blob: de13f57520253e66d1fb51723a904a3ed9987a7d [file] [log] [blame]
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001//===- MipsInstrFPU.td - Mips FPU Instruction Information --*- tablegen -*-===//
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00008//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00009//
Eric Christopher49ac3d72011-05-09 18:16:46 +000010// This file describes the Mips FPU instruction set.
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000011//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000012//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000013
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000014//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes7b76da12008-07-09 04:45:36 +000015// Floating Point Instructions
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000016// ------------------------
17// * 64bit fp:
18// - 32 64-bit registers (default mode)
19// - 16 even 32-bit registers (32-bit compatible mode) for
20// single and double access.
21// * 32bit fp:
22// - 16 even 32-bit registers - single and double (aliased)
23// - 32 32-bit registers (within single-only mode)
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000024//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000025
Bruno Cardoso Lopes7b76da12008-07-09 04:45:36 +000026// Floating Point Compare and Branch
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +000027def SDT_MipsFPBrcond : SDTypeProfile<0, 2, [SDTCisInt<0>,
28 SDTCisVT<1, OtherVT>]>;
29def SDT_MipsFPCmp : SDTypeProfile<0, 3, [SDTCisSameAs<0, 1>, SDTCisFP<1>,
Akira Hatanaka40eda462011-09-22 23:31:54 +000030 SDTCisVT<2, i32>]>;
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +000031def SDT_MipsCMovFP : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
32 SDTCisSameAs<1, 2>]>;
Akira Hatanaka99a2e982011-04-15 19:52:08 +000033def SDT_MipsBuildPairF64 : SDTypeProfile<1, 2, [SDTCisVT<0, f64>,
34 SDTCisVT<1, i32>,
35 SDTCisSameAs<1, 2>]>;
36def SDT_MipsExtractElementF64 : SDTypeProfile<1, 2, [SDTCisVT<0, i32>,
37 SDTCisVT<1, f64>,
Akira Hatanaka40eda462011-09-22 23:31:54 +000038 SDTCisVT<2, i32>]>;
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +000039
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +000040def MipsFPCmp : SDNode<"MipsISD::FPCmp", SDT_MipsFPCmp, [SDNPOutGlue]>;
41def MipsCMovFP_T : SDNode<"MipsISD::CMovFP_T", SDT_MipsCMovFP, [SDNPInGlue]>;
42def MipsCMovFP_F : SDNode<"MipsISD::CMovFP_F", SDT_MipsCMovFP, [SDNPInGlue]>;
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +000043def MipsFPBrcond : SDNode<"MipsISD::FPBrcond", SDT_MipsFPBrcond,
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +000044 [SDNPHasChain, SDNPOptInGlue]>;
Akira Hatanaka99a2e982011-04-15 19:52:08 +000045def MipsBuildPairF64 : SDNode<"MipsISD::BuildPairF64", SDT_MipsBuildPairF64>;
46def MipsExtractElementF64 : SDNode<"MipsISD::ExtractElementF64",
47 SDT_MipsExtractElementF64>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000048
49// Operand for printing out a condition code.
50let PrintMethod = "printFCCOperand" in
51 def condcode : Operand<i32>;
52
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000053//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000054// Feature predicates.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000055//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000056
57def In32BitMode : Predicate<"!Subtarget.isFP64bit()">;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000058def IsSingleFloat : Predicate<"Subtarget.isSingleFloat()">;
59def IsNotSingleFloat : Predicate<"!Subtarget.isSingleFloat()">;
60
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000061//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000062// Instruction Class Templates
63//
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +000064// A set of multiclasses is used to address the register usage.
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000065//
Bruno Cardoso Lopesbdfbb742009-03-21 00:05:07 +000066// S32 - single precision in 16 32bit even fp registers
67// single precision in 32 32bit fp registers in SingleOnly mode
68// S64 - single precision in 32 64bit fp registers (In64BitMode)
69// D32 - double precision in 16 32bit even fp registers
70// D64 - double precision in 32 64bit fp registers (In64BitMode)
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000071//
Bruno Cardoso Lopesbdfbb742009-03-21 00:05:07 +000072// Only S32 and D32 are supported right now.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000073//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000074
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +000075multiclass FFR1_1<bits<6> funct, string asmstr>
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000076{
Bruno Cardoso Lopesbdfbb742009-03-21 00:05:07 +000077 def _S32 : FFR<0x11, funct, 0x0, (outs FGR32:$fd), (ins FGR32:$fs),
Akira Hatanakaffe9a712011-06-07 18:16:51 +000078 !strconcat(asmstr, ".s\t$fd, $fs"), []>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000079
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +000080 def _D32 : FFR<0x11, funct, 0x1, (outs FGR32:$fd), (ins AFGR64:$fs),
Akira Hatanakaffe9a712011-06-07 18:16:51 +000081 !strconcat(asmstr, ".d\t$fd, $fs"), []>, Requires<[In32BitMode]>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000082}
83
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +000084multiclass FFR1_2<bits<6> funct, string asmstr, SDNode FOp>
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000085{
Bruno Cardoso Lopesbdfbb742009-03-21 00:05:07 +000086 def _S32 : FFR<0x11, funct, 0x0, (outs FGR32:$fd), (ins FGR32:$fs),
Akira Hatanakaffe9a712011-06-07 18:16:51 +000087 !strconcat(asmstr, ".s\t$fd, $fs"),
Bruno Cardoso Lopesbdfbb742009-03-21 00:05:07 +000088 [(set FGR32:$fd, (FOp FGR32:$fs))]>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000089
90 def _D32 : FFR<0x11, funct, 0x1, (outs AFGR64:$fd), (ins AFGR64:$fs),
Akira Hatanakaffe9a712011-06-07 18:16:51 +000091 !strconcat(asmstr, ".d\t$fd, $fs"),
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000092 [(set AFGR64:$fd, (FOp AFGR64:$fs))]>, Requires<[In32BitMode]>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000093}
94
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +000095class FFR1_3<bits<6> funct, bits<5> fmt, RegisterClass RcSrc,
96 RegisterClass RcDst, string asmstr>:
97 FFR<0x11, funct, fmt, (outs RcSrc:$fd), (ins RcDst:$fs),
Akira Hatanakaffe9a712011-06-07 18:16:51 +000098 !strconcat(asmstr, "\t$fd, $fs"), []>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000099
100
Akira Hatanaka01765eb2011-05-12 17:42:08 +0000101multiclass FFR1_4<bits<6> funct, string asmstr, SDNode FOp, bit isComm = 0> {
102 let isCommutable = isComm in {
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000103 def _S32 : FFR<0x11, funct, 0x0, (outs FGR32:$fd),
104 (ins FGR32:$fs, FGR32:$ft),
Akira Hatanakaffe9a712011-06-07 18:16:51 +0000105 !strconcat(asmstr, ".s\t$fd, $fs, $ft"),
Bruno Cardoso Lopesbdfbb742009-03-21 00:05:07 +0000106 [(set FGR32:$fd, (FOp FGR32:$fs, FGR32:$ft))]>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000107
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000108 def _D32 : FFR<0x11, funct, 0x1, (outs AFGR64:$fd),
109 (ins AFGR64:$fs, AFGR64:$ft),
Akira Hatanakaffe9a712011-06-07 18:16:51 +0000110 !strconcat(asmstr, ".d\t$fd, $fs, $ft"),
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000111 [(set AFGR64:$fd, (FOp AFGR64:$fs, AFGR64:$ft))]>,
112 Requires<[In32BitMode]>;
Akira Hatanaka01765eb2011-05-12 17:42:08 +0000113 }
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000114}
115
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000116//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes7b76da12008-07-09 04:45:36 +0000117// Floating Point Instructions
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000118//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000119
120let ft = 0 in {
121 defm FLOOR_W : FFR1_1<0b001111, "floor.w">;
122 defm CEIL_W : FFR1_1<0b001110, "ceil.w">;
123 defm ROUND_W : FFR1_1<0b001100, "round.w">;
124 defm TRUNC_W : FFR1_1<0b001101, "trunc.w">;
125 defm CVTW : FFR1_1<0b100100, "cvt.w">;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000126
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000127 defm FABS : FFR1_2<0b000101, "abs", fabs>;
128 defm FNEG : FFR1_2<0b000111, "neg", fneg>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000129 defm FSQRT : FFR1_2<0b000100, "sqrt", fsqrt>;
130
Bruno Cardoso Lopesbdfbb742009-03-21 00:05:07 +0000131 /// Convert to Single Precison
132 def CVTS_W32 : FFR1_3<0b100000, 0x2, FGR32, FGR32, "cvt.s.w">;
133
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000134 let Predicates = [IsNotSingleFloat] in {
135 /// Ceil to long signed integer
Bruno Cardoso Lopesbdfbb742009-03-21 00:05:07 +0000136 def CEIL_LS : FFR1_3<0b001010, 0x0, FGR32, FGR32, "ceil.l">;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000137 def CEIL_LD : FFR1_3<0b001010, 0x1, AFGR64, AFGR64, "ceil.l">;
138
139 /// Round to long signed integer
Bruno Cardoso Lopesbdfbb742009-03-21 00:05:07 +0000140 def ROUND_LS : FFR1_3<0b001000, 0x0, FGR32, FGR32, "round.l">;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000141 def ROUND_LD : FFR1_3<0b001000, 0x1, AFGR64, AFGR64, "round.l">;
142
143 /// Floor to long signed integer
Bruno Cardoso Lopesbdfbb742009-03-21 00:05:07 +0000144 def FLOOR_LS : FFR1_3<0b001011, 0x0, FGR32, FGR32, "floor.l">;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000145 def FLOOR_LD : FFR1_3<0b001011, 0x1, AFGR64, AFGR64, "floor.l">;
146
147 /// Trunc to long signed integer
Bruno Cardoso Lopesbdfbb742009-03-21 00:05:07 +0000148 def TRUNC_LS : FFR1_3<0b001001, 0x0, FGR32, FGR32, "trunc.l">;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000149 def TRUNC_LD : FFR1_3<0b001001, 0x1, AFGR64, AFGR64, "trunc.l">;
150
151 /// Convert to long signed integer
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000152 def CVTL_S : FFR1_3<0b100101, 0x0, FGR32, FGR32, "cvt.l">;
153 def CVTL_D : FFR1_3<0b100101, 0x1, AFGR64, AFGR64, "cvt.l">;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000154
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000155 /// Convert to Double Precison
156 def CVTD_S32 : FFR1_3<0b100001, 0x0, AFGR64, FGR32, "cvt.d.s">;
157 def CVTD_W32 : FFR1_3<0b100001, 0x2, AFGR64, FGR32, "cvt.d.w">;
158 def CVTD_L32 : FFR1_3<0b100001, 0x3, AFGR64, AFGR64, "cvt.d.l">;
159
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000160 /// Convert to Single Precison
161 def CVTS_D32 : FFR1_3<0b100000, 0x1, FGR32, AFGR64, "cvt.s.d">;
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000162 def CVTS_L32 : FFR1_3<0b100000, 0x3, FGR32, AFGR64, "cvt.s.l">;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000163 }
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000164}
165
166// The odd-numbered registers are only referenced when doing loads,
167// stores, and moves between floating-point and integer registers.
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000168// When defining instructions, we reference all 32-bit registers,
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000169// regardless of register aliasing.
170let fd = 0 in {
171 /// Move Control Registers From/To CPU Registers
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +0000172 def CFC1 : FFR<0x11, 0x0, 0x2, (outs CPURegs:$rt), (ins CCR:$fs),
Akira Hatanakaffe9a712011-06-07 18:16:51 +0000173 "cfc1\t$rt, $fs", []>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000174
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +0000175 def CTC1 : FFR<0x11, 0x0, 0x6, (outs CCR:$rt), (ins CPURegs:$fs),
Akira Hatanakaffe9a712011-06-07 18:16:51 +0000176 "ctc1\t$fs, $rt", []>;
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000177
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000178 def MFC1 : FFR<0x11, 0x00, 0x00, (outs CPURegs:$rt), (ins FGR32:$fs),
Akira Hatanaka8eea4612011-09-27 22:01:01 +0000179 "mfc1\t$rt, $fs",
180 [(set CPURegs:$rt, (bitconvert FGR32:$fs))]>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000181
182 def MTC1 : FFR<0x11, 0x00, 0x04, (outs FGR32:$fs), (ins CPURegs:$rt),
Akira Hatanaka8eea4612011-09-27 22:01:01 +0000183 "mtc1\t$rt, $fs",
184 [(set FGR32:$fs, (bitconvert CPURegs:$rt))]>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000185}
186
Bruno Cardoso Lopes5e194602010-01-30 18:29:19 +0000187def FMOV_S32 : FFR<0x11, 0b000110, 0x0, (outs FGR32:$fd), (ins FGR32:$fs),
Akira Hatanakaffe9a712011-06-07 18:16:51 +0000188 "mov.s\t$fd, $fs", []>;
Bruno Cardoso Lopes5e194602010-01-30 18:29:19 +0000189def FMOV_D32 : FFR<0x11, 0b000110, 0x1, (outs AFGR64:$fd), (ins AFGR64:$fs),
Akira Hatanakaffe9a712011-06-07 18:16:51 +0000190 "mov.d\t$fd, $fs", []>;
Bruno Cardoso Lopes5e194602010-01-30 18:29:19 +0000191
Bruno Cardoso Lopes7b76da12008-07-09 04:45:36 +0000192/// Floating Point Memory Instructions
Akira Hatanaka614051a2011-08-16 03:51:51 +0000193let Predicates = [IsNotSingleFloat] in {
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000194 def LDC1 : FFI<0b110101, (outs AFGR64:$ft), (ins mem:$addr),
Akira Hatanakaffe9a712011-06-07 18:16:51 +0000195 "ldc1\t$ft, $addr", [(set AFGR64:$ft, (load addr:$addr))]>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000196
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000197 def SDC1 : FFI<0b111101, (outs), (ins AFGR64:$ft, mem:$addr),
Akira Hatanakaffe9a712011-06-07 18:16:51 +0000198 "sdc1\t$ft, $addr", [(store AFGR64:$ft, addr:$addr)]>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000199}
200
Chris Lattner7a2bdde2011-04-15 05:18:47 +0000201// LWC1 and SWC1 can always be emitted with odd registers.
Akira Hatanakaffe9a712011-06-07 18:16:51 +0000202def LWC1 : FFI<0b110001, (outs FGR32:$ft), (ins mem:$addr), "lwc1\t$ft, $addr",
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000203 [(set FGR32:$ft, (load addr:$addr))]>;
Akira Hatanakaffe9a712011-06-07 18:16:51 +0000204def SWC1 : FFI<0b111001, (outs), (ins FGR32:$ft, mem:$addr),
205 "swc1\t$ft, $addr", [(store FGR32:$ft, addr:$addr)]>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000206
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000207/// Floating-point Aritmetic
Akira Hatanaka01765eb2011-05-12 17:42:08 +0000208defm FADD : FFR1_4<0x10, "add", fadd, 1>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000209defm FDIV : FFR1_4<0x03, "div", fdiv>;
Akira Hatanaka01765eb2011-05-12 17:42:08 +0000210defm FMUL : FFR1_4<0x02, "mul", fmul, 1>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000211defm FSUB : FFR1_4<0x01, "sub", fsub>;
212
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000213//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes7b76da12008-07-09 04:45:36 +0000214// Floating Point Branch Codes
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000215//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000216// Mips branch codes. These correspond to condcode in MipsInstrInfo.h.
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000217// They must be kept in synch.
218def MIPS_BRANCH_F : PatLeaf<(i32 0)>;
219def MIPS_BRANCH_T : PatLeaf<(i32 1)>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000220
Bruno Cardoso Lopes7b76da12008-07-09 04:45:36 +0000221/// Floating Point Branch of False/True (Likely)
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000222let isBranch=1, isTerminator=1, hasDelaySlot=1, base=0x8, Uses=[FCR31] in
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000223 class FBRANCH<PatLeaf op, string asmstr> : FFI<0x11, (outs),
Akira Hatanakaffe9a712011-06-07 18:16:51 +0000224 (ins brtarget:$dst), !strconcat(asmstr, "\t$dst"),
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000225 [(MipsFPBrcond op, bb:$dst)]>;
226
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000227def BC1F : FBRANCH<MIPS_BRANCH_F, "bc1f">;
228def BC1T : FBRANCH<MIPS_BRANCH_T, "bc1t">;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000229
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000230//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes7b76da12008-07-09 04:45:36 +0000231// Floating Point Flag Conditions
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000232//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000233// Mips condition codes. They must correspond to condcode in MipsInstrInfo.h.
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000234// They must be kept in synch.
235def MIPS_FCOND_F : PatLeaf<(i32 0)>;
236def MIPS_FCOND_UN : PatLeaf<(i32 1)>;
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000237def MIPS_FCOND_OEQ : PatLeaf<(i32 2)>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000238def MIPS_FCOND_UEQ : PatLeaf<(i32 3)>;
239def MIPS_FCOND_OLT : PatLeaf<(i32 4)>;
240def MIPS_FCOND_ULT : PatLeaf<(i32 5)>;
241def MIPS_FCOND_OLE : PatLeaf<(i32 6)>;
242def MIPS_FCOND_ULE : PatLeaf<(i32 7)>;
243def MIPS_FCOND_SF : PatLeaf<(i32 8)>;
244def MIPS_FCOND_NGLE : PatLeaf<(i32 9)>;
245def MIPS_FCOND_SEQ : PatLeaf<(i32 10)>;
246def MIPS_FCOND_NGL : PatLeaf<(i32 11)>;
247def MIPS_FCOND_LT : PatLeaf<(i32 12)>;
248def MIPS_FCOND_NGE : PatLeaf<(i32 13)>;
249def MIPS_FCOND_LE : PatLeaf<(i32 14)>;
250def MIPS_FCOND_NGT : PatLeaf<(i32 15)>;
251
252/// Floating Point Compare
Akira Hatanaka8ddf6532011-09-09 20:45:50 +0000253let Defs=[FCR31] in {
Bruno Cardoso Lopesbdfbb742009-03-21 00:05:07 +0000254 def FCMP_S32 : FCC<0x0, (outs), (ins FGR32:$fs, FGR32:$ft, condcode:$cc),
Akira Hatanakaffe9a712011-06-07 18:16:51 +0000255 "c.$cc.s\t$fs, $ft",
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000256 [(MipsFPCmp FGR32:$fs, FGR32:$ft, imm:$cc)]>;
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000257
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000258 def FCMP_D32 : FCC<0x1, (outs), (ins AFGR64:$fs, AFGR64:$ft, condcode:$cc),
Akira Hatanakaffe9a712011-06-07 18:16:51 +0000259 "c.$cc.d\t$fs, $ft",
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000260 [(MipsFPCmp AFGR64:$fs, AFGR64:$ft, imm:$cc)]>,
261 Requires<[In32BitMode]>;
262}
263
264
265// Conditional moves:
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000266// These instructions are expanded in
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +0000267// MipsISelLowering::EmitInstrWithCustomInserter if target does not have
268// conditional move instructions.
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000269// flag:int, data:float
270let usesCustomInserter = 1, Constraints = "$F = $dst" in
271class CondMovIntFP<RegisterClass RC, bits<5> fmt, bits<6> func,
272 string instr_asm> :
273 FFR<0x11, func, fmt, (outs RC:$dst), (ins RC:$T, CPURegs:$cond, RC:$F),
274 !strconcat(instr_asm, "\t$dst, $T, $cond"), []>;
275
276def MOVZ_S : CondMovIntFP<FGR32, 16, 18, "movz.s">;
277def MOVN_S : CondMovIntFP<FGR32, 16, 19, "movn.s">;
278
279let Predicates = [In32BitMode] in {
280 def MOVZ_D : CondMovIntFP<AFGR64, 17, 18, "movz.d">;
281 def MOVN_D : CondMovIntFP<AFGR64, 17, 19, "movn.d">;
282}
283
284defm : MovzPats<FGR32, MOVZ_S>;
285defm : MovnPats<FGR32, MOVN_S>;
286
287let Predicates = [In32BitMode] in {
288 defm : MovzPats<AFGR64, MOVZ_D>;
289 defm : MovnPats<AFGR64, MOVN_D>;
290}
291
292let usesCustomInserter = 1, Uses = [FCR31], Constraints = "$F = $dst" in {
293// flag:float, data:int
294class CondMovFPInt<SDNode cmov, bits<1> tf, string instr_asm> :
295 FCMOV<tf, (outs CPURegs:$dst), (ins CPURegs:$T, CPURegs:$F),
296 !strconcat(instr_asm, "\t$dst, $T, $$fcc0"),
297 [(set CPURegs:$dst, (cmov CPURegs:$T, CPURegs:$F))]>;
298
299// flag:float, data:float
300class CondMovFPFP<RegisterClass RC, SDNode cmov, bits<5> fmt, bits<1> tf,
301 string instr_asm> :
302 FFCMOV<fmt, tf, (outs RC:$dst), (ins RC:$T, RC:$F),
303 !strconcat(instr_asm, "\t$dst, $T, $$fcc0"),
304 [(set RC:$dst, (cmov RC:$T, RC:$F))]>;
305}
306
307def MOVT : CondMovFPInt<MipsCMovFP_T, 1, "movt">;
308def MOVF : CondMovFPInt<MipsCMovFP_F, 0, "movf">;
309def MOVT_S : CondMovFPFP<FGR32, MipsCMovFP_T, 16, 1, "movt.s">;
310def MOVF_S : CondMovFPFP<FGR32, MipsCMovFP_F, 16, 0, "movf.s">;
311
312let Predicates = [In32BitMode] in {
313 def MOVT_D : CondMovFPFP<AFGR64, MipsCMovFP_T, 17, 1, "movt.d">;
314 def MOVF_D : CondMovFPFP<AFGR64, MipsCMovFP_F, 17, 0, "movf.d">;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000315}
316
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000317//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000318// Floating Point Pseudo-Instructions
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000319//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000320def MOVCCRToCCR : MipsPseudo<(outs CCR:$dst), (ins CCR:$src),
321 "# MOVCCRToCCR", []>;
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +0000322
Akira Hatanaka99a2e982011-04-15 19:52:08 +0000323// This pseudo instr gets expanded into 2 mtc1 instrs after register
324// allocation.
325def BuildPairF64 :
326 MipsPseudo<(outs AFGR64:$dst),
327 (ins CPURegs:$lo, CPURegs:$hi), "",
328 [(set AFGR64:$dst, (MipsBuildPairF64 CPURegs:$lo, CPURegs:$hi))]>;
329
330// This pseudo instr gets expanded into 2 mfc1 instrs after register
331// allocation.
332// if n is 0, lower part of src is extracted.
333// if n is 1, higher part of src is extracted.
334def ExtractElementF64 :
335 MipsPseudo<(outs CPURegs:$dst),
336 (ins AFGR64:$src, i32imm:$n), "",
337 [(set CPURegs:$dst,
338 (MipsExtractElementF64 AFGR64:$src, imm:$n))]>;
339
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000340//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes7b76da12008-07-09 04:45:36 +0000341// Floating Point Patterns
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000342//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes7030ae72008-07-30 19:00:31 +0000343def fpimm0 : PatLeaf<(fpimm), [{
Bruno Cardoso Lopes9089ba82009-11-11 23:09:33 +0000344 return N->isExactlyValue(+0.0);
345}]>;
346
347def fpimm0neg : PatLeaf<(fpimm), [{
348 return N->isExactlyValue(-0.0);
Bruno Cardoso Lopes7030ae72008-07-30 19:00:31 +0000349}]>;
350
Bruno Cardoso Lopesbdfbb742009-03-21 00:05:07 +0000351def : Pat<(f32 fpimm0), (MTC1 ZERO)>;
Bruno Cardoso Lopes9089ba82009-11-11 23:09:33 +0000352def : Pat<(f32 fpimm0neg), (FNEG_S32 (MTC1 ZERO))>;
Bruno Cardoso Lopes7030ae72008-07-30 19:00:31 +0000353
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000354def : Pat<(f32 (sint_to_fp CPURegs:$src)), (CVTS_W32 (MTC1 CPURegs:$src))>;
355def : Pat<(f64 (sint_to_fp CPURegs:$src)), (CVTD_W32 (MTC1 CPURegs:$src))>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000356
Bruno Cardoso Lopesbdfbb742009-03-21 00:05:07 +0000357def : Pat<(i32 (fp_to_sint FGR32:$src)), (MFC1 (TRUNC_W_S32 FGR32:$src))>;
Akira Hatanakaf89532f2011-05-23 22:16:43 +0000358def : Pat<(i32 (fp_to_sint AFGR64:$src)), (MFC1 (TRUNC_W_D32 AFGR64:$src))>;
Bruno Cardoso Lopes7030ae72008-07-30 19:00:31 +0000359
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000360let Predicates = [In32BitMode] in {
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +0000361 def : Pat<(f32 (fround AFGR64:$src)), (CVTS_D32 AFGR64:$src)>;
362 def : Pat<(f64 (fextend FGR32:$src)), (CVTD_S32 FGR32:$src)>;
363}
364