blob: 62bd2ffeb7843e15ae5c4414d9706a0ef8ca865c [file] [log] [blame]
Nate Begeman1d9d7422005-10-18 00:28:58 +00001//===-- PPCISelLowering.cpp - PPC DAG Lowering Implementation -------------===//
Chris Lattner7c5a3d32005-08-16 17:14:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattner7c5a3d32005-08-16 17:14:42 +00007//
8//===----------------------------------------------------------------------===//
9//
Nate Begeman21e463b2005-10-16 05:39:50 +000010// This file implements the PPCISelLowering class.
Chris Lattner7c5a3d32005-08-16 17:14:42 +000011//
12//===----------------------------------------------------------------------===//
13
Chris Lattner16e71f22005-10-14 23:59:06 +000014#include "PPCISelLowering.h"
Jim Laskey2f616bf2006-11-16 22:43:37 +000015#include "PPCMachineFunctionInfo.h"
Bill Wendling53351a12010-03-12 02:00:43 +000016#include "PPCPerfectShuffle.h"
Chris Lattner16e71f22005-10-14 23:59:06 +000017#include "PPCTargetMachine.h"
Evan Cheng94b95502011-07-26 00:24:13 +000018#include "MCTargetDesc/PPCPredicates.h"
Craig Topper79aa3412012-03-17 18:46:09 +000019#include "llvm/CallingConv.h"
20#include "llvm/Constants.h"
21#include "llvm/DerivedTypes.h"
22#include "llvm/Function.h"
23#include "llvm/Intrinsics.h"
Owen Anderson718cb662007-09-07 04:06:50 +000024#include "llvm/ADT/STLExtras.h"
Chris Lattnerb9a7bea2007-03-06 00:59:59 +000025#include "llvm/CodeGen/CallingConvLower.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000026#include "llvm/CodeGen/MachineFrameInfo.h"
27#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner8a2d3ca2005-08-26 21:23:58 +000028#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000029#include "llvm/CodeGen/MachineRegisterInfo.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000030#include "llvm/CodeGen/SelectionDAG.h"
Anton Korobeynikov362dd0b2010-02-15 22:37:53 +000031#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
Chris Lattner4eab7142006-11-10 02:08:47 +000032#include "llvm/Support/CommandLine.h"
Torok Edwindac237e2009-07-08 20:53:28 +000033#include "llvm/Support/ErrorHandling.h"
Craig Topper79aa3412012-03-17 18:46:09 +000034#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000035#include "llvm/Support/raw_ostream.h"
Craig Topper79aa3412012-03-17 18:46:09 +000036#include "llvm/Target/TargetOptions.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000037using namespace llvm;
38
Duncan Sands1e96bab2010-11-04 10:49:57 +000039static bool CC_PPC_SVR4_Custom_Dummy(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +000040 CCValAssign::LocInfo &LocInfo,
41 ISD::ArgFlagsTy &ArgFlags,
42 CCState &State);
Duncan Sands1e96bab2010-11-04 10:49:57 +000043static bool CC_PPC_SVR4_Custom_AlignArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +000044 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +000045 CCValAssign::LocInfo &LocInfo,
46 ISD::ArgFlagsTy &ArgFlags,
47 CCState &State);
Duncan Sands1e96bab2010-11-04 10:49:57 +000048static bool CC_PPC_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +000049 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +000050 CCValAssign::LocInfo &LocInfo,
51 ISD::ArgFlagsTy &ArgFlags,
52 CCState &State);
53
Hal Finkel77838f92012-06-04 02:21:00 +000054static cl::opt<bool> DisablePPCPreinc("disable-ppc-preinc",
55cl::desc("disable preincrement load/store generation on PPC"), cl::Hidden);
Chris Lattner4eab7142006-11-10 02:08:47 +000056
Hal Finkel71ffcfe2012-06-10 19:32:29 +000057static cl::opt<bool> DisableILPPref("disable-ppc-ilp-pref",
58cl::desc("disable setting the node scheduling preference to ILP on PPC"), cl::Hidden);
59
Chris Lattnerf0144122009-07-28 03:13:23 +000060static TargetLoweringObjectFile *CreateTLOF(const PPCTargetMachine &TM) {
61 if (TM.getSubtargetImpl()->isDarwin())
Bill Wendling505ad8b2010-03-15 21:09:38 +000062 return new TargetLoweringObjectFileMachO();
Bill Wendling53351a12010-03-12 02:00:43 +000063
Bruno Cardoso Lopesfdf229e2009-08-13 23:30:21 +000064 return new TargetLoweringObjectFileELF();
Chris Lattnerf0144122009-07-28 03:13:23 +000065}
66
Chris Lattner331d1bc2006-11-02 01:44:04 +000067PPCTargetLowering::PPCTargetLowering(PPCTargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000068 : TargetLowering(TM, CreateTLOF(TM)), PPCSubTarget(*TM.getSubtargetImpl()) {
Evan Cheng769951f2012-07-02 22:39:56 +000069 const PPCSubtarget *Subtarget = &TM.getSubtarget<PPCSubtarget>();
Scott Michelfdc40a02009-02-17 22:15:04 +000070
Nate Begeman405e3ec2005-10-21 00:02:42 +000071 setPow2DivIsCheap();
Dale Johannesen72324642008-07-31 18:13:12 +000072
Chris Lattnerd145a612005-09-27 22:18:25 +000073 // Use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000074 setUseUnderscoreSetJmp(true);
75 setUseUnderscoreLongJmp(true);
Scott Michelfdc40a02009-02-17 22:15:04 +000076
Chris Lattner749dc722010-10-10 18:34:00 +000077 // On PPC32/64, arguments smaller than 4/8 bytes are extended, so all
78 // arguments are at least 4/8 bytes aligned.
Evan Cheng769951f2012-07-02 22:39:56 +000079 bool isPPC64 = Subtarget->isPPC64();
80 setMinStackArgumentAlignment(isPPC64 ? 8:4);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000081
Chris Lattner7c5a3d32005-08-16 17:14:42 +000082 // Set up the register classes.
Craig Topperc9099502012-04-20 06:31:50 +000083 addRegisterClass(MVT::i32, &PPC::GPRCRegClass);
84 addRegisterClass(MVT::f32, &PPC::F4RCRegClass);
85 addRegisterClass(MVT::f64, &PPC::F8RCRegClass);
Scott Michelfdc40a02009-02-17 22:15:04 +000086
Evan Chengc5484282006-10-04 00:56:09 +000087 // PowerPC has an i16 but no i8 (or i1) SEXTLOAD
Owen Anderson825b72b2009-08-11 20:47:22 +000088 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
89 setLoadExtAction(ISD::SEXTLOAD, MVT::i8, Expand);
Duncan Sandsf9c98e62008-01-23 20:39:46 +000090
Owen Anderson825b72b2009-08-11 20:47:22 +000091 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +000092
Chris Lattner94e509c2006-11-10 23:58:45 +000093 // PowerPC has pre-inc load and store's.
Owen Anderson825b72b2009-08-11 20:47:22 +000094 setIndexedLoadAction(ISD::PRE_INC, MVT::i1, Legal);
95 setIndexedLoadAction(ISD::PRE_INC, MVT::i8, Legal);
96 setIndexedLoadAction(ISD::PRE_INC, MVT::i16, Legal);
97 setIndexedLoadAction(ISD::PRE_INC, MVT::i32, Legal);
98 setIndexedLoadAction(ISD::PRE_INC, MVT::i64, Legal);
99 setIndexedStoreAction(ISD::PRE_INC, MVT::i1, Legal);
100 setIndexedStoreAction(ISD::PRE_INC, MVT::i8, Legal);
101 setIndexedStoreAction(ISD::PRE_INC, MVT::i16, Legal);
102 setIndexedStoreAction(ISD::PRE_INC, MVT::i32, Legal);
103 setIndexedStoreAction(ISD::PRE_INC, MVT::i64, Legal);
Evan Chengcd633192006-11-09 19:11:50 +0000104
Dale Johannesen6eaeff22007-10-10 01:01:31 +0000105 // This is used in the ppcf128->int sequence. Note it has different semantics
106 // from FP_ROUND: that rounds to nearest, this rounds to zero.
Owen Anderson825b72b2009-08-11 20:47:22 +0000107 setOperationAction(ISD::FP_ROUND_INREG, MVT::ppcf128, Custom);
Dale Johannesen638ccd52007-10-06 01:24:11 +0000108
Roman Divacky0016f732012-08-16 18:19:29 +0000109 // We do not currently implement these libm ops for PowerPC.
Owen Anderson4a4fdf32011-12-08 19:32:14 +0000110 setOperationAction(ISD::FFLOOR, MVT::ppcf128, Expand);
111 setOperationAction(ISD::FCEIL, MVT::ppcf128, Expand);
112 setOperationAction(ISD::FTRUNC, MVT::ppcf128, Expand);
113 setOperationAction(ISD::FRINT, MVT::ppcf128, Expand);
114 setOperationAction(ISD::FNEARBYINT, MVT::ppcf128, Expand);
115
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000116 // PowerPC has no SREM/UREM instructions
Owen Anderson825b72b2009-08-11 20:47:22 +0000117 setOperationAction(ISD::SREM, MVT::i32, Expand);
118 setOperationAction(ISD::UREM, MVT::i32, Expand);
119 setOperationAction(ISD::SREM, MVT::i64, Expand);
120 setOperationAction(ISD::UREM, MVT::i64, Expand);
Dan Gohman3ce990d2007-10-08 17:28:24 +0000121
122 // Don't use SMUL_LOHI/UMUL_LOHI or SDIVREM/UDIVREM to lower SREM/UREM.
Owen Anderson825b72b2009-08-11 20:47:22 +0000123 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
124 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
125 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
126 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
127 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
128 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
129 setOperationAction(ISD::UDIVREM, MVT::i64, Expand);
130 setOperationAction(ISD::SDIVREM, MVT::i64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000131
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000132 // We don't support sin/cos/sqrt/fmod/pow
Owen Anderson825b72b2009-08-11 20:47:22 +0000133 setOperationAction(ISD::FSIN , MVT::f64, Expand);
134 setOperationAction(ISD::FCOS , MVT::f64, Expand);
135 setOperationAction(ISD::FREM , MVT::f64, Expand);
136 setOperationAction(ISD::FPOW , MVT::f64, Expand);
Hal Finkel070b8db2012-06-22 00:49:52 +0000137 setOperationAction(ISD::FMA , MVT::f64, Legal);
Owen Anderson825b72b2009-08-11 20:47:22 +0000138 setOperationAction(ISD::FSIN , MVT::f32, Expand);
139 setOperationAction(ISD::FCOS , MVT::f32, Expand);
140 setOperationAction(ISD::FREM , MVT::f32, Expand);
141 setOperationAction(ISD::FPOW , MVT::f32, Expand);
Hal Finkel070b8db2012-06-22 00:49:52 +0000142 setOperationAction(ISD::FMA , MVT::f32, Legal);
Dale Johannesen5c5eb802008-01-18 19:55:37 +0000143
Owen Anderson825b72b2009-08-11 20:47:22 +0000144 setOperationAction(ISD::FLT_ROUNDS_, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000145
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000146 // If we're enabling GP optimizations, use hardware square root
Evan Cheng769951f2012-07-02 22:39:56 +0000147 if (!Subtarget->hasFSQRT()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000148 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
149 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000150 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000151
Owen Anderson825b72b2009-08-11 20:47:22 +0000152 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
153 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000154
Nate Begemand88fc032006-01-14 03:14:10 +0000155 // PowerPC does not have BSWAP, CTPOP or CTTZ
Owen Anderson825b72b2009-08-11 20:47:22 +0000156 setOperationAction(ISD::BSWAP, MVT::i32 , Expand);
157 setOperationAction(ISD::CTPOP, MVT::i32 , Expand);
158 setOperationAction(ISD::CTTZ , MVT::i32 , Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000159 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32, Expand);
160 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000161 setOperationAction(ISD::BSWAP, MVT::i64 , Expand);
162 setOperationAction(ISD::CTPOP, MVT::i64 , Expand);
163 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000164 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
165 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000166
Nate Begeman35ef9132006-01-11 21:21:00 +0000167 // PowerPC does not have ROTR
Owen Anderson825b72b2009-08-11 20:47:22 +0000168 setOperationAction(ISD::ROTR, MVT::i32 , Expand);
169 setOperationAction(ISD::ROTR, MVT::i64 , Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000170
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000171 // PowerPC does not have Select
Owen Anderson825b72b2009-08-11 20:47:22 +0000172 setOperationAction(ISD::SELECT, MVT::i32, Expand);
173 setOperationAction(ISD::SELECT, MVT::i64, Expand);
174 setOperationAction(ISD::SELECT, MVT::f32, Expand);
175 setOperationAction(ISD::SELECT, MVT::f64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000176
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000177 // PowerPC wants to turn select_cc of FP into fsel when possible.
Owen Anderson825b72b2009-08-11 20:47:22 +0000178 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
179 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Nate Begeman44775902006-01-31 08:17:29 +0000180
Nate Begeman750ac1b2006-02-01 07:19:44 +0000181 // PowerPC wants to optimize integer setcc a bit
Owen Anderson825b72b2009-08-11 20:47:22 +0000182 setOperationAction(ISD::SETCC, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000183
Nate Begeman81e80972006-03-17 01:40:33 +0000184 // PowerPC does not have BRCOND which requires SetCC
Owen Anderson825b72b2009-08-11 20:47:22 +0000185 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
Evan Chengc35497f2006-10-30 08:02:39 +0000186
Owen Anderson825b72b2009-08-11 20:47:22 +0000187 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000188
Chris Lattnerf7605322005-08-31 21:09:52 +0000189 // PowerPC turns FP_TO_SINT into FCTIWZ and some load/stores.
Owen Anderson825b72b2009-08-11 20:47:22 +0000190 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000191
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000192 // PowerPC does not have [U|S]INT_TO_FP
Owen Anderson825b72b2009-08-11 20:47:22 +0000193 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Expand);
194 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000195
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000196 setOperationAction(ISD::BITCAST, MVT::f32, Expand);
197 setOperationAction(ISD::BITCAST, MVT::i32, Expand);
198 setOperationAction(ISD::BITCAST, MVT::i64, Expand);
199 setOperationAction(ISD::BITCAST, MVT::f64, Expand);
Chris Lattner53e88452005-12-23 05:13:35 +0000200
Chris Lattner25b8b8c2006-04-28 21:56:10 +0000201 // We cannot sextinreg(i1). Expand to shifts.
Owen Anderson825b72b2009-08-11 20:47:22 +0000202 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000203
Owen Anderson825b72b2009-08-11 20:47:22 +0000204 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
205 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
206 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
207 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000208
209
210 // We want to legalize GlobalAddress and ConstantPool nodes into the
Nate Begeman28a6b022005-12-10 02:36:00 +0000211 // appropriate instructions to materialize the address.
Owen Anderson825b72b2009-08-11 20:47:22 +0000212 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
213 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Bob Wilson3d90dbe2009-11-04 21:31:18 +0000214 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000215 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
216 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
217 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
218 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
Bob Wilson3d90dbe2009-11-04 21:31:18 +0000219 setOperationAction(ISD::BlockAddress, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000220 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
221 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000222
Nate Begeman1db3c922008-08-11 17:36:31 +0000223 // TRAP is legal.
Owen Anderson825b72b2009-08-11 20:47:22 +0000224 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Bill Wendling77959322008-09-17 00:30:57 +0000225
226 // TRAMPOLINE is custom lowered.
Duncan Sands4a544a72011-09-06 13:37:06 +0000227 setOperationAction(ISD::INIT_TRAMPOLINE, MVT::Other, Custom);
228 setOperationAction(ISD::ADJUST_TRAMPOLINE, MVT::Other, Custom);
Bill Wendling77959322008-09-17 00:30:57 +0000229
Nate Begemanacc398c2006-01-25 18:21:52 +0000230 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000231 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000232
Evan Cheng769951f2012-07-02 22:39:56 +0000233 if (Subtarget->isSVR4ABI()) {
234 if (isPPC64) {
Hal Finkel179a4dd2012-03-24 03:53:55 +0000235 // VAARG always uses double-word chunks, so promote anything smaller.
236 setOperationAction(ISD::VAARG, MVT::i1, Promote);
237 AddPromotedToType (ISD::VAARG, MVT::i1, MVT::i64);
238 setOperationAction(ISD::VAARG, MVT::i8, Promote);
239 AddPromotedToType (ISD::VAARG, MVT::i8, MVT::i64);
240 setOperationAction(ISD::VAARG, MVT::i16, Promote);
241 AddPromotedToType (ISD::VAARG, MVT::i16, MVT::i64);
242 setOperationAction(ISD::VAARG, MVT::i32, Promote);
243 AddPromotedToType (ISD::VAARG, MVT::i32, MVT::i64);
244 setOperationAction(ISD::VAARG, MVT::Other, Expand);
245 } else {
246 // VAARG is custom lowered with the 32-bit SVR4 ABI.
247 setOperationAction(ISD::VAARG, MVT::Other, Custom);
248 setOperationAction(ISD::VAARG, MVT::i64, Custom);
249 }
Roman Divackybdb226e2011-06-28 15:30:42 +0000250 } else
Owen Anderson825b72b2009-08-11 20:47:22 +0000251 setOperationAction(ISD::VAARG, MVT::Other, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000252
Chris Lattnerb22c08b2006-01-15 09:02:48 +0000253 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000254 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
255 setOperationAction(ISD::VAEND , MVT::Other, Expand);
256 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
257 setOperationAction(ISD::STACKRESTORE , MVT::Other, Custom);
258 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Custom);
259 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64 , Custom);
Chris Lattner56a752e2006-10-18 01:18:48 +0000260
Chris Lattner6d92cad2006-03-26 10:06:40 +0000261 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000262 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000263
Dale Johannesen53e4e442008-11-07 22:54:33 +0000264 // Comparisons that require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000265 setCondCodeAction(ISD::SETULT, MVT::f32, Expand);
266 setCondCodeAction(ISD::SETULT, MVT::f64, Expand);
267 setCondCodeAction(ISD::SETUGT, MVT::f32, Expand);
268 setCondCodeAction(ISD::SETUGT, MVT::f64, Expand);
269 setCondCodeAction(ISD::SETUEQ, MVT::f32, Expand);
270 setCondCodeAction(ISD::SETUEQ, MVT::f64, Expand);
271 setCondCodeAction(ISD::SETOGE, MVT::f32, Expand);
272 setCondCodeAction(ISD::SETOGE, MVT::f64, Expand);
273 setCondCodeAction(ISD::SETOLE, MVT::f32, Expand);
274 setCondCodeAction(ISD::SETOLE, MVT::f64, Expand);
275 setCondCodeAction(ISD::SETONE, MVT::f32, Expand);
276 setCondCodeAction(ISD::SETONE, MVT::f64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000277
Evan Cheng769951f2012-07-02 22:39:56 +0000278 if (Subtarget->has64BitSupport()) {
Nate Begeman1d9d7422005-10-18 00:28:58 +0000279 // They also have instructions for converting between i64 and fp.
Owen Anderson825b72b2009-08-11 20:47:22 +0000280 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
281 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
282 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
283 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Dale Johannesen4c9369d2009-06-04 20:53:52 +0000284 // This is just the low 32 bits of a (signed) fp->i64 conversion.
285 // We cannot do this with Promote because i64 is not a legal type.
Owen Anderson825b72b2009-08-11 20:47:22 +0000286 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000287
Chris Lattner7fbcef72006-03-24 07:53:47 +0000288 // FIXME: disable this lowered code. This generates 64-bit register values,
289 // and we don't model the fact that the top part is clobbered by calls. We
290 // need to flag these together so that the value isn't live across a call.
Owen Anderson825b72b2009-08-11 20:47:22 +0000291 //setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
Nate Begemanae749a92005-10-25 23:48:36 +0000292 } else {
Chris Lattner860e8862005-11-17 07:30:41 +0000293 // PowerPC does not have FP_TO_UINT on 32-bit implementations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000294 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Nate Begeman9d2b8172005-10-18 00:56:42 +0000295 }
296
Evan Cheng769951f2012-07-02 22:39:56 +0000297 if (Subtarget->use64BitRegs()) {
Chris Lattner26cb2862007-10-19 04:08:28 +0000298 // 64-bit PowerPC implementations can support i64 types directly
Craig Topperc9099502012-04-20 06:31:50 +0000299 addRegisterClass(MVT::i64, &PPC::G8RCRegClass);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000300 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
Owen Anderson825b72b2009-08-11 20:47:22 +0000301 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Dan Gohman9ed06db2008-03-07 20:36:53 +0000302 // 64-bit PowerPC wants to expand i128 shifts itself.
Owen Anderson825b72b2009-08-11 20:47:22 +0000303 setOperationAction(ISD::SHL_PARTS, MVT::i64, Custom);
304 setOperationAction(ISD::SRA_PARTS, MVT::i64, Custom);
305 setOperationAction(ISD::SRL_PARTS, MVT::i64, Custom);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000306 } else {
Chris Lattner26cb2862007-10-19 04:08:28 +0000307 // 32-bit PowerPC wants to expand i64 shifts itself.
Owen Anderson825b72b2009-08-11 20:47:22 +0000308 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
309 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
310 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000311 }
Evan Chengd30bf012006-03-01 01:11:20 +0000312
Evan Cheng769951f2012-07-02 22:39:56 +0000313 if (Subtarget->hasAltivec()) {
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000314 // First set operation action for all vector types to expand. Then we
315 // will selectively turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000316 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
317 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
318 MVT::SimpleValueType VT = (MVT::SimpleValueType)i;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000319
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000320 // add/sub are legal for all supported vector VT's.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000321 setOperationAction(ISD::ADD , VT, Legal);
322 setOperationAction(ISD::SUB , VT, Legal);
Scott Michelfdc40a02009-02-17 22:15:04 +0000323
Chris Lattner7ff7e672006-04-04 17:25:31 +0000324 // We promote all shuffles to v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000325 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000326 AddPromotedToType (ISD::VECTOR_SHUFFLE, VT, MVT::v16i8);
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000327
328 // We promote all non-typed operations to v4i32.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000329 setOperationAction(ISD::AND , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000330 AddPromotedToType (ISD::AND , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000331 setOperationAction(ISD::OR , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000332 AddPromotedToType (ISD::OR , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000333 setOperationAction(ISD::XOR , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000334 AddPromotedToType (ISD::XOR , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000335 setOperationAction(ISD::LOAD , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000336 AddPromotedToType (ISD::LOAD , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000337 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000338 AddPromotedToType (ISD::SELECT, VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000339 setOperationAction(ISD::STORE, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000340 AddPromotedToType (ISD::STORE, VT, MVT::v4i32);
Scott Michelfdc40a02009-02-17 22:15:04 +0000341
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000342 // No other operations are legal.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000343 setOperationAction(ISD::MUL , VT, Expand);
344 setOperationAction(ISD::SDIV, VT, Expand);
345 setOperationAction(ISD::SREM, VT, Expand);
346 setOperationAction(ISD::UDIV, VT, Expand);
347 setOperationAction(ISD::UREM, VT, Expand);
348 setOperationAction(ISD::FDIV, VT, Expand);
349 setOperationAction(ISD::FNEG, VT, Expand);
350 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Expand);
351 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Expand);
352 setOperationAction(ISD::BUILD_VECTOR, VT, Expand);
353 setOperationAction(ISD::UMUL_LOHI, VT, Expand);
354 setOperationAction(ISD::SMUL_LOHI, VT, Expand);
355 setOperationAction(ISD::UDIVREM, VT, Expand);
356 setOperationAction(ISD::SDIVREM, VT, Expand);
357 setOperationAction(ISD::SCALAR_TO_VECTOR, VT, Expand);
358 setOperationAction(ISD::FPOW, VT, Expand);
359 setOperationAction(ISD::CTPOP, VT, Expand);
360 setOperationAction(ISD::CTLZ, VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000361 setOperationAction(ISD::CTLZ_ZERO_UNDEF, VT, Expand);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000362 setOperationAction(ISD::CTTZ, VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000363 setOperationAction(ISD::CTTZ_ZERO_UNDEF, VT, Expand);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000364 }
365
Chris Lattner7ff7e672006-04-04 17:25:31 +0000366 // We can custom expand all VECTOR_SHUFFLEs to VPERM, others we can handle
367 // with merges, splats, etc.
Owen Anderson825b72b2009-08-11 20:47:22 +0000368 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v16i8, Custom);
Chris Lattner7ff7e672006-04-04 17:25:31 +0000369
Owen Anderson825b72b2009-08-11 20:47:22 +0000370 setOperationAction(ISD::AND , MVT::v4i32, Legal);
371 setOperationAction(ISD::OR , MVT::v4i32, Legal);
372 setOperationAction(ISD::XOR , MVT::v4i32, Legal);
373 setOperationAction(ISD::LOAD , MVT::v4i32, Legal);
374 setOperationAction(ISD::SELECT, MVT::v4i32, Expand);
375 setOperationAction(ISD::STORE , MVT::v4i32, Legal);
Adhemerval Zanella51aaadb2012-10-08 17:27:24 +0000376 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
377 setOperationAction(ISD::FP_TO_UINT, MVT::v4i32, Legal);
378 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
379 setOperationAction(ISD::UINT_TO_FP, MVT::v4i32, Legal);
Scott Michelfdc40a02009-02-17 22:15:04 +0000380
Craig Topperc9099502012-04-20 06:31:50 +0000381 addRegisterClass(MVT::v4f32, &PPC::VRRCRegClass);
382 addRegisterClass(MVT::v4i32, &PPC::VRRCRegClass);
383 addRegisterClass(MVT::v8i16, &PPC::VRRCRegClass);
384 addRegisterClass(MVT::v16i8, &PPC::VRRCRegClass);
Scott Michelfdc40a02009-02-17 22:15:04 +0000385
Owen Anderson825b72b2009-08-11 20:47:22 +0000386 setOperationAction(ISD::MUL, MVT::v4f32, Legal);
Hal Finkel070b8db2012-06-22 00:49:52 +0000387 setOperationAction(ISD::FMA, MVT::v4f32, Legal);
Owen Anderson825b72b2009-08-11 20:47:22 +0000388 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
389 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
390 setOperationAction(ISD::MUL, MVT::v16i8, Custom);
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +0000391
Owen Anderson825b72b2009-08-11 20:47:22 +0000392 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
393 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000394
Owen Anderson825b72b2009-08-11 20:47:22 +0000395 setOperationAction(ISD::BUILD_VECTOR, MVT::v16i8, Custom);
396 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i16, Custom);
397 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i32, Custom);
398 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
Nate Begeman425a9692005-11-29 08:17:20 +0000399 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000400
Hal Finkel8cc34742012-08-04 14:10:46 +0000401 if (Subtarget->has64BitSupport()) {
Hal Finkel19aa2b52012-04-01 20:08:17 +0000402 setOperationAction(ISD::PREFETCH, MVT::Other, Legal);
Hal Finkel8cc34742012-08-04 14:10:46 +0000403 setOperationAction(ISD::READCYCLECOUNTER, MVT::i64, Legal);
404 }
Hal Finkel19aa2b52012-04-01 20:08:17 +0000405
Eli Friedman4db5aca2011-08-29 18:23:02 +0000406 setOperationAction(ISD::ATOMIC_LOAD, MVT::i32, Expand);
407 setOperationAction(ISD::ATOMIC_STORE, MVT::i32, Expand);
408
Duncan Sands03228082008-11-23 15:47:28 +0000409 setBooleanContents(ZeroOrOneBooleanContent);
Duncan Sands28b77e92011-09-06 19:07:46 +0000410 setBooleanVectorContents(ZeroOrOneBooleanContent); // FIXME: Is this correct?
Scott Michelfdc40a02009-02-17 22:15:04 +0000411
Evan Cheng769951f2012-07-02 22:39:56 +0000412 if (isPPC64) {
Chris Lattner10da9572006-10-18 01:20:43 +0000413 setStackPointerRegisterToSaveRestore(PPC::X1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000414 setExceptionPointerRegister(PPC::X3);
415 setExceptionSelectorRegister(PPC::X4);
416 } else {
Chris Lattner10da9572006-10-18 01:20:43 +0000417 setStackPointerRegisterToSaveRestore(PPC::R1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000418 setExceptionPointerRegister(PPC::R3);
419 setExceptionSelectorRegister(PPC::R4);
420 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000421
Chris Lattner8c13d0a2006-03-01 04:57:39 +0000422 // We have target-specific dag combine patterns for the following nodes:
423 setTargetDAGCombine(ISD::SINT_TO_FP);
Chris Lattner51269842006-03-01 05:50:56 +0000424 setTargetDAGCombine(ISD::STORE);
Chris Lattner90564f22006-04-18 17:59:36 +0000425 setTargetDAGCombine(ISD::BR_CC);
Chris Lattnerd9989382006-07-10 20:56:58 +0000426 setTargetDAGCombine(ISD::BSWAP);
Scott Michelfdc40a02009-02-17 22:15:04 +0000427
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000428 // Darwin long double math library functions have $LDBL128 appended.
Evan Cheng769951f2012-07-02 22:39:56 +0000429 if (Subtarget->isDarwin()) {
Duncan Sands007f9842008-01-10 10:28:30 +0000430 setLibcallName(RTLIB::COS_PPCF128, "cosl$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000431 setLibcallName(RTLIB::POW_PPCF128, "powl$LDBL128");
432 setLibcallName(RTLIB::REM_PPCF128, "fmodl$LDBL128");
Duncan Sands007f9842008-01-10 10:28:30 +0000433 setLibcallName(RTLIB::SIN_PPCF128, "sinl$LDBL128");
434 setLibcallName(RTLIB::SQRT_PPCF128, "sqrtl$LDBL128");
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000435 setLibcallName(RTLIB::LOG_PPCF128, "logl$LDBL128");
436 setLibcallName(RTLIB::LOG2_PPCF128, "log2l$LDBL128");
437 setLibcallName(RTLIB::LOG10_PPCF128, "log10l$LDBL128");
438 setLibcallName(RTLIB::EXP_PPCF128, "expl$LDBL128");
439 setLibcallName(RTLIB::EXP2_PPCF128, "exp2l$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000440 }
441
Hal Finkelc6129162011-10-17 18:53:03 +0000442 setMinFunctionAlignment(2);
443 if (PPCSubTarget.isDarwin())
444 setPrefFunctionAlignment(4);
Eli Friedmanfc5d3052011-05-06 20:34:06 +0000445
Evan Cheng769951f2012-07-02 22:39:56 +0000446 if (isPPC64 && Subtarget->isJITCodeModel())
447 // Temporary workaround for the inability of PPC64 JIT to handle jump
448 // tables.
449 setSupportJumpTables(false);
450
Eli Friedman26689ac2011-08-03 21:06:02 +0000451 setInsertFencesForAtomic(true);
452
Hal Finkel768c65f2011-11-22 16:21:04 +0000453 setSchedulingPreference(Sched::Hybrid);
454
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000455 computeRegisterProperties();
Hal Finkel621b77a2012-08-28 16:12:39 +0000456
457 // The Freescale cores does better with aggressive inlining of memcpy and
458 // friends. Gcc uses same threshold of 128 bytes (= 32 word stores).
459 if (Subtarget->getDarwinDirective() == PPC::DIR_E500mc ||
460 Subtarget->getDarwinDirective() == PPC::DIR_E5500) {
461 maxStoresPerMemset = 32;
462 maxStoresPerMemsetOptSize = 16;
463 maxStoresPerMemcpy = 32;
464 maxStoresPerMemcpyOptSize = 8;
465 maxStoresPerMemmove = 32;
466 maxStoresPerMemmoveOptSize = 8;
467
468 setPrefFunctionAlignment(4);
469 benefitFromCodePlacementOpt = true;
470 }
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000471}
472
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000473/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
474/// function arguments in the caller parameter area.
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000475unsigned PPCTargetLowering::getByValTypeAlignment(Type *Ty) const {
Dan Gohmanf0757b02010-04-21 01:34:56 +0000476 const TargetMachine &TM = getTargetMachine();
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000477 // Darwin passes everything on 4 byte boundary.
478 if (TM.getSubtarget<PPCSubtarget>().isDarwin())
479 return 4;
Roman Divacky466958c2012-04-02 15:49:30 +0000480
481 // 16byte and wider vectors are passed on 16byte boundary.
482 if (VectorType *VTy = dyn_cast<VectorType>(Ty))
483 if (VTy->getBitWidth() >= 128)
484 return 16;
485
486 // The rest is 8 on PPC64 and 4 on PPC32 boundary.
487 if (PPCSubTarget.isPPC64())
488 return 8;
489
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000490 return 4;
491}
492
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000493const char *PPCTargetLowering::getTargetNodeName(unsigned Opcode) const {
494 switch (Opcode) {
495 default: return 0;
Evan Cheng53301922008-07-12 02:23:19 +0000496 case PPCISD::FSEL: return "PPCISD::FSEL";
497 case PPCISD::FCFID: return "PPCISD::FCFID";
498 case PPCISD::FCTIDZ: return "PPCISD::FCTIDZ";
499 case PPCISD::FCTIWZ: return "PPCISD::FCTIWZ";
500 case PPCISD::STFIWX: return "PPCISD::STFIWX";
501 case PPCISD::VMADDFP: return "PPCISD::VMADDFP";
502 case PPCISD::VNMSUBFP: return "PPCISD::VNMSUBFP";
503 case PPCISD::VPERM: return "PPCISD::VPERM";
504 case PPCISD::Hi: return "PPCISD::Hi";
505 case PPCISD::Lo: return "PPCISD::Lo";
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000506 case PPCISD::TOC_ENTRY: return "PPCISD::TOC_ENTRY";
Tilmann Scheller3a84dae2009-12-18 13:00:15 +0000507 case PPCISD::TOC_RESTORE: return "PPCISD::TOC_RESTORE";
508 case PPCISD::LOAD: return "PPCISD::LOAD";
509 case PPCISD::LOAD_TOC: return "PPCISD::LOAD_TOC";
Evan Cheng53301922008-07-12 02:23:19 +0000510 case PPCISD::DYNALLOC: return "PPCISD::DYNALLOC";
511 case PPCISD::GlobalBaseReg: return "PPCISD::GlobalBaseReg";
512 case PPCISD::SRL: return "PPCISD::SRL";
513 case PPCISD::SRA: return "PPCISD::SRA";
514 case PPCISD::SHL: return "PPCISD::SHL";
515 case PPCISD::EXTSW_32: return "PPCISD::EXTSW_32";
516 case PPCISD::STD_32: return "PPCISD::STD_32";
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000517 case PPCISD::CALL_SVR4: return "PPCISD::CALL_SVR4";
Hal Finkel5b00cea2012-03-31 14:45:15 +0000518 case PPCISD::CALL_NOP_SVR4: return "PPCISD::CALL_NOP_SVR4";
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000519 case PPCISD::CALL_Darwin: return "PPCISD::CALL_Darwin";
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000520 case PPCISD::NOP: return "PPCISD::NOP";
Evan Cheng53301922008-07-12 02:23:19 +0000521 case PPCISD::MTCTR: return "PPCISD::MTCTR";
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000522 case PPCISD::BCTRL_Darwin: return "PPCISD::BCTRL_Darwin";
523 case PPCISD::BCTRL_SVR4: return "PPCISD::BCTRL_SVR4";
Evan Cheng53301922008-07-12 02:23:19 +0000524 case PPCISD::RET_FLAG: return "PPCISD::RET_FLAG";
525 case PPCISD::MFCR: return "PPCISD::MFCR";
526 case PPCISD::VCMP: return "PPCISD::VCMP";
527 case PPCISD::VCMPo: return "PPCISD::VCMPo";
528 case PPCISD::LBRX: return "PPCISD::LBRX";
529 case PPCISD::STBRX: return "PPCISD::STBRX";
Evan Cheng53301922008-07-12 02:23:19 +0000530 case PPCISD::LARX: return "PPCISD::LARX";
531 case PPCISD::STCX: return "PPCISD::STCX";
532 case PPCISD::COND_BRANCH: return "PPCISD::COND_BRANCH";
533 case PPCISD::MFFS: return "PPCISD::MFFS";
534 case PPCISD::MTFSB0: return "PPCISD::MTFSB0";
535 case PPCISD::MTFSB1: return "PPCISD::MTFSB1";
536 case PPCISD::FADDRTZ: return "PPCISD::FADDRTZ";
537 case PPCISD::MTFSF: return "PPCISD::MTFSF";
Evan Cheng53301922008-07-12 02:23:19 +0000538 case PPCISD::TC_RETURN: return "PPCISD::TC_RETURN";
Hal Finkel82b38212012-08-28 02:10:27 +0000539 case PPCISD::CR6SET: return "PPCISD::CR6SET";
540 case PPCISD::CR6UNSET: return "PPCISD::CR6UNSET";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000541 }
542}
543
Duncan Sands28b77e92011-09-06 19:07:46 +0000544EVT PPCTargetLowering::getSetCCResultType(EVT VT) const {
Adhemerval Zanella1c7d69b2012-10-08 18:59:53 +0000545 if (!VT.isVector())
546 return MVT::i32;
547 return VT.changeVectorElementTypeToInteger();
Scott Michel5b8f82e2008-03-10 15:42:14 +0000548}
549
Chris Lattner1a635d62006-04-14 06:01:58 +0000550//===----------------------------------------------------------------------===//
551// Node matching predicates, for use by the tblgen matching code.
552//===----------------------------------------------------------------------===//
553
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000554/// isFloatingPointZero - Return true if this is 0.0 or -0.0.
Dan Gohman475871a2008-07-27 21:46:04 +0000555static bool isFloatingPointZero(SDValue Op) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000556 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000557 return CFP->getValueAPF().isZero();
Gabor Greifba36cb52008-08-28 21:40:38 +0000558 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000559 // Maybe this has already been legalized into the constant pool?
560 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Op.getOperand(1)))
Dan Gohman46510a72010-04-15 01:51:59 +0000561 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000562 return CFP->getValueAPF().isZero();
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000563 }
564 return false;
565}
566
Chris Lattnerddb739e2006-04-06 17:23:16 +0000567/// isConstantOrUndef - Op is either an undef node or a ConstantSDNode. Return
568/// true if Op is undef or if it matches the specified value.
Nate Begeman9008ca62009-04-27 18:41:29 +0000569static bool isConstantOrUndef(int Op, int Val) {
570 return Op < 0 || Op == Val;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000571}
572
573/// isVPKUHUMShuffleMask - Return true if this is the shuffle mask for a
574/// VPKUHUM instruction.
Nate Begeman9008ca62009-04-27 18:41:29 +0000575bool PPC::isVPKUHUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary) {
Chris Lattnerf24380e2006-04-06 22:28:36 +0000576 if (!isUnary) {
577 for (unsigned i = 0; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000578 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000579 return false;
580 } else {
581 for (unsigned i = 0; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000582 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1) ||
583 !isConstantOrUndef(N->getMaskElt(i+8), i*2+1))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000584 return false;
585 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000586 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000587}
588
589/// isVPKUWUMShuffleMask - Return true if this is the shuffle mask for a
590/// VPKUWUM instruction.
Nate Begeman9008ca62009-04-27 18:41:29 +0000591bool PPC::isVPKUWUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary) {
Chris Lattnerf24380e2006-04-06 22:28:36 +0000592 if (!isUnary) {
593 for (unsigned i = 0; i != 16; i += 2)
Nate Begeman9008ca62009-04-27 18:41:29 +0000594 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) ||
595 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000596 return false;
597 } else {
598 for (unsigned i = 0; i != 8; i += 2)
Nate Begeman9008ca62009-04-27 18:41:29 +0000599 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) ||
600 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3) ||
601 !isConstantOrUndef(N->getMaskElt(i+8), i*2+2) ||
602 !isConstantOrUndef(N->getMaskElt(i+9), i*2+3))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000603 return false;
604 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000605 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000606}
607
Chris Lattnercaad1632006-04-06 22:02:42 +0000608/// isVMerge - Common function, used to match vmrg* shuffles.
609///
Nate Begeman9008ca62009-04-27 18:41:29 +0000610static bool isVMerge(ShuffleVectorSDNode *N, unsigned UnitSize,
Chris Lattnercaad1632006-04-06 22:02:42 +0000611 unsigned LHSStart, unsigned RHSStart) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000612 assert(N->getValueType(0) == MVT::v16i8 &&
Nate Begeman9008ca62009-04-27 18:41:29 +0000613 "PPC only supports shuffles by bytes!");
Chris Lattner116cc482006-04-06 21:11:54 +0000614 assert((UnitSize == 1 || UnitSize == 2 || UnitSize == 4) &&
615 "Unsupported merge size!");
Scott Michelfdc40a02009-02-17 22:15:04 +0000616
Chris Lattner116cc482006-04-06 21:11:54 +0000617 for (unsigned i = 0; i != 8/UnitSize; ++i) // Step over units
618 for (unsigned j = 0; j != UnitSize; ++j) { // Step over bytes within unit
Nate Begeman9008ca62009-04-27 18:41:29 +0000619 if (!isConstantOrUndef(N->getMaskElt(i*UnitSize*2+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000620 LHSStart+j+i*UnitSize) ||
Nate Begeman9008ca62009-04-27 18:41:29 +0000621 !isConstantOrUndef(N->getMaskElt(i*UnitSize*2+UnitSize+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000622 RHSStart+j+i*UnitSize))
Chris Lattner116cc482006-04-06 21:11:54 +0000623 return false;
624 }
Nate Begeman9008ca62009-04-27 18:41:29 +0000625 return true;
Chris Lattnercaad1632006-04-06 22:02:42 +0000626}
627
628/// isVMRGLShuffleMask - Return true if this is a shuffle mask suitable for
629/// a VRGL* instruction with the specified unit size (1,2 or 4 bytes).
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000630bool PPC::isVMRGLShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Nate Begeman9008ca62009-04-27 18:41:29 +0000631 bool isUnary) {
Chris Lattnercaad1632006-04-06 22:02:42 +0000632 if (!isUnary)
633 return isVMerge(N, UnitSize, 8, 24);
634 return isVMerge(N, UnitSize, 8, 8);
Chris Lattner116cc482006-04-06 21:11:54 +0000635}
636
637/// isVMRGHShuffleMask - Return true if this is a shuffle mask suitable for
638/// a VRGH* instruction with the specified unit size (1,2 or 4 bytes).
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000639bool PPC::isVMRGHShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Nate Begeman9008ca62009-04-27 18:41:29 +0000640 bool isUnary) {
Chris Lattnercaad1632006-04-06 22:02:42 +0000641 if (!isUnary)
642 return isVMerge(N, UnitSize, 0, 16);
643 return isVMerge(N, UnitSize, 0, 0);
Chris Lattner116cc482006-04-06 21:11:54 +0000644}
645
646
Chris Lattnerd0608e12006-04-06 18:26:28 +0000647/// isVSLDOIShuffleMask - If this is a vsldoi shuffle mask, return the shift
648/// amount, otherwise return -1.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000649int PPC::isVSLDOIShuffleMask(SDNode *N, bool isUnary) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000650 assert(N->getValueType(0) == MVT::v16i8 &&
Nate Begeman9008ca62009-04-27 18:41:29 +0000651 "PPC only supports shuffles by bytes!");
652
653 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000654
Chris Lattnerd0608e12006-04-06 18:26:28 +0000655 // Find the first non-undef value in the shuffle mask.
656 unsigned i;
Nate Begeman9008ca62009-04-27 18:41:29 +0000657 for (i = 0; i != 16 && SVOp->getMaskElt(i) < 0; ++i)
Chris Lattnerd0608e12006-04-06 18:26:28 +0000658 /*search*/;
Scott Michelfdc40a02009-02-17 22:15:04 +0000659
Chris Lattnerd0608e12006-04-06 18:26:28 +0000660 if (i == 16) return -1; // all undef.
Scott Michelfdc40a02009-02-17 22:15:04 +0000661
Nate Begeman9008ca62009-04-27 18:41:29 +0000662 // Otherwise, check to see if the rest of the elements are consecutively
Chris Lattnerd0608e12006-04-06 18:26:28 +0000663 // numbered from this value.
Nate Begeman9008ca62009-04-27 18:41:29 +0000664 unsigned ShiftAmt = SVOp->getMaskElt(i);
Chris Lattnerd0608e12006-04-06 18:26:28 +0000665 if (ShiftAmt < i) return -1;
666 ShiftAmt -= i;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000667
Chris Lattnerf24380e2006-04-06 22:28:36 +0000668 if (!isUnary) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000669 // Check the rest of the elements to see if they are consecutive.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000670 for (++i; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000671 if (!isConstantOrUndef(SVOp->getMaskElt(i), ShiftAmt+i))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000672 return -1;
673 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +0000674 // Check the rest of the elements to see if they are consecutive.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000675 for (++i; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000676 if (!isConstantOrUndef(SVOp->getMaskElt(i), (ShiftAmt+i) & 15))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000677 return -1;
678 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000679 return ShiftAmt;
680}
Chris Lattneref819f82006-03-20 06:33:01 +0000681
682/// isSplatShuffleMask - Return true if the specified VECTOR_SHUFFLE operand
683/// specifies a splat of a single element that is suitable for input to
684/// VSPLTB/VSPLTH/VSPLTW.
Nate Begeman9008ca62009-04-27 18:41:29 +0000685bool PPC::isSplatShuffleMask(ShuffleVectorSDNode *N, unsigned EltSize) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000686 assert(N->getValueType(0) == MVT::v16i8 &&
Chris Lattner7ff7e672006-04-04 17:25:31 +0000687 (EltSize == 1 || EltSize == 2 || EltSize == 4));
Scott Michelfdc40a02009-02-17 22:15:04 +0000688
Chris Lattner88a99ef2006-03-20 06:37:44 +0000689 // This is a splat operation if each element of the permute is the same, and
690 // if the value doesn't reference the second vector.
Nate Begeman9008ca62009-04-27 18:41:29 +0000691 unsigned ElementBase = N->getMaskElt(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000692
Nate Begeman9008ca62009-04-27 18:41:29 +0000693 // FIXME: Handle UNDEF elements too!
694 if (ElementBase >= 16)
Chris Lattner7ff7e672006-04-04 17:25:31 +0000695 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000696
Nate Begeman9008ca62009-04-27 18:41:29 +0000697 // Check that the indices are consecutive, in the case of a multi-byte element
698 // splatted with a v16i8 mask.
699 for (unsigned i = 1; i != EltSize; ++i)
700 if (N->getMaskElt(i) < 0 || N->getMaskElt(i) != (int)(i+ElementBase))
Chris Lattner7ff7e672006-04-04 17:25:31 +0000701 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000702
Chris Lattner7ff7e672006-04-04 17:25:31 +0000703 for (unsigned i = EltSize, e = 16; i != e; i += EltSize) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000704 if (N->getMaskElt(i) < 0) continue;
Chris Lattner7ff7e672006-04-04 17:25:31 +0000705 for (unsigned j = 0; j != EltSize; ++j)
Nate Begeman9008ca62009-04-27 18:41:29 +0000706 if (N->getMaskElt(i+j) != N->getMaskElt(j))
Chris Lattner7ff7e672006-04-04 17:25:31 +0000707 return false;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000708 }
Chris Lattner7ff7e672006-04-04 17:25:31 +0000709 return true;
Chris Lattneref819f82006-03-20 06:33:01 +0000710}
711
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000712/// isAllNegativeZeroVector - Returns true if all elements of build_vector
713/// are -0.0.
714bool PPC::isAllNegativeZeroVector(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000715 BuildVectorSDNode *BV = cast<BuildVectorSDNode>(N);
716
717 APInt APVal, APUndef;
718 unsigned BitSize;
719 bool HasAnyUndefs;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000720
Dale Johannesen1e608812009-11-13 01:45:18 +0000721 if (BV->isConstantSplat(APVal, APUndef, BitSize, HasAnyUndefs, 32, true))
Nate Begeman9008ca62009-04-27 18:41:29 +0000722 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000723 return CFP->getValueAPF().isNegZero();
Nate Begeman9008ca62009-04-27 18:41:29 +0000724
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000725 return false;
726}
727
Chris Lattneref819f82006-03-20 06:33:01 +0000728/// getVSPLTImmediate - Return the appropriate VSPLT* immediate to splat the
729/// specified isSplatShuffleMask VECTOR_SHUFFLE mask.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000730unsigned PPC::getVSPLTImmediate(SDNode *N, unsigned EltSize) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000731 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
732 assert(isSplatShuffleMask(SVOp, EltSize));
733 return SVOp->getMaskElt(0) / EltSize;
Chris Lattneref819f82006-03-20 06:33:01 +0000734}
735
Chris Lattnere87192a2006-04-12 17:37:20 +0000736/// get_VSPLTI_elt - If this is a build_vector of constants which can be formed
Chris Lattner140a58f2006-04-08 06:46:53 +0000737/// by using a vspltis[bhw] instruction of the specified element size, return
738/// the constant being splatted. The ByteSize field indicates the number of
739/// bytes of each element [124] -> [bhw].
Dan Gohman475871a2008-07-27 21:46:04 +0000740SDValue PPC::get_VSPLTI_elt(SDNode *N, unsigned ByteSize, SelectionDAG &DAG) {
741 SDValue OpVal(0, 0);
Chris Lattner79d9a882006-04-08 07:14:26 +0000742
743 // If ByteSize of the splat is bigger than the element size of the
744 // build_vector, then we have a case where we are checking for a splat where
745 // multiple elements of the buildvector are folded together into a single
746 // logical element of the splat (e.g. "vsplish 1" to splat {0,1}*8).
747 unsigned EltSize = 16/N->getNumOperands();
748 if (EltSize < ByteSize) {
749 unsigned Multiple = ByteSize/EltSize; // Number of BV entries per spltval.
Dan Gohman475871a2008-07-27 21:46:04 +0000750 SDValue UniquedVals[4];
Chris Lattner79d9a882006-04-08 07:14:26 +0000751 assert(Multiple > 1 && Multiple <= 4 && "How can this happen?");
Scott Michelfdc40a02009-02-17 22:15:04 +0000752
Chris Lattner79d9a882006-04-08 07:14:26 +0000753 // See if all of the elements in the buildvector agree across.
754 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
755 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
756 // If the element isn't a constant, bail fully out.
Dan Gohman475871a2008-07-27 21:46:04 +0000757 if (!isa<ConstantSDNode>(N->getOperand(i))) return SDValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000758
Scott Michelfdc40a02009-02-17 22:15:04 +0000759
Gabor Greifba36cb52008-08-28 21:40:38 +0000760 if (UniquedVals[i&(Multiple-1)].getNode() == 0)
Chris Lattner79d9a882006-04-08 07:14:26 +0000761 UniquedVals[i&(Multiple-1)] = N->getOperand(i);
762 else if (UniquedVals[i&(Multiple-1)] != N->getOperand(i))
Dan Gohman475871a2008-07-27 21:46:04 +0000763 return SDValue(); // no match.
Chris Lattner79d9a882006-04-08 07:14:26 +0000764 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000765
Chris Lattner79d9a882006-04-08 07:14:26 +0000766 // Okay, if we reached this point, UniquedVals[0..Multiple-1] contains
767 // either constant or undef values that are identical for each chunk. See
768 // if these chunks can form into a larger vspltis*.
Scott Michelfdc40a02009-02-17 22:15:04 +0000769
Chris Lattner79d9a882006-04-08 07:14:26 +0000770 // Check to see if all of the leading entries are either 0 or -1. If
771 // neither, then this won't fit into the immediate field.
772 bool LeadingZero = true;
773 bool LeadingOnes = true;
774 for (unsigned i = 0; i != Multiple-1; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000775 if (UniquedVals[i].getNode() == 0) continue; // Must have been undefs.
Scott Michelfdc40a02009-02-17 22:15:04 +0000776
Chris Lattner79d9a882006-04-08 07:14:26 +0000777 LeadingZero &= cast<ConstantSDNode>(UniquedVals[i])->isNullValue();
778 LeadingOnes &= cast<ConstantSDNode>(UniquedVals[i])->isAllOnesValue();
779 }
780 // Finally, check the least significant entry.
781 if (LeadingZero) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000782 if (UniquedVals[Multiple-1].getNode() == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +0000783 return DAG.getTargetConstant(0, MVT::i32); // 0,0,0,undef
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000784 int Val = cast<ConstantSDNode>(UniquedVals[Multiple-1])->getZExtValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000785 if (Val < 16)
Owen Anderson825b72b2009-08-11 20:47:22 +0000786 return DAG.getTargetConstant(Val, MVT::i32); // 0,0,0,4 -> vspltisw(4)
Chris Lattner79d9a882006-04-08 07:14:26 +0000787 }
788 if (LeadingOnes) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000789 if (UniquedVals[Multiple-1].getNode() == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +0000790 return DAG.getTargetConstant(~0U, MVT::i32); // -1,-1,-1,undef
Dan Gohman7810bfe2008-09-26 21:54:37 +0000791 int Val =cast<ConstantSDNode>(UniquedVals[Multiple-1])->getSExtValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000792 if (Val >= -16) // -1,-1,-1,-2 -> vspltisw(-2)
Owen Anderson825b72b2009-08-11 20:47:22 +0000793 return DAG.getTargetConstant(Val, MVT::i32);
Chris Lattner79d9a882006-04-08 07:14:26 +0000794 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000795
Dan Gohman475871a2008-07-27 21:46:04 +0000796 return SDValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000797 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000798
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000799 // Check to see if this buildvec has a single non-undef value in its elements.
800 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
801 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Gabor Greifba36cb52008-08-28 21:40:38 +0000802 if (OpVal.getNode() == 0)
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000803 OpVal = N->getOperand(i);
804 else if (OpVal != N->getOperand(i))
Dan Gohman475871a2008-07-27 21:46:04 +0000805 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000806 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000807
Gabor Greifba36cb52008-08-28 21:40:38 +0000808 if (OpVal.getNode() == 0) return SDValue(); // All UNDEF: use implicit def.
Scott Michelfdc40a02009-02-17 22:15:04 +0000809
Eli Friedman1a8229b2009-05-24 02:03:36 +0000810 unsigned ValSizeInBytes = EltSize;
Nate Begeman98e70cc2006-03-28 04:15:58 +0000811 uint64_t Value = 0;
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000812 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000813 Value = CN->getZExtValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000814 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000815 assert(CN->getValueType(0) == MVT::f32 && "Only one legal FP vector type!");
Dale Johanneseneaf08942007-08-31 04:03:46 +0000816 Value = FloatToBits(CN->getValueAPF().convertToFloat());
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000817 }
818
819 // If the splat value is larger than the element value, then we can never do
820 // this splat. The only case that we could fit the replicated bits into our
821 // immediate field for would be zero, and we prefer to use vxor for it.
Dan Gohman475871a2008-07-27 21:46:04 +0000822 if (ValSizeInBytes < ByteSize) return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +0000823
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000824 // If the element value is larger than the splat value, cut it in half and
825 // check to see if the two halves are equal. Continue doing this until we
826 // get to ByteSize. This allows us to handle 0x01010101 as 0x01.
827 while (ValSizeInBytes > ByteSize) {
828 ValSizeInBytes >>= 1;
Scott Michelfdc40a02009-02-17 22:15:04 +0000829
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000830 // If the top half equals the bottom half, we're still ok.
Chris Lattner9b42bdd2006-04-05 17:39:25 +0000831 if (((Value >> (ValSizeInBytes*8)) & ((1 << (8*ValSizeInBytes))-1)) !=
832 (Value & ((1 << (8*ValSizeInBytes))-1)))
Dan Gohman475871a2008-07-27 21:46:04 +0000833 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000834 }
835
836 // Properly sign extend the value.
Richard Smith1144af32012-08-24 23:29:28 +0000837 int MaskVal = SignExtend32(Value, ByteSize * 8);
Scott Michelfdc40a02009-02-17 22:15:04 +0000838
Evan Cheng5b6a01b2006-03-26 09:52:32 +0000839 // If this is zero, don't match, zero matches ISD::isBuildVectorAllZeros.
Dan Gohman475871a2008-07-27 21:46:04 +0000840 if (MaskVal == 0) return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000841
Chris Lattner140a58f2006-04-08 06:46:53 +0000842 // Finally, if this value fits in a 5 bit sext field, return it
Richard Smith1144af32012-08-24 23:29:28 +0000843 if (SignExtend32<5>(MaskVal) == MaskVal)
Owen Anderson825b72b2009-08-11 20:47:22 +0000844 return DAG.getTargetConstant(MaskVal, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +0000845 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000846}
847
Chris Lattner1a635d62006-04-14 06:01:58 +0000848//===----------------------------------------------------------------------===//
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000849// Addressing Mode Selection
850//===----------------------------------------------------------------------===//
851
852/// isIntS16Immediate - This method tests to see if the node is either a 32-bit
853/// or 64-bit immediate, and if the value can be accurately represented as a
854/// sign extension from a 16-bit value. If so, this returns true and the
855/// immediate.
856static bool isIntS16Immediate(SDNode *N, short &Imm) {
857 if (N->getOpcode() != ISD::Constant)
858 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000859
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000860 Imm = (short)cast<ConstantSDNode>(N)->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +0000861 if (N->getValueType(0) == MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000862 return Imm == (int32_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000863 else
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000864 return Imm == (int64_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000865}
Dan Gohman475871a2008-07-27 21:46:04 +0000866static bool isIntS16Immediate(SDValue Op, short &Imm) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000867 return isIntS16Immediate(Op.getNode(), Imm);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000868}
869
870
871/// SelectAddressRegReg - Given the specified addressed, check to see if it
872/// can be represented as an indexed [r+r] operation. Returns false if it
873/// can be more efficiently represented with [r+imm].
Dan Gohman475871a2008-07-27 21:46:04 +0000874bool PPCTargetLowering::SelectAddressRegReg(SDValue N, SDValue &Base,
875 SDValue &Index,
Dan Gohman73e09142009-01-15 16:29:45 +0000876 SelectionDAG &DAG) const {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000877 short imm = 0;
878 if (N.getOpcode() == ISD::ADD) {
879 if (isIntS16Immediate(N.getOperand(1), imm))
880 return false; // r+i
881 if (N.getOperand(1).getOpcode() == PPCISD::Lo)
882 return false; // r+i
Scott Michelfdc40a02009-02-17 22:15:04 +0000883
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000884 Base = N.getOperand(0);
885 Index = N.getOperand(1);
886 return true;
887 } else if (N.getOpcode() == ISD::OR) {
888 if (isIntS16Immediate(N.getOperand(1), imm))
889 return false; // r+i can fold it if we can.
Scott Michelfdc40a02009-02-17 22:15:04 +0000890
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000891 // If this is an or of disjoint bitfields, we can codegen this as an add
892 // (for better address arithmetic) if the LHS and RHS of the OR are provably
893 // disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000894 APInt LHSKnownZero, LHSKnownOne;
895 APInt RHSKnownZero, RHSKnownOne;
896 DAG.ComputeMaskedBits(N.getOperand(0),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000897 LHSKnownZero, LHSKnownOne);
Scott Michelfdc40a02009-02-17 22:15:04 +0000898
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000899 if (LHSKnownZero.getBoolValue()) {
900 DAG.ComputeMaskedBits(N.getOperand(1),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000901 RHSKnownZero, RHSKnownOne);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000902 // If all of the bits are known zero on the LHS or RHS, the add won't
903 // carry.
Dan Gohmanec59b952008-02-27 21:12:32 +0000904 if (~(LHSKnownZero | RHSKnownZero) == 0) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000905 Base = N.getOperand(0);
906 Index = N.getOperand(1);
907 return true;
908 }
909 }
910 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000911
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000912 return false;
913}
914
915/// Returns true if the address N can be represented by a base register plus
916/// a signed 16-bit displacement [r+imm], and if it is not better
917/// represented as reg+reg.
Dan Gohman475871a2008-07-27 21:46:04 +0000918bool PPCTargetLowering::SelectAddressRegImm(SDValue N, SDValue &Disp,
Dan Gohman73e09142009-01-15 16:29:45 +0000919 SDValue &Base,
920 SelectionDAG &DAG) const {
Dale Johannesenf5f5dce2009-02-06 19:16:40 +0000921 // FIXME dl should come from parent load or store, not from address
922 DebugLoc dl = N.getDebugLoc();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000923 // If this can be more profitably realized as r+r, fail.
924 if (SelectAddressRegReg(N, Disp, Base, DAG))
925 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000926
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000927 if (N.getOpcode() == ISD::ADD) {
928 short imm = 0;
929 if (isIntS16Immediate(N.getOperand(1), imm)) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000930 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000931 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
932 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
933 } else {
934 Base = N.getOperand(0);
935 }
936 return true; // [r+i]
937 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
938 // Match LOAD (ADD (X, Lo(G))).
Gabor Greif413ca0d2012-04-20 11:41:38 +0000939 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000940 && "Cannot handle constant offsets yet!");
941 Disp = N.getOperand(1).getOperand(0); // The global address.
942 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
Roman Divackyfd42ed62012-06-04 17:36:38 +0000943 Disp.getOpcode() == ISD::TargetGlobalTLSAddress ||
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000944 Disp.getOpcode() == ISD::TargetConstantPool ||
945 Disp.getOpcode() == ISD::TargetJumpTable);
946 Base = N.getOperand(0);
947 return true; // [&g+r]
948 }
949 } else if (N.getOpcode() == ISD::OR) {
950 short imm = 0;
951 if (isIntS16Immediate(N.getOperand(1), imm)) {
952 // If this is an or of disjoint bitfields, we can codegen this as an add
953 // (for better address arithmetic) if the LHS and RHS of the OR are
954 // provably disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000955 APInt LHSKnownZero, LHSKnownOne;
Rafael Espindola26c8dcc2012-04-04 12:51:34 +0000956 DAG.ComputeMaskedBits(N.getOperand(0), LHSKnownZero, LHSKnownOne);
Bill Wendling3e98c302008-03-24 23:16:37 +0000957
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000958 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000959 // If all of the bits are known zero on the LHS or RHS, the add won't
960 // carry.
961 Base = N.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +0000962 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000963 return true;
964 }
965 }
966 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
967 // Loading from a constant address.
Scott Michelfdc40a02009-02-17 22:15:04 +0000968
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000969 // If this address fits entirely in a 16-bit sext immediate field, codegen
970 // this as "d, 0"
971 short Imm;
972 if (isIntS16Immediate(CN, Imm)) {
973 Disp = DAG.getTargetConstant(Imm, CN->getValueType(0));
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +0000974 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::X0 : PPC::R0,
975 CN->getValueType(0));
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000976 return true;
977 }
Chris Lattnerbc681d62007-02-17 06:44:03 +0000978
979 // Handle 32-bit sext immediates with LIS + addr mode.
Owen Anderson825b72b2009-08-11 20:47:22 +0000980 if (CN->getValueType(0) == MVT::i32 ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000981 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) {
982 int Addr = (int)CN->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +0000983
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000984 // Otherwise, break this down into an LIS + disp.
Owen Anderson825b72b2009-08-11 20:47:22 +0000985 Disp = DAG.getTargetConstant((short)Addr, MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +0000986
Owen Anderson825b72b2009-08-11 20:47:22 +0000987 Base = DAG.getTargetConstant((Addr - (signed short)Addr) >> 16, MVT::i32);
988 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman602b0c82009-09-25 18:54:59 +0000989 Base = SDValue(DAG.getMachineNode(Opc, dl, CN->getValueType(0), Base), 0);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000990 return true;
991 }
992 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000993
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000994 Disp = DAG.getTargetConstant(0, getPointerTy());
995 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
996 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
997 else
998 Base = N;
999 return true; // [r+0]
1000}
1001
1002/// SelectAddressRegRegOnly - Given the specified addressed, force it to be
1003/// represented as an indexed [r+r] operation.
Dan Gohman475871a2008-07-27 21:46:04 +00001004bool PPCTargetLowering::SelectAddressRegRegOnly(SDValue N, SDValue &Base,
1005 SDValue &Index,
Dan Gohman73e09142009-01-15 16:29:45 +00001006 SelectionDAG &DAG) const {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001007 // Check to see if we can easily represent this as an [r+r] address. This
1008 // will fail if it thinks that the address is more profitably represented as
1009 // reg+imm, e.g. where imm = 0.
1010 if (SelectAddressRegReg(N, Base, Index, DAG))
1011 return true;
Scott Michelfdc40a02009-02-17 22:15:04 +00001012
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001013 // If the operand is an addition, always emit this as [r+r], since this is
1014 // better (for code size, and execution, as the memop does the add for free)
1015 // than emitting an explicit add.
1016 if (N.getOpcode() == ISD::ADD) {
1017 Base = N.getOperand(0);
1018 Index = N.getOperand(1);
1019 return true;
1020 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001021
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001022 // Otherwise, do it the hard way, using R0 as the base register.
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00001023 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::X0 : PPC::R0,
1024 N.getValueType());
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001025 Index = N;
1026 return true;
1027}
1028
1029/// SelectAddressRegImmShift - Returns true if the address N can be
1030/// represented by a base register plus a signed 14-bit displacement
1031/// [r+imm*4]. Suitable for use by STD and friends.
Dan Gohman475871a2008-07-27 21:46:04 +00001032bool PPCTargetLowering::SelectAddressRegImmShift(SDValue N, SDValue &Disp,
1033 SDValue &Base,
Dan Gohman73e09142009-01-15 16:29:45 +00001034 SelectionDAG &DAG) const {
Dale Johannesenf5f5dce2009-02-06 19:16:40 +00001035 // FIXME dl should come from the parent load or store, not the address
1036 DebugLoc dl = N.getDebugLoc();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001037 // If this can be more profitably realized as r+r, fail.
1038 if (SelectAddressRegReg(N, Disp, Base, DAG))
1039 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001040
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001041 if (N.getOpcode() == ISD::ADD) {
1042 short imm = 0;
1043 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
Gabor Greifc77d6782012-04-20 08:58:49 +00001044 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001045 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
1046 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1047 } else {
1048 Base = N.getOperand(0);
1049 }
1050 return true; // [r+i]
1051 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
1052 // Match LOAD (ADD (X, Lo(G))).
Gabor Greif413ca0d2012-04-20 11:41:38 +00001053 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001054 && "Cannot handle constant offsets yet!");
1055 Disp = N.getOperand(1).getOperand(0); // The global address.
1056 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
1057 Disp.getOpcode() == ISD::TargetConstantPool ||
1058 Disp.getOpcode() == ISD::TargetJumpTable);
1059 Base = N.getOperand(0);
1060 return true; // [&g+r]
1061 }
1062 } else if (N.getOpcode() == ISD::OR) {
1063 short imm = 0;
1064 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
1065 // If this is an or of disjoint bitfields, we can codegen this as an add
1066 // (for better address arithmetic) if the LHS and RHS of the OR are
1067 // provably disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001068 APInt LHSKnownZero, LHSKnownOne;
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00001069 DAG.ComputeMaskedBits(N.getOperand(0), LHSKnownZero, LHSKnownOne);
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001070 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001071 // If all of the bits are known zero on the LHS or RHS, the add won't
1072 // carry.
1073 Base = N.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001074 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001075 return true;
1076 }
1077 }
1078 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001079 // Loading from a constant address. Verify low two bits are clear.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001080 if ((CN->getZExtValue() & 3) == 0) {
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001081 // If this address fits entirely in a 14-bit sext immediate field, codegen
1082 // this as "d, 0"
1083 short Imm;
1084 if (isIntS16Immediate(CN, Imm)) {
1085 Disp = DAG.getTargetConstant((unsigned short)Imm >> 2, getPointerTy());
Cameron Zwarichd76773a2011-05-19 03:11:06 +00001086 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::X0 : PPC::R0,
1087 CN->getValueType(0));
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001088 return true;
1089 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001090
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001091 // Fold the low-part of 32-bit absolute addresses into addr mode.
Owen Anderson825b72b2009-08-11 20:47:22 +00001092 if (CN->getValueType(0) == MVT::i32 ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001093 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) {
1094 int Addr = (int)CN->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00001095
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001096 // Otherwise, break this down into an LIS + disp.
Owen Anderson825b72b2009-08-11 20:47:22 +00001097 Disp = DAG.getTargetConstant((short)Addr >> 2, MVT::i32);
1098 Base = DAG.getTargetConstant((Addr-(signed short)Addr) >> 16, MVT::i32);
1099 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman602b0c82009-09-25 18:54:59 +00001100 Base = SDValue(DAG.getMachineNode(Opc, dl, CN->getValueType(0), Base),0);
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001101 return true;
1102 }
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001103 }
1104 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001105
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001106 Disp = DAG.getTargetConstant(0, getPointerTy());
1107 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
1108 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1109 else
1110 Base = N;
1111 return true; // [r+0]
1112}
1113
1114
1115/// getPreIndexedAddressParts - returns true by value, base pointer and
1116/// offset pointer and addressing mode by reference if the node's address
1117/// can be legally represented as pre-indexed load / store address.
Dan Gohman475871a2008-07-27 21:46:04 +00001118bool PPCTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
1119 SDValue &Offset,
Evan Cheng144d8f02006-11-09 17:55:04 +00001120 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00001121 SelectionDAG &DAG) const {
Hal Finkel77838f92012-06-04 02:21:00 +00001122 if (DisablePPCPreinc) return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001123
Dan Gohman475871a2008-07-27 21:46:04 +00001124 SDValue Ptr;
Owen Andersone50ed302009-08-10 22:56:29 +00001125 EVT VT;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001126 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
1127 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001128 VT = LD->getMemoryVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001129
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001130 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001131 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001132 VT = ST->getMemoryVT();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001133 } else
1134 return false;
1135
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001136 // PowerPC doesn't have preinc load/store instructions for vectors.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001137 if (VT.isVector())
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001138 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001139
Hal Finkelac81cc32012-06-19 02:34:32 +00001140 if (SelectAddressRegReg(Ptr, Offset, Base, DAG)) {
Hal Finkel0fcdd8b2012-06-20 15:43:03 +00001141 AM = ISD::PRE_INC;
1142 return true;
Hal Finkelac81cc32012-06-19 02:34:32 +00001143 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001144
Chris Lattner0851b4f2006-11-15 19:55:13 +00001145 // LDU/STU use reg+imm*4, others use reg+imm.
Owen Anderson825b72b2009-08-11 20:47:22 +00001146 if (VT != MVT::i64) {
Chris Lattner0851b4f2006-11-15 19:55:13 +00001147 // reg + imm
1148 if (!SelectAddressRegImm(Ptr, Offset, Base, DAG))
1149 return false;
1150 } else {
1151 // reg + imm * 4.
1152 if (!SelectAddressRegImmShift(Ptr, Offset, Base, DAG))
1153 return false;
1154 }
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001155
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001156 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Chris Lattner0851b4f2006-11-15 19:55:13 +00001157 // PPC64 doesn't have lwau, but it does have lwaux. Reject preinc load of
1158 // sext i32 to i64 when addr mode is r+i.
Owen Anderson825b72b2009-08-11 20:47:22 +00001159 if (LD->getValueType(0) == MVT::i64 && LD->getMemoryVT() == MVT::i32 &&
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001160 LD->getExtensionType() == ISD::SEXTLOAD &&
1161 isa<ConstantSDNode>(Offset))
1162 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001163 }
1164
Chris Lattner4eab7142006-11-10 02:08:47 +00001165 AM = ISD::PRE_INC;
1166 return true;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001167}
1168
1169//===----------------------------------------------------------------------===//
Chris Lattner1a635d62006-04-14 06:01:58 +00001170// LowerOperation implementation
1171//===----------------------------------------------------------------------===//
1172
Chris Lattner1e61e692010-11-15 02:46:57 +00001173/// GetLabelAccessInfo - Return true if we should reference labels using a
1174/// PICBase, set the HiOpFlags and LoOpFlags to the target MO flags.
1175static bool GetLabelAccessInfo(const TargetMachine &TM, unsigned &HiOpFlags,
Chris Lattner6d2ff122010-11-15 03:13:19 +00001176 unsigned &LoOpFlags, const GlobalValue *GV = 0) {
1177 HiOpFlags = PPCII::MO_HA16;
1178 LoOpFlags = PPCII::MO_LO16;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001179
Chris Lattner1e61e692010-11-15 02:46:57 +00001180 // Don't use the pic base if not in PIC relocation model. Or if we are on a
1181 // non-darwin platform. We don't support PIC on other platforms yet.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001182 bool isPIC = TM.getRelocationModel() == Reloc::PIC_ &&
Chris Lattner1e61e692010-11-15 02:46:57 +00001183 TM.getSubtarget<PPCSubtarget>().isDarwin();
Chris Lattner6d2ff122010-11-15 03:13:19 +00001184 if (isPIC) {
1185 HiOpFlags |= PPCII::MO_PIC_FLAG;
1186 LoOpFlags |= PPCII::MO_PIC_FLAG;
1187 }
1188
1189 // If this is a reference to a global value that requires a non-lazy-ptr, make
1190 // sure that instruction lowering adds it.
1191 if (GV && TM.getSubtarget<PPCSubtarget>().hasLazyResolverStub(GV, TM)) {
1192 HiOpFlags |= PPCII::MO_NLP_FLAG;
1193 LoOpFlags |= PPCII::MO_NLP_FLAG;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001194
Chris Lattner6d2ff122010-11-15 03:13:19 +00001195 if (GV->hasHiddenVisibility()) {
1196 HiOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG;
1197 LoOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG;
1198 }
1199 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001200
Chris Lattner1e61e692010-11-15 02:46:57 +00001201 return isPIC;
1202}
1203
1204static SDValue LowerLabelRef(SDValue HiPart, SDValue LoPart, bool isPIC,
1205 SelectionDAG &DAG) {
1206 EVT PtrVT = HiPart.getValueType();
1207 SDValue Zero = DAG.getConstant(0, PtrVT);
1208 DebugLoc DL = HiPart.getDebugLoc();
1209
1210 SDValue Hi = DAG.getNode(PPCISD::Hi, DL, PtrVT, HiPart, Zero);
1211 SDValue Lo = DAG.getNode(PPCISD::Lo, DL, PtrVT, LoPart, Zero);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001212
Chris Lattner1e61e692010-11-15 02:46:57 +00001213 // With PIC, the first instruction is actually "GR+hi(&G)".
1214 if (isPIC)
1215 Hi = DAG.getNode(ISD::ADD, DL, PtrVT,
1216 DAG.getNode(PPCISD::GlobalBaseReg, DL, PtrVT), Hi);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001217
Chris Lattner1e61e692010-11-15 02:46:57 +00001218 // Generate non-pic code that has direct accesses to the constant pool.
1219 // The address of the global is just (hi(&g)+lo(&g)).
1220 return DAG.getNode(ISD::ADD, DL, PtrVT, Hi, Lo);
1221}
1222
Scott Michelfdc40a02009-02-17 22:15:04 +00001223SDValue PPCTargetLowering::LowerConstantPool(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001224 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001225 EVT PtrVT = Op.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +00001226 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman46510a72010-04-15 01:51:59 +00001227 const Constant *C = CP->getConstVal();
Chris Lattner1a635d62006-04-14 06:01:58 +00001228
Roman Divacky9fb8b492012-08-24 16:26:02 +00001229 // 64-bit SVR4 ABI code is always position-independent.
1230 // The actual address of the GlobalValue is stored in the TOC.
1231 if (PPCSubTarget.isSVR4ABI() && PPCSubTarget.isPPC64()) {
1232 SDValue GA = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0);
1233 return DAG.getNode(PPCISD::TOC_ENTRY, CP->getDebugLoc(), MVT::i64, GA,
1234 DAG.getRegister(PPC::X2, MVT::i64));
1235 }
1236
Chris Lattner1e61e692010-11-15 02:46:57 +00001237 unsigned MOHiFlag, MOLoFlag;
1238 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
1239 SDValue CPIHi =
1240 DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOHiFlag);
1241 SDValue CPILo =
1242 DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOLoFlag);
1243 return LowerLabelRef(CPIHi, CPILo, isPIC, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00001244}
1245
Dan Gohmand858e902010-04-17 15:26:15 +00001246SDValue PPCTargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001247 EVT PtrVT = Op.getValueType();
Nate Begeman37efe672006-04-22 18:53:45 +00001248 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001249
Roman Divacky9fb8b492012-08-24 16:26:02 +00001250 // 64-bit SVR4 ABI code is always position-independent.
1251 // The actual address of the GlobalValue is stored in the TOC.
1252 if (PPCSubTarget.isSVR4ABI() && PPCSubTarget.isPPC64()) {
1253 SDValue GA = DAG.getTargetJumpTable(JT->getIndex(), PtrVT);
1254 return DAG.getNode(PPCISD::TOC_ENTRY, JT->getDebugLoc(), MVT::i64, GA,
1255 DAG.getRegister(PPC::X2, MVT::i64));
1256 }
1257
Chris Lattner1e61e692010-11-15 02:46:57 +00001258 unsigned MOHiFlag, MOLoFlag;
1259 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
1260 SDValue JTIHi = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOHiFlag);
1261 SDValue JTILo = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOLoFlag);
1262 return LowerLabelRef(JTIHi, JTILo, isPIC, DAG);
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +00001263}
1264
Dan Gohmand858e902010-04-17 15:26:15 +00001265SDValue PPCTargetLowering::LowerBlockAddress(SDValue Op,
1266 SelectionDAG &DAG) const {
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001267 EVT PtrVT = Op.getValueType();
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001268
Dan Gohman46510a72010-04-15 01:51:59 +00001269 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001270
Chris Lattner1e61e692010-11-15 02:46:57 +00001271 unsigned MOHiFlag, MOLoFlag;
1272 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
Michael Liao6c7ccaa2012-09-12 21:43:09 +00001273 SDValue TgtBAHi = DAG.getTargetBlockAddress(BA, PtrVT, 0, MOHiFlag);
1274 SDValue TgtBALo = DAG.getTargetBlockAddress(BA, PtrVT, 0, MOLoFlag);
Chris Lattner1e61e692010-11-15 02:46:57 +00001275 return LowerLabelRef(TgtBAHi, TgtBALo, isPIC, DAG);
1276}
1277
Roman Divackyfd42ed62012-06-04 17:36:38 +00001278SDValue PPCTargetLowering::LowerGlobalTLSAddress(SDValue Op,
1279 SelectionDAG &DAG) const {
1280
1281 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
1282 DebugLoc dl = GA->getDebugLoc();
1283 const GlobalValue *GV = GA->getGlobal();
1284 EVT PtrVT = getPointerTy();
1285 bool is64bit = PPCSubTarget.isPPC64();
1286
1287 TLSModel::Model model = getTargetMachine().getTLSModel(GV);
1288
1289 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1290 PPCII::MO_TPREL16_HA);
1291 SDValue TGALo = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1292 PPCII::MO_TPREL16_LO);
1293
1294 if (model != TLSModel::LocalExec)
1295 llvm_unreachable("only local-exec TLS mode supported");
Roman Divacky3e77af42012-06-05 17:14:17 +00001296 SDValue TLSReg = DAG.getRegister(is64bit ? PPC::X13 : PPC::R2,
1297 is64bit ? MVT::i64 : MVT::i32);
1298 SDValue Hi = DAG.getNode(PPCISD::Hi, dl, PtrVT, TGAHi, TLSReg);
Roman Divackyfd42ed62012-06-04 17:36:38 +00001299 return DAG.getNode(PPCISD::Lo, dl, PtrVT, TGALo, Hi);
1300}
1301
Chris Lattner1e61e692010-11-15 02:46:57 +00001302SDValue PPCTargetLowering::LowerGlobalAddress(SDValue Op,
1303 SelectionDAG &DAG) const {
1304 EVT PtrVT = Op.getValueType();
1305 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
1306 DebugLoc DL = GSDN->getDebugLoc();
1307 const GlobalValue *GV = GSDN->getGlobal();
1308
Chris Lattner1e61e692010-11-15 02:46:57 +00001309 // 64-bit SVR4 ABI code is always position-independent.
1310 // The actual address of the GlobalValue is stored in the TOC.
1311 if (PPCSubTarget.isSVR4ABI() && PPCSubTarget.isPPC64()) {
1312 SDValue GA = DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset());
1313 return DAG.getNode(PPCISD::TOC_ENTRY, DL, MVT::i64, GA,
1314 DAG.getRegister(PPC::X2, MVT::i64));
1315 }
1316
Chris Lattner6d2ff122010-11-15 03:13:19 +00001317 unsigned MOHiFlag, MOLoFlag;
1318 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag, GV);
Chris Lattner1e61e692010-11-15 02:46:57 +00001319
Chris Lattner6d2ff122010-11-15 03:13:19 +00001320 SDValue GAHi =
1321 DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOHiFlag);
1322 SDValue GALo =
1323 DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOLoFlag);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001324
Chris Lattner6d2ff122010-11-15 03:13:19 +00001325 SDValue Ptr = LowerLabelRef(GAHi, GALo, isPIC, DAG);
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001326
Chris Lattner6d2ff122010-11-15 03:13:19 +00001327 // If the global reference is actually to a non-lazy-pointer, we have to do an
1328 // extra load to get the address of the global.
1329 if (MOHiFlag & PPCII::MO_NLP_FLAG)
1330 Ptr = DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), Ptr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001331 false, false, false, 0);
Chris Lattner6d2ff122010-11-15 03:13:19 +00001332 return Ptr;
Chris Lattner1a635d62006-04-14 06:01:58 +00001333}
1334
Dan Gohmand858e902010-04-17 15:26:15 +00001335SDValue PPCTargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner1a635d62006-04-14 06:01:58 +00001336 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001337 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00001338
Chris Lattner1a635d62006-04-14 06:01:58 +00001339 // If we're comparing for equality to zero, expose the fact that this is
1340 // implented as a ctlz/srl pair on ppc, so that the dag combiner can
1341 // fold the new nodes.
1342 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
1343 if (C->isNullValue() && CC == ISD::SETEQ) {
Owen Andersone50ed302009-08-10 22:56:29 +00001344 EVT VT = Op.getOperand(0).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001345 SDValue Zext = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001346 if (VT.bitsLT(MVT::i32)) {
1347 VT = MVT::i32;
Dale Johannesenf5d97892009-02-04 01:48:28 +00001348 Zext = DAG.getNode(ISD::ZERO_EXTEND, dl, VT, Op.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00001349 }
Duncan Sands83ec4b62008-06-06 12:08:01 +00001350 unsigned Log2b = Log2_32(VT.getSizeInBits());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001351 SDValue Clz = DAG.getNode(ISD::CTLZ, dl, VT, Zext);
1352 SDValue Scc = DAG.getNode(ISD::SRL, dl, VT, Clz,
Owen Anderson825b72b2009-08-11 20:47:22 +00001353 DAG.getConstant(Log2b, MVT::i32));
1354 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Scc);
Chris Lattner1a635d62006-04-14 06:01:58 +00001355 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001356 // Leave comparisons against 0 and -1 alone for now, since they're usually
Chris Lattner1a635d62006-04-14 06:01:58 +00001357 // optimized. FIXME: revisit this when we can custom lower all setcc
1358 // optimizations.
1359 if (C->isAllOnesValue() || C->isNullValue())
Dan Gohman475871a2008-07-27 21:46:04 +00001360 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00001361 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001362
Chris Lattner1a635d62006-04-14 06:01:58 +00001363 // If we have an integer seteq/setne, turn it into a compare against zero
Chris Lattnerac011bc2006-11-14 05:28:08 +00001364 // by xor'ing the rhs with the lhs, which is faster than setting a
1365 // condition register, reading it back out, and masking the correct bit. The
1366 // normal approach here uses sub to do this instead of xor. Using xor exposes
1367 // the result to other bit-twiddling opportunities.
Owen Andersone50ed302009-08-10 22:56:29 +00001368 EVT LHSVT = Op.getOperand(0).getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00001369 if (LHSVT.isInteger() && (CC == ISD::SETEQ || CC == ISD::SETNE)) {
Owen Andersone50ed302009-08-10 22:56:29 +00001370 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00001371 SDValue Sub = DAG.getNode(ISD::XOR, dl, LHSVT, Op.getOperand(0),
Chris Lattner1a635d62006-04-14 06:01:58 +00001372 Op.getOperand(1));
Dale Johannesenf5d97892009-02-04 01:48:28 +00001373 return DAG.getSetCC(dl, VT, Sub, DAG.getConstant(0, LHSVT), CC);
Chris Lattner1a635d62006-04-14 06:01:58 +00001374 }
Dan Gohman475871a2008-07-27 21:46:04 +00001375 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00001376}
1377
Dan Gohman475871a2008-07-27 21:46:04 +00001378SDValue PPCTargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001379 const PPCSubtarget &Subtarget) const {
Roman Divackybdb226e2011-06-28 15:30:42 +00001380 SDNode *Node = Op.getNode();
1381 EVT VT = Node->getValueType(0);
1382 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1383 SDValue InChain = Node->getOperand(0);
1384 SDValue VAListPtr = Node->getOperand(1);
1385 const Value *SV = cast<SrcValueSDNode>(Node->getOperand(2))->getValue();
1386 DebugLoc dl = Node->getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00001387
Roman Divackybdb226e2011-06-28 15:30:42 +00001388 assert(!Subtarget.isPPC64() && "LowerVAARG is PPC32 only");
1389
1390 // gpr_index
1391 SDValue GprIndex = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, InChain,
1392 VAListPtr, MachinePointerInfo(SV), MVT::i8,
1393 false, false, 0);
1394 InChain = GprIndex.getValue(1);
1395
1396 if (VT == MVT::i64) {
1397 // Check if GprIndex is even
1398 SDValue GprAnd = DAG.getNode(ISD::AND, dl, MVT::i32, GprIndex,
1399 DAG.getConstant(1, MVT::i32));
1400 SDValue CC64 = DAG.getSetCC(dl, MVT::i32, GprAnd,
1401 DAG.getConstant(0, MVT::i32), ISD::SETNE);
1402 SDValue GprIndexPlusOne = DAG.getNode(ISD::ADD, dl, MVT::i32, GprIndex,
1403 DAG.getConstant(1, MVT::i32));
1404 // Align GprIndex to be even if it isn't
1405 GprIndex = DAG.getNode(ISD::SELECT, dl, MVT::i32, CC64, GprIndexPlusOne,
1406 GprIndex);
1407 }
1408
1409 // fpr index is 1 byte after gpr
1410 SDValue FprPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1411 DAG.getConstant(1, MVT::i32));
1412
1413 // fpr
1414 SDValue FprIndex = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, InChain,
1415 FprPtr, MachinePointerInfo(SV), MVT::i8,
1416 false, false, 0);
1417 InChain = FprIndex.getValue(1);
1418
1419 SDValue RegSaveAreaPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1420 DAG.getConstant(8, MVT::i32));
1421
1422 SDValue OverflowAreaPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1423 DAG.getConstant(4, MVT::i32));
1424
1425 // areas
1426 SDValue OverflowArea = DAG.getLoad(MVT::i32, dl, InChain, OverflowAreaPtr,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001427 MachinePointerInfo(), false, false,
1428 false, 0);
Roman Divackybdb226e2011-06-28 15:30:42 +00001429 InChain = OverflowArea.getValue(1);
1430
1431 SDValue RegSaveArea = DAG.getLoad(MVT::i32, dl, InChain, RegSaveAreaPtr,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001432 MachinePointerInfo(), false, false,
1433 false, 0);
Roman Divackybdb226e2011-06-28 15:30:42 +00001434 InChain = RegSaveArea.getValue(1);
1435
1436 // select overflow_area if index > 8
1437 SDValue CC = DAG.getSetCC(dl, MVT::i32, VT.isInteger() ? GprIndex : FprIndex,
1438 DAG.getConstant(8, MVT::i32), ISD::SETLT);
1439
Roman Divackybdb226e2011-06-28 15:30:42 +00001440 // adjustment constant gpr_index * 4/8
1441 SDValue RegConstant = DAG.getNode(ISD::MUL, dl, MVT::i32,
1442 VT.isInteger() ? GprIndex : FprIndex,
1443 DAG.getConstant(VT.isInteger() ? 4 : 8,
1444 MVT::i32));
1445
1446 // OurReg = RegSaveArea + RegConstant
1447 SDValue OurReg = DAG.getNode(ISD::ADD, dl, PtrVT, RegSaveArea,
1448 RegConstant);
1449
1450 // Floating types are 32 bytes into RegSaveArea
1451 if (VT.isFloatingPoint())
1452 OurReg = DAG.getNode(ISD::ADD, dl, PtrVT, OurReg,
1453 DAG.getConstant(32, MVT::i32));
1454
1455 // increase {f,g}pr_index by 1 (or 2 if VT is i64)
1456 SDValue IndexPlus1 = DAG.getNode(ISD::ADD, dl, MVT::i32,
1457 VT.isInteger() ? GprIndex : FprIndex,
1458 DAG.getConstant(VT == MVT::i64 ? 2 : 1,
1459 MVT::i32));
1460
1461 InChain = DAG.getTruncStore(InChain, dl, IndexPlus1,
1462 VT.isInteger() ? VAListPtr : FprPtr,
1463 MachinePointerInfo(SV),
1464 MVT::i8, false, false, 0);
1465
1466 // determine if we should load from reg_save_area or overflow_area
1467 SDValue Result = DAG.getNode(ISD::SELECT, dl, PtrVT, CC, OurReg, OverflowArea);
1468
1469 // increase overflow_area by 4/8 if gpr/fpr > 8
1470 SDValue OverflowAreaPlusN = DAG.getNode(ISD::ADD, dl, PtrVT, OverflowArea,
1471 DAG.getConstant(VT.isInteger() ? 4 : 8,
1472 MVT::i32));
1473
1474 OverflowArea = DAG.getNode(ISD::SELECT, dl, MVT::i32, CC, OverflowArea,
1475 OverflowAreaPlusN);
1476
1477 InChain = DAG.getTruncStore(InChain, dl, OverflowArea,
1478 OverflowAreaPtr,
1479 MachinePointerInfo(),
1480 MVT::i32, false, false, 0);
1481
NAKAMURA Takumi25f6b5a2012-08-30 15:52:23 +00001482 return DAG.getLoad(VT, dl, InChain, Result, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001483 false, false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001484}
1485
Duncan Sands4a544a72011-09-06 13:37:06 +00001486SDValue PPCTargetLowering::LowerADJUST_TRAMPOLINE(SDValue Op,
1487 SelectionDAG &DAG) const {
1488 return Op.getOperand(0);
1489}
1490
1491SDValue PPCTargetLowering::LowerINIT_TRAMPOLINE(SDValue Op,
1492 SelectionDAG &DAG) const {
Bill Wendling77959322008-09-17 00:30:57 +00001493 SDValue Chain = Op.getOperand(0);
1494 SDValue Trmp = Op.getOperand(1); // trampoline
1495 SDValue FPtr = Op.getOperand(2); // nested function
1496 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001497 DebugLoc dl = Op.getDebugLoc();
Bill Wendling77959322008-09-17 00:30:57 +00001498
Owen Andersone50ed302009-08-10 22:56:29 +00001499 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00001500 bool isPPC64 = (PtrVT == MVT::i64);
Micah Villmowaa76e9e2012-10-24 15:52:52 +00001501 unsigned AS = 0;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001502 Type *IntPtrTy =
Micah Villmow3574eca2012-10-08 16:38:25 +00001503 DAG.getTargetLoweringInfo().getDataLayout()->getIntPtrType(
Micah Villmowaa76e9e2012-10-24 15:52:52 +00001504 *DAG.getContext(), AS);
Bill Wendling77959322008-09-17 00:30:57 +00001505
Scott Michelfdc40a02009-02-17 22:15:04 +00001506 TargetLowering::ArgListTy Args;
Bill Wendling77959322008-09-17 00:30:57 +00001507 TargetLowering::ArgListEntry Entry;
1508
1509 Entry.Ty = IntPtrTy;
1510 Entry.Node = Trmp; Args.push_back(Entry);
1511
1512 // TrampSize == (isPPC64 ? 48 : 40);
1513 Entry.Node = DAG.getConstant(isPPC64 ? 48 : 40,
Owen Anderson825b72b2009-08-11 20:47:22 +00001514 isPPC64 ? MVT::i64 : MVT::i32);
Bill Wendling77959322008-09-17 00:30:57 +00001515 Args.push_back(Entry);
1516
1517 Entry.Node = FPtr; Args.push_back(Entry);
1518 Entry.Node = Nest; Args.push_back(Entry);
Scott Michelfdc40a02009-02-17 22:15:04 +00001519
Bill Wendling77959322008-09-17 00:30:57 +00001520 // Lower to a call to __trampoline_setup(Trmp, TrampSize, FPtr, ctx_reg)
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001521 TargetLowering::CallLoweringInfo CLI(Chain,
1522 Type::getVoidTy(*DAG.getContext()),
1523 false, false, false, false, 0,
1524 CallingConv::C,
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00001525 /*isTailCall=*/false,
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001526 /*doesNotRet=*/false,
1527 /*isReturnValueUsed=*/true,
Bill Wendling77959322008-09-17 00:30:57 +00001528 DAG.getExternalSymbol("__trampoline_setup", PtrVT),
Bill Wendling46ada192010-03-02 01:55:18 +00001529 Args, DAG, dl);
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001530 std::pair<SDValue, SDValue> CallResult = LowerCallTo(CLI);
Bill Wendling77959322008-09-17 00:30:57 +00001531
Duncan Sands4a544a72011-09-06 13:37:06 +00001532 return CallResult.second;
Bill Wendling77959322008-09-17 00:30:57 +00001533}
1534
Dan Gohman475871a2008-07-27 21:46:04 +00001535SDValue PPCTargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001536 const PPCSubtarget &Subtarget) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001537 MachineFunction &MF = DAG.getMachineFunction();
1538 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
1539
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001540 DebugLoc dl = Op.getDebugLoc();
Nicolas Geoffray01119992007-04-03 13:59:52 +00001541
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001542 if (Subtarget.isDarwinABI() || Subtarget.isPPC64()) {
Nicolas Geoffray01119992007-04-03 13:59:52 +00001543 // vastart just stores the address of the VarArgsFrameIndex slot into the
1544 // memory location argument.
Owen Andersone50ed302009-08-10 22:56:29 +00001545 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman1e93df62010-04-17 14:41:14 +00001546 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001547 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner6229d0a2010-09-21 18:41:36 +00001548 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1),
1549 MachinePointerInfo(SV),
David Greene534502d12010-02-15 16:56:53 +00001550 false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001551 }
1552
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001553 // For the 32-bit SVR4 ABI we follow the layout of the va_list struct.
Nicolas Geoffray01119992007-04-03 13:59:52 +00001554 // We suppose the given va_list is already allocated.
1555 //
1556 // typedef struct {
1557 // char gpr; /* index into the array of 8 GPRs
1558 // * stored in the register save area
1559 // * gpr=0 corresponds to r3,
1560 // * gpr=1 to r4, etc.
1561 // */
1562 // char fpr; /* index into the array of 8 FPRs
1563 // * stored in the register save area
1564 // * fpr=0 corresponds to f1,
1565 // * fpr=1 to f2, etc.
1566 // */
1567 // char *overflow_arg_area;
1568 // /* location on stack that holds
1569 // * the next overflow argument
1570 // */
1571 // char *reg_save_area;
1572 // /* where r3:r10 and f1:f8 (if saved)
1573 // * are stored
1574 // */
1575 // } va_list[1];
1576
1577
Dan Gohman1e93df62010-04-17 14:41:14 +00001578 SDValue ArgGPR = DAG.getConstant(FuncInfo->getVarArgsNumGPR(), MVT::i32);
1579 SDValue ArgFPR = DAG.getConstant(FuncInfo->getVarArgsNumFPR(), MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00001580
Nicolas Geoffray01119992007-04-03 13:59:52 +00001581
Owen Andersone50ed302009-08-10 22:56:29 +00001582 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michelfdc40a02009-02-17 22:15:04 +00001583
Dan Gohman1e93df62010-04-17 14:41:14 +00001584 SDValue StackOffsetFI = DAG.getFrameIndex(FuncInfo->getVarArgsStackOffset(),
1585 PtrVT);
1586 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
1587 PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001588
Duncan Sands83ec4b62008-06-06 12:08:01 +00001589 uint64_t FrameOffset = PtrVT.getSizeInBits()/8;
Dan Gohman475871a2008-07-27 21:46:04 +00001590 SDValue ConstFrameOffset = DAG.getConstant(FrameOffset, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001591
Duncan Sands83ec4b62008-06-06 12:08:01 +00001592 uint64_t StackOffset = PtrVT.getSizeInBits()/8 - 1;
Dan Gohman475871a2008-07-27 21:46:04 +00001593 SDValue ConstStackOffset = DAG.getConstant(StackOffset, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001594
1595 uint64_t FPROffset = 1;
Dan Gohman475871a2008-07-27 21:46:04 +00001596 SDValue ConstFPROffset = DAG.getConstant(FPROffset, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001597
Dan Gohman69de1932008-02-06 22:27:42 +00001598 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00001599
Nicolas Geoffray01119992007-04-03 13:59:52 +00001600 // Store first byte : number of int regs
Tilmann Schellerffd02002009-07-03 06:45:56 +00001601 SDValue firstStore = DAG.getTruncStore(Op.getOperand(0), dl, ArgGPR,
Chris Lattnerda2d8e12010-09-21 17:42:31 +00001602 Op.getOperand(1),
1603 MachinePointerInfo(SV),
1604 MVT::i8, false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001605 uint64_t nextOffset = FPROffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001606 SDValue nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, Op.getOperand(1),
Nicolas Geoffray01119992007-04-03 13:59:52 +00001607 ConstFPROffset);
Scott Michelfdc40a02009-02-17 22:15:04 +00001608
Nicolas Geoffray01119992007-04-03 13:59:52 +00001609 // Store second byte : number of float regs
Dan Gohman475871a2008-07-27 21:46:04 +00001610 SDValue secondStore =
Chris Lattnerda2d8e12010-09-21 17:42:31 +00001611 DAG.getTruncStore(firstStore, dl, ArgFPR, nextPtr,
1612 MachinePointerInfo(SV, nextOffset), MVT::i8,
David Greene534502d12010-02-15 16:56:53 +00001613 false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001614 nextOffset += StackOffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001615 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstStackOffset);
Scott Michelfdc40a02009-02-17 22:15:04 +00001616
Nicolas Geoffray01119992007-04-03 13:59:52 +00001617 // Store second word : arguments given on stack
Dan Gohman475871a2008-07-27 21:46:04 +00001618 SDValue thirdStore =
Chris Lattner6229d0a2010-09-21 18:41:36 +00001619 DAG.getStore(secondStore, dl, StackOffsetFI, nextPtr,
1620 MachinePointerInfo(SV, nextOffset),
David Greene534502d12010-02-15 16:56:53 +00001621 false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001622 nextOffset += FrameOffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001623 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstFrameOffset);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001624
1625 // Store third word : arguments given in registers
Chris Lattner6229d0a2010-09-21 18:41:36 +00001626 return DAG.getStore(thirdStore, dl, FR, nextPtr,
1627 MachinePointerInfo(SV, nextOffset),
David Greene534502d12010-02-15 16:56:53 +00001628 false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001629
Chris Lattner1a635d62006-04-14 06:01:58 +00001630}
1631
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00001632#include "PPCGenCallingConv.inc"
1633
Duncan Sands1e96bab2010-11-04 10:49:57 +00001634static bool CC_PPC_SVR4_Custom_Dummy(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001635 CCValAssign::LocInfo &LocInfo,
1636 ISD::ArgFlagsTy &ArgFlags,
1637 CCState &State) {
1638 return true;
1639}
1640
Duncan Sands1e96bab2010-11-04 10:49:57 +00001641static bool CC_PPC_SVR4_Custom_AlignArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +00001642 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001643 CCValAssign::LocInfo &LocInfo,
1644 ISD::ArgFlagsTy &ArgFlags,
1645 CCState &State) {
Craig Topperc5eaae42012-03-11 07:57:25 +00001646 static const uint16_t ArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001647 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1648 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1649 };
1650 const unsigned NumArgRegs = array_lengthof(ArgRegs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001651
Tilmann Schellerffd02002009-07-03 06:45:56 +00001652 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
1653
1654 // Skip one register if the first unallocated register has an even register
1655 // number and there are still argument registers available which have not been
1656 // allocated yet. RegNum is actually an index into ArgRegs, which means we
1657 // need to skip a register if RegNum is odd.
1658 if (RegNum != NumArgRegs && RegNum % 2 == 1) {
1659 State.AllocateReg(ArgRegs[RegNum]);
1660 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001661
Tilmann Schellerffd02002009-07-03 06:45:56 +00001662 // Always return false here, as this function only makes sure that the first
1663 // unallocated register has an odd register number and does not actually
1664 // allocate a register for the current argument.
1665 return false;
1666}
1667
Duncan Sands1e96bab2010-11-04 10:49:57 +00001668static bool CC_PPC_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +00001669 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001670 CCValAssign::LocInfo &LocInfo,
1671 ISD::ArgFlagsTy &ArgFlags,
1672 CCState &State) {
Craig Topperc5eaae42012-03-11 07:57:25 +00001673 static const uint16_t ArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001674 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1675 PPC::F8
1676 };
1677
1678 const unsigned NumArgRegs = array_lengthof(ArgRegs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001679
Tilmann Schellerffd02002009-07-03 06:45:56 +00001680 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
1681
1682 // If there is only one Floating-point register left we need to put both f64
1683 // values of a split ppc_fp128 value on the stack.
1684 if (RegNum != NumArgRegs && ArgRegs[RegNum] == PPC::F8) {
1685 State.AllocateReg(ArgRegs[RegNum]);
1686 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001687
Tilmann Schellerffd02002009-07-03 06:45:56 +00001688 // Always return false here, as this function only makes sure that the two f64
1689 // values a ppc_fp128 value is split into are both passed in registers or both
1690 // passed on the stack and does not actually allocate a register for the
1691 // current argument.
1692 return false;
1693}
1694
Chris Lattner9f0bc652007-02-25 05:34:32 +00001695/// GetFPR - Get the set of FP registers that should be allocated for arguments,
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001696/// on Darwin.
Craig Topperb78ca422012-03-11 07:16:55 +00001697static const uint16_t *GetFPR() {
1698 static const uint16_t FPR[] = {
Chris Lattner9f0bc652007-02-25 05:34:32 +00001699 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001700 PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12, PPC::F13
Chris Lattner9f0bc652007-02-25 05:34:32 +00001701 };
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001702
Chris Lattner9f0bc652007-02-25 05:34:32 +00001703 return FPR;
1704}
1705
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001706/// CalculateStackSlotSize - Calculates the size reserved for this argument on
1707/// the stack.
Owen Andersone50ed302009-08-10 22:56:29 +00001708static unsigned CalculateStackSlotSize(EVT ArgVT, ISD::ArgFlagsTy Flags,
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001709 unsigned PtrByteSize) {
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001710 unsigned ArgSize = ArgVT.getSizeInBits()/8;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001711 if (Flags.isByVal())
1712 ArgSize = Flags.getByValSize();
1713 ArgSize = ((ArgSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
1714
1715 return ArgSize;
1716}
1717
Dan Gohman475871a2008-07-27 21:46:04 +00001718SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001719PPCTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001720 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001721 const SmallVectorImpl<ISD::InputArg>
1722 &Ins,
1723 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001724 SmallVectorImpl<SDValue> &InVals)
1725 const {
Bill Schmidtb2544ec2012-10-05 21:27:08 +00001726 if (PPCSubTarget.isSVR4ABI()) {
1727 if (PPCSubTarget.isPPC64())
1728 return LowerFormalArguments_64SVR4(Chain, CallConv, isVarArg, Ins,
1729 dl, DAG, InVals);
1730 else
1731 return LowerFormalArguments_32SVR4(Chain, CallConv, isVarArg, Ins,
1732 dl, DAG, InVals);
Bill Schmidt419f3762012-09-19 15:42:13 +00001733 } else {
Bill Schmidtb2544ec2012-10-05 21:27:08 +00001734 return LowerFormalArguments_Darwin(Chain, CallConv, isVarArg, Ins,
1735 dl, DAG, InVals);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001736 }
1737}
1738
1739SDValue
Bill Schmidt419f3762012-09-19 15:42:13 +00001740PPCTargetLowering::LowerFormalArguments_32SVR4(
Dan Gohman98ca4f22009-08-05 01:29:28 +00001741 SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001742 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001743 const SmallVectorImpl<ISD::InputArg>
1744 &Ins,
1745 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001746 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001747
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001748 // 32-bit SVR4 ABI Stack Frame Layout:
Tilmann Schellerffd02002009-07-03 06:45:56 +00001749 // +-----------------------------------+
1750 // +--> | Back chain |
1751 // | +-----------------------------------+
1752 // | | Floating-point register save area |
1753 // | +-----------------------------------+
1754 // | | General register save area |
1755 // | +-----------------------------------+
1756 // | | CR save word |
1757 // | +-----------------------------------+
1758 // | | VRSAVE save word |
1759 // | +-----------------------------------+
1760 // | | Alignment padding |
1761 // | +-----------------------------------+
1762 // | | Vector register save area |
1763 // | +-----------------------------------+
1764 // | | Local variable space |
1765 // | +-----------------------------------+
1766 // | | Parameter list area |
1767 // | +-----------------------------------+
1768 // | | LR save word |
1769 // | +-----------------------------------+
1770 // SP--> +--- | Back chain |
1771 // +-----------------------------------+
1772 //
1773 // Specifications:
1774 // System V Application Binary Interface PowerPC Processor Supplement
1775 // AltiVec Technology Programming Interface Manual
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001776
Tilmann Schellerffd02002009-07-03 06:45:56 +00001777 MachineFunction &MF = DAG.getMachineFunction();
1778 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman1e93df62010-04-17 14:41:14 +00001779 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Tilmann Schellerffd02002009-07-03 06:45:56 +00001780
Owen Andersone50ed302009-08-10 22:56:29 +00001781 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Tilmann Schellerffd02002009-07-03 06:45:56 +00001782 // Potential tail calls could cause overwriting of argument stack slots.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001783 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
1784 (CallConv == CallingConv::Fast));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001785 unsigned PtrByteSize = 4;
1786
1787 // Assign locations to all of the incoming arguments.
1788 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001789 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00001790 getTargetMachine(), ArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00001791
1792 // Reserve space for the linkage area on the stack.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001793 CCInfo.AllocateStack(PPCFrameLowering::getLinkageSize(false, false), PtrByteSize);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001794
Dan Gohman98ca4f22009-08-05 01:29:28 +00001795 CCInfo.AnalyzeFormalArguments(Ins, CC_PPC_SVR4);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001796
Tilmann Schellerffd02002009-07-03 06:45:56 +00001797 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1798 CCValAssign &VA = ArgLocs[i];
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001799
Tilmann Schellerffd02002009-07-03 06:45:56 +00001800 // Arguments stored in registers.
1801 if (VA.isRegLoc()) {
Craig Topper44d23822012-02-22 05:59:10 +00001802 const TargetRegisterClass *RC;
Owen Andersone50ed302009-08-10 22:56:29 +00001803 EVT ValVT = VA.getValVT();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001804
Owen Anderson825b72b2009-08-11 20:47:22 +00001805 switch (ValVT.getSimpleVT().SimpleTy) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001806 default:
Dan Gohman98ca4f22009-08-05 01:29:28 +00001807 llvm_unreachable("ValVT not supported by formal arguments Lowering");
Owen Anderson825b72b2009-08-11 20:47:22 +00001808 case MVT::i32:
Craig Topperc9099502012-04-20 06:31:50 +00001809 RC = &PPC::GPRCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001810 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001811 case MVT::f32:
Craig Topperc9099502012-04-20 06:31:50 +00001812 RC = &PPC::F4RCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001813 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001814 case MVT::f64:
Craig Topperc9099502012-04-20 06:31:50 +00001815 RC = &PPC::F8RCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001816 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001817 case MVT::v16i8:
1818 case MVT::v8i16:
1819 case MVT::v4i32:
1820 case MVT::v4f32:
Craig Topperc9099502012-04-20 06:31:50 +00001821 RC = &PPC::VRRCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001822 break;
1823 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001824
Tilmann Schellerffd02002009-07-03 06:45:56 +00001825 // Transform the arguments stored in physical registers into virtual ones.
Devang Patel68e6bee2011-02-21 23:21:26 +00001826 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001827 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, ValVT);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001828
Dan Gohman98ca4f22009-08-05 01:29:28 +00001829 InVals.push_back(ArgValue);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001830 } else {
1831 // Argument stored in memory.
1832 assert(VA.isMemLoc());
1833
1834 unsigned ArgSize = VA.getLocVT().getSizeInBits() / 8;
1835 int FI = MFI->CreateFixedObject(ArgSize, VA.getLocMemOffset(),
Evan Chenged2ae132010-07-03 00:40:23 +00001836 isImmutable);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001837
1838 // Create load nodes to retrieve arguments from the stack.
1839 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001840 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN,
1841 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001842 false, false, false, 0));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001843 }
1844 }
1845
1846 // Assign locations to all of the incoming aggregate by value arguments.
1847 // Aggregates passed by value are stored in the local variable space of the
1848 // caller's stack frame, right above the parameter list area.
1849 SmallVector<CCValAssign, 16> ByValArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001850 CCState CCByValInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00001851 getTargetMachine(), ByValArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00001852
1853 // Reserve stack space for the allocations in CCInfo.
1854 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
1855
Dan Gohman98ca4f22009-08-05 01:29:28 +00001856 CCByValInfo.AnalyzeFormalArguments(Ins, CC_PPC_SVR4_ByVal);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001857
1858 // Area that is at least reserved in the caller of this function.
1859 unsigned MinReservedArea = CCByValInfo.getNextStackOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001860
Tilmann Schellerffd02002009-07-03 06:45:56 +00001861 // Set the size that is at least reserved in caller of this function. Tail
1862 // call optimized function's reserved stack space needs to be aligned so that
1863 // taking the difference between two stack areas will result in an aligned
1864 // stack.
1865 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
1866
1867 MinReservedArea =
1868 std::max(MinReservedArea,
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001869 PPCFrameLowering::getMinCallFrameSize(false, false));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001870
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001871 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameLowering()->
Tilmann Schellerffd02002009-07-03 06:45:56 +00001872 getStackAlignment();
1873 unsigned AlignMask = TargetAlign-1;
1874 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001875
Tilmann Schellerffd02002009-07-03 06:45:56 +00001876 FI->setMinReservedArea(MinReservedArea);
1877
1878 SmallVector<SDValue, 8> MemOps;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001879
Tilmann Schellerffd02002009-07-03 06:45:56 +00001880 // If the function takes variable number of arguments, make a frame index for
1881 // the start of the first vararg value... for expansion of llvm.va_start.
1882 if (isVarArg) {
Craig Topperc5eaae42012-03-11 07:57:25 +00001883 static const uint16_t GPArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001884 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1885 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1886 };
1887 const unsigned NumGPArgRegs = array_lengthof(GPArgRegs);
1888
Craig Topperc5eaae42012-03-11 07:57:25 +00001889 static const uint16_t FPArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001890 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1891 PPC::F8
1892 };
1893 const unsigned NumFPArgRegs = array_lengthof(FPArgRegs);
1894
Dan Gohman1e93df62010-04-17 14:41:14 +00001895 FuncInfo->setVarArgsNumGPR(CCInfo.getFirstUnallocated(GPArgRegs,
1896 NumGPArgRegs));
1897 FuncInfo->setVarArgsNumFPR(CCInfo.getFirstUnallocated(FPArgRegs,
1898 NumFPArgRegs));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001899
1900 // Make room for NumGPArgRegs and NumFPArgRegs.
1901 int Depth = NumGPArgRegs * PtrVT.getSizeInBits()/8 +
Owen Anderson825b72b2009-08-11 20:47:22 +00001902 NumFPArgRegs * EVT(MVT::f64).getSizeInBits()/8;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001903
Dan Gohman1e93df62010-04-17 14:41:14 +00001904 FuncInfo->setVarArgsStackOffset(
1905 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00001906 CCInfo.getNextStackOffset(), true));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001907
Dan Gohman1e93df62010-04-17 14:41:14 +00001908 FuncInfo->setVarArgsFrameIndex(MFI->CreateStackObject(Depth, 8, false));
1909 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001910
Jakob Stoklund Olesen4f9af2e2010-10-11 20:43:09 +00001911 // The fixed integer arguments of a variadic function are stored to the
1912 // VarArgsFrameIndex on the stack so that they may be loaded by deferencing
1913 // the result of va_next.
1914 for (unsigned GPRIndex = 0; GPRIndex != NumGPArgRegs; ++GPRIndex) {
1915 // Get an existing live-in vreg, or add a new one.
1916 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(GPArgRegs[GPRIndex]);
1917 if (!VReg)
Devang Patel68e6bee2011-02-21 23:21:26 +00001918 VReg = MF.addLiveIn(GPArgRegs[GPRIndex], &PPC::GPRCRegClass);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001919
Dan Gohman98ca4f22009-08-05 01:29:28 +00001920 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner6229d0a2010-09-21 18:41:36 +00001921 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
1922 MachinePointerInfo(), false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001923 MemOps.push_back(Store);
1924 // Increment the address by four for the next argument to store
1925 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
1926 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
1927 }
1928
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001929 // FIXME 32-bit SVR4: We only need to save FP argument registers if CR bit 6
1930 // is set.
Tilmann Schellerffd02002009-07-03 06:45:56 +00001931 // The double arguments are stored to the VarArgsFrameIndex
1932 // on the stack.
Jakob Stoklund Olesen4f9af2e2010-10-11 20:43:09 +00001933 for (unsigned FPRIndex = 0; FPRIndex != NumFPArgRegs; ++FPRIndex) {
1934 // Get an existing live-in vreg, or add a new one.
1935 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(FPArgRegs[FPRIndex]);
1936 if (!VReg)
Devang Patel68e6bee2011-02-21 23:21:26 +00001937 VReg = MF.addLiveIn(FPArgRegs[FPRIndex], &PPC::F8RCRegClass);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001938
Owen Anderson825b72b2009-08-11 20:47:22 +00001939 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::f64);
Chris Lattner6229d0a2010-09-21 18:41:36 +00001940 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
1941 MachinePointerInfo(), false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001942 MemOps.push_back(Store);
1943 // Increment the address by eight for the next argument to store
Owen Anderson825b72b2009-08-11 20:47:22 +00001944 SDValue PtrOff = DAG.getConstant(EVT(MVT::f64).getSizeInBits()/8,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001945 PtrVT);
1946 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
1947 }
1948 }
1949
1950 if (!MemOps.empty())
Dan Gohman98ca4f22009-08-05 01:29:28 +00001951 Chain = DAG.getNode(ISD::TokenFactor, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001952 MVT::Other, &MemOps[0], MemOps.size());
Tilmann Schellerffd02002009-07-03 06:45:56 +00001953
Dan Gohman98ca4f22009-08-05 01:29:28 +00001954 return Chain;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001955}
1956
Bill Schmidt726c2372012-10-23 15:51:16 +00001957// PPC64 passes i8, i16, and i32 values in i64 registers. Promote
1958// value to MVT::i64 and then truncate to the correct register size.
1959SDValue
1960PPCTargetLowering::extendArgForPPC64(ISD::ArgFlagsTy Flags, EVT ObjectVT,
1961 SelectionDAG &DAG, SDValue ArgVal,
1962 DebugLoc dl) const {
1963 if (Flags.isSExt())
1964 ArgVal = DAG.getNode(ISD::AssertSext, dl, MVT::i64, ArgVal,
1965 DAG.getValueType(ObjectVT));
1966 else if (Flags.isZExt())
1967 ArgVal = DAG.getNode(ISD::AssertZext, dl, MVT::i64, ArgVal,
1968 DAG.getValueType(ObjectVT));
1969
1970 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, ArgVal);
1971}
1972
1973// Set the size that is at least reserved in caller of this function. Tail
1974// call optimized functions' reserved stack space needs to be aligned so that
1975// taking the difference between two stack areas will result in an aligned
1976// stack.
1977void
1978PPCTargetLowering::setMinReservedArea(MachineFunction &MF, SelectionDAG &DAG,
1979 unsigned nAltivecParamsAtEnd,
1980 unsigned MinReservedArea,
1981 bool isPPC64) const {
1982 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
1983 // Add the Altivec parameters at the end, if needed.
1984 if (nAltivecParamsAtEnd) {
1985 MinReservedArea = ((MinReservedArea+15)/16)*16;
1986 MinReservedArea += 16*nAltivecParamsAtEnd;
1987 }
1988 MinReservedArea =
1989 std::max(MinReservedArea,
1990 PPCFrameLowering::getMinCallFrameSize(isPPC64, true));
1991 unsigned TargetAlign
1992 = DAG.getMachineFunction().getTarget().getFrameLowering()->
1993 getStackAlignment();
1994 unsigned AlignMask = TargetAlign-1;
1995 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
1996 FI->setMinReservedArea(MinReservedArea);
1997}
1998
Tilmann Schellerffd02002009-07-03 06:45:56 +00001999SDValue
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002000PPCTargetLowering::LowerFormalArguments_64SVR4(
2001 SDValue Chain,
2002 CallingConv::ID CallConv, bool isVarArg,
2003 const SmallVectorImpl<ISD::InputArg>
2004 &Ins,
2005 DebugLoc dl, SelectionDAG &DAG,
2006 SmallVectorImpl<SDValue> &InVals) const {
2007 // TODO: add description of PPC stack frame format, or at least some docs.
2008 //
2009 MachineFunction &MF = DAG.getMachineFunction();
2010 MachineFrameInfo *MFI = MF.getFrameInfo();
2011 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
2012
2013 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
2014 // Potential tail calls could cause overwriting of argument stack slots.
2015 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
2016 (CallConv == CallingConv::Fast));
2017 unsigned PtrByteSize = 8;
2018
2019 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(true, true);
2020 // Area that is at least reserved in caller of this function.
2021 unsigned MinReservedArea = ArgOffset;
2022
2023 static const uint16_t GPR[] = {
2024 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
2025 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
2026 };
2027
2028 static const uint16_t *FPR = GetFPR();
2029
2030 static const uint16_t VR[] = {
2031 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
2032 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
2033 };
2034
2035 const unsigned Num_GPR_Regs = array_lengthof(GPR);
2036 const unsigned Num_FPR_Regs = 13;
2037 const unsigned Num_VR_Regs = array_lengthof(VR);
2038
2039 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
2040
2041 // Add DAG nodes to load the arguments or copy them out of registers. On
2042 // entry to a function on PPC, the arguments start after the linkage area,
2043 // although the first ones are often in registers.
2044
2045 SmallVector<SDValue, 8> MemOps;
2046 unsigned nAltivecParamsAtEnd = 0;
2047 Function::const_arg_iterator FuncArg = MF.getFunction()->arg_begin();
2048 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo, ++FuncArg) {
2049 SDValue ArgVal;
2050 bool needsLoad = false;
2051 EVT ObjectVT = Ins[ArgNo].VT;
2052 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
2053 unsigned ArgSize = ObjSize;
2054 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
2055
2056 unsigned CurArgOffset = ArgOffset;
2057
2058 // Varargs or 64 bit Altivec parameters are padded to a 16 byte boundary.
2059 if (ObjectVT==MVT::v4f32 || ObjectVT==MVT::v4i32 ||
2060 ObjectVT==MVT::v8i16 || ObjectVT==MVT::v16i8) {
2061 if (isVarArg) {
2062 MinReservedArea = ((MinReservedArea+15)/16)*16;
2063 MinReservedArea += CalculateStackSlotSize(ObjectVT,
2064 Flags,
2065 PtrByteSize);
2066 } else
2067 nAltivecParamsAtEnd++;
2068 } else
2069 // Calculate min reserved area.
2070 MinReservedArea += CalculateStackSlotSize(Ins[ArgNo].VT,
2071 Flags,
2072 PtrByteSize);
2073
2074 // FIXME the codegen can be much improved in some cases.
2075 // We do not have to keep everything in memory.
2076 if (Flags.isByVal()) {
2077 // ObjSize is the true size, ArgSize rounded up to multiple of registers.
2078 ObjSize = Flags.getByValSize();
2079 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
2080 // All aggregates smaller than 8 bytes must be passed right-justified.
Bill Schmidt7a6cb152012-10-16 13:30:53 +00002081 if (ObjSize < PtrByteSize)
2082 CurArgOffset = CurArgOffset + (PtrByteSize - ObjSize);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002083 // The value of the object is its address.
2084 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset, true);
2085 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2086 InVals.push_back(FIN);
2087 if (ObjSize==1 || ObjSize==2 || ObjSize==4) {
2088 if (GPR_idx != Num_GPR_Regs) {
2089 unsigned VReg;
2090 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2091 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
2092 EVT ObjType = (ObjSize == 1 ? MVT::i8 :
2093 (ObjSize == 2 ? MVT::i16 : MVT::i32));
2094 SDValue Store = DAG.getTruncStore(Val.getValue(1), dl, Val, FIN,
2095 MachinePointerInfo(FuncArg,
2096 CurArgOffset),
2097 ObjType, false, false, 0);
2098 MemOps.push_back(Store);
2099 ++GPR_idx;
2100 }
2101
2102 ArgOffset += PtrByteSize;
2103
2104 continue;
2105 }
2106 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
2107 // Store whatever pieces of the object are in registers
2108 // to memory. ArgOffset will be the address of the beginning
2109 // of the object.
2110 if (GPR_idx != Num_GPR_Regs) {
2111 unsigned VReg;
2112 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2113 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
2114 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2115 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
2116 SDValue Shifted = Val;
2117
2118 // For 64-bit SVR4, small structs come in right-adjusted.
2119 // Shift them left so the following logic works as expected.
2120 if (ObjSize < 8) {
2121 SDValue ShiftAmt = DAG.getConstant(64 - 8 * ObjSize, PtrVT);
2122 Shifted = DAG.getNode(ISD::SHL, dl, PtrVT, Val, ShiftAmt);
2123 }
2124
2125 SDValue Store = DAG.getStore(Val.getValue(1), dl, Shifted, FIN,
2126 MachinePointerInfo(FuncArg, ArgOffset),
2127 false, false, 0);
2128 MemOps.push_back(Store);
2129 ++GPR_idx;
2130 ArgOffset += PtrByteSize;
2131 } else {
Bill Schmidt7a6cb152012-10-16 13:30:53 +00002132 ArgOffset += ArgSize - j;
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002133 break;
2134 }
2135 }
2136 continue;
2137 }
2138
2139 switch (ObjectVT.getSimpleVT().SimpleTy) {
2140 default: llvm_unreachable("Unhandled argument type!");
2141 case MVT::i32:
2142 case MVT::i64:
2143 if (GPR_idx != Num_GPR_Regs) {
2144 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2145 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
2146
Bill Schmidt726c2372012-10-23 15:51:16 +00002147 if (ObjectVT == MVT::i32)
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002148 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
2149 // value to MVT::i64 and then truncate to the correct register size.
Bill Schmidt726c2372012-10-23 15:51:16 +00002150 ArgVal = extendArgForPPC64(Flags, ObjectVT, DAG, ArgVal, dl);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002151
2152 ++GPR_idx;
2153 } else {
2154 needsLoad = true;
2155 ArgSize = PtrByteSize;
2156 }
2157 ArgOffset += 8;
2158 break;
2159
2160 case MVT::f32:
2161 case MVT::f64:
2162 // Every 8 bytes of argument space consumes one of the GPRs available for
2163 // argument passing.
2164 if (GPR_idx != Num_GPR_Regs) {
2165 ++GPR_idx;
2166 }
2167 if (FPR_idx != Num_FPR_Regs) {
2168 unsigned VReg;
2169
2170 if (ObjectVT == MVT::f32)
2171 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F4RCRegClass);
2172 else
2173 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F8RCRegClass);
2174
2175 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
2176 ++FPR_idx;
2177 } else {
2178 needsLoad = true;
Bill Schmidta867f372012-10-11 15:38:20 +00002179 ArgSize = PtrByteSize;
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002180 }
2181
2182 ArgOffset += 8;
2183 break;
2184 case MVT::v4f32:
2185 case MVT::v4i32:
2186 case MVT::v8i16:
2187 case MVT::v16i8:
2188 // Note that vector arguments in registers don't reserve stack space,
2189 // except in varargs functions.
2190 if (VR_idx != Num_VR_Regs) {
2191 unsigned VReg = MF.addLiveIn(VR[VR_idx], &PPC::VRRCRegClass);
2192 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
2193 if (isVarArg) {
2194 while ((ArgOffset % 16) != 0) {
2195 ArgOffset += PtrByteSize;
2196 if (GPR_idx != Num_GPR_Regs)
2197 GPR_idx++;
2198 }
2199 ArgOffset += 16;
2200 GPR_idx = std::min(GPR_idx+4, Num_GPR_Regs); // FIXME correct for ppc64?
2201 }
2202 ++VR_idx;
2203 } else {
2204 // Vectors are aligned.
2205 ArgOffset = ((ArgOffset+15)/16)*16;
2206 CurArgOffset = ArgOffset;
2207 ArgOffset += 16;
2208 needsLoad = true;
2209 }
2210 break;
2211 }
2212
2213 // We need to load the argument to a virtual register if we determined
2214 // above that we ran out of physical registers of the appropriate type.
2215 if (needsLoad) {
2216 int FI = MFI->CreateFixedObject(ObjSize,
2217 CurArgOffset + (ArgSize - ObjSize),
2218 isImmutable);
2219 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2220 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, MachinePointerInfo(),
2221 false, false, false, 0);
2222 }
2223
2224 InVals.push_back(ArgVal);
2225 }
2226
2227 // Set the size that is at least reserved in caller of this function. Tail
Bill Schmidt726c2372012-10-23 15:51:16 +00002228 // call optimized functions' reserved stack space needs to be aligned so that
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002229 // taking the difference between two stack areas will result in an aligned
2230 // stack.
Bill Schmidt726c2372012-10-23 15:51:16 +00002231 setMinReservedArea(MF, DAG, nAltivecParamsAtEnd, MinReservedArea, true);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002232
2233 // If the function takes variable number of arguments, make a frame index for
2234 // the start of the first vararg value... for expansion of llvm.va_start.
2235 if (isVarArg) {
2236 int Depth = ArgOffset;
2237
2238 FuncInfo->setVarArgsFrameIndex(
Bill Schmidt726c2372012-10-23 15:51:16 +00002239 MFI->CreateFixedObject(PtrByteSize, Depth, true));
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002240 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
2241
2242 // If this function is vararg, store any remaining integer argument regs
2243 // to their spots on the stack so that they may be loaded by deferencing the
2244 // result of va_next.
2245 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
2246 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2247 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
2248 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2249 MachinePointerInfo(), false, false, 0);
2250 MemOps.push_back(Store);
2251 // Increment the address by four for the next argument to store
Bill Schmidt726c2372012-10-23 15:51:16 +00002252 SDValue PtrOff = DAG.getConstant(PtrByteSize, PtrVT);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002253 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
2254 }
2255 }
2256
2257 if (!MemOps.empty())
2258 Chain = DAG.getNode(ISD::TokenFactor, dl,
2259 MVT::Other, &MemOps[0], MemOps.size());
2260
2261 return Chain;
2262}
2263
2264SDValue
2265PPCTargetLowering::LowerFormalArguments_Darwin(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002266 SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002267 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002268 const SmallVectorImpl<ISD::InputArg>
2269 &Ins,
2270 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002271 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002272 // TODO: add description of PPC stack frame format, or at least some docs.
2273 //
2274 MachineFunction &MF = DAG.getMachineFunction();
2275 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman1e93df62010-04-17 14:41:14 +00002276 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00002277
Owen Andersone50ed302009-08-10 22:56:29 +00002278 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00002279 bool isPPC64 = PtrVT == MVT::i64;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002280 // Potential tail calls could cause overwriting of argument stack slots.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002281 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
2282 (CallConv == CallingConv::Fast));
Jim Laskeye9bd7b22006-11-28 14:53:52 +00002283 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Jim Laskey2f616bf2006-11-16 22:43:37 +00002284
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002285 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(isPPC64, true);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002286 // Area that is at least reserved in caller of this function.
2287 unsigned MinReservedArea = ArgOffset;
2288
Craig Topperb78ca422012-03-11 07:16:55 +00002289 static const uint16_t GPR_32[] = { // 32-bit registers.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002290 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
2291 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
2292 };
Craig Topperb78ca422012-03-11 07:16:55 +00002293 static const uint16_t GPR_64[] = { // 64-bit registers.
Chris Lattnerc91a4752006-06-26 22:48:35 +00002294 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
2295 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
2296 };
Scott Michelfdc40a02009-02-17 22:15:04 +00002297
Craig Topperb78ca422012-03-11 07:16:55 +00002298 static const uint16_t *FPR = GetFPR();
Scott Michelfdc40a02009-02-17 22:15:04 +00002299
Craig Topperb78ca422012-03-11 07:16:55 +00002300 static const uint16_t VR[] = {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002301 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
2302 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
2303 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00002304
Owen Anderson718cb662007-09-07 04:06:50 +00002305 const unsigned Num_GPR_Regs = array_lengthof(GPR_32);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002306 const unsigned Num_FPR_Regs = 13;
Owen Anderson718cb662007-09-07 04:06:50 +00002307 const unsigned Num_VR_Regs = array_lengthof( VR);
Jim Laskey2f616bf2006-11-16 22:43:37 +00002308
2309 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00002310
Craig Topperb78ca422012-03-11 07:16:55 +00002311 const uint16_t *GPR = isPPC64 ? GPR_64 : GPR_32;
Scott Michelfdc40a02009-02-17 22:15:04 +00002312
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002313 // In 32-bit non-varargs functions, the stack space for vectors is after the
2314 // stack space for non-vectors. We do not use this space unless we have
2315 // too many vectors to fit in registers, something that only occurs in
Scott Michelfdc40a02009-02-17 22:15:04 +00002316 // constructed examples:), but we have to walk the arglist to figure
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002317 // that out...for the pathological case, compute VecArgOffset as the
2318 // start of the vector parameter area. Computing VecArgOffset is the
2319 // entire point of the following loop.
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002320 unsigned VecArgOffset = ArgOffset;
2321 if (!isVarArg && !isPPC64) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002322 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002323 ++ArgNo) {
Owen Andersone50ed302009-08-10 22:56:29 +00002324 EVT ObjectVT = Ins[ArgNo].VT;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002325 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002326
Duncan Sands276dcbd2008-03-21 09:14:45 +00002327 if (Flags.isByVal()) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002328 // ObjSize is the true size, ArgSize rounded up to multiple of regs.
Benjamin Kramer263109d2012-01-20 14:42:32 +00002329 unsigned ObjSize = Flags.getByValSize();
Scott Michelfdc40a02009-02-17 22:15:04 +00002330 unsigned ArgSize =
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002331 ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
2332 VecArgOffset += ArgSize;
2333 continue;
2334 }
2335
Owen Anderson825b72b2009-08-11 20:47:22 +00002336 switch(ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002337 default: llvm_unreachable("Unhandled argument type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00002338 case MVT::i32:
2339 case MVT::f32:
Bill Schmidt419f3762012-09-19 15:42:13 +00002340 VecArgOffset += 4;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002341 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002342 case MVT::i64: // PPC64
2343 case MVT::f64:
Bill Schmidt419f3762012-09-19 15:42:13 +00002344 // FIXME: We are guaranteed to be !isPPC64 at this point.
2345 // Does MVT::i64 apply?
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002346 VecArgOffset += 8;
2347 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002348 case MVT::v4f32:
2349 case MVT::v4i32:
2350 case MVT::v8i16:
2351 case MVT::v16i8:
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002352 // Nothing to do, we're only looking at Nonvector args here.
2353 break;
2354 }
2355 }
2356 }
2357 // We've found where the vector parameter area in memory is. Skip the
2358 // first 12 parameters; these don't use that memory.
2359 VecArgOffset = ((VecArgOffset+15)/16)*16;
2360 VecArgOffset += 12*16;
2361
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002362 // Add DAG nodes to load the arguments or copy them out of registers. On
Jim Laskey2f616bf2006-11-16 22:43:37 +00002363 // entry to a function on PPC, the arguments start after the linkage area,
2364 // although the first ones are often in registers.
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002365
Dan Gohman475871a2008-07-27 21:46:04 +00002366 SmallVector<SDValue, 8> MemOps;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002367 unsigned nAltivecParamsAtEnd = 0;
Roman Divacky5236ab32012-09-24 20:47:19 +00002368 Function::const_arg_iterator FuncArg = MF.getFunction()->arg_begin();
2369 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo, ++FuncArg) {
Dan Gohman475871a2008-07-27 21:46:04 +00002370 SDValue ArgVal;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002371 bool needsLoad = false;
Owen Andersone50ed302009-08-10 22:56:29 +00002372 EVT ObjectVT = Ins[ArgNo].VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002373 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Jim Laskey619965d2006-11-29 13:37:09 +00002374 unsigned ArgSize = ObjSize;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002375 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002376
Chris Lattnerbe4849a2006-05-16 18:51:52 +00002377 unsigned CurArgOffset = ArgOffset;
Dale Johannesen8419dd62008-03-07 20:27:40 +00002378
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002379 // Varargs or 64 bit Altivec parameters are padded to a 16 byte boundary.
Owen Anderson825b72b2009-08-11 20:47:22 +00002380 if (ObjectVT==MVT::v4f32 || ObjectVT==MVT::v4i32 ||
2381 ObjectVT==MVT::v8i16 || ObjectVT==MVT::v16i8) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002382 if (isVarArg || isPPC64) {
2383 MinReservedArea = ((MinReservedArea+15)/16)*16;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002384 MinReservedArea += CalculateStackSlotSize(ObjectVT,
Dan Gohman095cc292008-09-13 01:54:27 +00002385 Flags,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002386 PtrByteSize);
2387 } else nAltivecParamsAtEnd++;
2388 } else
2389 // Calculate min reserved area.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002390 MinReservedArea += CalculateStackSlotSize(Ins[ArgNo].VT,
Dan Gohman095cc292008-09-13 01:54:27 +00002391 Flags,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002392 PtrByteSize);
2393
Dale Johannesen8419dd62008-03-07 20:27:40 +00002394 // FIXME the codegen can be much improved in some cases.
2395 // We do not have to keep everything in memory.
Duncan Sands276dcbd2008-03-21 09:14:45 +00002396 if (Flags.isByVal()) {
Dale Johannesen8419dd62008-03-07 20:27:40 +00002397 // ObjSize is the true size, ArgSize rounded up to multiple of registers.
Duncan Sands276dcbd2008-03-21 09:14:45 +00002398 ObjSize = Flags.getByValSize();
Dale Johannesen8419dd62008-03-07 20:27:40 +00002399 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002400 // Objects of size 1 and 2 are right justified, everything else is
2401 // left justified. This means the memory address is adjusted forwards.
Dale Johannesen7f96f392008-03-08 01:41:42 +00002402 if (ObjSize==1 || ObjSize==2) {
2403 CurArgOffset = CurArgOffset + (4 - ObjSize);
2404 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002405 // The value of the object is its address.
Evan Chenged2ae132010-07-03 00:40:23 +00002406 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset, true);
Dan Gohman475871a2008-07-27 21:46:04 +00002407 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002408 InVals.push_back(FIN);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002409 if (ObjSize==1 || ObjSize==2) {
Dale Johannesen7f96f392008-03-08 01:41:42 +00002410 if (GPR_idx != Num_GPR_Regs) {
Roman Divacky951cd022011-06-17 15:21:10 +00002411 unsigned VReg;
2412 if (isPPC64)
2413 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2414 else
2415 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002416 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidt726c2372012-10-23 15:51:16 +00002417 EVT ObjType = ObjSize == 1 ? MVT::i8 : MVT::i16;
Scott Michelfdc40a02009-02-17 22:15:04 +00002418 SDValue Store = DAG.getTruncStore(Val.getValue(1), dl, Val, FIN,
Roman Divacky5236ab32012-09-24 20:47:19 +00002419 MachinePointerInfo(FuncArg,
2420 CurArgOffset),
Bill Schmidt419f3762012-09-19 15:42:13 +00002421 ObjType, false, false, 0);
Dale Johannesen7f96f392008-03-08 01:41:42 +00002422 MemOps.push_back(Store);
2423 ++GPR_idx;
Dale Johannesen7f96f392008-03-08 01:41:42 +00002424 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002425
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002426 ArgOffset += PtrByteSize;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002427
Dale Johannesen7f96f392008-03-08 01:41:42 +00002428 continue;
2429 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002430 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
2431 // Store whatever pieces of the object are in registers
Bill Schmidt419f3762012-09-19 15:42:13 +00002432 // to memory. ArgOffset will be the address of the beginning
2433 // of the object.
Dale Johannesen8419dd62008-03-07 20:27:40 +00002434 if (GPR_idx != Num_GPR_Regs) {
Roman Divacky951cd022011-06-17 15:21:10 +00002435 unsigned VReg;
2436 if (isPPC64)
2437 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2438 else
2439 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Evan Chenged2ae132010-07-03 00:40:23 +00002440 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
Dan Gohman475871a2008-07-27 21:46:04 +00002441 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002442 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002443 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
Roman Divacky5236ab32012-09-24 20:47:19 +00002444 MachinePointerInfo(FuncArg, ArgOffset),
David Greene534502d12010-02-15 16:56:53 +00002445 false, false, 0);
Dale Johannesen8419dd62008-03-07 20:27:40 +00002446 MemOps.push_back(Store);
2447 ++GPR_idx;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002448 ArgOffset += PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00002449 } else {
2450 ArgOffset += ArgSize - (ArgOffset-CurArgOffset);
2451 break;
2452 }
2453 }
2454 continue;
2455 }
2456
Owen Anderson825b72b2009-08-11 20:47:22 +00002457 switch (ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002458 default: llvm_unreachable("Unhandled argument type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00002459 case MVT::i32:
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002460 if (!isPPC64) {
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002461 if (GPR_idx != Num_GPR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002462 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00002463 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002464 ++GPR_idx;
2465 } else {
2466 needsLoad = true;
2467 ArgSize = PtrByteSize;
2468 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002469 // All int arguments reserve stack space in the Darwin ABI.
2470 ArgOffset += PtrByteSize;
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002471 break;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002472 }
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002473 // FALLTHROUGH
Owen Anderson825b72b2009-08-11 20:47:22 +00002474 case MVT::i64: // PPC64
Chris Lattnerc91a4752006-06-26 22:48:35 +00002475 if (GPR_idx != Num_GPR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002476 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00002477 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002478
Bill Schmidt726c2372012-10-23 15:51:16 +00002479 if (ObjectVT == MVT::i32)
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002480 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
Owen Anderson825b72b2009-08-11 20:47:22 +00002481 // value to MVT::i64 and then truncate to the correct register size.
Bill Schmidt726c2372012-10-23 15:51:16 +00002482 ArgVal = extendArgForPPC64(Flags, ObjectVT, DAG, ArgVal, dl);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002483
Chris Lattnerc91a4752006-06-26 22:48:35 +00002484 ++GPR_idx;
2485 } else {
2486 needsLoad = true;
Evan Cheng982a0592008-07-24 08:17:07 +00002487 ArgSize = PtrByteSize;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002488 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002489 // All int arguments reserve stack space in the Darwin ABI.
2490 ArgOffset += 8;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002491 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00002492
Owen Anderson825b72b2009-08-11 20:47:22 +00002493 case MVT::f32:
2494 case MVT::f64:
Chris Lattnerbe4849a2006-05-16 18:51:52 +00002495 // Every 4 bytes of argument space consumes one of the GPRs available for
2496 // argument passing.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002497 if (GPR_idx != Num_GPR_Regs) {
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002498 ++GPR_idx;
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002499 if (ObjSize == 8 && GPR_idx != Num_GPR_Regs && !isPPC64)
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002500 ++GPR_idx;
Chris Lattnerbe4849a2006-05-16 18:51:52 +00002501 }
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002502 if (FPR_idx != Num_FPR_Regs) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002503 unsigned VReg;
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002504
Owen Anderson825b72b2009-08-11 20:47:22 +00002505 if (ObjectVT == MVT::f32)
Devang Patel68e6bee2011-02-21 23:21:26 +00002506 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F4RCRegClass);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002507 else
Devang Patel68e6bee2011-02-21 23:21:26 +00002508 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F8RCRegClass);
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002509
Dan Gohman98ca4f22009-08-05 01:29:28 +00002510 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002511 ++FPR_idx;
2512 } else {
2513 needsLoad = true;
2514 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002515
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002516 // All FP arguments reserve stack space in the Darwin ABI.
2517 ArgOffset += isPPC64 ? 8 : ObjSize;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002518 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002519 case MVT::v4f32:
2520 case MVT::v4i32:
2521 case MVT::v8i16:
2522 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00002523 // Note that vector arguments in registers don't reserve stack space,
2524 // except in varargs functions.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002525 if (VR_idx != Num_VR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002526 unsigned VReg = MF.addLiveIn(VR[VR_idx], &PPC::VRRCRegClass);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002527 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Dale Johannesen75092de2008-03-12 00:22:17 +00002528 if (isVarArg) {
2529 while ((ArgOffset % 16) != 0) {
2530 ArgOffset += PtrByteSize;
2531 if (GPR_idx != Num_GPR_Regs)
2532 GPR_idx++;
2533 }
2534 ArgOffset += 16;
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002535 GPR_idx = std::min(GPR_idx+4, Num_GPR_Regs); // FIXME correct for ppc64?
Dale Johannesen75092de2008-03-12 00:22:17 +00002536 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002537 ++VR_idx;
2538 } else {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002539 if (!isVarArg && !isPPC64) {
2540 // Vectors go after all the nonvectors.
2541 CurArgOffset = VecArgOffset;
2542 VecArgOffset += 16;
2543 } else {
2544 // Vectors are aligned.
2545 ArgOffset = ((ArgOffset+15)/16)*16;
2546 CurArgOffset = ArgOffset;
2547 ArgOffset += 16;
Dale Johannesen404d9902008-03-12 00:49:20 +00002548 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002549 needsLoad = true;
2550 }
2551 break;
2552 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002553
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002554 // We need to load the argument to a virtual register if we determined above
Chris Lattner9f72d1a2008-02-13 07:35:30 +00002555 // that we ran out of physical registers of the appropriate type.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002556 if (needsLoad) {
Chris Lattner9f72d1a2008-02-13 07:35:30 +00002557 int FI = MFI->CreateFixedObject(ObjSize,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002558 CurArgOffset + (ArgSize - ObjSize),
Evan Chenged2ae132010-07-03 00:40:23 +00002559 isImmutable);
Dan Gohman475871a2008-07-27 21:46:04 +00002560 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002561 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002562 false, false, false, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002563 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002564
Dan Gohman98ca4f22009-08-05 01:29:28 +00002565 InVals.push_back(ArgVal);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002566 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002567
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002568 // Set the size that is at least reserved in caller of this function. Tail
Bill Schmidt726c2372012-10-23 15:51:16 +00002569 // call optimized functions' reserved stack space needs to be aligned so that
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002570 // taking the difference between two stack areas will result in an aligned
2571 // stack.
Bill Schmidt726c2372012-10-23 15:51:16 +00002572 setMinReservedArea(MF, DAG, nAltivecParamsAtEnd, MinReservedArea, isPPC64);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002573
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002574 // If the function takes variable number of arguments, make a frame index for
2575 // the start of the first vararg value... for expansion of llvm.va_start.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002576 if (isVarArg) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002577 int Depth = ArgOffset;
Scott Michelfdc40a02009-02-17 22:15:04 +00002578
Dan Gohman1e93df62010-04-17 14:41:14 +00002579 FuncInfo->setVarArgsFrameIndex(
2580 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00002581 Depth, true));
Dan Gohman1e93df62010-04-17 14:41:14 +00002582 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00002583
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002584 // If this function is vararg, store any remaining integer argument regs
2585 // to their spots on the stack so that they may be loaded by deferencing the
2586 // result of va_next.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002587 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002588 unsigned VReg;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002589
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002590 if (isPPC64)
Devang Patel68e6bee2011-02-21 23:21:26 +00002591 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002592 else
Devang Patel68e6bee2011-02-21 23:21:26 +00002593 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002594
Dan Gohman98ca4f22009-08-05 01:29:28 +00002595 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner6229d0a2010-09-21 18:41:36 +00002596 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2597 MachinePointerInfo(), false, false, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002598 MemOps.push_back(Store);
2599 // Increment the address by four for the next argument to store
Dan Gohman475871a2008-07-27 21:46:04 +00002600 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
Dale Johannesen39355f92009-02-04 02:34:38 +00002601 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002602 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002603 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002604
Dale Johannesen8419dd62008-03-07 20:27:40 +00002605 if (!MemOps.empty())
Dan Gohman98ca4f22009-08-05 01:29:28 +00002606 Chain = DAG.getNode(ISD::TokenFactor, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00002607 MVT::Other, &MemOps[0], MemOps.size());
Dale Johannesen8419dd62008-03-07 20:27:40 +00002608
Dan Gohman98ca4f22009-08-05 01:29:28 +00002609 return Chain;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002610}
2611
Bill Schmidt419f3762012-09-19 15:42:13 +00002612/// CalculateParameterAndLinkageAreaSize - Get the size of the parameter plus
2613/// linkage area for the Darwin ABI, or the 64-bit SVR4 ABI.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002614static unsigned
2615CalculateParameterAndLinkageAreaSize(SelectionDAG &DAG,
2616 bool isPPC64,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002617 bool isVarArg,
2618 unsigned CC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002619 const SmallVectorImpl<ISD::OutputArg>
2620 &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002621 const SmallVectorImpl<SDValue> &OutVals,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002622 unsigned &nAltivecParamsAtEnd) {
2623 // Count how many bytes are to be pushed on the stack, including the linkage
2624 // area, and parameter passing area. We start with 24/48 bytes, which is
2625 // prereserved space for [SP][CR][LR][3 x unused].
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002626 unsigned NumBytes = PPCFrameLowering::getLinkageSize(isPPC64, true);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002627 unsigned NumOps = Outs.size();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002628 unsigned PtrByteSize = isPPC64 ? 8 : 4;
2629
2630 // Add up all the space actually used.
2631 // In 32-bit non-varargs calls, Altivec parameters all go at the end; usually
2632 // they all go in registers, but we must reserve stack space for them for
2633 // possible use by the caller. In varargs or 64-bit calls, parameters are
2634 // assigned stack space in order, with padding so Altivec parameters are
2635 // 16-byte aligned.
2636 nAltivecParamsAtEnd = 0;
2637 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002638 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohmanc9403652010-07-07 15:54:55 +00002639 EVT ArgVT = Outs[i].VT;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002640 // Varargs Altivec parameters are padded to a 16 byte boundary.
Owen Anderson825b72b2009-08-11 20:47:22 +00002641 if (ArgVT==MVT::v4f32 || ArgVT==MVT::v4i32 ||
2642 ArgVT==MVT::v8i16 || ArgVT==MVT::v16i8) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002643 if (!isVarArg && !isPPC64) {
2644 // Non-varargs Altivec parameters go after all the non-Altivec
2645 // parameters; handle those later so we know how much padding we need.
2646 nAltivecParamsAtEnd++;
2647 continue;
2648 }
2649 // Varargs and 64-bit Altivec parameters are padded to 16 byte boundary.
2650 NumBytes = ((NumBytes+15)/16)*16;
2651 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002652 NumBytes += CalculateStackSlotSize(ArgVT, Flags, PtrByteSize);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002653 }
2654
2655 // Allow for Altivec parameters at the end, if needed.
2656 if (nAltivecParamsAtEnd) {
2657 NumBytes = ((NumBytes+15)/16)*16;
2658 NumBytes += 16*nAltivecParamsAtEnd;
2659 }
2660
2661 // The prolog code of the callee may store up to 8 GPR argument registers to
2662 // the stack, allowing va_start to index over them in memory if its varargs.
2663 // Because we cannot tell if this is needed on the caller side, we have to
2664 // conservatively assume that it is needed. As such, make sure we have at
2665 // least enough stack space for the caller to store the 8 GPRs.
2666 NumBytes = std::max(NumBytes,
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002667 PPCFrameLowering::getMinCallFrameSize(isPPC64, true));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002668
2669 // Tail call needs the stack to be aligned.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002670 if (CC == CallingConv::Fast && DAG.getTarget().Options.GuaranteedTailCallOpt){
2671 unsigned TargetAlign = DAG.getMachineFunction().getTarget().
2672 getFrameLowering()->getStackAlignment();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002673 unsigned AlignMask = TargetAlign-1;
2674 NumBytes = (NumBytes + AlignMask) & ~AlignMask;
2675 }
2676
2677 return NumBytes;
2678}
2679
2680/// CalculateTailCallSPDiff - Get the amount the stack pointer has to be
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002681/// adjusted to accommodate the arguments for the tailcall.
Dale Johannesenb60d5192009-11-24 01:09:07 +00002682static int CalculateTailCallSPDiff(SelectionDAG& DAG, bool isTailCall,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002683 unsigned ParamSize) {
2684
Dale Johannesenb60d5192009-11-24 01:09:07 +00002685 if (!isTailCall) return 0;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002686
2687 PPCFunctionInfo *FI = DAG.getMachineFunction().getInfo<PPCFunctionInfo>();
2688 unsigned CallerMinReservedArea = FI->getMinReservedArea();
2689 int SPDiff = (int)CallerMinReservedArea - (int)ParamSize;
2690 // Remember only if the new adjustement is bigger.
2691 if (SPDiff < FI->getTailCallSPDelta())
2692 FI->setTailCallSPDelta(SPDiff);
2693
2694 return SPDiff;
2695}
2696
Dan Gohman98ca4f22009-08-05 01:29:28 +00002697/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2698/// for tail call optimization. Targets which want to do tail call
2699/// optimization should implement this function.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002700bool
Dan Gohman98ca4f22009-08-05 01:29:28 +00002701PPCTargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002702 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002703 bool isVarArg,
2704 const SmallVectorImpl<ISD::InputArg> &Ins,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002705 SelectionDAG& DAG) const {
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002706 if (!getTargetMachine().Options.GuaranteedTailCallOpt)
Evan Cheng6c2e8a92010-01-29 23:05:56 +00002707 return false;
2708
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002709 // Variable argument functions are not supported.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002710 if (isVarArg)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002711 return false;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002712
Dan Gohman98ca4f22009-08-05 01:29:28 +00002713 MachineFunction &MF = DAG.getMachineFunction();
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002714 CallingConv::ID CallerCC = MF.getFunction()->getCallingConv();
Dan Gohman98ca4f22009-08-05 01:29:28 +00002715 if (CalleeCC == CallingConv::Fast && CallerCC == CalleeCC) {
2716 // Functions containing by val parameters are not supported.
2717 for (unsigned i = 0; i != Ins.size(); i++) {
2718 ISD::ArgFlagsTy Flags = Ins[i].Flags;
2719 if (Flags.isByVal()) return false;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002720 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002721
2722 // Non PIC/GOT tail calls are supported.
2723 if (getTargetMachine().getRelocationModel() != Reloc::PIC_)
2724 return true;
2725
2726 // At the moment we can only do local tail calls (in same module, hidden
2727 // or protected) if we are generating PIC.
2728 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
2729 return G->getGlobal()->hasHiddenVisibility()
2730 || G->getGlobal()->hasProtectedVisibility();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002731 }
2732
2733 return false;
2734}
2735
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002736/// isCallCompatibleAddress - Return the immediate to use if the specified
2737/// 32-bit value is representable in the immediate field of a BxA instruction.
Dan Gohman475871a2008-07-27 21:46:04 +00002738static SDNode *isBLACompatibleAddress(SDValue Op, SelectionDAG &DAG) {
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002739 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
2740 if (!C) return 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00002741
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002742 int Addr = C->getZExtValue();
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002743 if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero.
Richard Smith1144af32012-08-24 23:29:28 +00002744 SignExtend32<26>(Addr) != Addr)
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002745 return 0; // Top 6 bits have to be sext of immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00002746
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002747 return DAG.getConstant((int)C->getZExtValue() >> 2,
Gabor Greifba36cb52008-08-28 21:40:38 +00002748 DAG.getTargetLoweringInfo().getPointerTy()).getNode();
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002749}
2750
Dan Gohman844731a2008-05-13 00:00:25 +00002751namespace {
2752
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002753struct TailCallArgumentInfo {
Dan Gohman475871a2008-07-27 21:46:04 +00002754 SDValue Arg;
2755 SDValue FrameIdxOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002756 int FrameIdx;
2757
2758 TailCallArgumentInfo() : FrameIdx(0) {}
2759};
2760
Dan Gohman844731a2008-05-13 00:00:25 +00002761}
2762
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002763/// StoreTailCallArgumentsToStackSlot - Stores arguments to their stack slot.
2764static void
2765StoreTailCallArgumentsToStackSlot(SelectionDAG &DAG,
Evan Chengff89dcb2009-10-18 18:16:27 +00002766 SDValue Chain,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002767 const SmallVector<TailCallArgumentInfo, 8> &TailCallArgs,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002768 SmallVector<SDValue, 8> &MemOpChains,
2769 DebugLoc dl) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002770 for (unsigned i = 0, e = TailCallArgs.size(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00002771 SDValue Arg = TailCallArgs[i].Arg;
2772 SDValue FIN = TailCallArgs[i].FrameIdxOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002773 int FI = TailCallArgs[i].FrameIdx;
2774 // Store relative to framepointer.
Dale Johannesen33c960f2009-02-04 20:06:27 +00002775 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, FIN,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002776 MachinePointerInfo::getFixedStack(FI),
2777 false, false, 0));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002778 }
2779}
2780
2781/// EmitTailCallStoreFPAndRetAddr - Move the frame pointer and return address to
2782/// the appropriate stack slot for the tail call optimized function call.
Dan Gohman475871a2008-07-27 21:46:04 +00002783static SDValue EmitTailCallStoreFPAndRetAddr(SelectionDAG &DAG,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002784 MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00002785 SDValue Chain,
2786 SDValue OldRetAddr,
2787 SDValue OldFP,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002788 int SPDiff,
2789 bool isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002790 bool isDarwinABI,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002791 DebugLoc dl) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002792 if (SPDiff) {
2793 // Calculate the new stack slot for the return address.
2794 int SlotSize = isPPC64 ? 8 : 4;
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002795 int NewRetAddrLoc = SPDiff + PPCFrameLowering::getReturnSaveOffset(isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002796 isDarwinABI);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002797 int NewRetAddr = MF.getFrameInfo()->CreateFixedObject(SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00002798 NewRetAddrLoc, true);
Owen Anderson825b72b2009-08-11 20:47:22 +00002799 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002800 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewRetAddr, VT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002801 Chain = DAG.getStore(Chain, dl, OldRetAddr, NewRetAddrFrIdx,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002802 MachinePointerInfo::getFixedStack(NewRetAddr),
David Greene534502d12010-02-15 16:56:53 +00002803 false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002804
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002805 // When using the 32/64-bit SVR4 ABI there is no need to move the FP stack
2806 // slot as the FP is never overwritten.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002807 if (isDarwinABI) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002808 int NewFPLoc =
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002809 SPDiff + PPCFrameLowering::getFramePointerSaveOffset(isPPC64, isDarwinABI);
David Greene3f2bf852009-11-12 20:49:22 +00002810 int NewFPIdx = MF.getFrameInfo()->CreateFixedObject(SlotSize, NewFPLoc,
Evan Chenged2ae132010-07-03 00:40:23 +00002811 true);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002812 SDValue NewFramePtrIdx = DAG.getFrameIndex(NewFPIdx, VT);
2813 Chain = DAG.getStore(Chain, dl, OldFP, NewFramePtrIdx,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002814 MachinePointerInfo::getFixedStack(NewFPIdx),
David Greene534502d12010-02-15 16:56:53 +00002815 false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002816 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002817 }
2818 return Chain;
2819}
2820
2821/// CalculateTailCallArgDest - Remember Argument for later processing. Calculate
2822/// the position of the argument.
2823static void
2824CalculateTailCallArgDest(SelectionDAG &DAG, MachineFunction &MF, bool isPPC64,
Dan Gohman475871a2008-07-27 21:46:04 +00002825 SDValue Arg, int SPDiff, unsigned ArgOffset,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002826 SmallVector<TailCallArgumentInfo, 8>& TailCallArguments) {
2827 int Offset = ArgOffset + SPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002828 uint32_t OpSize = (Arg.getValueType().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002829 int FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Owen Anderson825b72b2009-08-11 20:47:22 +00002830 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002831 SDValue FIN = DAG.getFrameIndex(FI, VT);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002832 TailCallArgumentInfo Info;
2833 Info.Arg = Arg;
2834 Info.FrameIdxOp = FIN;
2835 Info.FrameIdx = FI;
2836 TailCallArguments.push_back(Info);
2837}
2838
2839/// EmitTCFPAndRetAddrLoad - Emit load from frame pointer and return address
2840/// stack slot. Returns the chain as result and the loaded frame pointers in
2841/// LROpOut/FPOpout. Used when tail calling.
Dan Gohman475871a2008-07-27 21:46:04 +00002842SDValue PPCTargetLowering::EmitTailCallLoadFPAndRetAddr(SelectionDAG & DAG,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002843 int SPDiff,
2844 SDValue Chain,
2845 SDValue &LROpOut,
2846 SDValue &FPOpOut,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002847 bool isDarwinABI,
Dan Gohmand858e902010-04-17 15:26:15 +00002848 DebugLoc dl) const {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002849 if (SPDiff) {
2850 // Load the LR and FP stack slot for later adjusting.
Owen Anderson825b72b2009-08-11 20:47:22 +00002851 EVT VT = PPCSubTarget.isPPC64() ? MVT::i64 : MVT::i32;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002852 LROpOut = getReturnAddrFrameIndex(DAG);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002853 LROpOut = DAG.getLoad(VT, dl, Chain, LROpOut, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002854 false, false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00002855 Chain = SDValue(LROpOut.getNode(), 1);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002856
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002857 // When using the 32/64-bit SVR4 ABI there is no need to load the FP stack
2858 // slot as the FP is never overwritten.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002859 if (isDarwinABI) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002860 FPOpOut = getFramePointerFrameIndex(DAG);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002861 FPOpOut = DAG.getLoad(VT, dl, Chain, FPOpOut, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002862 false, false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002863 Chain = SDValue(FPOpOut.getNode(), 1);
2864 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002865 }
2866 return Chain;
2867}
2868
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002869/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
Scott Michelfdc40a02009-02-17 22:15:04 +00002870/// by "Src" to address "Dst" of size "Size". Alignment information is
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002871/// specified by the specific parameter attribute. The copy will be passed as
2872/// a byval function parameter.
2873/// Sometimes what we are copying is the end of a larger object, the part that
2874/// does not fit in registers.
Scott Michelfdc40a02009-02-17 22:15:04 +00002875static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00002876CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Duncan Sands276dcbd2008-03-21 09:14:45 +00002877 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002878 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002879 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesen8ad9b432009-02-04 01:17:06 +00002880 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Chris Lattnere72f2022010-09-21 05:40:29 +00002881 false, false, MachinePointerInfo(0),
2882 MachinePointerInfo(0));
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002883}
Chris Lattner9f0bc652007-02-25 05:34:32 +00002884
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002885/// LowerMemOpCallTo - Store the argument to the stack or remember it in case of
2886/// tail calls.
2887static void
Dan Gohman475871a2008-07-27 21:46:04 +00002888LowerMemOpCallTo(SelectionDAG &DAG, MachineFunction &MF, SDValue Chain,
2889 SDValue Arg, SDValue PtrOff, int SPDiff,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002890 unsigned ArgOffset, bool isPPC64, bool isTailCall,
Dan Gohman475871a2008-07-27 21:46:04 +00002891 bool isVector, SmallVector<SDValue, 8> &MemOpChains,
Chris Lattner6229d0a2010-09-21 18:41:36 +00002892 SmallVector<TailCallArgumentInfo, 8> &TailCallArguments,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002893 DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00002894 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002895 if (!isTailCall) {
2896 if (isVector) {
Dan Gohman475871a2008-07-27 21:46:04 +00002897 SDValue StackPtr;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002898 if (isPPC64)
Owen Anderson825b72b2009-08-11 20:47:22 +00002899 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002900 else
Owen Anderson825b72b2009-08-11 20:47:22 +00002901 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002902 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002903 DAG.getConstant(ArgOffset, PtrVT));
2904 }
Chris Lattner6229d0a2010-09-21 18:41:36 +00002905 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
2906 MachinePointerInfo(), false, false, 0));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002907 // Calculate and remember argument location.
2908 } else CalculateTailCallArgDest(DAG, MF, isPPC64, Arg, SPDiff, ArgOffset,
2909 TailCallArguments);
2910}
2911
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002912static
2913void PrepareTailCall(SelectionDAG &DAG, SDValue &InFlag, SDValue &Chain,
2914 DebugLoc dl, bool isPPC64, int SPDiff, unsigned NumBytes,
2915 SDValue LROp, SDValue FPOp, bool isDarwinABI,
2916 SmallVector<TailCallArgumentInfo, 8> &TailCallArguments) {
2917 MachineFunction &MF = DAG.getMachineFunction();
2918
2919 // Emit a sequence of copyto/copyfrom virtual registers for arguments that
2920 // might overwrite each other in case of tail call optimization.
2921 SmallVector<SDValue, 8> MemOpChains2;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002922 // Do not flag preceding copytoreg stuff together with the following stuff.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002923 InFlag = SDValue();
2924 StoreTailCallArgumentsToStackSlot(DAG, Chain, TailCallArguments,
2925 MemOpChains2, dl);
2926 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002927 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002928 &MemOpChains2[0], MemOpChains2.size());
2929
2930 // Store the return address to the appropriate stack slot.
2931 Chain = EmitTailCallStoreFPAndRetAddr(DAG, MF, Chain, LROp, FPOp, SPDiff,
2932 isPPC64, isDarwinABI, dl);
2933
2934 // Emit callseq_end just before tailcall node.
2935 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2936 DAG.getIntPtrConstant(0, true), InFlag);
2937 InFlag = Chain.getValue(1);
2938}
2939
2940static
2941unsigned PrepareCall(SelectionDAG &DAG, SDValue &Callee, SDValue &InFlag,
2942 SDValue &Chain, DebugLoc dl, int SPDiff, bool isTailCall,
2943 SmallVector<std::pair<unsigned, SDValue>, 8> &RegsToPass,
Owen Andersone50ed302009-08-10 22:56:29 +00002944 SmallVector<SDValue, 8> &Ops, std::vector<EVT> &NodeTys,
Chris Lattnerb9082582010-11-14 23:42:06 +00002945 const PPCSubtarget &PPCSubTarget) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002946
Chris Lattnerb9082582010-11-14 23:42:06 +00002947 bool isPPC64 = PPCSubTarget.isPPC64();
2948 bool isSVR4ABI = PPCSubTarget.isSVR4ABI();
2949
Owen Andersone50ed302009-08-10 22:56:29 +00002950 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00002951 NodeTys.push_back(MVT::Other); // Returns a chain
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002952 NodeTys.push_back(MVT::Glue); // Returns a flag for retval copy to use.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002953
2954 unsigned CallOpc = isSVR4ABI ? PPCISD::CALL_SVR4 : PPCISD::CALL_Darwin;
2955
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002956 bool needIndirectCall = true;
2957 if (SDNode *Dest = isBLACompatibleAddress(Callee, DAG)) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002958 // If this is an absolute destination address, use the munged value.
2959 Callee = SDValue(Dest, 0);
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002960 needIndirectCall = false;
2961 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002962
Chris Lattnerb9082582010-11-14 23:42:06 +00002963 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
2964 // XXX Work around for http://llvm.org/bugs/show_bug.cgi?id=5201
2965 // Use indirect calls for ALL functions calls in JIT mode, since the
2966 // far-call stubs may be outside relocation limits for a BL instruction.
2967 if (!DAG.getTarget().getSubtarget<PPCSubtarget>().isJITCodeModel()) {
2968 unsigned OpFlags = 0;
2969 if (DAG.getTarget().getRelocationModel() != Reloc::Static &&
Roman Divackyd5601cc2011-07-24 08:22:56 +00002970 (PPCSubTarget.getTargetTriple().isMacOSX() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002971 PPCSubTarget.getTargetTriple().isMacOSXVersionLT(10, 5)) &&
Chris Lattnerb9082582010-11-14 23:42:06 +00002972 (G->getGlobal()->isDeclaration() ||
2973 G->getGlobal()->isWeakForLinker())) {
2974 // PC-relative references to external symbols should go through $stub,
2975 // unless we're building with the leopard linker or later, which
2976 // automatically synthesizes these stubs.
2977 OpFlags = PPCII::MO_DARWIN_STUB;
2978 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002979
Chris Lattnerb9082582010-11-14 23:42:06 +00002980 // If the callee is a GlobalAddress/ExternalSymbol node (quite common,
2981 // every direct call is) turn it into a TargetGlobalAddress /
2982 // TargetExternalSymbol node so that legalize doesn't hack it.
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002983 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl,
Chris Lattnerb9082582010-11-14 23:42:06 +00002984 Callee.getValueType(),
2985 0, OpFlags);
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002986 needIndirectCall = false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002987 }
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002988 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002989
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002990 if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattnerb9082582010-11-14 23:42:06 +00002991 unsigned char OpFlags = 0;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002992
Chris Lattnerb9082582010-11-14 23:42:06 +00002993 if (DAG.getTarget().getRelocationModel() != Reloc::Static &&
Roman Divackyd5601cc2011-07-24 08:22:56 +00002994 (PPCSubTarget.getTargetTriple().isMacOSX() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002995 PPCSubTarget.getTargetTriple().isMacOSXVersionLT(10, 5))) {
Chris Lattnerb9082582010-11-14 23:42:06 +00002996 // PC-relative references to external symbols should go through $stub,
2997 // unless we're building with the leopard linker or later, which
2998 // automatically synthesizes these stubs.
2999 OpFlags = PPCII::MO_DARWIN_STUB;
3000 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003001
Chris Lattnerb9082582010-11-14 23:42:06 +00003002 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), Callee.getValueType(),
3003 OpFlags);
3004 needIndirectCall = false;
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003005 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003006
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003007 if (needIndirectCall) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003008 // Otherwise, this is an indirect call. We have to use a MTCTR/BCTRL pair
3009 // to do the call, we can't use PPCISD::CALL.
3010 SDValue MTCTROps[] = {Chain, Callee, InFlag};
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003011
3012 if (isSVR4ABI && isPPC64) {
3013 // Function pointers in the 64-bit SVR4 ABI do not point to the function
3014 // entry point, but to the function descriptor (the function entry point
3015 // address is part of the function descriptor though).
3016 // The function descriptor is a three doubleword structure with the
3017 // following fields: function entry point, TOC base address and
3018 // environment pointer.
3019 // Thus for a call through a function pointer, the following actions need
3020 // to be performed:
3021 // 1. Save the TOC of the caller in the TOC save area of its stack
Bill Schmidt726c2372012-10-23 15:51:16 +00003022 // frame (this is done in LowerCall_Darwin() or LowerCall_64SVR4()).
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003023 // 2. Load the address of the function entry point from the function
3024 // descriptor.
3025 // 3. Load the TOC of the callee from the function descriptor into r2.
3026 // 4. Load the environment pointer from the function descriptor into
3027 // r11.
3028 // 5. Branch to the function entry point address.
3029 // 6. On return of the callee, the TOC of the caller needs to be
3030 // restored (this is done in FinishCall()).
3031 //
3032 // All those operations are flagged together to ensure that no other
3033 // operations can be scheduled in between. E.g. without flagging the
3034 // operations together, a TOC access in the caller could be scheduled
3035 // between the load of the callee TOC and the branch to the callee, which
3036 // results in the TOC access going through the TOC of the callee instead
3037 // of going through the TOC of the caller, which leads to incorrect code.
3038
3039 // Load the address of the function entry point from the function
3040 // descriptor.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003041 SDVTList VTs = DAG.getVTList(MVT::i64, MVT::Other, MVT::Glue);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003042 SDValue LoadFuncPtr = DAG.getNode(PPCISD::LOAD, dl, VTs, MTCTROps,
3043 InFlag.getNode() ? 3 : 2);
3044 Chain = LoadFuncPtr.getValue(1);
3045 InFlag = LoadFuncPtr.getValue(2);
3046
3047 // Load environment pointer into r11.
3048 // Offset of the environment pointer within the function descriptor.
3049 SDValue PtrOff = DAG.getIntPtrConstant(16);
3050
3051 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, MVT::i64, Callee, PtrOff);
3052 SDValue LoadEnvPtr = DAG.getNode(PPCISD::LOAD, dl, VTs, Chain, AddPtr,
3053 InFlag);
3054 Chain = LoadEnvPtr.getValue(1);
3055 InFlag = LoadEnvPtr.getValue(2);
3056
3057 SDValue EnvVal = DAG.getCopyToReg(Chain, dl, PPC::X11, LoadEnvPtr,
3058 InFlag);
3059 Chain = EnvVal.getValue(0);
3060 InFlag = EnvVal.getValue(1);
3061
3062 // Load TOC of the callee into r2. We are using a target-specific load
3063 // with r2 hard coded, because the result of a target-independent load
3064 // would never go directly into r2, since r2 is a reserved register (which
3065 // prevents the register allocator from allocating it), resulting in an
3066 // additional register being allocated and an unnecessary move instruction
3067 // being generated.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003068 VTs = DAG.getVTList(MVT::Other, MVT::Glue);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003069 SDValue LoadTOCPtr = DAG.getNode(PPCISD::LOAD_TOC, dl, VTs, Chain,
3070 Callee, InFlag);
3071 Chain = LoadTOCPtr.getValue(0);
3072 InFlag = LoadTOCPtr.getValue(1);
3073
3074 MTCTROps[0] = Chain;
3075 MTCTROps[1] = LoadFuncPtr;
3076 MTCTROps[2] = InFlag;
3077 }
3078
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003079 Chain = DAG.getNode(PPCISD::MTCTR, dl, NodeTys, MTCTROps,
3080 2 + (InFlag.getNode() != 0));
3081 InFlag = Chain.getValue(1);
3082
3083 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00003084 NodeTys.push_back(MVT::Other);
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003085 NodeTys.push_back(MVT::Glue);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003086 Ops.push_back(Chain);
3087 CallOpc = isSVR4ABI ? PPCISD::BCTRL_SVR4 : PPCISD::BCTRL_Darwin;
3088 Callee.setNode(0);
3089 // Add CTR register as callee so a bctr can be emitted later.
3090 if (isTailCall)
Roman Divacky0c9b5592011-06-03 15:47:49 +00003091 Ops.push_back(DAG.getRegister(isPPC64 ? PPC::CTR8 : PPC::CTR, PtrVT));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003092 }
3093
3094 // If this is a direct call, pass the chain and the callee.
3095 if (Callee.getNode()) {
3096 Ops.push_back(Chain);
3097 Ops.push_back(Callee);
3098 }
3099 // If this is a tail call add stack pointer delta.
3100 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00003101 Ops.push_back(DAG.getConstant(SPDiff, MVT::i32));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003102
3103 // Add argument registers to the end of the list so that they are known live
3104 // into the call.
3105 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
3106 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
3107 RegsToPass[i].second.getValueType()));
3108
3109 return CallOpc;
3110}
3111
Roman Divackyeb8b7dc2012-09-18 16:47:58 +00003112static
3113bool isLocalCall(const SDValue &Callee)
3114{
3115 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
Roman Divacky6fc3ea22012-09-18 18:27:49 +00003116 return !G->getGlobal()->isDeclaration() &&
3117 !G->getGlobal()->isWeakForLinker();
Roman Divackyeb8b7dc2012-09-18 16:47:58 +00003118 return false;
3119}
3120
Dan Gohman98ca4f22009-08-05 01:29:28 +00003121SDValue
3122PPCTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003123 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003124 const SmallVectorImpl<ISD::InputArg> &Ins,
3125 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003126 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003127
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003128 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003129 CCState CCRetInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00003130 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00003131 CCRetInfo.AnalyzeCallResult(Ins, RetCC_PPC);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003132
3133 // Copy all of the result registers out of their specified physreg.
3134 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
3135 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00003136 EVT VT = VA.getValVT();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003137 assert(VA.isRegLoc() && "Can only return in registers!");
3138 Chain = DAG.getCopyFromReg(Chain, dl,
3139 VA.getLocReg(), VT, InFlag).getValue(1);
Dan Gohman98ca4f22009-08-05 01:29:28 +00003140 InVals.push_back(Chain.getValue(0));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003141 InFlag = Chain.getValue(2);
3142 }
3143
Dan Gohman98ca4f22009-08-05 01:29:28 +00003144 return Chain;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003145}
3146
Dan Gohman98ca4f22009-08-05 01:29:28 +00003147SDValue
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003148PPCTargetLowering::FinishCall(CallingConv::ID CallConv, DebugLoc dl,
3149 bool isTailCall, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003150 SelectionDAG &DAG,
3151 SmallVector<std::pair<unsigned, SDValue>, 8>
3152 &RegsToPass,
3153 SDValue InFlag, SDValue Chain,
3154 SDValue &Callee,
3155 int SPDiff, unsigned NumBytes,
3156 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohmand858e902010-04-17 15:26:15 +00003157 SmallVectorImpl<SDValue> &InVals) const {
Owen Andersone50ed302009-08-10 22:56:29 +00003158 std::vector<EVT> NodeTys;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003159 SmallVector<SDValue, 8> Ops;
3160 unsigned CallOpc = PrepareCall(DAG, Callee, InFlag, Chain, dl, SPDiff,
3161 isTailCall, RegsToPass, Ops, NodeTys,
Chris Lattnerb9082582010-11-14 23:42:06 +00003162 PPCSubTarget);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003163
Hal Finkel82b38212012-08-28 02:10:27 +00003164 // Add implicit use of CR bit 6 for 32-bit SVR4 vararg calls
3165 if (isVarArg && PPCSubTarget.isSVR4ABI() && !PPCSubTarget.isPPC64())
3166 Ops.push_back(DAG.getRegister(PPC::CR1EQ, MVT::i32));
3167
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003168 // When performing tail call optimization the callee pops its arguments off
3169 // the stack. Account for this here so these bytes can be pushed back on in
3170 // PPCRegisterInfo::eliminateCallFramePseudoInstr.
3171 int BytesCalleePops =
Nick Lewycky8a8d4792011-12-02 22:16:29 +00003172 (CallConv == CallingConv::Fast &&
3173 getTargetMachine().Options.GuaranteedTailCallOpt) ? NumBytes : 0;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003174
Roman Divackye46137f2012-03-06 16:41:49 +00003175 // Add a register mask operand representing the call-preserved registers.
3176 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
3177 const uint32_t *Mask = TRI->getCallPreservedMask(CallConv);
3178 assert(Mask && "Missing call preserved mask for calling convention");
3179 Ops.push_back(DAG.getRegisterMask(Mask));
3180
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003181 if (InFlag.getNode())
3182 Ops.push_back(InFlag);
3183
3184 // Emit tail call.
3185 if (isTailCall) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003186 // If this is the first return lowered for this function, add the regs
3187 // to the liveout set for the function.
3188 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
3189 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003190 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00003191 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00003192 CCInfo.AnalyzeCallResult(Ins, RetCC_PPC);
3193 for (unsigned i = 0; i != RVLocs.size(); ++i)
3194 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
3195 }
3196
3197 assert(((Callee.getOpcode() == ISD::Register &&
3198 cast<RegisterSDNode>(Callee)->getReg() == PPC::CTR) ||
3199 Callee.getOpcode() == ISD::TargetExternalSymbol ||
3200 Callee.getOpcode() == ISD::TargetGlobalAddress ||
3201 isa<ConstantSDNode>(Callee)) &&
3202 "Expecting an global address, external symbol, absolute value or register");
3203
Owen Anderson825b72b2009-08-11 20:47:22 +00003204 return DAG.getNode(PPCISD::TC_RETURN, dl, MVT::Other, &Ops[0], Ops.size());
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003205 }
3206
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003207 // Add a NOP immediately after the branch instruction when using the 64-bit
3208 // SVR4 ABI. At link time, if caller and callee are in a different module and
3209 // thus have a different TOC, the call will be replaced with a call to a stub
3210 // function which saves the current TOC, loads the TOC of the callee and
3211 // branches to the callee. The NOP will be replaced with a load instruction
3212 // which restores the TOC of the caller from the TOC save slot of the current
3213 // stack frame. If caller and callee belong to the same module (and have the
3214 // same TOC), the NOP will remain unchanged.
Hal Finkel5b00cea2012-03-31 14:45:15 +00003215
3216 bool needsTOCRestore = false;
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003217 if (!isTailCall && PPCSubTarget.isSVR4ABI()&& PPCSubTarget.isPPC64()) {
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003218 if (CallOpc == PPCISD::BCTRL_SVR4) {
3219 // This is a call through a function pointer.
3220 // Restore the caller TOC from the save area into R2.
3221 // See PrepareCall() for more information about calls through function
3222 // pointers in the 64-bit SVR4 ABI.
3223 // We are using a target-specific load with r2 hard coded, because the
3224 // result of a target-independent load would never go directly into r2,
3225 // since r2 is a reserved register (which prevents the register allocator
3226 // from allocating it), resulting in an additional register being
3227 // allocated and an unnecessary move instruction being generated.
Hal Finkel5b00cea2012-03-31 14:45:15 +00003228 needsTOCRestore = true;
Roman Divackyeb8b7dc2012-09-18 16:47:58 +00003229 } else if ((CallOpc == PPCISD::CALL_SVR4) && !isLocalCall(Callee)) {
3230 // Otherwise insert NOP for non-local calls.
Hal Finkel5b00cea2012-03-31 14:45:15 +00003231 CallOpc = PPCISD::CALL_NOP_SVR4;
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003232 }
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003233 }
3234
Hal Finkel5b00cea2012-03-31 14:45:15 +00003235 Chain = DAG.getNode(CallOpc, dl, NodeTys, &Ops[0], Ops.size());
3236 InFlag = Chain.getValue(1);
3237
3238 if (needsTOCRestore) {
3239 SDVTList VTs = DAG.getVTList(MVT::Other, MVT::Glue);
3240 Chain = DAG.getNode(PPCISD::TOC_RESTORE, dl, VTs, Chain, InFlag);
3241 InFlag = Chain.getValue(1);
3242 }
3243
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003244 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
3245 DAG.getIntPtrConstant(BytesCalleePops, true),
3246 InFlag);
Dan Gohman98ca4f22009-08-05 01:29:28 +00003247 if (!Ins.empty())
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003248 InFlag = Chain.getValue(1);
3249
Dan Gohman98ca4f22009-08-05 01:29:28 +00003250 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
3251 Ins, dl, DAG, InVals);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003252}
3253
Dan Gohman98ca4f22009-08-05 01:29:28 +00003254SDValue
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00003255PPCTargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI,
Dan Gohmand858e902010-04-17 15:26:15 +00003256 SmallVectorImpl<SDValue> &InVals) const {
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00003257 SelectionDAG &DAG = CLI.DAG;
3258 DebugLoc &dl = CLI.DL;
3259 SmallVector<ISD::OutputArg, 32> &Outs = CLI.Outs;
3260 SmallVector<SDValue, 32> &OutVals = CLI.OutVals;
3261 SmallVector<ISD::InputArg, 32> &Ins = CLI.Ins;
3262 SDValue Chain = CLI.Chain;
3263 SDValue Callee = CLI.Callee;
3264 bool &isTailCall = CLI.IsTailCall;
3265 CallingConv::ID CallConv = CLI.CallConv;
3266 bool isVarArg = CLI.IsVarArg;
3267
Evan Cheng0c439eb2010-01-27 00:07:07 +00003268 if (isTailCall)
3269 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv, isVarArg,
3270 Ins, DAG);
3271
Bill Schmidt726c2372012-10-23 15:51:16 +00003272 if (PPCSubTarget.isSVR4ABI()) {
3273 if (PPCSubTarget.isPPC64())
3274 return LowerCall_64SVR4(Chain, Callee, CallConv, isVarArg,
3275 isTailCall, Outs, OutVals, Ins,
3276 dl, DAG, InVals);
3277 else
3278 return LowerCall_32SVR4(Chain, Callee, CallConv, isVarArg,
3279 isTailCall, Outs, OutVals, Ins,
3280 dl, DAG, InVals);
3281 }
Chris Lattnerb9082582010-11-14 23:42:06 +00003282
Bill Schmidt726c2372012-10-23 15:51:16 +00003283 return LowerCall_Darwin(Chain, Callee, CallConv, isVarArg,
3284 isTailCall, Outs, OutVals, Ins,
3285 dl, DAG, InVals);
Dan Gohman98ca4f22009-08-05 01:29:28 +00003286}
3287
3288SDValue
Bill Schmidt419f3762012-09-19 15:42:13 +00003289PPCTargetLowering::LowerCall_32SVR4(SDValue Chain, SDValue Callee,
3290 CallingConv::ID CallConv, bool isVarArg,
3291 bool isTailCall,
3292 const SmallVectorImpl<ISD::OutputArg> &Outs,
3293 const SmallVectorImpl<SDValue> &OutVals,
3294 const SmallVectorImpl<ISD::InputArg> &Ins,
3295 DebugLoc dl, SelectionDAG &DAG,
3296 SmallVectorImpl<SDValue> &InVals) const {
3297 // See PPCTargetLowering::LowerFormalArguments_32SVR4() for a description
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003298 // of the 32-bit SVR4 ABI stack frame layout.
Dan Gohman98ca4f22009-08-05 01:29:28 +00003299
Dan Gohman98ca4f22009-08-05 01:29:28 +00003300 assert((CallConv == CallingConv::C ||
3301 CallConv == CallingConv::Fast) && "Unknown calling convention!");
Tilmann Schellerffd02002009-07-03 06:45:56 +00003302
Tilmann Schellerffd02002009-07-03 06:45:56 +00003303 unsigned PtrByteSize = 4;
3304
3305 MachineFunction &MF = DAG.getMachineFunction();
3306
3307 // Mark this function as potentially containing a function that contains a
3308 // tail call. As a consequence the frame pointer will be used for dynamicalloc
3309 // and restoring the callers stack pointer in this functions epilog. This is
3310 // done because by tail calling the called function might overwrite the value
3311 // in this function's (MF) stack pointer stack slot 0(SP).
Nick Lewycky8a8d4792011-12-02 22:16:29 +00003312 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
3313 CallConv == CallingConv::Fast)
Tilmann Schellerffd02002009-07-03 06:45:56 +00003314 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003315
Tilmann Schellerffd02002009-07-03 06:45:56 +00003316 // Count how many bytes are to be pushed on the stack, including the linkage
3317 // area, parameter list area and the part of the local variable space which
3318 // contains copies of aggregates which are passed by value.
3319
3320 // Assign locations to all of the outgoing arguments.
3321 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003322 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00003323 getTargetMachine(), ArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00003324
3325 // Reserve space for the linkage area on the stack.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00003326 CCInfo.AllocateStack(PPCFrameLowering::getLinkageSize(false, false), PtrByteSize);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003327
3328 if (isVarArg) {
3329 // Handle fixed and variable vector arguments differently.
3330 // Fixed vector arguments go into registers as long as registers are
3331 // available. Variable vector arguments always go into memory.
Dan Gohman98ca4f22009-08-05 01:29:28 +00003332 unsigned NumArgs = Outs.size();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003333
Tilmann Schellerffd02002009-07-03 06:45:56 +00003334 for (unsigned i = 0; i != NumArgs; ++i) {
Duncan Sands1440e8b2010-11-03 11:35:31 +00003335 MVT ArgVT = Outs[i].VT;
Dan Gohman98ca4f22009-08-05 01:29:28 +00003336 ISD::ArgFlagsTy ArgFlags = Outs[i].Flags;
Tilmann Schellerffd02002009-07-03 06:45:56 +00003337 bool Result;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003338
Dan Gohman98ca4f22009-08-05 01:29:28 +00003339 if (Outs[i].IsFixed) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00003340 Result = CC_PPC_SVR4(i, ArgVT, ArgVT, CCValAssign::Full, ArgFlags,
3341 CCInfo);
3342 } else {
3343 Result = CC_PPC_SVR4_VarArg(i, ArgVT, ArgVT, CCValAssign::Full,
3344 ArgFlags, CCInfo);
3345 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003346
Tilmann Schellerffd02002009-07-03 06:45:56 +00003347 if (Result) {
Torok Edwindac237e2009-07-08 20:53:28 +00003348#ifndef NDEBUG
Chris Lattner45cfe542009-08-23 06:03:38 +00003349 errs() << "Call operand #" << i << " has unhandled type "
Duncan Sands1440e8b2010-11-03 11:35:31 +00003350 << EVT(ArgVT).getEVTString() << "\n";
Torok Edwindac237e2009-07-08 20:53:28 +00003351#endif
Torok Edwinc23197a2009-07-14 16:55:14 +00003352 llvm_unreachable(0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003353 }
3354 }
3355 } else {
3356 // All arguments are treated the same.
Dan Gohman98ca4f22009-08-05 01:29:28 +00003357 CCInfo.AnalyzeCallOperands(Outs, CC_PPC_SVR4);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003358 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003359
Tilmann Schellerffd02002009-07-03 06:45:56 +00003360 // Assign locations to all of the outgoing aggregate by value arguments.
3361 SmallVector<CCValAssign, 16> ByValArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003362 CCState CCByValInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00003363 getTargetMachine(), ByValArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00003364
3365 // Reserve stack space for the allocations in CCInfo.
3366 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
3367
Dan Gohman98ca4f22009-08-05 01:29:28 +00003368 CCByValInfo.AnalyzeCallOperands(Outs, CC_PPC_SVR4_ByVal);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003369
3370 // Size of the linkage area, parameter list area and the part of the local
3371 // space variable where copies of aggregates which are passed by value are
3372 // stored.
3373 unsigned NumBytes = CCByValInfo.getNextStackOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003374
Tilmann Schellerffd02002009-07-03 06:45:56 +00003375 // Calculate by how many bytes the stack has to be adjusted in case of tail
3376 // call optimization.
3377 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
3378
3379 // Adjust the stack pointer for the new arguments...
3380 // These operations are automatically eliminated by the prolog/epilog pass
3381 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
3382 SDValue CallSeqStart = Chain;
3383
3384 // Load the return address and frame pointer so it can be moved somewhere else
3385 // later.
3386 SDValue LROp, FPOp;
3387 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, false,
3388 dl);
3389
3390 // Set up a copy of the stack pointer for use loading and storing any
3391 // arguments that may not fit in the registers available for argument
3392 // passing.
Owen Anderson825b72b2009-08-11 20:47:22 +00003393 SDValue StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003394
Tilmann Schellerffd02002009-07-03 06:45:56 +00003395 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
3396 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
3397 SmallVector<SDValue, 8> MemOpChains;
3398
Roman Divacky0aaa9192011-08-30 17:04:16 +00003399 bool seenFloatArg = false;
Tilmann Schellerffd02002009-07-03 06:45:56 +00003400 // Walk the register/memloc assignments, inserting copies/loads.
3401 for (unsigned i = 0, j = 0, e = ArgLocs.size();
3402 i != e;
3403 ++i) {
3404 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00003405 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00003406 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003407
Tilmann Schellerffd02002009-07-03 06:45:56 +00003408 if (Flags.isByVal()) {
3409 // Argument is an aggregate which is passed by value, thus we need to
3410 // create a copy of it in the local variable space of the current stack
3411 // frame (which is the stack frame of the caller) and pass the address of
3412 // this copy to the callee.
3413 assert((j < ByValArgLocs.size()) && "Index out of bounds!");
3414 CCValAssign &ByValVA = ByValArgLocs[j++];
3415 assert((VA.getValNo() == ByValVA.getValNo()) && "ValNo mismatch!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003416
Tilmann Schellerffd02002009-07-03 06:45:56 +00003417 // Memory reserved in the local variable space of the callers stack frame.
3418 unsigned LocMemOffset = ByValVA.getLocMemOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003419
Tilmann Schellerffd02002009-07-03 06:45:56 +00003420 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
3421 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003422
Tilmann Schellerffd02002009-07-03 06:45:56 +00003423 // Create a copy of the argument in the local area of the current
3424 // stack frame.
3425 SDValue MemcpyCall =
3426 CreateCopyOfByValArgument(Arg, PtrOff,
3427 CallSeqStart.getNode()->getOperand(0),
3428 Flags, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003429
Tilmann Schellerffd02002009-07-03 06:45:56 +00003430 // This must go outside the CALLSEQ_START..END.
3431 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
3432 CallSeqStart.getNode()->getOperand(1));
3433 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
3434 NewCallSeqStart.getNode());
3435 Chain = CallSeqStart = NewCallSeqStart;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003436
Tilmann Schellerffd02002009-07-03 06:45:56 +00003437 // Pass the address of the aggregate copy on the stack either in a
3438 // physical register or in the parameter list area of the current stack
3439 // frame to the callee.
3440 Arg = PtrOff;
3441 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003442
Tilmann Schellerffd02002009-07-03 06:45:56 +00003443 if (VA.isRegLoc()) {
Roman Divacky0aaa9192011-08-30 17:04:16 +00003444 seenFloatArg |= VA.getLocVT().isFloatingPoint();
Tilmann Schellerffd02002009-07-03 06:45:56 +00003445 // Put argument in a physical register.
3446 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
3447 } else {
3448 // Put argument in the parameter list area of the current stack frame.
3449 assert(VA.isMemLoc());
3450 unsigned LocMemOffset = VA.getLocMemOffset();
3451
3452 if (!isTailCall) {
3453 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
3454 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
3455
3456 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
Chris Lattner6229d0a2010-09-21 18:41:36 +00003457 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003458 false, false, 0));
Tilmann Schellerffd02002009-07-03 06:45:56 +00003459 } else {
3460 // Calculate and remember argument location.
3461 CalculateTailCallArgDest(DAG, MF, false, Arg, SPDiff, LocMemOffset,
3462 TailCallArguments);
3463 }
3464 }
3465 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003466
Tilmann Schellerffd02002009-07-03 06:45:56 +00003467 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00003468 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Tilmann Schellerffd02002009-07-03 06:45:56 +00003469 &MemOpChains[0], MemOpChains.size());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003470
Tilmann Schellerffd02002009-07-03 06:45:56 +00003471 // Build a sequence of copy-to-reg nodes chained together with token chain
3472 // and flag operands which copy the outgoing args into the appropriate regs.
3473 SDValue InFlag;
3474 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
3475 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
3476 RegsToPass[i].second, InFlag);
3477 InFlag = Chain.getValue(1);
3478 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003479
Hal Finkel82b38212012-08-28 02:10:27 +00003480 // Set CR bit 6 to true if this is a vararg call with floating args passed in
3481 // registers.
3482 if (isVarArg) {
NAKAMURA Takumid2a35f22012-08-30 15:52:29 +00003483 SDVTList VTs = DAG.getVTList(MVT::Other, MVT::Glue);
3484 SDValue Ops[] = { Chain, InFlag };
3485
Hal Finkel82b38212012-08-28 02:10:27 +00003486 Chain = DAG.getNode(seenFloatArg ? PPCISD::CR6SET : PPCISD::CR6UNSET,
NAKAMURA Takumid2a35f22012-08-30 15:52:29 +00003487 dl, VTs, Ops, InFlag.getNode() ? 2 : 1);
3488
Hal Finkel82b38212012-08-28 02:10:27 +00003489 InFlag = Chain.getValue(1);
3490 }
3491
Chris Lattnerb9082582010-11-14 23:42:06 +00003492 if (isTailCall)
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003493 PrepareTailCall(DAG, InFlag, Chain, dl, false, SPDiff, NumBytes, LROp, FPOp,
3494 false, TailCallArguments);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003495
Dan Gohman98ca4f22009-08-05 01:29:28 +00003496 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
3497 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
3498 Ins, InVals);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003499}
3500
Bill Schmidt726c2372012-10-23 15:51:16 +00003501// Copy an argument into memory, being careful to do this outside the
3502// call sequence for the call to which the argument belongs.
Dan Gohman98ca4f22009-08-05 01:29:28 +00003503SDValue
Bill Schmidt726c2372012-10-23 15:51:16 +00003504PPCTargetLowering::createMemcpyOutsideCallSeq(SDValue Arg, SDValue PtrOff,
3505 SDValue CallSeqStart,
3506 ISD::ArgFlagsTy Flags,
3507 SelectionDAG &DAG,
3508 DebugLoc dl) const {
3509 SDValue MemcpyCall = CreateCopyOfByValArgument(Arg, PtrOff,
3510 CallSeqStart.getNode()->getOperand(0),
3511 Flags, DAG, dl);
3512 // The MEMCPY must go outside the CALLSEQ_START..END.
3513 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
3514 CallSeqStart.getNode()->getOperand(1));
3515 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
3516 NewCallSeqStart.getNode());
3517 return NewCallSeqStart;
3518}
3519
3520SDValue
3521PPCTargetLowering::LowerCall_64SVR4(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003522 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003523 bool isTailCall,
3524 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00003525 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003526 const SmallVectorImpl<ISD::InputArg> &Ins,
3527 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003528 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003529
Bill Schmidt726c2372012-10-23 15:51:16 +00003530 unsigned NumOps = Outs.size();
Bill Schmidt419f3762012-09-19 15:42:13 +00003531
Bill Schmidt726c2372012-10-23 15:51:16 +00003532 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
3533 unsigned PtrByteSize = 8;
3534
3535 MachineFunction &MF = DAG.getMachineFunction();
3536
3537 // Mark this function as potentially containing a function that contains a
3538 // tail call. As a consequence the frame pointer will be used for dynamicalloc
3539 // and restoring the callers stack pointer in this functions epilog. This is
3540 // done because by tail calling the called function might overwrite the value
3541 // in this function's (MF) stack pointer stack slot 0(SP).
3542 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
3543 CallConv == CallingConv::Fast)
3544 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
3545
3546 unsigned nAltivecParamsAtEnd = 0;
3547
3548 // Count how many bytes are to be pushed on the stack, including the linkage
3549 // area, and parameter passing area. We start with at least 48 bytes, which
3550 // is reserved space for [SP][CR][LR][3 x unused].
3551 // NOTE: For PPC64, nAltivecParamsAtEnd always remains zero as a result
3552 // of this call.
3553 unsigned NumBytes =
3554 CalculateParameterAndLinkageAreaSize(DAG, true, isVarArg, CallConv,
3555 Outs, OutVals, nAltivecParamsAtEnd);
3556
3557 // Calculate by how many bytes the stack has to be adjusted in case of tail
3558 // call optimization.
3559 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
3560
3561 // To protect arguments on the stack from being clobbered in a tail call,
3562 // force all the loads to happen before doing any other lowering.
3563 if (isTailCall)
3564 Chain = DAG.getStackArgumentTokenFactor(Chain);
3565
3566 // Adjust the stack pointer for the new arguments...
3567 // These operations are automatically eliminated by the prolog/epilog pass
3568 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
3569 SDValue CallSeqStart = Chain;
3570
3571 // Load the return address and frame pointer so it can be move somewhere else
3572 // later.
3573 SDValue LROp, FPOp;
3574 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, true,
3575 dl);
3576
3577 // Set up a copy of the stack pointer for use loading and storing any
3578 // arguments that may not fit in the registers available for argument
3579 // passing.
3580 SDValue StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
3581
3582 // Figure out which arguments are going to go in registers, and which in
3583 // memory. Also, if this is a vararg function, floating point operations
3584 // must be stored to our stack, and loaded into integer regs as well, if
3585 // any integer regs are available for argument passing.
3586 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(true, true);
3587 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
3588
3589 static const uint16_t GPR[] = {
3590 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
3591 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
3592 };
3593 static const uint16_t *FPR = GetFPR();
3594
3595 static const uint16_t VR[] = {
3596 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
3597 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
3598 };
3599 const unsigned NumGPRs = array_lengthof(GPR);
3600 const unsigned NumFPRs = 13;
3601 const unsigned NumVRs = array_lengthof(VR);
3602
3603 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
3604 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
3605
3606 SmallVector<SDValue, 8> MemOpChains;
3607 for (unsigned i = 0; i != NumOps; ++i) {
3608 SDValue Arg = OutVals[i];
3609 ISD::ArgFlagsTy Flags = Outs[i].Flags;
3610
3611 // PtrOff will be used to store the current argument to the stack if a
3612 // register cannot be found for it.
3613 SDValue PtrOff;
3614
3615 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
3616
3617 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
3618
3619 // Promote integers to 64-bit values.
3620 if (Arg.getValueType() == MVT::i32) {
3621 // FIXME: Should this use ANY_EXTEND if neither sext nor zext?
3622 unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
3623 Arg = DAG.getNode(ExtOp, dl, MVT::i64, Arg);
3624 }
3625
3626 // FIXME memcpy is used way more than necessary. Correctness first.
3627 // Note: "by value" is code for passing a structure by value, not
3628 // basic types.
3629 if (Flags.isByVal()) {
3630 // Note: Size includes alignment padding, so
3631 // struct x { short a; char b; }
3632 // will have Size = 4. With #pragma pack(1), it will have Size = 3.
3633 // These are the proper values we need for right-justifying the
3634 // aggregate in a parameter register.
3635 unsigned Size = Flags.getByValSize();
3636 // All aggregates smaller than 8 bytes must be passed right-justified.
3637 if (Size==1 || Size==2 || Size==4) {
3638 EVT VT = (Size==1) ? MVT::i8 : ((Size==2) ? MVT::i16 : MVT::i32);
3639 if (GPR_idx != NumGPRs) {
3640 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, dl, PtrVT, Chain, Arg,
3641 MachinePointerInfo(), VT,
3642 false, false, 0);
3643 MemOpChains.push_back(Load.getValue(1));
3644 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3645
3646 ArgOffset += PtrByteSize;
3647 continue;
3648 }
3649 }
3650
3651 if (GPR_idx == NumGPRs && Size < 8) {
3652 SDValue Const = DAG.getConstant(PtrByteSize - Size,
3653 PtrOff.getValueType());
3654 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
3655 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr,
3656 CallSeqStart,
3657 Flags, DAG, dl);
3658 ArgOffset += PtrByteSize;
3659 continue;
3660 }
3661 // Copy entire object into memory. There are cases where gcc-generated
3662 // code assumes it is there, even if it could be put entirely into
3663 // registers. (This is not what the doc says.)
3664
3665 // FIXME: The above statement is likely due to a misunderstanding of the
3666 // documents. All arguments must be copied into the parameter area BY
3667 // THE CALLEE in the event that the callee takes the address of any
3668 // formal argument. That has not yet been implemented. However, it is
3669 // reasonable to use the stack area as a staging area for the register
3670 // load.
3671
3672 // Skip this for small aggregates, as we will use the same slot for a
3673 // right-justified copy, below.
3674 if (Size >= 8)
3675 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, PtrOff,
3676 CallSeqStart,
3677 Flags, DAG, dl);
3678
3679 // When a register is available, pass a small aggregate right-justified.
3680 if (Size < 8 && GPR_idx != NumGPRs) {
3681 // The easiest way to get this right-justified in a register
3682 // is to copy the structure into the rightmost portion of a
3683 // local variable slot, then load the whole slot into the
3684 // register.
3685 // FIXME: The memcpy seems to produce pretty awful code for
3686 // small aggregates, particularly for packed ones.
3687 // FIXME: It would be preferable to use the slot in the
3688 // parameter save area instead of a new local variable.
3689 SDValue Const = DAG.getConstant(8 - Size, PtrOff.getValueType());
3690 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
3691 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr,
3692 CallSeqStart,
3693 Flags, DAG, dl);
3694
3695 // Load the slot into the register.
3696 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, PtrOff,
3697 MachinePointerInfo(),
3698 false, false, false, 0);
3699 MemOpChains.push_back(Load.getValue(1));
3700 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3701
3702 // Done with this argument.
3703 ArgOffset += PtrByteSize;
3704 continue;
3705 }
3706
3707 // For aggregates larger than PtrByteSize, copy the pieces of the
3708 // object that fit into registers from the parameter save area.
3709 for (unsigned j=0; j<Size; j+=PtrByteSize) {
3710 SDValue Const = DAG.getConstant(j, PtrOff.getValueType());
3711 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
3712 if (GPR_idx != NumGPRs) {
3713 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg,
3714 MachinePointerInfo(),
3715 false, false, false, 0);
3716 MemOpChains.push_back(Load.getValue(1));
3717 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3718 ArgOffset += PtrByteSize;
3719 } else {
3720 ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize;
3721 break;
3722 }
3723 }
3724 continue;
3725 }
3726
3727 switch (Arg.getValueType().getSimpleVT().SimpleTy) {
3728 default: llvm_unreachable("Unexpected ValueType for argument!");
3729 case MVT::i32:
3730 case MVT::i64:
3731 if (GPR_idx != NumGPRs) {
3732 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
3733 } else {
3734 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3735 true, isTailCall, false, MemOpChains,
3736 TailCallArguments, dl);
3737 }
3738 ArgOffset += PtrByteSize;
3739 break;
3740 case MVT::f32:
3741 case MVT::f64:
3742 if (FPR_idx != NumFPRs) {
3743 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
3744
3745 if (isVarArg) {
3746 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
3747 MachinePointerInfo(), false, false, 0);
3748 MemOpChains.push_back(Store);
3749
3750 // Float varargs are always shadowed in available integer registers
3751 if (GPR_idx != NumGPRs) {
3752 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
3753 MachinePointerInfo(), false, false,
3754 false, 0);
3755 MemOpChains.push_back(Load.getValue(1));
3756 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3757 }
3758 } else if (GPR_idx != NumGPRs)
3759 // If we have any FPRs remaining, we may also have GPRs remaining.
3760 ++GPR_idx;
3761 } else {
3762 // Single-precision floating-point values are mapped to the
3763 // second (rightmost) word of the stack doubleword.
3764 if (Arg.getValueType() == MVT::f32) {
3765 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
3766 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
3767 }
3768
3769 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3770 true, isTailCall, false, MemOpChains,
3771 TailCallArguments, dl);
3772 }
3773 ArgOffset += 8;
3774 break;
3775 case MVT::v4f32:
3776 case MVT::v4i32:
3777 case MVT::v8i16:
3778 case MVT::v16i8:
3779 if (isVarArg) {
3780 // These go aligned on the stack, or in the corresponding R registers
3781 // when within range. The Darwin PPC ABI doc claims they also go in
3782 // V registers; in fact gcc does this only for arguments that are
3783 // prototyped, not for those that match the ... We do it for all
3784 // arguments, seems to work.
3785 while (ArgOffset % 16 !=0) {
3786 ArgOffset += PtrByteSize;
3787 if (GPR_idx != NumGPRs)
3788 GPR_idx++;
3789 }
3790 // We could elide this store in the case where the object fits
3791 // entirely in R registers. Maybe later.
3792 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
3793 DAG.getConstant(ArgOffset, PtrVT));
3794 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
3795 MachinePointerInfo(), false, false, 0);
3796 MemOpChains.push_back(Store);
3797 if (VR_idx != NumVRs) {
3798 SDValue Load = DAG.getLoad(MVT::v4f32, dl, Store, PtrOff,
3799 MachinePointerInfo(),
3800 false, false, false, 0);
3801 MemOpChains.push_back(Load.getValue(1));
3802 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Load));
3803 }
3804 ArgOffset += 16;
3805 for (unsigned i=0; i<16; i+=PtrByteSize) {
3806 if (GPR_idx == NumGPRs)
3807 break;
3808 SDValue Ix = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff,
3809 DAG.getConstant(i, PtrVT));
3810 SDValue Load = DAG.getLoad(PtrVT, dl, Store, Ix, MachinePointerInfo(),
3811 false, false, false, 0);
3812 MemOpChains.push_back(Load.getValue(1));
3813 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3814 }
3815 break;
3816 }
3817
3818 // Non-varargs Altivec params generally go in registers, but have
3819 // stack space allocated at the end.
3820 if (VR_idx != NumVRs) {
3821 // Doesn't have GPR space allocated.
3822 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg));
3823 } else {
3824 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3825 true, isTailCall, true, MemOpChains,
3826 TailCallArguments, dl);
3827 ArgOffset += 16;
3828 }
3829 break;
3830 }
3831 }
3832
3833 if (!MemOpChains.empty())
3834 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
3835 &MemOpChains[0], MemOpChains.size());
3836
3837 // Check if this is an indirect call (MTCTR/BCTRL).
3838 // See PrepareCall() for more information about calls through function
3839 // pointers in the 64-bit SVR4 ABI.
3840 if (!isTailCall &&
3841 !dyn_cast<GlobalAddressSDNode>(Callee) &&
3842 !dyn_cast<ExternalSymbolSDNode>(Callee) &&
3843 !isBLACompatibleAddress(Callee, DAG)) {
3844 // Load r2 into a virtual register and store it to the TOC save area.
3845 SDValue Val = DAG.getCopyFromReg(Chain, dl, PPC::X2, MVT::i64);
3846 // TOC save area offset.
3847 SDValue PtrOff = DAG.getIntPtrConstant(40);
3848 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
3849 Chain = DAG.getStore(Val.getValue(1), dl, Val, AddPtr, MachinePointerInfo(),
3850 false, false, 0);
3851 // R12 must contain the address of an indirect callee. This does not
3852 // mean the MTCTR instruction must use R12; it's easier to model this
3853 // as an extra parameter, so do that.
3854 RegsToPass.push_back(std::make_pair((unsigned)PPC::X12, Callee));
3855 }
3856
3857 // Build a sequence of copy-to-reg nodes chained together with token chain
3858 // and flag operands which copy the outgoing args into the appropriate regs.
3859 SDValue InFlag;
3860 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
3861 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
3862 RegsToPass[i].second, InFlag);
3863 InFlag = Chain.getValue(1);
3864 }
3865
3866 if (isTailCall)
3867 PrepareTailCall(DAG, InFlag, Chain, dl, true, SPDiff, NumBytes, LROp,
3868 FPOp, true, TailCallArguments);
3869
3870 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
3871 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
3872 Ins, InVals);
3873}
3874
3875SDValue
3876PPCTargetLowering::LowerCall_Darwin(SDValue Chain, SDValue Callee,
3877 CallingConv::ID CallConv, bool isVarArg,
3878 bool isTailCall,
3879 const SmallVectorImpl<ISD::OutputArg> &Outs,
3880 const SmallVectorImpl<SDValue> &OutVals,
3881 const SmallVectorImpl<ISD::InputArg> &Ins,
3882 DebugLoc dl, SelectionDAG &DAG,
3883 SmallVectorImpl<SDValue> &InVals) const {
3884
3885 unsigned NumOps = Outs.size();
Scott Michelfdc40a02009-02-17 22:15:04 +00003886
Owen Andersone50ed302009-08-10 22:56:29 +00003887 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00003888 bool isPPC64 = PtrVT == MVT::i64;
Chris Lattnerc91a4752006-06-26 22:48:35 +00003889 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00003890
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003891 MachineFunction &MF = DAG.getMachineFunction();
3892
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003893 // Mark this function as potentially containing a function that contains a
3894 // tail call. As a consequence the frame pointer will be used for dynamicalloc
3895 // and restoring the callers stack pointer in this functions epilog. This is
3896 // done because by tail calling the called function might overwrite the value
3897 // in this function's (MF) stack pointer stack slot 0(SP).
Nick Lewycky8a8d4792011-12-02 22:16:29 +00003898 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
3899 CallConv == CallingConv::Fast)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003900 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
3901
3902 unsigned nAltivecParamsAtEnd = 0;
3903
Chris Lattnerabde4602006-05-16 22:56:08 +00003904 // Count how many bytes are to be pushed on the stack, including the linkage
Chris Lattnerc91a4752006-06-26 22:48:35 +00003905 // area, and parameter passing area. We start with 24/48 bytes, which is
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003906 // prereserved space for [SP][CR][LR][3 x unused].
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003907 unsigned NumBytes =
Dan Gohman98ca4f22009-08-05 01:29:28 +00003908 CalculateParameterAndLinkageAreaSize(DAG, isPPC64, isVarArg, CallConv,
Dan Gohmanc9403652010-07-07 15:54:55 +00003909 Outs, OutVals,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003910 nAltivecParamsAtEnd);
Dale Johannesen75092de2008-03-12 00:22:17 +00003911
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003912 // Calculate by how many bytes the stack has to be adjusted in case of tail
3913 // call optimization.
3914 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
Scott Michelfdc40a02009-02-17 22:15:04 +00003915
Dan Gohman98ca4f22009-08-05 01:29:28 +00003916 // To protect arguments on the stack from being clobbered in a tail call,
3917 // force all the loads to happen before doing any other lowering.
3918 if (isTailCall)
3919 Chain = DAG.getStackArgumentTokenFactor(Chain);
3920
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003921 // Adjust the stack pointer for the new arguments...
3922 // These operations are automatically eliminated by the prolog/epilog pass
Chris Lattnere563bbc2008-10-11 22:08:30 +00003923 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Dan Gohman475871a2008-07-27 21:46:04 +00003924 SDValue CallSeqStart = Chain;
Scott Michelfdc40a02009-02-17 22:15:04 +00003925
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003926 // Load the return address and frame pointer so it can be move somewhere else
3927 // later.
Dan Gohman475871a2008-07-27 21:46:04 +00003928 SDValue LROp, FPOp;
Tilmann Schellerffd02002009-07-03 06:45:56 +00003929 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, true,
3930 dl);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003931
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003932 // Set up a copy of the stack pointer for use loading and storing any
3933 // arguments that may not fit in the registers available for argument
3934 // passing.
Dan Gohman475871a2008-07-27 21:46:04 +00003935 SDValue StackPtr;
Chris Lattnerc91a4752006-06-26 22:48:35 +00003936 if (isPPC64)
Owen Anderson825b72b2009-08-11 20:47:22 +00003937 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Chris Lattnerc91a4752006-06-26 22:48:35 +00003938 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003939 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00003940
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003941 // Figure out which arguments are going to go in registers, and which in
3942 // memory. Also, if this is a vararg function, floating point operations
3943 // must be stored to our stack, and loaded into integer regs as well, if
3944 // any integer regs are available for argument passing.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00003945 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(isPPC64, true);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003946 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00003947
Craig Topperb78ca422012-03-11 07:16:55 +00003948 static const uint16_t GPR_32[] = { // 32-bit registers.
Chris Lattner9a2a4972006-05-17 06:01:33 +00003949 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
3950 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
3951 };
Craig Topperb78ca422012-03-11 07:16:55 +00003952 static const uint16_t GPR_64[] = { // 64-bit registers.
Chris Lattnerc91a4752006-06-26 22:48:35 +00003953 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
3954 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
3955 };
Craig Topperb78ca422012-03-11 07:16:55 +00003956 static const uint16_t *FPR = GetFPR();
Scott Michelfdc40a02009-02-17 22:15:04 +00003957
Craig Topperb78ca422012-03-11 07:16:55 +00003958 static const uint16_t VR[] = {
Chris Lattner9a2a4972006-05-17 06:01:33 +00003959 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
3960 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
3961 };
Owen Anderson718cb662007-09-07 04:06:50 +00003962 const unsigned NumGPRs = array_lengthof(GPR_32);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003963 const unsigned NumFPRs = 13;
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00003964 const unsigned NumVRs = array_lengthof(VR);
Scott Michelfdc40a02009-02-17 22:15:04 +00003965
Craig Topperb78ca422012-03-11 07:16:55 +00003966 const uint16_t *GPR = isPPC64 ? GPR_64 : GPR_32;
Chris Lattnerc91a4752006-06-26 22:48:35 +00003967
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003968 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003969 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
3970
Dan Gohman475871a2008-07-27 21:46:04 +00003971 SmallVector<SDValue, 8> MemOpChains;
Evan Cheng4360bdc2006-05-25 00:57:32 +00003972 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00003973 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00003974 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00003975
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003976 // PtrOff will be used to store the current argument to the stack if a
3977 // register cannot be found for it.
Dan Gohman475871a2008-07-27 21:46:04 +00003978 SDValue PtrOff;
Scott Michelfdc40a02009-02-17 22:15:04 +00003979
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003980 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00003981
Dale Johannesen39355f92009-02-04 02:34:38 +00003982 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Chris Lattnerc91a4752006-06-26 22:48:35 +00003983
3984 // On PPC64, promote integers to 64-bit values.
Owen Anderson825b72b2009-08-11 20:47:22 +00003985 if (isPPC64 && Arg.getValueType() == MVT::i32) {
Duncan Sands276dcbd2008-03-21 09:14:45 +00003986 // FIXME: Should this use ANY_EXTEND if neither sext nor zext?
3987 unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
Owen Anderson825b72b2009-08-11 20:47:22 +00003988 Arg = DAG.getNode(ExtOp, dl, MVT::i64, Arg);
Chris Lattnerc91a4752006-06-26 22:48:35 +00003989 }
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003990
Dale Johannesen8419dd62008-03-07 20:27:40 +00003991 // FIXME memcpy is used way more than necessary. Correctness first.
Bill Schmidt419f3762012-09-19 15:42:13 +00003992 // Note: "by value" is code for passing a structure by value, not
3993 // basic types.
Duncan Sands276dcbd2008-03-21 09:14:45 +00003994 if (Flags.isByVal()) {
3995 unsigned Size = Flags.getByValSize();
Bill Schmidt726c2372012-10-23 15:51:16 +00003996 // Very small objects are passed right-justified. Everything else is
3997 // passed left-justified.
3998 if (Size==1 || Size==2) {
3999 EVT VT = (Size==1) ? MVT::i8 : MVT::i16;
Dale Johannesen8419dd62008-03-07 20:27:40 +00004000 if (GPR_idx != NumGPRs) {
Stuart Hastingsa9011292011-02-16 16:23:55 +00004001 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, dl, PtrVT, Chain, Arg,
Chris Lattner3d6ccfb2010-09-21 17:04:51 +00004002 MachinePointerInfo(), VT,
4003 false, false, 0);
Dale Johannesen8419dd62008-03-07 20:27:40 +00004004 MemOpChains.push_back(Load.getValue(1));
4005 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004006
4007 ArgOffset += PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00004008 } else {
Bill Schmidt7a6cb152012-10-16 13:30:53 +00004009 SDValue Const = DAG.getConstant(PtrByteSize - Size,
4010 PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00004011 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
Bill Schmidt726c2372012-10-23 15:51:16 +00004012 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr,
4013 CallSeqStart,
4014 Flags, DAG, dl);
Dale Johannesen8419dd62008-03-07 20:27:40 +00004015 ArgOffset += PtrByteSize;
4016 }
4017 continue;
4018 }
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00004019 // Copy entire object into memory. There are cases where gcc-generated
4020 // code assumes it is there, even if it could be put entirely into
4021 // registers. (This is not what the doc says.)
Bill Schmidt726c2372012-10-23 15:51:16 +00004022 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, PtrOff,
4023 CallSeqStart,
4024 Flags, DAG, dl);
Bill Schmidt419f3762012-09-19 15:42:13 +00004025
4026 // For small aggregates (Darwin only) and aggregates >= PtrByteSize,
4027 // copy the pieces of the object that fit into registers from the
4028 // parameter save area.
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004029 for (unsigned j=0; j<Size; j+=PtrByteSize) {
Dan Gohman475871a2008-07-27 21:46:04 +00004030 SDValue Const = DAG.getConstant(j, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00004031 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004032 if (GPR_idx != NumGPRs) {
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004033 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg,
4034 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004035 false, false, false, 0);
Dale Johannesen1f797a32008-03-05 23:31:27 +00004036 MemOpChains.push_back(Load.getValue(1));
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004037 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004038 ArgOffset += PtrByteSize;
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004039 } else {
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00004040 ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00004041 break;
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004042 }
4043 }
4044 continue;
4045 }
4046
Owen Anderson825b72b2009-08-11 20:47:22 +00004047 switch (Arg.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004048 default: llvm_unreachable("Unexpected ValueType for argument!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004049 case MVT::i32:
4050 case MVT::i64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00004051 if (GPR_idx != NumGPRs) {
4052 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004053 } else {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004054 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4055 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00004056 TailCallArguments, dl);
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004057 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004058 ArgOffset += PtrByteSize;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004059 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00004060 case MVT::f32:
4061 case MVT::f64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00004062 if (FPR_idx != NumFPRs) {
4063 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
4064
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004065 if (isVarArg) {
Chris Lattner6229d0a2010-09-21 18:41:36 +00004066 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
4067 MachinePointerInfo(), false, false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00004068 MemOpChains.push_back(Store);
4069
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004070 // Float varargs are always shadowed in available integer registers
Chris Lattner9a2a4972006-05-17 06:01:33 +00004071 if (GPR_idx != NumGPRs) {
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004072 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
Pete Cooperd752e0f2011-11-08 18:42:53 +00004073 MachinePointerInfo(), false, false,
4074 false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00004075 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004076 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004077 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004078 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 && !isPPC64){
Dan Gohman475871a2008-07-27 21:46:04 +00004079 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00004080 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004081 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
4082 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004083 false, false, false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00004084 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004085 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerabde4602006-05-16 22:56:08 +00004086 }
4087 } else {
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004088 // If we have any FPRs remaining, we may also have GPRs remaining.
4089 // Args passed in FPRs consume either 1 (f32) or 2 (f64) available
4090 // GPRs.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004091 if (GPR_idx != NumGPRs)
4092 ++GPR_idx;
Owen Anderson825b72b2009-08-11 20:47:22 +00004093 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 &&
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004094 !isPPC64) // PPC64 has 64-bit GPR's obviously :)
4095 ++GPR_idx;
Chris Lattnerabde4602006-05-16 22:56:08 +00004096 }
Bill Schmidt726c2372012-10-23 15:51:16 +00004097 } else
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004098 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4099 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00004100 TailCallArguments, dl);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004101 if (isPPC64)
4102 ArgOffset += 8;
4103 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004104 ArgOffset += Arg.getValueType() == MVT::f32 ? 4 : 8;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004105 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00004106 case MVT::v4f32:
4107 case MVT::v4i32:
4108 case MVT::v8i16:
4109 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00004110 if (isVarArg) {
4111 // These go aligned on the stack, or in the corresponding R registers
Scott Michelfdc40a02009-02-17 22:15:04 +00004112 // when within range. The Darwin PPC ABI doc claims they also go in
Dale Johannesen75092de2008-03-12 00:22:17 +00004113 // V registers; in fact gcc does this only for arguments that are
4114 // prototyped, not for those that match the ... We do it for all
4115 // arguments, seems to work.
4116 while (ArgOffset % 16 !=0) {
4117 ArgOffset += PtrByteSize;
4118 if (GPR_idx != NumGPRs)
4119 GPR_idx++;
4120 }
4121 // We could elide this store in the case where the object fits
4122 // entirely in R registers. Maybe later.
Scott Michelfdc40a02009-02-17 22:15:04 +00004123 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Dale Johannesen75092de2008-03-12 00:22:17 +00004124 DAG.getConstant(ArgOffset, PtrVT));
Chris Lattner6229d0a2010-09-21 18:41:36 +00004125 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
4126 MachinePointerInfo(), false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00004127 MemOpChains.push_back(Store);
4128 if (VR_idx != NumVRs) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004129 SDValue Load = DAG.getLoad(MVT::v4f32, dl, Store, PtrOff,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004130 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004131 false, false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00004132 MemOpChains.push_back(Load.getValue(1));
4133 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Load));
4134 }
4135 ArgOffset += 16;
4136 for (unsigned i=0; i<16; i+=PtrByteSize) {
4137 if (GPR_idx == NumGPRs)
4138 break;
Dale Johannesen39355f92009-02-04 02:34:38 +00004139 SDValue Ix = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff,
Dale Johannesen75092de2008-03-12 00:22:17 +00004140 DAG.getConstant(i, PtrVT));
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004141 SDValue Load = DAG.getLoad(PtrVT, dl, Store, Ix, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004142 false, false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00004143 MemOpChains.push_back(Load.getValue(1));
4144 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
4145 }
4146 break;
4147 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004148
Dale Johannesen8f5422c2008-03-14 17:41:26 +00004149 // Non-varargs Altivec params generally go in registers, but have
4150 // stack space allocated at the end.
4151 if (VR_idx != NumVRs) {
4152 // Doesn't have GPR space allocated.
4153 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg));
4154 } else if (nAltivecParamsAtEnd==0) {
4155 // We are emitting Altivec params in order.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004156 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4157 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00004158 TailCallArguments, dl);
Dale Johannesen75092de2008-03-12 00:22:17 +00004159 ArgOffset += 16;
Dale Johannesen75092de2008-03-12 00:22:17 +00004160 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004161 break;
Chris Lattnerabde4602006-05-16 22:56:08 +00004162 }
Chris Lattnerabde4602006-05-16 22:56:08 +00004163 }
Dale Johannesen8f5422c2008-03-14 17:41:26 +00004164 // If all Altivec parameters fit in registers, as they usually do,
4165 // they get stack space following the non-Altivec parameters. We
4166 // don't track this here because nobody below needs it.
4167 // If there are more Altivec parameters than fit in registers emit
4168 // the stores here.
4169 if (!isVarArg && nAltivecParamsAtEnd > NumVRs) {
4170 unsigned j = 0;
4171 // Offset is aligned; skip 1st 12 params which go in V registers.
4172 ArgOffset = ((ArgOffset+15)/16)*16;
4173 ArgOffset += 12*16;
4174 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00004175 SDValue Arg = OutVals[i];
4176 EVT ArgType = Outs[i].VT;
Owen Anderson825b72b2009-08-11 20:47:22 +00004177 if (ArgType==MVT::v4f32 || ArgType==MVT::v4i32 ||
4178 ArgType==MVT::v8i16 || ArgType==MVT::v16i8) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00004179 if (++j > NumVRs) {
Dan Gohman475871a2008-07-27 21:46:04 +00004180 SDValue PtrOff;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004181 // We are emitting Altivec params in order.
4182 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4183 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00004184 TailCallArguments, dl);
Dale Johannesen8f5422c2008-03-14 17:41:26 +00004185 ArgOffset += 16;
4186 }
4187 }
4188 }
4189 }
4190
Chris Lattner9a2a4972006-05-17 06:01:33 +00004191 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00004192 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnere2199452006-08-11 17:38:39 +00004193 &MemOpChains[0], MemOpChains.size());
Scott Michelfdc40a02009-02-17 22:15:04 +00004194
Dale Johannesenf7b73042010-03-09 20:15:42 +00004195 // On Darwin, R12 must contain the address of an indirect callee. This does
4196 // not mean the MTCTR instruction must use R12; it's easier to model this as
4197 // an extra parameter, so do that.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004198 if (!isTailCall &&
Dale Johannesenf7b73042010-03-09 20:15:42 +00004199 !dyn_cast<GlobalAddressSDNode>(Callee) &&
4200 !dyn_cast<ExternalSymbolSDNode>(Callee) &&
4201 !isBLACompatibleAddress(Callee, DAG))
4202 RegsToPass.push_back(std::make_pair((unsigned)(isPPC64 ? PPC::X12 :
4203 PPC::R12), Callee));
4204
Chris Lattner9a2a4972006-05-17 06:01:33 +00004205 // Build a sequence of copy-to-reg nodes chained together with token chain
4206 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00004207 SDValue InFlag;
Chris Lattner9a2a4972006-05-17 06:01:33 +00004208 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004209 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesen39355f92009-02-04 02:34:38 +00004210 RegsToPass[i].second, InFlag);
Chris Lattner9a2a4972006-05-17 06:01:33 +00004211 InFlag = Chain.getValue(1);
4212 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004213
Chris Lattnerb9082582010-11-14 23:42:06 +00004214 if (isTailCall)
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004215 PrepareTailCall(DAG, InFlag, Chain, dl, isPPC64, SPDiff, NumBytes, LROp,
4216 FPOp, true, TailCallArguments);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004217
Dan Gohman98ca4f22009-08-05 01:29:28 +00004218 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
4219 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
4220 Ins, InVals);
Chris Lattnerabde4602006-05-16 22:56:08 +00004221}
4222
Hal Finkeld712f932011-10-14 19:51:36 +00004223bool
4224PPCTargetLowering::CanLowerReturn(CallingConv::ID CallConv,
4225 MachineFunction &MF, bool isVarArg,
4226 const SmallVectorImpl<ISD::OutputArg> &Outs,
4227 LLVMContext &Context) const {
4228 SmallVector<CCValAssign, 16> RVLocs;
4229 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
4230 RVLocs, Context);
4231 return CCInfo.CheckReturn(Outs, RetCC_PPC);
4232}
4233
Dan Gohman98ca4f22009-08-05 01:29:28 +00004234SDValue
4235PPCTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00004236 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00004237 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00004238 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00004239 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00004240
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004241 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00004242 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00004243 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00004244 CCInfo.AnalyzeReturn(Outs, RetCC_PPC);
Scott Michelfdc40a02009-02-17 22:15:04 +00004245
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004246 // If this is the first return lowered for this function, add the regs to the
4247 // liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00004248 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004249 for (unsigned i = 0; i != RVLocs.size(); ++i)
Chris Lattner84bc5422007-12-31 04:13:23 +00004250 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004251 }
4252
Dan Gohman475871a2008-07-27 21:46:04 +00004253 SDValue Flag;
Scott Michelfdc40a02009-02-17 22:15:04 +00004254
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004255 // Copy the result values into the output registers.
4256 for (unsigned i = 0; i != RVLocs.size(); ++i) {
4257 CCValAssign &VA = RVLocs[i];
4258 assert(VA.isRegLoc() && "Can only return in registers!");
Scott Michelfdc40a02009-02-17 22:15:04 +00004259 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
Dan Gohmanc9403652010-07-07 15:54:55 +00004260 OutVals[i], Flag);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004261 Flag = Chain.getValue(1);
4262 }
4263
Gabor Greifba36cb52008-08-28 21:40:38 +00004264 if (Flag.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00004265 return DAG.getNode(PPCISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004266 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004267 return DAG.getNode(PPCISD::RET_FLAG, dl, MVT::Other, Chain);
Chris Lattner1a635d62006-04-14 06:01:58 +00004268}
4269
Dan Gohman475871a2008-07-27 21:46:04 +00004270SDValue PPCTargetLowering::LowerSTACKRESTORE(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00004271 const PPCSubtarget &Subtarget) const {
Jim Laskeyefc7e522006-12-04 22:04:42 +00004272 // When we pop the dynamic allocation we need to restore the SP link.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004273 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00004274
Jim Laskeyefc7e522006-12-04 22:04:42 +00004275 // Get the corect type for pointers.
Owen Andersone50ed302009-08-10 22:56:29 +00004276 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskeyefc7e522006-12-04 22:04:42 +00004277
4278 // Construct the stack pointer operand.
Dale Johannesenb60d5192009-11-24 01:09:07 +00004279 bool isPPC64 = Subtarget.isPPC64();
4280 unsigned SP = isPPC64 ? PPC::X1 : PPC::R1;
Dan Gohman475871a2008-07-27 21:46:04 +00004281 SDValue StackPtr = DAG.getRegister(SP, PtrVT);
Jim Laskeyefc7e522006-12-04 22:04:42 +00004282
4283 // Get the operands for the STACKRESTORE.
Dan Gohman475871a2008-07-27 21:46:04 +00004284 SDValue Chain = Op.getOperand(0);
4285 SDValue SaveSP = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004286
Jim Laskeyefc7e522006-12-04 22:04:42 +00004287 // Load the old link SP.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004288 SDValue LoadLinkSP = DAG.getLoad(PtrVT, dl, Chain, StackPtr,
4289 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004290 false, false, false, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00004291
Jim Laskeyefc7e522006-12-04 22:04:42 +00004292 // Restore the stack pointer.
Dale Johannesen33c960f2009-02-04 20:06:27 +00004293 Chain = DAG.getCopyToReg(LoadLinkSP.getValue(1), dl, SP, SaveSP);
Scott Michelfdc40a02009-02-17 22:15:04 +00004294
Jim Laskeyefc7e522006-12-04 22:04:42 +00004295 // Store the old link SP.
Chris Lattner6229d0a2010-09-21 18:41:36 +00004296 return DAG.getStore(Chain, dl, LoadLinkSP, StackPtr, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00004297 false, false, 0);
Jim Laskeyefc7e522006-12-04 22:04:42 +00004298}
4299
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004300
4301
Dan Gohman475871a2008-07-27 21:46:04 +00004302SDValue
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004303PPCTargetLowering::getReturnAddrFrameIndex(SelectionDAG & DAG) const {
Jim Laskey2f616bf2006-11-16 22:43:37 +00004304 MachineFunction &MF = DAG.getMachineFunction();
Dale Johannesenb60d5192009-11-24 01:09:07 +00004305 bool isPPC64 = PPCSubTarget.isPPC64();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004306 bool isDarwinABI = PPCSubTarget.isDarwinABI();
Owen Andersone50ed302009-08-10 22:56:29 +00004307 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004308
4309 // Get current frame pointer save index. The users of this index will be
4310 // primarily DYNALLOC instructions.
4311 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
4312 int RASI = FI->getReturnAddrSaveIndex();
4313
4314 // If the frame pointer save index hasn't been defined yet.
4315 if (!RASI) {
4316 // Find out what the fix offset of the frame pointer save area.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00004317 int LROffset = PPCFrameLowering::getReturnSaveOffset(isPPC64, isDarwinABI);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004318 // Allocate the frame index for frame pointer save area.
Evan Chenged2ae132010-07-03 00:40:23 +00004319 RASI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, LROffset, true);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004320 // Save the result.
4321 FI->setReturnAddrSaveIndex(RASI);
4322 }
4323 return DAG.getFrameIndex(RASI, PtrVT);
4324}
4325
Dan Gohman475871a2008-07-27 21:46:04 +00004326SDValue
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004327PPCTargetLowering::getFramePointerFrameIndex(SelectionDAG & DAG) const {
4328 MachineFunction &MF = DAG.getMachineFunction();
Dale Johannesenb60d5192009-11-24 01:09:07 +00004329 bool isPPC64 = PPCSubTarget.isPPC64();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004330 bool isDarwinABI = PPCSubTarget.isDarwinABI();
Owen Andersone50ed302009-08-10 22:56:29 +00004331 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00004332
4333 // Get current frame pointer save index. The users of this index will be
4334 // primarily DYNALLOC instructions.
4335 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
4336 int FPSI = FI->getFramePointerSaveIndex();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004337
Jim Laskey2f616bf2006-11-16 22:43:37 +00004338 // If the frame pointer save index hasn't been defined yet.
4339 if (!FPSI) {
4340 // Find out what the fix offset of the frame pointer save area.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00004341 int FPOffset = PPCFrameLowering::getFramePointerSaveOffset(isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004342 isDarwinABI);
Scott Michelfdc40a02009-02-17 22:15:04 +00004343
Jim Laskey2f616bf2006-11-16 22:43:37 +00004344 // Allocate the frame index for frame pointer save area.
Evan Chenged2ae132010-07-03 00:40:23 +00004345 FPSI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, FPOffset, true);
Jim Laskey2f616bf2006-11-16 22:43:37 +00004346 // Save the result.
Scott Michelfdc40a02009-02-17 22:15:04 +00004347 FI->setFramePointerSaveIndex(FPSI);
Jim Laskey2f616bf2006-11-16 22:43:37 +00004348 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004349 return DAG.getFrameIndex(FPSI, PtrVT);
4350}
Jim Laskey2f616bf2006-11-16 22:43:37 +00004351
Dan Gohman475871a2008-07-27 21:46:04 +00004352SDValue PPCTargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004353 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00004354 const PPCSubtarget &Subtarget) const {
Jim Laskey2f616bf2006-11-16 22:43:37 +00004355 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00004356 SDValue Chain = Op.getOperand(0);
4357 SDValue Size = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004358 DebugLoc dl = Op.getDebugLoc();
4359
Jim Laskey2f616bf2006-11-16 22:43:37 +00004360 // Get the corect type for pointers.
Owen Andersone50ed302009-08-10 22:56:29 +00004361 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00004362 // Negate the size.
Dale Johannesende064702009-02-06 21:50:26 +00004363 SDValue NegSize = DAG.getNode(ISD::SUB, dl, PtrVT,
Jim Laskey2f616bf2006-11-16 22:43:37 +00004364 DAG.getConstant(0, PtrVT), Size);
4365 // Construct a node for the frame pointer save index.
Dan Gohman475871a2008-07-27 21:46:04 +00004366 SDValue FPSIdx = getFramePointerFrameIndex(DAG);
Jim Laskey2f616bf2006-11-16 22:43:37 +00004367 // Build a DYNALLOC node.
Dan Gohman475871a2008-07-27 21:46:04 +00004368 SDValue Ops[3] = { Chain, NegSize, FPSIdx };
Owen Anderson825b72b2009-08-11 20:47:22 +00004369 SDVTList VTs = DAG.getVTList(PtrVT, MVT::Other);
Dale Johannesende064702009-02-06 21:50:26 +00004370 return DAG.getNode(PPCISD::DYNALLOC, dl, VTs, Ops, 3);
Jim Laskey2f616bf2006-11-16 22:43:37 +00004371}
4372
Chris Lattner1a635d62006-04-14 06:01:58 +00004373/// LowerSELECT_CC - Lower floating point select_cc's into fsel instruction when
4374/// possible.
Dan Gohmand858e902010-04-17 15:26:15 +00004375SDValue PPCTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner1a635d62006-04-14 06:01:58 +00004376 // Not FP? Not a fsel.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004377 if (!Op.getOperand(0).getValueType().isFloatingPoint() ||
4378 !Op.getOperand(2).getValueType().isFloatingPoint())
Eli Friedmanc06441e2009-05-28 04:31:08 +00004379 return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00004380
Chris Lattner1a635d62006-04-14 06:01:58 +00004381 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Scott Michelfdc40a02009-02-17 22:15:04 +00004382
Chris Lattner1a635d62006-04-14 06:01:58 +00004383 // Cannot handle SETEQ/SETNE.
Eli Friedmanc06441e2009-05-28 04:31:08 +00004384 if (CC == ISD::SETEQ || CC == ISD::SETNE) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00004385
Owen Andersone50ed302009-08-10 22:56:29 +00004386 EVT ResVT = Op.getValueType();
4387 EVT CmpVT = Op.getOperand(0).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00004388 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
4389 SDValue TV = Op.getOperand(2), FV = Op.getOperand(3);
Dale Johannesende064702009-02-06 21:50:26 +00004390 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00004391
Chris Lattner1a635d62006-04-14 06:01:58 +00004392 // If the RHS of the comparison is a 0.0, we don't need to do the
4393 // subtraction at all.
4394 if (isFloatingPointZero(RHS))
4395 switch (CC) {
4396 default: break; // SETUO etc aren't handled by fsel.
4397 case ISD::SETULT:
4398 case ISD::SETLT:
4399 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattner57340122006-05-24 00:06:44 +00004400 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00004401 case ISD::SETGE:
Owen Anderson825b72b2009-08-11 20:47:22 +00004402 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
4403 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesende064702009-02-06 21:50:26 +00004404 return DAG.getNode(PPCISD::FSEL, dl, ResVT, LHS, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00004405 case ISD::SETUGT:
4406 case ISD::SETGT:
4407 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattner57340122006-05-24 00:06:44 +00004408 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00004409 case ISD::SETLE:
Owen Anderson825b72b2009-08-11 20:47:22 +00004410 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
4411 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesende064702009-02-06 21:50:26 +00004412 return DAG.getNode(PPCISD::FSEL, dl, ResVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00004413 DAG.getNode(ISD::FNEG, dl, MVT::f64, LHS), TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00004414 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004415
Dan Gohman475871a2008-07-27 21:46:04 +00004416 SDValue Cmp;
Chris Lattner1a635d62006-04-14 06:01:58 +00004417 switch (CC) {
4418 default: break; // SETUO etc aren't handled by fsel.
4419 case ISD::SETULT:
4420 case ISD::SETLT:
Dale Johannesende064702009-02-06 21:50:26 +00004421 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004422 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
4423 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00004424 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattner57340122006-05-24 00:06:44 +00004425 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00004426 case ISD::SETGE:
Dale Johannesende064702009-02-06 21:50:26 +00004427 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004428 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
4429 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00004430 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00004431 case ISD::SETUGT:
4432 case ISD::SETGT:
Dale Johannesende064702009-02-06 21:50:26 +00004433 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004434 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
4435 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00004436 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattner57340122006-05-24 00:06:44 +00004437 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00004438 case ISD::SETLE:
Dale Johannesende064702009-02-06 21:50:26 +00004439 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004440 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
4441 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00004442 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00004443 }
Eli Friedmanc06441e2009-05-28 04:31:08 +00004444 return Op;
Chris Lattner1a635d62006-04-14 06:01:58 +00004445}
4446
Chris Lattner1f873002007-11-28 18:44:47 +00004447// FIXME: Split this code up when LegalizeDAGTypes lands.
Dale Johannesen4c9369d2009-06-04 20:53:52 +00004448SDValue PPCTargetLowering::LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00004449 DebugLoc dl) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004450 assert(Op.getOperand(0).getValueType().isFloatingPoint());
Dan Gohman475871a2008-07-27 21:46:04 +00004451 SDValue Src = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00004452 if (Src.getValueType() == MVT::f32)
4453 Src = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Src);
Duncan Sandsa7360f02008-07-19 16:26:02 +00004454
Dan Gohman475871a2008-07-27 21:46:04 +00004455 SDValue Tmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00004456 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004457 default: llvm_unreachable("Unhandled FP_TO_INT type in custom expander!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004458 case MVT::i32:
Dale Johannesen4c9369d2009-06-04 20:53:52 +00004459 Tmp = DAG.getNode(Op.getOpcode()==ISD::FP_TO_SINT ? PPCISD::FCTIWZ :
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004460 PPCISD::FCTIDZ,
Owen Anderson825b72b2009-08-11 20:47:22 +00004461 dl, MVT::f64, Src);
Chris Lattner1a635d62006-04-14 06:01:58 +00004462 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00004463 case MVT::i64:
4464 Tmp = DAG.getNode(PPCISD::FCTIDZ, dl, MVT::f64, Src);
Chris Lattner1a635d62006-04-14 06:01:58 +00004465 break;
4466 }
Duncan Sandsa7360f02008-07-19 16:26:02 +00004467
Chris Lattner1a635d62006-04-14 06:01:58 +00004468 // Convert the FP value to an int value through memory.
Owen Anderson825b72b2009-08-11 20:47:22 +00004469 SDValue FIPtr = DAG.CreateStackTemporary(MVT::f64);
Duncan Sandsa7360f02008-07-19 16:26:02 +00004470
Chris Lattner1de7c1d2007-10-15 20:14:52 +00004471 // Emit a store to the stack slot.
Chris Lattner6229d0a2010-09-21 18:41:36 +00004472 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Tmp, FIPtr,
4473 MachinePointerInfo(), false, false, 0);
Chris Lattner1de7c1d2007-10-15 20:14:52 +00004474
4475 // Result is a load from the stack slot. If loading 4 bytes, make sure to
4476 // add in a bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00004477 if (Op.getValueType() == MVT::i32)
Dale Johannesen33c960f2009-02-04 20:06:27 +00004478 FIPtr = DAG.getNode(ISD::ADD, dl, FIPtr.getValueType(), FIPtr,
Chris Lattner1de7c1d2007-10-15 20:14:52 +00004479 DAG.getConstant(4, FIPtr.getValueType()));
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004480 return DAG.getLoad(Op.getValueType(), dl, Chain, FIPtr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004481 false, false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00004482}
4483
Dan Gohmand858e902010-04-17 15:26:15 +00004484SDValue PPCTargetLowering::LowerSINT_TO_FP(SDValue Op,
4485 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004486 DebugLoc dl = Op.getDebugLoc();
Dan Gohman034f60e2008-03-11 01:59:03 +00004487 // Don't handle ppc_fp128 here; let it be lowered to a libcall.
Owen Anderson825b72b2009-08-11 20:47:22 +00004488 if (Op.getValueType() != MVT::f32 && Op.getValueType() != MVT::f64)
Dan Gohman475871a2008-07-27 21:46:04 +00004489 return SDValue();
Dan Gohman034f60e2008-03-11 01:59:03 +00004490
Owen Anderson825b72b2009-08-11 20:47:22 +00004491 if (Op.getOperand(0).getValueType() == MVT::i64) {
Ulrich Weigand6c28a7e2012-10-18 13:16:11 +00004492 SDValue SINT = Op.getOperand(0);
4493 // When converting to single-precision, we actually need to convert
4494 // to double-precision first and then round to single-precision.
4495 // To avoid double-rounding effects during that operation, we have
4496 // to prepare the input operand. Bits that might be truncated when
4497 // converting to double-precision are replaced by a bit that won't
4498 // be lost at this stage, but is below the single-precision rounding
4499 // position.
4500 //
4501 // However, if -enable-unsafe-fp-math is in effect, accept double
4502 // rounding to avoid the extra overhead.
4503 if (Op.getValueType() == MVT::f32 &&
4504 !DAG.getTarget().Options.UnsafeFPMath) {
4505
4506 // Twiddle input to make sure the low 11 bits are zero. (If this
4507 // is the case, we are guaranteed the value will fit into the 53 bit
4508 // mantissa of an IEEE double-precision value without rounding.)
4509 // If any of those low 11 bits were not zero originally, make sure
4510 // bit 12 (value 2048) is set instead, so that the final rounding
4511 // to single-precision gets the correct result.
4512 SDValue Round = DAG.getNode(ISD::AND, dl, MVT::i64,
4513 SINT, DAG.getConstant(2047, MVT::i64));
4514 Round = DAG.getNode(ISD::ADD, dl, MVT::i64,
4515 Round, DAG.getConstant(2047, MVT::i64));
4516 Round = DAG.getNode(ISD::OR, dl, MVT::i64, Round, SINT);
4517 Round = DAG.getNode(ISD::AND, dl, MVT::i64,
4518 Round, DAG.getConstant(-2048, MVT::i64));
4519
4520 // However, we cannot use that value unconditionally: if the magnitude
4521 // of the input value is small, the bit-twiddling we did above might
4522 // end up visibly changing the output. Fortunately, in that case, we
4523 // don't need to twiddle bits since the original input will convert
4524 // exactly to double-precision floating-point already. Therefore,
4525 // construct a conditional to use the original value if the top 11
4526 // bits are all sign-bit copies, and use the rounded value computed
4527 // above otherwise.
4528 SDValue Cond = DAG.getNode(ISD::SRA, dl, MVT::i64,
4529 SINT, DAG.getConstant(53, MVT::i32));
4530 Cond = DAG.getNode(ISD::ADD, dl, MVT::i64,
4531 Cond, DAG.getConstant(1, MVT::i64));
4532 Cond = DAG.getSetCC(dl, MVT::i32,
4533 Cond, DAG.getConstant(1, MVT::i64), ISD::SETUGT);
4534
4535 SINT = DAG.getNode(ISD::SELECT, dl, MVT::i64, Cond, Round, SINT);
4536 }
4537 SDValue Bits = DAG.getNode(ISD::BITCAST, dl, MVT::f64, SINT);
Owen Anderson825b72b2009-08-11 20:47:22 +00004538 SDValue FP = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Bits);
4539 if (Op.getValueType() == MVT::f32)
Scott Michelfdc40a02009-02-17 22:15:04 +00004540 FP = DAG.getNode(ISD::FP_ROUND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004541 MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00004542 return FP;
4543 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004544
Owen Anderson825b72b2009-08-11 20:47:22 +00004545 assert(Op.getOperand(0).getValueType() == MVT::i32 &&
Chris Lattner1a635d62006-04-14 06:01:58 +00004546 "Unhandled SINT_TO_FP type in custom expander!");
4547 // Since we only generate this in 64-bit mode, we can take advantage of
4548 // 64-bit registers. In particular, sign extend the input value into the
4549 // 64-bit register with extsw, store the WHOLE 64-bit value into the stack
4550 // then lfd it and fcfid it.
Dan Gohmanc76909a2009-09-25 20:36:54 +00004551 MachineFunction &MF = DAG.getMachineFunction();
4552 MachineFrameInfo *FrameInfo = MF.getFrameInfo();
David Greene3f2bf852009-11-12 20:49:22 +00004553 int FrameIdx = FrameInfo->CreateStackObject(8, 8, false);
Owen Andersone50ed302009-08-10 22:56:29 +00004554 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00004555 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00004556
Owen Anderson825b72b2009-08-11 20:47:22 +00004557 SDValue Ext64 = DAG.getNode(PPCISD::EXTSW_32, dl, MVT::i32,
Chris Lattner1a635d62006-04-14 06:01:58 +00004558 Op.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00004559
Chris Lattner1a635d62006-04-14 06:01:58 +00004560 // STD the extended value into the stack slot.
Dan Gohmanc76909a2009-09-25 20:36:54 +00004561 MachineMemOperand *MMO =
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004562 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(FrameIdx),
Chris Lattner59db5492010-09-21 04:39:43 +00004563 MachineMemOperand::MOStore, 8, 8);
Dan Gohmanc76909a2009-09-25 20:36:54 +00004564 SDValue Ops[] = { DAG.getEntryNode(), Ext64, FIdx };
4565 SDValue Store =
4566 DAG.getMemIntrinsicNode(PPCISD::STD_32, dl, DAG.getVTList(MVT::Other),
4567 Ops, 4, MVT::i64, MMO);
Chris Lattner1a635d62006-04-14 06:01:58 +00004568 // Load the value as a double.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004569 SDValue Ld = DAG.getLoad(MVT::f64, dl, Store, FIdx, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004570 false, false, false, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00004571
Chris Lattner1a635d62006-04-14 06:01:58 +00004572 // FCFID it and return it.
Owen Anderson825b72b2009-08-11 20:47:22 +00004573 SDValue FP = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Ld);
4574 if (Op.getValueType() == MVT::f32)
4575 FP = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00004576 return FP;
4577}
4578
Dan Gohmand858e902010-04-17 15:26:15 +00004579SDValue PPCTargetLowering::LowerFLT_ROUNDS_(SDValue Op,
4580 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004581 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004582 /*
4583 The rounding mode is in bits 30:31 of FPSR, and has the following
4584 settings:
4585 00 Round to nearest
4586 01 Round to 0
4587 10 Round to +inf
4588 11 Round to -inf
4589
4590 FLT_ROUNDS, on the other hand, expects the following:
4591 -1 Undefined
4592 0 Round to 0
4593 1 Round to nearest
4594 2 Round to +inf
4595 3 Round to -inf
4596
4597 To perform the conversion, we do:
4598 ((FPSCR & 0x3) ^ ((~FPSCR & 0x3) >> 1))
4599 */
4600
4601 MachineFunction &MF = DAG.getMachineFunction();
Owen Andersone50ed302009-08-10 22:56:29 +00004602 EVT VT = Op.getValueType();
4603 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
4604 std::vector<EVT> NodeTys;
Dan Gohman475871a2008-07-27 21:46:04 +00004605 SDValue MFFSreg, InFlag;
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004606
4607 // Save FP Control Word to register
Owen Anderson825b72b2009-08-11 20:47:22 +00004608 NodeTys.push_back(MVT::f64); // return register
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00004609 NodeTys.push_back(MVT::Glue); // unused in this context
Dale Johannesen33c960f2009-02-04 20:06:27 +00004610 SDValue Chain = DAG.getNode(PPCISD::MFFS, dl, NodeTys, &InFlag, 0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004611
4612 // Save FP register to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00004613 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8, false);
Dan Gohman475871a2008-07-27 21:46:04 +00004614 SDValue StackSlot = DAG.getFrameIndex(SSFI, PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00004615 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Chain,
Chris Lattner6229d0a2010-09-21 18:41:36 +00004616 StackSlot, MachinePointerInfo(), false, false,0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004617
4618 // Load FP Control Word from low 32 bits of stack slot.
Dan Gohman475871a2008-07-27 21:46:04 +00004619 SDValue Four = DAG.getConstant(4, PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00004620 SDValue Addr = DAG.getNode(ISD::ADD, dl, PtrVT, StackSlot, Four);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004621 SDValue CWD = DAG.getLoad(MVT::i32, dl, Store, Addr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004622 false, false, false, 0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004623
4624 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00004625 SDValue CWD1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00004626 DAG.getNode(ISD::AND, dl, MVT::i32,
4627 CWD, DAG.getConstant(3, MVT::i32));
Dan Gohman475871a2008-07-27 21:46:04 +00004628 SDValue CWD2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00004629 DAG.getNode(ISD::SRL, dl, MVT::i32,
4630 DAG.getNode(ISD::AND, dl, MVT::i32,
4631 DAG.getNode(ISD::XOR, dl, MVT::i32,
4632 CWD, DAG.getConstant(3, MVT::i32)),
4633 DAG.getConstant(3, MVT::i32)),
4634 DAG.getConstant(1, MVT::i32));
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004635
Dan Gohman475871a2008-07-27 21:46:04 +00004636 SDValue RetVal =
Owen Anderson825b72b2009-08-11 20:47:22 +00004637 DAG.getNode(ISD::XOR, dl, MVT::i32, CWD1, CWD2);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004638
Duncan Sands83ec4b62008-06-06 12:08:01 +00004639 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesen33c960f2009-02-04 20:06:27 +00004640 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004641}
4642
Dan Gohmand858e902010-04-17 15:26:15 +00004643SDValue PPCTargetLowering::LowerSHL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00004644 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004645 unsigned BitWidth = VT.getSizeInBits();
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004646 DebugLoc dl = Op.getDebugLoc();
Dan Gohman9ed06db2008-03-07 20:36:53 +00004647 assert(Op.getNumOperands() == 3 &&
4648 VT == Op.getOperand(1).getValueType() &&
4649 "Unexpected SHL!");
Scott Michelfdc40a02009-02-17 22:15:04 +00004650
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00004651 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00004652 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman475871a2008-07-27 21:46:04 +00004653 SDValue Lo = Op.getOperand(0);
4654 SDValue Hi = Op.getOperand(1);
4655 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00004656 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00004657
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004658 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004659 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004660 SDValue Tmp2 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Amt);
4661 SDValue Tmp3 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Tmp1);
4662 SDValue Tmp4 = DAG.getNode(ISD::OR , dl, VT, Tmp2, Tmp3);
4663 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004664 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004665 SDValue Tmp6 = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Tmp5);
4666 SDValue OutHi = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
4667 SDValue OutLo = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00004668 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004669 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00004670}
4671
Dan Gohmand858e902010-04-17 15:26:15 +00004672SDValue PPCTargetLowering::LowerSRL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00004673 EVT VT = Op.getValueType();
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004674 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004675 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00004676 assert(Op.getNumOperands() == 3 &&
4677 VT == Op.getOperand(1).getValueType() &&
4678 "Unexpected SRL!");
Scott Michelfdc40a02009-02-17 22:15:04 +00004679
Dan Gohman9ed06db2008-03-07 20:36:53 +00004680 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00004681 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman475871a2008-07-27 21:46:04 +00004682 SDValue Lo = Op.getOperand(0);
4683 SDValue Hi = Op.getOperand(1);
4684 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00004685 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00004686
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004687 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004688 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004689 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
4690 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
4691 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
4692 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004693 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004694 SDValue Tmp6 = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Tmp5);
4695 SDValue OutLo = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
4696 SDValue OutHi = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00004697 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004698 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00004699}
4700
Dan Gohmand858e902010-04-17 15:26:15 +00004701SDValue PPCTargetLowering::LowerSRA_PARTS(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004702 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00004703 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004704 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00004705 assert(Op.getNumOperands() == 3 &&
4706 VT == Op.getOperand(1).getValueType() &&
4707 "Unexpected SRA!");
Scott Michelfdc40a02009-02-17 22:15:04 +00004708
Dan Gohman9ed06db2008-03-07 20:36:53 +00004709 // Expand into a bunch of logical ops, followed by a select_cc.
Dan Gohman475871a2008-07-27 21:46:04 +00004710 SDValue Lo = Op.getOperand(0);
4711 SDValue Hi = Op.getOperand(1);
4712 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00004713 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00004714
Dale Johannesenf5d97892009-02-04 01:48:28 +00004715 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004716 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesenf5d97892009-02-04 01:48:28 +00004717 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
4718 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
4719 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
4720 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004721 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesenf5d97892009-02-04 01:48:28 +00004722 SDValue Tmp6 = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Tmp5);
4723 SDValue OutHi = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Amt);
4724 SDValue OutLo = DAG.getSelectCC(dl, Tmp5, DAG.getConstant(0, AmtVT),
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004725 Tmp4, Tmp6, ISD::SETLE);
Dan Gohman475871a2008-07-27 21:46:04 +00004726 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004727 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00004728}
4729
4730//===----------------------------------------------------------------------===//
4731// Vector related lowering.
4732//
4733
Chris Lattner4a998b92006-04-17 06:00:21 +00004734/// BuildSplatI - Build a canonical splati of Val with an element size of
4735/// SplatSize. Cast the result to VT.
Owen Andersone50ed302009-08-10 22:56:29 +00004736static SDValue BuildSplatI(int Val, unsigned SplatSize, EVT VT,
Dale Johannesened2eee62009-02-06 01:31:28 +00004737 SelectionDAG &DAG, DebugLoc dl) {
Chris Lattner4a998b92006-04-17 06:00:21 +00004738 assert(Val >= -16 && Val <= 15 && "vsplti is out of range!");
Chris Lattner70fa4932006-12-01 01:45:39 +00004739
Owen Andersone50ed302009-08-10 22:56:29 +00004740 static const EVT VTys[] = { // canonical VT to use for each size.
Owen Anderson825b72b2009-08-11 20:47:22 +00004741 MVT::v16i8, MVT::v8i16, MVT::Other, MVT::v4i32
Chris Lattner4a998b92006-04-17 06:00:21 +00004742 };
Chris Lattner70fa4932006-12-01 01:45:39 +00004743
Owen Anderson825b72b2009-08-11 20:47:22 +00004744 EVT ReqVT = VT != MVT::Other ? VT : VTys[SplatSize-1];
Scott Michelfdc40a02009-02-17 22:15:04 +00004745
Chris Lattner70fa4932006-12-01 01:45:39 +00004746 // Force vspltis[hw] -1 to vspltisb -1 to canonicalize.
4747 if (Val == -1)
4748 SplatSize = 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00004749
Owen Andersone50ed302009-08-10 22:56:29 +00004750 EVT CanonicalVT = VTys[SplatSize-1];
Scott Michelfdc40a02009-02-17 22:15:04 +00004751
Chris Lattner4a998b92006-04-17 06:00:21 +00004752 // Build a canonical splat for this value.
Owen Anderson825b72b2009-08-11 20:47:22 +00004753 SDValue Elt = DAG.getConstant(Val, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00004754 SmallVector<SDValue, 8> Ops;
Duncan Sands83ec4b62008-06-06 12:08:01 +00004755 Ops.assign(CanonicalVT.getVectorNumElements(), Elt);
Evan Chenga87008d2009-02-25 22:49:59 +00004756 SDValue Res = DAG.getNode(ISD::BUILD_VECTOR, dl, CanonicalVT,
4757 &Ops[0], Ops.size());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004758 return DAG.getNode(ISD::BITCAST, dl, ReqVT, Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00004759}
4760
Chris Lattnere7c768e2006-04-18 03:24:30 +00004761/// BuildIntrinsicOp - Return a binary operator intrinsic node with the
Chris Lattner6876e662006-04-17 06:58:41 +00004762/// specified intrinsic ID.
Dan Gohman475871a2008-07-27 21:46:04 +00004763static SDValue BuildIntrinsicOp(unsigned IID, SDValue LHS, SDValue RHS,
Dale Johannesened2eee62009-02-06 01:31:28 +00004764 SelectionDAG &DAG, DebugLoc dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004765 EVT DestVT = MVT::Other) {
4766 if (DestVT == MVT::Other) DestVT = LHS.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00004767 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00004768 DAG.getConstant(IID, MVT::i32), LHS, RHS);
Chris Lattner6876e662006-04-17 06:58:41 +00004769}
4770
Chris Lattnere7c768e2006-04-18 03:24:30 +00004771/// BuildIntrinsicOp - Return a ternary operator intrinsic node with the
4772/// specified intrinsic ID.
Dan Gohman475871a2008-07-27 21:46:04 +00004773static SDValue BuildIntrinsicOp(unsigned IID, SDValue Op0, SDValue Op1,
Dale Johannesened2eee62009-02-06 01:31:28 +00004774 SDValue Op2, SelectionDAG &DAG,
Owen Anderson825b72b2009-08-11 20:47:22 +00004775 DebugLoc dl, EVT DestVT = MVT::Other) {
4776 if (DestVT == MVT::Other) DestVT = Op0.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00004777 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00004778 DAG.getConstant(IID, MVT::i32), Op0, Op1, Op2);
Chris Lattnere7c768e2006-04-18 03:24:30 +00004779}
4780
4781
Chris Lattnerbdd558c2006-04-17 17:55:10 +00004782/// BuildVSLDOI - Return a VECTOR_SHUFFLE that is a vsldoi of the specified
4783/// amount. The result has the specified value type.
Dan Gohman475871a2008-07-27 21:46:04 +00004784static SDValue BuildVSLDOI(SDValue LHS, SDValue RHS, unsigned Amt,
Owen Andersone50ed302009-08-10 22:56:29 +00004785 EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Chris Lattnerbdd558c2006-04-17 17:55:10 +00004786 // Force LHS/RHS to be the right type.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004787 LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, LHS);
4788 RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, RHS);
Duncan Sandsd038e042008-07-21 10:20:31 +00004789
Nate Begeman9008ca62009-04-27 18:41:29 +00004790 int Ops[16];
Chris Lattnerbdd558c2006-04-17 17:55:10 +00004791 for (unsigned i = 0; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004792 Ops[i] = i + Amt;
Owen Anderson825b72b2009-08-11 20:47:22 +00004793 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, LHS, RHS, Ops);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004794 return DAG.getNode(ISD::BITCAST, dl, VT, T);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00004795}
4796
Chris Lattnerf1b47082006-04-14 05:19:18 +00004797// If this is a case we can't handle, return null and let the default
4798// expansion code take care of it. If we CAN select this case, and if it
4799// selects to a single instruction, return Op. Otherwise, if we can codegen
4800// this case more efficiently than a constant pool load, lower it to the
4801// sequence of ops that should be used.
Dan Gohmand858e902010-04-17 15:26:15 +00004802SDValue PPCTargetLowering::LowerBUILD_VECTOR(SDValue Op,
4803 SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00004804 DebugLoc dl = Op.getDebugLoc();
Bob Wilsona27ea9e2009-03-01 01:13:55 +00004805 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
4806 assert(BVN != 0 && "Expected a BuildVectorSDNode in LowerBUILD_VECTOR");
Scott Micheldf380432009-02-25 03:12:50 +00004807
Bob Wilson24e338e2009-03-02 23:24:16 +00004808 // Check if this is a splat of a constant value.
4809 APInt APSplatBits, APSplatUndef;
4810 unsigned SplatBitSize;
Bob Wilsona27ea9e2009-03-01 01:13:55 +00004811 bool HasAnyUndefs;
Bob Wilsonf2950b02009-03-03 19:26:27 +00004812 if (! BVN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize,
Dale Johannesen1e608812009-11-13 01:45:18 +00004813 HasAnyUndefs, 0, true) || SplatBitSize > 32)
Bob Wilsonf2950b02009-03-03 19:26:27 +00004814 return SDValue();
Evan Chenga87008d2009-02-25 22:49:59 +00004815
Bob Wilsonf2950b02009-03-03 19:26:27 +00004816 unsigned SplatBits = APSplatBits.getZExtValue();
4817 unsigned SplatUndef = APSplatUndef.getZExtValue();
4818 unsigned SplatSize = SplatBitSize / 8;
Scott Michelfdc40a02009-02-17 22:15:04 +00004819
Bob Wilsonf2950b02009-03-03 19:26:27 +00004820 // First, handle single instruction cases.
4821
4822 // All zeros?
4823 if (SplatBits == 0) {
4824 // Canonicalize all zero vectors to be v4i32.
Owen Anderson825b72b2009-08-11 20:47:22 +00004825 if (Op.getValueType() != MVT::v4i32 || HasAnyUndefs) {
4826 SDValue Z = DAG.getConstant(0, MVT::i32);
4827 Z = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Z, Z, Z, Z);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004828 Op = DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Z);
Chris Lattnerf1b47082006-04-14 05:19:18 +00004829 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00004830 return Op;
4831 }
Chris Lattnerb17f1672006-04-16 01:01:29 +00004832
Bob Wilsonf2950b02009-03-03 19:26:27 +00004833 // If the sign extended value is in the range [-16,15], use VSPLTI[bhw].
4834 int32_t SextVal= (int32_t(SplatBits << (32-SplatBitSize)) >>
4835 (32-SplatBitSize));
4836 if (SextVal >= -16 && SextVal <= 15)
4837 return BuildSplatI(SextVal, SplatSize, Op.getValueType(), DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00004838
4839
Bob Wilsonf2950b02009-03-03 19:26:27 +00004840 // Two instruction sequences.
Scott Michelfdc40a02009-02-17 22:15:04 +00004841
Bob Wilsonf2950b02009-03-03 19:26:27 +00004842 // If this value is in the range [-32,30] and is even, use:
4843 // tmp = VSPLTI[bhw], result = add tmp, tmp
4844 if (SextVal >= -32 && SextVal <= 30 && (SextVal & 1) == 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004845 SDValue Res = BuildSplatI(SextVal >> 1, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004846 Res = DAG.getNode(ISD::ADD, dl, Res.getValueType(), Res, Res);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004847 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004848 }
4849
4850 // If this is 0x8000_0000 x 4, turn into vspltisw + vslw. If it is
4851 // 0x7FFF_FFFF x 4, turn it into not(0x8000_0000). This is important
4852 // for fneg/fabs.
4853 if (SplatSize == 4 && SplatBits == (0x7FFFFFFF&~SplatUndef)) {
4854 // Make -1 and vspltisw -1:
Owen Anderson825b72b2009-08-11 20:47:22 +00004855 SDValue OnesV = BuildSplatI(-1, 4, MVT::v4i32, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004856
4857 // Make the VSLW intrinsic, computing 0x8000_0000.
4858 SDValue Res = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, OnesV,
4859 OnesV, DAG, dl);
4860
4861 // xor by OnesV to invert it.
Owen Anderson825b72b2009-08-11 20:47:22 +00004862 Res = DAG.getNode(ISD::XOR, dl, MVT::v4i32, Res, OnesV);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004863 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004864 }
4865
4866 // Check to see if this is a wide variety of vsplti*, binop self cases.
4867 static const signed char SplatCsts[] = {
4868 -1, 1, -2, 2, -3, 3, -4, 4, -5, 5, -6, 6, -7, 7,
4869 -8, 8, -9, 9, -10, 10, -11, 11, -12, 12, -13, 13, 14, -14, 15, -15, -16
4870 };
4871
4872 for (unsigned idx = 0; idx < array_lengthof(SplatCsts); ++idx) {
4873 // Indirect through the SplatCsts array so that we favor 'vsplti -1' for
4874 // cases which are ambiguous (e.g. formation of 0x8000_0000). 'vsplti -1'
4875 int i = SplatCsts[idx];
4876
4877 // Figure out what shift amount will be used by altivec if shifted by i in
4878 // this splat size.
4879 unsigned TypeShiftAmt = i & (SplatBitSize-1);
4880
4881 // vsplti + shl self.
Richard Smith1144af32012-08-24 23:29:28 +00004882 if (SextVal == (int)((unsigned)i << TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004883 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004884 static const unsigned IIDs[] = { // Intrinsic to use for each size.
4885 Intrinsic::ppc_altivec_vslb, Intrinsic::ppc_altivec_vslh, 0,
4886 Intrinsic::ppc_altivec_vslw
4887 };
4888 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004889 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00004890 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004891
Bob Wilsonf2950b02009-03-03 19:26:27 +00004892 // vsplti + srl self.
4893 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004894 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004895 static const unsigned IIDs[] = { // Intrinsic to use for each size.
4896 Intrinsic::ppc_altivec_vsrb, Intrinsic::ppc_altivec_vsrh, 0,
4897 Intrinsic::ppc_altivec_vsrw
4898 };
4899 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004900 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00004901 }
4902
Bob Wilsonf2950b02009-03-03 19:26:27 +00004903 // vsplti + sra self.
4904 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004905 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004906 static const unsigned IIDs[] = { // Intrinsic to use for each size.
4907 Intrinsic::ppc_altivec_vsrab, Intrinsic::ppc_altivec_vsrah, 0,
4908 Intrinsic::ppc_altivec_vsraw
4909 };
4910 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004911 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00004912 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004913
Bob Wilsonf2950b02009-03-03 19:26:27 +00004914 // vsplti + rol self.
4915 if (SextVal == (int)(((unsigned)i << TypeShiftAmt) |
4916 ((unsigned)i >> (SplatBitSize-TypeShiftAmt)))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004917 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004918 static const unsigned IIDs[] = { // Intrinsic to use for each size.
4919 Intrinsic::ppc_altivec_vrlb, Intrinsic::ppc_altivec_vrlh, 0,
4920 Intrinsic::ppc_altivec_vrlw
4921 };
4922 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004923 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004924 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004925
Bob Wilsonf2950b02009-03-03 19:26:27 +00004926 // t = vsplti c, result = vsldoi t, t, 1
Richard Smith1144af32012-08-24 23:29:28 +00004927 if (SextVal == (int)(((unsigned)i << 8) | (i < 0 ? 0xFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004928 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004929 return BuildVSLDOI(T, T, 1, Op.getValueType(), DAG, dl);
Chris Lattnerdbce85d2006-04-17 18:09:22 +00004930 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00004931 // t = vsplti c, result = vsldoi t, t, 2
Richard Smith1144af32012-08-24 23:29:28 +00004932 if (SextVal == (int)(((unsigned)i << 16) | (i < 0 ? 0xFFFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004933 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004934 return BuildVSLDOI(T, T, 2, Op.getValueType(), DAG, dl);
Chris Lattnerf1b47082006-04-14 05:19:18 +00004935 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00004936 // t = vsplti c, result = vsldoi t, t, 3
Richard Smith1144af32012-08-24 23:29:28 +00004937 if (SextVal == (int)(((unsigned)i << 24) | (i < 0 ? 0xFFFFFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004938 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004939 return BuildVSLDOI(T, T, 3, Op.getValueType(), DAG, dl);
4940 }
4941 }
4942
4943 // Three instruction sequences.
4944
4945 // Odd, in range [17,31]: (vsplti C)-(vsplti -16).
4946 if (SextVal >= 0 && SextVal <= 31) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004947 SDValue LHS = BuildSplatI(SextVal-16, SplatSize, MVT::Other, DAG, dl);
4948 SDValue RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004949 LHS = DAG.getNode(ISD::SUB, dl, LHS.getValueType(), LHS, RHS);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004950 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), LHS);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004951 }
4952 // Odd, in range [-31,-17]: (vsplti C)+(vsplti -16).
4953 if (SextVal >= -31 && SextVal <= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004954 SDValue LHS = BuildSplatI(SextVal+16, SplatSize, MVT::Other, DAG, dl);
4955 SDValue RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004956 LHS = DAG.getNode(ISD::ADD, dl, LHS.getValueType(), LHS, RHS);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004957 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), LHS);
Chris Lattnerf1b47082006-04-14 05:19:18 +00004958 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004959
Dan Gohman475871a2008-07-27 21:46:04 +00004960 return SDValue();
Chris Lattnerf1b47082006-04-14 05:19:18 +00004961}
4962
Chris Lattner59138102006-04-17 05:28:54 +00004963/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
4964/// the specified operations to build the shuffle.
Dan Gohman475871a2008-07-27 21:46:04 +00004965static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
Scott Michelfdc40a02009-02-17 22:15:04 +00004966 SDValue RHS, SelectionDAG &DAG,
Dale Johannesened2eee62009-02-06 01:31:28 +00004967 DebugLoc dl) {
Chris Lattner59138102006-04-17 05:28:54 +00004968 unsigned OpNum = (PFEntry >> 26) & 0x0F;
Bill Wendling77959322008-09-17 00:30:57 +00004969 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
Chris Lattner59138102006-04-17 05:28:54 +00004970 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004971
Chris Lattner59138102006-04-17 05:28:54 +00004972 enum {
Chris Lattner00402c72006-05-16 04:20:24 +00004973 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
Chris Lattner59138102006-04-17 05:28:54 +00004974 OP_VMRGHW,
4975 OP_VMRGLW,
4976 OP_VSPLTISW0,
4977 OP_VSPLTISW1,
4978 OP_VSPLTISW2,
4979 OP_VSPLTISW3,
4980 OP_VSLDOI4,
4981 OP_VSLDOI8,
Chris Lattnerd74ea2b2006-05-24 17:04:05 +00004982 OP_VSLDOI12
Chris Lattner59138102006-04-17 05:28:54 +00004983 };
Scott Michelfdc40a02009-02-17 22:15:04 +00004984
Chris Lattner59138102006-04-17 05:28:54 +00004985 if (OpNum == OP_COPY) {
4986 if (LHSID == (1*9+2)*9+3) return LHS;
4987 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
4988 return RHS;
4989 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004990
Dan Gohman475871a2008-07-27 21:46:04 +00004991 SDValue OpLHS, OpRHS;
Dale Johannesened2eee62009-02-06 01:31:28 +00004992 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
4993 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00004994
Nate Begeman9008ca62009-04-27 18:41:29 +00004995 int ShufIdxs[16];
Chris Lattner59138102006-04-17 05:28:54 +00004996 switch (OpNum) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004997 default: llvm_unreachable("Unknown i32 permute!");
Chris Lattner59138102006-04-17 05:28:54 +00004998 case OP_VMRGHW:
4999 ShufIdxs[ 0] = 0; ShufIdxs[ 1] = 1; ShufIdxs[ 2] = 2; ShufIdxs[ 3] = 3;
5000 ShufIdxs[ 4] = 16; ShufIdxs[ 5] = 17; ShufIdxs[ 6] = 18; ShufIdxs[ 7] = 19;
5001 ShufIdxs[ 8] = 4; ShufIdxs[ 9] = 5; ShufIdxs[10] = 6; ShufIdxs[11] = 7;
5002 ShufIdxs[12] = 20; ShufIdxs[13] = 21; ShufIdxs[14] = 22; ShufIdxs[15] = 23;
5003 break;
5004 case OP_VMRGLW:
5005 ShufIdxs[ 0] = 8; ShufIdxs[ 1] = 9; ShufIdxs[ 2] = 10; ShufIdxs[ 3] = 11;
5006 ShufIdxs[ 4] = 24; ShufIdxs[ 5] = 25; ShufIdxs[ 6] = 26; ShufIdxs[ 7] = 27;
5007 ShufIdxs[ 8] = 12; ShufIdxs[ 9] = 13; ShufIdxs[10] = 14; ShufIdxs[11] = 15;
5008 ShufIdxs[12] = 28; ShufIdxs[13] = 29; ShufIdxs[14] = 30; ShufIdxs[15] = 31;
5009 break;
5010 case OP_VSPLTISW0:
5011 for (unsigned i = 0; i != 16; ++i)
5012 ShufIdxs[i] = (i&3)+0;
5013 break;
5014 case OP_VSPLTISW1:
5015 for (unsigned i = 0; i != 16; ++i)
5016 ShufIdxs[i] = (i&3)+4;
5017 break;
5018 case OP_VSPLTISW2:
5019 for (unsigned i = 0; i != 16; ++i)
5020 ShufIdxs[i] = (i&3)+8;
5021 break;
5022 case OP_VSPLTISW3:
5023 for (unsigned i = 0; i != 16; ++i)
5024 ShufIdxs[i] = (i&3)+12;
5025 break;
5026 case OP_VSLDOI4:
Dale Johannesened2eee62009-02-06 01:31:28 +00005027 return BuildVSLDOI(OpLHS, OpRHS, 4, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00005028 case OP_VSLDOI8:
Dale Johannesened2eee62009-02-06 01:31:28 +00005029 return BuildVSLDOI(OpLHS, OpRHS, 8, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00005030 case OP_VSLDOI12:
Dale Johannesened2eee62009-02-06 01:31:28 +00005031 return BuildVSLDOI(OpLHS, OpRHS, 12, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00005032 }
Owen Andersone50ed302009-08-10 22:56:29 +00005033 EVT VT = OpLHS.getValueType();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005034 OpLHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpLHS);
5035 OpRHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpRHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00005036 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, OpLHS, OpRHS, ShufIdxs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005037 return DAG.getNode(ISD::BITCAST, dl, VT, T);
Chris Lattner59138102006-04-17 05:28:54 +00005038}
5039
Chris Lattnerf1b47082006-04-14 05:19:18 +00005040/// LowerVECTOR_SHUFFLE - Return the code we lower for VECTOR_SHUFFLE. If this
5041/// is a shuffle we can handle in a single instruction, return it. Otherwise,
5042/// return the code it can be lowered into. Worst case, it can always be
5043/// lowered into a vperm.
Scott Michelfdc40a02009-02-17 22:15:04 +00005044SDValue PPCTargetLowering::LowerVECTOR_SHUFFLE(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00005045 SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00005046 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00005047 SDValue V1 = Op.getOperand(0);
5048 SDValue V2 = Op.getOperand(1);
Nate Begeman9008ca62009-04-27 18:41:29 +00005049 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Owen Andersone50ed302009-08-10 22:56:29 +00005050 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00005051
Chris Lattnerf1b47082006-04-14 05:19:18 +00005052 // Cases that are handled by instructions that take permute immediates
5053 // (such as vsplt*) should be left as VECTOR_SHUFFLE nodes so they can be
5054 // selected by the instruction selector.
5055 if (V2.getOpcode() == ISD::UNDEF) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005056 if (PPC::isSplatShuffleMask(SVOp, 1) ||
5057 PPC::isSplatShuffleMask(SVOp, 2) ||
5058 PPC::isSplatShuffleMask(SVOp, 4) ||
5059 PPC::isVPKUWUMShuffleMask(SVOp, true) ||
5060 PPC::isVPKUHUMShuffleMask(SVOp, true) ||
5061 PPC::isVSLDOIShuffleMask(SVOp, true) != -1 ||
5062 PPC::isVMRGLShuffleMask(SVOp, 1, true) ||
5063 PPC::isVMRGLShuffleMask(SVOp, 2, true) ||
5064 PPC::isVMRGLShuffleMask(SVOp, 4, true) ||
5065 PPC::isVMRGHShuffleMask(SVOp, 1, true) ||
5066 PPC::isVMRGHShuffleMask(SVOp, 2, true) ||
5067 PPC::isVMRGHShuffleMask(SVOp, 4, true)) {
Chris Lattnerf1b47082006-04-14 05:19:18 +00005068 return Op;
5069 }
5070 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005071
Chris Lattnerf1b47082006-04-14 05:19:18 +00005072 // Altivec has a variety of "shuffle immediates" that take two vector inputs
5073 // and produce a fixed permutation. If any of these match, do not lower to
5074 // VPERM.
Nate Begeman9008ca62009-04-27 18:41:29 +00005075 if (PPC::isVPKUWUMShuffleMask(SVOp, false) ||
5076 PPC::isVPKUHUMShuffleMask(SVOp, false) ||
5077 PPC::isVSLDOIShuffleMask(SVOp, false) != -1 ||
5078 PPC::isVMRGLShuffleMask(SVOp, 1, false) ||
5079 PPC::isVMRGLShuffleMask(SVOp, 2, false) ||
5080 PPC::isVMRGLShuffleMask(SVOp, 4, false) ||
5081 PPC::isVMRGHShuffleMask(SVOp, 1, false) ||
5082 PPC::isVMRGHShuffleMask(SVOp, 2, false) ||
5083 PPC::isVMRGHShuffleMask(SVOp, 4, false))
Chris Lattnerf1b47082006-04-14 05:19:18 +00005084 return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00005085
Chris Lattner59138102006-04-17 05:28:54 +00005086 // Check to see if this is a shuffle of 4-byte values. If so, we can use our
5087 // perfect shuffle table to emit an optimal matching sequence.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00005088 ArrayRef<int> PermMask = SVOp->getMask();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005089
Chris Lattner59138102006-04-17 05:28:54 +00005090 unsigned PFIndexes[4];
5091 bool isFourElementShuffle = true;
5092 for (unsigned i = 0; i != 4 && isFourElementShuffle; ++i) { // Element number
5093 unsigned EltNo = 8; // Start out undef.
5094 for (unsigned j = 0; j != 4; ++j) { // Intra-element byte.
Nate Begeman9008ca62009-04-27 18:41:29 +00005095 if (PermMask[i*4+j] < 0)
Chris Lattner59138102006-04-17 05:28:54 +00005096 continue; // Undef, ignore it.
Scott Michelfdc40a02009-02-17 22:15:04 +00005097
Nate Begeman9008ca62009-04-27 18:41:29 +00005098 unsigned ByteSource = PermMask[i*4+j];
Chris Lattner59138102006-04-17 05:28:54 +00005099 if ((ByteSource & 3) != j) {
5100 isFourElementShuffle = false;
5101 break;
5102 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005103
Chris Lattner59138102006-04-17 05:28:54 +00005104 if (EltNo == 8) {
5105 EltNo = ByteSource/4;
5106 } else if (EltNo != ByteSource/4) {
5107 isFourElementShuffle = false;
5108 break;
5109 }
5110 }
5111 PFIndexes[i] = EltNo;
5112 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005113
5114 // If this shuffle can be expressed as a shuffle of 4-byte elements, use the
Chris Lattner59138102006-04-17 05:28:54 +00005115 // perfect shuffle vector to determine if it is cost effective to do this as
5116 // discrete instructions, or whether we should use a vperm.
5117 if (isFourElementShuffle) {
5118 // Compute the index in the perfect shuffle table.
Scott Michelfdc40a02009-02-17 22:15:04 +00005119 unsigned PFTableIndex =
Chris Lattner59138102006-04-17 05:28:54 +00005120 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
Scott Michelfdc40a02009-02-17 22:15:04 +00005121
Chris Lattner59138102006-04-17 05:28:54 +00005122 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
5123 unsigned Cost = (PFEntry >> 30);
Scott Michelfdc40a02009-02-17 22:15:04 +00005124
Chris Lattner59138102006-04-17 05:28:54 +00005125 // Determining when to avoid vperm is tricky. Many things affect the cost
5126 // of vperm, particularly how many times the perm mask needs to be computed.
5127 // For example, if the perm mask can be hoisted out of a loop or is already
5128 // used (perhaps because there are multiple permutes with the same shuffle
5129 // mask?) the vperm has a cost of 1. OTOH, hoisting the permute mask out of
5130 // the loop requires an extra register.
5131 //
5132 // As a compromise, we only emit discrete instructions if the shuffle can be
Scott Michelfdc40a02009-02-17 22:15:04 +00005133 // generated in 3 or fewer operations. When we have loop information
Chris Lattner59138102006-04-17 05:28:54 +00005134 // available, if this block is within a loop, we should avoid using vperm
5135 // for 3-operation perms and use a constant pool load instead.
Scott Michelfdc40a02009-02-17 22:15:04 +00005136 if (Cost < 3)
Dale Johannesened2eee62009-02-06 01:31:28 +00005137 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00005138 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005139
Chris Lattnerf1b47082006-04-14 05:19:18 +00005140 // Lower this to a VPERM(V1, V2, V3) expression, where V3 is a constant
5141 // vector that will get spilled to the constant pool.
5142 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
Scott Michelfdc40a02009-02-17 22:15:04 +00005143
Chris Lattnerf1b47082006-04-14 05:19:18 +00005144 // The SHUFFLE_VECTOR mask is almost exactly what we want for vperm, except
5145 // that it is in input element units, not in bytes. Convert now.
Owen Andersone50ed302009-08-10 22:56:29 +00005146 EVT EltVT = V1.getValueType().getVectorElementType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005147 unsigned BytesPerElement = EltVT.getSizeInBits()/8;
Scott Michelfdc40a02009-02-17 22:15:04 +00005148
Dan Gohman475871a2008-07-27 21:46:04 +00005149 SmallVector<SDValue, 16> ResultMask;
Nate Begeman9008ca62009-04-27 18:41:29 +00005150 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i) {
5151 unsigned SrcElt = PermMask[i] < 0 ? 0 : PermMask[i];
Scott Michelfdc40a02009-02-17 22:15:04 +00005152
Chris Lattnerf1b47082006-04-14 05:19:18 +00005153 for (unsigned j = 0; j != BytesPerElement; ++j)
5154 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,
Owen Anderson825b72b2009-08-11 20:47:22 +00005155 MVT::i32));
Chris Lattnerf1b47082006-04-14 05:19:18 +00005156 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005157
Owen Anderson825b72b2009-08-11 20:47:22 +00005158 SDValue VPermMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v16i8,
Evan Chenga87008d2009-02-25 22:49:59 +00005159 &ResultMask[0], ResultMask.size());
Dale Johannesened2eee62009-02-06 01:31:28 +00005160 return DAG.getNode(PPCISD::VPERM, dl, V1.getValueType(), V1, V2, VPermMask);
Chris Lattnerf1b47082006-04-14 05:19:18 +00005161}
5162
Chris Lattner90564f22006-04-18 17:59:36 +00005163/// getAltivecCompareInfo - Given an intrinsic, return false if it is not an
5164/// altivec comparison. If it is, return true and fill in Opc/isDot with
5165/// information about the intrinsic.
Dan Gohman475871a2008-07-27 21:46:04 +00005166static bool getAltivecCompareInfo(SDValue Intrin, int &CompareOpc,
Chris Lattner90564f22006-04-18 17:59:36 +00005167 bool &isDot) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005168 unsigned IntrinsicID =
5169 cast<ConstantSDNode>(Intrin.getOperand(0))->getZExtValue();
Chris Lattner90564f22006-04-18 17:59:36 +00005170 CompareOpc = -1;
5171 isDot = false;
5172 switch (IntrinsicID) {
5173 default: return false;
5174 // Comparison predicates.
Chris Lattner1a635d62006-04-14 06:01:58 +00005175 case Intrinsic::ppc_altivec_vcmpbfp_p: CompareOpc = 966; isDot = 1; break;
5176 case Intrinsic::ppc_altivec_vcmpeqfp_p: CompareOpc = 198; isDot = 1; break;
5177 case Intrinsic::ppc_altivec_vcmpequb_p: CompareOpc = 6; isDot = 1; break;
5178 case Intrinsic::ppc_altivec_vcmpequh_p: CompareOpc = 70; isDot = 1; break;
5179 case Intrinsic::ppc_altivec_vcmpequw_p: CompareOpc = 134; isDot = 1; break;
5180 case Intrinsic::ppc_altivec_vcmpgefp_p: CompareOpc = 454; isDot = 1; break;
5181 case Intrinsic::ppc_altivec_vcmpgtfp_p: CompareOpc = 710; isDot = 1; break;
5182 case Intrinsic::ppc_altivec_vcmpgtsb_p: CompareOpc = 774; isDot = 1; break;
5183 case Intrinsic::ppc_altivec_vcmpgtsh_p: CompareOpc = 838; isDot = 1; break;
5184 case Intrinsic::ppc_altivec_vcmpgtsw_p: CompareOpc = 902; isDot = 1; break;
5185 case Intrinsic::ppc_altivec_vcmpgtub_p: CompareOpc = 518; isDot = 1; break;
5186 case Intrinsic::ppc_altivec_vcmpgtuh_p: CompareOpc = 582; isDot = 1; break;
5187 case Intrinsic::ppc_altivec_vcmpgtuw_p: CompareOpc = 646; isDot = 1; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005188
Chris Lattner1a635d62006-04-14 06:01:58 +00005189 // Normal Comparisons.
5190 case Intrinsic::ppc_altivec_vcmpbfp: CompareOpc = 966; isDot = 0; break;
5191 case Intrinsic::ppc_altivec_vcmpeqfp: CompareOpc = 198; isDot = 0; break;
5192 case Intrinsic::ppc_altivec_vcmpequb: CompareOpc = 6; isDot = 0; break;
5193 case Intrinsic::ppc_altivec_vcmpequh: CompareOpc = 70; isDot = 0; break;
5194 case Intrinsic::ppc_altivec_vcmpequw: CompareOpc = 134; isDot = 0; break;
5195 case Intrinsic::ppc_altivec_vcmpgefp: CompareOpc = 454; isDot = 0; break;
5196 case Intrinsic::ppc_altivec_vcmpgtfp: CompareOpc = 710; isDot = 0; break;
5197 case Intrinsic::ppc_altivec_vcmpgtsb: CompareOpc = 774; isDot = 0; break;
5198 case Intrinsic::ppc_altivec_vcmpgtsh: CompareOpc = 838; isDot = 0; break;
5199 case Intrinsic::ppc_altivec_vcmpgtsw: CompareOpc = 902; isDot = 0; break;
5200 case Intrinsic::ppc_altivec_vcmpgtub: CompareOpc = 518; isDot = 0; break;
5201 case Intrinsic::ppc_altivec_vcmpgtuh: CompareOpc = 582; isDot = 0; break;
5202 case Intrinsic::ppc_altivec_vcmpgtuw: CompareOpc = 646; isDot = 0; break;
5203 }
Chris Lattner90564f22006-04-18 17:59:36 +00005204 return true;
5205}
5206
5207/// LowerINTRINSIC_WO_CHAIN - If this is an intrinsic that we want to custom
5208/// lower, do it, otherwise return null.
Scott Michelfdc40a02009-02-17 22:15:04 +00005209SDValue PPCTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00005210 SelectionDAG &DAG) const {
Chris Lattner90564f22006-04-18 17:59:36 +00005211 // If this is a lowered altivec predicate compare, CompareOpc is set to the
5212 // opcode number of the comparison.
Dale Johannesen3484c092009-02-05 22:07:54 +00005213 DebugLoc dl = Op.getDebugLoc();
Chris Lattner90564f22006-04-18 17:59:36 +00005214 int CompareOpc;
5215 bool isDot;
5216 if (!getAltivecCompareInfo(Op, CompareOpc, isDot))
Dan Gohman475871a2008-07-27 21:46:04 +00005217 return SDValue(); // Don't custom lower most intrinsics.
Scott Michelfdc40a02009-02-17 22:15:04 +00005218
Chris Lattner90564f22006-04-18 17:59:36 +00005219 // If this is a non-dot comparison, make the VCMP node and we are done.
Chris Lattner1a635d62006-04-14 06:01:58 +00005220 if (!isDot) {
Dale Johannesen3484c092009-02-05 22:07:54 +00005221 SDValue Tmp = DAG.getNode(PPCISD::VCMP, dl, Op.getOperand(2).getValueType(),
Chris Lattner149add02010-03-14 22:44:11 +00005222 Op.getOperand(1), Op.getOperand(2),
5223 DAG.getConstant(CompareOpc, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005224 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Tmp);
Chris Lattner1a635d62006-04-14 06:01:58 +00005225 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005226
Chris Lattner1a635d62006-04-14 06:01:58 +00005227 // Create the PPCISD altivec 'dot' comparison node.
Dan Gohman475871a2008-07-27 21:46:04 +00005228 SDValue Ops[] = {
Chris Lattner79e490a2006-08-11 17:18:05 +00005229 Op.getOperand(2), // LHS
5230 Op.getOperand(3), // RHS
Owen Anderson825b72b2009-08-11 20:47:22 +00005231 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattner79e490a2006-08-11 17:18:05 +00005232 };
Owen Andersone50ed302009-08-10 22:56:29 +00005233 std::vector<EVT> VTs;
Chris Lattner1a635d62006-04-14 06:01:58 +00005234 VTs.push_back(Op.getOperand(2).getValueType());
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00005235 VTs.push_back(MVT::Glue);
Dale Johannesen3484c092009-02-05 22:07:54 +00005236 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops, 3);
Scott Michelfdc40a02009-02-17 22:15:04 +00005237
Chris Lattner1a635d62006-04-14 06:01:58 +00005238 // Now that we have the comparison, emit a copy from the CR to a GPR.
5239 // This is flagged to the above dot comparison.
Owen Anderson825b72b2009-08-11 20:47:22 +00005240 SDValue Flags = DAG.getNode(PPCISD::MFCR, dl, MVT::i32,
5241 DAG.getRegister(PPC::CR6, MVT::i32),
Scott Michelfdc40a02009-02-17 22:15:04 +00005242 CompNode.getValue(1));
5243
Chris Lattner1a635d62006-04-14 06:01:58 +00005244 // Unpack the result based on how the target uses it.
5245 unsigned BitNo; // Bit # of CR6.
5246 bool InvertBit; // Invert result?
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005247 switch (cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue()) {
Chris Lattner1a635d62006-04-14 06:01:58 +00005248 default: // Can't happen, don't crash on invalid number though.
5249 case 0: // Return the value of the EQ bit of CR6.
5250 BitNo = 0; InvertBit = false;
5251 break;
5252 case 1: // Return the inverted value of the EQ bit of CR6.
5253 BitNo = 0; InvertBit = true;
5254 break;
5255 case 2: // Return the value of the LT bit of CR6.
5256 BitNo = 2; InvertBit = false;
5257 break;
5258 case 3: // Return the inverted value of the LT bit of CR6.
5259 BitNo = 2; InvertBit = true;
5260 break;
5261 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005262
Chris Lattner1a635d62006-04-14 06:01:58 +00005263 // Shift the bit into the low position.
Owen Anderson825b72b2009-08-11 20:47:22 +00005264 Flags = DAG.getNode(ISD::SRL, dl, MVT::i32, Flags,
5265 DAG.getConstant(8-(3-BitNo), MVT::i32));
Chris Lattner1a635d62006-04-14 06:01:58 +00005266 // Isolate the bit.
Owen Anderson825b72b2009-08-11 20:47:22 +00005267 Flags = DAG.getNode(ISD::AND, dl, MVT::i32, Flags,
5268 DAG.getConstant(1, MVT::i32));
Scott Michelfdc40a02009-02-17 22:15:04 +00005269
Chris Lattner1a635d62006-04-14 06:01:58 +00005270 // If we are supposed to, toggle the bit.
5271 if (InvertBit)
Owen Anderson825b72b2009-08-11 20:47:22 +00005272 Flags = DAG.getNode(ISD::XOR, dl, MVT::i32, Flags,
5273 DAG.getConstant(1, MVT::i32));
Chris Lattner1a635d62006-04-14 06:01:58 +00005274 return Flags;
5275}
5276
Scott Michelfdc40a02009-02-17 22:15:04 +00005277SDValue PPCTargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00005278 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005279 DebugLoc dl = Op.getDebugLoc();
Chris Lattner1a635d62006-04-14 06:01:58 +00005280 // Create a stack slot that is 16-byte aligned.
5281 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
David Greene3f2bf852009-11-12 20:49:22 +00005282 int FrameIdx = FrameInfo->CreateStackObject(16, 16, false);
Dale Johannesen08673d22010-05-03 22:59:34 +00005283 EVT PtrVT = getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00005284 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00005285
Chris Lattner1a635d62006-04-14 06:01:58 +00005286 // Store the input value into Value#0 of the stack slot.
Dale Johannesen33c960f2009-02-04 20:06:27 +00005287 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl,
Chris Lattner6229d0a2010-09-21 18:41:36 +00005288 Op.getOperand(0), FIdx, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00005289 false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00005290 // Load it out.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00005291 return DAG.getLoad(Op.getValueType(), dl, Store, FIdx, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00005292 false, false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00005293}
5294
Dan Gohmand858e902010-04-17 15:26:15 +00005295SDValue PPCTargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00005296 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00005297 if (Op.getValueType() == MVT::v4i32) {
Dan Gohman475871a2008-07-27 21:46:04 +00005298 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005299
Owen Anderson825b72b2009-08-11 20:47:22 +00005300 SDValue Zero = BuildSplatI( 0, 1, MVT::v4i32, DAG, dl);
5301 SDValue Neg16 = BuildSplatI(-16, 4, MVT::v4i32, DAG, dl);//+16 as shift amt.
Scott Michelfdc40a02009-02-17 22:15:04 +00005302
Dan Gohman475871a2008-07-27 21:46:04 +00005303 SDValue RHSSwap = // = vrlw RHS, 16
Dale Johannesened2eee62009-02-06 01:31:28 +00005304 BuildIntrinsicOp(Intrinsic::ppc_altivec_vrlw, RHS, Neg16, DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00005305
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005306 // Shrinkify inputs to v8i16.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005307 LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, LHS);
5308 RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHS);
5309 RHSSwap = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHSSwap);
Scott Michelfdc40a02009-02-17 22:15:04 +00005310
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005311 // Low parts multiplied together, generating 32-bit results (we ignore the
5312 // top parts).
Dan Gohman475871a2008-07-27 21:46:04 +00005313 SDValue LoProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmulouh,
Owen Anderson825b72b2009-08-11 20:47:22 +00005314 LHS, RHS, DAG, dl, MVT::v4i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00005315
Dan Gohman475871a2008-07-27 21:46:04 +00005316 SDValue HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmsumuhm,
Owen Anderson825b72b2009-08-11 20:47:22 +00005317 LHS, RHSSwap, Zero, DAG, dl, MVT::v4i32);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005318 // Shift the high parts up 16 bits.
Scott Michelfdc40a02009-02-17 22:15:04 +00005319 HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, HiProd,
Dale Johannesened2eee62009-02-06 01:31:28 +00005320 Neg16, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00005321 return DAG.getNode(ISD::ADD, dl, MVT::v4i32, LoProd, HiProd);
5322 } else if (Op.getValueType() == MVT::v8i16) {
Dan Gohman475871a2008-07-27 21:46:04 +00005323 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005324
Owen Anderson825b72b2009-08-11 20:47:22 +00005325 SDValue Zero = BuildSplatI(0, 1, MVT::v8i16, DAG, dl);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005326
Chris Lattnercea2aa72006-04-18 04:28:57 +00005327 return BuildIntrinsicOp(Intrinsic::ppc_altivec_vmladduhm,
Dale Johannesened2eee62009-02-06 01:31:28 +00005328 LHS, RHS, Zero, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00005329 } else if (Op.getValueType() == MVT::v16i8) {
Dan Gohman475871a2008-07-27 21:46:04 +00005330 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005331
Chris Lattner19a81522006-04-18 03:57:35 +00005332 // Multiply the even 8-bit parts, producing 16-bit sums.
Dan Gohman475871a2008-07-27 21:46:04 +00005333 SDValue EvenParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuleub,
Owen Anderson825b72b2009-08-11 20:47:22 +00005334 LHS, RHS, DAG, dl, MVT::v8i16);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005335 EvenParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, EvenParts);
Scott Michelfdc40a02009-02-17 22:15:04 +00005336
Chris Lattner19a81522006-04-18 03:57:35 +00005337 // Multiply the odd 8-bit parts, producing 16-bit sums.
Dan Gohman475871a2008-07-27 21:46:04 +00005338 SDValue OddParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuloub,
Owen Anderson825b72b2009-08-11 20:47:22 +00005339 LHS, RHS, DAG, dl, MVT::v8i16);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005340 OddParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OddParts);
Scott Michelfdc40a02009-02-17 22:15:04 +00005341
Chris Lattner19a81522006-04-18 03:57:35 +00005342 // Merge the results together.
Nate Begeman9008ca62009-04-27 18:41:29 +00005343 int Ops[16];
Chris Lattner19a81522006-04-18 03:57:35 +00005344 for (unsigned i = 0; i != 8; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005345 Ops[i*2 ] = 2*i+1;
5346 Ops[i*2+1] = 2*i+1+16;
Chris Lattner19a81522006-04-18 03:57:35 +00005347 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005348 return DAG.getVectorShuffle(MVT::v16i8, dl, EvenParts, OddParts, Ops);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005349 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +00005350 llvm_unreachable("Unknown mul to lower!");
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005351 }
Chris Lattnere7c768e2006-04-18 03:24:30 +00005352}
5353
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00005354/// LowerOperation - Provide custom lowering hooks for some operations.
5355///
Dan Gohmand858e902010-04-17 15:26:15 +00005356SDValue PPCTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00005357 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005358 default: llvm_unreachable("Wasn't expecting to be able to lower this!");
Chris Lattner1a635d62006-04-14 06:01:58 +00005359 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bob Wilson3d90dbe2009-11-04 21:31:18 +00005360 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00005361 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Roman Divackyfd42ed62012-06-04 17:36:38 +00005362 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Nate Begeman37efe672006-04-22 18:53:45 +00005363 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00005364 case ISD::SETCC: return LowerSETCC(Op, DAG);
Duncan Sands4a544a72011-09-06 13:37:06 +00005365 case ISD::INIT_TRAMPOLINE: return LowerINIT_TRAMPOLINE(Op, DAG);
5366 case ISD::ADJUST_TRAMPOLINE: return LowerADJUST_TRAMPOLINE(Op, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00005367 case ISD::VASTART:
Dan Gohman1e93df62010-04-17 14:41:14 +00005368 return LowerVASTART(Op, DAG, PPCSubTarget);
Scott Michelfdc40a02009-02-17 22:15:04 +00005369
5370 case ISD::VAARG:
Dan Gohman1e93df62010-04-17 14:41:14 +00005371 return LowerVAARG(Op, DAG, PPCSubTarget);
Nicolas Geoffray01119992007-04-03 13:59:52 +00005372
Jim Laskeyefc7e522006-12-04 22:04:42 +00005373 case ISD::STACKRESTORE: return LowerSTACKRESTORE(Op, DAG, PPCSubTarget);
Chris Lattner9f0bc652007-02-25 05:34:32 +00005374 case ISD::DYNAMIC_STACKALLOC:
5375 return LowerDYNAMIC_STACKALLOC(Op, DAG, PPCSubTarget);
Evan Cheng54fc97d2008-04-19 01:30:48 +00005376
Chris Lattner1a635d62006-04-14 06:01:58 +00005377 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
Dale Johannesen4c9369d2009-06-04 20:53:52 +00005378 case ISD::FP_TO_UINT:
5379 case ISD::FP_TO_SINT: return LowerFP_TO_INT(Op, DAG,
Dale Johannesen3484c092009-02-05 22:07:54 +00005380 Op.getDebugLoc());
Chris Lattner1a635d62006-04-14 06:01:58 +00005381 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00005382 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005383
Chris Lattner1a635d62006-04-14 06:01:58 +00005384 // Lower 64-bit shifts.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00005385 case ISD::SHL_PARTS: return LowerSHL_PARTS(Op, DAG);
5386 case ISD::SRL_PARTS: return LowerSRL_PARTS(Op, DAG);
5387 case ISD::SRA_PARTS: return LowerSRA_PARTS(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005388
Chris Lattner1a635d62006-04-14 06:01:58 +00005389 // Vector-related lowering.
5390 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
5391 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
5392 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
5393 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
Chris Lattnere7c768e2006-04-18 03:24:30 +00005394 case ISD::MUL: return LowerMUL(Op, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00005395
Chris Lattner3fc027d2007-12-08 06:59:59 +00005396 // Frame & Return address.
5397 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00005398 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Chris Lattnerbc11c342005-08-31 20:23:54 +00005399 }
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00005400}
5401
Duncan Sands1607f052008-12-01 11:39:25 +00005402void PPCTargetLowering::ReplaceNodeResults(SDNode *N,
5403 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00005404 SelectionDAG &DAG) const {
Roman Divackybdb226e2011-06-28 15:30:42 +00005405 const TargetMachine &TM = getTargetMachine();
Dale Johannesen3484c092009-02-05 22:07:54 +00005406 DebugLoc dl = N->getDebugLoc();
Chris Lattner1f873002007-11-28 18:44:47 +00005407 switch (N->getOpcode()) {
Duncan Sands57760d92008-10-28 15:00:32 +00005408 default:
Craig Topperbc219812012-02-07 02:50:20 +00005409 llvm_unreachable("Do not know how to custom type legalize this operation!");
Roman Divackybdb226e2011-06-28 15:30:42 +00005410 case ISD::VAARG: {
5411 if (!TM.getSubtarget<PPCSubtarget>().isSVR4ABI()
5412 || TM.getSubtarget<PPCSubtarget>().isPPC64())
5413 return;
5414
5415 EVT VT = N->getValueType(0);
5416
5417 if (VT == MVT::i64) {
5418 SDValue NewNode = LowerVAARG(SDValue(N, 1), DAG, PPCSubTarget);
5419
5420 Results.push_back(NewNode);
5421 Results.push_back(NewNode.getValue(1));
5422 }
5423 return;
5424 }
Duncan Sands1607f052008-12-01 11:39:25 +00005425 case ISD::FP_ROUND_INREG: {
Owen Anderson825b72b2009-08-11 20:47:22 +00005426 assert(N->getValueType(0) == MVT::ppcf128);
5427 assert(N->getOperand(0).getValueType() == MVT::ppcf128);
Scott Michelfdc40a02009-02-17 22:15:04 +00005428 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005429 MVT::f64, N->getOperand(0),
Duncan Sands1607f052008-12-01 11:39:25 +00005430 DAG.getIntPtrConstant(0));
Dale Johannesen3484c092009-02-05 22:07:54 +00005431 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005432 MVT::f64, N->getOperand(0),
Duncan Sands1607f052008-12-01 11:39:25 +00005433 DAG.getIntPtrConstant(1));
5434
5435 // This sequence changes FPSCR to do round-to-zero, adds the two halves
5436 // of the long double, and puts FPSCR back the way it was. We do not
5437 // actually model FPSCR.
Owen Andersone50ed302009-08-10 22:56:29 +00005438 std::vector<EVT> NodeTys;
Duncan Sands1607f052008-12-01 11:39:25 +00005439 SDValue Ops[4], Result, MFFSreg, InFlag, FPreg;
5440
Owen Anderson825b72b2009-08-11 20:47:22 +00005441 NodeTys.push_back(MVT::f64); // Return register
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00005442 NodeTys.push_back(MVT::Glue); // Returns a flag for later insns
Dale Johannesen3484c092009-02-05 22:07:54 +00005443 Result = DAG.getNode(PPCISD::MFFS, dl, NodeTys, &InFlag, 0);
Duncan Sands1607f052008-12-01 11:39:25 +00005444 MFFSreg = Result.getValue(0);
5445 InFlag = Result.getValue(1);
5446
5447 NodeTys.clear();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00005448 NodeTys.push_back(MVT::Glue); // Returns a flag
Owen Anderson825b72b2009-08-11 20:47:22 +00005449 Ops[0] = DAG.getConstant(31, MVT::i32);
Duncan Sands1607f052008-12-01 11:39:25 +00005450 Ops[1] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00005451 Result = DAG.getNode(PPCISD::MTFSB1, dl, NodeTys, Ops, 2);
Duncan Sands1607f052008-12-01 11:39:25 +00005452 InFlag = Result.getValue(0);
5453
5454 NodeTys.clear();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00005455 NodeTys.push_back(MVT::Glue); // Returns a flag
Owen Anderson825b72b2009-08-11 20:47:22 +00005456 Ops[0] = DAG.getConstant(30, MVT::i32);
Duncan Sands1607f052008-12-01 11:39:25 +00005457 Ops[1] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00005458 Result = DAG.getNode(PPCISD::MTFSB0, dl, NodeTys, Ops, 2);
Duncan Sands1607f052008-12-01 11:39:25 +00005459 InFlag = Result.getValue(0);
5460
5461 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00005462 NodeTys.push_back(MVT::f64); // result of add
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00005463 NodeTys.push_back(MVT::Glue); // Returns a flag
Duncan Sands1607f052008-12-01 11:39:25 +00005464 Ops[0] = Lo;
5465 Ops[1] = Hi;
5466 Ops[2] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00005467 Result = DAG.getNode(PPCISD::FADDRTZ, dl, NodeTys, Ops, 3);
Duncan Sands1607f052008-12-01 11:39:25 +00005468 FPreg = Result.getValue(0);
5469 InFlag = Result.getValue(1);
5470
5471 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00005472 NodeTys.push_back(MVT::f64);
5473 Ops[0] = DAG.getConstant(1, MVT::i32);
Duncan Sands1607f052008-12-01 11:39:25 +00005474 Ops[1] = MFFSreg;
5475 Ops[2] = FPreg;
5476 Ops[3] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00005477 Result = DAG.getNode(PPCISD::MTFSF, dl, NodeTys, Ops, 4);
Duncan Sands1607f052008-12-01 11:39:25 +00005478 FPreg = Result.getValue(0);
5479
5480 // We know the low half is about to be thrown away, so just use something
5481 // convenient.
Owen Anderson825b72b2009-08-11 20:47:22 +00005482 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::ppcf128,
Dale Johannesen3484c092009-02-05 22:07:54 +00005483 FPreg, FPreg));
Duncan Sands1607f052008-12-01 11:39:25 +00005484 return;
Duncan Sandsa7360f02008-07-19 16:26:02 +00005485 }
Duncan Sands1607f052008-12-01 11:39:25 +00005486 case ISD::FP_TO_SINT:
Dale Johannesen4c9369d2009-06-04 20:53:52 +00005487 Results.push_back(LowerFP_TO_INT(SDValue(N, 0), DAG, dl));
Duncan Sands1607f052008-12-01 11:39:25 +00005488 return;
Chris Lattner1f873002007-11-28 18:44:47 +00005489 }
5490}
5491
5492
Chris Lattner1a635d62006-04-14 06:01:58 +00005493//===----------------------------------------------------------------------===//
5494// Other Lowering Code
5495//===----------------------------------------------------------------------===//
5496
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00005497MachineBasicBlock *
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005498PPCTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00005499 bool is64bit, unsigned BinOpcode) const {
Dale Johannesen0e55f062008-08-29 18:29:46 +00005500 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005501 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
5502
5503 const BasicBlock *LLVM_BB = BB->getBasicBlock();
5504 MachineFunction *F = BB->getParent();
5505 MachineFunction::iterator It = BB;
5506 ++It;
5507
5508 unsigned dest = MI->getOperand(0).getReg();
5509 unsigned ptrA = MI->getOperand(1).getReg();
5510 unsigned ptrB = MI->getOperand(2).getReg();
5511 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00005512 DebugLoc dl = MI->getDebugLoc();
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005513
5514 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
5515 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
5516 F->insert(It, loopMBB);
5517 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00005518 exitMBB->splice(exitMBB->begin(), BB,
5519 llvm::next(MachineBasicBlock::iterator(MI)),
5520 BB->end());
5521 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005522
5523 MachineRegisterInfo &RegInfo = F->getRegInfo();
Dale Johannesen0e55f062008-08-29 18:29:46 +00005524 unsigned TmpReg = (!BinOpcode) ? incr :
5525 RegInfo.createVirtualRegister(
Dale Johannesena619d012008-09-02 20:30:23 +00005526 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
5527 (const TargetRegisterClass *) &PPC::GPRCRegClass);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005528
5529 // thisMBB:
5530 // ...
5531 // fallthrough --> loopMBB
5532 BB->addSuccessor(loopMBB);
5533
5534 // loopMBB:
5535 // l[wd]arx dest, ptr
5536 // add r0, dest, incr
5537 // st[wd]cx. r0, ptr
5538 // bne- loopMBB
5539 // fallthrough --> exitMBB
5540 BB = loopMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005541 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005542 .addReg(ptrA).addReg(ptrB);
Dale Johannesen0e55f062008-08-29 18:29:46 +00005543 if (BinOpcode)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005544 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg).addReg(incr).addReg(dest);
5545 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005546 .addReg(TmpReg).addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005547 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelfdc40a02009-02-17 22:15:04 +00005548 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005549 BB->addSuccessor(loopMBB);
5550 BB->addSuccessor(exitMBB);
5551
5552 // exitMBB:
5553 // ...
5554 BB = exitMBB;
5555 return BB;
5556}
5557
5558MachineBasicBlock *
Scott Michelfdc40a02009-02-17 22:15:04 +00005559PPCTargetLowering::EmitPartwordAtomicBinary(MachineInstr *MI,
Dale Johannesen97efa362008-08-28 17:53:09 +00005560 MachineBasicBlock *BB,
5561 bool is8bit, // operation
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00005562 unsigned BinOpcode) const {
Dale Johannesen0e55f062008-08-29 18:29:46 +00005563 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesen97efa362008-08-28 17:53:09 +00005564 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
5565 // In 64 bit mode we have to use 64 bits for addresses, even though the
5566 // lwarx/stwcx are 32 bits. With the 32-bit atomics we can use address
5567 // registers without caring whether they're 32 or 64, but here we're
5568 // doing actual arithmetic on the addresses.
5569 bool is64bit = PPCSubTarget.isPPC64();
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005570 unsigned ZeroReg = is64bit ? PPC::X0 : PPC::R0;
Dale Johannesen97efa362008-08-28 17:53:09 +00005571
5572 const BasicBlock *LLVM_BB = BB->getBasicBlock();
5573 MachineFunction *F = BB->getParent();
5574 MachineFunction::iterator It = BB;
5575 ++It;
5576
5577 unsigned dest = MI->getOperand(0).getReg();
5578 unsigned ptrA = MI->getOperand(1).getReg();
5579 unsigned ptrB = MI->getOperand(2).getReg();
5580 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00005581 DebugLoc dl = MI->getDebugLoc();
Dale Johannesen97efa362008-08-28 17:53:09 +00005582
5583 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
5584 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
5585 F->insert(It, loopMBB);
5586 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00005587 exitMBB->splice(exitMBB->begin(), BB,
5588 llvm::next(MachineBasicBlock::iterator(MI)),
5589 BB->end());
5590 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesen97efa362008-08-28 17:53:09 +00005591
5592 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +00005593 const TargetRegisterClass *RC =
Dale Johannesena619d012008-09-02 20:30:23 +00005594 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
5595 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesen97efa362008-08-28 17:53:09 +00005596 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
5597 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
5598 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
5599 unsigned Incr2Reg = RegInfo.createVirtualRegister(RC);
5600 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
5601 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
5602 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
5603 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
5604 unsigned Tmp3Reg = RegInfo.createVirtualRegister(RC);
5605 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen0e55f062008-08-29 18:29:46 +00005606 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
Dale Johannesen97efa362008-08-28 17:53:09 +00005607 unsigned Ptr1Reg;
Dale Johannesen0e55f062008-08-29 18:29:46 +00005608 unsigned TmpReg = (!BinOpcode) ? Incr2Reg : RegInfo.createVirtualRegister(RC);
Dale Johannesen97efa362008-08-28 17:53:09 +00005609
5610 // thisMBB:
5611 // ...
5612 // fallthrough --> loopMBB
5613 BB->addSuccessor(loopMBB);
5614
5615 // The 4-byte load must be aligned, while a char or short may be
5616 // anywhere in the word. Hence all this nasty bookkeeping code.
5617 // add ptr1, ptrA, ptrB [copy if ptrA==0]
5618 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesena619d012008-09-02 20:30:23 +00005619 // xori shift, shift1, 24 [16]
Dale Johannesen97efa362008-08-28 17:53:09 +00005620 // rlwinm ptr, ptr1, 0, 0, 29
5621 // slw incr2, incr, shift
5622 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
5623 // slw mask, mask2, shift
5624 // loopMBB:
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005625 // lwarx tmpDest, ptr
Dale Johannesen0e55f062008-08-29 18:29:46 +00005626 // add tmp, tmpDest, incr2
5627 // andc tmp2, tmpDest, mask
Dale Johannesen97efa362008-08-28 17:53:09 +00005628 // and tmp3, tmp, mask
5629 // or tmp4, tmp3, tmp2
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005630 // stwcx. tmp4, ptr
Dale Johannesen97efa362008-08-28 17:53:09 +00005631 // bne- loopMBB
5632 // fallthrough --> exitMBB
Dale Johannesen0e55f062008-08-29 18:29:46 +00005633 // srw dest, tmpDest, shift
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005634 if (ptrA != ZeroReg) {
Dale Johannesen97efa362008-08-28 17:53:09 +00005635 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005636 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005637 .addReg(ptrA).addReg(ptrB);
5638 } else {
5639 Ptr1Reg = ptrB;
5640 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00005641 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005642 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005643 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005644 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
5645 if (is64bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005646 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005647 .addReg(Ptr1Reg).addImm(0).addImm(61);
5648 else
Dale Johannesen536a2f12009-02-13 02:27:39 +00005649 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005650 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005651 BuildMI(BB, dl, TII->get(PPC::SLW), Incr2Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005652 .addReg(incr).addReg(ShiftReg);
5653 if (is8bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005654 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesen97efa362008-08-28 17:53:09 +00005655 else {
Dale Johannesen536a2f12009-02-13 02:27:39 +00005656 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
5657 BuildMI(BB, dl, TII->get(PPC::ORI),Mask2Reg).addReg(Mask3Reg).addImm(65535);
Dale Johannesen97efa362008-08-28 17:53:09 +00005658 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00005659 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005660 .addReg(Mask2Reg).addReg(ShiftReg);
5661
5662 BB = loopMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005663 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005664 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen0e55f062008-08-29 18:29:46 +00005665 if (BinOpcode)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005666 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg)
Dale Johannesen0e55f062008-08-29 18:29:46 +00005667 .addReg(Incr2Reg).addReg(TmpDestReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005668 BuildMI(BB, dl, TII->get(is64bit ? PPC::ANDC8 : PPC::ANDC), Tmp2Reg)
Dale Johannesen0e55f062008-08-29 18:29:46 +00005669 .addReg(TmpDestReg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005670 BuildMI(BB, dl, TII->get(is64bit ? PPC::AND8 : PPC::AND), Tmp3Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005671 .addReg(TmpReg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005672 BuildMI(BB, dl, TII->get(is64bit ? PPC::OR8 : PPC::OR), Tmp4Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005673 .addReg(Tmp3Reg).addReg(Tmp2Reg);
Roman Divacky951cd022011-06-17 15:21:10 +00005674 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005675 .addReg(Tmp4Reg).addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005676 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelfdc40a02009-02-17 22:15:04 +00005677 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesen97efa362008-08-28 17:53:09 +00005678 BB->addSuccessor(loopMBB);
5679 BB->addSuccessor(exitMBB);
5680
5681 // exitMBB:
5682 // ...
5683 BB = exitMBB;
Jakob Stoklund Olesen5fcb81d2011-04-04 17:57:29 +00005684 BuildMI(*BB, BB->begin(), dl, TII->get(PPC::SRW), dest).addReg(TmpDestReg)
5685 .addReg(ShiftReg);
Dale Johannesen97efa362008-08-28 17:53:09 +00005686 return BB;
5687}
5688
5689MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00005690PPCTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00005691 MachineBasicBlock *BB) const {
Evan Chengc0f64ff2006-11-27 23:37:22 +00005692 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Evan Cheng53301922008-07-12 02:23:19 +00005693
5694 // To "insert" these instructions we actually have to insert their
5695 // control-flow patterns.
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00005696 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00005697 MachineFunction::iterator It = BB;
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00005698 ++It;
Evan Cheng53301922008-07-12 02:23:19 +00005699
Dan Gohman8e5f2c62008-07-07 23:14:23 +00005700 MachineFunction *F = BB->getParent();
Evan Cheng53301922008-07-12 02:23:19 +00005701
Hal Finkel009f7af2012-06-22 23:10:08 +00005702 if (PPCSubTarget.hasISEL() && (MI->getOpcode() == PPC::SELECT_CC_I4 ||
5703 MI->getOpcode() == PPC::SELECT_CC_I8)) {
5704 unsigned OpCode = MI->getOpcode() == PPC::SELECT_CC_I8 ?
5705 PPC::ISEL8 : PPC::ISEL;
5706 unsigned SelectPred = MI->getOperand(4).getImm();
5707 DebugLoc dl = MI->getDebugLoc();
5708
5709 // The SelectPred is ((BI << 5) | BO) for a BCC
5710 unsigned BO = SelectPred & 0xF;
5711 assert((BO == 12 || BO == 4) && "invalid predicate BO field for isel");
5712
5713 unsigned TrueOpNo, FalseOpNo;
5714 if (BO == 12) {
5715 TrueOpNo = 2;
5716 FalseOpNo = 3;
5717 } else {
5718 TrueOpNo = 3;
5719 FalseOpNo = 2;
5720 SelectPred = PPC::InvertPredicate((PPC::Predicate)SelectPred);
5721 }
5722
5723 BuildMI(*BB, MI, dl, TII->get(OpCode), MI->getOperand(0).getReg())
5724 .addReg(MI->getOperand(TrueOpNo).getReg())
5725 .addReg(MI->getOperand(FalseOpNo).getReg())
5726 .addImm(SelectPred).addReg(MI->getOperand(1).getReg());
5727 } else if (MI->getOpcode() == PPC::SELECT_CC_I4 ||
5728 MI->getOpcode() == PPC::SELECT_CC_I8 ||
5729 MI->getOpcode() == PPC::SELECT_CC_F4 ||
5730 MI->getOpcode() == PPC::SELECT_CC_F8 ||
5731 MI->getOpcode() == PPC::SELECT_CC_VRRC) {
5732
Evan Cheng53301922008-07-12 02:23:19 +00005733
5734 // The incoming instruction knows the destination vreg to set, the
5735 // condition code register to branch on, the true/false values to
5736 // select between, and a branch opcode to use.
5737
5738 // thisMBB:
5739 // ...
5740 // TrueVal = ...
5741 // cmpTY ccX, r1, r2
5742 // bCC copy1MBB
5743 // fallthrough --> copy0MBB
5744 MachineBasicBlock *thisMBB = BB;
5745 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
5746 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
5747 unsigned SelectPred = MI->getOperand(4).getImm();
Dale Johannesen536a2f12009-02-13 02:27:39 +00005748 DebugLoc dl = MI->getDebugLoc();
Evan Cheng53301922008-07-12 02:23:19 +00005749 F->insert(It, copy0MBB);
5750 F->insert(It, sinkMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00005751
5752 // Transfer the remainder of BB and its successor edges to sinkMBB.
5753 sinkMBB->splice(sinkMBB->begin(), BB,
5754 llvm::next(MachineBasicBlock::iterator(MI)),
5755 BB->end());
5756 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
5757
Evan Cheng53301922008-07-12 02:23:19 +00005758 // Next, add the true and fallthrough blocks as its successors.
5759 BB->addSuccessor(copy0MBB);
5760 BB->addSuccessor(sinkMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00005761
Dan Gohman14152b42010-07-06 20:24:04 +00005762 BuildMI(BB, dl, TII->get(PPC::BCC))
5763 .addImm(SelectPred).addReg(MI->getOperand(1).getReg()).addMBB(sinkMBB);
5764
Evan Cheng53301922008-07-12 02:23:19 +00005765 // copy0MBB:
5766 // %FalseValue = ...
5767 // # fallthrough to sinkMBB
5768 BB = copy0MBB;
Scott Michelfdc40a02009-02-17 22:15:04 +00005769
Evan Cheng53301922008-07-12 02:23:19 +00005770 // Update machine-CFG edges
5771 BB->addSuccessor(sinkMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00005772
Evan Cheng53301922008-07-12 02:23:19 +00005773 // sinkMBB:
5774 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
5775 // ...
5776 BB = sinkMBB;
Dan Gohman14152b42010-07-06 20:24:04 +00005777 BuildMI(*BB, BB->begin(), dl,
5778 TII->get(PPC::PHI), MI->getOperand(0).getReg())
Evan Cheng53301922008-07-12 02:23:19 +00005779 .addReg(MI->getOperand(3).getReg()).addMBB(copy0MBB)
5780 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
5781 }
Dale Johannesen97efa362008-08-28 17:53:09 +00005782 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I8)
5783 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ADD4);
5784 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I16)
5785 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ADD4);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005786 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I32)
5787 BB = EmitAtomicBinary(MI, BB, false, PPC::ADD4);
5788 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I64)
5789 BB = EmitAtomicBinary(MI, BB, true, PPC::ADD8);
Dale Johannesen97efa362008-08-28 17:53:09 +00005790
5791 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I8)
5792 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::AND);
5793 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I16)
5794 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::AND);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005795 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I32)
5796 BB = EmitAtomicBinary(MI, BB, false, PPC::AND);
5797 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I64)
5798 BB = EmitAtomicBinary(MI, BB, true, PPC::AND8);
Dale Johannesen97efa362008-08-28 17:53:09 +00005799
5800 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I8)
5801 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::OR);
5802 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I16)
5803 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::OR);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005804 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I32)
5805 BB = EmitAtomicBinary(MI, BB, false, PPC::OR);
5806 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I64)
5807 BB = EmitAtomicBinary(MI, BB, true, PPC::OR8);
Dale Johannesen97efa362008-08-28 17:53:09 +00005808
5809 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I8)
5810 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::XOR);
5811 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I16)
5812 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::XOR);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005813 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I32)
5814 BB = EmitAtomicBinary(MI, BB, false, PPC::XOR);
5815 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I64)
5816 BB = EmitAtomicBinary(MI, BB, true, PPC::XOR8);
Dale Johannesen97efa362008-08-28 17:53:09 +00005817
5818 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I8)
Dale Johannesen209a4092008-09-11 02:15:03 +00005819 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ANDC);
Dale Johannesen97efa362008-08-28 17:53:09 +00005820 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I16)
Dale Johannesen209a4092008-09-11 02:15:03 +00005821 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005822 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I32)
Dale Johannesen209a4092008-09-11 02:15:03 +00005823 BB = EmitAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005824 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I64)
Dale Johannesen209a4092008-09-11 02:15:03 +00005825 BB = EmitAtomicBinary(MI, BB, true, PPC::ANDC8);
Dale Johannesen97efa362008-08-28 17:53:09 +00005826
5827 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I8)
5828 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::SUBF);
5829 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I16)
5830 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::SUBF);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005831 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I32)
5832 BB = EmitAtomicBinary(MI, BB, false, PPC::SUBF);
5833 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I64)
5834 BB = EmitAtomicBinary(MI, BB, true, PPC::SUBF8);
Dale Johannesen97efa362008-08-28 17:53:09 +00005835
Dale Johannesen0e55f062008-08-29 18:29:46 +00005836 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I8)
5837 BB = EmitPartwordAtomicBinary(MI, BB, true, 0);
5838 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I16)
5839 BB = EmitPartwordAtomicBinary(MI, BB, false, 0);
5840 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I32)
5841 BB = EmitAtomicBinary(MI, BB, false, 0);
5842 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I64)
5843 BB = EmitAtomicBinary(MI, BB, true, 0);
5844
Evan Cheng53301922008-07-12 02:23:19 +00005845 else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I32 ||
5846 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64) {
5847 bool is64bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64;
5848
5849 unsigned dest = MI->getOperand(0).getReg();
5850 unsigned ptrA = MI->getOperand(1).getReg();
5851 unsigned ptrB = MI->getOperand(2).getReg();
5852 unsigned oldval = MI->getOperand(3).getReg();
5853 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00005854 DebugLoc dl = MI->getDebugLoc();
Evan Cheng53301922008-07-12 02:23:19 +00005855
Dale Johannesen65e39732008-08-25 18:53:26 +00005856 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
5857 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
5858 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
Evan Cheng53301922008-07-12 02:23:19 +00005859 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dale Johannesen65e39732008-08-25 18:53:26 +00005860 F->insert(It, loop1MBB);
5861 F->insert(It, loop2MBB);
5862 F->insert(It, midMBB);
Evan Cheng53301922008-07-12 02:23:19 +00005863 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00005864 exitMBB->splice(exitMBB->begin(), BB,
5865 llvm::next(MachineBasicBlock::iterator(MI)),
5866 BB->end());
5867 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Evan Cheng53301922008-07-12 02:23:19 +00005868
5869 // thisMBB:
5870 // ...
5871 // fallthrough --> loopMBB
Dale Johannesen65e39732008-08-25 18:53:26 +00005872 BB->addSuccessor(loop1MBB);
Evan Cheng53301922008-07-12 02:23:19 +00005873
Dale Johannesen65e39732008-08-25 18:53:26 +00005874 // loop1MBB:
Evan Cheng53301922008-07-12 02:23:19 +00005875 // l[wd]arx dest, ptr
Dale Johannesen65e39732008-08-25 18:53:26 +00005876 // cmp[wd] dest, oldval
5877 // bne- midMBB
5878 // loop2MBB:
Evan Cheng53301922008-07-12 02:23:19 +00005879 // st[wd]cx. newval, ptr
5880 // bne- loopMBB
Dale Johannesen65e39732008-08-25 18:53:26 +00005881 // b exitBB
5882 // midMBB:
5883 // st[wd]cx. dest, ptr
5884 // exitBB:
5885 BB = loop1MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005886 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Evan Cheng53301922008-07-12 02:23:19 +00005887 .addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005888 BuildMI(BB, dl, TII->get(is64bit ? PPC::CMPD : PPC::CMPW), PPC::CR0)
Evan Cheng53301922008-07-12 02:23:19 +00005889 .addReg(oldval).addReg(dest);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005890 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen65e39732008-08-25 18:53:26 +00005891 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
5892 BB->addSuccessor(loop2MBB);
5893 BB->addSuccessor(midMBB);
5894
5895 BB = loop2MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005896 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Evan Cheng53301922008-07-12 02:23:19 +00005897 .addReg(newval).addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005898 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen65e39732008-08-25 18:53:26 +00005899 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005900 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesen65e39732008-08-25 18:53:26 +00005901 BB->addSuccessor(loop1MBB);
Evan Cheng53301922008-07-12 02:23:19 +00005902 BB->addSuccessor(exitMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00005903
Dale Johannesen65e39732008-08-25 18:53:26 +00005904 BB = midMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005905 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesen65e39732008-08-25 18:53:26 +00005906 .addReg(dest).addReg(ptrA).addReg(ptrB);
5907 BB->addSuccessor(exitMBB);
5908
Evan Cheng53301922008-07-12 02:23:19 +00005909 // exitMBB:
5910 // ...
5911 BB = exitMBB;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005912 } else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8 ||
5913 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I16) {
5914 // We must use 64-bit registers for addresses when targeting 64-bit,
5915 // since we're actually doing arithmetic on them. Other registers
5916 // can be 32-bit.
5917 bool is64bit = PPCSubTarget.isPPC64();
5918 bool is8bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8;
5919
5920 unsigned dest = MI->getOperand(0).getReg();
5921 unsigned ptrA = MI->getOperand(1).getReg();
5922 unsigned ptrB = MI->getOperand(2).getReg();
5923 unsigned oldval = MI->getOperand(3).getReg();
5924 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00005925 DebugLoc dl = MI->getDebugLoc();
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005926
5927 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
5928 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
5929 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
5930 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
5931 F->insert(It, loop1MBB);
5932 F->insert(It, loop2MBB);
5933 F->insert(It, midMBB);
5934 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00005935 exitMBB->splice(exitMBB->begin(), BB,
5936 llvm::next(MachineBasicBlock::iterator(MI)),
5937 BB->end());
5938 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005939
5940 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +00005941 const TargetRegisterClass *RC =
Dale Johannesena619d012008-09-02 20:30:23 +00005942 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
5943 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005944 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
5945 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
5946 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
5947 unsigned NewVal2Reg = RegInfo.createVirtualRegister(RC);
5948 unsigned NewVal3Reg = RegInfo.createVirtualRegister(RC);
5949 unsigned OldVal2Reg = RegInfo.createVirtualRegister(RC);
5950 unsigned OldVal3Reg = RegInfo.createVirtualRegister(RC);
5951 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
5952 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
5953 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
5954 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
5955 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
5956 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
5957 unsigned Ptr1Reg;
5958 unsigned TmpReg = RegInfo.createVirtualRegister(RC);
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005959 unsigned ZeroReg = is64bit ? PPC::X0 : PPC::R0;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005960 // thisMBB:
5961 // ...
5962 // fallthrough --> loopMBB
5963 BB->addSuccessor(loop1MBB);
5964
5965 // The 4-byte load must be aligned, while a char or short may be
5966 // anywhere in the word. Hence all this nasty bookkeeping code.
5967 // add ptr1, ptrA, ptrB [copy if ptrA==0]
5968 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesena619d012008-09-02 20:30:23 +00005969 // xori shift, shift1, 24 [16]
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005970 // rlwinm ptr, ptr1, 0, 0, 29
5971 // slw newval2, newval, shift
5972 // slw oldval2, oldval,shift
5973 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
5974 // slw mask, mask2, shift
5975 // and newval3, newval2, mask
5976 // and oldval3, oldval2, mask
5977 // loop1MBB:
5978 // lwarx tmpDest, ptr
5979 // and tmp, tmpDest, mask
5980 // cmpw tmp, oldval3
5981 // bne- midMBB
5982 // loop2MBB:
5983 // andc tmp2, tmpDest, mask
5984 // or tmp4, tmp2, newval3
5985 // stwcx. tmp4, ptr
5986 // bne- loop1MBB
5987 // b exitBB
5988 // midMBB:
5989 // stwcx. tmpDest, ptr
5990 // exitBB:
5991 // srw dest, tmpDest, shift
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005992 if (ptrA != ZeroReg) {
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005993 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005994 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005995 .addReg(ptrA).addReg(ptrB);
5996 } else {
5997 Ptr1Reg = ptrB;
5998 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00005999 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006000 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006001 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006002 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
6003 if (is64bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00006004 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006005 .addReg(Ptr1Reg).addImm(0).addImm(61);
6006 else
Dale Johannesen536a2f12009-02-13 02:27:39 +00006007 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006008 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006009 BuildMI(BB, dl, TII->get(PPC::SLW), NewVal2Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006010 .addReg(newval).addReg(ShiftReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006011 BuildMI(BB, dl, TII->get(PPC::SLW), OldVal2Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006012 .addReg(oldval).addReg(ShiftReg);
6013 if (is8bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00006014 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006015 else {
Dale Johannesen536a2f12009-02-13 02:27:39 +00006016 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
6017 BuildMI(BB, dl, TII->get(PPC::ORI), Mask2Reg)
6018 .addReg(Mask3Reg).addImm(65535);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006019 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00006020 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006021 .addReg(Mask2Reg).addReg(ShiftReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006022 BuildMI(BB, dl, TII->get(PPC::AND), NewVal3Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006023 .addReg(NewVal2Reg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006024 BuildMI(BB, dl, TII->get(PPC::AND), OldVal3Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006025 .addReg(OldVal2Reg).addReg(MaskReg);
6026
6027 BB = loop1MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006028 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00006029 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006030 BuildMI(BB, dl, TII->get(PPC::AND),TmpReg)
6031 .addReg(TmpDestReg).addReg(MaskReg);
6032 BuildMI(BB, dl, TII->get(PPC::CMPW), PPC::CR0)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006033 .addReg(TmpReg).addReg(OldVal3Reg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006034 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006035 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
6036 BB->addSuccessor(loop2MBB);
6037 BB->addSuccessor(midMBB);
6038
6039 BB = loop2MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006040 BuildMI(BB, dl, TII->get(PPC::ANDC),Tmp2Reg)
6041 .addReg(TmpDestReg).addReg(MaskReg);
6042 BuildMI(BB, dl, TII->get(PPC::OR),Tmp4Reg)
6043 .addReg(Tmp2Reg).addReg(NewVal3Reg);
6044 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(Tmp4Reg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00006045 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006046 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006047 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006048 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006049 BB->addSuccessor(loop1MBB);
6050 BB->addSuccessor(exitMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00006051
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006052 BB = midMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006053 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00006054 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006055 BB->addSuccessor(exitMBB);
6056
6057 // exitMBB:
6058 // ...
6059 BB = exitMBB;
Jakob Stoklund Olesen5fcb81d2011-04-04 17:57:29 +00006060 BuildMI(*BB, BB->begin(), dl, TII->get(PPC::SRW),dest).addReg(TmpReg)
6061 .addReg(ShiftReg);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006062 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +00006063 llvm_unreachable("Unexpected instr type to insert");
Evan Cheng53301922008-07-12 02:23:19 +00006064 }
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00006065
Dan Gohman14152b42010-07-06 20:24:04 +00006066 MI->eraseFromParent(); // The pseudo instruction is gone now.
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00006067 return BB;
6068}
6069
Chris Lattner1a635d62006-04-14 06:01:58 +00006070//===----------------------------------------------------------------------===//
6071// Target Optimization Hooks
6072//===----------------------------------------------------------------------===//
6073
Duncan Sands25cf2272008-11-24 14:53:14 +00006074SDValue PPCTargetLowering::PerformDAGCombine(SDNode *N,
6075 DAGCombinerInfo &DCI) const {
Dan Gohmanf0757b02010-04-21 01:34:56 +00006076 const TargetMachine &TM = getTargetMachine();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006077 SelectionDAG &DAG = DCI.DAG;
Dale Johannesen3484c092009-02-05 22:07:54 +00006078 DebugLoc dl = N->getDebugLoc();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006079 switch (N->getOpcode()) {
6080 default: break;
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00006081 case PPCISD::SHL:
6082 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00006083 if (C->isNullValue()) // 0 << V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00006084 return N->getOperand(0);
6085 }
6086 break;
6087 case PPCISD::SRL:
6088 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00006089 if (C->isNullValue()) // 0 >>u V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00006090 return N->getOperand(0);
6091 }
6092 break;
6093 case PPCISD::SRA:
6094 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00006095 if (C->isNullValue() || // 0 >>s V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00006096 C->isAllOnesValue()) // -1 >>s V -> -1.
6097 return N->getOperand(0);
6098 }
6099 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006100
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006101 case ISD::SINT_TO_FP:
Chris Lattnera7a58542006-06-16 17:34:12 +00006102 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00006103 if (N->getOperand(0).getOpcode() == ISD::FP_TO_SINT) {
6104 // Turn (sint_to_fp (fp_to_sint X)) -> fctidz/fcfid without load/stores.
6105 // We allow the src/dst to be either f32/f64, but the intermediate
6106 // type must be i64.
Owen Anderson825b72b2009-08-11 20:47:22 +00006107 if (N->getOperand(0).getValueType() == MVT::i64 &&
6108 N->getOperand(0).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman475871a2008-07-27 21:46:04 +00006109 SDValue Val = N->getOperand(0).getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00006110 if (Val.getValueType() == MVT::f32) {
6111 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00006112 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00006113 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006114
Owen Anderson825b72b2009-08-11 20:47:22 +00006115 Val = DAG.getNode(PPCISD::FCTIDZ, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00006116 DCI.AddToWorklist(Val.getNode());
Owen Anderson825b72b2009-08-11 20:47:22 +00006117 Val = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00006118 DCI.AddToWorklist(Val.getNode());
Owen Anderson825b72b2009-08-11 20:47:22 +00006119 if (N->getValueType(0) == MVT::f32) {
6120 Val = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, Val,
Chris Lattner0bd48932008-01-17 07:00:52 +00006121 DAG.getIntPtrConstant(0));
Gabor Greifba36cb52008-08-28 21:40:38 +00006122 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00006123 }
6124 return Val;
Owen Anderson825b72b2009-08-11 20:47:22 +00006125 } else if (N->getOperand(0).getValueType() == MVT::i32) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00006126 // If the intermediate type is i32, we can avoid the load/store here
6127 // too.
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006128 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006129 }
6130 }
6131 break;
Chris Lattner51269842006-03-01 05:50:56 +00006132 case ISD::STORE:
6133 // Turn STORE (FP_TO_SINT F) -> STFIWX(FCTIWZ(F)).
6134 if (TM.getSubtarget<PPCSubtarget>().hasSTFIWX() &&
Chris Lattnera7a02fb2008-01-18 16:54:56 +00006135 !cast<StoreSDNode>(N)->isTruncatingStore() &&
Chris Lattner51269842006-03-01 05:50:56 +00006136 N->getOperand(1).getOpcode() == ISD::FP_TO_SINT &&
Owen Anderson825b72b2009-08-11 20:47:22 +00006137 N->getOperand(1).getValueType() == MVT::i32 &&
6138 N->getOperand(1).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman475871a2008-07-27 21:46:04 +00006139 SDValue Val = N->getOperand(1).getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00006140 if (Val.getValueType() == MVT::f32) {
6141 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00006142 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00006143 }
Owen Anderson825b72b2009-08-11 20:47:22 +00006144 Val = DAG.getNode(PPCISD::FCTIWZ, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00006145 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00006146
Owen Anderson825b72b2009-08-11 20:47:22 +00006147 Val = DAG.getNode(PPCISD::STFIWX, dl, MVT::Other, N->getOperand(0), Val,
Chris Lattner51269842006-03-01 05:50:56 +00006148 N->getOperand(2), N->getOperand(3));
Gabor Greifba36cb52008-08-28 21:40:38 +00006149 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00006150 return Val;
6151 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006152
Chris Lattnerd9989382006-07-10 20:56:58 +00006153 // Turn STORE (BSWAP) -> sthbrx/stwbrx.
Dan Gohman6acaaa82009-09-25 00:57:30 +00006154 if (cast<StoreSDNode>(N)->isUnindexed() &&
6155 N->getOperand(1).getOpcode() == ISD::BSWAP &&
Gabor Greifba36cb52008-08-28 21:40:38 +00006156 N->getOperand(1).getNode()->hasOneUse() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00006157 (N->getOperand(1).getValueType() == MVT::i32 ||
6158 N->getOperand(1).getValueType() == MVT::i16)) {
Dan Gohman475871a2008-07-27 21:46:04 +00006159 SDValue BSwapOp = N->getOperand(1).getOperand(0);
Chris Lattnerd9989382006-07-10 20:56:58 +00006160 // Do an any-extend to 32-bits if this is a half-word input.
Owen Anderson825b72b2009-08-11 20:47:22 +00006161 if (BSwapOp.getValueType() == MVT::i16)
6162 BSwapOp = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, BSwapOp);
Chris Lattnerd9989382006-07-10 20:56:58 +00006163
Dan Gohmanc76909a2009-09-25 20:36:54 +00006164 SDValue Ops[] = {
6165 N->getOperand(0), BSwapOp, N->getOperand(2),
6166 DAG.getValueType(N->getOperand(1).getValueType())
6167 };
6168 return
6169 DAG.getMemIntrinsicNode(PPCISD::STBRX, dl, DAG.getVTList(MVT::Other),
6170 Ops, array_lengthof(Ops),
6171 cast<StoreSDNode>(N)->getMemoryVT(),
6172 cast<StoreSDNode>(N)->getMemOperand());
Chris Lattnerd9989382006-07-10 20:56:58 +00006173 }
6174 break;
6175 case ISD::BSWAP:
6176 // Turn BSWAP (LOAD) -> lhbrx/lwbrx.
Gabor Greifba36cb52008-08-28 21:40:38 +00006177 if (ISD::isNON_EXTLoad(N->getOperand(0).getNode()) &&
Chris Lattnerd9989382006-07-10 20:56:58 +00006178 N->getOperand(0).hasOneUse() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00006179 (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i16)) {
Dan Gohman475871a2008-07-27 21:46:04 +00006180 SDValue Load = N->getOperand(0);
Evan Cheng466685d2006-10-09 20:57:25 +00006181 LoadSDNode *LD = cast<LoadSDNode>(Load);
Chris Lattnerd9989382006-07-10 20:56:58 +00006182 // Create the byte-swapping load.
Dan Gohman475871a2008-07-27 21:46:04 +00006183 SDValue Ops[] = {
Evan Cheng466685d2006-10-09 20:57:25 +00006184 LD->getChain(), // Chain
6185 LD->getBasePtr(), // Ptr
Chris Lattner79e490a2006-08-11 17:18:05 +00006186 DAG.getValueType(N->getValueType(0)) // VT
6187 };
Dan Gohmanc76909a2009-09-25 20:36:54 +00006188 SDValue BSLoad =
6189 DAG.getMemIntrinsicNode(PPCISD::LBRX, dl,
6190 DAG.getVTList(MVT::i32, MVT::Other), Ops, 3,
6191 LD->getMemoryVT(), LD->getMemOperand());
Chris Lattnerd9989382006-07-10 20:56:58 +00006192
Scott Michelfdc40a02009-02-17 22:15:04 +00006193 // If this is an i16 load, insert the truncate.
Dan Gohman475871a2008-07-27 21:46:04 +00006194 SDValue ResVal = BSLoad;
Owen Anderson825b72b2009-08-11 20:47:22 +00006195 if (N->getValueType(0) == MVT::i16)
6196 ResVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i16, BSLoad);
Scott Michelfdc40a02009-02-17 22:15:04 +00006197
Chris Lattnerd9989382006-07-10 20:56:58 +00006198 // First, combine the bswap away. This makes the value produced by the
6199 // load dead.
6200 DCI.CombineTo(N, ResVal);
6201
6202 // Next, combine the load away, we give it a bogus result value but a real
6203 // chain result. The result value is dead because the bswap is dead.
Gabor Greifba36cb52008-08-28 21:40:38 +00006204 DCI.CombineTo(Load.getNode(), ResVal, BSLoad.getValue(1));
Scott Michelfdc40a02009-02-17 22:15:04 +00006205
Chris Lattnerd9989382006-07-10 20:56:58 +00006206 // Return N so it doesn't get rechecked!
Dan Gohman475871a2008-07-27 21:46:04 +00006207 return SDValue(N, 0);
Chris Lattnerd9989382006-07-10 20:56:58 +00006208 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006209
Chris Lattner51269842006-03-01 05:50:56 +00006210 break;
Chris Lattner4468c222006-03-31 06:02:07 +00006211 case PPCISD::VCMP: {
6212 // If a VCMPo node already exists with exactly the same operands as this
6213 // node, use its result instead of this node (VCMPo computes both a CR6 and
6214 // a normal output).
6215 //
6216 if (!N->getOperand(0).hasOneUse() &&
6217 !N->getOperand(1).hasOneUse() &&
6218 !N->getOperand(2).hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00006219
Chris Lattner4468c222006-03-31 06:02:07 +00006220 // Scan all of the users of the LHS, looking for VCMPo's that match.
6221 SDNode *VCMPoNode = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00006222
Gabor Greifba36cb52008-08-28 21:40:38 +00006223 SDNode *LHSN = N->getOperand(0).getNode();
Chris Lattner4468c222006-03-31 06:02:07 +00006224 for (SDNode::use_iterator UI = LHSN->use_begin(), E = LHSN->use_end();
6225 UI != E; ++UI)
Dan Gohman89684502008-07-27 20:43:25 +00006226 if (UI->getOpcode() == PPCISD::VCMPo &&
6227 UI->getOperand(1) == N->getOperand(1) &&
6228 UI->getOperand(2) == N->getOperand(2) &&
6229 UI->getOperand(0) == N->getOperand(0)) {
6230 VCMPoNode = *UI;
Chris Lattner4468c222006-03-31 06:02:07 +00006231 break;
6232 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006233
Chris Lattner00901202006-04-18 18:28:22 +00006234 // If there is no VCMPo node, or if the flag value has a single use, don't
6235 // transform this.
6236 if (!VCMPoNode || VCMPoNode->hasNUsesOfValue(0, 1))
6237 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006238
6239 // Look at the (necessarily single) use of the flag value. If it has a
Chris Lattner00901202006-04-18 18:28:22 +00006240 // chain, this transformation is more complex. Note that multiple things
6241 // could use the value result, which we should ignore.
6242 SDNode *FlagUser = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00006243 for (SDNode::use_iterator UI = VCMPoNode->use_begin();
Chris Lattner00901202006-04-18 18:28:22 +00006244 FlagUser == 0; ++UI) {
6245 assert(UI != VCMPoNode->use_end() && "Didn't find user!");
Dan Gohman89684502008-07-27 20:43:25 +00006246 SDNode *User = *UI;
Chris Lattner00901202006-04-18 18:28:22 +00006247 for (unsigned i = 0, e = User->getNumOperands(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00006248 if (User->getOperand(i) == SDValue(VCMPoNode, 1)) {
Chris Lattner00901202006-04-18 18:28:22 +00006249 FlagUser = User;
6250 break;
6251 }
6252 }
6253 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006254
Chris Lattner00901202006-04-18 18:28:22 +00006255 // If the user is a MFCR instruction, we know this is safe. Otherwise we
6256 // give up for right now.
6257 if (FlagUser->getOpcode() == PPCISD::MFCR)
Dan Gohman475871a2008-07-27 21:46:04 +00006258 return SDValue(VCMPoNode, 0);
Chris Lattner4468c222006-03-31 06:02:07 +00006259 }
6260 break;
6261 }
Chris Lattner90564f22006-04-18 17:59:36 +00006262 case ISD::BR_CC: {
6263 // If this is a branch on an altivec predicate comparison, lower this so
6264 // that we don't have to do a MFCR: instead, branch directly on CR6. This
6265 // lowering is done pre-legalize, because the legalizer lowers the predicate
6266 // compare down to code that is difficult to reassemble.
6267 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(1))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00006268 SDValue LHS = N->getOperand(2), RHS = N->getOperand(3);
Chris Lattner90564f22006-04-18 17:59:36 +00006269 int CompareOpc;
6270 bool isDot;
Scott Michelfdc40a02009-02-17 22:15:04 +00006271
Chris Lattner90564f22006-04-18 17:59:36 +00006272 if (LHS.getOpcode() == ISD::INTRINSIC_WO_CHAIN &&
6273 isa<ConstantSDNode>(RHS) && (CC == ISD::SETEQ || CC == ISD::SETNE) &&
6274 getAltivecCompareInfo(LHS, CompareOpc, isDot)) {
6275 assert(isDot && "Can't compare against a vector result!");
Scott Michelfdc40a02009-02-17 22:15:04 +00006276
Chris Lattner90564f22006-04-18 17:59:36 +00006277 // If this is a comparison against something other than 0/1, then we know
6278 // that the condition is never/always true.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006279 unsigned Val = cast<ConstantSDNode>(RHS)->getZExtValue();
Chris Lattner90564f22006-04-18 17:59:36 +00006280 if (Val != 0 && Val != 1) {
6281 if (CC == ISD::SETEQ) // Cond never true, remove branch.
6282 return N->getOperand(0);
6283 // Always !=, turn it into an unconditional branch.
Owen Anderson825b72b2009-08-11 20:47:22 +00006284 return DAG.getNode(ISD::BR, dl, MVT::Other,
Chris Lattner90564f22006-04-18 17:59:36 +00006285 N->getOperand(0), N->getOperand(4));
6286 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006287
Chris Lattner90564f22006-04-18 17:59:36 +00006288 bool BranchOnWhenPredTrue = (CC == ISD::SETEQ) ^ (Val == 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00006289
Chris Lattner90564f22006-04-18 17:59:36 +00006290 // Create the PPCISD altivec 'dot' comparison node.
Owen Andersone50ed302009-08-10 22:56:29 +00006291 std::vector<EVT> VTs;
Dan Gohman475871a2008-07-27 21:46:04 +00006292 SDValue Ops[] = {
Chris Lattner79e490a2006-08-11 17:18:05 +00006293 LHS.getOperand(2), // LHS of compare
6294 LHS.getOperand(3), // RHS of compare
Owen Anderson825b72b2009-08-11 20:47:22 +00006295 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattner79e490a2006-08-11 17:18:05 +00006296 };
Chris Lattner90564f22006-04-18 17:59:36 +00006297 VTs.push_back(LHS.getOperand(2).getValueType());
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00006298 VTs.push_back(MVT::Glue);
Dale Johannesen3484c092009-02-05 22:07:54 +00006299 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops, 3);
Scott Michelfdc40a02009-02-17 22:15:04 +00006300
Chris Lattner90564f22006-04-18 17:59:36 +00006301 // Unpack the result based on how the target uses it.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00006302 PPC::Predicate CompOpc;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006303 switch (cast<ConstantSDNode>(LHS.getOperand(1))->getZExtValue()) {
Chris Lattner90564f22006-04-18 17:59:36 +00006304 default: // Can't happen, don't crash on invalid number though.
6305 case 0: // Branch on the value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00006306 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_EQ : PPC::PRED_NE;
Chris Lattner90564f22006-04-18 17:59:36 +00006307 break;
6308 case 1: // Branch on the inverted value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00006309 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_NE : PPC::PRED_EQ;
Chris Lattner90564f22006-04-18 17:59:36 +00006310 break;
6311 case 2: // Branch on the value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00006312 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_LT : PPC::PRED_GE;
Chris Lattner90564f22006-04-18 17:59:36 +00006313 break;
6314 case 3: // Branch on the inverted value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00006315 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_GE : PPC::PRED_LT;
Chris Lattner90564f22006-04-18 17:59:36 +00006316 break;
6317 }
6318
Owen Anderson825b72b2009-08-11 20:47:22 +00006319 return DAG.getNode(PPCISD::COND_BRANCH, dl, MVT::Other, N->getOperand(0),
6320 DAG.getConstant(CompOpc, MVT::i32),
6321 DAG.getRegister(PPC::CR6, MVT::i32),
Chris Lattner90564f22006-04-18 17:59:36 +00006322 N->getOperand(4), CompNode.getValue(1));
6323 }
6324 break;
6325 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006326 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006327
Dan Gohman475871a2008-07-27 21:46:04 +00006328 return SDValue();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006329}
6330
Chris Lattner1a635d62006-04-14 06:01:58 +00006331//===----------------------------------------------------------------------===//
6332// Inline Assembly Support
6333//===----------------------------------------------------------------------===//
6334
Dan Gohman475871a2008-07-27 21:46:04 +00006335void PPCTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Scott Michelfdc40a02009-02-17 22:15:04 +00006336 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00006337 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00006338 const SelectionDAG &DAG,
Chris Lattnerbbe77de2006-04-02 06:26:07 +00006339 unsigned Depth) const {
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00006340 KnownZero = KnownOne = APInt(KnownZero.getBitWidth(), 0);
Chris Lattnerbbe77de2006-04-02 06:26:07 +00006341 switch (Op.getOpcode()) {
6342 default: break;
Chris Lattnerd9989382006-07-10 20:56:58 +00006343 case PPCISD::LBRX: {
6344 // lhbrx is known to have the top bits cleared out.
Dan Gohmanae03af22009-09-27 23:17:47 +00006345 if (cast<VTSDNode>(Op.getOperand(2))->getVT() == MVT::i16)
Chris Lattnerd9989382006-07-10 20:56:58 +00006346 KnownZero = 0xFFFF0000;
6347 break;
6348 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00006349 case ISD::INTRINSIC_WO_CHAIN: {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006350 switch (cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue()) {
Chris Lattnerbbe77de2006-04-02 06:26:07 +00006351 default: break;
6352 case Intrinsic::ppc_altivec_vcmpbfp_p:
6353 case Intrinsic::ppc_altivec_vcmpeqfp_p:
6354 case Intrinsic::ppc_altivec_vcmpequb_p:
6355 case Intrinsic::ppc_altivec_vcmpequh_p:
6356 case Intrinsic::ppc_altivec_vcmpequw_p:
6357 case Intrinsic::ppc_altivec_vcmpgefp_p:
6358 case Intrinsic::ppc_altivec_vcmpgtfp_p:
6359 case Intrinsic::ppc_altivec_vcmpgtsb_p:
6360 case Intrinsic::ppc_altivec_vcmpgtsh_p:
6361 case Intrinsic::ppc_altivec_vcmpgtsw_p:
6362 case Intrinsic::ppc_altivec_vcmpgtub_p:
6363 case Intrinsic::ppc_altivec_vcmpgtuh_p:
6364 case Intrinsic::ppc_altivec_vcmpgtuw_p:
6365 KnownZero = ~1U; // All bits but the low one are known to be zero.
6366 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006367 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00006368 }
6369 }
6370}
6371
6372
Chris Lattner4234f572007-03-25 02:14:49 +00006373/// getConstraintType - Given a constraint, return the type of
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00006374/// constraint it is for this target.
Scott Michelfdc40a02009-02-17 22:15:04 +00006375PPCTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00006376PPCTargetLowering::getConstraintType(const std::string &Constraint) const {
6377 if (Constraint.size() == 1) {
6378 switch (Constraint[0]) {
6379 default: break;
6380 case 'b':
6381 case 'r':
6382 case 'f':
6383 case 'v':
6384 case 'y':
6385 return C_RegisterClass;
6386 }
6387 }
6388 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00006389}
6390
John Thompson44ab89e2010-10-29 17:29:13 +00006391/// Examine constraint type and operand type and determine a weight value.
6392/// This object must already have been set up with the operand type
6393/// and the current alternative constraint selected.
6394TargetLowering::ConstraintWeight
6395PPCTargetLowering::getSingleConstraintMatchWeight(
6396 AsmOperandInfo &info, const char *constraint) const {
6397 ConstraintWeight weight = CW_Invalid;
6398 Value *CallOperandVal = info.CallOperandVal;
6399 // If we don't have a value, we can't do a match,
6400 // but allow it at the lowest weight.
6401 if (CallOperandVal == NULL)
6402 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006403 Type *type = CallOperandVal->getType();
John Thompson44ab89e2010-10-29 17:29:13 +00006404 // Look at the constraint type.
6405 switch (*constraint) {
6406 default:
6407 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
6408 break;
6409 case 'b':
6410 if (type->isIntegerTy())
6411 weight = CW_Register;
6412 break;
6413 case 'f':
6414 if (type->isFloatTy())
6415 weight = CW_Register;
6416 break;
6417 case 'd':
6418 if (type->isDoubleTy())
6419 weight = CW_Register;
6420 break;
6421 case 'v':
6422 if (type->isVectorTy())
6423 weight = CW_Register;
6424 break;
6425 case 'y':
6426 weight = CW_Register;
6427 break;
6428 }
6429 return weight;
6430}
6431
Scott Michelfdc40a02009-02-17 22:15:04 +00006432std::pair<unsigned, const TargetRegisterClass*>
Chris Lattner331d1bc2006-11-02 01:44:04 +00006433PPCTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00006434 EVT VT) const {
Chris Lattnerddc787d2006-01-31 19:20:21 +00006435 if (Constraint.size() == 1) {
Chris Lattner331d1bc2006-11-02 01:44:04 +00006436 // GCC RS6000 Constraint Letters
6437 switch (Constraint[0]) {
6438 case 'b': // R1-R31
6439 case 'r': // R0-R31
Owen Anderson825b72b2009-08-11 20:47:22 +00006440 if (VT == MVT::i64 && PPCSubTarget.isPPC64())
Craig Topperc9099502012-04-20 06:31:50 +00006441 return std::make_pair(0U, &PPC::G8RCRegClass);
6442 return std::make_pair(0U, &PPC::GPRCRegClass);
Chris Lattner331d1bc2006-11-02 01:44:04 +00006443 case 'f':
Owen Anderson825b72b2009-08-11 20:47:22 +00006444 if (VT == MVT::f32)
Craig Topperc9099502012-04-20 06:31:50 +00006445 return std::make_pair(0U, &PPC::F4RCRegClass);
6446 if (VT == MVT::f64)
6447 return std::make_pair(0U, &PPC::F8RCRegClass);
Chris Lattner331d1bc2006-11-02 01:44:04 +00006448 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006449 case 'v':
Craig Topperc9099502012-04-20 06:31:50 +00006450 return std::make_pair(0U, &PPC::VRRCRegClass);
Chris Lattner331d1bc2006-11-02 01:44:04 +00006451 case 'y': // crrc
Craig Topperc9099502012-04-20 06:31:50 +00006452 return std::make_pair(0U, &PPC::CRRCRegClass);
Chris Lattnerddc787d2006-01-31 19:20:21 +00006453 }
6454 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006455
Chris Lattner331d1bc2006-11-02 01:44:04 +00006456 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattnerddc787d2006-01-31 19:20:21 +00006457}
Chris Lattner763317d2006-02-07 00:47:13 +00006458
Chris Lattner331d1bc2006-11-02 01:44:04 +00006459
Chris Lattner48884cd2007-08-25 00:47:38 +00006460/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
Dale Johannesen1784d162010-06-25 21:55:36 +00006461/// vector. If it is invalid, don't add anything to Ops.
Eric Christopher471e4222011-06-08 23:55:35 +00006462void PPCTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopher100c8332011-06-02 23:16:42 +00006463 std::string &Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +00006464 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +00006465 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00006466 SDValue Result(0,0);
Eric Christopher471e4222011-06-08 23:55:35 +00006467
Eric Christopher100c8332011-06-02 23:16:42 +00006468 // Only support length 1 constraints.
6469 if (Constraint.length() > 1) return;
Eric Christopher471e4222011-06-08 23:55:35 +00006470
Eric Christopher100c8332011-06-02 23:16:42 +00006471 char Letter = Constraint[0];
Chris Lattner763317d2006-02-07 00:47:13 +00006472 switch (Letter) {
6473 default: break;
6474 case 'I':
6475 case 'J':
6476 case 'K':
6477 case 'L':
6478 case 'M':
6479 case 'N':
6480 case 'O':
6481 case 'P': {
Chris Lattner9f5d5782007-05-15 01:31:05 +00006482 ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op);
Chris Lattner48884cd2007-08-25 00:47:38 +00006483 if (!CST) return; // Must be an immediate to match.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006484 unsigned Value = CST->getZExtValue();
Chris Lattner763317d2006-02-07 00:47:13 +00006485 switch (Letter) {
Torok Edwinc23197a2009-07-14 16:55:14 +00006486 default: llvm_unreachable("Unknown constraint letter!");
Chris Lattner763317d2006-02-07 00:47:13 +00006487 case 'I': // "I" is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00006488 if ((short)Value == (int)Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00006489 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00006490 break;
Chris Lattner763317d2006-02-07 00:47:13 +00006491 case 'J': // "J" is a constant with only the high-order 16 bits nonzero.
6492 case 'L': // "L" is a signed 16-bit constant shifted left 16 bits.
Chris Lattner9f5d5782007-05-15 01:31:05 +00006493 if ((short)Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00006494 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00006495 break;
Chris Lattner763317d2006-02-07 00:47:13 +00006496 case 'K': // "K" is a constant with only the low-order 16 bits nonzero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00006497 if ((Value >> 16) == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00006498 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00006499 break;
Chris Lattner763317d2006-02-07 00:47:13 +00006500 case 'M': // "M" is a constant that is greater than 31.
Chris Lattner9f5d5782007-05-15 01:31:05 +00006501 if (Value > 31)
Chris Lattner48884cd2007-08-25 00:47:38 +00006502 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00006503 break;
Chris Lattner763317d2006-02-07 00:47:13 +00006504 case 'N': // "N" is a positive constant that is an exact power of two.
Chris Lattner9f5d5782007-05-15 01:31:05 +00006505 if ((int)Value > 0 && isPowerOf2_32(Value))
Chris Lattner48884cd2007-08-25 00:47:38 +00006506 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00006507 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006508 case 'O': // "O" is the constant zero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00006509 if (Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00006510 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00006511 break;
Chris Lattner763317d2006-02-07 00:47:13 +00006512 case 'P': // "P" is a constant whose negation is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00006513 if ((short)-Value == (int)-Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00006514 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00006515 break;
Chris Lattner763317d2006-02-07 00:47:13 +00006516 }
6517 break;
6518 }
6519 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006520
Gabor Greifba36cb52008-08-28 21:40:38 +00006521 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +00006522 Ops.push_back(Result);
6523 return;
6524 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006525
Chris Lattner763317d2006-02-07 00:47:13 +00006526 // Handle standard constraint letters.
Eric Christopher100c8332011-06-02 23:16:42 +00006527 TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner763317d2006-02-07 00:47:13 +00006528}
Evan Chengc4c62572006-03-13 23:20:37 +00006529
Chris Lattnerc9addb72007-03-30 23:15:24 +00006530// isLegalAddressingMode - Return true if the addressing mode represented
6531// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00006532bool PPCTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006533 Type *Ty) const {
Chris Lattnerc9addb72007-03-30 23:15:24 +00006534 // FIXME: PPC does not allow r+i addressing modes for vectors!
Scott Michelfdc40a02009-02-17 22:15:04 +00006535
Chris Lattnerc9addb72007-03-30 23:15:24 +00006536 // PPC allows a sign-extended 16-bit immediate field.
6537 if (AM.BaseOffs <= -(1LL << 16) || AM.BaseOffs >= (1LL << 16)-1)
6538 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00006539
Chris Lattnerc9addb72007-03-30 23:15:24 +00006540 // No global is ever allowed as a base.
6541 if (AM.BaseGV)
6542 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00006543
6544 // PPC only support r+r,
Chris Lattnerc9addb72007-03-30 23:15:24 +00006545 switch (AM.Scale) {
6546 case 0: // "r+i" or just "i", depending on HasBaseReg.
6547 break;
6548 case 1:
6549 if (AM.HasBaseReg && AM.BaseOffs) // "r+r+i" is not allowed.
6550 return false;
6551 // Otherwise we have r+r or r+i.
6552 break;
6553 case 2:
6554 if (AM.HasBaseReg || AM.BaseOffs) // 2*r+r or 2*r+i is not allowed.
6555 return false;
6556 // Allow 2*r as r+r.
6557 break;
Chris Lattner7c7ba9d2007-04-09 22:10:05 +00006558 default:
6559 // No other scales are supported.
6560 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00006561 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006562
Chris Lattnerc9addb72007-03-30 23:15:24 +00006563 return true;
6564}
6565
Evan Chengc4c62572006-03-13 23:20:37 +00006566/// isLegalAddressImmediate - Return true if the integer value can be used
Evan Cheng86193912007-03-12 23:29:01 +00006567/// as the offset of the target addressing mode for load / store of the
6568/// given type.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006569bool PPCTargetLowering::isLegalAddressImmediate(int64_t V,Type *Ty) const{
Evan Chengc4c62572006-03-13 23:20:37 +00006570 // PPC allows a sign-extended 16-bit immediate field.
6571 return (V > -(1 << 16) && V < (1 << 16)-1);
6572}
Reid Spencer3a9ec242006-08-28 01:02:49 +00006573
Craig Topperc89c7442012-03-27 07:21:54 +00006574bool PPCTargetLowering::isLegalAddressImmediate(GlobalValue* GV) const {
Scott Michelfdc40a02009-02-17 22:15:04 +00006575 return false;
Reid Spencer3a9ec242006-08-28 01:02:49 +00006576}
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00006577
Dan Gohmand858e902010-04-17 15:26:15 +00006578SDValue PPCTargetLowering::LowerRETURNADDR(SDValue Op,
6579 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +00006580 MachineFunction &MF = DAG.getMachineFunction();
6581 MachineFrameInfo *MFI = MF.getFrameInfo();
6582 MFI->setReturnAddressIsTaken(true);
6583
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006584 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen08673d22010-05-03 22:59:34 +00006585 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Chris Lattner3fc027d2007-12-08 06:59:59 +00006586
Dale Johannesen08673d22010-05-03 22:59:34 +00006587 // Make sure the function does not optimize away the store of the RA to
6588 // the stack.
Chris Lattner3fc027d2007-12-08 06:59:59 +00006589 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Dale Johannesen08673d22010-05-03 22:59:34 +00006590 FuncInfo->setLRStoreRequired();
6591 bool isPPC64 = PPCSubTarget.isPPC64();
6592 bool isDarwinABI = PPCSubTarget.isDarwinABI();
6593
6594 if (Depth > 0) {
6595 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
6596 SDValue Offset =
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006597
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00006598 DAG.getConstant(PPCFrameLowering::getReturnSaveOffset(isPPC64, isDarwinABI),
Dale Johannesen08673d22010-05-03 22:59:34 +00006599 isPPC64? MVT::i64 : MVT::i32);
6600 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
6601 DAG.getNode(ISD::ADD, dl, getPointerTy(),
6602 FrameAddr, Offset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00006603 MachinePointerInfo(), false, false, false, 0);
Dale Johannesen08673d22010-05-03 22:59:34 +00006604 }
Chris Lattner3fc027d2007-12-08 06:59:59 +00006605
Chris Lattner3fc027d2007-12-08 06:59:59 +00006606 // Just load the return address off the stack.
Dan Gohman475871a2008-07-27 21:46:04 +00006607 SDValue RetAddrFI = getReturnAddrFrameIndex(DAG);
Dale Johannesen08673d22010-05-03 22:59:34 +00006608 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00006609 RetAddrFI, MachinePointerInfo(), false, false, false, 0);
Chris Lattner3fc027d2007-12-08 06:59:59 +00006610}
6611
Dan Gohmand858e902010-04-17 15:26:15 +00006612SDValue PPCTargetLowering::LowerFRAMEADDR(SDValue Op,
6613 SelectionDAG &DAG) const {
Dale Johannesena05dca42009-02-04 23:02:30 +00006614 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen08673d22010-05-03 22:59:34 +00006615 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00006616
Owen Andersone50ed302009-08-10 22:56:29 +00006617 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00006618 bool isPPC64 = PtrVT == MVT::i64;
Scott Michelfdc40a02009-02-17 22:15:04 +00006619
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00006620 MachineFunction &MF = DAG.getMachineFunction();
6621 MachineFrameInfo *MFI = MF.getFrameInfo();
Dale Johannesen08673d22010-05-03 22:59:34 +00006622 MFI->setFrameAddressIsTaken(true);
Nick Lewycky8a8d4792011-12-02 22:16:29 +00006623 bool is31 = (getTargetMachine().Options.DisableFramePointerElim(MF) ||
6624 MFI->hasVarSizedObjects()) &&
Dale Johannesen08673d22010-05-03 22:59:34 +00006625 MFI->getStackSize() &&
Bill Wendling67658342012-10-09 07:45:08 +00006626 !MF.getFunction()->getFnAttributes().
6627 hasAttribute(Attributes::Naked);
Dale Johannesen08673d22010-05-03 22:59:34 +00006628 unsigned FrameReg = isPPC64 ? (is31 ? PPC::X31 : PPC::X1) :
6629 (is31 ? PPC::R31 : PPC::R1);
6630 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg,
6631 PtrVT);
6632 while (Depth--)
6633 FrameAddr = DAG.getLoad(Op.getValueType(), dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00006634 FrameAddr, MachinePointerInfo(), false, false,
6635 false, 0);
Dale Johannesen08673d22010-05-03 22:59:34 +00006636 return FrameAddr;
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00006637}
Dan Gohman54aeea32008-10-21 03:41:46 +00006638
6639bool
6640PPCTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
6641 // The PowerPC target isn't yet aware of offsets.
6642 return false;
6643}
Tilmann Schellerffd02002009-07-03 06:45:56 +00006644
Evan Cheng42642d02010-04-01 20:10:42 +00006645/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengf28f8bc2010-04-02 19:36:14 +00006646/// and store operations as a result of memset, memcpy, and memmove
6647/// lowering. If DstAlign is zero that means it's safe to destination
6648/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
6649/// means there isn't a need to check it against alignment requirement,
6650/// probably because the source does not need to be loaded. If
Lang Hames15701f82011-10-26 23:50:43 +00006651/// 'IsZeroVal' is true, that means it's safe to return a
Evan Chengf28f8bc2010-04-02 19:36:14 +00006652/// non-scalar-integer type, e.g. empty string source, constant, or loaded
Evan Chengc3b0c342010-04-08 07:37:57 +00006653/// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
6654/// constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00006655/// It returns EVT::Other if the type should be determined using generic
6656/// target-independent logic.
Evan Cheng255f20f2010-04-01 06:04:33 +00006657EVT PPCTargetLowering::getOptimalMemOpType(uint64_t Size,
6658 unsigned DstAlign, unsigned SrcAlign,
Lang Hames15701f82011-10-26 23:50:43 +00006659 bool IsZeroVal,
Evan Chengc3b0c342010-04-08 07:37:57 +00006660 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00006661 MachineFunction &MF) const {
Tilmann Schellerffd02002009-07-03 06:45:56 +00006662 if (this->PPCSubTarget.isPPC64()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006663 return MVT::i64;
Tilmann Schellerffd02002009-07-03 06:45:56 +00006664 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00006665 return MVT::i32;
Tilmann Schellerffd02002009-07-03 06:45:56 +00006666 }
6667}
Hal Finkel3f31d492012-04-01 19:23:08 +00006668
Hal Finkel070b8db2012-06-22 00:49:52 +00006669/// isFMAFasterThanMulAndAdd - Return true if an FMA operation is faster than
6670/// a pair of mul and add instructions. fmuladd intrinsics will be expanded to
6671/// FMAs when this method returns true (and FMAs are legal), otherwise fmuladd
6672/// is expanded to mul + add.
6673bool PPCTargetLowering::isFMAFasterThanMulAndAdd(EVT VT) const {
6674 if (!VT.isSimple())
6675 return false;
6676
6677 switch (VT.getSimpleVT().SimpleTy) {
6678 case MVT::f32:
6679 case MVT::f64:
6680 case MVT::v4f32:
6681 return true;
6682 default:
6683 break;
6684 }
6685
6686 return false;
6687}
6688
Hal Finkel3f31d492012-04-01 19:23:08 +00006689Sched::Preference PPCTargetLowering::getSchedulingPreference(SDNode *N) const {
Hal Finkel71ffcfe2012-06-10 19:32:29 +00006690 if (DisableILPPref)
6691 return TargetLowering::getSchedulingPreference(N);
Hal Finkel3f31d492012-04-01 19:23:08 +00006692
Hal Finkel71ffcfe2012-06-10 19:32:29 +00006693 return Sched::ILP;
Hal Finkel3f31d492012-04-01 19:23:08 +00006694}
6695