blob: 364a2442759a62035027dd28304605aa2aac6ac4 [file] [log] [blame]
Andrew Trick96f678f2012-01-13 06:30:30 +00001//===- MachineScheduler.cpp - Machine Instruction Scheduler ---------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// MachineScheduler schedules machine instructions after phi elimination. It
11// preserves LiveIntervals so it can be invoked before register allocation.
12//
13//===----------------------------------------------------------------------===//
14
15#define DEBUG_TYPE "misched"
16
Andrew Trick96f678f2012-01-13 06:30:30 +000017#include "llvm/CodeGen/LiveIntervalAnalysis.h"
Andrew Trickc174eaf2012-03-08 01:41:12 +000018#include "llvm/CodeGen/MachineScheduler.h"
Andrew Trick96f678f2012-01-13 06:30:30 +000019#include "llvm/CodeGen/Passes.h"
Andrew Tricked395c82012-03-07 23:01:06 +000020#include "llvm/CodeGen/ScheduleDAGInstrs.h"
Andrew Trick96f678f2012-01-13 06:30:30 +000021#include "llvm/Analysis/AliasAnalysis.h"
Andrew Tricke9ef4ed2012-01-14 02:17:09 +000022#include "llvm/Target/TargetInstrInfo.h"
Andrew Trick96f678f2012-01-13 06:30:30 +000023#include "llvm/Support/CommandLine.h"
24#include "llvm/Support/Debug.h"
25#include "llvm/Support/ErrorHandling.h"
26#include "llvm/Support/raw_ostream.h"
27#include "llvm/ADT/OwningPtr.h"
Andrew Trick17d35e52012-03-14 04:00:41 +000028#include "llvm/ADT/PriorityQueue.h"
Andrew Trick96f678f2012-01-13 06:30:30 +000029
Andrew Trickc6cf11b2012-01-17 06:55:07 +000030#include <queue>
31
Andrew Trick96f678f2012-01-13 06:30:30 +000032using namespace llvm;
33
Andrew Trick17d35e52012-03-14 04:00:41 +000034static cl::opt<bool> ForceTopDown("misched-topdown", cl::Hidden,
35 cl::desc("Force top-down list scheduling"));
36static cl::opt<bool> ForceBottomUp("misched-bottomup", cl::Hidden,
37 cl::desc("Force bottom-up list scheduling"));
38
Andrew Trick0df7f882012-03-07 00:18:25 +000039#ifndef NDEBUG
40static cl::opt<bool> ViewMISchedDAGs("view-misched-dags", cl::Hidden,
41 cl::desc("Pop up a window to show MISched dags after they are processed"));
Lang Hames23f1cbb2012-03-19 18:38:38 +000042
43static cl::opt<unsigned> MISchedCutoff("misched-cutoff", cl::Hidden,
44 cl::desc("Stop scheduling after N instructions"), cl::init(~0U));
Andrew Trick0df7f882012-03-07 00:18:25 +000045#else
46static bool ViewMISchedDAGs = false;
47#endif // NDEBUG
48
Andrew Trick5edf2f02012-01-14 02:17:06 +000049//===----------------------------------------------------------------------===//
50// Machine Instruction Scheduling Pass and Registry
51//===----------------------------------------------------------------------===//
52
Andrew Trick96f678f2012-01-13 06:30:30 +000053namespace {
Andrew Trick42b7a712012-01-17 06:55:03 +000054/// MachineScheduler runs after coalescing and before register allocation.
Andrew Trickc174eaf2012-03-08 01:41:12 +000055class MachineScheduler : public MachineSchedContext,
56 public MachineFunctionPass {
Andrew Trick96f678f2012-01-13 06:30:30 +000057public:
Andrew Trick42b7a712012-01-17 06:55:03 +000058 MachineScheduler();
Andrew Trick96f678f2012-01-13 06:30:30 +000059
60 virtual void getAnalysisUsage(AnalysisUsage &AU) const;
61
62 virtual void releaseMemory() {}
63
64 virtual bool runOnMachineFunction(MachineFunction&);
65
66 virtual void print(raw_ostream &O, const Module* = 0) const;
67
68 static char ID; // Class identification, replacement for typeinfo
69};
70} // namespace
71
Andrew Trick42b7a712012-01-17 06:55:03 +000072char MachineScheduler::ID = 0;
Andrew Trick96f678f2012-01-13 06:30:30 +000073
Andrew Trick42b7a712012-01-17 06:55:03 +000074char &llvm::MachineSchedulerID = MachineScheduler::ID;
Andrew Trick96f678f2012-01-13 06:30:30 +000075
Andrew Trick42b7a712012-01-17 06:55:03 +000076INITIALIZE_PASS_BEGIN(MachineScheduler, "misched",
Andrew Trick96f678f2012-01-13 06:30:30 +000077 "Machine Instruction Scheduler", false, false)
78INITIALIZE_AG_DEPENDENCY(AliasAnalysis)
79INITIALIZE_PASS_DEPENDENCY(SlotIndexes)
80INITIALIZE_PASS_DEPENDENCY(LiveIntervals)
Andrew Trick42b7a712012-01-17 06:55:03 +000081INITIALIZE_PASS_END(MachineScheduler, "misched",
Andrew Trick96f678f2012-01-13 06:30:30 +000082 "Machine Instruction Scheduler", false, false)
83
Andrew Trick42b7a712012-01-17 06:55:03 +000084MachineScheduler::MachineScheduler()
Andrew Trickc174eaf2012-03-08 01:41:12 +000085: MachineFunctionPass(ID) {
Andrew Trick42b7a712012-01-17 06:55:03 +000086 initializeMachineSchedulerPass(*PassRegistry::getPassRegistry());
Andrew Trick96f678f2012-01-13 06:30:30 +000087}
88
Andrew Trick42b7a712012-01-17 06:55:03 +000089void MachineScheduler::getAnalysisUsage(AnalysisUsage &AU) const {
Andrew Trick96f678f2012-01-13 06:30:30 +000090 AU.setPreservesCFG();
91 AU.addRequiredID(MachineDominatorsID);
92 AU.addRequired<MachineLoopInfo>();
93 AU.addRequired<AliasAnalysis>();
Andrew Trickd04ec0c2012-03-09 00:52:20 +000094 AU.addRequired<TargetPassConfig>();
Andrew Trick96f678f2012-01-13 06:30:30 +000095 AU.addRequired<SlotIndexes>();
96 AU.addPreserved<SlotIndexes>();
97 AU.addRequired<LiveIntervals>();
98 AU.addPreserved<LiveIntervals>();
Andrew Trick96f678f2012-01-13 06:30:30 +000099 MachineFunctionPass::getAnalysisUsage(AU);
100}
101
Andrew Trick96f678f2012-01-13 06:30:30 +0000102MachinePassRegistry MachineSchedRegistry::Registry;
103
Andrew Trickd04ec0c2012-03-09 00:52:20 +0000104/// A dummy default scheduler factory indicates whether the scheduler
105/// is overridden on the command line.
106static ScheduleDAGInstrs *useDefaultMachineSched(MachineSchedContext *C) {
107 return 0;
108}
Andrew Trick96f678f2012-01-13 06:30:30 +0000109
110/// MachineSchedOpt allows command line selection of the scheduler.
111static cl::opt<MachineSchedRegistry::ScheduleDAGCtor, false,
112 RegisterPassParser<MachineSchedRegistry> >
113MachineSchedOpt("misched",
Andrew Trickd04ec0c2012-03-09 00:52:20 +0000114 cl::init(&useDefaultMachineSched), cl::Hidden,
Andrew Trick96f678f2012-01-13 06:30:30 +0000115 cl::desc("Machine instruction scheduler to use"));
116
Andrew Trickd04ec0c2012-03-09 00:52:20 +0000117static MachineSchedRegistry
Andrew Trick17d35e52012-03-14 04:00:41 +0000118DefaultSchedRegistry("default", "Use the target's default scheduler choice.",
Andrew Trickd04ec0c2012-03-09 00:52:20 +0000119 useDefaultMachineSched);
120
Andrew Trick17d35e52012-03-14 04:00:41 +0000121/// Forward declare the standard machine scheduler. This will be used as the
Andrew Trickd04ec0c2012-03-09 00:52:20 +0000122/// default scheduler if the target does not set a default.
Andrew Trick17d35e52012-03-14 04:00:41 +0000123static ScheduleDAGInstrs *createConvergingSched(MachineSchedContext *C);
Andrew Trickd04ec0c2012-03-09 00:52:20 +0000124
Andrew Trickcb058d52012-03-14 04:00:38 +0000125/// Top-level MachineScheduler pass driver.
126///
127/// Visit blocks in function order. Divide each block into scheduling regions
Andrew Trick17d35e52012-03-14 04:00:41 +0000128/// and visit them bottom-up. Visiting regions bottom-up is not required, but is
129/// consistent with the DAG builder, which traverses the interior of the
130/// scheduling regions bottom-up.
Andrew Trickcb058d52012-03-14 04:00:38 +0000131///
132/// This design avoids exposing scheduling boundaries to the DAG builder,
Andrew Trick17d35e52012-03-14 04:00:41 +0000133/// simplifying the DAG builder's support for "special" target instructions.
134/// At the same time the design allows target schedulers to operate across
Andrew Trickcb058d52012-03-14 04:00:38 +0000135/// scheduling boundaries, for example to bundle the boudary instructions
136/// without reordering them. This creates complexity, because the target
137/// scheduler must update the RegionBegin and RegionEnd positions cached by
138/// ScheduleDAGInstrs whenever adding or removing instructions. A much simpler
139/// design would be to split blocks at scheduling boundaries, but LLVM has a
140/// general bias against block splitting purely for implementation simplicity.
Andrew Trick42b7a712012-01-17 06:55:03 +0000141bool MachineScheduler::runOnMachineFunction(MachineFunction &mf) {
Andrew Trick96f678f2012-01-13 06:30:30 +0000142 // Initialize the context of the pass.
143 MF = &mf;
144 MLI = &getAnalysis<MachineLoopInfo>();
145 MDT = &getAnalysis<MachineDominatorTree>();
Andrew Trickd04ec0c2012-03-09 00:52:20 +0000146 PassConfig = &getAnalysis<TargetPassConfig>();
Andrew Trickc174eaf2012-03-08 01:41:12 +0000147 AA = &getAnalysis<AliasAnalysis>();
148
Lang Hames907cc8f2012-01-27 22:36:19 +0000149 LIS = &getAnalysis<LiveIntervals>();
Andrew Trickc174eaf2012-03-08 01:41:12 +0000150 const TargetInstrInfo *TII = MF->getTarget().getInstrInfo();
Andrew Trick96f678f2012-01-13 06:30:30 +0000151
152 // Select the scheduler, or set the default.
Andrew Trickd04ec0c2012-03-09 00:52:20 +0000153 MachineSchedRegistry::ScheduleDAGCtor Ctor = MachineSchedOpt;
154 if (Ctor == useDefaultMachineSched) {
155 // Get the default scheduler set by the target.
156 Ctor = MachineSchedRegistry::getDefault();
157 if (!Ctor) {
Andrew Trick17d35e52012-03-14 04:00:41 +0000158 Ctor = createConvergingSched;
Andrew Trickd04ec0c2012-03-09 00:52:20 +0000159 MachineSchedRegistry::setDefault(Ctor);
160 }
Andrew Trick96f678f2012-01-13 06:30:30 +0000161 }
162 // Instantiate the selected scheduler.
163 OwningPtr<ScheduleDAGInstrs> Scheduler(Ctor(this));
164
165 // Visit all machine basic blocks.
166 for (MachineFunction::iterator MBB = MF->begin(), MBBEnd = MF->end();
167 MBB != MBBEnd; ++MBB) {
168
Andrew Trick1fabd9f2012-03-09 08:02:51 +0000169 Scheduler->startBlock(MBB);
170
Andrew Tricke9ef4ed2012-01-14 02:17:09 +0000171 // Break the block into scheduling regions [I, RegionEnd), and schedule each
Andrew Trickfe4d6df2012-03-09 22:34:56 +0000172 // region as soon as it is discovered. RegionEnd points the the scheduling
173 // boundary at the bottom of the region. The DAG does not include RegionEnd,
174 // but the region does (i.e. the next RegionEnd is above the previous
175 // RegionBegin). If the current block has no terminator then RegionEnd ==
176 // MBB->end() for the bottom region.
177 //
178 // The Scheduler may insert instructions during either schedule() or
179 // exitRegion(), even for empty regions. So the local iterators 'I' and
180 // 'RegionEnd' are invalid across these calls.
Andrew Tricke9ef4ed2012-01-14 02:17:09 +0000181 unsigned RemainingCount = MBB->size();
Andrew Trick7799eb42012-03-09 03:46:39 +0000182 for(MachineBasicBlock::iterator RegionEnd = MBB->end();
Andrew Trickfe4d6df2012-03-09 22:34:56 +0000183 RegionEnd != MBB->begin(); RegionEnd = Scheduler->begin()) {
Andrew Trick1fabd9f2012-03-09 08:02:51 +0000184 // Avoid decrementing RegionEnd for blocks with no terminator.
185 if (RegionEnd != MBB->end()
186 || TII->isSchedulingBoundary(llvm::prior(RegionEnd), MBB, *MF)) {
187 --RegionEnd;
188 // Count the boundary instruction.
189 --RemainingCount;
190 }
191
Andrew Tricke9ef4ed2012-01-14 02:17:09 +0000192 // The next region starts above the previous region. Look backward in the
193 // instruction stream until we find the nearest boundary.
194 MachineBasicBlock::iterator I = RegionEnd;
Andrew Trick7799eb42012-03-09 03:46:39 +0000195 for(;I != MBB->begin(); --I, --RemainingCount) {
Andrew Tricke9ef4ed2012-01-14 02:17:09 +0000196 if (TII->isSchedulingBoundary(llvm::prior(I), MBB, *MF))
197 break;
198 }
Andrew Trick47c14452012-03-07 05:21:52 +0000199 // Notify the scheduler of the region, even if we may skip scheduling
200 // it. Perhaps it still needs to be bundled.
201 Scheduler->enterRegion(MBB, I, RegionEnd, RemainingCount);
202
203 // Skip empty scheduling regions (0 or 1 schedulable instructions).
204 if (I == RegionEnd || I == llvm::prior(RegionEnd)) {
Andrew Trick47c14452012-03-07 05:21:52 +0000205 // Close the current region. Bundle the terminator if needed.
Andrew Trickfe4d6df2012-03-09 22:34:56 +0000206 // This invalidates 'RegionEnd' and 'I'.
Andrew Trick47c14452012-03-07 05:21:52 +0000207 Scheduler->exitRegion();
Andrew Trickc6cf11b2012-01-17 06:55:07 +0000208 continue;
Andrew Trick3c58ba82012-01-14 02:17:18 +0000209 }
Andrew Trickc6cf11b2012-01-17 06:55:07 +0000210 DEBUG(dbgs() << "MachineScheduling " << MF->getFunction()->getName()
Andrew Trick291411c2012-02-08 02:17:21 +0000211 << ":BB#" << MBB->getNumber() << "\n From: " << *I << " To: ";
212 if (RegionEnd != MBB->end()) dbgs() << *RegionEnd;
213 else dbgs() << "End";
214 dbgs() << " Remaining: " << RemainingCount << "\n");
Andrew Trickc6cf11b2012-01-17 06:55:07 +0000215
Andrew Trickd24da972012-03-09 03:46:42 +0000216 // Schedule a region: possibly reorder instructions.
Andrew Trickfe4d6df2012-03-09 22:34:56 +0000217 // This invalidates 'RegionEnd' and 'I'.
Andrew Trick953be892012-03-07 23:00:49 +0000218 Scheduler->schedule();
Andrew Trickd24da972012-03-09 03:46:42 +0000219
220 // Close the current region.
Andrew Trick47c14452012-03-07 05:21:52 +0000221 Scheduler->exitRegion();
222
223 // Scheduling has invalidated the current iterator 'I'. Ask the
224 // scheduler for the top of it's scheduled region.
225 RegionEnd = Scheduler->begin();
Andrew Tricke9ef4ed2012-01-14 02:17:09 +0000226 }
227 assert(RemainingCount == 0 && "Instruction count mismatch!");
Andrew Trick953be892012-03-07 23:00:49 +0000228 Scheduler->finishBlock();
Andrew Trick96f678f2012-01-13 06:30:30 +0000229 }
Andrew Trickaad37f12012-03-21 04:12:12 +0000230 DEBUG(LIS->print(dbgs()));
Andrew Trick96f678f2012-01-13 06:30:30 +0000231 return true;
232}
233
Andrew Trick42b7a712012-01-17 06:55:03 +0000234void MachineScheduler::print(raw_ostream &O, const Module* m) const {
Andrew Trick96f678f2012-01-13 06:30:30 +0000235 // unimplemented
236}
237
Andrew Trick5edf2f02012-01-14 02:17:06 +0000238//===----------------------------------------------------------------------===//
Andrew Trick17d35e52012-03-14 04:00:41 +0000239// MachineSchedStrategy - Interface to a machine scheduling algorithm.
240//===----------------------------------------------------------------------===//
Andrew Trickc174eaf2012-03-08 01:41:12 +0000241
242namespace {
Andrew Trick17d35e52012-03-14 04:00:41 +0000243class ScheduleDAGMI;
Andrew Trickc174eaf2012-03-08 01:41:12 +0000244
Andrew Trick17d35e52012-03-14 04:00:41 +0000245/// MachineSchedStrategy - Interface used by ScheduleDAGMI to drive the selected
246/// scheduling algorithm.
247///
248/// If this works well and targets wish to reuse ScheduleDAGMI, we may expose it
249/// in ScheduleDAGInstrs.h
250class MachineSchedStrategy {
251public:
252 virtual ~MachineSchedStrategy() {}
253
254 /// Initialize the strategy after building the DAG for a new region.
255 virtual void initialize(ScheduleDAGMI *DAG) = 0;
256
257 /// Pick the next node to schedule, or return NULL. Set IsTopNode to true to
258 /// schedule the node at the top of the unscheduled region. Otherwise it will
259 /// be scheduled at the bottom.
260 virtual SUnit *pickNode(bool &IsTopNode) = 0;
261
262 /// When all predecessor dependencies have been resolved, free this node for
263 /// top-down scheduling.
264 virtual void releaseTopNode(SUnit *SU) = 0;
265 /// When all successor dependencies have been resolved, free this node for
266 /// bottom-up scheduling.
267 virtual void releaseBottomNode(SUnit *SU) = 0;
268};
269} // namespace
270
271//===----------------------------------------------------------------------===//
272// ScheduleDAGMI - Base class for MachineInstr scheduling with LiveIntervals
273// preservation.
274//===----------------------------------------------------------------------===//
275
276namespace {
277/// ScheduleDAGMI is an implementation of ScheduleDAGInstrs that schedules
278/// machine instructions while updating LiveIntervals.
279class ScheduleDAGMI : public ScheduleDAGInstrs {
280 AliasAnalysis *AA;
281 MachineSchedStrategy *SchedImpl;
282
283 /// The top of the unscheduled zone.
284 MachineBasicBlock::iterator CurrentTop;
285
286 /// The bottom of the unscheduled zone.
287 MachineBasicBlock::iterator CurrentBottom;
Lang Hames23f1cbb2012-03-19 18:38:38 +0000288
289 /// The number of instructions scheduled so far. Used to cut off the
290 /// scheduler at the point determined by misched-cutoff.
291 unsigned NumInstrsScheduled;
Andrew Trick17d35e52012-03-14 04:00:41 +0000292public:
293 ScheduleDAGMI(MachineSchedContext *C, MachineSchedStrategy *S):
294 ScheduleDAGInstrs(*C->MF, *C->MLI, *C->MDT, /*IsPostRA=*/false, C->LIS),
Lang Hames23f1cbb2012-03-19 18:38:38 +0000295 AA(C->AA), SchedImpl(S), CurrentTop(), CurrentBottom(),
296 NumInstrsScheduled(0) {}
Andrew Trick17d35e52012-03-14 04:00:41 +0000297
298 ~ScheduleDAGMI() {
299 delete SchedImpl;
300 }
301
302 MachineBasicBlock::iterator top() const { return CurrentTop; }
303 MachineBasicBlock::iterator bottom() const { return CurrentBottom; }
304
305 /// Implement ScheduleDAGInstrs interface.
Andrew Trickc174eaf2012-03-08 01:41:12 +0000306 void schedule();
307
Andrew Trickc174eaf2012-03-08 01:41:12 +0000308protected:
Andrew Trick17d35e52012-03-14 04:00:41 +0000309 void moveInstruction(MachineInstr *MI, MachineBasicBlock::iterator InsertPos);
Andrew Trick0b0d8992012-03-21 04:12:07 +0000310 bool checkSchedLimit();
Andrew Trick17d35e52012-03-14 04:00:41 +0000311
Andrew Trickc174eaf2012-03-08 01:41:12 +0000312 void releaseSucc(SUnit *SU, SDep *SuccEdge);
313 void releaseSuccessors(SUnit *SU);
Andrew Trick17d35e52012-03-14 04:00:41 +0000314 void releasePred(SUnit *SU, SDep *PredEdge);
315 void releasePredecessors(SUnit *SU);
Andrew Trickc174eaf2012-03-08 01:41:12 +0000316};
317} // namespace
318
319/// ReleaseSucc - Decrement the NumPredsLeft count of a successor. When
320/// NumPredsLeft reaches zero, release the successor node.
Andrew Trick17d35e52012-03-14 04:00:41 +0000321void ScheduleDAGMI::releaseSucc(SUnit *SU, SDep *SuccEdge) {
Andrew Trickc174eaf2012-03-08 01:41:12 +0000322 SUnit *SuccSU = SuccEdge->getSUnit();
323
324#ifndef NDEBUG
325 if (SuccSU->NumPredsLeft == 0) {
326 dbgs() << "*** Scheduling failed! ***\n";
327 SuccSU->dump(this);
328 dbgs() << " has been released too many times!\n";
329 llvm_unreachable(0);
330 }
331#endif
332 --SuccSU->NumPredsLeft;
333 if (SuccSU->NumPredsLeft == 0 && SuccSU != &ExitSU)
Andrew Trick17d35e52012-03-14 04:00:41 +0000334 SchedImpl->releaseTopNode(SuccSU);
Andrew Trickc174eaf2012-03-08 01:41:12 +0000335}
336
337/// releaseSuccessors - Call releaseSucc on each of SU's successors.
Andrew Trick17d35e52012-03-14 04:00:41 +0000338void ScheduleDAGMI::releaseSuccessors(SUnit *SU) {
Andrew Trickc174eaf2012-03-08 01:41:12 +0000339 for (SUnit::succ_iterator I = SU->Succs.begin(), E = SU->Succs.end();
340 I != E; ++I) {
341 releaseSucc(SU, &*I);
342 }
343}
344
Andrew Trick17d35e52012-03-14 04:00:41 +0000345/// ReleasePred - Decrement the NumSuccsLeft count of a predecessor. When
346/// NumSuccsLeft reaches zero, release the predecessor node.
347void ScheduleDAGMI::releasePred(SUnit *SU, SDep *PredEdge) {
348 SUnit *PredSU = PredEdge->getSUnit();
349
350#ifndef NDEBUG
351 if (PredSU->NumSuccsLeft == 0) {
352 dbgs() << "*** Scheduling failed! ***\n";
353 PredSU->dump(this);
354 dbgs() << " has been released too many times!\n";
355 llvm_unreachable(0);
356 }
357#endif
358 --PredSU->NumSuccsLeft;
359 if (PredSU->NumSuccsLeft == 0 && PredSU != &EntrySU)
360 SchedImpl->releaseBottomNode(PredSU);
361}
362
363/// releasePredecessors - Call releasePred on each of SU's predecessors.
364void ScheduleDAGMI::releasePredecessors(SUnit *SU) {
365 for (SUnit::pred_iterator I = SU->Preds.begin(), E = SU->Preds.end();
366 I != E; ++I) {
367 releasePred(SU, &*I);
368 }
369}
370
371void ScheduleDAGMI::moveInstruction(MachineInstr *MI,
372 MachineBasicBlock::iterator InsertPos) {
Andrew Trick1ce062f2012-03-21 04:12:10 +0000373 // Fix RegionBegin if the first instruction moves down.
374 if (&*RegionBegin == MI)
375 RegionBegin = llvm::next(RegionBegin);
Andrew Trick17d35e52012-03-14 04:00:41 +0000376 BB->splice(InsertPos, BB, MI);
377 LIS->handleMove(MI);
Andrew Trick1ce062f2012-03-21 04:12:10 +0000378 // Fix RegionBegin if another instruction moves above the first instruction.
Andrew Trick17d35e52012-03-14 04:00:41 +0000379 if (RegionBegin == InsertPos)
380 RegionBegin = MI;
381}
382
Andrew Trick0b0d8992012-03-21 04:12:07 +0000383bool ScheduleDAGMI::checkSchedLimit() {
384#ifndef NDEBUG
385 if (NumInstrsScheduled == MISchedCutoff && MISchedCutoff != ~0U) {
386 CurrentTop = CurrentBottom;
387 return false;
388 }
389 ++NumInstrsScheduled;
390#endif
391 return true;
392}
393
Andrew Trick17d35e52012-03-14 04:00:41 +0000394/// schedule - Called back from MachineScheduler::runOnMachineFunction
395/// after setting up the current scheduling region.
396void ScheduleDAGMI::schedule() {
Andrew Trickc174eaf2012-03-08 01:41:12 +0000397 buildSchedGraph(AA);
398
399 DEBUG(dbgs() << "********** MI Scheduling **********\n");
400 DEBUG(for (unsigned su = 0, e = SUnits.size(); su != e; ++su)
401 SUnits[su].dumpAll(this));
402
403 if (ViewMISchedDAGs) viewGraph();
404
Andrew Trick17d35e52012-03-14 04:00:41 +0000405 SchedImpl->initialize(this);
406
407 // Release edges from the special Entry node or to the special Exit node.
Andrew Trickc174eaf2012-03-08 01:41:12 +0000408 releaseSuccessors(&EntrySU);
Andrew Trick17d35e52012-03-14 04:00:41 +0000409 releasePredecessors(&ExitSU);
Andrew Trickc174eaf2012-03-08 01:41:12 +0000410
411 // Release all DAG roots for scheduling.
412 for (std::vector<SUnit>::iterator I = SUnits.begin(), E = SUnits.end();
413 I != E; ++I) {
Andrew Trick17d35e52012-03-14 04:00:41 +0000414 // A SUnit is ready to top schedule if it has no predecessors.
Andrew Trickc174eaf2012-03-08 01:41:12 +0000415 if (I->Preds.empty())
Andrew Trick17d35e52012-03-14 04:00:41 +0000416 SchedImpl->releaseTopNode(&(*I));
417 // A SUnit is ready to bottom schedule if it has no successors.
418 if (I->Succs.empty())
419 SchedImpl->releaseBottomNode(&(*I));
Andrew Trickc174eaf2012-03-08 01:41:12 +0000420 }
421
Andrew Trick17d35e52012-03-14 04:00:41 +0000422 CurrentTop = RegionBegin;
423 CurrentBottom = RegionEnd;
424 bool IsTopNode = false;
425 while (SUnit *SU = SchedImpl->pickNode(IsTopNode)) {
426 DEBUG(dbgs() << "*** " << (IsTopNode ? "Top" : "Bottom")
427 << " Scheduling Instruction:\n"; SU->dump(this));
Andrew Trick0b0d8992012-03-21 04:12:07 +0000428 if (!checkSchedLimit())
429 break;
Andrew Trickc174eaf2012-03-08 01:41:12 +0000430
431 // Move the instruction to its new location in the instruction stream.
432 MachineInstr *MI = SU->getInstr();
Andrew Trickc174eaf2012-03-08 01:41:12 +0000433
Andrew Trick17d35e52012-03-14 04:00:41 +0000434 if (IsTopNode) {
435 assert(SU->isTopReady() && "node still has unscheduled dependencies");
436 if (&*CurrentTop == MI)
437 ++CurrentTop;
438 else
439 moveInstruction(MI, CurrentTop);
440 // Release dependent instructions for scheduling.
441 releaseSuccessors(SU);
442 }
443 else {
444 assert(SU->isBottomReady() && "node still has unscheduled dependencies");
445 if (&*llvm::prior(CurrentBottom) == MI)
446 --CurrentBottom;
447 else {
Andrew Trick1ce062f2012-03-21 04:12:10 +0000448 if (&*CurrentTop == MI)
449 CurrentTop = llvm::next(CurrentTop);
Andrew Trick17d35e52012-03-14 04:00:41 +0000450 moveInstruction(MI, CurrentBottom);
451 CurrentBottom = MI;
452 }
453 // Release dependent instructions for scheduling.
454 releasePredecessors(SU);
455 }
456 SU->isScheduled = true;
Andrew Trickc174eaf2012-03-08 01:41:12 +0000457 }
Andrew Trick17d35e52012-03-14 04:00:41 +0000458 assert(CurrentTop == CurrentBottom && "Nonempty unscheduled zone.");
Andrew Trickc174eaf2012-03-08 01:41:12 +0000459}
460
461//===----------------------------------------------------------------------===//
Andrew Trick17d35e52012-03-14 04:00:41 +0000462// ConvergingScheduler - Implementation of the standard MachineSchedStrategy.
Andrew Trick42b7a712012-01-17 06:55:03 +0000463//===----------------------------------------------------------------------===//
464
465namespace {
Andrew Trick17d35e52012-03-14 04:00:41 +0000466/// ConvergingScheduler shrinks the unscheduled zone using heuristics to balance
467/// the schedule.
468class ConvergingScheduler : public MachineSchedStrategy {
469 ScheduleDAGMI *DAG;
Andrew Trick42b7a712012-01-17 06:55:03 +0000470
Andrew Trick17d35e52012-03-14 04:00:41 +0000471 unsigned NumTopReady;
472 unsigned NumBottomReady;
473
474public:
475 virtual void initialize(ScheduleDAGMI *dag) {
476 DAG = dag;
477
Benjamin Kramer689e0b42012-03-14 11:26:37 +0000478 assert((!ForceTopDown || !ForceBottomUp) &&
Andrew Trick17d35e52012-03-14 04:00:41 +0000479 "-misched-topdown incompatible with -misched-bottomup");
480 }
481
482 virtual SUnit *pickNode(bool &IsTopNode) {
483 if (DAG->top() == DAG->bottom())
484 return NULL;
485
486 // As an initial placeholder heuristic, schedule in the direction that has
487 // the fewest choices.
488 SUnit *SU;
489 if (ForceTopDown || (!ForceBottomUp && NumTopReady <= NumBottomReady)) {
490 SU = DAG->getSUnit(DAG->top());
491 IsTopNode = true;
492 }
493 else {
494 SU = DAG->getSUnit(llvm::prior(DAG->bottom()));
495 IsTopNode = false;
496 }
497 if (SU->isTopReady()) {
498 assert(NumTopReady > 0 && "bad ready count");
499 --NumTopReady;
500 }
501 if (SU->isBottomReady()) {
502 assert(NumBottomReady > 0 && "bad ready count");
503 --NumBottomReady;
504 }
505 return SU;
506 }
507
508 virtual void releaseTopNode(SUnit *SU) {
509 ++NumTopReady;
510 }
511 virtual void releaseBottomNode(SUnit *SU) {
512 ++NumBottomReady;
513 }
Andrew Trick42b7a712012-01-17 06:55:03 +0000514};
515} // namespace
516
Andrew Trick17d35e52012-03-14 04:00:41 +0000517/// Create the standard converging machine scheduler. This will be used as the
518/// default scheduler if the target does not set a default.
519static ScheduleDAGInstrs *createConvergingSched(MachineSchedContext *C) {
Benjamin Kramer689e0b42012-03-14 11:26:37 +0000520 assert((!ForceTopDown || !ForceBottomUp) &&
Andrew Trick17d35e52012-03-14 04:00:41 +0000521 "-misched-topdown incompatible with -misched-bottomup");
522 return new ScheduleDAGMI(C, new ConvergingScheduler());
Andrew Trick42b7a712012-01-17 06:55:03 +0000523}
524static MachineSchedRegistry
Andrew Trick17d35e52012-03-14 04:00:41 +0000525ConvergingSchedRegistry("converge", "Standard converging scheduler.",
526 createConvergingSched);
Andrew Trick42b7a712012-01-17 06:55:03 +0000527
528//===----------------------------------------------------------------------===//
Andrew Trick5edf2f02012-01-14 02:17:06 +0000529// Machine Instruction Shuffler for Correctness Testing
530//===----------------------------------------------------------------------===//
531
Andrew Trick96f678f2012-01-13 06:30:30 +0000532#ifndef NDEBUG
533namespace {
Andrew Trick17d35e52012-03-14 04:00:41 +0000534/// Apply a less-than relation on the node order, which corresponds to the
535/// instruction order prior to scheduling. IsReverse implements greater-than.
536template<bool IsReverse>
537struct SUnitOrder {
Andrew Trickc6cf11b2012-01-17 06:55:07 +0000538 bool operator()(SUnit *A, SUnit *B) const {
Andrew Trick17d35e52012-03-14 04:00:41 +0000539 if (IsReverse)
540 return A->NodeNum > B->NodeNum;
541 else
542 return A->NodeNum < B->NodeNum;
Andrew Trickc6cf11b2012-01-17 06:55:07 +0000543 }
544};
545
Andrew Trick96f678f2012-01-13 06:30:30 +0000546/// Reorder instructions as much as possible.
Andrew Trick17d35e52012-03-14 04:00:41 +0000547class InstructionShuffler : public MachineSchedStrategy {
548 bool IsAlternating;
549 bool IsTopDown;
550
551 // Using a less-than relation (SUnitOrder<false>) for the TopQ priority
552 // gives nodes with a higher number higher priority causing the latest
553 // instructions to be scheduled first.
554 PriorityQueue<SUnit*, std::vector<SUnit*>, SUnitOrder<false> >
555 TopQ;
556 // When scheduling bottom-up, use greater-than as the queue priority.
557 PriorityQueue<SUnit*, std::vector<SUnit*>, SUnitOrder<true> >
558 BottomQ;
Andrew Trick96f678f2012-01-13 06:30:30 +0000559public:
Andrew Trick17d35e52012-03-14 04:00:41 +0000560 InstructionShuffler(bool alternate, bool topdown)
561 : IsAlternating(alternate), IsTopDown(topdown) {}
Andrew Trick96f678f2012-01-13 06:30:30 +0000562
Andrew Trick17d35e52012-03-14 04:00:41 +0000563 virtual void initialize(ScheduleDAGMI *) {
564 TopQ.clear();
565 BottomQ.clear();
566 }
Andrew Trickc6cf11b2012-01-17 06:55:07 +0000567
Andrew Trick17d35e52012-03-14 04:00:41 +0000568 /// Implement MachineSchedStrategy interface.
569 /// -----------------------------------------
570
571 virtual SUnit *pickNode(bool &IsTopNode) {
572 SUnit *SU;
573 if (IsTopDown) {
574 do {
575 if (TopQ.empty()) return NULL;
576 SU = TopQ.top();
577 TopQ.pop();
578 } while (SU->isScheduled);
579 IsTopNode = true;
580 }
581 else {
582 do {
583 if (BottomQ.empty()) return NULL;
584 SU = BottomQ.top();
585 BottomQ.pop();
586 } while (SU->isScheduled);
587 IsTopNode = false;
588 }
589 if (IsAlternating)
590 IsTopDown = !IsTopDown;
Andrew Trickc6cf11b2012-01-17 06:55:07 +0000591 return SU;
592 }
593
Andrew Trick17d35e52012-03-14 04:00:41 +0000594 virtual void releaseTopNode(SUnit *SU) {
595 TopQ.push(SU);
596 }
597 virtual void releaseBottomNode(SUnit *SU) {
598 BottomQ.push(SU);
Andrew Trick96f678f2012-01-13 06:30:30 +0000599 }
600};
601} // namespace
602
Andrew Trickc174eaf2012-03-08 01:41:12 +0000603static ScheduleDAGInstrs *createInstructionShuffler(MachineSchedContext *C) {
Andrew Trick17d35e52012-03-14 04:00:41 +0000604 bool Alternate = !ForceTopDown && !ForceBottomUp;
605 bool TopDown = !ForceBottomUp;
Benjamin Kramer689e0b42012-03-14 11:26:37 +0000606 assert((TopDown || !ForceTopDown) &&
Andrew Trick17d35e52012-03-14 04:00:41 +0000607 "-misched-topdown incompatible with -misched-bottomup");
608 return new ScheduleDAGMI(C, new InstructionShuffler(Alternate, TopDown));
Andrew Trick96f678f2012-01-13 06:30:30 +0000609}
Andrew Trick17d35e52012-03-14 04:00:41 +0000610static MachineSchedRegistry ShufflerRegistry(
611 "shuffle", "Shuffle machine instructions alternating directions",
612 createInstructionShuffler);
Andrew Trick96f678f2012-01-13 06:30:30 +0000613#endif // !NDEBUG