Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1 | //===-- ARMISelLowering.cpp - ARM DAG Lowering Implementation -------------===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
Chris Lattner | 4ee451d | 2007-12-29 20:36:04 +0000 | [diff] [blame] | 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file defines the interfaces that ARM uses to lower LLVM code into a |
| 11 | // selection DAG. |
| 12 | // |
| 13 | //===----------------------------------------------------------------------===// |
| 14 | |
| 15 | #include "ARM.h" |
| 16 | #include "ARMAddressingModes.h" |
| 17 | #include "ARMConstantPoolValue.h" |
| 18 | #include "ARMISelLowering.h" |
| 19 | #include "ARMMachineFunctionInfo.h" |
| 20 | #include "ARMRegisterInfo.h" |
| 21 | #include "ARMSubtarget.h" |
| 22 | #include "ARMTargetMachine.h" |
| 23 | #include "llvm/CallingConv.h" |
| 24 | #include "llvm/Constants.h" |
Evan Cheng | 2770747 | 2007-03-16 08:43:56 +0000 | [diff] [blame] | 25 | #include "llvm/Instruction.h" |
Lauro Ramos Venancio | e0cb36b | 2007-11-08 17:20:05 +0000 | [diff] [blame] | 26 | #include "llvm/Intrinsics.h" |
Chris Lattner | 84bc542 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 27 | #include "llvm/GlobalValue.h" |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 28 | #include "llvm/CodeGen/MachineBasicBlock.h" |
| 29 | #include "llvm/CodeGen/MachineFrameInfo.h" |
| 30 | #include "llvm/CodeGen/MachineFunction.h" |
| 31 | #include "llvm/CodeGen/MachineInstrBuilder.h" |
Chris Lattner | 84bc542 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 32 | #include "llvm/CodeGen/MachineRegisterInfo.h" |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 33 | #include "llvm/CodeGen/SelectionDAG.h" |
Evan Cheng | b6ab254 | 2007-01-31 08:40:13 +0000 | [diff] [blame] | 34 | #include "llvm/Target/TargetOptions.h" |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 35 | #include "llvm/ADT/VectorExtras.h" |
Evan Cheng | b01fad6 | 2007-03-12 23:30:29 +0000 | [diff] [blame] | 36 | #include "llvm/Support/MathExtras.h" |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 37 | using namespace llvm; |
| 38 | |
| 39 | ARMTargetLowering::ARMTargetLowering(TargetMachine &TM) |
| 40 | : TargetLowering(TM), ARMPCLabelIndex(0) { |
| 41 | Subtarget = &TM.getSubtarget<ARMSubtarget>(); |
| 42 | |
Evan Cheng | b1df8f2 | 2007-04-27 08:15:43 +0000 | [diff] [blame] | 43 | if (Subtarget->isTargetDarwin()) { |
Evan Cheng | b1df8f2 | 2007-04-27 08:15:43 +0000 | [diff] [blame] | 44 | // Uses VFP for Thumb libfuncs if available. |
| 45 | if (Subtarget->isThumb() && Subtarget->hasVFP2()) { |
| 46 | // Single-precision floating-point arithmetic. |
| 47 | setLibcallName(RTLIB::ADD_F32, "__addsf3vfp"); |
| 48 | setLibcallName(RTLIB::SUB_F32, "__subsf3vfp"); |
| 49 | setLibcallName(RTLIB::MUL_F32, "__mulsf3vfp"); |
| 50 | setLibcallName(RTLIB::DIV_F32, "__divsf3vfp"); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 51 | |
Evan Cheng | b1df8f2 | 2007-04-27 08:15:43 +0000 | [diff] [blame] | 52 | // Double-precision floating-point arithmetic. |
| 53 | setLibcallName(RTLIB::ADD_F64, "__adddf3vfp"); |
| 54 | setLibcallName(RTLIB::SUB_F64, "__subdf3vfp"); |
| 55 | setLibcallName(RTLIB::MUL_F64, "__muldf3vfp"); |
| 56 | setLibcallName(RTLIB::DIV_F64, "__divdf3vfp"); |
Evan Cheng | 193f850 | 2007-01-31 09:30:58 +0000 | [diff] [blame] | 57 | |
Evan Cheng | b1df8f2 | 2007-04-27 08:15:43 +0000 | [diff] [blame] | 58 | // Single-precision comparisons. |
| 59 | setLibcallName(RTLIB::OEQ_F32, "__eqsf2vfp"); |
| 60 | setLibcallName(RTLIB::UNE_F32, "__nesf2vfp"); |
| 61 | setLibcallName(RTLIB::OLT_F32, "__ltsf2vfp"); |
| 62 | setLibcallName(RTLIB::OLE_F32, "__lesf2vfp"); |
| 63 | setLibcallName(RTLIB::OGE_F32, "__gesf2vfp"); |
| 64 | setLibcallName(RTLIB::OGT_F32, "__gtsf2vfp"); |
| 65 | setLibcallName(RTLIB::UO_F32, "__unordsf2vfp"); |
| 66 | setLibcallName(RTLIB::O_F32, "__unordsf2vfp"); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 67 | |
Evan Cheng | b1df8f2 | 2007-04-27 08:15:43 +0000 | [diff] [blame] | 68 | setCmpLibcallCC(RTLIB::OEQ_F32, ISD::SETNE); |
| 69 | setCmpLibcallCC(RTLIB::UNE_F32, ISD::SETNE); |
| 70 | setCmpLibcallCC(RTLIB::OLT_F32, ISD::SETNE); |
| 71 | setCmpLibcallCC(RTLIB::OLE_F32, ISD::SETNE); |
| 72 | setCmpLibcallCC(RTLIB::OGE_F32, ISD::SETNE); |
| 73 | setCmpLibcallCC(RTLIB::OGT_F32, ISD::SETNE); |
| 74 | setCmpLibcallCC(RTLIB::UO_F32, ISD::SETNE); |
| 75 | setCmpLibcallCC(RTLIB::O_F32, ISD::SETEQ); |
Evan Cheng | 193f850 | 2007-01-31 09:30:58 +0000 | [diff] [blame] | 76 | |
Evan Cheng | b1df8f2 | 2007-04-27 08:15:43 +0000 | [diff] [blame] | 77 | // Double-precision comparisons. |
| 78 | setLibcallName(RTLIB::OEQ_F64, "__eqdf2vfp"); |
| 79 | setLibcallName(RTLIB::UNE_F64, "__nedf2vfp"); |
| 80 | setLibcallName(RTLIB::OLT_F64, "__ltdf2vfp"); |
| 81 | setLibcallName(RTLIB::OLE_F64, "__ledf2vfp"); |
| 82 | setLibcallName(RTLIB::OGE_F64, "__gedf2vfp"); |
| 83 | setLibcallName(RTLIB::OGT_F64, "__gtdf2vfp"); |
| 84 | setLibcallName(RTLIB::UO_F64, "__unorddf2vfp"); |
| 85 | setLibcallName(RTLIB::O_F64, "__unorddf2vfp"); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 86 | |
Evan Cheng | b1df8f2 | 2007-04-27 08:15:43 +0000 | [diff] [blame] | 87 | setCmpLibcallCC(RTLIB::OEQ_F64, ISD::SETNE); |
| 88 | setCmpLibcallCC(RTLIB::UNE_F64, ISD::SETNE); |
| 89 | setCmpLibcallCC(RTLIB::OLT_F64, ISD::SETNE); |
| 90 | setCmpLibcallCC(RTLIB::OLE_F64, ISD::SETNE); |
| 91 | setCmpLibcallCC(RTLIB::OGE_F64, ISD::SETNE); |
| 92 | setCmpLibcallCC(RTLIB::OGT_F64, ISD::SETNE); |
| 93 | setCmpLibcallCC(RTLIB::UO_F64, ISD::SETNE); |
| 94 | setCmpLibcallCC(RTLIB::O_F64, ISD::SETEQ); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 95 | |
Evan Cheng | b1df8f2 | 2007-04-27 08:15:43 +0000 | [diff] [blame] | 96 | // Floating-point to integer conversions. |
| 97 | // i64 conversions are done via library routines even when generating VFP |
| 98 | // instructions, so use the same ones. |
| 99 | setLibcallName(RTLIB::FPTOSINT_F64_I32, "__fixdfsivfp"); |
| 100 | setLibcallName(RTLIB::FPTOUINT_F64_I32, "__fixunsdfsivfp"); |
| 101 | setLibcallName(RTLIB::FPTOSINT_F32_I32, "__fixsfsivfp"); |
| 102 | setLibcallName(RTLIB::FPTOUINT_F32_I32, "__fixunssfsivfp"); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 103 | |
Evan Cheng | b1df8f2 | 2007-04-27 08:15:43 +0000 | [diff] [blame] | 104 | // Conversions between floating types. |
| 105 | setLibcallName(RTLIB::FPROUND_F64_F32, "__truncdfsf2vfp"); |
| 106 | setLibcallName(RTLIB::FPEXT_F32_F64, "__extendsfdf2vfp"); |
| 107 | |
| 108 | // Integer to floating-point conversions. |
| 109 | // i64 conversions are done via library routines even when generating VFP |
| 110 | // instructions, so use the same ones. |
| 111 | // FIXME: There appears to be some naming inconsistency in ARM libgcc: e.g. |
| 112 | // __floatunsidf vs. __floatunssidfvfp. |
| 113 | setLibcallName(RTLIB::SINTTOFP_I32_F64, "__floatsidfvfp"); |
| 114 | setLibcallName(RTLIB::UINTTOFP_I32_F64, "__floatunssidfvfp"); |
| 115 | setLibcallName(RTLIB::SINTTOFP_I32_F32, "__floatsisfvfp"); |
| 116 | setLibcallName(RTLIB::UINTTOFP_I32_F32, "__floatunssisfvfp"); |
| 117 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 118 | } |
| 119 | |
| 120 | addRegisterClass(MVT::i32, ARM::GPRRegisterClass); |
Evan Cheng | b6ab254 | 2007-01-31 08:40:13 +0000 | [diff] [blame] | 121 | if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb()) { |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 122 | addRegisterClass(MVT::f32, ARM::SPRRegisterClass); |
| 123 | addRegisterClass(MVT::f64, ARM::DPRRegisterClass); |
Chris Lattner | ddf8956 | 2008-01-17 19:59:44 +0000 | [diff] [blame] | 124 | |
| 125 | setTruncStoreAction(MVT::f64, MVT::f32, Expand); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 126 | } |
Evan Cheng | 9f8cbd1 | 2007-05-18 00:19:34 +0000 | [diff] [blame] | 127 | computeRegisterProperties(); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 128 | |
| 129 | // ARM does not have f32 extending load. |
Evan Cheng | 0329466 | 2008-10-14 21:26:46 +0000 | [diff] [blame] | 130 | setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 131 | |
Duncan Sands | f9c98e6 | 2008-01-23 20:39:46 +0000 | [diff] [blame] | 132 | // ARM does not have i1 sign extending load. |
Evan Cheng | 0329466 | 2008-10-14 21:26:46 +0000 | [diff] [blame] | 133 | setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote); |
Duncan Sands | f9c98e6 | 2008-01-23 20:39:46 +0000 | [diff] [blame] | 134 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 135 | // ARM supports all 4 flavors of integer indexed load / store. |
| 136 | for (unsigned im = (unsigned)ISD::PRE_INC; |
| 137 | im != (unsigned)ISD::LAST_INDEXED_MODE; ++im) { |
| 138 | setIndexedLoadAction(im, MVT::i1, Legal); |
| 139 | setIndexedLoadAction(im, MVT::i8, Legal); |
| 140 | setIndexedLoadAction(im, MVT::i16, Legal); |
| 141 | setIndexedLoadAction(im, MVT::i32, Legal); |
| 142 | setIndexedStoreAction(im, MVT::i1, Legal); |
| 143 | setIndexedStoreAction(im, MVT::i8, Legal); |
| 144 | setIndexedStoreAction(im, MVT::i16, Legal); |
| 145 | setIndexedStoreAction(im, MVT::i32, Legal); |
| 146 | } |
| 147 | |
| 148 | // i64 operation support. |
| 149 | if (Subtarget->isThumb()) { |
| 150 | setOperationAction(ISD::MUL, MVT::i64, Expand); |
| 151 | setOperationAction(ISD::MULHU, MVT::i32, Expand); |
| 152 | setOperationAction(ISD::MULHS, MVT::i32, Expand); |
Dan Gohman | 525178c | 2007-10-08 18:33:35 +0000 | [diff] [blame] | 153 | setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand); |
| 154 | setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 155 | } else { |
Dan Gohman | 525178c | 2007-10-08 18:33:35 +0000 | [diff] [blame] | 156 | setOperationAction(ISD::MUL, MVT::i64, Expand); |
| 157 | setOperationAction(ISD::MULHU, MVT::i32, Expand); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 158 | if (!Subtarget->hasV6Ops()) |
Dan Gohman | 525178c | 2007-10-08 18:33:35 +0000 | [diff] [blame] | 159 | setOperationAction(ISD::MULHS, MVT::i32, Expand); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 160 | } |
| 161 | setOperationAction(ISD::SHL_PARTS, MVT::i32, Expand); |
| 162 | setOperationAction(ISD::SRA_PARTS, MVT::i32, Expand); |
| 163 | setOperationAction(ISD::SRL_PARTS, MVT::i32, Expand); |
| 164 | setOperationAction(ISD::SRL, MVT::i64, Custom); |
| 165 | setOperationAction(ISD::SRA, MVT::i64, Custom); |
| 166 | |
| 167 | // ARM does not have ROTL. |
| 168 | setOperationAction(ISD::ROTL, MVT::i32, Expand); |
| 169 | setOperationAction(ISD::CTTZ , MVT::i32, Expand); |
| 170 | setOperationAction(ISD::CTPOP, MVT::i32, Expand); |
Evan Cheng | b063615 | 2007-02-01 23:34:03 +0000 | [diff] [blame] | 171 | if (!Subtarget->hasV5TOps() || Subtarget->isThumb()) |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 172 | setOperationAction(ISD::CTLZ, MVT::i32, Expand); |
| 173 | |
Lauro Ramos Venancio | 368f20f | 2007-03-16 22:54:16 +0000 | [diff] [blame] | 174 | // Only ARMv6 has BSWAP. |
| 175 | if (!Subtarget->hasV6Ops()) |
Chris Lattner | 1719e13 | 2007-03-20 02:25:53 +0000 | [diff] [blame] | 176 | setOperationAction(ISD::BSWAP, MVT::i32, Expand); |
Lauro Ramos Venancio | 368f20f | 2007-03-16 22:54:16 +0000 | [diff] [blame] | 177 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 178 | // These are expanded into libcalls. |
| 179 | setOperationAction(ISD::SDIV, MVT::i32, Expand); |
| 180 | setOperationAction(ISD::UDIV, MVT::i32, Expand); |
| 181 | setOperationAction(ISD::SREM, MVT::i32, Expand); |
| 182 | setOperationAction(ISD::UREM, MVT::i32, Expand); |
Dan Gohman | 525178c | 2007-10-08 18:33:35 +0000 | [diff] [blame] | 183 | setOperationAction(ISD::SDIVREM, MVT::i32, Expand); |
| 184 | setOperationAction(ISD::UDIVREM, MVT::i32, Expand); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 185 | |
| 186 | // Support label based line numbers. |
Dan Gohman | 7f46020 | 2008-06-30 20:59:49 +0000 | [diff] [blame] | 187 | setOperationAction(ISD::DBG_STOPPOINT, MVT::Other, Expand); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 188 | setOperationAction(ISD::DEBUG_LOC, MVT::Other, Expand); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 189 | |
| 190 | setOperationAction(ISD::RET, MVT::Other, Custom); |
| 191 | setOperationAction(ISD::GlobalAddress, MVT::i32, Custom); |
| 192 | setOperationAction(ISD::ConstantPool, MVT::i32, Custom); |
Lauro Ramos Venancio | 0ae4a33 | 2007-04-22 00:04:12 +0000 | [diff] [blame] | 193 | setOperationAction(ISD::GLOBAL_OFFSET_TABLE, MVT::i32, Custom); |
Lauro Ramos Venancio | 64f4fa5 | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 194 | setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 195 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 196 | // Use the default implementation. |
Nate Begeman | 48a6551 | 2008-02-04 21:44:06 +0000 | [diff] [blame] | 197 | setOperationAction(ISD::VASTART , MVT::Other, Custom); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 198 | setOperationAction(ISD::VAARG , MVT::Other, Expand); |
| 199 | setOperationAction(ISD::VACOPY , MVT::Other, Expand); |
| 200 | setOperationAction(ISD::VAEND , MVT::Other, Expand); |
| 201 | setOperationAction(ISD::STACKSAVE, MVT::Other, Expand); |
| 202 | setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand); |
| 203 | setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Expand); |
Andrew Lenharth | d497d9f | 2008-02-16 14:46:26 +0000 | [diff] [blame] | 204 | setOperationAction(ISD::MEMBARRIER , MVT::Other, Expand); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 205 | |
| 206 | if (!Subtarget->hasV6Ops()) { |
| 207 | setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand); |
| 208 | setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand); |
| 209 | } |
| 210 | setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand); |
| 211 | |
Evan Cheng | b6ab254 | 2007-01-31 08:40:13 +0000 | [diff] [blame] | 212 | if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb()) |
Evan Cheng | c7c7729 | 2008-11-04 19:57:48 +0000 | [diff] [blame] | 213 | // Turn f64->i64 into FMRRD, i64 -> f64 to FMDRR iff target supports vfp2. |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 214 | setOperationAction(ISD::BIT_CONVERT, MVT::i64, Custom); |
Lauro Ramos Venancio | e0cb36b | 2007-11-08 17:20:05 +0000 | [diff] [blame] | 215 | |
| 216 | // We want to custom lower some of our intrinsics. |
| 217 | setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom); |
| 218 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 219 | setOperationAction(ISD::SETCC , MVT::i32, Expand); |
| 220 | setOperationAction(ISD::SETCC , MVT::f32, Expand); |
| 221 | setOperationAction(ISD::SETCC , MVT::f64, Expand); |
| 222 | setOperationAction(ISD::SELECT , MVT::i32, Expand); |
| 223 | setOperationAction(ISD::SELECT , MVT::f32, Expand); |
| 224 | setOperationAction(ISD::SELECT , MVT::f64, Expand); |
| 225 | setOperationAction(ISD::SELECT_CC, MVT::i32, Custom); |
| 226 | setOperationAction(ISD::SELECT_CC, MVT::f32, Custom); |
| 227 | setOperationAction(ISD::SELECT_CC, MVT::f64, Custom); |
| 228 | |
| 229 | setOperationAction(ISD::BRCOND , MVT::Other, Expand); |
| 230 | setOperationAction(ISD::BR_CC , MVT::i32, Custom); |
| 231 | setOperationAction(ISD::BR_CC , MVT::f32, Custom); |
| 232 | setOperationAction(ISD::BR_CC , MVT::f64, Custom); |
| 233 | setOperationAction(ISD::BR_JT , MVT::Other, Custom); |
| 234 | |
Dan Gohman | f96e4de | 2007-10-11 23:21:31 +0000 | [diff] [blame] | 235 | // We don't support sin/cos/fmod/copysign/pow |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 236 | setOperationAction(ISD::FSIN , MVT::f64, Expand); |
| 237 | setOperationAction(ISD::FSIN , MVT::f32, Expand); |
| 238 | setOperationAction(ISD::FCOS , MVT::f32, Expand); |
| 239 | setOperationAction(ISD::FCOS , MVT::f64, Expand); |
| 240 | setOperationAction(ISD::FREM , MVT::f64, Expand); |
| 241 | setOperationAction(ISD::FREM , MVT::f32, Expand); |
Evan Cheng | 110cf48 | 2008-04-01 01:50:16 +0000 | [diff] [blame] | 242 | if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb()) { |
| 243 | setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom); |
| 244 | setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom); |
| 245 | } |
Dan Gohman | f96e4de | 2007-10-11 23:21:31 +0000 | [diff] [blame] | 246 | setOperationAction(ISD::FPOW , MVT::f64, Expand); |
| 247 | setOperationAction(ISD::FPOW , MVT::f32, Expand); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 248 | |
| 249 | // int <-> fp are custom expanded into bit_convert + ARMISD ops. |
Evan Cheng | 110cf48 | 2008-04-01 01:50:16 +0000 | [diff] [blame] | 250 | if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb()) { |
| 251 | setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom); |
| 252 | setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom); |
| 253 | setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom); |
| 254 | setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom); |
| 255 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 256 | |
Chris Lattner | f1b1c5e | 2007-11-27 22:36:16 +0000 | [diff] [blame] | 257 | // We have target-specific dag combine patterns for the following nodes: |
| 258 | // ARMISD::FMRRD - No need to call setTargetDAGCombine |
| 259 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 260 | setStackPointerRegisterToSaveRestore(ARM::SP); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 261 | setSchedulingPreference(SchedulingForRegPressure); |
Evan Cheng | 9f8cbd1 | 2007-05-18 00:19:34 +0000 | [diff] [blame] | 262 | setIfCvtBlockSizeLimit(Subtarget->isThumb() ? 0 : 10); |
Evan Cheng | 97e604e | 2007-06-19 23:55:02 +0000 | [diff] [blame] | 263 | setIfCvtDupBlockSizeLimit(Subtarget->isThumb() ? 0 : 2); |
Dale Johannesen | 8dd86c1 | 2007-05-17 21:31:21 +0000 | [diff] [blame] | 264 | |
| 265 | maxStoresPerMemcpy = 1; //// temporary - rewrite interface to use type |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 266 | } |
| 267 | |
| 268 | |
| 269 | const char *ARMTargetLowering::getTargetNodeName(unsigned Opcode) const { |
| 270 | switch (Opcode) { |
| 271 | default: return 0; |
| 272 | case ARMISD::Wrapper: return "ARMISD::Wrapper"; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 273 | case ARMISD::WrapperJT: return "ARMISD::WrapperJT"; |
| 274 | case ARMISD::CALL: return "ARMISD::CALL"; |
Evan Cheng | 277f074 | 2007-06-19 21:05:09 +0000 | [diff] [blame] | 275 | case ARMISD::CALL_PRED: return "ARMISD::CALL_PRED"; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 276 | case ARMISD::CALL_NOLINK: return "ARMISD::CALL_NOLINK"; |
| 277 | case ARMISD::tCALL: return "ARMISD::tCALL"; |
| 278 | case ARMISD::BRCOND: return "ARMISD::BRCOND"; |
| 279 | case ARMISD::BR_JT: return "ARMISD::BR_JT"; |
| 280 | case ARMISD::RET_FLAG: return "ARMISD::RET_FLAG"; |
| 281 | case ARMISD::PIC_ADD: return "ARMISD::PIC_ADD"; |
| 282 | case ARMISD::CMP: return "ARMISD::CMP"; |
Lauro Ramos Venancio | 9996663 | 2007-04-02 01:30:03 +0000 | [diff] [blame] | 283 | case ARMISD::CMPNZ: return "ARMISD::CMPNZ"; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 284 | case ARMISD::CMPFP: return "ARMISD::CMPFP"; |
| 285 | case ARMISD::CMPFPw0: return "ARMISD::CMPFPw0"; |
| 286 | case ARMISD::FMSTAT: return "ARMISD::FMSTAT"; |
| 287 | case ARMISD::CMOV: return "ARMISD::CMOV"; |
| 288 | case ARMISD::CNEG: return "ARMISD::CNEG"; |
| 289 | |
| 290 | case ARMISD::FTOSI: return "ARMISD::FTOSI"; |
| 291 | case ARMISD::FTOUI: return "ARMISD::FTOUI"; |
| 292 | case ARMISD::SITOF: return "ARMISD::SITOF"; |
| 293 | case ARMISD::UITOF: return "ARMISD::UITOF"; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 294 | |
| 295 | case ARMISD::SRL_FLAG: return "ARMISD::SRL_FLAG"; |
| 296 | case ARMISD::SRA_FLAG: return "ARMISD::SRA_FLAG"; |
| 297 | case ARMISD::RRX: return "ARMISD::RRX"; |
| 298 | |
| 299 | case ARMISD::FMRRD: return "ARMISD::FMRRD"; |
| 300 | case ARMISD::FMDRR: return "ARMISD::FMDRR"; |
Lauro Ramos Venancio | 64f4fa5 | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 301 | |
| 302 | case ARMISD::THREAD_POINTER:return "ARMISD::THREAD_POINTER"; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 303 | } |
| 304 | } |
| 305 | |
| 306 | //===----------------------------------------------------------------------===// |
| 307 | // Lowering Code |
| 308 | //===----------------------------------------------------------------------===// |
| 309 | |
| 310 | |
| 311 | /// IntCCToARMCC - Convert a DAG integer condition code to an ARM CC |
| 312 | static ARMCC::CondCodes IntCCToARMCC(ISD::CondCode CC) { |
| 313 | switch (CC) { |
| 314 | default: assert(0 && "Unknown condition code!"); |
| 315 | case ISD::SETNE: return ARMCC::NE; |
| 316 | case ISD::SETEQ: return ARMCC::EQ; |
| 317 | case ISD::SETGT: return ARMCC::GT; |
| 318 | case ISD::SETGE: return ARMCC::GE; |
| 319 | case ISD::SETLT: return ARMCC::LT; |
| 320 | case ISD::SETLE: return ARMCC::LE; |
| 321 | case ISD::SETUGT: return ARMCC::HI; |
| 322 | case ISD::SETUGE: return ARMCC::HS; |
| 323 | case ISD::SETULT: return ARMCC::LO; |
| 324 | case ISD::SETULE: return ARMCC::LS; |
| 325 | } |
| 326 | } |
| 327 | |
| 328 | /// FPCCToARMCC - Convert a DAG fp condition code to an ARM CC. It |
| 329 | /// returns true if the operands should be inverted to form the proper |
| 330 | /// comparison. |
| 331 | static bool FPCCToARMCC(ISD::CondCode CC, ARMCC::CondCodes &CondCode, |
| 332 | ARMCC::CondCodes &CondCode2) { |
| 333 | bool Invert = false; |
| 334 | CondCode2 = ARMCC::AL; |
| 335 | switch (CC) { |
| 336 | default: assert(0 && "Unknown FP condition!"); |
| 337 | case ISD::SETEQ: |
| 338 | case ISD::SETOEQ: CondCode = ARMCC::EQ; break; |
| 339 | case ISD::SETGT: |
| 340 | case ISD::SETOGT: CondCode = ARMCC::GT; break; |
| 341 | case ISD::SETGE: |
| 342 | case ISD::SETOGE: CondCode = ARMCC::GE; break; |
| 343 | case ISD::SETOLT: CondCode = ARMCC::MI; break; |
| 344 | case ISD::SETOLE: CondCode = ARMCC::GT; Invert = true; break; |
| 345 | case ISD::SETONE: CondCode = ARMCC::MI; CondCode2 = ARMCC::GT; break; |
| 346 | case ISD::SETO: CondCode = ARMCC::VC; break; |
| 347 | case ISD::SETUO: CondCode = ARMCC::VS; break; |
| 348 | case ISD::SETUEQ: CondCode = ARMCC::EQ; CondCode2 = ARMCC::VS; break; |
| 349 | case ISD::SETUGT: CondCode = ARMCC::HI; break; |
| 350 | case ISD::SETUGE: CondCode = ARMCC::PL; break; |
| 351 | case ISD::SETLT: |
| 352 | case ISD::SETULT: CondCode = ARMCC::LT; break; |
| 353 | case ISD::SETLE: |
| 354 | case ISD::SETULE: CondCode = ARMCC::LE; break; |
| 355 | case ISD::SETNE: |
| 356 | case ISD::SETUNE: CondCode = ARMCC::NE; break; |
| 357 | } |
| 358 | return Invert; |
| 359 | } |
| 360 | |
| 361 | static void |
Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 362 | HowToPassArgument(MVT ObjectVT, unsigned NumGPRs, |
Lauro Ramos Venancio | 876eaf1 | 2007-02-13 14:07:13 +0000 | [diff] [blame] | 363 | unsigned StackOffset, unsigned &NeededGPRs, |
| 364 | unsigned &NeededStackSize, unsigned &GPRPad, |
Duncan Sands | 276dcbd | 2008-03-21 09:14:45 +0000 | [diff] [blame] | 365 | unsigned &StackPad, ISD::ArgFlagsTy Flags) { |
Lauro Ramos Venancio | 876eaf1 | 2007-02-13 14:07:13 +0000 | [diff] [blame] | 366 | NeededStackSize = 0; |
| 367 | NeededGPRs = 0; |
| 368 | StackPad = 0; |
| 369 | GPRPad = 0; |
Duncan Sands | 276dcbd | 2008-03-21 09:14:45 +0000 | [diff] [blame] | 370 | unsigned align = Flags.getOrigAlign(); |
Lauro Ramos Venancio | 876eaf1 | 2007-02-13 14:07:13 +0000 | [diff] [blame] | 371 | GPRPad = NumGPRs % ((align + 3)/4); |
| 372 | StackPad = StackOffset % align; |
| 373 | unsigned firstGPR = NumGPRs + GPRPad; |
Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 374 | switch (ObjectVT.getSimpleVT()) { |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 375 | default: assert(0 && "Unhandled argument type!"); |
| 376 | case MVT::i32: |
| 377 | case MVT::f32: |
Lauro Ramos Venancio | 876eaf1 | 2007-02-13 14:07:13 +0000 | [diff] [blame] | 378 | if (firstGPR < 4) |
| 379 | NeededGPRs = 1; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 380 | else |
Lauro Ramos Venancio | 876eaf1 | 2007-02-13 14:07:13 +0000 | [diff] [blame] | 381 | NeededStackSize = 4; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 382 | break; |
| 383 | case MVT::i64: |
| 384 | case MVT::f64: |
Lauro Ramos Venancio | 876eaf1 | 2007-02-13 14:07:13 +0000 | [diff] [blame] | 385 | if (firstGPR < 3) |
| 386 | NeededGPRs = 2; |
| 387 | else if (firstGPR == 3) { |
| 388 | NeededGPRs = 1; |
| 389 | NeededStackSize = 4; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 390 | } else |
Lauro Ramos Venancio | 876eaf1 | 2007-02-13 14:07:13 +0000 | [diff] [blame] | 391 | NeededStackSize = 8; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 392 | } |
| 393 | } |
| 394 | |
Evan Cheng | fc40342 | 2007-02-03 08:53:01 +0000 | [diff] [blame] | 395 | /// LowerCALL - Lowering a ISD::CALL node into a callseq_start <- |
| 396 | /// ARMISD:CALL <- callseq_end chain. Also add input and output parameter |
| 397 | /// nodes. |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 398 | SDValue ARMTargetLowering::LowerCALL(SDValue Op, SelectionDAG &DAG) { |
Dan Gohman | 095cc29 | 2008-09-13 01:54:27 +0000 | [diff] [blame] | 399 | CallSDNode *TheCall = cast<CallSDNode>(Op.getNode()); |
| 400 | MVT RetVT = TheCall->getRetValType(0); |
| 401 | SDValue Chain = TheCall->getChain(); |
| 402 | unsigned CallConv = TheCall->getCallingConv(); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 403 | assert((CallConv == CallingConv::C || |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 404 | CallConv == CallingConv::Fast) && "unknown calling convention"); |
Dan Gohman | 095cc29 | 2008-09-13 01:54:27 +0000 | [diff] [blame] | 405 | SDValue Callee = TheCall->getCallee(); |
| 406 | unsigned NumOps = TheCall->getNumArgs(); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 407 | unsigned ArgOffset = 0; // Frame mechanisms handle retaddr slot |
| 408 | unsigned NumGPRs = 0; // GPRs used for parameter passing. |
| 409 | |
| 410 | // Count how many bytes are to be pushed on the stack. |
| 411 | unsigned NumBytes = 0; |
| 412 | |
| 413 | // Add up all the space actually used. |
| 414 | for (unsigned i = 0; i < NumOps; ++i) { |
Lauro Ramos Venancio | 876eaf1 | 2007-02-13 14:07:13 +0000 | [diff] [blame] | 415 | unsigned ObjSize; |
| 416 | unsigned ObjGPRs; |
| 417 | unsigned StackPad; |
| 418 | unsigned GPRPad; |
Dan Gohman | 095cc29 | 2008-09-13 01:54:27 +0000 | [diff] [blame] | 419 | MVT ObjectVT = TheCall->getArg(i).getValueType(); |
| 420 | ISD::ArgFlagsTy Flags = TheCall->getArgFlags(i); |
Lauro Ramos Venancio | 876eaf1 | 2007-02-13 14:07:13 +0000 | [diff] [blame] | 421 | HowToPassArgument(ObjectVT, NumGPRs, NumBytes, ObjGPRs, ObjSize, |
| 422 | GPRPad, StackPad, Flags); |
| 423 | NumBytes += ObjSize + StackPad; |
| 424 | NumGPRs += ObjGPRs + GPRPad; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 425 | } |
| 426 | |
| 427 | // Adjust the stack pointer for the new arguments... |
| 428 | // These operations are automatically eliminated by the prolog/epilog pass |
Chris Lattner | e563bbc | 2008-10-11 22:08:30 +0000 | [diff] [blame] | 429 | Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true)); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 430 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 431 | SDValue StackPtr = DAG.getRegister(ARM::SP, MVT::i32); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 432 | |
| 433 | static const unsigned GPRArgRegs[] = { |
| 434 | ARM::R0, ARM::R1, ARM::R2, ARM::R3 |
| 435 | }; |
| 436 | |
| 437 | NumGPRs = 0; |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 438 | std::vector<std::pair<unsigned, SDValue> > RegsToPass; |
| 439 | std::vector<SDValue> MemOpChains; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 440 | for (unsigned i = 0; i != NumOps; ++i) { |
Dan Gohman | 095cc29 | 2008-09-13 01:54:27 +0000 | [diff] [blame] | 441 | SDValue Arg = TheCall->getArg(i); |
| 442 | ISD::ArgFlagsTy Flags = TheCall->getArgFlags(i); |
Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 443 | MVT ArgVT = Arg.getValueType(); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 444 | |
Lauro Ramos Venancio | 876eaf1 | 2007-02-13 14:07:13 +0000 | [diff] [blame] | 445 | unsigned ObjSize; |
| 446 | unsigned ObjGPRs; |
| 447 | unsigned GPRPad; |
| 448 | unsigned StackPad; |
| 449 | HowToPassArgument(ArgVT, NumGPRs, ArgOffset, ObjGPRs, |
| 450 | ObjSize, GPRPad, StackPad, Flags); |
| 451 | NumGPRs += GPRPad; |
| 452 | ArgOffset += StackPad; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 453 | if (ObjGPRs > 0) { |
Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 454 | switch (ArgVT.getSimpleVT()) { |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 455 | default: assert(0 && "Unexpected ValueType for argument!"); |
| 456 | case MVT::i32: |
| 457 | RegsToPass.push_back(std::make_pair(GPRArgRegs[NumGPRs], Arg)); |
| 458 | break; |
Lauro Ramos Venancio | 876eaf1 | 2007-02-13 14:07:13 +0000 | [diff] [blame] | 459 | case MVT::f32: |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 460 | RegsToPass.push_back(std::make_pair(GPRArgRegs[NumGPRs], |
| 461 | DAG.getNode(ISD::BIT_CONVERT, MVT::i32, Arg))); |
| 462 | break; |
| 463 | case MVT::i64: { |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 464 | SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::i32, Arg, |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 465 | DAG.getConstant(0, getPointerTy())); |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 466 | SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::i32, Arg, |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 467 | DAG.getConstant(1, getPointerTy())); |
| 468 | RegsToPass.push_back(std::make_pair(GPRArgRegs[NumGPRs], Lo)); |
| 469 | if (ObjGPRs == 2) |
| 470 | RegsToPass.push_back(std::make_pair(GPRArgRegs[NumGPRs+1], Hi)); |
| 471 | else { |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 472 | SDValue PtrOff= DAG.getConstant(ArgOffset, StackPtr.getValueType()); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 473 | PtrOff = DAG.getNode(ISD::ADD, MVT::i32, StackPtr, PtrOff); |
| 474 | MemOpChains.push_back(DAG.getStore(Chain, Hi, PtrOff, NULL, 0)); |
| 475 | } |
| 476 | break; |
Lauro Ramos Venancio | 876eaf1 | 2007-02-13 14:07:13 +0000 | [diff] [blame] | 477 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 478 | case MVT::f64: { |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 479 | SDValue Cvt = DAG.getNode(ARMISD::FMRRD, |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 480 | DAG.getVTList(MVT::i32, MVT::i32), |
| 481 | &Arg, 1); |
| 482 | RegsToPass.push_back(std::make_pair(GPRArgRegs[NumGPRs], Cvt)); |
| 483 | if (ObjGPRs == 2) |
| 484 | RegsToPass.push_back(std::make_pair(GPRArgRegs[NumGPRs+1], |
| 485 | Cvt.getValue(1))); |
| 486 | else { |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 487 | SDValue PtrOff= DAG.getConstant(ArgOffset, StackPtr.getValueType()); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 488 | PtrOff = DAG.getNode(ISD::ADD, MVT::i32, StackPtr, PtrOff); |
| 489 | MemOpChains.push_back(DAG.getStore(Chain, Cvt.getValue(1), PtrOff, |
| 490 | NULL, 0)); |
| 491 | } |
| 492 | break; |
| 493 | } |
| 494 | } |
| 495 | } else { |
| 496 | assert(ObjSize != 0); |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 497 | SDValue PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType()); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 498 | PtrOff = DAG.getNode(ISD::ADD, MVT::i32, StackPtr, PtrOff); |
| 499 | MemOpChains.push_back(DAG.getStore(Chain, Arg, PtrOff, NULL, 0)); |
| 500 | } |
| 501 | |
| 502 | NumGPRs += ObjGPRs; |
| 503 | ArgOffset += ObjSize; |
| 504 | } |
| 505 | |
| 506 | if (!MemOpChains.empty()) |
| 507 | Chain = DAG.getNode(ISD::TokenFactor, MVT::Other, |
| 508 | &MemOpChains[0], MemOpChains.size()); |
| 509 | |
| 510 | // Build a sequence of copy-to-reg nodes chained together with token chain |
| 511 | // and flag operands which copy the outgoing args into the appropriate regs. |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 512 | SDValue InFlag; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 513 | for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) { |
| 514 | Chain = DAG.getCopyToReg(Chain, RegsToPass[i].first, RegsToPass[i].second, |
| 515 | InFlag); |
| 516 | InFlag = Chain.getValue(1); |
| 517 | } |
| 518 | |
Bill Wendling | 056292f | 2008-09-16 21:48:12 +0000 | [diff] [blame] | 519 | // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every |
| 520 | // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol |
| 521 | // node so that legalize doesn't hack it. |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 522 | bool isDirect = false; |
| 523 | bool isARMFunc = false; |
Evan Cheng | 277f074 | 2007-06-19 21:05:09 +0000 | [diff] [blame] | 524 | bool isLocalARMFunc = false; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 525 | if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) { |
| 526 | GlobalValue *GV = G->getGlobal(); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 527 | isDirect = true; |
Reid Spencer | 5cbf985 | 2007-01-30 20:08:39 +0000 | [diff] [blame] | 528 | bool isExt = (GV->isDeclaration() || GV->hasWeakLinkage() || |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 529 | GV->hasLinkOnceLinkage()); |
Evan Cheng | 970a419 | 2007-01-19 19:28:01 +0000 | [diff] [blame] | 530 | bool isStub = (isExt && Subtarget->isTargetDarwin()) && |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 531 | getTargetMachine().getRelocationModel() != Reloc::Static; |
| 532 | isARMFunc = !Subtarget->isThumb() || isStub; |
Evan Cheng | 277f074 | 2007-06-19 21:05:09 +0000 | [diff] [blame] | 533 | // ARM call to a local ARM function is predicable. |
| 534 | isLocalARMFunc = !Subtarget->isThumb() && !isExt; |
Evan Cheng | c60e76d | 2007-01-30 20:37:08 +0000 | [diff] [blame] | 535 | // tBX takes a register source operand. |
| 536 | if (isARMFunc && Subtarget->isThumb() && !Subtarget->hasV5TOps()) { |
| 537 | ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV, ARMPCLabelIndex, |
| 538 | ARMCP::CPStub, 4); |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 539 | SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 2); |
Evan Cheng | c60e76d | 2007-01-30 20:37:08 +0000 | [diff] [blame] | 540 | CPAddr = DAG.getNode(ARMISD::Wrapper, MVT::i32, CPAddr); |
| 541 | Callee = DAG.getLoad(getPointerTy(), DAG.getEntryNode(), CPAddr, NULL, 0); |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 542 | SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex++, MVT::i32); |
Evan Cheng | c60e76d | 2007-01-30 20:37:08 +0000 | [diff] [blame] | 543 | Callee = DAG.getNode(ARMISD::PIC_ADD, getPointerTy(), Callee, PICLabel); |
| 544 | } else |
| 545 | Callee = DAG.getTargetGlobalAddress(GV, getPointerTy()); |
Bill Wendling | 056292f | 2008-09-16 21:48:12 +0000 | [diff] [blame] | 546 | } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) { |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 547 | isDirect = true; |
Evan Cheng | 970a419 | 2007-01-19 19:28:01 +0000 | [diff] [blame] | 548 | bool isStub = Subtarget->isTargetDarwin() && |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 549 | getTargetMachine().getRelocationModel() != Reloc::Static; |
| 550 | isARMFunc = !Subtarget->isThumb() || isStub; |
Evan Cheng | c60e76d | 2007-01-30 20:37:08 +0000 | [diff] [blame] | 551 | // tBX takes a register source operand. |
| 552 | const char *Sym = S->getSymbol(); |
| 553 | if (isARMFunc && Subtarget->isThumb() && !Subtarget->hasV5TOps()) { |
| 554 | ARMConstantPoolValue *CPV = new ARMConstantPoolValue(Sym, ARMPCLabelIndex, |
| 555 | ARMCP::CPStub, 4); |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 556 | SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 2); |
Evan Cheng | c60e76d | 2007-01-30 20:37:08 +0000 | [diff] [blame] | 557 | CPAddr = DAG.getNode(ARMISD::Wrapper, MVT::i32, CPAddr); |
| 558 | Callee = DAG.getLoad(getPointerTy(), DAG.getEntryNode(), CPAddr, NULL, 0); |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 559 | SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex++, MVT::i32); |
Evan Cheng | c60e76d | 2007-01-30 20:37:08 +0000 | [diff] [blame] | 560 | Callee = DAG.getNode(ARMISD::PIC_ADD, getPointerTy(), Callee, PICLabel); |
| 561 | } else |
Bill Wendling | 056292f | 2008-09-16 21:48:12 +0000 | [diff] [blame] | 562 | Callee = DAG.getTargetExternalSymbol(Sym, getPointerTy()); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 563 | } |
| 564 | |
Lauro Ramos Venancio | 64c88d7 | 2007-03-20 17:57:23 +0000 | [diff] [blame] | 565 | // FIXME: handle tail calls differently. |
| 566 | unsigned CallOpc; |
| 567 | if (Subtarget->isThumb()) { |
| 568 | if (!Subtarget->hasV5TOps() && (!isDirect || isARMFunc)) |
| 569 | CallOpc = ARMISD::CALL_NOLINK; |
| 570 | else |
| 571 | CallOpc = isARMFunc ? ARMISD::CALL : ARMISD::tCALL; |
| 572 | } else { |
| 573 | CallOpc = (isDirect || Subtarget->hasV5TOps()) |
Evan Cheng | 277f074 | 2007-06-19 21:05:09 +0000 | [diff] [blame] | 574 | ? (isLocalARMFunc ? ARMISD::CALL_PRED : ARMISD::CALL) |
| 575 | : ARMISD::CALL_NOLINK; |
Lauro Ramos Venancio | 64c88d7 | 2007-03-20 17:57:23 +0000 | [diff] [blame] | 576 | } |
Lauro Ramos Venancio | b8a93a4 | 2007-03-27 16:19:21 +0000 | [diff] [blame] | 577 | if (CallOpc == ARMISD::CALL_NOLINK && !Subtarget->isThumb()) { |
| 578 | // implicit def LR - LR mustn't be allocated as GRP:$dst of CALL_NOLINK |
Lauro Ramos Venancio | 64c88d7 | 2007-03-20 17:57:23 +0000 | [diff] [blame] | 579 | Chain = DAG.getCopyToReg(Chain, ARM::LR, |
Lauro Ramos Venancio | b8a93a4 | 2007-03-27 16:19:21 +0000 | [diff] [blame] | 580 | DAG.getNode(ISD::UNDEF, MVT::i32), InFlag); |
Lauro Ramos Venancio | 64c88d7 | 2007-03-20 17:57:23 +0000 | [diff] [blame] | 581 | InFlag = Chain.getValue(1); |
| 582 | } |
| 583 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 584 | std::vector<SDValue> Ops; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 585 | Ops.push_back(Chain); |
| 586 | Ops.push_back(Callee); |
| 587 | |
| 588 | // Add argument registers to the end of the list so that they are known live |
| 589 | // into the call. |
| 590 | for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) |
| 591 | Ops.push_back(DAG.getRegister(RegsToPass[i].first, |
| 592 | RegsToPass[i].second.getValueType())); |
| 593 | |
Gabor Greif | ba36cb5 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 594 | if (InFlag.getNode()) |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 595 | Ops.push_back(InFlag); |
Duncan Sands | 4bdcb61 | 2008-07-02 17:40:58 +0000 | [diff] [blame] | 596 | // Returns a chain and a flag for retval copy to use. |
| 597 | Chain = DAG.getNode(CallOpc, DAG.getVTList(MVT::Other, MVT::Flag), |
| 598 | &Ops[0], Ops.size()); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 599 | InFlag = Chain.getValue(1); |
| 600 | |
Chris Lattner | e563bbc | 2008-10-11 22:08:30 +0000 | [diff] [blame] | 601 | Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true), |
| 602 | DAG.getIntPtrConstant(0, true), InFlag); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 603 | if (RetVT != MVT::Other) |
| 604 | InFlag = Chain.getValue(1); |
| 605 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 606 | std::vector<SDValue> ResultVals; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 607 | |
| 608 | // If the call has results, copy the values out of the ret val registers. |
Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 609 | switch (RetVT.getSimpleVT()) { |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 610 | default: assert(0 && "Unexpected ret value!"); |
| 611 | case MVT::Other: |
| 612 | break; |
| 613 | case MVT::i32: |
| 614 | Chain = DAG.getCopyFromReg(Chain, ARM::R0, MVT::i32, InFlag).getValue(1); |
| 615 | ResultVals.push_back(Chain.getValue(0)); |
Dan Gohman | 095cc29 | 2008-09-13 01:54:27 +0000 | [diff] [blame] | 616 | if (TheCall->getNumRetVals() > 1 && |
| 617 | TheCall->getRetValType(1) == MVT::i32) { |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 618 | // Returns a i64 value. |
| 619 | Chain = DAG.getCopyFromReg(Chain, ARM::R1, MVT::i32, |
| 620 | Chain.getValue(2)).getValue(1); |
| 621 | ResultVals.push_back(Chain.getValue(0)); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 622 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 623 | break; |
| 624 | case MVT::f32: |
| 625 | Chain = DAG.getCopyFromReg(Chain, ARM::R0, MVT::i32, InFlag).getValue(1); |
| 626 | ResultVals.push_back(DAG.getNode(ISD::BIT_CONVERT, MVT::f32, |
| 627 | Chain.getValue(0))); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 628 | break; |
| 629 | case MVT::f64: { |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 630 | SDValue Lo = DAG.getCopyFromReg(Chain, ARM::R0, MVT::i32, InFlag); |
| 631 | SDValue Hi = DAG.getCopyFromReg(Lo, ARM::R1, MVT::i32, Lo.getValue(2)); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 632 | ResultVals.push_back(DAG.getNode(ARMISD::FMDRR, MVT::f64, Lo, Hi)); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 633 | break; |
| 634 | } |
| 635 | } |
| 636 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 637 | if (ResultVals.empty()) |
| 638 | return Chain; |
| 639 | |
| 640 | ResultVals.push_back(Chain); |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 641 | SDValue Res = DAG.getMergeValues(&ResultVals[0], ResultVals.size()); |
Gabor Greif | 99a6cb9 | 2008-08-26 22:36:50 +0000 | [diff] [blame] | 642 | return Res.getValue(Op.getResNo()); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 643 | } |
| 644 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 645 | static SDValue LowerRET(SDValue Op, SelectionDAG &DAG) { |
| 646 | SDValue Copy; |
| 647 | SDValue Chain = Op.getOperand(0); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 648 | switch(Op.getNumOperands()) { |
| 649 | default: |
| 650 | assert(0 && "Do not know how to return this many arguments!"); |
| 651 | abort(); |
| 652 | case 1: { |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 653 | SDValue LR = DAG.getRegister(ARM::LR, MVT::i32); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 654 | return DAG.getNode(ARMISD::RET_FLAG, MVT::Other, Chain); |
| 655 | } |
| 656 | case 3: |
| 657 | Op = Op.getOperand(1); |
| 658 | if (Op.getValueType() == MVT::f32) { |
| 659 | Op = DAG.getNode(ISD::BIT_CONVERT, MVT::i32, Op); |
| 660 | } else if (Op.getValueType() == MVT::f64) { |
Chris Lattner | 65a3323 | 2007-10-18 06:17:07 +0000 | [diff] [blame] | 661 | // Legalize ret f64 -> ret 2 x i32. We always have fmrrd if f64 is |
| 662 | // available. |
| 663 | Op = DAG.getNode(ARMISD::FMRRD, DAG.getVTList(MVT::i32, MVT::i32), &Op,1); |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 664 | SDValue Sign = DAG.getConstant(0, MVT::i32); |
Chris Lattner | 65a3323 | 2007-10-18 06:17:07 +0000 | [diff] [blame] | 665 | return DAG.getNode(ISD::RET, MVT::Other, Chain, Op, Sign, |
| 666 | Op.getValue(1), Sign); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 667 | } |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 668 | Copy = DAG.getCopyToReg(Chain, ARM::R0, Op, SDValue()); |
Chris Lattner | 84bc542 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 669 | if (DAG.getMachineFunction().getRegInfo().liveout_empty()) |
| 670 | DAG.getMachineFunction().getRegInfo().addLiveOut(ARM::R0); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 671 | break; |
| 672 | case 5: |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 673 | Copy = DAG.getCopyToReg(Chain, ARM::R1, Op.getOperand(3), SDValue()); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 674 | Copy = DAG.getCopyToReg(Copy, ARM::R0, Op.getOperand(1), Copy.getValue(1)); |
| 675 | // If we haven't noted the R0+R1 are live out, do so now. |
Chris Lattner | 84bc542 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 676 | if (DAG.getMachineFunction().getRegInfo().liveout_empty()) { |
| 677 | DAG.getMachineFunction().getRegInfo().addLiveOut(ARM::R0); |
| 678 | DAG.getMachineFunction().getRegInfo().addLiveOut(ARM::R1); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 679 | } |
| 680 | break; |
Chris Lattner | 78d6045 | 2008-07-11 20:53:00 +0000 | [diff] [blame] | 681 | case 9: // i128 -> 4 regs |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 682 | Copy = DAG.getCopyToReg(Chain, ARM::R3, Op.getOperand(7), SDValue()); |
Chris Lattner | 78d6045 | 2008-07-11 20:53:00 +0000 | [diff] [blame] | 683 | Copy = DAG.getCopyToReg(Copy , ARM::R2, Op.getOperand(5), Copy.getValue(1)); |
| 684 | Copy = DAG.getCopyToReg(Copy , ARM::R1, Op.getOperand(3), Copy.getValue(1)); |
| 685 | Copy = DAG.getCopyToReg(Copy , ARM::R0, Op.getOperand(1), Copy.getValue(1)); |
| 686 | // If we haven't noted the R0+R1 are live out, do so now. |
| 687 | if (DAG.getMachineFunction().getRegInfo().liveout_empty()) { |
| 688 | DAG.getMachineFunction().getRegInfo().addLiveOut(ARM::R0); |
| 689 | DAG.getMachineFunction().getRegInfo().addLiveOut(ARM::R1); |
| 690 | DAG.getMachineFunction().getRegInfo().addLiveOut(ARM::R2); |
| 691 | DAG.getMachineFunction().getRegInfo().addLiveOut(ARM::R3); |
| 692 | } |
| 693 | break; |
| 694 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 695 | } |
| 696 | |
| 697 | //We must use RET_FLAG instead of BRIND because BRIND doesn't have a flag |
| 698 | return DAG.getNode(ARMISD::RET_FLAG, MVT::Other, Copy, Copy.getValue(1)); |
| 699 | } |
| 700 | |
Bill Wendling | 056292f | 2008-09-16 21:48:12 +0000 | [diff] [blame] | 701 | // ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as |
| 702 | // their target countpart wrapped in the ARMISD::Wrapper node. Suppose N is |
| 703 | // one of the above mentioned nodes. It has to be wrapped because otherwise |
| 704 | // Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only |
| 705 | // be used to form addressing mode. These wrapped nodes will be selected |
| 706 | // into MOVi. |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 707 | static SDValue LowerConstantPool(SDValue Op, SelectionDAG &DAG) { |
Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 708 | MVT PtrVT = Op.getValueType(); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 709 | ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op); |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 710 | SDValue Res; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 711 | if (CP->isMachineConstantPoolEntry()) |
| 712 | Res = DAG.getTargetConstantPool(CP->getMachineCPVal(), PtrVT, |
| 713 | CP->getAlignment()); |
| 714 | else |
| 715 | Res = DAG.getTargetConstantPool(CP->getConstVal(), PtrVT, |
| 716 | CP->getAlignment()); |
| 717 | return DAG.getNode(ARMISD::Wrapper, MVT::i32, Res); |
| 718 | } |
| 719 | |
Lauro Ramos Venancio | 64f4fa5 | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 720 | // Lower ISD::GlobalTLSAddress using the "general dynamic" model |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 721 | SDValue |
Lauro Ramos Venancio | 64f4fa5 | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 722 | ARMTargetLowering::LowerToTLSGeneralDynamicModel(GlobalAddressSDNode *GA, |
| 723 | SelectionDAG &DAG) { |
Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 724 | MVT PtrVT = getPointerTy(); |
Lauro Ramos Venancio | 64f4fa5 | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 725 | unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8; |
| 726 | ARMConstantPoolValue *CPV = |
| 727 | new ARMConstantPoolValue(GA->getGlobal(), ARMPCLabelIndex, ARMCP::CPValue, |
| 728 | PCAdj, "tlsgd", true); |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 729 | SDValue Argument = DAG.getTargetConstantPool(CPV, PtrVT, 2); |
Lauro Ramos Venancio | 64f4fa5 | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 730 | Argument = DAG.getNode(ARMISD::Wrapper, MVT::i32, Argument); |
| 731 | Argument = DAG.getLoad(PtrVT, DAG.getEntryNode(), Argument, NULL, 0); |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 732 | SDValue Chain = Argument.getValue(1); |
Lauro Ramos Venancio | 64f4fa5 | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 733 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 734 | SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex++, MVT::i32); |
Lauro Ramos Venancio | 64f4fa5 | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 735 | Argument = DAG.getNode(ARMISD::PIC_ADD, PtrVT, Argument, PICLabel); |
| 736 | |
| 737 | // call __tls_get_addr. |
| 738 | ArgListTy Args; |
| 739 | ArgListEntry Entry; |
| 740 | Entry.Node = Argument; |
| 741 | Entry.Ty = (const Type *) Type::Int32Ty; |
| 742 | Args.push_back(Entry); |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 743 | std::pair<SDValue, SDValue> CallResult = |
Dale Johannesen | 86098bd | 2008-09-26 19:31:26 +0000 | [diff] [blame] | 744 | LowerCallTo(Chain, (const Type *) Type::Int32Ty, false, false, false, false, |
Lauro Ramos Venancio | 64f4fa5 | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 745 | CallingConv::C, false, |
Bill Wendling | 056292f | 2008-09-16 21:48:12 +0000 | [diff] [blame] | 746 | DAG.getExternalSymbol("__tls_get_addr", PtrVT), Args, DAG); |
Lauro Ramos Venancio | 64f4fa5 | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 747 | return CallResult.first; |
| 748 | } |
| 749 | |
| 750 | // Lower ISD::GlobalTLSAddress using the "initial exec" or |
| 751 | // "local exec" model. |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 752 | SDValue |
Lauro Ramos Venancio | 64f4fa5 | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 753 | ARMTargetLowering::LowerToTLSExecModels(GlobalAddressSDNode *GA, |
| 754 | SelectionDAG &DAG) { |
| 755 | GlobalValue *GV = GA->getGlobal(); |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 756 | SDValue Offset; |
| 757 | SDValue Chain = DAG.getEntryNode(); |
Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 758 | MVT PtrVT = getPointerTy(); |
Lauro Ramos Venancio | 64f4fa5 | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 759 | // Get the Thread Pointer |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 760 | SDValue ThreadPointer = DAG.getNode(ARMISD::THREAD_POINTER, PtrVT); |
Lauro Ramos Venancio | 64f4fa5 | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 761 | |
| 762 | if (GV->isDeclaration()){ |
| 763 | // initial exec model |
| 764 | unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8; |
| 765 | ARMConstantPoolValue *CPV = |
| 766 | new ARMConstantPoolValue(GA->getGlobal(), ARMPCLabelIndex, ARMCP::CPValue, |
| 767 | PCAdj, "gottpoff", true); |
| 768 | Offset = DAG.getTargetConstantPool(CPV, PtrVT, 2); |
| 769 | Offset = DAG.getNode(ARMISD::Wrapper, MVT::i32, Offset); |
| 770 | Offset = DAG.getLoad(PtrVT, Chain, Offset, NULL, 0); |
| 771 | Chain = Offset.getValue(1); |
| 772 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 773 | SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex++, MVT::i32); |
Lauro Ramos Venancio | 64f4fa5 | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 774 | Offset = DAG.getNode(ARMISD::PIC_ADD, PtrVT, Offset, PICLabel); |
| 775 | |
| 776 | Offset = DAG.getLoad(PtrVT, Chain, Offset, NULL, 0); |
| 777 | } else { |
| 778 | // local exec model |
| 779 | ARMConstantPoolValue *CPV = |
| 780 | new ARMConstantPoolValue(GV, ARMCP::CPValue, "tpoff"); |
| 781 | Offset = DAG.getTargetConstantPool(CPV, PtrVT, 2); |
| 782 | Offset = DAG.getNode(ARMISD::Wrapper, MVT::i32, Offset); |
| 783 | Offset = DAG.getLoad(PtrVT, Chain, Offset, NULL, 0); |
| 784 | } |
| 785 | |
| 786 | // The address of the thread local variable is the add of the thread |
| 787 | // pointer with the offset of the variable. |
| 788 | return DAG.getNode(ISD::ADD, PtrVT, ThreadPointer, Offset); |
| 789 | } |
| 790 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 791 | SDValue |
| 792 | ARMTargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) { |
Lauro Ramos Venancio | 64f4fa5 | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 793 | // TODO: implement the "local dynamic" model |
| 794 | assert(Subtarget->isTargetELF() && |
| 795 | "TLS not implemented for non-ELF targets"); |
| 796 | GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op); |
| 797 | // If the relocation model is PIC, use the "General Dynamic" TLS Model, |
| 798 | // otherwise use the "Local Exec" TLS Model |
| 799 | if (getTargetMachine().getRelocationModel() == Reloc::PIC_) |
| 800 | return LowerToTLSGeneralDynamicModel(GA, DAG); |
| 801 | else |
| 802 | return LowerToTLSExecModels(GA, DAG); |
| 803 | } |
| 804 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 805 | SDValue ARMTargetLowering::LowerGlobalAddressELF(SDValue Op, |
Lauro Ramos Venancio | 0ae4a33 | 2007-04-22 00:04:12 +0000 | [diff] [blame] | 806 | SelectionDAG &DAG) { |
Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 807 | MVT PtrVT = getPointerTy(); |
Lauro Ramos Venancio | 0ae4a33 | 2007-04-22 00:04:12 +0000 | [diff] [blame] | 808 | GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal(); |
| 809 | Reloc::Model RelocM = getTargetMachine().getRelocationModel(); |
| 810 | if (RelocM == Reloc::PIC_) { |
Lauro Ramos Venancio | 5d3d44a | 2007-05-14 23:20:21 +0000 | [diff] [blame] | 811 | bool UseGOTOFF = GV->hasInternalLinkage() || GV->hasHiddenVisibility(); |
Lauro Ramos Venancio | 0ae4a33 | 2007-04-22 00:04:12 +0000 | [diff] [blame] | 812 | ARMConstantPoolValue *CPV = |
| 813 | new ARMConstantPoolValue(GV, ARMCP::CPValue, UseGOTOFF ? "GOTOFF":"GOT"); |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 814 | SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 2); |
Lauro Ramos Venancio | 0ae4a33 | 2007-04-22 00:04:12 +0000 | [diff] [blame] | 815 | CPAddr = DAG.getNode(ARMISD::Wrapper, MVT::i32, CPAddr); |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 816 | SDValue Result = DAG.getLoad(PtrVT, DAG.getEntryNode(), CPAddr, NULL, 0); |
| 817 | SDValue Chain = Result.getValue(1); |
| 818 | SDValue GOT = DAG.getNode(ISD::GLOBAL_OFFSET_TABLE, PtrVT); |
Lauro Ramos Venancio | 0ae4a33 | 2007-04-22 00:04:12 +0000 | [diff] [blame] | 819 | Result = DAG.getNode(ISD::ADD, PtrVT, Result, GOT); |
| 820 | if (!UseGOTOFF) |
| 821 | Result = DAG.getLoad(PtrVT, Chain, Result, NULL, 0); |
| 822 | return Result; |
| 823 | } else { |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 824 | SDValue CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 2); |
Lauro Ramos Venancio | 0ae4a33 | 2007-04-22 00:04:12 +0000 | [diff] [blame] | 825 | CPAddr = DAG.getNode(ARMISD::Wrapper, MVT::i32, CPAddr); |
| 826 | return DAG.getLoad(PtrVT, DAG.getEntryNode(), CPAddr, NULL, 0); |
| 827 | } |
| 828 | } |
| 829 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 830 | /// GVIsIndirectSymbol - true if the GV will be accessed via an indirect symbol |
Evan Cheng | 97c9bb5 | 2007-05-04 00:26:58 +0000 | [diff] [blame] | 831 | /// even in non-static mode. |
| 832 | static bool GVIsIndirectSymbol(GlobalValue *GV, Reloc::Model RelocM) { |
| 833 | return RelocM != Reloc::Static && |
| 834 | (GV->hasWeakLinkage() || GV->hasLinkOnceLinkage() || |
Gabor Greif | a99be51 | 2007-07-05 17:07:56 +0000 | [diff] [blame] | 835 | (GV->isDeclaration() && !GV->hasNotBeenReadFromBitcode())); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 836 | } |
| 837 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 838 | SDValue ARMTargetLowering::LowerGlobalAddressDarwin(SDValue Op, |
Lauro Ramos Venancio | 0ae4a33 | 2007-04-22 00:04:12 +0000 | [diff] [blame] | 839 | SelectionDAG &DAG) { |
Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 840 | MVT PtrVT = getPointerTy(); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 841 | GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal(); |
| 842 | Reloc::Model RelocM = getTargetMachine().getRelocationModel(); |
Evan Cheng | 97c9bb5 | 2007-05-04 00:26:58 +0000 | [diff] [blame] | 843 | bool IsIndirect = GVIsIndirectSymbol(GV, RelocM); |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 844 | SDValue CPAddr; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 845 | if (RelocM == Reloc::Static) |
| 846 | CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 2); |
| 847 | else { |
| 848 | unsigned PCAdj = (RelocM != Reloc::PIC_) |
| 849 | ? 0 : (Subtarget->isThumb() ? 4 : 8); |
Evan Cheng | c60e76d | 2007-01-30 20:37:08 +0000 | [diff] [blame] | 850 | ARMCP::ARMCPKind Kind = IsIndirect ? ARMCP::CPNonLazyPtr |
| 851 | : ARMCP::CPValue; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 852 | ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV, ARMPCLabelIndex, |
Evan Cheng | c60e76d | 2007-01-30 20:37:08 +0000 | [diff] [blame] | 853 | Kind, PCAdj); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 854 | CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 2); |
| 855 | } |
| 856 | CPAddr = DAG.getNode(ARMISD::Wrapper, MVT::i32, CPAddr); |
| 857 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 858 | SDValue Result = DAG.getLoad(PtrVT, DAG.getEntryNode(), CPAddr, NULL, 0); |
| 859 | SDValue Chain = Result.getValue(1); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 860 | |
| 861 | if (RelocM == Reloc::PIC_) { |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 862 | SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex++, MVT::i32); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 863 | Result = DAG.getNode(ARMISD::PIC_ADD, PtrVT, Result, PICLabel); |
| 864 | } |
| 865 | if (IsIndirect) |
| 866 | Result = DAG.getLoad(PtrVT, Chain, Result, NULL, 0); |
| 867 | |
| 868 | return Result; |
| 869 | } |
| 870 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 871 | SDValue ARMTargetLowering::LowerGLOBAL_OFFSET_TABLE(SDValue Op, |
Lauro Ramos Venancio | 0ae4a33 | 2007-04-22 00:04:12 +0000 | [diff] [blame] | 872 | SelectionDAG &DAG){ |
| 873 | assert(Subtarget->isTargetELF() && |
| 874 | "GLOBAL OFFSET TABLE not implemented for non-ELF targets"); |
Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 875 | MVT PtrVT = getPointerTy(); |
Lauro Ramos Venancio | 0ae4a33 | 2007-04-22 00:04:12 +0000 | [diff] [blame] | 876 | unsigned PCAdj = Subtarget->isThumb() ? 4 : 8; |
| 877 | ARMConstantPoolValue *CPV = new ARMConstantPoolValue("_GLOBAL_OFFSET_TABLE_", |
| 878 | ARMPCLabelIndex, |
| 879 | ARMCP::CPValue, PCAdj); |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 880 | SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 2); |
Lauro Ramos Venancio | 0ae4a33 | 2007-04-22 00:04:12 +0000 | [diff] [blame] | 881 | CPAddr = DAG.getNode(ARMISD::Wrapper, MVT::i32, CPAddr); |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 882 | SDValue Result = DAG.getLoad(PtrVT, DAG.getEntryNode(), CPAddr, NULL, 0); |
| 883 | SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex++, MVT::i32); |
Lauro Ramos Venancio | 0ae4a33 | 2007-04-22 00:04:12 +0000 | [diff] [blame] | 884 | return DAG.getNode(ARMISD::PIC_ADD, PtrVT, Result, PICLabel); |
| 885 | } |
| 886 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 887 | static SDValue LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) { |
Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 888 | MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy(); |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 889 | unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue(); |
Lauro Ramos Venancio | e0cb36b | 2007-11-08 17:20:05 +0000 | [diff] [blame] | 890 | switch (IntNo) { |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 891 | default: return SDValue(); // Don't custom lower most intrinsics. |
Lauro Ramos Venancio | e0cb36b | 2007-11-08 17:20:05 +0000 | [diff] [blame] | 892 | case Intrinsic::arm_thread_pointer: |
| 893 | return DAG.getNode(ARMISD::THREAD_POINTER, PtrVT); |
| 894 | } |
| 895 | } |
| 896 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 897 | static SDValue LowerVASTART(SDValue Op, SelectionDAG &DAG, |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 898 | unsigned VarArgsFrameIndex) { |
| 899 | // vastart just stores the address of the VarArgsFrameIndex slot into the |
| 900 | // memory location argument. |
Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 901 | MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy(); |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 902 | SDValue FR = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT); |
Dan Gohman | 69de193 | 2008-02-06 22:27:42 +0000 | [diff] [blame] | 903 | const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue(); |
| 904 | return DAG.getStore(Op.getOperand(0), FR, Op.getOperand(1), SV, 0); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 905 | } |
| 906 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 907 | static SDValue LowerFORMAL_ARGUMENT(SDValue Op, SelectionDAG &DAG, |
Nate Begeman | bf1caa9 | 2008-02-12 22:54:40 +0000 | [diff] [blame] | 908 | unsigned ArgNo, unsigned &NumGPRs, |
| 909 | unsigned &ArgOffset) { |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 910 | MachineFunction &MF = DAG.getMachineFunction(); |
Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 911 | MVT ObjectVT = Op.getValue(ArgNo).getValueType(); |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 912 | SDValue Root = Op.getOperand(0); |
Chris Lattner | 84bc542 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 913 | MachineRegisterInfo &RegInfo = MF.getRegInfo(); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 914 | |
| 915 | static const unsigned GPRArgRegs[] = { |
| 916 | ARM::R0, ARM::R1, ARM::R2, ARM::R3 |
| 917 | }; |
| 918 | |
Lauro Ramos Venancio | 876eaf1 | 2007-02-13 14:07:13 +0000 | [diff] [blame] | 919 | unsigned ObjSize; |
| 920 | unsigned ObjGPRs; |
| 921 | unsigned GPRPad; |
| 922 | unsigned StackPad; |
Duncan Sands | 276dcbd | 2008-03-21 09:14:45 +0000 | [diff] [blame] | 923 | ISD::ArgFlagsTy Flags = |
| 924 | cast<ARG_FLAGSSDNode>(Op.getOperand(ArgNo + 3))->getArgFlags(); |
Lauro Ramos Venancio | 876eaf1 | 2007-02-13 14:07:13 +0000 | [diff] [blame] | 925 | HowToPassArgument(ObjectVT, NumGPRs, ArgOffset, ObjGPRs, |
| 926 | ObjSize, GPRPad, StackPad, Flags); |
| 927 | NumGPRs += GPRPad; |
| 928 | ArgOffset += StackPad; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 929 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 930 | SDValue ArgValue; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 931 | if (ObjGPRs == 1) { |
Chris Lattner | 84bc542 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 932 | unsigned VReg = RegInfo.createVirtualRegister(&ARM::GPRRegClass); |
| 933 | RegInfo.addLiveIn(GPRArgRegs[NumGPRs], VReg); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 934 | ArgValue = DAG.getCopyFromReg(Root, VReg, MVT::i32); |
| 935 | if (ObjectVT == MVT::f32) |
| 936 | ArgValue = DAG.getNode(ISD::BIT_CONVERT, MVT::f32, ArgValue); |
| 937 | } else if (ObjGPRs == 2) { |
Chris Lattner | 84bc542 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 938 | unsigned VReg = RegInfo.createVirtualRegister(&ARM::GPRRegClass); |
| 939 | RegInfo.addLiveIn(GPRArgRegs[NumGPRs], VReg); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 940 | ArgValue = DAG.getCopyFromReg(Root, VReg, MVT::i32); |
| 941 | |
Chris Lattner | 84bc542 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 942 | VReg = RegInfo.createVirtualRegister(&ARM::GPRRegClass); |
| 943 | RegInfo.addLiveIn(GPRArgRegs[NumGPRs+1], VReg); |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 944 | SDValue ArgValue2 = DAG.getCopyFromReg(Root, VReg, MVT::i32); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 945 | |
Chris Lattner | 27a6c73 | 2007-11-24 07:07:01 +0000 | [diff] [blame] | 946 | assert(ObjectVT != MVT::i64 && "i64 should already be lowered"); |
| 947 | ArgValue = DAG.getNode(ARMISD::FMDRR, MVT::f64, ArgValue, ArgValue2); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 948 | } |
| 949 | NumGPRs += ObjGPRs; |
| 950 | |
| 951 | if (ObjSize) { |
Chris Lattner | 9f72d1a | 2008-02-13 07:35:30 +0000 | [diff] [blame] | 952 | MachineFrameInfo *MFI = MF.getFrameInfo(); |
| 953 | int FI = MFI->CreateFixedObject(ObjSize, ArgOffset); |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 954 | SDValue FIN = DAG.getFrameIndex(FI, MVT::i32); |
Chris Lattner | 9f72d1a | 2008-02-13 07:35:30 +0000 | [diff] [blame] | 955 | if (ObjGPRs == 0) |
| 956 | ArgValue = DAG.getLoad(ObjectVT, Root, FIN, NULL, 0); |
| 957 | else { |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 958 | SDValue ArgValue2 = DAG.getLoad(MVT::i32, Root, FIN, NULL, 0); |
Chris Lattner | 9f72d1a | 2008-02-13 07:35:30 +0000 | [diff] [blame] | 959 | assert(ObjectVT != MVT::i64 && "i64 should already be lowered"); |
| 960 | ArgValue = DAG.getNode(ARMISD::FMDRR, MVT::f64, ArgValue, ArgValue2); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 961 | } |
| 962 | |
| 963 | ArgOffset += ObjSize; // Move on to the next argument. |
| 964 | } |
| 965 | |
| 966 | return ArgValue; |
| 967 | } |
| 968 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 969 | SDValue |
| 970 | ARMTargetLowering::LowerFORMAL_ARGUMENTS(SDValue Op, SelectionDAG &DAG) { |
| 971 | std::vector<SDValue> ArgValues; |
| 972 | SDValue Root = Op.getOperand(0); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 973 | unsigned ArgOffset = 0; // Frame mechanisms handle retaddr slot |
| 974 | unsigned NumGPRs = 0; // GPRs used for parameter passing. |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 975 | |
Gabor Greif | ba36cb5 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 976 | unsigned NumArgs = Op.getNode()->getNumValues()-1; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 977 | for (unsigned ArgNo = 0; ArgNo < NumArgs; ++ArgNo) |
Nate Begeman | bf1caa9 | 2008-02-12 22:54:40 +0000 | [diff] [blame] | 978 | ArgValues.push_back(LowerFORMAL_ARGUMENT(Op, DAG, ArgNo, |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 979 | NumGPRs, ArgOffset)); |
| 980 | |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 981 | bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue() != 0; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 982 | if (isVarArg) { |
| 983 | static const unsigned GPRArgRegs[] = { |
| 984 | ARM::R0, ARM::R1, ARM::R2, ARM::R3 |
| 985 | }; |
| 986 | |
| 987 | MachineFunction &MF = DAG.getMachineFunction(); |
Chris Lattner | 84bc542 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 988 | MachineRegisterInfo &RegInfo = MF.getRegInfo(); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 989 | MachineFrameInfo *MFI = MF.getFrameInfo(); |
| 990 | ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>(); |
Lauro Ramos Venancio | 600c383 | 2007-02-23 20:32:57 +0000 | [diff] [blame] | 991 | unsigned Align = MF.getTarget().getFrameInfo()->getStackAlignment(); |
| 992 | unsigned VARegSize = (4 - NumGPRs) * 4; |
| 993 | unsigned VARegSaveSize = (VARegSize + Align - 1) & ~(Align - 1); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 994 | if (VARegSaveSize) { |
| 995 | // If this function is vararg, store any remaining integer argument regs |
| 996 | // to their spots on the stack so that they may be loaded by deferencing |
| 997 | // the result of va_next. |
| 998 | AFI->setVarArgsRegSaveSize(VARegSaveSize); |
Lauro Ramos Venancio | 600c383 | 2007-02-23 20:32:57 +0000 | [diff] [blame] | 999 | VarArgsFrameIndex = MFI->CreateFixedObject(VARegSaveSize, ArgOffset + |
| 1000 | VARegSaveSize - VARegSize); |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1001 | SDValue FIN = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy()); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1002 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1003 | SmallVector<SDValue, 4> MemOps; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1004 | for (; NumGPRs < 4; ++NumGPRs) { |
Chris Lattner | 84bc542 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 1005 | unsigned VReg = RegInfo.createVirtualRegister(&ARM::GPRRegClass); |
| 1006 | RegInfo.addLiveIn(GPRArgRegs[NumGPRs], VReg); |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1007 | SDValue Val = DAG.getCopyFromReg(Root, VReg, MVT::i32); |
| 1008 | SDValue Store = DAG.getStore(Val.getValue(1), Val, FIN, NULL, 0); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1009 | MemOps.push_back(Store); |
| 1010 | FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN, |
| 1011 | DAG.getConstant(4, getPointerTy())); |
| 1012 | } |
| 1013 | if (!MemOps.empty()) |
| 1014 | Root = DAG.getNode(ISD::TokenFactor, MVT::Other, |
| 1015 | &MemOps[0], MemOps.size()); |
| 1016 | } else |
| 1017 | // This will point to the next argument passed via stack. |
| 1018 | VarArgsFrameIndex = MFI->CreateFixedObject(4, ArgOffset); |
| 1019 | } |
| 1020 | |
| 1021 | ArgValues.push_back(Root); |
| 1022 | |
| 1023 | // Return the new list of results. |
Duncan Sands | aaffa05 | 2008-12-01 11:41:29 +0000 | [diff] [blame^] | 1024 | return DAG.getNode(ISD::MERGE_VALUES, Op.getNode()->getVTList(), |
| 1025 | &ArgValues[0], ArgValues.size()); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1026 | } |
| 1027 | |
| 1028 | /// isFloatingPointZero - Return true if this is +0.0. |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1029 | static bool isFloatingPointZero(SDValue Op) { |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1030 | if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op)) |
Dale Johannesen | eaf0894 | 2007-08-31 04:03:46 +0000 | [diff] [blame] | 1031 | return CFP->getValueAPF().isPosZero(); |
Gabor Greif | ba36cb5 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 1032 | else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) { |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1033 | // Maybe this has already been legalized into the constant pool? |
| 1034 | if (Op.getOperand(1).getOpcode() == ARMISD::Wrapper) { |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1035 | SDValue WrapperOp = Op.getOperand(1).getOperand(0); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1036 | if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(WrapperOp)) |
| 1037 | if (ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal())) |
Dale Johannesen | eaf0894 | 2007-08-31 04:03:46 +0000 | [diff] [blame] | 1038 | return CFP->getValueAPF().isPosZero(); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1039 | } |
| 1040 | } |
| 1041 | return false; |
| 1042 | } |
| 1043 | |
Evan Cheng | 9a2ef95 | 2007-02-02 01:53:26 +0000 | [diff] [blame] | 1044 | static bool isLegalCmpImmediate(unsigned C, bool isThumb) { |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1045 | return ( isThumb && (C & ~255U) == 0) || |
| 1046 | (!isThumb && ARM_AM::getSOImmVal(C) != -1); |
| 1047 | } |
| 1048 | |
| 1049 | /// Returns appropriate ARM CMP (cmp) and corresponding condition code for |
| 1050 | /// the given operands. |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1051 | static SDValue getARMCmp(SDValue LHS, SDValue RHS, ISD::CondCode CC, |
| 1052 | SDValue &ARMCC, SelectionDAG &DAG, bool isThumb) { |
Gabor Greif | ba36cb5 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 1053 | if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS.getNode())) { |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 1054 | unsigned C = RHSC->getZExtValue(); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1055 | if (!isLegalCmpImmediate(C, isThumb)) { |
| 1056 | // Constant does not fit, try adjusting it by one? |
| 1057 | switch (CC) { |
| 1058 | default: break; |
| 1059 | case ISD::SETLT: |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1060 | case ISD::SETGE: |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1061 | if (isLegalCmpImmediate(C-1, isThumb)) { |
Evan Cheng | 9a2ef95 | 2007-02-02 01:53:26 +0000 | [diff] [blame] | 1062 | CC = (CC == ISD::SETLT) ? ISD::SETLE : ISD::SETGT; |
| 1063 | RHS = DAG.getConstant(C-1, MVT::i32); |
| 1064 | } |
| 1065 | break; |
| 1066 | case ISD::SETULT: |
| 1067 | case ISD::SETUGE: |
| 1068 | if (C > 0 && isLegalCmpImmediate(C-1, isThumb)) { |
| 1069 | CC = (CC == ISD::SETULT) ? ISD::SETULE : ISD::SETUGT; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1070 | RHS = DAG.getConstant(C-1, MVT::i32); |
| 1071 | } |
| 1072 | break; |
| 1073 | case ISD::SETLE: |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1074 | case ISD::SETGT: |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1075 | if (isLegalCmpImmediate(C+1, isThumb)) { |
Evan Cheng | 9a2ef95 | 2007-02-02 01:53:26 +0000 | [diff] [blame] | 1076 | CC = (CC == ISD::SETLE) ? ISD::SETLT : ISD::SETGE; |
| 1077 | RHS = DAG.getConstant(C+1, MVT::i32); |
| 1078 | } |
| 1079 | break; |
| 1080 | case ISD::SETULE: |
| 1081 | case ISD::SETUGT: |
| 1082 | if (C < 0xffffffff && isLegalCmpImmediate(C+1, isThumb)) { |
| 1083 | CC = (CC == ISD::SETULE) ? ISD::SETULT : ISD::SETUGE; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1084 | RHS = DAG.getConstant(C+1, MVT::i32); |
| 1085 | } |
| 1086 | break; |
| 1087 | } |
| 1088 | } |
| 1089 | } |
| 1090 | |
| 1091 | ARMCC::CondCodes CondCode = IntCCToARMCC(CC); |
Lauro Ramos Venancio | 9996663 | 2007-04-02 01:30:03 +0000 | [diff] [blame] | 1092 | ARMISD::NodeType CompareType; |
| 1093 | switch (CondCode) { |
| 1094 | default: |
| 1095 | CompareType = ARMISD::CMP; |
| 1096 | break; |
| 1097 | case ARMCC::EQ: |
| 1098 | case ARMCC::NE: |
| 1099 | case ARMCC::MI: |
| 1100 | case ARMCC::PL: |
| 1101 | // Uses only N and Z Flags |
| 1102 | CompareType = ARMISD::CMPNZ; |
| 1103 | break; |
| 1104 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1105 | ARMCC = DAG.getConstant(CondCode, MVT::i32); |
Lauro Ramos Venancio | 9996663 | 2007-04-02 01:30:03 +0000 | [diff] [blame] | 1106 | return DAG.getNode(CompareType, MVT::Flag, LHS, RHS); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1107 | } |
| 1108 | |
| 1109 | /// Returns a appropriate VFP CMP (fcmp{s|d}+fmstat) for the given operands. |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1110 | static SDValue getVFPCmp(SDValue LHS, SDValue RHS, SelectionDAG &DAG) { |
| 1111 | SDValue Cmp; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1112 | if (!isFloatingPointZero(RHS)) |
| 1113 | Cmp = DAG.getNode(ARMISD::CMPFP, MVT::Flag, LHS, RHS); |
| 1114 | else |
| 1115 | Cmp = DAG.getNode(ARMISD::CMPFPw0, MVT::Flag, LHS); |
| 1116 | return DAG.getNode(ARMISD::FMSTAT, MVT::Flag, Cmp); |
| 1117 | } |
| 1118 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1119 | static SDValue LowerSELECT_CC(SDValue Op, SelectionDAG &DAG, |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1120 | const ARMSubtarget *ST) { |
Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 1121 | MVT VT = Op.getValueType(); |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1122 | SDValue LHS = Op.getOperand(0); |
| 1123 | SDValue RHS = Op.getOperand(1); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1124 | ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get(); |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1125 | SDValue TrueVal = Op.getOperand(2); |
| 1126 | SDValue FalseVal = Op.getOperand(3); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1127 | |
| 1128 | if (LHS.getValueType() == MVT::i32) { |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1129 | SDValue ARMCC; |
| 1130 | SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32); |
| 1131 | SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMCC, DAG, ST->isThumb()); |
Evan Cheng | 0e1d379 | 2007-07-05 07:18:20 +0000 | [diff] [blame] | 1132 | return DAG.getNode(ARMISD::CMOV, VT, FalseVal, TrueVal, ARMCC, CCR, Cmp); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1133 | } |
| 1134 | |
| 1135 | ARMCC::CondCodes CondCode, CondCode2; |
| 1136 | if (FPCCToARMCC(CC, CondCode, CondCode2)) |
| 1137 | std::swap(TrueVal, FalseVal); |
| 1138 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1139 | SDValue ARMCC = DAG.getConstant(CondCode, MVT::i32); |
| 1140 | SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32); |
| 1141 | SDValue Cmp = getVFPCmp(LHS, RHS, DAG); |
| 1142 | SDValue Result = DAG.getNode(ARMISD::CMOV, VT, FalseVal, TrueVal, |
Evan Cheng | 0e1d379 | 2007-07-05 07:18:20 +0000 | [diff] [blame] | 1143 | ARMCC, CCR, Cmp); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1144 | if (CondCode2 != ARMCC::AL) { |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1145 | SDValue ARMCC2 = DAG.getConstant(CondCode2, MVT::i32); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1146 | // FIXME: Needs another CMP because flag can have but one use. |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1147 | SDValue Cmp2 = getVFPCmp(LHS, RHS, DAG); |
Evan Cheng | 0e1d379 | 2007-07-05 07:18:20 +0000 | [diff] [blame] | 1148 | Result = DAG.getNode(ARMISD::CMOV, VT, Result, TrueVal, ARMCC2, CCR, Cmp2); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1149 | } |
| 1150 | return Result; |
| 1151 | } |
| 1152 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1153 | static SDValue LowerBR_CC(SDValue Op, SelectionDAG &DAG, |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1154 | const ARMSubtarget *ST) { |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1155 | SDValue Chain = Op.getOperand(0); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1156 | ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get(); |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1157 | SDValue LHS = Op.getOperand(2); |
| 1158 | SDValue RHS = Op.getOperand(3); |
| 1159 | SDValue Dest = Op.getOperand(4); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1160 | |
| 1161 | if (LHS.getValueType() == MVT::i32) { |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1162 | SDValue ARMCC; |
| 1163 | SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32); |
| 1164 | SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMCC, DAG, ST->isThumb()); |
Evan Cheng | 0e1d379 | 2007-07-05 07:18:20 +0000 | [diff] [blame] | 1165 | return DAG.getNode(ARMISD::BRCOND, MVT::Other, Chain, Dest, ARMCC, CCR,Cmp); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1166 | } |
| 1167 | |
| 1168 | assert(LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64); |
| 1169 | ARMCC::CondCodes CondCode, CondCode2; |
| 1170 | if (FPCCToARMCC(CC, CondCode, CondCode2)) |
| 1171 | // Swap the LHS/RHS of the comparison if needed. |
| 1172 | std::swap(LHS, RHS); |
| 1173 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1174 | SDValue Cmp = getVFPCmp(LHS, RHS, DAG); |
| 1175 | SDValue ARMCC = DAG.getConstant(CondCode, MVT::i32); |
| 1176 | SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1177 | SDVTList VTList = DAG.getVTList(MVT::Other, MVT::Flag); |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1178 | SDValue Ops[] = { Chain, Dest, ARMCC, CCR, Cmp }; |
| 1179 | SDValue Res = DAG.getNode(ARMISD::BRCOND, VTList, Ops, 5); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1180 | if (CondCode2 != ARMCC::AL) { |
| 1181 | ARMCC = DAG.getConstant(CondCode2, MVT::i32); |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1182 | SDValue Ops[] = { Res, Dest, ARMCC, CCR, Res.getValue(1) }; |
Evan Cheng | 0e1d379 | 2007-07-05 07:18:20 +0000 | [diff] [blame] | 1183 | Res = DAG.getNode(ARMISD::BRCOND, VTList, Ops, 5); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1184 | } |
| 1185 | return Res; |
| 1186 | } |
| 1187 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1188 | SDValue ARMTargetLowering::LowerBR_JT(SDValue Op, SelectionDAG &DAG) { |
| 1189 | SDValue Chain = Op.getOperand(0); |
| 1190 | SDValue Table = Op.getOperand(1); |
| 1191 | SDValue Index = Op.getOperand(2); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1192 | |
Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 1193 | MVT PTy = getPointerTy(); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1194 | JumpTableSDNode *JT = cast<JumpTableSDNode>(Table); |
| 1195 | ARMFunctionInfo *AFI = DAG.getMachineFunction().getInfo<ARMFunctionInfo>(); |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1196 | SDValue UId = DAG.getConstant(AFI->createJumpTableUId(), PTy); |
| 1197 | SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PTy); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1198 | Table = DAG.getNode(ARMISD::WrapperJT, MVT::i32, JTI, UId); |
| 1199 | Index = DAG.getNode(ISD::MUL, PTy, Index, DAG.getConstant(4, PTy)); |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1200 | SDValue Addr = DAG.getNode(ISD::ADD, PTy, Index, Table); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1201 | bool isPIC = getTargetMachine().getRelocationModel() == Reloc::PIC_; |
Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 1202 | Addr = DAG.getLoad(isPIC ? (MVT)MVT::i32 : PTy, |
Evan Cheng | e2446c6 | 2007-06-26 18:31:22 +0000 | [diff] [blame] | 1203 | Chain, Addr, NULL, 0); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1204 | Chain = Addr.getValue(1); |
| 1205 | if (isPIC) |
| 1206 | Addr = DAG.getNode(ISD::ADD, PTy, Addr, Table); |
| 1207 | return DAG.getNode(ARMISD::BR_JT, MVT::Other, Chain, Addr, JTI, UId); |
| 1208 | } |
| 1209 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1210 | static SDValue LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG) { |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1211 | unsigned Opc = |
| 1212 | Op.getOpcode() == ISD::FP_TO_SINT ? ARMISD::FTOSI : ARMISD::FTOUI; |
| 1213 | Op = DAG.getNode(Opc, MVT::f32, Op.getOperand(0)); |
| 1214 | return DAG.getNode(ISD::BIT_CONVERT, MVT::i32, Op); |
| 1215 | } |
| 1216 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1217 | static SDValue LowerINT_TO_FP(SDValue Op, SelectionDAG &DAG) { |
Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 1218 | MVT VT = Op.getValueType(); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1219 | unsigned Opc = |
| 1220 | Op.getOpcode() == ISD::SINT_TO_FP ? ARMISD::SITOF : ARMISD::UITOF; |
| 1221 | |
| 1222 | Op = DAG.getNode(ISD::BIT_CONVERT, MVT::f32, Op.getOperand(0)); |
| 1223 | return DAG.getNode(Opc, VT, Op); |
| 1224 | } |
| 1225 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1226 | static SDValue LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) { |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1227 | // Implement fcopysign with a fabs and a conditional fneg. |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1228 | SDValue Tmp0 = Op.getOperand(0); |
| 1229 | SDValue Tmp1 = Op.getOperand(1); |
Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 1230 | MVT VT = Op.getValueType(); |
| 1231 | MVT SrcVT = Tmp1.getValueType(); |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1232 | SDValue AbsVal = DAG.getNode(ISD::FABS, VT, Tmp0); |
| 1233 | SDValue Cmp = getVFPCmp(Tmp1, DAG.getConstantFP(0.0, SrcVT), DAG); |
| 1234 | SDValue ARMCC = DAG.getConstant(ARMCC::LT, MVT::i32); |
| 1235 | SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32); |
Evan Cheng | 0e1d379 | 2007-07-05 07:18:20 +0000 | [diff] [blame] | 1236 | return DAG.getNode(ARMISD::CNEG, VT, AbsVal, AbsVal, ARMCC, CCR, Cmp); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1237 | } |
| 1238 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1239 | SDValue |
Dan Gohman | 707e018 | 2008-04-12 04:36:06 +0000 | [diff] [blame] | 1240 | ARMTargetLowering::EmitTargetCodeForMemcpy(SelectionDAG &DAG, |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1241 | SDValue Chain, |
| 1242 | SDValue Dst, SDValue Src, |
| 1243 | SDValue Size, unsigned Align, |
Dan Gohman | 707e018 | 2008-04-12 04:36:06 +0000 | [diff] [blame] | 1244 | bool AlwaysInline, |
Dan Gohman | 1f13c68 | 2008-04-28 17:15:20 +0000 | [diff] [blame] | 1245 | const Value *DstSV, uint64_t DstSVOff, |
| 1246 | const Value *SrcSV, uint64_t SrcSVOff){ |
Evan Cheng | 4102eb5 | 2007-10-22 22:11:27 +0000 | [diff] [blame] | 1247 | // Do repeated 4-byte loads and stores. To be improved. |
Dan Gohman | 707e018 | 2008-04-12 04:36:06 +0000 | [diff] [blame] | 1248 | // This requires 4-byte alignment. |
| 1249 | if ((Align & 3) != 0) |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1250 | return SDValue(); |
Dan Gohman | 707e018 | 2008-04-12 04:36:06 +0000 | [diff] [blame] | 1251 | // This requires the copy size to be a constant, preferrably |
| 1252 | // within a subtarget-specific limit. |
| 1253 | ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size); |
| 1254 | if (!ConstantSize) |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1255 | return SDValue(); |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 1256 | uint64_t SizeVal = ConstantSize->getZExtValue(); |
Dan Gohman | 707e018 | 2008-04-12 04:36:06 +0000 | [diff] [blame] | 1257 | if (!AlwaysInline && SizeVal > getSubtarget()->getMaxInlineSizeThreshold()) |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1258 | return SDValue(); |
Dan Gohman | 707e018 | 2008-04-12 04:36:06 +0000 | [diff] [blame] | 1259 | |
| 1260 | unsigned BytesLeft = SizeVal & 3; |
| 1261 | unsigned NumMemOps = SizeVal >> 2; |
Dale Johannesen | 8dd86c1 | 2007-05-17 21:31:21 +0000 | [diff] [blame] | 1262 | unsigned EmittedNumMemOps = 0; |
Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 1263 | MVT VT = MVT::i32; |
Dale Johannesen | 8dd86c1 | 2007-05-17 21:31:21 +0000 | [diff] [blame] | 1264 | unsigned VTSize = 4; |
Evan Cheng | 4102eb5 | 2007-10-22 22:11:27 +0000 | [diff] [blame] | 1265 | unsigned i = 0; |
Evan Cheng | e5e7ce4 | 2007-05-18 01:19:57 +0000 | [diff] [blame] | 1266 | const unsigned MAX_LOADS_IN_LDM = 6; |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1267 | SDValue TFOps[MAX_LOADS_IN_LDM]; |
| 1268 | SDValue Loads[MAX_LOADS_IN_LDM]; |
Dan Gohman | 1f13c68 | 2008-04-28 17:15:20 +0000 | [diff] [blame] | 1269 | uint64_t SrcOff = 0, DstOff = 0; |
Dale Johannesen | 8dd86c1 | 2007-05-17 21:31:21 +0000 | [diff] [blame] | 1270 | |
Evan Cheng | 4102eb5 | 2007-10-22 22:11:27 +0000 | [diff] [blame] | 1271 | // Emit up to MAX_LOADS_IN_LDM loads, then a TokenFactor barrier, then the |
| 1272 | // same number of stores. The loads and stores will get combined into |
Dale Johannesen | 8dd86c1 | 2007-05-17 21:31:21 +0000 | [diff] [blame] | 1273 | // ldm/stm later on. |
Evan Cheng | 4102eb5 | 2007-10-22 22:11:27 +0000 | [diff] [blame] | 1274 | while (EmittedNumMemOps < NumMemOps) { |
| 1275 | for (i = 0; |
| 1276 | i < MAX_LOADS_IN_LDM && EmittedNumMemOps + i < NumMemOps; ++i) { |
Dale Johannesen | 8dd86c1 | 2007-05-17 21:31:21 +0000 | [diff] [blame] | 1277 | Loads[i] = DAG.getLoad(VT, Chain, |
Dan Gohman | 707e018 | 2008-04-12 04:36:06 +0000 | [diff] [blame] | 1278 | DAG.getNode(ISD::ADD, MVT::i32, Src, |
Evan Cheng | 4102eb5 | 2007-10-22 22:11:27 +0000 | [diff] [blame] | 1279 | DAG.getConstant(SrcOff, MVT::i32)), |
Dan Gohman | 1f13c68 | 2008-04-28 17:15:20 +0000 | [diff] [blame] | 1280 | SrcSV, SrcSVOff + SrcOff); |
Evan Cheng | 4102eb5 | 2007-10-22 22:11:27 +0000 | [diff] [blame] | 1281 | TFOps[i] = Loads[i].getValue(1); |
Dale Johannesen | 8dd86c1 | 2007-05-17 21:31:21 +0000 | [diff] [blame] | 1282 | SrcOff += VTSize; |
| 1283 | } |
Evan Cheng | 4102eb5 | 2007-10-22 22:11:27 +0000 | [diff] [blame] | 1284 | Chain = DAG.getNode(ISD::TokenFactor, MVT::Other, &TFOps[0], i); |
Dale Johannesen | 8dd86c1 | 2007-05-17 21:31:21 +0000 | [diff] [blame] | 1285 | |
Evan Cheng | 4102eb5 | 2007-10-22 22:11:27 +0000 | [diff] [blame] | 1286 | for (i = 0; |
| 1287 | i < MAX_LOADS_IN_LDM && EmittedNumMemOps + i < NumMemOps; ++i) { |
| 1288 | TFOps[i] = DAG.getStore(Chain, Loads[i], |
Dan Gohman | 707e018 | 2008-04-12 04:36:06 +0000 | [diff] [blame] | 1289 | DAG.getNode(ISD::ADD, MVT::i32, Dst, |
Evan Cheng | 4102eb5 | 2007-10-22 22:11:27 +0000 | [diff] [blame] | 1290 | DAG.getConstant(DstOff, MVT::i32)), |
Dan Gohman | 1f13c68 | 2008-04-28 17:15:20 +0000 | [diff] [blame] | 1291 | DstSV, DstSVOff + DstOff); |
Dale Johannesen | 8dd86c1 | 2007-05-17 21:31:21 +0000 | [diff] [blame] | 1292 | DstOff += VTSize; |
| 1293 | } |
Evan Cheng | 4102eb5 | 2007-10-22 22:11:27 +0000 | [diff] [blame] | 1294 | Chain = DAG.getNode(ISD::TokenFactor, MVT::Other, &TFOps[0], i); |
| 1295 | |
Dale Johannesen | 8dd86c1 | 2007-05-17 21:31:21 +0000 | [diff] [blame] | 1296 | EmittedNumMemOps += i; |
| 1297 | } |
| 1298 | |
Evan Cheng | 4102eb5 | 2007-10-22 22:11:27 +0000 | [diff] [blame] | 1299 | if (BytesLeft == 0) |
| 1300 | return Chain; |
| 1301 | |
| 1302 | // Issue loads / stores for the trailing (1 - 3) bytes. |
| 1303 | unsigned BytesLeftSave = BytesLeft; |
| 1304 | i = 0; |
| 1305 | while (BytesLeft) { |
| 1306 | if (BytesLeft >= 2) { |
| 1307 | VT = MVT::i16; |
| 1308 | VTSize = 2; |
| 1309 | } else { |
| 1310 | VT = MVT::i8; |
| 1311 | VTSize = 1; |
| 1312 | } |
| 1313 | |
| 1314 | Loads[i] = DAG.getLoad(VT, Chain, |
Dan Gohman | 707e018 | 2008-04-12 04:36:06 +0000 | [diff] [blame] | 1315 | DAG.getNode(ISD::ADD, MVT::i32, Src, |
Evan Cheng | 4102eb5 | 2007-10-22 22:11:27 +0000 | [diff] [blame] | 1316 | DAG.getConstant(SrcOff, MVT::i32)), |
Dan Gohman | 1f13c68 | 2008-04-28 17:15:20 +0000 | [diff] [blame] | 1317 | SrcSV, SrcSVOff + SrcOff); |
Evan Cheng | 4102eb5 | 2007-10-22 22:11:27 +0000 | [diff] [blame] | 1318 | TFOps[i] = Loads[i].getValue(1); |
| 1319 | ++i; |
| 1320 | SrcOff += VTSize; |
| 1321 | BytesLeft -= VTSize; |
| 1322 | } |
| 1323 | Chain = DAG.getNode(ISD::TokenFactor, MVT::Other, &TFOps[0], i); |
| 1324 | |
| 1325 | i = 0; |
| 1326 | BytesLeft = BytesLeftSave; |
| 1327 | while (BytesLeft) { |
| 1328 | if (BytesLeft >= 2) { |
| 1329 | VT = MVT::i16; |
| 1330 | VTSize = 2; |
| 1331 | } else { |
| 1332 | VT = MVT::i8; |
| 1333 | VTSize = 1; |
| 1334 | } |
| 1335 | |
| 1336 | TFOps[i] = DAG.getStore(Chain, Loads[i], |
Dan Gohman | 707e018 | 2008-04-12 04:36:06 +0000 | [diff] [blame] | 1337 | DAG.getNode(ISD::ADD, MVT::i32, Dst, |
Evan Cheng | 4102eb5 | 2007-10-22 22:11:27 +0000 | [diff] [blame] | 1338 | DAG.getConstant(DstOff, MVT::i32)), |
Dan Gohman | 1f13c68 | 2008-04-28 17:15:20 +0000 | [diff] [blame] | 1339 | DstSV, DstSVOff + DstOff); |
Evan Cheng | 4102eb5 | 2007-10-22 22:11:27 +0000 | [diff] [blame] | 1340 | ++i; |
| 1341 | DstOff += VTSize; |
| 1342 | BytesLeft -= VTSize; |
| 1343 | } |
| 1344 | return DAG.getNode(ISD::TokenFactor, MVT::Other, &TFOps[0], i); |
Dale Johannesen | 8dd86c1 | 2007-05-17 21:31:21 +0000 | [diff] [blame] | 1345 | } |
| 1346 | |
Duncan Sands | 1607f05 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 1347 | static SDValue ExpandBIT_CONVERT(SDNode *N, SelectionDAG &DAG) { |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1348 | SDValue Op = N->getOperand(0); |
Evan Cheng | c7c7729 | 2008-11-04 19:57:48 +0000 | [diff] [blame] | 1349 | if (N->getValueType(0) == MVT::f64) { |
| 1350 | // Turn i64->f64 into FMDRR. |
| 1351 | SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::i32, Op, |
| 1352 | DAG.getConstant(0, MVT::i32)); |
| 1353 | SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::i32, Op, |
| 1354 | DAG.getConstant(1, MVT::i32)); |
Duncan Sands | 1607f05 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 1355 | return DAG.getNode(ARMISD::FMDRR, MVT::f64, Lo, Hi); |
Evan Cheng | c7c7729 | 2008-11-04 19:57:48 +0000 | [diff] [blame] | 1356 | } |
| 1357 | |
| 1358 | // Turn f64->i64 into FMRRD. |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1359 | SDValue Cvt = DAG.getNode(ARMISD::FMRRD, DAG.getVTList(MVT::i32, MVT::i32), |
Evan Cheng | c7c7729 | 2008-11-04 19:57:48 +0000 | [diff] [blame] | 1360 | &Op, 1); |
Chris Lattner | 27a6c73 | 2007-11-24 07:07:01 +0000 | [diff] [blame] | 1361 | |
| 1362 | // Merge the pieces into a single i64 value. |
Duncan Sands | 1607f05 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 1363 | return DAG.getNode(ISD::BUILD_PAIR, MVT::i64, Cvt, Cvt.getValue(1)); |
Chris Lattner | 27a6c73 | 2007-11-24 07:07:01 +0000 | [diff] [blame] | 1364 | } |
| 1365 | |
Duncan Sands | 1607f05 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 1366 | static SDValue ExpandSRx(SDNode *N, SelectionDAG &DAG, const ARMSubtarget *ST) { |
Chris Lattner | 27a6c73 | 2007-11-24 07:07:01 +0000 | [diff] [blame] | 1367 | assert(N->getValueType(0) == MVT::i64 && |
| 1368 | (N->getOpcode() == ISD::SRL || N->getOpcode() == ISD::SRA) && |
| 1369 | "Unknown shift to lower!"); |
Duncan Sands | 1607f05 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 1370 | |
Chris Lattner | 27a6c73 | 2007-11-24 07:07:01 +0000 | [diff] [blame] | 1371 | // We only lower SRA, SRL of 1 here, all others use generic lowering. |
| 1372 | if (!isa<ConstantSDNode>(N->getOperand(1)) || |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 1373 | cast<ConstantSDNode>(N->getOperand(1))->getZExtValue() != 1) |
Duncan Sands | 1607f05 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 1374 | return SDValue(); |
Chris Lattner | 27a6c73 | 2007-11-24 07:07:01 +0000 | [diff] [blame] | 1375 | |
| 1376 | // If we are in thumb mode, we don't have RRX. |
Duncan Sands | 1607f05 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 1377 | if (ST->isThumb()) return SDValue(); |
Chris Lattner | 27a6c73 | 2007-11-24 07:07:01 +0000 | [diff] [blame] | 1378 | |
| 1379 | // Okay, we have a 64-bit SRA or SRL of 1. Lower this to an RRX expr. |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1380 | SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::i32, N->getOperand(0), |
Chris Lattner | 27a6c73 | 2007-11-24 07:07:01 +0000 | [diff] [blame] | 1381 | DAG.getConstant(0, MVT::i32)); |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1382 | SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::i32, N->getOperand(0), |
Chris Lattner | 27a6c73 | 2007-11-24 07:07:01 +0000 | [diff] [blame] | 1383 | DAG.getConstant(1, MVT::i32)); |
| 1384 | |
| 1385 | // First, build a SRA_FLAG/SRL_FLAG op, which shifts the top part by one and |
| 1386 | // captures the result into a carry flag. |
| 1387 | unsigned Opc = N->getOpcode() == ISD::SRL ? ARMISD::SRL_FLAG:ARMISD::SRA_FLAG; |
| 1388 | Hi = DAG.getNode(Opc, DAG.getVTList(MVT::i32, MVT::Flag), &Hi, 1); |
| 1389 | |
| 1390 | // The low part is an ARMISD::RRX operand, which shifts the carry in. |
| 1391 | Lo = DAG.getNode(ARMISD::RRX, MVT::i32, Lo, Hi.getValue(1)); |
| 1392 | |
| 1393 | // Merge the pieces into a single i64 value. |
Duncan Sands | 1607f05 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 1394 | return DAG.getNode(ISD::BUILD_PAIR, MVT::i64, Lo, Hi); |
Chris Lattner | 27a6c73 | 2007-11-24 07:07:01 +0000 | [diff] [blame] | 1395 | } |
| 1396 | |
| 1397 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1398 | SDValue ARMTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) { |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1399 | switch (Op.getOpcode()) { |
| 1400 | default: assert(0 && "Don't know how to custom lower this!"); abort(); |
| 1401 | case ISD::ConstantPool: return LowerConstantPool(Op, DAG); |
Lauro Ramos Venancio | 0ae4a33 | 2007-04-22 00:04:12 +0000 | [diff] [blame] | 1402 | case ISD::GlobalAddress: |
| 1403 | return Subtarget->isTargetDarwin() ? LowerGlobalAddressDarwin(Op, DAG) : |
| 1404 | LowerGlobalAddressELF(Op, DAG); |
Lauro Ramos Venancio | 64f4fa5 | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 1405 | case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1406 | case ISD::CALL: return LowerCALL(Op, DAG); |
| 1407 | case ISD::RET: return LowerRET(Op, DAG); |
| 1408 | case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG, Subtarget); |
| 1409 | case ISD::BR_CC: return LowerBR_CC(Op, DAG, Subtarget); |
| 1410 | case ISD::BR_JT: return LowerBR_JT(Op, DAG); |
| 1411 | case ISD::VASTART: return LowerVASTART(Op, DAG, VarArgsFrameIndex); |
| 1412 | case ISD::SINT_TO_FP: |
| 1413 | case ISD::UINT_TO_FP: return LowerINT_TO_FP(Op, DAG); |
| 1414 | case ISD::FP_TO_SINT: |
| 1415 | case ISD::FP_TO_UINT: return LowerFP_TO_INT(Op, DAG); |
| 1416 | case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG); |
Chris Lattner | 27a6c73 | 2007-11-24 07:07:01 +0000 | [diff] [blame] | 1417 | case ISD::FORMAL_ARGUMENTS: return LowerFORMAL_ARGUMENTS(Op, DAG); |
Nate Begeman | bcc5f36 | 2007-01-29 22:58:52 +0000 | [diff] [blame] | 1418 | case ISD::RETURNADDR: break; |
| 1419 | case ISD::FRAMEADDR: break; |
Lauro Ramos Venancio | 0ae4a33 | 2007-04-22 00:04:12 +0000 | [diff] [blame] | 1420 | case ISD::GLOBAL_OFFSET_TABLE: return LowerGLOBAL_OFFSET_TABLE(Op, DAG); |
Lauro Ramos Venancio | e0cb36b | 2007-11-08 17:20:05 +0000 | [diff] [blame] | 1421 | case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG); |
Duncan Sands | 1607f05 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 1422 | case ISD::BIT_CONVERT: return ExpandBIT_CONVERT(Op.getNode(), DAG); |
Chris Lattner | 27a6c73 | 2007-11-24 07:07:01 +0000 | [diff] [blame] | 1423 | case ISD::SRL: |
Duncan Sands | 1607f05 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 1424 | case ISD::SRA: return ExpandSRx(Op.getNode(), DAG,Subtarget); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1425 | } |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1426 | return SDValue(); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1427 | } |
| 1428 | |
Chris Lattner | 27a6c73 | 2007-11-24 07:07:01 +0000 | [diff] [blame] | 1429 | |
Duncan Sands | 1607f05 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 1430 | /// ReplaceNodeResults - Replace the results of node with an illegal result |
| 1431 | /// type with new values built out of custom code. |
| 1432 | /// |
| 1433 | void ARMTargetLowering::ReplaceNodeResults(SDNode *N, |
| 1434 | SmallVectorImpl<SDValue>&Results, |
| 1435 | SelectionDAG &DAG) { |
Chris Lattner | 27a6c73 | 2007-11-24 07:07:01 +0000 | [diff] [blame] | 1436 | switch (N->getOpcode()) { |
Duncan Sands | 1607f05 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 1437 | default: |
| 1438 | assert(0 && "Don't know how to custom expand this!"); |
| 1439 | return; |
| 1440 | case ISD::BIT_CONVERT: |
| 1441 | Results.push_back(ExpandBIT_CONVERT(N, DAG)); |
| 1442 | return; |
Chris Lattner | 27a6c73 | 2007-11-24 07:07:01 +0000 | [diff] [blame] | 1443 | case ISD::SRL: |
Duncan Sands | 1607f05 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 1444 | case ISD::SRA: { |
| 1445 | SDValue Res = ExpandSRx(N, DAG, Subtarget); |
| 1446 | if (Res.getNode()) |
| 1447 | Results.push_back(Res); |
| 1448 | return; |
| 1449 | } |
Chris Lattner | 27a6c73 | 2007-11-24 07:07:01 +0000 | [diff] [blame] | 1450 | } |
| 1451 | } |
| 1452 | |
| 1453 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1454 | //===----------------------------------------------------------------------===// |
| 1455 | // ARM Scheduler Hooks |
| 1456 | //===----------------------------------------------------------------------===// |
| 1457 | |
| 1458 | MachineBasicBlock * |
Evan Cheng | ff9b373 | 2008-01-30 18:18:23 +0000 | [diff] [blame] | 1459 | ARMTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI, |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1460 | MachineBasicBlock *BB) { |
| 1461 | const TargetInstrInfo *TII = getTargetMachine().getInstrInfo(); |
| 1462 | switch (MI->getOpcode()) { |
| 1463 | default: assert(false && "Unexpected instr type to insert"); |
| 1464 | case ARM::tMOVCCr: { |
| 1465 | // To "insert" a SELECT_CC instruction, we actually have to insert the |
| 1466 | // diamond control-flow pattern. The incoming instruction knows the |
| 1467 | // destination vreg to set, the condition code register to branch on, the |
| 1468 | // true/false values to select between, and a branch opcode to use. |
| 1469 | const BasicBlock *LLVM_BB = BB->getBasicBlock(); |
Dan Gohman | 8e5f2c6 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 1470 | MachineFunction::iterator It = BB; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1471 | ++It; |
| 1472 | |
| 1473 | // thisMBB: |
| 1474 | // ... |
| 1475 | // TrueVal = ... |
| 1476 | // cmpTY ccX, r1, r2 |
| 1477 | // bCC copy1MBB |
| 1478 | // fallthrough --> copy0MBB |
| 1479 | MachineBasicBlock *thisMBB = BB; |
Dan Gohman | 8e5f2c6 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 1480 | MachineFunction *F = BB->getParent(); |
| 1481 | MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB); |
| 1482 | MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1483 | BuildMI(BB, TII->get(ARM::tBcc)).addMBB(sinkMBB) |
Evan Cheng | 0e1d379 | 2007-07-05 07:18:20 +0000 | [diff] [blame] | 1484 | .addImm(MI->getOperand(3).getImm()).addReg(MI->getOperand(4).getReg()); |
Dan Gohman | 8e5f2c6 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 1485 | F->insert(It, copy0MBB); |
| 1486 | F->insert(It, sinkMBB); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1487 | // Update machine-CFG edges by first adding all successors of the current |
| 1488 | // block to the new block which will contain the Phi node for the select. |
| 1489 | for(MachineBasicBlock::succ_iterator i = BB->succ_begin(), |
| 1490 | e = BB->succ_end(); i != e; ++i) |
| 1491 | sinkMBB->addSuccessor(*i); |
| 1492 | // Next, remove all successors of the current block, and add the true |
| 1493 | // and fallthrough blocks as its successors. |
| 1494 | while(!BB->succ_empty()) |
| 1495 | BB->removeSuccessor(BB->succ_begin()); |
| 1496 | BB->addSuccessor(copy0MBB); |
| 1497 | BB->addSuccessor(sinkMBB); |
| 1498 | |
| 1499 | // copy0MBB: |
| 1500 | // %FalseValue = ... |
| 1501 | // # fallthrough to sinkMBB |
| 1502 | BB = copy0MBB; |
| 1503 | |
| 1504 | // Update machine-CFG edges |
| 1505 | BB->addSuccessor(sinkMBB); |
| 1506 | |
| 1507 | // sinkMBB: |
| 1508 | // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ] |
| 1509 | // ... |
| 1510 | BB = sinkMBB; |
| 1511 | BuildMI(BB, TII->get(ARM::PHI), MI->getOperand(0).getReg()) |
| 1512 | .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB) |
| 1513 | .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB); |
| 1514 | |
Dan Gohman | 8e5f2c6 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 1515 | F->DeleteMachineInstr(MI); // The pseudo instruction is gone now. |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1516 | return BB; |
| 1517 | } |
| 1518 | } |
| 1519 | } |
| 1520 | |
| 1521 | //===----------------------------------------------------------------------===// |
| 1522 | // ARM Optimization Hooks |
| 1523 | //===----------------------------------------------------------------------===// |
| 1524 | |
Chris Lattner | f1b1c5e | 2007-11-27 22:36:16 +0000 | [diff] [blame] | 1525 | /// PerformFMRRDCombine - Target-specific dag combine xforms for ARMISD::FMRRD. |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1526 | static SDValue PerformFMRRDCombine(SDNode *N, |
Chris Lattner | f1b1c5e | 2007-11-27 22:36:16 +0000 | [diff] [blame] | 1527 | TargetLowering::DAGCombinerInfo &DCI) { |
| 1528 | // fmrrd(fmdrr x, y) -> x,y |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1529 | SDValue InDouble = N->getOperand(0); |
Chris Lattner | f1b1c5e | 2007-11-27 22:36:16 +0000 | [diff] [blame] | 1530 | if (InDouble.getOpcode() == ARMISD::FMDRR) |
| 1531 | return DCI.CombineTo(N, InDouble.getOperand(0), InDouble.getOperand(1)); |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1532 | return SDValue(); |
Chris Lattner | f1b1c5e | 2007-11-27 22:36:16 +0000 | [diff] [blame] | 1533 | } |
| 1534 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1535 | SDValue ARMTargetLowering::PerformDAGCombine(SDNode *N, |
Chris Lattner | f1b1c5e | 2007-11-27 22:36:16 +0000 | [diff] [blame] | 1536 | DAGCombinerInfo &DCI) const { |
| 1537 | switch (N->getOpcode()) { |
| 1538 | default: break; |
| 1539 | case ARMISD::FMRRD: return PerformFMRRDCombine(N, DCI); |
| 1540 | } |
| 1541 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1542 | return SDValue(); |
Chris Lattner | f1b1c5e | 2007-11-27 22:36:16 +0000 | [diff] [blame] | 1543 | } |
| 1544 | |
| 1545 | |
Evan Cheng | b01fad6 | 2007-03-12 23:30:29 +0000 | [diff] [blame] | 1546 | /// isLegalAddressImmediate - Return true if the integer value can be used |
| 1547 | /// as the offset of the target addressing mode for load / store of the |
| 1548 | /// given type. |
Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 1549 | static bool isLegalAddressImmediate(int64_t V, MVT VT, |
Chris Lattner | 37caf8c | 2007-04-09 23:33:39 +0000 | [diff] [blame] | 1550 | const ARMSubtarget *Subtarget) { |
Evan Cheng | 961f879 | 2007-03-13 20:37:59 +0000 | [diff] [blame] | 1551 | if (V == 0) |
| 1552 | return true; |
| 1553 | |
Evan Cheng | b01fad6 | 2007-03-12 23:30:29 +0000 | [diff] [blame] | 1554 | if (Subtarget->isThumb()) { |
| 1555 | if (V < 0) |
| 1556 | return false; |
| 1557 | |
| 1558 | unsigned Scale = 1; |
Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 1559 | switch (VT.getSimpleVT()) { |
Evan Cheng | b01fad6 | 2007-03-12 23:30:29 +0000 | [diff] [blame] | 1560 | default: return false; |
| 1561 | case MVT::i1: |
| 1562 | case MVT::i8: |
| 1563 | // Scale == 1; |
| 1564 | break; |
| 1565 | case MVT::i16: |
| 1566 | // Scale == 2; |
| 1567 | Scale = 2; |
| 1568 | break; |
| 1569 | case MVT::i32: |
| 1570 | // Scale == 4; |
| 1571 | Scale = 4; |
| 1572 | break; |
| 1573 | } |
| 1574 | |
| 1575 | if ((V & (Scale - 1)) != 0) |
| 1576 | return false; |
| 1577 | V /= Scale; |
Anton Korobeynikov | 7c1c261 | 2008-02-20 11:22:39 +0000 | [diff] [blame] | 1578 | return V == (V & ((1LL << 5) - 1)); |
Evan Cheng | b01fad6 | 2007-03-12 23:30:29 +0000 | [diff] [blame] | 1579 | } |
| 1580 | |
| 1581 | if (V < 0) |
| 1582 | V = - V; |
Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 1583 | switch (VT.getSimpleVT()) { |
Evan Cheng | b01fad6 | 2007-03-12 23:30:29 +0000 | [diff] [blame] | 1584 | default: return false; |
| 1585 | case MVT::i1: |
| 1586 | case MVT::i8: |
| 1587 | case MVT::i32: |
| 1588 | // +- imm12 |
Anton Korobeynikov | 7c1c261 | 2008-02-20 11:22:39 +0000 | [diff] [blame] | 1589 | return V == (V & ((1LL << 12) - 1)); |
Evan Cheng | b01fad6 | 2007-03-12 23:30:29 +0000 | [diff] [blame] | 1590 | case MVT::i16: |
| 1591 | // +- imm8 |
Anton Korobeynikov | 7c1c261 | 2008-02-20 11:22:39 +0000 | [diff] [blame] | 1592 | return V == (V & ((1LL << 8) - 1)); |
Evan Cheng | b01fad6 | 2007-03-12 23:30:29 +0000 | [diff] [blame] | 1593 | case MVT::f32: |
| 1594 | case MVT::f64: |
| 1595 | if (!Subtarget->hasVFP2()) |
| 1596 | return false; |
Evan Cheng | 0b0a9a9 | 2007-05-03 02:00:18 +0000 | [diff] [blame] | 1597 | if ((V & 3) != 0) |
Evan Cheng | b01fad6 | 2007-03-12 23:30:29 +0000 | [diff] [blame] | 1598 | return false; |
| 1599 | V >>= 2; |
Anton Korobeynikov | 7c1c261 | 2008-02-20 11:22:39 +0000 | [diff] [blame] | 1600 | return V == (V & ((1LL << 8) - 1)); |
Evan Cheng | b01fad6 | 2007-03-12 23:30:29 +0000 | [diff] [blame] | 1601 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1602 | } |
| 1603 | |
Chris Lattner | 37caf8c | 2007-04-09 23:33:39 +0000 | [diff] [blame] | 1604 | /// isLegalAddressingMode - Return true if the addressing mode represented |
| 1605 | /// by AM is legal for this target, for a load/store of the specified type. |
| 1606 | bool ARMTargetLowering::isLegalAddressingMode(const AddrMode &AM, |
| 1607 | const Type *Ty) const { |
Evan Cheng | d1b3da6 | 2008-07-25 00:55:17 +0000 | [diff] [blame] | 1608 | if (!isLegalAddressImmediate(AM.BaseOffs, getValueType(Ty, true), Subtarget)) |
Evan Cheng | b01fad6 | 2007-03-12 23:30:29 +0000 | [diff] [blame] | 1609 | return false; |
Chris Lattner | 37caf8c | 2007-04-09 23:33:39 +0000 | [diff] [blame] | 1610 | |
| 1611 | // Can never fold addr of global into load/store. |
| 1612 | if (AM.BaseGV) |
| 1613 | return false; |
| 1614 | |
| 1615 | switch (AM.Scale) { |
| 1616 | case 0: // no scale reg, must be "r+i" or "r", or "i". |
| 1617 | break; |
| 1618 | case 1: |
| 1619 | if (Subtarget->isThumb()) |
| 1620 | return false; |
Chris Lattner | 5a3d40d | 2007-04-13 06:50:55 +0000 | [diff] [blame] | 1621 | // FALL THROUGH. |
Chris Lattner | 37caf8c | 2007-04-09 23:33:39 +0000 | [diff] [blame] | 1622 | default: |
Chris Lattner | 5a3d40d | 2007-04-13 06:50:55 +0000 | [diff] [blame] | 1623 | // ARM doesn't support any R+R*scale+imm addr modes. |
| 1624 | if (AM.BaseOffs) |
| 1625 | return false; |
| 1626 | |
Chris Lattner | eb13d1b | 2007-04-10 03:48:29 +0000 | [diff] [blame] | 1627 | int Scale = AM.Scale; |
Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 1628 | switch (getValueType(Ty).getSimpleVT()) { |
Chris Lattner | 37caf8c | 2007-04-09 23:33:39 +0000 | [diff] [blame] | 1629 | default: return false; |
| 1630 | case MVT::i1: |
| 1631 | case MVT::i8: |
| 1632 | case MVT::i32: |
| 1633 | case MVT::i64: |
| 1634 | // This assumes i64 is legalized to a pair of i32. If not (i.e. |
| 1635 | // ldrd / strd are used, then its address mode is same as i16. |
| 1636 | // r + r |
Chris Lattner | eb13d1b | 2007-04-10 03:48:29 +0000 | [diff] [blame] | 1637 | if (Scale < 0) Scale = -Scale; |
| 1638 | if (Scale == 1) |
Chris Lattner | 37caf8c | 2007-04-09 23:33:39 +0000 | [diff] [blame] | 1639 | return true; |
| 1640 | // r + r << imm |
Chris Lattner | e115294 | 2007-04-11 16:17:12 +0000 | [diff] [blame] | 1641 | return isPowerOf2_32(Scale & ~1); |
Chris Lattner | 37caf8c | 2007-04-09 23:33:39 +0000 | [diff] [blame] | 1642 | case MVT::i16: |
| 1643 | // r + r |
Chris Lattner | eb13d1b | 2007-04-10 03:48:29 +0000 | [diff] [blame] | 1644 | if (((unsigned)AM.HasBaseReg + Scale) <= 2) |
Chris Lattner | 37caf8c | 2007-04-09 23:33:39 +0000 | [diff] [blame] | 1645 | return true; |
Chris Lattner | e115294 | 2007-04-11 16:17:12 +0000 | [diff] [blame] | 1646 | return false; |
| 1647 | |
Chris Lattner | 37caf8c | 2007-04-09 23:33:39 +0000 | [diff] [blame] | 1648 | case MVT::isVoid: |
| 1649 | // Note, we allow "void" uses (basically, uses that aren't loads or |
| 1650 | // stores), because arm allows folding a scale into many arithmetic |
| 1651 | // operations. This should be made more precise and revisited later. |
Chris Lattner | b2c594f | 2007-04-03 00:13:57 +0000 | [diff] [blame] | 1652 | |
Chris Lattner | 37caf8c | 2007-04-09 23:33:39 +0000 | [diff] [blame] | 1653 | // Allow r << imm, but the imm has to be a multiple of two. |
| 1654 | if (AM.Scale & 1) return false; |
| 1655 | return isPowerOf2_32(AM.Scale); |
| 1656 | } |
| 1657 | break; |
Evan Cheng | b01fad6 | 2007-03-12 23:30:29 +0000 | [diff] [blame] | 1658 | } |
Chris Lattner | 37caf8c | 2007-04-09 23:33:39 +0000 | [diff] [blame] | 1659 | return true; |
Evan Cheng | b01fad6 | 2007-03-12 23:30:29 +0000 | [diff] [blame] | 1660 | } |
| 1661 | |
Chris Lattner | 37caf8c | 2007-04-09 23:33:39 +0000 | [diff] [blame] | 1662 | |
Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 1663 | static bool getIndexedAddressParts(SDNode *Ptr, MVT VT, |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1664 | bool isSEXTLoad, SDValue &Base, |
| 1665 | SDValue &Offset, bool &isInc, |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1666 | SelectionDAG &DAG) { |
| 1667 | if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB) |
| 1668 | return false; |
| 1669 | |
| 1670 | if (VT == MVT::i16 || ((VT == MVT::i8 || VT == MVT::i1) && isSEXTLoad)) { |
| 1671 | // AddressingMode 3 |
| 1672 | Base = Ptr->getOperand(0); |
| 1673 | if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) { |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 1674 | int RHSC = (int)RHS->getZExtValue(); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1675 | if (RHSC < 0 && RHSC > -256) { |
| 1676 | isInc = false; |
| 1677 | Offset = DAG.getConstant(-RHSC, RHS->getValueType(0)); |
| 1678 | return true; |
| 1679 | } |
| 1680 | } |
| 1681 | isInc = (Ptr->getOpcode() == ISD::ADD); |
| 1682 | Offset = Ptr->getOperand(1); |
| 1683 | return true; |
| 1684 | } else if (VT == MVT::i32 || VT == MVT::i8 || VT == MVT::i1) { |
| 1685 | // AddressingMode 2 |
| 1686 | if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) { |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 1687 | int RHSC = (int)RHS->getZExtValue(); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1688 | if (RHSC < 0 && RHSC > -0x1000) { |
| 1689 | isInc = false; |
| 1690 | Offset = DAG.getConstant(-RHSC, RHS->getValueType(0)); |
| 1691 | Base = Ptr->getOperand(0); |
| 1692 | return true; |
| 1693 | } |
| 1694 | } |
| 1695 | |
| 1696 | if (Ptr->getOpcode() == ISD::ADD) { |
| 1697 | isInc = true; |
| 1698 | ARM_AM::ShiftOpc ShOpcVal= ARM_AM::getShiftOpcForNode(Ptr->getOperand(0)); |
| 1699 | if (ShOpcVal != ARM_AM::no_shift) { |
| 1700 | Base = Ptr->getOperand(1); |
| 1701 | Offset = Ptr->getOperand(0); |
| 1702 | } else { |
| 1703 | Base = Ptr->getOperand(0); |
| 1704 | Offset = Ptr->getOperand(1); |
| 1705 | } |
| 1706 | return true; |
| 1707 | } |
| 1708 | |
| 1709 | isInc = (Ptr->getOpcode() == ISD::ADD); |
| 1710 | Base = Ptr->getOperand(0); |
| 1711 | Offset = Ptr->getOperand(1); |
| 1712 | return true; |
| 1713 | } |
| 1714 | |
| 1715 | // FIXME: Use FLDM / FSTM to emulate indexed FP load / store. |
| 1716 | return false; |
| 1717 | } |
| 1718 | |
| 1719 | /// getPreIndexedAddressParts - returns true by value, base pointer and |
| 1720 | /// offset pointer and addressing mode by reference if the node's address |
| 1721 | /// can be legally represented as pre-indexed load / store address. |
| 1722 | bool |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1723 | ARMTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base, |
| 1724 | SDValue &Offset, |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1725 | ISD::MemIndexedMode &AM, |
| 1726 | SelectionDAG &DAG) { |
| 1727 | if (Subtarget->isThumb()) |
| 1728 | return false; |
| 1729 | |
Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 1730 | MVT VT; |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1731 | SDValue Ptr; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1732 | bool isSEXTLoad = false; |
| 1733 | if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) { |
| 1734 | Ptr = LD->getBasePtr(); |
Dan Gohman | b625f2f | 2008-01-30 00:15:11 +0000 | [diff] [blame] | 1735 | VT = LD->getMemoryVT(); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1736 | isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD; |
| 1737 | } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) { |
| 1738 | Ptr = ST->getBasePtr(); |
Dan Gohman | b625f2f | 2008-01-30 00:15:11 +0000 | [diff] [blame] | 1739 | VT = ST->getMemoryVT(); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1740 | } else |
| 1741 | return false; |
| 1742 | |
| 1743 | bool isInc; |
Gabor Greif | ba36cb5 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 1744 | bool isLegal = getIndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base, Offset, |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1745 | isInc, DAG); |
| 1746 | if (isLegal) { |
| 1747 | AM = isInc ? ISD::PRE_INC : ISD::PRE_DEC; |
| 1748 | return true; |
| 1749 | } |
| 1750 | return false; |
| 1751 | } |
| 1752 | |
| 1753 | /// getPostIndexedAddressParts - returns true by value, base pointer and |
| 1754 | /// offset pointer and addressing mode by reference if this node can be |
| 1755 | /// combined with a load / store to form a post-indexed load / store. |
| 1756 | bool ARMTargetLowering::getPostIndexedAddressParts(SDNode *N, SDNode *Op, |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1757 | SDValue &Base, |
| 1758 | SDValue &Offset, |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1759 | ISD::MemIndexedMode &AM, |
| 1760 | SelectionDAG &DAG) { |
| 1761 | if (Subtarget->isThumb()) |
| 1762 | return false; |
| 1763 | |
Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 1764 | MVT VT; |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1765 | SDValue Ptr; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1766 | bool isSEXTLoad = false; |
| 1767 | if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) { |
Dan Gohman | b625f2f | 2008-01-30 00:15:11 +0000 | [diff] [blame] | 1768 | VT = LD->getMemoryVT(); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1769 | isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD; |
| 1770 | } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) { |
Dan Gohman | b625f2f | 2008-01-30 00:15:11 +0000 | [diff] [blame] | 1771 | VT = ST->getMemoryVT(); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1772 | } else |
| 1773 | return false; |
| 1774 | |
| 1775 | bool isInc; |
| 1776 | bool isLegal = getIndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset, |
| 1777 | isInc, DAG); |
| 1778 | if (isLegal) { |
| 1779 | AM = isInc ? ISD::POST_INC : ISD::POST_DEC; |
| 1780 | return true; |
| 1781 | } |
| 1782 | return false; |
| 1783 | } |
| 1784 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1785 | void ARMTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op, |
Dan Gohman | 977a76f | 2008-02-13 22:28:48 +0000 | [diff] [blame] | 1786 | const APInt &Mask, |
Dan Gohman | fd29e0e | 2008-02-13 00:35:47 +0000 | [diff] [blame] | 1787 | APInt &KnownZero, |
| 1788 | APInt &KnownOne, |
Dan Gohman | ea859be | 2007-06-22 14:59:07 +0000 | [diff] [blame] | 1789 | const SelectionDAG &DAG, |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1790 | unsigned Depth) const { |
Dan Gohman | fd29e0e | 2008-02-13 00:35:47 +0000 | [diff] [blame] | 1791 | KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1792 | switch (Op.getOpcode()) { |
| 1793 | default: break; |
| 1794 | case ARMISD::CMOV: { |
| 1795 | // Bits are known zero/one if known on the LHS and RHS. |
Dan Gohman | ea859be | 2007-06-22 14:59:07 +0000 | [diff] [blame] | 1796 | DAG.ComputeMaskedBits(Op.getOperand(0), Mask, KnownZero, KnownOne, Depth+1); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1797 | if (KnownZero == 0 && KnownOne == 0) return; |
| 1798 | |
Dan Gohman | fd29e0e | 2008-02-13 00:35:47 +0000 | [diff] [blame] | 1799 | APInt KnownZeroRHS, KnownOneRHS; |
Dan Gohman | ea859be | 2007-06-22 14:59:07 +0000 | [diff] [blame] | 1800 | DAG.ComputeMaskedBits(Op.getOperand(1), Mask, |
| 1801 | KnownZeroRHS, KnownOneRHS, Depth+1); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1802 | KnownZero &= KnownZeroRHS; |
| 1803 | KnownOne &= KnownOneRHS; |
| 1804 | return; |
| 1805 | } |
| 1806 | } |
| 1807 | } |
| 1808 | |
| 1809 | //===----------------------------------------------------------------------===// |
| 1810 | // ARM Inline Assembly Support |
| 1811 | //===----------------------------------------------------------------------===// |
| 1812 | |
| 1813 | /// getConstraintType - Given a constraint letter, return the type of |
| 1814 | /// constraint it is for this target. |
| 1815 | ARMTargetLowering::ConstraintType |
Chris Lattner | 4234f57 | 2007-03-25 02:14:49 +0000 | [diff] [blame] | 1816 | ARMTargetLowering::getConstraintType(const std::string &Constraint) const { |
| 1817 | if (Constraint.size() == 1) { |
| 1818 | switch (Constraint[0]) { |
| 1819 | default: break; |
| 1820 | case 'l': return C_RegisterClass; |
Chris Lattner | c4e3f8e | 2007-04-02 17:24:08 +0000 | [diff] [blame] | 1821 | case 'w': return C_RegisterClass; |
Chris Lattner | 4234f57 | 2007-03-25 02:14:49 +0000 | [diff] [blame] | 1822 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1823 | } |
Chris Lattner | 4234f57 | 2007-03-25 02:14:49 +0000 | [diff] [blame] | 1824 | return TargetLowering::getConstraintType(Constraint); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1825 | } |
| 1826 | |
| 1827 | std::pair<unsigned, const TargetRegisterClass*> |
| 1828 | ARMTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint, |
Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 1829 | MVT VT) const { |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1830 | if (Constraint.size() == 1) { |
| 1831 | // GCC RS6000 Constraint Letters |
| 1832 | switch (Constraint[0]) { |
Chris Lattner | c4e3f8e | 2007-04-02 17:24:08 +0000 | [diff] [blame] | 1833 | case 'l': |
| 1834 | // FIXME: in thumb mode, 'l' is only low-regs. |
| 1835 | // FALL THROUGH. |
| 1836 | case 'r': |
| 1837 | return std::make_pair(0U, ARM::GPRRegisterClass); |
| 1838 | case 'w': |
| 1839 | if (VT == MVT::f32) |
| 1840 | return std::make_pair(0U, ARM::SPRRegisterClass); |
Evan Cheng | 0a7baa2 | 2007-04-04 00:06:07 +0000 | [diff] [blame] | 1841 | if (VT == MVT::f64) |
Chris Lattner | c4e3f8e | 2007-04-02 17:24:08 +0000 | [diff] [blame] | 1842 | return std::make_pair(0U, ARM::DPRRegisterClass); |
| 1843 | break; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1844 | } |
| 1845 | } |
| 1846 | return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT); |
| 1847 | } |
| 1848 | |
| 1849 | std::vector<unsigned> ARMTargetLowering:: |
| 1850 | getRegClassForInlineAsmConstraint(const std::string &Constraint, |
Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 1851 | MVT VT) const { |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1852 | if (Constraint.size() != 1) |
| 1853 | return std::vector<unsigned>(); |
| 1854 | |
| 1855 | switch (Constraint[0]) { // GCC ARM Constraint Letters |
| 1856 | default: break; |
| 1857 | case 'l': |
| 1858 | case 'r': |
| 1859 | return make_vector<unsigned>(ARM::R0, ARM::R1, ARM::R2, ARM::R3, |
| 1860 | ARM::R4, ARM::R5, ARM::R6, ARM::R7, |
| 1861 | ARM::R8, ARM::R9, ARM::R10, ARM::R11, |
| 1862 | ARM::R12, ARM::LR, 0); |
Chris Lattner | c4e3f8e | 2007-04-02 17:24:08 +0000 | [diff] [blame] | 1863 | case 'w': |
| 1864 | if (VT == MVT::f32) |
| 1865 | return make_vector<unsigned>(ARM::S0, ARM::S1, ARM::S2, ARM::S3, |
| 1866 | ARM::S4, ARM::S5, ARM::S6, ARM::S7, |
| 1867 | ARM::S8, ARM::S9, ARM::S10, ARM::S11, |
| 1868 | ARM::S12,ARM::S13,ARM::S14,ARM::S15, |
| 1869 | ARM::S16,ARM::S17,ARM::S18,ARM::S19, |
| 1870 | ARM::S20,ARM::S21,ARM::S22,ARM::S23, |
| 1871 | ARM::S24,ARM::S25,ARM::S26,ARM::S27, |
| 1872 | ARM::S28,ARM::S29,ARM::S30,ARM::S31, 0); |
| 1873 | if (VT == MVT::f64) |
| 1874 | return make_vector<unsigned>(ARM::D0, ARM::D1, ARM::D2, ARM::D3, |
| 1875 | ARM::D4, ARM::D5, ARM::D6, ARM::D7, |
| 1876 | ARM::D8, ARM::D9, ARM::D10,ARM::D11, |
| 1877 | ARM::D12,ARM::D13,ARM::D14,ARM::D15, 0); |
| 1878 | break; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1879 | } |
| 1880 | |
| 1881 | return std::vector<unsigned>(); |
| 1882 | } |