blob: 44ac0b2f1af5b47e808d40b1cbc9c7fd76e03db6 [file] [log] [blame]
Jia Liu31d157a2012-02-18 12:03:15 +00001//===-- PPCInstrInfo.td - The PowerPC Instruction Set ------*- tablegen -*-===//
2//
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Jia Liu31d157a2012-02-18 12:03:15 +00007//
Misha Brukman5dfe3a92004-06-21 16:55:25 +00008//===----------------------------------------------------------------------===//
9//
Misha Brukman4ad7d1b2004-08-09 17:24:04 +000010// This file describes the subset of the 32-bit PowerPC instruction set, as used
11// by the PowerPC instruction selector.
Misha Brukman5dfe3a92004-06-21 16:55:25 +000012//
13//===----------------------------------------------------------------------===//
14
Chris Lattnerf3799972005-10-14 23:40:39 +000015include "PPCInstrFormats.td"
Misha Brukman5dfe3a92004-06-21 16:55:25 +000016
Chris Lattnere6115b32005-10-25 20:41:46 +000017//===----------------------------------------------------------------------===//
Chris Lattner51269842006-03-01 05:50:56 +000018// PowerPC specific type constraints.
19//
20def SDT_PPCstfiwx : SDTypeProfile<0, 2, [ // stfiwx
21 SDTCisVT<0, f64>, SDTCisPtrTy<1>
22]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000023def SDT_PPCCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
24def SDT_PPCCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>,
25 SDTCisVT<1, i32> ]>;
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +000026def SDT_PPCvperm : SDTypeProfile<1, 3, [
27 SDTCisVT<3, v16i8>, SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>
28]>;
29
Chris Lattnera17b1552006-03-31 05:13:27 +000030def SDT_PPCvcmp : SDTypeProfile<1, 3, [
Chris Lattner6d92cad2006-03-26 10:06:40 +000031 SDTCisSameAs<0, 1>, SDTCisSameAs<1, 2>, SDTCisVT<3, i32>
32]>;
33
Chris Lattner90564f22006-04-18 17:59:36 +000034def SDT_PPCcondbr : SDTypeProfile<0, 3, [
Chris Lattner18258c62006-11-17 22:37:34 +000035 SDTCisVT<0, i32>, SDTCisVT<2, OtherVT>
Chris Lattner90564f22006-04-18 17:59:36 +000036]>;
37
Dan Gohmanc76909a2009-09-25 20:36:54 +000038def SDT_PPClbrx : SDTypeProfile<1, 2, [
39 SDTCisVT<0, i32>, SDTCisPtrTy<1>, SDTCisVT<2, OtherVT>
Chris Lattnerd9989382006-07-10 20:56:58 +000040]>;
Dan Gohmanc76909a2009-09-25 20:36:54 +000041def SDT_PPCstbrx : SDTypeProfile<0, 3, [
42 SDTCisVT<0, i32>, SDTCisPtrTy<1>, SDTCisVT<2, OtherVT>
Chris Lattnerd9989382006-07-10 20:56:58 +000043]>;
44
Evan Cheng53301922008-07-12 02:23:19 +000045def SDT_PPClarx : SDTypeProfile<1, 1, [
46 SDTCisInt<0>, SDTCisPtrTy<1>
Evan Cheng54fc97d2008-04-19 01:30:48 +000047]>;
Evan Cheng53301922008-07-12 02:23:19 +000048def SDT_PPCstcx : SDTypeProfile<0, 2, [
49 SDTCisInt<0>, SDTCisPtrTy<1>
Evan Cheng54fc97d2008-04-19 01:30:48 +000050]>;
51
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +000052def SDT_PPCTC_ret : SDTypeProfile<0, 2, [
53 SDTCisPtrTy<0>, SDTCisVT<1, i32>
54]>;
55
Tilmann Scheller6b16eff2009-08-15 11:54:46 +000056
Chris Lattner51269842006-03-01 05:50:56 +000057//===----------------------------------------------------------------------===//
Chris Lattnere6115b32005-10-25 20:41:46 +000058// PowerPC specific DAG Nodes.
59//
60
61def PPCfcfid : SDNode<"PPCISD::FCFID" , SDTFPUnaryOp, []>;
62def PPCfctidz : SDNode<"PPCISD::FCTIDZ", SDTFPUnaryOp, []>;
63def PPCfctiwz : SDNode<"PPCISD::FCTIWZ", SDTFPUnaryOp, []>;
Chris Lattnerc8478d82008-01-06 06:44:58 +000064def PPCstfiwx : SDNode<"PPCISD::STFIWX", SDT_PPCstfiwx,
65 [SDNPHasChain, SDNPMayStore]>;
Chris Lattnere6115b32005-10-25 20:41:46 +000066
Ulrich Weigand7d35d3f2013-03-26 10:56:22 +000067// Extract FPSCR (not modeled at the DAG level).
68def PPCmffs : SDNode<"PPCISD::MFFS",
69 SDTypeProfile<1, 0, [SDTCisVT<0, f64>]>, []>;
70
71// Perform FADD in round-to-zero mode.
72def PPCfaddrtz: SDNode<"PPCISD::FADDRTZ", SDTFPBinOp, []>;
73
Dale Johannesen6eaeff22007-10-10 01:01:31 +000074
Chris Lattner9c73f092005-10-25 20:55:47 +000075def PPCfsel : SDNode<"PPCISD::FSEL",
76 // Type constraint for fsel.
77 SDTypeProfile<1, 3, [SDTCisSameAs<0, 2>, SDTCisSameAs<0, 3>,
78 SDTCisFP<0>, SDTCisVT<1, f64>]>, []>;
Chris Lattner47f01f12005-09-08 19:50:41 +000079
Nate Begeman993aeb22005-12-13 22:55:22 +000080def PPChi : SDNode<"PPCISD::Hi", SDTIntBinOp, []>;
81def PPClo : SDNode<"PPCISD::Lo", SDTIntBinOp, []>;
Tilmann Scheller6b16eff2009-08-15 11:54:46 +000082def PPCtoc_entry: SDNode<"PPCISD::TOC_ENTRY", SDTIntBinOp, [SDNPMayLoad]>;
Nate Begeman993aeb22005-12-13 22:55:22 +000083def PPCvmaddfp : SDNode<"PPCISD::VMADDFP", SDTFPTernaryOp, []>;
84def PPCvnmsubfp : SDNode<"PPCISD::VNMSUBFP", SDTFPTernaryOp, []>;
Chris Lattner860e8862005-11-17 07:30:41 +000085
Bill Schmidtb453e162012-12-14 17:02:38 +000086def PPCaddisGotTprelHA : SDNode<"PPCISD::ADDIS_GOT_TPREL_HA", SDTIntBinOp>;
87def PPCldGotTprelL : SDNode<"PPCISD::LD_GOT_TPREL_L", SDTIntBinOp,
88 [SDNPMayLoad]>;
Bill Schmidtd7802bf2012-12-04 16:18:08 +000089def PPCaddTls : SDNode<"PPCISD::ADD_TLS", SDTIntBinOp, []>;
Bill Schmidt57ac1f42012-12-11 20:30:11 +000090def PPCaddisTlsgdHA : SDNode<"PPCISD::ADDIS_TLSGD_HA", SDTIntBinOp>;
91def PPCaddiTlsgdL : SDNode<"PPCISD::ADDI_TLSGD_L", SDTIntBinOp>;
92def PPCgetTlsAddr : SDNode<"PPCISD::GET_TLS_ADDR", SDTIntBinOp>;
Bill Schmidt349c2782012-12-12 19:29:35 +000093def PPCaddisTlsldHA : SDNode<"PPCISD::ADDIS_TLSLD_HA", SDTIntBinOp>;
94def PPCaddiTlsldL : SDNode<"PPCISD::ADDI_TLSLD_L", SDTIntBinOp>;
95def PPCgetTlsldAddr : SDNode<"PPCISD::GET_TLSLD_ADDR", SDTIntBinOp>;
96def PPCaddisDtprelHA : SDNode<"PPCISD::ADDIS_DTPREL_HA", SDTIntBinOp,
97 [SDNPHasChain]>;
98def PPCaddiDtprelL : SDNode<"PPCISD::ADDI_DTPREL_L", SDTIntBinOp>;
Bill Schmidtd7802bf2012-12-04 16:18:08 +000099
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +0000100def PPCvperm : SDNode<"PPCISD::VPERM", SDT_PPCvperm, []>;
Chris Lattnerb2177b92006-03-19 06:55:52 +0000101
Chris Lattner4172b102005-12-06 02:10:38 +0000102// These nodes represent the 32-bit PPC shifts that operate on 6-bit shift
103// amounts. These nodes are generated by the multi-precision shift code.
Chris Lattneraf8ee842008-03-07 20:18:24 +0000104def PPCsrl : SDNode<"PPCISD::SRL" , SDTIntShiftOp>;
105def PPCsra : SDNode<"PPCISD::SRA" , SDTIntShiftOp>;
106def PPCshl : SDNode<"PPCISD::SHL" , SDTIntShiftOp>;
Chris Lattner4172b102005-12-06 02:10:38 +0000107
Chris Lattnerecfe55e2006-03-22 05:30:33 +0000108def PPCextsw_32 : SDNode<"PPCISD::EXTSW_32" , SDTIntUnaryOp>;
Chris Lattnerc8478d82008-01-06 06:44:58 +0000109def PPCstd_32 : SDNode<"PPCISD::STD_32" , SDTStore,
110 [SDNPHasChain, SDNPMayStore]>;
Chris Lattnerecfe55e2006-03-22 05:30:33 +0000111
Chris Lattner937a79d2005-12-04 19:01:59 +0000112// These are target-independent nodes, but have target-specific formats.
Bill Wendlingc69107c2007-11-13 09:19:02 +0000113def callseq_start : SDNode<"ISD::CALLSEQ_START", SDT_PPCCallSeqStart,
Chris Lattner036609b2010-12-23 18:28:41 +0000114 [SDNPHasChain, SDNPOutGlue]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +0000115def callseq_end : SDNode<"ISD::CALLSEQ_END", SDT_PPCCallSeqEnd,
Chris Lattner036609b2010-12-23 18:28:41 +0000116 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
Chris Lattner937a79d2005-12-04 19:01:59 +0000117
Chris Lattner2e6b77d2006-06-27 18:36:44 +0000118def SDT_PPCCall : SDTypeProfile<0, -1, [SDTCisInt<0>]>;
Ulrich Weigand86765fb2013-03-22 15:24:13 +0000119def PPCcall : SDNode<"PPCISD::CALL", SDT_PPCCall,
120 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
121 SDNPVariadic]>;
122def PPCcall_nop : SDNode<"PPCISD::CALL_NOP", SDT_PPCCall,
123 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
124 SDNPVariadic]>;
Tilmann Scheller3a84dae2009-12-18 13:00:15 +0000125def PPCload : SDNode<"PPCISD::LOAD", SDTypeProfile<1, 1, []>,
Chris Lattner036609b2010-12-23 18:28:41 +0000126 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
Tilmann Scheller3a84dae2009-12-18 13:00:15 +0000127def PPCload_toc : SDNode<"PPCISD::LOAD_TOC", SDTypeProfile<0, 1, []>,
Jakob Stoklund Olesenea476282012-08-24 14:43:27 +0000128 [SDNPHasChain, SDNPSideEffect,
129 SDNPInGlue, SDNPOutGlue]>;
Tilmann Scheller3a84dae2009-12-18 13:00:15 +0000130def PPCtoc_restore : SDNode<"PPCISD::TOC_RESTORE", SDTypeProfile<0, 0, []>,
Jakob Stoklund Olesenea476282012-08-24 14:43:27 +0000131 [SDNPHasChain, SDNPSideEffect,
132 SDNPInGlue, SDNPOutGlue]>;
Chris Lattnerc703a8f2006-05-17 19:00:46 +0000133def PPCmtctr : SDNode<"PPCISD::MTCTR", SDT_PPCCall,
Chris Lattner036609b2010-12-23 18:28:41 +0000134 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
Ulrich Weigand86765fb2013-03-22 15:24:13 +0000135def PPCbctrl : SDNode<"PPCISD::BCTRL", SDTNone,
136 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
137 SDNPVariadic]>;
Chris Lattner9a2a4972006-05-17 06:01:33 +0000138
Chris Lattner48be23c2008-01-15 22:02:54 +0000139def retflag : SDNode<"PPCISD::RET_FLAG", SDTNone,
Chris Lattner036609b2010-12-23 18:28:41 +0000140 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
Nate Begeman9e4dd9d2005-12-20 00:26:01 +0000141
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000142def PPCtc_return : SDNode<"PPCISD::TC_RETURN", SDT_PPCTC_ret,
Chris Lattner036609b2010-12-23 18:28:41 +0000143 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000144
Hal Finkel7ee74a62013-03-21 21:37:52 +0000145def PPCeh_sjlj_setjmp : SDNode<"PPCISD::EH_SJLJ_SETJMP",
146 SDTypeProfile<1, 1, [SDTCisInt<0>,
147 SDTCisPtrTy<1>]>,
148 [SDNPHasChain, SDNPSideEffect]>;
149def PPCeh_sjlj_longjmp : SDNode<"PPCISD::EH_SJLJ_LONGJMP",
150 SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>,
151 [SDNPHasChain, SDNPSideEffect]>;
152
Chris Lattnera17b1552006-03-31 05:13:27 +0000153def PPCvcmp : SDNode<"PPCISD::VCMP" , SDT_PPCvcmp, []>;
Chris Lattner036609b2010-12-23 18:28:41 +0000154def PPCvcmp_o : SDNode<"PPCISD::VCMPo", SDT_PPCvcmp, [SDNPOutGlue]>;
Chris Lattner6d92cad2006-03-26 10:06:40 +0000155
Chris Lattner90564f22006-04-18 17:59:36 +0000156def PPCcondbranch : SDNode<"PPCISD::COND_BRANCH", SDT_PPCcondbr,
Chris Lattner036609b2010-12-23 18:28:41 +0000157 [SDNPHasChain, SDNPOptInGlue]>;
Chris Lattner90564f22006-04-18 17:59:36 +0000158
Chris Lattner9b37aaf2008-01-10 05:12:37 +0000159def PPClbrx : SDNode<"PPCISD::LBRX", SDT_PPClbrx,
160 [SDNPHasChain, SDNPMayLoad]>;
Chris Lattnerc8478d82008-01-06 06:44:58 +0000161def PPCstbrx : SDNode<"PPCISD::STBRX", SDT_PPCstbrx,
162 [SDNPHasChain, SDNPMayStore]>;
Chris Lattnerd9989382006-07-10 20:56:58 +0000163
Hal Finkel82b38212012-08-28 02:10:27 +0000164// Instructions to set/unset CR bit 6 for SVR4 vararg calls
165def PPCcr6set : SDNode<"PPCISD::CR6SET", SDTNone,
166 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
167def PPCcr6unset : SDNode<"PPCISD::CR6UNSET", SDTNone,
168 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
169
Evan Cheng53301922008-07-12 02:23:19 +0000170// Instructions to support atomic operations
Evan Cheng8608f2e2008-04-19 02:30:38 +0000171def PPClarx : SDNode<"PPCISD::LARX", SDT_PPClarx,
172 [SDNPHasChain, SDNPMayLoad]>;
173def PPCstcx : SDNode<"PPCISD::STCX", SDT_PPCstcx,
174 [SDNPHasChain, SDNPMayStore]>;
Evan Cheng54fc97d2008-04-19 01:30:48 +0000175
Bill Schmidt53b0b0e2013-02-21 17:12:27 +0000176// Instructions to support medium and large code model
Bill Schmidt34a9d4b2012-11-27 17:35:46 +0000177def PPCaddisTocHA : SDNode<"PPCISD::ADDIS_TOC_HA", SDTIntBinOp, []>;
178def PPCldTocL : SDNode<"PPCISD::LD_TOC_L", SDTIntBinOp, [SDNPMayLoad]>;
179def PPCaddiTocL : SDNode<"PPCISD::ADDI_TOC_L", SDTIntBinOp, []>;
180
181
Jim Laskey2f616bf2006-11-16 22:43:37 +0000182// Instructions to support dynamic alloca.
183def SDTDynOp : SDTypeProfile<1, 2, []>;
184def PPCdynalloc : SDNode<"PPCISD::DYNALLOC", SDTDynOp, [SDNPHasChain]>;
185
Chris Lattner47f01f12005-09-08 19:50:41 +0000186//===----------------------------------------------------------------------===//
Chris Lattner2eb25172005-09-09 00:39:56 +0000187// PowerPC specific transformation functions and pattern fragments.
188//
Nate Begeman8d948322005-10-19 01:12:32 +0000189
Nate Begeman2d5aff72005-10-19 18:42:01 +0000190def SHL32 : SDNodeXForm<imm, [{
191 // Transformation function: 31 - imm
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000192 return getI32Imm(31 - N->getZExtValue());
Nate Begeman2d5aff72005-10-19 18:42:01 +0000193}]>;
194
Nate Begeman2d5aff72005-10-19 18:42:01 +0000195def SRL32 : SDNodeXForm<imm, [{
196 // Transformation function: 32 - imm
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000197 return N->getZExtValue() ? getI32Imm(32 - N->getZExtValue()) : getI32Imm(0);
Nate Begeman2d5aff72005-10-19 18:42:01 +0000198}]>;
199
Chris Lattner2eb25172005-09-09 00:39:56 +0000200def LO16 : SDNodeXForm<imm, [{
201 // Transformation function: get the low 16 bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000202 return getI32Imm((unsigned short)N->getZExtValue());
Chris Lattner2eb25172005-09-09 00:39:56 +0000203}]>;
204
205def HI16 : SDNodeXForm<imm, [{
206 // Transformation function: shift the immediate value down into the low bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000207 return getI32Imm((unsigned)N->getZExtValue() >> 16);
Chris Lattner2eb25172005-09-09 00:39:56 +0000208}]>;
Chris Lattner3e63ead2005-09-08 17:33:10 +0000209
Chris Lattner79d0e9f2005-09-28 23:07:13 +0000210def HA16 : SDNodeXForm<imm, [{
211 // Transformation function: shift the immediate value down into the low bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000212 signed int Val = N->getZExtValue();
Chris Lattner79d0e9f2005-09-28 23:07:13 +0000213 return getI32Imm((Val - (signed short)Val) >> 16);
214}]>;
Nate Begemanf42f1332006-09-22 05:01:56 +0000215def MB : SDNodeXForm<imm, [{
216 // Transformation function: get the start bit of a mask
Duncan Sandse79f5ef2008-10-16 13:02:33 +0000217 unsigned mb = 0, me;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000218 (void)isRunOfOnes((unsigned)N->getZExtValue(), mb, me);
Nate Begemanf42f1332006-09-22 05:01:56 +0000219 return getI32Imm(mb);
220}]>;
Chris Lattner79d0e9f2005-09-28 23:07:13 +0000221
Nate Begemanf42f1332006-09-22 05:01:56 +0000222def ME : SDNodeXForm<imm, [{
223 // Transformation function: get the end bit of a mask
Duncan Sandse79f5ef2008-10-16 13:02:33 +0000224 unsigned mb, me = 0;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000225 (void)isRunOfOnes((unsigned)N->getZExtValue(), mb, me);
Nate Begemanf42f1332006-09-22 05:01:56 +0000226 return getI32Imm(me);
227}]>;
228def maskimm32 : PatLeaf<(imm), [{
229 // maskImm predicate - True if immediate is a run of ones.
230 unsigned mb, me;
Owen Anderson825b72b2009-08-11 20:47:22 +0000231 if (N->getValueType(0) == MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000232 return isRunOfOnes((unsigned)N->getZExtValue(), mb, me);
Nate Begemanf42f1332006-09-22 05:01:56 +0000233 else
234 return false;
235}]>;
Chris Lattner79d0e9f2005-09-28 23:07:13 +0000236
Chris Lattner3e63ead2005-09-08 17:33:10 +0000237def immSExt16 : PatLeaf<(imm), [{
238 // immSExt16 predicate - True if the immediate fits in a 16-bit sign extended
239 // field. Used by instructions like 'addi'.
Owen Anderson825b72b2009-08-11 20:47:22 +0000240 if (N->getValueType(0) == MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000241 return (int32_t)N->getZExtValue() == (short)N->getZExtValue();
Chris Lattner7f7b346e2006-06-20 23:21:20 +0000242 else
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000243 return (int64_t)N->getZExtValue() == (short)N->getZExtValue();
Chris Lattner3e63ead2005-09-08 17:33:10 +0000244}]>;
Chris Lattnerbfde0802005-09-08 17:40:49 +0000245def immZExt16 : PatLeaf<(imm), [{
246 // immZExt16 predicate - True if the immediate fits in a 16-bit zero extended
247 // field. Used by instructions like 'ori'.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000248 return (uint64_t)N->getZExtValue() == (unsigned short)N->getZExtValue();
Chris Lattner2eb25172005-09-09 00:39:56 +0000249}], LO16>;
250
Chris Lattner0ea70b22006-06-20 22:34:10 +0000251// imm16Shifted* - These match immediates where the low 16-bits are zero. There
252// are two forms: imm16ShiftedSExt and imm16ShiftedZExt. These two forms are
253// identical in 32-bit mode, but in 64-bit mode, they return true if the
254// immediate fits into a sign/zero extended 32-bit immediate (with the low bits
255// clear).
256def imm16ShiftedZExt : PatLeaf<(imm), [{
257 // imm16ShiftedZExt predicate - True if only bits in the top 16-bits of the
258 // immediate are set. Used by instructions like 'xoris'.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000259 return (N->getZExtValue() & ~uint64_t(0xFFFF0000)) == 0;
Chris Lattner0ea70b22006-06-20 22:34:10 +0000260}], HI16>;
261
262def imm16ShiftedSExt : PatLeaf<(imm), [{
263 // imm16ShiftedSExt predicate - True if only bits in the top 16-bits of the
264 // immediate are set. Used by instructions like 'addis'. Identical to
265 // imm16ShiftedZExt in 32-bit mode.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000266 if (N->getZExtValue() & 0xFFFF) return false;
Owen Anderson825b72b2009-08-11 20:47:22 +0000267 if (N->getValueType(0) == MVT::i32)
Chris Lattnerdd583432006-06-20 21:39:30 +0000268 return true;
269 // For 64-bit, make sure it is sext right.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000270 return N->getZExtValue() == (uint64_t)(int)N->getZExtValue();
Chris Lattner2eb25172005-09-09 00:39:56 +0000271}], HI16>;
Chris Lattner3e63ead2005-09-08 17:33:10 +0000272
Hal Finkel08a215c2013-03-18 23:00:58 +0000273// Some r+i load/store instructions (such as LD, STD, LDU, etc.) that require
274// restricted memrix (offset/4) constants are alignment sensitive. If these
275// offsets are hidden behind TOC entries than the values of the lower-order
276// bits cannot be checked directly. As a result, we need to also incorporate
277// an alignment check into the relevant patterns.
278
279def aligned4load : PatFrag<(ops node:$ptr), (load node:$ptr), [{
280 return cast<LoadSDNode>(N)->getAlignment() >= 4;
281}]>;
282def aligned4store : PatFrag<(ops node:$val, node:$ptr),
283 (store node:$val, node:$ptr), [{
284 return cast<StoreSDNode>(N)->getAlignment() >= 4;
285}]>;
286def aligned4sextloadi32 : PatFrag<(ops node:$ptr), (sextloadi32 node:$ptr), [{
287 return cast<LoadSDNode>(N)->getAlignment() >= 4;
288}]>;
289def aligned4pre_store : PatFrag<
290 (ops node:$val, node:$base, node:$offset),
291 (pre_store node:$val, node:$base, node:$offset), [{
292 return cast<StoreSDNode>(N)->getAlignment() >= 4;
293}]>;
294
295def unaligned4load : PatFrag<(ops node:$ptr), (load node:$ptr), [{
296 return cast<LoadSDNode>(N)->getAlignment() < 4;
297}]>;
298def unaligned4store : PatFrag<(ops node:$val, node:$ptr),
299 (store node:$val, node:$ptr), [{
300 return cast<StoreSDNode>(N)->getAlignment() < 4;
301}]>;
302def unaligned4sextloadi32 : PatFrag<(ops node:$ptr), (sextloadi32 node:$ptr), [{
303 return cast<LoadSDNode>(N)->getAlignment() < 4;
304}]>;
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000305
Chris Lattner47f01f12005-09-08 19:50:41 +0000306//===----------------------------------------------------------------------===//
307// PowerPC Flag Definitions.
308
Chris Lattner0bdc6f12005-04-19 04:32:54 +0000309class isPPC64 { bit PPC64 = 1; }
Chris Lattner883059f2005-04-19 05:15:18 +0000310class isDOT {
311 list<Register> Defs = [CR0];
312 bit RC = 1;
313}
Chris Lattner0bdc6f12005-04-19 04:32:54 +0000314
Chris Lattner302bf9c2006-11-08 02:13:12 +0000315class RegConstraint<string C> {
316 string Constraints = C;
317}
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000318class NoEncode<string E> {
319 string DisableEncoding = E;
320}
Chris Lattner47f01f12005-09-08 19:50:41 +0000321
322
323//===----------------------------------------------------------------------===//
324// PowerPC Operand Definitions.
Chris Lattner7bb424f2004-08-14 23:27:29 +0000325
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000326def s5imm : Operand<i32> {
327 let PrintMethod = "printS5ImmOperand";
328}
Chris Lattner4345a4a2005-09-14 20:53:05 +0000329def u5imm : Operand<i32> {
Nate Begemanc3306122004-08-21 05:56:39 +0000330 let PrintMethod = "printU5ImmOperand";
331}
Chris Lattner4345a4a2005-09-14 20:53:05 +0000332def u6imm : Operand<i32> {
Nate Begeman07aada82004-08-30 02:28:06 +0000333 let PrintMethod = "printU6ImmOperand";
334}
Chris Lattner4345a4a2005-09-14 20:53:05 +0000335def s16imm : Operand<i32> {
Nate Begemaned428532004-09-04 05:00:00 +0000336 let PrintMethod = "printS16ImmOperand";
337}
Chris Lattner4345a4a2005-09-14 20:53:05 +0000338def u16imm : Operand<i32> {
Chris Lattner97b2a2e2004-08-15 05:20:16 +0000339 let PrintMethod = "printU16ImmOperand";
340}
Chris Lattner8d704112010-11-15 06:09:35 +0000341def directbrtarget : Operand<OtherVT> {
Nate Begemanb7a8f2c2004-09-02 08:13:00 +0000342 let PrintMethod = "printBranchOperand";
Chris Lattner8d704112010-11-15 06:09:35 +0000343 let EncoderMethod = "getDirectBrEncoding";
344}
345def condbrtarget : Operand<OtherVT> {
Chris Lattnerb8efa6b2010-11-16 01:45:05 +0000346 let PrintMethod = "printBranchOperand";
Chris Lattner8d704112010-11-15 06:09:35 +0000347 let EncoderMethod = "getCondBrEncoding";
Nate Begemanb7a8f2c2004-09-02 08:13:00 +0000348}
Chris Lattner059ca0f2006-06-16 21:01:35 +0000349def calltarget : Operand<iPTR> {
Chris Lattner8d704112010-11-15 06:09:35 +0000350 let EncoderMethod = "getDirectBrEncoding";
Chris Lattner3e7f86a2005-11-17 19:16:08 +0000351}
Chris Lattner059ca0f2006-06-16 21:01:35 +0000352def aaddr : Operand<iPTR> {
Nate Begeman422b0ce2005-11-16 00:48:01 +0000353 let PrintMethod = "printAbsAddrOperand";
354}
Nate Begemaned428532004-09-04 05:00:00 +0000355def symbolHi: Operand<i32> {
356 let PrintMethod = "printSymbolHi";
Chris Lattner85cf7d72010-11-15 06:33:39 +0000357 let EncoderMethod = "getHA16Encoding";
Nate Begemaned428532004-09-04 05:00:00 +0000358}
359def symbolLo: Operand<i32> {
360 let PrintMethod = "printSymbolLo";
Chris Lattner85cf7d72010-11-15 06:33:39 +0000361 let EncoderMethod = "getLO16Encoding";
Nate Begemaned428532004-09-04 05:00:00 +0000362}
Nate Begemanadeb43d2005-07-20 22:42:00 +0000363def crbitm: Operand<i8> {
364 let PrintMethod = "printcrbitm";
Chris Lattner7192eb82010-11-15 05:19:25 +0000365 let EncoderMethod = "get_crbitm_encoding";
Nate Begemanadeb43d2005-07-20 22:42:00 +0000366}
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000367// Address operands
Hal Finkela548afc2013-03-19 18:51:05 +0000368// A version of ptr_rc which excludes R0 (or X0 in 64-bit mode).
369def ptr_rc_nor0 : PointerLikeRegClass<1>;
370
Ulrich Weigandd67768d2013-03-26 10:55:45 +0000371def dispRI : Operand<iPTR>;
372def dispRIX : Operand<iPTR>;
373
Chris Lattner059ca0f2006-06-16 21:01:35 +0000374def memri : Operand<iPTR> {
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000375 let PrintMethod = "printMemRegImm";
Ulrich Weigandd67768d2013-03-26 10:55:45 +0000376 let MIOperandInfo = (ops dispRI:$imm, ptr_rc_nor0:$reg);
Chris Lattnerb7035d02010-11-15 08:22:03 +0000377 let EncoderMethod = "getMemRIEncoding";
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000378}
Chris Lattner059ca0f2006-06-16 21:01:35 +0000379def memrr : Operand<iPTR> {
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000380 let PrintMethod = "printMemRegReg";
Ulrich Weigand89ec8472013-03-22 14:59:13 +0000381 let MIOperandInfo = (ops ptr_rc_nor0:$ptrreg, ptr_rc:$offreg);
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000382}
Chris Lattner059ca0f2006-06-16 21:01:35 +0000383def memrix : Operand<iPTR> { // memri where the imm is shifted 2 bits.
Chris Lattnerecfe55e2006-03-22 05:30:33 +0000384 let PrintMethod = "printMemRegImmShifted";
Ulrich Weigandd67768d2013-03-26 10:55:45 +0000385 let MIOperandInfo = (ops dispRIX:$imm, ptr_rc_nor0:$reg);
Chris Lattner17e2c182010-11-15 08:02:41 +0000386 let EncoderMethod = "getMemRIXEncoding";
Chris Lattnerecfe55e2006-03-22 05:30:33 +0000387}
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000388
Hal Finkel7ee74a62013-03-21 21:37:52 +0000389// A single-register address. This is used with the SjLj
390// pseudo-instructions.
391def memr : Operand<iPTR> {
392 let MIOperandInfo = (ops ptr_rc:$ptrreg);
393}
394
Ulrich Weigand3b255292013-03-26 10:53:27 +0000395// PowerPC Predicate operand.
396def pred : Operand<OtherVT> {
Chris Lattneraf53a872006-11-04 05:27:39 +0000397 let PrintMethod = "printPredicateOperand";
Ulrich Weigand3b255292013-03-26 10:53:27 +0000398 let MIOperandInfo = (ops i32imm:$bibo, CRRC:$reg);
Chris Lattneraf53a872006-11-04 05:27:39 +0000399}
Chris Lattner0638b262006-11-03 23:53:25 +0000400
Chris Lattnera613d262006-01-12 02:05:36 +0000401// Define PowerPC specific addressing mode.
Evan Chengaf9db752006-10-11 21:03:53 +0000402def iaddr : ComplexPattern<iPTR, 2, "SelectAddrImm", [], []>;
403def xaddr : ComplexPattern<iPTR, 2, "SelectAddrIdx", [], []>;
404def xoaddr : ComplexPattern<iPTR, 2, "SelectAddrIdxOnly",[], []>;
405def ixaddr : ComplexPattern<iPTR, 2, "SelectAddrImmShift", [], []>; // "std"
Chris Lattner97b2a2e2004-08-15 05:20:16 +0000406
Hal Finkel7ee74a62013-03-21 21:37:52 +0000407// The address in a single register. This is used with the SjLj
408// pseudo-instructions.
409def addr : ComplexPattern<iPTR, 1, "SelectAddr",[], []>;
410
Chris Lattner74531e42006-11-16 00:41:37 +0000411/// This is just the offset part of iaddr, used for preinc.
412def iaddroff : ComplexPattern<iPTR, 1, "SelectAddrImmOffs", [], []>;
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000413
Evan Cheng8c75ef92005-12-14 22:07:12 +0000414//===----------------------------------------------------------------------===//
415// PowerPC Instruction Predicate Definitions.
Evan Cheng152b7e12007-10-23 06:42:42 +0000416def In32BitMode : Predicate<"!PPCSubTarget.isPPC64()">;
417def In64BitMode : Predicate<"PPCSubTarget.isPPC64()">;
Hal Finkelc6d08f12011-10-17 04:03:49 +0000418def IsBookE : Predicate<"PPCSubTarget.isBookE()">;
Chris Lattner6a5339b2006-11-14 18:44:47 +0000419
Chris Lattner47f01f12005-09-08 19:50:41 +0000420//===----------------------------------------------------------------------===//
421// PowerPC Instruction Definitions.
422
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000423// Pseudo-instructions:
Chris Lattner47f01f12005-09-08 19:50:41 +0000424
Chris Lattner88d211f2006-03-12 09:13:49 +0000425let hasCtrlDep = 1 in {
Evan Cheng071a2792007-09-11 19:55:27 +0000426let Defs = [R1], Uses = [R1] in {
Will Schmidt91638152012-10-04 18:14:28 +0000427def ADJCALLSTACKDOWN : Pseudo<(outs), (ins u16imm:$amt), "#ADJCALLSTACKDOWN $amt",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000428 [(callseq_start timm:$amt)]>;
Will Schmidt91638152012-10-04 18:14:28 +0000429def ADJCALLSTACKUP : Pseudo<(outs), (ins u16imm:$amt1, u16imm:$amt2), "#ADJCALLSTACKUP $amt1 $amt2",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000430 [(callseq_end timm:$amt1, timm:$amt2)]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000431}
Chris Lattner1877ec92006-03-13 21:52:10 +0000432
Evan Cheng64d80e32007-07-19 01:14:50 +0000433def UPDATE_VRSAVE : Pseudo<(outs GPRC:$rD), (ins GPRC:$rS),
Chris Lattner1877ec92006-03-13 21:52:10 +0000434 "UPDATE_VRSAVE $rD, $rS", []>;
Nate Begemanb816f022004-10-07 22:30:03 +0000435}
Jim Laskey2f616bf2006-11-16 22:43:37 +0000436
Evan Cheng071a2792007-09-11 19:55:27 +0000437let Defs = [R1], Uses = [R1] in
Will Schmidt91638152012-10-04 18:14:28 +0000438def DYNALLOC : Pseudo<(outs GPRC:$result), (ins GPRC:$negsize, memri:$fpsi), "#DYNALLOC",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000439 [(set i32:$result,
440 (PPCdynalloc i32:$negsize, iaddr:$fpsi))]>;
Jim Laskey2f616bf2006-11-16 22:43:37 +0000441
Dan Gohman533297b2009-10-29 18:10:34 +0000442// SELECT_CC_* - Used to implement the SELECT_CC DAG operation. Expanded after
443// instruction selection into a branch sequence.
444let usesCustomInserter = 1, // Expanded after instruction selection.
Chris Lattner88d211f2006-03-12 09:13:49 +0000445 PPC970_Single = 1 in {
Hal Finkelab42ec22013-03-27 05:57:58 +0000446 // Note that SELECT_CC_I4 and SELECT_CC_I8 use the no-r0 register classes
447 // because either operand might become the first operand in an isel, and
448 // that operand cannot be r0.
449 def SELECT_CC_I4 : Pseudo<(outs GPRC:$dst), (ins CRRC:$cond,
450 GPRC_NOR0:$T, GPRC_NOR0:$F,
Will Schmidt91638152012-10-04 18:14:28 +0000451 i32imm:$BROPC), "#SELECT_CC_I4",
Chris Lattner54689662006-09-27 02:55:21 +0000452 []>;
Hal Finkelab42ec22013-03-27 05:57:58 +0000453 def SELECT_CC_I8 : Pseudo<(outs G8RC:$dst), (ins CRRC:$cond,
454 G8RC_NOX0:$T, G8RC_NOX0:$F,
Will Schmidt91638152012-10-04 18:14:28 +0000455 i32imm:$BROPC), "#SELECT_CC_I8",
Chris Lattner54689662006-09-27 02:55:21 +0000456 []>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000457 def SELECT_CC_F4 : Pseudo<(outs F4RC:$dst), (ins CRRC:$cond, F4RC:$T, F4RC:$F,
Will Schmidt91638152012-10-04 18:14:28 +0000458 i32imm:$BROPC), "#SELECT_CC_F4",
Chris Lattner54689662006-09-27 02:55:21 +0000459 []>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000460 def SELECT_CC_F8 : Pseudo<(outs F8RC:$dst), (ins CRRC:$cond, F8RC:$T, F8RC:$F,
Will Schmidt91638152012-10-04 18:14:28 +0000461 i32imm:$BROPC), "#SELECT_CC_F8",
Chris Lattner54689662006-09-27 02:55:21 +0000462 []>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000463 def SELECT_CC_VRRC: Pseudo<(outs VRRC:$dst), (ins CRRC:$cond, VRRC:$T, VRRC:$F,
Will Schmidt91638152012-10-04 18:14:28 +0000464 i32imm:$BROPC), "#SELECT_CC_VRRC",
Chris Lattner54689662006-09-27 02:55:21 +0000465 []>;
Chris Lattner8a2d3ca2005-08-26 21:23:58 +0000466}
467
Bill Wendling7194aaf2008-03-03 22:19:16 +0000468// SPILL_CR - Indicate that we're dumping the CR register, so we'll need to
469// scavenge a register for it.
Hal Finkelae37cd02011-12-07 06:33:57 +0000470let mayStore = 1 in
471def SPILL_CR : Pseudo<(outs), (ins CRRC:$cond, memri:$F),
Will Schmidt91638152012-10-04 18:14:28 +0000472 "#SPILL_CR", []>;
Bill Wendling7194aaf2008-03-03 22:19:16 +0000473
Hal Finkeld21e9302011-12-06 20:55:36 +0000474// RESTORE_CR - Indicate that we're restoring the CR register (previously
475// spilled), so we'll need to scavenge a register for it.
Hal Finkelae37cd02011-12-07 06:33:57 +0000476let mayLoad = 1 in
477def RESTORE_CR : Pseudo<(outs CRRC:$cond), (ins memri:$F),
Will Schmidt91638152012-10-04 18:14:28 +0000478 "#RESTORE_CR", []>;
Hal Finkeld21e9302011-12-06 20:55:36 +0000479
Evan Chengffbacca2007-07-21 00:34:19 +0000480let isTerminator = 1, isBarrier = 1, PPC970_Unit = 7 in {
Ulrich Weigand3b255292013-03-26 10:53:27 +0000481 let isReturn = 1, Uses = [LR, RM] in
482 def BLR : XLForm_2_ext<19, 16, 20, 0, 0, (outs), (ins), "blr", BrB,
483 [(retflag)]>;
Dale Johannesen639076f2008-10-23 20:41:28 +0000484 let isBranch = 1, isIndirectBranch = 1, Uses = [CTR] in
Owen Anderson20ab2902007-11-12 07:39:39 +0000485 def BCTR : XLForm_2_ext<19, 528, 20, 0, 0, (outs), (ins), "bctr", BrB, []>;
Chris Lattner47f01f12005-09-08 19:50:41 +0000486}
487
Chris Lattner7a823bd2005-02-15 20:26:49 +0000488let Defs = [LR] in
Will Schmidt91638152012-10-04 18:14:28 +0000489 def MovePCtoLR : Pseudo<(outs), (ins), "#MovePCtoLR", []>,
Chris Lattner88d211f2006-03-12 09:13:49 +0000490 PPC970_Unit_BRU;
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000491
Evan Chengffbacca2007-07-21 00:34:19 +0000492let isBranch = 1, isTerminator = 1, hasCtrlDep = 1, PPC970_Unit = 7 in {
Chris Lattner594f4c62006-10-13 19:10:34 +0000493 let isBarrier = 1 in {
Chris Lattner8d704112010-11-15 06:09:35 +0000494 def B : IForm<18, 0, 0, (outs), (ins directbrtarget:$dst),
Chris Lattner1e484782005-12-04 18:42:54 +0000495 "b $dst", BrB,
496 [(br bb:$dst)]>;
Chris Lattner594f4c62006-10-13 19:10:34 +0000497 }
Chris Lattnerdd998852004-11-22 23:07:01 +0000498
Chris Lattner18258c62006-11-17 22:37:34 +0000499 // BCC represents an arbitrary conditional branch on a predicate.
500 // FIXME: should be able to write a pattern for PPCcondbranch, but can't use
Will Schmidtd8755332012-10-05 15:16:11 +0000501 // a two-value operand where a dag node expects two operands. :(
502 let isCodeGenOnly = 1 in
503 def BCC : BForm<16, 0, 0, (outs), (ins pred:$cond, condbrtarget:$dst),
504 "b${cond:cc} ${cond:reg}, $dst"
505 /*[(PPCcondbranch CRRC:$crS, imm:$opc, bb:$dst)]*/>;
Hal Finkel99f823f2012-06-08 15:38:21 +0000506
507 let Defs = [CTR], Uses = [CTR] in {
Ulrich Weigand18430432012-11-13 19:15:52 +0000508 def BDZ : BForm_1<16, 18, 0, 0, (outs), (ins condbrtarget:$dst),
509 "bdz $dst">;
510 def BDNZ : BForm_1<16, 16, 0, 0, (outs), (ins condbrtarget:$dst),
511 "bdnz $dst">;
Hal Finkel99f823f2012-06-08 15:38:21 +0000512 }
Misha Brukmanb2edb442004-06-28 18:23:35 +0000513}
514
Hal Finkel7ee74a62013-03-21 21:37:52 +0000515// The direct BCL used by the SjLj setjmp code.
Ulrich Weigand3d386422013-03-26 10:57:16 +0000516let isCall = 1, hasCtrlDep = 1, isCodeGenOnly = 1, PPC970_Unit = 7 in {
Hal Finkel7ee74a62013-03-21 21:37:52 +0000517 let Defs = [LR], Uses = [RM] in {
518 def BCL : BForm_2<16, 20, 31, 0, 1, (outs), (ins condbrtarget:$dst),
519 "bcl 20, 31, $dst">;
520 }
521}
522
Roman Divackye46137f2012-03-06 16:41:49 +0000523let isCall = 1, PPC970_Unit = 7, Defs = [LR] in {
Misha Brukmanc661c302004-06-30 22:00:45 +0000524 // Convenient aliases for call instructions
Dale Johannesenb384ab92008-10-29 18:26:45 +0000525 let Uses = [RM] in {
Ulrich Weigand86765fb2013-03-22 15:24:13 +0000526 def BL : IForm<18, 0, 1, (outs), (ins calltarget:$func),
527 "bl $func", BrB, []>; // See Pat patterns below.
528 def BLA : IForm<18, 1, 1, (outs), (ins aaddr:$func),
529 "bla $func", BrB, [(PPCcall (i32 imm:$func))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +0000530 }
531 let Uses = [CTR, RM] in {
Ulrich Weigand86765fb2013-03-22 15:24:13 +0000532 def BCTRL : XLForm_2_ext<19, 528, 20, 0, 1, (outs), (ins),
533 "bctrl", BrB, [(PPCbctrl)]>,
534 Requires<[In32BitMode]>;
Dale Johannesen639076f2008-10-23 20:41:28 +0000535 }
Chris Lattner9f0bc652007-02-25 05:34:32 +0000536}
537
Dale Johannesenb384ab92008-10-29 18:26:45 +0000538let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1, Uses = [RM] in
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000539def TCRETURNdi :Pseudo< (outs),
Jakob Stoklund Olesen68c10a22012-07-13 20:44:29 +0000540 (ins calltarget:$dst, i32imm:$offset),
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000541 "#TC_RETURNd $dst $offset",
542 []>;
543
544
Dale Johannesenb384ab92008-10-29 18:26:45 +0000545let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1, Uses = [RM] in
Jakob Stoklund Olesen68c10a22012-07-13 20:44:29 +0000546def TCRETURNai :Pseudo<(outs), (ins aaddr:$func, i32imm:$offset),
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000547 "#TC_RETURNa $func $offset",
548 [(PPCtc_return (i32 imm:$func), imm:$offset)]>;
549
Dale Johannesenb384ab92008-10-29 18:26:45 +0000550let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1, Uses = [RM] in
Jakob Stoklund Olesen68c10a22012-07-13 20:44:29 +0000551def TCRETURNri : Pseudo<(outs), (ins CTRRC:$dst, i32imm:$offset),
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000552 "#TC_RETURNr $dst $offset",
553 []>;
554
555
Ulrich Weigand3d386422013-03-26 10:57:16 +0000556let isCodeGenOnly = 1 in {
557
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000558let isTerminator = 1, isBarrier = 1, PPC970_Unit = 7, isBranch = 1,
Dale Johannesenb384ab92008-10-29 18:26:45 +0000559 isIndirectBranch = 1, isCall = 1, isReturn = 1, Uses = [CTR, RM] in
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000560def TAILBCTR : XLForm_2_ext<19, 528, 20, 0, 0, (outs), (ins), "bctr", BrB, []>,
561 Requires<[In32BitMode]>;
562
563
564
565let isBranch = 1, isTerminator = 1, hasCtrlDep = 1, PPC970_Unit = 7,
Dale Johannesenb384ab92008-10-29 18:26:45 +0000566 isBarrier = 1, isCall = 1, isReturn = 1, Uses = [RM] in
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000567def TAILB : IForm<18, 0, 0, (outs), (ins calltarget:$dst),
568 "b $dst", BrB,
569 []>;
570
Ulrich Weigand3d386422013-03-26 10:57:16 +0000571}
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000572
573let isBranch = 1, isTerminator = 1, hasCtrlDep = 1, PPC970_Unit = 7,
Dale Johannesenb384ab92008-10-29 18:26:45 +0000574 isBarrier = 1, isCall = 1, isReturn = 1, Uses = [RM] in
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000575def TAILBA : IForm<18, 0, 0, (outs), (ins aaddr:$dst),
576 "ba $dst", BrB,
577 []>;
578
Ulrich Weigand3d386422013-03-26 10:57:16 +0000579let hasSideEffects = 1, isBarrier = 1, usesCustomInserter = 1 in {
Hal Finkel7ee74a62013-03-21 21:37:52 +0000580 def EH_SjLj_SetJmp32 : Pseudo<(outs GPRC:$dst), (ins memr:$buf),
581 "#EH_SJLJ_SETJMP32",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000582 [(set i32:$dst, (PPCeh_sjlj_setjmp addr:$buf))]>,
Hal Finkel7ee74a62013-03-21 21:37:52 +0000583 Requires<[In32BitMode]>;
584 let isTerminator = 1 in
585 def EH_SjLj_LongJmp32 : Pseudo<(outs), (ins memr:$buf),
586 "#EH_SJLJ_LONGJMP32",
587 [(PPCeh_sjlj_longjmp addr:$buf)]>,
588 Requires<[In32BitMode]>;
589}
590
Ulrich Weigand3d386422013-03-26 10:57:16 +0000591let isBranch = 1, isTerminator = 1 in {
Hal Finkel7ee74a62013-03-21 21:37:52 +0000592 def EH_SjLj_Setup : Pseudo<(outs), (ins directbrtarget:$dst),
593 "#EH_SjLj_Setup\t$dst", []>;
594}
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000595
Chris Lattner001db452006-06-06 21:29:23 +0000596// DCB* instructions.
Evan Cheng64d80e32007-07-19 01:14:50 +0000597def DCBA : DCB_Form<758, 0, (outs), (ins memrr:$dst),
Chris Lattnere90c5372006-10-24 01:08:42 +0000598 "dcba $dst", LdStDCBF, [(int_ppc_dcba xoaddr:$dst)]>,
599 PPC970_DGroup_Single;
Evan Cheng64d80e32007-07-19 01:14:50 +0000600def DCBF : DCB_Form<86, 0, (outs), (ins memrr:$dst),
Chris Lattnere90c5372006-10-24 01:08:42 +0000601 "dcbf $dst", LdStDCBF, [(int_ppc_dcbf xoaddr:$dst)]>,
602 PPC970_DGroup_Single;
Evan Cheng64d80e32007-07-19 01:14:50 +0000603def DCBI : DCB_Form<470, 0, (outs), (ins memrr:$dst),
Chris Lattnere90c5372006-10-24 01:08:42 +0000604 "dcbi $dst", LdStDCBF, [(int_ppc_dcbi xoaddr:$dst)]>,
605 PPC970_DGroup_Single;
Evan Cheng64d80e32007-07-19 01:14:50 +0000606def DCBST : DCB_Form<54, 0, (outs), (ins memrr:$dst),
Chris Lattnere90c5372006-10-24 01:08:42 +0000607 "dcbst $dst", LdStDCBF, [(int_ppc_dcbst xoaddr:$dst)]>,
608 PPC970_DGroup_Single;
Evan Cheng64d80e32007-07-19 01:14:50 +0000609def DCBT : DCB_Form<278, 0, (outs), (ins memrr:$dst),
Chris Lattnere90c5372006-10-24 01:08:42 +0000610 "dcbt $dst", LdStDCBF, [(int_ppc_dcbt xoaddr:$dst)]>,
611 PPC970_DGroup_Single;
Evan Cheng64d80e32007-07-19 01:14:50 +0000612def DCBTST : DCB_Form<246, 0, (outs), (ins memrr:$dst),
Chris Lattnere90c5372006-10-24 01:08:42 +0000613 "dcbtst $dst", LdStDCBF, [(int_ppc_dcbtst xoaddr:$dst)]>,
614 PPC970_DGroup_Single;
Evan Cheng64d80e32007-07-19 01:14:50 +0000615def DCBZ : DCB_Form<1014, 0, (outs), (ins memrr:$dst),
Chris Lattnere90c5372006-10-24 01:08:42 +0000616 "dcbz $dst", LdStDCBF, [(int_ppc_dcbz xoaddr:$dst)]>,
617 PPC970_DGroup_Single;
Evan Cheng64d80e32007-07-19 01:14:50 +0000618def DCBZL : DCB_Form<1014, 1, (outs), (ins memrr:$dst),
Chris Lattnere90c5372006-10-24 01:08:42 +0000619 "dcbzl $dst", LdStDCBF, [(int_ppc_dcbzl xoaddr:$dst)]>,
620 PPC970_DGroup_Single;
Chris Lattner26e552b2006-11-14 19:19:53 +0000621
Hal Finkel19aa2b52012-04-01 20:08:17 +0000622def : Pat<(prefetch xoaddr:$dst, (i32 0), imm, (i32 1)),
623 (DCBT xoaddr:$dst)>;
624
Evan Cheng53301922008-07-12 02:23:19 +0000625// Atomic operations
Dan Gohman533297b2009-10-29 18:10:34 +0000626let usesCustomInserter = 1 in {
Jakob Stoklund Olesencf3a7482011-04-04 17:07:09 +0000627 let Defs = [CR0] in {
Dale Johannesen97efa362008-08-28 17:53:09 +0000628 def ATOMIC_LOAD_ADD_I8 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000629 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "#ATOMIC_LOAD_ADD_I8",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000630 [(set i32:$dst, (atomic_load_add_8 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesen97efa362008-08-28 17:53:09 +0000631 def ATOMIC_LOAD_SUB_I8 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000632 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "#ATOMIC_LOAD_SUB_I8",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000633 [(set i32:$dst, (atomic_load_sub_8 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesen97efa362008-08-28 17:53:09 +0000634 def ATOMIC_LOAD_AND_I8 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000635 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "#ATOMIC_LOAD_AND_I8",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000636 [(set i32:$dst, (atomic_load_and_8 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesen97efa362008-08-28 17:53:09 +0000637 def ATOMIC_LOAD_OR_I8 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000638 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "#ATOMIC_LOAD_OR_I8",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000639 [(set i32:$dst, (atomic_load_or_8 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesen97efa362008-08-28 17:53:09 +0000640 def ATOMIC_LOAD_XOR_I8 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000641 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "ATOMIC_LOAD_XOR_I8",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000642 [(set i32:$dst, (atomic_load_xor_8 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesen97efa362008-08-28 17:53:09 +0000643 def ATOMIC_LOAD_NAND_I8 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000644 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "#ATOMIC_LOAD_NAND_I8",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000645 [(set i32:$dst, (atomic_load_nand_8 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesen97efa362008-08-28 17:53:09 +0000646 def ATOMIC_LOAD_ADD_I16 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000647 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "#ATOMIC_LOAD_ADD_I16",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000648 [(set i32:$dst, (atomic_load_add_16 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesen97efa362008-08-28 17:53:09 +0000649 def ATOMIC_LOAD_SUB_I16 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000650 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "#ATOMIC_LOAD_SUB_I16",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000651 [(set i32:$dst, (atomic_load_sub_16 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesen97efa362008-08-28 17:53:09 +0000652 def ATOMIC_LOAD_AND_I16 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000653 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "#ATOMIC_LOAD_AND_I16",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000654 [(set i32:$dst, (atomic_load_and_16 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesen97efa362008-08-28 17:53:09 +0000655 def ATOMIC_LOAD_OR_I16 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000656 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "#ATOMIC_LOAD_OR_I16",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000657 [(set i32:$dst, (atomic_load_or_16 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesen97efa362008-08-28 17:53:09 +0000658 def ATOMIC_LOAD_XOR_I16 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000659 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "#ATOMIC_LOAD_XOR_I16",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000660 [(set i32:$dst, (atomic_load_xor_16 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesen97efa362008-08-28 17:53:09 +0000661 def ATOMIC_LOAD_NAND_I16 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000662 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "#ATOMIC_LOAD_NAND_I16",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000663 [(set i32:$dst, (atomic_load_nand_16 xoaddr:$ptr, i32:$incr))]>;
Evan Cheng53301922008-07-12 02:23:19 +0000664 def ATOMIC_LOAD_ADD_I32 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000665 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "#ATOMIC_LOAD_ADD_I32",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000666 [(set i32:$dst, (atomic_load_add_32 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesenbdab93a2008-08-25 22:34:37 +0000667 def ATOMIC_LOAD_SUB_I32 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000668 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "#ATOMIC_LOAD_SUB_I32",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000669 [(set i32:$dst, (atomic_load_sub_32 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesenbdab93a2008-08-25 22:34:37 +0000670 def ATOMIC_LOAD_AND_I32 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000671 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "#ATOMIC_LOAD_AND_I32",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000672 [(set i32:$dst, (atomic_load_and_32 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesenbdab93a2008-08-25 22:34:37 +0000673 def ATOMIC_LOAD_OR_I32 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000674 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "#ATOMIC_LOAD_OR_I32",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000675 [(set i32:$dst, (atomic_load_or_32 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesenbdab93a2008-08-25 22:34:37 +0000676 def ATOMIC_LOAD_XOR_I32 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000677 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "#ATOMIC_LOAD_XOR_I32",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000678 [(set i32:$dst, (atomic_load_xor_32 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesenbdab93a2008-08-25 22:34:37 +0000679 def ATOMIC_LOAD_NAND_I32 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000680 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "#ATOMIC_LOAD_NAND_I32",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000681 [(set i32:$dst, (atomic_load_nand_32 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesenbdab93a2008-08-25 22:34:37 +0000682
Dale Johannesen97efa362008-08-28 17:53:09 +0000683 def ATOMIC_CMP_SWAP_I8 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000684 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$old, GPRC:$new), "#ATOMIC_CMP_SWAP_I8",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000685 [(set i32:$dst, (atomic_cmp_swap_8 xoaddr:$ptr, i32:$old, i32:$new))]>;
Dale Johannesen97efa362008-08-28 17:53:09 +0000686 def ATOMIC_CMP_SWAP_I16 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000687 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$old, GPRC:$new), "#ATOMIC_CMP_SWAP_I16 $dst $ptr $old $new",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000688 [(set i32:$dst, (atomic_cmp_swap_16 xoaddr:$ptr, i32:$old, i32:$new))]>;
Dale Johannesen5f0cfa22008-08-22 03:49:10 +0000689 def ATOMIC_CMP_SWAP_I32 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000690 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$old, GPRC:$new), "#ATOMIC_CMP_SWAP_I32 $dst $ptr $old $new",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000691 [(set i32:$dst, (atomic_cmp_swap_32 xoaddr:$ptr, i32:$old, i32:$new))]>;
Dale Johannesenbdab93a2008-08-25 22:34:37 +0000692
Dale Johannesen97efa362008-08-28 17:53:09 +0000693 def ATOMIC_SWAP_I8 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000694 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$new), "#ATOMIC_SWAP_i8",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000695 [(set i32:$dst, (atomic_swap_8 xoaddr:$ptr, i32:$new))]>;
Dale Johannesen97efa362008-08-28 17:53:09 +0000696 def ATOMIC_SWAP_I16 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000697 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$new), "#ATOMIC_SWAP_I16",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000698 [(set i32:$dst, (atomic_swap_16 xoaddr:$ptr, i32:$new))]>;
Dale Johannesen140a8bb2008-08-25 21:09:52 +0000699 def ATOMIC_SWAP_I32 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000700 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$new), "#ATOMIC_SWAP_I32",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000701 [(set i32:$dst, (atomic_swap_32 xoaddr:$ptr, i32:$new))]>;
Dale Johannesen5f0cfa22008-08-22 03:49:10 +0000702 }
Evan Cheng54fc97d2008-04-19 01:30:48 +0000703}
704
Evan Cheng53301922008-07-12 02:23:19 +0000705// Instructions to support atomic operations
706def LWARX : XForm_1<31, 20, (outs GPRC:$rD), (ins memrr:$src),
707 "lwarx $rD, $src", LdStLWARX,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000708 [(set i32:$rD, (PPClarx xoaddr:$src))]>;
Evan Cheng53301922008-07-12 02:23:19 +0000709
710let Defs = [CR0] in
711def STWCX : XForm_1<31, 150, (outs), (ins GPRC:$rS, memrr:$dst),
712 "stwcx. $rS, $dst", LdStSTWCX,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000713 [(PPCstcx i32:$rS, xoaddr:$dst)]>,
Evan Cheng53301922008-07-12 02:23:19 +0000714 isDOT;
715
Dan Gohmaneffc8c52010-05-14 16:46:02 +0000716let isTerminator = 1, isBarrier = 1, hasCtrlDep = 1 in
Hal Finkel20b529b2012-04-01 04:44:16 +0000717def TRAP : XForm_24<31, 4, (outs), (ins), "trap", LdStLoad, [(trap)]>;
Nate Begeman1db3c922008-08-11 17:36:31 +0000718
Chris Lattner26e552b2006-11-14 19:19:53 +0000719//===----------------------------------------------------------------------===//
720// PPC32 Load Instructions.
Nate Begeman07aada82004-08-30 02:28:06 +0000721//
Chris Lattner26e552b2006-11-14 19:19:53 +0000722
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000723// Unindexed (r+i) Loads.
Dan Gohman15511cf2008-12-03 18:15:48 +0000724let canFoldAsLoad = 1, PPC970_Unit = 2 in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000725def LBZ : DForm_1<34, (outs GPRC:$rD), (ins memri:$src),
Hal Finkel20b529b2012-04-01 04:44:16 +0000726 "lbz $rD, $src", LdStLoad,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000727 [(set i32:$rD, (zextloadi8 iaddr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000728def LHA : DForm_1<42, (outs GPRC:$rD), (ins memri:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000729 "lha $rD, $src", LdStLHA,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000730 [(set i32:$rD, (sextloadi16 iaddr:$src))]>,
Chris Lattnerfd977342006-03-13 05:15:10 +0000731 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000732def LHZ : DForm_1<40, (outs GPRC:$rD), (ins memri:$src),
Hal Finkel20b529b2012-04-01 04:44:16 +0000733 "lhz $rD, $src", LdStLoad,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000734 [(set i32:$rD, (zextloadi16 iaddr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000735def LWZ : DForm_1<32, (outs GPRC:$rD), (ins memri:$src),
Hal Finkel20b529b2012-04-01 04:44:16 +0000736 "lwz $rD, $src", LdStLoad,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000737 [(set i32:$rD, (load iaddr:$src))]>;
Chris Lattner302bf9c2006-11-08 02:13:12 +0000738
Evan Cheng64d80e32007-07-19 01:14:50 +0000739def LFS : DForm_1<48, (outs F4RC:$rD), (ins memri:$src),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000740 "lfs $rD, $src", LdStLFD,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000741 [(set f32:$rD, (load iaddr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000742def LFD : DForm_1<50, (outs F8RC:$rD), (ins memri:$src),
Chris Lattner4eab7142006-11-10 02:08:47 +0000743 "lfd $rD, $src", LdStLFD,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000744 [(set f64:$rD, (load iaddr:$src))]>;
Chris Lattner4eab7142006-11-10 02:08:47 +0000745
Chris Lattner4eab7142006-11-10 02:08:47 +0000746
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000747// Unindexed (r+i) Loads with Update (preinc).
Dan Gohman41474ba2008-12-03 02:30:17 +0000748let mayLoad = 1 in {
Hal Finkela548afc2013-03-19 18:51:05 +0000749def LBZU : DForm_1<35, (outs GPRC:$rD, ptr_rc_nor0:$ea_result), (ins memri:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000750 "lbzu $rD, $addr", LdStLoadUpd,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000751 []>, RegConstraint<"$addr.reg = $ea_result">,
752 NoEncode<"$ea_result">;
Chris Lattner4eab7142006-11-10 02:08:47 +0000753
Hal Finkela548afc2013-03-19 18:51:05 +0000754def LHAU : DForm_1<43, (outs GPRC:$rD, ptr_rc_nor0:$ea_result), (ins memri:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000755 "lhau $rD, $addr", LdStLHAU,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000756 []>, RegConstraint<"$addr.reg = $ea_result">,
757 NoEncode<"$ea_result">;
Chris Lattner4eab7142006-11-10 02:08:47 +0000758
Hal Finkela548afc2013-03-19 18:51:05 +0000759def LHZU : DForm_1<41, (outs GPRC:$rD, ptr_rc_nor0:$ea_result), (ins memri:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000760 "lhzu $rD, $addr", LdStLoadUpd,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000761 []>, RegConstraint<"$addr.reg = $ea_result">,
762 NoEncode<"$ea_result">;
Chris Lattner4eab7142006-11-10 02:08:47 +0000763
Hal Finkela548afc2013-03-19 18:51:05 +0000764def LWZU : DForm_1<33, (outs GPRC:$rD, ptr_rc_nor0:$ea_result), (ins memri:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000765 "lwzu $rD, $addr", LdStLoadUpd,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000766 []>, RegConstraint<"$addr.reg = $ea_result">,
767 NoEncode<"$ea_result">;
Chris Lattner4eab7142006-11-10 02:08:47 +0000768
Hal Finkela548afc2013-03-19 18:51:05 +0000769def LFSU : DForm_1<49, (outs F4RC:$rD, ptr_rc_nor0:$ea_result), (ins memri:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000770 "lfsu $rD, $addr", LdStLFDU,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000771 []>, RegConstraint<"$addr.reg = $ea_result">,
772 NoEncode<"$ea_result">;
773
Hal Finkela548afc2013-03-19 18:51:05 +0000774def LFDU : DForm_1<51, (outs F8RC:$rD, ptr_rc_nor0:$ea_result), (ins memri:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000775 "lfdu $rD, $addr", LdStLFDU,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000776 []>, RegConstraint<"$addr.reg = $ea_result">,
777 NoEncode<"$ea_result">;
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000778
779
780// Indexed (r+r) Loads with Update (preinc).
Hal Finkela548afc2013-03-19 18:51:05 +0000781def LBZUX : XForm_1<31, 119, (outs GPRC:$rD, ptr_rc_nor0:$ea_result),
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000782 (ins memrr:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000783 "lbzux $rD, $addr", LdStLoadUpd,
Ulrich Weigand89ec8472013-03-22 14:59:13 +0000784 []>, RegConstraint<"$addr.ptrreg = $ea_result">,
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000785 NoEncode<"$ea_result">;
786
Hal Finkela548afc2013-03-19 18:51:05 +0000787def LHAUX : XForm_1<31, 375, (outs GPRC:$rD, ptr_rc_nor0:$ea_result),
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000788 (ins memrr:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000789 "lhaux $rD, $addr", LdStLHAU,
Ulrich Weigand89ec8472013-03-22 14:59:13 +0000790 []>, RegConstraint<"$addr.ptrreg = $ea_result">,
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000791 NoEncode<"$ea_result">;
792
Hal Finkela548afc2013-03-19 18:51:05 +0000793def LHZUX : XForm_1<31, 311, (outs GPRC:$rD, ptr_rc_nor0:$ea_result),
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000794 (ins memrr:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000795 "lhzux $rD, $addr", LdStLoadUpd,
Ulrich Weigand89ec8472013-03-22 14:59:13 +0000796 []>, RegConstraint<"$addr.ptrreg = $ea_result">,
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000797 NoEncode<"$ea_result">;
798
Hal Finkela548afc2013-03-19 18:51:05 +0000799def LWZUX : XForm_1<31, 55, (outs GPRC:$rD, ptr_rc_nor0:$ea_result),
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000800 (ins memrr:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000801 "lwzux $rD, $addr", LdStLoadUpd,
Ulrich Weigand89ec8472013-03-22 14:59:13 +0000802 []>, RegConstraint<"$addr.ptrreg = $ea_result">,
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000803 NoEncode<"$ea_result">;
804
Hal Finkela548afc2013-03-19 18:51:05 +0000805def LFSUX : XForm_1<31, 567, (outs F4RC:$rD, ptr_rc_nor0:$ea_result),
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000806 (ins memrr:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000807 "lfsux $rD, $addr", LdStLFDU,
Ulrich Weigand89ec8472013-03-22 14:59:13 +0000808 []>, RegConstraint<"$addr.ptrreg = $ea_result">,
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000809 NoEncode<"$ea_result">;
810
Hal Finkela548afc2013-03-19 18:51:05 +0000811def LFDUX : XForm_1<31, 631, (outs F8RC:$rD, ptr_rc_nor0:$ea_result),
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000812 (ins memrr:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000813 "lfdux $rD, $addr", LdStLFDU,
Ulrich Weigand89ec8472013-03-22 14:59:13 +0000814 []>, RegConstraint<"$addr.ptrreg = $ea_result">,
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000815 NoEncode<"$ea_result">;
Nate Begemanb816f022004-10-07 22:30:03 +0000816}
Dan Gohman41474ba2008-12-03 02:30:17 +0000817}
Chris Lattner302bf9c2006-11-08 02:13:12 +0000818
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000819// Indexed (r+r) Loads.
Chris Lattner26e552b2006-11-14 19:19:53 +0000820//
Dan Gohman15511cf2008-12-03 18:15:48 +0000821let canFoldAsLoad = 1, PPC970_Unit = 2 in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000822def LBZX : XForm_1<31, 87, (outs GPRC:$rD), (ins memrr:$src),
Hal Finkel20b529b2012-04-01 04:44:16 +0000823 "lbzx $rD, $src", LdStLoad,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000824 [(set i32:$rD, (zextloadi8 xaddr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000825def LHAX : XForm_1<31, 343, (outs GPRC:$rD), (ins memrr:$src),
Chris Lattner26e552b2006-11-14 19:19:53 +0000826 "lhax $rD, $src", LdStLHA,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000827 [(set i32:$rD, (sextloadi16 xaddr:$src))]>,
Chris Lattner26e552b2006-11-14 19:19:53 +0000828 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000829def LHZX : XForm_1<31, 279, (outs GPRC:$rD), (ins memrr:$src),
Hal Finkel20b529b2012-04-01 04:44:16 +0000830 "lhzx $rD, $src", LdStLoad,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000831 [(set i32:$rD, (zextloadi16 xaddr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000832def LWZX : XForm_1<31, 23, (outs GPRC:$rD), (ins memrr:$src),
Hal Finkel20b529b2012-04-01 04:44:16 +0000833 "lwzx $rD, $src", LdStLoad,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000834 [(set i32:$rD, (load xaddr:$src))]>;
Chris Lattner26e552b2006-11-14 19:19:53 +0000835
836
Evan Cheng64d80e32007-07-19 01:14:50 +0000837def LHBRX : XForm_1<31, 790, (outs GPRC:$rD), (ins memrr:$src),
Hal Finkel20b529b2012-04-01 04:44:16 +0000838 "lhbrx $rD, $src", LdStLoad,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000839 [(set i32:$rD, (PPClbrx xoaddr:$src, i16))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000840def LWBRX : XForm_1<31, 534, (outs GPRC:$rD), (ins memrr:$src),
Hal Finkel20b529b2012-04-01 04:44:16 +0000841 "lwbrx $rD, $src", LdStLoad,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000842 [(set i32:$rD, (PPClbrx xoaddr:$src, i32))]>;
Chris Lattner26e552b2006-11-14 19:19:53 +0000843
Evan Cheng64d80e32007-07-19 01:14:50 +0000844def LFSX : XForm_25<31, 535, (outs F4RC:$frD), (ins memrr:$src),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000845 "lfsx $frD, $src", LdStLFD,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000846 [(set f32:$frD, (load xaddr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000847def LFDX : XForm_25<31, 599, (outs F8RC:$frD), (ins memrr:$src),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000848 "lfdx $frD, $src", LdStLFD,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000849 [(set f64:$frD, (load xaddr:$src))]>;
Chris Lattner26e552b2006-11-14 19:19:53 +0000850}
851
852//===----------------------------------------------------------------------===//
853// PPC32 Store Instructions.
854//
855
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000856// Unindexed (r+i) Stores.
Chris Lattner9c9fbf82008-01-06 05:53:26 +0000857let PPC970_Unit = 2 in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000858def STB : DForm_1<38, (outs), (ins GPRC:$rS, memri:$src),
Hal Finkel20b529b2012-04-01 04:44:16 +0000859 "stb $rS, $src", LdStStore,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000860 [(truncstorei8 i32:$rS, iaddr:$src)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000861def STH : DForm_1<44, (outs), (ins GPRC:$rS, memri:$src),
Hal Finkel20b529b2012-04-01 04:44:16 +0000862 "sth $rS, $src", LdStStore,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000863 [(truncstorei16 i32:$rS, iaddr:$src)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000864def STW : DForm_1<36, (outs), (ins GPRC:$rS, memri:$src),
Hal Finkel20b529b2012-04-01 04:44:16 +0000865 "stw $rS, $src", LdStStore,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000866 [(store i32:$rS, iaddr:$src)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000867def STFS : DForm_1<52, (outs), (ins F4RC:$rS, memri:$dst),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000868 "stfs $rS, $dst", LdStSTFD,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000869 [(store f32:$rS, iaddr:$dst)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000870def STFD : DForm_1<54, (outs), (ins F8RC:$rS, memri:$dst),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000871 "stfd $rS, $dst", LdStSTFD,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000872 [(store f64:$rS, iaddr:$dst)]>;
Chris Lattner26e552b2006-11-14 19:19:53 +0000873}
874
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000875// Unindexed (r+i) Stores with Update (preinc).
Ulrich Weigand5882e3d2013-03-19 19:52:04 +0000876let PPC970_Unit = 2, mayStore = 1 in {
877def STBU : DForm_1<39, (outs ptr_rc_nor0:$ea_res), (ins GPRC:$rS, memri:$dst),
878 "stbu $rS, $dst", LdStStoreUpd, []>,
879 RegConstraint<"$dst.reg = $ea_res">, NoEncode<"$ea_res">;
880def STHU : DForm_1<45, (outs ptr_rc_nor0:$ea_res), (ins GPRC:$rS, memri:$dst),
881 "sthu $rS, $dst", LdStStoreUpd, []>,
882 RegConstraint<"$dst.reg = $ea_res">, NoEncode<"$ea_res">;
883def STWU : DForm_1<37, (outs ptr_rc_nor0:$ea_res), (ins GPRC:$rS, memri:$dst),
884 "stwu $rS, $dst", LdStStoreUpd, []>,
885 RegConstraint<"$dst.reg = $ea_res">, NoEncode<"$ea_res">;
886def STFSU : DForm_1<37, (outs ptr_rc_nor0:$ea_res), (ins F4RC:$rS, memri:$dst),
887 "stfsu $rS, $dst", LdStSTFDU, []>,
888 RegConstraint<"$dst.reg = $ea_res">, NoEncode<"$ea_res">;
889def STFDU : DForm_1<37, (outs ptr_rc_nor0:$ea_res), (ins F8RC:$rS, memri:$dst),
890 "stfdu $rS, $dst", LdStSTFDU, []>,
891 RegConstraint<"$dst.reg = $ea_res">, NoEncode<"$ea_res">;
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000892}
893
Ulrich Weigand5882e3d2013-03-19 19:52:04 +0000894// Patterns to match the pre-inc stores. We can't put the patterns on
895// the instruction definitions directly as ISel wants the address base
896// and offset to be separate operands, not a single complex operand.
Ulrich Weigand1492a4e2013-03-25 19:04:58 +0000897def : Pat<(pre_truncsti8 i32:$rS, iPTR:$ptrreg, iaddroff:$ptroff),
898 (STBU $rS, iaddroff:$ptroff, $ptrreg)>;
899def : Pat<(pre_truncsti16 i32:$rS, iPTR:$ptrreg, iaddroff:$ptroff),
900 (STHU $rS, iaddroff:$ptroff, $ptrreg)>;
901def : Pat<(pre_store i32:$rS, iPTR:$ptrreg, iaddroff:$ptroff),
902 (STWU $rS, iaddroff:$ptroff, $ptrreg)>;
903def : Pat<(pre_store f32:$rS, iPTR:$ptrreg, iaddroff:$ptroff),
904 (STFSU $rS, iaddroff:$ptroff, $ptrreg)>;
905def : Pat<(pre_store f64:$rS, iPTR:$ptrreg, iaddroff:$ptroff),
906 (STFDU $rS, iaddroff:$ptroff, $ptrreg)>;
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000907
Chris Lattner26e552b2006-11-14 19:19:53 +0000908// Indexed (r+r) Stores.
Chris Lattner9c9fbf82008-01-06 05:53:26 +0000909let PPC970_Unit = 2 in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000910def STBX : XForm_8<31, 215, (outs), (ins GPRC:$rS, memrr:$dst),
Hal Finkel20b529b2012-04-01 04:44:16 +0000911 "stbx $rS, $dst", LdStStore,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000912 [(truncstorei8 i32:$rS, xaddr:$dst)]>,
Chris Lattner26e552b2006-11-14 19:19:53 +0000913 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000914def STHX : XForm_8<31, 407, (outs), (ins GPRC:$rS, memrr:$dst),
Hal Finkel20b529b2012-04-01 04:44:16 +0000915 "sthx $rS, $dst", LdStStore,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000916 [(truncstorei16 i32:$rS, xaddr:$dst)]>,
Chris Lattner26e552b2006-11-14 19:19:53 +0000917 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000918def STWX : XForm_8<31, 151, (outs), (ins GPRC:$rS, memrr:$dst),
Hal Finkel20b529b2012-04-01 04:44:16 +0000919 "stwx $rS, $dst", LdStStore,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000920 [(store i32:$rS, xaddr:$dst)]>,
Chris Lattner26e552b2006-11-14 19:19:53 +0000921 PPC970_DGroup_Cracked;
Hal Finkelac81cc32012-06-19 02:34:32 +0000922
Evan Cheng64d80e32007-07-19 01:14:50 +0000923def STHBRX: XForm_8<31, 918, (outs), (ins GPRC:$rS, memrr:$dst),
Hal Finkel20b529b2012-04-01 04:44:16 +0000924 "sthbrx $rS, $dst", LdStStore,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000925 [(PPCstbrx i32:$rS, xoaddr:$dst, i16)]>,
Chris Lattner26e552b2006-11-14 19:19:53 +0000926 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000927def STWBRX: XForm_8<31, 662, (outs), (ins GPRC:$rS, memrr:$dst),
Hal Finkel20b529b2012-04-01 04:44:16 +0000928 "stwbrx $rS, $dst", LdStStore,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000929 [(PPCstbrx i32:$rS, xoaddr:$dst, i32)]>,
Chris Lattner26e552b2006-11-14 19:19:53 +0000930 PPC970_DGroup_Cracked;
931
Evan Cheng64d80e32007-07-19 01:14:50 +0000932def STFIWX: XForm_28<31, 983, (outs), (ins F8RC:$frS, memrr:$dst),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000933 "stfiwx $frS, $dst", LdStSTFD,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000934 [(PPCstfiwx f64:$frS, xoaddr:$dst)]>;
Chris Lattnerc8478d82008-01-06 06:44:58 +0000935
Evan Cheng64d80e32007-07-19 01:14:50 +0000936def STFSX : XForm_28<31, 663, (outs), (ins F4RC:$frS, memrr:$dst),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000937 "stfsx $frS, $dst", LdStSTFD,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000938 [(store f32:$frS, xaddr:$dst)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000939def STFDX : XForm_28<31, 727, (outs), (ins F8RC:$frS, memrr:$dst),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000940 "stfdx $frS, $dst", LdStSTFD,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000941 [(store f64:$frS, xaddr:$dst)]>;
Chris Lattner26e552b2006-11-14 19:19:53 +0000942}
943
Ulrich Weigand5882e3d2013-03-19 19:52:04 +0000944// Indexed (r+r) Stores with Update (preinc).
945let PPC970_Unit = 2, mayStore = 1 in {
946def STBUX : XForm_8<31, 247, (outs ptr_rc_nor0:$ea_res), (ins GPRC:$rS, memrr:$dst),
947 "stbux $rS, $dst", LdStStoreUpd, []>,
Ulrich Weigand89ec8472013-03-22 14:59:13 +0000948 RegConstraint<"$dst.ptrreg = $ea_res">, NoEncode<"$ea_res">,
Ulrich Weigand5882e3d2013-03-19 19:52:04 +0000949 PPC970_DGroup_Cracked;
950def STHUX : XForm_8<31, 439, (outs ptr_rc_nor0:$ea_res), (ins GPRC:$rS, memrr:$dst),
951 "sthux $rS, $dst", LdStStoreUpd, []>,
Ulrich Weigand89ec8472013-03-22 14:59:13 +0000952 RegConstraint<"$dst.ptrreg = $ea_res">, NoEncode<"$ea_res">,
Ulrich Weigand5882e3d2013-03-19 19:52:04 +0000953 PPC970_DGroup_Cracked;
954def STWUX : XForm_8<31, 183, (outs ptr_rc_nor0:$ea_res), (ins GPRC:$rS, memrr:$dst),
955 "stwux $rS, $dst", LdStStoreUpd, []>,
Ulrich Weigand89ec8472013-03-22 14:59:13 +0000956 RegConstraint<"$dst.ptrreg = $ea_res">, NoEncode<"$ea_res">,
Ulrich Weigand5882e3d2013-03-19 19:52:04 +0000957 PPC970_DGroup_Cracked;
958def STFSUX: XForm_8<31, 695, (outs ptr_rc_nor0:$ea_res), (ins F4RC:$rS, memrr:$dst),
959 "stfsux $rS, $dst", LdStSTFDU, []>,
Ulrich Weigand89ec8472013-03-22 14:59:13 +0000960 RegConstraint<"$dst.ptrreg = $ea_res">, NoEncode<"$ea_res">,
Ulrich Weigand5882e3d2013-03-19 19:52:04 +0000961 PPC970_DGroup_Cracked;
962def STFDUX: XForm_8<31, 759, (outs ptr_rc_nor0:$ea_res), (ins F8RC:$rS, memrr:$dst),
963 "stfdux $rS, $dst", LdStSTFDU, []>,
Ulrich Weigand89ec8472013-03-22 14:59:13 +0000964 RegConstraint<"$dst.ptrreg = $ea_res">, NoEncode<"$ea_res">,
Ulrich Weigand5882e3d2013-03-19 19:52:04 +0000965 PPC970_DGroup_Cracked;
966}
967
968// Patterns to match the pre-inc stores. We can't put the patterns on
969// the instruction definitions directly as ISel wants the address base
970// and offset to be separate operands, not a single complex operand.
Ulrich Weigand1492a4e2013-03-25 19:04:58 +0000971def : Pat<(pre_truncsti8 i32:$rS, iPTR:$ptrreg, iPTR:$ptroff),
972 (STBUX $rS, $ptrreg, $ptroff)>;
973def : Pat<(pre_truncsti16 i32:$rS, iPTR:$ptrreg, iPTR:$ptroff),
974 (STHUX $rS, $ptrreg, $ptroff)>;
975def : Pat<(pre_store i32:$rS, iPTR:$ptrreg, iPTR:$ptroff),
976 (STWUX $rS, $ptrreg, $ptroff)>;
977def : Pat<(pre_store f32:$rS, iPTR:$ptrreg, iPTR:$ptroff),
978 (STFSUX $rS, $ptrreg, $ptroff)>;
979def : Pat<(pre_store f64:$rS, iPTR:$ptrreg, iPTR:$ptroff),
980 (STFDUX $rS, $ptrreg, $ptroff)>;
Ulrich Weigand5882e3d2013-03-19 19:52:04 +0000981
Dale Johannesenf87d6c02008-08-22 17:20:54 +0000982def SYNC : XForm_24_sync<31, 598, (outs), (ins),
983 "sync", LdStSync,
984 [(int_ppc_sync)]>;
Chris Lattner26e552b2006-11-14 19:19:53 +0000985
986//===----------------------------------------------------------------------===//
987// PPC32 Arithmetic Instructions.
988//
Chris Lattner302bf9c2006-11-08 02:13:12 +0000989
Chris Lattner88d211f2006-03-12 09:13:49 +0000990let PPC970_Unit = 1 in { // FXU Operations.
Ulrich Weigand2b0850b2013-03-26 10:55:20 +0000991def ADDI : DForm_2<14, (outs GPRC:$rD), (ins GPRC_NOR0:$rA, symbolLo:$imm),
Hal Finkel16803092012-06-12 19:01:24 +0000992 "addi $rD, $rA, $imm", IntSimple,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000993 [(set i32:$rD, (add i32:$rA, immSExt16:$imm))]>;
Dale Johannesen8dffc812009-09-18 20:15:22 +0000994let Defs = [CARRY] in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000995def ADDIC : DForm_2<12, (outs GPRC:$rD), (ins GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000996 "addic $rD, $rA, $imm", IntGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000997 [(set i32:$rD, (addc i32:$rA, immSExt16:$imm))]>,
Chris Lattnerfd977342006-03-13 05:15:10 +0000998 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000999def ADDICo : DForm_2<13, (outs GPRC:$rD), (ins GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +00001000 "addic. $rD, $rA, $imm", IntGeneral,
Chris Lattner3e63ead2005-09-08 17:33:10 +00001001 []>;
Dale Johannesen8dffc812009-09-18 20:15:22 +00001002}
Hal Finkela548afc2013-03-19 18:51:05 +00001003def ADDIS : DForm_2<15, (outs GPRC:$rD), (ins GPRC_NOR0:$rA, symbolHi:$imm),
Hal Finkel16803092012-06-12 19:01:24 +00001004 "addis $rD, $rA, $imm", IntSimple,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001005 [(set i32:$rD, (add i32:$rA, imm16ShiftedSExt:$imm))]>;
Ulrich Weigand3d386422013-03-26 10:57:16 +00001006let isCodeGenOnly = 1 in
Hal Finkela548afc2013-03-19 18:51:05 +00001007def LA : DForm_2<14, (outs GPRC:$rD), (ins GPRC_NOR0:$rA, symbolLo:$sym),
Jim Laskey53842142005-10-19 19:51:16 +00001008 "la $rD, $sym($rA)", IntGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001009 [(set i32:$rD, (add i32:$rA,
Chris Lattner490ad082005-11-17 17:52:01 +00001010 (PPClo tglobaladdr:$sym, 0)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001011def MULLI : DForm_2< 7, (outs GPRC:$rD), (ins GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +00001012 "mulli $rD, $rA, $imm", IntMulLI,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001013 [(set i32:$rD, (mul i32:$rA, immSExt16:$imm))]>;
Dale Johannesen8dffc812009-09-18 20:15:22 +00001014let Defs = [CARRY] in {
Evan Cheng64d80e32007-07-19 01:14:50 +00001015def SUBFIC : DForm_2< 8, (outs GPRC:$rD), (ins GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +00001016 "subfic $rD, $rA, $imm", IntGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001017 [(set i32:$rD, (subc immSExt16:$imm, i32:$rA))]>;
Dale Johannesen8dffc812009-09-18 20:15:22 +00001018}
Bill Wendling0f940c92007-12-07 21:42:31 +00001019
Hal Finkelf3c38282012-08-28 02:10:33 +00001020let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in {
Bill Wendling0f940c92007-12-07 21:42:31 +00001021 def LI : DForm_2_r0<14, (outs GPRC:$rD), (ins symbolLo:$imm),
Hal Finkel16803092012-06-12 19:01:24 +00001022 "li $rD, $imm", IntSimple,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001023 [(set i32:$rD, immSExt16:$imm)]>;
Bill Wendling0f940c92007-12-07 21:42:31 +00001024 def LIS : DForm_2_r0<15, (outs GPRC:$rD), (ins symbolHi:$imm),
Hal Finkel16803092012-06-12 19:01:24 +00001025 "lis $rD, $imm", IntSimple,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001026 [(set i32:$rD, imm16ShiftedSExt:$imm)]>;
Bill Wendling0f940c92007-12-07 21:42:31 +00001027}
Chris Lattner88d211f2006-03-12 09:13:49 +00001028}
Chris Lattner26e552b2006-11-14 19:19:53 +00001029
Chris Lattner88d211f2006-03-12 09:13:49 +00001030let PPC970_Unit = 1 in { // FXU Operations.
Evan Cheng64d80e32007-07-19 01:14:50 +00001031def ANDIo : DForm_4<28, (outs GPRC:$dst), (ins GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +00001032 "andi. $dst, $src1, $src2", IntGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001033 [(set i32:$dst, (and i32:$src1, immZExt16:$src2))]>,
Nate Begeman789fd422006-02-12 09:09:52 +00001034 isDOT;
Evan Cheng64d80e32007-07-19 01:14:50 +00001035def ANDISo : DForm_4<29, (outs GPRC:$dst), (ins GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +00001036 "andis. $dst, $src1, $src2", IntGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001037 [(set i32:$dst, (and i32:$src1, imm16ShiftedZExt:$src2))]>,
Nate Begeman789fd422006-02-12 09:09:52 +00001038 isDOT;
Evan Cheng64d80e32007-07-19 01:14:50 +00001039def ORI : DForm_4<24, (outs GPRC:$dst), (ins GPRC:$src1, u16imm:$src2),
Hal Finkel16803092012-06-12 19:01:24 +00001040 "ori $dst, $src1, $src2", IntSimple,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001041 [(set i32:$dst, (or i32:$src1, immZExt16:$src2))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001042def ORIS : DForm_4<25, (outs GPRC:$dst), (ins GPRC:$src1, u16imm:$src2),
Hal Finkel16803092012-06-12 19:01:24 +00001043 "oris $dst, $src1, $src2", IntSimple,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001044 [(set i32:$dst, (or i32:$src1, imm16ShiftedZExt:$src2))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001045def XORI : DForm_4<26, (outs GPRC:$dst), (ins GPRC:$src1, u16imm:$src2),
Hal Finkel16803092012-06-12 19:01:24 +00001046 "xori $dst, $src1, $src2", IntSimple,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001047 [(set i32:$dst, (xor i32:$src1, immZExt16:$src2))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001048def XORIS : DForm_4<27, (outs GPRC:$dst), (ins GPRC:$src1, u16imm:$src2),
Hal Finkel16803092012-06-12 19:01:24 +00001049 "xoris $dst, $src1, $src2", IntSimple,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001050 [(set i32:$dst, (xor i32:$src1, imm16ShiftedZExt:$src2))]>;
Hal Finkel16803092012-06-12 19:01:24 +00001051def NOP : DForm_4_zero<24, (outs), (ins), "nop", IntSimple,
Nate Begeman09761222005-12-09 23:54:18 +00001052 []>;
Evan Chengcaf778a2007-08-01 23:07:38 +00001053def CMPWI : DForm_5_ext<11, (outs CRRC:$crD), (ins GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +00001054 "cmpwi $crD, $rA, $imm", IntCompare>;
Evan Chengcaf778a2007-08-01 23:07:38 +00001055def CMPLWI : DForm_6_ext<10, (outs CRRC:$dst), (ins GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +00001056 "cmplwi $dst, $src1, $src2", IntCompare>;
Chris Lattner88d211f2006-03-12 09:13:49 +00001057}
Nate Begemaned428532004-09-04 05:00:00 +00001058
Chris Lattnerb22a04d2006-03-25 07:51:43 +00001059
Chris Lattner88d211f2006-03-12 09:13:49 +00001060let PPC970_Unit = 1 in { // FXU Operations.
Evan Cheng64d80e32007-07-19 01:14:50 +00001061def NAND : XForm_6<31, 476, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Hal Finkel16803092012-06-12 19:01:24 +00001062 "nand $rA, $rS, $rB", IntSimple,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001063 [(set i32:$rA, (not (and i32:$rS, i32:$rB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001064def AND : XForm_6<31, 28, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Hal Finkel16803092012-06-12 19:01:24 +00001065 "and $rA, $rS, $rB", IntSimple,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001066 [(set i32:$rA, (and i32:$rS, i32:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001067def ANDC : XForm_6<31, 60, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Hal Finkel16803092012-06-12 19:01:24 +00001068 "andc $rA, $rS, $rB", IntSimple,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001069 [(set i32:$rA, (and i32:$rS, (not i32:$rB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001070def OR : XForm_6<31, 444, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Hal Finkel16803092012-06-12 19:01:24 +00001071 "or $rA, $rS, $rB", IntSimple,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001072 [(set i32:$rA, (or i32:$rS, i32:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001073def NOR : XForm_6<31, 124, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Hal Finkel16803092012-06-12 19:01:24 +00001074 "nor $rA, $rS, $rB", IntSimple,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001075 [(set i32:$rA, (not (or i32:$rS, i32:$rB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001076def ORC : XForm_6<31, 412, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Hal Finkel16803092012-06-12 19:01:24 +00001077 "orc $rA, $rS, $rB", IntSimple,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001078 [(set i32:$rA, (or i32:$rS, (not i32:$rB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001079def EQV : XForm_6<31, 284, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Hal Finkel16803092012-06-12 19:01:24 +00001080 "eqv $rA, $rS, $rB", IntSimple,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001081 [(set i32:$rA, (not (xor i32:$rS, i32:$rB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001082def XOR : XForm_6<31, 316, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Hal Finkel16803092012-06-12 19:01:24 +00001083 "xor $rA, $rS, $rB", IntSimple,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001084 [(set i32:$rA, (xor i32:$rS, i32:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001085def SLW : XForm_6<31, 24, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001086 "slw $rA, $rS, $rB", IntGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001087 [(set i32:$rA, (PPCshl i32:$rS, i32:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001088def SRW : XForm_6<31, 536, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001089 "srw $rA, $rS, $rB", IntGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001090 [(set i32:$rA, (PPCsrl i32:$rS, i32:$rB))]>;
Dale Johannesen8dffc812009-09-18 20:15:22 +00001091let Defs = [CARRY] in {
Evan Cheng64d80e32007-07-19 01:14:50 +00001092def SRAW : XForm_6<31, 792, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001093 "sraw $rA, $rS, $rB", IntShift,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001094 [(set i32:$rA, (PPCsra i32:$rS, i32:$rB))]>;
Chris Lattner88d211f2006-03-12 09:13:49 +00001095}
Dale Johannesen8dffc812009-09-18 20:15:22 +00001096}
Chris Lattner26e552b2006-11-14 19:19:53 +00001097
Chris Lattner88d211f2006-03-12 09:13:49 +00001098let PPC970_Unit = 1 in { // FXU Operations.
Dale Johannesen8dffc812009-09-18 20:15:22 +00001099let Defs = [CARRY] in {
Evan Cheng64d80e32007-07-19 01:14:50 +00001100def SRAWI : XForm_10<31, 824, (outs GPRC:$rA), (ins GPRC:$rS, u5imm:$SH),
Jim Laskey53842142005-10-19 19:51:16 +00001101 "srawi $rA, $rS, $SH", IntShift,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001102 [(set i32:$rA, (sra i32:$rS, (i32 imm:$SH)))]>;
Dale Johannesen8dffc812009-09-18 20:15:22 +00001103}
Evan Cheng64d80e32007-07-19 01:14:50 +00001104def CNTLZW : XForm_11<31, 26, (outs GPRC:$rA), (ins GPRC:$rS),
Jim Laskey53842142005-10-19 19:51:16 +00001105 "cntlzw $rA, $rS", IntGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001106 [(set i32:$rA, (ctlz i32:$rS))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001107def EXTSB : XForm_11<31, 954, (outs GPRC:$rA), (ins GPRC:$rS),
Hal Finkel16803092012-06-12 19:01:24 +00001108 "extsb $rA, $rS", IntSimple,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001109 [(set i32:$rA, (sext_inreg i32:$rS, i8))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001110def EXTSH : XForm_11<31, 922, (outs GPRC:$rA), (ins GPRC:$rS),
Hal Finkel16803092012-06-12 19:01:24 +00001111 "extsh $rA, $rS", IntSimple,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001112 [(set i32:$rA, (sext_inreg i32:$rS, i16))]>;
Chris Lattnerecfe55e2006-03-22 05:30:33 +00001113
Evan Cheng64d80e32007-07-19 01:14:50 +00001114def CMPW : XForm_16_ext<31, 0, (outs CRRC:$crD), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001115 "cmpw $crD, $rA, $rB", IntCompare>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001116def CMPLW : XForm_16_ext<31, 32, (outs CRRC:$crD), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001117 "cmplw $crD, $rA, $rB", IntCompare>;
Chris Lattner88d211f2006-03-12 09:13:49 +00001118}
1119let PPC970_Unit = 3 in { // FPU Operations.
Evan Cheng64d80e32007-07-19 01:14:50 +00001120//def FCMPO : XForm_17<63, 32, (outs CRRC:$crD), (ins FPRC:$fA, FPRC:$fB),
Jim Laskey53842142005-10-19 19:51:16 +00001121// "fcmpo $crD, $fA, $fB", FPCompare>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001122def FCMPUS : XForm_17<63, 0, (outs CRRC:$crD), (ins F4RC:$fA, F4RC:$fB),
Jim Laskey53842142005-10-19 19:51:16 +00001123 "fcmpu $crD, $fA, $fB", FPCompare>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001124def FCMPUD : XForm_17<63, 0, (outs CRRC:$crD), (ins F8RC:$fA, F8RC:$fB),
Jim Laskey53842142005-10-19 19:51:16 +00001125 "fcmpu $crD, $fA, $fB", FPCompare>;
Chris Lattner26e552b2006-11-14 19:19:53 +00001126
Dale Johannesenb384ab92008-10-29 18:26:45 +00001127let Uses = [RM] in {
1128 def FCTIWZ : XForm_26<63, 15, (outs F8RC:$frD), (ins F8RC:$frB),
1129 "fctiwz $frD, $frB", FPGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001130 [(set f64:$frD, (PPCfctiwz f64:$frB))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +00001131 def FRSP : XForm_26<63, 12, (outs F4RC:$frD), (ins F8RC:$frB),
1132 "frsp $frD, $frB", FPGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001133 [(set f32:$frD, (fround f64:$frB))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +00001134 def FSQRT : XForm_26<63, 22, (outs F8RC:$frD), (ins F8RC:$frB),
1135 "fsqrt $frD, $frB", FPSqrt,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001136 [(set f64:$frD, (fsqrt f64:$frB))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +00001137 def FSQRTS : XForm_26<59, 22, (outs F4RC:$frD), (ins F4RC:$frB),
1138 "fsqrts $frD, $frB", FPSqrt,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001139 [(set f32:$frD, (fsqrt f32:$frB))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +00001140 }
Chris Lattner88d211f2006-03-12 09:13:49 +00001141}
Chris Lattner919c0322005-10-01 01:35:02 +00001142
Jakob Stoklund Olesena90c3f62010-07-16 21:03:52 +00001143/// Note that FMR is defined as pseudo-ops on the PPC970 because they are
Chris Lattner9d5da1d2006-03-24 07:12:19 +00001144/// often coalesced away and we don't want the dispatch group builder to think
Chris Lattner88d211f2006-03-12 09:13:49 +00001145/// that they will fill slots (which could cause the load of a LSU reject to
1146/// sneak into a d-group with a store).
Jakob Stoklund Olesenbaafcbb42010-02-26 21:53:24 +00001147def FMR : XForm_26<63, 72, (outs F4RC:$frD), (ins F4RC:$frB),
1148 "fmr $frD, $frB", FPGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001149 []>, // (set f32:$frD, f32:$frB)
Jakob Stoklund Olesenbaafcbb42010-02-26 21:53:24 +00001150 PPC970_Unit_Pseudo;
Chris Lattner919c0322005-10-01 01:35:02 +00001151
Chris Lattner88d211f2006-03-12 09:13:49 +00001152let PPC970_Unit = 3 in { // FPU Operations.
Chris Lattner919c0322005-10-01 01:35:02 +00001153// These are artificially split into two different forms, for 4/8 byte FP.
Evan Cheng64d80e32007-07-19 01:14:50 +00001154def FABSS : XForm_26<63, 264, (outs F4RC:$frD), (ins F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +00001155 "fabs $frD, $frB", FPGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001156 [(set f32:$frD, (fabs f32:$frB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001157def FABSD : XForm_26<63, 264, (outs F8RC:$frD), (ins F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +00001158 "fabs $frD, $frB", FPGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001159 [(set f64:$frD, (fabs f64:$frB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001160def FNABSS : XForm_26<63, 136, (outs F4RC:$frD), (ins F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +00001161 "fnabs $frD, $frB", FPGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001162 [(set f32:$frD, (fneg (fabs f32:$frB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001163def FNABSD : XForm_26<63, 136, (outs F8RC:$frD), (ins F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +00001164 "fnabs $frD, $frB", FPGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001165 [(set f64:$frD, (fneg (fabs f64:$frB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001166def FNEGS : XForm_26<63, 40, (outs F4RC:$frD), (ins F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +00001167 "fneg $frD, $frB", FPGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001168 [(set f32:$frD, (fneg f32:$frB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001169def FNEGD : XForm_26<63, 40, (outs F8RC:$frD), (ins F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +00001170 "fneg $frD, $frB", FPGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001171 [(set f64:$frD, (fneg f64:$frB))]>;
Chris Lattner88d211f2006-03-12 09:13:49 +00001172}
Chris Lattner919c0322005-10-01 01:35:02 +00001173
Nate Begeman6b3dc552004-08-29 22:45:13 +00001174
Nate Begeman07aada82004-08-30 02:28:06 +00001175// XL-Form instructions. condition register logical ops.
1176//
Evan Cheng64d80e32007-07-19 01:14:50 +00001177def MCRF : XLForm_3<19, 0, (outs CRRC:$BF), (ins CRRC:$BFA),
Chris Lattner88d211f2006-03-12 09:13:49 +00001178 "mcrf $BF, $BFA", BrMCR>,
1179 PPC970_DGroup_First, PPC970_Unit_CRU;
Nate Begeman07aada82004-08-30 02:28:06 +00001180
Nicolas Geoffray0404cd92008-03-10 14:12:10 +00001181def CREQV : XLForm_1<19, 289, (outs CRBITRC:$CRD),
1182 (ins CRBITRC:$CRA, CRBITRC:$CRB),
Chris Lattner9f0bc652007-02-25 05:34:32 +00001183 "creqv $CRD, $CRA, $CRB", BrCR,
1184 []>;
1185
Nicolas Geoffray0404cd92008-03-10 14:12:10 +00001186def CROR : XLForm_1<19, 449, (outs CRBITRC:$CRD),
1187 (ins CRBITRC:$CRA, CRBITRC:$CRB),
1188 "cror $CRD, $CRA, $CRB", BrCR,
1189 []>;
1190
Ulrich Weigand3d386422013-03-26 10:57:16 +00001191let isCodeGenOnly = 1 in {
Nicolas Geoffray0404cd92008-03-10 14:12:10 +00001192def CRSET : XLForm_1_ext<19, 289, (outs CRBITRC:$dst), (ins),
Chris Lattner9f0bc652007-02-25 05:34:32 +00001193 "creqv $dst, $dst, $dst", BrCR,
1194 []>;
1195
Roman Divacky0aaa9192011-08-30 17:04:16 +00001196def CRUNSET: XLForm_1_ext<19, 193, (outs CRBITRC:$dst), (ins),
1197 "crxor $dst, $dst, $dst", BrCR,
1198 []>;
1199
Hal Finkel82b38212012-08-28 02:10:27 +00001200let Defs = [CR1EQ], CRD = 6 in {
1201def CR6SET : XLForm_1_ext<19, 289, (outs), (ins),
1202 "creqv 6, 6, 6", BrCR,
1203 [(PPCcr6set)]>;
1204
1205def CR6UNSET: XLForm_1_ext<19, 193, (outs), (ins),
1206 "crxor 6, 6, 6", BrCR,
1207 [(PPCcr6unset)]>;
1208}
Ulrich Weigand3d386422013-03-26 10:57:16 +00001209}
Hal Finkel82b38212012-08-28 02:10:27 +00001210
Chris Lattner88d211f2006-03-12 09:13:49 +00001211// XFX-Form instructions. Instructions that deal with SPRs.
Nate Begeman07aada82004-08-30 02:28:06 +00001212//
Dale Johannesen639076f2008-10-23 20:41:28 +00001213let Uses = [CTR] in {
Evan Cheng64d80e32007-07-19 01:14:50 +00001214def MFCTR : XFXForm_1_ext<31, 339, 9, (outs GPRC:$rT), (ins),
1215 "mfctr $rT", SprMFSPR>,
Chris Lattner88d211f2006-03-12 09:13:49 +00001216 PPC970_DGroup_First, PPC970_Unit_FXU;
Dale Johannesen639076f2008-10-23 20:41:28 +00001217}
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001218let Defs = [CTR], Pattern = [(PPCmtctr i32:$rS)] in {
Evan Cheng64d80e32007-07-19 01:14:50 +00001219def MTCTR : XFXForm_7_ext<31, 467, 9, (outs), (ins GPRC:$rS),
1220 "mtctr $rS", SprMTSPR>,
Chris Lattner1877ec92006-03-13 21:52:10 +00001221 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001222}
Chris Lattner1877ec92006-03-13 21:52:10 +00001223
Dale Johannesen639076f2008-10-23 20:41:28 +00001224let Defs = [LR] in {
Evan Cheng64d80e32007-07-19 01:14:50 +00001225def MTLR : XFXForm_7_ext<31, 467, 8, (outs), (ins GPRC:$rS),
1226 "mtlr $rS", SprMTSPR>,
Chris Lattner1877ec92006-03-13 21:52:10 +00001227 PPC970_DGroup_First, PPC970_Unit_FXU;
Dale Johannesen639076f2008-10-23 20:41:28 +00001228}
1229let Uses = [LR] in {
Evan Cheng64d80e32007-07-19 01:14:50 +00001230def MFLR : XFXForm_1_ext<31, 339, 8, (outs GPRC:$rT), (ins),
1231 "mflr $rT", SprMFSPR>,
Chris Lattner88d211f2006-03-12 09:13:49 +00001232 PPC970_DGroup_First, PPC970_Unit_FXU;
Dale Johannesen639076f2008-10-23 20:41:28 +00001233}
Chris Lattner1877ec92006-03-13 21:52:10 +00001234
1235// Move to/from VRSAVE: despite being a SPR, the VRSAVE register is renamed like
1236// a GPR on the PPC970. As such, copies in and out have the same performance
1237// characteristics as an OR instruction.
Evan Cheng64d80e32007-07-19 01:14:50 +00001238def MTVRSAVE : XFXForm_7_ext<31, 467, 256, (outs), (ins GPRC:$rS),
Chris Lattner1877ec92006-03-13 21:52:10 +00001239 "mtspr 256, $rS", IntGeneral>,
Nate Begeman133decd2006-03-15 05:25:05 +00001240 PPC970_DGroup_Single, PPC970_Unit_FXU;
Evan Cheng64d80e32007-07-19 01:14:50 +00001241def MFVRSAVE : XFXForm_1_ext<31, 339, 256, (outs GPRC:$rT), (ins),
Chris Lattner1877ec92006-03-13 21:52:10 +00001242 "mfspr $rT, 256", IntGeneral>,
Nate Begeman133decd2006-03-15 05:25:05 +00001243 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattner1877ec92006-03-13 21:52:10 +00001244
Hal Finkel10f7f2a2013-03-21 19:03:21 +00001245let isCodeGenOnly = 1 in {
1246 def MTVRSAVEv : XFXForm_7_ext<31, 467, 256,
1247 (outs VRSAVERC:$reg), (ins GPRC:$rS),
1248 "mtspr 256, $rS", IntGeneral>,
1249 PPC970_DGroup_Single, PPC970_Unit_FXU;
1250 def MFVRSAVEv : XFXForm_1_ext<31, 339, 256, (outs GPRC:$rT),
1251 (ins VRSAVERC:$reg),
1252 "mfspr $rT, 256", IntGeneral>,
1253 PPC970_DGroup_First, PPC970_Unit_FXU;
1254}
1255
1256// SPILL_VRSAVE - Indicate that we're dumping the VRSAVE register,
1257// so we'll need to scavenge a register for it.
1258let mayStore = 1 in
1259def SPILL_VRSAVE : Pseudo<(outs), (ins VRSAVERC:$vrsave, memri:$F),
1260 "#SPILL_VRSAVE", []>;
1261
1262// RESTORE_VRSAVE - Indicate that we're restoring the VRSAVE register (previously
1263// spilled), so we'll need to scavenge a register for it.
1264let mayLoad = 1 in
1265def RESTORE_VRSAVE : Pseudo<(outs VRSAVERC:$vrsave), (ins memri:$F),
1266 "#RESTORE_VRSAVE", []>;
1267
Hal Finkel234bb382011-12-07 06:34:06 +00001268def MTCRF : XFXForm_5<31, 144, (outs crbitm:$FXM), (ins GPRC:$rS),
Chris Lattner88d211f2006-03-12 09:13:49 +00001269 "mtcrf $FXM, $rS", BrMCRX>,
1270 PPC970_MicroCode, PPC970_Unit_CRU;
Dale Johannesen5f07d522010-05-20 17:48:26 +00001271
1272// This is a pseudo for MFCR, which implicitly uses all 8 of its subregisters;
1273// declaring that here gives the local register allocator problems with this:
Dale Johannesenb384ab92008-10-29 18:26:45 +00001274// vreg = MCRF CR0
1275// MFCR <kill of whatever preg got assigned to vreg>
Dale Johannesen5f07d522010-05-20 17:48:26 +00001276// while not declaring it breaks DeadMachineInstructionElimination.
1277// As it turns out, in all cases where we currently use this,
1278// we're only interested in one subregister of it. Represent this in the
1279// instruction to keep the register allocator from becoming confused.
Chris Lattner2ead4582010-11-14 22:03:15 +00001280//
1281// FIXME: Make this a real Pseudo instruction when the JIT switches to MC.
Ulrich Weigand3d386422013-03-26 10:57:16 +00001282let isCodeGenOnly = 1 in
Dale Johannesen5f07d522010-05-20 17:48:26 +00001283def MFCRpseud: XFXForm_3<31, 19, (outs GPRC:$rT), (ins crbitm:$FXM),
Will Schmidt91638152012-10-04 18:14:28 +00001284 "#MFCRpseud", SprMFCR>,
Chris Lattner6d92cad2006-03-26 10:06:40 +00001285 PPC970_MicroCode, PPC970_Unit_CRU;
Chris Lattner2ead4582010-11-14 22:03:15 +00001286
1287def MFCR : XFXForm_3<31, 19, (outs GPRC:$rT), (ins),
1288 "mfcr $rT", SprMFCR>,
1289 PPC970_MicroCode, PPC970_Unit_CRU;
1290
Evan Cheng64d80e32007-07-19 01:14:50 +00001291def MFOCRF: XFXForm_5a<31, 19, (outs GPRC:$rT), (ins crbitm:$FXM),
Hal Finkel0a1852b2012-06-11 15:43:15 +00001292 "mfocrf $rT, $FXM", SprMFCR>,
Chris Lattner88d211f2006-03-12 09:13:49 +00001293 PPC970_DGroup_First, PPC970_Unit_CRU;
Nate Begeman07aada82004-08-30 02:28:06 +00001294
Ulrich Weigand7d35d3f2013-03-26 10:56:22 +00001295// Pseudo instruction to perform FADD in round-to-zero mode.
1296let usesCustomInserter = 1, Uses = [RM] in {
1297 def FADDrtz: Pseudo<(outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRB), "",
1298 [(set f64:$FRT, (PPCfaddrtz f64:$FRA, f64:$FRB))]>;
1299}
Dale Johannesen6eaeff22007-10-10 01:01:31 +00001300
Ulrich Weigand7d35d3f2013-03-26 10:56:22 +00001301// The above pseudo gets expanded to make use of the following instructions
1302// to manipulate FPSCR. Note that FPSCR is not modeled at the DAG level.
Dale Johannesenb384ab92008-10-29 18:26:45 +00001303let Uses = [RM], Defs = [RM] in {
1304 def MTFSB0 : XForm_43<63, 70, (outs), (ins u5imm:$FM),
Ulrich Weigand7d35d3f2013-03-26 10:56:22 +00001305 "mtfsb0 $FM", IntMTFSB0, []>,
Dale Johannesenb384ab92008-10-29 18:26:45 +00001306 PPC970_DGroup_Single, PPC970_Unit_FPU;
1307 def MTFSB1 : XForm_43<63, 38, (outs), (ins u5imm:$FM),
Ulrich Weigand7d35d3f2013-03-26 10:56:22 +00001308 "mtfsb1 $FM", IntMTFSB0, []>,
Dale Johannesenb384ab92008-10-29 18:26:45 +00001309 PPC970_DGroup_Single, PPC970_Unit_FPU;
Ulrich Weigand7d35d3f2013-03-26 10:56:22 +00001310 def MTFSF : XFLForm<63, 711, (outs), (ins i32imm:$FM, F8RC:$rT),
1311 "mtfsf $FM, $rT", IntMTFSB0, []>,
Dale Johannesenb384ab92008-10-29 18:26:45 +00001312 PPC970_DGroup_Single, PPC970_Unit_FPU;
1313}
1314let Uses = [RM] in {
1315 def MFFS : XForm_42<63, 583, (outs F8RC:$rT), (ins),
1316 "mffs $rT", IntMFFS,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001317 [(set f64:$rT, (PPCmffs))]>,
Dale Johannesenb384ab92008-10-29 18:26:45 +00001318 PPC970_DGroup_Single, PPC970_Unit_FPU;
Dale Johannesenb384ab92008-10-29 18:26:45 +00001319}
1320
Dale Johannesen6eaeff22007-10-10 01:01:31 +00001321
Chris Lattner88d211f2006-03-12 09:13:49 +00001322let PPC970_Unit = 1 in { // FXU Operations.
Nate Begeman07aada82004-08-30 02:28:06 +00001323
1324// XO-Form instructions. Arithmetic instructions that can set overflow bit
1325//
Evan Cheng64d80e32007-07-19 01:14:50 +00001326def ADD4 : XOForm_1<31, 266, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Hal Finkel16803092012-06-12 19:01:24 +00001327 "add $rT, $rA, $rB", IntSimple,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001328 [(set i32:$rT, (add i32:$rA, i32:$rB))]>;
Dale Johannesen8dffc812009-09-18 20:15:22 +00001329let Defs = [CARRY] in {
Evan Cheng64d80e32007-07-19 01:14:50 +00001330def ADDC : XOForm_1<31, 10, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001331 "addc $rT, $rA, $rB", IntGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001332 [(set i32:$rT, (addc i32:$rA, i32:$rB))]>,
Chris Lattnerfd977342006-03-13 05:15:10 +00001333 PPC970_DGroup_Cracked;
Dale Johannesen8dffc812009-09-18 20:15:22 +00001334}
Evan Cheng64d80e32007-07-19 01:14:50 +00001335def DIVW : XOForm_1<31, 491, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001336 "divw $rT, $rA, $rB", IntDivW,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001337 [(set i32:$rT, (sdiv i32:$rA, i32:$rB))]>,
Chris Lattnerfd977342006-03-13 05:15:10 +00001338 PPC970_DGroup_First, PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +00001339def DIVWU : XOForm_1<31, 459, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001340 "divwu $rT, $rA, $rB", IntDivW,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001341 [(set i32:$rT, (udiv i32:$rA, i32:$rB))]>,
Chris Lattnerfd977342006-03-13 05:15:10 +00001342 PPC970_DGroup_First, PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +00001343def MULHW : XOForm_1<31, 75, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001344 "mulhw $rT, $rA, $rB", IntMulHW,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001345 [(set i32:$rT, (mulhs i32:$rA, i32:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001346def MULHWU : XOForm_1<31, 11, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001347 "mulhwu $rT, $rA, $rB", IntMulHWU,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001348 [(set i32:$rT, (mulhu i32:$rA, i32:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001349def MULLW : XOForm_1<31, 235, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001350 "mullw $rT, $rA, $rB", IntMulHW,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001351 [(set i32:$rT, (mul i32:$rA, i32:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001352def SUBF : XOForm_1<31, 40, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001353 "subf $rT, $rA, $rB", IntGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001354 [(set i32:$rT, (sub i32:$rB, i32:$rA))]>;
Dale Johannesen8dffc812009-09-18 20:15:22 +00001355let Defs = [CARRY] in {
Evan Cheng64d80e32007-07-19 01:14:50 +00001356def SUBFC : XOForm_1<31, 8, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001357 "subfc $rT, $rA, $rB", IntGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001358 [(set i32:$rT, (subc i32:$rB, i32:$rA))]>,
Chris Lattnerfd977342006-03-13 05:15:10 +00001359 PPC970_DGroup_Cracked;
Dale Johannesen8dffc812009-09-18 20:15:22 +00001360}
1361def NEG : XOForm_3<31, 104, 0, (outs GPRC:$rT), (ins GPRC:$rA),
Hal Finkel16803092012-06-12 19:01:24 +00001362 "neg $rT, $rA", IntSimple,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001363 [(set i32:$rT, (ineg i32:$rA))]>;
Dale Johannesen8dffc812009-09-18 20:15:22 +00001364let Uses = [CARRY], Defs = [CARRY] in {
1365def ADDE : XOForm_1<31, 138, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
1366 "adde $rT, $rA, $rB", IntGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001367 [(set i32:$rT, (adde i32:$rA, i32:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001368def ADDME : XOForm_3<31, 234, 0, (outs GPRC:$rT), (ins GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +00001369 "addme $rT, $rA", IntGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001370 [(set i32:$rT, (adde i32:$rA, -1))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001371def ADDZE : XOForm_3<31, 202, 0, (outs GPRC:$rT), (ins GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +00001372 "addze $rT, $rA", IntGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001373 [(set i32:$rT, (adde i32:$rA, 0))]>;
Dale Johannesen8dffc812009-09-18 20:15:22 +00001374def SUBFE : XOForm_1<31, 136, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
1375 "subfe $rT, $rA, $rB", IntGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001376 [(set i32:$rT, (sube i32:$rB, i32:$rA))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001377def SUBFME : XOForm_3<31, 232, 0, (outs GPRC:$rT), (ins GPRC:$rA),
Nate Begeman551bf3f2006-02-17 05:43:56 +00001378 "subfme $rT, $rA", IntGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001379 [(set i32:$rT, (sube -1, i32:$rA))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001380def SUBFZE : XOForm_3<31, 200, 0, (outs GPRC:$rT), (ins GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +00001381 "subfze $rT, $rA", IntGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001382 [(set i32:$rT, (sube 0, i32:$rA))]>;
Chris Lattner88d211f2006-03-12 09:13:49 +00001383}
Dale Johannesen8dffc812009-09-18 20:15:22 +00001384}
Nate Begeman07aada82004-08-30 02:28:06 +00001385
1386// A-Form instructions. Most of the instructions executed in the FPU are of
1387// this type.
1388//
Chris Lattner88d211f2006-03-12 09:13:49 +00001389let PPC970_Unit = 3 in { // FPU Operations.
Dale Johannesenb384ab92008-10-29 18:26:45 +00001390let Uses = [RM] in {
1391 def FMADD : AForm_1<63, 29,
1392 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
1393 "fmadd $FRT, $FRA, $FRC, $FRB", FPFused,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001394 [(set f64:$FRT, (fma f64:$FRA, f64:$FRC, f64:$FRB))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +00001395 def FMADDS : AForm_1<59, 29,
1396 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
1397 "fmadds $FRT, $FRA, $FRC, $FRB", FPGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001398 [(set f32:$FRT, (fma f32:$FRA, f32:$FRC, f32:$FRB))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +00001399 def FMSUB : AForm_1<63, 28,
1400 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
1401 "fmsub $FRT, $FRA, $FRC, $FRB", FPFused,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001402 [(set f64:$FRT,
1403 (fma f64:$FRA, f64:$FRC, (fneg f64:$FRB)))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +00001404 def FMSUBS : AForm_1<59, 28,
1405 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
1406 "fmsubs $FRT, $FRA, $FRC, $FRB", FPGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001407 [(set f32:$FRT,
1408 (fma f32:$FRA, f32:$FRC, (fneg f32:$FRB)))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +00001409 def FNMADD : AForm_1<63, 31,
1410 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
1411 "fnmadd $FRT, $FRA, $FRC, $FRB", FPFused,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001412 [(set f64:$FRT,
1413 (fneg (fma f64:$FRA, f64:$FRC, f64:$FRB)))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +00001414 def FNMADDS : AForm_1<59, 31,
1415 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
1416 "fnmadds $FRT, $FRA, $FRC, $FRB", FPGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001417 [(set f32:$FRT,
1418 (fneg (fma f32:$FRA, f32:$FRC, f32:$FRB)))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +00001419 def FNMSUB : AForm_1<63, 30,
1420 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
1421 "fnmsub $FRT, $FRA, $FRC, $FRB", FPFused,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001422 [(set f64:$FRT, (fneg (fma f64:$FRA, f64:$FRC,
1423 (fneg f64:$FRB))))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +00001424 def FNMSUBS : AForm_1<59, 30,
1425 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
1426 "fnmsubs $FRT, $FRA, $FRC, $FRB", FPGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001427 [(set f32:$FRT, (fneg (fma f32:$FRA, f32:$FRC,
1428 (fneg f32:$FRB))))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +00001429}
Chris Lattner43f07a42005-10-02 07:07:49 +00001430// FSEL is artificially split into 4 and 8-byte forms for the result. To avoid
1431// having 4 of these, force the comparison to always be an 8-byte double (code
1432// should use an FMRSD if the input comparison value really wants to be a float)
Chris Lattner867940d2005-10-02 06:58:23 +00001433// and 4/8 byte forms for the result and operand type..
Chris Lattner43f07a42005-10-02 07:07:49 +00001434def FSELD : AForm_1<63, 23,
Evan Cheng64d80e32007-07-19 01:14:50 +00001435 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +00001436 "fsel $FRT, $FRA, $FRC, $FRB", FPGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001437 [(set f64:$FRT, (PPCfsel f64:$FRA, f64:$FRC, f64:$FRB))]>;
Chris Lattner43f07a42005-10-02 07:07:49 +00001438def FSELS : AForm_1<63, 23,
Evan Cheng64d80e32007-07-19 01:14:50 +00001439 (outs F4RC:$FRT), (ins F8RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +00001440 "fsel $FRT, $FRA, $FRC, $FRB", FPGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001441 [(set f32:$FRT, (PPCfsel f64:$FRA, f32:$FRC, f32:$FRB))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +00001442let Uses = [RM] in {
1443 def FADD : AForm_2<63, 21,
1444 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRB),
Hal Finkel8dc440a2012-08-28 02:49:14 +00001445 "fadd $FRT, $FRA, $FRB", FPAddSub,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001446 [(set f64:$FRT, (fadd f64:$FRA, f64:$FRB))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +00001447 def FADDS : AForm_2<59, 21,
1448 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRB),
1449 "fadds $FRT, $FRA, $FRB", FPGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001450 [(set f32:$FRT, (fadd f32:$FRA, f32:$FRB))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +00001451 def FDIV : AForm_2<63, 18,
1452 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRB),
1453 "fdiv $FRT, $FRA, $FRB", FPDivD,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001454 [(set f64:$FRT, (fdiv f64:$FRA, f64:$FRB))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +00001455 def FDIVS : AForm_2<59, 18,
1456 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRB),
1457 "fdivs $FRT, $FRA, $FRB", FPDivS,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001458 [(set f32:$FRT, (fdiv f32:$FRA, f32:$FRB))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +00001459 def FMUL : AForm_3<63, 25,
Ulrich Weigand4ff09812012-11-13 19:19:46 +00001460 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRC),
1461 "fmul $FRT, $FRA, $FRC", FPFused,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001462 [(set f64:$FRT, (fmul f64:$FRA, f64:$FRC))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +00001463 def FMULS : AForm_3<59, 25,
Ulrich Weigand4ff09812012-11-13 19:19:46 +00001464 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRC),
1465 "fmuls $FRT, $FRA, $FRC", FPGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001466 [(set f32:$FRT, (fmul f32:$FRA, f32:$FRC))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +00001467 def FSUB : AForm_2<63, 20,
1468 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRB),
Hal Finkel8dc440a2012-08-28 02:49:14 +00001469 "fsub $FRT, $FRA, $FRB", FPAddSub,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001470 [(set f64:$FRT, (fsub f64:$FRA, f64:$FRB))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +00001471 def FSUBS : AForm_2<59, 20,
1472 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRB),
1473 "fsubs $FRT, $FRA, $FRB", FPGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001474 [(set f32:$FRT, (fsub f32:$FRA, f32:$FRB))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +00001475 }
Chris Lattner88d211f2006-03-12 09:13:49 +00001476}
Nate Begeman07aada82004-08-30 02:28:06 +00001477
Chris Lattner88d211f2006-03-12 09:13:49 +00001478let PPC970_Unit = 1 in { // FXU Operations.
Ulrich Weigandbc40df32012-11-13 19:14:19 +00001479 def ISEL : AForm_4<31, 15,
Ulrich Weiganda01c7db2013-03-26 10:54:54 +00001480 (outs GPRC:$rT), (ins GPRC_NOR0:$rA, GPRC:$rB, CRBITRC:$cond),
Hal Finkel009f7af2012-06-22 23:10:08 +00001481 "isel $rT, $rA, $rB, $cond", IntGeneral,
1482 []>;
1483}
1484
1485let PPC970_Unit = 1 in { // FXU Operations.
Nate Begemancc8bd9c2004-08-31 02:28:08 +00001486// M-Form instructions. rotate and mask instructions.
1487//
Chris Lattner8e28b5c2006-11-15 23:24:18 +00001488let isCommutable = 1 in {
Chris Lattner043870d2005-09-09 18:17:41 +00001489// RLWIMI can be commuted if the rotate amount is zero.
Chris Lattner14522e32005-04-19 05:21:30 +00001490def RLWIMI : MForm_2<20,
Evan Cheng64d80e32007-07-19 01:14:50 +00001491 (outs GPRC:$rA), (ins GPRC:$rSi, GPRC:$rS, u5imm:$SH, u5imm:$MB,
Jim Laskey53842142005-10-19 19:51:16 +00001492 u5imm:$ME), "rlwimi $rA, $rS, $SH, $MB, $ME", IntRotate,
Chris Lattner8e28b5c2006-11-15 23:24:18 +00001493 []>, PPC970_DGroup_Cracked, RegConstraint<"$rSi = $rA">,
1494 NoEncode<"$rSi">;
Nate Begeman2d4c98d2004-10-16 20:43:38 +00001495}
Chris Lattner14522e32005-04-19 05:21:30 +00001496def RLWINM : MForm_2<21,
Evan Cheng64d80e32007-07-19 01:14:50 +00001497 (outs GPRC:$rA), (ins GPRC:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
Jim Laskey53842142005-10-19 19:51:16 +00001498 "rlwinm $rA, $rS, $SH, $MB, $ME", IntGeneral,
Nate Begeman2d5aff72005-10-19 18:42:01 +00001499 []>;
Chris Lattner14522e32005-04-19 05:21:30 +00001500def RLWINMo : MForm_2<21,
Evan Cheng64d80e32007-07-19 01:14:50 +00001501 (outs GPRC:$rA), (ins GPRC:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
Jim Laskey53842142005-10-19 19:51:16 +00001502 "rlwinm. $rA, $rS, $SH, $MB, $ME", IntGeneral,
Chris Lattnerfd977342006-03-13 05:15:10 +00001503 []>, isDOT, PPC970_DGroup_Cracked;
Chris Lattner14522e32005-04-19 05:21:30 +00001504def RLWNM : MForm_2<23,
Evan Cheng64d80e32007-07-19 01:14:50 +00001505 (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB, u5imm:$MB, u5imm:$ME),
Jim Laskey53842142005-10-19 19:51:16 +00001506 "rlwnm $rA, $rS, $rB, $MB, $ME", IntGeneral,
Nate Begeman2d5aff72005-10-19 18:42:01 +00001507 []>;
Chris Lattner88d211f2006-03-12 09:13:49 +00001508}
Nate Begemancc8bd9c2004-08-31 02:28:08 +00001509
Chris Lattner3c0f9cc2006-03-20 06:15:45 +00001510
Chris Lattner2eb25172005-09-09 00:39:56 +00001511//===----------------------------------------------------------------------===//
1512// PowerPC Instruction Patterns
1513//
1514
Chris Lattner30e21a42005-09-26 22:20:16 +00001515// Arbitrary immediate support. Implement in terms of LIS/ORI.
1516def : Pat<(i32 imm:$imm),
1517 (ORI (LIS (HI16 imm:$imm)), (LO16 imm:$imm))>;
Chris Lattner91da8622005-09-28 17:13:15 +00001518
1519// Implement the 'not' operation with the NOR instruction.
Ulrich Weigand1492a4e2013-03-25 19:04:58 +00001520def NOT : Pat<(not i32:$in),
1521 (NOR $in, $in)>;
Chris Lattner91da8622005-09-28 17:13:15 +00001522
Chris Lattner79d0e9f2005-09-28 23:07:13 +00001523// ADD an arbitrary immediate.
Ulrich Weigand1492a4e2013-03-25 19:04:58 +00001524def : Pat<(add i32:$in, imm:$imm),
1525 (ADDIS (ADDI $in, (LO16 imm:$imm)), (HA16 imm:$imm))>;
Chris Lattner79d0e9f2005-09-28 23:07:13 +00001526// OR an arbitrary immediate.
Ulrich Weigand1492a4e2013-03-25 19:04:58 +00001527def : Pat<(or i32:$in, imm:$imm),
1528 (ORIS (ORI $in, (LO16 imm:$imm)), (HI16 imm:$imm))>;
Chris Lattner79d0e9f2005-09-28 23:07:13 +00001529// XOR an arbitrary immediate.
Ulrich Weigand1492a4e2013-03-25 19:04:58 +00001530def : Pat<(xor i32:$in, imm:$imm),
1531 (XORIS (XORI $in, (LO16 imm:$imm)), (HI16 imm:$imm))>;
Nate Begeman551bf3f2006-02-17 05:43:56 +00001532// SUBFIC
Ulrich Weigand1492a4e2013-03-25 19:04:58 +00001533def : Pat<(sub immSExt16:$imm, i32:$in),
1534 (SUBFIC $in, imm:$imm)>;
Chris Lattner8be1fa52005-10-19 01:38:02 +00001535
Chris Lattner956f43c2006-06-16 20:22:01 +00001536// SHL/SRL
Ulrich Weigand1492a4e2013-03-25 19:04:58 +00001537def : Pat<(shl i32:$in, (i32 imm:$imm)),
1538 (RLWINM $in, imm:$imm, 0, (SHL32 imm:$imm))>;
1539def : Pat<(srl i32:$in, (i32 imm:$imm)),
1540 (RLWINM $in, (SRL32 imm:$imm), imm:$imm, 31)>;
Nate Begeman2d5aff72005-10-19 18:42:01 +00001541
Nate Begeman35ef9132006-01-11 21:21:00 +00001542// ROTL
Ulrich Weigand1492a4e2013-03-25 19:04:58 +00001543def : Pat<(rotl i32:$in, i32:$sh),
1544 (RLWNM $in, $sh, 0, 31)>;
1545def : Pat<(rotl i32:$in, (i32 imm:$imm)),
1546 (RLWINM $in, imm:$imm, 0, 31)>;
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001547
Nate Begemanf42f1332006-09-22 05:01:56 +00001548// RLWNM
Ulrich Weigand1492a4e2013-03-25 19:04:58 +00001549def : Pat<(and (rotl i32:$in, i32:$sh), maskimm32:$imm),
1550 (RLWNM $in, $sh, (MB maskimm32:$imm), (ME maskimm32:$imm))>;
Nate Begemanf42f1332006-09-22 05:01:56 +00001551
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001552// Calls
Ulrich Weigand86765fb2013-03-22 15:24:13 +00001553def : Pat<(PPCcall (i32 tglobaladdr:$dst)),
1554 (BL tglobaladdr:$dst)>;
1555def : Pat<(PPCcall (i32 texternalsym:$dst)),
1556 (BL texternalsym:$dst)>;
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001557
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001558
1559def : Pat<(PPCtc_return (i32 tglobaladdr:$dst), imm:$imm),
1560 (TCRETURNdi tglobaladdr:$dst, imm:$imm)>;
1561
1562def : Pat<(PPCtc_return (i32 texternalsym:$dst), imm:$imm),
1563 (TCRETURNdi texternalsym:$dst, imm:$imm)>;
1564
1565def : Pat<(PPCtc_return CTRRC:$dst, imm:$imm),
1566 (TCRETURNri CTRRC:$dst, imm:$imm)>;
1567
1568
1569
Chris Lattner860e8862005-11-17 07:30:41 +00001570// Hi and Lo for Darwin Global Addresses.
Chris Lattnerd717b192005-12-11 07:45:47 +00001571def : Pat<(PPChi tglobaladdr:$in, 0), (LIS tglobaladdr:$in)>;
1572def : Pat<(PPClo tglobaladdr:$in, 0), (LI tglobaladdr:$in)>;
1573def : Pat<(PPChi tconstpool:$in, 0), (LIS tconstpool:$in)>;
1574def : Pat<(PPClo tconstpool:$in, 0), (LI tconstpool:$in)>;
Nate Begeman37efe672006-04-22 18:53:45 +00001575def : Pat<(PPChi tjumptable:$in, 0), (LIS tjumptable:$in)>;
1576def : Pat<(PPClo tjumptable:$in, 0), (LI tjumptable:$in)>;
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001577def : Pat<(PPChi tblockaddress:$in, 0), (LIS tblockaddress:$in)>;
1578def : Pat<(PPClo tblockaddress:$in, 0), (LI tblockaddress:$in)>;
Ulrich Weigand1492a4e2013-03-25 19:04:58 +00001579def : Pat<(PPChi tglobaltlsaddr:$g, i32:$in),
1580 (ADDIS $in, tglobaltlsaddr:$g)>;
1581def : Pat<(PPClo tglobaltlsaddr:$g, i32:$in),
Ulrich Weigand2b0850b2013-03-26 10:55:20 +00001582 (ADDI $in, tglobaltlsaddr:$g)>;
Ulrich Weigand1492a4e2013-03-25 19:04:58 +00001583def : Pat<(add i32:$in, (PPChi tglobaladdr:$g, 0)),
1584 (ADDIS $in, tglobaladdr:$g)>;
1585def : Pat<(add i32:$in, (PPChi tconstpool:$g, 0)),
1586 (ADDIS $in, tconstpool:$g)>;
1587def : Pat<(add i32:$in, (PPChi tjumptable:$g, 0)),
1588 (ADDIS $in, tjumptable:$g)>;
1589def : Pat<(add i32:$in, (PPChi tblockaddress:$g, 0)),
1590 (ADDIS $in, tblockaddress:$g)>;
Chris Lattner860e8862005-11-17 07:30:41 +00001591
Chris Lattner4172b102005-12-06 02:10:38 +00001592// Standard shifts. These are represented separately from the real shifts above
1593// so that we can distinguish between shifts that allow 5-bit and 6-bit shift
1594// amounts.
Ulrich Weigand1492a4e2013-03-25 19:04:58 +00001595def : Pat<(sra i32:$rS, i32:$rB),
1596 (SRAW $rS, $rB)>;
1597def : Pat<(srl i32:$rS, i32:$rB),
1598 (SRW $rS, $rB)>;
1599def : Pat<(shl i32:$rS, i32:$rB),
1600 (SLW $rS, $rB)>;
Chris Lattner4172b102005-12-06 02:10:38 +00001601
Evan Cheng466685d2006-10-09 20:57:25 +00001602def : Pat<(zextloadi1 iaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001603 (LBZ iaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +00001604def : Pat<(zextloadi1 xaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001605 (LBZX xaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +00001606def : Pat<(extloadi1 iaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001607 (LBZ iaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +00001608def : Pat<(extloadi1 xaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001609 (LBZX xaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +00001610def : Pat<(extloadi8 iaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001611 (LBZ iaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +00001612def : Pat<(extloadi8 xaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001613 (LBZX xaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +00001614def : Pat<(extloadi16 iaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001615 (LHZ iaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +00001616def : Pat<(extloadi16 xaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001617 (LHZX xaddr:$src)>;
Jakob Stoklund Olesena90c3f62010-07-16 21:03:52 +00001618def : Pat<(f64 (extloadf32 iaddr:$src)),
1619 (COPY_TO_REGCLASS (LFS iaddr:$src), F8RC)>;
1620def : Pat<(f64 (extloadf32 xaddr:$src)),
1621 (COPY_TO_REGCLASS (LFSX xaddr:$src), F8RC)>;
1622
Ulrich Weigand1492a4e2013-03-25 19:04:58 +00001623def : Pat<(f64 (fextend f32:$src)),
1624 (COPY_TO_REGCLASS $src, F8RC)>;
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001625
Dale Johannesenf87d6c02008-08-22 17:20:54 +00001626// Memory barriers
Chris Lattner6d9f86b2010-02-23 06:54:29 +00001627def : Pat<(membarrier (i32 imm /*ll*/),
1628 (i32 imm /*ls*/),
1629 (i32 imm /*sl*/),
1630 (i32 imm /*ss*/),
1631 (i32 imm /*device*/)),
Dale Johannesenf87d6c02008-08-22 17:20:54 +00001632 (SYNC)>;
1633
Eli Friedman14648462011-07-27 22:21:52 +00001634def : Pat<(atomic_fence (imm), (imm)), (SYNC)>;
1635
Chris Lattnerb22a04d2006-03-25 07:51:43 +00001636include "PPCInstrAltivec.td"
Chris Lattner956f43c2006-06-16 20:22:01 +00001637include "PPCInstr64Bit.td"