blob: 1939f4fdbba13c2869df948d5d55b59a761d4ca9 [file] [log] [blame]
Eric Christopher49ac3d72011-05-09 18:16:46 +00001//===- MipsInstrInfo.td - Target Description for Mips Target -*- tablegen -*-=//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00007//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00008//===----------------------------------------------------------------------===//
Eric Christopher49ac3d72011-05-09 18:16:46 +00009//
10// This file contains the Mips implementation of the TargetInstrInfo class.
11//
12//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000013
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000014
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000015//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000016// Mips profiles and nodes
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000017//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000018
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000019def SDT_MipsJmpLink : SDTypeProfile<0, 1, [SDTCisVT<0, iPTR>]>;
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +000020def SDT_MipsCMov : SDTypeProfile<1, 4, [SDTCisSameAs<0, 1>,
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +000021 SDTCisSameAs<1, 2>,
22 SDTCisSameAs<3, 4>,
23 SDTCisInt<4>]>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000024def SDT_MipsCallSeqStart : SDCallSeqStart<[SDTCisVT<0, i32>]>;
25def SDT_MipsCallSeqEnd : SDCallSeqEnd<[SDTCisVT<0, i32>, SDTCisVT<1, i32>]>;
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +000026def SDT_MipsMAddMSub : SDTypeProfile<0, 4,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +000027 [SDTCisVT<0, i32>, SDTCisSameAs<0, 1>,
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +000028 SDTCisSameAs<1, 2>,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +000029 SDTCisSameAs<2, 3>]>;
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +000030def SDT_MipsDivRem : SDTypeProfile<0, 2,
Akira Hatanakadda4a072011-10-03 21:06:13 +000031 [SDTCisInt<0>,
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +000032 SDTCisSameAs<0, 1>]>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000033
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +000034def SDT_MipsThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
35
Akira Hatanakadb548262011-07-19 23:30:50 +000036def SDT_Sync : SDTypeProfile<0, 1, [SDTCisVT<0, i32>]>;
Akira Hatanaka21afc632011-06-21 00:40:49 +000037
Akira Hatanaka40eda462011-09-22 23:31:54 +000038def SDT_Ext : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
39 SDTCisVT<2, i32>, SDTCisSameAs<2, 3>]>;
40def SDT_Ins : SDTypeProfile<1, 4, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
41 SDTCisVT<2, i32>, SDTCisSameAs<2, 3>,
Akira Hatanakabb15e112011-08-17 02:05:42 +000042 SDTCisSameAs<0, 4>]>;
43
Akira Hatanakab6f1dc22012-06-02 00:03:12 +000044def SDTMipsLoadLR : SDTypeProfile<1, 2,
45 [SDTCisInt<0>, SDTCisPtrTy<1>,
46 SDTCisSameAs<0, 2>]>;
47
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000048// Call
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +000049def MipsJmpLink : SDNode<"MipsISD::JmpLink",SDT_MipsJmpLink,
Chris Lattner036609b2010-12-23 18:28:41 +000050 [SDNPHasChain, SDNPOutGlue, SDNPOptInGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000051 SDNPVariadic]>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000052
Akira Hatanaka58d1e3f2012-10-19 20:59:39 +000053// Tail call
54def MipsTailCall : SDNode<"MipsISD::TailCall", SDT_MipsJmpLink,
55 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
56
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +000057// Hi and Lo nodes are used to handle global addresses. Used on
58// MipsISelLowering to lower stuff like GlobalAddress, ExternalSymbol
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +000059// static model. (nothing to do with Mips Registers Hi and Lo)
Bruno Cardoso Lopes91fd5322008-07-21 18:52:34 +000060def MipsHi : SDNode<"MipsISD::Hi", SDTIntUnaryOp>;
61def MipsLo : SDNode<"MipsISD::Lo", SDTIntUnaryOp>;
62def MipsGPRel : SDNode<"MipsISD::GPRel", SDTIntUnaryOp>;
Bruno Cardoso Lopese78080c2007-10-09 02:55:31 +000063
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +000064// TlsGd node is used to handle General Dynamic TLS
65def MipsTlsGd : SDNode<"MipsISD::TlsGd", SDTIntUnaryOp>;
66
67// TprelHi and TprelLo nodes are used to handle Local Exec TLS
68def MipsTprelHi : SDNode<"MipsISD::TprelHi", SDTIntUnaryOp>;
69def MipsTprelLo : SDNode<"MipsISD::TprelLo", SDTIntUnaryOp>;
70
71// Thread pointer
72def MipsThreadPointer: SDNode<"MipsISD::ThreadPointer", SDT_MipsThreadPointer>;
73
Eric Christopher3c999a22007-10-26 04:00:13 +000074// Return
Akira Hatanaka182ef6f2012-07-10 00:19:06 +000075def MipsRet : SDNode<"MipsISD::Ret", SDTNone, [SDNPHasChain, SDNPOptInGlue]>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000076
77// These are target-independent nodes, but have target-specific formats.
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000078def callseq_start : SDNode<"ISD::CALLSEQ_START", SDT_MipsCallSeqStart,
Jakob Stoklund Olesenea476282012-08-24 14:43:27 +000079 [SDNPHasChain, SDNPSideEffect, SDNPOutGlue]>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000080def callseq_end : SDNode<"ISD::CALLSEQ_END", SDT_MipsCallSeqEnd,
Jakob Stoklund Olesenea476282012-08-24 14:43:27 +000081 [SDNPHasChain, SDNPSideEffect,
82 SDNPOptInGlue, SDNPOutGlue]>;
Bill Wendling0f8d9c02007-11-13 00:44:25 +000083
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +000084// MAdd*/MSub* nodes
85def MipsMAdd : SDNode<"MipsISD::MAdd", SDT_MipsMAddMSub,
86 [SDNPOptInGlue, SDNPOutGlue]>;
87def MipsMAddu : SDNode<"MipsISD::MAddu", SDT_MipsMAddMSub,
88 [SDNPOptInGlue, SDNPOutGlue]>;
89def MipsMSub : SDNode<"MipsISD::MSub", SDT_MipsMAddMSub,
90 [SDNPOptInGlue, SDNPOutGlue]>;
91def MipsMSubu : SDNode<"MipsISD::MSubu", SDT_MipsMAddMSub,
92 [SDNPOptInGlue, SDNPOutGlue]>;
93
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +000094// DivRem(u) nodes
95def MipsDivRem : SDNode<"MipsISD::DivRem", SDT_MipsDivRem,
96 [SDNPOutGlue]>;
97def MipsDivRemU : SDNode<"MipsISD::DivRemU", SDT_MipsDivRem,
98 [SDNPOutGlue]>;
99
Akira Hatanaka6cd4b4e2011-06-07 18:00:14 +0000100// Target constant nodes that are not part of any isel patterns and remain
101// unchanged can cause instructions with illegal operands to be emitted.
102// Wrapper node patterns give the instruction selector a chance to replace
103// target constant nodes that would otherwise remain unchanged with ADDiu
104// nodes. Without these wrapper node patterns, the following conditional move
105// instrucion is emitted when function cmov2 in test/CodeGen/Mips/cmov.ll is
Jia Liubb481f82012-02-28 07:46:26 +0000106// compiled:
Akira Hatanaka6cd4b4e2011-06-07 18:00:14 +0000107// movn %got(d)($gp), %got(c)($gp), $4
108// This instruction is illegal since movn can take only register operands.
109
Akira Hatanaka648f00c2012-02-24 22:34:47 +0000110def MipsWrapper : SDNode<"MipsISD::Wrapper", SDTIntBinOp>;
Akira Hatanaka342837d2011-05-28 01:07:07 +0000111
Jakob Stoklund Olesenea476282012-08-24 14:43:27 +0000112def MipsSync : SDNode<"MipsISD::Sync", SDT_Sync, [SDNPHasChain,SDNPSideEffect]>;
Akira Hatanakadb548262011-07-19 23:30:50 +0000113
Akira Hatanakabb15e112011-08-17 02:05:42 +0000114def MipsExt : SDNode<"MipsISD::Ext", SDT_Ext>;
115def MipsIns : SDNode<"MipsISD::Ins", SDT_Ins>;
116
Akira Hatanakab6f1dc22012-06-02 00:03:12 +0000117def MipsLWL : SDNode<"MipsISD::LWL", SDTMipsLoadLR,
118 [SDNPHasChain, SDNPMayLoad, SDNPMemOperand]>;
119def MipsLWR : SDNode<"MipsISD::LWR", SDTMipsLoadLR,
120 [SDNPHasChain, SDNPMayLoad, SDNPMemOperand]>;
121def MipsSWL : SDNode<"MipsISD::SWL", SDTStore,
122 [SDNPHasChain, SDNPMayStore, SDNPMemOperand]>;
123def MipsSWR : SDNode<"MipsISD::SWR", SDTStore,
124 [SDNPHasChain, SDNPMayStore, SDNPMemOperand]>;
125def MipsLDL : SDNode<"MipsISD::LDL", SDTMipsLoadLR,
126 [SDNPHasChain, SDNPMayLoad, SDNPMemOperand]>;
127def MipsLDR : SDNode<"MipsISD::LDR", SDTMipsLoadLR,
128 [SDNPHasChain, SDNPMayLoad, SDNPMemOperand]>;
129def MipsSDL : SDNode<"MipsISD::SDL", SDTStore,
130 [SDNPHasChain, SDNPMayStore, SDNPMemOperand]>;
131def MipsSDR : SDNode<"MipsISD::SDR", SDTStore,
132 [SDNPHasChain, SDNPMayStore, SDNPMemOperand]>;
133
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000134//===----------------------------------------------------------------------===//
Bruno Cardoso Lopese78080c2007-10-09 02:55:31 +0000135// Mips Instruction Predicate Definitions.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000136//===----------------------------------------------------------------------===//
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000137def HasSEInReg : Predicate<"Subtarget.hasSEInReg()">,
138 AssemblerPredicate<"FeatureSEInReg">;
139def HasBitCount : Predicate<"Subtarget.hasBitCount()">,
140 AssemblerPredicate<"FeatureBitCount">;
141def HasSwap : Predicate<"Subtarget.hasSwap()">,
142 AssemblerPredicate<"FeatureSwap">;
143def HasCondMov : Predicate<"Subtarget.hasCondMov()">,
144 AssemblerPredicate<"FeatureCondMov">;
Akira Hatanaka0301bc52012-11-15 21:17:13 +0000145def HasFPIdx : Predicate<"Subtarget.hasFPIdx()">,
146 AssemblerPredicate<"FeatureFPIdx">;
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000147def HasMips32 : Predicate<"Subtarget.hasMips32()">,
148 AssemblerPredicate<"FeatureMips32">;
149def HasMips32r2 : Predicate<"Subtarget.hasMips32r2()">,
150 AssemblerPredicate<"FeatureMips32r2">;
151def HasMips64 : Predicate<"Subtarget.hasMips64()">,
152 AssemblerPredicate<"FeatureMips64">;
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000153def NotMips64 : Predicate<"!Subtarget.hasMips64()">,
154 AssemblerPredicate<"!FeatureMips64">;
155def HasMips64r2 : Predicate<"Subtarget.hasMips64r2()">,
156 AssemblerPredicate<"FeatureMips64r2">;
157def IsN64 : Predicate<"Subtarget.isABI_N64()">,
158 AssemblerPredicate<"FeatureN64">;
159def NotN64 : Predicate<"!Subtarget.isABI_N64()">,
160 AssemblerPredicate<"!FeatureN64">;
Akira Hatanaka4a5a8942012-05-24 18:32:33 +0000161def InMips16Mode : Predicate<"Subtarget.inMips16Mode()">,
162 AssemblerPredicate<"FeatureMips16">;
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000163def RelocStatic : Predicate<"TM.getRelocationModel() == Reloc::Static">,
164 AssemblerPredicate<"FeatureMips32">;
165def RelocPIC : Predicate<"TM.getRelocationModel() == Reloc::PIC_">,
166 AssemblerPredicate<"FeatureMips32">;
167def NoNaNsFPMath : Predicate<"TM.Options.NoNaNsFPMath">,
168 AssemblerPredicate<"FeatureMips32">;
Akira Hatanaka249330e2012-12-07 03:06:09 +0000169def HasStdEnc : Predicate<"Subtarget.hasStandardEncoding()">,
170 AssemblerPredicate<"!FeatureMips16">;
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000171
Akira Hatanaka14180452012-06-14 21:03:23 +0000172class MipsPat<dag pattern, dag result> : Pat<pattern, result> {
Akira Hatanaka249330e2012-12-07 03:06:09 +0000173 let Predicates = [HasStdEnc];
Akira Hatanaka14180452012-06-14 21:03:23 +0000174}
175
Akira Hatanaka02320642012-12-13 00:32:01 +0000176class IsCommutable {
177 bit isCommutable = 1;
178}
179
Akira Hatanaka1f027132012-10-19 21:11:03 +0000180class IsBranch {
181 bit isBranch = 1;
182}
183
184class IsReturn {
185 bit isReturn = 1;
186}
187
188class IsCall {
189 bit isCall = 1;
190}
191
Akira Hatanaka01a75c42012-10-19 21:14:34 +0000192class IsTailCall {
193 bit isCall = 1;
194 bit isTerminator = 1;
195 bit isReturn = 1;
196 bit isBarrier = 1;
197 bit hasExtraSrcRegAllocReq = 1;
198 bit isCodeGenOnly = 1;
199}
200
Akira Hatanaka497204a2012-10-31 18:37:55 +0000201class IsAsCheapAsAMove {
202 bit isAsCheapAsAMove = 1;
203}
204
Akira Hatanaka3c770332012-11-03 00:53:12 +0000205class NeverHasSideEffects {
206 bit neverHasSideEffects = 1;
207}
208
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000209//===----------------------------------------------------------------------===//
210// Instruction format superclass
211//===----------------------------------------------------------------------===//
212
213include "MipsInstrFormats.td"
Bruno Cardoso Lopese78080c2007-10-09 02:55:31 +0000214
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000215//===----------------------------------------------------------------------===//
Bruno Cardoso Lopese78080c2007-10-09 02:55:31 +0000216// Mips Operand, Complex Patterns and Transformations Definitions.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000217//===----------------------------------------------------------------------===//
Bruno Cardoso Lopese78080c2007-10-09 02:55:31 +0000218
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000219// Instruction operand types
Bruno Cardoso Lopes47b92f32011-11-11 22:58:42 +0000220def jmptarget : Operand<OtherVT> {
221 let EncoderMethod = "getJumpTargetOpValue";
222}
223def brtarget : Operand<OtherVT> {
224 let EncoderMethod = "getBranchTargetOpValue";
225 let OperandType = "OPERAND_PCREL";
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000226 let DecoderMethod = "DecodeBranchTarget";
Bruno Cardoso Lopes47b92f32011-11-11 22:58:42 +0000227}
Akira Hatanaka421455f2011-11-23 22:19:28 +0000228def calltarget : Operand<iPTR> {
229 let EncoderMethod = "getJumpTargetOpValue";
230}
Akira Hatanaka642b1092011-11-11 04:03:54 +0000231def calltarget64: Operand<i64>;
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000232def simm16 : Operand<i32> {
233 let DecoderMethod= "DecodeSimm16";
234}
Akira Hatanakad55bb382011-10-11 00:11:12 +0000235def simm16_64 : Operand<i64>;
Eric Christopher3c999a22007-10-26 04:00:13 +0000236def shamt : Operand<i32>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000237
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000238// Unsigned Operand
239def uimm16 : Operand<i32> {
240 let PrintMethod = "printUnsignedImm";
241}
242
Akira Hatanaka72e9b6a2012-08-17 20:16:42 +0000243def MipsMemAsmOperand : AsmOperandClass {
244 let Name = "Mem";
245 let ParserMethod = "parseMemOperand";
246}
247
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000248// Address operand
249def mem : Operand<i32> {
250 let PrintMethod = "printMemOperand";
Akira Hatanakad3ac47f2011-07-07 18:57:00 +0000251 let MIOperandInfo = (ops CPURegs, simm16);
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000252 let EncoderMethod = "getMemEncoding";
Akira Hatanaka72e9b6a2012-08-17 20:16:42 +0000253 let ParserMatchClass = MipsMemAsmOperand;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000254}
255
Akira Hatanakad55bb382011-10-11 00:11:12 +0000256def mem64 : Operand<i64> {
257 let PrintMethod = "printMemOperand";
258 let MIOperandInfo = (ops CPU64Regs, simm16_64);
Jack Cartera6d6ef62012-06-27 23:13:42 +0000259 let EncoderMethod = "getMemEncoding";
Akira Hatanaka72e9b6a2012-08-17 20:16:42 +0000260 let ParserMatchClass = MipsMemAsmOperand;
Akira Hatanakad55bb382011-10-11 00:11:12 +0000261}
262
Akira Hatanaka03236be2011-07-07 20:54:20 +0000263def mem_ea : Operand<i32> {
264 let PrintMethod = "printMemOperandEA";
265 let MIOperandInfo = (ops CPURegs, simm16);
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000266 let EncoderMethod = "getMemEncoding";
267}
268
Akira Hatanakac742e4f2011-11-11 04:06:38 +0000269def mem_ea_64 : Operand<i64> {
270 let PrintMethod = "printMemOperandEA";
271 let MIOperandInfo = (ops CPU64Regs, simm16_64);
272 let EncoderMethod = "getMemEncoding";
273}
274
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000275// size operand of ext instruction
276def size_ext : Operand<i32> {
277 let EncoderMethod = "getSizeExtEncoding";
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000278 let DecoderMethod = "DecodeExtSize";
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000279}
280
281// size operand of ins instruction
282def size_ins : Operand<i32> {
283 let EncoderMethod = "getSizeInsEncoding";
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000284 let DecoderMethod = "DecodeInsSize";
Akira Hatanaka03236be2011-07-07 20:54:20 +0000285}
286
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000287// Transformation Function - get the lower 16 bits.
288def LO16 : SDNodeXForm<imm, [{
Akira Hatanaka4d0eb632011-12-07 20:10:24 +0000289 return getImm(N, N->getZExtValue() & 0xFFFF);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000290}]>;
291
292// Transformation Function - get the higher 16 bits.
293def HI16 : SDNodeXForm<imm, [{
Akira Hatanaka4d0eb632011-12-07 20:10:24 +0000294 return getImm(N, (N->getZExtValue() >> 16) & 0xFFFF);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000295}]>;
296
297// Node immediate fits as 16-bit sign extended on target immediate.
298// e.g. addi, andi
Jakob Stoklund Olesen7552a3d2010-08-18 23:56:46 +0000299def immSExt16 : PatLeaf<(imm), [{ return isInt<16>(N->getSExtValue()); }]>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000300
301// Node immediate fits as 16-bit zero extended on target immediate.
302// The LO16 param means that only the lower 16 bits of the node
303// immediate are caught.
304// e.g. addiu, sltiu
305def immZExt16 : PatLeaf<(imm), [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000306 if (N->getValueType(0) == MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000307 return (uint32_t)N->getZExtValue() == (unsigned short)N->getZExtValue();
Eric Christopher3c999a22007-10-26 04:00:13 +0000308 else
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000309 return (uint64_t)N->getZExtValue() == (unsigned short)N->getZExtValue();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000310}], LO16>;
311
Akira Hatanakaf06cb2b2011-12-19 20:21:18 +0000312// Immediate can be loaded with LUi (32-bit int with lower 16-bit cleared).
Akira Hatanaka20103252012-01-04 03:09:26 +0000313def immLow16Zero : PatLeaf<(imm), [{
Akira Hatanakaf06cb2b2011-12-19 20:21:18 +0000314 int64_t Val = N->getSExtValue();
315 return isInt<32>(Val) && !(Val & 0xffff);
316}]>;
317
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000318// shamt field must fit in 5 bits.
Akira Hatanakaa01820a2011-10-17 18:01:00 +0000319def immZExt5 : ImmLeaf<i32, [{return Imm == (Imm & 0x1f);}]>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000320
Eric Christopher3c999a22007-10-26 04:00:13 +0000321// Mips Address Mode! SDNode frameindex could possibily be a match
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000322// since load and store instructions from stack used it.
Akira Hatanaka4a5a8942012-05-24 18:32:33 +0000323def addr :
324 ComplexPattern<iPTR, 2, "SelectAddr", [frameindex], [SDNPWantParent]>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000325
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000326//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000327// Instructions specific format
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000328//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000329
Jack Carterde332272012-10-06 01:17:37 +0000330/// Move Control Registers From/To CPU Registers
331def MFC0_3OP : MFC3OP<0x10, 0, (outs CPURegs:$rt),
332 (ins CPURegs:$rd, uimm16:$sel),"mfc0\t$rt, $rd, $sel">;
333def : InstAlias<"mfc0 $rt, $rd", (MFC0_3OP CPURegs:$rt, CPURegs:$rd, 0)>;
334
335def MTC0_3OP : MFC3OP<0x10, 4, (outs CPURegs:$rd, uimm16:$sel),
336 (ins CPURegs:$rt),"mtc0\t$rt, $rd, $sel">;
337def : InstAlias<"mtc0 $rt, $rd", (MTC0_3OP CPURegs:$rd, 0, CPURegs:$rt)>;
338
339def MFC2_3OP : MFC3OP<0x12, 0, (outs CPURegs:$rt),
340 (ins CPURegs:$rd, uimm16:$sel),"mfc2\t$rt, $rd, $sel">;
341def : InstAlias<"mfc2 $rt, $rd", (MFC2_3OP CPURegs:$rt, CPURegs:$rd, 0)>;
342
343def MTC2_3OP : MFC3OP<0x12, 4, (outs CPURegs:$rd, uimm16:$sel),
344 (ins CPURegs:$rt),"mtc2\t$rt, $rd, $sel">;
345def : InstAlias<"mtc2 $rt, $rd", (MTC2_3OP CPURegs:$rd, 0, CPURegs:$rt)>;
346
Akira Hatanaka76d9f1c2011-10-11 23:12:12 +0000347// Arithmetic and logical instructions with 3 register operands.
Akira Hatanaka23a3da02012-12-20 03:34:05 +0000348class ArithLogicR<string opstr, InstrItinClass Itin, RegisterClass RC,
349 bit isComm = 0, SDPatternOperator OpNode = null_frag>:
350 InstSE<(outs RC:$rd), (ins RC:$rs, RC:$rt),
351 !strconcat(opstr, "\t$rd, $rs, $rt"),
352 [(set RC:$rd, (OpNode RC:$rs, RC:$rt))], Itin, FrmR> {
Akira Hatanaka01765eb2011-05-12 17:42:08 +0000353 let isCommutable = isComm;
Akira Hatanakaa6953492012-04-18 18:52:10 +0000354 let isReMaterializable = 1;
Akira Hatanaka01765eb2011-05-12 17:42:08 +0000355}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000356
Akira Hatanaka2dfd3a92011-10-11 23:38:52 +0000357// Arithmetic and logical instructions with 2 register operands.
Akira Hatanakaab48c502012-12-20 03:40:03 +0000358class ArithLogicI<string opstr, Operand Od, PatLeaf imm_type,
Akira Hatanakac9e30ea2012-12-20 03:00:16 +0000359 RegisterClass RC, SDPatternOperator OpNode = null_frag> :
Akira Hatanakaab48c502012-12-20 03:40:03 +0000360 InstSE<(outs RC:$rt), (ins RC:$rs, Od:$imm16),
361 !strconcat(opstr, "\t$rt, $rs, $imm16"),
362 [(set RC:$rt, (OpNode RC:$rs, imm_type:$imm16))], IIAlu, FrmI> {
Akira Hatanakaa6953492012-04-18 18:52:10 +0000363 let isReMaterializable = 1;
364}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000365
366// Arithmetic Multiply ADD/SUB
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000367let rd = 0, shamt = 0, Defs = [HI, LO], Uses = [HI, LO] in
Akira Hatanaka01765eb2011-05-12 17:42:08 +0000368class MArithR<bits<6> func, string instr_asm, SDNode op, bit isComm = 0> :
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000369 FR<0x1c, func, (outs), (ins CPURegs:$rs, CPURegs:$rt),
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000370 !strconcat(instr_asm, "\t$rs, $rt"),
Akira Hatanaka01765eb2011-05-12 17:42:08 +0000371 [(op CPURegs:$rs, CPURegs:$rt, LO, HI)], IIImul> {
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000372 let rd = 0;
373 let shamt = 0;
Akira Hatanaka01765eb2011-05-12 17:42:08 +0000374 let isCommutable = isComm;
375}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000376
377// Logical
Akira Hatanaka41f9a432011-10-12 01:05:13 +0000378class LogicNOR<bits<6> op, bits<6> func, string instr_asm, RegisterClass RC>:
379 FR<op, func, (outs RC:$rd), (ins RC:$rs, RC:$rt),
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000380 !strconcat(instr_asm, "\t$rd, $rs, $rt"),
Akira Hatanaka41f9a432011-10-12 01:05:13 +0000381 [(set RC:$rd, (not (or RC:$rs, RC:$rt)))], IIAlu> {
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000382 let shamt = 0;
383 let isCommutable = 1;
384}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000385
386// Shifts
Akira Hatanaka36393462011-10-17 18:06:56 +0000387class shift_rotate_imm<bits<6> func, bits<5> isRotate, string instr_asm,
388 SDNode OpNode, PatFrag PF, Operand ImmOpnd,
389 RegisterClass RC>:
390 FR<0x00, func, (outs RC:$rd), (ins RC:$rt, ImmOpnd:$shamt),
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000391 !strconcat(instr_asm, "\t$rd, $rt, $shamt"),
Akira Hatanaka36393462011-10-17 18:06:56 +0000392 [(set RC:$rd, (OpNode RC:$rt, PF:$shamt))], IIAlu> {
393 let rs = isRotate;
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000394}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000395
Akira Hatanaka36393462011-10-17 18:06:56 +0000396// 32-bit shift instructions.
397class shift_rotate_imm32<bits<6> func, bits<5> isRotate, string instr_asm,
398 SDNode OpNode>:
399 shift_rotate_imm<func, isRotate, instr_asm, OpNode, immZExt5, shamt, CPURegs>;
400
Akira Hatanaka2d0a61d2011-10-17 18:17:58 +0000401class shift_rotate_reg<bits<6> func, bits<5> isRotate, string instr_asm,
402 SDNode OpNode, RegisterClass RC>:
Akira Hatanaka68698cc2011-11-07 18:59:49 +0000403 FR<0x00, func, (outs RC:$rd), (ins CPURegs:$rs, RC:$rt),
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000404 !strconcat(instr_asm, "\t$rd, $rt, $rs"),
Akira Hatanaka68698cc2011-11-07 18:59:49 +0000405 [(set RC:$rd, (OpNode RC:$rt, CPURegs:$rs))], IIAlu> {
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000406 let shamt = isRotate;
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000407}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000408
409// Load Upper Imediate
Akira Hatanakad83d98d2011-11-07 19:10:49 +0000410class LoadUpper<bits<6> op, string instr_asm, RegisterClass RC, Operand Imm>:
411 FI<op, (outs RC:$rt), (ins Imm:$imm16),
Akira Hatanaka3c9c1ab2012-11-03 00:26:02 +0000412 !strconcat(instr_asm, "\t$rt, $imm16"), [], IIAlu>, IsAsCheapAsAMove {
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000413 let rs = 0;
Akira Hatanaka02365942012-04-03 02:51:09 +0000414 let neverHasSideEffects = 1;
Akira Hatanakaa6953492012-04-18 18:52:10 +0000415 let isReMaterializable = 1;
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000416}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000417
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000418class FMem<bits<6> op, dag outs, dag ins, string asmstr, list<dag> pattern,
419 InstrItinClass itin>: FFI<op, outs, ins, asmstr, pattern> {
420 bits<21> addr;
421 let Inst{25-21} = addr{20-16};
422 let Inst{15-0} = addr{15-0};
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000423 let DecoderMethod = "DecodeMem";
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000424}
425
Eric Christopher3c999a22007-10-26 04:00:13 +0000426// Memory Load/Store
Akira Hatanaka8ddf6532011-09-09 20:45:50 +0000427let canFoldAsLoad = 1 in
Akira Hatanakad55bb382011-10-11 00:11:12 +0000428class LoadM<bits<6> op, string instr_asm, PatFrag OpNode, RegisterClass RC,
429 Operand MemOpnd, bit Pseudo>:
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000430 FMem<op, (outs RC:$rt), (ins MemOpnd:$addr),
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000431 !strconcat(instr_asm, "\t$rt, $addr"),
432 [(set RC:$rt, (OpNode addr:$addr))], IILoad> {
Akira Hatanakacb518ee2011-10-08 02:24:10 +0000433 let isPseudo = Pseudo;
434}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000435
Akira Hatanakad55bb382011-10-11 00:11:12 +0000436class StoreM<bits<6> op, string instr_asm, PatFrag OpNode, RegisterClass RC,
437 Operand MemOpnd, bit Pseudo>:
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000438 FMem<op, (outs), (ins RC:$rt, MemOpnd:$addr),
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000439 !strconcat(instr_asm, "\t$rt, $addr"),
440 [(OpNode RC:$rt, addr:$addr)], IIStore> {
Akira Hatanakacb518ee2011-10-08 02:24:10 +0000441 let isPseudo = Pseudo;
442}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000443
Akira Hatanakad55bb382011-10-11 00:11:12 +0000444// 32-bit load.
445multiclass LoadM32<bits<6> op, string instr_asm, PatFrag OpNode,
446 bit Pseudo = 0> {
447 def #NAME# : LoadM<op, instr_asm, OpNode, CPURegs, mem, Pseudo>,
Akira Hatanaka249330e2012-12-07 03:06:09 +0000448 Requires<[NotN64, HasStdEnc]>;
Akira Hatanakad55bb382011-10-11 00:11:12 +0000449 def _P8 : LoadM<op, instr_asm, OpNode, CPURegs, mem64, Pseudo>,
Akira Hatanaka249330e2012-12-07 03:06:09 +0000450 Requires<[IsN64, HasStdEnc]> {
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000451 let DecoderNamespace = "Mips64";
452 let isCodeGenOnly = 1;
453 }
Jia Liubb481f82012-02-28 07:46:26 +0000454}
Akira Hatanakad55bb382011-10-11 00:11:12 +0000455
456// 64-bit load.
457multiclass LoadM64<bits<6> op, string instr_asm, PatFrag OpNode,
458 bit Pseudo = 0> {
459 def #NAME# : LoadM<op, instr_asm, OpNode, CPU64Regs, mem, Pseudo>,
Akira Hatanaka249330e2012-12-07 03:06:09 +0000460 Requires<[NotN64, HasStdEnc]>;
Akira Hatanakad55bb382011-10-11 00:11:12 +0000461 def _P8 : LoadM<op, instr_asm, OpNode, CPU64Regs, mem64, Pseudo>,
Akira Hatanaka249330e2012-12-07 03:06:09 +0000462 Requires<[IsN64, HasStdEnc]> {
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000463 let DecoderNamespace = "Mips64";
464 let isCodeGenOnly = 1;
465 }
Jia Liubb481f82012-02-28 07:46:26 +0000466}
Akira Hatanakad55bb382011-10-11 00:11:12 +0000467
468// 32-bit store.
469multiclass StoreM32<bits<6> op, string instr_asm, PatFrag OpNode,
470 bit Pseudo = 0> {
471 def #NAME# : StoreM<op, instr_asm, OpNode, CPURegs, mem, Pseudo>,
Akira Hatanaka249330e2012-12-07 03:06:09 +0000472 Requires<[NotN64, HasStdEnc]>;
Akira Hatanakad55bb382011-10-11 00:11:12 +0000473 def _P8 : StoreM<op, instr_asm, OpNode, CPURegs, mem64, Pseudo>,
Akira Hatanaka249330e2012-12-07 03:06:09 +0000474 Requires<[IsN64, HasStdEnc]> {
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000475 let DecoderNamespace = "Mips64";
476 let isCodeGenOnly = 1;
477 }
Akira Hatanakad55bb382011-10-11 00:11:12 +0000478}
479
480// 64-bit store.
481multiclass StoreM64<bits<6> op, string instr_asm, PatFrag OpNode,
482 bit Pseudo = 0> {
483 def #NAME# : StoreM<op, instr_asm, OpNode, CPU64Regs, mem, Pseudo>,
Akira Hatanaka249330e2012-12-07 03:06:09 +0000484 Requires<[NotN64, HasStdEnc]>;
Akira Hatanakad55bb382011-10-11 00:11:12 +0000485 def _P8 : StoreM<op, instr_asm, OpNode, CPU64Regs, mem64, Pseudo>,
Akira Hatanaka249330e2012-12-07 03:06:09 +0000486 Requires<[IsN64, HasStdEnc]> {
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000487 let DecoderNamespace = "Mips64";
488 let isCodeGenOnly = 1;
489 }
Akira Hatanakad55bb382011-10-11 00:11:12 +0000490}
491
Akira Hatanaka4d70cee2012-06-02 00:04:19 +0000492// Load/Store Left/Right
493let canFoldAsLoad = 1 in
494class LoadLeftRight<bits<6> op, string instr_asm, SDNode OpNode,
495 RegisterClass RC, Operand MemOpnd> :
496 FMem<op, (outs RC:$rt), (ins MemOpnd:$addr, RC:$src),
497 !strconcat(instr_asm, "\t$rt, $addr"),
498 [(set RC:$rt, (OpNode addr:$addr, RC:$src))], IILoad> {
499 string Constraints = "$src = $rt";
500}
501
502class StoreLeftRight<bits<6> op, string instr_asm, SDNode OpNode,
503 RegisterClass RC, Operand MemOpnd>:
504 FMem<op, (outs), (ins RC:$rt, MemOpnd:$addr),
505 !strconcat(instr_asm, "\t$rt, $addr"), [(OpNode RC:$rt, addr:$addr)],
506 IIStore>;
507
508// 32-bit load left/right.
509multiclass LoadLeftRightM32<bits<6> op, string instr_asm, SDNode OpNode> {
510 def #NAME# : LoadLeftRight<op, instr_asm, OpNode, CPURegs, mem>,
Akira Hatanaka249330e2012-12-07 03:06:09 +0000511 Requires<[NotN64, HasStdEnc]>;
Akira Hatanaka4d70cee2012-06-02 00:04:19 +0000512 def _P8 : LoadLeftRight<op, instr_asm, OpNode, CPURegs, mem64>,
Akira Hatanaka249330e2012-12-07 03:06:09 +0000513 Requires<[IsN64, HasStdEnc]> {
Akira Hatanaka4d70cee2012-06-02 00:04:19 +0000514 let DecoderNamespace = "Mips64";
515 let isCodeGenOnly = 1;
516 }
517}
518
519// 64-bit load left/right.
520multiclass LoadLeftRightM64<bits<6> op, string instr_asm, SDNode OpNode> {
521 def #NAME# : LoadLeftRight<op, instr_asm, OpNode, CPU64Regs, mem>,
Akira Hatanaka249330e2012-12-07 03:06:09 +0000522 Requires<[NotN64, HasStdEnc]>;
Akira Hatanaka4d70cee2012-06-02 00:04:19 +0000523 def _P8 : LoadLeftRight<op, instr_asm, OpNode, CPU64Regs, mem64>,
Akira Hatanaka249330e2012-12-07 03:06:09 +0000524 Requires<[IsN64, HasStdEnc]> {
Akira Hatanaka4d70cee2012-06-02 00:04:19 +0000525 let DecoderNamespace = "Mips64";
526 let isCodeGenOnly = 1;
527 }
528}
529
530// 32-bit store left/right.
531multiclass StoreLeftRightM32<bits<6> op, string instr_asm, SDNode OpNode> {
532 def #NAME# : StoreLeftRight<op, instr_asm, OpNode, CPURegs, mem>,
Akira Hatanaka249330e2012-12-07 03:06:09 +0000533 Requires<[NotN64, HasStdEnc]>;
Akira Hatanaka4d70cee2012-06-02 00:04:19 +0000534 def _P8 : StoreLeftRight<op, instr_asm, OpNode, CPURegs, mem64>,
Akira Hatanaka249330e2012-12-07 03:06:09 +0000535 Requires<[IsN64, HasStdEnc]> {
Akira Hatanaka4d70cee2012-06-02 00:04:19 +0000536 let DecoderNamespace = "Mips64";
537 let isCodeGenOnly = 1;
538 }
539}
540
541// 64-bit store left/right.
542multiclass StoreLeftRightM64<bits<6> op, string instr_asm, SDNode OpNode> {
543 def #NAME# : StoreLeftRight<op, instr_asm, OpNode, CPU64Regs, mem>,
Akira Hatanaka249330e2012-12-07 03:06:09 +0000544 Requires<[NotN64, HasStdEnc]>;
Akira Hatanaka4d70cee2012-06-02 00:04:19 +0000545 def _P8 : StoreLeftRight<op, instr_asm, OpNode, CPU64Regs, mem64>,
Akira Hatanaka249330e2012-12-07 03:06:09 +0000546 Requires<[IsN64, HasStdEnc]> {
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000547 let DecoderNamespace = "Mips64";
548 let isCodeGenOnly = 1;
549 }
Akira Hatanaka421455f2011-11-23 22:19:28 +0000550}
551
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000552// Conditional Branch
Akira Hatanaka3e3427a2011-10-11 18:49:17 +0000553class CBranch<bits<6> op, string instr_asm, PatFrag cond_op, RegisterClass RC>:
Bruno Cardoso Lopesff452f52011-12-06 03:34:48 +0000554 BranchBase<op, (outs), (ins RC:$rs, RC:$rt, brtarget:$imm16),
555 !strconcat(instr_asm, "\t$rs, $rt, $imm16"),
556 [(brcond (i32 (cond_op RC:$rs, RC:$rt)), bb:$imm16)], IIBranch> {
Akira Hatanaka3e3427a2011-10-11 18:49:17 +0000557 let isBranch = 1;
558 let isTerminator = 1;
559 let hasDelaySlot = 1;
Akira Hatanaka91625aa2012-06-14 01:17:59 +0000560 let Defs = [AT];
Akira Hatanaka3e3427a2011-10-11 18:49:17 +0000561}
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000562
Akira Hatanaka3e3427a2011-10-11 18:49:17 +0000563class CBranchZero<bits<6> op, bits<5> _rt, string instr_asm, PatFrag cond_op,
564 RegisterClass RC>:
Bruno Cardoso Lopesff452f52011-12-06 03:34:48 +0000565 BranchBase<op, (outs), (ins RC:$rs, brtarget:$imm16),
566 !strconcat(instr_asm, "\t$rs, $imm16"),
567 [(brcond (i32 (cond_op RC:$rs, 0)), bb:$imm16)], IIBranch> {
Akira Hatanaka3e3427a2011-10-11 18:49:17 +0000568 let rt = _rt;
569 let isBranch = 1;
570 let isTerminator = 1;
571 let hasDelaySlot = 1;
Akira Hatanaka91625aa2012-06-14 01:17:59 +0000572 let Defs = [AT];
Eric Christopher3c999a22007-10-26 04:00:13 +0000573}
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000574
Eric Christopher3c999a22007-10-26 04:00:13 +0000575// SetCC
Akira Hatanaka8191f342011-10-11 18:53:46 +0000576class SetCC_R<bits<6> op, bits<6> func, string instr_asm, PatFrag cond_op,
577 RegisterClass RC>:
578 FR<op, func, (outs CPURegs:$rd), (ins RC:$rs, RC:$rt),
579 !strconcat(instr_asm, "\t$rd, $rs, $rt"),
580 [(set CPURegs:$rd, (cond_op RC:$rs, RC:$rt))],
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000581 IIAlu> {
582 let shamt = 0;
583}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000584
Akira Hatanaka8191f342011-10-11 18:53:46 +0000585class SetCC_I<bits<6> op, string instr_asm, PatFrag cond_op, Operand Od,
586 PatLeaf imm_type, RegisterClass RC>:
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000587 FI<op, (outs CPURegs:$rt), (ins RC:$rs, Od:$imm16),
588 !strconcat(instr_asm, "\t$rt, $rs, $imm16"),
589 [(set CPURegs:$rt, (cond_op RC:$rs, imm_type:$imm16))],
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +0000590 IIAlu>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000591
Akira Hatanaka6e55ff52011-12-12 22:39:35 +0000592// Jump
Akira Hatanakae0509022012-10-19 21:30:15 +0000593class JumpFJ<bits<6> op, DAGOperand opnd, string instr_asm,
594 SDPatternOperator operator, SDPatternOperator targetoperator>:
595 FJ<op, (outs), (ins opnd:$target), !strconcat(instr_asm, "\t$target"),
596 [(operator targetoperator:$target)], IIBranch> {
Akira Hatanaka6e55ff52011-12-12 22:39:35 +0000597 let isTerminator=1;
598 let isBarrier=1;
599 let hasDelaySlot = 1;
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000600 let DecoderMethod = "DecodeJumpTarget";
Akira Hatanaka91625aa2012-06-14 01:17:59 +0000601 let Defs = [AT];
Akira Hatanaka6e55ff52011-12-12 22:39:35 +0000602}
603
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000604// Unconditional branch
Bruno Cardoso Lopesff452f52011-12-06 03:34:48 +0000605class UncondBranch<bits<6> op, string instr_asm>:
606 BranchBase<op, (outs), (ins brtarget:$imm16),
607 !strconcat(instr_asm, "\t$imm16"), [(br bb:$imm16)], IIBranch> {
608 let rs = 0;
609 let rt = 0;
610 let isBranch = 1;
611 let isTerminator = 1;
612 let isBarrier = 1;
613 let hasDelaySlot = 1;
Akira Hatanaka249330e2012-12-07 03:06:09 +0000614 let Predicates = [RelocPIC, HasStdEnc];
Akira Hatanaka91625aa2012-06-14 01:17:59 +0000615 let Defs = [AT];
Bruno Cardoso Lopesff452f52011-12-06 03:34:48 +0000616}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000617
Akira Hatanaka182ef6f2012-07-10 00:19:06 +0000618// Base class for indirect branch and return instruction classes.
619let isTerminator=1, isBarrier=1, hasDelaySlot = 1 in
Akira Hatanaka1f027132012-10-19 21:11:03 +0000620class JumpFR<RegisterClass RC, SDPatternOperator operator = null_frag>:
621 FR<0, 0x8, (outs), (ins RC:$rs), "jr\t$rs", [(operator RC:$rs)], IIBranch> {
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000622 let rt = 0;
623 let rd = 0;
624 let shamt = 0;
625}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000626
Akira Hatanaka182ef6f2012-07-10 00:19:06 +0000627// Indirect branch
Akira Hatanaka1f027132012-10-19 21:11:03 +0000628class IndirectBranch<RegisterClass RC>: JumpFR<RC, brind> {
Akira Hatanaka182ef6f2012-07-10 00:19:06 +0000629 let isBranch = 1;
630 let isIndirectBranch = 1;
631}
632
633// Return instruction
Akira Hatanaka1f027132012-10-19 21:11:03 +0000634class RetBase<RegisterClass RC>: JumpFR<RC> {
Akira Hatanaka182ef6f2012-07-10 00:19:06 +0000635 let isReturn = 1;
636 let isCodeGenOnly = 1;
637 let hasCtrlDep = 1;
638 let hasExtraSrcRegAllocReq = 1;
639}
640
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000641// Jump and Link (Call)
Akira Hatanaka182ef6f2012-07-10 00:19:06 +0000642let isCall=1, hasDelaySlot=1, Defs = [RA] in {
Eric Christopher3c999a22007-10-26 04:00:13 +0000643 class JumpLink<bits<6> op, string instr_asm>:
Jakob Stoklund Olesen68c10a22012-07-13 20:44:29 +0000644 FJ<op, (outs), (ins calltarget:$target),
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +0000645 !strconcat(instr_asm, "\t$target"), [(MipsJmpLink imm:$target)],
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000646 IIBranch> {
647 let DecoderMethod = "DecodeJumpTarget";
648 }
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000649
Akira Hatanakaf12e7022012-01-04 03:02:47 +0000650 class JumpLinkReg<bits<6> op, bits<6> func, string instr_asm,
651 RegisterClass RC>:
Jakob Stoklund Olesen68c10a22012-07-13 20:44:29 +0000652 FR<op, func, (outs), (ins RC:$rs),
Akira Hatanakaf12e7022012-01-04 03:02:47 +0000653 !strconcat(instr_asm, "\t$rs"), [(MipsJmpLink RC:$rs)], IIBranch> {
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000654 let rt = 0;
655 let rd = 31;
656 let shamt = 0;
657 }
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000658
Akira Hatanakaf12e7022012-01-04 03:02:47 +0000659 class BranchLink<string instr_asm, bits<5> _rt, RegisterClass RC>:
Jakob Stoklund Olesen68c10a22012-07-13 20:44:29 +0000660 FI<0x1, (outs), (ins RC:$rs, brtarget:$imm16),
Akira Hatanakaf12e7022012-01-04 03:02:47 +0000661 !strconcat(instr_asm, "\t$rs, $imm16"), [], IIBranch> {
662 let rt = _rt;
663 }
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000664}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000665
Eric Christopher3c999a22007-10-26 04:00:13 +0000666// Mul, Div
Akira Hatanakaf1fddcd2011-10-17 18:21:24 +0000667class Mult<bits<6> func, string instr_asm, InstrItinClass itin,
668 RegisterClass RC, list<Register> DefRegs>:
669 FR<0x00, func, (outs), (ins RC:$rs, RC:$rt),
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000670 !strconcat(instr_asm, "\t$rs, $rt"), [], itin> {
671 let rd = 0;
672 let shamt = 0;
673 let isCommutable = 1;
Akira Hatanakaf1fddcd2011-10-17 18:21:24 +0000674 let Defs = DefRegs;
Akira Hatanaka02365942012-04-03 02:51:09 +0000675 let neverHasSideEffects = 1;
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000676}
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000677
Akira Hatanakaf1fddcd2011-10-17 18:21:24 +0000678class Mult32<bits<6> func, string instr_asm, InstrItinClass itin>:
679 Mult<func, instr_asm, itin, CPURegs, [HI, LO]>;
680
681class Div<SDNode op, bits<6> func, string instr_asm, InstrItinClass itin,
682 RegisterClass RC, list<Register> DefRegs>:
683 FR<0x00, func, (outs), (ins RC:$rs, RC:$rt),
684 !strconcat(instr_asm, "\t$$zero, $rs, $rt"),
685 [(op RC:$rs, RC:$rt)], itin> {
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000686 let rd = 0;
687 let shamt = 0;
Akira Hatanakaf1fddcd2011-10-17 18:21:24 +0000688 let Defs = DefRegs;
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000689}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000690
Akira Hatanakaf1fddcd2011-10-17 18:21:24 +0000691class Div32<SDNode op, bits<6> func, string instr_asm, InstrItinClass itin>:
692 Div<op, func, instr_asm, itin, CPURegs, [HI, LO]>;
693
Eric Christopher3c999a22007-10-26 04:00:13 +0000694// Move from Hi/Lo
Akira Hatanaka89d30662011-10-17 18:24:15 +0000695class MoveFromLOHI<bits<6> func, string instr_asm, RegisterClass RC,
696 list<Register> UseRegs>:
697 FR<0x00, func, (outs RC:$rd), (ins),
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000698 !strconcat(instr_asm, "\t$rd"), [], IIHiLo> {
699 let rs = 0;
700 let rt = 0;
701 let shamt = 0;
Akira Hatanaka89d30662011-10-17 18:24:15 +0000702 let Uses = UseRegs;
Akira Hatanaka02365942012-04-03 02:51:09 +0000703 let neverHasSideEffects = 1;
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000704}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000705
Akira Hatanaka89d30662011-10-17 18:24:15 +0000706class MoveToLOHI<bits<6> func, string instr_asm, RegisterClass RC,
707 list<Register> DefRegs>:
708 FR<0x00, func, (outs), (ins RC:$rs),
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000709 !strconcat(instr_asm, "\t$rs"), [], IIHiLo> {
710 let rt = 0;
711 let rd = 0;
712 let shamt = 0;
Akira Hatanaka89d30662011-10-17 18:24:15 +0000713 let Defs = DefRegs;
Akira Hatanaka02365942012-04-03 02:51:09 +0000714 let neverHasSideEffects = 1;
Akira Hatanaka36787932011-10-03 19:28:44 +0000715}
Bruno Cardoso Lopes91ef8492008-08-02 19:42:36 +0000716
Jack Carter61de70d2012-08-06 23:29:06 +0000717class EffectiveAddress<bits<6> opc, string instr_asm, RegisterClass RC, Operand Mem> :
718 FMem<opc, (outs RC:$rt), (ins Mem:$addr),
719 instr_asm, [(set RC:$rt, addr:$addr)], IIAlu> {
720 let isCodeGenOnly = 1;
721}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000722
Bruno Cardoso Lopes65ad4522008-08-08 06:16:31 +0000723// Count Leading Ones/Zeros in Word
Akira Hatanakabdfd98a2011-10-17 18:26:37 +0000724class CountLeading0<bits<6> func, string instr_asm, RegisterClass RC>:
725 FR<0x1c, func, (outs RC:$rd), (ins RC:$rs),
726 !strconcat(instr_asm, "\t$rd, $rs"),
727 [(set RC:$rd, (ctlz RC:$rs))], IIAlu>,
Akira Hatanaka249330e2012-12-07 03:06:09 +0000728 Requires<[HasBitCount, HasStdEnc]> {
Akira Hatanakabdfd98a2011-10-17 18:26:37 +0000729 let shamt = 0;
730 let rt = rd;
731}
732
733class CountLeading1<bits<6> func, string instr_asm, RegisterClass RC>:
734 FR<0x1c, func, (outs RC:$rd), (ins RC:$rs),
735 !strconcat(instr_asm, "\t$rd, $rs"),
736 [(set RC:$rd, (ctlz (not RC:$rs)))], IIAlu>,
Akira Hatanaka249330e2012-12-07 03:06:09 +0000737 Requires<[HasBitCount, HasStdEnc]> {
Bruno Cardoso Lopesc4bb67c2010-11-10 02:13:22 +0000738 let shamt = 0;
739 let rt = rd;
740}
Bruno Cardoso Lopes65ad4522008-08-08 06:16:31 +0000741
742// Sign Extend in Register.
Akira Hatanaka5387f2e2012-01-24 21:41:09 +0000743class SignExtInReg<bits<5> sa, string instr_asm, ValueType vt,
744 RegisterClass RC>:
745 FR<0x1f, 0x20, (outs RC:$rd), (ins RC:$rt),
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000746 !strconcat(instr_asm, "\t$rd, $rt"),
Akira Hatanaka5387f2e2012-01-24 21:41:09 +0000747 [(set RC:$rd, (sext_inreg RC:$rt, vt))], NoItinerary> {
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000748 let rs = 0;
749 let shamt = sa;
Akira Hatanaka249330e2012-12-07 03:06:09 +0000750 let Predicates = [HasSEInReg, HasStdEnc];
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000751}
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000752
Akira Hatanaka4d2b0f32011-12-20 23:47:44 +0000753// Subword Swap
754class SubwordSwap<bits<6> func, bits<5> sa, string instr_asm, RegisterClass RC>:
755 FR<0x1f, func, (outs RC:$rd), (ins RC:$rt),
756 !strconcat(instr_asm, "\t$rd, $rt"), [], NoItinerary> {
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000757 let rs = 0;
758 let shamt = sa;
Akira Hatanaka249330e2012-12-07 03:06:09 +0000759 let Predicates = [HasSwap, HasStdEnc];
Akira Hatanaka02365942012-04-03 02:51:09 +0000760 let neverHasSideEffects = 1;
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000761}
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000762
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +0000763// Read Hardware
Akira Hatanaka08a7d922011-12-07 23:31:26 +0000764class ReadHardware<RegisterClass CPURegClass, RegisterClass HWRegClass>
765 : FR<0x1f, 0x3b, (outs CPURegClass:$rt), (ins HWRegClass:$rd),
766 "rdhwr\t$rt, $rd", [], IIAlu> {
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +0000767 let rs = 0;
768 let shamt = 0;
769}
770
Akira Hatanaka667645f2011-08-17 22:59:46 +0000771// Ext and Ins
Akira Hatanakacee46ab2011-12-05 21:14:28 +0000772class ExtBase<bits<6> _funct, string instr_asm, RegisterClass RC>:
Jia Liubb481f82012-02-28 07:46:26 +0000773 FR<0x1f, _funct, (outs RC:$rt), (ins RC:$rs, uimm16:$pos, size_ext:$sz),
Akira Hatanakacee46ab2011-12-05 21:14:28 +0000774 !strconcat(instr_asm, " $rt, $rs, $pos, $sz"),
775 [(set RC:$rt, (MipsExt RC:$rs, imm:$pos, imm:$sz))], NoItinerary> {
Akira Hatanaka667645f2011-08-17 22:59:46 +0000776 bits<5> pos;
Bruno Cardoso Lopes44d12eb2011-08-18 16:30:49 +0000777 bits<5> sz;
778 let rd = sz;
Akira Hatanaka667645f2011-08-17 22:59:46 +0000779 let shamt = pos;
Akira Hatanaka249330e2012-12-07 03:06:09 +0000780 let Predicates = [HasMips32r2, HasStdEnc];
Akira Hatanakacee46ab2011-12-05 21:14:28 +0000781}
782
783class InsBase<bits<6> _funct, string instr_asm, RegisterClass RC>:
784 FR<0x1f, _funct, (outs RC:$rt),
785 (ins RC:$rs, uimm16:$pos, size_ins:$sz, RC:$src),
786 !strconcat(instr_asm, " $rt, $rs, $pos, $sz"),
787 [(set RC:$rt, (MipsIns RC:$rs, imm:$pos, imm:$sz, RC:$src))],
788 NoItinerary> {
789 bits<5> pos;
790 bits<5> sz;
791 let rd = sz;
792 let shamt = pos;
Akira Hatanaka249330e2012-12-07 03:06:09 +0000793 let Predicates = [HasMips32r2, HasStdEnc];
Akira Hatanakacee46ab2011-12-05 21:14:28 +0000794 let Constraints = "$src = $rt";
Akira Hatanaka667645f2011-08-17 22:59:46 +0000795}
796
Akira Hatanaka32b7ebb2011-07-20 00:23:01 +0000797// Atomic instructions with 2 source operands (ATOMIC_SWAP & ATOMIC_LOAD_*).
Akira Hatanaka59068062011-11-11 04:14:30 +0000798class Atomic2Ops<PatFrag Op, string Opstr, RegisterClass DRC,
799 RegisterClass PRC> :
Akira Hatanaka603f69d2012-07-31 19:13:07 +0000800 PseudoSE<(outs DRC:$dst), (ins PRC:$ptr, DRC:$incr),
801 !strconcat("atomic_", Opstr, "\t$dst, $ptr, $incr"),
802 [(set DRC:$dst, (Op PRC:$ptr, DRC:$incr))]>;
Akira Hatanaka59068062011-11-11 04:14:30 +0000803
804multiclass Atomic2Ops32<PatFrag Op, string Opstr> {
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000805 def #NAME# : Atomic2Ops<Op, Opstr, CPURegs, CPURegs>,
Akira Hatanaka249330e2012-12-07 03:06:09 +0000806 Requires<[NotN64, HasStdEnc]>;
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000807 def _P8 : Atomic2Ops<Op, Opstr, CPURegs, CPU64Regs>,
Akira Hatanaka249330e2012-12-07 03:06:09 +0000808 Requires<[IsN64, HasStdEnc]> {
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000809 let DecoderNamespace = "Mips64";
810 }
Akira Hatanaka59068062011-11-11 04:14:30 +0000811}
Akira Hatanaka32b7ebb2011-07-20 00:23:01 +0000812
813// Atomic Compare & Swap.
Akira Hatanaka59068062011-11-11 04:14:30 +0000814class AtomicCmpSwap<PatFrag Op, string Width, RegisterClass DRC,
815 RegisterClass PRC> :
Akira Hatanaka603f69d2012-07-31 19:13:07 +0000816 PseudoSE<(outs DRC:$dst), (ins PRC:$ptr, DRC:$cmp, DRC:$swap),
817 !strconcat("atomic_cmp_swap_", Width, "\t$dst, $ptr, $cmp, $swap"),
818 [(set DRC:$dst, (Op PRC:$ptr, DRC:$cmp, DRC:$swap))]>;
Akira Hatanaka59068062011-11-11 04:14:30 +0000819
820multiclass AtomicCmpSwap32<PatFrag Op, string Width> {
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000821 def #NAME# : AtomicCmpSwap<Op, Width, CPURegs, CPURegs>,
Akira Hatanaka249330e2012-12-07 03:06:09 +0000822 Requires<[NotN64, HasStdEnc]>;
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000823 def _P8 : AtomicCmpSwap<Op, Width, CPURegs, CPU64Regs>,
Akira Hatanaka249330e2012-12-07 03:06:09 +0000824 Requires<[IsN64, HasStdEnc]> {
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000825 let DecoderNamespace = "Mips64";
826 }
Akira Hatanaka59068062011-11-11 04:14:30 +0000827}
828
829class LLBase<bits<6> Opc, string opstring, RegisterClass RC, Operand Mem> :
830 FMem<Opc, (outs RC:$rt), (ins Mem:$addr),
831 !strconcat(opstring, "\t$rt, $addr"), [], IILoad> {
832 let mayLoad = 1;
833}
834
835class SCBase<bits<6> Opc, string opstring, RegisterClass RC, Operand Mem> :
836 FMem<Opc, (outs RC:$dst), (ins RC:$rt, Mem:$addr),
837 !strconcat(opstring, "\t$rt, $addr"), [], IIStore> {
838 let mayStore = 1;
839 let Constraints = "$rt = $dst";
840}
Akira Hatanaka32b7ebb2011-07-20 00:23:01 +0000841
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000842//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000843// Pseudo instructions
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000844//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000845
Akira Hatanaka182ef6f2012-07-10 00:19:06 +0000846// Return RA.
847let isReturn=1, isTerminator=1, hasDelaySlot=1, isBarrier=1, hasCtrlDep=1 in
Akira Hatanaka603f69d2012-07-31 19:13:07 +0000848def RetRA : PseudoSE<(outs), (ins), "", [(MipsRet)]>;
Akira Hatanaka182ef6f2012-07-10 00:19:06 +0000849
Akira Hatanaka603f69d2012-07-31 19:13:07 +0000850let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
851def ADJCALLSTACKDOWN : MipsPseudo<(outs), (ins i32imm:$amt),
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000852 "!ADJCALLSTACKDOWN $amt",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000853 [(callseq_start timm:$amt)]>;
Akira Hatanaka603f69d2012-07-31 19:13:07 +0000854def ADJCALLSTACKUP : MipsPseudo<(outs), (ins i32imm:$amt1, i32imm:$amt2),
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000855 "!ADJCALLSTACKUP $amt1",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000856 [(callseq_end timm:$amt1, timm:$amt2)]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000857}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000858
Eric Christopher3c999a22007-10-26 04:00:13 +0000859// When handling PIC code the assembler needs .cpload and .cprestore
860// directives. If the real instructions corresponding these directives
861// are used, we have the same behavior, but get also a bunch of warnings
Bruno Cardoso Lopese78080c2007-10-09 02:55:31 +0000862// from the assembler.
Akira Hatanaka02365942012-04-03 02:51:09 +0000863let neverHasSideEffects = 1 in
Akira Hatanaka603f69d2012-07-31 19:13:07 +0000864def CPRESTORE : PseudoSE<(outs), (ins i32imm:$loc, CPURegs:$gp),
865 ".cprestore\t$loc", []>;
Bruno Cardoso Lopes07cec752008-06-06 00:58:26 +0000866
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000867let usesCustomInserter = 1 in {
Akira Hatanaka59068062011-11-11 04:14:30 +0000868 defm ATOMIC_LOAD_ADD_I8 : Atomic2Ops32<atomic_load_add_8, "load_add_8">;
869 defm ATOMIC_LOAD_ADD_I16 : Atomic2Ops32<atomic_load_add_16, "load_add_16">;
870 defm ATOMIC_LOAD_ADD_I32 : Atomic2Ops32<atomic_load_add_32, "load_add_32">;
871 defm ATOMIC_LOAD_SUB_I8 : Atomic2Ops32<atomic_load_sub_8, "load_sub_8">;
872 defm ATOMIC_LOAD_SUB_I16 : Atomic2Ops32<atomic_load_sub_16, "load_sub_16">;
873 defm ATOMIC_LOAD_SUB_I32 : Atomic2Ops32<atomic_load_sub_32, "load_sub_32">;
874 defm ATOMIC_LOAD_AND_I8 : Atomic2Ops32<atomic_load_and_8, "load_and_8">;
875 defm ATOMIC_LOAD_AND_I16 : Atomic2Ops32<atomic_load_and_16, "load_and_16">;
876 defm ATOMIC_LOAD_AND_I32 : Atomic2Ops32<atomic_load_and_32, "load_and_32">;
877 defm ATOMIC_LOAD_OR_I8 : Atomic2Ops32<atomic_load_or_8, "load_or_8">;
878 defm ATOMIC_LOAD_OR_I16 : Atomic2Ops32<atomic_load_or_16, "load_or_16">;
879 defm ATOMIC_LOAD_OR_I32 : Atomic2Ops32<atomic_load_or_32, "load_or_32">;
880 defm ATOMIC_LOAD_XOR_I8 : Atomic2Ops32<atomic_load_xor_8, "load_xor_8">;
881 defm ATOMIC_LOAD_XOR_I16 : Atomic2Ops32<atomic_load_xor_16, "load_xor_16">;
882 defm ATOMIC_LOAD_XOR_I32 : Atomic2Ops32<atomic_load_xor_32, "load_xor_32">;
883 defm ATOMIC_LOAD_NAND_I8 : Atomic2Ops32<atomic_load_nand_8, "load_nand_8">;
884 defm ATOMIC_LOAD_NAND_I16 : Atomic2Ops32<atomic_load_nand_16, "load_nand_16">;
885 defm ATOMIC_LOAD_NAND_I32 : Atomic2Ops32<atomic_load_nand_32, "load_nand_32">;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000886
Akira Hatanaka59068062011-11-11 04:14:30 +0000887 defm ATOMIC_SWAP_I8 : Atomic2Ops32<atomic_swap_8, "swap_8">;
888 defm ATOMIC_SWAP_I16 : Atomic2Ops32<atomic_swap_16, "swap_16">;
889 defm ATOMIC_SWAP_I32 : Atomic2Ops32<atomic_swap_32, "swap_32">;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000890
Akira Hatanaka59068062011-11-11 04:14:30 +0000891 defm ATOMIC_CMP_SWAP_I8 : AtomicCmpSwap32<atomic_cmp_swap_8, "8">;
892 defm ATOMIC_CMP_SWAP_I16 : AtomicCmpSwap32<atomic_cmp_swap_16, "16">;
893 defm ATOMIC_CMP_SWAP_I32 : AtomicCmpSwap32<atomic_cmp_swap_32, "32">;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000894}
895
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000896//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000897// Instruction definition
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000898//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000899
Jack Carter9d577c82012-10-04 04:03:53 +0000900class LoadImm32< string instr_asm, Operand Od, RegisterClass RC> :
901 MipsAsmPseudoInst<(outs RC:$rt), (ins Od:$imm32),
Jack Carter2f68b312012-10-09 23:29:45 +0000902 !strconcat(instr_asm, "\t$rt, $imm32")> ;
903def LoadImm32Reg : LoadImm32<"li", shamt,CPURegs>;
904
905class LoadAddress<string instr_asm, Operand MemOpnd, RegisterClass RC> :
906 MipsAsmPseudoInst<(outs RC:$rt), (ins MemOpnd:$addr),
907 !strconcat(instr_asm, "\t$rt, $addr")> ;
908def LoadAddr32Reg : LoadAddress<"la", mem, CPURegs>;
909
910class LoadAddressImm<string instr_asm, Operand Od, RegisterClass RC> :
911 MipsAsmPseudoInst<(outs RC:$rt), (ins Od:$imm32),
912 !strconcat(instr_asm, "\t$rt, $imm32")> ;
913def LoadAddr32Imm : LoadAddressImm<"la", shamt,CPURegs>;
914
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000915//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000916// MipsI Instructions
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000917//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000918
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000919/// Arithmetic Instructions (ALU Immediate)
Akira Hatanakaab48c502012-12-20 03:40:03 +0000920def ADDiu : ArithLogicI<"addiu", simm16, immSExt16, CPURegs, add>,
921 ADDI_FM<0x9>, IsAsCheapAsAMove;
922def ADDi : ArithLogicI<"addi", simm16, immSExt16, CPURegs>, ADDI_FM<0x8>;
923def SLTi : SetCC_I<0x0a, "slti", setlt, simm16, immSExt16, CPURegs>;
924def SLTiu : SetCC_I<0x0b, "sltiu", setult, simm16, immSExt16, CPURegs>;
925def ANDi : ArithLogicI<"andi", uimm16, immZExt16, CPURegs, and>, ADDI_FM<0xc>;
926def ORi : ArithLogicI<"ori", uimm16, immZExt16, CPURegs, or>, ADDI_FM<0xd>;
927def XORi : ArithLogicI<"xori", uimm16, immZExt16, CPURegs, xor>, ADDI_FM<0xe>;
928def LUi : LoadUpper<0x0f, "lui", CPURegs, uimm16>;
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000929
930/// Arithmetic Instructions (3-Operand, R-Type)
Akira Hatanaka23a3da02012-12-20 03:34:05 +0000931def ADDu : ArithLogicR<"addu", IIAlu, CPURegs, 1, add>, ADD_FM<0, 0x21>;
932def SUBu : ArithLogicR<"subu", IIAlu, CPURegs, 0, sub>, ADD_FM<0, 0x23>;
933def ADD : ArithLogicR<"add", IIAlu, CPURegs, 1>, ADD_FM<0, 0x20>;
934def SUB : ArithLogicR<"sub", IIAlu, CPURegs, 0>, ADD_FM<0, 0x22>;
935def SLT : SetCC_R<0x00, 0x2a, "slt", setlt, CPURegs>;
936def SLTu : SetCC_R<0x00, 0x2b, "sltu", setult, CPURegs>;
937def AND : ArithLogicR<"and", IIAlu, CPURegs, 1, and>, ADD_FM<0, 0x24>;
938def OR : ArithLogicR<"or", IIAlu, CPURegs, 1, or>, ADD_FM<0, 0x25>;
939def XOR : ArithLogicR<"xor", IIAlu, CPURegs, 1, xor>, ADD_FM<0, 0x26>;
940def NOR : LogicNOR<0x00, 0x27, "nor", CPURegs>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000941
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000942/// Shift Instructions
Akira Hatanaka36393462011-10-17 18:06:56 +0000943def SLL : shift_rotate_imm32<0x00, 0x00, "sll", shl>;
944def SRL : shift_rotate_imm32<0x02, 0x00, "srl", srl>;
945def SRA : shift_rotate_imm32<0x03, 0x00, "sra", sra>;
Akira Hatanaka2d0a61d2011-10-17 18:17:58 +0000946def SLLV : shift_rotate_reg<0x04, 0x00, "sllv", shl, CPURegs>;
947def SRLV : shift_rotate_reg<0x06, 0x00, "srlv", srl, CPURegs>;
948def SRAV : shift_rotate_reg<0x07, 0x00, "srav", sra, CPURegs>;
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000949
950// Rotate Instructions
Akira Hatanaka249330e2012-12-07 03:06:09 +0000951let Predicates = [HasMips32r2, HasStdEnc] in {
Akira Hatanaka36393462011-10-17 18:06:56 +0000952 def ROTR : shift_rotate_imm32<0x02, 0x01, "rotr", rotr>;
Akira Hatanaka2d0a61d2011-10-17 18:17:58 +0000953 def ROTRV : shift_rotate_reg<0x06, 0x01, "rotrv", rotr, CPURegs>;
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000954}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000955
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000956/// Load and Store Instructions
Akira Hatanakacb518ee2011-10-08 02:24:10 +0000957/// aligned
Akira Hatanakad55bb382011-10-11 00:11:12 +0000958defm LB : LoadM32<0x20, "lb", sextloadi8>;
959defm LBu : LoadM32<0x24, "lbu", zextloadi8>;
Akira Hatanaka5a7dd432012-09-15 01:52:08 +0000960defm LH : LoadM32<0x21, "lh", sextloadi16>;
961defm LHu : LoadM32<0x25, "lhu", zextloadi16>;
962defm LW : LoadM32<0x23, "lw", load>;
Akira Hatanakad55bb382011-10-11 00:11:12 +0000963defm SB : StoreM32<0x28, "sb", truncstorei8>;
Akira Hatanaka5a7dd432012-09-15 01:52:08 +0000964defm SH : StoreM32<0x29, "sh", truncstorei16>;
965defm SW : StoreM32<0x2b, "sw", store>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000966
Akira Hatanaka4d70cee2012-06-02 00:04:19 +0000967/// load/store left/right
968defm LWL : LoadLeftRightM32<0x22, "lwl", MipsLWL>;
969defm LWR : LoadLeftRightM32<0x26, "lwr", MipsLWR>;
970defm SWL : StoreLeftRightM32<0x2a, "swl", MipsSWL>;
971defm SWR : StoreLeftRightM32<0x2e, "swr", MipsSWR>;
Akira Hatanaka421455f2011-11-23 22:19:28 +0000972
Akira Hatanakadb548262011-07-19 23:30:50 +0000973let hasSideEffects = 1 in
Akira Hatanakac4388d42012-07-31 18:55:01 +0000974def SYNC : InstSE<(outs), (ins i32imm:$stype), "sync $stype",
975 [(MipsSync imm:$stype)], NoItinerary, FrmOther>
Akira Hatanakadb548262011-07-19 23:30:50 +0000976{
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000977 bits<5> stype;
978 let Opcode = 0;
Akira Hatanakadb548262011-07-19 23:30:50 +0000979 let Inst{25-11} = 0;
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000980 let Inst{10-6} = stype;
Akira Hatanakadb548262011-07-19 23:30:50 +0000981 let Inst{5-0} = 15;
982}
983
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000984/// Load-linked, Store-conditional
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000985def LL : LLBase<0x30, "ll", CPURegs, mem>,
Akira Hatanaka249330e2012-12-07 03:06:09 +0000986 Requires<[NotN64, HasStdEnc]>;
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000987def LL_P8 : LLBase<0x30, "ll", CPURegs, mem64>,
Akira Hatanaka249330e2012-12-07 03:06:09 +0000988 Requires<[IsN64, HasStdEnc]> {
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000989 let DecoderNamespace = "Mips64";
990}
991
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000992def SC : SCBase<0x38, "sc", CPURegs, mem>,
Akira Hatanaka249330e2012-12-07 03:06:09 +0000993 Requires<[NotN64, HasStdEnc]>;
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000994def SC_P8 : SCBase<0x38, "sc", CPURegs, mem64>,
Akira Hatanaka249330e2012-12-07 03:06:09 +0000995 Requires<[IsN64, HasStdEnc]> {
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000996 let DecoderNamespace = "Mips64";
997}
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000998
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000999/// Jump and Branch Instructions
Akira Hatanakae0509022012-10-19 21:30:15 +00001000def J : JumpFJ<0x02, jmptarget, "j", br, bb>,
Akira Hatanaka249330e2012-12-07 03:06:09 +00001001 Requires<[RelocStatic, HasStdEnc]>, IsBranch;
Akira Hatanaka182ef6f2012-07-10 00:19:06 +00001002def JR : IndirectBranch<CPURegs>;
Bruno Cardoso Lopesff452f52011-12-06 03:34:48 +00001003def B : UncondBranch<0x04, "b">;
Akira Hatanaka3e3427a2011-10-11 18:49:17 +00001004def BEQ : CBranch<0x04, "beq", seteq, CPURegs>;
1005def BNE : CBranch<0x05, "bne", setne, CPURegs>;
1006def BGEZ : CBranchZero<0x01, 1, "bgez", setge, CPURegs>;
1007def BGTZ : CBranchZero<0x07, 0, "bgtz", setgt, CPURegs>;
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +00001008def BLEZ : CBranchZero<0x06, 0, "blez", setle, CPURegs>;
Akira Hatanaka3e3427a2011-10-11 18:49:17 +00001009def BLTZ : CBranchZero<0x01, 0, "bltz", setlt, CPURegs>;
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +00001010
Akira Hatanaka60287962012-07-21 03:30:44 +00001011let rt = 0, rs = 0, isBranch = 1, isTerminator = 1, isBarrier = 1,
1012 hasDelaySlot = 1, Defs = [RA] in
1013def BAL_BR: FI<0x1, (outs), (ins brtarget:$imm16), "bal\t$imm16", [], IIBranch>;
1014
Akira Hatanakab2930b92012-03-01 22:27:29 +00001015def JAL : JumpLink<0x03, "jal">;
1016def JALR : JumpLinkReg<0x00, 0x09, "jalr", CPURegs>;
1017def BGEZAL : BranchLink<"bgezal", 0x11, CPURegs>;
1018def BLTZAL : BranchLink<"bltzal", 0x10, CPURegs>;
Akira Hatanakae0509022012-10-19 21:30:15 +00001019def TAILCALL : JumpFJ<0x02, calltarget, "j", MipsTailCall, imm>, IsTailCall;
Akira Hatanaka01a75c42012-10-19 21:14:34 +00001020def TAILCALL_R : JumpFR<CPURegs, MipsTailCall>, IsTailCall;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001021
Akira Hatanaka182ef6f2012-07-10 00:19:06 +00001022def RET : RetBase<CPURegs>;
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +00001023
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +00001024/// Multiply and Divide Instructions.
Akira Hatanakaf1fddcd2011-10-17 18:21:24 +00001025def MULT : Mult32<0x18, "mult", IIImul>;
1026def MULTu : Mult32<0x19, "multu", IIImul>;
1027def SDIV : Div32<MipsDivRem, 0x1a, "div", IIIdiv>;
1028def UDIV : Div32<MipsDivRemU, 0x1b, "divu", IIIdiv>;
Bruno Cardoso Lopes91ef8492008-08-02 19:42:36 +00001029
Akira Hatanaka89d30662011-10-17 18:24:15 +00001030def MTHI : MoveToLOHI<0x11, "mthi", CPURegs, [HI]>;
1031def MTLO : MoveToLOHI<0x13, "mtlo", CPURegs, [LO]>;
1032def MFHI : MoveFromLOHI<0x10, "mfhi", CPURegs, [HI]>;
1033def MFLO : MoveFromLOHI<0x12, "mflo", CPURegs, [LO]>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001034
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +00001035/// Sign Ext In Register Instructions.
Akira Hatanaka5387f2e2012-01-24 21:41:09 +00001036def SEB : SignExtInReg<0x10, "seb", i8, CPURegs>;
1037def SEH : SignExtInReg<0x18, "seh", i16, CPURegs>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001038
Bruno Cardoso Lopes65ad4522008-08-08 06:16:31 +00001039/// Count Leading
Akira Hatanakabdfd98a2011-10-17 18:26:37 +00001040def CLZ : CountLeading0<0x20, "clz", CPURegs>;
1041def CLO : CountLeading1<0x21, "clo", CPURegs>;
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +00001042
Akira Hatanaka4d2b0f32011-12-20 23:47:44 +00001043/// Word Swap Bytes Within Halfwords
1044def WSBH : SubwordSwap<0x20, 0x2, "wsbh", CPURegs>;
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +00001045
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +00001046/// No operation
1047let addr=0 in
1048 def NOP : FJ<0, (outs), (ins), "nop", [], IIAlu>;
1049
Eric Christopher3c999a22007-10-26 04:00:13 +00001050// FrameIndexes are legalized when they are operands from load/store
Bruno Cardoso Lopesb42abeb2007-09-24 20:15:11 +00001051// instructions. The same not happens for stack address copies, so an
1052// add op with mem ComplexPattern is used and the stack address copy
1053// can be matched. It's similar to Sparc LEA_ADDRi
Jack Carter61de70d2012-08-06 23:29:06 +00001054def LEA_ADDiu : EffectiveAddress<0x09,"addiu\t$rt, $addr", CPURegs, mem_ea>;
Bruno Cardoso Lopesb42abeb2007-09-24 20:15:11 +00001055
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +00001056// MADD*/MSUB*
Akira Hatanaka01765eb2011-05-12 17:42:08 +00001057def MADD : MArithR<0, "madd", MipsMAdd, 1>;
1058def MADDU : MArithR<1, "maddu", MipsMAddu, 1>;
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +00001059def MSUB : MArithR<4, "msub", MipsMSub>;
1060def MSUBU : MArithR<5, "msubu", MipsMSubu>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001061
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +00001062// MUL is a assembly macro in the current used ISAs. In recent ISA's
1063// it is a real instruction.
Akira Hatanaka23a3da02012-12-20 03:34:05 +00001064def MUL : ArithLogicR<"mul", IIImul, CPURegs, 1, mul>, ADD_FM<0x1c, 0x02>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001065
Akira Hatanaka08a7d922011-12-07 23:31:26 +00001066def RDHWR : ReadHardware<CPURegs, HWRegs>;
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001067
Akira Hatanakacee46ab2011-12-05 21:14:28 +00001068def EXT : ExtBase<0, "ext", CPURegs>;
1069def INS : InsBase<4, "ins", CPURegs>;
Akira Hatanakabb15e112011-08-17 02:05:42 +00001070
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001071//===----------------------------------------------------------------------===//
Jack Carter04376eb2012-09-07 01:42:38 +00001072// Instruction aliases
1073//===----------------------------------------------------------------------===//
1074def : InstAlias<"move $dst,$src", (ADD CPURegs:$dst,CPURegs:$src,ZERO)>;
1075def : InstAlias<"bal $offset", (BGEZAL RA,brtarget:$offset)>;
1076def : InstAlias<"addu $rs,$rt,$imm",
1077 (ADDiu CPURegs:$rs,CPURegs:$rt,simm16:$imm)>;
1078def : InstAlias<"add $rs,$rt,$imm",
1079 (ADDi CPURegs:$rs,CPURegs:$rt,simm16:$imm)>;
1080def : InstAlias<"and $rs,$rt,$imm",
1081 (ANDi CPURegs:$rs,CPURegs:$rt,simm16:$imm)>;
1082def : InstAlias<"j $rs", (JR CPURegs:$rs)>;
1083def : InstAlias<"not $rt,$rs", (NOR CPURegs:$rt,CPURegs:$rs,ZERO)>;
1084def : InstAlias<"neg $rt,$rs", (SUB CPURegs:$rt,ZERO,CPURegs:$rs)>;
1085def : InstAlias<"negu $rt,$rs", (SUBu CPURegs:$rt,ZERO,CPURegs:$rs)>;
1086def : InstAlias<"slt $rs,$rt,$imm",
1087 (SLTi CPURegs:$rs,CPURegs:$rt,simm16:$imm)>;
1088def : InstAlias<"xor $rs,$rt,$imm",
1089 (XORi CPURegs:$rs,CPURegs:$rt,simm16:$imm)>;
1090
1091//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001092// Arbitrary patterns that map to one or more instructions
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001093//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001094
1095// Small immediates
Akira Hatanaka14180452012-06-14 21:03:23 +00001096def : MipsPat<(i32 immSExt16:$in),
1097 (ADDiu ZERO, imm:$in)>;
1098def : MipsPat<(i32 immZExt16:$in),
1099 (ORi ZERO, imm:$in)>;
1100def : MipsPat<(i32 immLow16Zero:$in),
1101 (LUi (HI16 imm:$in))>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001102
1103// Arbitrary immediates
Akira Hatanaka14180452012-06-14 21:03:23 +00001104def : MipsPat<(i32 imm:$imm),
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001105 (ORi (LUi (HI16 imm:$imm)), (LO16 imm:$imm))>;
1106
Akira Hatanaka14180452012-06-14 21:03:23 +00001107// Carry MipsPatterns
1108def : MipsPat<(subc CPURegs:$lhs, CPURegs:$rhs),
1109 (SUBu CPURegs:$lhs, CPURegs:$rhs)>;
1110def : MipsPat<(addc CPURegs:$lhs, CPURegs:$rhs),
1111 (ADDu CPURegs:$lhs, CPURegs:$rhs)>;
1112def : MipsPat<(addc CPURegs:$src, immSExt16:$imm),
1113 (ADDiu CPURegs:$src, imm:$imm)>;
Bruno Cardoso Lopes07cec752008-06-06 00:58:26 +00001114
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001115// Call
Akira Hatanaka14180452012-06-14 21:03:23 +00001116def : MipsPat<(MipsJmpLink (i32 tglobaladdr:$dst)),
1117 (JAL tglobaladdr:$dst)>;
1118def : MipsPat<(MipsJmpLink (i32 texternalsym:$dst)),
1119 (JAL texternalsym:$dst)>;
1120//def : MipsPat<(MipsJmpLink CPURegs:$dst),
1121// (JALR CPURegs:$dst)>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001122
Akira Hatanakae0509022012-10-19 21:30:15 +00001123// Tail call
1124def : MipsPat<(MipsTailCall (iPTR tglobaladdr:$dst)),
1125 (TAILCALL tglobaladdr:$dst)>;
1126def : MipsPat<(MipsTailCall (iPTR texternalsym:$dst)),
1127 (TAILCALL texternalsym:$dst)>;
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +00001128// hi/lo relocs
Akira Hatanaka14180452012-06-14 21:03:23 +00001129def : MipsPat<(MipsHi tglobaladdr:$in), (LUi tglobaladdr:$in)>;
1130def : MipsPat<(MipsHi tblockaddress:$in), (LUi tblockaddress:$in)>;
1131def : MipsPat<(MipsHi tjumptable:$in), (LUi tjumptable:$in)>;
1132def : MipsPat<(MipsHi tconstpool:$in), (LUi tconstpool:$in)>;
1133def : MipsPat<(MipsHi tglobaltlsaddr:$in), (LUi tglobaltlsaddr:$in)>;
Akira Hatanakaf09a0372012-11-21 20:40:38 +00001134def : MipsPat<(MipsHi texternalsym:$in), (LUi texternalsym:$in)>;
Akira Hatanaka74c76342011-11-16 22:39:56 +00001135
Akira Hatanaka14180452012-06-14 21:03:23 +00001136def : MipsPat<(MipsLo tglobaladdr:$in), (ADDiu ZERO, tglobaladdr:$in)>;
1137def : MipsPat<(MipsLo tblockaddress:$in), (ADDiu ZERO, tblockaddress:$in)>;
1138def : MipsPat<(MipsLo tjumptable:$in), (ADDiu ZERO, tjumptable:$in)>;
1139def : MipsPat<(MipsLo tconstpool:$in), (ADDiu ZERO, tconstpool:$in)>;
1140def : MipsPat<(MipsLo tglobaltlsaddr:$in), (ADDiu ZERO, tglobaltlsaddr:$in)>;
Akira Hatanakaf09a0372012-11-21 20:40:38 +00001141def : MipsPat<(MipsLo texternalsym:$in), (ADDiu ZERO, texternalsym:$in)>;
Akira Hatanaka74c76342011-11-16 22:39:56 +00001142
Akira Hatanaka14180452012-06-14 21:03:23 +00001143def : MipsPat<(add CPURegs:$hi, (MipsLo tglobaladdr:$lo)),
1144 (ADDiu CPURegs:$hi, tglobaladdr:$lo)>;
1145def : MipsPat<(add CPURegs:$hi, (MipsLo tblockaddress:$lo)),
1146 (ADDiu CPURegs:$hi, tblockaddress:$lo)>;
1147def : MipsPat<(add CPURegs:$hi, (MipsLo tjumptable:$lo)),
1148 (ADDiu CPURegs:$hi, tjumptable:$lo)>;
1149def : MipsPat<(add CPURegs:$hi, (MipsLo tconstpool:$lo)),
1150 (ADDiu CPURegs:$hi, tconstpool:$lo)>;
1151def : MipsPat<(add CPURegs:$hi, (MipsLo tglobaltlsaddr:$lo)),
1152 (ADDiu CPURegs:$hi, tglobaltlsaddr:$lo)>;
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +00001153
1154// gp_rel relocs
Akira Hatanaka14180452012-06-14 21:03:23 +00001155def : MipsPat<(add CPURegs:$gp, (MipsGPRel tglobaladdr:$in)),
1156 (ADDiu CPURegs:$gp, tglobaladdr:$in)>;
1157def : MipsPat<(add CPURegs:$gp, (MipsGPRel tconstpool:$in)),
1158 (ADDiu CPURegs:$gp, tconstpool:$in)>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001159
Akira Hatanaka342837d2011-05-28 01:07:07 +00001160// wrapper_pic
Akira Hatanaka648f00c2012-02-24 22:34:47 +00001161class WrapperPat<SDNode node, Instruction ADDiuOp, RegisterClass RC>:
Akira Hatanaka14180452012-06-14 21:03:23 +00001162 MipsPat<(MipsWrapper RC:$gp, node:$in),
1163 (ADDiuOp RC:$gp, node:$in)>;
Akira Hatanaka342837d2011-05-28 01:07:07 +00001164
Akira Hatanaka648f00c2012-02-24 22:34:47 +00001165def : WrapperPat<tglobaladdr, ADDiu, CPURegs>;
1166def : WrapperPat<tconstpool, ADDiu, CPURegs>;
1167def : WrapperPat<texternalsym, ADDiu, CPURegs>;
1168def : WrapperPat<tblockaddress, ADDiu, CPURegs>;
1169def : WrapperPat<tjumptable, ADDiu, CPURegs>;
1170def : WrapperPat<tglobaltlsaddr, ADDiu, CPURegs>;
Akira Hatanaka342837d2011-05-28 01:07:07 +00001171
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001172// Mips does not have "not", so we expand our way
Akira Hatanaka14180452012-06-14 21:03:23 +00001173def : MipsPat<(not CPURegs:$in),
1174 (NOR CPURegs:$in, ZERO)>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001175
Akira Hatanakaab05b6c2011-12-20 22:33:53 +00001176// extended loads
Akira Hatanaka249330e2012-12-07 03:06:09 +00001177let Predicates = [NotN64, HasStdEnc] in {
Akira Hatanaka14180452012-06-14 21:03:23 +00001178 def : MipsPat<(i32 (extloadi1 addr:$src)), (LBu addr:$src)>;
1179 def : MipsPat<(i32 (extloadi8 addr:$src)), (LBu addr:$src)>;
Akira Hatanaka5a7dd432012-09-15 01:52:08 +00001180 def : MipsPat<(i32 (extloadi16 addr:$src)), (LHu addr:$src)>;
Akira Hatanakaab05b6c2011-12-20 22:33:53 +00001181}
Akira Hatanaka249330e2012-12-07 03:06:09 +00001182let Predicates = [IsN64, HasStdEnc] in {
Akira Hatanaka14180452012-06-14 21:03:23 +00001183 def : MipsPat<(i32 (extloadi1 addr:$src)), (LBu_P8 addr:$src)>;
1184 def : MipsPat<(i32 (extloadi8 addr:$src)), (LBu_P8 addr:$src)>;
Akira Hatanaka5a7dd432012-09-15 01:52:08 +00001185 def : MipsPat<(i32 (extloadi16 addr:$src)), (LHu_P8 addr:$src)>;
Akira Hatanakaab05b6c2011-12-20 22:33:53 +00001186}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001187
Bruno Cardoso Lopes07cec752008-06-06 00:58:26 +00001188// peepholes
Akira Hatanaka249330e2012-12-07 03:06:09 +00001189let Predicates = [NotN64, HasStdEnc] in {
Akira Hatanaka5a7dd432012-09-15 01:52:08 +00001190 def : MipsPat<(store (i32 0), addr:$dst), (SW ZERO, addr:$dst)>;
Akira Hatanakac7541c42011-12-21 00:31:10 +00001191}
Akira Hatanaka249330e2012-12-07 03:06:09 +00001192let Predicates = [IsN64, HasStdEnc] in {
Akira Hatanaka5a7dd432012-09-15 01:52:08 +00001193 def : MipsPat<(store (i32 0), addr:$dst), (SW_P8 ZERO, addr:$dst)>;
Akira Hatanakac7541c42011-12-21 00:31:10 +00001194}
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +00001195
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001196// brcond patterns
Akira Hatanaka06f82312011-10-11 19:09:09 +00001197multiclass BrcondPats<RegisterClass RC, Instruction BEQOp, Instruction BNEOp,
1198 Instruction SLTOp, Instruction SLTuOp, Instruction SLTiOp,
1199 Instruction SLTiuOp, Register ZEROReg> {
Akira Hatanaka14180452012-06-14 21:03:23 +00001200def : MipsPat<(brcond (i32 (setne RC:$lhs, 0)), bb:$dst),
1201 (BNEOp RC:$lhs, ZEROReg, bb:$dst)>;
1202def : MipsPat<(brcond (i32 (seteq RC:$lhs, 0)), bb:$dst),
1203 (BEQOp RC:$lhs, ZEROReg, bb:$dst)>;
Bruno Cardoso Lopes332a3d22007-07-11 22:47:02 +00001204
Akira Hatanaka14180452012-06-14 21:03:23 +00001205def : MipsPat<(brcond (i32 (setge RC:$lhs, RC:$rhs)), bb:$dst),
1206 (BEQ (SLTOp RC:$lhs, RC:$rhs), ZERO, bb:$dst)>;
1207def : MipsPat<(brcond (i32 (setuge RC:$lhs, RC:$rhs)), bb:$dst),
1208 (BEQ (SLTuOp RC:$lhs, RC:$rhs), ZERO, bb:$dst)>;
1209def : MipsPat<(brcond (i32 (setge RC:$lhs, immSExt16:$rhs)), bb:$dst),
1210 (BEQ (SLTiOp RC:$lhs, immSExt16:$rhs), ZERO, bb:$dst)>;
1211def : MipsPat<(brcond (i32 (setuge RC:$lhs, immSExt16:$rhs)), bb:$dst),
1212 (BEQ (SLTiuOp RC:$lhs, immSExt16:$rhs), ZERO, bb:$dst)>;
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +00001213
Akira Hatanaka14180452012-06-14 21:03:23 +00001214def : MipsPat<(brcond (i32 (setle RC:$lhs, RC:$rhs)), bb:$dst),
1215 (BEQ (SLTOp RC:$rhs, RC:$lhs), ZERO, bb:$dst)>;
1216def : MipsPat<(brcond (i32 (setule RC:$lhs, RC:$rhs)), bb:$dst),
1217 (BEQ (SLTuOp RC:$rhs, RC:$lhs), ZERO, bb:$dst)>;
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +00001218
Akira Hatanaka14180452012-06-14 21:03:23 +00001219def : MipsPat<(brcond RC:$cond, bb:$dst),
1220 (BNEOp RC:$cond, ZEROReg, bb:$dst)>;
Akira Hatanaka06f82312011-10-11 19:09:09 +00001221}
1222
1223defm : BrcondPats<CPURegs, BEQ, BNE, SLT, SLTu, SLTi, SLTiu, ZERO>;
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +00001224
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +00001225// setcc patterns
Akira Hatanaka395d76c2011-10-11 21:40:01 +00001226multiclass SeteqPats<RegisterClass RC, Instruction SLTiuOp, Instruction XOROp,
1227 Instruction SLTuOp, Register ZEROReg> {
Akira Hatanaka14180452012-06-14 21:03:23 +00001228 def : MipsPat<(seteq RC:$lhs, RC:$rhs),
1229 (SLTiuOp (XOROp RC:$lhs, RC:$rhs), 1)>;
1230 def : MipsPat<(setne RC:$lhs, RC:$rhs),
1231 (SLTuOp ZEROReg, (XOROp RC:$lhs, RC:$rhs))>;
Akira Hatanaka395d76c2011-10-11 21:40:01 +00001232}
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +00001233
Akira Hatanaka395d76c2011-10-11 21:40:01 +00001234multiclass SetlePats<RegisterClass RC, Instruction SLTOp, Instruction SLTuOp> {
Akira Hatanaka14180452012-06-14 21:03:23 +00001235 def : MipsPat<(setle RC:$lhs, RC:$rhs),
1236 (XORi (SLTOp RC:$rhs, RC:$lhs), 1)>;
1237 def : MipsPat<(setule RC:$lhs, RC:$rhs),
1238 (XORi (SLTuOp RC:$rhs, RC:$lhs), 1)>;
Akira Hatanaka395d76c2011-10-11 21:40:01 +00001239}
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +00001240
Akira Hatanaka395d76c2011-10-11 21:40:01 +00001241multiclass SetgtPats<RegisterClass RC, Instruction SLTOp, Instruction SLTuOp> {
Akira Hatanaka14180452012-06-14 21:03:23 +00001242 def : MipsPat<(setgt RC:$lhs, RC:$rhs),
1243 (SLTOp RC:$rhs, RC:$lhs)>;
1244 def : MipsPat<(setugt RC:$lhs, RC:$rhs),
1245 (SLTuOp RC:$rhs, RC:$lhs)>;
Akira Hatanaka395d76c2011-10-11 21:40:01 +00001246}
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +00001247
Akira Hatanaka395d76c2011-10-11 21:40:01 +00001248multiclass SetgePats<RegisterClass RC, Instruction SLTOp, Instruction SLTuOp> {
Akira Hatanaka14180452012-06-14 21:03:23 +00001249 def : MipsPat<(setge RC:$lhs, RC:$rhs),
1250 (XORi (SLTOp RC:$lhs, RC:$rhs), 1)>;
1251 def : MipsPat<(setuge RC:$lhs, RC:$rhs),
1252 (XORi (SLTuOp RC:$lhs, RC:$rhs), 1)>;
Akira Hatanaka395d76c2011-10-11 21:40:01 +00001253}
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +00001254
Akira Hatanaka395d76c2011-10-11 21:40:01 +00001255multiclass SetgeImmPats<RegisterClass RC, Instruction SLTiOp,
1256 Instruction SLTiuOp> {
Akira Hatanaka14180452012-06-14 21:03:23 +00001257 def : MipsPat<(setge RC:$lhs, immSExt16:$rhs),
1258 (XORi (SLTiOp RC:$lhs, immSExt16:$rhs), 1)>;
1259 def : MipsPat<(setuge RC:$lhs, immSExt16:$rhs),
1260 (XORi (SLTiuOp RC:$lhs, immSExt16:$rhs), 1)>;
Akira Hatanaka395d76c2011-10-11 21:40:01 +00001261}
1262
1263defm : SeteqPats<CPURegs, SLTiu, XOR, SLTu, ZERO>;
1264defm : SetlePats<CPURegs, SLT, SLTu>;
1265defm : SetgtPats<CPURegs, SLT, SLTu>;
1266defm : SetgePats<CPURegs, SLT, SLTu>;
1267defm : SetgeImmPats<CPURegs, SLTi, SLTiu>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001268
Akira Hatanaka4d2b0f32011-12-20 23:47:44 +00001269// bswap pattern
Akira Hatanaka14180452012-06-14 21:03:23 +00001270def : MipsPat<(bswap CPURegs:$rt), (ROTR (WSBH CPURegs:$rt), 16)>;
Akira Hatanaka4d2b0f32011-12-20 23:47:44 +00001271
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001272//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001273// Floating Point Support
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001274//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001275
1276include "MipsInstrFPU.td"
Akira Hatanaka95934842011-09-24 01:34:44 +00001277include "Mips64InstrInfo.td"
Akira Hatanaka8ae330a2011-10-17 18:53:29 +00001278include "MipsCondMov.td"
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001279
Akira Hatanakae10d9722012-05-08 19:08:58 +00001280//
1281// Mips16
1282
1283include "Mips16InstrFormats.td"
Akira Hatanaka4a5a8942012-05-24 18:32:33 +00001284include "Mips16InstrInfo.td"
Akira Hatanaka7509ec12012-09-27 01:50:59 +00001285
1286// DSP
1287include "MipsDSPInstrFormats.td"
1288include "MipsDSPInstrInfo.td"
1289