blob: a6156c0c339df294ff10ff902aef6857faeff22f [file] [log] [blame]
Chris Lattnerf3799972005-10-14 23:40:39 +00001//===- PPCInstrInfo.td - The PowerPC Instruction Set -------*- tablegen -*-===//
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukman5dfe3a92004-06-21 16:55:25 +00007//
8//===----------------------------------------------------------------------===//
9//
Misha Brukman4ad7d1b2004-08-09 17:24:04 +000010// This file describes the subset of the 32-bit PowerPC instruction set, as used
11// by the PowerPC instruction selector.
Misha Brukman5dfe3a92004-06-21 16:55:25 +000012//
13//===----------------------------------------------------------------------===//
14
Chris Lattnerf3799972005-10-14 23:40:39 +000015include "PPCInstrFormats.td"
Misha Brukman5dfe3a92004-06-21 16:55:25 +000016
Chris Lattnere6115b32005-10-25 20:41:46 +000017//===----------------------------------------------------------------------===//
Chris Lattner51269842006-03-01 05:50:56 +000018// PowerPC specific type constraints.
19//
20def SDT_PPCstfiwx : SDTypeProfile<0, 2, [ // stfiwx
21 SDTCisVT<0, f64>, SDTCisPtrTy<1>
22]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000023def SDT_PPCCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
24def SDT_PPCCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>,
25 SDTCisVT<1, i32> ]>;
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +000026def SDT_PPCvperm : SDTypeProfile<1, 3, [
27 SDTCisVT<3, v16i8>, SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>
28]>;
29
Chris Lattnera17b1552006-03-31 05:13:27 +000030def SDT_PPCvcmp : SDTypeProfile<1, 3, [
Chris Lattner6d92cad2006-03-26 10:06:40 +000031 SDTCisSameAs<0, 1>, SDTCisSameAs<1, 2>, SDTCisVT<3, i32>
32]>;
33
Chris Lattner90564f22006-04-18 17:59:36 +000034def SDT_PPCcondbr : SDTypeProfile<0, 3, [
Chris Lattner18258c62006-11-17 22:37:34 +000035 SDTCisVT<0, i32>, SDTCisVT<2, OtherVT>
Chris Lattner90564f22006-04-18 17:59:36 +000036]>;
37
Dan Gohmanc76909a2009-09-25 20:36:54 +000038def SDT_PPClbrx : SDTypeProfile<1, 2, [
39 SDTCisVT<0, i32>, SDTCisPtrTy<1>, SDTCisVT<2, OtherVT>
Chris Lattnerd9989382006-07-10 20:56:58 +000040]>;
Dan Gohmanc76909a2009-09-25 20:36:54 +000041def SDT_PPCstbrx : SDTypeProfile<0, 3, [
42 SDTCisVT<0, i32>, SDTCisPtrTy<1>, SDTCisVT<2, OtherVT>
Chris Lattnerd9989382006-07-10 20:56:58 +000043]>;
44
Evan Cheng53301922008-07-12 02:23:19 +000045def SDT_PPClarx : SDTypeProfile<1, 1, [
46 SDTCisInt<0>, SDTCisPtrTy<1>
Evan Cheng54fc97d2008-04-19 01:30:48 +000047]>;
Evan Cheng53301922008-07-12 02:23:19 +000048def SDT_PPCstcx : SDTypeProfile<0, 2, [
49 SDTCisInt<0>, SDTCisPtrTy<1>
Evan Cheng54fc97d2008-04-19 01:30:48 +000050]>;
51
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +000052def SDT_PPCTC_ret : SDTypeProfile<0, 2, [
53 SDTCisPtrTy<0>, SDTCisVT<1, i32>
54]>;
55
Tilmann Scheller6b16eff2009-08-15 11:54:46 +000056def SDT_PPCnop : SDTypeProfile<0, 0, []>;
57
Chris Lattner51269842006-03-01 05:50:56 +000058//===----------------------------------------------------------------------===//
Chris Lattnere6115b32005-10-25 20:41:46 +000059// PowerPC specific DAG Nodes.
60//
61
62def PPCfcfid : SDNode<"PPCISD::FCFID" , SDTFPUnaryOp, []>;
63def PPCfctidz : SDNode<"PPCISD::FCTIDZ", SDTFPUnaryOp, []>;
64def PPCfctiwz : SDNode<"PPCISD::FCTIWZ", SDTFPUnaryOp, []>;
Chris Lattnerc8478d82008-01-06 06:44:58 +000065def PPCstfiwx : SDNode<"PPCISD::STFIWX", SDT_PPCstfiwx,
66 [SDNPHasChain, SDNPMayStore]>;
Chris Lattnere6115b32005-10-25 20:41:46 +000067
Dale Johannesen6eaeff22007-10-10 01:01:31 +000068// This sequence is used for long double->int conversions. It changes the
69// bits in the FPSCR which is not modelled.
70def PPCmffs : SDNode<"PPCISD::MFFS", SDTypeProfile<1, 0, [SDTCisVT<0, f64>]>,
71 [SDNPOutFlag]>;
72def PPCmtfsb0 : SDNode<"PPCISD::MTFSB0", SDTypeProfile<0, 1, [SDTCisInt<0>]>,
73 [SDNPInFlag, SDNPOutFlag]>;
74def PPCmtfsb1 : SDNode<"PPCISD::MTFSB1", SDTypeProfile<0, 1, [SDTCisInt<0>]>,
75 [SDNPInFlag, SDNPOutFlag]>;
76def PPCfaddrtz: SDNode<"PPCISD::FADDRTZ", SDTFPBinOp,
77 [SDNPInFlag, SDNPOutFlag]>;
78def PPCmtfsf : SDNode<"PPCISD::MTFSF", SDTypeProfile<1, 3,
79 [SDTCisVT<0, f64>, SDTCisInt<1>, SDTCisVT<2, f64>,
80 SDTCisVT<3, f64>]>,
81 [SDNPInFlag]>;
82
Chris Lattner9c73f092005-10-25 20:55:47 +000083def PPCfsel : SDNode<"PPCISD::FSEL",
84 // Type constraint for fsel.
85 SDTypeProfile<1, 3, [SDTCisSameAs<0, 2>, SDTCisSameAs<0, 3>,
86 SDTCisFP<0>, SDTCisVT<1, f64>]>, []>;
Chris Lattner47f01f12005-09-08 19:50:41 +000087
Nate Begeman993aeb22005-12-13 22:55:22 +000088def PPChi : SDNode<"PPCISD::Hi", SDTIntBinOp, []>;
89def PPClo : SDNode<"PPCISD::Lo", SDTIntBinOp, []>;
Tilmann Scheller6b16eff2009-08-15 11:54:46 +000090def PPCtoc_entry: SDNode<"PPCISD::TOC_ENTRY", SDTIntBinOp, [SDNPMayLoad]>;
Nate Begeman993aeb22005-12-13 22:55:22 +000091def PPCvmaddfp : SDNode<"PPCISD::VMADDFP", SDTFPTernaryOp, []>;
92def PPCvnmsubfp : SDNode<"PPCISD::VNMSUBFP", SDTFPTernaryOp, []>;
Chris Lattner860e8862005-11-17 07:30:41 +000093
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +000094def PPCvperm : SDNode<"PPCISD::VPERM", SDT_PPCvperm, []>;
Chris Lattnerb2177b92006-03-19 06:55:52 +000095
Chris Lattner4172b102005-12-06 02:10:38 +000096// These nodes represent the 32-bit PPC shifts that operate on 6-bit shift
97// amounts. These nodes are generated by the multi-precision shift code.
Chris Lattneraf8ee842008-03-07 20:18:24 +000098def PPCsrl : SDNode<"PPCISD::SRL" , SDTIntShiftOp>;
99def PPCsra : SDNode<"PPCISD::SRA" , SDTIntShiftOp>;
100def PPCshl : SDNode<"PPCISD::SHL" , SDTIntShiftOp>;
Chris Lattner4172b102005-12-06 02:10:38 +0000101
Chris Lattnerecfe55e2006-03-22 05:30:33 +0000102def PPCextsw_32 : SDNode<"PPCISD::EXTSW_32" , SDTIntUnaryOp>;
Chris Lattnerc8478d82008-01-06 06:44:58 +0000103def PPCstd_32 : SDNode<"PPCISD::STD_32" , SDTStore,
104 [SDNPHasChain, SDNPMayStore]>;
Chris Lattnerecfe55e2006-03-22 05:30:33 +0000105
Chris Lattner937a79d2005-12-04 19:01:59 +0000106// These are target-independent nodes, but have target-specific formats.
Bill Wendlingc69107c2007-11-13 09:19:02 +0000107def callseq_start : SDNode<"ISD::CALLSEQ_START", SDT_PPCCallSeqStart,
Evan Chengbb7b8442006-08-11 09:03:33 +0000108 [SDNPHasChain, SDNPOutFlag]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +0000109def callseq_end : SDNode<"ISD::CALLSEQ_END", SDT_PPCCallSeqEnd,
Bill Wendling0f8d9c02007-11-13 00:44:25 +0000110 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Chris Lattner937a79d2005-12-04 19:01:59 +0000111
Chris Lattner2e6b77d2006-06-27 18:36:44 +0000112def SDT_PPCCall : SDTypeProfile<0, -1, [SDTCisInt<0>]>;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000113def PPCcall_Darwin : SDNode<"PPCISD::CALL_Darwin", SDT_PPCCall,
Chris Lattner60e9eac2010-03-19 05:33:51 +0000114 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
115 SDNPVariadic]>;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000116def PPCcall_SVR4 : SDNode<"PPCISD::CALL_SVR4", SDT_PPCCall,
Chris Lattner60e9eac2010-03-19 05:33:51 +0000117 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
118 SDNPVariadic]>;
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000119def PPCnop : SDNode<"PPCISD::NOP", SDT_PPCnop, [SDNPInFlag, SDNPOutFlag]>;
Tilmann Scheller3a84dae2009-12-18 13:00:15 +0000120def PPCload : SDNode<"PPCISD::LOAD", SDTypeProfile<1, 1, []>,
121 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
122def PPCload_toc : SDNode<"PPCISD::LOAD_TOC", SDTypeProfile<0, 1, []>,
123 [SDNPHasChain, SDNPInFlag, SDNPOutFlag]>;
124def PPCtoc_restore : SDNode<"PPCISD::TOC_RESTORE", SDTypeProfile<0, 0, []>,
125 [SDNPHasChain, SDNPInFlag, SDNPOutFlag]>;
Chris Lattnerc703a8f2006-05-17 19:00:46 +0000126def PPCmtctr : SDNode<"PPCISD::MTCTR", SDT_PPCCall,
127 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000128def PPCbctrl_Darwin : SDNode<"PPCISD::BCTRL_Darwin", SDTNone,
Chris Lattner60e9eac2010-03-19 05:33:51 +0000129 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
130 SDNPVariadic]>;
Chris Lattner9f0bc652007-02-25 05:34:32 +0000131
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000132def PPCbctrl_SVR4 : SDNode<"PPCISD::BCTRL_SVR4", SDTNone,
Chris Lattner60e9eac2010-03-19 05:33:51 +0000133 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
134 SDNPVariadic]>;
Chris Lattner9a2a4972006-05-17 06:01:33 +0000135
Chris Lattner48be23c2008-01-15 22:02:54 +0000136def retflag : SDNode<"PPCISD::RET_FLAG", SDTNone,
Chris Lattner60e9eac2010-03-19 05:33:51 +0000137 [SDNPHasChain, SDNPOptInFlag, SDNPVariadic]>;
Nate Begeman9e4dd9d2005-12-20 00:26:01 +0000138
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000139def PPCtc_return : SDNode<"PPCISD::TC_RETURN", SDT_PPCTC_ret,
Chris Lattner60e9eac2010-03-19 05:33:51 +0000140 [SDNPHasChain, SDNPOptInFlag, SDNPVariadic]>;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000141
Chris Lattnera17b1552006-03-31 05:13:27 +0000142def PPCvcmp : SDNode<"PPCISD::VCMP" , SDT_PPCvcmp, []>;
143def PPCvcmp_o : SDNode<"PPCISD::VCMPo", SDT_PPCvcmp, [SDNPOutFlag]>;
Chris Lattner6d92cad2006-03-26 10:06:40 +0000144
Chris Lattner90564f22006-04-18 17:59:36 +0000145def PPCcondbranch : SDNode<"PPCISD::COND_BRANCH", SDT_PPCcondbr,
146 [SDNPHasChain, SDNPOptInFlag]>;
147
Chris Lattner9b37aaf2008-01-10 05:12:37 +0000148def PPClbrx : SDNode<"PPCISD::LBRX", SDT_PPClbrx,
149 [SDNPHasChain, SDNPMayLoad]>;
Chris Lattnerc8478d82008-01-06 06:44:58 +0000150def PPCstbrx : SDNode<"PPCISD::STBRX", SDT_PPCstbrx,
151 [SDNPHasChain, SDNPMayStore]>;
Chris Lattnerd9989382006-07-10 20:56:58 +0000152
Evan Cheng53301922008-07-12 02:23:19 +0000153// Instructions to support atomic operations
Evan Cheng8608f2e2008-04-19 02:30:38 +0000154def PPClarx : SDNode<"PPCISD::LARX", SDT_PPClarx,
155 [SDNPHasChain, SDNPMayLoad]>;
156def PPCstcx : SDNode<"PPCISD::STCX", SDT_PPCstcx,
157 [SDNPHasChain, SDNPMayStore]>;
Evan Cheng54fc97d2008-04-19 01:30:48 +0000158
Jim Laskey2f616bf2006-11-16 22:43:37 +0000159// Instructions to support dynamic alloca.
160def SDTDynOp : SDTypeProfile<1, 2, []>;
161def PPCdynalloc : SDNode<"PPCISD::DYNALLOC", SDTDynOp, [SDNPHasChain]>;
162
Chris Lattner47f01f12005-09-08 19:50:41 +0000163//===----------------------------------------------------------------------===//
Chris Lattner2eb25172005-09-09 00:39:56 +0000164// PowerPC specific transformation functions and pattern fragments.
165//
Nate Begeman8d948322005-10-19 01:12:32 +0000166
Nate Begeman2d5aff72005-10-19 18:42:01 +0000167def SHL32 : SDNodeXForm<imm, [{
168 // Transformation function: 31 - imm
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000169 return getI32Imm(31 - N->getZExtValue());
Nate Begeman2d5aff72005-10-19 18:42:01 +0000170}]>;
171
Nate Begeman2d5aff72005-10-19 18:42:01 +0000172def SRL32 : SDNodeXForm<imm, [{
173 // Transformation function: 32 - imm
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000174 return N->getZExtValue() ? getI32Imm(32 - N->getZExtValue()) : getI32Imm(0);
Nate Begeman2d5aff72005-10-19 18:42:01 +0000175}]>;
176
Chris Lattner2eb25172005-09-09 00:39:56 +0000177def LO16 : SDNodeXForm<imm, [{
178 // Transformation function: get the low 16 bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000179 return getI32Imm((unsigned short)N->getZExtValue());
Chris Lattner2eb25172005-09-09 00:39:56 +0000180}]>;
181
182def HI16 : SDNodeXForm<imm, [{
183 // Transformation function: shift the immediate value down into the low bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000184 return getI32Imm((unsigned)N->getZExtValue() >> 16);
Chris Lattner2eb25172005-09-09 00:39:56 +0000185}]>;
Chris Lattner3e63ead2005-09-08 17:33:10 +0000186
Chris Lattner79d0e9f2005-09-28 23:07:13 +0000187def HA16 : SDNodeXForm<imm, [{
188 // Transformation function: shift the immediate value down into the low bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000189 signed int Val = N->getZExtValue();
Chris Lattner79d0e9f2005-09-28 23:07:13 +0000190 return getI32Imm((Val - (signed short)Val) >> 16);
191}]>;
Nate Begemanf42f1332006-09-22 05:01:56 +0000192def MB : SDNodeXForm<imm, [{
193 // Transformation function: get the start bit of a mask
Duncan Sandse79f5ef2008-10-16 13:02:33 +0000194 unsigned mb = 0, me;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000195 (void)isRunOfOnes((unsigned)N->getZExtValue(), mb, me);
Nate Begemanf42f1332006-09-22 05:01:56 +0000196 return getI32Imm(mb);
197}]>;
Chris Lattner79d0e9f2005-09-28 23:07:13 +0000198
Nate Begemanf42f1332006-09-22 05:01:56 +0000199def ME : SDNodeXForm<imm, [{
200 // Transformation function: get the end bit of a mask
Duncan Sandse79f5ef2008-10-16 13:02:33 +0000201 unsigned mb, me = 0;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000202 (void)isRunOfOnes((unsigned)N->getZExtValue(), mb, me);
Nate Begemanf42f1332006-09-22 05:01:56 +0000203 return getI32Imm(me);
204}]>;
205def maskimm32 : PatLeaf<(imm), [{
206 // maskImm predicate - True if immediate is a run of ones.
207 unsigned mb, me;
Owen Anderson825b72b2009-08-11 20:47:22 +0000208 if (N->getValueType(0) == MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000209 return isRunOfOnes((unsigned)N->getZExtValue(), mb, me);
Nate Begemanf42f1332006-09-22 05:01:56 +0000210 else
211 return false;
212}]>;
Chris Lattner79d0e9f2005-09-28 23:07:13 +0000213
Chris Lattner3e63ead2005-09-08 17:33:10 +0000214def immSExt16 : PatLeaf<(imm), [{
215 // immSExt16 predicate - True if the immediate fits in a 16-bit sign extended
216 // field. Used by instructions like 'addi'.
Owen Anderson825b72b2009-08-11 20:47:22 +0000217 if (N->getValueType(0) == MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000218 return (int32_t)N->getZExtValue() == (short)N->getZExtValue();
Chris Lattner7f7b346e2006-06-20 23:21:20 +0000219 else
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000220 return (int64_t)N->getZExtValue() == (short)N->getZExtValue();
Chris Lattner3e63ead2005-09-08 17:33:10 +0000221}]>;
Chris Lattnerbfde0802005-09-08 17:40:49 +0000222def immZExt16 : PatLeaf<(imm), [{
223 // immZExt16 predicate - True if the immediate fits in a 16-bit zero extended
224 // field. Used by instructions like 'ori'.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000225 return (uint64_t)N->getZExtValue() == (unsigned short)N->getZExtValue();
Chris Lattner2eb25172005-09-09 00:39:56 +0000226}], LO16>;
227
Chris Lattner0ea70b22006-06-20 22:34:10 +0000228// imm16Shifted* - These match immediates where the low 16-bits are zero. There
229// are two forms: imm16ShiftedSExt and imm16ShiftedZExt. These two forms are
230// identical in 32-bit mode, but in 64-bit mode, they return true if the
231// immediate fits into a sign/zero extended 32-bit immediate (with the low bits
232// clear).
233def imm16ShiftedZExt : PatLeaf<(imm), [{
234 // imm16ShiftedZExt predicate - True if only bits in the top 16-bits of the
235 // immediate are set. Used by instructions like 'xoris'.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000236 return (N->getZExtValue() & ~uint64_t(0xFFFF0000)) == 0;
Chris Lattner0ea70b22006-06-20 22:34:10 +0000237}], HI16>;
238
239def imm16ShiftedSExt : PatLeaf<(imm), [{
240 // imm16ShiftedSExt predicate - True if only bits in the top 16-bits of the
241 // immediate are set. Used by instructions like 'addis'. Identical to
242 // imm16ShiftedZExt in 32-bit mode.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000243 if (N->getZExtValue() & 0xFFFF) return false;
Owen Anderson825b72b2009-08-11 20:47:22 +0000244 if (N->getValueType(0) == MVT::i32)
Chris Lattnerdd583432006-06-20 21:39:30 +0000245 return true;
246 // For 64-bit, make sure it is sext right.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000247 return N->getZExtValue() == (uint64_t)(int)N->getZExtValue();
Chris Lattner2eb25172005-09-09 00:39:56 +0000248}], HI16>;
Chris Lattner3e63ead2005-09-08 17:33:10 +0000249
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000250
Chris Lattner47f01f12005-09-08 19:50:41 +0000251//===----------------------------------------------------------------------===//
252// PowerPC Flag Definitions.
253
Chris Lattner0bdc6f12005-04-19 04:32:54 +0000254class isPPC64 { bit PPC64 = 1; }
Chris Lattner883059f2005-04-19 05:15:18 +0000255class isDOT {
256 list<Register> Defs = [CR0];
257 bit RC = 1;
258}
Chris Lattner0bdc6f12005-04-19 04:32:54 +0000259
Chris Lattner302bf9c2006-11-08 02:13:12 +0000260class RegConstraint<string C> {
261 string Constraints = C;
262}
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000263class NoEncode<string E> {
264 string DisableEncoding = E;
265}
Chris Lattner47f01f12005-09-08 19:50:41 +0000266
267
268//===----------------------------------------------------------------------===//
269// PowerPC Operand Definitions.
Chris Lattner7bb424f2004-08-14 23:27:29 +0000270
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000271def s5imm : Operand<i32> {
272 let PrintMethod = "printS5ImmOperand";
273}
Chris Lattner4345a4a2005-09-14 20:53:05 +0000274def u5imm : Operand<i32> {
Nate Begemanc3306122004-08-21 05:56:39 +0000275 let PrintMethod = "printU5ImmOperand";
276}
Chris Lattner4345a4a2005-09-14 20:53:05 +0000277def u6imm : Operand<i32> {
Nate Begeman07aada82004-08-30 02:28:06 +0000278 let PrintMethod = "printU6ImmOperand";
279}
Chris Lattner4345a4a2005-09-14 20:53:05 +0000280def s16imm : Operand<i32> {
Nate Begemaned428532004-09-04 05:00:00 +0000281 let PrintMethod = "printS16ImmOperand";
282}
Chris Lattner4345a4a2005-09-14 20:53:05 +0000283def u16imm : Operand<i32> {
Chris Lattner97b2a2e2004-08-15 05:20:16 +0000284 let PrintMethod = "printU16ImmOperand";
285}
Chris Lattner841d12d2005-10-18 16:51:22 +0000286def s16immX4 : Operand<i32> { // Multiply imm by 4 before printing.
287 let PrintMethod = "printS16X4ImmOperand";
288}
Chris Lattner1e484782005-12-04 18:42:54 +0000289def target : Operand<OtherVT> {
Nate Begemanb7a8f2c2004-09-02 08:13:00 +0000290 let PrintMethod = "printBranchOperand";
291}
Chris Lattner059ca0f2006-06-16 21:01:35 +0000292def calltarget : Operand<iPTR> {
Chris Lattner3e7f86a2005-11-17 19:16:08 +0000293 let PrintMethod = "printCallOperand";
294}
Chris Lattner059ca0f2006-06-16 21:01:35 +0000295def aaddr : Operand<iPTR> {
Nate Begeman422b0ce2005-11-16 00:48:01 +0000296 let PrintMethod = "printAbsAddrOperand";
297}
Chris Lattner059ca0f2006-06-16 21:01:35 +0000298def piclabel: Operand<iPTR> {
Nate Begemanb7a8f2c2004-09-02 08:13:00 +0000299 let PrintMethod = "printPICLabel";
300}
Nate Begemaned428532004-09-04 05:00:00 +0000301def symbolHi: Operand<i32> {
302 let PrintMethod = "printSymbolHi";
303}
304def symbolLo: Operand<i32> {
305 let PrintMethod = "printSymbolLo";
306}
Nate Begemanadeb43d2005-07-20 22:42:00 +0000307def crbitm: Operand<i8> {
308 let PrintMethod = "printcrbitm";
309}
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000310// Address operands
Chris Lattner059ca0f2006-06-16 21:01:35 +0000311def memri : Operand<iPTR> {
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000312 let PrintMethod = "printMemRegImm";
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000313 let MIOperandInfo = (ops i32imm:$imm, ptr_rc:$reg);
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000314}
Chris Lattner059ca0f2006-06-16 21:01:35 +0000315def memrr : Operand<iPTR> {
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000316 let PrintMethod = "printMemRegReg";
Chris Lattner66d7ebb2006-06-16 21:29:03 +0000317 let MIOperandInfo = (ops ptr_rc, ptr_rc);
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000318}
Chris Lattner059ca0f2006-06-16 21:01:35 +0000319def memrix : Operand<iPTR> { // memri where the imm is shifted 2 bits.
Chris Lattnerecfe55e2006-03-22 05:30:33 +0000320 let PrintMethod = "printMemRegImmShifted";
Chris Lattner0851b4f2006-11-15 19:55:13 +0000321 let MIOperandInfo = (ops i32imm:$imm, ptr_rc:$reg);
Chris Lattnerecfe55e2006-03-22 05:30:33 +0000322}
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000323def tocentry : Operand<iPTR> {
324 let PrintMethod = "printTOCEntryLabel";
325 let MIOperandInfo = (ops i32imm:$imm);
326}
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000327
Chris Lattner6fc40072006-11-04 05:42:48 +0000328// PowerPC Predicate operand. 20 = (0<<5)|20 = always, CR0 is a dummy reg
Chris Lattneraf53a872006-11-04 05:27:39 +0000329// that doesn't matter.
Evan Cheng06aae672007-07-06 23:22:46 +0000330def pred : PredicateOperand<OtherVT, (ops imm, CRRC),
Nate Begemanba8d51c2008-02-13 02:58:33 +0000331 (ops (i32 20), (i32 zero_reg))> {
Chris Lattneraf53a872006-11-04 05:27:39 +0000332 let PrintMethod = "printPredicateOperand";
333}
Chris Lattner0638b262006-11-03 23:53:25 +0000334
Chris Lattnera613d262006-01-12 02:05:36 +0000335// Define PowerPC specific addressing mode.
Evan Chengaf9db752006-10-11 21:03:53 +0000336def iaddr : ComplexPattern<iPTR, 2, "SelectAddrImm", [], []>;
337def xaddr : ComplexPattern<iPTR, 2, "SelectAddrIdx", [], []>;
338def xoaddr : ComplexPattern<iPTR, 2, "SelectAddrIdxOnly",[], []>;
339def ixaddr : ComplexPattern<iPTR, 2, "SelectAddrImmShift", [], []>; // "std"
Chris Lattner97b2a2e2004-08-15 05:20:16 +0000340
Chris Lattner74531e42006-11-16 00:41:37 +0000341/// This is just the offset part of iaddr, used for preinc.
342def iaddroff : ComplexPattern<iPTR, 1, "SelectAddrImmOffs", [], []>;
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000343
Evan Cheng8c75ef92005-12-14 22:07:12 +0000344//===----------------------------------------------------------------------===//
345// PowerPC Instruction Predicate Definitions.
Evan Cheng6a3bfd92005-12-20 20:08:53 +0000346def FPContractions : Predicate<"!NoExcessFPPrecision">;
Evan Cheng152b7e12007-10-23 06:42:42 +0000347def In32BitMode : Predicate<"!PPCSubTarget.isPPC64()">;
348def In64BitMode : Predicate<"PPCSubTarget.isPPC64()">;
Chris Lattner47f01f12005-09-08 19:50:41 +0000349
Chris Lattner6a5339b2006-11-14 18:44:47 +0000350
Chris Lattner47f01f12005-09-08 19:50:41 +0000351//===----------------------------------------------------------------------===//
352// PowerPC Instruction Definitions.
353
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000354// Pseudo-instructions:
Chris Lattner47f01f12005-09-08 19:50:41 +0000355
Chris Lattner88d211f2006-03-12 09:13:49 +0000356let hasCtrlDep = 1 in {
Evan Cheng071a2792007-09-11 19:55:27 +0000357let Defs = [R1], Uses = [R1] in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000358def ADJCALLSTACKDOWN : Pseudo<(outs), (ins u16imm:$amt),
Chris Lattner54689662006-09-27 02:55:21 +0000359 "${:comment} ADJCALLSTACKDOWN",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000360 [(callseq_start timm:$amt)]>;
Bill Wendling0f8d9c02007-11-13 00:44:25 +0000361def ADJCALLSTACKUP : Pseudo<(outs), (ins u16imm:$amt1, u16imm:$amt2),
Chris Lattner54689662006-09-27 02:55:21 +0000362 "${:comment} ADJCALLSTACKUP",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000363 [(callseq_end timm:$amt1, timm:$amt2)]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000364}
Chris Lattner1877ec92006-03-13 21:52:10 +0000365
Evan Cheng64d80e32007-07-19 01:14:50 +0000366def UPDATE_VRSAVE : Pseudo<(outs GPRC:$rD), (ins GPRC:$rS),
Chris Lattner1877ec92006-03-13 21:52:10 +0000367 "UPDATE_VRSAVE $rD, $rS", []>;
Nate Begemanb816f022004-10-07 22:30:03 +0000368}
Jim Laskey2f616bf2006-11-16 22:43:37 +0000369
Evan Cheng071a2792007-09-11 19:55:27 +0000370let Defs = [R1], Uses = [R1] in
Evan Cheng64d80e32007-07-19 01:14:50 +0000371def DYNALLOC : Pseudo<(outs GPRC:$result), (ins GPRC:$negsize, memri:$fpsi),
Jim Laskey2f616bf2006-11-16 22:43:37 +0000372 "${:comment} DYNALLOC $result, $negsize, $fpsi",
373 [(set GPRC:$result,
Evan Cheng071a2792007-09-11 19:55:27 +0000374 (PPCdynalloc GPRC:$negsize, iaddr:$fpsi))]>;
Jim Laskey2f616bf2006-11-16 22:43:37 +0000375
Dan Gohman533297b2009-10-29 18:10:34 +0000376// SELECT_CC_* - Used to implement the SELECT_CC DAG operation. Expanded after
377// instruction selection into a branch sequence.
378let usesCustomInserter = 1, // Expanded after instruction selection.
Chris Lattner88d211f2006-03-12 09:13:49 +0000379 PPC970_Single = 1 in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000380 def SELECT_CC_I4 : Pseudo<(outs GPRC:$dst), (ins CRRC:$cond, GPRC:$T, GPRC:$F,
Chris Lattner54689662006-09-27 02:55:21 +0000381 i32imm:$BROPC), "${:comment} SELECT_CC PSEUDO!",
382 []>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000383 def SELECT_CC_I8 : Pseudo<(outs G8RC:$dst), (ins CRRC:$cond, G8RC:$T, G8RC:$F,
Chris Lattner54689662006-09-27 02:55:21 +0000384 i32imm:$BROPC), "${:comment} SELECT_CC PSEUDO!",
385 []>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000386 def SELECT_CC_F4 : Pseudo<(outs F4RC:$dst), (ins CRRC:$cond, F4RC:$T, F4RC:$F,
Chris Lattner54689662006-09-27 02:55:21 +0000387 i32imm:$BROPC), "${:comment} SELECT_CC PSEUDO!",
388 []>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000389 def SELECT_CC_F8 : Pseudo<(outs F8RC:$dst), (ins CRRC:$cond, F8RC:$T, F8RC:$F,
Chris Lattner54689662006-09-27 02:55:21 +0000390 i32imm:$BROPC), "${:comment} SELECT_CC PSEUDO!",
391 []>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000392 def SELECT_CC_VRRC: Pseudo<(outs VRRC:$dst), (ins CRRC:$cond, VRRC:$T, VRRC:$F,
Chris Lattner54689662006-09-27 02:55:21 +0000393 i32imm:$BROPC), "${:comment} SELECT_CC PSEUDO!",
394 []>;
Chris Lattner8a2d3ca2005-08-26 21:23:58 +0000395}
396
Bill Wendling7194aaf2008-03-03 22:19:16 +0000397// SPILL_CR - Indicate that we're dumping the CR register, so we'll need to
398// scavenge a register for it.
399def SPILL_CR : Pseudo<(outs), (ins GPRC:$cond, memri:$F),
400 "${:comment} SPILL_CR $cond $F", []>;
401
Evan Chengffbacca2007-07-21 00:34:19 +0000402let isTerminator = 1, isBarrier = 1, PPC970_Unit = 7 in {
Dale Johannesenb384ab92008-10-29 18:26:45 +0000403 let isReturn = 1, Uses = [LR, RM] in
Evan Cheng64d80e32007-07-19 01:14:50 +0000404 def BLR : XLForm_2_br<19, 16, 0, (outs), (ins pred:$p),
Chris Lattner6fc40072006-11-04 05:42:48 +0000405 "b${p:cc}lr ${p:reg}", BrB,
406 [(retflag)]>;
Dale Johannesen639076f2008-10-23 20:41:28 +0000407 let isBranch = 1, isIndirectBranch = 1, Uses = [CTR] in
Owen Anderson20ab2902007-11-12 07:39:39 +0000408 def BCTR : XLForm_2_ext<19, 528, 20, 0, 0, (outs), (ins), "bctr", BrB, []>;
Chris Lattner47f01f12005-09-08 19:50:41 +0000409}
410
Chris Lattner7a823bd2005-02-15 20:26:49 +0000411let Defs = [LR] in
Evan Cheng64d80e32007-07-19 01:14:50 +0000412 def MovePCtoLR : Pseudo<(outs), (ins piclabel:$label), "bl $label", []>,
Chris Lattner88d211f2006-03-12 09:13:49 +0000413 PPC970_Unit_BRU;
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000414
Evan Chengffbacca2007-07-21 00:34:19 +0000415let isBranch = 1, isTerminator = 1, hasCtrlDep = 1, PPC970_Unit = 7 in {
Chris Lattner594f4c62006-10-13 19:10:34 +0000416 let isBarrier = 1 in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000417 def B : IForm<18, 0, 0, (outs), (ins target:$dst),
Chris Lattner1e484782005-12-04 18:42:54 +0000418 "b $dst", BrB,
419 [(br bb:$dst)]>;
Chris Lattner594f4c62006-10-13 19:10:34 +0000420 }
Chris Lattnerdd998852004-11-22 23:07:01 +0000421
Chris Lattner18258c62006-11-17 22:37:34 +0000422 // BCC represents an arbitrary conditional branch on a predicate.
423 // FIXME: should be able to write a pattern for PPCcondbranch, but can't use
424 // a two-value operand where a dag node expects two operands. :(
Evan Cheng64d80e32007-07-19 01:14:50 +0000425 def BCC : BForm<16, 0, 0, (outs), (ins pred:$cond, target:$dst),
Chris Lattner54e853b2006-11-18 00:32:03 +0000426 "b${cond:cc} ${cond:reg}, $dst"
427 /*[(PPCcondbranch CRRC:$crS, imm:$opc, bb:$dst)]*/>;
Misha Brukmanb2edb442004-06-28 18:23:35 +0000428}
429
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000430// Darwin ABI Calls.
Evan Chengffbacca2007-07-21 00:34:19 +0000431let isCall = 1, PPC970_Unit = 7,
Misha Brukman5fa2b022004-06-29 23:37:36 +0000432 // All calls clobber the non-callee saved registers...
Misha Brukmanc661c302004-06-30 22:00:45 +0000433 Defs = [R0,R2,R3,R4,R5,R6,R7,R8,R9,R10,R11,R12,
434 F0,F1,F2,F3,F4,F5,F6,F7,F8,F9,F10,F11,F12,F13,
Chris Lattnerbe80fc82006-03-16 22:35:59 +0000435 V0,V1,V2,V3,V4,V5,V6,V7,V8,V9,V10,V11,V12,V13,V14,V15,V16,V17,V18,V19,
Chris Lattner1f24df62005-08-22 22:32:13 +0000436 LR,CTR,
Jakob Stoklund Olesene5319202010-01-05 21:38:37 +0000437 CR0,CR1,CR5,CR6,CR7,CARRY] in {
Misha Brukmanc661c302004-06-30 22:00:45 +0000438 // Convenient aliases for call instructions
Dale Johannesenb384ab92008-10-29 18:26:45 +0000439 let Uses = [RM] in {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000440 def BL_Darwin : IForm<18, 0, 1,
441 (outs), (ins calltarget:$func, variable_ops),
442 "bl $func", BrB, []>; // See Pat patterns below.
443 def BLA_Darwin : IForm<18, 1, 1,
Dale Johannesenb384ab92008-10-29 18:26:45 +0000444 (outs), (ins aaddr:$func, variable_ops),
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000445 "bla $func", BrB, [(PPCcall_Darwin (i32 imm:$func))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +0000446 }
447 let Uses = [CTR, RM] in {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000448 def BCTRL_Darwin : XLForm_2_ext<19, 528, 20, 0, 1,
449 (outs), (ins variable_ops),
450 "bctrl", BrB,
451 [(PPCbctrl_Darwin)]>, Requires<[In32BitMode]>;
Dale Johannesen639076f2008-10-23 20:41:28 +0000452 }
Chris Lattner9f0bc652007-02-25 05:34:32 +0000453}
454
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000455// SVR4 ABI Calls.
Evan Chengffbacca2007-07-21 00:34:19 +0000456let isCall = 1, PPC970_Unit = 7,
Chris Lattner9f0bc652007-02-25 05:34:32 +0000457 // All calls clobber the non-callee saved registers...
Tilmann Schellerffd02002009-07-03 06:45:56 +0000458 Defs = [R0,R3,R4,R5,R6,R7,R8,R9,R10,R11,R12,
459 F0,F1,F2,F3,F4,F5,F6,F7,F8,F9,F10,F11,F12,F13,
Chris Lattner9f0bc652007-02-25 05:34:32 +0000460 V0,V1,V2,V3,V4,V5,V6,V7,V8,V9,V10,V11,V12,V13,V14,V15,V16,V17,V18,V19,
461 LR,CTR,
Jakob Stoklund Olesene5319202010-01-05 21:38:37 +0000462 CR0,CR1,CR5,CR6,CR7,CARRY] in {
Chris Lattner9f0bc652007-02-25 05:34:32 +0000463 // Convenient aliases for call instructions
Dale Johannesenb384ab92008-10-29 18:26:45 +0000464 let Uses = [RM] in {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000465 def BL_SVR4 : IForm<18, 0, 1,
Dale Johannesenb384ab92008-10-29 18:26:45 +0000466 (outs), (ins calltarget:$func, variable_ops),
467 "bl $func", BrB, []>; // See Pat patterns below.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000468 def BLA_SVR4 : IForm<18, 1, 1,
Dale Johannesenb384ab92008-10-29 18:26:45 +0000469 (outs), (ins aaddr:$func, variable_ops),
470 "bla $func", BrB,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000471 [(PPCcall_SVR4 (i32 imm:$func))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +0000472 }
473 let Uses = [CTR, RM] in {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000474 def BCTRL_SVR4 : XLForm_2_ext<19, 528, 20, 0, 1,
475 (outs), (ins variable_ops),
476 "bctrl", BrB,
477 [(PPCbctrl_SVR4)]>, Requires<[In32BitMode]>;
Dale Johannesen639076f2008-10-23 20:41:28 +0000478 }
Misha Brukman5fa2b022004-06-29 23:37:36 +0000479}
480
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000481
Dale Johannesenb384ab92008-10-29 18:26:45 +0000482let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1, Uses = [RM] in
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000483def TCRETURNdi :Pseudo< (outs),
484 (ins calltarget:$dst, i32imm:$offset, variable_ops),
485 "#TC_RETURNd $dst $offset",
486 []>;
487
488
Dale Johannesenb384ab92008-10-29 18:26:45 +0000489let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1, Uses = [RM] in
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000490def TCRETURNai :Pseudo<(outs), (ins aaddr:$func, i32imm:$offset, variable_ops),
491 "#TC_RETURNa $func $offset",
492 [(PPCtc_return (i32 imm:$func), imm:$offset)]>;
493
Dale Johannesenb384ab92008-10-29 18:26:45 +0000494let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1, Uses = [RM] in
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000495def TCRETURNri : Pseudo<(outs), (ins CTRRC:$dst, i32imm:$offset, variable_ops),
496 "#TC_RETURNr $dst $offset",
497 []>;
498
499
500let isTerminator = 1, isBarrier = 1, PPC970_Unit = 7, isBranch = 1,
Dale Johannesenb384ab92008-10-29 18:26:45 +0000501 isIndirectBranch = 1, isCall = 1, isReturn = 1, Uses = [CTR, RM] in
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000502def TAILBCTR : XLForm_2_ext<19, 528, 20, 0, 0, (outs), (ins), "bctr", BrB, []>,
503 Requires<[In32BitMode]>;
504
505
506
507let isBranch = 1, isTerminator = 1, hasCtrlDep = 1, PPC970_Unit = 7,
Dale Johannesenb384ab92008-10-29 18:26:45 +0000508 isBarrier = 1, isCall = 1, isReturn = 1, Uses = [RM] in
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000509def TAILB : IForm<18, 0, 0, (outs), (ins calltarget:$dst),
510 "b $dst", BrB,
511 []>;
512
513
514let isBranch = 1, isTerminator = 1, hasCtrlDep = 1, PPC970_Unit = 7,
Dale Johannesenb384ab92008-10-29 18:26:45 +0000515 isBarrier = 1, isCall = 1, isReturn = 1, Uses = [RM] in
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000516def TAILBA : IForm<18, 0, 0, (outs), (ins aaddr:$dst),
517 "ba $dst", BrB,
518 []>;
519
520
Chris Lattner001db452006-06-06 21:29:23 +0000521// DCB* instructions.
Evan Cheng64d80e32007-07-19 01:14:50 +0000522def DCBA : DCB_Form<758, 0, (outs), (ins memrr:$dst),
Chris Lattnere90c5372006-10-24 01:08:42 +0000523 "dcba $dst", LdStDCBF, [(int_ppc_dcba xoaddr:$dst)]>,
524 PPC970_DGroup_Single;
Evan Cheng64d80e32007-07-19 01:14:50 +0000525def DCBF : DCB_Form<86, 0, (outs), (ins memrr:$dst),
Chris Lattnere90c5372006-10-24 01:08:42 +0000526 "dcbf $dst", LdStDCBF, [(int_ppc_dcbf xoaddr:$dst)]>,
527 PPC970_DGroup_Single;
Evan Cheng64d80e32007-07-19 01:14:50 +0000528def DCBI : DCB_Form<470, 0, (outs), (ins memrr:$dst),
Chris Lattnere90c5372006-10-24 01:08:42 +0000529 "dcbi $dst", LdStDCBF, [(int_ppc_dcbi xoaddr:$dst)]>,
530 PPC970_DGroup_Single;
Evan Cheng64d80e32007-07-19 01:14:50 +0000531def DCBST : DCB_Form<54, 0, (outs), (ins memrr:$dst),
Chris Lattnere90c5372006-10-24 01:08:42 +0000532 "dcbst $dst", LdStDCBF, [(int_ppc_dcbst xoaddr:$dst)]>,
533 PPC970_DGroup_Single;
Evan Cheng64d80e32007-07-19 01:14:50 +0000534def DCBT : DCB_Form<278, 0, (outs), (ins memrr:$dst),
Chris Lattnere90c5372006-10-24 01:08:42 +0000535 "dcbt $dst", LdStDCBF, [(int_ppc_dcbt xoaddr:$dst)]>,
536 PPC970_DGroup_Single;
Evan Cheng64d80e32007-07-19 01:14:50 +0000537def DCBTST : DCB_Form<246, 0, (outs), (ins memrr:$dst),
Chris Lattnere90c5372006-10-24 01:08:42 +0000538 "dcbtst $dst", LdStDCBF, [(int_ppc_dcbtst xoaddr:$dst)]>,
539 PPC970_DGroup_Single;
Evan Cheng64d80e32007-07-19 01:14:50 +0000540def DCBZ : DCB_Form<1014, 0, (outs), (ins memrr:$dst),
Chris Lattnere90c5372006-10-24 01:08:42 +0000541 "dcbz $dst", LdStDCBF, [(int_ppc_dcbz xoaddr:$dst)]>,
542 PPC970_DGroup_Single;
Evan Cheng64d80e32007-07-19 01:14:50 +0000543def DCBZL : DCB_Form<1014, 1, (outs), (ins memrr:$dst),
Chris Lattnere90c5372006-10-24 01:08:42 +0000544 "dcbzl $dst", LdStDCBF, [(int_ppc_dcbzl xoaddr:$dst)]>,
545 PPC970_DGroup_Single;
Chris Lattner26e552b2006-11-14 19:19:53 +0000546
Evan Cheng53301922008-07-12 02:23:19 +0000547// Atomic operations
Dan Gohman533297b2009-10-29 18:10:34 +0000548let usesCustomInserter = 1 in {
Evan Cheng53301922008-07-12 02:23:19 +0000549 let Uses = [CR0] in {
Dale Johannesen97efa362008-08-28 17:53:09 +0000550 def ATOMIC_LOAD_ADD_I8 : Pseudo<
551 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr),
552 "${:comment} ATOMIC_LOAD_ADD_I8 PSEUDO!",
553 [(set GPRC:$dst, (atomic_load_add_8 xoaddr:$ptr, GPRC:$incr))]>;
554 def ATOMIC_LOAD_SUB_I8 : Pseudo<
555 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr),
556 "${:comment} ATOMIC_LOAD_SUB_I8 PSEUDO!",
557 [(set GPRC:$dst, (atomic_load_sub_8 xoaddr:$ptr, GPRC:$incr))]>;
558 def ATOMIC_LOAD_AND_I8 : Pseudo<
559 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr),
560 "${:comment} ATOMIC_LOAD_AND_I8 PSEUDO!",
561 [(set GPRC:$dst, (atomic_load_and_8 xoaddr:$ptr, GPRC:$incr))]>;
562 def ATOMIC_LOAD_OR_I8 : Pseudo<
563 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr),
564 "${:comment} ATOMIC_LOAD_OR_I8 PSEUDO!",
565 [(set GPRC:$dst, (atomic_load_or_8 xoaddr:$ptr, GPRC:$incr))]>;
566 def ATOMIC_LOAD_XOR_I8 : Pseudo<
567 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr),
568 "${:comment} ATOMIC_LOAD_XOR_I8 PSEUDO!",
569 [(set GPRC:$dst, (atomic_load_xor_8 xoaddr:$ptr, GPRC:$incr))]>;
570 def ATOMIC_LOAD_NAND_I8 : Pseudo<
571 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr),
572 "${:comment} ATOMIC_LOAD_NAND_I8 PSEUDO!",
573 [(set GPRC:$dst, (atomic_load_nand_8 xoaddr:$ptr, GPRC:$incr))]>;
574 def ATOMIC_LOAD_ADD_I16 : Pseudo<
575 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr),
576 "${:comment} ATOMIC_LOAD_ADD_I16 PSEUDO!",
577 [(set GPRC:$dst, (atomic_load_add_16 xoaddr:$ptr, GPRC:$incr))]>;
578 def ATOMIC_LOAD_SUB_I16 : Pseudo<
579 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr),
580 "${:comment} ATOMIC_LOAD_SUB_I16 PSEUDO!",
581 [(set GPRC:$dst, (atomic_load_sub_16 xoaddr:$ptr, GPRC:$incr))]>;
582 def ATOMIC_LOAD_AND_I16 : Pseudo<
583 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr),
584 "${:comment} ATOMIC_LOAD_AND_I16 PSEUDO!",
585 [(set GPRC:$dst, (atomic_load_and_16 xoaddr:$ptr, GPRC:$incr))]>;
586 def ATOMIC_LOAD_OR_I16 : Pseudo<
587 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr),
588 "${:comment} ATOMIC_LOAD_OR_I16 PSEUDO!",
589 [(set GPRC:$dst, (atomic_load_or_16 xoaddr:$ptr, GPRC:$incr))]>;
590 def ATOMIC_LOAD_XOR_I16 : Pseudo<
591 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr),
592 "${:comment} ATOMIC_LOAD_XOR_I16 PSEUDO!",
593 [(set GPRC:$dst, (atomic_load_xor_16 xoaddr:$ptr, GPRC:$incr))]>;
594 def ATOMIC_LOAD_NAND_I16 : Pseudo<
595 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr),
596 "${:comment} ATOMIC_LOAD_NAND_I16 PSEUDO!",
597 [(set GPRC:$dst, (atomic_load_nand_16 xoaddr:$ptr, GPRC:$incr))]>;
Evan Cheng53301922008-07-12 02:23:19 +0000598 def ATOMIC_LOAD_ADD_I32 : Pseudo<
599 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr),
600 "${:comment} ATOMIC_LOAD_ADD_I32 PSEUDO!",
Dale Johannesen140a8bb2008-08-25 21:09:52 +0000601 [(set GPRC:$dst, (atomic_load_add_32 xoaddr:$ptr, GPRC:$incr))]>;
Dale Johannesenbdab93a2008-08-25 22:34:37 +0000602 def ATOMIC_LOAD_SUB_I32 : Pseudo<
603 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr),
604 "${:comment} ATOMIC_LOAD_SUB_I32 PSEUDO!",
605 [(set GPRC:$dst, (atomic_load_sub_32 xoaddr:$ptr, GPRC:$incr))]>;
606 def ATOMIC_LOAD_AND_I32 : Pseudo<
607 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr),
608 "${:comment} ATOMIC_LOAD_AND_I32 PSEUDO!",
609 [(set GPRC:$dst, (atomic_load_and_32 xoaddr:$ptr, GPRC:$incr))]>;
610 def ATOMIC_LOAD_OR_I32 : Pseudo<
611 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr),
612 "${:comment} ATOMIC_LOAD_OR_I32 PSEUDO!",
613 [(set GPRC:$dst, (atomic_load_or_32 xoaddr:$ptr, GPRC:$incr))]>;
614 def ATOMIC_LOAD_XOR_I32 : Pseudo<
615 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr),
616 "${:comment} ATOMIC_LOAD_XOR_I32 PSEUDO!",
617 [(set GPRC:$dst, (atomic_load_xor_32 xoaddr:$ptr, GPRC:$incr))]>;
618 def ATOMIC_LOAD_NAND_I32 : Pseudo<
619 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr),
620 "${:comment} ATOMIC_LOAD_NAND_I32 PSEUDO!",
621 [(set GPRC:$dst, (atomic_load_nand_32 xoaddr:$ptr, GPRC:$incr))]>;
622
Dale Johannesen97efa362008-08-28 17:53:09 +0000623 def ATOMIC_CMP_SWAP_I8 : Pseudo<
624 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$old, GPRC:$new),
625 "${:comment} ATOMIC_CMP_SWAP_I8 PSEUDO!",
626 [(set GPRC:$dst,
627 (atomic_cmp_swap_8 xoaddr:$ptr, GPRC:$old, GPRC:$new))]>;
628 def ATOMIC_CMP_SWAP_I16 : Pseudo<
629 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$old, GPRC:$new),
630 "${:comment} ATOMIC_CMP_SWAP_I16 PSEUDO!",
631 [(set GPRC:$dst,
632 (atomic_cmp_swap_16 xoaddr:$ptr, GPRC:$old, GPRC:$new))]>;
Dale Johannesen5f0cfa22008-08-22 03:49:10 +0000633 def ATOMIC_CMP_SWAP_I32 : Pseudo<
634 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$old, GPRC:$new),
635 "${:comment} ATOMIC_CMP_SWAP_I32 PSEUDO!",
636 [(set GPRC:$dst,
Dale Johannesen140a8bb2008-08-25 21:09:52 +0000637 (atomic_cmp_swap_32 xoaddr:$ptr, GPRC:$old, GPRC:$new))]>;
Dale Johannesenbdab93a2008-08-25 22:34:37 +0000638
Dale Johannesen97efa362008-08-28 17:53:09 +0000639 def ATOMIC_SWAP_I8 : Pseudo<
640 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$new),
641 "${:comment} ATOMIC_SWAP_I8 PSEUDO!",
642 [(set GPRC:$dst, (atomic_swap_8 xoaddr:$ptr, GPRC:$new))]>;
643 def ATOMIC_SWAP_I16 : Pseudo<
644 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$new),
645 "${:comment} ATOMIC_SWAP_I16 PSEUDO!",
646 [(set GPRC:$dst, (atomic_swap_16 xoaddr:$ptr, GPRC:$new))]>;
Dale Johannesen140a8bb2008-08-25 21:09:52 +0000647 def ATOMIC_SWAP_I32 : Pseudo<
648 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$new),
649 "${:comment} ATOMIC_SWAP_I32 PSEUDO!",
650 [(set GPRC:$dst, (atomic_swap_32 xoaddr:$ptr, GPRC:$new))]>;
Dale Johannesen5f0cfa22008-08-22 03:49:10 +0000651 }
Evan Cheng54fc97d2008-04-19 01:30:48 +0000652}
653
Evan Cheng53301922008-07-12 02:23:19 +0000654// Instructions to support atomic operations
655def LWARX : XForm_1<31, 20, (outs GPRC:$rD), (ins memrr:$src),
656 "lwarx $rD, $src", LdStLWARX,
657 [(set GPRC:$rD, (PPClarx xoaddr:$src))]>;
658
659let Defs = [CR0] in
660def STWCX : XForm_1<31, 150, (outs), (ins GPRC:$rS, memrr:$dst),
661 "stwcx. $rS, $dst", LdStSTWCX,
662 [(PPCstcx GPRC:$rS, xoaddr:$dst)]>,
663 isDOT;
664
Dan Gohmaneffc8c52010-05-14 16:46:02 +0000665let isTerminator = 1, isBarrier = 1, hasCtrlDep = 1 in
Nate Begeman1db3c922008-08-11 17:36:31 +0000666def TRAP : XForm_24<31, 4, (outs), (ins), "trap", LdStGeneral, [(trap)]>;
667
Chris Lattner26e552b2006-11-14 19:19:53 +0000668//===----------------------------------------------------------------------===//
669// PPC32 Load Instructions.
Nate Begeman07aada82004-08-30 02:28:06 +0000670//
Chris Lattner26e552b2006-11-14 19:19:53 +0000671
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000672// Unindexed (r+i) Loads.
Dan Gohman15511cf2008-12-03 18:15:48 +0000673let canFoldAsLoad = 1, PPC970_Unit = 2 in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000674def LBZ : DForm_1<34, (outs GPRC:$rD), (ins memri:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000675 "lbz $rD, $src", LdStGeneral,
Evan Cheng466685d2006-10-09 20:57:25 +0000676 [(set GPRC:$rD, (zextloadi8 iaddr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000677def LHA : DForm_1<42, (outs GPRC:$rD), (ins memri:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000678 "lha $rD, $src", LdStLHA,
Evan Cheng466685d2006-10-09 20:57:25 +0000679 [(set GPRC:$rD, (sextloadi16 iaddr:$src))]>,
Chris Lattnerfd977342006-03-13 05:15:10 +0000680 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000681def LHZ : DForm_1<40, (outs GPRC:$rD), (ins memri:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000682 "lhz $rD, $src", LdStGeneral,
Evan Cheng466685d2006-10-09 20:57:25 +0000683 [(set GPRC:$rD, (zextloadi16 iaddr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000684def LWZ : DForm_1<32, (outs GPRC:$rD), (ins memri:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000685 "lwz $rD, $src", LdStGeneral,
686 [(set GPRC:$rD, (load iaddr:$src))]>;
Chris Lattner302bf9c2006-11-08 02:13:12 +0000687
Evan Cheng64d80e32007-07-19 01:14:50 +0000688def LFS : DForm_1<48, (outs F4RC:$rD), (ins memri:$src),
Chris Lattner4eab7142006-11-10 02:08:47 +0000689 "lfs $rD, $src", LdStLFDU,
690 [(set F4RC:$rD, (load iaddr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000691def LFD : DForm_1<50, (outs F8RC:$rD), (ins memri:$src),
Chris Lattner4eab7142006-11-10 02:08:47 +0000692 "lfd $rD, $src", LdStLFD,
693 [(set F8RC:$rD, (load iaddr:$src))]>;
694
Chris Lattner4eab7142006-11-10 02:08:47 +0000695
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000696// Unindexed (r+i) Loads with Update (preinc).
Dan Gohman41474ba2008-12-03 02:30:17 +0000697let mayLoad = 1 in {
Evan Chengcaf778a2007-08-01 23:07:38 +0000698def LBZU : DForm_1<35, (outs GPRC:$rD, ptr_rc:$ea_result), (ins memri:$addr),
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000699 "lbzu $rD, $addr", LdStGeneral,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000700 []>, RegConstraint<"$addr.reg = $ea_result">,
701 NoEncode<"$ea_result">;
Chris Lattner4eab7142006-11-10 02:08:47 +0000702
Evan Chengcaf778a2007-08-01 23:07:38 +0000703def LHAU : DForm_1<43, (outs GPRC:$rD, ptr_rc:$ea_result), (ins memri:$addr),
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000704 "lhau $rD, $addr", LdStGeneral,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000705 []>, RegConstraint<"$addr.reg = $ea_result">,
706 NoEncode<"$ea_result">;
Chris Lattner4eab7142006-11-10 02:08:47 +0000707
Evan Chengcaf778a2007-08-01 23:07:38 +0000708def LHZU : DForm_1<41, (outs GPRC:$rD, ptr_rc:$ea_result), (ins memri:$addr),
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000709 "lhzu $rD, $addr", LdStGeneral,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000710 []>, RegConstraint<"$addr.reg = $ea_result">,
711 NoEncode<"$ea_result">;
Chris Lattner4eab7142006-11-10 02:08:47 +0000712
Evan Chengcaf778a2007-08-01 23:07:38 +0000713def LWZU : DForm_1<33, (outs GPRC:$rD, ptr_rc:$ea_result), (ins memri:$addr),
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000714 "lwzu $rD, $addr", LdStGeneral,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000715 []>, RegConstraint<"$addr.reg = $ea_result">,
716 NoEncode<"$ea_result">;
Chris Lattner4eab7142006-11-10 02:08:47 +0000717
Evan Chengcaf778a2007-08-01 23:07:38 +0000718def LFSU : DForm_1<49, (outs F4RC:$rD, ptr_rc:$ea_result), (ins memri:$addr),
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000719 "lfs $rD, $addr", LdStLFDU,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000720 []>, RegConstraint<"$addr.reg = $ea_result">,
721 NoEncode<"$ea_result">;
722
Evan Chengcaf778a2007-08-01 23:07:38 +0000723def LFDU : DForm_1<51, (outs F8RC:$rD, ptr_rc:$ea_result), (ins memri:$addr),
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000724 "lfd $rD, $addr", LdStLFD,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000725 []>, RegConstraint<"$addr.reg = $ea_result">,
726 NoEncode<"$ea_result">;
Nate Begemanb816f022004-10-07 22:30:03 +0000727}
Dan Gohman41474ba2008-12-03 02:30:17 +0000728}
Chris Lattner302bf9c2006-11-08 02:13:12 +0000729
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000730// Indexed (r+r) Loads.
Chris Lattner26e552b2006-11-14 19:19:53 +0000731//
Dan Gohman15511cf2008-12-03 18:15:48 +0000732let canFoldAsLoad = 1, PPC970_Unit = 2 in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000733def LBZX : XForm_1<31, 87, (outs GPRC:$rD), (ins memrr:$src),
Chris Lattner26e552b2006-11-14 19:19:53 +0000734 "lbzx $rD, $src", LdStGeneral,
735 [(set GPRC:$rD, (zextloadi8 xaddr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000736def LHAX : XForm_1<31, 343, (outs GPRC:$rD), (ins memrr:$src),
Chris Lattner26e552b2006-11-14 19:19:53 +0000737 "lhax $rD, $src", LdStLHA,
738 [(set GPRC:$rD, (sextloadi16 xaddr:$src))]>,
739 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000740def LHZX : XForm_1<31, 279, (outs GPRC:$rD), (ins memrr:$src),
Chris Lattner26e552b2006-11-14 19:19:53 +0000741 "lhzx $rD, $src", LdStGeneral,
742 [(set GPRC:$rD, (zextloadi16 xaddr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000743def LWZX : XForm_1<31, 23, (outs GPRC:$rD), (ins memrr:$src),
Chris Lattner26e552b2006-11-14 19:19:53 +0000744 "lwzx $rD, $src", LdStGeneral,
745 [(set GPRC:$rD, (load xaddr:$src))]>;
746
747
Evan Cheng64d80e32007-07-19 01:14:50 +0000748def LHBRX : XForm_1<31, 790, (outs GPRC:$rD), (ins memrr:$src),
Chris Lattner26e552b2006-11-14 19:19:53 +0000749 "lhbrx $rD, $src", LdStGeneral,
Dan Gohmanc76909a2009-09-25 20:36:54 +0000750 [(set GPRC:$rD, (PPClbrx xoaddr:$src, i16))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000751def LWBRX : XForm_1<31, 534, (outs GPRC:$rD), (ins memrr:$src),
Chris Lattner26e552b2006-11-14 19:19:53 +0000752 "lwbrx $rD, $src", LdStGeneral,
Dan Gohmanc76909a2009-09-25 20:36:54 +0000753 [(set GPRC:$rD, (PPClbrx xoaddr:$src, i32))]>;
Chris Lattner26e552b2006-11-14 19:19:53 +0000754
Evan Cheng64d80e32007-07-19 01:14:50 +0000755def LFSX : XForm_25<31, 535, (outs F4RC:$frD), (ins memrr:$src),
Chris Lattner26e552b2006-11-14 19:19:53 +0000756 "lfsx $frD, $src", LdStLFDU,
757 [(set F4RC:$frD, (load xaddr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000758def LFDX : XForm_25<31, 599, (outs F8RC:$frD), (ins memrr:$src),
Chris Lattner26e552b2006-11-14 19:19:53 +0000759 "lfdx $frD, $src", LdStLFDU,
760 [(set F8RC:$frD, (load xaddr:$src))]>;
761}
762
763//===----------------------------------------------------------------------===//
764// PPC32 Store Instructions.
765//
766
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000767// Unindexed (r+i) Stores.
Chris Lattner9c9fbf82008-01-06 05:53:26 +0000768let PPC970_Unit = 2 in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000769def STB : DForm_1<38, (outs), (ins GPRC:$rS, memri:$src),
Chris Lattner26e552b2006-11-14 19:19:53 +0000770 "stb $rS, $src", LdStGeneral,
771 [(truncstorei8 GPRC:$rS, iaddr:$src)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000772def STH : DForm_1<44, (outs), (ins GPRC:$rS, memri:$src),
Chris Lattner26e552b2006-11-14 19:19:53 +0000773 "sth $rS, $src", LdStGeneral,
774 [(truncstorei16 GPRC:$rS, iaddr:$src)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000775def STW : DForm_1<36, (outs), (ins GPRC:$rS, memri:$src),
Chris Lattner26e552b2006-11-14 19:19:53 +0000776 "stw $rS, $src", LdStGeneral,
777 [(store GPRC:$rS, iaddr:$src)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000778def STFS : DForm_1<52, (outs), (ins F4RC:$rS, memri:$dst),
Chris Lattner26e552b2006-11-14 19:19:53 +0000779 "stfs $rS, $dst", LdStUX,
780 [(store F4RC:$rS, iaddr:$dst)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000781def STFD : DForm_1<54, (outs), (ins F8RC:$rS, memri:$dst),
Chris Lattner26e552b2006-11-14 19:19:53 +0000782 "stfd $rS, $dst", LdStUX,
783 [(store F8RC:$rS, iaddr:$dst)]>;
784}
785
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000786// Unindexed (r+i) Stores with Update (preinc).
Chris Lattner9c9fbf82008-01-06 05:53:26 +0000787let PPC970_Unit = 2 in {
Evan Chengd5f181a2007-07-20 00:20:46 +0000788def STBU : DForm_1<39, (outs ptr_rc:$ea_res), (ins GPRC:$rS,
Chris Lattneref20fef2006-11-16 00:33:34 +0000789 symbolLo:$ptroff, ptr_rc:$ptrreg),
790 "stbu $rS, $ptroff($ptrreg)", LdStGeneral,
Chris Lattner74531e42006-11-16 00:41:37 +0000791 [(set ptr_rc:$ea_res,
792 (pre_truncsti8 GPRC:$rS, ptr_rc:$ptrreg,
793 iaddroff:$ptroff))]>,
Chris Lattneref20fef2006-11-16 00:33:34 +0000794 RegConstraint<"$ptrreg = $ea_res">, NoEncode<"$ea_res">;
Evan Chengd5f181a2007-07-20 00:20:46 +0000795def STHU : DForm_1<45, (outs ptr_rc:$ea_res), (ins GPRC:$rS,
Chris Lattneref20fef2006-11-16 00:33:34 +0000796 symbolLo:$ptroff, ptr_rc:$ptrreg),
797 "sthu $rS, $ptroff($ptrreg)", LdStGeneral,
Chris Lattner74531e42006-11-16 00:41:37 +0000798 [(set ptr_rc:$ea_res,
799 (pre_truncsti16 GPRC:$rS, ptr_rc:$ptrreg,
800 iaddroff:$ptroff))]>,
Chris Lattneref20fef2006-11-16 00:33:34 +0000801 RegConstraint<"$ptrreg = $ea_res">, NoEncode<"$ea_res">;
Evan Chengd5f181a2007-07-20 00:20:46 +0000802def STWU : DForm_1<37, (outs ptr_rc:$ea_res), (ins GPRC:$rS,
Chris Lattneref20fef2006-11-16 00:33:34 +0000803 symbolLo:$ptroff, ptr_rc:$ptrreg),
804 "stwu $rS, $ptroff($ptrreg)", LdStGeneral,
Chris Lattner74531e42006-11-16 00:41:37 +0000805 [(set ptr_rc:$ea_res, (pre_store GPRC:$rS, ptr_rc:$ptrreg,
806 iaddroff:$ptroff))]>,
Chris Lattneref20fef2006-11-16 00:33:34 +0000807 RegConstraint<"$ptrreg = $ea_res">, NoEncode<"$ea_res">;
Evan Chengd5f181a2007-07-20 00:20:46 +0000808def STFSU : DForm_1<37, (outs ptr_rc:$ea_res), (ins F4RC:$rS,
Chris Lattneref20fef2006-11-16 00:33:34 +0000809 symbolLo:$ptroff, ptr_rc:$ptrreg),
810 "stfsu $rS, $ptroff($ptrreg)", LdStGeneral,
Chris Lattner74531e42006-11-16 00:41:37 +0000811 [(set ptr_rc:$ea_res, (pre_store F4RC:$rS, ptr_rc:$ptrreg,
812 iaddroff:$ptroff))]>,
Chris Lattneref20fef2006-11-16 00:33:34 +0000813 RegConstraint<"$ptrreg = $ea_res">, NoEncode<"$ea_res">;
Evan Chengd5f181a2007-07-20 00:20:46 +0000814def STFDU : DForm_1<37, (outs ptr_rc:$ea_res), (ins F8RC:$rS,
Chris Lattneref20fef2006-11-16 00:33:34 +0000815 symbolLo:$ptroff, ptr_rc:$ptrreg),
816 "stfdu $rS, $ptroff($ptrreg)", LdStGeneral,
Chris Lattner74531e42006-11-16 00:41:37 +0000817 [(set ptr_rc:$ea_res, (pre_store F8RC:$rS, ptr_rc:$ptrreg,
818 iaddroff:$ptroff))]>,
Chris Lattneref20fef2006-11-16 00:33:34 +0000819 RegConstraint<"$ptrreg = $ea_res">, NoEncode<"$ea_res">;
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000820}
821
822
Chris Lattner26e552b2006-11-14 19:19:53 +0000823// Indexed (r+r) Stores.
824//
Chris Lattner9c9fbf82008-01-06 05:53:26 +0000825let PPC970_Unit = 2 in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000826def STBX : XForm_8<31, 215, (outs), (ins GPRC:$rS, memrr:$dst),
Chris Lattner26e552b2006-11-14 19:19:53 +0000827 "stbx $rS, $dst", LdStGeneral,
828 [(truncstorei8 GPRC:$rS, xaddr:$dst)]>,
829 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000830def STHX : XForm_8<31, 407, (outs), (ins GPRC:$rS, memrr:$dst),
Chris Lattner26e552b2006-11-14 19:19:53 +0000831 "sthx $rS, $dst", LdStGeneral,
832 [(truncstorei16 GPRC:$rS, xaddr:$dst)]>,
833 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000834def STWX : XForm_8<31, 151, (outs), (ins GPRC:$rS, memrr:$dst),
Chris Lattner26e552b2006-11-14 19:19:53 +0000835 "stwx $rS, $dst", LdStGeneral,
836 [(store GPRC:$rS, xaddr:$dst)]>,
837 PPC970_DGroup_Cracked;
Chris Lattner9c9fbf82008-01-06 05:53:26 +0000838
Chris Lattner2e48a702008-01-06 08:36:04 +0000839let mayStore = 1 in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000840def STWUX : XForm_8<31, 183, (outs), (ins GPRC:$rS, GPRC:$rA, GPRC:$rB),
Chris Lattner26e552b2006-11-14 19:19:53 +0000841 "stwux $rS, $rA, $rB", LdStGeneral,
842 []>;
Chris Lattnerc8478d82008-01-06 06:44:58 +0000843}
Evan Cheng64d80e32007-07-19 01:14:50 +0000844def STHBRX: XForm_8<31, 918, (outs), (ins GPRC:$rS, memrr:$dst),
Chris Lattner26e552b2006-11-14 19:19:53 +0000845 "sthbrx $rS, $dst", LdStGeneral,
Dan Gohmanc76909a2009-09-25 20:36:54 +0000846 [(PPCstbrx GPRC:$rS, xoaddr:$dst, i16)]>,
Chris Lattner26e552b2006-11-14 19:19:53 +0000847 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000848def STWBRX: XForm_8<31, 662, (outs), (ins GPRC:$rS, memrr:$dst),
Chris Lattner26e552b2006-11-14 19:19:53 +0000849 "stwbrx $rS, $dst", LdStGeneral,
Dan Gohmanc76909a2009-09-25 20:36:54 +0000850 [(PPCstbrx GPRC:$rS, xoaddr:$dst, i32)]>,
Chris Lattner26e552b2006-11-14 19:19:53 +0000851 PPC970_DGroup_Cracked;
852
Evan Cheng64d80e32007-07-19 01:14:50 +0000853def STFIWX: XForm_28<31, 983, (outs), (ins F8RC:$frS, memrr:$dst),
Chris Lattner26e552b2006-11-14 19:19:53 +0000854 "stfiwx $frS, $dst", LdStUX,
855 [(PPCstfiwx F8RC:$frS, xoaddr:$dst)]>;
Chris Lattnerc8478d82008-01-06 06:44:58 +0000856
Evan Cheng64d80e32007-07-19 01:14:50 +0000857def STFSX : XForm_28<31, 663, (outs), (ins F4RC:$frS, memrr:$dst),
Chris Lattner26e552b2006-11-14 19:19:53 +0000858 "stfsx $frS, $dst", LdStUX,
859 [(store F4RC:$frS, xaddr:$dst)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000860def STFDX : XForm_28<31, 727, (outs), (ins F8RC:$frS, memrr:$dst),
Chris Lattner26e552b2006-11-14 19:19:53 +0000861 "stfdx $frS, $dst", LdStUX,
862 [(store F8RC:$frS, xaddr:$dst)]>;
863}
864
Dale Johannesenf87d6c02008-08-22 17:20:54 +0000865def SYNC : XForm_24_sync<31, 598, (outs), (ins),
866 "sync", LdStSync,
867 [(int_ppc_sync)]>;
Chris Lattner26e552b2006-11-14 19:19:53 +0000868
869//===----------------------------------------------------------------------===//
870// PPC32 Arithmetic Instructions.
871//
Chris Lattner302bf9c2006-11-08 02:13:12 +0000872
Chris Lattner88d211f2006-03-12 09:13:49 +0000873let PPC970_Unit = 1 in { // FXU Operations.
Evan Cheng64d80e32007-07-19 01:14:50 +0000874def ADDI : DForm_2<14, (outs GPRC:$rD), (ins GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000875 "addi $rD, $rA, $imm", IntGeneral,
Chris Lattner3e63ead2005-09-08 17:33:10 +0000876 [(set GPRC:$rD, (add GPRC:$rA, immSExt16:$imm))]>;
Dale Johannesen8dffc812009-09-18 20:15:22 +0000877let Defs = [CARRY] in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000878def ADDIC : DForm_2<12, (outs GPRC:$rD), (ins GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000879 "addic $rD, $rA, $imm", IntGeneral,
Chris Lattnerfd977342006-03-13 05:15:10 +0000880 [(set GPRC:$rD, (addc GPRC:$rA, immSExt16:$imm))]>,
881 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000882def ADDICo : DForm_2<13, (outs GPRC:$rD), (ins GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000883 "addic. $rD, $rA, $imm", IntGeneral,
Chris Lattner3e63ead2005-09-08 17:33:10 +0000884 []>;
Dale Johannesen8dffc812009-09-18 20:15:22 +0000885}
Evan Cheng64d80e32007-07-19 01:14:50 +0000886def ADDIS : DForm_2<15, (outs GPRC:$rD), (ins GPRC:$rA, symbolHi:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000887 "addis $rD, $rA, $imm", IntGeneral,
Chris Lattner0ea70b22006-06-20 22:34:10 +0000888 [(set GPRC:$rD, (add GPRC:$rA, imm16ShiftedSExt:$imm))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000889def LA : DForm_2<14, (outs GPRC:$rD), (ins GPRC:$rA, symbolLo:$sym),
Jim Laskey53842142005-10-19 19:51:16 +0000890 "la $rD, $sym($rA)", IntGeneral,
Chris Lattner490ad082005-11-17 17:52:01 +0000891 [(set GPRC:$rD, (add GPRC:$rA,
892 (PPClo tglobaladdr:$sym, 0)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000893def MULLI : DForm_2< 7, (outs GPRC:$rD), (ins GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000894 "mulli $rD, $rA, $imm", IntMulLI,
Chris Lattner3e63ead2005-09-08 17:33:10 +0000895 [(set GPRC:$rD, (mul GPRC:$rA, immSExt16:$imm))]>;
Dale Johannesen8dffc812009-09-18 20:15:22 +0000896let Defs = [CARRY] in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000897def SUBFIC : DForm_2< 8, (outs GPRC:$rD), (ins GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000898 "subfic $rD, $rA, $imm", IntGeneral,
Nate Begeman79691bc2006-03-17 22:41:37 +0000899 [(set GPRC:$rD, (subc immSExt16:$imm, GPRC:$rA))]>;
Dale Johannesen8dffc812009-09-18 20:15:22 +0000900}
Bill Wendling0f940c92007-12-07 21:42:31 +0000901
Chris Lattnerdd415272008-01-10 05:45:39 +0000902let isReMaterializable = 1 in {
Bill Wendling0f940c92007-12-07 21:42:31 +0000903 def LI : DForm_2_r0<14, (outs GPRC:$rD), (ins symbolLo:$imm),
904 "li $rD, $imm", IntGeneral,
905 [(set GPRC:$rD, immSExt16:$imm)]>;
906 def LIS : DForm_2_r0<15, (outs GPRC:$rD), (ins symbolHi:$imm),
907 "lis $rD, $imm", IntGeneral,
908 [(set GPRC:$rD, imm16ShiftedSExt:$imm)]>;
909}
Chris Lattner88d211f2006-03-12 09:13:49 +0000910}
Chris Lattner26e552b2006-11-14 19:19:53 +0000911
Chris Lattner88d211f2006-03-12 09:13:49 +0000912let PPC970_Unit = 1 in { // FXU Operations.
Evan Cheng64d80e32007-07-19 01:14:50 +0000913def ANDIo : DForm_4<28, (outs GPRC:$dst), (ins GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000914 "andi. $dst, $src1, $src2", IntGeneral,
Nate Begeman789fd422006-02-12 09:09:52 +0000915 [(set GPRC:$dst, (and GPRC:$src1, immZExt16:$src2))]>,
916 isDOT;
Evan Cheng64d80e32007-07-19 01:14:50 +0000917def ANDISo : DForm_4<29, (outs GPRC:$dst), (ins GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000918 "andis. $dst, $src1, $src2", IntGeneral,
Chris Lattner0ea70b22006-06-20 22:34:10 +0000919 [(set GPRC:$dst, (and GPRC:$src1,imm16ShiftedZExt:$src2))]>,
Nate Begeman789fd422006-02-12 09:09:52 +0000920 isDOT;
Evan Cheng64d80e32007-07-19 01:14:50 +0000921def ORI : DForm_4<24, (outs GPRC:$dst), (ins GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000922 "ori $dst, $src1, $src2", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000923 [(set GPRC:$dst, (or GPRC:$src1, immZExt16:$src2))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000924def ORIS : DForm_4<25, (outs GPRC:$dst), (ins GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000925 "oris $dst, $src1, $src2", IntGeneral,
Chris Lattner0ea70b22006-06-20 22:34:10 +0000926 [(set GPRC:$dst, (or GPRC:$src1, imm16ShiftedZExt:$src2))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000927def XORI : DForm_4<26, (outs GPRC:$dst), (ins GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000928 "xori $dst, $src1, $src2", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000929 [(set GPRC:$dst, (xor GPRC:$src1, immZExt16:$src2))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000930def XORIS : DForm_4<27, (outs GPRC:$dst), (ins GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000931 "xoris $dst, $src1, $src2", IntGeneral,
Chris Lattner0ea70b22006-06-20 22:34:10 +0000932 [(set GPRC:$dst, (xor GPRC:$src1,imm16ShiftedZExt:$src2))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000933def NOP : DForm_4_zero<24, (outs), (ins), "nop", IntGeneral,
Nate Begeman09761222005-12-09 23:54:18 +0000934 []>;
Evan Chengcaf778a2007-08-01 23:07:38 +0000935def CMPWI : DForm_5_ext<11, (outs CRRC:$crD), (ins GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000936 "cmpwi $crD, $rA, $imm", IntCompare>;
Evan Chengcaf778a2007-08-01 23:07:38 +0000937def CMPLWI : DForm_6_ext<10, (outs CRRC:$dst), (ins GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000938 "cmplwi $dst, $src1, $src2", IntCompare>;
Chris Lattner88d211f2006-03-12 09:13:49 +0000939}
Nate Begemaned428532004-09-04 05:00:00 +0000940
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000941
Chris Lattner88d211f2006-03-12 09:13:49 +0000942let PPC970_Unit = 1 in { // FXU Operations.
Evan Cheng64d80e32007-07-19 01:14:50 +0000943def NAND : XForm_6<31, 476, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000944 "nand $rA, $rS, $rB", IntGeneral,
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000945 [(set GPRC:$rA, (not (and GPRC:$rS, GPRC:$rB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000946def AND : XForm_6<31, 28, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000947 "and $rA, $rS, $rB", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000948 [(set GPRC:$rA, (and GPRC:$rS, GPRC:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000949def ANDC : XForm_6<31, 60, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000950 "andc $rA, $rS, $rB", IntGeneral,
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000951 [(set GPRC:$rA, (and GPRC:$rS, (not GPRC:$rB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000952def OR : XForm_6<31, 444, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000953 "or $rA, $rS, $rB", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000954 [(set GPRC:$rA, (or GPRC:$rS, GPRC:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000955def NOR : XForm_6<31, 124, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000956 "nor $rA, $rS, $rB", IntGeneral,
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000957 [(set GPRC:$rA, (not (or GPRC:$rS, GPRC:$rB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000958def ORC : XForm_6<31, 412, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000959 "orc $rA, $rS, $rB", IntGeneral,
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000960 [(set GPRC:$rA, (or GPRC:$rS, (not GPRC:$rB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000961def EQV : XForm_6<31, 284, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000962 "eqv $rA, $rS, $rB", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000963 [(set GPRC:$rA, (not (xor GPRC:$rS, GPRC:$rB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000964def XOR : XForm_6<31, 316, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000965 "xor $rA, $rS, $rB", IntGeneral,
Chris Lattner4e85e642006-06-20 00:39:56 +0000966 [(set GPRC:$rA, (xor GPRC:$rS, GPRC:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000967def SLW : XForm_6<31, 24, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000968 "slw $rA, $rS, $rB", IntGeneral,
Chris Lattner4172b102005-12-06 02:10:38 +0000969 [(set GPRC:$rA, (PPCshl GPRC:$rS, GPRC:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000970def SRW : XForm_6<31, 536, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000971 "srw $rA, $rS, $rB", IntGeneral,
Chris Lattner4172b102005-12-06 02:10:38 +0000972 [(set GPRC:$rA, (PPCsrl GPRC:$rS, GPRC:$rB))]>;
Dale Johannesen8dffc812009-09-18 20:15:22 +0000973let Defs = [CARRY] in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000974def SRAW : XForm_6<31, 792, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000975 "sraw $rA, $rS, $rB", IntShift,
Chris Lattner4172b102005-12-06 02:10:38 +0000976 [(set GPRC:$rA, (PPCsra GPRC:$rS, GPRC:$rB))]>;
Chris Lattner88d211f2006-03-12 09:13:49 +0000977}
Dale Johannesen8dffc812009-09-18 20:15:22 +0000978}
Chris Lattner26e552b2006-11-14 19:19:53 +0000979
Chris Lattner88d211f2006-03-12 09:13:49 +0000980let PPC970_Unit = 1 in { // FXU Operations.
Dale Johannesen8dffc812009-09-18 20:15:22 +0000981let Defs = [CARRY] in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000982def SRAWI : XForm_10<31, 824, (outs GPRC:$rA), (ins GPRC:$rS, u5imm:$SH),
Jim Laskey53842142005-10-19 19:51:16 +0000983 "srawi $rA, $rS, $SH", IntShift,
Chris Lattnerbd059822005-12-05 02:34:05 +0000984 [(set GPRC:$rA, (sra GPRC:$rS, (i32 imm:$SH)))]>;
Dale Johannesen8dffc812009-09-18 20:15:22 +0000985}
Evan Cheng64d80e32007-07-19 01:14:50 +0000986def CNTLZW : XForm_11<31, 26, (outs GPRC:$rA), (ins GPRC:$rS),
Jim Laskey53842142005-10-19 19:51:16 +0000987 "cntlzw $rA, $rS", IntGeneral,
Chris Lattner6159fb22005-09-02 22:35:53 +0000988 [(set GPRC:$rA, (ctlz GPRC:$rS))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000989def EXTSB : XForm_11<31, 954, (outs GPRC:$rA), (ins GPRC:$rS),
Jim Laskey53842142005-10-19 19:51:16 +0000990 "extsb $rA, $rS", IntGeneral,
Chris Lattner6159fb22005-09-02 22:35:53 +0000991 [(set GPRC:$rA, (sext_inreg GPRC:$rS, i8))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000992def EXTSH : XForm_11<31, 922, (outs GPRC:$rA), (ins GPRC:$rS),
Jim Laskey53842142005-10-19 19:51:16 +0000993 "extsh $rA, $rS", IntGeneral,
Chris Lattner6159fb22005-09-02 22:35:53 +0000994 [(set GPRC:$rA, (sext_inreg GPRC:$rS, i16))]>;
Chris Lattnerecfe55e2006-03-22 05:30:33 +0000995
Evan Cheng64d80e32007-07-19 01:14:50 +0000996def CMPW : XForm_16_ext<31, 0, (outs CRRC:$crD), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000997 "cmpw $crD, $rA, $rB", IntCompare>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000998def CMPLW : XForm_16_ext<31, 32, (outs CRRC:$crD), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000999 "cmplw $crD, $rA, $rB", IntCompare>;
Chris Lattner88d211f2006-03-12 09:13:49 +00001000}
1001let PPC970_Unit = 3 in { // FPU Operations.
Evan Cheng64d80e32007-07-19 01:14:50 +00001002//def FCMPO : XForm_17<63, 32, (outs CRRC:$crD), (ins FPRC:$fA, FPRC:$fB),
Jim Laskey53842142005-10-19 19:51:16 +00001003// "fcmpo $crD, $fA, $fB", FPCompare>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001004def FCMPUS : XForm_17<63, 0, (outs CRRC:$crD), (ins F4RC:$fA, F4RC:$fB),
Jim Laskey53842142005-10-19 19:51:16 +00001005 "fcmpu $crD, $fA, $fB", FPCompare>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001006def FCMPUD : XForm_17<63, 0, (outs CRRC:$crD), (ins F8RC:$fA, F8RC:$fB),
Jim Laskey53842142005-10-19 19:51:16 +00001007 "fcmpu $crD, $fA, $fB", FPCompare>;
Chris Lattner26e552b2006-11-14 19:19:53 +00001008
Dale Johannesenb384ab92008-10-29 18:26:45 +00001009let Uses = [RM] in {
1010 def FCTIWZ : XForm_26<63, 15, (outs F8RC:$frD), (ins F8RC:$frB),
1011 "fctiwz $frD, $frB", FPGeneral,
1012 [(set F8RC:$frD, (PPCfctiwz F8RC:$frB))]>;
1013 def FRSP : XForm_26<63, 12, (outs F4RC:$frD), (ins F8RC:$frB),
1014 "frsp $frD, $frB", FPGeneral,
1015 [(set F4RC:$frD, (fround F8RC:$frB))]>;
1016 def FSQRT : XForm_26<63, 22, (outs F8RC:$frD), (ins F8RC:$frB),
1017 "fsqrt $frD, $frB", FPSqrt,
1018 [(set F8RC:$frD, (fsqrt F8RC:$frB))]>;
1019 def FSQRTS : XForm_26<59, 22, (outs F4RC:$frD), (ins F4RC:$frB),
1020 "fsqrts $frD, $frB", FPSqrt,
1021 [(set F4RC:$frD, (fsqrt F4RC:$frB))]>;
1022 }
Chris Lattner88d211f2006-03-12 09:13:49 +00001023}
Chris Lattner919c0322005-10-01 01:35:02 +00001024
Jakob Stoklund Olesena90c3f62010-07-16 21:03:52 +00001025/// Note that FMR is defined as pseudo-ops on the PPC970 because they are
Chris Lattner9d5da1d2006-03-24 07:12:19 +00001026/// often coalesced away and we don't want the dispatch group builder to think
Chris Lattner88d211f2006-03-12 09:13:49 +00001027/// that they will fill slots (which could cause the load of a LSU reject to
1028/// sneak into a d-group with a store).
Jakob Stoklund Olesenbaafcbb42010-02-26 21:53:24 +00001029def FMR : XForm_26<63, 72, (outs F4RC:$frD), (ins F4RC:$frB),
1030 "fmr $frD, $frB", FPGeneral,
1031 []>, // (set F4RC:$frD, F4RC:$frB)
1032 PPC970_Unit_Pseudo;
Chris Lattner919c0322005-10-01 01:35:02 +00001033
Chris Lattner88d211f2006-03-12 09:13:49 +00001034let PPC970_Unit = 3 in { // FPU Operations.
Chris Lattner919c0322005-10-01 01:35:02 +00001035// These are artificially split into two different forms, for 4/8 byte FP.
Evan Cheng64d80e32007-07-19 01:14:50 +00001036def FABSS : XForm_26<63, 264, (outs F4RC:$frD), (ins F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +00001037 "fabs $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +00001038 [(set F4RC:$frD, (fabs F4RC:$frB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001039def FABSD : XForm_26<63, 264, (outs F8RC:$frD), (ins F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +00001040 "fabs $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +00001041 [(set F8RC:$frD, (fabs F8RC:$frB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001042def FNABSS : XForm_26<63, 136, (outs F4RC:$frD), (ins F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +00001043 "fnabs $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +00001044 [(set F4RC:$frD, (fneg (fabs F4RC:$frB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001045def FNABSD : XForm_26<63, 136, (outs F8RC:$frD), (ins F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +00001046 "fnabs $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +00001047 [(set F8RC:$frD, (fneg (fabs F8RC:$frB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001048def FNEGS : XForm_26<63, 40, (outs F4RC:$frD), (ins F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +00001049 "fneg $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +00001050 [(set F4RC:$frD, (fneg F4RC:$frB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001051def FNEGD : XForm_26<63, 40, (outs F8RC:$frD), (ins F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +00001052 "fneg $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +00001053 [(set F8RC:$frD, (fneg F8RC:$frB))]>;
Chris Lattner88d211f2006-03-12 09:13:49 +00001054}
Chris Lattner919c0322005-10-01 01:35:02 +00001055
Nate Begeman6b3dc552004-08-29 22:45:13 +00001056
Nate Begeman07aada82004-08-30 02:28:06 +00001057// XL-Form instructions. condition register logical ops.
1058//
Evan Cheng64d80e32007-07-19 01:14:50 +00001059def MCRF : XLForm_3<19, 0, (outs CRRC:$BF), (ins CRRC:$BFA),
Chris Lattner88d211f2006-03-12 09:13:49 +00001060 "mcrf $BF, $BFA", BrMCR>,
1061 PPC970_DGroup_First, PPC970_Unit_CRU;
Nate Begeman07aada82004-08-30 02:28:06 +00001062
Nicolas Geoffray0404cd92008-03-10 14:12:10 +00001063def CREQV : XLForm_1<19, 289, (outs CRBITRC:$CRD),
1064 (ins CRBITRC:$CRA, CRBITRC:$CRB),
Chris Lattner9f0bc652007-02-25 05:34:32 +00001065 "creqv $CRD, $CRA, $CRB", BrCR,
1066 []>;
1067
Nicolas Geoffray0404cd92008-03-10 14:12:10 +00001068def CROR : XLForm_1<19, 449, (outs CRBITRC:$CRD),
1069 (ins CRBITRC:$CRA, CRBITRC:$CRB),
1070 "cror $CRD, $CRA, $CRB", BrCR,
1071 []>;
1072
1073def CRSET : XLForm_1_ext<19, 289, (outs CRBITRC:$dst), (ins),
Chris Lattner9f0bc652007-02-25 05:34:32 +00001074 "creqv $dst, $dst, $dst", BrCR,
1075 []>;
1076
Chris Lattner88d211f2006-03-12 09:13:49 +00001077// XFX-Form instructions. Instructions that deal with SPRs.
Nate Begeman07aada82004-08-30 02:28:06 +00001078//
Dale Johannesen639076f2008-10-23 20:41:28 +00001079let Uses = [CTR] in {
Evan Cheng64d80e32007-07-19 01:14:50 +00001080def MFCTR : XFXForm_1_ext<31, 339, 9, (outs GPRC:$rT), (ins),
1081 "mfctr $rT", SprMFSPR>,
Chris Lattner88d211f2006-03-12 09:13:49 +00001082 PPC970_DGroup_First, PPC970_Unit_FXU;
Dale Johannesen639076f2008-10-23 20:41:28 +00001083}
1084let Defs = [CTR], Pattern = [(PPCmtctr GPRC:$rS)] in {
Evan Cheng64d80e32007-07-19 01:14:50 +00001085def MTCTR : XFXForm_7_ext<31, 467, 9, (outs), (ins GPRC:$rS),
1086 "mtctr $rS", SprMTSPR>,
Chris Lattner1877ec92006-03-13 21:52:10 +00001087 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001088}
Chris Lattner1877ec92006-03-13 21:52:10 +00001089
Dale Johannesen639076f2008-10-23 20:41:28 +00001090let Defs = [LR] in {
Evan Cheng64d80e32007-07-19 01:14:50 +00001091def MTLR : XFXForm_7_ext<31, 467, 8, (outs), (ins GPRC:$rS),
1092 "mtlr $rS", SprMTSPR>,
Chris Lattner1877ec92006-03-13 21:52:10 +00001093 PPC970_DGroup_First, PPC970_Unit_FXU;
Dale Johannesen639076f2008-10-23 20:41:28 +00001094}
1095let Uses = [LR] in {
Evan Cheng64d80e32007-07-19 01:14:50 +00001096def MFLR : XFXForm_1_ext<31, 339, 8, (outs GPRC:$rT), (ins),
1097 "mflr $rT", SprMFSPR>,
Chris Lattner88d211f2006-03-12 09:13:49 +00001098 PPC970_DGroup_First, PPC970_Unit_FXU;
Dale Johannesen639076f2008-10-23 20:41:28 +00001099}
Chris Lattner1877ec92006-03-13 21:52:10 +00001100
1101// Move to/from VRSAVE: despite being a SPR, the VRSAVE register is renamed like
1102// a GPR on the PPC970. As such, copies in and out have the same performance
1103// characteristics as an OR instruction.
Evan Cheng64d80e32007-07-19 01:14:50 +00001104def MTVRSAVE : XFXForm_7_ext<31, 467, 256, (outs), (ins GPRC:$rS),
Chris Lattner1877ec92006-03-13 21:52:10 +00001105 "mtspr 256, $rS", IntGeneral>,
Nate Begeman133decd2006-03-15 05:25:05 +00001106 PPC970_DGroup_Single, PPC970_Unit_FXU;
Evan Cheng64d80e32007-07-19 01:14:50 +00001107def MFVRSAVE : XFXForm_1_ext<31, 339, 256, (outs GPRC:$rT), (ins),
Chris Lattner1877ec92006-03-13 21:52:10 +00001108 "mfspr $rT, 256", IntGeneral>,
Nate Begeman133decd2006-03-15 05:25:05 +00001109 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattner1877ec92006-03-13 21:52:10 +00001110
Evan Cheng64d80e32007-07-19 01:14:50 +00001111def MTCRF : XFXForm_5<31, 144, (outs), (ins crbitm:$FXM, GPRC:$rS),
Chris Lattner88d211f2006-03-12 09:13:49 +00001112 "mtcrf $FXM, $rS", BrMCRX>,
1113 PPC970_MicroCode, PPC970_Unit_CRU;
Dale Johannesen5f07d522010-05-20 17:48:26 +00001114
1115// This is a pseudo for MFCR, which implicitly uses all 8 of its subregisters;
1116// declaring that here gives the local register allocator problems with this:
Dale Johannesenb384ab92008-10-29 18:26:45 +00001117// vreg = MCRF CR0
1118// MFCR <kill of whatever preg got assigned to vreg>
Dale Johannesen5f07d522010-05-20 17:48:26 +00001119// while not declaring it breaks DeadMachineInstructionElimination.
1120// As it turns out, in all cases where we currently use this,
1121// we're only interested in one subregister of it. Represent this in the
1122// instruction to keep the register allocator from becoming confused.
Chris Lattner2ead4582010-11-14 22:03:15 +00001123//
1124// FIXME: Make this a real Pseudo instruction when the JIT switches to MC.
Dale Johannesen5f07d522010-05-20 17:48:26 +00001125def MFCRpseud: XFXForm_3<31, 19, (outs GPRC:$rT), (ins crbitm:$FXM),
1126 "mfcr $rT ${:comment} $FXM", SprMFCR>,
Chris Lattner6d92cad2006-03-26 10:06:40 +00001127 PPC970_MicroCode, PPC970_Unit_CRU;
Chris Lattner2ead4582010-11-14 22:03:15 +00001128
1129def MFCR : XFXForm_3<31, 19, (outs GPRC:$rT), (ins),
1130 "mfcr $rT", SprMFCR>,
1131 PPC970_MicroCode, PPC970_Unit_CRU;
1132
Evan Cheng64d80e32007-07-19 01:14:50 +00001133def MFOCRF: XFXForm_5a<31, 19, (outs GPRC:$rT), (ins crbitm:$FXM),
Chris Lattner88d211f2006-03-12 09:13:49 +00001134 "mfcr $rT, $FXM", SprMFCR>,
1135 PPC970_DGroup_First, PPC970_Unit_CRU;
Nate Begeman07aada82004-08-30 02:28:06 +00001136
Dale Johannesen6eaeff22007-10-10 01:01:31 +00001137// Instructions to manipulate FPSCR. Only long double handling uses these.
1138// FPSCR is not modelled; we use the SDNode Flag to keep things in order.
1139
Dale Johannesenb384ab92008-10-29 18:26:45 +00001140let Uses = [RM], Defs = [RM] in {
1141 def MTFSB0 : XForm_43<63, 70, (outs), (ins u5imm:$FM),
1142 "mtfsb0 $FM", IntMTFSB0,
1143 [(PPCmtfsb0 (i32 imm:$FM))]>,
1144 PPC970_DGroup_Single, PPC970_Unit_FPU;
1145 def MTFSB1 : XForm_43<63, 38, (outs), (ins u5imm:$FM),
1146 "mtfsb1 $FM", IntMTFSB0,
1147 [(PPCmtfsb1 (i32 imm:$FM))]>,
1148 PPC970_DGroup_Single, PPC970_Unit_FPU;
1149 // MTFSF does not actually produce an FP result. We pretend it copies
1150 // input reg B to the output. If we didn't do this it would look like the
1151 // instruction had no outputs (because we aren't modelling the FPSCR) and
1152 // it would be deleted.
1153 def MTFSF : XFLForm<63, 711, (outs F8RC:$FRA),
1154 (ins i32imm:$FM, F8RC:$rT, F8RC:$FRB),
1155 "mtfsf $FM, $rT", "$FRB = $FRA", IntMTFSB0,
1156 [(set F8RC:$FRA, (PPCmtfsf (i32 imm:$FM),
1157 F8RC:$rT, F8RC:$FRB))]>,
1158 PPC970_DGroup_Single, PPC970_Unit_FPU;
1159}
1160let Uses = [RM] in {
1161 def MFFS : XForm_42<63, 583, (outs F8RC:$rT), (ins),
1162 "mffs $rT", IntMFFS,
1163 [(set F8RC:$rT, (PPCmffs))]>,
1164 PPC970_DGroup_Single, PPC970_Unit_FPU;
1165 def FADDrtz: AForm_2<63, 21,
1166 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRB),
1167 "fadd $FRT, $FRA, $FRB", FPGeneral,
1168 [(set F8RC:$FRT, (PPCfaddrtz F8RC:$FRA, F8RC:$FRB))]>,
1169 PPC970_DGroup_Single, PPC970_Unit_FPU;
1170}
1171
Dale Johannesen6eaeff22007-10-10 01:01:31 +00001172
Chris Lattner88d211f2006-03-12 09:13:49 +00001173let PPC970_Unit = 1 in { // FXU Operations.
Nate Begeman07aada82004-08-30 02:28:06 +00001174
1175// XO-Form instructions. Arithmetic instructions that can set overflow bit
1176//
Evan Cheng64d80e32007-07-19 01:14:50 +00001177def ADD4 : XOForm_1<31, 266, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001178 "add $rT, $rA, $rB", IntGeneral,
Chris Lattner218a15d2005-09-02 21:18:00 +00001179 [(set GPRC:$rT, (add GPRC:$rA, GPRC:$rB))]>;
Dale Johannesen8dffc812009-09-18 20:15:22 +00001180let Defs = [CARRY] in {
Evan Cheng64d80e32007-07-19 01:14:50 +00001181def ADDC : XOForm_1<31, 10, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001182 "addc $rT, $rA, $rB", IntGeneral,
Chris Lattnerfd977342006-03-13 05:15:10 +00001183 [(set GPRC:$rT, (addc GPRC:$rA, GPRC:$rB))]>,
1184 PPC970_DGroup_Cracked;
Dale Johannesen8dffc812009-09-18 20:15:22 +00001185}
Evan Cheng64d80e32007-07-19 01:14:50 +00001186def DIVW : XOForm_1<31, 491, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001187 "divw $rT, $rA, $rB", IntDivW,
Chris Lattner88d211f2006-03-12 09:13:49 +00001188 [(set GPRC:$rT, (sdiv GPRC:$rA, GPRC:$rB))]>,
Chris Lattnerfd977342006-03-13 05:15:10 +00001189 PPC970_DGroup_First, PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +00001190def DIVWU : XOForm_1<31, 459, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001191 "divwu $rT, $rA, $rB", IntDivW,
Chris Lattner88d211f2006-03-12 09:13:49 +00001192 [(set GPRC:$rT, (udiv GPRC:$rA, GPRC:$rB))]>,
Chris Lattnerfd977342006-03-13 05:15:10 +00001193 PPC970_DGroup_First, PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +00001194def MULHW : XOForm_1<31, 75, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001195 "mulhw $rT, $rA, $rB", IntMulHW,
Chris Lattner218a15d2005-09-02 21:18:00 +00001196 [(set GPRC:$rT, (mulhs GPRC:$rA, GPRC:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001197def MULHWU : XOForm_1<31, 11, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001198 "mulhwu $rT, $rA, $rB", IntMulHWU,
Chris Lattner218a15d2005-09-02 21:18:00 +00001199 [(set GPRC:$rT, (mulhu GPRC:$rA, GPRC:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001200def MULLW : XOForm_1<31, 235, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001201 "mullw $rT, $rA, $rB", IntMulHW,
Chris Lattner218a15d2005-09-02 21:18:00 +00001202 [(set GPRC:$rT, (mul GPRC:$rA, GPRC:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001203def SUBF : XOForm_1<31, 40, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001204 "subf $rT, $rA, $rB", IntGeneral,
Chris Lattner218a15d2005-09-02 21:18:00 +00001205 [(set GPRC:$rT, (sub GPRC:$rB, GPRC:$rA))]>;
Dale Johannesen8dffc812009-09-18 20:15:22 +00001206let Defs = [CARRY] in {
Evan Cheng64d80e32007-07-19 01:14:50 +00001207def SUBFC : XOForm_1<31, 8, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001208 "subfc $rT, $rA, $rB", IntGeneral,
Chris Lattnerfd977342006-03-13 05:15:10 +00001209 [(set GPRC:$rT, (subc GPRC:$rB, GPRC:$rA))]>,
1210 PPC970_DGroup_Cracked;
Dale Johannesen8dffc812009-09-18 20:15:22 +00001211}
1212def NEG : XOForm_3<31, 104, 0, (outs GPRC:$rT), (ins GPRC:$rA),
1213 "neg $rT, $rA", IntGeneral,
1214 [(set GPRC:$rT, (ineg GPRC:$rA))]>;
1215let Uses = [CARRY], Defs = [CARRY] in {
1216def ADDE : XOForm_1<31, 138, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
1217 "adde $rT, $rA, $rB", IntGeneral,
1218 [(set GPRC:$rT, (adde GPRC:$rA, GPRC:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001219def ADDME : XOForm_3<31, 234, 0, (outs GPRC:$rT), (ins GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +00001220 "addme $rT, $rA", IntGeneral,
Chris Lattner9f036412010-02-21 03:12:16 +00001221 [(set GPRC:$rT, (adde GPRC:$rA, -1))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001222def ADDZE : XOForm_3<31, 202, 0, (outs GPRC:$rT), (ins GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +00001223 "addze $rT, $rA", IntGeneral,
Nate Begeman551bf3f2006-02-17 05:43:56 +00001224 [(set GPRC:$rT, (adde GPRC:$rA, 0))]>;
Dale Johannesen8dffc812009-09-18 20:15:22 +00001225def SUBFE : XOForm_1<31, 136, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
1226 "subfe $rT, $rA, $rB", IntGeneral,
1227 [(set GPRC:$rT, (sube GPRC:$rB, GPRC:$rA))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001228def SUBFME : XOForm_3<31, 232, 0, (outs GPRC:$rT), (ins GPRC:$rA),
Nate Begeman551bf3f2006-02-17 05:43:56 +00001229 "subfme $rT, $rA", IntGeneral,
Chris Lattner9f036412010-02-21 03:12:16 +00001230 [(set GPRC:$rT, (sube -1, GPRC:$rA))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001231def SUBFZE : XOForm_3<31, 200, 0, (outs GPRC:$rT), (ins GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +00001232 "subfze $rT, $rA", IntGeneral,
Nate Begeman551bf3f2006-02-17 05:43:56 +00001233 [(set GPRC:$rT, (sube 0, GPRC:$rA))]>;
Chris Lattner88d211f2006-03-12 09:13:49 +00001234}
Dale Johannesen8dffc812009-09-18 20:15:22 +00001235}
Nate Begeman07aada82004-08-30 02:28:06 +00001236
1237// A-Form instructions. Most of the instructions executed in the FPU are of
1238// this type.
1239//
Chris Lattner88d211f2006-03-12 09:13:49 +00001240let PPC970_Unit = 3 in { // FPU Operations.
Dale Johannesenb384ab92008-10-29 18:26:45 +00001241let Uses = [RM] in {
1242 def FMADD : AForm_1<63, 29,
1243 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
1244 "fmadd $FRT, $FRA, $FRC, $FRB", FPFused,
1245 [(set F8RC:$FRT, (fadd (fmul F8RC:$FRA, F8RC:$FRC),
1246 F8RC:$FRB))]>,
1247 Requires<[FPContractions]>;
1248 def FMADDS : AForm_1<59, 29,
1249 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
1250 "fmadds $FRT, $FRA, $FRC, $FRB", FPGeneral,
1251 [(set F4RC:$FRT, (fadd (fmul F4RC:$FRA, F4RC:$FRC),
1252 F4RC:$FRB))]>,
1253 Requires<[FPContractions]>;
1254 def FMSUB : AForm_1<63, 28,
1255 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
1256 "fmsub $FRT, $FRA, $FRC, $FRB", FPFused,
1257 [(set F8RC:$FRT, (fsub (fmul F8RC:$FRA, F8RC:$FRC),
1258 F8RC:$FRB))]>,
1259 Requires<[FPContractions]>;
1260 def FMSUBS : AForm_1<59, 28,
1261 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
1262 "fmsubs $FRT, $FRA, $FRC, $FRB", FPGeneral,
1263 [(set F4RC:$FRT, (fsub (fmul F4RC:$FRA, F4RC:$FRC),
1264 F4RC:$FRB))]>,
1265 Requires<[FPContractions]>;
1266 def FNMADD : AForm_1<63, 31,
1267 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
1268 "fnmadd $FRT, $FRA, $FRC, $FRB", FPFused,
1269 [(set F8RC:$FRT, (fneg (fadd (fmul F8RC:$FRA, F8RC:$FRC),
1270 F8RC:$FRB)))]>,
1271 Requires<[FPContractions]>;
1272 def FNMADDS : AForm_1<59, 31,
1273 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
1274 "fnmadds $FRT, $FRA, $FRC, $FRB", FPGeneral,
1275 [(set F4RC:$FRT, (fneg (fadd (fmul F4RC:$FRA, F4RC:$FRC),
1276 F4RC:$FRB)))]>,
1277 Requires<[FPContractions]>;
1278 def FNMSUB : AForm_1<63, 30,
1279 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
1280 "fnmsub $FRT, $FRA, $FRC, $FRB", FPFused,
1281 [(set F8RC:$FRT, (fneg (fsub (fmul F8RC:$FRA, F8RC:$FRC),
1282 F8RC:$FRB)))]>,
1283 Requires<[FPContractions]>;
1284 def FNMSUBS : AForm_1<59, 30,
1285 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
1286 "fnmsubs $FRT, $FRA, $FRC, $FRB", FPGeneral,
1287 [(set F4RC:$FRT, (fneg (fsub (fmul F4RC:$FRA, F4RC:$FRC),
1288 F4RC:$FRB)))]>,
1289 Requires<[FPContractions]>;
1290}
Chris Lattner43f07a42005-10-02 07:07:49 +00001291// FSEL is artificially split into 4 and 8-byte forms for the result. To avoid
1292// having 4 of these, force the comparison to always be an 8-byte double (code
1293// should use an FMRSD if the input comparison value really wants to be a float)
Chris Lattner867940d2005-10-02 06:58:23 +00001294// and 4/8 byte forms for the result and operand type..
Chris Lattner43f07a42005-10-02 07:07:49 +00001295def FSELD : AForm_1<63, 23,
Evan Cheng64d80e32007-07-19 01:14:50 +00001296 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +00001297 "fsel $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattner9c73f092005-10-25 20:55:47 +00001298 [(set F8RC:$FRT, (PPCfsel F8RC:$FRA,F8RC:$FRC,F8RC:$FRB))]>;
Chris Lattner43f07a42005-10-02 07:07:49 +00001299def FSELS : AForm_1<63, 23,
Evan Cheng64d80e32007-07-19 01:14:50 +00001300 (outs F4RC:$FRT), (ins F8RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +00001301 "fsel $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattner9c73f092005-10-25 20:55:47 +00001302 [(set F4RC:$FRT, (PPCfsel F8RC:$FRA,F4RC:$FRC,F4RC:$FRB))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +00001303let Uses = [RM] in {
1304 def FADD : AForm_2<63, 21,
1305 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRB),
1306 "fadd $FRT, $FRA, $FRB", FPGeneral,
1307 [(set F8RC:$FRT, (fadd F8RC:$FRA, F8RC:$FRB))]>;
1308 def FADDS : AForm_2<59, 21,
1309 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRB),
1310 "fadds $FRT, $FRA, $FRB", FPGeneral,
1311 [(set F4RC:$FRT, (fadd F4RC:$FRA, F4RC:$FRB))]>;
1312 def FDIV : AForm_2<63, 18,
1313 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRB),
1314 "fdiv $FRT, $FRA, $FRB", FPDivD,
1315 [(set F8RC:$FRT, (fdiv F8RC:$FRA, F8RC:$FRB))]>;
1316 def FDIVS : AForm_2<59, 18,
1317 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRB),
1318 "fdivs $FRT, $FRA, $FRB", FPDivS,
1319 [(set F4RC:$FRT, (fdiv F4RC:$FRA, F4RC:$FRB))]>;
1320 def FMUL : AForm_3<63, 25,
1321 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRB),
1322 "fmul $FRT, $FRA, $FRB", FPFused,
1323 [(set F8RC:$FRT, (fmul F8RC:$FRA, F8RC:$FRB))]>;
1324 def FMULS : AForm_3<59, 25,
1325 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRB),
1326 "fmuls $FRT, $FRA, $FRB", FPGeneral,
1327 [(set F4RC:$FRT, (fmul F4RC:$FRA, F4RC:$FRB))]>;
1328 def FSUB : AForm_2<63, 20,
1329 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRB),
1330 "fsub $FRT, $FRA, $FRB", FPGeneral,
1331 [(set F8RC:$FRT, (fsub F8RC:$FRA, F8RC:$FRB))]>;
1332 def FSUBS : AForm_2<59, 20,
1333 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRB),
1334 "fsubs $FRT, $FRA, $FRB", FPGeneral,
1335 [(set F4RC:$FRT, (fsub F4RC:$FRA, F4RC:$FRB))]>;
1336 }
Chris Lattner88d211f2006-03-12 09:13:49 +00001337}
Nate Begeman07aada82004-08-30 02:28:06 +00001338
Chris Lattner88d211f2006-03-12 09:13:49 +00001339let PPC970_Unit = 1 in { // FXU Operations.
Nate Begemancc8bd9c2004-08-31 02:28:08 +00001340// M-Form instructions. rotate and mask instructions.
1341//
Chris Lattner8e28b5c2006-11-15 23:24:18 +00001342let isCommutable = 1 in {
Chris Lattner043870d2005-09-09 18:17:41 +00001343// RLWIMI can be commuted if the rotate amount is zero.
Chris Lattner14522e32005-04-19 05:21:30 +00001344def RLWIMI : MForm_2<20,
Evan Cheng64d80e32007-07-19 01:14:50 +00001345 (outs GPRC:$rA), (ins GPRC:$rSi, GPRC:$rS, u5imm:$SH, u5imm:$MB,
Jim Laskey53842142005-10-19 19:51:16 +00001346 u5imm:$ME), "rlwimi $rA, $rS, $SH, $MB, $ME", IntRotate,
Chris Lattner8e28b5c2006-11-15 23:24:18 +00001347 []>, PPC970_DGroup_Cracked, RegConstraint<"$rSi = $rA">,
1348 NoEncode<"$rSi">;
Nate Begeman2d4c98d2004-10-16 20:43:38 +00001349}
Chris Lattner14522e32005-04-19 05:21:30 +00001350def RLWINM : MForm_2<21,
Evan Cheng64d80e32007-07-19 01:14:50 +00001351 (outs GPRC:$rA), (ins GPRC:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
Jim Laskey53842142005-10-19 19:51:16 +00001352 "rlwinm $rA, $rS, $SH, $MB, $ME", IntGeneral,
Nate Begeman2d5aff72005-10-19 18:42:01 +00001353 []>;
Chris Lattner14522e32005-04-19 05:21:30 +00001354def RLWINMo : MForm_2<21,
Evan Cheng64d80e32007-07-19 01:14:50 +00001355 (outs GPRC:$rA), (ins GPRC:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
Jim Laskey53842142005-10-19 19:51:16 +00001356 "rlwinm. $rA, $rS, $SH, $MB, $ME", IntGeneral,
Chris Lattnerfd977342006-03-13 05:15:10 +00001357 []>, isDOT, PPC970_DGroup_Cracked;
Chris Lattner14522e32005-04-19 05:21:30 +00001358def RLWNM : MForm_2<23,
Evan Cheng64d80e32007-07-19 01:14:50 +00001359 (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB, u5imm:$MB, u5imm:$ME),
Jim Laskey53842142005-10-19 19:51:16 +00001360 "rlwnm $rA, $rS, $rB, $MB, $ME", IntGeneral,
Nate Begeman2d5aff72005-10-19 18:42:01 +00001361 []>;
Chris Lattner88d211f2006-03-12 09:13:49 +00001362}
Nate Begemancc8bd9c2004-08-31 02:28:08 +00001363
Chris Lattner3c0f9cc2006-03-20 06:15:45 +00001364
Chris Lattner2eb25172005-09-09 00:39:56 +00001365//===----------------------------------------------------------------------===//
1366// PowerPC Instruction Patterns
1367//
1368
Chris Lattner30e21a42005-09-26 22:20:16 +00001369// Arbitrary immediate support. Implement in terms of LIS/ORI.
1370def : Pat<(i32 imm:$imm),
1371 (ORI (LIS (HI16 imm:$imm)), (LO16 imm:$imm))>;
Chris Lattner91da8622005-09-28 17:13:15 +00001372
1373// Implement the 'not' operation with the NOR instruction.
1374def NOT : Pat<(not GPRC:$in),
1375 (NOR GPRC:$in, GPRC:$in)>;
1376
Chris Lattner79d0e9f2005-09-28 23:07:13 +00001377// ADD an arbitrary immediate.
1378def : Pat<(add GPRC:$in, imm:$imm),
1379 (ADDIS (ADDI GPRC:$in, (LO16 imm:$imm)), (HA16 imm:$imm))>;
1380// OR an arbitrary immediate.
Chris Lattner2eb25172005-09-09 00:39:56 +00001381def : Pat<(or GPRC:$in, imm:$imm),
1382 (ORIS (ORI GPRC:$in, (LO16 imm:$imm)), (HI16 imm:$imm))>;
Chris Lattner79d0e9f2005-09-28 23:07:13 +00001383// XOR an arbitrary immediate.
Chris Lattner2eb25172005-09-09 00:39:56 +00001384def : Pat<(xor GPRC:$in, imm:$imm),
1385 (XORIS (XORI GPRC:$in, (LO16 imm:$imm)), (HI16 imm:$imm))>;
Nate Begeman551bf3f2006-02-17 05:43:56 +00001386// SUBFIC
Nate Begeman79691bc2006-03-17 22:41:37 +00001387def : Pat<(sub immSExt16:$imm, GPRC:$in),
Nate Begeman551bf3f2006-02-17 05:43:56 +00001388 (SUBFIC GPRC:$in, imm:$imm)>;
Chris Lattner8be1fa52005-10-19 01:38:02 +00001389
Chris Lattner956f43c2006-06-16 20:22:01 +00001390// SHL/SRL
Chris Lattnerbd059822005-12-05 02:34:05 +00001391def : Pat<(shl GPRC:$in, (i32 imm:$imm)),
Nate Begeman2d5aff72005-10-19 18:42:01 +00001392 (RLWINM GPRC:$in, imm:$imm, 0, (SHL32 imm:$imm))>;
Chris Lattnerbd059822005-12-05 02:34:05 +00001393def : Pat<(srl GPRC:$in, (i32 imm:$imm)),
Nate Begeman2d5aff72005-10-19 18:42:01 +00001394 (RLWINM GPRC:$in, (SRL32 imm:$imm), imm:$imm, 31)>;
Nate Begeman2d5aff72005-10-19 18:42:01 +00001395
Nate Begeman35ef9132006-01-11 21:21:00 +00001396// ROTL
1397def : Pat<(rotl GPRC:$in, GPRC:$sh),
1398 (RLWNM GPRC:$in, GPRC:$sh, 0, 31)>;
1399def : Pat<(rotl GPRC:$in, (i32 imm:$imm)),
1400 (RLWINM GPRC:$in, imm:$imm, 0, 31)>;
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001401
Nate Begemanf42f1332006-09-22 05:01:56 +00001402// RLWNM
1403def : Pat<(and (rotl GPRC:$in, GPRC:$sh), maskimm32:$imm),
1404 (RLWNM GPRC:$in, GPRC:$sh, (MB maskimm32:$imm), (ME maskimm32:$imm))>;
1405
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001406// Calls
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00001407def : Pat<(PPCcall_Darwin (i32 tglobaladdr:$dst)),
1408 (BL_Darwin tglobaladdr:$dst)>;
1409def : Pat<(PPCcall_Darwin (i32 texternalsym:$dst)),
1410 (BL_Darwin texternalsym:$dst)>;
1411def : Pat<(PPCcall_SVR4 (i32 tglobaladdr:$dst)),
1412 (BL_SVR4 tglobaladdr:$dst)>;
1413def : Pat<(PPCcall_SVR4 (i32 texternalsym:$dst)),
1414 (BL_SVR4 texternalsym:$dst)>;
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001415
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001416
1417def : Pat<(PPCtc_return (i32 tglobaladdr:$dst), imm:$imm),
1418 (TCRETURNdi tglobaladdr:$dst, imm:$imm)>;
1419
1420def : Pat<(PPCtc_return (i32 texternalsym:$dst), imm:$imm),
1421 (TCRETURNdi texternalsym:$dst, imm:$imm)>;
1422
1423def : Pat<(PPCtc_return CTRRC:$dst, imm:$imm),
1424 (TCRETURNri CTRRC:$dst, imm:$imm)>;
1425
1426
1427
Chris Lattner860e8862005-11-17 07:30:41 +00001428// Hi and Lo for Darwin Global Addresses.
Chris Lattnerd717b192005-12-11 07:45:47 +00001429def : Pat<(PPChi tglobaladdr:$in, 0), (LIS tglobaladdr:$in)>;
1430def : Pat<(PPClo tglobaladdr:$in, 0), (LI tglobaladdr:$in)>;
1431def : Pat<(PPChi tconstpool:$in, 0), (LIS tconstpool:$in)>;
1432def : Pat<(PPClo tconstpool:$in, 0), (LI tconstpool:$in)>;
Nate Begeman37efe672006-04-22 18:53:45 +00001433def : Pat<(PPChi tjumptable:$in, 0), (LIS tjumptable:$in)>;
1434def : Pat<(PPClo tjumptable:$in, 0), (LI tjumptable:$in)>;
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001435def : Pat<(PPChi tblockaddress:$in, 0), (LIS tblockaddress:$in)>;
1436def : Pat<(PPClo tblockaddress:$in, 0), (LI tblockaddress:$in)>;
Chris Lattner490ad082005-11-17 17:52:01 +00001437def : Pat<(add GPRC:$in, (PPChi tglobaladdr:$g, 0)),
1438 (ADDIS GPRC:$in, tglobaladdr:$g)>;
Nate Begeman28a6b022005-12-10 02:36:00 +00001439def : Pat<(add GPRC:$in, (PPChi tconstpool:$g, 0)),
1440 (ADDIS GPRC:$in, tconstpool:$g)>;
Nate Begeman37efe672006-04-22 18:53:45 +00001441def : Pat<(add GPRC:$in, (PPChi tjumptable:$g, 0)),
1442 (ADDIS GPRC:$in, tjumptable:$g)>;
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001443def : Pat<(add GPRC:$in, (PPChi tblockaddress:$g, 0)),
1444 (ADDIS GPRC:$in, tblockaddress:$g)>;
Chris Lattner860e8862005-11-17 07:30:41 +00001445
Nate Begemana07da922005-12-14 22:54:33 +00001446// Fused negative multiply subtract, alternate pattern
1447def : Pat<(fsub F8RC:$B, (fmul F8RC:$A, F8RC:$C)),
1448 (FNMSUB F8RC:$A, F8RC:$C, F8RC:$B)>,
1449 Requires<[FPContractions]>;
1450def : Pat<(fsub F4RC:$B, (fmul F4RC:$A, F4RC:$C)),
1451 (FNMSUBS F4RC:$A, F4RC:$C, F4RC:$B)>,
1452 Requires<[FPContractions]>;
1453
Chris Lattner4172b102005-12-06 02:10:38 +00001454// Standard shifts. These are represented separately from the real shifts above
1455// so that we can distinguish between shifts that allow 5-bit and 6-bit shift
1456// amounts.
1457def : Pat<(sra GPRC:$rS, GPRC:$rB),
1458 (SRAW GPRC:$rS, GPRC:$rB)>;
1459def : Pat<(srl GPRC:$rS, GPRC:$rB),
1460 (SRW GPRC:$rS, GPRC:$rB)>;
1461def : Pat<(shl GPRC:$rS, GPRC:$rB),
1462 (SLW GPRC:$rS, GPRC:$rB)>;
1463
Evan Cheng466685d2006-10-09 20:57:25 +00001464def : Pat<(zextloadi1 iaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001465 (LBZ iaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +00001466def : Pat<(zextloadi1 xaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001467 (LBZX xaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +00001468def : Pat<(extloadi1 iaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001469 (LBZ iaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +00001470def : Pat<(extloadi1 xaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001471 (LBZX xaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +00001472def : Pat<(extloadi8 iaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001473 (LBZ iaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +00001474def : Pat<(extloadi8 xaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001475 (LBZX xaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +00001476def : Pat<(extloadi16 iaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001477 (LHZ iaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +00001478def : Pat<(extloadi16 xaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001479 (LHZX xaddr:$src)>;
Jakob Stoklund Olesena90c3f62010-07-16 21:03:52 +00001480def : Pat<(f64 (extloadf32 iaddr:$src)),
1481 (COPY_TO_REGCLASS (LFS iaddr:$src), F8RC)>;
1482def : Pat<(f64 (extloadf32 xaddr:$src)),
1483 (COPY_TO_REGCLASS (LFSX xaddr:$src), F8RC)>;
1484
1485def : Pat<(f64 (fextend F4RC:$src)),
1486 (COPY_TO_REGCLASS F4RC:$src, F8RC)>;
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001487
Dale Johannesenf87d6c02008-08-22 17:20:54 +00001488// Memory barriers
Chris Lattner6d9f86b2010-02-23 06:54:29 +00001489def : Pat<(membarrier (i32 imm /*ll*/),
1490 (i32 imm /*ls*/),
1491 (i32 imm /*sl*/),
1492 (i32 imm /*ss*/),
1493 (i32 imm /*device*/)),
Dale Johannesenf87d6c02008-08-22 17:20:54 +00001494 (SYNC)>;
1495
Chris Lattnerb22a04d2006-03-25 07:51:43 +00001496include "PPCInstrAltivec.td"
Chris Lattner956f43c2006-06-16 20:22:01 +00001497include "PPCInstr64Bit.td"