blob: dd38119c31eb3233fcf00cfa49c5975b00fd7103 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Chris Lattnerd10a53d2010-03-08 18:51:21 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
Evan Cheng5657c012009-07-29 02:18:14 +000037def SDT_ARMBr2JT : SDTypeProfile<0, 4,
38 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
39 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
40
Evan Cheng218977b2010-07-13 19:27:42 +000041def SDT_ARMBCC_i64 : SDTypeProfile<0, 6,
42 [SDTCisVT<0, i32>,
43 SDTCisVT<1, i32>, SDTCisVT<2, i32>,
44 SDTCisVT<3, i32>, SDTCisVT<4, i32>,
45 SDTCisVT<5, OtherVT>]>;
46
Bill Wendlingac3b9352010-08-29 03:02:28 +000047def SDT_ARMAnd : SDTypeProfile<1, 2,
48 [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
49 SDTCisVT<2, i32>]>;
50
Evan Chenga8e29892007-01-19 07:51:42 +000051def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
52
53def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
54 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
55
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000056def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbacha87ded22010-02-08 23:22:00 +000057def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>,
58 SDTCisInt<2>]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +000059def SDT_ARMEH_SJLJ_Longjmp: SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisInt<1>]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000060
Jim Grosbache4ad3872010-10-19 23:27:08 +000061def SDT_ARMEH_SJLJ_DispatchSetup: SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
62
Evan Cheng11db0682010-08-11 06:22:01 +000063def SDT_ARMMEMBARRIER : SDTypeProfile<0, 0, []>;
64def SDT_ARMSYNCBARRIER : SDTypeProfile<0, 0, []>;
65def SDT_ARMMEMBARRIERMCR : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
66def SDT_ARMSYNCBARRIERMCR : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbach3728e962009-12-10 00:11:09 +000067
Dale Johannesen51e28e62010-06-03 21:09:53 +000068def SDT_ARMTCRET : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
69
Jim Grosbach469bbdb2010-07-16 23:05:05 +000070def SDT_ARMBFI : SDTypeProfile<1, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
71 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
72
Evan Chenga8e29892007-01-19 07:51:42 +000073// Node definitions.
74def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000075def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
76
Bill Wendlingc69107c2007-11-13 09:19:02 +000077def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Bill Wendling6ef781f2008-02-27 06:33:05 +000078 [SDNPHasChain, SDNPOutFlag]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000079def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Bill Wendling6ef781f2008-02-27 06:33:05 +000080 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Evan Chenga8e29892007-01-19 07:51:42 +000081
82def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000083 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
84 SDNPVariadic]>;
Evan Cheng277f0742007-06-19 21:05:09 +000085def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000086 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
87 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000088def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000089 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
90 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000091
Chris Lattner48be23c2008-01-15 22:02:54 +000092def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Evan Chenga8e29892007-01-19 07:51:42 +000093 [SDNPHasChain, SDNPOptInFlag]>;
94
95def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
96 [SDNPInFlag]>;
97def ARMcneg : SDNode<"ARMISD::CNEG", SDT_ARMCMov,
98 [SDNPInFlag]>;
99
100def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
101 [SDNPHasChain, SDNPInFlag, SDNPOutFlag]>;
102
103def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
104 [SDNPHasChain]>;
Evan Cheng5657c012009-07-29 02:18:14 +0000105def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
106 [SDNPHasChain]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000107
Evan Cheng218977b2010-07-13 19:27:42 +0000108def ARMBcci64 : SDNode<"ARMISD::BCC_i64", SDT_ARMBCC_i64,
109 [SDNPHasChain]>;
110
Evan Chenga8e29892007-01-19 07:51:42 +0000111def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
112 [SDNPOutFlag]>;
113
David Goodwinc0309b42009-06-29 15:33:01 +0000114def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
Bill Wendling10ce7f32010-08-29 11:31:07 +0000115 [SDNPOutFlag, SDNPCommutative]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000116
Evan Chenga8e29892007-01-19 07:51:42 +0000117def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
118
119def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
120def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
121def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInFlag ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000122
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000123def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbach23ff7cf2010-05-26 20:22:18 +0000124def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP",
125 SDT_ARMEH_SJLJ_Setjmp, [SDNPHasChain]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +0000126def ARMeh_sjlj_longjmp: SDNode<"ARMISD::EH_SJLJ_LONGJMP",
Jim Grosbache4ad3872010-10-19 23:27:08 +0000127 SDT_ARMEH_SJLJ_Longjmp, [SDNPHasChain]>;
128def ARMeh_sjlj_dispatchsetup: SDNode<"ARMISD::EH_SJLJ_DISPATCHSETUP",
129 SDT_ARMEH_SJLJ_DispatchSetup, [SDNPHasChain]>;
130
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000131
Evan Cheng11db0682010-08-11 06:22:01 +0000132def ARMMemBarrier : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIER,
133 [SDNPHasChain]>;
134def ARMSyncBarrier : SDNode<"ARMISD::SYNCBARRIER", SDT_ARMMEMBARRIER,
135 [SDNPHasChain]>;
136def ARMMemBarrierMCR : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIERMCR,
137 [SDNPHasChain]>;
138def ARMSyncBarrierMCR : SDNode<"ARMISD::SYNCBARRIER", SDT_ARMMEMBARRIERMCR,
139 [SDNPHasChain]>;
Jim Grosbach3728e962009-12-10 00:11:09 +0000140
Evan Chengf609bb82010-01-19 00:44:15 +0000141def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>;
142
Jim Grosbacha9a968d2010-10-22 23:48:29 +0000143def ARMtcret : SDNode<"ARMISD::TC_RETURN", SDT_ARMTCRET,
Dale Johannesen51e28e62010-06-03 21:09:53 +0000144 [SDNPHasChain, SDNPOptInFlag, SDNPVariadic]>;
145
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000146
147def ARMbfi : SDNode<"ARMISD::BFI", SDT_ARMBFI>;
148
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000149//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000150// ARM Instruction Predicate Definitions.
151//
Bill Wendling10ce7f32010-08-29 11:31:07 +0000152def HasV4T : Predicate<"Subtarget->hasV4TOps()">;
153def NoV4T : Predicate<"!Subtarget->hasV4TOps()">;
154def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
155def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">;
156def HasV6 : Predicate<"Subtarget->hasV6Ops()">;
157def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">;
158def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">;
159def HasV7 : Predicate<"Subtarget->hasV7Ops()">;
160def NoVFP : Predicate<"!Subtarget->hasVFP2()">;
161def HasVFP2 : Predicate<"Subtarget->hasVFP2()">;
162def HasVFP3 : Predicate<"Subtarget->hasVFP3()">;
163def HasNEON : Predicate<"Subtarget->hasNEON()">;
164def HasDivide : Predicate<"Subtarget->hasDivide()">;
Jim Grosbach29402132010-05-05 23:44:43 +0000165def HasT2ExtractPack : Predicate<"Subtarget->hasT2ExtractPack()">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000166def HasDB : Predicate<"Subtarget->hasDataBarrier()">;
167def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
David Goodwin42a83f22009-08-04 17:53:06 +0000168def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000169def IsThumb : Predicate<"Subtarget->isThumb()">;
170def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
171def IsThumb2 : Predicate<"Subtarget->isThumb2()">;
172def IsARM : Predicate<"!Subtarget->isThumb()">;
173def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">;
174def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">;
Evan Chenga8e29892007-01-19 07:51:42 +0000175
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000176// FIXME: Eventually this will be just "hasV6T2Ops".
Bill Wendling10ce7f32010-08-29 11:31:07 +0000177def UseMovt : Predicate<"Subtarget->useMovt()">;
178def DontUseMovt : Predicate<"!Subtarget->useMovt()">;
179def UseVMLx : Predicate<"Subtarget->useVMLx()">;
Jim Grosbach26767372010-03-24 22:31:46 +0000180
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000181//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000182// ARM Flag Definitions.
183
184class RegConstraint<string C> {
185 string Constraints = C;
186}
187
188//===----------------------------------------------------------------------===//
189// ARM specific transformation functions and pattern fragments.
190//
191
Evan Chenga8e29892007-01-19 07:51:42 +0000192// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
193// so_imm_neg def below.
194def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000195 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000196}]>;
197
198// so_imm_not_XFORM - Return a so_imm value packed into the format described for
199// so_imm_not def below.
200def so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000201 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000202}]>;
203
Evan Chenga8e29892007-01-19 07:51:42 +0000204/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
205def imm1_15 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000206 return (int32_t)N->getZExtValue() >= 1 && (int32_t)N->getZExtValue() < 16;
Evan Chenga8e29892007-01-19 07:51:42 +0000207}]>;
208
209/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
210def imm16_31 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000211 return (int32_t)N->getZExtValue() >= 16 && (int32_t)N->getZExtValue() < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000212}]>;
213
Jim Grosbach64171712010-02-16 21:07:46 +0000214def so_imm_neg :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000215 PatLeaf<(imm), [{
216 return ARM_AM::getSOImmVal(-(int)N->getZExtValue()) != -1;
217 }], so_imm_neg_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000218
Evan Chenga2515702007-03-19 07:09:02 +0000219def so_imm_not :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000220 PatLeaf<(imm), [{
221 return ARM_AM::getSOImmVal(~(int)N->getZExtValue()) != -1;
222 }], so_imm_not_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000223
224// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
225def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000226 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000227}]>;
228
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000229/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
230/// e.g., 0xf000ffff
231def bf_inv_mask_imm : Operand<i32>,
Jim Grosbach64171712010-02-16 21:07:46 +0000232 PatLeaf<(imm), [{
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000233 return ARM::isBitFieldInvertedMask(N->getZExtValue());
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000234}] > {
Jim Grosbach3fea191052010-10-21 22:03:21 +0000235 string EncoderMethod = "getBitfieldInvertedMaskOpValue";
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000236 let PrintMethod = "printBitfieldInvMaskImmOperand";
237}
238
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000239/// Split a 32-bit immediate into two 16 bit parts.
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000240def hi16 : SDNodeXForm<imm, [{
241 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
242}]>;
243
244def lo16AllZero : PatLeaf<(i32 imm), [{
245 // Returns true if all low 16-bits are 0.
246 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000247}], hi16>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000248
Jim Grosbach64171712010-02-16 21:07:46 +0000249/// imm0_65535 predicate - True if the 32-bit immediate is in the range
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000250/// [0.65535].
251def imm0_65535 : PatLeaf<(i32 imm), [{
252 return (uint32_t)N->getZExtValue() < 65536;
253}]>;
254
Evan Cheng37f25d92008-08-28 23:39:26 +0000255class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
256class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000257
Jim Grosbach0a145f32010-02-16 20:17:57 +0000258/// adde and sube predicates - True based on whether the carry flag output
259/// will be needed or not.
260def adde_dead_carry :
261 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
262 [{return !N->hasAnyUseOfValue(1);}]>;
263def sube_dead_carry :
264 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
265 [{return !N->hasAnyUseOfValue(1);}]>;
266def adde_live_carry :
267 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
268 [{return N->hasAnyUseOfValue(1);}]>;
269def sube_live_carry :
270 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
271 [{return N->hasAnyUseOfValue(1);}]>;
272
Evan Chenga8e29892007-01-19 07:51:42 +0000273//===----------------------------------------------------------------------===//
274// Operand Definitions.
275//
276
277// Branch target.
278def brtarget : Operand<OtherVT>;
279
Evan Chenga8e29892007-01-19 07:51:42 +0000280// A list of registers separated by comma. Used by load/store multiple.
281def reglist : Operand<i32> {
282 let PrintMethod = "printRegisterList";
283}
284
285// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
286def cpinst_operand : Operand<i32> {
287 let PrintMethod = "printCPInstOperand";
288}
289
290def jtblock_operand : Operand<i32> {
291 let PrintMethod = "printJTBlockOperand";
292}
Evan Cheng66ac5312009-07-25 00:33:29 +0000293def jt2block_operand : Operand<i32> {
294 let PrintMethod = "printJT2BlockOperand";
295}
Evan Chenga8e29892007-01-19 07:51:42 +0000296
297// Local PC labels.
298def pclabel : Operand<i32> {
299 let PrintMethod = "printPCLabel";
300}
301
Owen Anderson498ec202010-10-27 22:49:00 +0000302def neon_vcvt_imm32 : Operand<i32> {
303 string EncoderMethod = "getNEONVcvtImm32";
304}
305
Jim Grosbachb35ad412010-10-13 19:56:10 +0000306// rot_imm: An integer that encodes a rotate amount. Must be 8, 16, or 24.
307def rot_imm : Operand<i32>, PatLeaf<(i32 imm), [{
308 int32_t v = (int32_t)N->getZExtValue();
309 return v == 8 || v == 16 || v == 24; }]> {
310 string EncoderMethod = "getRotImmOpValue";
311}
312
Bob Wilson22f5dc72010-08-16 18:27:34 +0000313// shift_imm: An integer that encodes a shift amount and the type of shift
314// (currently either asr or lsl) using the same encoding used for the
315// immediates in so_reg operands.
316def shift_imm : Operand<i32> {
317 let PrintMethod = "printShiftImmOperand";
318}
319
Evan Chenga8e29892007-01-19 07:51:42 +0000320// shifter_operand operands: so_reg and so_imm.
321def so_reg : Operand<i32>, // reg reg imm
Bob Wilson226036e2010-03-20 22:13:40 +0000322 ComplexPattern<i32, 3, "SelectShifterOperandReg",
Evan Chenga8e29892007-01-19 07:51:42 +0000323 [shl,srl,sra,rotr]> {
Jim Grosbachef324d72010-10-12 23:53:58 +0000324 string EncoderMethod = "getSORegOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000325 let PrintMethod = "printSORegOperand";
326 let MIOperandInfo = (ops GPR, GPR, i32imm);
327}
Evan Chengf40deed2010-10-27 23:41:30 +0000328def shift_so_reg : Operand<i32>, // reg reg imm
329 ComplexPattern<i32, 3, "SelectShiftShifterOperandReg",
330 [shl,srl,sra,rotr]> {
331 string EncoderMethod = "getSORegOpValue";
332 let PrintMethod = "printSORegOperand";
333 let MIOperandInfo = (ops GPR, GPR, i32imm);
334}
Evan Chenga8e29892007-01-19 07:51:42 +0000335
336// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
337// 8-bit immediate rotated by an arbitrary number of bits. so_imm values are
338// represented in the imm field in the same 12-bit form that they are encoded
339// into so_imm instructions: the 8-bit immediate is the least significant bits
340// [bits 0-7], the 4-bit shift amount is the next 4 bits [bits 8-11].
Jakob Stoklund Olesen00d3dda2010-08-17 20:39:04 +0000341def so_imm : Operand<i32>, PatLeaf<(imm), [{ return Pred_so_imm(N); }]> {
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000342 string EncoderMethod = "getSOImmOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000343 let PrintMethod = "printSOImmOperand";
344}
345
Evan Chengc70d1842007-03-20 08:11:30 +0000346// Break so_imm's up into two pieces. This handles immediates with up to 16
347// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
348// get the first/second pieces.
349def so_imm2part : Operand<i32>,
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000350 PatLeaf<(imm), [{
351 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
352 }]> {
Evan Chengc70d1842007-03-20 08:11:30 +0000353 let PrintMethod = "printSOImm2PartOperand";
354}
355
356def so_imm2part_1 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000357 unsigned V = ARM_AM::getSOImmTwoPartFirst((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +0000358 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chengc70d1842007-03-20 08:11:30 +0000359}]>;
360
361def so_imm2part_2 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000362 unsigned V = ARM_AM::getSOImmTwoPartSecond((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +0000363 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chengc70d1842007-03-20 08:11:30 +0000364}]>;
365
Jim Grosbach15e6ef82009-11-23 20:35:53 +0000366def so_neg_imm2part : Operand<i32>, PatLeaf<(imm), [{
367 return ARM_AM::isSOImmTwoPartVal(-(int)N->getZExtValue());
368 }]> {
369 let PrintMethod = "printSOImm2PartOperand";
370}
371
372def so_neg_imm2part_1 : SDNodeXForm<imm, [{
373 unsigned V = ARM_AM::getSOImmTwoPartFirst(-(int)N->getZExtValue());
374 return CurDAG->getTargetConstant(V, MVT::i32);
375}]>;
376
377def so_neg_imm2part_2 : SDNodeXForm<imm, [{
378 unsigned V = ARM_AM::getSOImmTwoPartSecond(-(int)N->getZExtValue());
379 return CurDAG->getTargetConstant(V, MVT::i32);
380}]>;
381
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000382/// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31].
383def imm0_31 : Operand<i32>, PatLeaf<(imm), [{
384 return (int32_t)N->getZExtValue() < 32;
385}]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000386
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000387/// imm0_31_m1 - Matches and prints like imm0_31, but encodes as 'value - 1'.
388def imm0_31_m1 : Operand<i32>, PatLeaf<(imm), [{
389 return (int32_t)N->getZExtValue() < 32;
390}]> {
391 string EncoderMethod = "getImmMinusOneOpValue";
392}
393
Evan Chenga8e29892007-01-19 07:51:42 +0000394// Define ARM specific addressing modes.
395
Jim Grosbach3e556122010-10-26 22:37:02 +0000396
397// addrmode_imm12 := reg +/- imm12
Jim Grosbach82891622010-09-29 19:03:54 +0000398//
Jim Grosbach3e556122010-10-26 22:37:02 +0000399def addrmode_imm12 : Operand<i32>,
400 ComplexPattern<i32, 2, "SelectAddrModeImm12", []> {
Jim Grosbachab682a22010-10-28 18:34:10 +0000401 // 12-bit immediate operand. Note that instructions using this encode
402 // #0 and #-0 differently. We flag #-0 as the magic value INT32_MIN. All other
403 // immediate values are as normal.
Jim Grosbach3e556122010-10-26 22:37:02 +0000404
405 string EncoderMethod = "getAddrModeImm12OpValue";
406 let PrintMethod = "printAddrModeImm12Operand";
407 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Jim Grosbach82891622010-09-29 19:03:54 +0000408}
Jim Grosbach3e556122010-10-26 22:37:02 +0000409// ldst_so_reg := reg +/- reg shop imm
Jim Grosbach82891622010-09-29 19:03:54 +0000410//
Jim Grosbach3e556122010-10-26 22:37:02 +0000411def ldst_so_reg : Operand<i32>,
412 ComplexPattern<i32, 3, "SelectLdStSOReg", []> {
413 // FIXME: Simplify the printer
Jim Grosbachf31430f2010-10-27 19:55:59 +0000414 // FIXME: Add EncoderMethod for this addressing mode
Jim Grosbach82891622010-09-29 19:03:54 +0000415 let PrintMethod = "printAddrMode2Operand";
416 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
417}
418
Jim Grosbach3e556122010-10-26 22:37:02 +0000419// addrmode2 := reg +/- imm12
420// := reg +/- reg shop imm
Evan Chenga8e29892007-01-19 07:51:42 +0000421//
422def addrmode2 : Operand<i32>,
423 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
424 let PrintMethod = "printAddrMode2Operand";
425 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
426}
427
428def am2offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000429 ComplexPattern<i32, 2, "SelectAddrMode2Offset",
430 [], [SDNPWantRoot]> {
Evan Chenga8e29892007-01-19 07:51:42 +0000431 let PrintMethod = "printAddrMode2OffsetOperand";
432 let MIOperandInfo = (ops GPR, i32imm);
433}
434
435// addrmode3 := reg +/- reg
436// addrmode3 := reg +/- imm8
437//
438def addrmode3 : Operand<i32>,
439 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
440 let PrintMethod = "printAddrMode3Operand";
441 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
442}
443
444def am3offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000445 ComplexPattern<i32, 2, "SelectAddrMode3Offset",
446 [], [SDNPWantRoot]> {
Evan Chenga8e29892007-01-19 07:51:42 +0000447 let PrintMethod = "printAddrMode3OffsetOperand";
448 let MIOperandInfo = (ops GPR, i32imm);
449}
450
451// addrmode4 := reg, <mode|W>
452//
453def addrmode4 : Operand<i32>,
Anton Korobeynikovbaf31082009-08-08 13:35:48 +0000454 ComplexPattern<i32, 2, "SelectAddrMode4", []> {
Evan Chenga8e29892007-01-19 07:51:42 +0000455 let PrintMethod = "printAddrMode4Operand";
Bob Wilson815baeb2010-03-13 01:08:20 +0000456 let MIOperandInfo = (ops GPR:$addr, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000457}
458
459// addrmode5 := reg +/- imm8*4
460//
461def addrmode5 : Operand<i32>,
462 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
463 let PrintMethod = "printAddrMode5Operand";
Bob Wilson815baeb2010-03-13 01:08:20 +0000464 let MIOperandInfo = (ops GPR:$base, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000465}
466
Bob Wilson8b024a52009-07-01 23:16:05 +0000467// addrmode6 := reg with optional writeback
468//
469def addrmode6 : Operand<i32>,
Bob Wilson226036e2010-03-20 22:13:40 +0000470 ComplexPattern<i32, 2, "SelectAddrMode6", []> {
Bob Wilson8b024a52009-07-01 23:16:05 +0000471 let PrintMethod = "printAddrMode6Operand";
Bob Wilson226036e2010-03-20 22:13:40 +0000472 let MIOperandInfo = (ops GPR:$addr, i32imm);
473}
474
475def am6offset : Operand<i32> {
476 let PrintMethod = "printAddrMode6OffsetOperand";
477 let MIOperandInfo = (ops GPR);
Bob Wilson8b024a52009-07-01 23:16:05 +0000478}
479
Evan Chenga8e29892007-01-19 07:51:42 +0000480// addrmodepc := pc + reg
481//
482def addrmodepc : Operand<i32>,
483 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
484 let PrintMethod = "printAddrModePCOperand";
485 let MIOperandInfo = (ops GPR, i32imm);
486}
487
Bob Wilson4f38b382009-08-21 21:58:55 +0000488def nohash_imm : Operand<i32> {
489 let PrintMethod = "printNoHashImmediate";
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000490}
491
Evan Chenga8e29892007-01-19 07:51:42 +0000492//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000493
Evan Cheng37f25d92008-08-28 23:39:26 +0000494include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000495
496//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000497// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000498//
499
Evan Cheng3924f782008-08-29 07:36:24 +0000500/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000501/// binop that produces a value.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000502multiclass AsI1_bin_irs<bits<4> opcod, string opc,
503 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
504 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach663e3392010-08-30 19:49:58 +0000505 // The register-immediate version is re-materializable. This is useful
506 // in particular for taking the address of a local.
507 let isReMaterializable = 1 in {
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000508 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
509 iii, opc, "\t$Rd, $Rn, $imm",
510 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
511 bits<4> Rd;
512 bits<4> Rn;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000513 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000514 let Inst{25} = 1;
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000515 let Inst{15-12} = Rd;
516 let Inst{19-16} = Rn;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000517 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000518 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000519 }
Jim Grosbach62547262010-10-11 18:51:51 +0000520 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
521 iir, opc, "\t$Rd, $Rn, $Rm",
522 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
Jim Grosbach56ac9072010-10-08 21:45:55 +0000523 bits<4> Rd;
524 bits<4> Rn;
525 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +0000526 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +0000527 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000528 let isCommutable = Commutable;
Jim Grosbach56ac9072010-10-08 21:45:55 +0000529 let Inst{3-0} = Rm;
530 let Inst{15-12} = Rd;
531 let Inst{19-16} = Rn;
Evan Cheng8de898a2009-06-26 00:19:44 +0000532 }
Jim Grosbachef324d72010-10-12 23:53:58 +0000533 def rs : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm,
534 iis, opc, "\t$Rd, $Rn, $shift",
535 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]> {
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000536 bits<4> Rd;
537 bits<4> Rn;
Jim Grosbachef324d72010-10-12 23:53:58 +0000538 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000539 let Inst{25} = 0;
Jim Grosbachef324d72010-10-12 23:53:58 +0000540 let Inst{11-0} = shift;
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000541 let Inst{15-12} = Rd;
542 let Inst{19-16} = Rn;
Evan Chengbc8a9452009-07-07 23:40:25 +0000543 }
Evan Chenga8e29892007-01-19 07:51:42 +0000544}
545
Evan Cheng1e249e32009-06-25 20:59:23 +0000546/// AI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the
Bob Wilsona3e8bf82009-10-06 20:18:46 +0000547/// instruction modifies the CPSR register.
Evan Cheng071a2792007-09-11 19:55:27 +0000548let Defs = [CPSR] in {
Evan Cheng7e1bf302010-09-29 00:27:46 +0000549multiclass AI1_bin_s_irs<bits<4> opcod, string opc,
550 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
551 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000552 def ri : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
553 iii, opc, "\t$Rd, $Rn, $imm",
554 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
555 bits<4> Rd;
556 bits<4> Rn;
557 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000558 let Inst{25} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000559 let Inst{15-12} = Rd;
560 let Inst{19-16} = Rn;
561 let Inst{11-0} = imm;
562 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000563 }
Jim Grosbach89c898f2010-10-13 00:50:27 +0000564 def rr : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
565 iir, opc, "\t$Rd, $Rn, $Rm",
566 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
567 bits<4> Rd;
568 bits<4> Rn;
569 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +0000570 let Inst{11-4} = 0b00000000;
Bob Wilsona7fcb9b2009-10-13 15:27:23 +0000571 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000572 let isCommutable = Commutable;
573 let Inst{3-0} = Rm;
574 let Inst{15-12} = Rd;
575 let Inst{19-16} = Rn;
576 let Inst{20} = 1;
Evan Cheng8de898a2009-06-26 00:19:44 +0000577 }
Jim Grosbach89c898f2010-10-13 00:50:27 +0000578 def rs : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm,
579 iis, opc, "\t$Rd, $Rn, $shift",
580 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]> {
581 bits<4> Rd;
582 bits<4> Rn;
583 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000584 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000585 let Inst{11-0} = shift;
586 let Inst{15-12} = Rd;
587 let Inst{19-16} = Rn;
588 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000589 }
Evan Cheng071a2792007-09-11 19:55:27 +0000590}
Evan Chengc85e8322007-07-05 07:13:32 +0000591}
592
593/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +0000594/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +0000595/// a explicit result, only implicitly set CPSR.
Bill Wendling0cce3dd2010-08-11 00:22:27 +0000596let isCompare = 1, Defs = [CPSR] in {
Evan Cheng5d42c562010-09-29 00:49:25 +0000597multiclass AI1_cmp_irs<bits<4> opcod, string opc,
598 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
599 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000600 def ri : AI1<opcod, (outs), (ins GPR:$Rn, so_imm:$imm), DPFrm, iii,
601 opc, "\t$Rn, $imm",
602 [(opnode GPR:$Rn, so_imm:$imm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000603 bits<4> Rn;
604 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000605 let Inst{25} = 1;
Jim Grosbache822f942010-10-13 18:05:25 +0000606 let Inst{15-12} = 0b0000;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000607 let Inst{19-16} = Rn;
608 let Inst{11-0} = imm;
Bob Wilson5361cd22009-10-13 17:35:30 +0000609 let Inst{20} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000610 let Inst{20} = 1;
611 }
612 def rr : AI1<opcod, (outs), (ins GPR:$Rn, GPR:$Rm), DPFrm, iir,
613 opc, "\t$Rn, $Rm",
614 [(opnode GPR:$Rn, GPR:$Rm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000615 bits<4> Rn;
616 bits<4> Rm;
617 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +0000618 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000619 let isCommutable = Commutable;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000620 let Inst{3-0} = Rm;
Jim Grosbache822f942010-10-13 18:05:25 +0000621 let Inst{15-12} = 0b0000;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000622 let Inst{19-16} = Rn;
Bob Wilson5361cd22009-10-13 17:35:30 +0000623 let Inst{20} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000624 }
625 def rs : AI1<opcod, (outs), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm, iis,
626 opc, "\t$Rn, $shift",
627 [(opnode GPR:$Rn, so_reg:$shift)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000628 bits<4> Rn;
629 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000630 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000631 let Inst{11-0} = shift;
Jim Grosbache822f942010-10-13 18:05:25 +0000632 let Inst{15-12} = 0b0000;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000633 let Inst{19-16} = Rn;
634 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000635 }
Evan Cheng071a2792007-09-11 19:55:27 +0000636}
Evan Chenga8e29892007-01-19 07:51:42 +0000637}
638
Evan Cheng576a3962010-09-25 00:49:35 +0000639/// AI_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +0000640/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000641/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
Evan Cheng576a3962010-09-25 00:49:35 +0000642multiclass AI_ext_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000643 def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm),
644 IIC_iEXTr, opc, "\t$Rd, $Rm",
645 [(set GPR:$Rd, (opnode GPR:$Rm))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000646 Requires<[IsARM, HasV6]> {
Jim Grosbach197a8df2010-10-15 02:29:58 +0000647 bits<4> Rd;
648 bits<4> Rm;
649 let Inst{15-12} = Rd;
650 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000651 let Inst{11-10} = 0b00;
652 let Inst{19-16} = 0b1111;
653 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000654 def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
655 IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot",
656 [(set GPR:$Rd, (opnode (rotr GPR:$Rm, rot_imm:$rot)))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000657 Requires<[IsARM, HasV6]> {
Jim Grosbach197a8df2010-10-15 02:29:58 +0000658 bits<4> Rd;
659 bits<4> Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000660 bits<2> rot;
Jim Grosbach197a8df2010-10-15 02:29:58 +0000661 let Inst{15-12} = Rd;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000662 let Inst{11-10} = rot;
Jim Grosbach197a8df2010-10-15 02:29:58 +0000663 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000664 let Inst{19-16} = 0b1111;
665 }
Evan Chenga8e29892007-01-19 07:51:42 +0000666}
667
Evan Cheng576a3962010-09-25 00:49:35 +0000668multiclass AI_ext_rrot_np<bits<8> opcod, string opc> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000669 def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm),
670 IIC_iEXTr, opc, "\t$Rd, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000671 [/* For disassembly only; pattern left blank */]>,
672 Requires<[IsARM, HasV6]> {
673 let Inst{11-10} = 0b00;
674 let Inst{19-16} = 0b1111;
675 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000676 def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
677 IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000678 [/* For disassembly only; pattern left blank */]>,
679 Requires<[IsARM, HasV6]> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000680 bits<2> rot;
681 let Inst{11-10} = rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000682 let Inst{19-16} = 0b1111;
683 }
684}
685
Evan Cheng576a3962010-09-25 00:49:35 +0000686/// AI_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +0000687/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng576a3962010-09-25 00:49:35 +0000688multiclass AI_exta_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000689 def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
690 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm",
691 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Johnny Chen76b39e82009-10-27 18:44:24 +0000692 Requires<[IsARM, HasV6]> {
693 let Inst{11-10} = 0b00;
694 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000695 def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
696 rot_imm:$rot),
697 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
698 [(set GPR:$Rd, (opnode GPR:$Rn,
699 (rotr GPR:$Rm, rot_imm:$rot)))]>,
700 Requires<[IsARM, HasV6]> {
701 bits<4> Rn;
702 bits<2> rot;
703 let Inst{19-16} = Rn;
704 let Inst{11-10} = rot;
705 }
Evan Chenga8e29892007-01-19 07:51:42 +0000706}
707
Johnny Chen2ec5e492010-02-22 21:50:40 +0000708// For disassembly only.
Evan Cheng576a3962010-09-25 00:49:35 +0000709multiclass AI_exta_rrot_np<bits<8> opcod, string opc> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000710 def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
711 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000712 [/* For disassembly only; pattern left blank */]>,
713 Requires<[IsARM, HasV6]> {
714 let Inst{11-10} = 0b00;
715 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000716 def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
717 rot_imm:$rot),
718 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000719 [/* For disassembly only; pattern left blank */]>,
Jim Grosbachb35ad412010-10-13 19:56:10 +0000720 Requires<[IsARM, HasV6]> {
721 bits<4> Rn;
722 bits<2> rot;
723 let Inst{19-16} = Rn;
724 let Inst{11-10} = rot;
725 }
Johnny Chen2ec5e492010-02-22 21:50:40 +0000726}
727
Evan Cheng62674222009-06-25 23:34:10 +0000728/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
729let Uses = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000730multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
731 bit Commutable = 0> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000732 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
733 DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
734 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000735 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000736 bits<4> Rd;
737 bits<4> Rn;
738 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000739 let Inst{25} = 1;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000740 let Inst{15-12} = Rd;
741 let Inst{19-16} = Rn;
742 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000743 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000744 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
745 DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm",
746 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000747 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000748 bits<4> Rd;
749 bits<4> Rn;
750 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +0000751 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +0000752 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000753 let isCommutable = Commutable;
754 let Inst{3-0} = Rm;
755 let Inst{15-12} = Rd;
756 let Inst{19-16} = Rn;
Evan Cheng8de898a2009-06-26 00:19:44 +0000757 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000758 def rs : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
759 DPSoRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
760 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000761 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000762 bits<4> Rd;
763 bits<4> Rn;
764 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000765 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000766 let Inst{11-0} = shift;
767 let Inst{15-12} = Rd;
768 let Inst{19-16} = Rn;
Evan Chengbc8a9452009-07-07 23:40:25 +0000769 }
Jim Grosbache5165492009-11-09 00:11:35 +0000770}
771// Carry setting variants
772let Defs = [CPSR] in {
773multiclass AI1_adde_sube_s_irs<bits<4> opcod, string opc, PatFrag opnode,
774 bit Commutable = 0> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000775 def Sri : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
776 DPFrm, IIC_iALUi, !strconcat(opc, "\t$Rd, $Rn, $imm"),
777 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000778 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000779 bits<4> Rd;
780 bits<4> Rn;
781 bits<12> imm;
782 let Inst{15-12} = Rd;
783 let Inst{19-16} = Rn;
784 let Inst{11-0} = imm;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000785 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000786 let Inst{25} = 1;
Evan Cheng8de898a2009-06-26 00:19:44 +0000787 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000788 def Srr : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
789 DPFrm, IIC_iALUr, !strconcat(opc, "\t$Rd, $Rn, $Rm"),
790 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000791 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000792 bits<4> Rd;
793 bits<4> Rn;
794 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +0000795 let Inst{11-4} = 0b00000000;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000796 let isCommutable = Commutable;
797 let Inst{3-0} = Rm;
798 let Inst{15-12} = Rd;
799 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000800 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000801 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000802 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000803 def Srs : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
804 DPSoRegFrm, IIC_iALUsr, !strconcat(opc, "\t$Rd, $Rn, $shift"),
805 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000806 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000807 bits<4> Rd;
808 bits<4> Rn;
809 bits<12> shift;
810 let Inst{11-0} = shift;
811 let Inst{15-12} = Rd;
812 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000813 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000814 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000815 }
Evan Cheng071a2792007-09-11 19:55:27 +0000816}
Evan Chengc85e8322007-07-05 07:13:32 +0000817}
Jim Grosbache5165492009-11-09 00:11:35 +0000818}
Evan Chengc85e8322007-07-05 07:13:32 +0000819
Jim Grosbach3e556122010-10-26 22:37:02 +0000820let canFoldAsLoad = 1, isReMaterializable = 1 in {
821multiclass AI_ldr1<bit opc22, string opc, InstrItinClass iii,
822 InstrItinClass iir, PatFrag opnode> {
823 // Note: We use the complex addrmode_imm12 rather than just an input
824 // GPR and a constrained immediate so that we can use this to match
825 // frame index references and avoid matching constant pool references.
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000826 def i12 : AIldst1<0b010, opc22, 1, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach3e556122010-10-26 22:37:02 +0000827 AddrMode_i12, LdFrm, iii, opc, "\t$Rt, $addr",
828 [(set GPR:$Rt, (opnode addrmode_imm12:$addr))]> {
829 bits<4> Rt;
830 bits<17> addr;
831 let Inst{23} = addr{12}; // U (add = ('U' == 1))
832 let Inst{19-16} = addr{16-13}; // Rn
833 let Inst{15-12} = Rt;
834 let Inst{11-0} = addr{11-0}; // imm12
835 }
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000836 def rs : AIldst1<0b011, opc22, 1, (outs GPR:$Rt), (ins ldst_so_reg:$shift),
Jim Grosbach3e556122010-10-26 22:37:02 +0000837 AddrModeNone, LdFrm, iir, opc, "\t$Rt, $shift",
838 [(set GPR:$Rt, (opnode ldst_so_reg:$shift))]> {
839 bits<4> Rt;
840 bits<17> shift;
841 let Inst{23} = shift{12}; // U (add = ('U' == 1))
842 let Inst{19-16} = shift{16-13}; // Rn
843 let Inst{11-0} = shift{11-0};
844 }
845}
846}
847
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000848multiclass AI_str1<bit opc22, string opc, InstrItinClass iii,
849 InstrItinClass iir, PatFrag opnode> {
850 // Note: We use the complex addrmode_imm12 rather than just an input
851 // GPR and a constrained immediate so that we can use this to match
852 // frame index references and avoid matching constant pool references.
853 def i12 : AIldst1<0b010, opc22, 0, (outs),
854 (ins GPR:$Rt, addrmode_imm12:$addr),
855 AddrMode_i12, StFrm, iii, opc, "\t$Rt, $addr",
856 [(opnode GPR:$Rt, addrmode_imm12:$addr)]> {
857 bits<4> Rt;
858 bits<17> addr;
859 let Inst{23} = addr{12}; // U (add = ('U' == 1))
860 let Inst{19-16} = addr{16-13}; // Rn
861 let Inst{15-12} = Rt;
862 let Inst{11-0} = addr{11-0}; // imm12
863 }
864 def rs : AIldst1<0b011, opc22, 0, (outs), (ins GPR:$Rt, ldst_so_reg:$shift),
865 AddrModeNone, StFrm, iir, opc, "\t$Rt, $shift",
866 [(opnode GPR:$Rt, ldst_so_reg:$shift)]> {
867 bits<4> Rt;
868 bits<17> shift;
869 let Inst{23} = shift{12}; // U (add = ('U' == 1))
870 let Inst{19-16} = shift{16-13}; // Rn
871 let Inst{11-0} = shift{11-0};
872 }
873}
Rafael Espindola15a6c3e2006-10-16 17:57:20 +0000874//===----------------------------------------------------------------------===//
875// Instructions
876//===----------------------------------------------------------------------===//
877
Evan Chenga8e29892007-01-19 07:51:42 +0000878//===----------------------------------------------------------------------===//
879// Miscellaneous Instructions.
880//
Rafael Espindola6f602de2006-08-24 16:13:15 +0000881
Evan Chenga8e29892007-01-19 07:51:42 +0000882/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
883/// the function. The first operand is the ID# for this instruction, the second
884/// is the index into the MachineConstantPool that this is, the third is the
885/// size in bytes of this constant pool entry.
Evan Chengcd799b92009-06-12 20:46:18 +0000886let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +0000887def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +0000888PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
Jim Grosbacha3fbadf2010-09-30 19:53:58 +0000889 i32imm:$size), NoItinerary, "", []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000890
Jim Grosbach4642ad32010-02-22 23:10:38 +0000891// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
892// from removing one half of the matched pairs. That breaks PEI, which assumes
893// these will always be in pairs, and asserts if it finds otherwise. Better way?
894let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +0000895def ADJCALLSTACKUP :
Jim Grosbachadde5da2010-10-01 23:09:33 +0000896PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary, "",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000897 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +0000898
Jim Grosbach64171712010-02-16 21:07:46 +0000899def ADJCALLSTACKDOWN :
Jim Grosbachadde5da2010-10-01 23:09:33 +0000900PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary, "",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000901 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000902}
Rafael Espindola3c000bf2006-08-21 22:00:32 +0000903
Johnny Chenf4d81052010-02-12 22:53:19 +0000904def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "",
Johnny Chen85d5a892010-02-10 18:02:25 +0000905 [/* For disassembly only; pattern left blank */]>,
906 Requires<[IsARM, HasV6T2]> {
907 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000908 let Inst{15-8} = 0b11110000;
Johnny Chen85d5a892010-02-10 18:02:25 +0000909 let Inst{7-0} = 0b00000000;
910}
911
Johnny Chenf4d81052010-02-12 22:53:19 +0000912def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "",
913 [/* For disassembly only; pattern left blank */]>,
914 Requires<[IsARM, HasV6T2]> {
915 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000916 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +0000917 let Inst{7-0} = 0b00000001;
918}
919
920def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "",
921 [/* For disassembly only; pattern left blank */]>,
922 Requires<[IsARM, HasV6T2]> {
923 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000924 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +0000925 let Inst{7-0} = 0b00000010;
926}
927
928def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "",
929 [/* For disassembly only; pattern left blank */]>,
930 Requires<[IsARM, HasV6T2]> {
931 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000932 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +0000933 let Inst{7-0} = 0b00000011;
934}
935
Johnny Chen2ec5e492010-02-22 21:50:40 +0000936def SEL : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, NoItinerary, "sel",
937 "\t$dst, $a, $b",
938 [/* For disassembly only; pattern left blank */]>,
939 Requires<[IsARM, HasV6]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000940 bits<4> Rd;
941 bits<4> Rn;
942 bits<4> Rm;
943 let Inst{3-0} = Rm;
944 let Inst{15-12} = Rd;
945 let Inst{19-16} = Rn;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000946 let Inst{27-20} = 0b01101000;
947 let Inst{7-4} = 0b1011;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000948 let Inst{11-8} = 0b1111;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000949}
950
Johnny Chenf4d81052010-02-12 22:53:19 +0000951def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "",
952 [/* For disassembly only; pattern left blank */]>,
953 Requires<[IsARM, HasV6T2]> {
954 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000955 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +0000956 let Inst{7-0} = 0b00000100;
957}
958
Johnny Chenc6f7b272010-02-11 18:12:29 +0000959// The i32imm operand $val can be used by a debugger to store more information
960// about the breakpoint.
Johnny Chenf4d81052010-02-12 22:53:19 +0000961def BKPT : AI<(outs), (ins i32imm:$val), MiscFrm, NoItinerary, "bkpt", "\t$val",
Johnny Chenc6f7b272010-02-11 18:12:29 +0000962 [/* For disassembly only; pattern left blank */]>,
963 Requires<[IsARM]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000964 bits<16> val;
965 let Inst{3-0} = val{3-0};
966 let Inst{19-8} = val{15-4};
Johnny Chenc6f7b272010-02-11 18:12:29 +0000967 let Inst{27-20} = 0b00010010;
968 let Inst{7-4} = 0b0111;
969}
970
Johnny Chenb98e1602010-02-12 18:55:33 +0000971// Change Processor State is a system instruction -- for disassembly only.
972// The singleton $opt operand contains the following information:
973// opt{4-0} = mode from Inst{4-0}
974// opt{5} = changemode from Inst{17}
975// opt{8-6} = AIF from Inst{8-6}
976// opt{10-9} = imod from Inst{19-18} with 0b10 as enable and 0b11 as disable
Jim Grosbach596307e2010-10-13 20:38:04 +0000977// FIXME: Integrated assembler will need these split out.
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000978def CPS : AXI<(outs), (ins cps_opt:$opt), MiscFrm, NoItinerary, "cps$opt",
Johnny Chenb98e1602010-02-12 18:55:33 +0000979 [/* For disassembly only; pattern left blank */]>,
980 Requires<[IsARM]> {
981 let Inst{31-28} = 0b1111;
982 let Inst{27-20} = 0b00010000;
983 let Inst{16} = 0;
984 let Inst{5} = 0;
985}
986
Johnny Chenb92a23f2010-02-21 04:42:01 +0000987// Preload signals the memory system of possible future data/instruction access.
988// These are for disassembly only.
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000989//
990// A8.6.117, A8.6.118. Different instructions are generated for #0 and #-0.
991// The neg_zero operand translates -0 to -1, -1 to -2, ..., etc.
Johnny Chenb92a23f2010-02-21 04:42:01 +0000992multiclass APreLoad<bit data, bit read, string opc> {
993
Jim Grosbachab682a22010-10-28 18:34:10 +0000994 def i12 : AXI<(outs), (ins addrmode_imm12:$addr), MiscFrm, NoItinerary,
995 !strconcat(opc, "\t$addr"), []> {
996 bits<4> Rt;
997 bits<17> addr;
Johnny Chenb92a23f2010-02-21 04:42:01 +0000998 let Inst{31-26} = 0b111101;
999 let Inst{25} = 0; // 0 for immediate form
1000 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001001 let Inst{23} = addr{12}; // U (add = ('U' == 1))
Johnny Chenb92a23f2010-02-21 04:42:01 +00001002 let Inst{22} = read;
1003 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001004 let Inst{19-16} = addr{16-13}; // Rn
1005 let Inst{15-12} = Rt;
1006 let Inst{11-0} = addr{11-0}; // imm12
Johnny Chenb92a23f2010-02-21 04:42:01 +00001007 }
1008
Jim Grosbachab682a22010-10-28 18:34:10 +00001009 def rs : AXI<(outs), (ins ldst_so_reg:$shift), MiscFrm, NoItinerary,
1010 !strconcat(opc, "\t$shift"), []> {
1011 bits<4> Rt;
1012 bits<17> shift;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001013 let Inst{31-26} = 0b111101;
1014 let Inst{25} = 1; // 1 for register form
1015 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001016 let Inst{23} = shift{12}; // U (add = ('U' == 1))
Johnny Chenb92a23f2010-02-21 04:42:01 +00001017 let Inst{22} = read;
1018 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001019 let Inst{19-16} = shift{16-13}; // Rn
1020 let Inst{11-0} = shift{11-0};
Johnny Chenb92a23f2010-02-21 04:42:01 +00001021 }
1022}
1023
1024defm PLD : APreLoad<1, 1, "pld">;
1025defm PLDW : APreLoad<1, 0, "pldw">;
1026defm PLI : APreLoad<0, 1, "pli">;
1027
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001028def SETEND : AXI<(outs),(ins setend_op:$end), MiscFrm, NoItinerary,
1029 "setend\t$end",
1030 [/* For disassembly only; pattern left blank */]>,
Johnny Chena1e76212010-02-13 02:51:09 +00001031 Requires<[IsARM]> {
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001032 bits<1> end;
1033 let Inst{31-10} = 0b1111000100000001000000;
1034 let Inst{9} = end;
1035 let Inst{8-0} = 0;
Johnny Chena1e76212010-02-13 02:51:09 +00001036}
1037
Johnny Chenf4d81052010-02-12 22:53:19 +00001038def DBG : AI<(outs), (ins i32imm:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt",
Johnny Chen85d5a892010-02-10 18:02:25 +00001039 [/* For disassembly only; pattern left blank */]>,
1040 Requires<[IsARM, HasV7]> {
Jim Grosbach6c354fd2010-10-13 21:32:30 +00001041 bits<4> opt;
1042 let Inst{27-4} = 0b001100100000111100001111;
1043 let Inst{3-0} = opt;
Johnny Chen85d5a892010-02-10 18:02:25 +00001044}
1045
Johnny Chenba6e0332010-02-11 17:14:31 +00001046// A5.4 Permanently UNDEFINED instructions.
Evan Chengfb3611d2010-05-11 07:26:32 +00001047let isBarrier = 1, isTerminator = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001048def TRAP : AXI<(outs), (ins), MiscFrm, NoItinerary,
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001049 "trap", [(trap)]>,
Johnny Chenba6e0332010-02-11 17:14:31 +00001050 Requires<[IsARM]> {
1051 let Inst{27-25} = 0b011;
1052 let Inst{24-20} = 0b11111;
1053 let Inst{7-5} = 0b111;
1054 let Inst{4} = 0b1;
1055}
1056
Evan Cheng12c3a532008-11-06 17:48:05 +00001057// Address computation and loads and stores in PIC mode.
Jim Grosbachb4b07b92010-10-13 22:55:33 +00001058// FIXME: These PIC insn patterns are pseudos, but derive from the normal insn
1059// classes (AXI1, et.al.) and so have encoding information and such,
1060// which is suboptimal. Once the rest of the code emitter (including
1061// JIT) is MC-ized we should look at refactoring these into true
1062// pseudos.
Evan Chengeaa91b02007-06-19 01:26:51 +00001063let isNotDuplicable = 1 in {
Evan Chengc0729662008-10-31 19:11:09 +00001064def PICADD : AXI1<0b0100, (outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001065 Pseudo, IIC_iALUr, "",
Evan Cheng44bec522007-05-15 01:29:07 +00001066 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001067
Evan Cheng325474e2008-01-07 23:56:57 +00001068let AddedComplexity = 10 in {
Evan Chengd87293c2008-11-06 08:47:38 +00001069def PICLDR : AXI2ldw<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001070 Pseudo, IIC_iLoad_r, "",
Evan Chenga8e29892007-01-19 07:51:42 +00001071 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +00001072
Evan Chengd87293c2008-11-06 08:47:38 +00001073def PICLDRH : AXI3ldh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001074 Pseudo, IIC_iLoad_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001075 [(set GPR:$dst, (zextloadi16 addrmodepc:$addr))]>;
1076
Evan Chengd87293c2008-11-06 08:47:38 +00001077def PICLDRB : AXI2ldb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001078 Pseudo, IIC_iLoad_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001079 [(set GPR:$dst, (zextloadi8 addrmodepc:$addr))]>;
1080
Evan Chengd87293c2008-11-06 08:47:38 +00001081def PICLDRSH : AXI3ldsh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001082 Pseudo, IIC_iLoad_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001083 [(set GPR:$dst, (sextloadi16 addrmodepc:$addr))]>;
1084
Evan Chengd87293c2008-11-06 08:47:38 +00001085def PICLDRSB : AXI3ldsb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001086 Pseudo, IIC_iLoad_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001087 [(set GPR:$dst, (sextloadi8 addrmodepc:$addr))]>;
1088}
Chris Lattner13c63102008-01-06 05:55:01 +00001089let AddedComplexity = 10 in {
Evan Chengd87293c2008-11-06 08:47:38 +00001090def PICSTR : AXI2stw<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001091 Pseudo, IIC_iStore_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001092 [(store GPR:$src, addrmodepc:$addr)]>;
1093
Evan Chengd87293c2008-11-06 08:47:38 +00001094def PICSTRH : AXI3sth<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001095 Pseudo, IIC_iStore_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001096 [(truncstorei16 GPR:$src, addrmodepc:$addr)]>;
1097
Evan Chengd87293c2008-11-06 08:47:38 +00001098def PICSTRB : AXI2stb<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001099 Pseudo, IIC_iStore_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001100 [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
1101}
Evan Cheng12c3a532008-11-06 17:48:05 +00001102} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +00001103
Evan Chenge07715c2009-06-23 05:25:29 +00001104
1105// LEApcrel - Load a pc-relative address into a register without offending the
1106// assembler.
Jim Grosbach6c354fd2010-10-13 21:32:30 +00001107// FIXME: These are marked as pseudos, but they're really not(?). They're just
1108// the ADR instruction. Is this the right way to handle that? They need
1109// encoding information regardless.
Evan Chengea420b22010-05-19 01:52:25 +00001110let neverHasSideEffects = 1 in {
Evan Cheng27fa7222010-05-19 07:26:50 +00001111let isReMaterializable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001112def LEApcrel : AXI1<0x0, (outs GPR:$dst), (ins i32imm:$label, pred:$p),
David Goodwin5d598aa2009-08-19 18:00:44 +00001113 Pseudo, IIC_iALUi,
Evan Cheng27fa7222010-05-19 07:26:50 +00001114 "adr$p\t$dst, #$label", []>;
Evan Chenge07715c2009-06-23 05:25:29 +00001115
Jim Grosbacha967d112010-06-21 21:27:27 +00001116} // neverHasSideEffects
Evan Cheng023dd3f2009-06-24 23:14:45 +00001117def LEApcrelJT : AXI1<0x0, (outs GPR:$dst),
Bob Wilson4f38b382009-08-21 21:58:55 +00001118 (ins i32imm:$label, nohash_imm:$id, pred:$p),
Evan Cheng27fa7222010-05-19 07:26:50 +00001119 Pseudo, IIC_iALUi,
1120 "adr$p\t$dst, #${label}_${id}", []> {
Evan Chengbc8a9452009-07-07 23:40:25 +00001121 let Inst{25} = 1;
1122}
Evan Chenge07715c2009-06-23 05:25:29 +00001123
Evan Chenga8e29892007-01-19 07:51:42 +00001124//===----------------------------------------------------------------------===//
1125// Control Flow Instructions.
1126//
Rafael Espindola9e071f02006-10-02 19:30:56 +00001127
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001128let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
1129 // ARMV4T and above
Jim Grosbach64171712010-02-16 21:07:46 +00001130 def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001131 "bx", "\tlr", [(ARMretflag)]>,
1132 Requires<[IsARM, HasV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001133 let Inst{27-0} = 0b0001001011111111111100011110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001134 }
1135
1136 // ARMV4 only
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001137 def MOVPCLR : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001138 "mov", "\tpc, lr", [(ARMretflag)]>,
1139 Requires<[IsARM, NoV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001140 let Inst{27-0} = 0b0001101000001111000000001110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001141 }
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001142}
Rafael Espindola27185192006-09-29 21:20:16 +00001143
Bob Wilson04ea6e52009-10-28 00:37:03 +00001144// Indirect branches
1145let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001146 // ARMV4T and above
Bob Wilson8d4de5a2009-10-28 18:26:41 +00001147 def BRIND : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001148 [(brind GPR:$dst)]>,
1149 Requires<[IsARM, HasV4T]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001150 bits<4> dst;
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001151 let Inst{31-4} = 0b1110000100101111111111110001;
Jim Grosbach62547262010-10-11 18:51:51 +00001152 let Inst{3-0} = dst;
Bob Wilson04ea6e52009-10-28 00:37:03 +00001153 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001154
1155 // ARMV4 only
1156 def MOVPCRX : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "mov\tpc, $dst",
1157 [(brind GPR:$dst)]>,
1158 Requires<[IsARM, NoV4T]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001159 bits<4> dst;
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001160 let Inst{31-4} = 0b1110000110100000111100000000;
Jim Grosbach62547262010-10-11 18:51:51 +00001161 let Inst{3-0} = dst;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001162 }
Bob Wilson04ea6e52009-10-28 00:37:03 +00001163}
1164
Evan Chenga8e29892007-01-19 07:51:42 +00001165// FIXME: remove when we have a way to marking a MI with these properties.
Evan Cheng12c3a532008-11-06 17:48:05 +00001166// FIXME: Should pc be an implicit operand like PICADD, etc?
Evan Cheng0d92f5f2009-10-01 08:22:27 +00001167let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
1168 hasExtraDefRegAllocReq = 1 in
Bob Wilson815baeb2010-03-13 01:08:20 +00001169 def LDM_RET : AXI4ld<(outs GPR:$wb), (ins addrmode4:$addr, pred:$p,
1170 reglist:$dsts, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00001171 IndexModeUpd, LdStMulFrm, IIC_iLoad_mBr,
Bob Wilsonab346052010-03-16 17:46:45 +00001172 "ldm${addr:submode}${p}\t$addr!, $dsts",
Bob Wilson815baeb2010-03-13 01:08:20 +00001173 "$addr.addr = $wb", []>;
Rafael Espindolaa2845842006-10-05 16:48:49 +00001174
Bob Wilson54fc1242009-06-22 21:01:46 +00001175// On non-Darwin platforms R9 is callee-saved.
David Goodwin1a8f36e2009-08-12 18:31:53 +00001176let isCall = 1,
Evan Cheng756da122009-07-22 06:46:53 +00001177 Defs = [R0, R1, R2, R3, R12, LR,
1178 D0, D1, D2, D3, D4, D5, D6, D7,
1179 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwine8d82c02009-09-03 22:12:28 +00001180 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Evan Cheng12c3a532008-11-06 17:48:05 +00001181 def BL : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001182 IIC_Br, "bl\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001183 [(ARMcall tglobaladdr:$func)]>,
Johnny Cheneadeffb2009-10-27 20:45:15 +00001184 Requires<[IsARM, IsNotDarwin]> {
1185 let Inst{31-28} = 0b1110;
Jim Grosbach832859d2010-10-13 22:09:34 +00001186 // FIXME: Encoding info for $func. Needs fixups bits.
Johnny Cheneadeffb2009-10-27 20:45:15 +00001187 }
Evan Cheng277f0742007-06-19 21:05:09 +00001188
Evan Cheng12c3a532008-11-06 17:48:05 +00001189 def BL_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001190 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001191 [(ARMcall_pred tglobaladdr:$func)]>,
1192 Requires<[IsARM, IsNotDarwin]>;
Evan Cheng277f0742007-06-19 21:05:09 +00001193
Evan Chenga8e29892007-01-19 07:51:42 +00001194 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +00001195 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001196 IIC_Br, "blx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001197 [(ARMcall GPR:$func)]>,
1198 Requires<[IsARM, HasV5T, IsNotDarwin]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001199 bits<4> func;
Jim Grosbach832859d2010-10-13 22:09:34 +00001200 let Inst{27-4} = 0b000100101111111111110011;
Jim Grosbach62547262010-10-11 18:51:51 +00001201 let Inst{3-0} = func;
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001202 }
1203
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001204 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001205 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
1206 def BX : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +00001207 IIC_Br, "mov\tlr, pc\n\tbx\t$func",
Bob Wilson1665b0a2010-02-16 17:24:15 +00001208 [(ARMcall_nolink tGPR:$func)]>,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001209 Requires<[IsARM, HasV4T, IsNotDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001210 bits<4> func;
1211 let Inst{27-4} = 0b000100101111111111110001;
1212 let Inst{3-0} = func;
Bob Wilson54fc1242009-06-22 21:01:46 +00001213 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001214
1215 // ARMv4
1216 def BMOVPCRX : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
1217 IIC_Br, "mov\tlr, pc\n\tmov\tpc, $func",
1218 [(ARMcall_nolink tGPR:$func)]>,
1219 Requires<[IsARM, NoV4T, IsNotDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001220 bits<4> func;
1221 let Inst{27-4} = 0b000110100000111100000000;
1222 let Inst{3-0} = func;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001223 }
Bob Wilson54fc1242009-06-22 21:01:46 +00001224}
1225
1226// On Darwin R9 is call-clobbered.
David Goodwin1a8f36e2009-08-12 18:31:53 +00001227let isCall = 1,
Evan Cheng756da122009-07-22 06:46:53 +00001228 Defs = [R0, R1, R2, R3, R9, R12, LR,
1229 D0, D1, D2, D3, D4, D5, D6, D7,
1230 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwine8d82c02009-09-03 22:12:28 +00001231 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Bob Wilson54fc1242009-06-22 21:01:46 +00001232 def BLr9 : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001233 IIC_Br, "bl\t$func",
Johnny Cheneadeffb2009-10-27 20:45:15 +00001234 [(ARMcall tglobaladdr:$func)]>, Requires<[IsARM, IsDarwin]> {
1235 let Inst{31-28} = 0b1110;
Jim Grosbach832859d2010-10-13 22:09:34 +00001236 // FIXME: Encoding info for $func. Needs fixups bits.
Johnny Cheneadeffb2009-10-27 20:45:15 +00001237 }
Bob Wilson54fc1242009-06-22 21:01:46 +00001238
1239 def BLr9_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001240 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001241 [(ARMcall_pred tglobaladdr:$func)]>,
1242 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001243
1244 // ARMv5T and above
1245 def BLXr9 : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001246 IIC_Br, "blx\t$func",
Bob Wilson54fc1242009-06-22 21:01:46 +00001247 [(ARMcall GPR:$func)]>, Requires<[IsARM, HasV5T, IsDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001248 bits<4> func;
1249 let Inst{27-4} = 0b000100101111111111110011;
1250 let Inst{3-0} = func;
Bob Wilson54fc1242009-06-22 21:01:46 +00001251 }
1252
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001253 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001254 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
1255 def BXr9 : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +00001256 IIC_Br, "mov\tlr, pc\n\tbx\t$func",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001257 [(ARMcall_nolink tGPR:$func)]>,
1258 Requires<[IsARM, HasV4T, IsDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001259 bits<4> func;
1260 let Inst{27-4} = 0b000100101111111111110001;
1261 let Inst{3-0} = func;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001262 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001263
1264 // ARMv4
1265 def BMOVPCRXr9 : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
1266 IIC_Br, "mov\tlr, pc\n\tmov\tpc, $func",
1267 [(ARMcall_nolink tGPR:$func)]>,
1268 Requires<[IsARM, NoV4T, IsDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001269 bits<4> func;
1270 let Inst{27-4} = 0b000110100000111100000000;
1271 let Inst{3-0} = func;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001272 }
Rafael Espindola35574632006-07-18 17:00:30 +00001273}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001274
Dale Johannesen51e28e62010-06-03 21:09:53 +00001275// Tail calls.
1276
Jim Grosbach832859d2010-10-13 22:09:34 +00001277// FIXME: These should probably be xformed into the non-TC versions of the
1278// instructions as part of MC lowering.
Dale Johannesen51e28e62010-06-03 21:09:53 +00001279let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
1280 // Darwin versions.
1281 let Defs = [R0, R1, R2, R3, R9, R12,
1282 D0, D1, D2, D3, D4, D5, D6, D7,
1283 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26,
1284 D27, D28, D29, D30, D31, PC],
1285 Uses = [SP] in {
Evan Cheng6523d2f2010-06-19 00:11:54 +00001286 def TCRETURNdi : AInoP<(outs), (ins i32imm:$dst, variable_ops),
1287 Pseudo, IIC_Br,
1288 "@TC_RETURN","\t$dst", []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001289
Evan Cheng6523d2f2010-06-19 00:11:54 +00001290 def TCRETURNri : AInoP<(outs), (ins tcGPR:$dst, variable_ops),
1291 Pseudo, IIC_Br,
1292 "@TC_RETURN","\t$dst", []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001293
Evan Cheng6523d2f2010-06-19 00:11:54 +00001294 def TAILJMPd : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001295 IIC_Br, "b\t$dst @ TAILCALL",
1296 []>, Requires<[IsDarwin]>;
1297
1298 def TAILJMPdt: ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
Evan Cheng6523d2f2010-06-19 00:11:54 +00001299 IIC_Br, "b.w\t$dst @ TAILCALL",
1300 []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001301
Evan Cheng6523d2f2010-06-19 00:11:54 +00001302 def TAILJMPr : AXI<(outs), (ins tcGPR:$dst, variable_ops),
1303 BrMiscFrm, IIC_Br, "bx\t$dst @ TAILCALL",
1304 []>, Requires<[IsDarwin]> {
Jim Grosbach2d294f52010-10-14 17:24:28 +00001305 bits<4> dst;
1306 let Inst{31-4} = 0b1110000100101111111111110001;
1307 let Inst{3-0} = dst;
Evan Cheng6523d2f2010-06-19 00:11:54 +00001308 }
Dale Johannesen51e28e62010-06-03 21:09:53 +00001309 }
1310
1311 // Non-Darwin versions (the difference is R9).
1312 let Defs = [R0, R1, R2, R3, R12,
1313 D0, D1, D2, D3, D4, D5, D6, D7,
1314 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26,
1315 D27, D28, D29, D30, D31, PC],
1316 Uses = [SP] in {
Evan Cheng6523d2f2010-06-19 00:11:54 +00001317 def TCRETURNdiND : AInoP<(outs), (ins i32imm:$dst, variable_ops),
1318 Pseudo, IIC_Br,
1319 "@TC_RETURN","\t$dst", []>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001320
Dale Johannesenb0ccb752010-06-21 18:21:49 +00001321 def TCRETURNriND : AInoP<(outs), (ins tcGPR:$dst, variable_ops),
Evan Cheng6523d2f2010-06-19 00:11:54 +00001322 Pseudo, IIC_Br,
1323 "@TC_RETURN","\t$dst", []>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001324
Evan Cheng6523d2f2010-06-19 00:11:54 +00001325 def TAILJMPdND : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
1326 IIC_Br, "b\t$dst @ TAILCALL",
1327 []>, Requires<[IsARM, IsNotDarwin]>;
Dale Johannesen10416802010-06-18 20:44:28 +00001328
Evan Cheng6523d2f2010-06-19 00:11:54 +00001329 def TAILJMPdNDt : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
1330 IIC_Br, "b.w\t$dst @ TAILCALL",
1331 []>, Requires<[IsThumb, IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001332
Dale Johannesenb0ccb752010-06-21 18:21:49 +00001333 def TAILJMPrND : AXI<(outs), (ins tcGPR:$dst, variable_ops),
Evan Cheng6523d2f2010-06-19 00:11:54 +00001334 BrMiscFrm, IIC_Br, "bx\t$dst @ TAILCALL",
1335 []>, Requires<[IsNotDarwin]> {
Jim Grosbach2d294f52010-10-14 17:24:28 +00001336 bits<4> dst;
1337 let Inst{31-4} = 0b1110000100101111111111110001;
1338 let Inst{3-0} = dst;
Evan Cheng6523d2f2010-06-19 00:11:54 +00001339 }
Dale Johannesen51e28e62010-06-03 21:09:53 +00001340 }
1341}
1342
David Goodwin1a8f36e2009-08-12 18:31:53 +00001343let isBranch = 1, isTerminator = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +00001344 // B is "predicable" since it can be xformed into a Bcc.
Evan Chengaeafca02007-05-16 07:45:54 +00001345 let isBarrier = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +00001346 let isPredicable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001347 def B : ABXI<0b1010, (outs), (ins brtarget:$target), IIC_Br,
Evan Cheng162e3092009-10-26 23:45:59 +00001348 "b\t$target", [(br bb:$target)]>;
Evan Cheng44bec522007-05-15 01:29:07 +00001349
Owen Anderson20ab2902007-11-12 07:39:39 +00001350 let isNotDuplicable = 1, isIndirectBranch = 1 in {
Evan Cheng4df60f52008-11-07 09:06:08 +00001351 def BR_JTr : JTI<(outs), (ins GPR:$target, jtblock_operand:$jt, i32imm:$id),
Bob Wilsond4d188e2010-07-31 06:28:10 +00001352 IIC_Br, "mov\tpc, $target$jt",
Evan Cheng4df60f52008-11-07 09:06:08 +00001353 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]> {
Johnny Chenec689152009-12-14 21:51:34 +00001354 let Inst{11-4} = 0b00000000;
Johnny Chena9ea9ec2009-11-17 17:17:50 +00001355 let Inst{15-12} = 0b1111;
Evan Cheng4df60f52008-11-07 09:06:08 +00001356 let Inst{20} = 0; // S Bit
1357 let Inst{24-21} = 0b1101;
Evan Cheng0fc0ade2009-07-07 23:45:10 +00001358 let Inst{27-25} = 0b000;
Evan Chengaeafca02007-05-16 07:45:54 +00001359 }
Evan Cheng4df60f52008-11-07 09:06:08 +00001360 def BR_JTm : JTI<(outs),
1361 (ins addrmode2:$target, jtblock_operand:$jt, i32imm:$id),
Bob Wilsond4d188e2010-07-31 06:28:10 +00001362 IIC_Br, "ldr\tpc, $target$jt",
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001363 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
1364 imm:$id)]> {
Johnny Chena9ea9ec2009-11-17 17:17:50 +00001365 let Inst{15-12} = 0b1111;
Evan Cheng4df60f52008-11-07 09:06:08 +00001366 let Inst{20} = 1; // L bit
1367 let Inst{21} = 0; // W bit
1368 let Inst{22} = 0; // B bit
1369 let Inst{24} = 1; // P bit
Evan Cheng0fc0ade2009-07-07 23:45:10 +00001370 let Inst{27-25} = 0b011;
Evan Chengeaa91b02007-06-19 01:26:51 +00001371 }
Evan Cheng4df60f52008-11-07 09:06:08 +00001372 def BR_JTadd : JTI<(outs),
1373 (ins GPR:$target, GPR:$idx, jtblock_operand:$jt, i32imm:$id),
Bob Wilsond4d188e2010-07-31 06:28:10 +00001374 IIC_Br, "add\tpc, $target, $idx$jt",
Evan Cheng4df60f52008-11-07 09:06:08 +00001375 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
1376 imm:$id)]> {
Johnny Chena9ea9ec2009-11-17 17:17:50 +00001377 let Inst{15-12} = 0b1111;
Evan Cheng4df60f52008-11-07 09:06:08 +00001378 let Inst{20} = 0; // S bit
1379 let Inst{24-21} = 0b0100;
Evan Cheng0fc0ade2009-07-07 23:45:10 +00001380 let Inst{27-25} = 0b000;
Evan Cheng4df60f52008-11-07 09:06:08 +00001381 }
1382 } // isNotDuplicable = 1, isIndirectBranch = 1
1383 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +00001384
Evan Chengc85e8322007-07-05 07:13:32 +00001385 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00001386 // a two-value operand where a dag node expects two operands. :(
Evan Cheng12c3a532008-11-06 17:48:05 +00001387 def Bcc : ABI<0b1010, (outs), (ins brtarget:$target),
Evan Cheng162e3092009-10-26 23:45:59 +00001388 IIC_Br, "b", "\t$target",
Evan Cheng0ff94f72007-08-07 01:37:15 +00001389 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]>;
Rafael Espindola1ed3af12006-08-01 18:53:10 +00001390}
Rafael Espindola84b19be2006-07-16 01:02:57 +00001391
Johnny Chena1e76212010-02-13 02:51:09 +00001392// Branch and Exchange Jazelle -- for disassembly only
1393def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func",
1394 [/* For disassembly only; pattern left blank */]> {
1395 let Inst{23-20} = 0b0010;
1396 //let Inst{19-8} = 0xfff;
1397 let Inst{7-4} = 0b0010;
1398}
1399
Johnny Chen0296f3e2010-02-16 21:59:54 +00001400// Secure Monitor Call is a system instruction -- for disassembly only
1401def SMC : ABI<0b0001, (outs), (ins i32imm:$opt), NoItinerary, "smc", "\t$opt",
1402 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach06ef4442010-10-13 22:38:23 +00001403 bits<4> opt;
1404 let Inst{23-4} = 0b01100000000000000111;
1405 let Inst{3-0} = opt;
Johnny Chen0296f3e2010-02-16 21:59:54 +00001406}
1407
Johnny Chen64dfb782010-02-16 20:04:27 +00001408// Supervisor Call (Software Interrupt) -- for disassembly only
Johnny Chen85d5a892010-02-10 18:02:25 +00001409let isCall = 1 in {
1410def SVC : ABI<0b1111, (outs), (ins i32imm:$svc), IIC_Br, "svc", "\t$svc",
Jim Grosbach06ef4442010-10-13 22:38:23 +00001411 [/* For disassembly only; pattern left blank */]> {
1412 bits<24> svc;
1413 let Inst{23-0} = svc;
1414}
Johnny Chen85d5a892010-02-10 18:02:25 +00001415}
1416
Johnny Chenfb566792010-02-17 21:39:10 +00001417// Store Return State is a system instruction -- for disassembly only
Johnny Chen0296f3e2010-02-16 21:59:54 +00001418def SRSW : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, i32imm:$mode),
1419 NoItinerary, "srs${addr:submode}\tsp!, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001420 [/* For disassembly only; pattern left blank */]> {
1421 let Inst{31-28} = 0b1111;
1422 let Inst{22-20} = 0b110; // W = 1
1423}
1424
1425def SRS : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, i32imm:$mode),
1426 NoItinerary, "srs${addr:submode}\tsp, $mode",
1427 [/* For disassembly only; pattern left blank */]> {
1428 let Inst{31-28} = 0b1111;
1429 let Inst{22-20} = 0b100; // W = 0
1430}
1431
Johnny Chenfb566792010-02-17 21:39:10 +00001432// Return From Exception is a system instruction -- for disassembly only
1433def RFEW : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, GPR:$base),
1434 NoItinerary, "rfe${addr:submode}\t$base!",
1435 [/* For disassembly only; pattern left blank */]> {
1436 let Inst{31-28} = 0b1111;
1437 let Inst{22-20} = 0b011; // W = 1
1438}
1439
1440def RFE : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, GPR:$base),
1441 NoItinerary, "rfe${addr:submode}\t$base",
1442 [/* For disassembly only; pattern left blank */]> {
1443 let Inst{31-28} = 0b1111;
1444 let Inst{22-20} = 0b001; // W = 0
1445}
1446
Evan Chenga8e29892007-01-19 07:51:42 +00001447//===----------------------------------------------------------------------===//
1448// Load / store Instructions.
1449//
Rafael Espindola82c678b2006-10-16 17:17:22 +00001450
Evan Chenga8e29892007-01-19 07:51:42 +00001451// Load
Jim Grosbach3e556122010-10-26 22:37:02 +00001452
1453
Evan Cheng7e2fe912010-10-28 06:47:08 +00001454defm LDR : AI_ldr1<0, "ldr", IIC_iLoad_r, IIC_iLoad_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00001455 UnOpFrag<(load node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001456defm LDRB : AI_ldr1<1, "ldrb", IIC_iLoad_bh_r, IIC_iLoad_bh_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00001457 UnOpFrag<(zextloadi8 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001458defm STR : AI_str1<0, "str", IIC_iStore_r, IIC_iStore_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001459 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001460defm STRB : AI_str1<1, "strb", IIC_iStore_bh_r, IIC_iStore_bh_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001461 BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001462
Evan Chengfa775d02007-03-19 07:20:03 +00001463// Special LDR for loads from non-pc-relative constpools.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001464let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1,
1465 isReMaterializable = 1 in
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001466def LDRcp : AIldst1<0b010, 0, 1, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach3e556122010-10-26 22:37:02 +00001467 AddrMode_i12, LdFrm, IIC_iLoad_r, "ldr", "\t$Rt, $addr", []> {
1468 bits<4> Rt;
1469 bits<17> addr;
1470 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1471 let Inst{19-16} = 0b1111;
1472 let Inst{15-12} = Rt;
1473 let Inst{11-0} = addr{11-0}; // imm12
1474}
Evan Chengfa775d02007-03-19 07:20:03 +00001475
Evan Chenga8e29892007-01-19 07:51:42 +00001476// Loads with zero extension
David Goodwin5d598aa2009-08-19 18:00:44 +00001477def LDRH : AI3ldh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001478 IIC_iLoad_bh_r, "ldrh", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001479 [(set GPR:$dst, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001480
Evan Chenga8e29892007-01-19 07:51:42 +00001481// Loads with sign extension
David Goodwin5d598aa2009-08-19 18:00:44 +00001482def LDRSH : AI3ldsh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001483 IIC_iLoad_bh_r, "ldrsh", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001484 [(set GPR:$dst, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001485
David Goodwin5d598aa2009-08-19 18:00:44 +00001486def LDRSB : AI3ldsb<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001487 IIC_iLoad_bh_r, "ldrsb", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001488 [(set GPR:$dst, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001489
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001490let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001491// Load doubleword
Evan Cheng358dec52009-06-15 08:28:29 +00001492def LDRD : AI3ldd<(outs GPR:$dst1, GPR:$dst2), (ins addrmode3:$addr), LdMiscFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001493 IIC_iLoad_d_r, "ldrd", "\t$dst1, $addr",
Misha Brukmanbf16f1d2009-08-27 14:14:21 +00001494 []>, Requires<[IsARM, HasV5TE]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001495
Evan Chenga8e29892007-01-19 07:51:42 +00001496// Indexed loads
Evan Chengd87293c2008-11-06 08:47:38 +00001497def LDR_PRE : AI2ldwpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001498 (ins addrmode2:$addr), LdFrm, IIC_iLoad_ru,
Evan Cheng162e3092009-10-26 23:45:59 +00001499 "ldr", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Rafael Espindoladc124a22006-05-18 21:45:49 +00001500
Evan Chengd87293c2008-11-06 08:47:38 +00001501def LDR_POST : AI2ldwpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001502 (ins GPR:$base, am2offset:$offset), LdFrm, IIC_iLoad_ru,
Evan Cheng162e3092009-10-26 23:45:59 +00001503 "ldr", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Rafael Espindola450856d2006-12-12 00:37:38 +00001504
Evan Chengd87293c2008-11-06 08:47:38 +00001505def LDRH_PRE : AI3ldhpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001506 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001507 "ldrh", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Rafael Espindola4e307642006-09-08 16:59:47 +00001508
Evan Chengd87293c2008-11-06 08:47:38 +00001509def LDRH_POST : AI3ldhpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001510 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001511 "ldrh", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Lauro Ramos Venancio301009a2006-12-28 13:11:14 +00001512
Evan Chengd87293c2008-11-06 08:47:38 +00001513def LDRB_PRE : AI2ldbpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001514 (ins addrmode2:$addr), LdFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001515 "ldrb", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Lauro Ramos Venancio301009a2006-12-28 13:11:14 +00001516
Evan Chengd87293c2008-11-06 08:47:38 +00001517def LDRB_POST : AI2ldbpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001518 (ins GPR:$base,am2offset:$offset), LdFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001519 "ldrb", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001520
Evan Chengd87293c2008-11-06 08:47:38 +00001521def LDRSH_PRE : AI3ldshpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001522 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001523 "ldrsh", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001524
Evan Chengd87293c2008-11-06 08:47:38 +00001525def LDRSH_POST: AI3ldshpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001526 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001527 "ldrsh", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001528
Evan Chengd87293c2008-11-06 08:47:38 +00001529def LDRSB_PRE : AI3ldsbpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001530 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001531 "ldrsb", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001532
Evan Chengd87293c2008-11-06 08:47:38 +00001533def LDRSB_POST: AI3ldsbpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001534 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001535 "ldrsb", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Johnny Chen39a4bb32010-02-18 22:31:18 +00001536
1537// For disassembly only
1538def LDRD_PRE : AI3lddpr<(outs GPR:$dst1, GPR:$dst2, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001539 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoad_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001540 "ldrd", "\t$dst1, $dst2, $addr!", "$addr.base = $base_wb", []>,
1541 Requires<[IsARM, HasV5TE]>;
1542
1543// For disassembly only
1544def LDRD_POST : AI3lddpo<(outs GPR:$dst1, GPR:$dst2, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001545 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001546 "ldrd", "\t$dst1, $dst2, [$base], $offset", "$base = $base_wb", []>,
1547 Requires<[IsARM, HasV5TE]>;
1548
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001549} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
Evan Chenga8e29892007-01-19 07:51:42 +00001550
Johnny Chenadb561d2010-02-18 03:27:42 +00001551// LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT are for disassembly only.
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001552
1553def LDRT : AI2ldwpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001554 (ins GPR:$base, am2offset:$offset), LdFrm, IIC_iLoad_ru,
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001555 "ldrt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1556 let Inst{21} = 1; // overwrite
1557}
1558
1559def LDRBT : AI2ldbpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001560 (ins GPR:$base,am2offset:$offset), LdFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001561 "ldrbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1562 let Inst{21} = 1; // overwrite
1563}
1564
1565def LDRSBT : AI3ldsbpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001566 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001567 "ldrsbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1568 let Inst{21} = 1; // overwrite
1569}
1570
1571def LDRHT : AI3ldhpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001572 (ins GPR:$base, am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001573 "ldrht", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1574 let Inst{21} = 1; // overwrite
1575}
1576
1577def LDRSHT : AI3ldshpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001578 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001579 "ldrsht", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001580 let Inst{21} = 1; // overwrite
1581}
1582
Evan Chenga8e29892007-01-19 07:51:42 +00001583// Store
Evan Chenga8e29892007-01-19 07:51:42 +00001584
1585// Stores with truncate
Jim Grosbach80dc1162010-02-16 21:23:02 +00001586def STRH : AI3sth<(outs), (ins GPR:$src, addrmode3:$addr), StMiscFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001587 IIC_iStore_bh_r, "strh", "\t$src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +00001588 [(truncstorei16 GPR:$src, addrmode3:$addr)]>;
1589
Evan Chenga8e29892007-01-19 07:51:42 +00001590// Store doubleword
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001591let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001592def STRD : AI3std<(outs), (ins GPR:$src1, GPR:$src2, addrmode3:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001593 StMiscFrm, IIC_iStore_d_r,
Jim Grosbache5165492009-11-09 00:11:35 +00001594 "strd", "\t$src1, $addr", []>, Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001595
1596// Indexed stores
Evan Chengd87293c2008-11-06 08:47:38 +00001597def STR_PRE : AI2stwpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001598 (ins GPR:$src, GPR:$base, am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001599 StFrm, IIC_iStore_ru,
Evan Cheng162e3092009-10-26 23:45:59 +00001600 "str", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001601 [(set GPR:$base_wb,
1602 (pre_store GPR:$src, GPR:$base, am2offset:$offset))]>;
1603
Evan Chengd87293c2008-11-06 08:47:38 +00001604def STR_POST : AI2stwpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001605 (ins GPR:$src, GPR:$base,am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001606 StFrm, IIC_iStore_ru,
Evan Cheng162e3092009-10-26 23:45:59 +00001607 "str", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001608 [(set GPR:$base_wb,
1609 (post_store GPR:$src, GPR:$base, am2offset:$offset))]>;
1610
Evan Chengd87293c2008-11-06 08:47:38 +00001611def STRH_PRE : AI3sthpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001612 (ins GPR:$src, GPR:$base,am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001613 StMiscFrm, IIC_iStore_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001614 "strh", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001615 [(set GPR:$base_wb,
1616 (pre_truncsti16 GPR:$src, GPR:$base,am3offset:$offset))]>;
1617
Evan Chengd87293c2008-11-06 08:47:38 +00001618def STRH_POST: AI3sthpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001619 (ins GPR:$src, GPR:$base,am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001620 StMiscFrm, IIC_iStore_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001621 "strh", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001622 [(set GPR:$base_wb, (post_truncsti16 GPR:$src,
1623 GPR:$base, am3offset:$offset))]>;
1624
Evan Chengd87293c2008-11-06 08:47:38 +00001625def STRB_PRE : AI2stbpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001626 (ins GPR:$src, GPR:$base,am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001627 StFrm, IIC_iStore_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001628 "strb", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001629 [(set GPR:$base_wb, (pre_truncsti8 GPR:$src,
1630 GPR:$base, am2offset:$offset))]>;
1631
Evan Chengd87293c2008-11-06 08:47:38 +00001632def STRB_POST: AI2stbpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001633 (ins GPR:$src, GPR:$base,am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001634 StFrm, IIC_iStore_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001635 "strb", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001636 [(set GPR:$base_wb, (post_truncsti8 GPR:$src,
1637 GPR:$base, am2offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001638
Johnny Chen39a4bb32010-02-18 22:31:18 +00001639// For disassembly only
1640def STRD_PRE : AI3stdpr<(outs GPR:$base_wb),
1641 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001642 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001643 "strd", "\t$src1, $src2, [$base, $offset]!",
1644 "$base = $base_wb", []>;
1645
1646// For disassembly only
1647def STRD_POST: AI3stdpo<(outs GPR:$base_wb),
1648 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001649 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001650 "strd", "\t$src1, $src2, [$base], $offset",
1651 "$base = $base_wb", []>;
1652
Johnny Chenad4df4c2010-03-01 19:22:00 +00001653// STRT, STRBT, and STRHT are for disassembly only.
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001654
1655def STRT : AI2stwpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001656 (ins GPR:$src, GPR:$base,am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001657 StFrm, IIC_iStore_ru,
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001658 "strt", "\t$src, [$base], $offset", "$base = $base_wb",
1659 [/* For disassembly only; pattern left blank */]> {
1660 let Inst{21} = 1; // overwrite
1661}
1662
1663def STRBT : AI2stbpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001664 (ins GPR:$src, GPR:$base,am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001665 StFrm, IIC_iStore_bh_ru,
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001666 "strbt", "\t$src, [$base], $offset", "$base = $base_wb",
1667 [/* For disassembly only; pattern left blank */]> {
1668 let Inst{21} = 1; // overwrite
1669}
1670
Johnny Chenad4df4c2010-03-01 19:22:00 +00001671def STRHT: AI3sthpo<(outs GPR:$base_wb),
1672 (ins GPR:$src, GPR:$base,am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001673 StMiscFrm, IIC_iStore_bh_ru,
Johnny Chenad4df4c2010-03-01 19:22:00 +00001674 "strht", "\t$src, [$base], $offset", "$base = $base_wb",
1675 [/* For disassembly only; pattern left blank */]> {
1676 let Inst{21} = 1; // overwrite
1677}
1678
Evan Chenga8e29892007-01-19 07:51:42 +00001679//===----------------------------------------------------------------------===//
1680// Load / store multiple Instructions.
1681//
1682
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001683let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Bob Wilson815baeb2010-03-13 01:08:20 +00001684def LDM : AXI4ld<(outs), (ins addrmode4:$addr, pred:$p,
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001685 reglist:$dsts, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00001686 IndexModeNone, LdStMulFrm, IIC_iLoad_m,
Bob Wilson815baeb2010-03-13 01:08:20 +00001687 "ldm${addr:submode}${p}\t$addr, $dsts", "", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001688
Bob Wilson815baeb2010-03-13 01:08:20 +00001689def LDM_UPD : AXI4ld<(outs GPR:$wb), (ins addrmode4:$addr, pred:$p,
1690 reglist:$dsts, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00001691 IndexModeUpd, LdStMulFrm, IIC_iLoad_mu,
Bob Wilsonab346052010-03-16 17:46:45 +00001692 "ldm${addr:submode}${p}\t$addr!, $dsts",
Johnny Chene86425f2010-03-19 23:50:27 +00001693 "$addr.addr = $wb", []>;
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001694} // mayLoad, neverHasSideEffects, hasExtraDefRegAllocReq
Bob Wilson815baeb2010-03-13 01:08:20 +00001695
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001696let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Bob Wilson815baeb2010-03-13 01:08:20 +00001697def STM : AXI4st<(outs), (ins addrmode4:$addr, pred:$p,
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001698 reglist:$srcs, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00001699 IndexModeNone, LdStMulFrm, IIC_iStore_m,
Bob Wilson815baeb2010-03-13 01:08:20 +00001700 "stm${addr:submode}${p}\t$addr, $srcs", "", []>;
1701
1702def STM_UPD : AXI4st<(outs GPR:$wb), (ins addrmode4:$addr, pred:$p,
1703 reglist:$srcs, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00001704 IndexModeUpd, LdStMulFrm, IIC_iStore_mu,
Bob Wilsonab346052010-03-16 17:46:45 +00001705 "stm${addr:submode}${p}\t$addr!, $srcs",
Johnny Chene86425f2010-03-19 23:50:27 +00001706 "$addr.addr = $wb", []>;
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001707} // mayStore, neverHasSideEffects, hasExtraSrcRegAllocReq
Evan Chenga8e29892007-01-19 07:51:42 +00001708
1709//===----------------------------------------------------------------------===//
1710// Move Instructions.
1711//
1712
Evan Chengcd799b92009-06-12 20:46:18 +00001713let neverHasSideEffects = 1 in
Jim Grosbachf59818b2010-10-12 18:09:12 +00001714def MOVr : AsI1<0b1101, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMOVr,
1715 "mov", "\t$Rd, $Rm", []>, UnaryDP {
1716 bits<4> Rd;
1717 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00001718
Johnny Chen04301522009-11-07 00:54:36 +00001719 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00001720 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00001721 let Inst{3-0} = Rm;
1722 let Inst{15-12} = Rd;
Bob Wilson8e86b512009-10-14 19:00:24 +00001723}
1724
Dale Johannesen38d5f042010-06-15 22:24:08 +00001725// A version for the smaller set of tail call registers.
1726let neverHasSideEffects = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001727def MOVr_TC : AsI1<0b1101, (outs tcGPR:$Rd), (ins tcGPR:$Rm), DPFrm,
Jim Grosbachf59818b2010-10-12 18:09:12 +00001728 IIC_iMOVr, "mov", "\t$Rd, $Rm", []>, UnaryDP {
1729 bits<4> Rd;
1730 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00001731
Dale Johannesen38d5f042010-06-15 22:24:08 +00001732 let Inst{11-4} = 0b00000000;
1733 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00001734 let Inst{3-0} = Rm;
1735 let Inst{15-12} = Rd;
Dale Johannesen38d5f042010-06-15 22:24:08 +00001736}
1737
Evan Chengf40deed2010-10-27 23:41:30 +00001738def MOVs : AsI1<0b1101, (outs GPR:$Rd), (ins shift_so_reg:$src),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001739 DPSoRegFrm, IIC_iMOVsr,
Evan Chengf40deed2010-10-27 23:41:30 +00001740 "mov", "\t$Rd, $src", [(set GPR:$Rd, shift_so_reg:$src)]>,
1741 UnaryDP {
Jim Grosbach58456c02010-10-14 23:28:31 +00001742 bits<4> Rd;
Jim Grosbach1de588d2010-10-14 18:54:27 +00001743 bits<12> src;
Jim Grosbach58456c02010-10-14 23:28:31 +00001744 let Inst{15-12} = Rd;
Jim Grosbach1de588d2010-10-14 18:54:27 +00001745 let Inst{11-0} = src;
Bob Wilson8e86b512009-10-14 19:00:24 +00001746 let Inst{25} = 0;
1747}
Evan Chenga2515702007-03-19 07:09:02 +00001748
Evan Chengb3379fb2009-02-05 08:42:55 +00001749let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00001750def MOVi : AsI1<0b1101, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm, IIC_iMOVi,
1751 "mov", "\t$Rd, $imm", [(set GPR:$Rd, so_imm:$imm)]>, UnaryDP {
Jim Grosbachf59818b2010-10-12 18:09:12 +00001752 bits<4> Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00001753 bits<12> imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001754 let Inst{25} = 1;
Jim Grosbachf59818b2010-10-12 18:09:12 +00001755 let Inst{15-12} = Rd;
1756 let Inst{19-16} = 0b0000;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00001757 let Inst{11-0} = imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001758}
1759
1760let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Jim Grosbach1de588d2010-10-14 18:54:27 +00001761def MOVi16 : AI1<0b1000, (outs GPR:$Rd), (ins i32imm:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001762 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00001763 "movw", "\t$Rd, $imm",
1764 [(set GPR:$Rd, imm0_65535:$imm)]>,
Johnny Chen92e63d82010-02-01 23:06:04 +00001765 Requires<[IsARM, HasV6T2]>, UnaryDP {
Jim Grosbach1de588d2010-10-14 18:54:27 +00001766 bits<4> Rd;
1767 bits<16> imm;
1768 let Inst{15-12} = Rd;
1769 let Inst{11-0} = imm{11-0};
1770 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00001771 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001772 let Inst{25} = 1;
1773}
1774
Jim Grosbach1de588d2010-10-14 18:54:27 +00001775let Constraints = "$src = $Rd" in
1776def MOVTi16 : AI1<0b1010, (outs GPR:$Rd), (ins GPR:$src, i32imm:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001777 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00001778 "movt", "\t$Rd, $imm",
1779 [(set GPR:$Rd,
Jim Grosbach64171712010-02-16 21:07:46 +00001780 (or (and GPR:$src, 0xffff),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001781 lo16AllZero:$imm))]>, UnaryDP,
1782 Requires<[IsARM, HasV6T2]> {
Jim Grosbach1de588d2010-10-14 18:54:27 +00001783 bits<4> Rd;
1784 bits<16> imm;
1785 let Inst{15-12} = Rd;
1786 let Inst{11-0} = imm{11-0};
1787 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00001788 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001789 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00001790}
Evan Cheng13ab0202007-07-10 18:08:01 +00001791
Evan Cheng20956592009-10-21 08:15:52 +00001792def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>,
1793 Requires<[IsARM, HasV6T2]>;
1794
David Goodwinca01a8d2009-09-01 18:32:09 +00001795let Uses = [CPSR] in
Jim Grosbach7032f922010-10-14 22:57:13 +00001796def RRX: PseudoInst<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVsi, "",
1797 [(set GPR:$Rd, (ARMrrx GPR:$Rm))]>, UnaryDP,
1798 Requires<[IsARM]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001799
1800// These aren't really mov instructions, but we have to define them this way
1801// due to flag operands.
1802
Evan Cheng071a2792007-09-11 19:55:27 +00001803let Defs = [CPSR] in {
Jim Grosbach7032f922010-10-14 22:57:13 +00001804def MOVsrl_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi, "",
1805 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP,
1806 Requires<[IsARM]>;
1807def MOVsra_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi, "",
1808 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP,
1809 Requires<[IsARM]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001810}
Evan Chenga8e29892007-01-19 07:51:42 +00001811
Evan Chenga8e29892007-01-19 07:51:42 +00001812//===----------------------------------------------------------------------===//
1813// Extend Instructions.
1814//
1815
1816// Sign extenders
1817
Evan Cheng576a3962010-09-25 00:49:35 +00001818defm SXTB : AI_ext_rrot<0b01101010,
1819 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
1820defm SXTH : AI_ext_rrot<0b01101011,
1821 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001822
Evan Cheng576a3962010-09-25 00:49:35 +00001823defm SXTAB : AI_exta_rrot<0b01101010,
Evan Cheng97f48c32008-11-06 22:15:19 +00001824 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Evan Cheng576a3962010-09-25 00:49:35 +00001825defm SXTAH : AI_exta_rrot<0b01101011,
Evan Cheng97f48c32008-11-06 22:15:19 +00001826 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001827
Johnny Chen2ec5e492010-02-22 21:50:40 +00001828// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00001829defm SXTB16 : AI_ext_rrot_np<0b01101000, "sxtb16">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001830
1831// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00001832defm SXTAB16 : AI_exta_rrot_np<0b01101000, "sxtab16">;
Evan Chenga8e29892007-01-19 07:51:42 +00001833
1834// Zero extenders
1835
1836let AddedComplexity = 16 in {
Evan Cheng576a3962010-09-25 00:49:35 +00001837defm UXTB : AI_ext_rrot<0b01101110,
1838 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
1839defm UXTH : AI_ext_rrot<0b01101111,
1840 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
1841defm UXTB16 : AI_ext_rrot<0b01101100,
1842 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001843
Jim Grosbach542f6422010-07-28 23:25:44 +00001844// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
1845// The transformation should probably be done as a combiner action
1846// instead so we can include a check for masking back in the upper
1847// eight bits of the source into the lower eight bits of the result.
1848//def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
1849// (UXTB16r_rot GPR:$Src, 24)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001850def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Evan Chenga8e29892007-01-19 07:51:42 +00001851 (UXTB16r_rot GPR:$Src, 8)>;
1852
Evan Cheng576a3962010-09-25 00:49:35 +00001853defm UXTAB : AI_exta_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +00001854 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Evan Cheng576a3962010-09-25 00:49:35 +00001855defm UXTAH : AI_exta_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +00001856 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +00001857}
1858
Evan Chenga8e29892007-01-19 07:51:42 +00001859// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
Johnny Chen2ec5e492010-02-22 21:50:40 +00001860// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00001861defm UXTAB16 : AI_exta_rrot_np<0b01101100, "uxtab16">;
Rafael Espindola817e7fd2006-09-11 19:24:19 +00001862
Evan Chenga8e29892007-01-19 07:51:42 +00001863
Jim Grosbach8abe32a2010-10-15 17:15:16 +00001864def SBFX : I<(outs GPR:$Rd),
1865 (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001866 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00001867 "sbfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001868 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00001869 bits<4> Rd;
1870 bits<4> Rn;
1871 bits<5> lsb;
1872 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001873 let Inst{27-21} = 0b0111101;
1874 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00001875 let Inst{20-16} = width;
1876 let Inst{15-12} = Rd;
1877 let Inst{11-7} = lsb;
1878 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001879}
1880
Jim Grosbach8abe32a2010-10-15 17:15:16 +00001881def UBFX : I<(outs GPR:$Rd),
1882 (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001883 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00001884 "ubfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001885 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00001886 bits<4> Rd;
1887 bits<4> Rn;
1888 bits<5> lsb;
1889 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001890 let Inst{27-21} = 0b0111111;
1891 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00001892 let Inst{20-16} = width;
1893 let Inst{15-12} = Rd;
1894 let Inst{11-7} = lsb;
1895 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001896}
1897
Evan Chenga8e29892007-01-19 07:51:42 +00001898//===----------------------------------------------------------------------===//
1899// Arithmetic Instructions.
1900//
1901
Jim Grosbach26421962008-10-14 20:36:24 +00001902defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001903 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00001904 BinOpFrag<(add node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001905defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001906 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001907 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001908
Evan Chengc85e8322007-07-05 07:13:32 +00001909// ADD and SUB with 's' bit set.
Jim Grosbache5165492009-11-09 00:11:35 +00001910defm ADDS : AI1_bin_s_irs<0b0100, "adds",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001911 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbache5165492009-11-09 00:11:35 +00001912 BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>;
1913defm SUBS : AI1_bin_s_irs<0b0010, "subs",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001914 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng1e249e32009-06-25 20:59:23 +00001915 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00001916
Evan Cheng62674222009-06-25 23:34:10 +00001917defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001918 BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>, 1>;
Evan Cheng62674222009-06-25 23:34:10 +00001919defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001920 BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>>;
Jim Grosbache5165492009-11-09 00:11:35 +00001921defm ADCS : AI1_adde_sube_s_irs<0b0101, "adcs",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001922 BinOpFrag<(adde_live_carry node:$LHS, node:$RHS)>, 1>;
Jim Grosbache5165492009-11-09 00:11:35 +00001923defm SBCS : AI1_adde_sube_s_irs<0b0110, "sbcs",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001924 BinOpFrag<(sube_live_carry node:$LHS, node:$RHS) >>;
Evan Chenga8e29892007-01-19 07:51:42 +00001925
Jim Grosbach84760882010-10-15 18:42:41 +00001926def RSBri : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
1927 IIC_iALUi, "rsb", "\t$Rd, $Rn, $imm",
1928 [(set GPR:$Rd, (sub so_imm:$imm, GPR:$Rn))]> {
1929 bits<4> Rd;
1930 bits<4> Rn;
1931 bits<12> imm;
1932 let Inst{25} = 1;
1933 let Inst{15-12} = Rd;
1934 let Inst{19-16} = Rn;
1935 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00001936}
Evan Cheng13ab0202007-07-10 18:08:01 +00001937
Bob Wilsoncff71782010-08-05 18:23:43 +00001938// The reg/reg form is only defined for the disassembler; for codegen it is
1939// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00001940def RSBrr : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
1941 IIC_iALUr, "rsb", "\t$Rd, $Rn, $Rm",
Bob Wilson751aaf82010-08-05 19:00:21 +00001942 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00001943 bits<4> Rd;
1944 bits<4> Rn;
1945 bits<4> Rm;
1946 let Inst{11-4} = 0b00000000;
1947 let Inst{25} = 0;
1948 let Inst{3-0} = Rm;
1949 let Inst{15-12} = Rd;
1950 let Inst{19-16} = Rn;
Bob Wilsoncff71782010-08-05 18:23:43 +00001951}
1952
Jim Grosbach84760882010-10-15 18:42:41 +00001953def RSBrs : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
1954 DPSoRegFrm, IIC_iALUsr, "rsb", "\t$Rd, $Rn, $shift",
1955 [(set GPR:$Rd, (sub so_reg:$shift, GPR:$Rn))]> {
1956 bits<4> Rd;
1957 bits<4> Rn;
1958 bits<12> shift;
1959 let Inst{25} = 0;
1960 let Inst{11-0} = shift;
1961 let Inst{15-12} = Rd;
1962 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +00001963}
Evan Chengc85e8322007-07-05 07:13:32 +00001964
1965// RSB with 's' bit set.
Evan Cheng071a2792007-09-11 19:55:27 +00001966let Defs = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00001967def RSBSri : AI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
1968 IIC_iALUi, "rsbs", "\t$Rd, $Rn, $imm",
1969 [(set GPR:$Rd, (subc so_imm:$imm, GPR:$Rn))]> {
1970 bits<4> Rd;
1971 bits<4> Rn;
1972 bits<12> imm;
1973 let Inst{25} = 1;
1974 let Inst{20} = 1;
1975 let Inst{15-12} = Rd;
1976 let Inst{19-16} = Rn;
1977 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00001978}
Jim Grosbach84760882010-10-15 18:42:41 +00001979def RSBSrs : AI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
1980 DPSoRegFrm, IIC_iALUsr, "rsbs", "\t$Rd, $Rn, $shift",
1981 [(set GPR:$Rd, (subc so_reg:$shift, GPR:$Rn))]> {
1982 bits<4> Rd;
1983 bits<4> Rn;
1984 bits<12> shift;
1985 let Inst{25} = 0;
1986 let Inst{20} = 1;
1987 let Inst{11-0} = shift;
1988 let Inst{15-12} = Rd;
1989 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +00001990}
Evan Cheng071a2792007-09-11 19:55:27 +00001991}
Evan Chengc85e8322007-07-05 07:13:32 +00001992
Evan Cheng62674222009-06-25 23:34:10 +00001993let Uses = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00001994def RSCri : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
1995 DPFrm, IIC_iALUi, "rsc", "\t$Rd, $Rn, $imm",
1996 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001997 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00001998 bits<4> Rd;
1999 bits<4> Rn;
2000 bits<12> imm;
2001 let Inst{25} = 1;
2002 let Inst{15-12} = Rd;
2003 let Inst{19-16} = Rn;
2004 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002005}
Bob Wilsona1d410d2010-08-05 18:59:36 +00002006// The reg/reg form is only defined for the disassembler; for codegen it is
2007// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00002008def RSCrr : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2009 DPFrm, IIC_iALUr, "rsc", "\t$Rd, $Rn, $Rm",
Bob Wilsona1d410d2010-08-05 18:59:36 +00002010 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002011 bits<4> Rd;
2012 bits<4> Rn;
2013 bits<4> Rm;
2014 let Inst{11-4} = 0b00000000;
2015 let Inst{25} = 0;
2016 let Inst{3-0} = Rm;
2017 let Inst{15-12} = Rd;
2018 let Inst{19-16} = Rn;
Bob Wilsona1d410d2010-08-05 18:59:36 +00002019}
Jim Grosbach84760882010-10-15 18:42:41 +00002020def RSCrs : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2021 DPSoRegFrm, IIC_iALUsr, "rsc", "\t$Rd, $Rn, $shift",
2022 [(set GPR:$Rd, (sube_dead_carry so_reg:$shift, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002023 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002024 bits<4> Rd;
2025 bits<4> Rn;
2026 bits<12> shift;
2027 let Inst{25} = 0;
2028 let Inst{11-0} = shift;
2029 let Inst{15-12} = Rd;
2030 let Inst{19-16} = Rn;
Bob Wilsondda95832009-10-26 22:59:12 +00002031}
Evan Cheng62674222009-06-25 23:34:10 +00002032}
2033
2034// FIXME: Allow these to be predicated.
Evan Cheng1e249e32009-06-25 20:59:23 +00002035let Defs = [CPSR], Uses = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00002036def RSCSri : AXI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
2037 DPFrm, IIC_iALUi, "rscs\t$Rd, $Rn, $imm",
2038 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002039 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002040 bits<4> Rd;
2041 bits<4> Rn;
2042 bits<12> imm;
2043 let Inst{25} = 1;
2044 let Inst{20} = 1;
2045 let Inst{15-12} = Rd;
2046 let Inst{19-16} = Rn;
2047 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002048}
Jim Grosbach84760882010-10-15 18:42:41 +00002049def RSCSrs : AXI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2050 DPSoRegFrm, IIC_iALUsr, "rscs\t$Rd, $Rn, $shift",
2051 [(set GPR:$Rd, (sube_dead_carry so_reg:$shift, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002052 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002053 bits<4> Rd;
2054 bits<4> Rn;
2055 bits<12> shift;
2056 let Inst{25} = 0;
2057 let Inst{20} = 1;
2058 let Inst{11-0} = shift;
2059 let Inst{15-12} = Rd;
2060 let Inst{19-16} = Rn;
Bob Wilsondda95832009-10-26 22:59:12 +00002061}
Evan Cheng071a2792007-09-11 19:55:27 +00002062}
Evan Cheng2c614c52007-06-06 10:17:05 +00002063
Evan Chenga8e29892007-01-19 07:51:42 +00002064// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002065// The assume-no-carry-in form uses the negation of the input since add/sub
2066// assume opposite meanings of the carry flag (i.e., carry == !borrow).
2067// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
2068// details.
Evan Chenga8e29892007-01-19 07:51:42 +00002069def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
2070 (SUBri GPR:$src, so_imm_neg:$imm)>;
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002071def : ARMPat<(addc GPR:$src, so_imm_neg:$imm),
2072 (SUBSri GPR:$src, so_imm_neg:$imm)>;
2073// The with-carry-in form matches bitwise not instead of the negation.
2074// Effectively, the inverse interpretation of the carry flag already accounts
2075// for part of the negation.
2076def : ARMPat<(adde GPR:$src, so_imm_not:$imm),
2077 (SBCri GPR:$src, so_imm_not:$imm)>;
Evan Chenga8e29892007-01-19 07:51:42 +00002078
2079// Note: These are implemented in C++ code, because they have to generate
2080// ADD/SUBrs instructions, which use a complex pattern that a xform function
2081// cannot produce.
2082// (mul X, 2^n+1) -> (add (X << n), X)
2083// (mul X, 2^n-1) -> (rsb X, (X << n))
2084
Johnny Chen667d1272010-02-22 18:50:54 +00002085// ARM Arithmetic Instruction -- for disassembly only
Johnny Chen2faf3912010-02-14 06:32:20 +00002086// GPR:$dst = GPR:$a op GPR:$b
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002087class AAI<bits<8> op27_20, bits<8> op11_4, string opc,
Nate Begeman692433b2010-07-29 17:56:55 +00002088 list<dag> pattern = [/* For disassembly only; pattern left blank */]>
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002089 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm, IIC_iALUr,
2090 opc, "\t$Rd, $Rn, $Rm", pattern> {
2091 bits<4> Rd;
2092 bits<4> Rn;
2093 bits<4> Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00002094 let Inst{27-20} = op27_20;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002095 let Inst{11-4} = op11_4;
2096 let Inst{19-16} = Rn;
2097 let Inst{15-12} = Rd;
2098 let Inst{3-0} = Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00002099}
2100
Johnny Chen667d1272010-02-22 18:50:54 +00002101// Saturating add/subtract -- for disassembly only
2102
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002103def QADD : AAI<0b00010000, 0b00000101, "qadd",
2104 [(set GPR:$Rd, (int_arm_qadd GPR:$Rn, GPR:$Rm))]>;
2105def QSUB : AAI<0b00010010, 0b00000101, "qsub",
2106 [(set GPR:$Rd, (int_arm_qsub GPR:$Rn, GPR:$Rm))]>;
2107def QDADD : AAI<0b00010100, 0b00000101, "qdadd">;
2108def QDSUB : AAI<0b00010110, 0b00000101, "qdsub">;
2109
2110def QADD16 : AAI<0b01100010, 0b11110001, "qadd16">;
2111def QADD8 : AAI<0b01100010, 0b11111001, "qadd8">;
2112def QASX : AAI<0b01100010, 0b11110011, "qasx">;
2113def QSAX : AAI<0b01100010, 0b11110101, "qsax">;
2114def QSUB16 : AAI<0b01100010, 0b11110111, "qsub16">;
2115def QSUB8 : AAI<0b01100010, 0b11111111, "qsub8">;
2116def UQADD16 : AAI<0b01100110, 0b11110001, "uqadd16">;
2117def UQADD8 : AAI<0b01100110, 0b11111001, "uqadd8">;
2118def UQASX : AAI<0b01100110, 0b11110011, "uqasx">;
2119def UQSAX : AAI<0b01100110, 0b11110101, "uqsax">;
2120def UQSUB16 : AAI<0b01100110, 0b11110111, "uqsub16">;
2121def UQSUB8 : AAI<0b01100110, 0b11111111, "uqsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002122
2123// Signed/Unsigned add/subtract -- for disassembly only
2124
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002125def SASX : AAI<0b01100001, 0b11110011, "sasx">;
2126def SADD16 : AAI<0b01100001, 0b11110001, "sadd16">;
2127def SADD8 : AAI<0b01100001, 0b11111001, "sadd8">;
2128def SSAX : AAI<0b01100001, 0b11110101, "ssax">;
2129def SSUB16 : AAI<0b01100001, 0b11110111, "ssub16">;
2130def SSUB8 : AAI<0b01100001, 0b11111111, "ssub8">;
2131def UASX : AAI<0b01100101, 0b11110011, "uasx">;
2132def UADD16 : AAI<0b01100101, 0b11110001, "uadd16">;
2133def UADD8 : AAI<0b01100101, 0b11111001, "uadd8">;
2134def USAX : AAI<0b01100101, 0b11110101, "usax">;
2135def USUB16 : AAI<0b01100101, 0b11110111, "usub16">;
2136def USUB8 : AAI<0b01100101, 0b11111111, "usub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002137
2138// Signed/Unsigned halving add/subtract -- for disassembly only
2139
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002140def SHASX : AAI<0b01100011, 0b11110011, "shasx">;
2141def SHADD16 : AAI<0b01100011, 0b11110001, "shadd16">;
2142def SHADD8 : AAI<0b01100011, 0b11111001, "shadd8">;
2143def SHSAX : AAI<0b01100011, 0b11110101, "shsax">;
2144def SHSUB16 : AAI<0b01100011, 0b11110111, "shsub16">;
2145def SHSUB8 : AAI<0b01100011, 0b11111111, "shsub8">;
2146def UHASX : AAI<0b01100111, 0b11110011, "uhasx">;
2147def UHADD16 : AAI<0b01100111, 0b11110001, "uhadd16">;
2148def UHADD8 : AAI<0b01100111, 0b11111001, "uhadd8">;
2149def UHSAX : AAI<0b01100111, 0b11110101, "uhsax">;
2150def UHSUB16 : AAI<0b01100111, 0b11110111, "uhsub16">;
2151def UHSUB8 : AAI<0b01100111, 0b11111111, "uhsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002152
Johnny Chenadc77332010-02-26 22:04:29 +00002153// Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only
Johnny Chen667d1272010-02-22 18:50:54 +00002154
Jim Grosbach70987fb2010-10-18 23:35:38 +00002155def USAD8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Johnny Chen667d1272010-02-22 18:50:54 +00002156 MulFrm /* for convenience */, NoItinerary, "usad8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00002157 "\t$Rd, $Rn, $Rm", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00002158 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002159 bits<4> Rd;
2160 bits<4> Rn;
2161 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00002162 let Inst{27-20} = 0b01111000;
2163 let Inst{15-12} = 0b1111;
2164 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002165 let Inst{19-16} = Rd;
2166 let Inst{11-8} = Rm;
2167 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002168}
Jim Grosbach70987fb2010-10-18 23:35:38 +00002169def USADA8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Johnny Chen667d1272010-02-22 18:50:54 +00002170 MulFrm /* for convenience */, NoItinerary, "usada8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00002171 "\t$Rd, $Rn, $Rm, $Ra", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00002172 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002173 bits<4> Rd;
2174 bits<4> Rn;
2175 bits<4> Rm;
2176 bits<4> Ra;
Johnny Chen667d1272010-02-22 18:50:54 +00002177 let Inst{27-20} = 0b01111000;
2178 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002179 let Inst{19-16} = Rd;
2180 let Inst{15-12} = Ra;
2181 let Inst{11-8} = Rm;
2182 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002183}
2184
2185// Signed/Unsigned saturate -- for disassembly only
2186
Jim Grosbach70987fb2010-10-18 23:35:38 +00002187def SSAT : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a, shift_imm:$sh),
2188 SatFrm, NoItinerary, "ssat", "\t$Rd, $sat_imm, $a$sh",
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002189 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002190 bits<4> Rd;
2191 bits<5> sat_imm;
2192 bits<4> Rn;
2193 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00002194 let Inst{27-21} = 0b0110101;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002195 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002196 let Inst{20-16} = sat_imm;
2197 let Inst{15-12} = Rd;
2198 let Inst{11-7} = sh{7-3};
2199 let Inst{6} = sh{0};
2200 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002201}
2202
Jim Grosbach70987fb2010-10-18 23:35:38 +00002203def SSAT16 : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$Rn), SatFrm,
2204 NoItinerary, "ssat16", "\t$Rd, $sat_imm, $Rn",
Johnny Chen667d1272010-02-22 18:50:54 +00002205 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002206 bits<4> Rd;
2207 bits<4> sat_imm;
2208 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002209 let Inst{27-20} = 0b01101010;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002210 let Inst{11-4} = 0b11110011;
2211 let Inst{15-12} = Rd;
2212 let Inst{19-16} = sat_imm;
2213 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002214}
2215
Jim Grosbach70987fb2010-10-18 23:35:38 +00002216def USAT : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a, shift_imm:$sh),
2217 SatFrm, NoItinerary, "usat", "\t$Rd, $sat_imm, $a$sh",
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002218 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002219 bits<4> Rd;
2220 bits<5> sat_imm;
2221 bits<4> Rn;
2222 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00002223 let Inst{27-21} = 0b0110111;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002224 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002225 let Inst{15-12} = Rd;
2226 let Inst{11-7} = sh{7-3};
2227 let Inst{6} = sh{0};
2228 let Inst{20-16} = sat_imm;
2229 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002230}
2231
Jim Grosbach70987fb2010-10-18 23:35:38 +00002232def USAT16 : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a), SatFrm,
2233 NoItinerary, "usat16", "\t$Rd, $sat_imm, $a",
Johnny Chen667d1272010-02-22 18:50:54 +00002234 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002235 bits<4> Rd;
2236 bits<4> sat_imm;
2237 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002238 let Inst{27-20} = 0b01101110;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002239 let Inst{11-4} = 0b11110011;
2240 let Inst{15-12} = Rd;
2241 let Inst{19-16} = sat_imm;
2242 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002243}
Evan Chenga8e29892007-01-19 07:51:42 +00002244
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002245def : ARMV6Pat<(int_arm_ssat GPR:$a, imm:$pos), (SSAT imm:$pos, GPR:$a, 0)>;
2246def : ARMV6Pat<(int_arm_usat GPR:$a, imm:$pos), (USAT imm:$pos, GPR:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00002247
Evan Chenga8e29892007-01-19 07:51:42 +00002248//===----------------------------------------------------------------------===//
2249// Bitwise Instructions.
2250//
2251
Jim Grosbach26421962008-10-14 20:36:24 +00002252defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002253 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002254 BinOpFrag<(and node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002255defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002256 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002257 BinOpFrag<(or node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002258defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002259 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002260 BinOpFrag<(xor node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002261defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002262 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng7fd7ca42008-09-17 07:53:38 +00002263 BinOpFrag<(and node:$LHS, (not node:$RHS))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002264
Jim Grosbach3fea191052010-10-21 22:03:21 +00002265def BFC : I<(outs GPR:$Rd), (ins GPR:$src, bf_inv_mask_imm:$imm),
David Goodwin2f54a2f2009-11-02 17:28:36 +00002266 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00002267 "bfc", "\t$Rd, $imm", "$src = $Rd",
2268 [(set GPR:$Rd, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002269 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00002270 bits<4> Rd;
2271 bits<10> imm;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002272 let Inst{27-21} = 0b0111110;
2273 let Inst{6-0} = 0b0011111;
Jim Grosbach3fea191052010-10-21 22:03:21 +00002274 let Inst{15-12} = Rd;
2275 let Inst{11-7} = imm{4-0}; // lsb
2276 let Inst{20-16} = imm{9-5}; // width
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002277}
2278
Johnny Chenb2503c02010-02-17 06:31:48 +00002279// A8.6.18 BFI - Bitfield insert (Encoding A1)
Jim Grosbach3fea191052010-10-21 22:03:21 +00002280def BFI : I<(outs GPR:$Rd), (ins GPR:$src, GPR:$Rn, bf_inv_mask_imm:$imm),
Johnny Chenb2503c02010-02-17 06:31:48 +00002281 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00002282 "bfi", "\t$Rd, $Rn, $imm", "$src = $Rd",
2283 [(set GPR:$Rd, (ARMbfi GPR:$src, GPR:$Rn,
Jim Grosbach469bbdb2010-07-16 23:05:05 +00002284 bf_inv_mask_imm:$imm))]>,
Johnny Chenb2503c02010-02-17 06:31:48 +00002285 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00002286 bits<4> Rd;
2287 bits<4> Rn;
2288 bits<10> imm;
Johnny Chenb2503c02010-02-17 06:31:48 +00002289 let Inst{27-21} = 0b0111110;
2290 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
Jim Grosbach3fea191052010-10-21 22:03:21 +00002291 let Inst{15-12} = Rd;
2292 let Inst{11-7} = imm{4-0}; // lsb
2293 let Inst{20-16} = imm{9-5}; // width
2294 let Inst{3-0} = Rn;
Johnny Chenb2503c02010-02-17 06:31:48 +00002295}
2296
Jim Grosbach36860462010-10-21 22:19:32 +00002297def MVNr : AsI1<0b1111, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMVNr,
2298 "mvn", "\t$Rd, $Rm",
2299 [(set GPR:$Rd, (not GPR:$Rm))]>, UnaryDP {
2300 bits<4> Rd;
2301 bits<4> Rm;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002302 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00002303 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00002304 let Inst{11-4} = 0b00000000;
Jim Grosbach36860462010-10-21 22:19:32 +00002305 let Inst{15-12} = Rd;
2306 let Inst{3-0} = Rm;
Bob Wilson8e86b512009-10-14 19:00:24 +00002307}
Jim Grosbach36860462010-10-21 22:19:32 +00002308def MVNs : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg:$shift), DPSoRegFrm,
2309 IIC_iMVNsr, "mvn", "\t$Rd, $shift",
2310 [(set GPR:$Rd, (not so_reg:$shift))]>, UnaryDP {
2311 bits<4> Rd;
2312 bits<4> Rm;
2313 bits<12> shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002314 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00002315 let Inst{19-16} = 0b0000;
2316 let Inst{15-12} = Rd;
2317 let Inst{11-0} = shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002318}
Evan Chengb3379fb2009-02-05 08:42:55 +00002319let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Jim Grosbach36860462010-10-21 22:19:32 +00002320def MVNi : AsI1<0b1111, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm,
2321 IIC_iMVNi, "mvn", "\t$Rd, $imm",
2322 [(set GPR:$Rd, so_imm_not:$imm)]>,UnaryDP {
2323 bits<4> Rd;
2324 bits<4> Rm;
2325 bits<12> imm;
2326 let Inst{25} = 1;
2327 let Inst{19-16} = 0b0000;
2328 let Inst{15-12} = Rd;
2329 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002330}
Evan Chenga8e29892007-01-19 07:51:42 +00002331
2332def : ARMPat<(and GPR:$src, so_imm_not:$imm),
2333 (BICri GPR:$src, so_imm_not:$imm)>;
2334
2335//===----------------------------------------------------------------------===//
2336// Multiply Instructions.
2337//
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002338class AsMul1I32<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
2339 string opc, string asm, list<dag> pattern>
2340 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
2341 bits<4> Rd;
2342 bits<4> Rm;
2343 bits<4> Rn;
2344 let Inst{19-16} = Rd;
2345 let Inst{11-8} = Rm;
2346 let Inst{3-0} = Rn;
2347}
2348class AsMul1I64<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
2349 string opc, string asm, list<dag> pattern>
2350 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
2351 bits<4> RdLo;
2352 bits<4> RdHi;
2353 bits<4> Rm;
2354 bits<4> Rn;
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002355 let Inst{19-16} = RdHi;
2356 let Inst{15-12} = RdLo;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002357 let Inst{11-8} = Rm;
2358 let Inst{3-0} = Rn;
2359}
Evan Chenga8e29892007-01-19 07:51:42 +00002360
Evan Cheng8de898a2009-06-26 00:19:44 +00002361let isCommutable = 1 in
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002362def MUL : AsMul1I32<0b0000000, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2363 IIC_iMUL32, "mul", "\t$Rd, $Rn, $Rm",
2364 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002365
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002366def MLA : AsMul1I32<0b0000001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2367 IIC_iMAC32, "mla", "\t$Rd, $Rn, $Rm, $Ra",
2368 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))]> {
2369 bits<4> Ra;
2370 let Inst{15-12} = Ra;
2371}
Evan Chenga8e29892007-01-19 07:51:42 +00002372
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002373def MLS : AMul1I<0b0000011, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00002374 IIC_iMAC32, "mls", "\t$dst, $a, $b, $c",
Evan Chengedcbada2009-07-06 22:05:45 +00002375 [(set GPR:$dst, (sub GPR:$c, (mul GPR:$a, GPR:$b)))]>,
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002376 Requires<[IsARM, HasV6T2]> {
2377 bits<4> Rd;
2378 bits<4> Rm;
2379 bits<4> Rn;
2380 let Inst{19-16} = Rd;
2381 let Inst{11-8} = Rm;
2382 let Inst{3-0} = Rn;
2383}
Evan Chengedcbada2009-07-06 22:05:45 +00002384
Evan Chenga8e29892007-01-19 07:51:42 +00002385// Extra precision multiplies with low / high results
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002386
Evan Chengcd799b92009-06-12 20:46:18 +00002387let neverHasSideEffects = 1 in {
Evan Cheng8de898a2009-06-26 00:19:44 +00002388let isCommutable = 1 in {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002389def SMULL : AsMul1I64<0b0000110, (outs GPR:$RdLo, GPR:$RdHi),
2390 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
2391 "smull", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00002392
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002393def UMULL : AsMul1I64<0b0000100, (outs GPR:$RdLo, GPR:$RdHi),
2394 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
2395 "umull", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Cheng8de898a2009-06-26 00:19:44 +00002396}
Evan Chenga8e29892007-01-19 07:51:42 +00002397
2398// Multiply + accumulate
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002399def SMLAL : AsMul1I64<0b0000111, (outs GPR:$RdLo, GPR:$RdHi),
2400 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
2401 "smlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00002402
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002403def UMLAL : AsMul1I64<0b0000101, (outs GPR:$RdLo, GPR:$RdHi),
2404 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
2405 "umlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00002406
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002407def UMAAL : AMul1I <0b0000010, (outs GPR:$RdLo, GPR:$RdHi),
2408 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
2409 "umaal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2410 Requires<[IsARM, HasV6]> {
2411 bits<4> RdLo;
2412 bits<4> RdHi;
2413 bits<4> Rm;
2414 bits<4> Rn;
2415 let Inst{19-16} = RdLo;
2416 let Inst{15-12} = RdHi;
2417 let Inst{11-8} = Rm;
2418 let Inst{3-0} = Rn;
2419}
Evan Chengcd799b92009-06-12 20:46:18 +00002420} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00002421
2422// Most significant word multiply
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002423def SMMUL : AMul2I <0b0111010, 0b0001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2424 IIC_iMUL32, "smmul", "\t$Rd, $Rn, $Rm",
2425 [(set GPR:$Rd, (mulhs GPR:$Rn, GPR:$Rm))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00002426 Requires<[IsARM, HasV6]> {
Evan Chengfbc9d412008-11-06 01:21:28 +00002427 let Inst{15-12} = 0b1111;
2428}
Evan Cheng13ab0202007-07-10 18:08:01 +00002429
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002430def SMMULR : AMul2I <0b0111010, 0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2431 IIC_iMUL32, "smmulr", "\t$Rd, $Rn, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002432 [/* For disassembly only; pattern left blank */]>,
2433 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +00002434 let Inst{15-12} = 0b1111;
2435}
2436
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002437def SMMLA : AMul2Ia <0b0111010, 0b0001, (outs GPR:$Rd),
2438 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2439 IIC_iMAC32, "smmla", "\t$Rd, $Rn, $Rm, $Ra",
2440 [(set GPR:$Rd, (add (mulhs GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
2441 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002442
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002443def SMMLAR : AMul2Ia <0b0111010, 0b0011, (outs GPR:$Rd),
2444 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2445 IIC_iMAC32, "smmlar", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002446 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002447 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002448
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002449def SMMLS : AMul2Ia <0b0111010, 0b1101, (outs GPR:$Rd),
2450 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2451 IIC_iMAC32, "smmls", "\t$Rd, $Rn, $Rm, $Ra",
2452 [(set GPR:$Rd, (sub GPR:$Ra, (mulhs GPR:$Rn, GPR:$Rm)))]>,
2453 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002454
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002455def SMMLSR : AMul2Ia <0b0111010, 0b1111, (outs GPR:$Rd),
2456 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2457 IIC_iMAC32, "smmlsr", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002458 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002459 Requires<[IsARM, HasV6]>;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002460
Raul Herbster37fb5b12007-08-30 23:25:47 +00002461multiclass AI_smul<string opc, PatFrag opnode> {
Jim Grosbach3870b752010-10-22 18:35:16 +00002462 def BB : AMulxyI<0b0001011, 0b00, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2463 IIC_iMUL16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm",
2464 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
2465 (sext_inreg GPR:$Rm, i16)))]>,
2466 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002467
Jim Grosbach3870b752010-10-22 18:35:16 +00002468 def BT : AMulxyI<0b0001011, 0b10, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2469 IIC_iMUL16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm",
2470 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
2471 (sra GPR:$Rm, (i32 16))))]>,
2472 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002473
Jim Grosbach3870b752010-10-22 18:35:16 +00002474 def TB : AMulxyI<0b0001011, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2475 IIC_iMUL16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm",
2476 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
2477 (sext_inreg GPR:$Rm, i16)))]>,
2478 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002479
Jim Grosbach3870b752010-10-22 18:35:16 +00002480 def TT : AMulxyI<0b0001011, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2481 IIC_iMUL16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm",
2482 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
2483 (sra GPR:$Rm, (i32 16))))]>,
2484 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002485
Jim Grosbach3870b752010-10-22 18:35:16 +00002486 def WB : AMulxyI<0b0001001, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2487 IIC_iMUL16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm",
2488 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
2489 (sext_inreg GPR:$Rm, i16)), (i32 16)))]>,
2490 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002491
Jim Grosbach3870b752010-10-22 18:35:16 +00002492 def WT : AMulxyI<0b0001001, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2493 IIC_iMUL16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm",
2494 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
2495 (sra GPR:$Rm, (i32 16))), (i32 16)))]>,
2496 Requires<[IsARM, HasV5TE]>;
Rafael Espindolabec2e382006-10-16 16:33:29 +00002497}
2498
Raul Herbster37fb5b12007-08-30 23:25:47 +00002499
2500multiclass AI_smla<string opc, PatFrag opnode> {
Jim Grosbach3870b752010-10-22 18:35:16 +00002501 def BB : AMulxyI<0b0001000, 0b00, (outs GPR:$Rd),
2502 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2503 IIC_iMAC16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra",
2504 [(set GPR:$Rd, (add GPR:$Ra,
2505 (opnode (sext_inreg GPR:$Rn, i16),
2506 (sext_inreg GPR:$Rm, i16))))]>,
2507 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002508
Jim Grosbach3870b752010-10-22 18:35:16 +00002509 def BT : AMulxyI<0b0001000, 0b10, (outs GPR:$Rd),
2510 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2511 IIC_iMAC16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra",
2512 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sext_inreg GPR:$Rn, i16),
2513 (sra GPR:$Rm, (i32 16)))))]>,
2514 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002515
Jim Grosbach3870b752010-10-22 18:35:16 +00002516 def TB : AMulxyI<0b0001000, 0b01, (outs GPR:$Rd),
2517 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2518 IIC_iMAC16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra",
2519 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
2520 (sext_inreg GPR:$Rm, i16))))]>,
2521 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002522
Jim Grosbach3870b752010-10-22 18:35:16 +00002523 def TT : AMulxyI<0b0001000, 0b11, (outs GPR:$Rd),
2524 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2525 IIC_iMAC16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra",
2526 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
2527 (sra GPR:$Rm, (i32 16)))))]>,
2528 Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002529
Jim Grosbach3870b752010-10-22 18:35:16 +00002530 def WB : AMulxyI<0b0001001, 0b00, (outs GPR:$Rd),
2531 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2532 IIC_iMAC16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra",
2533 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
2534 (sext_inreg GPR:$Rm, i16)), (i32 16))))]>,
2535 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002536
Jim Grosbach3870b752010-10-22 18:35:16 +00002537 def WT : AMulxyI<0b0001001, 0b10, (outs GPR:$Rd),
2538 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2539 IIC_iMAC16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra",
2540 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
2541 (sra GPR:$Rm, (i32 16))), (i32 16))))]>,
2542 Requires<[IsARM, HasV5TE]>;
Rafael Espindola70673a12006-10-18 16:20:57 +00002543}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00002544
Raul Herbster37fb5b12007-08-30 23:25:47 +00002545defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2546defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00002547
Johnny Chen83498e52010-02-12 21:59:23 +00002548// Halfword multiply accumulate long: SMLAL<x><y> -- for disassembly only
Jim Grosbach3870b752010-10-22 18:35:16 +00002549def SMLALBB : AMulxyI64<0b0001010, 0b00, (outs GPR:$RdLo, GPR:$RdHi),
2550 (ins GPR:$Rn, GPR:$Rm),
2551 IIC_iMAC64, "smlalbb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002552 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002553 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002554
Jim Grosbach3870b752010-10-22 18:35:16 +00002555def SMLALBT : AMulxyI64<0b0001010, 0b10, (outs GPR:$RdLo, GPR:$RdHi),
2556 (ins GPR:$Rn, GPR:$Rm),
2557 IIC_iMAC64, "smlalbt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002558 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002559 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002560
Jim Grosbach3870b752010-10-22 18:35:16 +00002561def SMLALTB : AMulxyI64<0b0001010, 0b01, (outs GPR:$RdLo, GPR:$RdHi),
2562 (ins GPR:$Rn, GPR:$Rm),
2563 IIC_iMAC64, "smlaltb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002564 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002565 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002566
Jim Grosbach3870b752010-10-22 18:35:16 +00002567def SMLALTT : AMulxyI64<0b0001010, 0b11, (outs GPR:$RdLo, GPR:$RdHi),
2568 (ins GPR:$Rn, GPR:$Rm),
2569 IIC_iMAC64, "smlaltt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002570 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002571 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002572
Johnny Chen667d1272010-02-22 18:50:54 +00002573// Helper class for AI_smld -- for disassembly only
Jim Grosbach385e1362010-10-22 19:15:30 +00002574class AMulDualIbase<bit long, bit sub, bit swap, dag oops, dag iops,
2575 InstrItinClass itin, string opc, string asm>
Johnny Chen667d1272010-02-22 18:50:54 +00002576 : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> {
Jim Grosbach385e1362010-10-22 19:15:30 +00002577 bits<4> Rn;
2578 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00002579 let Inst{4} = 1;
2580 let Inst{5} = swap;
2581 let Inst{6} = sub;
2582 let Inst{7} = 0;
2583 let Inst{21-20} = 0b00;
2584 let Inst{22} = long;
2585 let Inst{27-23} = 0b01110;
Jim Grosbach385e1362010-10-22 19:15:30 +00002586 let Inst{11-8} = Rm;
2587 let Inst{3-0} = Rn;
2588}
2589class AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops,
2590 InstrItinClass itin, string opc, string asm>
2591 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2592 bits<4> Rd;
2593 let Inst{15-12} = 0b1111;
2594 let Inst{19-16} = Rd;
2595}
2596class AMulDualIa<bit long, bit sub, bit swap, dag oops, dag iops,
2597 InstrItinClass itin, string opc, string asm>
2598 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2599 bits<4> Ra;
2600 let Inst{15-12} = Ra;
2601}
2602class AMulDualI64<bit long, bit sub, bit swap, dag oops, dag iops,
2603 InstrItinClass itin, string opc, string asm>
2604 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2605 bits<4> RdLo;
2606 bits<4> RdHi;
2607 let Inst{19-16} = RdHi;
2608 let Inst{15-12} = RdLo;
Johnny Chen667d1272010-02-22 18:50:54 +00002609}
2610
2611multiclass AI_smld<bit sub, string opc> {
2612
Jim Grosbach385e1362010-10-22 19:15:30 +00002613 def D : AMulDualIa<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2614 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00002615
Jim Grosbach385e1362010-10-22 19:15:30 +00002616 def DX: AMulDualIa<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2617 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00002618
Jim Grosbach385e1362010-10-22 19:15:30 +00002619 def LD: AMulDualI64<1, sub, 0, (outs GPR:$RdLo,GPR:$RdHi),
2620 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
2621 !strconcat(opc, "ld"), "\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00002622
Jim Grosbach385e1362010-10-22 19:15:30 +00002623 def LDX : AMulDualI64<1, sub, 1, (outs GPR:$RdLo,GPR:$RdHi),
2624 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
2625 !strconcat(opc, "ldx"),"\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00002626
2627}
2628
2629defm SMLA : AI_smld<0, "smla">;
2630defm SMLS : AI_smld<1, "smls">;
2631
Johnny Chen2ec5e492010-02-22 21:50:40 +00002632multiclass AI_sdml<bit sub, string opc> {
2633
Jim Grosbach385e1362010-10-22 19:15:30 +00002634 def D : AMulDualI<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2635 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm">;
2636 def DX : AMulDualI<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2637 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002638}
2639
2640defm SMUA : AI_sdml<0, "smua">;
2641defm SMUS : AI_sdml<1, "smus">;
Rafael Espindola42b62f32006-10-13 13:14:59 +00002642
Evan Chenga8e29892007-01-19 07:51:42 +00002643//===----------------------------------------------------------------------===//
2644// Misc. Arithmetic Instructions.
2645//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00002646
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002647def CLZ : AMiscA1I<0b000010110, 0b0001, (outs GPR:$Rd), (ins GPR:$Rm),
2648 IIC_iUNAr, "clz", "\t$Rd, $Rm",
2649 [(set GPR:$Rd, (ctlz GPR:$Rm))]>, Requires<[IsARM, HasV5T]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00002650
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002651def RBIT : AMiscA1I<0b01101111, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
2652 IIC_iUNAr, "rbit", "\t$Rd, $Rm",
2653 [(set GPR:$Rd, (ARMrbit GPR:$Rm))]>,
2654 Requires<[IsARM, HasV6T2]>;
Jim Grosbach3482c802010-01-18 19:58:49 +00002655
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002656def REV : AMiscA1I<0b01101011, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
2657 IIC_iUNAr, "rev", "\t$Rd, $Rm",
2658 [(set GPR:$Rd, (bswap GPR:$Rm))]>, Requires<[IsARM, HasV6]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00002659
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002660def REV16 : AMiscA1I<0b01101011, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
2661 IIC_iUNAr, "rev16", "\t$Rd, $Rm",
2662 [(set GPR:$Rd,
2663 (or (and (srl GPR:$Rm, (i32 8)), 0xFF),
2664 (or (and (shl GPR:$Rm, (i32 8)), 0xFF00),
2665 (or (and (srl GPR:$Rm, (i32 8)), 0xFF0000),
2666 (and (shl GPR:$Rm, (i32 8)), 0xFF000000)))))]>,
2667 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00002668
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002669def REVSH : AMiscA1I<0b01101111, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
2670 IIC_iUNAr, "revsh", "\t$Rd, $Rm",
2671 [(set GPR:$Rd,
Evan Chenga8e29892007-01-19 07:51:42 +00002672 (sext_inreg
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002673 (or (srl (and GPR:$Rm, 0xFF00), (i32 8)),
2674 (shl GPR:$Rm, (i32 8))), i16))]>,
2675 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00002676
Bob Wilsonf955f292010-08-17 17:23:19 +00002677def lsl_shift_imm : SDNodeXForm<imm, [{
2678 unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::lsl, N->getZExtValue());
2679 return CurDAG->getTargetConstant(Sh, MVT::i32);
2680}]>;
2681
2682def lsl_amt : PatLeaf<(i32 imm), [{
2683 return (N->getZExtValue() < 32);
2684}], lsl_shift_imm>;
2685
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002686def PKHBT : APKHI<0b01101000, 0, (outs GPR:$Rd),
2687 (ins GPR:$Rn, GPR:$Rm, shift_imm:$sh),
2688 IIC_iALUsi, "pkhbt", "\t$Rd, $Rn, $Rm$sh",
2689 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF),
2690 (and (shl GPR:$Rm, lsl_amt:$sh),
2691 0xFFFF0000)))]>,
2692 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00002693
Evan Chenga8e29892007-01-19 07:51:42 +00002694// Alternate cases for PKHBT where identities eliminate some nodes.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002695def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (and GPR:$Rm, 0xFFFF0000)),
2696 (PKHBT GPR:$Rn, GPR:$Rm, 0)>;
2697def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (shl GPR:$Rm, imm16_31:$sh)),
2698 (PKHBT GPR:$Rn, GPR:$Rm, (lsl_shift_imm imm16_31:$sh))>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00002699
Bob Wilsonf955f292010-08-17 17:23:19 +00002700def asr_shift_imm : SDNodeXForm<imm, [{
2701 unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::asr, N->getZExtValue());
2702 return CurDAG->getTargetConstant(Sh, MVT::i32);
2703}]>;
2704
2705def asr_amt : PatLeaf<(i32 imm), [{
2706 return (N->getZExtValue() <= 32);
2707}], asr_shift_imm>;
Rafael Espindolaa2845842006-10-05 16:48:49 +00002708
Bob Wilsondc66eda2010-08-16 22:26:55 +00002709// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
2710// will match the pattern below.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002711def PKHTB : APKHI<0b01101000, 1, (outs GPR:$Rd),
2712 (ins GPR:$Rn, GPR:$Rm, shift_imm:$sh),
2713 IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm$sh",
2714 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF0000),
2715 (and (sra GPR:$Rm, asr_amt:$sh),
2716 0xFFFF)))]>,
2717 Requires<[IsARM, HasV6]>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00002718
Evan Chenga8e29892007-01-19 07:51:42 +00002719// Alternate cases for PKHTB where identities eliminate some nodes. Note that
2720// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilsondc66eda2010-08-16 22:26:55 +00002721def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, imm16_31:$sh)),
Bob Wilsonf955f292010-08-17 17:23:19 +00002722 (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm16_31:$sh))>;
Evan Chenga8e29892007-01-19 07:51:42 +00002723def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00002724 (and (srl GPR:$src2, imm1_15:$sh), 0xFFFF)),
2725 (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm1_15:$sh))>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00002726
Evan Chenga8e29892007-01-19 07:51:42 +00002727//===----------------------------------------------------------------------===//
2728// Comparison Instructions...
2729//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00002730
Jim Grosbach26421962008-10-14 20:36:24 +00002731defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00002732 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
Evan Cheng0ff94f72007-08-07 01:37:15 +00002733 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Bill Wendling6165e872010-08-26 18:33:51 +00002734
Bill Wendlingc8714bb2010-09-10 10:31:11 +00002735// FIXME: We have to be careful when using the CMN instruction and comparison
2736// with 0. One would expect these two pieces of code should give identical
Bill Wendling6165e872010-08-26 18:33:51 +00002737// results:
2738//
2739// rsbs r1, r1, 0
2740// cmp r0, r1
2741// mov r0, #0
2742// it ls
2743// mov r0, #1
2744//
2745// and:
Jim Grosbacha9a968d2010-10-22 23:48:29 +00002746//
Bill Wendling6165e872010-08-26 18:33:51 +00002747// cmn r0, r1
2748// mov r0, #0
2749// it ls
2750// mov r0, #1
2751//
2752// However, the CMN gives the *opposite* result when r1 is 0. This is because
2753// the carry flag is set in the CMP case but not in the CMN case. In short, the
2754// CMP instruction doesn't perform a truncate of the (logical) NOT of 0 plus the
2755// value of r0 and the carry bit (because the "carry bit" parameter to
2756// AddWithCarry is defined as 1 in this case, the carry flag will always be set
2757// when r0 >= 0). The CMN instruction doesn't perform a NOT of 0 so there is
2758// never a "carry" when this AddWithCarry is performed (because the "carry bit"
2759// parameter to AddWithCarry is defined as 0).
2760//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00002761// When x is 0 and unsigned:
Bill Wendling6165e872010-08-26 18:33:51 +00002762//
2763// x = 0
2764// ~x = 0xFFFF FFFF
2765// ~x + 1 = 0x1 0000 0000
2766// (-x = 0) != (0x1 0000 0000 = ~x + 1)
2767//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00002768// Therefore, we should disable CMN when comparing against zero, until we can
2769// limit when the CMN instruction is used (when we know that the RHS is not 0 or
2770// when it's a comparison which doesn't look at the 'carry' flag).
Bill Wendling6165e872010-08-26 18:33:51 +00002771//
2772// (See the ARM docs for the "AddWithCarry" pseudo-code.)
2773//
2774// This is related to <rdar://problem/7569620>.
2775//
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002776//defm CMN : AI1_cmp_irs<0b1011, "cmn",
2777// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00002778
Evan Chenga8e29892007-01-19 07:51:42 +00002779// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00002780defm TST : AI1_cmp_irs<0b1000, "tst",
Evan Cheng5d42c562010-09-29 00:49:25 +00002781 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
David Goodwinc0309b42009-06-29 15:33:01 +00002782 BinOpFrag<(ARMcmpZ (and node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengd87293c2008-11-06 08:47:38 +00002783defm TEQ : AI1_cmp_irs<0b1001, "teq",
Evan Cheng5d42c562010-09-29 00:49:25 +00002784 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
David Goodwinc0309b42009-06-29 15:33:01 +00002785 BinOpFrag<(ARMcmpZ (xor node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002786
David Goodwinc0309b42009-06-29 15:33:01 +00002787defm CMPz : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00002788 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwinc0309b42009-06-29 15:33:01 +00002789 BinOpFrag<(ARMcmpZ node:$LHS, node:$RHS)>>;
2790defm CMNz : AI1_cmp_irs<0b1011, "cmn",
Evan Cheng5d42c562010-09-29 00:49:25 +00002791 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwinc0309b42009-06-29 15:33:01 +00002792 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00002793
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002794//def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
2795// (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002796
David Goodwinc0309b42009-06-29 15:33:01 +00002797def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002798 (CMNzri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002799
Evan Cheng218977b2010-07-13 19:27:42 +00002800// Pseudo i64 compares for some floating point compares.
2801let usesCustomInserter = 1, isBranch = 1, isTerminator = 1,
2802 Defs = [CPSR] in {
2803def BCCi64 : PseudoInst<(outs),
Jim Grosbachc5ed0132010-08-17 18:39:16 +00002804 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, brtarget:$dst),
Jim Grosbachadde5da2010-10-01 23:09:33 +00002805 IIC_Br, "",
Evan Cheng218977b2010-07-13 19:27:42 +00002806 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, bb:$dst)]>;
2807
2808def BCCZi64 : PseudoInst<(outs),
Jim Grosbachadde5da2010-10-01 23:09:33 +00002809 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, brtarget:$dst), IIC_Br, "",
Evan Cheng218977b2010-07-13 19:27:42 +00002810 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, 0, 0, bb:$dst)]>;
2811} // usesCustomInserter
2812
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00002813
Evan Chenga8e29892007-01-19 07:51:42 +00002814// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00002815// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00002816// a two-value operand where a dag node expects two operands. :(
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00002817// FIXME: These should all be pseudo-instructions that get expanded to
2818// the normal MOV instructions. That would fix the dependency on
2819// special casing them in tblgen.
Owen Andersonf523e472010-09-23 23:45:25 +00002820let neverHasSideEffects = 1 in {
Jim Grosbach89c898f2010-10-13 00:50:27 +00002821def MOVCCr : AI1<0b1101, (outs GPR:$Rd), (ins GPR:$false, GPR:$Rm), DPFrm,
2822 IIC_iCMOVr, "mov", "\t$Rd, $Rm",
2823 [/*(set GPR:$Rd, (ARMcmov GPR:$false, GPR:$Rm, imm:$cc, CCR:$ccr))*/]>,
2824 RegConstraint<"$false = $Rd">, UnaryDP {
2825 bits<4> Rd;
2826 bits<4> Rm;
2827
2828 let Inst{11-4} = 0b00000000;
2829 let Inst{25} = 0;
2830 let Inst{3-0} = Rm;
2831 let Inst{15-12} = Rd;
Johnny Chen04301522009-11-07 00:54:36 +00002832 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00002833 let Inst{25} = 0;
2834}
Rafael Espindola493a7fc2006-10-10 20:38:57 +00002835
Evan Chengd87293c2008-11-06 08:47:38 +00002836def MOVCCs : AI1<0b1101, (outs GPR:$dst),
David Goodwin5d598aa2009-08-19 18:00:44 +00002837 (ins GPR:$false, so_reg:$true), DPSoRegFrm, IIC_iCMOVsr,
Evan Cheng162e3092009-10-26 23:45:59 +00002838 "mov", "\t$dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +00002839 [/*(set GPR:$dst, (ARMcmov GPR:$false, so_reg:$true, imm:$cc, CCR:$ccr))*/]>,
Bob Wilson8e86b512009-10-14 19:00:24 +00002840 RegConstraint<"$false = $dst">, UnaryDP {
Bob Wilson8e86b512009-10-14 19:00:24 +00002841 let Inst{25} = 0;
2842}
Rafael Espindola2dc0f2b2006-10-09 17:50:29 +00002843
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00002844def MOVCCi16 : AI1<0b1000, (outs GPR:$dst), (ins GPR:$false, i32imm:$src),
2845 DPFrm, IIC_iMOVi,
2846 "movw", "\t$dst, $src",
2847 []>,
2848 RegConstraint<"$false = $dst">, Requires<[IsARM, HasV6T2]>,
2849 UnaryDP {
2850 let Inst{20} = 0;
2851 let Inst{25} = 1;
2852}
2853
Evan Chengd87293c2008-11-06 08:47:38 +00002854def MOVCCi : AI1<0b1101, (outs GPR:$dst),
David Goodwin5d598aa2009-08-19 18:00:44 +00002855 (ins GPR:$false, so_imm:$true), DPFrm, IIC_iCMOVi,
Evan Cheng162e3092009-10-26 23:45:59 +00002856 "mov", "\t$dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +00002857 [/*(set GPR:$dst, (ARMcmov GPR:$false, so_imm:$true, imm:$cc, CCR:$ccr))*/]>,
Evan Cheng7995ef32009-09-09 01:47:07 +00002858 RegConstraint<"$false = $dst">, UnaryDP {
Bob Wilson8e86b512009-10-14 19:00:24 +00002859 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00002860}
Owen Andersonf523e472010-09-23 23:45:25 +00002861} // neverHasSideEffects
Rafael Espindolad9ae7782006-10-07 13:46:42 +00002862
Jim Grosbach3728e962009-12-10 00:11:09 +00002863//===----------------------------------------------------------------------===//
2864// Atomic operations intrinsics
2865//
2866
2867// memory barriers protect the atomic sequences
Jim Grosbachf6b28622009-12-14 18:31:20 +00002868let hasSideEffects = 1 in {
Johnny Chen7def14f2010-08-11 23:35:12 +00002869def DMBsy : AInoP<(outs), (ins), MiscFrm, NoItinerary, "dmb", "",
Evan Chengee349872010-08-11 06:36:31 +00002870 [(ARMMemBarrier)]>, Requires<[IsARM, HasDB]> {
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002871 let Inst{31-4} = 0xf57ff05;
2872 // FIXME: add support for options other than a full system DMB
Johnny Chenfd6037d2010-02-18 00:19:08 +00002873 // See DMB disassembly-only variants below.
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002874 let Inst{3-0} = 0b1111;
2875}
Jim Grosbach3728e962009-12-10 00:11:09 +00002876
Johnny Chen7def14f2010-08-11 23:35:12 +00002877def DSBsy : AInoP<(outs), (ins), MiscFrm, NoItinerary, "dsb", "",
Evan Chengee349872010-08-11 06:36:31 +00002878 [(ARMSyncBarrier)]>, Requires<[IsARM, HasDB]> {
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002879 let Inst{31-4} = 0xf57ff04;
2880 // FIXME: add support for options other than a full system DSB
Johnny Chenfd6037d2010-02-18 00:19:08 +00002881 // See DSB disassembly-only variants below.
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002882 let Inst{3-0} = 0b1111;
2883}
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002884
Johnny Chen7def14f2010-08-11 23:35:12 +00002885def DMB_MCR : AInoP<(outs), (ins GPR:$zero), MiscFrm, NoItinerary,
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002886 "mcr", "\tp15, 0, $zero, c7, c10, 5",
Evan Cheng11db0682010-08-11 06:22:01 +00002887 [(ARMMemBarrierMCR GPR:$zero)]>,
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002888 Requires<[IsARM, HasV6]> {
2889 // FIXME: add support for options other than a full system DMB
2890 // FIXME: add encoding
2891}
2892
Johnny Chen7def14f2010-08-11 23:35:12 +00002893def DSB_MCR : AInoP<(outs), (ins GPR:$zero), MiscFrm, NoItinerary,
Jim Grosbach80dd1252009-12-14 21:33:32 +00002894 "mcr", "\tp15, 0, $zero, c7, c10, 4",
Evan Cheng11db0682010-08-11 06:22:01 +00002895 [(ARMSyncBarrierMCR GPR:$zero)]>,
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002896 Requires<[IsARM, HasV6]> {
2897 // FIXME: add support for options other than a full system DSB
2898 // FIXME: add encoding
2899}
Jim Grosbach3728e962009-12-10 00:11:09 +00002900}
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00002901
Johnny Chen1adc40c2010-08-12 20:46:17 +00002902// Memory Barrier Operations Variants -- for disassembly only
2903
2904def memb_opt : Operand<i32> {
2905 let PrintMethod = "printMemBOption";
Johnny Chenfd6037d2010-02-18 00:19:08 +00002906}
2907
Johnny Chen1adc40c2010-08-12 20:46:17 +00002908class AMBI<bits<4> op7_4, string opc>
2909 : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary, opc, "\t$opt",
2910 [/* For disassembly only; pattern left blank */]>,
2911 Requires<[IsARM, HasDB]> {
2912 let Inst{31-8} = 0xf57ff0;
2913 let Inst{7-4} = op7_4;
Johnny Chenfd6037d2010-02-18 00:19:08 +00002914}
2915
2916// These DMB variants are for disassembly only.
Johnny Chen1adc40c2010-08-12 20:46:17 +00002917def DMBvar : AMBI<0b0101, "dmb">;
Johnny Chenfd6037d2010-02-18 00:19:08 +00002918
2919// These DSB variants are for disassembly only.
Johnny Chen1adc40c2010-08-12 20:46:17 +00002920def DSBvar : AMBI<0b0100, "dsb">;
Johnny Chenfd6037d2010-02-18 00:19:08 +00002921
2922// ISB has only full system option -- for disassembly only
Johnny Chen1adc40c2010-08-12 20:46:17 +00002923def ISBsy : AInoP<(outs), (ins), MiscFrm, NoItinerary, "isb", "", []>,
2924 Requires<[IsARM, HasDB]> {
2925 let Inst{31-4} = 0xf57ff06;
Johnny Chenfd6037d2010-02-18 00:19:08 +00002926 let Inst{3-0} = 0b1111;
2927}
2928
Jim Grosbach66869102009-12-11 18:52:41 +00002929let usesCustomInserter = 1 in {
Jim Grosbache801dc42009-12-12 01:40:06 +00002930 let Uses = [CPSR] in {
2931 def ATOMIC_LOAD_ADD_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002932 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002933 [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>;
2934 def ATOMIC_LOAD_SUB_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002935 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002936 [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>;
2937 def ATOMIC_LOAD_AND_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002938 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002939 [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>;
2940 def ATOMIC_LOAD_OR_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002941 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002942 [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>;
2943 def ATOMIC_LOAD_XOR_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002944 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002945 [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>;
2946 def ATOMIC_LOAD_NAND_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002947 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002948 [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>;
2949 def ATOMIC_LOAD_ADD_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002950 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002951 [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>;
2952 def ATOMIC_LOAD_SUB_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002953 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002954 [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>;
2955 def ATOMIC_LOAD_AND_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002956 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002957 [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>;
2958 def ATOMIC_LOAD_OR_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002959 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002960 [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>;
2961 def ATOMIC_LOAD_XOR_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002962 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002963 [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>;
2964 def ATOMIC_LOAD_NAND_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002965 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002966 [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>;
2967 def ATOMIC_LOAD_ADD_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002968 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002969 [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>;
2970 def ATOMIC_LOAD_SUB_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002971 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002972 [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>;
2973 def ATOMIC_LOAD_AND_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002974 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002975 [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>;
2976 def ATOMIC_LOAD_OR_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002977 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002978 [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>;
2979 def ATOMIC_LOAD_XOR_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002980 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002981 [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>;
2982 def ATOMIC_LOAD_NAND_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002983 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002984 [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>;
2985
2986 def ATOMIC_SWAP_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002987 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002988 [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>;
2989 def ATOMIC_SWAP_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002990 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002991 [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>;
2992 def ATOMIC_SWAP_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002993 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002994 [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>;
2995
Jim Grosbache801dc42009-12-12 01:40:06 +00002996 def ATOMIC_CMP_SWAP_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002997 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002998 [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>;
2999 def ATOMIC_CMP_SWAP_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003000 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003001 [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>;
3002 def ATOMIC_CMP_SWAP_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003003 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003004 [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>;
3005}
Jim Grosbach5278eb82009-12-11 01:42:04 +00003006}
3007
3008let mayLoad = 1 in {
3009def LDREXB : AIldrex<0b10, (outs GPR:$dest), (ins GPR:$ptr), NoItinerary,
3010 "ldrexb", "\t$dest, [$ptr]",
3011 []>;
3012def LDREXH : AIldrex<0b11, (outs GPR:$dest), (ins GPR:$ptr), NoItinerary,
3013 "ldrexh", "\t$dest, [$ptr]",
3014 []>;
3015def LDREX : AIldrex<0b00, (outs GPR:$dest), (ins GPR:$ptr), NoItinerary,
3016 "ldrex", "\t$dest, [$ptr]",
3017 []>;
Johnny Chenc4747962009-12-14 21:01:46 +00003018def LDREXD : AIldrex<0b01, (outs GPR:$dest, GPR:$dest2), (ins GPR:$ptr),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003019 NoItinerary,
3020 "ldrexd", "\t$dest, $dest2, [$ptr]",
3021 []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003022}
3023
Jim Grosbach587b0722009-12-16 19:44:06 +00003024let mayStore = 1, Constraints = "@earlyclobber $success" in {
Jim Grosbach5278eb82009-12-11 01:42:04 +00003025def STREXB : AIstrex<0b10, (outs GPR:$success), (ins GPR:$src, GPR:$ptr),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003026 NoItinerary,
Jim Grosbach5278eb82009-12-11 01:42:04 +00003027 "strexb", "\t$success, $src, [$ptr]",
3028 []>;
3029def STREXH : AIstrex<0b11, (outs GPR:$success), (ins GPR:$src, GPR:$ptr),
3030 NoItinerary,
3031 "strexh", "\t$success, $src, [$ptr]",
3032 []>;
3033def STREX : AIstrex<0b00, (outs GPR:$success), (ins GPR:$src, GPR:$ptr),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003034 NoItinerary,
Jim Grosbach5278eb82009-12-11 01:42:04 +00003035 "strex", "\t$success, $src, [$ptr]",
3036 []>;
Johnny Chenc4747962009-12-14 21:01:46 +00003037def STREXD : AIstrex<0b01, (outs GPR:$success),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003038 (ins GPR:$src, GPR:$src2, GPR:$ptr),
3039 NoItinerary,
3040 "strexd", "\t$success, $src, $src2, [$ptr]",
3041 []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003042}
3043
Johnny Chenb9436272010-02-17 22:37:58 +00003044// Clear-Exclusive is for disassembly only.
3045def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex",
3046 [/* For disassembly only; pattern left blank */]>,
3047 Requires<[IsARM, HasV7]> {
3048 let Inst{31-20} = 0xf57;
3049 let Inst{7-4} = 0b0001;
3050}
3051
Johnny Chenb3e1bf52010-02-12 20:48:24 +00003052// SWP/SWPB are deprecated in V6/V7 and for disassembly only.
3053let mayLoad = 1 in {
3054def SWP : AI<(outs GPR:$dst), (ins GPR:$src, GPR:$ptr), LdStExFrm, NoItinerary,
3055 "swp", "\t$dst, $src, [$ptr]",
3056 [/* For disassembly only; pattern left blank */]> {
3057 let Inst{27-23} = 0b00010;
3058 let Inst{22} = 0; // B = 0
3059 let Inst{21-20} = 0b00;
3060 let Inst{7-4} = 0b1001;
3061}
3062
3063def SWPB : AI<(outs GPR:$dst), (ins GPR:$src, GPR:$ptr), LdStExFrm, NoItinerary,
3064 "swpb", "\t$dst, $src, [$ptr]",
3065 [/* For disassembly only; pattern left blank */]> {
3066 let Inst{27-23} = 0b00010;
3067 let Inst{22} = 1; // B = 1
3068 let Inst{21-20} = 0b00;
3069 let Inst{7-4} = 0b1001;
3070}
3071}
3072
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00003073//===----------------------------------------------------------------------===//
3074// TLS Instructions
3075//
3076
3077// __aeabi_read_tp preserves the registers r1-r3.
Evan Cheng13ab0202007-07-10 18:08:01 +00003078let isCall = 1,
3079 Defs = [R0, R12, LR, CPSR] in {
David Goodwin8b7d7ad2009-08-06 16:52:47 +00003080 def TPsoft : ABXI<0b1011, (outs), (ins), IIC_Br,
Evan Cheng162e3092009-10-26 23:45:59 +00003081 "bl\t__aeabi_read_tp",
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00003082 [(set R0, ARMthread_pointer)]>;
3083}
Rafael Espindolac01c87c2006-10-17 20:33:13 +00003084
Evan Chenga8e29892007-01-19 07:51:42 +00003085//===----------------------------------------------------------------------===//
Jim Grosbach0e0da732009-05-12 23:59:14 +00003086// SJLJ Exception handling intrinsics
Jim Grosbach1add6592009-08-13 15:11:43 +00003087// eh_sjlj_setjmp() is an instruction sequence to store the return
Jim Grosbachf9570122009-05-14 00:46:35 +00003088// address and save #0 in R0 for the non-longjmp case.
Jim Grosbach0e0da732009-05-12 23:59:14 +00003089// Since by its nature we may be coming from some other function to get
3090// here, and we're using the stack frame for the containing function to
3091// save/restore registers, we can't keep anything live in regs across
Jim Grosbachf9570122009-05-14 00:46:35 +00003092// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Jim Grosbach0e0da732009-05-12 23:59:14 +00003093// when we get here from a longjmp(). We force everthing out of registers
Jim Grosbachf9570122009-05-14 00:46:35 +00003094// except for our own input by listing the relevant registers in Defs. By
3095// doing so, we also cause the prologue/epilogue code to actively preserve
3096// all of the callee-saved resgisters, which is exactly what we want.
Jim Grosbacha87ded22010-02-08 23:22:00 +00003097// A constant value is passed in $val, and we use the location as a scratch.
3098let Defs =
Jim Grosbachf35d2162009-08-13 16:59:44 +00003099 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, D0,
3100 D1, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15,
Evan Cheng0531d042009-07-29 20:10:36 +00003101 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26, D27, D28, D29, D30,
Jim Grosbach5caeff52010-05-28 17:37:40 +00003102 D31 ], hasSideEffects = 1, isBarrier = 1 in {
Jim Grosbacha87ded22010-02-08 23:22:00 +00003103 def Int_eh_sjlj_setjmp : XI<(outs), (ins GPR:$src, GPR:$val),
David Goodwin8b7d7ad2009-08-06 16:52:47 +00003104 AddrModeNone, SizeSpecial, IndexModeNone,
Jim Grosbach71d933a2010-09-30 16:56:53 +00003105 Pseudo, NoItinerary, "", "",
Bob Wilsonec80e262010-04-09 20:41:18 +00003106 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
3107 Requires<[IsARM, HasVFP2]>;
3108}
3109
3110let Defs =
Jim Grosbach5caeff52010-05-28 17:37:40 +00003111 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR ],
3112 hasSideEffects = 1, isBarrier = 1 in {
Bob Wilsonec80e262010-04-09 20:41:18 +00003113 def Int_eh_sjlj_setjmp_nofp : XI<(outs), (ins GPR:$src, GPR:$val),
3114 AddrModeNone, SizeSpecial, IndexModeNone,
Jim Grosbach71d933a2010-09-30 16:56:53 +00003115 Pseudo, NoItinerary, "", "",
Bob Wilsonec80e262010-04-09 20:41:18 +00003116 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
3117 Requires<[IsARM, NoVFP]>;
Jim Grosbach0e0da732009-05-12 23:59:14 +00003118}
3119
Jim Grosbach5eb19512010-05-22 01:06:18 +00003120// FIXME: Non-Darwin version(s)
3121let isBarrier = 1, hasSideEffects = 1, isTerminator = 1,
3122 Defs = [ R7, LR, SP ] in {
3123def Int_eh_sjlj_longjmp : XI<(outs), (ins GPR:$src, GPR:$scratch),
3124 AddrModeNone, SizeSpecial, IndexModeNone,
Jim Grosbach71d933a2010-09-30 16:56:53 +00003125 Pseudo, NoItinerary, "", "",
Jim Grosbach5eb19512010-05-22 01:06:18 +00003126 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
3127 Requires<[IsARM, IsDarwin]>;
3128}
3129
Jim Grosbache4ad3872010-10-19 23:27:08 +00003130// eh.sjlj.dispatchsetup pseudo-instruction.
3131// This pseudo is usef for ARM, Thumb1 and Thumb2. Any differences are
3132// handled when the pseudo is expanded (which happens before any passes
3133// that need the instruction size).
3134let isBarrier = 1, hasSideEffects = 1 in
3135def Int_eh_sjlj_dispatchsetup :
3136 PseudoInst<(outs), (ins GPR:$src), NoItinerary, "",
3137 [(ARMeh_sjlj_dispatchsetup GPR:$src)]>,
3138 Requires<[IsDarwin]>;
3139
Jim Grosbach0e0da732009-05-12 23:59:14 +00003140//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00003141// Non-Instruction Patterns
3142//
Rafael Espindola5aca9272006-10-07 14:03:39 +00003143
Evan Chenga8e29892007-01-19 07:51:42 +00003144// Large immediate handling.
Rafael Espindola0505be02006-10-16 21:10:32 +00003145
Evan Chenga8e29892007-01-19 07:51:42 +00003146// Two piece so_imms.
Evan Cheng5be39222010-09-24 22:03:46 +00003147// FIXME: Expand this in ARMExpandPseudoInsts.
3148// FIXME: Remove this when we can do generalized remat.
Dan Gohmand45eddd2007-06-26 00:48:07 +00003149let isReMaterializable = 1 in
Jim Grosbach64171712010-02-16 21:07:46 +00003150def MOVi2pieces : AI1x2<(outs GPR:$dst), (ins so_imm2part:$src),
Evan Cheng5be39222010-09-24 22:03:46 +00003151 Pseudo, IIC_iMOVix2,
Evan Cheng162e3092009-10-26 23:45:59 +00003152 "mov", "\t$dst, $src",
Evan Cheng5adb66a2009-09-28 09:14:39 +00003153 [(set GPR:$dst, so_imm2part:$src)]>,
3154 Requires<[IsARM, NoV6T2]>;
Rafael Espindolaf621abc2006-10-17 13:36:07 +00003155
Evan Chenga8e29892007-01-19 07:51:42 +00003156def : ARMPat<(or GPR:$LHS, so_imm2part:$RHS),
Evan Chenge7cbe412009-07-08 21:03:57 +00003157 (ORRri (ORRri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
3158 (so_imm2part_2 imm:$RHS))>;
Evan Chenga8e29892007-01-19 07:51:42 +00003159def : ARMPat<(xor GPR:$LHS, so_imm2part:$RHS),
Evan Chenge7cbe412009-07-08 21:03:57 +00003160 (EORri (EORri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
3161 (so_imm2part_2 imm:$RHS))>;
Jim Grosbach65b7f3a2009-10-21 20:44:34 +00003162def : ARMPat<(add GPR:$LHS, so_imm2part:$RHS),
3163 (ADDri (ADDri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
3164 (so_imm2part_2 imm:$RHS))>;
Jim Grosbach15e6ef82009-11-23 20:35:53 +00003165def : ARMPat<(add GPR:$LHS, so_neg_imm2part:$RHS),
3166 (SUBri (SUBri GPR:$LHS, (so_neg_imm2part_1 imm:$RHS)),
3167 (so_neg_imm2part_2 imm:$RHS))>;
Rafael Espindolaf621abc2006-10-17 13:36:07 +00003168
Evan Cheng5adb66a2009-09-28 09:14:39 +00003169// 32-bit immediate using movw + movt.
Chris Lattner017d9472009-10-20 00:40:56 +00003170// This is a single pseudo instruction, the benefit is that it can be remat'd
3171// as a single unit instead of having to handle reg inputs.
3172// FIXME: Remove this when we can do generalized remat.
Evan Cheng5adb66a2009-09-28 09:14:39 +00003173let isReMaterializable = 1 in
Jim Grosbach3c38f962010-10-06 22:01:26 +00003174def MOVi32imm : PseudoInst<(outs GPR:$dst), (ins i32imm:$src), IIC_iMOVix2, "",
3175 [(set GPR:$dst, (i32 imm:$src))]>,
3176 Requires<[IsARM, HasV6T2]>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00003177
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00003178// ConstantPool, GlobalAddress, and JumpTable
3179def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>,
3180 Requires<[IsARM, DontUseMovt]>;
3181def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
3182def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>,
3183 Requires<[IsARM, UseMovt]>;
3184def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
3185 (LEApcrelJT tjumptable:$dst, imm:$id)>;
3186
Evan Chenga8e29892007-01-19 07:51:42 +00003187// TODO: add,sub,and, 3-instr forms?
Rafael Espindola0505be02006-10-16 21:10:32 +00003188
Dale Johannesen51e28e62010-06-03 21:09:53 +00003189// Tail calls
Dale Johannesen38d5f042010-06-15 22:24:08 +00003190def : ARMPat<(ARMtcret tcGPR:$dst),
3191 (TCRETURNri tcGPR:$dst)>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00003192
3193def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
3194 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
3195
3196def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
3197 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
3198
Dale Johannesen38d5f042010-06-15 22:24:08 +00003199def : ARMPat<(ARMtcret tcGPR:$dst),
3200 (TCRETURNriND tcGPR:$dst)>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00003201
3202def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
3203 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
3204
3205def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
3206 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
Rafael Espindola24357862006-10-19 17:05:03 +00003207
Evan Chenga8e29892007-01-19 07:51:42 +00003208// Direct calls
Bob Wilson54fc1242009-06-22 21:01:46 +00003209def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00003210 Requires<[IsARM, IsNotDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00003211def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00003212 Requires<[IsARM, IsDarwin]>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00003213
Evan Chenga8e29892007-01-19 07:51:42 +00003214// zextload i1 -> zextload i8
Jim Grosbachc1d30212010-10-27 00:19:44 +00003215def : ARMPat<(zextloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3216def : ARMPat<(zextloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
Lauro Ramos Venancioa8f9f4a2006-12-26 19:30:42 +00003217
Evan Chenga8e29892007-01-19 07:51:42 +00003218// extload -> zextload
Jim Grosbachc1d30212010-10-27 00:19:44 +00003219def : ARMPat<(extloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3220def : ARMPat<(extloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
3221def : ARMPat<(extloadi8 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3222def : ARMPat<(extloadi8 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
3223
Evan Chenga8e29892007-01-19 07:51:42 +00003224def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00003225
Evan Cheng83b5cf02008-11-05 23:22:34 +00003226def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
3227def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
3228
Evan Cheng34b12d22007-01-19 20:27:35 +00003229// smul* and smla*
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003230def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3231 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003232 (SMULBB GPR:$a, GPR:$b)>;
3233def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
3234 (SMULBB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003235def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3236 (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003237 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003238def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003239 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003240def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
3241 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003242 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003243def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
Evan Cheng34b12d22007-01-19 20:27:35 +00003244 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003245def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
3246 (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00003247 (SMULWB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003248def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00003249 (SMULWB GPR:$a, GPR:$b)>;
3250
3251def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003252 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3253 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003254 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
3255def : ARMV5TEPat<(add GPR:$acc,
3256 (mul sext_16_node:$a, sext_16_node:$b)),
3257 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
3258def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003259 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3260 (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003261 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
3262def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003263 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003264 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
3265def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003266 (mul (sra GPR:$a, (i32 16)),
3267 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003268 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
3269def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003270 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
Evan Cheng34b12d22007-01-19 20:27:35 +00003271 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
3272def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003273 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
3274 (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003275 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
3276def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003277 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003278 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
3279
Evan Chenga8e29892007-01-19 07:51:42 +00003280//===----------------------------------------------------------------------===//
3281// Thumb Support
3282//
3283
3284include "ARMInstrThumb.td"
3285
3286//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00003287// Thumb2 Support
3288//
3289
3290include "ARMInstrThumb2.td"
3291
3292//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00003293// Floating Point Support
3294//
3295
3296include "ARMInstrVFP.td"
Bob Wilson5bafff32009-06-22 23:27:02 +00003297
3298//===----------------------------------------------------------------------===//
3299// Advanced SIMD (NEON) Support
3300//
3301
3302include "ARMInstrNEON.td"
Johnny Chen906d57f2010-02-12 01:44:23 +00003303
3304//===----------------------------------------------------------------------===//
3305// Coprocessor Instructions. For disassembly only.
3306//
3307
3308def CDP : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3309 nohash_imm:$CRd, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3310 NoItinerary, "cdp", "\tp$cop, $opc1, cr$CRd, cr$CRn, cr$CRm, $opc2",
3311 [/* For disassembly only; pattern left blank */]> {
3312 let Inst{4} = 0;
3313}
3314
3315def CDP2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3316 nohash_imm:$CRd, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3317 NoItinerary, "cdp2\tp$cop, $opc1, cr$CRd, cr$CRn, cr$CRm, $opc2",
3318 [/* For disassembly only; pattern left blank */]> {
3319 let Inst{31-28} = 0b1111;
3320 let Inst{4} = 0;
3321}
3322
Johnny Chen64dfb782010-02-16 20:04:27 +00003323class ACI<dag oops, dag iops, string opc, string asm>
3324 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, BrFrm, NoItinerary,
3325 opc, asm, "", [/* For disassembly only; pattern left blank */]> {
3326 let Inst{27-25} = 0b110;
3327}
3328
3329multiclass LdStCop<bits<4> op31_28, bit load, string opc> {
3330
3331 def _OFFSET : ACI<(outs),
3332 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
3333 opc, "\tp$cop, cr$CRd, $addr"> {
3334 let Inst{31-28} = op31_28;
3335 let Inst{24} = 1; // P = 1
3336 let Inst{21} = 0; // W = 0
3337 let Inst{22} = 0; // D = 0
3338 let Inst{20} = load;
3339 }
3340
3341 def _PRE : ACI<(outs),
3342 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
3343 opc, "\tp$cop, cr$CRd, $addr!"> {
3344 let Inst{31-28} = op31_28;
3345 let Inst{24} = 1; // P = 1
3346 let Inst{21} = 1; // W = 1
3347 let Inst{22} = 0; // D = 0
3348 let Inst{20} = load;
3349 }
3350
3351 def _POST : ACI<(outs),
3352 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset),
3353 opc, "\tp$cop, cr$CRd, [$base], $offset"> {
3354 let Inst{31-28} = op31_28;
3355 let Inst{24} = 0; // P = 0
3356 let Inst{21} = 1; // W = 1
3357 let Inst{22} = 0; // D = 0
3358 let Inst{20} = load;
3359 }
3360
3361 def _OPTION : ACI<(outs),
3362 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, i32imm:$option),
3363 opc, "\tp$cop, cr$CRd, [$base], $option"> {
3364 let Inst{31-28} = op31_28;
3365 let Inst{24} = 0; // P = 0
3366 let Inst{23} = 1; // U = 1
3367 let Inst{21} = 0; // W = 0
3368 let Inst{22} = 0; // D = 0
3369 let Inst{20} = load;
3370 }
3371
3372 def L_OFFSET : ACI<(outs),
3373 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003374 !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003375 let Inst{31-28} = op31_28;
3376 let Inst{24} = 1; // P = 1
3377 let Inst{21} = 0; // W = 0
3378 let Inst{22} = 1; // D = 1
3379 let Inst{20} = load;
3380 }
3381
3382 def L_PRE : ACI<(outs),
3383 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003384 !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr!"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003385 let Inst{31-28} = op31_28;
3386 let Inst{24} = 1; // P = 1
3387 let Inst{21} = 1; // W = 1
3388 let Inst{22} = 1; // D = 1
3389 let Inst{20} = load;
3390 }
3391
3392 def L_POST : ACI<(outs),
3393 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003394 !strconcat(opc, "l"), "\tp$cop, cr$CRd, [$base], $offset"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003395 let Inst{31-28} = op31_28;
3396 let Inst{24} = 0; // P = 0
3397 let Inst{21} = 1; // W = 1
3398 let Inst{22} = 1; // D = 1
3399 let Inst{20} = load;
3400 }
3401
3402 def L_OPTION : ACI<(outs),
3403 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, nohash_imm:$option),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003404 !strconcat(opc, "l"), "\tp$cop, cr$CRd, [$base], $option"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003405 let Inst{31-28} = op31_28;
3406 let Inst{24} = 0; // P = 0
3407 let Inst{23} = 1; // U = 1
3408 let Inst{21} = 0; // W = 0
3409 let Inst{22} = 1; // D = 1
3410 let Inst{20} = load;
3411 }
3412}
3413
3414defm LDC : LdStCop<{?,?,?,?}, 1, "ldc">;
3415defm LDC2 : LdStCop<0b1111, 1, "ldc2">;
3416defm STC : LdStCop<{?,?,?,?}, 0, "stc">;
3417defm STC2 : LdStCop<0b1111, 0, "stc2">;
3418
Johnny Chen906d57f2010-02-12 01:44:23 +00003419def MCR : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3420 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3421 NoItinerary, "mcr", "\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3422 [/* For disassembly only; pattern left blank */]> {
3423 let Inst{20} = 0;
3424 let Inst{4} = 1;
3425}
3426
3427def MCR2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3428 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3429 NoItinerary, "mcr2\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3430 [/* For disassembly only; pattern left blank */]> {
3431 let Inst{31-28} = 0b1111;
3432 let Inst{20} = 0;
3433 let Inst{4} = 1;
3434}
3435
3436def MRC : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3437 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3438 NoItinerary, "mrc", "\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3439 [/* For disassembly only; pattern left blank */]> {
3440 let Inst{20} = 1;
3441 let Inst{4} = 1;
3442}
3443
3444def MRC2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3445 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3446 NoItinerary, "mrc2\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3447 [/* For disassembly only; pattern left blank */]> {
3448 let Inst{31-28} = 0b1111;
3449 let Inst{20} = 1;
3450 let Inst{4} = 1;
3451}
3452
3453def MCRR : ABI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3454 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3455 NoItinerary, "mcrr", "\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3456 [/* For disassembly only; pattern left blank */]> {
3457 let Inst{23-20} = 0b0100;
3458}
3459
3460def MCRR2 : ABXI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3461 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3462 NoItinerary, "mcrr2\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3463 [/* For disassembly only; pattern left blank */]> {
3464 let Inst{31-28} = 0b1111;
3465 let Inst{23-20} = 0b0100;
3466}
3467
3468def MRRC : ABI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3469 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3470 NoItinerary, "mrrc", "\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3471 [/* For disassembly only; pattern left blank */]> {
3472 let Inst{23-20} = 0b0101;
3473}
3474
3475def MRRC2 : ABXI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3476 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3477 NoItinerary, "mrrc2\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3478 [/* For disassembly only; pattern left blank */]> {
3479 let Inst{31-28} = 0b1111;
3480 let Inst{23-20} = 0b0101;
3481}
3482
Johnny Chenb98e1602010-02-12 18:55:33 +00003483//===----------------------------------------------------------------------===//
3484// Move between special register and ARM core register -- for disassembly only
3485//
3486
3487def MRS : ABI<0b0001,(outs GPR:$dst),(ins), NoItinerary, "mrs", "\t$dst, cpsr",
3488 [/* For disassembly only; pattern left blank */]> {
3489 let Inst{23-20} = 0b0000;
3490 let Inst{7-4} = 0b0000;
3491}
3492
3493def MRSsys : ABI<0b0001,(outs GPR:$dst),(ins), NoItinerary,"mrs","\t$dst, spsr",
3494 [/* For disassembly only; pattern left blank */]> {
3495 let Inst{23-20} = 0b0100;
3496 let Inst{7-4} = 0b0000;
3497}
3498
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003499def MSR : ABI<0b0001, (outs), (ins GPR:$src, msr_mask:$mask), NoItinerary,
3500 "msr", "\tcpsr$mask, $src",
Johnny Chenb98e1602010-02-12 18:55:33 +00003501 [/* For disassembly only; pattern left blank */]> {
3502 let Inst{23-20} = 0b0010;
3503 let Inst{7-4} = 0b0000;
3504}
3505
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003506def MSRi : ABI<0b0011, (outs), (ins so_imm:$a, msr_mask:$mask), NoItinerary,
3507 "msr", "\tcpsr$mask, $a",
Johnny Chen64dfb782010-02-16 20:04:27 +00003508 [/* For disassembly only; pattern left blank */]> {
3509 let Inst{23-20} = 0b0010;
3510 let Inst{7-4} = 0b0000;
3511}
3512
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003513def MSRsys : ABI<0b0001, (outs), (ins GPR:$src, msr_mask:$mask), NoItinerary,
3514 "msr", "\tspsr$mask, $src",
Johnny Chen64dfb782010-02-16 20:04:27 +00003515 [/* For disassembly only; pattern left blank */]> {
3516 let Inst{23-20} = 0b0110;
3517 let Inst{7-4} = 0b0000;
3518}
3519
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003520def MSRsysi : ABI<0b0011, (outs), (ins so_imm:$a, msr_mask:$mask), NoItinerary,
3521 "msr", "\tspsr$mask, $a",
Johnny Chenb98e1602010-02-12 18:55:33 +00003522 [/* For disassembly only; pattern left blank */]> {
3523 let Inst{23-20} = 0b0110;
3524 let Inst{7-4} = 0b0000;
3525}