blob: 9e5dd0289626c2085e20fb9e7286cf07f4d27310 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===-- ARMISelLowering.cpp - ARM DAG Lowering Implementation -------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that ARM uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Dale Johannesen51e28e62010-06-03 21:09:53 +000015#define DEBUG_TYPE "arm-isel"
Evan Chenga8e29892007-01-19 07:51:42 +000016#include "ARM.h"
17#include "ARMAddressingModes.h"
18#include "ARMConstantPoolValue.h"
19#include "ARMISelLowering.h"
20#include "ARMMachineFunctionInfo.h"
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +000021#include "ARMPerfectShuffle.h"
Evan Chenga8e29892007-01-19 07:51:42 +000022#include "ARMRegisterInfo.h"
23#include "ARMSubtarget.h"
24#include "ARMTargetMachine.h"
Chris Lattner80ec2792009-08-02 00:34:36 +000025#include "ARMTargetObjectFile.h"
Evan Chenga8e29892007-01-19 07:51:42 +000026#include "llvm/CallingConv.h"
27#include "llvm/Constants.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000028#include "llvm/Function.h"
Benjamin Kramer174101e2009-10-20 11:44:38 +000029#include "llvm/GlobalValue.h"
Evan Cheng27707472007-03-16 08:43:56 +000030#include "llvm/Instruction.h"
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +000031#include "llvm/Intrinsics.h"
Benjamin Kramer174101e2009-10-20 11:44:38 +000032#include "llvm/Type.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000033#include "llvm/CodeGen/CallingConvLower.h"
Evan Chenga8e29892007-01-19 07:51:42 +000034#include "llvm/CodeGen/MachineBasicBlock.h"
35#include "llvm/CodeGen/MachineFrameInfo.h"
36#include "llvm/CodeGen/MachineFunction.h"
37#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000038#include "llvm/CodeGen/MachineRegisterInfo.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000039#include "llvm/CodeGen/PseudoSourceValue.h"
Evan Chenga8e29892007-01-19 07:51:42 +000040#include "llvm/CodeGen/SelectionDAG.h"
Bill Wendling94a1c632010-03-09 02:46:12 +000041#include "llvm/MC/MCSectionMachO.h"
Evan Chengb6ab2542007-01-31 08:40:13 +000042#include "llvm/Target/TargetOptions.h"
Evan Chenga8e29892007-01-19 07:51:42 +000043#include "llvm/ADT/VectorExtras.h"
Dale Johannesen51e28e62010-06-03 21:09:53 +000044#include "llvm/ADT/Statistic.h"
Jim Grosbache7b52522010-04-14 22:28:31 +000045#include "llvm/Support/CommandLine.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000046#include "llvm/Support/ErrorHandling.h"
Evan Chengb01fad62007-03-12 23:30:29 +000047#include "llvm/Support/MathExtras.h"
Jim Grosbache801dc42009-12-12 01:40:06 +000048#include "llvm/Support/raw_ostream.h"
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +000049#include <sstream>
Evan Chenga8e29892007-01-19 07:51:42 +000050using namespace llvm;
51
Dale Johannesen51e28e62010-06-03 21:09:53 +000052STATISTIC(NumTailCalls, "Number of tail calls");
53
54// This option should go away when tail calls fully work.
55static cl::opt<bool>
56EnableARMTailCalls("arm-tail-calls", cl::Hidden,
57 cl::desc("Generate tail calls (TEMPORARY OPTION)."),
Dale Johannesenc66cdf72010-06-18 19:00:18 +000058 cl::init(true));
Dale Johannesen51e28e62010-06-03 21:09:53 +000059
Jim Grosbache7b52522010-04-14 22:28:31 +000060static cl::opt<bool>
61EnableARMLongCalls("arm-long-calls", cl::Hidden,
Evan Cheng515fe3a2010-07-08 02:08:50 +000062 cl::desc("Generate calls via indirect call instructions"),
Jim Grosbache7b52522010-04-14 22:28:31 +000063 cl::init(false));
64
Evan Cheng46df4eb2010-06-16 07:35:02 +000065static cl::opt<bool>
66ARMInterworking("arm-interworking", cl::Hidden,
67 cl::desc("Enable / disable ARM interworking (for debugging only)"),
68 cl::init(true));
69
Evan Chengf6799392010-06-26 01:52:05 +000070static cl::opt<bool>
71EnableARMCodePlacement("arm-code-placement", cl::Hidden,
Evan Cheng515fe3a2010-07-08 02:08:50 +000072 cl::desc("Enable code placement pass for ARM"),
Evan Chengf6799392010-06-26 01:52:05 +000073 cl::init(false));
74
Owen Andersone50ed302009-08-10 22:56:29 +000075static bool CC_ARM_APCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000076 CCValAssign::LocInfo &LocInfo,
77 ISD::ArgFlagsTy &ArgFlags,
78 CCState &State);
Owen Andersone50ed302009-08-10 22:56:29 +000079static bool CC_ARM_AAPCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000080 CCValAssign::LocInfo &LocInfo,
81 ISD::ArgFlagsTy &ArgFlags,
82 CCState &State);
Owen Andersone50ed302009-08-10 22:56:29 +000083static bool RetCC_ARM_APCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000084 CCValAssign::LocInfo &LocInfo,
85 ISD::ArgFlagsTy &ArgFlags,
86 CCState &State);
Owen Andersone50ed302009-08-10 22:56:29 +000087static bool RetCC_ARM_AAPCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000088 CCValAssign::LocInfo &LocInfo,
89 ISD::ArgFlagsTy &ArgFlags,
90 CCState &State);
91
Owen Andersone50ed302009-08-10 22:56:29 +000092void ARMTargetLowering::addTypeForNEON(EVT VT, EVT PromotedLdStVT,
93 EVT PromotedBitwiseVT) {
Bob Wilson5bafff32009-06-22 23:27:02 +000094 if (VT != PromotedLdStVT) {
Owen Anderson70671842009-08-10 20:18:46 +000095 setOperationAction(ISD::LOAD, VT.getSimpleVT(), Promote);
Owen Andersond6662ad2009-08-10 20:46:15 +000096 AddPromotedToType (ISD::LOAD, VT.getSimpleVT(),
97 PromotedLdStVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +000098
Owen Anderson70671842009-08-10 20:18:46 +000099 setOperationAction(ISD::STORE, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +0000100 AddPromotedToType (ISD::STORE, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +0000101 PromotedLdStVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +0000102 }
103
Owen Andersone50ed302009-08-10 22:56:29 +0000104 EVT ElemTy = VT.getVectorElementType();
Owen Anderson825b72b2009-08-11 20:47:22 +0000105 if (ElemTy != MVT::i64 && ElemTy != MVT::f64)
Owen Anderson70671842009-08-10 20:18:46 +0000106 setOperationAction(ISD::VSETCC, VT.getSimpleVT(), Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000107 if (ElemTy == MVT::i8 || ElemTy == MVT::i16)
Owen Anderson70671842009-08-10 20:18:46 +0000108 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT.getSimpleVT(), Custom);
Bob Wilson0696fdf2009-09-16 20:20:44 +0000109 if (ElemTy != MVT::i32) {
110 setOperationAction(ISD::SINT_TO_FP, VT.getSimpleVT(), Expand);
111 setOperationAction(ISD::UINT_TO_FP, VT.getSimpleVT(), Expand);
112 setOperationAction(ISD::FP_TO_SINT, VT.getSimpleVT(), Expand);
113 setOperationAction(ISD::FP_TO_UINT, VT.getSimpleVT(), Expand);
114 }
Owen Anderson70671842009-08-10 20:18:46 +0000115 setOperationAction(ISD::BUILD_VECTOR, VT.getSimpleVT(), Custom);
116 setOperationAction(ISD::VECTOR_SHUFFLE, VT.getSimpleVT(), Custom);
Bob Wilson07f6e802010-06-16 21:34:01 +0000117 setOperationAction(ISD::CONCAT_VECTORS, VT.getSimpleVT(), Legal);
Anton Korobeynikov8e6c2b92009-08-21 12:40:35 +0000118 setOperationAction(ISD::EXTRACT_SUBVECTOR, VT.getSimpleVT(), Expand);
Bob Wilsond0910c42010-04-06 22:02:24 +0000119 setOperationAction(ISD::SELECT, VT.getSimpleVT(), Expand);
120 setOperationAction(ISD::SELECT_CC, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000121 if (VT.isInteger()) {
Owen Anderson70671842009-08-10 20:18:46 +0000122 setOperationAction(ISD::SHL, VT.getSimpleVT(), Custom);
123 setOperationAction(ISD::SRA, VT.getSimpleVT(), Custom);
124 setOperationAction(ISD::SRL, VT.getSimpleVT(), Custom);
Bob Wilson5bafff32009-06-22 23:27:02 +0000125 }
126
127 // Promote all bit-wise operations.
128 if (VT.isInteger() && VT != PromotedBitwiseVT) {
Owen Anderson70671842009-08-10 20:18:46 +0000129 setOperationAction(ISD::AND, VT.getSimpleVT(), Promote);
Owen Andersond6662ad2009-08-10 20:46:15 +0000130 AddPromotedToType (ISD::AND, VT.getSimpleVT(),
131 PromotedBitwiseVT.getSimpleVT());
Owen Anderson70671842009-08-10 20:18:46 +0000132 setOperationAction(ISD::OR, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +0000133 AddPromotedToType (ISD::OR, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +0000134 PromotedBitwiseVT.getSimpleVT());
Owen Anderson70671842009-08-10 20:18:46 +0000135 setOperationAction(ISD::XOR, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +0000136 AddPromotedToType (ISD::XOR, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +0000137 PromotedBitwiseVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +0000138 }
Bob Wilson16330762009-09-16 00:17:28 +0000139
140 // Neon does not support vector divide/remainder operations.
141 setOperationAction(ISD::SDIV, VT.getSimpleVT(), Expand);
142 setOperationAction(ISD::UDIV, VT.getSimpleVT(), Expand);
143 setOperationAction(ISD::FDIV, VT.getSimpleVT(), Expand);
144 setOperationAction(ISD::SREM, VT.getSimpleVT(), Expand);
145 setOperationAction(ISD::UREM, VT.getSimpleVT(), Expand);
146 setOperationAction(ISD::FREM, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000147}
148
Owen Andersone50ed302009-08-10 22:56:29 +0000149void ARMTargetLowering::addDRTypeForNEON(EVT VT) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000150 addRegisterClass(VT, ARM::DPRRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000151 addTypeForNEON(VT, MVT::f64, MVT::v2i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000152}
153
Owen Andersone50ed302009-08-10 22:56:29 +0000154void ARMTargetLowering::addQRTypeForNEON(EVT VT) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000155 addRegisterClass(VT, ARM::QPRRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000156 addTypeForNEON(VT, MVT::v2f64, MVT::v4i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000157}
158
Chris Lattnerf0144122009-07-28 03:13:23 +0000159static TargetLoweringObjectFile *createTLOF(TargetMachine &TM) {
160 if (TM.getSubtarget<ARMSubtarget>().isTargetDarwin())
Bill Wendling505ad8b2010-03-15 21:09:38 +0000161 return new TargetLoweringObjectFileMachO();
Bill Wendling94a1c632010-03-09 02:46:12 +0000162
Chris Lattner80ec2792009-08-02 00:34:36 +0000163 return new ARMElfTargetObjectFile();
Chris Lattnerf0144122009-07-28 03:13:23 +0000164}
165
Evan Chenga8e29892007-01-19 07:51:42 +0000166ARMTargetLowering::ARMTargetLowering(TargetMachine &TM)
Evan Chenge7e0d622009-11-06 22:24:13 +0000167 : TargetLowering(TM, createTLOF(TM)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000168 Subtarget = &TM.getSubtarget<ARMSubtarget>();
169
Evan Chengb1df8f22007-04-27 08:15:43 +0000170 if (Subtarget->isTargetDarwin()) {
Evan Chengb1df8f22007-04-27 08:15:43 +0000171 // Uses VFP for Thumb libfuncs if available.
172 if (Subtarget->isThumb() && Subtarget->hasVFP2()) {
173 // Single-precision floating-point arithmetic.
174 setLibcallName(RTLIB::ADD_F32, "__addsf3vfp");
175 setLibcallName(RTLIB::SUB_F32, "__subsf3vfp");
176 setLibcallName(RTLIB::MUL_F32, "__mulsf3vfp");
177 setLibcallName(RTLIB::DIV_F32, "__divsf3vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000178
Evan Chengb1df8f22007-04-27 08:15:43 +0000179 // Double-precision floating-point arithmetic.
180 setLibcallName(RTLIB::ADD_F64, "__adddf3vfp");
181 setLibcallName(RTLIB::SUB_F64, "__subdf3vfp");
182 setLibcallName(RTLIB::MUL_F64, "__muldf3vfp");
183 setLibcallName(RTLIB::DIV_F64, "__divdf3vfp");
Evan Cheng193f8502007-01-31 09:30:58 +0000184
Evan Chengb1df8f22007-04-27 08:15:43 +0000185 // Single-precision comparisons.
186 setLibcallName(RTLIB::OEQ_F32, "__eqsf2vfp");
187 setLibcallName(RTLIB::UNE_F32, "__nesf2vfp");
188 setLibcallName(RTLIB::OLT_F32, "__ltsf2vfp");
189 setLibcallName(RTLIB::OLE_F32, "__lesf2vfp");
190 setLibcallName(RTLIB::OGE_F32, "__gesf2vfp");
191 setLibcallName(RTLIB::OGT_F32, "__gtsf2vfp");
192 setLibcallName(RTLIB::UO_F32, "__unordsf2vfp");
193 setLibcallName(RTLIB::O_F32, "__unordsf2vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000194
Evan Chengb1df8f22007-04-27 08:15:43 +0000195 setCmpLibcallCC(RTLIB::OEQ_F32, ISD::SETNE);
196 setCmpLibcallCC(RTLIB::UNE_F32, ISD::SETNE);
197 setCmpLibcallCC(RTLIB::OLT_F32, ISD::SETNE);
198 setCmpLibcallCC(RTLIB::OLE_F32, ISD::SETNE);
199 setCmpLibcallCC(RTLIB::OGE_F32, ISD::SETNE);
200 setCmpLibcallCC(RTLIB::OGT_F32, ISD::SETNE);
201 setCmpLibcallCC(RTLIB::UO_F32, ISD::SETNE);
202 setCmpLibcallCC(RTLIB::O_F32, ISD::SETEQ);
Evan Cheng193f8502007-01-31 09:30:58 +0000203
Evan Chengb1df8f22007-04-27 08:15:43 +0000204 // Double-precision comparisons.
205 setLibcallName(RTLIB::OEQ_F64, "__eqdf2vfp");
206 setLibcallName(RTLIB::UNE_F64, "__nedf2vfp");
207 setLibcallName(RTLIB::OLT_F64, "__ltdf2vfp");
208 setLibcallName(RTLIB::OLE_F64, "__ledf2vfp");
209 setLibcallName(RTLIB::OGE_F64, "__gedf2vfp");
210 setLibcallName(RTLIB::OGT_F64, "__gtdf2vfp");
211 setLibcallName(RTLIB::UO_F64, "__unorddf2vfp");
212 setLibcallName(RTLIB::O_F64, "__unorddf2vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000213
Evan Chengb1df8f22007-04-27 08:15:43 +0000214 setCmpLibcallCC(RTLIB::OEQ_F64, ISD::SETNE);
215 setCmpLibcallCC(RTLIB::UNE_F64, ISD::SETNE);
216 setCmpLibcallCC(RTLIB::OLT_F64, ISD::SETNE);
217 setCmpLibcallCC(RTLIB::OLE_F64, ISD::SETNE);
218 setCmpLibcallCC(RTLIB::OGE_F64, ISD::SETNE);
219 setCmpLibcallCC(RTLIB::OGT_F64, ISD::SETNE);
220 setCmpLibcallCC(RTLIB::UO_F64, ISD::SETNE);
221 setCmpLibcallCC(RTLIB::O_F64, ISD::SETEQ);
Evan Chenga8e29892007-01-19 07:51:42 +0000222
Evan Chengb1df8f22007-04-27 08:15:43 +0000223 // Floating-point to integer conversions.
224 // i64 conversions are done via library routines even when generating VFP
225 // instructions, so use the same ones.
226 setLibcallName(RTLIB::FPTOSINT_F64_I32, "__fixdfsivfp");
227 setLibcallName(RTLIB::FPTOUINT_F64_I32, "__fixunsdfsivfp");
228 setLibcallName(RTLIB::FPTOSINT_F32_I32, "__fixsfsivfp");
229 setLibcallName(RTLIB::FPTOUINT_F32_I32, "__fixunssfsivfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000230
Evan Chengb1df8f22007-04-27 08:15:43 +0000231 // Conversions between floating types.
232 setLibcallName(RTLIB::FPROUND_F64_F32, "__truncdfsf2vfp");
233 setLibcallName(RTLIB::FPEXT_F32_F64, "__extendsfdf2vfp");
234
235 // Integer to floating-point conversions.
236 // i64 conversions are done via library routines even when generating VFP
237 // instructions, so use the same ones.
Bob Wilson2a14c522009-03-20 23:16:43 +0000238 // FIXME: There appears to be some naming inconsistency in ARM libgcc:
239 // e.g., __floatunsidf vs. __floatunssidfvfp.
Evan Chengb1df8f22007-04-27 08:15:43 +0000240 setLibcallName(RTLIB::SINTTOFP_I32_F64, "__floatsidfvfp");
241 setLibcallName(RTLIB::UINTTOFP_I32_F64, "__floatunssidfvfp");
242 setLibcallName(RTLIB::SINTTOFP_I32_F32, "__floatsisfvfp");
243 setLibcallName(RTLIB::UINTTOFP_I32_F32, "__floatunssisfvfp");
244 }
Evan Chenga8e29892007-01-19 07:51:42 +0000245 }
246
Bob Wilson2f954612009-05-22 17:38:41 +0000247 // These libcalls are not available in 32-bit.
248 setLibcallName(RTLIB::SHL_I128, 0);
249 setLibcallName(RTLIB::SRL_I128, 0);
250 setLibcallName(RTLIB::SRA_I128, 0);
251
Anton Korobeynikov72977a42009-08-14 20:10:52 +0000252 // Libcalls should use the AAPCS base standard ABI, even if hard float
253 // is in effect, as per the ARM RTABI specification, section 4.1.2.
254 if (Subtarget->isAAPCS_ABI()) {
255 for (int i = 0; i < RTLIB::UNKNOWN_LIBCALL; ++i) {
256 setLibcallCallingConv(static_cast<RTLIB::Libcall>(i),
257 CallingConv::ARM_AAPCS);
258 }
259 }
260
David Goodwinf1daf7d2009-07-08 23:10:31 +0000261 if (Subtarget->isThumb1Only())
Owen Anderson825b72b2009-08-11 20:47:22 +0000262 addRegisterClass(MVT::i32, ARM::tGPRRegisterClass);
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000263 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000264 addRegisterClass(MVT::i32, ARM::GPRRegisterClass);
David Goodwinf1daf7d2009-07-08 23:10:31 +0000265 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000266 addRegisterClass(MVT::f32, ARM::SPRRegisterClass);
267 addRegisterClass(MVT::f64, ARM::DPRRegisterClass);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000268
Owen Anderson825b72b2009-08-11 20:47:22 +0000269 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000270 }
Bob Wilson5bafff32009-06-22 23:27:02 +0000271
272 if (Subtarget->hasNEON()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000273 addDRTypeForNEON(MVT::v2f32);
274 addDRTypeForNEON(MVT::v8i8);
275 addDRTypeForNEON(MVT::v4i16);
276 addDRTypeForNEON(MVT::v2i32);
277 addDRTypeForNEON(MVT::v1i64);
Bob Wilson5bafff32009-06-22 23:27:02 +0000278
Owen Anderson825b72b2009-08-11 20:47:22 +0000279 addQRTypeForNEON(MVT::v4f32);
280 addQRTypeForNEON(MVT::v2f64);
281 addQRTypeForNEON(MVT::v16i8);
282 addQRTypeForNEON(MVT::v8i16);
283 addQRTypeForNEON(MVT::v4i32);
284 addQRTypeForNEON(MVT::v2i64);
Bob Wilson5bafff32009-06-22 23:27:02 +0000285
Bob Wilson74dc72e2009-09-15 23:55:57 +0000286 // v2f64 is legal so that QR subregs can be extracted as f64 elements, but
287 // neither Neon nor VFP support any arithmetic operations on it.
288 setOperationAction(ISD::FADD, MVT::v2f64, Expand);
289 setOperationAction(ISD::FSUB, MVT::v2f64, Expand);
290 setOperationAction(ISD::FMUL, MVT::v2f64, Expand);
291 setOperationAction(ISD::FDIV, MVT::v2f64, Expand);
292 setOperationAction(ISD::FREM, MVT::v2f64, Expand);
293 setOperationAction(ISD::FCOPYSIGN, MVT::v2f64, Expand);
294 setOperationAction(ISD::VSETCC, MVT::v2f64, Expand);
295 setOperationAction(ISD::FNEG, MVT::v2f64, Expand);
296 setOperationAction(ISD::FABS, MVT::v2f64, Expand);
297 setOperationAction(ISD::FSQRT, MVT::v2f64, Expand);
298 setOperationAction(ISD::FSIN, MVT::v2f64, Expand);
299 setOperationAction(ISD::FCOS, MVT::v2f64, Expand);
300 setOperationAction(ISD::FPOWI, MVT::v2f64, Expand);
301 setOperationAction(ISD::FPOW, MVT::v2f64, Expand);
302 setOperationAction(ISD::FLOG, MVT::v2f64, Expand);
303 setOperationAction(ISD::FLOG2, MVT::v2f64, Expand);
304 setOperationAction(ISD::FLOG10, MVT::v2f64, Expand);
305 setOperationAction(ISD::FEXP, MVT::v2f64, Expand);
306 setOperationAction(ISD::FEXP2, MVT::v2f64, Expand);
307 setOperationAction(ISD::FCEIL, MVT::v2f64, Expand);
308 setOperationAction(ISD::FTRUNC, MVT::v2f64, Expand);
309 setOperationAction(ISD::FRINT, MVT::v2f64, Expand);
310 setOperationAction(ISD::FNEARBYINT, MVT::v2f64, Expand);
311 setOperationAction(ISD::FFLOOR, MVT::v2f64, Expand);
312
Bob Wilson642b3292009-09-16 00:32:15 +0000313 // Neon does not support some operations on v1i64 and v2i64 types.
314 setOperationAction(ISD::MUL, MVT::v1i64, Expand);
315 setOperationAction(ISD::MUL, MVT::v2i64, Expand);
316 setOperationAction(ISD::VSETCC, MVT::v1i64, Expand);
317 setOperationAction(ISD::VSETCC, MVT::v2i64, Expand);
318
Bob Wilson5bafff32009-06-22 23:27:02 +0000319 setTargetDAGCombine(ISD::INTRINSIC_WO_CHAIN);
320 setTargetDAGCombine(ISD::SHL);
321 setTargetDAGCombine(ISD::SRL);
322 setTargetDAGCombine(ISD::SRA);
323 setTargetDAGCombine(ISD::SIGN_EXTEND);
324 setTargetDAGCombine(ISD::ZERO_EXTEND);
325 setTargetDAGCombine(ISD::ANY_EXTEND);
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000326 setTargetDAGCombine(ISD::SELECT_CC);
Bob Wilson5bafff32009-06-22 23:27:02 +0000327 }
328
Evan Cheng9f8cbd12007-05-18 00:19:34 +0000329 computeRegisterProperties();
Evan Chenga8e29892007-01-19 07:51:42 +0000330
331 // ARM does not have f32 extending load.
Owen Anderson825b72b2009-08-11 20:47:22 +0000332 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000333
Duncan Sandsf9c98e62008-01-23 20:39:46 +0000334 // ARM does not have i1 sign extending load.
Owen Anderson825b72b2009-08-11 20:47:22 +0000335 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Duncan Sandsf9c98e62008-01-23 20:39:46 +0000336
Evan Chenga8e29892007-01-19 07:51:42 +0000337 // ARM supports all 4 flavors of integer indexed load / store.
Evan Chenge88d5ce2009-07-02 07:28:31 +0000338 if (!Subtarget->isThumb1Only()) {
339 for (unsigned im = (unsigned)ISD::PRE_INC;
340 im != (unsigned)ISD::LAST_INDEXED_MODE; ++im) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000341 setIndexedLoadAction(im, MVT::i1, Legal);
342 setIndexedLoadAction(im, MVT::i8, Legal);
343 setIndexedLoadAction(im, MVT::i16, Legal);
344 setIndexedLoadAction(im, MVT::i32, Legal);
345 setIndexedStoreAction(im, MVT::i1, Legal);
346 setIndexedStoreAction(im, MVT::i8, Legal);
347 setIndexedStoreAction(im, MVT::i16, Legal);
348 setIndexedStoreAction(im, MVT::i32, Legal);
Evan Chenge88d5ce2009-07-02 07:28:31 +0000349 }
Evan Chenga8e29892007-01-19 07:51:42 +0000350 }
351
352 // i64 operation support.
Evan Cheng5b9fcd12009-07-07 01:17:28 +0000353 if (Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000354 setOperationAction(ISD::MUL, MVT::i64, Expand);
355 setOperationAction(ISD::MULHU, MVT::i32, Expand);
356 setOperationAction(ISD::MULHS, MVT::i32, Expand);
357 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
358 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000359 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000360 setOperationAction(ISD::MUL, MVT::i64, Expand);
361 setOperationAction(ISD::MULHU, MVT::i32, Expand);
Evan Chengb6207242009-08-01 00:16:10 +0000362 if (!Subtarget->hasV6Ops())
Owen Anderson825b72b2009-08-11 20:47:22 +0000363 setOperationAction(ISD::MULHS, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000364 }
Jim Grosbachc2b879f2009-10-31 19:38:01 +0000365 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
Jim Grosbachb4a976c2009-10-31 21:00:56 +0000366 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +0000367 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000368 setOperationAction(ISD::SRL, MVT::i64, Custom);
369 setOperationAction(ISD::SRA, MVT::i64, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000370
371 // ARM does not have ROTL.
Owen Anderson825b72b2009-08-11 20:47:22 +0000372 setOperationAction(ISD::ROTL, MVT::i32, Expand);
Jim Grosbach3482c802010-01-18 19:58:49 +0000373 setOperationAction(ISD::CTTZ, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000374 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
David Goodwin24062ac2009-06-26 20:47:43 +0000375 if (!Subtarget->hasV5TOps() || Subtarget->isThumb1Only())
Owen Anderson825b72b2009-08-11 20:47:22 +0000376 setOperationAction(ISD::CTLZ, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000377
Lauro Ramos Venancio368f20f2007-03-16 22:54:16 +0000378 // Only ARMv6 has BSWAP.
379 if (!Subtarget->hasV6Ops())
Owen Anderson825b72b2009-08-11 20:47:22 +0000380 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Lauro Ramos Venancio368f20f2007-03-16 22:54:16 +0000381
Evan Chenga8e29892007-01-19 07:51:42 +0000382 // These are expanded into libcalls.
Jim Grosbach29402132010-05-05 23:44:43 +0000383 if (!Subtarget->hasDivide()) {
Jim Grosbachb1dc3932010-05-05 20:44:35 +0000384 // v7M has a hardware divider
385 setOperationAction(ISD::SDIV, MVT::i32, Expand);
386 setOperationAction(ISD::UDIV, MVT::i32, Expand);
387 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000388 setOperationAction(ISD::SREM, MVT::i32, Expand);
389 setOperationAction(ISD::UREM, MVT::i32, Expand);
390 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
391 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000392
Owen Anderson825b72b2009-08-11 20:47:22 +0000393 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
394 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
395 setOperationAction(ISD::GLOBAL_OFFSET_TABLE, MVT::i32, Custom);
396 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Bob Wilsonddb16df2009-10-30 05:45:42 +0000397 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000398
Evan Chengfb3611d2010-05-11 07:26:32 +0000399 setOperationAction(ISD::TRAP, MVT::Other, Legal);
400
Evan Chenga8e29892007-01-19 07:51:42 +0000401 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000402 setOperationAction(ISD::VASTART, MVT::Other, Custom);
403 setOperationAction(ISD::VAARG, MVT::Other, Expand);
404 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
405 setOperationAction(ISD::VAEND, MVT::Other, Expand);
406 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
407 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Jim Grosbachbff39232009-08-12 17:38:44 +0000408 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
409 // FIXME: Shouldn't need this, since no register is used, but the legalizer
410 // doesn't yet know how to not do that for SjLj.
411 setExceptionSelectorRegister(ARM::R0);
Evan Cheng3a1588a2010-04-15 22:20:34 +0000412 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Jim Grosbach7072cf62010-06-17 02:02:03 +0000413 // Handle atomics directly for ARMv[67] (except for Thumb1), otherwise
414 // use the default expansion.
Jim Grosbach68741be2010-06-18 22:35:32 +0000415 bool canHandleAtomics =
Jim Grosbach7072cf62010-06-17 02:02:03 +0000416 (Subtarget->hasV7Ops() ||
Jim Grosbach68741be2010-06-18 22:35:32 +0000417 (Subtarget->hasV6Ops() && !Subtarget->isThumb1Only()));
418 if (canHandleAtomics) {
419 // membarrier needs custom lowering; the rest are legal and handled
420 // normally.
421 setOperationAction(ISD::MEMBARRIER, MVT::Other, Custom);
422 } else {
423 // Set them all for expansion, which will force libcalls.
424 setOperationAction(ISD::MEMBARRIER, MVT::Other, Expand);
425 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i8, Expand);
426 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i16, Expand);
427 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Expand);
Jim Grosbachef6eb9c2010-06-18 23:03:10 +0000428 setOperationAction(ISD::ATOMIC_SWAP, MVT::i8, Expand);
429 setOperationAction(ISD::ATOMIC_SWAP, MVT::i16, Expand);
430 setOperationAction(ISD::ATOMIC_SWAP, MVT::i32, Expand);
Jim Grosbach68741be2010-06-18 22:35:32 +0000431 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i8, Expand);
432 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i16, Expand);
433 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i32, Expand);
434 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i8, Expand);
435 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i16, Expand);
436 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Expand);
437 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i8, Expand);
438 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i16, Expand);
439 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i32, Expand);
440 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i8, Expand);
441 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i16, Expand);
442 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i32, Expand);
443 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i8, Expand);
444 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i16, Expand);
445 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i32, Expand);
446 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i8, Expand);
447 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i16, Expand);
448 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i32, Expand);
Jim Grosbach5def57a2010-06-23 16:08:49 +0000449 // Since the libcalls include locking, fold in the fences
450 setShouldFoldAtomicFences(true);
Jim Grosbach68741be2010-06-18 22:35:32 +0000451 }
452 // 64-bit versions are always libcalls (for now)
453 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Expand);
Jim Grosbachef6eb9c2010-06-18 23:03:10 +0000454 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Expand);
Jim Grosbach68741be2010-06-18 22:35:32 +0000455 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Expand);
456 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Expand);
457 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Expand);
458 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Expand);
459 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Expand);
460 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000461
Eli Friedmana2c6f452010-06-26 04:36:50 +0000462 // Requires SXTB/SXTH, available on v6 and up in both ARM and Thumb modes.
463 if (!Subtarget->hasV6Ops()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000464 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
465 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000466 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000467 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000468
David Goodwinf1daf7d2009-07-08 23:10:31 +0000469 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only())
Bob Wilsoncb9a6aa2010-01-19 22:56:26 +0000470 // Turn f64->i64 into VMOVRRD, i64 -> f64 to VMOVDRR
471 // iff target supports vfp2.
Owen Anderson825b72b2009-08-11 20:47:22 +0000472 setOperationAction(ISD::BIT_CONVERT, MVT::i64, Custom);
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000473
474 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000475 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Jim Grosbache97f9682010-07-07 00:07:57 +0000476 if (Subtarget->isTargetDarwin()) {
477 setOperationAction(ISD::EH_SJLJ_SETJMP, MVT::i32, Custom);
478 setOperationAction(ISD::EH_SJLJ_LONGJMP, MVT::Other, Custom);
479 }
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000480
Owen Anderson825b72b2009-08-11 20:47:22 +0000481 setOperationAction(ISD::SETCC, MVT::i32, Expand);
482 setOperationAction(ISD::SETCC, MVT::f32, Expand);
483 setOperationAction(ISD::SETCC, MVT::f64, Expand);
484 setOperationAction(ISD::SELECT, MVT::i32, Expand);
485 setOperationAction(ISD::SELECT, MVT::f32, Expand);
486 setOperationAction(ISD::SELECT, MVT::f64, Expand);
487 setOperationAction(ISD::SELECT_CC, MVT::i32, Custom);
488 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
489 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000490
Owen Anderson825b72b2009-08-11 20:47:22 +0000491 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
492 setOperationAction(ISD::BR_CC, MVT::i32, Custom);
493 setOperationAction(ISD::BR_CC, MVT::f32, Custom);
494 setOperationAction(ISD::BR_CC, MVT::f64, Custom);
495 setOperationAction(ISD::BR_JT, MVT::Other, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000496
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000497 // We don't support sin/cos/fmod/copysign/pow
Owen Anderson825b72b2009-08-11 20:47:22 +0000498 setOperationAction(ISD::FSIN, MVT::f64, Expand);
499 setOperationAction(ISD::FSIN, MVT::f32, Expand);
500 setOperationAction(ISD::FCOS, MVT::f32, Expand);
501 setOperationAction(ISD::FCOS, MVT::f64, Expand);
502 setOperationAction(ISD::FREM, MVT::f64, Expand);
503 setOperationAction(ISD::FREM, MVT::f32, Expand);
David Goodwinf1daf7d2009-07-08 23:10:31 +0000504 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000505 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
506 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng110cf482008-04-01 01:50:16 +0000507 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000508 setOperationAction(ISD::FPOW, MVT::f64, Expand);
509 setOperationAction(ISD::FPOW, MVT::f32, Expand);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000510
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000511 // Various VFP goodness
512 if (!UseSoftFloat && !Subtarget->isThumb1Only()) {
Bob Wilson76a312b2010-03-19 22:51:32 +0000513 // int <-> fp are custom expanded into bit_convert + ARMISD ops.
514 if (Subtarget->hasVFP2()) {
515 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
516 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
517 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
518 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
519 }
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000520 // Special handling for half-precision FP.
Anton Korobeynikovf0d50072010-03-18 22:35:37 +0000521 if (!Subtarget->hasFP16()) {
522 setOperationAction(ISD::FP16_TO_FP32, MVT::f32, Expand);
523 setOperationAction(ISD::FP32_TO_FP16, MVT::i32, Expand);
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000524 }
Evan Cheng110cf482008-04-01 01:50:16 +0000525 }
Evan Chenga8e29892007-01-19 07:51:42 +0000526
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +0000527 // We have target-specific dag combine patterns for the following nodes:
Jim Grosbache5165492009-11-09 00:11:35 +0000528 // ARMISD::VMOVRRD - No need to call setTargetDAGCombine
Chris Lattnerd1980a52009-03-12 06:52:53 +0000529 setTargetDAGCombine(ISD::ADD);
530 setTargetDAGCombine(ISD::SUB);
Anton Korobeynikova9790d72010-05-15 18:16:59 +0000531 setTargetDAGCombine(ISD::MUL);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000532
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000533 if (Subtarget->hasV6T2Ops())
534 setTargetDAGCombine(ISD::OR);
535
Evan Chenga8e29892007-01-19 07:51:42 +0000536 setStackPointerRegisterToSaveRestore(ARM::SP);
Evan Cheng1cc39842010-05-20 23:26:43 +0000537
Evan Chengf7d87ee2010-05-21 00:43:17 +0000538 if (UseSoftFloat || Subtarget->isThumb1Only() || !Subtarget->hasVFP2())
539 setSchedulingPreference(Sched::RegPressure);
540 else
541 setSchedulingPreference(Sched::Hybrid);
Dale Johannesen8dd86c12007-05-17 21:31:21 +0000542
543 maxStoresPerMemcpy = 1; //// temporary - rewrite interface to use type
Evan Chengf6799392010-06-26 01:52:05 +0000544
Rafael Espindolacbeeae22010-07-11 04:01:49 +0000545 // On ARM arguments smaller than 4 bytes are extended, so all arguments
546 // are at least 4 bytes aligned.
547 setMinStackArgumentAlignment(4);
548
Evan Chengf6799392010-06-26 01:52:05 +0000549 if (EnableARMCodePlacement)
550 benefitFromCodePlacementOpt = true;
Evan Chenga8e29892007-01-19 07:51:42 +0000551}
552
Evan Cheng4f6b4672010-07-21 06:09:07 +0000553std::pair<const TargetRegisterClass*, uint8_t>
554ARMTargetLowering::findRepresentativeClass(EVT VT) const{
555 const TargetRegisterClass *RRC = 0;
556 uint8_t Cost = 1;
557 switch (VT.getSimpleVT().SimpleTy) {
Evan Chengd70f57b2010-07-19 22:15:08 +0000558 default:
Evan Cheng4f6b4672010-07-21 06:09:07 +0000559 return TargetLowering::findRepresentativeClass(VT);
560 // Use SPR as representative register class for all floating point
561 // and vector types.
562 case MVT::f32:
563 RRC = ARM::SPRRegisterClass;
564 break;
565 case MVT::f64: case MVT::v8i8: case MVT::v4i16:
566 case MVT::v2i32: case MVT::v1i64: case MVT::v2f32:
567 RRC = ARM::SPRRegisterClass;
568 Cost = 2;
569 break;
570 case MVT::v16i8: case MVT::v8i16: case MVT::v4i32: case MVT::v2i64:
571 case MVT::v4f32: case MVT::v2f64:
572 RRC = ARM::SPRRegisterClass;
573 Cost = 4;
574 break;
575 case MVT::v4i64:
576 RRC = ARM::SPRRegisterClass;
577 Cost = 8;
578 break;
579 case MVT::v8i64:
580 RRC = ARM::SPRRegisterClass;
581 Cost = 16;
582 break;
Evan Chengd70f57b2010-07-19 22:15:08 +0000583 }
Evan Cheng4f6b4672010-07-21 06:09:07 +0000584 return std::make_pair(RRC, Cost);
Evan Chengd70f57b2010-07-19 22:15:08 +0000585}
586
Evan Chenga8e29892007-01-19 07:51:42 +0000587const char *ARMTargetLowering::getTargetNodeName(unsigned Opcode) const {
588 switch (Opcode) {
589 default: return 0;
590 case ARMISD::Wrapper: return "ARMISD::Wrapper";
Evan Chenga8e29892007-01-19 07:51:42 +0000591 case ARMISD::WrapperJT: return "ARMISD::WrapperJT";
592 case ARMISD::CALL: return "ARMISD::CALL";
Evan Cheng277f0742007-06-19 21:05:09 +0000593 case ARMISD::CALL_PRED: return "ARMISD::CALL_PRED";
Evan Chenga8e29892007-01-19 07:51:42 +0000594 case ARMISD::CALL_NOLINK: return "ARMISD::CALL_NOLINK";
595 case ARMISD::tCALL: return "ARMISD::tCALL";
596 case ARMISD::BRCOND: return "ARMISD::BRCOND";
597 case ARMISD::BR_JT: return "ARMISD::BR_JT";
Evan Cheng5657c012009-07-29 02:18:14 +0000598 case ARMISD::BR2_JT: return "ARMISD::BR2_JT";
Evan Chenga8e29892007-01-19 07:51:42 +0000599 case ARMISD::RET_FLAG: return "ARMISD::RET_FLAG";
600 case ARMISD::PIC_ADD: return "ARMISD::PIC_ADD";
601 case ARMISD::CMP: return "ARMISD::CMP";
David Goodwinc0309b42009-06-29 15:33:01 +0000602 case ARMISD::CMPZ: return "ARMISD::CMPZ";
Evan Chenga8e29892007-01-19 07:51:42 +0000603 case ARMISD::CMPFP: return "ARMISD::CMPFP";
604 case ARMISD::CMPFPw0: return "ARMISD::CMPFPw0";
Evan Cheng218977b2010-07-13 19:27:42 +0000605 case ARMISD::BCC_i64: return "ARMISD::BCC_i64";
Evan Chenga8e29892007-01-19 07:51:42 +0000606 case ARMISD::FMSTAT: return "ARMISD::FMSTAT";
607 case ARMISD::CMOV: return "ARMISD::CMOV";
608 case ARMISD::CNEG: return "ARMISD::CNEG";
Bob Wilson2dc4f542009-03-20 22:42:55 +0000609
Jim Grosbach3482c802010-01-18 19:58:49 +0000610 case ARMISD::RBIT: return "ARMISD::RBIT";
611
Bob Wilson76a312b2010-03-19 22:51:32 +0000612 case ARMISD::FTOSI: return "ARMISD::FTOSI";
613 case ARMISD::FTOUI: return "ARMISD::FTOUI";
614 case ARMISD::SITOF: return "ARMISD::SITOF";
615 case ARMISD::UITOF: return "ARMISD::UITOF";
616
Evan Chenga8e29892007-01-19 07:51:42 +0000617 case ARMISD::SRL_FLAG: return "ARMISD::SRL_FLAG";
618 case ARMISD::SRA_FLAG: return "ARMISD::SRA_FLAG";
619 case ARMISD::RRX: return "ARMISD::RRX";
Bob Wilson2dc4f542009-03-20 22:42:55 +0000620
Jim Grosbache5165492009-11-09 00:11:35 +0000621 case ARMISD::VMOVRRD: return "ARMISD::VMOVRRD";
622 case ARMISD::VMOVDRR: return "ARMISD::VMOVDRR";
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000623
Evan Chengc5942082009-10-28 06:55:03 +0000624 case ARMISD::EH_SJLJ_SETJMP: return "ARMISD::EH_SJLJ_SETJMP";
625 case ARMISD::EH_SJLJ_LONGJMP:return "ARMISD::EH_SJLJ_LONGJMP";
626
Dale Johannesen51e28e62010-06-03 21:09:53 +0000627 case ARMISD::TC_RETURN: return "ARMISD::TC_RETURN";
628
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000629 case ARMISD::THREAD_POINTER:return "ARMISD::THREAD_POINTER";
Bob Wilson5bafff32009-06-22 23:27:02 +0000630
Evan Cheng86198642009-08-07 00:34:42 +0000631 case ARMISD::DYN_ALLOC: return "ARMISD::DYN_ALLOC";
632
Jim Grosbach3728e962009-12-10 00:11:09 +0000633 case ARMISD::MEMBARRIER: return "ARMISD::MEMBARRIER";
634 case ARMISD::SYNCBARRIER: return "ARMISD::SYNCBARRIER";
635
Bob Wilson5bafff32009-06-22 23:27:02 +0000636 case ARMISD::VCEQ: return "ARMISD::VCEQ";
637 case ARMISD::VCGE: return "ARMISD::VCGE";
638 case ARMISD::VCGEU: return "ARMISD::VCGEU";
639 case ARMISD::VCGT: return "ARMISD::VCGT";
640 case ARMISD::VCGTU: return "ARMISD::VCGTU";
641 case ARMISD::VTST: return "ARMISD::VTST";
642
643 case ARMISD::VSHL: return "ARMISD::VSHL";
644 case ARMISD::VSHRs: return "ARMISD::VSHRs";
645 case ARMISD::VSHRu: return "ARMISD::VSHRu";
646 case ARMISD::VSHLLs: return "ARMISD::VSHLLs";
647 case ARMISD::VSHLLu: return "ARMISD::VSHLLu";
648 case ARMISD::VSHLLi: return "ARMISD::VSHLLi";
649 case ARMISD::VSHRN: return "ARMISD::VSHRN";
650 case ARMISD::VRSHRs: return "ARMISD::VRSHRs";
651 case ARMISD::VRSHRu: return "ARMISD::VRSHRu";
652 case ARMISD::VRSHRN: return "ARMISD::VRSHRN";
653 case ARMISD::VQSHLs: return "ARMISD::VQSHLs";
654 case ARMISD::VQSHLu: return "ARMISD::VQSHLu";
655 case ARMISD::VQSHLsu: return "ARMISD::VQSHLsu";
656 case ARMISD::VQSHRNs: return "ARMISD::VQSHRNs";
657 case ARMISD::VQSHRNu: return "ARMISD::VQSHRNu";
658 case ARMISD::VQSHRNsu: return "ARMISD::VQSHRNsu";
659 case ARMISD::VQRSHRNs: return "ARMISD::VQRSHRNs";
660 case ARMISD::VQRSHRNu: return "ARMISD::VQRSHRNu";
661 case ARMISD::VQRSHRNsu: return "ARMISD::VQRSHRNsu";
662 case ARMISD::VGETLANEu: return "ARMISD::VGETLANEu";
663 case ARMISD::VGETLANEs: return "ARMISD::VGETLANEs";
Bob Wilsoncba270d2010-07-13 21:16:48 +0000664 case ARMISD::VMOVIMM: return "ARMISD::VMOVIMM";
Bob Wilson7e3f0d22010-07-14 06:31:50 +0000665 case ARMISD::VMVNIMM: return "ARMISD::VMVNIMM";
Bob Wilsonc1d287b2009-08-14 05:13:08 +0000666 case ARMISD::VDUP: return "ARMISD::VDUP";
Bob Wilson0ce37102009-08-14 05:08:32 +0000667 case ARMISD::VDUPLANE: return "ARMISD::VDUPLANE";
Bob Wilsonde95c1b82009-08-19 17:03:43 +0000668 case ARMISD::VEXT: return "ARMISD::VEXT";
Bob Wilsond8e17572009-08-12 22:31:50 +0000669 case ARMISD::VREV64: return "ARMISD::VREV64";
670 case ARMISD::VREV32: return "ARMISD::VREV32";
671 case ARMISD::VREV16: return "ARMISD::VREV16";
Anton Korobeynikov051cfd62009-08-21 12:41:42 +0000672 case ARMISD::VZIP: return "ARMISD::VZIP";
673 case ARMISD::VUZP: return "ARMISD::VUZP";
674 case ARMISD::VTRN: return "ARMISD::VTRN";
Bob Wilson40cbe7d2010-06-04 00:04:02 +0000675 case ARMISD::BUILD_VECTOR: return "ARMISD::BUILD_VECTOR";
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000676 case ARMISD::FMAX: return "ARMISD::FMAX";
677 case ARMISD::FMIN: return "ARMISD::FMIN";
Jim Grosbachdd7d28a2010-07-17 01:50:57 +0000678 case ARMISD::BFI: return "ARMISD::BFI";
Evan Chenga8e29892007-01-19 07:51:42 +0000679 }
680}
681
Evan Cheng06b666c2010-05-15 02:18:07 +0000682/// getRegClassFor - Return the register class that should be used for the
683/// specified value type.
684TargetRegisterClass *ARMTargetLowering::getRegClassFor(EVT VT) const {
685 // Map v4i64 to QQ registers but do not make the type legal. Similarly map
686 // v8i64 to QQQQ registers. v4i64 and v8i64 are only used for REG_SEQUENCE to
687 // load / store 4 to 8 consecutive D registers.
Evan Cheng4782b1e2010-05-15 02:20:21 +0000688 if (Subtarget->hasNEON()) {
689 if (VT == MVT::v4i64)
690 return ARM::QQPRRegisterClass;
691 else if (VT == MVT::v8i64)
692 return ARM::QQQQPRRegisterClass;
693 }
Evan Cheng06b666c2010-05-15 02:18:07 +0000694 return TargetLowering::getRegClassFor(VT);
695}
696
Eric Christopherab695882010-07-21 22:26:11 +0000697// Create a fast isel object.
698FastISel *
699ARMTargetLowering::createFastISel(FunctionLoweringInfo &funcInfo) const {
700 return ARM::createFastISel(funcInfo);
701}
702
Bill Wendlingb4202b82009-07-01 18:50:55 +0000703/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +0000704unsigned ARMTargetLowering::getFunctionAlignment(const Function *F) const {
Bob Wilsonb5b50572010-07-01 22:26:26 +0000705 return getTargetMachine().getSubtarget<ARMSubtarget>().isThumb() ? 1 : 2;
Bill Wendling20c568f2009-06-30 22:38:32 +0000706}
707
Evan Cheng1cc39842010-05-20 23:26:43 +0000708Sched::Preference ARMTargetLowering::getSchedulingPreference(SDNode *N) const {
Evan Chengc10f5432010-05-28 23:25:23 +0000709 unsigned NumVals = N->getNumValues();
710 if (!NumVals)
711 return Sched::RegPressure;
712
713 for (unsigned i = 0; i != NumVals; ++i) {
Evan Cheng1cc39842010-05-20 23:26:43 +0000714 EVT VT = N->getValueType(i);
715 if (VT.isFloatingPoint() || VT.isVector())
716 return Sched::Latency;
717 }
Evan Chengc10f5432010-05-28 23:25:23 +0000718
719 if (!N->isMachineOpcode())
720 return Sched::RegPressure;
721
722 // Load are scheduled for latency even if there instruction itinerary
723 // is not available.
724 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
725 const TargetInstrDesc &TID = TII->get(N->getMachineOpcode());
726 if (TID.mayLoad())
727 return Sched::Latency;
728
729 const InstrItineraryData &Itins = getTargetMachine().getInstrItineraryData();
730 if (!Itins.isEmpty() && Itins.getStageLatency(TID.getSchedClass()) > 2)
731 return Sched::Latency;
Evan Cheng1cc39842010-05-20 23:26:43 +0000732 return Sched::RegPressure;
733}
734
Evan Chenga8e29892007-01-19 07:51:42 +0000735//===----------------------------------------------------------------------===//
736// Lowering Code
737//===----------------------------------------------------------------------===//
738
Evan Chenga8e29892007-01-19 07:51:42 +0000739/// IntCCToARMCC - Convert a DAG integer condition code to an ARM CC
740static ARMCC::CondCodes IntCCToARMCC(ISD::CondCode CC) {
741 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000742 default: llvm_unreachable("Unknown condition code!");
Evan Chenga8e29892007-01-19 07:51:42 +0000743 case ISD::SETNE: return ARMCC::NE;
744 case ISD::SETEQ: return ARMCC::EQ;
745 case ISD::SETGT: return ARMCC::GT;
746 case ISD::SETGE: return ARMCC::GE;
747 case ISD::SETLT: return ARMCC::LT;
748 case ISD::SETLE: return ARMCC::LE;
749 case ISD::SETUGT: return ARMCC::HI;
750 case ISD::SETUGE: return ARMCC::HS;
751 case ISD::SETULT: return ARMCC::LO;
752 case ISD::SETULE: return ARMCC::LS;
753 }
754}
755
Bob Wilsoncd3b9a42009-09-09 23:14:54 +0000756/// FPCCToARMCC - Convert a DAG fp condition code to an ARM CC.
757static void FPCCToARMCC(ISD::CondCode CC, ARMCC::CondCodes &CondCode,
Evan Chenga8e29892007-01-19 07:51:42 +0000758 ARMCC::CondCodes &CondCode2) {
Evan Chenga8e29892007-01-19 07:51:42 +0000759 CondCode2 = ARMCC::AL;
760 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000761 default: llvm_unreachable("Unknown FP condition!");
Evan Chenga8e29892007-01-19 07:51:42 +0000762 case ISD::SETEQ:
763 case ISD::SETOEQ: CondCode = ARMCC::EQ; break;
764 case ISD::SETGT:
765 case ISD::SETOGT: CondCode = ARMCC::GT; break;
766 case ISD::SETGE:
767 case ISD::SETOGE: CondCode = ARMCC::GE; break;
768 case ISD::SETOLT: CondCode = ARMCC::MI; break;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +0000769 case ISD::SETOLE: CondCode = ARMCC::LS; break;
Evan Chenga8e29892007-01-19 07:51:42 +0000770 case ISD::SETONE: CondCode = ARMCC::MI; CondCode2 = ARMCC::GT; break;
771 case ISD::SETO: CondCode = ARMCC::VC; break;
772 case ISD::SETUO: CondCode = ARMCC::VS; break;
773 case ISD::SETUEQ: CondCode = ARMCC::EQ; CondCode2 = ARMCC::VS; break;
774 case ISD::SETUGT: CondCode = ARMCC::HI; break;
775 case ISD::SETUGE: CondCode = ARMCC::PL; break;
776 case ISD::SETLT:
777 case ISD::SETULT: CondCode = ARMCC::LT; break;
778 case ISD::SETLE:
779 case ISD::SETULE: CondCode = ARMCC::LE; break;
780 case ISD::SETNE:
781 case ISD::SETUNE: CondCode = ARMCC::NE; break;
782 }
Evan Chenga8e29892007-01-19 07:51:42 +0000783}
784
Bob Wilson1f595bb2009-04-17 19:07:39 +0000785//===----------------------------------------------------------------------===//
786// Calling Convention Implementation
Bob Wilson1f595bb2009-04-17 19:07:39 +0000787//===----------------------------------------------------------------------===//
788
789#include "ARMGenCallingConv.inc"
790
791// APCS f64 is in register pairs, possibly split to stack
Owen Andersone50ed302009-08-10 22:56:29 +0000792static bool f64AssignAPCS(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson5bafff32009-06-22 23:27:02 +0000793 CCValAssign::LocInfo &LocInfo,
794 CCState &State, bool CanFail) {
795 static const unsigned RegList[] = { ARM::R0, ARM::R1, ARM::R2, ARM::R3 };
796
797 // Try to get the first register.
798 if (unsigned Reg = State.AllocateReg(RegList, 4))
799 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
800 else {
801 // For the 2nd half of a v2f64, do not fail.
802 if (CanFail)
803 return false;
804
805 // Put the whole thing on the stack.
806 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
807 State.AllocateStack(8, 4),
808 LocVT, LocInfo));
809 return true;
810 }
811
812 // Try to get the second register.
813 if (unsigned Reg = State.AllocateReg(RegList, 4))
814 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
815 else
816 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
817 State.AllocateStack(4, 4),
818 LocVT, LocInfo));
819 return true;
820}
821
Owen Andersone50ed302009-08-10 22:56:29 +0000822static bool CC_ARM_APCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000823 CCValAssign::LocInfo &LocInfo,
824 ISD::ArgFlagsTy &ArgFlags,
825 CCState &State) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000826 if (!f64AssignAPCS(ValNo, ValVT, LocVT, LocInfo, State, true))
827 return false;
Owen Anderson825b72b2009-08-11 20:47:22 +0000828 if (LocVT == MVT::v2f64 &&
Bob Wilson5bafff32009-06-22 23:27:02 +0000829 !f64AssignAPCS(ValNo, ValVT, LocVT, LocInfo, State, false))
830 return false;
Bob Wilsone65586b2009-04-17 20:40:45 +0000831 return true; // we handled it
Bob Wilson1f595bb2009-04-17 19:07:39 +0000832}
833
834// AAPCS f64 is in aligned register pairs
Owen Andersone50ed302009-08-10 22:56:29 +0000835static bool f64AssignAAPCS(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson5bafff32009-06-22 23:27:02 +0000836 CCValAssign::LocInfo &LocInfo,
837 CCState &State, bool CanFail) {
838 static const unsigned HiRegList[] = { ARM::R0, ARM::R2 };
839 static const unsigned LoRegList[] = { ARM::R1, ARM::R3 };
Rafael Espindolabc565012010-07-21 11:38:30 +0000840 static const unsigned ShadowRegList[] = { ARM::R0, ARM::R1 };
Bob Wilson5bafff32009-06-22 23:27:02 +0000841
Rafael Espindolabc565012010-07-21 11:38:30 +0000842 unsigned Reg = State.AllocateReg(HiRegList, ShadowRegList, 2);
Bob Wilson5bafff32009-06-22 23:27:02 +0000843 if (Reg == 0) {
844 // For the 2nd half of a v2f64, do not just fail.
845 if (CanFail)
846 return false;
847
848 // Put the whole thing on the stack.
849 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
850 State.AllocateStack(8, 8),
851 LocVT, LocInfo));
852 return true;
853 }
854
855 unsigned i;
856 for (i = 0; i < 2; ++i)
857 if (HiRegList[i] == Reg)
858 break;
859
Rafael Espindolabc565012010-07-21 11:38:30 +0000860 unsigned T = State.AllocateReg(LoRegList[i]);
861 assert(T == LoRegList[i] && "Could not allocate register");
862
Bob Wilson5bafff32009-06-22 23:27:02 +0000863 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
864 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, LoRegList[i],
865 LocVT, LocInfo));
866 return true;
867}
868
Owen Andersone50ed302009-08-10 22:56:29 +0000869static bool CC_ARM_AAPCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000870 CCValAssign::LocInfo &LocInfo,
871 ISD::ArgFlagsTy &ArgFlags,
872 CCState &State) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000873 if (!f64AssignAAPCS(ValNo, ValVT, LocVT, LocInfo, State, true))
874 return false;
Owen Anderson825b72b2009-08-11 20:47:22 +0000875 if (LocVT == MVT::v2f64 &&
Bob Wilson5bafff32009-06-22 23:27:02 +0000876 !f64AssignAAPCS(ValNo, ValVT, LocVT, LocInfo, State, false))
877 return false;
878 return true; // we handled it
879}
880
Owen Andersone50ed302009-08-10 22:56:29 +0000881static bool f64RetAssign(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson5bafff32009-06-22 23:27:02 +0000882 CCValAssign::LocInfo &LocInfo, CCState &State) {
Bob Wilson1f595bb2009-04-17 19:07:39 +0000883 static const unsigned HiRegList[] = { ARM::R0, ARM::R2 };
884 static const unsigned LoRegList[] = { ARM::R1, ARM::R3 };
885
Bob Wilsone65586b2009-04-17 20:40:45 +0000886 unsigned Reg = State.AllocateReg(HiRegList, LoRegList, 2);
887 if (Reg == 0)
888 return false; // we didn't handle it
Bob Wilson1f595bb2009-04-17 19:07:39 +0000889
Bob Wilsone65586b2009-04-17 20:40:45 +0000890 unsigned i;
891 for (i = 0; i < 2; ++i)
892 if (HiRegList[i] == Reg)
893 break;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000894
Bob Wilson5bafff32009-06-22 23:27:02 +0000895 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
Bob Wilsone65586b2009-04-17 20:40:45 +0000896 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, LoRegList[i],
Bob Wilson5bafff32009-06-22 23:27:02 +0000897 LocVT, LocInfo));
898 return true;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000899}
900
Owen Andersone50ed302009-08-10 22:56:29 +0000901static bool RetCC_ARM_APCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000902 CCValAssign::LocInfo &LocInfo,
903 ISD::ArgFlagsTy &ArgFlags,
904 CCState &State) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000905 if (!f64RetAssign(ValNo, ValVT, LocVT, LocInfo, State))
906 return false;
Owen Anderson825b72b2009-08-11 20:47:22 +0000907 if (LocVT == MVT::v2f64 && !f64RetAssign(ValNo, ValVT, LocVT, LocInfo, State))
Bob Wilson5bafff32009-06-22 23:27:02 +0000908 return false;
Bob Wilsone65586b2009-04-17 20:40:45 +0000909 return true; // we handled it
Bob Wilson1f595bb2009-04-17 19:07:39 +0000910}
911
Owen Andersone50ed302009-08-10 22:56:29 +0000912static bool RetCC_ARM_AAPCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000913 CCValAssign::LocInfo &LocInfo,
914 ISD::ArgFlagsTy &ArgFlags,
915 CCState &State) {
916 return RetCC_ARM_APCS_Custom_f64(ValNo, ValVT, LocVT, LocInfo, ArgFlags,
917 State);
918}
919
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000920/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
921/// given CallingConvention value.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000922CCAssignFn *ARMTargetLowering::CCAssignFnForNode(CallingConv::ID CC,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000923 bool Return,
924 bool isVarArg) const {
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000925 switch (CC) {
926 default:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000927 llvm_unreachable("Unsupported calling convention");
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000928 case CallingConv::C:
929 case CallingConv::Fast:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000930 // Use target triple & subtarget features to do actual dispatch.
931 if (Subtarget->isAAPCS_ABI()) {
932 if (Subtarget->hasVFP2() &&
933 FloatABIType == FloatABI::Hard && !isVarArg)
934 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
935 else
936 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
937 } else
938 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000939 case CallingConv::ARM_AAPCS_VFP:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000940 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000941 case CallingConv::ARM_AAPCS:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000942 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000943 case CallingConv::ARM_APCS:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000944 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000945 }
946}
947
Dan Gohman98ca4f22009-08-05 01:29:28 +0000948/// LowerCallResult - Lower the result values of a call into the
949/// appropriate copies out of appropriate physical registers.
950SDValue
951ARMTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000952 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000953 const SmallVectorImpl<ISD::InputArg> &Ins,
954 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +0000955 SmallVectorImpl<SDValue> &InVals) const {
Bob Wilson1f595bb2009-04-17 19:07:39 +0000956
Bob Wilson1f595bb2009-04-17 19:07:39 +0000957 // Assign locations to each value returned by this call.
958 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000959 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +0000960 RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +0000961 CCInfo.AnalyzeCallResult(Ins,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000962 CCAssignFnForNode(CallConv, /* Return*/ true,
963 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +0000964
965 // Copy all of the result registers out of their specified physreg.
966 for (unsigned i = 0; i != RVLocs.size(); ++i) {
967 CCValAssign VA = RVLocs[i];
968
Bob Wilson80915242009-04-25 00:33:20 +0000969 SDValue Val;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000970 if (VA.needsCustom()) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000971 // Handle f64 or half of a v2f64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000972 SDValue Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000973 InFlag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +0000974 Chain = Lo.getValue(1);
975 InFlag = Lo.getValue(2);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000976 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +0000977 SDValue Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilson4d59e1d2009-04-24 17:00:36 +0000978 InFlag);
979 Chain = Hi.getValue(1);
980 InFlag = Hi.getValue(2);
Jim Grosbache5165492009-11-09 00:11:35 +0000981 Val = DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Bob Wilson5bafff32009-06-22 23:27:02 +0000982
Owen Anderson825b72b2009-08-11 20:47:22 +0000983 if (VA.getLocVT() == MVT::v2f64) {
984 SDValue Vec = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64);
985 Vec = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val,
986 DAG.getConstant(0, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +0000987
988 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +0000989 Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag);
Bob Wilson5bafff32009-06-22 23:27:02 +0000990 Chain = Lo.getValue(1);
991 InFlag = Lo.getValue(2);
992 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +0000993 Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag);
Bob Wilson5bafff32009-06-22 23:27:02 +0000994 Chain = Hi.getValue(1);
995 InFlag = Hi.getValue(2);
Jim Grosbache5165492009-11-09 00:11:35 +0000996 Val = DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Owen Anderson825b72b2009-08-11 20:47:22 +0000997 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val,
998 DAG.getConstant(1, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +0000999 }
Bob Wilson1f595bb2009-04-17 19:07:39 +00001000 } else {
Bob Wilson80915242009-04-25 00:33:20 +00001001 Val = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), VA.getLocVT(),
1002 InFlag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001003 Chain = Val.getValue(1);
1004 InFlag = Val.getValue(2);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001005 }
Bob Wilson80915242009-04-25 00:33:20 +00001006
1007 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001008 default: llvm_unreachable("Unknown loc info!");
Bob Wilson80915242009-04-25 00:33:20 +00001009 case CCValAssign::Full: break;
1010 case CCValAssign::BCvt:
1011 Val = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), Val);
1012 break;
1013 }
1014
Dan Gohman98ca4f22009-08-05 01:29:28 +00001015 InVals.push_back(Val);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001016 }
1017
Dan Gohman98ca4f22009-08-05 01:29:28 +00001018 return Chain;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001019}
1020
1021/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1022/// by "Src" to address "Dst" of size "Size". Alignment information is
Bob Wilsondee46d72009-04-17 20:35:10 +00001023/// specified by the specific parameter attribute. The copy will be passed as
Bob Wilson1f595bb2009-04-17 19:07:39 +00001024/// a byval function parameter.
1025/// Sometimes what we are copying is the end of a larger object, the part that
1026/// does not fit in registers.
1027static SDValue
1028CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
1029 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1030 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001031 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001032 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Mon P Wang20adc9d2010-04-04 03:10:48 +00001033 /*isVolatile=*/false, /*AlwaysInline=*/false,
1034 NULL, 0, NULL, 0);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001035}
1036
Bob Wilsondee46d72009-04-17 20:35:10 +00001037/// LowerMemOpCallTo - Store the argument to the stack.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001038SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001039ARMTargetLowering::LowerMemOpCallTo(SDValue Chain,
1040 SDValue StackPtr, SDValue Arg,
1041 DebugLoc dl, SelectionDAG &DAG,
1042 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +00001043 ISD::ArgFlagsTy Flags) const {
Bob Wilson1f595bb2009-04-17 19:07:39 +00001044 unsigned LocMemOffset = VA.getLocMemOffset();
1045 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
1046 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
1047 if (Flags.isByVal()) {
1048 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
1049 }
1050 return DAG.getStore(Chain, dl, Arg, PtrOff,
David Greene1b58cab2010-02-15 16:55:24 +00001051 PseudoSourceValue::getStack(), LocMemOffset,
1052 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001053}
1054
Dan Gohman98ca4f22009-08-05 01:29:28 +00001055void ARMTargetLowering::PassF64ArgInRegs(DebugLoc dl, SelectionDAG &DAG,
Bob Wilson5bafff32009-06-22 23:27:02 +00001056 SDValue Chain, SDValue &Arg,
1057 RegsToPassVector &RegsToPass,
1058 CCValAssign &VA, CCValAssign &NextVA,
1059 SDValue &StackPtr,
1060 SmallVector<SDValue, 8> &MemOpChains,
Dan Gohmand858e902010-04-17 15:26:15 +00001061 ISD::ArgFlagsTy Flags) const {
Bob Wilson5bafff32009-06-22 23:27:02 +00001062
Jim Grosbache5165492009-11-09 00:11:35 +00001063 SDValue fmrrd = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001064 DAG.getVTList(MVT::i32, MVT::i32), Arg);
Bob Wilson5bafff32009-06-22 23:27:02 +00001065 RegsToPass.push_back(std::make_pair(VA.getLocReg(), fmrrd));
1066
1067 if (NextVA.isRegLoc())
1068 RegsToPass.push_back(std::make_pair(NextVA.getLocReg(), fmrrd.getValue(1)));
1069 else {
1070 assert(NextVA.isMemLoc());
1071 if (StackPtr.getNode() == 0)
1072 StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
1073
Dan Gohman98ca4f22009-08-05 01:29:28 +00001074 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, fmrrd.getValue(1),
1075 dl, DAG, NextVA,
1076 Flags));
Bob Wilson5bafff32009-06-22 23:27:02 +00001077 }
1078}
1079
Dan Gohman98ca4f22009-08-05 01:29:28 +00001080/// LowerCall - Lowering a call into a callseq_start <-
Evan Chengfc403422007-02-03 08:53:01 +00001081/// ARMISD:CALL <- callseq_end chain. Also add input and output parameter
1082/// nodes.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001083SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00001084ARMTargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001085 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00001086 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001087 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001088 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001089 const SmallVectorImpl<ISD::InputArg> &Ins,
1090 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001091 SmallVectorImpl<SDValue> &InVals) const {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001092 MachineFunction &MF = DAG.getMachineFunction();
1093 bool IsStructRet = (Outs.empty()) ? false : Outs[0].Flags.isSRet();
1094 bool IsSibCall = false;
Dale Johannesen8fa8e7f2010-06-04 18:04:24 +00001095 // Temporarily disable tail calls so things don't break.
1096 if (!EnableARMTailCalls)
1097 isTailCall = false;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001098 if (isTailCall) {
1099 // Check if it's really possible to do a tail call.
1100 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
1101 isVarArg, IsStructRet, MF.getFunction()->hasStructRetAttr(),
Dan Gohmanc9403652010-07-07 15:54:55 +00001102 Outs, OutVals, Ins, DAG);
Dale Johannesen51e28e62010-06-03 21:09:53 +00001103 // We don't support GuaranteedTailCallOpt for ARM, only automatically
1104 // detected sibcalls.
1105 if (isTailCall) {
1106 ++NumTailCalls;
1107 IsSibCall = true;
1108 }
1109 }
Evan Chenga8e29892007-01-19 07:51:42 +00001110
Bob Wilson1f595bb2009-04-17 19:07:39 +00001111 // Analyze operands of the call, assigning locations to each operand.
1112 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001113 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
1114 *DAG.getContext());
1115 CCInfo.AnalyzeCallOperands(Outs,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001116 CCAssignFnForNode(CallConv, /* Return*/ false,
1117 isVarArg));
Evan Chenga8e29892007-01-19 07:51:42 +00001118
Bob Wilson1f595bb2009-04-17 19:07:39 +00001119 // Get a count of how many bytes are to be pushed on the stack.
1120 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chenga8e29892007-01-19 07:51:42 +00001121
Dale Johannesen51e28e62010-06-03 21:09:53 +00001122 // For tail calls, memory operands are available in our caller's stack.
1123 if (IsSibCall)
1124 NumBytes = 0;
1125
Evan Chenga8e29892007-01-19 07:51:42 +00001126 // Adjust the stack pointer for the new arguments...
1127 // These operations are automatically eliminated by the prolog/epilog pass
Dale Johannesen51e28e62010-06-03 21:09:53 +00001128 if (!IsSibCall)
1129 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Evan Chenga8e29892007-01-19 07:51:42 +00001130
Jim Grosbachf9a4b762010-02-24 01:43:03 +00001131 SDValue StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +00001132
Bob Wilson5bafff32009-06-22 23:27:02 +00001133 RegsToPassVector RegsToPass;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001134 SmallVector<SDValue, 8> MemOpChains;
Evan Chenga8e29892007-01-19 07:51:42 +00001135
Bob Wilson1f595bb2009-04-17 19:07:39 +00001136 // Walk the register/memloc assignments, inserting copies/loads. In the case
Bob Wilsondee46d72009-04-17 20:35:10 +00001137 // of tail call optimization, arguments are handled later.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001138 for (unsigned i = 0, realArgIdx = 0, e = ArgLocs.size();
1139 i != e;
1140 ++i, ++realArgIdx) {
1141 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00001142 SDValue Arg = OutVals[realArgIdx];
Dan Gohman98ca4f22009-08-05 01:29:28 +00001143 ISD::ArgFlagsTy Flags = Outs[realArgIdx].Flags;
Evan Chenga8e29892007-01-19 07:51:42 +00001144
Bob Wilson1f595bb2009-04-17 19:07:39 +00001145 // Promote the value if needed.
1146 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001147 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001148 case CCValAssign::Full: break;
1149 case CCValAssign::SExt:
1150 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
1151 break;
1152 case CCValAssign::ZExt:
1153 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
1154 break;
1155 case CCValAssign::AExt:
1156 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
1157 break;
1158 case CCValAssign::BCvt:
1159 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getLocVT(), Arg);
1160 break;
Evan Chenga8e29892007-01-19 07:51:42 +00001161 }
1162
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001163 // f64 and v2f64 might be passed in i32 pairs and must be split into pieces
Bob Wilson1f595bb2009-04-17 19:07:39 +00001164 if (VA.needsCustom()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001165 if (VA.getLocVT() == MVT::v2f64) {
1166 SDValue Op0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1167 DAG.getConstant(0, MVT::i32));
1168 SDValue Op1 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1169 DAG.getConstant(1, MVT::i32));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001170
Dan Gohman98ca4f22009-08-05 01:29:28 +00001171 PassF64ArgInRegs(dl, DAG, Chain, Op0, RegsToPass,
Bob Wilson5bafff32009-06-22 23:27:02 +00001172 VA, ArgLocs[++i], StackPtr, MemOpChains, Flags);
1173
1174 VA = ArgLocs[++i]; // skip ahead to next loc
1175 if (VA.isRegLoc()) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001176 PassF64ArgInRegs(dl, DAG, Chain, Op1, RegsToPass,
Bob Wilson5bafff32009-06-22 23:27:02 +00001177 VA, ArgLocs[++i], StackPtr, MemOpChains, Flags);
1178 } else {
1179 assert(VA.isMemLoc());
Bob Wilson5bafff32009-06-22 23:27:02 +00001180
Dan Gohman98ca4f22009-08-05 01:29:28 +00001181 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Op1,
1182 dl, DAG, VA, Flags));
Bob Wilson5bafff32009-06-22 23:27:02 +00001183 }
1184 } else {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001185 PassF64ArgInRegs(dl, DAG, Chain, Arg, RegsToPass, VA, ArgLocs[++i],
Bob Wilson5bafff32009-06-22 23:27:02 +00001186 StackPtr, MemOpChains, Flags);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001187 }
1188 } else if (VA.isRegLoc()) {
1189 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Dale Johannesendf50d7e2010-06-18 18:13:11 +00001190 } else if (!IsSibCall) {
Bob Wilson1f595bb2009-04-17 19:07:39 +00001191 assert(VA.isMemLoc());
Bob Wilson1f595bb2009-04-17 19:07:39 +00001192
Dan Gohman98ca4f22009-08-05 01:29:28 +00001193 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
1194 dl, DAG, VA, Flags));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001195 }
Evan Chenga8e29892007-01-19 07:51:42 +00001196 }
1197
1198 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001199 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Evan Chenga8e29892007-01-19 07:51:42 +00001200 &MemOpChains[0], MemOpChains.size());
1201
1202 // Build a sequence of copy-to-reg nodes chained together with token chain
1203 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00001204 SDValue InFlag;
Dale Johannesen6470a112010-06-15 22:08:33 +00001205 // Tail call byval lowering might overwrite argument registers so in case of
1206 // tail call optimization the copies to registers are lowered later.
1207 if (!isTailCall)
1208 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1209 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
1210 RegsToPass[i].second, InFlag);
1211 InFlag = Chain.getValue(1);
1212 }
Evan Chenga8e29892007-01-19 07:51:42 +00001213
Dale Johannesen51e28e62010-06-03 21:09:53 +00001214 // For tail calls lower the arguments to the 'real' stack slot.
1215 if (isTailCall) {
1216 // Force all the incoming stack arguments to be loaded from the stack
1217 // before any new outgoing arguments are stored to the stack, because the
1218 // outgoing stack slots may alias the incoming argument stack slots, and
1219 // the alias isn't otherwise explicit. This is slightly more conservative
1220 // than necessary, because it means that each store effectively depends
1221 // on every argument instead of just those arguments it would clobber.
1222
1223 // Do not flag preceeding copytoreg stuff together with the following stuff.
1224 InFlag = SDValue();
1225 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1226 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
1227 RegsToPass[i].second, InFlag);
1228 InFlag = Chain.getValue(1);
1229 }
1230 InFlag =SDValue();
1231 }
1232
Bill Wendling056292f2008-09-16 21:48:12 +00001233 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
1234 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
1235 // node so that legalize doesn't hack it.
Evan Chenga8e29892007-01-19 07:51:42 +00001236 bool isDirect = false;
1237 bool isARMFunc = false;
Evan Cheng277f0742007-06-19 21:05:09 +00001238 bool isLocalARMFunc = false;
Evan Chenge7e0d622009-11-06 22:24:13 +00001239 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Jim Grosbache7b52522010-04-14 22:28:31 +00001240
1241 if (EnableARMLongCalls) {
1242 assert (getTargetMachine().getRelocationModel() == Reloc::Static
1243 && "long-calls with non-static relocation model!");
1244 // Handle a global address or an external symbol. If it's not one of
1245 // those, the target's already in a register, so we don't need to do
1246 // anything extra.
1247 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Anders Carlsson0dbdca52010-04-15 03:11:28 +00001248 const GlobalValue *GV = G->getGlobal();
Jim Grosbache7b52522010-04-14 22:28:31 +00001249 // Create a constant pool entry for the callee address
1250 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
1251 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV,
1252 ARMPCLabelIndex,
1253 ARMCP::CPValue, 0);
1254 // Get the address of the callee into a register
1255 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
1256 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
1257 Callee = DAG.getLoad(getPointerTy(), dl,
1258 DAG.getEntryNode(), CPAddr,
1259 PseudoSourceValue::getConstantPool(), 0,
1260 false, false, 0);
1261 } else if (ExternalSymbolSDNode *S=dyn_cast<ExternalSymbolSDNode>(Callee)) {
1262 const char *Sym = S->getSymbol();
1263
1264 // Create a constant pool entry for the callee address
1265 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
1266 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
1267 Sym, ARMPCLabelIndex, 0);
1268 // Get the address of the callee into a register
1269 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
1270 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
1271 Callee = DAG.getLoad(getPointerTy(), dl,
1272 DAG.getEntryNode(), CPAddr,
1273 PseudoSourceValue::getConstantPool(), 0,
1274 false, false, 0);
1275 }
1276 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Dan Gohman46510a72010-04-15 01:51:59 +00001277 const GlobalValue *GV = G->getGlobal();
Evan Chenga8e29892007-01-19 07:51:42 +00001278 isDirect = true;
Chris Lattner4fb63d02009-07-15 04:12:33 +00001279 bool isExt = GV->isDeclaration() || GV->isWeakForLinker();
Evan Cheng970a4192007-01-19 19:28:01 +00001280 bool isStub = (isExt && Subtarget->isTargetDarwin()) &&
Evan Chenga8e29892007-01-19 07:51:42 +00001281 getTargetMachine().getRelocationModel() != Reloc::Static;
1282 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Cheng277f0742007-06-19 21:05:09 +00001283 // ARM call to a local ARM function is predicable.
Evan Cheng46df4eb2010-06-16 07:35:02 +00001284 isLocalARMFunc = !Subtarget->isThumb() && (!isExt || !ARMInterworking);
Evan Chengc60e76d2007-01-30 20:37:08 +00001285 // tBX takes a register source operand.
David Goodwinf1daf7d2009-07-08 23:10:31 +00001286 if (isARMFunc && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001287 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Evan Chenge4e4ed32009-08-28 23:18:09 +00001288 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV,
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001289 ARMPCLabelIndex,
1290 ARMCP::CPValue, 4);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001291 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001292 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001293 Callee = DAG.getLoad(getPointerTy(), dl,
Evan Cheng9eda6892009-10-31 03:39:36 +00001294 DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001295 PseudoSourceValue::getConstantPool(), 0,
1296 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001297 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001298 Callee = DAG.getNode(ARMISD::PIC_ADD, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001299 getPointerTy(), Callee, PICLabel);
Jim Grosbache7b52522010-04-14 22:28:31 +00001300 } else
Devang Patel0d881da2010-07-06 22:08:15 +00001301 Callee = DAG.getTargetGlobalAddress(GV, dl, getPointerTy());
Bill Wendling056292f2008-09-16 21:48:12 +00001302 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Evan Chenga8e29892007-01-19 07:51:42 +00001303 isDirect = true;
Evan Cheng970a4192007-01-19 19:28:01 +00001304 bool isStub = Subtarget->isTargetDarwin() &&
Evan Chenga8e29892007-01-19 07:51:42 +00001305 getTargetMachine().getRelocationModel() != Reloc::Static;
1306 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Chengc60e76d2007-01-30 20:37:08 +00001307 // tBX takes a register source operand.
1308 const char *Sym = S->getSymbol();
David Goodwinf1daf7d2009-07-08 23:10:31 +00001309 if (isARMFunc && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001310 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Owen Anderson1d0be152009-08-13 21:58:54 +00001311 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
Evan Chenge4e4ed32009-08-28 23:18:09 +00001312 Sym, ARMPCLabelIndex, 4);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001313 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001314 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001315 Callee = DAG.getLoad(getPointerTy(), dl,
Evan Cheng9eda6892009-10-31 03:39:36 +00001316 DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001317 PseudoSourceValue::getConstantPool(), 0,
1318 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001319 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001320 Callee = DAG.getNode(ARMISD::PIC_ADD, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001321 getPointerTy(), Callee, PICLabel);
Evan Chengc60e76d2007-01-30 20:37:08 +00001322 } else
Bill Wendling056292f2008-09-16 21:48:12 +00001323 Callee = DAG.getTargetExternalSymbol(Sym, getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +00001324 }
1325
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001326 // FIXME: handle tail calls differently.
1327 unsigned CallOpc;
Evan Chengb6207242009-08-01 00:16:10 +00001328 if (Subtarget->isThumb()) {
1329 if ((!isDirect || isARMFunc) && !Subtarget->hasV5TOps())
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001330 CallOpc = ARMISD::CALL_NOLINK;
1331 else
1332 CallOpc = isARMFunc ? ARMISD::CALL : ARMISD::tCALL;
1333 } else {
1334 CallOpc = (isDirect || Subtarget->hasV5TOps())
Evan Cheng277f0742007-06-19 21:05:09 +00001335 ? (isLocalARMFunc ? ARMISD::CALL_PRED : ARMISD::CALL)
1336 : ARMISD::CALL_NOLINK;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001337 }
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001338
Dan Gohman475871a2008-07-27 21:46:04 +00001339 std::vector<SDValue> Ops;
Evan Chenga8e29892007-01-19 07:51:42 +00001340 Ops.push_back(Chain);
1341 Ops.push_back(Callee);
1342
1343 // Add argument registers to the end of the list so that they are known live
1344 // into the call.
1345 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1346 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1347 RegsToPass[i].second.getValueType()));
1348
Gabor Greifba36cb52008-08-28 21:40:38 +00001349 if (InFlag.getNode())
Evan Chenga8e29892007-01-19 07:51:42 +00001350 Ops.push_back(InFlag);
Dale Johannesen51e28e62010-06-03 21:09:53 +00001351
1352 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesencf296fa2010-06-05 00:51:39 +00001353 if (isTailCall)
Dale Johannesen51e28e62010-06-03 21:09:53 +00001354 return DAG.getNode(ARMISD::TC_RETURN, dl, NodeTys, &Ops[0], Ops.size());
Dale Johannesen51e28e62010-06-03 21:09:53 +00001355
Duncan Sands4bdcb612008-07-02 17:40:58 +00001356 // Returns a chain and a flag for retval copy to use.
Dale Johannesen51e28e62010-06-03 21:09:53 +00001357 Chain = DAG.getNode(CallOpc, dl, NodeTys, &Ops[0], Ops.size());
Evan Chenga8e29892007-01-19 07:51:42 +00001358 InFlag = Chain.getValue(1);
1359
Chris Lattnere563bbc2008-10-11 22:08:30 +00001360 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
1361 DAG.getIntPtrConstant(0, true), InFlag);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001362 if (!Ins.empty())
Evan Chenga8e29892007-01-19 07:51:42 +00001363 InFlag = Chain.getValue(1);
1364
Bob Wilson1f595bb2009-04-17 19:07:39 +00001365 // Handle result values, copying them out of physregs into vregs that we
1366 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001367 return LowerCallResult(Chain, InFlag, CallConv, isVarArg, Ins,
1368 dl, DAG, InVals);
Evan Chenga8e29892007-01-19 07:51:42 +00001369}
1370
Dale Johannesen51e28e62010-06-03 21:09:53 +00001371/// MatchingStackOffset - Return true if the given stack call argument is
1372/// already available in the same position (relatively) of the caller's
1373/// incoming argument stack.
1374static
1375bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
1376 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
1377 const ARMInstrInfo *TII) {
1378 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
1379 int FI = INT_MAX;
1380 if (Arg.getOpcode() == ISD::CopyFromReg) {
1381 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
1382 if (!VR || TargetRegisterInfo::isPhysicalRegister(VR))
1383 return false;
1384 MachineInstr *Def = MRI->getVRegDef(VR);
1385 if (!Def)
1386 return false;
1387 if (!Flags.isByVal()) {
1388 if (!TII->isLoadFromStackSlot(Def, FI))
1389 return false;
1390 } else {
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001391 return false;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001392 }
1393 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
1394 if (Flags.isByVal())
1395 // ByVal argument is passed in as a pointer but it's now being
1396 // dereferenced. e.g.
1397 // define @foo(%struct.X* %A) {
1398 // tail call @bar(%struct.X* byval %A)
1399 // }
1400 return false;
1401 SDValue Ptr = Ld->getBasePtr();
1402 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
1403 if (!FINode)
1404 return false;
1405 FI = FINode->getIndex();
1406 } else
1407 return false;
1408
1409 assert(FI != INT_MAX);
1410 if (!MFI->isFixedObjectIndex(FI))
1411 return false;
1412 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
1413}
1414
1415/// IsEligibleForTailCallOptimization - Check whether the call is eligible
1416/// for tail call optimization. Targets which want to do tail call
1417/// optimization should implement this function.
1418bool
1419ARMTargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
1420 CallingConv::ID CalleeCC,
1421 bool isVarArg,
1422 bool isCalleeStructRet,
1423 bool isCallerStructRet,
1424 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001425 const SmallVectorImpl<SDValue> &OutVals,
Dale Johannesen51e28e62010-06-03 21:09:53 +00001426 const SmallVectorImpl<ISD::InputArg> &Ins,
1427 SelectionDAG& DAG) const {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001428 const Function *CallerF = DAG.getMachineFunction().getFunction();
1429 CallingConv::ID CallerCC = CallerF->getCallingConv();
1430 bool CCMatch = CallerCC == CalleeCC;
1431
1432 // Look for obvious safe cases to perform tail call optimization that do not
1433 // require ABI changes. This is what gcc calls sibcall.
1434
Jim Grosbach7616b642010-06-16 23:45:49 +00001435 // Do not sibcall optimize vararg calls unless the call site is not passing
1436 // any arguments.
Dale Johannesen51e28e62010-06-03 21:09:53 +00001437 if (isVarArg && !Outs.empty())
1438 return false;
1439
1440 // Also avoid sibcall optimization if either caller or callee uses struct
1441 // return semantics.
1442 if (isCalleeStructRet || isCallerStructRet)
1443 return false;
1444
Dale Johannesene39fdbe2010-06-23 18:52:34 +00001445 // FIXME: Completely disable sibcall for Thumb1 since Thumb1RegisterInfo::
Evan Cheng0110ac62010-06-19 01:01:32 +00001446 // emitEpilogue is not ready for them.
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001447 // Doing this is tricky, since the LDM/POP instruction on Thumb doesn't take
1448 // LR. This means if we need to reload LR, it takes an extra instructions,
1449 // which outweighs the value of the tail call; but here we don't know yet
1450 // whether LR is going to be used. Probably the right approach is to
1451 // generate the tail call here and turn it back into CALL/RET in
1452 // emitEpilogue if LR is used.
Evan Cheng0110ac62010-06-19 01:01:32 +00001453 if (Subtarget->isThumb1Only())
1454 return false;
1455
Dale Johannesene39fdbe2010-06-23 18:52:34 +00001456 // For the moment, we can only do this to functions defined in this
1457 // compilation, or to indirect calls. A Thumb B to an ARM function,
1458 // or vice versa, is not easily fixed up in the linker unlike BL.
1459 // (We could do this by loading the address of the callee into a register;
1460 // that is an extra instruction over the direct call and burns a register
1461 // as well, so is not likely to be a win.)
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001462
1463 // It might be safe to remove this restriction on non-Darwin.
1464
1465 // Thumb1 PIC calls to external symbols use BX, so they can be tail calls,
1466 // but we need to make sure there are enough registers; the only valid
1467 // registers are the 4 used for parameters. We don't currently do this
1468 // case.
Evan Cheng0110ac62010-06-19 01:01:32 +00001469 if (isa<ExternalSymbolSDNode>(Callee))
1470 return false;
1471
1472 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Dale Johannesene39fdbe2010-06-23 18:52:34 +00001473 const GlobalValue *GV = G->getGlobal();
1474 if (GV->isDeclaration() || GV->isWeakForLinker())
Evan Cheng0110ac62010-06-19 01:01:32 +00001475 return false;
Dale Johannesendf50d7e2010-06-18 18:13:11 +00001476 }
1477
Dale Johannesen51e28e62010-06-03 21:09:53 +00001478 // If the calling conventions do not match, then we'd better make sure the
1479 // results are returned in the same way as what the caller expects.
1480 if (!CCMatch) {
1481 SmallVector<CCValAssign, 16> RVLocs1;
1482 CCState CCInfo1(CalleeCC, false, getTargetMachine(),
1483 RVLocs1, *DAG.getContext());
1484 CCInfo1.AnalyzeCallResult(Ins, CCAssignFnForNode(CalleeCC, true, isVarArg));
1485
1486 SmallVector<CCValAssign, 16> RVLocs2;
1487 CCState CCInfo2(CallerCC, false, getTargetMachine(),
1488 RVLocs2, *DAG.getContext());
1489 CCInfo2.AnalyzeCallResult(Ins, CCAssignFnForNode(CallerCC, true, isVarArg));
1490
1491 if (RVLocs1.size() != RVLocs2.size())
1492 return false;
1493 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
1494 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
1495 return false;
1496 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
1497 return false;
1498 if (RVLocs1[i].isRegLoc()) {
1499 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
1500 return false;
1501 } else {
1502 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
1503 return false;
1504 }
1505 }
1506 }
1507
1508 // If the callee takes no arguments then go on to check the results of the
1509 // call.
1510 if (!Outs.empty()) {
1511 // Check if stack adjustment is needed. For now, do not do this if any
1512 // argument is passed on the stack.
1513 SmallVector<CCValAssign, 16> ArgLocs;
1514 CCState CCInfo(CalleeCC, isVarArg, getTargetMachine(),
1515 ArgLocs, *DAG.getContext());
1516 CCInfo.AnalyzeCallOperands(Outs,
1517 CCAssignFnForNode(CalleeCC, false, isVarArg));
1518 if (CCInfo.getNextStackOffset()) {
1519 MachineFunction &MF = DAG.getMachineFunction();
1520
1521 // Check if the arguments are already laid out in the right way as
1522 // the caller's fixed stack objects.
1523 MachineFrameInfo *MFI = MF.getFrameInfo();
1524 const MachineRegisterInfo *MRI = &MF.getRegInfo();
1525 const ARMInstrInfo *TII =
1526 ((ARMTargetMachine&)getTargetMachine()).getInstrInfo();
Dale Johannesencf296fa2010-06-05 00:51:39 +00001527 for (unsigned i = 0, realArgIdx = 0, e = ArgLocs.size();
1528 i != e;
1529 ++i, ++realArgIdx) {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001530 CCValAssign &VA = ArgLocs[i];
1531 EVT RegVT = VA.getLocVT();
Dan Gohmanc9403652010-07-07 15:54:55 +00001532 SDValue Arg = OutVals[realArgIdx];
Dale Johannesencf296fa2010-06-05 00:51:39 +00001533 ISD::ArgFlagsTy Flags = Outs[realArgIdx].Flags;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001534 if (VA.getLocInfo() == CCValAssign::Indirect)
1535 return false;
Dale Johannesencf296fa2010-06-05 00:51:39 +00001536 if (VA.needsCustom()) {
1537 // f64 and vector types are split into multiple registers or
1538 // register/stack-slot combinations. The types will not match
1539 // the registers; give up on memory f64 refs until we figure
1540 // out what to do about this.
1541 if (!VA.isRegLoc())
1542 return false;
1543 if (!ArgLocs[++i].isRegLoc())
1544 return false;
1545 if (RegVT == MVT::v2f64) {
1546 if (!ArgLocs[++i].isRegLoc())
1547 return false;
1548 if (!ArgLocs[++i].isRegLoc())
1549 return false;
1550 }
1551 } else if (!VA.isRegLoc()) {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001552 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
1553 MFI, MRI, TII))
1554 return false;
1555 }
1556 }
1557 }
1558 }
1559
1560 return true;
1561}
1562
Dan Gohman98ca4f22009-08-05 01:29:28 +00001563SDValue
1564ARMTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001565 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001566 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001567 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00001568 DebugLoc dl, SelectionDAG &DAG) const {
Bob Wilson2dc4f542009-03-20 22:42:55 +00001569
Bob Wilsondee46d72009-04-17 20:35:10 +00001570 // CCValAssign - represent the assignment of the return value to a location.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001571 SmallVector<CCValAssign, 16> RVLocs;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001572
Bob Wilsondee46d72009-04-17 20:35:10 +00001573 // CCState - Info about the registers and stack slots.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001574 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), RVLocs,
1575 *DAG.getContext());
Bob Wilson1f595bb2009-04-17 19:07:39 +00001576
Dan Gohman98ca4f22009-08-05 01:29:28 +00001577 // Analyze outgoing return values.
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001578 CCInfo.AnalyzeReturn(Outs, CCAssignFnForNode(CallConv, /* Return */ true,
1579 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001580
1581 // If this is the first return lowered for this function, add
1582 // the regs to the liveout set for the function.
1583 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
1584 for (unsigned i = 0; i != RVLocs.size(); ++i)
1585 if (RVLocs[i].isRegLoc())
1586 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Evan Chenga8e29892007-01-19 07:51:42 +00001587 }
1588
Bob Wilson1f595bb2009-04-17 19:07:39 +00001589 SDValue Flag;
1590
1591 // Copy the result values into the output registers.
1592 for (unsigned i = 0, realRVLocIdx = 0;
1593 i != RVLocs.size();
1594 ++i, ++realRVLocIdx) {
1595 CCValAssign &VA = RVLocs[i];
1596 assert(VA.isRegLoc() && "Can only return in registers!");
1597
Dan Gohmanc9403652010-07-07 15:54:55 +00001598 SDValue Arg = OutVals[realRVLocIdx];
Bob Wilson1f595bb2009-04-17 19:07:39 +00001599
1600 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001601 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001602 case CCValAssign::Full: break;
1603 case CCValAssign::BCvt:
1604 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getLocVT(), Arg);
1605 break;
1606 }
1607
Bob Wilson1f595bb2009-04-17 19:07:39 +00001608 if (VA.needsCustom()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001609 if (VA.getLocVT() == MVT::v2f64) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001610 // Extract the first half and return it in two registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00001611 SDValue Half = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1612 DAG.getConstant(0, MVT::i32));
Jim Grosbache5165492009-11-09 00:11:35 +00001613 SDValue HalfGPRs = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001614 DAG.getVTList(MVT::i32, MVT::i32), Half);
Bob Wilson5bafff32009-06-22 23:27:02 +00001615
1616 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), HalfGPRs, Flag);
1617 Flag = Chain.getValue(1);
1618 VA = RVLocs[++i]; // skip ahead to next loc
1619 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
1620 HalfGPRs.getValue(1), Flag);
1621 Flag = Chain.getValue(1);
1622 VA = RVLocs[++i]; // skip ahead to next loc
1623
1624 // Extract the 2nd half and fall through to handle it as an f64 value.
Owen Anderson825b72b2009-08-11 20:47:22 +00001625 Arg = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1626 DAG.getConstant(1, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00001627 }
1628 // Legalize ret f64 -> ret 2 x i32. We always have fmrrd if f64 is
1629 // available.
Jim Grosbache5165492009-11-09 00:11:35 +00001630 SDValue fmrrd = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001631 DAG.getVTList(MVT::i32, MVT::i32), &Arg, 1);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001632 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), fmrrd, Flag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001633 Flag = Chain.getValue(1);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001634 VA = RVLocs[++i]; // skip ahead to next loc
1635 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), fmrrd.getValue(1),
1636 Flag);
1637 } else
1638 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), Arg, Flag);
1639
Bob Wilsondee46d72009-04-17 20:35:10 +00001640 // Guarantee that all emitted copies are
1641 // stuck together, avoiding something bad.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001642 Flag = Chain.getValue(1);
1643 }
1644
1645 SDValue result;
1646 if (Flag.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00001647 result = DAG.getNode(ARMISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001648 else // Return Void
Owen Anderson825b72b2009-08-11 20:47:22 +00001649 result = DAG.getNode(ARMISD::RET_FLAG, dl, MVT::Other, Chain);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001650
1651 return result;
Evan Chenga8e29892007-01-19 07:51:42 +00001652}
1653
Bob Wilsonb62d2572009-11-03 00:02:05 +00001654// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
1655// their target counterpart wrapped in the ARMISD::Wrapper node. Suppose N is
1656// one of the above mentioned nodes. It has to be wrapped because otherwise
1657// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
1658// be used to form addressing mode. These wrapped nodes will be selected
1659// into MOVi.
Dan Gohman475871a2008-07-27 21:46:04 +00001660static SDValue LowerConstantPool(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001661 EVT PtrVT = Op.getValueType();
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001662 // FIXME there is no actual debug info here
1663 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001664 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00001665 SDValue Res;
Evan Chenga8e29892007-01-19 07:51:42 +00001666 if (CP->isMachineConstantPoolEntry())
1667 Res = DAG.getTargetConstantPool(CP->getMachineCPVal(), PtrVT,
1668 CP->getAlignment());
1669 else
1670 Res = DAG.getTargetConstantPool(CP->getConstVal(), PtrVT,
1671 CP->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +00001672 return DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Res);
Evan Chenga8e29892007-01-19 07:51:42 +00001673}
1674
Jim Grosbache1102ca2010-07-19 17:20:38 +00001675unsigned ARMTargetLowering::getJumpTableEncoding() const {
1676 return MachineJumpTableInfo::EK_Inline;
1677}
1678
Dan Gohmand858e902010-04-17 15:26:15 +00001679SDValue ARMTargetLowering::LowerBlockAddress(SDValue Op,
1680 SelectionDAG &DAG) const {
Evan Chenge7e0d622009-11-06 22:24:13 +00001681 MachineFunction &MF = DAG.getMachineFunction();
1682 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1683 unsigned ARMPCLabelIndex = 0;
Bob Wilsonddb16df2009-10-30 05:45:42 +00001684 DebugLoc DL = Op.getDebugLoc();
Bob Wilson907eebd2009-11-02 20:59:23 +00001685 EVT PtrVT = getPointerTy();
Dan Gohman46510a72010-04-15 01:51:59 +00001686 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Bob Wilson907eebd2009-11-02 20:59:23 +00001687 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1688 SDValue CPAddr;
1689 if (RelocM == Reloc::Static) {
1690 CPAddr = DAG.getTargetConstantPool(BA, PtrVT, 4);
1691 } else {
1692 unsigned PCAdj = Subtarget->isThumb() ? 4 : 8;
Evan Chenge7e0d622009-11-06 22:24:13 +00001693 ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Bob Wilson907eebd2009-11-02 20:59:23 +00001694 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(BA, ARMPCLabelIndex,
1695 ARMCP::CPBlockAddress,
1696 PCAdj);
1697 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
1698 }
1699 CPAddr = DAG.getNode(ARMISD::Wrapper, DL, PtrVT, CPAddr);
1700 SDValue Result = DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001701 PseudoSourceValue::getConstantPool(), 0,
1702 false, false, 0);
Bob Wilson907eebd2009-11-02 20:59:23 +00001703 if (RelocM == Reloc::Static)
1704 return Result;
Evan Chenge7e0d622009-11-06 22:24:13 +00001705 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson907eebd2009-11-02 20:59:23 +00001706 return DAG.getNode(ARMISD::PIC_ADD, DL, PtrVT, Result, PICLabel);
Bob Wilsonddb16df2009-10-30 05:45:42 +00001707}
1708
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001709// Lower ISD::GlobalTLSAddress using the "general dynamic" model
Dan Gohman475871a2008-07-27 21:46:04 +00001710SDValue
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001711ARMTargetLowering::LowerToTLSGeneralDynamicModel(GlobalAddressSDNode *GA,
Dan Gohmand858e902010-04-17 15:26:15 +00001712 SelectionDAG &DAG) const {
Dale Johannesen33c960f2009-02-04 20:06:27 +00001713 DebugLoc dl = GA->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00001714 EVT PtrVT = getPointerTy();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001715 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
Evan Chenge7e0d622009-11-06 22:24:13 +00001716 MachineFunction &MF = DAG.getMachineFunction();
1717 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1718 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001719 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001720 new ARMConstantPoolValue(GA->getGlobal(), ARMPCLabelIndex,
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001721 ARMCP::CPValue, PCAdj, "tlsgd", true);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001722 SDValue Argument = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001723 Argument = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Argument);
Evan Cheng9eda6892009-10-31 03:39:36 +00001724 Argument = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Argument,
David Greene1b58cab2010-02-15 16:55:24 +00001725 PseudoSourceValue::getConstantPool(), 0,
1726 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001727 SDValue Chain = Argument.getValue(1);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001728
Evan Chenge7e0d622009-11-06 22:24:13 +00001729 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001730 Argument = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Argument, PICLabel);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001731
1732 // call __tls_get_addr.
1733 ArgListTy Args;
1734 ArgListEntry Entry;
1735 Entry.Node = Argument;
Owen Anderson1d0be152009-08-13 21:58:54 +00001736 Entry.Ty = (const Type *) Type::getInt32Ty(*DAG.getContext());
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001737 Args.push_back(Entry);
Dale Johannesen7d2ad622009-01-30 23:10:59 +00001738 // FIXME: is there useful debug info available here?
Dan Gohman475871a2008-07-27 21:46:04 +00001739 std::pair<SDValue, SDValue> CallResult =
Evan Cheng59bc0602009-08-14 19:11:20 +00001740 LowerCallTo(Chain, (const Type *) Type::getInt32Ty(*DAG.getContext()),
1741 false, false, false, false,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001742 0, CallingConv::C, false, /*isReturnValueUsed=*/true,
Bill Wendling46ada192010-03-02 01:55:18 +00001743 DAG.getExternalSymbol("__tls_get_addr", PtrVT), Args, DAG, dl);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001744 return CallResult.first;
1745}
1746
1747// Lower ISD::GlobalTLSAddress using the "initial exec" or
1748// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00001749SDValue
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001750ARMTargetLowering::LowerToTLSExecModels(GlobalAddressSDNode *GA,
Dan Gohmand858e902010-04-17 15:26:15 +00001751 SelectionDAG &DAG) const {
Dan Gohman46510a72010-04-15 01:51:59 +00001752 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001753 DebugLoc dl = GA->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00001754 SDValue Offset;
1755 SDValue Chain = DAG.getEntryNode();
Owen Andersone50ed302009-08-10 22:56:29 +00001756 EVT PtrVT = getPointerTy();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001757 // Get the Thread Pointer
Dale Johannesen33c960f2009-02-04 20:06:27 +00001758 SDValue ThreadPointer = DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001759
Chris Lattner4fb63d02009-07-15 04:12:33 +00001760 if (GV->isDeclaration()) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001761 MachineFunction &MF = DAG.getMachineFunction();
1762 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1763 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
1764 // Initial exec model.
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001765 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
1766 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001767 new ARMConstantPoolValue(GA->getGlobal(), ARMPCLabelIndex,
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001768 ARMCP::CPValue, PCAdj, "gottpoff", true);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001769 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001770 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Evan Cheng9eda6892009-10-31 03:39:36 +00001771 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
David Greene1b58cab2010-02-15 16:55:24 +00001772 PseudoSourceValue::getConstantPool(), 0,
1773 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001774 Chain = Offset.getValue(1);
1775
Evan Chenge7e0d622009-11-06 22:24:13 +00001776 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001777 Offset = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Offset, PICLabel);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001778
Evan Cheng9eda6892009-10-31 03:39:36 +00001779 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
David Greene1b58cab2010-02-15 16:55:24 +00001780 PseudoSourceValue::getConstantPool(), 0,
1781 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001782 } else {
1783 // local exec model
Evan Chenge4e4ed32009-08-28 23:18:09 +00001784 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV, "tpoff");
Evan Cheng1606e8e2009-03-13 07:51:59 +00001785 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001786 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Evan Cheng9eda6892009-10-31 03:39:36 +00001787 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
David Greene1b58cab2010-02-15 16:55:24 +00001788 PseudoSourceValue::getConstantPool(), 0,
1789 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001790 }
1791
1792 // The address of the thread local variable is the add of the thread
1793 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00001794 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001795}
1796
Dan Gohman475871a2008-07-27 21:46:04 +00001797SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00001798ARMTargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001799 // TODO: implement the "local dynamic" model
1800 assert(Subtarget->isTargetELF() &&
1801 "TLS not implemented for non-ELF targets");
1802 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
1803 // If the relocation model is PIC, use the "General Dynamic" TLS Model,
1804 // otherwise use the "Local Exec" TLS Model
1805 if (getTargetMachine().getRelocationModel() == Reloc::PIC_)
1806 return LowerToTLSGeneralDynamicModel(GA, DAG);
1807 else
1808 return LowerToTLSExecModels(GA, DAG);
1809}
1810
Dan Gohman475871a2008-07-27 21:46:04 +00001811SDValue ARMTargetLowering::LowerGlobalAddressELF(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001812 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001813 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001814 DebugLoc dl = Op.getDebugLoc();
Dan Gohman46510a72010-04-15 01:51:59 +00001815 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001816 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1817 if (RelocM == Reloc::PIC_) {
Rafael Espindolabb46f522009-01-15 20:18:42 +00001818 bool UseGOTOFF = GV->hasLocalLinkage() || GV->hasHiddenVisibility();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001819 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001820 new ARMConstantPoolValue(GV, UseGOTOFF ? "GOTOFF" : "GOT");
Evan Cheng1606e8e2009-03-13 07:51:59 +00001821 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001822 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001823 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Anton Korobeynikov249fb332009-10-07 00:06:35 +00001824 CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001825 PseudoSourceValue::getConstantPool(), 0,
1826 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001827 SDValue Chain = Result.getValue(1);
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001828 SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001829 Result = DAG.getNode(ISD::ADD, dl, PtrVT, Result, GOT);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001830 if (!UseGOTOFF)
Anton Korobeynikov249fb332009-10-07 00:06:35 +00001831 Result = DAG.getLoad(PtrVT, dl, Chain, Result,
David Greene1b58cab2010-02-15 16:55:24 +00001832 PseudoSourceValue::getGOT(), 0,
1833 false, false, 0);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001834 return Result;
1835 } else {
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00001836 // If we have T2 ops, we can materialize the address directly via movt/movw
1837 // pair. This is always cheaper.
1838 if (Subtarget->useMovt()) {
1839 return DAG.getNode(ARMISD::Wrapper, dl, PtrVT,
Devang Patel0d881da2010-07-06 22:08:15 +00001840 DAG.getTargetGlobalAddress(GV, dl, PtrVT));
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00001841 } else {
1842 SDValue CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4);
1843 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
1844 return DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001845 PseudoSourceValue::getConstantPool(), 0,
1846 false, false, 0);
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00001847 }
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001848 }
1849}
1850
Dan Gohman475871a2008-07-27 21:46:04 +00001851SDValue ARMTargetLowering::LowerGlobalAddressDarwin(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001852 SelectionDAG &DAG) const {
Evan Chenge7e0d622009-11-06 22:24:13 +00001853 MachineFunction &MF = DAG.getMachineFunction();
1854 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1855 unsigned ARMPCLabelIndex = 0;
Owen Andersone50ed302009-08-10 22:56:29 +00001856 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001857 DebugLoc dl = Op.getDebugLoc();
Dan Gohman46510a72010-04-15 01:51:59 +00001858 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Evan Chenga8e29892007-01-19 07:51:42 +00001859 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
Dan Gohman475871a2008-07-27 21:46:04 +00001860 SDValue CPAddr;
Evan Chenga8e29892007-01-19 07:51:42 +00001861 if (RelocM == Reloc::Static)
Evan Cheng1606e8e2009-03-13 07:51:59 +00001862 CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4);
Evan Chenga8e29892007-01-19 07:51:42 +00001863 else {
Evan Chenge7e0d622009-11-06 22:24:13 +00001864 ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Evan Chenge4e4ed32009-08-28 23:18:09 +00001865 unsigned PCAdj = (RelocM != Reloc::PIC_) ? 0 : (Subtarget->isThumb()?4:8);
1866 ARMConstantPoolValue *CPV =
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001867 new ARMConstantPoolValue(GV, ARMPCLabelIndex, ARMCP::CPValue, PCAdj);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001868 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Evan Chenga8e29892007-01-19 07:51:42 +00001869 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001870 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Evan Chenga8e29892007-01-19 07:51:42 +00001871
Evan Cheng9eda6892009-10-31 03:39:36 +00001872 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001873 PseudoSourceValue::getConstantPool(), 0,
1874 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001875 SDValue Chain = Result.getValue(1);
Evan Chenga8e29892007-01-19 07:51:42 +00001876
1877 if (RelocM == Reloc::PIC_) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001878 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001879 Result = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
Evan Chenga8e29892007-01-19 07:51:42 +00001880 }
Evan Chenge4e4ed32009-08-28 23:18:09 +00001881
Evan Cheng63476a82009-09-03 07:04:02 +00001882 if (Subtarget->GVIsIndirectSymbol(GV, RelocM))
Evan Cheng9eda6892009-10-31 03:39:36 +00001883 Result = DAG.getLoad(PtrVT, dl, Chain, Result,
David Greene1b58cab2010-02-15 16:55:24 +00001884 PseudoSourceValue::getGOT(), 0,
1885 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001886
1887 return Result;
1888}
1889
Dan Gohman475871a2008-07-27 21:46:04 +00001890SDValue ARMTargetLowering::LowerGLOBAL_OFFSET_TABLE(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001891 SelectionDAG &DAG) const {
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001892 assert(Subtarget->isTargetELF() &&
1893 "GLOBAL OFFSET TABLE not implemented for non-ELF targets");
Evan Chenge7e0d622009-11-06 22:24:13 +00001894 MachineFunction &MF = DAG.getMachineFunction();
1895 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1896 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Owen Andersone50ed302009-08-10 22:56:29 +00001897 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001898 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001899 unsigned PCAdj = Subtarget->isThumb() ? 4 : 8;
Owen Anderson1d0be152009-08-13 21:58:54 +00001900 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
1901 "_GLOBAL_OFFSET_TABLE_",
Evan Chenge4e4ed32009-08-28 23:18:09 +00001902 ARMPCLabelIndex, PCAdj);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001903 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001904 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Anton Korobeynikov249fb332009-10-07 00:06:35 +00001905 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001906 PseudoSourceValue::getConstantPool(), 0,
1907 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001908 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001909 return DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001910}
1911
Jim Grosbach0e0da732009-05-12 23:59:14 +00001912SDValue
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00001913ARMTargetLowering::LowerEH_SJLJ_SETJMP(SDValue Op, SelectionDAG &DAG) const {
1914 DebugLoc dl = Op.getDebugLoc();
Jim Grosbach0798edd2010-05-27 23:49:24 +00001915 SDValue Val = DAG.getConstant(0, MVT::i32);
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00001916 return DAG.getNode(ARMISD::EH_SJLJ_SETJMP, dl, MVT::i32, Op.getOperand(0),
1917 Op.getOperand(1), Val);
1918}
1919
1920SDValue
Jim Grosbach5eb19512010-05-22 01:06:18 +00001921ARMTargetLowering::LowerEH_SJLJ_LONGJMP(SDValue Op, SelectionDAG &DAG) const {
1922 DebugLoc dl = Op.getDebugLoc();
1923 return DAG.getNode(ARMISD::EH_SJLJ_LONGJMP, dl, MVT::Other, Op.getOperand(0),
1924 Op.getOperand(1), DAG.getConstant(0, MVT::i32));
1925}
1926
1927SDValue
Jim Grosbacha87ded22010-02-08 23:22:00 +00001928ARMTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG,
Jim Grosbach7616b642010-06-16 23:45:49 +00001929 const ARMSubtarget *Subtarget) const {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001930 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Jim Grosbach0e0da732009-05-12 23:59:14 +00001931 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00001932 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00001933 default: return SDValue(); // Don't custom lower most intrinsics.
Bob Wilson916afdb2009-08-04 00:25:01 +00001934 case Intrinsic::arm_thread_pointer: {
Owen Andersone50ed302009-08-10 22:56:29 +00001935 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Bob Wilson916afdb2009-08-04 00:25:01 +00001936 return DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
1937 }
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001938 case Intrinsic::eh_sjlj_lsda: {
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001939 MachineFunction &MF = DAG.getMachineFunction();
Evan Chenge7e0d622009-11-06 22:24:13 +00001940 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1941 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001942 EVT PtrVT = getPointerTy();
1943 DebugLoc dl = Op.getDebugLoc();
1944 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1945 SDValue CPAddr;
1946 unsigned PCAdj = (RelocM != Reloc::PIC_)
1947 ? 0 : (Subtarget->isThumb() ? 4 : 8);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001948 ARMConstantPoolValue *CPV =
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001949 new ARMConstantPoolValue(MF.getFunction(), ARMPCLabelIndex,
1950 ARMCP::CPLSDA, PCAdj);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001951 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001952 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001953 SDValue Result =
Evan Cheng9eda6892009-10-31 03:39:36 +00001954 DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001955 PseudoSourceValue::getConstantPool(), 0,
1956 false, false, 0);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001957
1958 if (RelocM == Reloc::PIC_) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001959 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001960 Result = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
1961 }
1962 return Result;
1963 }
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00001964 }
1965}
1966
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00001967static SDValue LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG,
Jim Grosbach7616b642010-06-16 23:45:49 +00001968 const ARMSubtarget *Subtarget) {
Jim Grosbach3728e962009-12-10 00:11:09 +00001969 DebugLoc dl = Op.getDebugLoc();
1970 SDValue Op5 = Op.getOperand(5);
Jim Grosbach3728e962009-12-10 00:11:09 +00001971 unsigned isDeviceBarrier = cast<ConstantSDNode>(Op5)->getZExtValue();
Jim Grosbachc73993b2010-06-17 01:37:00 +00001972 // v6 and v7 can both handle barriers directly, but need handled a bit
1973 // differently. Thumb1 and pre-v6 ARM mode use a libcall instead and should
1974 // never get here.
1975 unsigned Opc = isDeviceBarrier ? ARMISD::SYNCBARRIER : ARMISD::MEMBARRIER;
1976 if (Subtarget->hasV7Ops())
1977 return DAG.getNode(Opc, dl, MVT::Other, Op.getOperand(0));
1978 else if (Subtarget->hasV6Ops() && !Subtarget->isThumb1Only())
1979 return DAG.getNode(Opc, dl, MVT::Other, Op.getOperand(0),
1980 DAG.getConstant(0, MVT::i32));
1981 assert(0 && "Unexpected ISD::MEMBARRIER encountered. Should be libcall!");
1982 return SDValue();
Jim Grosbach3728e962009-12-10 00:11:09 +00001983}
1984
Dan Gohman1e93df62010-04-17 14:41:14 +00001985static SDValue LowerVASTART(SDValue Op, SelectionDAG &DAG) {
1986 MachineFunction &MF = DAG.getMachineFunction();
1987 ARMFunctionInfo *FuncInfo = MF.getInfo<ARMFunctionInfo>();
1988
Evan Chenga8e29892007-01-19 07:51:42 +00001989 // vastart just stores the address of the VarArgsFrameIndex slot into the
1990 // memory location argument.
Dale Johannesen33c960f2009-02-04 20:06:27 +00001991 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00001992 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman1e93df62010-04-17 14:41:14 +00001993 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001994 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
David Greene1b58cab2010-02-15 16:55:24 +00001995 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0,
1996 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001997}
1998
Dan Gohman475871a2008-07-27 21:46:04 +00001999SDValue
Bob Wilson5bafff32009-06-22 23:27:02 +00002000ARMTargetLowering::GetF64FormalArgument(CCValAssign &VA, CCValAssign &NextVA,
2001 SDValue &Root, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002002 DebugLoc dl) const {
Bob Wilson5bafff32009-06-22 23:27:02 +00002003 MachineFunction &MF = DAG.getMachineFunction();
2004 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
2005
2006 TargetRegisterClass *RC;
David Goodwinf1daf7d2009-07-08 23:10:31 +00002007 if (AFI->isThumb1OnlyFunction())
Bob Wilson5bafff32009-06-22 23:27:02 +00002008 RC = ARM::tGPRRegisterClass;
2009 else
2010 RC = ARM::GPRRegisterClass;
2011
2012 // Transform the arguments stored in physical registers into virtual ones.
Evan Cheng2457f2c2010-05-22 01:47:14 +00002013 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00002014 SDValue ArgValue = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002015
2016 SDValue ArgValue2;
2017 if (NextVA.isMemLoc()) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002018 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Chenged2ae132010-07-03 00:40:23 +00002019 int FI = MFI->CreateFixedObject(4, NextVA.getLocMemOffset(), true);
Bob Wilson5bafff32009-06-22 23:27:02 +00002020
2021 // Create load node to retrieve arguments from the stack.
2022 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Evan Cheng9eda6892009-10-31 03:39:36 +00002023 ArgValue2 = DAG.getLoad(MVT::i32, dl, Root, FIN,
David Greene1b58cab2010-02-15 16:55:24 +00002024 PseudoSourceValue::getFixedStack(FI), 0,
2025 false, false, 0);
Bob Wilson5bafff32009-06-22 23:27:02 +00002026 } else {
2027 Reg = MF.addLiveIn(NextVA.getLocReg(), RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00002028 ArgValue2 = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002029 }
2030
Jim Grosbache5165492009-11-09 00:11:35 +00002031 return DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, ArgValue, ArgValue2);
Bob Wilson5bafff32009-06-22 23:27:02 +00002032}
2033
2034SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00002035ARMTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002036 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002037 const SmallVectorImpl<ISD::InputArg>
2038 &Ins,
2039 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002040 SmallVectorImpl<SDValue> &InVals)
2041 const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002042
Bob Wilson1f595bb2009-04-17 19:07:39 +00002043 MachineFunction &MF = DAG.getMachineFunction();
2044 MachineFrameInfo *MFI = MF.getFrameInfo();
2045
Bob Wilson1f595bb2009-04-17 19:07:39 +00002046 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
2047
2048 // Assign locations to all of the incoming arguments.
2049 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002050 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
2051 *DAG.getContext());
2052 CCInfo.AnalyzeFormalArguments(Ins,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00002053 CCAssignFnForNode(CallConv, /* Return*/ false,
2054 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00002055
2056 SmallVector<SDValue, 16> ArgValues;
2057
2058 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2059 CCValAssign &VA = ArgLocs[i];
2060
Bob Wilsondee46d72009-04-17 20:35:10 +00002061 // Arguments stored in registers.
Bob Wilson1f595bb2009-04-17 19:07:39 +00002062 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00002063 EVT RegVT = VA.getLocVT();
Bob Wilson1f595bb2009-04-17 19:07:39 +00002064
Bob Wilson5bafff32009-06-22 23:27:02 +00002065 SDValue ArgValue;
Bob Wilson1f595bb2009-04-17 19:07:39 +00002066 if (VA.needsCustom()) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002067 // f64 and vector types are split up into multiple registers or
2068 // combinations of registers and stack slots.
Owen Anderson825b72b2009-08-11 20:47:22 +00002069 if (VA.getLocVT() == MVT::v2f64) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002070 SDValue ArgValue1 = GetF64FormalArgument(VA, ArgLocs[++i],
Dan Gohman98ca4f22009-08-05 01:29:28 +00002071 Chain, DAG, dl);
Bob Wilson5bafff32009-06-22 23:27:02 +00002072 VA = ArgLocs[++i]; // skip ahead to next loc
Bob Wilson6a234f02010-04-13 22:03:22 +00002073 SDValue ArgValue2;
2074 if (VA.isMemLoc()) {
Evan Chenged2ae132010-07-03 00:40:23 +00002075 int FI = MFI->CreateFixedObject(8, VA.getLocMemOffset(), true);
Bob Wilson6a234f02010-04-13 22:03:22 +00002076 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
2077 ArgValue2 = DAG.getLoad(MVT::f64, dl, Chain, FIN,
2078 PseudoSourceValue::getFixedStack(FI), 0,
2079 false, false, 0);
2080 } else {
2081 ArgValue2 = GetF64FormalArgument(VA, ArgLocs[++i],
2082 Chain, DAG, dl);
2083 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002084 ArgValue = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64);
2085 ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64,
Bob Wilson5bafff32009-06-22 23:27:02 +00002086 ArgValue, ArgValue1, DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00002087 ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64,
Bob Wilson5bafff32009-06-22 23:27:02 +00002088 ArgValue, ArgValue2, DAG.getIntPtrConstant(1));
2089 } else
Dan Gohman98ca4f22009-08-05 01:29:28 +00002090 ArgValue = GetF64FormalArgument(VA, ArgLocs[++i], Chain, DAG, dl);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002091
Bob Wilson5bafff32009-06-22 23:27:02 +00002092 } else {
2093 TargetRegisterClass *RC;
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00002094
Owen Anderson825b72b2009-08-11 20:47:22 +00002095 if (RegVT == MVT::f32)
Bob Wilson5bafff32009-06-22 23:27:02 +00002096 RC = ARM::SPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00002097 else if (RegVT == MVT::f64)
Bob Wilson5bafff32009-06-22 23:27:02 +00002098 RC = ARM::DPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00002099 else if (RegVT == MVT::v2f64)
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00002100 RC = ARM::QPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00002101 else if (RegVT == MVT::i32)
Anton Korobeynikov058c2512009-08-05 20:15:19 +00002102 RC = (AFI->isThumb1OnlyFunction() ?
2103 ARM::tGPRRegisterClass : ARM::GPRRegisterClass);
Bob Wilson5bafff32009-06-22 23:27:02 +00002104 else
Anton Korobeynikov058c2512009-08-05 20:15:19 +00002105 llvm_unreachable("RegVT not supported by FORMAL_ARGUMENTS Lowering");
Bob Wilson5bafff32009-06-22 23:27:02 +00002106
2107 // Transform the arguments in physical registers into virtual ones.
2108 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002109 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002110 }
2111
2112 // If this is an 8 or 16-bit value, it is really passed promoted
2113 // to 32 bits. Insert an assert[sz]ext to capture this, then
2114 // truncate to the right size.
2115 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002116 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00002117 case CCValAssign::Full: break;
2118 case CCValAssign::BCvt:
2119 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
2120 break;
2121 case CCValAssign::SExt:
2122 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
2123 DAG.getValueType(VA.getValVT()));
2124 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
2125 break;
2126 case CCValAssign::ZExt:
2127 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
2128 DAG.getValueType(VA.getValVT()));
2129 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
2130 break;
2131 }
2132
Dan Gohman98ca4f22009-08-05 01:29:28 +00002133 InVals.push_back(ArgValue);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002134
2135 } else { // VA.isRegLoc()
2136
2137 // sanity check
2138 assert(VA.isMemLoc());
Owen Anderson825b72b2009-08-11 20:47:22 +00002139 assert(VA.getValVT() != MVT::i64 && "i64 should already be lowered");
Bob Wilson1f595bb2009-04-17 19:07:39 +00002140
2141 unsigned ArgSize = VA.getLocVT().getSizeInBits()/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002142 int FI = MFI->CreateFixedObject(ArgSize, VA.getLocMemOffset(), true);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002143
Bob Wilsondee46d72009-04-17 20:35:10 +00002144 // Create load nodes to retrieve arguments from the stack.
Bob Wilson1f595bb2009-04-17 19:07:39 +00002145 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Evan Cheng9eda6892009-10-31 03:39:36 +00002146 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN,
David Greene1b58cab2010-02-15 16:55:24 +00002147 PseudoSourceValue::getFixedStack(FI), 0,
2148 false, false, 0));
Bob Wilson1f595bb2009-04-17 19:07:39 +00002149 }
2150 }
2151
2152 // varargs
Evan Chenga8e29892007-01-19 07:51:42 +00002153 if (isVarArg) {
2154 static const unsigned GPRArgRegs[] = {
2155 ARM::R0, ARM::R1, ARM::R2, ARM::R3
2156 };
2157
Bob Wilsondee46d72009-04-17 20:35:10 +00002158 unsigned NumGPRs = CCInfo.getFirstUnallocated
2159 (GPRArgRegs, sizeof(GPRArgRegs) / sizeof(GPRArgRegs[0]));
Bob Wilson1f595bb2009-04-17 19:07:39 +00002160
Lauro Ramos Venancio600c3832007-02-23 20:32:57 +00002161 unsigned Align = MF.getTarget().getFrameInfo()->getStackAlignment();
2162 unsigned VARegSize = (4 - NumGPRs) * 4;
2163 unsigned VARegSaveSize = (VARegSize + Align - 1) & ~(Align - 1);
Rafael Espindolac1382b72009-10-30 14:33:14 +00002164 unsigned ArgOffset = CCInfo.getNextStackOffset();
Evan Chenga8e29892007-01-19 07:51:42 +00002165 if (VARegSaveSize) {
2166 // If this function is vararg, store any remaining integer argument regs
2167 // to their spots on the stack so that they may be loaded by deferencing
2168 // the result of va_next.
2169 AFI->setVarArgsRegSaveSize(VARegSaveSize);
Dan Gohman1e93df62010-04-17 14:41:14 +00002170 AFI->setVarArgsFrameIndex(
2171 MFI->CreateFixedObject(VARegSaveSize,
2172 ArgOffset + VARegSaveSize - VARegSize,
Evan Chenged2ae132010-07-03 00:40:23 +00002173 true));
Dan Gohman1e93df62010-04-17 14:41:14 +00002174 SDValue FIN = DAG.getFrameIndex(AFI->getVarArgsFrameIndex(),
2175 getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +00002176
Dan Gohman475871a2008-07-27 21:46:04 +00002177 SmallVector<SDValue, 4> MemOps;
Evan Chenga8e29892007-01-19 07:51:42 +00002178 for (; NumGPRs < 4; ++NumGPRs) {
Bob Wilson1f595bb2009-04-17 19:07:39 +00002179 TargetRegisterClass *RC;
David Goodwinf1daf7d2009-07-08 23:10:31 +00002180 if (AFI->isThumb1OnlyFunction())
Bob Wilson1f595bb2009-04-17 19:07:39 +00002181 RC = ARM::tGPRRegisterClass;
Jim Grosbach30eae3c2009-04-07 20:34:09 +00002182 else
Bob Wilson1f595bb2009-04-17 19:07:39 +00002183 RC = ARM::GPRRegisterClass;
2184
Bob Wilson998e1252009-04-20 18:36:57 +00002185 unsigned VReg = MF.addLiveIn(GPRArgRegs[NumGPRs], RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00002186 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
Dan Gohman1e93df62010-04-17 14:41:14 +00002187 SDValue Store =
2188 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Jim Grosbach18f30e62010-06-02 21:53:11 +00002189 PseudoSourceValue::getFixedStack(AFI->getVarArgsFrameIndex()),
2190 0, false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00002191 MemOps.push_back(Store);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002192 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), FIN,
Evan Chenga8e29892007-01-19 07:51:42 +00002193 DAG.getConstant(4, getPointerTy()));
2194 }
2195 if (!MemOps.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002196 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002197 &MemOps[0], MemOps.size());
Evan Chenga8e29892007-01-19 07:51:42 +00002198 } else
2199 // This will point to the next argument passed via stack.
Evan Chenged2ae132010-07-03 00:40:23 +00002200 AFI->setVarArgsFrameIndex(MFI->CreateFixedObject(4, ArgOffset, true));
Evan Chenga8e29892007-01-19 07:51:42 +00002201 }
2202
Dan Gohman98ca4f22009-08-05 01:29:28 +00002203 return Chain;
Evan Chenga8e29892007-01-19 07:51:42 +00002204}
2205
2206/// isFloatingPointZero - Return true if this is +0.0.
Dan Gohman475871a2008-07-27 21:46:04 +00002207static bool isFloatingPointZero(SDValue Op) {
Evan Chenga8e29892007-01-19 07:51:42 +00002208 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +00002209 return CFP->getValueAPF().isPosZero();
Gabor Greifba36cb52008-08-28 21:40:38 +00002210 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Evan Chenga8e29892007-01-19 07:51:42 +00002211 // Maybe this has already been legalized into the constant pool?
2212 if (Op.getOperand(1).getOpcode() == ARMISD::Wrapper) {
Dan Gohman475871a2008-07-27 21:46:04 +00002213 SDValue WrapperOp = Op.getOperand(1).getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +00002214 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(WrapperOp))
Dan Gohman46510a72010-04-15 01:51:59 +00002215 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +00002216 return CFP->getValueAPF().isPosZero();
Evan Chenga8e29892007-01-19 07:51:42 +00002217 }
2218 }
2219 return false;
2220}
2221
Evan Chenga8e29892007-01-19 07:51:42 +00002222/// Returns appropriate ARM CMP (cmp) and corresponding condition code for
2223/// the given operands.
Evan Cheng06b53c02009-11-12 07:13:11 +00002224SDValue
2225ARMTargetLowering::getARMCmp(SDValue LHS, SDValue RHS, ISD::CondCode CC,
Evan Cheng218977b2010-07-13 19:27:42 +00002226 SDValue &ARMcc, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002227 DebugLoc dl) const {
Gabor Greifba36cb52008-08-28 21:40:38 +00002228 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS.getNode())) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002229 unsigned C = RHSC->getZExtValue();
Evan Cheng06b53c02009-11-12 07:13:11 +00002230 if (!isLegalICmpImmediate(C)) {
Evan Chenga8e29892007-01-19 07:51:42 +00002231 // Constant does not fit, try adjusting it by one?
2232 switch (CC) {
2233 default: break;
2234 case ISD::SETLT:
Evan Chenga8e29892007-01-19 07:51:42 +00002235 case ISD::SETGE:
Evan Cheng06b53c02009-11-12 07:13:11 +00002236 if (isLegalICmpImmediate(C-1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002237 CC = (CC == ISD::SETLT) ? ISD::SETLE : ISD::SETGT;
Owen Anderson825b72b2009-08-11 20:47:22 +00002238 RHS = DAG.getConstant(C-1, MVT::i32);
Evan Cheng9a2ef952007-02-02 01:53:26 +00002239 }
2240 break;
2241 case ISD::SETULT:
2242 case ISD::SETUGE:
Evan Cheng06b53c02009-11-12 07:13:11 +00002243 if (C > 0 && isLegalICmpImmediate(C-1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002244 CC = (CC == ISD::SETULT) ? ISD::SETULE : ISD::SETUGT;
Owen Anderson825b72b2009-08-11 20:47:22 +00002245 RHS = DAG.getConstant(C-1, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00002246 }
2247 break;
2248 case ISD::SETLE:
Evan Chenga8e29892007-01-19 07:51:42 +00002249 case ISD::SETGT:
Evan Cheng06b53c02009-11-12 07:13:11 +00002250 if (isLegalICmpImmediate(C+1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002251 CC = (CC == ISD::SETLE) ? ISD::SETLT : ISD::SETGE;
Owen Anderson825b72b2009-08-11 20:47:22 +00002252 RHS = DAG.getConstant(C+1, MVT::i32);
Evan Cheng9a2ef952007-02-02 01:53:26 +00002253 }
2254 break;
2255 case ISD::SETULE:
2256 case ISD::SETUGT:
Evan Cheng06b53c02009-11-12 07:13:11 +00002257 if (C < 0xffffffff && isLegalICmpImmediate(C+1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002258 CC = (CC == ISD::SETULE) ? ISD::SETULT : ISD::SETUGE;
Owen Anderson825b72b2009-08-11 20:47:22 +00002259 RHS = DAG.getConstant(C+1, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00002260 }
2261 break;
2262 }
2263 }
2264 }
2265
2266 ARMCC::CondCodes CondCode = IntCCToARMCC(CC);
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002267 ARMISD::NodeType CompareType;
2268 switch (CondCode) {
2269 default:
2270 CompareType = ARMISD::CMP;
2271 break;
2272 case ARMCC::EQ:
2273 case ARMCC::NE:
David Goodwinc0309b42009-06-29 15:33:01 +00002274 // Uses only Z Flag
2275 CompareType = ARMISD::CMPZ;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002276 break;
2277 }
Evan Cheng218977b2010-07-13 19:27:42 +00002278 ARMcc = DAG.getConstant(CondCode, MVT::i32);
Owen Anderson825b72b2009-08-11 20:47:22 +00002279 return DAG.getNode(CompareType, dl, MVT::Flag, LHS, RHS);
Evan Chenga8e29892007-01-19 07:51:42 +00002280}
2281
2282/// Returns a appropriate VFP CMP (fcmp{s|d}+fmstat) for the given operands.
Evan Cheng515fe3a2010-07-08 02:08:50 +00002283SDValue
Evan Cheng218977b2010-07-13 19:27:42 +00002284ARMTargetLowering::getVFPCmp(SDValue LHS, SDValue RHS, SelectionDAG &DAG,
Evan Cheng515fe3a2010-07-08 02:08:50 +00002285 DebugLoc dl) const {
Dan Gohman475871a2008-07-27 21:46:04 +00002286 SDValue Cmp;
Evan Chenga8e29892007-01-19 07:51:42 +00002287 if (!isFloatingPointZero(RHS))
Owen Anderson825b72b2009-08-11 20:47:22 +00002288 Cmp = DAG.getNode(ARMISD::CMPFP, dl, MVT::Flag, LHS, RHS);
Evan Chenga8e29892007-01-19 07:51:42 +00002289 else
Owen Anderson825b72b2009-08-11 20:47:22 +00002290 Cmp = DAG.getNode(ARMISD::CMPFPw0, dl, MVT::Flag, LHS);
2291 return DAG.getNode(ARMISD::FMSTAT, dl, MVT::Flag, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002292}
2293
Dan Gohmand858e902010-04-17 15:26:15 +00002294SDValue ARMTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00002295 EVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00002296 SDValue LHS = Op.getOperand(0);
2297 SDValue RHS = Op.getOperand(1);
Evan Chenga8e29892007-01-19 07:51:42 +00002298 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00002299 SDValue TrueVal = Op.getOperand(2);
2300 SDValue FalseVal = Op.getOperand(3);
Dale Johannesende064702009-02-06 21:50:26 +00002301 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00002302
Owen Anderson825b72b2009-08-11 20:47:22 +00002303 if (LHS.getValueType() == MVT::i32) {
Evan Cheng218977b2010-07-13 19:27:42 +00002304 SDValue ARMcc;
Owen Anderson825b72b2009-08-11 20:47:22 +00002305 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Evan Cheng218977b2010-07-13 19:27:42 +00002306 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMcc, DAG, dl);
2307 return DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal, ARMcc, CCR,Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002308 }
2309
2310 ARMCC::CondCodes CondCode, CondCode2;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +00002311 FPCCToARMCC(CC, CondCode, CondCode2);
Evan Chenga8e29892007-01-19 07:51:42 +00002312
Evan Cheng218977b2010-07-13 19:27:42 +00002313 SDValue ARMcc = DAG.getConstant(CondCode, MVT::i32);
2314 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002315 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Dale Johannesende064702009-02-06 21:50:26 +00002316 SDValue Result = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal,
Evan Cheng218977b2010-07-13 19:27:42 +00002317 ARMcc, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002318 if (CondCode2 != ARMCC::AL) {
Evan Cheng218977b2010-07-13 19:27:42 +00002319 SDValue ARMcc2 = DAG.getConstant(CondCode2, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00002320 // FIXME: Needs another CMP because flag can have but one use.
Evan Cheng218977b2010-07-13 19:27:42 +00002321 SDValue Cmp2 = getVFPCmp(LHS, RHS, DAG, dl);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002322 Result = DAG.getNode(ARMISD::CMOV, dl, VT,
Evan Cheng218977b2010-07-13 19:27:42 +00002323 Result, TrueVal, ARMcc2, CCR, Cmp2);
Evan Chenga8e29892007-01-19 07:51:42 +00002324 }
2325 return Result;
2326}
2327
Evan Cheng218977b2010-07-13 19:27:42 +00002328/// canChangeToInt - Given the fp compare operand, return true if it is suitable
2329/// to morph to an integer compare sequence.
2330static bool canChangeToInt(SDValue Op, bool &SeenZero,
2331 const ARMSubtarget *Subtarget) {
2332 SDNode *N = Op.getNode();
2333 if (!N->hasOneUse())
2334 // Otherwise it requires moving the value from fp to integer registers.
2335 return false;
2336 if (!N->getNumValues())
2337 return false;
2338 EVT VT = Op.getValueType();
2339 if (VT != MVT::f32 && !Subtarget->isFPBrccSlow())
2340 // f32 case is generally profitable. f64 case only makes sense when vcmpe +
2341 // vmrs are very slow, e.g. cortex-a8.
2342 return false;
2343
2344 if (isFloatingPointZero(Op)) {
2345 SeenZero = true;
2346 return true;
2347 }
2348 return ISD::isNormalLoad(N);
2349}
2350
2351static SDValue bitcastf32Toi32(SDValue Op, SelectionDAG &DAG) {
2352 if (isFloatingPointZero(Op))
2353 return DAG.getConstant(0, MVT::i32);
2354
2355 if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Op))
2356 return DAG.getLoad(MVT::i32, Op.getDebugLoc(),
2357 Ld->getChain(), Ld->getBasePtr(),
2358 Ld->getSrcValue(), Ld->getSrcValueOffset(),
2359 Ld->isVolatile(), Ld->isNonTemporal(),
2360 Ld->getAlignment());
2361
2362 llvm_unreachable("Unknown VFP cmp argument!");
2363}
2364
2365static void expandf64Toi32(SDValue Op, SelectionDAG &DAG,
2366 SDValue &RetVal1, SDValue &RetVal2) {
2367 if (isFloatingPointZero(Op)) {
2368 RetVal1 = DAG.getConstant(0, MVT::i32);
2369 RetVal2 = DAG.getConstant(0, MVT::i32);
2370 return;
2371 }
2372
2373 if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Op)) {
2374 SDValue Ptr = Ld->getBasePtr();
2375 RetVal1 = DAG.getLoad(MVT::i32, Op.getDebugLoc(),
2376 Ld->getChain(), Ptr,
2377 Ld->getSrcValue(), Ld->getSrcValueOffset(),
2378 Ld->isVolatile(), Ld->isNonTemporal(),
2379 Ld->getAlignment());
2380
2381 EVT PtrType = Ptr.getValueType();
2382 unsigned NewAlign = MinAlign(Ld->getAlignment(), 4);
2383 SDValue NewPtr = DAG.getNode(ISD::ADD, Op.getDebugLoc(),
2384 PtrType, Ptr, DAG.getConstant(4, PtrType));
2385 RetVal2 = DAG.getLoad(MVT::i32, Op.getDebugLoc(),
2386 Ld->getChain(), NewPtr,
2387 Ld->getSrcValue(), Ld->getSrcValueOffset() + 4,
2388 Ld->isVolatile(), Ld->isNonTemporal(),
2389 NewAlign);
2390 return;
2391 }
2392
2393 llvm_unreachable("Unknown VFP cmp argument!");
2394}
2395
2396/// OptimizeVFPBrcond - With -enable-unsafe-fp-math, it's legal to optimize some
2397/// f32 and even f64 comparisons to integer ones.
2398SDValue
2399ARMTargetLowering::OptimizeVFPBrcond(SDValue Op, SelectionDAG &DAG) const {
2400 SDValue Chain = Op.getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +00002401 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
Evan Cheng218977b2010-07-13 19:27:42 +00002402 SDValue LHS = Op.getOperand(2);
2403 SDValue RHS = Op.getOperand(3);
2404 SDValue Dest = Op.getOperand(4);
2405 DebugLoc dl = Op.getDebugLoc();
2406
2407 bool SeenZero = false;
2408 if (canChangeToInt(LHS, SeenZero, Subtarget) &&
2409 canChangeToInt(RHS, SeenZero, Subtarget) &&
Evan Cheng60108e92010-07-15 22:07:12 +00002410 // If one of the operand is zero, it's safe to ignore the NaN case since
2411 // we only care about equality comparisons.
2412 (SeenZero || (DAG.isKnownNeverNaN(LHS) && DAG.isKnownNeverNaN(RHS)))) {
Evan Cheng218977b2010-07-13 19:27:42 +00002413 // If unsafe fp math optimization is enabled and there are no othter uses of
2414 // the CMP operands, and the condition code is EQ oe NE, we can optimize it
2415 // to an integer comparison.
2416 if (CC == ISD::SETOEQ)
2417 CC = ISD::SETEQ;
2418 else if (CC == ISD::SETUNE)
2419 CC = ISD::SETNE;
2420
2421 SDValue ARMcc;
2422 if (LHS.getValueType() == MVT::f32) {
2423 LHS = bitcastf32Toi32(LHS, DAG);
2424 RHS = bitcastf32Toi32(RHS, DAG);
2425 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMcc, DAG, dl);
2426 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2427 return DAG.getNode(ARMISD::BRCOND, dl, MVT::Other,
2428 Chain, Dest, ARMcc, CCR, Cmp);
2429 }
2430
2431 SDValue LHS1, LHS2;
2432 SDValue RHS1, RHS2;
2433 expandf64Toi32(LHS, DAG, LHS1, LHS2);
2434 expandf64Toi32(RHS, DAG, RHS1, RHS2);
2435 ARMCC::CondCodes CondCode = IntCCToARMCC(CC);
2436 ARMcc = DAG.getConstant(CondCode, MVT::i32);
2437 SDVTList VTList = DAG.getVTList(MVT::Other, MVT::Flag);
2438 SDValue Ops[] = { Chain, ARMcc, LHS1, LHS2, RHS1, RHS2, Dest };
2439 return DAG.getNode(ARMISD::BCC_i64, dl, VTList, Ops, 7);
2440 }
2441
2442 return SDValue();
2443}
2444
2445SDValue ARMTargetLowering::LowerBR_CC(SDValue Op, SelectionDAG &DAG) const {
2446 SDValue Chain = Op.getOperand(0);
2447 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
2448 SDValue LHS = Op.getOperand(2);
2449 SDValue RHS = Op.getOperand(3);
2450 SDValue Dest = Op.getOperand(4);
Dale Johannesende064702009-02-06 21:50:26 +00002451 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00002452
Owen Anderson825b72b2009-08-11 20:47:22 +00002453 if (LHS.getValueType() == MVT::i32) {
Evan Cheng218977b2010-07-13 19:27:42 +00002454 SDValue ARMcc;
2455 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMcc, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002456 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Owen Anderson825b72b2009-08-11 20:47:22 +00002457 return DAG.getNode(ARMISD::BRCOND, dl, MVT::Other,
Evan Cheng218977b2010-07-13 19:27:42 +00002458 Chain, Dest, ARMcc, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002459 }
2460
Owen Anderson825b72b2009-08-11 20:47:22 +00002461 assert(LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64);
Evan Cheng218977b2010-07-13 19:27:42 +00002462
2463 if (UnsafeFPMath &&
2464 (CC == ISD::SETEQ || CC == ISD::SETOEQ ||
2465 CC == ISD::SETNE || CC == ISD::SETUNE)) {
2466 SDValue Result = OptimizeVFPBrcond(Op, DAG);
2467 if (Result.getNode())
2468 return Result;
2469 }
2470
Evan Chenga8e29892007-01-19 07:51:42 +00002471 ARMCC::CondCodes CondCode, CondCode2;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +00002472 FPCCToARMCC(CC, CondCode, CondCode2);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002473
Evan Cheng218977b2010-07-13 19:27:42 +00002474 SDValue ARMcc = DAG.getConstant(CondCode, MVT::i32);
2475 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002476 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2477 SDVTList VTList = DAG.getVTList(MVT::Other, MVT::Flag);
Evan Cheng218977b2010-07-13 19:27:42 +00002478 SDValue Ops[] = { Chain, Dest, ARMcc, CCR, Cmp };
Dale Johannesende064702009-02-06 21:50:26 +00002479 SDValue Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops, 5);
Evan Chenga8e29892007-01-19 07:51:42 +00002480 if (CondCode2 != ARMCC::AL) {
Evan Cheng218977b2010-07-13 19:27:42 +00002481 ARMcc = DAG.getConstant(CondCode2, MVT::i32);
2482 SDValue Ops[] = { Res, Dest, ARMcc, CCR, Res.getValue(1) };
Dale Johannesende064702009-02-06 21:50:26 +00002483 Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops, 5);
Evan Chenga8e29892007-01-19 07:51:42 +00002484 }
2485 return Res;
2486}
2487
Dan Gohmand858e902010-04-17 15:26:15 +00002488SDValue ARMTargetLowering::LowerBR_JT(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00002489 SDValue Chain = Op.getOperand(0);
2490 SDValue Table = Op.getOperand(1);
2491 SDValue Index = Op.getOperand(2);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002492 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00002493
Owen Andersone50ed302009-08-10 22:56:29 +00002494 EVT PTy = getPointerTy();
Evan Chenga8e29892007-01-19 07:51:42 +00002495 JumpTableSDNode *JT = cast<JumpTableSDNode>(Table);
2496 ARMFunctionInfo *AFI = DAG.getMachineFunction().getInfo<ARMFunctionInfo>();
Bob Wilson3eadf002009-07-14 18:44:34 +00002497 SDValue UId = DAG.getConstant(AFI->createJumpTableUId(), PTy);
Dan Gohman475871a2008-07-27 21:46:04 +00002498 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PTy);
Owen Anderson825b72b2009-08-11 20:47:22 +00002499 Table = DAG.getNode(ARMISD::WrapperJT, dl, MVT::i32, JTI, UId);
Evan Chenge7c329b2009-07-28 20:53:24 +00002500 Index = DAG.getNode(ISD::MUL, dl, PTy, Index, DAG.getConstant(4, PTy));
2501 SDValue Addr = DAG.getNode(ISD::ADD, dl, PTy, Index, Table);
Evan Cheng66ac5312009-07-25 00:33:29 +00002502 if (Subtarget->isThumb2()) {
2503 // Thumb2 uses a two-level jump. That is, it jumps into the jump table
2504 // which does another jump to the destination. This also makes it easier
2505 // to translate it to TBB / TBH later.
2506 // FIXME: This might not work if the function is extremely large.
Owen Anderson825b72b2009-08-11 20:47:22 +00002507 return DAG.getNode(ARMISD::BR2_JT, dl, MVT::Other, Chain,
Evan Cheng5657c012009-07-29 02:18:14 +00002508 Addr, Op.getOperand(2), JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00002509 }
Evan Cheng66ac5312009-07-25 00:33:29 +00002510 if (getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Evan Cheng9eda6892009-10-31 03:39:36 +00002511 Addr = DAG.getLoad((EVT)MVT::i32, dl, Chain, Addr,
David Greene1b58cab2010-02-15 16:55:24 +00002512 PseudoSourceValue::getJumpTable(), 0,
2513 false, false, 0);
Evan Cheng66ac5312009-07-25 00:33:29 +00002514 Chain = Addr.getValue(1);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002515 Addr = DAG.getNode(ISD::ADD, dl, PTy, Addr, Table);
Owen Anderson825b72b2009-08-11 20:47:22 +00002516 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00002517 } else {
Evan Cheng9eda6892009-10-31 03:39:36 +00002518 Addr = DAG.getLoad(PTy, dl, Chain, Addr,
David Greene1b58cab2010-02-15 16:55:24 +00002519 PseudoSourceValue::getJumpTable(), 0, false, false, 0);
Evan Cheng66ac5312009-07-25 00:33:29 +00002520 Chain = Addr.getValue(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00002521 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00002522 }
Evan Chenga8e29892007-01-19 07:51:42 +00002523}
2524
Bob Wilson76a312b2010-03-19 22:51:32 +00002525static SDValue LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG) {
2526 DebugLoc dl = Op.getDebugLoc();
2527 unsigned Opc;
2528
2529 switch (Op.getOpcode()) {
2530 default:
2531 assert(0 && "Invalid opcode!");
2532 case ISD::FP_TO_SINT:
2533 Opc = ARMISD::FTOSI;
2534 break;
2535 case ISD::FP_TO_UINT:
2536 Opc = ARMISD::FTOUI;
2537 break;
2538 }
2539 Op = DAG.getNode(Opc, dl, MVT::f32, Op.getOperand(0));
2540 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, Op);
2541}
2542
2543static SDValue LowerINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
2544 EVT VT = Op.getValueType();
2545 DebugLoc dl = Op.getDebugLoc();
2546 unsigned Opc;
2547
2548 switch (Op.getOpcode()) {
2549 default:
2550 assert(0 && "Invalid opcode!");
2551 case ISD::SINT_TO_FP:
2552 Opc = ARMISD::SITOF;
2553 break;
2554 case ISD::UINT_TO_FP:
2555 Opc = ARMISD::UITOF;
2556 break;
2557 }
2558
2559 Op = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Op.getOperand(0));
2560 return DAG.getNode(Opc, dl, VT, Op);
2561}
2562
Evan Cheng515fe3a2010-07-08 02:08:50 +00002563SDValue ARMTargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Evan Chenga8e29892007-01-19 07:51:42 +00002564 // Implement fcopysign with a fabs and a conditional fneg.
Dan Gohman475871a2008-07-27 21:46:04 +00002565 SDValue Tmp0 = Op.getOperand(0);
2566 SDValue Tmp1 = Op.getOperand(1);
Dale Johannesende064702009-02-06 21:50:26 +00002567 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00002568 EVT VT = Op.getValueType();
2569 EVT SrcVT = Tmp1.getValueType();
Dale Johannesende064702009-02-06 21:50:26 +00002570 SDValue AbsVal = DAG.getNode(ISD::FABS, dl, VT, Tmp0);
Evan Cheng218977b2010-07-13 19:27:42 +00002571 SDValue ARMcc = DAG.getConstant(ARMCC::LT, MVT::i32);
Evan Cheng515fe3a2010-07-08 02:08:50 +00002572 SDValue FP0 = DAG.getConstantFP(0.0, SrcVT);
Evan Cheng218977b2010-07-13 19:27:42 +00002573 SDValue Cmp = getVFPCmp(Tmp1, FP0, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002574 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Evan Cheng218977b2010-07-13 19:27:42 +00002575 return DAG.getNode(ARMISD::CNEG, dl, VT, AbsVal, AbsVal, ARMcc, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002576}
2577
Evan Cheng2457f2c2010-05-22 01:47:14 +00002578SDValue ARMTargetLowering::LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) const{
2579 MachineFunction &MF = DAG.getMachineFunction();
2580 MachineFrameInfo *MFI = MF.getFrameInfo();
2581 MFI->setReturnAddressIsTaken(true);
2582
2583 EVT VT = Op.getValueType();
2584 DebugLoc dl = Op.getDebugLoc();
2585 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
2586 if (Depth) {
2587 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
2588 SDValue Offset = DAG.getConstant(4, MVT::i32);
2589 return DAG.getLoad(VT, dl, DAG.getEntryNode(),
2590 DAG.getNode(ISD::ADD, dl, VT, FrameAddr, Offset),
2591 NULL, 0, false, false, 0);
2592 }
2593
2594 // Return LR, which contains the return address. Mark it an implicit live-in.
Evan Chengc7cf10c2010-05-24 18:00:18 +00002595 unsigned Reg = MF.addLiveIn(ARM::LR, ARM::GPRRegisterClass);
Evan Cheng2457f2c2010-05-22 01:47:14 +00002596 return DAG.getCopyFromReg(DAG.getEntryNode(), dl, Reg, VT);
2597}
2598
Dan Gohmand858e902010-04-17 15:26:15 +00002599SDValue ARMTargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Jim Grosbach0e0da732009-05-12 23:59:14 +00002600 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
2601 MFI->setFrameAddressIsTaken(true);
Evan Cheng2457f2c2010-05-22 01:47:14 +00002602
Owen Andersone50ed302009-08-10 22:56:29 +00002603 EVT VT = Op.getValueType();
Jim Grosbach0e0da732009-05-12 23:59:14 +00002604 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
2605 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Chengcd828612009-06-18 23:14:30 +00002606 unsigned FrameReg = (Subtarget->isThumb() || Subtarget->isTargetDarwin())
Jim Grosbach0e0da732009-05-12 23:59:14 +00002607 ? ARM::R7 : ARM::R11;
2608 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
2609 while (Depth--)
David Greene1b58cab2010-02-15 16:55:24 +00002610 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr, NULL, 0,
2611 false, false, 0);
Jim Grosbach0e0da732009-05-12 23:59:14 +00002612 return FrameAddr;
2613}
2614
Bob Wilson9f3f0612010-04-17 05:30:19 +00002615/// ExpandBIT_CONVERT - If the target supports VFP, this function is called to
2616/// expand a bit convert where either the source or destination type is i64 to
2617/// use a VMOVDRR or VMOVRRD node. This should not be done when the non-i64
2618/// operand type is illegal (e.g., v2f32 for a target that doesn't support
2619/// vectors), since the legalizer won't know what to do with that.
Duncan Sands1607f052008-12-01 11:39:25 +00002620static SDValue ExpandBIT_CONVERT(SDNode *N, SelectionDAG &DAG) {
Bob Wilson9f3f0612010-04-17 05:30:19 +00002621 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2622 DebugLoc dl = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00002623 SDValue Op = N->getOperand(0);
Bob Wilson164cd8b2010-04-14 20:45:23 +00002624
Bob Wilson9f3f0612010-04-17 05:30:19 +00002625 // This function is only supposed to be called for i64 types, either as the
2626 // source or destination of the bit convert.
2627 EVT SrcVT = Op.getValueType();
2628 EVT DstVT = N->getValueType(0);
2629 assert((SrcVT == MVT::i64 || DstVT == MVT::i64) &&
2630 "ExpandBIT_CONVERT called for non-i64 type");
Bob Wilson164cd8b2010-04-14 20:45:23 +00002631
Bob Wilson9f3f0612010-04-17 05:30:19 +00002632 // Turn i64->f64 into VMOVDRR.
2633 if (SrcVT == MVT::i64 && TLI.isTypeLegal(DstVT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002634 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
2635 DAG.getConstant(0, MVT::i32));
2636 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
2637 DAG.getConstant(1, MVT::i32));
Bob Wilson1114f562010-06-11 22:45:25 +00002638 return DAG.getNode(ISD::BIT_CONVERT, dl, DstVT,
2639 DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi));
Evan Chengc7c77292008-11-04 19:57:48 +00002640 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00002641
Jim Grosbache5165492009-11-09 00:11:35 +00002642 // Turn f64->i64 into VMOVRRD.
Bob Wilson9f3f0612010-04-17 05:30:19 +00002643 if (DstVT == MVT::i64 && TLI.isTypeLegal(SrcVT)) {
2644 SDValue Cvt = DAG.getNode(ARMISD::VMOVRRD, dl,
2645 DAG.getVTList(MVT::i32, MVT::i32), &Op, 1);
2646 // Merge the pieces into a single i64 value.
2647 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Cvt, Cvt.getValue(1));
2648 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00002649
Bob Wilson9f3f0612010-04-17 05:30:19 +00002650 return SDValue();
Chris Lattner27a6c732007-11-24 07:07:01 +00002651}
2652
Bob Wilson5bafff32009-06-22 23:27:02 +00002653/// getZeroVector - Returns a vector of specified type with all zero elements.
Bob Wilsoncba270d2010-07-13 21:16:48 +00002654/// Zero vectors are used to represent vector negation and in those cases
2655/// will be implemented with the NEON VNEG instruction. However, VNEG does
2656/// not support i64 elements, so sometimes the zero vectors will need to be
2657/// explicitly constructed. Regardless, use a canonical VMOV to create the
2658/// zero vector.
Owen Andersone50ed302009-08-10 22:56:29 +00002659static SDValue getZeroVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002660 assert(VT.isVector() && "Expected a vector type");
Bob Wilsoncba270d2010-07-13 21:16:48 +00002661 // The canonical modified immediate encoding of a zero vector is....0!
2662 SDValue EncodedVal = DAG.getTargetConstant(0, MVT::i32);
2663 EVT VmovVT = VT.is128BitVector() ? MVT::v4i32 : MVT::v2i32;
2664 SDValue Vmov = DAG.getNode(ARMISD::VMOVIMM, dl, VmovVT, EncodedVal);
2665 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vmov);
Bob Wilson5bafff32009-06-22 23:27:02 +00002666}
2667
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002668/// LowerShiftRightParts - Lower SRA_PARTS, which returns two
2669/// i32 values and take a 2 x i32 value to shift plus a shift amount.
Dan Gohmand858e902010-04-17 15:26:15 +00002670SDValue ARMTargetLowering::LowerShiftRightParts(SDValue Op,
2671 SelectionDAG &DAG) const {
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002672 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
2673 EVT VT = Op.getValueType();
2674 unsigned VTBits = VT.getSizeInBits();
2675 DebugLoc dl = Op.getDebugLoc();
2676 SDValue ShOpLo = Op.getOperand(0);
2677 SDValue ShOpHi = Op.getOperand(1);
2678 SDValue ShAmt = Op.getOperand(2);
Evan Cheng218977b2010-07-13 19:27:42 +00002679 SDValue ARMcc;
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002680 unsigned Opc = (Op.getOpcode() == ISD::SRA_PARTS) ? ISD::SRA : ISD::SRL;
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002681
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002682 assert(Op.getOpcode() == ISD::SRA_PARTS || Op.getOpcode() == ISD::SRL_PARTS);
2683
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002684 SDValue RevShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32,
2685 DAG.getConstant(VTBits, MVT::i32), ShAmt);
2686 SDValue Tmp1 = DAG.getNode(ISD::SRL, dl, VT, ShOpLo, ShAmt);
2687 SDValue ExtraShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32, ShAmt,
2688 DAG.getConstant(VTBits, MVT::i32));
2689 SDValue Tmp2 = DAG.getNode(ISD::SHL, dl, VT, ShOpHi, RevShAmt);
2690 SDValue FalseVal = DAG.getNode(ISD::OR, dl, VT, Tmp1, Tmp2);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002691 SDValue TrueVal = DAG.getNode(Opc, dl, VT, ShOpHi, ExtraShAmt);
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002692
2693 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2694 SDValue Cmp = getARMCmp(ExtraShAmt, DAG.getConstant(0, MVT::i32), ISD::SETGE,
Evan Cheng218977b2010-07-13 19:27:42 +00002695 ARMcc, DAG, dl);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002696 SDValue Hi = DAG.getNode(Opc, dl, VT, ShOpHi, ShAmt);
Evan Cheng218977b2010-07-13 19:27:42 +00002697 SDValue Lo = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal, ARMcc,
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002698 CCR, Cmp);
2699
2700 SDValue Ops[2] = { Lo, Hi };
2701 return DAG.getMergeValues(Ops, 2, dl);
2702}
2703
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002704/// LowerShiftLeftParts - Lower SHL_PARTS, which returns two
2705/// i32 values and take a 2 x i32 value to shift plus a shift amount.
Dan Gohmand858e902010-04-17 15:26:15 +00002706SDValue ARMTargetLowering::LowerShiftLeftParts(SDValue Op,
2707 SelectionDAG &DAG) const {
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002708 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
2709 EVT VT = Op.getValueType();
2710 unsigned VTBits = VT.getSizeInBits();
2711 DebugLoc dl = Op.getDebugLoc();
2712 SDValue ShOpLo = Op.getOperand(0);
2713 SDValue ShOpHi = Op.getOperand(1);
2714 SDValue ShAmt = Op.getOperand(2);
Evan Cheng218977b2010-07-13 19:27:42 +00002715 SDValue ARMcc;
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002716
2717 assert(Op.getOpcode() == ISD::SHL_PARTS);
2718 SDValue RevShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32,
2719 DAG.getConstant(VTBits, MVT::i32), ShAmt);
2720 SDValue Tmp1 = DAG.getNode(ISD::SRL, dl, VT, ShOpLo, RevShAmt);
2721 SDValue ExtraShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32, ShAmt,
2722 DAG.getConstant(VTBits, MVT::i32));
2723 SDValue Tmp2 = DAG.getNode(ISD::SHL, dl, VT, ShOpHi, ShAmt);
2724 SDValue Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ExtraShAmt);
2725
2726 SDValue FalseVal = DAG.getNode(ISD::OR, dl, VT, Tmp1, Tmp2);
2727 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2728 SDValue Cmp = getARMCmp(ExtraShAmt, DAG.getConstant(0, MVT::i32), ISD::SETGE,
Evan Cheng218977b2010-07-13 19:27:42 +00002729 ARMcc, DAG, dl);
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002730 SDValue Lo = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Evan Cheng218977b2010-07-13 19:27:42 +00002731 SDValue Hi = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, Tmp3, ARMcc,
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002732 CCR, Cmp);
2733
2734 SDValue Ops[2] = { Lo, Hi };
2735 return DAG.getMergeValues(Ops, 2, dl);
2736}
2737
Jim Grosbach3482c802010-01-18 19:58:49 +00002738static SDValue LowerCTTZ(SDNode *N, SelectionDAG &DAG,
2739 const ARMSubtarget *ST) {
2740 EVT VT = N->getValueType(0);
2741 DebugLoc dl = N->getDebugLoc();
2742
2743 if (!ST->hasV6T2Ops())
2744 return SDValue();
2745
2746 SDValue rbit = DAG.getNode(ARMISD::RBIT, dl, VT, N->getOperand(0));
2747 return DAG.getNode(ISD::CTLZ, dl, VT, rbit);
2748}
2749
Bob Wilson5bafff32009-06-22 23:27:02 +00002750static SDValue LowerShift(SDNode *N, SelectionDAG &DAG,
2751 const ARMSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00002752 EVT VT = N->getValueType(0);
Bob Wilson5bafff32009-06-22 23:27:02 +00002753 DebugLoc dl = N->getDebugLoc();
2754
2755 // Lower vector shifts on NEON to use VSHL.
2756 if (VT.isVector()) {
2757 assert(ST->hasNEON() && "unexpected vector shift");
2758
2759 // Left shifts translate directly to the vshiftu intrinsic.
2760 if (N->getOpcode() == ISD::SHL)
2761 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002762 DAG.getConstant(Intrinsic::arm_neon_vshiftu, MVT::i32),
Bob Wilson5bafff32009-06-22 23:27:02 +00002763 N->getOperand(0), N->getOperand(1));
2764
2765 assert((N->getOpcode() == ISD::SRA ||
2766 N->getOpcode() == ISD::SRL) && "unexpected vector shift opcode");
2767
2768 // NEON uses the same intrinsics for both left and right shifts. For
2769 // right shifts, the shift amounts are negative, so negate the vector of
2770 // shift amounts.
Owen Andersone50ed302009-08-10 22:56:29 +00002771 EVT ShiftVT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00002772 SDValue NegatedCount = DAG.getNode(ISD::SUB, dl, ShiftVT,
2773 getZeroVector(ShiftVT, DAG, dl),
2774 N->getOperand(1));
2775 Intrinsic::ID vshiftInt = (N->getOpcode() == ISD::SRA ?
2776 Intrinsic::arm_neon_vshifts :
2777 Intrinsic::arm_neon_vshiftu);
2778 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002779 DAG.getConstant(vshiftInt, MVT::i32),
Bob Wilson5bafff32009-06-22 23:27:02 +00002780 N->getOperand(0), NegatedCount);
2781 }
2782
Eli Friedmance392eb2009-08-22 03:13:10 +00002783 // We can get here for a node like i32 = ISD::SHL i32, i64
2784 if (VT != MVT::i64)
2785 return SDValue();
2786
2787 assert((N->getOpcode() == ISD::SRL || N->getOpcode() == ISD::SRA) &&
Chris Lattner27a6c732007-11-24 07:07:01 +00002788 "Unknown shift to lower!");
Duncan Sands1607f052008-12-01 11:39:25 +00002789
Chris Lattner27a6c732007-11-24 07:07:01 +00002790 // We only lower SRA, SRL of 1 here, all others use generic lowering.
2791 if (!isa<ConstantSDNode>(N->getOperand(1)) ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002792 cast<ConstantSDNode>(N->getOperand(1))->getZExtValue() != 1)
Duncan Sands1607f052008-12-01 11:39:25 +00002793 return SDValue();
Bob Wilson2dc4f542009-03-20 22:42:55 +00002794
Chris Lattner27a6c732007-11-24 07:07:01 +00002795 // If we are in thumb mode, we don't have RRX.
David Goodwinf1daf7d2009-07-08 23:10:31 +00002796 if (ST->isThumb1Only()) return SDValue();
Bob Wilson2dc4f542009-03-20 22:42:55 +00002797
Chris Lattner27a6c732007-11-24 07:07:01 +00002798 // Okay, we have a 64-bit SRA or SRL of 1. Lower this to an RRX expr.
Owen Anderson825b72b2009-08-11 20:47:22 +00002799 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
Bob Wilsonab3912e2010-05-25 03:36:52 +00002800 DAG.getConstant(0, MVT::i32));
Owen Anderson825b72b2009-08-11 20:47:22 +00002801 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
Bob Wilsonab3912e2010-05-25 03:36:52 +00002802 DAG.getConstant(1, MVT::i32));
Bob Wilson2dc4f542009-03-20 22:42:55 +00002803
Chris Lattner27a6c732007-11-24 07:07:01 +00002804 // First, build a SRA_FLAG/SRL_FLAG op, which shifts the top part by one and
2805 // captures the result into a carry flag.
2806 unsigned Opc = N->getOpcode() == ISD::SRL ? ARMISD::SRL_FLAG:ARMISD::SRA_FLAG;
Owen Anderson825b72b2009-08-11 20:47:22 +00002807 Hi = DAG.getNode(Opc, dl, DAG.getVTList(MVT::i32, MVT::Flag), &Hi, 1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002808
Chris Lattner27a6c732007-11-24 07:07:01 +00002809 // The low part is an ARMISD::RRX operand, which shifts the carry in.
Owen Anderson825b72b2009-08-11 20:47:22 +00002810 Lo = DAG.getNode(ARMISD::RRX, dl, MVT::i32, Lo, Hi.getValue(1));
Bob Wilson2dc4f542009-03-20 22:42:55 +00002811
Chris Lattner27a6c732007-11-24 07:07:01 +00002812 // Merge the pieces into a single i64 value.
Owen Anderson825b72b2009-08-11 20:47:22 +00002813 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Lo, Hi);
Chris Lattner27a6c732007-11-24 07:07:01 +00002814}
2815
Bob Wilson5bafff32009-06-22 23:27:02 +00002816static SDValue LowerVSETCC(SDValue Op, SelectionDAG &DAG) {
2817 SDValue TmpOp0, TmpOp1;
2818 bool Invert = false;
2819 bool Swap = false;
2820 unsigned Opc = 0;
2821
2822 SDValue Op0 = Op.getOperand(0);
2823 SDValue Op1 = Op.getOperand(1);
2824 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00002825 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00002826 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
2827 DebugLoc dl = Op.getDebugLoc();
2828
2829 if (Op.getOperand(1).getValueType().isFloatingPoint()) {
2830 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002831 default: llvm_unreachable("Illegal FP comparison"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002832 case ISD::SETUNE:
2833 case ISD::SETNE: Invert = true; // Fallthrough
2834 case ISD::SETOEQ:
2835 case ISD::SETEQ: Opc = ARMISD::VCEQ; break;
2836 case ISD::SETOLT:
2837 case ISD::SETLT: Swap = true; // Fallthrough
2838 case ISD::SETOGT:
2839 case ISD::SETGT: Opc = ARMISD::VCGT; break;
2840 case ISD::SETOLE:
2841 case ISD::SETLE: Swap = true; // Fallthrough
2842 case ISD::SETOGE:
2843 case ISD::SETGE: Opc = ARMISD::VCGE; break;
2844 case ISD::SETUGE: Swap = true; // Fallthrough
2845 case ISD::SETULE: Invert = true; Opc = ARMISD::VCGT; break;
2846 case ISD::SETUGT: Swap = true; // Fallthrough
2847 case ISD::SETULT: Invert = true; Opc = ARMISD::VCGE; break;
2848 case ISD::SETUEQ: Invert = true; // Fallthrough
2849 case ISD::SETONE:
2850 // Expand this to (OLT | OGT).
2851 TmpOp0 = Op0;
2852 TmpOp1 = Op1;
2853 Opc = ISD::OR;
2854 Op0 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp1, TmpOp0);
2855 Op1 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp0, TmpOp1);
2856 break;
2857 case ISD::SETUO: Invert = true; // Fallthrough
2858 case ISD::SETO:
2859 // Expand this to (OLT | OGE).
2860 TmpOp0 = Op0;
2861 TmpOp1 = Op1;
2862 Opc = ISD::OR;
2863 Op0 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp1, TmpOp0);
2864 Op1 = DAG.getNode(ARMISD::VCGE, dl, VT, TmpOp0, TmpOp1);
2865 break;
2866 }
2867 } else {
2868 // Integer comparisons.
2869 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002870 default: llvm_unreachable("Illegal integer comparison"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002871 case ISD::SETNE: Invert = true;
2872 case ISD::SETEQ: Opc = ARMISD::VCEQ; break;
2873 case ISD::SETLT: Swap = true;
2874 case ISD::SETGT: Opc = ARMISD::VCGT; break;
2875 case ISD::SETLE: Swap = true;
2876 case ISD::SETGE: Opc = ARMISD::VCGE; break;
2877 case ISD::SETULT: Swap = true;
2878 case ISD::SETUGT: Opc = ARMISD::VCGTU; break;
2879 case ISD::SETULE: Swap = true;
2880 case ISD::SETUGE: Opc = ARMISD::VCGEU; break;
2881 }
2882
Nick Lewycky7f6aa2b2009-07-08 03:04:38 +00002883 // Detect VTST (Vector Test Bits) = icmp ne (and (op0, op1), zero).
Bob Wilson5bafff32009-06-22 23:27:02 +00002884 if (Opc == ARMISD::VCEQ) {
2885
2886 SDValue AndOp;
2887 if (ISD::isBuildVectorAllZeros(Op1.getNode()))
2888 AndOp = Op0;
2889 else if (ISD::isBuildVectorAllZeros(Op0.getNode()))
2890 AndOp = Op1;
2891
2892 // Ignore bitconvert.
2893 if (AndOp.getNode() && AndOp.getOpcode() == ISD::BIT_CONVERT)
2894 AndOp = AndOp.getOperand(0);
2895
2896 if (AndOp.getNode() && AndOp.getOpcode() == ISD::AND) {
2897 Opc = ARMISD::VTST;
2898 Op0 = DAG.getNode(ISD::BIT_CONVERT, dl, VT, AndOp.getOperand(0));
2899 Op1 = DAG.getNode(ISD::BIT_CONVERT, dl, VT, AndOp.getOperand(1));
2900 Invert = !Invert;
2901 }
2902 }
2903 }
2904
2905 if (Swap)
2906 std::swap(Op0, Op1);
2907
2908 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
2909
2910 if (Invert)
2911 Result = DAG.getNOT(dl, Result, VT);
2912
2913 return Result;
2914}
2915
Bob Wilsond3c42842010-06-14 22:19:57 +00002916/// isNEONModifiedImm - Check if the specified splat value corresponds to a
2917/// valid vector constant for a NEON instruction with a "modified immediate"
Bob Wilsoncba270d2010-07-13 21:16:48 +00002918/// operand (e.g., VMOV). If so, return the encoded value.
Bob Wilsond3c42842010-06-14 22:19:57 +00002919static SDValue isNEONModifiedImm(uint64_t SplatBits, uint64_t SplatUndef,
2920 unsigned SplatBitSize, SelectionDAG &DAG,
Bob Wilsoncba270d2010-07-13 21:16:48 +00002921 EVT &VT, bool is128Bits, bool isVMOV) {
Bob Wilson6dce00c2010-07-13 04:44:34 +00002922 unsigned OpCmode, Imm;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002923
Bob Wilson827b2102010-06-15 19:05:35 +00002924 // SplatBitSize is set to the smallest size that splats the vector, so a
2925 // zero vector will always have SplatBitSize == 8. However, NEON modified
2926 // immediate instructions others than VMOV do not support the 8-bit encoding
2927 // of a zero vector, and the default encoding of zero is supposed to be the
2928 // 32-bit version.
2929 if (SplatBits == 0)
2930 SplatBitSize = 32;
2931
Bob Wilson5bafff32009-06-22 23:27:02 +00002932 switch (SplatBitSize) {
2933 case 8:
Bob Wilson7e3f0d22010-07-14 06:31:50 +00002934 if (!isVMOV)
2935 return SDValue();
Bob Wilson1a913ed2010-06-11 21:34:50 +00002936 // Any 1-byte value is OK. Op=0, Cmode=1110.
Bob Wilson5bafff32009-06-22 23:27:02 +00002937 assert((SplatBits & ~0xff) == 0 && "one byte splat value is too big");
Bob Wilson6dce00c2010-07-13 04:44:34 +00002938 OpCmode = 0xe;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002939 Imm = SplatBits;
Bob Wilsoncba270d2010-07-13 21:16:48 +00002940 VT = is128Bits ? MVT::v16i8 : MVT::v8i8;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002941 break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002942
2943 case 16:
2944 // NEON's 16-bit VMOV supports splat values where only one byte is nonzero.
Bob Wilsoncba270d2010-07-13 21:16:48 +00002945 VT = is128Bits ? MVT::v8i16 : MVT::v4i16;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002946 if ((SplatBits & ~0xff) == 0) {
2947 // Value = 0x00nn: Op=x, Cmode=100x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00002948 OpCmode = 0x8;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002949 Imm = SplatBits;
2950 break;
2951 }
2952 if ((SplatBits & ~0xff00) == 0) {
2953 // Value = 0xnn00: Op=x, Cmode=101x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00002954 OpCmode = 0xa;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002955 Imm = SplatBits >> 8;
2956 break;
2957 }
2958 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00002959
2960 case 32:
2961 // NEON's 32-bit VMOV supports splat values where:
2962 // * only one byte is nonzero, or
2963 // * the least significant byte is 0xff and the second byte is nonzero, or
2964 // * the least significant 2 bytes are 0xff and the third is nonzero.
Bob Wilsoncba270d2010-07-13 21:16:48 +00002965 VT = is128Bits ? MVT::v4i32 : MVT::v2i32;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002966 if ((SplatBits & ~0xff) == 0) {
2967 // Value = 0x000000nn: Op=x, Cmode=000x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00002968 OpCmode = 0;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002969 Imm = SplatBits;
2970 break;
2971 }
2972 if ((SplatBits & ~0xff00) == 0) {
2973 // Value = 0x0000nn00: Op=x, Cmode=001x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00002974 OpCmode = 0x2;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002975 Imm = SplatBits >> 8;
2976 break;
2977 }
2978 if ((SplatBits & ~0xff0000) == 0) {
2979 // Value = 0x00nn0000: Op=x, Cmode=010x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00002980 OpCmode = 0x4;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002981 Imm = SplatBits >> 16;
2982 break;
2983 }
2984 if ((SplatBits & ~0xff000000) == 0) {
2985 // Value = 0xnn000000: Op=x, Cmode=011x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00002986 OpCmode = 0x6;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002987 Imm = SplatBits >> 24;
2988 break;
2989 }
Bob Wilson5bafff32009-06-22 23:27:02 +00002990
2991 if ((SplatBits & ~0xffff) == 0 &&
Bob Wilson1a913ed2010-06-11 21:34:50 +00002992 ((SplatBits | SplatUndef) & 0xff) == 0xff) {
2993 // Value = 0x0000nnff: Op=x, Cmode=1100.
Bob Wilson6dce00c2010-07-13 04:44:34 +00002994 OpCmode = 0xc;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002995 Imm = SplatBits >> 8;
2996 SplatBits |= 0xff;
2997 break;
2998 }
Bob Wilson5bafff32009-06-22 23:27:02 +00002999
3000 if ((SplatBits & ~0xffffff) == 0 &&
Bob Wilson1a913ed2010-06-11 21:34:50 +00003001 ((SplatBits | SplatUndef) & 0xffff) == 0xffff) {
3002 // Value = 0x00nnffff: Op=x, Cmode=1101.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003003 OpCmode = 0xd;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003004 Imm = SplatBits >> 16;
3005 SplatBits |= 0xffff;
3006 break;
3007 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003008
3009 // Note: there are a few 32-bit splat values (specifically: 00ffff00,
3010 // ff000000, ff0000ff, and ffff00ff) that are valid for VMOV.I64 but not
3011 // VMOV.I32. A (very) minor optimization would be to replicate the value
3012 // and fall through here to test for a valid 64-bit splat. But, then the
3013 // caller would also need to check and handle the change in size.
Bob Wilson1a913ed2010-06-11 21:34:50 +00003014 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00003015
3016 case 64: {
Bob Wilson827b2102010-06-15 19:05:35 +00003017 if (!isVMOV)
3018 return SDValue();
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003019 // NEON has a 64-bit VMOV splat where each byte is either 0 or 0xff.
Bob Wilson5bafff32009-06-22 23:27:02 +00003020 uint64_t BitMask = 0xff;
3021 uint64_t Val = 0;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003022 unsigned ImmMask = 1;
3023 Imm = 0;
Bob Wilson5bafff32009-06-22 23:27:02 +00003024 for (int ByteNum = 0; ByteNum < 8; ++ByteNum) {
Bob Wilson1a913ed2010-06-11 21:34:50 +00003025 if (((SplatBits | SplatUndef) & BitMask) == BitMask) {
Bob Wilson5bafff32009-06-22 23:27:02 +00003026 Val |= BitMask;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003027 Imm |= ImmMask;
3028 } else if ((SplatBits & BitMask) != 0) {
Bob Wilson5bafff32009-06-22 23:27:02 +00003029 return SDValue();
Bob Wilson1a913ed2010-06-11 21:34:50 +00003030 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003031 BitMask <<= 8;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003032 ImmMask <<= 1;
Bob Wilson5bafff32009-06-22 23:27:02 +00003033 }
Bob Wilson1a913ed2010-06-11 21:34:50 +00003034 // Op=1, Cmode=1110.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003035 OpCmode = 0x1e;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003036 SplatBits = Val;
Bob Wilsoncba270d2010-07-13 21:16:48 +00003037 VT = is128Bits ? MVT::v2i64 : MVT::v1i64;
Bob Wilson5bafff32009-06-22 23:27:02 +00003038 break;
3039 }
3040
Bob Wilson1a913ed2010-06-11 21:34:50 +00003041 default:
Bob Wilsondc076da2010-06-19 05:32:09 +00003042 llvm_unreachable("unexpected size for isNEONModifiedImm");
Bob Wilson1a913ed2010-06-11 21:34:50 +00003043 return SDValue();
3044 }
3045
Bob Wilsoncba270d2010-07-13 21:16:48 +00003046 unsigned EncodedVal = ARM_AM::createNEONModImm(OpCmode, Imm);
3047 return DAG.getTargetConstant(EncodedVal, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00003048}
3049
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003050static bool isVEXTMask(const SmallVectorImpl<int> &M, EVT VT,
3051 bool &ReverseVEXT, unsigned &Imm) {
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003052 unsigned NumElts = VT.getVectorNumElements();
3053 ReverseVEXT = false;
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003054 Imm = M[0];
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003055
3056 // If this is a VEXT shuffle, the immediate value is the index of the first
3057 // element. The other shuffle indices must be the successive elements after
3058 // the first one.
3059 unsigned ExpectedElt = Imm;
3060 for (unsigned i = 1; i < NumElts; ++i) {
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003061 // Increment the expected index. If it wraps around, it may still be
3062 // a VEXT but the source vectors must be swapped.
3063 ExpectedElt += 1;
3064 if (ExpectedElt == NumElts * 2) {
3065 ExpectedElt = 0;
3066 ReverseVEXT = true;
3067 }
3068
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003069 if (ExpectedElt != static_cast<unsigned>(M[i]))
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003070 return false;
3071 }
3072
3073 // Adjust the index value if the source operands will be swapped.
3074 if (ReverseVEXT)
3075 Imm -= NumElts;
3076
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003077 return true;
3078}
3079
Bob Wilson8bb9e482009-07-26 00:39:34 +00003080/// isVREVMask - Check if a vector shuffle corresponds to a VREV
3081/// instruction with the specified blocksize. (The order of the elements
3082/// within each block of the vector is reversed.)
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003083static bool isVREVMask(const SmallVectorImpl<int> &M, EVT VT,
3084 unsigned BlockSize) {
Bob Wilson8bb9e482009-07-26 00:39:34 +00003085 assert((BlockSize==16 || BlockSize==32 || BlockSize==64) &&
3086 "Only possible block sizes for VREV are: 16, 32, 64");
3087
Bob Wilson8bb9e482009-07-26 00:39:34 +00003088 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
Bob Wilson20d10812009-10-21 21:36:27 +00003089 if (EltSz == 64)
3090 return false;
3091
3092 unsigned NumElts = VT.getVectorNumElements();
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003093 unsigned BlockElts = M[0] + 1;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003094
3095 if (BlockSize <= EltSz || BlockSize != BlockElts * EltSz)
3096 return false;
3097
3098 for (unsigned i = 0; i < NumElts; ++i) {
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003099 if ((unsigned) M[i] !=
Bob Wilson8bb9e482009-07-26 00:39:34 +00003100 (i - i%BlockElts) + (BlockElts - 1 - i%BlockElts))
3101 return false;
3102 }
3103
3104 return true;
3105}
3106
Bob Wilsonc692cb72009-08-21 20:54:19 +00003107static bool isVTRNMask(const SmallVectorImpl<int> &M, EVT VT,
3108 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00003109 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3110 if (EltSz == 64)
3111 return false;
3112
Bob Wilsonc692cb72009-08-21 20:54:19 +00003113 unsigned NumElts = VT.getVectorNumElements();
3114 WhichResult = (M[0] == 0 ? 0 : 1);
3115 for (unsigned i = 0; i < NumElts; i += 2) {
3116 if ((unsigned) M[i] != i + WhichResult ||
3117 (unsigned) M[i+1] != i + NumElts + WhichResult)
3118 return false;
3119 }
3120 return true;
3121}
3122
Bob Wilson324f4f12009-12-03 06:40:55 +00003123/// isVTRN_v_undef_Mask - Special case of isVTRNMask for canonical form of
3124/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
3125/// Mask is e.g., <0, 0, 2, 2> instead of <0, 4, 2, 6>.
3126static bool isVTRN_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
3127 unsigned &WhichResult) {
3128 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3129 if (EltSz == 64)
3130 return false;
3131
3132 unsigned NumElts = VT.getVectorNumElements();
3133 WhichResult = (M[0] == 0 ? 0 : 1);
3134 for (unsigned i = 0; i < NumElts; i += 2) {
3135 if ((unsigned) M[i] != i + WhichResult ||
3136 (unsigned) M[i+1] != i + WhichResult)
3137 return false;
3138 }
3139 return true;
3140}
3141
Bob Wilsonc692cb72009-08-21 20:54:19 +00003142static bool isVUZPMask(const SmallVectorImpl<int> &M, EVT VT,
3143 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00003144 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3145 if (EltSz == 64)
3146 return false;
3147
Bob Wilsonc692cb72009-08-21 20:54:19 +00003148 unsigned NumElts = VT.getVectorNumElements();
3149 WhichResult = (M[0] == 0 ? 0 : 1);
3150 for (unsigned i = 0; i != NumElts; ++i) {
3151 if ((unsigned) M[i] != 2 * i + WhichResult)
3152 return false;
3153 }
3154
3155 // VUZP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
Bob Wilson20d10812009-10-21 21:36:27 +00003156 if (VT.is64BitVector() && EltSz == 32)
Bob Wilsonc692cb72009-08-21 20:54:19 +00003157 return false;
3158
3159 return true;
3160}
3161
Bob Wilson324f4f12009-12-03 06:40:55 +00003162/// isVUZP_v_undef_Mask - Special case of isVUZPMask for canonical form of
3163/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
3164/// Mask is e.g., <0, 2, 0, 2> instead of <0, 2, 4, 6>,
3165static bool isVUZP_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
3166 unsigned &WhichResult) {
3167 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3168 if (EltSz == 64)
3169 return false;
3170
3171 unsigned Half = VT.getVectorNumElements() / 2;
3172 WhichResult = (M[0] == 0 ? 0 : 1);
3173 for (unsigned j = 0; j != 2; ++j) {
3174 unsigned Idx = WhichResult;
3175 for (unsigned i = 0; i != Half; ++i) {
3176 if ((unsigned) M[i + j * Half] != Idx)
3177 return false;
3178 Idx += 2;
3179 }
3180 }
3181
3182 // VUZP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
3183 if (VT.is64BitVector() && EltSz == 32)
3184 return false;
3185
3186 return true;
3187}
3188
Bob Wilsonc692cb72009-08-21 20:54:19 +00003189static bool isVZIPMask(const SmallVectorImpl<int> &M, EVT VT,
3190 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00003191 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3192 if (EltSz == 64)
3193 return false;
3194
Bob Wilsonc692cb72009-08-21 20:54:19 +00003195 unsigned NumElts = VT.getVectorNumElements();
3196 WhichResult = (M[0] == 0 ? 0 : 1);
3197 unsigned Idx = WhichResult * NumElts / 2;
3198 for (unsigned i = 0; i != NumElts; i += 2) {
3199 if ((unsigned) M[i] != Idx ||
3200 (unsigned) M[i+1] != Idx + NumElts)
3201 return false;
3202 Idx += 1;
3203 }
3204
3205 // VZIP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
Bob Wilson20d10812009-10-21 21:36:27 +00003206 if (VT.is64BitVector() && EltSz == 32)
Bob Wilsonc692cb72009-08-21 20:54:19 +00003207 return false;
3208
3209 return true;
3210}
3211
Bob Wilson324f4f12009-12-03 06:40:55 +00003212/// isVZIP_v_undef_Mask - Special case of isVZIPMask for canonical form of
3213/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
3214/// Mask is e.g., <0, 0, 1, 1> instead of <0, 4, 1, 5>.
3215static bool isVZIP_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
3216 unsigned &WhichResult) {
3217 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3218 if (EltSz == 64)
3219 return false;
3220
3221 unsigned NumElts = VT.getVectorNumElements();
3222 WhichResult = (M[0] == 0 ? 0 : 1);
3223 unsigned Idx = WhichResult * NumElts / 2;
3224 for (unsigned i = 0; i != NumElts; i += 2) {
3225 if ((unsigned) M[i] != Idx ||
3226 (unsigned) M[i+1] != Idx)
3227 return false;
3228 Idx += 1;
3229 }
3230
3231 // VZIP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
3232 if (VT.is64BitVector() && EltSz == 32)
3233 return false;
3234
3235 return true;
3236}
3237
Bob Wilson5bafff32009-06-22 23:27:02 +00003238// If this is a case we can't handle, return null and let the default
3239// expansion code take care of it.
3240static SDValue LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) {
Bob Wilsond06791f2009-08-13 01:57:47 +00003241 BuildVectorSDNode *BVN = cast<BuildVectorSDNode>(Op.getNode());
Bob Wilson5bafff32009-06-22 23:27:02 +00003242 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00003243 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003244
3245 APInt SplatBits, SplatUndef;
3246 unsigned SplatBitSize;
3247 bool HasAnyUndefs;
3248 if (BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize, HasAnyUndefs)) {
Anton Korobeynikov71624cc2009-08-29 00:08:18 +00003249 if (SplatBitSize <= 64) {
Bob Wilsond3c42842010-06-14 22:19:57 +00003250 // Check if an immediate VMOV works.
Bob Wilsoncba270d2010-07-13 21:16:48 +00003251 EVT VmovVT;
Bob Wilsond3c42842010-06-14 22:19:57 +00003252 SDValue Val = isNEONModifiedImm(SplatBits.getZExtValue(),
Bob Wilsoncba270d2010-07-13 21:16:48 +00003253 SplatUndef.getZExtValue(), SplatBitSize,
3254 DAG, VmovVT, VT.is128BitVector(), true);
3255 if (Val.getNode()) {
3256 SDValue Vmov = DAG.getNode(ARMISD::VMOVIMM, dl, VmovVT, Val);
3257 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vmov);
3258 }
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003259
3260 // Try an immediate VMVN.
3261 uint64_t NegatedImm = (SplatBits.getZExtValue() ^
3262 ((1LL << SplatBitSize) - 1));
3263 Val = isNEONModifiedImm(NegatedImm,
3264 SplatUndef.getZExtValue(), SplatBitSize,
3265 DAG, VmovVT, VT.is128BitVector(), false);
3266 if (Val.getNode()) {
3267 SDValue Vmov = DAG.getNode(ARMISD::VMVNIMM, dl, VmovVT, Val);
3268 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vmov);
3269 }
Anton Korobeynikov71624cc2009-08-29 00:08:18 +00003270 }
Bob Wilsoncf661e22009-07-30 00:31:25 +00003271 }
3272
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003273 // Scan through the operands to see if only one value is used.
3274 unsigned NumElts = VT.getVectorNumElements();
3275 bool isOnlyLowElement = true;
3276 bool usesOnlyOneValue = true;
3277 bool isConstant = true;
3278 SDValue Value;
3279 for (unsigned i = 0; i < NumElts; ++i) {
3280 SDValue V = Op.getOperand(i);
3281 if (V.getOpcode() == ISD::UNDEF)
3282 continue;
3283 if (i > 0)
3284 isOnlyLowElement = false;
3285 if (!isa<ConstantFPSDNode>(V) && !isa<ConstantSDNode>(V))
3286 isConstant = false;
3287
3288 if (!Value.getNode())
3289 Value = V;
3290 else if (V != Value)
3291 usesOnlyOneValue = false;
3292 }
3293
3294 if (!Value.getNode())
3295 return DAG.getUNDEF(VT);
3296
3297 if (isOnlyLowElement)
3298 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Value);
3299
3300 // If all elements are constants, fall back to the default expansion, which
3301 // will generate a load from the constant pool.
3302 if (isConstant)
3303 return SDValue();
3304
3305 // Use VDUP for non-constant splats.
Bob Wilson069e4342010-05-23 05:42:31 +00003306 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
3307 if (usesOnlyOneValue && EltSize <= 32)
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003308 return DAG.getNode(ARMISD::VDUP, dl, VT, Value);
3309
3310 // Vectors with 32- or 64-bit elements can be built by directly assigning
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003311 // the subregisters. Lower it to an ARMISD::BUILD_VECTOR so the operands
3312 // will be legalized.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003313 if (EltSize >= 32) {
3314 // Do the expansion with floating-point types, since that is what the VFP
3315 // registers are defined to use, and since i64 is not legal.
3316 EVT EltVT = EVT::getFloatingPointVT(EltSize);
3317 EVT VecVT = EVT::getVectorVT(*DAG.getContext(), EltVT, NumElts);
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003318 SmallVector<SDValue, 8> Ops;
3319 for (unsigned i = 0; i < NumElts; ++i)
3320 Ops.push_back(DAG.getNode(ISD::BIT_CONVERT, dl, EltVT, Op.getOperand(i)));
3321 SDValue Val = DAG.getNode(ARMISD::BUILD_VECTOR, dl, VecVT, &Ops[0],NumElts);
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003322 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Val);
Bob Wilson5bafff32009-06-22 23:27:02 +00003323 }
3324
3325 return SDValue();
3326}
3327
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003328/// isShuffleMaskLegal - Targets can use this to indicate that they only
3329/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
3330/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
3331/// are assumed to be legal.
3332bool
3333ARMTargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
3334 EVT VT) const {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003335 if (VT.getVectorNumElements() == 4 &&
3336 (VT.is128BitVector() || VT.is64BitVector())) {
3337 unsigned PFIndexes[4];
3338 for (unsigned i = 0; i != 4; ++i) {
3339 if (M[i] < 0)
3340 PFIndexes[i] = 8;
3341 else
3342 PFIndexes[i] = M[i];
3343 }
3344
3345 // Compute the index in the perfect shuffle table.
3346 unsigned PFTableIndex =
3347 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
3348 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
3349 unsigned Cost = (PFEntry >> 30);
3350
3351 if (Cost <= 4)
3352 return true;
3353 }
3354
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003355 bool ReverseVEXT;
Bob Wilsonc692cb72009-08-21 20:54:19 +00003356 unsigned Imm, WhichResult;
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003357
Bob Wilson53dd2452010-06-07 23:53:38 +00003358 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
3359 return (EltSize >= 32 ||
3360 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003361 isVREVMask(M, VT, 64) ||
3362 isVREVMask(M, VT, 32) ||
3363 isVREVMask(M, VT, 16) ||
Bob Wilsonc692cb72009-08-21 20:54:19 +00003364 isVEXTMask(M, VT, ReverseVEXT, Imm) ||
3365 isVTRNMask(M, VT, WhichResult) ||
3366 isVUZPMask(M, VT, WhichResult) ||
Bob Wilson324f4f12009-12-03 06:40:55 +00003367 isVZIPMask(M, VT, WhichResult) ||
3368 isVTRN_v_undef_Mask(M, VT, WhichResult) ||
3369 isVUZP_v_undef_Mask(M, VT, WhichResult) ||
3370 isVZIP_v_undef_Mask(M, VT, WhichResult));
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003371}
3372
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003373/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
3374/// the specified operations to build the shuffle.
3375static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
3376 SDValue RHS, SelectionDAG &DAG,
3377 DebugLoc dl) {
3378 unsigned OpNum = (PFEntry >> 26) & 0x0F;
3379 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
3380 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
3381
3382 enum {
3383 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
3384 OP_VREV,
3385 OP_VDUP0,
3386 OP_VDUP1,
3387 OP_VDUP2,
3388 OP_VDUP3,
3389 OP_VEXT1,
3390 OP_VEXT2,
3391 OP_VEXT3,
3392 OP_VUZPL, // VUZP, left result
3393 OP_VUZPR, // VUZP, right result
3394 OP_VZIPL, // VZIP, left result
3395 OP_VZIPR, // VZIP, right result
3396 OP_VTRNL, // VTRN, left result
3397 OP_VTRNR // VTRN, right result
3398 };
3399
3400 if (OpNum == OP_COPY) {
3401 if (LHSID == (1*9+2)*9+3) return LHS;
3402 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
3403 return RHS;
3404 }
3405
3406 SDValue OpLHS, OpRHS;
3407 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
3408 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
3409 EVT VT = OpLHS.getValueType();
3410
3411 switch (OpNum) {
3412 default: llvm_unreachable("Unknown shuffle opcode!");
3413 case OP_VREV:
3414 return DAG.getNode(ARMISD::VREV64, dl, VT, OpLHS);
3415 case OP_VDUP0:
3416 case OP_VDUP1:
3417 case OP_VDUP2:
3418 case OP_VDUP3:
3419 return DAG.getNode(ARMISD::VDUPLANE, dl, VT,
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00003420 OpLHS, DAG.getConstant(OpNum-OP_VDUP0, MVT::i32));
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003421 case OP_VEXT1:
3422 case OP_VEXT2:
3423 case OP_VEXT3:
3424 return DAG.getNode(ARMISD::VEXT, dl, VT,
3425 OpLHS, OpRHS,
3426 DAG.getConstant(OpNum-OP_VEXT1+1, MVT::i32));
3427 case OP_VUZPL:
3428 case OP_VUZPR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00003429 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003430 OpLHS, OpRHS).getValue(OpNum-OP_VUZPL);
3431 case OP_VZIPL:
3432 case OP_VZIPR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00003433 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003434 OpLHS, OpRHS).getValue(OpNum-OP_VZIPL);
3435 case OP_VTRNL:
3436 case OP_VTRNR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00003437 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
3438 OpLHS, OpRHS).getValue(OpNum-OP_VTRNL);
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003439 }
3440}
3441
Bob Wilson5bafff32009-06-22 23:27:02 +00003442static SDValue LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003443 SDValue V1 = Op.getOperand(0);
3444 SDValue V2 = Op.getOperand(1);
Bob Wilsond8e17572009-08-12 22:31:50 +00003445 DebugLoc dl = Op.getDebugLoc();
3446 EVT VT = Op.getValueType();
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003447 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(Op.getNode());
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003448 SmallVector<int, 8> ShuffleMask;
Bob Wilsond8e17572009-08-12 22:31:50 +00003449
Bob Wilson28865062009-08-13 02:13:04 +00003450 // Convert shuffles that are directly supported on NEON to target-specific
3451 // DAG nodes, instead of keeping them as shuffles and matching them again
3452 // during code selection. This is more efficient and avoids the possibility
3453 // of inconsistencies between legalization and selection.
Bob Wilsonbfcbb502009-08-13 06:01:30 +00003454 // FIXME: floating-point vectors should be canonicalized to integer vectors
3455 // of the same time so that they get CSEd properly.
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003456 SVN->getMask(ShuffleMask);
3457
Bob Wilson53dd2452010-06-07 23:53:38 +00003458 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
3459 if (EltSize <= 32) {
3460 if (ShuffleVectorSDNode::isSplatMask(&ShuffleMask[0], VT)) {
3461 int Lane = SVN->getSplatIndex();
3462 // If this is undef splat, generate it via "just" vdup, if possible.
3463 if (Lane == -1) Lane = 0;
Anton Korobeynikov2ae0eec2009-11-02 00:12:06 +00003464
Bob Wilson53dd2452010-06-07 23:53:38 +00003465 if (Lane == 0 && V1.getOpcode() == ISD::SCALAR_TO_VECTOR) {
3466 return DAG.getNode(ARMISD::VDUP, dl, VT, V1.getOperand(0));
3467 }
3468 return DAG.getNode(ARMISD::VDUPLANE, dl, VT, V1,
3469 DAG.getConstant(Lane, MVT::i32));
Bob Wilsonc1d287b2009-08-14 05:13:08 +00003470 }
Bob Wilson53dd2452010-06-07 23:53:38 +00003471
3472 bool ReverseVEXT;
3473 unsigned Imm;
3474 if (isVEXTMask(ShuffleMask, VT, ReverseVEXT, Imm)) {
3475 if (ReverseVEXT)
3476 std::swap(V1, V2);
3477 return DAG.getNode(ARMISD::VEXT, dl, VT, V1, V2,
3478 DAG.getConstant(Imm, MVT::i32));
3479 }
3480
3481 if (isVREVMask(ShuffleMask, VT, 64))
3482 return DAG.getNode(ARMISD::VREV64, dl, VT, V1);
3483 if (isVREVMask(ShuffleMask, VT, 32))
3484 return DAG.getNode(ARMISD::VREV32, dl, VT, V1);
3485 if (isVREVMask(ShuffleMask, VT, 16))
3486 return DAG.getNode(ARMISD::VREV16, dl, VT, V1);
3487
3488 // Check for Neon shuffles that modify both input vectors in place.
3489 // If both results are used, i.e., if there are two shuffles with the same
3490 // source operands and with masks corresponding to both results of one of
3491 // these operations, DAG memoization will ensure that a single node is
3492 // used for both shuffles.
3493 unsigned WhichResult;
3494 if (isVTRNMask(ShuffleMask, VT, WhichResult))
3495 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
3496 V1, V2).getValue(WhichResult);
3497 if (isVUZPMask(ShuffleMask, VT, WhichResult))
3498 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
3499 V1, V2).getValue(WhichResult);
3500 if (isVZIPMask(ShuffleMask, VT, WhichResult))
3501 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
3502 V1, V2).getValue(WhichResult);
3503
3504 if (isVTRN_v_undef_Mask(ShuffleMask, VT, WhichResult))
3505 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
3506 V1, V1).getValue(WhichResult);
3507 if (isVUZP_v_undef_Mask(ShuffleMask, VT, WhichResult))
3508 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
3509 V1, V1).getValue(WhichResult);
3510 if (isVZIP_v_undef_Mask(ShuffleMask, VT, WhichResult))
3511 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
3512 V1, V1).getValue(WhichResult);
Bob Wilson0ce37102009-08-14 05:08:32 +00003513 }
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003514
Bob Wilsonc692cb72009-08-21 20:54:19 +00003515 // If the shuffle is not directly supported and it has 4 elements, use
3516 // the PerfectShuffle-generated table to synthesize it from other shuffles.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003517 unsigned NumElts = VT.getVectorNumElements();
3518 if (NumElts == 4) {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003519 unsigned PFIndexes[4];
3520 for (unsigned i = 0; i != 4; ++i) {
3521 if (ShuffleMask[i] < 0)
3522 PFIndexes[i] = 8;
3523 else
3524 PFIndexes[i] = ShuffleMask[i];
3525 }
3526
3527 // Compute the index in the perfect shuffle table.
3528 unsigned PFTableIndex =
3529 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003530 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
3531 unsigned Cost = (PFEntry >> 30);
3532
3533 if (Cost <= 4)
3534 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
3535 }
Bob Wilsond8e17572009-08-12 22:31:50 +00003536
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003537 // Implement shuffles with 32- or 64-bit elements as ARMISD::BUILD_VECTORs.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003538 if (EltSize >= 32) {
3539 // Do the expansion with floating-point types, since that is what the VFP
3540 // registers are defined to use, and since i64 is not legal.
3541 EVT EltVT = EVT::getFloatingPointVT(EltSize);
3542 EVT VecVT = EVT::getVectorVT(*DAG.getContext(), EltVT, NumElts);
3543 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, VecVT, V1);
3544 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, VecVT, V2);
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003545 SmallVector<SDValue, 8> Ops;
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003546 for (unsigned i = 0; i < NumElts; ++i) {
Bob Wilson63b88452010-05-20 18:39:53 +00003547 if (ShuffleMask[i] < 0)
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003548 Ops.push_back(DAG.getUNDEF(EltVT));
3549 else
3550 Ops.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, EltVT,
3551 ShuffleMask[i] < (int)NumElts ? V1 : V2,
3552 DAG.getConstant(ShuffleMask[i] & (NumElts-1),
3553 MVT::i32)));
Bob Wilson63b88452010-05-20 18:39:53 +00003554 }
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003555 SDValue Val = DAG.getNode(ARMISD::BUILD_VECTOR, dl, VecVT, &Ops[0],NumElts);
Bob Wilson63b88452010-05-20 18:39:53 +00003556 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Val);
3557 }
3558
Bob Wilson22cac0d2009-08-14 05:16:33 +00003559 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00003560}
3561
Bob Wilson5bafff32009-06-22 23:27:02 +00003562static SDValue LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003563 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003564 DebugLoc dl = Op.getDebugLoc();
Bob Wilson5bafff32009-06-22 23:27:02 +00003565 SDValue Vec = Op.getOperand(0);
3566 SDValue Lane = Op.getOperand(1);
Bob Wilson934f98b2009-10-15 23:12:05 +00003567 assert(VT == MVT::i32 &&
3568 Vec.getValueType().getVectorElementType().getSizeInBits() < 32 &&
3569 "unexpected type for custom-lowering vector extract");
3570 return DAG.getNode(ARMISD::VGETLANEu, dl, MVT::i32, Vec, Lane);
Bob Wilson5bafff32009-06-22 23:27:02 +00003571}
3572
Bob Wilsona6d65862009-08-03 20:36:38 +00003573static SDValue LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
3574 // The only time a CONCAT_VECTORS operation can have legal types is when
3575 // two 64-bit vectors are concatenated to a 128-bit vector.
3576 assert(Op.getValueType().is128BitVector() && Op.getNumOperands() == 2 &&
3577 "unexpected CONCAT_VECTORS");
3578 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00003579 SDValue Val = DAG.getUNDEF(MVT::v2f64);
Bob Wilsona6d65862009-08-03 20:36:38 +00003580 SDValue Op0 = Op.getOperand(0);
3581 SDValue Op1 = Op.getOperand(1);
3582 if (Op0.getOpcode() != ISD::UNDEF)
Owen Anderson825b72b2009-08-11 20:47:22 +00003583 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Val,
3584 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f64, Op0),
Bob Wilsona6d65862009-08-03 20:36:38 +00003585 DAG.getIntPtrConstant(0));
3586 if (Op1.getOpcode() != ISD::UNDEF)
Owen Anderson825b72b2009-08-11 20:47:22 +00003587 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Val,
3588 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f64, Op1),
Bob Wilsona6d65862009-08-03 20:36:38 +00003589 DAG.getIntPtrConstant(1));
3590 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Val);
Bob Wilson5bafff32009-06-22 23:27:02 +00003591}
3592
Dan Gohmand858e902010-04-17 15:26:15 +00003593SDValue ARMTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Chenga8e29892007-01-19 07:51:42 +00003594 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003595 default: llvm_unreachable("Don't know how to custom lower this!");
Evan Chenga8e29892007-01-19 07:51:42 +00003596 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bob Wilsonddb16df2009-10-30 05:45:42 +00003597 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00003598 case ISD::GlobalAddress:
3599 return Subtarget->isTargetDarwin() ? LowerGlobalAddressDarwin(Op, DAG) :
3600 LowerGlobalAddressELF(Op, DAG);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00003601 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Evan Cheng06b53c02009-11-12 07:13:11 +00003602 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
3603 case ISD::BR_CC: return LowerBR_CC(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00003604 case ISD::BR_JT: return LowerBR_JT(Op, DAG);
Dan Gohman1e93df62010-04-17 14:41:14 +00003605 case ISD::VASTART: return LowerVASTART(Op, DAG);
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00003606 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op, DAG, Subtarget);
Bob Wilson76a312b2010-03-19 22:51:32 +00003607 case ISD::SINT_TO_FP:
3608 case ISD::UINT_TO_FP: return LowerINT_TO_FP(Op, DAG);
3609 case ISD::FP_TO_SINT:
3610 case ISD::FP_TO_UINT: return LowerFP_TO_INT(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00003611 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Cheng2457f2c2010-05-22 01:47:14 +00003612 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Jim Grosbach0e0da732009-05-12 23:59:14 +00003613 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00003614 case ISD::GLOBAL_OFFSET_TABLE: return LowerGLOBAL_OFFSET_TABLE(Op, DAG);
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00003615 case ISD::EH_SJLJ_SETJMP: return LowerEH_SJLJ_SETJMP(Op, DAG);
Jim Grosbach5eb19512010-05-22 01:06:18 +00003616 case ISD::EH_SJLJ_LONGJMP: return LowerEH_SJLJ_LONGJMP(Op, DAG);
Jim Grosbacha87ded22010-02-08 23:22:00 +00003617 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG,
3618 Subtarget);
Duncan Sands1607f052008-12-01 11:39:25 +00003619 case ISD::BIT_CONVERT: return ExpandBIT_CONVERT(Op.getNode(), DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00003620 case ISD::SHL:
Chris Lattner27a6c732007-11-24 07:07:01 +00003621 case ISD::SRL:
Bob Wilson5bafff32009-06-22 23:27:02 +00003622 case ISD::SRA: return LowerShift(Op.getNode(), DAG, Subtarget);
Evan Cheng06b53c02009-11-12 07:13:11 +00003623 case ISD::SHL_PARTS: return LowerShiftLeftParts(Op, DAG);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00003624 case ISD::SRL_PARTS:
Evan Cheng06b53c02009-11-12 07:13:11 +00003625 case ISD::SRA_PARTS: return LowerShiftRightParts(Op, DAG);
Jim Grosbach3482c802010-01-18 19:58:49 +00003626 case ISD::CTTZ: return LowerCTTZ(Op.getNode(), DAG, Subtarget);
Bob Wilson5bafff32009-06-22 23:27:02 +00003627 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
3628 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
3629 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00003630 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
Bob Wilsona6d65862009-08-03 20:36:38 +00003631 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00003632 }
Dan Gohman475871a2008-07-27 21:46:04 +00003633 return SDValue();
Evan Chenga8e29892007-01-19 07:51:42 +00003634}
3635
Duncan Sands1607f052008-12-01 11:39:25 +00003636/// ReplaceNodeResults - Replace the results of node with an illegal result
3637/// type with new values built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00003638void ARMTargetLowering::ReplaceNodeResults(SDNode *N,
3639 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00003640 SelectionDAG &DAG) const {
Bob Wilson164cd8b2010-04-14 20:45:23 +00003641 SDValue Res;
Chris Lattner27a6c732007-11-24 07:07:01 +00003642 switch (N->getOpcode()) {
Duncan Sands1607f052008-12-01 11:39:25 +00003643 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00003644 llvm_unreachable("Don't know how to custom expand this!");
Bob Wilson164cd8b2010-04-14 20:45:23 +00003645 break;
Duncan Sands1607f052008-12-01 11:39:25 +00003646 case ISD::BIT_CONVERT:
Bob Wilson164cd8b2010-04-14 20:45:23 +00003647 Res = ExpandBIT_CONVERT(N, DAG);
3648 break;
Chris Lattner27a6c732007-11-24 07:07:01 +00003649 case ISD::SRL:
Bob Wilson164cd8b2010-04-14 20:45:23 +00003650 case ISD::SRA:
3651 Res = LowerShift(N, DAG, Subtarget);
3652 break;
Duncan Sands1607f052008-12-01 11:39:25 +00003653 }
Bob Wilson164cd8b2010-04-14 20:45:23 +00003654 if (Res.getNode())
3655 Results.push_back(Res);
Chris Lattner27a6c732007-11-24 07:07:01 +00003656}
Chris Lattner27a6c732007-11-24 07:07:01 +00003657
Evan Chenga8e29892007-01-19 07:51:42 +00003658//===----------------------------------------------------------------------===//
3659// ARM Scheduler Hooks
3660//===----------------------------------------------------------------------===//
3661
3662MachineBasicBlock *
Jim Grosbache801dc42009-12-12 01:40:06 +00003663ARMTargetLowering::EmitAtomicCmpSwap(MachineInstr *MI,
3664 MachineBasicBlock *BB,
3665 unsigned Size) const {
Jim Grosbach5278eb82009-12-11 01:42:04 +00003666 unsigned dest = MI->getOperand(0).getReg();
3667 unsigned ptr = MI->getOperand(1).getReg();
3668 unsigned oldval = MI->getOperand(2).getReg();
3669 unsigned newval = MI->getOperand(3).getReg();
3670 unsigned scratch = BB->getParent()->getRegInfo()
3671 .createVirtualRegister(ARM::GPRRegisterClass);
3672 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
3673 DebugLoc dl = MI->getDebugLoc();
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003674 bool isThumb2 = Subtarget->isThumb2();
Jim Grosbach5278eb82009-12-11 01:42:04 +00003675
3676 unsigned ldrOpc, strOpc;
3677 switch (Size) {
3678 default: llvm_unreachable("unsupported size for AtomicCmpSwap!");
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003679 case 1:
3680 ldrOpc = isThumb2 ? ARM::t2LDREXB : ARM::LDREXB;
3681 strOpc = isThumb2 ? ARM::t2LDREXB : ARM::STREXB;
3682 break;
3683 case 2:
3684 ldrOpc = isThumb2 ? ARM::t2LDREXH : ARM::LDREXH;
3685 strOpc = isThumb2 ? ARM::t2STREXH : ARM::STREXH;
3686 break;
3687 case 4:
3688 ldrOpc = isThumb2 ? ARM::t2LDREX : ARM::LDREX;
3689 strOpc = isThumb2 ? ARM::t2STREX : ARM::STREX;
3690 break;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003691 }
3692
3693 MachineFunction *MF = BB->getParent();
3694 const BasicBlock *LLVM_BB = BB->getBasicBlock();
3695 MachineFunction::iterator It = BB;
3696 ++It; // insert the new blocks after the current block
3697
3698 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
3699 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
3700 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
3701 MF->insert(It, loop1MBB);
3702 MF->insert(It, loop2MBB);
3703 MF->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00003704
3705 // Transfer the remainder of BB and its successor edges to exitMBB.
3706 exitMBB->splice(exitMBB->begin(), BB,
3707 llvm::next(MachineBasicBlock::iterator(MI)),
3708 BB->end());
3709 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003710
3711 // thisMBB:
3712 // ...
3713 // fallthrough --> loop1MBB
3714 BB->addSuccessor(loop1MBB);
3715
3716 // loop1MBB:
3717 // ldrex dest, [ptr]
3718 // cmp dest, oldval
3719 // bne exitMBB
3720 BB = loop1MBB;
3721 AddDefaultPred(BuildMI(BB, dl, TII->get(ldrOpc), dest).addReg(ptr));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003722 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
Jim Grosbach5278eb82009-12-11 01:42:04 +00003723 .addReg(dest).addReg(oldval));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003724 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
3725 .addMBB(exitMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003726 BB->addSuccessor(loop2MBB);
3727 BB->addSuccessor(exitMBB);
3728
3729 // loop2MBB:
3730 // strex scratch, newval, [ptr]
3731 // cmp scratch, #0
3732 // bne loop1MBB
3733 BB = loop2MBB;
3734 AddDefaultPred(BuildMI(BB, dl, TII->get(strOpc), scratch).addReg(newval)
3735 .addReg(ptr));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003736 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
Jim Grosbach5278eb82009-12-11 01:42:04 +00003737 .addReg(scratch).addImm(0));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003738 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
3739 .addMBB(loop1MBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003740 BB->addSuccessor(loop1MBB);
3741 BB->addSuccessor(exitMBB);
3742
3743 // exitMBB:
3744 // ...
3745 BB = exitMBB;
Jim Grosbach5efaed32010-01-15 00:18:34 +00003746
Dan Gohman14152b42010-07-06 20:24:04 +00003747 MI->eraseFromParent(); // The instruction is gone now.
Jim Grosbach5efaed32010-01-15 00:18:34 +00003748
Jim Grosbach5278eb82009-12-11 01:42:04 +00003749 return BB;
3750}
3751
3752MachineBasicBlock *
Jim Grosbache801dc42009-12-12 01:40:06 +00003753ARMTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
3754 unsigned Size, unsigned BinOpcode) const {
Jim Grosbachc3c23542009-12-14 04:22:04 +00003755 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
3756 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
3757
3758 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Jim Grosbach867bbbf2010-01-15 00:22:18 +00003759 MachineFunction *MF = BB->getParent();
Jim Grosbachc3c23542009-12-14 04:22:04 +00003760 MachineFunction::iterator It = BB;
3761 ++It;
3762
3763 unsigned dest = MI->getOperand(0).getReg();
3764 unsigned ptr = MI->getOperand(1).getReg();
3765 unsigned incr = MI->getOperand(2).getReg();
3766 DebugLoc dl = MI->getDebugLoc();
Rafael Espindolafda60d32009-12-18 16:59:39 +00003767
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003768 bool isThumb2 = Subtarget->isThumb2();
Jim Grosbachc3c23542009-12-14 04:22:04 +00003769 unsigned ldrOpc, strOpc;
3770 switch (Size) {
3771 default: llvm_unreachable("unsupported size for AtomicCmpSwap!");
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003772 case 1:
3773 ldrOpc = isThumb2 ? ARM::t2LDREXB : ARM::LDREXB;
Jakob Stoklund Olesen15913c92010-01-13 19:54:39 +00003774 strOpc = isThumb2 ? ARM::t2STREXB : ARM::STREXB;
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003775 break;
3776 case 2:
3777 ldrOpc = isThumb2 ? ARM::t2LDREXH : ARM::LDREXH;
3778 strOpc = isThumb2 ? ARM::t2STREXH : ARM::STREXH;
3779 break;
3780 case 4:
3781 ldrOpc = isThumb2 ? ARM::t2LDREX : ARM::LDREX;
3782 strOpc = isThumb2 ? ARM::t2STREX : ARM::STREX;
3783 break;
Jim Grosbachc3c23542009-12-14 04:22:04 +00003784 }
3785
Jim Grosbach867bbbf2010-01-15 00:22:18 +00003786 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
3787 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
3788 MF->insert(It, loopMBB);
3789 MF->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00003790
3791 // Transfer the remainder of BB and its successor edges to exitMBB.
3792 exitMBB->splice(exitMBB->begin(), BB,
3793 llvm::next(MachineBasicBlock::iterator(MI)),
3794 BB->end());
3795 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Jim Grosbachc3c23542009-12-14 04:22:04 +00003796
Jim Grosbach867bbbf2010-01-15 00:22:18 +00003797 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Jim Grosbachc3c23542009-12-14 04:22:04 +00003798 unsigned scratch = RegInfo.createVirtualRegister(ARM::GPRRegisterClass);
3799 unsigned scratch2 = (!BinOpcode) ? incr :
3800 RegInfo.createVirtualRegister(ARM::GPRRegisterClass);
3801
3802 // thisMBB:
3803 // ...
3804 // fallthrough --> loopMBB
3805 BB->addSuccessor(loopMBB);
3806
3807 // loopMBB:
3808 // ldrex dest, ptr
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003809 // <binop> scratch2, dest, incr
3810 // strex scratch, scratch2, ptr
Jim Grosbachc3c23542009-12-14 04:22:04 +00003811 // cmp scratch, #0
3812 // bne- loopMBB
3813 // fallthrough --> exitMBB
3814 BB = loopMBB;
3815 AddDefaultPred(BuildMI(BB, dl, TII->get(ldrOpc), dest).addReg(ptr));
Jim Grosbachc67b5562009-12-15 00:12:35 +00003816 if (BinOpcode) {
3817 // operand order needs to go the other way for NAND
3818 if (BinOpcode == ARM::BICrr || BinOpcode == ARM::t2BICrr)
3819 AddDefaultPred(BuildMI(BB, dl, TII->get(BinOpcode), scratch2).
3820 addReg(incr).addReg(dest)).addReg(0);
3821 else
3822 AddDefaultPred(BuildMI(BB, dl, TII->get(BinOpcode), scratch2).
3823 addReg(dest).addReg(incr)).addReg(0);
3824 }
Jim Grosbachc3c23542009-12-14 04:22:04 +00003825
3826 AddDefaultPred(BuildMI(BB, dl, TII->get(strOpc), scratch).addReg(scratch2)
3827 .addReg(ptr));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003828 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
Jim Grosbachc3c23542009-12-14 04:22:04 +00003829 .addReg(scratch).addImm(0));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003830 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
3831 .addMBB(loopMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbachc3c23542009-12-14 04:22:04 +00003832
3833 BB->addSuccessor(loopMBB);
3834 BB->addSuccessor(exitMBB);
3835
3836 // exitMBB:
3837 // ...
3838 BB = exitMBB;
Evan Cheng102ebf12009-12-21 19:53:39 +00003839
Dan Gohman14152b42010-07-06 20:24:04 +00003840 MI->eraseFromParent(); // The instruction is gone now.
Evan Cheng102ebf12009-12-21 19:53:39 +00003841
Jim Grosbachc3c23542009-12-14 04:22:04 +00003842 return BB;
Jim Grosbache801dc42009-12-12 01:40:06 +00003843}
3844
Evan Cheng218977b2010-07-13 19:27:42 +00003845static
3846MachineBasicBlock *OtherSucc(MachineBasicBlock *MBB, MachineBasicBlock *Succ) {
3847 for (MachineBasicBlock::succ_iterator I = MBB->succ_begin(),
3848 E = MBB->succ_end(); I != E; ++I)
3849 if (*I != Succ)
3850 return *I;
3851 llvm_unreachable("Expecting a BB with two successors!");
3852}
3853
Jim Grosbache801dc42009-12-12 01:40:06 +00003854MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00003855ARMTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00003856 MachineBasicBlock *BB) const {
Evan Chenga8e29892007-01-19 07:51:42 +00003857 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Dale Johannesenb6728402009-02-13 02:25:56 +00003858 DebugLoc dl = MI->getDebugLoc();
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003859 bool isThumb2 = Subtarget->isThumb2();
Evan Chenga8e29892007-01-19 07:51:42 +00003860 switch (MI->getOpcode()) {
Evan Cheng86198642009-08-07 00:34:42 +00003861 default:
Jim Grosbach5278eb82009-12-11 01:42:04 +00003862 MI->dump();
Evan Cheng86198642009-08-07 00:34:42 +00003863 llvm_unreachable("Unexpected instr type to insert");
Jim Grosbach5278eb82009-12-11 01:42:04 +00003864
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003865 case ARM::ATOMIC_LOAD_ADD_I8:
3866 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
3867 case ARM::ATOMIC_LOAD_ADD_I16:
3868 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
3869 case ARM::ATOMIC_LOAD_ADD_I32:
3870 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003871
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003872 case ARM::ATOMIC_LOAD_AND_I8:
3873 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
3874 case ARM::ATOMIC_LOAD_AND_I16:
3875 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
3876 case ARM::ATOMIC_LOAD_AND_I32:
3877 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003878
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003879 case ARM::ATOMIC_LOAD_OR_I8:
3880 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
3881 case ARM::ATOMIC_LOAD_OR_I16:
3882 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
3883 case ARM::ATOMIC_LOAD_OR_I32:
3884 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003885
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003886 case ARM::ATOMIC_LOAD_XOR_I8:
3887 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
3888 case ARM::ATOMIC_LOAD_XOR_I16:
3889 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
3890 case ARM::ATOMIC_LOAD_XOR_I32:
3891 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00003892
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003893 case ARM::ATOMIC_LOAD_NAND_I8:
3894 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
3895 case ARM::ATOMIC_LOAD_NAND_I16:
3896 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
3897 case ARM::ATOMIC_LOAD_NAND_I32:
3898 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00003899
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003900 case ARM::ATOMIC_LOAD_SUB_I8:
3901 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
3902 case ARM::ATOMIC_LOAD_SUB_I16:
3903 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
3904 case ARM::ATOMIC_LOAD_SUB_I32:
3905 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00003906
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003907 case ARM::ATOMIC_SWAP_I8: return EmitAtomicBinary(MI, BB, 1, 0);
3908 case ARM::ATOMIC_SWAP_I16: return EmitAtomicBinary(MI, BB, 2, 0);
3909 case ARM::ATOMIC_SWAP_I32: return EmitAtomicBinary(MI, BB, 4, 0);
Jim Grosbache801dc42009-12-12 01:40:06 +00003910
3911 case ARM::ATOMIC_CMP_SWAP_I8: return EmitAtomicCmpSwap(MI, BB, 1);
3912 case ARM::ATOMIC_CMP_SWAP_I16: return EmitAtomicCmpSwap(MI, BB, 2);
3913 case ARM::ATOMIC_CMP_SWAP_I32: return EmitAtomicCmpSwap(MI, BB, 4);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003914
Evan Cheng007ea272009-08-12 05:17:19 +00003915 case ARM::tMOVCCr_pseudo: {
Evan Chenga8e29892007-01-19 07:51:42 +00003916 // To "insert" a SELECT_CC instruction, we actually have to insert the
3917 // diamond control-flow pattern. The incoming instruction knows the
3918 // destination vreg to set, the condition code register to branch on, the
3919 // true/false values to select between, and a branch opcode to use.
3920 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00003921 MachineFunction::iterator It = BB;
Evan Chenga8e29892007-01-19 07:51:42 +00003922 ++It;
3923
3924 // thisMBB:
3925 // ...
3926 // TrueVal = ...
3927 // cmpTY ccX, r1, r2
3928 // bCC copy1MBB
3929 // fallthrough --> copy0MBB
3930 MachineBasicBlock *thisMBB = BB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00003931 MachineFunction *F = BB->getParent();
3932 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
3933 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dan Gohman258c58c2010-07-06 15:49:48 +00003934 F->insert(It, copy0MBB);
3935 F->insert(It, sinkMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00003936
3937 // Transfer the remainder of BB and its successor edges to sinkMBB.
3938 sinkMBB->splice(sinkMBB->begin(), BB,
3939 llvm::next(MachineBasicBlock::iterator(MI)),
3940 BB->end());
3941 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
3942
Dan Gohman258c58c2010-07-06 15:49:48 +00003943 BB->addSuccessor(copy0MBB);
3944 BB->addSuccessor(sinkMBB);
Dan Gohmanb81c7712010-07-06 15:18:19 +00003945
Dan Gohman14152b42010-07-06 20:24:04 +00003946 BuildMI(BB, dl, TII->get(ARM::tBcc)).addMBB(sinkMBB)
3947 .addImm(MI->getOperand(3).getImm()).addReg(MI->getOperand(4).getReg());
3948
Evan Chenga8e29892007-01-19 07:51:42 +00003949 // copy0MBB:
3950 // %FalseValue = ...
3951 // # fallthrough to sinkMBB
3952 BB = copy0MBB;
3953
3954 // Update machine-CFG edges
3955 BB->addSuccessor(sinkMBB);
3956
3957 // sinkMBB:
3958 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
3959 // ...
3960 BB = sinkMBB;
Dan Gohman14152b42010-07-06 20:24:04 +00003961 BuildMI(*BB, BB->begin(), dl,
3962 TII->get(ARM::PHI), MI->getOperand(0).getReg())
Evan Chenga8e29892007-01-19 07:51:42 +00003963 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
3964 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
3965
Dan Gohman14152b42010-07-06 20:24:04 +00003966 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Chenga8e29892007-01-19 07:51:42 +00003967 return BB;
3968 }
Evan Cheng86198642009-08-07 00:34:42 +00003969
Evan Cheng218977b2010-07-13 19:27:42 +00003970 case ARM::BCCi64:
3971 case ARM::BCCZi64: {
3972 // Compare both parts that make up the double comparison separately for
3973 // equality.
3974 bool RHSisZero = MI->getOpcode() == ARM::BCCZi64;
3975
3976 unsigned LHS1 = MI->getOperand(1).getReg();
3977 unsigned LHS2 = MI->getOperand(2).getReg();
3978 if (RHSisZero) {
3979 AddDefaultPred(BuildMI(BB, dl,
3980 TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
3981 .addReg(LHS1).addImm(0));
3982 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
3983 .addReg(LHS2).addImm(0)
3984 .addImm(ARMCC::EQ).addReg(ARM::CPSR);
3985 } else {
3986 unsigned RHS1 = MI->getOperand(3).getReg();
3987 unsigned RHS2 = MI->getOperand(4).getReg();
3988 AddDefaultPred(BuildMI(BB, dl,
3989 TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
3990 .addReg(LHS1).addReg(RHS1));
3991 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
3992 .addReg(LHS2).addReg(RHS2)
3993 .addImm(ARMCC::EQ).addReg(ARM::CPSR);
3994 }
3995
3996 MachineBasicBlock *destMBB = MI->getOperand(RHSisZero ? 3 : 5).getMBB();
3997 MachineBasicBlock *exitMBB = OtherSucc(BB, destMBB);
3998 if (MI->getOperand(0).getImm() == ARMCC::NE)
3999 std::swap(destMBB, exitMBB);
4000
4001 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
4002 .addMBB(destMBB).addImm(ARMCC::EQ).addReg(ARM::CPSR);
4003 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2B : ARM::B))
4004 .addMBB(exitMBB);
4005
4006 MI->eraseFromParent(); // The pseudo instruction is gone now.
4007 return BB;
4008 }
4009
Evan Cheng86198642009-08-07 00:34:42 +00004010 case ARM::tANDsp:
4011 case ARM::tADDspr_:
4012 case ARM::tSUBspi_:
4013 case ARM::t2SUBrSPi_:
4014 case ARM::t2SUBrSPi12_:
4015 case ARM::t2SUBrSPs_: {
4016 MachineFunction *MF = BB->getParent();
4017 unsigned DstReg = MI->getOperand(0).getReg();
4018 unsigned SrcReg = MI->getOperand(1).getReg();
4019 bool DstIsDead = MI->getOperand(0).isDead();
4020 bool SrcIsKill = MI->getOperand(1).isKill();
4021
4022 if (SrcReg != ARM::SP) {
4023 // Copy the source to SP from virtual register.
4024 const TargetRegisterClass *RC = MF->getRegInfo().getRegClass(SrcReg);
4025 unsigned CopyOpc = (RC == ARM::tGPRRegisterClass)
4026 ? ARM::tMOVtgpr2gpr : ARM::tMOVgpr2gpr;
Dan Gohman14152b42010-07-06 20:24:04 +00004027 BuildMI(*BB, MI, dl, TII->get(CopyOpc), ARM::SP)
Evan Cheng86198642009-08-07 00:34:42 +00004028 .addReg(SrcReg, getKillRegState(SrcIsKill));
4029 }
4030
4031 unsigned OpOpc = 0;
4032 bool NeedPred = false, NeedCC = false, NeedOp3 = false;
4033 switch (MI->getOpcode()) {
4034 default:
4035 llvm_unreachable("Unexpected pseudo instruction!");
4036 case ARM::tANDsp:
4037 OpOpc = ARM::tAND;
4038 NeedPred = true;
4039 break;
4040 case ARM::tADDspr_:
4041 OpOpc = ARM::tADDspr;
4042 break;
4043 case ARM::tSUBspi_:
4044 OpOpc = ARM::tSUBspi;
4045 break;
4046 case ARM::t2SUBrSPi_:
4047 OpOpc = ARM::t2SUBrSPi;
4048 NeedPred = true; NeedCC = true;
4049 break;
4050 case ARM::t2SUBrSPi12_:
4051 OpOpc = ARM::t2SUBrSPi12;
4052 NeedPred = true;
4053 break;
4054 case ARM::t2SUBrSPs_:
4055 OpOpc = ARM::t2SUBrSPs;
4056 NeedPred = true; NeedCC = true; NeedOp3 = true;
4057 break;
4058 }
Dan Gohman14152b42010-07-06 20:24:04 +00004059 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(OpOpc), ARM::SP);
Evan Cheng86198642009-08-07 00:34:42 +00004060 if (OpOpc == ARM::tAND)
4061 AddDefaultT1CC(MIB);
4062 MIB.addReg(ARM::SP);
4063 MIB.addOperand(MI->getOperand(2));
4064 if (NeedOp3)
4065 MIB.addOperand(MI->getOperand(3));
4066 if (NeedPred)
4067 AddDefaultPred(MIB);
4068 if (NeedCC)
4069 AddDefaultCC(MIB);
4070
4071 // Copy the result from SP to virtual register.
4072 const TargetRegisterClass *RC = MF->getRegInfo().getRegClass(DstReg);
4073 unsigned CopyOpc = (RC == ARM::tGPRRegisterClass)
4074 ? ARM::tMOVgpr2tgpr : ARM::tMOVgpr2gpr;
Dan Gohman14152b42010-07-06 20:24:04 +00004075 BuildMI(*BB, MI, dl, TII->get(CopyOpc))
Evan Cheng86198642009-08-07 00:34:42 +00004076 .addReg(DstReg, getDefRegState(true) | getDeadRegState(DstIsDead))
4077 .addReg(ARM::SP);
Dan Gohman14152b42010-07-06 20:24:04 +00004078 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Cheng86198642009-08-07 00:34:42 +00004079 return BB;
4080 }
Evan Chenga8e29892007-01-19 07:51:42 +00004081 }
4082}
4083
4084//===----------------------------------------------------------------------===//
4085// ARM Optimization Hooks
4086//===----------------------------------------------------------------------===//
4087
Chris Lattnerd1980a52009-03-12 06:52:53 +00004088static
4089SDValue combineSelectAndUse(SDNode *N, SDValue Slct, SDValue OtherOp,
4090 TargetLowering::DAGCombinerInfo &DCI) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00004091 SelectionDAG &DAG = DCI.DAG;
4092 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Owen Andersone50ed302009-08-10 22:56:29 +00004093 EVT VT = N->getValueType(0);
Chris Lattnerd1980a52009-03-12 06:52:53 +00004094 unsigned Opc = N->getOpcode();
4095 bool isSlctCC = Slct.getOpcode() == ISD::SELECT_CC;
4096 SDValue LHS = isSlctCC ? Slct.getOperand(2) : Slct.getOperand(1);
4097 SDValue RHS = isSlctCC ? Slct.getOperand(3) : Slct.getOperand(2);
4098 ISD::CondCode CC = ISD::SETCC_INVALID;
4099
4100 if (isSlctCC) {
4101 CC = cast<CondCodeSDNode>(Slct.getOperand(4))->get();
4102 } else {
4103 SDValue CCOp = Slct.getOperand(0);
4104 if (CCOp.getOpcode() == ISD::SETCC)
4105 CC = cast<CondCodeSDNode>(CCOp.getOperand(2))->get();
4106 }
4107
4108 bool DoXform = false;
4109 bool InvCC = false;
4110 assert ((Opc == ISD::ADD || (Opc == ISD::SUB && Slct == N->getOperand(1))) &&
4111 "Bad input!");
4112
4113 if (LHS.getOpcode() == ISD::Constant &&
4114 cast<ConstantSDNode>(LHS)->isNullValue()) {
4115 DoXform = true;
4116 } else if (CC != ISD::SETCC_INVALID &&
4117 RHS.getOpcode() == ISD::Constant &&
4118 cast<ConstantSDNode>(RHS)->isNullValue()) {
4119 std::swap(LHS, RHS);
4120 SDValue Op0 = Slct.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00004121 EVT OpVT = isSlctCC ? Op0.getValueType() :
Chris Lattnerd1980a52009-03-12 06:52:53 +00004122 Op0.getOperand(0).getValueType();
4123 bool isInt = OpVT.isInteger();
4124 CC = ISD::getSetCCInverse(CC, isInt);
4125
4126 if (!TLI.isCondCodeLegal(CC, OpVT))
4127 return SDValue(); // Inverse operator isn't legal.
4128
4129 DoXform = true;
4130 InvCC = true;
4131 }
4132
4133 if (DoXform) {
4134 SDValue Result = DAG.getNode(Opc, RHS.getDebugLoc(), VT, OtherOp, RHS);
4135 if (isSlctCC)
4136 return DAG.getSelectCC(N->getDebugLoc(), OtherOp, Result,
4137 Slct.getOperand(0), Slct.getOperand(1), CC);
4138 SDValue CCOp = Slct.getOperand(0);
4139 if (InvCC)
4140 CCOp = DAG.getSetCC(Slct.getDebugLoc(), CCOp.getValueType(),
4141 CCOp.getOperand(0), CCOp.getOperand(1), CC);
4142 return DAG.getNode(ISD::SELECT, N->getDebugLoc(), VT,
4143 CCOp, OtherOp, Result);
4144 }
4145 return SDValue();
4146}
4147
4148/// PerformADDCombine - Target-specific dag combine xforms for ISD::ADD.
4149static SDValue PerformADDCombine(SDNode *N,
4150 TargetLowering::DAGCombinerInfo &DCI) {
4151 // added by evan in r37685 with no testcase.
4152 SDValue N0 = N->getOperand(0), N1 = N->getOperand(1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00004153
Chris Lattnerd1980a52009-03-12 06:52:53 +00004154 // fold (add (select cc, 0, c), x) -> (select cc, x, (add, x, c))
4155 if (N0.getOpcode() == ISD::SELECT && N0.getNode()->hasOneUse()) {
4156 SDValue Result = combineSelectAndUse(N, N0, N1, DCI);
4157 if (Result.getNode()) return Result;
4158 }
4159 if (N1.getOpcode() == ISD::SELECT && N1.getNode()->hasOneUse()) {
4160 SDValue Result = combineSelectAndUse(N, N1, N0, DCI);
4161 if (Result.getNode()) return Result;
4162 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00004163
Chris Lattnerd1980a52009-03-12 06:52:53 +00004164 return SDValue();
4165}
4166
4167/// PerformSUBCombine - Target-specific dag combine xforms for ISD::SUB.
4168static SDValue PerformSUBCombine(SDNode *N,
4169 TargetLowering::DAGCombinerInfo &DCI) {
4170 // added by evan in r37685 with no testcase.
4171 SDValue N0 = N->getOperand(0), N1 = N->getOperand(1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00004172
Chris Lattnerd1980a52009-03-12 06:52:53 +00004173 // fold (sub x, (select cc, 0, c)) -> (select cc, x, (sub, x, c))
4174 if (N1.getOpcode() == ISD::SELECT && N1.getNode()->hasOneUse()) {
4175 SDValue Result = combineSelectAndUse(N, N1, N0, DCI);
4176 if (Result.getNode()) return Result;
4177 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00004178
Chris Lattnerd1980a52009-03-12 06:52:53 +00004179 return SDValue();
4180}
4181
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004182static SDValue PerformMULCombine(SDNode *N,
4183 TargetLowering::DAGCombinerInfo &DCI,
4184 const ARMSubtarget *Subtarget) {
4185 SelectionDAG &DAG = DCI.DAG;
4186
4187 if (Subtarget->isThumb1Only())
4188 return SDValue();
4189
4190 if (DAG.getMachineFunction().
4191 getFunction()->hasFnAttr(Attribute::OptimizeForSize))
4192 return SDValue();
4193
4194 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
4195 return SDValue();
4196
4197 EVT VT = N->getValueType(0);
4198 if (VT != MVT::i32)
4199 return SDValue();
4200
4201 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
4202 if (!C)
4203 return SDValue();
4204
4205 uint64_t MulAmt = C->getZExtValue();
4206 unsigned ShiftAmt = CountTrailingZeros_64(MulAmt);
4207 ShiftAmt = ShiftAmt & (32 - 1);
4208 SDValue V = N->getOperand(0);
4209 DebugLoc DL = N->getDebugLoc();
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004210
Anton Korobeynikov4878b842010-05-16 08:54:20 +00004211 SDValue Res;
4212 MulAmt >>= ShiftAmt;
4213 if (isPowerOf2_32(MulAmt - 1)) {
4214 // (mul x, 2^N + 1) => (add (shl x, N), x)
4215 Res = DAG.getNode(ISD::ADD, DL, VT,
4216 V, DAG.getNode(ISD::SHL, DL, VT,
4217 V, DAG.getConstant(Log2_32(MulAmt-1),
4218 MVT::i32)));
4219 } else if (isPowerOf2_32(MulAmt + 1)) {
4220 // (mul x, 2^N - 1) => (sub (shl x, N), x)
4221 Res = DAG.getNode(ISD::SUB, DL, VT,
4222 DAG.getNode(ISD::SHL, DL, VT,
4223 V, DAG.getConstant(Log2_32(MulAmt+1),
4224 MVT::i32)),
4225 V);
4226 } else
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004227 return SDValue();
Anton Korobeynikov4878b842010-05-16 08:54:20 +00004228
4229 if (ShiftAmt != 0)
4230 Res = DAG.getNode(ISD::SHL, DL, VT, Res,
4231 DAG.getConstant(ShiftAmt, MVT::i32));
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004232
4233 // Do not add new nodes to DAG combiner worklist.
Anton Korobeynikov4878b842010-05-16 08:54:20 +00004234 DCI.CombineTo(N, Res, false);
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004235 return SDValue();
4236}
4237
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004238/// PerformORCombine - Target-specific dag combine xforms for ISD::OR
4239static SDValue PerformORCombine(SDNode *N,
4240 TargetLowering::DAGCombinerInfo &DCI,
4241 const ARMSubtarget *Subtarget) {
Jim Grosbach54238562010-07-17 03:30:54 +00004242 // Try to use the ARM/Thumb2 BFI (bitfield insert) instruction when
4243 // reasonable.
4244
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004245 // BFI is only available on V6T2+
4246 if (Subtarget->isThumb1Only() || !Subtarget->hasV6T2Ops())
4247 return SDValue();
4248
4249 SelectionDAG &DAG = DCI.DAG;
4250 SDValue N0 = N->getOperand(0), N1 = N->getOperand(1);
Jim Grosbach54238562010-07-17 03:30:54 +00004251 DebugLoc DL = N->getDebugLoc();
4252 // 1) or (and A, mask), val => ARMbfi A, val, mask
4253 // iff (val & mask) == val
4254 //
4255 // 2) or (and A, mask), (and B, mask2) => ARMbfi A, (lsr B, amt), mask
4256 // 2a) iff isBitFieldInvertedMask(mask) && isBitFieldInvertedMask(~mask2)
4257 // && CountPopulation_32(mask) == CountPopulation_32(~mask2)
4258 // 2b) iff isBitFieldInvertedMask(~mask) && isBitFieldInvertedMask(mask2)
4259 // && CountPopulation_32(mask) == CountPopulation_32(~mask2)
4260 // (i.e., copy a bitfield value into another bitfield of the same width)
4261 if (N0.getOpcode() != ISD::AND)
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004262 return SDValue();
4263
4264 EVT VT = N->getValueType(0);
4265 if (VT != MVT::i32)
4266 return SDValue();
4267
Jim Grosbach54238562010-07-17 03:30:54 +00004268
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004269 // The value and the mask need to be constants so we can verify this is
4270 // actually a bitfield set. If the mask is 0xffff, we can do better
4271 // via a movt instruction, so don't use BFI in that case.
4272 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
4273 if (!C)
4274 return SDValue();
4275 unsigned Mask = C->getZExtValue();
4276 if (Mask == 0xffff)
4277 return SDValue();
Jim Grosbach54238562010-07-17 03:30:54 +00004278 SDValue Res;
4279 // Case (1): or (and A, mask), val => ARMbfi A, val, mask
4280 if ((C = dyn_cast<ConstantSDNode>(N1))) {
4281 unsigned Val = C->getZExtValue();
4282 if (!ARM::isBitFieldInvertedMask(Mask) || (Val & ~Mask) != Val)
4283 return SDValue();
4284 Val >>= CountTrailingZeros_32(~Mask);
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004285
Jim Grosbach54238562010-07-17 03:30:54 +00004286 Res = DAG.getNode(ARMISD::BFI, DL, VT, N0.getOperand(0),
4287 DAG.getConstant(Val, MVT::i32),
4288 DAG.getConstant(Mask, MVT::i32));
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004289
Jim Grosbach54238562010-07-17 03:30:54 +00004290 // Do not add new nodes to DAG combiner worklist.
4291 DCI.CombineTo(N, Res, false);
4292 } else if (N1.getOpcode() == ISD::AND) {
4293 // case (2) or (and A, mask), (and B, mask2) => ARMbfi A, (lsr B, amt), mask
4294 C = dyn_cast<ConstantSDNode>(N1.getOperand(1));
4295 if (!C)
4296 return SDValue();
4297 unsigned Mask2 = C->getZExtValue();
4298
4299 if (ARM::isBitFieldInvertedMask(Mask) &&
4300 ARM::isBitFieldInvertedMask(~Mask2) &&
4301 (CountPopulation_32(Mask) == CountPopulation_32(~Mask2))) {
4302 // The pack halfword instruction works better for masks that fit it,
4303 // so use that when it's available.
4304 if (Subtarget->hasT2ExtractPack() &&
4305 (Mask == 0xffff || Mask == 0xffff0000))
4306 return SDValue();
4307 // 2a
4308 unsigned lsb = CountTrailingZeros_32(Mask2);
4309 Res = DAG.getNode(ISD::SRL, DL, VT, N1.getOperand(0),
4310 DAG.getConstant(lsb, MVT::i32));
4311 Res = DAG.getNode(ARMISD::BFI, DL, VT, N0.getOperand(0), Res,
4312 DAG.getConstant(Mask, MVT::i32));
4313 // Do not add new nodes to DAG combiner worklist.
4314 DCI.CombineTo(N, Res, false);
4315 } else if (ARM::isBitFieldInvertedMask(~Mask) &&
4316 ARM::isBitFieldInvertedMask(Mask2) &&
4317 (CountPopulation_32(~Mask) == CountPopulation_32(Mask2))) {
4318 // The pack halfword instruction works better for masks that fit it,
4319 // so use that when it's available.
4320 if (Subtarget->hasT2ExtractPack() &&
4321 (Mask2 == 0xffff || Mask2 == 0xffff0000))
4322 return SDValue();
4323 // 2b
4324 unsigned lsb = CountTrailingZeros_32(Mask);
4325 Res = DAG.getNode(ISD::SRL, DL, VT, N0.getOperand(0),
4326 DAG.getConstant(lsb, MVT::i32));
4327 Res = DAG.getNode(ARMISD::BFI, DL, VT, N1.getOperand(0), Res,
4328 DAG.getConstant(Mask2, MVT::i32));
4329 // Do not add new nodes to DAG combiner worklist.
4330 DCI.CombineTo(N, Res, false);
4331 }
4332 }
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004333
4334 return SDValue();
4335}
4336
Bob Wilsoncb9a6aa2010-01-19 22:56:26 +00004337/// PerformVMOVRRDCombine - Target-specific dag combine xforms for
4338/// ARMISD::VMOVRRD.
Jim Grosbache5165492009-11-09 00:11:35 +00004339static SDValue PerformVMOVRRDCombine(SDNode *N,
Bob Wilson2dc4f542009-03-20 22:42:55 +00004340 TargetLowering::DAGCombinerInfo &DCI) {
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00004341 // fmrrd(fmdrr x, y) -> x,y
Dan Gohman475871a2008-07-27 21:46:04 +00004342 SDValue InDouble = N->getOperand(0);
Jim Grosbache5165492009-11-09 00:11:35 +00004343 if (InDouble.getOpcode() == ARMISD::VMOVDRR)
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00004344 return DCI.CombineTo(N, InDouble.getOperand(0), InDouble.getOperand(1));
Dan Gohman475871a2008-07-27 21:46:04 +00004345 return SDValue();
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00004346}
4347
Bob Wilson9e82bf12010-07-14 01:22:12 +00004348/// PerformVDUPLANECombine - Target-specific dag combine xforms for
4349/// ARMISD::VDUPLANE.
4350static SDValue PerformVDUPLANECombine(SDNode *N,
4351 TargetLowering::DAGCombinerInfo &DCI) {
Bob Wilson7e3f0d22010-07-14 06:31:50 +00004352 // If the source is already a VMOVIMM or VMVNIMM splat, the VDUPLANE is
4353 // redundant.
Bob Wilson9e82bf12010-07-14 01:22:12 +00004354 SDValue Op = N->getOperand(0);
4355 EVT VT = N->getValueType(0);
4356
4357 // Ignore bit_converts.
4358 while (Op.getOpcode() == ISD::BIT_CONVERT)
4359 Op = Op.getOperand(0);
Bob Wilson7e3f0d22010-07-14 06:31:50 +00004360 if (Op.getOpcode() != ARMISD::VMOVIMM && Op.getOpcode() != ARMISD::VMVNIMM)
Bob Wilson9e82bf12010-07-14 01:22:12 +00004361 return SDValue();
4362
4363 // Make sure the VMOV element size is not bigger than the VDUPLANE elements.
4364 unsigned EltSize = Op.getValueType().getVectorElementType().getSizeInBits();
4365 // The canonical VMOV for a zero vector uses a 32-bit element size.
4366 unsigned Imm = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
4367 unsigned EltBits;
4368 if (ARM_AM::decodeNEONModImm(Imm, EltBits) == 0)
4369 EltSize = 8;
4370 if (EltSize > VT.getVectorElementType().getSizeInBits())
4371 return SDValue();
4372
4373 SDValue Res = DCI.DAG.getNode(ISD::BIT_CONVERT, N->getDebugLoc(), VT, Op);
4374 return DCI.CombineTo(N, Res, false);
4375}
4376
Bob Wilson5bafff32009-06-22 23:27:02 +00004377/// getVShiftImm - Check if this is a valid build_vector for the immediate
4378/// operand of a vector shift operation, where all the elements of the
4379/// build_vector must have the same constant integer value.
4380static bool getVShiftImm(SDValue Op, unsigned ElementBits, int64_t &Cnt) {
4381 // Ignore bit_converts.
4382 while (Op.getOpcode() == ISD::BIT_CONVERT)
4383 Op = Op.getOperand(0);
4384 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
4385 APInt SplatBits, SplatUndef;
4386 unsigned SplatBitSize;
4387 bool HasAnyUndefs;
4388 if (! BVN || ! BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize,
4389 HasAnyUndefs, ElementBits) ||
4390 SplatBitSize > ElementBits)
4391 return false;
4392 Cnt = SplatBits.getSExtValue();
4393 return true;
4394}
4395
4396/// isVShiftLImm - Check if this is a valid build_vector for the immediate
4397/// operand of a vector shift left operation. That value must be in the range:
4398/// 0 <= Value < ElementBits for a left shift; or
4399/// 0 <= Value <= ElementBits for a long left shift.
Owen Andersone50ed302009-08-10 22:56:29 +00004400static bool isVShiftLImm(SDValue Op, EVT VT, bool isLong, int64_t &Cnt) {
Bob Wilson5bafff32009-06-22 23:27:02 +00004401 assert(VT.isVector() && "vector shift count is not a vector type");
4402 unsigned ElementBits = VT.getVectorElementType().getSizeInBits();
4403 if (! getVShiftImm(Op, ElementBits, Cnt))
4404 return false;
4405 return (Cnt >= 0 && (isLong ? Cnt-1 : Cnt) < ElementBits);
4406}
4407
4408/// isVShiftRImm - Check if this is a valid build_vector for the immediate
4409/// operand of a vector shift right operation. For a shift opcode, the value
4410/// is positive, but for an intrinsic the value count must be negative. The
4411/// absolute value must be in the range:
4412/// 1 <= |Value| <= ElementBits for a right shift; or
4413/// 1 <= |Value| <= ElementBits/2 for a narrow right shift.
Owen Andersone50ed302009-08-10 22:56:29 +00004414static bool isVShiftRImm(SDValue Op, EVT VT, bool isNarrow, bool isIntrinsic,
Bob Wilson5bafff32009-06-22 23:27:02 +00004415 int64_t &Cnt) {
4416 assert(VT.isVector() && "vector shift count is not a vector type");
4417 unsigned ElementBits = VT.getVectorElementType().getSizeInBits();
4418 if (! getVShiftImm(Op, ElementBits, Cnt))
4419 return false;
4420 if (isIntrinsic)
4421 Cnt = -Cnt;
4422 return (Cnt >= 1 && Cnt <= (isNarrow ? ElementBits/2 : ElementBits));
4423}
4424
4425/// PerformIntrinsicCombine - ARM-specific DAG combining for intrinsics.
4426static SDValue PerformIntrinsicCombine(SDNode *N, SelectionDAG &DAG) {
4427 unsigned IntNo = cast<ConstantSDNode>(N->getOperand(0))->getZExtValue();
4428 switch (IntNo) {
4429 default:
4430 // Don't do anything for most intrinsics.
4431 break;
4432
4433 // Vector shifts: check for immediate versions and lower them.
4434 // Note: This is done during DAG combining instead of DAG legalizing because
4435 // the build_vectors for 64-bit vector element shift counts are generally
4436 // not legal, and it is hard to see their values after they get legalized to
4437 // loads from a constant pool.
4438 case Intrinsic::arm_neon_vshifts:
4439 case Intrinsic::arm_neon_vshiftu:
4440 case Intrinsic::arm_neon_vshiftls:
4441 case Intrinsic::arm_neon_vshiftlu:
4442 case Intrinsic::arm_neon_vshiftn:
4443 case Intrinsic::arm_neon_vrshifts:
4444 case Intrinsic::arm_neon_vrshiftu:
4445 case Intrinsic::arm_neon_vrshiftn:
4446 case Intrinsic::arm_neon_vqshifts:
4447 case Intrinsic::arm_neon_vqshiftu:
4448 case Intrinsic::arm_neon_vqshiftsu:
4449 case Intrinsic::arm_neon_vqshiftns:
4450 case Intrinsic::arm_neon_vqshiftnu:
4451 case Intrinsic::arm_neon_vqshiftnsu:
4452 case Intrinsic::arm_neon_vqrshiftns:
4453 case Intrinsic::arm_neon_vqrshiftnu:
4454 case Intrinsic::arm_neon_vqrshiftnsu: {
Owen Andersone50ed302009-08-10 22:56:29 +00004455 EVT VT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00004456 int64_t Cnt;
4457 unsigned VShiftOpc = 0;
4458
4459 switch (IntNo) {
4460 case Intrinsic::arm_neon_vshifts:
4461 case Intrinsic::arm_neon_vshiftu:
4462 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt)) {
4463 VShiftOpc = ARMISD::VSHL;
4464 break;
4465 }
4466 if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt)) {
4467 VShiftOpc = (IntNo == Intrinsic::arm_neon_vshifts ?
4468 ARMISD::VSHRs : ARMISD::VSHRu);
4469 break;
4470 }
4471 return SDValue();
4472
4473 case Intrinsic::arm_neon_vshiftls:
4474 case Intrinsic::arm_neon_vshiftlu:
4475 if (isVShiftLImm(N->getOperand(2), VT, true, Cnt))
4476 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00004477 llvm_unreachable("invalid shift count for vshll intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00004478
4479 case Intrinsic::arm_neon_vrshifts:
4480 case Intrinsic::arm_neon_vrshiftu:
4481 if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt))
4482 break;
4483 return SDValue();
4484
4485 case Intrinsic::arm_neon_vqshifts:
4486 case Intrinsic::arm_neon_vqshiftu:
4487 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt))
4488 break;
4489 return SDValue();
4490
4491 case Intrinsic::arm_neon_vqshiftsu:
4492 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt))
4493 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00004494 llvm_unreachable("invalid shift count for vqshlu intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00004495
4496 case Intrinsic::arm_neon_vshiftn:
4497 case Intrinsic::arm_neon_vrshiftn:
4498 case Intrinsic::arm_neon_vqshiftns:
4499 case Intrinsic::arm_neon_vqshiftnu:
4500 case Intrinsic::arm_neon_vqshiftnsu:
4501 case Intrinsic::arm_neon_vqrshiftns:
4502 case Intrinsic::arm_neon_vqrshiftnu:
4503 case Intrinsic::arm_neon_vqrshiftnsu:
4504 // Narrowing shifts require an immediate right shift.
4505 if (isVShiftRImm(N->getOperand(2), VT, true, true, Cnt))
4506 break;
Jim Grosbach18f30e62010-06-02 21:53:11 +00004507 llvm_unreachable("invalid shift count for narrowing vector shift "
4508 "intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00004509
4510 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00004511 llvm_unreachable("unhandled vector shift");
Bob Wilson5bafff32009-06-22 23:27:02 +00004512 }
4513
4514 switch (IntNo) {
4515 case Intrinsic::arm_neon_vshifts:
4516 case Intrinsic::arm_neon_vshiftu:
4517 // Opcode already set above.
4518 break;
4519 case Intrinsic::arm_neon_vshiftls:
4520 case Intrinsic::arm_neon_vshiftlu:
4521 if (Cnt == VT.getVectorElementType().getSizeInBits())
4522 VShiftOpc = ARMISD::VSHLLi;
4523 else
4524 VShiftOpc = (IntNo == Intrinsic::arm_neon_vshiftls ?
4525 ARMISD::VSHLLs : ARMISD::VSHLLu);
4526 break;
4527 case Intrinsic::arm_neon_vshiftn:
4528 VShiftOpc = ARMISD::VSHRN; break;
4529 case Intrinsic::arm_neon_vrshifts:
4530 VShiftOpc = ARMISD::VRSHRs; break;
4531 case Intrinsic::arm_neon_vrshiftu:
4532 VShiftOpc = ARMISD::VRSHRu; break;
4533 case Intrinsic::arm_neon_vrshiftn:
4534 VShiftOpc = ARMISD::VRSHRN; break;
4535 case Intrinsic::arm_neon_vqshifts:
4536 VShiftOpc = ARMISD::VQSHLs; break;
4537 case Intrinsic::arm_neon_vqshiftu:
4538 VShiftOpc = ARMISD::VQSHLu; break;
4539 case Intrinsic::arm_neon_vqshiftsu:
4540 VShiftOpc = ARMISD::VQSHLsu; break;
4541 case Intrinsic::arm_neon_vqshiftns:
4542 VShiftOpc = ARMISD::VQSHRNs; break;
4543 case Intrinsic::arm_neon_vqshiftnu:
4544 VShiftOpc = ARMISD::VQSHRNu; break;
4545 case Intrinsic::arm_neon_vqshiftnsu:
4546 VShiftOpc = ARMISD::VQSHRNsu; break;
4547 case Intrinsic::arm_neon_vqrshiftns:
4548 VShiftOpc = ARMISD::VQRSHRNs; break;
4549 case Intrinsic::arm_neon_vqrshiftnu:
4550 VShiftOpc = ARMISD::VQRSHRNu; break;
4551 case Intrinsic::arm_neon_vqrshiftnsu:
4552 VShiftOpc = ARMISD::VQRSHRNsu; break;
4553 }
4554
4555 return DAG.getNode(VShiftOpc, N->getDebugLoc(), N->getValueType(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00004556 N->getOperand(1), DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00004557 }
4558
4559 case Intrinsic::arm_neon_vshiftins: {
Owen Andersone50ed302009-08-10 22:56:29 +00004560 EVT VT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00004561 int64_t Cnt;
4562 unsigned VShiftOpc = 0;
4563
4564 if (isVShiftLImm(N->getOperand(3), VT, false, Cnt))
4565 VShiftOpc = ARMISD::VSLI;
4566 else if (isVShiftRImm(N->getOperand(3), VT, false, true, Cnt))
4567 VShiftOpc = ARMISD::VSRI;
4568 else {
Torok Edwinc23197a2009-07-14 16:55:14 +00004569 llvm_unreachable("invalid shift count for vsli/vsri intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00004570 }
4571
4572 return DAG.getNode(VShiftOpc, N->getDebugLoc(), N->getValueType(0),
4573 N->getOperand(1), N->getOperand(2),
Owen Anderson825b72b2009-08-11 20:47:22 +00004574 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00004575 }
4576
4577 case Intrinsic::arm_neon_vqrshifts:
4578 case Intrinsic::arm_neon_vqrshiftu:
4579 // No immediate versions of these to check for.
4580 break;
4581 }
4582
4583 return SDValue();
4584}
4585
4586/// PerformShiftCombine - Checks for immediate versions of vector shifts and
4587/// lowers them. As with the vector shift intrinsics, this is done during DAG
4588/// combining instead of DAG legalizing because the build_vectors for 64-bit
4589/// vector element shift counts are generally not legal, and it is hard to see
4590/// their values after they get legalized to loads from a constant pool.
4591static SDValue PerformShiftCombine(SDNode *N, SelectionDAG &DAG,
4592 const ARMSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00004593 EVT VT = N->getValueType(0);
Bob Wilson5bafff32009-06-22 23:27:02 +00004594
4595 // Nothing to be done for scalar shifts.
4596 if (! VT.isVector())
4597 return SDValue();
4598
4599 assert(ST->hasNEON() && "unexpected vector shift");
4600 int64_t Cnt;
4601
4602 switch (N->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004603 default: llvm_unreachable("unexpected shift opcode");
Bob Wilson5bafff32009-06-22 23:27:02 +00004604
4605 case ISD::SHL:
4606 if (isVShiftLImm(N->getOperand(1), VT, false, Cnt))
4607 return DAG.getNode(ARMISD::VSHL, N->getDebugLoc(), VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00004608 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00004609 break;
4610
4611 case ISD::SRA:
4612 case ISD::SRL:
4613 if (isVShiftRImm(N->getOperand(1), VT, false, false, Cnt)) {
4614 unsigned VShiftOpc = (N->getOpcode() == ISD::SRA ?
4615 ARMISD::VSHRs : ARMISD::VSHRu);
4616 return DAG.getNode(VShiftOpc, N->getDebugLoc(), VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00004617 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00004618 }
4619 }
4620 return SDValue();
4621}
4622
4623/// PerformExtendCombine - Target-specific DAG combining for ISD::SIGN_EXTEND,
4624/// ISD::ZERO_EXTEND, and ISD::ANY_EXTEND.
4625static SDValue PerformExtendCombine(SDNode *N, SelectionDAG &DAG,
4626 const ARMSubtarget *ST) {
4627 SDValue N0 = N->getOperand(0);
4628
4629 // Check for sign- and zero-extensions of vector extract operations of 8-
4630 // and 16-bit vector elements. NEON supports these directly. They are
4631 // handled during DAG combining because type legalization will promote them
4632 // to 32-bit types and it is messy to recognize the operations after that.
4633 if (ST->hasNEON() && N0.getOpcode() == ISD::EXTRACT_VECTOR_ELT) {
4634 SDValue Vec = N0.getOperand(0);
4635 SDValue Lane = N0.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00004636 EVT VT = N->getValueType(0);
4637 EVT EltVT = N0.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00004638 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
4639
Owen Anderson825b72b2009-08-11 20:47:22 +00004640 if (VT == MVT::i32 &&
4641 (EltVT == MVT::i8 || EltVT == MVT::i16) &&
Bob Wilson5bafff32009-06-22 23:27:02 +00004642 TLI.isTypeLegal(Vec.getValueType())) {
4643
4644 unsigned Opc = 0;
4645 switch (N->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004646 default: llvm_unreachable("unexpected opcode");
Bob Wilson5bafff32009-06-22 23:27:02 +00004647 case ISD::SIGN_EXTEND:
4648 Opc = ARMISD::VGETLANEs;
4649 break;
4650 case ISD::ZERO_EXTEND:
4651 case ISD::ANY_EXTEND:
4652 Opc = ARMISD::VGETLANEu;
4653 break;
4654 }
4655 return DAG.getNode(Opc, N->getDebugLoc(), VT, Vec, Lane);
4656 }
4657 }
4658
4659 return SDValue();
4660}
4661
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004662/// PerformSELECT_CCCombine - Target-specific DAG combining for ISD::SELECT_CC
4663/// to match f32 max/min patterns to use NEON vmax/vmin instructions.
4664static SDValue PerformSELECT_CCCombine(SDNode *N, SelectionDAG &DAG,
4665 const ARMSubtarget *ST) {
4666 // If the target supports NEON, try to use vmax/vmin instructions for f32
Evan Cheng60108e92010-07-15 22:07:12 +00004667 // selects like "x < y ? x : y". Unless the NoNaNsFPMath option is set,
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004668 // be careful about NaNs: NEON's vmax/vmin return NaN if either operand is
4669 // a NaN; only do the transformation when it matches that behavior.
4670
4671 // For now only do this when using NEON for FP operations; if using VFP, it
4672 // is not obvious that the benefit outweighs the cost of switching to the
4673 // NEON pipeline.
4674 if (!ST->hasNEON() || !ST->useNEONForSinglePrecisionFP() ||
4675 N->getValueType(0) != MVT::f32)
4676 return SDValue();
4677
4678 SDValue CondLHS = N->getOperand(0);
4679 SDValue CondRHS = N->getOperand(1);
4680 SDValue LHS = N->getOperand(2);
4681 SDValue RHS = N->getOperand(3);
4682 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(4))->get();
4683
4684 unsigned Opcode = 0;
4685 bool IsReversed;
Bob Wilsone742bb52010-02-24 22:15:53 +00004686 if (DAG.isEqualTo(LHS, CondLHS) && DAG.isEqualTo(RHS, CondRHS)) {
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004687 IsReversed = false; // x CC y ? x : y
Bob Wilsone742bb52010-02-24 22:15:53 +00004688 } else if (DAG.isEqualTo(LHS, CondRHS) && DAG.isEqualTo(RHS, CondLHS)) {
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004689 IsReversed = true ; // x CC y ? y : x
4690 } else {
4691 return SDValue();
4692 }
4693
Bob Wilsone742bb52010-02-24 22:15:53 +00004694 bool IsUnordered;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004695 switch (CC) {
4696 default: break;
4697 case ISD::SETOLT:
4698 case ISD::SETOLE:
4699 case ISD::SETLT:
4700 case ISD::SETLE:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004701 case ISD::SETULT:
4702 case ISD::SETULE:
Bob Wilsone742bb52010-02-24 22:15:53 +00004703 // If LHS is NaN, an ordered comparison will be false and the result will
4704 // be the RHS, but vmin(NaN, RHS) = NaN. Avoid this by checking that LHS
4705 // != NaN. Likewise, for unordered comparisons, check for RHS != NaN.
4706 IsUnordered = (CC == ISD::SETULT || CC == ISD::SETULE);
4707 if (!DAG.isKnownNeverNaN(IsUnordered ? RHS : LHS))
4708 break;
4709 // For less-than-or-equal comparisons, "+0 <= -0" will be true but vmin
4710 // will return -0, so vmin can only be used for unsafe math or if one of
4711 // the operands is known to be nonzero.
4712 if ((CC == ISD::SETLE || CC == ISD::SETOLE || CC == ISD::SETULE) &&
4713 !UnsafeFPMath &&
4714 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
4715 break;
4716 Opcode = IsReversed ? ARMISD::FMAX : ARMISD::FMIN;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004717 break;
4718
4719 case ISD::SETOGT:
4720 case ISD::SETOGE:
4721 case ISD::SETGT:
4722 case ISD::SETGE:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004723 case ISD::SETUGT:
4724 case ISD::SETUGE:
Bob Wilsone742bb52010-02-24 22:15:53 +00004725 // If LHS is NaN, an ordered comparison will be false and the result will
4726 // be the RHS, but vmax(NaN, RHS) = NaN. Avoid this by checking that LHS
4727 // != NaN. Likewise, for unordered comparisons, check for RHS != NaN.
4728 IsUnordered = (CC == ISD::SETUGT || CC == ISD::SETUGE);
4729 if (!DAG.isKnownNeverNaN(IsUnordered ? RHS : LHS))
4730 break;
4731 // For greater-than-or-equal comparisons, "-0 >= +0" will be true but vmax
4732 // will return +0, so vmax can only be used for unsafe math or if one of
4733 // the operands is known to be nonzero.
4734 if ((CC == ISD::SETGE || CC == ISD::SETOGE || CC == ISD::SETUGE) &&
4735 !UnsafeFPMath &&
4736 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
4737 break;
4738 Opcode = IsReversed ? ARMISD::FMIN : ARMISD::FMAX;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004739 break;
4740 }
4741
4742 if (!Opcode)
4743 return SDValue();
4744 return DAG.getNode(Opcode, N->getDebugLoc(), N->getValueType(0), LHS, RHS);
4745}
4746
Dan Gohman475871a2008-07-27 21:46:04 +00004747SDValue ARMTargetLowering::PerformDAGCombine(SDNode *N,
Bob Wilson2dc4f542009-03-20 22:42:55 +00004748 DAGCombinerInfo &DCI) const {
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00004749 switch (N->getOpcode()) {
4750 default: break;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004751 case ISD::ADD: return PerformADDCombine(N, DCI);
4752 case ISD::SUB: return PerformSUBCombine(N, DCI);
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004753 case ISD::MUL: return PerformMULCombine(N, DCI, Subtarget);
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004754 case ISD::OR: return PerformORCombine(N, DCI, Subtarget);
Jim Grosbache5165492009-11-09 00:11:35 +00004755 case ARMISD::VMOVRRD: return PerformVMOVRRDCombine(N, DCI);
Bob Wilson9e82bf12010-07-14 01:22:12 +00004756 case ARMISD::VDUPLANE: return PerformVDUPLANECombine(N, DCI);
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004757 case ISD::INTRINSIC_WO_CHAIN: return PerformIntrinsicCombine(N, DCI.DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00004758 case ISD::SHL:
4759 case ISD::SRA:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004760 case ISD::SRL: return PerformShiftCombine(N, DCI.DAG, Subtarget);
Bob Wilson5bafff32009-06-22 23:27:02 +00004761 case ISD::SIGN_EXTEND:
4762 case ISD::ZERO_EXTEND:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004763 case ISD::ANY_EXTEND: return PerformExtendCombine(N, DCI.DAG, Subtarget);
4764 case ISD::SELECT_CC: return PerformSELECT_CCCombine(N, DCI.DAG, Subtarget);
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00004765 }
Dan Gohman475871a2008-07-27 21:46:04 +00004766 return SDValue();
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00004767}
4768
Bill Wendlingaf566342009-08-15 21:21:19 +00004769bool ARMTargetLowering::allowsUnalignedMemoryAccesses(EVT VT) const {
4770 if (!Subtarget->hasV6Ops())
4771 // Pre-v6 does not support unaligned mem access.
4772 return false;
Bob Wilson86fe66d2010-06-25 04:12:31 +00004773
4774 // v6+ may or may not support unaligned mem access depending on the system
4775 // configuration.
4776 // FIXME: This is pretty conservative. Should we provide cmdline option to
4777 // control the behaviour?
4778 if (!Subtarget->isTargetDarwin())
4779 return false;
Bill Wendlingaf566342009-08-15 21:21:19 +00004780
4781 switch (VT.getSimpleVT().SimpleTy) {
4782 default:
4783 return false;
4784 case MVT::i8:
4785 case MVT::i16:
4786 case MVT::i32:
4787 return true;
4788 // FIXME: VLD1 etc with standard alignment is legal.
4789 }
4790}
4791
Evan Chenge6c835f2009-08-14 20:09:37 +00004792static bool isLegalT1AddressImmediate(int64_t V, EVT VT) {
4793 if (V < 0)
4794 return false;
4795
4796 unsigned Scale = 1;
4797 switch (VT.getSimpleVT().SimpleTy) {
4798 default: return false;
4799 case MVT::i1:
4800 case MVT::i8:
4801 // Scale == 1;
4802 break;
4803 case MVT::i16:
4804 // Scale == 2;
4805 Scale = 2;
4806 break;
4807 case MVT::i32:
4808 // Scale == 4;
4809 Scale = 4;
4810 break;
4811 }
4812
4813 if ((V & (Scale - 1)) != 0)
4814 return false;
4815 V /= Scale;
4816 return V == (V & ((1LL << 5) - 1));
4817}
4818
4819static bool isLegalT2AddressImmediate(int64_t V, EVT VT,
4820 const ARMSubtarget *Subtarget) {
4821 bool isNeg = false;
4822 if (V < 0) {
4823 isNeg = true;
4824 V = - V;
4825 }
4826
4827 switch (VT.getSimpleVT().SimpleTy) {
4828 default: return false;
4829 case MVT::i1:
4830 case MVT::i8:
4831 case MVT::i16:
4832 case MVT::i32:
4833 // + imm12 or - imm8
4834 if (isNeg)
4835 return V == (V & ((1LL << 8) - 1));
4836 return V == (V & ((1LL << 12) - 1));
4837 case MVT::f32:
4838 case MVT::f64:
4839 // Same as ARM mode. FIXME: NEON?
4840 if (!Subtarget->hasVFP2())
4841 return false;
4842 if ((V & 3) != 0)
4843 return false;
4844 V >>= 2;
4845 return V == (V & ((1LL << 8) - 1));
4846 }
4847}
4848
Evan Chengb01fad62007-03-12 23:30:29 +00004849/// isLegalAddressImmediate - Return true if the integer value can be used
4850/// as the offset of the target addressing mode for load / store of the
4851/// given type.
Owen Andersone50ed302009-08-10 22:56:29 +00004852static bool isLegalAddressImmediate(int64_t V, EVT VT,
Chris Lattner37caf8c2007-04-09 23:33:39 +00004853 const ARMSubtarget *Subtarget) {
Evan Cheng961f8792007-03-13 20:37:59 +00004854 if (V == 0)
4855 return true;
4856
Evan Cheng65011532009-03-09 19:15:00 +00004857 if (!VT.isSimple())
4858 return false;
4859
Evan Chenge6c835f2009-08-14 20:09:37 +00004860 if (Subtarget->isThumb1Only())
4861 return isLegalT1AddressImmediate(V, VT);
4862 else if (Subtarget->isThumb2())
4863 return isLegalT2AddressImmediate(V, VT, Subtarget);
Evan Chengb01fad62007-03-12 23:30:29 +00004864
Evan Chenge6c835f2009-08-14 20:09:37 +00004865 // ARM mode.
Evan Chengb01fad62007-03-12 23:30:29 +00004866 if (V < 0)
4867 V = - V;
Owen Anderson825b72b2009-08-11 20:47:22 +00004868 switch (VT.getSimpleVT().SimpleTy) {
Evan Chengb01fad62007-03-12 23:30:29 +00004869 default: return false;
Owen Anderson825b72b2009-08-11 20:47:22 +00004870 case MVT::i1:
4871 case MVT::i8:
4872 case MVT::i32:
Evan Chengb01fad62007-03-12 23:30:29 +00004873 // +- imm12
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004874 return V == (V & ((1LL << 12) - 1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004875 case MVT::i16:
Evan Chengb01fad62007-03-12 23:30:29 +00004876 // +- imm8
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004877 return V == (V & ((1LL << 8) - 1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004878 case MVT::f32:
4879 case MVT::f64:
Evan Chenge6c835f2009-08-14 20:09:37 +00004880 if (!Subtarget->hasVFP2()) // FIXME: NEON?
Evan Chengb01fad62007-03-12 23:30:29 +00004881 return false;
Evan Cheng0b0a9a92007-05-03 02:00:18 +00004882 if ((V & 3) != 0)
Evan Chengb01fad62007-03-12 23:30:29 +00004883 return false;
4884 V >>= 2;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004885 return V == (V & ((1LL << 8) - 1));
Evan Chengb01fad62007-03-12 23:30:29 +00004886 }
Evan Chenga8e29892007-01-19 07:51:42 +00004887}
4888
Evan Chenge6c835f2009-08-14 20:09:37 +00004889bool ARMTargetLowering::isLegalT2ScaledAddressingMode(const AddrMode &AM,
4890 EVT VT) const {
4891 int Scale = AM.Scale;
4892 if (Scale < 0)
4893 return false;
4894
4895 switch (VT.getSimpleVT().SimpleTy) {
4896 default: return false;
4897 case MVT::i1:
4898 case MVT::i8:
4899 case MVT::i16:
4900 case MVT::i32:
4901 if (Scale == 1)
4902 return true;
4903 // r + r << imm
4904 Scale = Scale & ~1;
4905 return Scale == 2 || Scale == 4 || Scale == 8;
4906 case MVT::i64:
4907 // r + r
4908 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
4909 return true;
4910 return false;
4911 case MVT::isVoid:
4912 // Note, we allow "void" uses (basically, uses that aren't loads or
4913 // stores), because arm allows folding a scale into many arithmetic
4914 // operations. This should be made more precise and revisited later.
4915
4916 // Allow r << imm, but the imm has to be a multiple of two.
4917 if (Scale & 1) return false;
4918 return isPowerOf2_32(Scale);
4919 }
4920}
4921
Chris Lattner37caf8c2007-04-09 23:33:39 +00004922/// isLegalAddressingMode - Return true if the addressing mode represented
4923/// by AM is legal for this target, for a load/store of the specified type.
Bob Wilson2dc4f542009-03-20 22:42:55 +00004924bool ARMTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattner37caf8c2007-04-09 23:33:39 +00004925 const Type *Ty) const {
Owen Andersone50ed302009-08-10 22:56:29 +00004926 EVT VT = getValueType(Ty, true);
Bob Wilson2c7dab12009-04-08 17:55:28 +00004927 if (!isLegalAddressImmediate(AM.BaseOffs, VT, Subtarget))
Evan Chengb01fad62007-03-12 23:30:29 +00004928 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00004929
Chris Lattner37caf8c2007-04-09 23:33:39 +00004930 // Can never fold addr of global into load/store.
Bob Wilson2dc4f542009-03-20 22:42:55 +00004931 if (AM.BaseGV)
Chris Lattner37caf8c2007-04-09 23:33:39 +00004932 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00004933
Chris Lattner37caf8c2007-04-09 23:33:39 +00004934 switch (AM.Scale) {
4935 case 0: // no scale reg, must be "r+i" or "r", or "i".
4936 break;
4937 case 1:
Evan Chenge6c835f2009-08-14 20:09:37 +00004938 if (Subtarget->isThumb1Only())
Chris Lattner37caf8c2007-04-09 23:33:39 +00004939 return false;
Chris Lattner5a3d40d2007-04-13 06:50:55 +00004940 // FALL THROUGH.
Chris Lattner37caf8c2007-04-09 23:33:39 +00004941 default:
Chris Lattner5a3d40d2007-04-13 06:50:55 +00004942 // ARM doesn't support any R+R*scale+imm addr modes.
4943 if (AM.BaseOffs)
4944 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00004945
Bob Wilson2c7dab12009-04-08 17:55:28 +00004946 if (!VT.isSimple())
4947 return false;
4948
Evan Chenge6c835f2009-08-14 20:09:37 +00004949 if (Subtarget->isThumb2())
4950 return isLegalT2ScaledAddressingMode(AM, VT);
4951
Chris Lattnereb13d1b2007-04-10 03:48:29 +00004952 int Scale = AM.Scale;
Owen Anderson825b72b2009-08-11 20:47:22 +00004953 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner37caf8c2007-04-09 23:33:39 +00004954 default: return false;
Owen Anderson825b72b2009-08-11 20:47:22 +00004955 case MVT::i1:
4956 case MVT::i8:
4957 case MVT::i32:
Chris Lattnereb13d1b2007-04-10 03:48:29 +00004958 if (Scale < 0) Scale = -Scale;
4959 if (Scale == 1)
Chris Lattner37caf8c2007-04-09 23:33:39 +00004960 return true;
4961 // r + r << imm
Chris Lattnere1152942007-04-11 16:17:12 +00004962 return isPowerOf2_32(Scale & ~1);
Owen Anderson825b72b2009-08-11 20:47:22 +00004963 case MVT::i16:
Evan Chenge6c835f2009-08-14 20:09:37 +00004964 case MVT::i64:
Chris Lattner37caf8c2007-04-09 23:33:39 +00004965 // r + r
Chris Lattnereb13d1b2007-04-10 03:48:29 +00004966 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
Chris Lattner37caf8c2007-04-09 23:33:39 +00004967 return true;
Chris Lattnere1152942007-04-11 16:17:12 +00004968 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00004969
Owen Anderson825b72b2009-08-11 20:47:22 +00004970 case MVT::isVoid:
Chris Lattner37caf8c2007-04-09 23:33:39 +00004971 // Note, we allow "void" uses (basically, uses that aren't loads or
4972 // stores), because arm allows folding a scale into many arithmetic
4973 // operations. This should be made more precise and revisited later.
Bob Wilson2dc4f542009-03-20 22:42:55 +00004974
Chris Lattner37caf8c2007-04-09 23:33:39 +00004975 // Allow r << imm, but the imm has to be a multiple of two.
Evan Chenge6c835f2009-08-14 20:09:37 +00004976 if (Scale & 1) return false;
4977 return isPowerOf2_32(Scale);
Chris Lattner37caf8c2007-04-09 23:33:39 +00004978 }
4979 break;
Evan Chengb01fad62007-03-12 23:30:29 +00004980 }
Chris Lattner37caf8c2007-04-09 23:33:39 +00004981 return true;
Evan Chengb01fad62007-03-12 23:30:29 +00004982}
4983
Evan Cheng77e47512009-11-11 19:05:52 +00004984/// isLegalICmpImmediate - Return true if the specified immediate is legal
4985/// icmp immediate, that is the target has icmp instructions which can compare
4986/// a register against the immediate without having to materialize the
4987/// immediate into a register.
Evan Cheng06b53c02009-11-12 07:13:11 +00004988bool ARMTargetLowering::isLegalICmpImmediate(int64_t Imm) const {
Evan Cheng77e47512009-11-11 19:05:52 +00004989 if (!Subtarget->isThumb())
4990 return ARM_AM::getSOImmVal(Imm) != -1;
4991 if (Subtarget->isThumb2())
4992 return ARM_AM::getT2SOImmVal(Imm) != -1;
Evan Cheng06b53c02009-11-12 07:13:11 +00004993 return Imm >= 0 && Imm <= 255;
Evan Cheng77e47512009-11-11 19:05:52 +00004994}
4995
Owen Andersone50ed302009-08-10 22:56:29 +00004996static bool getARMIndexedAddressParts(SDNode *Ptr, EVT VT,
Evan Chenge88d5ce2009-07-02 07:28:31 +00004997 bool isSEXTLoad, SDValue &Base,
4998 SDValue &Offset, bool &isInc,
4999 SelectionDAG &DAG) {
Evan Chenga8e29892007-01-19 07:51:42 +00005000 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
5001 return false;
5002
Owen Anderson825b72b2009-08-11 20:47:22 +00005003 if (VT == MVT::i16 || ((VT == MVT::i8 || VT == MVT::i1) && isSEXTLoad)) {
Evan Chenga8e29892007-01-19 07:51:42 +00005004 // AddressingMode 3
5005 Base = Ptr->getOperand(0);
5006 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005007 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00005008 if (RHSC < 0 && RHSC > -256) {
Evan Chenge88d5ce2009-07-02 07:28:31 +00005009 assert(Ptr->getOpcode() == ISD::ADD);
Evan Chenga8e29892007-01-19 07:51:42 +00005010 isInc = false;
5011 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
5012 return true;
5013 }
5014 }
5015 isInc = (Ptr->getOpcode() == ISD::ADD);
5016 Offset = Ptr->getOperand(1);
5017 return true;
Owen Anderson825b72b2009-08-11 20:47:22 +00005018 } else if (VT == MVT::i32 || VT == MVT::i8 || VT == MVT::i1) {
Evan Chenga8e29892007-01-19 07:51:42 +00005019 // AddressingMode 2
5020 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005021 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00005022 if (RHSC < 0 && RHSC > -0x1000) {
Evan Chenge88d5ce2009-07-02 07:28:31 +00005023 assert(Ptr->getOpcode() == ISD::ADD);
Evan Chenga8e29892007-01-19 07:51:42 +00005024 isInc = false;
5025 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
5026 Base = Ptr->getOperand(0);
5027 return true;
5028 }
5029 }
5030
5031 if (Ptr->getOpcode() == ISD::ADD) {
5032 isInc = true;
5033 ARM_AM::ShiftOpc ShOpcVal= ARM_AM::getShiftOpcForNode(Ptr->getOperand(0));
5034 if (ShOpcVal != ARM_AM::no_shift) {
5035 Base = Ptr->getOperand(1);
5036 Offset = Ptr->getOperand(0);
5037 } else {
5038 Base = Ptr->getOperand(0);
5039 Offset = Ptr->getOperand(1);
5040 }
5041 return true;
5042 }
5043
5044 isInc = (Ptr->getOpcode() == ISD::ADD);
5045 Base = Ptr->getOperand(0);
5046 Offset = Ptr->getOperand(1);
5047 return true;
5048 }
5049
Jim Grosbache5165492009-11-09 00:11:35 +00005050 // FIXME: Use VLDM / VSTM to emulate indexed FP load / store.
Evan Chenga8e29892007-01-19 07:51:42 +00005051 return false;
5052}
5053
Owen Andersone50ed302009-08-10 22:56:29 +00005054static bool getT2IndexedAddressParts(SDNode *Ptr, EVT VT,
Evan Chenge88d5ce2009-07-02 07:28:31 +00005055 bool isSEXTLoad, SDValue &Base,
5056 SDValue &Offset, bool &isInc,
5057 SelectionDAG &DAG) {
5058 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
5059 return false;
5060
5061 Base = Ptr->getOperand(0);
5062 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
5063 int RHSC = (int)RHS->getZExtValue();
5064 if (RHSC < 0 && RHSC > -0x100) { // 8 bits.
5065 assert(Ptr->getOpcode() == ISD::ADD);
5066 isInc = false;
5067 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
5068 return true;
5069 } else if (RHSC > 0 && RHSC < 0x100) { // 8 bit, no zero.
5070 isInc = Ptr->getOpcode() == ISD::ADD;
5071 Offset = DAG.getConstant(RHSC, RHS->getValueType(0));
5072 return true;
5073 }
5074 }
5075
5076 return false;
5077}
5078
Evan Chenga8e29892007-01-19 07:51:42 +00005079/// getPreIndexedAddressParts - returns true by value, base pointer and
5080/// offset pointer and addressing mode by reference if the node's address
5081/// can be legally represented as pre-indexed load / store address.
5082bool
Dan Gohman475871a2008-07-27 21:46:04 +00005083ARMTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
5084 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00005085 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00005086 SelectionDAG &DAG) const {
Evan Chenge88d5ce2009-07-02 07:28:31 +00005087 if (Subtarget->isThumb1Only())
Evan Chenga8e29892007-01-19 07:51:42 +00005088 return false;
5089
Owen Andersone50ed302009-08-10 22:56:29 +00005090 EVT VT;
Dan Gohman475871a2008-07-27 21:46:04 +00005091 SDValue Ptr;
Evan Chenga8e29892007-01-19 07:51:42 +00005092 bool isSEXTLoad = false;
5093 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
5094 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00005095 VT = LD->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00005096 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
5097 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
5098 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00005099 VT = ST->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00005100 } else
5101 return false;
5102
5103 bool isInc;
Evan Chenge88d5ce2009-07-02 07:28:31 +00005104 bool isLegal = false;
Evan Chenge6c835f2009-08-14 20:09:37 +00005105 if (Subtarget->isThumb2())
Evan Chenge88d5ce2009-07-02 07:28:31 +00005106 isLegal = getT2IndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base,
5107 Offset, isInc, DAG);
Jim Grosbach764ab522009-08-11 15:33:49 +00005108 else
Evan Chenge88d5ce2009-07-02 07:28:31 +00005109 isLegal = getARMIndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base,
Evan Cheng04129572009-07-02 06:44:30 +00005110 Offset, isInc, DAG);
Evan Chenge88d5ce2009-07-02 07:28:31 +00005111 if (!isLegal)
5112 return false;
5113
5114 AM = isInc ? ISD::PRE_INC : ISD::PRE_DEC;
5115 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00005116}
5117
5118/// getPostIndexedAddressParts - returns true by value, base pointer and
5119/// offset pointer and addressing mode by reference if this node can be
5120/// combined with a load / store to form a post-indexed load / store.
5121bool ARMTargetLowering::getPostIndexedAddressParts(SDNode *N, SDNode *Op,
Dan Gohman475871a2008-07-27 21:46:04 +00005122 SDValue &Base,
5123 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00005124 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00005125 SelectionDAG &DAG) const {
Evan Chenge88d5ce2009-07-02 07:28:31 +00005126 if (Subtarget->isThumb1Only())
Evan Chenga8e29892007-01-19 07:51:42 +00005127 return false;
5128
Owen Andersone50ed302009-08-10 22:56:29 +00005129 EVT VT;
Dan Gohman475871a2008-07-27 21:46:04 +00005130 SDValue Ptr;
Evan Chenga8e29892007-01-19 07:51:42 +00005131 bool isSEXTLoad = false;
5132 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Dan Gohmanb625f2f2008-01-30 00:15:11 +00005133 VT = LD->getMemoryVT();
Evan Cheng28dad2a2010-05-18 21:31:17 +00005134 Ptr = LD->getBasePtr();
Evan Chenga8e29892007-01-19 07:51:42 +00005135 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
5136 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Dan Gohmanb625f2f2008-01-30 00:15:11 +00005137 VT = ST->getMemoryVT();
Evan Cheng28dad2a2010-05-18 21:31:17 +00005138 Ptr = ST->getBasePtr();
Evan Chenga8e29892007-01-19 07:51:42 +00005139 } else
5140 return false;
5141
5142 bool isInc;
Evan Chenge88d5ce2009-07-02 07:28:31 +00005143 bool isLegal = false;
Evan Chenge6c835f2009-08-14 20:09:37 +00005144 if (Subtarget->isThumb2())
Evan Chenge88d5ce2009-07-02 07:28:31 +00005145 isLegal = getT2IndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
Evan Cheng28dad2a2010-05-18 21:31:17 +00005146 isInc, DAG);
Jim Grosbach764ab522009-08-11 15:33:49 +00005147 else
Evan Chenge88d5ce2009-07-02 07:28:31 +00005148 isLegal = getARMIndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
5149 isInc, DAG);
5150 if (!isLegal)
5151 return false;
5152
Evan Cheng28dad2a2010-05-18 21:31:17 +00005153 if (Ptr != Base) {
5154 // Swap base ptr and offset to catch more post-index load / store when
5155 // it's legal. In Thumb2 mode, offset must be an immediate.
5156 if (Ptr == Offset && Op->getOpcode() == ISD::ADD &&
5157 !Subtarget->isThumb2())
5158 std::swap(Base, Offset);
5159
5160 // Post-indexed load / store update the base pointer.
5161 if (Ptr != Base)
5162 return false;
5163 }
5164
Evan Chenge88d5ce2009-07-02 07:28:31 +00005165 AM = isInc ? ISD::POST_INC : ISD::POST_DEC;
5166 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00005167}
5168
Dan Gohman475871a2008-07-27 21:46:04 +00005169void ARMTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00005170 const APInt &Mask,
Bob Wilson2dc4f542009-03-20 22:42:55 +00005171 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00005172 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00005173 const SelectionDAG &DAG,
Evan Chenga8e29892007-01-19 07:51:42 +00005174 unsigned Depth) const {
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00005175 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
Evan Chenga8e29892007-01-19 07:51:42 +00005176 switch (Op.getOpcode()) {
5177 default: break;
5178 case ARMISD::CMOV: {
5179 // Bits are known zero/one if known on the LHS and RHS.
Dan Gohmanea859be2007-06-22 14:59:07 +00005180 DAG.ComputeMaskedBits(Op.getOperand(0), Mask, KnownZero, KnownOne, Depth+1);
Evan Chenga8e29892007-01-19 07:51:42 +00005181 if (KnownZero == 0 && KnownOne == 0) return;
5182
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00005183 APInt KnownZeroRHS, KnownOneRHS;
Dan Gohmanea859be2007-06-22 14:59:07 +00005184 DAG.ComputeMaskedBits(Op.getOperand(1), Mask,
5185 KnownZeroRHS, KnownOneRHS, Depth+1);
Evan Chenga8e29892007-01-19 07:51:42 +00005186 KnownZero &= KnownZeroRHS;
5187 KnownOne &= KnownOneRHS;
5188 return;
5189 }
5190 }
5191}
5192
5193//===----------------------------------------------------------------------===//
5194// ARM Inline Assembly Support
5195//===----------------------------------------------------------------------===//
5196
5197/// getConstraintType - Given a constraint letter, return the type of
5198/// constraint it is for this target.
5199ARMTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00005200ARMTargetLowering::getConstraintType(const std::string &Constraint) const {
5201 if (Constraint.size() == 1) {
5202 switch (Constraint[0]) {
5203 default: break;
5204 case 'l': return C_RegisterClass;
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005205 case 'w': return C_RegisterClass;
Chris Lattner4234f572007-03-25 02:14:49 +00005206 }
Evan Chenga8e29892007-01-19 07:51:42 +00005207 }
Chris Lattner4234f572007-03-25 02:14:49 +00005208 return TargetLowering::getConstraintType(Constraint);
Evan Chenga8e29892007-01-19 07:51:42 +00005209}
5210
Bob Wilson2dc4f542009-03-20 22:42:55 +00005211std::pair<unsigned, const TargetRegisterClass*>
Evan Chenga8e29892007-01-19 07:51:42 +00005212ARMTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00005213 EVT VT) const {
Evan Chenga8e29892007-01-19 07:51:42 +00005214 if (Constraint.size() == 1) {
Jakob Stoklund Olesen09bf0032010-01-14 18:19:56 +00005215 // GCC ARM Constraint Letters
Evan Chenga8e29892007-01-19 07:51:42 +00005216 switch (Constraint[0]) {
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005217 case 'l':
Jakob Stoklund Olesen09bf0032010-01-14 18:19:56 +00005218 if (Subtarget->isThumb())
Jim Grosbach30eae3c2009-04-07 20:34:09 +00005219 return std::make_pair(0U, ARM::tGPRRegisterClass);
5220 else
5221 return std::make_pair(0U, ARM::GPRRegisterClass);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005222 case 'r':
5223 return std::make_pair(0U, ARM::GPRRegisterClass);
5224 case 'w':
Owen Anderson825b72b2009-08-11 20:47:22 +00005225 if (VT == MVT::f32)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005226 return std::make_pair(0U, ARM::SPRRegisterClass);
Bob Wilson5afffae2009-12-18 01:03:29 +00005227 if (VT.getSizeInBits() == 64)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005228 return std::make_pair(0U, ARM::DPRRegisterClass);
Evan Chengd831cda2009-12-08 23:06:22 +00005229 if (VT.getSizeInBits() == 128)
5230 return std::make_pair(0U, ARM::QPRRegisterClass);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005231 break;
Evan Chenga8e29892007-01-19 07:51:42 +00005232 }
5233 }
Bob Wilson33cc5cb2010-03-15 23:09:18 +00005234 if (StringRef("{cc}").equals_lower(Constraint))
Jakob Stoklund Olesen0d8ba332010-06-18 16:49:33 +00005235 return std::make_pair(unsigned(ARM::CPSR), ARM::CCRRegisterClass);
Bob Wilson33cc5cb2010-03-15 23:09:18 +00005236
Evan Chenga8e29892007-01-19 07:51:42 +00005237 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
5238}
5239
5240std::vector<unsigned> ARMTargetLowering::
5241getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00005242 EVT VT) const {
Evan Chenga8e29892007-01-19 07:51:42 +00005243 if (Constraint.size() != 1)
5244 return std::vector<unsigned>();
5245
5246 switch (Constraint[0]) { // GCC ARM Constraint Letters
5247 default: break;
5248 case 'l':
Jim Grosbach30eae3c2009-04-07 20:34:09 +00005249 return make_vector<unsigned>(ARM::R0, ARM::R1, ARM::R2, ARM::R3,
5250 ARM::R4, ARM::R5, ARM::R6, ARM::R7,
5251 0);
Evan Chenga8e29892007-01-19 07:51:42 +00005252 case 'r':
5253 return make_vector<unsigned>(ARM::R0, ARM::R1, ARM::R2, ARM::R3,
5254 ARM::R4, ARM::R5, ARM::R6, ARM::R7,
5255 ARM::R8, ARM::R9, ARM::R10, ARM::R11,
5256 ARM::R12, ARM::LR, 0);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005257 case 'w':
Owen Anderson825b72b2009-08-11 20:47:22 +00005258 if (VT == MVT::f32)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005259 return make_vector<unsigned>(ARM::S0, ARM::S1, ARM::S2, ARM::S3,
5260 ARM::S4, ARM::S5, ARM::S6, ARM::S7,
5261 ARM::S8, ARM::S9, ARM::S10, ARM::S11,
5262 ARM::S12,ARM::S13,ARM::S14,ARM::S15,
5263 ARM::S16,ARM::S17,ARM::S18,ARM::S19,
5264 ARM::S20,ARM::S21,ARM::S22,ARM::S23,
5265 ARM::S24,ARM::S25,ARM::S26,ARM::S27,
5266 ARM::S28,ARM::S29,ARM::S30,ARM::S31, 0);
Bob Wilson5afffae2009-12-18 01:03:29 +00005267 if (VT.getSizeInBits() == 64)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005268 return make_vector<unsigned>(ARM::D0, ARM::D1, ARM::D2, ARM::D3,
5269 ARM::D4, ARM::D5, ARM::D6, ARM::D7,
5270 ARM::D8, ARM::D9, ARM::D10,ARM::D11,
5271 ARM::D12,ARM::D13,ARM::D14,ARM::D15, 0);
Evan Chengd831cda2009-12-08 23:06:22 +00005272 if (VT.getSizeInBits() == 128)
5273 return make_vector<unsigned>(ARM::Q0, ARM::Q1, ARM::Q2, ARM::Q3,
5274 ARM::Q4, ARM::Q5, ARM::Q6, ARM::Q7, 0);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005275 break;
Evan Chenga8e29892007-01-19 07:51:42 +00005276 }
5277
5278 return std::vector<unsigned>();
5279}
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005280
5281/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
5282/// vector. If it is invalid, don't add anything to Ops.
5283void ARMTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
5284 char Constraint,
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005285 std::vector<SDValue>&Ops,
5286 SelectionDAG &DAG) const {
5287 SDValue Result(0, 0);
5288
5289 switch (Constraint) {
5290 default: break;
5291 case 'I': case 'J': case 'K': case 'L':
5292 case 'M': case 'N': case 'O':
5293 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
5294 if (!C)
5295 return;
5296
5297 int64_t CVal64 = C->getSExtValue();
5298 int CVal = (int) CVal64;
5299 // None of these constraints allow values larger than 32 bits. Check
5300 // that the value fits in an int.
5301 if (CVal != CVal64)
5302 return;
5303
5304 switch (Constraint) {
5305 case 'I':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005306 if (Subtarget->isThumb1Only()) {
5307 // This must be a constant between 0 and 255, for ADD
5308 // immediates.
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005309 if (CVal >= 0 && CVal <= 255)
5310 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00005311 } else if (Subtarget->isThumb2()) {
5312 // A constant that can be used as an immediate value in a
5313 // data-processing instruction.
5314 if (ARM_AM::getT2SOImmVal(CVal) != -1)
5315 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005316 } else {
5317 // A constant that can be used as an immediate value in a
5318 // data-processing instruction.
5319 if (ARM_AM::getSOImmVal(CVal) != -1)
5320 break;
5321 }
5322 return;
5323
5324 case 'J':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005325 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005326 // This must be a constant between -255 and -1, for negated ADD
5327 // immediates. This can be used in GCC with an "n" modifier that
5328 // prints the negated value, for use with SUB instructions. It is
5329 // not useful otherwise but is implemented for compatibility.
5330 if (CVal >= -255 && CVal <= -1)
5331 break;
5332 } else {
5333 // This must be a constant between -4095 and 4095. It is not clear
5334 // what this constraint is intended for. Implemented for
5335 // compatibility with GCC.
5336 if (CVal >= -4095 && CVal <= 4095)
5337 break;
5338 }
5339 return;
5340
5341 case 'K':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005342 if (Subtarget->isThumb1Only()) {
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005343 // A 32-bit value where only one byte has a nonzero value. Exclude
5344 // zero to match GCC. This constraint is used by GCC internally for
5345 // constants that can be loaded with a move/shift combination.
5346 // It is not useful otherwise but is implemented for compatibility.
5347 if (CVal != 0 && ARM_AM::isThumbImmShiftedVal(CVal))
5348 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00005349 } else if (Subtarget->isThumb2()) {
5350 // A constant whose bitwise inverse can be used as an immediate
5351 // value in a data-processing instruction. This can be used in GCC
5352 // with a "B" modifier that prints the inverted value, for use with
5353 // BIC and MVN instructions. It is not useful otherwise but is
5354 // implemented for compatibility.
5355 if (ARM_AM::getT2SOImmVal(~CVal) != -1)
5356 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005357 } else {
5358 // A constant whose bitwise inverse can be used as an immediate
5359 // value in a data-processing instruction. This can be used in GCC
5360 // with a "B" modifier that prints the inverted value, for use with
5361 // BIC and MVN instructions. It is not useful otherwise but is
5362 // implemented for compatibility.
5363 if (ARM_AM::getSOImmVal(~CVal) != -1)
5364 break;
5365 }
5366 return;
5367
5368 case 'L':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005369 if (Subtarget->isThumb1Only()) {
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005370 // This must be a constant between -7 and 7,
5371 // for 3-operand ADD/SUB immediate instructions.
5372 if (CVal >= -7 && CVal < 7)
5373 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00005374 } else if (Subtarget->isThumb2()) {
5375 // A constant whose negation can be used as an immediate value in a
5376 // data-processing instruction. This can be used in GCC with an "n"
5377 // modifier that prints the negated value, for use with SUB
5378 // instructions. It is not useful otherwise but is implemented for
5379 // compatibility.
5380 if (ARM_AM::getT2SOImmVal(-CVal) != -1)
5381 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005382 } else {
5383 // A constant whose negation can be used as an immediate value in a
5384 // data-processing instruction. This can be used in GCC with an "n"
5385 // modifier that prints the negated value, for use with SUB
5386 // instructions. It is not useful otherwise but is implemented for
5387 // compatibility.
5388 if (ARM_AM::getSOImmVal(-CVal) != -1)
5389 break;
5390 }
5391 return;
5392
5393 case 'M':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005394 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005395 // This must be a multiple of 4 between 0 and 1020, for
5396 // ADD sp + immediate.
5397 if ((CVal >= 0 && CVal <= 1020) && ((CVal & 3) == 0))
5398 break;
5399 } else {
5400 // A power of two or a constant between 0 and 32. This is used in
5401 // GCC for the shift amount on shifted register operands, but it is
5402 // useful in general for any shift amounts.
5403 if ((CVal >= 0 && CVal <= 32) || ((CVal & (CVal - 1)) == 0))
5404 break;
5405 }
5406 return;
5407
5408 case 'N':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005409 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005410 // This must be a constant between 0 and 31, for shift amounts.
5411 if (CVal >= 0 && CVal <= 31)
5412 break;
5413 }
5414 return;
5415
5416 case 'O':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005417 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005418 // This must be a multiple of 4 between -508 and 508, for
5419 // ADD/SUB sp = sp + immediate.
5420 if ((CVal >= -508 && CVal <= 508) && ((CVal & 3) == 0))
5421 break;
5422 }
5423 return;
5424 }
5425 Result = DAG.getTargetConstant(CVal, Op.getValueType());
5426 break;
5427 }
5428
5429 if (Result.getNode()) {
5430 Ops.push_back(Result);
5431 return;
5432 }
Dale Johannesen1784d162010-06-25 21:55:36 +00005433 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005434}
Anton Korobeynikov48e19352009-09-23 19:04:09 +00005435
5436bool
5437ARMTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
5438 // The ARM target isn't yet aware of offsets.
5439 return false;
5440}
Evan Cheng39382422009-10-28 01:44:26 +00005441
5442int ARM::getVFPf32Imm(const APFloat &FPImm) {
5443 APInt Imm = FPImm.bitcastToAPInt();
5444 uint32_t Sign = Imm.lshr(31).getZExtValue() & 1;
5445 int32_t Exp = (Imm.lshr(23).getSExtValue() & 0xff) - 127; // -126 to 127
5446 int64_t Mantissa = Imm.getZExtValue() & 0x7fffff; // 23 bits
5447
5448 // We can handle 4 bits of mantissa.
5449 // mantissa = (16+UInt(e:f:g:h))/16.
5450 if (Mantissa & 0x7ffff)
5451 return -1;
5452 Mantissa >>= 19;
5453 if ((Mantissa & 0xf) != Mantissa)
5454 return -1;
5455
5456 // We can handle 3 bits of exponent: exp == UInt(NOT(b):c:d)-3
5457 if (Exp < -3 || Exp > 4)
5458 return -1;
5459 Exp = ((Exp+3) & 0x7) ^ 4;
5460
5461 return ((int)Sign << 7) | (Exp << 4) | Mantissa;
5462}
5463
5464int ARM::getVFPf64Imm(const APFloat &FPImm) {
5465 APInt Imm = FPImm.bitcastToAPInt();
5466 uint64_t Sign = Imm.lshr(63).getZExtValue() & 1;
5467 int64_t Exp = (Imm.lshr(52).getSExtValue() & 0x7ff) - 1023; // -1022 to 1023
5468 uint64_t Mantissa = Imm.getZExtValue() & 0xfffffffffffffLL;
5469
5470 // We can handle 4 bits of mantissa.
5471 // mantissa = (16+UInt(e:f:g:h))/16.
5472 if (Mantissa & 0xffffffffffffLL)
5473 return -1;
5474 Mantissa >>= 48;
5475 if ((Mantissa & 0xf) != Mantissa)
5476 return -1;
5477
5478 // We can handle 3 bits of exponent: exp == UInt(NOT(b):c:d)-3
5479 if (Exp < -3 || Exp > 4)
5480 return -1;
5481 Exp = ((Exp+3) & 0x7) ^ 4;
5482
5483 return ((int)Sign << 7) | (Exp << 4) | Mantissa;
5484}
5485
Jim Grosbach469bbdb2010-07-16 23:05:05 +00005486bool ARM::isBitFieldInvertedMask(unsigned v) {
5487 if (v == 0xffffffff)
5488 return 0;
5489 // there can be 1's on either or both "outsides", all the "inside"
5490 // bits must be 0's
5491 unsigned int lsb = 0, msb = 31;
5492 while (v & (1 << msb)) --msb;
5493 while (v & (1 << lsb)) ++lsb;
5494 for (unsigned int i = lsb; i <= msb; ++i) {
5495 if (v & (1 << i))
5496 return 0;
5497 }
5498 return 1;
5499}
5500
Evan Cheng39382422009-10-28 01:44:26 +00005501/// isFPImmLegal - Returns true if the target can instruction select the
5502/// specified FP immediate natively. If false, the legalizer will
5503/// materialize the FP immediate as a load from a constant pool.
5504bool ARMTargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
5505 if (!Subtarget->hasVFP3())
5506 return false;
5507 if (VT == MVT::f32)
5508 return ARM::getVFPf32Imm(Imm) != -1;
5509 if (VT == MVT::f64)
5510 return ARM::getVFPf64Imm(Imm) != -1;
5511 return false;
5512}