blob: e2419298b56529091e1b02969922124f6ec20fff [file] [log] [blame]
Nate Begeman1d9d7422005-10-18 00:28:58 +00001//===-- PPCISelLowering.cpp - PPC DAG Lowering Implementation -------------===//
Chris Lattner7c5a3d32005-08-16 17:14:42 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by Chris Lattner and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
Nate Begeman21e463b2005-10-16 05:39:50 +000010// This file implements the PPCISelLowering class.
Chris Lattner7c5a3d32005-08-16 17:14:42 +000011//
12//===----------------------------------------------------------------------===//
13
Chris Lattner16e71f22005-10-14 23:59:06 +000014#include "PPCISelLowering.h"
15#include "PPCTargetMachine.h"
Chris Lattner59138102006-04-17 05:28:54 +000016#include "PPCPerfectShuffle.h"
Nate Begeman750ac1b2006-02-01 07:19:44 +000017#include "llvm/ADT/VectorExtras.h"
Evan Chengc4c62572006-03-13 23:20:37 +000018#include "llvm/Analysis/ScalarEvolutionExpressions.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000019#include "llvm/CodeGen/MachineFrameInfo.h"
20#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner8a2d3ca2005-08-26 21:23:58 +000021#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000022#include "llvm/CodeGen/SelectionDAG.h"
Chris Lattner7b738342005-09-13 19:33:40 +000023#include "llvm/CodeGen/SSARegMap.h"
Chris Lattner0b1e4e52005-08-26 17:36:52 +000024#include "llvm/Constants.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000025#include "llvm/Function.h"
Chris Lattner6d92cad2006-03-26 10:06:40 +000026#include "llvm/Intrinsics.h"
Nate Begeman750ac1b2006-02-01 07:19:44 +000027#include "llvm/Support/MathExtras.h"
Evan Chengd2ee2182006-02-18 00:08:58 +000028#include "llvm/Target/TargetOptions.h"
Chris Lattner4eab7142006-11-10 02:08:47 +000029#include "llvm/Support/CommandLine.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000030using namespace llvm;
31
Chris Lattner4eab7142006-11-10 02:08:47 +000032static cl::opt<bool> EnablePPCPreinc("enable-ppc-preinc");
33
Chris Lattner331d1bc2006-11-02 01:44:04 +000034PPCTargetLowering::PPCTargetLowering(PPCTargetMachine &TM)
35 : TargetLowering(TM), PPCSubTarget(*TM.getSubtargetImpl()) {
Chris Lattner7c5a3d32005-08-16 17:14:42 +000036
37 // Fold away setcc operations if possible.
38 setSetCCIsExpensive();
Nate Begeman405e3ec2005-10-21 00:02:42 +000039 setPow2DivIsCheap();
Chris Lattner7c5a3d32005-08-16 17:14:42 +000040
Chris Lattnerd145a612005-09-27 22:18:25 +000041 // Use _setjmp/_longjmp instead of setjmp/longjmp.
42 setUseUnderscoreSetJmpLongJmp(true);
43
Chris Lattner7c5a3d32005-08-16 17:14:42 +000044 // Set up the register classes.
Nate Begeman1d9d7422005-10-18 00:28:58 +000045 addRegisterClass(MVT::i32, PPC::GPRCRegisterClass);
46 addRegisterClass(MVT::f32, PPC::F4RCRegisterClass);
47 addRegisterClass(MVT::f64, PPC::F8RCRegisterClass);
Chris Lattner7c5a3d32005-08-16 17:14:42 +000048
Evan Chengc5484282006-10-04 00:56:09 +000049 // PowerPC has an i16 but no i8 (or i1) SEXTLOAD
50 setLoadXAction(ISD::SEXTLOAD, MVT::i1, Expand);
51 setLoadXAction(ISD::SEXTLOAD, MVT::i8, Expand);
52
Evan Cheng8b2794a2006-10-13 21:14:26 +000053 // PowerPC does not have truncstore for i1.
54 setStoreXAction(MVT::i1, Promote);
55
Chris Lattner94e509c2006-11-10 23:58:45 +000056 // PowerPC has pre-inc load and store's.
57 setIndexedLoadAction(ISD::PRE_INC, MVT::i1, Legal);
58 setIndexedLoadAction(ISD::PRE_INC, MVT::i8, Legal);
59 setIndexedLoadAction(ISD::PRE_INC, MVT::i16, Legal);
Evan Chengcd633192006-11-09 19:11:50 +000060 setIndexedLoadAction(ISD::PRE_INC, MVT::i32, Legal);
61 setIndexedLoadAction(ISD::PRE_INC, MVT::i64, Legal);
Chris Lattner94e509c2006-11-10 23:58:45 +000062 setIndexedStoreAction(ISD::PRE_INC, MVT::i1, Legal);
63 setIndexedStoreAction(ISD::PRE_INC, MVT::i8, Legal);
64 setIndexedStoreAction(ISD::PRE_INC, MVT::i16, Legal);
Evan Chengcd633192006-11-09 19:11:50 +000065 setIndexedStoreAction(ISD::PRE_INC, MVT::i32, Legal);
66 setIndexedStoreAction(ISD::PRE_INC, MVT::i64, Legal);
67
Chris Lattnera54aa942006-01-29 06:26:08 +000068 setOperationAction(ISD::ConstantFP, MVT::f64, Expand);
69 setOperationAction(ISD::ConstantFP, MVT::f32, Expand);
70
Chris Lattner7c5a3d32005-08-16 17:14:42 +000071 // PowerPC has no intrinsics for these particular operations
72 setOperationAction(ISD::MEMMOVE, MVT::Other, Expand);
73 setOperationAction(ISD::MEMSET, MVT::Other, Expand);
74 setOperationAction(ISD::MEMCPY, MVT::Other, Expand);
75
Chris Lattner7c5a3d32005-08-16 17:14:42 +000076 // PowerPC has no SREM/UREM instructions
77 setOperationAction(ISD::SREM, MVT::i32, Expand);
78 setOperationAction(ISD::UREM, MVT::i32, Expand);
Chris Lattner563ecfb2006-06-27 18:18:41 +000079 setOperationAction(ISD::SREM, MVT::i64, Expand);
80 setOperationAction(ISD::UREM, MVT::i64, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +000081
82 // We don't support sin/cos/sqrt/fmod
83 setOperationAction(ISD::FSIN , MVT::f64, Expand);
84 setOperationAction(ISD::FCOS , MVT::f64, Expand);
Chris Lattner615c2d02005-09-28 22:29:58 +000085 setOperationAction(ISD::FREM , MVT::f64, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +000086 setOperationAction(ISD::FSIN , MVT::f32, Expand);
87 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattner615c2d02005-09-28 22:29:58 +000088 setOperationAction(ISD::FREM , MVT::f32, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +000089
90 // If we're enabling GP optimizations, use hardware square root
Chris Lattner1e9de3e2005-09-02 18:33:05 +000091 if (!TM.getSubtarget<PPCSubtarget>().hasFSQRT()) {
Chris Lattner7c5a3d32005-08-16 17:14:42 +000092 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
93 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
94 }
95
Chris Lattner9601a862006-03-05 05:08:37 +000096 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
97 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
98
Nate Begemand88fc032006-01-14 03:14:10 +000099 // PowerPC does not have BSWAP, CTPOP or CTTZ
100 setOperationAction(ISD::BSWAP, MVT::i32 , Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000101 setOperationAction(ISD::CTPOP, MVT::i32 , Expand);
102 setOperationAction(ISD::CTTZ , MVT::i32 , Expand);
Chris Lattnerf89437d2006-06-27 20:14:52 +0000103 setOperationAction(ISD::BSWAP, MVT::i64 , Expand);
104 setOperationAction(ISD::CTPOP, MVT::i64 , Expand);
105 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000106
Nate Begeman35ef9132006-01-11 21:21:00 +0000107 // PowerPC does not have ROTR
108 setOperationAction(ISD::ROTR, MVT::i32 , Expand);
109
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000110 // PowerPC does not have Select
111 setOperationAction(ISD::SELECT, MVT::i32, Expand);
Chris Lattnerf89437d2006-06-27 20:14:52 +0000112 setOperationAction(ISD::SELECT, MVT::i64, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000113 setOperationAction(ISD::SELECT, MVT::f32, Expand);
114 setOperationAction(ISD::SELECT, MVT::f64, Expand);
Chris Lattnere4bc9ea2005-08-26 00:52:45 +0000115
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000116 // PowerPC wants to turn select_cc of FP into fsel when possible.
117 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
118 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Nate Begeman44775902006-01-31 08:17:29 +0000119
Nate Begeman750ac1b2006-02-01 07:19:44 +0000120 // PowerPC wants to optimize integer setcc a bit
Nate Begeman44775902006-01-31 08:17:29 +0000121 setOperationAction(ISD::SETCC, MVT::i32, Custom);
Chris Lattnereb9b62e2005-08-31 19:09:57 +0000122
Nate Begeman81e80972006-03-17 01:40:33 +0000123 // PowerPC does not have BRCOND which requires SetCC
124 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
Evan Chengc35497f2006-10-30 08:02:39 +0000125
126 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000127
Chris Lattnerf7605322005-08-31 21:09:52 +0000128 // PowerPC turns FP_TO_SINT into FCTIWZ and some load/stores.
129 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000130
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000131 // PowerPC does not have [U|S]INT_TO_FP
132 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Expand);
133 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
134
Chris Lattner53e88452005-12-23 05:13:35 +0000135 setOperationAction(ISD::BIT_CONVERT, MVT::f32, Expand);
136 setOperationAction(ISD::BIT_CONVERT, MVT::i32, Expand);
Chris Lattner5f9faea2006-06-27 18:40:08 +0000137 setOperationAction(ISD::BIT_CONVERT, MVT::i64, Expand);
138 setOperationAction(ISD::BIT_CONVERT, MVT::f64, Expand);
Chris Lattner53e88452005-12-23 05:13:35 +0000139
Chris Lattner25b8b8c2006-04-28 21:56:10 +0000140 // We cannot sextinreg(i1). Expand to shifts.
141 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
142
143
Jim Laskeyabf6d172006-01-05 01:25:28 +0000144 // Support label based line numbers.
Chris Lattnerf73bae12005-11-29 06:16:21 +0000145 setOperationAction(ISD::LOCATION, MVT::Other, Expand);
Jim Laskeye0bce712006-01-05 01:47:43 +0000146 setOperationAction(ISD::DEBUG_LOC, MVT::Other, Expand);
Jim Laskeyabf6d172006-01-05 01:25:28 +0000147 // FIXME - use subtarget debug flags
Jim Laskeye0bce712006-01-05 01:47:43 +0000148 if (!TM.getSubtarget<PPCSubtarget>().isDarwin())
Jim Laskeyabf6d172006-01-05 01:25:28 +0000149 setOperationAction(ISD::DEBUG_LABEL, MVT::Other, Expand);
Chris Lattnere6ec9f22005-09-10 00:21:06 +0000150
Nate Begeman28a6b022005-12-10 02:36:00 +0000151 // We want to legalize GlobalAddress and ConstantPool nodes into the
152 // appropriate instructions to materialize the address.
Chris Lattner3eef4e32005-11-17 18:26:56 +0000153 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
Nate Begeman28a6b022005-12-10 02:36:00 +0000154 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
Nate Begeman37efe672006-04-22 18:53:45 +0000155 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
Chris Lattner059ca0f2006-06-16 21:01:35 +0000156 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
157 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
158 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
159
Nate Begemanee625572006-01-27 21:09:22 +0000160 // RET must be custom lowered, to meet ABI requirements
161 setOperationAction(ISD::RET , MVT::Other, Custom);
162
Nate Begemanacc398c2006-01-25 18:21:52 +0000163 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
164 setOperationAction(ISD::VASTART , MVT::Other, Custom);
165
Chris Lattnerb22c08b2006-01-15 09:02:48 +0000166 // Use the default implementation.
Nate Begemanacc398c2006-01-25 18:21:52 +0000167 setOperationAction(ISD::VAARG , MVT::Other, Expand);
168 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
169 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Chris Lattnerb22c08b2006-01-15 09:02:48 +0000170 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
171 setOperationAction(ISD::STACKRESTORE , MVT::Other, Expand);
172 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Expand);
Chris Lattner56a752e2006-10-18 01:18:48 +0000173 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64 , Expand);
174
Chris Lattner6d92cad2006-03-26 10:06:40 +0000175 // We want to custom lower some of our intrinsics.
Chris Lattner48b61a72006-03-28 00:40:33 +0000176 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Chris Lattner6d92cad2006-03-26 10:06:40 +0000177
Chris Lattnera7a58542006-06-16 17:34:12 +0000178 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Nate Begeman1d9d7422005-10-18 00:28:58 +0000179 // They also have instructions for converting between i64 and fp.
Nate Begemanc09eeec2005-09-06 22:03:27 +0000180 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
181 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
Chris Lattner7fbcef72006-03-24 07:53:47 +0000182
183 // FIXME: disable this lowered code. This generates 64-bit register values,
184 // and we don't model the fact that the top part is clobbered by calls. We
185 // need to flag these together so that the value isn't live across a call.
186 //setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
187
Nate Begemanae749a92005-10-25 23:48:36 +0000188 // To take advantage of the above i64 FP_TO_SINT, promote i32 FP_TO_UINT
189 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Promote);
190 } else {
Chris Lattner860e8862005-11-17 07:30:41 +0000191 // PowerPC does not have FP_TO_UINT on 32-bit implementations.
Nate Begemanae749a92005-10-25 23:48:36 +0000192 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Nate Begeman9d2b8172005-10-18 00:56:42 +0000193 }
194
Chris Lattnera7a58542006-06-16 17:34:12 +0000195 if (TM.getSubtarget<PPCSubtarget>().use64BitRegs()) {
Nate Begeman9d2b8172005-10-18 00:56:42 +0000196 // 64 bit PowerPC implementations can support i64 types directly
197 addRegisterClass(MVT::i64, PPC::G8RCRegisterClass);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000198 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
199 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000200 } else {
201 // 32 bit PowerPC wants to expand i64 shifts itself.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +0000202 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
203 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
204 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000205 }
Evan Chengd30bf012006-03-01 01:11:20 +0000206
Nate Begeman425a9692005-11-29 08:17:20 +0000207 if (TM.getSubtarget<PPCSubtarget>().hasAltivec()) {
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000208 // First set operation action for all vector types to expand. Then we
209 // will selectively turn on ones that can be effectively codegen'd.
210 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
211 VT != (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000212 // add/sub are legal for all supported vector VT's.
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000213 setOperationAction(ISD::ADD , (MVT::ValueType)VT, Legal);
214 setOperationAction(ISD::SUB , (MVT::ValueType)VT, Legal);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000215
Chris Lattner7ff7e672006-04-04 17:25:31 +0000216 // We promote all shuffles to v16i8.
217 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::ValueType)VT, Promote);
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000218 AddPromotedToType (ISD::VECTOR_SHUFFLE, (MVT::ValueType)VT, MVT::v16i8);
219
220 // We promote all non-typed operations to v4i32.
221 setOperationAction(ISD::AND , (MVT::ValueType)VT, Promote);
222 AddPromotedToType (ISD::AND , (MVT::ValueType)VT, MVT::v4i32);
223 setOperationAction(ISD::OR , (MVT::ValueType)VT, Promote);
224 AddPromotedToType (ISD::OR , (MVT::ValueType)VT, MVT::v4i32);
225 setOperationAction(ISD::XOR , (MVT::ValueType)VT, Promote);
226 AddPromotedToType (ISD::XOR , (MVT::ValueType)VT, MVT::v4i32);
227 setOperationAction(ISD::LOAD , (MVT::ValueType)VT, Promote);
228 AddPromotedToType (ISD::LOAD , (MVT::ValueType)VT, MVT::v4i32);
229 setOperationAction(ISD::SELECT, (MVT::ValueType)VT, Promote);
230 AddPromotedToType (ISD::SELECT, (MVT::ValueType)VT, MVT::v4i32);
231 setOperationAction(ISD::STORE, (MVT::ValueType)VT, Promote);
232 AddPromotedToType (ISD::STORE, (MVT::ValueType)VT, MVT::v4i32);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000233
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000234 // No other operations are legal.
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000235 setOperationAction(ISD::MUL , (MVT::ValueType)VT, Expand);
236 setOperationAction(ISD::SDIV, (MVT::ValueType)VT, Expand);
237 setOperationAction(ISD::SREM, (MVT::ValueType)VT, Expand);
238 setOperationAction(ISD::UDIV, (MVT::ValueType)VT, Expand);
239 setOperationAction(ISD::UREM, (MVT::ValueType)VT, Expand);
Chris Lattner2ef5e892006-05-24 00:15:25 +0000240 setOperationAction(ISD::FDIV, (MVT::ValueType)VT, Expand);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000241 setOperationAction(ISD::EXTRACT_VECTOR_ELT, (MVT::ValueType)VT, Expand);
242 setOperationAction(ISD::INSERT_VECTOR_ELT, (MVT::ValueType)VT, Expand);
243 setOperationAction(ISD::BUILD_VECTOR, (MVT::ValueType)VT, Expand);
Chris Lattner01cae072006-04-03 23:55:43 +0000244
245 setOperationAction(ISD::SCALAR_TO_VECTOR, (MVT::ValueType)VT, Expand);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000246 }
247
Chris Lattner7ff7e672006-04-04 17:25:31 +0000248 // We can custom expand all VECTOR_SHUFFLEs to VPERM, others we can handle
249 // with merges, splats, etc.
250 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v16i8, Custom);
251
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000252 setOperationAction(ISD::AND , MVT::v4i32, Legal);
253 setOperationAction(ISD::OR , MVT::v4i32, Legal);
254 setOperationAction(ISD::XOR , MVT::v4i32, Legal);
255 setOperationAction(ISD::LOAD , MVT::v4i32, Legal);
256 setOperationAction(ISD::SELECT, MVT::v4i32, Expand);
257 setOperationAction(ISD::STORE , MVT::v4i32, Legal);
258
Nate Begeman425a9692005-11-29 08:17:20 +0000259 addRegisterClass(MVT::v4f32, PPC::VRRCRegisterClass);
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000260 addRegisterClass(MVT::v4i32, PPC::VRRCRegisterClass);
Chris Lattner8d052bc2006-03-25 07:39:07 +0000261 addRegisterClass(MVT::v8i16, PPC::VRRCRegisterClass);
262 addRegisterClass(MVT::v16i8, PPC::VRRCRegisterClass);
Chris Lattnerec4a0c72006-01-29 06:32:58 +0000263
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000264 setOperationAction(ISD::MUL, MVT::v4f32, Legal);
Chris Lattnere7c768e2006-04-18 03:24:30 +0000265 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
Chris Lattner72dd9bd2006-04-18 03:43:48 +0000266 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
Chris Lattner19a81522006-04-18 03:57:35 +0000267 setOperationAction(ISD::MUL, MVT::v16i8, Custom);
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +0000268
Chris Lattnerb2177b92006-03-19 06:55:52 +0000269 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
270 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i32, Custom);
Chris Lattner64b3a082006-03-24 07:48:08 +0000271
Chris Lattner541f91b2006-04-02 00:43:36 +0000272 setOperationAction(ISD::BUILD_VECTOR, MVT::v16i8, Custom);
273 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i16, Custom);
Chris Lattner64b3a082006-03-24 07:48:08 +0000274 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i32, Custom);
275 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
Nate Begeman425a9692005-11-29 08:17:20 +0000276 }
277
Chris Lattnerc08f9022006-06-27 00:04:13 +0000278 setSetCCResultType(MVT::i32);
Chris Lattner7b0c58c2006-06-27 17:34:57 +0000279 setShiftAmountType(MVT::i32);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000280 setSetCCResultContents(ZeroOrOneSetCCResult);
Chris Lattner10da9572006-10-18 01:20:43 +0000281
282 if (TM.getSubtarget<PPCSubtarget>().isPPC64())
283 setStackPointerRegisterToSaveRestore(PPC::X1);
284 else
285 setStackPointerRegisterToSaveRestore(PPC::R1);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000286
Chris Lattner8c13d0a2006-03-01 04:57:39 +0000287 // We have target-specific dag combine patterns for the following nodes:
288 setTargetDAGCombine(ISD::SINT_TO_FP);
Chris Lattner51269842006-03-01 05:50:56 +0000289 setTargetDAGCombine(ISD::STORE);
Chris Lattner90564f22006-04-18 17:59:36 +0000290 setTargetDAGCombine(ISD::BR_CC);
Chris Lattnerd9989382006-07-10 20:56:58 +0000291 setTargetDAGCombine(ISD::BSWAP);
Chris Lattner8c13d0a2006-03-01 04:57:39 +0000292
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000293 computeRegisterProperties();
294}
295
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000296const char *PPCTargetLowering::getTargetNodeName(unsigned Opcode) const {
297 switch (Opcode) {
298 default: return 0;
299 case PPCISD::FSEL: return "PPCISD::FSEL";
300 case PPCISD::FCFID: return "PPCISD::FCFID";
301 case PPCISD::FCTIDZ: return "PPCISD::FCTIDZ";
302 case PPCISD::FCTIWZ: return "PPCISD::FCTIWZ";
Chris Lattner51269842006-03-01 05:50:56 +0000303 case PPCISD::STFIWX: return "PPCISD::STFIWX";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000304 case PPCISD::VMADDFP: return "PPCISD::VMADDFP";
305 case PPCISD::VNMSUBFP: return "PPCISD::VNMSUBFP";
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +0000306 case PPCISD::VPERM: return "PPCISD::VPERM";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000307 case PPCISD::Hi: return "PPCISD::Hi";
308 case PPCISD::Lo: return "PPCISD::Lo";
309 case PPCISD::GlobalBaseReg: return "PPCISD::GlobalBaseReg";
310 case PPCISD::SRL: return "PPCISD::SRL";
311 case PPCISD::SRA: return "PPCISD::SRA";
312 case PPCISD::SHL: return "PPCISD::SHL";
Chris Lattnerecfe55e2006-03-22 05:30:33 +0000313 case PPCISD::EXTSW_32: return "PPCISD::EXTSW_32";
314 case PPCISD::STD_32: return "PPCISD::STD_32";
Chris Lattnere00ebf02006-01-28 07:33:03 +0000315 case PPCISD::CALL: return "PPCISD::CALL";
Chris Lattnerc703a8f2006-05-17 19:00:46 +0000316 case PPCISD::MTCTR: return "PPCISD::MTCTR";
317 case PPCISD::BCTRL: return "PPCISD::BCTRL";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000318 case PPCISD::RET_FLAG: return "PPCISD::RET_FLAG";
Chris Lattner6d92cad2006-03-26 10:06:40 +0000319 case PPCISD::MFCR: return "PPCISD::MFCR";
Chris Lattnera17b1552006-03-31 05:13:27 +0000320 case PPCISD::VCMP: return "PPCISD::VCMP";
Chris Lattner6d92cad2006-03-26 10:06:40 +0000321 case PPCISD::VCMPo: return "PPCISD::VCMPo";
Chris Lattnerd9989382006-07-10 20:56:58 +0000322 case PPCISD::LBRX: return "PPCISD::LBRX";
323 case PPCISD::STBRX: return "PPCISD::STBRX";
Chris Lattnerf70f8d92006-04-18 18:05:58 +0000324 case PPCISD::COND_BRANCH: return "PPCISD::COND_BRANCH";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000325 }
326}
327
Chris Lattner1a635d62006-04-14 06:01:58 +0000328//===----------------------------------------------------------------------===//
329// Node matching predicates, for use by the tblgen matching code.
330//===----------------------------------------------------------------------===//
331
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000332/// isFloatingPointZero - Return true if this is 0.0 or -0.0.
333static bool isFloatingPointZero(SDOperand Op) {
334 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
335 return CFP->isExactlyValue(-0.0) || CFP->isExactlyValue(0.0);
Evan Cheng466685d2006-10-09 20:57:25 +0000336 else if (ISD::isEXTLoad(Op.Val) || ISD::isNON_EXTLoad(Op.Val)) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000337 // Maybe this has already been legalized into the constant pool?
338 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Op.getOperand(1)))
Evan Chengc356a572006-09-12 21:04:05 +0000339 if (ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000340 return CFP->isExactlyValue(-0.0) || CFP->isExactlyValue(0.0);
341 }
342 return false;
343}
344
Chris Lattnerddb739e2006-04-06 17:23:16 +0000345/// isConstantOrUndef - Op is either an undef node or a ConstantSDNode. Return
346/// true if Op is undef or if it matches the specified value.
347static bool isConstantOrUndef(SDOperand Op, unsigned Val) {
348 return Op.getOpcode() == ISD::UNDEF ||
349 cast<ConstantSDNode>(Op)->getValue() == Val;
350}
351
352/// isVPKUHUMShuffleMask - Return true if this is the shuffle mask for a
353/// VPKUHUM instruction.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000354bool PPC::isVPKUHUMShuffleMask(SDNode *N, bool isUnary) {
355 if (!isUnary) {
356 for (unsigned i = 0; i != 16; ++i)
357 if (!isConstantOrUndef(N->getOperand(i), i*2+1))
358 return false;
359 } else {
360 for (unsigned i = 0; i != 8; ++i)
361 if (!isConstantOrUndef(N->getOperand(i), i*2+1) ||
362 !isConstantOrUndef(N->getOperand(i+8), i*2+1))
363 return false;
364 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000365 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000366}
367
368/// isVPKUWUMShuffleMask - Return true if this is the shuffle mask for a
369/// VPKUWUM instruction.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000370bool PPC::isVPKUWUMShuffleMask(SDNode *N, bool isUnary) {
371 if (!isUnary) {
372 for (unsigned i = 0; i != 16; i += 2)
373 if (!isConstantOrUndef(N->getOperand(i ), i*2+2) ||
374 !isConstantOrUndef(N->getOperand(i+1), i*2+3))
375 return false;
376 } else {
377 for (unsigned i = 0; i != 8; i += 2)
378 if (!isConstantOrUndef(N->getOperand(i ), i*2+2) ||
379 !isConstantOrUndef(N->getOperand(i+1), i*2+3) ||
380 !isConstantOrUndef(N->getOperand(i+8), i*2+2) ||
381 !isConstantOrUndef(N->getOperand(i+9), i*2+3))
382 return false;
383 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000384 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000385}
386
Chris Lattnercaad1632006-04-06 22:02:42 +0000387/// isVMerge - Common function, used to match vmrg* shuffles.
388///
389static bool isVMerge(SDNode *N, unsigned UnitSize,
390 unsigned LHSStart, unsigned RHSStart) {
Chris Lattner116cc482006-04-06 21:11:54 +0000391 assert(N->getOpcode() == ISD::BUILD_VECTOR &&
392 N->getNumOperands() == 16 && "PPC only supports shuffles by bytes!");
393 assert((UnitSize == 1 || UnitSize == 2 || UnitSize == 4) &&
394 "Unsupported merge size!");
395
396 for (unsigned i = 0; i != 8/UnitSize; ++i) // Step over units
397 for (unsigned j = 0; j != UnitSize; ++j) { // Step over bytes within unit
398 if (!isConstantOrUndef(N->getOperand(i*UnitSize*2+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000399 LHSStart+j+i*UnitSize) ||
Chris Lattner116cc482006-04-06 21:11:54 +0000400 !isConstantOrUndef(N->getOperand(i*UnitSize*2+UnitSize+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000401 RHSStart+j+i*UnitSize))
Chris Lattner116cc482006-04-06 21:11:54 +0000402 return false;
403 }
Chris Lattnercaad1632006-04-06 22:02:42 +0000404 return true;
405}
406
407/// isVMRGLShuffleMask - Return true if this is a shuffle mask suitable for
408/// a VRGL* instruction with the specified unit size (1,2 or 4 bytes).
409bool PPC::isVMRGLShuffleMask(SDNode *N, unsigned UnitSize, bool isUnary) {
410 if (!isUnary)
411 return isVMerge(N, UnitSize, 8, 24);
412 return isVMerge(N, UnitSize, 8, 8);
Chris Lattner116cc482006-04-06 21:11:54 +0000413}
414
415/// isVMRGHShuffleMask - Return true if this is a shuffle mask suitable for
416/// a VRGH* instruction with the specified unit size (1,2 or 4 bytes).
Chris Lattnercaad1632006-04-06 22:02:42 +0000417bool PPC::isVMRGHShuffleMask(SDNode *N, unsigned UnitSize, bool isUnary) {
418 if (!isUnary)
419 return isVMerge(N, UnitSize, 0, 16);
420 return isVMerge(N, UnitSize, 0, 0);
Chris Lattner116cc482006-04-06 21:11:54 +0000421}
422
423
Chris Lattnerd0608e12006-04-06 18:26:28 +0000424/// isVSLDOIShuffleMask - If this is a vsldoi shuffle mask, return the shift
425/// amount, otherwise return -1.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000426int PPC::isVSLDOIShuffleMask(SDNode *N, bool isUnary) {
Chris Lattner116cc482006-04-06 21:11:54 +0000427 assert(N->getOpcode() == ISD::BUILD_VECTOR &&
428 N->getNumOperands() == 16 && "PPC only supports shuffles by bytes!");
Chris Lattnerd0608e12006-04-06 18:26:28 +0000429 // Find the first non-undef value in the shuffle mask.
430 unsigned i;
431 for (i = 0; i != 16 && N->getOperand(i).getOpcode() == ISD::UNDEF; ++i)
432 /*search*/;
433
434 if (i == 16) return -1; // all undef.
435
436 // Otherwise, check to see if the rest of the elements are consequtively
437 // numbered from this value.
438 unsigned ShiftAmt = cast<ConstantSDNode>(N->getOperand(i))->getValue();
439 if (ShiftAmt < i) return -1;
440 ShiftAmt -= i;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000441
Chris Lattnerf24380e2006-04-06 22:28:36 +0000442 if (!isUnary) {
443 // Check the rest of the elements to see if they are consequtive.
444 for (++i; i != 16; ++i)
445 if (!isConstantOrUndef(N->getOperand(i), ShiftAmt+i))
446 return -1;
447 } else {
448 // Check the rest of the elements to see if they are consequtive.
449 for (++i; i != 16; ++i)
450 if (!isConstantOrUndef(N->getOperand(i), (ShiftAmt+i) & 15))
451 return -1;
452 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000453
454 return ShiftAmt;
455}
Chris Lattneref819f82006-03-20 06:33:01 +0000456
457/// isSplatShuffleMask - Return true if the specified VECTOR_SHUFFLE operand
458/// specifies a splat of a single element that is suitable for input to
459/// VSPLTB/VSPLTH/VSPLTW.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000460bool PPC::isSplatShuffleMask(SDNode *N, unsigned EltSize) {
461 assert(N->getOpcode() == ISD::BUILD_VECTOR &&
462 N->getNumOperands() == 16 &&
463 (EltSize == 1 || EltSize == 2 || EltSize == 4));
Chris Lattnerdd4d2d02006-03-20 06:51:10 +0000464
Chris Lattner88a99ef2006-03-20 06:37:44 +0000465 // This is a splat operation if each element of the permute is the same, and
466 // if the value doesn't reference the second vector.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000467 unsigned ElementBase = 0;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000468 SDOperand Elt = N->getOperand(0);
Chris Lattner7ff7e672006-04-04 17:25:31 +0000469 if (ConstantSDNode *EltV = dyn_cast<ConstantSDNode>(Elt))
470 ElementBase = EltV->getValue();
471 else
472 return false; // FIXME: Handle UNDEF elements too!
473
474 if (cast<ConstantSDNode>(Elt)->getValue() >= 16)
475 return false;
476
477 // Check that they are consequtive.
478 for (unsigned i = 1; i != EltSize; ++i) {
479 if (!isa<ConstantSDNode>(N->getOperand(i)) ||
480 cast<ConstantSDNode>(N->getOperand(i))->getValue() != i+ElementBase)
481 return false;
482 }
483
Chris Lattner88a99ef2006-03-20 06:37:44 +0000484 assert(isa<ConstantSDNode>(Elt) && "Invalid VECTOR_SHUFFLE mask!");
Chris Lattner7ff7e672006-04-04 17:25:31 +0000485 for (unsigned i = EltSize, e = 16; i != e; i += EltSize) {
Chris Lattnerb097aa92006-04-14 23:19:08 +0000486 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000487 assert(isa<ConstantSDNode>(N->getOperand(i)) &&
488 "Invalid VECTOR_SHUFFLE mask!");
Chris Lattner7ff7e672006-04-04 17:25:31 +0000489 for (unsigned j = 0; j != EltSize; ++j)
490 if (N->getOperand(i+j) != N->getOperand(j))
491 return false;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000492 }
493
Chris Lattner7ff7e672006-04-04 17:25:31 +0000494 return true;
Chris Lattneref819f82006-03-20 06:33:01 +0000495}
496
497/// getVSPLTImmediate - Return the appropriate VSPLT* immediate to splat the
498/// specified isSplatShuffleMask VECTOR_SHUFFLE mask.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000499unsigned PPC::getVSPLTImmediate(SDNode *N, unsigned EltSize) {
500 assert(isSplatShuffleMask(N, EltSize));
501 return cast<ConstantSDNode>(N->getOperand(0))->getValue() / EltSize;
Chris Lattneref819f82006-03-20 06:33:01 +0000502}
503
Chris Lattnere87192a2006-04-12 17:37:20 +0000504/// get_VSPLTI_elt - If this is a build_vector of constants which can be formed
Chris Lattner140a58f2006-04-08 06:46:53 +0000505/// by using a vspltis[bhw] instruction of the specified element size, return
506/// the constant being splatted. The ByteSize field indicates the number of
507/// bytes of each element [124] -> [bhw].
Chris Lattnere87192a2006-04-12 17:37:20 +0000508SDOperand PPC::get_VSPLTI_elt(SDNode *N, unsigned ByteSize, SelectionDAG &DAG) {
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000509 SDOperand OpVal(0, 0);
Chris Lattner79d9a882006-04-08 07:14:26 +0000510
511 // If ByteSize of the splat is bigger than the element size of the
512 // build_vector, then we have a case where we are checking for a splat where
513 // multiple elements of the buildvector are folded together into a single
514 // logical element of the splat (e.g. "vsplish 1" to splat {0,1}*8).
515 unsigned EltSize = 16/N->getNumOperands();
516 if (EltSize < ByteSize) {
517 unsigned Multiple = ByteSize/EltSize; // Number of BV entries per spltval.
518 SDOperand UniquedVals[4];
519 assert(Multiple > 1 && Multiple <= 4 && "How can this happen?");
520
521 // See if all of the elements in the buildvector agree across.
522 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
523 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
524 // If the element isn't a constant, bail fully out.
525 if (!isa<ConstantSDNode>(N->getOperand(i))) return SDOperand();
526
527
528 if (UniquedVals[i&(Multiple-1)].Val == 0)
529 UniquedVals[i&(Multiple-1)] = N->getOperand(i);
530 else if (UniquedVals[i&(Multiple-1)] != N->getOperand(i))
531 return SDOperand(); // no match.
532 }
533
534 // Okay, if we reached this point, UniquedVals[0..Multiple-1] contains
535 // either constant or undef values that are identical for each chunk. See
536 // if these chunks can form into a larger vspltis*.
537
538 // Check to see if all of the leading entries are either 0 or -1. If
539 // neither, then this won't fit into the immediate field.
540 bool LeadingZero = true;
541 bool LeadingOnes = true;
542 for (unsigned i = 0; i != Multiple-1; ++i) {
543 if (UniquedVals[i].Val == 0) continue; // Must have been undefs.
544
545 LeadingZero &= cast<ConstantSDNode>(UniquedVals[i])->isNullValue();
546 LeadingOnes &= cast<ConstantSDNode>(UniquedVals[i])->isAllOnesValue();
547 }
548 // Finally, check the least significant entry.
549 if (LeadingZero) {
550 if (UniquedVals[Multiple-1].Val == 0)
551 return DAG.getTargetConstant(0, MVT::i32); // 0,0,0,undef
552 int Val = cast<ConstantSDNode>(UniquedVals[Multiple-1])->getValue();
553 if (Val < 16)
554 return DAG.getTargetConstant(Val, MVT::i32); // 0,0,0,4 -> vspltisw(4)
555 }
556 if (LeadingOnes) {
557 if (UniquedVals[Multiple-1].Val == 0)
558 return DAG.getTargetConstant(~0U, MVT::i32); // -1,-1,-1,undef
559 int Val =cast<ConstantSDNode>(UniquedVals[Multiple-1])->getSignExtended();
560 if (Val >= -16) // -1,-1,-1,-2 -> vspltisw(-2)
561 return DAG.getTargetConstant(Val, MVT::i32);
562 }
563
564 return SDOperand();
565 }
566
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000567 // Check to see if this buildvec has a single non-undef value in its elements.
568 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
569 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
570 if (OpVal.Val == 0)
571 OpVal = N->getOperand(i);
572 else if (OpVal != N->getOperand(i))
Chris Lattner140a58f2006-04-08 06:46:53 +0000573 return SDOperand();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000574 }
575
Chris Lattner140a58f2006-04-08 06:46:53 +0000576 if (OpVal.Val == 0) return SDOperand(); // All UNDEF: use implicit def.
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000577
Nate Begeman98e70cc2006-03-28 04:15:58 +0000578 unsigned ValSizeInBytes = 0;
579 uint64_t Value = 0;
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000580 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
581 Value = CN->getValue();
582 ValSizeInBytes = MVT::getSizeInBits(CN->getValueType(0))/8;
583 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
584 assert(CN->getValueType(0) == MVT::f32 && "Only one legal FP vector type!");
585 Value = FloatToBits(CN->getValue());
586 ValSizeInBytes = 4;
587 }
588
589 // If the splat value is larger than the element value, then we can never do
590 // this splat. The only case that we could fit the replicated bits into our
591 // immediate field for would be zero, and we prefer to use vxor for it.
Chris Lattner140a58f2006-04-08 06:46:53 +0000592 if (ValSizeInBytes < ByteSize) return SDOperand();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000593
594 // If the element value is larger than the splat value, cut it in half and
595 // check to see if the two halves are equal. Continue doing this until we
596 // get to ByteSize. This allows us to handle 0x01010101 as 0x01.
597 while (ValSizeInBytes > ByteSize) {
598 ValSizeInBytes >>= 1;
599
600 // If the top half equals the bottom half, we're still ok.
Chris Lattner9b42bdd2006-04-05 17:39:25 +0000601 if (((Value >> (ValSizeInBytes*8)) & ((1 << (8*ValSizeInBytes))-1)) !=
602 (Value & ((1 << (8*ValSizeInBytes))-1)))
Chris Lattner140a58f2006-04-08 06:46:53 +0000603 return SDOperand();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000604 }
605
606 // Properly sign extend the value.
607 int ShAmt = (4-ByteSize)*8;
608 int MaskVal = ((int)Value << ShAmt) >> ShAmt;
609
Evan Cheng5b6a01b2006-03-26 09:52:32 +0000610 // If this is zero, don't match, zero matches ISD::isBuildVectorAllZeros.
Chris Lattner140a58f2006-04-08 06:46:53 +0000611 if (MaskVal == 0) return SDOperand();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000612
Chris Lattner140a58f2006-04-08 06:46:53 +0000613 // Finally, if this value fits in a 5 bit sext field, return it
614 if (((MaskVal << (32-5)) >> (32-5)) == MaskVal)
615 return DAG.getTargetConstant(MaskVal, MVT::i32);
616 return SDOperand();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000617}
618
Chris Lattner1a635d62006-04-14 06:01:58 +0000619//===----------------------------------------------------------------------===//
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000620// Addressing Mode Selection
621//===----------------------------------------------------------------------===//
622
623/// isIntS16Immediate - This method tests to see if the node is either a 32-bit
624/// or 64-bit immediate, and if the value can be accurately represented as a
625/// sign extension from a 16-bit value. If so, this returns true and the
626/// immediate.
627static bool isIntS16Immediate(SDNode *N, short &Imm) {
628 if (N->getOpcode() != ISD::Constant)
629 return false;
630
631 Imm = (short)cast<ConstantSDNode>(N)->getValue();
632 if (N->getValueType(0) == MVT::i32)
633 return Imm == (int32_t)cast<ConstantSDNode>(N)->getValue();
634 else
635 return Imm == (int64_t)cast<ConstantSDNode>(N)->getValue();
636}
637static bool isIntS16Immediate(SDOperand Op, short &Imm) {
638 return isIntS16Immediate(Op.Val, Imm);
639}
640
641
642/// SelectAddressRegReg - Given the specified addressed, check to see if it
643/// can be represented as an indexed [r+r] operation. Returns false if it
644/// can be more efficiently represented with [r+imm].
645bool PPCTargetLowering::SelectAddressRegReg(SDOperand N, SDOperand &Base,
646 SDOperand &Index,
647 SelectionDAG &DAG) {
648 short imm = 0;
649 if (N.getOpcode() == ISD::ADD) {
650 if (isIntS16Immediate(N.getOperand(1), imm))
651 return false; // r+i
652 if (N.getOperand(1).getOpcode() == PPCISD::Lo)
653 return false; // r+i
654
655 Base = N.getOperand(0);
656 Index = N.getOperand(1);
657 return true;
658 } else if (N.getOpcode() == ISD::OR) {
659 if (isIntS16Immediate(N.getOperand(1), imm))
660 return false; // r+i can fold it if we can.
661
662 // If this is an or of disjoint bitfields, we can codegen this as an add
663 // (for better address arithmetic) if the LHS and RHS of the OR are provably
664 // disjoint.
665 uint64_t LHSKnownZero, LHSKnownOne;
666 uint64_t RHSKnownZero, RHSKnownOne;
667 ComputeMaskedBits(N.getOperand(0), ~0U, LHSKnownZero, LHSKnownOne);
668
669 if (LHSKnownZero) {
670 ComputeMaskedBits(N.getOperand(1), ~0U, RHSKnownZero, RHSKnownOne);
671 // If all of the bits are known zero on the LHS or RHS, the add won't
672 // carry.
673 if ((LHSKnownZero | RHSKnownZero) == ~0U) {
674 Base = N.getOperand(0);
675 Index = N.getOperand(1);
676 return true;
677 }
678 }
679 }
680
681 return false;
682}
683
684/// Returns true if the address N can be represented by a base register plus
685/// a signed 16-bit displacement [r+imm], and if it is not better
686/// represented as reg+reg.
687bool PPCTargetLowering::SelectAddressRegImm(SDOperand N, SDOperand &Disp,
688 SDOperand &Base, SelectionDAG &DAG){
689 // If this can be more profitably realized as r+r, fail.
690 if (SelectAddressRegReg(N, Disp, Base, DAG))
691 return false;
692
693 if (N.getOpcode() == ISD::ADD) {
694 short imm = 0;
695 if (isIntS16Immediate(N.getOperand(1), imm)) {
696 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
697 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
698 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
699 } else {
700 Base = N.getOperand(0);
701 }
702 return true; // [r+i]
703 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
704 // Match LOAD (ADD (X, Lo(G))).
705 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getValue()
706 && "Cannot handle constant offsets yet!");
707 Disp = N.getOperand(1).getOperand(0); // The global address.
708 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
709 Disp.getOpcode() == ISD::TargetConstantPool ||
710 Disp.getOpcode() == ISD::TargetJumpTable);
711 Base = N.getOperand(0);
712 return true; // [&g+r]
713 }
714 } else if (N.getOpcode() == ISD::OR) {
715 short imm = 0;
716 if (isIntS16Immediate(N.getOperand(1), imm)) {
717 // If this is an or of disjoint bitfields, we can codegen this as an add
718 // (for better address arithmetic) if the LHS and RHS of the OR are
719 // provably disjoint.
720 uint64_t LHSKnownZero, LHSKnownOne;
721 ComputeMaskedBits(N.getOperand(0), ~0U, LHSKnownZero, LHSKnownOne);
722 if ((LHSKnownZero|~(unsigned)imm) == ~0U) {
723 // If all of the bits are known zero on the LHS or RHS, the add won't
724 // carry.
725 Base = N.getOperand(0);
726 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
727 return true;
728 }
729 }
730 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
731 // Loading from a constant address.
732
733 // If this address fits entirely in a 16-bit sext immediate field, codegen
734 // this as "d, 0"
735 short Imm;
736 if (isIntS16Immediate(CN, Imm)) {
737 Disp = DAG.getTargetConstant(Imm, CN->getValueType(0));
738 Base = DAG.getRegister(PPC::R0, CN->getValueType(0));
739 return true;
740 }
741
742 // FIXME: Handle small sext constant offsets in PPC64 mode also!
743 if (CN->getValueType(0) == MVT::i32) {
744 int Addr = (int)CN->getValue();
745
746 // Otherwise, break this down into an LIS + disp.
747 Disp = DAG.getTargetConstant((short)Addr, MVT::i32);
748 Base = DAG.getConstant(Addr - (signed short)Addr, MVT::i32);
749 return true;
750 }
751 }
752
753 Disp = DAG.getTargetConstant(0, getPointerTy());
754 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
755 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
756 else
757 Base = N;
758 return true; // [r+0]
759}
760
761/// SelectAddressRegRegOnly - Given the specified addressed, force it to be
762/// represented as an indexed [r+r] operation.
763bool PPCTargetLowering::SelectAddressRegRegOnly(SDOperand N, SDOperand &Base,
764 SDOperand &Index,
765 SelectionDAG &DAG) {
766 // Check to see if we can easily represent this as an [r+r] address. This
767 // will fail if it thinks that the address is more profitably represented as
768 // reg+imm, e.g. where imm = 0.
769 if (SelectAddressRegReg(N, Base, Index, DAG))
770 return true;
771
772 // If the operand is an addition, always emit this as [r+r], since this is
773 // better (for code size, and execution, as the memop does the add for free)
774 // than emitting an explicit add.
775 if (N.getOpcode() == ISD::ADD) {
776 Base = N.getOperand(0);
777 Index = N.getOperand(1);
778 return true;
779 }
780
781 // Otherwise, do it the hard way, using R0 as the base register.
782 Base = DAG.getRegister(PPC::R0, N.getValueType());
783 Index = N;
784 return true;
785}
786
787/// SelectAddressRegImmShift - Returns true if the address N can be
788/// represented by a base register plus a signed 14-bit displacement
789/// [r+imm*4]. Suitable for use by STD and friends.
790bool PPCTargetLowering::SelectAddressRegImmShift(SDOperand N, SDOperand &Disp,
791 SDOperand &Base,
792 SelectionDAG &DAG) {
793 // If this can be more profitably realized as r+r, fail.
794 if (SelectAddressRegReg(N, Disp, Base, DAG))
795 return false;
796
797 if (N.getOpcode() == ISD::ADD) {
798 short imm = 0;
799 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
800 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
801 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
802 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
803 } else {
804 Base = N.getOperand(0);
805 }
806 return true; // [r+i]
807 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
808 // Match LOAD (ADD (X, Lo(G))).
809 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getValue()
810 && "Cannot handle constant offsets yet!");
811 Disp = N.getOperand(1).getOperand(0); // The global address.
812 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
813 Disp.getOpcode() == ISD::TargetConstantPool ||
814 Disp.getOpcode() == ISD::TargetJumpTable);
815 Base = N.getOperand(0);
816 return true; // [&g+r]
817 }
818 } else if (N.getOpcode() == ISD::OR) {
819 short imm = 0;
820 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
821 // If this is an or of disjoint bitfields, we can codegen this as an add
822 // (for better address arithmetic) if the LHS and RHS of the OR are
823 // provably disjoint.
824 uint64_t LHSKnownZero, LHSKnownOne;
825 ComputeMaskedBits(N.getOperand(0), ~0U, LHSKnownZero, LHSKnownOne);
826 if ((LHSKnownZero|~(unsigned)imm) == ~0U) {
827 // If all of the bits are known zero on the LHS or RHS, the add won't
828 // carry.
829 Base = N.getOperand(0);
830 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
831 return true;
832 }
833 }
834 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
835 // Loading from a constant address.
836
837 // If this address fits entirely in a 14-bit sext immediate field, codegen
838 // this as "d, 0"
839 short Imm;
840 if (isIntS16Immediate(CN, Imm)) {
841 Disp = DAG.getTargetConstant((unsigned short)Imm >> 2, getPointerTy());
842 Base = DAG.getRegister(PPC::R0, CN->getValueType(0));
843 return true;
844 }
845
846 // FIXME: Handle small sext constant offsets in PPC64 mode also!
847 if (CN->getValueType(0) == MVT::i32) {
848 int Addr = (int)CN->getValue();
849
850 // Otherwise, break this down into an LIS + disp.
851 Disp = DAG.getTargetConstant((short)Addr >> 2, MVT::i32);
852 Base = DAG.getConstant(Addr - (signed short)Addr, MVT::i32);
853 return true;
854 }
855 }
856
857 Disp = DAG.getTargetConstant(0, getPointerTy());
858 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
859 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
860 else
861 Base = N;
862 return true; // [r+0]
863}
864
865
866/// getPreIndexedAddressParts - returns true by value, base pointer and
867/// offset pointer and addressing mode by reference if the node's address
868/// can be legally represented as pre-indexed load / store address.
869bool PPCTargetLowering::getPreIndexedAddressParts(SDNode *N, SDOperand &Base,
870 SDOperand &Offset,
Evan Cheng144d8f02006-11-09 17:55:04 +0000871 ISD::MemIndexedMode &AM,
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000872 SelectionDAG &DAG) {
Chris Lattner4eab7142006-11-10 02:08:47 +0000873 // Disabled by default for now.
874 if (!EnablePPCPreinc) return false;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000875
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000876 SDOperand Ptr;
Chris Lattner2fe4bf42006-11-14 01:38:31 +0000877 MVT::ValueType VT;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000878 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
879 Ptr = LD->getBasePtr();
Chris Lattner2fe4bf42006-11-14 01:38:31 +0000880 VT = LD->getValueType(0);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000881 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Chris Lattner4eab7142006-11-10 02:08:47 +0000882 ST = ST;
Chris Lattner2fe4bf42006-11-14 01:38:31 +0000883 Ptr = ST->getBasePtr();
884 VT = ST->getStoredVT();
885 return false; // TODO: Stores.
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000886 } else
887 return false;
888
Chris Lattner2fe4bf42006-11-14 01:38:31 +0000889 // PowerPC doesn't have preinc load/store instructions for vectors.
890 if (MVT::isVector(VT))
891 return false;
892
Chris Lattner4eab7142006-11-10 02:08:47 +0000893 // TODO: Handle reg+reg.
894 if (!SelectAddressRegImm(Ptr, Offset, Base, DAG))
895 return false;
Chris Lattnerf6edf4d2006-11-11 00:08:42 +0000896
897 // PPC64 doesn't have lwau, but it does have lwaux. Reject preinc load of
898 // sext i32 to i64 when addr mode is r+i.
899 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
900 if (LD->getValueType(0) == MVT::i64 && LD->getLoadedVT() == MVT::i32 &&
901 LD->getExtensionType() == ISD::SEXTLOAD &&
902 isa<ConstantSDNode>(Offset))
903 return false;
904 }
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000905
Chris Lattner4eab7142006-11-10 02:08:47 +0000906 AM = ISD::PRE_INC;
907 return true;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000908}
909
910//===----------------------------------------------------------------------===//
Chris Lattner1a635d62006-04-14 06:01:58 +0000911// LowerOperation implementation
912//===----------------------------------------------------------------------===//
913
914static SDOperand LowerConstantPool(SDOperand Op, SelectionDAG &DAG) {
Chris Lattner059ca0f2006-06-16 21:01:35 +0000915 MVT::ValueType PtrVT = Op.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +0000916 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Evan Chengc356a572006-09-12 21:04:05 +0000917 Constant *C = CP->getConstVal();
Chris Lattner059ca0f2006-06-16 21:01:35 +0000918 SDOperand CPI = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment());
919 SDOperand Zero = DAG.getConstant(0, PtrVT);
Chris Lattner1a635d62006-04-14 06:01:58 +0000920
921 const TargetMachine &TM = DAG.getTarget();
922
Chris Lattner059ca0f2006-06-16 21:01:35 +0000923 SDOperand Hi = DAG.getNode(PPCISD::Hi, PtrVT, CPI, Zero);
924 SDOperand Lo = DAG.getNode(PPCISD::Lo, PtrVT, CPI, Zero);
925
Chris Lattner1a635d62006-04-14 06:01:58 +0000926 // If this is a non-darwin platform, we don't support non-static relo models
927 // yet.
928 if (TM.getRelocationModel() == Reloc::Static ||
929 !TM.getSubtarget<PPCSubtarget>().isDarwin()) {
930 // Generate non-pic code that has direct accesses to the constant pool.
931 // The address of the global is just (hi(&g)+lo(&g)).
Chris Lattner059ca0f2006-06-16 21:01:35 +0000932 return DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Chris Lattner1a635d62006-04-14 06:01:58 +0000933 }
934
Chris Lattner35d86fe2006-07-26 21:12:04 +0000935 if (TM.getRelocationModel() == Reloc::PIC_) {
Chris Lattner1a635d62006-04-14 06:01:58 +0000936 // With PIC, the first instruction is actually "GR+hi(&G)".
Chris Lattner059ca0f2006-06-16 21:01:35 +0000937 Hi = DAG.getNode(ISD::ADD, PtrVT,
938 DAG.getNode(PPCISD::GlobalBaseReg, PtrVT), Hi);
Chris Lattner1a635d62006-04-14 06:01:58 +0000939 }
940
Chris Lattner059ca0f2006-06-16 21:01:35 +0000941 Lo = DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Chris Lattner1a635d62006-04-14 06:01:58 +0000942 return Lo;
943}
944
Nate Begeman37efe672006-04-22 18:53:45 +0000945static SDOperand LowerJumpTable(SDOperand Op, SelectionDAG &DAG) {
Chris Lattner059ca0f2006-06-16 21:01:35 +0000946 MVT::ValueType PtrVT = Op.getValueType();
Nate Begeman37efe672006-04-22 18:53:45 +0000947 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Chris Lattner059ca0f2006-06-16 21:01:35 +0000948 SDOperand JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT);
949 SDOperand Zero = DAG.getConstant(0, PtrVT);
Nate Begeman37efe672006-04-22 18:53:45 +0000950
951 const TargetMachine &TM = DAG.getTarget();
Chris Lattner059ca0f2006-06-16 21:01:35 +0000952
953 SDOperand Hi = DAG.getNode(PPCISD::Hi, PtrVT, JTI, Zero);
954 SDOperand Lo = DAG.getNode(PPCISD::Lo, PtrVT, JTI, Zero);
955
Nate Begeman37efe672006-04-22 18:53:45 +0000956 // If this is a non-darwin platform, we don't support non-static relo models
957 // yet.
958 if (TM.getRelocationModel() == Reloc::Static ||
959 !TM.getSubtarget<PPCSubtarget>().isDarwin()) {
960 // Generate non-pic code that has direct accesses to the constant pool.
961 // The address of the global is just (hi(&g)+lo(&g)).
Chris Lattner059ca0f2006-06-16 21:01:35 +0000962 return DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Nate Begeman37efe672006-04-22 18:53:45 +0000963 }
964
Chris Lattner35d86fe2006-07-26 21:12:04 +0000965 if (TM.getRelocationModel() == Reloc::PIC_) {
Nate Begeman37efe672006-04-22 18:53:45 +0000966 // With PIC, the first instruction is actually "GR+hi(&G)".
Chris Lattner059ca0f2006-06-16 21:01:35 +0000967 Hi = DAG.getNode(ISD::ADD, PtrVT,
Chris Lattner0d72a202006-07-28 16:45:47 +0000968 DAG.getNode(PPCISD::GlobalBaseReg, PtrVT), Hi);
Nate Begeman37efe672006-04-22 18:53:45 +0000969 }
970
Chris Lattner059ca0f2006-06-16 21:01:35 +0000971 Lo = DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Nate Begeman37efe672006-04-22 18:53:45 +0000972 return Lo;
973}
974
Chris Lattner1a635d62006-04-14 06:01:58 +0000975static SDOperand LowerGlobalAddress(SDOperand Op, SelectionDAG &DAG) {
Chris Lattner059ca0f2006-06-16 21:01:35 +0000976 MVT::ValueType PtrVT = Op.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +0000977 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
978 GlobalValue *GV = GSDN->getGlobal();
Chris Lattner059ca0f2006-06-16 21:01:35 +0000979 SDOperand GA = DAG.getTargetGlobalAddress(GV, PtrVT, GSDN->getOffset());
980 SDOperand Zero = DAG.getConstant(0, PtrVT);
Chris Lattner1a635d62006-04-14 06:01:58 +0000981
982 const TargetMachine &TM = DAG.getTarget();
983
Chris Lattner059ca0f2006-06-16 21:01:35 +0000984 SDOperand Hi = DAG.getNode(PPCISD::Hi, PtrVT, GA, Zero);
985 SDOperand Lo = DAG.getNode(PPCISD::Lo, PtrVT, GA, Zero);
986
Chris Lattner1a635d62006-04-14 06:01:58 +0000987 // If this is a non-darwin platform, we don't support non-static relo models
988 // yet.
989 if (TM.getRelocationModel() == Reloc::Static ||
990 !TM.getSubtarget<PPCSubtarget>().isDarwin()) {
991 // Generate non-pic code that has direct accesses to globals.
992 // The address of the global is just (hi(&g)+lo(&g)).
Chris Lattner059ca0f2006-06-16 21:01:35 +0000993 return DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Chris Lattner1a635d62006-04-14 06:01:58 +0000994 }
995
Chris Lattner35d86fe2006-07-26 21:12:04 +0000996 if (TM.getRelocationModel() == Reloc::PIC_) {
Chris Lattner1a635d62006-04-14 06:01:58 +0000997 // With PIC, the first instruction is actually "GR+hi(&G)".
Chris Lattner059ca0f2006-06-16 21:01:35 +0000998 Hi = DAG.getNode(ISD::ADD, PtrVT,
999 DAG.getNode(PPCISD::GlobalBaseReg, PtrVT), Hi);
Chris Lattner1a635d62006-04-14 06:01:58 +00001000 }
1001
Chris Lattner059ca0f2006-06-16 21:01:35 +00001002 Lo = DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Chris Lattner1a635d62006-04-14 06:01:58 +00001003
1004 if (!GV->hasWeakLinkage() && !GV->hasLinkOnceLinkage() &&
1005 (!GV->isExternal() || GV->hasNotBeenReadFromBytecode()))
1006 return Lo;
1007
1008 // If the global is weak or external, we have to go through the lazy
1009 // resolution stub.
Evan Cheng466685d2006-10-09 20:57:25 +00001010 return DAG.getLoad(PtrVT, DAG.getEntryNode(), Lo, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00001011}
1012
1013static SDOperand LowerSETCC(SDOperand Op, SelectionDAG &DAG) {
1014 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
1015
1016 // If we're comparing for equality to zero, expose the fact that this is
1017 // implented as a ctlz/srl pair on ppc, so that the dag combiner can
1018 // fold the new nodes.
1019 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
1020 if (C->isNullValue() && CC == ISD::SETEQ) {
1021 MVT::ValueType VT = Op.getOperand(0).getValueType();
1022 SDOperand Zext = Op.getOperand(0);
1023 if (VT < MVT::i32) {
1024 VT = MVT::i32;
1025 Zext = DAG.getNode(ISD::ZERO_EXTEND, VT, Op.getOperand(0));
1026 }
1027 unsigned Log2b = Log2_32(MVT::getSizeInBits(VT));
1028 SDOperand Clz = DAG.getNode(ISD::CTLZ, VT, Zext);
1029 SDOperand Scc = DAG.getNode(ISD::SRL, VT, Clz,
1030 DAG.getConstant(Log2b, MVT::i32));
1031 return DAG.getNode(ISD::TRUNCATE, MVT::i32, Scc);
1032 }
1033 // Leave comparisons against 0 and -1 alone for now, since they're usually
1034 // optimized. FIXME: revisit this when we can custom lower all setcc
1035 // optimizations.
1036 if (C->isAllOnesValue() || C->isNullValue())
1037 return SDOperand();
1038 }
1039
1040 // If we have an integer seteq/setne, turn it into a compare against zero
Chris Lattnerac011bc2006-11-14 05:28:08 +00001041 // by xor'ing the rhs with the lhs, which is faster than setting a
1042 // condition register, reading it back out, and masking the correct bit. The
1043 // normal approach here uses sub to do this instead of xor. Using xor exposes
1044 // the result to other bit-twiddling opportunities.
Chris Lattner1a635d62006-04-14 06:01:58 +00001045 MVT::ValueType LHSVT = Op.getOperand(0).getValueType();
1046 if (MVT::isInteger(LHSVT) && (CC == ISD::SETEQ || CC == ISD::SETNE)) {
1047 MVT::ValueType VT = Op.getValueType();
Chris Lattnerac011bc2006-11-14 05:28:08 +00001048 SDOperand Sub = DAG.getNode(ISD::XOR, LHSVT, Op.getOperand(0),
Chris Lattner1a635d62006-04-14 06:01:58 +00001049 Op.getOperand(1));
1050 return DAG.getSetCC(VT, Sub, DAG.getConstant(0, LHSVT), CC);
1051 }
1052 return SDOperand();
1053}
1054
1055static SDOperand LowerVASTART(SDOperand Op, SelectionDAG &DAG,
1056 unsigned VarArgsFrameIndex) {
1057 // vastart just stores the address of the VarArgsFrameIndex slot into the
1058 // memory location argument.
Chris Lattner0d72a202006-07-28 16:45:47 +00001059 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1060 SDOperand FR = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
Evan Cheng8b2794a2006-10-13 21:14:26 +00001061 SrcValueSDNode *SV = cast<SrcValueSDNode>(Op.getOperand(2));
1062 return DAG.getStore(Op.getOperand(0), FR, Op.getOperand(1), SV->getValue(),
1063 SV->getOffset());
Chris Lattner1a635d62006-04-14 06:01:58 +00001064}
1065
Chris Lattnerc91a4752006-06-26 22:48:35 +00001066static SDOperand LowerFORMAL_ARGUMENTS(SDOperand Op, SelectionDAG &DAG,
1067 int &VarArgsFrameIndex) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001068 // TODO: add description of PPC stack frame format, or at least some docs.
1069 //
1070 MachineFunction &MF = DAG.getMachineFunction();
1071 MachineFrameInfo *MFI = MF.getFrameInfo();
1072 SSARegMap *RegMap = MF.getSSARegMap();
Chris Lattner79e490a2006-08-11 17:18:05 +00001073 SmallVector<SDOperand, 8> ArgValues;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001074 SDOperand Root = Op.getOperand(0);
1075
1076 unsigned ArgOffset = 24;
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001077 const unsigned Num_GPR_Regs = 8;
1078 const unsigned Num_FPR_Regs = 13;
1079 const unsigned Num_VR_Regs = 12;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001080 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Chris Lattnerc91a4752006-06-26 22:48:35 +00001081
1082 static const unsigned GPR_32[] = { // 32-bit registers.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001083 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1084 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1085 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00001086 static const unsigned GPR_64[] = { // 64-bit registers.
1087 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
1088 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
1089 };
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001090 static const unsigned FPR[] = {
1091 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1092 PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12, PPC::F13
1093 };
1094 static const unsigned VR[] = {
1095 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
1096 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
1097 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00001098
1099 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1100 bool isPPC64 = PtrVT == MVT::i64;
1101 const unsigned *GPR = isPPC64 ? GPR_64 : GPR_32;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001102
1103 // Add DAG nodes to load the arguments or copy them out of registers. On
1104 // entry to a function on PPC, the arguments start at offset 24, although the
1105 // first ones are often in registers.
1106 for (unsigned ArgNo = 0, e = Op.Val->getNumValues()-1; ArgNo != e; ++ArgNo) {
1107 SDOperand ArgVal;
1108 bool needsLoad = false;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001109 MVT::ValueType ObjectVT = Op.getValue(ArgNo).getValueType();
1110 unsigned ObjSize = MVT::getSizeInBits(ObjectVT)/8;
1111
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001112 unsigned CurArgOffset = ArgOffset;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001113 switch (ObjectVT) {
1114 default: assert(0 && "Unhandled argument type!");
1115 case MVT::i32:
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001116 // All int arguments reserve stack space.
Chris Lattnerc91a4752006-06-26 22:48:35 +00001117 ArgOffset += isPPC64 ? 8 : 4;
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001118
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001119 if (GPR_idx != Num_GPR_Regs) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001120 unsigned VReg = RegMap->createVirtualRegister(&PPC::GPRCRegClass);
1121 MF.addLiveIn(GPR[GPR_idx], VReg);
1122 ArgVal = DAG.getCopyFromReg(Root, VReg, MVT::i32);
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001123 ++GPR_idx;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001124 } else {
1125 needsLoad = true;
1126 }
1127 break;
Chris Lattnerc91a4752006-06-26 22:48:35 +00001128 case MVT::i64: // PPC64
1129 // All int arguments reserve stack space.
1130 ArgOffset += 8;
1131
1132 if (GPR_idx != Num_GPR_Regs) {
1133 unsigned VReg = RegMap->createVirtualRegister(&PPC::G8RCRegClass);
1134 MF.addLiveIn(GPR[GPR_idx], VReg);
1135 ArgVal = DAG.getCopyFromReg(Root, VReg, MVT::i64);
1136 ++GPR_idx;
1137 } else {
1138 needsLoad = true;
1139 }
1140 break;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001141 case MVT::f32:
1142 case MVT::f64:
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001143 // All FP arguments reserve stack space.
1144 ArgOffset += ObjSize;
1145
1146 // Every 4 bytes of argument space consumes one of the GPRs available for
1147 // argument passing.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001148 if (GPR_idx != Num_GPR_Regs) {
1149 ++GPR_idx;
1150 if (ObjSize == 8 && GPR_idx != Num_GPR_Regs)
1151 ++GPR_idx;
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001152 }
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001153 if (FPR_idx != Num_FPR_Regs) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001154 unsigned VReg;
1155 if (ObjectVT == MVT::f32)
1156 VReg = RegMap->createVirtualRegister(&PPC::F4RCRegClass);
1157 else
1158 VReg = RegMap->createVirtualRegister(&PPC::F8RCRegClass);
1159 MF.addLiveIn(FPR[FPR_idx], VReg);
1160 ArgVal = DAG.getCopyFromReg(Root, VReg, ObjectVT);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001161 ++FPR_idx;
1162 } else {
1163 needsLoad = true;
1164 }
1165 break;
1166 case MVT::v4f32:
1167 case MVT::v4i32:
1168 case MVT::v8i16:
1169 case MVT::v16i8:
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001170 // Note that vector arguments in registers don't reserve stack space.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001171 if (VR_idx != Num_VR_Regs) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001172 unsigned VReg = RegMap->createVirtualRegister(&PPC::VRRCRegClass);
1173 MF.addLiveIn(VR[VR_idx], VReg);
1174 ArgVal = DAG.getCopyFromReg(Root, VReg, ObjectVT);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001175 ++VR_idx;
1176 } else {
1177 // This should be simple, but requires getting 16-byte aligned stack
1178 // values.
1179 assert(0 && "Loading VR argument not implemented yet!");
1180 needsLoad = true;
1181 }
1182 break;
1183 }
1184
1185 // We need to load the argument to a virtual register if we determined above
1186 // that we ran out of physical registers of the appropriate type
1187 if (needsLoad) {
Chris Lattnerb375b5e2006-05-16 18:54:32 +00001188 // If the argument is actually used, emit a load from the right stack
1189 // slot.
1190 if (!Op.Val->hasNUsesOfValue(0, ArgNo)) {
1191 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset);
Chris Lattnerc91a4752006-06-26 22:48:35 +00001192 SDOperand FIN = DAG.getFrameIndex(FI, PtrVT);
Evan Cheng466685d2006-10-09 20:57:25 +00001193 ArgVal = DAG.getLoad(ObjectVT, Root, FIN, NULL, 0);
Chris Lattnerb375b5e2006-05-16 18:54:32 +00001194 } else {
1195 // Don't emit a dead load.
1196 ArgVal = DAG.getNode(ISD::UNDEF, ObjectVT);
1197 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001198 }
1199
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001200 ArgValues.push_back(ArgVal);
1201 }
1202
1203 // If the function takes variable number of arguments, make a frame index for
1204 // the start of the first vararg value... for expansion of llvm.va_start.
1205 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
1206 if (isVarArg) {
Chris Lattnerc91a4752006-06-26 22:48:35 +00001207 VarArgsFrameIndex = MFI->CreateFixedObject(MVT::getSizeInBits(PtrVT)/8,
1208 ArgOffset);
1209 SDOperand FIN = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001210 // If this function is vararg, store any remaining integer argument regs
1211 // to their spots on the stack so that they may be loaded by deferencing the
1212 // result of va_next.
Chris Lattnere2199452006-08-11 17:38:39 +00001213 SmallVector<SDOperand, 8> MemOps;
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001214 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001215 unsigned VReg = RegMap->createVirtualRegister(&PPC::GPRCRegClass);
1216 MF.addLiveIn(GPR[GPR_idx], VReg);
Chris Lattnerc91a4752006-06-26 22:48:35 +00001217 SDOperand Val = DAG.getCopyFromReg(Root, VReg, PtrVT);
Evan Cheng8b2794a2006-10-13 21:14:26 +00001218 SDOperand Store = DAG.getStore(Val.getValue(1), Val, FIN, NULL, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001219 MemOps.push_back(Store);
1220 // Increment the address by four for the next argument to store
Chris Lattnerc91a4752006-06-26 22:48:35 +00001221 SDOperand PtrOff = DAG.getConstant(MVT::getSizeInBits(PtrVT)/8, PtrVT);
1222 FIN = DAG.getNode(ISD::ADD, PtrOff.getValueType(), FIN, PtrOff);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001223 }
1224 if (!MemOps.empty())
Chris Lattnere2199452006-08-11 17:38:39 +00001225 Root = DAG.getNode(ISD::TokenFactor, MVT::Other,&MemOps[0],MemOps.size());
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001226 }
1227
1228 ArgValues.push_back(Root);
1229
1230 // Return the new list of results.
1231 std::vector<MVT::ValueType> RetVT(Op.Val->value_begin(),
1232 Op.Val->value_end());
Chris Lattner79e490a2006-08-11 17:18:05 +00001233 return DAG.getNode(ISD::MERGE_VALUES, RetVT, &ArgValues[0], ArgValues.size());
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001234}
1235
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001236/// isCallCompatibleAddress - Return the immediate to use if the specified
1237/// 32-bit value is representable in the immediate field of a BxA instruction.
1238static SDNode *isBLACompatibleAddress(SDOperand Op, SelectionDAG &DAG) {
1239 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
1240 if (!C) return 0;
1241
1242 int Addr = C->getValue();
1243 if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero.
1244 (Addr << 6 >> 6) != Addr)
1245 return 0; // Top 6 bits have to be sext of immediate.
1246
1247 return DAG.getConstant((int)C->getValue() >> 2, MVT::i32).Val;
1248}
1249
1250
Chris Lattnerabde4602006-05-16 22:56:08 +00001251static SDOperand LowerCALL(SDOperand Op, SelectionDAG &DAG) {
1252 SDOperand Chain = Op.getOperand(0);
Chris Lattnerabde4602006-05-16 22:56:08 +00001253 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
Chris Lattnerabde4602006-05-16 22:56:08 +00001254 SDOperand Callee = Op.getOperand(4);
Evan Cheng4360bdc2006-05-25 00:57:32 +00001255 unsigned NumOps = (Op.getNumOperands() - 5) / 2;
1256
Chris Lattnerc91a4752006-06-26 22:48:35 +00001257 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1258 bool isPPC64 = PtrVT == MVT::i64;
1259 unsigned PtrByteSize = isPPC64 ? 8 : 4;
1260
1261
Chris Lattnerabde4602006-05-16 22:56:08 +00001262 // args_to_use will accumulate outgoing args for the PPCISD::CALL case in
1263 // SelectExpr to use to put the arguments in the appropriate registers.
1264 std::vector<SDOperand> args_to_use;
1265
1266 // Count how many bytes are to be pushed on the stack, including the linkage
Chris Lattnerc91a4752006-06-26 22:48:35 +00001267 // area, and parameter passing area. We start with 24/48 bytes, which is
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001268 // prereserved space for [SP][CR][LR][3 x unused].
Chris Lattnerc91a4752006-06-26 22:48:35 +00001269 unsigned NumBytes = 6*PtrByteSize;
Chris Lattnerabde4602006-05-16 22:56:08 +00001270
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001271 // Add up all the space actually used.
Evan Cheng4360bdc2006-05-25 00:57:32 +00001272 for (unsigned i = 0; i != NumOps; ++i)
1273 NumBytes += MVT::getSizeInBits(Op.getOperand(5+2*i).getValueType())/8;
Chris Lattnerc04ba7a2006-05-16 23:54:25 +00001274
Chris Lattner7b053502006-05-30 21:21:04 +00001275 // The prolog code of the callee may store up to 8 GPR argument registers to
1276 // the stack, allowing va_start to index over them in memory if its varargs.
1277 // Because we cannot tell if this is needed on the caller side, we have to
1278 // conservatively assume that it is needed. As such, make sure we have at
1279 // least enough stack space for the caller to store the 8 GPRs.
Chris Lattnerc91a4752006-06-26 22:48:35 +00001280 if (NumBytes < 6*PtrByteSize+8*PtrByteSize)
1281 NumBytes = 6*PtrByteSize+8*PtrByteSize;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001282
1283 // Adjust the stack pointer for the new arguments...
1284 // These operations are automatically eliminated by the prolog/epilog pass
1285 Chain = DAG.getCALLSEQ_START(Chain,
Chris Lattnerc91a4752006-06-26 22:48:35 +00001286 DAG.getConstant(NumBytes, PtrVT));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001287
1288 // Set up a copy of the stack pointer for use loading and storing any
1289 // arguments that may not fit in the registers available for argument
1290 // passing.
Chris Lattnerc91a4752006-06-26 22:48:35 +00001291 SDOperand StackPtr;
1292 if (isPPC64)
1293 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
1294 else
1295 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001296
1297 // Figure out which arguments are going to go in registers, and which in
1298 // memory. Also, if this is a vararg function, floating point operations
1299 // must be stored to our stack, and loaded into integer regs as well, if
1300 // any integer regs are available for argument passing.
Chris Lattnerc91a4752006-06-26 22:48:35 +00001301 unsigned ArgOffset = 6*PtrByteSize;
Chris Lattner9a2a4972006-05-17 06:01:33 +00001302 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Chris Lattnerc91a4752006-06-26 22:48:35 +00001303 static const unsigned GPR_32[] = { // 32-bit registers.
Chris Lattner9a2a4972006-05-17 06:01:33 +00001304 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1305 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1306 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00001307 static const unsigned GPR_64[] = { // 64-bit registers.
1308 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
1309 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
1310 };
Chris Lattner9a2a4972006-05-17 06:01:33 +00001311 static const unsigned FPR[] = {
1312 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1313 PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12, PPC::F13
1314 };
1315 static const unsigned VR[] = {
1316 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
1317 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
1318 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00001319 const unsigned NumGPRs = sizeof(GPR_32)/sizeof(GPR_32[0]);
Chris Lattner9a2a4972006-05-17 06:01:33 +00001320 const unsigned NumFPRs = sizeof(FPR)/sizeof(FPR[0]);
1321 const unsigned NumVRs = sizeof( VR)/sizeof( VR[0]);
1322
Chris Lattnerc91a4752006-06-26 22:48:35 +00001323 const unsigned *GPR = isPPC64 ? GPR_64 : GPR_32;
1324
Chris Lattner9a2a4972006-05-17 06:01:33 +00001325 std::vector<std::pair<unsigned, SDOperand> > RegsToPass;
Chris Lattnere2199452006-08-11 17:38:39 +00001326 SmallVector<SDOperand, 8> MemOpChains;
Evan Cheng4360bdc2006-05-25 00:57:32 +00001327 for (unsigned i = 0; i != NumOps; ++i) {
1328 SDOperand Arg = Op.getOperand(5+2*i);
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001329
1330 // PtrOff will be used to store the current argument to the stack if a
1331 // register cannot be found for it.
1332 SDOperand PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
Chris Lattnerc91a4752006-06-26 22:48:35 +00001333 PtrOff = DAG.getNode(ISD::ADD, PtrVT, StackPtr, PtrOff);
1334
1335 // On PPC64, promote integers to 64-bit values.
1336 if (isPPC64 && Arg.getValueType() == MVT::i32) {
1337 unsigned ExtOp = ISD::ZERO_EXTEND;
1338 if (cast<ConstantSDNode>(Op.getOperand(5+2*i+1))->getValue())
1339 ExtOp = ISD::SIGN_EXTEND;
1340 Arg = DAG.getNode(ExtOp, MVT::i64, Arg);
1341 }
1342
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001343 switch (Arg.getValueType()) {
1344 default: assert(0 && "Unexpected ValueType for argument!");
1345 case MVT::i32:
Chris Lattnerc91a4752006-06-26 22:48:35 +00001346 case MVT::i64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00001347 if (GPR_idx != NumGPRs) {
1348 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001349 } else {
Evan Cheng8b2794a2006-10-13 21:14:26 +00001350 MemOpChains.push_back(DAG.getStore(Chain, Arg, PtrOff, NULL, 0));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001351 }
Chris Lattnerc91a4752006-06-26 22:48:35 +00001352 ArgOffset += PtrByteSize;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001353 break;
1354 case MVT::f32:
1355 case MVT::f64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00001356 if (FPR_idx != NumFPRs) {
1357 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
1358
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001359 if (isVarArg) {
Evan Cheng8b2794a2006-10-13 21:14:26 +00001360 SDOperand Store = DAG.getStore(Chain, Arg, PtrOff, NULL, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00001361 MemOpChains.push_back(Store);
1362
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001363 // Float varargs are always shadowed in available integer registers
Chris Lattner9a2a4972006-05-17 06:01:33 +00001364 if (GPR_idx != NumGPRs) {
Evan Cheng466685d2006-10-09 20:57:25 +00001365 SDOperand Load = DAG.getLoad(PtrVT, Store, PtrOff, NULL, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00001366 MemOpChains.push_back(Load.getValue(1));
1367 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001368 }
Chris Lattner9a2a4972006-05-17 06:01:33 +00001369 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64) {
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001370 SDOperand ConstFour = DAG.getConstant(4, PtrOff.getValueType());
Chris Lattnerc91a4752006-06-26 22:48:35 +00001371 PtrOff = DAG.getNode(ISD::ADD, PtrVT, PtrOff, ConstFour);
Evan Cheng466685d2006-10-09 20:57:25 +00001372 SDOperand Load = DAG.getLoad(PtrVT, Store, PtrOff, NULL, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00001373 MemOpChains.push_back(Load.getValue(1));
1374 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerabde4602006-05-16 22:56:08 +00001375 }
1376 } else {
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001377 // If we have any FPRs remaining, we may also have GPRs remaining.
1378 // Args passed in FPRs consume either 1 (f32) or 2 (f64) available
1379 // GPRs.
Chris Lattner9a2a4972006-05-17 06:01:33 +00001380 if (GPR_idx != NumGPRs)
1381 ++GPR_idx;
Chris Lattnerc91a4752006-06-26 22:48:35 +00001382 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 && !isPPC64)
Chris Lattner9a2a4972006-05-17 06:01:33 +00001383 ++GPR_idx;
Chris Lattnerabde4602006-05-16 22:56:08 +00001384 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001385 } else {
Evan Cheng8b2794a2006-10-13 21:14:26 +00001386 MemOpChains.push_back(DAG.getStore(Chain, Arg, PtrOff, NULL, 0));
Chris Lattnerabde4602006-05-16 22:56:08 +00001387 }
Chris Lattnerc91a4752006-06-26 22:48:35 +00001388 if (isPPC64)
1389 ArgOffset += 8;
1390 else
1391 ArgOffset += Arg.getValueType() == MVT::f32 ? 4 : 8;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001392 break;
1393 case MVT::v4f32:
1394 case MVT::v4i32:
1395 case MVT::v8i16:
1396 case MVT::v16i8:
1397 assert(!isVarArg && "Don't support passing vectors to varargs yet!");
Chris Lattner9a2a4972006-05-17 06:01:33 +00001398 assert(VR_idx != NumVRs &&
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001399 "Don't support passing more than 12 vector args yet!");
Chris Lattner9a2a4972006-05-17 06:01:33 +00001400 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001401 break;
Chris Lattnerabde4602006-05-16 22:56:08 +00001402 }
Chris Lattnerabde4602006-05-16 22:56:08 +00001403 }
Chris Lattner9a2a4972006-05-17 06:01:33 +00001404 if (!MemOpChains.empty())
Chris Lattnere2199452006-08-11 17:38:39 +00001405 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
1406 &MemOpChains[0], MemOpChains.size());
Chris Lattnerabde4602006-05-16 22:56:08 +00001407
Chris Lattner9a2a4972006-05-17 06:01:33 +00001408 // Build a sequence of copy-to-reg nodes chained together with token chain
1409 // and flag operands which copy the outgoing args into the appropriate regs.
1410 SDOperand InFlag;
1411 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1412 Chain = DAG.getCopyToReg(Chain, RegsToPass[i].first, RegsToPass[i].second,
1413 InFlag);
1414 InFlag = Chain.getValue(1);
1415 }
Chris Lattnerabde4602006-05-16 22:56:08 +00001416
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001417 std::vector<MVT::ValueType> NodeTys;
Chris Lattner4a45abf2006-06-10 01:14:28 +00001418 NodeTys.push_back(MVT::Other); // Returns a chain
1419 NodeTys.push_back(MVT::Flag); // Returns a flag for retval copy to use.
1420
Chris Lattner79e490a2006-08-11 17:18:05 +00001421 SmallVector<SDOperand, 8> Ops;
Chris Lattner4a45abf2006-06-10 01:14:28 +00001422 unsigned CallOpc = PPCISD::CALL;
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001423
1424 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
1425 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
1426 // node so that legalize doesn't hack it.
Chris Lattnerabde4602006-05-16 22:56:08 +00001427 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
Chris Lattner9a2a4972006-05-17 06:01:33 +00001428 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), Callee.getValueType());
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001429 else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee))
1430 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), Callee.getValueType());
1431 else if (SDNode *Dest = isBLACompatibleAddress(Callee, DAG))
1432 // If this is an absolute destination address, use the munged value.
1433 Callee = SDOperand(Dest, 0);
1434 else {
1435 // Otherwise, this is an indirect call. We have to use a MTCTR/BCTRL pair
1436 // to do the call, we can't use PPCISD::CALL.
Chris Lattner79e490a2006-08-11 17:18:05 +00001437 SDOperand MTCTROps[] = {Chain, Callee, InFlag};
1438 Chain = DAG.getNode(PPCISD::MTCTR, NodeTys, MTCTROps, 2+(InFlag.Val!=0));
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001439 InFlag = Chain.getValue(1);
1440
1441 // Copy the callee address into R12 on darwin.
1442 Chain = DAG.getCopyToReg(Chain, PPC::R12, Callee, InFlag);
1443 InFlag = Chain.getValue(1);
1444
1445 NodeTys.clear();
1446 NodeTys.push_back(MVT::Other);
1447 NodeTys.push_back(MVT::Flag);
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001448 Ops.push_back(Chain);
Chris Lattner4a45abf2006-06-10 01:14:28 +00001449 CallOpc = PPCISD::BCTRL;
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001450 Callee.Val = 0;
1451 }
Chris Lattner9a2a4972006-05-17 06:01:33 +00001452
Chris Lattner4a45abf2006-06-10 01:14:28 +00001453 // If this is a direct call, pass the chain and the callee.
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001454 if (Callee.Val) {
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001455 Ops.push_back(Chain);
1456 Ops.push_back(Callee);
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001457 }
Chris Lattnerabde4602006-05-16 22:56:08 +00001458
Chris Lattner4a45abf2006-06-10 01:14:28 +00001459 // Add argument registers to the end of the list so that they are known live
1460 // into the call.
1461 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1462 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1463 RegsToPass[i].second.getValueType()));
1464
1465 if (InFlag.Val)
1466 Ops.push_back(InFlag);
Chris Lattner79e490a2006-08-11 17:18:05 +00001467 Chain = DAG.getNode(CallOpc, NodeTys, &Ops[0], Ops.size());
Chris Lattner4a45abf2006-06-10 01:14:28 +00001468 InFlag = Chain.getValue(1);
1469
Chris Lattner79e490a2006-08-11 17:18:05 +00001470 SDOperand ResultVals[3];
1471 unsigned NumResults = 0;
Chris Lattner9a2a4972006-05-17 06:01:33 +00001472 NodeTys.clear();
1473
1474 // If the call has results, copy the values out of the ret val registers.
1475 switch (Op.Val->getValueType(0)) {
1476 default: assert(0 && "Unexpected ret value!");
1477 case MVT::Other: break;
1478 case MVT::i32:
1479 if (Op.Val->getValueType(1) == MVT::i32) {
1480 Chain = DAG.getCopyFromReg(Chain, PPC::R4, MVT::i32, InFlag).getValue(1);
Chris Lattner79e490a2006-08-11 17:18:05 +00001481 ResultVals[0] = Chain.getValue(0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00001482 Chain = DAG.getCopyFromReg(Chain, PPC::R3, MVT::i32,
1483 Chain.getValue(2)).getValue(1);
Chris Lattner79e490a2006-08-11 17:18:05 +00001484 ResultVals[1] = Chain.getValue(0);
1485 NumResults = 2;
Chris Lattner9a2a4972006-05-17 06:01:33 +00001486 NodeTys.push_back(MVT::i32);
1487 } else {
1488 Chain = DAG.getCopyFromReg(Chain, PPC::R3, MVT::i32, InFlag).getValue(1);
Chris Lattner79e490a2006-08-11 17:18:05 +00001489 ResultVals[0] = Chain.getValue(0);
1490 NumResults = 1;
Chris Lattner9a2a4972006-05-17 06:01:33 +00001491 }
1492 NodeTys.push_back(MVT::i32);
1493 break;
Chris Lattnerc91a4752006-06-26 22:48:35 +00001494 case MVT::i64:
1495 Chain = DAG.getCopyFromReg(Chain, PPC::X3, MVT::i64, InFlag).getValue(1);
Chris Lattner79e490a2006-08-11 17:18:05 +00001496 ResultVals[0] = Chain.getValue(0);
1497 NumResults = 1;
Chris Lattnerc91a4752006-06-26 22:48:35 +00001498 NodeTys.push_back(MVT::i64);
1499 break;
Chris Lattner9a2a4972006-05-17 06:01:33 +00001500 case MVT::f32:
1501 case MVT::f64:
1502 Chain = DAG.getCopyFromReg(Chain, PPC::F1, Op.Val->getValueType(0),
1503 InFlag).getValue(1);
Chris Lattner79e490a2006-08-11 17:18:05 +00001504 ResultVals[0] = Chain.getValue(0);
1505 NumResults = 1;
Chris Lattner9a2a4972006-05-17 06:01:33 +00001506 NodeTys.push_back(Op.Val->getValueType(0));
1507 break;
1508 case MVT::v4f32:
1509 case MVT::v4i32:
1510 case MVT::v8i16:
1511 case MVT::v16i8:
1512 Chain = DAG.getCopyFromReg(Chain, PPC::V2, Op.Val->getValueType(0),
1513 InFlag).getValue(1);
Chris Lattner79e490a2006-08-11 17:18:05 +00001514 ResultVals[0] = Chain.getValue(0);
1515 NumResults = 1;
Chris Lattner9a2a4972006-05-17 06:01:33 +00001516 NodeTys.push_back(Op.Val->getValueType(0));
1517 break;
1518 }
1519
Chris Lattnerabde4602006-05-16 22:56:08 +00001520 Chain = DAG.getNode(ISD::CALLSEQ_END, MVT::Other, Chain,
Chris Lattnerc91a4752006-06-26 22:48:35 +00001521 DAG.getConstant(NumBytes, PtrVT));
Chris Lattner9a2a4972006-05-17 06:01:33 +00001522 NodeTys.push_back(MVT::Other);
Chris Lattnerabde4602006-05-16 22:56:08 +00001523
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001524 // If the function returns void, just return the chain.
Chris Lattnerf6e190f2006-08-12 07:20:05 +00001525 if (NumResults == 0)
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001526 return Chain;
1527
1528 // Otherwise, merge everything together with a MERGE_VALUES node.
Chris Lattner79e490a2006-08-11 17:18:05 +00001529 ResultVals[NumResults++] = Chain;
1530 SDOperand Res = DAG.getNode(ISD::MERGE_VALUES, NodeTys,
1531 ResultVals, NumResults);
Chris Lattnerabde4602006-05-16 22:56:08 +00001532 return Res.getValue(Op.ResNo);
1533}
1534
Chris Lattner1a635d62006-04-14 06:01:58 +00001535static SDOperand LowerRET(SDOperand Op, SelectionDAG &DAG) {
1536 SDOperand Copy;
1537 switch(Op.getNumOperands()) {
1538 default:
1539 assert(0 && "Do not know how to return this many arguments!");
1540 abort();
1541 case 1:
1542 return SDOperand(); // ret void is legal
Evan Cheng6848be12006-05-26 23:10:12 +00001543 case 3: {
Chris Lattner1a635d62006-04-14 06:01:58 +00001544 MVT::ValueType ArgVT = Op.getOperand(1).getValueType();
1545 unsigned ArgReg;
Chris Lattneref957102006-06-21 00:34:03 +00001546 if (ArgVT == MVT::i32) {
Chris Lattner1a635d62006-04-14 06:01:58 +00001547 ArgReg = PPC::R3;
Chris Lattneref957102006-06-21 00:34:03 +00001548 } else if (ArgVT == MVT::i64) {
1549 ArgReg = PPC::X3;
Chris Lattner325f0a12006-08-11 16:47:32 +00001550 } else if (MVT::isVector(ArgVT)) {
Chris Lattneref957102006-06-21 00:34:03 +00001551 ArgReg = PPC::V2;
Chris Lattner325f0a12006-08-11 16:47:32 +00001552 } else {
1553 assert(MVT::isFloatingPoint(ArgVT));
1554 ArgReg = PPC::F1;
Chris Lattner1a635d62006-04-14 06:01:58 +00001555 }
1556
1557 Copy = DAG.getCopyToReg(Op.getOperand(0), ArgReg, Op.getOperand(1),
1558 SDOperand());
1559
1560 // If we haven't noted the R3/F1 are live out, do so now.
1561 if (DAG.getMachineFunction().liveout_empty())
1562 DAG.getMachineFunction().addLiveOut(ArgReg);
1563 break;
1564 }
Evan Cheng6848be12006-05-26 23:10:12 +00001565 case 5:
1566 Copy = DAG.getCopyToReg(Op.getOperand(0), PPC::R3, Op.getOperand(3),
Chris Lattner1a635d62006-04-14 06:01:58 +00001567 SDOperand());
1568 Copy = DAG.getCopyToReg(Copy, PPC::R4, Op.getOperand(1),Copy.getValue(1));
1569 // If we haven't noted the R3+R4 are live out, do so now.
1570 if (DAG.getMachineFunction().liveout_empty()) {
1571 DAG.getMachineFunction().addLiveOut(PPC::R3);
1572 DAG.getMachineFunction().addLiveOut(PPC::R4);
1573 }
1574 break;
1575 }
1576 return DAG.getNode(PPCISD::RET_FLAG, MVT::Other, Copy, Copy.getValue(1));
1577}
1578
1579/// LowerSELECT_CC - Lower floating point select_cc's into fsel instruction when
1580/// possible.
1581static SDOperand LowerSELECT_CC(SDOperand Op, SelectionDAG &DAG) {
1582 // Not FP? Not a fsel.
1583 if (!MVT::isFloatingPoint(Op.getOperand(0).getValueType()) ||
1584 !MVT::isFloatingPoint(Op.getOperand(2).getValueType()))
1585 return SDOperand();
1586
1587 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
1588
1589 // Cannot handle SETEQ/SETNE.
1590 if (CC == ISD::SETEQ || CC == ISD::SETNE) return SDOperand();
1591
1592 MVT::ValueType ResVT = Op.getValueType();
1593 MVT::ValueType CmpVT = Op.getOperand(0).getValueType();
1594 SDOperand LHS = Op.getOperand(0), RHS = Op.getOperand(1);
1595 SDOperand TV = Op.getOperand(2), FV = Op.getOperand(3);
1596
1597 // If the RHS of the comparison is a 0.0, we don't need to do the
1598 // subtraction at all.
1599 if (isFloatingPointZero(RHS))
1600 switch (CC) {
1601 default: break; // SETUO etc aren't handled by fsel.
1602 case ISD::SETULT:
Chris Lattner57340122006-05-24 00:06:44 +00001603 case ISD::SETOLT:
Chris Lattner1a635d62006-04-14 06:01:58 +00001604 case ISD::SETLT:
1605 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
1606 case ISD::SETUGE:
Chris Lattner57340122006-05-24 00:06:44 +00001607 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00001608 case ISD::SETGE:
1609 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
1610 LHS = DAG.getNode(ISD::FP_EXTEND, MVT::f64, LHS);
1611 return DAG.getNode(PPCISD::FSEL, ResVT, LHS, TV, FV);
1612 case ISD::SETUGT:
Chris Lattner57340122006-05-24 00:06:44 +00001613 case ISD::SETOGT:
Chris Lattner1a635d62006-04-14 06:01:58 +00001614 case ISD::SETGT:
1615 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
1616 case ISD::SETULE:
Chris Lattner57340122006-05-24 00:06:44 +00001617 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00001618 case ISD::SETLE:
1619 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
1620 LHS = DAG.getNode(ISD::FP_EXTEND, MVT::f64, LHS);
1621 return DAG.getNode(PPCISD::FSEL, ResVT,
1622 DAG.getNode(ISD::FNEG, MVT::f64, LHS), TV, FV);
1623 }
1624
1625 SDOperand Cmp;
1626 switch (CC) {
1627 default: break; // SETUO etc aren't handled by fsel.
1628 case ISD::SETULT:
Chris Lattner57340122006-05-24 00:06:44 +00001629 case ISD::SETOLT:
Chris Lattner1a635d62006-04-14 06:01:58 +00001630 case ISD::SETLT:
1631 Cmp = DAG.getNode(ISD::FSUB, CmpVT, LHS, RHS);
1632 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
1633 Cmp = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Cmp);
1634 return DAG.getNode(PPCISD::FSEL, ResVT, Cmp, FV, TV);
1635 case ISD::SETUGE:
Chris Lattner57340122006-05-24 00:06:44 +00001636 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00001637 case ISD::SETGE:
1638 Cmp = DAG.getNode(ISD::FSUB, CmpVT, LHS, RHS);
1639 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
1640 Cmp = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Cmp);
1641 return DAG.getNode(PPCISD::FSEL, ResVT, Cmp, TV, FV);
1642 case ISD::SETUGT:
Chris Lattner57340122006-05-24 00:06:44 +00001643 case ISD::SETOGT:
Chris Lattner1a635d62006-04-14 06:01:58 +00001644 case ISD::SETGT:
1645 Cmp = DAG.getNode(ISD::FSUB, CmpVT, RHS, LHS);
1646 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
1647 Cmp = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Cmp);
1648 return DAG.getNode(PPCISD::FSEL, ResVT, Cmp, FV, TV);
1649 case ISD::SETULE:
Chris Lattner57340122006-05-24 00:06:44 +00001650 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00001651 case ISD::SETLE:
1652 Cmp = DAG.getNode(ISD::FSUB, CmpVT, RHS, LHS);
1653 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
1654 Cmp = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Cmp);
1655 return DAG.getNode(PPCISD::FSEL, ResVT, Cmp, TV, FV);
1656 }
1657 return SDOperand();
1658}
1659
1660static SDOperand LowerFP_TO_SINT(SDOperand Op, SelectionDAG &DAG) {
1661 assert(MVT::isFloatingPoint(Op.getOperand(0).getValueType()));
1662 SDOperand Src = Op.getOperand(0);
1663 if (Src.getValueType() == MVT::f32)
1664 Src = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Src);
1665
1666 SDOperand Tmp;
1667 switch (Op.getValueType()) {
1668 default: assert(0 && "Unhandled FP_TO_SINT type in custom expander!");
1669 case MVT::i32:
1670 Tmp = DAG.getNode(PPCISD::FCTIWZ, MVT::f64, Src);
1671 break;
1672 case MVT::i64:
1673 Tmp = DAG.getNode(PPCISD::FCTIDZ, MVT::f64, Src);
1674 break;
1675 }
1676
1677 // Convert the FP value to an int value through memory.
1678 SDOperand Bits = DAG.getNode(ISD::BIT_CONVERT, MVT::i64, Tmp);
1679 if (Op.getValueType() == MVT::i32)
1680 Bits = DAG.getNode(ISD::TRUNCATE, MVT::i32, Bits);
1681 return Bits;
1682}
1683
1684static SDOperand LowerSINT_TO_FP(SDOperand Op, SelectionDAG &DAG) {
1685 if (Op.getOperand(0).getValueType() == MVT::i64) {
1686 SDOperand Bits = DAG.getNode(ISD::BIT_CONVERT, MVT::f64, Op.getOperand(0));
1687 SDOperand FP = DAG.getNode(PPCISD::FCFID, MVT::f64, Bits);
1688 if (Op.getValueType() == MVT::f32)
1689 FP = DAG.getNode(ISD::FP_ROUND, MVT::f32, FP);
1690 return FP;
1691 }
1692
1693 assert(Op.getOperand(0).getValueType() == MVT::i32 &&
1694 "Unhandled SINT_TO_FP type in custom expander!");
1695 // Since we only generate this in 64-bit mode, we can take advantage of
1696 // 64-bit registers. In particular, sign extend the input value into the
1697 // 64-bit register with extsw, store the WHOLE 64-bit value into the stack
1698 // then lfd it and fcfid it.
1699 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
1700 int FrameIdx = FrameInfo->CreateStackObject(8, 8);
Chris Lattner0d72a202006-07-28 16:45:47 +00001701 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1702 SDOperand FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Chris Lattner1a635d62006-04-14 06:01:58 +00001703
1704 SDOperand Ext64 = DAG.getNode(PPCISD::EXTSW_32, MVT::i32,
1705 Op.getOperand(0));
1706
1707 // STD the extended value into the stack slot.
1708 SDOperand Store = DAG.getNode(PPCISD::STD_32, MVT::Other,
1709 DAG.getEntryNode(), Ext64, FIdx,
1710 DAG.getSrcValue(NULL));
1711 // Load the value as a double.
Evan Cheng466685d2006-10-09 20:57:25 +00001712 SDOperand Ld = DAG.getLoad(MVT::f64, Store, FIdx, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00001713
1714 // FCFID it and return it.
1715 SDOperand FP = DAG.getNode(PPCISD::FCFID, MVT::f64, Ld);
1716 if (Op.getValueType() == MVT::f32)
1717 FP = DAG.getNode(ISD::FP_ROUND, MVT::f32, FP);
1718 return FP;
1719}
1720
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00001721static SDOperand LowerSHL_PARTS(SDOperand Op, SelectionDAG &DAG) {
1722 assert(Op.getNumOperands() == 3 && Op.getValueType() == MVT::i32 &&
Chris Lattner1a635d62006-04-14 06:01:58 +00001723 Op.getOperand(1).getValueType() == MVT::i32 && "Unexpected SHL!");
Chris Lattner1a635d62006-04-14 06:01:58 +00001724
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00001725 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00001726 // depend on the PPC behavior for oversized shift amounts.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00001727 SDOperand Lo = Op.getOperand(0);
1728 SDOperand Hi = Op.getOperand(1);
1729 SDOperand Amt = Op.getOperand(2);
Chris Lattner1a635d62006-04-14 06:01:58 +00001730
1731 SDOperand Tmp1 = DAG.getNode(ISD::SUB, MVT::i32,
1732 DAG.getConstant(32, MVT::i32), Amt);
1733 SDOperand Tmp2 = DAG.getNode(PPCISD::SHL, MVT::i32, Hi, Amt);
1734 SDOperand Tmp3 = DAG.getNode(PPCISD::SRL, MVT::i32, Lo, Tmp1);
1735 SDOperand Tmp4 = DAG.getNode(ISD::OR , MVT::i32, Tmp2, Tmp3);
1736 SDOperand Tmp5 = DAG.getNode(ISD::ADD, MVT::i32, Amt,
1737 DAG.getConstant(-32U, MVT::i32));
1738 SDOperand Tmp6 = DAG.getNode(PPCISD::SHL, MVT::i32, Lo, Tmp5);
1739 SDOperand OutHi = DAG.getNode(ISD::OR, MVT::i32, Tmp4, Tmp6);
1740 SDOperand OutLo = DAG.getNode(PPCISD::SHL, MVT::i32, Lo, Amt);
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00001741 SDOperand OutOps[] = { OutLo, OutHi };
1742 return DAG.getNode(ISD::MERGE_VALUES, DAG.getVTList(MVT::i32, MVT::i32),
1743 OutOps, 2);
Chris Lattner1a635d62006-04-14 06:01:58 +00001744}
1745
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00001746static SDOperand LowerSRL_PARTS(SDOperand Op, SelectionDAG &DAG) {
1747 assert(Op.getNumOperands() == 3 && Op.getValueType() == MVT::i32 &&
1748 Op.getOperand(1).getValueType() == MVT::i32 && "Unexpected SRL!");
Chris Lattner1a635d62006-04-14 06:01:58 +00001749
1750 // Otherwise, expand into a bunch of logical ops. Note that these ops
1751 // depend on the PPC behavior for oversized shift amounts.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00001752 SDOperand Lo = Op.getOperand(0);
1753 SDOperand Hi = Op.getOperand(1);
1754 SDOperand Amt = Op.getOperand(2);
Chris Lattner1a635d62006-04-14 06:01:58 +00001755
1756 SDOperand Tmp1 = DAG.getNode(ISD::SUB, MVT::i32,
1757 DAG.getConstant(32, MVT::i32), Amt);
1758 SDOperand Tmp2 = DAG.getNode(PPCISD::SRL, MVT::i32, Lo, Amt);
1759 SDOperand Tmp3 = DAG.getNode(PPCISD::SHL, MVT::i32, Hi, Tmp1);
1760 SDOperand Tmp4 = DAG.getNode(ISD::OR , MVT::i32, Tmp2, Tmp3);
1761 SDOperand Tmp5 = DAG.getNode(ISD::ADD, MVT::i32, Amt,
1762 DAG.getConstant(-32U, MVT::i32));
1763 SDOperand Tmp6 = DAG.getNode(PPCISD::SRL, MVT::i32, Hi, Tmp5);
1764 SDOperand OutLo = DAG.getNode(ISD::OR, MVT::i32, Tmp4, Tmp6);
1765 SDOperand OutHi = DAG.getNode(PPCISD::SRL, MVT::i32, Hi, Amt);
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00001766 SDOperand OutOps[] = { OutLo, OutHi };
1767 return DAG.getNode(ISD::MERGE_VALUES, DAG.getVTList(MVT::i32, MVT::i32),
1768 OutOps, 2);
Chris Lattner1a635d62006-04-14 06:01:58 +00001769}
1770
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00001771static SDOperand LowerSRA_PARTS(SDOperand Op, SelectionDAG &DAG) {
1772 assert(Op.getNumOperands() == 3 && Op.getValueType() == MVT::i32 &&
Chris Lattner1a635d62006-04-14 06:01:58 +00001773 Op.getOperand(1).getValueType() == MVT::i32 && "Unexpected SRA!");
Chris Lattner1a635d62006-04-14 06:01:58 +00001774
1775 // Otherwise, expand into a bunch of logical ops, followed by a select_cc.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00001776 SDOperand Lo = Op.getOperand(0);
1777 SDOperand Hi = Op.getOperand(1);
1778 SDOperand Amt = Op.getOperand(2);
Chris Lattner1a635d62006-04-14 06:01:58 +00001779
1780 SDOperand Tmp1 = DAG.getNode(ISD::SUB, MVT::i32,
1781 DAG.getConstant(32, MVT::i32), Amt);
1782 SDOperand Tmp2 = DAG.getNode(PPCISD::SRL, MVT::i32, Lo, Amt);
1783 SDOperand Tmp3 = DAG.getNode(PPCISD::SHL, MVT::i32, Hi, Tmp1);
1784 SDOperand Tmp4 = DAG.getNode(ISD::OR , MVT::i32, Tmp2, Tmp3);
1785 SDOperand Tmp5 = DAG.getNode(ISD::ADD, MVT::i32, Amt,
1786 DAG.getConstant(-32U, MVT::i32));
1787 SDOperand Tmp6 = DAG.getNode(PPCISD::SRA, MVT::i32, Hi, Tmp5);
1788 SDOperand OutHi = DAG.getNode(PPCISD::SRA, MVT::i32, Hi, Amt);
1789 SDOperand OutLo = DAG.getSelectCC(Tmp5, DAG.getConstant(0, MVT::i32),
1790 Tmp4, Tmp6, ISD::SETLE);
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00001791 SDOperand OutOps[] = { OutLo, OutHi };
1792 return DAG.getNode(ISD::MERGE_VALUES, DAG.getVTList(MVT::i32, MVT::i32),
1793 OutOps, 2);
Chris Lattner1a635d62006-04-14 06:01:58 +00001794}
1795
1796//===----------------------------------------------------------------------===//
1797// Vector related lowering.
1798//
1799
Chris Lattnerac225ca2006-04-12 19:07:14 +00001800// If this is a vector of constants or undefs, get the bits. A bit in
1801// UndefBits is set if the corresponding element of the vector is an
1802// ISD::UNDEF value. For undefs, the corresponding VectorBits values are
1803// zero. Return true if this is not an array of constants, false if it is.
1804//
Chris Lattnerac225ca2006-04-12 19:07:14 +00001805static bool GetConstantBuildVectorBits(SDNode *BV, uint64_t VectorBits[2],
1806 uint64_t UndefBits[2]) {
1807 // Start with zero'd results.
1808 VectorBits[0] = VectorBits[1] = UndefBits[0] = UndefBits[1] = 0;
1809
1810 unsigned EltBitSize = MVT::getSizeInBits(BV->getOperand(0).getValueType());
1811 for (unsigned i = 0, e = BV->getNumOperands(); i != e; ++i) {
1812 SDOperand OpVal = BV->getOperand(i);
1813
1814 unsigned PartNo = i >= e/2; // In the upper 128 bits?
Chris Lattnerb17f1672006-04-16 01:01:29 +00001815 unsigned SlotNo = e/2 - (i & (e/2-1))-1; // Which subpiece of the uint64_t.
Chris Lattnerac225ca2006-04-12 19:07:14 +00001816
1817 uint64_t EltBits = 0;
1818 if (OpVal.getOpcode() == ISD::UNDEF) {
1819 uint64_t EltUndefBits = ~0U >> (32-EltBitSize);
1820 UndefBits[PartNo] |= EltUndefBits << (SlotNo*EltBitSize);
1821 continue;
1822 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
1823 EltBits = CN->getValue() & (~0U >> (32-EltBitSize));
1824 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
1825 assert(CN->getValueType(0) == MVT::f32 &&
1826 "Only one legal FP vector type!");
1827 EltBits = FloatToBits(CN->getValue());
1828 } else {
1829 // Nonconstant element.
1830 return true;
1831 }
1832
1833 VectorBits[PartNo] |= EltBits << (SlotNo*EltBitSize);
1834 }
1835
1836 //printf("%llx %llx %llx %llx\n",
1837 // VectorBits[0], VectorBits[1], UndefBits[0], UndefBits[1]);
1838 return false;
1839}
Chris Lattneref819f82006-03-20 06:33:01 +00001840
Chris Lattnerb17f1672006-04-16 01:01:29 +00001841// If this is a splat (repetition) of a value across the whole vector, return
1842// the smallest size that splats it. For example, "0x01010101010101..." is a
1843// splat of 0x01, 0x0101, and 0x01010101. We return SplatBits = 0x01 and
1844// SplatSize = 1 byte.
1845static bool isConstantSplat(const uint64_t Bits128[2],
1846 const uint64_t Undef128[2],
1847 unsigned &SplatBits, unsigned &SplatUndef,
1848 unsigned &SplatSize) {
1849
1850 // Don't let undefs prevent splats from matching. See if the top 64-bits are
1851 // the same as the lower 64-bits, ignoring undefs.
1852 if ((Bits128[0] & ~Undef128[1]) != (Bits128[1] & ~Undef128[0]))
1853 return false; // Can't be a splat if two pieces don't match.
1854
1855 uint64_t Bits64 = Bits128[0] | Bits128[1];
1856 uint64_t Undef64 = Undef128[0] & Undef128[1];
1857
1858 // Check that the top 32-bits are the same as the lower 32-bits, ignoring
1859 // undefs.
1860 if ((Bits64 & (~Undef64 >> 32)) != ((Bits64 >> 32) & ~Undef64))
1861 return false; // Can't be a splat if two pieces don't match.
1862
1863 uint32_t Bits32 = uint32_t(Bits64) | uint32_t(Bits64 >> 32);
1864 uint32_t Undef32 = uint32_t(Undef64) & uint32_t(Undef64 >> 32);
1865
1866 // If the top 16-bits are different than the lower 16-bits, ignoring
1867 // undefs, we have an i32 splat.
1868 if ((Bits32 & (~Undef32 >> 16)) != ((Bits32 >> 16) & ~Undef32)) {
1869 SplatBits = Bits32;
1870 SplatUndef = Undef32;
1871 SplatSize = 4;
1872 return true;
1873 }
1874
1875 uint16_t Bits16 = uint16_t(Bits32) | uint16_t(Bits32 >> 16);
1876 uint16_t Undef16 = uint16_t(Undef32) & uint16_t(Undef32 >> 16);
1877
1878 // If the top 8-bits are different than the lower 8-bits, ignoring
1879 // undefs, we have an i16 splat.
1880 if ((Bits16 & (uint16_t(~Undef16) >> 8)) != ((Bits16 >> 8) & ~Undef16)) {
1881 SplatBits = Bits16;
1882 SplatUndef = Undef16;
1883 SplatSize = 2;
1884 return true;
1885 }
1886
1887 // Otherwise, we have an 8-bit splat.
1888 SplatBits = uint8_t(Bits16) | uint8_t(Bits16 >> 8);
1889 SplatUndef = uint8_t(Undef16) & uint8_t(Undef16 >> 8);
1890 SplatSize = 1;
1891 return true;
1892}
1893
Chris Lattner4a998b92006-04-17 06:00:21 +00001894/// BuildSplatI - Build a canonical splati of Val with an element size of
1895/// SplatSize. Cast the result to VT.
1896static SDOperand BuildSplatI(int Val, unsigned SplatSize, MVT::ValueType VT,
1897 SelectionDAG &DAG) {
1898 assert(Val >= -16 && Val <= 15 && "vsplti is out of range!");
Chris Lattner6876e662006-04-17 06:58:41 +00001899
1900 // Force vspltis[hw] -1 to vspltisb -1.
1901 if (Val == -1) SplatSize = 1;
1902
Chris Lattner4a998b92006-04-17 06:00:21 +00001903 static const MVT::ValueType VTys[] = { // canonical VT to use for each size.
1904 MVT::v16i8, MVT::v8i16, MVT::Other, MVT::v4i32
1905 };
1906 MVT::ValueType CanonicalVT = VTys[SplatSize-1];
1907
1908 // Build a canonical splat for this value.
1909 SDOperand Elt = DAG.getConstant(Val, MVT::getVectorBaseType(CanonicalVT));
Chris Lattnere2199452006-08-11 17:38:39 +00001910 SmallVector<SDOperand, 8> Ops;
1911 Ops.assign(MVT::getVectorNumElements(CanonicalVT), Elt);
1912 SDOperand Res = DAG.getNode(ISD::BUILD_VECTOR, CanonicalVT,
1913 &Ops[0], Ops.size());
Chris Lattner4a998b92006-04-17 06:00:21 +00001914 return DAG.getNode(ISD::BIT_CONVERT, VT, Res);
1915}
1916
Chris Lattnere7c768e2006-04-18 03:24:30 +00001917/// BuildIntrinsicOp - Return a binary operator intrinsic node with the
Chris Lattner6876e662006-04-17 06:58:41 +00001918/// specified intrinsic ID.
Chris Lattnere7c768e2006-04-18 03:24:30 +00001919static SDOperand BuildIntrinsicOp(unsigned IID, SDOperand LHS, SDOperand RHS,
1920 SelectionDAG &DAG,
1921 MVT::ValueType DestVT = MVT::Other) {
1922 if (DestVT == MVT::Other) DestVT = LHS.getValueType();
1923 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DestVT,
Chris Lattner6876e662006-04-17 06:58:41 +00001924 DAG.getConstant(IID, MVT::i32), LHS, RHS);
1925}
1926
Chris Lattnere7c768e2006-04-18 03:24:30 +00001927/// BuildIntrinsicOp - Return a ternary operator intrinsic node with the
1928/// specified intrinsic ID.
1929static SDOperand BuildIntrinsicOp(unsigned IID, SDOperand Op0, SDOperand Op1,
1930 SDOperand Op2, SelectionDAG &DAG,
1931 MVT::ValueType DestVT = MVT::Other) {
1932 if (DestVT == MVT::Other) DestVT = Op0.getValueType();
1933 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DestVT,
1934 DAG.getConstant(IID, MVT::i32), Op0, Op1, Op2);
1935}
1936
1937
Chris Lattnerbdd558c2006-04-17 17:55:10 +00001938/// BuildVSLDOI - Return a VECTOR_SHUFFLE that is a vsldoi of the specified
1939/// amount. The result has the specified value type.
1940static SDOperand BuildVSLDOI(SDOperand LHS, SDOperand RHS, unsigned Amt,
1941 MVT::ValueType VT, SelectionDAG &DAG) {
1942 // Force LHS/RHS to be the right type.
1943 LHS = DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, LHS);
1944 RHS = DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, RHS);
1945
Chris Lattnere2199452006-08-11 17:38:39 +00001946 SDOperand Ops[16];
Chris Lattnerbdd558c2006-04-17 17:55:10 +00001947 for (unsigned i = 0; i != 16; ++i)
Chris Lattnere2199452006-08-11 17:38:39 +00001948 Ops[i] = DAG.getConstant(i+Amt, MVT::i32);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00001949 SDOperand T = DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v16i8, LHS, RHS,
Chris Lattnere2199452006-08-11 17:38:39 +00001950 DAG.getNode(ISD::BUILD_VECTOR, MVT::v16i8, Ops,16));
Chris Lattnerbdd558c2006-04-17 17:55:10 +00001951 return DAG.getNode(ISD::BIT_CONVERT, VT, T);
1952}
1953
Chris Lattnerf1b47082006-04-14 05:19:18 +00001954// If this is a case we can't handle, return null and let the default
1955// expansion code take care of it. If we CAN select this case, and if it
1956// selects to a single instruction, return Op. Otherwise, if we can codegen
1957// this case more efficiently than a constant pool load, lower it to the
1958// sequence of ops that should be used.
1959static SDOperand LowerBUILD_VECTOR(SDOperand Op, SelectionDAG &DAG) {
1960 // If this is a vector of constants or undefs, get the bits. A bit in
1961 // UndefBits is set if the corresponding element of the vector is an
1962 // ISD::UNDEF value. For undefs, the corresponding VectorBits values are
1963 // zero.
1964 uint64_t VectorBits[2];
1965 uint64_t UndefBits[2];
1966 if (GetConstantBuildVectorBits(Op.Val, VectorBits, UndefBits))
1967 return SDOperand(); // Not a constant vector.
1968
Chris Lattnerb17f1672006-04-16 01:01:29 +00001969 // If this is a splat (repetition) of a value across the whole vector, return
1970 // the smallest size that splats it. For example, "0x01010101010101..." is a
1971 // splat of 0x01, 0x0101, and 0x01010101. We return SplatBits = 0x01 and
1972 // SplatSize = 1 byte.
1973 unsigned SplatBits, SplatUndef, SplatSize;
1974 if (isConstantSplat(VectorBits, UndefBits, SplatBits, SplatUndef, SplatSize)){
1975 bool HasAnyUndefs = (UndefBits[0] | UndefBits[1]) != 0;
1976
1977 // First, handle single instruction cases.
1978
1979 // All zeros?
1980 if (SplatBits == 0) {
1981 // Canonicalize all zero vectors to be v4i32.
1982 if (Op.getValueType() != MVT::v4i32 || HasAnyUndefs) {
1983 SDOperand Z = DAG.getConstant(0, MVT::i32);
1984 Z = DAG.getNode(ISD::BUILD_VECTOR, MVT::v4i32, Z, Z, Z, Z);
1985 Op = DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Z);
1986 }
1987 return Op;
Chris Lattnerf1b47082006-04-14 05:19:18 +00001988 }
Chris Lattnerb17f1672006-04-16 01:01:29 +00001989
1990 // If the sign extended value is in the range [-16,15], use VSPLTI[bhw].
1991 int32_t SextVal= int32_t(SplatBits << (32-8*SplatSize)) >> (32-8*SplatSize);
Chris Lattner4a998b92006-04-17 06:00:21 +00001992 if (SextVal >= -16 && SextVal <= 15)
1993 return BuildSplatI(SextVal, SplatSize, Op.getValueType(), DAG);
Chris Lattnerb17f1672006-04-16 01:01:29 +00001994
Chris Lattnerdbce85d2006-04-17 18:09:22 +00001995
1996 // Two instruction sequences.
1997
Chris Lattner4a998b92006-04-17 06:00:21 +00001998 // If this value is in the range [-32,30] and is even, use:
1999 // tmp = VSPLTI[bhw], result = add tmp, tmp
2000 if (SextVal >= -32 && SextVal <= 30 && (SextVal & 1) == 0) {
2001 Op = BuildSplatI(SextVal >> 1, SplatSize, Op.getValueType(), DAG);
2002 return DAG.getNode(ISD::ADD, Op.getValueType(), Op, Op);
2003 }
Chris Lattner6876e662006-04-17 06:58:41 +00002004
2005 // If this is 0x8000_0000 x 4, turn into vspltisw + vslw. If it is
2006 // 0x7FFF_FFFF x 4, turn it into not(0x8000_0000). This is important
2007 // for fneg/fabs.
2008 if (SplatSize == 4 && SplatBits == (0x7FFFFFFF&~SplatUndef)) {
2009 // Make -1 and vspltisw -1:
2010 SDOperand OnesV = BuildSplatI(-1, 4, MVT::v4i32, DAG);
2011
2012 // Make the VSLW intrinsic, computing 0x8000_0000.
Chris Lattnere7c768e2006-04-18 03:24:30 +00002013 SDOperand Res = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, OnesV,
2014 OnesV, DAG);
Chris Lattner6876e662006-04-17 06:58:41 +00002015
2016 // xor by OnesV to invert it.
2017 Res = DAG.getNode(ISD::XOR, MVT::v4i32, Res, OnesV);
2018 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Res);
2019 }
2020
2021 // Check to see if this is a wide variety of vsplti*, binop self cases.
2022 unsigned SplatBitSize = SplatSize*8;
2023 static const char SplatCsts[] = {
2024 -1, 1, -2, 2, -3, 3, -4, 4, -5, 5, -6, 6, -7, 7,
Chris Lattnerdbce85d2006-04-17 18:09:22 +00002025 -8, 8, -9, 9, -10, 10, -11, 11, -12, 12, -13, 13, 14, -14, 15, -15, -16
Chris Lattner6876e662006-04-17 06:58:41 +00002026 };
2027 for (unsigned idx = 0; idx < sizeof(SplatCsts)/sizeof(SplatCsts[0]); ++idx){
2028 // Indirect through the SplatCsts array so that we favor 'vsplti -1' for
2029 // cases which are ambiguous (e.g. formation of 0x8000_0000). 'vsplti -1'
2030 int i = SplatCsts[idx];
2031
2032 // Figure out what shift amount will be used by altivec if shifted by i in
2033 // this splat size.
2034 unsigned TypeShiftAmt = i & (SplatBitSize-1);
2035
2036 // vsplti + shl self.
2037 if (SextVal == (i << (int)TypeShiftAmt)) {
2038 Op = BuildSplatI(i, SplatSize, Op.getValueType(), DAG);
2039 static const unsigned IIDs[] = { // Intrinsic to use for each size.
2040 Intrinsic::ppc_altivec_vslb, Intrinsic::ppc_altivec_vslh, 0,
2041 Intrinsic::ppc_altivec_vslw
2042 };
Chris Lattnere7c768e2006-04-18 03:24:30 +00002043 return BuildIntrinsicOp(IIDs[SplatSize-1], Op, Op, DAG);
Chris Lattner6876e662006-04-17 06:58:41 +00002044 }
2045
2046 // vsplti + srl self.
2047 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
2048 Op = BuildSplatI(i, SplatSize, Op.getValueType(), DAG);
2049 static const unsigned IIDs[] = { // Intrinsic to use for each size.
2050 Intrinsic::ppc_altivec_vsrb, Intrinsic::ppc_altivec_vsrh, 0,
2051 Intrinsic::ppc_altivec_vsrw
2052 };
Chris Lattnere7c768e2006-04-18 03:24:30 +00002053 return BuildIntrinsicOp(IIDs[SplatSize-1], Op, Op, DAG);
Chris Lattner6876e662006-04-17 06:58:41 +00002054 }
2055
2056 // vsplti + sra self.
2057 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
2058 Op = BuildSplatI(i, SplatSize, Op.getValueType(), DAG);
2059 static const unsigned IIDs[] = { // Intrinsic to use for each size.
2060 Intrinsic::ppc_altivec_vsrab, Intrinsic::ppc_altivec_vsrah, 0,
2061 Intrinsic::ppc_altivec_vsraw
2062 };
Chris Lattnere7c768e2006-04-18 03:24:30 +00002063 return BuildIntrinsicOp(IIDs[SplatSize-1], Op, Op, DAG);
Chris Lattner6876e662006-04-17 06:58:41 +00002064 }
2065
Chris Lattnerbdd558c2006-04-17 17:55:10 +00002066 // vsplti + rol self.
2067 if (SextVal == (int)(((unsigned)i << TypeShiftAmt) |
2068 ((unsigned)i >> (SplatBitSize-TypeShiftAmt)))) {
2069 Op = BuildSplatI(i, SplatSize, Op.getValueType(), DAG);
2070 static const unsigned IIDs[] = { // Intrinsic to use for each size.
2071 Intrinsic::ppc_altivec_vrlb, Intrinsic::ppc_altivec_vrlh, 0,
2072 Intrinsic::ppc_altivec_vrlw
2073 };
Chris Lattnere7c768e2006-04-18 03:24:30 +00002074 return BuildIntrinsicOp(IIDs[SplatSize-1], Op, Op, DAG);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00002075 }
2076
2077 // t = vsplti c, result = vsldoi t, t, 1
2078 if (SextVal == ((i << 8) | (i >> (TypeShiftAmt-8)))) {
2079 SDOperand T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG);
2080 return BuildVSLDOI(T, T, 1, Op.getValueType(), DAG);
2081 }
2082 // t = vsplti c, result = vsldoi t, t, 2
2083 if (SextVal == ((i << 16) | (i >> (TypeShiftAmt-16)))) {
2084 SDOperand T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG);
2085 return BuildVSLDOI(T, T, 2, Op.getValueType(), DAG);
2086 }
2087 // t = vsplti c, result = vsldoi t, t, 3
2088 if (SextVal == ((i << 24) | (i >> (TypeShiftAmt-24)))) {
2089 SDOperand T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG);
2090 return BuildVSLDOI(T, T, 3, Op.getValueType(), DAG);
2091 }
Chris Lattner6876e662006-04-17 06:58:41 +00002092 }
2093
Chris Lattner6876e662006-04-17 06:58:41 +00002094 // Three instruction sequences.
2095
Chris Lattnerdbce85d2006-04-17 18:09:22 +00002096 // Odd, in range [17,31]: (vsplti C)-(vsplti -16).
2097 if (SextVal >= 0 && SextVal <= 31) {
2098 SDOperand LHS = BuildSplatI(SextVal-16, SplatSize, Op.getValueType(),DAG);
2099 SDOperand RHS = BuildSplatI(-16, SplatSize, Op.getValueType(), DAG);
2100 return DAG.getNode(ISD::SUB, Op.getValueType(), LHS, RHS);
2101 }
2102 // Odd, in range [-31,-17]: (vsplti C)+(vsplti -16).
2103 if (SextVal >= -31 && SextVal <= 0) {
2104 SDOperand LHS = BuildSplatI(SextVal+16, SplatSize, Op.getValueType(),DAG);
2105 SDOperand RHS = BuildSplatI(-16, SplatSize, Op.getValueType(), DAG);
Chris Lattnerc4083822006-04-17 06:07:44 +00002106 return DAG.getNode(ISD::ADD, Op.getValueType(), LHS, RHS);
Chris Lattnerf1b47082006-04-14 05:19:18 +00002107 }
2108 }
Chris Lattnerb17f1672006-04-16 01:01:29 +00002109
Chris Lattnerf1b47082006-04-14 05:19:18 +00002110 return SDOperand();
2111}
2112
Chris Lattner59138102006-04-17 05:28:54 +00002113/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
2114/// the specified operations to build the shuffle.
2115static SDOperand GeneratePerfectShuffle(unsigned PFEntry, SDOperand LHS,
2116 SDOperand RHS, SelectionDAG &DAG) {
2117 unsigned OpNum = (PFEntry >> 26) & 0x0F;
2118 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
2119 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
2120
2121 enum {
Chris Lattner00402c72006-05-16 04:20:24 +00002122 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
Chris Lattner59138102006-04-17 05:28:54 +00002123 OP_VMRGHW,
2124 OP_VMRGLW,
2125 OP_VSPLTISW0,
2126 OP_VSPLTISW1,
2127 OP_VSPLTISW2,
2128 OP_VSPLTISW3,
2129 OP_VSLDOI4,
2130 OP_VSLDOI8,
Chris Lattnerd74ea2b2006-05-24 17:04:05 +00002131 OP_VSLDOI12
Chris Lattner59138102006-04-17 05:28:54 +00002132 };
2133
2134 if (OpNum == OP_COPY) {
2135 if (LHSID == (1*9+2)*9+3) return LHS;
2136 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
2137 return RHS;
2138 }
2139
Chris Lattnerbdd558c2006-04-17 17:55:10 +00002140 SDOperand OpLHS, OpRHS;
2141 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG);
2142 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG);
2143
Chris Lattner59138102006-04-17 05:28:54 +00002144 unsigned ShufIdxs[16];
2145 switch (OpNum) {
2146 default: assert(0 && "Unknown i32 permute!");
2147 case OP_VMRGHW:
2148 ShufIdxs[ 0] = 0; ShufIdxs[ 1] = 1; ShufIdxs[ 2] = 2; ShufIdxs[ 3] = 3;
2149 ShufIdxs[ 4] = 16; ShufIdxs[ 5] = 17; ShufIdxs[ 6] = 18; ShufIdxs[ 7] = 19;
2150 ShufIdxs[ 8] = 4; ShufIdxs[ 9] = 5; ShufIdxs[10] = 6; ShufIdxs[11] = 7;
2151 ShufIdxs[12] = 20; ShufIdxs[13] = 21; ShufIdxs[14] = 22; ShufIdxs[15] = 23;
2152 break;
2153 case OP_VMRGLW:
2154 ShufIdxs[ 0] = 8; ShufIdxs[ 1] = 9; ShufIdxs[ 2] = 10; ShufIdxs[ 3] = 11;
2155 ShufIdxs[ 4] = 24; ShufIdxs[ 5] = 25; ShufIdxs[ 6] = 26; ShufIdxs[ 7] = 27;
2156 ShufIdxs[ 8] = 12; ShufIdxs[ 9] = 13; ShufIdxs[10] = 14; ShufIdxs[11] = 15;
2157 ShufIdxs[12] = 28; ShufIdxs[13] = 29; ShufIdxs[14] = 30; ShufIdxs[15] = 31;
2158 break;
2159 case OP_VSPLTISW0:
2160 for (unsigned i = 0; i != 16; ++i)
2161 ShufIdxs[i] = (i&3)+0;
2162 break;
2163 case OP_VSPLTISW1:
2164 for (unsigned i = 0; i != 16; ++i)
2165 ShufIdxs[i] = (i&3)+4;
2166 break;
2167 case OP_VSPLTISW2:
2168 for (unsigned i = 0; i != 16; ++i)
2169 ShufIdxs[i] = (i&3)+8;
2170 break;
2171 case OP_VSPLTISW3:
2172 for (unsigned i = 0; i != 16; ++i)
2173 ShufIdxs[i] = (i&3)+12;
2174 break;
2175 case OP_VSLDOI4:
Chris Lattnerbdd558c2006-04-17 17:55:10 +00002176 return BuildVSLDOI(OpLHS, OpRHS, 4, OpLHS.getValueType(), DAG);
Chris Lattner59138102006-04-17 05:28:54 +00002177 case OP_VSLDOI8:
Chris Lattnerbdd558c2006-04-17 17:55:10 +00002178 return BuildVSLDOI(OpLHS, OpRHS, 8, OpLHS.getValueType(), DAG);
Chris Lattner59138102006-04-17 05:28:54 +00002179 case OP_VSLDOI12:
Chris Lattnerbdd558c2006-04-17 17:55:10 +00002180 return BuildVSLDOI(OpLHS, OpRHS, 12, OpLHS.getValueType(), DAG);
Chris Lattner59138102006-04-17 05:28:54 +00002181 }
Chris Lattnere2199452006-08-11 17:38:39 +00002182 SDOperand Ops[16];
Chris Lattner59138102006-04-17 05:28:54 +00002183 for (unsigned i = 0; i != 16; ++i)
Chris Lattnere2199452006-08-11 17:38:39 +00002184 Ops[i] = DAG.getConstant(ShufIdxs[i], MVT::i32);
Chris Lattner59138102006-04-17 05:28:54 +00002185
2186 return DAG.getNode(ISD::VECTOR_SHUFFLE, OpLHS.getValueType(), OpLHS, OpRHS,
Chris Lattnere2199452006-08-11 17:38:39 +00002187 DAG.getNode(ISD::BUILD_VECTOR, MVT::v16i8, Ops, 16));
Chris Lattner59138102006-04-17 05:28:54 +00002188}
2189
Chris Lattnerf1b47082006-04-14 05:19:18 +00002190/// LowerVECTOR_SHUFFLE - Return the code we lower for VECTOR_SHUFFLE. If this
2191/// is a shuffle we can handle in a single instruction, return it. Otherwise,
2192/// return the code it can be lowered into. Worst case, it can always be
2193/// lowered into a vperm.
2194static SDOperand LowerVECTOR_SHUFFLE(SDOperand Op, SelectionDAG &DAG) {
2195 SDOperand V1 = Op.getOperand(0);
2196 SDOperand V2 = Op.getOperand(1);
2197 SDOperand PermMask = Op.getOperand(2);
2198
2199 // Cases that are handled by instructions that take permute immediates
2200 // (such as vsplt*) should be left as VECTOR_SHUFFLE nodes so they can be
2201 // selected by the instruction selector.
2202 if (V2.getOpcode() == ISD::UNDEF) {
2203 if (PPC::isSplatShuffleMask(PermMask.Val, 1) ||
2204 PPC::isSplatShuffleMask(PermMask.Val, 2) ||
2205 PPC::isSplatShuffleMask(PermMask.Val, 4) ||
2206 PPC::isVPKUWUMShuffleMask(PermMask.Val, true) ||
2207 PPC::isVPKUHUMShuffleMask(PermMask.Val, true) ||
2208 PPC::isVSLDOIShuffleMask(PermMask.Val, true) != -1 ||
2209 PPC::isVMRGLShuffleMask(PermMask.Val, 1, true) ||
2210 PPC::isVMRGLShuffleMask(PermMask.Val, 2, true) ||
2211 PPC::isVMRGLShuffleMask(PermMask.Val, 4, true) ||
2212 PPC::isVMRGHShuffleMask(PermMask.Val, 1, true) ||
2213 PPC::isVMRGHShuffleMask(PermMask.Val, 2, true) ||
2214 PPC::isVMRGHShuffleMask(PermMask.Val, 4, true)) {
2215 return Op;
2216 }
2217 }
2218
2219 // Altivec has a variety of "shuffle immediates" that take two vector inputs
2220 // and produce a fixed permutation. If any of these match, do not lower to
2221 // VPERM.
2222 if (PPC::isVPKUWUMShuffleMask(PermMask.Val, false) ||
2223 PPC::isVPKUHUMShuffleMask(PermMask.Val, false) ||
2224 PPC::isVSLDOIShuffleMask(PermMask.Val, false) != -1 ||
2225 PPC::isVMRGLShuffleMask(PermMask.Val, 1, false) ||
2226 PPC::isVMRGLShuffleMask(PermMask.Val, 2, false) ||
2227 PPC::isVMRGLShuffleMask(PermMask.Val, 4, false) ||
2228 PPC::isVMRGHShuffleMask(PermMask.Val, 1, false) ||
2229 PPC::isVMRGHShuffleMask(PermMask.Val, 2, false) ||
2230 PPC::isVMRGHShuffleMask(PermMask.Val, 4, false))
2231 return Op;
2232
Chris Lattner59138102006-04-17 05:28:54 +00002233 // Check to see if this is a shuffle of 4-byte values. If so, we can use our
2234 // perfect shuffle table to emit an optimal matching sequence.
2235 unsigned PFIndexes[4];
2236 bool isFourElementShuffle = true;
2237 for (unsigned i = 0; i != 4 && isFourElementShuffle; ++i) { // Element number
2238 unsigned EltNo = 8; // Start out undef.
2239 for (unsigned j = 0; j != 4; ++j) { // Intra-element byte.
2240 if (PermMask.getOperand(i*4+j).getOpcode() == ISD::UNDEF)
2241 continue; // Undef, ignore it.
2242
2243 unsigned ByteSource =
2244 cast<ConstantSDNode>(PermMask.getOperand(i*4+j))->getValue();
2245 if ((ByteSource & 3) != j) {
2246 isFourElementShuffle = false;
2247 break;
2248 }
2249
2250 if (EltNo == 8) {
2251 EltNo = ByteSource/4;
2252 } else if (EltNo != ByteSource/4) {
2253 isFourElementShuffle = false;
2254 break;
2255 }
2256 }
2257 PFIndexes[i] = EltNo;
2258 }
2259
2260 // If this shuffle can be expressed as a shuffle of 4-byte elements, use the
2261 // perfect shuffle vector to determine if it is cost effective to do this as
2262 // discrete instructions, or whether we should use a vperm.
2263 if (isFourElementShuffle) {
2264 // Compute the index in the perfect shuffle table.
2265 unsigned PFTableIndex =
2266 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
2267
2268 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
2269 unsigned Cost = (PFEntry >> 30);
2270
2271 // Determining when to avoid vperm is tricky. Many things affect the cost
2272 // of vperm, particularly how many times the perm mask needs to be computed.
2273 // For example, if the perm mask can be hoisted out of a loop or is already
2274 // used (perhaps because there are multiple permutes with the same shuffle
2275 // mask?) the vperm has a cost of 1. OTOH, hoisting the permute mask out of
2276 // the loop requires an extra register.
2277 //
2278 // As a compromise, we only emit discrete instructions if the shuffle can be
2279 // generated in 3 or fewer operations. When we have loop information
2280 // available, if this block is within a loop, we should avoid using vperm
2281 // for 3-operation perms and use a constant pool load instead.
2282 if (Cost < 3)
2283 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG);
2284 }
Chris Lattnerf1b47082006-04-14 05:19:18 +00002285
2286 // Lower this to a VPERM(V1, V2, V3) expression, where V3 is a constant
2287 // vector that will get spilled to the constant pool.
2288 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
2289
2290 // The SHUFFLE_VECTOR mask is almost exactly what we want for vperm, except
2291 // that it is in input element units, not in bytes. Convert now.
2292 MVT::ValueType EltVT = MVT::getVectorBaseType(V1.getValueType());
2293 unsigned BytesPerElement = MVT::getSizeInBits(EltVT)/8;
2294
Chris Lattnere2199452006-08-11 17:38:39 +00002295 SmallVector<SDOperand, 16> ResultMask;
Chris Lattnerf1b47082006-04-14 05:19:18 +00002296 for (unsigned i = 0, e = PermMask.getNumOperands(); i != e; ++i) {
Chris Lattner730b4562006-04-15 23:48:05 +00002297 unsigned SrcElt;
2298 if (PermMask.getOperand(i).getOpcode() == ISD::UNDEF)
2299 SrcElt = 0;
2300 else
2301 SrcElt = cast<ConstantSDNode>(PermMask.getOperand(i))->getValue();
Chris Lattnerf1b47082006-04-14 05:19:18 +00002302
2303 for (unsigned j = 0; j != BytesPerElement; ++j)
2304 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,
2305 MVT::i8));
2306 }
2307
Chris Lattnere2199452006-08-11 17:38:39 +00002308 SDOperand VPermMask = DAG.getNode(ISD::BUILD_VECTOR, MVT::v16i8,
2309 &ResultMask[0], ResultMask.size());
Chris Lattnerf1b47082006-04-14 05:19:18 +00002310 return DAG.getNode(PPCISD::VPERM, V1.getValueType(), V1, V2, VPermMask);
2311}
2312
Chris Lattner90564f22006-04-18 17:59:36 +00002313/// getAltivecCompareInfo - Given an intrinsic, return false if it is not an
2314/// altivec comparison. If it is, return true and fill in Opc/isDot with
2315/// information about the intrinsic.
2316static bool getAltivecCompareInfo(SDOperand Intrin, int &CompareOpc,
2317 bool &isDot) {
2318 unsigned IntrinsicID = cast<ConstantSDNode>(Intrin.getOperand(0))->getValue();
2319 CompareOpc = -1;
2320 isDot = false;
2321 switch (IntrinsicID) {
2322 default: return false;
2323 // Comparison predicates.
Chris Lattner1a635d62006-04-14 06:01:58 +00002324 case Intrinsic::ppc_altivec_vcmpbfp_p: CompareOpc = 966; isDot = 1; break;
2325 case Intrinsic::ppc_altivec_vcmpeqfp_p: CompareOpc = 198; isDot = 1; break;
2326 case Intrinsic::ppc_altivec_vcmpequb_p: CompareOpc = 6; isDot = 1; break;
2327 case Intrinsic::ppc_altivec_vcmpequh_p: CompareOpc = 70; isDot = 1; break;
2328 case Intrinsic::ppc_altivec_vcmpequw_p: CompareOpc = 134; isDot = 1; break;
2329 case Intrinsic::ppc_altivec_vcmpgefp_p: CompareOpc = 454; isDot = 1; break;
2330 case Intrinsic::ppc_altivec_vcmpgtfp_p: CompareOpc = 710; isDot = 1; break;
2331 case Intrinsic::ppc_altivec_vcmpgtsb_p: CompareOpc = 774; isDot = 1; break;
2332 case Intrinsic::ppc_altivec_vcmpgtsh_p: CompareOpc = 838; isDot = 1; break;
2333 case Intrinsic::ppc_altivec_vcmpgtsw_p: CompareOpc = 902; isDot = 1; break;
2334 case Intrinsic::ppc_altivec_vcmpgtub_p: CompareOpc = 518; isDot = 1; break;
2335 case Intrinsic::ppc_altivec_vcmpgtuh_p: CompareOpc = 582; isDot = 1; break;
2336 case Intrinsic::ppc_altivec_vcmpgtuw_p: CompareOpc = 646; isDot = 1; break;
2337
2338 // Normal Comparisons.
2339 case Intrinsic::ppc_altivec_vcmpbfp: CompareOpc = 966; isDot = 0; break;
2340 case Intrinsic::ppc_altivec_vcmpeqfp: CompareOpc = 198; isDot = 0; break;
2341 case Intrinsic::ppc_altivec_vcmpequb: CompareOpc = 6; isDot = 0; break;
2342 case Intrinsic::ppc_altivec_vcmpequh: CompareOpc = 70; isDot = 0; break;
2343 case Intrinsic::ppc_altivec_vcmpequw: CompareOpc = 134; isDot = 0; break;
2344 case Intrinsic::ppc_altivec_vcmpgefp: CompareOpc = 454; isDot = 0; break;
2345 case Intrinsic::ppc_altivec_vcmpgtfp: CompareOpc = 710; isDot = 0; break;
2346 case Intrinsic::ppc_altivec_vcmpgtsb: CompareOpc = 774; isDot = 0; break;
2347 case Intrinsic::ppc_altivec_vcmpgtsh: CompareOpc = 838; isDot = 0; break;
2348 case Intrinsic::ppc_altivec_vcmpgtsw: CompareOpc = 902; isDot = 0; break;
2349 case Intrinsic::ppc_altivec_vcmpgtub: CompareOpc = 518; isDot = 0; break;
2350 case Intrinsic::ppc_altivec_vcmpgtuh: CompareOpc = 582; isDot = 0; break;
2351 case Intrinsic::ppc_altivec_vcmpgtuw: CompareOpc = 646; isDot = 0; break;
2352 }
Chris Lattner90564f22006-04-18 17:59:36 +00002353 return true;
2354}
2355
2356/// LowerINTRINSIC_WO_CHAIN - If this is an intrinsic that we want to custom
2357/// lower, do it, otherwise return null.
2358static SDOperand LowerINTRINSIC_WO_CHAIN(SDOperand Op, SelectionDAG &DAG) {
2359 // If this is a lowered altivec predicate compare, CompareOpc is set to the
2360 // opcode number of the comparison.
2361 int CompareOpc;
2362 bool isDot;
2363 if (!getAltivecCompareInfo(Op, CompareOpc, isDot))
2364 return SDOperand(); // Don't custom lower most intrinsics.
Chris Lattner1a635d62006-04-14 06:01:58 +00002365
Chris Lattner90564f22006-04-18 17:59:36 +00002366 // If this is a non-dot comparison, make the VCMP node and we are done.
Chris Lattner1a635d62006-04-14 06:01:58 +00002367 if (!isDot) {
2368 SDOperand Tmp = DAG.getNode(PPCISD::VCMP, Op.getOperand(2).getValueType(),
2369 Op.getOperand(1), Op.getOperand(2),
2370 DAG.getConstant(CompareOpc, MVT::i32));
2371 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Tmp);
2372 }
2373
2374 // Create the PPCISD altivec 'dot' comparison node.
Chris Lattner79e490a2006-08-11 17:18:05 +00002375 SDOperand Ops[] = {
2376 Op.getOperand(2), // LHS
2377 Op.getOperand(3), // RHS
2378 DAG.getConstant(CompareOpc, MVT::i32)
2379 };
Chris Lattner1a635d62006-04-14 06:01:58 +00002380 std::vector<MVT::ValueType> VTs;
Chris Lattner1a635d62006-04-14 06:01:58 +00002381 VTs.push_back(Op.getOperand(2).getValueType());
2382 VTs.push_back(MVT::Flag);
Chris Lattner79e490a2006-08-11 17:18:05 +00002383 SDOperand CompNode = DAG.getNode(PPCISD::VCMPo, VTs, Ops, 3);
Chris Lattner1a635d62006-04-14 06:01:58 +00002384
2385 // Now that we have the comparison, emit a copy from the CR to a GPR.
2386 // This is flagged to the above dot comparison.
2387 SDOperand Flags = DAG.getNode(PPCISD::MFCR, MVT::i32,
2388 DAG.getRegister(PPC::CR6, MVT::i32),
2389 CompNode.getValue(1));
2390
2391 // Unpack the result based on how the target uses it.
2392 unsigned BitNo; // Bit # of CR6.
2393 bool InvertBit; // Invert result?
2394 switch (cast<ConstantSDNode>(Op.getOperand(1))->getValue()) {
2395 default: // Can't happen, don't crash on invalid number though.
2396 case 0: // Return the value of the EQ bit of CR6.
2397 BitNo = 0; InvertBit = false;
2398 break;
2399 case 1: // Return the inverted value of the EQ bit of CR6.
2400 BitNo = 0; InvertBit = true;
2401 break;
2402 case 2: // Return the value of the LT bit of CR6.
2403 BitNo = 2; InvertBit = false;
2404 break;
2405 case 3: // Return the inverted value of the LT bit of CR6.
2406 BitNo = 2; InvertBit = true;
2407 break;
2408 }
2409
2410 // Shift the bit into the low position.
2411 Flags = DAG.getNode(ISD::SRL, MVT::i32, Flags,
2412 DAG.getConstant(8-(3-BitNo), MVT::i32));
2413 // Isolate the bit.
2414 Flags = DAG.getNode(ISD::AND, MVT::i32, Flags,
2415 DAG.getConstant(1, MVT::i32));
2416
2417 // If we are supposed to, toggle the bit.
2418 if (InvertBit)
2419 Flags = DAG.getNode(ISD::XOR, MVT::i32, Flags,
2420 DAG.getConstant(1, MVT::i32));
2421 return Flags;
2422}
2423
2424static SDOperand LowerSCALAR_TO_VECTOR(SDOperand Op, SelectionDAG &DAG) {
2425 // Create a stack slot that is 16-byte aligned.
2426 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
2427 int FrameIdx = FrameInfo->CreateStackObject(16, 16);
Chris Lattner0d72a202006-07-28 16:45:47 +00002428 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
2429 SDOperand FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Chris Lattner1a635d62006-04-14 06:01:58 +00002430
2431 // Store the input value into Value#0 of the stack slot.
Evan Cheng786225a2006-10-05 23:01:46 +00002432 SDOperand Store = DAG.getStore(DAG.getEntryNode(),
Evan Cheng8b2794a2006-10-13 21:14:26 +00002433 Op.getOperand(0), FIdx, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00002434 // Load it out.
Evan Cheng466685d2006-10-09 20:57:25 +00002435 return DAG.getLoad(Op.getValueType(), Store, FIdx, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00002436}
2437
Chris Lattnere7c768e2006-04-18 03:24:30 +00002438static SDOperand LowerMUL(SDOperand Op, SelectionDAG &DAG) {
Chris Lattner72dd9bd2006-04-18 03:43:48 +00002439 if (Op.getValueType() == MVT::v4i32) {
2440 SDOperand LHS = Op.getOperand(0), RHS = Op.getOperand(1);
2441
2442 SDOperand Zero = BuildSplatI( 0, 1, MVT::v4i32, DAG);
2443 SDOperand Neg16 = BuildSplatI(-16, 4, MVT::v4i32, DAG); // +16 as shift amt.
2444
2445 SDOperand RHSSwap = // = vrlw RHS, 16
2446 BuildIntrinsicOp(Intrinsic::ppc_altivec_vrlw, RHS, Neg16, DAG);
2447
2448 // Shrinkify inputs to v8i16.
2449 LHS = DAG.getNode(ISD::BIT_CONVERT, MVT::v8i16, LHS);
2450 RHS = DAG.getNode(ISD::BIT_CONVERT, MVT::v8i16, RHS);
2451 RHSSwap = DAG.getNode(ISD::BIT_CONVERT, MVT::v8i16, RHSSwap);
2452
2453 // Low parts multiplied together, generating 32-bit results (we ignore the
2454 // top parts).
2455 SDOperand LoProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmulouh,
2456 LHS, RHS, DAG, MVT::v4i32);
2457
2458 SDOperand HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmsumuhm,
2459 LHS, RHSSwap, Zero, DAG, MVT::v4i32);
2460 // Shift the high parts up 16 bits.
2461 HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, HiProd, Neg16, DAG);
2462 return DAG.getNode(ISD::ADD, MVT::v4i32, LoProd, HiProd);
2463 } else if (Op.getValueType() == MVT::v8i16) {
2464 SDOperand LHS = Op.getOperand(0), RHS = Op.getOperand(1);
2465
Chris Lattnercea2aa72006-04-18 04:28:57 +00002466 SDOperand Zero = BuildSplatI(0, 1, MVT::v8i16, DAG);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00002467
Chris Lattnercea2aa72006-04-18 04:28:57 +00002468 return BuildIntrinsicOp(Intrinsic::ppc_altivec_vmladduhm,
2469 LHS, RHS, Zero, DAG);
Chris Lattner19a81522006-04-18 03:57:35 +00002470 } else if (Op.getValueType() == MVT::v16i8) {
2471 SDOperand LHS = Op.getOperand(0), RHS = Op.getOperand(1);
2472
2473 // Multiply the even 8-bit parts, producing 16-bit sums.
2474 SDOperand EvenParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuleub,
2475 LHS, RHS, DAG, MVT::v8i16);
2476 EvenParts = DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, EvenParts);
2477
2478 // Multiply the odd 8-bit parts, producing 16-bit sums.
2479 SDOperand OddParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuloub,
2480 LHS, RHS, DAG, MVT::v8i16);
2481 OddParts = DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, OddParts);
2482
2483 // Merge the results together.
Chris Lattnere2199452006-08-11 17:38:39 +00002484 SDOperand Ops[16];
Chris Lattner19a81522006-04-18 03:57:35 +00002485 for (unsigned i = 0; i != 8; ++i) {
Chris Lattnere2199452006-08-11 17:38:39 +00002486 Ops[i*2 ] = DAG.getConstant(2*i+1, MVT::i8);
2487 Ops[i*2+1] = DAG.getConstant(2*i+1+16, MVT::i8);
Chris Lattner19a81522006-04-18 03:57:35 +00002488 }
Chris Lattner19a81522006-04-18 03:57:35 +00002489 return DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v16i8, EvenParts, OddParts,
Chris Lattnere2199452006-08-11 17:38:39 +00002490 DAG.getNode(ISD::BUILD_VECTOR, MVT::v16i8, Ops, 16));
Chris Lattner72dd9bd2006-04-18 03:43:48 +00002491 } else {
2492 assert(0 && "Unknown mul to lower!");
2493 abort();
2494 }
Chris Lattnere7c768e2006-04-18 03:24:30 +00002495}
2496
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00002497/// LowerOperation - Provide custom lowering hooks for some operations.
2498///
Nate Begeman21e463b2005-10-16 05:39:50 +00002499SDOperand PPCTargetLowering::LowerOperation(SDOperand Op, SelectionDAG &DAG) {
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00002500 switch (Op.getOpcode()) {
2501 default: assert(0 && "Wasn't expecting to be able to lower this!");
Chris Lattner1a635d62006-04-14 06:01:58 +00002502 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
2503 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Nate Begeman37efe672006-04-22 18:53:45 +00002504 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00002505 case ISD::SETCC: return LowerSETCC(Op, DAG);
2506 case ISD::VASTART: return LowerVASTART(Op, DAG, VarArgsFrameIndex);
Chris Lattneref957102006-06-21 00:34:03 +00002507 case ISD::FORMAL_ARGUMENTS:
Chris Lattnerc91a4752006-06-26 22:48:35 +00002508 return LowerFORMAL_ARGUMENTS(Op, DAG, VarArgsFrameIndex);
Chris Lattnerabde4602006-05-16 22:56:08 +00002509 case ISD::CALL: return LowerCALL(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00002510 case ISD::RET: return LowerRET(Op, DAG);
Chris Lattner7c0d6642005-10-02 06:37:13 +00002511
Chris Lattner1a635d62006-04-14 06:01:58 +00002512 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
2513 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
2514 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00002515
Chris Lattner1a635d62006-04-14 06:01:58 +00002516 // Lower 64-bit shifts.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00002517 case ISD::SHL_PARTS: return LowerSHL_PARTS(Op, DAG);
2518 case ISD::SRL_PARTS: return LowerSRL_PARTS(Op, DAG);
2519 case ISD::SRA_PARTS: return LowerSRA_PARTS(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00002520
Chris Lattner1a635d62006-04-14 06:01:58 +00002521 // Vector-related lowering.
2522 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
2523 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
2524 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
2525 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
Chris Lattnere7c768e2006-04-18 03:24:30 +00002526 case ISD::MUL: return LowerMUL(Op, DAG);
Chris Lattnerbc11c342005-08-31 20:23:54 +00002527 }
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00002528 return SDOperand();
2529}
2530
Chris Lattner1a635d62006-04-14 06:01:58 +00002531//===----------------------------------------------------------------------===//
2532// Other Lowering Code
2533//===----------------------------------------------------------------------===//
2534
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00002535MachineBasicBlock *
Nate Begeman21e463b2005-10-16 05:39:50 +00002536PPCTargetLowering::InsertAtEndOfBasicBlock(MachineInstr *MI,
2537 MachineBasicBlock *BB) {
Chris Lattnerc08f9022006-06-27 00:04:13 +00002538 assert((MI->getOpcode() == PPC::SELECT_CC_I4 ||
2539 MI->getOpcode() == PPC::SELECT_CC_I8 ||
Chris Lattner919c0322005-10-01 01:35:02 +00002540 MI->getOpcode() == PPC::SELECT_CC_F4 ||
Chris Lattner710ff322006-04-08 22:45:08 +00002541 MI->getOpcode() == PPC::SELECT_CC_F8 ||
2542 MI->getOpcode() == PPC::SELECT_CC_VRRC) &&
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00002543 "Unexpected instr type to insert");
2544
2545 // To "insert" a SELECT_CC instruction, we actually have to insert the diamond
2546 // control-flow pattern. The incoming instruction knows the destination vreg
2547 // to set, the condition code register to branch on, the true/false values to
2548 // select between, and a branch opcode to use.
2549 const BasicBlock *LLVM_BB = BB->getBasicBlock();
2550 ilist<MachineBasicBlock>::iterator It = BB;
2551 ++It;
2552
2553 // thisMBB:
2554 // ...
2555 // TrueVal = ...
2556 // cmpTY ccX, r1, r2
2557 // bCC copy1MBB
2558 // fallthrough --> copy0MBB
2559 MachineBasicBlock *thisMBB = BB;
2560 MachineBasicBlock *copy0MBB = new MachineBasicBlock(LLVM_BB);
2561 MachineBasicBlock *sinkMBB = new MachineBasicBlock(LLVM_BB);
2562 BuildMI(BB, MI->getOperand(4).getImmedValue(), 2)
2563 .addReg(MI->getOperand(1).getReg()).addMBB(sinkMBB);
2564 MachineFunction *F = BB->getParent();
2565 F->getBasicBlockList().insert(It, copy0MBB);
2566 F->getBasicBlockList().insert(It, sinkMBB);
Nate Begemanf15485a2006-03-27 01:32:24 +00002567 // Update machine-CFG edges by first adding all successors of the current
2568 // block to the new block which will contain the Phi node for the select.
2569 for(MachineBasicBlock::succ_iterator i = BB->succ_begin(),
2570 e = BB->succ_end(); i != e; ++i)
2571 sinkMBB->addSuccessor(*i);
2572 // Next, remove all successors of the current block, and add the true
2573 // and fallthrough blocks as its successors.
2574 while(!BB->succ_empty())
2575 BB->removeSuccessor(BB->succ_begin());
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00002576 BB->addSuccessor(copy0MBB);
2577 BB->addSuccessor(sinkMBB);
2578
2579 // copy0MBB:
2580 // %FalseValue = ...
2581 // # fallthrough to sinkMBB
2582 BB = copy0MBB;
2583
2584 // Update machine-CFG edges
2585 BB->addSuccessor(sinkMBB);
2586
2587 // sinkMBB:
2588 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
2589 // ...
2590 BB = sinkMBB;
2591 BuildMI(BB, PPC::PHI, 4, MI->getOperand(0).getReg())
2592 .addReg(MI->getOperand(3).getReg()).addMBB(copy0MBB)
2593 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
2594
2595 delete MI; // The pseudo instruction is gone now.
2596 return BB;
2597}
2598
Chris Lattner1a635d62006-04-14 06:01:58 +00002599//===----------------------------------------------------------------------===//
2600// Target Optimization Hooks
2601//===----------------------------------------------------------------------===//
2602
Chris Lattner8c13d0a2006-03-01 04:57:39 +00002603SDOperand PPCTargetLowering::PerformDAGCombine(SDNode *N,
2604 DAGCombinerInfo &DCI) const {
2605 TargetMachine &TM = getTargetMachine();
2606 SelectionDAG &DAG = DCI.DAG;
2607 switch (N->getOpcode()) {
2608 default: break;
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00002609 case PPCISD::SHL:
2610 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
2611 if (C->getValue() == 0) // 0 << V -> 0.
2612 return N->getOperand(0);
2613 }
2614 break;
2615 case PPCISD::SRL:
2616 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
2617 if (C->getValue() == 0) // 0 >>u V -> 0.
2618 return N->getOperand(0);
2619 }
2620 break;
2621 case PPCISD::SRA:
2622 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
2623 if (C->getValue() == 0 || // 0 >>s V -> 0.
2624 C->isAllOnesValue()) // -1 >>s V -> -1.
2625 return N->getOperand(0);
2626 }
2627 break;
2628
Chris Lattner8c13d0a2006-03-01 04:57:39 +00002629 case ISD::SINT_TO_FP:
Chris Lattnera7a58542006-06-16 17:34:12 +00002630 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00002631 if (N->getOperand(0).getOpcode() == ISD::FP_TO_SINT) {
2632 // Turn (sint_to_fp (fp_to_sint X)) -> fctidz/fcfid without load/stores.
2633 // We allow the src/dst to be either f32/f64, but the intermediate
2634 // type must be i64.
2635 if (N->getOperand(0).getValueType() == MVT::i64) {
2636 SDOperand Val = N->getOperand(0).getOperand(0);
2637 if (Val.getValueType() == MVT::f32) {
2638 Val = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Val);
2639 DCI.AddToWorklist(Val.Val);
2640 }
2641
2642 Val = DAG.getNode(PPCISD::FCTIDZ, MVT::f64, Val);
Chris Lattner8c13d0a2006-03-01 04:57:39 +00002643 DCI.AddToWorklist(Val.Val);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00002644 Val = DAG.getNode(PPCISD::FCFID, MVT::f64, Val);
Chris Lattner8c13d0a2006-03-01 04:57:39 +00002645 DCI.AddToWorklist(Val.Val);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00002646 if (N->getValueType(0) == MVT::f32) {
2647 Val = DAG.getNode(ISD::FP_ROUND, MVT::f32, Val);
2648 DCI.AddToWorklist(Val.Val);
2649 }
2650 return Val;
2651 } else if (N->getOperand(0).getValueType() == MVT::i32) {
2652 // If the intermediate type is i32, we can avoid the load/store here
2653 // too.
Chris Lattner8c13d0a2006-03-01 04:57:39 +00002654 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00002655 }
2656 }
2657 break;
Chris Lattner51269842006-03-01 05:50:56 +00002658 case ISD::STORE:
2659 // Turn STORE (FP_TO_SINT F) -> STFIWX(FCTIWZ(F)).
2660 if (TM.getSubtarget<PPCSubtarget>().hasSTFIWX() &&
2661 N->getOperand(1).getOpcode() == ISD::FP_TO_SINT &&
2662 N->getOperand(1).getValueType() == MVT::i32) {
2663 SDOperand Val = N->getOperand(1).getOperand(0);
2664 if (Val.getValueType() == MVT::f32) {
2665 Val = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Val);
2666 DCI.AddToWorklist(Val.Val);
2667 }
2668 Val = DAG.getNode(PPCISD::FCTIWZ, MVT::f64, Val);
2669 DCI.AddToWorklist(Val.Val);
2670
2671 Val = DAG.getNode(PPCISD::STFIWX, MVT::Other, N->getOperand(0), Val,
2672 N->getOperand(2), N->getOperand(3));
2673 DCI.AddToWorklist(Val.Val);
2674 return Val;
2675 }
Chris Lattnerd9989382006-07-10 20:56:58 +00002676
2677 // Turn STORE (BSWAP) -> sthbrx/stwbrx.
2678 if (N->getOperand(1).getOpcode() == ISD::BSWAP &&
2679 N->getOperand(1).Val->hasOneUse() &&
2680 (N->getOperand(1).getValueType() == MVT::i32 ||
2681 N->getOperand(1).getValueType() == MVT::i16)) {
2682 SDOperand BSwapOp = N->getOperand(1).getOperand(0);
2683 // Do an any-extend to 32-bits if this is a half-word input.
2684 if (BSwapOp.getValueType() == MVT::i16)
2685 BSwapOp = DAG.getNode(ISD::ANY_EXTEND, MVT::i32, BSwapOp);
2686
2687 return DAG.getNode(PPCISD::STBRX, MVT::Other, N->getOperand(0), BSwapOp,
2688 N->getOperand(2), N->getOperand(3),
2689 DAG.getValueType(N->getOperand(1).getValueType()));
2690 }
2691 break;
2692 case ISD::BSWAP:
2693 // Turn BSWAP (LOAD) -> lhbrx/lwbrx.
Evan Cheng466685d2006-10-09 20:57:25 +00002694 if (ISD::isNON_EXTLoad(N->getOperand(0).Val) &&
Chris Lattnerd9989382006-07-10 20:56:58 +00002695 N->getOperand(0).hasOneUse() &&
2696 (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i16)) {
2697 SDOperand Load = N->getOperand(0);
Evan Cheng466685d2006-10-09 20:57:25 +00002698 LoadSDNode *LD = cast<LoadSDNode>(Load);
Chris Lattnerd9989382006-07-10 20:56:58 +00002699 // Create the byte-swapping load.
2700 std::vector<MVT::ValueType> VTs;
2701 VTs.push_back(MVT::i32);
2702 VTs.push_back(MVT::Other);
Evan Cheng466685d2006-10-09 20:57:25 +00002703 SDOperand SV = DAG.getSrcValue(LD->getSrcValue(), LD->getSrcValueOffset());
Chris Lattner79e490a2006-08-11 17:18:05 +00002704 SDOperand Ops[] = {
Evan Cheng466685d2006-10-09 20:57:25 +00002705 LD->getChain(), // Chain
2706 LD->getBasePtr(), // Ptr
2707 SV, // SrcValue
Chris Lattner79e490a2006-08-11 17:18:05 +00002708 DAG.getValueType(N->getValueType(0)) // VT
2709 };
2710 SDOperand BSLoad = DAG.getNode(PPCISD::LBRX, VTs, Ops, 4);
Chris Lattnerd9989382006-07-10 20:56:58 +00002711
2712 // If this is an i16 load, insert the truncate.
2713 SDOperand ResVal = BSLoad;
2714 if (N->getValueType(0) == MVT::i16)
2715 ResVal = DAG.getNode(ISD::TRUNCATE, MVT::i16, BSLoad);
2716
2717 // First, combine the bswap away. This makes the value produced by the
2718 // load dead.
2719 DCI.CombineTo(N, ResVal);
2720
2721 // Next, combine the load away, we give it a bogus result value but a real
2722 // chain result. The result value is dead because the bswap is dead.
2723 DCI.CombineTo(Load.Val, ResVal, BSLoad.getValue(1));
2724
2725 // Return N so it doesn't get rechecked!
2726 return SDOperand(N, 0);
2727 }
2728
Chris Lattner51269842006-03-01 05:50:56 +00002729 break;
Chris Lattner4468c222006-03-31 06:02:07 +00002730 case PPCISD::VCMP: {
2731 // If a VCMPo node already exists with exactly the same operands as this
2732 // node, use its result instead of this node (VCMPo computes both a CR6 and
2733 // a normal output).
2734 //
2735 if (!N->getOperand(0).hasOneUse() &&
2736 !N->getOperand(1).hasOneUse() &&
2737 !N->getOperand(2).hasOneUse()) {
2738
2739 // Scan all of the users of the LHS, looking for VCMPo's that match.
2740 SDNode *VCMPoNode = 0;
2741
2742 SDNode *LHSN = N->getOperand(0).Val;
2743 for (SDNode::use_iterator UI = LHSN->use_begin(), E = LHSN->use_end();
2744 UI != E; ++UI)
2745 if ((*UI)->getOpcode() == PPCISD::VCMPo &&
2746 (*UI)->getOperand(1) == N->getOperand(1) &&
2747 (*UI)->getOperand(2) == N->getOperand(2) &&
2748 (*UI)->getOperand(0) == N->getOperand(0)) {
2749 VCMPoNode = *UI;
2750 break;
2751 }
2752
Chris Lattner00901202006-04-18 18:28:22 +00002753 // If there is no VCMPo node, or if the flag value has a single use, don't
2754 // transform this.
2755 if (!VCMPoNode || VCMPoNode->hasNUsesOfValue(0, 1))
2756 break;
2757
2758 // Look at the (necessarily single) use of the flag value. If it has a
2759 // chain, this transformation is more complex. Note that multiple things
2760 // could use the value result, which we should ignore.
2761 SDNode *FlagUser = 0;
2762 for (SDNode::use_iterator UI = VCMPoNode->use_begin();
2763 FlagUser == 0; ++UI) {
2764 assert(UI != VCMPoNode->use_end() && "Didn't find user!");
2765 SDNode *User = *UI;
2766 for (unsigned i = 0, e = User->getNumOperands(); i != e; ++i) {
2767 if (User->getOperand(i) == SDOperand(VCMPoNode, 1)) {
2768 FlagUser = User;
2769 break;
2770 }
2771 }
2772 }
2773
2774 // If the user is a MFCR instruction, we know this is safe. Otherwise we
2775 // give up for right now.
2776 if (FlagUser->getOpcode() == PPCISD::MFCR)
Chris Lattner4468c222006-03-31 06:02:07 +00002777 return SDOperand(VCMPoNode, 0);
2778 }
2779 break;
2780 }
Chris Lattner90564f22006-04-18 17:59:36 +00002781 case ISD::BR_CC: {
2782 // If this is a branch on an altivec predicate comparison, lower this so
2783 // that we don't have to do a MFCR: instead, branch directly on CR6. This
2784 // lowering is done pre-legalize, because the legalizer lowers the predicate
2785 // compare down to code that is difficult to reassemble.
2786 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(1))->get();
2787 SDOperand LHS = N->getOperand(2), RHS = N->getOperand(3);
2788 int CompareOpc;
2789 bool isDot;
2790
2791 if (LHS.getOpcode() == ISD::INTRINSIC_WO_CHAIN &&
2792 isa<ConstantSDNode>(RHS) && (CC == ISD::SETEQ || CC == ISD::SETNE) &&
2793 getAltivecCompareInfo(LHS, CompareOpc, isDot)) {
2794 assert(isDot && "Can't compare against a vector result!");
2795
2796 // If this is a comparison against something other than 0/1, then we know
2797 // that the condition is never/always true.
2798 unsigned Val = cast<ConstantSDNode>(RHS)->getValue();
2799 if (Val != 0 && Val != 1) {
2800 if (CC == ISD::SETEQ) // Cond never true, remove branch.
2801 return N->getOperand(0);
2802 // Always !=, turn it into an unconditional branch.
2803 return DAG.getNode(ISD::BR, MVT::Other,
2804 N->getOperand(0), N->getOperand(4));
2805 }
2806
2807 bool BranchOnWhenPredTrue = (CC == ISD::SETEQ) ^ (Val == 0);
2808
2809 // Create the PPCISD altivec 'dot' comparison node.
Chris Lattner90564f22006-04-18 17:59:36 +00002810 std::vector<MVT::ValueType> VTs;
Chris Lattner79e490a2006-08-11 17:18:05 +00002811 SDOperand Ops[] = {
2812 LHS.getOperand(2), // LHS of compare
2813 LHS.getOperand(3), // RHS of compare
2814 DAG.getConstant(CompareOpc, MVT::i32)
2815 };
Chris Lattner90564f22006-04-18 17:59:36 +00002816 VTs.push_back(LHS.getOperand(2).getValueType());
2817 VTs.push_back(MVT::Flag);
Chris Lattner79e490a2006-08-11 17:18:05 +00002818 SDOperand CompNode = DAG.getNode(PPCISD::VCMPo, VTs, Ops, 3);
Chris Lattner90564f22006-04-18 17:59:36 +00002819
2820 // Unpack the result based on how the target uses it.
2821 unsigned CompOpc;
2822 switch (cast<ConstantSDNode>(LHS.getOperand(1))->getValue()) {
2823 default: // Can't happen, don't crash on invalid number though.
2824 case 0: // Branch on the value of the EQ bit of CR6.
2825 CompOpc = BranchOnWhenPredTrue ? PPC::BEQ : PPC::BNE;
2826 break;
2827 case 1: // Branch on the inverted value of the EQ bit of CR6.
2828 CompOpc = BranchOnWhenPredTrue ? PPC::BNE : PPC::BEQ;
2829 break;
2830 case 2: // Branch on the value of the LT bit of CR6.
2831 CompOpc = BranchOnWhenPredTrue ? PPC::BLT : PPC::BGE;
2832 break;
2833 case 3: // Branch on the inverted value of the LT bit of CR6.
2834 CompOpc = BranchOnWhenPredTrue ? PPC::BGE : PPC::BLT;
2835 break;
2836 }
2837
2838 return DAG.getNode(PPCISD::COND_BRANCH, MVT::Other, N->getOperand(0),
2839 DAG.getRegister(PPC::CR6, MVT::i32),
2840 DAG.getConstant(CompOpc, MVT::i32),
2841 N->getOperand(4), CompNode.getValue(1));
2842 }
2843 break;
2844 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00002845 }
2846
2847 return SDOperand();
2848}
2849
Chris Lattner1a635d62006-04-14 06:01:58 +00002850//===----------------------------------------------------------------------===//
2851// Inline Assembly Support
2852//===----------------------------------------------------------------------===//
2853
Chris Lattnerbbe77de2006-04-02 06:26:07 +00002854void PPCTargetLowering::computeMaskedBitsForTargetNode(const SDOperand Op,
2855 uint64_t Mask,
2856 uint64_t &KnownZero,
2857 uint64_t &KnownOne,
2858 unsigned Depth) const {
2859 KnownZero = 0;
2860 KnownOne = 0;
2861 switch (Op.getOpcode()) {
2862 default: break;
Chris Lattnerd9989382006-07-10 20:56:58 +00002863 case PPCISD::LBRX: {
2864 // lhbrx is known to have the top bits cleared out.
2865 if (cast<VTSDNode>(Op.getOperand(3))->getVT() == MVT::i16)
2866 KnownZero = 0xFFFF0000;
2867 break;
2868 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00002869 case ISD::INTRINSIC_WO_CHAIN: {
2870 switch (cast<ConstantSDNode>(Op.getOperand(0))->getValue()) {
2871 default: break;
2872 case Intrinsic::ppc_altivec_vcmpbfp_p:
2873 case Intrinsic::ppc_altivec_vcmpeqfp_p:
2874 case Intrinsic::ppc_altivec_vcmpequb_p:
2875 case Intrinsic::ppc_altivec_vcmpequh_p:
2876 case Intrinsic::ppc_altivec_vcmpequw_p:
2877 case Intrinsic::ppc_altivec_vcmpgefp_p:
2878 case Intrinsic::ppc_altivec_vcmpgtfp_p:
2879 case Intrinsic::ppc_altivec_vcmpgtsb_p:
2880 case Intrinsic::ppc_altivec_vcmpgtsh_p:
2881 case Intrinsic::ppc_altivec_vcmpgtsw_p:
2882 case Intrinsic::ppc_altivec_vcmpgtub_p:
2883 case Intrinsic::ppc_altivec_vcmpgtuh_p:
2884 case Intrinsic::ppc_altivec_vcmpgtuw_p:
2885 KnownZero = ~1U; // All bits but the low one are known to be zero.
2886 break;
2887 }
2888 }
2889 }
2890}
2891
2892
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00002893/// getConstraintType - Given a constraint letter, return the type of
2894/// constraint it is for this target.
2895PPCTargetLowering::ConstraintType
2896PPCTargetLowering::getConstraintType(char ConstraintLetter) const {
2897 switch (ConstraintLetter) {
2898 default: break;
2899 case 'b':
2900 case 'r':
2901 case 'f':
2902 case 'v':
2903 case 'y':
2904 return C_RegisterClass;
2905 }
2906 return TargetLowering::getConstraintType(ConstraintLetter);
2907}
2908
Chris Lattner331d1bc2006-11-02 01:44:04 +00002909std::pair<unsigned, const TargetRegisterClass*>
2910PPCTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
2911 MVT::ValueType VT) const {
Chris Lattnerddc787d2006-01-31 19:20:21 +00002912 if (Constraint.size() == 1) {
Chris Lattner331d1bc2006-11-02 01:44:04 +00002913 // GCC RS6000 Constraint Letters
2914 switch (Constraint[0]) {
2915 case 'b': // R1-R31
2916 case 'r': // R0-R31
2917 if (VT == MVT::i64 && PPCSubTarget.isPPC64())
2918 return std::make_pair(0U, PPC::G8RCRegisterClass);
2919 return std::make_pair(0U, PPC::GPRCRegisterClass);
2920 case 'f':
2921 if (VT == MVT::f32)
2922 return std::make_pair(0U, PPC::F4RCRegisterClass);
2923 else if (VT == MVT::f64)
2924 return std::make_pair(0U, PPC::F8RCRegisterClass);
2925 break;
Chris Lattnerddc787d2006-01-31 19:20:21 +00002926 case 'v':
Chris Lattner331d1bc2006-11-02 01:44:04 +00002927 return std::make_pair(0U, PPC::VRRCRegisterClass);
2928 case 'y': // crrc
2929 return std::make_pair(0U, PPC::CRRCRegisterClass);
Chris Lattnerddc787d2006-01-31 19:20:21 +00002930 }
2931 }
2932
Chris Lattner331d1bc2006-11-02 01:44:04 +00002933 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattnerddc787d2006-01-31 19:20:21 +00002934}
Chris Lattner763317d2006-02-07 00:47:13 +00002935
Chris Lattner331d1bc2006-11-02 01:44:04 +00002936
Chris Lattner763317d2006-02-07 00:47:13 +00002937// isOperandValidForConstraint
Chris Lattnerdba1aee2006-10-31 19:40:43 +00002938SDOperand PPCTargetLowering::
2939isOperandValidForConstraint(SDOperand Op, char Letter, SelectionDAG &DAG) {
Chris Lattner763317d2006-02-07 00:47:13 +00002940 switch (Letter) {
2941 default: break;
2942 case 'I':
2943 case 'J':
2944 case 'K':
2945 case 'L':
2946 case 'M':
2947 case 'N':
2948 case 'O':
2949 case 'P': {
Chris Lattnerdba1aee2006-10-31 19:40:43 +00002950 if (!isa<ConstantSDNode>(Op)) return SDOperand(0,0);// Must be an immediate.
Chris Lattner763317d2006-02-07 00:47:13 +00002951 unsigned Value = cast<ConstantSDNode>(Op)->getValue();
2952 switch (Letter) {
2953 default: assert(0 && "Unknown constraint letter!");
2954 case 'I': // "I" is a signed 16-bit constant.
Chris Lattnerdba1aee2006-10-31 19:40:43 +00002955 if ((short)Value == (int)Value) return Op;
2956 break;
Chris Lattner763317d2006-02-07 00:47:13 +00002957 case 'J': // "J" is a constant with only the high-order 16 bits nonzero.
2958 case 'L': // "L" is a signed 16-bit constant shifted left 16 bits.
Chris Lattnerdba1aee2006-10-31 19:40:43 +00002959 if ((short)Value == 0) return Op;
2960 break;
Chris Lattner763317d2006-02-07 00:47:13 +00002961 case 'K': // "K" is a constant with only the low-order 16 bits nonzero.
Chris Lattnerdba1aee2006-10-31 19:40:43 +00002962 if ((Value >> 16) == 0) return Op;
2963 break;
Chris Lattner763317d2006-02-07 00:47:13 +00002964 case 'M': // "M" is a constant that is greater than 31.
Chris Lattnerdba1aee2006-10-31 19:40:43 +00002965 if (Value > 31) return Op;
2966 break;
Chris Lattner763317d2006-02-07 00:47:13 +00002967 case 'N': // "N" is a positive constant that is an exact power of two.
Chris Lattnerdba1aee2006-10-31 19:40:43 +00002968 if ((int)Value > 0 && isPowerOf2_32(Value)) return Op;
2969 break;
Chris Lattner763317d2006-02-07 00:47:13 +00002970 case 'O': // "O" is the constant zero.
Chris Lattnerdba1aee2006-10-31 19:40:43 +00002971 if (Value == 0) return Op;
2972 break;
Chris Lattner763317d2006-02-07 00:47:13 +00002973 case 'P': // "P" is a constant whose negation is a signed 16-bit constant.
Chris Lattnerdba1aee2006-10-31 19:40:43 +00002974 if ((short)-Value == (int)-Value) return Op;
2975 break;
Chris Lattner763317d2006-02-07 00:47:13 +00002976 }
2977 break;
2978 }
2979 }
2980
2981 // Handle standard constraint letters.
Chris Lattnerdba1aee2006-10-31 19:40:43 +00002982 return TargetLowering::isOperandValidForConstraint(Op, Letter, DAG);
Chris Lattner763317d2006-02-07 00:47:13 +00002983}
Evan Chengc4c62572006-03-13 23:20:37 +00002984
2985/// isLegalAddressImmediate - Return true if the integer value can be used
2986/// as the offset of the target addressing mode.
2987bool PPCTargetLowering::isLegalAddressImmediate(int64_t V) const {
2988 // PPC allows a sign-extended 16-bit immediate field.
2989 return (V > -(1 << 16) && V < (1 << 16)-1);
2990}
Reid Spencer3a9ec242006-08-28 01:02:49 +00002991
2992bool PPCTargetLowering::isLegalAddressImmediate(llvm::GlobalValue* GV) const {
2993 return TargetLowering::isLegalAddressImmediate(GV);
2994}