blob: db550b1c4290a6a0b62da9887a03c3def57d32c9 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===-- ARMISelLowering.cpp - ARM DAG Lowering Implementation -------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that ARM uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Dale Johannesen51e28e62010-06-03 21:09:53 +000015#define DEBUG_TYPE "arm-isel"
Evan Chenga8e29892007-01-19 07:51:42 +000016#include "ARM.h"
17#include "ARMAddressingModes.h"
18#include "ARMConstantPoolValue.h"
19#include "ARMISelLowering.h"
20#include "ARMMachineFunctionInfo.h"
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +000021#include "ARMPerfectShuffle.h"
Evan Chenga8e29892007-01-19 07:51:42 +000022#include "ARMRegisterInfo.h"
23#include "ARMSubtarget.h"
24#include "ARMTargetMachine.h"
Chris Lattner80ec2792009-08-02 00:34:36 +000025#include "ARMTargetObjectFile.h"
Evan Chenga8e29892007-01-19 07:51:42 +000026#include "llvm/CallingConv.h"
27#include "llvm/Constants.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000028#include "llvm/Function.h"
Benjamin Kramer174101e2009-10-20 11:44:38 +000029#include "llvm/GlobalValue.h"
Evan Cheng27707472007-03-16 08:43:56 +000030#include "llvm/Instruction.h"
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +000031#include "llvm/Intrinsics.h"
Benjamin Kramer174101e2009-10-20 11:44:38 +000032#include "llvm/Type.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000033#include "llvm/CodeGen/CallingConvLower.h"
Evan Chenga8e29892007-01-19 07:51:42 +000034#include "llvm/CodeGen/MachineBasicBlock.h"
35#include "llvm/CodeGen/MachineFrameInfo.h"
36#include "llvm/CodeGen/MachineFunction.h"
37#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000038#include "llvm/CodeGen/MachineRegisterInfo.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000039#include "llvm/CodeGen/PseudoSourceValue.h"
Evan Chenga8e29892007-01-19 07:51:42 +000040#include "llvm/CodeGen/SelectionDAG.h"
Bill Wendling94a1c632010-03-09 02:46:12 +000041#include "llvm/MC/MCSectionMachO.h"
Evan Chengb6ab2542007-01-31 08:40:13 +000042#include "llvm/Target/TargetOptions.h"
Evan Chenga8e29892007-01-19 07:51:42 +000043#include "llvm/ADT/VectorExtras.h"
Dale Johannesen51e28e62010-06-03 21:09:53 +000044#include "llvm/ADT/Statistic.h"
Jim Grosbache7b52522010-04-14 22:28:31 +000045#include "llvm/Support/CommandLine.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000046#include "llvm/Support/ErrorHandling.h"
Evan Chengb01fad62007-03-12 23:30:29 +000047#include "llvm/Support/MathExtras.h"
Jim Grosbache801dc42009-12-12 01:40:06 +000048#include "llvm/Support/raw_ostream.h"
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +000049#include <sstream>
Evan Chenga8e29892007-01-19 07:51:42 +000050using namespace llvm;
51
Dale Johannesen51e28e62010-06-03 21:09:53 +000052STATISTIC(NumTailCalls, "Number of tail calls");
53
Dale Johannesenf630c712010-07-29 20:10:08 +000054// This option should go away when Machine LICM is smart enough to hoist a
55// reg-to-reg VDUP.
56static cl::opt<bool>
57EnableARMVDUPsplat("arm-vdup-splat", cl::Hidden,
58 cl::desc("Generate VDUP for integer constant splats (TEMPORARY OPTION)."),
59 cl::init(false));
60
Jim Grosbache7b52522010-04-14 22:28:31 +000061static cl::opt<bool>
62EnableARMLongCalls("arm-long-calls", cl::Hidden,
Evan Cheng515fe3a2010-07-08 02:08:50 +000063 cl::desc("Generate calls via indirect call instructions"),
Jim Grosbache7b52522010-04-14 22:28:31 +000064 cl::init(false));
65
Evan Cheng46df4eb2010-06-16 07:35:02 +000066static cl::opt<bool>
67ARMInterworking("arm-interworking", cl::Hidden,
68 cl::desc("Enable / disable ARM interworking (for debugging only)"),
69 cl::init(true));
70
Evan Chengf6799392010-06-26 01:52:05 +000071static cl::opt<bool>
72EnableARMCodePlacement("arm-code-placement", cl::Hidden,
Evan Cheng515fe3a2010-07-08 02:08:50 +000073 cl::desc("Enable code placement pass for ARM"),
Evan Chengf6799392010-06-26 01:52:05 +000074 cl::init(false));
75
Owen Andersone50ed302009-08-10 22:56:29 +000076static bool CC_ARM_APCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000077 CCValAssign::LocInfo &LocInfo,
78 ISD::ArgFlagsTy &ArgFlags,
79 CCState &State);
Owen Andersone50ed302009-08-10 22:56:29 +000080static bool CC_ARM_AAPCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000081 CCValAssign::LocInfo &LocInfo,
82 ISD::ArgFlagsTy &ArgFlags,
83 CCState &State);
Owen Andersone50ed302009-08-10 22:56:29 +000084static bool RetCC_ARM_APCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000085 CCValAssign::LocInfo &LocInfo,
86 ISD::ArgFlagsTy &ArgFlags,
87 CCState &State);
Owen Andersone50ed302009-08-10 22:56:29 +000088static bool RetCC_ARM_AAPCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000089 CCValAssign::LocInfo &LocInfo,
90 ISD::ArgFlagsTy &ArgFlags,
91 CCState &State);
92
Owen Andersone50ed302009-08-10 22:56:29 +000093void ARMTargetLowering::addTypeForNEON(EVT VT, EVT PromotedLdStVT,
94 EVT PromotedBitwiseVT) {
Bob Wilson5bafff32009-06-22 23:27:02 +000095 if (VT != PromotedLdStVT) {
Owen Anderson70671842009-08-10 20:18:46 +000096 setOperationAction(ISD::LOAD, VT.getSimpleVT(), Promote);
Owen Andersond6662ad2009-08-10 20:46:15 +000097 AddPromotedToType (ISD::LOAD, VT.getSimpleVT(),
98 PromotedLdStVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +000099
Owen Anderson70671842009-08-10 20:18:46 +0000100 setOperationAction(ISD::STORE, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +0000101 AddPromotedToType (ISD::STORE, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +0000102 PromotedLdStVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +0000103 }
104
Owen Andersone50ed302009-08-10 22:56:29 +0000105 EVT ElemTy = VT.getVectorElementType();
Owen Anderson825b72b2009-08-11 20:47:22 +0000106 if (ElemTy != MVT::i64 && ElemTy != MVT::f64)
Owen Anderson70671842009-08-10 20:18:46 +0000107 setOperationAction(ISD::VSETCC, VT.getSimpleVT(), Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000108 if (ElemTy == MVT::i8 || ElemTy == MVT::i16)
Owen Anderson70671842009-08-10 20:18:46 +0000109 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT.getSimpleVT(), Custom);
Bob Wilson0696fdf2009-09-16 20:20:44 +0000110 if (ElemTy != MVT::i32) {
111 setOperationAction(ISD::SINT_TO_FP, VT.getSimpleVT(), Expand);
112 setOperationAction(ISD::UINT_TO_FP, VT.getSimpleVT(), Expand);
113 setOperationAction(ISD::FP_TO_SINT, VT.getSimpleVT(), Expand);
114 setOperationAction(ISD::FP_TO_UINT, VT.getSimpleVT(), Expand);
115 }
Owen Anderson70671842009-08-10 20:18:46 +0000116 setOperationAction(ISD::BUILD_VECTOR, VT.getSimpleVT(), Custom);
117 setOperationAction(ISD::VECTOR_SHUFFLE, VT.getSimpleVT(), Custom);
Bob Wilson07f6e802010-06-16 21:34:01 +0000118 setOperationAction(ISD::CONCAT_VECTORS, VT.getSimpleVT(), Legal);
Anton Korobeynikov8e6c2b92009-08-21 12:40:35 +0000119 setOperationAction(ISD::EXTRACT_SUBVECTOR, VT.getSimpleVT(), Expand);
Bob Wilsond0910c42010-04-06 22:02:24 +0000120 setOperationAction(ISD::SELECT, VT.getSimpleVT(), Expand);
121 setOperationAction(ISD::SELECT_CC, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000122 if (VT.isInteger()) {
Owen Anderson70671842009-08-10 20:18:46 +0000123 setOperationAction(ISD::SHL, VT.getSimpleVT(), Custom);
124 setOperationAction(ISD::SRA, VT.getSimpleVT(), Custom);
125 setOperationAction(ISD::SRL, VT.getSimpleVT(), Custom);
Bob Wilson5bafff32009-06-22 23:27:02 +0000126 }
127
128 // Promote all bit-wise operations.
129 if (VT.isInteger() && VT != PromotedBitwiseVT) {
Owen Anderson70671842009-08-10 20:18:46 +0000130 setOperationAction(ISD::AND, VT.getSimpleVT(), Promote);
Owen Andersond6662ad2009-08-10 20:46:15 +0000131 AddPromotedToType (ISD::AND, VT.getSimpleVT(),
132 PromotedBitwiseVT.getSimpleVT());
Owen Anderson70671842009-08-10 20:18:46 +0000133 setOperationAction(ISD::OR, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +0000134 AddPromotedToType (ISD::OR, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +0000135 PromotedBitwiseVT.getSimpleVT());
Owen Anderson70671842009-08-10 20:18:46 +0000136 setOperationAction(ISD::XOR, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +0000137 AddPromotedToType (ISD::XOR, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +0000138 PromotedBitwiseVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +0000139 }
Bob Wilson16330762009-09-16 00:17:28 +0000140
141 // Neon does not support vector divide/remainder operations.
142 setOperationAction(ISD::SDIV, VT.getSimpleVT(), Expand);
143 setOperationAction(ISD::UDIV, VT.getSimpleVT(), Expand);
144 setOperationAction(ISD::FDIV, VT.getSimpleVT(), Expand);
145 setOperationAction(ISD::SREM, VT.getSimpleVT(), Expand);
146 setOperationAction(ISD::UREM, VT.getSimpleVT(), Expand);
147 setOperationAction(ISD::FREM, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000148}
149
Owen Andersone50ed302009-08-10 22:56:29 +0000150void ARMTargetLowering::addDRTypeForNEON(EVT VT) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000151 addRegisterClass(VT, ARM::DPRRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000152 addTypeForNEON(VT, MVT::f64, MVT::v2i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000153}
154
Owen Andersone50ed302009-08-10 22:56:29 +0000155void ARMTargetLowering::addQRTypeForNEON(EVT VT) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000156 addRegisterClass(VT, ARM::QPRRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000157 addTypeForNEON(VT, MVT::v2f64, MVT::v4i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000158}
159
Chris Lattnerf0144122009-07-28 03:13:23 +0000160static TargetLoweringObjectFile *createTLOF(TargetMachine &TM) {
161 if (TM.getSubtarget<ARMSubtarget>().isTargetDarwin())
Bill Wendling505ad8b2010-03-15 21:09:38 +0000162 return new TargetLoweringObjectFileMachO();
Bill Wendling94a1c632010-03-09 02:46:12 +0000163
Chris Lattner80ec2792009-08-02 00:34:36 +0000164 return new ARMElfTargetObjectFile();
Chris Lattnerf0144122009-07-28 03:13:23 +0000165}
166
Evan Chenga8e29892007-01-19 07:51:42 +0000167ARMTargetLowering::ARMTargetLowering(TargetMachine &TM)
Evan Chenge7e0d622009-11-06 22:24:13 +0000168 : TargetLowering(TM, createTLOF(TM)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000169 Subtarget = &TM.getSubtarget<ARMSubtarget>();
Evan Cheng31446872010-07-23 22:39:59 +0000170 RegInfo = TM.getRegisterInfo();
Evan Chenga8e29892007-01-19 07:51:42 +0000171
Evan Chengb1df8f22007-04-27 08:15:43 +0000172 if (Subtarget->isTargetDarwin()) {
Evan Chengb1df8f22007-04-27 08:15:43 +0000173 // Uses VFP for Thumb libfuncs if available.
174 if (Subtarget->isThumb() && Subtarget->hasVFP2()) {
175 // Single-precision floating-point arithmetic.
176 setLibcallName(RTLIB::ADD_F32, "__addsf3vfp");
177 setLibcallName(RTLIB::SUB_F32, "__subsf3vfp");
178 setLibcallName(RTLIB::MUL_F32, "__mulsf3vfp");
179 setLibcallName(RTLIB::DIV_F32, "__divsf3vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000180
Evan Chengb1df8f22007-04-27 08:15:43 +0000181 // Double-precision floating-point arithmetic.
182 setLibcallName(RTLIB::ADD_F64, "__adddf3vfp");
183 setLibcallName(RTLIB::SUB_F64, "__subdf3vfp");
184 setLibcallName(RTLIB::MUL_F64, "__muldf3vfp");
185 setLibcallName(RTLIB::DIV_F64, "__divdf3vfp");
Evan Cheng193f8502007-01-31 09:30:58 +0000186
Evan Chengb1df8f22007-04-27 08:15:43 +0000187 // Single-precision comparisons.
188 setLibcallName(RTLIB::OEQ_F32, "__eqsf2vfp");
189 setLibcallName(RTLIB::UNE_F32, "__nesf2vfp");
190 setLibcallName(RTLIB::OLT_F32, "__ltsf2vfp");
191 setLibcallName(RTLIB::OLE_F32, "__lesf2vfp");
192 setLibcallName(RTLIB::OGE_F32, "__gesf2vfp");
193 setLibcallName(RTLIB::OGT_F32, "__gtsf2vfp");
194 setLibcallName(RTLIB::UO_F32, "__unordsf2vfp");
195 setLibcallName(RTLIB::O_F32, "__unordsf2vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000196
Evan Chengb1df8f22007-04-27 08:15:43 +0000197 setCmpLibcallCC(RTLIB::OEQ_F32, ISD::SETNE);
198 setCmpLibcallCC(RTLIB::UNE_F32, ISD::SETNE);
199 setCmpLibcallCC(RTLIB::OLT_F32, ISD::SETNE);
200 setCmpLibcallCC(RTLIB::OLE_F32, ISD::SETNE);
201 setCmpLibcallCC(RTLIB::OGE_F32, ISD::SETNE);
202 setCmpLibcallCC(RTLIB::OGT_F32, ISD::SETNE);
203 setCmpLibcallCC(RTLIB::UO_F32, ISD::SETNE);
204 setCmpLibcallCC(RTLIB::O_F32, ISD::SETEQ);
Evan Cheng193f8502007-01-31 09:30:58 +0000205
Evan Chengb1df8f22007-04-27 08:15:43 +0000206 // Double-precision comparisons.
207 setLibcallName(RTLIB::OEQ_F64, "__eqdf2vfp");
208 setLibcallName(RTLIB::UNE_F64, "__nedf2vfp");
209 setLibcallName(RTLIB::OLT_F64, "__ltdf2vfp");
210 setLibcallName(RTLIB::OLE_F64, "__ledf2vfp");
211 setLibcallName(RTLIB::OGE_F64, "__gedf2vfp");
212 setLibcallName(RTLIB::OGT_F64, "__gtdf2vfp");
213 setLibcallName(RTLIB::UO_F64, "__unorddf2vfp");
214 setLibcallName(RTLIB::O_F64, "__unorddf2vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000215
Evan Chengb1df8f22007-04-27 08:15:43 +0000216 setCmpLibcallCC(RTLIB::OEQ_F64, ISD::SETNE);
217 setCmpLibcallCC(RTLIB::UNE_F64, ISD::SETNE);
218 setCmpLibcallCC(RTLIB::OLT_F64, ISD::SETNE);
219 setCmpLibcallCC(RTLIB::OLE_F64, ISD::SETNE);
220 setCmpLibcallCC(RTLIB::OGE_F64, ISD::SETNE);
221 setCmpLibcallCC(RTLIB::OGT_F64, ISD::SETNE);
222 setCmpLibcallCC(RTLIB::UO_F64, ISD::SETNE);
223 setCmpLibcallCC(RTLIB::O_F64, ISD::SETEQ);
Evan Chenga8e29892007-01-19 07:51:42 +0000224
Evan Chengb1df8f22007-04-27 08:15:43 +0000225 // Floating-point to integer conversions.
226 // i64 conversions are done via library routines even when generating VFP
227 // instructions, so use the same ones.
228 setLibcallName(RTLIB::FPTOSINT_F64_I32, "__fixdfsivfp");
229 setLibcallName(RTLIB::FPTOUINT_F64_I32, "__fixunsdfsivfp");
230 setLibcallName(RTLIB::FPTOSINT_F32_I32, "__fixsfsivfp");
231 setLibcallName(RTLIB::FPTOUINT_F32_I32, "__fixunssfsivfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000232
Evan Chengb1df8f22007-04-27 08:15:43 +0000233 // Conversions between floating types.
234 setLibcallName(RTLIB::FPROUND_F64_F32, "__truncdfsf2vfp");
235 setLibcallName(RTLIB::FPEXT_F32_F64, "__extendsfdf2vfp");
236
237 // Integer to floating-point conversions.
238 // i64 conversions are done via library routines even when generating VFP
239 // instructions, so use the same ones.
Bob Wilson2a14c522009-03-20 23:16:43 +0000240 // FIXME: There appears to be some naming inconsistency in ARM libgcc:
241 // e.g., __floatunsidf vs. __floatunssidfvfp.
Evan Chengb1df8f22007-04-27 08:15:43 +0000242 setLibcallName(RTLIB::SINTTOFP_I32_F64, "__floatsidfvfp");
243 setLibcallName(RTLIB::UINTTOFP_I32_F64, "__floatunssidfvfp");
244 setLibcallName(RTLIB::SINTTOFP_I32_F32, "__floatsisfvfp");
245 setLibcallName(RTLIB::UINTTOFP_I32_F32, "__floatunssisfvfp");
246 }
Evan Chenga8e29892007-01-19 07:51:42 +0000247 }
248
Bob Wilson2f954612009-05-22 17:38:41 +0000249 // These libcalls are not available in 32-bit.
250 setLibcallName(RTLIB::SHL_I128, 0);
251 setLibcallName(RTLIB::SRL_I128, 0);
252 setLibcallName(RTLIB::SRA_I128, 0);
253
Anton Korobeynikov72977a42009-08-14 20:10:52 +0000254 // Libcalls should use the AAPCS base standard ABI, even if hard float
255 // is in effect, as per the ARM RTABI specification, section 4.1.2.
256 if (Subtarget->isAAPCS_ABI()) {
257 for (int i = 0; i < RTLIB::UNKNOWN_LIBCALL; ++i) {
258 setLibcallCallingConv(static_cast<RTLIB::Libcall>(i),
259 CallingConv::ARM_AAPCS);
260 }
261 }
262
David Goodwinf1daf7d2009-07-08 23:10:31 +0000263 if (Subtarget->isThumb1Only())
Owen Anderson825b72b2009-08-11 20:47:22 +0000264 addRegisterClass(MVT::i32, ARM::tGPRRegisterClass);
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000265 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000266 addRegisterClass(MVT::i32, ARM::GPRRegisterClass);
David Goodwinf1daf7d2009-07-08 23:10:31 +0000267 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000268 addRegisterClass(MVT::f32, ARM::SPRRegisterClass);
269 addRegisterClass(MVT::f64, ARM::DPRRegisterClass);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000270
Owen Anderson825b72b2009-08-11 20:47:22 +0000271 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000272 }
Bob Wilson5bafff32009-06-22 23:27:02 +0000273
274 if (Subtarget->hasNEON()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000275 addDRTypeForNEON(MVT::v2f32);
276 addDRTypeForNEON(MVT::v8i8);
277 addDRTypeForNEON(MVT::v4i16);
278 addDRTypeForNEON(MVT::v2i32);
279 addDRTypeForNEON(MVT::v1i64);
Bob Wilson5bafff32009-06-22 23:27:02 +0000280
Owen Anderson825b72b2009-08-11 20:47:22 +0000281 addQRTypeForNEON(MVT::v4f32);
282 addQRTypeForNEON(MVT::v2f64);
283 addQRTypeForNEON(MVT::v16i8);
284 addQRTypeForNEON(MVT::v8i16);
285 addQRTypeForNEON(MVT::v4i32);
286 addQRTypeForNEON(MVT::v2i64);
Bob Wilson5bafff32009-06-22 23:27:02 +0000287
Bob Wilson74dc72e2009-09-15 23:55:57 +0000288 // v2f64 is legal so that QR subregs can be extracted as f64 elements, but
289 // neither Neon nor VFP support any arithmetic operations on it.
290 setOperationAction(ISD::FADD, MVT::v2f64, Expand);
291 setOperationAction(ISD::FSUB, MVT::v2f64, Expand);
292 setOperationAction(ISD::FMUL, MVT::v2f64, Expand);
293 setOperationAction(ISD::FDIV, MVT::v2f64, Expand);
294 setOperationAction(ISD::FREM, MVT::v2f64, Expand);
295 setOperationAction(ISD::FCOPYSIGN, MVT::v2f64, Expand);
296 setOperationAction(ISD::VSETCC, MVT::v2f64, Expand);
297 setOperationAction(ISD::FNEG, MVT::v2f64, Expand);
298 setOperationAction(ISD::FABS, MVT::v2f64, Expand);
299 setOperationAction(ISD::FSQRT, MVT::v2f64, Expand);
300 setOperationAction(ISD::FSIN, MVT::v2f64, Expand);
301 setOperationAction(ISD::FCOS, MVT::v2f64, Expand);
302 setOperationAction(ISD::FPOWI, MVT::v2f64, Expand);
303 setOperationAction(ISD::FPOW, MVT::v2f64, Expand);
304 setOperationAction(ISD::FLOG, MVT::v2f64, Expand);
305 setOperationAction(ISD::FLOG2, MVT::v2f64, Expand);
306 setOperationAction(ISD::FLOG10, MVT::v2f64, Expand);
307 setOperationAction(ISD::FEXP, MVT::v2f64, Expand);
308 setOperationAction(ISD::FEXP2, MVT::v2f64, Expand);
309 setOperationAction(ISD::FCEIL, MVT::v2f64, Expand);
310 setOperationAction(ISD::FTRUNC, MVT::v2f64, Expand);
311 setOperationAction(ISD::FRINT, MVT::v2f64, Expand);
312 setOperationAction(ISD::FNEARBYINT, MVT::v2f64, Expand);
313 setOperationAction(ISD::FFLOOR, MVT::v2f64, Expand);
314
Bob Wilson642b3292009-09-16 00:32:15 +0000315 // Neon does not support some operations on v1i64 and v2i64 types.
316 setOperationAction(ISD::MUL, MVT::v1i64, Expand);
317 setOperationAction(ISD::MUL, MVT::v2i64, Expand);
318 setOperationAction(ISD::VSETCC, MVT::v1i64, Expand);
319 setOperationAction(ISD::VSETCC, MVT::v2i64, Expand);
320
Bob Wilson5bafff32009-06-22 23:27:02 +0000321 setTargetDAGCombine(ISD::INTRINSIC_WO_CHAIN);
322 setTargetDAGCombine(ISD::SHL);
323 setTargetDAGCombine(ISD::SRL);
324 setTargetDAGCombine(ISD::SRA);
325 setTargetDAGCombine(ISD::SIGN_EXTEND);
326 setTargetDAGCombine(ISD::ZERO_EXTEND);
327 setTargetDAGCombine(ISD::ANY_EXTEND);
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000328 setTargetDAGCombine(ISD::SELECT_CC);
Bob Wilson5bafff32009-06-22 23:27:02 +0000329 }
330
Evan Cheng9f8cbd12007-05-18 00:19:34 +0000331 computeRegisterProperties();
Evan Chenga8e29892007-01-19 07:51:42 +0000332
333 // ARM does not have f32 extending load.
Owen Anderson825b72b2009-08-11 20:47:22 +0000334 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000335
Duncan Sandsf9c98e62008-01-23 20:39:46 +0000336 // ARM does not have i1 sign extending load.
Owen Anderson825b72b2009-08-11 20:47:22 +0000337 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Duncan Sandsf9c98e62008-01-23 20:39:46 +0000338
Evan Chenga8e29892007-01-19 07:51:42 +0000339 // ARM supports all 4 flavors of integer indexed load / store.
Evan Chenge88d5ce2009-07-02 07:28:31 +0000340 if (!Subtarget->isThumb1Only()) {
341 for (unsigned im = (unsigned)ISD::PRE_INC;
342 im != (unsigned)ISD::LAST_INDEXED_MODE; ++im) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000343 setIndexedLoadAction(im, MVT::i1, Legal);
344 setIndexedLoadAction(im, MVT::i8, Legal);
345 setIndexedLoadAction(im, MVT::i16, Legal);
346 setIndexedLoadAction(im, MVT::i32, Legal);
347 setIndexedStoreAction(im, MVT::i1, Legal);
348 setIndexedStoreAction(im, MVT::i8, Legal);
349 setIndexedStoreAction(im, MVT::i16, Legal);
350 setIndexedStoreAction(im, MVT::i32, Legal);
Evan Chenge88d5ce2009-07-02 07:28:31 +0000351 }
Evan Chenga8e29892007-01-19 07:51:42 +0000352 }
353
354 // i64 operation support.
Evan Cheng5b9fcd12009-07-07 01:17:28 +0000355 if (Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000356 setOperationAction(ISD::MUL, MVT::i64, Expand);
357 setOperationAction(ISD::MULHU, MVT::i32, Expand);
358 setOperationAction(ISD::MULHS, MVT::i32, Expand);
359 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
360 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000361 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000362 setOperationAction(ISD::MUL, MVT::i64, Expand);
363 setOperationAction(ISD::MULHU, MVT::i32, Expand);
Evan Chengb6207242009-08-01 00:16:10 +0000364 if (!Subtarget->hasV6Ops())
Owen Anderson825b72b2009-08-11 20:47:22 +0000365 setOperationAction(ISD::MULHS, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000366 }
Jim Grosbachc2b879f2009-10-31 19:38:01 +0000367 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
Jim Grosbachb4a976c2009-10-31 21:00:56 +0000368 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +0000369 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000370 setOperationAction(ISD::SRL, MVT::i64, Custom);
371 setOperationAction(ISD::SRA, MVT::i64, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000372
373 // ARM does not have ROTL.
Owen Anderson825b72b2009-08-11 20:47:22 +0000374 setOperationAction(ISD::ROTL, MVT::i32, Expand);
Jim Grosbach3482c802010-01-18 19:58:49 +0000375 setOperationAction(ISD::CTTZ, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000376 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
David Goodwin24062ac2009-06-26 20:47:43 +0000377 if (!Subtarget->hasV5TOps() || Subtarget->isThumb1Only())
Owen Anderson825b72b2009-08-11 20:47:22 +0000378 setOperationAction(ISD::CTLZ, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000379
Lauro Ramos Venancio368f20f2007-03-16 22:54:16 +0000380 // Only ARMv6 has BSWAP.
381 if (!Subtarget->hasV6Ops())
Owen Anderson825b72b2009-08-11 20:47:22 +0000382 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Lauro Ramos Venancio368f20f2007-03-16 22:54:16 +0000383
Evan Chenga8e29892007-01-19 07:51:42 +0000384 // These are expanded into libcalls.
Jim Grosbach29402132010-05-05 23:44:43 +0000385 if (!Subtarget->hasDivide()) {
Jim Grosbachb1dc3932010-05-05 20:44:35 +0000386 // v7M has a hardware divider
387 setOperationAction(ISD::SDIV, MVT::i32, Expand);
388 setOperationAction(ISD::UDIV, MVT::i32, Expand);
389 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000390 setOperationAction(ISD::SREM, MVT::i32, Expand);
391 setOperationAction(ISD::UREM, MVT::i32, Expand);
392 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
393 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000394
Owen Anderson825b72b2009-08-11 20:47:22 +0000395 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
396 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
397 setOperationAction(ISD::GLOBAL_OFFSET_TABLE, MVT::i32, Custom);
398 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Bob Wilsonddb16df2009-10-30 05:45:42 +0000399 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000400
Evan Chengfb3611d2010-05-11 07:26:32 +0000401 setOperationAction(ISD::TRAP, MVT::Other, Legal);
402
Evan Chenga8e29892007-01-19 07:51:42 +0000403 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000404 setOperationAction(ISD::VASTART, MVT::Other, Custom);
405 setOperationAction(ISD::VAARG, MVT::Other, Expand);
406 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
407 setOperationAction(ISD::VAEND, MVT::Other, Expand);
408 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
409 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Jim Grosbachbff39232009-08-12 17:38:44 +0000410 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
411 // FIXME: Shouldn't need this, since no register is used, but the legalizer
412 // doesn't yet know how to not do that for SjLj.
413 setExceptionSelectorRegister(ARM::R0);
Evan Cheng3a1588a2010-04-15 22:20:34 +0000414 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Jim Grosbach7072cf62010-06-17 02:02:03 +0000415 // Handle atomics directly for ARMv[67] (except for Thumb1), otherwise
416 // use the default expansion.
Jim Grosbach68741be2010-06-18 22:35:32 +0000417 bool canHandleAtomics =
Jim Grosbach7072cf62010-06-17 02:02:03 +0000418 (Subtarget->hasV7Ops() ||
Jim Grosbach68741be2010-06-18 22:35:32 +0000419 (Subtarget->hasV6Ops() && !Subtarget->isThumb1Only()));
420 if (canHandleAtomics) {
421 // membarrier needs custom lowering; the rest are legal and handled
422 // normally.
423 setOperationAction(ISD::MEMBARRIER, MVT::Other, Custom);
424 } else {
425 // Set them all for expansion, which will force libcalls.
426 setOperationAction(ISD::MEMBARRIER, MVT::Other, Expand);
427 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i8, Expand);
428 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i16, Expand);
429 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Expand);
Jim Grosbachef6eb9c2010-06-18 23:03:10 +0000430 setOperationAction(ISD::ATOMIC_SWAP, MVT::i8, Expand);
431 setOperationAction(ISD::ATOMIC_SWAP, MVT::i16, Expand);
432 setOperationAction(ISD::ATOMIC_SWAP, MVT::i32, Expand);
Jim Grosbach68741be2010-06-18 22:35:32 +0000433 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i8, Expand);
434 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i16, Expand);
435 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i32, Expand);
436 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i8, Expand);
437 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i16, Expand);
438 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Expand);
439 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i8, Expand);
440 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i16, Expand);
441 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i32, Expand);
442 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i8, Expand);
443 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i16, Expand);
444 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i32, Expand);
445 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i8, Expand);
446 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i16, Expand);
447 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i32, Expand);
448 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i8, Expand);
449 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i16, Expand);
450 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i32, Expand);
Jim Grosbach5def57a2010-06-23 16:08:49 +0000451 // Since the libcalls include locking, fold in the fences
452 setShouldFoldAtomicFences(true);
Jim Grosbach68741be2010-06-18 22:35:32 +0000453 }
454 // 64-bit versions are always libcalls (for now)
455 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Expand);
Jim Grosbachef6eb9c2010-06-18 23:03:10 +0000456 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Expand);
Jim Grosbach68741be2010-06-18 22:35:32 +0000457 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Expand);
458 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Expand);
459 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Expand);
460 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Expand);
461 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Expand);
462 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000463
Eli Friedmana2c6f452010-06-26 04:36:50 +0000464 // Requires SXTB/SXTH, available on v6 and up in both ARM and Thumb modes.
465 if (!Subtarget->hasV6Ops()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000466 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
467 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000468 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000469 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000470
Nate Begemand1fb5832010-08-03 21:31:55 +0000471 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Bob Wilsoncb9a6aa2010-01-19 22:56:26 +0000472 // Turn f64->i64 into VMOVRRD, i64 -> f64 to VMOVDRR
473 // iff target supports vfp2.
Owen Anderson825b72b2009-08-11 20:47:22 +0000474 setOperationAction(ISD::BIT_CONVERT, MVT::i64, Custom);
Nate Begemand1fb5832010-08-03 21:31:55 +0000475 setOperationAction(ISD::FLT_ROUNDS_, MVT::i32, Custom);
476 }
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000477
478 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000479 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Jim Grosbache97f9682010-07-07 00:07:57 +0000480 if (Subtarget->isTargetDarwin()) {
481 setOperationAction(ISD::EH_SJLJ_SETJMP, MVT::i32, Custom);
482 setOperationAction(ISD::EH_SJLJ_LONGJMP, MVT::Other, Custom);
483 }
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000484
Owen Anderson825b72b2009-08-11 20:47:22 +0000485 setOperationAction(ISD::SETCC, MVT::i32, Expand);
486 setOperationAction(ISD::SETCC, MVT::f32, Expand);
487 setOperationAction(ISD::SETCC, MVT::f64, Expand);
488 setOperationAction(ISD::SELECT, MVT::i32, Expand);
489 setOperationAction(ISD::SELECT, MVT::f32, Expand);
490 setOperationAction(ISD::SELECT, MVT::f64, Expand);
491 setOperationAction(ISD::SELECT_CC, MVT::i32, Custom);
492 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
493 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000494
Owen Anderson825b72b2009-08-11 20:47:22 +0000495 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
496 setOperationAction(ISD::BR_CC, MVT::i32, Custom);
497 setOperationAction(ISD::BR_CC, MVT::f32, Custom);
498 setOperationAction(ISD::BR_CC, MVT::f64, Custom);
499 setOperationAction(ISD::BR_JT, MVT::Other, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000500
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000501 // We don't support sin/cos/fmod/copysign/pow
Owen Anderson825b72b2009-08-11 20:47:22 +0000502 setOperationAction(ISD::FSIN, MVT::f64, Expand);
503 setOperationAction(ISD::FSIN, MVT::f32, Expand);
504 setOperationAction(ISD::FCOS, MVT::f32, Expand);
505 setOperationAction(ISD::FCOS, MVT::f64, Expand);
506 setOperationAction(ISD::FREM, MVT::f64, Expand);
507 setOperationAction(ISD::FREM, MVT::f32, Expand);
David Goodwinf1daf7d2009-07-08 23:10:31 +0000508 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000509 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
510 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng110cf482008-04-01 01:50:16 +0000511 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000512 setOperationAction(ISD::FPOW, MVT::f64, Expand);
513 setOperationAction(ISD::FPOW, MVT::f32, Expand);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000514
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000515 // Various VFP goodness
516 if (!UseSoftFloat && !Subtarget->isThumb1Only()) {
Bob Wilson76a312b2010-03-19 22:51:32 +0000517 // int <-> fp are custom expanded into bit_convert + ARMISD ops.
518 if (Subtarget->hasVFP2()) {
519 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
520 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
521 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
522 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
523 }
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000524 // Special handling for half-precision FP.
Anton Korobeynikovf0d50072010-03-18 22:35:37 +0000525 if (!Subtarget->hasFP16()) {
526 setOperationAction(ISD::FP16_TO_FP32, MVT::f32, Expand);
527 setOperationAction(ISD::FP32_TO_FP16, MVT::i32, Expand);
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000528 }
Evan Cheng110cf482008-04-01 01:50:16 +0000529 }
Evan Chenga8e29892007-01-19 07:51:42 +0000530
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +0000531 // We have target-specific dag combine patterns for the following nodes:
Jim Grosbache5165492009-11-09 00:11:35 +0000532 // ARMISD::VMOVRRD - No need to call setTargetDAGCombine
Chris Lattnerd1980a52009-03-12 06:52:53 +0000533 setTargetDAGCombine(ISD::ADD);
534 setTargetDAGCombine(ISD::SUB);
Anton Korobeynikova9790d72010-05-15 18:16:59 +0000535 setTargetDAGCombine(ISD::MUL);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000536
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000537 if (Subtarget->hasV6T2Ops())
538 setTargetDAGCombine(ISD::OR);
539
Evan Chenga8e29892007-01-19 07:51:42 +0000540 setStackPointerRegisterToSaveRestore(ARM::SP);
Evan Cheng1cc39842010-05-20 23:26:43 +0000541
Evan Chengf7d87ee2010-05-21 00:43:17 +0000542 if (UseSoftFloat || Subtarget->isThumb1Only() || !Subtarget->hasVFP2())
543 setSchedulingPreference(Sched::RegPressure);
544 else
545 setSchedulingPreference(Sched::Hybrid);
Dale Johannesen8dd86c12007-05-17 21:31:21 +0000546
547 maxStoresPerMemcpy = 1; //// temporary - rewrite interface to use type
Evan Chengf6799392010-06-26 01:52:05 +0000548
Rafael Espindolacbeeae22010-07-11 04:01:49 +0000549 // On ARM arguments smaller than 4 bytes are extended, so all arguments
550 // are at least 4 bytes aligned.
551 setMinStackArgumentAlignment(4);
552
Evan Chengf6799392010-06-26 01:52:05 +0000553 if (EnableARMCodePlacement)
554 benefitFromCodePlacementOpt = true;
Evan Chenga8e29892007-01-19 07:51:42 +0000555}
556
Evan Cheng4f6b4672010-07-21 06:09:07 +0000557std::pair<const TargetRegisterClass*, uint8_t>
558ARMTargetLowering::findRepresentativeClass(EVT VT) const{
559 const TargetRegisterClass *RRC = 0;
560 uint8_t Cost = 1;
561 switch (VT.getSimpleVT().SimpleTy) {
Evan Chengd70f57b2010-07-19 22:15:08 +0000562 default:
Evan Cheng4f6b4672010-07-21 06:09:07 +0000563 return TargetLowering::findRepresentativeClass(VT);
Evan Cheng4a863e22010-07-21 23:53:58 +0000564 // Use DPR as representative register class for all floating point
565 // and vector types. Since there are 32 SPR registers and 32 DPR registers so
566 // the cost is 1 for both f32 and f64.
567 case MVT::f32: case MVT::f64: case MVT::v8i8: case MVT::v4i16:
Evan Cheng4f6b4672010-07-21 06:09:07 +0000568 case MVT::v2i32: case MVT::v1i64: case MVT::v2f32:
Evan Cheng4a863e22010-07-21 23:53:58 +0000569 RRC = ARM::DPRRegisterClass;
Evan Cheng4f6b4672010-07-21 06:09:07 +0000570 break;
571 case MVT::v16i8: case MVT::v8i16: case MVT::v4i32: case MVT::v2i64:
572 case MVT::v4f32: case MVT::v2f64:
Evan Cheng4a863e22010-07-21 23:53:58 +0000573 RRC = ARM::DPRRegisterClass;
574 Cost = 2;
Evan Cheng4f6b4672010-07-21 06:09:07 +0000575 break;
576 case MVT::v4i64:
Evan Cheng4a863e22010-07-21 23:53:58 +0000577 RRC = ARM::DPRRegisterClass;
578 Cost = 4;
Evan Cheng4f6b4672010-07-21 06:09:07 +0000579 break;
580 case MVT::v8i64:
Evan Cheng4a863e22010-07-21 23:53:58 +0000581 RRC = ARM::DPRRegisterClass;
582 Cost = 8;
Evan Cheng4f6b4672010-07-21 06:09:07 +0000583 break;
Evan Chengd70f57b2010-07-19 22:15:08 +0000584 }
Evan Cheng4f6b4672010-07-21 06:09:07 +0000585 return std::make_pair(RRC, Cost);
Evan Chengd70f57b2010-07-19 22:15:08 +0000586}
587
Evan Chenga8e29892007-01-19 07:51:42 +0000588const char *ARMTargetLowering::getTargetNodeName(unsigned Opcode) const {
589 switch (Opcode) {
590 default: return 0;
591 case ARMISD::Wrapper: return "ARMISD::Wrapper";
Evan Chenga8e29892007-01-19 07:51:42 +0000592 case ARMISD::WrapperJT: return "ARMISD::WrapperJT";
593 case ARMISD::CALL: return "ARMISD::CALL";
Evan Cheng277f0742007-06-19 21:05:09 +0000594 case ARMISD::CALL_PRED: return "ARMISD::CALL_PRED";
Evan Chenga8e29892007-01-19 07:51:42 +0000595 case ARMISD::CALL_NOLINK: return "ARMISD::CALL_NOLINK";
596 case ARMISD::tCALL: return "ARMISD::tCALL";
597 case ARMISD::BRCOND: return "ARMISD::BRCOND";
598 case ARMISD::BR_JT: return "ARMISD::BR_JT";
Evan Cheng5657c012009-07-29 02:18:14 +0000599 case ARMISD::BR2_JT: return "ARMISD::BR2_JT";
Evan Chenga8e29892007-01-19 07:51:42 +0000600 case ARMISD::RET_FLAG: return "ARMISD::RET_FLAG";
601 case ARMISD::PIC_ADD: return "ARMISD::PIC_ADD";
602 case ARMISD::CMP: return "ARMISD::CMP";
David Goodwinc0309b42009-06-29 15:33:01 +0000603 case ARMISD::CMPZ: return "ARMISD::CMPZ";
Evan Chenga8e29892007-01-19 07:51:42 +0000604 case ARMISD::CMPFP: return "ARMISD::CMPFP";
605 case ARMISD::CMPFPw0: return "ARMISD::CMPFPw0";
Evan Cheng218977b2010-07-13 19:27:42 +0000606 case ARMISD::BCC_i64: return "ARMISD::BCC_i64";
Evan Chenga8e29892007-01-19 07:51:42 +0000607 case ARMISD::FMSTAT: return "ARMISD::FMSTAT";
608 case ARMISD::CMOV: return "ARMISD::CMOV";
609 case ARMISD::CNEG: return "ARMISD::CNEG";
Bob Wilson2dc4f542009-03-20 22:42:55 +0000610
Jim Grosbach3482c802010-01-18 19:58:49 +0000611 case ARMISD::RBIT: return "ARMISD::RBIT";
612
Bob Wilson76a312b2010-03-19 22:51:32 +0000613 case ARMISD::FTOSI: return "ARMISD::FTOSI";
614 case ARMISD::FTOUI: return "ARMISD::FTOUI";
615 case ARMISD::SITOF: return "ARMISD::SITOF";
616 case ARMISD::UITOF: return "ARMISD::UITOF";
617
Evan Chenga8e29892007-01-19 07:51:42 +0000618 case ARMISD::SRL_FLAG: return "ARMISD::SRL_FLAG";
619 case ARMISD::SRA_FLAG: return "ARMISD::SRA_FLAG";
620 case ARMISD::RRX: return "ARMISD::RRX";
Bob Wilson2dc4f542009-03-20 22:42:55 +0000621
Jim Grosbache5165492009-11-09 00:11:35 +0000622 case ARMISD::VMOVRRD: return "ARMISD::VMOVRRD";
623 case ARMISD::VMOVDRR: return "ARMISD::VMOVDRR";
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000624
Evan Chengc5942082009-10-28 06:55:03 +0000625 case ARMISD::EH_SJLJ_SETJMP: return "ARMISD::EH_SJLJ_SETJMP";
626 case ARMISD::EH_SJLJ_LONGJMP:return "ARMISD::EH_SJLJ_LONGJMP";
627
Dale Johannesen51e28e62010-06-03 21:09:53 +0000628 case ARMISD::TC_RETURN: return "ARMISD::TC_RETURN";
629
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000630 case ARMISD::THREAD_POINTER:return "ARMISD::THREAD_POINTER";
Bob Wilson5bafff32009-06-22 23:27:02 +0000631
Evan Cheng86198642009-08-07 00:34:42 +0000632 case ARMISD::DYN_ALLOC: return "ARMISD::DYN_ALLOC";
633
Jim Grosbach3728e962009-12-10 00:11:09 +0000634 case ARMISD::MEMBARRIER: return "ARMISD::MEMBARRIER";
635 case ARMISD::SYNCBARRIER: return "ARMISD::SYNCBARRIER";
636
Bob Wilson5bafff32009-06-22 23:27:02 +0000637 case ARMISD::VCEQ: return "ARMISD::VCEQ";
638 case ARMISD::VCGE: return "ARMISD::VCGE";
639 case ARMISD::VCGEU: return "ARMISD::VCGEU";
640 case ARMISD::VCGT: return "ARMISD::VCGT";
641 case ARMISD::VCGTU: return "ARMISD::VCGTU";
642 case ARMISD::VTST: return "ARMISD::VTST";
643
644 case ARMISD::VSHL: return "ARMISD::VSHL";
645 case ARMISD::VSHRs: return "ARMISD::VSHRs";
646 case ARMISD::VSHRu: return "ARMISD::VSHRu";
647 case ARMISD::VSHLLs: return "ARMISD::VSHLLs";
648 case ARMISD::VSHLLu: return "ARMISD::VSHLLu";
649 case ARMISD::VSHLLi: return "ARMISD::VSHLLi";
650 case ARMISD::VSHRN: return "ARMISD::VSHRN";
651 case ARMISD::VRSHRs: return "ARMISD::VRSHRs";
652 case ARMISD::VRSHRu: return "ARMISD::VRSHRu";
653 case ARMISD::VRSHRN: return "ARMISD::VRSHRN";
654 case ARMISD::VQSHLs: return "ARMISD::VQSHLs";
655 case ARMISD::VQSHLu: return "ARMISD::VQSHLu";
656 case ARMISD::VQSHLsu: return "ARMISD::VQSHLsu";
657 case ARMISD::VQSHRNs: return "ARMISD::VQSHRNs";
658 case ARMISD::VQSHRNu: return "ARMISD::VQSHRNu";
659 case ARMISD::VQSHRNsu: return "ARMISD::VQSHRNsu";
660 case ARMISD::VQRSHRNs: return "ARMISD::VQRSHRNs";
661 case ARMISD::VQRSHRNu: return "ARMISD::VQRSHRNu";
662 case ARMISD::VQRSHRNsu: return "ARMISD::VQRSHRNsu";
663 case ARMISD::VGETLANEu: return "ARMISD::VGETLANEu";
664 case ARMISD::VGETLANEs: return "ARMISD::VGETLANEs";
Bob Wilsoncba270d2010-07-13 21:16:48 +0000665 case ARMISD::VMOVIMM: return "ARMISD::VMOVIMM";
Bob Wilson7e3f0d22010-07-14 06:31:50 +0000666 case ARMISD::VMVNIMM: return "ARMISD::VMVNIMM";
Bob Wilsonc1d287b2009-08-14 05:13:08 +0000667 case ARMISD::VDUP: return "ARMISD::VDUP";
Bob Wilson0ce37102009-08-14 05:08:32 +0000668 case ARMISD::VDUPLANE: return "ARMISD::VDUPLANE";
Bob Wilsonde95c1b82009-08-19 17:03:43 +0000669 case ARMISD::VEXT: return "ARMISD::VEXT";
Bob Wilsond8e17572009-08-12 22:31:50 +0000670 case ARMISD::VREV64: return "ARMISD::VREV64";
671 case ARMISD::VREV32: return "ARMISD::VREV32";
672 case ARMISD::VREV16: return "ARMISD::VREV16";
Anton Korobeynikov051cfd62009-08-21 12:41:42 +0000673 case ARMISD::VZIP: return "ARMISD::VZIP";
674 case ARMISD::VUZP: return "ARMISD::VUZP";
675 case ARMISD::VTRN: return "ARMISD::VTRN";
Bob Wilson40cbe7d2010-06-04 00:04:02 +0000676 case ARMISD::BUILD_VECTOR: return "ARMISD::BUILD_VECTOR";
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000677 case ARMISD::FMAX: return "ARMISD::FMAX";
678 case ARMISD::FMIN: return "ARMISD::FMIN";
Jim Grosbachdd7d28a2010-07-17 01:50:57 +0000679 case ARMISD::BFI: return "ARMISD::BFI";
Evan Chenga8e29892007-01-19 07:51:42 +0000680 }
681}
682
Evan Cheng06b666c2010-05-15 02:18:07 +0000683/// getRegClassFor - Return the register class that should be used for the
684/// specified value type.
685TargetRegisterClass *ARMTargetLowering::getRegClassFor(EVT VT) const {
686 // Map v4i64 to QQ registers but do not make the type legal. Similarly map
687 // v8i64 to QQQQ registers. v4i64 and v8i64 are only used for REG_SEQUENCE to
688 // load / store 4 to 8 consecutive D registers.
Evan Cheng4782b1e2010-05-15 02:20:21 +0000689 if (Subtarget->hasNEON()) {
690 if (VT == MVT::v4i64)
691 return ARM::QQPRRegisterClass;
692 else if (VT == MVT::v8i64)
693 return ARM::QQQQPRRegisterClass;
694 }
Evan Cheng06b666c2010-05-15 02:18:07 +0000695 return TargetLowering::getRegClassFor(VT);
696}
697
Eric Christopherab695882010-07-21 22:26:11 +0000698// Create a fast isel object.
699FastISel *
700ARMTargetLowering::createFastISel(FunctionLoweringInfo &funcInfo) const {
701 return ARM::createFastISel(funcInfo);
702}
703
Bill Wendlingb4202b82009-07-01 18:50:55 +0000704/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +0000705unsigned ARMTargetLowering::getFunctionAlignment(const Function *F) const {
Bob Wilsonb5b50572010-07-01 22:26:26 +0000706 return getTargetMachine().getSubtarget<ARMSubtarget>().isThumb() ? 1 : 2;
Bill Wendling20c568f2009-06-30 22:38:32 +0000707}
708
Anton Korobeynikovcec36f42010-07-24 21:52:08 +0000709/// getMaximalGlobalOffset - Returns the maximal possible offset which can
710/// be used for loads / stores from the global.
711unsigned ARMTargetLowering::getMaximalGlobalOffset() const {
712 return (Subtarget->isThumb1Only() ? 127 : 4095);
713}
714
Evan Cheng1cc39842010-05-20 23:26:43 +0000715Sched::Preference ARMTargetLowering::getSchedulingPreference(SDNode *N) const {
Evan Chengc10f5432010-05-28 23:25:23 +0000716 unsigned NumVals = N->getNumValues();
717 if (!NumVals)
718 return Sched::RegPressure;
719
720 for (unsigned i = 0; i != NumVals; ++i) {
Evan Cheng1cc39842010-05-20 23:26:43 +0000721 EVT VT = N->getValueType(i);
722 if (VT.isFloatingPoint() || VT.isVector())
723 return Sched::Latency;
724 }
Evan Chengc10f5432010-05-28 23:25:23 +0000725
726 if (!N->isMachineOpcode())
727 return Sched::RegPressure;
728
729 // Load are scheduled for latency even if there instruction itinerary
730 // is not available.
731 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
732 const TargetInstrDesc &TID = TII->get(N->getMachineOpcode());
733 if (TID.mayLoad())
734 return Sched::Latency;
735
736 const InstrItineraryData &Itins = getTargetMachine().getInstrItineraryData();
737 if (!Itins.isEmpty() && Itins.getStageLatency(TID.getSchedClass()) > 2)
738 return Sched::Latency;
Evan Cheng1cc39842010-05-20 23:26:43 +0000739 return Sched::RegPressure;
740}
741
Evan Cheng31446872010-07-23 22:39:59 +0000742unsigned
743ARMTargetLowering::getRegPressureLimit(const TargetRegisterClass *RC,
744 MachineFunction &MF) const {
Daniel Dunbar4bd828f2010-08-10 18:32:02 +0000745 unsigned FPDiff = RegInfo->hasFP(MF) ? 1 : 0;
Evan Cheng31446872010-07-23 22:39:59 +0000746 switch (RC->getID()) {
747 default:
748 return 0;
749 case ARM::tGPRRegClassID:
Daniel Dunbar4bd828f2010-08-10 18:32:02 +0000750 return 5 - FPDiff;
751 case ARM::GPRRegClassID:
752 return 10 - FPDiff - (Subtarget->isR9Reserved() ? 1 : 0);
Evan Cheng31446872010-07-23 22:39:59 +0000753 case ARM::SPRRegClassID: // Currently not used as 'rep' register class.
754 case ARM::DPRRegClassID:
755 return 32 - 10;
756 }
757}
758
Evan Chenga8e29892007-01-19 07:51:42 +0000759//===----------------------------------------------------------------------===//
760// Lowering Code
761//===----------------------------------------------------------------------===//
762
Evan Chenga8e29892007-01-19 07:51:42 +0000763/// IntCCToARMCC - Convert a DAG integer condition code to an ARM CC
764static ARMCC::CondCodes IntCCToARMCC(ISD::CondCode CC) {
765 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000766 default: llvm_unreachable("Unknown condition code!");
Evan Chenga8e29892007-01-19 07:51:42 +0000767 case ISD::SETNE: return ARMCC::NE;
768 case ISD::SETEQ: return ARMCC::EQ;
769 case ISD::SETGT: return ARMCC::GT;
770 case ISD::SETGE: return ARMCC::GE;
771 case ISD::SETLT: return ARMCC::LT;
772 case ISD::SETLE: return ARMCC::LE;
773 case ISD::SETUGT: return ARMCC::HI;
774 case ISD::SETUGE: return ARMCC::HS;
775 case ISD::SETULT: return ARMCC::LO;
776 case ISD::SETULE: return ARMCC::LS;
777 }
778}
779
Bob Wilsoncd3b9a42009-09-09 23:14:54 +0000780/// FPCCToARMCC - Convert a DAG fp condition code to an ARM CC.
781static void FPCCToARMCC(ISD::CondCode CC, ARMCC::CondCodes &CondCode,
Evan Chenga8e29892007-01-19 07:51:42 +0000782 ARMCC::CondCodes &CondCode2) {
Evan Chenga8e29892007-01-19 07:51:42 +0000783 CondCode2 = ARMCC::AL;
784 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000785 default: llvm_unreachable("Unknown FP condition!");
Evan Chenga8e29892007-01-19 07:51:42 +0000786 case ISD::SETEQ:
787 case ISD::SETOEQ: CondCode = ARMCC::EQ; break;
788 case ISD::SETGT:
789 case ISD::SETOGT: CondCode = ARMCC::GT; break;
790 case ISD::SETGE:
791 case ISD::SETOGE: CondCode = ARMCC::GE; break;
792 case ISD::SETOLT: CondCode = ARMCC::MI; break;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +0000793 case ISD::SETOLE: CondCode = ARMCC::LS; break;
Evan Chenga8e29892007-01-19 07:51:42 +0000794 case ISD::SETONE: CondCode = ARMCC::MI; CondCode2 = ARMCC::GT; break;
795 case ISD::SETO: CondCode = ARMCC::VC; break;
796 case ISD::SETUO: CondCode = ARMCC::VS; break;
797 case ISD::SETUEQ: CondCode = ARMCC::EQ; CondCode2 = ARMCC::VS; break;
798 case ISD::SETUGT: CondCode = ARMCC::HI; break;
799 case ISD::SETUGE: CondCode = ARMCC::PL; break;
800 case ISD::SETLT:
801 case ISD::SETULT: CondCode = ARMCC::LT; break;
802 case ISD::SETLE:
803 case ISD::SETULE: CondCode = ARMCC::LE; break;
804 case ISD::SETNE:
805 case ISD::SETUNE: CondCode = ARMCC::NE; break;
806 }
Evan Chenga8e29892007-01-19 07:51:42 +0000807}
808
Bob Wilson1f595bb2009-04-17 19:07:39 +0000809//===----------------------------------------------------------------------===//
810// Calling Convention Implementation
Bob Wilson1f595bb2009-04-17 19:07:39 +0000811//===----------------------------------------------------------------------===//
812
813#include "ARMGenCallingConv.inc"
814
815// APCS f64 is in register pairs, possibly split to stack
Owen Andersone50ed302009-08-10 22:56:29 +0000816static bool f64AssignAPCS(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson5bafff32009-06-22 23:27:02 +0000817 CCValAssign::LocInfo &LocInfo,
818 CCState &State, bool CanFail) {
819 static const unsigned RegList[] = { ARM::R0, ARM::R1, ARM::R2, ARM::R3 };
820
821 // Try to get the first register.
822 if (unsigned Reg = State.AllocateReg(RegList, 4))
823 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
824 else {
825 // For the 2nd half of a v2f64, do not fail.
826 if (CanFail)
827 return false;
828
829 // Put the whole thing on the stack.
830 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
831 State.AllocateStack(8, 4),
832 LocVT, LocInfo));
833 return true;
834 }
835
836 // Try to get the second register.
837 if (unsigned Reg = State.AllocateReg(RegList, 4))
838 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
839 else
840 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
841 State.AllocateStack(4, 4),
842 LocVT, LocInfo));
843 return true;
844}
845
Owen Andersone50ed302009-08-10 22:56:29 +0000846static bool CC_ARM_APCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000847 CCValAssign::LocInfo &LocInfo,
848 ISD::ArgFlagsTy &ArgFlags,
849 CCState &State) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000850 if (!f64AssignAPCS(ValNo, ValVT, LocVT, LocInfo, State, true))
851 return false;
Owen Anderson825b72b2009-08-11 20:47:22 +0000852 if (LocVT == MVT::v2f64 &&
Bob Wilson5bafff32009-06-22 23:27:02 +0000853 !f64AssignAPCS(ValNo, ValVT, LocVT, LocInfo, State, false))
854 return false;
Bob Wilsone65586b2009-04-17 20:40:45 +0000855 return true; // we handled it
Bob Wilson1f595bb2009-04-17 19:07:39 +0000856}
857
858// AAPCS f64 is in aligned register pairs
Owen Andersone50ed302009-08-10 22:56:29 +0000859static bool f64AssignAAPCS(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson5bafff32009-06-22 23:27:02 +0000860 CCValAssign::LocInfo &LocInfo,
861 CCState &State, bool CanFail) {
862 static const unsigned HiRegList[] = { ARM::R0, ARM::R2 };
863 static const unsigned LoRegList[] = { ARM::R1, ARM::R3 };
Rafael Espindolabc565012010-07-21 11:38:30 +0000864 static const unsigned ShadowRegList[] = { ARM::R0, ARM::R1 };
Bob Wilson5bafff32009-06-22 23:27:02 +0000865
Rafael Espindolabc565012010-07-21 11:38:30 +0000866 unsigned Reg = State.AllocateReg(HiRegList, ShadowRegList, 2);
Bob Wilson5bafff32009-06-22 23:27:02 +0000867 if (Reg == 0) {
868 // For the 2nd half of a v2f64, do not just fail.
869 if (CanFail)
870 return false;
871
872 // Put the whole thing on the stack.
873 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
874 State.AllocateStack(8, 8),
875 LocVT, LocInfo));
876 return true;
877 }
878
879 unsigned i;
880 for (i = 0; i < 2; ++i)
881 if (HiRegList[i] == Reg)
882 break;
883
Rafael Espindolabc565012010-07-21 11:38:30 +0000884 unsigned T = State.AllocateReg(LoRegList[i]);
Chandler Carruth30d35b82010-07-22 08:02:25 +0000885 (void)T;
Rafael Espindolabc565012010-07-21 11:38:30 +0000886 assert(T == LoRegList[i] && "Could not allocate register");
887
Bob Wilson5bafff32009-06-22 23:27:02 +0000888 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
889 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, LoRegList[i],
890 LocVT, LocInfo));
891 return true;
892}
893
Owen Andersone50ed302009-08-10 22:56:29 +0000894static bool CC_ARM_AAPCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000895 CCValAssign::LocInfo &LocInfo,
896 ISD::ArgFlagsTy &ArgFlags,
897 CCState &State) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000898 if (!f64AssignAAPCS(ValNo, ValVT, LocVT, LocInfo, State, true))
899 return false;
Owen Anderson825b72b2009-08-11 20:47:22 +0000900 if (LocVT == MVT::v2f64 &&
Bob Wilson5bafff32009-06-22 23:27:02 +0000901 !f64AssignAAPCS(ValNo, ValVT, LocVT, LocInfo, State, false))
902 return false;
903 return true; // we handled it
904}
905
Owen Andersone50ed302009-08-10 22:56:29 +0000906static bool f64RetAssign(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson5bafff32009-06-22 23:27:02 +0000907 CCValAssign::LocInfo &LocInfo, CCState &State) {
Bob Wilson1f595bb2009-04-17 19:07:39 +0000908 static const unsigned HiRegList[] = { ARM::R0, ARM::R2 };
909 static const unsigned LoRegList[] = { ARM::R1, ARM::R3 };
910
Bob Wilsone65586b2009-04-17 20:40:45 +0000911 unsigned Reg = State.AllocateReg(HiRegList, LoRegList, 2);
912 if (Reg == 0)
913 return false; // we didn't handle it
Bob Wilson1f595bb2009-04-17 19:07:39 +0000914
Bob Wilsone65586b2009-04-17 20:40:45 +0000915 unsigned i;
916 for (i = 0; i < 2; ++i)
917 if (HiRegList[i] == Reg)
918 break;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000919
Bob Wilson5bafff32009-06-22 23:27:02 +0000920 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
Bob Wilsone65586b2009-04-17 20:40:45 +0000921 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, LoRegList[i],
Bob Wilson5bafff32009-06-22 23:27:02 +0000922 LocVT, LocInfo));
923 return true;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000924}
925
Owen Andersone50ed302009-08-10 22:56:29 +0000926static bool RetCC_ARM_APCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000927 CCValAssign::LocInfo &LocInfo,
928 ISD::ArgFlagsTy &ArgFlags,
929 CCState &State) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000930 if (!f64RetAssign(ValNo, ValVT, LocVT, LocInfo, State))
931 return false;
Owen Anderson825b72b2009-08-11 20:47:22 +0000932 if (LocVT == MVT::v2f64 && !f64RetAssign(ValNo, ValVT, LocVT, LocInfo, State))
Bob Wilson5bafff32009-06-22 23:27:02 +0000933 return false;
Bob Wilsone65586b2009-04-17 20:40:45 +0000934 return true; // we handled it
Bob Wilson1f595bb2009-04-17 19:07:39 +0000935}
936
Owen Andersone50ed302009-08-10 22:56:29 +0000937static bool RetCC_ARM_AAPCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000938 CCValAssign::LocInfo &LocInfo,
939 ISD::ArgFlagsTy &ArgFlags,
940 CCState &State) {
941 return RetCC_ARM_APCS_Custom_f64(ValNo, ValVT, LocVT, LocInfo, ArgFlags,
942 State);
943}
944
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000945/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
946/// given CallingConvention value.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000947CCAssignFn *ARMTargetLowering::CCAssignFnForNode(CallingConv::ID CC,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000948 bool Return,
949 bool isVarArg) const {
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000950 switch (CC) {
951 default:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000952 llvm_unreachable("Unsupported calling convention");
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000953 case CallingConv::C:
954 case CallingConv::Fast:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000955 // Use target triple & subtarget features to do actual dispatch.
956 if (Subtarget->isAAPCS_ABI()) {
957 if (Subtarget->hasVFP2() &&
958 FloatABIType == FloatABI::Hard && !isVarArg)
959 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
960 else
961 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
962 } else
963 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000964 case CallingConv::ARM_AAPCS_VFP:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000965 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000966 case CallingConv::ARM_AAPCS:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000967 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000968 case CallingConv::ARM_APCS:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000969 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000970 }
971}
972
Dan Gohman98ca4f22009-08-05 01:29:28 +0000973/// LowerCallResult - Lower the result values of a call into the
974/// appropriate copies out of appropriate physical registers.
975SDValue
976ARMTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000977 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000978 const SmallVectorImpl<ISD::InputArg> &Ins,
979 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +0000980 SmallVectorImpl<SDValue> &InVals) const {
Bob Wilson1f595bb2009-04-17 19:07:39 +0000981
Bob Wilson1f595bb2009-04-17 19:07:39 +0000982 // Assign locations to each value returned by this call.
983 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000984 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +0000985 RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +0000986 CCInfo.AnalyzeCallResult(Ins,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000987 CCAssignFnForNode(CallConv, /* Return*/ true,
988 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +0000989
990 // Copy all of the result registers out of their specified physreg.
991 for (unsigned i = 0; i != RVLocs.size(); ++i) {
992 CCValAssign VA = RVLocs[i];
993
Bob Wilson80915242009-04-25 00:33:20 +0000994 SDValue Val;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000995 if (VA.needsCustom()) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000996 // Handle f64 or half of a v2f64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000997 SDValue Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000998 InFlag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +0000999 Chain = Lo.getValue(1);
1000 InFlag = Lo.getValue(2);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001001 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +00001002 SDValue Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001003 InFlag);
1004 Chain = Hi.getValue(1);
1005 InFlag = Hi.getValue(2);
Jim Grosbache5165492009-11-09 00:11:35 +00001006 Val = DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Bob Wilson5bafff32009-06-22 23:27:02 +00001007
Owen Anderson825b72b2009-08-11 20:47:22 +00001008 if (VA.getLocVT() == MVT::v2f64) {
1009 SDValue Vec = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64);
1010 Vec = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val,
1011 DAG.getConstant(0, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00001012
1013 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +00001014 Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag);
Bob Wilson5bafff32009-06-22 23:27:02 +00001015 Chain = Lo.getValue(1);
1016 InFlag = Lo.getValue(2);
1017 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +00001018 Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag);
Bob Wilson5bafff32009-06-22 23:27:02 +00001019 Chain = Hi.getValue(1);
1020 InFlag = Hi.getValue(2);
Jim Grosbache5165492009-11-09 00:11:35 +00001021 Val = DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Owen Anderson825b72b2009-08-11 20:47:22 +00001022 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val,
1023 DAG.getConstant(1, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00001024 }
Bob Wilson1f595bb2009-04-17 19:07:39 +00001025 } else {
Bob Wilson80915242009-04-25 00:33:20 +00001026 Val = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), VA.getLocVT(),
1027 InFlag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001028 Chain = Val.getValue(1);
1029 InFlag = Val.getValue(2);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001030 }
Bob Wilson80915242009-04-25 00:33:20 +00001031
1032 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001033 default: llvm_unreachable("Unknown loc info!");
Bob Wilson80915242009-04-25 00:33:20 +00001034 case CCValAssign::Full: break;
1035 case CCValAssign::BCvt:
1036 Val = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), Val);
1037 break;
1038 }
1039
Dan Gohman98ca4f22009-08-05 01:29:28 +00001040 InVals.push_back(Val);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001041 }
1042
Dan Gohman98ca4f22009-08-05 01:29:28 +00001043 return Chain;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001044}
1045
1046/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1047/// by "Src" to address "Dst" of size "Size". Alignment information is
Bob Wilsondee46d72009-04-17 20:35:10 +00001048/// specified by the specific parameter attribute. The copy will be passed as
Bob Wilson1f595bb2009-04-17 19:07:39 +00001049/// a byval function parameter.
1050/// Sometimes what we are copying is the end of a larger object, the part that
1051/// does not fit in registers.
1052static SDValue
1053CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
1054 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1055 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001056 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001057 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Mon P Wang20adc9d2010-04-04 03:10:48 +00001058 /*isVolatile=*/false, /*AlwaysInline=*/false,
1059 NULL, 0, NULL, 0);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001060}
1061
Bob Wilsondee46d72009-04-17 20:35:10 +00001062/// LowerMemOpCallTo - Store the argument to the stack.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001063SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001064ARMTargetLowering::LowerMemOpCallTo(SDValue Chain,
1065 SDValue StackPtr, SDValue Arg,
1066 DebugLoc dl, SelectionDAG &DAG,
1067 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +00001068 ISD::ArgFlagsTy Flags) const {
Bob Wilson1f595bb2009-04-17 19:07:39 +00001069 unsigned LocMemOffset = VA.getLocMemOffset();
1070 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
1071 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
1072 if (Flags.isByVal()) {
1073 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
1074 }
1075 return DAG.getStore(Chain, dl, Arg, PtrOff,
David Greene1b58cab2010-02-15 16:55:24 +00001076 PseudoSourceValue::getStack(), LocMemOffset,
1077 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001078}
1079
Dan Gohman98ca4f22009-08-05 01:29:28 +00001080void ARMTargetLowering::PassF64ArgInRegs(DebugLoc dl, SelectionDAG &DAG,
Bob Wilson5bafff32009-06-22 23:27:02 +00001081 SDValue Chain, SDValue &Arg,
1082 RegsToPassVector &RegsToPass,
1083 CCValAssign &VA, CCValAssign &NextVA,
1084 SDValue &StackPtr,
1085 SmallVector<SDValue, 8> &MemOpChains,
Dan Gohmand858e902010-04-17 15:26:15 +00001086 ISD::ArgFlagsTy Flags) const {
Bob Wilson5bafff32009-06-22 23:27:02 +00001087
Jim Grosbache5165492009-11-09 00:11:35 +00001088 SDValue fmrrd = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001089 DAG.getVTList(MVT::i32, MVT::i32), Arg);
Bob Wilson5bafff32009-06-22 23:27:02 +00001090 RegsToPass.push_back(std::make_pair(VA.getLocReg(), fmrrd));
1091
1092 if (NextVA.isRegLoc())
1093 RegsToPass.push_back(std::make_pair(NextVA.getLocReg(), fmrrd.getValue(1)));
1094 else {
1095 assert(NextVA.isMemLoc());
1096 if (StackPtr.getNode() == 0)
1097 StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
1098
Dan Gohman98ca4f22009-08-05 01:29:28 +00001099 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, fmrrd.getValue(1),
1100 dl, DAG, NextVA,
1101 Flags));
Bob Wilson5bafff32009-06-22 23:27:02 +00001102 }
1103}
1104
Dan Gohman98ca4f22009-08-05 01:29:28 +00001105/// LowerCall - Lowering a call into a callseq_start <-
Evan Chengfc403422007-02-03 08:53:01 +00001106/// ARMISD:CALL <- callseq_end chain. Also add input and output parameter
1107/// nodes.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001108SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00001109ARMTargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001110 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00001111 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001112 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001113 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001114 const SmallVectorImpl<ISD::InputArg> &Ins,
1115 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001116 SmallVectorImpl<SDValue> &InVals) const {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001117 MachineFunction &MF = DAG.getMachineFunction();
1118 bool IsStructRet = (Outs.empty()) ? false : Outs[0].Flags.isSRet();
1119 bool IsSibCall = false;
1120 if (isTailCall) {
1121 // Check if it's really possible to do a tail call.
1122 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
1123 isVarArg, IsStructRet, MF.getFunction()->hasStructRetAttr(),
Dan Gohmanc9403652010-07-07 15:54:55 +00001124 Outs, OutVals, Ins, DAG);
Dale Johannesen51e28e62010-06-03 21:09:53 +00001125 // We don't support GuaranteedTailCallOpt for ARM, only automatically
1126 // detected sibcalls.
1127 if (isTailCall) {
1128 ++NumTailCalls;
1129 IsSibCall = true;
1130 }
1131 }
Evan Chenga8e29892007-01-19 07:51:42 +00001132
Bob Wilson1f595bb2009-04-17 19:07:39 +00001133 // Analyze operands of the call, assigning locations to each operand.
1134 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001135 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
1136 *DAG.getContext());
1137 CCInfo.AnalyzeCallOperands(Outs,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001138 CCAssignFnForNode(CallConv, /* Return*/ false,
1139 isVarArg));
Evan Chenga8e29892007-01-19 07:51:42 +00001140
Bob Wilson1f595bb2009-04-17 19:07:39 +00001141 // Get a count of how many bytes are to be pushed on the stack.
1142 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chenga8e29892007-01-19 07:51:42 +00001143
Dale Johannesen51e28e62010-06-03 21:09:53 +00001144 // For tail calls, memory operands are available in our caller's stack.
1145 if (IsSibCall)
1146 NumBytes = 0;
1147
Evan Chenga8e29892007-01-19 07:51:42 +00001148 // Adjust the stack pointer for the new arguments...
1149 // These operations are automatically eliminated by the prolog/epilog pass
Dale Johannesen51e28e62010-06-03 21:09:53 +00001150 if (!IsSibCall)
1151 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Evan Chenga8e29892007-01-19 07:51:42 +00001152
Jim Grosbachf9a4b762010-02-24 01:43:03 +00001153 SDValue StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +00001154
Bob Wilson5bafff32009-06-22 23:27:02 +00001155 RegsToPassVector RegsToPass;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001156 SmallVector<SDValue, 8> MemOpChains;
Evan Chenga8e29892007-01-19 07:51:42 +00001157
Bob Wilson1f595bb2009-04-17 19:07:39 +00001158 // Walk the register/memloc assignments, inserting copies/loads. In the case
Bob Wilsondee46d72009-04-17 20:35:10 +00001159 // of tail call optimization, arguments are handled later.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001160 for (unsigned i = 0, realArgIdx = 0, e = ArgLocs.size();
1161 i != e;
1162 ++i, ++realArgIdx) {
1163 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00001164 SDValue Arg = OutVals[realArgIdx];
Dan Gohman98ca4f22009-08-05 01:29:28 +00001165 ISD::ArgFlagsTy Flags = Outs[realArgIdx].Flags;
Evan Chenga8e29892007-01-19 07:51:42 +00001166
Bob Wilson1f595bb2009-04-17 19:07:39 +00001167 // Promote the value if needed.
1168 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001169 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001170 case CCValAssign::Full: break;
1171 case CCValAssign::SExt:
1172 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
1173 break;
1174 case CCValAssign::ZExt:
1175 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
1176 break;
1177 case CCValAssign::AExt:
1178 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
1179 break;
1180 case CCValAssign::BCvt:
1181 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getLocVT(), Arg);
1182 break;
Evan Chenga8e29892007-01-19 07:51:42 +00001183 }
1184
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001185 // f64 and v2f64 might be passed in i32 pairs and must be split into pieces
Bob Wilson1f595bb2009-04-17 19:07:39 +00001186 if (VA.needsCustom()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001187 if (VA.getLocVT() == MVT::v2f64) {
1188 SDValue Op0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1189 DAG.getConstant(0, MVT::i32));
1190 SDValue Op1 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1191 DAG.getConstant(1, MVT::i32));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001192
Dan Gohman98ca4f22009-08-05 01:29:28 +00001193 PassF64ArgInRegs(dl, DAG, Chain, Op0, RegsToPass,
Bob Wilson5bafff32009-06-22 23:27:02 +00001194 VA, ArgLocs[++i], StackPtr, MemOpChains, Flags);
1195
1196 VA = ArgLocs[++i]; // skip ahead to next loc
1197 if (VA.isRegLoc()) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001198 PassF64ArgInRegs(dl, DAG, Chain, Op1, RegsToPass,
Bob Wilson5bafff32009-06-22 23:27:02 +00001199 VA, ArgLocs[++i], StackPtr, MemOpChains, Flags);
1200 } else {
1201 assert(VA.isMemLoc());
Bob Wilson5bafff32009-06-22 23:27:02 +00001202
Dan Gohman98ca4f22009-08-05 01:29:28 +00001203 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Op1,
1204 dl, DAG, VA, Flags));
Bob Wilson5bafff32009-06-22 23:27:02 +00001205 }
1206 } else {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001207 PassF64ArgInRegs(dl, DAG, Chain, Arg, RegsToPass, VA, ArgLocs[++i],
Bob Wilson5bafff32009-06-22 23:27:02 +00001208 StackPtr, MemOpChains, Flags);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001209 }
1210 } else if (VA.isRegLoc()) {
1211 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Dale Johannesendf50d7e2010-06-18 18:13:11 +00001212 } else if (!IsSibCall) {
Bob Wilson1f595bb2009-04-17 19:07:39 +00001213 assert(VA.isMemLoc());
Bob Wilson1f595bb2009-04-17 19:07:39 +00001214
Dan Gohman98ca4f22009-08-05 01:29:28 +00001215 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
1216 dl, DAG, VA, Flags));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001217 }
Evan Chenga8e29892007-01-19 07:51:42 +00001218 }
1219
1220 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001221 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Evan Chenga8e29892007-01-19 07:51:42 +00001222 &MemOpChains[0], MemOpChains.size());
1223
1224 // Build a sequence of copy-to-reg nodes chained together with token chain
1225 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00001226 SDValue InFlag;
Dale Johannesen6470a112010-06-15 22:08:33 +00001227 // Tail call byval lowering might overwrite argument registers so in case of
1228 // tail call optimization the copies to registers are lowered later.
1229 if (!isTailCall)
1230 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1231 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
1232 RegsToPass[i].second, InFlag);
1233 InFlag = Chain.getValue(1);
1234 }
Evan Chenga8e29892007-01-19 07:51:42 +00001235
Dale Johannesen51e28e62010-06-03 21:09:53 +00001236 // For tail calls lower the arguments to the 'real' stack slot.
1237 if (isTailCall) {
1238 // Force all the incoming stack arguments to be loaded from the stack
1239 // before any new outgoing arguments are stored to the stack, because the
1240 // outgoing stack slots may alias the incoming argument stack slots, and
1241 // the alias isn't otherwise explicit. This is slightly more conservative
1242 // than necessary, because it means that each store effectively depends
1243 // on every argument instead of just those arguments it would clobber.
1244
1245 // Do not flag preceeding copytoreg stuff together with the following stuff.
1246 InFlag = SDValue();
1247 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1248 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
1249 RegsToPass[i].second, InFlag);
1250 InFlag = Chain.getValue(1);
1251 }
1252 InFlag =SDValue();
1253 }
1254
Bill Wendling056292f2008-09-16 21:48:12 +00001255 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
1256 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
1257 // node so that legalize doesn't hack it.
Evan Chenga8e29892007-01-19 07:51:42 +00001258 bool isDirect = false;
1259 bool isARMFunc = false;
Evan Cheng277f0742007-06-19 21:05:09 +00001260 bool isLocalARMFunc = false;
Evan Chenge7e0d622009-11-06 22:24:13 +00001261 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Jim Grosbache7b52522010-04-14 22:28:31 +00001262
1263 if (EnableARMLongCalls) {
1264 assert (getTargetMachine().getRelocationModel() == Reloc::Static
1265 && "long-calls with non-static relocation model!");
1266 // Handle a global address or an external symbol. If it's not one of
1267 // those, the target's already in a register, so we don't need to do
1268 // anything extra.
1269 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Anders Carlsson0dbdca52010-04-15 03:11:28 +00001270 const GlobalValue *GV = G->getGlobal();
Jim Grosbache7b52522010-04-14 22:28:31 +00001271 // Create a constant pool entry for the callee address
1272 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
1273 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV,
1274 ARMPCLabelIndex,
1275 ARMCP::CPValue, 0);
1276 // Get the address of the callee into a register
1277 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
1278 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
1279 Callee = DAG.getLoad(getPointerTy(), dl,
1280 DAG.getEntryNode(), CPAddr,
1281 PseudoSourceValue::getConstantPool(), 0,
1282 false, false, 0);
1283 } else if (ExternalSymbolSDNode *S=dyn_cast<ExternalSymbolSDNode>(Callee)) {
1284 const char *Sym = S->getSymbol();
1285
1286 // Create a constant pool entry for the callee address
1287 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
1288 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
1289 Sym, ARMPCLabelIndex, 0);
1290 // Get the address of the callee into a register
1291 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
1292 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
1293 Callee = DAG.getLoad(getPointerTy(), dl,
1294 DAG.getEntryNode(), CPAddr,
1295 PseudoSourceValue::getConstantPool(), 0,
1296 false, false, 0);
1297 }
1298 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Dan Gohman46510a72010-04-15 01:51:59 +00001299 const GlobalValue *GV = G->getGlobal();
Evan Chenga8e29892007-01-19 07:51:42 +00001300 isDirect = true;
Chris Lattner4fb63d02009-07-15 04:12:33 +00001301 bool isExt = GV->isDeclaration() || GV->isWeakForLinker();
Evan Cheng970a4192007-01-19 19:28:01 +00001302 bool isStub = (isExt && Subtarget->isTargetDarwin()) &&
Evan Chenga8e29892007-01-19 07:51:42 +00001303 getTargetMachine().getRelocationModel() != Reloc::Static;
1304 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Cheng277f0742007-06-19 21:05:09 +00001305 // ARM call to a local ARM function is predicable.
Evan Cheng46df4eb2010-06-16 07:35:02 +00001306 isLocalARMFunc = !Subtarget->isThumb() && (!isExt || !ARMInterworking);
Evan Chengc60e76d2007-01-30 20:37:08 +00001307 // tBX takes a register source operand.
David Goodwinf1daf7d2009-07-08 23:10:31 +00001308 if (isARMFunc && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001309 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Evan Chenge4e4ed32009-08-28 23:18:09 +00001310 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV,
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001311 ARMPCLabelIndex,
1312 ARMCP::CPValue, 4);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001313 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001314 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001315 Callee = DAG.getLoad(getPointerTy(), dl,
Evan Cheng9eda6892009-10-31 03:39:36 +00001316 DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001317 PseudoSourceValue::getConstantPool(), 0,
1318 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001319 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001320 Callee = DAG.getNode(ARMISD::PIC_ADD, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001321 getPointerTy(), Callee, PICLabel);
Jim Grosbache7b52522010-04-14 22:28:31 +00001322 } else
Devang Patel0d881da2010-07-06 22:08:15 +00001323 Callee = DAG.getTargetGlobalAddress(GV, dl, getPointerTy());
Bill Wendling056292f2008-09-16 21:48:12 +00001324 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Evan Chenga8e29892007-01-19 07:51:42 +00001325 isDirect = true;
Evan Cheng970a4192007-01-19 19:28:01 +00001326 bool isStub = Subtarget->isTargetDarwin() &&
Evan Chenga8e29892007-01-19 07:51:42 +00001327 getTargetMachine().getRelocationModel() != Reloc::Static;
1328 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Chengc60e76d2007-01-30 20:37:08 +00001329 // tBX takes a register source operand.
1330 const char *Sym = S->getSymbol();
David Goodwinf1daf7d2009-07-08 23:10:31 +00001331 if (isARMFunc && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001332 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Owen Anderson1d0be152009-08-13 21:58:54 +00001333 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
Evan Chenge4e4ed32009-08-28 23:18:09 +00001334 Sym, ARMPCLabelIndex, 4);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001335 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001336 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001337 Callee = DAG.getLoad(getPointerTy(), dl,
Evan Cheng9eda6892009-10-31 03:39:36 +00001338 DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001339 PseudoSourceValue::getConstantPool(), 0,
1340 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001341 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001342 Callee = DAG.getNode(ARMISD::PIC_ADD, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001343 getPointerTy(), Callee, PICLabel);
Evan Chengc60e76d2007-01-30 20:37:08 +00001344 } else
Bill Wendling056292f2008-09-16 21:48:12 +00001345 Callee = DAG.getTargetExternalSymbol(Sym, getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +00001346 }
1347
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001348 // FIXME: handle tail calls differently.
1349 unsigned CallOpc;
Evan Chengb6207242009-08-01 00:16:10 +00001350 if (Subtarget->isThumb()) {
1351 if ((!isDirect || isARMFunc) && !Subtarget->hasV5TOps())
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001352 CallOpc = ARMISD::CALL_NOLINK;
1353 else
1354 CallOpc = isARMFunc ? ARMISD::CALL : ARMISD::tCALL;
1355 } else {
1356 CallOpc = (isDirect || Subtarget->hasV5TOps())
Evan Cheng277f0742007-06-19 21:05:09 +00001357 ? (isLocalARMFunc ? ARMISD::CALL_PRED : ARMISD::CALL)
1358 : ARMISD::CALL_NOLINK;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001359 }
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001360
Dan Gohman475871a2008-07-27 21:46:04 +00001361 std::vector<SDValue> Ops;
Evan Chenga8e29892007-01-19 07:51:42 +00001362 Ops.push_back(Chain);
1363 Ops.push_back(Callee);
1364
1365 // Add argument registers to the end of the list so that they are known live
1366 // into the call.
1367 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1368 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1369 RegsToPass[i].second.getValueType()));
1370
Gabor Greifba36cb52008-08-28 21:40:38 +00001371 if (InFlag.getNode())
Evan Chenga8e29892007-01-19 07:51:42 +00001372 Ops.push_back(InFlag);
Dale Johannesen51e28e62010-06-03 21:09:53 +00001373
1374 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesencf296fa2010-06-05 00:51:39 +00001375 if (isTailCall)
Dale Johannesen51e28e62010-06-03 21:09:53 +00001376 return DAG.getNode(ARMISD::TC_RETURN, dl, NodeTys, &Ops[0], Ops.size());
Dale Johannesen51e28e62010-06-03 21:09:53 +00001377
Duncan Sands4bdcb612008-07-02 17:40:58 +00001378 // Returns a chain and a flag for retval copy to use.
Dale Johannesen51e28e62010-06-03 21:09:53 +00001379 Chain = DAG.getNode(CallOpc, dl, NodeTys, &Ops[0], Ops.size());
Evan Chenga8e29892007-01-19 07:51:42 +00001380 InFlag = Chain.getValue(1);
1381
Chris Lattnere563bbc2008-10-11 22:08:30 +00001382 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
1383 DAG.getIntPtrConstant(0, true), InFlag);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001384 if (!Ins.empty())
Evan Chenga8e29892007-01-19 07:51:42 +00001385 InFlag = Chain.getValue(1);
1386
Bob Wilson1f595bb2009-04-17 19:07:39 +00001387 // Handle result values, copying them out of physregs into vregs that we
1388 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001389 return LowerCallResult(Chain, InFlag, CallConv, isVarArg, Ins,
1390 dl, DAG, InVals);
Evan Chenga8e29892007-01-19 07:51:42 +00001391}
1392
Dale Johannesen51e28e62010-06-03 21:09:53 +00001393/// MatchingStackOffset - Return true if the given stack call argument is
1394/// already available in the same position (relatively) of the caller's
1395/// incoming argument stack.
1396static
1397bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
1398 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
1399 const ARMInstrInfo *TII) {
1400 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
1401 int FI = INT_MAX;
1402 if (Arg.getOpcode() == ISD::CopyFromReg) {
1403 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
1404 if (!VR || TargetRegisterInfo::isPhysicalRegister(VR))
1405 return false;
1406 MachineInstr *Def = MRI->getVRegDef(VR);
1407 if (!Def)
1408 return false;
1409 if (!Flags.isByVal()) {
1410 if (!TII->isLoadFromStackSlot(Def, FI))
1411 return false;
1412 } else {
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001413 return false;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001414 }
1415 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
1416 if (Flags.isByVal())
1417 // ByVal argument is passed in as a pointer but it's now being
1418 // dereferenced. e.g.
1419 // define @foo(%struct.X* %A) {
1420 // tail call @bar(%struct.X* byval %A)
1421 // }
1422 return false;
1423 SDValue Ptr = Ld->getBasePtr();
1424 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
1425 if (!FINode)
1426 return false;
1427 FI = FINode->getIndex();
1428 } else
1429 return false;
1430
1431 assert(FI != INT_MAX);
1432 if (!MFI->isFixedObjectIndex(FI))
1433 return false;
1434 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
1435}
1436
1437/// IsEligibleForTailCallOptimization - Check whether the call is eligible
1438/// for tail call optimization. Targets which want to do tail call
1439/// optimization should implement this function.
1440bool
1441ARMTargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
1442 CallingConv::ID CalleeCC,
1443 bool isVarArg,
1444 bool isCalleeStructRet,
1445 bool isCallerStructRet,
1446 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001447 const SmallVectorImpl<SDValue> &OutVals,
Dale Johannesen51e28e62010-06-03 21:09:53 +00001448 const SmallVectorImpl<ISD::InputArg> &Ins,
1449 SelectionDAG& DAG) const {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001450 const Function *CallerF = DAG.getMachineFunction().getFunction();
1451 CallingConv::ID CallerCC = CallerF->getCallingConv();
1452 bool CCMatch = CallerCC == CalleeCC;
1453
1454 // Look for obvious safe cases to perform tail call optimization that do not
1455 // require ABI changes. This is what gcc calls sibcall.
1456
Jim Grosbach7616b642010-06-16 23:45:49 +00001457 // Do not sibcall optimize vararg calls unless the call site is not passing
1458 // any arguments.
Dale Johannesen51e28e62010-06-03 21:09:53 +00001459 if (isVarArg && !Outs.empty())
1460 return false;
1461
1462 // Also avoid sibcall optimization if either caller or callee uses struct
1463 // return semantics.
1464 if (isCalleeStructRet || isCallerStructRet)
1465 return false;
1466
Dale Johannesene39fdbe2010-06-23 18:52:34 +00001467 // FIXME: Completely disable sibcall for Thumb1 since Thumb1RegisterInfo::
Evan Cheng0110ac62010-06-19 01:01:32 +00001468 // emitEpilogue is not ready for them.
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001469 // Doing this is tricky, since the LDM/POP instruction on Thumb doesn't take
1470 // LR. This means if we need to reload LR, it takes an extra instructions,
1471 // which outweighs the value of the tail call; but here we don't know yet
1472 // whether LR is going to be used. Probably the right approach is to
1473 // generate the tail call here and turn it back into CALL/RET in
1474 // emitEpilogue if LR is used.
Evan Cheng0110ac62010-06-19 01:01:32 +00001475 if (Subtarget->isThumb1Only())
1476 return false;
1477
Dale Johannesene39fdbe2010-06-23 18:52:34 +00001478 // For the moment, we can only do this to functions defined in this
1479 // compilation, or to indirect calls. A Thumb B to an ARM function,
1480 // or vice versa, is not easily fixed up in the linker unlike BL.
1481 // (We could do this by loading the address of the callee into a register;
1482 // that is an extra instruction over the direct call and burns a register
1483 // as well, so is not likely to be a win.)
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001484
1485 // It might be safe to remove this restriction on non-Darwin.
1486
1487 // Thumb1 PIC calls to external symbols use BX, so they can be tail calls,
1488 // but we need to make sure there are enough registers; the only valid
1489 // registers are the 4 used for parameters. We don't currently do this
1490 // case.
Evan Cheng0110ac62010-06-19 01:01:32 +00001491 if (isa<ExternalSymbolSDNode>(Callee))
1492 return false;
1493
1494 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Dale Johannesene39fdbe2010-06-23 18:52:34 +00001495 const GlobalValue *GV = G->getGlobal();
1496 if (GV->isDeclaration() || GV->isWeakForLinker())
Evan Cheng0110ac62010-06-19 01:01:32 +00001497 return false;
Dale Johannesendf50d7e2010-06-18 18:13:11 +00001498 }
1499
Dale Johannesen51e28e62010-06-03 21:09:53 +00001500 // If the calling conventions do not match, then we'd better make sure the
1501 // results are returned in the same way as what the caller expects.
1502 if (!CCMatch) {
1503 SmallVector<CCValAssign, 16> RVLocs1;
1504 CCState CCInfo1(CalleeCC, false, getTargetMachine(),
1505 RVLocs1, *DAG.getContext());
1506 CCInfo1.AnalyzeCallResult(Ins, CCAssignFnForNode(CalleeCC, true, isVarArg));
1507
1508 SmallVector<CCValAssign, 16> RVLocs2;
1509 CCState CCInfo2(CallerCC, false, getTargetMachine(),
1510 RVLocs2, *DAG.getContext());
1511 CCInfo2.AnalyzeCallResult(Ins, CCAssignFnForNode(CallerCC, true, isVarArg));
1512
1513 if (RVLocs1.size() != RVLocs2.size())
1514 return false;
1515 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
1516 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
1517 return false;
1518 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
1519 return false;
1520 if (RVLocs1[i].isRegLoc()) {
1521 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
1522 return false;
1523 } else {
1524 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
1525 return false;
1526 }
1527 }
1528 }
1529
1530 // If the callee takes no arguments then go on to check the results of the
1531 // call.
1532 if (!Outs.empty()) {
1533 // Check if stack adjustment is needed. For now, do not do this if any
1534 // argument is passed on the stack.
1535 SmallVector<CCValAssign, 16> ArgLocs;
1536 CCState CCInfo(CalleeCC, isVarArg, getTargetMachine(),
1537 ArgLocs, *DAG.getContext());
1538 CCInfo.AnalyzeCallOperands(Outs,
1539 CCAssignFnForNode(CalleeCC, false, isVarArg));
1540 if (CCInfo.getNextStackOffset()) {
1541 MachineFunction &MF = DAG.getMachineFunction();
1542
1543 // Check if the arguments are already laid out in the right way as
1544 // the caller's fixed stack objects.
1545 MachineFrameInfo *MFI = MF.getFrameInfo();
1546 const MachineRegisterInfo *MRI = &MF.getRegInfo();
1547 const ARMInstrInfo *TII =
1548 ((ARMTargetMachine&)getTargetMachine()).getInstrInfo();
Dale Johannesencf296fa2010-06-05 00:51:39 +00001549 for (unsigned i = 0, realArgIdx = 0, e = ArgLocs.size();
1550 i != e;
1551 ++i, ++realArgIdx) {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001552 CCValAssign &VA = ArgLocs[i];
1553 EVT RegVT = VA.getLocVT();
Dan Gohmanc9403652010-07-07 15:54:55 +00001554 SDValue Arg = OutVals[realArgIdx];
Dale Johannesencf296fa2010-06-05 00:51:39 +00001555 ISD::ArgFlagsTy Flags = Outs[realArgIdx].Flags;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001556 if (VA.getLocInfo() == CCValAssign::Indirect)
1557 return false;
Dale Johannesencf296fa2010-06-05 00:51:39 +00001558 if (VA.needsCustom()) {
1559 // f64 and vector types are split into multiple registers or
1560 // register/stack-slot combinations. The types will not match
1561 // the registers; give up on memory f64 refs until we figure
1562 // out what to do about this.
1563 if (!VA.isRegLoc())
1564 return false;
1565 if (!ArgLocs[++i].isRegLoc())
1566 return false;
1567 if (RegVT == MVT::v2f64) {
1568 if (!ArgLocs[++i].isRegLoc())
1569 return false;
1570 if (!ArgLocs[++i].isRegLoc())
1571 return false;
1572 }
1573 } else if (!VA.isRegLoc()) {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001574 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
1575 MFI, MRI, TII))
1576 return false;
1577 }
1578 }
1579 }
1580 }
1581
1582 return true;
1583}
1584
Dan Gohman98ca4f22009-08-05 01:29:28 +00001585SDValue
1586ARMTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001587 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001588 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001589 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00001590 DebugLoc dl, SelectionDAG &DAG) const {
Bob Wilson2dc4f542009-03-20 22:42:55 +00001591
Bob Wilsondee46d72009-04-17 20:35:10 +00001592 // CCValAssign - represent the assignment of the return value to a location.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001593 SmallVector<CCValAssign, 16> RVLocs;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001594
Bob Wilsondee46d72009-04-17 20:35:10 +00001595 // CCState - Info about the registers and stack slots.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001596 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), RVLocs,
1597 *DAG.getContext());
Bob Wilson1f595bb2009-04-17 19:07:39 +00001598
Dan Gohman98ca4f22009-08-05 01:29:28 +00001599 // Analyze outgoing return values.
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001600 CCInfo.AnalyzeReturn(Outs, CCAssignFnForNode(CallConv, /* Return */ true,
1601 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001602
1603 // If this is the first return lowered for this function, add
1604 // the regs to the liveout set for the function.
1605 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
1606 for (unsigned i = 0; i != RVLocs.size(); ++i)
1607 if (RVLocs[i].isRegLoc())
1608 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Evan Chenga8e29892007-01-19 07:51:42 +00001609 }
1610
Bob Wilson1f595bb2009-04-17 19:07:39 +00001611 SDValue Flag;
1612
1613 // Copy the result values into the output registers.
1614 for (unsigned i = 0, realRVLocIdx = 0;
1615 i != RVLocs.size();
1616 ++i, ++realRVLocIdx) {
1617 CCValAssign &VA = RVLocs[i];
1618 assert(VA.isRegLoc() && "Can only return in registers!");
1619
Dan Gohmanc9403652010-07-07 15:54:55 +00001620 SDValue Arg = OutVals[realRVLocIdx];
Bob Wilson1f595bb2009-04-17 19:07:39 +00001621
1622 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001623 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001624 case CCValAssign::Full: break;
1625 case CCValAssign::BCvt:
1626 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getLocVT(), Arg);
1627 break;
1628 }
1629
Bob Wilson1f595bb2009-04-17 19:07:39 +00001630 if (VA.needsCustom()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001631 if (VA.getLocVT() == MVT::v2f64) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001632 // Extract the first half and return it in two registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00001633 SDValue Half = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1634 DAG.getConstant(0, MVT::i32));
Jim Grosbache5165492009-11-09 00:11:35 +00001635 SDValue HalfGPRs = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001636 DAG.getVTList(MVT::i32, MVT::i32), Half);
Bob Wilson5bafff32009-06-22 23:27:02 +00001637
1638 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), HalfGPRs, Flag);
1639 Flag = Chain.getValue(1);
1640 VA = RVLocs[++i]; // skip ahead to next loc
1641 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
1642 HalfGPRs.getValue(1), Flag);
1643 Flag = Chain.getValue(1);
1644 VA = RVLocs[++i]; // skip ahead to next loc
1645
1646 // Extract the 2nd half and fall through to handle it as an f64 value.
Owen Anderson825b72b2009-08-11 20:47:22 +00001647 Arg = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1648 DAG.getConstant(1, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00001649 }
1650 // Legalize ret f64 -> ret 2 x i32. We always have fmrrd if f64 is
1651 // available.
Jim Grosbache5165492009-11-09 00:11:35 +00001652 SDValue fmrrd = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001653 DAG.getVTList(MVT::i32, MVT::i32), &Arg, 1);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001654 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), fmrrd, Flag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001655 Flag = Chain.getValue(1);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001656 VA = RVLocs[++i]; // skip ahead to next loc
1657 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), fmrrd.getValue(1),
1658 Flag);
1659 } else
1660 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), Arg, Flag);
1661
Bob Wilsondee46d72009-04-17 20:35:10 +00001662 // Guarantee that all emitted copies are
1663 // stuck together, avoiding something bad.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001664 Flag = Chain.getValue(1);
1665 }
1666
1667 SDValue result;
1668 if (Flag.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00001669 result = DAG.getNode(ARMISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001670 else // Return Void
Owen Anderson825b72b2009-08-11 20:47:22 +00001671 result = DAG.getNode(ARMISD::RET_FLAG, dl, MVT::Other, Chain);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001672
1673 return result;
Evan Chenga8e29892007-01-19 07:51:42 +00001674}
1675
Bob Wilsonb62d2572009-11-03 00:02:05 +00001676// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
1677// their target counterpart wrapped in the ARMISD::Wrapper node. Suppose N is
1678// one of the above mentioned nodes. It has to be wrapped because otherwise
1679// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
1680// be used to form addressing mode. These wrapped nodes will be selected
1681// into MOVi.
Dan Gohman475871a2008-07-27 21:46:04 +00001682static SDValue LowerConstantPool(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001683 EVT PtrVT = Op.getValueType();
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001684 // FIXME there is no actual debug info here
1685 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001686 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00001687 SDValue Res;
Evan Chenga8e29892007-01-19 07:51:42 +00001688 if (CP->isMachineConstantPoolEntry())
1689 Res = DAG.getTargetConstantPool(CP->getMachineCPVal(), PtrVT,
1690 CP->getAlignment());
1691 else
1692 Res = DAG.getTargetConstantPool(CP->getConstVal(), PtrVT,
1693 CP->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +00001694 return DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Res);
Evan Chenga8e29892007-01-19 07:51:42 +00001695}
1696
Jim Grosbache1102ca2010-07-19 17:20:38 +00001697unsigned ARMTargetLowering::getJumpTableEncoding() const {
1698 return MachineJumpTableInfo::EK_Inline;
1699}
1700
Dan Gohmand858e902010-04-17 15:26:15 +00001701SDValue ARMTargetLowering::LowerBlockAddress(SDValue Op,
1702 SelectionDAG &DAG) const {
Evan Chenge7e0d622009-11-06 22:24:13 +00001703 MachineFunction &MF = DAG.getMachineFunction();
1704 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1705 unsigned ARMPCLabelIndex = 0;
Bob Wilsonddb16df2009-10-30 05:45:42 +00001706 DebugLoc DL = Op.getDebugLoc();
Bob Wilson907eebd2009-11-02 20:59:23 +00001707 EVT PtrVT = getPointerTy();
Dan Gohman46510a72010-04-15 01:51:59 +00001708 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Bob Wilson907eebd2009-11-02 20:59:23 +00001709 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1710 SDValue CPAddr;
1711 if (RelocM == Reloc::Static) {
1712 CPAddr = DAG.getTargetConstantPool(BA, PtrVT, 4);
1713 } else {
1714 unsigned PCAdj = Subtarget->isThumb() ? 4 : 8;
Evan Chenge7e0d622009-11-06 22:24:13 +00001715 ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Bob Wilson907eebd2009-11-02 20:59:23 +00001716 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(BA, ARMPCLabelIndex,
1717 ARMCP::CPBlockAddress,
1718 PCAdj);
1719 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
1720 }
1721 CPAddr = DAG.getNode(ARMISD::Wrapper, DL, PtrVT, CPAddr);
1722 SDValue Result = DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001723 PseudoSourceValue::getConstantPool(), 0,
1724 false, false, 0);
Bob Wilson907eebd2009-11-02 20:59:23 +00001725 if (RelocM == Reloc::Static)
1726 return Result;
Evan Chenge7e0d622009-11-06 22:24:13 +00001727 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson907eebd2009-11-02 20:59:23 +00001728 return DAG.getNode(ARMISD::PIC_ADD, DL, PtrVT, Result, PICLabel);
Bob Wilsonddb16df2009-10-30 05:45:42 +00001729}
1730
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001731// Lower ISD::GlobalTLSAddress using the "general dynamic" model
Dan Gohman475871a2008-07-27 21:46:04 +00001732SDValue
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001733ARMTargetLowering::LowerToTLSGeneralDynamicModel(GlobalAddressSDNode *GA,
Dan Gohmand858e902010-04-17 15:26:15 +00001734 SelectionDAG &DAG) const {
Dale Johannesen33c960f2009-02-04 20:06:27 +00001735 DebugLoc dl = GA->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00001736 EVT PtrVT = getPointerTy();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001737 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
Evan Chenge7e0d622009-11-06 22:24:13 +00001738 MachineFunction &MF = DAG.getMachineFunction();
1739 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1740 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001741 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001742 new ARMConstantPoolValue(GA->getGlobal(), ARMPCLabelIndex,
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001743 ARMCP::CPValue, PCAdj, "tlsgd", true);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001744 SDValue Argument = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001745 Argument = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Argument);
Evan Cheng9eda6892009-10-31 03:39:36 +00001746 Argument = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Argument,
David Greene1b58cab2010-02-15 16:55:24 +00001747 PseudoSourceValue::getConstantPool(), 0,
1748 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001749 SDValue Chain = Argument.getValue(1);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001750
Evan Chenge7e0d622009-11-06 22:24:13 +00001751 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001752 Argument = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Argument, PICLabel);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001753
1754 // call __tls_get_addr.
1755 ArgListTy Args;
1756 ArgListEntry Entry;
1757 Entry.Node = Argument;
Owen Anderson1d0be152009-08-13 21:58:54 +00001758 Entry.Ty = (const Type *) Type::getInt32Ty(*DAG.getContext());
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001759 Args.push_back(Entry);
Dale Johannesen7d2ad622009-01-30 23:10:59 +00001760 // FIXME: is there useful debug info available here?
Dan Gohman475871a2008-07-27 21:46:04 +00001761 std::pair<SDValue, SDValue> CallResult =
Evan Cheng59bc0602009-08-14 19:11:20 +00001762 LowerCallTo(Chain, (const Type *) Type::getInt32Ty(*DAG.getContext()),
1763 false, false, false, false,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001764 0, CallingConv::C, false, /*isReturnValueUsed=*/true,
Bill Wendling46ada192010-03-02 01:55:18 +00001765 DAG.getExternalSymbol("__tls_get_addr", PtrVT), Args, DAG, dl);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001766 return CallResult.first;
1767}
1768
1769// Lower ISD::GlobalTLSAddress using the "initial exec" or
1770// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00001771SDValue
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001772ARMTargetLowering::LowerToTLSExecModels(GlobalAddressSDNode *GA,
Dan Gohmand858e902010-04-17 15:26:15 +00001773 SelectionDAG &DAG) const {
Dan Gohman46510a72010-04-15 01:51:59 +00001774 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001775 DebugLoc dl = GA->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00001776 SDValue Offset;
1777 SDValue Chain = DAG.getEntryNode();
Owen Andersone50ed302009-08-10 22:56:29 +00001778 EVT PtrVT = getPointerTy();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001779 // Get the Thread Pointer
Dale Johannesen33c960f2009-02-04 20:06:27 +00001780 SDValue ThreadPointer = DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001781
Chris Lattner4fb63d02009-07-15 04:12:33 +00001782 if (GV->isDeclaration()) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001783 MachineFunction &MF = DAG.getMachineFunction();
1784 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1785 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
1786 // Initial exec model.
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001787 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
1788 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001789 new ARMConstantPoolValue(GA->getGlobal(), ARMPCLabelIndex,
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001790 ARMCP::CPValue, PCAdj, "gottpoff", true);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001791 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001792 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Evan Cheng9eda6892009-10-31 03:39:36 +00001793 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
David Greene1b58cab2010-02-15 16:55:24 +00001794 PseudoSourceValue::getConstantPool(), 0,
1795 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001796 Chain = Offset.getValue(1);
1797
Evan Chenge7e0d622009-11-06 22:24:13 +00001798 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001799 Offset = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Offset, PICLabel);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001800
Evan Cheng9eda6892009-10-31 03:39:36 +00001801 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
David Greene1b58cab2010-02-15 16:55:24 +00001802 PseudoSourceValue::getConstantPool(), 0,
1803 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001804 } else {
1805 // local exec model
Evan Chenge4e4ed32009-08-28 23:18:09 +00001806 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV, "tpoff");
Evan Cheng1606e8e2009-03-13 07:51:59 +00001807 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001808 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Evan Cheng9eda6892009-10-31 03:39:36 +00001809 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
David Greene1b58cab2010-02-15 16:55:24 +00001810 PseudoSourceValue::getConstantPool(), 0,
1811 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001812 }
1813
1814 // The address of the thread local variable is the add of the thread
1815 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00001816 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001817}
1818
Dan Gohman475871a2008-07-27 21:46:04 +00001819SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00001820ARMTargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001821 // TODO: implement the "local dynamic" model
1822 assert(Subtarget->isTargetELF() &&
1823 "TLS not implemented for non-ELF targets");
1824 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
1825 // If the relocation model is PIC, use the "General Dynamic" TLS Model,
1826 // otherwise use the "Local Exec" TLS Model
1827 if (getTargetMachine().getRelocationModel() == Reloc::PIC_)
1828 return LowerToTLSGeneralDynamicModel(GA, DAG);
1829 else
1830 return LowerToTLSExecModels(GA, DAG);
1831}
1832
Dan Gohman475871a2008-07-27 21:46:04 +00001833SDValue ARMTargetLowering::LowerGlobalAddressELF(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001834 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001835 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001836 DebugLoc dl = Op.getDebugLoc();
Dan Gohman46510a72010-04-15 01:51:59 +00001837 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001838 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1839 if (RelocM == Reloc::PIC_) {
Rafael Espindolabb46f522009-01-15 20:18:42 +00001840 bool UseGOTOFF = GV->hasLocalLinkage() || GV->hasHiddenVisibility();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001841 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001842 new ARMConstantPoolValue(GV, UseGOTOFF ? "GOTOFF" : "GOT");
Evan Cheng1606e8e2009-03-13 07:51:59 +00001843 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001844 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001845 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Anton Korobeynikov249fb332009-10-07 00:06:35 +00001846 CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001847 PseudoSourceValue::getConstantPool(), 0,
1848 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001849 SDValue Chain = Result.getValue(1);
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001850 SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001851 Result = DAG.getNode(ISD::ADD, dl, PtrVT, Result, GOT);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001852 if (!UseGOTOFF)
Anton Korobeynikov249fb332009-10-07 00:06:35 +00001853 Result = DAG.getLoad(PtrVT, dl, Chain, Result,
David Greene1b58cab2010-02-15 16:55:24 +00001854 PseudoSourceValue::getGOT(), 0,
1855 false, false, 0);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001856 return Result;
1857 } else {
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00001858 // If we have T2 ops, we can materialize the address directly via movt/movw
1859 // pair. This is always cheaper.
1860 if (Subtarget->useMovt()) {
1861 return DAG.getNode(ARMISD::Wrapper, dl, PtrVT,
Devang Patel0d881da2010-07-06 22:08:15 +00001862 DAG.getTargetGlobalAddress(GV, dl, PtrVT));
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00001863 } else {
1864 SDValue CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4);
1865 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
1866 return DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001867 PseudoSourceValue::getConstantPool(), 0,
1868 false, false, 0);
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00001869 }
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001870 }
1871}
1872
Dan Gohman475871a2008-07-27 21:46:04 +00001873SDValue ARMTargetLowering::LowerGlobalAddressDarwin(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001874 SelectionDAG &DAG) const {
Evan Chenge7e0d622009-11-06 22:24:13 +00001875 MachineFunction &MF = DAG.getMachineFunction();
1876 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1877 unsigned ARMPCLabelIndex = 0;
Owen Andersone50ed302009-08-10 22:56:29 +00001878 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001879 DebugLoc dl = Op.getDebugLoc();
Dan Gohman46510a72010-04-15 01:51:59 +00001880 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Evan Chenga8e29892007-01-19 07:51:42 +00001881 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
Dan Gohman475871a2008-07-27 21:46:04 +00001882 SDValue CPAddr;
Evan Chenga8e29892007-01-19 07:51:42 +00001883 if (RelocM == Reloc::Static)
Evan Cheng1606e8e2009-03-13 07:51:59 +00001884 CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4);
Evan Chenga8e29892007-01-19 07:51:42 +00001885 else {
Evan Chenge7e0d622009-11-06 22:24:13 +00001886 ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Evan Chenge4e4ed32009-08-28 23:18:09 +00001887 unsigned PCAdj = (RelocM != Reloc::PIC_) ? 0 : (Subtarget->isThumb()?4:8);
1888 ARMConstantPoolValue *CPV =
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001889 new ARMConstantPoolValue(GV, ARMPCLabelIndex, ARMCP::CPValue, PCAdj);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001890 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Evan Chenga8e29892007-01-19 07:51:42 +00001891 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001892 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Evan Chenga8e29892007-01-19 07:51:42 +00001893
Evan Cheng9eda6892009-10-31 03:39:36 +00001894 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001895 PseudoSourceValue::getConstantPool(), 0,
1896 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001897 SDValue Chain = Result.getValue(1);
Evan Chenga8e29892007-01-19 07:51:42 +00001898
1899 if (RelocM == Reloc::PIC_) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001900 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001901 Result = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
Evan Chenga8e29892007-01-19 07:51:42 +00001902 }
Evan Chenge4e4ed32009-08-28 23:18:09 +00001903
Evan Cheng63476a82009-09-03 07:04:02 +00001904 if (Subtarget->GVIsIndirectSymbol(GV, RelocM))
Evan Cheng9eda6892009-10-31 03:39:36 +00001905 Result = DAG.getLoad(PtrVT, dl, Chain, Result,
David Greene1b58cab2010-02-15 16:55:24 +00001906 PseudoSourceValue::getGOT(), 0,
1907 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001908
1909 return Result;
1910}
1911
Dan Gohman475871a2008-07-27 21:46:04 +00001912SDValue ARMTargetLowering::LowerGLOBAL_OFFSET_TABLE(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001913 SelectionDAG &DAG) const {
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001914 assert(Subtarget->isTargetELF() &&
1915 "GLOBAL OFFSET TABLE not implemented for non-ELF targets");
Evan Chenge7e0d622009-11-06 22:24:13 +00001916 MachineFunction &MF = DAG.getMachineFunction();
1917 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1918 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Owen Andersone50ed302009-08-10 22:56:29 +00001919 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001920 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001921 unsigned PCAdj = Subtarget->isThumb() ? 4 : 8;
Owen Anderson1d0be152009-08-13 21:58:54 +00001922 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
1923 "_GLOBAL_OFFSET_TABLE_",
Evan Chenge4e4ed32009-08-28 23:18:09 +00001924 ARMPCLabelIndex, PCAdj);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001925 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001926 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Anton Korobeynikov249fb332009-10-07 00:06:35 +00001927 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001928 PseudoSourceValue::getConstantPool(), 0,
1929 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001930 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001931 return DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001932}
1933
Jim Grosbach0e0da732009-05-12 23:59:14 +00001934SDValue
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00001935ARMTargetLowering::LowerEH_SJLJ_SETJMP(SDValue Op, SelectionDAG &DAG) const {
1936 DebugLoc dl = Op.getDebugLoc();
Jim Grosbach0798edd2010-05-27 23:49:24 +00001937 SDValue Val = DAG.getConstant(0, MVT::i32);
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00001938 return DAG.getNode(ARMISD::EH_SJLJ_SETJMP, dl, MVT::i32, Op.getOperand(0),
1939 Op.getOperand(1), Val);
1940}
1941
1942SDValue
Jim Grosbach5eb19512010-05-22 01:06:18 +00001943ARMTargetLowering::LowerEH_SJLJ_LONGJMP(SDValue Op, SelectionDAG &DAG) const {
1944 DebugLoc dl = Op.getDebugLoc();
1945 return DAG.getNode(ARMISD::EH_SJLJ_LONGJMP, dl, MVT::Other, Op.getOperand(0),
1946 Op.getOperand(1), DAG.getConstant(0, MVT::i32));
1947}
1948
1949SDValue
Jim Grosbacha87ded22010-02-08 23:22:00 +00001950ARMTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG,
Jim Grosbach7616b642010-06-16 23:45:49 +00001951 const ARMSubtarget *Subtarget) const {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001952 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Jim Grosbach0e0da732009-05-12 23:59:14 +00001953 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00001954 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00001955 default: return SDValue(); // Don't custom lower most intrinsics.
Bob Wilson916afdb2009-08-04 00:25:01 +00001956 case Intrinsic::arm_thread_pointer: {
Owen Andersone50ed302009-08-10 22:56:29 +00001957 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Bob Wilson916afdb2009-08-04 00:25:01 +00001958 return DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
1959 }
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001960 case Intrinsic::eh_sjlj_lsda: {
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001961 MachineFunction &MF = DAG.getMachineFunction();
Evan Chenge7e0d622009-11-06 22:24:13 +00001962 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1963 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001964 EVT PtrVT = getPointerTy();
1965 DebugLoc dl = Op.getDebugLoc();
1966 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1967 SDValue CPAddr;
1968 unsigned PCAdj = (RelocM != Reloc::PIC_)
1969 ? 0 : (Subtarget->isThumb() ? 4 : 8);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001970 ARMConstantPoolValue *CPV =
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001971 new ARMConstantPoolValue(MF.getFunction(), ARMPCLabelIndex,
1972 ARMCP::CPLSDA, PCAdj);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001973 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001974 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001975 SDValue Result =
Evan Cheng9eda6892009-10-31 03:39:36 +00001976 DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001977 PseudoSourceValue::getConstantPool(), 0,
1978 false, false, 0);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001979
1980 if (RelocM == Reloc::PIC_) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001981 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001982 Result = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
1983 }
1984 return Result;
1985 }
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00001986 }
1987}
1988
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00001989static SDValue LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG,
Jim Grosbach7616b642010-06-16 23:45:49 +00001990 const ARMSubtarget *Subtarget) {
Jim Grosbach3728e962009-12-10 00:11:09 +00001991 DebugLoc dl = Op.getDebugLoc();
1992 SDValue Op5 = Op.getOperand(5);
Jim Grosbach3728e962009-12-10 00:11:09 +00001993 unsigned isDeviceBarrier = cast<ConstantSDNode>(Op5)->getZExtValue();
Jim Grosbachc73993b2010-06-17 01:37:00 +00001994 // v6 and v7 can both handle barriers directly, but need handled a bit
1995 // differently. Thumb1 and pre-v6 ARM mode use a libcall instead and should
1996 // never get here.
1997 unsigned Opc = isDeviceBarrier ? ARMISD::SYNCBARRIER : ARMISD::MEMBARRIER;
1998 if (Subtarget->hasV7Ops())
1999 return DAG.getNode(Opc, dl, MVT::Other, Op.getOperand(0));
2000 else if (Subtarget->hasV6Ops() && !Subtarget->isThumb1Only())
2001 return DAG.getNode(Opc, dl, MVT::Other, Op.getOperand(0),
2002 DAG.getConstant(0, MVT::i32));
2003 assert(0 && "Unexpected ISD::MEMBARRIER encountered. Should be libcall!");
2004 return SDValue();
Jim Grosbach3728e962009-12-10 00:11:09 +00002005}
2006
Dan Gohman1e93df62010-04-17 14:41:14 +00002007static SDValue LowerVASTART(SDValue Op, SelectionDAG &DAG) {
2008 MachineFunction &MF = DAG.getMachineFunction();
2009 ARMFunctionInfo *FuncInfo = MF.getInfo<ARMFunctionInfo>();
2010
Evan Chenga8e29892007-01-19 07:51:42 +00002011 // vastart just stores the address of the VarArgsFrameIndex slot into the
2012 // memory location argument.
Dale Johannesen33c960f2009-02-04 20:06:27 +00002013 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00002014 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman1e93df62010-04-17 14:41:14 +00002015 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00002016 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
David Greene1b58cab2010-02-15 16:55:24 +00002017 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0,
2018 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00002019}
2020
Dan Gohman475871a2008-07-27 21:46:04 +00002021SDValue
Bob Wilson5bafff32009-06-22 23:27:02 +00002022ARMTargetLowering::GetF64FormalArgument(CCValAssign &VA, CCValAssign &NextVA,
2023 SDValue &Root, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002024 DebugLoc dl) const {
Bob Wilson5bafff32009-06-22 23:27:02 +00002025 MachineFunction &MF = DAG.getMachineFunction();
2026 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
2027
2028 TargetRegisterClass *RC;
David Goodwinf1daf7d2009-07-08 23:10:31 +00002029 if (AFI->isThumb1OnlyFunction())
Bob Wilson5bafff32009-06-22 23:27:02 +00002030 RC = ARM::tGPRRegisterClass;
2031 else
2032 RC = ARM::GPRRegisterClass;
2033
2034 // Transform the arguments stored in physical registers into virtual ones.
Evan Cheng2457f2c2010-05-22 01:47:14 +00002035 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00002036 SDValue ArgValue = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002037
2038 SDValue ArgValue2;
2039 if (NextVA.isMemLoc()) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002040 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Chenged2ae132010-07-03 00:40:23 +00002041 int FI = MFI->CreateFixedObject(4, NextVA.getLocMemOffset(), true);
Bob Wilson5bafff32009-06-22 23:27:02 +00002042
2043 // Create load node to retrieve arguments from the stack.
2044 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Evan Cheng9eda6892009-10-31 03:39:36 +00002045 ArgValue2 = DAG.getLoad(MVT::i32, dl, Root, FIN,
David Greene1b58cab2010-02-15 16:55:24 +00002046 PseudoSourceValue::getFixedStack(FI), 0,
2047 false, false, 0);
Bob Wilson5bafff32009-06-22 23:27:02 +00002048 } else {
2049 Reg = MF.addLiveIn(NextVA.getLocReg(), RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00002050 ArgValue2 = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002051 }
2052
Jim Grosbache5165492009-11-09 00:11:35 +00002053 return DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, ArgValue, ArgValue2);
Bob Wilson5bafff32009-06-22 23:27:02 +00002054}
2055
2056SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00002057ARMTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002058 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002059 const SmallVectorImpl<ISD::InputArg>
2060 &Ins,
2061 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002062 SmallVectorImpl<SDValue> &InVals)
2063 const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002064
Bob Wilson1f595bb2009-04-17 19:07:39 +00002065 MachineFunction &MF = DAG.getMachineFunction();
2066 MachineFrameInfo *MFI = MF.getFrameInfo();
2067
Bob Wilson1f595bb2009-04-17 19:07:39 +00002068 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
2069
2070 // Assign locations to all of the incoming arguments.
2071 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002072 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
2073 *DAG.getContext());
2074 CCInfo.AnalyzeFormalArguments(Ins,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00002075 CCAssignFnForNode(CallConv, /* Return*/ false,
2076 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00002077
2078 SmallVector<SDValue, 16> ArgValues;
2079
2080 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2081 CCValAssign &VA = ArgLocs[i];
2082
Bob Wilsondee46d72009-04-17 20:35:10 +00002083 // Arguments stored in registers.
Bob Wilson1f595bb2009-04-17 19:07:39 +00002084 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00002085 EVT RegVT = VA.getLocVT();
Bob Wilson1f595bb2009-04-17 19:07:39 +00002086
Bob Wilson5bafff32009-06-22 23:27:02 +00002087 SDValue ArgValue;
Bob Wilson1f595bb2009-04-17 19:07:39 +00002088 if (VA.needsCustom()) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002089 // f64 and vector types are split up into multiple registers or
2090 // combinations of registers and stack slots.
Owen Anderson825b72b2009-08-11 20:47:22 +00002091 if (VA.getLocVT() == MVT::v2f64) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002092 SDValue ArgValue1 = GetF64FormalArgument(VA, ArgLocs[++i],
Dan Gohman98ca4f22009-08-05 01:29:28 +00002093 Chain, DAG, dl);
Bob Wilson5bafff32009-06-22 23:27:02 +00002094 VA = ArgLocs[++i]; // skip ahead to next loc
Bob Wilson6a234f02010-04-13 22:03:22 +00002095 SDValue ArgValue2;
2096 if (VA.isMemLoc()) {
Evan Chenged2ae132010-07-03 00:40:23 +00002097 int FI = MFI->CreateFixedObject(8, VA.getLocMemOffset(), true);
Bob Wilson6a234f02010-04-13 22:03:22 +00002098 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
2099 ArgValue2 = DAG.getLoad(MVT::f64, dl, Chain, FIN,
2100 PseudoSourceValue::getFixedStack(FI), 0,
2101 false, false, 0);
2102 } else {
2103 ArgValue2 = GetF64FormalArgument(VA, ArgLocs[++i],
2104 Chain, DAG, dl);
2105 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002106 ArgValue = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64);
2107 ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64,
Bob Wilson5bafff32009-06-22 23:27:02 +00002108 ArgValue, ArgValue1, DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00002109 ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64,
Bob Wilson5bafff32009-06-22 23:27:02 +00002110 ArgValue, ArgValue2, DAG.getIntPtrConstant(1));
2111 } else
Dan Gohman98ca4f22009-08-05 01:29:28 +00002112 ArgValue = GetF64FormalArgument(VA, ArgLocs[++i], Chain, DAG, dl);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002113
Bob Wilson5bafff32009-06-22 23:27:02 +00002114 } else {
2115 TargetRegisterClass *RC;
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00002116
Owen Anderson825b72b2009-08-11 20:47:22 +00002117 if (RegVT == MVT::f32)
Bob Wilson5bafff32009-06-22 23:27:02 +00002118 RC = ARM::SPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00002119 else if (RegVT == MVT::f64)
Bob Wilson5bafff32009-06-22 23:27:02 +00002120 RC = ARM::DPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00002121 else if (RegVT == MVT::v2f64)
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00002122 RC = ARM::QPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00002123 else if (RegVT == MVT::i32)
Anton Korobeynikov058c2512009-08-05 20:15:19 +00002124 RC = (AFI->isThumb1OnlyFunction() ?
2125 ARM::tGPRRegisterClass : ARM::GPRRegisterClass);
Bob Wilson5bafff32009-06-22 23:27:02 +00002126 else
Anton Korobeynikov058c2512009-08-05 20:15:19 +00002127 llvm_unreachable("RegVT not supported by FORMAL_ARGUMENTS Lowering");
Bob Wilson5bafff32009-06-22 23:27:02 +00002128
2129 // Transform the arguments in physical registers into virtual ones.
2130 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002131 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002132 }
2133
2134 // If this is an 8 or 16-bit value, it is really passed promoted
2135 // to 32 bits. Insert an assert[sz]ext to capture this, then
2136 // truncate to the right size.
2137 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002138 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00002139 case CCValAssign::Full: break;
2140 case CCValAssign::BCvt:
2141 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
2142 break;
2143 case CCValAssign::SExt:
2144 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
2145 DAG.getValueType(VA.getValVT()));
2146 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
2147 break;
2148 case CCValAssign::ZExt:
2149 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
2150 DAG.getValueType(VA.getValVT()));
2151 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
2152 break;
2153 }
2154
Dan Gohman98ca4f22009-08-05 01:29:28 +00002155 InVals.push_back(ArgValue);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002156
2157 } else { // VA.isRegLoc()
2158
2159 // sanity check
2160 assert(VA.isMemLoc());
Owen Anderson825b72b2009-08-11 20:47:22 +00002161 assert(VA.getValVT() != MVT::i64 && "i64 should already be lowered");
Bob Wilson1f595bb2009-04-17 19:07:39 +00002162
2163 unsigned ArgSize = VA.getLocVT().getSizeInBits()/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002164 int FI = MFI->CreateFixedObject(ArgSize, VA.getLocMemOffset(), true);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002165
Bob Wilsondee46d72009-04-17 20:35:10 +00002166 // Create load nodes to retrieve arguments from the stack.
Bob Wilson1f595bb2009-04-17 19:07:39 +00002167 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Evan Cheng9eda6892009-10-31 03:39:36 +00002168 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN,
David Greene1b58cab2010-02-15 16:55:24 +00002169 PseudoSourceValue::getFixedStack(FI), 0,
2170 false, false, 0));
Bob Wilson1f595bb2009-04-17 19:07:39 +00002171 }
2172 }
2173
2174 // varargs
Evan Chenga8e29892007-01-19 07:51:42 +00002175 if (isVarArg) {
2176 static const unsigned GPRArgRegs[] = {
2177 ARM::R0, ARM::R1, ARM::R2, ARM::R3
2178 };
2179
Bob Wilsondee46d72009-04-17 20:35:10 +00002180 unsigned NumGPRs = CCInfo.getFirstUnallocated
2181 (GPRArgRegs, sizeof(GPRArgRegs) / sizeof(GPRArgRegs[0]));
Bob Wilson1f595bb2009-04-17 19:07:39 +00002182
Lauro Ramos Venancio600c3832007-02-23 20:32:57 +00002183 unsigned Align = MF.getTarget().getFrameInfo()->getStackAlignment();
2184 unsigned VARegSize = (4 - NumGPRs) * 4;
2185 unsigned VARegSaveSize = (VARegSize + Align - 1) & ~(Align - 1);
Rafael Espindolac1382b72009-10-30 14:33:14 +00002186 unsigned ArgOffset = CCInfo.getNextStackOffset();
Evan Chenga8e29892007-01-19 07:51:42 +00002187 if (VARegSaveSize) {
2188 // If this function is vararg, store any remaining integer argument regs
2189 // to their spots on the stack so that they may be loaded by deferencing
2190 // the result of va_next.
2191 AFI->setVarArgsRegSaveSize(VARegSaveSize);
Dan Gohman1e93df62010-04-17 14:41:14 +00002192 AFI->setVarArgsFrameIndex(
2193 MFI->CreateFixedObject(VARegSaveSize,
2194 ArgOffset + VARegSaveSize - VARegSize,
Evan Chenged2ae132010-07-03 00:40:23 +00002195 true));
Dan Gohman1e93df62010-04-17 14:41:14 +00002196 SDValue FIN = DAG.getFrameIndex(AFI->getVarArgsFrameIndex(),
2197 getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +00002198
Dan Gohman475871a2008-07-27 21:46:04 +00002199 SmallVector<SDValue, 4> MemOps;
Evan Chenga8e29892007-01-19 07:51:42 +00002200 for (; NumGPRs < 4; ++NumGPRs) {
Bob Wilson1f595bb2009-04-17 19:07:39 +00002201 TargetRegisterClass *RC;
David Goodwinf1daf7d2009-07-08 23:10:31 +00002202 if (AFI->isThumb1OnlyFunction())
Bob Wilson1f595bb2009-04-17 19:07:39 +00002203 RC = ARM::tGPRRegisterClass;
Jim Grosbach30eae3c2009-04-07 20:34:09 +00002204 else
Bob Wilson1f595bb2009-04-17 19:07:39 +00002205 RC = ARM::GPRRegisterClass;
2206
Bob Wilson998e1252009-04-20 18:36:57 +00002207 unsigned VReg = MF.addLiveIn(GPRArgRegs[NumGPRs], RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00002208 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
Dan Gohman1e93df62010-04-17 14:41:14 +00002209 SDValue Store =
2210 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Jim Grosbach18f30e62010-06-02 21:53:11 +00002211 PseudoSourceValue::getFixedStack(AFI->getVarArgsFrameIndex()),
2212 0, false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00002213 MemOps.push_back(Store);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002214 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), FIN,
Evan Chenga8e29892007-01-19 07:51:42 +00002215 DAG.getConstant(4, getPointerTy()));
2216 }
2217 if (!MemOps.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002218 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002219 &MemOps[0], MemOps.size());
Evan Chenga8e29892007-01-19 07:51:42 +00002220 } else
2221 // This will point to the next argument passed via stack.
Evan Chenged2ae132010-07-03 00:40:23 +00002222 AFI->setVarArgsFrameIndex(MFI->CreateFixedObject(4, ArgOffset, true));
Evan Chenga8e29892007-01-19 07:51:42 +00002223 }
2224
Dan Gohman98ca4f22009-08-05 01:29:28 +00002225 return Chain;
Evan Chenga8e29892007-01-19 07:51:42 +00002226}
2227
2228/// isFloatingPointZero - Return true if this is +0.0.
Dan Gohman475871a2008-07-27 21:46:04 +00002229static bool isFloatingPointZero(SDValue Op) {
Evan Chenga8e29892007-01-19 07:51:42 +00002230 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +00002231 return CFP->getValueAPF().isPosZero();
Gabor Greifba36cb52008-08-28 21:40:38 +00002232 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Evan Chenga8e29892007-01-19 07:51:42 +00002233 // Maybe this has already been legalized into the constant pool?
2234 if (Op.getOperand(1).getOpcode() == ARMISD::Wrapper) {
Dan Gohman475871a2008-07-27 21:46:04 +00002235 SDValue WrapperOp = Op.getOperand(1).getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +00002236 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(WrapperOp))
Dan Gohman46510a72010-04-15 01:51:59 +00002237 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +00002238 return CFP->getValueAPF().isPosZero();
Evan Chenga8e29892007-01-19 07:51:42 +00002239 }
2240 }
2241 return false;
2242}
2243
Evan Chenga8e29892007-01-19 07:51:42 +00002244/// Returns appropriate ARM CMP (cmp) and corresponding condition code for
2245/// the given operands.
Evan Cheng06b53c02009-11-12 07:13:11 +00002246SDValue
2247ARMTargetLowering::getARMCmp(SDValue LHS, SDValue RHS, ISD::CondCode CC,
Evan Cheng218977b2010-07-13 19:27:42 +00002248 SDValue &ARMcc, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002249 DebugLoc dl) const {
Gabor Greifba36cb52008-08-28 21:40:38 +00002250 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS.getNode())) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002251 unsigned C = RHSC->getZExtValue();
Evan Cheng06b53c02009-11-12 07:13:11 +00002252 if (!isLegalICmpImmediate(C)) {
Evan Chenga8e29892007-01-19 07:51:42 +00002253 // Constant does not fit, try adjusting it by one?
2254 switch (CC) {
2255 default: break;
2256 case ISD::SETLT:
Evan Chenga8e29892007-01-19 07:51:42 +00002257 case ISD::SETGE:
Evan Cheng06b53c02009-11-12 07:13:11 +00002258 if (isLegalICmpImmediate(C-1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002259 CC = (CC == ISD::SETLT) ? ISD::SETLE : ISD::SETGT;
Owen Anderson825b72b2009-08-11 20:47:22 +00002260 RHS = DAG.getConstant(C-1, MVT::i32);
Evan Cheng9a2ef952007-02-02 01:53:26 +00002261 }
2262 break;
2263 case ISD::SETULT:
2264 case ISD::SETUGE:
Evan Cheng06b53c02009-11-12 07:13:11 +00002265 if (C > 0 && isLegalICmpImmediate(C-1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002266 CC = (CC == ISD::SETULT) ? ISD::SETULE : ISD::SETUGT;
Owen Anderson825b72b2009-08-11 20:47:22 +00002267 RHS = DAG.getConstant(C-1, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00002268 }
2269 break;
2270 case ISD::SETLE:
Evan Chenga8e29892007-01-19 07:51:42 +00002271 case ISD::SETGT:
Evan Cheng06b53c02009-11-12 07:13:11 +00002272 if (isLegalICmpImmediate(C+1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002273 CC = (CC == ISD::SETLE) ? ISD::SETLT : ISD::SETGE;
Owen Anderson825b72b2009-08-11 20:47:22 +00002274 RHS = DAG.getConstant(C+1, MVT::i32);
Evan Cheng9a2ef952007-02-02 01:53:26 +00002275 }
2276 break;
2277 case ISD::SETULE:
2278 case ISD::SETUGT:
Evan Cheng06b53c02009-11-12 07:13:11 +00002279 if (C < 0xffffffff && isLegalICmpImmediate(C+1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002280 CC = (CC == ISD::SETULE) ? ISD::SETULT : ISD::SETUGE;
Owen Anderson825b72b2009-08-11 20:47:22 +00002281 RHS = DAG.getConstant(C+1, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00002282 }
2283 break;
2284 }
2285 }
2286 }
2287
2288 ARMCC::CondCodes CondCode = IntCCToARMCC(CC);
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002289 ARMISD::NodeType CompareType;
2290 switch (CondCode) {
2291 default:
2292 CompareType = ARMISD::CMP;
2293 break;
2294 case ARMCC::EQ:
2295 case ARMCC::NE:
David Goodwinc0309b42009-06-29 15:33:01 +00002296 // Uses only Z Flag
2297 CompareType = ARMISD::CMPZ;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002298 break;
2299 }
Evan Cheng218977b2010-07-13 19:27:42 +00002300 ARMcc = DAG.getConstant(CondCode, MVT::i32);
Owen Anderson825b72b2009-08-11 20:47:22 +00002301 return DAG.getNode(CompareType, dl, MVT::Flag, LHS, RHS);
Evan Chenga8e29892007-01-19 07:51:42 +00002302}
2303
2304/// Returns a appropriate VFP CMP (fcmp{s|d}+fmstat) for the given operands.
Evan Cheng515fe3a2010-07-08 02:08:50 +00002305SDValue
Evan Cheng218977b2010-07-13 19:27:42 +00002306ARMTargetLowering::getVFPCmp(SDValue LHS, SDValue RHS, SelectionDAG &DAG,
Evan Cheng515fe3a2010-07-08 02:08:50 +00002307 DebugLoc dl) const {
Dan Gohman475871a2008-07-27 21:46:04 +00002308 SDValue Cmp;
Evan Chenga8e29892007-01-19 07:51:42 +00002309 if (!isFloatingPointZero(RHS))
Owen Anderson825b72b2009-08-11 20:47:22 +00002310 Cmp = DAG.getNode(ARMISD::CMPFP, dl, MVT::Flag, LHS, RHS);
Evan Chenga8e29892007-01-19 07:51:42 +00002311 else
Owen Anderson825b72b2009-08-11 20:47:22 +00002312 Cmp = DAG.getNode(ARMISD::CMPFPw0, dl, MVT::Flag, LHS);
2313 return DAG.getNode(ARMISD::FMSTAT, dl, MVT::Flag, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002314}
2315
Dan Gohmand858e902010-04-17 15:26:15 +00002316SDValue ARMTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00002317 EVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00002318 SDValue LHS = Op.getOperand(0);
2319 SDValue RHS = Op.getOperand(1);
Evan Chenga8e29892007-01-19 07:51:42 +00002320 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00002321 SDValue TrueVal = Op.getOperand(2);
2322 SDValue FalseVal = Op.getOperand(3);
Dale Johannesende064702009-02-06 21:50:26 +00002323 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00002324
Owen Anderson825b72b2009-08-11 20:47:22 +00002325 if (LHS.getValueType() == MVT::i32) {
Evan Cheng218977b2010-07-13 19:27:42 +00002326 SDValue ARMcc;
Owen Anderson825b72b2009-08-11 20:47:22 +00002327 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Evan Cheng218977b2010-07-13 19:27:42 +00002328 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMcc, DAG, dl);
2329 return DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal, ARMcc, CCR,Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002330 }
2331
2332 ARMCC::CondCodes CondCode, CondCode2;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +00002333 FPCCToARMCC(CC, CondCode, CondCode2);
Evan Chenga8e29892007-01-19 07:51:42 +00002334
Evan Cheng218977b2010-07-13 19:27:42 +00002335 SDValue ARMcc = DAG.getConstant(CondCode, MVT::i32);
2336 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002337 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Dale Johannesende064702009-02-06 21:50:26 +00002338 SDValue Result = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal,
Evan Cheng218977b2010-07-13 19:27:42 +00002339 ARMcc, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002340 if (CondCode2 != ARMCC::AL) {
Evan Cheng218977b2010-07-13 19:27:42 +00002341 SDValue ARMcc2 = DAG.getConstant(CondCode2, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00002342 // FIXME: Needs another CMP because flag can have but one use.
Evan Cheng218977b2010-07-13 19:27:42 +00002343 SDValue Cmp2 = getVFPCmp(LHS, RHS, DAG, dl);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002344 Result = DAG.getNode(ARMISD::CMOV, dl, VT,
Evan Cheng218977b2010-07-13 19:27:42 +00002345 Result, TrueVal, ARMcc2, CCR, Cmp2);
Evan Chenga8e29892007-01-19 07:51:42 +00002346 }
2347 return Result;
2348}
2349
Evan Cheng218977b2010-07-13 19:27:42 +00002350/// canChangeToInt - Given the fp compare operand, return true if it is suitable
2351/// to morph to an integer compare sequence.
2352static bool canChangeToInt(SDValue Op, bool &SeenZero,
2353 const ARMSubtarget *Subtarget) {
2354 SDNode *N = Op.getNode();
2355 if (!N->hasOneUse())
2356 // Otherwise it requires moving the value from fp to integer registers.
2357 return false;
2358 if (!N->getNumValues())
2359 return false;
2360 EVT VT = Op.getValueType();
2361 if (VT != MVT::f32 && !Subtarget->isFPBrccSlow())
2362 // f32 case is generally profitable. f64 case only makes sense when vcmpe +
2363 // vmrs are very slow, e.g. cortex-a8.
2364 return false;
2365
2366 if (isFloatingPointZero(Op)) {
2367 SeenZero = true;
2368 return true;
2369 }
2370 return ISD::isNormalLoad(N);
2371}
2372
2373static SDValue bitcastf32Toi32(SDValue Op, SelectionDAG &DAG) {
2374 if (isFloatingPointZero(Op))
2375 return DAG.getConstant(0, MVT::i32);
2376
2377 if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Op))
2378 return DAG.getLoad(MVT::i32, Op.getDebugLoc(),
2379 Ld->getChain(), Ld->getBasePtr(),
2380 Ld->getSrcValue(), Ld->getSrcValueOffset(),
2381 Ld->isVolatile(), Ld->isNonTemporal(),
2382 Ld->getAlignment());
2383
2384 llvm_unreachable("Unknown VFP cmp argument!");
2385}
2386
2387static void expandf64Toi32(SDValue Op, SelectionDAG &DAG,
2388 SDValue &RetVal1, SDValue &RetVal2) {
2389 if (isFloatingPointZero(Op)) {
2390 RetVal1 = DAG.getConstant(0, MVT::i32);
2391 RetVal2 = DAG.getConstant(0, MVT::i32);
2392 return;
2393 }
2394
2395 if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Op)) {
2396 SDValue Ptr = Ld->getBasePtr();
2397 RetVal1 = DAG.getLoad(MVT::i32, Op.getDebugLoc(),
2398 Ld->getChain(), Ptr,
2399 Ld->getSrcValue(), Ld->getSrcValueOffset(),
2400 Ld->isVolatile(), Ld->isNonTemporal(),
2401 Ld->getAlignment());
2402
2403 EVT PtrType = Ptr.getValueType();
2404 unsigned NewAlign = MinAlign(Ld->getAlignment(), 4);
2405 SDValue NewPtr = DAG.getNode(ISD::ADD, Op.getDebugLoc(),
2406 PtrType, Ptr, DAG.getConstant(4, PtrType));
2407 RetVal2 = DAG.getLoad(MVT::i32, Op.getDebugLoc(),
2408 Ld->getChain(), NewPtr,
2409 Ld->getSrcValue(), Ld->getSrcValueOffset() + 4,
2410 Ld->isVolatile(), Ld->isNonTemporal(),
2411 NewAlign);
2412 return;
2413 }
2414
2415 llvm_unreachable("Unknown VFP cmp argument!");
2416}
2417
2418/// OptimizeVFPBrcond - With -enable-unsafe-fp-math, it's legal to optimize some
2419/// f32 and even f64 comparisons to integer ones.
2420SDValue
2421ARMTargetLowering::OptimizeVFPBrcond(SDValue Op, SelectionDAG &DAG) const {
2422 SDValue Chain = Op.getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +00002423 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
Evan Cheng218977b2010-07-13 19:27:42 +00002424 SDValue LHS = Op.getOperand(2);
2425 SDValue RHS = Op.getOperand(3);
2426 SDValue Dest = Op.getOperand(4);
2427 DebugLoc dl = Op.getDebugLoc();
2428
2429 bool SeenZero = false;
2430 if (canChangeToInt(LHS, SeenZero, Subtarget) &&
2431 canChangeToInt(RHS, SeenZero, Subtarget) &&
Evan Cheng60108e92010-07-15 22:07:12 +00002432 // If one of the operand is zero, it's safe to ignore the NaN case since
2433 // we only care about equality comparisons.
2434 (SeenZero || (DAG.isKnownNeverNaN(LHS) && DAG.isKnownNeverNaN(RHS)))) {
Evan Cheng218977b2010-07-13 19:27:42 +00002435 // If unsafe fp math optimization is enabled and there are no othter uses of
2436 // the CMP operands, and the condition code is EQ oe NE, we can optimize it
2437 // to an integer comparison.
2438 if (CC == ISD::SETOEQ)
2439 CC = ISD::SETEQ;
2440 else if (CC == ISD::SETUNE)
2441 CC = ISD::SETNE;
2442
2443 SDValue ARMcc;
2444 if (LHS.getValueType() == MVT::f32) {
2445 LHS = bitcastf32Toi32(LHS, DAG);
2446 RHS = bitcastf32Toi32(RHS, DAG);
2447 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMcc, DAG, dl);
2448 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2449 return DAG.getNode(ARMISD::BRCOND, dl, MVT::Other,
2450 Chain, Dest, ARMcc, CCR, Cmp);
2451 }
2452
2453 SDValue LHS1, LHS2;
2454 SDValue RHS1, RHS2;
2455 expandf64Toi32(LHS, DAG, LHS1, LHS2);
2456 expandf64Toi32(RHS, DAG, RHS1, RHS2);
2457 ARMCC::CondCodes CondCode = IntCCToARMCC(CC);
2458 ARMcc = DAG.getConstant(CondCode, MVT::i32);
2459 SDVTList VTList = DAG.getVTList(MVT::Other, MVT::Flag);
2460 SDValue Ops[] = { Chain, ARMcc, LHS1, LHS2, RHS1, RHS2, Dest };
2461 return DAG.getNode(ARMISD::BCC_i64, dl, VTList, Ops, 7);
2462 }
2463
2464 return SDValue();
2465}
2466
2467SDValue ARMTargetLowering::LowerBR_CC(SDValue Op, SelectionDAG &DAG) const {
2468 SDValue Chain = Op.getOperand(0);
2469 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
2470 SDValue LHS = Op.getOperand(2);
2471 SDValue RHS = Op.getOperand(3);
2472 SDValue Dest = Op.getOperand(4);
Dale Johannesende064702009-02-06 21:50:26 +00002473 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00002474
Owen Anderson825b72b2009-08-11 20:47:22 +00002475 if (LHS.getValueType() == MVT::i32) {
Evan Cheng218977b2010-07-13 19:27:42 +00002476 SDValue ARMcc;
2477 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMcc, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002478 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Owen Anderson825b72b2009-08-11 20:47:22 +00002479 return DAG.getNode(ARMISD::BRCOND, dl, MVT::Other,
Evan Cheng218977b2010-07-13 19:27:42 +00002480 Chain, Dest, ARMcc, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002481 }
2482
Owen Anderson825b72b2009-08-11 20:47:22 +00002483 assert(LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64);
Evan Cheng218977b2010-07-13 19:27:42 +00002484
2485 if (UnsafeFPMath &&
2486 (CC == ISD::SETEQ || CC == ISD::SETOEQ ||
2487 CC == ISD::SETNE || CC == ISD::SETUNE)) {
2488 SDValue Result = OptimizeVFPBrcond(Op, DAG);
2489 if (Result.getNode())
2490 return Result;
2491 }
2492
Evan Chenga8e29892007-01-19 07:51:42 +00002493 ARMCC::CondCodes CondCode, CondCode2;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +00002494 FPCCToARMCC(CC, CondCode, CondCode2);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002495
Evan Cheng218977b2010-07-13 19:27:42 +00002496 SDValue ARMcc = DAG.getConstant(CondCode, MVT::i32);
2497 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002498 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2499 SDVTList VTList = DAG.getVTList(MVT::Other, MVT::Flag);
Evan Cheng218977b2010-07-13 19:27:42 +00002500 SDValue Ops[] = { Chain, Dest, ARMcc, CCR, Cmp };
Dale Johannesende064702009-02-06 21:50:26 +00002501 SDValue Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops, 5);
Evan Chenga8e29892007-01-19 07:51:42 +00002502 if (CondCode2 != ARMCC::AL) {
Evan Cheng218977b2010-07-13 19:27:42 +00002503 ARMcc = DAG.getConstant(CondCode2, MVT::i32);
2504 SDValue Ops[] = { Res, Dest, ARMcc, CCR, Res.getValue(1) };
Dale Johannesende064702009-02-06 21:50:26 +00002505 Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops, 5);
Evan Chenga8e29892007-01-19 07:51:42 +00002506 }
2507 return Res;
2508}
2509
Dan Gohmand858e902010-04-17 15:26:15 +00002510SDValue ARMTargetLowering::LowerBR_JT(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00002511 SDValue Chain = Op.getOperand(0);
2512 SDValue Table = Op.getOperand(1);
2513 SDValue Index = Op.getOperand(2);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002514 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00002515
Owen Andersone50ed302009-08-10 22:56:29 +00002516 EVT PTy = getPointerTy();
Evan Chenga8e29892007-01-19 07:51:42 +00002517 JumpTableSDNode *JT = cast<JumpTableSDNode>(Table);
2518 ARMFunctionInfo *AFI = DAG.getMachineFunction().getInfo<ARMFunctionInfo>();
Bob Wilson3eadf002009-07-14 18:44:34 +00002519 SDValue UId = DAG.getConstant(AFI->createJumpTableUId(), PTy);
Dan Gohman475871a2008-07-27 21:46:04 +00002520 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PTy);
Owen Anderson825b72b2009-08-11 20:47:22 +00002521 Table = DAG.getNode(ARMISD::WrapperJT, dl, MVT::i32, JTI, UId);
Evan Chenge7c329b2009-07-28 20:53:24 +00002522 Index = DAG.getNode(ISD::MUL, dl, PTy, Index, DAG.getConstant(4, PTy));
2523 SDValue Addr = DAG.getNode(ISD::ADD, dl, PTy, Index, Table);
Evan Cheng66ac5312009-07-25 00:33:29 +00002524 if (Subtarget->isThumb2()) {
2525 // Thumb2 uses a two-level jump. That is, it jumps into the jump table
2526 // which does another jump to the destination. This also makes it easier
2527 // to translate it to TBB / TBH later.
2528 // FIXME: This might not work if the function is extremely large.
Owen Anderson825b72b2009-08-11 20:47:22 +00002529 return DAG.getNode(ARMISD::BR2_JT, dl, MVT::Other, Chain,
Evan Cheng5657c012009-07-29 02:18:14 +00002530 Addr, Op.getOperand(2), JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00002531 }
Evan Cheng66ac5312009-07-25 00:33:29 +00002532 if (getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Evan Cheng9eda6892009-10-31 03:39:36 +00002533 Addr = DAG.getLoad((EVT)MVT::i32, dl, Chain, Addr,
David Greene1b58cab2010-02-15 16:55:24 +00002534 PseudoSourceValue::getJumpTable(), 0,
2535 false, false, 0);
Evan Cheng66ac5312009-07-25 00:33:29 +00002536 Chain = Addr.getValue(1);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002537 Addr = DAG.getNode(ISD::ADD, dl, PTy, Addr, Table);
Owen Anderson825b72b2009-08-11 20:47:22 +00002538 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00002539 } else {
Evan Cheng9eda6892009-10-31 03:39:36 +00002540 Addr = DAG.getLoad(PTy, dl, Chain, Addr,
David Greene1b58cab2010-02-15 16:55:24 +00002541 PseudoSourceValue::getJumpTable(), 0, false, false, 0);
Evan Cheng66ac5312009-07-25 00:33:29 +00002542 Chain = Addr.getValue(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00002543 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00002544 }
Evan Chenga8e29892007-01-19 07:51:42 +00002545}
2546
Bob Wilson76a312b2010-03-19 22:51:32 +00002547static SDValue LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG) {
2548 DebugLoc dl = Op.getDebugLoc();
2549 unsigned Opc;
2550
2551 switch (Op.getOpcode()) {
2552 default:
2553 assert(0 && "Invalid opcode!");
2554 case ISD::FP_TO_SINT:
2555 Opc = ARMISD::FTOSI;
2556 break;
2557 case ISD::FP_TO_UINT:
2558 Opc = ARMISD::FTOUI;
2559 break;
2560 }
2561 Op = DAG.getNode(Opc, dl, MVT::f32, Op.getOperand(0));
2562 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, Op);
2563}
2564
2565static SDValue LowerINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
2566 EVT VT = Op.getValueType();
2567 DebugLoc dl = Op.getDebugLoc();
2568 unsigned Opc;
2569
2570 switch (Op.getOpcode()) {
2571 default:
2572 assert(0 && "Invalid opcode!");
2573 case ISD::SINT_TO_FP:
2574 Opc = ARMISD::SITOF;
2575 break;
2576 case ISD::UINT_TO_FP:
2577 Opc = ARMISD::UITOF;
2578 break;
2579 }
2580
2581 Op = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Op.getOperand(0));
2582 return DAG.getNode(Opc, dl, VT, Op);
2583}
2584
Evan Cheng515fe3a2010-07-08 02:08:50 +00002585SDValue ARMTargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Evan Chenga8e29892007-01-19 07:51:42 +00002586 // Implement fcopysign with a fabs and a conditional fneg.
Dan Gohman475871a2008-07-27 21:46:04 +00002587 SDValue Tmp0 = Op.getOperand(0);
2588 SDValue Tmp1 = Op.getOperand(1);
Dale Johannesende064702009-02-06 21:50:26 +00002589 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00002590 EVT VT = Op.getValueType();
2591 EVT SrcVT = Tmp1.getValueType();
Dale Johannesende064702009-02-06 21:50:26 +00002592 SDValue AbsVal = DAG.getNode(ISD::FABS, dl, VT, Tmp0);
Evan Cheng218977b2010-07-13 19:27:42 +00002593 SDValue ARMcc = DAG.getConstant(ARMCC::LT, MVT::i32);
Evan Cheng515fe3a2010-07-08 02:08:50 +00002594 SDValue FP0 = DAG.getConstantFP(0.0, SrcVT);
Evan Cheng218977b2010-07-13 19:27:42 +00002595 SDValue Cmp = getVFPCmp(Tmp1, FP0, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002596 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Evan Cheng218977b2010-07-13 19:27:42 +00002597 return DAG.getNode(ARMISD::CNEG, dl, VT, AbsVal, AbsVal, ARMcc, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002598}
2599
Evan Cheng2457f2c2010-05-22 01:47:14 +00002600SDValue ARMTargetLowering::LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) const{
2601 MachineFunction &MF = DAG.getMachineFunction();
2602 MachineFrameInfo *MFI = MF.getFrameInfo();
2603 MFI->setReturnAddressIsTaken(true);
2604
2605 EVT VT = Op.getValueType();
2606 DebugLoc dl = Op.getDebugLoc();
2607 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
2608 if (Depth) {
2609 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
2610 SDValue Offset = DAG.getConstant(4, MVT::i32);
2611 return DAG.getLoad(VT, dl, DAG.getEntryNode(),
2612 DAG.getNode(ISD::ADD, dl, VT, FrameAddr, Offset),
2613 NULL, 0, false, false, 0);
2614 }
2615
2616 // Return LR, which contains the return address. Mark it an implicit live-in.
Jim Grosbachc2723a52010-07-23 23:50:35 +00002617 unsigned Reg = MF.addLiveIn(ARM::LR, getRegClassFor(MVT::i32));
Evan Cheng2457f2c2010-05-22 01:47:14 +00002618 return DAG.getCopyFromReg(DAG.getEntryNode(), dl, Reg, VT);
2619}
2620
Dan Gohmand858e902010-04-17 15:26:15 +00002621SDValue ARMTargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Jim Grosbach0e0da732009-05-12 23:59:14 +00002622 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
2623 MFI->setFrameAddressIsTaken(true);
Evan Cheng2457f2c2010-05-22 01:47:14 +00002624
Owen Andersone50ed302009-08-10 22:56:29 +00002625 EVT VT = Op.getValueType();
Jim Grosbach0e0da732009-05-12 23:59:14 +00002626 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
2627 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Chengcd828612009-06-18 23:14:30 +00002628 unsigned FrameReg = (Subtarget->isThumb() || Subtarget->isTargetDarwin())
Jim Grosbach0e0da732009-05-12 23:59:14 +00002629 ? ARM::R7 : ARM::R11;
2630 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
2631 while (Depth--)
David Greene1b58cab2010-02-15 16:55:24 +00002632 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr, NULL, 0,
2633 false, false, 0);
Jim Grosbach0e0da732009-05-12 23:59:14 +00002634 return FrameAddr;
2635}
2636
Bob Wilson9f3f0612010-04-17 05:30:19 +00002637/// ExpandBIT_CONVERT - If the target supports VFP, this function is called to
2638/// expand a bit convert where either the source or destination type is i64 to
2639/// use a VMOVDRR or VMOVRRD node. This should not be done when the non-i64
2640/// operand type is illegal (e.g., v2f32 for a target that doesn't support
2641/// vectors), since the legalizer won't know what to do with that.
Duncan Sands1607f052008-12-01 11:39:25 +00002642static SDValue ExpandBIT_CONVERT(SDNode *N, SelectionDAG &DAG) {
Bob Wilson9f3f0612010-04-17 05:30:19 +00002643 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2644 DebugLoc dl = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00002645 SDValue Op = N->getOperand(0);
Bob Wilson164cd8b2010-04-14 20:45:23 +00002646
Bob Wilson9f3f0612010-04-17 05:30:19 +00002647 // This function is only supposed to be called for i64 types, either as the
2648 // source or destination of the bit convert.
2649 EVT SrcVT = Op.getValueType();
2650 EVT DstVT = N->getValueType(0);
2651 assert((SrcVT == MVT::i64 || DstVT == MVT::i64) &&
2652 "ExpandBIT_CONVERT called for non-i64 type");
Bob Wilson164cd8b2010-04-14 20:45:23 +00002653
Bob Wilson9f3f0612010-04-17 05:30:19 +00002654 // Turn i64->f64 into VMOVDRR.
2655 if (SrcVT == MVT::i64 && TLI.isTypeLegal(DstVT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002656 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
2657 DAG.getConstant(0, MVT::i32));
2658 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
2659 DAG.getConstant(1, MVT::i32));
Bob Wilson1114f562010-06-11 22:45:25 +00002660 return DAG.getNode(ISD::BIT_CONVERT, dl, DstVT,
2661 DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi));
Evan Chengc7c77292008-11-04 19:57:48 +00002662 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00002663
Jim Grosbache5165492009-11-09 00:11:35 +00002664 // Turn f64->i64 into VMOVRRD.
Bob Wilson9f3f0612010-04-17 05:30:19 +00002665 if (DstVT == MVT::i64 && TLI.isTypeLegal(SrcVT)) {
2666 SDValue Cvt = DAG.getNode(ARMISD::VMOVRRD, dl,
2667 DAG.getVTList(MVT::i32, MVT::i32), &Op, 1);
2668 // Merge the pieces into a single i64 value.
2669 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Cvt, Cvt.getValue(1));
2670 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00002671
Bob Wilson9f3f0612010-04-17 05:30:19 +00002672 return SDValue();
Chris Lattner27a6c732007-11-24 07:07:01 +00002673}
2674
Bob Wilson5bafff32009-06-22 23:27:02 +00002675/// getZeroVector - Returns a vector of specified type with all zero elements.
Bob Wilsoncba270d2010-07-13 21:16:48 +00002676/// Zero vectors are used to represent vector negation and in those cases
2677/// will be implemented with the NEON VNEG instruction. However, VNEG does
2678/// not support i64 elements, so sometimes the zero vectors will need to be
2679/// explicitly constructed. Regardless, use a canonical VMOV to create the
2680/// zero vector.
Owen Andersone50ed302009-08-10 22:56:29 +00002681static SDValue getZeroVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002682 assert(VT.isVector() && "Expected a vector type");
Bob Wilsoncba270d2010-07-13 21:16:48 +00002683 // The canonical modified immediate encoding of a zero vector is....0!
2684 SDValue EncodedVal = DAG.getTargetConstant(0, MVT::i32);
2685 EVT VmovVT = VT.is128BitVector() ? MVT::v4i32 : MVT::v2i32;
2686 SDValue Vmov = DAG.getNode(ARMISD::VMOVIMM, dl, VmovVT, EncodedVal);
2687 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vmov);
Bob Wilson5bafff32009-06-22 23:27:02 +00002688}
2689
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002690/// LowerShiftRightParts - Lower SRA_PARTS, which returns two
2691/// i32 values and take a 2 x i32 value to shift plus a shift amount.
Dan Gohmand858e902010-04-17 15:26:15 +00002692SDValue ARMTargetLowering::LowerShiftRightParts(SDValue Op,
2693 SelectionDAG &DAG) const {
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002694 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
2695 EVT VT = Op.getValueType();
2696 unsigned VTBits = VT.getSizeInBits();
2697 DebugLoc dl = Op.getDebugLoc();
2698 SDValue ShOpLo = Op.getOperand(0);
2699 SDValue ShOpHi = Op.getOperand(1);
2700 SDValue ShAmt = Op.getOperand(2);
Evan Cheng218977b2010-07-13 19:27:42 +00002701 SDValue ARMcc;
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002702 unsigned Opc = (Op.getOpcode() == ISD::SRA_PARTS) ? ISD::SRA : ISD::SRL;
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002703
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002704 assert(Op.getOpcode() == ISD::SRA_PARTS || Op.getOpcode() == ISD::SRL_PARTS);
2705
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002706 SDValue RevShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32,
2707 DAG.getConstant(VTBits, MVT::i32), ShAmt);
2708 SDValue Tmp1 = DAG.getNode(ISD::SRL, dl, VT, ShOpLo, ShAmt);
2709 SDValue ExtraShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32, ShAmt,
2710 DAG.getConstant(VTBits, MVT::i32));
2711 SDValue Tmp2 = DAG.getNode(ISD::SHL, dl, VT, ShOpHi, RevShAmt);
2712 SDValue FalseVal = DAG.getNode(ISD::OR, dl, VT, Tmp1, Tmp2);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002713 SDValue TrueVal = DAG.getNode(Opc, dl, VT, ShOpHi, ExtraShAmt);
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002714
2715 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2716 SDValue Cmp = getARMCmp(ExtraShAmt, DAG.getConstant(0, MVT::i32), ISD::SETGE,
Evan Cheng218977b2010-07-13 19:27:42 +00002717 ARMcc, DAG, dl);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002718 SDValue Hi = DAG.getNode(Opc, dl, VT, ShOpHi, ShAmt);
Evan Cheng218977b2010-07-13 19:27:42 +00002719 SDValue Lo = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal, ARMcc,
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002720 CCR, Cmp);
2721
2722 SDValue Ops[2] = { Lo, Hi };
2723 return DAG.getMergeValues(Ops, 2, dl);
2724}
2725
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002726/// LowerShiftLeftParts - Lower SHL_PARTS, which returns two
2727/// i32 values and take a 2 x i32 value to shift plus a shift amount.
Dan Gohmand858e902010-04-17 15:26:15 +00002728SDValue ARMTargetLowering::LowerShiftLeftParts(SDValue Op,
2729 SelectionDAG &DAG) const {
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002730 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
2731 EVT VT = Op.getValueType();
2732 unsigned VTBits = VT.getSizeInBits();
2733 DebugLoc dl = Op.getDebugLoc();
2734 SDValue ShOpLo = Op.getOperand(0);
2735 SDValue ShOpHi = Op.getOperand(1);
2736 SDValue ShAmt = Op.getOperand(2);
Evan Cheng218977b2010-07-13 19:27:42 +00002737 SDValue ARMcc;
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002738
2739 assert(Op.getOpcode() == ISD::SHL_PARTS);
2740 SDValue RevShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32,
2741 DAG.getConstant(VTBits, MVT::i32), ShAmt);
2742 SDValue Tmp1 = DAG.getNode(ISD::SRL, dl, VT, ShOpLo, RevShAmt);
2743 SDValue ExtraShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32, ShAmt,
2744 DAG.getConstant(VTBits, MVT::i32));
2745 SDValue Tmp2 = DAG.getNode(ISD::SHL, dl, VT, ShOpHi, ShAmt);
2746 SDValue Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ExtraShAmt);
2747
2748 SDValue FalseVal = DAG.getNode(ISD::OR, dl, VT, Tmp1, Tmp2);
2749 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2750 SDValue Cmp = getARMCmp(ExtraShAmt, DAG.getConstant(0, MVT::i32), ISD::SETGE,
Evan Cheng218977b2010-07-13 19:27:42 +00002751 ARMcc, DAG, dl);
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002752 SDValue Lo = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Evan Cheng218977b2010-07-13 19:27:42 +00002753 SDValue Hi = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, Tmp3, ARMcc,
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002754 CCR, Cmp);
2755
2756 SDValue Ops[2] = { Lo, Hi };
2757 return DAG.getMergeValues(Ops, 2, dl);
2758}
2759
Nate Begemand1fb5832010-08-03 21:31:55 +00002760SDValue ARMTargetLowering::LowerFLT_ROUNDS_(SDValue Op,
2761 SelectionDAG &DAG) const {
2762 // The rounding mode is in bits 23:22 of the FPSCR.
2763 // The ARM rounding mode value to FLT_ROUNDS mapping is 0->1, 1->2, 2->3, 3->0
2764 // The formula we use to implement this is (((FPSCR + 1 << 22) >> 22) & 3)
2765 // so that the shift + and get folded into a bitfield extract.
2766 DebugLoc dl = Op.getDebugLoc();
2767 SDValue FPSCR = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::i32,
2768 DAG.getConstant(Intrinsic::arm_get_fpscr,
2769 MVT::i32));
2770 SDValue FltRounds = DAG.getNode(ISD::ADD, dl, MVT::i32, FPSCR,
2771 DAG.getConstant(1U << 22, MVT::i32));
2772 SDValue RMODE = DAG.getNode(ISD::SRL, dl, MVT::i32, FltRounds,
2773 DAG.getConstant(22, MVT::i32));
2774 return DAG.getNode(ISD::AND, dl, MVT::i32, RMODE,
2775 DAG.getConstant(3, MVT::i32));
2776}
2777
Jim Grosbach3482c802010-01-18 19:58:49 +00002778static SDValue LowerCTTZ(SDNode *N, SelectionDAG &DAG,
2779 const ARMSubtarget *ST) {
2780 EVT VT = N->getValueType(0);
2781 DebugLoc dl = N->getDebugLoc();
2782
2783 if (!ST->hasV6T2Ops())
2784 return SDValue();
2785
2786 SDValue rbit = DAG.getNode(ARMISD::RBIT, dl, VT, N->getOperand(0));
2787 return DAG.getNode(ISD::CTLZ, dl, VT, rbit);
2788}
2789
Bob Wilson5bafff32009-06-22 23:27:02 +00002790static SDValue LowerShift(SDNode *N, SelectionDAG &DAG,
2791 const ARMSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00002792 EVT VT = N->getValueType(0);
Bob Wilson5bafff32009-06-22 23:27:02 +00002793 DebugLoc dl = N->getDebugLoc();
2794
2795 // Lower vector shifts on NEON to use VSHL.
2796 if (VT.isVector()) {
2797 assert(ST->hasNEON() && "unexpected vector shift");
2798
2799 // Left shifts translate directly to the vshiftu intrinsic.
2800 if (N->getOpcode() == ISD::SHL)
2801 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002802 DAG.getConstant(Intrinsic::arm_neon_vshiftu, MVT::i32),
Bob Wilson5bafff32009-06-22 23:27:02 +00002803 N->getOperand(0), N->getOperand(1));
2804
2805 assert((N->getOpcode() == ISD::SRA ||
2806 N->getOpcode() == ISD::SRL) && "unexpected vector shift opcode");
2807
2808 // NEON uses the same intrinsics for both left and right shifts. For
2809 // right shifts, the shift amounts are negative, so negate the vector of
2810 // shift amounts.
Owen Andersone50ed302009-08-10 22:56:29 +00002811 EVT ShiftVT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00002812 SDValue NegatedCount = DAG.getNode(ISD::SUB, dl, ShiftVT,
2813 getZeroVector(ShiftVT, DAG, dl),
2814 N->getOperand(1));
2815 Intrinsic::ID vshiftInt = (N->getOpcode() == ISD::SRA ?
2816 Intrinsic::arm_neon_vshifts :
2817 Intrinsic::arm_neon_vshiftu);
2818 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002819 DAG.getConstant(vshiftInt, MVT::i32),
Bob Wilson5bafff32009-06-22 23:27:02 +00002820 N->getOperand(0), NegatedCount);
2821 }
2822
Eli Friedmance392eb2009-08-22 03:13:10 +00002823 // We can get here for a node like i32 = ISD::SHL i32, i64
2824 if (VT != MVT::i64)
2825 return SDValue();
2826
2827 assert((N->getOpcode() == ISD::SRL || N->getOpcode() == ISD::SRA) &&
Chris Lattner27a6c732007-11-24 07:07:01 +00002828 "Unknown shift to lower!");
Duncan Sands1607f052008-12-01 11:39:25 +00002829
Chris Lattner27a6c732007-11-24 07:07:01 +00002830 // We only lower SRA, SRL of 1 here, all others use generic lowering.
2831 if (!isa<ConstantSDNode>(N->getOperand(1)) ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002832 cast<ConstantSDNode>(N->getOperand(1))->getZExtValue() != 1)
Duncan Sands1607f052008-12-01 11:39:25 +00002833 return SDValue();
Bob Wilson2dc4f542009-03-20 22:42:55 +00002834
Chris Lattner27a6c732007-11-24 07:07:01 +00002835 // If we are in thumb mode, we don't have RRX.
David Goodwinf1daf7d2009-07-08 23:10:31 +00002836 if (ST->isThumb1Only()) return SDValue();
Bob Wilson2dc4f542009-03-20 22:42:55 +00002837
Chris Lattner27a6c732007-11-24 07:07:01 +00002838 // Okay, we have a 64-bit SRA or SRL of 1. Lower this to an RRX expr.
Owen Anderson825b72b2009-08-11 20:47:22 +00002839 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
Bob Wilsonab3912e2010-05-25 03:36:52 +00002840 DAG.getConstant(0, MVT::i32));
Owen Anderson825b72b2009-08-11 20:47:22 +00002841 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
Bob Wilsonab3912e2010-05-25 03:36:52 +00002842 DAG.getConstant(1, MVT::i32));
Bob Wilson2dc4f542009-03-20 22:42:55 +00002843
Chris Lattner27a6c732007-11-24 07:07:01 +00002844 // First, build a SRA_FLAG/SRL_FLAG op, which shifts the top part by one and
2845 // captures the result into a carry flag.
2846 unsigned Opc = N->getOpcode() == ISD::SRL ? ARMISD::SRL_FLAG:ARMISD::SRA_FLAG;
Owen Anderson825b72b2009-08-11 20:47:22 +00002847 Hi = DAG.getNode(Opc, dl, DAG.getVTList(MVT::i32, MVT::Flag), &Hi, 1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002848
Chris Lattner27a6c732007-11-24 07:07:01 +00002849 // The low part is an ARMISD::RRX operand, which shifts the carry in.
Owen Anderson825b72b2009-08-11 20:47:22 +00002850 Lo = DAG.getNode(ARMISD::RRX, dl, MVT::i32, Lo, Hi.getValue(1));
Bob Wilson2dc4f542009-03-20 22:42:55 +00002851
Chris Lattner27a6c732007-11-24 07:07:01 +00002852 // Merge the pieces into a single i64 value.
Owen Anderson825b72b2009-08-11 20:47:22 +00002853 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Lo, Hi);
Chris Lattner27a6c732007-11-24 07:07:01 +00002854}
2855
Bob Wilson5bafff32009-06-22 23:27:02 +00002856static SDValue LowerVSETCC(SDValue Op, SelectionDAG &DAG) {
2857 SDValue TmpOp0, TmpOp1;
2858 bool Invert = false;
2859 bool Swap = false;
2860 unsigned Opc = 0;
2861
2862 SDValue Op0 = Op.getOperand(0);
2863 SDValue Op1 = Op.getOperand(1);
2864 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00002865 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00002866 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
2867 DebugLoc dl = Op.getDebugLoc();
2868
2869 if (Op.getOperand(1).getValueType().isFloatingPoint()) {
2870 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002871 default: llvm_unreachable("Illegal FP comparison"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002872 case ISD::SETUNE:
2873 case ISD::SETNE: Invert = true; // Fallthrough
2874 case ISD::SETOEQ:
2875 case ISD::SETEQ: Opc = ARMISD::VCEQ; break;
2876 case ISD::SETOLT:
2877 case ISD::SETLT: Swap = true; // Fallthrough
2878 case ISD::SETOGT:
2879 case ISD::SETGT: Opc = ARMISD::VCGT; break;
2880 case ISD::SETOLE:
2881 case ISD::SETLE: Swap = true; // Fallthrough
2882 case ISD::SETOGE:
2883 case ISD::SETGE: Opc = ARMISD::VCGE; break;
2884 case ISD::SETUGE: Swap = true; // Fallthrough
2885 case ISD::SETULE: Invert = true; Opc = ARMISD::VCGT; break;
2886 case ISD::SETUGT: Swap = true; // Fallthrough
2887 case ISD::SETULT: Invert = true; Opc = ARMISD::VCGE; break;
2888 case ISD::SETUEQ: Invert = true; // Fallthrough
2889 case ISD::SETONE:
2890 // Expand this to (OLT | OGT).
2891 TmpOp0 = Op0;
2892 TmpOp1 = Op1;
2893 Opc = ISD::OR;
2894 Op0 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp1, TmpOp0);
2895 Op1 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp0, TmpOp1);
2896 break;
2897 case ISD::SETUO: Invert = true; // Fallthrough
2898 case ISD::SETO:
2899 // Expand this to (OLT | OGE).
2900 TmpOp0 = Op0;
2901 TmpOp1 = Op1;
2902 Opc = ISD::OR;
2903 Op0 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp1, TmpOp0);
2904 Op1 = DAG.getNode(ARMISD::VCGE, dl, VT, TmpOp0, TmpOp1);
2905 break;
2906 }
2907 } else {
2908 // Integer comparisons.
2909 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002910 default: llvm_unreachable("Illegal integer comparison"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002911 case ISD::SETNE: Invert = true;
2912 case ISD::SETEQ: Opc = ARMISD::VCEQ; break;
2913 case ISD::SETLT: Swap = true;
2914 case ISD::SETGT: Opc = ARMISD::VCGT; break;
2915 case ISD::SETLE: Swap = true;
2916 case ISD::SETGE: Opc = ARMISD::VCGE; break;
2917 case ISD::SETULT: Swap = true;
2918 case ISD::SETUGT: Opc = ARMISD::VCGTU; break;
2919 case ISD::SETULE: Swap = true;
2920 case ISD::SETUGE: Opc = ARMISD::VCGEU; break;
2921 }
2922
Nick Lewycky7f6aa2b2009-07-08 03:04:38 +00002923 // Detect VTST (Vector Test Bits) = icmp ne (and (op0, op1), zero).
Bob Wilson5bafff32009-06-22 23:27:02 +00002924 if (Opc == ARMISD::VCEQ) {
2925
2926 SDValue AndOp;
2927 if (ISD::isBuildVectorAllZeros(Op1.getNode()))
2928 AndOp = Op0;
2929 else if (ISD::isBuildVectorAllZeros(Op0.getNode()))
2930 AndOp = Op1;
2931
2932 // Ignore bitconvert.
2933 if (AndOp.getNode() && AndOp.getOpcode() == ISD::BIT_CONVERT)
2934 AndOp = AndOp.getOperand(0);
2935
2936 if (AndOp.getNode() && AndOp.getOpcode() == ISD::AND) {
2937 Opc = ARMISD::VTST;
2938 Op0 = DAG.getNode(ISD::BIT_CONVERT, dl, VT, AndOp.getOperand(0));
2939 Op1 = DAG.getNode(ISD::BIT_CONVERT, dl, VT, AndOp.getOperand(1));
2940 Invert = !Invert;
2941 }
2942 }
2943 }
2944
2945 if (Swap)
2946 std::swap(Op0, Op1);
2947
2948 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
2949
2950 if (Invert)
2951 Result = DAG.getNOT(dl, Result, VT);
2952
2953 return Result;
2954}
2955
Bob Wilsond3c42842010-06-14 22:19:57 +00002956/// isNEONModifiedImm - Check if the specified splat value corresponds to a
2957/// valid vector constant for a NEON instruction with a "modified immediate"
Bob Wilsoncba270d2010-07-13 21:16:48 +00002958/// operand (e.g., VMOV). If so, return the encoded value.
Bob Wilsond3c42842010-06-14 22:19:57 +00002959static SDValue isNEONModifiedImm(uint64_t SplatBits, uint64_t SplatUndef,
2960 unsigned SplatBitSize, SelectionDAG &DAG,
Bob Wilsoncba270d2010-07-13 21:16:48 +00002961 EVT &VT, bool is128Bits, bool isVMOV) {
Bob Wilson6dce00c2010-07-13 04:44:34 +00002962 unsigned OpCmode, Imm;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002963
Bob Wilson827b2102010-06-15 19:05:35 +00002964 // SplatBitSize is set to the smallest size that splats the vector, so a
2965 // zero vector will always have SplatBitSize == 8. However, NEON modified
2966 // immediate instructions others than VMOV do not support the 8-bit encoding
2967 // of a zero vector, and the default encoding of zero is supposed to be the
2968 // 32-bit version.
2969 if (SplatBits == 0)
2970 SplatBitSize = 32;
2971
Bob Wilson5bafff32009-06-22 23:27:02 +00002972 switch (SplatBitSize) {
2973 case 8:
Bob Wilson7e3f0d22010-07-14 06:31:50 +00002974 if (!isVMOV)
2975 return SDValue();
Bob Wilson1a913ed2010-06-11 21:34:50 +00002976 // Any 1-byte value is OK. Op=0, Cmode=1110.
Bob Wilson5bafff32009-06-22 23:27:02 +00002977 assert((SplatBits & ~0xff) == 0 && "one byte splat value is too big");
Bob Wilson6dce00c2010-07-13 04:44:34 +00002978 OpCmode = 0xe;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002979 Imm = SplatBits;
Bob Wilsoncba270d2010-07-13 21:16:48 +00002980 VT = is128Bits ? MVT::v16i8 : MVT::v8i8;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002981 break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002982
2983 case 16:
2984 // NEON's 16-bit VMOV supports splat values where only one byte is nonzero.
Bob Wilsoncba270d2010-07-13 21:16:48 +00002985 VT = is128Bits ? MVT::v8i16 : MVT::v4i16;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002986 if ((SplatBits & ~0xff) == 0) {
2987 // Value = 0x00nn: Op=x, Cmode=100x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00002988 OpCmode = 0x8;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002989 Imm = SplatBits;
2990 break;
2991 }
2992 if ((SplatBits & ~0xff00) == 0) {
2993 // Value = 0xnn00: Op=x, Cmode=101x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00002994 OpCmode = 0xa;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002995 Imm = SplatBits >> 8;
2996 break;
2997 }
2998 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00002999
3000 case 32:
3001 // NEON's 32-bit VMOV supports splat values where:
3002 // * only one byte is nonzero, or
3003 // * the least significant byte is 0xff and the second byte is nonzero, or
3004 // * the least significant 2 bytes are 0xff and the third is nonzero.
Bob Wilsoncba270d2010-07-13 21:16:48 +00003005 VT = is128Bits ? MVT::v4i32 : MVT::v2i32;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003006 if ((SplatBits & ~0xff) == 0) {
3007 // Value = 0x000000nn: Op=x, Cmode=000x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003008 OpCmode = 0;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003009 Imm = SplatBits;
3010 break;
3011 }
3012 if ((SplatBits & ~0xff00) == 0) {
3013 // Value = 0x0000nn00: Op=x, Cmode=001x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003014 OpCmode = 0x2;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003015 Imm = SplatBits >> 8;
3016 break;
3017 }
3018 if ((SplatBits & ~0xff0000) == 0) {
3019 // Value = 0x00nn0000: Op=x, Cmode=010x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003020 OpCmode = 0x4;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003021 Imm = SplatBits >> 16;
3022 break;
3023 }
3024 if ((SplatBits & ~0xff000000) == 0) {
3025 // Value = 0xnn000000: Op=x, Cmode=011x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003026 OpCmode = 0x6;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003027 Imm = SplatBits >> 24;
3028 break;
3029 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003030
3031 if ((SplatBits & ~0xffff) == 0 &&
Bob Wilson1a913ed2010-06-11 21:34:50 +00003032 ((SplatBits | SplatUndef) & 0xff) == 0xff) {
3033 // Value = 0x0000nnff: Op=x, Cmode=1100.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003034 OpCmode = 0xc;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003035 Imm = SplatBits >> 8;
3036 SplatBits |= 0xff;
3037 break;
3038 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003039
3040 if ((SplatBits & ~0xffffff) == 0 &&
Bob Wilson1a913ed2010-06-11 21:34:50 +00003041 ((SplatBits | SplatUndef) & 0xffff) == 0xffff) {
3042 // Value = 0x00nnffff: Op=x, Cmode=1101.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003043 OpCmode = 0xd;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003044 Imm = SplatBits >> 16;
3045 SplatBits |= 0xffff;
3046 break;
3047 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003048
3049 // Note: there are a few 32-bit splat values (specifically: 00ffff00,
3050 // ff000000, ff0000ff, and ffff00ff) that are valid for VMOV.I64 but not
3051 // VMOV.I32. A (very) minor optimization would be to replicate the value
3052 // and fall through here to test for a valid 64-bit splat. But, then the
3053 // caller would also need to check and handle the change in size.
Bob Wilson1a913ed2010-06-11 21:34:50 +00003054 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00003055
3056 case 64: {
Bob Wilson827b2102010-06-15 19:05:35 +00003057 if (!isVMOV)
3058 return SDValue();
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003059 // NEON has a 64-bit VMOV splat where each byte is either 0 or 0xff.
Bob Wilson5bafff32009-06-22 23:27:02 +00003060 uint64_t BitMask = 0xff;
3061 uint64_t Val = 0;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003062 unsigned ImmMask = 1;
3063 Imm = 0;
Bob Wilson5bafff32009-06-22 23:27:02 +00003064 for (int ByteNum = 0; ByteNum < 8; ++ByteNum) {
Bob Wilson1a913ed2010-06-11 21:34:50 +00003065 if (((SplatBits | SplatUndef) & BitMask) == BitMask) {
Bob Wilson5bafff32009-06-22 23:27:02 +00003066 Val |= BitMask;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003067 Imm |= ImmMask;
3068 } else if ((SplatBits & BitMask) != 0) {
Bob Wilson5bafff32009-06-22 23:27:02 +00003069 return SDValue();
Bob Wilson1a913ed2010-06-11 21:34:50 +00003070 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003071 BitMask <<= 8;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003072 ImmMask <<= 1;
Bob Wilson5bafff32009-06-22 23:27:02 +00003073 }
Bob Wilson1a913ed2010-06-11 21:34:50 +00003074 // Op=1, Cmode=1110.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003075 OpCmode = 0x1e;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003076 SplatBits = Val;
Bob Wilsoncba270d2010-07-13 21:16:48 +00003077 VT = is128Bits ? MVT::v2i64 : MVT::v1i64;
Bob Wilson5bafff32009-06-22 23:27:02 +00003078 break;
3079 }
3080
Bob Wilson1a913ed2010-06-11 21:34:50 +00003081 default:
Bob Wilsondc076da2010-06-19 05:32:09 +00003082 llvm_unreachable("unexpected size for isNEONModifiedImm");
Bob Wilson1a913ed2010-06-11 21:34:50 +00003083 return SDValue();
3084 }
3085
Bob Wilsoncba270d2010-07-13 21:16:48 +00003086 unsigned EncodedVal = ARM_AM::createNEONModImm(OpCmode, Imm);
3087 return DAG.getTargetConstant(EncodedVal, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00003088}
3089
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003090static bool isVEXTMask(const SmallVectorImpl<int> &M, EVT VT,
3091 bool &ReverseVEXT, unsigned &Imm) {
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003092 unsigned NumElts = VT.getVectorNumElements();
3093 ReverseVEXT = false;
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003094 Imm = M[0];
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003095
3096 // If this is a VEXT shuffle, the immediate value is the index of the first
3097 // element. The other shuffle indices must be the successive elements after
3098 // the first one.
3099 unsigned ExpectedElt = Imm;
3100 for (unsigned i = 1; i < NumElts; ++i) {
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003101 // Increment the expected index. If it wraps around, it may still be
3102 // a VEXT but the source vectors must be swapped.
3103 ExpectedElt += 1;
3104 if (ExpectedElt == NumElts * 2) {
3105 ExpectedElt = 0;
3106 ReverseVEXT = true;
3107 }
3108
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003109 if (ExpectedElt != static_cast<unsigned>(M[i]))
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003110 return false;
3111 }
3112
3113 // Adjust the index value if the source operands will be swapped.
3114 if (ReverseVEXT)
3115 Imm -= NumElts;
3116
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003117 return true;
3118}
3119
Bob Wilson8bb9e482009-07-26 00:39:34 +00003120/// isVREVMask - Check if a vector shuffle corresponds to a VREV
3121/// instruction with the specified blocksize. (The order of the elements
3122/// within each block of the vector is reversed.)
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003123static bool isVREVMask(const SmallVectorImpl<int> &M, EVT VT,
3124 unsigned BlockSize) {
Bob Wilson8bb9e482009-07-26 00:39:34 +00003125 assert((BlockSize==16 || BlockSize==32 || BlockSize==64) &&
3126 "Only possible block sizes for VREV are: 16, 32, 64");
3127
Bob Wilson8bb9e482009-07-26 00:39:34 +00003128 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
Bob Wilson20d10812009-10-21 21:36:27 +00003129 if (EltSz == 64)
3130 return false;
3131
3132 unsigned NumElts = VT.getVectorNumElements();
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003133 unsigned BlockElts = M[0] + 1;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003134
3135 if (BlockSize <= EltSz || BlockSize != BlockElts * EltSz)
3136 return false;
3137
3138 for (unsigned i = 0; i < NumElts; ++i) {
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003139 if ((unsigned) M[i] !=
Bob Wilson8bb9e482009-07-26 00:39:34 +00003140 (i - i%BlockElts) + (BlockElts - 1 - i%BlockElts))
3141 return false;
3142 }
3143
3144 return true;
3145}
3146
Bob Wilsonc692cb72009-08-21 20:54:19 +00003147static bool isVTRNMask(const SmallVectorImpl<int> &M, EVT VT,
3148 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00003149 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3150 if (EltSz == 64)
3151 return false;
3152
Bob Wilsonc692cb72009-08-21 20:54:19 +00003153 unsigned NumElts = VT.getVectorNumElements();
3154 WhichResult = (M[0] == 0 ? 0 : 1);
3155 for (unsigned i = 0; i < NumElts; i += 2) {
3156 if ((unsigned) M[i] != i + WhichResult ||
3157 (unsigned) M[i+1] != i + NumElts + WhichResult)
3158 return false;
3159 }
3160 return true;
3161}
3162
Bob Wilson324f4f12009-12-03 06:40:55 +00003163/// isVTRN_v_undef_Mask - Special case of isVTRNMask for canonical form of
3164/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
3165/// Mask is e.g., <0, 0, 2, 2> instead of <0, 4, 2, 6>.
3166static bool isVTRN_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
3167 unsigned &WhichResult) {
3168 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3169 if (EltSz == 64)
3170 return false;
3171
3172 unsigned NumElts = VT.getVectorNumElements();
3173 WhichResult = (M[0] == 0 ? 0 : 1);
3174 for (unsigned i = 0; i < NumElts; i += 2) {
3175 if ((unsigned) M[i] != i + WhichResult ||
3176 (unsigned) M[i+1] != i + WhichResult)
3177 return false;
3178 }
3179 return true;
3180}
3181
Bob Wilsonc692cb72009-08-21 20:54:19 +00003182static bool isVUZPMask(const SmallVectorImpl<int> &M, EVT VT,
3183 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00003184 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3185 if (EltSz == 64)
3186 return false;
3187
Bob Wilsonc692cb72009-08-21 20:54:19 +00003188 unsigned NumElts = VT.getVectorNumElements();
3189 WhichResult = (M[0] == 0 ? 0 : 1);
3190 for (unsigned i = 0; i != NumElts; ++i) {
3191 if ((unsigned) M[i] != 2 * i + WhichResult)
3192 return false;
3193 }
3194
3195 // VUZP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
Bob Wilson20d10812009-10-21 21:36:27 +00003196 if (VT.is64BitVector() && EltSz == 32)
Bob Wilsonc692cb72009-08-21 20:54:19 +00003197 return false;
3198
3199 return true;
3200}
3201
Bob Wilson324f4f12009-12-03 06:40:55 +00003202/// isVUZP_v_undef_Mask - Special case of isVUZPMask for canonical form of
3203/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
3204/// Mask is e.g., <0, 2, 0, 2> instead of <0, 2, 4, 6>,
3205static bool isVUZP_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
3206 unsigned &WhichResult) {
3207 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3208 if (EltSz == 64)
3209 return false;
3210
3211 unsigned Half = VT.getVectorNumElements() / 2;
3212 WhichResult = (M[0] == 0 ? 0 : 1);
3213 for (unsigned j = 0; j != 2; ++j) {
3214 unsigned Idx = WhichResult;
3215 for (unsigned i = 0; i != Half; ++i) {
3216 if ((unsigned) M[i + j * Half] != Idx)
3217 return false;
3218 Idx += 2;
3219 }
3220 }
3221
3222 // VUZP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
3223 if (VT.is64BitVector() && EltSz == 32)
3224 return false;
3225
3226 return true;
3227}
3228
Bob Wilsonc692cb72009-08-21 20:54:19 +00003229static bool isVZIPMask(const SmallVectorImpl<int> &M, EVT VT,
3230 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00003231 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3232 if (EltSz == 64)
3233 return false;
3234
Bob Wilsonc692cb72009-08-21 20:54:19 +00003235 unsigned NumElts = VT.getVectorNumElements();
3236 WhichResult = (M[0] == 0 ? 0 : 1);
3237 unsigned Idx = WhichResult * NumElts / 2;
3238 for (unsigned i = 0; i != NumElts; i += 2) {
3239 if ((unsigned) M[i] != Idx ||
3240 (unsigned) M[i+1] != Idx + NumElts)
3241 return false;
3242 Idx += 1;
3243 }
3244
3245 // VZIP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
Bob Wilson20d10812009-10-21 21:36:27 +00003246 if (VT.is64BitVector() && EltSz == 32)
Bob Wilsonc692cb72009-08-21 20:54:19 +00003247 return false;
3248
3249 return true;
3250}
3251
Bob Wilson324f4f12009-12-03 06:40:55 +00003252/// isVZIP_v_undef_Mask - Special case of isVZIPMask for canonical form of
3253/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
3254/// Mask is e.g., <0, 0, 1, 1> instead of <0, 4, 1, 5>.
3255static bool isVZIP_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
3256 unsigned &WhichResult) {
3257 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3258 if (EltSz == 64)
3259 return false;
3260
3261 unsigned NumElts = VT.getVectorNumElements();
3262 WhichResult = (M[0] == 0 ? 0 : 1);
3263 unsigned Idx = WhichResult * NumElts / 2;
3264 for (unsigned i = 0; i != NumElts; i += 2) {
3265 if ((unsigned) M[i] != Idx ||
3266 (unsigned) M[i+1] != Idx)
3267 return false;
3268 Idx += 1;
3269 }
3270
3271 // VZIP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
3272 if (VT.is64BitVector() && EltSz == 32)
3273 return false;
3274
3275 return true;
3276}
3277
Dale Johannesenf630c712010-07-29 20:10:08 +00003278// If N is an integer constant that can be moved into a register in one
3279// instruction, return an SDValue of such a constant (will become a MOV
3280// instruction). Otherwise return null.
3281static SDValue IsSingleInstrConstant(SDValue N, SelectionDAG &DAG,
3282 const ARMSubtarget *ST, DebugLoc dl) {
3283 uint64_t Val;
3284 if (!isa<ConstantSDNode>(N))
3285 return SDValue();
3286 Val = cast<ConstantSDNode>(N)->getZExtValue();
3287
3288 if (ST->isThumb1Only()) {
3289 if (Val <= 255 || ~Val <= 255)
3290 return DAG.getConstant(Val, MVT::i32);
3291 } else {
3292 if (ARM_AM::getSOImmVal(Val) != -1 || ARM_AM::getSOImmVal(~Val) != -1)
3293 return DAG.getConstant(Val, MVT::i32);
3294 }
3295 return SDValue();
3296}
3297
Bob Wilson5bafff32009-06-22 23:27:02 +00003298// If this is a case we can't handle, return null and let the default
3299// expansion code take care of it.
Dale Johannesenf630c712010-07-29 20:10:08 +00003300static SDValue LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG,
3301 const ARMSubtarget *ST) {
Bob Wilsond06791f2009-08-13 01:57:47 +00003302 BuildVectorSDNode *BVN = cast<BuildVectorSDNode>(Op.getNode());
Bob Wilson5bafff32009-06-22 23:27:02 +00003303 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00003304 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003305
3306 APInt SplatBits, SplatUndef;
3307 unsigned SplatBitSize;
3308 bool HasAnyUndefs;
3309 if (BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize, HasAnyUndefs)) {
Anton Korobeynikov71624cc2009-08-29 00:08:18 +00003310 if (SplatBitSize <= 64) {
Bob Wilsond3c42842010-06-14 22:19:57 +00003311 // Check if an immediate VMOV works.
Bob Wilsoncba270d2010-07-13 21:16:48 +00003312 EVT VmovVT;
Bob Wilsond3c42842010-06-14 22:19:57 +00003313 SDValue Val = isNEONModifiedImm(SplatBits.getZExtValue(),
Bob Wilsoncba270d2010-07-13 21:16:48 +00003314 SplatUndef.getZExtValue(), SplatBitSize,
3315 DAG, VmovVT, VT.is128BitVector(), true);
3316 if (Val.getNode()) {
3317 SDValue Vmov = DAG.getNode(ARMISD::VMOVIMM, dl, VmovVT, Val);
3318 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vmov);
3319 }
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003320
3321 // Try an immediate VMVN.
3322 uint64_t NegatedImm = (SplatBits.getZExtValue() ^
3323 ((1LL << SplatBitSize) - 1));
3324 Val = isNEONModifiedImm(NegatedImm,
3325 SplatUndef.getZExtValue(), SplatBitSize,
3326 DAG, VmovVT, VT.is128BitVector(), false);
3327 if (Val.getNode()) {
3328 SDValue Vmov = DAG.getNode(ARMISD::VMVNIMM, dl, VmovVT, Val);
3329 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vmov);
3330 }
Anton Korobeynikov71624cc2009-08-29 00:08:18 +00003331 }
Bob Wilsoncf661e22009-07-30 00:31:25 +00003332 }
3333
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003334 // Scan through the operands to see if only one value is used.
3335 unsigned NumElts = VT.getVectorNumElements();
3336 bool isOnlyLowElement = true;
3337 bool usesOnlyOneValue = true;
3338 bool isConstant = true;
3339 SDValue Value;
3340 for (unsigned i = 0; i < NumElts; ++i) {
3341 SDValue V = Op.getOperand(i);
3342 if (V.getOpcode() == ISD::UNDEF)
3343 continue;
3344 if (i > 0)
3345 isOnlyLowElement = false;
3346 if (!isa<ConstantFPSDNode>(V) && !isa<ConstantSDNode>(V))
3347 isConstant = false;
3348
3349 if (!Value.getNode())
3350 Value = V;
3351 else if (V != Value)
3352 usesOnlyOneValue = false;
3353 }
3354
3355 if (!Value.getNode())
3356 return DAG.getUNDEF(VT);
3357
3358 if (isOnlyLowElement)
3359 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Value);
3360
Dale Johannesenf630c712010-07-29 20:10:08 +00003361 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
3362
3363 if (EnableARMVDUPsplat) {
3364 // Use VDUP for non-constant splats. For f32 constant splats, reduce to
3365 // i32 and try again.
3366 if (usesOnlyOneValue && EltSize <= 32) {
3367 if (!isConstant)
3368 return DAG.getNode(ARMISD::VDUP, dl, VT, Value);
3369 if (VT.getVectorElementType().isFloatingPoint()) {
3370 SmallVector<SDValue, 8> Ops;
3371 for (unsigned i = 0; i < NumElts; ++i)
3372 Ops.push_back(DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32,
3373 Op.getOperand(i)));
3374 SDValue Val = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, &Ops[0],
3375 NumElts);
3376 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3377 LowerBUILD_VECTOR(Val, DAG, ST));
3378 }
3379 SDValue Val = IsSingleInstrConstant(Value, DAG, ST, dl);
3380 if (Val.getNode())
3381 return DAG.getNode(ARMISD::VDUP, dl, VT, Val);
3382 }
3383 }
3384
3385 // If all elements are constants and the case above didn't get hit, fall back
3386 // to the default expansion, which will generate a load from the constant
3387 // pool.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003388 if (isConstant)
3389 return SDValue();
3390
Dale Johannesenf630c712010-07-29 20:10:08 +00003391 if (!EnableARMVDUPsplat) {
3392 // Use VDUP for non-constant splats.
3393 if (usesOnlyOneValue && EltSize <= 32)
3394 return DAG.getNode(ARMISD::VDUP, dl, VT, Value);
3395 }
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003396
3397 // Vectors with 32- or 64-bit elements can be built by directly assigning
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003398 // the subregisters. Lower it to an ARMISD::BUILD_VECTOR so the operands
3399 // will be legalized.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003400 if (EltSize >= 32) {
3401 // Do the expansion with floating-point types, since that is what the VFP
3402 // registers are defined to use, and since i64 is not legal.
3403 EVT EltVT = EVT::getFloatingPointVT(EltSize);
3404 EVT VecVT = EVT::getVectorVT(*DAG.getContext(), EltVT, NumElts);
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003405 SmallVector<SDValue, 8> Ops;
3406 for (unsigned i = 0; i < NumElts; ++i)
3407 Ops.push_back(DAG.getNode(ISD::BIT_CONVERT, dl, EltVT, Op.getOperand(i)));
3408 SDValue Val = DAG.getNode(ARMISD::BUILD_VECTOR, dl, VecVT, &Ops[0],NumElts);
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003409 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Val);
Bob Wilson5bafff32009-06-22 23:27:02 +00003410 }
3411
3412 return SDValue();
3413}
3414
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003415/// isShuffleMaskLegal - Targets can use this to indicate that they only
3416/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
3417/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
3418/// are assumed to be legal.
3419bool
3420ARMTargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
3421 EVT VT) const {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003422 if (VT.getVectorNumElements() == 4 &&
3423 (VT.is128BitVector() || VT.is64BitVector())) {
3424 unsigned PFIndexes[4];
3425 for (unsigned i = 0; i != 4; ++i) {
3426 if (M[i] < 0)
3427 PFIndexes[i] = 8;
3428 else
3429 PFIndexes[i] = M[i];
3430 }
3431
3432 // Compute the index in the perfect shuffle table.
3433 unsigned PFTableIndex =
3434 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
3435 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
3436 unsigned Cost = (PFEntry >> 30);
3437
3438 if (Cost <= 4)
3439 return true;
3440 }
3441
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003442 bool ReverseVEXT;
Bob Wilsonc692cb72009-08-21 20:54:19 +00003443 unsigned Imm, WhichResult;
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003444
Bob Wilson53dd2452010-06-07 23:53:38 +00003445 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
3446 return (EltSize >= 32 ||
3447 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003448 isVREVMask(M, VT, 64) ||
3449 isVREVMask(M, VT, 32) ||
3450 isVREVMask(M, VT, 16) ||
Bob Wilsonc692cb72009-08-21 20:54:19 +00003451 isVEXTMask(M, VT, ReverseVEXT, Imm) ||
3452 isVTRNMask(M, VT, WhichResult) ||
3453 isVUZPMask(M, VT, WhichResult) ||
Bob Wilson324f4f12009-12-03 06:40:55 +00003454 isVZIPMask(M, VT, WhichResult) ||
3455 isVTRN_v_undef_Mask(M, VT, WhichResult) ||
3456 isVUZP_v_undef_Mask(M, VT, WhichResult) ||
3457 isVZIP_v_undef_Mask(M, VT, WhichResult));
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003458}
3459
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003460/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
3461/// the specified operations to build the shuffle.
3462static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
3463 SDValue RHS, SelectionDAG &DAG,
3464 DebugLoc dl) {
3465 unsigned OpNum = (PFEntry >> 26) & 0x0F;
3466 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
3467 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
3468
3469 enum {
3470 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
3471 OP_VREV,
3472 OP_VDUP0,
3473 OP_VDUP1,
3474 OP_VDUP2,
3475 OP_VDUP3,
3476 OP_VEXT1,
3477 OP_VEXT2,
3478 OP_VEXT3,
3479 OP_VUZPL, // VUZP, left result
3480 OP_VUZPR, // VUZP, right result
3481 OP_VZIPL, // VZIP, left result
3482 OP_VZIPR, // VZIP, right result
3483 OP_VTRNL, // VTRN, left result
3484 OP_VTRNR // VTRN, right result
3485 };
3486
3487 if (OpNum == OP_COPY) {
3488 if (LHSID == (1*9+2)*9+3) return LHS;
3489 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
3490 return RHS;
3491 }
3492
3493 SDValue OpLHS, OpRHS;
3494 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
3495 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
3496 EVT VT = OpLHS.getValueType();
3497
3498 switch (OpNum) {
3499 default: llvm_unreachable("Unknown shuffle opcode!");
3500 case OP_VREV:
3501 return DAG.getNode(ARMISD::VREV64, dl, VT, OpLHS);
3502 case OP_VDUP0:
3503 case OP_VDUP1:
3504 case OP_VDUP2:
3505 case OP_VDUP3:
3506 return DAG.getNode(ARMISD::VDUPLANE, dl, VT,
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00003507 OpLHS, DAG.getConstant(OpNum-OP_VDUP0, MVT::i32));
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003508 case OP_VEXT1:
3509 case OP_VEXT2:
3510 case OP_VEXT3:
3511 return DAG.getNode(ARMISD::VEXT, dl, VT,
3512 OpLHS, OpRHS,
3513 DAG.getConstant(OpNum-OP_VEXT1+1, MVT::i32));
3514 case OP_VUZPL:
3515 case OP_VUZPR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00003516 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003517 OpLHS, OpRHS).getValue(OpNum-OP_VUZPL);
3518 case OP_VZIPL:
3519 case OP_VZIPR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00003520 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003521 OpLHS, OpRHS).getValue(OpNum-OP_VZIPL);
3522 case OP_VTRNL:
3523 case OP_VTRNR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00003524 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
3525 OpLHS, OpRHS).getValue(OpNum-OP_VTRNL);
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003526 }
3527}
3528
Bob Wilson5bafff32009-06-22 23:27:02 +00003529static SDValue LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003530 SDValue V1 = Op.getOperand(0);
3531 SDValue V2 = Op.getOperand(1);
Bob Wilsond8e17572009-08-12 22:31:50 +00003532 DebugLoc dl = Op.getDebugLoc();
3533 EVT VT = Op.getValueType();
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003534 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(Op.getNode());
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003535 SmallVector<int, 8> ShuffleMask;
Bob Wilsond8e17572009-08-12 22:31:50 +00003536
Bob Wilson28865062009-08-13 02:13:04 +00003537 // Convert shuffles that are directly supported on NEON to target-specific
3538 // DAG nodes, instead of keeping them as shuffles and matching them again
3539 // during code selection. This is more efficient and avoids the possibility
3540 // of inconsistencies between legalization and selection.
Bob Wilsonbfcbb502009-08-13 06:01:30 +00003541 // FIXME: floating-point vectors should be canonicalized to integer vectors
3542 // of the same time so that they get CSEd properly.
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003543 SVN->getMask(ShuffleMask);
3544
Bob Wilson53dd2452010-06-07 23:53:38 +00003545 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
3546 if (EltSize <= 32) {
3547 if (ShuffleVectorSDNode::isSplatMask(&ShuffleMask[0], VT)) {
3548 int Lane = SVN->getSplatIndex();
3549 // If this is undef splat, generate it via "just" vdup, if possible.
3550 if (Lane == -1) Lane = 0;
Anton Korobeynikov2ae0eec2009-11-02 00:12:06 +00003551
Bob Wilson53dd2452010-06-07 23:53:38 +00003552 if (Lane == 0 && V1.getOpcode() == ISD::SCALAR_TO_VECTOR) {
3553 return DAG.getNode(ARMISD::VDUP, dl, VT, V1.getOperand(0));
3554 }
3555 return DAG.getNode(ARMISD::VDUPLANE, dl, VT, V1,
3556 DAG.getConstant(Lane, MVT::i32));
Bob Wilsonc1d287b2009-08-14 05:13:08 +00003557 }
Bob Wilson53dd2452010-06-07 23:53:38 +00003558
3559 bool ReverseVEXT;
3560 unsigned Imm;
3561 if (isVEXTMask(ShuffleMask, VT, ReverseVEXT, Imm)) {
3562 if (ReverseVEXT)
3563 std::swap(V1, V2);
3564 return DAG.getNode(ARMISD::VEXT, dl, VT, V1, V2,
3565 DAG.getConstant(Imm, MVT::i32));
3566 }
3567
3568 if (isVREVMask(ShuffleMask, VT, 64))
3569 return DAG.getNode(ARMISD::VREV64, dl, VT, V1);
3570 if (isVREVMask(ShuffleMask, VT, 32))
3571 return DAG.getNode(ARMISD::VREV32, dl, VT, V1);
3572 if (isVREVMask(ShuffleMask, VT, 16))
3573 return DAG.getNode(ARMISD::VREV16, dl, VT, V1);
3574
3575 // Check for Neon shuffles that modify both input vectors in place.
3576 // If both results are used, i.e., if there are two shuffles with the same
3577 // source operands and with masks corresponding to both results of one of
3578 // these operations, DAG memoization will ensure that a single node is
3579 // used for both shuffles.
3580 unsigned WhichResult;
3581 if (isVTRNMask(ShuffleMask, VT, WhichResult))
3582 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
3583 V1, V2).getValue(WhichResult);
3584 if (isVUZPMask(ShuffleMask, VT, WhichResult))
3585 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
3586 V1, V2).getValue(WhichResult);
3587 if (isVZIPMask(ShuffleMask, VT, WhichResult))
3588 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
3589 V1, V2).getValue(WhichResult);
3590
3591 if (isVTRN_v_undef_Mask(ShuffleMask, VT, WhichResult))
3592 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
3593 V1, V1).getValue(WhichResult);
3594 if (isVUZP_v_undef_Mask(ShuffleMask, VT, WhichResult))
3595 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
3596 V1, V1).getValue(WhichResult);
3597 if (isVZIP_v_undef_Mask(ShuffleMask, VT, WhichResult))
3598 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
3599 V1, V1).getValue(WhichResult);
Bob Wilson0ce37102009-08-14 05:08:32 +00003600 }
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003601
Bob Wilsonc692cb72009-08-21 20:54:19 +00003602 // If the shuffle is not directly supported and it has 4 elements, use
3603 // the PerfectShuffle-generated table to synthesize it from other shuffles.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003604 unsigned NumElts = VT.getVectorNumElements();
3605 if (NumElts == 4) {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003606 unsigned PFIndexes[4];
3607 for (unsigned i = 0; i != 4; ++i) {
3608 if (ShuffleMask[i] < 0)
3609 PFIndexes[i] = 8;
3610 else
3611 PFIndexes[i] = ShuffleMask[i];
3612 }
3613
3614 // Compute the index in the perfect shuffle table.
3615 unsigned PFTableIndex =
3616 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003617 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
3618 unsigned Cost = (PFEntry >> 30);
3619
3620 if (Cost <= 4)
3621 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
3622 }
Bob Wilsond8e17572009-08-12 22:31:50 +00003623
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003624 // Implement shuffles with 32- or 64-bit elements as ARMISD::BUILD_VECTORs.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003625 if (EltSize >= 32) {
3626 // Do the expansion with floating-point types, since that is what the VFP
3627 // registers are defined to use, and since i64 is not legal.
3628 EVT EltVT = EVT::getFloatingPointVT(EltSize);
3629 EVT VecVT = EVT::getVectorVT(*DAG.getContext(), EltVT, NumElts);
3630 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, VecVT, V1);
3631 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, VecVT, V2);
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003632 SmallVector<SDValue, 8> Ops;
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003633 for (unsigned i = 0; i < NumElts; ++i) {
Bob Wilson63b88452010-05-20 18:39:53 +00003634 if (ShuffleMask[i] < 0)
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003635 Ops.push_back(DAG.getUNDEF(EltVT));
3636 else
3637 Ops.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, EltVT,
3638 ShuffleMask[i] < (int)NumElts ? V1 : V2,
3639 DAG.getConstant(ShuffleMask[i] & (NumElts-1),
3640 MVT::i32)));
Bob Wilson63b88452010-05-20 18:39:53 +00003641 }
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003642 SDValue Val = DAG.getNode(ARMISD::BUILD_VECTOR, dl, VecVT, &Ops[0],NumElts);
Bob Wilson63b88452010-05-20 18:39:53 +00003643 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Val);
3644 }
3645
Bob Wilson22cac0d2009-08-14 05:16:33 +00003646 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00003647}
3648
Bob Wilson5bafff32009-06-22 23:27:02 +00003649static SDValue LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003650 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003651 DebugLoc dl = Op.getDebugLoc();
Bob Wilson5bafff32009-06-22 23:27:02 +00003652 SDValue Vec = Op.getOperand(0);
3653 SDValue Lane = Op.getOperand(1);
Bob Wilson934f98b2009-10-15 23:12:05 +00003654 assert(VT == MVT::i32 &&
3655 Vec.getValueType().getVectorElementType().getSizeInBits() < 32 &&
3656 "unexpected type for custom-lowering vector extract");
3657 return DAG.getNode(ARMISD::VGETLANEu, dl, MVT::i32, Vec, Lane);
Bob Wilson5bafff32009-06-22 23:27:02 +00003658}
3659
Bob Wilsona6d65862009-08-03 20:36:38 +00003660static SDValue LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
3661 // The only time a CONCAT_VECTORS operation can have legal types is when
3662 // two 64-bit vectors are concatenated to a 128-bit vector.
3663 assert(Op.getValueType().is128BitVector() && Op.getNumOperands() == 2 &&
3664 "unexpected CONCAT_VECTORS");
3665 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00003666 SDValue Val = DAG.getUNDEF(MVT::v2f64);
Bob Wilsona6d65862009-08-03 20:36:38 +00003667 SDValue Op0 = Op.getOperand(0);
3668 SDValue Op1 = Op.getOperand(1);
3669 if (Op0.getOpcode() != ISD::UNDEF)
Owen Anderson825b72b2009-08-11 20:47:22 +00003670 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Val,
3671 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f64, Op0),
Bob Wilsona6d65862009-08-03 20:36:38 +00003672 DAG.getIntPtrConstant(0));
3673 if (Op1.getOpcode() != ISD::UNDEF)
Owen Anderson825b72b2009-08-11 20:47:22 +00003674 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Val,
3675 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f64, Op1),
Bob Wilsona6d65862009-08-03 20:36:38 +00003676 DAG.getIntPtrConstant(1));
3677 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Val);
Bob Wilson5bafff32009-06-22 23:27:02 +00003678}
3679
Dan Gohmand858e902010-04-17 15:26:15 +00003680SDValue ARMTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Chenga8e29892007-01-19 07:51:42 +00003681 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003682 default: llvm_unreachable("Don't know how to custom lower this!");
Evan Chenga8e29892007-01-19 07:51:42 +00003683 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bob Wilsonddb16df2009-10-30 05:45:42 +00003684 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00003685 case ISD::GlobalAddress:
3686 return Subtarget->isTargetDarwin() ? LowerGlobalAddressDarwin(Op, DAG) :
3687 LowerGlobalAddressELF(Op, DAG);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00003688 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Evan Cheng06b53c02009-11-12 07:13:11 +00003689 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
3690 case ISD::BR_CC: return LowerBR_CC(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00003691 case ISD::BR_JT: return LowerBR_JT(Op, DAG);
Dan Gohman1e93df62010-04-17 14:41:14 +00003692 case ISD::VASTART: return LowerVASTART(Op, DAG);
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00003693 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op, DAG, Subtarget);
Bob Wilson76a312b2010-03-19 22:51:32 +00003694 case ISD::SINT_TO_FP:
3695 case ISD::UINT_TO_FP: return LowerINT_TO_FP(Op, DAG);
3696 case ISD::FP_TO_SINT:
3697 case ISD::FP_TO_UINT: return LowerFP_TO_INT(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00003698 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Cheng2457f2c2010-05-22 01:47:14 +00003699 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Jim Grosbach0e0da732009-05-12 23:59:14 +00003700 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00003701 case ISD::GLOBAL_OFFSET_TABLE: return LowerGLOBAL_OFFSET_TABLE(Op, DAG);
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00003702 case ISD::EH_SJLJ_SETJMP: return LowerEH_SJLJ_SETJMP(Op, DAG);
Jim Grosbach5eb19512010-05-22 01:06:18 +00003703 case ISD::EH_SJLJ_LONGJMP: return LowerEH_SJLJ_LONGJMP(Op, DAG);
Jim Grosbacha87ded22010-02-08 23:22:00 +00003704 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG,
3705 Subtarget);
Duncan Sands1607f052008-12-01 11:39:25 +00003706 case ISD::BIT_CONVERT: return ExpandBIT_CONVERT(Op.getNode(), DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00003707 case ISD::SHL:
Chris Lattner27a6c732007-11-24 07:07:01 +00003708 case ISD::SRL:
Bob Wilson5bafff32009-06-22 23:27:02 +00003709 case ISD::SRA: return LowerShift(Op.getNode(), DAG, Subtarget);
Evan Cheng06b53c02009-11-12 07:13:11 +00003710 case ISD::SHL_PARTS: return LowerShiftLeftParts(Op, DAG);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00003711 case ISD::SRL_PARTS:
Evan Cheng06b53c02009-11-12 07:13:11 +00003712 case ISD::SRA_PARTS: return LowerShiftRightParts(Op, DAG);
Jim Grosbach3482c802010-01-18 19:58:49 +00003713 case ISD::CTTZ: return LowerCTTZ(Op.getNode(), DAG, Subtarget);
Bob Wilson5bafff32009-06-22 23:27:02 +00003714 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
Dale Johannesenf630c712010-07-29 20:10:08 +00003715 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG, Subtarget);
Bob Wilson5bafff32009-06-22 23:27:02 +00003716 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00003717 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
Bob Wilsona6d65862009-08-03 20:36:38 +00003718 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Nate Begemand1fb5832010-08-03 21:31:55 +00003719 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00003720 }
Dan Gohman475871a2008-07-27 21:46:04 +00003721 return SDValue();
Evan Chenga8e29892007-01-19 07:51:42 +00003722}
3723
Duncan Sands1607f052008-12-01 11:39:25 +00003724/// ReplaceNodeResults - Replace the results of node with an illegal result
3725/// type with new values built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00003726void ARMTargetLowering::ReplaceNodeResults(SDNode *N,
3727 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00003728 SelectionDAG &DAG) const {
Bob Wilson164cd8b2010-04-14 20:45:23 +00003729 SDValue Res;
Chris Lattner27a6c732007-11-24 07:07:01 +00003730 switch (N->getOpcode()) {
Duncan Sands1607f052008-12-01 11:39:25 +00003731 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00003732 llvm_unreachable("Don't know how to custom expand this!");
Bob Wilson164cd8b2010-04-14 20:45:23 +00003733 break;
Duncan Sands1607f052008-12-01 11:39:25 +00003734 case ISD::BIT_CONVERT:
Bob Wilson164cd8b2010-04-14 20:45:23 +00003735 Res = ExpandBIT_CONVERT(N, DAG);
3736 break;
Chris Lattner27a6c732007-11-24 07:07:01 +00003737 case ISD::SRL:
Bob Wilson164cd8b2010-04-14 20:45:23 +00003738 case ISD::SRA:
3739 Res = LowerShift(N, DAG, Subtarget);
3740 break;
Duncan Sands1607f052008-12-01 11:39:25 +00003741 }
Bob Wilson164cd8b2010-04-14 20:45:23 +00003742 if (Res.getNode())
3743 Results.push_back(Res);
Chris Lattner27a6c732007-11-24 07:07:01 +00003744}
Chris Lattner27a6c732007-11-24 07:07:01 +00003745
Evan Chenga8e29892007-01-19 07:51:42 +00003746//===----------------------------------------------------------------------===//
3747// ARM Scheduler Hooks
3748//===----------------------------------------------------------------------===//
3749
3750MachineBasicBlock *
Jim Grosbache801dc42009-12-12 01:40:06 +00003751ARMTargetLowering::EmitAtomicCmpSwap(MachineInstr *MI,
3752 MachineBasicBlock *BB,
3753 unsigned Size) const {
Jim Grosbach5278eb82009-12-11 01:42:04 +00003754 unsigned dest = MI->getOperand(0).getReg();
3755 unsigned ptr = MI->getOperand(1).getReg();
3756 unsigned oldval = MI->getOperand(2).getReg();
3757 unsigned newval = MI->getOperand(3).getReg();
3758 unsigned scratch = BB->getParent()->getRegInfo()
3759 .createVirtualRegister(ARM::GPRRegisterClass);
3760 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
3761 DebugLoc dl = MI->getDebugLoc();
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003762 bool isThumb2 = Subtarget->isThumb2();
Jim Grosbach5278eb82009-12-11 01:42:04 +00003763
3764 unsigned ldrOpc, strOpc;
3765 switch (Size) {
3766 default: llvm_unreachable("unsupported size for AtomicCmpSwap!");
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003767 case 1:
3768 ldrOpc = isThumb2 ? ARM::t2LDREXB : ARM::LDREXB;
3769 strOpc = isThumb2 ? ARM::t2LDREXB : ARM::STREXB;
3770 break;
3771 case 2:
3772 ldrOpc = isThumb2 ? ARM::t2LDREXH : ARM::LDREXH;
3773 strOpc = isThumb2 ? ARM::t2STREXH : ARM::STREXH;
3774 break;
3775 case 4:
3776 ldrOpc = isThumb2 ? ARM::t2LDREX : ARM::LDREX;
3777 strOpc = isThumb2 ? ARM::t2STREX : ARM::STREX;
3778 break;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003779 }
3780
3781 MachineFunction *MF = BB->getParent();
3782 const BasicBlock *LLVM_BB = BB->getBasicBlock();
3783 MachineFunction::iterator It = BB;
3784 ++It; // insert the new blocks after the current block
3785
3786 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
3787 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
3788 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
3789 MF->insert(It, loop1MBB);
3790 MF->insert(It, loop2MBB);
3791 MF->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00003792
3793 // Transfer the remainder of BB and its successor edges to exitMBB.
3794 exitMBB->splice(exitMBB->begin(), BB,
3795 llvm::next(MachineBasicBlock::iterator(MI)),
3796 BB->end());
3797 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003798
3799 // thisMBB:
3800 // ...
3801 // fallthrough --> loop1MBB
3802 BB->addSuccessor(loop1MBB);
3803
3804 // loop1MBB:
3805 // ldrex dest, [ptr]
3806 // cmp dest, oldval
3807 // bne exitMBB
3808 BB = loop1MBB;
3809 AddDefaultPred(BuildMI(BB, dl, TII->get(ldrOpc), dest).addReg(ptr));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003810 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
Jim Grosbach5278eb82009-12-11 01:42:04 +00003811 .addReg(dest).addReg(oldval));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003812 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
3813 .addMBB(exitMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003814 BB->addSuccessor(loop2MBB);
3815 BB->addSuccessor(exitMBB);
3816
3817 // loop2MBB:
3818 // strex scratch, newval, [ptr]
3819 // cmp scratch, #0
3820 // bne loop1MBB
3821 BB = loop2MBB;
3822 AddDefaultPred(BuildMI(BB, dl, TII->get(strOpc), scratch).addReg(newval)
3823 .addReg(ptr));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003824 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
Jim Grosbach5278eb82009-12-11 01:42:04 +00003825 .addReg(scratch).addImm(0));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003826 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
3827 .addMBB(loop1MBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003828 BB->addSuccessor(loop1MBB);
3829 BB->addSuccessor(exitMBB);
3830
3831 // exitMBB:
3832 // ...
3833 BB = exitMBB;
Jim Grosbach5efaed32010-01-15 00:18:34 +00003834
Dan Gohman14152b42010-07-06 20:24:04 +00003835 MI->eraseFromParent(); // The instruction is gone now.
Jim Grosbach5efaed32010-01-15 00:18:34 +00003836
Jim Grosbach5278eb82009-12-11 01:42:04 +00003837 return BB;
3838}
3839
3840MachineBasicBlock *
Jim Grosbache801dc42009-12-12 01:40:06 +00003841ARMTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
3842 unsigned Size, unsigned BinOpcode) const {
Jim Grosbachc3c23542009-12-14 04:22:04 +00003843 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
3844 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
3845
3846 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Jim Grosbach867bbbf2010-01-15 00:22:18 +00003847 MachineFunction *MF = BB->getParent();
Jim Grosbachc3c23542009-12-14 04:22:04 +00003848 MachineFunction::iterator It = BB;
3849 ++It;
3850
3851 unsigned dest = MI->getOperand(0).getReg();
3852 unsigned ptr = MI->getOperand(1).getReg();
3853 unsigned incr = MI->getOperand(2).getReg();
3854 DebugLoc dl = MI->getDebugLoc();
Rafael Espindolafda60d32009-12-18 16:59:39 +00003855
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003856 bool isThumb2 = Subtarget->isThumb2();
Jim Grosbachc3c23542009-12-14 04:22:04 +00003857 unsigned ldrOpc, strOpc;
3858 switch (Size) {
3859 default: llvm_unreachable("unsupported size for AtomicCmpSwap!");
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003860 case 1:
3861 ldrOpc = isThumb2 ? ARM::t2LDREXB : ARM::LDREXB;
Jakob Stoklund Olesen15913c92010-01-13 19:54:39 +00003862 strOpc = isThumb2 ? ARM::t2STREXB : ARM::STREXB;
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003863 break;
3864 case 2:
3865 ldrOpc = isThumb2 ? ARM::t2LDREXH : ARM::LDREXH;
3866 strOpc = isThumb2 ? ARM::t2STREXH : ARM::STREXH;
3867 break;
3868 case 4:
3869 ldrOpc = isThumb2 ? ARM::t2LDREX : ARM::LDREX;
3870 strOpc = isThumb2 ? ARM::t2STREX : ARM::STREX;
3871 break;
Jim Grosbachc3c23542009-12-14 04:22:04 +00003872 }
3873
Jim Grosbach867bbbf2010-01-15 00:22:18 +00003874 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
3875 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
3876 MF->insert(It, loopMBB);
3877 MF->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00003878
3879 // Transfer the remainder of BB and its successor edges to exitMBB.
3880 exitMBB->splice(exitMBB->begin(), BB,
3881 llvm::next(MachineBasicBlock::iterator(MI)),
3882 BB->end());
3883 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Jim Grosbachc3c23542009-12-14 04:22:04 +00003884
Jim Grosbach867bbbf2010-01-15 00:22:18 +00003885 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Jim Grosbachc3c23542009-12-14 04:22:04 +00003886 unsigned scratch = RegInfo.createVirtualRegister(ARM::GPRRegisterClass);
3887 unsigned scratch2 = (!BinOpcode) ? incr :
3888 RegInfo.createVirtualRegister(ARM::GPRRegisterClass);
3889
3890 // thisMBB:
3891 // ...
3892 // fallthrough --> loopMBB
3893 BB->addSuccessor(loopMBB);
3894
3895 // loopMBB:
3896 // ldrex dest, ptr
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003897 // <binop> scratch2, dest, incr
3898 // strex scratch, scratch2, ptr
Jim Grosbachc3c23542009-12-14 04:22:04 +00003899 // cmp scratch, #0
3900 // bne- loopMBB
3901 // fallthrough --> exitMBB
3902 BB = loopMBB;
3903 AddDefaultPred(BuildMI(BB, dl, TII->get(ldrOpc), dest).addReg(ptr));
Jim Grosbachc67b5562009-12-15 00:12:35 +00003904 if (BinOpcode) {
3905 // operand order needs to go the other way for NAND
3906 if (BinOpcode == ARM::BICrr || BinOpcode == ARM::t2BICrr)
3907 AddDefaultPred(BuildMI(BB, dl, TII->get(BinOpcode), scratch2).
3908 addReg(incr).addReg(dest)).addReg(0);
3909 else
3910 AddDefaultPred(BuildMI(BB, dl, TII->get(BinOpcode), scratch2).
3911 addReg(dest).addReg(incr)).addReg(0);
3912 }
Jim Grosbachc3c23542009-12-14 04:22:04 +00003913
3914 AddDefaultPred(BuildMI(BB, dl, TII->get(strOpc), scratch).addReg(scratch2)
3915 .addReg(ptr));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003916 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
Jim Grosbachc3c23542009-12-14 04:22:04 +00003917 .addReg(scratch).addImm(0));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003918 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
3919 .addMBB(loopMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbachc3c23542009-12-14 04:22:04 +00003920
3921 BB->addSuccessor(loopMBB);
3922 BB->addSuccessor(exitMBB);
3923
3924 // exitMBB:
3925 // ...
3926 BB = exitMBB;
Evan Cheng102ebf12009-12-21 19:53:39 +00003927
Dan Gohman14152b42010-07-06 20:24:04 +00003928 MI->eraseFromParent(); // The instruction is gone now.
Evan Cheng102ebf12009-12-21 19:53:39 +00003929
Jim Grosbachc3c23542009-12-14 04:22:04 +00003930 return BB;
Jim Grosbache801dc42009-12-12 01:40:06 +00003931}
3932
Evan Cheng218977b2010-07-13 19:27:42 +00003933static
3934MachineBasicBlock *OtherSucc(MachineBasicBlock *MBB, MachineBasicBlock *Succ) {
3935 for (MachineBasicBlock::succ_iterator I = MBB->succ_begin(),
3936 E = MBB->succ_end(); I != E; ++I)
3937 if (*I != Succ)
3938 return *I;
3939 llvm_unreachable("Expecting a BB with two successors!");
3940}
3941
Jim Grosbache801dc42009-12-12 01:40:06 +00003942MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00003943ARMTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00003944 MachineBasicBlock *BB) const {
Evan Chenga8e29892007-01-19 07:51:42 +00003945 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Dale Johannesenb6728402009-02-13 02:25:56 +00003946 DebugLoc dl = MI->getDebugLoc();
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003947 bool isThumb2 = Subtarget->isThumb2();
Evan Chenga8e29892007-01-19 07:51:42 +00003948 switch (MI->getOpcode()) {
Evan Cheng86198642009-08-07 00:34:42 +00003949 default:
Jim Grosbach5278eb82009-12-11 01:42:04 +00003950 MI->dump();
Evan Cheng86198642009-08-07 00:34:42 +00003951 llvm_unreachable("Unexpected instr type to insert");
Jim Grosbach5278eb82009-12-11 01:42:04 +00003952
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003953 case ARM::ATOMIC_LOAD_ADD_I8:
3954 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
3955 case ARM::ATOMIC_LOAD_ADD_I16:
3956 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
3957 case ARM::ATOMIC_LOAD_ADD_I32:
3958 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003959
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003960 case ARM::ATOMIC_LOAD_AND_I8:
3961 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
3962 case ARM::ATOMIC_LOAD_AND_I16:
3963 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
3964 case ARM::ATOMIC_LOAD_AND_I32:
3965 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003966
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003967 case ARM::ATOMIC_LOAD_OR_I8:
3968 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
3969 case ARM::ATOMIC_LOAD_OR_I16:
3970 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
3971 case ARM::ATOMIC_LOAD_OR_I32:
3972 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003973
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003974 case ARM::ATOMIC_LOAD_XOR_I8:
3975 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
3976 case ARM::ATOMIC_LOAD_XOR_I16:
3977 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
3978 case ARM::ATOMIC_LOAD_XOR_I32:
3979 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00003980
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003981 case ARM::ATOMIC_LOAD_NAND_I8:
3982 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
3983 case ARM::ATOMIC_LOAD_NAND_I16:
3984 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
3985 case ARM::ATOMIC_LOAD_NAND_I32:
3986 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00003987
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003988 case ARM::ATOMIC_LOAD_SUB_I8:
3989 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
3990 case ARM::ATOMIC_LOAD_SUB_I16:
3991 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
3992 case ARM::ATOMIC_LOAD_SUB_I32:
3993 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00003994
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003995 case ARM::ATOMIC_SWAP_I8: return EmitAtomicBinary(MI, BB, 1, 0);
3996 case ARM::ATOMIC_SWAP_I16: return EmitAtomicBinary(MI, BB, 2, 0);
3997 case ARM::ATOMIC_SWAP_I32: return EmitAtomicBinary(MI, BB, 4, 0);
Jim Grosbache801dc42009-12-12 01:40:06 +00003998
3999 case ARM::ATOMIC_CMP_SWAP_I8: return EmitAtomicCmpSwap(MI, BB, 1);
4000 case ARM::ATOMIC_CMP_SWAP_I16: return EmitAtomicCmpSwap(MI, BB, 2);
4001 case ARM::ATOMIC_CMP_SWAP_I32: return EmitAtomicCmpSwap(MI, BB, 4);
Jim Grosbach5278eb82009-12-11 01:42:04 +00004002
Evan Cheng007ea272009-08-12 05:17:19 +00004003 case ARM::tMOVCCr_pseudo: {
Evan Chenga8e29892007-01-19 07:51:42 +00004004 // To "insert" a SELECT_CC instruction, we actually have to insert the
4005 // diamond control-flow pattern. The incoming instruction knows the
4006 // destination vreg to set, the condition code register to branch on, the
4007 // true/false values to select between, and a branch opcode to use.
4008 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00004009 MachineFunction::iterator It = BB;
Evan Chenga8e29892007-01-19 07:51:42 +00004010 ++It;
4011
4012 // thisMBB:
4013 // ...
4014 // TrueVal = ...
4015 // cmpTY ccX, r1, r2
4016 // bCC copy1MBB
4017 // fallthrough --> copy0MBB
4018 MachineBasicBlock *thisMBB = BB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00004019 MachineFunction *F = BB->getParent();
4020 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
4021 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dan Gohman258c58c2010-07-06 15:49:48 +00004022 F->insert(It, copy0MBB);
4023 F->insert(It, sinkMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00004024
4025 // Transfer the remainder of BB and its successor edges to sinkMBB.
4026 sinkMBB->splice(sinkMBB->begin(), BB,
4027 llvm::next(MachineBasicBlock::iterator(MI)),
4028 BB->end());
4029 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
4030
Dan Gohman258c58c2010-07-06 15:49:48 +00004031 BB->addSuccessor(copy0MBB);
4032 BB->addSuccessor(sinkMBB);
Dan Gohmanb81c7712010-07-06 15:18:19 +00004033
Dan Gohman14152b42010-07-06 20:24:04 +00004034 BuildMI(BB, dl, TII->get(ARM::tBcc)).addMBB(sinkMBB)
4035 .addImm(MI->getOperand(3).getImm()).addReg(MI->getOperand(4).getReg());
4036
Evan Chenga8e29892007-01-19 07:51:42 +00004037 // copy0MBB:
4038 // %FalseValue = ...
4039 // # fallthrough to sinkMBB
4040 BB = copy0MBB;
4041
4042 // Update machine-CFG edges
4043 BB->addSuccessor(sinkMBB);
4044
4045 // sinkMBB:
4046 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
4047 // ...
4048 BB = sinkMBB;
Dan Gohman14152b42010-07-06 20:24:04 +00004049 BuildMI(*BB, BB->begin(), dl,
4050 TII->get(ARM::PHI), MI->getOperand(0).getReg())
Evan Chenga8e29892007-01-19 07:51:42 +00004051 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
4052 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
4053
Dan Gohman14152b42010-07-06 20:24:04 +00004054 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Chenga8e29892007-01-19 07:51:42 +00004055 return BB;
4056 }
Evan Cheng86198642009-08-07 00:34:42 +00004057
Evan Cheng218977b2010-07-13 19:27:42 +00004058 case ARM::BCCi64:
4059 case ARM::BCCZi64: {
4060 // Compare both parts that make up the double comparison separately for
4061 // equality.
4062 bool RHSisZero = MI->getOpcode() == ARM::BCCZi64;
4063
4064 unsigned LHS1 = MI->getOperand(1).getReg();
4065 unsigned LHS2 = MI->getOperand(2).getReg();
4066 if (RHSisZero) {
4067 AddDefaultPred(BuildMI(BB, dl,
4068 TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
4069 .addReg(LHS1).addImm(0));
4070 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
4071 .addReg(LHS2).addImm(0)
4072 .addImm(ARMCC::EQ).addReg(ARM::CPSR);
4073 } else {
4074 unsigned RHS1 = MI->getOperand(3).getReg();
4075 unsigned RHS2 = MI->getOperand(4).getReg();
4076 AddDefaultPred(BuildMI(BB, dl,
4077 TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
4078 .addReg(LHS1).addReg(RHS1));
4079 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
4080 .addReg(LHS2).addReg(RHS2)
4081 .addImm(ARMCC::EQ).addReg(ARM::CPSR);
4082 }
4083
4084 MachineBasicBlock *destMBB = MI->getOperand(RHSisZero ? 3 : 5).getMBB();
4085 MachineBasicBlock *exitMBB = OtherSucc(BB, destMBB);
4086 if (MI->getOperand(0).getImm() == ARMCC::NE)
4087 std::swap(destMBB, exitMBB);
4088
4089 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
4090 .addMBB(destMBB).addImm(ARMCC::EQ).addReg(ARM::CPSR);
4091 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2B : ARM::B))
4092 .addMBB(exitMBB);
4093
4094 MI->eraseFromParent(); // The pseudo instruction is gone now.
4095 return BB;
4096 }
4097
Evan Cheng86198642009-08-07 00:34:42 +00004098 case ARM::tANDsp:
4099 case ARM::tADDspr_:
4100 case ARM::tSUBspi_:
4101 case ARM::t2SUBrSPi_:
4102 case ARM::t2SUBrSPi12_:
4103 case ARM::t2SUBrSPs_: {
4104 MachineFunction *MF = BB->getParent();
4105 unsigned DstReg = MI->getOperand(0).getReg();
4106 unsigned SrcReg = MI->getOperand(1).getReg();
4107 bool DstIsDead = MI->getOperand(0).isDead();
4108 bool SrcIsKill = MI->getOperand(1).isKill();
4109
4110 if (SrcReg != ARM::SP) {
4111 // Copy the source to SP from virtual register.
4112 const TargetRegisterClass *RC = MF->getRegInfo().getRegClass(SrcReg);
4113 unsigned CopyOpc = (RC == ARM::tGPRRegisterClass)
4114 ? ARM::tMOVtgpr2gpr : ARM::tMOVgpr2gpr;
Dan Gohman14152b42010-07-06 20:24:04 +00004115 BuildMI(*BB, MI, dl, TII->get(CopyOpc), ARM::SP)
Evan Cheng86198642009-08-07 00:34:42 +00004116 .addReg(SrcReg, getKillRegState(SrcIsKill));
4117 }
4118
4119 unsigned OpOpc = 0;
4120 bool NeedPred = false, NeedCC = false, NeedOp3 = false;
4121 switch (MI->getOpcode()) {
4122 default:
4123 llvm_unreachable("Unexpected pseudo instruction!");
4124 case ARM::tANDsp:
4125 OpOpc = ARM::tAND;
4126 NeedPred = true;
4127 break;
4128 case ARM::tADDspr_:
4129 OpOpc = ARM::tADDspr;
4130 break;
4131 case ARM::tSUBspi_:
4132 OpOpc = ARM::tSUBspi;
4133 break;
4134 case ARM::t2SUBrSPi_:
4135 OpOpc = ARM::t2SUBrSPi;
4136 NeedPred = true; NeedCC = true;
4137 break;
4138 case ARM::t2SUBrSPi12_:
4139 OpOpc = ARM::t2SUBrSPi12;
4140 NeedPred = true;
4141 break;
4142 case ARM::t2SUBrSPs_:
4143 OpOpc = ARM::t2SUBrSPs;
4144 NeedPred = true; NeedCC = true; NeedOp3 = true;
4145 break;
4146 }
Dan Gohman14152b42010-07-06 20:24:04 +00004147 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(OpOpc), ARM::SP);
Evan Cheng86198642009-08-07 00:34:42 +00004148 if (OpOpc == ARM::tAND)
4149 AddDefaultT1CC(MIB);
4150 MIB.addReg(ARM::SP);
4151 MIB.addOperand(MI->getOperand(2));
4152 if (NeedOp3)
4153 MIB.addOperand(MI->getOperand(3));
4154 if (NeedPred)
4155 AddDefaultPred(MIB);
4156 if (NeedCC)
4157 AddDefaultCC(MIB);
4158
4159 // Copy the result from SP to virtual register.
4160 const TargetRegisterClass *RC = MF->getRegInfo().getRegClass(DstReg);
4161 unsigned CopyOpc = (RC == ARM::tGPRRegisterClass)
4162 ? ARM::tMOVgpr2tgpr : ARM::tMOVgpr2gpr;
Dan Gohman14152b42010-07-06 20:24:04 +00004163 BuildMI(*BB, MI, dl, TII->get(CopyOpc))
Evan Cheng86198642009-08-07 00:34:42 +00004164 .addReg(DstReg, getDefRegState(true) | getDeadRegState(DstIsDead))
4165 .addReg(ARM::SP);
Dan Gohman14152b42010-07-06 20:24:04 +00004166 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Cheng86198642009-08-07 00:34:42 +00004167 return BB;
4168 }
Evan Chenga8e29892007-01-19 07:51:42 +00004169 }
4170}
4171
4172//===----------------------------------------------------------------------===//
4173// ARM Optimization Hooks
4174//===----------------------------------------------------------------------===//
4175
Chris Lattnerd1980a52009-03-12 06:52:53 +00004176static
4177SDValue combineSelectAndUse(SDNode *N, SDValue Slct, SDValue OtherOp,
4178 TargetLowering::DAGCombinerInfo &DCI) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00004179 SelectionDAG &DAG = DCI.DAG;
4180 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Owen Andersone50ed302009-08-10 22:56:29 +00004181 EVT VT = N->getValueType(0);
Chris Lattnerd1980a52009-03-12 06:52:53 +00004182 unsigned Opc = N->getOpcode();
4183 bool isSlctCC = Slct.getOpcode() == ISD::SELECT_CC;
4184 SDValue LHS = isSlctCC ? Slct.getOperand(2) : Slct.getOperand(1);
4185 SDValue RHS = isSlctCC ? Slct.getOperand(3) : Slct.getOperand(2);
4186 ISD::CondCode CC = ISD::SETCC_INVALID;
4187
4188 if (isSlctCC) {
4189 CC = cast<CondCodeSDNode>(Slct.getOperand(4))->get();
4190 } else {
4191 SDValue CCOp = Slct.getOperand(0);
4192 if (CCOp.getOpcode() == ISD::SETCC)
4193 CC = cast<CondCodeSDNode>(CCOp.getOperand(2))->get();
4194 }
4195
4196 bool DoXform = false;
4197 bool InvCC = false;
4198 assert ((Opc == ISD::ADD || (Opc == ISD::SUB && Slct == N->getOperand(1))) &&
4199 "Bad input!");
4200
4201 if (LHS.getOpcode() == ISD::Constant &&
4202 cast<ConstantSDNode>(LHS)->isNullValue()) {
4203 DoXform = true;
4204 } else if (CC != ISD::SETCC_INVALID &&
4205 RHS.getOpcode() == ISD::Constant &&
4206 cast<ConstantSDNode>(RHS)->isNullValue()) {
4207 std::swap(LHS, RHS);
4208 SDValue Op0 = Slct.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00004209 EVT OpVT = isSlctCC ? Op0.getValueType() :
Chris Lattnerd1980a52009-03-12 06:52:53 +00004210 Op0.getOperand(0).getValueType();
4211 bool isInt = OpVT.isInteger();
4212 CC = ISD::getSetCCInverse(CC, isInt);
4213
4214 if (!TLI.isCondCodeLegal(CC, OpVT))
4215 return SDValue(); // Inverse operator isn't legal.
4216
4217 DoXform = true;
4218 InvCC = true;
4219 }
4220
4221 if (DoXform) {
4222 SDValue Result = DAG.getNode(Opc, RHS.getDebugLoc(), VT, OtherOp, RHS);
4223 if (isSlctCC)
4224 return DAG.getSelectCC(N->getDebugLoc(), OtherOp, Result,
4225 Slct.getOperand(0), Slct.getOperand(1), CC);
4226 SDValue CCOp = Slct.getOperand(0);
4227 if (InvCC)
4228 CCOp = DAG.getSetCC(Slct.getDebugLoc(), CCOp.getValueType(),
4229 CCOp.getOperand(0), CCOp.getOperand(1), CC);
4230 return DAG.getNode(ISD::SELECT, N->getDebugLoc(), VT,
4231 CCOp, OtherOp, Result);
4232 }
4233 return SDValue();
4234}
4235
Bob Wilson3d5792a2010-07-29 20:34:14 +00004236/// PerformADDCombineWithOperands - Try DAG combinations for an ADD with
4237/// operands N0 and N1. This is a helper for PerformADDCombine that is
4238/// called with the default operands, and if that fails, with commuted
4239/// operands.
4240static SDValue PerformADDCombineWithOperands(SDNode *N, SDValue N0, SDValue N1,
4241 TargetLowering::DAGCombinerInfo &DCI) {
Bob Wilson67b453b2010-08-04 00:12:08 +00004242 SelectionDAG &DAG = DCI.DAG;
4243
Chris Lattnerd1980a52009-03-12 06:52:53 +00004244 // fold (add (select cc, 0, c), x) -> (select cc, x, (add, x, c))
4245 if (N0.getOpcode() == ISD::SELECT && N0.getNode()->hasOneUse()) {
4246 SDValue Result = combineSelectAndUse(N, N0, N1, DCI);
4247 if (Result.getNode()) return Result;
4248 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00004249
Bob Wilson67b453b2010-08-04 00:12:08 +00004250 // fold (add (arm_neon_vabd a, b) c) -> (arm_neon_vaba c, a, b)
4251 EVT VT = N->getValueType(0);
4252 if (N0.getOpcode() == ISD::INTRINSIC_WO_CHAIN && VT.isInteger()) {
4253 unsigned IntNo = cast<ConstantSDNode>(N0.getOperand(0))->getZExtValue();
4254 if (IntNo == Intrinsic::arm_neon_vabds)
4255 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, N->getDebugLoc(), VT,
4256 DAG.getConstant(Intrinsic::arm_neon_vabas, MVT::i32),
4257 N1, N0.getOperand(1), N0.getOperand(2));
4258 if (IntNo == Intrinsic::arm_neon_vabdu)
4259 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, N->getDebugLoc(), VT,
4260 DAG.getConstant(Intrinsic::arm_neon_vabau, MVT::i32),
4261 N1, N0.getOperand(1), N0.getOperand(2));
4262 }
4263
Chris Lattnerd1980a52009-03-12 06:52:53 +00004264 return SDValue();
4265}
4266
Bob Wilson3d5792a2010-07-29 20:34:14 +00004267/// PerformADDCombine - Target-specific dag combine xforms for ISD::ADD.
4268///
4269static SDValue PerformADDCombine(SDNode *N,
4270 TargetLowering::DAGCombinerInfo &DCI) {
4271 SDValue N0 = N->getOperand(0);
4272 SDValue N1 = N->getOperand(1);
4273
4274 // First try with the default operand order.
4275 SDValue Result = PerformADDCombineWithOperands(N, N0, N1, DCI);
4276 if (Result.getNode())
4277 return Result;
4278
4279 // If that didn't work, try again with the operands commuted.
4280 return PerformADDCombineWithOperands(N, N1, N0, DCI);
4281}
4282
Chris Lattnerd1980a52009-03-12 06:52:53 +00004283/// PerformSUBCombine - Target-specific dag combine xforms for ISD::SUB.
Bob Wilson3d5792a2010-07-29 20:34:14 +00004284///
Chris Lattnerd1980a52009-03-12 06:52:53 +00004285static SDValue PerformSUBCombine(SDNode *N,
4286 TargetLowering::DAGCombinerInfo &DCI) {
Bob Wilson3d5792a2010-07-29 20:34:14 +00004287 SDValue N0 = N->getOperand(0);
4288 SDValue N1 = N->getOperand(1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00004289
Chris Lattnerd1980a52009-03-12 06:52:53 +00004290 // fold (sub x, (select cc, 0, c)) -> (select cc, x, (sub, x, c))
4291 if (N1.getOpcode() == ISD::SELECT && N1.getNode()->hasOneUse()) {
4292 SDValue Result = combineSelectAndUse(N, N1, N0, DCI);
4293 if (Result.getNode()) return Result;
4294 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00004295
Chris Lattnerd1980a52009-03-12 06:52:53 +00004296 return SDValue();
4297}
4298
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004299static SDValue PerformMULCombine(SDNode *N,
4300 TargetLowering::DAGCombinerInfo &DCI,
4301 const ARMSubtarget *Subtarget) {
4302 SelectionDAG &DAG = DCI.DAG;
4303
4304 if (Subtarget->isThumb1Only())
4305 return SDValue();
4306
4307 if (DAG.getMachineFunction().
4308 getFunction()->hasFnAttr(Attribute::OptimizeForSize))
4309 return SDValue();
4310
4311 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
4312 return SDValue();
4313
4314 EVT VT = N->getValueType(0);
4315 if (VT != MVT::i32)
4316 return SDValue();
4317
4318 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
4319 if (!C)
4320 return SDValue();
4321
4322 uint64_t MulAmt = C->getZExtValue();
4323 unsigned ShiftAmt = CountTrailingZeros_64(MulAmt);
4324 ShiftAmt = ShiftAmt & (32 - 1);
4325 SDValue V = N->getOperand(0);
4326 DebugLoc DL = N->getDebugLoc();
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004327
Anton Korobeynikov4878b842010-05-16 08:54:20 +00004328 SDValue Res;
4329 MulAmt >>= ShiftAmt;
4330 if (isPowerOf2_32(MulAmt - 1)) {
4331 // (mul x, 2^N + 1) => (add (shl x, N), x)
4332 Res = DAG.getNode(ISD::ADD, DL, VT,
4333 V, DAG.getNode(ISD::SHL, DL, VT,
4334 V, DAG.getConstant(Log2_32(MulAmt-1),
4335 MVT::i32)));
4336 } else if (isPowerOf2_32(MulAmt + 1)) {
4337 // (mul x, 2^N - 1) => (sub (shl x, N), x)
4338 Res = DAG.getNode(ISD::SUB, DL, VT,
4339 DAG.getNode(ISD::SHL, DL, VT,
4340 V, DAG.getConstant(Log2_32(MulAmt+1),
4341 MVT::i32)),
4342 V);
4343 } else
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004344 return SDValue();
Anton Korobeynikov4878b842010-05-16 08:54:20 +00004345
4346 if (ShiftAmt != 0)
4347 Res = DAG.getNode(ISD::SHL, DL, VT, Res,
4348 DAG.getConstant(ShiftAmt, MVT::i32));
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004349
4350 // Do not add new nodes to DAG combiner worklist.
Anton Korobeynikov4878b842010-05-16 08:54:20 +00004351 DCI.CombineTo(N, Res, false);
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004352 return SDValue();
4353}
4354
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004355/// PerformORCombine - Target-specific dag combine xforms for ISD::OR
4356static SDValue PerformORCombine(SDNode *N,
4357 TargetLowering::DAGCombinerInfo &DCI,
4358 const ARMSubtarget *Subtarget) {
Jim Grosbach54238562010-07-17 03:30:54 +00004359 // Try to use the ARM/Thumb2 BFI (bitfield insert) instruction when
4360 // reasonable.
4361
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004362 // BFI is only available on V6T2+
4363 if (Subtarget->isThumb1Only() || !Subtarget->hasV6T2Ops())
4364 return SDValue();
4365
4366 SelectionDAG &DAG = DCI.DAG;
4367 SDValue N0 = N->getOperand(0), N1 = N->getOperand(1);
Jim Grosbach54238562010-07-17 03:30:54 +00004368 DebugLoc DL = N->getDebugLoc();
4369 // 1) or (and A, mask), val => ARMbfi A, val, mask
4370 // iff (val & mask) == val
4371 //
4372 // 2) or (and A, mask), (and B, mask2) => ARMbfi A, (lsr B, amt), mask
4373 // 2a) iff isBitFieldInvertedMask(mask) && isBitFieldInvertedMask(~mask2)
4374 // && CountPopulation_32(mask) == CountPopulation_32(~mask2)
4375 // 2b) iff isBitFieldInvertedMask(~mask) && isBitFieldInvertedMask(mask2)
4376 // && CountPopulation_32(mask) == CountPopulation_32(~mask2)
4377 // (i.e., copy a bitfield value into another bitfield of the same width)
4378 if (N0.getOpcode() != ISD::AND)
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004379 return SDValue();
4380
4381 EVT VT = N->getValueType(0);
4382 if (VT != MVT::i32)
4383 return SDValue();
4384
Jim Grosbach54238562010-07-17 03:30:54 +00004385
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004386 // The value and the mask need to be constants so we can verify this is
4387 // actually a bitfield set. If the mask is 0xffff, we can do better
4388 // via a movt instruction, so don't use BFI in that case.
4389 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
4390 if (!C)
4391 return SDValue();
4392 unsigned Mask = C->getZExtValue();
4393 if (Mask == 0xffff)
4394 return SDValue();
Jim Grosbach54238562010-07-17 03:30:54 +00004395 SDValue Res;
4396 // Case (1): or (and A, mask), val => ARMbfi A, val, mask
4397 if ((C = dyn_cast<ConstantSDNode>(N1))) {
4398 unsigned Val = C->getZExtValue();
4399 if (!ARM::isBitFieldInvertedMask(Mask) || (Val & ~Mask) != Val)
4400 return SDValue();
4401 Val >>= CountTrailingZeros_32(~Mask);
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004402
Jim Grosbach54238562010-07-17 03:30:54 +00004403 Res = DAG.getNode(ARMISD::BFI, DL, VT, N0.getOperand(0),
4404 DAG.getConstant(Val, MVT::i32),
4405 DAG.getConstant(Mask, MVT::i32));
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004406
Jim Grosbach54238562010-07-17 03:30:54 +00004407 // Do not add new nodes to DAG combiner worklist.
4408 DCI.CombineTo(N, Res, false);
4409 } else if (N1.getOpcode() == ISD::AND) {
4410 // case (2) or (and A, mask), (and B, mask2) => ARMbfi A, (lsr B, amt), mask
4411 C = dyn_cast<ConstantSDNode>(N1.getOperand(1));
4412 if (!C)
4413 return SDValue();
4414 unsigned Mask2 = C->getZExtValue();
4415
4416 if (ARM::isBitFieldInvertedMask(Mask) &&
4417 ARM::isBitFieldInvertedMask(~Mask2) &&
4418 (CountPopulation_32(Mask) == CountPopulation_32(~Mask2))) {
4419 // The pack halfword instruction works better for masks that fit it,
4420 // so use that when it's available.
4421 if (Subtarget->hasT2ExtractPack() &&
4422 (Mask == 0xffff || Mask == 0xffff0000))
4423 return SDValue();
4424 // 2a
4425 unsigned lsb = CountTrailingZeros_32(Mask2);
4426 Res = DAG.getNode(ISD::SRL, DL, VT, N1.getOperand(0),
4427 DAG.getConstant(lsb, MVT::i32));
4428 Res = DAG.getNode(ARMISD::BFI, DL, VT, N0.getOperand(0), Res,
4429 DAG.getConstant(Mask, MVT::i32));
4430 // Do not add new nodes to DAG combiner worklist.
4431 DCI.CombineTo(N, Res, false);
4432 } else if (ARM::isBitFieldInvertedMask(~Mask) &&
4433 ARM::isBitFieldInvertedMask(Mask2) &&
4434 (CountPopulation_32(~Mask) == CountPopulation_32(Mask2))) {
4435 // The pack halfword instruction works better for masks that fit it,
4436 // so use that when it's available.
4437 if (Subtarget->hasT2ExtractPack() &&
4438 (Mask2 == 0xffff || Mask2 == 0xffff0000))
4439 return SDValue();
4440 // 2b
4441 unsigned lsb = CountTrailingZeros_32(Mask);
4442 Res = DAG.getNode(ISD::SRL, DL, VT, N0.getOperand(0),
4443 DAG.getConstant(lsb, MVT::i32));
4444 Res = DAG.getNode(ARMISD::BFI, DL, VT, N1.getOperand(0), Res,
4445 DAG.getConstant(Mask2, MVT::i32));
4446 // Do not add new nodes to DAG combiner worklist.
4447 DCI.CombineTo(N, Res, false);
4448 }
4449 }
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004450
4451 return SDValue();
4452}
4453
Bob Wilsoncb9a6aa2010-01-19 22:56:26 +00004454/// PerformVMOVRRDCombine - Target-specific dag combine xforms for
4455/// ARMISD::VMOVRRD.
Jim Grosbache5165492009-11-09 00:11:35 +00004456static SDValue PerformVMOVRRDCombine(SDNode *N,
Bob Wilson2dc4f542009-03-20 22:42:55 +00004457 TargetLowering::DAGCombinerInfo &DCI) {
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00004458 // fmrrd(fmdrr x, y) -> x,y
Dan Gohman475871a2008-07-27 21:46:04 +00004459 SDValue InDouble = N->getOperand(0);
Jim Grosbache5165492009-11-09 00:11:35 +00004460 if (InDouble.getOpcode() == ARMISD::VMOVDRR)
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00004461 return DCI.CombineTo(N, InDouble.getOperand(0), InDouble.getOperand(1));
Dan Gohman475871a2008-07-27 21:46:04 +00004462 return SDValue();
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00004463}
4464
Bob Wilson9e82bf12010-07-14 01:22:12 +00004465/// PerformVDUPLANECombine - Target-specific dag combine xforms for
4466/// ARMISD::VDUPLANE.
4467static SDValue PerformVDUPLANECombine(SDNode *N,
4468 TargetLowering::DAGCombinerInfo &DCI) {
Bob Wilson7e3f0d22010-07-14 06:31:50 +00004469 // If the source is already a VMOVIMM or VMVNIMM splat, the VDUPLANE is
4470 // redundant.
Bob Wilson9e82bf12010-07-14 01:22:12 +00004471 SDValue Op = N->getOperand(0);
4472 EVT VT = N->getValueType(0);
4473
4474 // Ignore bit_converts.
4475 while (Op.getOpcode() == ISD::BIT_CONVERT)
4476 Op = Op.getOperand(0);
Bob Wilson7e3f0d22010-07-14 06:31:50 +00004477 if (Op.getOpcode() != ARMISD::VMOVIMM && Op.getOpcode() != ARMISD::VMVNIMM)
Bob Wilson9e82bf12010-07-14 01:22:12 +00004478 return SDValue();
4479
4480 // Make sure the VMOV element size is not bigger than the VDUPLANE elements.
4481 unsigned EltSize = Op.getValueType().getVectorElementType().getSizeInBits();
4482 // The canonical VMOV for a zero vector uses a 32-bit element size.
4483 unsigned Imm = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
4484 unsigned EltBits;
4485 if (ARM_AM::decodeNEONModImm(Imm, EltBits) == 0)
4486 EltSize = 8;
4487 if (EltSize > VT.getVectorElementType().getSizeInBits())
4488 return SDValue();
4489
4490 SDValue Res = DCI.DAG.getNode(ISD::BIT_CONVERT, N->getDebugLoc(), VT, Op);
4491 return DCI.CombineTo(N, Res, false);
4492}
4493
Bob Wilson5bafff32009-06-22 23:27:02 +00004494/// getVShiftImm - Check if this is a valid build_vector for the immediate
4495/// operand of a vector shift operation, where all the elements of the
4496/// build_vector must have the same constant integer value.
4497static bool getVShiftImm(SDValue Op, unsigned ElementBits, int64_t &Cnt) {
4498 // Ignore bit_converts.
4499 while (Op.getOpcode() == ISD::BIT_CONVERT)
4500 Op = Op.getOperand(0);
4501 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
4502 APInt SplatBits, SplatUndef;
4503 unsigned SplatBitSize;
4504 bool HasAnyUndefs;
4505 if (! BVN || ! BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize,
4506 HasAnyUndefs, ElementBits) ||
4507 SplatBitSize > ElementBits)
4508 return false;
4509 Cnt = SplatBits.getSExtValue();
4510 return true;
4511}
4512
4513/// isVShiftLImm - Check if this is a valid build_vector for the immediate
4514/// operand of a vector shift left operation. That value must be in the range:
4515/// 0 <= Value < ElementBits for a left shift; or
4516/// 0 <= Value <= ElementBits for a long left shift.
Owen Andersone50ed302009-08-10 22:56:29 +00004517static bool isVShiftLImm(SDValue Op, EVT VT, bool isLong, int64_t &Cnt) {
Bob Wilson5bafff32009-06-22 23:27:02 +00004518 assert(VT.isVector() && "vector shift count is not a vector type");
4519 unsigned ElementBits = VT.getVectorElementType().getSizeInBits();
4520 if (! getVShiftImm(Op, ElementBits, Cnt))
4521 return false;
4522 return (Cnt >= 0 && (isLong ? Cnt-1 : Cnt) < ElementBits);
4523}
4524
4525/// isVShiftRImm - Check if this is a valid build_vector for the immediate
4526/// operand of a vector shift right operation. For a shift opcode, the value
4527/// is positive, but for an intrinsic the value count must be negative. The
4528/// absolute value must be in the range:
4529/// 1 <= |Value| <= ElementBits for a right shift; or
4530/// 1 <= |Value| <= ElementBits/2 for a narrow right shift.
Owen Andersone50ed302009-08-10 22:56:29 +00004531static bool isVShiftRImm(SDValue Op, EVT VT, bool isNarrow, bool isIntrinsic,
Bob Wilson5bafff32009-06-22 23:27:02 +00004532 int64_t &Cnt) {
4533 assert(VT.isVector() && "vector shift count is not a vector type");
4534 unsigned ElementBits = VT.getVectorElementType().getSizeInBits();
4535 if (! getVShiftImm(Op, ElementBits, Cnt))
4536 return false;
4537 if (isIntrinsic)
4538 Cnt = -Cnt;
4539 return (Cnt >= 1 && Cnt <= (isNarrow ? ElementBits/2 : ElementBits));
4540}
4541
4542/// PerformIntrinsicCombine - ARM-specific DAG combining for intrinsics.
4543static SDValue PerformIntrinsicCombine(SDNode *N, SelectionDAG &DAG) {
4544 unsigned IntNo = cast<ConstantSDNode>(N->getOperand(0))->getZExtValue();
4545 switch (IntNo) {
4546 default:
4547 // Don't do anything for most intrinsics.
4548 break;
4549
4550 // Vector shifts: check for immediate versions and lower them.
4551 // Note: This is done during DAG combining instead of DAG legalizing because
4552 // the build_vectors for 64-bit vector element shift counts are generally
4553 // not legal, and it is hard to see their values after they get legalized to
4554 // loads from a constant pool.
4555 case Intrinsic::arm_neon_vshifts:
4556 case Intrinsic::arm_neon_vshiftu:
4557 case Intrinsic::arm_neon_vshiftls:
4558 case Intrinsic::arm_neon_vshiftlu:
4559 case Intrinsic::arm_neon_vshiftn:
4560 case Intrinsic::arm_neon_vrshifts:
4561 case Intrinsic::arm_neon_vrshiftu:
4562 case Intrinsic::arm_neon_vrshiftn:
4563 case Intrinsic::arm_neon_vqshifts:
4564 case Intrinsic::arm_neon_vqshiftu:
4565 case Intrinsic::arm_neon_vqshiftsu:
4566 case Intrinsic::arm_neon_vqshiftns:
4567 case Intrinsic::arm_neon_vqshiftnu:
4568 case Intrinsic::arm_neon_vqshiftnsu:
4569 case Intrinsic::arm_neon_vqrshiftns:
4570 case Intrinsic::arm_neon_vqrshiftnu:
4571 case Intrinsic::arm_neon_vqrshiftnsu: {
Owen Andersone50ed302009-08-10 22:56:29 +00004572 EVT VT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00004573 int64_t Cnt;
4574 unsigned VShiftOpc = 0;
4575
4576 switch (IntNo) {
4577 case Intrinsic::arm_neon_vshifts:
4578 case Intrinsic::arm_neon_vshiftu:
4579 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt)) {
4580 VShiftOpc = ARMISD::VSHL;
4581 break;
4582 }
4583 if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt)) {
4584 VShiftOpc = (IntNo == Intrinsic::arm_neon_vshifts ?
4585 ARMISD::VSHRs : ARMISD::VSHRu);
4586 break;
4587 }
4588 return SDValue();
4589
4590 case Intrinsic::arm_neon_vshiftls:
4591 case Intrinsic::arm_neon_vshiftlu:
4592 if (isVShiftLImm(N->getOperand(2), VT, true, Cnt))
4593 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00004594 llvm_unreachable("invalid shift count for vshll intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00004595
4596 case Intrinsic::arm_neon_vrshifts:
4597 case Intrinsic::arm_neon_vrshiftu:
4598 if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt))
4599 break;
4600 return SDValue();
4601
4602 case Intrinsic::arm_neon_vqshifts:
4603 case Intrinsic::arm_neon_vqshiftu:
4604 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt))
4605 break;
4606 return SDValue();
4607
4608 case Intrinsic::arm_neon_vqshiftsu:
4609 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt))
4610 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00004611 llvm_unreachable("invalid shift count for vqshlu intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00004612
4613 case Intrinsic::arm_neon_vshiftn:
4614 case Intrinsic::arm_neon_vrshiftn:
4615 case Intrinsic::arm_neon_vqshiftns:
4616 case Intrinsic::arm_neon_vqshiftnu:
4617 case Intrinsic::arm_neon_vqshiftnsu:
4618 case Intrinsic::arm_neon_vqrshiftns:
4619 case Intrinsic::arm_neon_vqrshiftnu:
4620 case Intrinsic::arm_neon_vqrshiftnsu:
4621 // Narrowing shifts require an immediate right shift.
4622 if (isVShiftRImm(N->getOperand(2), VT, true, true, Cnt))
4623 break;
Jim Grosbach18f30e62010-06-02 21:53:11 +00004624 llvm_unreachable("invalid shift count for narrowing vector shift "
4625 "intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00004626
4627 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00004628 llvm_unreachable("unhandled vector shift");
Bob Wilson5bafff32009-06-22 23:27:02 +00004629 }
4630
4631 switch (IntNo) {
4632 case Intrinsic::arm_neon_vshifts:
4633 case Intrinsic::arm_neon_vshiftu:
4634 // Opcode already set above.
4635 break;
4636 case Intrinsic::arm_neon_vshiftls:
4637 case Intrinsic::arm_neon_vshiftlu:
4638 if (Cnt == VT.getVectorElementType().getSizeInBits())
4639 VShiftOpc = ARMISD::VSHLLi;
4640 else
4641 VShiftOpc = (IntNo == Intrinsic::arm_neon_vshiftls ?
4642 ARMISD::VSHLLs : ARMISD::VSHLLu);
4643 break;
4644 case Intrinsic::arm_neon_vshiftn:
4645 VShiftOpc = ARMISD::VSHRN; break;
4646 case Intrinsic::arm_neon_vrshifts:
4647 VShiftOpc = ARMISD::VRSHRs; break;
4648 case Intrinsic::arm_neon_vrshiftu:
4649 VShiftOpc = ARMISD::VRSHRu; break;
4650 case Intrinsic::arm_neon_vrshiftn:
4651 VShiftOpc = ARMISD::VRSHRN; break;
4652 case Intrinsic::arm_neon_vqshifts:
4653 VShiftOpc = ARMISD::VQSHLs; break;
4654 case Intrinsic::arm_neon_vqshiftu:
4655 VShiftOpc = ARMISD::VQSHLu; break;
4656 case Intrinsic::arm_neon_vqshiftsu:
4657 VShiftOpc = ARMISD::VQSHLsu; break;
4658 case Intrinsic::arm_neon_vqshiftns:
4659 VShiftOpc = ARMISD::VQSHRNs; break;
4660 case Intrinsic::arm_neon_vqshiftnu:
4661 VShiftOpc = ARMISD::VQSHRNu; break;
4662 case Intrinsic::arm_neon_vqshiftnsu:
4663 VShiftOpc = ARMISD::VQSHRNsu; break;
4664 case Intrinsic::arm_neon_vqrshiftns:
4665 VShiftOpc = ARMISD::VQRSHRNs; break;
4666 case Intrinsic::arm_neon_vqrshiftnu:
4667 VShiftOpc = ARMISD::VQRSHRNu; break;
4668 case Intrinsic::arm_neon_vqrshiftnsu:
4669 VShiftOpc = ARMISD::VQRSHRNsu; break;
4670 }
4671
4672 return DAG.getNode(VShiftOpc, N->getDebugLoc(), N->getValueType(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00004673 N->getOperand(1), DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00004674 }
4675
4676 case Intrinsic::arm_neon_vshiftins: {
Owen Andersone50ed302009-08-10 22:56:29 +00004677 EVT VT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00004678 int64_t Cnt;
4679 unsigned VShiftOpc = 0;
4680
4681 if (isVShiftLImm(N->getOperand(3), VT, false, Cnt))
4682 VShiftOpc = ARMISD::VSLI;
4683 else if (isVShiftRImm(N->getOperand(3), VT, false, true, Cnt))
4684 VShiftOpc = ARMISD::VSRI;
4685 else {
Torok Edwinc23197a2009-07-14 16:55:14 +00004686 llvm_unreachable("invalid shift count for vsli/vsri intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00004687 }
4688
4689 return DAG.getNode(VShiftOpc, N->getDebugLoc(), N->getValueType(0),
4690 N->getOperand(1), N->getOperand(2),
Owen Anderson825b72b2009-08-11 20:47:22 +00004691 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00004692 }
4693
4694 case Intrinsic::arm_neon_vqrshifts:
4695 case Intrinsic::arm_neon_vqrshiftu:
4696 // No immediate versions of these to check for.
4697 break;
4698 }
4699
4700 return SDValue();
4701}
4702
4703/// PerformShiftCombine - Checks for immediate versions of vector shifts and
4704/// lowers them. As with the vector shift intrinsics, this is done during DAG
4705/// combining instead of DAG legalizing because the build_vectors for 64-bit
4706/// vector element shift counts are generally not legal, and it is hard to see
4707/// their values after they get legalized to loads from a constant pool.
4708static SDValue PerformShiftCombine(SDNode *N, SelectionDAG &DAG,
4709 const ARMSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00004710 EVT VT = N->getValueType(0);
Bob Wilson5bafff32009-06-22 23:27:02 +00004711
4712 // Nothing to be done for scalar shifts.
4713 if (! VT.isVector())
4714 return SDValue();
4715
4716 assert(ST->hasNEON() && "unexpected vector shift");
4717 int64_t Cnt;
4718
4719 switch (N->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004720 default: llvm_unreachable("unexpected shift opcode");
Bob Wilson5bafff32009-06-22 23:27:02 +00004721
4722 case ISD::SHL:
4723 if (isVShiftLImm(N->getOperand(1), VT, false, Cnt))
4724 return DAG.getNode(ARMISD::VSHL, N->getDebugLoc(), VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00004725 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00004726 break;
4727
4728 case ISD::SRA:
4729 case ISD::SRL:
4730 if (isVShiftRImm(N->getOperand(1), VT, false, false, Cnt)) {
4731 unsigned VShiftOpc = (N->getOpcode() == ISD::SRA ?
4732 ARMISD::VSHRs : ARMISD::VSHRu);
4733 return DAG.getNode(VShiftOpc, N->getDebugLoc(), VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00004734 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00004735 }
4736 }
4737 return SDValue();
4738}
4739
4740/// PerformExtendCombine - Target-specific DAG combining for ISD::SIGN_EXTEND,
4741/// ISD::ZERO_EXTEND, and ISD::ANY_EXTEND.
4742static SDValue PerformExtendCombine(SDNode *N, SelectionDAG &DAG,
4743 const ARMSubtarget *ST) {
4744 SDValue N0 = N->getOperand(0);
4745
4746 // Check for sign- and zero-extensions of vector extract operations of 8-
4747 // and 16-bit vector elements. NEON supports these directly. They are
4748 // handled during DAG combining because type legalization will promote them
4749 // to 32-bit types and it is messy to recognize the operations after that.
4750 if (ST->hasNEON() && N0.getOpcode() == ISD::EXTRACT_VECTOR_ELT) {
4751 SDValue Vec = N0.getOperand(0);
4752 SDValue Lane = N0.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00004753 EVT VT = N->getValueType(0);
4754 EVT EltVT = N0.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00004755 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
4756
Owen Anderson825b72b2009-08-11 20:47:22 +00004757 if (VT == MVT::i32 &&
4758 (EltVT == MVT::i8 || EltVT == MVT::i16) &&
Bob Wilson5bafff32009-06-22 23:27:02 +00004759 TLI.isTypeLegal(Vec.getValueType())) {
4760
4761 unsigned Opc = 0;
4762 switch (N->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004763 default: llvm_unreachable("unexpected opcode");
Bob Wilson5bafff32009-06-22 23:27:02 +00004764 case ISD::SIGN_EXTEND:
4765 Opc = ARMISD::VGETLANEs;
4766 break;
4767 case ISD::ZERO_EXTEND:
4768 case ISD::ANY_EXTEND:
4769 Opc = ARMISD::VGETLANEu;
4770 break;
4771 }
4772 return DAG.getNode(Opc, N->getDebugLoc(), VT, Vec, Lane);
4773 }
4774 }
4775
4776 return SDValue();
4777}
4778
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004779/// PerformSELECT_CCCombine - Target-specific DAG combining for ISD::SELECT_CC
4780/// to match f32 max/min patterns to use NEON vmax/vmin instructions.
4781static SDValue PerformSELECT_CCCombine(SDNode *N, SelectionDAG &DAG,
4782 const ARMSubtarget *ST) {
4783 // If the target supports NEON, try to use vmax/vmin instructions for f32
Evan Cheng60108e92010-07-15 22:07:12 +00004784 // selects like "x < y ? x : y". Unless the NoNaNsFPMath option is set,
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004785 // be careful about NaNs: NEON's vmax/vmin return NaN if either operand is
4786 // a NaN; only do the transformation when it matches that behavior.
4787
4788 // For now only do this when using NEON for FP operations; if using VFP, it
4789 // is not obvious that the benefit outweighs the cost of switching to the
4790 // NEON pipeline.
4791 if (!ST->hasNEON() || !ST->useNEONForSinglePrecisionFP() ||
4792 N->getValueType(0) != MVT::f32)
4793 return SDValue();
4794
4795 SDValue CondLHS = N->getOperand(0);
4796 SDValue CondRHS = N->getOperand(1);
4797 SDValue LHS = N->getOperand(2);
4798 SDValue RHS = N->getOperand(3);
4799 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(4))->get();
4800
4801 unsigned Opcode = 0;
4802 bool IsReversed;
Bob Wilsone742bb52010-02-24 22:15:53 +00004803 if (DAG.isEqualTo(LHS, CondLHS) && DAG.isEqualTo(RHS, CondRHS)) {
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004804 IsReversed = false; // x CC y ? x : y
Bob Wilsone742bb52010-02-24 22:15:53 +00004805 } else if (DAG.isEqualTo(LHS, CondRHS) && DAG.isEqualTo(RHS, CondLHS)) {
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004806 IsReversed = true ; // x CC y ? y : x
4807 } else {
4808 return SDValue();
4809 }
4810
Bob Wilsone742bb52010-02-24 22:15:53 +00004811 bool IsUnordered;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004812 switch (CC) {
4813 default: break;
4814 case ISD::SETOLT:
4815 case ISD::SETOLE:
4816 case ISD::SETLT:
4817 case ISD::SETLE:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004818 case ISD::SETULT:
4819 case ISD::SETULE:
Bob Wilsone742bb52010-02-24 22:15:53 +00004820 // If LHS is NaN, an ordered comparison will be false and the result will
4821 // be the RHS, but vmin(NaN, RHS) = NaN. Avoid this by checking that LHS
4822 // != NaN. Likewise, for unordered comparisons, check for RHS != NaN.
4823 IsUnordered = (CC == ISD::SETULT || CC == ISD::SETULE);
4824 if (!DAG.isKnownNeverNaN(IsUnordered ? RHS : LHS))
4825 break;
4826 // For less-than-or-equal comparisons, "+0 <= -0" will be true but vmin
4827 // will return -0, so vmin can only be used for unsafe math or if one of
4828 // the operands is known to be nonzero.
4829 if ((CC == ISD::SETLE || CC == ISD::SETOLE || CC == ISD::SETULE) &&
4830 !UnsafeFPMath &&
4831 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
4832 break;
4833 Opcode = IsReversed ? ARMISD::FMAX : ARMISD::FMIN;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004834 break;
4835
4836 case ISD::SETOGT:
4837 case ISD::SETOGE:
4838 case ISD::SETGT:
4839 case ISD::SETGE:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004840 case ISD::SETUGT:
4841 case ISD::SETUGE:
Bob Wilsone742bb52010-02-24 22:15:53 +00004842 // If LHS is NaN, an ordered comparison will be false and the result will
4843 // be the RHS, but vmax(NaN, RHS) = NaN. Avoid this by checking that LHS
4844 // != NaN. Likewise, for unordered comparisons, check for RHS != NaN.
4845 IsUnordered = (CC == ISD::SETUGT || CC == ISD::SETUGE);
4846 if (!DAG.isKnownNeverNaN(IsUnordered ? RHS : LHS))
4847 break;
4848 // For greater-than-or-equal comparisons, "-0 >= +0" will be true but vmax
4849 // will return +0, so vmax can only be used for unsafe math or if one of
4850 // the operands is known to be nonzero.
4851 if ((CC == ISD::SETGE || CC == ISD::SETOGE || CC == ISD::SETUGE) &&
4852 !UnsafeFPMath &&
4853 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
4854 break;
4855 Opcode = IsReversed ? ARMISD::FMIN : ARMISD::FMAX;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004856 break;
4857 }
4858
4859 if (!Opcode)
4860 return SDValue();
4861 return DAG.getNode(Opcode, N->getDebugLoc(), N->getValueType(0), LHS, RHS);
4862}
4863
Dan Gohman475871a2008-07-27 21:46:04 +00004864SDValue ARMTargetLowering::PerformDAGCombine(SDNode *N,
Bob Wilson2dc4f542009-03-20 22:42:55 +00004865 DAGCombinerInfo &DCI) const {
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00004866 switch (N->getOpcode()) {
4867 default: break;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004868 case ISD::ADD: return PerformADDCombine(N, DCI);
4869 case ISD::SUB: return PerformSUBCombine(N, DCI);
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004870 case ISD::MUL: return PerformMULCombine(N, DCI, Subtarget);
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004871 case ISD::OR: return PerformORCombine(N, DCI, Subtarget);
Jim Grosbache5165492009-11-09 00:11:35 +00004872 case ARMISD::VMOVRRD: return PerformVMOVRRDCombine(N, DCI);
Bob Wilson9e82bf12010-07-14 01:22:12 +00004873 case ARMISD::VDUPLANE: return PerformVDUPLANECombine(N, DCI);
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004874 case ISD::INTRINSIC_WO_CHAIN: return PerformIntrinsicCombine(N, DCI.DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00004875 case ISD::SHL:
4876 case ISD::SRA:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004877 case ISD::SRL: return PerformShiftCombine(N, DCI.DAG, Subtarget);
Bob Wilson5bafff32009-06-22 23:27:02 +00004878 case ISD::SIGN_EXTEND:
4879 case ISD::ZERO_EXTEND:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004880 case ISD::ANY_EXTEND: return PerformExtendCombine(N, DCI.DAG, Subtarget);
4881 case ISD::SELECT_CC: return PerformSELECT_CCCombine(N, DCI.DAG, Subtarget);
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00004882 }
Dan Gohman475871a2008-07-27 21:46:04 +00004883 return SDValue();
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00004884}
4885
Bill Wendlingaf566342009-08-15 21:21:19 +00004886bool ARMTargetLowering::allowsUnalignedMemoryAccesses(EVT VT) const {
4887 if (!Subtarget->hasV6Ops())
4888 // Pre-v6 does not support unaligned mem access.
4889 return false;
Bob Wilson86fe66d2010-06-25 04:12:31 +00004890
4891 // v6+ may or may not support unaligned mem access depending on the system
4892 // configuration.
4893 // FIXME: This is pretty conservative. Should we provide cmdline option to
4894 // control the behaviour?
4895 if (!Subtarget->isTargetDarwin())
4896 return false;
Bill Wendlingaf566342009-08-15 21:21:19 +00004897
4898 switch (VT.getSimpleVT().SimpleTy) {
4899 default:
4900 return false;
4901 case MVT::i8:
4902 case MVT::i16:
4903 case MVT::i32:
4904 return true;
4905 // FIXME: VLD1 etc with standard alignment is legal.
4906 }
4907}
4908
Evan Chenge6c835f2009-08-14 20:09:37 +00004909static bool isLegalT1AddressImmediate(int64_t V, EVT VT) {
4910 if (V < 0)
4911 return false;
4912
4913 unsigned Scale = 1;
4914 switch (VT.getSimpleVT().SimpleTy) {
4915 default: return false;
4916 case MVT::i1:
4917 case MVT::i8:
4918 // Scale == 1;
4919 break;
4920 case MVT::i16:
4921 // Scale == 2;
4922 Scale = 2;
4923 break;
4924 case MVT::i32:
4925 // Scale == 4;
4926 Scale = 4;
4927 break;
4928 }
4929
4930 if ((V & (Scale - 1)) != 0)
4931 return false;
4932 V /= Scale;
4933 return V == (V & ((1LL << 5) - 1));
4934}
4935
4936static bool isLegalT2AddressImmediate(int64_t V, EVT VT,
4937 const ARMSubtarget *Subtarget) {
4938 bool isNeg = false;
4939 if (V < 0) {
4940 isNeg = true;
4941 V = - V;
4942 }
4943
4944 switch (VT.getSimpleVT().SimpleTy) {
4945 default: return false;
4946 case MVT::i1:
4947 case MVT::i8:
4948 case MVT::i16:
4949 case MVT::i32:
4950 // + imm12 or - imm8
4951 if (isNeg)
4952 return V == (V & ((1LL << 8) - 1));
4953 return V == (V & ((1LL << 12) - 1));
4954 case MVT::f32:
4955 case MVT::f64:
4956 // Same as ARM mode. FIXME: NEON?
4957 if (!Subtarget->hasVFP2())
4958 return false;
4959 if ((V & 3) != 0)
4960 return false;
4961 V >>= 2;
4962 return V == (V & ((1LL << 8) - 1));
4963 }
4964}
4965
Evan Chengb01fad62007-03-12 23:30:29 +00004966/// isLegalAddressImmediate - Return true if the integer value can be used
4967/// as the offset of the target addressing mode for load / store of the
4968/// given type.
Owen Andersone50ed302009-08-10 22:56:29 +00004969static bool isLegalAddressImmediate(int64_t V, EVT VT,
Chris Lattner37caf8c2007-04-09 23:33:39 +00004970 const ARMSubtarget *Subtarget) {
Evan Cheng961f8792007-03-13 20:37:59 +00004971 if (V == 0)
4972 return true;
4973
Evan Cheng65011532009-03-09 19:15:00 +00004974 if (!VT.isSimple())
4975 return false;
4976
Evan Chenge6c835f2009-08-14 20:09:37 +00004977 if (Subtarget->isThumb1Only())
4978 return isLegalT1AddressImmediate(V, VT);
4979 else if (Subtarget->isThumb2())
4980 return isLegalT2AddressImmediate(V, VT, Subtarget);
Evan Chengb01fad62007-03-12 23:30:29 +00004981
Evan Chenge6c835f2009-08-14 20:09:37 +00004982 // ARM mode.
Evan Chengb01fad62007-03-12 23:30:29 +00004983 if (V < 0)
4984 V = - V;
Owen Anderson825b72b2009-08-11 20:47:22 +00004985 switch (VT.getSimpleVT().SimpleTy) {
Evan Chengb01fad62007-03-12 23:30:29 +00004986 default: return false;
Owen Anderson825b72b2009-08-11 20:47:22 +00004987 case MVT::i1:
4988 case MVT::i8:
4989 case MVT::i32:
Evan Chengb01fad62007-03-12 23:30:29 +00004990 // +- imm12
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004991 return V == (V & ((1LL << 12) - 1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004992 case MVT::i16:
Evan Chengb01fad62007-03-12 23:30:29 +00004993 // +- imm8
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004994 return V == (V & ((1LL << 8) - 1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004995 case MVT::f32:
4996 case MVT::f64:
Evan Chenge6c835f2009-08-14 20:09:37 +00004997 if (!Subtarget->hasVFP2()) // FIXME: NEON?
Evan Chengb01fad62007-03-12 23:30:29 +00004998 return false;
Evan Cheng0b0a9a92007-05-03 02:00:18 +00004999 if ((V & 3) != 0)
Evan Chengb01fad62007-03-12 23:30:29 +00005000 return false;
5001 V >>= 2;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00005002 return V == (V & ((1LL << 8) - 1));
Evan Chengb01fad62007-03-12 23:30:29 +00005003 }
Evan Chenga8e29892007-01-19 07:51:42 +00005004}
5005
Evan Chenge6c835f2009-08-14 20:09:37 +00005006bool ARMTargetLowering::isLegalT2ScaledAddressingMode(const AddrMode &AM,
5007 EVT VT) const {
5008 int Scale = AM.Scale;
5009 if (Scale < 0)
5010 return false;
5011
5012 switch (VT.getSimpleVT().SimpleTy) {
5013 default: return false;
5014 case MVT::i1:
5015 case MVT::i8:
5016 case MVT::i16:
5017 case MVT::i32:
5018 if (Scale == 1)
5019 return true;
5020 // r + r << imm
5021 Scale = Scale & ~1;
5022 return Scale == 2 || Scale == 4 || Scale == 8;
5023 case MVT::i64:
5024 // r + r
5025 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
5026 return true;
5027 return false;
5028 case MVT::isVoid:
5029 // Note, we allow "void" uses (basically, uses that aren't loads or
5030 // stores), because arm allows folding a scale into many arithmetic
5031 // operations. This should be made more precise and revisited later.
5032
5033 // Allow r << imm, but the imm has to be a multiple of two.
5034 if (Scale & 1) return false;
5035 return isPowerOf2_32(Scale);
5036 }
5037}
5038
Chris Lattner37caf8c2007-04-09 23:33:39 +00005039/// isLegalAddressingMode - Return true if the addressing mode represented
5040/// by AM is legal for this target, for a load/store of the specified type.
Bob Wilson2dc4f542009-03-20 22:42:55 +00005041bool ARMTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattner37caf8c2007-04-09 23:33:39 +00005042 const Type *Ty) const {
Owen Andersone50ed302009-08-10 22:56:29 +00005043 EVT VT = getValueType(Ty, true);
Bob Wilson2c7dab12009-04-08 17:55:28 +00005044 if (!isLegalAddressImmediate(AM.BaseOffs, VT, Subtarget))
Evan Chengb01fad62007-03-12 23:30:29 +00005045 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00005046
Chris Lattner37caf8c2007-04-09 23:33:39 +00005047 // Can never fold addr of global into load/store.
Bob Wilson2dc4f542009-03-20 22:42:55 +00005048 if (AM.BaseGV)
Chris Lattner37caf8c2007-04-09 23:33:39 +00005049 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00005050
Chris Lattner37caf8c2007-04-09 23:33:39 +00005051 switch (AM.Scale) {
5052 case 0: // no scale reg, must be "r+i" or "r", or "i".
5053 break;
5054 case 1:
Evan Chenge6c835f2009-08-14 20:09:37 +00005055 if (Subtarget->isThumb1Only())
Chris Lattner37caf8c2007-04-09 23:33:39 +00005056 return false;
Chris Lattner5a3d40d2007-04-13 06:50:55 +00005057 // FALL THROUGH.
Chris Lattner37caf8c2007-04-09 23:33:39 +00005058 default:
Chris Lattner5a3d40d2007-04-13 06:50:55 +00005059 // ARM doesn't support any R+R*scale+imm addr modes.
5060 if (AM.BaseOffs)
5061 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00005062
Bob Wilson2c7dab12009-04-08 17:55:28 +00005063 if (!VT.isSimple())
5064 return false;
5065
Evan Chenge6c835f2009-08-14 20:09:37 +00005066 if (Subtarget->isThumb2())
5067 return isLegalT2ScaledAddressingMode(AM, VT);
5068
Chris Lattnereb13d1b2007-04-10 03:48:29 +00005069 int Scale = AM.Scale;
Owen Anderson825b72b2009-08-11 20:47:22 +00005070 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner37caf8c2007-04-09 23:33:39 +00005071 default: return false;
Owen Anderson825b72b2009-08-11 20:47:22 +00005072 case MVT::i1:
5073 case MVT::i8:
5074 case MVT::i32:
Chris Lattnereb13d1b2007-04-10 03:48:29 +00005075 if (Scale < 0) Scale = -Scale;
5076 if (Scale == 1)
Chris Lattner37caf8c2007-04-09 23:33:39 +00005077 return true;
5078 // r + r << imm
Chris Lattnere1152942007-04-11 16:17:12 +00005079 return isPowerOf2_32(Scale & ~1);
Owen Anderson825b72b2009-08-11 20:47:22 +00005080 case MVT::i16:
Evan Chenge6c835f2009-08-14 20:09:37 +00005081 case MVT::i64:
Chris Lattner37caf8c2007-04-09 23:33:39 +00005082 // r + r
Chris Lattnereb13d1b2007-04-10 03:48:29 +00005083 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
Chris Lattner37caf8c2007-04-09 23:33:39 +00005084 return true;
Chris Lattnere1152942007-04-11 16:17:12 +00005085 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00005086
Owen Anderson825b72b2009-08-11 20:47:22 +00005087 case MVT::isVoid:
Chris Lattner37caf8c2007-04-09 23:33:39 +00005088 // Note, we allow "void" uses (basically, uses that aren't loads or
5089 // stores), because arm allows folding a scale into many arithmetic
5090 // operations. This should be made more precise and revisited later.
Bob Wilson2dc4f542009-03-20 22:42:55 +00005091
Chris Lattner37caf8c2007-04-09 23:33:39 +00005092 // Allow r << imm, but the imm has to be a multiple of two.
Evan Chenge6c835f2009-08-14 20:09:37 +00005093 if (Scale & 1) return false;
5094 return isPowerOf2_32(Scale);
Chris Lattner37caf8c2007-04-09 23:33:39 +00005095 }
5096 break;
Evan Chengb01fad62007-03-12 23:30:29 +00005097 }
Chris Lattner37caf8c2007-04-09 23:33:39 +00005098 return true;
Evan Chengb01fad62007-03-12 23:30:29 +00005099}
5100
Evan Cheng77e47512009-11-11 19:05:52 +00005101/// isLegalICmpImmediate - Return true if the specified immediate is legal
5102/// icmp immediate, that is the target has icmp instructions which can compare
5103/// a register against the immediate without having to materialize the
5104/// immediate into a register.
Evan Cheng06b53c02009-11-12 07:13:11 +00005105bool ARMTargetLowering::isLegalICmpImmediate(int64_t Imm) const {
Evan Cheng77e47512009-11-11 19:05:52 +00005106 if (!Subtarget->isThumb())
5107 return ARM_AM::getSOImmVal(Imm) != -1;
5108 if (Subtarget->isThumb2())
5109 return ARM_AM::getT2SOImmVal(Imm) != -1;
Evan Cheng06b53c02009-11-12 07:13:11 +00005110 return Imm >= 0 && Imm <= 255;
Evan Cheng77e47512009-11-11 19:05:52 +00005111}
5112
Owen Andersone50ed302009-08-10 22:56:29 +00005113static bool getARMIndexedAddressParts(SDNode *Ptr, EVT VT,
Evan Chenge88d5ce2009-07-02 07:28:31 +00005114 bool isSEXTLoad, SDValue &Base,
5115 SDValue &Offset, bool &isInc,
5116 SelectionDAG &DAG) {
Evan Chenga8e29892007-01-19 07:51:42 +00005117 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
5118 return false;
5119
Owen Anderson825b72b2009-08-11 20:47:22 +00005120 if (VT == MVT::i16 || ((VT == MVT::i8 || VT == MVT::i1) && isSEXTLoad)) {
Evan Chenga8e29892007-01-19 07:51:42 +00005121 // AddressingMode 3
5122 Base = Ptr->getOperand(0);
5123 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005124 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00005125 if (RHSC < 0 && RHSC > -256) {
Evan Chenge88d5ce2009-07-02 07:28:31 +00005126 assert(Ptr->getOpcode() == ISD::ADD);
Evan Chenga8e29892007-01-19 07:51:42 +00005127 isInc = false;
5128 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
5129 return true;
5130 }
5131 }
5132 isInc = (Ptr->getOpcode() == ISD::ADD);
5133 Offset = Ptr->getOperand(1);
5134 return true;
Owen Anderson825b72b2009-08-11 20:47:22 +00005135 } else if (VT == MVT::i32 || VT == MVT::i8 || VT == MVT::i1) {
Evan Chenga8e29892007-01-19 07:51:42 +00005136 // AddressingMode 2
5137 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005138 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00005139 if (RHSC < 0 && RHSC > -0x1000) {
Evan Chenge88d5ce2009-07-02 07:28:31 +00005140 assert(Ptr->getOpcode() == ISD::ADD);
Evan Chenga8e29892007-01-19 07:51:42 +00005141 isInc = false;
5142 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
5143 Base = Ptr->getOperand(0);
5144 return true;
5145 }
5146 }
5147
5148 if (Ptr->getOpcode() == ISD::ADD) {
5149 isInc = true;
5150 ARM_AM::ShiftOpc ShOpcVal= ARM_AM::getShiftOpcForNode(Ptr->getOperand(0));
5151 if (ShOpcVal != ARM_AM::no_shift) {
5152 Base = Ptr->getOperand(1);
5153 Offset = Ptr->getOperand(0);
5154 } else {
5155 Base = Ptr->getOperand(0);
5156 Offset = Ptr->getOperand(1);
5157 }
5158 return true;
5159 }
5160
5161 isInc = (Ptr->getOpcode() == ISD::ADD);
5162 Base = Ptr->getOperand(0);
5163 Offset = Ptr->getOperand(1);
5164 return true;
5165 }
5166
Jim Grosbache5165492009-11-09 00:11:35 +00005167 // FIXME: Use VLDM / VSTM to emulate indexed FP load / store.
Evan Chenga8e29892007-01-19 07:51:42 +00005168 return false;
5169}
5170
Owen Andersone50ed302009-08-10 22:56:29 +00005171static bool getT2IndexedAddressParts(SDNode *Ptr, EVT VT,
Evan Chenge88d5ce2009-07-02 07:28:31 +00005172 bool isSEXTLoad, SDValue &Base,
5173 SDValue &Offset, bool &isInc,
5174 SelectionDAG &DAG) {
5175 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
5176 return false;
5177
5178 Base = Ptr->getOperand(0);
5179 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
5180 int RHSC = (int)RHS->getZExtValue();
5181 if (RHSC < 0 && RHSC > -0x100) { // 8 bits.
5182 assert(Ptr->getOpcode() == ISD::ADD);
5183 isInc = false;
5184 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
5185 return true;
5186 } else if (RHSC > 0 && RHSC < 0x100) { // 8 bit, no zero.
5187 isInc = Ptr->getOpcode() == ISD::ADD;
5188 Offset = DAG.getConstant(RHSC, RHS->getValueType(0));
5189 return true;
5190 }
5191 }
5192
5193 return false;
5194}
5195
Evan Chenga8e29892007-01-19 07:51:42 +00005196/// getPreIndexedAddressParts - returns true by value, base pointer and
5197/// offset pointer and addressing mode by reference if the node's address
5198/// can be legally represented as pre-indexed load / store address.
5199bool
Dan Gohman475871a2008-07-27 21:46:04 +00005200ARMTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
5201 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00005202 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00005203 SelectionDAG &DAG) const {
Evan Chenge88d5ce2009-07-02 07:28:31 +00005204 if (Subtarget->isThumb1Only())
Evan Chenga8e29892007-01-19 07:51:42 +00005205 return false;
5206
Owen Andersone50ed302009-08-10 22:56:29 +00005207 EVT VT;
Dan Gohman475871a2008-07-27 21:46:04 +00005208 SDValue Ptr;
Evan Chenga8e29892007-01-19 07:51:42 +00005209 bool isSEXTLoad = false;
5210 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
5211 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00005212 VT = LD->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00005213 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
5214 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
5215 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00005216 VT = ST->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00005217 } else
5218 return false;
5219
5220 bool isInc;
Evan Chenge88d5ce2009-07-02 07:28:31 +00005221 bool isLegal = false;
Evan Chenge6c835f2009-08-14 20:09:37 +00005222 if (Subtarget->isThumb2())
Evan Chenge88d5ce2009-07-02 07:28:31 +00005223 isLegal = getT2IndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base,
5224 Offset, isInc, DAG);
Jim Grosbach764ab522009-08-11 15:33:49 +00005225 else
Evan Chenge88d5ce2009-07-02 07:28:31 +00005226 isLegal = getARMIndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base,
Evan Cheng04129572009-07-02 06:44:30 +00005227 Offset, isInc, DAG);
Evan Chenge88d5ce2009-07-02 07:28:31 +00005228 if (!isLegal)
5229 return false;
5230
5231 AM = isInc ? ISD::PRE_INC : ISD::PRE_DEC;
5232 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00005233}
5234
5235/// getPostIndexedAddressParts - returns true by value, base pointer and
5236/// offset pointer and addressing mode by reference if this node can be
5237/// combined with a load / store to form a post-indexed load / store.
5238bool ARMTargetLowering::getPostIndexedAddressParts(SDNode *N, SDNode *Op,
Dan Gohman475871a2008-07-27 21:46:04 +00005239 SDValue &Base,
5240 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00005241 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00005242 SelectionDAG &DAG) const {
Evan Chenge88d5ce2009-07-02 07:28:31 +00005243 if (Subtarget->isThumb1Only())
Evan Chenga8e29892007-01-19 07:51:42 +00005244 return false;
5245
Owen Andersone50ed302009-08-10 22:56:29 +00005246 EVT VT;
Dan Gohman475871a2008-07-27 21:46:04 +00005247 SDValue Ptr;
Evan Chenga8e29892007-01-19 07:51:42 +00005248 bool isSEXTLoad = false;
5249 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Dan Gohmanb625f2f2008-01-30 00:15:11 +00005250 VT = LD->getMemoryVT();
Evan Cheng28dad2a2010-05-18 21:31:17 +00005251 Ptr = LD->getBasePtr();
Evan Chenga8e29892007-01-19 07:51:42 +00005252 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
5253 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Dan Gohmanb625f2f2008-01-30 00:15:11 +00005254 VT = ST->getMemoryVT();
Evan Cheng28dad2a2010-05-18 21:31:17 +00005255 Ptr = ST->getBasePtr();
Evan Chenga8e29892007-01-19 07:51:42 +00005256 } else
5257 return false;
5258
5259 bool isInc;
Evan Chenge88d5ce2009-07-02 07:28:31 +00005260 bool isLegal = false;
Evan Chenge6c835f2009-08-14 20:09:37 +00005261 if (Subtarget->isThumb2())
Evan Chenge88d5ce2009-07-02 07:28:31 +00005262 isLegal = getT2IndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
Evan Cheng28dad2a2010-05-18 21:31:17 +00005263 isInc, DAG);
Jim Grosbach764ab522009-08-11 15:33:49 +00005264 else
Evan Chenge88d5ce2009-07-02 07:28:31 +00005265 isLegal = getARMIndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
5266 isInc, DAG);
5267 if (!isLegal)
5268 return false;
5269
Evan Cheng28dad2a2010-05-18 21:31:17 +00005270 if (Ptr != Base) {
5271 // Swap base ptr and offset to catch more post-index load / store when
5272 // it's legal. In Thumb2 mode, offset must be an immediate.
5273 if (Ptr == Offset && Op->getOpcode() == ISD::ADD &&
5274 !Subtarget->isThumb2())
5275 std::swap(Base, Offset);
5276
5277 // Post-indexed load / store update the base pointer.
5278 if (Ptr != Base)
5279 return false;
5280 }
5281
Evan Chenge88d5ce2009-07-02 07:28:31 +00005282 AM = isInc ? ISD::POST_INC : ISD::POST_DEC;
5283 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00005284}
5285
Dan Gohman475871a2008-07-27 21:46:04 +00005286void ARMTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00005287 const APInt &Mask,
Bob Wilson2dc4f542009-03-20 22:42:55 +00005288 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00005289 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00005290 const SelectionDAG &DAG,
Evan Chenga8e29892007-01-19 07:51:42 +00005291 unsigned Depth) const {
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00005292 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
Evan Chenga8e29892007-01-19 07:51:42 +00005293 switch (Op.getOpcode()) {
5294 default: break;
5295 case ARMISD::CMOV: {
5296 // Bits are known zero/one if known on the LHS and RHS.
Dan Gohmanea859be2007-06-22 14:59:07 +00005297 DAG.ComputeMaskedBits(Op.getOperand(0), Mask, KnownZero, KnownOne, Depth+1);
Evan Chenga8e29892007-01-19 07:51:42 +00005298 if (KnownZero == 0 && KnownOne == 0) return;
5299
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00005300 APInt KnownZeroRHS, KnownOneRHS;
Dan Gohmanea859be2007-06-22 14:59:07 +00005301 DAG.ComputeMaskedBits(Op.getOperand(1), Mask,
5302 KnownZeroRHS, KnownOneRHS, Depth+1);
Evan Chenga8e29892007-01-19 07:51:42 +00005303 KnownZero &= KnownZeroRHS;
5304 KnownOne &= KnownOneRHS;
5305 return;
5306 }
5307 }
5308}
5309
5310//===----------------------------------------------------------------------===//
5311// ARM Inline Assembly Support
5312//===----------------------------------------------------------------------===//
5313
5314/// getConstraintType - Given a constraint letter, return the type of
5315/// constraint it is for this target.
5316ARMTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00005317ARMTargetLowering::getConstraintType(const std::string &Constraint) const {
5318 if (Constraint.size() == 1) {
5319 switch (Constraint[0]) {
5320 default: break;
5321 case 'l': return C_RegisterClass;
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005322 case 'w': return C_RegisterClass;
Chris Lattner4234f572007-03-25 02:14:49 +00005323 }
Evan Chenga8e29892007-01-19 07:51:42 +00005324 }
Chris Lattner4234f572007-03-25 02:14:49 +00005325 return TargetLowering::getConstraintType(Constraint);
Evan Chenga8e29892007-01-19 07:51:42 +00005326}
5327
Bob Wilson2dc4f542009-03-20 22:42:55 +00005328std::pair<unsigned, const TargetRegisterClass*>
Evan Chenga8e29892007-01-19 07:51:42 +00005329ARMTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00005330 EVT VT) const {
Evan Chenga8e29892007-01-19 07:51:42 +00005331 if (Constraint.size() == 1) {
Jakob Stoklund Olesen09bf0032010-01-14 18:19:56 +00005332 // GCC ARM Constraint Letters
Evan Chenga8e29892007-01-19 07:51:42 +00005333 switch (Constraint[0]) {
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005334 case 'l':
Jakob Stoklund Olesen09bf0032010-01-14 18:19:56 +00005335 if (Subtarget->isThumb())
Jim Grosbach30eae3c2009-04-07 20:34:09 +00005336 return std::make_pair(0U, ARM::tGPRRegisterClass);
5337 else
5338 return std::make_pair(0U, ARM::GPRRegisterClass);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005339 case 'r':
5340 return std::make_pair(0U, ARM::GPRRegisterClass);
5341 case 'w':
Owen Anderson825b72b2009-08-11 20:47:22 +00005342 if (VT == MVT::f32)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005343 return std::make_pair(0U, ARM::SPRRegisterClass);
Bob Wilson5afffae2009-12-18 01:03:29 +00005344 if (VT.getSizeInBits() == 64)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005345 return std::make_pair(0U, ARM::DPRRegisterClass);
Evan Chengd831cda2009-12-08 23:06:22 +00005346 if (VT.getSizeInBits() == 128)
5347 return std::make_pair(0U, ARM::QPRRegisterClass);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005348 break;
Evan Chenga8e29892007-01-19 07:51:42 +00005349 }
5350 }
Bob Wilson33cc5cb2010-03-15 23:09:18 +00005351 if (StringRef("{cc}").equals_lower(Constraint))
Jakob Stoklund Olesen0d8ba332010-06-18 16:49:33 +00005352 return std::make_pair(unsigned(ARM::CPSR), ARM::CCRRegisterClass);
Bob Wilson33cc5cb2010-03-15 23:09:18 +00005353
Evan Chenga8e29892007-01-19 07:51:42 +00005354 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
5355}
5356
5357std::vector<unsigned> ARMTargetLowering::
5358getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00005359 EVT VT) const {
Evan Chenga8e29892007-01-19 07:51:42 +00005360 if (Constraint.size() != 1)
5361 return std::vector<unsigned>();
5362
5363 switch (Constraint[0]) { // GCC ARM Constraint Letters
5364 default: break;
5365 case 'l':
Jim Grosbach30eae3c2009-04-07 20:34:09 +00005366 return make_vector<unsigned>(ARM::R0, ARM::R1, ARM::R2, ARM::R3,
5367 ARM::R4, ARM::R5, ARM::R6, ARM::R7,
5368 0);
Evan Chenga8e29892007-01-19 07:51:42 +00005369 case 'r':
5370 return make_vector<unsigned>(ARM::R0, ARM::R1, ARM::R2, ARM::R3,
5371 ARM::R4, ARM::R5, ARM::R6, ARM::R7,
5372 ARM::R8, ARM::R9, ARM::R10, ARM::R11,
5373 ARM::R12, ARM::LR, 0);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005374 case 'w':
Owen Anderson825b72b2009-08-11 20:47:22 +00005375 if (VT == MVT::f32)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005376 return make_vector<unsigned>(ARM::S0, ARM::S1, ARM::S2, ARM::S3,
5377 ARM::S4, ARM::S5, ARM::S6, ARM::S7,
5378 ARM::S8, ARM::S9, ARM::S10, ARM::S11,
5379 ARM::S12,ARM::S13,ARM::S14,ARM::S15,
5380 ARM::S16,ARM::S17,ARM::S18,ARM::S19,
5381 ARM::S20,ARM::S21,ARM::S22,ARM::S23,
5382 ARM::S24,ARM::S25,ARM::S26,ARM::S27,
5383 ARM::S28,ARM::S29,ARM::S30,ARM::S31, 0);
Bob Wilson5afffae2009-12-18 01:03:29 +00005384 if (VT.getSizeInBits() == 64)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005385 return make_vector<unsigned>(ARM::D0, ARM::D1, ARM::D2, ARM::D3,
5386 ARM::D4, ARM::D5, ARM::D6, ARM::D7,
5387 ARM::D8, ARM::D9, ARM::D10,ARM::D11,
5388 ARM::D12,ARM::D13,ARM::D14,ARM::D15, 0);
Evan Chengd831cda2009-12-08 23:06:22 +00005389 if (VT.getSizeInBits() == 128)
5390 return make_vector<unsigned>(ARM::Q0, ARM::Q1, ARM::Q2, ARM::Q3,
5391 ARM::Q4, ARM::Q5, ARM::Q6, ARM::Q7, 0);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005392 break;
Evan Chenga8e29892007-01-19 07:51:42 +00005393 }
5394
5395 return std::vector<unsigned>();
5396}
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005397
5398/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
5399/// vector. If it is invalid, don't add anything to Ops.
5400void ARMTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
5401 char Constraint,
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005402 std::vector<SDValue>&Ops,
5403 SelectionDAG &DAG) const {
5404 SDValue Result(0, 0);
5405
5406 switch (Constraint) {
5407 default: break;
5408 case 'I': case 'J': case 'K': case 'L':
5409 case 'M': case 'N': case 'O':
5410 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
5411 if (!C)
5412 return;
5413
5414 int64_t CVal64 = C->getSExtValue();
5415 int CVal = (int) CVal64;
5416 // None of these constraints allow values larger than 32 bits. Check
5417 // that the value fits in an int.
5418 if (CVal != CVal64)
5419 return;
5420
5421 switch (Constraint) {
5422 case 'I':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005423 if (Subtarget->isThumb1Only()) {
5424 // This must be a constant between 0 and 255, for ADD
5425 // immediates.
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005426 if (CVal >= 0 && CVal <= 255)
5427 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00005428 } else if (Subtarget->isThumb2()) {
5429 // A constant that can be used as an immediate value in a
5430 // data-processing instruction.
5431 if (ARM_AM::getT2SOImmVal(CVal) != -1)
5432 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005433 } else {
5434 // A constant that can be used as an immediate value in a
5435 // data-processing instruction.
5436 if (ARM_AM::getSOImmVal(CVal) != -1)
5437 break;
5438 }
5439 return;
5440
5441 case 'J':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005442 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005443 // This must be a constant between -255 and -1, for negated ADD
5444 // immediates. This can be used in GCC with an "n" modifier that
5445 // prints the negated value, for use with SUB instructions. It is
5446 // not useful otherwise but is implemented for compatibility.
5447 if (CVal >= -255 && CVal <= -1)
5448 break;
5449 } else {
5450 // This must be a constant between -4095 and 4095. It is not clear
5451 // what this constraint is intended for. Implemented for
5452 // compatibility with GCC.
5453 if (CVal >= -4095 && CVal <= 4095)
5454 break;
5455 }
5456 return;
5457
5458 case 'K':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005459 if (Subtarget->isThumb1Only()) {
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005460 // A 32-bit value where only one byte has a nonzero value. Exclude
5461 // zero to match GCC. This constraint is used by GCC internally for
5462 // constants that can be loaded with a move/shift combination.
5463 // It is not useful otherwise but is implemented for compatibility.
5464 if (CVal != 0 && ARM_AM::isThumbImmShiftedVal(CVal))
5465 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00005466 } else if (Subtarget->isThumb2()) {
5467 // A constant whose bitwise inverse can be used as an immediate
5468 // value in a data-processing instruction. This can be used in GCC
5469 // with a "B" modifier that prints the inverted value, for use with
5470 // BIC and MVN instructions. It is not useful otherwise but is
5471 // implemented for compatibility.
5472 if (ARM_AM::getT2SOImmVal(~CVal) != -1)
5473 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005474 } else {
5475 // A constant whose bitwise inverse can be used as an immediate
5476 // value in a data-processing instruction. This can be used in GCC
5477 // with a "B" modifier that prints the inverted value, for use with
5478 // BIC and MVN instructions. It is not useful otherwise but is
5479 // implemented for compatibility.
5480 if (ARM_AM::getSOImmVal(~CVal) != -1)
5481 break;
5482 }
5483 return;
5484
5485 case 'L':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005486 if (Subtarget->isThumb1Only()) {
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005487 // This must be a constant between -7 and 7,
5488 // for 3-operand ADD/SUB immediate instructions.
5489 if (CVal >= -7 && CVal < 7)
5490 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00005491 } else if (Subtarget->isThumb2()) {
5492 // A constant whose negation can be used as an immediate value in a
5493 // data-processing instruction. This can be used in GCC with an "n"
5494 // modifier that prints the negated value, for use with SUB
5495 // instructions. It is not useful otherwise but is implemented for
5496 // compatibility.
5497 if (ARM_AM::getT2SOImmVal(-CVal) != -1)
5498 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005499 } else {
5500 // A constant whose negation can be used as an immediate value in a
5501 // data-processing instruction. This can be used in GCC with an "n"
5502 // modifier that prints the negated value, for use with SUB
5503 // instructions. It is not useful otherwise but is implemented for
5504 // compatibility.
5505 if (ARM_AM::getSOImmVal(-CVal) != -1)
5506 break;
5507 }
5508 return;
5509
5510 case 'M':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005511 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005512 // This must be a multiple of 4 between 0 and 1020, for
5513 // ADD sp + immediate.
5514 if ((CVal >= 0 && CVal <= 1020) && ((CVal & 3) == 0))
5515 break;
5516 } else {
5517 // A power of two or a constant between 0 and 32. This is used in
5518 // GCC for the shift amount on shifted register operands, but it is
5519 // useful in general for any shift amounts.
5520 if ((CVal >= 0 && CVal <= 32) || ((CVal & (CVal - 1)) == 0))
5521 break;
5522 }
5523 return;
5524
5525 case 'N':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005526 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005527 // This must be a constant between 0 and 31, for shift amounts.
5528 if (CVal >= 0 && CVal <= 31)
5529 break;
5530 }
5531 return;
5532
5533 case 'O':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005534 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005535 // This must be a multiple of 4 between -508 and 508, for
5536 // ADD/SUB sp = sp + immediate.
5537 if ((CVal >= -508 && CVal <= 508) && ((CVal & 3) == 0))
5538 break;
5539 }
5540 return;
5541 }
5542 Result = DAG.getTargetConstant(CVal, Op.getValueType());
5543 break;
5544 }
5545
5546 if (Result.getNode()) {
5547 Ops.push_back(Result);
5548 return;
5549 }
Dale Johannesen1784d162010-06-25 21:55:36 +00005550 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005551}
Anton Korobeynikov48e19352009-09-23 19:04:09 +00005552
5553bool
5554ARMTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
5555 // The ARM target isn't yet aware of offsets.
5556 return false;
5557}
Evan Cheng39382422009-10-28 01:44:26 +00005558
5559int ARM::getVFPf32Imm(const APFloat &FPImm) {
5560 APInt Imm = FPImm.bitcastToAPInt();
5561 uint32_t Sign = Imm.lshr(31).getZExtValue() & 1;
5562 int32_t Exp = (Imm.lshr(23).getSExtValue() & 0xff) - 127; // -126 to 127
5563 int64_t Mantissa = Imm.getZExtValue() & 0x7fffff; // 23 bits
5564
5565 // We can handle 4 bits of mantissa.
5566 // mantissa = (16+UInt(e:f:g:h))/16.
5567 if (Mantissa & 0x7ffff)
5568 return -1;
5569 Mantissa >>= 19;
5570 if ((Mantissa & 0xf) != Mantissa)
5571 return -1;
5572
5573 // We can handle 3 bits of exponent: exp == UInt(NOT(b):c:d)-3
5574 if (Exp < -3 || Exp > 4)
5575 return -1;
5576 Exp = ((Exp+3) & 0x7) ^ 4;
5577
5578 return ((int)Sign << 7) | (Exp << 4) | Mantissa;
5579}
5580
5581int ARM::getVFPf64Imm(const APFloat &FPImm) {
5582 APInt Imm = FPImm.bitcastToAPInt();
5583 uint64_t Sign = Imm.lshr(63).getZExtValue() & 1;
5584 int64_t Exp = (Imm.lshr(52).getSExtValue() & 0x7ff) - 1023; // -1022 to 1023
5585 uint64_t Mantissa = Imm.getZExtValue() & 0xfffffffffffffLL;
5586
5587 // We can handle 4 bits of mantissa.
5588 // mantissa = (16+UInt(e:f:g:h))/16.
5589 if (Mantissa & 0xffffffffffffLL)
5590 return -1;
5591 Mantissa >>= 48;
5592 if ((Mantissa & 0xf) != Mantissa)
5593 return -1;
5594
5595 // We can handle 3 bits of exponent: exp == UInt(NOT(b):c:d)-3
5596 if (Exp < -3 || Exp > 4)
5597 return -1;
5598 Exp = ((Exp+3) & 0x7) ^ 4;
5599
5600 return ((int)Sign << 7) | (Exp << 4) | Mantissa;
5601}
5602
Jim Grosbach469bbdb2010-07-16 23:05:05 +00005603bool ARM::isBitFieldInvertedMask(unsigned v) {
5604 if (v == 0xffffffff)
5605 return 0;
5606 // there can be 1's on either or both "outsides", all the "inside"
5607 // bits must be 0's
5608 unsigned int lsb = 0, msb = 31;
5609 while (v & (1 << msb)) --msb;
5610 while (v & (1 << lsb)) ++lsb;
5611 for (unsigned int i = lsb; i <= msb; ++i) {
5612 if (v & (1 << i))
5613 return 0;
5614 }
5615 return 1;
5616}
5617
Evan Cheng39382422009-10-28 01:44:26 +00005618/// isFPImmLegal - Returns true if the target can instruction select the
5619/// specified FP immediate natively. If false, the legalizer will
5620/// materialize the FP immediate as a load from a constant pool.
5621bool ARMTargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
5622 if (!Subtarget->hasVFP3())
5623 return false;
5624 if (VT == MVT::f32)
5625 return ARM::getVFPf32Imm(Imm) != -1;
5626 if (VT == MVT::f64)
5627 return ARM::getVFPf64Imm(Imm) != -1;
5628 return false;
5629}