blob: 12c26e8c7955f42bcbcc8df82b9ea5c75ee300a9 [file] [log] [blame]
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001//===-- ARM.h - Top-level interface for ARM representation---- --*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the entry points for global functions defined in the LLVM
11// ARM back-end.
12//
13//===----------------------------------------------------------------------===//
14
15#ifndef TARGET_ARM_H
16#define TARGET_ARM_H
17
Bill Wendling98a366d2009-04-29 23:29:43 +000018#include "llvm/Target/TargetMachine.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000019#include <cassert>
20
21namespace llvm {
Evan Chenga8e29892007-01-19 07:51:42 +000022
Anton Korobeynikovd49ea772009-06-26 21:28:53 +000023class ARMBaseTargetMachine;
Evan Chenga8e29892007-01-19 07:51:42 +000024class FunctionPass;
Evan Cheng148b6a42007-07-05 21:15:40 +000025class MachineCodeEmitter;
Bruno Cardoso Lopesa3f99f92009-05-30 20:51:52 +000026class JITCodeEmitter;
Bruno Cardoso Lopesac57e6e2009-07-06 05:09:34 +000027class ObjectCodeEmitter;
Owen Andersoncb371882008-08-21 00:14:44 +000028class raw_ostream;
Evan Chenga8e29892007-01-19 07:51:42 +000029
30// Enums corresponding to ARM condition codes
31namespace ARMCC {
Anton Korobeynikovd49ea772009-06-26 21:28:53 +000032 // The CondCodes constants map directly to the 4-bit encoding of the
33 // condition field for predicated instructions.
Evan Chenga8e29892007-01-19 07:51:42 +000034 enum CondCodes {
35 EQ,
36 NE,
37 HS,
38 LO,
39 MI,
40 PL,
41 VS,
42 VC,
43 HI,
44 LS,
45 GE,
46 LT,
47 GT,
48 LE,
49 AL
50 };
Anton Korobeynikovd49ea772009-06-26 21:28:53 +000051
Evan Chenga8e29892007-01-19 07:51:42 +000052 inline static CondCodes getOppositeCondition(CondCodes CC){
53 switch (CC) {
54 default: assert(0 && "Unknown condition code");
55 case EQ: return NE;
56 case NE: return EQ;
57 case HS: return LO;
58 case LO: return HS;
59 case MI: return PL;
60 case PL: return MI;
61 case VS: return VC;
62 case VC: return VS;
63 case HI: return LS;
64 case LS: return HI;
65 case GE: return LT;
66 case LT: return GE;
67 case GT: return LE;
68 case LE: return GT;
69 }
Rafael Espindola6f602de2006-08-24 16:13:15 +000070 }
Evan Chenga8e29892007-01-19 07:51:42 +000071}
Rafael Espindola6f602de2006-08-24 16:13:15 +000072
Evan Chenga8e29892007-01-19 07:51:42 +000073inline static const char *ARMCondCodeToString(ARMCC::CondCodes CC) {
74 switch (CC) {
75 default: assert(0 && "Unknown condition code");
76 case ARMCC::EQ: return "eq";
77 case ARMCC::NE: return "ne";
78 case ARMCC::HS: return "hs";
79 case ARMCC::LO: return "lo";
80 case ARMCC::MI: return "mi";
81 case ARMCC::PL: return "pl";
82 case ARMCC::VS: return "vs";
83 case ARMCC::VC: return "vc";
84 case ARMCC::HI: return "hi";
85 case ARMCC::LS: return "ls";
86 case ARMCC::GE: return "ge";
87 case ARMCC::LT: return "lt";
88 case ARMCC::GT: return "gt";
89 case ARMCC::LE: return "le";
90 case ARMCC::AL: return "al";
Rafael Espindola3ad5e5c2006-09-13 12:09:43 +000091 }
Evan Chenga8e29892007-01-19 07:51:42 +000092}
Rafael Espindola3ad5e5c2006-09-13 12:09:43 +000093
Anton Korobeynikovd49ea772009-06-26 21:28:53 +000094FunctionPass *createARMISelDag(ARMBaseTargetMachine &TM);
Bill Wendling57f0db82009-02-24 08:30:20 +000095FunctionPass *createARMCodePrinterPass(raw_ostream &O,
Anton Korobeynikovd49ea772009-06-26 21:28:53 +000096 ARMBaseTargetMachine &TM,
Bill Wendling98a366d2009-04-29 23:29:43 +000097 bool Verbose);
Anton Korobeynikovd49ea772009-06-26 21:28:53 +000098FunctionPass *createARMCodeEmitterPass(ARMBaseTargetMachine &TM,
Evan Cheng148b6a42007-07-05 21:15:40 +000099 MachineCodeEmitter &MCE);
Bruno Cardoso Lopesa3f99f92009-05-30 20:51:52 +0000100
Anton Korobeynikovd49ea772009-06-26 21:28:53 +0000101FunctionPass *createARMCodeEmitterPass(ARMBaseTargetMachine &TM,
Evan Chenge7d6df72009-06-13 09:12:55 +0000102 MachineCodeEmitter &MCE);
Anton Korobeynikovd49ea772009-06-26 21:28:53 +0000103FunctionPass *createARMJITCodeEmitterPass(ARMBaseTargetMachine &TM,
Evan Chenge7d6df72009-06-13 09:12:55 +0000104 JITCodeEmitter &JCE);
Bruno Cardoso Lopesac57e6e2009-07-06 05:09:34 +0000105FunctionPass *createARMObjectCodeEmitterPass(ARMBaseTargetMachine &TM,
106 ObjectCodeEmitter &OCE);
Bruno Cardoso Lopesa3f99f92009-05-30 20:51:52 +0000107
Evan Chenge7d6df72009-06-13 09:12:55 +0000108FunctionPass *createARMLoadStoreOptimizationPass(bool PreAlloc = false);
Evan Chenga8e29892007-01-19 07:51:42 +0000109FunctionPass *createARMConstantIslandPass();
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000110
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000111} // end namespace llvm;
112
113// Defines symbolic names for ARM registers. This defines a mapping from
114// register name to register number.
115//
116#include "ARMGenRegisterNames.inc"
117
118// Defines symbolic names for the ARM instructions.
119//
120#include "ARMGenInstrNames.inc"
121
122
123#endif