blob: dd46bb48389325362b7f49bff3c2785aad47585b [file] [log] [blame]
Dan Gohman2048b852009-11-23 18:04:58 +00001//===-- SelectionDAGBuilder.cpp - Selection-DAG building ------------------===//
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This implements routines for translating from LLVM IR into SelectionDAG IR.
11//
12//===----------------------------------------------------------------------===//
13
14#define DEBUG_TYPE "isel"
Dan Gohman2048b852009-11-23 18:04:58 +000015#include "SelectionDAGBuilder.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000016#include "SDNodeDbgValue.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000017#include "llvm/ADT/BitVector.h"
Dan Gohman5b229802008-09-04 20:49:27 +000018#include "llvm/ADT/SmallSet.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000019#include "llvm/Analysis/AliasAnalysis.h"
Jakub Staszak81bfd712013-01-10 22:13:13 +000020#include "llvm/Analysis/BranchProbabilityInfo.h"
Chris Lattner8047d9a2009-12-24 00:37:38 +000021#include "llvm/Analysis/ConstantFolding.h"
Nadav Rotemc05d3062012-09-06 09:17:37 +000022#include "llvm/Analysis/ValueTracking.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000023#include "llvm/CodeGen/Analysis.h"
24#include "llvm/CodeGen/FastISel.h"
25#include "llvm/CodeGen/FunctionLoweringInfo.h"
26#include "llvm/CodeGen/GCMetadata.h"
27#include "llvm/CodeGen/GCStrategy.h"
28#include "llvm/CodeGen/MachineFrameInfo.h"
29#include "llvm/CodeGen/MachineFunction.h"
30#include "llvm/CodeGen/MachineInstrBuilder.h"
31#include "llvm/CodeGen/MachineJumpTableInfo.h"
32#include "llvm/CodeGen/MachineModuleInfo.h"
33#include "llvm/CodeGen/MachineRegisterInfo.h"
34#include "llvm/CodeGen/SelectionDAG.h"
Bill Wendling0bcbd1d2012-06-28 00:05:13 +000035#include "llvm/DebugInfo.h"
Chandler Carruth0b8c9a82013-01-02 11:36:10 +000036#include "llvm/IR/CallingConv.h"
37#include "llvm/IR/Constants.h"
38#include "llvm/IR/DataLayout.h"
39#include "llvm/IR/DerivedTypes.h"
40#include "llvm/IR/Function.h"
41#include "llvm/IR/GlobalVariable.h"
42#include "llvm/IR/InlineAsm.h"
43#include "llvm/IR/Instructions.h"
44#include "llvm/IR/IntrinsicInst.h"
45#include "llvm/IR/Intrinsics.h"
46#include "llvm/IR/LLVMContext.h"
47#include "llvm/IR/Module.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000048#include "llvm/Support/CommandLine.h"
49#include "llvm/Support/Debug.h"
50#include "llvm/Support/ErrorHandling.h"
51#include "llvm/Support/IntegersSubsetMapping.h"
52#include "llvm/Support/MathExtras.h"
53#include "llvm/Support/raw_ostream.h"
Anton Korobeynikov16c29b52011-01-10 12:39:04 +000054#include "llvm/Target/TargetFrameLowering.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000055#include "llvm/Target/TargetInstrInfo.h"
Dale Johannesen49de9822009-02-05 01:49:45 +000056#include "llvm/Target/TargetIntrinsicInfo.h"
Owen Anderson243eb9e2011-12-08 22:15:21 +000057#include "llvm/Target/TargetLibraryInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000058#include "llvm/Target/TargetLowering.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000059#include "llvm/Target/TargetOptions.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000060#include <algorithm>
61using namespace llvm;
62
Dale Johannesen601d3c02008-09-05 01:48:15 +000063/// LimitFloatPrecision - Generate low-precision inline sequences for
64/// some float libcalls (6, 8 or 12 bits).
65static unsigned LimitFloatPrecision;
66
67static cl::opt<unsigned, true>
68LimitFPPrecision("limit-float-precision",
69 cl::desc("Generate low-precision inline sequences "
70 "for some float libcalls"),
71 cl::location(LimitFloatPrecision),
72 cl::init(0));
73
Andrew Trickde91f3c2010-11-12 17:50:46 +000074// Limit the width of DAG chains. This is important in general to prevent
75// prevent DAG-based analysis from blowing up. For example, alias analysis and
76// load clustering may not complete in reasonable time. It is difficult to
77// recognize and avoid this situation within each individual analysis, and
78// future analyses are likely to have the same behavior. Limiting DAG width is
Andrew Trickb9e6fe12010-11-20 07:26:51 +000079// the safe approach, and will be especially important with global DAGs.
Andrew Trickde91f3c2010-11-12 17:50:46 +000080//
81// MaxParallelChains default is arbitrarily high to avoid affecting
82// optimization, but could be lowered to improve compile time. Any ld-ld-st-st
Andrew Trickb9e6fe12010-11-20 07:26:51 +000083// sequence over this should have been converted to llvm.memcpy by the
84// frontend. It easy to induce this behavior with .ll code such as:
85// %buffer = alloca [4096 x i8]
86// %data = load [4096 x i8]* %argPtr
87// store [4096 x i8] %data, [4096 x i8]* %buffer
Andrew Trick778583a2011-03-11 17:46:59 +000088static const unsigned MaxParallelChains = 64;
Andrew Trickde91f3c2010-11-12 17:50:46 +000089
Andrew Trickac6d9be2013-05-25 02:42:55 +000090static SDValue getCopyFromPartsVector(SelectionDAG &DAG, SDLoc DL,
Chris Lattner3ac18842010-08-24 23:20:40 +000091 const SDValue *Parts, unsigned NumParts,
Patrik Hagglundb9e12e52012-12-19 12:33:30 +000092 MVT PartVT, EVT ValueVT, const Value *V);
Michael J. Spencere70c5262010-10-16 08:25:21 +000093
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000094/// getCopyFromParts - Create a value that contains the specified legal parts
95/// combined into the value they represent. If the parts combine to a type
96/// larger then ValueVT then AssertOp can be used to specify whether the extra
97/// bits are known to be zero (ISD::AssertZext) or sign extended from ValueVT
98/// (ISD::AssertSext).
Andrew Trickac6d9be2013-05-25 02:42:55 +000099static SDValue getCopyFromParts(SelectionDAG &DAG, SDLoc DL,
Dale Johannesen66978ee2009-01-31 02:22:37 +0000100 const SDValue *Parts,
Patrik Hagglundb9e12e52012-12-19 12:33:30 +0000101 unsigned NumParts, MVT PartVT, EVT ValueVT,
Bill Wendling12931302012-09-26 04:04:19 +0000102 const Value *V,
Duncan Sands0b3aa262009-01-28 14:42:54 +0000103 ISD::NodeType AssertOp = ISD::DELETED_NODE) {
Chris Lattner3ac18842010-08-24 23:20:40 +0000104 if (ValueVT.isVector())
Bill Wendling12931302012-09-26 04:04:19 +0000105 return getCopyFromPartsVector(DAG, DL, Parts, NumParts,
106 PartVT, ValueVT, V);
Michael J. Spencere70c5262010-10-16 08:25:21 +0000107
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000108 assert(NumParts > 0 && "No parts to assemble!");
Dan Gohmane9530ec2009-01-15 16:58:17 +0000109 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000110 SDValue Val = Parts[0];
111
112 if (NumParts > 1) {
113 // Assemble the value from multiple parts.
Chris Lattner3ac18842010-08-24 23:20:40 +0000114 if (ValueVT.isInteger()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000115 unsigned PartBits = PartVT.getSizeInBits();
116 unsigned ValueBits = ValueVT.getSizeInBits();
117
118 // Assemble the power of 2 part.
119 unsigned RoundParts = NumParts & (NumParts - 1) ?
120 1 << Log2_32(NumParts) : NumParts;
121 unsigned RoundBits = PartBits * RoundParts;
Owen Andersone50ed302009-08-10 22:56:29 +0000122 EVT RoundVT = RoundBits == ValueBits ?
Owen Anderson23b9b192009-08-12 00:36:31 +0000123 ValueVT : EVT::getIntegerVT(*DAG.getContext(), RoundBits);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000124 SDValue Lo, Hi;
125
Owen Anderson23b9b192009-08-12 00:36:31 +0000126 EVT HalfVT = EVT::getIntegerVT(*DAG.getContext(), RoundBits/2);
Duncan Sandsd22ec5f2008-10-29 14:22:20 +0000127
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000128 if (RoundParts > 2) {
Chris Lattner3ac18842010-08-24 23:20:40 +0000129 Lo = getCopyFromParts(DAG, DL, Parts, RoundParts / 2,
Bill Wendling12931302012-09-26 04:04:19 +0000130 PartVT, HalfVT, V);
Chris Lattner3ac18842010-08-24 23:20:40 +0000131 Hi = getCopyFromParts(DAG, DL, Parts + RoundParts / 2,
Bill Wendling12931302012-09-26 04:04:19 +0000132 RoundParts / 2, PartVT, HalfVT, V);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000133 } else {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000134 Lo = DAG.getNode(ISD::BITCAST, DL, HalfVT, Parts[0]);
135 Hi = DAG.getNode(ISD::BITCAST, DL, HalfVT, Parts[1]);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000136 }
Bill Wendling3ea3c242009-12-22 02:10:19 +0000137
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000138 if (TLI.isBigEndian())
139 std::swap(Lo, Hi);
Bill Wendling3ea3c242009-12-22 02:10:19 +0000140
Chris Lattner3ac18842010-08-24 23:20:40 +0000141 Val = DAG.getNode(ISD::BUILD_PAIR, DL, RoundVT, Lo, Hi);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000142
143 if (RoundParts < NumParts) {
144 // Assemble the trailing non-power-of-2 part.
145 unsigned OddParts = NumParts - RoundParts;
Owen Anderson23b9b192009-08-12 00:36:31 +0000146 EVT OddVT = EVT::getIntegerVT(*DAG.getContext(), OddParts * PartBits);
Chris Lattner3ac18842010-08-24 23:20:40 +0000147 Hi = getCopyFromParts(DAG, DL,
Bill Wendling12931302012-09-26 04:04:19 +0000148 Parts + RoundParts, OddParts, PartVT, OddVT, V);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000149
150 // Combine the round and odd parts.
151 Lo = Val;
152 if (TLI.isBigEndian())
153 std::swap(Lo, Hi);
Owen Anderson23b9b192009-08-12 00:36:31 +0000154 EVT TotalVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
Chris Lattner3ac18842010-08-24 23:20:40 +0000155 Hi = DAG.getNode(ISD::ANY_EXTEND, DL, TotalVT, Hi);
156 Hi = DAG.getNode(ISD::SHL, DL, TotalVT, Hi,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000157 DAG.getConstant(Lo.getValueType().getSizeInBits(),
Duncan Sands92abc622009-01-31 15:50:11 +0000158 TLI.getPointerTy()));
Chris Lattner3ac18842010-08-24 23:20:40 +0000159 Lo = DAG.getNode(ISD::ZERO_EXTEND, DL, TotalVT, Lo);
160 Val = DAG.getNode(ISD::OR, DL, TotalVT, Lo, Hi);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000161 }
Eli Friedman2ac8b322009-05-20 06:02:09 +0000162 } else if (PartVT.isFloatingPoint()) {
163 // FP split into multiple FP parts (for ppcf128)
Patrik Hagglundb9e12e52012-12-19 12:33:30 +0000164 assert(ValueVT == EVT(MVT::ppcf128) && PartVT == MVT::f64 &&
Eli Friedman2ac8b322009-05-20 06:02:09 +0000165 "Unexpected split");
166 SDValue Lo, Hi;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000167 Lo = DAG.getNode(ISD::BITCAST, DL, EVT(MVT::f64), Parts[0]);
168 Hi = DAG.getNode(ISD::BITCAST, DL, EVT(MVT::f64), Parts[1]);
Eli Friedman2ac8b322009-05-20 06:02:09 +0000169 if (TLI.isBigEndian())
170 std::swap(Lo, Hi);
Chris Lattner3ac18842010-08-24 23:20:40 +0000171 Val = DAG.getNode(ISD::BUILD_PAIR, DL, ValueVT, Lo, Hi);
Eli Friedman2ac8b322009-05-20 06:02:09 +0000172 } else {
173 // FP split into integer parts (soft fp)
174 assert(ValueVT.isFloatingPoint() && PartVT.isInteger() &&
175 !PartVT.isVector() && "Unexpected split");
Owen Anderson23b9b192009-08-12 00:36:31 +0000176 EVT IntVT = EVT::getIntegerVT(*DAG.getContext(), ValueVT.getSizeInBits());
Bill Wendling12931302012-09-26 04:04:19 +0000177 Val = getCopyFromParts(DAG, DL, Parts, NumParts, PartVT, IntVT, V);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000178 }
179 }
180
181 // There is now one part, held in Val. Correct it to match ValueVT.
Patrik Hagglundb9e12e52012-12-19 12:33:30 +0000182 EVT PartEVT = Val.getValueType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000183
Patrik Hagglundb9e12e52012-12-19 12:33:30 +0000184 if (PartEVT == ValueVT)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000185 return Val;
186
Patrik Hagglundb9e12e52012-12-19 12:33:30 +0000187 if (PartEVT.isInteger() && ValueVT.isInteger()) {
188 if (ValueVT.bitsLT(PartEVT)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000189 // For a truncate, see if we have any information to
190 // indicate whether the truncated bits will always be
191 // zero or sign-extension.
192 if (AssertOp != ISD::DELETED_NODE)
Patrik Hagglundb9e12e52012-12-19 12:33:30 +0000193 Val = DAG.getNode(AssertOp, DL, PartEVT, Val,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000194 DAG.getValueType(ValueVT));
Chris Lattner3ac18842010-08-24 23:20:40 +0000195 return DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000196 }
Chris Lattner3ac18842010-08-24 23:20:40 +0000197 return DAG.getNode(ISD::ANY_EXTEND, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000198 }
199
Patrik Hagglundb9e12e52012-12-19 12:33:30 +0000200 if (PartEVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
Chris Lattner3ac18842010-08-24 23:20:40 +0000201 // FP_ROUND's are always exact here.
202 if (ValueVT.bitsLT(Val.getValueType()))
203 return DAG.getNode(ISD::FP_ROUND, DL, ValueVT, Val,
Pete Cooperf57e1c22012-01-17 01:54:07 +0000204 DAG.getTargetConstant(1, TLI.getPointerTy()));
Bill Wendling3ea3c242009-12-22 02:10:19 +0000205
Chris Lattner3ac18842010-08-24 23:20:40 +0000206 return DAG.getNode(ISD::FP_EXTEND, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000207 }
208
Patrik Hagglundb9e12e52012-12-19 12:33:30 +0000209 if (PartEVT.getSizeInBits() == ValueVT.getSizeInBits())
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000210 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000211
Torok Edwinc23197a2009-07-14 16:55:14 +0000212 llvm_unreachable("Unknown mismatch!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000213}
214
Bill Wendling12931302012-09-26 04:04:19 +0000215/// getCopyFromPartsVector - Create a value that contains the specified legal
216/// parts combined into the value they represent. If the parts combine to a
217/// type larger then ValueVT then AssertOp can be used to specify whether the
218/// extra bits are known to be zero (ISD::AssertZext) or sign extended from
219/// ValueVT (ISD::AssertSext).
Andrew Trickac6d9be2013-05-25 02:42:55 +0000220static SDValue getCopyFromPartsVector(SelectionDAG &DAG, SDLoc DL,
Chris Lattner3ac18842010-08-24 23:20:40 +0000221 const SDValue *Parts, unsigned NumParts,
Patrik Hagglundb9e12e52012-12-19 12:33:30 +0000222 MVT PartVT, EVT ValueVT, const Value *V) {
Chris Lattner3ac18842010-08-24 23:20:40 +0000223 assert(ValueVT.isVector() && "Not a vector value");
224 assert(NumParts > 0 && "No parts to assemble!");
225 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
226 SDValue Val = Parts[0];
Michael J. Spencere70c5262010-10-16 08:25:21 +0000227
Chris Lattner3ac18842010-08-24 23:20:40 +0000228 // Handle a multi-element vector.
229 if (NumParts > 1) {
Patrik Hagglundee211d22012-12-19 11:53:21 +0000230 EVT IntermediateVT;
231 MVT RegisterVT;
Chris Lattner3ac18842010-08-24 23:20:40 +0000232 unsigned NumIntermediates;
233 unsigned NumRegs =
234 TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT, IntermediateVT,
235 NumIntermediates, RegisterVT);
236 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
237 NumParts = NumRegs; // Silence a compiler warning.
Patrik Hagglundb9e12e52012-12-19 12:33:30 +0000238 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
Patrik Hagglundee211d22012-12-19 11:53:21 +0000239 assert(RegisterVT == Parts[0].getSimpleValueType() &&
Chris Lattner3ac18842010-08-24 23:20:40 +0000240 "Part type doesn't match part!");
Michael J. Spencere70c5262010-10-16 08:25:21 +0000241
Chris Lattner3ac18842010-08-24 23:20:40 +0000242 // Assemble the parts into intermediate operands.
243 SmallVector<SDValue, 8> Ops(NumIntermediates);
244 if (NumIntermediates == NumParts) {
245 // If the register was not expanded, truncate or copy the value,
246 // as appropriate.
247 for (unsigned i = 0; i != NumParts; ++i)
248 Ops[i] = getCopyFromParts(DAG, DL, &Parts[i], 1,
Bill Wendling12931302012-09-26 04:04:19 +0000249 PartVT, IntermediateVT, V);
Chris Lattner3ac18842010-08-24 23:20:40 +0000250 } else if (NumParts > 0) {
251 // If the intermediate type was expanded, build the intermediate
252 // operands from the parts.
253 assert(NumParts % NumIntermediates == 0 &&
254 "Must expand into a divisible number of parts!");
255 unsigned Factor = NumParts / NumIntermediates;
256 for (unsigned i = 0; i != NumIntermediates; ++i)
257 Ops[i] = getCopyFromParts(DAG, DL, &Parts[i * Factor], Factor,
Bill Wendling12931302012-09-26 04:04:19 +0000258 PartVT, IntermediateVT, V);
Chris Lattner3ac18842010-08-24 23:20:40 +0000259 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000260
Chris Lattner3ac18842010-08-24 23:20:40 +0000261 // Build a vector with BUILD_VECTOR or CONCAT_VECTORS from the
262 // intermediate operands.
263 Val = DAG.getNode(IntermediateVT.isVector() ?
264 ISD::CONCAT_VECTORS : ISD::BUILD_VECTOR, DL,
265 ValueVT, &Ops[0], NumIntermediates);
266 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000267
Chris Lattner3ac18842010-08-24 23:20:40 +0000268 // There is now one part, held in Val. Correct it to match ValueVT.
Patrik Hagglundb9e12e52012-12-19 12:33:30 +0000269 EVT PartEVT = Val.getValueType();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000270
Patrik Hagglundb9e12e52012-12-19 12:33:30 +0000271 if (PartEVT == ValueVT)
Chris Lattner3ac18842010-08-24 23:20:40 +0000272 return Val;
Michael J. Spencere70c5262010-10-16 08:25:21 +0000273
Patrik Hagglundb9e12e52012-12-19 12:33:30 +0000274 if (PartEVT.isVector()) {
Chris Lattnere6f7c262010-08-25 22:49:25 +0000275 // If the element type of the source/dest vectors are the same, but the
276 // parts vector has more elements than the value vector, then we have a
277 // vector widening case (e.g. <2 x float> -> <4 x float>). Extract the
278 // elements we want.
Patrik Hagglundb9e12e52012-12-19 12:33:30 +0000279 if (PartEVT.getVectorElementType() == ValueVT.getVectorElementType()) {
280 assert(PartEVT.getVectorNumElements() > ValueVT.getVectorNumElements() &&
Chris Lattnere6f7c262010-08-25 22:49:25 +0000281 "Cannot narrow, it would be a lossy transformation");
282 return DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, ValueVT, Val,
283 DAG.getIntPtrConstant(0));
Michael J. Spencere70c5262010-10-16 08:25:21 +0000284 }
285
Chris Lattnere6f7c262010-08-25 22:49:25 +0000286 // Vector/Vector bitcast.
Patrik Hagglundb9e12e52012-12-19 12:33:30 +0000287 if (ValueVT.getSizeInBits() == PartEVT.getSizeInBits())
Nadav Rotem0b666362011-06-04 20:58:08 +0000288 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
289
Patrik Hagglundb9e12e52012-12-19 12:33:30 +0000290 assert(PartEVT.getVectorNumElements() == ValueVT.getVectorNumElements() &&
Nadav Rotem0b666362011-06-04 20:58:08 +0000291 "Cannot handle this kind of promotion");
292 // Promoted vector extract
Patrik Hagglundb9e12e52012-12-19 12:33:30 +0000293 bool Smaller = ValueVT.bitsLE(PartEVT);
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000294 return DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
295 DL, ValueVT, Val);
Nadav Rotem0b666362011-06-04 20:58:08 +0000296
Chris Lattnere6f7c262010-08-25 22:49:25 +0000297 }
Eric Christopher471e4222011-06-08 23:55:35 +0000298
Eric Christopher9aaa02a2011-06-01 19:55:10 +0000299 // Trivial bitcast if the types are the same size and the destination
300 // vector type is legal.
Patrik Hagglundb9e12e52012-12-19 12:33:30 +0000301 if (PartEVT.getSizeInBits() == ValueVT.getSizeInBits() &&
Eric Christopher9aaa02a2011-06-01 19:55:10 +0000302 TLI.isTypeLegal(ValueVT))
303 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
Michael J. Spencere70c5262010-10-16 08:25:21 +0000304
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000305 // Handle cases such as i8 -> <1 x i1>
Bill Wendling12931302012-09-26 04:04:19 +0000306 if (ValueVT.getVectorNumElements() != 1) {
307 LLVMContext &Ctx = *DAG.getContext();
308 Twine ErrMsg("non-trivial scalar-to-vector conversion");
309 if (const Instruction *I = dyn_cast_or_null<Instruction>(V)) {
310 if (const CallInst *CI = dyn_cast<CallInst>(I))
311 if (isa<InlineAsm>(CI->getCalledValue()))
312 ErrMsg = ErrMsg + ", possible invalid constraint for vector type";
313 Ctx.emitError(I, ErrMsg);
314 } else {
315 Ctx.emitError(ErrMsg);
316 }
Chad Rosierf0b07552013-05-01 19:49:26 +0000317 return DAG.getUNDEF(ValueVT);
Bill Wendling12931302012-09-26 04:04:19 +0000318 }
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000319
320 if (ValueVT.getVectorNumElements() == 1 &&
Patrik Hagglundb9e12e52012-12-19 12:33:30 +0000321 ValueVT.getVectorElementType() != PartEVT) {
322 bool Smaller = ValueVT.bitsLE(PartEVT);
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000323 Val = DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
324 DL, ValueVT.getScalarType(), Val);
325 }
326
Chris Lattner3ac18842010-08-24 23:20:40 +0000327 return DAG.getNode(ISD::BUILD_VECTOR, DL, ValueVT, Val);
328}
329
Andrew Trickac6d9be2013-05-25 02:42:55 +0000330static void getCopyToPartsVector(SelectionDAG &DAG, SDLoc dl,
Chris Lattnera13b8602010-08-24 23:10:06 +0000331 SDValue Val, SDValue *Parts, unsigned NumParts,
Patrik Hagglundb9e12e52012-12-19 12:33:30 +0000332 MVT PartVT, const Value *V);
Michael J. Spencere70c5262010-10-16 08:25:21 +0000333
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000334/// getCopyToParts - Create a series of nodes that contain the specified value
335/// split into legal parts. If the parts contain more bits than Val, then, for
336/// integers, ExtendKind can be used to specify how to generate the extra bits.
Andrew Trickac6d9be2013-05-25 02:42:55 +0000337static void getCopyToParts(SelectionDAG &DAG, SDLoc DL,
Bill Wendling3ea3c242009-12-22 02:10:19 +0000338 SDValue Val, SDValue *Parts, unsigned NumParts,
Patrik Hagglundb9e12e52012-12-19 12:33:30 +0000339 MVT PartVT, const Value *V,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000340 ISD::NodeType ExtendKind = ISD::ANY_EXTEND) {
Owen Andersone50ed302009-08-10 22:56:29 +0000341 EVT ValueVT = Val.getValueType();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000342
Chris Lattnera13b8602010-08-24 23:10:06 +0000343 // Handle the vector case separately.
344 if (ValueVT.isVector())
Bill Wendlingf18eb582012-09-26 06:16:18 +0000345 return getCopyToPartsVector(DAG, DL, Val, Parts, NumParts, PartVT, V);
Michael J. Spencere70c5262010-10-16 08:25:21 +0000346
Chris Lattnera13b8602010-08-24 23:10:06 +0000347 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000348 unsigned PartBits = PartVT.getSizeInBits();
Dale Johannesen8a36f502009-02-25 22:39:13 +0000349 unsigned OrigNumParts = NumParts;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000350 assert(TLI.isTypeLegal(PartVT) && "Copying to an illegal type!");
351
Chris Lattnera13b8602010-08-24 23:10:06 +0000352 if (NumParts == 0)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000353 return;
354
Chris Lattnera13b8602010-08-24 23:10:06 +0000355 assert(!ValueVT.isVector() && "Vector case handled elsewhere");
Patrik Hagglundb9e12e52012-12-19 12:33:30 +0000356 EVT PartEVT = PartVT;
357 if (PartEVT == ValueVT) {
Chris Lattnera13b8602010-08-24 23:10:06 +0000358 assert(NumParts == 1 && "No-op copy with multiple parts!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000359 Parts[0] = Val;
360 return;
361 }
362
Chris Lattnera13b8602010-08-24 23:10:06 +0000363 if (NumParts * PartBits > ValueVT.getSizeInBits()) {
364 // If the parts cover more bits than the value has, promote the value.
365 if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
366 assert(NumParts == 1 && "Do not know what to promote to!");
367 Val = DAG.getNode(ISD::FP_EXTEND, DL, PartVT, Val);
368 } else {
Bill Wendling9e8ceb02012-02-23 23:25:25 +0000369 assert((PartVT.isInteger() || PartVT == MVT::x86mmx) &&
370 ValueVT.isInteger() &&
Michael J. Spencere70c5262010-10-16 08:25:21 +0000371 "Unknown mismatch!");
Chris Lattnera13b8602010-08-24 23:10:06 +0000372 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
373 Val = DAG.getNode(ExtendKind, DL, ValueVT, Val);
Bill Wendling9e8ceb02012-02-23 23:25:25 +0000374 if (PartVT == MVT::x86mmx)
375 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattnera13b8602010-08-24 23:10:06 +0000376 }
377 } else if (PartBits == ValueVT.getSizeInBits()) {
378 // Different types of the same size.
Patrik Hagglundb9e12e52012-12-19 12:33:30 +0000379 assert(NumParts == 1 && PartEVT != ValueVT);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000380 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattnera13b8602010-08-24 23:10:06 +0000381 } else if (NumParts * PartBits < ValueVT.getSizeInBits()) {
382 // If the parts cover less bits than value has, truncate the value.
Bill Wendling9e8ceb02012-02-23 23:25:25 +0000383 assert((PartVT.isInteger() || PartVT == MVT::x86mmx) &&
384 ValueVT.isInteger() &&
Chris Lattnera13b8602010-08-24 23:10:06 +0000385 "Unknown mismatch!");
386 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
387 Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
Bill Wendling9e8ceb02012-02-23 23:25:25 +0000388 if (PartVT == MVT::x86mmx)
389 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattnera13b8602010-08-24 23:10:06 +0000390 }
391
392 // The value may have changed - recompute ValueVT.
393 ValueVT = Val.getValueType();
394 assert(NumParts * PartBits == ValueVT.getSizeInBits() &&
395 "Failed to tile the value with PartVT!");
396
397 if (NumParts == 1) {
Patrik Hagglundb9e12e52012-12-19 12:33:30 +0000398 if (PartEVT != ValueVT) {
Bill Wendlingf18eb582012-09-26 06:16:18 +0000399 LLVMContext &Ctx = *DAG.getContext();
400 Twine ErrMsg("scalar-to-vector conversion failed");
401 if (const Instruction *I = dyn_cast_or_null<Instruction>(V)) {
402 if (const CallInst *CI = dyn_cast<CallInst>(I))
403 if (isa<InlineAsm>(CI->getCalledValue()))
404 ErrMsg = ErrMsg + ", possible invalid constraint for vector type";
405 Ctx.emitError(I, ErrMsg);
406 } else {
407 Ctx.emitError(ErrMsg);
408 }
409 }
410
Chris Lattnera13b8602010-08-24 23:10:06 +0000411 Parts[0] = Val;
412 return;
413 }
414
415 // Expand the value into multiple parts.
416 if (NumParts & (NumParts - 1)) {
417 // The number of parts is not a power of 2. Split off and copy the tail.
418 assert(PartVT.isInteger() && ValueVT.isInteger() &&
419 "Do not know what to expand to!");
420 unsigned RoundParts = 1 << Log2_32(NumParts);
421 unsigned RoundBits = RoundParts * PartBits;
422 unsigned OddParts = NumParts - RoundParts;
423 SDValue OddVal = DAG.getNode(ISD::SRL, DL, ValueVT, Val,
424 DAG.getIntPtrConstant(RoundBits));
Bill Wendlingf18eb582012-09-26 06:16:18 +0000425 getCopyToParts(DAG, DL, OddVal, Parts + RoundParts, OddParts, PartVT, V);
Chris Lattnera13b8602010-08-24 23:10:06 +0000426
427 if (TLI.isBigEndian())
428 // The odd parts were reversed by getCopyToParts - unreverse them.
429 std::reverse(Parts + RoundParts, Parts + NumParts);
430
431 NumParts = RoundParts;
432 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
433 Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
434 }
435
436 // The number of parts is a power of 2. Repeatedly bisect the value using
437 // EXTRACT_ELEMENT.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000438 Parts[0] = DAG.getNode(ISD::BITCAST, DL,
Chris Lattnera13b8602010-08-24 23:10:06 +0000439 EVT::getIntegerVT(*DAG.getContext(),
440 ValueVT.getSizeInBits()),
441 Val);
442
443 for (unsigned StepSize = NumParts; StepSize > 1; StepSize /= 2) {
444 for (unsigned i = 0; i < NumParts; i += StepSize) {
445 unsigned ThisBits = StepSize * PartBits / 2;
446 EVT ThisVT = EVT::getIntegerVT(*DAG.getContext(), ThisBits);
447 SDValue &Part0 = Parts[i];
448 SDValue &Part1 = Parts[i+StepSize/2];
449
450 Part1 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL,
451 ThisVT, Part0, DAG.getIntPtrConstant(1));
452 Part0 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL,
453 ThisVT, Part0, DAG.getIntPtrConstant(0));
454
455 if (ThisBits == PartBits && ThisVT != PartVT) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000456 Part0 = DAG.getNode(ISD::BITCAST, DL, PartVT, Part0);
457 Part1 = DAG.getNode(ISD::BITCAST, DL, PartVT, Part1);
Chris Lattnera13b8602010-08-24 23:10:06 +0000458 }
459 }
460 }
461
462 if (TLI.isBigEndian())
463 std::reverse(Parts, Parts + OrigNumParts);
464}
465
466
467/// getCopyToPartsVector - Create a series of nodes that contain the specified
468/// value split into legal parts.
Andrew Trickac6d9be2013-05-25 02:42:55 +0000469static void getCopyToPartsVector(SelectionDAG &DAG, SDLoc DL,
Chris Lattnera13b8602010-08-24 23:10:06 +0000470 SDValue Val, SDValue *Parts, unsigned NumParts,
Patrik Hagglundb9e12e52012-12-19 12:33:30 +0000471 MVT PartVT, const Value *V) {
Chris Lattnera13b8602010-08-24 23:10:06 +0000472 EVT ValueVT = Val.getValueType();
473 assert(ValueVT.isVector() && "Not a vector");
474 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000475
Chris Lattnera13b8602010-08-24 23:10:06 +0000476 if (NumParts == 1) {
Patrik Hagglundb9e12e52012-12-19 12:33:30 +0000477 EVT PartEVT = PartVT;
478 if (PartEVT == ValueVT) {
Chris Lattnere6f7c262010-08-25 22:49:25 +0000479 // Nothing to do.
480 } else if (PartVT.getSizeInBits() == ValueVT.getSizeInBits()) {
481 // Bitconvert vector->vector case.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000482 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattnere6f7c262010-08-25 22:49:25 +0000483 } else if (PartVT.isVector() &&
Patrik Hagglundb9e12e52012-12-19 12:33:30 +0000484 PartEVT.getVectorElementType() == ValueVT.getVectorElementType() &&
485 PartEVT.getVectorNumElements() > ValueVT.getVectorNumElements()) {
Chris Lattnere6f7c262010-08-25 22:49:25 +0000486 EVT ElementVT = PartVT.getVectorElementType();
487 // Vector widening case, e.g. <2 x float> -> <4 x float>. Shuffle in
488 // undef elements.
489 SmallVector<SDValue, 16> Ops;
490 for (unsigned i = 0, e = ValueVT.getVectorNumElements(); i != e; ++i)
491 Ops.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
492 ElementVT, Val, DAG.getIntPtrConstant(i)));
Michael J. Spencere70c5262010-10-16 08:25:21 +0000493
Chris Lattnere6f7c262010-08-25 22:49:25 +0000494 for (unsigned i = ValueVT.getVectorNumElements(),
495 e = PartVT.getVectorNumElements(); i != e; ++i)
496 Ops.push_back(DAG.getUNDEF(ElementVT));
497
498 Val = DAG.getNode(ISD::BUILD_VECTOR, DL, PartVT, &Ops[0], Ops.size());
499
500 // FIXME: Use CONCAT for 2x -> 4x.
Michael J. Spencere70c5262010-10-16 08:25:21 +0000501
Chris Lattnere6f7c262010-08-25 22:49:25 +0000502 //SDValue UndefElts = DAG.getUNDEF(VectorTy);
503 //Val = DAG.getNode(ISD::CONCAT_VECTORS, DL, PartVT, Val, UndefElts);
Nadav Rotem0b666362011-06-04 20:58:08 +0000504 } else if (PartVT.isVector() &&
Patrik Hagglundb9e12e52012-12-19 12:33:30 +0000505 PartEVT.getVectorElementType().bitsGE(
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000506 ValueVT.getVectorElementType()) &&
Patrik Hagglundb9e12e52012-12-19 12:33:30 +0000507 PartEVT.getVectorNumElements() == ValueVT.getVectorNumElements()) {
Nadav Rotem0b666362011-06-04 20:58:08 +0000508
509 // Promoted vector extract
Patrik Hagglundb9e12e52012-12-19 12:33:30 +0000510 bool Smaller = PartEVT.bitsLE(ValueVT);
Nadav Rotemc6341e62011-06-19 08:49:38 +0000511 Val = DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
512 DL, PartVT, Val);
Nadav Rotem0b666362011-06-04 20:58:08 +0000513 } else{
Chris Lattnere6f7c262010-08-25 22:49:25 +0000514 // Vector -> scalar conversion.
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000515 assert(ValueVT.getVectorNumElements() == 1 &&
Chris Lattnere6f7c262010-08-25 22:49:25 +0000516 "Only trivial vector-to-scalar conversions should get here!");
517 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
518 PartVT, Val, DAG.getIntPtrConstant(0));
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000519
520 bool Smaller = ValueVT.bitsLE(PartVT);
521 Val = DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
522 DL, PartVT, Val);
Chris Lattnera13b8602010-08-24 23:10:06 +0000523 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000524
Chris Lattnera13b8602010-08-24 23:10:06 +0000525 Parts[0] = Val;
526 return;
527 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000528
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000529 // Handle a multi-element vector.
Patrik Hagglundee211d22012-12-19 11:53:21 +0000530 EVT IntermediateVT;
531 MVT RegisterVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000532 unsigned NumIntermediates;
Owen Anderson23b9b192009-08-12 00:36:31 +0000533 unsigned NumRegs = TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT,
Devang Patel8f09bea2010-08-26 20:32:32 +0000534 IntermediateVT,
535 NumIntermediates, RegisterVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000536 unsigned NumElements = ValueVT.getVectorNumElements();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000537
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000538 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
539 NumParts = NumRegs; // Silence a compiler warning.
Patrik Hagglundb9e12e52012-12-19 12:33:30 +0000540 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
Michael J. Spencere70c5262010-10-16 08:25:21 +0000541
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000542 // Split the vector into intermediate operands.
543 SmallVector<SDValue, 8> Ops(NumIntermediates);
Bill Wendling3ea3c242009-12-22 02:10:19 +0000544 for (unsigned i = 0; i != NumIntermediates; ++i) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000545 if (IntermediateVT.isVector())
Chris Lattnera13b8602010-08-24 23:10:06 +0000546 Ops[i] = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000547 IntermediateVT, Val,
Chris Lattnera13b8602010-08-24 23:10:06 +0000548 DAG.getIntPtrConstant(i * (NumElements / NumIntermediates)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000549 else
Chris Lattnera13b8602010-08-24 23:10:06 +0000550 Ops[i] = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
Chris Lattnere6f7c262010-08-25 22:49:25 +0000551 IntermediateVT, Val, DAG.getIntPtrConstant(i));
Bill Wendling3ea3c242009-12-22 02:10:19 +0000552 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000553
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000554 // Split the intermediate operands into legal parts.
555 if (NumParts == NumIntermediates) {
556 // If the register was not expanded, promote or copy the value,
557 // as appropriate.
558 for (unsigned i = 0; i != NumParts; ++i)
Bill Wendlingf18eb582012-09-26 06:16:18 +0000559 getCopyToParts(DAG, DL, Ops[i], &Parts[i], 1, PartVT, V);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000560 } else if (NumParts > 0) {
561 // If the intermediate type was expanded, split each the value into
562 // legal parts.
563 assert(NumParts % NumIntermediates == 0 &&
564 "Must expand into a divisible number of parts!");
565 unsigned Factor = NumParts / NumIntermediates;
566 for (unsigned i = 0; i != NumIntermediates; ++i)
Bill Wendlingf18eb582012-09-26 06:16:18 +0000567 getCopyToParts(DAG, DL, Ops[i], &Parts[i*Factor], Factor, PartVT, V);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000568 }
569}
570
Dan Gohman462f6b52010-05-29 17:53:24 +0000571namespace {
572 /// RegsForValue - This struct represents the registers (physical or virtual)
573 /// that a particular set of values is assigned, and the type information
574 /// about the value. The most common situation is to represent one value at a
575 /// time, but struct or array values are handled element-wise as multiple
576 /// values. The splitting of aggregates is performed recursively, so that we
577 /// never have aggregate-typed registers. The values at this point do not
578 /// necessarily have legal types, so each value may require one or more
579 /// registers of some legal type.
580 ///
581 struct RegsForValue {
582 /// ValueVTs - The value types of the values, which may not be legal, and
583 /// may need be promoted or synthesized from one or more registers.
584 ///
585 SmallVector<EVT, 4> ValueVTs;
586
587 /// RegVTs - The value types of the registers. This is the same size as
588 /// ValueVTs and it records, for each value, what the type of the assigned
589 /// register or registers are. (Individual values are never synthesized
590 /// from more than one type of register.)
591 ///
592 /// With virtual registers, the contents of RegVTs is redundant with TLI's
593 /// getRegisterType member function, however when with physical registers
594 /// it is necessary to have a separate record of the types.
595 ///
Patrik Hagglund8963fec2012-12-19 12:23:01 +0000596 SmallVector<MVT, 4> RegVTs;
Dan Gohman462f6b52010-05-29 17:53:24 +0000597
598 /// Regs - This list holds the registers assigned to the values.
599 /// Each legal or promoted value requires one register, and each
600 /// expanded value requires multiple registers.
601 ///
602 SmallVector<unsigned, 4> Regs;
603
604 RegsForValue() {}
605
606 RegsForValue(const SmallVector<unsigned, 4> &regs,
Patrik Hagglund8963fec2012-12-19 12:23:01 +0000607 MVT regvt, EVT valuevt)
Dan Gohman462f6b52010-05-29 17:53:24 +0000608 : ValueVTs(1, valuevt), RegVTs(1, regvt), Regs(regs) {}
609
Dan Gohman462f6b52010-05-29 17:53:24 +0000610 RegsForValue(LLVMContext &Context, const TargetLowering &tli,
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000611 unsigned Reg, Type *Ty) {
Dan Gohman462f6b52010-05-29 17:53:24 +0000612 ComputeValueVTs(tli, Ty, ValueVTs);
613
614 for (unsigned Value = 0, e = ValueVTs.size(); Value != e; ++Value) {
615 EVT ValueVT = ValueVTs[Value];
616 unsigned NumRegs = tli.getNumRegisters(Context, ValueVT);
Patrik Hagglunddfcf33a2012-12-19 11:48:16 +0000617 MVT RegisterVT = tli.getRegisterType(Context, ValueVT);
Dan Gohman462f6b52010-05-29 17:53:24 +0000618 for (unsigned i = 0; i != NumRegs; ++i)
619 Regs.push_back(Reg + i);
620 RegVTs.push_back(RegisterVT);
621 Reg += NumRegs;
622 }
623 }
624
625 /// areValueTypesLegal - Return true if types of all the values are legal.
626 bool areValueTypesLegal(const TargetLowering &TLI) {
627 for (unsigned Value = 0, e = ValueVTs.size(); Value != e; ++Value) {
Patrik Hagglund8963fec2012-12-19 12:23:01 +0000628 MVT RegisterVT = RegVTs[Value];
Dan Gohman462f6b52010-05-29 17:53:24 +0000629 if (!TLI.isTypeLegal(RegisterVT))
630 return false;
631 }
632 return true;
633 }
634
635 /// append - Add the specified values to this one.
636 void append(const RegsForValue &RHS) {
637 ValueVTs.append(RHS.ValueVTs.begin(), RHS.ValueVTs.end());
638 RegVTs.append(RHS.RegVTs.begin(), RHS.RegVTs.end());
639 Regs.append(RHS.Regs.begin(), RHS.Regs.end());
640 }
641
642 /// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
643 /// this value and returns the result as a ValueVTs value. This uses
644 /// Chain/Flag as the input and updates them for the output Chain/Flag.
645 /// If the Flag pointer is NULL, no flag is used.
646 SDValue getCopyFromRegs(SelectionDAG &DAG, FunctionLoweringInfo &FuncInfo,
Andrew Trickac6d9be2013-05-25 02:42:55 +0000647 SDLoc dl,
Bill Wendling12931302012-09-26 04:04:19 +0000648 SDValue &Chain, SDValue *Flag,
649 const Value *V = 0) const;
Dan Gohman462f6b52010-05-29 17:53:24 +0000650
651 /// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
652 /// specified value into the registers specified by this object. This uses
653 /// Chain/Flag as the input and updates them for the output Chain/Flag.
654 /// If the Flag pointer is NULL, no flag is used.
Andrew Trickac6d9be2013-05-25 02:42:55 +0000655 void getCopyToRegs(SDValue Val, SelectionDAG &DAG, SDLoc dl,
Bill Wendlingf18eb582012-09-26 06:16:18 +0000656 SDValue &Chain, SDValue *Flag, const Value *V) const;
Dan Gohman462f6b52010-05-29 17:53:24 +0000657
658 /// AddInlineAsmOperands - Add this value to the specified inlineasm node
659 /// operand list. This adds the code marker, matching input operand index
660 /// (if applicable), and includes the number of values added into it.
661 void AddInlineAsmOperands(unsigned Kind,
662 bool HasMatching, unsigned MatchingIdx,
663 SelectionDAG &DAG,
664 std::vector<SDValue> &Ops) const;
665 };
666}
667
668/// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
669/// this value and returns the result as a ValueVT value. This uses
670/// Chain/Flag as the input and updates them for the output Chain/Flag.
671/// If the Flag pointer is NULL, no flag is used.
672SDValue RegsForValue::getCopyFromRegs(SelectionDAG &DAG,
673 FunctionLoweringInfo &FuncInfo,
Andrew Trickac6d9be2013-05-25 02:42:55 +0000674 SDLoc dl,
Bill Wendling12931302012-09-26 04:04:19 +0000675 SDValue &Chain, SDValue *Flag,
676 const Value *V) const {
Dan Gohman7da5d3f2010-07-26 18:15:41 +0000677 // A Value with type {} or [0 x %t] needs no registers.
678 if (ValueVTs.empty())
679 return SDValue();
680
Dan Gohman462f6b52010-05-29 17:53:24 +0000681 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
682
683 // Assemble the legal parts into the final values.
684 SmallVector<SDValue, 4> Values(ValueVTs.size());
685 SmallVector<SDValue, 8> Parts;
686 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
687 // Copy the legal parts from the registers.
688 EVT ValueVT = ValueVTs[Value];
689 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVT);
Patrik Hagglund8963fec2012-12-19 12:23:01 +0000690 MVT RegisterVT = RegVTs[Value];
Dan Gohman462f6b52010-05-29 17:53:24 +0000691
692 Parts.resize(NumRegs);
693 for (unsigned i = 0; i != NumRegs; ++i) {
694 SDValue P;
695 if (Flag == 0) {
696 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT);
697 } else {
698 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT, *Flag);
699 *Flag = P.getValue(2);
700 }
701
702 Chain = P.getValue(1);
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000703 Parts[i] = P;
Dan Gohman462f6b52010-05-29 17:53:24 +0000704
705 // If the source register was virtual and if we know something about it,
706 // add an assert node.
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000707 if (!TargetRegisterInfo::isVirtualRegister(Regs[Part+i]) ||
Cameron Zwariche1497b92011-02-24 10:00:08 +0000708 !RegisterVT.isInteger() || RegisterVT.isVector())
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000709 continue;
Cameron Zwariche1497b92011-02-24 10:00:08 +0000710
711 const FunctionLoweringInfo::LiveOutInfo *LOI =
712 FuncInfo.GetLiveOutRegInfo(Regs[Part+i]);
713 if (!LOI)
714 continue;
Dan Gohman462f6b52010-05-29 17:53:24 +0000715
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000716 unsigned RegSize = RegisterVT.getSizeInBits();
Cameron Zwariche1497b92011-02-24 10:00:08 +0000717 unsigned NumSignBits = LOI->NumSignBits;
718 unsigned NumZeroBits = LOI->KnownZero.countLeadingOnes();
Dan Gohman462f6b52010-05-29 17:53:24 +0000719
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000720 // FIXME: We capture more information than the dag can represent. For
721 // now, just use the tightest assertzext/assertsext possible.
722 bool isSExt = true;
723 EVT FromVT(MVT::Other);
724 if (NumSignBits == RegSize)
725 isSExt = true, FromVT = MVT::i1; // ASSERT SEXT 1
726 else if (NumZeroBits >= RegSize-1)
727 isSExt = false, FromVT = MVT::i1; // ASSERT ZEXT 1
728 else if (NumSignBits > RegSize-8)
729 isSExt = true, FromVT = MVT::i8; // ASSERT SEXT 8
730 else if (NumZeroBits >= RegSize-8)
731 isSExt = false, FromVT = MVT::i8; // ASSERT ZEXT 8
732 else if (NumSignBits > RegSize-16)
733 isSExt = true, FromVT = MVT::i16; // ASSERT SEXT 16
734 else if (NumZeroBits >= RegSize-16)
735 isSExt = false, FromVT = MVT::i16; // ASSERT ZEXT 16
736 else if (NumSignBits > RegSize-32)
737 isSExt = true, FromVT = MVT::i32; // ASSERT SEXT 32
738 else if (NumZeroBits >= RegSize-32)
739 isSExt = false, FromVT = MVT::i32; // ASSERT ZEXT 32
740 else
741 continue;
Dan Gohman462f6b52010-05-29 17:53:24 +0000742
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000743 // Add an assertion node.
744 assert(FromVT != MVT::Other);
745 Parts[i] = DAG.getNode(isSExt ? ISD::AssertSext : ISD::AssertZext, dl,
746 RegisterVT, P, DAG.getValueType(FromVT));
Dan Gohman462f6b52010-05-29 17:53:24 +0000747 }
748
749 Values[Value] = getCopyFromParts(DAG, dl, Parts.begin(),
Bill Wendling12931302012-09-26 04:04:19 +0000750 NumRegs, RegisterVT, ValueVT, V);
Dan Gohman462f6b52010-05-29 17:53:24 +0000751 Part += NumRegs;
752 Parts.clear();
753 }
754
755 return DAG.getNode(ISD::MERGE_VALUES, dl,
756 DAG.getVTList(&ValueVTs[0], ValueVTs.size()),
757 &Values[0], ValueVTs.size());
758}
759
760/// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
761/// specified value into the registers specified by this object. This uses
762/// Chain/Flag as the input and updates them for the output Chain/Flag.
763/// If the Flag pointer is NULL, no flag is used.
Andrew Trickac6d9be2013-05-25 02:42:55 +0000764void RegsForValue::getCopyToRegs(SDValue Val, SelectionDAG &DAG, SDLoc dl,
Bill Wendlingf18eb582012-09-26 06:16:18 +0000765 SDValue &Chain, SDValue *Flag,
766 const Value *V) const {
Dan Gohman462f6b52010-05-29 17:53:24 +0000767 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
768
769 // Get the list of the values's legal parts.
770 unsigned NumRegs = Regs.size();
771 SmallVector<SDValue, 8> Parts(NumRegs);
772 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
773 EVT ValueVT = ValueVTs[Value];
774 unsigned NumParts = TLI.getNumRegisters(*DAG.getContext(), ValueVT);
Patrik Hagglund8963fec2012-12-19 12:23:01 +0000775 MVT RegisterVT = RegVTs[Value];
Evan Cheng2766a472012-12-06 19:13:27 +0000776 ISD::NodeType ExtendKind =
777 TLI.isZExtFree(Val, RegisterVT)? ISD::ZERO_EXTEND: ISD::ANY_EXTEND;
Dan Gohman462f6b52010-05-29 17:53:24 +0000778
Chris Lattner3ac18842010-08-24 23:20:40 +0000779 getCopyToParts(DAG, dl, Val.getValue(Val.getResNo() + Value),
Evan Cheng2766a472012-12-06 19:13:27 +0000780 &Parts[Part], NumParts, RegisterVT, V, ExtendKind);
Dan Gohman462f6b52010-05-29 17:53:24 +0000781 Part += NumParts;
782 }
783
784 // Copy the parts into the registers.
785 SmallVector<SDValue, 8> Chains(NumRegs);
786 for (unsigned i = 0; i != NumRegs; ++i) {
787 SDValue Part;
788 if (Flag == 0) {
789 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i]);
790 } else {
791 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i], *Flag);
792 *Flag = Part.getValue(1);
793 }
794
795 Chains[i] = Part.getValue(0);
796 }
797
798 if (NumRegs == 1 || Flag)
799 // If NumRegs > 1 && Flag is used then the use of the last CopyToReg is
800 // flagged to it. That is the CopyToReg nodes and the user are considered
801 // a single scheduling unit. If we create a TokenFactor and return it as
802 // chain, then the TokenFactor is both a predecessor (operand) of the
803 // user as well as a successor (the TF operands are flagged to the user).
804 // c1, f1 = CopyToReg
805 // c2, f2 = CopyToReg
806 // c3 = TokenFactor c1, c2
807 // ...
808 // = op c3, ..., f2
809 Chain = Chains[NumRegs-1];
810 else
811 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &Chains[0], NumRegs);
812}
813
814/// AddInlineAsmOperands - Add this value to the specified inlineasm node
815/// operand list. This adds the code marker and includes the number of
816/// values added into it.
817void RegsForValue::AddInlineAsmOperands(unsigned Code, bool HasMatching,
818 unsigned MatchingIdx,
819 SelectionDAG &DAG,
820 std::vector<SDValue> &Ops) const {
821 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
822
823 unsigned Flag = InlineAsm::getFlagWord(Code, Regs.size());
824 if (HasMatching)
825 Flag = InlineAsm::getFlagWordForMatchingOp(Flag, MatchingIdx);
Jakob Stoklund Olesen459b74b2011-10-12 23:37:29 +0000826 else if (!Regs.empty() &&
827 TargetRegisterInfo::isVirtualRegister(Regs.front())) {
828 // Put the register class of the virtual registers in the flag word. That
829 // way, later passes can recompute register class constraints for inline
830 // assembly as well as normal instructions.
831 // Don't do this for tied operands that can use the regclass information
832 // from the def.
833 const MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
834 const TargetRegisterClass *RC = MRI.getRegClass(Regs.front());
835 Flag = InlineAsm::getFlagWordForRegClass(Flag, RC->getID());
836 }
837
Dan Gohman462f6b52010-05-29 17:53:24 +0000838 SDValue Res = DAG.getTargetConstant(Flag, MVT::i32);
839 Ops.push_back(Res);
840
841 for (unsigned Value = 0, Reg = 0, e = ValueVTs.size(); Value != e; ++Value) {
842 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVTs[Value]);
Patrik Hagglund8963fec2012-12-19 12:23:01 +0000843 MVT RegisterVT = RegVTs[Value];
Dan Gohman462f6b52010-05-29 17:53:24 +0000844 for (unsigned i = 0; i != NumRegs; ++i) {
845 assert(Reg < Regs.size() && "Mismatch in # registers expected");
846 Ops.push_back(DAG.getRegister(Regs[Reg++], RegisterVT));
847 }
848 }
849}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000850
Owen Anderson243eb9e2011-12-08 22:15:21 +0000851void SelectionDAGBuilder::init(GCFunctionInfo *gfi, AliasAnalysis &aa,
852 const TargetLibraryInfo *li) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000853 AA = &aa;
854 GFI = gfi;
Owen Anderson243eb9e2011-12-08 22:15:21 +0000855 LibInfo = li;
Micah Villmow3574eca2012-10-08 16:38:25 +0000856 TD = DAG.getTarget().getDataLayout();
Richard Smithcb1f68d2012-08-22 00:42:39 +0000857 Context = DAG.getContext();
Bill Wendling4ed1fb02011-10-15 01:00:26 +0000858 LPadToCallSiteMap.clear();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000859}
860
Dan Gohmanb02b62a2010-04-14 18:24:06 +0000861/// clear - Clear out the current SelectionDAG and the associated
Dan Gohman2048b852009-11-23 18:04:58 +0000862/// state and prepare this SelectionDAGBuilder object to be used
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000863/// for a new block. This doesn't clear out information about
864/// additional blocks that are needed to complete switch lowering
865/// or PHI node updating; that information is cleared out as it is
866/// consumed.
Dan Gohman2048b852009-11-23 18:04:58 +0000867void SelectionDAGBuilder::clear() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000868 NodeMap.clear();
Devang Patel9126c0d2010-06-01 19:59:01 +0000869 UnusedArgNodeMap.clear();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000870 PendingLoads.clear();
871 PendingExports.clear();
Andrew Trickea5db0c2013-05-25 02:20:36 +0000872 CurInst = NULL;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000873 HasTailCall = false;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000874}
875
Devang Patel23385752011-05-23 17:44:13 +0000876/// clearDanglingDebugInfo - Clear the dangling debug information
Benjamin Kramerd9b0b022012-06-02 10:20:22 +0000877/// map. This function is separated from the clear so that debug
Devang Patel23385752011-05-23 17:44:13 +0000878/// information that is dangling in a basic block can be properly
879/// resolved in a different basic block. This allows the
880/// SelectionDAG to resolve dangling debug information attached
881/// to PHI nodes.
882void SelectionDAGBuilder::clearDanglingDebugInfo() {
883 DanglingDebugInfoMap.clear();
884}
885
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000886/// getRoot - Return the current virtual root of the Selection DAG,
887/// flushing any PendingLoad items. This must be done before emitting
888/// a store or any other node that may need to be ordered after any
889/// prior load instructions.
890///
Dan Gohman2048b852009-11-23 18:04:58 +0000891SDValue SelectionDAGBuilder::getRoot() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000892 if (PendingLoads.empty())
893 return DAG.getRoot();
894
895 if (PendingLoads.size() == 1) {
896 SDValue Root = PendingLoads[0];
897 DAG.setRoot(Root);
898 PendingLoads.clear();
899 return Root;
900 }
901
902 // Otherwise, we have to make a token factor node.
Andrew Trickac6d9be2013-05-25 02:42:55 +0000903 SDValue Root = DAG.getNode(ISD::TokenFactor, getCurSDLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000904 &PendingLoads[0], PendingLoads.size());
905 PendingLoads.clear();
906 DAG.setRoot(Root);
907 return Root;
908}
909
910/// getControlRoot - Similar to getRoot, but instead of flushing all the
911/// PendingLoad items, flush all the PendingExports items. It is necessary
912/// to do this before emitting a terminator instruction.
913///
Dan Gohman2048b852009-11-23 18:04:58 +0000914SDValue SelectionDAGBuilder::getControlRoot() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000915 SDValue Root = DAG.getRoot();
916
917 if (PendingExports.empty())
918 return Root;
919
920 // Turn all of the CopyToReg chains into one factored node.
921 if (Root.getOpcode() != ISD::EntryToken) {
922 unsigned i = 0, e = PendingExports.size();
923 for (; i != e; ++i) {
924 assert(PendingExports[i].getNode()->getNumOperands() > 1);
925 if (PendingExports[i].getNode()->getOperand(0) == Root)
926 break; // Don't add the root if we already indirectly depend on it.
927 }
928
929 if (i == e)
930 PendingExports.push_back(Root);
931 }
932
Andrew Trickac6d9be2013-05-25 02:42:55 +0000933 Root = DAG.getNode(ISD::TokenFactor, getCurSDLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000934 &PendingExports[0],
935 PendingExports.size());
936 PendingExports.clear();
937 DAG.setRoot(Root);
938 return Root;
939}
940
Bill Wendling4533cac2010-01-28 21:51:40 +0000941void SelectionDAGBuilder::AssignOrderingToNode(const SDNode *Node) {
942 if (DAG.GetOrdering(Node) != 0) return; // Already has ordering.
943 DAG.AssignOrdering(Node, SDNodeOrder);
944
945 for (unsigned I = 0, E = Node->getNumOperands(); I != E; ++I)
946 AssignOrderingToNode(Node->getOperand(I).getNode());
947}
948
Dan Gohman46510a72010-04-15 01:51:59 +0000949void SelectionDAGBuilder::visit(const Instruction &I) {
Dan Gohmanc105a2b2010-04-22 20:55:53 +0000950 // Set up outgoing PHI node register values before emitting the terminator.
951 if (isa<TerminatorInst>(&I))
952 HandlePHINodesInSuccessorBlocks(I.getParent());
953
Andrew Trickea5db0c2013-05-25 02:20:36 +0000954 CurInst = &I;
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000955
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000956 visit(I.getOpcode(), I);
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000957
Dan Gohman92884f72010-04-20 15:03:56 +0000958 if (!isa<TerminatorInst>(&I) && !HasTailCall)
959 CopyToExportRegsIfNeeded(&I);
960
Andrew Trickea5db0c2013-05-25 02:20:36 +0000961 CurInst = NULL;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000962}
963
Dan Gohmanba5be5c2010-04-20 15:00:41 +0000964void SelectionDAGBuilder::visitPHI(const PHINode &) {
965 llvm_unreachable("SelectionDAGBuilder shouldn't visit PHI nodes!");
966}
967
Dan Gohman46510a72010-04-15 01:51:59 +0000968void SelectionDAGBuilder::visit(unsigned Opcode, const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000969 // Note: this doesn't use InstVisitor, because it has to work with
970 // ConstantExpr's in addition to instructions.
971 switch (Opcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000972 default: llvm_unreachable("Unknown instruction type encountered!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000973 // Build the switch statement using the Instruction.def file.
974#define HANDLE_INST(NUM, OPCODE, CLASS) \
Galina Kistanova72ea0c92012-07-19 04:50:12 +0000975 case Instruction::OPCODE: visit##OPCODE((const CLASS&)I); break;
Chandler Carruth0b8c9a82013-01-02 11:36:10 +0000976#include "llvm/IR/Instruction.def"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000977 }
Bill Wendling4533cac2010-01-28 21:51:40 +0000978
979 // Assign the ordering to the freshly created DAG nodes.
980 if (NodeMap.count(&I)) {
981 ++SDNodeOrder;
982 AssignOrderingToNode(getValue(&I).getNode());
983 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000984}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000985
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000986// resolveDanglingDebugInfo - if we saw an earlier dbg_value referring to V,
987// generate the debug data structures now that we've seen its definition.
988void SelectionDAGBuilder::resolveDanglingDebugInfo(const Value *V,
989 SDValue Val) {
990 DanglingDebugInfo &DDI = DanglingDebugInfoMap[V];
Devang Patel4cf81c42010-08-26 23:35:15 +0000991 if (DDI.getDI()) {
992 const DbgValueInst *DI = DDI.getDI();
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000993 DebugLoc dl = DDI.getdl();
994 unsigned DbgSDNodeOrder = DDI.getSDNodeOrder();
Devang Patel4cf81c42010-08-26 23:35:15 +0000995 MDNode *Variable = DI->getVariable();
996 uint64_t Offset = DI->getOffset();
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000997 SDDbgValue *SDV;
998 if (Val.getNode()) {
Devang Patel78a06e52010-08-25 20:39:26 +0000999 if (!EmitFuncArgumentDbgValue(V, Variable, Offset, Val)) {
Dale Johannesenbdc09d92010-07-16 00:02:08 +00001000 SDV = DAG.getDbgValue(Variable, Val.getNode(),
1001 Val.getResNo(), Offset, dl, DbgSDNodeOrder);
1002 DAG.AddDbgValue(SDV, Val.getNode(), false);
1003 }
Owen Anderson95771af2011-02-25 21:41:48 +00001004 } else
Adrian Prantl5da4e4f2013-05-22 18:02:19 +00001005 DEBUG(dbgs() << "Dropping debug info for " << *DI << "\n");
Dale Johannesenbdc09d92010-07-16 00:02:08 +00001006 DanglingDebugInfoMap[V] = DanglingDebugInfo();
1007 }
1008}
1009
Nick Lewycky8de34002011-09-30 22:19:53 +00001010/// getValue - Return an SDValue for the given Value.
Dan Gohman2048b852009-11-23 18:04:58 +00001011SDValue SelectionDAGBuilder::getValue(const Value *V) {
Dan Gohman28a17352010-07-01 01:59:43 +00001012 // If we already have an SDValue for this value, use it. It's important
1013 // to do this first, so that we don't create a CopyFromReg if we already
1014 // have a regular SDValue.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001015 SDValue &N = NodeMap[V];
1016 if (N.getNode()) return N;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001017
Dan Gohman28a17352010-07-01 01:59:43 +00001018 // If there's a virtual register allocated and initialized for this
1019 // value, use it.
1020 DenseMap<const Value *, unsigned>::iterator It = FuncInfo.ValueMap.find(V);
1021 if (It != FuncInfo.ValueMap.end()) {
1022 unsigned InReg = It->second;
1023 RegsForValue RFV(*DAG.getContext(), TLI, InReg, V->getType());
1024 SDValue Chain = DAG.getEntryNode();
Andrew Trickac6d9be2013-05-25 02:42:55 +00001025 N = RFV.getCopyFromRegs(DAG, FuncInfo, getCurSDLoc(), Chain, NULL, V);
Devang Patel8f314282011-01-25 18:09:58 +00001026 resolveDanglingDebugInfo(V, N);
1027 return N;
Dan Gohman28a17352010-07-01 01:59:43 +00001028 }
1029
1030 // Otherwise create a new SDValue and remember it.
1031 SDValue Val = getValueImpl(V);
1032 NodeMap[V] = Val;
Dale Johannesenbdc09d92010-07-16 00:02:08 +00001033 resolveDanglingDebugInfo(V, Val);
Dan Gohman28a17352010-07-01 01:59:43 +00001034 return Val;
1035}
1036
1037/// getNonRegisterValue - Return an SDValue for the given Value, but
1038/// don't look in FuncInfo.ValueMap for a virtual register.
1039SDValue SelectionDAGBuilder::getNonRegisterValue(const Value *V) {
1040 // If we already have an SDValue for this value, use it.
1041 SDValue &N = NodeMap[V];
1042 if (N.getNode()) return N;
1043
1044 // Otherwise create a new SDValue and remember it.
1045 SDValue Val = getValueImpl(V);
1046 NodeMap[V] = Val;
Dale Johannesenbdc09d92010-07-16 00:02:08 +00001047 resolveDanglingDebugInfo(V, Val);
Dan Gohman28a17352010-07-01 01:59:43 +00001048 return Val;
1049}
1050
Dale Johannesenbdc09d92010-07-16 00:02:08 +00001051/// getValueImpl - Helper function for getValue and getNonRegisterValue.
Dan Gohman28a17352010-07-01 01:59:43 +00001052/// Create an SDValue for the given value.
1053SDValue SelectionDAGBuilder::getValueImpl(const Value *V) {
Dan Gohman383b5f62010-04-17 15:32:28 +00001054 if (const Constant *C = dyn_cast<Constant>(V)) {
Owen Andersone50ed302009-08-10 22:56:29 +00001055 EVT VT = TLI.getValueType(V->getType(), true);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001056
Dan Gohman383b5f62010-04-17 15:32:28 +00001057 if (const ConstantInt *CI = dyn_cast<ConstantInt>(C))
Dan Gohman28a17352010-07-01 01:59:43 +00001058 return DAG.getConstant(*CI, VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001059
Dan Gohman383b5f62010-04-17 15:32:28 +00001060 if (const GlobalValue *GV = dyn_cast<GlobalValue>(C))
Andrew Trickac6d9be2013-05-25 02:42:55 +00001061 return DAG.getGlobalAddress(GV, getCurSDLoc(), VT);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001062
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001063 if (isa<ConstantPointerNull>(C))
Dan Gohman28a17352010-07-01 01:59:43 +00001064 return DAG.getConstant(0, TLI.getPointerTy());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001065
Dan Gohman383b5f62010-04-17 15:32:28 +00001066 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(C))
Dan Gohman28a17352010-07-01 01:59:43 +00001067 return DAG.getConstantFP(*CFP, VT);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001068
Nate Begeman9008ca62009-04-27 18:41:29 +00001069 if (isa<UndefValue>(C) && !V->getType()->isAggregateType())
Dan Gohman28a17352010-07-01 01:59:43 +00001070 return DAG.getUNDEF(VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001071
Dan Gohman383b5f62010-04-17 15:32:28 +00001072 if (const ConstantExpr *CE = dyn_cast<ConstantExpr>(C)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001073 visit(CE->getOpcode(), *CE);
1074 SDValue N1 = NodeMap[V];
Dan Gohmanac7d05c2010-04-16 16:55:18 +00001075 assert(N1.getNode() && "visit didn't populate the NodeMap!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001076 return N1;
1077 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001078
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001079 if (isa<ConstantStruct>(C) || isa<ConstantArray>(C)) {
1080 SmallVector<SDValue, 4> Constants;
1081 for (User::const_op_iterator OI = C->op_begin(), OE = C->op_end();
1082 OI != OE; ++OI) {
1083 SDNode *Val = getValue(*OI).getNode();
Dan Gohmaned48caf2009-09-08 01:44:02 +00001084 // If the operand is an empty aggregate, there are no values.
1085 if (!Val) continue;
1086 // Add each leaf value from the operand to the Constants list
1087 // to form a flattened list of all the values.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001088 for (unsigned i = 0, e = Val->getNumValues(); i != e; ++i)
1089 Constants.push_back(SDValue(Val, i));
1090 }
Bill Wendling87710f02009-12-21 23:47:40 +00001091
Bill Wendling4533cac2010-01-28 21:51:40 +00001092 return DAG.getMergeValues(&Constants[0], Constants.size(),
Andrew Trickac6d9be2013-05-25 02:42:55 +00001093 getCurSDLoc());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001094 }
Chris Lattner1ee0ecf2012-01-24 13:41:11 +00001095
1096 if (const ConstantDataSequential *CDS =
1097 dyn_cast<ConstantDataSequential>(C)) {
1098 SmallVector<SDValue, 4> Ops;
Chris Lattner0f193b82012-01-25 01:27:20 +00001099 for (unsigned i = 0, e = CDS->getNumElements(); i != e; ++i) {
Chris Lattner1ee0ecf2012-01-24 13:41:11 +00001100 SDNode *Val = getValue(CDS->getElementAsConstant(i)).getNode();
1101 // Add each leaf value from the operand to the Constants list
1102 // to form a flattened list of all the values.
1103 for (unsigned i = 0, e = Val->getNumValues(); i != e; ++i)
1104 Ops.push_back(SDValue(Val, i));
1105 }
1106
1107 if (isa<ArrayType>(CDS->getType()))
Andrew Trickac6d9be2013-05-25 02:42:55 +00001108 return DAG.getMergeValues(&Ops[0], Ops.size(), getCurSDLoc());
1109 return NodeMap[V] = DAG.getNode(ISD::BUILD_VECTOR, getCurSDLoc(),
Chris Lattner1ee0ecf2012-01-24 13:41:11 +00001110 VT, &Ops[0], Ops.size());
1111 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001112
Duncan Sands1df98592010-02-16 11:11:14 +00001113 if (C->getType()->isStructTy() || C->getType()->isArrayTy()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001114 assert((isa<ConstantAggregateZero>(C) || isa<UndefValue>(C)) &&
1115 "Unknown struct or array constant!");
1116
Owen Andersone50ed302009-08-10 22:56:29 +00001117 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001118 ComputeValueVTs(TLI, C->getType(), ValueVTs);
1119 unsigned NumElts = ValueVTs.size();
1120 if (NumElts == 0)
1121 return SDValue(); // empty struct
1122 SmallVector<SDValue, 4> Constants(NumElts);
1123 for (unsigned i = 0; i != NumElts; ++i) {
Owen Andersone50ed302009-08-10 22:56:29 +00001124 EVT EltVT = ValueVTs[i];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001125 if (isa<UndefValue>(C))
Dale Johannesene8d72302009-02-06 23:05:02 +00001126 Constants[i] = DAG.getUNDEF(EltVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001127 else if (EltVT.isFloatingPoint())
1128 Constants[i] = DAG.getConstantFP(0, EltVT);
1129 else
1130 Constants[i] = DAG.getConstant(0, EltVT);
1131 }
Bill Wendling87710f02009-12-21 23:47:40 +00001132
Bill Wendling4533cac2010-01-28 21:51:40 +00001133 return DAG.getMergeValues(&Constants[0], NumElts,
Andrew Trickac6d9be2013-05-25 02:42:55 +00001134 getCurSDLoc());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001135 }
1136
Dan Gohman383b5f62010-04-17 15:32:28 +00001137 if (const BlockAddress *BA = dyn_cast<BlockAddress>(C))
Dan Gohman29cbade2009-11-20 23:18:13 +00001138 return DAG.getBlockAddress(BA, VT);
Dan Gohman8c2b5252009-10-30 01:27:03 +00001139
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001140 VectorType *VecTy = cast<VectorType>(V->getType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001141 unsigned NumElements = VecTy->getNumElements();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001142
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001143 // Now that we know the number and type of the elements, get that number of
1144 // elements into the Ops array based on what kind of constant it is.
1145 SmallVector<SDValue, 16> Ops;
Chris Lattner1ee0ecf2012-01-24 13:41:11 +00001146 if (const ConstantVector *CV = dyn_cast<ConstantVector>(C)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001147 for (unsigned i = 0; i != NumElements; ++i)
Chris Lattner1ee0ecf2012-01-24 13:41:11 +00001148 Ops.push_back(getValue(CV->getOperand(i)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001149 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00001150 assert(isa<ConstantAggregateZero>(C) && "Unknown vector constant!");
Owen Andersone50ed302009-08-10 22:56:29 +00001151 EVT EltVT = TLI.getValueType(VecTy->getElementType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001152
1153 SDValue Op;
Nate Begeman9008ca62009-04-27 18:41:29 +00001154 if (EltVT.isFloatingPoint())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001155 Op = DAG.getConstantFP(0, EltVT);
1156 else
1157 Op = DAG.getConstant(0, EltVT);
1158 Ops.assign(NumElements, Op);
1159 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001160
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001161 // Create a BUILD_VECTOR node.
Andrew Trickac6d9be2013-05-25 02:42:55 +00001162 return NodeMap[V] = DAG.getNode(ISD::BUILD_VECTOR, getCurSDLoc(),
Bill Wendling4533cac2010-01-28 21:51:40 +00001163 VT, &Ops[0], Ops.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001164 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001165
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001166 // If this is a static alloca, generate it as the frameindex instead of
1167 // computation.
1168 if (const AllocaInst *AI = dyn_cast<AllocaInst>(V)) {
1169 DenseMap<const AllocaInst*, int>::iterator SI =
1170 FuncInfo.StaticAllocaMap.find(AI);
1171 if (SI != FuncInfo.StaticAllocaMap.end())
1172 return DAG.getFrameIndex(SI->second, TLI.getPointerTy());
1173 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001174
Dan Gohman28a17352010-07-01 01:59:43 +00001175 // If this is an instruction which fast-isel has deferred, select it now.
1176 if (const Instruction *Inst = dyn_cast<Instruction>(V)) {
Dan Gohman84023e02010-07-10 09:00:22 +00001177 unsigned InReg = FuncInfo.InitializeRegForValue(Inst);
1178 RegsForValue RFV(*DAG.getContext(), TLI, InReg, Inst->getType());
1179 SDValue Chain = DAG.getEntryNode();
Andrew Trickac6d9be2013-05-25 02:42:55 +00001180 return RFV.getCopyFromRegs(DAG, FuncInfo, getCurSDLoc(), Chain, NULL, V);
Dan Gohman28a17352010-07-01 01:59:43 +00001181 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001182
Dan Gohman28a17352010-07-01 01:59:43 +00001183 llvm_unreachable("Can't get register for value!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001184}
1185
Dan Gohman46510a72010-04-15 01:51:59 +00001186void SelectionDAGBuilder::visitRet(const ReturnInst &I) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001187 SDValue Chain = getControlRoot();
1188 SmallVector<ISD::OutputArg, 8> Outs;
Dan Gohmanc9403652010-07-07 15:54:55 +00001189 SmallVector<SDValue, 8> OutVals;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001190
Dan Gohman7451d3e2010-05-29 17:03:36 +00001191 if (!FuncInfo.CanLowerReturn) {
1192 unsigned DemoteReg = FuncInfo.DemoteRegister;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001193 const Function *F = I.getParent()->getParent();
1194
1195 // Emit a store of the return value through the virtual register.
1196 // Leave Outs empty so that LowerReturn won't try to load return
1197 // registers the usual way.
1198 SmallVector<EVT, 1> PtrValueVTs;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001199 ComputeValueVTs(TLI, PointerType::getUnqual(F->getReturnType()),
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001200 PtrValueVTs);
1201
1202 SDValue RetPtr = DAG.getRegister(DemoteReg, PtrValueVTs[0]);
1203 SDValue RetOp = getValue(I.getOperand(0));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001204
Owen Andersone50ed302009-08-10 22:56:29 +00001205 SmallVector<EVT, 4> ValueVTs;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001206 SmallVector<uint64_t, 4> Offsets;
1207 ComputeValueVTs(TLI, I.getOperand(0)->getType(), ValueVTs, &Offsets);
Dan Gohman7ea1ca62008-10-21 20:00:42 +00001208 unsigned NumValues = ValueVTs.size();
Dan Gohman7ea1ca62008-10-21 20:00:42 +00001209
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001210 SmallVector<SDValue, 4> Chains(NumValues);
Bill Wendling87710f02009-12-21 23:47:40 +00001211 for (unsigned i = 0; i != NumValues; ++i) {
Andrew Trickac6d9be2013-05-25 02:42:55 +00001212 SDValue Add = DAG.getNode(ISD::ADD, getCurSDLoc(),
Chris Lattnera13b8602010-08-24 23:10:06 +00001213 RetPtr.getValueType(), RetPtr,
1214 DAG.getIntPtrConstant(Offsets[i]));
Bill Wendling87710f02009-12-21 23:47:40 +00001215 Chains[i] =
Andrew Trickac6d9be2013-05-25 02:42:55 +00001216 DAG.getStore(Chain, getCurSDLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00001217 SDValue(RetOp.getNode(), RetOp.getResNo() + i),
Chris Lattner84bd98a2010-09-21 18:58:22 +00001218 // FIXME: better loc info would be nice.
1219 Add, MachinePointerInfo(), false, false, 0);
Bill Wendling87710f02009-12-21 23:47:40 +00001220 }
1221
Andrew Trickac6d9be2013-05-25 02:42:55 +00001222 Chain = DAG.getNode(ISD::TokenFactor, getCurSDLoc(),
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001223 MVT::Other, &Chains[0], NumValues);
Chris Lattner25d58372010-02-28 18:53:13 +00001224 } else if (I.getNumOperands() != 0) {
1225 SmallVector<EVT, 4> ValueVTs;
1226 ComputeValueVTs(TLI, I.getOperand(0)->getType(), ValueVTs);
1227 unsigned NumValues = ValueVTs.size();
1228 if (NumValues) {
1229 SDValue RetOp = getValue(I.getOperand(0));
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001230 for (unsigned j = 0, f = NumValues; j != f; ++j) {
1231 EVT VT = ValueVTs[j];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001232
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001233 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001234
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001235 const Function *F = I.getParent()->getParent();
Bill Wendling8b62abd2012-12-30 13:01:51 +00001236 if (F->getAttributes().hasAttribute(AttributeSet::ReturnIndex,
1237 Attribute::SExt))
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001238 ExtendKind = ISD::SIGN_EXTEND;
Bill Wendling8b62abd2012-12-30 13:01:51 +00001239 else if (F->getAttributes().hasAttribute(AttributeSet::ReturnIndex,
1240 Attribute::ZExt))
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001241 ExtendKind = ISD::ZERO_EXTEND;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001242
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001243 if (ExtendKind != ISD::ANY_EXTEND && VT.isInteger())
Patrik Hagglunde5c65912012-12-19 12:02:25 +00001244 VT = TLI.getTypeForExtArgOrReturn(VT.getSimpleVT(), ExtendKind);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001245
1246 unsigned NumParts = TLI.getNumRegisters(*DAG.getContext(), VT);
Patrik Hagglunddfcf33a2012-12-19 11:48:16 +00001247 MVT PartVT = TLI.getRegisterType(*DAG.getContext(), VT);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001248 SmallVector<SDValue, 4> Parts(NumParts);
Andrew Trickac6d9be2013-05-25 02:42:55 +00001249 getCopyToParts(DAG, getCurSDLoc(),
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001250 SDValue(RetOp.getNode(), RetOp.getResNo() + j),
Bill Wendlingf18eb582012-09-26 06:16:18 +00001251 &Parts[0], NumParts, PartVT, &I, ExtendKind);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001252
1253 // 'inreg' on function refers to return value
1254 ISD::ArgFlagsTy Flags = ISD::ArgFlagsTy();
Bill Wendling8b62abd2012-12-30 13:01:51 +00001255 if (F->getAttributes().hasAttribute(AttributeSet::ReturnIndex,
1256 Attribute::InReg))
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001257 Flags.setInReg();
1258
1259 // Propagate extension type if any
Cameron Zwarich8df6bf52011-03-16 22:20:07 +00001260 if (ExtendKind == ISD::SIGN_EXTEND)
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001261 Flags.setSExt();
Cameron Zwarich8df6bf52011-03-16 22:20:07 +00001262 else if (ExtendKind == ISD::ZERO_EXTEND)
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001263 Flags.setZExt();
1264
Dan Gohmanc9403652010-07-07 15:54:55 +00001265 for (unsigned i = 0; i < NumParts; ++i) {
1266 Outs.push_back(ISD::OutputArg(Flags, Parts[i].getValueType(),
Manman Ren0a1544d2012-11-01 23:49:58 +00001267 /*isfixed=*/true, 0, 0));
Dan Gohmanc9403652010-07-07 15:54:55 +00001268 OutVals.push_back(Parts[i]);
1269 }
Evan Cheng3927f432009-03-25 20:20:11 +00001270 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001271 }
1272 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001273
1274 bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg();
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001275 CallingConv::ID CallConv =
1276 DAG.getMachineFunction().getFunction()->getCallingConv();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001277 Chain = TLI.LowerReturn(Chain, CallConv, isVarArg,
Andrew Trickac6d9be2013-05-25 02:42:55 +00001278 Outs, OutVals, getCurSDLoc(), DAG);
Dan Gohman5e866062009-08-06 15:37:27 +00001279
1280 // Verify that the target's LowerReturn behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +00001281 assert(Chain.getNode() && Chain.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00001282 "LowerReturn didn't return a valid chain!");
1283
1284 // Update the DAG with the new chain value resulting from return lowering.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001285 DAG.setRoot(Chain);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001286}
1287
Dan Gohmanad62f532009-04-23 23:13:24 +00001288/// CopyToExportRegsIfNeeded - If the given value has virtual registers
1289/// created for it, emit nodes to copy the value into the virtual
1290/// registers.
Dan Gohman46510a72010-04-15 01:51:59 +00001291void SelectionDAGBuilder::CopyToExportRegsIfNeeded(const Value *V) {
Rafael Espindola3fa82832011-05-13 15:18:06 +00001292 // Skip empty types
1293 if (V->getType()->isEmptyTy())
1294 return;
1295
Dan Gohman33b7a292010-04-16 17:15:02 +00001296 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V);
1297 if (VMI != FuncInfo.ValueMap.end()) {
1298 assert(!V->use_empty() && "Unused value assigned virtual registers!");
1299 CopyValueToVirtualRegister(V, VMI->second);
Dan Gohmanad62f532009-04-23 23:13:24 +00001300 }
1301}
1302
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001303/// ExportFromCurrentBlock - If this condition isn't known to be exported from
1304/// the current basic block, add it to ValueMap now so that we'll get a
1305/// CopyTo/FromReg.
Dan Gohman46510a72010-04-15 01:51:59 +00001306void SelectionDAGBuilder::ExportFromCurrentBlock(const Value *V) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001307 // No need to export constants.
1308 if (!isa<Instruction>(V) && !isa<Argument>(V)) return;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001309
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001310 // Already exported?
1311 if (FuncInfo.isExportedInst(V)) return;
1312
1313 unsigned Reg = FuncInfo.InitializeRegForValue(V);
1314 CopyValueToVirtualRegister(V, Reg);
1315}
1316
Dan Gohman46510a72010-04-15 01:51:59 +00001317bool SelectionDAGBuilder::isExportableFromCurrentBlock(const Value *V,
Dan Gohman2048b852009-11-23 18:04:58 +00001318 const BasicBlock *FromBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001319 // The operands of the setcc have to be in this block. We don't know
1320 // how to export them from some other block.
Dan Gohman46510a72010-04-15 01:51:59 +00001321 if (const Instruction *VI = dyn_cast<Instruction>(V)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001322 // Can export from current BB.
1323 if (VI->getParent() == FromBB)
1324 return true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001325
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001326 // Is already exported, noop.
1327 return FuncInfo.isExportedInst(V);
1328 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001329
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001330 // If this is an argument, we can export it if the BB is the entry block or
1331 // if it is already exported.
1332 if (isa<Argument>(V)) {
1333 if (FromBB == &FromBB->getParent()->getEntryBlock())
1334 return true;
1335
1336 // Otherwise, can only export this if it is already exported.
1337 return FuncInfo.isExportedInst(V);
1338 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001339
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001340 // Otherwise, constants can always be exported.
1341 return true;
1342}
1343
Jakub Staszak7cc2b072011-06-16 20:22:37 +00001344/// Return branch probability calculated by BranchProbabilityInfo for IR blocks.
Jakub Staszak25101bb2011-12-20 20:03:10 +00001345uint32_t SelectionDAGBuilder::getEdgeWeight(const MachineBasicBlock *Src,
1346 const MachineBasicBlock *Dst) const {
Jakub Staszak7cc2b072011-06-16 20:22:37 +00001347 BranchProbabilityInfo *BPI = FuncInfo.BPI;
1348 if (!BPI)
1349 return 0;
Jakub Staszak95ece8e2011-07-29 20:05:36 +00001350 const BasicBlock *SrcBB = Src->getBasicBlock();
1351 const BasicBlock *DstBB = Dst->getBasicBlock();
Jakub Staszak7cc2b072011-06-16 20:22:37 +00001352 return BPI->getEdgeWeight(SrcBB, DstBB);
1353}
1354
Jakub Staszakc8f34de2011-07-29 22:25:21 +00001355void SelectionDAGBuilder::
1356addSuccessorWithWeight(MachineBasicBlock *Src, MachineBasicBlock *Dst,
1357 uint32_t Weight /* = 0 */) {
1358 if (!Weight)
1359 Weight = getEdgeWeight(Src, Dst);
1360 Src->addSuccessor(Dst, Weight);
Jakub Staszak7cc2b072011-06-16 20:22:37 +00001361}
1362
1363
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001364static bool InBlock(const Value *V, const BasicBlock *BB) {
1365 if (const Instruction *I = dyn_cast<Instruction>(V))
1366 return I->getParent() == BB;
1367 return true;
1368}
1369
Dan Gohmanc2277342008-10-17 21:16:08 +00001370/// EmitBranchForMergedCondition - Helper method for FindMergedConditions.
1371/// This function emits a branch and is used at the leaves of an OR or an
1372/// AND operator tree.
1373///
1374void
Dan Gohman46510a72010-04-15 01:51:59 +00001375SelectionDAGBuilder::EmitBranchForMergedCondition(const Value *Cond,
Dan Gohman2048b852009-11-23 18:04:58 +00001376 MachineBasicBlock *TBB,
1377 MachineBasicBlock *FBB,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001378 MachineBasicBlock *CurBB,
1379 MachineBasicBlock *SwitchBB) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001380 const BasicBlock *BB = CurBB->getBasicBlock();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001381
Dan Gohmanc2277342008-10-17 21:16:08 +00001382 // If the leaf of the tree is a comparison, merge the condition into
1383 // the caseblock.
Dan Gohman46510a72010-04-15 01:51:59 +00001384 if (const CmpInst *BOp = dyn_cast<CmpInst>(Cond)) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001385 // The operands of the cmp have to be in this block. We don't know
1386 // how to export them from some other block. If this is the first block
1387 // of the sequence, no exporting is needed.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001388 if (CurBB == SwitchBB ||
Dan Gohmanc2277342008-10-17 21:16:08 +00001389 (isExportableFromCurrentBlock(BOp->getOperand(0), BB) &&
1390 isExportableFromCurrentBlock(BOp->getOperand(1), BB))) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001391 ISD::CondCode Condition;
Dan Gohman46510a72010-04-15 01:51:59 +00001392 if (const ICmpInst *IC = dyn_cast<ICmpInst>(Cond)) {
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00001393 Condition = getICmpCondCode(IC->getPredicate());
Dan Gohman46510a72010-04-15 01:51:59 +00001394 } else if (const FCmpInst *FC = dyn_cast<FCmpInst>(Cond)) {
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00001395 Condition = getFCmpCondCode(FC->getPredicate());
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001396 if (TM.Options.NoNaNsFPMath)
1397 Condition = getFCmpCodeWithoutNaN(Condition);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001398 } else {
1399 Condition = ISD::SETEQ; // silence warning.
Torok Edwinc23197a2009-07-14 16:55:14 +00001400 llvm_unreachable("Unknown compare instruction");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001401 }
Dan Gohmanc2277342008-10-17 21:16:08 +00001402
1403 CaseBlock CB(Condition, BOp->getOperand(0),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001404 BOp->getOperand(1), NULL, TBB, FBB, CurBB);
1405 SwitchCases.push_back(CB);
1406 return;
1407 }
Dan Gohmanc2277342008-10-17 21:16:08 +00001408 }
1409
1410 // Create a CaseBlock record representing this branch.
Owen Anderson5defacc2009-07-31 17:39:07 +00001411 CaseBlock CB(ISD::SETEQ, Cond, ConstantInt::getTrue(*DAG.getContext()),
Dan Gohmanc2277342008-10-17 21:16:08 +00001412 NULL, TBB, FBB, CurBB);
1413 SwitchCases.push_back(CB);
1414}
1415
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001416/// FindMergedConditions - If Cond is an expression like
Dan Gohman46510a72010-04-15 01:51:59 +00001417void SelectionDAGBuilder::FindMergedConditions(const Value *Cond,
Dan Gohman2048b852009-11-23 18:04:58 +00001418 MachineBasicBlock *TBB,
1419 MachineBasicBlock *FBB,
1420 MachineBasicBlock *CurBB,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001421 MachineBasicBlock *SwitchBB,
Dan Gohman2048b852009-11-23 18:04:58 +00001422 unsigned Opc) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001423 // If this node is not part of the or/and tree, emit it as a branch.
Dan Gohman46510a72010-04-15 01:51:59 +00001424 const Instruction *BOp = dyn_cast<Instruction>(Cond);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001425 if (!BOp || !(isa<BinaryOperator>(BOp) || isa<CmpInst>(BOp)) ||
Dan Gohmanc2277342008-10-17 21:16:08 +00001426 (unsigned)BOp->getOpcode() != Opc || !BOp->hasOneUse() ||
1427 BOp->getParent() != CurBB->getBasicBlock() ||
1428 !InBlock(BOp->getOperand(0), CurBB->getBasicBlock()) ||
1429 !InBlock(BOp->getOperand(1), CurBB->getBasicBlock())) {
Dan Gohman99be8ae2010-04-19 22:41:47 +00001430 EmitBranchForMergedCondition(Cond, TBB, FBB, CurBB, SwitchBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001431 return;
1432 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001433
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001434 // Create TmpBB after CurBB.
1435 MachineFunction::iterator BBI = CurBB;
1436 MachineFunction &MF = DAG.getMachineFunction();
1437 MachineBasicBlock *TmpBB = MF.CreateMachineBasicBlock(CurBB->getBasicBlock());
1438 CurBB->getParent()->insert(++BBI, TmpBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001439
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001440 if (Opc == Instruction::Or) {
1441 // Codegen X | Y as:
1442 // jmp_if_X TBB
1443 // jmp TmpBB
1444 // TmpBB:
1445 // jmp_if_Y TBB
1446 // jmp FBB
1447 //
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001448
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001449 // Emit the LHS condition.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001450 FindMergedConditions(BOp->getOperand(0), TBB, TmpBB, CurBB, SwitchBB, Opc);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001451
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001452 // Emit the RHS condition into TmpBB.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001453 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001454 } else {
1455 assert(Opc == Instruction::And && "Unknown merge op!");
1456 // Codegen X & Y as:
1457 // jmp_if_X TmpBB
1458 // jmp FBB
1459 // TmpBB:
1460 // jmp_if_Y TBB
1461 // jmp FBB
1462 //
1463 // This requires creation of TmpBB after CurBB.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001464
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001465 // Emit the LHS condition.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001466 FindMergedConditions(BOp->getOperand(0), TmpBB, FBB, CurBB, SwitchBB, Opc);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001467
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001468 // Emit the RHS condition into TmpBB.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001469 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001470 }
1471}
1472
1473/// If the set of cases should be emitted as a series of branches, return true.
1474/// If we should emit this as a bunch of and/or'd together conditions, return
1475/// false.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001476bool
Dan Gohman2048b852009-11-23 18:04:58 +00001477SelectionDAGBuilder::ShouldEmitAsBranches(const std::vector<CaseBlock> &Cases){
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001478 if (Cases.size() != 2) return true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001479
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001480 // If this is two comparisons of the same values or'd or and'd together, they
1481 // will get folded into a single comparison, so don't emit two blocks.
1482 if ((Cases[0].CmpLHS == Cases[1].CmpLHS &&
1483 Cases[0].CmpRHS == Cases[1].CmpRHS) ||
1484 (Cases[0].CmpRHS == Cases[1].CmpLHS &&
1485 Cases[0].CmpLHS == Cases[1].CmpRHS)) {
1486 return false;
1487 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001488
Chris Lattner133ce872010-01-02 00:00:03 +00001489 // Handle: (X != null) | (Y != null) --> (X|Y) != 0
1490 // Handle: (X == null) & (Y == null) --> (X|Y) == 0
1491 if (Cases[0].CmpRHS == Cases[1].CmpRHS &&
1492 Cases[0].CC == Cases[1].CC &&
1493 isa<Constant>(Cases[0].CmpRHS) &&
1494 cast<Constant>(Cases[0].CmpRHS)->isNullValue()) {
1495 if (Cases[0].CC == ISD::SETEQ && Cases[0].TrueBB == Cases[1].ThisBB)
1496 return false;
1497 if (Cases[0].CC == ISD::SETNE && Cases[0].FalseBB == Cases[1].ThisBB)
1498 return false;
1499 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00001500
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001501 return true;
1502}
1503
Dan Gohman46510a72010-04-15 01:51:59 +00001504void SelectionDAGBuilder::visitBr(const BranchInst &I) {
Dan Gohman84023e02010-07-10 09:00:22 +00001505 MachineBasicBlock *BrMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001506
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001507 // Update machine-CFG edges.
1508 MachineBasicBlock *Succ0MBB = FuncInfo.MBBMap[I.getSuccessor(0)];
1509
1510 // Figure out which block is immediately after the current one.
1511 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001512 MachineFunction::iterator BBI = BrMBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001513 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001514 NextBlock = BBI;
1515
1516 if (I.isUnconditional()) {
1517 // Update machine-CFG edges.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001518 BrMBB->addSuccessor(Succ0MBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001519
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001520 // If this is not a fall-through branch, emit the branch.
Bill Wendling4533cac2010-01-28 21:51:40 +00001521 if (Succ0MBB != NextBlock)
Andrew Trickac6d9be2013-05-25 02:42:55 +00001522 DAG.setRoot(DAG.getNode(ISD::BR, getCurSDLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001523 MVT::Other, getControlRoot(),
Bill Wendling4533cac2010-01-28 21:51:40 +00001524 DAG.getBasicBlock(Succ0MBB)));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001525
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001526 return;
1527 }
1528
1529 // If this condition is one of the special cases we handle, do special stuff
1530 // now.
Dan Gohman46510a72010-04-15 01:51:59 +00001531 const Value *CondVal = I.getCondition();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001532 MachineBasicBlock *Succ1MBB = FuncInfo.MBBMap[I.getSuccessor(1)];
1533
1534 // If this is a series of conditions that are or'd or and'd together, emit
1535 // this as a sequence of branches instead of setcc's with and/or operations.
Chris Lattnerde189be2010-11-30 18:12:52 +00001536 // As long as jumps are not expensive, this should improve performance.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001537 // For example, instead of something like:
1538 // cmp A, B
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001539 // C = seteq
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001540 // cmp D, E
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001541 // F = setle
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001542 // or C, F
1543 // jnz foo
1544 // Emit:
1545 // cmp A, B
1546 // je foo
1547 // cmp D, E
1548 // jle foo
1549 //
Dan Gohman46510a72010-04-15 01:51:59 +00001550 if (const BinaryOperator *BOp = dyn_cast<BinaryOperator>(CondVal)) {
Owen Anderson95771af2011-02-25 21:41:48 +00001551 if (!TLI.isJumpExpensive() &&
Chris Lattnerde189be2010-11-30 18:12:52 +00001552 BOp->hasOneUse() &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001553 (BOp->getOpcode() == Instruction::And ||
1554 BOp->getOpcode() == Instruction::Or)) {
Dan Gohman99be8ae2010-04-19 22:41:47 +00001555 FindMergedConditions(BOp, Succ0MBB, Succ1MBB, BrMBB, BrMBB,
1556 BOp->getOpcode());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001557 // If the compares in later blocks need to use values not currently
1558 // exported from this block, export them now. This block should always
1559 // be the first entry.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001560 assert(SwitchCases[0].ThisBB == BrMBB && "Unexpected lowering!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001561
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001562 // Allow some cases to be rejected.
1563 if (ShouldEmitAsBranches(SwitchCases)) {
1564 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i) {
1565 ExportFromCurrentBlock(SwitchCases[i].CmpLHS);
1566 ExportFromCurrentBlock(SwitchCases[i].CmpRHS);
1567 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001568
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001569 // Emit the branch for this block.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001570 visitSwitchCase(SwitchCases[0], BrMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001571 SwitchCases.erase(SwitchCases.begin());
1572 return;
1573 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001574
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001575 // Okay, we decided not to do this, remove any inserted MBB's and clear
1576 // SwitchCases.
1577 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i)
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001578 FuncInfo.MF->erase(SwitchCases[i].ThisBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001579
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001580 SwitchCases.clear();
1581 }
1582 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001583
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001584 // Create a CaseBlock record representing this branch.
Owen Anderson5defacc2009-07-31 17:39:07 +00001585 CaseBlock CB(ISD::SETEQ, CondVal, ConstantInt::getTrue(*DAG.getContext()),
Dan Gohman99be8ae2010-04-19 22:41:47 +00001586 NULL, Succ0MBB, Succ1MBB, BrMBB);
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001587
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001588 // Use visitSwitchCase to actually insert the fast branch sequence for this
1589 // cond branch.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001590 visitSwitchCase(CB, BrMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001591}
1592
1593/// visitSwitchCase - Emits the necessary code to represent a single node in
1594/// the binary search tree resulting from lowering a switch instruction.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001595void SelectionDAGBuilder::visitSwitchCase(CaseBlock &CB,
1596 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001597 SDValue Cond;
1598 SDValue CondLHS = getValue(CB.CmpLHS);
Andrew Trickac6d9be2013-05-25 02:42:55 +00001599 SDLoc dl = getCurSDLoc();
Anton Korobeynikov23218582008-12-23 22:25:27 +00001600
1601 // Build the setcc now.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001602 if (CB.CmpMHS == NULL) {
1603 // Fold "(X == true)" to X and "(X == false)" to !X to
1604 // handle common cases produced by branch lowering.
Owen Anderson5defacc2009-07-31 17:39:07 +00001605 if (CB.CmpRHS == ConstantInt::getTrue(*DAG.getContext()) &&
Owen Andersonf53c3712009-07-21 02:47:59 +00001606 CB.CC == ISD::SETEQ)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001607 Cond = CondLHS;
Owen Anderson5defacc2009-07-31 17:39:07 +00001608 else if (CB.CmpRHS == ConstantInt::getFalse(*DAG.getContext()) &&
Owen Andersonf53c3712009-07-21 02:47:59 +00001609 CB.CC == ISD::SETEQ) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001610 SDValue True = DAG.getConstant(1, CondLHS.getValueType());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001611 Cond = DAG.getNode(ISD::XOR, dl, CondLHS.getValueType(), CondLHS, True);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001612 } else
Owen Anderson825b72b2009-08-11 20:47:22 +00001613 Cond = DAG.getSetCC(dl, MVT::i1, CondLHS, getValue(CB.CmpRHS), CB.CC);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001614 } else {
Stepan Dyatkovskiyc187df22012-05-17 08:56:30 +00001615 assert(CB.CC == ISD::SETCC_INVALID &&
1616 "Condition is undefined for to-the-range belonging check.");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001617
Anton Korobeynikov23218582008-12-23 22:25:27 +00001618 const APInt& Low = cast<ConstantInt>(CB.CmpLHS)->getValue();
1619 const APInt& High = cast<ConstantInt>(CB.CmpRHS)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001620
1621 SDValue CmpOp = getValue(CB.CmpMHS);
Owen Andersone50ed302009-08-10 22:56:29 +00001622 EVT VT = CmpOp.getValueType();
Stepan Dyatkovskiyc187df22012-05-17 08:56:30 +00001623
1624 if (cast<ConstantInt>(CB.CmpLHS)->isMinValue(false)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001625 Cond = DAG.getSetCC(dl, MVT::i1, CmpOp, DAG.getConstant(High, VT),
Stepan Dyatkovskiyc187df22012-05-17 08:56:30 +00001626 ISD::SETULE);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001627 } else {
Dale Johannesenf5d97892009-02-04 01:48:28 +00001628 SDValue SUB = DAG.getNode(ISD::SUB, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001629 VT, CmpOp, DAG.getConstant(Low, VT));
Owen Anderson825b72b2009-08-11 20:47:22 +00001630 Cond = DAG.getSetCC(dl, MVT::i1, SUB,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001631 DAG.getConstant(High-Low, VT), ISD::SETULE);
1632 }
1633 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001634
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001635 // Update successor info
Jakub Staszakc8f34de2011-07-29 22:25:21 +00001636 addSuccessorWithWeight(SwitchBB, CB.TrueBB, CB.TrueWeight);
Jakob Stoklund Olesene7fdef42012-08-20 21:39:52 +00001637 // TrueBB and FalseBB are always different unless the incoming IR is
1638 // degenerate. This only happens when running llc on weird IR.
1639 if (CB.TrueBB != CB.FalseBB)
1640 addSuccessorWithWeight(SwitchBB, CB.FalseBB, CB.FalseWeight);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001641
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001642 // Set NextBlock to be the MBB immediately after the current one, if any.
1643 // This is used to avoid emitting unnecessary branches to the next block.
1644 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001645 MachineFunction::iterator BBI = SwitchBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001646 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001647 NextBlock = BBI;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001648
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001649 // If the lhs block is the next block, invert the condition so that we can
1650 // fall through to the lhs instead of the rhs block.
1651 if (CB.TrueBB == NextBlock) {
1652 std::swap(CB.TrueBB, CB.FalseBB);
1653 SDValue True = DAG.getConstant(1, Cond.getValueType());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001654 Cond = DAG.getNode(ISD::XOR, dl, Cond.getValueType(), Cond, True);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001655 }
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001656
Dale Johannesenf5d97892009-02-04 01:48:28 +00001657 SDValue BrCond = DAG.getNode(ISD::BRCOND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001658 MVT::Other, getControlRoot(), Cond,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001659 DAG.getBasicBlock(CB.TrueBB));
Bill Wendling87710f02009-12-21 23:47:40 +00001660
Evan Cheng266a99d2010-09-23 06:51:55 +00001661 // Insert the false branch. Do this even if it's a fall through branch,
1662 // this makes it easier to do DAG optimizations which require inverting
1663 // the branch condition.
1664 BrCond = DAG.getNode(ISD::BR, dl, MVT::Other, BrCond,
1665 DAG.getBasicBlock(CB.FalseBB));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001666
1667 DAG.setRoot(BrCond);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001668}
1669
1670/// visitJumpTable - Emit JumpTable node in the current MBB
Dan Gohman2048b852009-11-23 18:04:58 +00001671void SelectionDAGBuilder::visitJumpTable(JumpTable &JT) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001672 // Emit the code for the jump table
1673 assert(JT.Reg != -1U && "Should lower JT Header first!");
Owen Andersone50ed302009-08-10 22:56:29 +00001674 EVT PTy = TLI.getPointerTy();
Andrew Trickac6d9be2013-05-25 02:42:55 +00001675 SDValue Index = DAG.getCopyFromReg(getControlRoot(), getCurSDLoc(),
Dale Johannesena04b7572009-02-03 23:04:43 +00001676 JT.Reg, PTy);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001677 SDValue Table = DAG.getJumpTable(JT.JTI, PTy);
Andrew Trickac6d9be2013-05-25 02:42:55 +00001678 SDValue BrJumpTable = DAG.getNode(ISD::BR_JT, getCurSDLoc(),
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001679 MVT::Other, Index.getValue(1),
1680 Table, Index);
1681 DAG.setRoot(BrJumpTable);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001682}
1683
1684/// visitJumpTableHeader - This function emits necessary code to produce index
1685/// in the JumpTable from switch case.
Dan Gohman2048b852009-11-23 18:04:58 +00001686void SelectionDAGBuilder::visitJumpTableHeader(JumpTable &JT,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001687 JumpTableHeader &JTH,
1688 MachineBasicBlock *SwitchBB) {
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001689 // Subtract the lowest switch case value from the value being switched on and
1690 // conditional branch to default mbb if the result is greater than the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001691 // difference between smallest and largest cases.
1692 SDValue SwitchOp = getValue(JTH.SValue);
Owen Andersone50ed302009-08-10 22:56:29 +00001693 EVT VT = SwitchOp.getValueType();
Andrew Trickac6d9be2013-05-25 02:42:55 +00001694 SDValue Sub = DAG.getNode(ISD::SUB, getCurSDLoc(), VT, SwitchOp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001695 DAG.getConstant(JTH.First, VT));
Anton Korobeynikov23218582008-12-23 22:25:27 +00001696
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001697 // The SDNode we just created, which holds the value being switched on minus
Dan Gohmanf451cb82010-02-10 16:03:48 +00001698 // the smallest case value, needs to be copied to a virtual register so it
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001699 // can be used as an index into the jump table in a subsequent basic block.
1700 // This value may be smaller or larger than the target's pointer type, and
1701 // therefore require extension or truncating.
Andrew Trickac6d9be2013-05-25 02:42:55 +00001702 SwitchOp = DAG.getZExtOrTrunc(Sub, getCurSDLoc(), TLI.getPointerTy());
Anton Korobeynikov23218582008-12-23 22:25:27 +00001703
Dan Gohman89496d02010-07-02 00:10:16 +00001704 unsigned JumpTableReg = FuncInfo.CreateReg(TLI.getPointerTy());
Andrew Trickac6d9be2013-05-25 02:42:55 +00001705 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), getCurSDLoc(),
Dale Johannesena04b7572009-02-03 23:04:43 +00001706 JumpTableReg, SwitchOp);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001707 JT.Reg = JumpTableReg;
1708
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001709 // Emit the range check for the jump table, and branch to the default block
1710 // for the switch statement if the value being switched on exceeds the largest
1711 // case in the switch.
Andrew Trickac6d9be2013-05-25 02:42:55 +00001712 SDValue CMP = DAG.getSetCC(getCurSDLoc(),
Matt Arsenault225ed702013-05-18 00:21:46 +00001713 TLI.getSetCCResultType(*DAG.getContext(),
1714 Sub.getValueType()),
1715 Sub,
1716 DAG.getConstant(JTH.Last - JTH.First,VT),
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001717 ISD::SETUGT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001718
1719 // Set NextBlock to be the MBB immediately after the current one, if any.
1720 // This is used to avoid emitting unnecessary branches to the next block.
1721 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001722 MachineFunction::iterator BBI = SwitchBB;
Bill Wendling87710f02009-12-21 23:47:40 +00001723
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001724 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001725 NextBlock = BBI;
1726
Andrew Trickac6d9be2013-05-25 02:42:55 +00001727 SDValue BrCond = DAG.getNode(ISD::BRCOND, getCurSDLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001728 MVT::Other, CopyTo, CMP,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001729 DAG.getBasicBlock(JT.Default));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001730
Bill Wendling4533cac2010-01-28 21:51:40 +00001731 if (JT.MBB != NextBlock)
Andrew Trickac6d9be2013-05-25 02:42:55 +00001732 BrCond = DAG.getNode(ISD::BR, getCurSDLoc(), MVT::Other, BrCond,
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001733 DAG.getBasicBlock(JT.MBB));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001734
Bill Wendling87710f02009-12-21 23:47:40 +00001735 DAG.setRoot(BrCond);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001736}
1737
1738/// visitBitTestHeader - This function emits necessary code to produce value
1739/// suitable for "bit tests"
Dan Gohman99be8ae2010-04-19 22:41:47 +00001740void SelectionDAGBuilder::visitBitTestHeader(BitTestBlock &B,
1741 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001742 // Subtract the minimum value
1743 SDValue SwitchOp = getValue(B.SValue);
Patrik Hagglund34525f92012-12-11 11:14:33 +00001744 EVT VT = SwitchOp.getValueType();
Andrew Trickac6d9be2013-05-25 02:42:55 +00001745 SDValue Sub = DAG.getNode(ISD::SUB, getCurSDLoc(), VT, SwitchOp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001746 DAG.getConstant(B.First, VT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001747
1748 // Check range
Andrew Trickac6d9be2013-05-25 02:42:55 +00001749 SDValue RangeCmp = DAG.getSetCC(getCurSDLoc(),
Matt Arsenault225ed702013-05-18 00:21:46 +00001750 TLI.getSetCCResultType(*DAG.getContext(),
1751 Sub.getValueType()),
Bill Wendling87710f02009-12-21 23:47:40 +00001752 Sub, DAG.getConstant(B.Range, VT),
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001753 ISD::SETUGT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001754
Evan Chengd08e5b42011-01-06 01:02:44 +00001755 // Determine the type of the test operands.
1756 bool UsePtrType = false;
1757 if (!TLI.isTypeLegal(VT))
1758 UsePtrType = true;
1759 else {
1760 for (unsigned i = 0, e = B.Cases.size(); i != e; ++i)
Eli Friedman5c75af62011-10-12 22:46:45 +00001761 if (!isUIntN(VT.getSizeInBits(), B.Cases[i].Mask)) {
Evan Chengd08e5b42011-01-06 01:02:44 +00001762 // Switch table case range are encoded into series of masks.
1763 // Just use pointer type, it's guaranteed to fit.
1764 UsePtrType = true;
1765 break;
1766 }
1767 }
1768 if (UsePtrType) {
1769 VT = TLI.getPointerTy();
Andrew Trickac6d9be2013-05-25 02:42:55 +00001770 Sub = DAG.getZExtOrTrunc(Sub, getCurSDLoc(), VT);
Evan Chengd08e5b42011-01-06 01:02:44 +00001771 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001772
Patrik Hagglunda61b17c2012-12-13 06:34:11 +00001773 B.RegVT = VT.getSimpleVT();
Patrik Hagglund8963fec2012-12-19 12:23:01 +00001774 B.Reg = FuncInfo.CreateReg(B.RegVT);
Andrew Trickac6d9be2013-05-25 02:42:55 +00001775 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), getCurSDLoc(),
Evan Chengd08e5b42011-01-06 01:02:44 +00001776 B.Reg, Sub);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001777
1778 // Set NextBlock to be the MBB immediately after the current one, if any.
1779 // This is used to avoid emitting unnecessary branches to the next block.
1780 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001781 MachineFunction::iterator BBI = SwitchBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001782 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001783 NextBlock = BBI;
1784
1785 MachineBasicBlock* MBB = B.Cases[0].ThisBB;
1786
Jakub Staszak7cc2b072011-06-16 20:22:37 +00001787 addSuccessorWithWeight(SwitchBB, B.Default);
1788 addSuccessorWithWeight(SwitchBB, MBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001789
Andrew Trickac6d9be2013-05-25 02:42:55 +00001790 SDValue BrRange = DAG.getNode(ISD::BRCOND, getCurSDLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001791 MVT::Other, CopyTo, RangeCmp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001792 DAG.getBasicBlock(B.Default));
Anton Korobeynikov23218582008-12-23 22:25:27 +00001793
Evan Cheng8c1f4322010-09-23 18:32:19 +00001794 if (MBB != NextBlock)
Andrew Trickac6d9be2013-05-25 02:42:55 +00001795 BrRange = DAG.getNode(ISD::BR, getCurSDLoc(), MVT::Other, CopyTo,
Evan Cheng8c1f4322010-09-23 18:32:19 +00001796 DAG.getBasicBlock(MBB));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001797
Bill Wendling87710f02009-12-21 23:47:40 +00001798 DAG.setRoot(BrRange);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001799}
1800
1801/// visitBitTestCase - this function produces one "bit test"
Evan Chengd08e5b42011-01-06 01:02:44 +00001802void SelectionDAGBuilder::visitBitTestCase(BitTestBlock &BB,
1803 MachineBasicBlock* NextMBB,
Manman Ren1a710fd2012-08-24 18:14:27 +00001804 uint32_t BranchWeightToNext,
Dan Gohman2048b852009-11-23 18:04:58 +00001805 unsigned Reg,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001806 BitTestCase &B,
1807 MachineBasicBlock *SwitchBB) {
Patrik Hagglund8963fec2012-12-19 12:23:01 +00001808 MVT VT = BB.RegVT;
Andrew Trickac6d9be2013-05-25 02:42:55 +00001809 SDValue ShiftOp = DAG.getCopyFromReg(getControlRoot(), getCurSDLoc(),
Evan Chengd08e5b42011-01-06 01:02:44 +00001810 Reg, VT);
Dan Gohman8e0163a2010-06-24 02:06:24 +00001811 SDValue Cmp;
Benjamin Kramer3ff25512011-07-14 01:38:42 +00001812 unsigned PopCount = CountPopulation_64(B.Mask);
1813 if (PopCount == 1) {
Dan Gohman8e0163a2010-06-24 02:06:24 +00001814 // Testing for a single bit; just compare the shift count with what it
1815 // would need to be to shift a 1 bit in that position.
Andrew Trickac6d9be2013-05-25 02:42:55 +00001816 Cmp = DAG.getSetCC(getCurSDLoc(),
Matt Arsenault225ed702013-05-18 00:21:46 +00001817 TLI.getSetCCResultType(*DAG.getContext(), VT),
Dan Gohman8e0163a2010-06-24 02:06:24 +00001818 ShiftOp,
Michael J. Spencerc6af2432013-05-24 22:23:49 +00001819 DAG.getConstant(countTrailingZeros(B.Mask), VT),
Dan Gohman8e0163a2010-06-24 02:06:24 +00001820 ISD::SETEQ);
Benjamin Kramer3ff25512011-07-14 01:38:42 +00001821 } else if (PopCount == BB.Range) {
1822 // There is only one zero bit in the range, test for it directly.
Andrew Trickac6d9be2013-05-25 02:42:55 +00001823 Cmp = DAG.getSetCC(getCurSDLoc(),
Matt Arsenault225ed702013-05-18 00:21:46 +00001824 TLI.getSetCCResultType(*DAG.getContext(), VT),
Benjamin Kramer3ff25512011-07-14 01:38:42 +00001825 ShiftOp,
1826 DAG.getConstant(CountTrailingOnes_64(B.Mask), VT),
1827 ISD::SETNE);
Dan Gohman8e0163a2010-06-24 02:06:24 +00001828 } else {
1829 // Make desired shift
Andrew Trickac6d9be2013-05-25 02:42:55 +00001830 SDValue SwitchVal = DAG.getNode(ISD::SHL, getCurSDLoc(), VT,
Evan Chengd08e5b42011-01-06 01:02:44 +00001831 DAG.getConstant(1, VT), ShiftOp);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001832
Dan Gohman8e0163a2010-06-24 02:06:24 +00001833 // Emit bit tests and jumps
Andrew Trickac6d9be2013-05-25 02:42:55 +00001834 SDValue AndOp = DAG.getNode(ISD::AND, getCurSDLoc(),
Evan Chengd08e5b42011-01-06 01:02:44 +00001835 VT, SwitchVal, DAG.getConstant(B.Mask, VT));
Andrew Trickac6d9be2013-05-25 02:42:55 +00001836 Cmp = DAG.getSetCC(getCurSDLoc(),
Matt Arsenault225ed702013-05-18 00:21:46 +00001837 TLI.getSetCCResultType(*DAG.getContext(), VT),
Evan Chengd08e5b42011-01-06 01:02:44 +00001838 AndOp, DAG.getConstant(0, VT),
Dan Gohman8e0163a2010-06-24 02:06:24 +00001839 ISD::SETNE);
1840 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001841
Manman Ren1a710fd2012-08-24 18:14:27 +00001842 // The branch weight from SwitchBB to B.TargetBB is B.ExtraWeight.
1843 addSuccessorWithWeight(SwitchBB, B.TargetBB, B.ExtraWeight);
1844 // The branch weight from SwitchBB to NextMBB is BranchWeightToNext.
1845 addSuccessorWithWeight(SwitchBB, NextMBB, BranchWeightToNext);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001846
Andrew Trickac6d9be2013-05-25 02:42:55 +00001847 SDValue BrAnd = DAG.getNode(ISD::BRCOND, getCurSDLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001848 MVT::Other, getControlRoot(),
Dan Gohman8e0163a2010-06-24 02:06:24 +00001849 Cmp, DAG.getBasicBlock(B.TargetBB));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001850
1851 // Set NextBlock to be the MBB immediately after the current one, if any.
1852 // This is used to avoid emitting unnecessary branches to the next block.
1853 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001854 MachineFunction::iterator BBI = SwitchBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001855 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001856 NextBlock = BBI;
1857
Evan Cheng8c1f4322010-09-23 18:32:19 +00001858 if (NextMBB != NextBlock)
Andrew Trickac6d9be2013-05-25 02:42:55 +00001859 BrAnd = DAG.getNode(ISD::BR, getCurSDLoc(), MVT::Other, BrAnd,
Evan Cheng8c1f4322010-09-23 18:32:19 +00001860 DAG.getBasicBlock(NextMBB));
Bill Wendling0777e922009-12-21 21:59:52 +00001861
Bill Wendling87710f02009-12-21 23:47:40 +00001862 DAG.setRoot(BrAnd);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001863}
1864
Dan Gohman46510a72010-04-15 01:51:59 +00001865void SelectionDAGBuilder::visitInvoke(const InvokeInst &I) {
Dan Gohman84023e02010-07-10 09:00:22 +00001866 MachineBasicBlock *InvokeMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001867
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001868 // Retrieve successors.
1869 MachineBasicBlock *Return = FuncInfo.MBBMap[I.getSuccessor(0)];
1870 MachineBasicBlock *LandingPad = FuncInfo.MBBMap[I.getSuccessor(1)];
1871
Gabor Greifb67e6b32009-01-15 11:10:44 +00001872 const Value *Callee(I.getCalledValue());
Nuno Lopes85b40892012-06-28 22:30:12 +00001873 const Function *Fn = dyn_cast<Function>(Callee);
Gabor Greifb67e6b32009-01-15 11:10:44 +00001874 if (isa<InlineAsm>(Callee))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001875 visitInlineAsm(&I);
Nuno Lopes85b40892012-06-28 22:30:12 +00001876 else if (Fn && Fn->isIntrinsic()) {
1877 assert(Fn->getIntrinsicID() == Intrinsic::donothing);
Nuno Lopes4532bf62012-07-18 00:07:17 +00001878 // Ignore invokes to @llvm.donothing: jump directly to the next BB.
Nuno Lopes85b40892012-06-28 22:30:12 +00001879 } else
Gabor Greifb67e6b32009-01-15 11:10:44 +00001880 LowerCallTo(&I, getValue(Callee), false, LandingPad);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001881
1882 // If the value of the invoke is used outside of its defining block, make it
1883 // available as a virtual register.
Dan Gohmanad62f532009-04-23 23:13:24 +00001884 CopyToExportRegsIfNeeded(&I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001885
1886 // Update successor info
Chandler Carruthf2645682011-11-22 11:37:46 +00001887 addSuccessorWithWeight(InvokeMBB, Return);
1888 addSuccessorWithWeight(InvokeMBB, LandingPad);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001889
1890 // Drop into normal successor.
Andrew Trickac6d9be2013-05-25 02:42:55 +00001891 DAG.setRoot(DAG.getNode(ISD::BR, getCurSDLoc(),
Bill Wendling4533cac2010-01-28 21:51:40 +00001892 MVT::Other, getControlRoot(),
1893 DAG.getBasicBlock(Return)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001894}
1895
Bill Wendlingdccc03b2011-07-31 06:30:59 +00001896void SelectionDAGBuilder::visitResume(const ResumeInst &RI) {
1897 llvm_unreachable("SelectionDAGBuilder shouldn't visit resume instructions!");
1898}
1899
Bill Wendling2ac0e6b2011-08-17 21:56:44 +00001900void SelectionDAGBuilder::visitLandingPad(const LandingPadInst &LP) {
1901 assert(FuncInfo.MBB->isLandingPad() &&
1902 "Call to landingpad not in landing pad!");
1903
1904 MachineBasicBlock *MBB = FuncInfo.MBB;
1905 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
1906 AddLandingPadInfo(LP, MMI, MBB);
1907
Bill Wendlingbdf9db62012-02-13 23:47:16 +00001908 // If there aren't registers to copy the values into (e.g., during SjLj
1909 // exceptions), then don't bother to create these DAG nodes.
Lang Hames07961342012-02-14 04:45:49 +00001910 if (TLI.getExceptionPointerRegister() == 0 &&
Bill Wendlingbdf9db62012-02-13 23:47:16 +00001911 TLI.getExceptionSelectorRegister() == 0)
1912 return;
1913
Bill Wendling2ac0e6b2011-08-17 21:56:44 +00001914 SmallVector<EVT, 2> ValueVTs;
1915 ComputeValueVTs(TLI, LP.getType(), ValueVTs);
1916
1917 // Insert the EXCEPTIONADDR instruction.
1918 assert(FuncInfo.MBB->isLandingPad() &&
1919 "Call to eh.exception not in landing pad!");
1920 SDVTList VTs = DAG.getVTList(TLI.getPointerTy(), MVT::Other);
1921 SDValue Ops[2];
1922 Ops[0] = DAG.getRoot();
Andrew Trickac6d9be2013-05-25 02:42:55 +00001923 SDValue Op1 = DAG.getNode(ISD::EXCEPTIONADDR, getCurSDLoc(), VTs, Ops, 1);
Bill Wendling2ac0e6b2011-08-17 21:56:44 +00001924 SDValue Chain = Op1.getValue(1);
1925
1926 // Insert the EHSELECTION instruction.
1927 VTs = DAG.getVTList(TLI.getPointerTy(), MVT::Other);
1928 Ops[0] = Op1;
1929 Ops[1] = Chain;
Andrew Trickac6d9be2013-05-25 02:42:55 +00001930 SDValue Op2 = DAG.getNode(ISD::EHSELECTION, getCurSDLoc(), VTs, Ops, 2);
Bill Wendling2ac0e6b2011-08-17 21:56:44 +00001931 Chain = Op2.getValue(1);
Andrew Trickac6d9be2013-05-25 02:42:55 +00001932 Op2 = DAG.getSExtOrTrunc(Op2, getCurSDLoc(), MVT::i32);
Bill Wendling2ac0e6b2011-08-17 21:56:44 +00001933
1934 Ops[0] = Op1;
1935 Ops[1] = Op2;
Andrew Trickac6d9be2013-05-25 02:42:55 +00001936 SDValue Res = DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(),
Bill Wendling2ac0e6b2011-08-17 21:56:44 +00001937 DAG.getVTList(&ValueVTs[0], ValueVTs.size()),
1938 &Ops[0], 2);
1939
1940 std::pair<SDValue, SDValue> RetPair = std::make_pair(Res, Chain);
1941 setValue(&LP, RetPair.first);
1942 DAG.setRoot(RetPair.second);
1943}
1944
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001945/// handleSmallSwitchCaseRange - Emit a series of specific tests (suitable for
1946/// small case ranges).
Dan Gohman2048b852009-11-23 18:04:58 +00001947bool SelectionDAGBuilder::handleSmallSwitchRange(CaseRec& CR,
1948 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00001949 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001950 MachineBasicBlock *Default,
1951 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001952 // Size is the number of Cases represented by this range.
Anton Korobeynikov23218582008-12-23 22:25:27 +00001953 size_t Size = CR.Range.second - CR.Range.first;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001954 if (Size > 3)
Anton Korobeynikov23218582008-12-23 22:25:27 +00001955 return false;
1956
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001957 // Get the MachineFunction which holds the current MBB. This is used when
1958 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001959 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001960
1961 // Figure out which block is immediately after the current one.
1962 MachineBasicBlock *NextBlock = 0;
1963 MachineFunction::iterator BBI = CR.CaseBB;
1964
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001965 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001966 NextBlock = BBI;
1967
Manman Ren1a710fd2012-08-24 18:14:27 +00001968 BranchProbabilityInfo *BPI = FuncInfo.BPI;
Benjamin Kramerce750f02010-11-22 09:45:38 +00001969 // If any two of the cases has the same destination, and if one value
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001970 // is the same as the other, but has one bit unset that the other has set,
1971 // use bit manipulation to do two compares at once. For example:
1972 // "if (X == 6 || X == 4)" -> "if ((X|2) == 6)"
Benjamin Kramerce750f02010-11-22 09:45:38 +00001973 // TODO: This could be extended to merge any 2 cases in switches with 3 cases.
1974 // TODO: Handle cases where CR.CaseBB != SwitchBB.
1975 if (Size == 2 && CR.CaseBB == SwitchBB) {
1976 Case &Small = *CR.Range.first;
1977 Case &Big = *(CR.Range.second-1);
1978
1979 if (Small.Low == Small.High && Big.Low == Big.High && Small.BB == Big.BB) {
1980 const APInt& SmallValue = cast<ConstantInt>(Small.Low)->getValue();
1981 const APInt& BigValue = cast<ConstantInt>(Big.Low)->getValue();
1982
1983 // Check that there is only one bit different.
1984 if (BigValue.countPopulation() == SmallValue.countPopulation() + 1 &&
1985 (SmallValue | BigValue) == BigValue) {
1986 // Isolate the common bit.
1987 APInt CommonBit = BigValue & ~SmallValue;
1988 assert((SmallValue | CommonBit) == BigValue &&
1989 CommonBit.countPopulation() == 1 && "Not a common bit?");
1990
1991 SDValue CondLHS = getValue(SV);
1992 EVT VT = CondLHS.getValueType();
Andrew Trickac6d9be2013-05-25 02:42:55 +00001993 SDLoc DL = getCurSDLoc();
Benjamin Kramerce750f02010-11-22 09:45:38 +00001994
1995 SDValue Or = DAG.getNode(ISD::OR, DL, VT, CondLHS,
1996 DAG.getConstant(CommonBit, VT));
1997 SDValue Cond = DAG.getSetCC(DL, MVT::i1,
1998 Or, DAG.getConstant(BigValue, VT),
1999 ISD::SETEQ);
2000
2001 // Update successor info.
Manman Ren1a710fd2012-08-24 18:14:27 +00002002 // Both Small and Big will jump to Small.BB, so we sum up the weights.
2003 addSuccessorWithWeight(SwitchBB, Small.BB,
2004 Small.ExtraWeight + Big.ExtraWeight);
2005 addSuccessorWithWeight(SwitchBB, Default,
2006 // The default destination is the first successor in IR.
2007 BPI ? BPI->getEdgeWeight(SwitchBB->getBasicBlock(), (unsigned)0) : 0);
Benjamin Kramerce750f02010-11-22 09:45:38 +00002008
2009 // Insert the true branch.
2010 SDValue BrCond = DAG.getNode(ISD::BRCOND, DL, MVT::Other,
2011 getControlRoot(), Cond,
2012 DAG.getBasicBlock(Small.BB));
2013
2014 // Insert the false branch.
2015 BrCond = DAG.getNode(ISD::BR, DL, MVT::Other, BrCond,
2016 DAG.getBasicBlock(Default));
2017
2018 DAG.setRoot(BrCond);
2019 return true;
2020 }
2021 }
2022 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002023
Benjamin Kramerc511b2a2012-05-26 20:01:32 +00002024 // Order cases by weight so the most likely case will be checked first.
Manman Ren1a710fd2012-08-24 18:14:27 +00002025 uint32_t UnhandledWeights = 0;
Benjamin Kramerc511b2a2012-05-26 20:01:32 +00002026 if (BPI) {
2027 for (CaseItr I = CR.Range.first, IE = CR.Range.second; I != IE; ++I) {
Manman Ren1a710fd2012-08-24 18:14:27 +00002028 uint32_t IWeight = I->ExtraWeight;
2029 UnhandledWeights += IWeight;
Benjamin Kramerc511b2a2012-05-26 20:01:32 +00002030 for (CaseItr J = CR.Range.first; J < I; ++J) {
Manman Ren1a710fd2012-08-24 18:14:27 +00002031 uint32_t JWeight = J->ExtraWeight;
Benjamin Kramerc511b2a2012-05-26 20:01:32 +00002032 if (IWeight > JWeight)
2033 std::swap(*I, *J);
2034 }
2035 }
2036 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002037 // Rearrange the case blocks so that the last one falls through if possible.
Benjamin Kramerc511b2a2012-05-26 20:01:32 +00002038 Case &BackCase = *(CR.Range.second-1);
Benjamin Kramer5db954d2012-05-26 21:19:12 +00002039 if (Size > 1 &&
2040 NextBlock && Default != NextBlock && BackCase.BB != NextBlock) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002041 // The last case block won't fall through into 'NextBlock' if we emit the
2042 // branches in this order. See if rearranging a case value would help.
Benjamin Kramerc511b2a2012-05-26 20:01:32 +00002043 // We start at the bottom as it's the case with the least weight.
Benjamin Kramercf1d69d2012-05-27 10:56:55 +00002044 for (Case *I = &*(CR.Range.second-2), *E = &*CR.Range.first-1; I != E; --I){
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002045 if (I->BB == NextBlock) {
2046 std::swap(*I, BackCase);
2047 break;
2048 }
2049 }
2050 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002051
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002052 // Create a CaseBlock record representing a conditional branch to
2053 // the Case's target mbb if the value being switched on SV is equal
2054 // to C.
2055 MachineBasicBlock *CurBlock = CR.CaseBB;
2056 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++I) {
2057 MachineBasicBlock *FallThrough;
2058 if (I != E-1) {
2059 FallThrough = CurMF->CreateMachineBasicBlock(CurBlock->getBasicBlock());
2060 CurMF->insert(BBI, FallThrough);
Dan Gohman8e5c0da2009-04-09 02:33:36 +00002061
2062 // Put SV in a virtual register to make it available from the new blocks.
2063 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002064 } else {
2065 // If the last case doesn't match, go to the default block.
2066 FallThrough = Default;
2067 }
2068
Dan Gohman46510a72010-04-15 01:51:59 +00002069 const Value *RHS, *LHS, *MHS;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002070 ISD::CondCode CC;
2071 if (I->High == I->Low) {
2072 // This is just small small case range :) containing exactly 1 case
2073 CC = ISD::SETEQ;
2074 LHS = SV; RHS = I->High; MHS = NULL;
2075 } else {
Stepan Dyatkovskiyc187df22012-05-17 08:56:30 +00002076 CC = ISD::SETCC_INVALID;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002077 LHS = I->Low; MHS = SV; RHS = I->High;
2078 }
Jakub Staszakc8f34de2011-07-29 22:25:21 +00002079
Manman Ren1a710fd2012-08-24 18:14:27 +00002080 // The false weight should be sum of all un-handled cases.
2081 UnhandledWeights -= I->ExtraWeight;
Jakub Staszakc8f34de2011-07-29 22:25:21 +00002082 CaseBlock CB(CC, LHS, RHS, MHS, /* truebb */ I->BB, /* falsebb */ FallThrough,
2083 /* me */ CurBlock,
Manman Ren1a710fd2012-08-24 18:14:27 +00002084 /* trueweight */ I->ExtraWeight,
2085 /* falseweight */ UnhandledWeights);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002086
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002087 // If emitting the first comparison, just call visitSwitchCase to emit the
2088 // code into the current block. Otherwise, push the CaseBlock onto the
2089 // vector to be later processed by SDISel, and insert the node's MBB
2090 // before the next MBB.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002091 if (CurBlock == SwitchBB)
2092 visitSwitchCase(CB, SwitchBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002093 else
2094 SwitchCases.push_back(CB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002095
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002096 CurBlock = FallThrough;
2097 }
2098
2099 return true;
2100}
2101
2102static inline bool areJTsAllowed(const TargetLowering &TLI) {
Evan Cheng769951f2012-07-02 22:39:56 +00002103 return TLI.supportJumpTables() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00002104 (TLI.isOperationLegalOrCustom(ISD::BR_JT, MVT::Other) ||
2105 TLI.isOperationLegalOrCustom(ISD::BRIND, MVT::Other));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002106}
Anton Korobeynikov23218582008-12-23 22:25:27 +00002107
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002108static APInt ComputeRange(const APInt &First, const APInt &Last) {
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002109 uint32_t BitWidth = std::max(Last.getBitWidth(), First.getBitWidth()) + 1;
Stepan Dyatkovskiyc187df22012-05-17 08:56:30 +00002110 APInt LastExt = Last.zext(BitWidth), FirstExt = First.zext(BitWidth);
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002111 return (LastExt - FirstExt + 1ULL);
2112}
2113
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002114/// handleJTSwitchCase - Emit jumptable for current switch case range
Chris Lattnerc3ab3882011-09-09 22:06:59 +00002115bool SelectionDAGBuilder::handleJTSwitchCase(CaseRec &CR,
2116 CaseRecVector &WorkList,
2117 const Value *SV,
2118 MachineBasicBlock *Default,
Dan Gohman99be8ae2010-04-19 22:41:47 +00002119 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002120 Case& FrontCase = *CR.Range.first;
2121 Case& BackCase = *(CR.Range.second-1);
2122
Chris Lattnere880efe2009-11-07 07:50:34 +00002123 const APInt &First = cast<ConstantInt>(FrontCase.Low)->getValue();
2124 const APInt &Last = cast<ConstantInt>(BackCase.High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002125
Chris Lattnere880efe2009-11-07 07:50:34 +00002126 APInt TSize(First.getBitWidth(), 0);
Chris Lattnerc3ab3882011-09-09 22:06:59 +00002127 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++I)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002128 TSize += I->size();
2129
Sebastian Pop1a37d7e2012-09-25 20:35:36 +00002130 if (!areJTsAllowed(TLI) || TSize.ult(TLI.getMinimumJumpTableEntries()))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002131 return false;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002132
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002133 APInt Range = ComputeRange(First, Last);
Jakob Stoklund Olesen79443912011-10-26 01:47:48 +00002134 // The density is TSize / Range. Require at least 40%.
2135 // It should not be possible for IntTSize to saturate for sane code, but make
2136 // sure we handle Range saturation correctly.
2137 uint64_t IntRange = Range.getLimitedValue(UINT64_MAX/10);
2138 uint64_t IntTSize = TSize.getLimitedValue(UINT64_MAX/10);
2139 if (IntTSize * 10 < IntRange * 4)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002140 return false;
2141
David Greene4b69d992010-01-05 01:24:57 +00002142 DEBUG(dbgs() << "Lowering jump table\n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002143 << "First entry: " << First << ". Last entry: " << Last << '\n'
Jakob Stoklund Olesen79443912011-10-26 01:47:48 +00002144 << "Range: " << Range << ". Size: " << TSize << ".\n\n");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002145
2146 // Get the MachineFunction which holds the current MBB. This is used when
2147 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00002148 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002149
2150 // Figure out which block is immediately after the current one.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002151 MachineFunction::iterator BBI = CR.CaseBB;
Duncan Sands51498522009-09-06 18:03:32 +00002152 ++BBI;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002153
2154 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
2155
2156 // Create a new basic block to hold the code for loading the address
2157 // of the jump table, and jumping to it. Update successor information;
2158 // we will either branch to the default case for the switch, or the jump
2159 // table.
2160 MachineBasicBlock *JumpTableBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2161 CurMF->insert(BBI, JumpTableBB);
Jakub Staszak7cc2b072011-06-16 20:22:37 +00002162
2163 addSuccessorWithWeight(CR.CaseBB, Default);
2164 addSuccessorWithWeight(CR.CaseBB, JumpTableBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002165
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002166 // Build a vector of destination BBs, corresponding to each target
2167 // of the jump table. If the value of the jump table slot corresponds to
2168 // a case statement, push the case's BB onto the vector, otherwise, push
2169 // the default BB.
2170 std::vector<MachineBasicBlock*> DestBBs;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002171 APInt TEI = First;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002172 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++TEI) {
Chris Lattner071c62f2010-01-25 23:26:13 +00002173 const APInt &Low = cast<ConstantInt>(I->Low)->getValue();
2174 const APInt &High = cast<ConstantInt>(I->High)->getValue();
Anton Korobeynikov23218582008-12-23 22:25:27 +00002175
Stepan Dyatkovskiyc187df22012-05-17 08:56:30 +00002176 if (Low.ule(TEI) && TEI.ule(High)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002177 DestBBs.push_back(I->BB);
2178 if (TEI==High)
2179 ++I;
2180 } else {
2181 DestBBs.push_back(Default);
2182 }
2183 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002184
Manman Ren1a710fd2012-08-24 18:14:27 +00002185 // Calculate weight for each unique destination in CR.
2186 DenseMap<MachineBasicBlock*, uint32_t> DestWeights;
2187 if (FuncInfo.BPI)
2188 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++I) {
2189 DenseMap<MachineBasicBlock*, uint32_t>::iterator Itr =
2190 DestWeights.find(I->BB);
2191 if (Itr != DestWeights.end())
2192 Itr->second += I->ExtraWeight;
2193 else
2194 DestWeights[I->BB] = I->ExtraWeight;
2195 }
2196
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002197 // Update successor info. Add one edge to each unique successor.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002198 BitVector SuccsHandled(CR.CaseBB->getParent()->getNumBlockIDs());
2199 for (std::vector<MachineBasicBlock*>::iterator I = DestBBs.begin(),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002200 E = DestBBs.end(); I != E; ++I) {
2201 if (!SuccsHandled[(*I)->getNumber()]) {
2202 SuccsHandled[(*I)->getNumber()] = true;
Manman Ren1a710fd2012-08-24 18:14:27 +00002203 DenseMap<MachineBasicBlock*, uint32_t>::iterator Itr =
2204 DestWeights.find(*I);
2205 addSuccessorWithWeight(JumpTableBB, *I,
2206 Itr != DestWeights.end() ? Itr->second : 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002207 }
2208 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002209
Bob Wilsond1ec31d2010-03-18 18:42:41 +00002210 // Create a jump table index for this jump table.
Chris Lattner071c62f2010-01-25 23:26:13 +00002211 unsigned JTEncoding = TLI.getJumpTableEncoding();
2212 unsigned JTI = CurMF->getOrCreateJumpTableInfo(JTEncoding)
Bob Wilsond1ec31d2010-03-18 18:42:41 +00002213 ->createJumpTableIndex(DestBBs);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002214
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002215 // Set the jump table information so that we can codegen it as a second
2216 // MachineBasicBlock
2217 JumpTable JT(-1U, JTI, JumpTableBB, Default);
Dan Gohman99be8ae2010-04-19 22:41:47 +00002218 JumpTableHeader JTH(First, Last, SV, CR.CaseBB, (CR.CaseBB == SwitchBB));
2219 if (CR.CaseBB == SwitchBB)
2220 visitJumpTableHeader(JT, JTH, SwitchBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002221
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002222 JTCases.push_back(JumpTableBlock(JTH, JT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002223 return true;
2224}
2225
2226/// handleBTSplitSwitchCase - emit comparison and split binary search tree into
2227/// 2 subtrees.
Dan Gohman2048b852009-11-23 18:04:58 +00002228bool SelectionDAGBuilder::handleBTSplitSwitchCase(CaseRec& CR,
2229 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00002230 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00002231 MachineBasicBlock *Default,
2232 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002233 // Get the MachineFunction which holds the current MBB. This is used when
2234 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00002235 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002236
2237 // Figure out which block is immediately after the current one.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002238 MachineFunction::iterator BBI = CR.CaseBB;
Duncan Sands51498522009-09-06 18:03:32 +00002239 ++BBI;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002240
2241 Case& FrontCase = *CR.Range.first;
2242 Case& BackCase = *(CR.Range.second-1);
2243 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
2244
2245 // Size is the number of Cases represented by this range.
2246 unsigned Size = CR.Range.second - CR.Range.first;
2247
Chris Lattnere880efe2009-11-07 07:50:34 +00002248 const APInt &First = cast<ConstantInt>(FrontCase.Low)->getValue();
2249 const APInt &Last = cast<ConstantInt>(BackCase.High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002250 double FMetric = 0;
2251 CaseItr Pivot = CR.Range.first + Size/2;
2252
2253 // Select optimal pivot, maximizing sum density of LHS and RHS. This will
2254 // (heuristically) allow us to emit JumpTable's later.
Chris Lattnere880efe2009-11-07 07:50:34 +00002255 APInt TSize(First.getBitWidth(), 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002256 for (CaseItr I = CR.Range.first, E = CR.Range.second;
2257 I!=E; ++I)
2258 TSize += I->size();
2259
Chris Lattnere880efe2009-11-07 07:50:34 +00002260 APInt LSize = FrontCase.size();
2261 APInt RSize = TSize-LSize;
David Greene4b69d992010-01-05 01:24:57 +00002262 DEBUG(dbgs() << "Selecting best pivot: \n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002263 << "First: " << First << ", Last: " << Last <<'\n'
2264 << "LSize: " << LSize << ", RSize: " << RSize << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002265 for (CaseItr I = CR.Range.first, J=I+1, E = CR.Range.second;
2266 J!=E; ++I, ++J) {
Chris Lattnere880efe2009-11-07 07:50:34 +00002267 const APInt &LEnd = cast<ConstantInt>(I->High)->getValue();
2268 const APInt &RBegin = cast<ConstantInt>(J->Low)->getValue();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002269 APInt Range = ComputeRange(LEnd, RBegin);
Stepan Dyatkovskiyc2c52a62012-05-15 06:50:18 +00002270 assert((Range - 2ULL).isNonNegative() &&
2271 "Invalid case distance");
Chris Lattnerc3e4e592011-04-09 06:57:13 +00002272 // Use volatile double here to avoid excess precision issues on some hosts,
2273 // e.g. that use 80-bit X87 registers.
2274 volatile double LDensity =
2275 (double)LSize.roundToDouble() /
Chris Lattnere880efe2009-11-07 07:50:34 +00002276 (LEnd - First + 1ULL).roundToDouble();
Chris Lattnerc3e4e592011-04-09 06:57:13 +00002277 volatile double RDensity =
2278 (double)RSize.roundToDouble() /
Chris Lattnere880efe2009-11-07 07:50:34 +00002279 (Last - RBegin + 1ULL).roundToDouble();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002280 double Metric = Range.logBase2()*(LDensity+RDensity);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002281 // Should always split in some non-trivial place
David Greene4b69d992010-01-05 01:24:57 +00002282 DEBUG(dbgs() <<"=>Step\n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002283 << "LEnd: " << LEnd << ", RBegin: " << RBegin << '\n'
2284 << "LDensity: " << LDensity
2285 << ", RDensity: " << RDensity << '\n'
2286 << "Metric: " << Metric << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002287 if (FMetric < Metric) {
2288 Pivot = J;
2289 FMetric = Metric;
David Greene4b69d992010-01-05 01:24:57 +00002290 DEBUG(dbgs() << "Current metric set to: " << FMetric << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002291 }
2292
2293 LSize += J->size();
2294 RSize -= J->size();
2295 }
2296 if (areJTsAllowed(TLI)) {
2297 // If our case is dense we *really* should handle it earlier!
2298 assert((FMetric > 0) && "Should handle dense range earlier!");
2299 } else {
2300 Pivot = CR.Range.first + Size/2;
2301 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002302
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002303 CaseRange LHSR(CR.Range.first, Pivot);
2304 CaseRange RHSR(Pivot, CR.Range.second);
Stepan Dyatkovskiy24473122012-02-01 07:49:51 +00002305 const Constant *C = Pivot->Low;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002306 MachineBasicBlock *FalseBB = 0, *TrueBB = 0;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002307
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002308 // We know that we branch to the LHS if the Value being switched on is
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002309 // less than the Pivot value, C. We use this to optimize our binary
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002310 // tree a bit, by recognizing that if SV is greater than or equal to the
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002311 // LHS's Case Value, and that Case Value is exactly one less than the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002312 // Pivot's Value, then we can branch directly to the LHS's Target,
2313 // rather than creating a leaf node for it.
2314 if ((LHSR.second - LHSR.first) == 1 &&
2315 LHSR.first->High == CR.GE &&
Anton Korobeynikov23218582008-12-23 22:25:27 +00002316 cast<ConstantInt>(C)->getValue() ==
2317 (cast<ConstantInt>(CR.GE)->getValue() + 1LL)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002318 TrueBB = LHSR.first->BB;
2319 } else {
2320 TrueBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2321 CurMF->insert(BBI, TrueBB);
2322 WorkList.push_back(CaseRec(TrueBB, C, CR.GE, LHSR));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00002323
2324 // Put SV in a virtual register to make it available from the new blocks.
2325 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002326 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002327
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002328 // Similar to the optimization above, if the Value being switched on is
2329 // known to be less than the Constant CR.LT, and the current Case Value
2330 // is CR.LT - 1, then we can branch directly to the target block for
2331 // the current Case Value, rather than emitting a RHS leaf node for it.
2332 if ((RHSR.second - RHSR.first) == 1 && CR.LT &&
Anton Korobeynikov23218582008-12-23 22:25:27 +00002333 cast<ConstantInt>(RHSR.first->Low)->getValue() ==
2334 (cast<ConstantInt>(CR.LT)->getValue() - 1LL)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002335 FalseBB = RHSR.first->BB;
2336 } else {
2337 FalseBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2338 CurMF->insert(BBI, FalseBB);
2339 WorkList.push_back(CaseRec(FalseBB,CR.LT,C,RHSR));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00002340
2341 // Put SV in a virtual register to make it available from the new blocks.
2342 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002343 }
2344
2345 // Create a CaseBlock record representing a conditional branch to
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002346 // the LHS node if the value being switched on SV is less than C.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002347 // Otherwise, branch to LHS.
Stepan Dyatkovskiyc187df22012-05-17 08:56:30 +00002348 CaseBlock CB(ISD::SETULT, SV, C, NULL, TrueBB, FalseBB, CR.CaseBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002349
Dan Gohman99be8ae2010-04-19 22:41:47 +00002350 if (CR.CaseBB == SwitchBB)
2351 visitSwitchCase(CB, SwitchBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002352 else
2353 SwitchCases.push_back(CB);
2354
2355 return true;
2356}
2357
2358/// handleBitTestsSwitchCase - if current case range has few destination and
2359/// range span less, than machine word bitwidth, encode case range into series
2360/// of masks and emit bit tests with these masks.
Dan Gohman2048b852009-11-23 18:04:58 +00002361bool SelectionDAGBuilder::handleBitTestsSwitchCase(CaseRec& CR,
2362 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00002363 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00002364 MachineBasicBlock* Default,
2365 MachineBasicBlock *SwitchBB){
Owen Andersone50ed302009-08-10 22:56:29 +00002366 EVT PTy = TLI.getPointerTy();
Owen Anderson77547be2009-08-10 18:56:59 +00002367 unsigned IntPtrBits = PTy.getSizeInBits();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002368
2369 Case& FrontCase = *CR.Range.first;
2370 Case& BackCase = *(CR.Range.second-1);
2371
2372 // Get the MachineFunction which holds the current MBB. This is used when
2373 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00002374 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002375
Anton Korobeynikovd34167a2009-05-08 18:51:34 +00002376 // If target does not have legal shift left, do not emit bit tests at all.
2377 if (!TLI.isOperationLegal(ISD::SHL, TLI.getPointerTy()))
2378 return false;
2379
Anton Korobeynikov23218582008-12-23 22:25:27 +00002380 size_t numCmps = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002381 for (CaseItr I = CR.Range.first, E = CR.Range.second;
2382 I!=E; ++I) {
2383 // Single case counts one, case range - two.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002384 numCmps += (I->Low == I->High ? 1 : 2);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002385 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002386
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002387 // Count unique destinations
2388 SmallSet<MachineBasicBlock*, 4> Dests;
2389 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
2390 Dests.insert(I->BB);
2391 if (Dests.size() > 3)
2392 // Don't bother the code below, if there are too much unique destinations
2393 return false;
2394 }
David Greene4b69d992010-01-05 01:24:57 +00002395 DEBUG(dbgs() << "Total number of unique destinations: "
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002396 << Dests.size() << '\n'
2397 << "Total number of comparisons: " << numCmps << '\n');
Anton Korobeynikov23218582008-12-23 22:25:27 +00002398
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002399 // Compute span of values.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002400 const APInt& minValue = cast<ConstantInt>(FrontCase.Low)->getValue();
2401 const APInt& maxValue = cast<ConstantInt>(BackCase.High)->getValue();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002402 APInt cmpRange = maxValue - minValue;
2403
David Greene4b69d992010-01-05 01:24:57 +00002404 DEBUG(dbgs() << "Compare range: " << cmpRange << '\n'
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002405 << "Low bound: " << minValue << '\n'
2406 << "High bound: " << maxValue << '\n');
Anton Korobeynikov23218582008-12-23 22:25:27 +00002407
Dan Gohmane0567812010-04-08 23:03:40 +00002408 if (cmpRange.uge(IntPtrBits) ||
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002409 (!(Dests.size() == 1 && numCmps >= 3) &&
2410 !(Dests.size() == 2 && numCmps >= 5) &&
2411 !(Dests.size() >= 3 && numCmps >= 6)))
2412 return false;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002413
David Greene4b69d992010-01-05 01:24:57 +00002414 DEBUG(dbgs() << "Emitting bit tests\n");
Anton Korobeynikov23218582008-12-23 22:25:27 +00002415 APInt lowBound = APInt::getNullValue(cmpRange.getBitWidth());
2416
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002417 // Optimize the case where all the case values fit in a
2418 // word without having to subtract minValue. In this case,
2419 // we can optimize away the subtraction.
Stepan Dyatkovskiyc187df22012-05-17 08:56:30 +00002420 if (maxValue.ult(IntPtrBits)) {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002421 cmpRange = maxValue;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002422 } else {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002423 lowBound = minValue;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002424 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002425
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002426 CaseBitsVector CasesBits;
2427 unsigned i, count = 0;
2428
2429 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
2430 MachineBasicBlock* Dest = I->BB;
2431 for (i = 0; i < count; ++i)
2432 if (Dest == CasesBits[i].BB)
2433 break;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002434
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002435 if (i == count) {
2436 assert((count < 3) && "Too much destinations to test!");
Manman Ren1a710fd2012-08-24 18:14:27 +00002437 CasesBits.push_back(CaseBits(0, Dest, 0, 0/*Weight*/));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002438 count++;
2439 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002440
2441 const APInt& lowValue = cast<ConstantInt>(I->Low)->getValue();
2442 const APInt& highValue = cast<ConstantInt>(I->High)->getValue();
2443
2444 uint64_t lo = (lowValue - lowBound).getZExtValue();
2445 uint64_t hi = (highValue - lowBound).getZExtValue();
Manman Ren1a710fd2012-08-24 18:14:27 +00002446 CasesBits[i].ExtraWeight += I->ExtraWeight;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002447
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002448 for (uint64_t j = lo; j <= hi; j++) {
2449 CasesBits[i].Mask |= 1ULL << j;
2450 CasesBits[i].Bits++;
2451 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002452
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002453 }
2454 std::sort(CasesBits.begin(), CasesBits.end(), CaseBitsCmp());
Anton Korobeynikov23218582008-12-23 22:25:27 +00002455
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002456 BitTestInfo BTC;
2457
2458 // Figure out which block is immediately after the current one.
2459 MachineFunction::iterator BBI = CR.CaseBB;
2460 ++BBI;
2461
2462 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
2463
David Greene4b69d992010-01-05 01:24:57 +00002464 DEBUG(dbgs() << "Cases:\n");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002465 for (unsigned i = 0, e = CasesBits.size(); i!=e; ++i) {
David Greene4b69d992010-01-05 01:24:57 +00002466 DEBUG(dbgs() << "Mask: " << CasesBits[i].Mask
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002467 << ", Bits: " << CasesBits[i].Bits
2468 << ", BB: " << CasesBits[i].BB << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002469
2470 MachineBasicBlock *CaseBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2471 CurMF->insert(BBI, CaseBB);
2472 BTC.push_back(BitTestCase(CasesBits[i].Mask,
2473 CaseBB,
Manman Ren1a710fd2012-08-24 18:14:27 +00002474 CasesBits[i].BB, CasesBits[i].ExtraWeight));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00002475
2476 // Put SV in a virtual register to make it available from the new blocks.
2477 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002478 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002479
2480 BitTestBlock BTB(lowBound, cmpRange, SV,
Evan Chengd08e5b42011-01-06 01:02:44 +00002481 -1U, MVT::Other, (CR.CaseBB == SwitchBB),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002482 CR.CaseBB, Default, BTC);
2483
Dan Gohman99be8ae2010-04-19 22:41:47 +00002484 if (CR.CaseBB == SwitchBB)
2485 visitBitTestHeader(BTB, SwitchBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002486
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002487 BitTestCases.push_back(BTB);
2488
2489 return true;
2490}
2491
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002492/// Clusterify - Transform simple list of Cases into list of CaseRange's
Dan Gohman2048b852009-11-23 18:04:58 +00002493size_t SelectionDAGBuilder::Clusterify(CaseVector& Cases,
2494 const SwitchInst& SI) {
Stepan Dyatkovskiy05cfe2e2012-05-18 08:32:28 +00002495
2496 /// Use a shorter form of declaration, and also
2497 /// show the we want to use CRSBuilder as Clusterifier.
Stepan Dyatkovskiy4319a552012-06-02 07:26:00 +00002498 typedef IntegersSubsetMapping<MachineBasicBlock> Clusterifier;
Stepan Dyatkovskiy05cfe2e2012-05-18 08:32:28 +00002499
2500 Clusterifier TheClusterifier;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002501
Manman Ren1a710fd2012-08-24 18:14:27 +00002502 BranchProbabilityInfo *BPI = FuncInfo.BPI;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002503 // Start with "simple" cases
Stepan Dyatkovskiy3d3abe02012-03-11 06:09:17 +00002504 for (SwitchInst::ConstCaseIt i = SI.case_begin(), e = SI.case_end();
Stepan Dyatkovskiyc10fa6c2012-03-08 07:06:20 +00002505 i != e; ++i) {
2506 const BasicBlock *SuccBB = i.getCaseSuccessor();
Jakub Staszakc8f34de2011-07-29 22:25:21 +00002507 MachineBasicBlock *SMBB = FuncInfo.MBBMap[SuccBB];
2508
Manman Ren1a710fd2012-08-24 18:14:27 +00002509 TheClusterifier.add(i.getCaseValueEx(), SMBB,
2510 BPI ? BPI->getEdgeWeight(SI.getParent(), i.getSuccessorIndex()) : 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002511 }
Stepan Dyatkovskiy05cfe2e2012-05-18 08:32:28 +00002512
2513 TheClusterifier.optimize();
2514
Stepan Dyatkovskiy05cfe2e2012-05-18 08:32:28 +00002515 size_t numCmps = 0;
2516 for (Clusterifier::RangeIterator i = TheClusterifier.begin(),
2517 e = TheClusterifier.end(); i != e; ++i, ++numCmps) {
Stepan Dyatkovskiy66d79ce2012-07-04 05:53:05 +00002518 Clusterifier::Cluster &C = *i;
Manman Ren1a710fd2012-08-24 18:14:27 +00002519 // Update edge weight for the cluster.
2520 unsigned W = C.first.Weight;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002521
Stepan Dyatkovskiy484fc932012-05-28 12:39:09 +00002522 // FIXME: Currently work with ConstantInt based numbers.
2523 // Changing it to APInt based is a pretty heavy for this commit.
Stepan Dyatkovskiy66d79ce2012-07-04 05:53:05 +00002524 Cases.push_back(Case(C.first.getLow().toConstantInt(),
2525 C.first.getHigh().toConstantInt(), C.second, W));
Stepan Dyatkovskiy05cfe2e2012-05-18 08:32:28 +00002526
Stepan Dyatkovskiy66d79ce2012-07-04 05:53:05 +00002527 if (C.first.getLow() != C.first.getHigh())
Stepan Dyatkovskiy05cfe2e2012-05-18 08:32:28 +00002528 // A range counts double, since it requires two compares.
2529 ++numCmps;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002530 }
2531
2532 return numCmps;
2533}
2534
Jakob Stoklund Olesen2622f462010-09-30 19:44:31 +00002535void SelectionDAGBuilder::UpdateSplitBlock(MachineBasicBlock *First,
2536 MachineBasicBlock *Last) {
2537 // Update JTCases.
2538 for (unsigned i = 0, e = JTCases.size(); i != e; ++i)
2539 if (JTCases[i].first.HeaderBB == First)
2540 JTCases[i].first.HeaderBB = Last;
2541
2542 // Update BitTestCases.
2543 for (unsigned i = 0, e = BitTestCases.size(); i != e; ++i)
2544 if (BitTestCases[i].Parent == First)
2545 BitTestCases[i].Parent = Last;
2546}
2547
Dan Gohman46510a72010-04-15 01:51:59 +00002548void SelectionDAGBuilder::visitSwitch(const SwitchInst &SI) {
Dan Gohman84023e02010-07-10 09:00:22 +00002549 MachineBasicBlock *SwitchMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00002550
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002551 // Figure out which block is immediately after the current one.
2552 MachineBasicBlock *NextBlock = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002553 MachineBasicBlock *Default = FuncInfo.MBBMap[SI.getDefaultDest()];
2554
2555 // If there is only the default destination, branch to it if it is not the
2556 // next basic block. Otherwise, just fall through.
Stepan Dyatkovskiy24473122012-02-01 07:49:51 +00002557 if (!SI.getNumCases()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002558 // Update machine-CFG edges.
2559
2560 // If this is not a fall-through branch, emit the branch.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002561 SwitchMBB->addSuccessor(Default);
Bill Wendling4533cac2010-01-28 21:51:40 +00002562 if (Default != NextBlock)
Andrew Trickac6d9be2013-05-25 02:42:55 +00002563 DAG.setRoot(DAG.getNode(ISD::BR, getCurSDLoc(),
Bill Wendling4533cac2010-01-28 21:51:40 +00002564 MVT::Other, getControlRoot(),
2565 DAG.getBasicBlock(Default)));
Bill Wendling49fcff82009-12-21 22:30:11 +00002566
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002567 return;
2568 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002569
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002570 // If there are any non-default case statements, create a vector of Cases
2571 // representing each one, and sort the vector so that we can efficiently
2572 // create a binary search tree from them.
2573 CaseVector Cases;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002574 size_t numCmps = Clusterify(Cases, SI);
David Greene4b69d992010-01-05 01:24:57 +00002575 DEBUG(dbgs() << "Clusterify finished. Total clusters: " << Cases.size()
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002576 << ". Total compares: " << numCmps << '\n');
Duncan Sands17001ce2011-10-18 12:44:00 +00002577 (void)numCmps;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002578
2579 // Get the Value to be switched on and default basic blocks, which will be
2580 // inserted into CaseBlock records, representing basic blocks in the binary
2581 // search tree.
Eli Friedmanbb5a7442011-09-29 20:21:17 +00002582 const Value *SV = SI.getCondition();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002583
2584 // Push the initial CaseRec onto the worklist
2585 CaseRecVector WorkList;
Dan Gohman99be8ae2010-04-19 22:41:47 +00002586 WorkList.push_back(CaseRec(SwitchMBB,0,0,
2587 CaseRange(Cases.begin(),Cases.end())));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002588
2589 while (!WorkList.empty()) {
2590 // Grab a record representing a case range to process off the worklist
2591 CaseRec CR = WorkList.back();
2592 WorkList.pop_back();
2593
Dan Gohman99be8ae2010-04-19 22:41:47 +00002594 if (handleBitTestsSwitchCase(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002595 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002596
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002597 // If the range has few cases (two or less) emit a series of specific
2598 // tests.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002599 if (handleSmallSwitchRange(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002600 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002601
Sebastian Pop1a37d7e2012-09-25 20:35:36 +00002602 // If the switch has more than N blocks, and is at least 40% dense, and the
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002603 // target supports indirect branches, then emit a jump table rather than
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002604 // lowering the switch to a binary tree of conditional branches.
Sebastian Pop1a37d7e2012-09-25 20:35:36 +00002605 // N defaults to 4 and is controlled via TLS.getMinimumJumpTableEntries().
Dan Gohman99be8ae2010-04-19 22:41:47 +00002606 if (handleJTSwitchCase(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002607 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002608
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002609 // Emit binary tree. We need to pick a pivot, and push left and right ranges
2610 // onto the worklist. Leafs are handled via handleSmallSwitchRange() call.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002611 handleBTSplitSwitchCase(CR, WorkList, SV, Default, SwitchMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002612 }
2613}
2614
Dan Gohman46510a72010-04-15 01:51:59 +00002615void SelectionDAGBuilder::visitIndirectBr(const IndirectBrInst &I) {
Dan Gohman84023e02010-07-10 09:00:22 +00002616 MachineBasicBlock *IndirectBrMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00002617
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002618 // Update machine-CFG edges with unique successors.
Nadav Rotemee0ce152012-10-23 21:05:33 +00002619 SmallSet<BasicBlock*, 32> Done;
2620 for (unsigned i = 0, e = I.getNumSuccessors(); i != e; ++i) {
2621 BasicBlock *BB = I.getSuccessor(i);
2622 bool Inserted = Done.insert(BB);
2623 if (!Inserted)
2624 continue;
2625
2626 MachineBasicBlock *Succ = FuncInfo.MBBMap[BB];
Jakub Staszak7cc2b072011-06-16 20:22:37 +00002627 addSuccessorWithWeight(IndirectBrMBB, Succ);
2628 }
Dan Gohmaneef55dc2009-10-27 22:10:34 +00002629
Andrew Trickac6d9be2013-05-25 02:42:55 +00002630 DAG.setRoot(DAG.getNode(ISD::BRIND, getCurSDLoc(),
Bill Wendling4533cac2010-01-28 21:51:40 +00002631 MVT::Other, getControlRoot(),
2632 getValue(I.getAddress())));
Bill Wendling49fcff82009-12-21 22:30:11 +00002633}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002634
Dan Gohman46510a72010-04-15 01:51:59 +00002635void SelectionDAGBuilder::visitFSub(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002636 // -0.0 - X --> fneg
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002637 Type *Ty = I.getType();
Chris Lattner2ca5c862011-02-15 00:14:00 +00002638 if (isa<Constant>(I.getOperand(0)) &&
2639 I.getOperand(0) == ConstantFP::getZeroValueForNegation(Ty)) {
2640 SDValue Op2 = getValue(I.getOperand(1));
Andrew Trickac6d9be2013-05-25 02:42:55 +00002641 setValue(&I, DAG.getNode(ISD::FNEG, getCurSDLoc(),
Chris Lattner2ca5c862011-02-15 00:14:00 +00002642 Op2.getValueType(), Op2));
2643 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002644 }
Bill Wendling49fcff82009-12-21 22:30:11 +00002645
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002646 visitBinary(I, ISD::FSUB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002647}
2648
Dan Gohman46510a72010-04-15 01:51:59 +00002649void SelectionDAGBuilder::visitBinary(const User &I, unsigned OpCode) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002650 SDValue Op1 = getValue(I.getOperand(0));
2651 SDValue Op2 = getValue(I.getOperand(1));
Andrew Trickac6d9be2013-05-25 02:42:55 +00002652 setValue(&I, DAG.getNode(OpCode, getCurSDLoc(),
Bill Wendling4533cac2010-01-28 21:51:40 +00002653 Op1.getValueType(), Op1, Op2));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002654}
2655
Dan Gohman46510a72010-04-15 01:51:59 +00002656void SelectionDAGBuilder::visitShift(const User &I, unsigned Opcode) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002657 SDValue Op1 = getValue(I.getOperand(0));
2658 SDValue Op2 = getValue(I.getOperand(1));
Owen Anderson95771af2011-02-25 21:41:48 +00002659
Michael Liaoa6b20ce2013-03-01 18:40:30 +00002660 EVT ShiftTy = TLI.getShiftAmountTy(Op2.getValueType());
Owen Anderson95771af2011-02-25 21:41:48 +00002661
Chris Lattnerd3027732011-02-13 09:02:52 +00002662 // Coerce the shift amount to the right type if we can.
2663 if (!I.getType()->isVectorTy() && Op2.getValueType() != ShiftTy) {
Chris Lattner915eeb42011-02-13 09:10:56 +00002664 unsigned ShiftSize = ShiftTy.getSizeInBits();
2665 unsigned Op2Size = Op2.getValueType().getSizeInBits();
Andrew Trickac6d9be2013-05-25 02:42:55 +00002666 SDLoc DL = getCurSDLoc();
Owen Anderson95771af2011-02-25 21:41:48 +00002667
Dan Gohman57fc82d2009-04-09 03:51:29 +00002668 // If the operand is smaller than the shift count type, promote it.
Chris Lattnerd3027732011-02-13 09:02:52 +00002669 if (ShiftSize > Op2Size)
2670 Op2 = DAG.getNode(ISD::ZERO_EXTEND, DL, ShiftTy, Op2);
Owen Anderson95771af2011-02-25 21:41:48 +00002671
Dan Gohman57fc82d2009-04-09 03:51:29 +00002672 // If the operand is larger than the shift count type but the shift
2673 // count type has enough bits to represent any shift value, truncate
2674 // it now. This is a common case and it exposes the truncate to
2675 // optimization early.
Chris Lattnerd3027732011-02-13 09:02:52 +00002676 else if (ShiftSize >= Log2_32_Ceil(Op2.getValueType().getSizeInBits()))
2677 Op2 = DAG.getNode(ISD::TRUNCATE, DL, ShiftTy, Op2);
2678 // Otherwise we'll need to temporarily settle for some other convenient
Chris Lattnere0751182011-02-13 19:09:16 +00002679 // type. Type legalization will make adjustments once the shiftee is split.
Chris Lattnerd3027732011-02-13 09:02:52 +00002680 else
Chris Lattnere0751182011-02-13 19:09:16 +00002681 Op2 = DAG.getZExtOrTrunc(Op2, DL, MVT::i32);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002682 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002683
Andrew Trickac6d9be2013-05-25 02:42:55 +00002684 setValue(&I, DAG.getNode(Opcode, getCurSDLoc(),
Bill Wendling4533cac2010-01-28 21:51:40 +00002685 Op1.getValueType(), Op1, Op2));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002686}
2687
Benjamin Kramer9c640302011-07-08 10:31:30 +00002688void SelectionDAGBuilder::visitSDiv(const User &I) {
Benjamin Kramer9c640302011-07-08 10:31:30 +00002689 SDValue Op1 = getValue(I.getOperand(0));
2690 SDValue Op2 = getValue(I.getOperand(1));
2691
2692 // Turn exact SDivs into multiplications.
2693 // FIXME: This should be in DAGCombiner, but it doesn't have access to the
2694 // exact bit.
Benjamin Kramer3492a4a2011-07-08 12:08:24 +00002695 if (isa<BinaryOperator>(&I) && cast<BinaryOperator>(&I)->isExact() &&
2696 !isa<ConstantSDNode>(Op1) &&
Benjamin Kramer9c640302011-07-08 10:31:30 +00002697 isa<ConstantSDNode>(Op2) && !cast<ConstantSDNode>(Op2)->isNullValue())
Andrew Trickac6d9be2013-05-25 02:42:55 +00002698 setValue(&I, TLI.BuildExactSDIV(Op1, Op2, getCurSDLoc(), DAG));
Benjamin Kramer9c640302011-07-08 10:31:30 +00002699 else
Andrew Trickac6d9be2013-05-25 02:42:55 +00002700 setValue(&I, DAG.getNode(ISD::SDIV, getCurSDLoc(), Op1.getValueType(),
Benjamin Kramer9c640302011-07-08 10:31:30 +00002701 Op1, Op2));
2702}
2703
Dan Gohman46510a72010-04-15 01:51:59 +00002704void SelectionDAGBuilder::visitICmp(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002705 ICmpInst::Predicate predicate = ICmpInst::BAD_ICMP_PREDICATE;
Dan Gohman46510a72010-04-15 01:51:59 +00002706 if (const ICmpInst *IC = dyn_cast<ICmpInst>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002707 predicate = IC->getPredicate();
Dan Gohman46510a72010-04-15 01:51:59 +00002708 else if (const ConstantExpr *IC = dyn_cast<ConstantExpr>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002709 predicate = ICmpInst::Predicate(IC->getPredicate());
2710 SDValue Op1 = getValue(I.getOperand(0));
2711 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00002712 ISD::CondCode Opcode = getICmpCondCode(predicate);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002713
Owen Andersone50ed302009-08-10 22:56:29 +00002714 EVT DestVT = TLI.getValueType(I.getType());
Andrew Trickac6d9be2013-05-25 02:42:55 +00002715 setValue(&I, DAG.getSetCC(getCurSDLoc(), DestVT, Op1, Op2, Opcode));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002716}
2717
Dan Gohman46510a72010-04-15 01:51:59 +00002718void SelectionDAGBuilder::visitFCmp(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002719 FCmpInst::Predicate predicate = FCmpInst::BAD_FCMP_PREDICATE;
Dan Gohman46510a72010-04-15 01:51:59 +00002720 if (const FCmpInst *FC = dyn_cast<FCmpInst>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002721 predicate = FC->getPredicate();
Dan Gohman46510a72010-04-15 01:51:59 +00002722 else if (const ConstantExpr *FC = dyn_cast<ConstantExpr>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002723 predicate = FCmpInst::Predicate(FC->getPredicate());
2724 SDValue Op1 = getValue(I.getOperand(0));
2725 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00002726 ISD::CondCode Condition = getFCmpCondCode(predicate);
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002727 if (TM.Options.NoNaNsFPMath)
2728 Condition = getFCmpCodeWithoutNaN(Condition);
Owen Andersone50ed302009-08-10 22:56:29 +00002729 EVT DestVT = TLI.getValueType(I.getType());
Andrew Trickac6d9be2013-05-25 02:42:55 +00002730 setValue(&I, DAG.getSetCC(getCurSDLoc(), DestVT, Op1, Op2, Condition));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002731}
2732
Dan Gohman46510a72010-04-15 01:51:59 +00002733void SelectionDAGBuilder::visitSelect(const User &I) {
Owen Andersone50ed302009-08-10 22:56:29 +00002734 SmallVector<EVT, 4> ValueVTs;
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002735 ComputeValueVTs(TLI, I.getType(), ValueVTs);
2736 unsigned NumValues = ValueVTs.size();
Bill Wendling49fcff82009-12-21 22:30:11 +00002737 if (NumValues == 0) return;
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002738
Bill Wendling49fcff82009-12-21 22:30:11 +00002739 SmallVector<SDValue, 4> Values(NumValues);
2740 SDValue Cond = getValue(I.getOperand(0));
2741 SDValue TrueVal = getValue(I.getOperand(1));
2742 SDValue FalseVal = getValue(I.getOperand(2));
Duncan Sands28b77e92011-09-06 19:07:46 +00002743 ISD::NodeType OpCode = Cond.getValueType().isVector() ?
2744 ISD::VSELECT : ISD::SELECT;
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002745
Bill Wendling4533cac2010-01-28 21:51:40 +00002746 for (unsigned i = 0; i != NumValues; ++i)
Andrew Trickac6d9be2013-05-25 02:42:55 +00002747 Values[i] = DAG.getNode(OpCode, getCurSDLoc(),
Duncan Sands28b77e92011-09-06 19:07:46 +00002748 TrueVal.getNode()->getValueType(TrueVal.getResNo()+i),
Chris Lattnerb3e87b22010-03-12 07:15:36 +00002749 Cond,
Bill Wendling49fcff82009-12-21 22:30:11 +00002750 SDValue(TrueVal.getNode(),
2751 TrueVal.getResNo() + i),
2752 SDValue(FalseVal.getNode(),
2753 FalseVal.getResNo() + i));
2754
Andrew Trickac6d9be2013-05-25 02:42:55 +00002755 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(),
Bill Wendling4533cac2010-01-28 21:51:40 +00002756 DAG.getVTList(&ValueVTs[0], NumValues),
2757 &Values[0], NumValues));
Bill Wendling49fcff82009-12-21 22:30:11 +00002758}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002759
Dan Gohman46510a72010-04-15 01:51:59 +00002760void SelectionDAGBuilder::visitTrunc(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002761 // TruncInst cannot be a no-op cast because sizeof(src) > sizeof(dest).
2762 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002763 EVT DestVT = TLI.getValueType(I.getType());
Andrew Trickac6d9be2013-05-25 02:42:55 +00002764 setValue(&I, DAG.getNode(ISD::TRUNCATE, getCurSDLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002765}
2766
Dan Gohman46510a72010-04-15 01:51:59 +00002767void SelectionDAGBuilder::visitZExt(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002768 // ZExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2769 // ZExt also can't be a cast to bool for same reason. So, nothing much to do
2770 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002771 EVT DestVT = TLI.getValueType(I.getType());
Andrew Trickac6d9be2013-05-25 02:42:55 +00002772 setValue(&I, DAG.getNode(ISD::ZERO_EXTEND, getCurSDLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002773}
2774
Dan Gohman46510a72010-04-15 01:51:59 +00002775void SelectionDAGBuilder::visitSExt(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002776 // SExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2777 // SExt also can't be a cast to bool for same reason. So, nothing much to do
2778 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002779 EVT DestVT = TLI.getValueType(I.getType());
Andrew Trickac6d9be2013-05-25 02:42:55 +00002780 setValue(&I, DAG.getNode(ISD::SIGN_EXTEND, getCurSDLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002781}
2782
Dan Gohman46510a72010-04-15 01:51:59 +00002783void SelectionDAGBuilder::visitFPTrunc(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002784 // FPTrunc is never a no-op cast, no need to check
2785 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002786 EVT DestVT = TLI.getValueType(I.getType());
Andrew Trickac6d9be2013-05-25 02:42:55 +00002787 setValue(&I, DAG.getNode(ISD::FP_ROUND, getCurSDLoc(),
Pete Cooperf57e1c22012-01-17 01:54:07 +00002788 DestVT, N,
2789 DAG.getTargetConstant(0, TLI.getPointerTy())));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002790}
2791
Dan Gohman46510a72010-04-15 01:51:59 +00002792void SelectionDAGBuilder::visitFPExt(const User &I){
Hal Finkel46bb70c2011-10-18 03:51:57 +00002793 // FPExt is never a no-op cast, no need to check
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002794 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002795 EVT DestVT = TLI.getValueType(I.getType());
Andrew Trickac6d9be2013-05-25 02:42:55 +00002796 setValue(&I, DAG.getNode(ISD::FP_EXTEND, getCurSDLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002797}
2798
Dan Gohman46510a72010-04-15 01:51:59 +00002799void SelectionDAGBuilder::visitFPToUI(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002800 // FPToUI is never a no-op cast, no need to check
2801 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002802 EVT DestVT = TLI.getValueType(I.getType());
Andrew Trickac6d9be2013-05-25 02:42:55 +00002803 setValue(&I, DAG.getNode(ISD::FP_TO_UINT, getCurSDLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002804}
2805
Dan Gohman46510a72010-04-15 01:51:59 +00002806void SelectionDAGBuilder::visitFPToSI(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002807 // FPToSI is never a no-op cast, no need to check
2808 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002809 EVT DestVT = TLI.getValueType(I.getType());
Andrew Trickac6d9be2013-05-25 02:42:55 +00002810 setValue(&I, DAG.getNode(ISD::FP_TO_SINT, getCurSDLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002811}
2812
Dan Gohman46510a72010-04-15 01:51:59 +00002813void SelectionDAGBuilder::visitUIToFP(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002814 // UIToFP is never a no-op cast, no need to check
2815 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002816 EVT DestVT = TLI.getValueType(I.getType());
Andrew Trickac6d9be2013-05-25 02:42:55 +00002817 setValue(&I, DAG.getNode(ISD::UINT_TO_FP, getCurSDLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002818}
2819
Dan Gohman46510a72010-04-15 01:51:59 +00002820void SelectionDAGBuilder::visitSIToFP(const User &I){
Bill Wendling181b6272008-10-19 20:34:04 +00002821 // SIToFP is never a no-op cast, no need to check
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002822 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002823 EVT DestVT = TLI.getValueType(I.getType());
Andrew Trickac6d9be2013-05-25 02:42:55 +00002824 setValue(&I, DAG.getNode(ISD::SINT_TO_FP, getCurSDLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002825}
2826
Dan Gohman46510a72010-04-15 01:51:59 +00002827void SelectionDAGBuilder::visitPtrToInt(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002828 // What to do depends on the size of the integer and the size of the pointer.
2829 // We can either truncate, zero extend, or no-op, accordingly.
2830 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002831 EVT DestVT = TLI.getValueType(I.getType());
Andrew Trickac6d9be2013-05-25 02:42:55 +00002832 setValue(&I, DAG.getZExtOrTrunc(N, getCurSDLoc(), DestVT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002833}
2834
Dan Gohman46510a72010-04-15 01:51:59 +00002835void SelectionDAGBuilder::visitIntToPtr(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002836 // What to do depends on the size of the integer and the size of the pointer.
2837 // We can either truncate, zero extend, or no-op, accordingly.
2838 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002839 EVT DestVT = TLI.getValueType(I.getType());
Andrew Trickac6d9be2013-05-25 02:42:55 +00002840 setValue(&I, DAG.getZExtOrTrunc(N, getCurSDLoc(), DestVT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002841}
2842
Dan Gohman46510a72010-04-15 01:51:59 +00002843void SelectionDAGBuilder::visitBitCast(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002844 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002845 EVT DestVT = TLI.getValueType(I.getType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002846
Bill Wendling49fcff82009-12-21 22:30:11 +00002847 // BitCast assures us that source and destination are the same size so this is
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002848 // either a BITCAST or a no-op.
Bill Wendling4533cac2010-01-28 21:51:40 +00002849 if (DestVT != N.getValueType())
Andrew Trickac6d9be2013-05-25 02:42:55 +00002850 setValue(&I, DAG.getNode(ISD::BITCAST, getCurSDLoc(),
Bill Wendling4533cac2010-01-28 21:51:40 +00002851 DestVT, N)); // convert types.
2852 else
Bill Wendling49fcff82009-12-21 22:30:11 +00002853 setValue(&I, N); // noop cast.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002854}
2855
Dan Gohman46510a72010-04-15 01:51:59 +00002856void SelectionDAGBuilder::visitInsertElement(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002857 SDValue InVec = getValue(I.getOperand(0));
2858 SDValue InVal = getValue(I.getOperand(1));
Andrew Trickac6d9be2013-05-25 02:42:55 +00002859 SDValue InIdx = DAG.getNode(ISD::ZERO_EXTEND, getCurSDLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00002860 TLI.getPointerTy(),
2861 getValue(I.getOperand(2)));
Andrew Trickac6d9be2013-05-25 02:42:55 +00002862 setValue(&I, DAG.getNode(ISD::INSERT_VECTOR_ELT, getCurSDLoc(),
Bill Wendling4533cac2010-01-28 21:51:40 +00002863 TLI.getValueType(I.getType()),
2864 InVec, InVal, InIdx));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002865}
2866
Dan Gohman46510a72010-04-15 01:51:59 +00002867void SelectionDAGBuilder::visitExtractElement(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002868 SDValue InVec = getValue(I.getOperand(0));
Andrew Trickac6d9be2013-05-25 02:42:55 +00002869 SDValue InIdx = DAG.getNode(ISD::ZERO_EXTEND, getCurSDLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00002870 TLI.getPointerTy(),
2871 getValue(I.getOperand(1)));
Andrew Trickac6d9be2013-05-25 02:42:55 +00002872 setValue(&I, DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurSDLoc(),
Bill Wendling4533cac2010-01-28 21:51:40 +00002873 TLI.getValueType(I.getType()), InVec, InIdx));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002874}
2875
Craig Topper51578342012-01-04 09:23:09 +00002876// Utility for visitShuffleVector - Return true if every element in Mask,
Benjamin Kramerd9b0b022012-06-02 10:20:22 +00002877// beginning from position Pos and ending in Pos+Size, falls within the
Craig Topper51578342012-01-04 09:23:09 +00002878// specified sequential range [L, L+Pos). or is undef.
2879static bool isSequentialInRange(const SmallVectorImpl<int> &Mask,
Craig Topper23de31b2012-04-11 03:06:35 +00002880 unsigned Pos, unsigned Size, int Low) {
2881 for (unsigned i = Pos, e = Pos+Size; i != e; ++i, ++Low)
Craig Topper51578342012-01-04 09:23:09 +00002882 if (Mask[i] >= 0 && Mask[i] != Low)
Nate Begeman9008ca62009-04-27 18:41:29 +00002883 return false;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002884 return true;
2885}
2886
Dan Gohman46510a72010-04-15 01:51:59 +00002887void SelectionDAGBuilder::visitShuffleVector(const User &I) {
Mon P Wang230e4fa2008-11-21 04:25:21 +00002888 SDValue Src1 = getValue(I.getOperand(0));
2889 SDValue Src2 = getValue(I.getOperand(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002890
Chris Lattner56243b82012-01-26 02:51:13 +00002891 SmallVector<int, 8> Mask;
2892 ShuffleVectorInst::getShuffleMask(cast<Constant>(I.getOperand(2)), Mask);
2893 unsigned MaskNumElts = Mask.size();
2894
Owen Andersone50ed302009-08-10 22:56:29 +00002895 EVT VT = TLI.getValueType(I.getType());
2896 EVT SrcVT = Src1.getValueType();
Nate Begeman5a5ca152009-04-29 05:20:52 +00002897 unsigned SrcNumElts = SrcVT.getVectorNumElements();
Mon P Wangaeb06d22008-11-10 04:46:22 +00002898
Mon P Wangc7849c22008-11-16 05:06:27 +00002899 if (SrcNumElts == MaskNumElts) {
Andrew Trickac6d9be2013-05-25 02:42:55 +00002900 setValue(&I, DAG.getVectorShuffle(VT, getCurSDLoc(), Src1, Src2,
Bill Wendling4533cac2010-01-28 21:51:40 +00002901 &Mask[0]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002902 return;
2903 }
2904
2905 // Normalize the shuffle vector since mask and vector length don't match.
Mon P Wangc7849c22008-11-16 05:06:27 +00002906 if (SrcNumElts < MaskNumElts && MaskNumElts % SrcNumElts == 0) {
2907 // Mask is longer than the source vectors and is a multiple of the source
2908 // vectors. We can use concatenate vector to make the mask and vectors
Mon P Wang230e4fa2008-11-21 04:25:21 +00002909 // lengths match.
Craig Topper51578342012-01-04 09:23:09 +00002910 if (SrcNumElts*2 == MaskNumElts) {
2911 // First check for Src1 in low and Src2 in high
2912 if (isSequentialInRange(Mask, 0, SrcNumElts, 0) &&
2913 isSequentialInRange(Mask, SrcNumElts, SrcNumElts, SrcNumElts)) {
2914 // The shuffle is concatenating two vectors together.
Andrew Trickac6d9be2013-05-25 02:42:55 +00002915 setValue(&I, DAG.getNode(ISD::CONCAT_VECTORS, getCurSDLoc(),
Craig Topper51578342012-01-04 09:23:09 +00002916 VT, Src1, Src2));
2917 return;
2918 }
2919 // Then check for Src2 in low and Src1 in high
2920 if (isSequentialInRange(Mask, 0, SrcNumElts, SrcNumElts) &&
2921 isSequentialInRange(Mask, SrcNumElts, SrcNumElts, 0)) {
2922 // The shuffle is concatenating two vectors together.
Andrew Trickac6d9be2013-05-25 02:42:55 +00002923 setValue(&I, DAG.getNode(ISD::CONCAT_VECTORS, getCurSDLoc(),
Craig Topper51578342012-01-04 09:23:09 +00002924 VT, Src2, Src1));
2925 return;
2926 }
Mon P Wangaeb06d22008-11-10 04:46:22 +00002927 }
2928
Mon P Wangc7849c22008-11-16 05:06:27 +00002929 // Pad both vectors with undefs to make them the same length as the mask.
2930 unsigned NumConcat = MaskNumElts / SrcNumElts;
Nate Begeman9008ca62009-04-27 18:41:29 +00002931 bool Src1U = Src1.getOpcode() == ISD::UNDEF;
2932 bool Src2U = Src2.getOpcode() == ISD::UNDEF;
Dale Johannesene8d72302009-02-06 23:05:02 +00002933 SDValue UndefVal = DAG.getUNDEF(SrcVT);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002934
Nate Begeman9008ca62009-04-27 18:41:29 +00002935 SmallVector<SDValue, 8> MOps1(NumConcat, UndefVal);
2936 SmallVector<SDValue, 8> MOps2(NumConcat, UndefVal);
Mon P Wang230e4fa2008-11-21 04:25:21 +00002937 MOps1[0] = Src1;
2938 MOps2[0] = Src2;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002939
2940 Src1 = Src1U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS,
Andrew Trickac6d9be2013-05-25 02:42:55 +00002941 getCurSDLoc(), VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002942 &MOps1[0], NumConcat);
2943 Src2 = Src2U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS,
Andrew Trickac6d9be2013-05-25 02:42:55 +00002944 getCurSDLoc(), VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002945 &MOps2[0], NumConcat);
Mon P Wang230e4fa2008-11-21 04:25:21 +00002946
Mon P Wangaeb06d22008-11-10 04:46:22 +00002947 // Readjust mask for new input vector length.
Nate Begeman9008ca62009-04-27 18:41:29 +00002948 SmallVector<int, 8> MappedOps;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002949 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002950 int Idx = Mask[i];
Craig Topper23de31b2012-04-11 03:06:35 +00002951 if (Idx >= (int)SrcNumElts)
2952 Idx -= SrcNumElts - MaskNumElts;
2953 MappedOps.push_back(Idx);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002954 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002955
Andrew Trickac6d9be2013-05-25 02:42:55 +00002956 setValue(&I, DAG.getVectorShuffle(VT, getCurSDLoc(), Src1, Src2,
Bill Wendling4533cac2010-01-28 21:51:40 +00002957 &MappedOps[0]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002958 return;
2959 }
2960
Mon P Wangc7849c22008-11-16 05:06:27 +00002961 if (SrcNumElts > MaskNumElts) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002962 // Analyze the access pattern of the vector to see if we can extract
2963 // two subvectors and do the shuffle. The analysis is done by calculating
2964 // the range of elements the mask access on both vectors.
Craig Topper10612dc2012-04-08 23:15:04 +00002965 int MinRange[2] = { static_cast<int>(SrcNumElts),
2966 static_cast<int>(SrcNumElts)};
Mon P Wangc7849c22008-11-16 05:06:27 +00002967 int MaxRange[2] = {-1, -1};
2968
Nate Begeman5a5ca152009-04-29 05:20:52 +00002969 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002970 int Idx = Mask[i];
Craig Topper10612dc2012-04-08 23:15:04 +00002971 unsigned Input = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00002972 if (Idx < 0)
2973 continue;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002974
Nate Begeman5a5ca152009-04-29 05:20:52 +00002975 if (Idx >= (int)SrcNumElts) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002976 Input = 1;
2977 Idx -= SrcNumElts;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002978 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002979 if (Idx > MaxRange[Input])
2980 MaxRange[Input] = Idx;
2981 if (Idx < MinRange[Input])
2982 MinRange[Input] = Idx;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002983 }
Mon P Wangaeb06d22008-11-10 04:46:22 +00002984
Mon P Wangc7849c22008-11-16 05:06:27 +00002985 // Check if the access is smaller than the vector size and can we find
2986 // a reasonable extract index.
Craig Topper10612dc2012-04-08 23:15:04 +00002987 int RangeUse[2] = { -1, -1 }; // 0 = Unused, 1 = Extract, -1 = Can not
2988 // Extract.
Mon P Wangc7849c22008-11-16 05:06:27 +00002989 int StartIdx[2]; // StartIdx to extract from
Craig Topper10612dc2012-04-08 23:15:04 +00002990 for (unsigned Input = 0; Input < 2; ++Input) {
2991 if (MinRange[Input] >= (int)SrcNumElts && MaxRange[Input] < 0) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002992 RangeUse[Input] = 0; // Unused
2993 StartIdx[Input] = 0;
Craig Topperf873dde2012-04-08 17:53:33 +00002994 continue;
Mon P Wang230e4fa2008-11-21 04:25:21 +00002995 }
Craig Topperf873dde2012-04-08 17:53:33 +00002996
2997 // Find a good start index that is a multiple of the mask length. Then
2998 // see if the rest of the elements are in range.
2999 StartIdx[Input] = (MinRange[Input]/MaskNumElts)*MaskNumElts;
3000 if (MaxRange[Input] - StartIdx[Input] < (int)MaskNumElts &&
3001 StartIdx[Input] + MaskNumElts <= SrcNumElts)
3002 RangeUse[Input] = 1; // Extract from a multiple of the mask length.
Mon P Wangc7849c22008-11-16 05:06:27 +00003003 }
3004
Bill Wendling636e2582009-08-21 18:16:06 +00003005 if (RangeUse[0] == 0 && RangeUse[1] == 0) {
Bill Wendling4533cac2010-01-28 21:51:40 +00003006 setValue(&I, DAG.getUNDEF(VT)); // Vectors are not used.
Mon P Wangc7849c22008-11-16 05:06:27 +00003007 return;
3008 }
Craig Topper10612dc2012-04-08 23:15:04 +00003009 if (RangeUse[0] >= 0 && RangeUse[1] >= 0) {
Mon P Wangc7849c22008-11-16 05:06:27 +00003010 // Extract appropriate subvector and generate a vector shuffle
Craig Topper10612dc2012-04-08 23:15:04 +00003011 for (unsigned Input = 0; Input < 2; ++Input) {
Bill Wendling87710f02009-12-21 23:47:40 +00003012 SDValue &Src = Input == 0 ? Src1 : Src2;
Bill Wendlingb85b6e82009-12-21 22:42:14 +00003013 if (RangeUse[Input] == 0)
Dale Johannesene8d72302009-02-06 23:05:02 +00003014 Src = DAG.getUNDEF(VT);
Bill Wendlingb85b6e82009-12-21 22:42:14 +00003015 else
Andrew Trickac6d9be2013-05-25 02:42:55 +00003016 Src = DAG.getNode(ISD::EXTRACT_SUBVECTOR, getCurSDLoc(), VT,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003017 Src, DAG.getIntPtrConstant(StartIdx[Input]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00003018 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00003019
Mon P Wangc7849c22008-11-16 05:06:27 +00003020 // Calculate new mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00003021 SmallVector<int, 8> MappedOps;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003022 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003023 int Idx = Mask[i];
Craig Topper23de31b2012-04-11 03:06:35 +00003024 if (Idx >= 0) {
3025 if (Idx < (int)SrcNumElts)
3026 Idx -= StartIdx[0];
3027 else
3028 Idx -= SrcNumElts + StartIdx[1] - MaskNumElts;
3029 }
3030 MappedOps.push_back(Idx);
Mon P Wangc7849c22008-11-16 05:06:27 +00003031 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00003032
Andrew Trickac6d9be2013-05-25 02:42:55 +00003033 setValue(&I, DAG.getVectorShuffle(VT, getCurSDLoc(), Src1, Src2,
Bill Wendling4533cac2010-01-28 21:51:40 +00003034 &MappedOps[0]));
Mon P Wangc7849c22008-11-16 05:06:27 +00003035 return;
Mon P Wangaeb06d22008-11-10 04:46:22 +00003036 }
3037 }
3038
Mon P Wangc7849c22008-11-16 05:06:27 +00003039 // We can't use either concat vectors or extract subvectors so fall back to
3040 // replacing the shuffle with extract and build vector.
3041 // to insert and build vector.
Owen Andersone50ed302009-08-10 22:56:29 +00003042 EVT EltVT = VT.getVectorElementType();
3043 EVT PtrVT = TLI.getPointerTy();
Mon P Wangaeb06d22008-11-10 04:46:22 +00003044 SmallVector<SDValue,8> Ops;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003045 for (unsigned i = 0; i != MaskNumElts; ++i) {
Craig Topper23de31b2012-04-11 03:06:35 +00003046 int Idx = Mask[i];
3047 SDValue Res;
3048
3049 if (Idx < 0) {
3050 Res = DAG.getUNDEF(EltVT);
Mon P Wangaeb06d22008-11-10 04:46:22 +00003051 } else {
Craig Topper23de31b2012-04-11 03:06:35 +00003052 SDValue &Src = Idx < (int)SrcNumElts ? Src1 : Src2;
3053 if (Idx >= (int)SrcNumElts) Idx -= SrcNumElts;
Bill Wendlingb85b6e82009-12-21 22:42:14 +00003054
Andrew Trickac6d9be2013-05-25 02:42:55 +00003055 Res = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurSDLoc(),
Craig Topper23de31b2012-04-11 03:06:35 +00003056 EltVT, Src, DAG.getConstant(Idx, PtrVT));
Mon P Wangaeb06d22008-11-10 04:46:22 +00003057 }
Craig Topper23de31b2012-04-11 03:06:35 +00003058
3059 Ops.push_back(Res);
Mon P Wangaeb06d22008-11-10 04:46:22 +00003060 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00003061
Andrew Trickac6d9be2013-05-25 02:42:55 +00003062 setValue(&I, DAG.getNode(ISD::BUILD_VECTOR, getCurSDLoc(),
Bill Wendling4533cac2010-01-28 21:51:40 +00003063 VT, &Ops[0], Ops.size()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003064}
3065
Dan Gohman46510a72010-04-15 01:51:59 +00003066void SelectionDAGBuilder::visitInsertValue(const InsertValueInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003067 const Value *Op0 = I.getOperand(0);
3068 const Value *Op1 = I.getOperand(1);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003069 Type *AggTy = I.getType();
3070 Type *ValTy = Op1->getType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003071 bool IntoUndef = isa<UndefValue>(Op0);
3072 bool FromUndef = isa<UndefValue>(Op1);
3073
Jay Foadfc6d3a42011-07-13 10:26:04 +00003074 unsigned LinearIndex = ComputeLinearIndex(AggTy, I.getIndices());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003075
Owen Andersone50ed302009-08-10 22:56:29 +00003076 SmallVector<EVT, 4> AggValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003077 ComputeValueVTs(TLI, AggTy, AggValueVTs);
Owen Andersone50ed302009-08-10 22:56:29 +00003078 SmallVector<EVT, 4> ValValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003079 ComputeValueVTs(TLI, ValTy, ValValueVTs);
3080
3081 unsigned NumAggValues = AggValueVTs.size();
3082 unsigned NumValValues = ValValueVTs.size();
3083 SmallVector<SDValue, 4> Values(NumAggValues);
3084
3085 SDValue Agg = getValue(Op0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003086 unsigned i = 0;
3087 // Copy the beginning value(s) from the original aggregate.
3088 for (; i != LinearIndex; ++i)
Dale Johannesene8d72302009-02-06 23:05:02 +00003089 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003090 SDValue(Agg.getNode(), Agg.getResNo() + i);
3091 // Copy values from the inserted value(s).
Rafael Espindola3fa82832011-05-13 15:18:06 +00003092 if (NumValValues) {
3093 SDValue Val = getValue(Op1);
3094 for (; i != LinearIndex + NumValValues; ++i)
3095 Values[i] = FromUndef ? DAG.getUNDEF(AggValueVTs[i]) :
3096 SDValue(Val.getNode(), Val.getResNo() + i - LinearIndex);
3097 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003098 // Copy remaining value(s) from the original aggregate.
3099 for (; i != NumAggValues; ++i)
Dale Johannesene8d72302009-02-06 23:05:02 +00003100 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003101 SDValue(Agg.getNode(), Agg.getResNo() + i);
3102
Andrew Trickac6d9be2013-05-25 02:42:55 +00003103 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(),
Bill Wendling4533cac2010-01-28 21:51:40 +00003104 DAG.getVTList(&AggValueVTs[0], NumAggValues),
3105 &Values[0], NumAggValues));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003106}
3107
Dan Gohman46510a72010-04-15 01:51:59 +00003108void SelectionDAGBuilder::visitExtractValue(const ExtractValueInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003109 const Value *Op0 = I.getOperand(0);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003110 Type *AggTy = Op0->getType();
3111 Type *ValTy = I.getType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003112 bool OutOfUndef = isa<UndefValue>(Op0);
3113
Jay Foadfc6d3a42011-07-13 10:26:04 +00003114 unsigned LinearIndex = ComputeLinearIndex(AggTy, I.getIndices());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003115
Owen Andersone50ed302009-08-10 22:56:29 +00003116 SmallVector<EVT, 4> ValValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003117 ComputeValueVTs(TLI, ValTy, ValValueVTs);
3118
3119 unsigned NumValValues = ValValueVTs.size();
Rafael Espindola3fa82832011-05-13 15:18:06 +00003120
3121 // Ignore a extractvalue that produces an empty object
3122 if (!NumValValues) {
3123 setValue(&I, DAG.getUNDEF(MVT(MVT::Other)));
3124 return;
3125 }
3126
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003127 SmallVector<SDValue, 4> Values(NumValValues);
3128
3129 SDValue Agg = getValue(Op0);
3130 // Copy out the selected value(s).
3131 for (unsigned i = LinearIndex; i != LinearIndex + NumValValues; ++i)
3132 Values[i - LinearIndex] =
Bill Wendlingf0a2d0c2008-11-20 07:24:30 +00003133 OutOfUndef ?
Dale Johannesene8d72302009-02-06 23:05:02 +00003134 DAG.getUNDEF(Agg.getNode()->getValueType(Agg.getResNo() + i)) :
Bill Wendlingf0a2d0c2008-11-20 07:24:30 +00003135 SDValue(Agg.getNode(), Agg.getResNo() + i);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003136
Andrew Trickac6d9be2013-05-25 02:42:55 +00003137 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(),
Bill Wendling4533cac2010-01-28 21:51:40 +00003138 DAG.getVTList(&ValValueVTs[0], NumValValues),
3139 &Values[0], NumValValues));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003140}
3141
Dan Gohman46510a72010-04-15 01:51:59 +00003142void SelectionDAGBuilder::visitGetElementPtr(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003143 SDValue N = getValue(I.getOperand(0));
Nadav Rotem1c239202012-02-28 14:13:19 +00003144 // Note that the pointer operand may be a vector of pointers. Take the scalar
3145 // element which holds a pointer.
3146 Type *Ty = I.getOperand(0)->getType()->getScalarType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003147
Dan Gohman46510a72010-04-15 01:51:59 +00003148 for (GetElementPtrInst::const_op_iterator OI = I.op_begin()+1, E = I.op_end();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003149 OI != E; ++OI) {
Dan Gohman46510a72010-04-15 01:51:59 +00003150 const Value *Idx = *OI;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003151 if (StructType *StTy = dyn_cast<StructType>(Ty)) {
Duncan Sandsb2df01a2012-11-13 13:01:58 +00003152 unsigned Field = cast<Constant>(Idx)->getUniqueInteger().getZExtValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003153 if (Field) {
3154 // N = N + Offset
3155 uint64_t Offset = TD->getStructLayout(StTy)->getElementOffset(Field);
Andrew Trickac6d9be2013-05-25 02:42:55 +00003156 N = DAG.getNode(ISD::ADD, getCurSDLoc(), N.getValueType(), N,
Duncan Sandsb2df01a2012-11-13 13:01:58 +00003157 DAG.getConstant(Offset, N.getValueType()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003158 }
Bill Wendlinge1a90422009-12-21 23:10:19 +00003159
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003160 Ty = StTy->getElementType(Field);
3161 } else {
3162 Ty = cast<SequentialType>(Ty)->getElementType();
3163
3164 // If this is a constant subscript, handle it quickly.
Dan Gohman46510a72010-04-15 01:51:59 +00003165 if (const ConstantInt *CI = dyn_cast<ConstantInt>(Idx)) {
Dan Gohmane368b462010-06-18 14:22:04 +00003166 if (CI->isZero()) continue;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003167 uint64_t Offs =
Duncan Sands777d2302009-05-09 07:06:46 +00003168 TD->getTypeAllocSize(Ty)*cast<ConstantInt>(CI)->getSExtValue();
Evan Cheng65b52df2009-02-09 21:01:06 +00003169 SDValue OffsVal;
Owen Andersone50ed302009-08-10 22:56:29 +00003170 EVT PTy = TLI.getPointerTy();
Owen Anderson77547be2009-08-10 18:56:59 +00003171 unsigned PtrBits = PTy.getSizeInBits();
Bill Wendlinge1a90422009-12-21 23:10:19 +00003172 if (PtrBits < 64)
Andrew Trickac6d9be2013-05-25 02:42:55 +00003173 OffsVal = DAG.getNode(ISD::TRUNCATE, getCurSDLoc(),
Evan Cheng65b52df2009-02-09 21:01:06 +00003174 TLI.getPointerTy(),
Owen Anderson825b72b2009-08-11 20:47:22 +00003175 DAG.getConstant(Offs, MVT::i64));
Bill Wendlinge1a90422009-12-21 23:10:19 +00003176 else
Evan Chengb1032a82009-02-09 20:54:38 +00003177 OffsVal = DAG.getIntPtrConstant(Offs);
Bill Wendlinge1a90422009-12-21 23:10:19 +00003178
Andrew Trickac6d9be2013-05-25 02:42:55 +00003179 N = DAG.getNode(ISD::ADD, getCurSDLoc(), N.getValueType(), N,
Evan Chengb1032a82009-02-09 20:54:38 +00003180 OffsVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003181 continue;
3182 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003183
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003184 // N = N + Idx * ElementSize;
Dan Gohman7abbd042009-10-23 17:57:43 +00003185 APInt ElementSize = APInt(TLI.getPointerTy().getSizeInBits(),
3186 TD->getTypeAllocSize(Ty));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003187 SDValue IdxN = getValue(Idx);
3188
3189 // If the index is smaller or larger than intptr_t, truncate or extend
3190 // it.
Andrew Trickac6d9be2013-05-25 02:42:55 +00003191 IdxN = DAG.getSExtOrTrunc(IdxN, getCurSDLoc(), N.getValueType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003192
3193 // If this is a multiply by a power of two, turn it into a shl
3194 // immediately. This is a very common case.
3195 if (ElementSize != 1) {
Dan Gohman7abbd042009-10-23 17:57:43 +00003196 if (ElementSize.isPowerOf2()) {
3197 unsigned Amt = ElementSize.logBase2();
Andrew Trickac6d9be2013-05-25 02:42:55 +00003198 IdxN = DAG.getNode(ISD::SHL, getCurSDLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003199 N.getValueType(), IdxN,
Nadav Rotem16087692011-12-05 06:29:09 +00003200 DAG.getConstant(Amt, IdxN.getValueType()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003201 } else {
Duncan Sandsb2df01a2012-11-13 13:01:58 +00003202 SDValue Scale = DAG.getConstant(ElementSize, IdxN.getValueType());
Andrew Trickac6d9be2013-05-25 02:42:55 +00003203 IdxN = DAG.getNode(ISD::MUL, getCurSDLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003204 N.getValueType(), IdxN, Scale);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003205 }
3206 }
3207
Andrew Trickac6d9be2013-05-25 02:42:55 +00003208 N = DAG.getNode(ISD::ADD, getCurSDLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003209 N.getValueType(), N, IdxN);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003210 }
3211 }
Bill Wendlinge1a90422009-12-21 23:10:19 +00003212
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003213 setValue(&I, N);
3214}
3215
Dan Gohman46510a72010-04-15 01:51:59 +00003216void SelectionDAGBuilder::visitAlloca(const AllocaInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003217 // If this is a fixed sized alloca in the entry block of the function,
3218 // allocate it statically on the stack.
3219 if (FuncInfo.StaticAllocaMap.count(&I))
3220 return; // getValue will auto-populate this.
3221
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003222 Type *Ty = I.getAllocatedType();
Micah Villmow3574eca2012-10-08 16:38:25 +00003223 uint64_t TySize = TLI.getDataLayout()->getTypeAllocSize(Ty);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003224 unsigned Align =
Micah Villmow3574eca2012-10-08 16:38:25 +00003225 std::max((unsigned)TLI.getDataLayout()->getPrefTypeAlignment(Ty),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003226 I.getAlignment());
3227
3228 SDValue AllocSize = getValue(I.getArraySize());
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00003229
Owen Andersone50ed302009-08-10 22:56:29 +00003230 EVT IntPtr = TLI.getPointerTy();
Dan Gohmanf75a7d32010-05-28 01:14:11 +00003231 if (AllocSize.getValueType() != IntPtr)
Andrew Trickac6d9be2013-05-25 02:42:55 +00003232 AllocSize = DAG.getZExtOrTrunc(AllocSize, getCurSDLoc(), IntPtr);
Dan Gohmanf75a7d32010-05-28 01:14:11 +00003233
Andrew Trickac6d9be2013-05-25 02:42:55 +00003234 AllocSize = DAG.getNode(ISD::MUL, getCurSDLoc(), IntPtr,
Dan Gohmanf75a7d32010-05-28 01:14:11 +00003235 AllocSize,
3236 DAG.getConstant(TySize, IntPtr));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00003237
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003238 // Handle alignment. If the requested alignment is less than or equal to
3239 // the stack alignment, ignore it. If the size is greater than or equal to
3240 // the stack alignment, we note this in the DYNAMIC_STACKALLOC node.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00003241 unsigned StackAlign = TM.getFrameLowering()->getStackAlignment();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003242 if (Align <= StackAlign)
3243 Align = 0;
3244
3245 // Round the size of the allocation up to the stack alignment size
3246 // by add SA-1 to the size.
Andrew Trickac6d9be2013-05-25 02:42:55 +00003247 AllocSize = DAG.getNode(ISD::ADD, getCurSDLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003248 AllocSize.getValueType(), AllocSize,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003249 DAG.getIntPtrConstant(StackAlign-1));
Bill Wendling856ff412009-12-22 00:12:37 +00003250
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003251 // Mask out the low bits for alignment purposes.
Andrew Trickac6d9be2013-05-25 02:42:55 +00003252 AllocSize = DAG.getNode(ISD::AND, getCurSDLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003253 AllocSize.getValueType(), AllocSize,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003254 DAG.getIntPtrConstant(~(uint64_t)(StackAlign-1)));
3255
3256 SDValue Ops[] = { getRoot(), AllocSize, DAG.getIntPtrConstant(Align) };
Owen Anderson825b72b2009-08-11 20:47:22 +00003257 SDVTList VTs = DAG.getVTList(AllocSize.getValueType(), MVT::Other);
Andrew Trickac6d9be2013-05-25 02:42:55 +00003258 SDValue DSA = DAG.getNode(ISD::DYNAMIC_STACKALLOC, getCurSDLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003259 VTs, Ops, 3);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003260 setValue(&I, DSA);
3261 DAG.setRoot(DSA.getValue(1));
Bill Wendling856ff412009-12-22 00:12:37 +00003262
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003263 // Inform the Frame Information that we have just allocated a variable-sized
3264 // object.
Bob Wilson8f637ad2013-02-08 20:35:15 +00003265 FuncInfo.MF->getFrameInfo()->CreateVariableSizedObject(Align ? Align : 1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003266}
3267
Dan Gohman46510a72010-04-15 01:51:59 +00003268void SelectionDAGBuilder::visitLoad(const LoadInst &I) {
Eli Friedman327236c2011-08-24 20:50:09 +00003269 if (I.isAtomic())
3270 return visitAtomicLoad(I);
3271
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003272 const Value *SV = I.getOperand(0);
3273 SDValue Ptr = getValue(SV);
3274
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003275 Type *Ty = I.getType();
David Greene1e559442010-02-15 17:00:31 +00003276
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003277 bool isVolatile = I.isVolatile();
David Greene1e559442010-02-15 17:00:31 +00003278 bool isNonTemporal = I.getMetadata("nontemporal") != 0;
Pete Cooperd752e0f2011-11-08 18:42:53 +00003279 bool isInvariant = I.getMetadata("invariant.load") != 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003280 unsigned Alignment = I.getAlignment();
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00003281 const MDNode *TBAAInfo = I.getMetadata(LLVMContext::MD_tbaa);
Rafael Espindola95d594c2012-03-31 18:14:00 +00003282 const MDNode *Ranges = I.getMetadata(LLVMContext::MD_range);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003283
Owen Andersone50ed302009-08-10 22:56:29 +00003284 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003285 SmallVector<uint64_t, 4> Offsets;
3286 ComputeValueVTs(TLI, Ty, ValueVTs, &Offsets);
3287 unsigned NumValues = ValueVTs.size();
3288 if (NumValues == 0)
3289 return;
3290
3291 SDValue Root;
3292 bool ConstantMemory = false;
Andrew Trickde91f3c2010-11-12 17:50:46 +00003293 if (I.isVolatile() || NumValues > MaxParallelChains)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003294 // Serialize volatile loads with other side effects.
3295 Root = getRoot();
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00003296 else if (AA->pointsToConstantMemory(
3297 AliasAnalysis::Location(SV, AA->getTypeStoreSize(Ty), TBAAInfo))) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003298 // Do not serialize (non-volatile) loads of constant memory with anything.
3299 Root = DAG.getEntryNode();
3300 ConstantMemory = true;
3301 } else {
3302 // Do not serialize non-volatile loads against each other.
3303 Root = DAG.getRoot();
3304 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003305
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003306 SmallVector<SDValue, 4> Values(NumValues);
Andrew Trickde91f3c2010-11-12 17:50:46 +00003307 SmallVector<SDValue, 4> Chains(std::min(unsigned(MaxParallelChains),
3308 NumValues));
Owen Andersone50ed302009-08-10 22:56:29 +00003309 EVT PtrVT = Ptr.getValueType();
Andrew Trickde91f3c2010-11-12 17:50:46 +00003310 unsigned ChainI = 0;
3311 for (unsigned i = 0; i != NumValues; ++i, ++ChainI) {
3312 // Serializing loads here may result in excessive register pressure, and
3313 // TokenFactor places arbitrary choke points on the scheduler. SD scheduling
3314 // could recover a bit by hoisting nodes upward in the chain by recognizing
3315 // they are side-effect free or do not alias. The optimizer should really
3316 // avoid this case by converting large object/array copies to llvm.memcpy
3317 // (MaxParallelChains should always remain as failsafe).
3318 if (ChainI == MaxParallelChains) {
3319 assert(PendingLoads.empty() && "PendingLoads must be serialized first");
Andrew Trickac6d9be2013-05-25 02:42:55 +00003320 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurSDLoc(),
Andrew Trickde91f3c2010-11-12 17:50:46 +00003321 MVT::Other, &Chains[0], ChainI);
3322 Root = Chain;
3323 ChainI = 0;
3324 }
Andrew Trickac6d9be2013-05-25 02:42:55 +00003325 SDValue A = DAG.getNode(ISD::ADD, getCurSDLoc(),
Bill Wendling856ff412009-12-22 00:12:37 +00003326 PtrVT, Ptr,
3327 DAG.getConstant(Offsets[i], PtrVT));
Andrew Trickac6d9be2013-05-25 02:42:55 +00003328 SDValue L = DAG.getLoad(ValueVTs[i], getCurSDLoc(), Root,
Michael J. Spencere70c5262010-10-16 08:25:21 +00003329 A, MachinePointerInfo(SV, Offsets[i]), isVolatile,
Rafael Espindola95d594c2012-03-31 18:14:00 +00003330 isNonTemporal, isInvariant, Alignment, TBAAInfo,
3331 Ranges);
Bill Wendling856ff412009-12-22 00:12:37 +00003332
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003333 Values[i] = L;
Andrew Trickde91f3c2010-11-12 17:50:46 +00003334 Chains[ChainI] = L.getValue(1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003335 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003336
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003337 if (!ConstantMemory) {
Andrew Trickac6d9be2013-05-25 02:42:55 +00003338 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurSDLoc(),
Andrew Trickde91f3c2010-11-12 17:50:46 +00003339 MVT::Other, &Chains[0], ChainI);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003340 if (isVolatile)
3341 DAG.setRoot(Chain);
3342 else
3343 PendingLoads.push_back(Chain);
3344 }
3345
Andrew Trickac6d9be2013-05-25 02:42:55 +00003346 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(),
Bill Wendling4533cac2010-01-28 21:51:40 +00003347 DAG.getVTList(&ValueVTs[0], NumValues),
3348 &Values[0], NumValues));
Bill Wendling856ff412009-12-22 00:12:37 +00003349}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003350
Dan Gohman46510a72010-04-15 01:51:59 +00003351void SelectionDAGBuilder::visitStore(const StoreInst &I) {
Eli Friedman327236c2011-08-24 20:50:09 +00003352 if (I.isAtomic())
3353 return visitAtomicStore(I);
3354
Dan Gohman46510a72010-04-15 01:51:59 +00003355 const Value *SrcV = I.getOperand(0);
3356 const Value *PtrV = I.getOperand(1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003357
Owen Andersone50ed302009-08-10 22:56:29 +00003358 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003359 SmallVector<uint64_t, 4> Offsets;
3360 ComputeValueVTs(TLI, SrcV->getType(), ValueVTs, &Offsets);
3361 unsigned NumValues = ValueVTs.size();
3362 if (NumValues == 0)
3363 return;
3364
3365 // Get the lowered operands. Note that we do this after
3366 // checking if NumResults is zero, because with zero results
3367 // the operands won't have values in the map.
3368 SDValue Src = getValue(SrcV);
3369 SDValue Ptr = getValue(PtrV);
3370
3371 SDValue Root = getRoot();
Andrew Trickde91f3c2010-11-12 17:50:46 +00003372 SmallVector<SDValue, 4> Chains(std::min(unsigned(MaxParallelChains),
3373 NumValues));
Owen Andersone50ed302009-08-10 22:56:29 +00003374 EVT PtrVT = Ptr.getValueType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003375 bool isVolatile = I.isVolatile();
David Greene1e559442010-02-15 17:00:31 +00003376 bool isNonTemporal = I.getMetadata("nontemporal") != 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003377 unsigned Alignment = I.getAlignment();
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00003378 const MDNode *TBAAInfo = I.getMetadata(LLVMContext::MD_tbaa);
Bill Wendling856ff412009-12-22 00:12:37 +00003379
Andrew Trickde91f3c2010-11-12 17:50:46 +00003380 unsigned ChainI = 0;
3381 for (unsigned i = 0; i != NumValues; ++i, ++ChainI) {
3382 // See visitLoad comments.
3383 if (ChainI == MaxParallelChains) {
Andrew Trickac6d9be2013-05-25 02:42:55 +00003384 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurSDLoc(),
Andrew Trickde91f3c2010-11-12 17:50:46 +00003385 MVT::Other, &Chains[0], ChainI);
3386 Root = Chain;
3387 ChainI = 0;
3388 }
Andrew Trickac6d9be2013-05-25 02:42:55 +00003389 SDValue Add = DAG.getNode(ISD::ADD, getCurSDLoc(), PtrVT, Ptr,
Bill Wendling856ff412009-12-22 00:12:37 +00003390 DAG.getConstant(Offsets[i], PtrVT));
Andrew Trickac6d9be2013-05-25 02:42:55 +00003391 SDValue St = DAG.getStore(Root, getCurSDLoc(),
Andrew Trickde91f3c2010-11-12 17:50:46 +00003392 SDValue(Src.getNode(), Src.getResNo() + i),
3393 Add, MachinePointerInfo(PtrV, Offsets[i]),
3394 isVolatile, isNonTemporal, Alignment, TBAAInfo);
3395 Chains[ChainI] = St;
Bill Wendling856ff412009-12-22 00:12:37 +00003396 }
3397
Andrew Trickac6d9be2013-05-25 02:42:55 +00003398 SDValue StoreNode = DAG.getNode(ISD::TokenFactor, getCurSDLoc(),
Andrew Trickde91f3c2010-11-12 17:50:46 +00003399 MVT::Other, &Chains[0], ChainI);
Devang Patel7e13efa2010-10-26 22:14:52 +00003400 ++SDNodeOrder;
3401 AssignOrderingToNode(StoreNode.getNode());
3402 DAG.setRoot(StoreNode);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003403}
3404
Eli Friedman26689ac2011-08-03 21:06:02 +00003405static SDValue InsertFenceForAtomic(SDValue Chain, AtomicOrdering Order,
Eli Friedman327236c2011-08-24 20:50:09 +00003406 SynchronizationScope Scope,
Andrew Trickac6d9be2013-05-25 02:42:55 +00003407 bool Before, SDLoc dl,
Eli Friedman26689ac2011-08-03 21:06:02 +00003408 SelectionDAG &DAG,
3409 const TargetLowering &TLI) {
3410 // Fence, if necessary
3411 if (Before) {
Eli Friedman069e2ed2011-08-26 02:59:24 +00003412 if (Order == AcquireRelease || Order == SequentiallyConsistent)
Eli Friedman26689ac2011-08-03 21:06:02 +00003413 Order = Release;
3414 else if (Order == Acquire || Order == Monotonic)
3415 return Chain;
3416 } else {
3417 if (Order == AcquireRelease)
3418 Order = Acquire;
3419 else if (Order == Release || Order == Monotonic)
3420 return Chain;
3421 }
3422 SDValue Ops[3];
3423 Ops[0] = Chain;
Eli Friedman327236c2011-08-24 20:50:09 +00003424 Ops[1] = DAG.getConstant(Order, TLI.getPointerTy());
3425 Ops[2] = DAG.getConstant(Scope, TLI.getPointerTy());
Eli Friedman26689ac2011-08-03 21:06:02 +00003426 return DAG.getNode(ISD::ATOMIC_FENCE, dl, MVT::Other, Ops, 3);
3427}
3428
Eli Friedmanff030482011-07-28 21:48:00 +00003429void SelectionDAGBuilder::visitAtomicCmpXchg(const AtomicCmpXchgInst &I) {
Andrew Trickac6d9be2013-05-25 02:42:55 +00003430 SDLoc dl = getCurSDLoc();
Eli Friedman26689ac2011-08-03 21:06:02 +00003431 AtomicOrdering Order = I.getOrdering();
Eli Friedman327236c2011-08-24 20:50:09 +00003432 SynchronizationScope Scope = I.getSynchScope();
Eli Friedman26689ac2011-08-03 21:06:02 +00003433
3434 SDValue InChain = getRoot();
3435
3436 if (TLI.getInsertFencesForAtomic())
Eli Friedman327236c2011-08-24 20:50:09 +00003437 InChain = InsertFenceForAtomic(InChain, Order, Scope, true, dl,
3438 DAG, TLI);
Eli Friedman26689ac2011-08-03 21:06:02 +00003439
Eli Friedman55ba8162011-07-29 03:05:32 +00003440 SDValue L =
Eli Friedman26689ac2011-08-03 21:06:02 +00003441 DAG.getAtomic(ISD::ATOMIC_CMP_SWAP, dl,
Eli Friedman55ba8162011-07-29 03:05:32 +00003442 getValue(I.getCompareOperand()).getValueType().getSimpleVT(),
Eli Friedman26689ac2011-08-03 21:06:02 +00003443 InChain,
Eli Friedman55ba8162011-07-29 03:05:32 +00003444 getValue(I.getPointerOperand()),
3445 getValue(I.getCompareOperand()),
3446 getValue(I.getNewValOperand()),
3447 MachinePointerInfo(I.getPointerOperand()), 0 /* Alignment */,
Eli Friedman327236c2011-08-24 20:50:09 +00003448 TLI.getInsertFencesForAtomic() ? Monotonic : Order,
3449 Scope);
Eli Friedman26689ac2011-08-03 21:06:02 +00003450
3451 SDValue OutChain = L.getValue(1);
3452
3453 if (TLI.getInsertFencesForAtomic())
Eli Friedman327236c2011-08-24 20:50:09 +00003454 OutChain = InsertFenceForAtomic(OutChain, Order, Scope, false, dl,
3455 DAG, TLI);
Eli Friedman26689ac2011-08-03 21:06:02 +00003456
Eli Friedman55ba8162011-07-29 03:05:32 +00003457 setValue(&I, L);
Eli Friedman26689ac2011-08-03 21:06:02 +00003458 DAG.setRoot(OutChain);
Eli Friedmanff030482011-07-28 21:48:00 +00003459}
3460
3461void SelectionDAGBuilder::visitAtomicRMW(const AtomicRMWInst &I) {
Andrew Trickac6d9be2013-05-25 02:42:55 +00003462 SDLoc dl = getCurSDLoc();
Eli Friedman55ba8162011-07-29 03:05:32 +00003463 ISD::NodeType NT;
3464 switch (I.getOperation()) {
David Blaikie4d6ccb52012-01-20 21:51:11 +00003465 default: llvm_unreachable("Unknown atomicrmw operation");
Eli Friedman55ba8162011-07-29 03:05:32 +00003466 case AtomicRMWInst::Xchg: NT = ISD::ATOMIC_SWAP; break;
3467 case AtomicRMWInst::Add: NT = ISD::ATOMIC_LOAD_ADD; break;
3468 case AtomicRMWInst::Sub: NT = ISD::ATOMIC_LOAD_SUB; break;
3469 case AtomicRMWInst::And: NT = ISD::ATOMIC_LOAD_AND; break;
3470 case AtomicRMWInst::Nand: NT = ISD::ATOMIC_LOAD_NAND; break;
3471 case AtomicRMWInst::Or: NT = ISD::ATOMIC_LOAD_OR; break;
3472 case AtomicRMWInst::Xor: NT = ISD::ATOMIC_LOAD_XOR; break;
3473 case AtomicRMWInst::Max: NT = ISD::ATOMIC_LOAD_MAX; break;
3474 case AtomicRMWInst::Min: NT = ISD::ATOMIC_LOAD_MIN; break;
3475 case AtomicRMWInst::UMax: NT = ISD::ATOMIC_LOAD_UMAX; break;
3476 case AtomicRMWInst::UMin: NT = ISD::ATOMIC_LOAD_UMIN; break;
3477 }
Eli Friedman26689ac2011-08-03 21:06:02 +00003478 AtomicOrdering Order = I.getOrdering();
Eli Friedman327236c2011-08-24 20:50:09 +00003479 SynchronizationScope Scope = I.getSynchScope();
Eli Friedman26689ac2011-08-03 21:06:02 +00003480
3481 SDValue InChain = getRoot();
3482
3483 if (TLI.getInsertFencesForAtomic())
Eli Friedman327236c2011-08-24 20:50:09 +00003484 InChain = InsertFenceForAtomic(InChain, Order, Scope, true, dl,
3485 DAG, TLI);
Eli Friedman26689ac2011-08-03 21:06:02 +00003486
Eli Friedman55ba8162011-07-29 03:05:32 +00003487 SDValue L =
Eli Friedman26689ac2011-08-03 21:06:02 +00003488 DAG.getAtomic(NT, dl,
Eli Friedman55ba8162011-07-29 03:05:32 +00003489 getValue(I.getValOperand()).getValueType().getSimpleVT(),
Eli Friedman26689ac2011-08-03 21:06:02 +00003490 InChain,
Eli Friedman55ba8162011-07-29 03:05:32 +00003491 getValue(I.getPointerOperand()),
3492 getValue(I.getValOperand()),
3493 I.getPointerOperand(), 0 /* Alignment */,
Eli Friedman26689ac2011-08-03 21:06:02 +00003494 TLI.getInsertFencesForAtomic() ? Monotonic : Order,
Eli Friedman327236c2011-08-24 20:50:09 +00003495 Scope);
Eli Friedman26689ac2011-08-03 21:06:02 +00003496
3497 SDValue OutChain = L.getValue(1);
3498
3499 if (TLI.getInsertFencesForAtomic())
Eli Friedman327236c2011-08-24 20:50:09 +00003500 OutChain = InsertFenceForAtomic(OutChain, Order, Scope, false, dl,
3501 DAG, TLI);
Eli Friedman26689ac2011-08-03 21:06:02 +00003502
Eli Friedman55ba8162011-07-29 03:05:32 +00003503 setValue(&I, L);
Eli Friedman26689ac2011-08-03 21:06:02 +00003504 DAG.setRoot(OutChain);
Eli Friedmanff030482011-07-28 21:48:00 +00003505}
3506
Eli Friedman47f35132011-07-25 23:16:38 +00003507void SelectionDAGBuilder::visitFence(const FenceInst &I) {
Andrew Trickac6d9be2013-05-25 02:42:55 +00003508 SDLoc dl = getCurSDLoc();
Eli Friedman14648462011-07-27 22:21:52 +00003509 SDValue Ops[3];
3510 Ops[0] = getRoot();
3511 Ops[1] = DAG.getConstant(I.getOrdering(), TLI.getPointerTy());
3512 Ops[2] = DAG.getConstant(I.getSynchScope(), TLI.getPointerTy());
3513 DAG.setRoot(DAG.getNode(ISD::ATOMIC_FENCE, dl, MVT::Other, Ops, 3));
Eli Friedman47f35132011-07-25 23:16:38 +00003514}
3515
Eli Friedman327236c2011-08-24 20:50:09 +00003516void SelectionDAGBuilder::visitAtomicLoad(const LoadInst &I) {
Andrew Trickac6d9be2013-05-25 02:42:55 +00003517 SDLoc dl = getCurSDLoc();
Eli Friedman327236c2011-08-24 20:50:09 +00003518 AtomicOrdering Order = I.getOrdering();
3519 SynchronizationScope Scope = I.getSynchScope();
3520
3521 SDValue InChain = getRoot();
3522
Eli Friedmanfd45fa12012-08-17 23:24:29 +00003523 EVT VT = TLI.getValueType(I.getType());
Eli Friedman327236c2011-08-24 20:50:09 +00003524
Evan Cheng607acd62013-02-06 02:06:33 +00003525 if (I.getAlignment() < VT.getSizeInBits() / 8)
Eli Friedmanfe731212011-09-13 20:50:54 +00003526 report_fatal_error("Cannot generate unaligned atomic load");
3527
Eli Friedman327236c2011-08-24 20:50:09 +00003528 SDValue L =
3529 DAG.getAtomic(ISD::ATOMIC_LOAD, dl, VT, VT, InChain,
3530 getValue(I.getPointerOperand()),
3531 I.getPointerOperand(), I.getAlignment(),
3532 TLI.getInsertFencesForAtomic() ? Monotonic : Order,
3533 Scope);
3534
3535 SDValue OutChain = L.getValue(1);
3536
3537 if (TLI.getInsertFencesForAtomic())
3538 OutChain = InsertFenceForAtomic(OutChain, Order, Scope, false, dl,
3539 DAG, TLI);
3540
3541 setValue(&I, L);
3542 DAG.setRoot(OutChain);
3543}
3544
3545void SelectionDAGBuilder::visitAtomicStore(const StoreInst &I) {
Andrew Trickac6d9be2013-05-25 02:42:55 +00003546 SDLoc dl = getCurSDLoc();
Eli Friedman327236c2011-08-24 20:50:09 +00003547
3548 AtomicOrdering Order = I.getOrdering();
3549 SynchronizationScope Scope = I.getSynchScope();
3550
3551 SDValue InChain = getRoot();
3552
Eli Friedmanfd45fa12012-08-17 23:24:29 +00003553 EVT VT = TLI.getValueType(I.getValueOperand()->getType());
Eli Friedmanfe731212011-09-13 20:50:54 +00003554
Evan Cheng607acd62013-02-06 02:06:33 +00003555 if (I.getAlignment() < VT.getSizeInBits() / 8)
Eli Friedmanfe731212011-09-13 20:50:54 +00003556 report_fatal_error("Cannot generate unaligned atomic store");
3557
Eli Friedman327236c2011-08-24 20:50:09 +00003558 if (TLI.getInsertFencesForAtomic())
3559 InChain = InsertFenceForAtomic(InChain, Order, Scope, true, dl,
3560 DAG, TLI);
3561
3562 SDValue OutChain =
Eli Friedmanfe731212011-09-13 20:50:54 +00003563 DAG.getAtomic(ISD::ATOMIC_STORE, dl, VT,
Eli Friedman327236c2011-08-24 20:50:09 +00003564 InChain,
3565 getValue(I.getPointerOperand()),
3566 getValue(I.getValueOperand()),
3567 I.getPointerOperand(), I.getAlignment(),
3568 TLI.getInsertFencesForAtomic() ? Monotonic : Order,
3569 Scope);
3570
3571 if (TLI.getInsertFencesForAtomic())
3572 OutChain = InsertFenceForAtomic(OutChain, Order, Scope, false, dl,
3573 DAG, TLI);
3574
3575 DAG.setRoot(OutChain);
3576}
3577
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003578/// visitTargetIntrinsic - Lower a call of a target intrinsic to an INTRINSIC
3579/// node.
Dan Gohman46510a72010-04-15 01:51:59 +00003580void SelectionDAGBuilder::visitTargetIntrinsic(const CallInst &I,
Dan Gohman2048b852009-11-23 18:04:58 +00003581 unsigned Intrinsic) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003582 bool HasChain = !I.doesNotAccessMemory();
3583 bool OnlyLoad = HasChain && I.onlyReadsMemory();
3584
3585 // Build the operand list.
3586 SmallVector<SDValue, 8> Ops;
3587 if (HasChain) { // If this intrinsic has side-effects, chainify it.
3588 if (OnlyLoad) {
3589 // We don't need to serialize loads against other loads.
3590 Ops.push_back(DAG.getRoot());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003591 } else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003592 Ops.push_back(getRoot());
3593 }
3594 }
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003595
3596 // Info is set by getTgtMemInstrinsic
3597 TargetLowering::IntrinsicInfo Info;
3598 bool IsTgtIntrinsic = TLI.getTgtMemIntrinsic(Info, I, Intrinsic);
3599
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003600 // Add the intrinsic ID as an integer operand if it's not a target intrinsic.
Bob Wilson65ffec42010-09-21 17:56:22 +00003601 if (!IsTgtIntrinsic || Info.opc == ISD::INTRINSIC_VOID ||
3602 Info.opc == ISD::INTRINSIC_W_CHAIN)
Pete Cooperbf421392012-01-16 04:08:12 +00003603 Ops.push_back(DAG.getTargetConstant(Intrinsic, TLI.getPointerTy()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003604
3605 // Add all operands of the call to the operand list.
Gabor Greif0635f352010-06-25 09:38:13 +00003606 for (unsigned i = 0, e = I.getNumArgOperands(); i != e; ++i) {
3607 SDValue Op = getValue(I.getArgOperand(i));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003608 Ops.push_back(Op);
3609 }
3610
Owen Andersone50ed302009-08-10 22:56:29 +00003611 SmallVector<EVT, 4> ValueVTs;
Bob Wilson8d919552009-07-31 22:41:21 +00003612 ComputeValueVTs(TLI, I.getType(), ValueVTs);
Bill Wendling856ff412009-12-22 00:12:37 +00003613
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003614 if (HasChain)
Owen Anderson825b72b2009-08-11 20:47:22 +00003615 ValueVTs.push_back(MVT::Other);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003616
Bob Wilson8d919552009-07-31 22:41:21 +00003617 SDVTList VTs = DAG.getVTList(ValueVTs.data(), ValueVTs.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003618
3619 // Create the node.
3620 SDValue Result;
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003621 if (IsTgtIntrinsic) {
3622 // This is target intrinsic that touches memory
Andrew Trickac6d9be2013-05-25 02:42:55 +00003623 Result = DAG.getMemIntrinsicNode(Info.opc, getCurSDLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003624 VTs, &Ops[0], Ops.size(),
Chris Lattnere9ba5dd2010-09-21 04:57:15 +00003625 Info.memVT,
3626 MachinePointerInfo(Info.ptrVal, Info.offset),
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003627 Info.align, Info.vol,
3628 Info.readMem, Info.writeMem);
Bill Wendling856ff412009-12-22 00:12:37 +00003629 } else if (!HasChain) {
Andrew Trickac6d9be2013-05-25 02:42:55 +00003630 Result = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, getCurSDLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003631 VTs, &Ops[0], Ops.size());
Benjamin Kramerf0127052010-01-05 13:12:22 +00003632 } else if (!I.getType()->isVoidTy()) {
Andrew Trickac6d9be2013-05-25 02:42:55 +00003633 Result = DAG.getNode(ISD::INTRINSIC_W_CHAIN, getCurSDLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003634 VTs, &Ops[0], Ops.size());
Bill Wendling856ff412009-12-22 00:12:37 +00003635 } else {
Andrew Trickac6d9be2013-05-25 02:42:55 +00003636 Result = DAG.getNode(ISD::INTRINSIC_VOID, getCurSDLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003637 VTs, &Ops[0], Ops.size());
Bill Wendling856ff412009-12-22 00:12:37 +00003638 }
3639
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003640 if (HasChain) {
3641 SDValue Chain = Result.getValue(Result.getNode()->getNumValues()-1);
3642 if (OnlyLoad)
3643 PendingLoads.push_back(Chain);
3644 else
3645 DAG.setRoot(Chain);
3646 }
Bill Wendling856ff412009-12-22 00:12:37 +00003647
Benjamin Kramerf0127052010-01-05 13:12:22 +00003648 if (!I.getType()->isVoidTy()) {
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003649 if (VectorType *PTy = dyn_cast<VectorType>(I.getType())) {
Owen Andersone50ed302009-08-10 22:56:29 +00003650 EVT VT = TLI.getValueType(PTy);
Andrew Trickac6d9be2013-05-25 02:42:55 +00003651 Result = DAG.getNode(ISD::BITCAST, getCurSDLoc(), VT, Result);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003652 }
Bill Wendling856ff412009-12-22 00:12:37 +00003653
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003654 setValue(&I, Result);
Evan Cheng5aef7952012-03-22 19:29:09 +00003655 } else {
3656 // Assign order to result here. If the intrinsic does not produce a result,
3657 // it won't be mapped to a SDNode and visit() will not assign it an order
3658 // number.
3659 ++SDNodeOrder;
3660 AssignOrderingToNode(Result.getNode());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003661 }
3662}
3663
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003664/// GetSignificand - Get the significand and build it into a floating-point
3665/// number with exponent of 1:
3666///
3667/// Op = (Op & 0x007fffff) | 0x3f800000;
3668///
Matt Beaumont-Gay50e75bf2013-02-25 18:11:18 +00003669/// where Op is the hexadecimal representation of floating point value.
Bill Wendling39150252008-09-09 20:39:27 +00003670static SDValue
Andrew Trickac6d9be2013-05-25 02:42:55 +00003671GetSignificand(SelectionDAG &DAG, SDValue Op, SDLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003672 SDValue t1 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
3673 DAG.getConstant(0x007fffff, MVT::i32));
3674 SDValue t2 = DAG.getNode(ISD::OR, dl, MVT::i32, t1,
3675 DAG.getConstant(0x3f800000, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003676 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, t2);
Bill Wendling39150252008-09-09 20:39:27 +00003677}
3678
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003679/// GetExponent - Get the exponent:
3680///
Bill Wendlinge9a72862009-01-20 21:17:57 +00003681/// (float)(int)(((Op & 0x7f800000) >> 23) - 127);
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003682///
Matt Beaumont-Gay50e75bf2013-02-25 18:11:18 +00003683/// where Op is the hexadecimal representation of floating point value.
Bill Wendling39150252008-09-09 20:39:27 +00003684static SDValue
Dale Johannesen66978ee2009-01-31 02:22:37 +00003685GetExponent(SelectionDAG &DAG, SDValue Op, const TargetLowering &TLI,
Andrew Trickac6d9be2013-05-25 02:42:55 +00003686 SDLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003687 SDValue t0 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
3688 DAG.getConstant(0x7f800000, MVT::i32));
3689 SDValue t1 = DAG.getNode(ISD::SRL, dl, MVT::i32, t0,
Duncan Sands92abc622009-01-31 15:50:11 +00003690 DAG.getConstant(23, TLI.getPointerTy()));
Owen Anderson825b72b2009-08-11 20:47:22 +00003691 SDValue t2 = DAG.getNode(ISD::SUB, dl, MVT::i32, t1,
3692 DAG.getConstant(127, MVT::i32));
Bill Wendling4533cac2010-01-28 21:51:40 +00003693 return DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, t2);
Bill Wendling39150252008-09-09 20:39:27 +00003694}
3695
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003696/// getF32Constant - Get 32-bit floating point constant.
3697static SDValue
3698getF32Constant(SelectionDAG &DAG, unsigned Flt) {
Tim Northover0a29cb02013-01-22 09:46:31 +00003699 return DAG.getConstantFP(APFloat(APFloat::IEEEsingle, APInt(32, Flt)),
3700 MVT::f32);
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003701}
3702
Craig Topper538cd482012-11-24 18:52:06 +00003703/// expandExp - Lower an exp intrinsic. Handles the special sequences for
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003704/// limited-precision mode.
Andrew Trickac6d9be2013-05-25 02:42:55 +00003705static SDValue expandExp(SDLoc dl, SDValue Op, SelectionDAG &DAG,
Craig Topper538cd482012-11-24 18:52:06 +00003706 const TargetLowering &TLI) {
3707 if (Op.getValueType() == MVT::f32 &&
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003708 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003709
3710 // Put the exponent in the right bit position for later addition to the
3711 // final result:
3712 //
3713 // #define LOG2OFe 1.4426950f
3714 // IntegerPartOfX = ((int32_t)(X * LOG2OFe));
Owen Anderson825b72b2009-08-11 20:47:22 +00003715 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, Op,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003716 getF32Constant(DAG, 0x3fb8aa3b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003717 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003718
3719 // FractionalPartOfX = (X * LOG2OFe) - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00003720 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
3721 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003722
3723 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00003724 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00003725 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendling856ff412009-12-22 00:12:37 +00003726
Craig Topperb3157722012-11-24 08:22:37 +00003727 SDValue TwoToFracPartOfX;
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003728 if (LimitFloatPrecision <= 6) {
3729 // For floating-point precision of 6:
3730 //
3731 // TwoToFractionalPartOfX =
3732 // 0.997535578f +
3733 // (0.735607626f + 0.252464424f * x) * x;
3734 //
3735 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003736 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003737 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00003738 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003739 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003740 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
Craig Topperb3157722012-11-24 08:22:37 +00003741 TwoToFracPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
3742 getF32Constant(DAG, 0x3f7f5e7e));
Craig Topper08ac4692012-11-16 20:01:39 +00003743 } else if (LimitFloatPrecision <= 12) {
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003744 // For floating-point precision of 12:
3745 //
3746 // TwoToFractionalPartOfX =
3747 // 0.999892986f +
3748 // (0.696457318f +
3749 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
3750 //
3751 // 0.000107046256 error, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003752 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003753 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003754 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003755 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003756 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3757 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003758 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00003759 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
Craig Topperb3157722012-11-24 08:22:37 +00003760 TwoToFracPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
3761 getF32Constant(DAG, 0x3f7ff8fd));
Craig Topper08ac4692012-11-16 20:01:39 +00003762 } else { // LimitFloatPrecision <= 18
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003763 // For floating-point precision of 18:
3764 //
3765 // TwoToFractionalPartOfX =
3766 // 0.999999982f +
3767 // (0.693148872f +
3768 // (0.240227044f +
3769 // (0.554906021e-1f +
3770 // (0.961591928e-2f +
3771 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
3772 //
3773 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003774 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003775 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003776 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003777 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00003778 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3779 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003780 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00003781 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3782 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003783 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00003784 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3785 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003786 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00003787 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3788 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003789 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00003790 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
Craig Topperb3157722012-11-24 08:22:37 +00003791 TwoToFracPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
3792 getF32Constant(DAG, 0x3f800000));
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003793 }
Craig Topperb3157722012-11-24 08:22:37 +00003794
3795 // Add the exponent into the result in integer domain.
3796 SDValue t13 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, TwoToFracPartOfX);
Craig Topper538cd482012-11-24 18:52:06 +00003797 return DAG.getNode(ISD::BITCAST, dl, MVT::f32,
3798 DAG.getNode(ISD::ADD, dl, MVT::i32,
3799 t13, IntegerPartOfX));
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003800 }
3801
Craig Topper538cd482012-11-24 18:52:06 +00003802 // No special expansion.
3803 return DAG.getNode(ISD::FEXP, dl, Op.getValueType(), Op);
Dale Johannesen59e577f2008-09-05 18:38:42 +00003804}
3805
Craig Topper5d1e0892012-11-23 18:38:31 +00003806/// expandLog - Lower a log intrinsic. Handles the special sequences for
Bill Wendling39150252008-09-09 20:39:27 +00003807/// limited-precision mode.
Andrew Trickac6d9be2013-05-25 02:42:55 +00003808static SDValue expandLog(SDLoc dl, SDValue Op, SelectionDAG &DAG,
Craig Topper5d1e0892012-11-23 18:38:31 +00003809 const TargetLowering &TLI) {
3810 if (Op.getValueType() == MVT::f32 &&
Bill Wendling39150252008-09-09 20:39:27 +00003811 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003812 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendling39150252008-09-09 20:39:27 +00003813
3814 // Scale the exponent by log(2) [0.69314718f].
Bill Wendling46ada192010-03-02 01:55:18 +00003815 SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00003816 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003817 getF32Constant(DAG, 0x3f317218));
Bill Wendling39150252008-09-09 20:39:27 +00003818
3819 // Get the significand and build it into a floating-point number with
3820 // exponent of 1.
Bill Wendling46ada192010-03-02 01:55:18 +00003821 SDValue X = GetSignificand(DAG, Op1, dl);
Bill Wendling39150252008-09-09 20:39:27 +00003822
Craig Topperdf0ea8d2012-11-16 19:08:44 +00003823 SDValue LogOfMantissa;
Bill Wendling39150252008-09-09 20:39:27 +00003824 if (LimitFloatPrecision <= 6) {
3825 // For floating-point precision of 6:
3826 //
3827 // LogofMantissa =
3828 // -1.1609546f +
3829 // (1.4034025f - 0.23903021f * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003830 //
Bill Wendling39150252008-09-09 20:39:27 +00003831 // error 0.0034276066, which is better than 8 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003832 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003833 getF32Constant(DAG, 0xbe74c456));
Owen Anderson825b72b2009-08-11 20:47:22 +00003834 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003835 getF32Constant(DAG, 0x3fb3a2b1));
Owen Anderson825b72b2009-08-11 20:47:22 +00003836 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
Craig Topperdf0ea8d2012-11-16 19:08:44 +00003837 LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
3838 getF32Constant(DAG, 0x3f949a29));
Craig Topper08ac4692012-11-16 20:01:39 +00003839 } else if (LimitFloatPrecision <= 12) {
Bill Wendling39150252008-09-09 20:39:27 +00003840 // For floating-point precision of 12:
3841 //
3842 // LogOfMantissa =
3843 // -1.7417939f +
3844 // (2.8212026f +
3845 // (-1.4699568f +
3846 // (0.44717955f - 0.56570851e-1f * x) * x) * x) * x;
3847 //
3848 // error 0.000061011436, which is 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003849 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003850 getF32Constant(DAG, 0xbd67b6d6));
Owen Anderson825b72b2009-08-11 20:47:22 +00003851 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003852 getF32Constant(DAG, 0x3ee4f4b8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003853 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3854 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003855 getF32Constant(DAG, 0x3fbc278b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003856 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3857 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003858 getF32Constant(DAG, 0x40348e95));
Owen Anderson825b72b2009-08-11 20:47:22 +00003859 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
Craig Topperdf0ea8d2012-11-16 19:08:44 +00003860 LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
3861 getF32Constant(DAG, 0x3fdef31a));
Craig Topper08ac4692012-11-16 20:01:39 +00003862 } else { // LimitFloatPrecision <= 18
Bill Wendling39150252008-09-09 20:39:27 +00003863 // For floating-point precision of 18:
3864 //
3865 // LogOfMantissa =
3866 // -2.1072184f +
3867 // (4.2372794f +
3868 // (-3.7029485f +
3869 // (2.2781945f +
3870 // (-0.87823314f +
3871 // (0.19073739f - 0.17809712e-1f * x) * x) * x) * x) * x)*x;
3872 //
3873 // error 0.0000023660568, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003874 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003875 getF32Constant(DAG, 0xbc91e5ac));
Owen Anderson825b72b2009-08-11 20:47:22 +00003876 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003877 getF32Constant(DAG, 0x3e4350aa));
Owen Anderson825b72b2009-08-11 20:47:22 +00003878 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3879 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003880 getF32Constant(DAG, 0x3f60d3e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003881 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3882 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003883 getF32Constant(DAG, 0x4011cdf0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003884 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3885 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003886 getF32Constant(DAG, 0x406cfd1c));
Owen Anderson825b72b2009-08-11 20:47:22 +00003887 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3888 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003889 getF32Constant(DAG, 0x408797cb));
Owen Anderson825b72b2009-08-11 20:47:22 +00003890 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
Craig Topperdf0ea8d2012-11-16 19:08:44 +00003891 LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
3892 getF32Constant(DAG, 0x4006dcab));
Bill Wendling39150252008-09-09 20:39:27 +00003893 }
Craig Topperdf0ea8d2012-11-16 19:08:44 +00003894
Craig Topper5d1e0892012-11-23 18:38:31 +00003895 return DAG.getNode(ISD::FADD, dl, MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003896 }
3897
Craig Topper5d1e0892012-11-23 18:38:31 +00003898 // No special expansion.
3899 return DAG.getNode(ISD::FLOG, dl, Op.getValueType(), Op);
Dale Johannesen59e577f2008-09-05 18:38:42 +00003900}
3901
Craig Topper5d1e0892012-11-23 18:38:31 +00003902/// expandLog2 - Lower a log2 intrinsic. Handles the special sequences for
Bill Wendling3eb59402008-09-09 00:28:24 +00003903/// limited-precision mode.
Andrew Trickac6d9be2013-05-25 02:42:55 +00003904static SDValue expandLog2(SDLoc dl, SDValue Op, SelectionDAG &DAG,
Craig Topper5d1e0892012-11-23 18:38:31 +00003905 const TargetLowering &TLI) {
3906 if (Op.getValueType() == MVT::f32 &&
Bill Wendling3eb59402008-09-09 00:28:24 +00003907 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003908 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendling3eb59402008-09-09 00:28:24 +00003909
Bill Wendling39150252008-09-09 20:39:27 +00003910 // Get the exponent.
Bill Wendling46ada192010-03-02 01:55:18 +00003911 SDValue LogOfExponent = GetExponent(DAG, Op1, TLI, dl);
Bill Wendling856ff412009-12-22 00:12:37 +00003912
Bill Wendling3eb59402008-09-09 00:28:24 +00003913 // Get the significand and build it into a floating-point number with
Bill Wendling39150252008-09-09 20:39:27 +00003914 // exponent of 1.
Bill Wendling46ada192010-03-02 01:55:18 +00003915 SDValue X = GetSignificand(DAG, Op1, dl);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003916
Bill Wendling3eb59402008-09-09 00:28:24 +00003917 // Different possible minimax approximations of significand in
3918 // floating-point for various degrees of accuracy over [1,2].
Craig Topperdf0ea8d2012-11-16 19:08:44 +00003919 SDValue Log2ofMantissa;
Bill Wendling3eb59402008-09-09 00:28:24 +00003920 if (LimitFloatPrecision <= 6) {
3921 // For floating-point precision of 6:
3922 //
3923 // Log2ofMantissa = -1.6749035f + (2.0246817f - .34484768f * x) * x;
3924 //
3925 // error 0.0049451742, which is more than 7 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003926 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003927 getF32Constant(DAG, 0xbeb08fe0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003928 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003929 getF32Constant(DAG, 0x40019463));
Owen Anderson825b72b2009-08-11 20:47:22 +00003930 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
Craig Topperdf0ea8d2012-11-16 19:08:44 +00003931 Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
3932 getF32Constant(DAG, 0x3fd6633d));
Craig Topper08ac4692012-11-16 20:01:39 +00003933 } else if (LimitFloatPrecision <= 12) {
Bill Wendling3eb59402008-09-09 00:28:24 +00003934 // For floating-point precision of 12:
3935 //
3936 // Log2ofMantissa =
3937 // -2.51285454f +
3938 // (4.07009056f +
3939 // (-2.12067489f +
3940 // (.645142248f - 0.816157886e-1f * x) * x) * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003941 //
Bill Wendling3eb59402008-09-09 00:28:24 +00003942 // error 0.0000876136000, which is better than 13 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003943 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003944 getF32Constant(DAG, 0xbda7262e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003945 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003946 getF32Constant(DAG, 0x3f25280b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003947 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3948 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003949 getF32Constant(DAG, 0x4007b923));
Owen Anderson825b72b2009-08-11 20:47:22 +00003950 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3951 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003952 getF32Constant(DAG, 0x40823e2f));
Owen Anderson825b72b2009-08-11 20:47:22 +00003953 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
Craig Topperdf0ea8d2012-11-16 19:08:44 +00003954 Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
3955 getF32Constant(DAG, 0x4020d29c));
Craig Topper08ac4692012-11-16 20:01:39 +00003956 } else { // LimitFloatPrecision <= 18
Bill Wendling3eb59402008-09-09 00:28:24 +00003957 // For floating-point precision of 18:
3958 //
3959 // Log2ofMantissa =
3960 // -3.0400495f +
3961 // (6.1129976f +
3962 // (-5.3420409f +
3963 // (3.2865683f +
3964 // (-1.2669343f +
3965 // (0.27515199f -
3966 // 0.25691327e-1f * x) * x) * x) * x) * x) * x;
3967 //
3968 // error 0.0000018516, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003969 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003970 getF32Constant(DAG, 0xbcd2769e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003971 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003972 getF32Constant(DAG, 0x3e8ce0b9));
Owen Anderson825b72b2009-08-11 20:47:22 +00003973 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3974 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003975 getF32Constant(DAG, 0x3fa22ae7));
Owen Anderson825b72b2009-08-11 20:47:22 +00003976 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3977 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003978 getF32Constant(DAG, 0x40525723));
Owen Anderson825b72b2009-08-11 20:47:22 +00003979 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3980 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003981 getF32Constant(DAG, 0x40aaf200));
Owen Anderson825b72b2009-08-11 20:47:22 +00003982 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3983 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003984 getF32Constant(DAG, 0x40c39dad));
Owen Anderson825b72b2009-08-11 20:47:22 +00003985 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
Craig Topperdf0ea8d2012-11-16 19:08:44 +00003986 Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
3987 getF32Constant(DAG, 0x4042902c));
Bill Wendling3eb59402008-09-09 00:28:24 +00003988 }
Craig Topperdf0ea8d2012-11-16 19:08:44 +00003989
Craig Topper5d1e0892012-11-23 18:38:31 +00003990 return DAG.getNode(ISD::FADD, dl, MVT::f32, LogOfExponent, Log2ofMantissa);
Dale Johannesen853244f2008-09-05 23:49:37 +00003991 }
Bill Wendling3eb59402008-09-09 00:28:24 +00003992
Craig Topper5d1e0892012-11-23 18:38:31 +00003993 // No special expansion.
3994 return DAG.getNode(ISD::FLOG2, dl, Op.getValueType(), Op);
Dale Johannesen59e577f2008-09-05 18:38:42 +00003995}
3996
Craig Topper5d1e0892012-11-23 18:38:31 +00003997/// expandLog10 - Lower a log10 intrinsic. Handles the special sequences for
Bill Wendling3eb59402008-09-09 00:28:24 +00003998/// limited-precision mode.
Andrew Trickac6d9be2013-05-25 02:42:55 +00003999static SDValue expandLog10(SDLoc dl, SDValue Op, SelectionDAG &DAG,
Craig Topper5d1e0892012-11-23 18:38:31 +00004000 const TargetLowering &TLI) {
4001 if (Op.getValueType() == MVT::f32 &&
Bill Wendling3eb59402008-09-09 00:28:24 +00004002 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004003 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendling3eb59402008-09-09 00:28:24 +00004004
Bill Wendling39150252008-09-09 20:39:27 +00004005 // Scale the exponent by log10(2) [0.30102999f].
Bill Wendling46ada192010-03-02 01:55:18 +00004006 SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00004007 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004008 getF32Constant(DAG, 0x3e9a209a));
Bill Wendling3eb59402008-09-09 00:28:24 +00004009
4010 // Get the significand and build it into a floating-point number with
Bill Wendling39150252008-09-09 20:39:27 +00004011 // exponent of 1.
Bill Wendling46ada192010-03-02 01:55:18 +00004012 SDValue X = GetSignificand(DAG, Op1, dl);
Bill Wendling3eb59402008-09-09 00:28:24 +00004013
Craig Topperdf0ea8d2012-11-16 19:08:44 +00004014 SDValue Log10ofMantissa;
Bill Wendling3eb59402008-09-09 00:28:24 +00004015 if (LimitFloatPrecision <= 6) {
Bill Wendlingbd297bc2008-09-09 18:42:23 +00004016 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004017 //
Bill Wendlingbd297bc2008-09-09 18:42:23 +00004018 // Log10ofMantissa =
4019 // -0.50419619f +
4020 // (0.60948995f - 0.10380950f * x) * x;
4021 //
4022 // error 0.0014886165, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004023 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004024 getF32Constant(DAG, 0xbdd49a13));
Owen Anderson825b72b2009-08-11 20:47:22 +00004025 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004026 getF32Constant(DAG, 0x3f1c0789));
Owen Anderson825b72b2009-08-11 20:47:22 +00004027 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
Craig Topperdf0ea8d2012-11-16 19:08:44 +00004028 Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
4029 getF32Constant(DAG, 0x3f011300));
Craig Topper08ac4692012-11-16 20:01:39 +00004030 } else if (LimitFloatPrecision <= 12) {
Bill Wendling3eb59402008-09-09 00:28:24 +00004031 // For floating-point precision of 12:
4032 //
4033 // Log10ofMantissa =
4034 // -0.64831180f +
4035 // (0.91751397f +
4036 // (-0.31664806f + 0.47637168e-1f * x) * x) * x;
4037 //
4038 // error 0.00019228036, which is better than 12 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004039 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004040 getF32Constant(DAG, 0x3d431f31));
Owen Anderson825b72b2009-08-11 20:47:22 +00004041 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004042 getF32Constant(DAG, 0x3ea21fb2));
Owen Anderson825b72b2009-08-11 20:47:22 +00004043 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
4044 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004045 getF32Constant(DAG, 0x3f6ae232));
Owen Anderson825b72b2009-08-11 20:47:22 +00004046 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
Craig Topperdf0ea8d2012-11-16 19:08:44 +00004047 Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
4048 getF32Constant(DAG, 0x3f25f7c3));
Craig Topper08ac4692012-11-16 20:01:39 +00004049 } else { // LimitFloatPrecision <= 18
Bill Wendlingbd297bc2008-09-09 18:42:23 +00004050 // For floating-point precision of 18:
4051 //
4052 // Log10ofMantissa =
4053 // -0.84299375f +
4054 // (1.5327582f +
4055 // (-1.0688956f +
4056 // (0.49102474f +
4057 // (-0.12539807f + 0.13508273e-1f * x) * x) * x) * x) * x;
4058 //
4059 // error 0.0000037995730, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004060 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004061 getF32Constant(DAG, 0x3c5d51ce));
Owen Anderson825b72b2009-08-11 20:47:22 +00004062 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004063 getF32Constant(DAG, 0x3e00685a));
Owen Anderson825b72b2009-08-11 20:47:22 +00004064 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
4065 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004066 getF32Constant(DAG, 0x3efb6798));
Owen Anderson825b72b2009-08-11 20:47:22 +00004067 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4068 SDValue t5 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004069 getF32Constant(DAG, 0x3f88d192));
Owen Anderson825b72b2009-08-11 20:47:22 +00004070 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4071 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004072 getF32Constant(DAG, 0x3fc4316c));
Owen Anderson825b72b2009-08-11 20:47:22 +00004073 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
Craig Topperdf0ea8d2012-11-16 19:08:44 +00004074 Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t8,
4075 getF32Constant(DAG, 0x3f57ce70));
Bill Wendling3eb59402008-09-09 00:28:24 +00004076 }
Craig Topperdf0ea8d2012-11-16 19:08:44 +00004077
Craig Topper5d1e0892012-11-23 18:38:31 +00004078 return DAG.getNode(ISD::FADD, dl, MVT::f32, LogOfExponent, Log10ofMantissa);
Dale Johannesen852680a2008-09-05 21:27:19 +00004079 }
Bill Wendling3eb59402008-09-09 00:28:24 +00004080
Craig Topper5d1e0892012-11-23 18:38:31 +00004081 // No special expansion.
4082 return DAG.getNode(ISD::FLOG10, dl, Op.getValueType(), Op);
Dale Johannesen59e577f2008-09-05 18:38:42 +00004083}
4084
Craig Topper538cd482012-11-24 18:52:06 +00004085/// expandExp2 - Lower an exp2 intrinsic. Handles the special sequences for
Bill Wendlinge10c8142008-09-09 22:39:21 +00004086/// limited-precision mode.
Andrew Trickac6d9be2013-05-25 02:42:55 +00004087static SDValue expandExp2(SDLoc dl, SDValue Op, SelectionDAG &DAG,
Craig Topper538cd482012-11-24 18:52:06 +00004088 const TargetLowering &TLI) {
4089 if (Op.getValueType() == MVT::f32 &&
Bill Wendlinge10c8142008-09-09 22:39:21 +00004090 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004091 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, Op);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004092
4093 // FractionalPartOfX = x - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00004094 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
4095 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, Op, t1);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004096
4097 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00004098 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00004099 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendlinge10c8142008-09-09 22:39:21 +00004100
Craig Topperb3157722012-11-24 08:22:37 +00004101 SDValue TwoToFractionalPartOfX;
Bill Wendlinge10c8142008-09-09 22:39:21 +00004102 if (LimitFloatPrecision <= 6) {
4103 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004104 //
Bill Wendlinge10c8142008-09-09 22:39:21 +00004105 // TwoToFractionalPartOfX =
4106 // 0.997535578f +
4107 // (0.735607626f + 0.252464424f * x) * x;
4108 //
4109 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004110 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004111 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00004112 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004113 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00004114 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
Craig Topperb3157722012-11-24 08:22:37 +00004115 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
4116 getF32Constant(DAG, 0x3f7f5e7e));
Craig Topper08ac4692012-11-16 20:01:39 +00004117 } else if (LimitFloatPrecision <= 12) {
Bill Wendlinge10c8142008-09-09 22:39:21 +00004118 // For floating-point precision of 12:
4119 //
4120 // TwoToFractionalPartOfX =
4121 // 0.999892986f +
4122 // (0.696457318f +
4123 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
4124 //
4125 // error 0.000107046256, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004126 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004127 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00004128 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004129 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00004130 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4131 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004132 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00004133 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
Craig Topperb3157722012-11-24 08:22:37 +00004134 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
4135 getF32Constant(DAG, 0x3f7ff8fd));
Craig Topper08ac4692012-11-16 20:01:39 +00004136 } else { // LimitFloatPrecision <= 18
Bill Wendlinge10c8142008-09-09 22:39:21 +00004137 // For floating-point precision of 18:
4138 //
4139 // TwoToFractionalPartOfX =
4140 // 0.999999982f +
4141 // (0.693148872f +
4142 // (0.240227044f +
4143 // (0.554906021e-1f +
4144 // (0.961591928e-2f +
4145 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
4146 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004147 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004148 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00004149 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004150 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00004151 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4152 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004153 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00004154 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4155 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004156 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00004157 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
4158 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004159 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00004160 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
4161 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004162 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00004163 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
Craig Topperb3157722012-11-24 08:22:37 +00004164 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
4165 getF32Constant(DAG, 0x3f800000));
Bill Wendlinge10c8142008-09-09 22:39:21 +00004166 }
Craig Topperb3157722012-11-24 08:22:37 +00004167
4168 // Add the exponent into the result in integer domain.
4169 SDValue t13 = DAG.getNode(ISD::BITCAST, dl, MVT::i32,
4170 TwoToFractionalPartOfX);
Craig Topper538cd482012-11-24 18:52:06 +00004171 return DAG.getNode(ISD::BITCAST, dl, MVT::f32,
4172 DAG.getNode(ISD::ADD, dl, MVT::i32,
4173 t13, IntegerPartOfX));
Dale Johannesen601d3c02008-09-05 01:48:15 +00004174 }
Bill Wendlinge10c8142008-09-09 22:39:21 +00004175
Craig Topper538cd482012-11-24 18:52:06 +00004176 // No special expansion.
4177 return DAG.getNode(ISD::FEXP2, dl, Op.getValueType(), Op);
Dale Johannesen601d3c02008-09-05 01:48:15 +00004178}
4179
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004180/// visitPow - Lower a pow intrinsic. Handles the special sequences for
4181/// limited-precision mode with x == 10.0f.
Andrew Trickac6d9be2013-05-25 02:42:55 +00004182static SDValue expandPow(SDLoc dl, SDValue LHS, SDValue RHS,
Craig Topper327e4cb2012-11-25 08:08:58 +00004183 SelectionDAG &DAG, const TargetLowering &TLI) {
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004184 bool IsExp10 = false;
Craig Topper327e4cb2012-11-25 08:08:58 +00004185 if (LHS.getValueType() == MVT::f32 && LHS.getValueType() == MVT::f32 &&
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004186 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Craig Topper327e4cb2012-11-25 08:08:58 +00004187 if (ConstantFPSDNode *LHSC = dyn_cast<ConstantFPSDNode>(LHS)) {
4188 APFloat Ten(10.0f);
4189 IsExp10 = LHSC->isExactlyValue(Ten);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004190 }
4191 }
4192
Craig Topperc1aa6382012-11-25 00:48:58 +00004193 if (IsExp10) {
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004194 // Put the exponent in the right bit position for later addition to the
4195 // final result:
4196 //
4197 // #define LOG2OF10 3.3219281f
4198 // IntegerPartOfX = (int32_t)(x * LOG2OF10);
Craig Topper327e4cb2012-11-25 08:08:58 +00004199 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, RHS,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004200 getF32Constant(DAG, 0x40549a78));
Owen Anderson825b72b2009-08-11 20:47:22 +00004201 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004202
4203 // FractionalPartOfX = x - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00004204 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
4205 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004206
4207 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00004208 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00004209 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004210
Craig Topper915562e2012-11-25 00:15:07 +00004211 SDValue TwoToFractionalPartOfX;
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004212 if (LimitFloatPrecision <= 6) {
4213 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004214 //
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004215 // twoToFractionalPartOfX =
4216 // 0.997535578f +
4217 // (0.735607626f + 0.252464424f * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004218 //
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004219 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004220 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004221 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00004222 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004223 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00004224 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
Craig Topper915562e2012-11-25 00:15:07 +00004225 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
4226 getF32Constant(DAG, 0x3f7f5e7e));
Craig Topper08ac4692012-11-16 20:01:39 +00004227 } else if (LimitFloatPrecision <= 12) {
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004228 // For floating-point precision of 12:
4229 //
4230 // TwoToFractionalPartOfX =
4231 // 0.999892986f +
4232 // (0.696457318f +
4233 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
4234 //
4235 // error 0.000107046256, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004236 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004237 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00004238 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004239 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00004240 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4241 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004242 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00004243 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
Craig Topper915562e2012-11-25 00:15:07 +00004244 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
4245 getF32Constant(DAG, 0x3f7ff8fd));
Craig Topper08ac4692012-11-16 20:01:39 +00004246 } else { // LimitFloatPrecision <= 18
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004247 // For floating-point precision of 18:
4248 //
4249 // TwoToFractionalPartOfX =
4250 // 0.999999982f +
4251 // (0.693148872f +
4252 // (0.240227044f +
4253 // (0.554906021e-1f +
4254 // (0.961591928e-2f +
4255 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
4256 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004257 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004258 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00004259 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004260 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00004261 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4262 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004263 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00004264 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4265 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004266 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00004267 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
4268 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004269 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00004270 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
4271 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004272 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00004273 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
Craig Topper915562e2012-11-25 00:15:07 +00004274 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
4275 getF32Constant(DAG, 0x3f800000));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004276 }
Craig Topper915562e2012-11-25 00:15:07 +00004277
4278 SDValue t13 = DAG.getNode(ISD::BITCAST, dl,MVT::i32,TwoToFractionalPartOfX);
Craig Topper327e4cb2012-11-25 08:08:58 +00004279 return DAG.getNode(ISD::BITCAST, dl, MVT::f32,
4280 DAG.getNode(ISD::ADD, dl, MVT::i32,
4281 t13, IntegerPartOfX));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004282 }
4283
Craig Topper327e4cb2012-11-25 08:08:58 +00004284 // No special expansion.
4285 return DAG.getNode(ISD::FPOW, dl, LHS.getValueType(), LHS, RHS);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004286}
4287
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004288
4289/// ExpandPowI - Expand a llvm.powi intrinsic.
Andrew Trickac6d9be2013-05-25 02:42:55 +00004290static SDValue ExpandPowI(SDLoc DL, SDValue LHS, SDValue RHS,
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004291 SelectionDAG &DAG) {
4292 // If RHS is a constant, we can expand this out to a multiplication tree,
4293 // otherwise we end up lowering to a call to __powidf2 (for example). When
4294 // optimizing for size, we only want to do this if the expansion would produce
4295 // a small number of multiplies, otherwise we do the full expansion.
4296 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
4297 // Get the exponent as a positive value.
4298 unsigned Val = RHSC->getSExtValue();
4299 if ((int)Val < 0) Val = -Val;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004300
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004301 // powi(x, 0) -> 1.0
4302 if (Val == 0)
4303 return DAG.getConstantFP(1.0, LHS.getValueType());
4304
Dan Gohmanae541aa2010-04-15 04:33:49 +00004305 const Function *F = DAG.getMachineFunction().getFunction();
Bill Wendling831737d2012-12-30 10:32:01 +00004306 if (!F->getAttributes().hasAttribute(AttributeSet::FunctionIndex,
4307 Attribute::OptimizeForSize) ||
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004308 // If optimizing for size, don't insert too many multiplies. This
4309 // inserts up to 5 multiplies.
4310 CountPopulation_32(Val)+Log2_32(Val) < 7) {
4311 // We use the simple binary decomposition method to generate the multiply
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004312 // sequence. There are more optimal ways to do this (for example,
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004313 // powi(x,15) generates one more multiply than it should), but this has
4314 // the benefit of being both really simple and much better than a libcall.
4315 SDValue Res; // Logically starts equal to 1.0
4316 SDValue CurSquare = LHS;
4317 while (Val) {
Mikhail Glushenkovbfdfea82010-01-01 04:41:36 +00004318 if (Val & 1) {
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004319 if (Res.getNode())
4320 Res = DAG.getNode(ISD::FMUL, DL,Res.getValueType(), Res, CurSquare);
4321 else
4322 Res = CurSquare; // 1.0*CurSquare.
Mikhail Glushenkovbfdfea82010-01-01 04:41:36 +00004323 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004324
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004325 CurSquare = DAG.getNode(ISD::FMUL, DL, CurSquare.getValueType(),
4326 CurSquare, CurSquare);
4327 Val >>= 1;
4328 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004329
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004330 // If the original was negative, invert the result, producing 1/(x*x*x).
4331 if (RHSC->getSExtValue() < 0)
4332 Res = DAG.getNode(ISD::FDIV, DL, LHS.getValueType(),
4333 DAG.getConstantFP(1.0, LHS.getValueType()), Res);
4334 return Res;
4335 }
4336 }
4337
4338 // Otherwise, expand to a libcall.
4339 return DAG.getNode(ISD::FPOWI, DL, LHS.getValueType(), LHS, RHS);
4340}
4341
Devang Patel227dfdb2011-05-16 21:24:05 +00004342// getTruncatedArgReg - Find underlying register used for an truncated
4343// argument.
4344static unsigned getTruncatedArgReg(const SDValue &N) {
4345 if (N.getOpcode() != ISD::TRUNCATE)
4346 return 0;
4347
4348 const SDValue &Ext = N.getOperand(0);
4349 if (Ext.getOpcode() == ISD::AssertZext || Ext.getOpcode() == ISD::AssertSext){
4350 const SDValue &CFR = Ext.getOperand(0);
4351 if (CFR.getOpcode() == ISD::CopyFromReg)
4352 return cast<RegisterSDNode>(CFR.getOperand(1))->getReg();
Craig Topper7eb46d82012-04-11 04:55:51 +00004353 if (CFR.getOpcode() == ISD::TRUNCATE)
4354 return getTruncatedArgReg(CFR);
Devang Patel227dfdb2011-05-16 21:24:05 +00004355 }
4356 return 0;
4357}
4358
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004359/// EmitFuncArgumentDbgValue - If the DbgValueInst is a dbg_value of a function
4360/// argument, create the corresponding DBG_VALUE machine instruction for it now.
4361/// At the end of instruction selection, they will be inserted to the entry BB.
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004362bool
Devang Patel78a06e52010-08-25 20:39:26 +00004363SelectionDAGBuilder::EmitFuncArgumentDbgValue(const Value *V, MDNode *Variable,
Michael J. Spencere70c5262010-10-16 08:25:21 +00004364 int64_t Offset,
Dan Gohman5d11ea32010-05-01 00:33:16 +00004365 const SDValue &N) {
Devang Patel0b48ead2010-08-31 22:22:42 +00004366 const Argument *Arg = dyn_cast<Argument>(V);
4367 if (!Arg)
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004368 return false;
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004369
Devang Patel719f6a92010-04-29 20:40:36 +00004370 MachineFunction &MF = DAG.getMachineFunction();
Devang Patela90b3052010-11-02 17:01:30 +00004371 const TargetInstrInfo *TII = DAG.getTarget().getInstrInfo();
4372 const TargetRegisterInfo *TRI = DAG.getTarget().getRegisterInfo();
4373
Devang Patela83ce982010-04-29 18:50:36 +00004374 // Ignore inlined function arguments here.
4375 DIVariable DV(Variable);
Devang Patel719f6a92010-04-29 20:40:36 +00004376 if (DV.isInlinedFnArgument(MF.getFunction()))
Devang Patela83ce982010-04-29 18:50:36 +00004377 return false;
4378
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004379 unsigned Reg = 0;
Devang Patel9aee3352011-09-08 22:59:09 +00004380 // Some arguments' frame index is recorded during argument lowering.
4381 Offset = FuncInfo.getArgumentFrameIndex(Arg);
4382 if (Offset)
Craig Topper7eb46d82012-04-11 04:55:51 +00004383 Reg = TRI->getFrameRegister(MF);
Devang Patel0b48ead2010-08-31 22:22:42 +00004384
Devang Patel9aee3352011-09-08 22:59:09 +00004385 if (!Reg && N.getNode()) {
Devang Patel227dfdb2011-05-16 21:24:05 +00004386 if (N.getOpcode() == ISD::CopyFromReg)
4387 Reg = cast<RegisterSDNode>(N.getOperand(1))->getReg();
4388 else
4389 Reg = getTruncatedArgReg(N);
4390 if (Reg && TargetRegisterInfo::isVirtualRegister(Reg)) {
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004391 MachineRegisterInfo &RegInfo = MF.getRegInfo();
4392 unsigned PR = RegInfo.getLiveInPhysReg(Reg);
4393 if (PR)
4394 Reg = PR;
4395 }
4396 }
4397
Evan Chenga36acad2010-04-29 06:33:38 +00004398 if (!Reg) {
Devang Patela90b3052010-11-02 17:01:30 +00004399 // Check if ValueMap has reg number.
Evan Chenga36acad2010-04-29 06:33:38 +00004400 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V);
Devang Patel8bc9ef72010-11-02 17:19:03 +00004401 if (VMI != FuncInfo.ValueMap.end())
4402 Reg = VMI->second;
Evan Chenga36acad2010-04-29 06:33:38 +00004403 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004404
Devang Patel8bc9ef72010-11-02 17:19:03 +00004405 if (!Reg && N.getNode()) {
Devang Patela90b3052010-11-02 17:01:30 +00004406 // Check if frame index is available.
4407 if (LoadSDNode *LNode = dyn_cast<LoadSDNode>(N.getNode()))
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004408 if (FrameIndexSDNode *FINode =
Devang Patela90b3052010-11-02 17:01:30 +00004409 dyn_cast<FrameIndexSDNode>(LNode->getBasePtr().getNode())) {
4410 Reg = TRI->getFrameRegister(MF);
4411 Offset = FINode->getIndex();
4412 }
Devang Patel8bc9ef72010-11-02 17:19:03 +00004413 }
4414
4415 if (!Reg)
4416 return false;
Devang Patela90b3052010-11-02 17:01:30 +00004417
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004418 MachineInstrBuilder MIB = BuildMI(MF, getCurDebugLoc(),
Adrian Prantl86a87d92013-04-30 22:35:14 +00004419 TII->get(TargetOpcode::DBG_VALUE))
4420 .addReg(Reg, RegState::Debug).addImm(Offset).addMetadata(Variable);
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004421 FuncInfo.ArgDbgValues.push_back(&*MIB);
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004422 return true;
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004423}
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004424
Douglas Gregor7d9663c2010-05-11 06:17:44 +00004425// VisualStudio defines setjmp as _setjmp
Michael J. Spencer1f409602010-09-24 19:48:47 +00004426#if defined(_MSC_VER) && defined(setjmp) && \
4427 !defined(setjmp_undefined_for_msvc)
4428# pragma push_macro("setjmp")
4429# undef setjmp
4430# define setjmp_undefined_for_msvc
Douglas Gregor7d9663c2010-05-11 06:17:44 +00004431#endif
4432
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004433/// visitIntrinsicCall - Lower the call to the specified intrinsic function. If
4434/// we want to emit this as a call to a named external function, return the name
4435/// otherwise lower it and return null.
4436const char *
Dan Gohman46510a72010-04-15 01:51:59 +00004437SelectionDAGBuilder::visitIntrinsicCall(const CallInst &I, unsigned Intrinsic) {
Andrew Trickac6d9be2013-05-25 02:42:55 +00004438 SDLoc sdl = getCurSDLoc();
Dale Johannesen66978ee2009-01-31 02:22:37 +00004439 DebugLoc dl = getCurDebugLoc();
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004440 SDValue Res;
4441
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004442 switch (Intrinsic) {
4443 default:
4444 // By default, turn this into a target intrinsic node.
4445 visitTargetIntrinsic(I, Intrinsic);
4446 return 0;
4447 case Intrinsic::vastart: visitVAStart(I); return 0;
4448 case Intrinsic::vaend: visitVAEnd(I); return 0;
4449 case Intrinsic::vacopy: visitVACopy(I); return 0;
4450 case Intrinsic::returnaddress:
Andrew Trickac6d9be2013-05-25 02:42:55 +00004451 setValue(&I, DAG.getNode(ISD::RETURNADDR, sdl, TLI.getPointerTy(),
Gabor Greif0635f352010-06-25 09:38:13 +00004452 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004453 return 0;
Bill Wendlingd5d81912008-09-26 22:10:44 +00004454 case Intrinsic::frameaddress:
Andrew Trickac6d9be2013-05-25 02:42:55 +00004455 setValue(&I, DAG.getNode(ISD::FRAMEADDR, sdl, TLI.getPointerTy(),
Gabor Greif0635f352010-06-25 09:38:13 +00004456 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004457 return 0;
4458 case Intrinsic::setjmp:
Bill Wendlingc27facc2012-03-05 19:29:36 +00004459 return &"_setjmp"[!TLI.usesUnderscoreSetJmp()];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004460 case Intrinsic::longjmp:
Bill Wendlingc27facc2012-03-05 19:29:36 +00004461 return &"_longjmp"[!TLI.usesUnderscoreLongJmp()];
Chris Lattner824b9582008-11-21 16:42:48 +00004462 case Intrinsic::memcpy: {
Mon P Wang20adc9d2010-04-04 03:10:48 +00004463 // Assert for address < 256 since we support only user defined address
4464 // spaces.
Gabor Greif0635f352010-06-25 09:38:13 +00004465 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004466 < 256 &&
Gabor Greif0635f352010-06-25 09:38:13 +00004467 cast<PointerType>(I.getArgOperand(1)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004468 < 256 &&
4469 "Unknown address space");
Gabor Greif0635f352010-06-25 09:38:13 +00004470 SDValue Op1 = getValue(I.getArgOperand(0));
4471 SDValue Op2 = getValue(I.getArgOperand(1));
4472 SDValue Op3 = getValue(I.getArgOperand(2));
4473 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
Chandler Carruthaf23f8e2013-02-25 14:20:21 +00004474 if (!Align)
4475 Align = 1; // @llvm.memcpy defines 0 and 1 to both mean no alignment.
Gabor Greif0635f352010-06-25 09:38:13 +00004476 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Andrew Trickac6d9be2013-05-25 02:42:55 +00004477 DAG.setRoot(DAG.getMemcpy(getRoot(), sdl, Op1, Op2, Op3, Align, isVol, false,
Chris Lattnere72f2022010-09-21 05:40:29 +00004478 MachinePointerInfo(I.getArgOperand(0)),
4479 MachinePointerInfo(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004480 return 0;
4481 }
Chris Lattner824b9582008-11-21 16:42:48 +00004482 case Intrinsic::memset: {
Mon P Wang20adc9d2010-04-04 03:10:48 +00004483 // Assert for address < 256 since we support only user defined address
4484 // spaces.
Gabor Greif0635f352010-06-25 09:38:13 +00004485 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004486 < 256 &&
4487 "Unknown address space");
Gabor Greif0635f352010-06-25 09:38:13 +00004488 SDValue Op1 = getValue(I.getArgOperand(0));
4489 SDValue Op2 = getValue(I.getArgOperand(1));
4490 SDValue Op3 = getValue(I.getArgOperand(2));
4491 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
Chandler Carruthaf23f8e2013-02-25 14:20:21 +00004492 if (!Align)
4493 Align = 1; // @llvm.memset defines 0 and 1 to both mean no alignment.
Gabor Greif0635f352010-06-25 09:38:13 +00004494 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Andrew Trickac6d9be2013-05-25 02:42:55 +00004495 DAG.setRoot(DAG.getMemset(getRoot(), sdl, Op1, Op2, Op3, Align, isVol,
Chris Lattnere72f2022010-09-21 05:40:29 +00004496 MachinePointerInfo(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004497 return 0;
4498 }
Chris Lattner824b9582008-11-21 16:42:48 +00004499 case Intrinsic::memmove: {
Mon P Wang20adc9d2010-04-04 03:10:48 +00004500 // Assert for address < 256 since we support only user defined address
4501 // spaces.
Gabor Greif0635f352010-06-25 09:38:13 +00004502 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004503 < 256 &&
Gabor Greif0635f352010-06-25 09:38:13 +00004504 cast<PointerType>(I.getArgOperand(1)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004505 < 256 &&
4506 "Unknown address space");
Gabor Greif0635f352010-06-25 09:38:13 +00004507 SDValue Op1 = getValue(I.getArgOperand(0));
4508 SDValue Op2 = getValue(I.getArgOperand(1));
4509 SDValue Op3 = getValue(I.getArgOperand(2));
4510 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
Chandler Carruthaf23f8e2013-02-25 14:20:21 +00004511 if (!Align)
4512 Align = 1; // @llvm.memmove defines 0 and 1 to both mean no alignment.
Gabor Greif0635f352010-06-25 09:38:13 +00004513 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Andrew Trickac6d9be2013-05-25 02:42:55 +00004514 DAG.setRoot(DAG.getMemmove(getRoot(), sdl, Op1, Op2, Op3, Align, isVol,
Chris Lattnere72f2022010-09-21 05:40:29 +00004515 MachinePointerInfo(I.getArgOperand(0)),
4516 MachinePointerInfo(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004517 return 0;
4518 }
Bill Wendling92c1e122009-02-13 02:16:35 +00004519 case Intrinsic::dbg_declare: {
Dan Gohman46510a72010-04-15 01:51:59 +00004520 const DbgDeclareInst &DI = cast<DbgDeclareInst>(I);
Devang Patelac1ceb32009-10-09 22:42:28 +00004521 MDNode *Variable = DI.getVariable();
Dan Gohman46510a72010-04-15 01:51:59 +00004522 const Value *Address = DI.getAddress();
Eric Christopher8f2a88d2012-03-15 21:33:41 +00004523 if (!Address || !DIVariable(Variable).Verify()) {
4524 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Dale Johannesen8ac38f22010-02-08 21:53:27 +00004525 return 0;
Eric Christopher8f2a88d2012-03-15 21:33:41 +00004526 }
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004527
4528 // Build an entry in DbgOrdering. Debug info input nodes get an SDNodeOrder
4529 // but do not always have a corresponding SDNode built. The SDNodeOrder
4530 // absolute, but not relative, values are different depending on whether
4531 // debug info exists.
4532 ++SDNodeOrder;
Devang Patel3f74a112010-09-02 21:29:42 +00004533
4534 // Check if address has undef value.
4535 if (isa<UndefValue>(Address) ||
4536 (Address->use_empty() && !isa<Argument>(Address))) {
Eric Christopher24413672012-02-23 03:39:39 +00004537 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Devang Patel3f74a112010-09-02 21:29:42 +00004538 return 0;
4539 }
4540
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004541 SDValue &N = NodeMap[Address];
Devang Patel0b48ead2010-08-31 22:22:42 +00004542 if (!N.getNode() && isa<Argument>(Address))
4543 // Check unused arguments map.
4544 N = UnusedArgNodeMap[Address];
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004545 SDDbgValue *SDV;
4546 if (N.getNode()) {
Devang Patel8e741ed2010-09-02 21:02:27 +00004547 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(Address))
4548 Address = BCI->getOperand(0);
Eric Christopher178606d2012-02-24 01:59:08 +00004549 // Parameters are handled specially.
4550 bool isParameter =
4551 (DIVariable(Variable).getTag() == dwarf::DW_TAG_arg_variable ||
4552 isa<Argument>(Address));
4553
Devang Patel8e741ed2010-09-02 21:02:27 +00004554 const AllocaInst *AI = dyn_cast<AllocaInst>(Address);
4555
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004556 if (isParameter && !AI) {
4557 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(N.getNode());
4558 if (FINode)
4559 // Byval parameter. We have a frame index at this point.
4560 SDV = DAG.getDbgValue(Variable, FINode->getIndex(),
4561 0, dl, SDNodeOrder);
Devang Patelafeaae72010-12-06 22:39:26 +00004562 else {
Devang Patel227dfdb2011-05-16 21:24:05 +00004563 // Address is an argument, so try to emit its dbg value using
4564 // virtual register info from the FuncInfo.ValueMap.
4565 EmitFuncArgumentDbgValue(Address, Variable, 0, N);
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004566 return 0;
Devang Patelafeaae72010-12-06 22:39:26 +00004567 }
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004568 } else if (AI)
4569 SDV = DAG.getDbgValue(Variable, N.getNode(), N.getResNo(),
4570 0, dl, SDNodeOrder);
Devang Patelafeaae72010-12-06 22:39:26 +00004571 else {
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004572 // Can't do anything with other non-AI cases yet.
Eric Christopher24413672012-02-23 03:39:39 +00004573 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Eric Christopher178606d2012-02-24 01:59:08 +00004574 DEBUG(dbgs() << "non-AllocaInst issue for Address: \n\t");
4575 DEBUG(Address->dump());
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004576 return 0;
Devang Patelafeaae72010-12-06 22:39:26 +00004577 }
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004578 DAG.AddDbgValue(SDV, N.getNode(), isParameter);
4579 } else {
Gabor Greiffb4032f2010-10-01 10:32:19 +00004580 // If Address is an argument then try to emit its dbg value using
Michael J. Spencere70c5262010-10-16 08:25:21 +00004581 // virtual register info from the FuncInfo.ValueMap.
Devang Patel6cd467b2010-08-26 22:53:27 +00004582 if (!EmitFuncArgumentDbgValue(Address, Variable, 0, N)) {
Devang Patel1397fdc2010-09-15 14:48:53 +00004583 // If variable is pinned by a alloca in dominating bb then
4584 // use StaticAllocaMap.
4585 if (const AllocaInst *AI = dyn_cast<AllocaInst>(Address)) {
Devang Patel27ede1b2010-09-15 18:13:55 +00004586 if (AI->getParent() != DI.getParent()) {
4587 DenseMap<const AllocaInst*, int>::iterator SI =
4588 FuncInfo.StaticAllocaMap.find(AI);
4589 if (SI != FuncInfo.StaticAllocaMap.end()) {
4590 SDV = DAG.getDbgValue(Variable, SI->second,
4591 0, dl, SDNodeOrder);
4592 DAG.AddDbgValue(SDV, 0, false);
4593 return 0;
4594 }
Devang Patel1397fdc2010-09-15 14:48:53 +00004595 }
4596 }
Eric Christopher0822e012012-02-23 03:39:43 +00004597 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Devang Patel6cd467b2010-08-26 22:53:27 +00004598 }
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004599 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004600 return 0;
Bill Wendling92c1e122009-02-13 02:16:35 +00004601 }
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004602 case Intrinsic::dbg_value: {
Dan Gohman46510a72010-04-15 01:51:59 +00004603 const DbgValueInst &DI = cast<DbgValueInst>(I);
Devang Patel02f0dbd2010-05-07 22:04:20 +00004604 if (!DIVariable(DI.getVariable()).Verify())
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004605 return 0;
4606
4607 MDNode *Variable = DI.getVariable();
Devang Patel00190342010-03-15 19:15:44 +00004608 uint64_t Offset = DI.getOffset();
Dan Gohman46510a72010-04-15 01:51:59 +00004609 const Value *V = DI.getValue();
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004610 if (!V)
4611 return 0;
Devang Patel00190342010-03-15 19:15:44 +00004612
4613 // Build an entry in DbgOrdering. Debug info input nodes get an SDNodeOrder
4614 // but do not always have a corresponding SDNode built. The SDNodeOrder
4615 // absolute, but not relative, values are different depending on whether
4616 // debug info exists.
4617 ++SDNodeOrder;
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004618 SDDbgValue *SDV;
Devang Patel57871242011-08-03 23:13:55 +00004619 if (isa<ConstantInt>(V) || isa<ConstantFP>(V) || isa<UndefValue>(V)) {
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004620 SDV = DAG.getDbgValue(Variable, V, Offset, dl, SDNodeOrder);
4621 DAG.AddDbgValue(SDV, 0, false);
Devang Patel00190342010-03-15 19:15:44 +00004622 } else {
Dale Johannesenbdc09d92010-07-16 00:02:08 +00004623 // Do not use getValue() in here; we don't want to generate code at
4624 // this point if it hasn't been done yet.
Devang Patel9126c0d2010-06-01 19:59:01 +00004625 SDValue N = NodeMap[V];
4626 if (!N.getNode() && isa<Argument>(V))
4627 // Check unused arguments map.
4628 N = UnusedArgNodeMap[V];
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004629 if (N.getNode()) {
Devang Patel78a06e52010-08-25 20:39:26 +00004630 if (!EmitFuncArgumentDbgValue(V, Variable, Offset, N)) {
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004631 SDV = DAG.getDbgValue(Variable, N.getNode(),
4632 N.getResNo(), Offset, dl, SDNodeOrder);
4633 DAG.AddDbgValue(SDV, N.getNode(), false);
4634 }
Devang Patela778f5c2011-02-18 22:43:42 +00004635 } else if (!V->use_empty() ) {
Dale Johannesenbdc09d92010-07-16 00:02:08 +00004636 // Do not call getValue(V) yet, as we don't want to generate code.
4637 // Remember it for later.
4638 DanglingDebugInfo DDI(&DI, dl, SDNodeOrder);
4639 DanglingDebugInfoMap[V] = DDI;
Devang Patel0991dfb2010-08-27 22:25:51 +00004640 } else {
Devang Patel00190342010-03-15 19:15:44 +00004641 // We may expand this to cover more cases. One case where we have no
Devang Patelafeaae72010-12-06 22:39:26 +00004642 // data available is an unreferenced parameter.
Eric Christopher0822e012012-02-23 03:39:43 +00004643 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004644 }
Devang Patel00190342010-03-15 19:15:44 +00004645 }
4646
4647 // Build a debug info table entry.
Dan Gohman46510a72010-04-15 01:51:59 +00004648 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(V))
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004649 V = BCI->getOperand(0);
Dan Gohman46510a72010-04-15 01:51:59 +00004650 const AllocaInst *AI = dyn_cast<AllocaInst>(V);
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004651 // Don't handle byval struct arguments or VLAs, for example.
Eric Christopher7e1e18f2012-03-26 06:10:32 +00004652 if (!AI) {
Eric Christopher9fc5c832012-03-28 07:34:36 +00004653 DEBUG(dbgs() << "Dropping debug location info for:\n " << DI << "\n");
4654 DEBUG(dbgs() << " Last seen at:\n " << *V << "\n");
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004655 return 0;
Eric Christopher7e1e18f2012-03-26 06:10:32 +00004656 }
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004657 DenseMap<const AllocaInst*, int>::iterator SI =
4658 FuncInfo.StaticAllocaMap.find(AI);
4659 if (SI == FuncInfo.StaticAllocaMap.end())
4660 return 0; // VLAs.
4661 int FI = SI->second;
Michael J. Spencere70c5262010-10-16 08:25:21 +00004662
Chris Lattner512063d2010-04-05 06:19:28 +00004663 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
4664 if (!DI.getDebugLoc().isUnknown() && MMI.hasDebugInfo())
4665 MMI.setVariableDbgInfo(Variable, FI, DI.getDebugLoc());
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004666 return 0;
4667 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004668
Duncan Sandsb01bbdc2009-10-14 16:11:37 +00004669 case Intrinsic::eh_typeid_for: {
Chris Lattner512063d2010-04-05 06:19:28 +00004670 // Find the type id for the given typeinfo.
Gabor Greif0635f352010-06-25 09:38:13 +00004671 GlobalVariable *GV = ExtractTypeInfo(I.getArgOperand(0));
Chris Lattner512063d2010-04-05 06:19:28 +00004672 unsigned TypeID = DAG.getMachineFunction().getMMI().getTypeIDFor(GV);
4673 Res = DAG.getConstant(TypeID, MVT::i32);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004674 setValue(&I, Res);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004675 return 0;
4676 }
4677
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004678 case Intrinsic::eh_return_i32:
4679 case Intrinsic::eh_return_i64:
Chris Lattner512063d2010-04-05 06:19:28 +00004680 DAG.getMachineFunction().getMMI().setCallsEHReturn(true);
Andrew Trickac6d9be2013-05-25 02:42:55 +00004681 DAG.setRoot(DAG.getNode(ISD::EH_RETURN, sdl,
Chris Lattner512063d2010-04-05 06:19:28 +00004682 MVT::Other,
4683 getControlRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00004684 getValue(I.getArgOperand(0)),
4685 getValue(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004686 return 0;
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004687 case Intrinsic::eh_unwind_init:
Chris Lattner512063d2010-04-05 06:19:28 +00004688 DAG.getMachineFunction().getMMI().setCallsUnwindInit(true);
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004689 return 0;
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004690 case Intrinsic::eh_dwarf_cfa: {
Andrew Trickac6d9be2013-05-25 02:42:55 +00004691 SDValue CfaArg = DAG.getSExtOrTrunc(getValue(I.getArgOperand(0)), sdl,
Duncan Sands3a66a682009-10-13 21:04:12 +00004692 TLI.getPointerTy());
Andrew Trickac6d9be2013-05-25 02:42:55 +00004693 SDValue Offset = DAG.getNode(ISD::ADD, sdl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004694 TLI.getPointerTy(),
Andrew Trickac6d9be2013-05-25 02:42:55 +00004695 DAG.getNode(ISD::FRAME_TO_ARGS_OFFSET, sdl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004696 TLI.getPointerTy()),
4697 CfaArg);
Andrew Trickac6d9be2013-05-25 02:42:55 +00004698 SDValue FA = DAG.getNode(ISD::FRAMEADDR, sdl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004699 TLI.getPointerTy(),
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004700 DAG.getConstant(0, TLI.getPointerTy()));
Andrew Trickac6d9be2013-05-25 02:42:55 +00004701 setValue(&I, DAG.getNode(ISD::ADD, sdl, TLI.getPointerTy(),
Bill Wendling4533cac2010-01-28 21:51:40 +00004702 FA, Offset));
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004703 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004704 }
Jim Grosbachca752c92010-01-28 01:45:32 +00004705 case Intrinsic::eh_sjlj_callsite: {
Chris Lattner512063d2010-04-05 06:19:28 +00004706 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Gabor Greif0635f352010-06-25 09:38:13 +00004707 ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(0));
Jim Grosbachca752c92010-01-28 01:45:32 +00004708 assert(CI && "Non-constant call site value in eh.sjlj.callsite!");
Chris Lattner512063d2010-04-05 06:19:28 +00004709 assert(MMI.getCurrentCallSite() == 0 && "Overlapping call sites!");
Jim Grosbachca752c92010-01-28 01:45:32 +00004710
Chris Lattner512063d2010-04-05 06:19:28 +00004711 MMI.setCurrentCallSite(CI->getZExtValue());
Jim Grosbachca752c92010-01-28 01:45:32 +00004712 return 0;
4713 }
Bill Wendling6ef94172011-09-28 03:36:43 +00004714 case Intrinsic::eh_sjlj_functioncontext: {
4715 // Get and store the index of the function context.
4716 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Bill Wendlingadbf7b22011-09-28 03:52:41 +00004717 AllocaInst *FnCtx =
4718 cast<AllocaInst>(I.getArgOperand(0)->stripPointerCasts());
Bill Wendling6ef94172011-09-28 03:36:43 +00004719 int FI = FuncInfo.StaticAllocaMap[FnCtx];
4720 MFI->setFunctionContextIndex(FI);
4721 return 0;
4722 }
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004723 case Intrinsic::eh_sjlj_setjmp: {
Bill Wendlingce370cf2011-10-07 21:25:38 +00004724 SDValue Ops[2];
4725 Ops[0] = getRoot();
4726 Ops[1] = getValue(I.getArgOperand(0));
Andrew Trickac6d9be2013-05-25 02:42:55 +00004727 SDValue Op = DAG.getNode(ISD::EH_SJLJ_SETJMP, sdl,
Bill Wendlingce370cf2011-10-07 21:25:38 +00004728 DAG.getVTList(MVT::i32, MVT::Other),
4729 Ops, 2);
4730 setValue(&I, Op.getValue(0));
4731 DAG.setRoot(Op.getValue(1));
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004732 return 0;
4733 }
Jim Grosbach5eb19512010-05-22 01:06:18 +00004734 case Intrinsic::eh_sjlj_longjmp: {
Andrew Trickac6d9be2013-05-25 02:42:55 +00004735 DAG.setRoot(DAG.getNode(ISD::EH_SJLJ_LONGJMP, sdl, MVT::Other,
Jim Grosbache4ad3872010-10-19 23:27:08 +00004736 getRoot(), getValue(I.getArgOperand(0))));
4737 return 0;
4738 }
Jim Grosbachca752c92010-01-28 01:45:32 +00004739
Dale Johannesen0488fb62010-09-30 23:57:10 +00004740 case Intrinsic::x86_mmx_pslli_w:
4741 case Intrinsic::x86_mmx_pslli_d:
4742 case Intrinsic::x86_mmx_pslli_q:
4743 case Intrinsic::x86_mmx_psrli_w:
4744 case Intrinsic::x86_mmx_psrli_d:
4745 case Intrinsic::x86_mmx_psrli_q:
4746 case Intrinsic::x86_mmx_psrai_w:
4747 case Intrinsic::x86_mmx_psrai_d: {
4748 SDValue ShAmt = getValue(I.getArgOperand(1));
4749 if (isa<ConstantSDNode>(ShAmt)) {
4750 visitTargetIntrinsic(I, Intrinsic);
4751 return 0;
4752 }
4753 unsigned NewIntrinsic = 0;
4754 EVT ShAmtVT = MVT::v2i32;
4755 switch (Intrinsic) {
4756 case Intrinsic::x86_mmx_pslli_w:
4757 NewIntrinsic = Intrinsic::x86_mmx_psll_w;
4758 break;
4759 case Intrinsic::x86_mmx_pslli_d:
4760 NewIntrinsic = Intrinsic::x86_mmx_psll_d;
4761 break;
4762 case Intrinsic::x86_mmx_pslli_q:
4763 NewIntrinsic = Intrinsic::x86_mmx_psll_q;
4764 break;
4765 case Intrinsic::x86_mmx_psrli_w:
4766 NewIntrinsic = Intrinsic::x86_mmx_psrl_w;
4767 break;
4768 case Intrinsic::x86_mmx_psrli_d:
4769 NewIntrinsic = Intrinsic::x86_mmx_psrl_d;
4770 break;
4771 case Intrinsic::x86_mmx_psrli_q:
4772 NewIntrinsic = Intrinsic::x86_mmx_psrl_q;
4773 break;
4774 case Intrinsic::x86_mmx_psrai_w:
4775 NewIntrinsic = Intrinsic::x86_mmx_psra_w;
4776 break;
4777 case Intrinsic::x86_mmx_psrai_d:
4778 NewIntrinsic = Intrinsic::x86_mmx_psra_d;
4779 break;
4780 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
4781 }
4782
4783 // The vector shift intrinsics with scalars uses 32b shift amounts but
4784 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
4785 // to be zero.
4786 // We must do this early because v2i32 is not a legal type.
Dale Johannesen0488fb62010-09-30 23:57:10 +00004787 SDValue ShOps[2];
4788 ShOps[0] = ShAmt;
4789 ShOps[1] = DAG.getConstant(0, MVT::i32);
Andrew Trickac6d9be2013-05-25 02:42:55 +00004790 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, sdl, ShAmtVT, &ShOps[0], 2);
Dale Johannesen0488fb62010-09-30 23:57:10 +00004791 EVT DestVT = TLI.getValueType(I.getType());
Andrew Trickac6d9be2013-05-25 02:42:55 +00004792 ShAmt = DAG.getNode(ISD::BITCAST, sdl, DestVT, ShAmt);
4793 Res = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, sdl, DestVT,
Dale Johannesen0488fb62010-09-30 23:57:10 +00004794 DAG.getConstant(NewIntrinsic, MVT::i32),
4795 getValue(I.getArgOperand(0)), ShAmt);
4796 setValue(&I, Res);
4797 return 0;
4798 }
Pete Cooperd18134f2012-02-24 03:51:49 +00004799 case Intrinsic::x86_avx_vinsertf128_pd_256:
4800 case Intrinsic::x86_avx_vinsertf128_ps_256:
Craig Topperb45c9692012-04-07 22:32:29 +00004801 case Intrinsic::x86_avx_vinsertf128_si_256:
4802 case Intrinsic::x86_avx2_vinserti128: {
Pete Cooperd18134f2012-02-24 03:51:49 +00004803 EVT DestVT = TLI.getValueType(I.getType());
4804 EVT ElVT = TLI.getValueType(I.getArgOperand(1)->getType());
4805 uint64_t Idx = (cast<ConstantInt>(I.getArgOperand(2))->getZExtValue() & 1) *
4806 ElVT.getVectorNumElements();
Andrew Trickac6d9be2013-05-25 02:42:55 +00004807 Res = DAG.getNode(ISD::INSERT_SUBVECTOR, sdl, DestVT,
Pete Cooperd18134f2012-02-24 03:51:49 +00004808 getValue(I.getArgOperand(0)),
4809 getValue(I.getArgOperand(1)),
Craig Topperf6dc7922012-09-05 05:48:09 +00004810 DAG.getIntPtrConstant(Idx));
4811 setValue(&I, Res);
4812 return 0;
4813 }
4814 case Intrinsic::x86_avx_vextractf128_pd_256:
4815 case Intrinsic::x86_avx_vextractf128_ps_256:
4816 case Intrinsic::x86_avx_vextractf128_si_256:
4817 case Intrinsic::x86_avx2_vextracti128: {
Craig Topperf6dc7922012-09-05 05:48:09 +00004818 EVT DestVT = TLI.getValueType(I.getType());
4819 uint64_t Idx = (cast<ConstantInt>(I.getArgOperand(1))->getZExtValue() & 1) *
4820 DestVT.getVectorNumElements();
Andrew Trickac6d9be2013-05-25 02:42:55 +00004821 Res = DAG.getNode(ISD::EXTRACT_SUBVECTOR, sdl, DestVT,
Craig Topperf6dc7922012-09-05 05:48:09 +00004822 getValue(I.getArgOperand(0)),
4823 DAG.getIntPtrConstant(Idx));
Pete Cooperd18134f2012-02-24 03:51:49 +00004824 setValue(&I, Res);
4825 return 0;
4826 }
Mon P Wang77cdf302008-11-10 20:54:11 +00004827 case Intrinsic::convertff:
4828 case Intrinsic::convertfsi:
4829 case Intrinsic::convertfui:
4830 case Intrinsic::convertsif:
4831 case Intrinsic::convertuif:
4832 case Intrinsic::convertss:
4833 case Intrinsic::convertsu:
4834 case Intrinsic::convertus:
4835 case Intrinsic::convertuu: {
4836 ISD::CvtCode Code = ISD::CVT_INVALID;
4837 switch (Intrinsic) {
Craig Topperc42e6402012-04-11 04:34:11 +00004838 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Mon P Wang77cdf302008-11-10 20:54:11 +00004839 case Intrinsic::convertff: Code = ISD::CVT_FF; break;
4840 case Intrinsic::convertfsi: Code = ISD::CVT_FS; break;
4841 case Intrinsic::convertfui: Code = ISD::CVT_FU; break;
4842 case Intrinsic::convertsif: Code = ISD::CVT_SF; break;
4843 case Intrinsic::convertuif: Code = ISD::CVT_UF; break;
4844 case Intrinsic::convertss: Code = ISD::CVT_SS; break;
4845 case Intrinsic::convertsu: Code = ISD::CVT_SU; break;
4846 case Intrinsic::convertus: Code = ISD::CVT_US; break;
4847 case Intrinsic::convertuu: Code = ISD::CVT_UU; break;
4848 }
Owen Andersone50ed302009-08-10 22:56:29 +00004849 EVT DestVT = TLI.getValueType(I.getType());
Gabor Greif0635f352010-06-25 09:38:13 +00004850 const Value *Op1 = I.getArgOperand(0);
Andrew Trickac6d9be2013-05-25 02:42:55 +00004851 Res = DAG.getConvertRndSat(DestVT, sdl, getValue(Op1),
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004852 DAG.getValueType(DestVT),
4853 DAG.getValueType(getValue(Op1).getValueType()),
Gabor Greif0635f352010-06-25 09:38:13 +00004854 getValue(I.getArgOperand(1)),
4855 getValue(I.getArgOperand(2)),
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004856 Code);
4857 setValue(&I, Res);
Mon P Wang77cdf302008-11-10 20:54:11 +00004858 return 0;
4859 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004860 case Intrinsic::powi:
Andrew Trickac6d9be2013-05-25 02:42:55 +00004861 setValue(&I, ExpandPowI(sdl, getValue(I.getArgOperand(0)),
Gabor Greif0635f352010-06-25 09:38:13 +00004862 getValue(I.getArgOperand(1)), DAG));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004863 return 0;
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004864 case Intrinsic::log:
Andrew Trickac6d9be2013-05-25 02:42:55 +00004865 setValue(&I, expandLog(sdl, getValue(I.getArgOperand(0)), DAG, TLI));
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004866 return 0;
4867 case Intrinsic::log2:
Andrew Trickac6d9be2013-05-25 02:42:55 +00004868 setValue(&I, expandLog2(sdl, getValue(I.getArgOperand(0)), DAG, TLI));
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004869 return 0;
4870 case Intrinsic::log10:
Andrew Trickac6d9be2013-05-25 02:42:55 +00004871 setValue(&I, expandLog10(sdl, getValue(I.getArgOperand(0)), DAG, TLI));
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004872 return 0;
4873 case Intrinsic::exp:
Andrew Trickac6d9be2013-05-25 02:42:55 +00004874 setValue(&I, expandExp(sdl, getValue(I.getArgOperand(0)), DAG, TLI));
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004875 return 0;
4876 case Intrinsic::exp2:
Andrew Trickac6d9be2013-05-25 02:42:55 +00004877 setValue(&I, expandExp2(sdl, getValue(I.getArgOperand(0)), DAG, TLI));
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004878 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004879 case Intrinsic::pow:
Andrew Trickac6d9be2013-05-25 02:42:55 +00004880 setValue(&I, expandPow(sdl, getValue(I.getArgOperand(0)),
Craig Topper327e4cb2012-11-25 08:08:58 +00004881 getValue(I.getArgOperand(1)), DAG, TLI));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004882 return 0;
Craig Topper9bd4dd72012-11-16 07:48:23 +00004883 case Intrinsic::sqrt:
Peter Collingbourneb34d3aa2012-05-28 21:48:37 +00004884 case Intrinsic::fabs:
Craig Topper9bd4dd72012-11-16 07:48:23 +00004885 case Intrinsic::sin:
4886 case Intrinsic::cos:
Dan Gohman27db99f2012-07-26 17:43:27 +00004887 case Intrinsic::floor:
Craig Topper49010472012-11-15 06:51:10 +00004888 case Intrinsic::ceil:
Craig Topper49010472012-11-15 06:51:10 +00004889 case Intrinsic::trunc:
Craig Topper49010472012-11-15 06:51:10 +00004890 case Intrinsic::rint:
Craig Topper9bd4dd72012-11-16 07:48:23 +00004891 case Intrinsic::nearbyint: {
4892 unsigned Opcode;
4893 switch (Intrinsic) {
4894 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
4895 case Intrinsic::sqrt: Opcode = ISD::FSQRT; break;
4896 case Intrinsic::fabs: Opcode = ISD::FABS; break;
4897 case Intrinsic::sin: Opcode = ISD::FSIN; break;
4898 case Intrinsic::cos: Opcode = ISD::FCOS; break;
4899 case Intrinsic::floor: Opcode = ISD::FFLOOR; break;
4900 case Intrinsic::ceil: Opcode = ISD::FCEIL; break;
4901 case Intrinsic::trunc: Opcode = ISD::FTRUNC; break;
4902 case Intrinsic::rint: Opcode = ISD::FRINT; break;
4903 case Intrinsic::nearbyint: Opcode = ISD::FNEARBYINT; break;
4904 }
4905
Andrew Trickac6d9be2013-05-25 02:42:55 +00004906 setValue(&I, DAG.getNode(Opcode, sdl,
Craig Topper49010472012-11-15 06:51:10 +00004907 getValue(I.getArgOperand(0)).getValueType(),
4908 getValue(I.getArgOperand(0))));
4909 return 0;
Craig Topper9bd4dd72012-11-16 07:48:23 +00004910 }
Cameron Zwarich33390842011-07-08 21:39:21 +00004911 case Intrinsic::fma:
Andrew Trickac6d9be2013-05-25 02:42:55 +00004912 setValue(&I, DAG.getNode(ISD::FMA, sdl,
Cameron Zwarich33390842011-07-08 21:39:21 +00004913 getValue(I.getArgOperand(0)).getValueType(),
4914 getValue(I.getArgOperand(0)),
4915 getValue(I.getArgOperand(1)),
4916 getValue(I.getArgOperand(2))));
4917 return 0;
Lang Hames5afba6f2012-06-05 19:07:46 +00004918 case Intrinsic::fmuladd: {
4919 EVT VT = TLI.getValueType(I.getType());
Lang Hamese0231412012-06-22 01:09:09 +00004920 if (TM.Options.AllowFPOpFusion != FPOpFusion::Strict &&
Lang Hamese0231412012-06-22 01:09:09 +00004921 TLI.isFMAFasterThanMulAndAdd(VT)){
Andrew Trickac6d9be2013-05-25 02:42:55 +00004922 setValue(&I, DAG.getNode(ISD::FMA, sdl,
Lang Hames5afba6f2012-06-05 19:07:46 +00004923 getValue(I.getArgOperand(0)).getValueType(),
4924 getValue(I.getArgOperand(0)),
4925 getValue(I.getArgOperand(1)),
4926 getValue(I.getArgOperand(2))));
4927 } else {
Andrew Trickac6d9be2013-05-25 02:42:55 +00004928 SDValue Mul = DAG.getNode(ISD::FMUL, sdl,
Lang Hames5afba6f2012-06-05 19:07:46 +00004929 getValue(I.getArgOperand(0)).getValueType(),
4930 getValue(I.getArgOperand(0)),
4931 getValue(I.getArgOperand(1)));
Andrew Trickac6d9be2013-05-25 02:42:55 +00004932 SDValue Add = DAG.getNode(ISD::FADD, sdl,
Lang Hames5afba6f2012-06-05 19:07:46 +00004933 getValue(I.getArgOperand(0)).getValueType(),
4934 Mul,
4935 getValue(I.getArgOperand(2)));
4936 setValue(&I, Add);
4937 }
4938 return 0;
4939 }
Anton Korobeynikovbe5b0322010-03-14 18:42:15 +00004940 case Intrinsic::convert_to_fp16:
Andrew Trickac6d9be2013-05-25 02:42:55 +00004941 setValue(&I, DAG.getNode(ISD::FP32_TO_FP16, sdl,
Gabor Greif0635f352010-06-25 09:38:13 +00004942 MVT::i16, getValue(I.getArgOperand(0))));
Anton Korobeynikovbe5b0322010-03-14 18:42:15 +00004943 return 0;
4944 case Intrinsic::convert_from_fp16:
Andrew Trickac6d9be2013-05-25 02:42:55 +00004945 setValue(&I, DAG.getNode(ISD::FP16_TO_FP32, sdl,
Gabor Greif0635f352010-06-25 09:38:13 +00004946 MVT::f32, getValue(I.getArgOperand(0))));
Anton Korobeynikovbe5b0322010-03-14 18:42:15 +00004947 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004948 case Intrinsic::pcmarker: {
Gabor Greif0635f352010-06-25 09:38:13 +00004949 SDValue Tmp = getValue(I.getArgOperand(0));
Andrew Trickac6d9be2013-05-25 02:42:55 +00004950 DAG.setRoot(DAG.getNode(ISD::PCMARKER, sdl, MVT::Other, getRoot(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004951 return 0;
4952 }
4953 case Intrinsic::readcyclecounter: {
4954 SDValue Op = getRoot();
Andrew Trickac6d9be2013-05-25 02:42:55 +00004955 Res = DAG.getNode(ISD::READCYCLECOUNTER, sdl,
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004956 DAG.getVTList(MVT::i64, MVT::Other),
4957 &Op, 1);
4958 setValue(&I, Res);
4959 DAG.setRoot(Res.getValue(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004960 return 0;
4961 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004962 case Intrinsic::bswap:
Andrew Trickac6d9be2013-05-25 02:42:55 +00004963 setValue(&I, DAG.getNode(ISD::BSWAP, sdl,
Gabor Greif0635f352010-06-25 09:38:13 +00004964 getValue(I.getArgOperand(0)).getValueType(),
4965 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004966 return 0;
4967 case Intrinsic::cttz: {
Gabor Greif0635f352010-06-25 09:38:13 +00004968 SDValue Arg = getValue(I.getArgOperand(0));
Chandler Carruth63974b22011-12-13 01:56:10 +00004969 ConstantInt *CI = cast<ConstantInt>(I.getArgOperand(1));
Owen Andersone50ed302009-08-10 22:56:29 +00004970 EVT Ty = Arg.getValueType();
Chandler Carruth63974b22011-12-13 01:56:10 +00004971 setValue(&I, DAG.getNode(CI->isZero() ? ISD::CTTZ : ISD::CTTZ_ZERO_UNDEF,
Andrew Trickac6d9be2013-05-25 02:42:55 +00004972 sdl, Ty, Arg));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004973 return 0;
4974 }
4975 case Intrinsic::ctlz: {
Gabor Greif0635f352010-06-25 09:38:13 +00004976 SDValue Arg = getValue(I.getArgOperand(0));
Chandler Carruth63974b22011-12-13 01:56:10 +00004977 ConstantInt *CI = cast<ConstantInt>(I.getArgOperand(1));
Owen Andersone50ed302009-08-10 22:56:29 +00004978 EVT Ty = Arg.getValueType();
Chandler Carruth63974b22011-12-13 01:56:10 +00004979 setValue(&I, DAG.getNode(CI->isZero() ? ISD::CTLZ : ISD::CTLZ_ZERO_UNDEF,
Andrew Trickac6d9be2013-05-25 02:42:55 +00004980 sdl, Ty, Arg));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004981 return 0;
4982 }
4983 case Intrinsic::ctpop: {
Gabor Greif0635f352010-06-25 09:38:13 +00004984 SDValue Arg = getValue(I.getArgOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00004985 EVT Ty = Arg.getValueType();
Andrew Trickac6d9be2013-05-25 02:42:55 +00004986 setValue(&I, DAG.getNode(ISD::CTPOP, sdl, Ty, Arg));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004987 return 0;
4988 }
4989 case Intrinsic::stacksave: {
4990 SDValue Op = getRoot();
Andrew Trickac6d9be2013-05-25 02:42:55 +00004991 Res = DAG.getNode(ISD::STACKSAVE, sdl,
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004992 DAG.getVTList(TLI.getPointerTy(), MVT::Other), &Op, 1);
4993 setValue(&I, Res);
4994 DAG.setRoot(Res.getValue(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004995 return 0;
4996 }
4997 case Intrinsic::stackrestore: {
Gabor Greif0635f352010-06-25 09:38:13 +00004998 Res = getValue(I.getArgOperand(0));
Andrew Trickac6d9be2013-05-25 02:42:55 +00004999 DAG.setRoot(DAG.getNode(ISD::STACKRESTORE, sdl, MVT::Other, getRoot(), Res));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005000 return 0;
5001 }
Bill Wendling57344502008-11-18 11:01:33 +00005002 case Intrinsic::stackprotector: {
Bill Wendlingb2a42982008-11-06 02:29:10 +00005003 // Emit code into the DAG to store the stack guard onto the stack.
5004 MachineFunction &MF = DAG.getMachineFunction();
5005 MachineFrameInfo *MFI = MF.getFrameInfo();
Owen Andersone50ed302009-08-10 22:56:29 +00005006 EVT PtrTy = TLI.getPointerTy();
Bill Wendlingb2a42982008-11-06 02:29:10 +00005007
Gabor Greif0635f352010-06-25 09:38:13 +00005008 SDValue Src = getValue(I.getArgOperand(0)); // The guard's value.
5009 AllocaInst *Slot = cast<AllocaInst>(I.getArgOperand(1));
Bill Wendlingb2a42982008-11-06 02:29:10 +00005010
Bill Wendlingb7c6ebc2008-11-07 01:23:58 +00005011 int FI = FuncInfo.StaticAllocaMap[Slot];
Bill Wendlingb2a42982008-11-06 02:29:10 +00005012 MFI->setStackProtectorIndex(FI);
5013
5014 SDValue FIN = DAG.getFrameIndex(FI, PtrTy);
5015
5016 // Store the stack protector onto the stack.
Andrew Trickac6d9be2013-05-25 02:42:55 +00005017 Res = DAG.getStore(getRoot(), sdl, Src, FIN,
Chris Lattner84bd98a2010-09-21 18:58:22 +00005018 MachinePointerInfo::getFixedStack(FI),
5019 true, false, 0);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00005020 setValue(&I, Res);
5021 DAG.setRoot(Res);
Bill Wendlingb2a42982008-11-06 02:29:10 +00005022 return 0;
5023 }
Eric Christopher7b5e6172009-10-27 00:52:25 +00005024 case Intrinsic::objectsize: {
5025 // If we don't know by now, we're never going to know.
Gabor Greif0635f352010-06-25 09:38:13 +00005026 ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(1));
Eric Christopher7b5e6172009-10-27 00:52:25 +00005027
5028 assert(CI && "Non-constant type in __builtin_object_size?");
5029
Gabor Greif0635f352010-06-25 09:38:13 +00005030 SDValue Arg = getValue(I.getCalledValue());
Eric Christopher7e5d2ff2009-10-28 21:32:16 +00005031 EVT Ty = Arg.getValueType();
5032
Dan Gohmane368b462010-06-18 14:22:04 +00005033 if (CI->isZero())
Bill Wendlingd0283fa2009-12-22 00:40:51 +00005034 Res = DAG.getConstant(-1ULL, Ty);
Eric Christopher7b5e6172009-10-27 00:52:25 +00005035 else
Bill Wendlingd0283fa2009-12-22 00:40:51 +00005036 Res = DAG.getConstant(0, Ty);
5037
5038 setValue(&I, Res);
Eric Christopher7b5e6172009-10-27 00:52:25 +00005039 return 0;
5040 }
Justin Holewinskic2b7f5f2013-05-21 14:37:16 +00005041 case Intrinsic::annotation:
5042 case Intrinsic::ptr_annotation:
5043 // Drop the intrinsic, but forward the value
5044 setValue(&I, getValue(I.getOperand(0)));
5045 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005046 case Intrinsic::var_annotation:
5047 // Discard annotate attributes
5048 return 0;
5049
5050 case Intrinsic::init_trampoline: {
Gabor Greif0635f352010-06-25 09:38:13 +00005051 const Function *F = cast<Function>(I.getArgOperand(1)->stripPointerCasts());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005052
5053 SDValue Ops[6];
5054 Ops[0] = getRoot();
Gabor Greif0635f352010-06-25 09:38:13 +00005055 Ops[1] = getValue(I.getArgOperand(0));
5056 Ops[2] = getValue(I.getArgOperand(1));
5057 Ops[3] = getValue(I.getArgOperand(2));
5058 Ops[4] = DAG.getSrcValue(I.getArgOperand(0));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005059 Ops[5] = DAG.getSrcValue(F);
5060
Andrew Trickac6d9be2013-05-25 02:42:55 +00005061 Res = DAG.getNode(ISD::INIT_TRAMPOLINE, sdl, MVT::Other, Ops, 6);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005062
Duncan Sands4a544a72011-09-06 13:37:06 +00005063 DAG.setRoot(Res);
5064 return 0;
5065 }
5066 case Intrinsic::adjust_trampoline: {
Andrew Trickac6d9be2013-05-25 02:42:55 +00005067 setValue(&I, DAG.getNode(ISD::ADJUST_TRAMPOLINE, sdl,
Duncan Sands4a544a72011-09-06 13:37:06 +00005068 TLI.getPointerTy(),
5069 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005070 return 0;
5071 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005072 case Intrinsic::gcroot:
5073 if (GFI) {
Bill Wendling95dd4422012-05-01 22:50:45 +00005074 const Value *Alloca = I.getArgOperand(0)->stripPointerCasts();
Gabor Greif0635f352010-06-25 09:38:13 +00005075 const Constant *TypeMap = cast<Constant>(I.getArgOperand(1));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005076
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005077 FrameIndexSDNode *FI = cast<FrameIndexSDNode>(getValue(Alloca).getNode());
5078 GFI->addStackRoot(FI->getIndex(), TypeMap);
5079 }
5080 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005081 case Intrinsic::gcread:
5082 case Intrinsic::gcwrite:
Torok Edwinc23197a2009-07-14 16:55:14 +00005083 llvm_unreachable("GC failed to lower gcread/gcwrite intrinsics!");
Bill Wendlingd0283fa2009-12-22 00:40:51 +00005084 case Intrinsic::flt_rounds:
Andrew Trickac6d9be2013-05-25 02:42:55 +00005085 setValue(&I, DAG.getNode(ISD::FLT_ROUNDS_, sdl, MVT::i32));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005086 return 0;
Jakub Staszak9da99342011-07-06 18:22:43 +00005087
5088 case Intrinsic::expect: {
5089 // Just replace __builtin_expect(exp, c) with EXP.
5090 setValue(&I, getValue(I.getArgOperand(0)));
5091 return 0;
5092 }
5093
Shuxin Yang970755e2012-10-19 20:11:16 +00005094 case Intrinsic::debugtrap:
Evan Cheng4da0c7c2011-04-08 21:37:21 +00005095 case Intrinsic::trap: {
Nick Lewycky8a8d4792011-12-02 22:16:29 +00005096 StringRef TrapFuncName = TM.Options.getTrapFunctionName();
Evan Cheng4da0c7c2011-04-08 21:37:21 +00005097 if (TrapFuncName.empty()) {
Shuxin Yang970755e2012-10-19 20:11:16 +00005098 ISD::NodeType Op = (Intrinsic == Intrinsic::trap) ?
5099 ISD::TRAP : ISD::DEBUGTRAP;
Andrew Trickac6d9be2013-05-25 02:42:55 +00005100 DAG.setRoot(DAG.getNode(Op, sdl,MVT::Other, getRoot()));
Evan Cheng4da0c7c2011-04-08 21:37:21 +00005101 return 0;
5102 }
5103 TargetLowering::ArgListTy Args;
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00005104 TargetLowering::
5105 CallLoweringInfo CLI(getRoot(), I.getType(),
Evan Cheng4da0c7c2011-04-08 21:37:21 +00005106 false, false, false, false, 0, CallingConv::C,
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00005107 /*isTailCall=*/false,
5108 /*doesNotRet=*/false, /*isReturnValueUsed=*/true,
Evan Cheng4da0c7c2011-04-08 21:37:21 +00005109 DAG.getExternalSymbol(TrapFuncName.data(), TLI.getPointerTy()),
Andrew Trickac6d9be2013-05-25 02:42:55 +00005110 Args, DAG, sdl);
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00005111 std::pair<SDValue, SDValue> Result = TLI.LowerCallTo(CLI);
Evan Cheng4da0c7c2011-04-08 21:37:21 +00005112 DAG.setRoot(Result.second);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005113 return 0;
Evan Cheng4da0c7c2011-04-08 21:37:21 +00005114 }
Shuxin Yang970755e2012-10-19 20:11:16 +00005115
Bill Wendlingef375462008-11-21 02:38:44 +00005116 case Intrinsic::uadd_with_overflow:
Bill Wendling74c37652008-12-09 22:08:41 +00005117 case Intrinsic::sadd_with_overflow:
Bill Wendling74c37652008-12-09 22:08:41 +00005118 case Intrinsic::usub_with_overflow:
Bill Wendling74c37652008-12-09 22:08:41 +00005119 case Intrinsic::ssub_with_overflow:
Bill Wendling74c37652008-12-09 22:08:41 +00005120 case Intrinsic::umul_with_overflow:
Craig Topperc42e6402012-04-11 04:34:11 +00005121 case Intrinsic::smul_with_overflow: {
5122 ISD::NodeType Op;
5123 switch (Intrinsic) {
5124 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
5125 case Intrinsic::uadd_with_overflow: Op = ISD::UADDO; break;
5126 case Intrinsic::sadd_with_overflow: Op = ISD::SADDO; break;
5127 case Intrinsic::usub_with_overflow: Op = ISD::USUBO; break;
5128 case Intrinsic::ssub_with_overflow: Op = ISD::SSUBO; break;
5129 case Intrinsic::umul_with_overflow: Op = ISD::UMULO; break;
5130 case Intrinsic::smul_with_overflow: Op = ISD::SMULO; break;
5131 }
5132 SDValue Op1 = getValue(I.getArgOperand(0));
5133 SDValue Op2 = getValue(I.getArgOperand(1));
Bill Wendling7cdc3c82008-11-21 02:03:52 +00005134
Craig Topperc42e6402012-04-11 04:34:11 +00005135 SDVTList VTs = DAG.getVTList(Op1.getValueType(), MVT::i1);
Andrew Trickac6d9be2013-05-25 02:42:55 +00005136 setValue(&I, DAG.getNode(Op, sdl, VTs, Op1, Op2));
Craig Topperc42e6402012-04-11 04:34:11 +00005137 return 0;
5138 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005139 case Intrinsic::prefetch: {
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +00005140 SDValue Ops[5];
Dale Johannesen1de4aa92010-10-26 23:11:10 +00005141 unsigned rw = cast<ConstantInt>(I.getArgOperand(1))->getZExtValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005142 Ops[0] = getRoot();
Gabor Greif0635f352010-06-25 09:38:13 +00005143 Ops[1] = getValue(I.getArgOperand(0));
5144 Ops[2] = getValue(I.getArgOperand(1));
5145 Ops[3] = getValue(I.getArgOperand(2));
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +00005146 Ops[4] = getValue(I.getArgOperand(3));
Andrew Trickac6d9be2013-05-25 02:42:55 +00005147 DAG.setRoot(DAG.getMemIntrinsicNode(ISD::PREFETCH, sdl,
Dale Johannesen1de4aa92010-10-26 23:11:10 +00005148 DAG.getVTList(MVT::Other),
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +00005149 &Ops[0], 5,
Dale Johannesen1de4aa92010-10-26 23:11:10 +00005150 EVT::getIntegerVT(*Context, 8),
5151 MachinePointerInfo(I.getArgOperand(0)),
5152 0, /* align */
5153 false, /* volatile */
5154 rw==0, /* read */
5155 rw==1)); /* write */
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005156 return 0;
5157 }
Duncan Sandsf07c9492009-11-10 09:08:09 +00005158 case Intrinsic::lifetime_start:
Nadav Rotemc05d3062012-09-06 09:17:37 +00005159 case Intrinsic::lifetime_end: {
Nadav Rotemc05d3062012-09-06 09:17:37 +00005160 bool IsStart = (Intrinsic == Intrinsic::lifetime_start);
Nadav Rotem9a2ae002012-09-10 08:43:23 +00005161 // Stack coloring is not enabled in O0, discard region information.
5162 if (TM.getOptLevel() == CodeGenOpt::None)
5163 return 0;
Nadav Rotemc05d3062012-09-06 09:17:37 +00005164
Nadav Rotem9a2ae002012-09-10 08:43:23 +00005165 SmallVector<Value *, 4> Allocas;
5166 GetUnderlyingObjects(I.getArgOperand(1), Allocas, TD);
5167
5168 for (SmallVector<Value*, 4>::iterator Object = Allocas.begin(),
5169 E = Allocas.end(); Object != E; ++Object) {
5170 AllocaInst *LifetimeObject = dyn_cast_or_null<AllocaInst>(*Object);
5171
5172 // Could not find an Alloca.
5173 if (!LifetimeObject)
5174 continue;
5175
5176 int FI = FuncInfo.StaticAllocaMap[LifetimeObject];
5177
5178 SDValue Ops[2];
5179 Ops[0] = getRoot();
5180 Ops[1] = DAG.getFrameIndex(FI, TLI.getPointerTy(), true);
5181 unsigned Opcode = (IsStart ? ISD::LIFETIME_START : ISD::LIFETIME_END);
5182
Andrew Trickac6d9be2013-05-25 02:42:55 +00005183 Res = DAG.getNode(Opcode, sdl, MVT::Other, Ops, 2);
Nadav Rotem9a2ae002012-09-10 08:43:23 +00005184 DAG.setRoot(Res);
5185 }
Nadav Rotem5882e562013-02-01 19:25:23 +00005186 return 0;
Nadav Rotemc05d3062012-09-06 09:17:37 +00005187 }
5188 case Intrinsic::invariant_start:
Duncan Sandsf07c9492009-11-10 09:08:09 +00005189 // Discard region information.
Bill Wendling4533cac2010-01-28 21:51:40 +00005190 setValue(&I, DAG.getUNDEF(TLI.getPointerTy()));
Duncan Sandsf07c9492009-11-10 09:08:09 +00005191 return 0;
5192 case Intrinsic::invariant_end:
Duncan Sandsf07c9492009-11-10 09:08:09 +00005193 // Discard region information.
5194 return 0;
Nuno Lopes85b40892012-06-28 22:30:12 +00005195 case Intrinsic::donothing:
5196 // ignore
5197 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005198 }
5199}
5200
Dan Gohman46510a72010-04-15 01:51:59 +00005201void SelectionDAGBuilder::LowerCallTo(ImmutableCallSite CS, SDValue Callee,
Dan Gohman2048b852009-11-23 18:04:58 +00005202 bool isTailCall,
5203 MachineBasicBlock *LandingPad) {
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005204 PointerType *PT = cast<PointerType>(CS.getCalledValue()->getType());
5205 FunctionType *FTy = cast<FunctionType>(PT->getElementType());
5206 Type *RetTy = FTy->getReturnType();
Chris Lattner512063d2010-04-05 06:19:28 +00005207 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Chris Lattner16112732010-03-14 01:41:15 +00005208 MCSymbol *BeginLabel = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005209
5210 TargetLowering::ArgListTy Args;
5211 TargetLowering::ArgListEntry Entry;
5212 Args.reserve(CS.arg_size());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005213
5214 // Check whether the function can return without sret-demotion.
Dan Gohman84023e02010-07-10 09:00:22 +00005215 SmallVector<ISD::OutputArg, 4> Outs;
Bill Wendling8b62abd2012-12-30 13:01:51 +00005216 GetReturnInfo(RetTy, CS.getAttributes(), Outs, TLI);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005217
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005218 bool CanLowerReturn = TLI.CanLowerReturn(CS.getCallingConv(),
Bill Wendling96cb1122012-07-19 00:04:14 +00005219 DAG.getMachineFunction(),
5220 FTy->isVarArg(), Outs,
5221 FTy->getContext());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005222
5223 SDValue DemoteStackSlot;
Chris Lattnerecf42c42010-09-21 16:36:31 +00005224 int DemoteStackIdx = -100;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005225
5226 if (!CanLowerReturn) {
Micah Villmow3574eca2012-10-08 16:38:25 +00005227 uint64_t TySize = TLI.getDataLayout()->getTypeAllocSize(
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005228 FTy->getReturnType());
Micah Villmow3574eca2012-10-08 16:38:25 +00005229 unsigned Align = TLI.getDataLayout()->getPrefTypeAlignment(
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005230 FTy->getReturnType());
5231 MachineFunction &MF = DAG.getMachineFunction();
Chris Lattnerecf42c42010-09-21 16:36:31 +00005232 DemoteStackIdx = MF.getFrameInfo()->CreateStackObject(TySize, Align, false);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005233 Type *StackSlotPtrType = PointerType::getUnqual(FTy->getReturnType());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005234
Chris Lattnerecf42c42010-09-21 16:36:31 +00005235 DemoteStackSlot = DAG.getFrameIndex(DemoteStackIdx, TLI.getPointerTy());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005236 Entry.Node = DemoteStackSlot;
5237 Entry.Ty = StackSlotPtrType;
5238 Entry.isSExt = false;
5239 Entry.isZExt = false;
5240 Entry.isInReg = false;
5241 Entry.isSRet = true;
5242 Entry.isNest = false;
5243 Entry.isByVal = false;
Stephen Lin456ca042013-04-20 05:14:40 +00005244 Entry.isReturned = false;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005245 Entry.Alignment = Align;
5246 Args.push_back(Entry);
5247 RetTy = Type::getVoidTy(FTy->getContext());
5248 }
5249
Dan Gohman46510a72010-04-15 01:51:59 +00005250 for (ImmutableCallSite::arg_iterator i = CS.arg_begin(), e = CS.arg_end();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005251 i != e; ++i) {
Rafael Espindola3fa82832011-05-13 15:18:06 +00005252 const Value *V = *i;
5253
5254 // Skip empty types
5255 if (V->getType()->isEmptyTy())
5256 continue;
5257
5258 SDValue ArgNode = getValue(V);
5259 Entry.Node = ArgNode; Entry.Ty = V->getType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005260
5261 unsigned attrInd = i - CS.arg_begin() + 1;
Stephen Lin456ca042013-04-20 05:14:40 +00005262 Entry.isSExt = CS.paramHasAttr(attrInd, Attribute::SExt);
5263 Entry.isZExt = CS.paramHasAttr(attrInd, Attribute::ZExt);
5264 Entry.isInReg = CS.paramHasAttr(attrInd, Attribute::InReg);
5265 Entry.isSRet = CS.paramHasAttr(attrInd, Attribute::StructRet);
5266 Entry.isNest = CS.paramHasAttr(attrInd, Attribute::Nest);
5267 Entry.isByVal = CS.paramHasAttr(attrInd, Attribute::ByVal);
5268 Entry.isReturned = CS.paramHasAttr(attrInd, Attribute::Returned);
5269 Entry.Alignment = CS.getParamAlignment(attrInd);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005270 Args.push_back(Entry);
5271 }
5272
Chris Lattner512063d2010-04-05 06:19:28 +00005273 if (LandingPad) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005274 // Insert a label before the invoke call to mark the try range. This can be
5275 // used to detect deletion of the invoke via the MachineModuleInfo.
Chris Lattner512063d2010-04-05 06:19:28 +00005276 BeginLabel = MMI.getContext().CreateTempSymbol();
Jim Grosbach1b747ad2009-08-11 00:09:57 +00005277
Jim Grosbachca752c92010-01-28 01:45:32 +00005278 // For SjLj, keep track of which landing pads go with which invokes
5279 // so as to maintain the ordering of pads in the LSDA.
Chris Lattner512063d2010-04-05 06:19:28 +00005280 unsigned CallSiteIndex = MMI.getCurrentCallSite();
Jim Grosbachca752c92010-01-28 01:45:32 +00005281 if (CallSiteIndex) {
Chris Lattner512063d2010-04-05 06:19:28 +00005282 MMI.setCallSiteBeginLabel(BeginLabel, CallSiteIndex);
Bill Wendling30e67402011-10-05 22:24:35 +00005283 LPadToCallSiteMap[LandingPad].push_back(CallSiteIndex);
Bill Wendlinga8512ed2011-10-04 22:00:35 +00005284
Jim Grosbachca752c92010-01-28 01:45:32 +00005285 // Now that the call site is handled, stop tracking it.
Chris Lattner512063d2010-04-05 06:19:28 +00005286 MMI.setCurrentCallSite(0);
Jim Grosbachca752c92010-01-28 01:45:32 +00005287 }
5288
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005289 // Both PendingLoads and PendingExports must be flushed here;
5290 // this call might not return.
5291 (void)getRoot();
Andrew Trickac6d9be2013-05-25 02:42:55 +00005292 DAG.setRoot(DAG.getEHLabel(getCurSDLoc(), getControlRoot(), BeginLabel));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005293 }
5294
Dan Gohman98ca4f22009-08-05 01:29:28 +00005295 // Check if target-independent constraints permit a tail call here.
5296 // Target-dependent constraints are checked within TLI.LowerCallTo.
Bill Wendling1a17bd22013-01-18 21:50:24 +00005297 if (isTailCall && !isInTailCallPosition(CS, TLI))
Dan Gohman98ca4f22009-08-05 01:29:28 +00005298 isTailCall = false;
5299
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00005300 TargetLowering::
5301 CallLoweringInfo CLI(getRoot(), RetTy, FTy, isTailCall, Callee, Args, DAG,
Andrew Trickac6d9be2013-05-25 02:42:55 +00005302 getCurSDLoc(), CS);
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00005303 std::pair<SDValue,SDValue> Result = TLI.LowerCallTo(CLI);
Dan Gohman98ca4f22009-08-05 01:29:28 +00005304 assert((isTailCall || Result.second.getNode()) &&
5305 "Non-null chain expected with non-tail call!");
5306 assert((Result.second.getNode() || !Result.first.getNode()) &&
5307 "Null value expected with tail call!");
Bill Wendlinge80ae832009-12-22 00:50:32 +00005308 if (Result.first.getNode()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005309 setValue(CS.getInstruction(), Result.first);
Bill Wendlinge80ae832009-12-22 00:50:32 +00005310 } else if (!CanLowerReturn && Result.second.getNode()) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005311 // The instruction result is the result of loading from the
5312 // hidden sret parameter.
5313 SmallVector<EVT, 1> PVTs;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005314 Type *PtrRetTy = PointerType::getUnqual(FTy->getReturnType());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005315
5316 ComputeValueVTs(TLI, PtrRetTy, PVTs);
5317 assert(PVTs.size() == 1 && "Pointers should fit in one register");
5318 EVT PtrVT = PVTs[0];
Eli Friedman2db0e9e2012-05-25 00:09:29 +00005319
5320 SmallVector<EVT, 4> RetTys;
5321 SmallVector<uint64_t, 4> Offsets;
5322 RetTy = FTy->getReturnType();
5323 ComputeValueVTs(TLI, RetTy, RetTys, &Offsets);
5324
5325 unsigned NumValues = RetTys.size();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005326 SmallVector<SDValue, 4> Values(NumValues);
5327 SmallVector<SDValue, 4> Chains(NumValues);
5328
5329 for (unsigned i = 0; i < NumValues; ++i) {
Andrew Trickac6d9be2013-05-25 02:42:55 +00005330 SDValue Add = DAG.getNode(ISD::ADD, getCurSDLoc(), PtrVT,
Bill Wendlinge80ae832009-12-22 00:50:32 +00005331 DemoteStackSlot,
5332 DAG.getConstant(Offsets[i], PtrVT));
Andrew Trickac6d9be2013-05-25 02:42:55 +00005333 SDValue L = DAG.getLoad(RetTys[i], getCurSDLoc(), Result.second, Add,
Chris Lattnerecf42c42010-09-21 16:36:31 +00005334 MachinePointerInfo::getFixedStack(DemoteStackIdx, Offsets[i]),
Pete Cooperd752e0f2011-11-08 18:42:53 +00005335 false, false, false, 1);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005336 Values[i] = L;
5337 Chains[i] = L.getValue(1);
5338 }
Bill Wendlinge80ae832009-12-22 00:50:32 +00005339
Andrew Trickac6d9be2013-05-25 02:42:55 +00005340 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurSDLoc(),
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005341 MVT::Other, &Chains[0], NumValues);
5342 PendingLoads.push_back(Chain);
Michael J. Spencere70c5262010-10-16 08:25:21 +00005343
Bill Wendling4533cac2010-01-28 21:51:40 +00005344 setValue(CS.getInstruction(),
Andrew Trickac6d9be2013-05-25 02:42:55 +00005345 DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(),
Bill Wendling4533cac2010-01-28 21:51:40 +00005346 DAG.getVTList(&RetTys[0], RetTys.size()),
Eli Friedman2db0e9e2012-05-25 00:09:29 +00005347 &Values[0], Values.size()));
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005348 }
Bill Wendlinge80ae832009-12-22 00:50:32 +00005349
Evan Chengc249e482011-04-01 19:57:01 +00005350 // Assign order to nodes here. If the call does not produce a result, it won't
5351 // be mapped to a SDNode and visit() will not assign it an order number.
Evan Cheng8380c032011-04-01 19:42:22 +00005352 if (!Result.second.getNode()) {
Evan Chengc249e482011-04-01 19:57:01 +00005353 // As a special case, a null chain means that a tail call has been emitted and
5354 // the DAG root is already updated.
Dan Gohman98ca4f22009-08-05 01:29:28 +00005355 HasTailCall = true;
Evan Cheng8380c032011-04-01 19:42:22 +00005356 ++SDNodeOrder;
5357 AssignOrderingToNode(DAG.getRoot().getNode());
5358 } else {
5359 DAG.setRoot(Result.second);
5360 ++SDNodeOrder;
5361 AssignOrderingToNode(Result.second.getNode());
5362 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005363
Chris Lattner512063d2010-04-05 06:19:28 +00005364 if (LandingPad) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005365 // Insert a label at the end of the invoke call to mark the try range. This
5366 // can be used to detect deletion of the invoke via the MachineModuleInfo.
Chris Lattner512063d2010-04-05 06:19:28 +00005367 MCSymbol *EndLabel = MMI.getContext().CreateTempSymbol();
Andrew Trickac6d9be2013-05-25 02:42:55 +00005368 DAG.setRoot(DAG.getEHLabel(getCurSDLoc(), getRoot(), EndLabel));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005369
5370 // Inform MachineModuleInfo of range.
Chris Lattner512063d2010-04-05 06:19:28 +00005371 MMI.addInvoke(LandingPad, BeginLabel, EndLabel);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005372 }
5373}
5374
Chris Lattner8047d9a2009-12-24 00:37:38 +00005375/// IsOnlyUsedInZeroEqualityComparison - Return true if it only matters that the
5376/// value is equal or not-equal to zero.
Dan Gohman46510a72010-04-15 01:51:59 +00005377static bool IsOnlyUsedInZeroEqualityComparison(const Value *V) {
5378 for (Value::const_use_iterator UI = V->use_begin(), E = V->use_end();
Chris Lattner8047d9a2009-12-24 00:37:38 +00005379 UI != E; ++UI) {
Dan Gohman46510a72010-04-15 01:51:59 +00005380 if (const ICmpInst *IC = dyn_cast<ICmpInst>(*UI))
Chris Lattner8047d9a2009-12-24 00:37:38 +00005381 if (IC->isEquality())
Dan Gohman46510a72010-04-15 01:51:59 +00005382 if (const Constant *C = dyn_cast<Constant>(IC->getOperand(1)))
Chris Lattner8047d9a2009-12-24 00:37:38 +00005383 if (C->isNullValue())
5384 continue;
5385 // Unknown instruction.
5386 return false;
5387 }
5388 return true;
5389}
5390
Dan Gohman46510a72010-04-15 01:51:59 +00005391static SDValue getMemCmpLoad(const Value *PtrVal, MVT LoadVT,
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005392 Type *LoadTy,
Chris Lattner8047d9a2009-12-24 00:37:38 +00005393 SelectionDAGBuilder &Builder) {
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005394
Chris Lattner8047d9a2009-12-24 00:37:38 +00005395 // Check to see if this load can be trivially constant folded, e.g. if the
5396 // input is from a string literal.
Dan Gohman46510a72010-04-15 01:51:59 +00005397 if (const Constant *LoadInput = dyn_cast<Constant>(PtrVal)) {
Chris Lattner8047d9a2009-12-24 00:37:38 +00005398 // Cast pointer to the type we really want to load.
Dan Gohman46510a72010-04-15 01:51:59 +00005399 LoadInput = ConstantExpr::getBitCast(const_cast<Constant *>(LoadInput),
Chris Lattner8047d9a2009-12-24 00:37:38 +00005400 PointerType::getUnqual(LoadTy));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005401
Dan Gohman46510a72010-04-15 01:51:59 +00005402 if (const Constant *LoadCst =
5403 ConstantFoldLoadFromConstPtr(const_cast<Constant *>(LoadInput),
5404 Builder.TD))
Chris Lattner8047d9a2009-12-24 00:37:38 +00005405 return Builder.getValue(LoadCst);
5406 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005407
Chris Lattner8047d9a2009-12-24 00:37:38 +00005408 // Otherwise, we have to emit the load. If the pointer is to unfoldable but
5409 // still constant memory, the input chain can be the entry node.
5410 SDValue Root;
5411 bool ConstantMemory = false;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005412
Chris Lattner8047d9a2009-12-24 00:37:38 +00005413 // Do not serialize (non-volatile) loads of constant memory with anything.
5414 if (Builder.AA->pointsToConstantMemory(PtrVal)) {
5415 Root = Builder.DAG.getEntryNode();
5416 ConstantMemory = true;
5417 } else {
5418 // Do not serialize non-volatile loads against each other.
5419 Root = Builder.DAG.getRoot();
5420 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005421
Chris Lattner8047d9a2009-12-24 00:37:38 +00005422 SDValue Ptr = Builder.getValue(PtrVal);
Andrew Trickac6d9be2013-05-25 02:42:55 +00005423 SDValue LoadVal = Builder.DAG.getLoad(LoadVT, Builder.getCurSDLoc(), Root,
Chris Lattnerecf42c42010-09-21 16:36:31 +00005424 Ptr, MachinePointerInfo(PtrVal),
David Greene1e559442010-02-15 17:00:31 +00005425 false /*volatile*/,
Pete Cooperd752e0f2011-11-08 18:42:53 +00005426 false /*nontemporal*/,
5427 false /*isinvariant*/, 1 /* align=1 */);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005428
Chris Lattner8047d9a2009-12-24 00:37:38 +00005429 if (!ConstantMemory)
5430 Builder.PendingLoads.push_back(LoadVal.getValue(1));
5431 return LoadVal;
5432}
5433
5434
5435/// visitMemCmpCall - See if we can lower a call to memcmp in an optimized form.
5436/// If so, return true and lower it, otherwise return false and it will be
5437/// lowered like a normal call.
Dan Gohman46510a72010-04-15 01:51:59 +00005438bool SelectionDAGBuilder::visitMemCmpCall(const CallInst &I) {
Chris Lattner8047d9a2009-12-24 00:37:38 +00005439 // Verify that the prototype makes sense. int memcmp(void*,void*,size_t)
Gabor Greif37387d52010-06-30 12:55:46 +00005440 if (I.getNumArgOperands() != 3)
Chris Lattner8047d9a2009-12-24 00:37:38 +00005441 return false;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005442
Gabor Greif0635f352010-06-25 09:38:13 +00005443 const Value *LHS = I.getArgOperand(0), *RHS = I.getArgOperand(1);
Duncan Sands1df98592010-02-16 11:11:14 +00005444 if (!LHS->getType()->isPointerTy() || !RHS->getType()->isPointerTy() ||
Gabor Greif0635f352010-06-25 09:38:13 +00005445 !I.getArgOperand(2)->getType()->isIntegerTy() ||
Duncan Sands1df98592010-02-16 11:11:14 +00005446 !I.getType()->isIntegerTy())
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005447 return false;
5448
Gabor Greif0635f352010-06-25 09:38:13 +00005449 const ConstantInt *Size = dyn_cast<ConstantInt>(I.getArgOperand(2));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005450
Chris Lattner8047d9a2009-12-24 00:37:38 +00005451 // memcmp(S1,S2,2) != 0 -> (*(short*)LHS != *(short*)RHS) != 0
5452 // memcmp(S1,S2,4) != 0 -> (*(int*)LHS != *(int*)RHS) != 0
Chris Lattner04b091a2009-12-24 01:07:17 +00005453 if (Size && IsOnlyUsedInZeroEqualityComparison(&I)) {
5454 bool ActuallyDoIt = true;
5455 MVT LoadVT;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005456 Type *LoadTy;
Chris Lattner04b091a2009-12-24 01:07:17 +00005457 switch (Size->getZExtValue()) {
5458 default:
5459 LoadVT = MVT::Other;
5460 LoadTy = 0;
5461 ActuallyDoIt = false;
5462 break;
5463 case 2:
5464 LoadVT = MVT::i16;
5465 LoadTy = Type::getInt16Ty(Size->getContext());
5466 break;
5467 case 4:
5468 LoadVT = MVT::i32;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005469 LoadTy = Type::getInt32Ty(Size->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00005470 break;
5471 case 8:
5472 LoadVT = MVT::i64;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005473 LoadTy = Type::getInt64Ty(Size->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00005474 break;
5475 /*
5476 case 16:
5477 LoadVT = MVT::v4i32;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005478 LoadTy = Type::getInt32Ty(Size->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00005479 LoadTy = VectorType::get(LoadTy, 4);
5480 break;
5481 */
5482 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005483
Chris Lattner04b091a2009-12-24 01:07:17 +00005484 // This turns into unaligned loads. We only do this if the target natively
5485 // supports the MVT we'll be loading or if it is small enough (<= 4) that
5486 // we'll only produce a small number of byte loads.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005487
Chris Lattner04b091a2009-12-24 01:07:17 +00005488 // Require that we can find a legal MVT, and only do this if the target
5489 // supports unaligned loads of that type. Expanding into byte loads would
5490 // bloat the code.
5491 if (ActuallyDoIt && Size->getZExtValue() > 4) {
5492 // TODO: Handle 5 byte compare as 4-byte + 1 byte.
5493 // TODO: Handle 8 byte compare on x86-32 as two 32-bit loads.
5494 if (!TLI.isTypeLegal(LoadVT) ||!TLI.allowsUnalignedMemoryAccesses(LoadVT))
5495 ActuallyDoIt = false;
5496 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005497
Chris Lattner04b091a2009-12-24 01:07:17 +00005498 if (ActuallyDoIt) {
5499 SDValue LHSVal = getMemCmpLoad(LHS, LoadVT, LoadTy, *this);
5500 SDValue RHSVal = getMemCmpLoad(RHS, LoadVT, LoadTy, *this);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005501
Andrew Trickac6d9be2013-05-25 02:42:55 +00005502 SDValue Res = DAG.getSetCC(getCurSDLoc(), MVT::i1, LHSVal, RHSVal,
Chris Lattner04b091a2009-12-24 01:07:17 +00005503 ISD::SETNE);
5504 EVT CallVT = TLI.getValueType(I.getType(), true);
Andrew Trickac6d9be2013-05-25 02:42:55 +00005505 setValue(&I, DAG.getZExtOrTrunc(Res, getCurSDLoc(), CallVT));
Chris Lattner04b091a2009-12-24 01:07:17 +00005506 return true;
5507 }
Chris Lattner8047d9a2009-12-24 00:37:38 +00005508 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005509
5510
Chris Lattner8047d9a2009-12-24 00:37:38 +00005511 return false;
5512}
5513
Bob Wilson53624a22012-08-03 23:29:17 +00005514/// visitUnaryFloatCall - If a call instruction is a unary floating-point
5515/// operation (as expected), translate it to an SDNode with the specified opcode
5516/// and return true.
5517bool SelectionDAGBuilder::visitUnaryFloatCall(const CallInst &I,
5518 unsigned Opcode) {
5519 // Sanity check that it really is a unary floating-point call.
5520 if (I.getNumArgOperands() != 1 ||
5521 !I.getArgOperand(0)->getType()->isFloatingPointTy() ||
5522 I.getType() != I.getArgOperand(0)->getType() ||
5523 !I.onlyReadsMemory())
5524 return false;
5525
5526 SDValue Tmp = getValue(I.getArgOperand(0));
Andrew Trickac6d9be2013-05-25 02:42:55 +00005527 setValue(&I, DAG.getNode(Opcode, getCurSDLoc(), Tmp.getValueType(), Tmp));
Bob Wilson53624a22012-08-03 23:29:17 +00005528 return true;
5529}
Chris Lattner8047d9a2009-12-24 00:37:38 +00005530
Dan Gohman46510a72010-04-15 01:51:59 +00005531void SelectionDAGBuilder::visitCall(const CallInst &I) {
Chris Lattner598751e2010-07-05 05:36:21 +00005532 // Handle inline assembly differently.
5533 if (isa<InlineAsm>(I.getCalledValue())) {
5534 visitInlineAsm(&I);
5535 return;
5536 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005537
Michael J. Spencer391b43b2010-10-21 20:49:23 +00005538 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Michael J. Spencerc9c137b2012-02-22 19:06:13 +00005539 ComputeUsesVAFloatArgument(I, &MMI);
Michael J. Spencer391b43b2010-10-21 20:49:23 +00005540
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005541 const char *RenameFn = 0;
5542 if (Function *F = I.getCalledFunction()) {
5543 if (F->isDeclaration()) {
Chris Lattner598751e2010-07-05 05:36:21 +00005544 if (const TargetIntrinsicInfo *II = TM.getIntrinsicInfo()) {
Dale Johannesen49de9822009-02-05 01:49:45 +00005545 if (unsigned IID = II->getIntrinsicID(F)) {
5546 RenameFn = visitIntrinsicCall(I, IID);
5547 if (!RenameFn)
5548 return;
5549 }
5550 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005551 if (unsigned IID = F->getIntrinsicID()) {
5552 RenameFn = visitIntrinsicCall(I, IID);
5553 if (!RenameFn)
5554 return;
5555 }
5556 }
5557
5558 // Check for well-known libc/libm calls. If the function is internal, it
5559 // can't be a library call.
Bob Wilson982dc842012-08-03 21:26:24 +00005560 LibFunc::Func Func;
5561 if (!F->hasLocalLinkage() && F->hasName() &&
5562 LibInfo->getLibFunc(F->getName(), Func) &&
5563 LibInfo->hasOptimizedCodeGen(Func)) {
5564 switch (Func) {
5565 default: break;
5566 case LibFunc::copysign:
5567 case LibFunc::copysignf:
5568 case LibFunc::copysignl:
Gabor Greif37387d52010-06-30 12:55:46 +00005569 if (I.getNumArgOperands() == 2 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005570 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5571 I.getType() == I.getArgOperand(0)->getType() &&
Bob Wilson53624a22012-08-03 23:29:17 +00005572 I.getType() == I.getArgOperand(1)->getType() &&
5573 I.onlyReadsMemory()) {
Gabor Greif0635f352010-06-25 09:38:13 +00005574 SDValue LHS = getValue(I.getArgOperand(0));
5575 SDValue RHS = getValue(I.getArgOperand(1));
Andrew Trickac6d9be2013-05-25 02:42:55 +00005576 setValue(&I, DAG.getNode(ISD::FCOPYSIGN, getCurSDLoc(),
Bill Wendling0d580132009-12-23 01:28:19 +00005577 LHS.getValueType(), LHS, RHS));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005578 return;
5579 }
Bob Wilson982dc842012-08-03 21:26:24 +00005580 break;
5581 case LibFunc::fabs:
5582 case LibFunc::fabsf:
5583 case LibFunc::fabsl:
Bob Wilson53624a22012-08-03 23:29:17 +00005584 if (visitUnaryFloatCall(I, ISD::FABS))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005585 return;
Bob Wilson982dc842012-08-03 21:26:24 +00005586 break;
5587 case LibFunc::sin:
5588 case LibFunc::sinf:
5589 case LibFunc::sinl:
Bob Wilson53624a22012-08-03 23:29:17 +00005590 if (visitUnaryFloatCall(I, ISD::FSIN))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005591 return;
Bob Wilson982dc842012-08-03 21:26:24 +00005592 break;
5593 case LibFunc::cos:
5594 case LibFunc::cosf:
5595 case LibFunc::cosl:
Bob Wilson53624a22012-08-03 23:29:17 +00005596 if (visitUnaryFloatCall(I, ISD::FCOS))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005597 return;
Bob Wilson982dc842012-08-03 21:26:24 +00005598 break;
5599 case LibFunc::sqrt:
5600 case LibFunc::sqrtf:
5601 case LibFunc::sqrtl:
Bob Wilson53624a22012-08-03 23:29:17 +00005602 if (visitUnaryFloatCall(I, ISD::FSQRT))
Dale Johannesen52fb79b2009-09-25 17:23:22 +00005603 return;
Bob Wilson982dc842012-08-03 21:26:24 +00005604 break;
5605 case LibFunc::floor:
5606 case LibFunc::floorf:
5607 case LibFunc::floorl:
Bob Wilson53624a22012-08-03 23:29:17 +00005608 if (visitUnaryFloatCall(I, ISD::FFLOOR))
Owen Anderson4a4fdf32011-12-08 19:32:14 +00005609 return;
Bob Wilson982dc842012-08-03 21:26:24 +00005610 break;
5611 case LibFunc::nearbyint:
5612 case LibFunc::nearbyintf:
5613 case LibFunc::nearbyintl:
Bob Wilson53624a22012-08-03 23:29:17 +00005614 if (visitUnaryFloatCall(I, ISD::FNEARBYINT))
Owen Anderson4a4fdf32011-12-08 19:32:14 +00005615 return;
Bob Wilson982dc842012-08-03 21:26:24 +00005616 break;
5617 case LibFunc::ceil:
5618 case LibFunc::ceilf:
5619 case LibFunc::ceill:
Bob Wilson53624a22012-08-03 23:29:17 +00005620 if (visitUnaryFloatCall(I, ISD::FCEIL))
Owen Anderson4a4fdf32011-12-08 19:32:14 +00005621 return;
Bob Wilson982dc842012-08-03 21:26:24 +00005622 break;
5623 case LibFunc::rint:
5624 case LibFunc::rintf:
5625 case LibFunc::rintl:
Bob Wilson53624a22012-08-03 23:29:17 +00005626 if (visitUnaryFloatCall(I, ISD::FRINT))
Owen Anderson4a4fdf32011-12-08 19:32:14 +00005627 return;
Bob Wilson982dc842012-08-03 21:26:24 +00005628 break;
5629 case LibFunc::trunc:
5630 case LibFunc::truncf:
5631 case LibFunc::truncl:
Bob Wilson53624a22012-08-03 23:29:17 +00005632 if (visitUnaryFloatCall(I, ISD::FTRUNC))
Owen Anderson4a4fdf32011-12-08 19:32:14 +00005633 return;
Bob Wilson982dc842012-08-03 21:26:24 +00005634 break;
5635 case LibFunc::log2:
5636 case LibFunc::log2f:
5637 case LibFunc::log2l:
Bob Wilson53624a22012-08-03 23:29:17 +00005638 if (visitUnaryFloatCall(I, ISD::FLOG2))
Owen Anderson4e0adfa2011-12-15 00:54:12 +00005639 return;
Bob Wilson982dc842012-08-03 21:26:24 +00005640 break;
5641 case LibFunc::exp2:
5642 case LibFunc::exp2f:
5643 case LibFunc::exp2l:
Bob Wilson53624a22012-08-03 23:29:17 +00005644 if (visitUnaryFloatCall(I, ISD::FEXP2))
Owen Anderson4e0adfa2011-12-15 00:54:12 +00005645 return;
Bob Wilson982dc842012-08-03 21:26:24 +00005646 break;
5647 case LibFunc::memcmp:
Chris Lattner8047d9a2009-12-24 00:37:38 +00005648 if (visitMemCmpCall(I))
5649 return;
Bob Wilson982dc842012-08-03 21:26:24 +00005650 break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005651 }
5652 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005653 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005654
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005655 SDValue Callee;
5656 if (!RenameFn)
Gabor Greif0635f352010-06-25 09:38:13 +00005657 Callee = getValue(I.getCalledValue());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005658 else
Bill Wendling056292f2008-09-16 21:48:12 +00005659 Callee = DAG.getExternalSymbol(RenameFn, TLI.getPointerTy());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005660
Bill Wendling0d580132009-12-23 01:28:19 +00005661 // Check if we can potentially perform a tail call. More detailed checking is
5662 // be done within LowerCallTo, after more information about the call is known.
Evan Cheng11e67932010-01-26 23:13:04 +00005663 LowerCallTo(&I, Callee, I.isTailCall());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005664}
5665
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005666namespace {
Dan Gohman462f6b52010-05-29 17:53:24 +00005667
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005668/// AsmOperandInfo - This contains information for each constraint that we are
5669/// lowering.
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005670class SDISelAsmOperandInfo : public TargetLowering::AsmOperandInfo {
Cedric Venetaff9c272009-02-14 16:06:42 +00005671public:
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005672 /// CallOperand - If this is the result output operand or a clobber
5673 /// this is null, otherwise it is the incoming operand to the CallInst.
5674 /// This gets modified as the asm is processed.
5675 SDValue CallOperand;
5676
5677 /// AssignedRegs - If this is a register or register class operand, this
5678 /// contains the set of register corresponding to the operand.
5679 RegsForValue AssignedRegs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005680
John Thompsoneac6e1d2010-09-13 18:15:37 +00005681 explicit SDISelAsmOperandInfo(const TargetLowering::AsmOperandInfo &info)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005682 : TargetLowering::AsmOperandInfo(info), CallOperand(0,0) {
5683 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005684
Owen Andersone50ed302009-08-10 22:56:29 +00005685 /// getCallOperandValEVT - Return the EVT of the Value* that this operand
Chris Lattner81249c92008-10-17 17:05:25 +00005686 /// corresponds to. If there is no Value* for this operand, it returns
Owen Anderson825b72b2009-08-11 20:47:22 +00005687 /// MVT::Other.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005688 EVT getCallOperandValEVT(LLVMContext &Context,
Owen Anderson1d0be152009-08-13 21:58:54 +00005689 const TargetLowering &TLI,
Micah Villmow3574eca2012-10-08 16:38:25 +00005690 const DataLayout *TD) const {
Owen Anderson825b72b2009-08-11 20:47:22 +00005691 if (CallOperandVal == 0) return MVT::Other;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005692
Chris Lattner81249c92008-10-17 17:05:25 +00005693 if (isa<BasicBlock>(CallOperandVal))
5694 return TLI.getPointerTy();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005695
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005696 llvm::Type *OpTy = CallOperandVal->getType();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005697
Eric Christophercef81b72011-05-09 20:04:43 +00005698 // FIXME: code duplicated from TargetLowering::ParseConstraints().
Chris Lattner81249c92008-10-17 17:05:25 +00005699 // If this is an indirect operand, the operand is a pointer to the
5700 // accessed type.
Bob Wilsone261b0c2009-12-22 18:34:19 +00005701 if (isIndirect) {
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005702 llvm::PointerType *PtrTy = dyn_cast<PointerType>(OpTy);
Bob Wilsone261b0c2009-12-22 18:34:19 +00005703 if (!PtrTy)
Chris Lattner75361b62010-04-07 22:58:41 +00005704 report_fatal_error("Indirect operand for inline asm not a pointer!");
Bob Wilsone261b0c2009-12-22 18:34:19 +00005705 OpTy = PtrTy->getElementType();
5706 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005707
Eric Christophercef81b72011-05-09 20:04:43 +00005708 // Look for vector wrapped in a struct. e.g. { <16 x i8> }.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005709 if (StructType *STy = dyn_cast<StructType>(OpTy))
Eric Christophercef81b72011-05-09 20:04:43 +00005710 if (STy->getNumElements() == 1)
5711 OpTy = STy->getElementType(0);
5712
Chris Lattner81249c92008-10-17 17:05:25 +00005713 // If OpTy is not a single value, it may be a struct/union that we
5714 // can tile with integers.
5715 if (!OpTy->isSingleValueType() && OpTy->isSized()) {
5716 unsigned BitSize = TD->getTypeSizeInBits(OpTy);
5717 switch (BitSize) {
5718 default: break;
5719 case 1:
5720 case 8:
5721 case 16:
5722 case 32:
5723 case 64:
Chris Lattnercfc14c12008-10-17 19:59:51 +00005724 case 128:
Owen Anderson1d0be152009-08-13 21:58:54 +00005725 OpTy = IntegerType::get(Context, BitSize);
Chris Lattner81249c92008-10-17 17:05:25 +00005726 break;
5727 }
5728 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005729
Chris Lattner81249c92008-10-17 17:05:25 +00005730 return TLI.getValueType(OpTy, true);
5731 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005732};
Dan Gohman462f6b52010-05-29 17:53:24 +00005733
John Thompson44ab89e2010-10-29 17:29:13 +00005734typedef SmallVector<SDISelAsmOperandInfo,16> SDISelAsmOperandInfoVector;
5735
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005736} // end anonymous namespace
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005737
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005738/// GetRegistersForValue - Assign registers (virtual or physical) for the
5739/// specified operand. We prefer to assign virtual registers, to allow the
Bob Wilson266d9452009-12-17 05:07:36 +00005740/// register allocator to handle the assignment process. However, if the asm
5741/// uses features that we can't model on machineinstrs, we have SDISel do the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005742/// allocation. This produces generally horrible, but correct, code.
5743///
5744/// OpInfo describes the operand.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005745///
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005746static void GetRegistersForValue(SelectionDAG &DAG,
5747 const TargetLowering &TLI,
Andrew Trickac6d9be2013-05-25 02:42:55 +00005748 SDLoc DL,
Benjamin Kramer8b93ff22012-02-24 14:01:17 +00005749 SDISelAsmOperandInfo &OpInfo) {
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005750 LLVMContext &Context = *DAG.getContext();
Owen Anderson23b9b192009-08-12 00:36:31 +00005751
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005752 MachineFunction &MF = DAG.getMachineFunction();
5753 SmallVector<unsigned, 4> Regs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005754
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005755 // If this is a constraint for a single physreg, or a constraint for a
5756 // register class, find it.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005757 std::pair<unsigned, const TargetRegisterClass*> PhysReg =
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005758 TLI.getRegForInlineAsmConstraint(OpInfo.ConstraintCode,
5759 OpInfo.ConstraintVT);
5760
5761 unsigned NumRegs = 1;
Owen Anderson825b72b2009-08-11 20:47:22 +00005762 if (OpInfo.ConstraintVT != MVT::Other) {
Chris Lattner01426e12008-10-21 00:45:36 +00005763 // If this is a FP input in an integer register (or visa versa) insert a bit
5764 // cast of the input value. More generally, handle any case where the input
5765 // value disagrees with the register class we plan to stick this in.
5766 if (OpInfo.Type == InlineAsm::isInput &&
5767 PhysReg.second && !PhysReg.second->hasType(OpInfo.ConstraintVT)) {
Owen Andersone50ed302009-08-10 22:56:29 +00005768 // Try to convert to the first EVT that the reg class contains. If the
Chris Lattner01426e12008-10-21 00:45:36 +00005769 // types are identical size, use a bitcast to convert (e.g. two differing
5770 // vector types).
Patrik Hagglund8963fec2012-12-19 12:23:01 +00005771 MVT RegVT = *PhysReg.second->vt_begin();
Chris Lattner01426e12008-10-21 00:45:36 +00005772 if (RegVT.getSizeInBits() == OpInfo.ConstraintVT.getSizeInBits()) {
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005773 OpInfo.CallOperand = DAG.getNode(ISD::BITCAST, DL,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00005774 RegVT, OpInfo.CallOperand);
Chris Lattner01426e12008-10-21 00:45:36 +00005775 OpInfo.ConstraintVT = RegVT;
5776 } else if (RegVT.isInteger() && OpInfo.ConstraintVT.isFloatingPoint()) {
5777 // If the input is a FP value and we want it in FP registers, do a
5778 // bitcast to the corresponding integer type. This turns an f64 value
5779 // into i64, which can be passed with two i32 values on a 32-bit
5780 // machine.
Patrik Hagglund8963fec2012-12-19 12:23:01 +00005781 RegVT = MVT::getIntegerVT(OpInfo.ConstraintVT.getSizeInBits());
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005782 OpInfo.CallOperand = DAG.getNode(ISD::BITCAST, DL,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00005783 RegVT, OpInfo.CallOperand);
Chris Lattner01426e12008-10-21 00:45:36 +00005784 OpInfo.ConstraintVT = RegVT;
5785 }
5786 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005787
Owen Anderson23b9b192009-08-12 00:36:31 +00005788 NumRegs = TLI.getNumRegisters(Context, OpInfo.ConstraintVT);
Chris Lattner01426e12008-10-21 00:45:36 +00005789 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005790
Patrik Hagglund8963fec2012-12-19 12:23:01 +00005791 MVT RegVT;
Owen Andersone50ed302009-08-10 22:56:29 +00005792 EVT ValueVT = OpInfo.ConstraintVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005793
5794 // If this is a constraint for a specific physical register, like {r17},
5795 // assign it now.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005796 if (unsigned AssignedReg = PhysReg.first) {
5797 const TargetRegisterClass *RC = PhysReg.second;
Owen Anderson825b72b2009-08-11 20:47:22 +00005798 if (OpInfo.ConstraintVT == MVT::Other)
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005799 ValueVT = *RC->vt_begin();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005800
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005801 // Get the actual register value type. This is important, because the user
5802 // may have asked for (e.g.) the AX register in i32 type. We need to
5803 // remember that AX is actually i16 to get the right extension.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005804 RegVT = *RC->vt_begin();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005805
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005806 // This is a explicit reference to a physical register.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005807 Regs.push_back(AssignedReg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005808
5809 // If this is an expanded reference, add the rest of the regs to Regs.
5810 if (NumRegs != 1) {
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005811 TargetRegisterClass::iterator I = RC->begin();
5812 for (; *I != AssignedReg; ++I)
5813 assert(I != RC->end() && "Didn't find reg!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005814
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005815 // Already added the first reg.
5816 --NumRegs; ++I;
5817 for (; NumRegs; --NumRegs, ++I) {
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005818 assert(I != RC->end() && "Ran out of registers to allocate!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005819 Regs.push_back(*I);
5820 }
5821 }
Bill Wendling651ad132009-12-22 01:25:10 +00005822
Dan Gohman7451d3e2010-05-29 17:03:36 +00005823 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005824 return;
5825 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005826
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005827 // Otherwise, if this was a reference to an LLVM register class, create vregs
5828 // for this reference.
Chris Lattnerb3b44842009-03-24 15:25:07 +00005829 if (const TargetRegisterClass *RC = PhysReg.second) {
5830 RegVT = *RC->vt_begin();
Owen Anderson825b72b2009-08-11 20:47:22 +00005831 if (OpInfo.ConstraintVT == MVT::Other)
Evan Chengfb112882009-03-23 08:01:15 +00005832 ValueVT = RegVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005833
Evan Chengfb112882009-03-23 08:01:15 +00005834 // Create the appropriate number of virtual registers.
5835 MachineRegisterInfo &RegInfo = MF.getRegInfo();
5836 for (; NumRegs; --NumRegs)
Chris Lattnerb3b44842009-03-24 15:25:07 +00005837 Regs.push_back(RegInfo.createVirtualRegister(RC));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005838
Dan Gohman7451d3e2010-05-29 17:03:36 +00005839 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
Evan Chengfb112882009-03-23 08:01:15 +00005840 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005841 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005842
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005843 // Otherwise, we couldn't allocate enough registers for this.
5844}
5845
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005846/// visitInlineAsm - Handle a call to an InlineAsm object.
5847///
Dan Gohman46510a72010-04-15 01:51:59 +00005848void SelectionDAGBuilder::visitInlineAsm(ImmutableCallSite CS) {
5849 const InlineAsm *IA = cast<InlineAsm>(CS.getCalledValue());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005850
5851 /// ConstraintOperands - Information about all of the constraints.
John Thompson44ab89e2010-10-29 17:29:13 +00005852 SDISelAsmOperandInfoVector ConstraintOperands;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005853
Evan Chengce1cdac2011-05-06 20:52:23 +00005854 TargetLowering::AsmOperandInfoVector
5855 TargetConstraints = TLI.ParseConstraints(CS);
5856
John Thompsoneac6e1d2010-09-13 18:15:37 +00005857 bool hasMemory = false;
Michael J. Spencere70c5262010-10-16 08:25:21 +00005858
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005859 unsigned ArgNo = 0; // ArgNo - The argument of the CallInst.
5860 unsigned ResNo = 0; // ResNo - The result number of the next output.
John Thompsoneac6e1d2010-09-13 18:15:37 +00005861 for (unsigned i = 0, e = TargetConstraints.size(); i != e; ++i) {
5862 ConstraintOperands.push_back(SDISelAsmOperandInfo(TargetConstraints[i]));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005863 SDISelAsmOperandInfo &OpInfo = ConstraintOperands.back();
Michael J. Spencere70c5262010-10-16 08:25:21 +00005864
Patrik Hagglundc698d3a2012-12-19 15:19:11 +00005865 MVT OpVT = MVT::Other;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005866
5867 // Compute the value type for each operand.
5868 switch (OpInfo.Type) {
5869 case InlineAsm::isOutput:
5870 // Indirect outputs just consume an argument.
5871 if (OpInfo.isIndirect) {
Dan Gohman46510a72010-04-15 01:51:59 +00005872 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005873 break;
5874 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005875
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005876 // The return value of the call is this value. As such, there is no
5877 // corresponding argument.
Nick Lewycky8de34002011-09-30 22:19:53 +00005878 assert(!CS.getType()->isVoidTy() && "Bad inline asm!");
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005879 if (StructType *STy = dyn_cast<StructType>(CS.getType())) {
Patrik Hagglundc698d3a2012-12-19 15:19:11 +00005880 OpVT = TLI.getSimpleValueType(STy->getElementType(ResNo));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005881 } else {
5882 assert(ResNo == 0 && "Asm only has one result!");
Patrik Hagglundc698d3a2012-12-19 15:19:11 +00005883 OpVT = TLI.getSimpleValueType(CS.getType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005884 }
5885 ++ResNo;
5886 break;
5887 case InlineAsm::isInput:
Dan Gohman46510a72010-04-15 01:51:59 +00005888 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005889 break;
5890 case InlineAsm::isClobber:
5891 // Nothing to do.
5892 break;
5893 }
5894
5895 // If this is an input or an indirect output, process the call argument.
5896 // BasicBlocks are labels, currently appearing only in asm's.
5897 if (OpInfo.CallOperandVal) {
Dan Gohman46510a72010-04-15 01:51:59 +00005898 if (const BasicBlock *BB = dyn_cast<BasicBlock>(OpInfo.CallOperandVal)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005899 OpInfo.CallOperand = DAG.getBasicBlock(FuncInfo.MBBMap[BB]);
Chris Lattner81249c92008-10-17 17:05:25 +00005900 } else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005901 OpInfo.CallOperand = getValue(OpInfo.CallOperandVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005902 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005903
Patrik Hagglundc698d3a2012-12-19 15:19:11 +00005904 OpVT = OpInfo.getCallOperandValEVT(*DAG.getContext(), TLI, TD).
5905 getSimpleVT();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005906 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005907
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005908 OpInfo.ConstraintVT = OpVT;
Michael J. Spencere70c5262010-10-16 08:25:21 +00005909
John Thompsoneac6e1d2010-09-13 18:15:37 +00005910 // Indirect operand accesses access memory.
5911 if (OpInfo.isIndirect)
5912 hasMemory = true;
5913 else {
5914 for (unsigned j = 0, ee = OpInfo.Codes.size(); j != ee; ++j) {
Evan Chengce1cdac2011-05-06 20:52:23 +00005915 TargetLowering::ConstraintType
5916 CType = TLI.getConstraintType(OpInfo.Codes[j]);
John Thompsoneac6e1d2010-09-13 18:15:37 +00005917 if (CType == TargetLowering::C_Memory) {
5918 hasMemory = true;
5919 break;
5920 }
5921 }
5922 }
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005923 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005924
John Thompsoneac6e1d2010-09-13 18:15:37 +00005925 SDValue Chain, Flag;
5926
5927 // We won't need to flush pending loads if this asm doesn't touch
5928 // memory and is nonvolatile.
5929 if (hasMemory || IA->hasSideEffects())
5930 Chain = getRoot();
5931 else
5932 Chain = DAG.getRoot();
5933
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005934 // Second pass over the constraints: compute which constraint option to use
5935 // and assign registers to constraints that want a specific physreg.
John Thompsoneac6e1d2010-09-13 18:15:37 +00005936 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005937 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005938
John Thompson54584742010-09-24 22:24:05 +00005939 // If this is an output operand with a matching input operand, look up the
5940 // matching input. If their types mismatch, e.g. one is an integer, the
5941 // other is floating point, or their sizes are different, flag it as an
5942 // error.
5943 if (OpInfo.hasMatchingInput()) {
5944 SDISelAsmOperandInfo &Input = ConstraintOperands[OpInfo.MatchingInput];
Michael J. Spencere70c5262010-10-16 08:25:21 +00005945
John Thompson54584742010-09-24 22:24:05 +00005946 if (OpInfo.ConstraintVT != Input.ConstraintVT) {
Bill Wendling96cb1122012-07-19 00:04:14 +00005947 std::pair<unsigned, const TargetRegisterClass*> MatchRC =
5948 TLI.getRegForInlineAsmConstraint(OpInfo.ConstraintCode,
Evan Cheng1dafa702011-08-23 19:17:21 +00005949 OpInfo.ConstraintVT);
Bill Wendling96cb1122012-07-19 00:04:14 +00005950 std::pair<unsigned, const TargetRegisterClass*> InputRC =
5951 TLI.getRegForInlineAsmConstraint(Input.ConstraintCode,
Evan Cheng1dafa702011-08-23 19:17:21 +00005952 Input.ConstraintVT);
John Thompson54584742010-09-24 22:24:05 +00005953 if ((OpInfo.ConstraintVT.isInteger() !=
5954 Input.ConstraintVT.isInteger()) ||
Eric Christopher5427ede2011-07-14 20:13:52 +00005955 (MatchRC.second != InputRC.second)) {
John Thompson54584742010-09-24 22:24:05 +00005956 report_fatal_error("Unsupported asm: input constraint"
5957 " with a matching output constraint of"
5958 " incompatible type!");
5959 }
5960 Input.ConstraintVT = OpInfo.ConstraintVT;
5961 }
5962 }
5963
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005964 // Compute the constraint code and ConstraintType to use.
Dale Johannesen1784d162010-06-25 21:55:36 +00005965 TLI.ComputeConstraintToUse(OpInfo, OpInfo.CallOperand, &DAG);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005966
Eric Christopherfffe3632013-01-11 18:12:39 +00005967 if (OpInfo.ConstraintType == TargetLowering::C_Memory &&
5968 OpInfo.Type == InlineAsm::isClobber)
5969 continue;
5970
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005971 // If this is a memory input, and if the operand is not indirect, do what we
5972 // need to to provide an address for the memory input.
5973 if (OpInfo.ConstraintType == TargetLowering::C_Memory &&
5974 !OpInfo.isIndirect) {
Evan Chengce1cdac2011-05-06 20:52:23 +00005975 assert((OpInfo.isMultipleAlternative ||
5976 (OpInfo.Type == InlineAsm::isInput)) &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005977 "Can only indirectify direct input operands!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005978
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005979 // Memory operands really want the address of the value. If we don't have
5980 // an indirect input, put it in the constpool if we can, otherwise spill
5981 // it to a stack slot.
Eric Christophere0b42c02011-06-03 17:21:23 +00005982 // TODO: This isn't quite right. We need to handle these according to
5983 // the addressing mode that the constraint wants. Also, this may take
5984 // an additional register for the computation and we don't want that
5985 // either.
Eric Christopher471e4222011-06-08 23:55:35 +00005986
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005987 // If the operand is a float, integer, or vector constant, spill to a
5988 // constant pool entry to get its address.
Dan Gohman46510a72010-04-15 01:51:59 +00005989 const Value *OpVal = OpInfo.CallOperandVal;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005990 if (isa<ConstantFP>(OpVal) || isa<ConstantInt>(OpVal) ||
Chris Lattnera78fa8c2012-01-27 03:08:05 +00005991 isa<ConstantVector>(OpVal) || isa<ConstantDataVector>(OpVal)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005992 OpInfo.CallOperand = DAG.getConstantPool(cast<Constant>(OpVal),
5993 TLI.getPointerTy());
5994 } else {
5995 // Otherwise, create a stack slot and emit a store to it before the
5996 // asm.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005997 Type *Ty = OpVal->getType();
Micah Villmow3574eca2012-10-08 16:38:25 +00005998 uint64_t TySize = TLI.getDataLayout()->getTypeAllocSize(Ty);
5999 unsigned Align = TLI.getDataLayout()->getPrefTypeAlignment(Ty);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006000 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00006001 int SSFI = MF.getFrameInfo()->CreateStackObject(TySize, Align, false);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006002 SDValue StackSlot = DAG.getFrameIndex(SSFI, TLI.getPointerTy());
Andrew Trickac6d9be2013-05-25 02:42:55 +00006003 Chain = DAG.getStore(Chain, getCurSDLoc(),
Chris Lattnerecf42c42010-09-21 16:36:31 +00006004 OpInfo.CallOperand, StackSlot,
6005 MachinePointerInfo::getFixedStack(SSFI),
David Greene1e559442010-02-15 17:00:31 +00006006 false, false, 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006007 OpInfo.CallOperand = StackSlot;
6008 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006009
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006010 // There is no longer a Value* corresponding to this operand.
6011 OpInfo.CallOperandVal = 0;
Bill Wendling651ad132009-12-22 01:25:10 +00006012
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006013 // It is now an indirect operand.
6014 OpInfo.isIndirect = true;
6015 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006016
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006017 // If this constraint is for a specific register, allocate it before
6018 // anything else.
6019 if (OpInfo.ConstraintType == TargetLowering::C_Register)
Andrew Trickac6d9be2013-05-25 02:42:55 +00006020 GetRegistersForValue(DAG, TLI, getCurSDLoc(), OpInfo);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006021 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006022
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006023 // Second pass - Loop over all of the operands, assigning virtual or physregs
Chris Lattner58f15c42008-10-17 16:21:11 +00006024 // to register class operands.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006025 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
6026 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006027
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006028 // C_Register operands have already been allocated, Other/Memory don't need
6029 // to be.
6030 if (OpInfo.ConstraintType == TargetLowering::C_RegisterClass)
Andrew Trickac6d9be2013-05-25 02:42:55 +00006031 GetRegistersForValue(DAG, TLI, getCurSDLoc(), OpInfo);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006032 }
6033
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006034 // AsmNodeOperands - The operands for the ISD::INLINEASM node.
6035 std::vector<SDValue> AsmNodeOperands;
6036 AsmNodeOperands.push_back(SDValue()); // reserve space for input chain
6037 AsmNodeOperands.push_back(
Dan Gohmanf2d7fb32010-01-04 21:00:54 +00006038 DAG.getTargetExternalSymbol(IA->getAsmString().c_str(),
6039 TLI.getPointerTy()));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006040
Chris Lattnerdecc2672010-04-07 05:20:54 +00006041 // If we have a !srcloc metadata node associated with it, we want to attach
6042 // this to the ultimately generated inline asm machineinstr. To do this, we
6043 // pass in the third operand as this (potentially null) inline asm MDNode.
6044 const MDNode *SrcLoc = CS.getInstruction()->getMetadata("srcloc");
6045 AsmNodeOperands.push_back(DAG.getMDNode(SrcLoc));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006046
Chad Rosier3d716882012-10-30 19:11:54 +00006047 // Remember the HasSideEffect, AlignStack, AsmDialect, MayLoad and MayStore
6048 // bits as operand 3.
Evan Chengc36b7062011-01-07 23:50:32 +00006049 unsigned ExtraInfo = 0;
6050 if (IA->hasSideEffects())
6051 ExtraInfo |= InlineAsm::Extra_HasSideEffects;
6052 if (IA->isAlignStack())
6053 ExtraInfo |= InlineAsm::Extra_IsAlignStack;
Chad Rosier77fffa62012-09-05 22:17:43 +00006054 // Set the asm dialect.
Chad Rosier2f1d8152012-09-05 22:40:13 +00006055 ExtraInfo |= IA->getDialect() * InlineAsm::Extra_AsmDialect;
Chad Rosier3d716882012-10-30 19:11:54 +00006056
6057 // Determine if this InlineAsm MayLoad or MayStore based on the constraints.
6058 for (unsigned i = 0, e = TargetConstraints.size(); i != e; ++i) {
6059 TargetLowering::AsmOperandInfo &OpInfo = TargetConstraints[i];
6060
6061 // Compute the constraint code and ConstraintType to use.
6062 TLI.ComputeConstraintToUse(OpInfo, SDValue());
6063
Chad Rosierdfa4cec2012-10-30 20:01:12 +00006064 // Ideally, we would only check against memory constraints. However, the
6065 // meaning of an other constraint can be target-specific and we can't easily
6066 // reason about it. Therefore, be conservative and set MayLoad/MayStore
6067 // for other constriants as well.
Chad Rosier3d716882012-10-30 19:11:54 +00006068 if (OpInfo.ConstraintType == TargetLowering::C_Memory ||
6069 OpInfo.ConstraintType == TargetLowering::C_Other) {
6070 if (OpInfo.Type == InlineAsm::isInput)
6071 ExtraInfo |= InlineAsm::Extra_MayLoad;
6072 else if (OpInfo.Type == InlineAsm::isOutput)
6073 ExtraInfo |= InlineAsm::Extra_MayStore;
Eric Christopherfffe3632013-01-11 18:12:39 +00006074 else if (OpInfo.Type == InlineAsm::isClobber)
6075 ExtraInfo |= (InlineAsm::Extra_MayLoad | InlineAsm::Extra_MayStore);
Chad Rosier3d716882012-10-30 19:11:54 +00006076 }
6077 }
6078
Evan Chengc36b7062011-01-07 23:50:32 +00006079 AsmNodeOperands.push_back(DAG.getTargetConstant(ExtraInfo,
6080 TLI.getPointerTy()));
Dale Johannesenf1e309e2010-07-02 20:16:09 +00006081
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006082 // Loop over all of the inputs, copying the operand values into the
6083 // appropriate registers and processing the output regs.
6084 RegsForValue RetValRegs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006085
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006086 // IndirectStoresToEmit - The set of stores to emit after the inline asm node.
6087 std::vector<std::pair<RegsForValue, Value*> > IndirectStoresToEmit;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006088
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006089 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
6090 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
6091
6092 switch (OpInfo.Type) {
6093 case InlineAsm::isOutput: {
6094 if (OpInfo.ConstraintType != TargetLowering::C_RegisterClass &&
6095 OpInfo.ConstraintType != TargetLowering::C_Register) {
6096 // Memory output, or 'other' output (e.g. 'X' constraint).
6097 assert(OpInfo.isIndirect && "Memory output must be indirect operand");
6098
6099 // Add information to the INLINEASM node to know about this output.
Chris Lattnerdecc2672010-04-07 05:20:54 +00006100 unsigned OpFlags = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1);
6101 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlags,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006102 TLI.getPointerTy()));
6103 AsmNodeOperands.push_back(OpInfo.CallOperand);
6104 break;
6105 }
6106
6107 // Otherwise, this is a register or register class output.
6108
6109 // Copy the output from the appropriate register. Find a register that
6110 // we can use.
Chris Lattnerfcd70902012-01-03 23:51:01 +00006111 if (OpInfo.AssignedRegs.Regs.empty()) {
6112 LLVMContext &Ctx = *DAG.getContext();
6113 Ctx.emitError(CS.getInstruction(),
6114 "couldn't allocate output register for constraint '" +
6115 Twine(OpInfo.ConstraintCode) + "'");
6116 break;
6117 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006118
6119 // If this is an indirect operand, store through the pointer after the
6120 // asm.
6121 if (OpInfo.isIndirect) {
6122 IndirectStoresToEmit.push_back(std::make_pair(OpInfo.AssignedRegs,
6123 OpInfo.CallOperandVal));
6124 } else {
6125 // This is the result value of the call.
Benjamin Kramerf0127052010-01-05 13:12:22 +00006126 assert(!CS.getType()->isVoidTy() && "Bad inline asm!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006127 // Concatenate this output onto the outputs list.
6128 RetValRegs.append(OpInfo.AssignedRegs);
6129 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006130
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006131 // Add information to the INLINEASM node to know that this register is
6132 // set.
Dale Johannesen913d3df2008-09-12 17:49:03 +00006133 OpInfo.AssignedRegs.AddInlineAsmOperands(OpInfo.isEarlyClobber ?
Chris Lattnerdecc2672010-04-07 05:20:54 +00006134 InlineAsm::Kind_RegDefEarlyClobber :
6135 InlineAsm::Kind_RegDef,
Evan Chengfb112882009-03-23 08:01:15 +00006136 false,
6137 0,
Bill Wendling46ada192010-03-02 01:55:18 +00006138 DAG,
Bill Wendling651ad132009-12-22 01:25:10 +00006139 AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006140 break;
6141 }
6142 case InlineAsm::isInput: {
6143 SDValue InOperandVal = OpInfo.CallOperand;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006144
Chris Lattner6bdcda32008-10-17 16:47:46 +00006145 if (OpInfo.isMatchingInputConstraint()) { // Matching constraint?
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006146 // If this is required to match an output register we have already set,
6147 // just use its register.
Chris Lattner58f15c42008-10-17 16:21:11 +00006148 unsigned OperandNo = OpInfo.getMatchedOperand();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006149
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006150 // Scan until we find the definition we already emitted of this operand.
6151 // When we find it, create a RegsForValue operand.
Chris Lattnerdecc2672010-04-07 05:20:54 +00006152 unsigned CurOp = InlineAsm::Op_FirstOperand;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006153 for (; OperandNo; --OperandNo) {
6154 // Advance to the next operand.
Evan Cheng697cbbf2009-03-20 18:03:34 +00006155 unsigned OpFlag =
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006156 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Chris Lattnerdecc2672010-04-07 05:20:54 +00006157 assert((InlineAsm::isRegDefKind(OpFlag) ||
6158 InlineAsm::isRegDefEarlyClobberKind(OpFlag) ||
6159 InlineAsm::isMemKind(OpFlag)) && "Skipped past definitions?");
Evan Cheng697cbbf2009-03-20 18:03:34 +00006160 CurOp += InlineAsm::getNumOperandRegisters(OpFlag)+1;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006161 }
6162
Evan Cheng697cbbf2009-03-20 18:03:34 +00006163 unsigned OpFlag =
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006164 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Chris Lattnerdecc2672010-04-07 05:20:54 +00006165 if (InlineAsm::isRegDefKind(OpFlag) ||
6166 InlineAsm::isRegDefEarlyClobberKind(OpFlag)) {
Evan Cheng697cbbf2009-03-20 18:03:34 +00006167 // Add (OpFlag&0xffff)>>3 registers to MatchedRegs.
Chris Lattner6129c372010-04-08 00:09:16 +00006168 if (OpInfo.isIndirect) {
6169 // This happens on gcc/testsuite/gcc.dg/pr8788-1.c
Dan Gohman99be8ae2010-04-19 22:41:47 +00006170 LLVMContext &Ctx = *DAG.getContext();
Chris Lattner6129c372010-04-08 00:09:16 +00006171 Ctx.emitError(CS.getInstruction(), "inline asm not supported yet:"
6172 " don't know how to handle tied "
6173 "indirect register inputs");
Chad Rosier75900222013-03-01 19:12:05 +00006174 report_fatal_error("Cannot handle indirect register inputs!");
Chris Lattner6129c372010-04-08 00:09:16 +00006175 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00006176
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006177 RegsForValue MatchedRegs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006178 MatchedRegs.ValueVTs.push_back(InOperandVal.getValueType());
Patrik Hagglunda61b17c2012-12-13 06:34:11 +00006179 MVT RegVT = AsmNodeOperands[CurOp+1].getSimpleValueType();
Evan Chengfb112882009-03-23 08:01:15 +00006180 MatchedRegs.RegVTs.push_back(RegVT);
6181 MachineRegisterInfo &RegInfo = DAG.getMachineFunction().getRegInfo();
Evan Cheng697cbbf2009-03-20 18:03:34 +00006182 for (unsigned i = 0, e = InlineAsm::getNumOperandRegisters(OpFlag);
Chad Rosier2871ba92013-04-24 22:53:10 +00006183 i != e; ++i) {
6184 if (const TargetRegisterClass *RC = TLI.getRegClassFor(RegVT))
6185 MatchedRegs.Regs.push_back(RegInfo.createVirtualRegister(RC));
6186 else {
6187 LLVMContext &Ctx = *DAG.getContext();
6188 Ctx.emitError(CS.getInstruction(), "inline asm error: This value"
6189 " type register class is not natively supported!");
6190 report_fatal_error("inline asm error: This value type register "
6191 "class is not natively supported!");
6192 }
6193 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006194 // Use the produced MatchedRegs object to
Andrew Trickac6d9be2013-05-25 02:42:55 +00006195 MatchedRegs.getCopyToRegs(InOperandVal, DAG, getCurSDLoc(),
Bill Wendlingf18eb582012-09-26 06:16:18 +00006196 Chain, &Flag, CS.getInstruction());
Chris Lattnerdecc2672010-04-07 05:20:54 +00006197 MatchedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse,
Evan Chengfb112882009-03-23 08:01:15 +00006198 true, OpInfo.getMatchedOperand(),
Bill Wendling46ada192010-03-02 01:55:18 +00006199 DAG, AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006200 break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006201 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00006202
Chris Lattnerdecc2672010-04-07 05:20:54 +00006203 assert(InlineAsm::isMemKind(OpFlag) && "Unknown matching constraint!");
6204 assert(InlineAsm::getNumOperandRegisters(OpFlag) == 1 &&
6205 "Unexpected number of operands");
6206 // Add information to the INLINEASM node to know about this input.
6207 // See InlineAsm.h isUseOperandTiedToDef.
6208 OpFlag = InlineAsm::getFlagWordForMatchingOp(OpFlag,
6209 OpInfo.getMatchedOperand());
6210 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlag,
6211 TLI.getPointerTy()));
6212 AsmNodeOperands.push_back(AsmNodeOperands[CurOp+1]);
6213 break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006214 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006215
Dale Johannesenb5611a62010-07-13 20:17:05 +00006216 // Treat indirect 'X' constraint as memory.
Michael J. Spencere70c5262010-10-16 08:25:21 +00006217 if (OpInfo.ConstraintType == TargetLowering::C_Other &&
6218 OpInfo.isIndirect)
Dale Johannesenb5611a62010-07-13 20:17:05 +00006219 OpInfo.ConstraintType = TargetLowering::C_Memory;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006220
Dale Johannesenb5611a62010-07-13 20:17:05 +00006221 if (OpInfo.ConstraintType == TargetLowering::C_Other) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006222 std::vector<SDValue> Ops;
Eric Christopher100c8332011-06-02 23:16:42 +00006223 TLI.LowerAsmOperandForConstraint(InOperandVal, OpInfo.ConstraintCode,
Dale Johannesen1784d162010-06-25 21:55:36 +00006224 Ops, DAG);
Chris Lattnerfcd70902012-01-03 23:51:01 +00006225 if (Ops.empty()) {
6226 LLVMContext &Ctx = *DAG.getContext();
6227 Ctx.emitError(CS.getInstruction(),
6228 "invalid operand for inline asm constraint '" +
6229 Twine(OpInfo.ConstraintCode) + "'");
6230 break;
6231 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006232
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006233 // Add information to the INLINEASM node to know about this input.
Chris Lattnerdecc2672010-04-07 05:20:54 +00006234 unsigned ResOpType =
6235 InlineAsm::getFlagWord(InlineAsm::Kind_Imm, Ops.size());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006236 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006237 TLI.getPointerTy()));
6238 AsmNodeOperands.insert(AsmNodeOperands.end(), Ops.begin(), Ops.end());
6239 break;
Chris Lattnerdecc2672010-04-07 05:20:54 +00006240 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00006241
Chris Lattnerdecc2672010-04-07 05:20:54 +00006242 if (OpInfo.ConstraintType == TargetLowering::C_Memory) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006243 assert(OpInfo.isIndirect && "Operand must be indirect to be a mem!");
6244 assert(InOperandVal.getValueType() == TLI.getPointerTy() &&
6245 "Memory operands expect pointer values");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006246
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006247 // Add information to the INLINEASM node to know about this input.
Chris Lattnerdecc2672010-04-07 05:20:54 +00006248 unsigned ResOpType = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1);
Dale Johannesen86b49f82008-09-24 01:07:17 +00006249 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006250 TLI.getPointerTy()));
6251 AsmNodeOperands.push_back(InOperandVal);
6252 break;
6253 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006254
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006255 assert((OpInfo.ConstraintType == TargetLowering::C_RegisterClass ||
6256 OpInfo.ConstraintType == TargetLowering::C_Register) &&
6257 "Unknown constraint type!");
Eric Christopher9eb4f8a2012-07-02 21:16:43 +00006258
6259 // TODO: Support this.
6260 if (OpInfo.isIndirect) {
6261 LLVMContext &Ctx = *DAG.getContext();
6262 Ctx.emitError(CS.getInstruction(),
6263 "Don't know how to handle indirect register inputs yet "
6264 "for constraint '" + Twine(OpInfo.ConstraintCode) + "'");
6265 break;
6266 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006267
6268 // Copy the input into the appropriate registers.
Chris Lattnerfcd70902012-01-03 23:51:01 +00006269 if (OpInfo.AssignedRegs.Regs.empty()) {
6270 LLVMContext &Ctx = *DAG.getContext();
6271 Ctx.emitError(CS.getInstruction(),
6272 "couldn't allocate input reg for constraint '" +
6273 Twine(OpInfo.ConstraintCode) + "'");
6274 break;
6275 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006276
Andrew Trickac6d9be2013-05-25 02:42:55 +00006277 OpInfo.AssignedRegs.getCopyToRegs(InOperandVal, DAG, getCurSDLoc(),
Bill Wendlingf18eb582012-09-26 06:16:18 +00006278 Chain, &Flag, CS.getInstruction());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006279
Chris Lattnerdecc2672010-04-07 05:20:54 +00006280 OpInfo.AssignedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse, false, 0,
Bill Wendling46ada192010-03-02 01:55:18 +00006281 DAG, AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006282 break;
6283 }
6284 case InlineAsm::isClobber: {
6285 // Add the clobbered value to the operand list, so that the register
6286 // allocator is aware that the physreg got clobbered.
6287 if (!OpInfo.AssignedRegs.Regs.empty())
Jakob Stoklund Olesenf792fa92011-06-27 04:08:33 +00006288 OpInfo.AssignedRegs.AddInlineAsmOperands(InlineAsm::Kind_Clobber,
Bill Wendling46ada192010-03-02 01:55:18 +00006289 false, 0, DAG,
Bill Wendling651ad132009-12-22 01:25:10 +00006290 AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006291 break;
6292 }
6293 }
6294 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006295
Chris Lattnerdecc2672010-04-07 05:20:54 +00006296 // Finish up input operands. Set the input chain and add the flag last.
Dale Johannesenf1e309e2010-07-02 20:16:09 +00006297 AsmNodeOperands[InlineAsm::Op_InputChain] = Chain;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006298 if (Flag.getNode()) AsmNodeOperands.push_back(Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006299
Andrew Trickac6d9be2013-05-25 02:42:55 +00006300 Chain = DAG.getNode(ISD::INLINEASM, getCurSDLoc(),
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00006301 DAG.getVTList(MVT::Other, MVT::Glue),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006302 &AsmNodeOperands[0], AsmNodeOperands.size());
6303 Flag = Chain.getValue(1);
6304
6305 // If this asm returns a register value, copy the result from that register
6306 // and set it as the value of the call.
6307 if (!RetValRegs.Regs.empty()) {
Andrew Trickac6d9be2013-05-25 02:42:55 +00006308 SDValue Val = RetValRegs.getCopyFromRegs(DAG, FuncInfo, getCurSDLoc(),
Bill Wendling12931302012-09-26 04:04:19 +00006309 Chain, &Flag, CS.getInstruction());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006310
Chris Lattner2a0b96c2008-10-18 18:49:30 +00006311 // FIXME: Why don't we do this for inline asms with MRVs?
6312 if (CS.getType()->isSingleValueType() && CS.getType()->isSized()) {
Owen Andersone50ed302009-08-10 22:56:29 +00006313 EVT ResultType = TLI.getValueType(CS.getType());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006314
Chris Lattner2a0b96c2008-10-18 18:49:30 +00006315 // If any of the results of the inline asm is a vector, it may have the
6316 // wrong width/num elts. This can happen for register classes that can
6317 // contain multiple different value types. The preg or vreg allocated may
6318 // not have the same VT as was expected. Convert it to the right type
6319 // with bit_convert.
6320 if (ResultType != Val.getValueType() && Val.getValueType().isVector()) {
Andrew Trickac6d9be2013-05-25 02:42:55 +00006321 Val = DAG.getNode(ISD::BITCAST, getCurSDLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00006322 ResultType, Val);
Dan Gohman95915732008-10-18 01:03:45 +00006323
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006324 } else if (ResultType != Val.getValueType() &&
Chris Lattner2a0b96c2008-10-18 18:49:30 +00006325 ResultType.isInteger() && Val.getValueType().isInteger()) {
6326 // If a result value was tied to an input value, the computed result may
6327 // have a wider width than the expected result. Extract the relevant
6328 // portion.
Andrew Trickac6d9be2013-05-25 02:42:55 +00006329 Val = DAG.getNode(ISD::TRUNCATE, getCurSDLoc(), ResultType, Val);
Dan Gohman95915732008-10-18 01:03:45 +00006330 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006331
Chris Lattner2a0b96c2008-10-18 18:49:30 +00006332 assert(ResultType == Val.getValueType() && "Asm result value mismatch!");
Chris Lattner0c526442008-10-17 17:52:49 +00006333 }
Dan Gohman95915732008-10-18 01:03:45 +00006334
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006335 setValue(CS.getInstruction(), Val);
Dale Johannesenec65a7d2009-04-14 00:56:56 +00006336 // Don't need to use this as a chain in this case.
6337 if (!IA->hasSideEffects() && !hasMemory && IndirectStoresToEmit.empty())
6338 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006339 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006340
Dan Gohman46510a72010-04-15 01:51:59 +00006341 std::vector<std::pair<SDValue, const Value *> > StoresToEmit;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006342
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006343 // Process indirect outputs, first output all of the flagged copies out of
6344 // physregs.
6345 for (unsigned i = 0, e = IndirectStoresToEmit.size(); i != e; ++i) {
6346 RegsForValue &OutRegs = IndirectStoresToEmit[i].first;
Dan Gohman46510a72010-04-15 01:51:59 +00006347 const Value *Ptr = IndirectStoresToEmit[i].second;
Andrew Trickac6d9be2013-05-25 02:42:55 +00006348 SDValue OutVal = OutRegs.getCopyFromRegs(DAG, FuncInfo, getCurSDLoc(),
Bill Wendling12931302012-09-26 04:04:19 +00006349 Chain, &Flag, IA);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006350 StoresToEmit.push_back(std::make_pair(OutVal, Ptr));
6351 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006352
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006353 // Emit the non-flagged stores from the physregs.
6354 SmallVector<SDValue, 8> OutChains;
Bill Wendling651ad132009-12-22 01:25:10 +00006355 for (unsigned i = 0, e = StoresToEmit.size(); i != e; ++i) {
Andrew Trickac6d9be2013-05-25 02:42:55 +00006356 SDValue Val = DAG.getStore(Chain, getCurSDLoc(),
Bill Wendling651ad132009-12-22 01:25:10 +00006357 StoresToEmit[i].first,
6358 getValue(StoresToEmit[i].second),
Chris Lattner84bd98a2010-09-21 18:58:22 +00006359 MachinePointerInfo(StoresToEmit[i].second),
David Greene1e559442010-02-15 17:00:31 +00006360 false, false, 0);
Bill Wendling651ad132009-12-22 01:25:10 +00006361 OutChains.push_back(Val);
Bill Wendling651ad132009-12-22 01:25:10 +00006362 }
6363
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006364 if (!OutChains.empty())
Andrew Trickac6d9be2013-05-25 02:42:55 +00006365 Chain = DAG.getNode(ISD::TokenFactor, getCurSDLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006366 &OutChains[0], OutChains.size());
Bill Wendling651ad132009-12-22 01:25:10 +00006367
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006368 DAG.setRoot(Chain);
6369}
6370
Dan Gohman46510a72010-04-15 01:51:59 +00006371void SelectionDAGBuilder::visitVAStart(const CallInst &I) {
Andrew Trickac6d9be2013-05-25 02:42:55 +00006372 DAG.setRoot(DAG.getNode(ISD::VASTART, getCurSDLoc(),
Bill Wendlingc1d3c942009-12-23 00:44:51 +00006373 MVT::Other, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00006374 getValue(I.getArgOperand(0)),
6375 DAG.getSrcValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006376}
6377
Dan Gohman46510a72010-04-15 01:51:59 +00006378void SelectionDAGBuilder::visitVAArg(const VAArgInst &I) {
Micah Villmow3574eca2012-10-08 16:38:25 +00006379 const DataLayout &TD = *TLI.getDataLayout();
Andrew Trickac6d9be2013-05-25 02:42:55 +00006380 SDValue V = DAG.getVAArg(TLI.getValueType(I.getType()), getCurSDLoc(),
Dale Johannesena04b7572009-02-03 23:04:43 +00006381 getRoot(), getValue(I.getOperand(0)),
Rafael Espindolacbeeae22010-07-11 04:01:49 +00006382 DAG.getSrcValue(I.getOperand(0)),
Rafael Espindola9d544d02010-07-12 18:11:17 +00006383 TD.getABITypeAlignment(I.getType()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006384 setValue(&I, V);
6385 DAG.setRoot(V.getValue(1));
6386}
6387
Dan Gohman46510a72010-04-15 01:51:59 +00006388void SelectionDAGBuilder::visitVAEnd(const CallInst &I) {
Andrew Trickac6d9be2013-05-25 02:42:55 +00006389 DAG.setRoot(DAG.getNode(ISD::VAEND, getCurSDLoc(),
Bill Wendlingc1d3c942009-12-23 00:44:51 +00006390 MVT::Other, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00006391 getValue(I.getArgOperand(0)),
6392 DAG.getSrcValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006393}
6394
Dan Gohman46510a72010-04-15 01:51:59 +00006395void SelectionDAGBuilder::visitVACopy(const CallInst &I) {
Andrew Trickac6d9be2013-05-25 02:42:55 +00006396 DAG.setRoot(DAG.getNode(ISD::VACOPY, getCurSDLoc(),
Bill Wendlingc1d3c942009-12-23 00:44:51 +00006397 MVT::Other, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00006398 getValue(I.getArgOperand(0)),
6399 getValue(I.getArgOperand(1)),
6400 DAG.getSrcValue(I.getArgOperand(0)),
6401 DAG.getSrcValue(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006402}
6403
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006404/// TargetLowering::LowerCallTo - This is the default LowerCallTo
Dan Gohman98ca4f22009-08-05 01:29:28 +00006405/// implementation, which just calls LowerCall.
6406/// FIXME: When all targets are
6407/// migrated to using LowerCall, this hook should be integrated into SDISel.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006408std::pair<SDValue, SDValue>
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006409TargetLowering::LowerCallTo(TargetLowering::CallLoweringInfo &CLI) const {
Stephen Lin3484da92013-04-30 22:49:28 +00006410 // Handle the incoming return values from the call.
6411 CLI.Ins.clear();
6412 SmallVector<EVT, 4> RetTys;
6413 ComputeValueVTs(*this, CLI.RetTy, RetTys);
6414 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
6415 EVT VT = RetTys[I];
6416 MVT RegisterVT = getRegisterType(CLI.RetTy->getContext(), VT);
6417 unsigned NumRegs = getNumRegisters(CLI.RetTy->getContext(), VT);
6418 for (unsigned i = 0; i != NumRegs; ++i) {
6419 ISD::InputArg MyFlags;
6420 MyFlags.VT = RegisterVT;
6421 MyFlags.Used = CLI.IsReturnValueUsed;
6422 if (CLI.RetSExt)
6423 MyFlags.Flags.setSExt();
6424 if (CLI.RetZExt)
6425 MyFlags.Flags.setZExt();
6426 if (CLI.IsInReg)
6427 MyFlags.Flags.setInReg();
6428 CLI.Ins.push_back(MyFlags);
6429 }
6430 }
6431
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006432 // Handle all of the outgoing arguments.
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006433 CLI.Outs.clear();
6434 CLI.OutVals.clear();
6435 ArgListTy &Args = CLI.Args;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006436 for (unsigned i = 0, e = Args.size(); i != e; ++i) {
Owen Andersone50ed302009-08-10 22:56:29 +00006437 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006438 ComputeValueVTs(*this, Args[i].Ty, ValueVTs);
6439 for (unsigned Value = 0, NumValues = ValueVTs.size();
6440 Value != NumValues; ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +00006441 EVT VT = ValueVTs[Value];
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006442 Type *ArgTy = VT.getTypeForEVT(CLI.RetTy->getContext());
Chris Lattner2a0b96c2008-10-18 18:49:30 +00006443 SDValue Op = SDValue(Args[i].Node.getNode(),
6444 Args[i].Node.getResNo() + Value);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006445 ISD::ArgFlagsTy Flags;
6446 unsigned OriginalAlignment =
Micah Villmow3574eca2012-10-08 16:38:25 +00006447 getDataLayout()->getABITypeAlignment(ArgTy);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006448
6449 if (Args[i].isZExt)
6450 Flags.setZExt();
6451 if (Args[i].isSExt)
6452 Flags.setSExt();
6453 if (Args[i].isInReg)
6454 Flags.setInReg();
6455 if (Args[i].isSRet)
6456 Flags.setSRet();
6457 if (Args[i].isByVal) {
6458 Flags.setByVal();
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006459 PointerType *Ty = cast<PointerType>(Args[i].Ty);
6460 Type *ElementTy = Ty->getElementType();
Micah Villmow3574eca2012-10-08 16:38:25 +00006461 Flags.setByValSize(getDataLayout()->getTypeAllocSize(ElementTy));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006462 // For ByVal, alignment should come from FE. BE will guess if this
6463 // info is not there but there are cases it cannot get right.
Chris Lattner9db20f32011-05-22 23:23:02 +00006464 unsigned FrameAlign;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006465 if (Args[i].Alignment)
6466 FrameAlign = Args[i].Alignment;
Chris Lattner9db20f32011-05-22 23:23:02 +00006467 else
6468 FrameAlign = getByValTypeAlignment(ElementTy);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006469 Flags.setByValAlign(FrameAlign);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006470 }
6471 if (Args[i].isNest)
6472 Flags.setNest();
6473 Flags.setOrigAlign(OriginalAlignment);
6474
Patrik Hagglunddfcf33a2012-12-19 11:48:16 +00006475 MVT PartVT = getRegisterType(CLI.RetTy->getContext(), VT);
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006476 unsigned NumParts = getNumRegisters(CLI.RetTy->getContext(), VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006477 SmallVector<SDValue, 4> Parts(NumParts);
6478 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
6479
6480 if (Args[i].isSExt)
6481 ExtendKind = ISD::SIGN_EXTEND;
6482 else if (Args[i].isZExt)
6483 ExtendKind = ISD::ZERO_EXTEND;
6484
Stephen Lin3484da92013-04-30 22:49:28 +00006485 // Conservatively only handle 'returned' on non-vectors for now
6486 if (Args[i].isReturned && !Op.getValueType().isVector()) {
6487 assert(CLI.RetTy == Args[i].Ty && RetTys.size() == NumValues &&
6488 "unexpected use of 'returned'");
6489 // Before passing 'returned' to the target lowering code, ensure that
6490 // either the register MVT and the actual EVT are the same size or that
6491 // the return value and argument are extended in the same way; in these
6492 // cases it's safe to pass the argument register value unchanged as the
6493 // return register value (although it's at the target's option whether
6494 // to do so)
6495 // TODO: allow code generation to take advantage of partially preserved
6496 // registers rather than clobbering the entire register when the
6497 // parameter extension method is not compatible with the return
6498 // extension method
6499 if ((NumParts * PartVT.getSizeInBits() == VT.getSizeInBits()) ||
6500 (ExtendKind != ISD::ANY_EXTEND &&
6501 CLI.RetSExt == Args[i].isSExt && CLI.RetZExt == Args[i].isZExt))
6502 Flags.setReturned();
6503 }
6504
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006505 getCopyToParts(CLI.DAG, CLI.DL, Op, &Parts[0], NumParts,
Bill Wendlingf18eb582012-09-26 06:16:18 +00006506 PartVT, CLI.CS ? CLI.CS->getInstruction() : 0, ExtendKind);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006507
Dan Gohman98ca4f22009-08-05 01:29:28 +00006508 for (unsigned j = 0; j != NumParts; ++j) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006509 // if it isn't first piece, alignment must be 1
Dan Gohmanc9403652010-07-07 15:54:55 +00006510 ISD::OutputArg MyFlags(Flags, Parts[j].getValueType(),
Manman Ren0a1544d2012-11-01 23:49:58 +00006511 i < CLI.NumFixedArgs,
6512 i, j*Parts[j].getValueType().getStoreSize());
Dan Gohman98ca4f22009-08-05 01:29:28 +00006513 if (NumParts > 1 && j == 0)
6514 MyFlags.Flags.setSplit();
6515 else if (j != 0)
6516 MyFlags.Flags.setOrigAlign(1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006517
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006518 CLI.Outs.push_back(MyFlags);
6519 CLI.OutVals.push_back(Parts[j]);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006520 }
6521 }
6522 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006523
Dan Gohman98ca4f22009-08-05 01:29:28 +00006524 SmallVector<SDValue, 4> InVals;
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006525 CLI.Chain = LowerCall(CLI, InVals);
Dan Gohman5e866062009-08-06 15:37:27 +00006526
6527 // Verify that the target's LowerCall behaved as expected.
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006528 assert(CLI.Chain.getNode() && CLI.Chain.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00006529 "LowerCall didn't return a valid chain!");
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006530 assert((!CLI.IsTailCall || InVals.empty()) &&
Dan Gohman5e866062009-08-06 15:37:27 +00006531 "LowerCall emitted a return value for a tail call!");
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006532 assert((CLI.IsTailCall || InVals.size() == CLI.Ins.size()) &&
Dan Gohman5e866062009-08-06 15:37:27 +00006533 "LowerCall didn't emit the correct number of values!");
Dan Gohman98ca4f22009-08-05 01:29:28 +00006534
6535 // For a tail call, the return value is merely live-out and there aren't
6536 // any nodes in the DAG representing it. Return a special value to
6537 // indicate that a tail call has been emitted and no more Instructions
6538 // should be processed in the current block.
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006539 if (CLI.IsTailCall) {
6540 CLI.DAG.setRoot(CLI.Chain);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006541 return std::make_pair(SDValue(), SDValue());
6542 }
6543
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006544 DEBUG(for (unsigned i = 0, e = CLI.Ins.size(); i != e; ++i) {
Evan Chengaf1871f2010-03-11 19:38:18 +00006545 assert(InVals[i].getNode() &&
6546 "LowerCall emitted a null value!");
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006547 assert(EVT(CLI.Ins[i].VT) == InVals[i].getValueType() &&
Evan Chengaf1871f2010-03-11 19:38:18 +00006548 "LowerCall emitted a value with the wrong type!");
6549 });
6550
Dan Gohman98ca4f22009-08-05 01:29:28 +00006551 // Collect the legal value parts into potentially illegal values
6552 // that correspond to the original function's return values.
6553 ISD::NodeType AssertOp = ISD::DELETED_NODE;
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006554 if (CLI.RetSExt)
Dan Gohman98ca4f22009-08-05 01:29:28 +00006555 AssertOp = ISD::AssertSext;
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006556 else if (CLI.RetZExt)
Dan Gohman98ca4f22009-08-05 01:29:28 +00006557 AssertOp = ISD::AssertZext;
6558 SmallVector<SDValue, 4> ReturnValues;
6559 unsigned CurReg = 0;
6560 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
Owen Andersone50ed302009-08-10 22:56:29 +00006561 EVT VT = RetTys[I];
Patrik Hagglunddfcf33a2012-12-19 11:48:16 +00006562 MVT RegisterVT = getRegisterType(CLI.RetTy->getContext(), VT);
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006563 unsigned NumRegs = getNumRegisters(CLI.RetTy->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006564
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006565 ReturnValues.push_back(getCopyFromParts(CLI.DAG, CLI.DL, &InVals[CurReg],
Bill Wendling12931302012-09-26 04:04:19 +00006566 NumRegs, RegisterVT, VT, NULL,
Bill Wendling4533cac2010-01-28 21:51:40 +00006567 AssertOp));
Dan Gohman98ca4f22009-08-05 01:29:28 +00006568 CurReg += NumRegs;
6569 }
6570
6571 // For a function returning void, there is no return value. We can't create
6572 // such a node, so we just return a null return value in that case. In
Chris Lattner7a2bdde2011-04-15 05:18:47 +00006573 // that case, nothing will actually look at the value.
Dan Gohman98ca4f22009-08-05 01:29:28 +00006574 if (ReturnValues.empty())
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006575 return std::make_pair(SDValue(), CLI.Chain);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006576
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006577 SDValue Res = CLI.DAG.getNode(ISD::MERGE_VALUES, CLI.DL,
6578 CLI.DAG.getVTList(&RetTys[0], RetTys.size()),
Dan Gohman98ca4f22009-08-05 01:29:28 +00006579 &ReturnValues[0], ReturnValues.size());
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006580 return std::make_pair(Res, CLI.Chain);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006581}
6582
Duncan Sands9fbc7e22009-01-21 09:00:29 +00006583void TargetLowering::LowerOperationWrapper(SDNode *N,
6584 SmallVectorImpl<SDValue> &Results,
Dan Gohmand858e902010-04-17 15:26:15 +00006585 SelectionDAG &DAG) const {
Duncan Sands9fbc7e22009-01-21 09:00:29 +00006586 SDValue Res = LowerOperation(SDValue(N, 0), DAG);
Sanjiv Guptabb326bb2009-01-21 04:48:39 +00006587 if (Res.getNode())
6588 Results.push_back(Res);
6589}
6590
Dan Gohmand858e902010-04-17 15:26:15 +00006591SDValue TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Torok Edwinc23197a2009-07-14 16:55:14 +00006592 llvm_unreachable("LowerOperation not implemented for this target!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006593}
6594
Dan Gohman46510a72010-04-15 01:51:59 +00006595void
6596SelectionDAGBuilder::CopyValueToVirtualRegister(const Value *V, unsigned Reg) {
Dan Gohman28a17352010-07-01 01:59:43 +00006597 SDValue Op = getNonRegisterValue(V);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006598 assert((Op.getOpcode() != ISD::CopyFromReg ||
6599 cast<RegisterSDNode>(Op.getOperand(1))->getReg() != Reg) &&
6600 "Copy from a reg to the same reg!");
6601 assert(!TargetRegisterInfo::isPhysicalRegister(Reg) && "Is a physreg");
6602
Owen Anderson23b9b192009-08-12 00:36:31 +00006603 RegsForValue RFV(V->getContext(), TLI, Reg, V->getType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006604 SDValue Chain = DAG.getEntryNode();
Andrew Trickac6d9be2013-05-25 02:42:55 +00006605 RFV.getCopyToRegs(Op, DAG, getCurSDLoc(), Chain, 0, V);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006606 PendingExports.push_back(Chain);
6607}
6608
6609#include "llvm/CodeGen/SelectionDAGISel.h"
6610
Eli Friedman23d32432011-05-05 16:53:34 +00006611/// isOnlyUsedInEntryBlock - If the specified argument is only used in the
6612/// entry block, return true. This includes arguments used by switches, since
6613/// the switch may expand into multiple basic blocks.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00006614static bool isOnlyUsedInEntryBlock(const Argument *A, bool FastISel) {
Eli Friedman23d32432011-05-05 16:53:34 +00006615 // With FastISel active, we may be splitting blocks, so force creation
6616 // of virtual registers for all non-dead arguments.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00006617 if (FastISel)
Eli Friedman23d32432011-05-05 16:53:34 +00006618 return A->use_empty();
6619
6620 const BasicBlock *Entry = A->getParent()->begin();
6621 for (Value::const_use_iterator UI = A->use_begin(), E = A->use_end();
6622 UI != E; ++UI) {
6623 const User *U = *UI;
6624 if (cast<Instruction>(U)->getParent() != Entry || isa<SwitchInst>(U))
6625 return false; // Use not in entry block.
6626 }
6627 return true;
6628}
6629
Eli Bendersky6437d382013-02-28 23:09:18 +00006630void SelectionDAGISel::LowerArguments(const Function &F) {
Dan Gohman2048b852009-11-23 18:04:58 +00006631 SelectionDAG &DAG = SDB->DAG;
Andrew Trickac6d9be2013-05-25 02:42:55 +00006632 SDLoc dl = SDB->getCurSDLoc();
Micah Villmow3574eca2012-10-08 16:38:25 +00006633 const DataLayout *TD = TLI.getDataLayout();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006634 SmallVector<ISD::InputArg, 16> Ins;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006635
Dan Gohman7451d3e2010-05-29 17:03:36 +00006636 if (!FuncInfo->CanLowerReturn) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006637 // Put in an sret pointer parameter before all the other parameters.
6638 SmallVector<EVT, 1> ValueVTs;
6639 ComputeValueVTs(TLI, PointerType::getUnqual(F.getReturnType()), ValueVTs);
6640
6641 // NOTE: Assuming that a pointer will never break down to more than one VT
6642 // or one register.
6643 ISD::ArgFlagsTy Flags;
6644 Flags.setSRet();
Patrik Hagglunddfcf33a2012-12-19 11:48:16 +00006645 MVT RegisterVT = TLI.getRegisterType(*DAG.getContext(), ValueVTs[0]);
Stepan Dyatkovskiy661afe72012-10-10 11:37:36 +00006646 ISD::InputArg RetArg(Flags, RegisterVT, true, 0, 0);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006647 Ins.push_back(RetArg);
6648 }
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00006649
Dan Gohman98ca4f22009-08-05 01:29:28 +00006650 // Set up the incoming argument description vector.
Dan Gohman98ca4f22009-08-05 01:29:28 +00006651 unsigned Idx = 1;
Dan Gohman46510a72010-04-15 01:51:59 +00006652 for (Function::const_arg_iterator I = F.arg_begin(), E = F.arg_end();
Dan Gohman98ca4f22009-08-05 01:29:28 +00006653 I != E; ++I, ++Idx) {
Owen Andersone50ed302009-08-10 22:56:29 +00006654 SmallVector<EVT, 4> ValueVTs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006655 ComputeValueVTs(TLI, I->getType(), ValueVTs);
6656 bool isArgValueUsed = !I->use_empty();
6657 for (unsigned Value = 0, NumValues = ValueVTs.size();
6658 Value != NumValues; ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +00006659 EVT VT = ValueVTs[Value];
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006660 Type *ArgTy = VT.getTypeForEVT(*DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00006661 ISD::ArgFlagsTy Flags;
6662 unsigned OriginalAlignment =
6663 TD->getABITypeAlignment(ArgTy);
6664
Bill Wendling39cd0c82012-12-30 12:45:13 +00006665 if (F.getAttributes().hasAttribute(Idx, Attribute::ZExt))
Dan Gohman98ca4f22009-08-05 01:29:28 +00006666 Flags.setZExt();
Bill Wendling39cd0c82012-12-30 12:45:13 +00006667 if (F.getAttributes().hasAttribute(Idx, Attribute::SExt))
Dan Gohman98ca4f22009-08-05 01:29:28 +00006668 Flags.setSExt();
Bill Wendling39cd0c82012-12-30 12:45:13 +00006669 if (F.getAttributes().hasAttribute(Idx, Attribute::InReg))
Dan Gohman98ca4f22009-08-05 01:29:28 +00006670 Flags.setInReg();
Bill Wendling39cd0c82012-12-30 12:45:13 +00006671 if (F.getAttributes().hasAttribute(Idx, Attribute::StructRet))
Dan Gohman98ca4f22009-08-05 01:29:28 +00006672 Flags.setSRet();
Bill Wendling39cd0c82012-12-30 12:45:13 +00006673 if (F.getAttributes().hasAttribute(Idx, Attribute::ByVal)) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00006674 Flags.setByVal();
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006675 PointerType *Ty = cast<PointerType>(I->getType());
6676 Type *ElementTy = Ty->getElementType();
Chris Lattner9db20f32011-05-22 23:23:02 +00006677 Flags.setByValSize(TD->getTypeAllocSize(ElementTy));
Dan Gohman98ca4f22009-08-05 01:29:28 +00006678 // For ByVal, alignment should be passed from FE. BE will guess if
6679 // this info is not there but there are cases it cannot get right.
Chris Lattner9db20f32011-05-22 23:23:02 +00006680 unsigned FrameAlign;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006681 if (F.getParamAlignment(Idx))
6682 FrameAlign = F.getParamAlignment(Idx);
Chris Lattner9db20f32011-05-22 23:23:02 +00006683 else
6684 FrameAlign = TLI.getByValTypeAlignment(ElementTy);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006685 Flags.setByValAlign(FrameAlign);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006686 }
Bill Wendling39cd0c82012-12-30 12:45:13 +00006687 if (F.getAttributes().hasAttribute(Idx, Attribute::Nest))
Dan Gohman98ca4f22009-08-05 01:29:28 +00006688 Flags.setNest();
6689 Flags.setOrigAlign(OriginalAlignment);
6690
Patrik Hagglunddfcf33a2012-12-19 11:48:16 +00006691 MVT RegisterVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
Owen Anderson23b9b192009-08-12 00:36:31 +00006692 unsigned NumRegs = TLI.getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006693 for (unsigned i = 0; i != NumRegs; ++i) {
Stepan Dyatkovskiy661afe72012-10-10 11:37:36 +00006694 ISD::InputArg MyFlags(Flags, RegisterVT, isArgValueUsed,
6695 Idx-1, i*RegisterVT.getStoreSize());
Dan Gohman98ca4f22009-08-05 01:29:28 +00006696 if (NumRegs > 1 && i == 0)
6697 MyFlags.Flags.setSplit();
6698 // if it isn't first piece, alignment must be 1
6699 else if (i > 0)
6700 MyFlags.Flags.setOrigAlign(1);
6701 Ins.push_back(MyFlags);
6702 }
6703 }
6704 }
6705
6706 // Call the target to set up the argument values.
6707 SmallVector<SDValue, 8> InVals;
6708 SDValue NewRoot = TLI.LowerFormalArguments(DAG.getRoot(), F.getCallingConv(),
6709 F.isVarArg(), Ins,
6710 dl, DAG, InVals);
Dan Gohman5e866062009-08-06 15:37:27 +00006711
6712 // Verify that the target's LowerFormalArguments behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +00006713 assert(NewRoot.getNode() && NewRoot.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00006714 "LowerFormalArguments didn't return a valid chain!");
6715 assert(InVals.size() == Ins.size() &&
6716 "LowerFormalArguments didn't emit the correct number of values!");
Bill Wendling3ea58b62009-12-22 21:35:02 +00006717 DEBUG({
6718 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
6719 assert(InVals[i].getNode() &&
6720 "LowerFormalArguments emitted a null value!");
Duncan Sands1440e8b2010-11-03 11:35:31 +00006721 assert(EVT(Ins[i].VT) == InVals[i].getValueType() &&
Bill Wendling3ea58b62009-12-22 21:35:02 +00006722 "LowerFormalArguments emitted a value with the wrong type!");
6723 }
6724 });
Bill Wendling3ea3c242009-12-22 02:10:19 +00006725
Dan Gohman5e866062009-08-06 15:37:27 +00006726 // Update the DAG with the new chain value resulting from argument lowering.
Dan Gohman98ca4f22009-08-05 01:29:28 +00006727 DAG.setRoot(NewRoot);
6728
6729 // Set up the argument values.
6730 unsigned i = 0;
6731 Idx = 1;
Dan Gohman7451d3e2010-05-29 17:03:36 +00006732 if (!FuncInfo->CanLowerReturn) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006733 // Create a virtual register for the sret pointer, and put in a copy
6734 // from the sret argument into it.
6735 SmallVector<EVT, 1> ValueVTs;
6736 ComputeValueVTs(TLI, PointerType::getUnqual(F.getReturnType()), ValueVTs);
Patrik Hagglunda61b17c2012-12-13 06:34:11 +00006737 MVT VT = ValueVTs[0].getSimpleVT();
Patrik Hagglunddfcf33a2012-12-19 11:48:16 +00006738 MVT RegVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006739 ISD::NodeType AssertOp = ISD::DELETED_NODE;
Bill Wendling46ada192010-03-02 01:55:18 +00006740 SDValue ArgValue = getCopyFromParts(DAG, dl, &InVals[0], 1,
Bill Wendling12931302012-09-26 04:04:19 +00006741 RegVT, VT, NULL, AssertOp);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006742
Dan Gohman2048b852009-11-23 18:04:58 +00006743 MachineFunction& MF = SDB->DAG.getMachineFunction();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006744 MachineRegisterInfo& RegInfo = MF.getRegInfo();
6745 unsigned SRetReg = RegInfo.createVirtualRegister(TLI.getRegClassFor(RegVT));
Dan Gohman7451d3e2010-05-29 17:03:36 +00006746 FuncInfo->DemoteRegister = SRetReg;
Andrew Trickac6d9be2013-05-25 02:42:55 +00006747 NewRoot = SDB->DAG.getCopyToReg(NewRoot, SDB->getCurSDLoc(),
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00006748 SRetReg, ArgValue);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006749 DAG.setRoot(NewRoot);
Bill Wendling3ea3c242009-12-22 02:10:19 +00006750
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006751 // i indexes lowered arguments. Bump it past the hidden sret argument.
6752 // Idx indexes LLVM arguments. Don't touch it.
6753 ++i;
6754 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006755
Dan Gohman46510a72010-04-15 01:51:59 +00006756 for (Function::const_arg_iterator I = F.arg_begin(), E = F.arg_end(); I != E;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006757 ++I, ++Idx) {
6758 SmallVector<SDValue, 4> ArgValues;
Owen Andersone50ed302009-08-10 22:56:29 +00006759 SmallVector<EVT, 4> ValueVTs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006760 ComputeValueVTs(TLI, I->getType(), ValueVTs);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006761 unsigned NumValues = ValueVTs.size();
Devang Patel9126c0d2010-06-01 19:59:01 +00006762
6763 // If this argument is unused then remember its value. It is used to generate
6764 // debugging information.
Adrian Prantldf688032013-05-16 23:44:12 +00006765 if (I->use_empty() && NumValues) {
Devang Patel9126c0d2010-06-01 19:59:01 +00006766 SDB->setUnusedArgValue(I, InVals[i]);
6767
Adrian Prantldf688032013-05-16 23:44:12 +00006768 // Also remember any frame index for use in FastISel.
6769 if (FrameIndexSDNode *FI =
6770 dyn_cast<FrameIndexSDNode>(InVals[i].getNode()))
6771 FuncInfo->setArgumentFrameIndex(I, FI->getIndex());
6772 }
6773
Eli Friedman23d32432011-05-05 16:53:34 +00006774 for (unsigned Val = 0; Val != NumValues; ++Val) {
6775 EVT VT = ValueVTs[Val];
Patrik Hagglunddfcf33a2012-12-19 11:48:16 +00006776 MVT PartVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
Owen Anderson23b9b192009-08-12 00:36:31 +00006777 unsigned NumParts = TLI.getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006778
6779 if (!I->use_empty()) {
6780 ISD::NodeType AssertOp = ISD::DELETED_NODE;
Bill Wendling39cd0c82012-12-30 12:45:13 +00006781 if (F.getAttributes().hasAttribute(Idx, Attribute::SExt))
Dan Gohman98ca4f22009-08-05 01:29:28 +00006782 AssertOp = ISD::AssertSext;
Bill Wendling39cd0c82012-12-30 12:45:13 +00006783 else if (F.getAttributes().hasAttribute(Idx, Attribute::ZExt))
Dan Gohman98ca4f22009-08-05 01:29:28 +00006784 AssertOp = ISD::AssertZext;
6785
Bill Wendling46ada192010-03-02 01:55:18 +00006786 ArgValues.push_back(getCopyFromParts(DAG, dl, &InVals[i],
Bill Wendling3ea3c242009-12-22 02:10:19 +00006787 NumParts, PartVT, VT,
Bill Wendling12931302012-09-26 04:04:19 +00006788 NULL, AssertOp));
Dan Gohman98ca4f22009-08-05 01:29:28 +00006789 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006790
Dan Gohman98ca4f22009-08-05 01:29:28 +00006791 i += NumParts;
6792 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006793
Eli Friedman23d32432011-05-05 16:53:34 +00006794 // We don't need to do anything else for unused arguments.
6795 if (ArgValues.empty())
6796 continue;
6797
Devang Patel9aee3352011-09-08 22:59:09 +00006798 // Note down frame index.
6799 if (FrameIndexSDNode *FI =
Bill Wendling96cb1122012-07-19 00:04:14 +00006800 dyn_cast<FrameIndexSDNode>(ArgValues[0].getNode()))
Devang Patel9aee3352011-09-08 22:59:09 +00006801 FuncInfo->setArgumentFrameIndex(I, FI->getIndex());
Devang Patel0b48ead2010-08-31 22:22:42 +00006802
Eli Friedman23d32432011-05-05 16:53:34 +00006803 SDValue Res = DAG.getMergeValues(&ArgValues[0], NumValues,
Andrew Trickac6d9be2013-05-25 02:42:55 +00006804 SDB->getCurSDLoc());
Devang Patel9aee3352011-09-08 22:59:09 +00006805
Eli Friedman23d32432011-05-05 16:53:34 +00006806 SDB->setValue(I, Res);
Nick Lewycky8a8d4792011-12-02 22:16:29 +00006807 if (!TM.Options.EnableFastISel && Res.getOpcode() == ISD::BUILD_PAIR) {
Devang Patel9aee3352011-09-08 22:59:09 +00006808 if (LoadSDNode *LNode =
6809 dyn_cast<LoadSDNode>(Res.getOperand(0).getNode()))
6810 if (FrameIndexSDNode *FI =
6811 dyn_cast<FrameIndexSDNode>(LNode->getBasePtr().getNode()))
6812 FuncInfo->setArgumentFrameIndex(I, FI->getIndex());
6813 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006814
Eli Friedman23d32432011-05-05 16:53:34 +00006815 // If this argument is live outside of the entry block, insert a copy from
6816 // wherever we got it to the vreg that other BB's will reference it as.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00006817 if (!TM.Options.EnableFastISel && Res.getOpcode() == ISD::CopyFromReg) {
Eli Friedman23d32432011-05-05 16:53:34 +00006818 // If we can, though, try to skip creating an unnecessary vreg.
6819 // FIXME: This isn't very clean... it would be nice to make this more
Eli Friedman7f33d672011-05-10 21:50:58 +00006820 // general. It's also subtly incompatible with the hacks FastISel
6821 // uses with vregs.
Eli Friedman23d32432011-05-05 16:53:34 +00006822 unsigned Reg = cast<RegisterSDNode>(Res.getOperand(1))->getReg();
6823 if (TargetRegisterInfo::isVirtualRegister(Reg)) {
6824 FuncInfo->ValueMap[I] = Reg;
6825 continue;
6826 }
6827 }
Nick Lewycky8a8d4792011-12-02 22:16:29 +00006828 if (!isOnlyUsedInEntryBlock(I, TM.Options.EnableFastISel)) {
Eli Friedman23d32432011-05-05 16:53:34 +00006829 FuncInfo->InitializeRegForValue(I);
Dan Gohman2048b852009-11-23 18:04:58 +00006830 SDB->CopyToExportRegsIfNeeded(I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006831 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006832 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006833
Dan Gohman98ca4f22009-08-05 01:29:28 +00006834 assert(i == InVals.size() && "Argument register count mismatch!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006835
6836 // Finally, if the target has anything special to do, allow it to do so.
6837 // FIXME: this should insert code into the DAG!
Dan Gohman64652652010-04-14 20:17:22 +00006838 EmitFunctionEntryCode();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006839}
6840
6841/// Handle PHI nodes in successor blocks. Emit code into the SelectionDAG to
6842/// ensure constants are generated when needed. Remember the virtual registers
6843/// that need to be added to the Machine PHI nodes as input. We cannot just
6844/// directly add them, because expansion might result in multiple MBB's for one
6845/// BB. As such, the start of the BB might correspond to a different MBB than
6846/// the end.
6847///
6848void
Dan Gohmanf81eca02010-04-22 20:46:50 +00006849SelectionDAGBuilder::HandlePHINodesInSuccessorBlocks(const BasicBlock *LLVMBB) {
Dan Gohman46510a72010-04-15 01:51:59 +00006850 const TerminatorInst *TI = LLVMBB->getTerminator();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006851
6852 SmallPtrSet<MachineBasicBlock *, 4> SuccsHandled;
6853
6854 // Check successor nodes' PHI nodes that expect a constant to be available
6855 // from this block.
6856 for (unsigned succ = 0, e = TI->getNumSuccessors(); succ != e; ++succ) {
Dan Gohman46510a72010-04-15 01:51:59 +00006857 const BasicBlock *SuccBB = TI->getSuccessor(succ);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006858 if (!isa<PHINode>(SuccBB->begin())) continue;
Dan Gohmanf81eca02010-04-22 20:46:50 +00006859 MachineBasicBlock *SuccMBB = FuncInfo.MBBMap[SuccBB];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006860
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006861 // If this terminator has multiple identical successors (common for
6862 // switches), only handle each succ once.
6863 if (!SuccsHandled.insert(SuccMBB)) continue;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006864
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006865 MachineBasicBlock::iterator MBBI = SuccMBB->begin();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006866
6867 // At this point we know that there is a 1-1 correspondence between LLVM PHI
6868 // nodes and Machine PHI nodes, but the incoming operands have not been
6869 // emitted yet.
Dan Gohman46510a72010-04-15 01:51:59 +00006870 for (BasicBlock::const_iterator I = SuccBB->begin();
6871 const PHINode *PN = dyn_cast<PHINode>(I); ++I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006872 // Ignore dead phi's.
6873 if (PN->use_empty()) continue;
6874
Rafael Espindola3fa82832011-05-13 15:18:06 +00006875 // Skip empty types
6876 if (PN->getType()->isEmptyTy())
6877 continue;
6878
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006879 unsigned Reg;
Dan Gohman46510a72010-04-15 01:51:59 +00006880 const Value *PHIOp = PN->getIncomingValueForBlock(LLVMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006881
Dan Gohman46510a72010-04-15 01:51:59 +00006882 if (const Constant *C = dyn_cast<Constant>(PHIOp)) {
Dan Gohmanf81eca02010-04-22 20:46:50 +00006883 unsigned &RegOut = ConstantsOut[C];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006884 if (RegOut == 0) {
Dan Gohman89496d02010-07-02 00:10:16 +00006885 RegOut = FuncInfo.CreateRegs(C->getType());
Dan Gohmanf81eca02010-04-22 20:46:50 +00006886 CopyValueToVirtualRegister(C, RegOut);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006887 }
6888 Reg = RegOut;
6889 } else {
Dan Gohmanc25ad632010-07-01 01:33:21 +00006890 DenseMap<const Value *, unsigned>::iterator I =
6891 FuncInfo.ValueMap.find(PHIOp);
6892 if (I != FuncInfo.ValueMap.end())
6893 Reg = I->second;
6894 else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006895 assert(isa<AllocaInst>(PHIOp) &&
Dan Gohmanf81eca02010-04-22 20:46:50 +00006896 FuncInfo.StaticAllocaMap.count(cast<AllocaInst>(PHIOp)) &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006897 "Didn't codegen value into a register!??");
Dan Gohman89496d02010-07-02 00:10:16 +00006898 Reg = FuncInfo.CreateRegs(PHIOp->getType());
Dan Gohmanf81eca02010-04-22 20:46:50 +00006899 CopyValueToVirtualRegister(PHIOp, Reg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006900 }
6901 }
6902
6903 // Remember that this register needs to added to the machine PHI node as
6904 // the input for this MBB.
Owen Andersone50ed302009-08-10 22:56:29 +00006905 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006906 ComputeValueVTs(TLI, PN->getType(), ValueVTs);
6907 for (unsigned vti = 0, vte = ValueVTs.size(); vti != vte; ++vti) {
Owen Andersone50ed302009-08-10 22:56:29 +00006908 EVT VT = ValueVTs[vti];
Dan Gohmanf81eca02010-04-22 20:46:50 +00006909 unsigned NumRegisters = TLI.getNumRegisters(*DAG.getContext(), VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006910 for (unsigned i = 0, e = NumRegisters; i != e; ++i)
Dan Gohmanf81eca02010-04-22 20:46:50 +00006911 FuncInfo.PHINodesToUpdate.push_back(std::make_pair(MBBI++, Reg+i));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006912 Reg += NumRegisters;
6913 }
6914 }
6915 }
Dan Gohmanf81eca02010-04-22 20:46:50 +00006916 ConstantsOut.clear();
Dan Gohman3df24e62008-09-03 23:12:08 +00006917}