blob: 2bcaa98f5b86ad4f237240a1574de7801d53f90b [file] [log] [blame]
Jia Liubb481f82012-02-28 07:46:26 +00001//===-- MipsISelLowering.cpp - Mips DAG Lowering Implementation -----------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00007//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00008//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00009//
10// This file defines the interfaces that Mips uses to lower LLVM code into a
11// selection DAG.
12//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000013//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000014#define DEBUG_TYPE "mips-lower"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000015#include "MipsISelLowering.h"
Craig Topper79aa3412012-03-17 18:46:09 +000016#include "InstPrinter/MipsInstPrinter.h"
17#include "MCTargetDesc/MipsBaseInfo.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000018#include "MipsMachineFunction.h"
19#include "MipsSubtarget.h"
20#include "MipsTargetMachine.h"
21#include "MipsTargetObjectFile.h"
Akira Hatanaka2b861be2012-10-19 21:47:33 +000022#include "llvm/ADT/Statistic.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000023#include "llvm/CodeGen/CallingConvLower.h"
24#include "llvm/CodeGen/MachineFrameInfo.h"
25#include "llvm/CodeGen/MachineFunction.h"
26#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000027#include "llvm/CodeGen/MachineRegisterInfo.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000028#include "llvm/CodeGen/SelectionDAGISel.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000029#include "llvm/CodeGen/ValueTypes.h"
Chandler Carruth0b8c9a82013-01-02 11:36:10 +000030#include "llvm/IR/CallingConv.h"
31#include "llvm/IR/DerivedTypes.h"
Chandler Carruth0b8c9a82013-01-02 11:36:10 +000032#include "llvm/IR/GlobalVariable.h"
Akira Hatanaka2b861be2012-10-19 21:47:33 +000033#include "llvm/Support/CommandLine.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000034#include "llvm/Support/Debug.h"
Torok Edwinc25e7582009-07-11 20:10:48 +000035#include "llvm/Support/ErrorHandling.h"
NAKAMURA Takumi89593932012-04-21 15:31:45 +000036#include "llvm/Support/raw_ostream.h"
37
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000038using namespace llvm;
39
Akira Hatanaka2b861be2012-10-19 21:47:33 +000040STATISTIC(NumTailCalls, "Number of tail calls");
41
42static cl::opt<bool>
Akira Hatanaka81784cb2012-11-21 20:21:11 +000043LargeGOT("mxgot", cl::Hidden,
44 cl::desc("MIPS: Enable GOT larger than 64k."), cl::init(false));
45
Akira Hatanakaf8941992013-05-20 18:07:43 +000046static cl::opt<bool>
Akira Hatanaka2591b5c2013-05-21 17:17:59 +000047NoZeroDivCheck("mno-check-zero-division", cl::Hidden,
Akira Hatanakaf8941992013-05-20 18:07:43 +000048 cl::desc("MIPS: Don't trap on integer division by zero."),
49 cl::init(false));
50
Akira Hatanakafe30a9b2012-10-27 00:29:43 +000051static const uint16_t O32IntRegs[4] = {
52 Mips::A0, Mips::A1, Mips::A2, Mips::A3
53};
54
55static const uint16_t Mips64IntRegs[8] = {
56 Mips::A0_64, Mips::A1_64, Mips::A2_64, Mips::A3_64,
57 Mips::T0_64, Mips::T1_64, Mips::T2_64, Mips::T3_64
58};
59
60static const uint16_t Mips64DPRegs[8] = {
61 Mips::D12_64, Mips::D13_64, Mips::D14_64, Mips::D15_64,
62 Mips::D16_64, Mips::D17_64, Mips::D18_64, Mips::D19_64
63};
64
Jia Liubb481f82012-02-28 07:46:26 +000065// If I is a shifted mask, set the size (Size) and the first bit of the
Akira Hatanakadbe9a312011-08-18 20:07:42 +000066// mask (Pos), and return true.
Jia Liubb481f82012-02-28 07:46:26 +000067// For example, if I is 0x003ff800, (Pos, Size) = (11, 11).
Akira Hatanakaf635ef42013-03-12 00:16:36 +000068static bool isShiftedMask(uint64_t I, uint64_t &Pos, uint64_t &Size) {
Akira Hatanakad6bc5232011-12-05 21:26:34 +000069 if (!isShiftedMask_64(I))
Akira Hatanaka854a7db2011-08-19 22:59:00 +000070 return false;
Akira Hatanakabb15e112011-08-17 02:05:42 +000071
Akira Hatanakad6bc5232011-12-05 21:26:34 +000072 Size = CountPopulation_64(I);
Michael J. Spencerc6af2432013-05-24 22:23:49 +000073 Pos = countTrailingZeros(I);
Akira Hatanakadbe9a312011-08-18 20:07:42 +000074 return true;
Akira Hatanakabb15e112011-08-17 02:05:42 +000075}
76
Akira Hatanaka5ac065a2013-03-13 00:54:29 +000077SDValue MipsTargetLowering::getGlobalReg(SelectionDAG &DAG, EVT Ty) const {
Akira Hatanaka648f00c2012-02-24 22:34:47 +000078 MipsFunctionInfo *FI = DAG.getMachineFunction().getInfo<MipsFunctionInfo>();
79 return DAG.getRegister(FI->getGlobalBaseReg(), Ty);
80}
81
Akira Hatanaka6b28b802012-11-21 20:26:38 +000082static SDValue getTargetNode(SDValue Op, SelectionDAG &DAG, unsigned Flag) {
83 EVT Ty = Op.getValueType();
84
85 if (GlobalAddressSDNode *N = dyn_cast<GlobalAddressSDNode>(Op))
Andrew Trickac6d9be2013-05-25 02:42:55 +000086 return DAG.getTargetGlobalAddress(N->getGlobal(), SDLoc(Op), Ty, 0,
Akira Hatanaka6b28b802012-11-21 20:26:38 +000087 Flag);
88 if (ExternalSymbolSDNode *N = dyn_cast<ExternalSymbolSDNode>(Op))
89 return DAG.getTargetExternalSymbol(N->getSymbol(), Ty, Flag);
90 if (BlockAddressSDNode *N = dyn_cast<BlockAddressSDNode>(Op))
91 return DAG.getTargetBlockAddress(N->getBlockAddress(), Ty, 0, Flag);
92 if (JumpTableSDNode *N = dyn_cast<JumpTableSDNode>(Op))
93 return DAG.getTargetJumpTable(N->getIndex(), Ty, Flag);
94 if (ConstantPoolSDNode *N = dyn_cast<ConstantPoolSDNode>(Op))
95 return DAG.getTargetConstantPool(N->getConstVal(), Ty, N->getAlignment(),
96 N->getOffset(), Flag);
97
98 llvm_unreachable("Unexpected node type.");
99 return SDValue();
100}
101
102static SDValue getAddrNonPIC(SDValue Op, SelectionDAG &DAG) {
Andrew Trickac6d9be2013-05-25 02:42:55 +0000103 SDLoc DL(Op);
Akira Hatanaka6b28b802012-11-21 20:26:38 +0000104 EVT Ty = Op.getValueType();
105 SDValue Hi = getTargetNode(Op, DAG, MipsII::MO_ABS_HI);
106 SDValue Lo = getTargetNode(Op, DAG, MipsII::MO_ABS_LO);
107 return DAG.getNode(ISD::ADD, DL, Ty,
108 DAG.getNode(MipsISD::Hi, DL, Ty, Hi),
109 DAG.getNode(MipsISD::Lo, DL, Ty, Lo));
110}
111
Akira Hatanaka5ac065a2013-03-13 00:54:29 +0000112SDValue MipsTargetLowering::getAddrLocal(SDValue Op, SelectionDAG &DAG,
113 bool HasMips64) const {
Andrew Trickac6d9be2013-05-25 02:42:55 +0000114 SDLoc DL(Op);
Akira Hatanaka6b28b802012-11-21 20:26:38 +0000115 EVT Ty = Op.getValueType();
116 unsigned GOTFlag = HasMips64 ? MipsII::MO_GOT_PAGE : MipsII::MO_GOT;
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000117 SDValue GOT = DAG.getNode(MipsISD::Wrapper, DL, Ty, getGlobalReg(DAG, Ty),
Akira Hatanaka6b28b802012-11-21 20:26:38 +0000118 getTargetNode(Op, DAG, GOTFlag));
119 SDValue Load = DAG.getLoad(Ty, DL, DAG.getEntryNode(), GOT,
120 MachinePointerInfo::getGOT(), false, false, false,
121 0);
122 unsigned LoFlag = HasMips64 ? MipsII::MO_GOT_OFST : MipsII::MO_ABS_LO;
123 SDValue Lo = DAG.getNode(MipsISD::Lo, DL, Ty, getTargetNode(Op, DAG, LoFlag));
124 return DAG.getNode(ISD::ADD, DL, Ty, Load, Lo);
125}
126
Akira Hatanaka5ac065a2013-03-13 00:54:29 +0000127SDValue MipsTargetLowering::getAddrGlobal(SDValue Op, SelectionDAG &DAG,
128 unsigned Flag) const {
Andrew Trickac6d9be2013-05-25 02:42:55 +0000129 SDLoc DL(Op);
Akira Hatanaka6b28b802012-11-21 20:26:38 +0000130 EVT Ty = Op.getValueType();
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000131 SDValue Tgt = DAG.getNode(MipsISD::Wrapper, DL, Ty, getGlobalReg(DAG, Ty),
Akira Hatanaka6b28b802012-11-21 20:26:38 +0000132 getTargetNode(Op, DAG, Flag));
133 return DAG.getLoad(Ty, DL, DAG.getEntryNode(), Tgt,
134 MachinePointerInfo::getGOT(), false, false, false, 0);
135}
136
Akira Hatanaka5ac065a2013-03-13 00:54:29 +0000137SDValue MipsTargetLowering::getAddrGlobalLargeGOT(SDValue Op, SelectionDAG &DAG,
138 unsigned HiFlag,
139 unsigned LoFlag) const {
Andrew Trickac6d9be2013-05-25 02:42:55 +0000140 SDLoc DL(Op);
Akira Hatanaka6b28b802012-11-21 20:26:38 +0000141 EVT Ty = Op.getValueType();
142 SDValue Hi = DAG.getNode(MipsISD::Hi, DL, Ty, getTargetNode(Op, DAG, HiFlag));
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000143 Hi = DAG.getNode(ISD::ADD, DL, Ty, Hi, getGlobalReg(DAG, Ty));
Akira Hatanaka6b28b802012-11-21 20:26:38 +0000144 SDValue Wrapper = DAG.getNode(MipsISD::Wrapper, DL, Ty, Hi,
145 getTargetNode(Op, DAG, LoFlag));
146 return DAG.getLoad(Ty, DL, DAG.getEntryNode(), Wrapper,
147 MachinePointerInfo::getGOT(), false, false, false, 0);
148}
149
Chris Lattnerf0144122009-07-28 03:13:23 +0000150const char *MipsTargetLowering::getTargetNodeName(unsigned Opcode) const {
151 switch (Opcode) {
Akira Hatanakabdd2ce92011-05-23 21:13:59 +0000152 case MipsISD::JmpLink: return "MipsISD::JmpLink";
Akira Hatanaka58d1e3f2012-10-19 20:59:39 +0000153 case MipsISD::TailCall: return "MipsISD::TailCall";
Akira Hatanakabdd2ce92011-05-23 21:13:59 +0000154 case MipsISD::Hi: return "MipsISD::Hi";
155 case MipsISD::Lo: return "MipsISD::Lo";
156 case MipsISD::GPRel: return "MipsISD::GPRel";
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +0000157 case MipsISD::ThreadPointer: return "MipsISD::ThreadPointer";
Akira Hatanakabdd2ce92011-05-23 21:13:59 +0000158 case MipsISD::Ret: return "MipsISD::Ret";
Akira Hatanaka544cc212013-01-30 00:26:49 +0000159 case MipsISD::EH_RETURN: return "MipsISD::EH_RETURN";
Akira Hatanakabdd2ce92011-05-23 21:13:59 +0000160 case MipsISD::FPBrcond: return "MipsISD::FPBrcond";
161 case MipsISD::FPCmp: return "MipsISD::FPCmp";
162 case MipsISD::CMovFP_T: return "MipsISD::CMovFP_T";
163 case MipsISD::CMovFP_F: return "MipsISD::CMovFP_F";
Akira Hatanakaae7e7cb2013-05-16 21:17:15 +0000164 case MipsISD::TruncIntFP: return "MipsISD::TruncIntFP";
Akira Hatanakadd958922013-03-30 01:14:04 +0000165 case MipsISD::ExtractLOHI: return "MipsISD::ExtractLOHI";
166 case MipsISD::InsertLOHI: return "MipsISD::InsertLOHI";
167 case MipsISD::Mult: return "MipsISD::Mult";
168 case MipsISD::Multu: return "MipsISD::Multu";
Akira Hatanakabdd2ce92011-05-23 21:13:59 +0000169 case MipsISD::MAdd: return "MipsISD::MAdd";
170 case MipsISD::MAddu: return "MipsISD::MAddu";
171 case MipsISD::MSub: return "MipsISD::MSub";
172 case MipsISD::MSubu: return "MipsISD::MSubu";
173 case MipsISD::DivRem: return "MipsISD::DivRem";
174 case MipsISD::DivRemU: return "MipsISD::DivRemU";
Akira Hatanakadd958922013-03-30 01:14:04 +0000175 case MipsISD::DivRem16: return "MipsISD::DivRem16";
176 case MipsISD::DivRemU16: return "MipsISD::DivRemU16";
Akira Hatanakabdd2ce92011-05-23 21:13:59 +0000177 case MipsISD::BuildPairF64: return "MipsISD::BuildPairF64";
178 case MipsISD::ExtractElementF64: return "MipsISD::ExtractElementF64";
Akira Hatanakabfcb83f2011-12-12 22:38:19 +0000179 case MipsISD::Wrapper: return "MipsISD::Wrapper";
Akira Hatanakadb548262011-07-19 23:30:50 +0000180 case MipsISD::Sync: return "MipsISD::Sync";
Akira Hatanakabb15e112011-08-17 02:05:42 +0000181 case MipsISD::Ext: return "MipsISD::Ext";
182 case MipsISD::Ins: return "MipsISD::Ins";
Akira Hatanakab6f1dc22012-06-02 00:03:12 +0000183 case MipsISD::LWL: return "MipsISD::LWL";
184 case MipsISD::LWR: return "MipsISD::LWR";
185 case MipsISD::SWL: return "MipsISD::SWL";
186 case MipsISD::SWR: return "MipsISD::SWR";
187 case MipsISD::LDL: return "MipsISD::LDL";
188 case MipsISD::LDR: return "MipsISD::LDR";
189 case MipsISD::SDL: return "MipsISD::SDL";
190 case MipsISD::SDR: return "MipsISD::SDR";
Akira Hatanaka6fad5e72012-09-21 23:52:47 +0000191 case MipsISD::EXTP: return "MipsISD::EXTP";
192 case MipsISD::EXTPDP: return "MipsISD::EXTPDP";
193 case MipsISD::EXTR_S_H: return "MipsISD::EXTR_S_H";
194 case MipsISD::EXTR_W: return "MipsISD::EXTR_W";
195 case MipsISD::EXTR_R_W: return "MipsISD::EXTR_R_W";
196 case MipsISD::EXTR_RS_W: return "MipsISD::EXTR_RS_W";
197 case MipsISD::SHILO: return "MipsISD::SHILO";
198 case MipsISD::MTHLIP: return "MipsISD::MTHLIP";
199 case MipsISD::MULT: return "MipsISD::MULT";
200 case MipsISD::MULTU: return "MipsISD::MULTU";
Jia Liub3ea8802013-03-04 01:06:54 +0000201 case MipsISD::MADD_DSP: return "MipsISD::MADD_DSP";
Akira Hatanaka6fad5e72012-09-21 23:52:47 +0000202 case MipsISD::MADDU_DSP: return "MipsISD::MADDU_DSP";
203 case MipsISD::MSUB_DSP: return "MipsISD::MSUB_DSP";
204 case MipsISD::MSUBU_DSP: return "MipsISD::MSUBU_DSP";
Akira Hatanaka97a62bf2013-04-19 23:21:32 +0000205 case MipsISD::SHLL_DSP: return "MipsISD::SHLL_DSP";
206 case MipsISD::SHRA_DSP: return "MipsISD::SHRA_DSP";
207 case MipsISD::SHRL_DSP: return "MipsISD::SHRL_DSP";
Akira Hatanakacd6c5792013-04-30 22:37:26 +0000208 case MipsISD::SETCC_DSP: return "MipsISD::SETCC_DSP";
209 case MipsISD::SELECT_CC_DSP: return "MipsISD::SELECT_CC_DSP";
Akira Hatanaka0f843822011-06-07 18:58:42 +0000210 default: return NULL;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000211 }
212}
213
214MipsTargetLowering::
Chris Lattnerf0144122009-07-28 03:13:23 +0000215MipsTargetLowering(MipsTargetMachine &TM)
Akira Hatanaka8b4198d2011-09-26 21:47:02 +0000216 : TargetLowering(TM, new MipsTargetObjectFile()),
217 Subtarget(&TM.getSubtarget<MipsSubtarget>()),
Akira Hatanaka2ec69fa2011-10-28 18:47:24 +0000218 HasMips64(Subtarget->hasMips64()), IsN64(Subtarget->isABI_N64()),
219 IsO32(Subtarget->isABI_O32()) {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000220 // Mips does not have i1 type, so use i32 for
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000221 // setcc operations results (slt, sgt, ...).
Duncan Sands03228082008-11-23 15:47:28 +0000222 setBooleanContents(ZeroOrOneBooleanContent);
Akira Hatanakacd6c5792013-04-30 22:37:26 +0000223 setBooleanVectorContents(ZeroOrNegativeOneBooleanContent);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000224
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000225 // Load extented operations for i1 types must be promoted
Owen Anderson825b72b2009-08-11 20:47:22 +0000226 setLoadExtAction(ISD::EXTLOAD, MVT::i1, Promote);
227 setLoadExtAction(ISD::ZEXTLOAD, MVT::i1, Promote);
228 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000229
Eli Friedman6055a6a2009-07-17 04:07:24 +0000230 // MIPS doesn't have extending float->double load/store
Owen Anderson825b72b2009-08-11 20:47:22 +0000231 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
232 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Eli Friedman10a36592009-07-17 02:28:12 +0000233
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000234 // Used by legalize types to correctly generate the setcc result.
235 // Without this, every float setcc comes with a AND/OR with the result,
236 // we don't want this, since the fpcmp result goes to a flag register,
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000237 // which is used implicitly by brcond and select operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000238 AddPromotedToType(ISD::SETCC, MVT::i1, MVT::i32);
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000239
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000240 // Mips Custom Operations
Akira Hatanakab7656a92013-03-06 21:32:03 +0000241 setOperationAction(ISD::BR_JT, MVT::Other, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000242 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +0000243 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000244 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
245 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
246 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
247 setOperationAction(ISD::SELECT, MVT::f32, Custom);
248 setOperationAction(ISD::SELECT, MVT::f64, Custom);
249 setOperationAction(ISD::SELECT, MVT::i32, Custom);
Akira Hatanaka3fef29d2012-07-11 19:32:27 +0000250 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
251 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Akira Hatanaka0a40c232012-03-09 23:46:03 +0000252 setOperationAction(ISD::SETCC, MVT::f32, Custom);
253 setOperationAction(ISD::SETCC, MVT::f64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000254 setOperationAction(ISD::BRCOND, MVT::Other, Custom);
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +0000255 setOperationAction(ISD::VASTART, MVT::Other, Custom);
Akira Hatanakad229b7b2012-03-10 00:03:50 +0000256 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
257 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
Akira Hatanakaae7e7cb2013-05-16 21:17:15 +0000258 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Akira Hatanakad229b7b2012-03-10 00:03:50 +0000259
Akira Hatanakac12a6e62012-04-11 22:49:04 +0000260 if (!TM.Options.NoNaNsFPMath) {
261 setOperationAction(ISD::FABS, MVT::f32, Custom);
262 setOperationAction(ISD::FABS, MVT::f64, Custom);
263 }
264
Akira Hatanakad229b7b2012-03-10 00:03:50 +0000265 if (HasMips64) {
266 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
267 setOperationAction(ISD::BlockAddress, MVT::i64, Custom);
268 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
269 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
270 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
271 setOperationAction(ISD::SELECT, MVT::i64, Custom);
Akira Hatanaka7664f052012-06-02 00:04:42 +0000272 setOperationAction(ISD::LOAD, MVT::i64, Custom);
273 setOperationAction(ISD::STORE, MVT::i64, Custom);
Akira Hatanakaae7e7cb2013-05-16 21:17:15 +0000274 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
Akira Hatanakad229b7b2012-03-10 00:03:50 +0000275 }
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +0000276
Akira Hatanakaa284acb2012-05-09 00:55:21 +0000277 if (!HasMips64) {
278 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
279 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
280 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
281 }
282
Akira Hatanakae90a3bc2012-11-07 19:10:58 +0000283 setOperationAction(ISD::ADD, MVT::i32, Custom);
284 if (HasMips64)
285 setOperationAction(ISD::ADD, MVT::i64, Custom);
286
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000287 setOperationAction(ISD::SDIV, MVT::i32, Expand);
288 setOperationAction(ISD::SREM, MVT::i32, Expand);
289 setOperationAction(ISD::UDIV, MVT::i32, Expand);
290 setOperationAction(ISD::UREM, MVT::i32, Expand);
Akira Hatanakadda4a072011-10-03 21:06:13 +0000291 setOperationAction(ISD::SDIV, MVT::i64, Expand);
292 setOperationAction(ISD::SREM, MVT::i64, Expand);
293 setOperationAction(ISD::UDIV, MVT::i64, Expand);
294 setOperationAction(ISD::UREM, MVT::i64, Expand);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000295
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000296 // Operations not directly supported by Mips.
Tom Stellard3ef53832013-03-08 15:36:57 +0000297 setOperationAction(ISD::BR_CC, MVT::f32, Expand);
298 setOperationAction(ISD::BR_CC, MVT::f64, Expand);
299 setOperationAction(ISD::BR_CC, MVT::i32, Expand);
300 setOperationAction(ISD::BR_CC, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000301 setOperationAction(ISD::SELECT_CC, MVT::Other, Expand);
302 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
Akira Hatanakae1bcd6b2011-12-20 23:40:56 +0000303 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000304 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Akira Hatanakae1bcd6b2011-12-20 23:40:56 +0000305 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000306 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
307 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
Akira Hatanaka7f162742011-12-21 00:14:05 +0000308 setOperationAction(ISD::CTPOP, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000309 setOperationAction(ISD::CTTZ, MVT::i32, Expand);
Akira Hatanaka7f162742011-12-21 00:14:05 +0000310 setOperationAction(ISD::CTTZ, MVT::i64, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000311 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32, Expand);
312 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
313 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32, Expand);
314 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000315 setOperationAction(ISD::ROTL, MVT::i32, Expand);
Akira Hatanakac7bafe92011-09-30 18:51:46 +0000316 setOperationAction(ISD::ROTL, MVT::i64, Expand);
Akira Hatanaka1d165f12012-07-31 20:54:48 +0000317 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
318 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000319
Akira Hatanaka56633442011-09-20 23:53:09 +0000320 if (!Subtarget->hasMips32r2())
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000321 setOperationAction(ISD::ROTR, MVT::i32, Expand);
322
Akira Hatanakac7bafe92011-09-30 18:51:46 +0000323 if (!Subtarget->hasMips64r2())
324 setOperationAction(ISD::ROTR, MVT::i64, Expand);
325
Owen Anderson825b72b2009-08-11 20:47:22 +0000326 setOperationAction(ISD::FSIN, MVT::f32, Expand);
Bruno Cardoso Lopes5d6fb5d2011-03-04 18:54:14 +0000327 setOperationAction(ISD::FSIN, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000328 setOperationAction(ISD::FCOS, MVT::f32, Expand);
Bruno Cardoso Lopes5d6fb5d2011-03-04 18:54:14 +0000329 setOperationAction(ISD::FCOS, MVT::f64, Expand);
Evan Cheng8688a582013-01-29 02:32:37 +0000330 setOperationAction(ISD::FSINCOS, MVT::f32, Expand);
331 setOperationAction(ISD::FSINCOS, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000332 setOperationAction(ISD::FPOWI, MVT::f32, Expand);
333 setOperationAction(ISD::FPOW, MVT::f32, Expand);
Akira Hatanaka46da1362011-05-23 22:23:58 +0000334 setOperationAction(ISD::FPOW, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000335 setOperationAction(ISD::FLOG, MVT::f32, Expand);
336 setOperationAction(ISD::FLOG2, MVT::f32, Expand);
337 setOperationAction(ISD::FLOG10, MVT::f32, Expand);
338 setOperationAction(ISD::FEXP, MVT::f32, Expand);
Cameron Zwarich33390842011-07-08 21:39:21 +0000339 setOperationAction(ISD::FMA, MVT::f32, Expand);
340 setOperationAction(ISD::FMA, MVT::f64, Expand);
Akira Hatanaka21ecc2f2012-03-29 18:43:11 +0000341 setOperationAction(ISD::FREM, MVT::f32, Expand);
342 setOperationAction(ISD::FREM, MVT::f64, Expand);
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000343
Akira Hatanaka1cc63332012-04-11 22:59:08 +0000344 if (!TM.Options.NoNaNsFPMath) {
345 setOperationAction(ISD::FNEG, MVT::f32, Expand);
346 setOperationAction(ISD::FNEG, MVT::f64, Expand);
347 }
348
Akira Hatanakacf0cd802011-05-26 18:59:03 +0000349 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
Akira Hatanaka590baca2012-02-02 03:13:40 +0000350 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
Akira Hatanakacf0cd802011-05-26 18:59:03 +0000351 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Akira Hatanaka590baca2012-02-02 03:13:40 +0000352 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
Eric Christopher471e4222011-06-08 23:55:35 +0000353
Akira Hatanaka544cc212013-01-30 00:26:49 +0000354 setOperationAction(ISD::EH_RETURN, MVT::Other, Custom);
355
Bruno Cardoso Lopes954dac02011-03-09 19:22:22 +0000356 setOperationAction(ISD::VAARG, MVT::Other, Expand);
357 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
358 setOperationAction(ISD::VAEND, MVT::Other, Expand);
359
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000360 // Use the default for now
Owen Anderson825b72b2009-08-11 20:47:22 +0000361 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
362 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Eli Friedman14648462011-07-27 22:21:52 +0000363
Jia Liubb481f82012-02-28 07:46:26 +0000364 setOperationAction(ISD::ATOMIC_LOAD, MVT::i32, Expand);
365 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Expand);
366 setOperationAction(ISD::ATOMIC_STORE, MVT::i32, Expand);
367 setOperationAction(ISD::ATOMIC_STORE, MVT::i64, Expand);
Eli Friedman4db5aca2011-08-29 18:23:02 +0000368
Eli Friedman26689ac2011-08-03 21:06:02 +0000369 setInsertFencesForAtomic(true);
370
Bruno Cardoso Lopes7728f7e2008-07-09 05:32:22 +0000371 if (!Subtarget->hasSEInReg()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000372 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand);
373 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000374 }
375
Akira Hatanakac79507a2011-12-21 00:20:27 +0000376 if (!Subtarget->hasBitCount()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000377 setOperationAction(ISD::CTLZ, MVT::i32, Expand);
Akira Hatanakac79507a2011-12-21 00:20:27 +0000378 setOperationAction(ISD::CTLZ, MVT::i64, Expand);
379 }
Bruno Cardoso Lopes65ad4522008-08-08 06:16:31 +0000380
Akira Hatanakac0ea0432011-12-20 23:56:43 +0000381 if (!Subtarget->hasSwap()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000382 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Akira Hatanakac0ea0432011-12-20 23:56:43 +0000383 setOperationAction(ISD::BSWAP, MVT::i64, Expand);
384 }
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000385
Akira Hatanaka7664f052012-06-02 00:04:42 +0000386 if (HasMips64) {
387 setLoadExtAction(ISD::SEXTLOAD, MVT::i32, Custom);
388 setLoadExtAction(ISD::ZEXTLOAD, MVT::i32, Custom);
389 setLoadExtAction(ISD::EXTLOAD, MVT::i32, Custom);
390 setTruncStoreAction(MVT::i64, MVT::i32, Custom);
391 }
392
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000393 setTargetDAGCombine(ISD::SDIVREM);
394 setTargetDAGCombine(ISD::UDIVREM);
Akira Hatanakaee8c3b02012-03-08 03:26:37 +0000395 setTargetDAGCombine(ISD::SELECT);
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000396 setTargetDAGCombine(ISD::AND);
397 setTargetDAGCombine(ISD::OR);
Akira Hatanaka87827072012-06-13 20:33:18 +0000398 setTargetDAGCombine(ISD::ADD);
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000399
Akira Hatanaka5fdf5002012-03-08 01:59:33 +0000400 setMinFunctionAlignment(HasMips64 ? 3 : 2);
Eli Friedmanfc5d3052011-05-06 20:34:06 +0000401
Akira Hatanaka3f5b1072012-02-02 03:17:04 +0000402 setStackPointerRegisterToSaveRestore(IsN64 ? Mips::SP_64 : Mips::SP);
Akira Hatanakacf0cd802011-05-26 18:59:03 +0000403
Akira Hatanaka590baca2012-02-02 03:13:40 +0000404 setExceptionPointerRegister(IsN64 ? Mips::A0_64 : Mips::A0);
405 setExceptionSelectorRegister(IsN64 ? Mips::A1_64 : Mips::A1);
Akira Hatanakae193b322012-06-13 19:33:32 +0000406
Jim Grosbach3450f802013-02-20 21:13:59 +0000407 MaxStoresPerMemcpy = 16;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000408}
409
Akira Hatanaka5ac065a2013-03-13 00:54:29 +0000410const MipsTargetLowering *MipsTargetLowering::create(MipsTargetMachine &TM) {
411 if (TM.getSubtargetImpl()->inMips16Mode())
412 return llvm::createMips16TargetLowering(TM);
Jia Liubb481f82012-02-28 07:46:26 +0000413
Akira Hatanaka5ac065a2013-03-13 00:54:29 +0000414 return llvm::createMipsSETargetLowering(TM);
Akira Hatanaka5c21c9e2011-08-12 21:30:06 +0000415}
416
Matt Arsenault225ed702013-05-18 00:21:46 +0000417EVT MipsTargetLowering::getSetCCResultType(LLVMContext &, EVT VT) const {
Akira Hatanakae13f4412013-01-04 20:06:01 +0000418 if (!VT.isVector())
419 return MVT::i32;
420 return VT.changeVectorElementTypeToInteger();
Scott Michel5b8f82e2008-03-10 15:42:14 +0000421}
422
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000423static SDValue performDivRemCombine(SDNode *N, SelectionDAG &DAG,
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000424 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka864f6602012-06-14 21:10:56 +0000425 const MipsSubtarget *Subtarget) {
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000426 if (DCI.isBeforeLegalizeOps())
427 return SDValue();
428
Akira Hatanakadda4a072011-10-03 21:06:13 +0000429 EVT Ty = N->getValueType(0);
Jia Liubb481f82012-02-28 07:46:26 +0000430 unsigned LO = (Ty == MVT::i32) ? Mips::LO : Mips::LO64;
431 unsigned HI = (Ty == MVT::i32) ? Mips::HI : Mips::HI64;
Akira Hatanakaf5926fd2013-03-30 01:36:35 +0000432 unsigned Opc = N->getOpcode() == ISD::SDIVREM ? MipsISD::DivRem16 :
433 MipsISD::DivRemU16;
Andrew Trickac6d9be2013-05-25 02:42:55 +0000434 SDLoc DL(N);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000435
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000436 SDValue DivRem = DAG.getNode(Opc, DL, MVT::Glue,
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000437 N->getOperand(0), N->getOperand(1));
438 SDValue InChain = DAG.getEntryNode();
439 SDValue InGlue = DivRem;
440
441 // insert MFLO
442 if (N->hasAnyUseOfValue(0)) {
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000443 SDValue CopyFromLo = DAG.getCopyFromReg(InChain, DL, LO, Ty,
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000444 InGlue);
445 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 0), CopyFromLo);
446 InChain = CopyFromLo.getValue(1);
447 InGlue = CopyFromLo.getValue(2);
448 }
449
450 // insert MFHI
451 if (N->hasAnyUseOfValue(1)) {
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000452 SDValue CopyFromHi = DAG.getCopyFromReg(InChain, DL,
Akira Hatanakadda4a072011-10-03 21:06:13 +0000453 HI, Ty, InGlue);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000454 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), CopyFromHi);
455 }
456
457 return SDValue();
458}
459
Akira Hatanaka2fbe90c2013-04-18 01:00:46 +0000460static Mips::CondCode condCodeToFCC(ISD::CondCode CC) {
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000461 switch (CC) {
462 default: llvm_unreachable("Unknown fp condition code!");
463 case ISD::SETEQ:
464 case ISD::SETOEQ: return Mips::FCOND_OEQ;
465 case ISD::SETUNE: return Mips::FCOND_UNE;
466 case ISD::SETLT:
467 case ISD::SETOLT: return Mips::FCOND_OLT;
468 case ISD::SETGT:
469 case ISD::SETOGT: return Mips::FCOND_OGT;
470 case ISD::SETLE:
471 case ISD::SETOLE: return Mips::FCOND_OLE;
472 case ISD::SETGE:
473 case ISD::SETOGE: return Mips::FCOND_OGE;
474 case ISD::SETULT: return Mips::FCOND_ULT;
475 case ISD::SETULE: return Mips::FCOND_ULE;
476 case ISD::SETUGT: return Mips::FCOND_UGT;
477 case ISD::SETUGE: return Mips::FCOND_UGE;
478 case ISD::SETUO: return Mips::FCOND_UN;
479 case ISD::SETO: return Mips::FCOND_OR;
480 case ISD::SETNE:
481 case ISD::SETONE: return Mips::FCOND_ONE;
482 case ISD::SETUEQ: return Mips::FCOND_UEQ;
483 }
484}
485
486
Akira Hatanaka9cf07242013-03-30 01:16:38 +0000487/// This function returns true if the floating point conditional branches and
488/// conditional moves which use condition code CC should be inverted.
489static bool invertFPCondCodeUser(Mips::CondCode CC) {
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000490 if (CC >= Mips::FCOND_F && CC <= Mips::FCOND_NGT)
491 return false;
492
Akira Hatanaka82099682011-12-19 19:52:25 +0000493 assert((CC >= Mips::FCOND_T && CC <= Mips::FCOND_GT) &&
494 "Illegal Condition Code");
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000495
Akira Hatanaka82099682011-12-19 19:52:25 +0000496 return true;
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000497}
498
499// Creates and returns an FPCmp node from a setcc node.
500// Returns Op if setcc is not a floating point comparison.
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000501static SDValue createFPCmp(SelectionDAG &DAG, const SDValue &Op) {
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000502 // must be a SETCC node
503 if (Op.getOpcode() != ISD::SETCC)
504 return Op;
505
506 SDValue LHS = Op.getOperand(0);
507
508 if (!LHS.getValueType().isFloatingPoint())
509 return Op;
510
511 SDValue RHS = Op.getOperand(1);
Andrew Trickac6d9be2013-05-25 02:42:55 +0000512 SDLoc DL(Op);
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000513
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +0000514 // Assume the 3rd operand is a CondCodeSDNode. Add code to check the type of
515 // node if necessary.
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000516 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
517
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000518 return DAG.getNode(MipsISD::FPCmp, DL, MVT::Glue, LHS, RHS,
Akira Hatanaka2fbe90c2013-04-18 01:00:46 +0000519 DAG.getConstant(condCodeToFCC(CC), MVT::i32));
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000520}
521
522// Creates and returns a CMovFPT/F node.
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000523static SDValue createCMovFP(SelectionDAG &DAG, SDValue Cond, SDValue True,
Andrew Trickac6d9be2013-05-25 02:42:55 +0000524 SDValue False, SDLoc DL) {
Akira Hatanaka9cf07242013-03-30 01:16:38 +0000525 ConstantSDNode *CC = cast<ConstantSDNode>(Cond.getOperand(2));
526 bool invert = invertFPCondCodeUser((Mips::CondCode)CC->getSExtValue());
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000527
528 return DAG.getNode((invert ? MipsISD::CMovFP_F : MipsISD::CMovFP_T), DL,
529 True.getValueType(), True, False, Cond);
530}
531
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000532static SDValue performSELECTCombine(SDNode *N, SelectionDAG &DAG,
Akira Hatanakae2bdf7f2012-03-08 02:14:24 +0000533 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka864f6602012-06-14 21:10:56 +0000534 const MipsSubtarget *Subtarget) {
Akira Hatanakae2bdf7f2012-03-08 02:14:24 +0000535 if (DCI.isBeforeLegalizeOps())
536 return SDValue();
537
538 SDValue SetCC = N->getOperand(0);
539
540 if ((SetCC.getOpcode() != ISD::SETCC) ||
541 !SetCC.getOperand(0).getValueType().isInteger())
542 return SDValue();
543
544 SDValue False = N->getOperand(2);
545 EVT FalseTy = False.getValueType();
546
547 if (!FalseTy.isInteger())
548 return SDValue();
549
550 ConstantSDNode *CN = dyn_cast<ConstantSDNode>(False);
551
552 if (!CN || CN->getZExtValue())
553 return SDValue();
554
Andrew Trickac6d9be2013-05-25 02:42:55 +0000555 const SDLoc DL(N);
Akira Hatanakae2bdf7f2012-03-08 02:14:24 +0000556 ISD::CondCode CC = cast<CondCodeSDNode>(SetCC.getOperand(2))->get();
557 SDValue True = N->getOperand(1);
Akira Hatanaka864f6602012-06-14 21:10:56 +0000558
Akira Hatanakae2bdf7f2012-03-08 02:14:24 +0000559 SetCC = DAG.getSetCC(DL, SetCC.getValueType(), SetCC.getOperand(0),
560 SetCC.getOperand(1), ISD::getSetCCInverse(CC, true));
Akira Hatanaka864f6602012-06-14 21:10:56 +0000561
Akira Hatanakae2bdf7f2012-03-08 02:14:24 +0000562 return DAG.getNode(ISD::SELECT, DL, FalseTy, SetCC, False, True);
563}
564
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000565static SDValue performANDCombine(SDNode *N, SelectionDAG &DAG,
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000566 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka864f6602012-06-14 21:10:56 +0000567 const MipsSubtarget *Subtarget) {
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000568 // Pattern match EXT.
569 // $dst = and ((sra or srl) $src , pos), (2**size - 1)
570 // => ext $dst, $src, size, pos
Akira Hatanaka56633442011-09-20 23:53:09 +0000571 if (DCI.isBeforeLegalizeOps() || !Subtarget->hasMips32r2())
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000572 return SDValue();
573
574 SDValue ShiftRight = N->getOperand(0), Mask = N->getOperand(1);
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000575 unsigned ShiftRightOpc = ShiftRight.getOpcode();
576
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000577 // Op's first operand must be a shift right.
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000578 if (ShiftRightOpc != ISD::SRA && ShiftRightOpc != ISD::SRL)
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000579 return SDValue();
580
581 // The second operand of the shift must be an immediate.
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000582 ConstantSDNode *CN;
583 if (!(CN = dyn_cast<ConstantSDNode>(ShiftRight.getOperand(1))))
584 return SDValue();
Jia Liubb481f82012-02-28 07:46:26 +0000585
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000586 uint64_t Pos = CN->getZExtValue();
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000587 uint64_t SMPos, SMSize;
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000588
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000589 // Op's second operand must be a shifted mask.
590 if (!(CN = dyn_cast<ConstantSDNode>(Mask)) ||
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000591 !isShiftedMask(CN->getZExtValue(), SMPos, SMSize))
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000592 return SDValue();
593
594 // Return if the shifted mask does not start at bit 0 or the sum of its size
595 // and Pos exceeds the word's size.
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000596 EVT ValTy = N->getValueType(0);
597 if (SMPos != 0 || Pos + SMSize > ValTy.getSizeInBits())
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000598 return SDValue();
599
Andrew Trickac6d9be2013-05-25 02:42:55 +0000600 return DAG.getNode(MipsISD::Ext, SDLoc(N), ValTy,
Akira Hatanaka82099682011-12-19 19:52:25 +0000601 ShiftRight.getOperand(0), DAG.getConstant(Pos, MVT::i32),
Akira Hatanaka667645f2011-08-17 22:59:46 +0000602 DAG.getConstant(SMSize, MVT::i32));
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000603}
Jia Liubb481f82012-02-28 07:46:26 +0000604
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000605static SDValue performORCombine(SDNode *N, SelectionDAG &DAG,
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000606 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka864f6602012-06-14 21:10:56 +0000607 const MipsSubtarget *Subtarget) {
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000608 // Pattern match INS.
609 // $dst = or (and $src1 , mask0), (and (shl $src, pos), mask1),
Jia Liubb481f82012-02-28 07:46:26 +0000610 // where mask1 = (2**size - 1) << pos, mask0 = ~mask1
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000611 // => ins $dst, $src, size, pos, $src1
Akira Hatanaka56633442011-09-20 23:53:09 +0000612 if (DCI.isBeforeLegalizeOps() || !Subtarget->hasMips32r2())
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000613 return SDValue();
614
615 SDValue And0 = N->getOperand(0), And1 = N->getOperand(1);
616 uint64_t SMPos0, SMSize0, SMPos1, SMSize1;
617 ConstantSDNode *CN;
618
619 // See if Op's first operand matches (and $src1 , mask0).
620 if (And0.getOpcode() != ISD::AND)
621 return SDValue();
622
623 if (!(CN = dyn_cast<ConstantSDNode>(And0.getOperand(1))) ||
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000624 !isShiftedMask(~CN->getSExtValue(), SMPos0, SMSize0))
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000625 return SDValue();
626
627 // See if Op's second operand matches (and (shl $src, pos), mask1).
628 if (And1.getOpcode() != ISD::AND)
629 return SDValue();
Jia Liubb481f82012-02-28 07:46:26 +0000630
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000631 if (!(CN = dyn_cast<ConstantSDNode>(And1.getOperand(1))) ||
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000632 !isShiftedMask(CN->getZExtValue(), SMPos1, SMSize1))
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000633 return SDValue();
634
635 // The shift masks must have the same position and size.
636 if (SMPos0 != SMPos1 || SMSize0 != SMSize1)
637 return SDValue();
638
639 SDValue Shl = And1.getOperand(0);
640 if (Shl.getOpcode() != ISD::SHL)
641 return SDValue();
642
643 if (!(CN = dyn_cast<ConstantSDNode>(Shl.getOperand(1))))
644 return SDValue();
645
646 unsigned Shamt = CN->getZExtValue();
647
648 // Return if the shift amount and the first bit position of mask are not the
Jia Liubb481f82012-02-28 07:46:26 +0000649 // same.
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000650 EVT ValTy = N->getValueType(0);
651 if ((Shamt != SMPos0) || (SMPos0 + SMSize0 > ValTy.getSizeInBits()))
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000652 return SDValue();
Jia Liubb481f82012-02-28 07:46:26 +0000653
Andrew Trickac6d9be2013-05-25 02:42:55 +0000654 return DAG.getNode(MipsISD::Ins, SDLoc(N), ValTy, Shl.getOperand(0),
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000655 DAG.getConstant(SMPos0, MVT::i32),
Akira Hatanaka82099682011-12-19 19:52:25 +0000656 DAG.getConstant(SMSize0, MVT::i32), And0.getOperand(0));
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000657}
Jia Liubb481f82012-02-28 07:46:26 +0000658
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000659static SDValue performADDCombine(SDNode *N, SelectionDAG &DAG,
Akira Hatanaka87827072012-06-13 20:33:18 +0000660 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka864f6602012-06-14 21:10:56 +0000661 const MipsSubtarget *Subtarget) {
Akira Hatanaka87827072012-06-13 20:33:18 +0000662 // (add v0, (add v1, abs_lo(tjt))) => (add (add v0, v1), abs_lo(tjt))
663
664 if (DCI.isBeforeLegalizeOps())
665 return SDValue();
666
667 SDValue Add = N->getOperand(1);
668
669 if (Add.getOpcode() != ISD::ADD)
670 return SDValue();
671
672 SDValue Lo = Add.getOperand(1);
673
674 if ((Lo.getOpcode() != MipsISD::Lo) ||
675 (Lo.getOperand(0).getOpcode() != ISD::TargetJumpTable))
676 return SDValue();
677
678 EVT ValTy = N->getValueType(0);
Andrew Trickac6d9be2013-05-25 02:42:55 +0000679 SDLoc DL(N);
Akira Hatanaka87827072012-06-13 20:33:18 +0000680
681 SDValue Add1 = DAG.getNode(ISD::ADD, DL, ValTy, N->getOperand(0),
682 Add.getOperand(0));
683 return DAG.getNode(ISD::ADD, DL, ValTy, Add1, Lo);
684}
685
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000686SDValue MipsTargetLowering::PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI)
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000687 const {
688 SelectionDAG &DAG = DCI.DAG;
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000689 unsigned Opc = N->getOpcode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000690
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000691 switch (Opc) {
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000692 default: break;
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000693 case ISD::SDIVREM:
694 case ISD::UDIVREM:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000695 return performDivRemCombine(N, DAG, DCI, Subtarget);
Akira Hatanakae2bdf7f2012-03-08 02:14:24 +0000696 case ISD::SELECT:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000697 return performSELECTCombine(N, DAG, DCI, Subtarget);
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000698 case ISD::AND:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000699 return performANDCombine(N, DAG, DCI, Subtarget);
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000700 case ISD::OR:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000701 return performORCombine(N, DAG, DCI, Subtarget);
Akira Hatanaka87827072012-06-13 20:33:18 +0000702 case ISD::ADD:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000703 return performADDCombine(N, DAG, DCI, Subtarget);
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000704 }
705
706 return SDValue();
707}
708
Akira Hatanakab430cec2012-09-21 23:58:31 +0000709void
710MipsTargetLowering::LowerOperationWrapper(SDNode *N,
711 SmallVectorImpl<SDValue> &Results,
712 SelectionDAG &DAG) const {
713 SDValue Res = LowerOperation(SDValue(N, 0), DAG);
714
715 for (unsigned I = 0, E = Res->getNumValues(); I != E; ++I)
716 Results.push_back(Res.getValue(I));
717}
718
719void
720MipsTargetLowering::ReplaceNodeResults(SDNode *N,
721 SmallVectorImpl<SDValue> &Results,
722 SelectionDAG &DAG) const {
Akira Hatanaka13ec4812013-04-30 21:17:07 +0000723 return LowerOperationWrapper(N, Results, DAG);
Akira Hatanakab430cec2012-09-21 23:58:31 +0000724}
725
Dan Gohman475871a2008-07-27 21:46:04 +0000726SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +0000727LowerOperation(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000728{
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000729 switch (Op.getOpcode())
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000730 {
Akira Hatanaka2459afe2013-03-30 01:15:17 +0000731 case ISD::BR_JT: return lowerBR_JT(Op, DAG);
732 case ISD::BRCOND: return lowerBRCOND(Op, DAG);
733 case ISD::ConstantPool: return lowerConstantPool(Op, DAG);
734 case ISD::GlobalAddress: return lowerGlobalAddress(Op, DAG);
735 case ISD::BlockAddress: return lowerBlockAddress(Op, DAG);
736 case ISD::GlobalTLSAddress: return lowerGlobalTLSAddress(Op, DAG);
737 case ISD::JumpTable: return lowerJumpTable(Op, DAG);
738 case ISD::SELECT: return lowerSELECT(Op, DAG);
739 case ISD::SELECT_CC: return lowerSELECT_CC(Op, DAG);
740 case ISD::SETCC: return lowerSETCC(Op, DAG);
741 case ISD::VASTART: return lowerVASTART(Op, DAG);
742 case ISD::FCOPYSIGN: return lowerFCOPYSIGN(Op, DAG);
743 case ISD::FABS: return lowerFABS(Op, DAG);
744 case ISD::FRAMEADDR: return lowerFRAMEADDR(Op, DAG);
745 case ISD::RETURNADDR: return lowerRETURNADDR(Op, DAG);
746 case ISD::EH_RETURN: return lowerEH_RETURN(Op, DAG);
Akira Hatanaka2459afe2013-03-30 01:15:17 +0000747 case ISD::ATOMIC_FENCE: return lowerATOMIC_FENCE(Op, DAG);
748 case ISD::SHL_PARTS: return lowerShiftLeftParts(Op, DAG);
749 case ISD::SRA_PARTS: return lowerShiftRightParts(Op, DAG, true);
750 case ISD::SRL_PARTS: return lowerShiftRightParts(Op, DAG, false);
751 case ISD::LOAD: return lowerLOAD(Op, DAG);
752 case ISD::STORE: return lowerSTORE(Op, DAG);
Akira Hatanaka2459afe2013-03-30 01:15:17 +0000753 case ISD::ADD: return lowerADD(Op, DAG);
Akira Hatanakaae7e7cb2013-05-16 21:17:15 +0000754 case ISD::FP_TO_SINT: return lowerFP_TO_SINT(Op, DAG);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000755 }
Dan Gohman475871a2008-07-27 21:46:04 +0000756 return SDValue();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000757}
758
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000759//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000760// Lower helper functions
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000761//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000762
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000763// addLiveIn - This helper function adds the specified physical register to the
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000764// MachineFunction as a live in value. It also creates a corresponding
765// virtual register for it.
766static unsigned
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000767addLiveIn(MachineFunction &MF, unsigned PReg, const TargetRegisterClass *RC)
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000768{
Chris Lattner84bc5422007-12-31 04:13:23 +0000769 unsigned VReg = MF.getRegInfo().createVirtualRegister(RC);
770 MF.getRegInfo().addLiveIn(PReg, VReg);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000771 return VReg;
772}
773
Akira Hatanakaf8941992013-05-20 18:07:43 +0000774static MachineBasicBlock *expandPseudoDIV(MachineInstr *MI,
775 MachineBasicBlock &MBB,
776 const TargetInstrInfo &TII,
777 bool Is64Bit) {
778 if (NoZeroDivCheck)
779 return &MBB;
780
781 // Insert instruction "teq $divisor_reg, $zero, 7".
782 MachineBasicBlock::iterator I(MI);
783 MachineInstrBuilder MIB;
784 MIB = BuildMI(MBB, llvm::next(I), MI->getDebugLoc(), TII.get(Mips::TEQ))
785 .addOperand(MI->getOperand(2)).addReg(Mips::ZERO).addImm(7);
786
787 // Use the 32-bit sub-register if this is a 64-bit division.
788 if (Is64Bit)
789 MIB->getOperand(0).setSubReg(Mips::sub_32);
790
791 return &MBB;
792}
793
Akira Hatanaka01f70892012-09-27 02:15:57 +0000794MachineBasicBlock *
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000795MipsTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +0000796 MachineBasicBlock *BB) const {
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000797 switch (MI->getOpcode()) {
Reed Kotlerffbe4322013-02-21 04:22:38 +0000798 default:
799 llvm_unreachable("Unexpected instr type to insert");
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000800 case Mips::ATOMIC_LOAD_ADD_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000801 case Mips::ATOMIC_LOAD_ADD_I8_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000802 return emitAtomicBinaryPartword(MI, BB, 1, Mips::ADDu);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000803 case Mips::ATOMIC_LOAD_ADD_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000804 case Mips::ATOMIC_LOAD_ADD_I16_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000805 return emitAtomicBinaryPartword(MI, BB, 2, Mips::ADDu);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000806 case Mips::ATOMIC_LOAD_ADD_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000807 case Mips::ATOMIC_LOAD_ADD_I32_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000808 return emitAtomicBinary(MI, BB, 4, Mips::ADDu);
Akira Hatanaka59068062011-11-11 04:14:30 +0000809 case Mips::ATOMIC_LOAD_ADD_I64:
810 case Mips::ATOMIC_LOAD_ADD_I64_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000811 return emitAtomicBinary(MI, BB, 8, Mips::DADDu);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000812
813 case Mips::ATOMIC_LOAD_AND_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000814 case Mips::ATOMIC_LOAD_AND_I8_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000815 return emitAtomicBinaryPartword(MI, BB, 1, Mips::AND);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000816 case Mips::ATOMIC_LOAD_AND_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000817 case Mips::ATOMIC_LOAD_AND_I16_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000818 return emitAtomicBinaryPartword(MI, BB, 2, Mips::AND);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000819 case Mips::ATOMIC_LOAD_AND_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000820 case Mips::ATOMIC_LOAD_AND_I32_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000821 return emitAtomicBinary(MI, BB, 4, Mips::AND);
Akira Hatanaka59068062011-11-11 04:14:30 +0000822 case Mips::ATOMIC_LOAD_AND_I64:
823 case Mips::ATOMIC_LOAD_AND_I64_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000824 return emitAtomicBinary(MI, BB, 8, Mips::AND64);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000825
826 case Mips::ATOMIC_LOAD_OR_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000827 case Mips::ATOMIC_LOAD_OR_I8_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000828 return emitAtomicBinaryPartword(MI, BB, 1, Mips::OR);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000829 case Mips::ATOMIC_LOAD_OR_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000830 case Mips::ATOMIC_LOAD_OR_I16_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000831 return emitAtomicBinaryPartword(MI, BB, 2, Mips::OR);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000832 case Mips::ATOMIC_LOAD_OR_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000833 case Mips::ATOMIC_LOAD_OR_I32_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000834 return emitAtomicBinary(MI, BB, 4, Mips::OR);
Akira Hatanaka59068062011-11-11 04:14:30 +0000835 case Mips::ATOMIC_LOAD_OR_I64:
836 case Mips::ATOMIC_LOAD_OR_I64_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000837 return emitAtomicBinary(MI, BB, 8, Mips::OR64);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000838
839 case Mips::ATOMIC_LOAD_XOR_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000840 case Mips::ATOMIC_LOAD_XOR_I8_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000841 return emitAtomicBinaryPartword(MI, BB, 1, Mips::XOR);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000842 case Mips::ATOMIC_LOAD_XOR_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000843 case Mips::ATOMIC_LOAD_XOR_I16_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000844 return emitAtomicBinaryPartword(MI, BB, 2, Mips::XOR);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000845 case Mips::ATOMIC_LOAD_XOR_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000846 case Mips::ATOMIC_LOAD_XOR_I32_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000847 return emitAtomicBinary(MI, BB, 4, Mips::XOR);
Akira Hatanaka59068062011-11-11 04:14:30 +0000848 case Mips::ATOMIC_LOAD_XOR_I64:
849 case Mips::ATOMIC_LOAD_XOR_I64_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000850 return emitAtomicBinary(MI, BB, 8, Mips::XOR64);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000851
852 case Mips::ATOMIC_LOAD_NAND_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000853 case Mips::ATOMIC_LOAD_NAND_I8_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000854 return emitAtomicBinaryPartword(MI, BB, 1, 0, true);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000855 case Mips::ATOMIC_LOAD_NAND_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000856 case Mips::ATOMIC_LOAD_NAND_I16_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000857 return emitAtomicBinaryPartword(MI, BB, 2, 0, true);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000858 case Mips::ATOMIC_LOAD_NAND_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000859 case Mips::ATOMIC_LOAD_NAND_I32_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000860 return emitAtomicBinary(MI, BB, 4, 0, true);
Akira Hatanaka59068062011-11-11 04:14:30 +0000861 case Mips::ATOMIC_LOAD_NAND_I64:
862 case Mips::ATOMIC_LOAD_NAND_I64_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000863 return emitAtomicBinary(MI, BB, 8, 0, true);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000864
865 case Mips::ATOMIC_LOAD_SUB_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000866 case Mips::ATOMIC_LOAD_SUB_I8_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000867 return emitAtomicBinaryPartword(MI, BB, 1, Mips::SUBu);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000868 case Mips::ATOMIC_LOAD_SUB_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000869 case Mips::ATOMIC_LOAD_SUB_I16_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000870 return emitAtomicBinaryPartword(MI, BB, 2, Mips::SUBu);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000871 case Mips::ATOMIC_LOAD_SUB_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000872 case Mips::ATOMIC_LOAD_SUB_I32_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000873 return emitAtomicBinary(MI, BB, 4, Mips::SUBu);
Akira Hatanaka59068062011-11-11 04:14:30 +0000874 case Mips::ATOMIC_LOAD_SUB_I64:
875 case Mips::ATOMIC_LOAD_SUB_I64_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000876 return emitAtomicBinary(MI, BB, 8, Mips::DSUBu);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000877
878 case Mips::ATOMIC_SWAP_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000879 case Mips::ATOMIC_SWAP_I8_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000880 return emitAtomicBinaryPartword(MI, BB, 1, 0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000881 case Mips::ATOMIC_SWAP_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000882 case Mips::ATOMIC_SWAP_I16_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000883 return emitAtomicBinaryPartword(MI, BB, 2, 0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000884 case Mips::ATOMIC_SWAP_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000885 case Mips::ATOMIC_SWAP_I32_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000886 return emitAtomicBinary(MI, BB, 4, 0);
Akira Hatanaka59068062011-11-11 04:14:30 +0000887 case Mips::ATOMIC_SWAP_I64:
888 case Mips::ATOMIC_SWAP_I64_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000889 return emitAtomicBinary(MI, BB, 8, 0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000890
891 case Mips::ATOMIC_CMP_SWAP_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000892 case Mips::ATOMIC_CMP_SWAP_I8_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000893 return emitAtomicCmpSwapPartword(MI, BB, 1);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000894 case Mips::ATOMIC_CMP_SWAP_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000895 case Mips::ATOMIC_CMP_SWAP_I16_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000896 return emitAtomicCmpSwapPartword(MI, BB, 2);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000897 case Mips::ATOMIC_CMP_SWAP_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000898 case Mips::ATOMIC_CMP_SWAP_I32_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000899 return emitAtomicCmpSwap(MI, BB, 4);
Akira Hatanaka59068062011-11-11 04:14:30 +0000900 case Mips::ATOMIC_CMP_SWAP_I64:
901 case Mips::ATOMIC_CMP_SWAP_I64_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000902 return emitAtomicCmpSwap(MI, BB, 8);
Akira Hatanakaf8941992013-05-20 18:07:43 +0000903 case Mips::PseudoSDIV:
904 case Mips::PseudoUDIV:
905 return expandPseudoDIV(MI, *BB, *getTargetMachine().getInstrInfo(), false);
906 case Mips::PseudoDSDIV:
907 case Mips::PseudoDUDIV:
908 return expandPseudoDIV(MI, *BB, *getTargetMachine().getInstrInfo(), true);
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000909 }
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000910}
911
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000912// This function also handles Mips::ATOMIC_SWAP_I32 (when BinOpcode == 0), and
913// Mips::ATOMIC_LOAD_NAND_I32 (when Nand == true)
914MachineBasicBlock *
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000915MipsTargetLowering::emitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
Eric Christopher471e4222011-06-08 23:55:35 +0000916 unsigned Size, unsigned BinOpcode,
Akira Hatanaka0f843822011-06-07 18:58:42 +0000917 bool Nand) const {
Akira Hatanaka59068062011-11-11 04:14:30 +0000918 assert((Size == 4 || Size == 8) && "Unsupported size for EmitAtomicBinary.");
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000919
920 MachineFunction *MF = BB->getParent();
921 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Akira Hatanaka59068062011-11-11 04:14:30 +0000922 const TargetRegisterClass *RC = getRegClassFor(MVT::getIntegerVT(Size * 8));
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000923 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000924 DebugLoc DL = MI->getDebugLoc();
Akira Hatanaka59068062011-11-11 04:14:30 +0000925 unsigned LL, SC, AND, NOR, ZERO, BEQ;
926
927 if (Size == 4) {
928 LL = IsN64 ? Mips::LL_P8 : Mips::LL;
929 SC = IsN64 ? Mips::SC_P8 : Mips::SC;
930 AND = Mips::AND;
931 NOR = Mips::NOR;
932 ZERO = Mips::ZERO;
933 BEQ = Mips::BEQ;
934 }
935 else {
936 LL = IsN64 ? Mips::LLD_P8 : Mips::LLD;
937 SC = IsN64 ? Mips::SCD_P8 : Mips::SCD;
938 AND = Mips::AND64;
939 NOR = Mips::NOR64;
940 ZERO = Mips::ZERO_64;
941 BEQ = Mips::BEQ64;
942 }
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000943
Akira Hatanaka4061da12011-07-19 20:11:17 +0000944 unsigned OldVal = MI->getOperand(0).getReg();
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000945 unsigned Ptr = MI->getOperand(1).getReg();
946 unsigned Incr = MI->getOperand(2).getReg();
947
Akira Hatanaka4061da12011-07-19 20:11:17 +0000948 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
949 unsigned AndRes = RegInfo.createVirtualRegister(RC);
950 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000951
952 // insert new blocks after the current block
953 const BasicBlock *LLVM_BB = BB->getBasicBlock();
954 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
955 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
956 MachineFunction::iterator It = BB;
957 ++It;
958 MF->insert(It, loopMBB);
959 MF->insert(It, exitMBB);
960
961 // Transfer the remainder of BB and its successor edges to exitMBB.
962 exitMBB->splice(exitMBB->begin(), BB,
963 llvm::next(MachineBasicBlock::iterator(MI)),
964 BB->end());
965 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
966
967 // thisMBB:
968 // ...
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000969 // fallthrough --> loopMBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000970 BB->addSuccessor(loopMBB);
Akira Hatanaka81b44112011-07-19 17:09:53 +0000971 loopMBB->addSuccessor(loopMBB);
972 loopMBB->addSuccessor(exitMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000973
974 // loopMBB:
975 // ll oldval, 0(ptr)
Akira Hatanaka4061da12011-07-19 20:11:17 +0000976 // <binop> storeval, oldval, incr
977 // sc success, storeval, 0(ptr)
978 // beq success, $0, loopMBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000979 BB = loopMBB;
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000980 BuildMI(BB, DL, TII->get(LL), OldVal).addReg(Ptr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000981 if (Nand) {
Akira Hatanaka4061da12011-07-19 20:11:17 +0000982 // and andres, oldval, incr
983 // nor storeval, $0, andres
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000984 BuildMI(BB, DL, TII->get(AND), AndRes).addReg(OldVal).addReg(Incr);
985 BuildMI(BB, DL, TII->get(NOR), StoreVal).addReg(ZERO).addReg(AndRes);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000986 } else if (BinOpcode) {
Akira Hatanaka4061da12011-07-19 20:11:17 +0000987 // <binop> storeval, oldval, incr
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000988 BuildMI(BB, DL, TII->get(BinOpcode), StoreVal).addReg(OldVal).addReg(Incr);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000989 } else {
Akira Hatanaka4061da12011-07-19 20:11:17 +0000990 StoreVal = Incr;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000991 }
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000992 BuildMI(BB, DL, TII->get(SC), Success).addReg(StoreVal).addReg(Ptr).addImm(0);
993 BuildMI(BB, DL, TII->get(BEQ)).addReg(Success).addReg(ZERO).addMBB(loopMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000994
995 MI->eraseFromParent(); // The instruction is gone now.
996
Akira Hatanaka939ece12011-07-19 03:42:13 +0000997 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000998}
999
1000MachineBasicBlock *
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001001MipsTargetLowering::emitAtomicBinaryPartword(MachineInstr *MI,
Akira Hatanaka0f843822011-06-07 18:58:42 +00001002 MachineBasicBlock *BB,
1003 unsigned Size, unsigned BinOpcode,
1004 bool Nand) const {
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001005 assert((Size == 1 || Size == 2) &&
1006 "Unsupported size for EmitAtomicBinaryPartial.");
1007
1008 MachineFunction *MF = BB->getParent();
1009 MachineRegisterInfo &RegInfo = MF->getRegInfo();
1010 const TargetRegisterClass *RC = getRegClassFor(MVT::i32);
1011 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001012 DebugLoc DL = MI->getDebugLoc();
Akira Hatanaka59068062011-11-11 04:14:30 +00001013 unsigned LL = IsN64 ? Mips::LL_P8 : Mips::LL;
1014 unsigned SC = IsN64 ? Mips::SC_P8 : Mips::SC;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001015
1016 unsigned Dest = MI->getOperand(0).getReg();
1017 unsigned Ptr = MI->getOperand(1).getReg();
1018 unsigned Incr = MI->getOperand(2).getReg();
1019
Akira Hatanaka4061da12011-07-19 20:11:17 +00001020 unsigned AlignedAddr = RegInfo.createVirtualRegister(RC);
1021 unsigned ShiftAmt = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001022 unsigned Mask = RegInfo.createVirtualRegister(RC);
1023 unsigned Mask2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001024 unsigned NewVal = RegInfo.createVirtualRegister(RC);
1025 unsigned OldVal = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001026 unsigned Incr2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001027 unsigned MaskLSB2 = RegInfo.createVirtualRegister(RC);
1028 unsigned PtrLSB2 = RegInfo.createVirtualRegister(RC);
1029 unsigned MaskUpper = RegInfo.createVirtualRegister(RC);
1030 unsigned AndRes = RegInfo.createVirtualRegister(RC);
1031 unsigned BinOpRes = RegInfo.createVirtualRegister(RC);
Akira Hatanakabdd83fe2011-07-19 20:56:53 +00001032 unsigned MaskedOldVal0 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001033 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
1034 unsigned MaskedOldVal1 = RegInfo.createVirtualRegister(RC);
1035 unsigned SrlRes = RegInfo.createVirtualRegister(RC);
1036 unsigned SllRes = RegInfo.createVirtualRegister(RC);
1037 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001038
1039 // insert new blocks after the current block
1040 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1041 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001042 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001043 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1044 MachineFunction::iterator It = BB;
1045 ++It;
1046 MF->insert(It, loopMBB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001047 MF->insert(It, sinkMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001048 MF->insert(It, exitMBB);
1049
1050 // Transfer the remainder of BB and its successor edges to exitMBB.
1051 exitMBB->splice(exitMBB->begin(), BB,
Akira Hatanaka82099682011-12-19 19:52:25 +00001052 llvm::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001053 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1054
Akira Hatanaka81b44112011-07-19 17:09:53 +00001055 BB->addSuccessor(loopMBB);
1056 loopMBB->addSuccessor(loopMBB);
1057 loopMBB->addSuccessor(sinkMBB);
1058 sinkMBB->addSuccessor(exitMBB);
1059
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001060 // thisMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001061 // addiu masklsb2,$0,-4 # 0xfffffffc
1062 // and alignedaddr,ptr,masklsb2
1063 // andi ptrlsb2,ptr,3
1064 // sll shiftamt,ptrlsb2,3
1065 // ori maskupper,$0,255 # 0xff
1066 // sll mask,maskupper,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001067 // nor mask2,$0,mask
Akira Hatanaka4061da12011-07-19 20:11:17 +00001068 // sll incr2,incr,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001069
1070 int64_t MaskImm = (Size == 1) ? 255 : 65535;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001071 BuildMI(BB, DL, TII->get(Mips::ADDiu), MaskLSB2)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001072 .addReg(Mips::ZERO).addImm(-4);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001073 BuildMI(BB, DL, TII->get(Mips::AND), AlignedAddr)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001074 .addReg(Ptr).addReg(MaskLSB2);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001075 BuildMI(BB, DL, TII->get(Mips::ANDi), PtrLSB2).addReg(Ptr).addImm(3);
1076 BuildMI(BB, DL, TII->get(Mips::SLL), ShiftAmt).addReg(PtrLSB2).addImm(3);
1077 BuildMI(BB, DL, TII->get(Mips::ORi), MaskUpper)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001078 .addReg(Mips::ZERO).addImm(MaskImm);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001079 BuildMI(BB, DL, TII->get(Mips::SLLV), Mask)
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001080 .addReg(ShiftAmt).addReg(MaskUpper);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001081 BuildMI(BB, DL, TII->get(Mips::NOR), Mask2).addReg(Mips::ZERO).addReg(Mask);
1082 BuildMI(BB, DL, TII->get(Mips::SLLV), Incr2).addReg(ShiftAmt).addReg(Incr);
Bruno Cardoso Lopescada2d02011-05-31 20:25:26 +00001083
Akira Hatanaka0d7d0b52011-07-18 18:52:12 +00001084 // atomic.load.binop
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001085 // loopMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001086 // ll oldval,0(alignedaddr)
1087 // binop binopres,oldval,incr2
1088 // and newval,binopres,mask
1089 // and maskedoldval0,oldval,mask2
1090 // or storeval,maskedoldval0,newval
1091 // sc success,storeval,0(alignedaddr)
1092 // beq success,$0,loopMBB
1093
Akira Hatanaka0d7d0b52011-07-18 18:52:12 +00001094 // atomic.swap
1095 // loopMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001096 // ll oldval,0(alignedaddr)
Akira Hatanaka70564a92011-07-19 18:14:26 +00001097 // and newval,incr2,mask
Akira Hatanaka4061da12011-07-19 20:11:17 +00001098 // and maskedoldval0,oldval,mask2
1099 // or storeval,maskedoldval0,newval
1100 // sc success,storeval,0(alignedaddr)
1101 // beq success,$0,loopMBB
Akira Hatanaka0d7d0b52011-07-18 18:52:12 +00001102
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001103 BB = loopMBB;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001104 BuildMI(BB, DL, TII->get(LL), OldVal).addReg(AlignedAddr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001105 if (Nand) {
Akira Hatanaka4061da12011-07-19 20:11:17 +00001106 // and andres, oldval, incr2
1107 // nor binopres, $0, andres
1108 // and newval, binopres, mask
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001109 BuildMI(BB, DL, TII->get(Mips::AND), AndRes).addReg(OldVal).addReg(Incr2);
1110 BuildMI(BB, DL, TII->get(Mips::NOR), BinOpRes)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001111 .addReg(Mips::ZERO).addReg(AndRes);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001112 BuildMI(BB, DL, TII->get(Mips::AND), NewVal).addReg(BinOpRes).addReg(Mask);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001113 } else if (BinOpcode) {
Akira Hatanaka4061da12011-07-19 20:11:17 +00001114 // <binop> binopres, oldval, incr2
1115 // and newval, binopres, mask
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001116 BuildMI(BB, DL, TII->get(BinOpcode), BinOpRes).addReg(OldVal).addReg(Incr2);
1117 BuildMI(BB, DL, TII->get(Mips::AND), NewVal).addReg(BinOpRes).addReg(Mask);
Akira Hatanaka70564a92011-07-19 18:14:26 +00001118 } else {// atomic.swap
Akira Hatanaka4061da12011-07-19 20:11:17 +00001119 // and newval, incr2, mask
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001120 BuildMI(BB, DL, TII->get(Mips::AND), NewVal).addReg(Incr2).addReg(Mask);
Akira Hatanaka70564a92011-07-19 18:14:26 +00001121 }
Jia Liubb481f82012-02-28 07:46:26 +00001122
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001123 BuildMI(BB, DL, TII->get(Mips::AND), MaskedOldVal0)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001124 .addReg(OldVal).addReg(Mask2);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001125 BuildMI(BB, DL, TII->get(Mips::OR), StoreVal)
Akira Hatanakabdd83fe2011-07-19 20:56:53 +00001126 .addReg(MaskedOldVal0).addReg(NewVal);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001127 BuildMI(BB, DL, TII->get(SC), Success)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001128 .addReg(StoreVal).addReg(AlignedAddr).addImm(0);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001129 BuildMI(BB, DL, TII->get(Mips::BEQ))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001130 .addReg(Success).addReg(Mips::ZERO).addMBB(loopMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001131
Akira Hatanaka939ece12011-07-19 03:42:13 +00001132 // sinkMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001133 // and maskedoldval1,oldval,mask
1134 // srl srlres,maskedoldval1,shiftamt
1135 // sll sllres,srlres,24
1136 // sra dest,sllres,24
Akira Hatanaka939ece12011-07-19 03:42:13 +00001137 BB = sinkMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001138 int64_t ShiftImm = (Size == 1) ? 24 : 16;
Akira Hatanakaa308c672011-07-19 03:14:58 +00001139
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001140 BuildMI(BB, DL, TII->get(Mips::AND), MaskedOldVal1)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001141 .addReg(OldVal).addReg(Mask);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001142 BuildMI(BB, DL, TII->get(Mips::SRLV), SrlRes)
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001143 .addReg(ShiftAmt).addReg(MaskedOldVal1);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001144 BuildMI(BB, DL, TII->get(Mips::SLL), SllRes)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001145 .addReg(SrlRes).addImm(ShiftImm);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001146 BuildMI(BB, DL, TII->get(Mips::SRA), Dest)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001147 .addReg(SllRes).addImm(ShiftImm);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001148
1149 MI->eraseFromParent(); // The instruction is gone now.
1150
Akira Hatanaka939ece12011-07-19 03:42:13 +00001151 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001152}
1153
1154MachineBasicBlock *
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001155MipsTargetLowering::emitAtomicCmpSwap(MachineInstr *MI,
Akira Hatanaka0f843822011-06-07 18:58:42 +00001156 MachineBasicBlock *BB,
1157 unsigned Size) const {
Akira Hatanaka59068062011-11-11 04:14:30 +00001158 assert((Size == 4 || Size == 8) && "Unsupported size for EmitAtomicCmpSwap.");
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001159
1160 MachineFunction *MF = BB->getParent();
1161 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Akira Hatanaka59068062011-11-11 04:14:30 +00001162 const TargetRegisterClass *RC = getRegClassFor(MVT::getIntegerVT(Size * 8));
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001163 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001164 DebugLoc DL = MI->getDebugLoc();
Akira Hatanaka59068062011-11-11 04:14:30 +00001165 unsigned LL, SC, ZERO, BNE, BEQ;
1166
1167 if (Size == 4) {
1168 LL = IsN64 ? Mips::LL_P8 : Mips::LL;
1169 SC = IsN64 ? Mips::SC_P8 : Mips::SC;
1170 ZERO = Mips::ZERO;
1171 BNE = Mips::BNE;
1172 BEQ = Mips::BEQ;
1173 }
1174 else {
1175 LL = IsN64 ? Mips::LLD_P8 : Mips::LLD;
1176 SC = IsN64 ? Mips::SCD_P8 : Mips::SCD;
1177 ZERO = Mips::ZERO_64;
1178 BNE = Mips::BNE64;
1179 BEQ = Mips::BEQ64;
1180 }
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001181
1182 unsigned Dest = MI->getOperand(0).getReg();
1183 unsigned Ptr = MI->getOperand(1).getReg();
Akira Hatanaka4061da12011-07-19 20:11:17 +00001184 unsigned OldVal = MI->getOperand(2).getReg();
1185 unsigned NewVal = MI->getOperand(3).getReg();
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001186
Akira Hatanaka4061da12011-07-19 20:11:17 +00001187 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001188
1189 // insert new blocks after the current block
1190 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1191 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1192 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1193 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1194 MachineFunction::iterator It = BB;
1195 ++It;
1196 MF->insert(It, loop1MBB);
1197 MF->insert(It, loop2MBB);
1198 MF->insert(It, exitMBB);
1199
1200 // Transfer the remainder of BB and its successor edges to exitMBB.
1201 exitMBB->splice(exitMBB->begin(), BB,
Akira Hatanaka82099682011-12-19 19:52:25 +00001202 llvm::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001203 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1204
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001205 // thisMBB:
1206 // ...
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001207 // fallthrough --> loop1MBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001208 BB->addSuccessor(loop1MBB);
Akira Hatanaka81b44112011-07-19 17:09:53 +00001209 loop1MBB->addSuccessor(exitMBB);
1210 loop1MBB->addSuccessor(loop2MBB);
1211 loop2MBB->addSuccessor(loop1MBB);
1212 loop2MBB->addSuccessor(exitMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001213
1214 // loop1MBB:
1215 // ll dest, 0(ptr)
1216 // bne dest, oldval, exitMBB
1217 BB = loop1MBB;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001218 BuildMI(BB, DL, TII->get(LL), Dest).addReg(Ptr).addImm(0);
1219 BuildMI(BB, DL, TII->get(BNE))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001220 .addReg(Dest).addReg(OldVal).addMBB(exitMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001221
1222 // loop2MBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001223 // sc success, newval, 0(ptr)
1224 // beq success, $0, loop1MBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001225 BB = loop2MBB;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001226 BuildMI(BB, DL, TII->get(SC), Success)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001227 .addReg(NewVal).addReg(Ptr).addImm(0);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001228 BuildMI(BB, DL, TII->get(BEQ))
Akira Hatanaka59068062011-11-11 04:14:30 +00001229 .addReg(Success).addReg(ZERO).addMBB(loop1MBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001230
1231 MI->eraseFromParent(); // The instruction is gone now.
1232
Akira Hatanaka939ece12011-07-19 03:42:13 +00001233 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001234}
1235
1236MachineBasicBlock *
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001237MipsTargetLowering::emitAtomicCmpSwapPartword(MachineInstr *MI,
Akira Hatanaka0f843822011-06-07 18:58:42 +00001238 MachineBasicBlock *BB,
1239 unsigned Size) const {
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001240 assert((Size == 1 || Size == 2) &&
1241 "Unsupported size for EmitAtomicCmpSwapPartial.");
1242
1243 MachineFunction *MF = BB->getParent();
1244 MachineRegisterInfo &RegInfo = MF->getRegInfo();
1245 const TargetRegisterClass *RC = getRegClassFor(MVT::i32);
1246 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001247 DebugLoc DL = MI->getDebugLoc();
Akira Hatanaka59068062011-11-11 04:14:30 +00001248 unsigned LL = IsN64 ? Mips::LL_P8 : Mips::LL;
1249 unsigned SC = IsN64 ? Mips::SC_P8 : Mips::SC;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001250
1251 unsigned Dest = MI->getOperand(0).getReg();
1252 unsigned Ptr = MI->getOperand(1).getReg();
Akira Hatanaka4061da12011-07-19 20:11:17 +00001253 unsigned CmpVal = MI->getOperand(2).getReg();
1254 unsigned NewVal = MI->getOperand(3).getReg();
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001255
Akira Hatanaka4061da12011-07-19 20:11:17 +00001256 unsigned AlignedAddr = RegInfo.createVirtualRegister(RC);
1257 unsigned ShiftAmt = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001258 unsigned Mask = RegInfo.createVirtualRegister(RC);
1259 unsigned Mask2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001260 unsigned ShiftedCmpVal = RegInfo.createVirtualRegister(RC);
1261 unsigned OldVal = RegInfo.createVirtualRegister(RC);
1262 unsigned MaskedOldVal0 = RegInfo.createVirtualRegister(RC);
1263 unsigned ShiftedNewVal = RegInfo.createVirtualRegister(RC);
1264 unsigned MaskLSB2 = RegInfo.createVirtualRegister(RC);
1265 unsigned PtrLSB2 = RegInfo.createVirtualRegister(RC);
1266 unsigned MaskUpper = RegInfo.createVirtualRegister(RC);
1267 unsigned MaskedCmpVal = RegInfo.createVirtualRegister(RC);
1268 unsigned MaskedNewVal = RegInfo.createVirtualRegister(RC);
1269 unsigned MaskedOldVal1 = RegInfo.createVirtualRegister(RC);
1270 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
1271 unsigned SrlRes = RegInfo.createVirtualRegister(RC);
1272 unsigned SllRes = RegInfo.createVirtualRegister(RC);
1273 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001274
1275 // insert new blocks after the current block
1276 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1277 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1278 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001279 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001280 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1281 MachineFunction::iterator It = BB;
1282 ++It;
1283 MF->insert(It, loop1MBB);
1284 MF->insert(It, loop2MBB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001285 MF->insert(It, sinkMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001286 MF->insert(It, exitMBB);
1287
1288 // Transfer the remainder of BB and its successor edges to exitMBB.
1289 exitMBB->splice(exitMBB->begin(), BB,
Akira Hatanaka82099682011-12-19 19:52:25 +00001290 llvm::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001291 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1292
Akira Hatanaka81b44112011-07-19 17:09:53 +00001293 BB->addSuccessor(loop1MBB);
1294 loop1MBB->addSuccessor(sinkMBB);
1295 loop1MBB->addSuccessor(loop2MBB);
1296 loop2MBB->addSuccessor(loop1MBB);
1297 loop2MBB->addSuccessor(sinkMBB);
1298 sinkMBB->addSuccessor(exitMBB);
1299
Akira Hatanaka70564a92011-07-19 18:14:26 +00001300 // FIXME: computation of newval2 can be moved to loop2MBB.
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001301 // thisMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001302 // addiu masklsb2,$0,-4 # 0xfffffffc
1303 // and alignedaddr,ptr,masklsb2
1304 // andi ptrlsb2,ptr,3
1305 // sll shiftamt,ptrlsb2,3
1306 // ori maskupper,$0,255 # 0xff
1307 // sll mask,maskupper,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001308 // nor mask2,$0,mask
Akira Hatanaka4061da12011-07-19 20:11:17 +00001309 // andi maskedcmpval,cmpval,255
1310 // sll shiftedcmpval,maskedcmpval,shiftamt
1311 // andi maskednewval,newval,255
1312 // sll shiftednewval,maskednewval,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001313 int64_t MaskImm = (Size == 1) ? 255 : 65535;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001314 BuildMI(BB, DL, TII->get(Mips::ADDiu), MaskLSB2)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001315 .addReg(Mips::ZERO).addImm(-4);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001316 BuildMI(BB, DL, TII->get(Mips::AND), AlignedAddr)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001317 .addReg(Ptr).addReg(MaskLSB2);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001318 BuildMI(BB, DL, TII->get(Mips::ANDi), PtrLSB2).addReg(Ptr).addImm(3);
1319 BuildMI(BB, DL, TII->get(Mips::SLL), ShiftAmt).addReg(PtrLSB2).addImm(3);
1320 BuildMI(BB, DL, TII->get(Mips::ORi), MaskUpper)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001321 .addReg(Mips::ZERO).addImm(MaskImm);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001322 BuildMI(BB, DL, TII->get(Mips::SLLV), Mask)
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001323 .addReg(ShiftAmt).addReg(MaskUpper);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001324 BuildMI(BB, DL, TII->get(Mips::NOR), Mask2).addReg(Mips::ZERO).addReg(Mask);
1325 BuildMI(BB, DL, TII->get(Mips::ANDi), MaskedCmpVal)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001326 .addReg(CmpVal).addImm(MaskImm);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001327 BuildMI(BB, DL, TII->get(Mips::SLLV), ShiftedCmpVal)
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001328 .addReg(ShiftAmt).addReg(MaskedCmpVal);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001329 BuildMI(BB, DL, TII->get(Mips::ANDi), MaskedNewVal)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001330 .addReg(NewVal).addImm(MaskImm);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001331 BuildMI(BB, DL, TII->get(Mips::SLLV), ShiftedNewVal)
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001332 .addReg(ShiftAmt).addReg(MaskedNewVal);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001333
1334 // loop1MBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001335 // ll oldval,0(alginedaddr)
1336 // and maskedoldval0,oldval,mask
1337 // bne maskedoldval0,shiftedcmpval,sinkMBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001338 BB = loop1MBB;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001339 BuildMI(BB, DL, TII->get(LL), OldVal).addReg(AlignedAddr).addImm(0);
1340 BuildMI(BB, DL, TII->get(Mips::AND), MaskedOldVal0)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001341 .addReg(OldVal).addReg(Mask);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001342 BuildMI(BB, DL, TII->get(Mips::BNE))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001343 .addReg(MaskedOldVal0).addReg(ShiftedCmpVal).addMBB(sinkMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001344
1345 // loop2MBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001346 // and maskedoldval1,oldval,mask2
1347 // or storeval,maskedoldval1,shiftednewval
1348 // sc success,storeval,0(alignedaddr)
1349 // beq success,$0,loop1MBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001350 BB = loop2MBB;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001351 BuildMI(BB, DL, TII->get(Mips::AND), MaskedOldVal1)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001352 .addReg(OldVal).addReg(Mask2);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001353 BuildMI(BB, DL, TII->get(Mips::OR), StoreVal)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001354 .addReg(MaskedOldVal1).addReg(ShiftedNewVal);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001355 BuildMI(BB, DL, TII->get(SC), Success)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001356 .addReg(StoreVal).addReg(AlignedAddr).addImm(0);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001357 BuildMI(BB, DL, TII->get(Mips::BEQ))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001358 .addReg(Success).addReg(Mips::ZERO).addMBB(loop1MBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001359
Akira Hatanaka939ece12011-07-19 03:42:13 +00001360 // sinkMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001361 // srl srlres,maskedoldval0,shiftamt
1362 // sll sllres,srlres,24
1363 // sra dest,sllres,24
Akira Hatanaka939ece12011-07-19 03:42:13 +00001364 BB = sinkMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001365 int64_t ShiftImm = (Size == 1) ? 24 : 16;
Akira Hatanakaa308c672011-07-19 03:14:58 +00001366
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001367 BuildMI(BB, DL, TII->get(Mips::SRLV), SrlRes)
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001368 .addReg(ShiftAmt).addReg(MaskedOldVal0);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001369 BuildMI(BB, DL, TII->get(Mips::SLL), SllRes)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001370 .addReg(SrlRes).addImm(ShiftImm);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001371 BuildMI(BB, DL, TII->get(Mips::SRA), Dest)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001372 .addReg(SllRes).addImm(ShiftImm);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001373
1374 MI->eraseFromParent(); // The instruction is gone now.
1375
Akira Hatanaka939ece12011-07-19 03:42:13 +00001376 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001377}
1378
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001379//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001380// Misc Lower Operation implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001381//===----------------------------------------------------------------------===//
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001382SDValue MipsTargetLowering::lowerBR_JT(SDValue Op, SelectionDAG &DAG) const {
Akira Hatanakab7656a92013-03-06 21:32:03 +00001383 SDValue Chain = Op.getOperand(0);
1384 SDValue Table = Op.getOperand(1);
1385 SDValue Index = Op.getOperand(2);
Andrew Trickac6d9be2013-05-25 02:42:55 +00001386 SDLoc DL(Op);
Akira Hatanakab7656a92013-03-06 21:32:03 +00001387 EVT PTy = getPointerTy();
1388 unsigned EntrySize =
1389 DAG.getMachineFunction().getJumpTableInfo()->getEntrySize(*getDataLayout());
1390
1391 Index = DAG.getNode(ISD::MUL, DL, PTy, Index,
1392 DAG.getConstant(EntrySize, PTy));
1393 SDValue Addr = DAG.getNode(ISD::ADD, DL, PTy, Index, Table);
1394
1395 EVT MemVT = EVT::getIntegerVT(*DAG.getContext(), EntrySize * 8);
1396 Addr = DAG.getExtLoad(ISD::SEXTLOAD, DL, PTy, Chain, Addr,
1397 MachinePointerInfo::getJumpTable(), MemVT, false, false,
1398 0);
1399 Chain = Addr.getValue(1);
1400
1401 if ((getTargetMachine().getRelocationModel() == Reloc::PIC_) || IsN64) {
1402 // For PIC, the sequence is:
1403 // BRIND(load(Jumptable + index) + RelocBase)
1404 // RelocBase can be JumpTable, GOT or some sort of global base.
1405 Addr = DAG.getNode(ISD::ADD, DL, PTy, Addr,
1406 getPICJumpTableRelocBase(Table, DAG));
1407 }
1408
1409 return DAG.getNode(ISD::BRIND, DL, MVT::Other, Chain, Addr);
1410}
1411
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +00001412SDValue MipsTargetLowering::
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001413lowerBRCOND(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001414{
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001415 // The first operand is the chain, the second is the condition, the third is
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001416 // the block to branch to if the condition is true.
1417 SDValue Chain = Op.getOperand(0);
1418 SDValue Dest = Op.getOperand(2);
Andrew Trickac6d9be2013-05-25 02:42:55 +00001419 SDLoc DL(Op);
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001420
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001421 SDValue CondRes = createFPCmp(DAG, Op.getOperand(1));
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001422
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001423 // Return if flag is not set by a floating point comparison.
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001424 if (CondRes.getOpcode() != MipsISD::FPCmp)
Bruno Cardoso Lopes4b877ca2008-07-30 17:06:13 +00001425 return Op;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001426
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +00001427 SDValue CCNode = CondRes.getOperand(2);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001428 Mips::CondCode CC =
1429 (Mips::CondCode)cast<ConstantSDNode>(CCNode)->getZExtValue();
Akira Hatanaka9cf07242013-03-30 01:16:38 +00001430 unsigned Opc = invertFPCondCodeUser(CC) ? Mips::BRANCH_F : Mips::BRANCH_T;
1431 SDValue BrCode = DAG.getConstant(Opc, MVT::i32);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001432 return DAG.getNode(MipsISD::FPBrcond, DL, Op.getValueType(), Chain, BrCode,
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001433 Dest, CondRes);
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001434}
1435
1436SDValue MipsTargetLowering::
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001437lowerSELECT(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001438{
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001439 SDValue Cond = createFPCmp(DAG, Op.getOperand(0));
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001440
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001441 // Return if flag is not set by a floating point comparison.
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001442 if (Cond.getOpcode() != MipsISD::FPCmp)
1443 return Op;
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +00001444
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001445 return createCMovFP(DAG, Cond, Op.getOperand(1), Op.getOperand(2),
Andrew Trickac6d9be2013-05-25 02:42:55 +00001446 SDLoc(Op));
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001447}
1448
Akira Hatanaka3fef29d2012-07-11 19:32:27 +00001449SDValue MipsTargetLowering::
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001450lowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const
Akira Hatanaka3fef29d2012-07-11 19:32:27 +00001451{
Andrew Trickac6d9be2013-05-25 02:42:55 +00001452 SDLoc DL(Op);
Akira Hatanaka3fef29d2012-07-11 19:32:27 +00001453 EVT Ty = Op.getOperand(0).getValueType();
Matt Arsenault225ed702013-05-18 00:21:46 +00001454 SDValue Cond = DAG.getNode(ISD::SETCC, DL,
1455 getSetCCResultType(*DAG.getContext(), Ty),
Akira Hatanaka3fef29d2012-07-11 19:32:27 +00001456 Op.getOperand(0), Op.getOperand(1),
1457 Op.getOperand(4));
1458
1459 return DAG.getNode(ISD::SELECT, DL, Op.getValueType(), Cond, Op.getOperand(2),
1460 Op.getOperand(3));
1461}
1462
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001463SDValue MipsTargetLowering::lowerSETCC(SDValue Op, SelectionDAG &DAG) const {
1464 SDValue Cond = createFPCmp(DAG, Op);
Akira Hatanaka0a40c232012-03-09 23:46:03 +00001465
1466 assert(Cond.getOpcode() == MipsISD::FPCmp &&
1467 "Floating point operand expected.");
1468
1469 SDValue True = DAG.getConstant(1, MVT::i32);
1470 SDValue False = DAG.getConstant(0, MVT::i32);
1471
Andrew Trickac6d9be2013-05-25 02:42:55 +00001472 return createCMovFP(DAG, Cond, True, False, SDLoc(Op));
Akira Hatanaka0a40c232012-03-09 23:46:03 +00001473}
1474
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001475SDValue MipsTargetLowering::lowerGlobalAddress(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001476 SelectionDAG &DAG) const {
Dale Johannesende064702009-02-06 21:50:26 +00001477 // FIXME there isn't actually debug info here
Andrew Trickac6d9be2013-05-25 02:42:55 +00001478 SDLoc DL(Op);
Jia Liubb481f82012-02-28 07:46:26 +00001479 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001480
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00001481 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ && !IsN64) {
Akira Hatanakaafc945b2012-09-12 23:27:55 +00001482 const MipsTargetObjectFile &TLOF =
1483 (const MipsTargetObjectFile&)getObjFileLowering();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001484
Chris Lattnere3736f82009-08-13 05:41:27 +00001485 // %gp_rel relocation
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001486 if (TLOF.IsGlobalInSmallSection(GV, getTargetMachine())) {
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001487 SDValue GA = DAG.getTargetGlobalAddress(GV, DL, MVT::i32, 0,
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00001488 MipsII::MO_GPREL);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001489 SDValue GPRelNode = DAG.getNode(MipsISD::GPRel, DL,
Akira Hatanakad43e06d2012-11-21 20:30:40 +00001490 DAG.getVTList(MVT::i32), &GA, 1);
Akira Hatanakae7338cd2012-08-22 03:18:13 +00001491 SDValue GPReg = DAG.getRegister(Mips::GP, MVT::i32);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001492 return DAG.getNode(ISD::ADD, DL, MVT::i32, GPReg, GPRelNode);
Chris Lattnere3736f82009-08-13 05:41:27 +00001493 }
Akira Hatanakad43e06d2012-11-21 20:30:40 +00001494
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001495 // %hi/%lo relocation
Akira Hatanakad43e06d2012-11-21 20:30:40 +00001496 return getAddrNonPIC(Op, DAG);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001497 }
1498
Akira Hatanakad43e06d2012-11-21 20:30:40 +00001499 if (GV->hasInternalLinkage() || (GV->hasLocalLinkage() && !isa<Function>(GV)))
1500 return getAddrLocal(Op, DAG, HasMips64);
1501
Akira Hatanakaf09a0372012-11-21 20:40:38 +00001502 if (LargeGOT)
1503 return getAddrGlobalLargeGOT(Op, DAG, MipsII::MO_GOT_HI16,
1504 MipsII::MO_GOT_LO16);
1505
Akira Hatanakad43e06d2012-11-21 20:30:40 +00001506 return getAddrGlobal(Op, DAG,
1507 HasMips64 ? MipsII::MO_GOT_DISP : MipsII::MO_GOT16);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001508}
1509
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001510SDValue MipsTargetLowering::lowerBlockAddress(SDValue Op,
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +00001511 SelectionDAG &DAG) const {
Akira Hatanakad43e06d2012-11-21 20:30:40 +00001512 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ && !IsN64)
1513 return getAddrNonPIC(Op, DAG);
Akira Hatanakaf48eb532011-04-25 17:10:45 +00001514
Akira Hatanakad43e06d2012-11-21 20:30:40 +00001515 return getAddrLocal(Op, DAG, HasMips64);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +00001516}
1517
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001518SDValue MipsTargetLowering::
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001519lowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001520{
Akira Hatanaka3faac0a2011-12-14 18:26:41 +00001521 // If the relocation model is PIC, use the General Dynamic TLS Model or
1522 // Local Dynamic TLS model, otherwise use the Initial Exec or
1523 // Local Exec TLS Model.
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001524
1525 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Andrew Trickac6d9be2013-05-25 02:42:55 +00001526 SDLoc DL(GA);
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001527 const GlobalValue *GV = GA->getGlobal();
1528 EVT PtrVT = getPointerTy();
1529
Hans Wennborgfd5abd52012-05-04 09:40:39 +00001530 TLSModel::Model model = getTargetMachine().getTLSModel(GV);
1531
1532 if (model == TLSModel::GeneralDynamic || model == TLSModel::LocalDynamic) {
Hans Wennborg70a07c72012-06-04 14:02:08 +00001533 // General Dynamic and Local Dynamic TLS Model.
1534 unsigned Flag = (model == TLSModel::LocalDynamic) ? MipsII::MO_TLSLDM
1535 : MipsII::MO_TLSGD;
1536
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001537 SDValue TGA = DAG.getTargetGlobalAddress(GV, DL, PtrVT, 0, Flag);
1538 SDValue Argument = DAG.getNode(MipsISD::Wrapper, DL, PtrVT,
1539 getGlobalReg(DAG, PtrVT), TGA);
Akira Hatanaka7a7194b2011-12-08 21:05:38 +00001540 unsigned PtrSize = PtrVT.getSizeInBits();
1541 IntegerType *PtrTy = Type::getIntNTy(*DAG.getContext(), PtrSize);
1542
Benjamin Kramer5eccf672011-12-11 12:21:34 +00001543 SDValue TlsGetAddr = DAG.getExternalSymbol("__tls_get_addr", PtrVT);
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001544
1545 ArgListTy Args;
1546 ArgListEntry Entry;
1547 Entry.Node = Argument;
Akira Hatanakaca074792011-12-08 20:34:32 +00001548 Entry.Ty = PtrTy;
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001549 Args.push_back(Entry);
Jia Liubb481f82012-02-28 07:46:26 +00001550
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001551 TargetLowering::CallLoweringInfo CLI(DAG.getEntryNode(), PtrTy,
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00001552 false, false, false, false, 0, CallingConv::C,
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001553 /*IsTailCall=*/false, /*doesNotRet=*/false,
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00001554 /*isReturnValueUsed=*/true,
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001555 TlsGetAddr, Args, DAG, DL);
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001556 std::pair<SDValue, SDValue> CallResult = LowerCallTo(CLI);
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001557
Akira Hatanaka3faac0a2011-12-14 18:26:41 +00001558 SDValue Ret = CallResult.first;
1559
Hans Wennborgfd5abd52012-05-04 09:40:39 +00001560 if (model != TLSModel::LocalDynamic)
Akira Hatanaka3faac0a2011-12-14 18:26:41 +00001561 return Ret;
1562
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001563 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, DL, PtrVT, 0,
Akira Hatanaka3faac0a2011-12-14 18:26:41 +00001564 MipsII::MO_DTPREL_HI);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001565 SDValue Hi = DAG.getNode(MipsISD::Hi, DL, PtrVT, TGAHi);
1566 SDValue TGALo = DAG.getTargetGlobalAddress(GV, DL, PtrVT, 0,
Akira Hatanaka3faac0a2011-12-14 18:26:41 +00001567 MipsII::MO_DTPREL_LO);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001568 SDValue Lo = DAG.getNode(MipsISD::Lo, DL, PtrVT, TGALo);
1569 SDValue Add = DAG.getNode(ISD::ADD, DL, PtrVT, Hi, Ret);
1570 return DAG.getNode(ISD::ADD, DL, PtrVT, Add, Lo);
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001571 }
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001572
1573 SDValue Offset;
Hans Wennborgfd5abd52012-05-04 09:40:39 +00001574 if (model == TLSModel::InitialExec) {
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001575 // Initial Exec TLS Model
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001576 SDValue TGA = DAG.getTargetGlobalAddress(GV, DL, PtrVT, 0,
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001577 MipsII::MO_GOTTPREL);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001578 TGA = DAG.getNode(MipsISD::Wrapper, DL, PtrVT, getGlobalReg(DAG, PtrVT),
Akira Hatanaka648f00c2012-02-24 22:34:47 +00001579 TGA);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001580 Offset = DAG.getLoad(PtrVT, DL,
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001581 DAG.getEntryNode(), TGA, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001582 false, false, false, 0);
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001583 } else {
1584 // Local Exec TLS Model
Hans Wennborgfd5abd52012-05-04 09:40:39 +00001585 assert(model == TLSModel::LocalExec);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001586 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, DL, PtrVT, 0,
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001587 MipsII::MO_TPREL_HI);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001588 SDValue TGALo = DAG.getTargetGlobalAddress(GV, DL, PtrVT, 0,
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001589 MipsII::MO_TPREL_LO);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001590 SDValue Hi = DAG.getNode(MipsISD::Hi, DL, PtrVT, TGAHi);
1591 SDValue Lo = DAG.getNode(MipsISD::Lo, DL, PtrVT, TGALo);
1592 Offset = DAG.getNode(ISD::ADD, DL, PtrVT, Hi, Lo);
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001593 }
1594
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001595 SDValue ThreadPointer = DAG.getNode(MipsISD::ThreadPointer, DL, PtrVT);
1596 return DAG.getNode(ISD::ADD, DL, PtrVT, ThreadPointer, Offset);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001597}
1598
1599SDValue MipsTargetLowering::
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001600lowerJumpTable(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001601{
Akira Hatanakad43e06d2012-11-21 20:30:40 +00001602 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ && !IsN64)
1603 return getAddrNonPIC(Op, DAG);
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001604
Akira Hatanakad43e06d2012-11-21 20:30:40 +00001605 return getAddrLocal(Op, DAG, HasMips64);
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001606}
1607
Dan Gohman475871a2008-07-27 21:46:04 +00001608SDValue MipsTargetLowering::
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001609lowerConstantPool(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +00001610{
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +00001611 // gp_rel relocation
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001612 // FIXME: we should reference the constant pool using small data sections,
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001613 // but the asm printer currently doesn't support this feature without
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001614 // hacking it. This feature should come soon so we can uncomment the
Bruno Cardoso Lopesf33bc432008-07-28 19:26:25 +00001615 // stuff below.
Eli Friedmane2c74082009-08-03 02:22:28 +00001616 //if (IsInSmallSection(C->getType())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001617 // SDValue GPRelNode = DAG.getNode(MipsISD::GPRel, MVT::i32, CP);
1618 // SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001619 // ResNode = DAG.getNode(ISD::ADD, MVT::i32, GOT, GPRelNode);
Bruno Cardoso Lopesd71cebf2009-11-25 12:17:58 +00001620
Akira Hatanakad43e06d2012-11-21 20:30:40 +00001621 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ && !IsN64)
1622 return getAddrNonPIC(Op, DAG);
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +00001623
Akira Hatanakad43e06d2012-11-21 20:30:40 +00001624 return getAddrLocal(Op, DAG, HasMips64);
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +00001625}
1626
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001627SDValue MipsTargetLowering::lowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001628 MachineFunction &MF = DAG.getMachineFunction();
1629 MipsFunctionInfo *FuncInfo = MF.getInfo<MipsFunctionInfo>();
1630
Andrew Trickac6d9be2013-05-25 02:42:55 +00001631 SDLoc DL(Op);
Dan Gohman1e93df62010-04-17 14:41:14 +00001632 SDValue FI = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
1633 getPointerTy());
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +00001634
1635 // vastart just stores the address of the VarArgsFrameIndex slot into the
1636 // memory location argument.
1637 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001638 return DAG.getStore(Op.getOperand(0), DL, FI, Op.getOperand(1),
Akira Hatanaka82099682011-12-19 19:52:25 +00001639 MachinePointerInfo(SV), false, false, 0);
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +00001640}
Jia Liubb481f82012-02-28 07:46:26 +00001641
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001642static SDValue lowerFCOPYSIGN32(SDValue Op, SelectionDAG &DAG, bool HasR2) {
Akira Hatanaka056c51e2012-04-11 22:13:04 +00001643 EVT TyX = Op.getOperand(0).getValueType();
1644 EVT TyY = Op.getOperand(1).getValueType();
1645 SDValue Const1 = DAG.getConstant(1, MVT::i32);
1646 SDValue Const31 = DAG.getConstant(31, MVT::i32);
Andrew Trickac6d9be2013-05-25 02:42:55 +00001647 SDLoc DL(Op);
Akira Hatanaka056c51e2012-04-11 22:13:04 +00001648 SDValue Res;
1649
1650 // If operand is of type f64, extract the upper 32-bit. Otherwise, bitcast it
1651 // to i32.
1652 SDValue X = (TyX == MVT::f32) ?
1653 DAG.getNode(ISD::BITCAST, DL, MVT::i32, Op.getOperand(0)) :
1654 DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32, Op.getOperand(0),
1655 Const1);
1656 SDValue Y = (TyY == MVT::f32) ?
1657 DAG.getNode(ISD::BITCAST, DL, MVT::i32, Op.getOperand(1)) :
1658 DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32, Op.getOperand(1),
1659 Const1);
1660
1661 if (HasR2) {
1662 // ext E, Y, 31, 1 ; extract bit31 of Y
1663 // ins X, E, 31, 1 ; insert extracted bit at bit31 of X
1664 SDValue E = DAG.getNode(MipsISD::Ext, DL, MVT::i32, Y, Const31, Const1);
1665 Res = DAG.getNode(MipsISD::Ins, DL, MVT::i32, E, Const31, Const1, X);
1666 } else {
1667 // sll SllX, X, 1
1668 // srl SrlX, SllX, 1
1669 // srl SrlY, Y, 31
1670 // sll SllY, SrlX, 31
1671 // or Or, SrlX, SllY
1672 SDValue SllX = DAG.getNode(ISD::SHL, DL, MVT::i32, X, Const1);
1673 SDValue SrlX = DAG.getNode(ISD::SRL, DL, MVT::i32, SllX, Const1);
1674 SDValue SrlY = DAG.getNode(ISD::SRL, DL, MVT::i32, Y, Const31);
1675 SDValue SllY = DAG.getNode(ISD::SHL, DL, MVT::i32, SrlY, Const31);
1676 Res = DAG.getNode(ISD::OR, DL, MVT::i32, SrlX, SllY);
1677 }
1678
1679 if (TyX == MVT::f32)
1680 return DAG.getNode(ISD::BITCAST, DL, Op.getOperand(0).getValueType(), Res);
1681
1682 SDValue LowX = DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32,
1683 Op.getOperand(0), DAG.getConstant(0, MVT::i32));
1684 return DAG.getNode(MipsISD::BuildPairF64, DL, MVT::f64, LowX, Res);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001685}
1686
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001687static SDValue lowerFCOPYSIGN64(SDValue Op, SelectionDAG &DAG, bool HasR2) {
Akira Hatanaka056c51e2012-04-11 22:13:04 +00001688 unsigned WidthX = Op.getOperand(0).getValueSizeInBits();
1689 unsigned WidthY = Op.getOperand(1).getValueSizeInBits();
1690 EVT TyX = MVT::getIntegerVT(WidthX), TyY = MVT::getIntegerVT(WidthY);
1691 SDValue Const1 = DAG.getConstant(1, MVT::i32);
Andrew Trickac6d9be2013-05-25 02:42:55 +00001692 SDLoc DL(Op);
Eric Christopher471e4222011-06-08 23:55:35 +00001693
Akira Hatanaka056c51e2012-04-11 22:13:04 +00001694 // Bitcast to integer nodes.
1695 SDValue X = DAG.getNode(ISD::BITCAST, DL, TyX, Op.getOperand(0));
1696 SDValue Y = DAG.getNode(ISD::BITCAST, DL, TyY, Op.getOperand(1));
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001697
Akira Hatanaka056c51e2012-04-11 22:13:04 +00001698 if (HasR2) {
1699 // ext E, Y, width(Y) - 1, 1 ; extract bit width(Y)-1 of Y
1700 // ins X, E, width(X) - 1, 1 ; insert extracted bit at bit width(X)-1 of X
1701 SDValue E = DAG.getNode(MipsISD::Ext, DL, TyY, Y,
1702 DAG.getConstant(WidthY - 1, MVT::i32), Const1);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001703
Akira Hatanaka056c51e2012-04-11 22:13:04 +00001704 if (WidthX > WidthY)
1705 E = DAG.getNode(ISD::ZERO_EXTEND, DL, TyX, E);
1706 else if (WidthY > WidthX)
1707 E = DAG.getNode(ISD::TRUNCATE, DL, TyX, E);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001708
Akira Hatanaka056c51e2012-04-11 22:13:04 +00001709 SDValue I = DAG.getNode(MipsISD::Ins, DL, TyX, E,
1710 DAG.getConstant(WidthX - 1, MVT::i32), Const1, X);
1711 return DAG.getNode(ISD::BITCAST, DL, Op.getOperand(0).getValueType(), I);
1712 }
1713
1714 // (d)sll SllX, X, 1
1715 // (d)srl SrlX, SllX, 1
1716 // (d)srl SrlY, Y, width(Y)-1
1717 // (d)sll SllY, SrlX, width(Y)-1
1718 // or Or, SrlX, SllY
1719 SDValue SllX = DAG.getNode(ISD::SHL, DL, TyX, X, Const1);
1720 SDValue SrlX = DAG.getNode(ISD::SRL, DL, TyX, SllX, Const1);
1721 SDValue SrlY = DAG.getNode(ISD::SRL, DL, TyY, Y,
1722 DAG.getConstant(WidthY - 1, MVT::i32));
1723
1724 if (WidthX > WidthY)
1725 SrlY = DAG.getNode(ISD::ZERO_EXTEND, DL, TyX, SrlY);
1726 else if (WidthY > WidthX)
1727 SrlY = DAG.getNode(ISD::TRUNCATE, DL, TyX, SrlY);
1728
1729 SDValue SllY = DAG.getNode(ISD::SHL, DL, TyX, SrlY,
1730 DAG.getConstant(WidthX - 1, MVT::i32));
1731 SDValue Or = DAG.getNode(ISD::OR, DL, TyX, SrlX, SllY);
1732 return DAG.getNode(ISD::BITCAST, DL, Op.getOperand(0).getValueType(), Or);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001733}
1734
Akira Hatanaka82099682011-12-19 19:52:25 +00001735SDValue
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001736MipsTargetLowering::lowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Akira Hatanaka056c51e2012-04-11 22:13:04 +00001737 if (Subtarget->hasMips64())
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001738 return lowerFCOPYSIGN64(Op, DAG, Subtarget->hasMips32r2());
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001739
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001740 return lowerFCOPYSIGN32(Op, DAG, Subtarget->hasMips32r2());
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001741}
1742
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001743static SDValue lowerFABS32(SDValue Op, SelectionDAG &DAG, bool HasR2) {
Akira Hatanakac12a6e62012-04-11 22:49:04 +00001744 SDValue Res, Const1 = DAG.getConstant(1, MVT::i32);
Andrew Trickac6d9be2013-05-25 02:42:55 +00001745 SDLoc DL(Op);
Akira Hatanakac12a6e62012-04-11 22:49:04 +00001746
1747 // If operand is of type f64, extract the upper 32-bit. Otherwise, bitcast it
1748 // to i32.
1749 SDValue X = (Op.getValueType() == MVT::f32) ?
1750 DAG.getNode(ISD::BITCAST, DL, MVT::i32, Op.getOperand(0)) :
1751 DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32, Op.getOperand(0),
1752 Const1);
1753
1754 // Clear MSB.
1755 if (HasR2)
1756 Res = DAG.getNode(MipsISD::Ins, DL, MVT::i32,
1757 DAG.getRegister(Mips::ZERO, MVT::i32),
1758 DAG.getConstant(31, MVT::i32), Const1, X);
1759 else {
1760 SDValue SllX = DAG.getNode(ISD::SHL, DL, MVT::i32, X, Const1);
1761 Res = DAG.getNode(ISD::SRL, DL, MVT::i32, SllX, Const1);
1762 }
1763
1764 if (Op.getValueType() == MVT::f32)
1765 return DAG.getNode(ISD::BITCAST, DL, MVT::f32, Res);
1766
1767 SDValue LowX = DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32,
1768 Op.getOperand(0), DAG.getConstant(0, MVT::i32));
1769 return DAG.getNode(MipsISD::BuildPairF64, DL, MVT::f64, LowX, Res);
1770}
1771
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001772static SDValue lowerFABS64(SDValue Op, SelectionDAG &DAG, bool HasR2) {
Akira Hatanakac12a6e62012-04-11 22:49:04 +00001773 SDValue Res, Const1 = DAG.getConstant(1, MVT::i32);
Andrew Trickac6d9be2013-05-25 02:42:55 +00001774 SDLoc DL(Op);
Akira Hatanakac12a6e62012-04-11 22:49:04 +00001775
1776 // Bitcast to integer node.
1777 SDValue X = DAG.getNode(ISD::BITCAST, DL, MVT::i64, Op.getOperand(0));
1778
1779 // Clear MSB.
1780 if (HasR2)
1781 Res = DAG.getNode(MipsISD::Ins, DL, MVT::i64,
1782 DAG.getRegister(Mips::ZERO_64, MVT::i64),
1783 DAG.getConstant(63, MVT::i32), Const1, X);
1784 else {
1785 SDValue SllX = DAG.getNode(ISD::SHL, DL, MVT::i64, X, Const1);
1786 Res = DAG.getNode(ISD::SRL, DL, MVT::i64, SllX, Const1);
1787 }
1788
1789 return DAG.getNode(ISD::BITCAST, DL, MVT::f64, Res);
1790}
1791
1792SDValue
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001793MipsTargetLowering::lowerFABS(SDValue Op, SelectionDAG &DAG) const {
Akira Hatanakac12a6e62012-04-11 22:49:04 +00001794 if (Subtarget->hasMips64() && (Op.getValueType() == MVT::f64))
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001795 return lowerFABS64(Op, DAG, Subtarget->hasMips32r2());
Akira Hatanakac12a6e62012-04-11 22:49:04 +00001796
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001797 return lowerFABS32(Op, DAG, Subtarget->hasMips32r2());
Akira Hatanakac12a6e62012-04-11 22:49:04 +00001798}
1799
Akira Hatanaka2e591472011-06-02 00:24:44 +00001800SDValue MipsTargetLowering::
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001801lowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopese0b5cfc2011-06-16 00:40:02 +00001802 // check the depth
1803 assert((cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue() == 0) &&
Akira Hatanaka0f843822011-06-07 18:58:42 +00001804 "Frame address can only be determined for current frame.");
Akira Hatanaka2e591472011-06-02 00:24:44 +00001805
1806 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
1807 MFI->setFrameAddressIsTaken(true);
1808 EVT VT = Op.getValueType();
Andrew Trickac6d9be2013-05-25 02:42:55 +00001809 SDLoc DL(Op);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001810 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), DL,
Akira Hatanaka46ac4392011-11-11 04:11:56 +00001811 IsN64 ? Mips::FP_64 : Mips::FP, VT);
Akira Hatanaka2e591472011-06-02 00:24:44 +00001812 return FrameAddr;
1813}
1814
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001815SDValue MipsTargetLowering::lowerRETURNADDR(SDValue Op,
Akira Hatanakaba584fe2012-07-11 00:53:32 +00001816 SelectionDAG &DAG) const {
1817 // check the depth
1818 assert((cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue() == 0) &&
1819 "Return address can be determined only for current frame.");
1820
1821 MachineFunction &MF = DAG.getMachineFunction();
1822 MachineFrameInfo *MFI = MF.getFrameInfo();
Patrik Hagglunda61b17c2012-12-13 06:34:11 +00001823 MVT VT = Op.getSimpleValueType();
Akira Hatanakaba584fe2012-07-11 00:53:32 +00001824 unsigned RA = IsN64 ? Mips::RA_64 : Mips::RA;
1825 MFI->setReturnAddressIsTaken(true);
1826
1827 // Return RA, which contains the return address. Mark it an implicit live-in.
1828 unsigned Reg = MF.addLiveIn(RA, getRegClassFor(VT));
Andrew Trickac6d9be2013-05-25 02:42:55 +00001829 return DAG.getCopyFromReg(DAG.getEntryNode(), SDLoc(Op), Reg, VT);
Akira Hatanakaba584fe2012-07-11 00:53:32 +00001830}
1831
Akira Hatanaka544cc212013-01-30 00:26:49 +00001832// An EH_RETURN is the result of lowering llvm.eh.return which in turn is
1833// generated from __builtin_eh_return (offset, handler)
1834// The effect of this is to adjust the stack pointer by "offset"
1835// and then branch to "handler".
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001836SDValue MipsTargetLowering::lowerEH_RETURN(SDValue Op, SelectionDAG &DAG)
Akira Hatanaka544cc212013-01-30 00:26:49 +00001837 const {
1838 MachineFunction &MF = DAG.getMachineFunction();
1839 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
1840
1841 MipsFI->setCallsEhReturn();
1842 SDValue Chain = Op.getOperand(0);
1843 SDValue Offset = Op.getOperand(1);
1844 SDValue Handler = Op.getOperand(2);
Andrew Trickac6d9be2013-05-25 02:42:55 +00001845 SDLoc DL(Op);
Akira Hatanaka544cc212013-01-30 00:26:49 +00001846 EVT Ty = IsN64 ? MVT::i64 : MVT::i32;
1847
1848 // Store stack offset in V1, store jump target in V0. Glue CopyToReg and
1849 // EH_RETURN nodes, so that instructions are emitted back-to-back.
1850 unsigned OffsetReg = IsN64 ? Mips::V1_64 : Mips::V1;
1851 unsigned AddrReg = IsN64 ? Mips::V0_64 : Mips::V0;
1852 Chain = DAG.getCopyToReg(Chain, DL, OffsetReg, Offset, SDValue());
1853 Chain = DAG.getCopyToReg(Chain, DL, AddrReg, Handler, Chain.getValue(1));
1854 return DAG.getNode(MipsISD::EH_RETURN, DL, MVT::Other, Chain,
1855 DAG.getRegister(OffsetReg, Ty),
1856 DAG.getRegister(AddrReg, getPointerTy()),
1857 Chain.getValue(1));
1858}
1859
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001860SDValue MipsTargetLowering::lowerATOMIC_FENCE(SDValue Op,
Akira Hatanaka864f6602012-06-14 21:10:56 +00001861 SelectionDAG &DAG) const {
Eli Friedman14648462011-07-27 22:21:52 +00001862 // FIXME: Need pseudo-fence for 'singlethread' fences
1863 // FIXME: Set SType for weaker fences where supported/appropriate.
1864 unsigned SType = 0;
Andrew Trickac6d9be2013-05-25 02:42:55 +00001865 SDLoc DL(Op);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001866 return DAG.getNode(MipsISD::Sync, DL, MVT::Other, Op.getOperand(0),
Eli Friedman14648462011-07-27 22:21:52 +00001867 DAG.getConstant(SType, MVT::i32));
1868}
1869
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001870SDValue MipsTargetLowering::lowerShiftLeftParts(SDValue Op,
Akira Hatanaka864f6602012-06-14 21:10:56 +00001871 SelectionDAG &DAG) const {
Andrew Trickac6d9be2013-05-25 02:42:55 +00001872 SDLoc DL(Op);
Akira Hatanakaa284acb2012-05-09 00:55:21 +00001873 SDValue Lo = Op.getOperand(0), Hi = Op.getOperand(1);
1874 SDValue Shamt = Op.getOperand(2);
1875
1876 // if shamt < 32:
1877 // lo = (shl lo, shamt)
1878 // hi = (or (shl hi, shamt) (srl (srl lo, 1), ~shamt))
1879 // else:
1880 // lo = 0
1881 // hi = (shl lo, shamt[4:0])
1882 SDValue Not = DAG.getNode(ISD::XOR, DL, MVT::i32, Shamt,
1883 DAG.getConstant(-1, MVT::i32));
1884 SDValue ShiftRight1Lo = DAG.getNode(ISD::SRL, DL, MVT::i32, Lo,
1885 DAG.getConstant(1, MVT::i32));
1886 SDValue ShiftRightLo = DAG.getNode(ISD::SRL, DL, MVT::i32, ShiftRight1Lo,
1887 Not);
1888 SDValue ShiftLeftHi = DAG.getNode(ISD::SHL, DL, MVT::i32, Hi, Shamt);
1889 SDValue Or = DAG.getNode(ISD::OR, DL, MVT::i32, ShiftLeftHi, ShiftRightLo);
1890 SDValue ShiftLeftLo = DAG.getNode(ISD::SHL, DL, MVT::i32, Lo, Shamt);
1891 SDValue Cond = DAG.getNode(ISD::AND, DL, MVT::i32, Shamt,
1892 DAG.getConstant(0x20, MVT::i32));
Akira Hatanaka864f6602012-06-14 21:10:56 +00001893 Lo = DAG.getNode(ISD::SELECT, DL, MVT::i32, Cond,
1894 DAG.getConstant(0, MVT::i32), ShiftLeftLo);
Akira Hatanakaa284acb2012-05-09 00:55:21 +00001895 Hi = DAG.getNode(ISD::SELECT, DL, MVT::i32, Cond, ShiftLeftLo, Or);
1896
1897 SDValue Ops[2] = {Lo, Hi};
1898 return DAG.getMergeValues(Ops, 2, DL);
1899}
1900
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001901SDValue MipsTargetLowering::lowerShiftRightParts(SDValue Op, SelectionDAG &DAG,
Akira Hatanakaa284acb2012-05-09 00:55:21 +00001902 bool IsSRA) const {
Andrew Trickac6d9be2013-05-25 02:42:55 +00001903 SDLoc DL(Op);
Akira Hatanakaa284acb2012-05-09 00:55:21 +00001904 SDValue Lo = Op.getOperand(0), Hi = Op.getOperand(1);
1905 SDValue Shamt = Op.getOperand(2);
1906
1907 // if shamt < 32:
1908 // lo = (or (shl (shl hi, 1), ~shamt) (srl lo, shamt))
1909 // if isSRA:
1910 // hi = (sra hi, shamt)
1911 // else:
1912 // hi = (srl hi, shamt)
1913 // else:
1914 // if isSRA:
1915 // lo = (sra hi, shamt[4:0])
1916 // hi = (sra hi, 31)
1917 // else:
1918 // lo = (srl hi, shamt[4:0])
1919 // hi = 0
1920 SDValue Not = DAG.getNode(ISD::XOR, DL, MVT::i32, Shamt,
1921 DAG.getConstant(-1, MVT::i32));
1922 SDValue ShiftLeft1Hi = DAG.getNode(ISD::SHL, DL, MVT::i32, Hi,
1923 DAG.getConstant(1, MVT::i32));
1924 SDValue ShiftLeftHi = DAG.getNode(ISD::SHL, DL, MVT::i32, ShiftLeft1Hi, Not);
1925 SDValue ShiftRightLo = DAG.getNode(ISD::SRL, DL, MVT::i32, Lo, Shamt);
1926 SDValue Or = DAG.getNode(ISD::OR, DL, MVT::i32, ShiftLeftHi, ShiftRightLo);
1927 SDValue ShiftRightHi = DAG.getNode(IsSRA ? ISD::SRA : ISD::SRL, DL, MVT::i32,
1928 Hi, Shamt);
1929 SDValue Cond = DAG.getNode(ISD::AND, DL, MVT::i32, Shamt,
1930 DAG.getConstant(0x20, MVT::i32));
1931 SDValue Shift31 = DAG.getNode(ISD::SRA, DL, MVT::i32, Hi,
1932 DAG.getConstant(31, MVT::i32));
1933 Lo = DAG.getNode(ISD::SELECT, DL, MVT::i32, Cond, ShiftRightHi, Or);
1934 Hi = DAG.getNode(ISD::SELECT, DL, MVT::i32, Cond,
1935 IsSRA ? Shift31 : DAG.getConstant(0, MVT::i32),
1936 ShiftRightHi);
1937
1938 SDValue Ops[2] = {Lo, Hi};
1939 return DAG.getMergeValues(Ops, 2, DL);
1940}
1941
Akira Hatanakafee62c12013-04-11 19:07:14 +00001942static SDValue createLoadLR(unsigned Opc, SelectionDAG &DAG, LoadSDNode *LD,
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00001943 SDValue Chain, SDValue Src, unsigned Offset) {
Akira Hatanaka2bd7e532012-06-13 19:06:08 +00001944 SDValue Ptr = LD->getBasePtr();
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00001945 EVT VT = LD->getValueType(0), MemVT = LD->getMemoryVT();
Akira Hatanaka2bd7e532012-06-13 19:06:08 +00001946 EVT BasePtrVT = Ptr.getValueType();
Andrew Trickac6d9be2013-05-25 02:42:55 +00001947 SDLoc DL(LD);
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00001948 SDVTList VTList = DAG.getVTList(VT, MVT::Other);
1949
1950 if (Offset)
Akira Hatanaka2bd7e532012-06-13 19:06:08 +00001951 Ptr = DAG.getNode(ISD::ADD, DL, BasePtrVT, Ptr,
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00001952 DAG.getConstant(Offset, BasePtrVT));
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00001953
1954 SDValue Ops[] = { Chain, Ptr, Src };
1955 return DAG.getMemIntrinsicNode(Opc, DL, VTList, Ops, 3, MemVT,
1956 LD->getMemOperand());
1957}
1958
1959// Expand an unaligned 32 or 64-bit integer load node.
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001960SDValue MipsTargetLowering::lowerLOAD(SDValue Op, SelectionDAG &DAG) const {
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00001961 LoadSDNode *LD = cast<LoadSDNode>(Op);
1962 EVT MemVT = LD->getMemoryVT();
1963
1964 // Return if load is aligned or if MemVT is neither i32 nor i64.
1965 if ((LD->getAlignment() >= MemVT.getSizeInBits() / 8) ||
1966 ((MemVT != MVT::i32) && (MemVT != MVT::i64)))
1967 return SDValue();
1968
1969 bool IsLittle = Subtarget->isLittle();
1970 EVT VT = Op.getValueType();
1971 ISD::LoadExtType ExtType = LD->getExtensionType();
1972 SDValue Chain = LD->getChain(), Undef = DAG.getUNDEF(VT);
1973
1974 assert((VT == MVT::i32) || (VT == MVT::i64));
1975
1976 // Expand
1977 // (set dst, (i64 (load baseptr)))
1978 // to
1979 // (set tmp, (ldl (add baseptr, 7), undef))
1980 // (set dst, (ldr baseptr, tmp))
1981 if ((VT == MVT::i64) && (ExtType == ISD::NON_EXTLOAD)) {
Akira Hatanakafee62c12013-04-11 19:07:14 +00001982 SDValue LDL = createLoadLR(MipsISD::LDL, DAG, LD, Chain, Undef,
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00001983 IsLittle ? 7 : 0);
Akira Hatanakafee62c12013-04-11 19:07:14 +00001984 return createLoadLR(MipsISD::LDR, DAG, LD, LDL.getValue(1), LDL,
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00001985 IsLittle ? 0 : 7);
1986 }
1987
Akira Hatanakafee62c12013-04-11 19:07:14 +00001988 SDValue LWL = createLoadLR(MipsISD::LWL, DAG, LD, Chain, Undef,
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00001989 IsLittle ? 3 : 0);
Akira Hatanakafee62c12013-04-11 19:07:14 +00001990 SDValue LWR = createLoadLR(MipsISD::LWR, DAG, LD, LWL.getValue(1), LWL,
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00001991 IsLittle ? 0 : 3);
1992
1993 // Expand
1994 // (set dst, (i32 (load baseptr))) or
1995 // (set dst, (i64 (sextload baseptr))) or
1996 // (set dst, (i64 (extload baseptr)))
1997 // to
1998 // (set tmp, (lwl (add baseptr, 3), undef))
1999 // (set dst, (lwr baseptr, tmp))
2000 if ((VT == MVT::i32) || (ExtType == ISD::SEXTLOAD) ||
2001 (ExtType == ISD::EXTLOAD))
2002 return LWR;
2003
2004 assert((VT == MVT::i64) && (ExtType == ISD::ZEXTLOAD));
2005
2006 // Expand
2007 // (set dst, (i64 (zextload baseptr)))
2008 // to
2009 // (set tmp0, (lwl (add baseptr, 3), undef))
2010 // (set tmp1, (lwr baseptr, tmp0))
2011 // (set tmp2, (shl tmp1, 32))
2012 // (set dst, (srl tmp2, 32))
Andrew Trickac6d9be2013-05-25 02:42:55 +00002013 SDLoc DL(LD);
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002014 SDValue Const32 = DAG.getConstant(32, MVT::i32);
2015 SDValue SLL = DAG.getNode(ISD::SHL, DL, MVT::i64, LWR, Const32);
Akira Hatanaka94ccee22012-06-04 17:46:29 +00002016 SDValue SRL = DAG.getNode(ISD::SRL, DL, MVT::i64, SLL, Const32);
2017 SDValue Ops[] = { SRL, LWR.getValue(1) };
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002018 return DAG.getMergeValues(Ops, 2, DL);
2019}
2020
Akira Hatanakafee62c12013-04-11 19:07:14 +00002021static SDValue createStoreLR(unsigned Opc, SelectionDAG &DAG, StoreSDNode *SD,
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002022 SDValue Chain, unsigned Offset) {
Akira Hatanaka2bd7e532012-06-13 19:06:08 +00002023 SDValue Ptr = SD->getBasePtr(), Value = SD->getValue();
2024 EVT MemVT = SD->getMemoryVT(), BasePtrVT = Ptr.getValueType();
Andrew Trickac6d9be2013-05-25 02:42:55 +00002025 SDLoc DL(SD);
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002026 SDVTList VTList = DAG.getVTList(MVT::Other);
2027
2028 if (Offset)
Akira Hatanaka2bd7e532012-06-13 19:06:08 +00002029 Ptr = DAG.getNode(ISD::ADD, DL, BasePtrVT, Ptr,
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002030 DAG.getConstant(Offset, BasePtrVT));
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002031
2032 SDValue Ops[] = { Chain, Value, Ptr };
2033 return DAG.getMemIntrinsicNode(Opc, DL, VTList, Ops, 3, MemVT,
2034 SD->getMemOperand());
2035}
2036
2037// Expand an unaligned 32 or 64-bit integer store node.
Akira Hatanaka63451432013-05-16 20:45:17 +00002038static SDValue lowerUnalignedIntStore(StoreSDNode *SD, SelectionDAG &DAG,
2039 bool IsLittle) {
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002040 SDValue Value = SD->getValue(), Chain = SD->getChain();
2041 EVT VT = Value.getValueType();
2042
2043 // Expand
2044 // (store val, baseptr) or
2045 // (truncstore val, baseptr)
2046 // to
2047 // (swl val, (add baseptr, 3))
2048 // (swr val, baseptr)
2049 if ((VT == MVT::i32) || SD->isTruncatingStore()) {
Akira Hatanakafee62c12013-04-11 19:07:14 +00002050 SDValue SWL = createStoreLR(MipsISD::SWL, DAG, SD, Chain,
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002051 IsLittle ? 3 : 0);
Akira Hatanakafee62c12013-04-11 19:07:14 +00002052 return createStoreLR(MipsISD::SWR, DAG, SD, SWL, IsLittle ? 0 : 3);
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002053 }
2054
2055 assert(VT == MVT::i64);
2056
2057 // Expand
2058 // (store val, baseptr)
2059 // to
2060 // (sdl val, (add baseptr, 7))
2061 // (sdr val, baseptr)
Akira Hatanakafee62c12013-04-11 19:07:14 +00002062 SDValue SDL = createStoreLR(MipsISD::SDL, DAG, SD, Chain, IsLittle ? 7 : 0);
2063 return createStoreLR(MipsISD::SDR, DAG, SD, SDL, IsLittle ? 0 : 7);
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002064}
2065
Akira Hatanakaae7e7cb2013-05-16 21:17:15 +00002066// Lower (store (fp_to_sint $fp) $ptr) to (store (TruncIntFP $fp), $ptr).
2067static SDValue lowerFP_TO_SINT_STORE(StoreSDNode *SD, SelectionDAG &DAG) {
2068 SDValue Val = SD->getValue();
2069
2070 if (Val.getOpcode() != ISD::FP_TO_SINT)
2071 return SDValue();
2072
2073 EVT FPTy = EVT::getFloatingPointVT(Val.getValueSizeInBits());
Andrew Trickac6d9be2013-05-25 02:42:55 +00002074 SDValue Tr = DAG.getNode(MipsISD::TruncIntFP, SDLoc(Val), FPTy,
Akira Hatanakaae7e7cb2013-05-16 21:17:15 +00002075 Val.getOperand(0));
2076
Andrew Trickac6d9be2013-05-25 02:42:55 +00002077 return DAG.getStore(SD->getChain(), SDLoc(SD), Tr, SD->getBasePtr(),
Akira Hatanakaae7e7cb2013-05-16 21:17:15 +00002078 SD->getPointerInfo(), SD->isVolatile(),
2079 SD->isNonTemporal(), SD->getAlignment());
2080}
2081
Akira Hatanaka63451432013-05-16 20:45:17 +00002082SDValue MipsTargetLowering::lowerSTORE(SDValue Op, SelectionDAG &DAG) const {
2083 StoreSDNode *SD = cast<StoreSDNode>(Op);
2084 EVT MemVT = SD->getMemoryVT();
2085
2086 // Lower unaligned integer stores.
2087 if ((SD->getAlignment() < MemVT.getSizeInBits() / 8) &&
2088 ((MemVT == MVT::i32) || (MemVT == MVT::i64)))
2089 return lowerUnalignedIntStore(SD, DAG, Subtarget->isLittle());
2090
Akira Hatanakaae7e7cb2013-05-16 21:17:15 +00002091 return lowerFP_TO_SINT_STORE(SD, DAG);
Akira Hatanaka63451432013-05-16 20:45:17 +00002092}
2093
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002094SDValue MipsTargetLowering::lowerADD(SDValue Op, SelectionDAG &DAG) const {
Akira Hatanakae90a3bc2012-11-07 19:10:58 +00002095 if (Op->getOperand(0).getOpcode() != ISD::FRAMEADDR
2096 || cast<ConstantSDNode>
2097 (Op->getOperand(0).getOperand(0))->getZExtValue() != 0
2098 || Op->getOperand(1).getOpcode() != ISD::FRAME_TO_ARGS_OFFSET)
2099 return SDValue();
2100
2101 // The pattern
2102 // (add (frameaddr 0), (frame_to_args_offset))
2103 // results from lowering llvm.eh.dwarf.cfa intrinsic. Transform it to
2104 // (add FrameObject, 0)
2105 // where FrameObject is a fixed StackObject with offset 0 which points to
2106 // the old stack pointer.
2107 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
2108 EVT ValTy = Op->getValueType(0);
2109 int FI = MFI->CreateFixedObject(Op.getValueSizeInBits() / 8, 0, false);
2110 SDValue InArgsAddr = DAG.getFrameIndex(FI, ValTy);
Andrew Trickac6d9be2013-05-25 02:42:55 +00002111 return DAG.getNode(ISD::ADD, SDLoc(Op), ValTy, InArgsAddr,
Akira Hatanakae90a3bc2012-11-07 19:10:58 +00002112 DAG.getConstant(0, ValTy));
2113}
2114
Akira Hatanakaae7e7cb2013-05-16 21:17:15 +00002115SDValue MipsTargetLowering::lowerFP_TO_SINT(SDValue Op,
2116 SelectionDAG &DAG) const {
2117 EVT FPTy = EVT::getFloatingPointVT(Op.getValueSizeInBits());
Andrew Trickac6d9be2013-05-25 02:42:55 +00002118 SDValue Trunc = DAG.getNode(MipsISD::TruncIntFP, SDLoc(Op), FPTy,
Akira Hatanakaae7e7cb2013-05-16 21:17:15 +00002119 Op.getOperand(0));
Andrew Trickac6d9be2013-05-25 02:42:55 +00002120 return DAG.getNode(ISD::BITCAST, SDLoc(Op), Op.getValueType(), Trunc);
Akira Hatanakaae7e7cb2013-05-16 21:17:15 +00002121}
2122
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002123//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002124// Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002125//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002126
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002127//===----------------------------------------------------------------------===//
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002128// TODO: Implement a generic logic using tblgen that can support this.
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002129// Mips O32 ABI rules:
2130// ---
2131// i32 - Passed in A0, A1, A2, A3 and stack
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002132// f32 - Only passed in f32 registers if no int reg has been used yet to hold
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002133// an argument. Otherwise, passed in A1, A2, A3 and stack.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002134// f64 - Only passed in two aliased f32 registers if no int reg has been used
2135// yet to hold an argument. Otherwise, use A2, A3 and stack. If A1 is
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002136// not used, it must be shadowed. If only A3 is avaiable, shadow it and
2137// go to stack.
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002138//
2139// For vararg functions, all arguments are passed in A0, A1, A2, A3 and stack.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002140//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002141
Duncan Sands1e96bab2010-11-04 10:49:57 +00002142static bool CC_MipsO32(unsigned ValNo, MVT ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +00002143 MVT LocVT, CCValAssign::LocInfo LocInfo,
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002144 ISD::ArgFlagsTy ArgFlags, CCState &State) {
2145
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002146 static const unsigned IntRegsSize=4, FloatRegsSize=2;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002147
Craig Topperc5eaae42012-03-11 07:57:25 +00002148 static const uint16_t IntRegs[] = {
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002149 Mips::A0, Mips::A1, Mips::A2, Mips::A3
2150 };
Craig Topperc5eaae42012-03-11 07:57:25 +00002151 static const uint16_t F32Regs[] = {
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002152 Mips::F12, Mips::F14
2153 };
Craig Topperc5eaae42012-03-11 07:57:25 +00002154 static const uint16_t F64Regs[] = {
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002155 Mips::D6, Mips::D7
2156 };
2157
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002158 // Do not process byval args here.
2159 if (ArgFlags.isByVal())
2160 return true;
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002161
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002162 // Promote i8 and i16
2163 if (LocVT == MVT::i8 || LocVT == MVT::i16) {
2164 LocVT = MVT::i32;
2165 if (ArgFlags.isSExt())
2166 LocInfo = CCValAssign::SExt;
2167 else if (ArgFlags.isZExt())
2168 LocInfo = CCValAssign::ZExt;
2169 else
2170 LocInfo = CCValAssign::AExt;
2171 }
2172
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002173 unsigned Reg;
2174
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002175 // f32 and f64 are allocated in A0, A1, A2, A3 when either of the following
2176 // is true: function is vararg, argument is 3rd or higher, there is previous
2177 // argument which is not f32 or f64.
2178 bool AllocateFloatsInIntReg = State.isVarArg() || ValNo > 1
2179 || State.getFirstUnallocated(F32Regs, FloatRegsSize) != ValNo;
Akira Hatanakaa1a7ba82011-05-19 20:29:48 +00002180 unsigned OrigAlign = ArgFlags.getOrigAlign();
2181 bool isI64 = (ValVT == MVT::i32 && OrigAlign == 8);
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002182
2183 if (ValVT == MVT::i32 || (ValVT == MVT::f32 && AllocateFloatsInIntReg)) {
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002184 Reg = State.AllocateReg(IntRegs, IntRegsSize);
Akira Hatanakaa1a7ba82011-05-19 20:29:48 +00002185 // If this is the first part of an i64 arg,
2186 // the allocated register must be either A0 or A2.
2187 if (isI64 && (Reg == Mips::A1 || Reg == Mips::A3))
2188 Reg = State.AllocateReg(IntRegs, IntRegsSize);
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002189 LocVT = MVT::i32;
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002190 } else if (ValVT == MVT::f64 && AllocateFloatsInIntReg) {
2191 // Allocate int register and shadow next int register. If first
2192 // available register is Mips::A1 or Mips::A3, shadow it too.
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002193 Reg = State.AllocateReg(IntRegs, IntRegsSize);
2194 if (Reg == Mips::A1 || Reg == Mips::A3)
2195 Reg = State.AllocateReg(IntRegs, IntRegsSize);
2196 State.AllocateReg(IntRegs, IntRegsSize);
2197 LocVT = MVT::i32;
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002198 } else if (ValVT.isFloatingPoint() && !AllocateFloatsInIntReg) {
2199 // we are guaranteed to find an available float register
2200 if (ValVT == MVT::f32) {
2201 Reg = State.AllocateReg(F32Regs, FloatRegsSize);
2202 // Shadow int register
2203 State.AllocateReg(IntRegs, IntRegsSize);
2204 } else {
2205 Reg = State.AllocateReg(F64Regs, FloatRegsSize);
2206 // Shadow int registers
2207 unsigned Reg2 = State.AllocateReg(IntRegs, IntRegsSize);
2208 if (Reg2 == Mips::A1 || Reg2 == Mips::A3)
2209 State.AllocateReg(IntRegs, IntRegsSize);
2210 State.AllocateReg(IntRegs, IntRegsSize);
2211 }
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002212 } else
2213 llvm_unreachable("Cannot handle this ValVT.");
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002214
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002215 if (!Reg) {
2216 unsigned Offset = State.AllocateStack(ValVT.getSizeInBits() >> 3,
2217 OrigAlign);
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002218 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002219 } else
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002220 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Reg, LocVT, LocInfo));
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002221
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002222 return false;
Akira Hatanaka2c5d6522011-11-12 02:20:46 +00002223}
2224
2225#include "MipsGenCallingConv.inc"
2226
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002227//===----------------------------------------------------------------------===//
Dan Gohman98ca4f22009-08-05 01:29:28 +00002228// Call Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002229//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002230
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002231static const unsigned O32IntRegsSize = 4;
2232
Akira Hatanaka373e3a42011-09-23 00:58:33 +00002233// Return next O32 integer argument register.
2234static unsigned getNextIntArgReg(unsigned Reg) {
2235 assert((Reg == Mips::A0) || (Reg == Mips::A2));
2236 return (Reg == Mips::A0) ? Mips::A1 : Mips::A3;
2237}
2238
Akira Hatanaka7d712092012-10-30 19:23:25 +00002239SDValue
2240MipsTargetLowering::passArgOnStack(SDValue StackPtr, unsigned Offset,
Andrew Trickac6d9be2013-05-25 02:42:55 +00002241 SDValue Chain, SDValue Arg, SDLoc DL,
Akira Hatanaka7d712092012-10-30 19:23:25 +00002242 bool IsTailCall, SelectionDAG &DAG) const {
2243 if (!IsTailCall) {
2244 SDValue PtrOff = DAG.getNode(ISD::ADD, DL, getPointerTy(), StackPtr,
2245 DAG.getIntPtrConstant(Offset));
2246 return DAG.getStore(Chain, DL, Arg, PtrOff, MachinePointerInfo(), false,
2247 false, 0);
2248 }
2249
2250 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
2251 int FI = MFI->CreateFixedObject(Arg.getValueSizeInBits() / 8, Offset, false);
2252 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
2253 return DAG.getStore(Chain, DL, Arg, FIN, MachinePointerInfo(),
2254 /*isVolatile=*/ true, false, 0);
2255}
2256
Akira Hatanaka5ac065a2013-03-13 00:54:29 +00002257void MipsTargetLowering::
2258getOpndList(SmallVectorImpl<SDValue> &Ops,
2259 std::deque< std::pair<unsigned, SDValue> > &RegsToPass,
2260 bool IsPICCall, bool GlobalOrExternal, bool InternalLinkage,
2261 CallLoweringInfo &CLI, SDValue Callee, SDValue Chain) const {
2262 // Insert node "GP copy globalreg" before call to function.
2263 //
2264 // R_MIPS_CALL* operators (emitted when non-internal functions are called
2265 // in PIC mode) allow symbols to be resolved via lazy binding.
2266 // The lazy binding stub requires GP to point to the GOT.
2267 if (IsPICCall && !InternalLinkage) {
2268 unsigned GPReg = IsN64 ? Mips::GP_64 : Mips::GP;
2269 EVT Ty = IsN64 ? MVT::i64 : MVT::i32;
2270 RegsToPass.push_back(std::make_pair(GPReg, getGlobalReg(CLI.DAG, Ty)));
2271 }
Reed Kotler8453b3f2013-01-24 04:24:02 +00002272
Akira Hatanaka5ac065a2013-03-13 00:54:29 +00002273 // Build a sequence of copy-to-reg nodes chained together with token
2274 // chain and flag operands which copy the outgoing args into registers.
2275 // The InFlag in necessary since all emitted instructions must be
2276 // stuck together.
2277 SDValue InFlag;
Reed Kotler8453b3f2013-01-24 04:24:02 +00002278
Akira Hatanaka5ac065a2013-03-13 00:54:29 +00002279 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
2280 Chain = CLI.DAG.getCopyToReg(Chain, CLI.DL, RegsToPass[i].first,
2281 RegsToPass[i].second, InFlag);
2282 InFlag = Chain.getValue(1);
2283 }
Reed Kotler8453b3f2013-01-24 04:24:02 +00002284
Akira Hatanaka5ac065a2013-03-13 00:54:29 +00002285 // Add argument registers to the end of the list so that they are
2286 // known live into the call.
2287 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2288 Ops.push_back(CLI.DAG.getRegister(RegsToPass[i].first,
2289 RegsToPass[i].second.getValueType()));
Reed Kotler8453b3f2013-01-24 04:24:02 +00002290
Akira Hatanaka5ac065a2013-03-13 00:54:29 +00002291 // Add a register mask operand representing the call-preserved registers.
2292 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
2293 const uint32_t *Mask = TRI->getCallPreservedMask(CLI.CallConv);
2294 assert(Mask && "Missing call preserved mask for calling convention");
Reed Kotler46090912013-05-10 22:25:39 +00002295 if (Subtarget->inMips16HardFloat()) {
2296 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(CLI.Callee)) {
2297 llvm::StringRef Sym = G->getGlobal()->getName();
2298 Function *F = G->getGlobal()->getParent()->getFunction(Sym);
2299 if (F->hasFnAttribute("__Mips16RetHelper")) {
2300 Mask = MipsRegisterInfo::getMips16RetHelperMask();
2301 }
2302 }
2303 }
Akira Hatanaka5ac065a2013-03-13 00:54:29 +00002304 Ops.push_back(CLI.DAG.getRegisterMask(Mask));
2305
2306 if (InFlag.getNode())
2307 Ops.push_back(InFlag);
Reed Kotler8453b3f2013-01-24 04:24:02 +00002308}
2309
Dan Gohman98ca4f22009-08-05 01:29:28 +00002310/// LowerCall - functions arguments are copied from virtual regs to
Nate Begeman5bf4b752009-01-26 03:15:54 +00002311/// (physical regs)/(stack frame), CALLSEQ_START and CALLSEQ_END are emitted.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002312SDValue
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002313MipsTargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI,
Dan Gohmand858e902010-04-17 15:26:15 +00002314 SmallVectorImpl<SDValue> &InVals) const {
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002315 SelectionDAG &DAG = CLI.DAG;
Andrew Trickac6d9be2013-05-25 02:42:55 +00002316 SDLoc DL = CLI.DL;
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002317 SmallVector<ISD::OutputArg, 32> &Outs = CLI.Outs;
2318 SmallVector<SDValue, 32> &OutVals = CLI.OutVals;
2319 SmallVector<ISD::InputArg, 32> &Ins = CLI.Ins;
Akira Hatanakae2d529a2012-07-31 18:46:41 +00002320 SDValue Chain = CLI.Chain;
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002321 SDValue Callee = CLI.Callee;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002322 bool &IsTailCall = CLI.IsTailCall;
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002323 CallingConv::ID CallConv = CLI.CallConv;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002324 bool IsVarArg = CLI.IsVarArg;
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002325
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002326 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002327 MachineFrameInfo *MFI = MF.getFrameInfo();
Akira Hatanakad37776d2011-05-20 21:39:54 +00002328 const TargetFrameLowering *TFL = MF.getTarget().getFrameLowering();
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00002329 bool IsPIC = getTargetMachine().getRelocationModel() == Reloc::PIC_;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002330
2331 // Analyze operands of the call, assigning locations to each operand.
2332 SmallVector<CCValAssign, 16> ArgLocs;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002333 CCState CCInfo(CallConv, IsVarArg, DAG.getMachineFunction(),
Akira Hatanaka82099682011-12-19 19:52:25 +00002334 getTargetMachine(), ArgLocs, *DAG.getContext());
Reed Kotler46090912013-05-10 22:25:39 +00002335 MipsCC::SpecialCallingConvType SpecialCallingConv =
2336 getSpecialCallingConv(Callee);
2337 MipsCC MipsCCInfo(CallConv, IsO32, CCInfo, SpecialCallingConv);
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002338
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002339 MipsCCInfo.analyzeCallOperands(Outs, IsVarArg,
Akira Hatanakacb2eafd2013-03-05 22:20:28 +00002340 getTargetMachine().Options.UseSoftFloat,
2341 Callee.getNode(), CLI.Args);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002342
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002343 // Get a count of how many bytes are to be pushed on the stack.
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002344 unsigned NextStackOffset = CCInfo.getNextStackOffset();
Akira Hatanaka480eeb52012-07-26 23:27:01 +00002345
Akira Hatanaka2b861be2012-10-19 21:47:33 +00002346 // Check if it's really possible to do a tail call.
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002347 if (IsTailCall)
2348 IsTailCall =
2349 isEligibleForTailCallOptimization(MipsCCInfo, NextStackOffset,
Akira Hatanaka2f34d752012-10-30 20:16:31 +00002350 *MF.getInfo<MipsFunctionInfo>());
Akira Hatanaka2b861be2012-10-19 21:47:33 +00002351
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002352 if (IsTailCall)
Akira Hatanaka2b861be2012-10-19 21:47:33 +00002353 ++NumTailCalls;
2354
Akira Hatanakada7f5f12011-09-19 20:26:02 +00002355 // Chain is the output chain of the last Load/Store or CopyToReg node.
2356 // ByValChain is the output chain of the last Memcpy node created for copying
2357 // byval arguments to the stack.
Akira Hatanaka2f34d752012-10-30 20:16:31 +00002358 unsigned StackAlignment = TFL->getStackAlignment();
2359 NextStackOffset = RoundUpToAlignment(NextStackOffset, StackAlignment);
Akira Hatanakada7f5f12011-09-19 20:26:02 +00002360 SDValue NextStackOffsetVal = DAG.getIntPtrConstant(NextStackOffset, true);
Akira Hatanaka2b861be2012-10-19 21:47:33 +00002361
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002362 if (!IsTailCall)
Akira Hatanaka2b861be2012-10-19 21:47:33 +00002363 Chain = DAG.getCALLSEQ_START(Chain, NextStackOffsetVal);
Akira Hatanakae2d529a2012-07-31 18:46:41 +00002364
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002365 SDValue StackPtr = DAG.getCopyFromReg(Chain, DL,
Akira Hatanakae2d529a2012-07-31 18:46:41 +00002366 IsN64 ? Mips::SP_64 : Mips::SP,
2367 getPointerTy());
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002368
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002369 // With EABI is it possible to have 16 args on registers.
Akira Hatanakabf6a77b2013-01-22 20:05:56 +00002370 std::deque< std::pair<unsigned, SDValue> > RegsToPass;
Dan Gohman475871a2008-07-27 21:46:04 +00002371 SmallVector<SDValue, 8> MemOpChains;
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002372 MipsCC::byval_iterator ByValArg = MipsCCInfo.byval_begin();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002373
2374 // Walk the register/memloc assignments, inserting copies/loads.
2375 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00002376 SDValue Arg = OutVals[i];
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002377 CCValAssign &VA = ArgLocs[i];
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002378 MVT ValVT = VA.getValVT(), LocVT = VA.getLocVT();
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002379 ISD::ArgFlagsTy Flags = Outs[i].Flags;
2380
2381 // ByVal Arg.
2382 if (Flags.isByVal()) {
2383 assert(Flags.getByValSize() &&
2384 "ByVal args of size 0 should have been ignored by front-end.");
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002385 assert(ByValArg != MipsCCInfo.byval_end());
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002386 assert(!IsTailCall &&
Akira Hatanaka2f34d752012-10-30 20:16:31 +00002387 "Do not tail-call optimize if there is a byval argument.");
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002388 passByValArg(Chain, DL, RegsToPass, MemOpChains, StackPtr, MFI, DAG, Arg,
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002389 MipsCCInfo, *ByValArg, Flags, Subtarget->isLittle());
2390 ++ByValArg;
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002391 continue;
2392 }
Jia Liubb481f82012-02-28 07:46:26 +00002393
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002394 // Promote the value if needed.
2395 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002396 default: llvm_unreachable("Unknown loc info!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002397 case CCValAssign::Full:
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002398 if (VA.isRegLoc()) {
2399 if ((ValVT == MVT::f32 && LocVT == MVT::i32) ||
Akira Hatanakacb2eafd2013-03-05 22:20:28 +00002400 (ValVT == MVT::f64 && LocVT == MVT::i64) ||
2401 (ValVT == MVT::i64 && LocVT == MVT::f64))
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002402 Arg = DAG.getNode(ISD::BITCAST, DL, LocVT, Arg);
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002403 else if (ValVT == MVT::f64 && LocVT == MVT::i32) {
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002404 SDValue Lo = DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32,
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002405 Arg, DAG.getConstant(0, MVT::i32));
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002406 SDValue Hi = DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32,
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +00002407 Arg, DAG.getConstant(1, MVT::i32));
Akira Hatanaka99a2e982011-04-15 19:52:08 +00002408 if (!Subtarget->isLittle())
2409 std::swap(Lo, Hi);
Jia Liubb481f82012-02-28 07:46:26 +00002410 unsigned LocRegLo = VA.getLocReg();
Akira Hatanaka373e3a42011-09-23 00:58:33 +00002411 unsigned LocRegHigh = getNextIntArgReg(LocRegLo);
2412 RegsToPass.push_back(std::make_pair(LocRegLo, Lo));
2413 RegsToPass.push_back(std::make_pair(LocRegHigh, Hi));
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002414 continue;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002415 }
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002416 }
2417 break;
Chris Lattnere0b12152008-03-17 06:57:02 +00002418 case CCValAssign::SExt:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002419 Arg = DAG.getNode(ISD::SIGN_EXTEND, DL, LocVT, Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +00002420 break;
2421 case CCValAssign::ZExt:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002422 Arg = DAG.getNode(ISD::ZERO_EXTEND, DL, LocVT, Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +00002423 break;
2424 case CCValAssign::AExt:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002425 Arg = DAG.getNode(ISD::ANY_EXTEND, DL, LocVT, Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +00002426 break;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002427 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002428
2429 // Arguments that can be passed on register must be kept at
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +00002430 // RegsToPass vector
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002431 if (VA.isRegLoc()) {
2432 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Chris Lattnere0b12152008-03-17 06:57:02 +00002433 continue;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002434 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002435
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002436 // Register can't get to this point...
Chris Lattnere0b12152008-03-17 06:57:02 +00002437 assert(VA.isMemLoc());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002438
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002439 // emit ISD::STORE whichs stores the
Chris Lattnere0b12152008-03-17 06:57:02 +00002440 // parameter value to a stack Location
Akira Hatanaka2f34d752012-10-30 20:16:31 +00002441 MemOpChains.push_back(passArgOnStack(StackPtr, VA.getLocMemOffset(),
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002442 Chain, Arg, DL, IsTailCall, DAG));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002443 }
2444
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002445 // Transform all store nodes into one single node because all store
2446 // nodes are independent of each other.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002447 if (!MemOpChains.empty())
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002448 Chain = DAG.getNode(ISD::TokenFactor, DL, MVT::Other,
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002449 &MemOpChains[0], MemOpChains.size());
2450
Bill Wendling056292f2008-09-16 21:48:12 +00002451 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002452 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
2453 // node so that legalize doesn't hack it.
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002454 bool IsPICCall = (IsN64 || IsPIC); // true if calls are translated to jalr $25
Akira Hatanakaed185da2012-12-13 03:17:29 +00002455 bool GlobalOrExternal = false, InternalLinkage = false;
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002456 SDValue CalleeLo;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002457
2458 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Akira Hatanakad43e06d2012-11-21 20:30:40 +00002459 if (IsPICCall) {
Akira Hatanakaed185da2012-12-13 03:17:29 +00002460 InternalLinkage = G->getGlobal()->hasInternalLinkage();
2461
2462 if (InternalLinkage)
Akira Hatanakad43e06d2012-11-21 20:30:40 +00002463 Callee = getAddrLocal(Callee, DAG, HasMips64);
Akira Hatanakaf09a0372012-11-21 20:40:38 +00002464 else if (LargeGOT)
2465 Callee = getAddrGlobalLargeGOT(Callee, DAG, MipsII::MO_CALL_HI16,
2466 MipsII::MO_CALL_LO16);
Akira Hatanakad43e06d2012-11-21 20:30:40 +00002467 else
2468 Callee = getAddrGlobal(Callee, DAG, MipsII::MO_GOT_CALL);
2469 } else
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002470 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), DL, getPointerTy(), 0,
Akira Hatanakad43e06d2012-11-21 20:30:40 +00002471 MipsII::MO_NO_FLAG);
Akira Hatanaka0dca9452011-12-09 01:45:12 +00002472 GlobalOrExternal = true;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002473 }
2474 else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Akira Hatanakaf09a0372012-11-21 20:40:38 +00002475 if (!IsN64 && !IsPIC) // !N64 && static
Akira Hatanakad43e06d2012-11-21 20:30:40 +00002476 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2477 MipsII::MO_NO_FLAG);
Akira Hatanakaf09a0372012-11-21 20:40:38 +00002478 else if (LargeGOT)
2479 Callee = getAddrGlobalLargeGOT(Callee, DAG, MipsII::MO_CALL_HI16,
2480 MipsII::MO_CALL_LO16);
Akira Hatanaka60689322013-02-22 21:10:03 +00002481 else // N64 || PIC
Akira Hatanakad43e06d2012-11-21 20:30:40 +00002482 Callee = getAddrGlobal(Callee, DAG, MipsII::MO_GOT_CALL);
2483
Akira Hatanaka0dca9452011-12-09 01:45:12 +00002484 GlobalOrExternal = true;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002485 }
2486
Akira Hatanakabf6a77b2013-01-22 20:05:56 +00002487 SmallVector<SDValue, 8> Ops(1, Chain);
Akira Hatanaka5ac065a2013-03-13 00:54:29 +00002488 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Akira Hatanakabf6a77b2013-01-22 20:05:56 +00002489
Akira Hatanaka5ac065a2013-03-13 00:54:29 +00002490 getOpndList(Ops, RegsToPass, IsPICCall, GlobalOrExternal, InternalLinkage,
2491 CLI, Callee, Chain);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002492
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002493 if (IsTailCall)
2494 return DAG.getNode(MipsISD::TailCall, DL, MVT::Other, &Ops[0], Ops.size());
Akira Hatanaka2b861be2012-10-19 21:47:33 +00002495
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002496 Chain = DAG.getNode(MipsISD::JmpLink, DL, NodeTys, &Ops[0], Ops.size());
Akira Hatanaka5ac065a2013-03-13 00:54:29 +00002497 SDValue InFlag = Chain.getValue(1);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002498
Bruno Cardoso Lopes3ed6f872010-01-30 18:32:07 +00002499 // Create the CALLSEQ_END node.
Akira Hatanaka480eeb52012-07-26 23:27:01 +00002500 Chain = DAG.getCALLSEQ_END(Chain, NextStackOffsetVal,
Bruno Cardoso Lopes3ed6f872010-01-30 18:32:07 +00002501 DAG.getIntPtrConstant(0, true), InFlag);
2502 InFlag = Chain.getValue(1);
2503
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002504 // Handle result values, copying them out of physregs into vregs that we
2505 // return.
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002506 return LowerCallResult(Chain, InFlag, CallConv, IsVarArg,
2507 Ins, DL, DAG, InVals, CLI.Callee.getNode(), CLI.RetTy);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002508}
2509
Dan Gohman98ca4f22009-08-05 01:29:28 +00002510/// LowerCallResult - Lower the result values of a call into the
2511/// appropriate copies out of appropriate physical registers.
2512SDValue
2513MipsTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002514 CallingConv::ID CallConv, bool IsVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002515 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickac6d9be2013-05-25 02:42:55 +00002516 SDLoc DL, SelectionDAG &DAG,
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00002517 SmallVectorImpl<SDValue> &InVals,
2518 const SDNode *CallNode,
2519 const Type *RetTy) const {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002520 // Assign locations to each value returned by this call.
2521 SmallVector<CCValAssign, 16> RVLocs;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002522 CCState CCInfo(CallConv, IsVarArg, DAG.getMachineFunction(),
Akira Hatanaka864f6602012-06-14 21:10:56 +00002523 getTargetMachine(), RVLocs, *DAG.getContext());
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00002524 MipsCC MipsCCInfo(CallConv, IsO32, CCInfo);
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002525
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00002526 MipsCCInfo.analyzeCallResult(Ins, getTargetMachine().Options.UseSoftFloat,
2527 CallNode, RetTy);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002528
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002529 // Copy all of the result registers out of their specified physreg.
2530 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002531 SDValue Val = DAG.getCopyFromReg(Chain, DL, RVLocs[i].getLocReg(),
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00002532 RVLocs[i].getLocVT(), InFlag);
2533 Chain = Val.getValue(1);
2534 InFlag = Val.getValue(2);
2535
2536 if (RVLocs[i].getValVT() != RVLocs[i].getLocVT())
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002537 Val = DAG.getNode(ISD::BITCAST, DL, RVLocs[i].getValVT(), Val);
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00002538
2539 InVals.push_back(Val);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002540 }
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +00002541
Dan Gohman98ca4f22009-08-05 01:29:28 +00002542 return Chain;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002543}
2544
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002545//===----------------------------------------------------------------------===//
Dan Gohman98ca4f22009-08-05 01:29:28 +00002546// Formal Arguments Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002547//===----------------------------------------------------------------------===//
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002548/// LowerFormalArguments - transform physical registers into virtual registers
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002549/// and generate load operations for arguments places on the stack.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002550SDValue
2551MipsTargetLowering::LowerFormalArguments(SDValue Chain,
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +00002552 CallingConv::ID CallConv,
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002553 bool IsVarArg,
Akira Hatanaka82099682011-12-19 19:52:25 +00002554 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickac6d9be2013-05-25 02:42:55 +00002555 SDLoc DL, SelectionDAG &DAG,
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +00002556 SmallVectorImpl<SDValue> &InVals)
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002557 const {
Bruno Cardoso Lopesf7f3b502008-08-04 07:12:52 +00002558 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002559 MachineFrameInfo *MFI = MF.getFrameInfo();
Bruno Cardoso Lopesa2b1bb52007-08-28 05:08:16 +00002560 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002561
Dan Gohman1e93df62010-04-17 14:41:14 +00002562 MipsFI->setVarArgsFrameIndex(0);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002563
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002564 // Used with vargs to acumulate store chains.
2565 std::vector<SDValue> OutChains;
2566
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002567 // Assign locations to all of the incoming arguments.
2568 SmallVector<CCValAssign, 16> ArgLocs;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002569 CCState CCInfo(CallConv, IsVarArg, DAG.getMachineFunction(),
Akira Hatanaka82099682011-12-19 19:52:25 +00002570 getTargetMachine(), ArgLocs, *DAG.getContext());
Akira Hatanakaffd28a42013-02-15 21:45:11 +00002571 MipsCC MipsCCInfo(CallConv, IsO32, CCInfo);
Akira Hatanaka5fdee6d2013-03-05 22:13:04 +00002572 Function::const_arg_iterator FuncArg =
2573 DAG.getMachineFunction().getFunction()->arg_begin();
2574 bool UseSoftFloat = getTargetMachine().Options.UseSoftFloat;
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002575
Akira Hatanaka5fdee6d2013-03-05 22:13:04 +00002576 MipsCCInfo.analyzeFormalArguments(Ins, UseSoftFloat, FuncArg);
Akira Hatanakab33b34a2012-10-30 19:37:25 +00002577 MipsFI->setFormalArgInfo(CCInfo.getNextStackOffset(),
2578 MipsCCInfo.hasByValArg());
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002579
Akira Hatanaka4618e0b2012-10-27 00:44:39 +00002580 unsigned CurArgIdx = 0;
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002581 MipsCC::byval_iterator ByValArg = MipsCCInfo.byval_begin();
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002582
Akira Hatanaka4618e0b2012-10-27 00:44:39 +00002583 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002584 CCValAssign &VA = ArgLocs[i];
Akira Hatanaka4618e0b2012-10-27 00:44:39 +00002585 std::advance(FuncArg, Ins[i].OrigArgIndex - CurArgIdx);
2586 CurArgIdx = Ins[i].OrigArgIndex;
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00002587 EVT ValVT = VA.getValVT();
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00002588 ISD::ArgFlagsTy Flags = Ins[i].Flags;
2589 bool IsRegLoc = VA.isRegLoc();
2590
2591 if (Flags.isByVal()) {
2592 assert(Flags.getByValSize() &&
2593 "ByVal args of size 0 should have been ignored by front-end.");
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002594 assert(ByValArg != MipsCCInfo.byval_end());
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002595 copyByValRegs(Chain, DL, OutChains, DAG, Flags, InVals, &*FuncArg,
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002596 MipsCCInfo, *ByValArg);
2597 ++ByValArg;
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00002598 continue;
2599 }
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002600
2601 // Arguments stored on registers
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00002602 if (IsRegLoc) {
Owen Andersone50ed302009-08-10 22:56:29 +00002603 EVT RegVT = VA.getLocVT();
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002604 unsigned ArgReg = VA.getLocReg();
Craig Topper44d23822012-02-22 05:59:10 +00002605 const TargetRegisterClass *RC;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002606
Owen Anderson825b72b2009-08-11 20:47:22 +00002607 if (RegVT == MVT::i32)
Reed Kotlerbacbf1c2012-12-20 06:06:35 +00002608 RC = Subtarget->inMips16Mode()? &Mips::CPU16RegsRegClass :
2609 &Mips::CPURegsRegClass;
Akira Hatanaka95934842011-09-24 01:34:44 +00002610 else if (RegVT == MVT::i64)
Craig Topper420761a2012-04-20 07:30:17 +00002611 RC = &Mips::CPU64RegsRegClass;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002612 else if (RegVT == MVT::f32)
Craig Topper420761a2012-04-20 07:30:17 +00002613 RC = &Mips::FGR32RegClass;
Akira Hatanaka09dd60f2011-09-26 21:37:50 +00002614 else if (RegVT == MVT::f64)
Craig Topper420761a2012-04-20 07:30:17 +00002615 RC = HasMips64 ? &Mips::FGR64RegClass : &Mips::AFGR64RegClass;
Akira Hatanaka09dd60f2011-09-26 21:37:50 +00002616 else
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002617 llvm_unreachable("RegVT not supported by FormalArguments Lowering");
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002618
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002619 // Transform the arguments stored on
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002620 // physical registers into virtual ones
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002621 unsigned Reg = addLiveIn(DAG.getMachineFunction(), ArgReg, RC);
2622 SDValue ArgValue = DAG.getCopyFromReg(Chain, DL, Reg, RegVT);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002623
2624 // If this is an 8 or 16-bit value, it has been passed promoted
2625 // to 32 bits. Insert an assert[sz]ext to capture this, then
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002626 // truncate to the right size.
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002627 if (VA.getLocInfo() != CCValAssign::Full) {
Chris Lattnerd4015072009-03-26 05:28:14 +00002628 unsigned Opcode = 0;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002629 if (VA.getLocInfo() == CCValAssign::SExt)
2630 Opcode = ISD::AssertSext;
2631 else if (VA.getLocInfo() == CCValAssign::ZExt)
2632 Opcode = ISD::AssertZext;
Chris Lattnerd4015072009-03-26 05:28:14 +00002633 if (Opcode)
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002634 ArgValue = DAG.getNode(Opcode, DL, RegVT, ArgValue,
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00002635 DAG.getValueType(ValVT));
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002636 ArgValue = DAG.getNode(ISD::TRUNCATE, DL, ValVT, ArgValue);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002637 }
2638
Akira Hatanaka5fdee6d2013-03-05 22:13:04 +00002639 // Handle floating point arguments passed in integer registers and
2640 // long double arguments passed in floating point registers.
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00002641 if ((RegVT == MVT::i32 && ValVT == MVT::f32) ||
Akira Hatanaka5fdee6d2013-03-05 22:13:04 +00002642 (RegVT == MVT::i64 && ValVT == MVT::f64) ||
2643 (RegVT == MVT::f64 && ValVT == MVT::i64))
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002644 ArgValue = DAG.getNode(ISD::BITCAST, DL, ValVT, ArgValue);
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00002645 else if (IsO32 && RegVT == MVT::i32 && ValVT == MVT::f64) {
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002646 unsigned Reg2 = addLiveIn(DAG.getMachineFunction(),
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00002647 getNextIntArgReg(ArgReg), RC);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002648 SDValue ArgValue2 = DAG.getCopyFromReg(Chain, DL, Reg2, RegVT);
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00002649 if (!Subtarget->isLittle())
2650 std::swap(ArgValue, ArgValue2);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002651 ArgValue = DAG.getNode(MipsISD::BuildPairF64, DL, MVT::f64,
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00002652 ArgValue, ArgValue2);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002653 }
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002654
Dan Gohman98ca4f22009-08-05 01:29:28 +00002655 InVals.push_back(ArgValue);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002656 } else { // VA.isRegLoc()
2657
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002658 // sanity check
2659 assert(VA.isMemLoc());
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002660
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002661 // The stack pointer offset is relative to the caller stack frame.
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002662 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002663 VA.getLocMemOffset(), true);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002664
2665 // Create load nodes to retrieve arguments from the stack
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002666 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002667 InVals.push_back(DAG.getLoad(ValVT, DL, Chain, FIN,
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002668 MachinePointerInfo::getFixedStack(FI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002669 false, false, false, 0));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002670 }
2671 }
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002672
2673 // The mips ABIs for returning structs by value requires that we copy
2674 // the sret argument into $v0 for the return. Save the argument into
2675 // a virtual register so that we can access it from the return points.
2676 if (DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
2677 unsigned Reg = MipsFI->getSRetReturnReg();
2678 if (!Reg) {
Akira Hatanaka30580ce2012-10-19 22:11:40 +00002679 Reg = MF.getRegInfo().
2680 createVirtualRegister(getRegClassFor(IsN64 ? MVT::i64 : MVT::i32));
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002681 MipsFI->setSRetReturnReg(Reg);
2682 }
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002683 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), DL, Reg, InVals[0]);
2684 Chain = DAG.getNode(ISD::TokenFactor, DL, MVT::Other, Copy, Chain);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002685 }
2686
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002687 if (IsVarArg)
2688 writeVarArgRegs(OutChains, MipsCCInfo, Chain, DL, DAG);
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002689
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002690 // All stores are grouped in one node to allow the matching between
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002691 // the size of Ins and InVals. This only happens when on varg functions
2692 if (!OutChains.empty()) {
2693 OutChains.push_back(Chain);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002694 Chain = DAG.getNode(ISD::TokenFactor, DL, MVT::Other,
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002695 &OutChains[0], OutChains.size());
2696 }
2697
Dan Gohman98ca4f22009-08-05 01:29:28 +00002698 return Chain;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002699}
2700
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002701//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002702// Return Value Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002703//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002704
Akira Hatanaka97d9f082012-10-10 01:27:09 +00002705bool
2706MipsTargetLowering::CanLowerReturn(CallingConv::ID CallConv,
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002707 MachineFunction &MF, bool IsVarArg,
Akira Hatanaka97d9f082012-10-10 01:27:09 +00002708 const SmallVectorImpl<ISD::OutputArg> &Outs,
2709 LLVMContext &Context) const {
2710 SmallVector<CCValAssign, 16> RVLocs;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002711 CCState CCInfo(CallConv, IsVarArg, MF, getTargetMachine(),
Akira Hatanaka97d9f082012-10-10 01:27:09 +00002712 RVLocs, Context);
2713 return CCInfo.CheckReturn(Outs, RetCC_Mips);
2714}
2715
Dan Gohman98ca4f22009-08-05 01:29:28 +00002716SDValue
2717MipsTargetLowering::LowerReturn(SDValue Chain,
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002718 CallingConv::ID CallConv, bool IsVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002719 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002720 const SmallVectorImpl<SDValue> &OutVals,
Andrew Trickac6d9be2013-05-25 02:42:55 +00002721 SDLoc DL, SelectionDAG &DAG) const {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002722 // CCValAssign - represent the assignment of
2723 // the return value to a location
2724 SmallVector<CCValAssign, 16> RVLocs;
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00002725 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002726
2727 // CCState - Info about the registers and stack slot.
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002728 CCState CCInfo(CallConv, IsVarArg, MF, getTargetMachine(), RVLocs,
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00002729 *DAG.getContext());
2730 MipsCC MipsCCInfo(CallConv, IsO32, CCInfo);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002731
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002732 // Analyze return values.
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00002733 MipsCCInfo.analyzeReturn(Outs, getTargetMachine().Options.UseSoftFloat,
2734 MF.getFunction()->getReturnType());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002735
Dan Gohman475871a2008-07-27 21:46:04 +00002736 SDValue Flag;
Jakob Stoklund Olesend0735962013-02-05 18:12:03 +00002737 SmallVector<SDValue, 4> RetOps(1, Chain);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002738
2739 // Copy the result values into the output registers.
2740 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00002741 SDValue Val = OutVals[i];
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002742 CCValAssign &VA = RVLocs[i];
2743 assert(VA.isRegLoc() && "Can only return in registers!");
2744
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00002745 if (RVLocs[i].getValVT() != RVLocs[i].getLocVT())
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002746 Val = DAG.getNode(ISD::BITCAST, DL, RVLocs[i].getLocVT(), Val);
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00002747
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002748 Chain = DAG.getCopyToReg(Chain, DL, VA.getLocReg(), Val, Flag);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002749
Jakob Stoklund Olesend0735962013-02-05 18:12:03 +00002750 // Guarantee that all emitted copies are stuck together with flags.
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002751 Flag = Chain.getValue(1);
Jakob Stoklund Olesend0735962013-02-05 18:12:03 +00002752 RetOps.push_back(DAG.getRegister(VA.getLocReg(), VA.getLocVT()));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002753 }
2754
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002755 // The mips ABIs for returning structs by value requires that we copy
2756 // the sret argument into $v0 for the return. We saved the argument into
2757 // a virtual register in the entry block, so now we copy the value out
2758 // and into $v0.
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00002759 if (MF.getFunction()->hasStructRetAttr()) {
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002760 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
2761 unsigned Reg = MipsFI->getSRetReturnReg();
2762
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002763 if (!Reg)
Torok Edwinc23197a2009-07-14 16:55:14 +00002764 llvm_unreachable("sret virtual register not created in the entry block");
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002765 SDValue Val = DAG.getCopyFromReg(Chain, DL, Reg, getPointerTy());
Akira Hatanaka2ef5bd32012-10-24 02:10:54 +00002766 unsigned V0 = IsN64 ? Mips::V0_64 : Mips::V0;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002767
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002768 Chain = DAG.getCopyToReg(Chain, DL, V0, Val, Flag);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002769 Flag = Chain.getValue(1);
Jakob Stoklund Olesend0735962013-02-05 18:12:03 +00002770 RetOps.push_back(DAG.getRegister(V0, getPointerTy()));
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002771 }
2772
Jakob Stoklund Olesend0735962013-02-05 18:12:03 +00002773 RetOps[0] = Chain; // Update chain.
Akira Hatanaka182ef6f2012-07-10 00:19:06 +00002774
Jakob Stoklund Olesend0735962013-02-05 18:12:03 +00002775 // Add the flag if we have it.
2776 if (Flag.getNode())
2777 RetOps.push_back(Flag);
2778
2779 // Return on Mips is always a "jr $ra"
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002780 return DAG.getNode(MipsISD::Ret, DL, MVT::Other, &RetOps[0], RetOps.size());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002781}
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002782
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002783//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002784// Mips Inline Assembly Support
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002785//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002786
2787/// getConstraintType - Given a constraint letter, return the type of
2788/// constraint it is for this target.
2789MipsTargetLowering::ConstraintType MipsTargetLowering::
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002790getConstraintType(const std::string &Constraint) const
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002791{
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002792 // Mips specific constrainy
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002793 // GCC config/mips/constraints.md
2794 //
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002795 // 'd' : An address register. Equivalent to r
2796 // unless generating MIPS16 code.
2797 // 'y' : Equivalent to r; retained for
2798 // backwards compatibility.
Eric Christopher1d5a3922012-05-07 06:25:10 +00002799 // 'c' : A register suitable for use in an indirect
2800 // jump. This will always be $25 for -mabicalls.
Eric Christopheraf97f732012-05-07 06:25:19 +00002801 // 'l' : The lo register. 1 word storage.
2802 // 'x' : The hilo register pair. Double word storage.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002803 if (Constraint.size() == 1) {
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002804 switch (Constraint[0]) {
2805 default : break;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002806 case 'd':
2807 case 'y':
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002808 case 'f':
Eric Christopher1d5a3922012-05-07 06:25:10 +00002809 case 'c':
Eric Christopher4adbefe2012-05-07 06:25:15 +00002810 case 'l':
Eric Christopheraf97f732012-05-07 06:25:19 +00002811 case 'x':
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002812 return C_RegisterClass;
Jack Carter0b9675d2013-03-04 21:33:15 +00002813 case 'R':
2814 return C_Memory;
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002815 }
2816 }
2817 return TargetLowering::getConstraintType(Constraint);
2818}
2819
John Thompson44ab89e2010-10-29 17:29:13 +00002820/// Examine constraint type and operand type and determine a weight value.
2821/// This object must already have been set up with the operand type
2822/// and the current alternative constraint selected.
2823TargetLowering::ConstraintWeight
2824MipsTargetLowering::getSingleConstraintMatchWeight(
2825 AsmOperandInfo &info, const char *constraint) const {
2826 ConstraintWeight weight = CW_Invalid;
2827 Value *CallOperandVal = info.CallOperandVal;
2828 // If we don't have a value, we can't do a match,
2829 // but allow it at the lowest weight.
2830 if (CallOperandVal == NULL)
2831 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002832 Type *type = CallOperandVal->getType();
John Thompson44ab89e2010-10-29 17:29:13 +00002833 // Look at the constraint type.
2834 switch (*constraint) {
2835 default:
2836 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
2837 break;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002838 case 'd':
2839 case 'y':
John Thompson44ab89e2010-10-29 17:29:13 +00002840 if (type->isIntegerTy())
2841 weight = CW_Register;
2842 break;
2843 case 'f':
2844 if (type->isFloatTy())
2845 weight = CW_Register;
2846 break;
Eric Christopher1d5a3922012-05-07 06:25:10 +00002847 case 'c': // $25 for indirect jumps
Eric Christopher4adbefe2012-05-07 06:25:15 +00002848 case 'l': // lo register
Eric Christopheraf97f732012-05-07 06:25:19 +00002849 case 'x': // hilo register pair
Eric Christopher1d5a3922012-05-07 06:25:10 +00002850 if (type->isIntegerTy())
2851 weight = CW_SpecificReg;
2852 break;
Eric Christopher50ab0392012-05-07 03:13:32 +00002853 case 'I': // signed 16 bit immediate
Eric Christophere5076d42012-05-07 03:13:42 +00002854 case 'J': // integer zero
Eric Christopherf49f8462012-05-07 05:46:29 +00002855 case 'K': // unsigned 16 bit immediate
Eric Christopher5ac47bb2012-05-07 05:46:37 +00002856 case 'L': // signed 32 bit immediate where lower 16 bits are 0
Eric Christopher60cfc792012-05-07 05:46:43 +00002857 case 'N': // immediate in the range of -65535 to -1 (inclusive)
Eric Christopher1ce20342012-05-07 05:46:48 +00002858 case 'O': // signed 15 bit immediate (+- 16383)
Eric Christopher54412a72012-05-07 06:25:02 +00002859 case 'P': // immediate in the range of 65535 to 1 (inclusive)
Eric Christopher50ab0392012-05-07 03:13:32 +00002860 if (isa<ConstantInt>(CallOperandVal))
2861 weight = CW_Constant;
2862 break;
Jack Carter0b9675d2013-03-04 21:33:15 +00002863 case 'R':
2864 weight = CW_Memory;
2865 break;
John Thompson44ab89e2010-10-29 17:29:13 +00002866 }
2867 return weight;
2868}
2869
Eric Christopher38d64262011-06-29 19:33:04 +00002870/// Given a register class constraint, like 'r', if this corresponds directly
2871/// to an LLVM register class, return a register of 0 and the register class
2872/// pointer.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002873std::pair<unsigned, const TargetRegisterClass*> MipsTargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +00002874getRegForInlineAsmConstraint(const std::string &Constraint, EVT VT) const
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002875{
2876 if (Constraint.size() == 1) {
2877 switch (Constraint[0]) {
Eric Christopher314aff12011-06-29 19:04:31 +00002878 case 'd': // Address register. Same as 'r' unless generating MIPS16 code.
2879 case 'y': // Same as 'r'. Exists for compatibility.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002880 case 'r':
Akira Hatanakaafc945b2012-09-12 23:27:55 +00002881 if (VT == MVT::i32 || VT == MVT::i16 || VT == MVT::i8) {
2882 if (Subtarget->inMips16Mode())
2883 return std::make_pair(0U, &Mips::CPU16RegsRegClass);
Craig Topper420761a2012-04-20 07:30:17 +00002884 return std::make_pair(0U, &Mips::CPURegsRegClass);
Akira Hatanakaafc945b2012-09-12 23:27:55 +00002885 }
Jack Carter10de0252012-07-02 23:35:23 +00002886 if (VT == MVT::i64 && !HasMips64)
2887 return std::make_pair(0U, &Mips::CPURegsRegClass);
Eric Christopher0ed1f762012-05-07 03:13:22 +00002888 if (VT == MVT::i64 && HasMips64)
2889 return std::make_pair(0U, &Mips::CPU64RegsRegClass);
2890 // This will generate an error message
2891 return std::make_pair(0u, static_cast<const TargetRegisterClass*>(0));
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002892 case 'f':
Owen Anderson825b72b2009-08-11 20:47:22 +00002893 if (VT == MVT::f32)
Craig Topper420761a2012-04-20 07:30:17 +00002894 return std::make_pair(0U, &Mips::FGR32RegClass);
Akira Hatanakacb9dd722012-01-04 02:45:01 +00002895 if ((VT == MVT::f64) && (!Subtarget->isSingleFloat())) {
2896 if (Subtarget->isFP64bit())
Craig Topper420761a2012-04-20 07:30:17 +00002897 return std::make_pair(0U, &Mips::FGR64RegClass);
2898 return std::make_pair(0U, &Mips::AFGR64RegClass);
Akira Hatanakacb9dd722012-01-04 02:45:01 +00002899 }
Eric Christopher1d5a3922012-05-07 06:25:10 +00002900 break;
2901 case 'c': // register suitable for indirect jump
2902 if (VT == MVT::i32)
2903 return std::make_pair((unsigned)Mips::T9, &Mips::CPURegsRegClass);
2904 assert(VT == MVT::i64 && "Unexpected type.");
2905 return std::make_pair((unsigned)Mips::T9_64, &Mips::CPU64RegsRegClass);
Eric Christopher4adbefe2012-05-07 06:25:15 +00002906 case 'l': // register suitable for indirect jump
2907 if (VT == MVT::i32)
Akira Hatanakac147c1b2013-04-30 23:22:09 +00002908 return std::make_pair((unsigned)Mips::LO, &Mips::LORegsRegClass);
2909 return std::make_pair((unsigned)Mips::LO64, &Mips::LORegs64RegClass);
Eric Christopheraf97f732012-05-07 06:25:19 +00002910 case 'x': // register suitable for indirect jump
2911 // Fixme: Not triggering the use of both hi and low
2912 // This will generate an error message
2913 return std::make_pair(0u, static_cast<const TargetRegisterClass*>(0));
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002914 }
2915 }
2916 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
2917}
2918
Eric Christopher50ab0392012-05-07 03:13:32 +00002919/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
2920/// vector. If it is invalid, don't add anything to Ops.
2921void MipsTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
2922 std::string &Constraint,
2923 std::vector<SDValue>&Ops,
2924 SelectionDAG &DAG) const {
2925 SDValue Result(0, 0);
2926
2927 // Only support length 1 constraints for now.
2928 if (Constraint.length() > 1) return;
2929
2930 char ConstraintLetter = Constraint[0];
2931 switch (ConstraintLetter) {
2932 default: break; // This will fall through to the generic implementation
2933 case 'I': // Signed 16 bit constant
2934 // If this fails, the parent routine will give an error
2935 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
2936 EVT Type = Op.getValueType();
2937 int64_t Val = C->getSExtValue();
2938 if (isInt<16>(Val)) {
2939 Result = DAG.getTargetConstant(Val, Type);
2940 break;
2941 }
2942 }
2943 return;
Eric Christophere5076d42012-05-07 03:13:42 +00002944 case 'J': // integer zero
2945 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
2946 EVT Type = Op.getValueType();
2947 int64_t Val = C->getZExtValue();
2948 if (Val == 0) {
2949 Result = DAG.getTargetConstant(0, Type);
2950 break;
2951 }
2952 }
2953 return;
Eric Christopherf49f8462012-05-07 05:46:29 +00002954 case 'K': // unsigned 16 bit immediate
2955 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
2956 EVT Type = Op.getValueType();
2957 uint64_t Val = (uint64_t)C->getZExtValue();
2958 if (isUInt<16>(Val)) {
2959 Result = DAG.getTargetConstant(Val, Type);
2960 break;
2961 }
2962 }
2963 return;
Eric Christopher5ac47bb2012-05-07 05:46:37 +00002964 case 'L': // signed 32 bit immediate where lower 16 bits are 0
2965 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
2966 EVT Type = Op.getValueType();
2967 int64_t Val = C->getSExtValue();
2968 if ((isInt<32>(Val)) && ((Val & 0xffff) == 0)){
2969 Result = DAG.getTargetConstant(Val, Type);
2970 break;
2971 }
2972 }
2973 return;
Eric Christopher60cfc792012-05-07 05:46:43 +00002974 case 'N': // immediate in the range of -65535 to -1 (inclusive)
2975 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
2976 EVT Type = Op.getValueType();
2977 int64_t Val = C->getSExtValue();
2978 if ((Val >= -65535) && (Val <= -1)) {
2979 Result = DAG.getTargetConstant(Val, Type);
2980 break;
2981 }
2982 }
2983 return;
Eric Christopher1ce20342012-05-07 05:46:48 +00002984 case 'O': // signed 15 bit immediate
2985 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
2986 EVT Type = Op.getValueType();
2987 int64_t Val = C->getSExtValue();
2988 if ((isInt<15>(Val))) {
2989 Result = DAG.getTargetConstant(Val, Type);
2990 break;
2991 }
2992 }
2993 return;
Eric Christopher54412a72012-05-07 06:25:02 +00002994 case 'P': // immediate in the range of 1 to 65535 (inclusive)
2995 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
2996 EVT Type = Op.getValueType();
2997 int64_t Val = C->getSExtValue();
2998 if ((Val <= 65535) && (Val >= 1)) {
2999 Result = DAG.getTargetConstant(Val, Type);
3000 break;
3001 }
3002 }
3003 return;
Eric Christopher50ab0392012-05-07 03:13:32 +00003004 }
3005
3006 if (Result.getNode()) {
3007 Ops.push_back(Result);
3008 return;
3009 }
3010
3011 TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
3012}
3013
Dan Gohman6520e202008-10-18 02:06:02 +00003014bool
Akira Hatanaka94e47282012-11-17 00:25:41 +00003015MipsTargetLowering::isLegalAddressingMode(const AddrMode &AM, Type *Ty) const {
3016 // No global is ever allowed as a base.
3017 if (AM.BaseGV)
3018 return false;
3019
3020 switch (AM.Scale) {
3021 case 0: // "r+i" or just "i", depending on HasBaseReg.
3022 break;
3023 case 1:
3024 if (!AM.HasBaseReg) // allow "r+i".
3025 break;
3026 return false; // disallow "r+r" or "r+r+i".
3027 default:
3028 return false;
3029 }
3030
3031 return true;
3032}
3033
3034bool
Dan Gohman6520e202008-10-18 02:06:02 +00003035MipsTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
3036 // The Mips target isn't yet aware of offsets.
3037 return false;
3038}
Evan Chengeb2f9692009-10-27 19:56:55 +00003039
Akira Hatanakae193b322012-06-13 19:33:32 +00003040EVT MipsTargetLowering::getOptimalMemOpType(uint64_t Size, unsigned DstAlign,
Evan Cheng946a3a92012-12-12 02:34:41 +00003041 unsigned SrcAlign,
3042 bool IsMemset, bool ZeroMemset,
Akira Hatanakae193b322012-06-13 19:33:32 +00003043 bool MemcpyStrSrc,
3044 MachineFunction &MF) const {
3045 if (Subtarget->hasMips64())
3046 return MVT::i64;
3047
3048 return MVT::i32;
3049}
3050
Evan Chenga1eaa3c2009-10-28 01:43:28 +00003051bool MipsTargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
3052 if (VT != MVT::f32 && VT != MVT::f64)
3053 return false;
Bruno Cardoso Lopes6b902822011-01-18 19:41:41 +00003054 if (Imm.isNegZero())
3055 return false;
Evan Chengeb2f9692009-10-27 19:56:55 +00003056 return Imm.isZero();
3057}
Akira Hatanaka6c2cf8b2012-02-03 04:33:00 +00003058
3059unsigned MipsTargetLowering::getJumpTableEncoding() const {
3060 if (IsN64)
3061 return MachineJumpTableInfo::EK_GPRel64BlockAddress;
Jia Liubb481f82012-02-28 07:46:26 +00003062
Akira Hatanaka6c2cf8b2012-02-03 04:33:00 +00003063 return TargetLowering::getJumpTableEncoding();
3064}
Akira Hatanaka7887c902012-10-26 23:56:38 +00003065
Akira Hatanaka1e3e8692013-03-05 22:54:59 +00003066/// This function returns true if CallSym is a long double emulation routine.
3067static bool isF128SoftLibCall(const char *CallSym) {
3068 const char *const LibCalls[] =
3069 {"__addtf3", "__divtf3", "__eqtf2", "__extenddftf2", "__extendsftf2",
3070 "__fixtfdi", "__fixtfsi", "__fixtfti", "__fixunstfdi", "__fixunstfsi",
3071 "__fixunstfti", "__floatditf", "__floatsitf", "__floattitf",
3072 "__floatunditf", "__floatunsitf", "__floatuntitf", "__getf2", "__gttf2",
3073 "__letf2", "__lttf2", "__multf3", "__netf2", "__powitf2", "__subtf3",
3074 "__trunctfdf2", "__trunctfsf2", "__unordtf2",
3075 "ceill", "copysignl", "cosl", "exp2l", "expl", "floorl", "fmal", "fmodl",
3076 "log10l", "log2l", "logl", "nearbyintl", "powl", "rintl", "sinl", "sqrtl",
3077 "truncl"};
3078
3079 const char * const *End = LibCalls + array_lengthof(LibCalls);
3080
3081 // Check that LibCalls is sorted alphabetically.
Akira Hatanaka5ac065a2013-03-13 00:54:29 +00003082 MipsTargetLowering::LTStr Comp;
Akira Hatanaka1e3e8692013-03-05 22:54:59 +00003083
Akira Hatanaka5ac065a2013-03-13 00:54:29 +00003084#ifndef NDEBUG
Akira Hatanaka1e3e8692013-03-05 22:54:59 +00003085 for (const char * const *I = LibCalls; I < End - 1; ++I)
3086 assert(Comp(*I, *(I + 1)));
3087#endif
3088
Akira Hatanaka5ac065a2013-03-13 00:54:29 +00003089 return std::binary_search(LibCalls, End, CallSym, Comp);
Akira Hatanaka1e3e8692013-03-05 22:54:59 +00003090}
3091
3092/// This function returns true if Ty is fp128 or i128 which was originally a
3093/// fp128.
3094static bool originalTypeIsF128(const Type *Ty, const SDNode *CallNode) {
3095 if (Ty->isFP128Ty())
3096 return true;
3097
3098 const ExternalSymbolSDNode *ES =
3099 dyn_cast_or_null<const ExternalSymbolSDNode>(CallNode);
3100
3101 // If the Ty is i128 and the function being called is a long double emulation
3102 // routine, then the original type is f128.
3103 return (ES && Ty->isIntegerTy(128) && isF128SoftLibCall(ES->getSymbol()));
3104}
3105
Reed Kotler46090912013-05-10 22:25:39 +00003106MipsTargetLowering::MipsCC::SpecialCallingConvType
3107 MipsTargetLowering::getSpecialCallingConv(SDValue Callee) const {
3108 MipsCC::SpecialCallingConvType SpecialCallingConv =
3109 MipsCC::NoSpecialCallingConv;;
3110 if (Subtarget->inMips16HardFloat()) {
3111 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
3112 llvm::StringRef Sym = G->getGlobal()->getName();
3113 Function *F = G->getGlobal()->getParent()->getFunction(Sym);
3114 if (F->hasFnAttribute("__Mips16RetHelper")) {
3115 SpecialCallingConv = MipsCC::Mips16RetHelperConv;
3116 }
3117 }
3118 }
3119 return SpecialCallingConv;
3120}
3121
3122MipsTargetLowering::MipsCC::MipsCC(
3123 CallingConv::ID CC, bool IsO32_, CCState &Info,
3124 MipsCC::SpecialCallingConvType SpecialCallingConv_)
3125 : CCInfo(Info), CallConv(CC), IsO32(IsO32_),
3126 SpecialCallingConv(SpecialCallingConv_){
Akira Hatanaka7887c902012-10-26 23:56:38 +00003127 // Pre-allocate reserved argument area.
Akira Hatanakaffd28a42013-02-15 21:45:11 +00003128 CCInfo.AllocateStack(reservedArgArea(), 1);
Akira Hatanaka7887c902012-10-26 23:56:38 +00003129}
3130
Reed Kotler46090912013-05-10 22:25:39 +00003131
Akira Hatanaka7887c902012-10-26 23:56:38 +00003132void MipsTargetLowering::MipsCC::
Akira Hatanakaffd28a42013-02-15 21:45:11 +00003133analyzeCallOperands(const SmallVectorImpl<ISD::OutputArg> &Args,
Akira Hatanakacb2eafd2013-03-05 22:20:28 +00003134 bool IsVarArg, bool IsSoftFloat, const SDNode *CallNode,
3135 std::vector<ArgListEntry> &FuncArgs) {
Akira Hatanakaffd28a42013-02-15 21:45:11 +00003136 assert((CallConv != CallingConv::Fast || !IsVarArg) &&
3137 "CallingConv::Fast shouldn't be used for vararg functions.");
3138
Akira Hatanaka7887c902012-10-26 23:56:38 +00003139 unsigned NumOpnds = Args.size();
Akira Hatanakaffd28a42013-02-15 21:45:11 +00003140 llvm::CCAssignFn *FixedFn = fixedArgFn(), *VarFn = varArgFn();
Akira Hatanaka7887c902012-10-26 23:56:38 +00003141
3142 for (unsigned I = 0; I != NumOpnds; ++I) {
3143 MVT ArgVT = Args[I].VT;
3144 ISD::ArgFlagsTy ArgFlags = Args[I].Flags;
3145 bool R;
3146
3147 if (ArgFlags.isByVal()) {
3148 handleByValArg(I, ArgVT, ArgVT, CCValAssign::Full, ArgFlags);
3149 continue;
3150 }
3151
Akira Hatanakaffd28a42013-02-15 21:45:11 +00003152 if (IsVarArg && !Args[I].IsFixed)
Akira Hatanaka7887c902012-10-26 23:56:38 +00003153 R = VarFn(I, ArgVT, ArgVT, CCValAssign::Full, ArgFlags, CCInfo);
Akira Hatanakacb2eafd2013-03-05 22:20:28 +00003154 else {
3155 MVT RegVT = getRegVT(ArgVT, FuncArgs[Args[I].OrigArgIndex].Ty, CallNode,
3156 IsSoftFloat);
3157 R = FixedFn(I, ArgVT, RegVT, CCValAssign::Full, ArgFlags, CCInfo);
3158 }
Akira Hatanaka7887c902012-10-26 23:56:38 +00003159
3160 if (R) {
3161#ifndef NDEBUG
3162 dbgs() << "Call operand #" << I << " has unhandled type "
3163 << EVT(ArgVT).getEVTString();
3164#endif
3165 llvm_unreachable(0);
3166 }
3167 }
3168}
3169
3170void MipsTargetLowering::MipsCC::
Akira Hatanaka5fdee6d2013-03-05 22:13:04 +00003171analyzeFormalArguments(const SmallVectorImpl<ISD::InputArg> &Args,
3172 bool IsSoftFloat, Function::const_arg_iterator FuncArg) {
Akira Hatanaka7887c902012-10-26 23:56:38 +00003173 unsigned NumArgs = Args.size();
Akira Hatanakaffd28a42013-02-15 21:45:11 +00003174 llvm::CCAssignFn *FixedFn = fixedArgFn();
Akira Hatanaka5fdee6d2013-03-05 22:13:04 +00003175 unsigned CurArgIdx = 0;
Akira Hatanaka7887c902012-10-26 23:56:38 +00003176
3177 for (unsigned I = 0; I != NumArgs; ++I) {
3178 MVT ArgVT = Args[I].VT;
3179 ISD::ArgFlagsTy ArgFlags = Args[I].Flags;
Akira Hatanaka5fdee6d2013-03-05 22:13:04 +00003180 std::advance(FuncArg, Args[I].OrigArgIndex - CurArgIdx);
3181 CurArgIdx = Args[I].OrigArgIndex;
Akira Hatanaka7887c902012-10-26 23:56:38 +00003182
3183 if (ArgFlags.isByVal()) {
3184 handleByValArg(I, ArgVT, ArgVT, CCValAssign::Full, ArgFlags);
3185 continue;
3186 }
3187
Akira Hatanaka5fdee6d2013-03-05 22:13:04 +00003188 MVT RegVT = getRegVT(ArgVT, FuncArg->getType(), 0, IsSoftFloat);
3189
3190 if (!FixedFn(I, ArgVT, RegVT, CCValAssign::Full, ArgFlags, CCInfo))
Akira Hatanaka7887c902012-10-26 23:56:38 +00003191 continue;
3192
3193#ifndef NDEBUG
3194 dbgs() << "Formal Arg #" << I << " has unhandled type "
3195 << EVT(ArgVT).getEVTString();
3196#endif
3197 llvm_unreachable(0);
3198 }
3199}
3200
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00003201template<typename Ty>
3202void MipsTargetLowering::MipsCC::
3203analyzeReturn(const SmallVectorImpl<Ty> &RetVals, bool IsSoftFloat,
3204 const SDNode *CallNode, const Type *RetTy) const {
Akira Hatanaka1e3e8692013-03-05 22:54:59 +00003205 CCAssignFn *Fn;
3206
3207 if (IsSoftFloat && originalTypeIsF128(RetTy, CallNode))
3208 Fn = RetCC_F128Soft;
3209 else
3210 Fn = RetCC_Mips;
3211
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00003212 for (unsigned I = 0, E = RetVals.size(); I < E; ++I) {
3213 MVT VT = RetVals[I].VT;
3214 ISD::ArgFlagsTy Flags = RetVals[I].Flags;
3215 MVT RegVT = this->getRegVT(VT, RetTy, CallNode, IsSoftFloat);
3216
Akira Hatanaka1e3e8692013-03-05 22:54:59 +00003217 if (Fn(I, VT, RegVT, CCValAssign::Full, Flags, this->CCInfo)) {
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00003218#ifndef NDEBUG
3219 dbgs() << "Call result #" << I << " has unhandled type "
3220 << EVT(VT).getEVTString() << '\n';
3221#endif
3222 llvm_unreachable(0);
3223 }
3224 }
3225}
3226
3227void MipsTargetLowering::MipsCC::
3228analyzeCallResult(const SmallVectorImpl<ISD::InputArg> &Ins, bool IsSoftFloat,
3229 const SDNode *CallNode, const Type *RetTy) const {
3230 analyzeReturn(Ins, IsSoftFloat, CallNode, RetTy);
3231}
3232
3233void MipsTargetLowering::MipsCC::
3234analyzeReturn(const SmallVectorImpl<ISD::OutputArg> &Outs, bool IsSoftFloat,
3235 const Type *RetTy) const {
3236 analyzeReturn(Outs, IsSoftFloat, 0, RetTy);
3237}
3238
Akira Hatanaka7887c902012-10-26 23:56:38 +00003239void
3240MipsTargetLowering::MipsCC::handleByValArg(unsigned ValNo, MVT ValVT,
3241 MVT LocVT,
3242 CCValAssign::LocInfo LocInfo,
3243 ISD::ArgFlagsTy ArgFlags) {
3244 assert(ArgFlags.getByValSize() && "Byval argument's size shouldn't be 0.");
3245
3246 struct ByValArgInfo ByVal;
Akira Hatanakaffd28a42013-02-15 21:45:11 +00003247 unsigned RegSize = regSize();
Akira Hatanaka7887c902012-10-26 23:56:38 +00003248 unsigned ByValSize = RoundUpToAlignment(ArgFlags.getByValSize(), RegSize);
3249 unsigned Align = std::min(std::max(ArgFlags.getByValAlign(), RegSize),
3250 RegSize * 2);
3251
Akira Hatanakaffd28a42013-02-15 21:45:11 +00003252 if (useRegsForByval())
Akira Hatanaka7887c902012-10-26 23:56:38 +00003253 allocateRegs(ByVal, ByValSize, Align);
3254
3255 // Allocate space on caller's stack.
3256 ByVal.Address = CCInfo.AllocateStack(ByValSize - RegSize * ByVal.NumRegs,
3257 Align);
3258 CCInfo.addLoc(CCValAssign::getMem(ValNo, ValVT, ByVal.Address, LocVT,
3259 LocInfo));
3260 ByValArgs.push_back(ByVal);
3261}
3262
Akira Hatanakaffd28a42013-02-15 21:45:11 +00003263unsigned MipsTargetLowering::MipsCC::numIntArgRegs() const {
3264 return IsO32 ? array_lengthof(O32IntRegs) : array_lengthof(Mips64IntRegs);
3265}
3266
3267unsigned MipsTargetLowering::MipsCC::reservedArgArea() const {
3268 return (IsO32 && (CallConv != CallingConv::Fast)) ? 16 : 0;
3269}
3270
3271const uint16_t *MipsTargetLowering::MipsCC::intArgRegs() const {
3272 return IsO32 ? O32IntRegs : Mips64IntRegs;
3273}
3274
3275llvm::CCAssignFn *MipsTargetLowering::MipsCC::fixedArgFn() const {
3276 if (CallConv == CallingConv::Fast)
3277 return CC_Mips_FastCC;
3278
Reed Kotler46090912013-05-10 22:25:39 +00003279 if (SpecialCallingConv == Mips16RetHelperConv)
3280 return CC_Mips16RetHelper;
Akira Hatanakaffd28a42013-02-15 21:45:11 +00003281 return IsO32 ? CC_MipsO32 : CC_MipsN;
3282}
3283
3284llvm::CCAssignFn *MipsTargetLowering::MipsCC::varArgFn() const {
3285 return IsO32 ? CC_MipsO32 : CC_MipsN_VarArg;
3286}
3287
3288const uint16_t *MipsTargetLowering::MipsCC::shadowRegs() const {
3289 return IsO32 ? O32IntRegs : Mips64DPRegs;
3290}
3291
Akira Hatanaka7887c902012-10-26 23:56:38 +00003292void MipsTargetLowering::MipsCC::allocateRegs(ByValArgInfo &ByVal,
3293 unsigned ByValSize,
3294 unsigned Align) {
Akira Hatanakaffd28a42013-02-15 21:45:11 +00003295 unsigned RegSize = regSize(), NumIntArgRegs = numIntArgRegs();
3296 const uint16_t *IntArgRegs = intArgRegs(), *ShadowRegs = shadowRegs();
Akira Hatanaka7887c902012-10-26 23:56:38 +00003297 assert(!(ByValSize % RegSize) && !(Align % RegSize) &&
3298 "Byval argument's size and alignment should be a multiple of"
3299 "RegSize.");
3300
3301 ByVal.FirstIdx = CCInfo.getFirstUnallocated(IntArgRegs, NumIntArgRegs);
3302
3303 // If Align > RegSize, the first arg register must be even.
3304 if ((Align > RegSize) && (ByVal.FirstIdx % 2)) {
3305 CCInfo.AllocateReg(IntArgRegs[ByVal.FirstIdx], ShadowRegs[ByVal.FirstIdx]);
3306 ++ByVal.FirstIdx;
3307 }
3308
3309 // Mark the registers allocated.
3310 for (unsigned I = ByVal.FirstIdx; ByValSize && (I < NumIntArgRegs);
3311 ByValSize -= RegSize, ++I, ++ByVal.NumRegs)
3312 CCInfo.AllocateReg(IntArgRegs[I], ShadowRegs[I]);
3313}
Akira Hatanakaeb98ae42012-10-27 00:10:18 +00003314
Akira Hatanaka5fdee6d2013-03-05 22:13:04 +00003315MVT MipsTargetLowering::MipsCC::getRegVT(MVT VT, const Type *OrigTy,
3316 const SDNode *CallNode,
3317 bool IsSoftFloat) const {
3318 if (IsSoftFloat || IsO32)
3319 return VT;
3320
3321 // Check if the original type was fp128.
Akira Hatanaka1e3e8692013-03-05 22:54:59 +00003322 if (originalTypeIsF128(OrigTy, CallNode)) {
Akira Hatanaka5fdee6d2013-03-05 22:13:04 +00003323 assert(VT == MVT::i64);
3324 return MVT::f64;
3325 }
3326
3327 return VT;
3328}
3329
Akira Hatanakaeb98ae42012-10-27 00:10:18 +00003330void MipsTargetLowering::
Andrew Trickac6d9be2013-05-25 02:42:55 +00003331copyByValRegs(SDValue Chain, SDLoc DL, std::vector<SDValue> &OutChains,
Akira Hatanakaeb98ae42012-10-27 00:10:18 +00003332 SelectionDAG &DAG, const ISD::ArgFlagsTy &Flags,
3333 SmallVectorImpl<SDValue> &InVals, const Argument *FuncArg,
3334 const MipsCC &CC, const ByValArgInfo &ByVal) const {
3335 MachineFunction &MF = DAG.getMachineFunction();
3336 MachineFrameInfo *MFI = MF.getFrameInfo();
3337 unsigned RegAreaSize = ByVal.NumRegs * CC.regSize();
3338 unsigned FrameObjSize = std::max(Flags.getByValSize(), RegAreaSize);
3339 int FrameObjOffset;
3340
3341 if (RegAreaSize)
3342 FrameObjOffset = (int)CC.reservedArgArea() -
3343 (int)((CC.numIntArgRegs() - ByVal.FirstIdx) * CC.regSize());
3344 else
3345 FrameObjOffset = ByVal.Address;
3346
3347 // Create frame object.
3348 EVT PtrTy = getPointerTy();
3349 int FI = MFI->CreateFixedObject(FrameObjSize, FrameObjOffset, true);
3350 SDValue FIN = DAG.getFrameIndex(FI, PtrTy);
3351 InVals.push_back(FIN);
3352
3353 if (!ByVal.NumRegs)
3354 return;
3355
3356 // Copy arg registers.
Patrik Hagglunda61b17c2012-12-13 06:34:11 +00003357 MVT RegTy = MVT::getIntegerVT(CC.regSize() * 8);
Akira Hatanakaeb98ae42012-10-27 00:10:18 +00003358 const TargetRegisterClass *RC = getRegClassFor(RegTy);
3359
3360 for (unsigned I = 0; I < ByVal.NumRegs; ++I) {
3361 unsigned ArgReg = CC.intArgRegs()[ByVal.FirstIdx + I];
Akira Hatanakaf635ef42013-03-12 00:16:36 +00003362 unsigned VReg = addLiveIn(MF, ArgReg, RC);
Akira Hatanakaeb98ae42012-10-27 00:10:18 +00003363 unsigned Offset = I * CC.regSize();
3364 SDValue StorePtr = DAG.getNode(ISD::ADD, DL, PtrTy, FIN,
3365 DAG.getConstant(Offset, PtrTy));
3366 SDValue Store = DAG.getStore(Chain, DL, DAG.getRegister(VReg, RegTy),
3367 StorePtr, MachinePointerInfo(FuncArg, Offset),
3368 false, false, 0);
3369 OutChains.push_back(Store);
3370 }
3371}
Akira Hatanakadb40ede2012-10-27 00:16:36 +00003372
3373// Copy byVal arg to registers and stack.
3374void MipsTargetLowering::
Andrew Trickac6d9be2013-05-25 02:42:55 +00003375passByValArg(SDValue Chain, SDLoc DL,
Akira Hatanakabf6a77b2013-01-22 20:05:56 +00003376 std::deque< std::pair<unsigned, SDValue> > &RegsToPass,
Akira Hatanakadb40ede2012-10-27 00:16:36 +00003377 SmallVector<SDValue, 8> &MemOpChains, SDValue StackPtr,
3378 MachineFrameInfo *MFI, SelectionDAG &DAG, SDValue Arg,
3379 const MipsCC &CC, const ByValArgInfo &ByVal,
3380 const ISD::ArgFlagsTy &Flags, bool isLittle) const {
3381 unsigned ByValSize = Flags.getByValSize();
3382 unsigned Offset = 0; // Offset in # of bytes from the beginning of struct.
3383 unsigned RegSize = CC.regSize();
3384 unsigned Alignment = std::min(Flags.getByValAlign(), RegSize);
3385 EVT PtrTy = getPointerTy(), RegTy = MVT::getIntegerVT(RegSize * 8);
3386
3387 if (ByVal.NumRegs) {
3388 const uint16_t *ArgRegs = CC.intArgRegs();
3389 bool LeftoverBytes = (ByVal.NumRegs * RegSize > ByValSize);
3390 unsigned I = 0;
3391
3392 // Copy words to registers.
3393 for (; I < ByVal.NumRegs - LeftoverBytes; ++I, Offset += RegSize) {
3394 SDValue LoadPtr = DAG.getNode(ISD::ADD, DL, PtrTy, Arg,
3395 DAG.getConstant(Offset, PtrTy));
3396 SDValue LoadVal = DAG.getLoad(RegTy, DL, Chain, LoadPtr,
3397 MachinePointerInfo(), false, false, false,
3398 Alignment);
3399 MemOpChains.push_back(LoadVal.getValue(1));
3400 unsigned ArgReg = ArgRegs[ByVal.FirstIdx + I];
3401 RegsToPass.push_back(std::make_pair(ArgReg, LoadVal));
3402 }
3403
3404 // Return if the struct has been fully copied.
3405 if (ByValSize == Offset)
3406 return;
3407
3408 // Copy the remainder of the byval argument with sub-word loads and shifts.
3409 if (LeftoverBytes) {
3410 assert((ByValSize > Offset) && (ByValSize < Offset + RegSize) &&
3411 "Size of the remainder should be smaller than RegSize.");
3412 SDValue Val;
3413
3414 for (unsigned LoadSize = RegSize / 2, TotalSizeLoaded = 0;
3415 Offset < ByValSize; LoadSize /= 2) {
3416 unsigned RemSize = ByValSize - Offset;
3417
3418 if (RemSize < LoadSize)
3419 continue;
3420
3421 // Load subword.
3422 SDValue LoadPtr = DAG.getNode(ISD::ADD, DL, PtrTy, Arg,
3423 DAG.getConstant(Offset, PtrTy));
3424 SDValue LoadVal =
3425 DAG.getExtLoad(ISD::ZEXTLOAD, DL, RegTy, Chain, LoadPtr,
3426 MachinePointerInfo(), MVT::getIntegerVT(LoadSize * 8),
3427 false, false, Alignment);
3428 MemOpChains.push_back(LoadVal.getValue(1));
3429
3430 // Shift the loaded value.
3431 unsigned Shamt;
3432
3433 if (isLittle)
3434 Shamt = TotalSizeLoaded;
3435 else
3436 Shamt = (RegSize - (TotalSizeLoaded + LoadSize)) * 8;
3437
3438 SDValue Shift = DAG.getNode(ISD::SHL, DL, RegTy, LoadVal,
3439 DAG.getConstant(Shamt, MVT::i32));
3440
3441 if (Val.getNode())
3442 Val = DAG.getNode(ISD::OR, DL, RegTy, Val, Shift);
3443 else
3444 Val = Shift;
3445
3446 Offset += LoadSize;
3447 TotalSizeLoaded += LoadSize;
3448 Alignment = std::min(Alignment, LoadSize);
3449 }
3450
3451 unsigned ArgReg = ArgRegs[ByVal.FirstIdx + I];
3452 RegsToPass.push_back(std::make_pair(ArgReg, Val));
3453 return;
3454 }
3455 }
3456
3457 // Copy remainder of byval arg to it with memcpy.
3458 unsigned MemCpySize = ByValSize - Offset;
3459 SDValue Src = DAG.getNode(ISD::ADD, DL, PtrTy, Arg,
3460 DAG.getConstant(Offset, PtrTy));
3461 SDValue Dst = DAG.getNode(ISD::ADD, DL, PtrTy, StackPtr,
3462 DAG.getIntPtrConstant(ByVal.Address));
3463 Chain = DAG.getMemcpy(Chain, DL, Dst, Src,
3464 DAG.getConstant(MemCpySize, PtrTy), Alignment,
3465 /*isVolatile=*/false, /*AlwaysInline=*/false,
3466 MachinePointerInfo(0), MachinePointerInfo(0));
3467 MemOpChains.push_back(Chain);
3468}
Akira Hatanakaf0848472012-10-27 00:21:13 +00003469
3470void
3471MipsTargetLowering::writeVarArgRegs(std::vector<SDValue> &OutChains,
3472 const MipsCC &CC, SDValue Chain,
Andrew Trickac6d9be2013-05-25 02:42:55 +00003473 SDLoc DL, SelectionDAG &DAG) const {
Akira Hatanakaf0848472012-10-27 00:21:13 +00003474 unsigned NumRegs = CC.numIntArgRegs();
3475 const uint16_t *ArgRegs = CC.intArgRegs();
3476 const CCState &CCInfo = CC.getCCInfo();
3477 unsigned Idx = CCInfo.getFirstUnallocated(ArgRegs, NumRegs);
3478 unsigned RegSize = CC.regSize();
Patrik Hagglunda61b17c2012-12-13 06:34:11 +00003479 MVT RegTy = MVT::getIntegerVT(RegSize * 8);
Akira Hatanakaf0848472012-10-27 00:21:13 +00003480 const TargetRegisterClass *RC = getRegClassFor(RegTy);
3481 MachineFunction &MF = DAG.getMachineFunction();
3482 MachineFrameInfo *MFI = MF.getFrameInfo();
3483 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
3484
3485 // Offset of the first variable argument from stack pointer.
3486 int VaArgOffset;
3487
3488 if (NumRegs == Idx)
3489 VaArgOffset = RoundUpToAlignment(CCInfo.getNextStackOffset(), RegSize);
3490 else
3491 VaArgOffset =
3492 (int)CC.reservedArgArea() - (int)(RegSize * (NumRegs - Idx));
3493
3494 // Record the frame index of the first variable argument
3495 // which is a value necessary to VASTART.
3496 int FI = MFI->CreateFixedObject(RegSize, VaArgOffset, true);
3497 MipsFI->setVarArgsFrameIndex(FI);
3498
3499 // Copy the integer registers that have not been used for argument passing
3500 // to the argument register save area. For O32, the save area is allocated
3501 // in the caller's stack frame, while for N32/64, it is allocated in the
3502 // callee's stack frame.
3503 for (unsigned I = Idx; I < NumRegs; ++I, VaArgOffset += RegSize) {
Akira Hatanakaf635ef42013-03-12 00:16:36 +00003504 unsigned Reg = addLiveIn(MF, ArgRegs[I], RC);
Akira Hatanakaf0848472012-10-27 00:21:13 +00003505 SDValue ArgValue = DAG.getCopyFromReg(Chain, DL, Reg, RegTy);
3506 FI = MFI->CreateFixedObject(RegSize, VaArgOffset, true);
3507 SDValue PtrOff = DAG.getFrameIndex(FI, getPointerTy());
3508 SDValue Store = DAG.getStore(Chain, DL, ArgValue, PtrOff,
3509 MachinePointerInfo(), false, false, 0);
3510 cast<StoreSDNode>(Store.getNode())->getMemOperand()->setValue(0);
3511 OutChains.push_back(Store);
3512 }
3513}