blob: e00694574a94231e298fbeb5e23266bab8e6f882 [file] [log] [blame]
Nate Begeman21e463b2005-10-16 05:39:50 +00001//===-- PPCISelDAGToDAG.cpp - PPC --pattern matching inst selector --------===//
Chris Lattnera5a91b12005-08-17 19:33:03 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnera5a91b12005-08-17 19:33:03 +00007//
8//===----------------------------------------------------------------------===//
9//
Nate Begeman21e463b2005-10-16 05:39:50 +000010// This file defines a pattern matching instruction selector for PowerPC,
Chris Lattnera5a91b12005-08-17 19:33:03 +000011// converting from a legalized dag to a PPC dag.
12//
13//===----------------------------------------------------------------------===//
14
Chris Lattner95b2c7d2006-12-19 22:59:26 +000015#define DEBUG_TYPE "ppc-codegen"
Chris Lattner26689592005-10-14 23:51:18 +000016#include "PPC.h"
Evan Cheng94b95502011-07-26 00:24:13 +000017#include "MCTargetDesc/PPCPredicates.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000018#include "PPCTargetMachine.h"
Chris Lattner4416f1a2005-08-19 22:38:53 +000019#include "llvm/CodeGen/MachineFunction.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000020#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000021#include "llvm/CodeGen/MachineRegisterInfo.h"
Chris Lattnera5a91b12005-08-17 19:33:03 +000022#include "llvm/CodeGen/SelectionDAG.h"
23#include "llvm/CodeGen/SelectionDAGISel.h"
Chandler Carruth0b8c9a82013-01-02 11:36:10 +000024#include "llvm/IR/Constants.h"
25#include "llvm/IR/Function.h"
Chandler Carruth90230c82013-01-19 08:03:47 +000026#include "llvm/IR/GlobalAlias.h"
Chandler Carruth0b8c9a82013-01-02 11:36:10 +000027#include "llvm/IR/GlobalValue.h"
28#include "llvm/IR/GlobalVariable.h"
29#include "llvm/IR/Intrinsics.h"
Chris Lattnera5a91b12005-08-17 19:33:03 +000030#include "llvm/Support/Debug.h"
Torok Edwindac237e2009-07-08 20:53:28 +000031#include "llvm/Support/ErrorHandling.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000032#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000033#include "llvm/Support/raw_ostream.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000034#include "llvm/Target/TargetOptions.h"
Chris Lattnera5a91b12005-08-17 19:33:03 +000035using namespace llvm;
36
Krzysztof Parzyszek96848df2013-02-13 17:40:07 +000037namespace llvm {
38 void initializePPCDAGToDAGISelPass(PassRegistry&);
39}
40
Chris Lattnera5a91b12005-08-17 19:33:03 +000041namespace {
Chris Lattnera5a91b12005-08-17 19:33:03 +000042 //===--------------------------------------------------------------------===//
Nate Begeman1d9d7422005-10-18 00:28:58 +000043 /// PPCDAGToDAGISel - PPC specific code to select PPC machine
Chris Lattnera5a91b12005-08-17 19:33:03 +000044 /// instructions for SelectionDAG operations.
45 ///
Nick Lewycky6726b6d2009-10-25 06:33:48 +000046 class PPCDAGToDAGISel : public SelectionDAGISel {
Dan Gohmand858e902010-04-17 15:26:15 +000047 const PPCTargetMachine &TM;
48 const PPCTargetLowering &PPCLowering;
Evan Cheng152b7e12007-10-23 06:42:42 +000049 const PPCSubtarget &PPCSubTarget;
Chris Lattner4416f1a2005-08-19 22:38:53 +000050 unsigned GlobalBaseReg;
Chris Lattnera5a91b12005-08-17 19:33:03 +000051 public:
Dan Gohman1002c022008-07-07 18:00:37 +000052 explicit PPCDAGToDAGISel(PPCTargetMachine &tm)
Dan Gohman79ce2762009-01-15 19:20:50 +000053 : SelectionDAGISel(tm), TM(tm),
Evan Cheng152b7e12007-10-23 06:42:42 +000054 PPCLowering(*TM.getTargetLowering()),
Krzysztof Parzyszek96848df2013-02-13 17:40:07 +000055 PPCSubTarget(*TM.getSubtargetImpl()) {
56 initializePPCDAGToDAGISelPass(*PassRegistry::getPassRegistry());
57 }
Andrew Trick6e8f4c42010-12-24 04:28:06 +000058
Dan Gohmanad2afc22009-07-31 18:16:33 +000059 virtual bool runOnMachineFunction(MachineFunction &MF) {
Chris Lattner4416f1a2005-08-19 22:38:53 +000060 // Make sure we re-emit a set of the global base reg if necessary
61 GlobalBaseReg = 0;
Dan Gohmanad2afc22009-07-31 18:16:33 +000062 SelectionDAGISel::runOnMachineFunction(MF);
Andrew Trick6e8f4c42010-12-24 04:28:06 +000063
Bill Schmidta5d0ab52012-10-10 20:54:15 +000064 if (!PPCSubTarget.isSVR4ABI())
65 InsertVRSaveCode(MF);
66
Chris Lattner4bb18952006-03-16 18:25:23 +000067 return true;
Chris Lattner4416f1a2005-08-19 22:38:53 +000068 }
Andrew Trick6e8f4c42010-12-24 04:28:06 +000069
Bill Schmidt42102112013-02-21 00:38:25 +000070 virtual void PostprocessISelDAG();
71
Chris Lattnera5a91b12005-08-17 19:33:03 +000072 /// getI32Imm - Return a target constant with the specified value, of type
73 /// i32.
Dan Gohman475871a2008-07-27 21:46:04 +000074 inline SDValue getI32Imm(unsigned Imm) {
Owen Anderson825b72b2009-08-11 20:47:22 +000075 return CurDAG->getTargetConstant(Imm, MVT::i32);
Chris Lattnera5a91b12005-08-17 19:33:03 +000076 }
Chris Lattner4416f1a2005-08-19 22:38:53 +000077
Chris Lattnerc08f9022006-06-27 00:04:13 +000078 /// getI64Imm - Return a target constant with the specified value, of type
79 /// i64.
Dan Gohman475871a2008-07-27 21:46:04 +000080 inline SDValue getI64Imm(uint64_t Imm) {
Owen Anderson825b72b2009-08-11 20:47:22 +000081 return CurDAG->getTargetConstant(Imm, MVT::i64);
Chris Lattnerc08f9022006-06-27 00:04:13 +000082 }
Andrew Trick6e8f4c42010-12-24 04:28:06 +000083
Chris Lattnerc08f9022006-06-27 00:04:13 +000084 /// getSmallIPtrImm - Return a target constant of pointer type.
Dan Gohman475871a2008-07-27 21:46:04 +000085 inline SDValue getSmallIPtrImm(unsigned Imm) {
Chris Lattnerc08f9022006-06-27 00:04:13 +000086 return CurDAG->getTargetConstant(Imm, PPCLowering.getPointerTy());
87 }
Andrew Trick6e8f4c42010-12-24 04:28:06 +000088
Sylvestre Ledru94c22712012-09-27 10:14:43 +000089 /// isRunOfOnes - Returns true iff Val consists of one contiguous run of 1s
Nate Begemanf42f1332006-09-22 05:01:56 +000090 /// with any number of 0s on either side. The 1s are allowed to wrap from
91 /// LSB to MSB, so 0x000FFF0, 0x0000FFFF, and 0xFF0000FF are all runs.
92 /// 0x0F0F0000 is not, since all 1s are not contiguous.
93 static bool isRunOfOnes(unsigned Val, unsigned &MB, unsigned &ME);
94
95
96 /// isRotateAndMask - Returns true if Mask and Shift can be folded into a
97 /// rotate and mask opcode and mask operation.
Dale Johannesenb60d5192009-11-24 01:09:07 +000098 static bool isRotateAndMask(SDNode *N, unsigned Mask, bool isShiftMask,
Nate Begemanf42f1332006-09-22 05:01:56 +000099 unsigned &SH, unsigned &MB, unsigned &ME);
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000100
Chris Lattner4416f1a2005-08-19 22:38:53 +0000101 /// getGlobalBaseReg - insert code into the entry mbb to materialize the PIC
102 /// base register. Return the virtual register that holds this value.
Evan Cheng9ade2182006-08-26 05:34:46 +0000103 SDNode *getGlobalBaseReg();
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000104
Chris Lattnera5a91b12005-08-17 19:33:03 +0000105 // Select - Convert the specified operand from a target-independent to a
106 // target-specific node if it hasn't already been changed.
Dan Gohmaneeb3a002010-01-05 01:24:18 +0000107 SDNode *Select(SDNode *N);
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000108
Nate Begeman02b88a42005-08-19 00:38:14 +0000109 SDNode *SelectBitfieldInsert(SDNode *N);
110
Chris Lattner2fbb4572005-08-21 18:50:37 +0000111 /// SelectCC - Select a comparison of the specified values with the
112 /// specified condition code, returning the CR# of the expression.
Andrew Trickac6d9be2013-05-25 02:42:55 +0000113 SDValue SelectCC(SDValue LHS, SDValue RHS, ISD::CondCode CC, SDLoc dl);
Chris Lattner2fbb4572005-08-21 18:50:37 +0000114
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000115 /// SelectAddrImm - Returns true if the address N can be represented by
116 /// a base register plus a signed 16-bit displacement [r+imm].
Chris Lattner52a261b2010-09-21 20:31:19 +0000117 bool SelectAddrImm(SDValue N, SDValue &Disp,
Dan Gohman475871a2008-07-27 21:46:04 +0000118 SDValue &Base) {
Ulrich Weigand347a5072013-05-16 17:58:02 +0000119 return PPCLowering.SelectAddressRegImm(N, Disp, Base, *CurDAG, false);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000120 }
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000121
Chris Lattner74531e42006-11-16 00:41:37 +0000122 /// SelectAddrImmOffs - Return true if the operand is valid for a preinc
Ulrich Weigand0301e792013-03-22 14:58:17 +0000123 /// immediate field. Note that the operand at this point is already the
124 /// result of a prior SelectAddressRegImm call.
Chris Lattner52a261b2010-09-21 20:31:19 +0000125 bool SelectAddrImmOffs(SDValue N, SDValue &Out) const {
Ulrich Weigand0301e792013-03-22 14:58:17 +0000126 if (N.getOpcode() == ISD::TargetConstant ||
Hal Finkel2bbc9192012-06-21 20:10:48 +0000127 N.getOpcode() == ISD::TargetGlobalAddress) {
Hal Finkelac81cc32012-06-19 02:34:32 +0000128 Out = N;
129 return true;
130 }
131
132 return false;
133 }
134
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000135 /// SelectAddrIdx - Given the specified addressed, check to see if it can be
136 /// represented as an indexed [r+r] operation. Returns false if it can
137 /// be represented by [r+imm], which are preferred.
Chris Lattner52a261b2010-09-21 20:31:19 +0000138 bool SelectAddrIdx(SDValue N, SDValue &Base, SDValue &Index) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000139 return PPCLowering.SelectAddressRegReg(N, Base, Index, *CurDAG);
140 }
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000141
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000142 /// SelectAddrIdxOnly - Given the specified addressed, force it to be
143 /// represented as an indexed [r+r] operation.
Chris Lattner52a261b2010-09-21 20:31:19 +0000144 bool SelectAddrIdxOnly(SDValue N, SDValue &Base, SDValue &Index) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000145 return PPCLowering.SelectAddressRegRegOnly(N, Base, Index, *CurDAG);
146 }
Chris Lattner9944b762005-08-21 22:31:09 +0000147
Ulrich Weigand347a5072013-05-16 17:58:02 +0000148 /// SelectAddrImmX4 - Returns true if the address N can be represented by
149 /// a base register plus a signed 16-bit displacement that is a multiple of 4.
150 /// Suitable for use by STD and friends.
151 bool SelectAddrImmX4(SDValue N, SDValue &Disp, SDValue &Base) {
152 return PPCLowering.SelectAddressRegImm(N, Disp, Base, *CurDAG, true);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000153 }
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000154
Hal Finkel7ee74a62013-03-21 21:37:52 +0000155 // Select an address into a single register.
156 bool SelectAddr(SDValue N, SDValue &Base) {
157 Base = N;
158 return true;
159 }
160
Chris Lattnere5d88612006-02-24 02:13:12 +0000161 /// SelectInlineAsmMemoryOperand - Implement addressing mode selection for
Dale Johannesen5cfd4dd2009-08-18 00:18:39 +0000162 /// inline asm expressions. It is always correct to compute the value into
163 /// a register. The case of adding a (possibly relocatable) constant to a
164 /// register can be improved, but it is wrong to substitute Reg+Reg for
165 /// Reg in an asm, because the load or store opcode would have to change.
166 virtual bool SelectInlineAsmMemoryOperand(const SDValue &Op,
Chris Lattnere5d88612006-02-24 02:13:12 +0000167 char ConstraintCode,
Dan Gohmanf350b272008-08-23 02:25:05 +0000168 std::vector<SDValue> &OutOps) {
Dale Johannesen5cfd4dd2009-08-18 00:18:39 +0000169 OutOps.push_back(Op);
Chris Lattnere5d88612006-02-24 02:13:12 +0000170 return false;
171 }
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000172
Dan Gohmanad2afc22009-07-31 18:16:33 +0000173 void InsertVRSaveCode(MachineFunction &MF);
Chris Lattner4bb18952006-03-16 18:25:23 +0000174
Chris Lattnera5a91b12005-08-17 19:33:03 +0000175 virtual const char *getPassName() const {
176 return "PowerPC DAG->DAG Pattern Instruction Selection";
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000177 }
178
Chris Lattneraf165382005-09-13 22:03:06 +0000179// Include the pieces autogenerated from the target description.
Chris Lattner4c7b43b2005-10-14 23:37:35 +0000180#include "PPCGenDAGISel.inc"
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000181
Chris Lattnerbd937b92005-10-06 18:45:51 +0000182private:
Dan Gohmaneeb3a002010-01-05 01:24:18 +0000183 SDNode *SelectSETCC(SDNode *N);
Chris Lattnera5a91b12005-08-17 19:33:03 +0000184 };
185}
186
Chris Lattner4bb18952006-03-16 18:25:23 +0000187/// InsertVRSaveCode - Once the entire function has been instruction selected,
188/// all virtual registers are created and all machine instructions are built,
189/// check to see if we need to save/restore VRSAVE. If so, do it.
Dan Gohmanad2afc22009-07-31 18:16:33 +0000190void PPCDAGToDAGISel::InsertVRSaveCode(MachineFunction &Fn) {
Chris Lattner1877ec92006-03-13 21:52:10 +0000191 // Check to see if this function uses vector registers, which means we have to
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000192 // save and restore the VRSAVE register and update it with the regs we use.
Chris Lattner1877ec92006-03-13 21:52:10 +0000193 //
Dan Gohmanf451cb82010-02-10 16:03:48 +0000194 // In this case, there will be virtual registers of vector type created
Chris Lattner1877ec92006-03-13 21:52:10 +0000195 // by the scheduler. Detect them now.
Chris Lattner1877ec92006-03-13 21:52:10 +0000196 bool HasVectorVReg = false;
Jakob Stoklund Olesenb2581352011-01-08 23:11:11 +0000197 for (unsigned i = 0, e = RegInfo->getNumVirtRegs(); i != e; ++i) {
198 unsigned Reg = TargetRegisterInfo::index2VirtReg(i);
199 if (RegInfo->getRegClass(Reg) == &PPC::VRRCRegClass) {
Chris Lattner1877ec92006-03-13 21:52:10 +0000200 HasVectorVReg = true;
201 break;
202 }
Jakob Stoklund Olesenb2581352011-01-08 23:11:11 +0000203 }
Chris Lattner4bb18952006-03-16 18:25:23 +0000204 if (!HasVectorVReg) return; // nothing to do.
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000205
Chris Lattner1877ec92006-03-13 21:52:10 +0000206 // If we have a vector register, we want to emit code into the entry and exit
207 // blocks to save and restore the VRSAVE register. We do this here (instead
208 // of marking all vector instructions as clobbering VRSAVE) for two reasons:
209 //
210 // 1. This (trivially) reduces the load on the register allocator, by not
211 // having to represent the live range of the VRSAVE register.
212 // 2. This (more significantly) allows us to create a temporary virtual
213 // register to hold the saved VRSAVE value, allowing this temporary to be
214 // register allocated, instead of forcing it to be spilled to the stack.
Chris Lattner4bb18952006-03-16 18:25:23 +0000215
216 // Create two vregs - one to hold the VRSAVE register that is live-in to the
217 // function and one for the value after having bits or'd into it.
Chris Lattner84bc5422007-12-31 04:13:23 +0000218 unsigned InVRSAVE = RegInfo->createVirtualRegister(&PPC::GPRCRegClass);
219 unsigned UpdatedVRSAVE = RegInfo->createVirtualRegister(&PPC::GPRCRegClass);
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000220
Evan Chengc0f64ff2006-11-27 23:37:22 +0000221 const TargetInstrInfo &TII = *TM.getInstrInfo();
Chris Lattner4bb18952006-03-16 18:25:23 +0000222 MachineBasicBlock &EntryBB = *Fn.begin();
Chris Lattnerc7f3ace2010-04-02 20:16:16 +0000223 DebugLoc dl;
Chris Lattner4bb18952006-03-16 18:25:23 +0000224 // Emit the following code into the entry block:
225 // InVRSAVE = MFVRSAVE
226 // UpdatedVRSAVE = UPDATE_VRSAVE InVRSAVE
227 // MTVRSAVE UpdatedVRSAVE
228 MachineBasicBlock::iterator IP = EntryBB.begin(); // Insert Point
Dale Johannesen536a2f12009-02-13 02:27:39 +0000229 BuildMI(EntryBB, IP, dl, TII.get(PPC::MFVRSAVE), InVRSAVE);
230 BuildMI(EntryBB, IP, dl, TII.get(PPC::UPDATE_VRSAVE),
Chris Lattner69244302008-01-07 01:56:04 +0000231 UpdatedVRSAVE).addReg(InVRSAVE);
Dale Johannesen536a2f12009-02-13 02:27:39 +0000232 BuildMI(EntryBB, IP, dl, TII.get(PPC::MTVRSAVE)).addReg(UpdatedVRSAVE);
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000233
Chris Lattner4bb18952006-03-16 18:25:23 +0000234 // Find all return blocks, outputting a restore in each epilog.
Chris Lattner4bb18952006-03-16 18:25:23 +0000235 for (MachineFunction::iterator BB = Fn.begin(), E = Fn.end(); BB != E; ++BB) {
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000236 if (!BB->empty() && BB->back().isReturn()) {
Chris Lattner4bb18952006-03-16 18:25:23 +0000237 IP = BB->end(); --IP;
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000238
Chris Lattner4bb18952006-03-16 18:25:23 +0000239 // Skip over all terminator instructions, which are part of the return
240 // sequence.
241 MachineBasicBlock::iterator I2 = IP;
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000242 while (I2 != BB->begin() && (--I2)->isTerminator())
Chris Lattner4bb18952006-03-16 18:25:23 +0000243 IP = I2;
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000244
Chris Lattner4bb18952006-03-16 18:25:23 +0000245 // Emit: MTVRSAVE InVRSave
Dale Johannesen536a2f12009-02-13 02:27:39 +0000246 BuildMI(*BB, IP, dl, TII.get(PPC::MTVRSAVE)).addReg(InVRSAVE);
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000247 }
Chris Lattner1877ec92006-03-13 21:52:10 +0000248 }
Chris Lattnerbd937b92005-10-06 18:45:51 +0000249}
Chris Lattner6cd40d52005-09-03 01:17:22 +0000250
Chris Lattner4bb18952006-03-16 18:25:23 +0000251
Chris Lattner4416f1a2005-08-19 22:38:53 +0000252/// getGlobalBaseReg - Output the instructions required to put the
253/// base address to use for accessing globals into a register.
254///
Evan Cheng9ade2182006-08-26 05:34:46 +0000255SDNode *PPCDAGToDAGISel::getGlobalBaseReg() {
Chris Lattner4416f1a2005-08-19 22:38:53 +0000256 if (!GlobalBaseReg) {
Evan Chengc0f64ff2006-11-27 23:37:22 +0000257 const TargetInstrInfo &TII = *TM.getInstrInfo();
Chris Lattner4416f1a2005-08-19 22:38:53 +0000258 // Insert the set of GlobalBaseReg into the first MBB of the function
Dan Gohmanbd51c672009-08-15 02:07:36 +0000259 MachineBasicBlock &FirstMBB = MF->front();
Chris Lattner4416f1a2005-08-19 22:38:53 +0000260 MachineBasicBlock::iterator MBBI = FirstMBB.begin();
Chris Lattnerc7f3ace2010-04-02 20:16:16 +0000261 DebugLoc dl;
Chris Lattnerc08f9022006-06-27 00:04:13 +0000262
Owen Anderson825b72b2009-08-11 20:47:22 +0000263 if (PPCLowering.getPointerTy() == MVT::i32) {
Craig Topperc9099502012-04-20 06:31:50 +0000264 GlobalBaseReg = RegInfo->createVirtualRegister(&PPC::GPRCRegClass);
Cameron Zwarich0113e4e2011-05-19 02:56:28 +0000265 BuildMI(FirstMBB, MBBI, dl, TII.get(PPC::MovePCtoLR));
Dale Johannesen536a2f12009-02-13 02:27:39 +0000266 BuildMI(FirstMBB, MBBI, dl, TII.get(PPC::MFLR), GlobalBaseReg);
Chris Lattnerd1043422006-11-14 18:43:11 +0000267 } else {
Craig Topperc9099502012-04-20 06:31:50 +0000268 GlobalBaseReg = RegInfo->createVirtualRegister(&PPC::G8RCRegClass);
Cameron Zwarich0113e4e2011-05-19 02:56:28 +0000269 BuildMI(FirstMBB, MBBI, dl, TII.get(PPC::MovePCtoLR8));
Dale Johannesen536a2f12009-02-13 02:27:39 +0000270 BuildMI(FirstMBB, MBBI, dl, TII.get(PPC::MFLR8), GlobalBaseReg);
Chris Lattnerd1043422006-11-14 18:43:11 +0000271 }
Chris Lattner4416f1a2005-08-19 22:38:53 +0000272 }
Gabor Greif93c53e52008-08-31 15:37:04 +0000273 return CurDAG->getRegister(GlobalBaseReg,
274 PPCLowering.getPointerTy()).getNode();
Chris Lattnerc08f9022006-06-27 00:04:13 +0000275}
276
277/// isIntS16Immediate - This method tests to see if the node is either a 32-bit
278/// or 64-bit immediate, and if the value can be accurately represented as a
279/// sign extension from a 16-bit value. If so, this returns true and the
280/// immediate.
281static bool isIntS16Immediate(SDNode *N, short &Imm) {
282 if (N->getOpcode() != ISD::Constant)
283 return false;
284
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000285 Imm = (short)cast<ConstantSDNode>(N)->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +0000286 if (N->getValueType(0) == MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000287 return Imm == (int32_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerc08f9022006-06-27 00:04:13 +0000288 else
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000289 return Imm == (int64_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerc08f9022006-06-27 00:04:13 +0000290}
291
Dan Gohman475871a2008-07-27 21:46:04 +0000292static bool isIntS16Immediate(SDValue Op, short &Imm) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000293 return isIntS16Immediate(Op.getNode(), Imm);
Chris Lattner4416f1a2005-08-19 22:38:53 +0000294}
295
296
Chris Lattnerc08f9022006-06-27 00:04:13 +0000297/// isInt32Immediate - This method tests to see if the node is a 32-bit constant
298/// operand. If so Imm will receive the 32-bit value.
299static bool isInt32Immediate(SDNode *N, unsigned &Imm) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000300 if (N->getOpcode() == ISD::Constant && N->getValueType(0) == MVT::i32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000301 Imm = cast<ConstantSDNode>(N)->getZExtValue();
Nate Begeman0f3257a2005-08-18 05:00:13 +0000302 return true;
303 }
304 return false;
305}
306
Chris Lattnerc08f9022006-06-27 00:04:13 +0000307/// isInt64Immediate - This method tests to see if the node is a 64-bit constant
308/// operand. If so Imm will receive the 64-bit value.
309static bool isInt64Immediate(SDNode *N, uint64_t &Imm) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000310 if (N->getOpcode() == ISD::Constant && N->getValueType(0) == MVT::i64) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000311 Imm = cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerc08f9022006-06-27 00:04:13 +0000312 return true;
313 }
314 return false;
315}
316
317// isInt32Immediate - This method tests to see if a constant operand.
318// If so Imm will receive the 32 bit value.
Dan Gohman475871a2008-07-27 21:46:04 +0000319static bool isInt32Immediate(SDValue N, unsigned &Imm) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000320 return isInt32Immediate(N.getNode(), Imm);
Chris Lattnerc08f9022006-06-27 00:04:13 +0000321}
322
323
324// isOpcWithIntImmediate - This method tests to see if the node is a specific
325// opcode and that it has a immediate integer right operand.
326// If so Imm will receive the 32 bit value.
327static bool isOpcWithIntImmediate(SDNode *N, unsigned Opc, unsigned& Imm) {
Gabor Greif93c53e52008-08-31 15:37:04 +0000328 return N->getOpcode() == Opc
329 && isInt32Immediate(N->getOperand(1).getNode(), Imm);
Chris Lattnerc08f9022006-06-27 00:04:13 +0000330}
331
Nate Begemanf42f1332006-09-22 05:01:56 +0000332bool PPCDAGToDAGISel::isRunOfOnes(unsigned Val, unsigned &MB, unsigned &ME) {
Nate Begemancffc32b2005-08-18 07:30:46 +0000333 if (isShiftedMask_32(Val)) {
334 // look for the first non-zero bit
Michael J. Spencerc6af2432013-05-24 22:23:49 +0000335 MB = countLeadingZeros(Val);
Nate Begemancffc32b2005-08-18 07:30:46 +0000336 // look for the first zero bit after the run of ones
Michael J. Spencerc6af2432013-05-24 22:23:49 +0000337 ME = countLeadingZeros((Val - 1) ^ Val);
Nate Begemancffc32b2005-08-18 07:30:46 +0000338 return true;
Chris Lattner2fe76e52005-08-25 04:47:18 +0000339 } else {
340 Val = ~Val; // invert mask
341 if (isShiftedMask_32(Val)) {
342 // effectively look for the first zero bit
Michael J. Spencerc6af2432013-05-24 22:23:49 +0000343 ME = countLeadingZeros(Val) - 1;
Chris Lattner2fe76e52005-08-25 04:47:18 +0000344 // effectively look for the first one bit after the run of zeros
Michael J. Spencerc6af2432013-05-24 22:23:49 +0000345 MB = countLeadingZeros((Val - 1) ^ Val) + 1;
Chris Lattner2fe76e52005-08-25 04:47:18 +0000346 return true;
347 }
Nate Begemancffc32b2005-08-18 07:30:46 +0000348 }
349 // no run present
350 return false;
351}
352
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000353bool PPCDAGToDAGISel::isRotateAndMask(SDNode *N, unsigned Mask,
354 bool isShiftMask, unsigned &SH,
Nate Begemanf42f1332006-09-22 05:01:56 +0000355 unsigned &MB, unsigned &ME) {
Nate Begemanda32c9e2005-10-19 00:05:37 +0000356 // Don't even go down this path for i64, since different logic will be
357 // necessary for rldicl/rldicr/rldimi.
Owen Anderson825b72b2009-08-11 20:47:22 +0000358 if (N->getValueType(0) != MVT::i32)
Nate Begemanda32c9e2005-10-19 00:05:37 +0000359 return false;
360
Nate Begemancffc32b2005-08-18 07:30:46 +0000361 unsigned Shift = 32;
362 unsigned Indeterminant = ~0; // bit mask marking indeterminant results
363 unsigned Opcode = N->getOpcode();
Chris Lattner15055732005-08-30 00:59:16 +0000364 if (N->getNumOperands() != 2 ||
Gabor Greifba36cb52008-08-28 21:40:38 +0000365 !isInt32Immediate(N->getOperand(1).getNode(), Shift) || (Shift > 31))
Nate Begemancffc32b2005-08-18 07:30:46 +0000366 return false;
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000367
Nate Begemancffc32b2005-08-18 07:30:46 +0000368 if (Opcode == ISD::SHL) {
369 // apply shift left to mask if it comes first
Dale Johannesenb60d5192009-11-24 01:09:07 +0000370 if (isShiftMask) Mask = Mask << Shift;
Nate Begemancffc32b2005-08-18 07:30:46 +0000371 // determine which bits are made indeterminant by shift
372 Indeterminant = ~(0xFFFFFFFFu << Shift);
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000373 } else if (Opcode == ISD::SRL) {
Nate Begemancffc32b2005-08-18 07:30:46 +0000374 // apply shift right to mask if it comes first
Dale Johannesenb60d5192009-11-24 01:09:07 +0000375 if (isShiftMask) Mask = Mask >> Shift;
Nate Begemancffc32b2005-08-18 07:30:46 +0000376 // determine which bits are made indeterminant by shift
377 Indeterminant = ~(0xFFFFFFFFu >> Shift);
378 // adjust for the left rotate
379 Shift = 32 - Shift;
Nate Begemanf42f1332006-09-22 05:01:56 +0000380 } else if (Opcode == ISD::ROTL) {
381 Indeterminant = 0;
Nate Begemancffc32b2005-08-18 07:30:46 +0000382 } else {
383 return false;
384 }
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000385
Nate Begemancffc32b2005-08-18 07:30:46 +0000386 // if the mask doesn't intersect any Indeterminant bits
387 if (Mask && !(Mask & Indeterminant)) {
Chris Lattner0949ed52006-05-12 16:29:37 +0000388 SH = Shift & 31;
Nate Begemancffc32b2005-08-18 07:30:46 +0000389 // make sure the mask is still a mask (wrap arounds may not be)
390 return isRunOfOnes(Mask, MB, ME);
391 }
392 return false;
393}
394
Nate Begeman02b88a42005-08-19 00:38:14 +0000395/// SelectBitfieldInsert - turn an or of two masked values into
396/// the rotate left word immediate then mask insert (rlwimi) instruction.
Nate Begeman1d9d7422005-10-18 00:28:58 +0000397SDNode *PPCDAGToDAGISel::SelectBitfieldInsert(SDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +0000398 SDValue Op0 = N->getOperand(0);
399 SDValue Op1 = N->getOperand(1);
Andrew Trickac6d9be2013-05-25 02:42:55 +0000400 SDLoc dl(N);
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000401
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000402 APInt LKZ, LKO, RKZ, RKO;
Rafael Espindola26c8dcc2012-04-04 12:51:34 +0000403 CurDAG->ComputeMaskedBits(Op0, LKZ, LKO);
404 CurDAG->ComputeMaskedBits(Op1, RKZ, RKO);
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000405
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000406 unsigned TargetMask = LKZ.getZExtValue();
407 unsigned InsertMask = RKZ.getZExtValue();
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000408
Nate Begeman4667f2c2006-05-08 17:38:32 +0000409 if ((TargetMask | InsertMask) == 0xFFFFFFFF) {
410 unsigned Op0Opc = Op0.getOpcode();
411 unsigned Op1Opc = Op1.getOpcode();
412 unsigned Value, SH = 0;
413 TargetMask = ~TargetMask;
414 InsertMask = ~InsertMask;
Nate Begeman77f361f2006-05-07 00:23:38 +0000415
Nate Begeman4667f2c2006-05-08 17:38:32 +0000416 // If the LHS has a foldable shift and the RHS does not, then swap it to the
417 // RHS so that we can fold the shift into the insert.
Nate Begeman77f361f2006-05-07 00:23:38 +0000418 if (Op0Opc == ISD::AND && Op1Opc == ISD::AND) {
419 if (Op0.getOperand(0).getOpcode() == ISD::SHL ||
420 Op0.getOperand(0).getOpcode() == ISD::SRL) {
421 if (Op1.getOperand(0).getOpcode() != ISD::SHL &&
422 Op1.getOperand(0).getOpcode() != ISD::SRL) {
423 std::swap(Op0, Op1);
424 std::swap(Op0Opc, Op1Opc);
Nate Begeman4667f2c2006-05-08 17:38:32 +0000425 std::swap(TargetMask, InsertMask);
Nate Begeman77f361f2006-05-07 00:23:38 +0000426 }
Nate Begeman02b88a42005-08-19 00:38:14 +0000427 }
Nate Begeman4667f2c2006-05-08 17:38:32 +0000428 } else if (Op0Opc == ISD::SHL || Op0Opc == ISD::SRL) {
429 if (Op1Opc == ISD::AND && Op1.getOperand(0).getOpcode() != ISD::SHL &&
430 Op1.getOperand(0).getOpcode() != ISD::SRL) {
431 std::swap(Op0, Op1);
432 std::swap(Op0Opc, Op1Opc);
433 std::swap(TargetMask, InsertMask);
434 }
Nate Begeman02b88a42005-08-19 00:38:14 +0000435 }
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000436
Nate Begeman77f361f2006-05-07 00:23:38 +0000437 unsigned MB, ME;
Chris Lattner0949ed52006-05-12 16:29:37 +0000438 if (InsertMask && isRunOfOnes(InsertMask, MB, ME)) {
Dale Johannesen5ca12462009-11-20 22:16:40 +0000439 SDValue Tmp1, Tmp2;
Nate Begeman77f361f2006-05-07 00:23:38 +0000440
441 if ((Op1Opc == ISD::SHL || Op1Opc == ISD::SRL) &&
Chris Lattnerc08f9022006-06-27 00:04:13 +0000442 isInt32Immediate(Op1.getOperand(1), Value)) {
Nate Begeman77f361f2006-05-07 00:23:38 +0000443 Op1 = Op1.getOperand(0);
444 SH = (Op1Opc == ISD::SHL) ? Value : 32 - Value;
445 }
446 if (Op1Opc == ISD::AND) {
447 unsigned SHOpc = Op1.getOperand(0).getOpcode();
448 if ((SHOpc == ISD::SHL || SHOpc == ISD::SRL) &&
Chris Lattnerc08f9022006-06-27 00:04:13 +0000449 isInt32Immediate(Op1.getOperand(0).getOperand(1), Value)) {
Nate Begeman77f361f2006-05-07 00:23:38 +0000450 Op1 = Op1.getOperand(0).getOperand(0);
451 SH = (SHOpc == ISD::SHL) ? Value : 32 - Value;
452 } else {
453 Op1 = Op1.getOperand(0);
454 }
455 }
Dale Johannesen5ca12462009-11-20 22:16:40 +0000456
Chris Lattner0949ed52006-05-12 16:29:37 +0000457 SH &= 31;
Dale Johannesen5ca12462009-11-20 22:16:40 +0000458 SDValue Ops[] = { Op0, Op1, getI32Imm(SH), getI32Imm(MB),
Evan Cheng0b828e02006-08-27 08:14:06 +0000459 getI32Imm(ME) };
Michael Liao2a8bea72013-04-19 22:22:57 +0000460 return CurDAG->getMachineNode(PPC::RLWIMI, dl, MVT::i32, Ops);
Nate Begeman02b88a42005-08-19 00:38:14 +0000461 }
Nate Begeman02b88a42005-08-19 00:38:14 +0000462 }
463 return 0;
464}
465
Chris Lattner2fbb4572005-08-21 18:50:37 +0000466/// SelectCC - Select a comparison of the specified values with the specified
467/// condition code, returning the CR# of the expression.
Dan Gohman475871a2008-07-27 21:46:04 +0000468SDValue PPCDAGToDAGISel::SelectCC(SDValue LHS, SDValue RHS,
Andrew Trickac6d9be2013-05-25 02:42:55 +0000469 ISD::CondCode CC, SDLoc dl) {
Chris Lattner2fbb4572005-08-21 18:50:37 +0000470 // Always select the LHS.
Chris Lattnerc08f9022006-06-27 00:04:13 +0000471 unsigned Opc;
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000472
Owen Anderson825b72b2009-08-11 20:47:22 +0000473 if (LHS.getValueType() == MVT::i32) {
Chris Lattner529c2332006-06-27 00:10:13 +0000474 unsigned Imm;
Chris Lattner3836dbd2006-09-20 04:25:47 +0000475 if (CC == ISD::SETEQ || CC == ISD::SETNE) {
476 if (isInt32Immediate(RHS, Imm)) {
477 // SETEQ/SETNE comparison with 16-bit immediate, fold it.
Benjamin Kramer34247a02010-03-29 21:13:41 +0000478 if (isUInt<16>(Imm))
Dan Gohman602b0c82009-09-25 18:54:59 +0000479 return SDValue(CurDAG->getMachineNode(PPC::CMPLWI, dl, MVT::i32, LHS,
480 getI32Imm(Imm & 0xFFFF)), 0);
Chris Lattner3836dbd2006-09-20 04:25:47 +0000481 // If this is a 16-bit signed immediate, fold it.
Benjamin Kramer34247a02010-03-29 21:13:41 +0000482 if (isInt<16>((int)Imm))
Dan Gohman602b0c82009-09-25 18:54:59 +0000483 return SDValue(CurDAG->getMachineNode(PPC::CMPWI, dl, MVT::i32, LHS,
484 getI32Imm(Imm & 0xFFFF)), 0);
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000485
Chris Lattner3836dbd2006-09-20 04:25:47 +0000486 // For non-equality comparisons, the default code would materialize the
487 // constant, then compare against it, like this:
488 // lis r2, 4660
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000489 // ori r2, r2, 22136
Chris Lattner3836dbd2006-09-20 04:25:47 +0000490 // cmpw cr0, r3, r2
491 // Since we are just comparing for equality, we can emit this instead:
492 // xoris r0,r3,0x1234
493 // cmplwi cr0,r0,0x5678
494 // beq cr0,L6
Dan Gohman602b0c82009-09-25 18:54:59 +0000495 SDValue Xor(CurDAG->getMachineNode(PPC::XORIS, dl, MVT::i32, LHS,
496 getI32Imm(Imm >> 16)), 0);
497 return SDValue(CurDAG->getMachineNode(PPC::CMPLWI, dl, MVT::i32, Xor,
498 getI32Imm(Imm & 0xFFFF)), 0);
Chris Lattner3836dbd2006-09-20 04:25:47 +0000499 }
500 Opc = PPC::CMPLW;
501 } else if (ISD::isUnsignedIntSetCC(CC)) {
Benjamin Kramer34247a02010-03-29 21:13:41 +0000502 if (isInt32Immediate(RHS, Imm) && isUInt<16>(Imm))
Dan Gohman602b0c82009-09-25 18:54:59 +0000503 return SDValue(CurDAG->getMachineNode(PPC::CMPLWI, dl, MVT::i32, LHS,
504 getI32Imm(Imm & 0xFFFF)), 0);
Chris Lattnerc08f9022006-06-27 00:04:13 +0000505 Opc = PPC::CMPLW;
506 } else {
507 short SImm;
508 if (isIntS16Immediate(RHS, SImm))
Dan Gohman602b0c82009-09-25 18:54:59 +0000509 return SDValue(CurDAG->getMachineNode(PPC::CMPWI, dl, MVT::i32, LHS,
510 getI32Imm((int)SImm & 0xFFFF)),
Chris Lattnerc08f9022006-06-27 00:04:13 +0000511 0);
512 Opc = PPC::CMPW;
513 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000514 } else if (LHS.getValueType() == MVT::i64) {
Chris Lattnerc08f9022006-06-27 00:04:13 +0000515 uint64_t Imm;
Chris Lattner71176242006-09-20 04:33:27 +0000516 if (CC == ISD::SETEQ || CC == ISD::SETNE) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000517 if (isInt64Immediate(RHS.getNode(), Imm)) {
Chris Lattner71176242006-09-20 04:33:27 +0000518 // SETEQ/SETNE comparison with 16-bit immediate, fold it.
Benjamin Kramer34247a02010-03-29 21:13:41 +0000519 if (isUInt<16>(Imm))
Dan Gohman602b0c82009-09-25 18:54:59 +0000520 return SDValue(CurDAG->getMachineNode(PPC::CMPLDI, dl, MVT::i64, LHS,
521 getI32Imm(Imm & 0xFFFF)), 0);
Chris Lattner71176242006-09-20 04:33:27 +0000522 // If this is a 16-bit signed immediate, fold it.
Benjamin Kramer34247a02010-03-29 21:13:41 +0000523 if (isInt<16>(Imm))
Dan Gohman602b0c82009-09-25 18:54:59 +0000524 return SDValue(CurDAG->getMachineNode(PPC::CMPDI, dl, MVT::i64, LHS,
525 getI32Imm(Imm & 0xFFFF)), 0);
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000526
Chris Lattner71176242006-09-20 04:33:27 +0000527 // For non-equality comparisons, the default code would materialize the
528 // constant, then compare against it, like this:
529 // lis r2, 4660
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000530 // ori r2, r2, 22136
Chris Lattner71176242006-09-20 04:33:27 +0000531 // cmpd cr0, r3, r2
532 // Since we are just comparing for equality, we can emit this instead:
533 // xoris r0,r3,0x1234
534 // cmpldi cr0,r0,0x5678
535 // beq cr0,L6
Benjamin Kramer34247a02010-03-29 21:13:41 +0000536 if (isUInt<32>(Imm)) {
Dan Gohman602b0c82009-09-25 18:54:59 +0000537 SDValue Xor(CurDAG->getMachineNode(PPC::XORIS8, dl, MVT::i64, LHS,
538 getI64Imm(Imm >> 16)), 0);
539 return SDValue(CurDAG->getMachineNode(PPC::CMPLDI, dl, MVT::i64, Xor,
540 getI64Imm(Imm & 0xFFFF)), 0);
Chris Lattner71176242006-09-20 04:33:27 +0000541 }
542 }
543 Opc = PPC::CMPLD;
544 } else if (ISD::isUnsignedIntSetCC(CC)) {
Benjamin Kramer34247a02010-03-29 21:13:41 +0000545 if (isInt64Immediate(RHS.getNode(), Imm) && isUInt<16>(Imm))
Dan Gohman602b0c82009-09-25 18:54:59 +0000546 return SDValue(CurDAG->getMachineNode(PPC::CMPLDI, dl, MVT::i64, LHS,
547 getI64Imm(Imm & 0xFFFF)), 0);
Chris Lattnerc08f9022006-06-27 00:04:13 +0000548 Opc = PPC::CMPLD;
549 } else {
550 short SImm;
551 if (isIntS16Immediate(RHS, SImm))
Dan Gohman602b0c82009-09-25 18:54:59 +0000552 return SDValue(CurDAG->getMachineNode(PPC::CMPDI, dl, MVT::i64, LHS,
553 getI64Imm(SImm & 0xFFFF)),
Chris Lattnerc08f9022006-06-27 00:04:13 +0000554 0);
555 Opc = PPC::CMPD;
556 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000557 } else if (LHS.getValueType() == MVT::f32) {
Chris Lattnerc08f9022006-06-27 00:04:13 +0000558 Opc = PPC::FCMPUS;
Chris Lattner2fbb4572005-08-21 18:50:37 +0000559 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000560 assert(LHS.getValueType() == MVT::f64 && "Unknown vt!");
Chris Lattnerc08f9022006-06-27 00:04:13 +0000561 Opc = PPC::FCMPUD;
Chris Lattner2fbb4572005-08-21 18:50:37 +0000562 }
Dan Gohman602b0c82009-09-25 18:54:59 +0000563 return SDValue(CurDAG->getMachineNode(Opc, dl, MVT::i32, LHS, RHS), 0);
Chris Lattner2fbb4572005-08-21 18:50:37 +0000564}
565
Chris Lattnerdf4ed632006-11-17 22:10:59 +0000566static PPC::Predicate getPredicateForSetCC(ISD::CondCode CC) {
Chris Lattner2fbb4572005-08-21 18:50:37 +0000567 switch (CC) {
Chris Lattner5d634ce2006-05-25 16:54:16 +0000568 case ISD::SETUEQ:
Dale Johannesen53e4e442008-11-07 22:54:33 +0000569 case ISD::SETONE:
570 case ISD::SETOLE:
571 case ISD::SETOGE:
Torok Edwinc23197a2009-07-14 16:55:14 +0000572 llvm_unreachable("Should be lowered by legalize!");
573 default: llvm_unreachable("Unknown condition!");
Dale Johannesen53e4e442008-11-07 22:54:33 +0000574 case ISD::SETOEQ:
Chris Lattnerdf4ed632006-11-17 22:10:59 +0000575 case ISD::SETEQ: return PPC::PRED_EQ;
Chris Lattner5d634ce2006-05-25 16:54:16 +0000576 case ISD::SETUNE:
Chris Lattnerdf4ed632006-11-17 22:10:59 +0000577 case ISD::SETNE: return PPC::PRED_NE;
Dale Johannesen53e4e442008-11-07 22:54:33 +0000578 case ISD::SETOLT:
Chris Lattnerdf4ed632006-11-17 22:10:59 +0000579 case ISD::SETLT: return PPC::PRED_LT;
Chris Lattner2fbb4572005-08-21 18:50:37 +0000580 case ISD::SETULE:
Chris Lattnerdf4ed632006-11-17 22:10:59 +0000581 case ISD::SETLE: return PPC::PRED_LE;
Dale Johannesen53e4e442008-11-07 22:54:33 +0000582 case ISD::SETOGT:
Chris Lattnerdf4ed632006-11-17 22:10:59 +0000583 case ISD::SETGT: return PPC::PRED_GT;
Chris Lattner2fbb4572005-08-21 18:50:37 +0000584 case ISD::SETUGE:
Chris Lattnerdf4ed632006-11-17 22:10:59 +0000585 case ISD::SETGE: return PPC::PRED_GE;
Chris Lattnerdf4ed632006-11-17 22:10:59 +0000586 case ISD::SETO: return PPC::PRED_NU;
587 case ISD::SETUO: return PPC::PRED_UN;
Dale Johannesen53e4e442008-11-07 22:54:33 +0000588 // These two are invalid for floating point. Assume we have int.
589 case ISD::SETULT: return PPC::PRED_LT;
590 case ISD::SETUGT: return PPC::PRED_GT;
Chris Lattner2fbb4572005-08-21 18:50:37 +0000591 }
Chris Lattner2fbb4572005-08-21 18:50:37 +0000592}
593
Chris Lattner64906a02005-08-25 20:08:18 +0000594/// getCRIdxForSetCC - Return the index of the condition register field
595/// associated with the SetCC condition, and whether or not the field is
596/// treated as inverted. That is, lt = 0; ge = 0 inverted.
Chris Lattnerfe39edd2008-01-08 06:46:30 +0000597///
598/// If this returns with Other != -1, then the returned comparison is an or of
599/// two simpler comparisons. In this case, Invert is guaranteed to be false.
600static unsigned getCRIdxForSetCC(ISD::CondCode CC, bool &Invert, int &Other) {
601 Invert = false;
602 Other = -1;
Chris Lattner64906a02005-08-25 20:08:18 +0000603 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000604 default: llvm_unreachable("Unknown condition!");
Chris Lattnerfe39edd2008-01-08 06:46:30 +0000605 case ISD::SETOLT:
606 case ISD::SETLT: return 0; // Bit #0 = SETOLT
607 case ISD::SETOGT:
608 case ISD::SETGT: return 1; // Bit #1 = SETOGT
609 case ISD::SETOEQ:
610 case ISD::SETEQ: return 2; // Bit #2 = SETOEQ
611 case ISD::SETUO: return 3; // Bit #3 = SETUO
Chris Lattner64906a02005-08-25 20:08:18 +0000612 case ISD::SETUGE:
Chris Lattnerfe39edd2008-01-08 06:46:30 +0000613 case ISD::SETGE: Invert = true; return 0; // !Bit #0 = SETUGE
Chris Lattner64906a02005-08-25 20:08:18 +0000614 case ISD::SETULE:
Chris Lattnerfe39edd2008-01-08 06:46:30 +0000615 case ISD::SETLE: Invert = true; return 1; // !Bit #1 = SETULE
Chris Lattner8e2a04e2006-05-25 18:06:16 +0000616 case ISD::SETUNE:
Chris Lattnerfe39edd2008-01-08 06:46:30 +0000617 case ISD::SETNE: Invert = true; return 2; // !Bit #2 = SETUNE
618 case ISD::SETO: Invert = true; return 3; // !Bit #3 = SETO
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000619 case ISD::SETUEQ:
620 case ISD::SETOGE:
621 case ISD::SETOLE:
Dale Johannesen53e4e442008-11-07 22:54:33 +0000622 case ISD::SETONE:
Torok Edwinc23197a2009-07-14 16:55:14 +0000623 llvm_unreachable("Invalid branch code: should be expanded by legalize");
Dale Johannesen53e4e442008-11-07 22:54:33 +0000624 // These are invalid for floating point. Assume integer.
625 case ISD::SETULT: return 0;
626 case ISD::SETUGT: return 1;
Chris Lattner64906a02005-08-25 20:08:18 +0000627 }
Chris Lattner64906a02005-08-25 20:08:18 +0000628}
Chris Lattner9944b762005-08-21 22:31:09 +0000629
Adhemerval Zanella5f41fd62012-10-30 13:50:19 +0000630// getVCmpInst: return the vector compare instruction for the specified
631// vector type and condition code. Since this is for altivec specific code,
632// only support the altivec types (v16i8, v8i16, v4i32, and v4f32).
633static unsigned int getVCmpInst(MVT::SimpleValueType VecVT, ISD::CondCode CC) {
634 switch (CC) {
635 case ISD::SETEQ:
636 case ISD::SETUEQ:
637 case ISD::SETNE:
638 case ISD::SETUNE:
639 if (VecVT == MVT::v16i8)
640 return PPC::VCMPEQUB;
641 else if (VecVT == MVT::v8i16)
642 return PPC::VCMPEQUH;
643 else if (VecVT == MVT::v4i32)
644 return PPC::VCMPEQUW;
645 // v4f32 != v4f32 could be translate to unordered not equal
646 else if (VecVT == MVT::v4f32)
647 return PPC::VCMPEQFP;
648 break;
649 case ISD::SETLT:
650 case ISD::SETGT:
651 case ISD::SETLE:
652 case ISD::SETGE:
653 if (VecVT == MVT::v16i8)
654 return PPC::VCMPGTSB;
655 else if (VecVT == MVT::v8i16)
656 return PPC::VCMPGTSH;
657 else if (VecVT == MVT::v4i32)
658 return PPC::VCMPGTSW;
659 else if (VecVT == MVT::v4f32)
660 return PPC::VCMPGTFP;
661 break;
662 case ISD::SETULT:
663 case ISD::SETUGT:
664 case ISD::SETUGE:
665 case ISD::SETULE:
666 if (VecVT == MVT::v16i8)
667 return PPC::VCMPGTUB;
668 else if (VecVT == MVT::v8i16)
669 return PPC::VCMPGTUH;
670 else if (VecVT == MVT::v4i32)
671 return PPC::VCMPGTUW;
672 break;
673 case ISD::SETOEQ:
674 if (VecVT == MVT::v4f32)
675 return PPC::VCMPEQFP;
676 break;
677 case ISD::SETOLT:
678 case ISD::SETOGT:
679 case ISD::SETOLE:
680 if (VecVT == MVT::v4f32)
681 return PPC::VCMPGTFP;
682 break;
683 case ISD::SETOGE:
684 if (VecVT == MVT::v4f32)
685 return PPC::VCMPGEFP;
686 break;
687 default:
688 break;
689 }
690 llvm_unreachable("Invalid integer vector compare condition");
691}
692
693// getVCmpEQInst: return the equal compare instruction for the specified vector
694// type. Since this is for altivec specific code, only support the altivec
695// types (v16i8, v8i16, v4i32, and v4f32).
696static unsigned int getVCmpEQInst(MVT::SimpleValueType VecVT) {
697 switch (VecVT) {
698 case MVT::v16i8:
699 return PPC::VCMPEQUB;
700 case MVT::v8i16:
701 return PPC::VCMPEQUH;
702 case MVT::v4i32:
703 return PPC::VCMPEQUW;
704 case MVT::v4f32:
705 return PPC::VCMPEQFP;
706 default:
707 llvm_unreachable("Invalid integer vector compare condition");
708 }
709}
710
711
Dan Gohmaneeb3a002010-01-05 01:24:18 +0000712SDNode *PPCDAGToDAGISel::SelectSETCC(SDNode *N) {
Andrew Trickac6d9be2013-05-25 02:42:55 +0000713 SDLoc dl(N);
Chris Lattner222adac2005-10-06 19:03:35 +0000714 unsigned Imm;
715 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(2))->get();
Roman Divacky8e9d6722011-06-20 15:28:39 +0000716 EVT PtrVT = CurDAG->getTargetLoweringInfo().getPointerTy();
717 bool isPPC64 = (PtrVT == MVT::i64);
718
Chris Lattnerc08f9022006-06-27 00:04:13 +0000719 if (isInt32Immediate(N->getOperand(1), Imm)) {
Chris Lattner222adac2005-10-06 19:03:35 +0000720 // We can codegen setcc op, imm very efficiently compared to a brcond.
721 // Check for those cases here.
722 // setcc op, 0
723 if (Imm == 0) {
Dan Gohman475871a2008-07-27 21:46:04 +0000724 SDValue Op = N->getOperand(0);
Chris Lattner222adac2005-10-06 19:03:35 +0000725 switch (CC) {
Chris Lattnerdabb8292005-10-21 21:17:10 +0000726 default: break;
Evan Cheng0b828e02006-08-27 08:14:06 +0000727 case ISD::SETEQ: {
Dan Gohman602b0c82009-09-25 18:54:59 +0000728 Op = SDValue(CurDAG->getMachineNode(PPC::CNTLZW, dl, MVT::i32, Op), 0);
Dan Gohman475871a2008-07-27 21:46:04 +0000729 SDValue Ops[] = { Op, getI32Imm(27), getI32Imm(5), getI32Imm(31) };
Owen Anderson825b72b2009-08-11 20:47:22 +0000730 return CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32, Ops, 4);
Evan Cheng0b828e02006-08-27 08:14:06 +0000731 }
Chris Lattnerdabb8292005-10-21 21:17:10 +0000732 case ISD::SETNE: {
Roman Divacky8e9d6722011-06-20 15:28:39 +0000733 if (isPPC64) break;
Dan Gohman475871a2008-07-27 21:46:04 +0000734 SDValue AD =
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +0000735 SDValue(CurDAG->getMachineNode(PPC::ADDIC, dl, MVT::i32, MVT::Glue,
Dan Gohman602b0c82009-09-25 18:54:59 +0000736 Op, getI32Imm(~0U)), 0);
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000737 return CurDAG->SelectNodeTo(N, PPC::SUBFE, MVT::i32, AD, Op,
Evan Cheng95514ba2006-08-26 08:00:10 +0000738 AD.getValue(1));
Chris Lattner222adac2005-10-06 19:03:35 +0000739 }
Evan Cheng0b828e02006-08-27 08:14:06 +0000740 case ISD::SETLT: {
Dan Gohman475871a2008-07-27 21:46:04 +0000741 SDValue Ops[] = { Op, getI32Imm(1), getI32Imm(31), getI32Imm(31) };
Owen Anderson825b72b2009-08-11 20:47:22 +0000742 return CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32, Ops, 4);
Evan Cheng0b828e02006-08-27 08:14:06 +0000743 }
Chris Lattnerdabb8292005-10-21 21:17:10 +0000744 case ISD::SETGT: {
Dan Gohman475871a2008-07-27 21:46:04 +0000745 SDValue T =
Dan Gohman602b0c82009-09-25 18:54:59 +0000746 SDValue(CurDAG->getMachineNode(PPC::NEG, dl, MVT::i32, Op), 0);
747 T = SDValue(CurDAG->getMachineNode(PPC::ANDC, dl, MVT::i32, T, Op), 0);
Dan Gohman475871a2008-07-27 21:46:04 +0000748 SDValue Ops[] = { T, getI32Imm(1), getI32Imm(31), getI32Imm(31) };
Owen Anderson825b72b2009-08-11 20:47:22 +0000749 return CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32, Ops, 4);
Chris Lattnerdabb8292005-10-21 21:17:10 +0000750 }
751 }
Chris Lattner222adac2005-10-06 19:03:35 +0000752 } else if (Imm == ~0U) { // setcc op, -1
Dan Gohman475871a2008-07-27 21:46:04 +0000753 SDValue Op = N->getOperand(0);
Chris Lattner222adac2005-10-06 19:03:35 +0000754 switch (CC) {
Chris Lattnerdabb8292005-10-21 21:17:10 +0000755 default: break;
756 case ISD::SETEQ:
Roman Divacky8e9d6722011-06-20 15:28:39 +0000757 if (isPPC64) break;
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +0000758 Op = SDValue(CurDAG->getMachineNode(PPC::ADDIC, dl, MVT::i32, MVT::Glue,
Dan Gohman602b0c82009-09-25 18:54:59 +0000759 Op, getI32Imm(1)), 0);
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000760 return CurDAG->SelectNodeTo(N, PPC::ADDZE, MVT::i32,
761 SDValue(CurDAG->getMachineNode(PPC::LI, dl,
Dan Gohman602b0c82009-09-25 18:54:59 +0000762 MVT::i32,
763 getI32Imm(0)), 0),
Dale Johannesena05dca42009-02-04 23:02:30 +0000764 Op.getValue(1));
Chris Lattnerdabb8292005-10-21 21:17:10 +0000765 case ISD::SETNE: {
Roman Divacky8e9d6722011-06-20 15:28:39 +0000766 if (isPPC64) break;
Dan Gohman602b0c82009-09-25 18:54:59 +0000767 Op = SDValue(CurDAG->getMachineNode(PPC::NOR, dl, MVT::i32, Op, Op), 0);
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +0000768 SDNode *AD = CurDAG->getMachineNode(PPC::ADDIC, dl, MVT::i32, MVT::Glue,
Dan Gohman602b0c82009-09-25 18:54:59 +0000769 Op, getI32Imm(~0U));
Owen Anderson825b72b2009-08-11 20:47:22 +0000770 return CurDAG->SelectNodeTo(N, PPC::SUBFE, MVT::i32, SDValue(AD, 0),
Dan Gohman475871a2008-07-27 21:46:04 +0000771 Op, SDValue(AD, 1));
Chris Lattner222adac2005-10-06 19:03:35 +0000772 }
Chris Lattnerdabb8292005-10-21 21:17:10 +0000773 case ISD::SETLT: {
Dan Gohman602b0c82009-09-25 18:54:59 +0000774 SDValue AD = SDValue(CurDAG->getMachineNode(PPC::ADDI, dl, MVT::i32, Op,
775 getI32Imm(1)), 0);
776 SDValue AN = SDValue(CurDAG->getMachineNode(PPC::AND, dl, MVT::i32, AD,
777 Op), 0);
Dan Gohman475871a2008-07-27 21:46:04 +0000778 SDValue Ops[] = { AN, getI32Imm(1), getI32Imm(31), getI32Imm(31) };
Owen Anderson825b72b2009-08-11 20:47:22 +0000779 return CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32, Ops, 4);
Chris Lattnerdabb8292005-10-21 21:17:10 +0000780 }
Evan Cheng0b828e02006-08-27 08:14:06 +0000781 case ISD::SETGT: {
Dan Gohman475871a2008-07-27 21:46:04 +0000782 SDValue Ops[] = { Op, getI32Imm(1), getI32Imm(31), getI32Imm(31) };
Michael Liao2a8bea72013-04-19 22:22:57 +0000783 Op = SDValue(CurDAG->getMachineNode(PPC::RLWINM, dl, MVT::i32, Ops),
Dale Johannesena05dca42009-02-04 23:02:30 +0000784 0);
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000785 return CurDAG->SelectNodeTo(N, PPC::XORI, MVT::i32, Op,
Evan Cheng95514ba2006-08-26 08:00:10 +0000786 getI32Imm(1));
Chris Lattnerdabb8292005-10-21 21:17:10 +0000787 }
Evan Cheng0b828e02006-08-27 08:14:06 +0000788 }
Chris Lattner222adac2005-10-06 19:03:35 +0000789 }
790 }
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000791
Adhemerval Zanella1c7d69b2012-10-08 18:59:53 +0000792 SDValue LHS = N->getOperand(0);
793 SDValue RHS = N->getOperand(1);
794
Adhemerval Zanella5f41fd62012-10-30 13:50:19 +0000795 // Altivec Vector compare instructions do not set any CR register by default and
796 // vector compare operations return the same type as the operands.
Adhemerval Zanella1c7d69b2012-10-08 18:59:53 +0000797 if (LHS.getValueType().isVector()) {
Adhemerval Zanella5f41fd62012-10-30 13:50:19 +0000798 EVT VecVT = LHS.getValueType();
799 MVT::SimpleValueType VT = VecVT.getSimpleVT().SimpleTy;
800 unsigned int VCmpInst = getVCmpInst(VT, CC);
801
802 switch (CC) {
803 case ISD::SETEQ:
804 case ISD::SETOEQ:
805 case ISD::SETUEQ:
806 return CurDAG->SelectNodeTo(N, VCmpInst, VecVT, LHS, RHS);
807 case ISD::SETNE:
808 case ISD::SETONE:
809 case ISD::SETUNE: {
810 SDValue VCmp(CurDAG->getMachineNode(VCmpInst, dl, VecVT, LHS, RHS), 0);
811 return CurDAG->SelectNodeTo(N, PPC::VNOR, VecVT, VCmp, VCmp);
812 }
813 case ISD::SETLT:
814 case ISD::SETOLT:
815 case ISD::SETULT:
816 return CurDAG->SelectNodeTo(N, VCmpInst, VecVT, RHS, LHS);
817 case ISD::SETGT:
818 case ISD::SETOGT:
819 case ISD::SETUGT:
820 return CurDAG->SelectNodeTo(N, VCmpInst, VecVT, LHS, RHS);
821 case ISD::SETGE:
822 case ISD::SETOGE:
823 case ISD::SETUGE: {
824 // Small optimization: Altivec provides a 'Vector Compare Greater Than
825 // or Equal To' instruction (vcmpgefp), so in this case there is no
826 // need for extra logic for the equal compare.
827 if (VecVT.getSimpleVT().isFloatingPoint()) {
828 return CurDAG->SelectNodeTo(N, VCmpInst, VecVT, LHS, RHS);
829 } else {
830 SDValue VCmpGT(CurDAG->getMachineNode(VCmpInst, dl, VecVT, LHS, RHS), 0);
831 unsigned int VCmpEQInst = getVCmpEQInst(VT);
832 SDValue VCmpEQ(CurDAG->getMachineNode(VCmpEQInst, dl, VecVT, LHS, RHS), 0);
833 return CurDAG->SelectNodeTo(N, PPC::VOR, VecVT, VCmpGT, VCmpEQ);
834 }
835 }
836 case ISD::SETLE:
837 case ISD::SETOLE:
838 case ISD::SETULE: {
839 SDValue VCmpLE(CurDAG->getMachineNode(VCmpInst, dl, VecVT, RHS, LHS), 0);
840 unsigned int VCmpEQInst = getVCmpEQInst(VT);
841 SDValue VCmpEQ(CurDAG->getMachineNode(VCmpEQInst, dl, VecVT, LHS, RHS), 0);
842 return CurDAG->SelectNodeTo(N, PPC::VOR, VecVT, VCmpLE, VCmpEQ);
843 }
844 default:
845 llvm_unreachable("Invalid vector compare type: should be expanded by legalize");
846 }
Adhemerval Zanella1c7d69b2012-10-08 18:59:53 +0000847 }
848
Chris Lattner222adac2005-10-06 19:03:35 +0000849 bool Inv;
Chris Lattnerfe39edd2008-01-08 06:46:30 +0000850 int OtherCondIdx;
851 unsigned Idx = getCRIdxForSetCC(CC, Inv, OtherCondIdx);
Adhemerval Zanella1c7d69b2012-10-08 18:59:53 +0000852 SDValue CCReg = SelectCC(LHS, RHS, CC, dl);
Dan Gohman475871a2008-07-27 21:46:04 +0000853 SDValue IntCR;
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000854
Chris Lattner222adac2005-10-06 19:03:35 +0000855 // Force the ccreg into CR7.
Owen Anderson825b72b2009-08-11 20:47:22 +0000856 SDValue CR7Reg = CurDAG->getRegister(PPC::CR7, MVT::i32);
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000857
Dan Gohman475871a2008-07-27 21:46:04 +0000858 SDValue InFlag(0, 0); // Null incoming flag value.
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000859 CCReg = CurDAG->getCopyToReg(CurDAG->getEntryNode(), dl, CR7Reg, CCReg,
Chris Lattnerdb1cb2b2005-12-01 03:50:19 +0000860 InFlag).getValue(1);
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000861
Hal Finkelbd5cafd2012-06-11 19:57:01 +0000862 if (PPCSubTarget.hasMFOCRF() && OtherCondIdx == -1)
Dan Gohman602b0c82009-09-25 18:54:59 +0000863 IntCR = SDValue(CurDAG->getMachineNode(PPC::MFOCRF, dl, MVT::i32, CR7Reg,
864 CCReg), 0);
Adhemerval Zanella1c7d69b2012-10-08 18:59:53 +0000865 else
Dale Johannesen5f07d522010-05-20 17:48:26 +0000866 IntCR = SDValue(CurDAG->getMachineNode(PPC::MFCRpseud, dl, MVT::i32,
867 CR7Reg, CCReg), 0);
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000868
Dan Gohman475871a2008-07-27 21:46:04 +0000869 SDValue Ops[] = { IntCR, getI32Imm((32-(3-Idx)) & 31),
Evan Cheng0b828e02006-08-27 08:14:06 +0000870 getI32Imm(31), getI32Imm(31) };
Chris Lattnerfe39edd2008-01-08 06:46:30 +0000871 if (OtherCondIdx == -1 && !Inv)
Owen Anderson825b72b2009-08-11 20:47:22 +0000872 return CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32, Ops, 4);
Chris Lattnerfe39edd2008-01-08 06:46:30 +0000873
874 // Get the specified bit.
Dan Gohman475871a2008-07-27 21:46:04 +0000875 SDValue Tmp =
Michael Liao2a8bea72013-04-19 22:22:57 +0000876 SDValue(CurDAG->getMachineNode(PPC::RLWINM, dl, MVT::i32, Ops), 0);
Chris Lattnerfe39edd2008-01-08 06:46:30 +0000877 if (Inv) {
878 assert(OtherCondIdx == -1 && "Can't have split plus negation");
Owen Anderson825b72b2009-08-11 20:47:22 +0000879 return CurDAG->SelectNodeTo(N, PPC::XORI, MVT::i32, Tmp, getI32Imm(1));
Chris Lattner222adac2005-10-06 19:03:35 +0000880 }
Chris Lattnerfe39edd2008-01-08 06:46:30 +0000881
882 // Otherwise, we have to turn an operation like SETONE -> SETOLT | SETOGT.
883 // We already got the bit for the first part of the comparison (e.g. SETULE).
884
885 // Get the other bit of the comparison.
886 Ops[1] = getI32Imm((32-(3-OtherCondIdx)) & 31);
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000887 SDValue OtherCond =
Michael Liao2a8bea72013-04-19 22:22:57 +0000888 SDValue(CurDAG->getMachineNode(PPC::RLWINM, dl, MVT::i32, Ops), 0);
Chris Lattnerfe39edd2008-01-08 06:46:30 +0000889
Owen Anderson825b72b2009-08-11 20:47:22 +0000890 return CurDAG->SelectNodeTo(N, PPC::OR, MVT::i32, Tmp, OtherCond);
Chris Lattner222adac2005-10-06 19:03:35 +0000891}
Chris Lattner2b63e4c2005-10-06 18:56:10 +0000892
Chris Lattner6a16f6a2005-10-06 19:07:45 +0000893
Chris Lattnera5a91b12005-08-17 19:33:03 +0000894// Select - Convert the specified operand from a target-independent to a
895// target-specific node if it hasn't already been changed.
Dan Gohmaneeb3a002010-01-05 01:24:18 +0000896SDNode *PPCDAGToDAGISel::Select(SDNode *N) {
Andrew Trickac6d9be2013-05-25 02:42:55 +0000897 SDLoc dl(N);
Dan Gohmane8be6c62008-07-17 19:10:17 +0000898 if (N->isMachineOpcode())
Evan Cheng64a752f2006-08-11 09:08:15 +0000899 return NULL; // Already selected.
Chris Lattnerd3d2cf52005-09-29 00:59:32 +0000900
Chris Lattnera5a91b12005-08-17 19:33:03 +0000901 switch (N->getOpcode()) {
Chris Lattner19c09072005-09-07 23:45:15 +0000902 default: break;
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000903
Jim Laskey78f97f32006-12-12 13:23:43 +0000904 case ISD::Constant: {
Owen Anderson825b72b2009-08-11 20:47:22 +0000905 if (N->getValueType(0) == MVT::i64) {
Jim Laskey78f97f32006-12-12 13:23:43 +0000906 // Get 64 bit value.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000907 int64_t Imm = cast<ConstantSDNode>(N)->getZExtValue();
Jim Laskey78f97f32006-12-12 13:23:43 +0000908 // Assume no remaining bits.
909 unsigned Remainder = 0;
910 // Assume no shift required.
911 unsigned Shift = 0;
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000912
Jim Laskey78f97f32006-12-12 13:23:43 +0000913 // If it can't be represented as a 32 bit value.
Benjamin Kramer34247a02010-03-29 21:13:41 +0000914 if (!isInt<32>(Imm)) {
Michael J. Spencerc6af2432013-05-24 22:23:49 +0000915 Shift = countTrailingZeros<uint64_t>(Imm);
Jim Laskey78f97f32006-12-12 13:23:43 +0000916 int64_t ImmSh = static_cast<uint64_t>(Imm) >> Shift;
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000917
Jim Laskey78f97f32006-12-12 13:23:43 +0000918 // If the shifted value fits 32 bits.
Benjamin Kramer34247a02010-03-29 21:13:41 +0000919 if (isInt<32>(ImmSh)) {
Jim Laskey78f97f32006-12-12 13:23:43 +0000920 // Go with the shifted value.
921 Imm = ImmSh;
922 } else {
923 // Still stuck with a 64 bit value.
924 Remainder = Imm;
925 Shift = 32;
926 Imm >>= 32;
927 }
928 }
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000929
Jim Laskey78f97f32006-12-12 13:23:43 +0000930 // Intermediate operand.
931 SDNode *Result;
932
933 // Handle first 32 bits.
934 unsigned Lo = Imm & 0xFFFF;
935 unsigned Hi = (Imm >> 16) & 0xFFFF;
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000936
Jim Laskey78f97f32006-12-12 13:23:43 +0000937 // Simple value.
Benjamin Kramer34247a02010-03-29 21:13:41 +0000938 if (isInt<16>(Imm)) {
Jim Laskey78f97f32006-12-12 13:23:43 +0000939 // Just the Lo bits.
Dan Gohman602b0c82009-09-25 18:54:59 +0000940 Result = CurDAG->getMachineNode(PPC::LI8, dl, MVT::i64, getI32Imm(Lo));
Jim Laskey78f97f32006-12-12 13:23:43 +0000941 } else if (Lo) {
942 // Handle the Hi bits.
943 unsigned OpC = Hi ? PPC::LIS8 : PPC::LI8;
Dan Gohman602b0c82009-09-25 18:54:59 +0000944 Result = CurDAG->getMachineNode(OpC, dl, MVT::i64, getI32Imm(Hi));
Jim Laskey78f97f32006-12-12 13:23:43 +0000945 // And Lo bits.
Dan Gohman602b0c82009-09-25 18:54:59 +0000946 Result = CurDAG->getMachineNode(PPC::ORI8, dl, MVT::i64,
947 SDValue(Result, 0), getI32Imm(Lo));
Jim Laskey78f97f32006-12-12 13:23:43 +0000948 } else {
949 // Just the Hi bits.
Dan Gohman602b0c82009-09-25 18:54:59 +0000950 Result = CurDAG->getMachineNode(PPC::LIS8, dl, MVT::i64, getI32Imm(Hi));
Jim Laskey78f97f32006-12-12 13:23:43 +0000951 }
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000952
Jim Laskey78f97f32006-12-12 13:23:43 +0000953 // If no shift, we're done.
954 if (!Shift) return Result;
955
956 // Shift for next step if the upper 32-bits were not zero.
957 if (Imm) {
Dan Gohman602b0c82009-09-25 18:54:59 +0000958 Result = CurDAG->getMachineNode(PPC::RLDICR, dl, MVT::i64,
959 SDValue(Result, 0),
960 getI32Imm(Shift),
961 getI32Imm(63 - Shift));
Jim Laskey78f97f32006-12-12 13:23:43 +0000962 }
963
964 // Add in the last bits as required.
965 if ((Hi = (Remainder >> 16) & 0xFFFF)) {
Dan Gohman602b0c82009-09-25 18:54:59 +0000966 Result = CurDAG->getMachineNode(PPC::ORIS8, dl, MVT::i64,
967 SDValue(Result, 0), getI32Imm(Hi));
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000968 }
Jim Laskey78f97f32006-12-12 13:23:43 +0000969 if ((Lo = Remainder & 0xFFFF)) {
Dan Gohman602b0c82009-09-25 18:54:59 +0000970 Result = CurDAG->getMachineNode(PPC::ORI8, dl, MVT::i64,
971 SDValue(Result, 0), getI32Imm(Lo));
Jim Laskey78f97f32006-12-12 13:23:43 +0000972 }
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000973
Jim Laskey78f97f32006-12-12 13:23:43 +0000974 return Result;
975 }
976 break;
977 }
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000978
Evan Cheng34167212006-02-09 00:37:58 +0000979 case ISD::SETCC:
Dan Gohmaneeb3a002010-01-05 01:24:18 +0000980 return SelectSETCC(N);
Evan Cheng34167212006-02-09 00:37:58 +0000981 case PPCISD::GlobalBaseReg:
Evan Cheng9ade2182006-08-26 05:34:46 +0000982 return getGlobalBaseReg();
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000983
Chris Lattnere28e40a2005-08-25 00:45:43 +0000984 case ISD::FrameIndex: {
985 int FI = cast<FrameIndexSDNode>(N)->getIndex();
Dan Gohmaneeb3a002010-01-05 01:24:18 +0000986 SDValue TFI = CurDAG->getTargetFrameIndex(FI, N->getValueType(0));
987 unsigned Opc = N->getValueType(0) == MVT::i32 ? PPC::ADDI : PPC::ADDI8;
Chris Lattnerccbe2ec2006-08-15 23:48:22 +0000988 if (N->hasOneUse())
Dan Gohmaneeb3a002010-01-05 01:24:18 +0000989 return CurDAG->SelectNodeTo(N, Opc, N->getValueType(0), TFI,
Evan Cheng95514ba2006-08-26 08:00:10 +0000990 getSmallIPtrImm(0));
Dan Gohmaneeb3a002010-01-05 01:24:18 +0000991 return CurDAG->getMachineNode(Opc, dl, N->getValueType(0), TFI,
Dan Gohman602b0c82009-09-25 18:54:59 +0000992 getSmallIPtrImm(0));
Chris Lattnere28e40a2005-08-25 00:45:43 +0000993 }
Chris Lattner6d92cad2006-03-26 10:06:40 +0000994
995 case PPCISD::MFCR: {
Dan Gohman475871a2008-07-27 21:46:04 +0000996 SDValue InFlag = N->getOperand(1);
Chris Lattner6d92cad2006-03-26 10:06:40 +0000997 // Use MFOCRF if supported.
Hal Finkelbd5cafd2012-06-11 19:57:01 +0000998 if (PPCSubTarget.hasMFOCRF())
Dan Gohman602b0c82009-09-25 18:54:59 +0000999 return CurDAG->getMachineNode(PPC::MFOCRF, dl, MVT::i32,
1000 N->getOperand(0), InFlag);
Chris Lattner6d92cad2006-03-26 10:06:40 +00001001 else
Dale Johannesen5f07d522010-05-20 17:48:26 +00001002 return CurDAG->getMachineNode(PPC::MFCRpseud, dl, MVT::i32,
1003 N->getOperand(0), InFlag);
Chris Lattner6d92cad2006-03-26 10:06:40 +00001004 }
Andrew Trick6e8f4c42010-12-24 04:28:06 +00001005
Chris Lattner88add102005-09-28 22:50:24 +00001006 case ISD::SDIV: {
Nate Begeman405e3ec2005-10-21 00:02:42 +00001007 // FIXME: since this depends on the setting of the carry flag from the srawi
1008 // we should really be making notes about that for the scheduler.
Andrew Trick6e8f4c42010-12-24 04:28:06 +00001009 // FIXME: It sure would be nice if we could cheaply recognize the
Nate Begeman405e3ec2005-10-21 00:02:42 +00001010 // srl/add/sra pattern the dag combiner will generate for this as
1011 // sra/addze rather than having to handle sdiv ourselves. oh well.
Chris Lattner8784a232005-08-25 17:50:06 +00001012 unsigned Imm;
Chris Lattnerc08f9022006-06-27 00:04:13 +00001013 if (isInt32Immediate(N->getOperand(1), Imm)) {
Dan Gohman475871a2008-07-27 21:46:04 +00001014 SDValue N0 = N->getOperand(0);
Chris Lattner8784a232005-08-25 17:50:06 +00001015 if ((signed)Imm > 0 && isPowerOf2_32(Imm)) {
Evan Cheng7e9b26f2006-02-09 07:17:49 +00001016 SDNode *Op =
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00001017 CurDAG->getMachineNode(PPC::SRAWI, dl, MVT::i32, MVT::Glue,
Dan Gohman602b0c82009-09-25 18:54:59 +00001018 N0, getI32Imm(Log2_32(Imm)));
Andrew Trick6e8f4c42010-12-24 04:28:06 +00001019 return CurDAG->SelectNodeTo(N, PPC::ADDZE, MVT::i32,
Dan Gohman475871a2008-07-27 21:46:04 +00001020 SDValue(Op, 0), SDValue(Op, 1));
Chris Lattner8784a232005-08-25 17:50:06 +00001021 } else if ((signed)Imm < 0 && isPowerOf2_32(-Imm)) {
Evan Cheng7e9b26f2006-02-09 07:17:49 +00001022 SDNode *Op =
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00001023 CurDAG->getMachineNode(PPC::SRAWI, dl, MVT::i32, MVT::Glue,
Dan Gohman602b0c82009-09-25 18:54:59 +00001024 N0, getI32Imm(Log2_32(-Imm)));
Dan Gohman475871a2008-07-27 21:46:04 +00001025 SDValue PT =
Dan Gohman602b0c82009-09-25 18:54:59 +00001026 SDValue(CurDAG->getMachineNode(PPC::ADDZE, dl, MVT::i32,
1027 SDValue(Op, 0), SDValue(Op, 1)),
Evan Cheng7e9b26f2006-02-09 07:17:49 +00001028 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001029 return CurDAG->SelectNodeTo(N, PPC::NEG, MVT::i32, PT);
Chris Lattner8784a232005-08-25 17:50:06 +00001030 }
1031 }
Andrew Trick6e8f4c42010-12-24 04:28:06 +00001032
Chris Lattner237733e2005-09-29 23:33:31 +00001033 // Other cases are autogenerated.
1034 break;
Chris Lattner047b9522005-08-25 22:04:30 +00001035 }
Andrew Trick6e8f4c42010-12-24 04:28:06 +00001036
Chris Lattner4eab7142006-11-10 02:08:47 +00001037 case ISD::LOAD: {
1038 // Handle preincrement loads.
Dan Gohmaneeb3a002010-01-05 01:24:18 +00001039 LoadSDNode *LD = cast<LoadSDNode>(N);
Owen Andersone50ed302009-08-10 22:56:29 +00001040 EVT LoadedVT = LD->getMemoryVT();
Andrew Trick6e8f4c42010-12-24 04:28:06 +00001041
Chris Lattner4eab7142006-11-10 02:08:47 +00001042 // Normal loads are handled by code generated from the .td file.
1043 if (LD->getAddressingMode() != ISD::PRE_INC)
1044 break;
Andrew Trick6e8f4c42010-12-24 04:28:06 +00001045
Dan Gohman475871a2008-07-27 21:46:04 +00001046 SDValue Offset = LD->getOffset();
Ulrich Weigand0301e792013-03-22 14:58:17 +00001047 if (Offset.getOpcode() == ISD::TargetConstant ||
Chris Lattner5b3bbc72006-11-11 04:53:30 +00001048 Offset.getOpcode() == ISD::TargetGlobalAddress) {
Andrew Trick6e8f4c42010-12-24 04:28:06 +00001049
Chris Lattner0851b4f2006-11-15 19:55:13 +00001050 unsigned Opcode;
1051 bool isSExt = LD->getExtensionType() == ISD::SEXTLOAD;
Owen Anderson825b72b2009-08-11 20:47:22 +00001052 if (LD->getValueType(0) != MVT::i64) {
Chris Lattner0851b4f2006-11-15 19:55:13 +00001053 // Handle PPC32 integer and normal FP loads.
Owen Anderson825b72b2009-08-11 20:47:22 +00001054 assert((!isSExt || LoadedVT == MVT::i16) && "Invalid sext update load");
1055 switch (LoadedVT.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001056 default: llvm_unreachable("Invalid PPC load type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00001057 case MVT::f64: Opcode = PPC::LFDU; break;
1058 case MVT::f32: Opcode = PPC::LFSU; break;
1059 case MVT::i32: Opcode = PPC::LWZU; break;
1060 case MVT::i16: Opcode = isSExt ? PPC::LHAU : PPC::LHZU; break;
1061 case MVT::i1:
1062 case MVT::i8: Opcode = PPC::LBZU; break;
Chris Lattner0851b4f2006-11-15 19:55:13 +00001063 }
1064 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00001065 assert(LD->getValueType(0) == MVT::i64 && "Unknown load result type!");
1066 assert((!isSExt || LoadedVT == MVT::i16) && "Invalid sext update load");
1067 switch (LoadedVT.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001068 default: llvm_unreachable("Invalid PPC load type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00001069 case MVT::i64: Opcode = PPC::LDU; break;
1070 case MVT::i32: Opcode = PPC::LWZU8; break;
1071 case MVT::i16: Opcode = isSExt ? PPC::LHAU8 : PPC::LHZU8; break;
1072 case MVT::i1:
1073 case MVT::i8: Opcode = PPC::LBZU8; break;
Chris Lattner0851b4f2006-11-15 19:55:13 +00001074 }
1075 }
Andrew Trick6e8f4c42010-12-24 04:28:06 +00001076
Dan Gohman475871a2008-07-27 21:46:04 +00001077 SDValue Chain = LD->getChain();
1078 SDValue Base = LD->getBasePtr();
Dan Gohman475871a2008-07-27 21:46:04 +00001079 SDValue Ops[] = { Offset, Base, Chain };
Dan Gohman602b0c82009-09-25 18:54:59 +00001080 return CurDAG->getMachineNode(Opcode, dl, LD->getValueType(0),
1081 PPCLowering.getPointerTy(),
Michael Liao2a8bea72013-04-19 22:22:57 +00001082 MVT::Other, Ops);
Chris Lattner4eab7142006-11-10 02:08:47 +00001083 } else {
Hal Finkel0fcdd8b2012-06-20 15:43:03 +00001084 unsigned Opcode;
1085 bool isSExt = LD->getExtensionType() == ISD::SEXTLOAD;
1086 if (LD->getValueType(0) != MVT::i64) {
1087 // Handle PPC32 integer and normal FP loads.
1088 assert((!isSExt || LoadedVT == MVT::i16) && "Invalid sext update load");
1089 switch (LoadedVT.getSimpleVT().SimpleTy) {
1090 default: llvm_unreachable("Invalid PPC load type!");
1091 case MVT::f64: Opcode = PPC::LFDUX; break;
1092 case MVT::f32: Opcode = PPC::LFSUX; break;
1093 case MVT::i32: Opcode = PPC::LWZUX; break;
1094 case MVT::i16: Opcode = isSExt ? PPC::LHAUX : PPC::LHZUX; break;
1095 case MVT::i1:
1096 case MVT::i8: Opcode = PPC::LBZUX; break;
1097 }
1098 } else {
1099 assert(LD->getValueType(0) == MVT::i64 && "Unknown load result type!");
1100 assert((!isSExt || LoadedVT == MVT::i16 || LoadedVT == MVT::i32) &&
1101 "Invalid sext update load");
1102 switch (LoadedVT.getSimpleVT().SimpleTy) {
1103 default: llvm_unreachable("Invalid PPC load type!");
1104 case MVT::i64: Opcode = PPC::LDUX; break;
1105 case MVT::i32: Opcode = isSExt ? PPC::LWAUX : PPC::LWZUX8; break;
1106 case MVT::i16: Opcode = isSExt ? PPC::LHAUX8 : PPC::LHZUX8; break;
1107 case MVT::i1:
1108 case MVT::i8: Opcode = PPC::LBZUX8; break;
1109 }
1110 }
1111
1112 SDValue Chain = LD->getChain();
1113 SDValue Base = LD->getBasePtr();
Ulrich Weigand881a7152013-03-22 14:58:48 +00001114 SDValue Ops[] = { Base, Offset, Chain };
Hal Finkel0fcdd8b2012-06-20 15:43:03 +00001115 return CurDAG->getMachineNode(Opcode, dl, LD->getValueType(0),
1116 PPCLowering.getPointerTy(),
Michael Liao2a8bea72013-04-19 22:22:57 +00001117 MVT::Other, Ops);
Chris Lattner4eab7142006-11-10 02:08:47 +00001118 }
1119 }
Andrew Trick6e8f4c42010-12-24 04:28:06 +00001120
Nate Begemancffc32b2005-08-18 07:30:46 +00001121 case ISD::AND: {
Nate Begemanf42f1332006-09-22 05:01:56 +00001122 unsigned Imm, Imm2, SH, MB, ME;
Hal Finkel97d047d2012-08-28 02:10:15 +00001123 uint64_t Imm64;
Nate Begemanf42f1332006-09-22 05:01:56 +00001124
Nate Begemancffc32b2005-08-18 07:30:46 +00001125 // If this is an and of a value rotated between 0 and 31 bits and then and'd
1126 // with a mask, emit rlwinm
Chris Lattnerc08f9022006-06-27 00:04:13 +00001127 if (isInt32Immediate(N->getOperand(1), Imm) &&
Gabor Greifba36cb52008-08-28 21:40:38 +00001128 isRotateAndMask(N->getOperand(0).getNode(), Imm, false, SH, MB, ME)) {
Dan Gohman475871a2008-07-27 21:46:04 +00001129 SDValue Val = N->getOperand(0).getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +00001130 SDValue Ops[] = { Val, getI32Imm(SH), getI32Imm(MB), getI32Imm(ME) };
Owen Anderson825b72b2009-08-11 20:47:22 +00001131 return CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32, Ops, 4);
Nate Begemancffc32b2005-08-18 07:30:46 +00001132 }
Nate Begemanf42f1332006-09-22 05:01:56 +00001133 // If this is just a masked value where the input is not handled above, and
1134 // is not a rotate-left (handled by a pattern in the .td file), emit rlwinm
1135 if (isInt32Immediate(N->getOperand(1), Imm) &&
Andrew Trick6e8f4c42010-12-24 04:28:06 +00001136 isRunOfOnes(Imm, MB, ME) &&
Nate Begemanf42f1332006-09-22 05:01:56 +00001137 N->getOperand(0).getOpcode() != ISD::ROTL) {
Dan Gohman475871a2008-07-27 21:46:04 +00001138 SDValue Val = N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +00001139 SDValue Ops[] = { Val, getI32Imm(0), getI32Imm(MB), getI32Imm(ME) };
Owen Anderson825b72b2009-08-11 20:47:22 +00001140 return CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32, Ops, 4);
Nate Begemanf42f1332006-09-22 05:01:56 +00001141 }
Hal Finkel97d047d2012-08-28 02:10:15 +00001142 // If this is a 64-bit zero-extension mask, emit rldicl.
1143 if (isInt64Immediate(N->getOperand(1).getNode(), Imm64) &&
1144 isMask_64(Imm64)) {
1145 SDValue Val = N->getOperand(0);
1146 MB = 64 - CountTrailingOnes_64(Imm64);
1147 SDValue Ops[] = { Val, getI32Imm(0), getI32Imm(MB) };
1148 return CurDAG->SelectNodeTo(N, PPC::RLDICL, MVT::i64, Ops, 3);
1149 }
Nate Begemanf42f1332006-09-22 05:01:56 +00001150 // AND X, 0 -> 0, not "rlwinm 32".
1151 if (isInt32Immediate(N->getOperand(1), Imm) && (Imm == 0)) {
Dan Gohman475871a2008-07-27 21:46:04 +00001152 ReplaceUses(SDValue(N, 0), N->getOperand(1));
Nate Begemanf42f1332006-09-22 05:01:56 +00001153 return NULL;
1154 }
Nate Begeman50fb3c42005-12-24 01:00:15 +00001155 // ISD::OR doesn't get all the bitfield insertion fun.
1156 // (and (or x, c1), c2) where isRunOfOnes(~(c1^c2)) is a bitfield insert
Andrew Trick6e8f4c42010-12-24 04:28:06 +00001157 if (isInt32Immediate(N->getOperand(1), Imm) &&
Nate Begeman50fb3c42005-12-24 01:00:15 +00001158 N->getOperand(0).getOpcode() == ISD::OR &&
Chris Lattnerc08f9022006-06-27 00:04:13 +00001159 isInt32Immediate(N->getOperand(0).getOperand(1), Imm2)) {
Chris Lattnerc9a5ef52006-01-05 18:32:49 +00001160 unsigned MB, ME;
Nate Begeman50fb3c42005-12-24 01:00:15 +00001161 Imm = ~(Imm^Imm2);
1162 if (isRunOfOnes(Imm, MB, ME)) {
Dan Gohman475871a2008-07-27 21:46:04 +00001163 SDValue Ops[] = { N->getOperand(0).getOperand(0),
Evan Cheng0b828e02006-08-27 08:14:06 +00001164 N->getOperand(0).getOperand(1),
1165 getI32Imm(0), getI32Imm(MB),getI32Imm(ME) };
Michael Liao2a8bea72013-04-19 22:22:57 +00001166 return CurDAG->getMachineNode(PPC::RLWIMI, dl, MVT::i32, Ops);
Nate Begeman50fb3c42005-12-24 01:00:15 +00001167 }
1168 }
Andrew Trick6e8f4c42010-12-24 04:28:06 +00001169
Chris Lattner237733e2005-09-29 23:33:31 +00001170 // Other cases are autogenerated.
1171 break;
Nate Begemancffc32b2005-08-18 07:30:46 +00001172 }
Nate Begeman02b88a42005-08-19 00:38:14 +00001173 case ISD::OR:
Owen Anderson825b72b2009-08-11 20:47:22 +00001174 if (N->getValueType(0) == MVT::i32)
Chris Lattnerccbe2ec2006-08-15 23:48:22 +00001175 if (SDNode *I = SelectBitfieldInsert(N))
1176 return I;
Andrew Trick6e8f4c42010-12-24 04:28:06 +00001177
Chris Lattner237733e2005-09-29 23:33:31 +00001178 // Other cases are autogenerated.
1179 break;
Nate Begemanc15ed442005-08-18 23:38:00 +00001180 case ISD::SHL: {
1181 unsigned Imm, SH, MB, ME;
Gabor Greifba36cb52008-08-28 21:40:38 +00001182 if (isOpcWithIntImmediate(N->getOperand(0).getNode(), ISD::AND, Imm) &&
Nate Begeman2d5aff72005-10-19 18:42:01 +00001183 isRotateAndMask(N, Imm, true, SH, MB, ME)) {
Dan Gohman475871a2008-07-27 21:46:04 +00001184 SDValue Ops[] = { N->getOperand(0).getOperand(0),
Evan Cheng0b828e02006-08-27 08:14:06 +00001185 getI32Imm(SH), getI32Imm(MB), getI32Imm(ME) };
Owen Anderson825b72b2009-08-11 20:47:22 +00001186 return CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32, Ops, 4);
Nate Begeman8d948322005-10-19 01:12:32 +00001187 }
Andrew Trick6e8f4c42010-12-24 04:28:06 +00001188
Nate Begeman2d5aff72005-10-19 18:42:01 +00001189 // Other cases are autogenerated.
1190 break;
Nate Begemanc15ed442005-08-18 23:38:00 +00001191 }
1192 case ISD::SRL: {
1193 unsigned Imm, SH, MB, ME;
Gabor Greifba36cb52008-08-28 21:40:38 +00001194 if (isOpcWithIntImmediate(N->getOperand(0).getNode(), ISD::AND, Imm) &&
Andrew Trick6e8f4c42010-12-24 04:28:06 +00001195 isRotateAndMask(N, Imm, true, SH, MB, ME)) {
Dan Gohman475871a2008-07-27 21:46:04 +00001196 SDValue Ops[] = { N->getOperand(0).getOperand(0),
Evan Cheng0b828e02006-08-27 08:14:06 +00001197 getI32Imm(SH), getI32Imm(MB), getI32Imm(ME) };
Owen Anderson825b72b2009-08-11 20:47:22 +00001198 return CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32, Ops, 4);
Nate Begeman8d948322005-10-19 01:12:32 +00001199 }
Andrew Trick6e8f4c42010-12-24 04:28:06 +00001200
Nate Begeman2d5aff72005-10-19 18:42:01 +00001201 // Other cases are autogenerated.
1202 break;
Nate Begemanc15ed442005-08-18 23:38:00 +00001203 }
Chris Lattner13794f52005-08-26 18:46:49 +00001204 case ISD::SELECT_CC: {
1205 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(4))->get();
Roman Divacky8e9d6722011-06-20 15:28:39 +00001206 EVT PtrVT = CurDAG->getTargetLoweringInfo().getPointerTy();
1207 bool isPPC64 = (PtrVT == MVT::i64);
Andrew Trick6e8f4c42010-12-24 04:28:06 +00001208
Chris Lattnerc08f9022006-06-27 00:04:13 +00001209 // Handle the setcc cases here. select_cc lhs, 0, 1, 0, cc
Roman Divacky8e9d6722011-06-20 15:28:39 +00001210 if (!isPPC64)
1211 if (ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N->getOperand(1)))
1212 if (ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(N->getOperand(2)))
1213 if (ConstantSDNode *N3C = dyn_cast<ConstantSDNode>(N->getOperand(3)))
1214 if (N1C->isNullValue() && N3C->isNullValue() &&
1215 N2C->getZExtValue() == 1ULL && CC == ISD::SETNE &&
1216 // FIXME: Implement this optzn for PPC64.
1217 N->getValueType(0) == MVT::i32) {
1218 SDNode *Tmp =
1219 CurDAG->getMachineNode(PPC::ADDIC, dl, MVT::i32, MVT::Glue,
1220 N->getOperand(0), getI32Imm(~0U));
1221 return CurDAG->SelectNodeTo(N, PPC::SUBFE, MVT::i32,
1222 SDValue(Tmp, 0), N->getOperand(0),
1223 SDValue(Tmp, 1));
1224 }
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00001225
Dale Johannesenf5f5dce2009-02-06 19:16:40 +00001226 SDValue CCReg = SelectCC(N->getOperand(0), N->getOperand(1), CC, dl);
Chris Lattnerdf4ed632006-11-17 22:10:59 +00001227 unsigned BROpc = getPredicateForSetCC(CC);
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00001228
Chris Lattner919c0322005-10-01 01:35:02 +00001229 unsigned SelectCCOp;
Owen Anderson825b72b2009-08-11 20:47:22 +00001230 if (N->getValueType(0) == MVT::i32)
Chris Lattnerc08f9022006-06-27 00:04:13 +00001231 SelectCCOp = PPC::SELECT_CC_I4;
Owen Anderson825b72b2009-08-11 20:47:22 +00001232 else if (N->getValueType(0) == MVT::i64)
Chris Lattnerc08f9022006-06-27 00:04:13 +00001233 SelectCCOp = PPC::SELECT_CC_I8;
Owen Anderson825b72b2009-08-11 20:47:22 +00001234 else if (N->getValueType(0) == MVT::f32)
Chris Lattner919c0322005-10-01 01:35:02 +00001235 SelectCCOp = PPC::SELECT_CC_F4;
Owen Anderson825b72b2009-08-11 20:47:22 +00001236 else if (N->getValueType(0) == MVT::f64)
Chris Lattner919c0322005-10-01 01:35:02 +00001237 SelectCCOp = PPC::SELECT_CC_F8;
Chris Lattner710ff322006-04-08 22:45:08 +00001238 else
1239 SelectCCOp = PPC::SELECT_CC_VRRC;
1240
Dan Gohman475871a2008-07-27 21:46:04 +00001241 SDValue Ops[] = { CCReg, N->getOperand(2), N->getOperand(3),
Evan Cheng0b828e02006-08-27 08:14:06 +00001242 getI32Imm(BROpc) };
1243 return CurDAG->SelectNodeTo(N, SelectCCOp, N->getValueType(0), Ops, 4);
Chris Lattner13794f52005-08-26 18:46:49 +00001244 }
Hal Finkelb1fd3cd2013-05-15 21:37:41 +00001245 case PPCISD::BDNZ:
1246 case PPCISD::BDZ: {
1247 bool IsPPC64 = PPCSubTarget.isPPC64();
1248 SDValue Ops[] = { N->getOperand(1), N->getOperand(0) };
1249 return CurDAG->SelectNodeTo(N, N->getOpcode() == PPCISD::BDNZ ?
1250 (IsPPC64 ? PPC::BDNZ8 : PPC::BDNZ) :
1251 (IsPPC64 ? PPC::BDZ8 : PPC::BDZ),
1252 MVT::Other, Ops, 2);
1253 }
Chris Lattner18258c62006-11-17 22:37:34 +00001254 case PPCISD::COND_BRANCH: {
Dan Gohmancbb7ab22008-11-05 17:16:24 +00001255 // Op #0 is the Chain.
Chris Lattner18258c62006-11-17 22:37:34 +00001256 // Op #1 is the PPC::PRED_* number.
1257 // Op #2 is the CR#
1258 // Op #3 is the Dest MBB
Dan Gohman8be6bbe2008-11-05 04:14:16 +00001259 // Op #4 is the Flag.
Evan Cheng2bda17c2007-06-29 01:25:06 +00001260 // Prevent PPC::PRED_* from being selected into LI.
Dan Gohman475871a2008-07-27 21:46:04 +00001261 SDValue Pred =
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001262 getI32Imm(cast<ConstantSDNode>(N->getOperand(1))->getZExtValue());
Dan Gohman475871a2008-07-27 21:46:04 +00001263 SDValue Ops[] = { Pred, N->getOperand(2), N->getOperand(3),
Chris Lattner18258c62006-11-17 22:37:34 +00001264 N->getOperand(0), N->getOperand(4) };
Owen Anderson825b72b2009-08-11 20:47:22 +00001265 return CurDAG->SelectNodeTo(N, PPC::BCC, MVT::Other, Ops, 5);
Chris Lattner18258c62006-11-17 22:37:34 +00001266 }
Nate Begeman81e80972006-03-17 01:40:33 +00001267 case ISD::BR_CC: {
Chris Lattner2fbb4572005-08-21 18:50:37 +00001268 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(1))->get();
Dale Johannesenf5f5dce2009-02-06 19:16:40 +00001269 SDValue CondCode = SelectCC(N->getOperand(2), N->getOperand(3), CC, dl);
Andrew Trick6e8f4c42010-12-24 04:28:06 +00001270 SDValue Ops[] = { getI32Imm(getPredicateForSetCC(CC)), CondCode,
Evan Cheng0b828e02006-08-27 08:14:06 +00001271 N->getOperand(4), N->getOperand(0) };
Owen Anderson825b72b2009-08-11 20:47:22 +00001272 return CurDAG->SelectNodeTo(N, PPC::BCC, MVT::Other, Ops, 4);
Chris Lattner2fbb4572005-08-21 18:50:37 +00001273 }
Nate Begeman37efe672006-04-22 18:53:45 +00001274 case ISD::BRIND: {
Chris Lattnercf006312006-06-10 01:15:02 +00001275 // FIXME: Should custom lower this.
Dan Gohman475871a2008-07-27 21:46:04 +00001276 SDValue Chain = N->getOperand(0);
1277 SDValue Target = N->getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00001278 unsigned Opc = Target.getValueType() == MVT::i32 ? PPC::MTCTR : PPC::MTCTR8;
Roman Divacky0c9b5592011-06-03 15:47:49 +00001279 unsigned Reg = Target.getValueType() == MVT::i32 ? PPC::BCTR : PPC::BCTR8;
Hal Finkel67724522011-12-08 04:36:44 +00001280 Chain = SDValue(CurDAG->getMachineNode(Opc, dl, MVT::Glue, Target,
Dan Gohman602b0c82009-09-25 18:54:59 +00001281 Chain), 0);
Roman Divacky0c9b5592011-06-03 15:47:49 +00001282 return CurDAG->SelectNodeTo(N, Reg, MVT::Other, Chain);
Nate Begeman37efe672006-04-22 18:53:45 +00001283 }
Bill Schmidt34a9d4b2012-11-27 17:35:46 +00001284 case PPCISD::TOC_ENTRY: {
1285 assert (PPCSubTarget.isPPC64() && "Only supported for 64-bit ABI");
1286
Bill Schmidt53b0b0e2013-02-21 17:12:27 +00001287 // For medium and large code model, we generate two instructions as
1288 // described below. Otherwise we allow SelectCodeCommon to handle this,
1289 // selecting one of LDtoc, LDtocJTI, and LDtocCPT.
1290 CodeModel::Model CModel = TM.getCodeModel();
1291 if (CModel != CodeModel::Medium && CModel != CodeModel::Large)
Bill Schmidt34a9d4b2012-11-27 17:35:46 +00001292 break;
1293
1294 // The first source operand is a TargetGlobalAddress or a
1295 // TargetJumpTable. If it is an externally defined symbol, a symbol
1296 // with common linkage, a function address, or a jump table address,
Bill Schmidt53b0b0e2013-02-21 17:12:27 +00001297 // or if we are generating code for large code model, we generate:
Bill Schmidt34a9d4b2012-11-27 17:35:46 +00001298 // LDtocL(<ga:@sym>, ADDIStocHA(%X2, <ga:@sym>))
1299 // Otherwise we generate:
1300 // ADDItocL(ADDIStocHA(%X2, <ga:@sym>), <ga:@sym>)
1301 SDValue GA = N->getOperand(0);
1302 SDValue TOCbase = N->getOperand(1);
1303 SDNode *Tmp = CurDAG->getMachineNode(PPC::ADDIStocHA, dl, MVT::i64,
1304 TOCbase, GA);
1305
Bill Schmidt53b0b0e2013-02-21 17:12:27 +00001306 if (isa<JumpTableSDNode>(GA) || CModel == CodeModel::Large)
Bill Schmidt34a9d4b2012-11-27 17:35:46 +00001307 return CurDAG->getMachineNode(PPC::LDtocL, dl, MVT::i64, GA,
1308 SDValue(Tmp, 0));
1309
1310 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(GA)) {
1311 const GlobalValue *GValue = G->getGlobal();
Bill Schmidt5b7f9212013-01-07 19:29:18 +00001312 const GlobalAlias *GAlias = dyn_cast<GlobalAlias>(GValue);
1313 const GlobalValue *RealGValue = GAlias ?
1314 GAlias->resolveAliasedGlobal(false) : GValue;
1315 const GlobalVariable *GVar = dyn_cast<GlobalVariable>(RealGValue);
1316 assert((GVar || isa<Function>(RealGValue)) &&
Bill Schmidt34a9d4b2012-11-27 17:35:46 +00001317 "Unexpected global value subclass!");
1318
1319 // An external variable is one without an initializer. For these,
1320 // for variables with common linkage, and for Functions, generate
1321 // the LDtocL form.
Bill Schmidt5b7f9212013-01-07 19:29:18 +00001322 if (!GVar || !GVar->hasInitializer() || RealGValue->hasCommonLinkage() ||
1323 RealGValue->hasAvailableExternallyLinkage())
Bill Schmidt34a9d4b2012-11-27 17:35:46 +00001324 return CurDAG->getMachineNode(PPC::LDtocL, dl, MVT::i64, GA,
1325 SDValue(Tmp, 0));
1326 }
1327
1328 return CurDAG->getMachineNode(PPC::ADDItocL, dl, MVT::i64,
1329 SDValue(Tmp, 0), GA);
1330 }
Bill Schmidtb34c79e2013-02-20 15:50:31 +00001331 case PPCISD::VADD_SPLAT: {
Bill Schmidtabc40282013-02-20 20:41:42 +00001332 // This expands into one of three sequences, depending on whether
1333 // the first operand is odd or even, positive or negative.
Bill Schmidtb34c79e2013-02-20 15:50:31 +00001334 assert(isa<ConstantSDNode>(N->getOperand(0)) &&
1335 isa<ConstantSDNode>(N->getOperand(1)) &&
1336 "Invalid operand on VADD_SPLAT!");
Bill Schmidtabc40282013-02-20 20:41:42 +00001337
1338 int Elt = N->getConstantOperandVal(0);
Bill Schmidtb34c79e2013-02-20 15:50:31 +00001339 int EltSize = N->getConstantOperandVal(1);
Bill Schmidtabc40282013-02-20 20:41:42 +00001340 unsigned Opc1, Opc2, Opc3;
Bill Schmidtb34c79e2013-02-20 15:50:31 +00001341 EVT VT;
Bill Schmidtabc40282013-02-20 20:41:42 +00001342
Bill Schmidtb34c79e2013-02-20 15:50:31 +00001343 if (EltSize == 1) {
1344 Opc1 = PPC::VSPLTISB;
1345 Opc2 = PPC::VADDUBM;
Bill Schmidtabc40282013-02-20 20:41:42 +00001346 Opc3 = PPC::VSUBUBM;
Bill Schmidtb34c79e2013-02-20 15:50:31 +00001347 VT = MVT::v16i8;
1348 } else if (EltSize == 2) {
1349 Opc1 = PPC::VSPLTISH;
1350 Opc2 = PPC::VADDUHM;
Bill Schmidtabc40282013-02-20 20:41:42 +00001351 Opc3 = PPC::VSUBUHM;
Bill Schmidtb34c79e2013-02-20 15:50:31 +00001352 VT = MVT::v8i16;
1353 } else {
1354 assert(EltSize == 4 && "Invalid element size on VADD_SPLAT!");
1355 Opc1 = PPC::VSPLTISW;
1356 Opc2 = PPC::VADDUWM;
Bill Schmidtabc40282013-02-20 20:41:42 +00001357 Opc3 = PPC::VSUBUWM;
Bill Schmidtb34c79e2013-02-20 15:50:31 +00001358 VT = MVT::v4i32;
1359 }
Bill Schmidtabc40282013-02-20 20:41:42 +00001360
1361 if ((Elt & 1) == 0) {
1362 // Elt is even, in the range [-32,-18] + [16,30].
1363 //
1364 // Convert: VADD_SPLAT elt, size
1365 // Into: tmp = VSPLTIS[BHW] elt
1366 // VADDU[BHW]M tmp, tmp
1367 // Where: [BHW] = B for size = 1, H for size = 2, W for size = 4
1368 SDValue EltVal = getI32Imm(Elt >> 1);
1369 SDNode *Tmp = CurDAG->getMachineNode(Opc1, dl, VT, EltVal);
1370 SDValue TmpVal = SDValue(Tmp, 0);
1371 return CurDAG->getMachineNode(Opc2, dl, VT, TmpVal, TmpVal);
1372
1373 } else if (Elt > 0) {
1374 // Elt is odd and positive, in the range [17,31].
1375 //
1376 // Convert: VADD_SPLAT elt, size
1377 // Into: tmp1 = VSPLTIS[BHW] elt-16
1378 // tmp2 = VSPLTIS[BHW] -16
1379 // VSUBU[BHW]M tmp1, tmp2
1380 SDValue EltVal = getI32Imm(Elt - 16);
1381 SDNode *Tmp1 = CurDAG->getMachineNode(Opc1, dl, VT, EltVal);
1382 EltVal = getI32Imm(-16);
1383 SDNode *Tmp2 = CurDAG->getMachineNode(Opc1, dl, VT, EltVal);
1384 return CurDAG->getMachineNode(Opc3, dl, VT, SDValue(Tmp1, 0),
1385 SDValue(Tmp2, 0));
1386
1387 } else {
1388 // Elt is odd and negative, in the range [-31,-17].
1389 //
1390 // Convert: VADD_SPLAT elt, size
1391 // Into: tmp1 = VSPLTIS[BHW] elt+16
1392 // tmp2 = VSPLTIS[BHW] -16
1393 // VADDU[BHW]M tmp1, tmp2
1394 SDValue EltVal = getI32Imm(Elt + 16);
1395 SDNode *Tmp1 = CurDAG->getMachineNode(Opc1, dl, VT, EltVal);
1396 EltVal = getI32Imm(-16);
1397 SDNode *Tmp2 = CurDAG->getMachineNode(Opc1, dl, VT, EltVal);
1398 return CurDAG->getMachineNode(Opc2, dl, VT, SDValue(Tmp1, 0),
1399 SDValue(Tmp2, 0));
1400 }
Bill Schmidtb34c79e2013-02-20 15:50:31 +00001401 }
Chris Lattnera5a91b12005-08-17 19:33:03 +00001402 }
Andrew Trick6e8f4c42010-12-24 04:28:06 +00001403
Dan Gohmaneeb3a002010-01-05 01:24:18 +00001404 return SelectCode(N);
Chris Lattnera5a91b12005-08-17 19:33:03 +00001405}
1406
Bill Schmidt42102112013-02-21 00:38:25 +00001407/// PostProcessISelDAG - Perform some late peephole optimizations
1408/// on the DAG representation.
1409void PPCDAGToDAGISel::PostprocessISelDAG() {
1410
1411 // Skip peepholes at -O0.
1412 if (TM.getOptLevel() == CodeGenOpt::None)
1413 return;
1414
1415 // These optimizations are currently supported only for 64-bit SVR4.
1416 if (PPCSubTarget.isDarwin() || !PPCSubTarget.isPPC64())
1417 return;
1418
1419 SelectionDAG::allnodes_iterator Position(CurDAG->getRoot().getNode());
1420 ++Position;
1421
1422 while (Position != CurDAG->allnodes_begin()) {
1423 SDNode *N = --Position;
1424 // Skip dead nodes and any non-machine opcodes.
1425 if (N->use_empty() || !N->isMachineOpcode())
1426 continue;
1427
1428 unsigned FirstOp;
1429 unsigned StorageOpcode = N->getMachineOpcode();
1430
1431 switch (StorageOpcode) {
1432 default: continue;
1433
1434 case PPC::LBZ:
1435 case PPC::LBZ8:
1436 case PPC::LD:
1437 case PPC::LFD:
1438 case PPC::LFS:
1439 case PPC::LHA:
1440 case PPC::LHA8:
1441 case PPC::LHZ:
1442 case PPC::LHZ8:
1443 case PPC::LWA:
1444 case PPC::LWZ:
1445 case PPC::LWZ8:
1446 FirstOp = 0;
1447 break;
1448
1449 case PPC::STB:
1450 case PPC::STB8:
1451 case PPC::STD:
1452 case PPC::STFD:
1453 case PPC::STFS:
1454 case PPC::STH:
1455 case PPC::STH8:
1456 case PPC::STW:
1457 case PPC::STW8:
1458 FirstOp = 1;
1459 break;
1460 }
1461
1462 // If this is a load or store with a zero offset, we may be able to
1463 // fold an add-immediate into the memory operation.
1464 if (!isa<ConstantSDNode>(N->getOperand(FirstOp)) ||
1465 N->getConstantOperandVal(FirstOp) != 0)
1466 continue;
1467
1468 SDValue Base = N->getOperand(FirstOp + 1);
1469 if (!Base.isMachineOpcode())
1470 continue;
1471
1472 unsigned Flags = 0;
1473 bool ReplaceFlags = true;
1474
1475 // When the feeding operation is an add-immediate of some sort,
1476 // determine whether we need to add relocation information to the
1477 // target flags on the immediate operand when we fold it into the
1478 // load instruction.
1479 //
1480 // For something like ADDItocL, the relocation information is
1481 // inferred from the opcode; when we process it in the AsmPrinter,
1482 // we add the necessary relocation there. A load, though, can receive
1483 // relocation from various flavors of ADDIxxx, so we need to carry
1484 // the relocation information in the target flags.
1485 switch (Base.getMachineOpcode()) {
1486 default: continue;
1487
1488 case PPC::ADDI8:
Ulrich Weigand2b0850b2013-03-26 10:55:20 +00001489 case PPC::ADDI:
Bill Schmidt42102112013-02-21 00:38:25 +00001490 // In some cases (such as TLS) the relocation information
1491 // is already in place on the operand, so copying the operand
1492 // is sufficient.
1493 ReplaceFlags = false;
1494 // For these cases, the immediate may not be divisible by 4, in
1495 // which case the fold is illegal for DS-form instructions. (The
1496 // other cases provide aligned addresses and are always safe.)
1497 if ((StorageOpcode == PPC::LWA ||
1498 StorageOpcode == PPC::LD ||
1499 StorageOpcode == PPC::STD) &&
1500 (!isa<ConstantSDNode>(Base.getOperand(1)) ||
1501 Base.getConstantOperandVal(1) % 4 != 0))
1502 continue;
1503 break;
1504 case PPC::ADDIdtprelL:
1505 Flags = PPCII::MO_DTPREL16_LO;
1506 break;
1507 case PPC::ADDItlsldL:
1508 Flags = PPCII::MO_TLSLD16_LO;
1509 break;
1510 case PPC::ADDItocL:
1511 Flags = PPCII::MO_TOC16_LO;
1512 break;
1513 }
1514
1515 // We found an opportunity. Reverse the operands from the add
1516 // immediate and substitute them into the load or store. If
1517 // needed, update the target flags for the immediate operand to
1518 // reflect the necessary relocation information.
1519 DEBUG(dbgs() << "Folding add-immediate into mem-op:\nBase: ");
1520 DEBUG(Base->dump(CurDAG));
1521 DEBUG(dbgs() << "\nN: ");
1522 DEBUG(N->dump(CurDAG));
1523 DEBUG(dbgs() << "\n");
1524
1525 SDValue ImmOpnd = Base.getOperand(1);
1526
1527 // If the relocation information isn't already present on the
1528 // immediate operand, add it now.
1529 if (ReplaceFlags) {
Bill Schmidt05145952013-02-21 14:35:42 +00001530 if (GlobalAddressSDNode *GA = dyn_cast<GlobalAddressSDNode>(ImmOpnd)) {
Andrew Trickac6d9be2013-05-25 02:42:55 +00001531 SDLoc dl(GA);
Bill Schmidt42102112013-02-21 00:38:25 +00001532 const GlobalValue *GV = GA->getGlobal();
1533 ImmOpnd = CurDAG->getTargetGlobalAddress(GV, dl, MVT::i64, 0, Flags);
Bill Schmidt399eafb2013-02-21 17:26:05 +00001534 } else if (ConstantPoolSDNode *CP =
1535 dyn_cast<ConstantPoolSDNode>(ImmOpnd)) {
Bill Schmidt05145952013-02-21 14:35:42 +00001536 const Constant *C = CP->getConstVal();
1537 ImmOpnd = CurDAG->getTargetConstantPool(C, MVT::i64,
1538 CP->getAlignment(),
1539 0, Flags);
Bill Schmidt42102112013-02-21 00:38:25 +00001540 }
1541 }
1542
1543 if (FirstOp == 1) // Store
1544 (void)CurDAG->UpdateNodeOperands(N, N->getOperand(0), ImmOpnd,
1545 Base.getOperand(0), N->getOperand(3));
1546 else // Load
1547 (void)CurDAG->UpdateNodeOperands(N, ImmOpnd, Base.getOperand(0),
1548 N->getOperand(2));
1549
1550 // The add-immediate may now be dead, in which case remove it.
1551 if (Base.getNode()->use_empty())
1552 CurDAG->RemoveDeadNode(Base.getNode());
1553 }
1554}
Chris Lattnera5a91b12005-08-17 19:33:03 +00001555
Chris Lattnercf006312006-06-10 01:15:02 +00001556
Andrew Trick6e8f4c42010-12-24 04:28:06 +00001557/// createPPCISelDag - This pass converts a legalized DAG into a
Chris Lattnera5a91b12005-08-17 19:33:03 +00001558/// PowerPC-specific DAG, ready for instruction scheduling.
1559///
Evan Chengc4c62572006-03-13 23:20:37 +00001560FunctionPass *llvm::createPPCISelDag(PPCTargetMachine &TM) {
Nate Begeman1d9d7422005-10-18 00:28:58 +00001561 return new PPCDAGToDAGISel(TM);
Chris Lattnera5a91b12005-08-17 19:33:03 +00001562}
1563
Krzysztof Parzyszek96848df2013-02-13 17:40:07 +00001564static void initializePassOnce(PassRegistry &Registry) {
1565 const char *Name = "PowerPC DAG->DAG Pattern Instruction Selection";
1566 PassInfo *PI = new PassInfo(Name, "ppc-codegen", &SelectionDAGISel::ID, 0,
1567 false, false);
1568 Registry.registerPass(*PI, true);
1569}
1570
1571void llvm::initializePPCDAGToDAGISelPass(PassRegistry &Registry) {
1572 CALL_ONCE_INITIALIZATION(initializePassOnce);
1573}
1574