blob: 108eb90479037693cdf3f8bb08545940dfe0a8d3 [file] [log] [blame]
Chris Lattner7c90f732006-02-05 05:50:24 +00001//===-- SparcAsmPrinter.cpp - Sparc LLVM assembly writer ------------------===//
Misha Brukmanb5f662f2005-04-21 23:30:14 +00002//
Brian Gaeke4acfd032004-03-04 06:00:41 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukmanb5f662f2005-04-21 23:30:14 +00007//
Brian Gaeke4acfd032004-03-04 06:00:41 +00008//===----------------------------------------------------------------------===//
9//
10// This file contains a printer that converts from our internal representation
Chris Lattner7c90f732006-02-05 05:50:24 +000011// of machine-dependent LLVM code to GAS-format SPARC assembly language.
Brian Gaeke4acfd032004-03-04 06:00:41 +000012//
13//===----------------------------------------------------------------------===//
14
Chris Lattner95b2c7d2006-12-19 22:59:26 +000015#define DEBUG_TYPE "asm-printer"
Chris Lattner7c90f732006-02-05 05:50:24 +000016#include "Sparc.h"
17#include "SparcInstrInfo.h"
Chris Lattner225503a2009-06-19 15:48:10 +000018#include "SparcTargetMachine.h"
Jakob Stoklund Olesencab0abd2013-04-14 04:35:19 +000019#include "MCTargetDesc/SparcBaseInfo.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000020#include "llvm/ADT/SmallString.h"
Chris Lattner1dbed162005-12-17 07:04:29 +000021#include "llvm/CodeGen/AsmPrinter.h"
Brian Gaeke4acfd032004-03-04 06:00:41 +000022#include "llvm/CodeGen/MachineInstr.h"
Chris Lattneraf76e592009-08-22 20:48:53 +000023#include "llvm/MC/MCAsmInfo.h"
Chris Lattner8e089a92010-02-10 00:36:00 +000024#include "llvm/MC/MCStreamer.h"
Chris Lattner325d3dc2009-09-13 17:14:04 +000025#include "llvm/MC/MCSymbol.h"
Evan Cheng3e74d6f2011-08-24 18:08:43 +000026#include "llvm/Support/TargetRegistry.h"
Chris Lattnerb23569a2010-04-04 08:18:47 +000027#include "llvm/Support/raw_ostream.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000028#include "llvm/Target/Mangler.h"
Brian Gaeke4acfd032004-03-04 06:00:41 +000029using namespace llvm;
30
Chris Lattner95b2c7d2006-12-19 22:59:26 +000031namespace {
Nick Lewycky6726b6d2009-10-25 06:33:48 +000032 class SparcAsmPrinter : public AsmPrinter {
Bill Wendling57f0db82009-02-24 08:30:20 +000033 public:
Chris Lattnerb23569a2010-04-04 08:18:47 +000034 explicit SparcAsmPrinter(TargetMachine &TM, MCStreamer &Streamer)
35 : AsmPrinter(TM, Streamer) {}
Brian Gaeke4acfd032004-03-04 06:00:41 +000036
Brian Gaeke4acfd032004-03-04 06:00:41 +000037 virtual const char *getPassName() const {
Chris Lattner7c90f732006-02-05 05:50:24 +000038 return "Sparc Assembly Printer";
Brian Gaeke4acfd032004-03-04 06:00:41 +000039 }
40
Chris Lattner35c33bd2010-04-04 04:47:45 +000041 void printOperand(const MachineInstr *MI, int opNum, raw_ostream &OS);
42 void printMemOperand(const MachineInstr *MI, int opNum, raw_ostream &OS,
Chris Lattnerad7a3e62006-02-10 07:35:42 +000043 const char *Modifier = 0);
Chris Lattner35c33bd2010-04-04 04:47:45 +000044 void printCCOperand(const MachineInstr *MI, int opNum, raw_ostream &OS);
Chris Lattner6788faa2006-01-31 06:49:09 +000045
Chris Lattner745ec062010-01-28 01:48:52 +000046 virtual void EmitInstruction(const MachineInstr *MI) {
Chris Lattner7ad07c42010-04-04 06:12:20 +000047 SmallString<128> Str;
48 raw_svector_ostream OS(Str);
49 printInstruction(MI, OS);
50 OutStreamer.EmitRawText(OS.str());
Chris Lattner745ec062010-01-28 01:48:52 +000051 }
Chris Lattner35c33bd2010-04-04 04:47:45 +000052 void printInstruction(const MachineInstr *MI, raw_ostream &OS);// autogen'd.
Chris Lattnerd95148f2009-09-13 20:19:22 +000053 static const char *getRegisterName(unsigned RegNo);
Chris Lattner05af2612009-09-13 20:08:00 +000054
Anton Korobeynikovf3693302008-10-10 10:15:03 +000055 bool PrintAsmOperand(const MachineInstr *MI, unsigned OpNo,
Chris Lattnerc75c0282010-04-04 05:29:35 +000056 unsigned AsmVariant, const char *ExtraCode,
57 raw_ostream &O);
Anton Korobeynikovf3693302008-10-10 10:15:03 +000058 bool PrintAsmMemoryOperand(const MachineInstr *MI, unsigned OpNo,
Chris Lattnerc75c0282010-04-04 05:29:35 +000059 unsigned AsmVariant, const char *ExtraCode,
60 raw_ostream &O);
Chris Lattnerdb486a62009-09-15 17:46:24 +000061
Chris Lattner35c33bd2010-04-04 04:47:45 +000062 bool printGetPCX(const MachineInstr *MI, unsigned OpNo, raw_ostream &OS);
Chris Lattner0a3f3992010-02-17 18:52:56 +000063
64 virtual bool isBlockOnlyReachableByFallthrough(const MachineBasicBlock *MBB)
65 const;
Venkatraman Govindaraju55caf9c2011-12-25 18:50:24 +000066
67 virtual MachineLocation getDebugValueLocation(const MachineInstr *MI) const;
Brian Gaeke4acfd032004-03-04 06:00:41 +000068 };
69} // end of anonymous namespace
70
Chris Lattner7c90f732006-02-05 05:50:24 +000071#include "SparcGenAsmWriter.inc"
Chris Lattner994b7352005-12-16 06:34:17 +000072
Chris Lattner35c33bd2010-04-04 04:47:45 +000073void SparcAsmPrinter::printOperand(const MachineInstr *MI, int opNum,
74 raw_ostream &O) {
Brian Gaeke446ae112004-06-15 19:52:59 +000075 const MachineOperand &MO = MI->getOperand (opNum);
Jakob Stoklund Olesencab0abd2013-04-14 04:35:19 +000076 unsigned TF = MO.getTargetFlags();
77#ifndef NDEBUG
78 // Verify the target flags.
79 if (MO.isGlobal() || MO.isSymbol() || MO.isCPI()) {
80 if (MI->getOpcode() == SP::CALL)
81 assert(TF == SPII::MO_NO_FLAG &&
82 "Cannot handle target flags on call address");
83 else if (MI->getOpcode() == SP::SETHIi)
84 assert((TF == SPII::MO_HI || TF == SPII::MO_H44 || TF == SPII::MO_HH) &&
85 "Invalid target flags for address operand on sethi");
86 else
87 assert((TF == SPII::MO_LO || TF == SPII::MO_M44 || TF == SPII::MO_L44 ||
88 TF == SPII::MO_HM) &&
89 "Invalid target flags for small address operand");
Brian Gaeke446ae112004-06-15 19:52:59 +000090 }
Jakob Stoklund Olesencab0abd2013-04-14 04:35:19 +000091#endif
92
93 bool CloseParen = true;
94 switch (TF) {
95 default:
96 llvm_unreachable("Unknown target flags on operand");
97 case SPII::MO_NO_FLAG:
98 CloseParen = false;
99 break;
100 case SPII::MO_LO: O << "%lo("; break;
101 case SPII::MO_HI: O << "%hi("; break;
102 case SPII::MO_H44: O << "%h44("; break;
103 case SPII::MO_M44: O << "%m44("; break;
104 case SPII::MO_L44: O << "%l44("; break;
105 case SPII::MO_HH: O << "%hh("; break;
106 case SPII::MO_HM: O << "%hm("; break;
107 }
108
Brian Gaeke62aa28a2004-03-05 08:39:09 +0000109 switch (MO.getType()) {
Chris Lattner2d90ac72006-05-04 18:05:43 +0000110 case MachineOperand::MO_Register:
Benjamin Kramer59085362011-11-06 20:37:06 +0000111 O << "%" << StringRef(getRegisterName(MO.getReg())).lower();
Brian Gaeke446ae112004-06-15 19:52:59 +0000112 break;
Brian Gaeke62aa28a2004-03-05 08:39:09 +0000113
Chris Lattner63b3d712006-05-04 17:21:20 +0000114 case MachineOperand::MO_Immediate:
Chris Lattner9a1ceae2007-12-30 20:49:49 +0000115 O << (int)MO.getImm();
Brian Gaeke446ae112004-06-15 19:52:59 +0000116 break;
Nate Begeman37efe672006-04-22 18:53:45 +0000117 case MachineOperand::MO_MachineBasicBlock:
Chris Lattner1b2eb0e2010-03-13 21:04:28 +0000118 O << *MO.getMBB()->getSymbol();
Brian Gaeke09c13092004-06-17 19:39:23 +0000119 return;
Brian Gaeke62aa28a2004-03-05 08:39:09 +0000120 case MachineOperand::MO_GlobalAddress:
Chris Lattnerd62f1b42010-03-12 21:19:23 +0000121 O << *Mang->getSymbol(MO.getGlobal());
Brian Gaeke446ae112004-06-15 19:52:59 +0000122 break;
Brian Gaeke62aa28a2004-03-05 08:39:09 +0000123 case MachineOperand::MO_ExternalSymbol:
124 O << MO.getSymbolName();
Brian Gaeke446ae112004-06-15 19:52:59 +0000125 break;
Brian Gaeke8a0ae9e2004-06-27 22:50:44 +0000126 case MachineOperand::MO_ConstantPoolIndex:
Chris Lattner33adcfb2009-08-22 21:43:10 +0000127 O << MAI->getPrivateGlobalPrefix() << "CPI" << getFunctionNumber() << "_"
Chris Lattner8aa797a2007-12-30 23:10:15 +0000128 << MO.getIndex();
Brian Gaeke8a0ae9e2004-06-27 22:50:44 +0000129 break;
Brian Gaeke62aa28a2004-03-05 08:39:09 +0000130 default:
Torok Edwinc23197a2009-07-14 16:55:14 +0000131 llvm_unreachable("<unknown operand type>");
Brian Gaeke62aa28a2004-03-05 08:39:09 +0000132 }
Brian Gaeke446ae112004-06-15 19:52:59 +0000133 if (CloseParen) O << ")";
Brian Gaeke62aa28a2004-03-05 08:39:09 +0000134}
135
Chris Lattnerad7a3e62006-02-10 07:35:42 +0000136void SparcAsmPrinter::printMemOperand(const MachineInstr *MI, int opNum,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000137 raw_ostream &O, const char *Modifier) {
138 printOperand(MI, opNum, O);
Anton Korobeynikov5b794b92008-08-07 09:51:25 +0000139
Chris Lattnerad7a3e62006-02-10 07:35:42 +0000140 // If this is an ADD operand, emit it like normal operands.
141 if (Modifier && !strcmp(Modifier, "arith")) {
142 O << ", ";
Chris Lattner35c33bd2010-04-04 04:47:45 +0000143 printOperand(MI, opNum+1, O);
Chris Lattnerad7a3e62006-02-10 07:35:42 +0000144 return;
145 }
Anton Korobeynikov5b794b92008-08-07 09:51:25 +0000146
Dan Gohmand735b802008-10-03 15:45:36 +0000147 if (MI->getOperand(opNum+1).isReg() &&
Chris Lattner7c90f732006-02-05 05:50:24 +0000148 MI->getOperand(opNum+1).getReg() == SP::G0)
Chris Lattner76acc872005-12-18 02:37:35 +0000149 return; // don't print "+%g0"
Dan Gohmand735b802008-10-03 15:45:36 +0000150 if (MI->getOperand(opNum+1).isImm() &&
Chris Lattner9a1ceae2007-12-30 20:49:49 +0000151 MI->getOperand(opNum+1).getImm() == 0)
Chris Lattner76acc872005-12-18 02:37:35 +0000152 return; // don't print "+0"
Anton Korobeynikov5b794b92008-08-07 09:51:25 +0000153
Chris Lattnerbc83fd92005-12-17 20:04:49 +0000154 O << "+";
Jakob Stoklund Olesencab0abd2013-04-14 04:35:19 +0000155 printOperand(MI, opNum+1, O);
Chris Lattnerbc83fd92005-12-17 20:04:49 +0000156}
157
Chris Lattner35c33bd2010-04-04 04:47:45 +0000158bool SparcAsmPrinter::printGetPCX(const MachineInstr *MI, unsigned opNum,
159 raw_ostream &O) {
Chris Lattnerdb486a62009-09-15 17:46:24 +0000160 std::string operand = "";
161 const MachineOperand &MO = MI->getOperand(opNum);
162 switch (MO.getType()) {
Craig Topperbc219812012-02-07 02:50:20 +0000163 default: llvm_unreachable("Operand is not a register");
Chris Lattnerdb486a62009-09-15 17:46:24 +0000164 case MachineOperand::MO_Register:
165 assert(TargetRegisterInfo::isPhysicalRegister(MO.getReg()) &&
166 "Operand is not a physical register ");
Venkatraman Govindarajuc1783082011-01-12 03:52:59 +0000167 assert(MO.getReg() != SP::O7 &&
168 "%o7 is assigned as destination for getpcx!");
Benjamin Kramer59085362011-11-06 20:37:06 +0000169 operand = "%" + StringRef(getRegisterName(MO.getReg())).lower();
Chris Lattnerdb486a62009-09-15 17:46:24 +0000170 break;
171 }
172
Chris Lattnerf3047cd2010-02-17 18:57:19 +0000173 unsigned mfNum = MI->getParent()->getParent()->getFunctionNumber();
Chris Lattnerd3b31a72010-01-27 00:20:02 +0000174 unsigned bbNum = MI->getParent()->getNumber();
Chris Lattnerdb486a62009-09-15 17:46:24 +0000175
Chris Lattnerf3047cd2010-02-17 18:57:19 +0000176 O << '\n' << ".LLGETPCH" << mfNum << '_' << bbNum << ":\n";
177 O << "\tcall\t.LLGETPC" << mfNum << '_' << bbNum << '\n' ;
Chris Lattnerdb486a62009-09-15 17:46:24 +0000178
179 O << "\t sethi\t"
Venkatraman Govindarajuc1783082011-01-12 03:52:59 +0000180 << "%hi(_GLOBAL_OFFSET_TABLE_+(.-.LLGETPCH" << mfNum << '_' << bbNum
181 << ")), " << operand << '\n' ;
Chris Lattnerdb486a62009-09-15 17:46:24 +0000182
Chris Lattnerf3047cd2010-02-17 18:57:19 +0000183 O << ".LLGETPC" << mfNum << '_' << bbNum << ":\n" ;
Chris Lattnerdb486a62009-09-15 17:46:24 +0000184 O << "\tor\t" << operand
Chris Lattner35c33bd2010-04-04 04:47:45 +0000185 << ", %lo(_GLOBAL_OFFSET_TABLE_+(.-.LLGETPCH" << mfNum << '_' << bbNum
186 << ")), " << operand << '\n';
Chris Lattnerdb486a62009-09-15 17:46:24 +0000187 O << "\tadd\t" << operand << ", %o7, " << operand << '\n';
188
189 return true;
190}
191
Chris Lattner35c33bd2010-04-04 04:47:45 +0000192void SparcAsmPrinter::printCCOperand(const MachineInstr *MI, int opNum,
193 raw_ostream &O) {
Chris Lattner9a1ceae2007-12-30 20:49:49 +0000194 int CC = (int)MI->getOperand(opNum).getImm();
Chris Lattner7c90f732006-02-05 05:50:24 +0000195 O << SPARCCondCodeToString((SPCC::CondCodes)CC);
Chris Lattner6788faa2006-01-31 06:49:09 +0000196}
197
Anton Korobeynikovf3693302008-10-10 10:15:03 +0000198/// PrintAsmOperand - Print out an operand for an inline asm expression.
199///
200bool SparcAsmPrinter::PrintAsmOperand(const MachineInstr *MI, unsigned OpNo,
201 unsigned AsmVariant,
Chris Lattnerc75c0282010-04-04 05:29:35 +0000202 const char *ExtraCode,
203 raw_ostream &O) {
Anton Korobeynikov4cf5e2e2008-10-10 20:29:50 +0000204 if (ExtraCode && ExtraCode[0]) {
205 if (ExtraCode[1] != 0) return true; // Unknown modifier.
206
207 switch (ExtraCode[0]) {
Jack Carter0518fca2012-06-26 13:49:27 +0000208 default:
209 // See if this is a generic print operand
210 return AsmPrinter::PrintAsmOperand(MI, OpNo, AsmVariant, ExtraCode, O);
Anton Korobeynikov4cf5e2e2008-10-10 20:29:50 +0000211 case 'r':
212 break;
213 }
214 }
Anton Korobeynikovf3693302008-10-10 10:15:03 +0000215
Chris Lattner35c33bd2010-04-04 04:47:45 +0000216 printOperand(MI, OpNo, O);
Anton Korobeynikovf3693302008-10-10 10:15:03 +0000217
218 return false;
219}
220
221bool SparcAsmPrinter::PrintAsmMemoryOperand(const MachineInstr *MI,
Chris Lattnerc75c0282010-04-04 05:29:35 +0000222 unsigned OpNo, unsigned AsmVariant,
223 const char *ExtraCode,
224 raw_ostream &O) {
Anton Korobeynikovf3693302008-10-10 10:15:03 +0000225 if (ExtraCode && ExtraCode[0])
226 return true; // Unknown modifier
227
228 O << '[';
Chris Lattner35c33bd2010-04-04 04:47:45 +0000229 printMemOperand(MI, OpNo, O);
Anton Korobeynikovf3693302008-10-10 10:15:03 +0000230 O << ']';
231
232 return false;
233}
Douglas Gregor1555a232009-06-16 20:12:29 +0000234
Chris Lattner0a3f3992010-02-17 18:52:56 +0000235/// isBlockOnlyReachableByFallthough - Return true if the basic block has
236/// exactly one predecessor and the control transfer mechanism between
237/// the predecessor and this block is a fall-through.
Chris Lattnereea3f7e2010-03-06 07:02:28 +0000238///
239/// This overrides AsmPrinter's implementation to handle delay slots.
240bool SparcAsmPrinter::
241isBlockOnlyReachableByFallthrough(const MachineBasicBlock *MBB) const {
Chris Lattner0a3f3992010-02-17 18:52:56 +0000242 // If this is a landing pad, it isn't a fall through. If it has no preds,
243 // then nothing falls through to it.
244 if (MBB->isLandingPad() || MBB->pred_empty())
245 return false;
246
247 // If there isn't exactly one predecessor, it can't be a fall through.
248 MachineBasicBlock::const_pred_iterator PI = MBB->pred_begin(), PI2 = PI;
249 ++PI2;
250 if (PI2 != MBB->pred_end())
251 return false;
252
253 // The predecessor has to be immediately before this block.
254 const MachineBasicBlock *Pred = *PI;
255
256 if (!Pred->isLayoutSuccessor(MBB))
257 return false;
258
Chris Lattnereea3f7e2010-03-06 07:02:28 +0000259 // Check if the last terminator is an unconditional branch.
Chris Lattner0a3f3992010-02-17 18:52:56 +0000260 MachineBasicBlock::const_iterator I = Pred->end();
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000261 while (I != Pred->begin() && !(--I)->isTerminator())
Chris Lattnereea3f7e2010-03-06 07:02:28 +0000262 ; // Noop
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000263 return I == Pred->end() || !I->isBarrier();
Chris Lattner0a3f3992010-02-17 18:52:56 +0000264}
265
Venkatraman Govindaraju55caf9c2011-12-25 18:50:24 +0000266MachineLocation SparcAsmPrinter::
267getDebugValueLocation(const MachineInstr *MI) const {
268 assert(MI->getNumOperands() == 4 && "Invalid number of operands!");
269 assert(MI->getOperand(0).isReg() && MI->getOperand(1).isImm() &&
270 "Unexpected MachineOperand types");
271 return MachineLocation(MI->getOperand(0).getReg(),
272 MI->getOperand(1).getImm());
273}
Chris Lattner0a3f3992010-02-17 18:52:56 +0000274
Bob Wilsona96751f2009-06-23 23:59:40 +0000275// Force static initialization.
Daniel Dunbar51b198a2009-07-15 20:24:03 +0000276extern "C" void LLVMInitializeSparcAsmPrinter() {
Daniel Dunbar0c795d62009-07-25 06:49:55 +0000277 RegisterAsmPrinter<SparcAsmPrinter> X(TheSparcTarget);
Chris Lattner87c06d62010-02-04 06:34:01 +0000278 RegisterAsmPrinter<SparcAsmPrinter> Y(TheSparcV9Target);
Daniel Dunbar51b198a2009-07-15 20:24:03 +0000279}