blob: 87d1670ea403cf0d0bfda86a943c5ab5c021429b [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Evan Chengb1712452010-01-27 06:25:16 +000015#define DEBUG_TYPE "x86-isel"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000016#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000017#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000018#include "X86ISelLowering.h"
19#include "X86TargetMachine.h"
Chris Lattner8c6ed052009-09-16 01:46:41 +000020#include "X86TargetObjectFile.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000021#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000022#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000023#include "llvm/DerivedTypes.h"
Chris Lattnerb903bed2009-06-26 21:20:29 +000024#include "llvm/GlobalAlias.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000025#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000026#include "llvm/Function.h"
Chris Lattnerb8105652009-07-20 17:51:36 +000027#include "llvm/Instructions.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000028#include "llvm/Intrinsics.h"
Owen Andersona90b3dc2009-07-15 21:51:10 +000029#include "llvm/LLVMContext.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000030#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000031#include "llvm/CodeGen/MachineFunction.h"
32#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner5e1df8d2010-01-25 23:38:14 +000033#include "llvm/CodeGen/MachineJumpTableInfo.h"
Evan Chenga844bde2008-02-02 04:07:54 +000034#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000035#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000036#include "llvm/CodeGen/PseudoSourceValue.h"
Chris Lattner589c6f62010-01-26 06:28:43 +000037#include "llvm/MC/MCAsmInfo.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000038#include "llvm/MC/MCContext.h"
Daniel Dunbar4e815f82010-03-15 23:51:06 +000039#include "llvm/MC/MCExpr.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000040#include "llvm/MC/MCSymbol.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000041#include "llvm/ADT/BitVector.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000042#include "llvm/ADT/SmallSet.h"
Evan Chengb1712452010-01-27 06:25:16 +000043#include "llvm/ADT/Statistic.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000044#include "llvm/ADT/StringExtras.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000045#include "llvm/ADT/VectorExtras.h"
Mon P Wang3c81d352008-11-23 04:37:22 +000046#include "llvm/Support/CommandLine.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000047#include "llvm/Support/Debug.h"
Bill Wendlingec041eb2010-03-12 19:20:40 +000048#include "llvm/Support/Dwarf.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000049#include "llvm/Support/ErrorHandling.h"
50#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000051#include "llvm/Support/raw_ostream.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000052using namespace llvm;
Bill Wendlingec041eb2010-03-12 19:20:40 +000053using namespace dwarf;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000054
Evan Chengb1712452010-01-27 06:25:16 +000055STATISTIC(NumTailCalls, "Number of tail calls");
56
Mon P Wang3c81d352008-11-23 04:37:22 +000057static cl::opt<bool>
Mon P Wang9f22a4a2008-11-24 02:10:43 +000058DisableMMX("disable-mmx", cl::Hidden, cl::desc("Disable use of MMX"));
Mon P Wang3c81d352008-11-23 04:37:22 +000059
Evan Cheng10e86422008-04-25 19:11:04 +000060// Forward declarations.
Owen Andersone50ed302009-08-10 22:56:29 +000061static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +000062 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000063
Chris Lattnerf0144122009-07-28 03:13:23 +000064static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
65 switch (TM.getSubtarget<X86Subtarget>().TargetType) {
66 default: llvm_unreachable("unknown subtarget type");
67 case X86Subtarget::isDarwin:
Bill Wendling757e75b2010-03-15 19:04:37 +000068 if (TM.getSubtarget<X86Subtarget>().is64Bit())
69 return new X8664_MachoTargetObjectFile();
Anton Korobeynikov293d5922010-02-21 20:28:15 +000070 return new TargetLoweringObjectFileMachO();
Chris Lattnerf0144122009-07-28 03:13:23 +000071 case X86Subtarget::isELF:
Anton Korobeynikov9184b252010-02-15 22:35:59 +000072 if (TM.getSubtarget<X86Subtarget>().is64Bit())
73 return new X8664_ELFTargetObjectFile(TM);
74 return new X8632_ELFTargetObjectFile(TM);
Chris Lattnerf0144122009-07-28 03:13:23 +000075 case X86Subtarget::isMingw:
76 case X86Subtarget::isCygwin:
77 case X86Subtarget::isWindows:
78 return new TargetLoweringObjectFileCOFF();
79 }
Chris Lattnerf0144122009-07-28 03:13:23 +000080}
81
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +000082X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000083 : TargetLowering(TM, createTLOF(TM)) {
Evan Cheng559806f2006-01-27 08:10:46 +000084 Subtarget = &TM.getSubtarget<X86Subtarget>();
Dale Johannesenf1fc3a82007-09-23 14:52:20 +000085 X86ScalarSSEf64 = Subtarget->hasSSE2();
86 X86ScalarSSEf32 = Subtarget->hasSSE1();
Evan Cheng25ab6902006-09-08 06:48:29 +000087 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000088
Anton Korobeynikov2365f512007-07-14 14:06:15 +000089 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000090 TD = getTargetData();
Anton Korobeynikov2365f512007-07-14 14:06:15 +000091
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000092 // Set up the TargetLowering object.
93
94 // X86 is weird, it always uses i8 for shift amounts and setcc results.
Owen Anderson825b72b2009-08-11 20:47:22 +000095 setShiftAmountType(MVT::i8);
Duncan Sands03228082008-11-23 15:47:28 +000096 setBooleanContents(ZeroOrOneBooleanContent);
Evan Cheng211ffa12010-05-19 20:19:50 +000097 setSchedulingPreference(Sched::RegPressure);
Evan Cheng25ab6902006-09-08 06:48:29 +000098 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +000099
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000100 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +0000101 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000102 setUseUnderscoreSetJmp(false);
103 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000104 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000105 // MS runtime is weird: it exports _setjmp, but longjmp!
106 setUseUnderscoreSetJmp(true);
107 setUseUnderscoreLongJmp(false);
108 } else {
109 setUseUnderscoreSetJmp(true);
110 setUseUnderscoreLongJmp(true);
111 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000112
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000113 // Set up the register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000114 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
Dan Gohman71edb242010-04-30 18:30:26 +0000115 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000116 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng25ab6902006-09-08 06:48:29 +0000117 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000118 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000119
Owen Anderson825b72b2009-08-11 20:47:22 +0000120 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +0000121
Scott Michelfdc40a02009-02-17 22:15:04 +0000122 // We don't accept any truncstore of integer registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000123 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000124 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000125 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000126 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000127 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
128 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
Evan Cheng7f042682008-10-15 02:05:31 +0000129
130 // SETOEQ and SETUNE require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000131 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
132 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
133 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
134 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
135 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
136 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000137
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000138 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
139 // operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000140 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
141 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
142 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000143
Evan Cheng25ab6902006-09-08 06:48:29 +0000144 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000145 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
146 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
Eli Friedman948e95a2009-05-23 09:59:16 +0000147 } else if (!UseSoftFloat) {
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000148 // We have an algorithm for SSE2->double, and we turn this into a
149 // 64-bit FILD followed by conditional FADD for other targets.
150 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Eli Friedman948e95a2009-05-23 09:59:16 +0000151 // We have an algorithm for SSE2, and we turn this into a 64-bit
152 // FILD for other targets.
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000153 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000154 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000155
156 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
157 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000158 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
159 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000160
Devang Patel6a784892009-06-05 18:48:29 +0000161 if (!UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000162 // SSE has no i16 to fp conversion, only i32
163 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000164 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000165 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000166 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000167 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000168 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
169 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000170 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000171 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000172 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
173 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000174 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000175
Dale Johannesen73328d12007-09-19 23:55:34 +0000176 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
177 // are Legal, f80 is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000178 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
179 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000180
Evan Cheng02568ff2006-01-30 22:13:22 +0000181 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
182 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000183 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
184 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
Evan Cheng02568ff2006-01-30 22:13:22 +0000185
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000186 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000187 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000188 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000189 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000190 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000191 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
192 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000193 }
194
195 // Handle FP_TO_UINT by promoting the destination to a larger signed
196 // conversion.
Owen Anderson825b72b2009-08-11 20:47:22 +0000197 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
198 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
199 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000200
Evan Cheng25ab6902006-09-08 06:48:29 +0000201 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000202 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
203 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Eli Friedman948e95a2009-05-23 09:59:16 +0000204 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000205 if (X86ScalarSSEf32 && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000206 // Expand FP_TO_UINT into a select.
207 // FIXME: We would like to use a Custom expander here eventually to do
208 // the optimal thing for SSE vs. the default expansion in the legalizer.
Owen Anderson825b72b2009-08-11 20:47:22 +0000209 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000210 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000211 // With SSE3 we can use fisttpll to convert to a signed i64; without
212 // SSE, we're stuck with a fistpll.
Owen Anderson825b72b2009-08-11 20:47:22 +0000213 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000214 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000215
Chris Lattner399610a2006-12-05 18:22:22 +0000216 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Dale Johannesenacbf6342010-05-21 18:44:47 +0000217 if (!X86ScalarSSEf64) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000218 setOperationAction(ISD::BIT_CONVERT , MVT::f32 , Expand);
219 setOperationAction(ISD::BIT_CONVERT , MVT::i32 , Expand);
Dale Johannesene39859a2010-05-21 18:40:15 +0000220 if (Subtarget->is64Bit()) {
Dale Johannesen7d07b482010-05-21 00:52:33 +0000221 setOperationAction(ISD::BIT_CONVERT , MVT::f64 , Expand);
Dale Johannesene39859a2010-05-21 18:40:15 +0000222 // Without SSE, i64->f64 goes through memory; i64->MMX is Legal.
223 if (Subtarget->hasMMX() && !DisableMMX)
224 setOperationAction(ISD::BIT_CONVERT , MVT::i64 , Custom);
225 else
226 setOperationAction(ISD::BIT_CONVERT , MVT::i64 , Expand);
Dale Johannesen7d07b482010-05-21 00:52:33 +0000227 }
Chris Lattnerf3597a12006-12-05 18:45:06 +0000228 }
Chris Lattner21f66852005-12-23 05:15:23 +0000229
Dan Gohmanb00ee212008-02-18 19:34:53 +0000230 // Scalar integer divide and remainder are lowered to use operations that
231 // produce two results, to match the available instructions. This exposes
232 // the two-result form to trivial CSE, which is able to combine x/y and x%y
233 // into a single instruction.
234 //
235 // Scalar integer multiply-high is also lowered to use two-result
236 // operations, to match the available instructions. However, plain multiply
237 // (low) operations are left as Legal, as there are single-result
238 // instructions for this in x86. Using the two-result multiply instructions
239 // when both high and low results are needed must be arranged by dagcombine.
Owen Anderson825b72b2009-08-11 20:47:22 +0000240 setOperationAction(ISD::MULHS , MVT::i8 , Expand);
241 setOperationAction(ISD::MULHU , MVT::i8 , Expand);
242 setOperationAction(ISD::SDIV , MVT::i8 , Expand);
243 setOperationAction(ISD::UDIV , MVT::i8 , Expand);
244 setOperationAction(ISD::SREM , MVT::i8 , Expand);
245 setOperationAction(ISD::UREM , MVT::i8 , Expand);
246 setOperationAction(ISD::MULHS , MVT::i16 , Expand);
247 setOperationAction(ISD::MULHU , MVT::i16 , Expand);
248 setOperationAction(ISD::SDIV , MVT::i16 , Expand);
249 setOperationAction(ISD::UDIV , MVT::i16 , Expand);
250 setOperationAction(ISD::SREM , MVT::i16 , Expand);
251 setOperationAction(ISD::UREM , MVT::i16 , Expand);
252 setOperationAction(ISD::MULHS , MVT::i32 , Expand);
253 setOperationAction(ISD::MULHU , MVT::i32 , Expand);
254 setOperationAction(ISD::SDIV , MVT::i32 , Expand);
255 setOperationAction(ISD::UDIV , MVT::i32 , Expand);
256 setOperationAction(ISD::SREM , MVT::i32 , Expand);
257 setOperationAction(ISD::UREM , MVT::i32 , Expand);
258 setOperationAction(ISD::MULHS , MVT::i64 , Expand);
259 setOperationAction(ISD::MULHU , MVT::i64 , Expand);
260 setOperationAction(ISD::SDIV , MVT::i64 , Expand);
261 setOperationAction(ISD::UDIV , MVT::i64 , Expand);
262 setOperationAction(ISD::SREM , MVT::i64 , Expand);
263 setOperationAction(ISD::UREM , MVT::i64 , Expand);
Dan Gohmana37c9f72007-09-25 18:23:27 +0000264
Owen Anderson825b72b2009-08-11 20:47:22 +0000265 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
266 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
267 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
268 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000269 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000270 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
271 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
272 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
273 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
274 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
275 setOperationAction(ISD::FREM , MVT::f32 , Expand);
276 setOperationAction(ISD::FREM , MVT::f64 , Expand);
277 setOperationAction(ISD::FREM , MVT::f80 , Expand);
278 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000279
Owen Anderson825b72b2009-08-11 20:47:22 +0000280 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
281 setOperationAction(ISD::CTTZ , MVT::i8 , Custom);
282 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
283 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000284 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
285 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000286 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
287 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
288 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000289 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000290 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
291 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
292 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000293 }
294
Owen Anderson825b72b2009-08-11 20:47:22 +0000295 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
296 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000297
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000298 // These should be promoted to a larger select which is supported.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000299 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000300 // X86 wants to expand cmov itself.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000301 setOperationAction(ISD::SELECT , MVT::i8 , Custom);
Dan Gohman71edb242010-04-30 18:30:26 +0000302 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000303 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
304 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
305 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
306 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
307 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
Dan Gohman71edb242010-04-30 18:30:26 +0000308 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000309 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
310 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
311 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
312 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000313 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000314 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
315 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000316 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000317 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000318
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000319 // Darwin ABI issue.
Owen Anderson825b72b2009-08-11 20:47:22 +0000320 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
321 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
322 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
323 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000324 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000325 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
326 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000327 setOperationAction(ISD::BlockAddress , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000328 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000329 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
330 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
331 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
332 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000333 setOperationAction(ISD::BlockAddress , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000334 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000335 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Owen Anderson825b72b2009-08-11 20:47:22 +0000336 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
337 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
338 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000339 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000340 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
341 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
342 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000343 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000344
Evan Chengd2cde682008-03-10 19:38:10 +0000345 if (Subtarget->hasSSE1())
Owen Anderson825b72b2009-08-11 20:47:22 +0000346 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000347
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000348 if (!Subtarget->hasSSE2())
Owen Anderson825b72b2009-08-11 20:47:22 +0000349 setOperationAction(ISD::MEMBARRIER , MVT::Other, Expand);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000350
Mon P Wang63307c32008-05-05 19:05:59 +0000351 // Expand certain atomics
Owen Anderson825b72b2009-08-11 20:47:22 +0000352 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i8, Custom);
353 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i16, Custom);
354 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Custom);
355 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Custom);
Bill Wendling5bf1b4e2008-08-20 00:28:16 +0000356
Owen Anderson825b72b2009-08-11 20:47:22 +0000357 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i8, Custom);
358 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i16, Custom);
359 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Custom);
360 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000361
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000362 if (!Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000363 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
364 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
365 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
366 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
367 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
368 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
369 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000370 }
371
Evan Cheng3c992d22006-03-07 02:02:57 +0000372 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000373 if (!Subtarget->isTargetDarwin() &&
374 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000375 !Subtarget->isTargetCygMing()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000376 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000377 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000378
Owen Anderson825b72b2009-08-11 20:47:22 +0000379 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
380 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
381 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
382 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000383 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000384 setExceptionPointerRegister(X86::RAX);
385 setExceptionSelectorRegister(X86::RDX);
386 } else {
387 setExceptionPointerRegister(X86::EAX);
388 setExceptionSelectorRegister(X86::EDX);
389 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000390 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
391 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000392
Owen Anderson825b72b2009-08-11 20:47:22 +0000393 setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000394
Owen Anderson825b72b2009-08-11 20:47:22 +0000395 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000396
Nate Begemanacc398c2006-01-25 18:21:52 +0000397 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000398 setOperationAction(ISD::VASTART , MVT::Other, Custom);
399 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000400 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000401 setOperationAction(ISD::VAARG , MVT::Other, Custom);
402 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000403 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000404 setOperationAction(ISD::VAARG , MVT::Other, Expand);
405 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000406 }
Evan Chengae642192007-03-02 23:16:35 +0000407
Owen Anderson825b72b2009-08-11 20:47:22 +0000408 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
409 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000410 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000411 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000412 if (Subtarget->isTargetCygMing())
Owen Anderson825b72b2009-08-11 20:47:22 +0000413 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000414 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000415 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000416
Evan Chengc7ce29b2009-02-13 22:36:38 +0000417 if (!UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000418 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000419 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000420 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
421 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000422
Evan Cheng223547a2006-01-31 22:28:30 +0000423 // Use ANDPD to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000424 setOperationAction(ISD::FABS , MVT::f64, Custom);
425 setOperationAction(ISD::FABS , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000426
427 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000428 setOperationAction(ISD::FNEG , MVT::f64, Custom);
429 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000430
Evan Cheng68c47cb2007-01-05 07:55:56 +0000431 // Use ANDPD and ORPD to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000432 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
433 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000434
Evan Chengd25e9e82006-02-02 00:28:23 +0000435 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000436 setOperationAction(ISD::FSIN , MVT::f64, Expand);
437 setOperationAction(ISD::FCOS , MVT::f64, Expand);
438 setOperationAction(ISD::FSIN , MVT::f32, Expand);
439 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000440
Chris Lattnera54aa942006-01-29 06:26:08 +0000441 // Expand FP immediates into loads from the stack, except for the special
442 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000443 addLegalFPImmediate(APFloat(+0.0)); // xorpd
444 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Evan Chengc7ce29b2009-02-13 22:36:38 +0000445 } else if (!UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000446 // Use SSE for f32, x87 for f64.
447 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000448 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
449 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000450
451 // Use ANDPS to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000452 setOperationAction(ISD::FABS , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000453
454 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000455 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000456
Owen Anderson825b72b2009-08-11 20:47:22 +0000457 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000458
459 // Use ANDPS and ORPS to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000460 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
461 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000462
463 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000464 setOperationAction(ISD::FSIN , MVT::f32, Expand);
465 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000466
Nate Begemane1795842008-02-14 08:57:00 +0000467 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000468 addLegalFPImmediate(APFloat(+0.0f)); // xorps
469 addLegalFPImmediate(APFloat(+0.0)); // FLD0
470 addLegalFPImmediate(APFloat(+1.0)); // FLD1
471 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
472 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
473
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000474 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000475 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
476 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000477 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000478 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000479 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000480 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000481 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
482 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000483
Owen Anderson825b72b2009-08-11 20:47:22 +0000484 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
485 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
486 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
487 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000488
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000489 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000490 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
491 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000492 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000493 addLegalFPImmediate(APFloat(+0.0)); // FLD0
494 addLegalFPImmediate(APFloat(+1.0)); // FLD1
495 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
496 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000497 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
498 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
499 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
500 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000501 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000502
Dale Johannesen59a58732007-08-05 18:49:15 +0000503 // Long double always uses X87.
Evan Cheng92722532009-03-26 23:06:32 +0000504 if (!UseSoftFloat) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000505 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
506 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
507 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000508 {
509 bool ignored;
510 APFloat TmpFlt(+0.0);
511 TmpFlt.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
512 &ignored);
513 addLegalFPImmediate(TmpFlt); // FLD0
514 TmpFlt.changeSign();
515 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
516 APFloat TmpFlt2(+1.0);
517 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
518 &ignored);
519 addLegalFPImmediate(TmpFlt2); // FLD1
520 TmpFlt2.changeSign();
521 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
522 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000523
Evan Chengc7ce29b2009-02-13 22:36:38 +0000524 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000525 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
526 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000527 }
Dale Johannesen2f429012007-09-26 21:10:55 +0000528 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000529
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000530 // Always use a library call for pow.
Owen Anderson825b72b2009-08-11 20:47:22 +0000531 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
532 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
533 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000534
Owen Anderson825b72b2009-08-11 20:47:22 +0000535 setOperationAction(ISD::FLOG, MVT::f80, Expand);
536 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
537 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
538 setOperationAction(ISD::FEXP, MVT::f80, Expand);
539 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000540
Mon P Wangf007a8b2008-11-06 05:31:54 +0000541 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000542 // (for widening) or expand (for scalarization). Then we will selectively
543 // turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000544 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
545 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
546 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
547 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
548 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
549 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
550 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
551 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
552 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
553 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
554 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
555 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
556 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
557 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
558 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
559 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
560 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
561 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
562 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
563 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
564 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
565 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
566 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
567 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
568 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
569 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
570 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
571 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
572 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
573 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
574 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
575 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
576 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
577 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
578 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
579 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
580 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
581 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
582 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
583 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
584 setOperationAction(ISD::VSETCC, (MVT::SimpleValueType)VT, Expand);
585 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
586 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
587 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
588 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
589 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
590 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
591 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
592 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
593 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Dan Gohman87862e72009-12-11 21:31:27 +0000594 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000595 setOperationAction(ISD::TRUNCATE, (MVT::SimpleValueType)VT, Expand);
596 setOperationAction(ISD::SIGN_EXTEND, (MVT::SimpleValueType)VT, Expand);
597 setOperationAction(ISD::ZERO_EXTEND, (MVT::SimpleValueType)VT, Expand);
598 setOperationAction(ISD::ANY_EXTEND, (MVT::SimpleValueType)VT, Expand);
599 for (unsigned InnerVT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
600 InnerVT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
601 setTruncStoreAction((MVT::SimpleValueType)VT,
602 (MVT::SimpleValueType)InnerVT, Expand);
603 setLoadExtAction(ISD::SEXTLOAD, (MVT::SimpleValueType)VT, Expand);
604 setLoadExtAction(ISD::ZEXTLOAD, (MVT::SimpleValueType)VT, Expand);
605 setLoadExtAction(ISD::EXTLOAD, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000606 }
607
Evan Chengc7ce29b2009-02-13 22:36:38 +0000608 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
609 // with -msoft-float, disable use of MMX as well.
Evan Cheng92722532009-03-26 23:06:32 +0000610 if (!UseSoftFloat && !DisableMMX && Subtarget->hasMMX()) {
Dale Johannesen76090172010-04-20 22:34:09 +0000611 addRegisterClass(MVT::v8i8, X86::VR64RegisterClass, false);
612 addRegisterClass(MVT::v4i16, X86::VR64RegisterClass, false);
613 addRegisterClass(MVT::v2i32, X86::VR64RegisterClass, false);
614 addRegisterClass(MVT::v2f32, X86::VR64RegisterClass, false);
615 addRegisterClass(MVT::v1i64, X86::VR64RegisterClass, false);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000616
Owen Anderson825b72b2009-08-11 20:47:22 +0000617 setOperationAction(ISD::ADD, MVT::v8i8, Legal);
618 setOperationAction(ISD::ADD, MVT::v4i16, Legal);
619 setOperationAction(ISD::ADD, MVT::v2i32, Legal);
620 setOperationAction(ISD::ADD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000621
Owen Anderson825b72b2009-08-11 20:47:22 +0000622 setOperationAction(ISD::SUB, MVT::v8i8, Legal);
623 setOperationAction(ISD::SUB, MVT::v4i16, Legal);
624 setOperationAction(ISD::SUB, MVT::v2i32, Legal);
625 setOperationAction(ISD::SUB, MVT::v1i64, Legal);
Bill Wendlingc1fb0472007-03-10 09:57:05 +0000626
Owen Anderson825b72b2009-08-11 20:47:22 +0000627 setOperationAction(ISD::MULHS, MVT::v4i16, Legal);
628 setOperationAction(ISD::MUL, MVT::v4i16, Legal);
Bill Wendling74027e92007-03-15 21:24:36 +0000629
Owen Anderson825b72b2009-08-11 20:47:22 +0000630 setOperationAction(ISD::AND, MVT::v8i8, Promote);
631 AddPromotedToType (ISD::AND, MVT::v8i8, MVT::v1i64);
632 setOperationAction(ISD::AND, MVT::v4i16, Promote);
633 AddPromotedToType (ISD::AND, MVT::v4i16, MVT::v1i64);
634 setOperationAction(ISD::AND, MVT::v2i32, Promote);
635 AddPromotedToType (ISD::AND, MVT::v2i32, MVT::v1i64);
636 setOperationAction(ISD::AND, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000637
Owen Anderson825b72b2009-08-11 20:47:22 +0000638 setOperationAction(ISD::OR, MVT::v8i8, Promote);
639 AddPromotedToType (ISD::OR, MVT::v8i8, MVT::v1i64);
640 setOperationAction(ISD::OR, MVT::v4i16, Promote);
641 AddPromotedToType (ISD::OR, MVT::v4i16, MVT::v1i64);
642 setOperationAction(ISD::OR, MVT::v2i32, Promote);
643 AddPromotedToType (ISD::OR, MVT::v2i32, MVT::v1i64);
644 setOperationAction(ISD::OR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000645
Owen Anderson825b72b2009-08-11 20:47:22 +0000646 setOperationAction(ISD::XOR, MVT::v8i8, Promote);
647 AddPromotedToType (ISD::XOR, MVT::v8i8, MVT::v1i64);
648 setOperationAction(ISD::XOR, MVT::v4i16, Promote);
649 AddPromotedToType (ISD::XOR, MVT::v4i16, MVT::v1i64);
650 setOperationAction(ISD::XOR, MVT::v2i32, Promote);
651 AddPromotedToType (ISD::XOR, MVT::v2i32, MVT::v1i64);
652 setOperationAction(ISD::XOR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000653
Owen Anderson825b72b2009-08-11 20:47:22 +0000654 setOperationAction(ISD::LOAD, MVT::v8i8, Promote);
655 AddPromotedToType (ISD::LOAD, MVT::v8i8, MVT::v1i64);
656 setOperationAction(ISD::LOAD, MVT::v4i16, Promote);
657 AddPromotedToType (ISD::LOAD, MVT::v4i16, MVT::v1i64);
658 setOperationAction(ISD::LOAD, MVT::v2i32, Promote);
659 AddPromotedToType (ISD::LOAD, MVT::v2i32, MVT::v1i64);
660 setOperationAction(ISD::LOAD, MVT::v2f32, Promote);
661 AddPromotedToType (ISD::LOAD, MVT::v2f32, MVT::v1i64);
662 setOperationAction(ISD::LOAD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000663
Owen Anderson825b72b2009-08-11 20:47:22 +0000664 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i8, Custom);
665 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i16, Custom);
666 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i32, Custom);
667 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f32, Custom);
668 setOperationAction(ISD::BUILD_VECTOR, MVT::v1i64, Custom);
Bill Wendlinga348c562007-03-22 18:42:45 +0000669
Owen Anderson825b72b2009-08-11 20:47:22 +0000670 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8i8, Custom);
671 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i16, Custom);
672 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i32, Custom);
673 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v1i64, Custom);
Bill Wendling826f36f2007-03-28 00:57:11 +0000674
Owen Anderson825b72b2009-08-11 20:47:22 +0000675 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2f32, Custom);
676 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Custom);
677 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Custom);
678 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Custom);
Bill Wendling3180e202008-07-20 02:32:23 +0000679
Owen Anderson825b72b2009-08-11 20:47:22 +0000680 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i16, Custom);
Mon P Wang9e5ecb82008-12-12 01:25:51 +0000681
Owen Anderson825b72b2009-08-11 20:47:22 +0000682 setOperationAction(ISD::SELECT, MVT::v8i8, Promote);
683 setOperationAction(ISD::SELECT, MVT::v4i16, Promote);
684 setOperationAction(ISD::SELECT, MVT::v2i32, Promote);
685 setOperationAction(ISD::SELECT, MVT::v1i64, Custom);
686 setOperationAction(ISD::VSETCC, MVT::v8i8, Custom);
687 setOperationAction(ISD::VSETCC, MVT::v4i16, Custom);
688 setOperationAction(ISD::VSETCC, MVT::v2i32, Custom);
Dale Johannesen7d07b482010-05-21 00:52:33 +0000689
690 if (!X86ScalarSSEf64 && Subtarget->is64Bit()) {
691 setOperationAction(ISD::BIT_CONVERT, MVT::v8i8, Custom);
692 setOperationAction(ISD::BIT_CONVERT, MVT::v4i16, Custom);
693 setOperationAction(ISD::BIT_CONVERT, MVT::v2i32, Custom);
694 setOperationAction(ISD::BIT_CONVERT, MVT::v2f32, Custom);
695 setOperationAction(ISD::BIT_CONVERT, MVT::v1i64, Custom);
696 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000697 }
698
Evan Cheng92722532009-03-26 23:06:32 +0000699 if (!UseSoftFloat && Subtarget->hasSSE1()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000700 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000701
Owen Anderson825b72b2009-08-11 20:47:22 +0000702 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
703 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
704 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
705 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
706 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
707 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
708 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
709 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
710 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
711 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
712 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
713 setOperationAction(ISD::VSETCC, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000714 }
715
Evan Cheng92722532009-03-26 23:06:32 +0000716 if (!UseSoftFloat && Subtarget->hasSSE2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000717 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000718
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000719 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
720 // registers cannot be used even for integer operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000721 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
722 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
723 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
724 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000725
Owen Anderson825b72b2009-08-11 20:47:22 +0000726 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
727 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
728 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
729 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
730 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
731 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
732 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
733 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
734 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
735 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
736 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
737 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
738 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
739 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
740 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
741 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000742
Owen Anderson825b72b2009-08-11 20:47:22 +0000743 setOperationAction(ISD::VSETCC, MVT::v2f64, Custom);
744 setOperationAction(ISD::VSETCC, MVT::v16i8, Custom);
745 setOperationAction(ISD::VSETCC, MVT::v8i16, Custom);
746 setOperationAction(ISD::VSETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000747
Owen Anderson825b72b2009-08-11 20:47:22 +0000748 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
749 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
750 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
751 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
752 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000753
Mon P Wangeb38ebf2010-01-24 00:05:03 +0000754 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2f64, Custom);
755 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2i64, Custom);
756 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i8, Custom);
757 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i16, Custom);
758 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i32, Custom);
759
Evan Cheng2c3ae372006-04-12 21:21:57 +0000760 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Owen Anderson825b72b2009-08-11 20:47:22 +0000761 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
762 EVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000763 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000764 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000765 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000766 // Do not attempt to custom lower non-128-bit vectors
767 if (!VT.is128BitVector())
768 continue;
Owen Anderson825b72b2009-08-11 20:47:22 +0000769 setOperationAction(ISD::BUILD_VECTOR,
770 VT.getSimpleVT().SimpleTy, Custom);
771 setOperationAction(ISD::VECTOR_SHUFFLE,
772 VT.getSimpleVT().SimpleTy, Custom);
773 setOperationAction(ISD::EXTRACT_VECTOR_ELT,
774 VT.getSimpleVT().SimpleTy, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000775 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000776
Owen Anderson825b72b2009-08-11 20:47:22 +0000777 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
778 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
779 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
780 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
781 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
782 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000783
Nate Begemancdd1eec2008-02-12 22:51:28 +0000784 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000785 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
786 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000787 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000788
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000789 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000790 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; i++) {
791 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
Owen Andersone50ed302009-08-10 22:56:29 +0000792 EVT VT = SVT;
David Greene9b9838d2009-06-29 16:47:10 +0000793
794 // Do not attempt to promote non-128-bit vectors
795 if (!VT.is128BitVector()) {
796 continue;
797 }
Eric Christopher4bd24c22010-03-30 01:04:59 +0000798
Owen Andersond6662ad2009-08-10 20:46:15 +0000799 setOperationAction(ISD::AND, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000800 AddPromotedToType (ISD::AND, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000801 setOperationAction(ISD::OR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000802 AddPromotedToType (ISD::OR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000803 setOperationAction(ISD::XOR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000804 AddPromotedToType (ISD::XOR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000805 setOperationAction(ISD::LOAD, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000806 AddPromotedToType (ISD::LOAD, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000807 setOperationAction(ISD::SELECT, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000808 AddPromotedToType (ISD::SELECT, SVT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000809 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000810
Owen Anderson825b72b2009-08-11 20:47:22 +0000811 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000812
Evan Cheng2c3ae372006-04-12 21:21:57 +0000813 // Custom lower v2i64 and v2f64 selects.
Owen Anderson825b72b2009-08-11 20:47:22 +0000814 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
815 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
816 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
817 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000818
Owen Anderson825b72b2009-08-11 20:47:22 +0000819 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
820 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
Eli Friedman23ef1052009-06-06 03:57:58 +0000821 if (!DisableMMX && Subtarget->hasMMX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000822 setOperationAction(ISD::FP_TO_SINT, MVT::v2i32, Custom);
823 setOperationAction(ISD::SINT_TO_FP, MVT::v2i32, Custom);
Eli Friedman23ef1052009-06-06 03:57:58 +0000824 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000825 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000826
Nate Begeman14d12ca2008-02-11 04:19:36 +0000827 if (Subtarget->hasSSE41()) {
828 // FIXME: Do we need to handle scalar-to-vector here?
Owen Anderson825b72b2009-08-11 20:47:22 +0000829 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000830
831 // i8 and i16 vectors are custom , because the source register and source
832 // source memory operand types are not the same width. f32 vectors are
833 // custom since the immediate controlling the insert encodes additional
834 // information.
Owen Anderson825b72b2009-08-11 20:47:22 +0000835 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
836 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
837 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
838 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000839
Owen Anderson825b72b2009-08-11 20:47:22 +0000840 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
841 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
842 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
843 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000844
845 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000846 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Legal);
847 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000848 }
849 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000850
Nate Begeman30a0de92008-07-17 16:51:19 +0000851 if (Subtarget->hasSSE42()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000852 setOperationAction(ISD::VSETCC, MVT::v2i64, Custom);
Nate Begeman30a0de92008-07-17 16:51:19 +0000853 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000854
David Greene9b9838d2009-06-29 16:47:10 +0000855 if (!UseSoftFloat && Subtarget->hasAVX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000856 addRegisterClass(MVT::v8f32, X86::VR256RegisterClass);
857 addRegisterClass(MVT::v4f64, X86::VR256RegisterClass);
858 addRegisterClass(MVT::v8i32, X86::VR256RegisterClass);
859 addRegisterClass(MVT::v4i64, X86::VR256RegisterClass);
David Greened94c1012009-06-29 22:50:51 +0000860
Owen Anderson825b72b2009-08-11 20:47:22 +0000861 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
862 setOperationAction(ISD::LOAD, MVT::v8i32, Legal);
863 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
864 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
865 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
866 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
867 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
868 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
869 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
870 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
871 //setOperationAction(ISD::BUILD_VECTOR, MVT::v8f32, Custom);
872 //setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8f32, Custom);
873 //setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8f32, Custom);
874 //setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
875 //setOperationAction(ISD::VSETCC, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000876
877 // Operations to consider commented out -v16i16 v32i8
Owen Anderson825b72b2009-08-11 20:47:22 +0000878 //setOperationAction(ISD::ADD, MVT::v16i16, Legal);
879 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
880 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
881 //setOperationAction(ISD::SUB, MVT::v32i8, Legal);
882 //setOperationAction(ISD::SUB, MVT::v16i16, Legal);
883 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
884 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
885 //setOperationAction(ISD::MUL, MVT::v16i16, Legal);
886 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
887 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
888 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
889 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
890 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
891 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000892
Owen Anderson825b72b2009-08-11 20:47:22 +0000893 setOperationAction(ISD::VSETCC, MVT::v4f64, Custom);
894 // setOperationAction(ISD::VSETCC, MVT::v32i8, Custom);
895 // setOperationAction(ISD::VSETCC, MVT::v16i16, Custom);
896 setOperationAction(ISD::VSETCC, MVT::v8i32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000897
Owen Anderson825b72b2009-08-11 20:47:22 +0000898 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v32i8, Custom);
899 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i16, Custom);
900 // setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i16, Custom);
901 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i32, Custom);
902 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000903
Owen Anderson825b72b2009-08-11 20:47:22 +0000904 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f64, Custom);
905 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i64, Custom);
906 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f64, Custom);
907 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i64, Custom);
908 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f64, Custom);
909 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000910
911#if 0
912 // Not sure we want to do this since there are no 256-bit integer
913 // operations in AVX
914
915 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
916 // This includes 256-bit vectors
Owen Anderson825b72b2009-08-11 20:47:22 +0000917 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; ++i) {
918 EVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000919
920 // Do not attempt to custom lower non-power-of-2 vectors
921 if (!isPowerOf2_32(VT.getVectorNumElements()))
922 continue;
923
924 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
925 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
926 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
927 }
928
929 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000930 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i64, Custom);
931 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i64, Custom);
Eric Christopherfd179292009-08-27 18:07:15 +0000932 }
David Greene9b9838d2009-06-29 16:47:10 +0000933#endif
934
935#if 0
936 // Not sure we want to do this since there are no 256-bit integer
937 // operations in AVX
938
939 // Promote v32i8, v16i16, v8i32 load, select, and, or, xor to v4i64.
940 // Including 256-bit vectors
Owen Anderson825b72b2009-08-11 20:47:22 +0000941 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; i++) {
942 EVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000943
944 if (!VT.is256BitVector()) {
945 continue;
946 }
947 setOperationAction(ISD::AND, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000948 AddPromotedToType (ISD::AND, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000949 setOperationAction(ISD::OR, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000950 AddPromotedToType (ISD::OR, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000951 setOperationAction(ISD::XOR, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000952 AddPromotedToType (ISD::XOR, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000953 setOperationAction(ISD::LOAD, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000954 AddPromotedToType (ISD::LOAD, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000955 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000956 AddPromotedToType (ISD::SELECT, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000957 }
958
Owen Anderson825b72b2009-08-11 20:47:22 +0000959 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
David Greene9b9838d2009-06-29 16:47:10 +0000960#endif
961 }
962
Evan Cheng6be2c582006-04-05 23:38:46 +0000963 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000964 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Evan Cheng6be2c582006-04-05 23:38:46 +0000965
Bill Wendling74c37652008-12-09 22:08:41 +0000966 // Add/Sub/Mul with overflow operations are custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000967 setOperationAction(ISD::SADDO, MVT::i32, Custom);
968 setOperationAction(ISD::SADDO, MVT::i64, Custom);
969 setOperationAction(ISD::UADDO, MVT::i32, Custom);
970 setOperationAction(ISD::UADDO, MVT::i64, Custom);
971 setOperationAction(ISD::SSUBO, MVT::i32, Custom);
972 setOperationAction(ISD::SSUBO, MVT::i64, Custom);
973 setOperationAction(ISD::USUBO, MVT::i32, Custom);
974 setOperationAction(ISD::USUBO, MVT::i64, Custom);
975 setOperationAction(ISD::SMULO, MVT::i32, Custom);
976 setOperationAction(ISD::SMULO, MVT::i64, Custom);
Bill Wendling41ea7e72008-11-24 19:21:46 +0000977
Evan Chengd54f2d52009-03-31 19:38:51 +0000978 if (!Subtarget->is64Bit()) {
979 // These libcalls are not available in 32-bit.
980 setLibcallName(RTLIB::SHL_I128, 0);
981 setLibcallName(RTLIB::SRL_I128, 0);
982 setLibcallName(RTLIB::SRA_I128, 0);
983 }
984
Evan Cheng206ee9d2006-07-07 08:33:52 +0000985 // We have target-specific dag combine patterns for the following nodes:
986 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Dan Gohman1bbf72b2010-03-15 23:23:03 +0000987 setTargetDAGCombine(ISD::EXTRACT_VECTOR_ELT);
Evan Chengd880b972008-05-09 21:53:03 +0000988 setTargetDAGCombine(ISD::BUILD_VECTOR);
Chris Lattner83e6c992006-10-04 06:57:07 +0000989 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +0000990 setTargetDAGCombine(ISD::SHL);
991 setTargetDAGCombine(ISD::SRA);
992 setTargetDAGCombine(ISD::SRL);
Evan Cheng760d1942010-01-04 21:22:48 +0000993 setTargetDAGCombine(ISD::OR);
Chris Lattner149a4e52008-02-22 02:09:43 +0000994 setTargetDAGCombine(ISD::STORE);
Owen Anderson99177002009-06-29 18:04:45 +0000995 setTargetDAGCombine(ISD::MEMBARRIER);
Evan Cheng2e489c42009-12-16 00:53:11 +0000996 setTargetDAGCombine(ISD::ZERO_EXTEND);
Evan Cheng0b0cd912009-03-28 05:57:29 +0000997 if (Subtarget->is64Bit())
998 setTargetDAGCombine(ISD::MUL);
Evan Cheng206ee9d2006-07-07 08:33:52 +0000999
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001000 computeRegisterProperties();
1001
Evan Cheng87ed7162006-02-14 08:25:08 +00001002 // FIXME: These should be based on subtarget info. Plus, the values should
1003 // be smaller when we are in optimizing for size mode.
Dan Gohman87060f52008-06-30 21:00:56 +00001004 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
Evan Cheng255f20f2010-04-01 06:04:33 +00001005 maxStoresPerMemcpy = 8; // For @llvm.memcpy -> sequence of stores
Dan Gohman87060f52008-06-30 21:00:56 +00001006 maxStoresPerMemmove = 3; // For @llvm.memmove -> sequence of stores
Evan Chengfb8075d2008-02-28 00:43:03 +00001007 setPrefLoopAlignment(16);
Evan Cheng6ebf7bc2009-05-13 21:42:09 +00001008 benefitFromCodePlacementOpt = true;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001009}
1010
Scott Michel5b8f82e2008-03-10 15:42:14 +00001011
Owen Anderson825b72b2009-08-11 20:47:22 +00001012MVT::SimpleValueType X86TargetLowering::getSetCCResultType(EVT VT) const {
1013 return MVT::i8;
Scott Michel5b8f82e2008-03-10 15:42:14 +00001014}
1015
1016
Evan Cheng29286502008-01-23 23:17:41 +00001017/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
1018/// the desired ByVal argument alignment.
1019static void getMaxByValAlign(const Type *Ty, unsigned &MaxAlign) {
1020 if (MaxAlign == 16)
1021 return;
1022 if (const VectorType *VTy = dyn_cast<VectorType>(Ty)) {
1023 if (VTy->getBitWidth() == 128)
1024 MaxAlign = 16;
Evan Cheng29286502008-01-23 23:17:41 +00001025 } else if (const ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
1026 unsigned EltAlign = 0;
1027 getMaxByValAlign(ATy->getElementType(), EltAlign);
1028 if (EltAlign > MaxAlign)
1029 MaxAlign = EltAlign;
1030 } else if (const StructType *STy = dyn_cast<StructType>(Ty)) {
1031 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
1032 unsigned EltAlign = 0;
1033 getMaxByValAlign(STy->getElementType(i), EltAlign);
1034 if (EltAlign > MaxAlign)
1035 MaxAlign = EltAlign;
1036 if (MaxAlign == 16)
1037 break;
1038 }
1039 }
1040 return;
1041}
1042
1043/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
1044/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +00001045/// that contain SSE vectors are placed at 16-byte boundaries while the rest
1046/// are at 4-byte boundaries.
Evan Cheng29286502008-01-23 23:17:41 +00001047unsigned X86TargetLowering::getByValTypeAlignment(const Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +00001048 if (Subtarget->is64Bit()) {
1049 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00001050 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +00001051 if (TyAlign > 8)
1052 return TyAlign;
1053 return 8;
1054 }
1055
Evan Cheng29286502008-01-23 23:17:41 +00001056 unsigned Align = 4;
Dale Johannesen0c191872008-02-08 19:48:20 +00001057 if (Subtarget->hasSSE1())
1058 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +00001059 return Align;
1060}
Chris Lattner2b02a442007-02-25 08:29:00 +00001061
Evan Chengf0df0312008-05-15 08:39:06 +00001062/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengc3b0c342010-04-08 07:37:57 +00001063/// and store operations as a result of memset, memcpy, and memmove
1064/// lowering. If DstAlign is zero that means it's safe to destination
1065/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
1066/// means there isn't a need to check it against alignment requirement,
1067/// probably because the source does not need to be loaded. If
1068/// 'NonScalarIntSafe' is true, that means it's safe to return a
1069/// non-scalar-integer type, e.g. empty string source, constant, or loaded
1070/// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
1071/// constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001072/// It returns EVT::Other if the type should be determined using generic
1073/// target-independent logic.
Owen Andersone50ed302009-08-10 22:56:29 +00001074EVT
Evan Cheng255f20f2010-04-01 06:04:33 +00001075X86TargetLowering::getOptimalMemOpType(uint64_t Size,
1076 unsigned DstAlign, unsigned SrcAlign,
Evan Chengf28f8bc2010-04-02 19:36:14 +00001077 bool NonScalarIntSafe,
Evan Chengc3b0c342010-04-08 07:37:57 +00001078 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00001079 MachineFunction &MF) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001080 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1081 // linux. This is because the stack realignment code can't handle certain
1082 // cases like PR2962. This should be removed when PR2962 is fixed.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001083 const Function *F = MF.getFunction();
Evan Chengf28f8bc2010-04-02 19:36:14 +00001084 if (NonScalarIntSafe &&
1085 !F->hasFnAttr(Attribute::NoImplicitFloat)) {
Evan Cheng255f20f2010-04-01 06:04:33 +00001086 if (Size >= 16 &&
1087 (Subtarget->isUnalignedMemAccessFast() ||
Chandler Carruthae1d41c2010-04-02 01:31:24 +00001088 ((DstAlign == 0 || DstAlign >= 16) &&
1089 (SrcAlign == 0 || SrcAlign >= 16))) &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001090 Subtarget->getStackAlignment() >= 16) {
1091 if (Subtarget->hasSSE2())
1092 return MVT::v4i32;
Evan Chengf28f8bc2010-04-02 19:36:14 +00001093 if (Subtarget->hasSSE1())
Evan Cheng255f20f2010-04-01 06:04:33 +00001094 return MVT::v4f32;
Evan Chengc3b0c342010-04-08 07:37:57 +00001095 } else if (!MemcpyStrSrc && Size >= 8 &&
Evan Cheng3ea97552010-04-01 20:27:45 +00001096 !Subtarget->is64Bit() &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001097 Subtarget->getStackAlignment() >= 8 &&
Evan Chengc3b0c342010-04-08 07:37:57 +00001098 Subtarget->hasSSE2()) {
1099 // Do not use f64 to lower memcpy if source is string constant. It's
1100 // better to use i32 to avoid the loads.
Evan Cheng255f20f2010-04-01 06:04:33 +00001101 return MVT::f64;
Evan Chengc3b0c342010-04-08 07:37:57 +00001102 }
Chris Lattner4002a1b2008-10-28 05:49:35 +00001103 }
Evan Chengf0df0312008-05-15 08:39:06 +00001104 if (Subtarget->is64Bit() && Size >= 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00001105 return MVT::i64;
1106 return MVT::i32;
Evan Chengf0df0312008-05-15 08:39:06 +00001107}
1108
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001109/// getJumpTableEncoding - Return the entry encoding for a jump table in the
1110/// current function. The returned value is a member of the
1111/// MachineJumpTableInfo::JTEntryKind enum.
1112unsigned X86TargetLowering::getJumpTableEncoding() const {
1113 // In GOT pic mode, each entry in the jump table is emitted as a @GOTOFF
1114 // symbol.
1115 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1116 Subtarget->isPICStyleGOT())
Chris Lattnerc64daab2010-01-26 05:02:42 +00001117 return MachineJumpTableInfo::EK_Custom32;
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001118
1119 // Otherwise, use the normal jump table encoding heuristics.
1120 return TargetLowering::getJumpTableEncoding();
1121}
1122
Chris Lattner589c6f62010-01-26 06:28:43 +00001123/// getPICBaseSymbol - Return the X86-32 PIC base.
1124MCSymbol *
1125X86TargetLowering::getPICBaseSymbol(const MachineFunction *MF,
1126 MCContext &Ctx) const {
1127 const MCAsmInfo &MAI = *getTargetMachine().getMCAsmInfo();
Chris Lattner9b97a732010-03-30 18:10:53 +00001128 return Ctx.GetOrCreateSymbol(Twine(MAI.getPrivateGlobalPrefix())+
1129 Twine(MF->getFunctionNumber())+"$pb");
Chris Lattner589c6f62010-01-26 06:28:43 +00001130}
1131
1132
Chris Lattnerc64daab2010-01-26 05:02:42 +00001133const MCExpr *
1134X86TargetLowering::LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI,
1135 const MachineBasicBlock *MBB,
1136 unsigned uid,MCContext &Ctx) const{
1137 assert(getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1138 Subtarget->isPICStyleGOT());
1139 // In 32-bit ELF systems, our jump table entries are formed with @GOTOFF
1140 // entries.
Daniel Dunbar4e815f82010-03-15 23:51:06 +00001141 return MCSymbolRefExpr::Create(MBB->getSymbol(),
1142 MCSymbolRefExpr::VK_GOTOFF, Ctx);
Chris Lattnerc64daab2010-01-26 05:02:42 +00001143}
1144
Evan Chengcc415862007-11-09 01:32:10 +00001145/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1146/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001147SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Chris Lattner589c6f62010-01-26 06:28:43 +00001148 SelectionDAG &DAG) const {
Chris Lattnere4df7562009-07-09 03:15:51 +00001149 if (!Subtarget->is64Bit())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001150 // This doesn't have DebugLoc associated with it, but is not really the
1151 // same as a Register.
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00001152 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc(), getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001153 return Table;
1154}
1155
Chris Lattner589c6f62010-01-26 06:28:43 +00001156/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
1157/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
1158/// MCExpr.
1159const MCExpr *X86TargetLowering::
1160getPICJumpTableRelocBaseExpr(const MachineFunction *MF, unsigned JTI,
1161 MCContext &Ctx) const {
1162 // X86-64 uses RIP relative addressing based on the jump table label.
1163 if (Subtarget->isPICStyleRIPRel())
1164 return TargetLowering::getPICJumpTableRelocBaseExpr(MF, JTI, Ctx);
1165
1166 // Otherwise, the reference is relative to the PIC base.
1167 return MCSymbolRefExpr::Create(getPICBaseSymbol(MF, Ctx), Ctx);
1168}
1169
Bill Wendlingb4202b82009-07-01 18:50:55 +00001170/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +00001171unsigned X86TargetLowering::getFunctionAlignment(const Function *F) const {
Dan Gohman25103a22009-08-18 00:20:06 +00001172 return F->hasFnAttr(Attribute::OptimizeForSize) ? 0 : 4;
Bill Wendling20c568f2009-06-30 22:38:32 +00001173}
1174
Chris Lattner2b02a442007-02-25 08:29:00 +00001175//===----------------------------------------------------------------------===//
1176// Return Value Calling Convention Implementation
1177//===----------------------------------------------------------------------===//
1178
Chris Lattner59ed56b2007-02-28 04:55:35 +00001179#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001180
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001181bool
1182X86TargetLowering::CanLowerReturn(CallingConv::ID CallConv, bool isVarArg,
1183 const SmallVectorImpl<EVT> &OutTys,
1184 const SmallVectorImpl<ISD::ArgFlagsTy> &ArgsFlags,
Dan Gohmand858e902010-04-17 15:26:15 +00001185 SelectionDAG &DAG) const {
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001186 SmallVector<CCValAssign, 16> RVLocs;
1187 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1188 RVLocs, *DAG.getContext());
1189 return CCInfo.CheckReturn(OutTys, ArgsFlags, RetCC_X86);
1190}
1191
Dan Gohman98ca4f22009-08-05 01:29:28 +00001192SDValue
1193X86TargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001194 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001195 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmand858e902010-04-17 15:26:15 +00001196 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001197 MachineFunction &MF = DAG.getMachineFunction();
1198 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001199
Chris Lattner9774c912007-02-27 05:28:59 +00001200 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001201 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1202 RVLocs, *DAG.getContext());
1203 CCInfo.AnalyzeReturn(Outs, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001204
Evan Chengdcea1632010-02-04 02:40:39 +00001205 // Add the regs to the liveout set for the function.
1206 MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
1207 for (unsigned i = 0; i != RVLocs.size(); ++i)
1208 if (RVLocs[i].isRegLoc() && !MRI.isLiveOut(RVLocs[i].getLocReg()))
1209 MRI.addLiveOut(RVLocs[i].getLocReg());
Scott Michelfdc40a02009-02-17 22:15:04 +00001210
Dan Gohman475871a2008-07-27 21:46:04 +00001211 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001212
Dan Gohman475871a2008-07-27 21:46:04 +00001213 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001214 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1215 // Operand #1 = Bytes To Pop
Dan Gohman1e93df62010-04-17 14:41:14 +00001216 RetOps.push_back(DAG.getTargetConstant(FuncInfo->getBytesToPopOnReturn(),
1217 MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001218
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001219 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001220 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1221 CCValAssign &VA = RVLocs[i];
1222 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohman98ca4f22009-08-05 01:29:28 +00001223 SDValue ValToCopy = Outs[i].Val;
Scott Michelfdc40a02009-02-17 22:15:04 +00001224
Chris Lattner447ff682008-03-11 03:23:40 +00001225 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1226 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001227 if (VA.getLocReg() == X86::ST0 ||
1228 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001229 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1230 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001231 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Owen Anderson825b72b2009-08-11 20:47:22 +00001232 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001233 RetOps.push_back(ValToCopy);
1234 // Don't emit a copytoreg.
1235 continue;
1236 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001237
Evan Cheng242b38b2009-02-23 09:03:22 +00001238 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1239 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001240 if (Subtarget->is64Bit()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001241 EVT ValVT = ValToCopy.getValueType();
Evan Cheng242b38b2009-02-23 09:03:22 +00001242 if (ValVT.isVector() && ValVT.getSizeInBits() == 64) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001243 ValToCopy = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, ValToCopy);
Evan Cheng242b38b2009-02-23 09:03:22 +00001244 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1)
Owen Anderson825b72b2009-08-11 20:47:22 +00001245 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, ValToCopy);
Evan Cheng242b38b2009-02-23 09:03:22 +00001246 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001247 }
1248
Dale Johannesendd64c412009-02-04 00:33:20 +00001249 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001250 Flag = Chain.getValue(1);
1251 }
Dan Gohman61a92132008-04-21 23:59:07 +00001252
1253 // The x86-64 ABI for returning structs by value requires that we copy
1254 // the sret argument into %rax for the return. We saved the argument into
1255 // a virtual register in the entry block, so now we copy the value out
1256 // and into %rax.
1257 if (Subtarget->is64Bit() &&
1258 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1259 MachineFunction &MF = DAG.getMachineFunction();
1260 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1261 unsigned Reg = FuncInfo->getSRetReturnReg();
1262 if (!Reg) {
Evan Chengdcea1632010-02-04 02:40:39 +00001263 Reg = MRI.createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001264 FuncInfo->setSRetReturnReg(Reg);
1265 }
Dale Johannesendd64c412009-02-04 00:33:20 +00001266 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001267
Dale Johannesendd64c412009-02-04 00:33:20 +00001268 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001269 Flag = Chain.getValue(1);
Dan Gohman00326812009-10-12 16:36:12 +00001270
1271 // RAX now acts like a return value.
Evan Chengdcea1632010-02-04 02:40:39 +00001272 MRI.addLiveOut(X86::RAX);
Dan Gohman61a92132008-04-21 23:59:07 +00001273 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001274
Chris Lattner447ff682008-03-11 03:23:40 +00001275 RetOps[0] = Chain; // Update chain.
1276
1277 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001278 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001279 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001280
1281 return DAG.getNode(X86ISD::RET_FLAG, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001282 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001283}
1284
Dan Gohman98ca4f22009-08-05 01:29:28 +00001285/// LowerCallResult - Lower the result values of a call into the
1286/// appropriate copies out of appropriate physical registers.
1287///
1288SDValue
1289X86TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001290 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001291 const SmallVectorImpl<ISD::InputArg> &Ins,
1292 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001293 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001294
Chris Lattnere32bbf62007-02-28 07:09:55 +00001295 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001296 SmallVector<CCValAssign, 16> RVLocs;
Torok Edwin3f142c32009-02-01 18:15:56 +00001297 bool Is64Bit = Subtarget->is64Bit();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001298 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +00001299 RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001300 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001301
Chris Lattner3085e152007-02-25 08:59:22 +00001302 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001303 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001304 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001305 EVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001306
Torok Edwin3f142c32009-02-01 18:15:56 +00001307 // If this is x86-64, and we disabled SSE, we can't return FP values
Owen Anderson825b72b2009-08-11 20:47:22 +00001308 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Dan Gohman98ca4f22009-08-05 01:29:28 +00001309 ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasSSE1())) {
Chris Lattner75361b62010-04-07 22:58:41 +00001310 report_fatal_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001311 }
1312
Chris Lattner8e6da152008-03-10 21:08:41 +00001313 // If this is a call to a function that returns an fp value on the floating
1314 // point stack, but where we prefer to use the value in xmm registers, copy
1315 // it out as F80 and use a truncate to move it from fp stack reg to xmm reg.
Dan Gohman37eed792009-02-04 17:28:58 +00001316 if ((VA.getLocReg() == X86::ST0 ||
1317 VA.getLocReg() == X86::ST1) &&
1318 isScalarFPTypeInSSEReg(VA.getValVT())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001319 CopyVT = MVT::f80;
Chris Lattner3085e152007-02-25 08:59:22 +00001320 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001321
Evan Cheng79fb3b42009-02-20 20:43:02 +00001322 SDValue Val;
1323 if (Is64Bit && CopyVT.isVector() && CopyVT.getSizeInBits() == 64) {
Evan Cheng242b38b2009-02-23 09:03:22 +00001324 // For x86-64, MMX values are returned in XMM0 / XMM1 except for v1i64.
1325 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
1326 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001327 MVT::v2i64, InFlag).getValue(1);
Evan Cheng242b38b2009-02-23 09:03:22 +00001328 Val = Chain.getValue(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001329 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1330 Val, DAG.getConstant(0, MVT::i64));
Evan Cheng242b38b2009-02-23 09:03:22 +00001331 } else {
1332 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001333 MVT::i64, InFlag).getValue(1);
Evan Cheng242b38b2009-02-23 09:03:22 +00001334 Val = Chain.getValue(0);
1335 }
Evan Cheng79fb3b42009-02-20 20:43:02 +00001336 Val = DAG.getNode(ISD::BIT_CONVERT, dl, CopyVT, Val);
1337 } else {
1338 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1339 CopyVT, InFlag).getValue(1);
1340 Val = Chain.getValue(0);
1341 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001342 InFlag = Chain.getValue(2);
Chris Lattner112dedc2007-12-29 06:41:28 +00001343
Dan Gohman37eed792009-02-04 17:28:58 +00001344 if (CopyVT != VA.getValVT()) {
Chris Lattner8e6da152008-03-10 21:08:41 +00001345 // Round the F80 the right size, which also moves to the appropriate xmm
1346 // register.
Dan Gohman37eed792009-02-04 17:28:58 +00001347 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
Chris Lattner8e6da152008-03-10 21:08:41 +00001348 // This truncation won't change the value.
1349 DAG.getIntPtrConstant(1));
1350 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001351
Dan Gohman98ca4f22009-08-05 01:29:28 +00001352 InVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001353 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001354
Dan Gohman98ca4f22009-08-05 01:29:28 +00001355 return Chain;
Chris Lattner2b02a442007-02-25 08:29:00 +00001356}
1357
1358
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001359//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001360// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001361//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001362// StdCall calling convention seems to be standard for many Windows' API
1363// routines and around. It differs from C calling convention just a little:
1364// callee should clean up the stack, not caller. Symbols should be also
1365// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001366// For info on fast calling convention see Fast Calling Convention (tail call)
1367// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001368
Dan Gohman98ca4f22009-08-05 01:29:28 +00001369/// CallIsStructReturn - Determines whether a call uses struct return
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001370/// semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001371static bool CallIsStructReturn(const SmallVectorImpl<ISD::OutputArg> &Outs) {
1372 if (Outs.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001373 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001374
Dan Gohman98ca4f22009-08-05 01:29:28 +00001375 return Outs[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001376}
1377
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001378/// ArgsAreStructReturn - Determines whether a function uses struct
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001379/// return semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001380static bool
1381ArgsAreStructReturn(const SmallVectorImpl<ISD::InputArg> &Ins) {
1382 if (Ins.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001383 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001384
Dan Gohman98ca4f22009-08-05 01:29:28 +00001385 return Ins[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001386}
1387
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001388/// IsCalleePop - Determines whether the callee is required to pop its
1389/// own arguments. Callee pop is necessary to support tail calls.
Dan Gohmand858e902010-04-17 15:26:15 +00001390bool X86TargetLowering::IsCalleePop(bool IsVarArg,
1391 CallingConv::ID CallingConv) const {
Gordon Henriksen86737662008-01-05 16:56:59 +00001392 if (IsVarArg)
1393 return false;
1394
Dan Gohman095cc292008-09-13 01:54:27 +00001395 switch (CallingConv) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001396 default:
1397 return false;
1398 case CallingConv::X86_StdCall:
1399 return !Subtarget->is64Bit();
1400 case CallingConv::X86_FastCall:
1401 return !Subtarget->is64Bit();
Anton Korobeynikovded05e32010-05-16 09:08:45 +00001402 case CallingConv::X86_ThisCall:
1403 return !Subtarget->is64Bit();
Gordon Henriksen86737662008-01-05 16:56:59 +00001404 case CallingConv::Fast:
Dan Gohman1797ed52010-02-08 20:27:50 +00001405 return GuaranteedTailCallOpt;
Chris Lattner29689432010-03-11 00:22:57 +00001406 case CallingConv::GHC:
1407 return GuaranteedTailCallOpt;
Gordon Henriksen86737662008-01-05 16:56:59 +00001408 }
1409}
1410
Dan Gohman095cc292008-09-13 01:54:27 +00001411/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
1412/// given CallingConvention value.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001413CCAssignFn *X86TargetLowering::CCAssignFnForNode(CallingConv::ID CC) const {
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001414 if (Subtarget->is64Bit()) {
Chris Lattner29689432010-03-11 00:22:57 +00001415 if (CC == CallingConv::GHC)
1416 return CC_X86_64_GHC;
1417 else if (Subtarget->isTargetWin64())
Anton Korobeynikov8f88cb02008-03-22 20:37:30 +00001418 return CC_X86_Win64_C;
Evan Chenge9ac9e62008-09-07 09:07:23 +00001419 else
1420 return CC_X86_64_C;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001421 }
1422
Gordon Henriksen86737662008-01-05 16:56:59 +00001423 if (CC == CallingConv::X86_FastCall)
1424 return CC_X86_32_FastCall;
Anton Korobeynikovded05e32010-05-16 09:08:45 +00001425 else if (CC == CallingConv::X86_ThisCall)
1426 return CC_X86_32_ThisCall;
Evan Chengb188dd92008-09-10 18:25:29 +00001427 else if (CC == CallingConv::Fast)
1428 return CC_X86_32_FastCC;
Chris Lattner29689432010-03-11 00:22:57 +00001429 else if (CC == CallingConv::GHC)
1430 return CC_X86_32_GHC;
Gordon Henriksen86737662008-01-05 16:56:59 +00001431 else
1432 return CC_X86_32_C;
1433}
1434
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001435/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1436/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001437/// the specific parameter attribute. The copy will be passed as a byval
1438/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001439static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001440CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001441 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1442 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001443 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesendd64c412009-02-04 00:33:20 +00001444 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Mon P Wang20adc9d2010-04-04 03:10:48 +00001445 /*isVolatile*/false, /*AlwaysInline=*/true,
1446 NULL, 0, NULL, 0);
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001447}
1448
Chris Lattner29689432010-03-11 00:22:57 +00001449/// IsTailCallConvention - Return true if the calling convention is one that
1450/// supports tail call optimization.
1451static bool IsTailCallConvention(CallingConv::ID CC) {
1452 return (CC == CallingConv::Fast || CC == CallingConv::GHC);
1453}
1454
Evan Cheng0c439eb2010-01-27 00:07:07 +00001455/// FuncIsMadeTailCallSafe - Return true if the function is being made into
1456/// a tailcall target by changing its ABI.
1457static bool FuncIsMadeTailCallSafe(CallingConv::ID CC) {
Chris Lattner29689432010-03-11 00:22:57 +00001458 return GuaranteedTailCallOpt && IsTailCallConvention(CC);
Evan Cheng0c439eb2010-01-27 00:07:07 +00001459}
1460
Dan Gohman98ca4f22009-08-05 01:29:28 +00001461SDValue
1462X86TargetLowering::LowerMemArgument(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001463 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001464 const SmallVectorImpl<ISD::InputArg> &Ins,
1465 DebugLoc dl, SelectionDAG &DAG,
1466 const CCValAssign &VA,
1467 MachineFrameInfo *MFI,
Dan Gohmand858e902010-04-17 15:26:15 +00001468 unsigned i) const {
Rafael Espindola7effac52007-09-14 15:48:13 +00001469 // Create the nodes corresponding to a load from this parameter slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001470 ISD::ArgFlagsTy Flags = Ins[i].Flags;
Evan Cheng0c439eb2010-01-27 00:07:07 +00001471 bool AlwaysUseMutable = FuncIsMadeTailCallSafe(CallConv);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001472 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Anton Korobeynikov22472762009-08-14 18:19:10 +00001473 EVT ValVT;
1474
1475 // If value is passed by pointer we have address passed instead of the value
1476 // itself.
1477 if (VA.getLocInfo() == CCValAssign::Indirect)
1478 ValVT = VA.getLocVT();
1479 else
1480 ValVT = VA.getValVT();
Evan Chenge70bb592008-01-10 02:24:25 +00001481
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001482 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001483 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001484 // In case of tail call optimization mark all arguments mutable. Since they
1485 // could be overwritten by lowering of arguments in case of a tail call.
Evan Cheng90567c32010-02-02 23:58:13 +00001486 if (Flags.isByVal()) {
1487 int FI = MFI->CreateFixedObject(Flags.getByValSize(),
1488 VA.getLocMemOffset(), isImmutable, false);
1489 return DAG.getFrameIndex(FI, getPointerTy());
1490 } else {
1491 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
1492 VA.getLocMemOffset(), isImmutable, false);
1493 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
1494 return DAG.getLoad(ValVT, dl, Chain, FIN,
David Greene67c9d422010-02-15 16:53:33 +00001495 PseudoSourceValue::getFixedStack(FI), 0,
1496 false, false, 0);
Evan Cheng90567c32010-02-02 23:58:13 +00001497 }
Rafael Espindola7effac52007-09-14 15:48:13 +00001498}
1499
Dan Gohman475871a2008-07-27 21:46:04 +00001500SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001501X86TargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001502 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001503 bool isVarArg,
1504 const SmallVectorImpl<ISD::InputArg> &Ins,
1505 DebugLoc dl,
1506 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001507 SmallVectorImpl<SDValue> &InVals)
1508 const {
Evan Cheng1bc78042006-04-26 01:20:17 +00001509 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001510 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001511
Gordon Henriksen86737662008-01-05 16:56:59 +00001512 const Function* Fn = MF.getFunction();
1513 if (Fn->hasExternalLinkage() &&
1514 Subtarget->isTargetCygMing() &&
1515 Fn->getName() == "main")
1516 FuncInfo->setForceFramePointer(true);
1517
Evan Cheng1bc78042006-04-26 01:20:17 +00001518 MachineFrameInfo *MFI = MF.getFrameInfo();
Gordon Henriksen86737662008-01-05 16:56:59 +00001519 bool Is64Bit = Subtarget->is64Bit();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001520 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001521
Chris Lattner29689432010-03-11 00:22:57 +00001522 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1523 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001524
Chris Lattner638402b2007-02-28 07:00:42 +00001525 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001526 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001527 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1528 ArgLocs, *DAG.getContext());
1529 CCInfo.AnalyzeFormalArguments(Ins, CCAssignFnForNode(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001530
Chris Lattnerf39f7712007-02-28 05:46:49 +00001531 unsigned LastVal = ~0U;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001532 SDValue ArgValue;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001533 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1534 CCValAssign &VA = ArgLocs[i];
1535 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1536 // places.
1537 assert(VA.getValNo() != LastVal &&
1538 "Don't support value assigned to multiple locs yet");
1539 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001540
Chris Lattnerf39f7712007-02-28 05:46:49 +00001541 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001542 EVT RegVT = VA.getLocVT();
Devang Patel8a84e442009-01-05 17:31:22 +00001543 TargetRegisterClass *RC = NULL;
Owen Anderson825b72b2009-08-11 20:47:22 +00001544 if (RegVT == MVT::i32)
Chris Lattnerf39f7712007-02-28 05:46:49 +00001545 RC = X86::GR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001546 else if (Is64Bit && RegVT == MVT::i64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001547 RC = X86::GR64RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001548 else if (RegVT == MVT::f32)
Gordon Henriksen86737662008-01-05 16:56:59 +00001549 RC = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001550 else if (RegVT == MVT::f64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001551 RC = X86::FR64RegisterClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001552 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Evan Chengee472b12008-04-25 07:56:45 +00001553 RC = X86::VR128RegisterClass;
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001554 else if (RegVT.isVector() && RegVT.getSizeInBits() == 64)
1555 RC = X86::VR64RegisterClass;
1556 else
Torok Edwinc23197a2009-07-14 16:55:14 +00001557 llvm_unreachable("Unknown argument type!");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001558
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001559 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001560 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001561
Chris Lattnerf39f7712007-02-28 05:46:49 +00001562 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1563 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1564 // right size.
1565 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001566 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001567 DAG.getValueType(VA.getValVT()));
1568 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001569 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001570 DAG.getValueType(VA.getValVT()));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001571 else if (VA.getLocInfo() == CCValAssign::BCvt)
Anton Korobeynikov6dde14b2009-08-03 08:14:14 +00001572 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001573
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001574 if (VA.isExtInLoc()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001575 // Handle MMX values passed in XMM regs.
1576 if (RegVT.isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001577 ArgValue = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1578 ArgValue, DAG.getConstant(0, MVT::i64));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001579 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
1580 } else
1581 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001582 }
Chris Lattnerf39f7712007-02-28 05:46:49 +00001583 } else {
1584 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001585 ArgValue = LowerMemArgument(Chain, CallConv, Ins, dl, DAG, VA, MFI, i);
Evan Cheng1bc78042006-04-26 01:20:17 +00001586 }
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001587
1588 // If value is passed via pointer - do a load.
1589 if (VA.getLocInfo() == CCValAssign::Indirect)
David Greene67c9d422010-02-15 16:53:33 +00001590 ArgValue = DAG.getLoad(VA.getValVT(), dl, Chain, ArgValue, NULL, 0,
1591 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001592
Dan Gohman98ca4f22009-08-05 01:29:28 +00001593 InVals.push_back(ArgValue);
Evan Cheng1bc78042006-04-26 01:20:17 +00001594 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001595
Dan Gohman61a92132008-04-21 23:59:07 +00001596 // The x86-64 ABI for returning structs by value requires that we copy
1597 // the sret argument into %rax for the return. Save the argument into
1598 // a virtual register so that we can access it from the return points.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001599 if (Is64Bit && MF.getFunction()->hasStructRetAttr()) {
Dan Gohman61a92132008-04-21 23:59:07 +00001600 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1601 unsigned Reg = FuncInfo->getSRetReturnReg();
1602 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001603 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001604 FuncInfo->setSRetReturnReg(Reg);
1605 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001606 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001607 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Dan Gohman61a92132008-04-21 23:59:07 +00001608 }
1609
Chris Lattnerf39f7712007-02-28 05:46:49 +00001610 unsigned StackSize = CCInfo.getNextStackOffset();
Evan Cheng0c439eb2010-01-27 00:07:07 +00001611 // Align stack specially for tail calls.
1612 if (FuncIsMadeTailCallSafe(CallConv))
Gordon Henriksenae636f82008-01-03 16:47:34 +00001613 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001614
Evan Cheng1bc78042006-04-26 01:20:17 +00001615 // If the function takes variable number of arguments, make a frame index for
1616 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001617 if (isVarArg) {
Anton Korobeynikovded05e32010-05-16 09:08:45 +00001618 if (Is64Bit || (CallConv != CallingConv::X86_FastCall &&
1619 CallConv != CallingConv::X86_ThisCall)) {
Dan Gohman1e93df62010-04-17 14:41:14 +00001620 FuncInfo->setVarArgsFrameIndex(MFI->CreateFixedObject(1, StackSize,
1621 true, false));
Gordon Henriksen86737662008-01-05 16:56:59 +00001622 }
1623 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001624 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1625
1626 // FIXME: We should really autogenerate these arrays
1627 static const unsigned GPR64ArgRegsWin64[] = {
1628 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001629 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001630 static const unsigned XMMArgRegsWin64[] = {
1631 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
1632 };
1633 static const unsigned GPR64ArgRegs64Bit[] = {
1634 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1635 };
1636 static const unsigned XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001637 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1638 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1639 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001640 const unsigned *GPR64ArgRegs, *XMMArgRegs;
1641
1642 if (IsWin64) {
1643 TotalNumIntRegs = 4; TotalNumXMMRegs = 4;
1644 GPR64ArgRegs = GPR64ArgRegsWin64;
1645 XMMArgRegs = XMMArgRegsWin64;
1646 } else {
1647 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1648 GPR64ArgRegs = GPR64ArgRegs64Bit;
1649 XMMArgRegs = XMMArgRegs64Bit;
1650 }
1651 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1652 TotalNumIntRegs);
1653 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs,
1654 TotalNumXMMRegs);
1655
Devang Patel578efa92009-06-05 21:57:13 +00001656 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Evan Chengc7ce29b2009-02-13 22:36:38 +00001657 assert(!(NumXMMRegs && !Subtarget->hasSSE1()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001658 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001659 assert(!(NumXMMRegs && UseSoftFloat && NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00001660 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001661 if (UseSoftFloat || NoImplicitFloatOps || !Subtarget->hasSSE1())
Torok Edwin3f142c32009-02-01 18:15:56 +00001662 // Kernel mode asks for SSE to be disabled, so don't push them
1663 // on the stack.
1664 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00001665
Gordon Henriksen86737662008-01-05 16:56:59 +00001666 // For X86-64, if there are vararg parameters that are passed via
1667 // registers, then we must store them to their spots on the stack so they
1668 // may be loaded by deferencing the result of va_next.
Dan Gohman1e93df62010-04-17 14:41:14 +00001669 FuncInfo->setVarArgsGPOffset(NumIntRegs * 8);
1670 FuncInfo->setVarArgsFPOffset(TotalNumIntRegs * 8 + NumXMMRegs * 16);
1671 FuncInfo->setRegSaveFrameIndex(
1672 MFI->CreateStackObject(TotalNumIntRegs * 8 + TotalNumXMMRegs * 16, 16,
1673 false));
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001674
Gordon Henriksen86737662008-01-05 16:56:59 +00001675 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001676 SmallVector<SDValue, 8> MemOps;
Dan Gohman1e93df62010-04-17 14:41:14 +00001677 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
1678 getPointerTy());
1679 unsigned Offset = FuncInfo->getVarArgsGPOffset();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001680 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Dan Gohmand6708ea2009-08-15 01:38:56 +00001681 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
1682 DAG.getIntPtrConstant(Offset));
Bob Wilson998e1252009-04-20 18:36:57 +00001683 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
1684 X86::GR64RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00001685 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00001686 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00001687 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Dan Gohman1e93df62010-04-17 14:41:14 +00001688 PseudoSourceValue::getFixedStack(
1689 FuncInfo->getRegSaveFrameIndex()),
David Greene67c9d422010-02-15 16:53:33 +00001690 Offset, false, false, 0);
Gordon Henriksen86737662008-01-05 16:56:59 +00001691 MemOps.push_back(Store);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001692 Offset += 8;
Gordon Henriksen86737662008-01-05 16:56:59 +00001693 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001694
Dan Gohmanface41a2009-08-16 21:24:25 +00001695 if (TotalNumXMMRegs != 0 && NumXMMRegs != TotalNumXMMRegs) {
1696 // Now store the XMM (fp + vector) parameter registers.
1697 SmallVector<SDValue, 11> SaveXMMOps;
1698 SaveXMMOps.push_back(Chain);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001699
Dan Gohmanface41a2009-08-16 21:24:25 +00001700 unsigned AL = MF.addLiveIn(X86::AL, X86::GR8RegisterClass);
1701 SDValue ALVal = DAG.getCopyFromReg(DAG.getEntryNode(), dl, AL, MVT::i8);
1702 SaveXMMOps.push_back(ALVal);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001703
Dan Gohman1e93df62010-04-17 14:41:14 +00001704 SaveXMMOps.push_back(DAG.getIntPtrConstant(
1705 FuncInfo->getRegSaveFrameIndex()));
1706 SaveXMMOps.push_back(DAG.getIntPtrConstant(
1707 FuncInfo->getVarArgsFPOffset()));
Dan Gohmand6708ea2009-08-15 01:38:56 +00001708
Dan Gohmanface41a2009-08-16 21:24:25 +00001709 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
1710 unsigned VReg = MF.addLiveIn(XMMArgRegs[NumXMMRegs],
1711 X86::VR128RegisterClass);
1712 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::v4f32);
1713 SaveXMMOps.push_back(Val);
1714 }
1715 MemOps.push_back(DAG.getNode(X86ISD::VASTART_SAVE_XMM_REGS, dl,
1716 MVT::Other,
1717 &SaveXMMOps[0], SaveXMMOps.size()));
Gordon Henriksen86737662008-01-05 16:56:59 +00001718 }
Dan Gohmanface41a2009-08-16 21:24:25 +00001719
1720 if (!MemOps.empty())
1721 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
1722 &MemOps[0], MemOps.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00001723 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001724 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001725
Gordon Henriksen86737662008-01-05 16:56:59 +00001726 // Some CCs need callee pop.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001727 if (IsCalleePop(isVarArg, CallConv)) {
Dan Gohman1e93df62010-04-17 14:41:14 +00001728 FuncInfo->setBytesToPopOnReturn(StackSize); // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001729 } else {
Dan Gohman1e93df62010-04-17 14:41:14 +00001730 FuncInfo->setBytesToPopOnReturn(0); // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001731 // If this is an sret function, the return should pop the hidden pointer.
Chris Lattner29689432010-03-11 00:22:57 +00001732 if (!Is64Bit && !IsTailCallConvention(CallConv) && ArgsAreStructReturn(Ins))
Dan Gohman1e93df62010-04-17 14:41:14 +00001733 FuncInfo->setBytesToPopOnReturn(4);
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001734 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001735
Gordon Henriksen86737662008-01-05 16:56:59 +00001736 if (!Is64Bit) {
Dan Gohman1e93df62010-04-17 14:41:14 +00001737 // RegSaveFrameIndex is X86-64 only.
1738 FuncInfo->setRegSaveFrameIndex(0xAAAAAAA);
Anton Korobeynikovded05e32010-05-16 09:08:45 +00001739 if (CallConv == CallingConv::X86_FastCall ||
1740 CallConv == CallingConv::X86_ThisCall)
Dan Gohman1e93df62010-04-17 14:41:14 +00001741 // fastcc functions can't have varargs.
1742 FuncInfo->setVarArgsFrameIndex(0xAAAAAAA);
Gordon Henriksen86737662008-01-05 16:56:59 +00001743 }
Evan Cheng25caf632006-05-23 21:06:34 +00001744
Dan Gohman98ca4f22009-08-05 01:29:28 +00001745 return Chain;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001746}
1747
Dan Gohman475871a2008-07-27 21:46:04 +00001748SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001749X86TargetLowering::LowerMemOpCallTo(SDValue Chain,
1750 SDValue StackPtr, SDValue Arg,
1751 DebugLoc dl, SelectionDAG &DAG,
Evan Chengdffbd832008-01-10 00:09:10 +00001752 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +00001753 ISD::ArgFlagsTy Flags) const {
Anton Korobeynikovcf6b7392009-08-03 08:12:53 +00001754 const unsigned FirstStackArgOffset = (Subtarget->isTargetWin64() ? 32 : 0);
Anton Korobeynikovcf6b7392009-08-03 08:12:53 +00001755 unsigned LocMemOffset = FirstStackArgOffset + VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00001756 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00001757 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001758 if (Flags.isByVal()) {
Dale Johannesendd64c412009-02-04 00:33:20 +00001759 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Evan Chengdffbd832008-01-10 00:09:10 +00001760 }
Dale Johannesenace16102009-02-03 19:33:06 +00001761 return DAG.getStore(Chain, dl, Arg, PtrOff,
David Greene67c9d422010-02-15 16:53:33 +00001762 PseudoSourceValue::getStack(), LocMemOffset,
1763 false, false, 0);
Evan Chengdffbd832008-01-10 00:09:10 +00001764}
1765
Bill Wendling64e87322009-01-16 19:25:27 +00001766/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001767/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00001768SDValue
1769X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Evan Chengddc419c2010-01-26 19:04:47 +00001770 SDValue &OutRetAddr, SDValue Chain,
1771 bool IsTailCall, bool Is64Bit,
Dan Gohmand858e902010-04-17 15:26:15 +00001772 int FPDiff, DebugLoc dl) const {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001773 // Adjust the Return address stack slot.
Owen Andersone50ed302009-08-10 22:56:29 +00001774 EVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001775 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00001776
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001777 // Load the "old" Return address.
David Greene67c9d422010-02-15 16:53:33 +00001778 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, NULL, 0, false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00001779 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001780}
1781
1782/// EmitTailCallStoreRetAddr - Emit a store of the return adress if tail call
1783/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00001784static SDValue
1785EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00001786 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00001787 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001788 // Store the return address to the appropriate stack slot.
1789 if (!FPDiff) return Chain;
1790 // Calculate the new stack slot for the return address.
1791 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00001792 int NewReturnAddrFI =
Arnold Schwaighofer92652752010-02-22 16:18:09 +00001793 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize, false, false);
Owen Anderson825b72b2009-08-11 20:47:22 +00001794 EVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00001795 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001796 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
David Greene67c9d422010-02-15 16:53:33 +00001797 PseudoSourceValue::getFixedStack(NewReturnAddrFI), 0,
1798 false, false, 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001799 return Chain;
1800}
1801
Dan Gohman98ca4f22009-08-05 01:29:28 +00001802SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00001803X86TargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001804 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00001805 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001806 const SmallVectorImpl<ISD::OutputArg> &Outs,
1807 const SmallVectorImpl<ISD::InputArg> &Ins,
1808 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001809 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001810 MachineFunction &MF = DAG.getMachineFunction();
1811 bool Is64Bit = Subtarget->is64Bit();
1812 bool IsStructRet = CallIsStructReturn(Outs);
Evan Cheng5f941932010-02-05 02:21:12 +00001813 bool IsSibcall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001814
Evan Cheng5f941932010-02-05 02:21:12 +00001815 if (isTailCall) {
Evan Cheng0c439eb2010-01-27 00:07:07 +00001816 // Check if it's really possible to do a tail call.
Evan Chenga375d472010-03-15 18:54:48 +00001817 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
1818 isVarArg, IsStructRet, MF.getFunction()->hasStructRetAttr(),
Evan Cheng022d9e12010-02-02 23:55:14 +00001819 Outs, Ins, DAG);
Evan Chengf22f9b32010-02-06 03:28:46 +00001820
1821 // Sibcalls are automatically detected tailcalls which do not require
1822 // ABI changes.
Dan Gohman1797ed52010-02-08 20:27:50 +00001823 if (!GuaranteedTailCallOpt && isTailCall)
Evan Cheng5f941932010-02-05 02:21:12 +00001824 IsSibcall = true;
Evan Chengf22f9b32010-02-06 03:28:46 +00001825
1826 if (isTailCall)
1827 ++NumTailCalls;
Evan Cheng5f941932010-02-05 02:21:12 +00001828 }
Evan Cheng0c439eb2010-01-27 00:07:07 +00001829
Chris Lattner29689432010-03-11 00:22:57 +00001830 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1831 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001832
Chris Lattner638402b2007-02-28 07:00:42 +00001833 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00001834 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001835 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1836 ArgLocs, *DAG.getContext());
1837 CCInfo.AnalyzeCallOperands(Outs, CCAssignFnForNode(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001838
Chris Lattner423c5f42007-02-28 05:31:48 +00001839 // Get a count of how many bytes are to be pushed on the stack.
1840 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chengf22f9b32010-02-06 03:28:46 +00001841 if (IsSibcall)
Evan Chengb2c92902010-02-02 02:22:50 +00001842 // This is a sibcall. The memory operands are available in caller's
1843 // own caller's stack.
1844 NumBytes = 0;
Chris Lattner29689432010-03-11 00:22:57 +00001845 else if (GuaranteedTailCallOpt && IsTailCallConvention(CallConv))
Evan Chengf22f9b32010-02-06 03:28:46 +00001846 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001847
Gordon Henriksen86737662008-01-05 16:56:59 +00001848 int FPDiff = 0;
Evan Chengf22f9b32010-02-06 03:28:46 +00001849 if (isTailCall && !IsSibcall) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001850 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00001851 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00001852 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
1853 FPDiff = NumBytesCallerPushed - NumBytes;
1854
1855 // Set the delta of movement of the returnaddr stackslot.
1856 // But only set if delta is greater than previous delta.
1857 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
1858 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
1859 }
1860
Evan Chengf22f9b32010-02-06 03:28:46 +00001861 if (!IsSibcall)
1862 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001863
Dan Gohman475871a2008-07-27 21:46:04 +00001864 SDValue RetAddrFrIdx;
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001865 // Load return adress for tail calls.
Evan Chengf22f9b32010-02-06 03:28:46 +00001866 if (isTailCall && FPDiff)
1867 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, isTailCall,
1868 Is64Bit, FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00001869
Dan Gohman475871a2008-07-27 21:46:04 +00001870 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
1871 SmallVector<SDValue, 8> MemOpChains;
1872 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00001873
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001874 // Walk the register/memloc assignments, inserting copies/loads. In the case
1875 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00001876 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1877 CCValAssign &VA = ArgLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001878 EVT RegVT = VA.getLocVT();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001879 SDValue Arg = Outs[i].Val;
1880 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohman095cc292008-09-13 01:54:27 +00001881 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00001882
Chris Lattner423c5f42007-02-28 05:31:48 +00001883 // Promote the value if needed.
1884 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001885 default: llvm_unreachable("Unknown loc info!");
Chris Lattner423c5f42007-02-28 05:31:48 +00001886 case CCValAssign::Full: break;
1887 case CCValAssign::SExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001888 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001889 break;
1890 case CCValAssign::ZExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001891 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001892 break;
1893 case CCValAssign::AExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001894 if (RegVT.isVector() && RegVT.getSizeInBits() == 128) {
1895 // Special case: passing MMX values in XMM registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00001896 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, Arg);
1897 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
1898 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001899 } else
1900 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg);
1901 break;
1902 case CCValAssign::BCvt:
1903 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001904 break;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001905 case CCValAssign::Indirect: {
1906 // Store the argument.
1907 SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT());
Evan Chengff89dcb2009-10-18 18:16:27 +00001908 int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex();
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001909 Chain = DAG.getStore(Chain, dl, Arg, SpillSlot,
David Greene67c9d422010-02-15 16:53:33 +00001910 PseudoSourceValue::getFixedStack(FI), 0,
1911 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001912 Arg = SpillSlot;
1913 break;
1914 }
Evan Cheng6b5783d2006-05-25 18:56:34 +00001915 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001916
Chris Lattner423c5f42007-02-28 05:31:48 +00001917 if (VA.isRegLoc()) {
1918 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Evan Chengf22f9b32010-02-06 03:28:46 +00001919 } else if (!IsSibcall && (!isTailCall || isByVal)) {
Evan Cheng5f941932010-02-05 02:21:12 +00001920 assert(VA.isMemLoc());
1921 if (StackPtr.getNode() == 0)
1922 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
1923 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
1924 dl, DAG, VA, Flags));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001925 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001926 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001927
Evan Cheng32fe1032006-05-25 00:59:30 +00001928 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001929 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00001930 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001931
Evan Cheng347d5f72006-04-28 21:29:37 +00001932 // Build a sequence of copy-to-reg nodes chained together with token chain
1933 // and flag operands which copy the outgoing args into registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001934 SDValue InFlag;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001935 // Tail call byval lowering might overwrite argument registers so in case of
1936 // tail call optimization the copies to registers are lowered later.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001937 if (!isTailCall)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001938 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001939 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00001940 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001941 InFlag = Chain.getValue(1);
1942 }
Gordon Henriksen86737662008-01-05 16:56:59 +00001943
Chris Lattner88e1fd52009-07-09 04:24:46 +00001944 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001945 // ELF / PIC requires GOT in the EBX register before function calls via PLT
1946 // GOT pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001947 if (!isTailCall) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001948 Chain = DAG.getCopyToReg(Chain, dl, X86::EBX,
1949 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00001950 DebugLoc(), getPointerTy()),
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001951 InFlag);
1952 InFlag = Chain.getValue(1);
1953 } else {
1954 // If we are tail calling and generating PIC/GOT style code load the
1955 // address of the callee into ECX. The value in ecx is used as target of
1956 // the tail jump. This is done to circumvent the ebx/callee-saved problem
1957 // for tail calls on PIC/GOT architectures. Normally we would just put the
1958 // address of GOT into ebx and then call target@PLT. But for tail calls
1959 // ebx would be restored (since ebx is callee saved) before jumping to the
1960 // target@PLT.
1961
1962 // Note: The actual moving to ECX is done further down.
1963 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
1964 if (G && !G->getGlobal()->hasHiddenVisibility() &&
1965 !G->getGlobal()->hasProtectedVisibility())
1966 Callee = LowerGlobalAddress(Callee, DAG);
1967 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00001968 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001969 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00001970 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001971
Gordon Henriksen86737662008-01-05 16:56:59 +00001972 if (Is64Bit && isVarArg) {
1973 // From AMD64 ABI document:
1974 // For calls that may call functions that use varargs or stdargs
1975 // (prototype-less calls or calls to functions containing ellipsis (...) in
1976 // the declaration) %al is used as hidden argument to specify the number
1977 // of SSE registers used. The contents of %al do not need to match exactly
1978 // the number of registers, but must be an ubound on the number of SSE
1979 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001980
1981 // FIXME: Verify this on Win64
Gordon Henriksen86737662008-01-05 16:56:59 +00001982 // Count the number of XMM registers allocated.
1983 static const unsigned XMMArgRegs[] = {
1984 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1985 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1986 };
1987 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Scott Michelfdc40a02009-02-17 22:15:04 +00001988 assert((Subtarget->hasSSE1() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00001989 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00001990
Dale Johannesendd64c412009-02-04 00:33:20 +00001991 Chain = DAG.getCopyToReg(Chain, dl, X86::AL,
Owen Anderson825b72b2009-08-11 20:47:22 +00001992 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00001993 InFlag = Chain.getValue(1);
1994 }
1995
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001996
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001997 // For tail calls lower the arguments to the 'real' stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001998 if (isTailCall) {
1999 // Force all the incoming stack arguments to be loaded from the stack
2000 // before any new outgoing arguments are stored to the stack, because the
2001 // outgoing stack slots may alias the incoming argument stack slots, and
2002 // the alias isn't otherwise explicit. This is slightly more conservative
2003 // than necessary, because it means that each store effectively depends
2004 // on every argument instead of just those arguments it would clobber.
2005 SDValue ArgChain = DAG.getStackArgumentTokenFactor(Chain);
2006
Dan Gohman475871a2008-07-27 21:46:04 +00002007 SmallVector<SDValue, 8> MemOpChains2;
2008 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00002009 int FI = 0;
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00002010 // Do not flag preceeding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00002011 InFlag = SDValue();
Dan Gohman1797ed52010-02-08 20:27:50 +00002012 if (GuaranteedTailCallOpt) {
Evan Chengb2c92902010-02-02 02:22:50 +00002013 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2014 CCValAssign &VA = ArgLocs[i];
2015 if (VA.isRegLoc())
2016 continue;
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002017 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00002018 SDValue Arg = Outs[i].Val;
2019 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Gordon Henriksen86737662008-01-05 16:56:59 +00002020 // Create frame index.
2021 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002022 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
David Greene3f2bf852009-11-12 20:49:22 +00002023 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true, false);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002024 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002025
Duncan Sands276dcbd2008-03-21 09:14:45 +00002026 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002027 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00002028 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00002029 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00002030 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00002031 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00002032 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002033
Dan Gohman98ca4f22009-08-05 01:29:28 +00002034 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN,
2035 ArgChain,
Dale Johannesendd64c412009-02-04 00:33:20 +00002036 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00002037 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002038 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00002039 MemOpChains2.push_back(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002040 DAG.getStore(ArgChain, dl, Arg, FIN,
David Greene67c9d422010-02-15 16:53:33 +00002041 PseudoSourceValue::getFixedStack(FI), 0,
2042 false, false, 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002043 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002044 }
2045 }
2046
2047 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002048 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00002049 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002050
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002051 // Copy arguments to their registers.
2052 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002053 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002054 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002055 InFlag = Chain.getValue(1);
2056 }
Dan Gohman475871a2008-07-27 21:46:04 +00002057 InFlag =SDValue();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002058
Gordon Henriksen86737662008-01-05 16:56:59 +00002059 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002060 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00002061 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002062 }
2063
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002064 bool WasGlobalOrExternal = false;
2065 if (getTargetMachine().getCodeModel() == CodeModel::Large) {
2066 assert(Is64Bit && "Large code model is only legal in 64-bit mode.");
2067 // In the 64-bit large code model, we have to make all calls
2068 // through a register, since the call instruction's 32-bit
2069 // pc-relative offset may not be large enough to hold the whole
2070 // address.
2071 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
2072 WasGlobalOrExternal = true;
2073 // If the callee is a GlobalAddress node (quite common, every direct call
2074 // is) turn it into a TargetGlobalAddress node so that legalize doesn't hack
2075 // it.
2076
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00002077 // We should use extra load for direct calls to dllimported functions in
2078 // non-JIT mode.
Dan Gohman46510a72010-04-15 01:51:59 +00002079 const GlobalValue *GV = G->getGlobal();
Chris Lattner754b7652009-07-10 05:48:03 +00002080 if (!GV->hasDLLImportLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002081 unsigned char OpFlags = 0;
Eric Christopherfd179292009-08-27 18:07:15 +00002082
Chris Lattner48a7d022009-07-09 05:02:21 +00002083 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
2084 // external symbols most go through the PLT in PIC mode. If the symbol
2085 // has hidden or protected visibility, or if it is static or local, then
2086 // we don't need to use the PLT - we can directly call it.
2087 if (Subtarget->isTargetELF() &&
2088 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002089 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002090 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002091 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002092 (GV->isDeclaration() || GV->isWeakForLinker()) &&
2093 Subtarget->getDarwinVers() < 9) {
2094 // PC-relative references to external symbols should go through $stub,
2095 // unless we're building with the leopard linker or later, which
2096 // automatically synthesizes these stubs.
2097 OpFlags = X86II::MO_DARWIN_STUB;
2098 }
Chris Lattner48a7d022009-07-09 05:02:21 +00002099
Chris Lattner74e726e2009-07-09 05:27:35 +00002100 Callee = DAG.getTargetGlobalAddress(GV, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00002101 G->getOffset(), OpFlags);
2102 }
Bill Wendling056292f2008-09-16 21:48:12 +00002103 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002104 WasGlobalOrExternal = true;
Chris Lattner48a7d022009-07-09 05:02:21 +00002105 unsigned char OpFlags = 0;
2106
2107 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to external
2108 // symbols should go through the PLT.
2109 if (Subtarget->isTargetELF() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002110 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002111 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002112 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002113 Subtarget->getDarwinVers() < 9) {
2114 // PC-relative references to external symbols should go through $stub,
2115 // unless we're building with the leopard linker or later, which
2116 // automatically synthesizes these stubs.
2117 OpFlags = X86II::MO_DARWIN_STUB;
2118 }
Eric Christopherfd179292009-08-27 18:07:15 +00002119
Chris Lattner48a7d022009-07-09 05:02:21 +00002120 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2121 OpFlags);
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002122 }
2123
Chris Lattnerd96d0722007-02-25 06:40:16 +00002124 // Returns a chain & a flag for retval copy to use.
Owen Anderson825b72b2009-08-11 20:47:22 +00002125 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00002126 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00002127
Evan Chengf22f9b32010-02-06 03:28:46 +00002128 if (!IsSibcall && isTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002129 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2130 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002131 InFlag = Chain.getValue(1);
Gordon Henriksen86737662008-01-05 16:56:59 +00002132 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002133
Nate Begeman4c5dcf52006-02-17 00:03:04 +00002134 Ops.push_back(Chain);
2135 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00002136
Dan Gohman98ca4f22009-08-05 01:29:28 +00002137 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002138 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00002139
Gordon Henriksen86737662008-01-05 16:56:59 +00002140 // Add argument registers to the end of the list so that they are known live
2141 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00002142 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2143 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2144 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00002145
Evan Cheng586ccac2008-03-18 23:36:35 +00002146 // Add an implicit use GOT pointer in EBX.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002147 if (!isTailCall && Subtarget->isPICStyleGOT())
Evan Cheng586ccac2008-03-18 23:36:35 +00002148 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
2149
2150 // Add an implicit use of AL for x86 vararg functions.
2151 if (Is64Bit && isVarArg)
Owen Anderson825b72b2009-08-11 20:47:22 +00002152 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
Evan Cheng586ccac2008-03-18 23:36:35 +00002153
Gabor Greifba36cb52008-08-28 21:40:38 +00002154 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00002155 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002156
Dan Gohman98ca4f22009-08-05 01:29:28 +00002157 if (isTailCall) {
2158 // If this is the first return lowered for this function, add the regs
2159 // to the liveout set for the function.
2160 if (MF.getRegInfo().liveout_empty()) {
2161 SmallVector<CCValAssign, 16> RVLocs;
2162 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), RVLocs,
2163 *DAG.getContext());
2164 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
2165 for (unsigned i = 0; i != RVLocs.size(); ++i)
2166 if (RVLocs[i].isRegLoc())
2167 MF.getRegInfo().addLiveOut(RVLocs[i].getLocReg());
2168 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002169 return DAG.getNode(X86ISD::TC_RETURN, dl,
2170 NodeTys, &Ops[0], Ops.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002171 }
2172
Dale Johannesenace16102009-02-03 19:33:06 +00002173 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00002174 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00002175
Chris Lattner2d297092006-05-23 18:50:38 +00002176 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00002177 unsigned NumBytesForCalleeToPush;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002178 if (IsCalleePop(isVarArg, CallConv))
Gordon Henriksen86737662008-01-05 16:56:59 +00002179 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Chris Lattner29689432010-03-11 00:22:57 +00002180 else if (!Is64Bit && !IsTailCallConvention(CallConv) && IsStructRet)
Dan Gohmanf451cb82010-02-10 16:03:48 +00002181 // If this is a call to a struct-return function, the callee
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002182 // pops the hidden struct pointer, so we have to push it back.
2183 // This is common for Darwin/X86, Linux & Mingw32 targets.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002184 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002185 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002186 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002187
Gordon Henriksenae636f82008-01-03 16:47:34 +00002188 // Returns a flag for retval copy to use.
Evan Chengf22f9b32010-02-06 03:28:46 +00002189 if (!IsSibcall) {
2190 Chain = DAG.getCALLSEQ_END(Chain,
2191 DAG.getIntPtrConstant(NumBytes, true),
2192 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2193 true),
2194 InFlag);
2195 InFlag = Chain.getValue(1);
2196 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002197
Chris Lattner3085e152007-02-25 08:59:22 +00002198 // Handle result values, copying them out of physregs into vregs that we
2199 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002200 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2201 Ins, dl, DAG, InVals);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002202}
2203
Evan Cheng25ab6902006-09-08 06:48:29 +00002204
2205//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002206// Fast Calling Convention (tail call) implementation
2207//===----------------------------------------------------------------------===//
2208
2209// Like std call, callee cleans arguments, convention except that ECX is
2210// reserved for storing the tail called function address. Only 2 registers are
2211// free for argument passing (inreg). Tail call optimization is performed
2212// provided:
2213// * tailcallopt is enabled
2214// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002215// On X86_64 architecture with GOT-style position independent code only local
2216// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002217// To keep the stack aligned according to platform abi the function
2218// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2219// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002220// If a tail called function callee has more arguments than the caller the
2221// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002222// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002223// original REtADDR, but before the saved framepointer or the spilled registers
2224// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2225// stack layout:
2226// arg1
2227// arg2
2228// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002229// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002230// move area ]
2231// (possible EBP)
2232// ESI
2233// EDI
2234// local1 ..
2235
2236/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2237/// for a 16 byte align requirement.
Dan Gohmand858e902010-04-17 15:26:15 +00002238unsigned
2239X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
2240 SelectionDAG& DAG) const {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002241 MachineFunction &MF = DAG.getMachineFunction();
2242 const TargetMachine &TM = MF.getTarget();
2243 const TargetFrameInfo &TFI = *TM.getFrameInfo();
2244 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002245 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002246 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002247 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002248 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2249 // Number smaller than 12 so just add the difference.
2250 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2251 } else {
2252 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002253 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002254 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002255 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002256 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002257}
2258
Evan Cheng5f941932010-02-05 02:21:12 +00002259/// MatchingStackOffset - Return true if the given stack call argument is
2260/// already available in the same position (relatively) of the caller's
2261/// incoming argument stack.
2262static
2263bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
2264 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
2265 const X86InstrInfo *TII) {
Evan Cheng4cae1332010-03-05 08:38:04 +00002266 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
2267 int FI = INT_MAX;
Evan Cheng5f941932010-02-05 02:21:12 +00002268 if (Arg.getOpcode() == ISD::CopyFromReg) {
2269 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
2270 if (!VR || TargetRegisterInfo::isPhysicalRegister(VR))
2271 return false;
2272 MachineInstr *Def = MRI->getVRegDef(VR);
2273 if (!Def)
2274 return false;
2275 if (!Flags.isByVal()) {
2276 if (!TII->isLoadFromStackSlot(Def, FI))
2277 return false;
2278 } else {
2279 unsigned Opcode = Def->getOpcode();
2280 if ((Opcode == X86::LEA32r || Opcode == X86::LEA64r) &&
2281 Def->getOperand(1).isFI()) {
2282 FI = Def->getOperand(1).getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002283 Bytes = Flags.getByValSize();
Evan Cheng5f941932010-02-05 02:21:12 +00002284 } else
2285 return false;
2286 }
Evan Cheng4cae1332010-03-05 08:38:04 +00002287 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
2288 if (Flags.isByVal())
2289 // ByVal argument is passed in as a pointer but it's now being
Evan Cheng10718492010-03-05 19:55:55 +00002290 // dereferenced. e.g.
Evan Cheng4cae1332010-03-05 08:38:04 +00002291 // define @foo(%struct.X* %A) {
2292 // tail call @bar(%struct.X* byval %A)
2293 // }
Evan Cheng5f941932010-02-05 02:21:12 +00002294 return false;
2295 SDValue Ptr = Ld->getBasePtr();
2296 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
2297 if (!FINode)
2298 return false;
2299 FI = FINode->getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002300 } else
2301 return false;
Evan Cheng5f941932010-02-05 02:21:12 +00002302
Evan Cheng4cae1332010-03-05 08:38:04 +00002303 assert(FI != INT_MAX);
Evan Cheng5f941932010-02-05 02:21:12 +00002304 if (!MFI->isFixedObjectIndex(FI))
2305 return false;
Evan Cheng4cae1332010-03-05 08:38:04 +00002306 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
Evan Cheng5f941932010-02-05 02:21:12 +00002307}
2308
Dan Gohman98ca4f22009-08-05 01:29:28 +00002309/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2310/// for tail call optimization. Targets which want to do tail call
2311/// optimization should implement this function.
2312bool
2313X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002314 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002315 bool isVarArg,
Evan Chenga375d472010-03-15 18:54:48 +00002316 bool isCalleeStructRet,
2317 bool isCallerStructRet,
Evan Chengb1712452010-01-27 06:25:16 +00002318 const SmallVectorImpl<ISD::OutputArg> &Outs,
2319 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002320 SelectionDAG& DAG) const {
Chris Lattner29689432010-03-11 00:22:57 +00002321 if (!IsTailCallConvention(CalleeCC) &&
Evan Chengb1712452010-01-27 06:25:16 +00002322 CalleeCC != CallingConv::C)
2323 return false;
2324
Evan Cheng7096ae42010-01-29 06:45:59 +00002325 // If -tailcallopt is specified, make fastcc functions tail-callable.
Evan Cheng2c12cb42010-03-26 16:26:03 +00002326 const MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng7096ae42010-01-29 06:45:59 +00002327 const Function *CallerF = DAG.getMachineFunction().getFunction();
Evan Cheng13617962010-04-30 01:12:32 +00002328 CallingConv::ID CallerCC = CallerF->getCallingConv();
2329 bool CCMatch = CallerCC == CalleeCC;
2330
Dan Gohman1797ed52010-02-08 20:27:50 +00002331 if (GuaranteedTailCallOpt) {
Evan Cheng13617962010-04-30 01:12:32 +00002332 if (IsTailCallConvention(CalleeCC) && CCMatch)
Evan Cheng843bd692010-01-31 06:44:49 +00002333 return true;
2334 return false;
2335 }
2336
Evan Chengb2c92902010-02-02 02:22:50 +00002337 // Look for obvious safe cases to perform tail call optimization that does not
2338 // requite ABI changes. This is what gcc calls sibcall.
2339
Evan Cheng2c12cb42010-03-26 16:26:03 +00002340 // Can't do sibcall if stack needs to be dynamically re-aligned. PEI needs to
2341 // emit a special epilogue.
2342 if (RegInfo->needsStackRealignment(MF))
2343 return false;
2344
Evan Cheng3c262ee2010-03-26 02:13:13 +00002345 // Do not sibcall optimize vararg calls unless the call site is not passing any
2346 // arguments.
2347 if (isVarArg && !Outs.empty())
Evan Cheng843bd692010-01-31 06:44:49 +00002348 return false;
2349
Evan Chenga375d472010-03-15 18:54:48 +00002350 // Also avoid sibcall optimization if either caller or callee uses struct
2351 // return semantics.
2352 if (isCalleeStructRet || isCallerStructRet)
2353 return false;
2354
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002355 // If the call result is in ST0 / ST1, it needs to be popped off the x87 stack.
2356 // Therefore if it's not used by the call it is not safe to optimize this into
2357 // a sibcall.
2358 bool Unused = false;
2359 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
2360 if (!Ins[i].Used) {
2361 Unused = true;
2362 break;
2363 }
2364 }
2365 if (Unused) {
2366 SmallVector<CCValAssign, 16> RVLocs;
2367 CCState CCInfo(CalleeCC, false, getTargetMachine(),
2368 RVLocs, *DAG.getContext());
2369 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Evan Cheng13617962010-04-30 01:12:32 +00002370 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002371 CCValAssign &VA = RVLocs[i];
2372 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1)
2373 return false;
2374 }
2375 }
2376
Evan Cheng13617962010-04-30 01:12:32 +00002377 // If the calling conventions do not match, then we'd better make sure the
2378 // results are returned in the same way as what the caller expects.
2379 if (!CCMatch) {
2380 SmallVector<CCValAssign, 16> RVLocs1;
2381 CCState CCInfo1(CalleeCC, false, getTargetMachine(),
2382 RVLocs1, *DAG.getContext());
2383 CCInfo1.AnalyzeCallResult(Ins, RetCC_X86);
2384
2385 SmallVector<CCValAssign, 16> RVLocs2;
2386 CCState CCInfo2(CallerCC, false, getTargetMachine(),
2387 RVLocs2, *DAG.getContext());
2388 CCInfo2.AnalyzeCallResult(Ins, RetCC_X86);
2389
2390 if (RVLocs1.size() != RVLocs2.size())
2391 return false;
2392 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
2393 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
2394 return false;
2395 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
2396 return false;
2397 if (RVLocs1[i].isRegLoc()) {
2398 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
2399 return false;
2400 } else {
2401 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
2402 return false;
2403 }
2404 }
2405 }
2406
Evan Chenga6bff982010-01-30 01:22:00 +00002407 // If the callee takes no arguments then go on to check the results of the
2408 // call.
2409 if (!Outs.empty()) {
2410 // Check if stack adjustment is needed. For now, do not do this if any
2411 // argument is passed on the stack.
2412 SmallVector<CCValAssign, 16> ArgLocs;
2413 CCState CCInfo(CalleeCC, isVarArg, getTargetMachine(),
2414 ArgLocs, *DAG.getContext());
2415 CCInfo.AnalyzeCallOperands(Outs, CCAssignFnForNode(CalleeCC));
Evan Chengb2c92902010-02-02 02:22:50 +00002416 if (CCInfo.getNextStackOffset()) {
2417 MachineFunction &MF = DAG.getMachineFunction();
2418 if (MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn())
2419 return false;
2420 if (Subtarget->isTargetWin64())
2421 // Win64 ABI has additional complications.
2422 return false;
2423
2424 // Check if the arguments are already laid out in the right way as
2425 // the caller's fixed stack objects.
2426 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng5f941932010-02-05 02:21:12 +00002427 const MachineRegisterInfo *MRI = &MF.getRegInfo();
2428 const X86InstrInfo *TII =
2429 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
Evan Chengb2c92902010-02-02 02:22:50 +00002430 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2431 CCValAssign &VA = ArgLocs[i];
2432 EVT RegVT = VA.getLocVT();
2433 SDValue Arg = Outs[i].Val;
2434 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Evan Chengb2c92902010-02-02 02:22:50 +00002435 if (VA.getLocInfo() == CCValAssign::Indirect)
2436 return false;
2437 if (!VA.isRegLoc()) {
Evan Cheng5f941932010-02-05 02:21:12 +00002438 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
2439 MFI, MRI, TII))
Evan Chengb2c92902010-02-02 02:22:50 +00002440 return false;
2441 }
2442 }
2443 }
Evan Chenga6bff982010-01-30 01:22:00 +00002444 }
Evan Chengb1712452010-01-27 06:25:16 +00002445
Evan Cheng86809cc2010-02-03 03:28:02 +00002446 return true;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002447}
2448
Dan Gohman3df24e62008-09-03 23:12:08 +00002449FastISel *
Chris Lattnered3a8062010-04-05 06:05:26 +00002450X86TargetLowering::createFastISel(MachineFunction &mf,
Evan Chengddc419c2010-01-26 19:04:47 +00002451 DenseMap<const Value *, unsigned> &vm,
2452 DenseMap<const BasicBlock*, MachineBasicBlock*> &bm,
Dan Gohmanf81eca02010-04-22 20:46:50 +00002453 DenseMap<const AllocaInst *, int> &am,
2454 std::vector<std::pair<MachineInstr*, unsigned> > &pn
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002455#ifndef NDEBUG
Dan Gohman25208642010-04-14 19:53:31 +00002456 , SmallSet<const Instruction *, 8> &cil
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002457#endif
Dan Gohmand858e902010-04-17 15:26:15 +00002458 ) const {
Dan Gohmanf81eca02010-04-22 20:46:50 +00002459 return X86::createFastISel(mf, vm, bm, am, pn
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002460#ifndef NDEBUG
2461 , cil
2462#endif
2463 );
Dan Gohmand9f3c482008-08-19 21:32:53 +00002464}
2465
2466
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002467//===----------------------------------------------------------------------===//
2468// Other Lowering Hooks
2469//===----------------------------------------------------------------------===//
2470
2471
Dan Gohmand858e902010-04-17 15:26:15 +00002472SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) const {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002473 MachineFunction &MF = DAG.getMachineFunction();
2474 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2475 int ReturnAddrIndex = FuncInfo->getRAIndex();
2476
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002477 if (ReturnAddrIndex == 0) {
2478 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00002479 uint64_t SlotSize = TD->getPointerSize();
David Greene3f2bf852009-11-12 20:49:22 +00002480 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize,
Arnold Schwaighofer92652752010-02-22 16:18:09 +00002481 false, false);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002482 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002483 }
2484
Evan Cheng25ab6902006-09-08 06:48:29 +00002485 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002486}
2487
2488
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002489bool X86::isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
2490 bool hasSymbolicDisplacement) {
2491 // Offset should fit into 32 bit immediate field.
Benjamin Kramer34247a02010-03-29 21:13:41 +00002492 if (!isInt<32>(Offset))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002493 return false;
2494
2495 // If we don't have a symbolic displacement - we don't have any extra
2496 // restrictions.
2497 if (!hasSymbolicDisplacement)
2498 return true;
2499
2500 // FIXME: Some tweaks might be needed for medium code model.
2501 if (M != CodeModel::Small && M != CodeModel::Kernel)
2502 return false;
2503
2504 // For small code model we assume that latest object is 16MB before end of 31
2505 // bits boundary. We may also accept pretty large negative constants knowing
2506 // that all objects are in the positive half of address space.
2507 if (M == CodeModel::Small && Offset < 16*1024*1024)
2508 return true;
2509
2510 // For kernel code model we know that all object resist in the negative half
2511 // of 32bits address space. We may not accept negative offsets, since they may
2512 // be just off and we may accept pretty large positive ones.
2513 if (M == CodeModel::Kernel && Offset > 0)
2514 return true;
2515
2516 return false;
2517}
2518
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002519/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
2520/// specific condition code, returning the condition code and the LHS/RHS of the
2521/// comparison to make.
2522static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
2523 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00002524 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002525 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
2526 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
2527 // X > -1 -> X == 0, jump !sign.
2528 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002529 return X86::COND_NS;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002530 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
2531 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002532 return X86::COND_S;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002533 } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00002534 // X < 1 -> X <= 0
2535 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002536 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002537 }
Chris Lattnerf9570512006-09-13 03:22:10 +00002538 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002539
Evan Chengd9558e02006-01-06 00:43:03 +00002540 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002541 default: llvm_unreachable("Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002542 case ISD::SETEQ: return X86::COND_E;
2543 case ISD::SETGT: return X86::COND_G;
2544 case ISD::SETGE: return X86::COND_GE;
2545 case ISD::SETLT: return X86::COND_L;
2546 case ISD::SETLE: return X86::COND_LE;
2547 case ISD::SETNE: return X86::COND_NE;
2548 case ISD::SETULT: return X86::COND_B;
2549 case ISD::SETUGT: return X86::COND_A;
2550 case ISD::SETULE: return X86::COND_BE;
2551 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00002552 }
Chris Lattner4c78e022008-12-23 23:42:27 +00002553 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002554
Chris Lattner4c78e022008-12-23 23:42:27 +00002555 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00002556
Chris Lattner4c78e022008-12-23 23:42:27 +00002557 // If LHS is a foldable load, but RHS is not, flip the condition.
2558 if ((ISD::isNON_EXTLoad(LHS.getNode()) && LHS.hasOneUse()) &&
2559 !(ISD::isNON_EXTLoad(RHS.getNode()) && RHS.hasOneUse())) {
2560 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
2561 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00002562 }
2563
Chris Lattner4c78e022008-12-23 23:42:27 +00002564 switch (SetCCOpcode) {
2565 default: break;
2566 case ISD::SETOLT:
2567 case ISD::SETOLE:
2568 case ISD::SETUGT:
2569 case ISD::SETUGE:
2570 std::swap(LHS, RHS);
2571 break;
2572 }
2573
2574 // On a floating point condition, the flags are set as follows:
2575 // ZF PF CF op
2576 // 0 | 0 | 0 | X > Y
2577 // 0 | 0 | 1 | X < Y
2578 // 1 | 0 | 0 | X == Y
2579 // 1 | 1 | 1 | unordered
2580 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002581 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00002582 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002583 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00002584 case ISD::SETOLT: // flipped
2585 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002586 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00002587 case ISD::SETOLE: // flipped
2588 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002589 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002590 case ISD::SETUGT: // flipped
2591 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002592 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00002593 case ISD::SETUGE: // flipped
2594 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002595 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002596 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002597 case ISD::SETNE: return X86::COND_NE;
2598 case ISD::SETUO: return X86::COND_P;
2599 case ISD::SETO: return X86::COND_NP;
Dan Gohman1a492952009-10-20 16:22:37 +00002600 case ISD::SETOEQ:
2601 case ISD::SETUNE: return X86::COND_INVALID;
Chris Lattner4c78e022008-12-23 23:42:27 +00002602 }
Evan Chengd9558e02006-01-06 00:43:03 +00002603}
2604
Evan Cheng4a460802006-01-11 00:33:36 +00002605/// hasFPCMov - is there a floating point cmov for the specific X86 condition
2606/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00002607/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00002608static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00002609 switch (X86CC) {
2610 default:
2611 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00002612 case X86::COND_B:
2613 case X86::COND_BE:
2614 case X86::COND_E:
2615 case X86::COND_P:
2616 case X86::COND_A:
2617 case X86::COND_AE:
2618 case X86::COND_NE:
2619 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00002620 return true;
2621 }
2622}
2623
Evan Chengeb2f9692009-10-27 19:56:55 +00002624/// isFPImmLegal - Returns true if the target can instruction select the
2625/// specified FP immediate natively. If false, the legalizer will
2626/// materialize the FP immediate as a load from a constant pool.
Evan Chenga1eaa3c2009-10-28 01:43:28 +00002627bool X86TargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
Evan Chengeb2f9692009-10-27 19:56:55 +00002628 for (unsigned i = 0, e = LegalFPImmediates.size(); i != e; ++i) {
2629 if (Imm.bitwiseIsEqual(LegalFPImmediates[i]))
2630 return true;
2631 }
2632 return false;
2633}
2634
Nate Begeman9008ca62009-04-27 18:41:29 +00002635/// isUndefOrInRange - Return true if Val is undef or if its value falls within
2636/// the specified range (L, H].
2637static bool isUndefOrInRange(int Val, int Low, int Hi) {
2638 return (Val < 0) || (Val >= Low && Val < Hi);
2639}
2640
2641/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
2642/// specified value.
2643static bool isUndefOrEqual(int Val, int CmpVal) {
2644 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00002645 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00002646 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00002647}
2648
Nate Begeman9008ca62009-04-27 18:41:29 +00002649/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
2650/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
2651/// the second operand.
Owen Andersone50ed302009-08-10 22:56:29 +00002652static bool isPSHUFDMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002653 if (VT == MVT::v4f32 || VT == MVT::v4i32 || VT == MVT::v4i16)
Nate Begeman9008ca62009-04-27 18:41:29 +00002654 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00002655 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Nate Begeman9008ca62009-04-27 18:41:29 +00002656 return (Mask[0] < 2 && Mask[1] < 2);
2657 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002658}
2659
Nate Begeman9008ca62009-04-27 18:41:29 +00002660bool X86::isPSHUFDMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002661 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002662 N->getMask(M);
2663 return ::isPSHUFDMask(M, N->getValueType(0));
2664}
Evan Cheng0188ecb2006-03-22 18:59:22 +00002665
Nate Begeman9008ca62009-04-27 18:41:29 +00002666/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
2667/// is suitable for input to PSHUFHW.
Owen Andersone50ed302009-08-10 22:56:29 +00002668static bool isPSHUFHWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002669 if (VT != MVT::v8i16)
Evan Cheng0188ecb2006-03-22 18:59:22 +00002670 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002671
Nate Begeman9008ca62009-04-27 18:41:29 +00002672 // Lower quadword copied in order or undef.
2673 for (int i = 0; i != 4; ++i)
2674 if (Mask[i] >= 0 && Mask[i] != i)
Evan Cheng506d3df2006-03-29 23:07:14 +00002675 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002676
Evan Cheng506d3df2006-03-29 23:07:14 +00002677 // Upper quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002678 for (int i = 4; i != 8; ++i)
2679 if (Mask[i] >= 0 && (Mask[i] < 4 || Mask[i] > 7))
Evan Cheng506d3df2006-03-29 23:07:14 +00002680 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002681
Evan Cheng506d3df2006-03-29 23:07:14 +00002682 return true;
2683}
2684
Nate Begeman9008ca62009-04-27 18:41:29 +00002685bool X86::isPSHUFHWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002686 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002687 N->getMask(M);
2688 return ::isPSHUFHWMask(M, N->getValueType(0));
2689}
Evan Cheng506d3df2006-03-29 23:07:14 +00002690
Nate Begeman9008ca62009-04-27 18:41:29 +00002691/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
2692/// is suitable for input to PSHUFLW.
Owen Andersone50ed302009-08-10 22:56:29 +00002693static bool isPSHUFLWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002694 if (VT != MVT::v8i16)
Evan Cheng506d3df2006-03-29 23:07:14 +00002695 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002696
Rafael Espindola15684b22009-04-24 12:40:33 +00002697 // Upper quadword copied in order.
Nate Begeman9008ca62009-04-27 18:41:29 +00002698 for (int i = 4; i != 8; ++i)
2699 if (Mask[i] >= 0 && Mask[i] != i)
Rafael Espindola15684b22009-04-24 12:40:33 +00002700 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002701
Rafael Espindola15684b22009-04-24 12:40:33 +00002702 // Lower quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002703 for (int i = 0; i != 4; ++i)
2704 if (Mask[i] >= 4)
Rafael Espindola15684b22009-04-24 12:40:33 +00002705 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002706
Rafael Espindola15684b22009-04-24 12:40:33 +00002707 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002708}
2709
Nate Begeman9008ca62009-04-27 18:41:29 +00002710bool X86::isPSHUFLWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002711 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002712 N->getMask(M);
2713 return ::isPSHUFLWMask(M, N->getValueType(0));
2714}
2715
Nate Begemana09008b2009-10-19 02:17:23 +00002716/// isPALIGNRMask - Return true if the node specifies a shuffle of elements that
2717/// is suitable for input to PALIGNR.
2718static bool isPALIGNRMask(const SmallVectorImpl<int> &Mask, EVT VT,
2719 bool hasSSSE3) {
2720 int i, e = VT.getVectorNumElements();
2721
2722 // Do not handle v2i64 / v2f64 shuffles with palignr.
2723 if (e < 4 || !hasSSSE3)
2724 return false;
2725
2726 for (i = 0; i != e; ++i)
2727 if (Mask[i] >= 0)
2728 break;
2729
2730 // All undef, not a palignr.
2731 if (i == e)
2732 return false;
2733
2734 // Determine if it's ok to perform a palignr with only the LHS, since we
2735 // don't have access to the actual shuffle elements to see if RHS is undef.
2736 bool Unary = Mask[i] < (int)e;
2737 bool NeedsUnary = false;
2738
2739 int s = Mask[i] - i;
2740
2741 // Check the rest of the elements to see if they are consecutive.
2742 for (++i; i != e; ++i) {
2743 int m = Mask[i];
2744 if (m < 0)
2745 continue;
2746
2747 Unary = Unary && (m < (int)e);
2748 NeedsUnary = NeedsUnary || (m < s);
2749
2750 if (NeedsUnary && !Unary)
2751 return false;
2752 if (Unary && m != ((s+i) & (e-1)))
2753 return false;
2754 if (!Unary && m != (s+i))
2755 return false;
2756 }
2757 return true;
2758}
2759
2760bool X86::isPALIGNRMask(ShuffleVectorSDNode *N) {
2761 SmallVector<int, 8> M;
2762 N->getMask(M);
2763 return ::isPALIGNRMask(M, N->getValueType(0), true);
2764}
2765
Evan Cheng14aed5e2006-03-24 01:18:28 +00002766/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
2767/// specifies a shuffle of elements that is suitable for input to SHUFP*.
Owen Andersone50ed302009-08-10 22:56:29 +00002768static bool isSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002769 int NumElems = VT.getVectorNumElements();
2770 if (NumElems != 2 && NumElems != 4)
2771 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002772
Nate Begeman9008ca62009-04-27 18:41:29 +00002773 int Half = NumElems / 2;
2774 for (int i = 0; i < Half; ++i)
2775 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002776 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002777 for (int i = Half; i < NumElems; ++i)
2778 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002779 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002780
Evan Cheng14aed5e2006-03-24 01:18:28 +00002781 return true;
2782}
2783
Nate Begeman9008ca62009-04-27 18:41:29 +00002784bool X86::isSHUFPMask(ShuffleVectorSDNode *N) {
2785 SmallVector<int, 8> M;
2786 N->getMask(M);
2787 return ::isSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002788}
2789
Evan Cheng213d2cf2007-05-17 18:45:50 +00002790/// isCommutedSHUFP - Returns true if the shuffle mask is exactly
Evan Cheng39623da2006-04-20 08:58:49 +00002791/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
2792/// half elements to come from vector 1 (which would equal the dest.) and
2793/// the upper half to come from vector 2.
Owen Andersone50ed302009-08-10 22:56:29 +00002794static bool isCommutedSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002795 int NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00002796
2797 if (NumElems != 2 && NumElems != 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00002798 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002799
Nate Begeman9008ca62009-04-27 18:41:29 +00002800 int Half = NumElems / 2;
2801 for (int i = 0; i < Half; ++i)
2802 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002803 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002804 for (int i = Half; i < NumElems; ++i)
2805 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002806 return false;
2807 return true;
2808}
2809
Nate Begeman9008ca62009-04-27 18:41:29 +00002810static bool isCommutedSHUFP(ShuffleVectorSDNode *N) {
2811 SmallVector<int, 8> M;
2812 N->getMask(M);
2813 return isCommutedSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002814}
2815
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002816/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
2817/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00002818bool X86::isMOVHLPSMask(ShuffleVectorSDNode *N) {
2819 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002820 return false;
2821
Evan Cheng2064a2b2006-03-28 06:50:32 +00002822 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Nate Begeman9008ca62009-04-27 18:41:29 +00002823 return isUndefOrEqual(N->getMaskElt(0), 6) &&
2824 isUndefOrEqual(N->getMaskElt(1), 7) &&
2825 isUndefOrEqual(N->getMaskElt(2), 2) &&
2826 isUndefOrEqual(N->getMaskElt(3), 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00002827}
2828
Nate Begeman0b10b912009-11-07 23:17:15 +00002829/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
2830/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
2831/// <2, 3, 2, 3>
2832bool X86::isMOVHLPS_v_undef_Mask(ShuffleVectorSDNode *N) {
2833 unsigned NumElems = N->getValueType(0).getVectorNumElements();
2834
2835 if (NumElems != 4)
2836 return false;
2837
2838 return isUndefOrEqual(N->getMaskElt(0), 2) &&
2839 isUndefOrEqual(N->getMaskElt(1), 3) &&
2840 isUndefOrEqual(N->getMaskElt(2), 2) &&
2841 isUndefOrEqual(N->getMaskElt(3), 3);
2842}
2843
Evan Cheng5ced1d82006-04-06 23:23:56 +00002844/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
2845/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Nate Begeman9008ca62009-04-27 18:41:29 +00002846bool X86::isMOVLPMask(ShuffleVectorSDNode *N) {
2847 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00002848
Evan Cheng5ced1d82006-04-06 23:23:56 +00002849 if (NumElems != 2 && NumElems != 4)
2850 return false;
2851
Evan Chengc5cdff22006-04-07 21:53:05 +00002852 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002853 if (!isUndefOrEqual(N->getMaskElt(i), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00002854 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002855
Evan Chengc5cdff22006-04-07 21:53:05 +00002856 for (unsigned i = NumElems/2; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002857 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00002858 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002859
2860 return true;
2861}
2862
Nate Begeman0b10b912009-11-07 23:17:15 +00002863/// isMOVLHPSMask - Return true if the specified VECTOR_SHUFFLE operand
2864/// specifies a shuffle of elements that is suitable for input to MOVLHPS.
2865bool X86::isMOVLHPSMask(ShuffleVectorSDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002866 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00002867
Evan Cheng5ced1d82006-04-06 23:23:56 +00002868 if (NumElems != 2 && NumElems != 4)
2869 return false;
2870
Evan Chengc5cdff22006-04-07 21:53:05 +00002871 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002872 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00002873 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002874
Nate Begeman9008ca62009-04-27 18:41:29 +00002875 for (unsigned i = 0; i < NumElems/2; ++i)
2876 if (!isUndefOrEqual(N->getMaskElt(i + NumElems/2), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00002877 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002878
2879 return true;
2880}
2881
Evan Cheng0038e592006-03-28 00:39:58 +00002882/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
2883/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Owen Andersone50ed302009-08-10 22:56:29 +00002884static bool isUNPCKLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00002885 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002886 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002887 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng0038e592006-03-28 00:39:58 +00002888 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002889
Nate Begeman9008ca62009-04-27 18:41:29 +00002890 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
2891 int BitI = Mask[i];
2892 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00002893 if (!isUndefOrEqual(BitI, j))
2894 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002895 if (V2IsSplat) {
Mon P Wang7bcaefa2009-02-04 01:16:59 +00002896 if (!isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002897 return false;
2898 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00002899 if (!isUndefOrEqual(BitI1, j + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002900 return false;
2901 }
Evan Cheng0038e592006-03-28 00:39:58 +00002902 }
Evan Cheng0038e592006-03-28 00:39:58 +00002903 return true;
2904}
2905
Nate Begeman9008ca62009-04-27 18:41:29 +00002906bool X86::isUNPCKLMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
2907 SmallVector<int, 8> M;
2908 N->getMask(M);
2909 return ::isUNPCKLMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00002910}
2911
Evan Cheng4fcb9222006-03-28 02:43:26 +00002912/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
2913/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Eric Christopherfd179292009-08-27 18:07:15 +00002914static bool isUNPCKHMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00002915 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002916 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002917 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng4fcb9222006-03-28 02:43:26 +00002918 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002919
Nate Begeman9008ca62009-04-27 18:41:29 +00002920 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
2921 int BitI = Mask[i];
2922 int BitI1 = Mask[i+1];
Chris Lattner5a88b832007-02-25 07:10:00 +00002923 if (!isUndefOrEqual(BitI, j + NumElts/2))
Evan Chengc5cdff22006-04-07 21:53:05 +00002924 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002925 if (V2IsSplat) {
Chris Lattner5a88b832007-02-25 07:10:00 +00002926 if (isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002927 return false;
2928 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00002929 if (!isUndefOrEqual(BitI1, j + NumElts/2 + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002930 return false;
2931 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00002932 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00002933 return true;
2934}
2935
Nate Begeman9008ca62009-04-27 18:41:29 +00002936bool X86::isUNPCKHMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
2937 SmallVector<int, 8> M;
2938 N->getMask(M);
2939 return ::isUNPCKHMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00002940}
2941
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002942/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
2943/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
2944/// <0, 0, 1, 1>
Owen Andersone50ed302009-08-10 22:56:29 +00002945static bool isUNPCKL_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002946 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002947 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002948 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002949
Nate Begeman9008ca62009-04-27 18:41:29 +00002950 for (int i = 0, j = 0; i != NumElems; i += 2, ++j) {
2951 int BitI = Mask[i];
2952 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00002953 if (!isUndefOrEqual(BitI, j))
2954 return false;
2955 if (!isUndefOrEqual(BitI1, j))
2956 return false;
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002957 }
Rafael Espindola15684b22009-04-24 12:40:33 +00002958 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002959}
2960
Nate Begeman9008ca62009-04-27 18:41:29 +00002961bool X86::isUNPCKL_v_undef_Mask(ShuffleVectorSDNode *N) {
2962 SmallVector<int, 8> M;
2963 N->getMask(M);
2964 return ::isUNPCKL_v_undef_Mask(M, N->getValueType(0));
2965}
2966
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002967/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
2968/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
2969/// <2, 2, 3, 3>
Owen Andersone50ed302009-08-10 22:56:29 +00002970static bool isUNPCKH_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002971 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002972 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
2973 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002974
Nate Begeman9008ca62009-04-27 18:41:29 +00002975 for (int i = 0, j = NumElems / 2; i != NumElems; i += 2, ++j) {
2976 int BitI = Mask[i];
2977 int BitI1 = Mask[i+1];
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002978 if (!isUndefOrEqual(BitI, j))
2979 return false;
2980 if (!isUndefOrEqual(BitI1, j))
2981 return false;
2982 }
Rafael Espindola15684b22009-04-24 12:40:33 +00002983 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002984}
2985
Nate Begeman9008ca62009-04-27 18:41:29 +00002986bool X86::isUNPCKH_v_undef_Mask(ShuffleVectorSDNode *N) {
2987 SmallVector<int, 8> M;
2988 N->getMask(M);
2989 return ::isUNPCKH_v_undef_Mask(M, N->getValueType(0));
2990}
2991
Evan Cheng017dcc62006-04-21 01:05:10 +00002992/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
2993/// specifies a shuffle of elements that is suitable for input to MOVSS,
2994/// MOVSD, and MOVD, i.e. setting the lowest element.
Owen Andersone50ed302009-08-10 22:56:29 +00002995static bool isMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00002996 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002997 return false;
Eli Friedman10415532009-06-06 06:05:10 +00002998
2999 int NumElts = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003000
Nate Begeman9008ca62009-04-27 18:41:29 +00003001 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003002 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003003
Nate Begeman9008ca62009-04-27 18:41:29 +00003004 for (int i = 1; i < NumElts; ++i)
3005 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003006 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003007
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003008 return true;
3009}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003010
Nate Begeman9008ca62009-04-27 18:41:29 +00003011bool X86::isMOVLMask(ShuffleVectorSDNode *N) {
3012 SmallVector<int, 8> M;
3013 N->getMask(M);
3014 return ::isMOVLMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00003015}
3016
Evan Cheng017dcc62006-04-21 01:05:10 +00003017/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
3018/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00003019/// element of vector 2 and the other elements to come from vector 1 in order.
Owen Andersone50ed302009-08-10 22:56:29 +00003020static bool isCommutedMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00003021 bool V2IsSplat = false, bool V2IsUndef = false) {
3022 int NumOps = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00003023 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00003024 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003025
Nate Begeman9008ca62009-04-27 18:41:29 +00003026 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00003027 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003028
Nate Begeman9008ca62009-04-27 18:41:29 +00003029 for (int i = 1; i < NumOps; ++i)
3030 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
3031 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
3032 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00003033 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003034
Evan Cheng39623da2006-04-20 08:58:49 +00003035 return true;
3036}
3037
Nate Begeman9008ca62009-04-27 18:41:29 +00003038static bool isCommutedMOVL(ShuffleVectorSDNode *N, bool V2IsSplat = false,
Evan Cheng8cf723d2006-09-08 01:50:06 +00003039 bool V2IsUndef = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003040 SmallVector<int, 8> M;
3041 N->getMask(M);
3042 return isCommutedMOVLMask(M, N->getValueType(0), V2IsSplat, V2IsUndef);
Evan Cheng39623da2006-04-20 08:58:49 +00003043}
3044
Evan Chengd9539472006-04-14 21:59:03 +00003045/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3046/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003047bool X86::isMOVSHDUPMask(ShuffleVectorSDNode *N) {
3048 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00003049 return false;
3050
3051 // Expect 1, 1, 3, 3
Rafael Espindola15684b22009-04-24 12:40:33 +00003052 for (unsigned i = 0; i < 2; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003053 int Elt = N->getMaskElt(i);
3054 if (Elt >= 0 && Elt != 1)
3055 return false;
Rafael Espindola15684b22009-04-24 12:40:33 +00003056 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003057
3058 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00003059 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003060 int Elt = N->getMaskElt(i);
3061 if (Elt >= 0 && Elt != 3)
3062 return false;
3063 if (Elt == 3)
3064 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00003065 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003066 // Don't use movshdup if it can be done with a shufps.
Nate Begeman9008ca62009-04-27 18:41:29 +00003067 // FIXME: verify that matching u, u, 3, 3 is what we want.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003068 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00003069}
3070
3071/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3072/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003073bool X86::isMOVSLDUPMask(ShuffleVectorSDNode *N) {
3074 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00003075 return false;
3076
3077 // Expect 0, 0, 2, 2
Nate Begeman9008ca62009-04-27 18:41:29 +00003078 for (unsigned i = 0; i < 2; ++i)
3079 if (N->getMaskElt(i) > 0)
3080 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003081
3082 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00003083 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003084 int Elt = N->getMaskElt(i);
3085 if (Elt >= 0 && Elt != 2)
3086 return false;
3087 if (Elt == 2)
3088 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00003089 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003090 // Don't use movsldup if it can be done with a shufps.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003091 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00003092}
3093
Evan Cheng0b457f02008-09-25 20:50:48 +00003094/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3095/// specifies a shuffle of elements that is suitable for input to MOVDDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003096bool X86::isMOVDDUPMask(ShuffleVectorSDNode *N) {
3097 int e = N->getValueType(0).getVectorNumElements() / 2;
Eric Christopherfd179292009-08-27 18:07:15 +00003098
Nate Begeman9008ca62009-04-27 18:41:29 +00003099 for (int i = 0; i < e; ++i)
3100 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003101 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003102 for (int i = 0; i < e; ++i)
3103 if (!isUndefOrEqual(N->getMaskElt(e+i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003104 return false;
3105 return true;
3106}
3107
Evan Cheng63d33002006-03-22 08:01:21 +00003108/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003109/// the specified VECTOR_SHUFFLE mask with PSHUF* and SHUFP* instructions.
Evan Cheng63d33002006-03-22 08:01:21 +00003110unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003111 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3112 int NumOperands = SVOp->getValueType(0).getVectorNumElements();
3113
Evan Chengb9df0ca2006-03-22 02:53:00 +00003114 unsigned Shift = (NumOperands == 4) ? 2 : 1;
3115 unsigned Mask = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00003116 for (int i = 0; i < NumOperands; ++i) {
3117 int Val = SVOp->getMaskElt(NumOperands-i-1);
3118 if (Val < 0) Val = 0;
Evan Cheng14aed5e2006-03-24 01:18:28 +00003119 if (Val >= NumOperands) Val -= NumOperands;
Evan Cheng63d33002006-03-22 08:01:21 +00003120 Mask |= Val;
Evan Cheng36b27f32006-03-28 23:41:33 +00003121 if (i != NumOperands - 1)
3122 Mask <<= Shift;
3123 }
Evan Cheng63d33002006-03-22 08:01:21 +00003124 return Mask;
3125}
3126
Evan Cheng506d3df2006-03-29 23:07:14 +00003127/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003128/// the specified VECTOR_SHUFFLE mask with the PSHUFHW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00003129unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003130 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003131 unsigned Mask = 0;
3132 // 8 nodes, but we only care about the last 4.
3133 for (unsigned i = 7; i >= 4; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003134 int Val = SVOp->getMaskElt(i);
3135 if (Val >= 0)
Mon P Wang7bcaefa2009-02-04 01:16:59 +00003136 Mask |= (Val - 4);
Evan Cheng506d3df2006-03-29 23:07:14 +00003137 if (i != 4)
3138 Mask <<= 2;
3139 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003140 return Mask;
3141}
3142
3143/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003144/// the specified VECTOR_SHUFFLE mask with the PSHUFLW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00003145unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003146 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003147 unsigned Mask = 0;
3148 // 8 nodes, but we only care about the first 4.
3149 for (int i = 3; i >= 0; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003150 int Val = SVOp->getMaskElt(i);
3151 if (Val >= 0)
3152 Mask |= Val;
Evan Cheng506d3df2006-03-29 23:07:14 +00003153 if (i != 0)
3154 Mask <<= 2;
3155 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003156 return Mask;
3157}
3158
Nate Begemana09008b2009-10-19 02:17:23 +00003159/// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle
3160/// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction.
3161unsigned X86::getShufflePALIGNRImmediate(SDNode *N) {
3162 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3163 EVT VVT = N->getValueType(0);
3164 unsigned EltSize = VVT.getVectorElementType().getSizeInBits() >> 3;
3165 int Val = 0;
3166
3167 unsigned i, e;
3168 for (i = 0, e = VVT.getVectorNumElements(); i != e; ++i) {
3169 Val = SVOp->getMaskElt(i);
3170 if (Val >= 0)
3171 break;
3172 }
3173 return (Val - i) * EltSize;
3174}
3175
Evan Cheng37b73872009-07-30 08:33:02 +00003176/// isZeroNode - Returns true if Elt is a constant zero or a floating point
3177/// constant +0.0.
3178bool X86::isZeroNode(SDValue Elt) {
3179 return ((isa<ConstantSDNode>(Elt) &&
3180 cast<ConstantSDNode>(Elt)->getZExtValue() == 0) ||
3181 (isa<ConstantFPSDNode>(Elt) &&
3182 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
3183}
3184
Nate Begeman9008ca62009-04-27 18:41:29 +00003185/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
3186/// their permute mask.
3187static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
3188 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003189 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003190 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00003191 SmallVector<int, 8> MaskVec;
Eric Christopherfd179292009-08-27 18:07:15 +00003192
Nate Begeman5a5ca152009-04-29 05:20:52 +00003193 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003194 int idx = SVOp->getMaskElt(i);
3195 if (idx < 0)
3196 MaskVec.push_back(idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003197 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00003198 MaskVec.push_back(idx + NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003199 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003200 MaskVec.push_back(idx - NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003201 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003202 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
3203 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003204}
3205
Evan Cheng779ccea2007-12-07 21:30:01 +00003206/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
3207/// the two vector operands have swapped position.
Owen Andersone50ed302009-08-10 22:56:29 +00003208static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00003209 unsigned NumElems = VT.getVectorNumElements();
3210 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003211 int idx = Mask[i];
3212 if (idx < 0)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003213 continue;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003214 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00003215 Mask[i] = idx + NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003216 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003217 Mask[i] = idx - NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003218 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003219}
3220
Evan Cheng533a0aa2006-04-19 20:35:22 +00003221/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
3222/// match movhlps. The lower half elements should come from upper half of
3223/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00003224/// half of V2 (and in order).
Nate Begeman9008ca62009-04-27 18:41:29 +00003225static bool ShouldXformToMOVHLPS(ShuffleVectorSDNode *Op) {
3226 if (Op->getValueType(0).getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00003227 return false;
3228 for (unsigned i = 0, e = 2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003229 if (!isUndefOrEqual(Op->getMaskElt(i), i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003230 return false;
3231 for (unsigned i = 2; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003232 if (!isUndefOrEqual(Op->getMaskElt(i), i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003233 return false;
3234 return true;
3235}
3236
Evan Cheng5ced1d82006-04-06 23:23:56 +00003237/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00003238/// is promoted to a vector. It also returns the LoadSDNode by reference if
3239/// required.
3240static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00003241 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
3242 return false;
3243 N = N->getOperand(0).getNode();
3244 if (!ISD::isNON_EXTLoad(N))
3245 return false;
3246 if (LD)
3247 *LD = cast<LoadSDNode>(N);
3248 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003249}
3250
Evan Cheng533a0aa2006-04-19 20:35:22 +00003251/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
3252/// match movlp{s|d}. The lower half elements should come from lower half of
3253/// V1 (and in order), and the upper half elements should come from the upper
3254/// half of V2 (and in order). And since V1 will become the source of the
3255/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003256static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
3257 ShuffleVectorSDNode *Op) {
Evan Cheng466685d2006-10-09 20:57:25 +00003258 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003259 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00003260 // Is V2 is a vector load, don't do this transformation. We will try to use
3261 // load folding shufps op.
3262 if (ISD::isNON_EXTLoad(V2))
3263 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003264
Nate Begeman5a5ca152009-04-29 05:20:52 +00003265 unsigned NumElems = Op->getValueType(0).getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003266
Evan Cheng533a0aa2006-04-19 20:35:22 +00003267 if (NumElems != 2 && NumElems != 4)
3268 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003269 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003270 if (!isUndefOrEqual(Op->getMaskElt(i), i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003271 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003272 for (unsigned i = NumElems/2; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003273 if (!isUndefOrEqual(Op->getMaskElt(i), i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003274 return false;
3275 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003276}
3277
Evan Cheng39623da2006-04-20 08:58:49 +00003278/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
3279/// all the same.
3280static bool isSplatVector(SDNode *N) {
3281 if (N->getOpcode() != ISD::BUILD_VECTOR)
3282 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003283
Dan Gohman475871a2008-07-27 21:46:04 +00003284 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00003285 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
3286 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003287 return false;
3288 return true;
3289}
3290
Evan Cheng213d2cf2007-05-17 18:45:50 +00003291/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Eric Christopherfd179292009-08-27 18:07:15 +00003292/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00003293/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00003294static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00003295 SDValue V1 = N->getOperand(0);
3296 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003297 unsigned NumElems = N->getValueType(0).getVectorNumElements();
3298 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003299 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003300 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003301 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00003302 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
3303 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00003304 if (Opc != ISD::BUILD_VECTOR ||
3305 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
Nate Begeman9008ca62009-04-27 18:41:29 +00003306 return false;
3307 } else if (Idx >= 0) {
3308 unsigned Opc = V1.getOpcode();
3309 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
3310 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00003311 if (Opc != ISD::BUILD_VECTOR ||
3312 !X86::isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00003313 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00003314 }
3315 }
3316 return true;
3317}
3318
3319/// getZeroVector - Returns a vector of specified type with all zero elements.
3320///
Owen Andersone50ed302009-08-10 22:56:29 +00003321static SDValue getZeroVector(EVT VT, bool HasSSE2, SelectionDAG &DAG,
Dale Johannesenace16102009-02-03 19:33:06 +00003322 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003323 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003324
Chris Lattner8a594482007-11-25 00:24:49 +00003325 // Always build zero vectors as <4 x i32> or <2 x i32> bitcasted to their dest
3326 // type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00003327 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003328 if (VT.getSizeInBits() == 64) { // MMX
Owen Anderson825b72b2009-08-11 20:47:22 +00003329 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
3330 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003331 } else if (HasSSE2) { // SSE2
Owen Anderson825b72b2009-08-11 20:47:22 +00003332 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
3333 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003334 } else { // SSE1
Owen Anderson825b72b2009-08-11 20:47:22 +00003335 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
3336 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003337 }
Dale Johannesenace16102009-02-03 19:33:06 +00003338 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00003339}
3340
Chris Lattner8a594482007-11-25 00:24:49 +00003341/// getOnesVector - Returns a vector of specified type with all bits set.
3342///
Owen Andersone50ed302009-08-10 22:56:29 +00003343static SDValue getOnesVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003344 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003345
Chris Lattner8a594482007-11-25 00:24:49 +00003346 // Always build ones vectors as <4 x i32> or <2 x i32> bitcasted to their dest
3347 // type. This ensures they get CSE'd.
Owen Anderson825b72b2009-08-11 20:47:22 +00003348 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00003349 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003350 if (VT.getSizeInBits() == 64) // MMX
Owen Anderson825b72b2009-08-11 20:47:22 +00003351 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Chris Lattner8a594482007-11-25 00:24:49 +00003352 else // SSE
Owen Anderson825b72b2009-08-11 20:47:22 +00003353 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Dale Johannesenace16102009-02-03 19:33:06 +00003354 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00003355}
3356
3357
Evan Cheng39623da2006-04-20 08:58:49 +00003358/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
3359/// that point to V2 points to its first element.
Nate Begeman9008ca62009-04-27 18:41:29 +00003360static SDValue NormalizeMask(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003361 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003362 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003363
Evan Cheng39623da2006-04-20 08:58:49 +00003364 bool Changed = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003365 SmallVector<int, 8> MaskVec;
3366 SVOp->getMask(MaskVec);
Eric Christopherfd179292009-08-27 18:07:15 +00003367
Nate Begeman5a5ca152009-04-29 05:20:52 +00003368 for (unsigned i = 0; i != NumElems; ++i) {
3369 if (MaskVec[i] > (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003370 MaskVec[i] = NumElems;
3371 Changed = true;
Evan Cheng39623da2006-04-20 08:58:49 +00003372 }
Evan Cheng39623da2006-04-20 08:58:49 +00003373 }
Evan Cheng39623da2006-04-20 08:58:49 +00003374 if (Changed)
Nate Begeman9008ca62009-04-27 18:41:29 +00003375 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(0),
3376 SVOp->getOperand(1), &MaskVec[0]);
3377 return SDValue(SVOp, 0);
Evan Cheng39623da2006-04-20 08:58:49 +00003378}
3379
Evan Cheng017dcc62006-04-21 01:05:10 +00003380/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
3381/// operation of specified width.
Owen Andersone50ed302009-08-10 22:56:29 +00003382static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003383 SDValue V2) {
3384 unsigned NumElems = VT.getVectorNumElements();
3385 SmallVector<int, 8> Mask;
3386 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00003387 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003388 Mask.push_back(i);
3389 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00003390}
3391
Nate Begeman9008ca62009-04-27 18:41:29 +00003392/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
Owen Andersone50ed302009-08-10 22:56:29 +00003393static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003394 SDValue V2) {
3395 unsigned NumElems = VT.getVectorNumElements();
3396 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00003397 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003398 Mask.push_back(i);
3399 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00003400 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003401 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00003402}
3403
Nate Begeman9008ca62009-04-27 18:41:29 +00003404/// getUnpackhMask - Returns a vector_shuffle node for an unpackh operation.
Owen Andersone50ed302009-08-10 22:56:29 +00003405static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003406 SDValue V2) {
3407 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng39623da2006-04-20 08:58:49 +00003408 unsigned Half = NumElems/2;
Nate Begeman9008ca62009-04-27 18:41:29 +00003409 SmallVector<int, 8> Mask;
Evan Cheng39623da2006-04-20 08:58:49 +00003410 for (unsigned i = 0; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003411 Mask.push_back(i + Half);
3412 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00003413 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003414 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00003415}
3416
Evan Cheng0c0f83f2008-04-05 00:30:36 +00003417/// PromoteSplat - Promote a splat of v4f32, v8i16 or v16i8 to v4i32.
Eric Christopherfd179292009-08-27 18:07:15 +00003418static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG,
Nate Begeman9008ca62009-04-27 18:41:29 +00003419 bool HasSSE2) {
3420 if (SV->getValueType(0).getVectorNumElements() <= 4)
3421 return SDValue(SV, 0);
Eric Christopherfd179292009-08-27 18:07:15 +00003422
Owen Anderson825b72b2009-08-11 20:47:22 +00003423 EVT PVT = MVT::v4f32;
Owen Andersone50ed302009-08-10 22:56:29 +00003424 EVT VT = SV->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00003425 DebugLoc dl = SV->getDebugLoc();
3426 SDValue V1 = SV->getOperand(0);
3427 int NumElems = VT.getVectorNumElements();
3428 int EltNo = SV->getSplatIndex();
Rafael Espindola15684b22009-04-24 12:40:33 +00003429
Nate Begeman9008ca62009-04-27 18:41:29 +00003430 // unpack elements to the correct location
3431 while (NumElems > 4) {
3432 if (EltNo < NumElems/2) {
3433 V1 = getUnpackl(DAG, dl, VT, V1, V1);
3434 } else {
3435 V1 = getUnpackh(DAG, dl, VT, V1, V1);
3436 EltNo -= NumElems/2;
3437 }
3438 NumElems >>= 1;
3439 }
Eric Christopherfd179292009-08-27 18:07:15 +00003440
Nate Begeman9008ca62009-04-27 18:41:29 +00003441 // Perform the splat.
3442 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Dale Johannesenace16102009-02-03 19:33:06 +00003443 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, PVT, V1);
Nate Begeman9008ca62009-04-27 18:41:29 +00003444 V1 = DAG.getVectorShuffle(PVT, dl, V1, DAG.getUNDEF(PVT), &SplatMask[0]);
3445 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, V1);
Evan Chengc575ca22006-04-17 20:43:08 +00003446}
3447
Evan Chengba05f722006-04-21 23:03:30 +00003448/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00003449/// vector of zero or undef vector. This produces a shuffle where the low
3450/// element of V2 is swizzled into the zero/undef vector, landing at element
3451/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00003452static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Evan Chengf0df0312008-05-15 08:39:06 +00003453 bool isZero, bool HasSSE2,
3454 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003455 EVT VT = V2.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00003456 SDValue V1 = isZero
Nate Begeman9008ca62009-04-27 18:41:29 +00003457 ? getZeroVector(VT, HasSSE2, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT);
3458 unsigned NumElems = VT.getVectorNumElements();
3459 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00003460 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003461 // If this is the insertion idx, put the low elt of V2 here.
3462 MaskVec.push_back(i == Idx ? NumElems : i);
3463 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00003464}
3465
Evan Chengf26ffe92008-05-29 08:22:04 +00003466/// getNumOfConsecutiveZeros - Return the number of elements in a result of
3467/// a shuffle that is zero.
3468static
Nate Begeman9008ca62009-04-27 18:41:29 +00003469unsigned getNumOfConsecutiveZeros(ShuffleVectorSDNode *SVOp, int NumElems,
3470 bool Low, SelectionDAG &DAG) {
Evan Chengf26ffe92008-05-29 08:22:04 +00003471 unsigned NumZeros = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00003472 for (int i = 0; i < NumElems; ++i) {
Evan Chengab262272008-06-25 20:52:59 +00003473 unsigned Index = Low ? i : NumElems-i-1;
Nate Begeman9008ca62009-04-27 18:41:29 +00003474 int Idx = SVOp->getMaskElt(Index);
3475 if (Idx < 0) {
Evan Chengf26ffe92008-05-29 08:22:04 +00003476 ++NumZeros;
3477 continue;
3478 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003479 SDValue Elt = DAG.getShuffleScalarElt(SVOp, Index);
Evan Cheng37b73872009-07-30 08:33:02 +00003480 if (Elt.getNode() && X86::isZeroNode(Elt))
Evan Chengf26ffe92008-05-29 08:22:04 +00003481 ++NumZeros;
3482 else
3483 break;
3484 }
3485 return NumZeros;
3486}
3487
3488/// isVectorShift - Returns true if the shuffle can be implemented as a
3489/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003490/// FIXME: split into pslldqi, psrldqi, palignr variants.
3491static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00003492 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
John McCallb1fb4492010-04-07 01:49:15 +00003493 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
Evan Chengf26ffe92008-05-29 08:22:04 +00003494
3495 isLeft = true;
Nate Begeman9008ca62009-04-27 18:41:29 +00003496 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, true, DAG);
Evan Chengf26ffe92008-05-29 08:22:04 +00003497 if (!NumZeros) {
3498 isLeft = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003499 NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, false, DAG);
Evan Chengf26ffe92008-05-29 08:22:04 +00003500 if (!NumZeros)
3501 return false;
3502 }
Evan Chengf26ffe92008-05-29 08:22:04 +00003503 bool SeenV1 = false;
3504 bool SeenV2 = false;
John McCallb1fb4492010-04-07 01:49:15 +00003505 for (unsigned i = NumZeros; i < NumElems; ++i) {
3506 unsigned Val = isLeft ? (i - NumZeros) : i;
3507 int Idx_ = SVOp->getMaskElt(isLeft ? i : (i - NumZeros));
3508 if (Idx_ < 0)
Evan Chengf26ffe92008-05-29 08:22:04 +00003509 continue;
John McCallb1fb4492010-04-07 01:49:15 +00003510 unsigned Idx = (unsigned) Idx_;
Nate Begeman9008ca62009-04-27 18:41:29 +00003511 if (Idx < NumElems)
Evan Chengf26ffe92008-05-29 08:22:04 +00003512 SeenV1 = true;
3513 else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003514 Idx -= NumElems;
Evan Chengf26ffe92008-05-29 08:22:04 +00003515 SeenV2 = true;
3516 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003517 if (Idx != Val)
Evan Chengf26ffe92008-05-29 08:22:04 +00003518 return false;
3519 }
3520 if (SeenV1 && SeenV2)
3521 return false;
3522
Nate Begeman9008ca62009-04-27 18:41:29 +00003523 ShVal = SeenV1 ? SVOp->getOperand(0) : SVOp->getOperand(1);
Evan Chengf26ffe92008-05-29 08:22:04 +00003524 ShAmt = NumZeros;
3525 return true;
3526}
3527
3528
Evan Chengc78d3b42006-04-24 18:01:45 +00003529/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
3530///
Dan Gohman475871a2008-07-27 21:46:04 +00003531static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00003532 unsigned NumNonZero, unsigned NumZero,
Dan Gohmand858e902010-04-17 15:26:15 +00003533 SelectionDAG &DAG,
3534 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003535 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00003536 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003537
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003538 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003539 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003540 bool First = true;
3541 for (unsigned i = 0; i < 16; ++i) {
3542 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
3543 if (ThisIsNonZero && First) {
3544 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003545 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003546 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003547 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003548 First = false;
3549 }
3550
3551 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00003552 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003553 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
3554 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003555 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003556 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00003557 }
3558 if (ThisIsNonZero) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003559 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
3560 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
3561 ThisElt, DAG.getConstant(8, MVT::i8));
Evan Chengc78d3b42006-04-24 18:01:45 +00003562 if (LastIsNonZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003563 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00003564 } else
3565 ThisElt = LastElt;
3566
Gabor Greifba36cb52008-08-28 21:40:38 +00003567 if (ThisElt.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00003568 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00003569 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00003570 }
3571 }
3572
Owen Anderson825b72b2009-08-11 20:47:22 +00003573 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00003574}
3575
Bill Wendlinga348c562007-03-22 18:42:45 +00003576/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00003577///
Dan Gohman475871a2008-07-27 21:46:04 +00003578static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Dan Gohmand858e902010-04-17 15:26:15 +00003579 unsigned NumNonZero, unsigned NumZero,
3580 SelectionDAG &DAG,
3581 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003582 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00003583 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003584
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003585 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003586 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003587 bool First = true;
3588 for (unsigned i = 0; i < 8; ++i) {
3589 bool isNonZero = (NonZeros & (1 << i)) != 0;
3590 if (isNonZero) {
3591 if (First) {
3592 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003593 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003594 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003595 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003596 First = false;
3597 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003598 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003599 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00003600 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00003601 }
3602 }
3603
3604 return V;
3605}
3606
Evan Chengf26ffe92008-05-29 08:22:04 +00003607/// getVShift - Return a vector logical shift node.
3608///
Owen Andersone50ed302009-08-10 22:56:29 +00003609static SDValue getVShift(bool isLeft, EVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00003610 unsigned NumBits, SelectionDAG &DAG,
3611 const TargetLowering &TLI, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003612 bool isMMX = VT.getSizeInBits() == 64;
Owen Anderson825b72b2009-08-11 20:47:22 +00003613 EVT ShVT = isMMX ? MVT::v1i64 : MVT::v2i64;
Evan Chengf26ffe92008-05-29 08:22:04 +00003614 unsigned Opc = isLeft ? X86ISD::VSHL : X86ISD::VSRL;
Dale Johannesenace16102009-02-03 19:33:06 +00003615 SrcOp = DAG.getNode(ISD::BIT_CONVERT, dl, ShVT, SrcOp);
3616 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3617 DAG.getNode(Opc, dl, ShVT, SrcOp,
Gabor Greif327ef032008-08-28 23:19:51 +00003618 DAG.getConstant(NumBits, TLI.getShiftAmountTy())));
Evan Chengf26ffe92008-05-29 08:22:04 +00003619}
3620
Dan Gohman475871a2008-07-27 21:46:04 +00003621SDValue
Evan Chengc3630942009-12-09 21:00:30 +00003622X86TargetLowering::LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, DebugLoc dl,
Dan Gohmand858e902010-04-17 15:26:15 +00003623 SelectionDAG &DAG) const {
Evan Chengc3630942009-12-09 21:00:30 +00003624
3625 // Check if the scalar load can be widened into a vector load. And if
3626 // the address is "base + cst" see if the cst can be "absorbed" into
3627 // the shuffle mask.
3628 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(SrcOp)) {
3629 SDValue Ptr = LD->getBasePtr();
3630 if (!ISD::isNormalLoad(LD) || LD->isVolatile())
3631 return SDValue();
3632 EVT PVT = LD->getValueType(0);
3633 if (PVT != MVT::i32 && PVT != MVT::f32)
3634 return SDValue();
3635
3636 int FI = -1;
3637 int64_t Offset = 0;
3638 if (FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr)) {
3639 FI = FINode->getIndex();
3640 Offset = 0;
3641 } else if (Ptr.getOpcode() == ISD::ADD &&
3642 isa<ConstantSDNode>(Ptr.getOperand(1)) &&
3643 isa<FrameIndexSDNode>(Ptr.getOperand(0))) {
3644 FI = cast<FrameIndexSDNode>(Ptr.getOperand(0))->getIndex();
3645 Offset = Ptr.getConstantOperandVal(1);
3646 Ptr = Ptr.getOperand(0);
3647 } else {
3648 return SDValue();
3649 }
3650
3651 SDValue Chain = LD->getChain();
3652 // Make sure the stack object alignment is at least 16.
3653 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
3654 if (DAG.InferPtrAlignment(Ptr) < 16) {
3655 if (MFI->isFixedObjectIndex(FI)) {
Eric Christophere9625cf2010-01-23 06:02:43 +00003656 // Can't change the alignment. FIXME: It's possible to compute
3657 // the exact stack offset and reference FI + adjust offset instead.
3658 // If someone *really* cares about this. That's the way to implement it.
3659 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00003660 } else {
3661 MFI->setObjectAlignment(FI, 16);
3662 }
3663 }
3664
3665 // (Offset % 16) must be multiple of 4. Then address is then
3666 // Ptr + (Offset & ~15).
3667 if (Offset < 0)
3668 return SDValue();
3669 if ((Offset % 16) & 3)
3670 return SDValue();
3671 int64_t StartOffset = Offset & ~15;
3672 if (StartOffset)
3673 Ptr = DAG.getNode(ISD::ADD, Ptr.getDebugLoc(), Ptr.getValueType(),
3674 Ptr,DAG.getConstant(StartOffset, Ptr.getValueType()));
3675
3676 int EltNo = (Offset - StartOffset) >> 2;
3677 int Mask[4] = { EltNo, EltNo, EltNo, EltNo };
3678 EVT VT = (PVT == MVT::i32) ? MVT::v4i32 : MVT::v4f32;
David Greene67c9d422010-02-15 16:53:33 +00003679 SDValue V1 = DAG.getLoad(VT, dl, Chain, Ptr,LD->getSrcValue(),0,
3680 false, false, 0);
Evan Chengc3630942009-12-09 21:00:30 +00003681 // Canonicalize it to a v4i32 shuffle.
3682 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32, V1);
3683 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3684 DAG.getVectorShuffle(MVT::v4i32, dl, V1,
3685 DAG.getUNDEF(MVT::v4i32), &Mask[0]));
3686 }
3687
3688 return SDValue();
3689}
3690
Nate Begeman1449f292010-03-24 22:19:06 +00003691/// EltsFromConsecutiveLoads - Given the initializing elements 'Elts' of a
3692/// vector of type 'VT', see if the elements can be replaced by a single large
3693/// load which has the same value as a build_vector whose operands are 'elts'.
3694///
3695/// Example: <load i32 *a, load i32 *a+4, undef, undef> -> zextload a
3696///
3697/// FIXME: we'd also like to handle the case where the last elements are zero
3698/// rather than undef via VZEXT_LOAD, but we do not detect that case today.
3699/// There's even a handy isZeroNode for that purpose.
Nate Begemanfdea31a2010-03-24 20:49:50 +00003700static SDValue EltsFromConsecutiveLoads(EVT VT, SmallVectorImpl<SDValue> &Elts,
3701 DebugLoc &dl, SelectionDAG &DAG) {
3702 EVT EltVT = VT.getVectorElementType();
3703 unsigned NumElems = Elts.size();
3704
Nate Begemanfdea31a2010-03-24 20:49:50 +00003705 LoadSDNode *LDBase = NULL;
3706 unsigned LastLoadedElt = -1U;
Nate Begeman1449f292010-03-24 22:19:06 +00003707
3708 // For each element in the initializer, see if we've found a load or an undef.
3709 // If we don't find an initial load element, or later load elements are
3710 // non-consecutive, bail out.
Nate Begemanfdea31a2010-03-24 20:49:50 +00003711 for (unsigned i = 0; i < NumElems; ++i) {
3712 SDValue Elt = Elts[i];
3713
3714 if (!Elt.getNode() ||
3715 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
3716 return SDValue();
3717 if (!LDBase) {
3718 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
3719 return SDValue();
3720 LDBase = cast<LoadSDNode>(Elt.getNode());
3721 LastLoadedElt = i;
3722 continue;
3723 }
3724 if (Elt.getOpcode() == ISD::UNDEF)
3725 continue;
3726
3727 LoadSDNode *LD = cast<LoadSDNode>(Elt);
3728 if (!DAG.isConsecutiveLoad(LD, LDBase, EltVT.getSizeInBits()/8, i))
3729 return SDValue();
3730 LastLoadedElt = i;
3731 }
Nate Begeman1449f292010-03-24 22:19:06 +00003732
3733 // If we have found an entire vector of loads and undefs, then return a large
3734 // load of the entire vector width starting at the base pointer. If we found
3735 // consecutive loads for the low half, generate a vzext_load node.
Nate Begemanfdea31a2010-03-24 20:49:50 +00003736 if (LastLoadedElt == NumElems - 1) {
3737 if (DAG.InferPtrAlignment(LDBase->getBasePtr()) >= 16)
3738 return DAG.getLoad(VT, dl, LDBase->getChain(), LDBase->getBasePtr(),
3739 LDBase->getSrcValue(), LDBase->getSrcValueOffset(),
3740 LDBase->isVolatile(), LDBase->isNonTemporal(), 0);
3741 return DAG.getLoad(VT, dl, LDBase->getChain(), LDBase->getBasePtr(),
3742 LDBase->getSrcValue(), LDBase->getSrcValueOffset(),
3743 LDBase->isVolatile(), LDBase->isNonTemporal(),
3744 LDBase->getAlignment());
3745 } else if (NumElems == 4 && LastLoadedElt == 1) {
3746 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
3747 SDValue Ops[] = { LDBase->getChain(), LDBase->getBasePtr() };
3748 SDValue ResNode = DAG.getNode(X86ISD::VZEXT_LOAD, dl, Tys, Ops, 2);
3749 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, ResNode);
3750 }
3751 return SDValue();
3752}
3753
Evan Chengc3630942009-12-09 21:00:30 +00003754SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00003755X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003756 DebugLoc dl = Op.getDebugLoc();
Chris Lattner8a594482007-11-25 00:24:49 +00003757 // All zero's are handled with pxor, all one's are handled with pcmpeqd.
Gabor Greif327ef032008-08-28 23:19:51 +00003758 if (ISD::isBuildVectorAllZeros(Op.getNode())
3759 || ISD::isBuildVectorAllOnes(Op.getNode())) {
Chris Lattner8a594482007-11-25 00:24:49 +00003760 // Canonicalize this to either <4 x i32> or <2 x i32> (SSE vs MMX) to
3761 // 1) ensure the zero vectors are CSE'd, and 2) ensure that i64 scalars are
3762 // eliminated on x86-32 hosts.
Owen Anderson825b72b2009-08-11 20:47:22 +00003763 if (Op.getValueType() == MVT::v4i32 || Op.getValueType() == MVT::v2i32)
Chris Lattner8a594482007-11-25 00:24:49 +00003764 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003765
Gabor Greifba36cb52008-08-28 21:40:38 +00003766 if (ISD::isBuildVectorAllOnes(Op.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00003767 return getOnesVector(Op.getValueType(), DAG, dl);
3768 return getZeroVector(Op.getValueType(), Subtarget->hasSSE2(), DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00003769 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003770
Owen Andersone50ed302009-08-10 22:56:29 +00003771 EVT VT = Op.getValueType();
3772 EVT ExtVT = VT.getVectorElementType();
3773 unsigned EVTBits = ExtVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003774
3775 unsigned NumElems = Op.getNumOperands();
3776 unsigned NumZero = 0;
3777 unsigned NumNonZero = 0;
3778 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003779 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00003780 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003781 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00003782 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00003783 if (Elt.getOpcode() == ISD::UNDEF)
3784 continue;
3785 Values.insert(Elt);
3786 if (Elt.getOpcode() != ISD::Constant &&
3787 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003788 IsAllConstants = false;
Evan Cheng37b73872009-07-30 08:33:02 +00003789 if (X86::isZeroNode(Elt))
Evan Chengdb2d5242007-12-12 06:45:40 +00003790 NumZero++;
3791 else {
3792 NonZeros |= (1 << i);
3793 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003794 }
3795 }
3796
Dan Gohman7f321562007-06-25 16:23:39 +00003797 if (NumNonZero == 0) {
Chris Lattner8a594482007-11-25 00:24:49 +00003798 // All undef vector. Return an UNDEF. All zero vectors were handled above.
Dale Johannesene8d72302009-02-06 23:05:02 +00003799 return DAG.getUNDEF(VT);
Dan Gohman7f321562007-06-25 16:23:39 +00003800 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003801
Chris Lattner67f453a2008-03-09 05:42:06 +00003802 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00003803 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00003804 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00003805 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00003806
Chris Lattner62098042008-03-09 01:05:04 +00003807 // If this is an insertion of an i64 value on x86-32, and if the top bits of
3808 // the value are obviously zero, truncate the value to i32 and do the
3809 // insertion that way. Only do this if the value is non-constant or if the
3810 // value is a constant being inserted into element 0. It is cheaper to do
3811 // a constant pool load than it is to do a movd + shuffle.
Owen Anderson825b72b2009-08-11 20:47:22 +00003812 if (ExtVT == MVT::i64 && !Subtarget->is64Bit() &&
Chris Lattner62098042008-03-09 01:05:04 +00003813 (!IsAllConstants || Idx == 0)) {
3814 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
3815 // Handle MMX and SSE both.
Owen Anderson825b72b2009-08-11 20:47:22 +00003816 EVT VecVT = VT == MVT::v2i64 ? MVT::v4i32 : MVT::v2i32;
3817 unsigned VecElts = VT == MVT::v2i64 ? 4 : 2;
Scott Michelfdc40a02009-02-17 22:15:04 +00003818
Chris Lattner62098042008-03-09 01:05:04 +00003819 // Truncate the value (which may itself be a constant) to i32, and
3820 // convert it to a vector with movd (S2V+shuffle to zero extend).
Owen Anderson825b72b2009-08-11 20:47:22 +00003821 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
Dale Johannesenace16102009-02-03 19:33:06 +00003822 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Evan Chengf0df0312008-05-15 08:39:06 +00003823 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3824 Subtarget->hasSSE2(), DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00003825
Chris Lattner62098042008-03-09 01:05:04 +00003826 // Now we have our 32-bit value zero extended in the low element of
3827 // a vector. If Idx != 0, swizzle it into place.
3828 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003829 SmallVector<int, 4> Mask;
3830 Mask.push_back(Idx);
3831 for (unsigned i = 1; i != VecElts; ++i)
3832 Mask.push_back(i);
3833 Item = DAG.getVectorShuffle(VecVT, dl, Item,
Eric Christopherfd179292009-08-27 18:07:15 +00003834 DAG.getUNDEF(Item.getValueType()),
Nate Begeman9008ca62009-04-27 18:41:29 +00003835 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00003836 }
Dale Johannesenace16102009-02-03 19:33:06 +00003837 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Item);
Chris Lattner62098042008-03-09 01:05:04 +00003838 }
3839 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003840
Chris Lattner19f79692008-03-08 22:59:52 +00003841 // If we have a constant or non-constant insertion into the low element of
3842 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
3843 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00003844 // depending on what the source datatype is.
3845 if (Idx == 0) {
3846 if (NumZero == 0) {
3847 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Owen Anderson825b72b2009-08-11 20:47:22 +00003848 } else if (ExtVT == MVT::i32 || ExtVT == MVT::f32 || ExtVT == MVT::f64 ||
3849 (ExtVT == MVT::i64 && Subtarget->is64Bit())) {
Eli Friedman10415532009-06-06 06:05:10 +00003850 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
3851 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
3852 return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget->hasSSE2(),
3853 DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00003854 } else if (ExtVT == MVT::i16 || ExtVT == MVT::i8) {
3855 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
3856 EVT MiddleVT = VT.getSizeInBits() == 64 ? MVT::v2i32 : MVT::v4i32;
Eli Friedman10415532009-06-06 06:05:10 +00003857 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MiddleVT, Item);
3858 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3859 Subtarget->hasSSE2(), DAG);
3860 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Item);
3861 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003862 }
Evan Chengf26ffe92008-05-29 08:22:04 +00003863
3864 // Is it a vector logical left shift?
3865 if (NumElems == 2 && Idx == 1 &&
Evan Cheng37b73872009-07-30 08:33:02 +00003866 X86::isZeroNode(Op.getOperand(0)) &&
3867 !X86::isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003868 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00003869 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00003870 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00003871 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00003872 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00003873 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003874
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003875 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00003876 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003877
Chris Lattner19f79692008-03-08 22:59:52 +00003878 // Otherwise, if this is a vector with i32 or f32 elements, and the element
3879 // is a non-constant being inserted into an element other than the low one,
3880 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
3881 // movd/movss) to move this into the low element, then shuffle it into
3882 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00003883 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00003884 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00003885
Evan Cheng0db9fe62006-04-25 20:13:52 +00003886 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Evan Chengf0df0312008-05-15 08:39:06 +00003887 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0,
3888 Subtarget->hasSSE2(), DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00003889 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003890 for (unsigned i = 0; i < NumElems; i++)
Nate Begeman9008ca62009-04-27 18:41:29 +00003891 MaskVec.push_back(i == Idx ? 0 : 1);
3892 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003893 }
3894 }
3895
Chris Lattner67f453a2008-03-09 05:42:06 +00003896 // Splat is obviously ok. Let legalizer expand it to a shuffle.
Evan Chengc3630942009-12-09 21:00:30 +00003897 if (Values.size() == 1) {
3898 if (EVTBits == 32) {
3899 // Instead of a shuffle like this:
3900 // shuffle (scalar_to_vector (load (ptr + 4))), undef, <0, 0, 0, 0>
3901 // Check if it's possible to issue this instead.
3902 // shuffle (vload ptr)), undef, <1, 1, 1, 1>
3903 unsigned Idx = CountTrailingZeros_32(NonZeros);
3904 SDValue Item = Op.getOperand(Idx);
3905 if (Op.getNode()->isOnlyUserOf(Item.getNode()))
3906 return LowerAsSplatVectorLoad(Item, VT, dl, DAG);
3907 }
Dan Gohman475871a2008-07-27 21:46:04 +00003908 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00003909 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003910
Dan Gohmana3941172007-07-24 22:55:08 +00003911 // A vector full of immediates; various special cases are already
3912 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003913 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00003914 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00003915
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003916 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00003917 if (EVTBits == 64) {
3918 if (NumNonZero == 1) {
3919 // One half is zero or undef.
3920 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00003921 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00003922 Op.getOperand(Idx));
Evan Chengf0df0312008-05-15 08:39:06 +00003923 return getShuffleVectorZeroOrUndef(V2, Idx, true,
3924 Subtarget->hasSSE2(), DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00003925 }
Dan Gohman475871a2008-07-27 21:46:04 +00003926 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00003927 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003928
3929 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00003930 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00003931 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00003932 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00003933 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003934 }
3935
Bill Wendling826f36f2007-03-28 00:57:11 +00003936 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00003937 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00003938 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00003939 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003940 }
3941
3942 // If element VT is == 32 bits, turn it into a number of shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00003943 SmallVector<SDValue, 8> V;
Chris Lattner5a88b832007-02-25 07:10:00 +00003944 V.resize(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003945 if (NumElems == 4 && NumZero > 0) {
3946 for (unsigned i = 0; i < 4; ++i) {
3947 bool isZero = !(NonZeros & (1 << i));
3948 if (isZero)
Dale Johannesenace16102009-02-03 19:33:06 +00003949 V[i] = getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003950 else
Dale Johannesenace16102009-02-03 19:33:06 +00003951 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00003952 }
3953
3954 for (unsigned i = 0; i < 2; ++i) {
3955 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
3956 default: break;
3957 case 0:
3958 V[i] = V[i*2]; // Must be a zero vector.
3959 break;
3960 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00003961 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003962 break;
3963 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00003964 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003965 break;
3966 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00003967 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003968 break;
3969 }
3970 }
3971
Nate Begeman9008ca62009-04-27 18:41:29 +00003972 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003973 bool Reverse = (NonZeros & 0x3) == 2;
3974 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003975 MaskVec.push_back(Reverse ? 1-i : i);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003976 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
3977 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003978 MaskVec.push_back(Reverse ? 1-i+NumElems : i+NumElems);
3979 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003980 }
3981
Nate Begemanfdea31a2010-03-24 20:49:50 +00003982 if (Values.size() > 1 && VT.getSizeInBits() == 128) {
3983 // Check for a build vector of consecutive loads.
3984 for (unsigned i = 0; i < NumElems; ++i)
3985 V[i] = Op.getOperand(i);
3986
3987 // Check for elements which are consecutive loads.
3988 SDValue LD = EltsFromConsecutiveLoads(VT, V, dl, DAG);
3989 if (LD.getNode())
3990 return LD;
3991
3992 // For SSE 4.1, use inserts into undef.
3993 if (getSubtarget()->hasSSE41()) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003994 V[0] = DAG.getUNDEF(VT);
3995 for (unsigned i = 0; i < NumElems; ++i)
3996 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
3997 V[0] = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, V[0],
3998 Op.getOperand(i), DAG.getIntPtrConstant(i));
3999 return V[0];
4000 }
Nate Begemanfdea31a2010-03-24 20:49:50 +00004001
4002 // Otherwise, expand into a number of unpckl*
Evan Cheng0db9fe62006-04-25 20:13:52 +00004003 // e.g. for v4f32
4004 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
4005 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
4006 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Evan Cheng0db9fe62006-04-25 20:13:52 +00004007 for (unsigned i = 0; i < NumElems; ++i)
Dale Johannesenace16102009-02-03 19:33:06 +00004008 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004009 NumElems >>= 1;
4010 while (NumElems != 0) {
4011 for (unsigned i = 0; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004012 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + NumElems]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004013 NumElems >>= 1;
4014 }
4015 return V[0];
4016 }
Dan Gohman475871a2008-07-27 21:46:04 +00004017 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004018}
4019
Mon P Wangeb38ebf2010-01-24 00:05:03 +00004020SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00004021X86TargetLowering::LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) const {
Mon P Wangeb38ebf2010-01-24 00:05:03 +00004022 // We support concatenate two MMX registers and place them in a MMX
4023 // register. This is better than doing a stack convert.
4024 DebugLoc dl = Op.getDebugLoc();
4025 EVT ResVT = Op.getValueType();
4026 assert(Op.getNumOperands() == 2);
4027 assert(ResVT == MVT::v2i64 || ResVT == MVT::v4i32 ||
4028 ResVT == MVT::v8i16 || ResVT == MVT::v16i8);
4029 int Mask[2];
4030 SDValue InVec = DAG.getNode(ISD::BIT_CONVERT,dl, MVT::v1i64, Op.getOperand(0));
4031 SDValue VecOp = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
4032 InVec = Op.getOperand(1);
4033 if (InVec.getOpcode() == ISD::SCALAR_TO_VECTOR) {
4034 unsigned NumElts = ResVT.getVectorNumElements();
4035 VecOp = DAG.getNode(ISD::BIT_CONVERT, dl, ResVT, VecOp);
4036 VecOp = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, ResVT, VecOp,
4037 InVec.getOperand(0), DAG.getIntPtrConstant(NumElts/2+1));
4038 } else {
4039 InVec = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v1i64, InVec);
4040 SDValue VecOp2 = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
4041 Mask[0] = 0; Mask[1] = 2;
4042 VecOp = DAG.getVectorShuffle(MVT::v2i64, dl, VecOp, VecOp2, Mask);
4043 }
4044 return DAG.getNode(ISD::BIT_CONVERT, dl, ResVT, VecOp);
4045}
4046
Nate Begemanb9a47b82009-02-23 08:49:38 +00004047// v8i16 shuffles - Prefer shuffles in the following order:
4048// 1. [all] pshuflw, pshufhw, optional move
4049// 2. [ssse3] 1 x pshufb
4050// 3. [ssse3] 2 x pshufb + 1 x por
4051// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004052static
Nate Begeman9008ca62009-04-27 18:41:29 +00004053SDValue LowerVECTOR_SHUFFLEv8i16(ShuffleVectorSDNode *SVOp,
Dan Gohmand858e902010-04-17 15:26:15 +00004054 SelectionDAG &DAG,
4055 const X86TargetLowering &TLI) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004056 SDValue V1 = SVOp->getOperand(0);
4057 SDValue V2 = SVOp->getOperand(1);
4058 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00004059 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00004060
Nate Begemanb9a47b82009-02-23 08:49:38 +00004061 // Determine if more than 1 of the words in each of the low and high quadwords
4062 // of the result come from the same quadword of one of the two inputs. Undef
4063 // mask values count as coming from any quadword, for better codegen.
4064 SmallVector<unsigned, 4> LoQuad(4);
4065 SmallVector<unsigned, 4> HiQuad(4);
4066 BitVector InputQuads(4);
4067 for (unsigned i = 0; i < 8; ++i) {
4068 SmallVectorImpl<unsigned> &Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00004069 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004070 MaskVals.push_back(EltIdx);
4071 if (EltIdx < 0) {
4072 ++Quad[0];
4073 ++Quad[1];
4074 ++Quad[2];
4075 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00004076 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004077 }
4078 ++Quad[EltIdx / 4];
4079 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00004080 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00004081
Nate Begemanb9a47b82009-02-23 08:49:38 +00004082 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00004083 unsigned MaxQuad = 1;
4084 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004085 if (LoQuad[i] > MaxQuad) {
4086 BestLoQuad = i;
4087 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00004088 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004089 }
4090
Nate Begemanb9a47b82009-02-23 08:49:38 +00004091 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00004092 MaxQuad = 1;
4093 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004094 if (HiQuad[i] > MaxQuad) {
4095 BestHiQuad = i;
4096 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00004097 }
4098 }
4099
Nate Begemanb9a47b82009-02-23 08:49:38 +00004100 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
Eric Christopherfd179292009-08-27 18:07:15 +00004101 // of the two input vectors, shuffle them into one input vector so only a
Nate Begemanb9a47b82009-02-23 08:49:38 +00004102 // single pshufb instruction is necessary. If There are more than 2 input
4103 // quads, disable the next transformation since it does not help SSSE3.
4104 bool V1Used = InputQuads[0] || InputQuads[1];
4105 bool V2Used = InputQuads[2] || InputQuads[3];
4106 if (TLI.getSubtarget()->hasSSSE3()) {
4107 if (InputQuads.count() == 2 && V1Used && V2Used) {
4108 BestLoQuad = InputQuads.find_first();
4109 BestHiQuad = InputQuads.find_next(BestLoQuad);
4110 }
4111 if (InputQuads.count() > 2) {
4112 BestLoQuad = -1;
4113 BestHiQuad = -1;
4114 }
4115 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00004116
Nate Begemanb9a47b82009-02-23 08:49:38 +00004117 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
4118 // the shuffle mask. If a quad is scored as -1, that means that it contains
4119 // words from all 4 input quadwords.
4120 SDValue NewV;
4121 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004122 SmallVector<int, 8> MaskV;
4123 MaskV.push_back(BestLoQuad < 0 ? 0 : BestLoQuad);
4124 MaskV.push_back(BestHiQuad < 0 ? 1 : BestHiQuad);
Eric Christopherfd179292009-08-27 18:07:15 +00004125 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004126 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V1),
4127 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V2), &MaskV[0]);
4128 NewV = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00004129
Nate Begemanb9a47b82009-02-23 08:49:38 +00004130 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
4131 // source words for the shuffle, to aid later transformations.
4132 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00004133 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00004134 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004135 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00004136 if (idx != (int)i)
4137 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004138 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00004139 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004140 AllWordsInNewV = false;
4141 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00004142 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00004143
Nate Begemanb9a47b82009-02-23 08:49:38 +00004144 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
4145 if (AllWordsInNewV) {
4146 for (int i = 0; i != 8; ++i) {
4147 int idx = MaskVals[i];
4148 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00004149 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004150 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004151 if ((idx != i) && idx < 4)
4152 pshufhw = false;
4153 if ((idx != i) && idx > 3)
4154 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00004155 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00004156 V1 = NewV;
4157 V2Used = false;
4158 BestLoQuad = 0;
4159 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004160 }
Evan Cheng14b32e12007-12-11 01:46:18 +00004161
Nate Begemanb9a47b82009-02-23 08:49:38 +00004162 // If we've eliminated the use of V2, and the new mask is a pshuflw or
4163 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00004164 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Eric Christopherfd179292009-08-27 18:07:15 +00004165 return DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
Owen Anderson825b72b2009-08-11 20:47:22 +00004166 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Evan Cheng14b32e12007-12-11 01:46:18 +00004167 }
Evan Cheng14b32e12007-12-11 01:46:18 +00004168 }
Eric Christopherfd179292009-08-27 18:07:15 +00004169
Nate Begemanb9a47b82009-02-23 08:49:38 +00004170 // If we have SSSE3, and all words of the result are from 1 input vector,
4171 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
4172 // is present, fall back to case 4.
4173 if (TLI.getSubtarget()->hasSSSE3()) {
4174 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00004175
Nate Begemanb9a47b82009-02-23 08:49:38 +00004176 // If we have elements from both input vectors, set the high bit of the
Eric Christopherfd179292009-08-27 18:07:15 +00004177 // shuffle mask element to zero out elements that come from V2 in the V1
Nate Begemanb9a47b82009-02-23 08:49:38 +00004178 // mask, and elements that come from V1 in the V2 mask, so that the two
4179 // results can be OR'd together.
4180 bool TwoInputs = V1Used && V2Used;
4181 for (unsigned i = 0; i != 8; ++i) {
4182 int EltIdx = MaskVals[i] * 2;
4183 if (TwoInputs && (EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004184 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
4185 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004186 continue;
4187 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004188 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
4189 pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004190 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004191 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00004192 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00004193 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004194 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004195 if (!TwoInputs)
Owen Anderson825b72b2009-08-11 20:47:22 +00004196 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00004197
Nate Begemanb9a47b82009-02-23 08:49:38 +00004198 // Calculate the shuffle mask for the second input, shuffle it, and
4199 // OR it with the first shuffled input.
4200 pshufbMask.clear();
4201 for (unsigned i = 0; i != 8; ++i) {
4202 int EltIdx = MaskVals[i] * 2;
4203 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004204 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
4205 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004206 continue;
4207 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004208 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
4209 pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004210 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004211 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V2);
Eric Christopherfd179292009-08-27 18:07:15 +00004212 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00004213 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004214 MVT::v16i8, &pshufbMask[0], 16));
4215 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
4216 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004217 }
4218
4219 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
4220 // and update MaskVals with new element order.
4221 BitVector InOrder(8);
4222 if (BestLoQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004223 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004224 for (int i = 0; i != 4; ++i) {
4225 int idx = MaskVals[i];
4226 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004227 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004228 InOrder.set(i);
4229 } else if ((idx / 4) == BestLoQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004230 MaskV.push_back(idx & 3);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004231 InOrder.set(i);
4232 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004233 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004234 }
4235 }
4236 for (unsigned i = 4; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004237 MaskV.push_back(i);
Owen Anderson825b72b2009-08-11 20:47:22 +00004238 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00004239 &MaskV[0]);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004240 }
Eric Christopherfd179292009-08-27 18:07:15 +00004241
Nate Begemanb9a47b82009-02-23 08:49:38 +00004242 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
4243 // and update MaskVals with the new element order.
4244 if (BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004245 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004246 for (unsigned i = 0; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004247 MaskV.push_back(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004248 for (unsigned i = 4; i != 8; ++i) {
4249 int idx = MaskVals[i];
4250 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004251 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004252 InOrder.set(i);
4253 } else if ((idx / 4) == BestHiQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004254 MaskV.push_back((idx & 3) + 4);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004255 InOrder.set(i);
4256 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004257 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004258 }
4259 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004260 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00004261 &MaskV[0]);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004262 }
Eric Christopherfd179292009-08-27 18:07:15 +00004263
Nate Begemanb9a47b82009-02-23 08:49:38 +00004264 // In case BestHi & BestLo were both -1, which means each quadword has a word
4265 // from each of the four input quadwords, calculate the InOrder bitvector now
4266 // before falling through to the insert/extract cleanup.
4267 if (BestLoQuad == -1 && BestHiQuad == -1) {
4268 NewV = V1;
4269 for (int i = 0; i != 8; ++i)
4270 if (MaskVals[i] < 0 || MaskVals[i] == i)
4271 InOrder.set(i);
4272 }
Eric Christopherfd179292009-08-27 18:07:15 +00004273
Nate Begemanb9a47b82009-02-23 08:49:38 +00004274 // The other elements are put in the right place using pextrw and pinsrw.
4275 for (unsigned i = 0; i != 8; ++i) {
4276 if (InOrder[i])
4277 continue;
4278 int EltIdx = MaskVals[i];
4279 if (EltIdx < 0)
4280 continue;
4281 SDValue ExtOp = (EltIdx < 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00004282 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004283 DAG.getIntPtrConstant(EltIdx))
Owen Anderson825b72b2009-08-11 20:47:22 +00004284 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004285 DAG.getIntPtrConstant(EltIdx - 8));
Owen Anderson825b72b2009-08-11 20:47:22 +00004286 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004287 DAG.getIntPtrConstant(i));
4288 }
4289 return NewV;
4290}
4291
4292// v16i8 shuffles - Prefer shuffles in the following order:
4293// 1. [ssse3] 1 x pshufb
4294// 2. [ssse3] 2 x pshufb + 1 x por
4295// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
4296static
Nate Begeman9008ca62009-04-27 18:41:29 +00004297SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
Dan Gohmand858e902010-04-17 15:26:15 +00004298 SelectionDAG &DAG,
4299 const X86TargetLowering &TLI) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004300 SDValue V1 = SVOp->getOperand(0);
4301 SDValue V2 = SVOp->getOperand(1);
4302 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00004303 SmallVector<int, 16> MaskVals;
Nate Begeman9008ca62009-04-27 18:41:29 +00004304 SVOp->getMask(MaskVals);
Eric Christopherfd179292009-08-27 18:07:15 +00004305
Nate Begemanb9a47b82009-02-23 08:49:38 +00004306 // If we have SSSE3, case 1 is generated when all result bytes come from
Eric Christopherfd179292009-08-27 18:07:15 +00004307 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
Nate Begemanb9a47b82009-02-23 08:49:38 +00004308 // present, fall back to case 3.
4309 // FIXME: kill V2Only once shuffles are canonizalized by getNode.
4310 bool V1Only = true;
4311 bool V2Only = true;
4312 for (unsigned i = 0; i < 16; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004313 int EltIdx = MaskVals[i];
Nate Begemanb9a47b82009-02-23 08:49:38 +00004314 if (EltIdx < 0)
4315 continue;
4316 if (EltIdx < 16)
4317 V2Only = false;
4318 else
4319 V1Only = false;
4320 }
Eric Christopherfd179292009-08-27 18:07:15 +00004321
Nate Begemanb9a47b82009-02-23 08:49:38 +00004322 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
4323 if (TLI.getSubtarget()->hasSSSE3()) {
4324 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00004325
Nate Begemanb9a47b82009-02-23 08:49:38 +00004326 // If all result elements are from one input vector, then only translate
Eric Christopherfd179292009-08-27 18:07:15 +00004327 // undef mask values to 0x80 (zero out result) in the pshufb mask.
Nate Begemanb9a47b82009-02-23 08:49:38 +00004328 //
4329 // Otherwise, we have elements from both input vectors, and must zero out
4330 // elements that come from V2 in the first mask, and V1 in the second mask
4331 // so that we can OR them together.
4332 bool TwoInputs = !(V1Only || V2Only);
4333 for (unsigned i = 0; i != 16; ++i) {
4334 int EltIdx = MaskVals[i];
4335 if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004336 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004337 continue;
4338 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004339 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004340 }
4341 // If all the elements are from V2, assign it to V1 and return after
4342 // building the first pshufb.
4343 if (V2Only)
4344 V1 = V2;
Owen Anderson825b72b2009-08-11 20:47:22 +00004345 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00004346 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004347 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004348 if (!TwoInputs)
4349 return V1;
Eric Christopherfd179292009-08-27 18:07:15 +00004350
Nate Begemanb9a47b82009-02-23 08:49:38 +00004351 // Calculate the shuffle mask for the second input, shuffle it, and
4352 // OR it with the first shuffled input.
4353 pshufbMask.clear();
4354 for (unsigned i = 0; i != 16; ++i) {
4355 int EltIdx = MaskVals[i];
4356 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004357 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004358 continue;
4359 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004360 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004361 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004362 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00004363 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004364 MVT::v16i8, &pshufbMask[0], 16));
4365 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004366 }
Eric Christopherfd179292009-08-27 18:07:15 +00004367
Nate Begemanb9a47b82009-02-23 08:49:38 +00004368 // No SSSE3 - Calculate in place words and then fix all out of place words
4369 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
4370 // the 16 different words that comprise the two doublequadword input vectors.
Owen Anderson825b72b2009-08-11 20:47:22 +00004371 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
4372 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004373 SDValue NewV = V2Only ? V2 : V1;
4374 for (int i = 0; i != 8; ++i) {
4375 int Elt0 = MaskVals[i*2];
4376 int Elt1 = MaskVals[i*2+1];
Eric Christopherfd179292009-08-27 18:07:15 +00004377
Nate Begemanb9a47b82009-02-23 08:49:38 +00004378 // This word of the result is all undef, skip it.
4379 if (Elt0 < 0 && Elt1 < 0)
4380 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004381
Nate Begemanb9a47b82009-02-23 08:49:38 +00004382 // This word of the result is already in the correct place, skip it.
4383 if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1))
4384 continue;
4385 if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17))
4386 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004387
Nate Begemanb9a47b82009-02-23 08:49:38 +00004388 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
4389 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
4390 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00004391
4392 // If Elt0 and Elt1 are defined, are consecutive, and can be load
4393 // using a single extract together, load it and store it.
4394 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004395 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Mon P Wang6b3ef692009-03-11 18:47:57 +00004396 DAG.getIntPtrConstant(Elt1 / 2));
Owen Anderson825b72b2009-08-11 20:47:22 +00004397 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Mon P Wang6b3ef692009-03-11 18:47:57 +00004398 DAG.getIntPtrConstant(i));
4399 continue;
4400 }
4401
Nate Begemanb9a47b82009-02-23 08:49:38 +00004402 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00004403 // source byte is not also odd, shift the extracted word left 8 bits
4404 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00004405 if (Elt1 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004406 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004407 DAG.getIntPtrConstant(Elt1 / 2));
4408 if ((Elt1 & 1) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004409 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004410 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00004411 else if (Elt0 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004412 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
4413 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004414 }
4415 // If Elt0 is defined, extract it from the appropriate source. If the
4416 // source byte is not also even, shift the extracted word right 8 bits. If
4417 // Elt1 was also defined, OR the extracted values together before
4418 // inserting them in the result.
4419 if (Elt0 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004420 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004421 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
4422 if ((Elt0 & 1) != 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004423 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004424 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00004425 else if (Elt1 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004426 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
4427 DAG.getConstant(0x00FF, MVT::i16));
4428 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
Nate Begemanb9a47b82009-02-23 08:49:38 +00004429 : InsElt0;
4430 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004431 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004432 DAG.getIntPtrConstant(i));
4433 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004434 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00004435}
4436
Evan Cheng7a831ce2007-12-15 03:00:47 +00004437/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
4438/// ones, or rewriting v4i32 / v2f32 as 2 wide ones if possible. This can be
4439/// done when every pair / quad of shuffle mask elements point to elements in
4440/// the right sequence. e.g.
Evan Cheng14b32e12007-12-11 01:46:18 +00004441/// vector_shuffle <>, <>, < 3, 4, | 10, 11, | 0, 1, | 14, 15>
4442static
Nate Begeman9008ca62009-04-27 18:41:29 +00004443SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
4444 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00004445 const TargetLowering &TLI, DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00004446 EVT VT = SVOp->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00004447 SDValue V1 = SVOp->getOperand(0);
4448 SDValue V2 = SVOp->getOperand(1);
4449 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng7a831ce2007-12-15 03:00:47 +00004450 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Owen Anderson825b72b2009-08-11 20:47:22 +00004451 EVT MaskVT = MVT::getIntVectorWithNumElements(NewWidth);
Owen Andersone50ed302009-08-10 22:56:29 +00004452 EVT MaskEltVT = MaskVT.getVectorElementType();
4453 EVT NewVT = MaskVT;
Owen Anderson825b72b2009-08-11 20:47:22 +00004454 switch (VT.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004455 default: assert(false && "Unexpected!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004456 case MVT::v4f32: NewVT = MVT::v2f64; break;
4457 case MVT::v4i32: NewVT = MVT::v2i64; break;
4458 case MVT::v8i16: NewVT = MVT::v4i32; break;
4459 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00004460 }
4461
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004462 if (NewWidth == 2) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004463 if (VT.isInteger())
Owen Anderson825b72b2009-08-11 20:47:22 +00004464 NewVT = MVT::v2i64;
Evan Cheng7a831ce2007-12-15 03:00:47 +00004465 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004466 NewVT = MVT::v2f64;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004467 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004468 int Scale = NumElems / NewWidth;
4469 SmallVector<int, 8> MaskVec;
Evan Cheng14b32e12007-12-11 01:46:18 +00004470 for (unsigned i = 0; i < NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004471 int StartIdx = -1;
4472 for (int j = 0; j < Scale; ++j) {
4473 int EltIdx = SVOp->getMaskElt(i+j);
4474 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00004475 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00004476 if (StartIdx == -1)
Evan Cheng14b32e12007-12-11 01:46:18 +00004477 StartIdx = EltIdx - (EltIdx % Scale);
4478 if (EltIdx != StartIdx + j)
Dan Gohman475871a2008-07-27 21:46:04 +00004479 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00004480 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004481 if (StartIdx == -1)
4482 MaskVec.push_back(-1);
Evan Cheng14b32e12007-12-11 01:46:18 +00004483 else
Nate Begeman9008ca62009-04-27 18:41:29 +00004484 MaskVec.push_back(StartIdx / Scale);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004485 }
4486
Dale Johannesenace16102009-02-03 19:33:06 +00004487 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V1);
4488 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V2);
Nate Begeman9008ca62009-04-27 18:41:29 +00004489 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004490}
4491
Evan Chengd880b972008-05-09 21:53:03 +00004492/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00004493///
Owen Andersone50ed302009-08-10 22:56:29 +00004494static SDValue getVZextMovL(EVT VT, EVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00004495 SDValue SrcOp, SelectionDAG &DAG,
4496 const X86Subtarget *Subtarget, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004497 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004498 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00004499 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00004500 LD = dyn_cast<LoadSDNode>(SrcOp);
4501 if (!LD) {
4502 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
4503 // instead.
Owen Anderson766b5ef2009-08-11 21:59:30 +00004504 MVT ExtVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
4505 if ((ExtVT.SimpleTy != MVT::i64 || Subtarget->is64Bit()) &&
Evan Cheng7e2ff772008-05-08 00:57:18 +00004506 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
4507 SrcOp.getOperand(0).getOpcode() == ISD::BIT_CONVERT &&
Owen Anderson766b5ef2009-08-11 21:59:30 +00004508 SrcOp.getOperand(0).getOperand(0).getValueType() == ExtVT) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004509 // PR2108
Owen Anderson825b72b2009-08-11 20:47:22 +00004510 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Dale Johannesenace16102009-02-03 19:33:06 +00004511 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4512 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
4513 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
4514 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00004515 SrcOp.getOperand(0)
4516 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00004517 }
4518 }
4519 }
4520
Dale Johannesenace16102009-02-03 19:33:06 +00004521 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4522 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Scott Michelfdc40a02009-02-17 22:15:04 +00004523 DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00004524 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00004525}
4526
Evan Chengace3c172008-07-22 21:13:36 +00004527/// LowerVECTOR_SHUFFLE_4wide - Handle all 4 wide cases with a number of
4528/// shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00004529static SDValue
Nate Begeman9008ca62009-04-27 18:41:29 +00004530LowerVECTOR_SHUFFLE_4wide(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
4531 SDValue V1 = SVOp->getOperand(0);
4532 SDValue V2 = SVOp->getOperand(1);
4533 DebugLoc dl = SVOp->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00004534 EVT VT = SVOp->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00004535
Evan Chengace3c172008-07-22 21:13:36 +00004536 SmallVector<std::pair<int, int>, 8> Locs;
Rafael Espindola833a9902008-08-28 18:32:53 +00004537 Locs.resize(4);
Nate Begeman9008ca62009-04-27 18:41:29 +00004538 SmallVector<int, 8> Mask1(4U, -1);
4539 SmallVector<int, 8> PermMask;
4540 SVOp->getMask(PermMask);
4541
Evan Chengace3c172008-07-22 21:13:36 +00004542 unsigned NumHi = 0;
4543 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00004544 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004545 int Idx = PermMask[i];
4546 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00004547 Locs[i] = std::make_pair(-1, -1);
4548 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004549 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
4550 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00004551 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00004552 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004553 NumLo++;
4554 } else {
4555 Locs[i] = std::make_pair(1, NumHi);
4556 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00004557 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004558 NumHi++;
4559 }
4560 }
4561 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004562
Evan Chengace3c172008-07-22 21:13:36 +00004563 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004564 // If no more than two elements come from either vector. This can be
4565 // implemented with two shuffles. First shuffle gather the elements.
4566 // The second shuffle, which takes the first shuffle as both of its
4567 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00004568 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004569
Nate Begeman9008ca62009-04-27 18:41:29 +00004570 SmallVector<int, 8> Mask2(4U, -1);
Eric Christopherfd179292009-08-27 18:07:15 +00004571
Evan Chengace3c172008-07-22 21:13:36 +00004572 for (unsigned i = 0; i != 4; ++i) {
4573 if (Locs[i].first == -1)
4574 continue;
4575 else {
4576 unsigned Idx = (i < 2) ? 0 : 4;
4577 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00004578 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004579 }
4580 }
4581
Nate Begeman9008ca62009-04-27 18:41:29 +00004582 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004583 } else if (NumLo == 3 || NumHi == 3) {
4584 // Otherwise, we must have three elements from one vector, call it X, and
4585 // one element from the other, call it Y. First, use a shufps to build an
4586 // intermediate vector with the one element from Y and the element from X
4587 // that will be in the same half in the final destination (the indexes don't
4588 // matter). Then, use a shufps to build the final vector, taking the half
4589 // containing the element from Y from the intermediate, and the other half
4590 // from X.
4591 if (NumHi == 3) {
4592 // Normalize it so the 3 elements come from V1.
Nate Begeman9008ca62009-04-27 18:41:29 +00004593 CommuteVectorShuffleMask(PermMask, VT);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004594 std::swap(V1, V2);
4595 }
4596
4597 // Find the element from V2.
4598 unsigned HiIndex;
4599 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004600 int Val = PermMask[HiIndex];
4601 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004602 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004603 if (Val >= 4)
4604 break;
4605 }
4606
Nate Begeman9008ca62009-04-27 18:41:29 +00004607 Mask1[0] = PermMask[HiIndex];
4608 Mask1[1] = -1;
4609 Mask1[2] = PermMask[HiIndex^1];
4610 Mask1[3] = -1;
4611 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004612
4613 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004614 Mask1[0] = PermMask[0];
4615 Mask1[1] = PermMask[1];
4616 Mask1[2] = HiIndex & 1 ? 6 : 4;
4617 Mask1[3] = HiIndex & 1 ? 4 : 6;
4618 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004619 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004620 Mask1[0] = HiIndex & 1 ? 2 : 0;
4621 Mask1[1] = HiIndex & 1 ? 0 : 2;
4622 Mask1[2] = PermMask[2];
4623 Mask1[3] = PermMask[3];
4624 if (Mask1[2] >= 0)
4625 Mask1[2] += 4;
4626 if (Mask1[3] >= 0)
4627 Mask1[3] += 4;
4628 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004629 }
Evan Chengace3c172008-07-22 21:13:36 +00004630 }
4631
4632 // Break it into (shuffle shuffle_hi, shuffle_lo).
4633 Locs.clear();
Nate Begeman9008ca62009-04-27 18:41:29 +00004634 SmallVector<int,8> LoMask(4U, -1);
4635 SmallVector<int,8> HiMask(4U, -1);
4636
4637 SmallVector<int,8> *MaskPtr = &LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00004638 unsigned MaskIdx = 0;
4639 unsigned LoIdx = 0;
4640 unsigned HiIdx = 2;
4641 for (unsigned i = 0; i != 4; ++i) {
4642 if (i == 2) {
4643 MaskPtr = &HiMask;
4644 MaskIdx = 1;
4645 LoIdx = 0;
4646 HiIdx = 2;
4647 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004648 int Idx = PermMask[i];
4649 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00004650 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00004651 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00004652 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00004653 (*MaskPtr)[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004654 LoIdx++;
4655 } else {
4656 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00004657 (*MaskPtr)[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004658 HiIdx++;
4659 }
4660 }
4661
Nate Begeman9008ca62009-04-27 18:41:29 +00004662 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
4663 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
4664 SmallVector<int, 8> MaskOps;
Evan Chengace3c172008-07-22 21:13:36 +00004665 for (unsigned i = 0; i != 4; ++i) {
4666 if (Locs[i].first == -1) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004667 MaskOps.push_back(-1);
Evan Chengace3c172008-07-22 21:13:36 +00004668 } else {
4669 unsigned Idx = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00004670 MaskOps.push_back(Idx);
Evan Chengace3c172008-07-22 21:13:36 +00004671 }
4672 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004673 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00004674}
4675
Dan Gohman475871a2008-07-27 21:46:04 +00004676SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00004677X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00004678 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00004679 SDValue V1 = Op.getOperand(0);
4680 SDValue V2 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00004681 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004682 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00004683 unsigned NumElems = VT.getVectorNumElements();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004684 bool isMMX = VT.getSizeInBits() == 64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004685 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
4686 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00004687 bool V1IsSplat = false;
4688 bool V2IsSplat = false;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004689
Nate Begeman9008ca62009-04-27 18:41:29 +00004690 if (isZeroShuffle(SVOp))
Dale Johannesenace16102009-02-03 19:33:06 +00004691 return getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng213d2cf2007-05-17 18:45:50 +00004692
Nate Begeman9008ca62009-04-27 18:41:29 +00004693 // Promote splats to v4f32.
4694 if (SVOp->isSplat()) {
Eric Christopherfd179292009-08-27 18:07:15 +00004695 if (isMMX || NumElems < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00004696 return Op;
4697 return PromoteSplat(SVOp, DAG, Subtarget->hasSSE2());
Evan Cheng0db9fe62006-04-25 20:13:52 +00004698 }
4699
Evan Cheng7a831ce2007-12-15 03:00:47 +00004700 // If the shuffle can be profitably rewritten as a narrower shuffle, then
4701 // do it!
Owen Anderson825b72b2009-08-11 20:47:22 +00004702 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004703 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00004704 if (NewOp.getNode())
Scott Michelfdc40a02009-02-17 22:15:04 +00004705 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00004706 LowerVECTOR_SHUFFLE(NewOp, DAG));
Owen Anderson825b72b2009-08-11 20:47:22 +00004707 } else if ((VT == MVT::v4i32 || (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
Evan Cheng7a831ce2007-12-15 03:00:47 +00004708 // FIXME: Figure out a cleaner way to do this.
4709 // Try to make use of movq to zero out the top part.
Gabor Greifba36cb52008-08-28 21:40:38 +00004710 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004711 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00004712 if (NewOp.getNode()) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004713 if (isCommutedMOVL(cast<ShuffleVectorSDNode>(NewOp), true, false))
4714 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(0),
4715 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00004716 }
Gabor Greifba36cb52008-08-28 21:40:38 +00004717 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004718 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
4719 if (NewOp.getNode() && X86::isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)))
Evan Chengd880b972008-05-09 21:53:03 +00004720 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(1),
Nate Begeman9008ca62009-04-27 18:41:29 +00004721 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00004722 }
4723 }
Eric Christopherfd179292009-08-27 18:07:15 +00004724
Nate Begeman9008ca62009-04-27 18:41:29 +00004725 if (X86::isPSHUFDMask(SVOp))
4726 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004727
Evan Chengf26ffe92008-05-29 08:22:04 +00004728 // Check if this can be converted into a logical shift.
4729 bool isLeft = false;
4730 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00004731 SDValue ShVal;
Nate Begeman9008ca62009-04-27 18:41:29 +00004732 bool isShift = getSubtarget()->hasSSE2() &&
Evan Chengc3630942009-12-09 21:00:30 +00004733 isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00004734 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004735 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00004736 // v_set0 + movlhps or movhlps, etc.
Dan Gohman8a55ce42009-09-23 21:02:20 +00004737 EVT EltVT = VT.getVectorElementType();
4738 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00004739 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004740 }
Eric Christopherfd179292009-08-27 18:07:15 +00004741
Nate Begeman9008ca62009-04-27 18:41:29 +00004742 if (X86::isMOVLMask(SVOp)) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004743 if (V1IsUndef)
4744 return V2;
Gabor Greifba36cb52008-08-28 21:40:38 +00004745 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00004746 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Nate Begemanfb8ead02008-07-25 19:05:58 +00004747 if (!isMMX)
4748 return Op;
Evan Cheng7e2ff772008-05-08 00:57:18 +00004749 }
Eric Christopherfd179292009-08-27 18:07:15 +00004750
Nate Begeman9008ca62009-04-27 18:41:29 +00004751 // FIXME: fold these into legal mask.
4752 if (!isMMX && (X86::isMOVSHDUPMask(SVOp) ||
4753 X86::isMOVSLDUPMask(SVOp) ||
4754 X86::isMOVHLPSMask(SVOp) ||
Nate Begeman0b10b912009-11-07 23:17:15 +00004755 X86::isMOVLHPSMask(SVOp) ||
Nate Begeman9008ca62009-04-27 18:41:29 +00004756 X86::isMOVLPMask(SVOp)))
Evan Cheng9bbbb982006-10-25 20:48:19 +00004757 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004758
Nate Begeman9008ca62009-04-27 18:41:29 +00004759 if (ShouldXformToMOVHLPS(SVOp) ||
4760 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), SVOp))
4761 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004762
Evan Chengf26ffe92008-05-29 08:22:04 +00004763 if (isShift) {
4764 // No better options. Use a vshl / vsrl.
Dan Gohman8a55ce42009-09-23 21:02:20 +00004765 EVT EltVT = VT.getVectorElementType();
4766 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00004767 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004768 }
Eric Christopherfd179292009-08-27 18:07:15 +00004769
Evan Cheng9eca5e82006-10-25 21:49:50 +00004770 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00004771 // FIXME: This should also accept a bitcast of a splat? Be careful, not
4772 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00004773 V1IsSplat = isSplatVector(V1.getNode());
4774 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00004775
Chris Lattner8a594482007-11-25 00:24:49 +00004776 // Canonicalize the splat or undef, if present, to be on the RHS.
Evan Cheng9bbbb982006-10-25 20:48:19 +00004777 if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004778 Op = CommuteVectorShuffle(SVOp, DAG);
4779 SVOp = cast<ShuffleVectorSDNode>(Op);
4780 V1 = SVOp->getOperand(0);
4781 V2 = SVOp->getOperand(1);
Evan Cheng9bbbb982006-10-25 20:48:19 +00004782 std::swap(V1IsSplat, V2IsSplat);
4783 std::swap(V1IsUndef, V2IsUndef);
Evan Cheng9eca5e82006-10-25 21:49:50 +00004784 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00004785 }
4786
Nate Begeman9008ca62009-04-27 18:41:29 +00004787 if (isCommutedMOVL(SVOp, V2IsSplat, V2IsUndef)) {
4788 // Shuffling low element of v1 into undef, just return v1.
Eric Christopherfd179292009-08-27 18:07:15 +00004789 if (V2IsUndef)
Nate Begeman9008ca62009-04-27 18:41:29 +00004790 return V1;
4791 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
4792 // the instruction selector will not match, so get a canonical MOVL with
4793 // swapped operands to undo the commute.
4794 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00004795 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004796
Nate Begeman9008ca62009-04-27 18:41:29 +00004797 if (X86::isUNPCKL_v_undef_Mask(SVOp) ||
4798 X86::isUNPCKH_v_undef_Mask(SVOp) ||
4799 X86::isUNPCKLMask(SVOp) ||
4800 X86::isUNPCKHMask(SVOp))
Evan Chengd9b8e402006-10-16 06:36:00 +00004801 return Op;
Evan Chenge1113032006-10-04 18:33:38 +00004802
Evan Cheng9bbbb982006-10-25 20:48:19 +00004803 if (V2IsSplat) {
4804 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00004805 // element then try to match unpck{h|l} again. If match, return a
Evan Cheng9bbbb982006-10-25 20:48:19 +00004806 // new vector_shuffle with the corrected mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00004807 SDValue NewMask = NormalizeMask(SVOp, DAG);
4808 ShuffleVectorSDNode *NSVOp = cast<ShuffleVectorSDNode>(NewMask);
4809 if (NSVOp != SVOp) {
4810 if (X86::isUNPCKLMask(NSVOp, true)) {
4811 return NewMask;
4812 } else if (X86::isUNPCKHMask(NSVOp, true)) {
4813 return NewMask;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004814 }
4815 }
4816 }
4817
Evan Cheng9eca5e82006-10-25 21:49:50 +00004818 if (Commuted) {
4819 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00004820 // FIXME: this seems wrong.
4821 SDValue NewOp = CommuteVectorShuffle(SVOp, DAG);
4822 ShuffleVectorSDNode *NewSVOp = cast<ShuffleVectorSDNode>(NewOp);
4823 if (X86::isUNPCKL_v_undef_Mask(NewSVOp) ||
4824 X86::isUNPCKH_v_undef_Mask(NewSVOp) ||
4825 X86::isUNPCKLMask(NewSVOp) ||
4826 X86::isUNPCKHMask(NewSVOp))
4827 return NewOp;
Evan Cheng9eca5e82006-10-25 21:49:50 +00004828 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004829
Nate Begemanb9a47b82009-02-23 08:49:38 +00004830 // FIXME: for mmx, bitcast v2i32 to v4i16 for shuffle.
Nate Begeman9008ca62009-04-27 18:41:29 +00004831
4832 // Normalize the node to match x86 shuffle ops if needed
4833 if (!isMMX && V2.getOpcode() != ISD::UNDEF && isCommutedSHUFP(SVOp))
4834 return CommuteVectorShuffle(SVOp, DAG);
4835
4836 // Check for legal shuffle and return?
4837 SmallVector<int, 16> PermMask;
4838 SVOp->getMask(PermMask);
4839 if (isShuffleMaskLegal(PermMask, VT))
Evan Cheng0c0f83f2008-04-05 00:30:36 +00004840 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004841
Evan Cheng14b32e12007-12-11 01:46:18 +00004842 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
Owen Anderson825b72b2009-08-11 20:47:22 +00004843 if (VT == MVT::v8i16) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004844 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(SVOp, DAG, *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00004845 if (NewOp.getNode())
Evan Cheng14b32e12007-12-11 01:46:18 +00004846 return NewOp;
4847 }
4848
Owen Anderson825b72b2009-08-11 20:47:22 +00004849 if (VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004850 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004851 if (NewOp.getNode())
4852 return NewOp;
4853 }
Eric Christopherfd179292009-08-27 18:07:15 +00004854
Evan Chengace3c172008-07-22 21:13:36 +00004855 // Handle all 4 wide cases with a number of shuffles except for MMX.
4856 if (NumElems == 4 && !isMMX)
Nate Begeman9008ca62009-04-27 18:41:29 +00004857 return LowerVECTOR_SHUFFLE_4wide(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004858
Dan Gohman475871a2008-07-27 21:46:04 +00004859 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004860}
4861
Dan Gohman475871a2008-07-27 21:46:04 +00004862SDValue
4863X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00004864 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00004865 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004866 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004867 if (VT.getSizeInBits() == 8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004868 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004869 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004870 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004871 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004872 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004873 } else if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00004874 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
4875 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
4876 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004877 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4878 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Dale Johannesenace16102009-02-03 19:33:06 +00004879 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004880 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00004881 Op.getOperand(0)),
4882 Op.getOperand(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00004883 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004884 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004885 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004886 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004887 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Owen Anderson825b72b2009-08-11 20:47:22 +00004888 } else if (VT == MVT::f32) {
Evan Cheng62a3f152008-03-24 21:52:23 +00004889 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
4890 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00004891 // result has a single use which is a store or a bitcast to i32. And in
4892 // the case of a store, it's not worth it if the index is a constant 0,
4893 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00004894 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00004895 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00004896 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00004897 if ((User->getOpcode() != ISD::STORE ||
4898 (isa<ConstantSDNode>(Op.getOperand(1)) &&
4899 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Dan Gohman171c11e2008-04-16 02:32:24 +00004900 (User->getOpcode() != ISD::BIT_CONVERT ||
Owen Anderson825b72b2009-08-11 20:47:22 +00004901 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00004902 return SDValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00004903 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
4904 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00004905 Op.getOperand(0)),
4906 Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004907 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Extract);
4908 } else if (VT == MVT::i32) {
Mon P Wangf0fcdd82009-01-15 21:10:20 +00004909 // ExtractPS works with constant index.
4910 if (isa<ConstantSDNode>(Op.getOperand(1)))
4911 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004912 }
Dan Gohman475871a2008-07-27 21:46:04 +00004913 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004914}
4915
4916
Dan Gohman475871a2008-07-27 21:46:04 +00004917SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00004918X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op,
4919 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004920 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00004921 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004922
Evan Cheng62a3f152008-03-24 21:52:23 +00004923 if (Subtarget->hasSSE41()) {
Dan Gohman475871a2008-07-27 21:46:04 +00004924 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00004925 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00004926 return Res;
4927 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00004928
Owen Andersone50ed302009-08-10 22:56:29 +00004929 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004930 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004931 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004932 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00004933 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004934 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00004935 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004936 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4937 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Scott Michelfdc40a02009-02-17 22:15:04 +00004938 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004939 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00004940 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004941 // Transform it so it match pextrw which produces a 32-bit result.
Ken Dyck70d0ef12009-12-17 15:31:52 +00004942 EVT EltVT = MVT::i32;
Dan Gohman8a55ce42009-09-23 21:02:20 +00004943 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EltVT,
Evan Cheng0db9fe62006-04-25 20:13:52 +00004944 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8a55ce42009-09-23 21:02:20 +00004945 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EltVT, Extract,
Evan Cheng0db9fe62006-04-25 20:13:52 +00004946 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004947 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004948 } else if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004949 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004950 if (Idx == 0)
4951 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004952
Evan Cheng0db9fe62006-04-25 20:13:52 +00004953 // SHUFPS the element to the lowest double word, then movss.
Nate Begeman9008ca62009-04-27 18:41:29 +00004954 int Mask[4] = { Idx, -1, -1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00004955 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00004956 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00004957 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00004958 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00004959 DAG.getIntPtrConstant(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00004960 } else if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00004961 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
4962 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
4963 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004964 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004965 if (Idx == 0)
4966 return Op;
4967
4968 // UNPCKHPD the element to the lowest double word, then movsd.
4969 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
4970 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00004971 int Mask[2] = { 1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00004972 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00004973 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00004974 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00004975 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00004976 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004977 }
4978
Dan Gohman475871a2008-07-27 21:46:04 +00004979 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004980}
4981
Dan Gohman475871a2008-07-27 21:46:04 +00004982SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00004983X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op,
4984 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00004985 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00004986 EVT EltVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004987 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004988
Dan Gohman475871a2008-07-27 21:46:04 +00004989 SDValue N0 = Op.getOperand(0);
4990 SDValue N1 = Op.getOperand(1);
4991 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00004992
Dan Gohman8a55ce42009-09-23 21:02:20 +00004993 if ((EltVT.getSizeInBits() == 8 || EltVT.getSizeInBits() == 16) &&
Dan Gohmanef521f12008-08-14 22:53:18 +00004994 isa<ConstantSDNode>(N2)) {
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00004995 unsigned Opc;
4996 if (VT == MVT::v8i16)
4997 Opc = X86ISD::PINSRW;
4998 else if (VT == MVT::v4i16)
4999 Opc = X86ISD::MMX_PINSRW;
5000 else if (VT == MVT::v16i8)
5001 Opc = X86ISD::PINSRB;
5002 else
5003 Opc = X86ISD::PINSRB;
5004
Nate Begeman14d12ca2008-02-11 04:19:36 +00005005 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
5006 // argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00005007 if (N1.getValueType() != MVT::i32)
5008 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
5009 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005010 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00005011 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00005012 } else if (EltVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00005013 // Bits [7:6] of the constant are the source select. This will always be
5014 // zero here. The DAG Combiner may combine an extract_elt index into these
5015 // bits. For example (insert (extract, 3), 2) could be matched by putting
5016 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00005017 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00005018 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00005019 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00005020 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005021 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherfbd66872009-07-24 00:33:09 +00005022 // Create this as a scalar to vector..
Owen Anderson825b72b2009-08-11 20:47:22 +00005023 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesenace16102009-02-03 19:33:06 +00005024 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00005025 } else if (EltVT == MVT::i32 && isa<ConstantSDNode>(N2)) {
Eric Christopherfbd66872009-07-24 00:33:09 +00005026 // PINSR* works with constant index.
5027 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00005028 }
Dan Gohman475871a2008-07-27 21:46:04 +00005029 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00005030}
5031
Dan Gohman475871a2008-07-27 21:46:04 +00005032SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005033X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00005034 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00005035 EVT EltVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00005036
5037 if (Subtarget->hasSSE41())
5038 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
5039
Dan Gohman8a55ce42009-09-23 21:02:20 +00005040 if (EltVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00005041 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00005042
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005043 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00005044 SDValue N0 = Op.getOperand(0);
5045 SDValue N1 = Op.getOperand(1);
5046 SDValue N2 = Op.getOperand(2);
Evan Cheng794405e2007-12-12 07:55:34 +00005047
Dan Gohman8a55ce42009-09-23 21:02:20 +00005048 if (EltVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00005049 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
5050 // as its second argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00005051 if (N1.getValueType() != MVT::i32)
5052 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
5053 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005054 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00005055 return DAG.getNode(VT == MVT::v8i16 ? X86ISD::PINSRW : X86ISD::MMX_PINSRW,
5056 dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005057 }
Dan Gohman475871a2008-07-27 21:46:04 +00005058 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005059}
5060
Dan Gohman475871a2008-07-27 21:46:04 +00005061SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005062X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005063 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00005064 if (Op.getValueType() == MVT::v2f32)
5065 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f32,
5066 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i32,
5067 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32,
Evan Cheng52672b82008-07-22 18:39:19 +00005068 Op.getOperand(0))));
5069
Owen Anderson825b72b2009-08-11 20:47:22 +00005070 if (Op.getValueType() == MVT::v1i64 && Op.getOperand(0).getValueType() == MVT::i64)
5071 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0));
Rafael Espindoladef390a2009-08-03 02:45:34 +00005072
Owen Anderson825b72b2009-08-11 20:47:22 +00005073 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
5074 EVT VT = MVT::v2i32;
5075 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Evan Chengefec7512008-02-18 23:04:32 +00005076 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00005077 case MVT::v16i8:
5078 case MVT::v8i16:
5079 VT = MVT::v4i32;
Evan Chengefec7512008-02-18 23:04:32 +00005080 break;
5081 }
Dale Johannesenace16102009-02-03 19:33:06 +00005082 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(),
5083 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005084}
5085
Bill Wendling056292f2008-09-16 21:48:12 +00005086// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
5087// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
5088// one of the above mentioned nodes. It has to be wrapped because otherwise
5089// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
5090// be used to form addressing mode. These wrapped nodes will be selected
5091// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00005092SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005093X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005094 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00005095
Chris Lattner41621a22009-06-26 19:22:52 +00005096 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5097 // global base reg.
5098 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00005099 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005100 CodeModel::Model M = getTargetMachine().getCodeModel();
5101
Chris Lattner4f066492009-07-11 20:29:19 +00005102 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005103 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00005104 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00005105 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005106 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00005107 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005108 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00005109
Evan Cheng1606e8e2009-03-13 07:51:59 +00005110 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00005111 CP->getAlignment(),
5112 CP->getOffset(), OpFlag);
5113 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00005114 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005115 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00005116 if (OpFlag) {
5117 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00005118 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005119 DebugLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005120 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005121 }
5122
5123 return Result;
5124}
5125
Dan Gohmand858e902010-04-17 15:26:15 +00005126SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00005127 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00005128
Chris Lattner18c59872009-06-27 04:16:01 +00005129 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5130 // global base reg.
5131 unsigned char OpFlag = 0;
5132 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005133 CodeModel::Model M = getTargetMachine().getCodeModel();
5134
Chris Lattner4f066492009-07-11 20:29:19 +00005135 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005136 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00005137 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00005138 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005139 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00005140 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005141 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00005142
Chris Lattner18c59872009-06-27 04:16:01 +00005143 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
5144 OpFlag);
5145 DebugLoc DL = JT->getDebugLoc();
5146 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00005147
Chris Lattner18c59872009-06-27 04:16:01 +00005148 // With PIC, the address is actually $g + Offset.
5149 if (OpFlag) {
5150 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
5151 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005152 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00005153 Result);
5154 }
Eric Christopherfd179292009-08-27 18:07:15 +00005155
Chris Lattner18c59872009-06-27 04:16:01 +00005156 return Result;
5157}
5158
5159SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005160X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00005161 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Eric Christopherfd179292009-08-27 18:07:15 +00005162
Chris Lattner18c59872009-06-27 04:16:01 +00005163 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5164 // global base reg.
5165 unsigned char OpFlag = 0;
5166 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005167 CodeModel::Model M = getTargetMachine().getCodeModel();
5168
Chris Lattner4f066492009-07-11 20:29:19 +00005169 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005170 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00005171 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00005172 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005173 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00005174 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005175 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00005176
Chris Lattner18c59872009-06-27 04:16:01 +00005177 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
Eric Christopherfd179292009-08-27 18:07:15 +00005178
Chris Lattner18c59872009-06-27 04:16:01 +00005179 DebugLoc DL = Op.getDebugLoc();
5180 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00005181
5182
Chris Lattner18c59872009-06-27 04:16:01 +00005183 // With PIC, the address is actually $g + Offset.
5184 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00005185 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00005186 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
5187 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005188 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00005189 Result);
5190 }
Eric Christopherfd179292009-08-27 18:07:15 +00005191
Chris Lattner18c59872009-06-27 04:16:01 +00005192 return Result;
5193}
5194
Dan Gohman475871a2008-07-27 21:46:04 +00005195SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005196X86TargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman29cbade2009-11-20 23:18:13 +00005197 // Create the TargetBlockAddressAddress node.
5198 unsigned char OpFlags =
5199 Subtarget->ClassifyBlockAddressReference();
Dan Gohmanf705adb2009-10-30 01:28:02 +00005200 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman46510a72010-04-15 01:51:59 +00005201 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Dan Gohman29cbade2009-11-20 23:18:13 +00005202 DebugLoc dl = Op.getDebugLoc();
5203 SDValue Result = DAG.getBlockAddress(BA, getPointerTy(),
5204 /*isTarget=*/true, OpFlags);
5205
Dan Gohmanf705adb2009-10-30 01:28:02 +00005206 if (Subtarget->isPICStyleRIPRel() &&
5207 (M == CodeModel::Small || M == CodeModel::Kernel))
Dan Gohman29cbade2009-11-20 23:18:13 +00005208 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
5209 else
5210 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohmanf705adb2009-10-30 01:28:02 +00005211
Dan Gohman29cbade2009-11-20 23:18:13 +00005212 // With PIC, the address is actually $g + Offset.
5213 if (isGlobalRelativeToPICBase(OpFlags)) {
5214 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
5215 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
5216 Result);
5217 }
Dan Gohmanf705adb2009-10-30 01:28:02 +00005218
5219 return Result;
5220}
5221
5222SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00005223X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00005224 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00005225 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00005226 // Create the TargetGlobalAddress node, folding in the constant
5227 // offset if it is legal.
Chris Lattnerd392bd92009-07-10 07:20:05 +00005228 unsigned char OpFlags =
5229 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005230 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman6520e202008-10-18 02:06:02 +00005231 SDValue Result;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005232 if (OpFlags == X86II::MO_NO_FLAG &&
5233 X86::isOffsetSuitableForCodeModel(Offset, M)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00005234 // A direct static reference to a global.
Dale Johannesen60b3ba02009-07-21 00:12:29 +00005235 Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), Offset);
Dan Gohman6520e202008-10-18 02:06:02 +00005236 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00005237 } else {
Chris Lattnerb1acd682009-06-27 05:39:56 +00005238 Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00005239 }
Eric Christopherfd179292009-08-27 18:07:15 +00005240
Chris Lattner4f066492009-07-11 20:29:19 +00005241 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005242 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattner18c59872009-06-27 04:16:01 +00005243 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
5244 else
5245 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00005246
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005247 // With PIC, the address is actually $g + Offset.
Chris Lattner36c25012009-07-10 07:34:39 +00005248 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00005249 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
5250 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005251 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005252 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005253
Chris Lattner36c25012009-07-10 07:34:39 +00005254 // For globals that require a load from a stub to get the address, emit the
5255 // load.
5256 if (isGlobalStubReference(OpFlags))
Dale Johannesen33c960f2009-02-04 20:06:27 +00005257 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
David Greene67c9d422010-02-15 16:53:33 +00005258 PseudoSourceValue::getGOT(), 0, false, false, 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005259
Dan Gohman6520e202008-10-18 02:06:02 +00005260 // If there was a non-zero offset that we didn't fold, create an explicit
5261 // addition for it.
5262 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00005263 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00005264 DAG.getConstant(Offset, getPointerTy()));
5265
Evan Cheng0db9fe62006-04-25 20:13:52 +00005266 return Result;
5267}
5268
Evan Chengda43bcf2008-09-24 00:05:32 +00005269SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005270X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const {
Evan Chengda43bcf2008-09-24 00:05:32 +00005271 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00005272 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005273 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00005274}
5275
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005276static SDValue
5277GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Owen Andersone50ed302009-08-10 22:56:29 +00005278 SDValue *InFlag, const EVT PtrVT, unsigned ReturnReg,
Chris Lattnerb903bed2009-06-26 21:20:29 +00005279 unsigned char OperandFlags) {
Anton Korobeynikov817a4642009-12-11 19:39:55 +00005280 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Owen Anderson825b72b2009-08-11 20:47:22 +00005281 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005282 DebugLoc dl = GA->getDebugLoc();
5283 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(),
5284 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00005285 GA->getOffset(),
5286 OperandFlags);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005287 if (InFlag) {
5288 SDValue Ops[] = { Chain, TGA, *InFlag };
Rafael Espindola15f1b662009-04-24 12:59:40 +00005289 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005290 } else {
5291 SDValue Ops[] = { Chain, TGA };
Rafael Espindola15f1b662009-04-24 12:59:40 +00005292 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005293 }
Anton Korobeynikov817a4642009-12-11 19:39:55 +00005294
5295 // TLSADDR will be codegen'ed as call. Inform MFI that function has calls.
Bill Wendlingb92187a2010-05-14 21:14:32 +00005296 MFI->setAdjustsStack(true);
Anton Korobeynikov817a4642009-12-11 19:39:55 +00005297
Rafael Espindola15f1b662009-04-24 12:59:40 +00005298 SDValue Flag = Chain.getValue(1);
5299 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005300}
5301
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005302// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00005303static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005304LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00005305 const EVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00005306 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00005307 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
5308 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005309 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005310 DebugLoc(), PtrVT), InFlag);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005311 InFlag = Chain.getValue(1);
5312
Chris Lattnerb903bed2009-06-26 21:20:29 +00005313 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005314}
5315
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005316// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00005317static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005318LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00005319 const EVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00005320 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
5321 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005322}
5323
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005324// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
5325// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00005326static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00005327 const EVT PtrVT, TLSModel::Model model,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00005328 bool is64Bit) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00005329 DebugLoc dl = GA->getDebugLoc();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005330 // Get the Thread Pointer
Rafael Espindola094fad32009-04-08 21:14:34 +00005331 SDValue Base = DAG.getNode(X86ISD::SegmentBaseAddress,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005332 DebugLoc(), PtrVT,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00005333 DAG.getRegister(is64Bit? X86::FS : X86::GS,
Owen Anderson825b72b2009-08-11 20:47:22 +00005334 MVT::i32));
Rafael Espindola094fad32009-04-08 21:14:34 +00005335
5336 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Base,
David Greene67c9d422010-02-15 16:53:33 +00005337 NULL, 0, false, false, 0);
Rafael Espindola094fad32009-04-08 21:14:34 +00005338
Chris Lattnerb903bed2009-06-26 21:20:29 +00005339 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00005340 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
5341 // initialexec.
5342 unsigned WrapperKind = X86ISD::Wrapper;
5343 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00005344 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Chris Lattner18c59872009-06-27 04:16:01 +00005345 } else if (is64Bit) {
5346 assert(model == TLSModel::InitialExec);
5347 OperandFlags = X86II::MO_GOTTPOFF;
5348 WrapperKind = X86ISD::WrapperRIP;
5349 } else {
5350 assert(model == TLSModel::InitialExec);
5351 OperandFlags = X86II::MO_INDNTPOFF;
Chris Lattnerb903bed2009-06-26 21:20:29 +00005352 }
Eric Christopherfd179292009-08-27 18:07:15 +00005353
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005354 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
5355 // exec)
Chris Lattner4150c082009-06-21 02:22:34 +00005356 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00005357 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00005358 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00005359
Rafael Espindola9a580232009-02-27 13:37:18 +00005360 if (model == TLSModel::InitialExec)
Dale Johannesen33c960f2009-02-04 20:06:27 +00005361 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
David Greene67c9d422010-02-15 16:53:33 +00005362 PseudoSourceValue::getGOT(), 0, false, false, 0);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00005363
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005364 // The address of the thread local variable is the add of the thread
5365 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00005366 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005367}
5368
Dan Gohman475871a2008-07-27 21:46:04 +00005369SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005370X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005371 // TODO: implement the "local dynamic" model
Lauro Ramos Venancio2c5c1112007-04-21 20:56:26 +00005372 // TODO: implement the "initial exec"model for pic executables
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005373 assert(Subtarget->isTargetELF() &&
5374 "TLS not implemented for non-ELF targets");
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005375 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00005376 const GlobalValue *GV = GA->getGlobal();
Eric Christopherfd179292009-08-27 18:07:15 +00005377
Chris Lattnerb903bed2009-06-26 21:20:29 +00005378 // If GV is an alias then use the aliasee for determining
5379 // thread-localness.
5380 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
5381 GV = GA->resolveAliasedGlobal(false);
Eric Christopherfd179292009-08-27 18:07:15 +00005382
Chris Lattnerb903bed2009-06-26 21:20:29 +00005383 TLSModel::Model model = getTLSModel(GV,
5384 getTargetMachine().getRelocationModel());
Eric Christopherfd179292009-08-27 18:07:15 +00005385
Chris Lattnerb903bed2009-06-26 21:20:29 +00005386 switch (model) {
5387 case TLSModel::GeneralDynamic:
5388 case TLSModel::LocalDynamic: // not implemented
5389 if (Subtarget->is64Bit())
Rafael Espindola9a580232009-02-27 13:37:18 +00005390 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
Chris Lattnerb903bed2009-06-26 21:20:29 +00005391 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00005392
Chris Lattnerb903bed2009-06-26 21:20:29 +00005393 case TLSModel::InitialExec:
5394 case TLSModel::LocalExec:
5395 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
5396 Subtarget->is64Bit());
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005397 }
Eric Christopherfd179292009-08-27 18:07:15 +00005398
Torok Edwinc23197a2009-07-14 16:55:14 +00005399 llvm_unreachable("Unreachable");
Chris Lattner5867de12009-04-01 22:14:45 +00005400 return SDValue();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005401}
5402
Evan Cheng0db9fe62006-04-25 20:13:52 +00005403
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005404/// LowerShift - Lower SRA_PARTS and friends, which return two i32 values and
Scott Michelfdc40a02009-02-17 22:15:04 +00005405/// take a 2 x i32 value to shift plus a shift amount.
Dan Gohmand858e902010-04-17 15:26:15 +00005406SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman4c1fa612008-03-03 22:22:09 +00005407 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Owen Andersone50ed302009-08-10 22:56:29 +00005408 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005409 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005410 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005411 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00005412 SDValue ShOpLo = Op.getOperand(0);
5413 SDValue ShOpHi = Op.getOperand(1);
5414 SDValue ShAmt = Op.getOperand(2);
Chris Lattner31dcfe62009-07-29 05:48:09 +00005415 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Owen Anderson825b72b2009-08-11 20:47:22 +00005416 DAG.getConstant(VTBits - 1, MVT::i8))
Chris Lattner31dcfe62009-07-29 05:48:09 +00005417 : DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00005418
Dan Gohman475871a2008-07-27 21:46:04 +00005419 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005420 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00005421 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
5422 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005423 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005424 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
5425 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005426 }
Evan Chenge3413162006-01-09 18:33:28 +00005427
Owen Anderson825b72b2009-08-11 20:47:22 +00005428 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
5429 DAG.getConstant(VTBits, MVT::i8));
Chris Lattnerccfea352010-02-22 00:28:59 +00005430 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Owen Anderson825b72b2009-08-11 20:47:22 +00005431 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00005432
Dan Gohman475871a2008-07-27 21:46:04 +00005433 SDValue Hi, Lo;
Owen Anderson825b72b2009-08-11 20:47:22 +00005434 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman475871a2008-07-27 21:46:04 +00005435 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
5436 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00005437
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005438 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00005439 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
5440 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005441 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005442 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
5443 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005444 }
5445
Dan Gohman475871a2008-07-27 21:46:04 +00005446 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00005447 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005448}
Evan Chenga3195e82006-01-12 22:54:21 +00005449
Dan Gohmand858e902010-04-17 15:26:15 +00005450SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op,
5451 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00005452 EVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00005453
5454 if (SrcVT.isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005455 if (SrcVT == MVT::v2i32 && Op.getValueType() == MVT::v2f64) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005456 return Op;
5457 }
5458 return SDValue();
5459 }
5460
Owen Anderson825b72b2009-08-11 20:47:22 +00005461 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00005462 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00005463
Eli Friedman36df4992009-05-27 00:47:34 +00005464 // These are really Legal; return the operand so the caller accepts it as
5465 // Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00005466 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00005467 return Op;
Owen Anderson825b72b2009-08-11 20:47:22 +00005468 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
Eli Friedman36df4992009-05-27 00:47:34 +00005469 Subtarget->is64Bit()) {
5470 return Op;
5471 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005472
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005473 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005474 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005475 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00005476 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005477 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00005478 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00005479 StackSlot,
David Greene67c9d422010-02-15 16:53:33 +00005480 PseudoSourceValue::getFixedStack(SSFI), 0,
5481 false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00005482 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
5483}
Evan Cheng0db9fe62006-04-25 20:13:52 +00005484
Owen Andersone50ed302009-08-10 22:56:29 +00005485SDValue X86TargetLowering::BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain,
Dale Johannesen8d908eb2010-05-15 18:51:12 +00005486 SDValue StackSlot,
Dan Gohmand858e902010-04-17 15:26:15 +00005487 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005488 // Build the FILD
Eli Friedman948e95a2009-05-23 09:59:16 +00005489 DebugLoc dl = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00005490 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00005491 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005492 if (useSSE)
Owen Anderson825b72b2009-08-11 20:47:22 +00005493 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Flag);
Chris Lattner5a88b832007-02-25 07:10:00 +00005494 else
Owen Anderson825b72b2009-08-11 20:47:22 +00005495 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00005496 SDValue Ops[] = { Chain, StackSlot, DAG.getValueType(SrcVT) };
Dale Johannesenace16102009-02-03 19:33:06 +00005497 SDValue Result = DAG.getNode(useSSE ? X86ISD::FILD_FLAG : X86ISD::FILD, dl,
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00005498 Tys, Ops, array_lengthof(Ops));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005499
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005500 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005501 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00005502 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005503
5504 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
5505 // shouldn't be necessary except that RFP cannot be live across
5506 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005507 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00005508 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005509 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00005510 Tys = DAG.getVTList(MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00005511 SDValue Ops[] = {
5512 Chain, Result, StackSlot, DAG.getValueType(Op.getValueType()), InFlag
5513 };
5514 Chain = DAG.getNode(X86ISD::FST, dl, Tys, Ops, array_lengthof(Ops));
Dale Johannesenace16102009-02-03 19:33:06 +00005515 Result = DAG.getLoad(Op.getValueType(), dl, Chain, StackSlot,
David Greene67c9d422010-02-15 16:53:33 +00005516 PseudoSourceValue::getFixedStack(SSFI), 0,
5517 false, false, 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005518 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005519
Evan Cheng0db9fe62006-04-25 20:13:52 +00005520 return Result;
5521}
5522
Bill Wendling8b8a6362009-01-17 03:56:04 +00005523// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00005524SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op,
5525 SelectionDAG &DAG) const {
Bill Wendling8b8a6362009-01-17 03:56:04 +00005526 // This algorithm is not obvious. Here it is in C code, more or less:
5527 /*
5528 double uint64_to_double( uint32_t hi, uint32_t lo ) {
5529 static const __m128i exp = { 0x4330000045300000ULL, 0 };
5530 static const __m128d bias = { 0x1.0p84, 0x1.0p52 };
Dale Johannesen040225f2008-10-21 23:07:49 +00005531
Bill Wendling8b8a6362009-01-17 03:56:04 +00005532 // Copy ints to xmm registers.
5533 __m128i xh = _mm_cvtsi32_si128( hi );
5534 __m128i xl = _mm_cvtsi32_si128( lo );
Dale Johannesen040225f2008-10-21 23:07:49 +00005535
Bill Wendling8b8a6362009-01-17 03:56:04 +00005536 // Combine into low half of a single xmm register.
5537 __m128i x = _mm_unpacklo_epi32( xh, xl );
5538 __m128d d;
5539 double sd;
Dale Johannesen040225f2008-10-21 23:07:49 +00005540
Bill Wendling8b8a6362009-01-17 03:56:04 +00005541 // Merge in appropriate exponents to give the integer bits the right
5542 // magnitude.
5543 x = _mm_unpacklo_epi32( x, exp );
Dale Johannesen040225f2008-10-21 23:07:49 +00005544
Bill Wendling8b8a6362009-01-17 03:56:04 +00005545 // Subtract away the biases to deal with the IEEE-754 double precision
5546 // implicit 1.
5547 d = _mm_sub_pd( (__m128d) x, bias );
Dale Johannesen040225f2008-10-21 23:07:49 +00005548
Bill Wendling8b8a6362009-01-17 03:56:04 +00005549 // All conversions up to here are exact. The correctly rounded result is
5550 // calculated using the current rounding mode using the following
5551 // horizontal add.
5552 d = _mm_add_sd( d, _mm_unpackhi_pd( d, d ) );
5553 _mm_store_sd( &sd, d ); // Because we are returning doubles in XMM, this
5554 // store doesn't really need to be here (except
5555 // maybe to zero the other double)
5556 return sd;
5557 }
5558 */
Dale Johannesen040225f2008-10-21 23:07:49 +00005559
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005560 DebugLoc dl = Op.getDebugLoc();
Owen Andersona90b3dc2009-07-15 21:51:10 +00005561 LLVMContext *Context = DAG.getContext();
Dale Johannesenace16102009-02-03 19:33:06 +00005562
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005563 // Build some magic constants.
Bill Wendling8b8a6362009-01-17 03:56:04 +00005564 std::vector<Constant*> CV0;
Owen Andersoneed707b2009-07-24 23:12:02 +00005565 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x45300000)));
5566 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x43300000)));
5567 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
5568 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
Owen Andersonaf7ec972009-07-28 21:19:26 +00005569 Constant *C0 = ConstantVector::get(CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005570 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005571
Bill Wendling8b8a6362009-01-17 03:56:04 +00005572 std::vector<Constant*> CV1;
Owen Andersona90b3dc2009-07-15 21:51:10 +00005573 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005574 ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL))));
Owen Andersona90b3dc2009-07-15 21:51:10 +00005575 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005576 ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL))));
Owen Andersonaf7ec972009-07-28 21:19:26 +00005577 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005578 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005579
Owen Anderson825b72b2009-08-11 20:47:22 +00005580 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5581 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00005582 Op.getOperand(0),
5583 DAG.getIntPtrConstant(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00005584 SDValue XR2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5585 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00005586 Op.getOperand(0),
5587 DAG.getIntPtrConstant(0)));
Owen Anderson825b72b2009-08-11 20:47:22 +00005588 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32, XR1, XR2);
5589 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005590 PseudoSourceValue::getConstantPool(), 0,
David Greene67c9d422010-02-15 16:53:33 +00005591 false, false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00005592 SDValue Unpck2 = getUnpackl(DAG, dl, MVT::v4i32, Unpck1, CLod0);
5593 SDValue XR2F = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Unpck2);
5594 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005595 PseudoSourceValue::getConstantPool(), 0,
David Greene67c9d422010-02-15 16:53:33 +00005596 false, false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00005597 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005598
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005599 // Add the halves; easiest way is to swap them into another reg first.
Nate Begeman9008ca62009-04-27 18:41:29 +00005600 int ShufMask[2] = { 1, -1 };
Owen Anderson825b72b2009-08-11 20:47:22 +00005601 SDValue Shuf = DAG.getVectorShuffle(MVT::v2f64, dl, Sub,
5602 DAG.getUNDEF(MVT::v2f64), ShufMask);
5603 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::v2f64, Shuf, Sub);
5604 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Add,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005605 DAG.getIntPtrConstant(0));
5606}
5607
Bill Wendling8b8a6362009-01-17 03:56:04 +00005608// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00005609SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op,
5610 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005611 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00005612 // FP constant to bias correct the final result.
5613 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
Owen Anderson825b72b2009-08-11 20:47:22 +00005614 MVT::f64);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005615
5616 // Load the 32-bit value into an XMM register.
Owen Anderson825b72b2009-08-11 20:47:22 +00005617 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5618 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005619 Op.getOperand(0),
5620 DAG.getIntPtrConstant(0)));
5621
Owen Anderson825b72b2009-08-11 20:47:22 +00005622 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
5623 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00005624 DAG.getIntPtrConstant(0));
5625
5626 // Or the load with the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00005627 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
5628 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005629 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005630 MVT::v2f64, Load)),
5631 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005632 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005633 MVT::v2f64, Bias)));
5634 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
5635 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00005636 DAG.getIntPtrConstant(0));
5637
5638 // Subtract the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00005639 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005640
5641 // Handle final rounding.
Owen Andersone50ed302009-08-10 22:56:29 +00005642 EVT DestVT = Op.getValueType();
Bill Wendling030939c2009-01-17 07:40:19 +00005643
Owen Anderson825b72b2009-08-11 20:47:22 +00005644 if (DestVT.bitsLT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005645 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00005646 DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00005647 } else if (DestVT.bitsGT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005648 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00005649 }
5650
5651 // Handle final rounding.
5652 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00005653}
5654
Dan Gohmand858e902010-04-17 15:26:15 +00005655SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op,
5656 SelectionDAG &DAG) const {
Evan Chenga06ec9e2009-01-19 08:08:22 +00005657 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005658 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00005659
Dale Johannesen8d908eb2010-05-15 18:51:12 +00005660 // Since UINT_TO_FP is legal (it's marked custom), dag combiner won't
Evan Chenga06ec9e2009-01-19 08:08:22 +00005661 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
5662 // the optimization here.
5663 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00005664 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00005665
Owen Andersone50ed302009-08-10 22:56:29 +00005666 EVT SrcVT = N0.getValueType();
Dale Johannesen8d908eb2010-05-15 18:51:12 +00005667 EVT DstVT = Op.getValueType();
5668 if (SrcVT == MVT::i64 && DstVT == MVT::f64 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00005669 return LowerUINT_TO_FP_i64(Op, DAG);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00005670 else if (SrcVT == MVT::i32 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00005671 return LowerUINT_TO_FP_i32(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00005672
5673 // Make a 64-bit buffer, and use it to build an FILD.
Owen Anderson825b72b2009-08-11 20:47:22 +00005674 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00005675 if (SrcVT == MVT::i32) {
5676 SDValue WordOff = DAG.getConstant(4, getPointerTy());
5677 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
5678 getPointerTy(), StackSlot, WordOff);
5679 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
5680 StackSlot, NULL, 0, false, false, 0);
5681 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
5682 OffsetSlot, NULL, 0, false, false, 0);
5683 SDValue Fild = BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
5684 return Fild;
5685 }
5686
5687 assert(SrcVT == MVT::i64 && "Unexpected type in UINT_TO_FP");
5688 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
David Greene67c9d422010-02-15 16:53:33 +00005689 StackSlot, NULL, 0, false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00005690 // For i64 source, we need to add the appropriate power of 2 if the input
5691 // was negative. This is the same as the optimization in
5692 // DAGTypeLegalizer::ExpandIntOp_UNIT_TO_FP, and for it to be safe here,
5693 // we must be careful to do the computation in x87 extended precision, not
5694 // in SSE. (The generic code can't know it's OK to do this, or how to.)
5695 SDVTList Tys = DAG.getVTList(MVT::f80, MVT::Other);
5696 SDValue Ops[] = { Store, StackSlot, DAG.getValueType(MVT::i64) };
5697 SDValue Fild = DAG.getNode(X86ISD::FILD, dl, Tys, Ops, 3);
5698
5699 APInt FF(32, 0x5F800000ULL);
5700
5701 // Check whether the sign bit is set.
5702 SDValue SignSet = DAG.getSetCC(dl, getSetCCResultType(MVT::i64),
5703 Op.getOperand(0), DAG.getConstant(0, MVT::i64),
5704 ISD::SETLT);
5705
5706 // Build a 64 bit pair (0, FF) in the constant pool, with FF in the lo bits.
5707 SDValue FudgePtr = DAG.getConstantPool(
5708 ConstantInt::get(*DAG.getContext(), FF.zext(64)),
5709 getPointerTy());
5710
5711 // Get a pointer to FF if the sign bit was set, or to 0 otherwise.
5712 SDValue Zero = DAG.getIntPtrConstant(0);
5713 SDValue Four = DAG.getIntPtrConstant(4);
5714 SDValue Offset = DAG.getNode(ISD::SELECT, dl, Zero.getValueType(), SignSet,
5715 Zero, Four);
5716 FudgePtr = DAG.getNode(ISD::ADD, dl, getPointerTy(), FudgePtr, Offset);
5717
5718 // Load the value out, extending it from f32 to f80.
5719 // FIXME: Avoid the extend by constructing the right constant pool?
5720 SDValue Fudge = DAG.getExtLoad(ISD::EXTLOAD, dl, MVT::f80, DAG.getEntryNode(),
5721 FudgePtr, PseudoSourceValue::getConstantPool(),
5722 0, MVT::f32, false, false, 4);
5723 // Extend everything to 80 bits to force it to be done on x87.
5724 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::f80, Fild, Fudge);
5725 return DAG.getNode(ISD::FP_ROUND, dl, DstVT, Add, DAG.getIntPtrConstant(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00005726}
5727
Dan Gohman475871a2008-07-27 21:46:04 +00005728std::pair<SDValue,SDValue> X86TargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00005729FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005730 DebugLoc dl = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00005731
Owen Andersone50ed302009-08-10 22:56:29 +00005732 EVT DstTy = Op.getValueType();
Eli Friedman948e95a2009-05-23 09:59:16 +00005733
5734 if (!IsSigned) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005735 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
5736 DstTy = MVT::i64;
Eli Friedman948e95a2009-05-23 09:59:16 +00005737 }
5738
Owen Anderson825b72b2009-08-11 20:47:22 +00005739 assert(DstTy.getSimpleVT() <= MVT::i64 &&
5740 DstTy.getSimpleVT() >= MVT::i16 &&
Evan Cheng0db9fe62006-04-25 20:13:52 +00005741 "Unknown FP_TO_SINT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00005742
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005743 // These are really Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00005744 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00005745 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00005746 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00005747 if (Subtarget->is64Bit() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00005748 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00005749 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00005750 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005751
Evan Cheng87c89352007-10-15 20:11:21 +00005752 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
5753 // stack slot.
5754 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00005755 unsigned MemSize = DstTy.getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00005756 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005757 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00005758
Evan Cheng0db9fe62006-04-25 20:13:52 +00005759 unsigned Opc;
Owen Anderson825b72b2009-08-11 20:47:22 +00005760 switch (DstTy.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005761 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
Owen Anderson825b72b2009-08-11 20:47:22 +00005762 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
5763 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
5764 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005765 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005766
Dan Gohman475871a2008-07-27 21:46:04 +00005767 SDValue Chain = DAG.getEntryNode();
5768 SDValue Value = Op.getOperand(0);
Chris Lattner78631162008-01-16 06:24:21 +00005769 if (isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005770 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Dale Johannesenace16102009-02-03 19:33:06 +00005771 Chain = DAG.getStore(Chain, dl, Value, StackSlot,
David Greene67c9d422010-02-15 16:53:33 +00005772 PseudoSourceValue::getFixedStack(SSFI), 0,
5773 false, false, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005774 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00005775 SDValue Ops[] = {
Chris Lattner5a88b832007-02-25 07:10:00 +00005776 Chain, StackSlot, DAG.getValueType(Op.getOperand(0).getValueType())
5777 };
Dale Johannesenace16102009-02-03 19:33:06 +00005778 Value = DAG.getNode(X86ISD::FLD, dl, Tys, Ops, 3);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005779 Chain = Value.getValue(1);
David Greene3f2bf852009-11-12 20:49:22 +00005780 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005781 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
5782 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005783
Evan Cheng0db9fe62006-04-25 20:13:52 +00005784 // Build the FP_TO_INT*_IN_MEM
Dan Gohman475871a2008-07-27 21:46:04 +00005785 SDValue Ops[] = { Chain, Value, StackSlot };
Owen Anderson825b72b2009-08-11 20:47:22 +00005786 SDValue FIST = DAG.getNode(Opc, dl, MVT::Other, Ops, 3);
Evan Chengd9558e02006-01-06 00:43:03 +00005787
Chris Lattner27a6c732007-11-24 07:07:01 +00005788 return std::make_pair(FIST, StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005789}
5790
Dan Gohmand858e902010-04-17 15:26:15 +00005791SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op,
5792 SelectionDAG &DAG) const {
Eli Friedman23ef1052009-06-06 03:57:58 +00005793 if (Op.getValueType().isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005794 if (Op.getValueType() == MVT::v2i32 &&
5795 Op.getOperand(0).getValueType() == MVT::v2f64) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005796 return Op;
5797 }
5798 return SDValue();
5799 }
5800
Eli Friedman948e95a2009-05-23 09:59:16 +00005801 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, true);
Dan Gohman475871a2008-07-27 21:46:04 +00005802 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00005803 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
5804 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00005805
Chris Lattner27a6c732007-11-24 07:07:01 +00005806 // Load the result.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005807 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
David Greene67c9d422010-02-15 16:53:33 +00005808 FIST, StackSlot, NULL, 0, false, false, 0);
Chris Lattner27a6c732007-11-24 07:07:01 +00005809}
5810
Dan Gohmand858e902010-04-17 15:26:15 +00005811SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op,
5812 SelectionDAG &DAG) const {
Eli Friedman948e95a2009-05-23 09:59:16 +00005813 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, false);
5814 SDValue FIST = Vals.first, StackSlot = Vals.second;
5815 assert(FIST.getNode() && "Unexpected failure");
5816
5817 // Load the result.
5818 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
David Greene67c9d422010-02-15 16:53:33 +00005819 FIST, StackSlot, NULL, 0, false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00005820}
5821
Dan Gohmand858e902010-04-17 15:26:15 +00005822SDValue X86TargetLowering::LowerFABS(SDValue Op,
5823 SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005824 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005825 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005826 EVT VT = Op.getValueType();
5827 EVT EltVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005828 if (VT.isVector())
5829 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005830 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005831 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005832 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63))));
Dan Gohman20382522007-07-10 00:05:58 +00005833 CV.push_back(C);
5834 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005835 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005836 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31))));
Dan Gohman20382522007-07-10 00:05:58 +00005837 CV.push_back(C);
5838 CV.push_back(C);
5839 CV.push_back(C);
5840 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005841 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005842 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005843 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005844 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00005845 PseudoSourceValue::getConstantPool(), 0,
5846 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005847 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005848}
5849
Dan Gohmand858e902010-04-17 15:26:15 +00005850SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005851 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005852 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005853 EVT VT = Op.getValueType();
5854 EVT EltVT = VT;
Duncan Sandsda9ad382009-09-06 19:29:07 +00005855 if (VT.isVector())
Duncan Sands83ec4b62008-06-06 12:08:01 +00005856 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005857 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005858 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005859 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)));
Dan Gohman20382522007-07-10 00:05:58 +00005860 CV.push_back(C);
5861 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005862 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005863 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)));
Dan Gohman20382522007-07-10 00:05:58 +00005864 CV.push_back(C);
5865 CV.push_back(C);
5866 CV.push_back(C);
5867 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005868 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005869 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005870 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005871 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00005872 PseudoSourceValue::getConstantPool(), 0,
5873 false, false, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00005874 if (VT.isVector()) {
Dale Johannesenace16102009-02-03 19:33:06 +00005875 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00005876 DAG.getNode(ISD::XOR, dl, MVT::v2i64,
5877 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005878 Op.getOperand(0)),
Owen Anderson825b72b2009-08-11 20:47:22 +00005879 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00005880 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005881 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Chengd4d01b72007-07-19 23:36:01 +00005882 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005883}
5884
Dan Gohmand858e902010-04-17 15:26:15 +00005885SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005886 LLVMContext *Context = DAG.getContext();
Dan Gohman475871a2008-07-27 21:46:04 +00005887 SDValue Op0 = Op.getOperand(0);
5888 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005889 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005890 EVT VT = Op.getValueType();
5891 EVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00005892
5893 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005894 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005895 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00005896 SrcVT = VT;
5897 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005898 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005899 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005900 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005901 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005902 }
5903
5904 // At this point the operands and the result should have the same
5905 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00005906
Evan Cheng68c47cb2007-01-05 07:55:56 +00005907 // First get the sign bit of second operand.
5908 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005909 if (SrcVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005910 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))));
5911 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005912 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005913 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))));
5914 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5915 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5916 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005917 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005918 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005919 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005920 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00005921 PseudoSourceValue::getConstantPool(), 0,
5922 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005923 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00005924
5925 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005926 if (SrcVT.bitsGT(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005927 // Op0 is MVT::f32, Op1 is MVT::f64.
5928 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
5929 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
5930 DAG.getConstant(32, MVT::i32));
5931 SignBit = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4f32, SignBit);
5932 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00005933 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005934 }
5935
Evan Cheng73d6cf12007-01-05 21:37:56 +00005936 // Clear first operand sign bit.
5937 CV.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00005938 if (VT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005939 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
5940 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00005941 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005942 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
5943 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5944 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5945 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00005946 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005947 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005948 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005949 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00005950 PseudoSourceValue::getConstantPool(), 0,
5951 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005952 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00005953
5954 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00005955 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00005956}
5957
Dan Gohman076aee32009-03-04 19:44:21 +00005958/// Emit nodes that will be selected as "test Op0,Op0", or something
5959/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00005960SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00005961 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00005962 DebugLoc dl = Op.getDebugLoc();
5963
Dan Gohman31125812009-03-07 01:58:32 +00005964 // CF and OF aren't always set the way we want. Determine which
5965 // of these we need.
5966 bool NeedCF = false;
5967 bool NeedOF = false;
5968 switch (X86CC) {
5969 case X86::COND_A: case X86::COND_AE:
5970 case X86::COND_B: case X86::COND_BE:
5971 NeedCF = true;
5972 break;
5973 case X86::COND_G: case X86::COND_GE:
5974 case X86::COND_L: case X86::COND_LE:
5975 case X86::COND_O: case X86::COND_NO:
5976 NeedOF = true;
5977 break;
5978 default: break;
5979 }
5980
Dan Gohman076aee32009-03-04 19:44:21 +00005981 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00005982 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
5983 // we prove that the arithmetic won't overflow, we can't use OF or CF.
5984 if (Op.getResNo() == 0 && !NeedOF && !NeedCF) {
Dan Gohman076aee32009-03-04 19:44:21 +00005985 unsigned Opcode = 0;
Dan Gohman51bb4742009-03-05 21:29:28 +00005986 unsigned NumOperands = 0;
Dan Gohman076aee32009-03-04 19:44:21 +00005987 switch (Op.getNode()->getOpcode()) {
5988 case ISD::ADD:
Stuart Hastings5a6a65b2010-04-28 00:35:10 +00005989 // Due to an isel shortcoming, be conservative if this add is
5990 // likely to be selected as part of a load-modify-store
5991 // instruction. When the root node in a match is a store, isel
5992 // doesn't know how to remap non-chain non-flag uses of other
5993 // nodes in the match, such as the ADD in this case. This leads
5994 // to the ADD being left around and reselected, with the result
5995 // being two adds in the output. Alas, even if none our users
5996 // are stores, that doesn't prove we're O.K. Ergo, if we have
5997 // any parents that aren't CopyToReg or SETCC, eschew INC/DEC.
5998 // A better fix seems to require climbing the DAG back to the
5999 // root, and it doesn't seem to be worth the effort.
Dan Gohman076aee32009-03-04 19:44:21 +00006000 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
Stuart Hastings5a6a65b2010-04-28 00:35:10 +00006001 UE = Op.getNode()->use_end(); UI != UE; ++UI)
6002 if (UI->getOpcode() != ISD::CopyToReg && UI->getOpcode() != ISD::SETCC)
Dan Gohman076aee32009-03-04 19:44:21 +00006003 goto default_case;
Dan Gohman076aee32009-03-04 19:44:21 +00006004 if (ConstantSDNode *C =
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00006005 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
6006 // An add of one will be selected as an INC.
Dan Gohman076aee32009-03-04 19:44:21 +00006007 if (C->getAPIntValue() == 1) {
6008 Opcode = X86ISD::INC;
Dan Gohman51bb4742009-03-05 21:29:28 +00006009 NumOperands = 1;
Dan Gohman076aee32009-03-04 19:44:21 +00006010 break;
6011 }
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00006012 // An add of negative one (subtract of one) will be selected as a DEC.
6013 if (C->getAPIntValue().isAllOnesValue()) {
6014 Opcode = X86ISD::DEC;
Dan Gohman51bb4742009-03-05 21:29:28 +00006015 NumOperands = 1;
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00006016 break;
6017 }
6018 }
Dan Gohman076aee32009-03-04 19:44:21 +00006019 // Otherwise use a regular EFLAGS-setting add.
6020 Opcode = X86ISD::ADD;
Dan Gohman51bb4742009-03-05 21:29:28 +00006021 NumOperands = 2;
Dan Gohman076aee32009-03-04 19:44:21 +00006022 break;
Dan Gohmane220c4b2009-09-18 19:59:53 +00006023 case ISD::AND: {
6024 // If the primary and result isn't used, don't bother using X86ISD::AND,
6025 // because a TEST instruction will be better.
6026 bool NonFlagUse = false;
6027 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
Evan Cheng17751da2010-01-07 00:54:06 +00006028 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
6029 SDNode *User = *UI;
6030 unsigned UOpNo = UI.getOperandNo();
6031 if (User->getOpcode() == ISD::TRUNCATE && User->hasOneUse()) {
6032 // Look pass truncate.
6033 UOpNo = User->use_begin().getOperandNo();
6034 User = *User->use_begin();
6035 }
6036 if (User->getOpcode() != ISD::BRCOND &&
6037 User->getOpcode() != ISD::SETCC &&
6038 (User->getOpcode() != ISD::SELECT || UOpNo != 0)) {
Dan Gohmane220c4b2009-09-18 19:59:53 +00006039 NonFlagUse = true;
6040 break;
6041 }
Evan Cheng17751da2010-01-07 00:54:06 +00006042 }
Dan Gohmane220c4b2009-09-18 19:59:53 +00006043 if (!NonFlagUse)
6044 break;
6045 }
6046 // FALL THROUGH
Dan Gohman076aee32009-03-04 19:44:21 +00006047 case ISD::SUB:
Dan Gohmane220c4b2009-09-18 19:59:53 +00006048 case ISD::OR:
6049 case ISD::XOR:
6050 // Due to the ISEL shortcoming noted above, be conservative if this op is
Dan Gohman076aee32009-03-04 19:44:21 +00006051 // likely to be selected as part of a load-modify-store instruction.
6052 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
6053 UE = Op.getNode()->use_end(); UI != UE; ++UI)
6054 if (UI->getOpcode() == ISD::STORE)
6055 goto default_case;
Dan Gohmane220c4b2009-09-18 19:59:53 +00006056 // Otherwise use a regular EFLAGS-setting instruction.
6057 switch (Op.getNode()->getOpcode()) {
6058 case ISD::SUB: Opcode = X86ISD::SUB; break;
6059 case ISD::OR: Opcode = X86ISD::OR; break;
6060 case ISD::XOR: Opcode = X86ISD::XOR; break;
6061 case ISD::AND: Opcode = X86ISD::AND; break;
6062 default: llvm_unreachable("unexpected operator!");
6063 }
Dan Gohman51bb4742009-03-05 21:29:28 +00006064 NumOperands = 2;
Dan Gohman076aee32009-03-04 19:44:21 +00006065 break;
6066 case X86ISD::ADD:
6067 case X86ISD::SUB:
6068 case X86ISD::INC:
6069 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +00006070 case X86ISD::OR:
6071 case X86ISD::XOR:
6072 case X86ISD::AND:
Dan Gohman076aee32009-03-04 19:44:21 +00006073 return SDValue(Op.getNode(), 1);
6074 default:
6075 default_case:
6076 break;
6077 }
6078 if (Opcode != 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006079 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
Dan Gohman076aee32009-03-04 19:44:21 +00006080 SmallVector<SDValue, 4> Ops;
Dan Gohman31125812009-03-07 01:58:32 +00006081 for (unsigned i = 0; i != NumOperands; ++i)
Dan Gohman076aee32009-03-04 19:44:21 +00006082 Ops.push_back(Op.getOperand(i));
Dan Gohmanfc166572009-04-09 23:54:40 +00006083 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
Dan Gohman076aee32009-03-04 19:44:21 +00006084 DAG.ReplaceAllUsesWith(Op, New);
6085 return SDValue(New.getNode(), 1);
6086 }
6087 }
6088
6089 // Otherwise just emit a CMP with 0, which is the TEST pattern.
Owen Anderson825b72b2009-08-11 20:47:22 +00006090 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
Dan Gohman076aee32009-03-04 19:44:21 +00006091 DAG.getConstant(0, Op.getValueType()));
6092}
6093
6094/// Emit nodes that will be selected as "cmp Op0,Op1", or something
6095/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00006096SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00006097 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00006098 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
6099 if (C->getAPIntValue() == 0)
Evan Cheng552f09a2010-04-26 19:06:11 +00006100 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00006101
6102 DebugLoc dl = Op0.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00006103 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
Dan Gohman076aee32009-03-04 19:44:21 +00006104}
6105
Evan Chengd40d03e2010-01-06 19:38:29 +00006106/// LowerToBT - Result of 'and' is compared against zero. Turn it into a BT node
6107/// if it's possible.
Evan Cheng5528e7b2010-04-21 01:47:12 +00006108SDValue X86TargetLowering::LowerToBT(SDValue And, ISD::CondCode CC,
6109 DebugLoc dl, SelectionDAG &DAG) const {
Evan Cheng2c755ba2010-02-27 07:36:59 +00006110 SDValue Op0 = And.getOperand(0);
6111 SDValue Op1 = And.getOperand(1);
6112 if (Op0.getOpcode() == ISD::TRUNCATE)
6113 Op0 = Op0.getOperand(0);
6114 if (Op1.getOpcode() == ISD::TRUNCATE)
6115 Op1 = Op1.getOperand(0);
6116
Evan Chengd40d03e2010-01-06 19:38:29 +00006117 SDValue LHS, RHS;
Evan Cheng2c755ba2010-02-27 07:36:59 +00006118 if (Op1.getOpcode() == ISD::SHL) {
6119 if (ConstantSDNode *And10C = dyn_cast<ConstantSDNode>(Op1.getOperand(0)))
6120 if (And10C->getZExtValue() == 1) {
6121 LHS = Op0;
6122 RHS = Op1.getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00006123 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00006124 } else if (Op0.getOpcode() == ISD::SHL) {
6125 if (ConstantSDNode *And00C = dyn_cast<ConstantSDNode>(Op0.getOperand(0)))
6126 if (And00C->getZExtValue() == 1) {
6127 LHS = Op1;
6128 RHS = Op0.getOperand(1);
Evan Chengd40d03e2010-01-06 19:38:29 +00006129 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00006130 } else if (Op1.getOpcode() == ISD::Constant) {
6131 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op1);
6132 SDValue AndLHS = Op0;
Evan Chengd40d03e2010-01-06 19:38:29 +00006133 if (AndRHS->getZExtValue() == 1 && AndLHS.getOpcode() == ISD::SRL) {
6134 LHS = AndLHS.getOperand(0);
6135 RHS = AndLHS.getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00006136 }
Evan Chengd40d03e2010-01-06 19:38:29 +00006137 }
Evan Cheng0488db92007-09-25 01:57:46 +00006138
Evan Chengd40d03e2010-01-06 19:38:29 +00006139 if (LHS.getNode()) {
Evan Chenge5b51ac2010-04-17 06:13:15 +00006140 // If LHS is i8, promote it to i32 with any_extend. There is no i8 BT
Evan Chengd40d03e2010-01-06 19:38:29 +00006141 // instruction. Since the shift amount is in-range-or-undefined, we know
Evan Chenge5b51ac2010-04-17 06:13:15 +00006142 // that doing a bittest on the i32 value is ok. We extend to i32 because
Evan Chengd40d03e2010-01-06 19:38:29 +00006143 // the encoding for the i16 version is larger than the i32 version.
Evan Chenge5b51ac2010-04-17 06:13:15 +00006144 // Also promote i16 to i32 for performance / code size reason.
6145 if (LHS.getValueType() == MVT::i8 ||
Evan Cheng2bce5f4b2010-04-28 08:30:49 +00006146 LHS.getValueType() == MVT::i16)
Evan Chengd40d03e2010-01-06 19:38:29 +00006147 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00006148
Evan Chengd40d03e2010-01-06 19:38:29 +00006149 // If the operand types disagree, extend the shift amount to match. Since
6150 // BT ignores high bits (like shifts) we can use anyextend.
6151 if (LHS.getValueType() != RHS.getValueType())
6152 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00006153
Evan Chengd40d03e2010-01-06 19:38:29 +00006154 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
6155 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
6156 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6157 DAG.getConstant(Cond, MVT::i8), BT);
Chris Lattnere55484e2008-12-25 05:34:37 +00006158 }
6159
Evan Cheng54de3ea2010-01-05 06:52:31 +00006160 return SDValue();
6161}
6162
Dan Gohmand858e902010-04-17 15:26:15 +00006163SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng54de3ea2010-01-05 06:52:31 +00006164 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
6165 SDValue Op0 = Op.getOperand(0);
6166 SDValue Op1 = Op.getOperand(1);
6167 DebugLoc dl = Op.getDebugLoc();
6168 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
6169
6170 // Optimize to BT if possible.
Evan Chengd40d03e2010-01-06 19:38:29 +00006171 // Lower (X & (1 << N)) == 0 to BT(X, N).
6172 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
6173 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
6174 if (Op0.getOpcode() == ISD::AND &&
6175 Op0.hasOneUse() &&
6176 Op1.getOpcode() == ISD::Constant &&
6177 cast<ConstantSDNode>(Op1)->getZExtValue() == 0 &&
6178 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
6179 SDValue NewSetCC = LowerToBT(Op0, CC, dl, DAG);
6180 if (NewSetCC.getNode())
6181 return NewSetCC;
6182 }
Evan Cheng54de3ea2010-01-05 06:52:31 +00006183
Evan Cheng2c755ba2010-02-27 07:36:59 +00006184 // Look for "(setcc) == / != 1" to avoid unncessary setcc.
6185 if (Op0.getOpcode() == X86ISD::SETCC &&
6186 Op1.getOpcode() == ISD::Constant &&
6187 (cast<ConstantSDNode>(Op1)->getZExtValue() == 1 ||
6188 cast<ConstantSDNode>(Op1)->isNullValue()) &&
6189 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
6190 X86::CondCode CCode = (X86::CondCode)Op0.getConstantOperandVal(0);
6191 bool Invert = (CC == ISD::SETNE) ^
6192 cast<ConstantSDNode>(Op1)->isNullValue();
6193 if (Invert)
6194 CCode = X86::GetOppositeBranchCondition(CCode);
6195 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6196 DAG.getConstant(CCode, MVT::i8), Op0.getOperand(1));
6197 }
6198
Evan Chenge5b51ac2010-04-17 06:13:15 +00006199 bool isFP = Op1.getValueType().isFloatingPoint();
Chris Lattnere55484e2008-12-25 05:34:37 +00006200 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00006201 if (X86CC == X86::COND_INVALID)
6202 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00006203
Evan Cheng552f09a2010-04-26 19:06:11 +00006204 SDValue Cond = EmitCmp(Op0, Op1, X86CC, DAG);
Evan Chengad9c0a32009-12-15 00:53:42 +00006205
6206 // Use sbb x, x to materialize carry bit into a GPR.
Evan Cheng2e489c42009-12-16 00:53:11 +00006207 if (X86CC == X86::COND_B)
Evan Chengad9c0a32009-12-15 00:53:42 +00006208 return DAG.getNode(ISD::AND, dl, MVT::i8,
6209 DAG.getNode(X86ISD::SETCC_CARRY, dl, MVT::i8,
6210 DAG.getConstant(X86CC, MVT::i8), Cond),
6211 DAG.getConstant(1, MVT::i8));
Evan Chengad9c0a32009-12-15 00:53:42 +00006212
Owen Anderson825b72b2009-08-11 20:47:22 +00006213 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6214 DAG.getConstant(X86CC, MVT::i8), Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00006215}
6216
Dan Gohmand858e902010-04-17 15:26:15 +00006217SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00006218 SDValue Cond;
6219 SDValue Op0 = Op.getOperand(0);
6220 SDValue Op1 = Op.getOperand(1);
6221 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00006222 EVT VT = Op.getValueType();
Nate Begeman30a0de92008-07-17 16:51:19 +00006223 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
6224 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006225 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00006226
6227 if (isFP) {
6228 unsigned SSECC = 8;
Owen Andersone50ed302009-08-10 22:56:29 +00006229 EVT VT0 = Op0.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00006230 assert(VT0 == MVT::v4f32 || VT0 == MVT::v2f64);
6231 unsigned Opc = VT0 == MVT::v4f32 ? X86ISD::CMPPS : X86ISD::CMPPD;
Nate Begeman30a0de92008-07-17 16:51:19 +00006232 bool Swap = false;
6233
6234 switch (SetCCOpcode) {
6235 default: break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00006236 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00006237 case ISD::SETEQ: SSECC = 0; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006238 case ISD::SETOGT:
Nate Begeman30a0de92008-07-17 16:51:19 +00006239 case ISD::SETGT: Swap = true; // Fallthrough
6240 case ISD::SETLT:
6241 case ISD::SETOLT: SSECC = 1; break;
6242 case ISD::SETOGE:
6243 case ISD::SETGE: Swap = true; // Fallthrough
6244 case ISD::SETLE:
6245 case ISD::SETOLE: SSECC = 2; break;
6246 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00006247 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00006248 case ISD::SETNE: SSECC = 4; break;
6249 case ISD::SETULE: Swap = true;
6250 case ISD::SETUGE: SSECC = 5; break;
6251 case ISD::SETULT: Swap = true;
6252 case ISD::SETUGT: SSECC = 6; break;
6253 case ISD::SETO: SSECC = 7; break;
6254 }
6255 if (Swap)
6256 std::swap(Op0, Op1);
6257
Nate Begemanfb8ead02008-07-25 19:05:58 +00006258 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00006259 if (SSECC == 8) {
Nate Begemanfb8ead02008-07-25 19:05:58 +00006260 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00006261 SDValue UNORD, EQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00006262 UNORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(3, MVT::i8));
6263 EQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(0, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00006264 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00006265 }
6266 else if (SetCCOpcode == ISD::SETONE) {
Dan Gohman475871a2008-07-27 21:46:04 +00006267 SDValue ORD, NEQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00006268 ORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(7, MVT::i8));
6269 NEQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(4, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00006270 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00006271 }
Torok Edwinc23197a2009-07-14 16:55:14 +00006272 llvm_unreachable("Illegal FP comparison");
Nate Begeman30a0de92008-07-17 16:51:19 +00006273 }
6274 // Handle all other FP comparisons here.
Owen Anderson825b72b2009-08-11 20:47:22 +00006275 return DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00006276 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006277
Nate Begeman30a0de92008-07-17 16:51:19 +00006278 // We are handling one of the integer comparisons here. Since SSE only has
6279 // GT and EQ comparisons for integer, swapping operands and multiple
6280 // operations may be required for some comparisons.
6281 unsigned Opc = 0, EQOpc = 0, GTOpc = 0;
6282 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00006283
Owen Anderson825b72b2009-08-11 20:47:22 +00006284 switch (VT.getSimpleVT().SimpleTy) {
Nate Begeman30a0de92008-07-17 16:51:19 +00006285 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00006286 case MVT::v8i8:
6287 case MVT::v16i8: EQOpc = X86ISD::PCMPEQB; GTOpc = X86ISD::PCMPGTB; break;
6288 case MVT::v4i16:
6289 case MVT::v8i16: EQOpc = X86ISD::PCMPEQW; GTOpc = X86ISD::PCMPGTW; break;
6290 case MVT::v2i32:
6291 case MVT::v4i32: EQOpc = X86ISD::PCMPEQD; GTOpc = X86ISD::PCMPGTD; break;
6292 case MVT::v2i64: EQOpc = X86ISD::PCMPEQQ; GTOpc = X86ISD::PCMPGTQ; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00006293 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006294
Nate Begeman30a0de92008-07-17 16:51:19 +00006295 switch (SetCCOpcode) {
6296 default: break;
6297 case ISD::SETNE: Invert = true;
6298 case ISD::SETEQ: Opc = EQOpc; break;
6299 case ISD::SETLT: Swap = true;
6300 case ISD::SETGT: Opc = GTOpc; break;
6301 case ISD::SETGE: Swap = true;
6302 case ISD::SETLE: Opc = GTOpc; Invert = true; break;
6303 case ISD::SETULT: Swap = true;
6304 case ISD::SETUGT: Opc = GTOpc; FlipSigns = true; break;
6305 case ISD::SETUGE: Swap = true;
6306 case ISD::SETULE: Opc = GTOpc; FlipSigns = true; Invert = true; break;
6307 }
6308 if (Swap)
6309 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006310
Nate Begeman30a0de92008-07-17 16:51:19 +00006311 // Since SSE has no unsigned integer comparisons, we need to flip the sign
6312 // bits of the inputs before performing those operations.
6313 if (FlipSigns) {
Owen Andersone50ed302009-08-10 22:56:29 +00006314 EVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00006315 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
6316 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00006317 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00006318 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
6319 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00006320 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
6321 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00006322 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006323
Dale Johannesenace16102009-02-03 19:33:06 +00006324 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00006325
6326 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00006327 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00006328 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00006329
Nate Begeman30a0de92008-07-17 16:51:19 +00006330 return Result;
6331}
Evan Cheng0488db92007-09-25 01:57:46 +00006332
Evan Cheng370e5342008-12-03 08:38:43 +00006333// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00006334static bool isX86LogicalCmp(SDValue Op) {
6335 unsigned Opc = Op.getNode()->getOpcode();
6336 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI)
6337 return true;
6338 if (Op.getResNo() == 1 &&
6339 (Opc == X86ISD::ADD ||
6340 Opc == X86ISD::SUB ||
6341 Opc == X86ISD::SMUL ||
6342 Opc == X86ISD::UMUL ||
6343 Opc == X86ISD::INC ||
Dan Gohmane220c4b2009-09-18 19:59:53 +00006344 Opc == X86ISD::DEC ||
6345 Opc == X86ISD::OR ||
6346 Opc == X86ISD::XOR ||
6347 Opc == X86ISD::AND))
Dan Gohman076aee32009-03-04 19:44:21 +00006348 return true;
6349
6350 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00006351}
6352
Dan Gohmand858e902010-04-17 15:26:15 +00006353SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00006354 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00006355 SDValue Cond = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006356 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00006357 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00006358
Dan Gohman1a492952009-10-20 16:22:37 +00006359 if (Cond.getOpcode() == ISD::SETCC) {
6360 SDValue NewCond = LowerSETCC(Cond, DAG);
6361 if (NewCond.getNode())
6362 Cond = NewCond;
6363 }
Evan Cheng734503b2006-09-11 02:19:56 +00006364
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00006365 // (select (x == 0), -1, 0) -> (sign_bit (x - 1))
6366 SDValue Op1 = Op.getOperand(1);
6367 SDValue Op2 = Op.getOperand(2);
6368 if (Cond.getOpcode() == X86ISD::SETCC &&
6369 cast<ConstantSDNode>(Cond.getOperand(0))->getZExtValue() == X86::COND_E) {
6370 SDValue Cmp = Cond.getOperand(1);
6371 if (Cmp.getOpcode() == X86ISD::CMP) {
6372 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op1);
6373 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(Op2);
6374 ConstantSDNode *RHSC =
6375 dyn_cast<ConstantSDNode>(Cmp.getOperand(1).getNode());
6376 if (N1C && N1C->isAllOnesValue() &&
6377 N2C && N2C->isNullValue() &&
6378 RHSC && RHSC->isNullValue()) {
6379 SDValue CmpOp0 = Cmp.getOperand(0);
Chris Lattnerda0688e2010-03-14 18:44:35 +00006380 Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00006381 CmpOp0, DAG.getConstant(1, CmpOp0.getValueType()));
6382 return DAG.getNode(X86ISD::SETCC_CARRY, dl, Op.getValueType(),
6383 DAG.getConstant(X86::COND_B, MVT::i8), Cmp);
6384 }
6385 }
6386 }
6387
Evan Chengad9c0a32009-12-15 00:53:42 +00006388 // Look pass (and (setcc_carry (cmp ...)), 1).
6389 if (Cond.getOpcode() == ISD::AND &&
6390 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
6391 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
6392 if (C && C->getAPIntValue() == 1)
6393 Cond = Cond.getOperand(0);
6394 }
6395
Evan Cheng3f41d662007-10-08 22:16:29 +00006396 // If condition flag is set by a X86ISD::CMP, then use it as the condition
6397 // setting operand in place of the X86ISD::SETCC.
Evan Chengad9c0a32009-12-15 00:53:42 +00006398 if (Cond.getOpcode() == X86ISD::SETCC ||
6399 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00006400 CC = Cond.getOperand(0);
6401
Dan Gohman475871a2008-07-27 21:46:04 +00006402 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00006403 unsigned Opc = Cmp.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00006404 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00006405
Evan Cheng3f41d662007-10-08 22:16:29 +00006406 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00006407 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00006408 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00006409 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00006410
Chris Lattnerd1980a52009-03-12 06:52:53 +00006411 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
6412 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00006413 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00006414 addTest = false;
6415 }
6416 }
6417
6418 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00006419 // Look pass the truncate.
6420 if (Cond.getOpcode() == ISD::TRUNCATE)
6421 Cond = Cond.getOperand(0);
6422
6423 // We know the result of AND is compared against zero. Try to match
6424 // it to BT.
6425 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
6426 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
6427 if (NewSetCC.getNode()) {
6428 CC = NewSetCC.getOperand(0);
6429 Cond = NewSetCC.getOperand(1);
6430 addTest = false;
6431 }
6432 }
6433 }
6434
6435 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006436 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00006437 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00006438 }
6439
Evan Cheng0488db92007-09-25 01:57:46 +00006440 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
6441 // condition is true.
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00006442 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Flag);
6443 SDValue Ops[] = { Op2, Op1, CC, Cond };
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006444 return DAG.getNode(X86ISD::CMOV, dl, VTs, Ops, array_lengthof(Ops));
Evan Cheng0488db92007-09-25 01:57:46 +00006445}
6446
Evan Cheng370e5342008-12-03 08:38:43 +00006447// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
6448// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
6449// from the AND / OR.
6450static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
6451 Opc = Op.getOpcode();
6452 if (Opc != ISD::OR && Opc != ISD::AND)
6453 return false;
6454 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
6455 Op.getOperand(0).hasOneUse() &&
6456 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
6457 Op.getOperand(1).hasOneUse());
6458}
6459
Evan Cheng961d6d42009-02-02 08:19:07 +00006460// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
6461// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00006462static bool isXor1OfSetCC(SDValue Op) {
6463 if (Op.getOpcode() != ISD::XOR)
6464 return false;
6465 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
6466 if (N1C && N1C->getAPIntValue() == 1) {
6467 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
6468 Op.getOperand(0).hasOneUse();
6469 }
6470 return false;
6471}
6472
Dan Gohmand858e902010-04-17 15:26:15 +00006473SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00006474 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00006475 SDValue Chain = Op.getOperand(0);
6476 SDValue Cond = Op.getOperand(1);
6477 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006478 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00006479 SDValue CC;
Evan Cheng734503b2006-09-11 02:19:56 +00006480
Dan Gohman1a492952009-10-20 16:22:37 +00006481 if (Cond.getOpcode() == ISD::SETCC) {
6482 SDValue NewCond = LowerSETCC(Cond, DAG);
6483 if (NewCond.getNode())
6484 Cond = NewCond;
6485 }
Chris Lattnere55484e2008-12-25 05:34:37 +00006486#if 0
6487 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00006488 else if (Cond.getOpcode() == X86ISD::ADD ||
6489 Cond.getOpcode() == X86ISD::SUB ||
6490 Cond.getOpcode() == X86ISD::SMUL ||
6491 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00006492 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00006493#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00006494
Evan Chengad9c0a32009-12-15 00:53:42 +00006495 // Look pass (and (setcc_carry (cmp ...)), 1).
6496 if (Cond.getOpcode() == ISD::AND &&
6497 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
6498 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
6499 if (C && C->getAPIntValue() == 1)
6500 Cond = Cond.getOperand(0);
6501 }
6502
Evan Cheng3f41d662007-10-08 22:16:29 +00006503 // If condition flag is set by a X86ISD::CMP, then use it as the condition
6504 // setting operand in place of the X86ISD::SETCC.
Evan Chengad9c0a32009-12-15 00:53:42 +00006505 if (Cond.getOpcode() == X86ISD::SETCC ||
6506 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00006507 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006508
Dan Gohman475871a2008-07-27 21:46:04 +00006509 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00006510 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00006511 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00006512 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00006513 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00006514 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00006515 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00006516 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00006517 default: break;
6518 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00006519 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00006520 // These can only come from an arithmetic instruction with overflow,
6521 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00006522 Cond = Cond.getNode()->getOperand(1);
6523 addTest = false;
6524 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00006525 }
Evan Cheng0488db92007-09-25 01:57:46 +00006526 }
Evan Cheng370e5342008-12-03 08:38:43 +00006527 } else {
6528 unsigned CondOpc;
6529 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
6530 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00006531 if (CondOpc == ISD::OR) {
6532 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
6533 // two branches instead of an explicit OR instruction with a
6534 // separate test.
6535 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00006536 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00006537 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006538 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00006539 Chain, Dest, CC, Cmp);
6540 CC = Cond.getOperand(1).getOperand(0);
6541 Cond = Cmp;
6542 addTest = false;
6543 }
6544 } else { // ISD::AND
6545 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
6546 // two branches instead of an explicit AND instruction with a
6547 // separate test. However, we only do this if this block doesn't
6548 // have a fall-through edge, because this requires an explicit
6549 // jmp when the condition is false.
6550 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00006551 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00006552 Op.getNode()->hasOneUse()) {
6553 X86::CondCode CCode =
6554 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
6555 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00006556 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00006557 SDValue User = SDValue(*Op.getNode()->use_begin(), 0);
6558 // Look for an unconditional branch following this conditional branch.
6559 // We need this because we need to reverse the successors in order
6560 // to implement FCMP_OEQ.
6561 if (User.getOpcode() == ISD::BR) {
6562 SDValue FalseBB = User.getOperand(1);
6563 SDValue NewBR =
6564 DAG.UpdateNodeOperands(User, User.getOperand(0), Dest);
6565 assert(NewBR == User);
6566 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00006567
Dale Johannesene4d209d2009-02-03 20:21:25 +00006568 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00006569 Chain, Dest, CC, Cmp);
6570 X86::CondCode CCode =
6571 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
6572 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00006573 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00006574 Cond = Cmp;
6575 addTest = false;
6576 }
6577 }
Dan Gohman279c22e2008-10-21 03:29:32 +00006578 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00006579 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
6580 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
6581 // It should be transformed during dag combiner except when the condition
6582 // is set by a arithmetics with overflow node.
6583 X86::CondCode CCode =
6584 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
6585 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00006586 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng67ad9db2009-02-02 08:07:36 +00006587 Cond = Cond.getOperand(0).getOperand(1);
6588 addTest = false;
Dan Gohman279c22e2008-10-21 03:29:32 +00006589 }
Evan Cheng0488db92007-09-25 01:57:46 +00006590 }
6591
6592 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00006593 // Look pass the truncate.
6594 if (Cond.getOpcode() == ISD::TRUNCATE)
6595 Cond = Cond.getOperand(0);
6596
6597 // We know the result of AND is compared against zero. Try to match
6598 // it to BT.
6599 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
6600 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
6601 if (NewSetCC.getNode()) {
6602 CC = NewSetCC.getOperand(0);
6603 Cond = NewSetCC.getOperand(1);
6604 addTest = false;
6605 }
6606 }
6607 }
6608
6609 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006610 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00006611 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00006612 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00006613 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00006614 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00006615}
6616
Anton Korobeynikove060b532007-04-17 19:34:00 +00006617
6618// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
6619// Calls to _alloca is needed to probe the stack when allocating more than 4k
6620// bytes in one go. Touching the stack at 4K increments is necessary to ensure
6621// that the guard pages used by the OS virtual memory manager are allocated in
6622// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00006623SDValue
6624X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00006625 SelectionDAG &DAG) const {
Anton Korobeynikove060b532007-04-17 19:34:00 +00006626 assert(Subtarget->isTargetCygMing() &&
6627 "This should be used only on Cygwin/Mingw targets");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006628 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006629
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006630 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00006631 SDValue Chain = Op.getOperand(0);
6632 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006633 // FIXME: Ensure alignment here
6634
Dan Gohman475871a2008-07-27 21:46:04 +00006635 SDValue Flag;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006636
Owen Andersone50ed302009-08-10 22:56:29 +00006637 EVT IntPtr = getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00006638 EVT SPTy = Subtarget->is64Bit() ? MVT::i64 : MVT::i32;
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006639
Dale Johannesendd64c412009-02-04 00:33:20 +00006640 Chain = DAG.getCopyToReg(Chain, dl, X86::EAX, Size, Flag);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006641 Flag = Chain.getValue(1);
6642
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00006643 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006644
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00006645 Chain = DAG.getNode(X86ISD::MINGW_ALLOCA, dl, NodeTys, Chain, Flag);
6646 Flag = Chain.getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006647
Dale Johannesendd64c412009-02-04 00:33:20 +00006648 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006649
Dan Gohman475871a2008-07-27 21:46:04 +00006650 SDValue Ops1[2] = { Chain.getValue(0), Chain };
Dale Johannesene4d209d2009-02-03 20:21:25 +00006651 return DAG.getMergeValues(Ops1, 2, dl);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006652}
6653
Dan Gohmand858e902010-04-17 15:26:15 +00006654SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00006655 MachineFunction &MF = DAG.getMachineFunction();
6656 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
6657
Dan Gohman69de1932008-02-06 22:27:42 +00006658 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006659 DebugLoc dl = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00006660
Evan Cheng25ab6902006-09-08 06:48:29 +00006661 if (!Subtarget->is64Bit()) {
6662 // vastart just stores the address of the VarArgsFrameIndex slot into the
6663 // memory location argument.
Dan Gohman1e93df62010-04-17 14:41:14 +00006664 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
6665 getPointerTy());
David Greene67c9d422010-02-15 16:53:33 +00006666 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0,
6667 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006668 }
6669
6670 // __va_list_tag:
6671 // gp_offset (0 - 6 * 8)
6672 // fp_offset (48 - 48 + 8 * 16)
6673 // overflow_arg_area (point to parameters coming in memory).
6674 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00006675 SmallVector<SDValue, 8> MemOps;
6676 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00006677 // Store gp_offset
Dale Johannesene4d209d2009-02-03 20:21:25 +00006678 SDValue Store = DAG.getStore(Op.getOperand(0), dl,
Dan Gohman1e93df62010-04-17 14:41:14 +00006679 DAG.getConstant(FuncInfo->getVarArgsGPOffset(),
6680 MVT::i32),
David Greene67c9d422010-02-15 16:53:33 +00006681 FIN, SV, 0, false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006682 MemOps.push_back(Store);
6683
6684 // Store fp_offset
Scott Michelfdc40a02009-02-17 22:15:04 +00006685 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006686 FIN, DAG.getIntPtrConstant(4));
6687 Store = DAG.getStore(Op.getOperand(0), dl,
Dan Gohman1e93df62010-04-17 14:41:14 +00006688 DAG.getConstant(FuncInfo->getVarArgsFPOffset(),
6689 MVT::i32),
David Greene67c9d422010-02-15 16:53:33 +00006690 FIN, SV, 0, false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006691 MemOps.push_back(Store);
6692
6693 // Store ptr to overflow_arg_area
Scott Michelfdc40a02009-02-17 22:15:04 +00006694 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006695 FIN, DAG.getIntPtrConstant(4));
Dan Gohman1e93df62010-04-17 14:41:14 +00006696 SDValue OVFIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
6697 getPointerTy());
David Greene67c9d422010-02-15 16:53:33 +00006698 Store = DAG.getStore(Op.getOperand(0), dl, OVFIN, FIN, SV, 0,
6699 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006700 MemOps.push_back(Store);
6701
6702 // Store ptr to reg_save_area.
Scott Michelfdc40a02009-02-17 22:15:04 +00006703 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006704 FIN, DAG.getIntPtrConstant(8));
Dan Gohman1e93df62010-04-17 14:41:14 +00006705 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
6706 getPointerTy());
David Greene67c9d422010-02-15 16:53:33 +00006707 Store = DAG.getStore(Op.getOperand(0), dl, RSFIN, FIN, SV, 0,
6708 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006709 MemOps.push_back(Store);
Owen Anderson825b72b2009-08-11 20:47:22 +00006710 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006711 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00006712}
6713
Dan Gohmand858e902010-04-17 15:26:15 +00006714SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman9018e832008-05-10 01:26:14 +00006715 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
6716 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_arg!");
Dan Gohman475871a2008-07-27 21:46:04 +00006717 SDValue Chain = Op.getOperand(0);
6718 SDValue SrcPtr = Op.getOperand(1);
6719 SDValue SrcSV = Op.getOperand(2);
Dan Gohman9018e832008-05-10 01:26:14 +00006720
Chris Lattner75361b62010-04-07 22:58:41 +00006721 report_fatal_error("VAArgInst is not yet implemented for x86-64!");
Dan Gohman475871a2008-07-27 21:46:04 +00006722 return SDValue();
Dan Gohman9018e832008-05-10 01:26:14 +00006723}
6724
Dan Gohmand858e902010-04-17 15:26:15 +00006725SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) const {
Evan Chengae642192007-03-02 23:16:35 +00006726 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00006727 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00006728 SDValue Chain = Op.getOperand(0);
6729 SDValue DstPtr = Op.getOperand(1);
6730 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00006731 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
6732 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006733 DebugLoc dl = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00006734
Dale Johannesendd64c412009-02-04 00:33:20 +00006735 return DAG.getMemcpy(Chain, dl, DstPtr, SrcPtr,
Mon P Wang20adc9d2010-04-04 03:10:48 +00006736 DAG.getIntPtrConstant(24), 8, /*isVolatile*/false,
6737 false, DstSV, 0, SrcSV, 0);
Evan Chengae642192007-03-02 23:16:35 +00006738}
6739
Dan Gohman475871a2008-07-27 21:46:04 +00006740SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006741X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006742 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006743 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006744 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00006745 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00006746 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00006747 case Intrinsic::x86_sse_comieq_ss:
6748 case Intrinsic::x86_sse_comilt_ss:
6749 case Intrinsic::x86_sse_comile_ss:
6750 case Intrinsic::x86_sse_comigt_ss:
6751 case Intrinsic::x86_sse_comige_ss:
6752 case Intrinsic::x86_sse_comineq_ss:
6753 case Intrinsic::x86_sse_ucomieq_ss:
6754 case Intrinsic::x86_sse_ucomilt_ss:
6755 case Intrinsic::x86_sse_ucomile_ss:
6756 case Intrinsic::x86_sse_ucomigt_ss:
6757 case Intrinsic::x86_sse_ucomige_ss:
6758 case Intrinsic::x86_sse_ucomineq_ss:
6759 case Intrinsic::x86_sse2_comieq_sd:
6760 case Intrinsic::x86_sse2_comilt_sd:
6761 case Intrinsic::x86_sse2_comile_sd:
6762 case Intrinsic::x86_sse2_comigt_sd:
6763 case Intrinsic::x86_sse2_comige_sd:
6764 case Intrinsic::x86_sse2_comineq_sd:
6765 case Intrinsic::x86_sse2_ucomieq_sd:
6766 case Intrinsic::x86_sse2_ucomilt_sd:
6767 case Intrinsic::x86_sse2_ucomile_sd:
6768 case Intrinsic::x86_sse2_ucomigt_sd:
6769 case Intrinsic::x86_sse2_ucomige_sd:
6770 case Intrinsic::x86_sse2_ucomineq_sd: {
6771 unsigned Opc = 0;
6772 ISD::CondCode CC = ISD::SETCC_INVALID;
6773 switch (IntNo) {
6774 default: break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006775 case Intrinsic::x86_sse_comieq_ss:
6776 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006777 Opc = X86ISD::COMI;
6778 CC = ISD::SETEQ;
6779 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00006780 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006781 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006782 Opc = X86ISD::COMI;
6783 CC = ISD::SETLT;
6784 break;
6785 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006786 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006787 Opc = X86ISD::COMI;
6788 CC = ISD::SETLE;
6789 break;
6790 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006791 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006792 Opc = X86ISD::COMI;
6793 CC = ISD::SETGT;
6794 break;
6795 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006796 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006797 Opc = X86ISD::COMI;
6798 CC = ISD::SETGE;
6799 break;
6800 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006801 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006802 Opc = X86ISD::COMI;
6803 CC = ISD::SETNE;
6804 break;
6805 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006806 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006807 Opc = X86ISD::UCOMI;
6808 CC = ISD::SETEQ;
6809 break;
6810 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006811 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006812 Opc = X86ISD::UCOMI;
6813 CC = ISD::SETLT;
6814 break;
6815 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006816 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006817 Opc = X86ISD::UCOMI;
6818 CC = ISD::SETLE;
6819 break;
6820 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006821 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006822 Opc = X86ISD::UCOMI;
6823 CC = ISD::SETGT;
6824 break;
6825 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006826 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006827 Opc = X86ISD::UCOMI;
6828 CC = ISD::SETGE;
6829 break;
6830 case Intrinsic::x86_sse_ucomineq_ss:
6831 case Intrinsic::x86_sse2_ucomineq_sd:
6832 Opc = X86ISD::UCOMI;
6833 CC = ISD::SETNE;
6834 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00006835 }
Evan Cheng734503b2006-09-11 02:19:56 +00006836
Dan Gohman475871a2008-07-27 21:46:04 +00006837 SDValue LHS = Op.getOperand(1);
6838 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00006839 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00006840 assert(X86CC != X86::COND_INVALID && "Unexpected illegal condition!");
Owen Anderson825b72b2009-08-11 20:47:22 +00006841 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
6842 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6843 DAG.getConstant(X86CC, MVT::i8), Cond);
6844 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00006845 }
Eric Christopher71c67532009-07-29 00:28:05 +00006846 // ptest intrinsics. The intrinsic these come from are designed to return
Eric Christopher794bfed2009-07-29 01:01:19 +00006847 // an integer value, not just an instruction so lower it to the ptest
6848 // pattern and a setcc for the result.
Eric Christopher71c67532009-07-29 00:28:05 +00006849 case Intrinsic::x86_sse41_ptestz:
6850 case Intrinsic::x86_sse41_ptestc:
6851 case Intrinsic::x86_sse41_ptestnzc:{
6852 unsigned X86CC = 0;
6853 switch (IntNo) {
Eric Christopher978dae32009-07-29 18:14:04 +00006854 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
Eric Christopher71c67532009-07-29 00:28:05 +00006855 case Intrinsic::x86_sse41_ptestz:
6856 // ZF = 1
6857 X86CC = X86::COND_E;
6858 break;
6859 case Intrinsic::x86_sse41_ptestc:
6860 // CF = 1
6861 X86CC = X86::COND_B;
6862 break;
Eric Christopherfd179292009-08-27 18:07:15 +00006863 case Intrinsic::x86_sse41_ptestnzc:
Eric Christopher71c67532009-07-29 00:28:05 +00006864 // ZF and CF = 0
6865 X86CC = X86::COND_A;
6866 break;
6867 }
Eric Christopherfd179292009-08-27 18:07:15 +00006868
Eric Christopher71c67532009-07-29 00:28:05 +00006869 SDValue LHS = Op.getOperand(1);
6870 SDValue RHS = Op.getOperand(2);
Owen Anderson825b72b2009-08-11 20:47:22 +00006871 SDValue Test = DAG.getNode(X86ISD::PTEST, dl, MVT::i32, LHS, RHS);
6872 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
6873 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
6874 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Eric Christopher71c67532009-07-29 00:28:05 +00006875 }
Evan Cheng5759f972008-05-04 09:15:50 +00006876
6877 // Fix vector shift instructions where the last operand is a non-immediate
6878 // i32 value.
6879 case Intrinsic::x86_sse2_pslli_w:
6880 case Intrinsic::x86_sse2_pslli_d:
6881 case Intrinsic::x86_sse2_pslli_q:
6882 case Intrinsic::x86_sse2_psrli_w:
6883 case Intrinsic::x86_sse2_psrli_d:
6884 case Intrinsic::x86_sse2_psrli_q:
6885 case Intrinsic::x86_sse2_psrai_w:
6886 case Intrinsic::x86_sse2_psrai_d:
6887 case Intrinsic::x86_mmx_pslli_w:
6888 case Intrinsic::x86_mmx_pslli_d:
6889 case Intrinsic::x86_mmx_pslli_q:
6890 case Intrinsic::x86_mmx_psrli_w:
6891 case Intrinsic::x86_mmx_psrli_d:
6892 case Intrinsic::x86_mmx_psrli_q:
6893 case Intrinsic::x86_mmx_psrai_w:
6894 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman475871a2008-07-27 21:46:04 +00006895 SDValue ShAmt = Op.getOperand(2);
Evan Cheng5759f972008-05-04 09:15:50 +00006896 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman475871a2008-07-27 21:46:04 +00006897 return SDValue();
Evan Cheng5759f972008-05-04 09:15:50 +00006898
6899 unsigned NewIntNo = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00006900 EVT ShAmtVT = MVT::v4i32;
Evan Cheng5759f972008-05-04 09:15:50 +00006901 switch (IntNo) {
6902 case Intrinsic::x86_sse2_pslli_w:
6903 NewIntNo = Intrinsic::x86_sse2_psll_w;
6904 break;
6905 case Intrinsic::x86_sse2_pslli_d:
6906 NewIntNo = Intrinsic::x86_sse2_psll_d;
6907 break;
6908 case Intrinsic::x86_sse2_pslli_q:
6909 NewIntNo = Intrinsic::x86_sse2_psll_q;
6910 break;
6911 case Intrinsic::x86_sse2_psrli_w:
6912 NewIntNo = Intrinsic::x86_sse2_psrl_w;
6913 break;
6914 case Intrinsic::x86_sse2_psrli_d:
6915 NewIntNo = Intrinsic::x86_sse2_psrl_d;
6916 break;
6917 case Intrinsic::x86_sse2_psrli_q:
6918 NewIntNo = Intrinsic::x86_sse2_psrl_q;
6919 break;
6920 case Intrinsic::x86_sse2_psrai_w:
6921 NewIntNo = Intrinsic::x86_sse2_psra_w;
6922 break;
6923 case Intrinsic::x86_sse2_psrai_d:
6924 NewIntNo = Intrinsic::x86_sse2_psra_d;
6925 break;
6926 default: {
Owen Anderson825b72b2009-08-11 20:47:22 +00006927 ShAmtVT = MVT::v2i32;
Evan Cheng5759f972008-05-04 09:15:50 +00006928 switch (IntNo) {
6929 case Intrinsic::x86_mmx_pslli_w:
6930 NewIntNo = Intrinsic::x86_mmx_psll_w;
6931 break;
6932 case Intrinsic::x86_mmx_pslli_d:
6933 NewIntNo = Intrinsic::x86_mmx_psll_d;
6934 break;
6935 case Intrinsic::x86_mmx_pslli_q:
6936 NewIntNo = Intrinsic::x86_mmx_psll_q;
6937 break;
6938 case Intrinsic::x86_mmx_psrli_w:
6939 NewIntNo = Intrinsic::x86_mmx_psrl_w;
6940 break;
6941 case Intrinsic::x86_mmx_psrli_d:
6942 NewIntNo = Intrinsic::x86_mmx_psrl_d;
6943 break;
6944 case Intrinsic::x86_mmx_psrli_q:
6945 NewIntNo = Intrinsic::x86_mmx_psrl_q;
6946 break;
6947 case Intrinsic::x86_mmx_psrai_w:
6948 NewIntNo = Intrinsic::x86_mmx_psra_w;
6949 break;
6950 case Intrinsic::x86_mmx_psrai_d:
6951 NewIntNo = Intrinsic::x86_mmx_psra_d;
6952 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00006953 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng5759f972008-05-04 09:15:50 +00006954 }
6955 break;
6956 }
6957 }
Mon P Wangefa42202009-09-03 19:56:25 +00006958
6959 // The vector shift intrinsics with scalars uses 32b shift amounts but
6960 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
6961 // to be zero.
6962 SDValue ShOps[4];
6963 ShOps[0] = ShAmt;
6964 ShOps[1] = DAG.getConstant(0, MVT::i32);
6965 if (ShAmtVT == MVT::v4i32) {
6966 ShOps[2] = DAG.getUNDEF(MVT::i32);
6967 ShOps[3] = DAG.getUNDEF(MVT::i32);
6968 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 4);
6969 } else {
6970 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 2);
6971 }
6972
Owen Andersone50ed302009-08-10 22:56:29 +00006973 EVT VT = Op.getValueType();
Mon P Wangefa42202009-09-03 19:56:25 +00006974 ShAmt = DAG.getNode(ISD::BIT_CONVERT, dl, VT, ShAmt);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006975 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00006976 DAG.getConstant(NewIntNo, MVT::i32),
Evan Cheng5759f972008-05-04 09:15:50 +00006977 Op.getOperand(1), ShAmt);
6978 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00006979 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00006980}
Evan Cheng72261582005-12-20 06:22:03 +00006981
Dan Gohmand858e902010-04-17 15:26:15 +00006982SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op,
6983 SelectionDAG &DAG) const {
Bill Wendling64e87322009-01-16 19:25:27 +00006984 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006985 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +00006986
6987 if (Depth > 0) {
6988 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
6989 SDValue Offset =
6990 DAG.getConstant(TD->getPointerSize(),
Owen Anderson825b72b2009-08-11 20:47:22 +00006991 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006992 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +00006993 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006994 FrameAddr, Offset),
David Greene67c9d422010-02-15 16:53:33 +00006995 NULL, 0, false, false, 0);
Bill Wendling64e87322009-01-16 19:25:27 +00006996 }
6997
6998 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +00006999 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00007000 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
David Greene67c9d422010-02-15 16:53:33 +00007001 RetAddrFI, NULL, 0, false, false, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +00007002}
7003
Dan Gohmand858e902010-04-17 15:26:15 +00007004SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng184793f2008-09-27 01:56:22 +00007005 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7006 MFI->setFrameAddressIsTaken(true);
Owen Andersone50ed302009-08-10 22:56:29 +00007007 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007008 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +00007009 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
7010 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +00007011 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +00007012 while (Depth--)
David Greene67c9d422010-02-15 16:53:33 +00007013 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr, NULL, 0,
7014 false, false, 0);
Evan Cheng184793f2008-09-27 01:56:22 +00007015 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +00007016}
7017
Dan Gohman475871a2008-07-27 21:46:04 +00007018SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00007019 SelectionDAG &DAG) const {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00007020 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007021}
7022
Dan Gohmand858e902010-04-17 15:26:15 +00007023SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG) const {
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007024 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman475871a2008-07-27 21:46:04 +00007025 SDValue Chain = Op.getOperand(0);
7026 SDValue Offset = Op.getOperand(1);
7027 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007028 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007029
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00007030 SDValue Frame = DAG.getRegister(Subtarget->is64Bit() ? X86::RBP : X86::EBP,
7031 getPointerTy());
7032 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007033
Dale Johannesene4d209d2009-02-03 20:21:25 +00007034 SDValue StoreAddr = DAG.getNode(ISD::SUB, dl, getPointerTy(), Frame,
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00007035 DAG.getIntPtrConstant(-TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007036 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
David Greene67c9d422010-02-15 16:53:33 +00007037 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, NULL, 0, false, false, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +00007038 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00007039 MF.getRegInfo().addLiveOut(StoreAddrReg);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007040
Dale Johannesene4d209d2009-02-03 20:21:25 +00007041 return DAG.getNode(X86ISD::EH_RETURN, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007042 MVT::Other,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00007043 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007044}
7045
Dan Gohman475871a2008-07-27 21:46:04 +00007046SDValue X86TargetLowering::LowerTRAMPOLINE(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00007047 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00007048 SDValue Root = Op.getOperand(0);
7049 SDValue Trmp = Op.getOperand(1); // trampoline
7050 SDValue FPtr = Op.getOperand(2); // nested function
7051 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007052 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +00007053
Dan Gohman69de1932008-02-06 22:27:42 +00007054 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +00007055
7056 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +00007057 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +00007058
7059 // Large code-model.
Chris Lattnera62fe662010-02-05 19:20:30 +00007060 const unsigned char JMP64r = 0xFF; // 64-bit jmp through register opcode.
7061 const unsigned char MOV64ri = 0xB8; // X86::MOV64ri opcode.
Duncan Sands339e14f2008-01-16 22:55:25 +00007062
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00007063 const unsigned char N86R10 = RegInfo->getX86RegNum(X86::R10);
7064 const unsigned char N86R11 = RegInfo->getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +00007065
7066 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
7067
7068 // Load the pointer to the nested function into R11.
7069 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +00007070 SDValue Addr = Trmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00007071 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
David Greene67c9d422010-02-15 16:53:33 +00007072 Addr, TrmpAddr, 0, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007073
Owen Anderson825b72b2009-08-11 20:47:22 +00007074 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7075 DAG.getConstant(2, MVT::i64));
David Greene67c9d422010-02-15 16:53:33 +00007076 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr, TrmpAddr, 2,
7077 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00007078
7079 // Load the 'nest' parameter value into R10.
7080 // R10 is specified in X86CallingConv.td
7081 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Owen Anderson825b72b2009-08-11 20:47:22 +00007082 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7083 DAG.getConstant(10, MVT::i64));
7084 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
David Greene67c9d422010-02-15 16:53:33 +00007085 Addr, TrmpAddr, 10, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007086
Owen Anderson825b72b2009-08-11 20:47:22 +00007087 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7088 DAG.getConstant(12, MVT::i64));
David Greene67c9d422010-02-15 16:53:33 +00007089 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 12,
7090 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00007091
7092 // Jump to the nested function.
7093 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Owen Anderson825b72b2009-08-11 20:47:22 +00007094 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7095 DAG.getConstant(20, MVT::i64));
7096 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
David Greene67c9d422010-02-15 16:53:33 +00007097 Addr, TrmpAddr, 20, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007098
7099 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Owen Anderson825b72b2009-08-11 20:47:22 +00007100 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7101 DAG.getConstant(22, MVT::i64));
7102 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
David Greene67c9d422010-02-15 16:53:33 +00007103 TrmpAddr, 22, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007104
Dan Gohman475871a2008-07-27 21:46:04 +00007105 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00007106 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007107 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007108 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +00007109 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +00007110 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00007111 CallingConv::ID CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +00007112 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007113
7114 switch (CC) {
7115 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00007116 llvm_unreachable("Unsupported calling convention");
Duncan Sandsb116fac2007-07-27 20:02:49 +00007117 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +00007118 case CallingConv::X86_StdCall: {
7119 // Pass 'nest' parameter in ECX.
7120 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00007121 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007122
7123 // Check that ECX wasn't needed by an 'inreg' parameter.
7124 const FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +00007125 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +00007126
Chris Lattner58d74912008-03-12 17:45:29 +00007127 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +00007128 unsigned InRegCount = 0;
7129 unsigned Idx = 1;
7130
7131 for (FunctionType::param_iterator I = FTy->param_begin(),
7132 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Patel05988662008-09-25 21:00:45 +00007133 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +00007134 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00007135 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007136
7137 if (InRegCount > 2) {
Chris Lattner75361b62010-04-07 22:58:41 +00007138 report_fatal_error("Nest register in use - reduce number of inreg parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +00007139 }
7140 }
7141 break;
7142 }
7143 case CallingConv::X86_FastCall:
Anton Korobeynikovded05e32010-05-16 09:08:45 +00007144 case CallingConv::X86_ThisCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +00007145 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +00007146 // Pass 'nest' parameter in EAX.
7147 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00007148 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007149 break;
7150 }
7151
Dan Gohman475871a2008-07-27 21:46:04 +00007152 SDValue OutChains[4];
7153 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007154
Owen Anderson825b72b2009-08-11 20:47:22 +00007155 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7156 DAG.getConstant(10, MVT::i32));
7157 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007158
Chris Lattnera62fe662010-02-05 19:20:30 +00007159 // This is storing the opcode for MOV32ri.
7160 const unsigned char MOV32ri = 0xB8; // X86::MOV32ri's opcode byte.
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00007161 const unsigned char N86Reg = RegInfo->getX86RegNum(NestReg);
Scott Michelfdc40a02009-02-17 22:15:04 +00007162 OutChains[0] = DAG.getStore(Root, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007163 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
David Greene67c9d422010-02-15 16:53:33 +00007164 Trmp, TrmpAddr, 0, false, false, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007165
Owen Anderson825b72b2009-08-11 20:47:22 +00007166 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7167 DAG.getConstant(1, MVT::i32));
David Greene67c9d422010-02-15 16:53:33 +00007168 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 1,
7169 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007170
Chris Lattnera62fe662010-02-05 19:20:30 +00007171 const unsigned char JMP = 0xE9; // jmp <32bit dst> opcode.
Owen Anderson825b72b2009-08-11 20:47:22 +00007172 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7173 DAG.getConstant(5, MVT::i32));
7174 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
David Greene67c9d422010-02-15 16:53:33 +00007175 TrmpAddr, 5, false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007176
Owen Anderson825b72b2009-08-11 20:47:22 +00007177 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7178 DAG.getConstant(6, MVT::i32));
David Greene67c9d422010-02-15 16:53:33 +00007179 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr, TrmpAddr, 6,
7180 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007181
Dan Gohman475871a2008-07-27 21:46:04 +00007182 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00007183 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007184 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007185 }
7186}
7187
Dan Gohmand858e902010-04-17 15:26:15 +00007188SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op,
7189 SelectionDAG &DAG) const {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007190 /*
7191 The rounding mode is in bits 11:10 of FPSR, and has the following
7192 settings:
7193 00 Round to nearest
7194 01 Round to -inf
7195 10 Round to +inf
7196 11 Round to 0
7197
7198 FLT_ROUNDS, on the other hand, expects the following:
7199 -1 Undefined
7200 0 Round to 0
7201 1 Round to nearest
7202 2 Round to +inf
7203 3 Round to -inf
7204
7205 To perform the conversion, we do:
7206 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
7207 */
7208
7209 MachineFunction &MF = DAG.getMachineFunction();
7210 const TargetMachine &TM = MF.getTarget();
7211 const TargetFrameInfo &TFI = *TM.getFrameInfo();
7212 unsigned StackAlignment = TFI.getStackAlignment();
Owen Andersone50ed302009-08-10 22:56:29 +00007213 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007214 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007215
7216 // Save FP Control Word to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00007217 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007218 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007219
Owen Anderson825b72b2009-08-11 20:47:22 +00007220 SDValue Chain = DAG.getNode(X86ISD::FNSTCW16m, dl, MVT::Other,
Evan Cheng8a186ae2008-09-24 23:26:36 +00007221 DAG.getEntryNode(), StackSlot);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007222
7223 // Load FP Control Word from stack slot
David Greene67c9d422010-02-15 16:53:33 +00007224 SDValue CWD = DAG.getLoad(MVT::i16, dl, Chain, StackSlot, NULL, 0,
7225 false, false, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007226
7227 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00007228 SDValue CWD1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00007229 DAG.getNode(ISD::SRL, dl, MVT::i16,
7230 DAG.getNode(ISD::AND, dl, MVT::i16,
7231 CWD, DAG.getConstant(0x800, MVT::i16)),
7232 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +00007233 SDValue CWD2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00007234 DAG.getNode(ISD::SRL, dl, MVT::i16,
7235 DAG.getNode(ISD::AND, dl, MVT::i16,
7236 CWD, DAG.getConstant(0x400, MVT::i16)),
7237 DAG.getConstant(9, MVT::i8));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007238
Dan Gohman475871a2008-07-27 21:46:04 +00007239 SDValue RetVal =
Owen Anderson825b72b2009-08-11 20:47:22 +00007240 DAG.getNode(ISD::AND, dl, MVT::i16,
7241 DAG.getNode(ISD::ADD, dl, MVT::i16,
7242 DAG.getNode(ISD::OR, dl, MVT::i16, CWD1, CWD2),
7243 DAG.getConstant(1, MVT::i16)),
7244 DAG.getConstant(3, MVT::i16));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007245
7246
Duncan Sands83ec4b62008-06-06 12:08:01 +00007247 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesenb300d2a2009-02-07 00:55:49 +00007248 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007249}
7250
Dan Gohmand858e902010-04-17 15:26:15 +00007251SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007252 EVT VT = Op.getValueType();
7253 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007254 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007255 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00007256
7257 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007258 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +00007259 // Zero extend to i32 since there is not an i8 bsr.
Owen Anderson825b72b2009-08-11 20:47:22 +00007260 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00007261 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007262 }
Evan Cheng18efe262007-12-14 02:13:44 +00007263
Evan Cheng152804e2007-12-14 08:30:15 +00007264 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00007265 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007266 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00007267
7268 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007269 SDValue Ops[] = {
7270 Op,
7271 DAG.getConstant(NumBits+NumBits-1, OpVT),
7272 DAG.getConstant(X86::COND_E, MVT::i8),
7273 Op.getValue(1)
7274 };
7275 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00007276
7277 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +00007278 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +00007279
Owen Anderson825b72b2009-08-11 20:47:22 +00007280 if (VT == MVT::i8)
7281 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007282 return Op;
7283}
7284
Dan Gohmand858e902010-04-17 15:26:15 +00007285SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007286 EVT VT = Op.getValueType();
7287 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007288 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007289 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00007290
7291 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007292 if (VT == MVT::i8) {
7293 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00007294 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007295 }
Evan Cheng152804e2007-12-14 08:30:15 +00007296
7297 // Issue a bsf (scan bits forward) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00007298 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007299 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00007300
7301 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007302 SDValue Ops[] = {
7303 Op,
7304 DAG.getConstant(NumBits, OpVT),
7305 DAG.getConstant(X86::COND_E, MVT::i8),
7306 Op.getValue(1)
7307 };
7308 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00007309
Owen Anderson825b72b2009-08-11 20:47:22 +00007310 if (VT == MVT::i8)
7311 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007312 return Op;
7313}
7314
Dan Gohmand858e902010-04-17 15:26:15 +00007315SDValue X86TargetLowering::LowerMUL_V2I64(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007316 EVT VT = Op.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00007317 assert(VT == MVT::v2i64 && "Only know how to lower V2I64 multiply");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007318 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00007319
Mon P Wangaf9b9522008-12-18 21:42:19 +00007320 // ulong2 Ahi = __builtin_ia32_psrlqi128( a, 32);
7321 // ulong2 Bhi = __builtin_ia32_psrlqi128( b, 32);
7322 // ulong2 AloBlo = __builtin_ia32_pmuludq128( a, b );
7323 // ulong2 AloBhi = __builtin_ia32_pmuludq128( a, Bhi );
7324 // ulong2 AhiBlo = __builtin_ia32_pmuludq128( Ahi, b );
7325 //
7326 // AloBhi = __builtin_ia32_psllqi128( AloBhi, 32 );
7327 // AhiBlo = __builtin_ia32_psllqi128( AhiBlo, 32 );
7328 // return AloBlo + AloBhi + AhiBlo;
7329
7330 SDValue A = Op.getOperand(0);
7331 SDValue B = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00007332
Dale Johannesene4d209d2009-02-03 20:21:25 +00007333 SDValue Ahi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007334 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
7335 A, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007336 SDValue Bhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007337 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
7338 B, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007339 SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007340 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00007341 A, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007342 SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007343 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00007344 A, Bhi);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007345 SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007346 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00007347 Ahi, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007348 AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007349 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
7350 AloBhi, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007351 AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007352 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
7353 AhiBlo, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007354 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
7355 Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +00007356 return Res;
7357}
7358
7359
Dan Gohmand858e902010-04-17 15:26:15 +00007360SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) const {
Bill Wendling74c37652008-12-09 22:08:41 +00007361 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
7362 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +00007363 // looks for this combo and may remove the "setcc" instruction if the "setcc"
7364 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +00007365 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +00007366 SDValue LHS = N->getOperand(0);
7367 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +00007368 unsigned BaseOp = 0;
7369 unsigned Cond = 0;
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007370 DebugLoc dl = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +00007371
7372 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007373 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling74c37652008-12-09 22:08:41 +00007374 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +00007375 // A subtract of one will be selected as a INC. Note that INC doesn't
7376 // set CF, so we can't do this for UADDO.
7377 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
7378 if (C->getAPIntValue() == 1) {
7379 BaseOp = X86ISD::INC;
7380 Cond = X86::COND_O;
7381 break;
7382 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007383 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +00007384 Cond = X86::COND_O;
7385 break;
7386 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007387 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +00007388 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00007389 break;
7390 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +00007391 // A subtract of one will be selected as a DEC. Note that DEC doesn't
7392 // set CF, so we can't do this for USUBO.
7393 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
7394 if (C->getAPIntValue() == 1) {
7395 BaseOp = X86ISD::DEC;
7396 Cond = X86::COND_O;
7397 break;
7398 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007399 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +00007400 Cond = X86::COND_O;
7401 break;
7402 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007403 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +00007404 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00007405 break;
7406 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00007407 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +00007408 Cond = X86::COND_O;
7409 break;
7410 case ISD::UMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00007411 BaseOp = X86ISD::UMUL;
Dan Gohman653456c2009-01-07 00:15:08 +00007412 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00007413 break;
7414 }
Bill Wendling3fafd932008-11-26 22:37:40 +00007415
Bill Wendling61edeb52008-12-02 01:06:39 +00007416 // Also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00007417 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007418 SDValue Sum = DAG.getNode(BaseOp, dl, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +00007419
Bill Wendling61edeb52008-12-02 01:06:39 +00007420 SDValue SetCC =
Dale Johannesene4d209d2009-02-03 20:21:25 +00007421 DAG.getNode(X86ISD::SETCC, dl, N->getValueType(1),
Owen Anderson825b72b2009-08-11 20:47:22 +00007422 DAG.getConstant(Cond, MVT::i32), SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +00007423
Bill Wendling61edeb52008-12-02 01:06:39 +00007424 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), SetCC);
7425 return Sum;
Bill Wendling41ea7e72008-11-24 19:21:46 +00007426}
7427
Dan Gohmand858e902010-04-17 15:26:15 +00007428SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007429 EVT T = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007430 DebugLoc dl = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +00007431 unsigned Reg = 0;
7432 unsigned size = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00007433 switch(T.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00007434 default:
7435 assert(false && "Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00007436 case MVT::i8: Reg = X86::AL; size = 1; break;
7437 case MVT::i16: Reg = X86::AX; size = 2; break;
7438 case MVT::i32: Reg = X86::EAX; size = 4; break;
7439 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +00007440 assert(Subtarget->is64Bit() && "Node not type legal!");
7441 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +00007442 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00007443 }
Dale Johannesendd64c412009-02-04 00:33:20 +00007444 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), dl, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +00007445 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +00007446 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +00007447 Op.getOperand(1),
7448 Op.getOperand(3),
Owen Anderson825b72b2009-08-11 20:47:22 +00007449 DAG.getTargetConstant(size, MVT::i8),
Evan Cheng8a186ae2008-09-24 23:26:36 +00007450 cpIn.getValue(1) };
Owen Anderson825b72b2009-08-11 20:47:22 +00007451 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007452 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG_DAG, dl, Tys, Ops, 5);
Scott Michelfdc40a02009-02-17 22:15:04 +00007453 SDValue cpOut =
Dale Johannesendd64c412009-02-04 00:33:20 +00007454 DAG.getCopyFromReg(Result.getValue(0), dl, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +00007455 return cpOut;
7456}
7457
Duncan Sands1607f052008-12-01 11:39:25 +00007458SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00007459 SelectionDAG &DAG) const {
Duncan Sands1607f052008-12-01 11:39:25 +00007460 assert(Subtarget->is64Bit() && "Result not type legalized?");
Owen Anderson825b72b2009-08-11 20:47:22 +00007461 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00007462 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007463 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +00007464 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007465 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
7466 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +00007467 rax.getValue(2));
Owen Anderson825b72b2009-08-11 20:47:22 +00007468 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
7469 DAG.getConstant(32, MVT::i8));
Duncan Sands1607f052008-12-01 11:39:25 +00007470 SDValue Ops[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +00007471 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +00007472 rdx.getValue(1)
7473 };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007474 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007475}
7476
Dale Johannesen7d07b482010-05-21 00:52:33 +00007477SDValue X86TargetLowering::LowerBIT_CONVERT(SDValue Op,
7478 SelectionDAG &DAG) const {
7479 EVT SrcVT = Op.getOperand(0).getValueType();
7480 EVT DstVT = Op.getValueType();
7481 assert((Subtarget->is64Bit() && !Subtarget->hasSSE2() &&
7482 Subtarget->hasMMX() && !DisableMMX) &&
7483 "Unexpected custom BIT_CONVERT");
7484 assert((DstVT == MVT::i64 ||
7485 (DstVT.isVector() && DstVT.getSizeInBits()==64)) &&
7486 "Unexpected custom BIT_CONVERT");
7487 // i64 <=> MMX conversions are Legal.
7488 if (SrcVT==MVT::i64 && DstVT.isVector())
7489 return Op;
7490 if (DstVT==MVT::i64 && SrcVT.isVector())
7491 return Op;
Dale Johannesene39859a2010-05-21 18:40:15 +00007492 // MMX <=> MMX conversions are Legal.
7493 if (SrcVT.isVector() && DstVT.isVector())
7494 return Op;
Dale Johannesen7d07b482010-05-21 00:52:33 +00007495 // All other conversions need to be expanded.
7496 return SDValue();
7497}
Dan Gohmand858e902010-04-17 15:26:15 +00007498SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen71d1bf52008-09-29 22:25:26 +00007499 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +00007500 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007501 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007502 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +00007503 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007504 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007505 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +00007506 Node->getOperand(0),
7507 Node->getOperand(1), negOp,
7508 cast<AtomicSDNode>(Node)->getSrcValue(),
7509 cast<AtomicSDNode>(Node)->getAlignment());
Mon P Wang63307c32008-05-05 19:05:59 +00007510}
7511
Evan Cheng0db9fe62006-04-25 20:13:52 +00007512/// LowerOperation - Provide custom lowering hooks for some operations.
7513///
Dan Gohmand858e902010-04-17 15:26:15 +00007514SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007515 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007516 default: llvm_unreachable("Should not custom lower this!");
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007517 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
7518 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007519 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00007520 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007521 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
7522 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
7523 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
7524 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
7525 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
7526 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007527 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +00007528 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Dan Gohmanf705adb2009-10-30 01:28:02 +00007529 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007530 case ISD::SHL_PARTS:
7531 case ISD::SRA_PARTS:
7532 case ISD::SRL_PARTS: return LowerShift(Op, DAG);
7533 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007534 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007535 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00007536 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007537 case ISD::FABS: return LowerFABS(Op, DAG);
7538 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +00007539 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00007540 case ISD::SETCC: return LowerSETCC(Op, DAG);
Nate Begeman30a0de92008-07-17 16:51:19 +00007541 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00007542 case ISD::SELECT: return LowerSELECT(Op, DAG);
7543 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007544 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007545 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +00007546 case ISD::VAARG: return LowerVAARG(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +00007547 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007548 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00007549 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
7550 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007551 case ISD::FRAME_TO_ARGS_OFFSET:
7552 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00007553 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007554 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007555 case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00007556 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +00007557 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
7558 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Mon P Wangaf9b9522008-12-18 21:42:19 +00007559 case ISD::MUL: return LowerMUL_V2I64(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +00007560 case ISD::SADDO:
7561 case ISD::UADDO:
7562 case ISD::SSUBO:
7563 case ISD::USUBO:
7564 case ISD::SMULO:
7565 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +00007566 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Dale Johannesen7d07b482010-05-21 00:52:33 +00007567 case ISD::BIT_CONVERT: return LowerBIT_CONVERT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007568 }
Chris Lattner27a6c732007-11-24 07:07:01 +00007569}
7570
Duncan Sands1607f052008-12-01 11:39:25 +00007571void X86TargetLowering::
7572ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00007573 SelectionDAG &DAG, unsigned NewOp) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007574 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007575 DebugLoc dl = Node->getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00007576 assert (T == MVT::i64 && "Only know how to expand i64 atomics");
Duncan Sands1607f052008-12-01 11:39:25 +00007577
7578 SDValue Chain = Node->getOperand(0);
7579 SDValue In1 = Node->getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007580 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007581 Node->getOperand(2), DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00007582 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007583 Node->getOperand(2), DAG.getIntPtrConstant(1));
Dan Gohmanc76909a2009-09-25 20:36:54 +00007584 SDValue Ops[] = { Chain, In1, In2L, In2H };
Owen Anderson825b72b2009-08-11 20:47:22 +00007585 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dan Gohmanc76909a2009-09-25 20:36:54 +00007586 SDValue Result =
7587 DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops, 4, MVT::i64,
7588 cast<MemSDNode>(Node)->getMemOperand());
Duncan Sands1607f052008-12-01 11:39:25 +00007589 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Owen Anderson825b72b2009-08-11 20:47:22 +00007590 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007591 Results.push_back(Result.getValue(2));
7592}
7593
Duncan Sands126d9072008-07-04 11:47:58 +00007594/// ReplaceNodeResults - Replace a node with an illegal result type
7595/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00007596void X86TargetLowering::ReplaceNodeResults(SDNode *N,
7597 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00007598 SelectionDAG &DAG) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007599 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +00007600 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +00007601 default:
Duncan Sands1607f052008-12-01 11:39:25 +00007602 assert(false && "Do not know how to custom type legalize this operation!");
7603 return;
7604 case ISD::FP_TO_SINT: {
Eli Friedman948e95a2009-05-23 09:59:16 +00007605 std::pair<SDValue,SDValue> Vals =
7606 FP_TO_INTHelper(SDValue(N, 0), DAG, true);
Duncan Sands1607f052008-12-01 11:39:25 +00007607 SDValue FIST = Vals.first, StackSlot = Vals.second;
7608 if (FIST.getNode() != 0) {
Owen Andersone50ed302009-08-10 22:56:29 +00007609 EVT VT = N->getValueType(0);
Duncan Sands1607f052008-12-01 11:39:25 +00007610 // Return a load from the stack slot.
David Greene67c9d422010-02-15 16:53:33 +00007611 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot, NULL, 0,
7612 false, false, 0));
Duncan Sands1607f052008-12-01 11:39:25 +00007613 }
7614 return;
7615 }
7616 case ISD::READCYCLECOUNTER: {
Owen Anderson825b72b2009-08-11 20:47:22 +00007617 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00007618 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007619 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007620 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +00007621 rd.getValue(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00007622 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007623 eax.getValue(2));
7624 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
7625 SDValue Ops[] = { eax, edx };
Owen Anderson825b72b2009-08-11 20:47:22 +00007626 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007627 Results.push_back(edx.getValue(1));
7628 return;
7629 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007630 case ISD::ATOMIC_CMP_SWAP: {
Owen Andersone50ed302009-08-10 22:56:29 +00007631 EVT T = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007632 assert (T == MVT::i64 && "Only know how to expand i64 Cmp and Swap");
Duncan Sands1607f052008-12-01 11:39:25 +00007633 SDValue cpInL, cpInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00007634 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
7635 DAG.getConstant(0, MVT::i32));
7636 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
7637 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00007638 cpInL = DAG.getCopyToReg(N->getOperand(0), dl, X86::EAX, cpInL, SDValue());
7639 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl, X86::EDX, cpInH,
Duncan Sands1607f052008-12-01 11:39:25 +00007640 cpInL.getValue(1));
7641 SDValue swapInL, swapInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00007642 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
7643 DAG.getConstant(0, MVT::i32));
7644 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
7645 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00007646 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl, X86::EBX, swapInL,
Duncan Sands1607f052008-12-01 11:39:25 +00007647 cpInH.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00007648 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl, X86::ECX, swapInH,
Duncan Sands1607f052008-12-01 11:39:25 +00007649 swapInL.getValue(1));
7650 SDValue Ops[] = { swapInH.getValue(0),
7651 N->getOperand(1),
7652 swapInH.getValue(1) };
Owen Anderson825b72b2009-08-11 20:47:22 +00007653 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007654 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG8_DAG, dl, Tys, Ops, 3);
Dale Johannesendd64c412009-02-04 00:33:20 +00007655 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl, X86::EAX,
Owen Anderson825b72b2009-08-11 20:47:22 +00007656 MVT::i32, Result.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00007657 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl, X86::EDX,
Owen Anderson825b72b2009-08-11 20:47:22 +00007658 MVT::i32, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +00007659 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Owen Anderson825b72b2009-08-11 20:47:22 +00007660 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007661 Results.push_back(cpOutH.getValue(1));
7662 return;
7663 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007664 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands1607f052008-12-01 11:39:25 +00007665 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
7666 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007667 case ISD::ATOMIC_LOAD_AND:
Duncan Sands1607f052008-12-01 11:39:25 +00007668 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
7669 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007670 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands1607f052008-12-01 11:39:25 +00007671 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
7672 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007673 case ISD::ATOMIC_LOAD_OR:
Duncan Sands1607f052008-12-01 11:39:25 +00007674 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
7675 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007676 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands1607f052008-12-01 11:39:25 +00007677 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
7678 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007679 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands1607f052008-12-01 11:39:25 +00007680 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
7681 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007682 case ISD::ATOMIC_SWAP:
Duncan Sands1607f052008-12-01 11:39:25 +00007683 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
7684 return;
Chris Lattner27a6c732007-11-24 07:07:01 +00007685 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00007686}
7687
Evan Cheng72261582005-12-20 06:22:03 +00007688const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
7689 switch (Opcode) {
7690 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +00007691 case X86ISD::BSF: return "X86ISD::BSF";
7692 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +00007693 case X86ISD::SHLD: return "X86ISD::SHLD";
7694 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +00007695 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +00007696 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +00007697 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +00007698 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +00007699 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +00007700 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +00007701 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
7702 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
7703 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +00007704 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +00007705 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +00007706 case X86ISD::CALL: return "X86ISD::CALL";
Evan Cheng72261582005-12-20 06:22:03 +00007707 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +00007708 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +00007709 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +00007710 case X86ISD::COMI: return "X86ISD::COMI";
7711 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +00007712 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Chengad9c0a32009-12-15 00:53:42 +00007713 case X86ISD::SETCC_CARRY: return "X86ISD::SETCC_CARRY";
Evan Cheng72261582005-12-20 06:22:03 +00007714 case X86ISD::CMOV: return "X86ISD::CMOV";
7715 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +00007716 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +00007717 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
7718 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +00007719 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +00007720 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +00007721 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +00007722 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +00007723 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +00007724 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
7725 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +00007726 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00007727 case X86ISD::MMX_PINSRW: return "X86ISD::MMX_PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +00007728 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Evan Cheng8ca29322006-11-10 21:43:37 +00007729 case X86ISD::FMAX: return "X86ISD::FMAX";
7730 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +00007731 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
7732 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007733 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Rafael Espindola094fad32009-04-08 21:14:34 +00007734 case X86ISD::SegmentBaseAddress: return "X86ISD::SegmentBaseAddress";
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007735 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00007736 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007737 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng7e2ff772008-05-08 00:57:18 +00007738 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
7739 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007740 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
7741 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
7742 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
7743 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
7744 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
7745 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +00007746 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
7747 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Evan Chengf26ffe92008-05-29 08:22:04 +00007748 case X86ISD::VSHL: return "X86ISD::VSHL";
7749 case X86ISD::VSRL: return "X86ISD::VSRL";
Nate Begeman30a0de92008-07-17 16:51:19 +00007750 case X86ISD::CMPPD: return "X86ISD::CMPPD";
7751 case X86ISD::CMPPS: return "X86ISD::CMPPS";
7752 case X86ISD::PCMPEQB: return "X86ISD::PCMPEQB";
7753 case X86ISD::PCMPEQW: return "X86ISD::PCMPEQW";
7754 case X86ISD::PCMPEQD: return "X86ISD::PCMPEQD";
7755 case X86ISD::PCMPEQQ: return "X86ISD::PCMPEQQ";
7756 case X86ISD::PCMPGTB: return "X86ISD::PCMPGTB";
7757 case X86ISD::PCMPGTW: return "X86ISD::PCMPGTW";
7758 case X86ISD::PCMPGTD: return "X86ISD::PCMPGTD";
7759 case X86ISD::PCMPGTQ: return "X86ISD::PCMPGTQ";
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007760 case X86ISD::ADD: return "X86ISD::ADD";
7761 case X86ISD::SUB: return "X86ISD::SUB";
Bill Wendlingd350e022008-12-12 21:15:41 +00007762 case X86ISD::SMUL: return "X86ISD::SMUL";
7763 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +00007764 case X86ISD::INC: return "X86ISD::INC";
7765 case X86ISD::DEC: return "X86ISD::DEC";
Dan Gohmane220c4b2009-09-18 19:59:53 +00007766 case X86ISD::OR: return "X86ISD::OR";
7767 case X86ISD::XOR: return "X86ISD::XOR";
7768 case X86ISD::AND: return "X86ISD::AND";
Evan Cheng73f24c92009-03-30 21:36:47 +00007769 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Eric Christopher71c67532009-07-29 00:28:05 +00007770 case X86ISD::PTEST: return "X86ISD::PTEST";
Dan Gohmand6708ea2009-08-15 01:38:56 +00007771 case X86ISD::VASTART_SAVE_XMM_REGS: return "X86ISD::VASTART_SAVE_XMM_REGS";
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00007772 case X86ISD::MINGW_ALLOCA: return "X86ISD::MINGW_ALLOCA";
Evan Cheng72261582005-12-20 06:22:03 +00007773 }
7774}
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007775
Chris Lattnerc9addb72007-03-30 23:15:24 +00007776// isLegalAddressingMode - Return true if the addressing mode represented
7777// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00007778bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerc9addb72007-03-30 23:15:24 +00007779 const Type *Ty) const {
7780 // X86 supports extremely general addressing modes.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007781 CodeModel::Model M = getTargetMachine().getCodeModel();
Scott Michelfdc40a02009-02-17 22:15:04 +00007782
Chris Lattnerc9addb72007-03-30 23:15:24 +00007783 // X86 allows a sign-extended 32-bit immediate field as a displacement.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007784 if (!X86::isOffsetSuitableForCodeModel(AM.BaseOffs, M, AM.BaseGV != NULL))
Chris Lattnerc9addb72007-03-30 23:15:24 +00007785 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00007786
Chris Lattnerc9addb72007-03-30 23:15:24 +00007787 if (AM.BaseGV) {
Chris Lattnerdfed4132009-07-10 07:38:24 +00007788 unsigned GVFlags =
7789 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007790
Chris Lattnerdfed4132009-07-10 07:38:24 +00007791 // If a reference to this global requires an extra load, we can't fold it.
7792 if (isGlobalStubReference(GVFlags))
Chris Lattnerc9addb72007-03-30 23:15:24 +00007793 return false;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007794
Chris Lattnerdfed4132009-07-10 07:38:24 +00007795 // If BaseGV requires a register for the PIC base, we cannot also have a
7796 // BaseReg specified.
7797 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen203af582008-12-05 21:47:27 +00007798 return false;
Evan Cheng52787842007-08-01 23:46:47 +00007799
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007800 // If lower 4G is not available, then we must use rip-relative addressing.
7801 if (Subtarget->is64Bit() && (AM.BaseOffs || AM.Scale > 1))
7802 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00007803 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007804
Chris Lattnerc9addb72007-03-30 23:15:24 +00007805 switch (AM.Scale) {
7806 case 0:
7807 case 1:
7808 case 2:
7809 case 4:
7810 case 8:
7811 // These scales always work.
7812 break;
7813 case 3:
7814 case 5:
7815 case 9:
7816 // These scales are formed with basereg+scalereg. Only accept if there is
7817 // no basereg yet.
7818 if (AM.HasBaseReg)
7819 return false;
7820 break;
7821 default: // Other stuff never works.
7822 return false;
7823 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007824
Chris Lattnerc9addb72007-03-30 23:15:24 +00007825 return true;
7826}
7827
7828
Evan Cheng2bd122c2007-10-26 01:56:11 +00007829bool X86TargetLowering::isTruncateFree(const Type *Ty1, const Type *Ty2) const {
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00007830 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
Evan Cheng2bd122c2007-10-26 01:56:11 +00007831 return false;
Evan Chenge127a732007-10-29 07:57:50 +00007832 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
7833 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00007834 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +00007835 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +00007836 return true;
Evan Cheng2bd122c2007-10-26 01:56:11 +00007837}
7838
Owen Andersone50ed302009-08-10 22:56:29 +00007839bool X86TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00007840 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007841 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007842 unsigned NumBits1 = VT1.getSizeInBits();
7843 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00007844 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007845 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +00007846 return true;
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007847}
Evan Cheng2bd122c2007-10-26 01:56:11 +00007848
Dan Gohman97121ba2009-04-08 00:15:30 +00007849bool X86TargetLowering::isZExtFree(const Type *Ty1, const Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00007850 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00007851 return Ty1->isIntegerTy(32) && Ty2->isIntegerTy(64) && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00007852}
7853
Owen Andersone50ed302009-08-10 22:56:29 +00007854bool X86TargetLowering::isZExtFree(EVT VT1, EVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00007855 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00007856 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00007857}
7858
Owen Andersone50ed302009-08-10 22:56:29 +00007859bool X86TargetLowering::isNarrowingProfitable(EVT VT1, EVT VT2) const {
Evan Cheng8b944d32009-05-28 00:35:15 +00007860 // i16 instructions are longer (0x66 prefix) and potentially slower.
Owen Anderson825b72b2009-08-11 20:47:22 +00007861 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
Evan Cheng8b944d32009-05-28 00:35:15 +00007862}
7863
Evan Cheng60c07e12006-07-05 22:17:51 +00007864/// isShuffleMaskLegal - Targets can use this to indicate that they only
7865/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
7866/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
7867/// are assumed to be legal.
7868bool
Eric Christopherfd179292009-08-27 18:07:15 +00007869X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
Owen Andersone50ed302009-08-10 22:56:29 +00007870 EVT VT) const {
Eric Christophercff6f852010-04-15 01:40:20 +00007871 // Very little shuffling can be done for 64-bit vectors right now.
Nate Begeman9008ca62009-04-27 18:41:29 +00007872 if (VT.getSizeInBits() == 64)
Eric Christophercff6f852010-04-15 01:40:20 +00007873 return isPALIGNRMask(M, VT, Subtarget->hasSSSE3());
Nate Begeman9008ca62009-04-27 18:41:29 +00007874
Nate Begemana09008b2009-10-19 02:17:23 +00007875 // FIXME: pshufb, blends, shifts.
Nate Begeman9008ca62009-04-27 18:41:29 +00007876 return (VT.getVectorNumElements() == 2 ||
7877 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
7878 isMOVLMask(M, VT) ||
7879 isSHUFPMask(M, VT) ||
7880 isPSHUFDMask(M, VT) ||
7881 isPSHUFHWMask(M, VT) ||
7882 isPSHUFLWMask(M, VT) ||
Nate Begemana09008b2009-10-19 02:17:23 +00007883 isPALIGNRMask(M, VT, Subtarget->hasSSSE3()) ||
Nate Begeman9008ca62009-04-27 18:41:29 +00007884 isUNPCKLMask(M, VT) ||
7885 isUNPCKHMask(M, VT) ||
7886 isUNPCKL_v_undef_Mask(M, VT) ||
7887 isUNPCKH_v_undef_Mask(M, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00007888}
7889
Dan Gohman7d8143f2008-04-09 20:09:42 +00007890bool
Nate Begeman5a5ca152009-04-29 05:20:52 +00007891X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersone50ed302009-08-10 22:56:29 +00007892 EVT VT) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00007893 unsigned NumElts = VT.getVectorNumElements();
7894 // FIXME: This collection of masks seems suspect.
7895 if (NumElts == 2)
7896 return true;
7897 if (NumElts == 4 && VT.getSizeInBits() == 128) {
7898 return (isMOVLMask(Mask, VT) ||
7899 isCommutedMOVLMask(Mask, VT, true) ||
7900 isSHUFPMask(Mask, VT) ||
7901 isCommutedSHUFPMask(Mask, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00007902 }
7903 return false;
7904}
7905
7906//===----------------------------------------------------------------------===//
7907// X86 Scheduler Hooks
7908//===----------------------------------------------------------------------===//
7909
Mon P Wang63307c32008-05-05 19:05:59 +00007910// private utility function
7911MachineBasicBlock *
7912X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
7913 MachineBasicBlock *MBB,
7914 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007915 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007916 unsigned LoadOpc,
7917 unsigned CXchgOpc,
7918 unsigned copyOpc,
7919 unsigned notOpc,
7920 unsigned EAXreg,
7921 TargetRegisterClass *RC,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007922 bool invSrc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00007923 // For the atomic bitwise operator, we generate
7924 // thisMBB:
7925 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00007926 // ld t1 = [bitinstr.addr]
7927 // op t2 = t1, [bitinstr.val]
7928 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00007929 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
7930 // bz newMBB
7931 // fallthrough -->nextMBB
7932 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7933 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007934 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00007935 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00007936
Mon P Wang63307c32008-05-05 19:05:59 +00007937 /// First build the CFG
7938 MachineFunction *F = MBB->getParent();
7939 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007940 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
7941 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
7942 F->insert(MBBIter, newMBB);
7943 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007944
Mon P Wang63307c32008-05-05 19:05:59 +00007945 // Move all successors to thisMBB to nextMBB
7946 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007947
Mon P Wang63307c32008-05-05 19:05:59 +00007948 // Update thisMBB to fall through to newMBB
7949 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007950
Mon P Wang63307c32008-05-05 19:05:59 +00007951 // newMBB jumps to itself and fall through to nextMBB
7952 newMBB->addSuccessor(nextMBB);
7953 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007954
Mon P Wang63307c32008-05-05 19:05:59 +00007955 // Insert instructions into newMBB based on incoming instruction
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007956 assert(bInstr->getNumOperands() < X86AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00007957 "unexpected number of operands");
Dale Johannesene4d209d2009-02-03 20:21:25 +00007958 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00007959 MachineOperand& destOper = bInstr->getOperand(0);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007960 MachineOperand* argOpers[2 + X86AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00007961 int numArgs = bInstr->getNumOperands() - 1;
7962 for (int i=0; i < numArgs; ++i)
7963 argOpers[i] = &bInstr->getOperand(i+1);
7964
7965 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007966 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
7967 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00007968
Dale Johannesen140be2d2008-08-19 18:47:28 +00007969 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007970 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00007971 for (int i=0; i <= lastAddrIndx; ++i)
7972 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007973
Dale Johannesen140be2d2008-08-19 18:47:28 +00007974 unsigned tt = F->getRegInfo().createVirtualRegister(RC);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007975 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007976 MIB = BuildMI(newMBB, dl, TII->get(notOpc), tt).addReg(t1);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007977 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007978 else
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007979 tt = t1;
7980
Dale Johannesen140be2d2008-08-19 18:47:28 +00007981 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmand735b802008-10-03 15:45:36 +00007982 assert((argOpers[valArgIndx]->isReg() ||
7983 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00007984 "invalid operand");
Dan Gohmand735b802008-10-03 15:45:36 +00007985 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00007986 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00007987 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00007988 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007989 MIB.addReg(tt);
Mon P Wang63307c32008-05-05 19:05:59 +00007990 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007991
Dale Johannesene4d209d2009-02-03 20:21:25 +00007992 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), EAXreg);
Mon P Wangab3e7472008-05-05 22:56:23 +00007993 MIB.addReg(t1);
Scott Michelfdc40a02009-02-17 22:15:04 +00007994
Dale Johannesene4d209d2009-02-03 20:21:25 +00007995 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang63307c32008-05-05 19:05:59 +00007996 for (int i=0; i <= lastAddrIndx; ++i)
7997 (*MIB).addOperand(*argOpers[i]);
7998 MIB.addReg(t2);
Mon P Wangf5952662008-07-17 04:54:06 +00007999 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00008000 (*MIB).setMemRefs(bInstr->memoperands_begin(),
8001 bInstr->memoperands_end());
Mon P Wangf5952662008-07-17 04:54:06 +00008002
Dale Johannesene4d209d2009-02-03 20:21:25 +00008003 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), destOper.getReg());
Dale Johannesen140be2d2008-08-19 18:47:28 +00008004 MIB.addReg(EAXreg);
Scott Michelfdc40a02009-02-17 22:15:04 +00008005
Mon P Wang63307c32008-05-05 19:05:59 +00008006 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00008007 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00008008
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008009 F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00008010 return nextMBB;
8011}
8012
Dale Johannesen1b54c7f2008-10-03 19:41:08 +00008013// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang63307c32008-05-05 19:05:59 +00008014MachineBasicBlock *
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008015X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
8016 MachineBasicBlock *MBB,
8017 unsigned regOpcL,
8018 unsigned regOpcH,
8019 unsigned immOpcL,
8020 unsigned immOpcH,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00008021 bool invSrc) const {
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008022 // For the atomic bitwise operator, we generate
8023 // thisMBB (instructions are in pairs, except cmpxchg8b)
8024 // ld t1,t2 = [bitinstr.addr]
8025 // newMBB:
8026 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
8027 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen880ae362008-10-03 22:25:52 +00008028 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008029 // mov ECX, EBX <- t5, t6
8030 // mov EAX, EDX <- t1, t2
8031 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
8032 // mov t3, t4 <- EAX, EDX
8033 // bz newMBB
8034 // result in out1, out2
8035 // fallthrough -->nextMBB
8036
8037 const TargetRegisterClass *RC = X86::GR32RegisterClass;
8038 const unsigned LoadOpc = X86::MOV32rm;
8039 const unsigned copyOpc = X86::MOV32rr;
8040 const unsigned NotOpc = X86::NOT32r;
8041 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8042 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
8043 MachineFunction::iterator MBBIter = MBB;
8044 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00008045
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008046 /// First build the CFG
8047 MachineFunction *F = MBB->getParent();
8048 MachineBasicBlock *thisMBB = MBB;
8049 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
8050 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
8051 F->insert(MBBIter, newMBB);
8052 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008053
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008054 // Move all successors to thisMBB to nextMBB
8055 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008056
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008057 // Update thisMBB to fall through to newMBB
8058 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008059
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008060 // newMBB jumps to itself and fall through to nextMBB
8061 newMBB->addSuccessor(nextMBB);
8062 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008063
Dale Johannesene4d209d2009-02-03 20:21:25 +00008064 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008065 // Insert instructions into newMBB based on incoming instruction
8066 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008067 assert(bInstr->getNumOperands() < X86AddrNumOperands + 14 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00008068 "unexpected number of operands");
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008069 MachineOperand& dest1Oper = bInstr->getOperand(0);
8070 MachineOperand& dest2Oper = bInstr->getOperand(1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008071 MachineOperand* argOpers[2 + X86AddrNumOperands];
Dan Gohman71ea4e52010-05-14 21:01:44 +00008072 for (int i=0; i < 2 + X86AddrNumOperands; ++i) {
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008073 argOpers[i] = &bInstr->getOperand(i+2);
8074
Dan Gohman71ea4e52010-05-14 21:01:44 +00008075 // We use some of the operands multiple times, so conservatively just
8076 // clear any kill flags that might be present.
8077 if (argOpers[i]->isReg() && argOpers[i]->isUse())
8078 argOpers[i]->setIsKill(false);
8079 }
8080
Evan Chengad5b52f2010-01-08 19:14:57 +00008081 // x86 address has 5 operands: base, index, scale, displacement, and segment.
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008082 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
Scott Michelfdc40a02009-02-17 22:15:04 +00008083
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008084 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008085 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008086 for (int i=0; i <= lastAddrIndx; ++i)
8087 (*MIB).addOperand(*argOpers[i]);
8088 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008089 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen880ae362008-10-03 22:25:52 +00008090 // add 4 to displacement.
Rafael Espindola094fad32009-04-08 21:14:34 +00008091 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008092 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen880ae362008-10-03 22:25:52 +00008093 MachineOperand newOp3 = *(argOpers[3]);
8094 if (newOp3.isImm())
8095 newOp3.setImm(newOp3.getImm()+4);
8096 else
8097 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008098 (*MIB).addOperand(newOp3);
Rafael Espindola094fad32009-04-08 21:14:34 +00008099 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008100
8101 // t3/4 are defined later, at the bottom of the loop
8102 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
8103 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008104 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008105 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008106 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008107 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
8108
Evan Cheng306b4ca2010-01-08 23:41:50 +00008109 // The subsequent operations should be using the destination registers of
8110 //the PHI instructions.
Scott Michelfdc40a02009-02-17 22:15:04 +00008111 if (invSrc) {
Evan Cheng306b4ca2010-01-08 23:41:50 +00008112 t1 = F->getRegInfo().createVirtualRegister(RC);
8113 t2 = F->getRegInfo().createVirtualRegister(RC);
8114 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t1).addReg(dest1Oper.getReg());
8115 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t2).addReg(dest2Oper.getReg());
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008116 } else {
Evan Cheng306b4ca2010-01-08 23:41:50 +00008117 t1 = dest1Oper.getReg();
8118 t2 = dest2Oper.getReg();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008119 }
8120
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008121 int valArgIndx = lastAddrIndx + 1;
8122 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendling51b16f42009-05-30 01:09:53 +00008123 argOpers[valArgIndx]->isImm()) &&
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008124 "invalid operand");
8125 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
8126 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008127 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008128 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008129 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008130 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen880ae362008-10-03 22:25:52 +00008131 if (regOpcL != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +00008132 MIB.addReg(t1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008133 (*MIB).addOperand(*argOpers[valArgIndx]);
8134 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00008135 argOpers[valArgIndx]->isReg());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008136 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00008137 argOpers[valArgIndx]->isImm());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008138 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008139 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008140 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008141 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen880ae362008-10-03 22:25:52 +00008142 if (regOpcH != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +00008143 MIB.addReg(t2);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008144 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008145
Dale Johannesene4d209d2009-02-03 20:21:25 +00008146 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EAX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008147 MIB.addReg(t1);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008148 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EDX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008149 MIB.addReg(t2);
8150
Dale Johannesene4d209d2009-02-03 20:21:25 +00008151 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EBX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008152 MIB.addReg(t5);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008153 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::ECX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008154 MIB.addReg(t6);
Scott Michelfdc40a02009-02-17 22:15:04 +00008155
Dale Johannesene4d209d2009-02-03 20:21:25 +00008156 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008157 for (int i=0; i <= lastAddrIndx; ++i)
8158 (*MIB).addOperand(*argOpers[i]);
8159
8160 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00008161 (*MIB).setMemRefs(bInstr->memoperands_begin(),
8162 bInstr->memoperands_end());
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008163
Dale Johannesene4d209d2009-02-03 20:21:25 +00008164 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t3);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008165 MIB.addReg(X86::EAX);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008166 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008167 MIB.addReg(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +00008168
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008169 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00008170 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008171
8172 F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now.
8173 return nextMBB;
8174}
8175
8176// private utility function
8177MachineBasicBlock *
Mon P Wang63307c32008-05-05 19:05:59 +00008178X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
8179 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00008180 unsigned cmovOpc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00008181 // For the atomic min/max operator, we generate
8182 // thisMBB:
8183 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00008184 // ld t1 = [min/max.addr]
Scott Michelfdc40a02009-02-17 22:15:04 +00008185 // mov t2 = [min/max.val]
Mon P Wang63307c32008-05-05 19:05:59 +00008186 // cmp t1, t2
8187 // cmov[cond] t2 = t1
Mon P Wangab3e7472008-05-05 22:56:23 +00008188 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00008189 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
8190 // bz newMBB
8191 // fallthrough -->nextMBB
8192 //
8193 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8194 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008195 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00008196 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00008197
Mon P Wang63307c32008-05-05 19:05:59 +00008198 /// First build the CFG
8199 MachineFunction *F = MBB->getParent();
8200 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008201 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
8202 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
8203 F->insert(MBBIter, newMBB);
8204 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008205
Dan Gohmand6708ea2009-08-15 01:38:56 +00008206 // Move all successors of thisMBB to nextMBB
Mon P Wang63307c32008-05-05 19:05:59 +00008207 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008208
Mon P Wang63307c32008-05-05 19:05:59 +00008209 // Update thisMBB to fall through to newMBB
8210 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008211
Mon P Wang63307c32008-05-05 19:05:59 +00008212 // newMBB jumps to newMBB and fall through to nextMBB
8213 newMBB->addSuccessor(nextMBB);
8214 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008215
Dale Johannesene4d209d2009-02-03 20:21:25 +00008216 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00008217 // Insert instructions into newMBB based on incoming instruction
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008218 assert(mInstr->getNumOperands() < X86AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00008219 "unexpected number of operands");
Mon P Wang63307c32008-05-05 19:05:59 +00008220 MachineOperand& destOper = mInstr->getOperand(0);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008221 MachineOperand* argOpers[2 + X86AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00008222 int numArgs = mInstr->getNumOperands() - 1;
8223 for (int i=0; i < numArgs; ++i)
8224 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michelfdc40a02009-02-17 22:15:04 +00008225
Mon P Wang63307c32008-05-05 19:05:59 +00008226 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008227 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
8228 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00008229
Mon P Wangab3e7472008-05-05 22:56:23 +00008230 unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008231 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00008232 for (int i=0; i <= lastAddrIndx; ++i)
8233 (*MIB).addOperand(*argOpers[i]);
Mon P Wangab3e7472008-05-05 22:56:23 +00008234
Mon P Wang63307c32008-05-05 19:05:59 +00008235 // We only support register and immediate values
Dan Gohmand735b802008-10-03 15:45:36 +00008236 assert((argOpers[valArgIndx]->isReg() ||
8237 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00008238 "invalid operand");
Scott Michelfdc40a02009-02-17 22:15:04 +00008239
8240 unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dan Gohmand735b802008-10-03 15:45:36 +00008241 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008242 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Scott Michelfdc40a02009-02-17 22:15:04 +00008243 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008244 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00008245 (*MIB).addOperand(*argOpers[valArgIndx]);
8246
Dale Johannesene4d209d2009-02-03 20:21:25 +00008247 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), X86::EAX);
Mon P Wangab3e7472008-05-05 22:56:23 +00008248 MIB.addReg(t1);
8249
Dale Johannesene4d209d2009-02-03 20:21:25 +00008250 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang63307c32008-05-05 19:05:59 +00008251 MIB.addReg(t1);
8252 MIB.addReg(t2);
8253
8254 // Generate movc
8255 unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008256 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang63307c32008-05-05 19:05:59 +00008257 MIB.addReg(t2);
8258 MIB.addReg(t1);
8259
8260 // Cmp and exchange if none has modified the memory location
Dale Johannesene4d209d2009-02-03 20:21:25 +00008261 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang63307c32008-05-05 19:05:59 +00008262 for (int i=0; i <= lastAddrIndx; ++i)
8263 (*MIB).addOperand(*argOpers[i]);
8264 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +00008265 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00008266 (*MIB).setMemRefs(mInstr->memoperands_begin(),
8267 mInstr->memoperands_end());
Scott Michelfdc40a02009-02-17 22:15:04 +00008268
Dale Johannesene4d209d2009-02-03 20:21:25 +00008269 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), destOper.getReg());
Mon P Wang63307c32008-05-05 19:05:59 +00008270 MIB.addReg(X86::EAX);
Scott Michelfdc40a02009-02-17 22:15:04 +00008271
Mon P Wang63307c32008-05-05 19:05:59 +00008272 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00008273 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00008274
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008275 F->DeleteMachineInstr(mInstr); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00008276 return nextMBB;
8277}
8278
Eric Christopherf83a5de2009-08-27 18:08:16 +00008279// FIXME: When we get size specific XMM0 registers, i.e. XMM0_V16I8
8280// all of this code can be replaced with that in the .td file.
Dan Gohmand6708ea2009-08-15 01:38:56 +00008281MachineBasicBlock *
Eric Christopherb120ab42009-08-18 22:50:32 +00008282X86TargetLowering::EmitPCMP(MachineInstr *MI, MachineBasicBlock *BB,
Daniel Dunbara279bc32009-09-20 02:20:51 +00008283 unsigned numArgs, bool memArg) const {
Eric Christopherb120ab42009-08-18 22:50:32 +00008284
8285 MachineFunction *F = BB->getParent();
8286 DebugLoc dl = MI->getDebugLoc();
8287 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8288
8289 unsigned Opc;
Evan Chengce319102009-09-19 09:51:03 +00008290 if (memArg)
8291 Opc = numArgs == 3 ? X86::PCMPISTRM128rm : X86::PCMPESTRM128rm;
8292 else
8293 Opc = numArgs == 3 ? X86::PCMPISTRM128rr : X86::PCMPESTRM128rr;
Eric Christopherb120ab42009-08-18 22:50:32 +00008294
8295 MachineInstrBuilder MIB = BuildMI(BB, dl, TII->get(Opc));
8296
8297 for (unsigned i = 0; i < numArgs; ++i) {
8298 MachineOperand &Op = MI->getOperand(i+1);
8299
8300 if (!(Op.isReg() && Op.isImplicit()))
8301 MIB.addOperand(Op);
8302 }
8303
8304 BuildMI(BB, dl, TII->get(X86::MOVAPSrr), MI->getOperand(0).getReg())
8305 .addReg(X86::XMM0);
8306
8307 F->DeleteMachineInstr(MI);
8308
8309 return BB;
8310}
8311
8312MachineBasicBlock *
Dan Gohmand6708ea2009-08-15 01:38:56 +00008313X86TargetLowering::EmitVAStartSaveXMMRegsWithCustomInserter(
8314 MachineInstr *MI,
8315 MachineBasicBlock *MBB) const {
8316 // Emit code to save XMM registers to the stack. The ABI says that the
8317 // number of registers to save is given in %al, so it's theoretically
8318 // possible to do an indirect jump trick to avoid saving all of them,
8319 // however this code takes a simpler approach and just executes all
8320 // of the stores if %al is non-zero. It's less code, and it's probably
8321 // easier on the hardware branch predictor, and stores aren't all that
8322 // expensive anyway.
8323
8324 // Create the new basic blocks. One block contains all the XMM stores,
8325 // and one block is the final destination regardless of whether any
8326 // stores were performed.
8327 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
8328 MachineFunction *F = MBB->getParent();
8329 MachineFunction::iterator MBBIter = MBB;
8330 ++MBBIter;
8331 MachineBasicBlock *XMMSaveMBB = F->CreateMachineBasicBlock(LLVM_BB);
8332 MachineBasicBlock *EndMBB = F->CreateMachineBasicBlock(LLVM_BB);
8333 F->insert(MBBIter, XMMSaveMBB);
8334 F->insert(MBBIter, EndMBB);
8335
8336 // Set up the CFG.
8337 // Move any original successors of MBB to the end block.
8338 EndMBB->transferSuccessors(MBB);
8339 // The original block will now fall through to the XMM save block.
8340 MBB->addSuccessor(XMMSaveMBB);
8341 // The XMMSaveMBB will fall through to the end block.
8342 XMMSaveMBB->addSuccessor(EndMBB);
8343
8344 // Now add the instructions.
8345 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8346 DebugLoc DL = MI->getDebugLoc();
8347
8348 unsigned CountReg = MI->getOperand(0).getReg();
8349 int64_t RegSaveFrameIndex = MI->getOperand(1).getImm();
8350 int64_t VarArgsFPOffset = MI->getOperand(2).getImm();
8351
8352 if (!Subtarget->isTargetWin64()) {
8353 // If %al is 0, branch around the XMM save block.
8354 BuildMI(MBB, DL, TII->get(X86::TEST8rr)).addReg(CountReg).addReg(CountReg);
Chris Lattnerbd13fb62010-02-11 19:25:55 +00008355 BuildMI(MBB, DL, TII->get(X86::JE_4)).addMBB(EndMBB);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008356 MBB->addSuccessor(EndMBB);
8357 }
8358
8359 // In the XMM save block, save all the XMM argument registers.
8360 for (int i = 3, e = MI->getNumOperands(); i != e; ++i) {
8361 int64_t Offset = (i - 3) * 16 + VarArgsFPOffset;
Dan Gohmanc76909a2009-09-25 20:36:54 +00008362 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +00008363 F->getMachineMemOperand(
8364 PseudoSourceValue::getFixedStack(RegSaveFrameIndex),
8365 MachineMemOperand::MOStore, Offset,
8366 /*Size=*/16, /*Align=*/16);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008367 BuildMI(XMMSaveMBB, DL, TII->get(X86::MOVAPSmr))
8368 .addFrameIndex(RegSaveFrameIndex)
8369 .addImm(/*Scale=*/1)
8370 .addReg(/*IndexReg=*/0)
8371 .addImm(/*Disp=*/Offset)
8372 .addReg(/*Segment=*/0)
8373 .addReg(MI->getOperand(i).getReg())
Dan Gohmanc76909a2009-09-25 20:36:54 +00008374 .addMemOperand(MMO);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008375 }
8376
8377 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
8378
8379 return EndMBB;
8380}
Mon P Wang63307c32008-05-05 19:05:59 +00008381
Evan Cheng60c07e12006-07-05 22:17:51 +00008382MachineBasicBlock *
Chris Lattner52600972009-09-02 05:57:00 +00008383X86TargetLowering::EmitLoweredSelect(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00008384 MachineBasicBlock *BB) const {
Chris Lattner52600972009-09-02 05:57:00 +00008385 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8386 DebugLoc DL = MI->getDebugLoc();
Daniel Dunbara279bc32009-09-20 02:20:51 +00008387
Chris Lattner52600972009-09-02 05:57:00 +00008388 // To "insert" a SELECT_CC instruction, we actually have to insert the
8389 // diamond control-flow pattern. The incoming instruction knows the
8390 // destination vreg to set, the condition code register to branch on, the
8391 // true/false values to select between, and a branch opcode to use.
8392 const BasicBlock *LLVM_BB = BB->getBasicBlock();
8393 MachineFunction::iterator It = BB;
8394 ++It;
Daniel Dunbara279bc32009-09-20 02:20:51 +00008395
Chris Lattner52600972009-09-02 05:57:00 +00008396 // thisMBB:
8397 // ...
8398 // TrueVal = ...
8399 // cmpTY ccX, r1, r2
8400 // bCC copy1MBB
8401 // fallthrough --> copy0MBB
8402 MachineBasicBlock *thisMBB = BB;
8403 MachineFunction *F = BB->getParent();
8404 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
8405 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
8406 unsigned Opc =
8407 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
8408 BuildMI(BB, DL, TII->get(Opc)).addMBB(sinkMBB);
8409 F->insert(It, copy0MBB);
8410 F->insert(It, sinkMBB);
Evan Chengce319102009-09-19 09:51:03 +00008411 // Update machine-CFG edges by first adding all successors of the current
Chris Lattner52600972009-09-02 05:57:00 +00008412 // block to the new block which will contain the Phi node for the select.
Daniel Dunbara279bc32009-09-20 02:20:51 +00008413 for (MachineBasicBlock::succ_iterator I = BB->succ_begin(),
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00008414 E = BB->succ_end(); I != E; ++I)
Evan Chengce319102009-09-19 09:51:03 +00008415 sinkMBB->addSuccessor(*I);
Evan Chengce319102009-09-19 09:51:03 +00008416 // Next, remove all successors of the current block, and add the true
8417 // and fallthrough blocks as its successors.
8418 while (!BB->succ_empty())
8419 BB->removeSuccessor(BB->succ_begin());
Chris Lattner52600972009-09-02 05:57:00 +00008420 // Add the true and fallthrough blocks as its successors.
8421 BB->addSuccessor(copy0MBB);
8422 BB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +00008423
Chris Lattner52600972009-09-02 05:57:00 +00008424 // copy0MBB:
8425 // %FalseValue = ...
8426 // # fallthrough to sinkMBB
Dan Gohman3335a222010-04-30 20:14:26 +00008427 copy0MBB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +00008428
Chris Lattner52600972009-09-02 05:57:00 +00008429 // sinkMBB:
8430 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
8431 // ...
Dan Gohman3335a222010-04-30 20:14:26 +00008432 BuildMI(sinkMBB, DL, TII->get(X86::PHI), MI->getOperand(0).getReg())
Chris Lattner52600972009-09-02 05:57:00 +00008433 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
8434 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
8435
8436 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Dan Gohman3335a222010-04-30 20:14:26 +00008437 return sinkMBB;
Chris Lattner52600972009-09-02 05:57:00 +00008438}
8439
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00008440MachineBasicBlock *
8441X86TargetLowering::EmitLoweredMingwAlloca(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00008442 MachineBasicBlock *BB) const {
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00008443 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8444 DebugLoc DL = MI->getDebugLoc();
8445 MachineFunction *F = BB->getParent();
8446
8447 // The lowering is pretty easy: we're just emitting the call to _alloca. The
8448 // non-trivial part is impdef of ESP.
8449 // FIXME: The code should be tweaked as soon as we'll try to do codegen for
8450 // mingw-w64.
8451
8452 BuildMI(BB, DL, TII->get(X86::CALLpcrel32))
8453 .addExternalSymbol("_alloca")
8454 .addReg(X86::EAX, RegState::Implicit)
8455 .addReg(X86::ESP, RegState::Implicit)
8456 .addReg(X86::EAX, RegState::Define | RegState::Implicit)
8457 .addReg(X86::ESP, RegState::Define | RegState::Implicit);
8458
8459 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
8460 return BB;
8461}
Chris Lattner52600972009-09-02 05:57:00 +00008462
8463MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00008464X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00008465 MachineBasicBlock *BB) const {
Evan Cheng60c07e12006-07-05 22:17:51 +00008466 switch (MI->getOpcode()) {
8467 default: assert(false && "Unexpected instr type to insert");
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00008468 case X86::MINGW_ALLOCA:
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00008469 return EmitLoweredMingwAlloca(MI, BB);
Dan Gohmancbbea0f2009-08-27 00:14:12 +00008470 case X86::CMOV_GR8:
Mon P Wang9e5ecb82008-12-12 01:25:51 +00008471 case X86::CMOV_V1I64:
Evan Cheng60c07e12006-07-05 22:17:51 +00008472 case X86::CMOV_FR32:
8473 case X86::CMOV_FR64:
8474 case X86::CMOV_V4F32:
8475 case X86::CMOV_V2F64:
Chris Lattner52600972009-09-02 05:57:00 +00008476 case X86::CMOV_V2I64:
Chris Lattner314a1132010-03-14 18:31:44 +00008477 case X86::CMOV_GR16:
8478 case X86::CMOV_GR32:
8479 case X86::CMOV_RFP32:
8480 case X86::CMOV_RFP64:
8481 case X86::CMOV_RFP80:
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00008482 return EmitLoweredSelect(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +00008483
Dale Johannesen849f2142007-07-03 00:53:03 +00008484 case X86::FP32_TO_INT16_IN_MEM:
8485 case X86::FP32_TO_INT32_IN_MEM:
8486 case X86::FP32_TO_INT64_IN_MEM:
8487 case X86::FP64_TO_INT16_IN_MEM:
8488 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +00008489 case X86::FP64_TO_INT64_IN_MEM:
8490 case X86::FP80_TO_INT16_IN_MEM:
8491 case X86::FP80_TO_INT32_IN_MEM:
8492 case X86::FP80_TO_INT64_IN_MEM: {
Chris Lattner52600972009-09-02 05:57:00 +00008493 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8494 DebugLoc DL = MI->getDebugLoc();
8495
Evan Cheng60c07e12006-07-05 22:17:51 +00008496 // Change the floating point control register to use "round towards zero"
8497 // mode when truncating to an integer value.
8498 MachineFunction *F = BB->getParent();
David Greene3f2bf852009-11-12 20:49:22 +00008499 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2, false);
Chris Lattner52600972009-09-02 05:57:00 +00008500 addFrameReference(BuildMI(BB, DL, TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008501
8502 // Load the old value of the high byte of the control word...
8503 unsigned OldCW =
Chris Lattner84bc5422007-12-31 04:13:23 +00008504 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
Chris Lattner52600972009-09-02 05:57:00 +00008505 addFrameReference(BuildMI(BB, DL, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +00008506 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008507
8508 // Set the high part to be round to zero...
Chris Lattner52600972009-09-02 05:57:00 +00008509 addFrameReference(BuildMI(BB, DL, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00008510 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +00008511
8512 // Reload the modified control word now...
Chris Lattner52600972009-09-02 05:57:00 +00008513 addFrameReference(BuildMI(BB, DL, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008514
8515 // Restore the memory image of control word to original value
Chris Lattner52600972009-09-02 05:57:00 +00008516 addFrameReference(BuildMI(BB, DL, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00008517 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +00008518
8519 // Get the X86 opcode to use.
8520 unsigned Opc;
8521 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00008522 default: llvm_unreachable("illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +00008523 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
8524 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
8525 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
8526 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
8527 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
8528 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +00008529 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
8530 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
8531 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +00008532 }
8533
8534 X86AddressMode AM;
8535 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +00008536 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00008537 AM.BaseType = X86AddressMode::RegBase;
8538 AM.Base.Reg = Op.getReg();
8539 } else {
8540 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +00008541 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +00008542 }
8543 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +00008544 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00008545 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00008546 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +00008547 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00008548 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00008549 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +00008550 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00008551 AM.GV = Op.getGlobal();
8552 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +00008553 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00008554 }
Chris Lattner52600972009-09-02 05:57:00 +00008555 addFullAddress(BuildMI(BB, DL, TII->get(Opc)), AM)
Rafael Espindola8ef2b892009-04-08 08:09:33 +00008556 .addReg(MI->getOperand(X86AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +00008557
8558 // Reload the original control word now.
Chris Lattner52600972009-09-02 05:57:00 +00008559 addFrameReference(BuildMI(BB, DL, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008560
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008561 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +00008562 return BB;
8563 }
Eric Christopherb120ab42009-08-18 22:50:32 +00008564 // String/text processing lowering.
8565 case X86::PCMPISTRM128REG:
8566 return EmitPCMP(MI, BB, 3, false /* in-mem */);
8567 case X86::PCMPISTRM128MEM:
8568 return EmitPCMP(MI, BB, 3, true /* in-mem */);
8569 case X86::PCMPESTRM128REG:
8570 return EmitPCMP(MI, BB, 5, false /* in mem */);
8571 case X86::PCMPESTRM128MEM:
8572 return EmitPCMP(MI, BB, 5, true /* in mem */);
8573
8574 // Atomic Lowering.
Mon P Wang63307c32008-05-05 19:05:59 +00008575 case X86::ATOMAND32:
8576 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008577 X86::AND32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008578 X86::LCMPXCHG32, X86::MOV32rr,
8579 X86::NOT32r, X86::EAX,
8580 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00008581 case X86::ATOMOR32:
Scott Michelfdc40a02009-02-17 22:15:04 +00008582 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
8583 X86::OR32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008584 X86::LCMPXCHG32, X86::MOV32rr,
8585 X86::NOT32r, X86::EAX,
8586 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00008587 case X86::ATOMXOR32:
8588 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008589 X86::XOR32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008590 X86::LCMPXCHG32, X86::MOV32rr,
8591 X86::NOT32r, X86::EAX,
8592 X86::GR32RegisterClass);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008593 case X86::ATOMNAND32:
8594 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008595 X86::AND32ri, X86::MOV32rm,
8596 X86::LCMPXCHG32, X86::MOV32rr,
8597 X86::NOT32r, X86::EAX,
8598 X86::GR32RegisterClass, true);
Mon P Wang63307c32008-05-05 19:05:59 +00008599 case X86::ATOMMIN32:
8600 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
8601 case X86::ATOMMAX32:
8602 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
8603 case X86::ATOMUMIN32:
8604 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
8605 case X86::ATOMUMAX32:
8606 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesen140be2d2008-08-19 18:47:28 +00008607
8608 case X86::ATOMAND16:
8609 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
8610 X86::AND16ri, X86::MOV16rm,
8611 X86::LCMPXCHG16, X86::MOV16rr,
8612 X86::NOT16r, X86::AX,
8613 X86::GR16RegisterClass);
8614 case X86::ATOMOR16:
Scott Michelfdc40a02009-02-17 22:15:04 +00008615 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008616 X86::OR16ri, X86::MOV16rm,
8617 X86::LCMPXCHG16, X86::MOV16rr,
8618 X86::NOT16r, X86::AX,
8619 X86::GR16RegisterClass);
8620 case X86::ATOMXOR16:
8621 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
8622 X86::XOR16ri, X86::MOV16rm,
8623 X86::LCMPXCHG16, X86::MOV16rr,
8624 X86::NOT16r, X86::AX,
8625 X86::GR16RegisterClass);
8626 case X86::ATOMNAND16:
8627 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
8628 X86::AND16ri, X86::MOV16rm,
8629 X86::LCMPXCHG16, X86::MOV16rr,
8630 X86::NOT16r, X86::AX,
8631 X86::GR16RegisterClass, true);
8632 case X86::ATOMMIN16:
8633 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
8634 case X86::ATOMMAX16:
8635 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
8636 case X86::ATOMUMIN16:
8637 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
8638 case X86::ATOMUMAX16:
8639 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
8640
8641 case X86::ATOMAND8:
8642 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
8643 X86::AND8ri, X86::MOV8rm,
8644 X86::LCMPXCHG8, X86::MOV8rr,
8645 X86::NOT8r, X86::AL,
8646 X86::GR8RegisterClass);
8647 case X86::ATOMOR8:
Scott Michelfdc40a02009-02-17 22:15:04 +00008648 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008649 X86::OR8ri, X86::MOV8rm,
8650 X86::LCMPXCHG8, X86::MOV8rr,
8651 X86::NOT8r, X86::AL,
8652 X86::GR8RegisterClass);
8653 case X86::ATOMXOR8:
8654 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
8655 X86::XOR8ri, X86::MOV8rm,
8656 X86::LCMPXCHG8, X86::MOV8rr,
8657 X86::NOT8r, X86::AL,
8658 X86::GR8RegisterClass);
8659 case X86::ATOMNAND8:
8660 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
8661 X86::AND8ri, X86::MOV8rm,
8662 X86::LCMPXCHG8, X86::MOV8rr,
8663 X86::NOT8r, X86::AL,
8664 X86::GR8RegisterClass, true);
8665 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008666 // This group is for 64-bit host.
Dale Johannesena99e3842008-08-20 00:48:50 +00008667 case X86::ATOMAND64:
8668 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008669 X86::AND64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00008670 X86::LCMPXCHG64, X86::MOV64rr,
8671 X86::NOT64r, X86::RAX,
8672 X86::GR64RegisterClass);
8673 case X86::ATOMOR64:
Scott Michelfdc40a02009-02-17 22:15:04 +00008674 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
8675 X86::OR64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00008676 X86::LCMPXCHG64, X86::MOV64rr,
8677 X86::NOT64r, X86::RAX,
8678 X86::GR64RegisterClass);
8679 case X86::ATOMXOR64:
8680 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008681 X86::XOR64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00008682 X86::LCMPXCHG64, X86::MOV64rr,
8683 X86::NOT64r, X86::RAX,
8684 X86::GR64RegisterClass);
8685 case X86::ATOMNAND64:
8686 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
8687 X86::AND64ri32, X86::MOV64rm,
8688 X86::LCMPXCHG64, X86::MOV64rr,
8689 X86::NOT64r, X86::RAX,
8690 X86::GR64RegisterClass, true);
8691 case X86::ATOMMIN64:
8692 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
8693 case X86::ATOMMAX64:
8694 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
8695 case X86::ATOMUMIN64:
8696 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
8697 case X86::ATOMUMAX64:
8698 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008699
8700 // This group does 64-bit operations on a 32-bit host.
8701 case X86::ATOMAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008702 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008703 X86::AND32rr, X86::AND32rr,
8704 X86::AND32ri, X86::AND32ri,
8705 false);
8706 case X86::ATOMOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008707 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008708 X86::OR32rr, X86::OR32rr,
8709 X86::OR32ri, X86::OR32ri,
8710 false);
8711 case X86::ATOMXOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008712 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008713 X86::XOR32rr, X86::XOR32rr,
8714 X86::XOR32ri, X86::XOR32ri,
8715 false);
8716 case X86::ATOMNAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008717 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008718 X86::AND32rr, X86::AND32rr,
8719 X86::AND32ri, X86::AND32ri,
8720 true);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008721 case X86::ATOMADD6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008722 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008723 X86::ADD32rr, X86::ADC32rr,
8724 X86::ADD32ri, X86::ADC32ri,
8725 false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008726 case X86::ATOMSUB6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008727 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008728 X86::SUB32rr, X86::SBB32rr,
8729 X86::SUB32ri, X86::SBB32ri,
8730 false);
Dale Johannesen880ae362008-10-03 22:25:52 +00008731 case X86::ATOMSWAP6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008732 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen880ae362008-10-03 22:25:52 +00008733 X86::MOV32rr, X86::MOV32rr,
8734 X86::MOV32ri, X86::MOV32ri,
8735 false);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008736 case X86::VASTART_SAVE_XMM_REGS:
8737 return EmitVAStartSaveXMMRegsWithCustomInserter(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +00008738 }
8739}
8740
8741//===----------------------------------------------------------------------===//
8742// X86 Optimization Hooks
8743//===----------------------------------------------------------------------===//
8744
Dan Gohman475871a2008-07-27 21:46:04 +00008745void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00008746 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00008747 APInt &KnownZero,
8748 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00008749 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +00008750 unsigned Depth) const {
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008751 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +00008752 assert((Opc >= ISD::BUILTIN_OP_END ||
8753 Opc == ISD::INTRINSIC_WO_CHAIN ||
8754 Opc == ISD::INTRINSIC_W_CHAIN ||
8755 Opc == ISD::INTRINSIC_VOID) &&
8756 "Should use MaskedValueIsZero if you don't know whether Op"
8757 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008758
Dan Gohmanf4f92f52008-02-13 23:07:24 +00008759 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008760 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +00008761 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +00008762 case X86ISD::ADD:
8763 case X86ISD::SUB:
8764 case X86ISD::SMUL:
8765 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +00008766 case X86ISD::INC:
8767 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +00008768 case X86ISD::OR:
8769 case X86ISD::XOR:
8770 case X86ISD::AND:
Evan Cheng97d0e0e2009-02-02 09:15:04 +00008771 // These nodes' second result is a boolean.
8772 if (Op.getResNo() == 0)
8773 break;
8774 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008775 case X86ISD::SETCC:
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00008776 KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(),
8777 Mask.getBitWidth() - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +00008778 break;
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008779 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008780}
Chris Lattner259e97c2006-01-31 19:43:35 +00008781
Evan Cheng206ee9d2006-07-07 08:33:52 +00008782/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +00008783/// node is a GlobalAddress + offset.
8784bool X86TargetLowering::isGAPlusOffset(SDNode *N,
Dan Gohman46510a72010-04-15 01:51:59 +00008785 const GlobalValue* &GA,
8786 int64_t &Offset) const {
Evan Chengad4196b2008-05-12 19:56:52 +00008787 if (N->getOpcode() == X86ISD::Wrapper) {
8788 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +00008789 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00008790 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +00008791 return true;
8792 }
Evan Cheng206ee9d2006-07-07 08:33:52 +00008793 }
Evan Chengad4196b2008-05-12 19:56:52 +00008794 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +00008795}
8796
Evan Cheng206ee9d2006-07-07 08:33:52 +00008797/// PerformShuffleCombine - Combine a vector_shuffle that is equal to
8798/// build_vector load1, load2, load3, load4, <0, 1, 2, 3> into a 128-bit load
8799/// if the load addresses are consecutive, non-overlapping, and in the right
Nate Begemanfdea31a2010-03-24 20:49:50 +00008800/// order.
Dan Gohman475871a2008-07-27 21:46:04 +00008801static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Nate Begeman9008ca62009-04-27 18:41:29 +00008802 const TargetLowering &TLI) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00008803 DebugLoc dl = N->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00008804 EVT VT = N->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00008805 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(N);
Mon P Wang1e955802009-04-03 02:43:30 +00008806
Eli Friedman7a5e5552009-06-07 06:52:44 +00008807 if (VT.getSizeInBits() != 128)
8808 return SDValue();
8809
Nate Begemanfdea31a2010-03-24 20:49:50 +00008810 SmallVector<SDValue, 16> Elts;
8811 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i)
8812 Elts.push_back(DAG.getShuffleScalarElt(SVN, i));
8813
8814 return EltsFromConsecutiveLoads(VT, Elts, dl, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00008815}
Evan Chengd880b972008-05-09 21:53:03 +00008816
Dan Gohman1bbf72b2010-03-15 23:23:03 +00008817/// PerformShuffleCombine - Detect vector gather/scatter index generation
8818/// and convert it from being a bunch of shuffles and extracts to a simple
8819/// store and scalar loads to extract the elements.
8820static SDValue PerformEXTRACT_VECTOR_ELTCombine(SDNode *N, SelectionDAG &DAG,
8821 const TargetLowering &TLI) {
8822 SDValue InputVector = N->getOperand(0);
8823
8824 // Only operate on vectors of 4 elements, where the alternative shuffling
8825 // gets to be more expensive.
8826 if (InputVector.getValueType() != MVT::v4i32)
8827 return SDValue();
8828
8829 // Check whether every use of InputVector is an EXTRACT_VECTOR_ELT with a
8830 // single use which is a sign-extend or zero-extend, and all elements are
8831 // used.
8832 SmallVector<SDNode *, 4> Uses;
8833 unsigned ExtractedElements = 0;
8834 for (SDNode::use_iterator UI = InputVector.getNode()->use_begin(),
8835 UE = InputVector.getNode()->use_end(); UI != UE; ++UI) {
8836 if (UI.getUse().getResNo() != InputVector.getResNo())
8837 return SDValue();
8838
8839 SDNode *Extract = *UI;
8840 if (Extract->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
8841 return SDValue();
8842
8843 if (Extract->getValueType(0) != MVT::i32)
8844 return SDValue();
8845 if (!Extract->hasOneUse())
8846 return SDValue();
8847 if (Extract->use_begin()->getOpcode() != ISD::SIGN_EXTEND &&
8848 Extract->use_begin()->getOpcode() != ISD::ZERO_EXTEND)
8849 return SDValue();
8850 if (!isa<ConstantSDNode>(Extract->getOperand(1)))
8851 return SDValue();
8852
8853 // Record which element was extracted.
8854 ExtractedElements |=
8855 1 << cast<ConstantSDNode>(Extract->getOperand(1))->getZExtValue();
8856
8857 Uses.push_back(Extract);
8858 }
8859
8860 // If not all the elements were used, this may not be worthwhile.
8861 if (ExtractedElements != 15)
8862 return SDValue();
8863
8864 // Ok, we've now decided to do the transformation.
8865 DebugLoc dl = InputVector.getDebugLoc();
8866
8867 // Store the value to a temporary stack slot.
8868 SDValue StackPtr = DAG.CreateStackTemporary(InputVector.getValueType());
8869 SDValue Ch = DAG.getStore(DAG.getEntryNode(), dl, InputVector, StackPtr, NULL, 0,
8870 false, false, 0);
8871
8872 // Replace each use (extract) with a load of the appropriate element.
8873 for (SmallVectorImpl<SDNode *>::iterator UI = Uses.begin(),
8874 UE = Uses.end(); UI != UE; ++UI) {
8875 SDNode *Extract = *UI;
8876
8877 // Compute the element's address.
8878 SDValue Idx = Extract->getOperand(1);
8879 unsigned EltSize =
8880 InputVector.getValueType().getVectorElementType().getSizeInBits()/8;
8881 uint64_t Offset = EltSize * cast<ConstantSDNode>(Idx)->getZExtValue();
8882 SDValue OffsetVal = DAG.getConstant(Offset, TLI.getPointerTy());
8883
8884 SDValue ScalarAddr = DAG.getNode(ISD::ADD, dl, Idx.getValueType(), OffsetVal, StackPtr);
8885
8886 // Load the scalar.
8887 SDValue LoadScalar = DAG.getLoad(Extract->getValueType(0), dl, Ch, ScalarAddr,
8888 NULL, 0, false, false, 0);
8889
8890 // Replace the exact with the load.
8891 DAG.ReplaceAllUsesOfValueWith(SDValue(Extract, 0), LoadScalar);
8892 }
8893
8894 // The replacement was made in place; don't return anything.
8895 return SDValue();
8896}
8897
Chris Lattner83e6c992006-10-04 06:57:07 +00008898/// PerformSELECTCombine - Do target-specific dag combines on SELECT nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00008899static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Chris Lattner47b4ce82009-03-11 05:48:52 +00008900 const X86Subtarget *Subtarget) {
8901 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008902 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +00008903 // Get the LHS/RHS of the select.
8904 SDValue LHS = N->getOperand(1);
8905 SDValue RHS = N->getOperand(2);
Eric Christopherfd179292009-08-27 18:07:15 +00008906
Dan Gohman670e5392009-09-21 18:03:22 +00008907 // If we have SSE[12] support, try to form min/max nodes. SSE min/max
Dan Gohman8ce05da2010-02-22 04:03:39 +00008908 // instructions match the semantics of the common C idiom x<y?x:y but not
8909 // x<=y?x:y, because of how they handle negative zero (which can be
8910 // ignored in unsafe-math mode).
Chris Lattner83e6c992006-10-04 06:57:07 +00008911 if (Subtarget->hasSSE2() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00008912 (LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64) &&
Chris Lattner47b4ce82009-03-11 05:48:52 +00008913 Cond.getOpcode() == ISD::SETCC) {
8914 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008915
Chris Lattner47b4ce82009-03-11 05:48:52 +00008916 unsigned Opcode = 0;
Dan Gohman670e5392009-09-21 18:03:22 +00008917 // Check for x CC y ? x : y.
Dan Gohmane8326932010-02-24 06:52:40 +00008918 if (DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
8919 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +00008920 switch (CC) {
8921 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +00008922 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +00008923 // Converting this to a min would handle NaNs incorrectly, and swapping
8924 // the operands would cause it to handle comparisons between positive
8925 // and negative zero incorrectly.
8926 if (!FiniteOnlyFPMath() &&
8927 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))) {
8928 if (!UnsafeFPMath &&
8929 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
8930 break;
8931 std::swap(LHS, RHS);
8932 }
Dan Gohman670e5392009-09-21 18:03:22 +00008933 Opcode = X86ISD::FMIN;
8934 break;
8935 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +00008936 // Converting this to a min would handle comparisons between positive
8937 // and negative zero incorrectly.
8938 if (!UnsafeFPMath &&
8939 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
8940 break;
Dan Gohman670e5392009-09-21 18:03:22 +00008941 Opcode = X86ISD::FMIN;
8942 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +00008943 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +00008944 // Converting this to a min would handle both negative zeros and NaNs
8945 // incorrectly, but we can swap the operands to fix both.
8946 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +00008947 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008948 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +00008949 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008950 Opcode = X86ISD::FMIN;
8951 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008952
Dan Gohman670e5392009-09-21 18:03:22 +00008953 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +00008954 // Converting this to a max would handle comparisons between positive
8955 // and negative zero incorrectly.
8956 if (!UnsafeFPMath &&
8957 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(LHS))
8958 break;
Dan Gohman670e5392009-09-21 18:03:22 +00008959 Opcode = X86ISD::FMAX;
8960 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +00008961 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +00008962 // Converting this to a max would handle NaNs incorrectly, and swapping
8963 // the operands would cause it to handle comparisons between positive
8964 // and negative zero incorrectly.
8965 if (!FiniteOnlyFPMath() &&
8966 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))) {
8967 if (!UnsafeFPMath &&
8968 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
8969 break;
8970 std::swap(LHS, RHS);
8971 }
Dan Gohman670e5392009-09-21 18:03:22 +00008972 Opcode = X86ISD::FMAX;
8973 break;
8974 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +00008975 // Converting this to a max would handle both negative zeros and NaNs
8976 // incorrectly, but we can swap the operands to fix both.
8977 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +00008978 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008979 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008980 case ISD::SETGE:
8981 Opcode = X86ISD::FMAX;
8982 break;
Chris Lattner83e6c992006-10-04 06:57:07 +00008983 }
Dan Gohman670e5392009-09-21 18:03:22 +00008984 // Check for x CC y ? y : x -- a min/max with reversed arms.
Dan Gohmane8326932010-02-24 06:52:40 +00008985 } else if (DAG.isEqualTo(LHS, Cond.getOperand(1)) &&
8986 DAG.isEqualTo(RHS, Cond.getOperand(0))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +00008987 switch (CC) {
8988 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +00008989 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +00008990 // Converting this to a min would handle comparisons between positive
8991 // and negative zero incorrectly, and swapping the operands would
8992 // cause it to handle NaNs incorrectly.
8993 if (!UnsafeFPMath &&
8994 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS))) {
8995 if (!FiniteOnlyFPMath() &&
8996 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
8997 break;
8998 std::swap(LHS, RHS);
8999 }
Dan Gohman670e5392009-09-21 18:03:22 +00009000 Opcode = X86ISD::FMIN;
Dan Gohman8d44b282009-09-03 20:34:31 +00009001 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009002 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +00009003 // Converting this to a min would handle NaNs incorrectly.
9004 if (!UnsafeFPMath &&
9005 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
9006 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009007 Opcode = X86ISD::FMIN;
9008 break;
9009 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +00009010 // Converting this to a min would handle both negative zeros and NaNs
9011 // incorrectly, but we can swap the operands to fix both.
9012 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +00009013 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009014 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009015 case ISD::SETGE:
9016 Opcode = X86ISD::FMIN;
9017 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009018
Dan Gohman670e5392009-09-21 18:03:22 +00009019 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +00009020 // Converting this to a max would handle NaNs incorrectly.
9021 if (!FiniteOnlyFPMath() &&
9022 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
9023 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009024 Opcode = X86ISD::FMAX;
Dan Gohman8d44b282009-09-03 20:34:31 +00009025 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009026 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +00009027 // Converting this to a max would handle comparisons between positive
9028 // and negative zero incorrectly, and swapping the operands would
9029 // cause it to handle NaNs incorrectly.
9030 if (!UnsafeFPMath &&
9031 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS)) {
9032 if (!FiniteOnlyFPMath() &&
9033 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
9034 break;
9035 std::swap(LHS, RHS);
9036 }
Dan Gohman670e5392009-09-21 18:03:22 +00009037 Opcode = X86ISD::FMAX;
9038 break;
9039 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +00009040 // Converting this to a max would handle both negative zeros and NaNs
9041 // incorrectly, but we can swap the operands to fix both.
9042 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +00009043 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009044 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +00009045 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009046 Opcode = X86ISD::FMAX;
9047 break;
9048 }
Chris Lattner83e6c992006-10-04 06:57:07 +00009049 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009050
Chris Lattner47b4ce82009-03-11 05:48:52 +00009051 if (Opcode)
9052 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +00009053 }
Eric Christopherfd179292009-08-27 18:07:15 +00009054
Chris Lattnerd1980a52009-03-12 06:52:53 +00009055 // If this is a select between two integer constants, try to do some
9056 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +00009057 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
9058 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +00009059 // Don't do this for crazy integer types.
9060 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
9061 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +00009062 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +00009063 bool NeedsCondInvert = false;
Eric Christopherfd179292009-08-27 18:07:15 +00009064
Chris Lattnercee56e72009-03-13 05:53:31 +00009065 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +00009066 // Efficiently invertible.
9067 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
9068 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
9069 isa<ConstantSDNode>(Cond.getOperand(1))))) {
9070 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +00009071 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +00009072 }
Eric Christopherfd179292009-08-27 18:07:15 +00009073
Chris Lattnerd1980a52009-03-12 06:52:53 +00009074 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00009075 if (FalseC->getAPIntValue() == 0 &&
9076 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00009077 if (NeedsCondInvert) // Invert the condition if needed.
9078 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
9079 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009080
Chris Lattnerd1980a52009-03-12 06:52:53 +00009081 // Zero extend the condition if needed.
9082 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009083
Chris Lattnercee56e72009-03-13 05:53:31 +00009084 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +00009085 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +00009086 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +00009087 }
Eric Christopherfd179292009-08-27 18:07:15 +00009088
Chris Lattner97a29a52009-03-13 05:22:11 +00009089 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +00009090 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +00009091 if (NeedsCondInvert) // Invert the condition if needed.
9092 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
9093 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009094
Chris Lattner97a29a52009-03-13 05:22:11 +00009095 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00009096 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
9097 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00009098 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +00009099 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +00009100 }
Eric Christopherfd179292009-08-27 18:07:15 +00009101
Chris Lattnercee56e72009-03-13 05:53:31 +00009102 // Optimize cases that will turn into an LEA instruction. This requires
9103 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +00009104 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +00009105 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00009106 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +00009107
Chris Lattnercee56e72009-03-13 05:53:31 +00009108 bool isFastMultiplier = false;
9109 if (Diff < 10) {
9110 switch ((unsigned char)Diff) {
9111 default: break;
9112 case 1: // result = add base, cond
9113 case 2: // result = lea base( , cond*2)
9114 case 3: // result = lea base(cond, cond*2)
9115 case 4: // result = lea base( , cond*4)
9116 case 5: // result = lea base(cond, cond*4)
9117 case 8: // result = lea base( , cond*8)
9118 case 9: // result = lea base(cond, cond*8)
9119 isFastMultiplier = true;
9120 break;
9121 }
9122 }
Eric Christopherfd179292009-08-27 18:07:15 +00009123
Chris Lattnercee56e72009-03-13 05:53:31 +00009124 if (isFastMultiplier) {
9125 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
9126 if (NeedsCondInvert) // Invert the condition if needed.
9127 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
9128 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009129
Chris Lattnercee56e72009-03-13 05:53:31 +00009130 // Zero extend the condition if needed.
9131 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
9132 Cond);
9133 // Scale the condition by the difference.
9134 if (Diff != 1)
9135 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
9136 DAG.getConstant(Diff, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009137
Chris Lattnercee56e72009-03-13 05:53:31 +00009138 // Add the base if non-zero.
9139 if (FalseC->getAPIntValue() != 0)
9140 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
9141 SDValue(FalseC, 0));
9142 return Cond;
9143 }
Eric Christopherfd179292009-08-27 18:07:15 +00009144 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00009145 }
9146 }
Eric Christopherfd179292009-08-27 18:07:15 +00009147
Dan Gohman475871a2008-07-27 21:46:04 +00009148 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +00009149}
9150
Chris Lattnerd1980a52009-03-12 06:52:53 +00009151/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
9152static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
9153 TargetLowering::DAGCombinerInfo &DCI) {
9154 DebugLoc DL = N->getDebugLoc();
Eric Christopherfd179292009-08-27 18:07:15 +00009155
Chris Lattnerd1980a52009-03-12 06:52:53 +00009156 // If the flag operand isn't dead, don't touch this CMOV.
9157 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
9158 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +00009159
Chris Lattnerd1980a52009-03-12 06:52:53 +00009160 // If this is a select between two integer constants, try to do some
9161 // optimizations. Note that the operands are ordered the opposite of SELECT
9162 // operands.
9163 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(N->getOperand(1))) {
9164 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
9165 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
9166 // larger than FalseC (the false value).
9167 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
Eric Christopherfd179292009-08-27 18:07:15 +00009168
Chris Lattnerd1980a52009-03-12 06:52:53 +00009169 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
9170 CC = X86::GetOppositeBranchCondition(CC);
9171 std::swap(TrueC, FalseC);
9172 }
Eric Christopherfd179292009-08-27 18:07:15 +00009173
Chris Lattnerd1980a52009-03-12 06:52:53 +00009174 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00009175 // This is efficient for any integer data type (including i8/i16) and
9176 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +00009177 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
9178 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00009179 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9180 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009181
Chris Lattnerd1980a52009-03-12 06:52:53 +00009182 // Zero extend the condition if needed.
9183 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009184
Chris Lattnerd1980a52009-03-12 06:52:53 +00009185 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
9186 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +00009187 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +00009188 if (N->getNumValues() == 2) // Dead flag value?
9189 return DCI.CombineTo(N, Cond, SDValue());
9190 return Cond;
9191 }
Eric Christopherfd179292009-08-27 18:07:15 +00009192
Chris Lattnercee56e72009-03-13 05:53:31 +00009193 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
9194 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +00009195 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
9196 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00009197 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9198 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009199
Chris Lattner97a29a52009-03-13 05:22:11 +00009200 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00009201 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
9202 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00009203 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
9204 SDValue(FalseC, 0));
Eric Christopherfd179292009-08-27 18:07:15 +00009205
Chris Lattner97a29a52009-03-13 05:22:11 +00009206 if (N->getNumValues() == 2) // Dead flag value?
9207 return DCI.CombineTo(N, Cond, SDValue());
9208 return Cond;
9209 }
Eric Christopherfd179292009-08-27 18:07:15 +00009210
Chris Lattnercee56e72009-03-13 05:53:31 +00009211 // Optimize cases that will turn into an LEA instruction. This requires
9212 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +00009213 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +00009214 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00009215 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +00009216
Chris Lattnercee56e72009-03-13 05:53:31 +00009217 bool isFastMultiplier = false;
9218 if (Diff < 10) {
9219 switch ((unsigned char)Diff) {
9220 default: break;
9221 case 1: // result = add base, cond
9222 case 2: // result = lea base( , cond*2)
9223 case 3: // result = lea base(cond, cond*2)
9224 case 4: // result = lea base( , cond*4)
9225 case 5: // result = lea base(cond, cond*4)
9226 case 8: // result = lea base( , cond*8)
9227 case 9: // result = lea base(cond, cond*8)
9228 isFastMultiplier = true;
9229 break;
9230 }
9231 }
Eric Christopherfd179292009-08-27 18:07:15 +00009232
Chris Lattnercee56e72009-03-13 05:53:31 +00009233 if (isFastMultiplier) {
9234 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
9235 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00009236 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9237 DAG.getConstant(CC, MVT::i8), Cond);
Chris Lattnercee56e72009-03-13 05:53:31 +00009238 // Zero extend the condition if needed.
9239 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
9240 Cond);
9241 // Scale the condition by the difference.
9242 if (Diff != 1)
9243 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
9244 DAG.getConstant(Diff, Cond.getValueType()));
9245
9246 // Add the base if non-zero.
9247 if (FalseC->getAPIntValue() != 0)
9248 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
9249 SDValue(FalseC, 0));
9250 if (N->getNumValues() == 2) // Dead flag value?
9251 return DCI.CombineTo(N, Cond, SDValue());
9252 return Cond;
9253 }
Eric Christopherfd179292009-08-27 18:07:15 +00009254 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00009255 }
9256 }
9257 return SDValue();
9258}
9259
9260
Evan Cheng0b0cd912009-03-28 05:57:29 +00009261/// PerformMulCombine - Optimize a single multiply with constant into two
9262/// in order to implement it with two cheaper instructions, e.g.
9263/// LEA + SHL, LEA + LEA.
9264static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
9265 TargetLowering::DAGCombinerInfo &DCI) {
Evan Cheng0b0cd912009-03-28 05:57:29 +00009266 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
9267 return SDValue();
9268
Owen Andersone50ed302009-08-10 22:56:29 +00009269 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009270 if (VT != MVT::i64)
Evan Cheng0b0cd912009-03-28 05:57:29 +00009271 return SDValue();
9272
9273 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
9274 if (!C)
9275 return SDValue();
9276 uint64_t MulAmt = C->getZExtValue();
9277 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
9278 return SDValue();
9279
9280 uint64_t MulAmt1 = 0;
9281 uint64_t MulAmt2 = 0;
9282 if ((MulAmt % 9) == 0) {
9283 MulAmt1 = 9;
9284 MulAmt2 = MulAmt / 9;
9285 } else if ((MulAmt % 5) == 0) {
9286 MulAmt1 = 5;
9287 MulAmt2 = MulAmt / 5;
9288 } else if ((MulAmt % 3) == 0) {
9289 MulAmt1 = 3;
9290 MulAmt2 = MulAmt / 3;
9291 }
9292 if (MulAmt2 &&
9293 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
9294 DebugLoc DL = N->getDebugLoc();
9295
9296 if (isPowerOf2_64(MulAmt2) &&
9297 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
9298 // If second multiplifer is pow2, issue it first. We want the multiply by
9299 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
9300 // is an add.
9301 std::swap(MulAmt1, MulAmt2);
9302
9303 SDValue NewMul;
Eric Christopherfd179292009-08-27 18:07:15 +00009304 if (isPowerOf2_64(MulAmt1))
Evan Cheng0b0cd912009-03-28 05:57:29 +00009305 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00009306 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
Evan Cheng0b0cd912009-03-28 05:57:29 +00009307 else
Evan Cheng73f24c92009-03-30 21:36:47 +00009308 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +00009309 DAG.getConstant(MulAmt1, VT));
9310
Eric Christopherfd179292009-08-27 18:07:15 +00009311 if (isPowerOf2_64(MulAmt2))
Evan Cheng0b0cd912009-03-28 05:57:29 +00009312 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
Owen Anderson825b72b2009-08-11 20:47:22 +00009313 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
Eric Christopherfd179292009-08-27 18:07:15 +00009314 else
Evan Cheng73f24c92009-03-30 21:36:47 +00009315 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +00009316 DAG.getConstant(MulAmt2, VT));
9317
9318 // Do not add new nodes to DAG combiner worklist.
9319 DCI.CombineTo(N, NewMul, false);
9320 }
9321 return SDValue();
9322}
9323
Evan Chengad9c0a32009-12-15 00:53:42 +00009324static SDValue PerformSHLCombine(SDNode *N, SelectionDAG &DAG) {
9325 SDValue N0 = N->getOperand(0);
9326 SDValue N1 = N->getOperand(1);
9327 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
9328 EVT VT = N0.getValueType();
9329
9330 // fold (shl (and (setcc_c), c1), c2) -> (and setcc_c, (c1 << c2))
9331 // since the result of setcc_c is all zero's or all ones.
9332 if (N1C && N0.getOpcode() == ISD::AND &&
9333 N0.getOperand(1).getOpcode() == ISD::Constant) {
9334 SDValue N00 = N0.getOperand(0);
9335 if (N00.getOpcode() == X86ISD::SETCC_CARRY ||
9336 ((N00.getOpcode() == ISD::ANY_EXTEND ||
9337 N00.getOpcode() == ISD::ZERO_EXTEND) &&
9338 N00.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY)) {
9339 APInt Mask = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
9340 APInt ShAmt = N1C->getAPIntValue();
9341 Mask = Mask.shl(ShAmt);
9342 if (Mask != 0)
9343 return DAG.getNode(ISD::AND, N->getDebugLoc(), VT,
9344 N00, DAG.getConstant(Mask, VT));
9345 }
9346 }
9347
9348 return SDValue();
9349}
Evan Cheng0b0cd912009-03-28 05:57:29 +00009350
Nate Begeman740ab032009-01-26 00:52:55 +00009351/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
9352/// when possible.
9353static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
9354 const X86Subtarget *Subtarget) {
Evan Chengad9c0a32009-12-15 00:53:42 +00009355 EVT VT = N->getValueType(0);
9356 if (!VT.isVector() && VT.isInteger() &&
9357 N->getOpcode() == ISD::SHL)
9358 return PerformSHLCombine(N, DAG);
9359
Nate Begeman740ab032009-01-26 00:52:55 +00009360 // On X86 with SSE2 support, we can transform this to a vector shift if
9361 // all elements are shifted by the same amount. We can't do this in legalize
9362 // because the a constant vector is typically transformed to a constant pool
9363 // so we have no knowledge of the shift amount.
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009364 if (!Subtarget->hasSSE2())
9365 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00009366
Owen Anderson825b72b2009-08-11 20:47:22 +00009367 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16)
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009368 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00009369
Mon P Wang3becd092009-01-28 08:12:05 +00009370 SDValue ShAmtOp = N->getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00009371 EVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +00009372 DebugLoc DL = N->getDebugLoc();
Mon P Wangefa42202009-09-03 19:56:25 +00009373 SDValue BaseShAmt = SDValue();
Mon P Wang3becd092009-01-28 08:12:05 +00009374 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
9375 unsigned NumElts = VT.getVectorNumElements();
9376 unsigned i = 0;
9377 for (; i != NumElts; ++i) {
9378 SDValue Arg = ShAmtOp.getOperand(i);
9379 if (Arg.getOpcode() == ISD::UNDEF) continue;
9380 BaseShAmt = Arg;
9381 break;
9382 }
9383 for (; i != NumElts; ++i) {
9384 SDValue Arg = ShAmtOp.getOperand(i);
9385 if (Arg.getOpcode() == ISD::UNDEF) continue;
9386 if (Arg != BaseShAmt) {
9387 return SDValue();
9388 }
9389 }
9390 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +00009391 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
Mon P Wangefa42202009-09-03 19:56:25 +00009392 SDValue InVec = ShAmtOp.getOperand(0);
9393 if (InVec.getOpcode() == ISD::BUILD_VECTOR) {
9394 unsigned NumElts = InVec.getValueType().getVectorNumElements();
9395 unsigned i = 0;
9396 for (; i != NumElts; ++i) {
9397 SDValue Arg = InVec.getOperand(i);
9398 if (Arg.getOpcode() == ISD::UNDEF) continue;
9399 BaseShAmt = Arg;
9400 break;
9401 }
9402 } else if (InVec.getOpcode() == ISD::INSERT_VECTOR_ELT) {
9403 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(InVec.getOperand(2))) {
Evan Chengae3ecf92010-02-16 21:09:44 +00009404 unsigned SplatIdx= cast<ShuffleVectorSDNode>(ShAmtOp)->getSplatIndex();
Mon P Wangefa42202009-09-03 19:56:25 +00009405 if (C->getZExtValue() == SplatIdx)
9406 BaseShAmt = InVec.getOperand(1);
9407 }
9408 }
9409 if (BaseShAmt.getNode() == 0)
9410 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
9411 DAG.getIntPtrConstant(0));
Mon P Wang3becd092009-01-28 08:12:05 +00009412 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009413 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +00009414
Mon P Wangefa42202009-09-03 19:56:25 +00009415 // The shift amount is an i32.
Owen Anderson825b72b2009-08-11 20:47:22 +00009416 if (EltVT.bitsGT(MVT::i32))
9417 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
9418 else if (EltVT.bitsLT(MVT::i32))
Mon P Wangefa42202009-09-03 19:56:25 +00009419 BaseShAmt = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +00009420
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009421 // The shift amount is identical so we can do a vector shift.
9422 SDValue ValOp = N->getOperand(0);
9423 switch (N->getOpcode()) {
9424 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00009425 llvm_unreachable("Unknown shift opcode!");
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009426 break;
9427 case ISD::SHL:
Owen Anderson825b72b2009-08-11 20:47:22 +00009428 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009429 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009430 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009431 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009432 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009433 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009434 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009435 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009436 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009437 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009438 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009439 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009440 break;
9441 case ISD::SRA:
Owen Anderson825b72b2009-08-11 20:47:22 +00009442 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009443 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009444 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009445 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009446 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009447 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009448 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009449 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009450 break;
9451 case ISD::SRL:
Owen Anderson825b72b2009-08-11 20:47:22 +00009452 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009453 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009454 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009455 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009456 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009457 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009458 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009459 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009460 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009461 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009462 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009463 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009464 break;
Nate Begeman740ab032009-01-26 00:52:55 +00009465 }
9466 return SDValue();
9467}
9468
Evan Cheng760d1942010-01-04 21:22:48 +00009469static SDValue PerformOrCombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng8b1190a2010-04-28 01:18:01 +00009470 TargetLowering::DAGCombinerInfo &DCI,
Evan Cheng760d1942010-01-04 21:22:48 +00009471 const X86Subtarget *Subtarget) {
Evan Cheng39cfeec2010-04-28 02:25:18 +00009472 if (DCI.isBeforeLegalizeOps())
Evan Cheng8b1190a2010-04-28 01:18:01 +00009473 return SDValue();
9474
Evan Cheng760d1942010-01-04 21:22:48 +00009475 EVT VT = N->getValueType(0);
Evan Cheng8b1190a2010-04-28 01:18:01 +00009476 if (VT != MVT::i16 && VT != MVT::i32 && VT != MVT::i64)
Evan Cheng760d1942010-01-04 21:22:48 +00009477 return SDValue();
9478
9479 // fold (or (x << c) | (y >> (64 - c))) ==> (shld64 x, y, c)
9480 SDValue N0 = N->getOperand(0);
9481 SDValue N1 = N->getOperand(1);
9482 if (N0.getOpcode() == ISD::SRL && N1.getOpcode() == ISD::SHL)
9483 std::swap(N0, N1);
9484 if (N0.getOpcode() != ISD::SHL || N1.getOpcode() != ISD::SRL)
9485 return SDValue();
Evan Cheng8b1190a2010-04-28 01:18:01 +00009486 if (!N0.hasOneUse() || !N1.hasOneUse())
9487 return SDValue();
Evan Cheng760d1942010-01-04 21:22:48 +00009488
9489 SDValue ShAmt0 = N0.getOperand(1);
9490 if (ShAmt0.getValueType() != MVT::i8)
9491 return SDValue();
9492 SDValue ShAmt1 = N1.getOperand(1);
9493 if (ShAmt1.getValueType() != MVT::i8)
9494 return SDValue();
9495 if (ShAmt0.getOpcode() == ISD::TRUNCATE)
9496 ShAmt0 = ShAmt0.getOperand(0);
9497 if (ShAmt1.getOpcode() == ISD::TRUNCATE)
9498 ShAmt1 = ShAmt1.getOperand(0);
9499
9500 DebugLoc DL = N->getDebugLoc();
9501 unsigned Opc = X86ISD::SHLD;
9502 SDValue Op0 = N0.getOperand(0);
9503 SDValue Op1 = N1.getOperand(0);
9504 if (ShAmt0.getOpcode() == ISD::SUB) {
9505 Opc = X86ISD::SHRD;
9506 std::swap(Op0, Op1);
9507 std::swap(ShAmt0, ShAmt1);
9508 }
9509
Evan Cheng8b1190a2010-04-28 01:18:01 +00009510 unsigned Bits = VT.getSizeInBits();
Evan Cheng760d1942010-01-04 21:22:48 +00009511 if (ShAmt1.getOpcode() == ISD::SUB) {
9512 SDValue Sum = ShAmt1.getOperand(0);
9513 if (ConstantSDNode *SumC = dyn_cast<ConstantSDNode>(Sum)) {
Evan Cheng8b1190a2010-04-28 01:18:01 +00009514 if (SumC->getSExtValue() == Bits &&
Evan Cheng760d1942010-01-04 21:22:48 +00009515 ShAmt1.getOperand(1) == ShAmt0)
9516 return DAG.getNode(Opc, DL, VT,
9517 Op0, Op1,
9518 DAG.getNode(ISD::TRUNCATE, DL,
9519 MVT::i8, ShAmt0));
9520 }
9521 } else if (ConstantSDNode *ShAmt1C = dyn_cast<ConstantSDNode>(ShAmt1)) {
9522 ConstantSDNode *ShAmt0C = dyn_cast<ConstantSDNode>(ShAmt0);
9523 if (ShAmt0C &&
Evan Cheng8b1190a2010-04-28 01:18:01 +00009524 ShAmt0C->getSExtValue() + ShAmt1C->getSExtValue() == Bits)
Evan Cheng760d1942010-01-04 21:22:48 +00009525 return DAG.getNode(Opc, DL, VT,
9526 N0.getOperand(0), N1.getOperand(0),
9527 DAG.getNode(ISD::TRUNCATE, DL,
9528 MVT::i8, ShAmt0));
9529 }
9530
9531 return SDValue();
9532}
9533
Chris Lattner149a4e52008-02-22 02:09:43 +00009534/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009535static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +00009536 const X86Subtarget *Subtarget) {
Chris Lattner149a4e52008-02-22 02:09:43 +00009537 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
9538 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +00009539 // A preferable solution to the general problem is to figure out the right
9540 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +00009541
9542 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng7e2ff772008-05-08 00:57:18 +00009543 StoreSDNode *St = cast<StoreSDNode>(N);
Owen Andersone50ed302009-08-10 22:56:29 +00009544 EVT VT = St->getValue().getValueType();
Evan Cheng536e6672009-03-12 05:59:15 +00009545 if (VT.getSizeInBits() != 64)
9546 return SDValue();
9547
Devang Patel578efa92009-06-05 21:57:13 +00009548 const Function *F = DAG.getMachineFunction().getFunction();
9549 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
Eric Christopherfd179292009-08-27 18:07:15 +00009550 bool F64IsLegal = !UseSoftFloat && !NoImplicitFloatOps
Devang Patel578efa92009-06-05 21:57:13 +00009551 && Subtarget->hasSSE2();
Evan Cheng536e6672009-03-12 05:59:15 +00009552 if ((VT.isVector() ||
Owen Anderson825b72b2009-08-11 20:47:22 +00009553 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +00009554 isa<LoadSDNode>(St->getValue()) &&
9555 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
9556 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +00009557 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009558 LoadSDNode *Ld = 0;
9559 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +00009560 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +00009561 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009562 // Must be a store of a load. We currently handle two cases: the load
9563 // is a direct child, and it's under an intervening TokenFactor. It is
9564 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +00009565 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +00009566 Ld = cast<LoadSDNode>(St->getChain());
9567 else if (St->getValue().hasOneUse() &&
9568 ChainVal->getOpcode() == ISD::TokenFactor) {
9569 for (unsigned i=0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +00009570 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +00009571 TokenFactorIndex = i;
9572 Ld = cast<LoadSDNode>(St->getValue());
9573 } else
9574 Ops.push_back(ChainVal->getOperand(i));
9575 }
9576 }
Dale Johannesen079f2a62008-02-25 19:20:14 +00009577
Evan Cheng536e6672009-03-12 05:59:15 +00009578 if (!Ld || !ISD::isNormalLoad(Ld))
9579 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009580
Evan Cheng536e6672009-03-12 05:59:15 +00009581 // If this is not the MMX case, i.e. we are just turning i64 load/store
9582 // into f64 load/store, avoid the transformation if there are multiple
9583 // uses of the loaded value.
9584 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
9585 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009586
Evan Cheng536e6672009-03-12 05:59:15 +00009587 DebugLoc LdDL = Ld->getDebugLoc();
9588 DebugLoc StDL = N->getDebugLoc();
9589 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
9590 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
9591 // pair instead.
9592 if (Subtarget->is64Bit() || F64IsLegal) {
Owen Anderson825b72b2009-08-11 20:47:22 +00009593 EVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
Evan Cheng536e6672009-03-12 05:59:15 +00009594 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(),
9595 Ld->getBasePtr(), Ld->getSrcValue(),
9596 Ld->getSrcValueOffset(), Ld->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +00009597 Ld->isNonTemporal(), Ld->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +00009598 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +00009599 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +00009600 Ops.push_back(NewChain);
Owen Anderson825b72b2009-08-11 20:47:22 +00009601 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +00009602 Ops.size());
9603 }
Evan Cheng536e6672009-03-12 05:59:15 +00009604 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner149a4e52008-02-22 02:09:43 +00009605 St->getSrcValue(), St->getSrcValueOffset(),
David Greene67c9d422010-02-15 16:53:33 +00009606 St->isVolatile(), St->isNonTemporal(),
9607 St->getAlignment());
Chris Lattner149a4e52008-02-22 02:09:43 +00009608 }
Evan Cheng536e6672009-03-12 05:59:15 +00009609
9610 // Otherwise, lower to two pairs of 32-bit loads / stores.
9611 SDValue LoAddr = Ld->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +00009612 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
9613 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +00009614
Owen Anderson825b72b2009-08-11 20:47:22 +00009615 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
Evan Cheng536e6672009-03-12 05:59:15 +00009616 Ld->getSrcValue(), Ld->getSrcValueOffset(),
David Greene67c9d422010-02-15 16:53:33 +00009617 Ld->isVolatile(), Ld->isNonTemporal(),
9618 Ld->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +00009619 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
Evan Cheng536e6672009-03-12 05:59:15 +00009620 Ld->getSrcValue(), Ld->getSrcValueOffset()+4,
David Greene67c9d422010-02-15 16:53:33 +00009621 Ld->isVolatile(), Ld->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +00009622 MinAlign(Ld->getAlignment(), 4));
9623
9624 SDValue NewChain = LoLd.getValue(1);
9625 if (TokenFactorIndex != -1) {
9626 Ops.push_back(LoLd);
9627 Ops.push_back(HiLd);
Owen Anderson825b72b2009-08-11 20:47:22 +00009628 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Evan Cheng536e6672009-03-12 05:59:15 +00009629 Ops.size());
9630 }
9631
9632 LoAddr = St->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +00009633 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
9634 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +00009635
9636 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
9637 St->getSrcValue(), St->getSrcValueOffset(),
David Greene67c9d422010-02-15 16:53:33 +00009638 St->isVolatile(), St->isNonTemporal(),
9639 St->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +00009640 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
9641 St->getSrcValue(),
9642 St->getSrcValueOffset() + 4,
9643 St->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +00009644 St->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +00009645 MinAlign(St->getAlignment(), 4));
Owen Anderson825b72b2009-08-11 20:47:22 +00009646 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +00009647 }
Dan Gohman475871a2008-07-27 21:46:04 +00009648 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +00009649}
9650
Chris Lattner6cf73262008-01-25 06:14:17 +00009651/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
9652/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009653static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +00009654 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
9655 // F[X]OR(0.0, x) -> x
9656 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +00009657 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
9658 if (C->getValueAPF().isPosZero())
9659 return N->getOperand(1);
9660 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
9661 if (C->getValueAPF().isPosZero())
9662 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +00009663 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +00009664}
9665
9666/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009667static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +00009668 // FAND(0.0, x) -> 0.0
9669 // FAND(x, 0.0) -> 0.0
9670 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
9671 if (C->getValueAPF().isPosZero())
9672 return N->getOperand(0);
9673 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
9674 if (C->getValueAPF().isPosZero())
9675 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +00009676 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +00009677}
9678
Dan Gohmane5af2d32009-01-29 01:59:02 +00009679static SDValue PerformBTCombine(SDNode *N,
9680 SelectionDAG &DAG,
9681 TargetLowering::DAGCombinerInfo &DCI) {
9682 // BT ignores high bits in the bit index operand.
9683 SDValue Op1 = N->getOperand(1);
9684 if (Op1.hasOneUse()) {
9685 unsigned BitWidth = Op1.getValueSizeInBits();
9686 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
9687 APInt KnownZero, KnownOne;
Evan Chenge5b51ac2010-04-17 06:13:15 +00009688 TargetLowering::TargetLoweringOpt TLO(DAG, !DCI.isBeforeLegalize(),
9689 !DCI.isBeforeLegalizeOps());
Dan Gohmand858e902010-04-17 15:26:15 +00009690 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmane5af2d32009-01-29 01:59:02 +00009691 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
9692 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
9693 DCI.CommitTargetLoweringOpt(TLO);
9694 }
9695 return SDValue();
9696}
Chris Lattner83e6c992006-10-04 06:57:07 +00009697
Eli Friedman7a5e5552009-06-07 06:52:44 +00009698static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
9699 SDValue Op = N->getOperand(0);
9700 if (Op.getOpcode() == ISD::BIT_CONVERT)
9701 Op = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00009702 EVT VT = N->getValueType(0), OpVT = Op.getValueType();
Eli Friedman7a5e5552009-06-07 06:52:44 +00009703 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
Eric Christopherfd179292009-08-27 18:07:15 +00009704 VT.getVectorElementType().getSizeInBits() ==
Eli Friedman7a5e5552009-06-07 06:52:44 +00009705 OpVT.getVectorElementType().getSizeInBits()) {
9706 return DAG.getNode(ISD::BIT_CONVERT, N->getDebugLoc(), VT, Op);
9707 }
9708 return SDValue();
9709}
9710
Owen Anderson99177002009-06-29 18:04:45 +00009711// On X86 and X86-64, atomic operations are lowered to locked instructions.
9712// Locked instructions, in turn, have implicit fence semantics (all memory
9713// operations are flushed before issuing the locked instruction, and the
Eric Christopherfd179292009-08-27 18:07:15 +00009714// are not buffered), so we can fold away the common pattern of
Owen Anderson99177002009-06-29 18:04:45 +00009715// fence-atomic-fence.
9716static SDValue PerformMEMBARRIERCombine(SDNode* N, SelectionDAG &DAG) {
9717 SDValue atomic = N->getOperand(0);
9718 switch (atomic.getOpcode()) {
9719 case ISD::ATOMIC_CMP_SWAP:
9720 case ISD::ATOMIC_SWAP:
9721 case ISD::ATOMIC_LOAD_ADD:
9722 case ISD::ATOMIC_LOAD_SUB:
9723 case ISD::ATOMIC_LOAD_AND:
9724 case ISD::ATOMIC_LOAD_OR:
9725 case ISD::ATOMIC_LOAD_XOR:
9726 case ISD::ATOMIC_LOAD_NAND:
9727 case ISD::ATOMIC_LOAD_MIN:
9728 case ISD::ATOMIC_LOAD_MAX:
9729 case ISD::ATOMIC_LOAD_UMIN:
9730 case ISD::ATOMIC_LOAD_UMAX:
9731 break;
9732 default:
9733 return SDValue();
9734 }
Eric Christopherfd179292009-08-27 18:07:15 +00009735
Owen Anderson99177002009-06-29 18:04:45 +00009736 SDValue fence = atomic.getOperand(0);
9737 if (fence.getOpcode() != ISD::MEMBARRIER)
9738 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +00009739
Owen Anderson99177002009-06-29 18:04:45 +00009740 switch (atomic.getOpcode()) {
9741 case ISD::ATOMIC_CMP_SWAP:
9742 return DAG.UpdateNodeOperands(atomic, fence.getOperand(0),
9743 atomic.getOperand(1), atomic.getOperand(2),
9744 atomic.getOperand(3));
9745 case ISD::ATOMIC_SWAP:
9746 case ISD::ATOMIC_LOAD_ADD:
9747 case ISD::ATOMIC_LOAD_SUB:
9748 case ISD::ATOMIC_LOAD_AND:
9749 case ISD::ATOMIC_LOAD_OR:
9750 case ISD::ATOMIC_LOAD_XOR:
9751 case ISD::ATOMIC_LOAD_NAND:
9752 case ISD::ATOMIC_LOAD_MIN:
9753 case ISD::ATOMIC_LOAD_MAX:
9754 case ISD::ATOMIC_LOAD_UMIN:
9755 case ISD::ATOMIC_LOAD_UMAX:
9756 return DAG.UpdateNodeOperands(atomic, fence.getOperand(0),
9757 atomic.getOperand(1), atomic.getOperand(2));
9758 default:
9759 return SDValue();
9760 }
9761}
9762
Evan Cheng2e489c42009-12-16 00:53:11 +00009763static SDValue PerformZExtCombine(SDNode *N, SelectionDAG &DAG) {
9764 // (i32 zext (and (i8 x86isd::setcc_carry), 1)) ->
9765 // (and (i32 x86isd::setcc_carry), 1)
9766 // This eliminates the zext. This transformation is necessary because
9767 // ISD::SETCC is always legalized to i8.
9768 DebugLoc dl = N->getDebugLoc();
9769 SDValue N0 = N->getOperand(0);
9770 EVT VT = N->getValueType(0);
9771 if (N0.getOpcode() == ISD::AND &&
9772 N0.hasOneUse() &&
9773 N0.getOperand(0).hasOneUse()) {
9774 SDValue N00 = N0.getOperand(0);
9775 if (N00.getOpcode() != X86ISD::SETCC_CARRY)
9776 return SDValue();
9777 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
9778 if (!C || C->getZExtValue() != 1)
9779 return SDValue();
9780 return DAG.getNode(ISD::AND, dl, VT,
9781 DAG.getNode(X86ISD::SETCC_CARRY, dl, VT,
9782 N00.getOperand(0), N00.getOperand(1)),
9783 DAG.getConstant(1, VT));
9784 }
9785
9786 return SDValue();
9787}
9788
Dan Gohman475871a2008-07-27 21:46:04 +00009789SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +00009790 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +00009791 SelectionDAG &DAG = DCI.DAG;
9792 switch (N->getOpcode()) {
9793 default: break;
Evan Chengad4196b2008-05-12 19:56:52 +00009794 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, *this);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00009795 case ISD::EXTRACT_VECTOR_ELT:
9796 return PerformEXTRACT_VECTOR_ELTCombine(N, DAG, *this);
Chris Lattneraf723b92008-01-25 05:46:26 +00009797 case ISD::SELECT: return PerformSELECTCombine(N, DAG, Subtarget);
Chris Lattnerd1980a52009-03-12 06:52:53 +00009798 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +00009799 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +00009800 case ISD::SHL:
9801 case ISD::SRA:
9802 case ISD::SRL: return PerformShiftCombine(N, DAG, Subtarget);
Evan Cheng8b1190a2010-04-28 01:18:01 +00009803 case ISD::OR: return PerformOrCombine(N, DAG, DCI, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +00009804 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +00009805 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +00009806 case X86ISD::FOR: return PerformFORCombine(N, DAG);
9807 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +00009808 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +00009809 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Owen Anderson99177002009-06-29 18:04:45 +00009810 case ISD::MEMBARRIER: return PerformMEMBARRIERCombine(N, DAG);
Evan Cheng2e489c42009-12-16 00:53:11 +00009811 case ISD::ZERO_EXTEND: return PerformZExtCombine(N, DAG);
Evan Cheng206ee9d2006-07-07 08:33:52 +00009812 }
9813
Dan Gohman475871a2008-07-27 21:46:04 +00009814 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +00009815}
9816
Evan Chenge5b51ac2010-04-17 06:13:15 +00009817/// isTypeDesirableForOp - Return true if the target has native support for
9818/// the specified value type and it is 'desirable' to use the type for the
9819/// given node type. e.g. On x86 i16 is legal, but undesirable since i16
9820/// instruction encodings are longer and some i16 instructions are slow.
9821bool X86TargetLowering::isTypeDesirableForOp(unsigned Opc, EVT VT) const {
9822 if (!isTypeLegal(VT))
9823 return false;
Evan Cheng2bce5f4b2010-04-28 08:30:49 +00009824 if (VT != MVT::i16)
Evan Chenge5b51ac2010-04-17 06:13:15 +00009825 return true;
9826
9827 switch (Opc) {
9828 default:
9829 return true;
Evan Cheng4c26e932010-04-19 19:29:22 +00009830 case ISD::LOAD:
9831 case ISD::SIGN_EXTEND:
9832 case ISD::ZERO_EXTEND:
9833 case ISD::ANY_EXTEND:
Evan Chenge5b51ac2010-04-17 06:13:15 +00009834 case ISD::SHL:
Evan Chenge5b51ac2010-04-17 06:13:15 +00009835 case ISD::SRL:
9836 case ISD::SUB:
9837 case ISD::ADD:
9838 case ISD::MUL:
9839 case ISD::AND:
9840 case ISD::OR:
9841 case ISD::XOR:
9842 return false;
9843 }
9844}
9845
Evan Chengc82c20b2010-04-24 04:44:57 +00009846static bool MayFoldLoad(SDValue Op) {
9847 return Op.hasOneUse() && ISD::isNormalLoad(Op.getNode());
9848}
9849
9850static bool MayFoldIntoStore(SDValue Op) {
9851 return Op.hasOneUse() && ISD::isNormalStore(*Op.getNode()->use_begin());
9852}
9853
Evan Chenge5b51ac2010-04-17 06:13:15 +00009854/// IsDesirableToPromoteOp - This method query the target whether it is
Evan Cheng64b7bf72010-04-16 06:14:10 +00009855/// beneficial for dag combiner to promote the specified node. If true, it
9856/// should return the desired promotion type by reference.
Evan Chenge5b51ac2010-04-17 06:13:15 +00009857bool X86TargetLowering::IsDesirableToPromoteOp(SDValue Op, EVT &PVT) const {
Evan Cheng64b7bf72010-04-16 06:14:10 +00009858 EVT VT = Op.getValueType();
9859 if (VT != MVT::i16)
9860 return false;
9861
Evan Cheng4c26e932010-04-19 19:29:22 +00009862 bool Promote = false;
9863 bool Commute = false;
Evan Cheng64b7bf72010-04-16 06:14:10 +00009864 switch (Op.getOpcode()) {
Evan Cheng4c26e932010-04-19 19:29:22 +00009865 default: break;
9866 case ISD::LOAD: {
9867 LoadSDNode *LD = cast<LoadSDNode>(Op);
9868 // If the non-extending load has a single use and it's not live out, then it
9869 // might be folded.
Evan Cheng2bce5f4b2010-04-28 08:30:49 +00009870 if (LD->getExtensionType() == ISD::NON_EXTLOAD /*&&
9871 Op.hasOneUse()*/) {
9872 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
9873 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
9874 // The only case where we'd want to promote LOAD (rather then it being
9875 // promoted as an operand is when it's only use is liveout.
9876 if (UI->getOpcode() != ISD::CopyToReg)
9877 return false;
9878 }
9879 }
Evan Cheng4c26e932010-04-19 19:29:22 +00009880 Promote = true;
9881 break;
9882 }
9883 case ISD::SIGN_EXTEND:
9884 case ISD::ZERO_EXTEND:
9885 case ISD::ANY_EXTEND:
9886 Promote = true;
9887 break;
Evan Chenge5b51ac2010-04-17 06:13:15 +00009888 case ISD::SHL:
Evan Cheng2bce5f4b2010-04-28 08:30:49 +00009889 case ISD::SRL: {
Evan Chenge5b51ac2010-04-17 06:13:15 +00009890 SDValue N0 = Op.getOperand(0);
9891 // Look out for (store (shl (load), x)).
Evan Chengc82c20b2010-04-24 04:44:57 +00009892 if (MayFoldLoad(N0) && MayFoldIntoStore(Op))
Evan Chenge5b51ac2010-04-17 06:13:15 +00009893 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +00009894 Promote = true;
Evan Chenge5b51ac2010-04-17 06:13:15 +00009895 break;
9896 }
Evan Cheng64b7bf72010-04-16 06:14:10 +00009897 case ISD::ADD:
9898 case ISD::MUL:
9899 case ISD::AND:
9900 case ISD::OR:
Evan Cheng4c26e932010-04-19 19:29:22 +00009901 case ISD::XOR:
9902 Commute = true;
9903 // fallthrough
9904 case ISD::SUB: {
Evan Cheng64b7bf72010-04-16 06:14:10 +00009905 SDValue N0 = Op.getOperand(0);
9906 SDValue N1 = Op.getOperand(1);
Evan Chengc82c20b2010-04-24 04:44:57 +00009907 if (!Commute && MayFoldLoad(N1))
Evan Cheng64b7bf72010-04-16 06:14:10 +00009908 return false;
9909 // Avoid disabling potential load folding opportunities.
Evan Chengc82c20b2010-04-24 04:44:57 +00009910 if (MayFoldLoad(N0) && (!isa<ConstantSDNode>(N1) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +00009911 return false;
Evan Chengc82c20b2010-04-24 04:44:57 +00009912 if (MayFoldLoad(N1) && (!isa<ConstantSDNode>(N0) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +00009913 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +00009914 Promote = true;
Evan Cheng64b7bf72010-04-16 06:14:10 +00009915 }
9916 }
9917
9918 PVT = MVT::i32;
Evan Cheng4c26e932010-04-19 19:29:22 +00009919 return Promote;
Evan Cheng64b7bf72010-04-16 06:14:10 +00009920}
9921
Evan Cheng60c07e12006-07-05 22:17:51 +00009922//===----------------------------------------------------------------------===//
9923// X86 Inline Assembly Support
9924//===----------------------------------------------------------------------===//
9925
Chris Lattnerb8105652009-07-20 17:51:36 +00009926static bool LowerToBSwap(CallInst *CI) {
9927 // FIXME: this should verify that we are targetting a 486 or better. If not,
9928 // we will turn this bswap into something that will be lowered to logical ops
9929 // instead of emitting the bswap asm. For now, we don't support 486 or lower
9930 // so don't worry about this.
Eric Christopherfd179292009-08-27 18:07:15 +00009931
Chris Lattnerb8105652009-07-20 17:51:36 +00009932 // Verify this is a simple bswap.
9933 if (CI->getNumOperands() != 2 ||
Eric Christopher551754c2010-04-16 23:37:20 +00009934 CI->getType() != CI->getOperand(1)->getType() ||
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00009935 !CI->getType()->isIntegerTy())
Chris Lattnerb8105652009-07-20 17:51:36 +00009936 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00009937
Chris Lattnerb8105652009-07-20 17:51:36 +00009938 const IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
9939 if (!Ty || Ty->getBitWidth() % 16 != 0)
9940 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00009941
Chris Lattnerb8105652009-07-20 17:51:36 +00009942 // Okay, we can do this xform, do so now.
9943 const Type *Tys[] = { Ty };
9944 Module *M = CI->getParent()->getParent()->getParent();
9945 Constant *Int = Intrinsic::getDeclaration(M, Intrinsic::bswap, Tys, 1);
Eric Christopherfd179292009-08-27 18:07:15 +00009946
Eric Christopher551754c2010-04-16 23:37:20 +00009947 Value *Op = CI->getOperand(1);
Chris Lattnerb8105652009-07-20 17:51:36 +00009948 Op = CallInst::Create(Int, Op, CI->getName(), CI);
Eric Christopherfd179292009-08-27 18:07:15 +00009949
Chris Lattnerb8105652009-07-20 17:51:36 +00009950 CI->replaceAllUsesWith(Op);
9951 CI->eraseFromParent();
9952 return true;
9953}
9954
9955bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
9956 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
9957 std::vector<InlineAsm::ConstraintInfo> Constraints = IA->ParseConstraints();
9958
9959 std::string AsmStr = IA->getAsmString();
9960
9961 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
Benjamin Kramerd4f19592010-01-11 18:03:24 +00009962 SmallVector<StringRef, 4> AsmPieces;
Chris Lattnerb8105652009-07-20 17:51:36 +00009963 SplitString(AsmStr, AsmPieces, "\n"); // ; as separator?
9964
9965 switch (AsmPieces.size()) {
9966 default: return false;
9967 case 1:
9968 AsmStr = AsmPieces[0];
9969 AsmPieces.clear();
9970 SplitString(AsmStr, AsmPieces, " \t"); // Split with whitespace.
9971
9972 // bswap $0
9973 if (AsmPieces.size() == 2 &&
9974 (AsmPieces[0] == "bswap" ||
9975 AsmPieces[0] == "bswapq" ||
9976 AsmPieces[0] == "bswapl") &&
9977 (AsmPieces[1] == "$0" ||
9978 AsmPieces[1] == "${0:q}")) {
9979 // No need to check constraints, nothing other than the equivalent of
9980 // "=r,0" would be valid here.
9981 return LowerToBSwap(CI);
9982 }
9983 // rorw $$8, ${0:w} --> llvm.bswap.i16
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00009984 if (CI->getType()->isIntegerTy(16) &&
Chris Lattnerb8105652009-07-20 17:51:36 +00009985 AsmPieces.size() == 3 &&
Dan Gohman0ef701e2010-03-04 19:58:08 +00009986 (AsmPieces[0] == "rorw" || AsmPieces[0] == "rolw") &&
Chris Lattnerb8105652009-07-20 17:51:36 +00009987 AsmPieces[1] == "$$8," &&
9988 AsmPieces[2] == "${0:w}" &&
Dan Gohman0ef701e2010-03-04 19:58:08 +00009989 IA->getConstraintString().compare(0, 5, "=r,0,") == 0) {
9990 AsmPieces.clear();
Benjamin Kramer018cbd52010-03-12 13:54:59 +00009991 const std::string &Constraints = IA->getConstraintString();
9992 SplitString(StringRef(Constraints).substr(5), AsmPieces, ",");
Dan Gohman0ef701e2010-03-04 19:58:08 +00009993 std::sort(AsmPieces.begin(), AsmPieces.end());
9994 if (AsmPieces.size() == 4 &&
9995 AsmPieces[0] == "~{cc}" &&
9996 AsmPieces[1] == "~{dirflag}" &&
9997 AsmPieces[2] == "~{flags}" &&
9998 AsmPieces[3] == "~{fpsr}") {
9999 return LowerToBSwap(CI);
10000 }
Chris Lattnerb8105652009-07-20 17:51:36 +000010001 }
10002 break;
10003 case 3:
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000010004 if (CI->getType()->isIntegerTy(64) &&
Owen Anderson1d0be152009-08-13 21:58:54 +000010005 Constraints.size() >= 2 &&
Chris Lattnerb8105652009-07-20 17:51:36 +000010006 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
10007 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
10008 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
Benjamin Kramerd4f19592010-01-11 18:03:24 +000010009 SmallVector<StringRef, 4> Words;
Chris Lattnerb8105652009-07-20 17:51:36 +000010010 SplitString(AsmPieces[0], Words, " \t");
10011 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%eax") {
10012 Words.clear();
10013 SplitString(AsmPieces[1], Words, " \t");
10014 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%edx") {
10015 Words.clear();
10016 SplitString(AsmPieces[2], Words, " \t,");
10017 if (Words.size() == 3 && Words[0] == "xchgl" && Words[1] == "%eax" &&
10018 Words[2] == "%edx") {
10019 return LowerToBSwap(CI);
10020 }
10021 }
10022 }
10023 }
10024 break;
10025 }
10026 return false;
10027}
10028
10029
10030
Chris Lattnerf4dff842006-07-11 02:54:03 +000010031/// getConstraintType - Given a constraint letter, return the type of
10032/// constraint it is for this target.
10033X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +000010034X86TargetLowering::getConstraintType(const std::string &Constraint) const {
10035 if (Constraint.size() == 1) {
10036 switch (Constraint[0]) {
10037 case 'A':
Dale Johannesen330169f2008-11-13 21:52:36 +000010038 return C_Register;
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010039 case 'f':
Chris Lattner4234f572007-03-25 02:14:49 +000010040 case 'r':
10041 case 'R':
10042 case 'l':
10043 case 'q':
10044 case 'Q':
10045 case 'x':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +000010046 case 'y':
Chris Lattner4234f572007-03-25 02:14:49 +000010047 case 'Y':
10048 return C_RegisterClass;
Dale Johannesen78e3e522009-02-12 20:58:09 +000010049 case 'e':
10050 case 'Z':
10051 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +000010052 default:
10053 break;
10054 }
Chris Lattnerf4dff842006-07-11 02:54:03 +000010055 }
Chris Lattner4234f572007-03-25 02:14:49 +000010056 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +000010057}
10058
Dale Johannesenba2a0b92008-01-29 02:21:21 +000010059/// LowerXConstraint - try to replace an X constraint, which matches anything,
10060/// with another that has more specific requirements based on the type of the
10061/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +000010062const char *X86TargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +000010063LowerXConstraint(EVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +000010064 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
10065 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +000010066 if (ConstraintVT.isFloatingPoint()) {
Dale Johannesenba2a0b92008-01-29 02:21:21 +000010067 if (Subtarget->hasSSE2())
Chris Lattner5e764232008-04-26 23:02:14 +000010068 return "Y";
10069 if (Subtarget->hasSSE1())
10070 return "x";
10071 }
Scott Michelfdc40a02009-02-17 22:15:04 +000010072
Chris Lattner5e764232008-04-26 23:02:14 +000010073 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +000010074}
10075
Chris Lattner48884cd2007-08-25 00:47:38 +000010076/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
10077/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +000010078void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Chris Lattner48884cd2007-08-25 00:47:38 +000010079 char Constraint,
Evan Chengda43bcf2008-09-24 00:05:32 +000010080 bool hasMemory,
Dan Gohman475871a2008-07-27 21:46:04 +000010081 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +000010082 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +000010083 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +000010084
Chris Lattner22aaf1d2006-10-31 20:13:11 +000010085 switch (Constraint) {
10086 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +000010087 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +000010088 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000010089 if (C->getZExtValue() <= 31) {
10090 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000010091 break;
10092 }
Devang Patel84f7fd22007-03-17 00:13:28 +000010093 }
Chris Lattner48884cd2007-08-25 00:47:38 +000010094 return;
Evan Cheng364091e2008-09-22 23:57:37 +000010095 case 'J':
10096 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000010097 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +000010098 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
10099 break;
10100 }
10101 }
10102 return;
10103 case 'K':
10104 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000010105 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng364091e2008-09-22 23:57:37 +000010106 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
10107 break;
10108 }
10109 }
10110 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +000010111 case 'N':
10112 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000010113 if (C->getZExtValue() <= 255) {
10114 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000010115 break;
10116 }
Chris Lattner188b9fe2007-03-25 01:57:35 +000010117 }
Chris Lattner48884cd2007-08-25 00:47:38 +000010118 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +000010119 case 'e': {
10120 // 32-bit signed value
10121 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
10122 const ConstantInt *CI = C->getConstantIntValue();
Owen Anderson1d0be152009-08-13 21:58:54 +000010123 if (CI->isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
10124 C->getSExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000010125 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000010126 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
Dale Johannesen78e3e522009-02-12 20:58:09 +000010127 break;
10128 }
10129 // FIXME gcc accepts some relocatable values here too, but only in certain
10130 // memory models; it's complicated.
10131 }
10132 return;
10133 }
10134 case 'Z': {
10135 // 32-bit unsigned value
10136 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
10137 const ConstantInt *CI = C->getConstantIntValue();
Owen Anderson1d0be152009-08-13 21:58:54 +000010138 if (CI->isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
10139 C->getZExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000010140 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
10141 break;
10142 }
10143 }
10144 // FIXME gcc accepts some relocatable values here too, but only in certain
10145 // memory models; it's complicated.
10146 return;
10147 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000010148 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000010149 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +000010150 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000010151 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000010152 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +000010153 break;
10154 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010155
Chris Lattnerdc43a882007-05-03 16:52:29 +000010156 // If we are in non-pic codegen mode, we allow the address of a global (with
10157 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +000010158 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +000010159 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +000010160
Chris Lattner49921962009-05-08 18:23:14 +000010161 // Match either (GA), (GA+C), (GA+C1+C2), etc.
10162 while (1) {
10163 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
10164 Offset += GA->getOffset();
10165 break;
10166 } else if (Op.getOpcode() == ISD::ADD) {
10167 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
10168 Offset += C->getZExtValue();
10169 Op = Op.getOperand(0);
10170 continue;
10171 }
10172 } else if (Op.getOpcode() == ISD::SUB) {
10173 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
10174 Offset += -C->getZExtValue();
10175 Op = Op.getOperand(0);
10176 continue;
10177 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000010178 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000010179
Chris Lattner49921962009-05-08 18:23:14 +000010180 // Otherwise, this isn't something we can handle, reject it.
10181 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +000010182 }
Eric Christopherfd179292009-08-27 18:07:15 +000010183
Dan Gohman46510a72010-04-15 01:51:59 +000010184 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000010185 // If we require an extra load to get this address, as in PIC mode, we
10186 // can't accept it.
Chris Lattner36c25012009-07-10 07:34:39 +000010187 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
10188 getTargetMachine())))
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000010189 return;
Scott Michelfdc40a02009-02-17 22:15:04 +000010190
Dale Johannesen60b3ba02009-07-21 00:12:29 +000010191 if (hasMemory)
10192 Op = LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
10193 else
10194 Op = DAG.getTargetGlobalAddress(GV, GA->getValueType(0), Offset);
Chris Lattner49921962009-05-08 18:23:14 +000010195 Result = Op;
10196 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +000010197 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000010198 }
Scott Michelfdc40a02009-02-17 22:15:04 +000010199
Gabor Greifba36cb52008-08-28 21:40:38 +000010200 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +000010201 Ops.push_back(Result);
10202 return;
10203 }
Evan Chengda43bcf2008-09-24 00:05:32 +000010204 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, hasMemory,
10205 Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +000010206}
10207
Chris Lattner259e97c2006-01-31 19:43:35 +000010208std::vector<unsigned> X86TargetLowering::
Chris Lattner1efa40f2006-02-22 00:56:39 +000010209getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000010210 EVT VT) const {
Chris Lattner259e97c2006-01-31 19:43:35 +000010211 if (Constraint.size() == 1) {
10212 // FIXME: not handling fp-stack yet!
Chris Lattner259e97c2006-01-31 19:43:35 +000010213 switch (Constraint[0]) { // GCC X86 Constraint Letters
Chris Lattnerf4dff842006-07-11 02:54:03 +000010214 default: break; // Unknown constraint letter
Evan Cheng47e9fab2009-07-17 22:13:25 +000010215 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
10216 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000010217 if (VT == MVT::i32)
Evan Cheng47e9fab2009-07-17 22:13:25 +000010218 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX,
10219 X86::ESI, X86::EDI, X86::R8D, X86::R9D,
10220 X86::R10D,X86::R11D,X86::R12D,
10221 X86::R13D,X86::R14D,X86::R15D,
10222 X86::EBP, X86::ESP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010223 else if (VT == MVT::i16)
Evan Cheng47e9fab2009-07-17 22:13:25 +000010224 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX,
10225 X86::SI, X86::DI, X86::R8W,X86::R9W,
10226 X86::R10W,X86::R11W,X86::R12W,
10227 X86::R13W,X86::R14W,X86::R15W,
10228 X86::BP, X86::SP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010229 else if (VT == MVT::i8)
Evan Cheng47e9fab2009-07-17 22:13:25 +000010230 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL,
10231 X86::SIL, X86::DIL, X86::R8B,X86::R9B,
10232 X86::R10B,X86::R11B,X86::R12B,
10233 X86::R13B,X86::R14B,X86::R15B,
10234 X86::BPL, X86::SPL, 0);
10235
Owen Anderson825b72b2009-08-11 20:47:22 +000010236 else if (VT == MVT::i64)
Evan Cheng47e9fab2009-07-17 22:13:25 +000010237 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX,
10238 X86::RSI, X86::RDI, X86::R8, X86::R9,
10239 X86::R10, X86::R11, X86::R12,
10240 X86::R13, X86::R14, X86::R15,
10241 X86::RBP, X86::RSP, 0);
10242
10243 break;
10244 }
Eric Christopherfd179292009-08-27 18:07:15 +000010245 // 32-bit fallthrough
Chris Lattner259e97c2006-01-31 19:43:35 +000010246 case 'Q': // Q_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +000010247 if (VT == MVT::i32)
Chris Lattner80a7ecc2006-05-06 00:29:37 +000010248 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010249 else if (VT == MVT::i16)
Chris Lattner80a7ecc2006-05-06 00:29:37 +000010250 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010251 else if (VT == MVT::i8)
Evan Cheng12914382007-08-13 23:27:11 +000010252 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010253 else if (VT == MVT::i64)
Chris Lattner03e6c702007-11-04 06:51:12 +000010254 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX, 0);
10255 break;
Chris Lattner259e97c2006-01-31 19:43:35 +000010256 }
10257 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010258
Chris Lattner1efa40f2006-02-22 00:56:39 +000010259 return std::vector<unsigned>();
Chris Lattner259e97c2006-01-31 19:43:35 +000010260}
Chris Lattnerf76d1802006-07-31 23:26:50 +000010261
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010262std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +000010263X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000010264 EVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +000010265 // First, see if this is a constraint that directly corresponds to an LLVM
10266 // register class.
10267 if (Constraint.size() == 1) {
10268 // GCC Constraint Letters
10269 switch (Constraint[0]) {
10270 default: break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000010271 case 'r': // GENERAL_REGS
Chris Lattner0f65cad2007-04-09 05:49:22 +000010272 case 'l': // INDEX_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +000010273 if (VT == MVT::i8)
Chris Lattner0f65cad2007-04-09 05:49:22 +000010274 return std::make_pair(0U, X86::GR8RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010275 if (VT == MVT::i16)
Chris Lattner1fa71982008-10-17 18:15:05 +000010276 return std::make_pair(0U, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010277 if (VT == MVT::i32 || !Subtarget->is64Bit())
Scott Michelfdc40a02009-02-17 22:15:04 +000010278 return std::make_pair(0U, X86::GR32RegisterClass);
Chris Lattner1fa71982008-10-17 18:15:05 +000010279 return std::make_pair(0U, X86::GR64RegisterClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000010280 case 'R': // LEGACY_REGS
10281 if (VT == MVT::i8)
10282 return std::make_pair(0U, X86::GR8_NOREXRegisterClass);
10283 if (VT == MVT::i16)
10284 return std::make_pair(0U, X86::GR16_NOREXRegisterClass);
10285 if (VT == MVT::i32 || !Subtarget->is64Bit())
10286 return std::make_pair(0U, X86::GR32_NOREXRegisterClass);
10287 return std::make_pair(0U, X86::GR64_NOREXRegisterClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010288 case 'f': // FP Stack registers.
10289 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
10290 // value to the correct fpstack register class.
Owen Anderson825b72b2009-08-11 20:47:22 +000010291 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010292 return std::make_pair(0U, X86::RFP32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010293 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010294 return std::make_pair(0U, X86::RFP64RegisterClass);
10295 return std::make_pair(0U, X86::RFP80RegisterClass);
Chris Lattner6c284d72007-04-12 04:14:49 +000010296 case 'y': // MMX_REGS if MMX allowed.
10297 if (!Subtarget->hasMMX()) break;
10298 return std::make_pair(0U, X86::VR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000010299 case 'Y': // SSE_REGS if SSE2 allowed
10300 if (!Subtarget->hasSSE2()) break;
10301 // FALL THROUGH.
10302 case 'x': // SSE_REGS if SSE1 allowed
10303 if (!Subtarget->hasSSE1()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +000010304
Owen Anderson825b72b2009-08-11 20:47:22 +000010305 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner0f65cad2007-04-09 05:49:22 +000010306 default: break;
10307 // Scalar SSE types.
Owen Anderson825b72b2009-08-11 20:47:22 +000010308 case MVT::f32:
10309 case MVT::i32:
Chris Lattnerad043e82007-04-09 05:11:28 +000010310 return std::make_pair(0U, X86::FR32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010311 case MVT::f64:
10312 case MVT::i64:
Chris Lattnerad043e82007-04-09 05:11:28 +000010313 return std::make_pair(0U, X86::FR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000010314 // Vector types.
Owen Anderson825b72b2009-08-11 20:47:22 +000010315 case MVT::v16i8:
10316 case MVT::v8i16:
10317 case MVT::v4i32:
10318 case MVT::v2i64:
10319 case MVT::v4f32:
10320 case MVT::v2f64:
Chris Lattner0f65cad2007-04-09 05:49:22 +000010321 return std::make_pair(0U, X86::VR128RegisterClass);
10322 }
Chris Lattnerad043e82007-04-09 05:11:28 +000010323 break;
10324 }
10325 }
Scott Michelfdc40a02009-02-17 22:15:04 +000010326
Chris Lattnerf76d1802006-07-31 23:26:50 +000010327 // Use the default implementation in TargetLowering to convert the register
10328 // constraint into a member of a register class.
10329 std::pair<unsigned, const TargetRegisterClass*> Res;
10330 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +000010331
10332 // Not found as a standard register?
10333 if (Res.second == 0) {
Chris Lattner56d77c72009-09-13 22:41:48 +000010334 // Map st(0) -> st(7) -> ST0
10335 if (Constraint.size() == 7 && Constraint[0] == '{' &&
10336 tolower(Constraint[1]) == 's' &&
10337 tolower(Constraint[2]) == 't' &&
10338 Constraint[3] == '(' &&
10339 (Constraint[4] >= '0' && Constraint[4] <= '7') &&
10340 Constraint[5] == ')' &&
10341 Constraint[6] == '}') {
Daniel Dunbara279bc32009-09-20 02:20:51 +000010342
Chris Lattner56d77c72009-09-13 22:41:48 +000010343 Res.first = X86::ST0+Constraint[4]-'0';
10344 Res.second = X86::RFP80RegisterClass;
10345 return Res;
10346 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000010347
Chris Lattner56d77c72009-09-13 22:41:48 +000010348 // GCC allows "st(0)" to be called just plain "st".
Benjamin Kramer05872ea2009-11-12 20:36:59 +000010349 if (StringRef("{st}").equals_lower(Constraint)) {
Chris Lattner1a60aa72006-10-31 19:42:44 +000010350 Res.first = X86::ST0;
Chris Lattner9b4baf12007-09-24 05:27:37 +000010351 Res.second = X86::RFP80RegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000010352 return Res;
Chris Lattner1a60aa72006-10-31 19:42:44 +000010353 }
Chris Lattner56d77c72009-09-13 22:41:48 +000010354
10355 // flags -> EFLAGS
Benjamin Kramer05872ea2009-11-12 20:36:59 +000010356 if (StringRef("{flags}").equals_lower(Constraint)) {
Chris Lattner56d77c72009-09-13 22:41:48 +000010357 Res.first = X86::EFLAGS;
10358 Res.second = X86::CCRRegisterClass;
10359 return Res;
10360 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000010361
Dale Johannesen330169f2008-11-13 21:52:36 +000010362 // 'A' means EAX + EDX.
10363 if (Constraint == "A") {
10364 Res.first = X86::EAX;
Dan Gohman68a31c22009-07-30 17:02:08 +000010365 Res.second = X86::GR32_ADRegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000010366 return Res;
Dale Johannesen330169f2008-11-13 21:52:36 +000010367 }
Chris Lattner1a60aa72006-10-31 19:42:44 +000010368 return Res;
10369 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010370
Chris Lattnerf76d1802006-07-31 23:26:50 +000010371 // Otherwise, check to see if this is a register class of the wrong value
10372 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
10373 // turn into {ax},{dx}.
10374 if (Res.second->hasType(VT))
10375 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010376
Chris Lattnerf76d1802006-07-31 23:26:50 +000010377 // All of the single-register GCC register classes map their values onto
10378 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
10379 // really want an 8-bit or 32-bit register, map to the appropriate register
10380 // class and return the appropriate register.
Chris Lattner6ba50a92008-08-26 06:19:02 +000010381 if (Res.second == X86::GR16RegisterClass) {
Owen Anderson825b72b2009-08-11 20:47:22 +000010382 if (VT == MVT::i8) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000010383 unsigned DestReg = 0;
10384 switch (Res.first) {
10385 default: break;
10386 case X86::AX: DestReg = X86::AL; break;
10387 case X86::DX: DestReg = X86::DL; break;
10388 case X86::CX: DestReg = X86::CL; break;
10389 case X86::BX: DestReg = X86::BL; break;
10390 }
10391 if (DestReg) {
10392 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000010393 Res.second = X86::GR8RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000010394 }
Owen Anderson825b72b2009-08-11 20:47:22 +000010395 } else if (VT == MVT::i32) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000010396 unsigned DestReg = 0;
10397 switch (Res.first) {
10398 default: break;
10399 case X86::AX: DestReg = X86::EAX; break;
10400 case X86::DX: DestReg = X86::EDX; break;
10401 case X86::CX: DestReg = X86::ECX; break;
10402 case X86::BX: DestReg = X86::EBX; break;
10403 case X86::SI: DestReg = X86::ESI; break;
10404 case X86::DI: DestReg = X86::EDI; break;
10405 case X86::BP: DestReg = X86::EBP; break;
10406 case X86::SP: DestReg = X86::ESP; break;
10407 }
10408 if (DestReg) {
10409 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000010410 Res.second = X86::GR32RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000010411 }
Owen Anderson825b72b2009-08-11 20:47:22 +000010412 } else if (VT == MVT::i64) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000010413 unsigned DestReg = 0;
10414 switch (Res.first) {
10415 default: break;
10416 case X86::AX: DestReg = X86::RAX; break;
10417 case X86::DX: DestReg = X86::RDX; break;
10418 case X86::CX: DestReg = X86::RCX; break;
10419 case X86::BX: DestReg = X86::RBX; break;
10420 case X86::SI: DestReg = X86::RSI; break;
10421 case X86::DI: DestReg = X86::RDI; break;
10422 case X86::BP: DestReg = X86::RBP; break;
10423 case X86::SP: DestReg = X86::RSP; break;
10424 }
10425 if (DestReg) {
10426 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000010427 Res.second = X86::GR64RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000010428 }
Chris Lattnerf76d1802006-07-31 23:26:50 +000010429 }
Chris Lattner6ba50a92008-08-26 06:19:02 +000010430 } else if (Res.second == X86::FR32RegisterClass ||
10431 Res.second == X86::FR64RegisterClass ||
10432 Res.second == X86::VR128RegisterClass) {
10433 // Handle references to XMM physical registers that got mapped into the
10434 // wrong class. This can happen with constraints like {xmm0} where the
10435 // target independent register mapper will just pick the first match it can
10436 // find, ignoring the required type.
Owen Anderson825b72b2009-08-11 20:47:22 +000010437 if (VT == MVT::f32)
Chris Lattner6ba50a92008-08-26 06:19:02 +000010438 Res.second = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +000010439 else if (VT == MVT::f64)
Chris Lattner6ba50a92008-08-26 06:19:02 +000010440 Res.second = X86::FR64RegisterClass;
10441 else if (X86::VR128RegisterClass->hasType(VT))
10442 Res.second = X86::VR128RegisterClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +000010443 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010444
Chris Lattnerf76d1802006-07-31 23:26:50 +000010445 return Res;
10446}