blob: 9b76ba97029367cf93f714d8848ce3b2d6001dc6 [file] [log] [blame]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001//===-- X86/X86CodeEmitter.cpp - Convert X86 code to machine code ---------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the pass that transforms the X86 machine instructions into
11// relocatable machine code.
12//
13//===----------------------------------------------------------------------===//
14
15#define DEBUG_TYPE "x86-emitter"
16#include "X86InstrInfo.h"
Evan Chengaf743252008-01-05 02:26:58 +000017#include "X86JITInfo.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000018#include "X86Subtarget.h"
19#include "X86TargetMachine.h"
20#include "X86Relocations.h"
21#include "X86.h"
22#include "llvm/PassManager.h"
23#include "llvm/CodeGen/MachineCodeEmitter.h"
Bruno Cardoso Lopes1ea31ff2009-05-30 20:51:52 +000024#include "llvm/CodeGen/JITCodeEmitter.h"
Bruno Cardoso Lopesaabb9a52009-07-06 05:09:34 +000025#include "llvm/CodeGen/ObjectCodeEmitter.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000026#include "llvm/CodeGen/MachineFunctionPass.h"
27#include "llvm/CodeGen/MachineInstr.h"
Nicolas Geoffray0e757e12008-02-13 18:39:37 +000028#include "llvm/CodeGen/MachineModuleInfo.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000029#include "llvm/CodeGen/Passes.h"
30#include "llvm/Function.h"
31#include "llvm/ADT/Statistic.h"
Daniel Dunbar2f379632009-08-27 08:12:55 +000032#include "llvm/MC/MCCodeEmitter.h"
Daniel Dunbar6e966212009-08-31 08:08:38 +000033#include "llvm/MC/MCExpr.h"
Daniel Dunbar2f379632009-08-27 08:12:55 +000034#include "llvm/MC/MCInst.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000035#include "llvm/Support/Compiler.h"
Evan Cheng872bd4b2008-03-14 07:13:42 +000036#include "llvm/Support/Debug.h"
Edwin Török3cb88482009-07-08 18:01:40 +000037#include "llvm/Support/ErrorHandling.h"
Daniel Dunbar005975c2009-07-25 00:23:56 +000038#include "llvm/Support/raw_ostream.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000039#include "llvm/Target/TargetOptions.h"
40using namespace llvm;
41
42STATISTIC(NumEmitted, "Number of machine instructions emitted");
43
44namespace {
Chris Lattner5b6b1782009-08-16 02:45:18 +000045 template<class CodeEmitter>
Dan Gohmanf17a25c2007-07-18 16:29:46 +000046 class VISIBILITY_HIDDEN Emitter : public MachineFunctionPass {
47 const X86InstrInfo *II;
48 const TargetData *TD;
Dan Gohmanb41dfba2008-05-14 01:58:56 +000049 X86TargetMachine &TM;
Bruno Cardoso Lopes8e2537b2009-06-01 19:57:37 +000050 CodeEmitter &MCE;
Evan Chengaf743252008-01-05 02:26:58 +000051 intptr_t PICBaseOffset;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000052 bool Is64BitMode;
Evan Cheng8ee6bab2007-12-22 09:40:20 +000053 bool IsPIC;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000054 public:
55 static char ID;
Bruno Cardoso Lopes8e2537b2009-06-01 19:57:37 +000056 explicit Emitter(X86TargetMachine &tm, CodeEmitter &mce)
Dan Gohman26f8c272008-09-04 17:05:41 +000057 : MachineFunctionPass(&ID), II(0), TD(0), TM(tm),
Evan Chengaf743252008-01-05 02:26:58 +000058 MCE(mce), PICBaseOffset(0), Is64BitMode(false),
Evan Cheng28e7e162008-01-04 10:46:51 +000059 IsPIC(TM.getRelocationModel() == Reloc::PIC_) {}
Bruno Cardoso Lopes8e2537b2009-06-01 19:57:37 +000060 Emitter(X86TargetMachine &tm, CodeEmitter &mce,
Dan Gohmanf17a25c2007-07-18 16:29:46 +000061 const X86InstrInfo &ii, const TargetData &td, bool is64)
Dan Gohman26f8c272008-09-04 17:05:41 +000062 : MachineFunctionPass(&ID), II(&ii), TD(&td), TM(tm),
Evan Chengaf743252008-01-05 02:26:58 +000063 MCE(mce), PICBaseOffset(0), Is64BitMode(is64),
Evan Cheng28e7e162008-01-04 10:46:51 +000064 IsPIC(TM.getRelocationModel() == Reloc::PIC_) {}
Dan Gohmanf17a25c2007-07-18 16:29:46 +000065
66 bool runOnMachineFunction(MachineFunction &MF);
67
68 virtual const char *getPassName() const {
69 return "X86 Machine Code Emitter";
70 }
71
Evan Cheng0729ccf2008-01-05 00:41:47 +000072 void emitInstruction(const MachineInstr &MI,
Chris Lattner5b930372008-01-07 07:27:27 +000073 const TargetInstrDesc *Desc);
Nicolas Geoffray0e757e12008-02-13 18:39:37 +000074
75 void getAnalysisUsage(AnalysisUsage &AU) const {
Dan Gohmanf5f72242009-07-31 23:44:16 +000076 AU.setPreservesAll();
Nicolas Geoffray0e757e12008-02-13 18:39:37 +000077 AU.addRequired<MachineModuleInfo>();
78 MachineFunctionPass::getAnalysisUsage(AU);
79 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +000080
81 private:
82 void emitPCRelativeBlockAddress(MachineBasicBlock *MBB);
Evan Cheng8ee6bab2007-12-22 09:40:20 +000083 void emitGlobalAddress(GlobalValue *GV, unsigned Reloc,
Dan Gohman5ad09472008-10-24 01:57:54 +000084 intptr_t Disp = 0, intptr_t PCAdj = 0,
Evan Cheng8af22c42008-11-10 01:08:07 +000085 bool NeedStub = false, bool Indirect = false);
Evan Chengf0123872008-01-03 02:56:28 +000086 void emitExternalSymbolAddress(const char *ES, unsigned Reloc);
Dan Gohman5ad09472008-10-24 01:57:54 +000087 void emitConstPoolAddress(unsigned CPI, unsigned Reloc, intptr_t Disp = 0,
Evan Chengf0123872008-01-03 02:56:28 +000088 intptr_t PCAdj = 0);
Evan Cheng8ee6bab2007-12-22 09:40:20 +000089 void emitJumpTableAddress(unsigned JTI, unsigned Reloc,
Evan Chengf0123872008-01-03 02:56:28 +000090 intptr_t PCAdj = 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +000091
92 void emitDisplacementField(const MachineOperand *RelocOp, int DispVal,
Bruno Cardoso Lopes670400e2009-08-05 00:11:21 +000093 intptr_t Adj = 0, bool IsPCRel = true);
Dan Gohmanf17a25c2007-07-18 16:29:46 +000094
95 void emitRegModRMByte(unsigned ModRMReg, unsigned RegOpcodeField);
Evan Cheng5d0d34e2008-10-17 17:14:20 +000096 void emitRegModRMByte(unsigned RegOpcodeField);
Dan Gohmanf17a25c2007-07-18 16:29:46 +000097 void emitSIBByte(unsigned SS, unsigned Index, unsigned Base);
98 void emitConstant(uint64_t Val, unsigned Size);
99
100 void emitMemModRMByte(const MachineInstr &MI,
101 unsigned Op, unsigned RegOpcodeField,
Evan Cheng8ee6bab2007-12-22 09:40:20 +0000102 intptr_t PCAdj = 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000103
Dan Gohman06844672008-02-08 03:29:40 +0000104 unsigned getX86RegNum(unsigned RegNo) const;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000105 };
Bruno Cardoso Lopes1ea31ff2009-05-30 20:51:52 +0000106
Bruno Cardoso Lopes8e2537b2009-06-01 19:57:37 +0000107template<class CodeEmitter>
108 char Emitter<CodeEmitter>::ID = 0;
Chris Lattner5b6b1782009-08-16 02:45:18 +0000109} // end anonymous namespace.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000110
111/// createX86CodeEmitterPass - Return a pass that emits the collected X86 code
Bruno Cardoso Lopes1ea31ff2009-05-30 20:51:52 +0000112/// to the specified templated MachineCodeEmitter object.
113
Bruno Cardoso Lopesaabb9a52009-07-06 05:09:34 +0000114FunctionPass *llvm::createX86CodeEmitterPass(X86TargetMachine &TM,
115 MachineCodeEmitter &MCE) {
Bruno Cardoso Lopes1ea31ff2009-05-30 20:51:52 +0000116 return new Emitter<MachineCodeEmitter>(TM, MCE);
117}
Bruno Cardoso Lopesaabb9a52009-07-06 05:09:34 +0000118FunctionPass *llvm::createX86JITCodeEmitterPass(X86TargetMachine &TM,
119 JITCodeEmitter &JCE) {
Bruno Cardoso Lopes1ea31ff2009-05-30 20:51:52 +0000120 return new Emitter<JITCodeEmitter>(TM, JCE);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000121}
Bruno Cardoso Lopesaabb9a52009-07-06 05:09:34 +0000122FunctionPass *llvm::createX86ObjectCodeEmitterPass(X86TargetMachine &TM,
123 ObjectCodeEmitter &OCE) {
124 return new Emitter<ObjectCodeEmitter>(TM, OCE);
125}
Bruno Cardoso Lopes1ea31ff2009-05-30 20:51:52 +0000126
Bruno Cardoso Lopes8e2537b2009-06-01 19:57:37 +0000127template<class CodeEmitter>
128bool Emitter<CodeEmitter>::runOnMachineFunction(MachineFunction &MF) {
Dale Johannesenc501c082008-08-11 23:46:25 +0000129
Nicolas Geoffray0e757e12008-02-13 18:39:37 +0000130 MCE.setModuleInfo(&getAnalysis<MachineModuleInfo>());
131
Dan Gohmanb41dfba2008-05-14 01:58:56 +0000132 II = TM.getInstrInfo();
133 TD = TM.getTargetData();
Evan Cheng28e7e162008-01-04 10:46:51 +0000134 Is64BitMode = TM.getSubtarget<X86Subtarget>().is64Bit();
Evan Chengae50ca32008-05-20 01:56:59 +0000135 IsPIC = TM.getRelocationModel() == Reloc::PIC_;
Nicolas Geoffray0e757e12008-02-13 18:39:37 +0000136
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000137 do {
Daniel Dunbar005975c2009-07-25 00:23:56 +0000138 DEBUG(errs() << "JITTing function '"
139 << MF.getFunction()->getName() << "'\n");
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000140 MCE.startFunction(MF);
141 for (MachineFunction::iterator MBB = MF.begin(), E = MF.end();
142 MBB != E; ++MBB) {
143 MCE.StartMachineBasicBlock(MBB);
144 for (MachineBasicBlock::const_iterator I = MBB->begin(), E = MBB->end();
Evan Cheng0729ccf2008-01-05 00:41:47 +0000145 I != E; ++I) {
Chris Lattner5b930372008-01-07 07:27:27 +0000146 const TargetInstrDesc &Desc = I->getDesc();
147 emitInstruction(*I, &Desc);
Evan Cheng0729ccf2008-01-05 00:41:47 +0000148 // MOVPC32r is basically a call plus a pop instruction.
Chris Lattner5b930372008-01-07 07:27:27 +0000149 if (Desc.getOpcode() == X86::MOVPC32r)
Evan Cheng0729ccf2008-01-05 00:41:47 +0000150 emitInstruction(*I, &II->get(X86::POP32r));
151 NumEmitted++; // Keep track of the # of mi's emitted
152 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000153 }
154 } while (MCE.finishFunction(MF));
155
156 return false;
157}
158
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000159/// emitPCRelativeBlockAddress - This method keeps track of the information
160/// necessary to resolve the address of this block later and emits a dummy
161/// value.
162///
Bruno Cardoso Lopes8e2537b2009-06-01 19:57:37 +0000163template<class CodeEmitter>
164void Emitter<CodeEmitter>::emitPCRelativeBlockAddress(MachineBasicBlock *MBB) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000165 // Remember where this reference was and where it is to so we can
166 // deal with it later.
167 MCE.addRelocation(MachineRelocation::getBB(MCE.getCurrentPCOffset(),
168 X86::reloc_pcrel_word, MBB));
169 MCE.emitWordLE(0);
170}
171
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000172/// emitGlobalAddress - Emit the specified address to the code stream assuming
173/// this is part of a "take the address of a global" instruction.
174///
Bruno Cardoso Lopes8e2537b2009-06-01 19:57:37 +0000175template<class CodeEmitter>
176void Emitter<CodeEmitter>::emitGlobalAddress(GlobalValue *GV, unsigned Reloc,
Dan Gohman5ad09472008-10-24 01:57:54 +0000177 intptr_t Disp /* = 0 */,
178 intptr_t PCAdj /* = 0 */,
Evan Cheng28e7e162008-01-04 10:46:51 +0000179 bool NeedStub /* = false */,
Evan Cheng8af22c42008-11-10 01:08:07 +0000180 bool Indirect /* = false */) {
Bruno Cardoso Lopes670400e2009-08-05 00:11:21 +0000181 intptr_t RelocCST = Disp;
Evan Chengf0123872008-01-03 02:56:28 +0000182 if (Reloc == X86::reloc_picrel_word)
Evan Chengaf743252008-01-05 02:26:58 +0000183 RelocCST = PICBaseOffset;
Evan Cheng28e7e162008-01-04 10:46:51 +0000184 else if (Reloc == X86::reloc_pcrel_word)
185 RelocCST = PCAdj;
Evan Cheng8af22c42008-11-10 01:08:07 +0000186 MachineRelocation MR = Indirect
187 ? MachineRelocation::getIndirectSymbol(MCE.getCurrentPCOffset(), Reloc,
188 GV, RelocCST, NeedStub)
Evan Cheng28e7e162008-01-04 10:46:51 +0000189 : MachineRelocation::getGV(MCE.getCurrentPCOffset(), Reloc,
190 GV, RelocCST, NeedStub);
191 MCE.addRelocation(MR);
Dan Gohman5ad09472008-10-24 01:57:54 +0000192 // The relocated value will be added to the displacement
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000193 if (Reloc == X86::reloc_absolute_dword)
Dan Gohman5ad09472008-10-24 01:57:54 +0000194 MCE.emitDWordLE(Disp);
195 else
196 MCE.emitWordLE((int32_t)Disp);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000197}
198
199/// emitExternalSymbolAddress - Arrange for the address of an external symbol to
200/// be emitted to the current location in the function, and allow it to be PC
201/// relative.
Bruno Cardoso Lopes8e2537b2009-06-01 19:57:37 +0000202template<class CodeEmitter>
203void Emitter<CodeEmitter>::emitExternalSymbolAddress(const char *ES,
204 unsigned Reloc) {
Evan Chengaf743252008-01-05 02:26:58 +0000205 intptr_t RelocCST = (Reloc == X86::reloc_picrel_word) ? PICBaseOffset : 0;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000206 MCE.addRelocation(MachineRelocation::getExtSym(MCE.getCurrentPCOffset(),
Evan Cheng28e7e162008-01-04 10:46:51 +0000207 Reloc, ES, RelocCST));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000208 if (Reloc == X86::reloc_absolute_dword)
Dan Gohman5ad09472008-10-24 01:57:54 +0000209 MCE.emitDWordLE(0);
210 else
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000211 MCE.emitWordLE(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000212}
213
214/// emitConstPoolAddress - Arrange for the address of an constant pool
215/// to be emitted to the current location in the function, and allow it to be PC
216/// relative.
Bruno Cardoso Lopes8e2537b2009-06-01 19:57:37 +0000217template<class CodeEmitter>
218void Emitter<CodeEmitter>::emitConstPoolAddress(unsigned CPI, unsigned Reloc,
Dan Gohman5ad09472008-10-24 01:57:54 +0000219 intptr_t Disp /* = 0 */,
Evan Chengf0123872008-01-03 02:56:28 +0000220 intptr_t PCAdj /* = 0 */) {
Evan Cheng28e7e162008-01-04 10:46:51 +0000221 intptr_t RelocCST = 0;
Evan Chengf0123872008-01-03 02:56:28 +0000222 if (Reloc == X86::reloc_picrel_word)
Evan Chengaf743252008-01-05 02:26:58 +0000223 RelocCST = PICBaseOffset;
Evan Cheng28e7e162008-01-04 10:46:51 +0000224 else if (Reloc == X86::reloc_pcrel_word)
225 RelocCST = PCAdj;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000226 MCE.addRelocation(MachineRelocation::getConstPool(MCE.getCurrentPCOffset(),
Evan Cheng28e7e162008-01-04 10:46:51 +0000227 Reloc, CPI, RelocCST));
Dan Gohman5ad09472008-10-24 01:57:54 +0000228 // The relocated value will be added to the displacement
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000229 if (Reloc == X86::reloc_absolute_dword)
Dan Gohman5ad09472008-10-24 01:57:54 +0000230 MCE.emitDWordLE(Disp);
231 else
232 MCE.emitWordLE((int32_t)Disp);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000233}
234
235/// emitJumpTableAddress - Arrange for the address of a jump table to
236/// be emitted to the current location in the function, and allow it to be PC
237/// relative.
Bruno Cardoso Lopes8e2537b2009-06-01 19:57:37 +0000238template<class CodeEmitter>
239void Emitter<CodeEmitter>::emitJumpTableAddress(unsigned JTI, unsigned Reloc,
Evan Chengf0123872008-01-03 02:56:28 +0000240 intptr_t PCAdj /* = 0 */) {
Evan Cheng28e7e162008-01-04 10:46:51 +0000241 intptr_t RelocCST = 0;
Evan Chengf0123872008-01-03 02:56:28 +0000242 if (Reloc == X86::reloc_picrel_word)
Evan Chengaf743252008-01-05 02:26:58 +0000243 RelocCST = PICBaseOffset;
Evan Cheng28e7e162008-01-04 10:46:51 +0000244 else if (Reloc == X86::reloc_pcrel_word)
245 RelocCST = PCAdj;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000246 MCE.addRelocation(MachineRelocation::getJumpTable(MCE.getCurrentPCOffset(),
Evan Cheng28e7e162008-01-04 10:46:51 +0000247 Reloc, JTI, RelocCST));
Dan Gohman5ad09472008-10-24 01:57:54 +0000248 // The relocated value will be added to the displacement
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000249 if (Reloc == X86::reloc_absolute_dword)
Dan Gohman5ad09472008-10-24 01:57:54 +0000250 MCE.emitDWordLE(0);
251 else
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000252 MCE.emitWordLE(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000253}
254
Bruno Cardoso Lopes8e2537b2009-06-01 19:57:37 +0000255template<class CodeEmitter>
256unsigned Emitter<CodeEmitter>::getX86RegNum(unsigned RegNo) const {
Dan Gohmanb41dfba2008-05-14 01:58:56 +0000257 return II->getRegisterInfo().getX86RegNum(RegNo);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000258}
259
260inline static unsigned char ModRMByte(unsigned Mod, unsigned RegOpcode,
261 unsigned RM) {
262 assert(Mod < 4 && RegOpcode < 8 && RM < 8 && "ModRM Fields out of range!");
263 return RM | (RegOpcode << 3) | (Mod << 6);
264}
265
Bruno Cardoso Lopes8e2537b2009-06-01 19:57:37 +0000266template<class CodeEmitter>
267void Emitter<CodeEmitter>::emitRegModRMByte(unsigned ModRMReg,
268 unsigned RegOpcodeFld){
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000269 MCE.emitByte(ModRMByte(3, RegOpcodeFld, getX86RegNum(ModRMReg)));
270}
271
Bruno Cardoso Lopes8e2537b2009-06-01 19:57:37 +0000272template<class CodeEmitter>
273void Emitter<CodeEmitter>::emitRegModRMByte(unsigned RegOpcodeFld) {
Evan Cheng5d0d34e2008-10-17 17:14:20 +0000274 MCE.emitByte(ModRMByte(3, RegOpcodeFld, 0));
275}
276
Bruno Cardoso Lopes8e2537b2009-06-01 19:57:37 +0000277template<class CodeEmitter>
278void Emitter<CodeEmitter>::emitSIBByte(unsigned SS,
279 unsigned Index,
280 unsigned Base) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000281 // SIB byte is in the same format as the ModRMByte...
282 MCE.emitByte(ModRMByte(SS, Index, Base));
283}
284
Bruno Cardoso Lopes8e2537b2009-06-01 19:57:37 +0000285template<class CodeEmitter>
286void Emitter<CodeEmitter>::emitConstant(uint64_t Val, unsigned Size) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000287 // Output the constant in little endian byte order...
288 for (unsigned i = 0; i != Size; ++i) {
289 MCE.emitByte(Val & 255);
290 Val >>= 8;
291 }
292}
293
294/// isDisp8 - Return true if this signed displacement fits in a 8-bit
295/// sign-extended field.
296static bool isDisp8(int Value) {
297 return Value == (signed char)Value;
298}
299
Chris Lattnerbdc2ea92009-07-10 05:27:43 +0000300static bool gvNeedsNonLazyPtr(const MachineOperand &GVOp,
301 const TargetMachine &TM) {
Chris Lattnerbdc2ea92009-07-10 05:27:43 +0000302 // For Darwin-64, simulate the linktime GOT by using the same non-lazy-pointer
Dale Johannesen2b65b742008-08-12 18:23:48 +0000303 // mechanism as 32-bit mode.
Chris Lattnerbdc2ea92009-07-10 05:27:43 +0000304 if (TM.getSubtarget<X86Subtarget>().is64Bit() &&
305 !TM.getSubtarget<X86Subtarget>().isTargetDarwin())
306 return false;
307
Chris Lattner8b1d2b92009-07-10 06:07:08 +0000308 // Return true if this is a reference to a stub containing the address of the
309 // global, not the global itself.
Chris Lattner6d62ab92009-07-10 06:29:59 +0000310 return isGlobalStubReference(GVOp.getTargetFlags());
Evan Cheng28e7e162008-01-04 10:46:51 +0000311}
312
Bruno Cardoso Lopes8e2537b2009-06-01 19:57:37 +0000313template<class CodeEmitter>
314void Emitter<CodeEmitter>::emitDisplacementField(const MachineOperand *RelocOp,
Bruno Cardoso Lopes670400e2009-08-05 00:11:21 +0000315 int DispVal,
316 intptr_t Adj /* = 0 */,
317 bool IsPCRel /* = true */) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000318 // If this is a simple integer displacement that doesn't require a relocation,
319 // emit it now.
320 if (!RelocOp) {
321 emitConstant(DispVal, 4);
322 return;
323 }
Bruno Cardoso Lopes670400e2009-08-05 00:11:21 +0000324
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000325 // Otherwise, this is something that requires a relocation. Emit it as such
326 // now.
Daniel Dunbar064aca12009-09-01 22:07:06 +0000327 unsigned RelocType = Is64BitMode ?
328 (IsPCRel ? X86::reloc_pcrel_word : X86::reloc_absolute_word_sext)
329 : (IsPIC ? X86::reloc_picrel_word : X86::reloc_absolute_word);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000330 if (RelocOp->isGlobal()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000331 // In 64-bit static small code model, we could potentially emit absolute.
Bruno Cardoso Lopes670400e2009-08-05 00:11:21 +0000332 // But it's probably not beneficial. If the MCE supports using RIP directly
333 // do it, otherwise fallback to absolute (this is determined by IsPCRel).
Bill Wendlingf3a655f2008-02-26 10:57:23 +0000334 // 89 05 00 00 00 00 mov %eax,0(%rip) # PC-relative
335 // 89 04 25 00 00 00 00 mov %eax,0x0 # Absolute
Evan Cheng28e7e162008-01-04 10:46:51 +0000336 bool NeedStub = isa<Function>(RelocOp->getGlobal());
Chris Lattnerbdc2ea92009-07-10 05:27:43 +0000337 bool Indirect = gvNeedsNonLazyPtr(*RelocOp, TM);
Daniel Dunbar064aca12009-09-01 22:07:06 +0000338 emitGlobalAddress(RelocOp->getGlobal(), RelocType, RelocOp->getOffset(),
Bruno Cardoso Lopes670400e2009-08-05 00:11:21 +0000339 Adj, NeedStub, Indirect);
Daniel Dunbar8ac6c042009-09-01 22:06:53 +0000340 } else if (RelocOp->isSymbol()) {
Daniel Dunbar064aca12009-09-01 22:07:06 +0000341 emitExternalSymbolAddress(RelocOp->getSymbolName(), RelocType);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000342 } else if (RelocOp->isCPI()) {
Daniel Dunbar064aca12009-09-01 22:07:06 +0000343 emitConstPoolAddress(RelocOp->getIndex(), RelocType,
Bruno Cardoso Lopes670400e2009-08-05 00:11:21 +0000344 RelocOp->getOffset(), Adj);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000345 } else {
Daniel Dunbar064aca12009-09-01 22:07:06 +0000346 assert(RelocOp->isJTI() && "Unexpected machine operand!");
347 emitJumpTableAddress(RelocOp->getIndex(), RelocType, Adj);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000348 }
349}
350
Bruno Cardoso Lopes8e2537b2009-06-01 19:57:37 +0000351template<class CodeEmitter>
352void Emitter<CodeEmitter>::emitMemModRMByte(const MachineInstr &MI,
Chris Lattner5b6b1782009-08-16 02:45:18 +0000353 unsigned Op,unsigned RegOpcodeField,
354 intptr_t PCAdj) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000355 const MachineOperand &Op3 = MI.getOperand(Op+3);
356 int DispVal = 0;
357 const MachineOperand *DispForReloc = 0;
358
359 // Figure out what sort of displacement we have to handle here.
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000360 if (Op3.isGlobal()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000361 DispForReloc = &Op3;
Daniel Dunbar8ac6c042009-09-01 22:06:53 +0000362 } else if (Op3.isSymbol()) {
363 DispForReloc = &Op3;
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000364 } else if (Op3.isCPI()) {
Bruno Cardoso Lopes670400e2009-08-05 00:11:21 +0000365 if (!MCE.earlyResolveAddresses() || Is64BitMode || IsPIC) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000366 DispForReloc = &Op3;
367 } else {
Chris Lattner6017d482007-12-30 23:10:15 +0000368 DispVal += MCE.getConstantPoolEntryAddress(Op3.getIndex());
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000369 DispVal += Op3.getOffset();
370 }
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000371 } else if (Op3.isJTI()) {
Bruno Cardoso Lopes670400e2009-08-05 00:11:21 +0000372 if (!MCE.earlyResolveAddresses() || Is64BitMode || IsPIC) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000373 DispForReloc = &Op3;
374 } else {
Chris Lattner6017d482007-12-30 23:10:15 +0000375 DispVal += MCE.getJumpTableEntryAddress(Op3.getIndex());
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000376 }
377 } else {
378 DispVal = Op3.getImm();
379 }
380
381 const MachineOperand &Base = MI.getOperand(Op);
382 const MachineOperand &Scale = MI.getOperand(Op+1);
383 const MachineOperand &IndexReg = MI.getOperand(Op+2);
384
385 unsigned BaseReg = Base.getReg();
386
Bruno Cardoso Lopes670400e2009-08-05 00:11:21 +0000387 // Indicate that the displacement will use an pcrel or absolute reference
388 // by default. MCEs able to resolve addresses on-the-fly use pcrel by default
389 // while others, unless explicit asked to use RIP, use absolute references.
390 bool IsPCRel = MCE.earlyResolveAddresses() ? true : false;
391
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000392 // Is a SIB byte needed?
Bruno Cardoso Lopes670400e2009-08-05 00:11:21 +0000393 // If no BaseReg, issue a RIP relative instruction only if the MCE can
394 // resolve addresses on-the-fly, otherwise use SIB (Intel Manual 2A, table
395 // 2-7) and absolute references.
Evan Cheng92569ce2009-05-12 00:07:35 +0000396 if ((!Is64BitMode || DispForReloc || BaseReg != 0) &&
Bruno Cardoso Lopes670400e2009-08-05 00:11:21 +0000397 IndexReg.getReg() == 0 &&
398 ((BaseReg == 0 && MCE.earlyResolveAddresses()) || BaseReg == X86::RIP ||
399 (BaseReg != 0 && getX86RegNum(BaseReg) != N86::ESP))) {
400 if (BaseReg == 0 || BaseReg == X86::RIP) { // Just a displacement?
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000401 // Emit special case [disp32] encoding
402 MCE.emitByte(ModRMByte(0, RegOpcodeField, 5));
Bruno Cardoso Lopes670400e2009-08-05 00:11:21 +0000403 emitDisplacementField(DispForReloc, DispVal, PCAdj, true);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000404 } else {
405 unsigned BaseRegNo = getX86RegNum(BaseReg);
406 if (!DispForReloc && DispVal == 0 && BaseRegNo != N86::EBP) {
407 // Emit simple indirect register encoding... [EAX] f.e.
408 MCE.emitByte(ModRMByte(0, RegOpcodeField, BaseRegNo));
409 } else if (!DispForReloc && isDisp8(DispVal)) {
410 // Emit the disp8 encoding... [REG+disp8]
411 MCE.emitByte(ModRMByte(1, RegOpcodeField, BaseRegNo));
412 emitConstant(DispVal, 1);
413 } else {
414 // Emit the most general non-SIB encoding: [REG+disp32]
415 MCE.emitByte(ModRMByte(2, RegOpcodeField, BaseRegNo));
Bruno Cardoso Lopes670400e2009-08-05 00:11:21 +0000416 emitDisplacementField(DispForReloc, DispVal, PCAdj, IsPCRel);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000417 }
418 }
419
420 } else { // We need a SIB byte, so start by outputting the ModR/M byte first
421 assert(IndexReg.getReg() != X86::ESP &&
422 IndexReg.getReg() != X86::RSP && "Cannot use ESP as index reg!");
423
424 bool ForceDisp32 = false;
425 bool ForceDisp8 = false;
426 if (BaseReg == 0) {
427 // If there is no base register, we emit the special case SIB byte with
428 // MOD=0, BASE=5, to JUST get the index, scale, and displacement.
429 MCE.emitByte(ModRMByte(0, RegOpcodeField, 4));
430 ForceDisp32 = true;
431 } else if (DispForReloc) {
432 // Emit the normal disp32 encoding.
433 MCE.emitByte(ModRMByte(2, RegOpcodeField, 4));
434 ForceDisp32 = true;
435 } else if (DispVal == 0 && getX86RegNum(BaseReg) != N86::EBP) {
436 // Emit no displacement ModR/M byte
437 MCE.emitByte(ModRMByte(0, RegOpcodeField, 4));
438 } else if (isDisp8(DispVal)) {
439 // Emit the disp8 encoding...
440 MCE.emitByte(ModRMByte(1, RegOpcodeField, 4));
441 ForceDisp8 = true; // Make sure to force 8 bit disp if Base=EBP
442 } else {
443 // Emit the normal disp32 encoding...
444 MCE.emitByte(ModRMByte(2, RegOpcodeField, 4));
445 }
446
447 // Calculate what the SS field value should be...
448 static const unsigned SSTable[] = { ~0, 0, 1, ~0, 2, ~0, ~0, ~0, 3 };
449 unsigned SS = SSTable[Scale.getImm()];
450
451 if (BaseReg == 0) {
Bruno Cardoso Lopes670400e2009-08-05 00:11:21 +0000452 // Handle the SIB byte for the case where there is no base, see Intel
453 // Manual 2A, table 2-7. The displacement has already been output.
Mon P Wang67b7fe22008-10-31 19:13:42 +0000454 unsigned IndexRegNo;
455 if (IndexReg.getReg())
456 IndexRegNo = getX86RegNum(IndexReg.getReg());
Bruno Cardoso Lopes670400e2009-08-05 00:11:21 +0000457 else // Examples: [ESP+1*<noreg>+4] or [scaled idx]+disp32 (MOD=0,BASE=5)
458 IndexRegNo = 4;
Mon P Wang67b7fe22008-10-31 19:13:42 +0000459 emitSIBByte(SS, IndexRegNo, 5);
Dan Gohman85a356f2008-11-10 22:09:58 +0000460 } else {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000461 unsigned BaseRegNo = getX86RegNum(BaseReg);
462 unsigned IndexRegNo;
463 if (IndexReg.getReg())
464 IndexRegNo = getX86RegNum(IndexReg.getReg());
465 else
466 IndexRegNo = 4; // For example [ESP+1*<noreg>+4]
467 emitSIBByte(SS, IndexRegNo, BaseRegNo);
468 }
469
470 // Do we need to output a displacement?
471 if (ForceDisp8) {
472 emitConstant(DispVal, 1);
473 } else if (DispVal != 0 || ForceDisp32) {
Bruno Cardoso Lopes670400e2009-08-05 00:11:21 +0000474 emitDisplacementField(DispForReloc, DispVal, PCAdj, IsPCRel);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000475 }
476 }
477}
478
Bruno Cardoso Lopes8e2537b2009-06-01 19:57:37 +0000479template<class CodeEmitter>
Chris Lattner5b6b1782009-08-16 02:45:18 +0000480void Emitter<CodeEmitter>::emitInstruction(const MachineInstr &MI,
481 const TargetInstrDesc *Desc) {
Bill Wendlingbdfa3be2009-08-03 00:11:34 +0000482 DEBUG(errs() << MI);
Evan Cheng872bd4b2008-03-14 07:13:42 +0000483
Jeffrey Yasskin8ad296e2009-07-16 21:07:26 +0000484 MCE.processDebugLoc(MI.getDebugLoc());
485
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000486 unsigned Opcode = Desc->Opcode;
487
Andrew Lenharth7a5a4b22008-03-01 13:37:02 +0000488 // Emit the lock opcode prefix as needed.
Chris Lattner5b6b1782009-08-16 02:45:18 +0000489 if (Desc->TSFlags & X86II::LOCK)
490 MCE.emitByte(0xF0);
Andrew Lenharth7a5a4b22008-03-01 13:37:02 +0000491
Duncan Sandsa707cf82008-10-11 19:34:24 +0000492 // Emit segment override opcode prefix as needed.
Anton Korobeynikov975e1472008-10-11 19:09:15 +0000493 switch (Desc->TSFlags & X86II::SegOvrMask) {
494 case X86II::FS:
495 MCE.emitByte(0x64);
496 break;
497 case X86II::GS:
498 MCE.emitByte(0x65);
499 break;
Edwin Törökbd448e32009-07-14 16:55:14 +0000500 default: llvm_unreachable("Invalid segment!");
Anton Korobeynikov4b7be802008-10-12 10:30:11 +0000501 case 0: break; // No segment override!
Anton Korobeynikov975e1472008-10-11 19:09:15 +0000502 }
503
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000504 // Emit the repeat opcode prefix as needed.
Chris Lattner5b6b1782009-08-16 02:45:18 +0000505 if ((Desc->TSFlags & X86II::Op0Mask) == X86II::REP)
506 MCE.emitByte(0xF3);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000507
508 // Emit the operand size opcode prefix as needed.
Chris Lattner5b6b1782009-08-16 02:45:18 +0000509 if (Desc->TSFlags & X86II::OpSize)
510 MCE.emitByte(0x66);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000511
512 // Emit the address size opcode prefix as needed.
Chris Lattner5b6b1782009-08-16 02:45:18 +0000513 if (Desc->TSFlags & X86II::AdSize)
514 MCE.emitByte(0x67);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000515
516 bool Need0FPrefix = false;
517 switch (Desc->TSFlags & X86II::Op0Mask) {
Evan Cheng0c835a82008-04-03 08:53:17 +0000518 case X86II::TB: // Two-byte opcode prefix
519 case X86II::T8: // 0F 38
520 case X86II::TA: // 0F 3A
521 Need0FPrefix = true;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000522 break;
Eric Christopherb5f948c2009-08-08 21:55:08 +0000523 case X86II::TF: // F2 0F 38
524 MCE.emitByte(0xF2);
525 Need0FPrefix = true;
526 break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000527 case X86II::REP: break; // already handled.
528 case X86II::XS: // F3 0F
529 MCE.emitByte(0xF3);
530 Need0FPrefix = true;
531 break;
532 case X86II::XD: // F2 0F
533 MCE.emitByte(0xF2);
534 Need0FPrefix = true;
535 break;
536 case X86II::D8: case X86II::D9: case X86II::DA: case X86II::DB:
537 case X86II::DC: case X86II::DD: case X86II::DE: case X86II::DF:
538 MCE.emitByte(0xD8+
539 (((Desc->TSFlags & X86II::Op0Mask)-X86II::D8)
540 >> X86II::Op0Shift));
541 break; // Two-byte opcode prefix
Edwin Törökbd448e32009-07-14 16:55:14 +0000542 default: llvm_unreachable("Invalid prefix!");
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000543 case 0: break; // No prefix!
544 }
545
Chris Lattner5b6b1782009-08-16 02:45:18 +0000546 // Handle REX prefix.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000547 if (Is64BitMode) {
Chris Lattner5b6b1782009-08-16 02:45:18 +0000548 if (unsigned REX = X86InstrInfo::determineREX(MI))
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000549 MCE.emitByte(0x40 | REX);
550 }
551
552 // 0x0F escape code must be emitted just before the opcode.
553 if (Need0FPrefix)
554 MCE.emitByte(0x0F);
555
Evan Cheng0c835a82008-04-03 08:53:17 +0000556 switch (Desc->TSFlags & X86II::Op0Mask) {
Chris Lattner5b6b1782009-08-16 02:45:18 +0000557 case X86II::TF: // F2 0F 38
558 case X86II::T8: // 0F 38
Evan Cheng0c835a82008-04-03 08:53:17 +0000559 MCE.emitByte(0x38);
560 break;
561 case X86II::TA: // 0F 3A
562 MCE.emitByte(0x3A);
563 break;
564 }
565
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000566 // If this is a two-address instruction, skip one of the register operands.
Chris Lattner0c2a4f32008-01-07 03:13:06 +0000567 unsigned NumOps = Desc->getNumOperands();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000568 unsigned CurOp = 0;
569 if (NumOps > 1 && Desc->getOperandConstraint(1, TOI::TIED_TO) != -1)
Evan Chengd49dbb82008-04-18 20:55:36 +0000570 ++CurOp;
571 else if (NumOps > 2 && Desc->getOperandConstraint(NumOps-1, TOI::TIED_TO)== 0)
572 // Skip the last source operand that is tied_to the dest reg. e.g. LXADD32
573 --NumOps;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000574
575 unsigned char BaseOpcode = II->getBaseOpcodeFor(Desc);
576 switch (Desc->TSFlags & X86II::FormMask) {
Chris Lattnerb4a3ef12009-08-16 02:36:40 +0000577 default:
578 llvm_unreachable("Unknown FormMask value in X86 MachineCodeEmitter!");
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000579 case X86II::Pseudo:
Evan Cheng0729ccf2008-01-05 00:41:47 +0000580 // Remember the current PC offset, this is the PIC relocation
581 // base address.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000582 switch (Opcode) {
583 default:
Chris Lattnerb4a3ef12009-08-16 02:36:40 +0000584 llvm_unreachable("psuedo instructions should be removed before code"
585 " emission");
Evan Cheng7c6c35e2008-03-05 02:34:36 +0000586 break;
Chris Lattner5b6b1782009-08-16 02:45:18 +0000587 case TargetInstrInfo::INLINEASM:
Evan Cheng4e1a7202008-11-19 23:21:11 +0000588 // We allow inline assembler nodes with empty bodies - they can
589 // implicitly define registers, which is ok for JIT.
Chris Lattner5b6b1782009-08-16 02:45:18 +0000590 assert(MI.getOperand(0).getSymbolName()[0] == 0 &&
591 "JIT does not support inline asm!");
Evan Cheng7c6c35e2008-03-05 02:34:36 +0000592 break;
Dan Gohmanfa607c92008-07-01 00:05:16 +0000593 case TargetInstrInfo::DBG_LABEL:
594 case TargetInstrInfo::EH_LABEL:
Nicolas Geoffray0e757e12008-02-13 18:39:37 +0000595 MCE.emitLabel(MI.getOperand(0).getImm());
596 break;
Evan Chengb74b4b62008-03-17 06:56:52 +0000597 case TargetInstrInfo::IMPLICIT_DEF:
Evan Cheng7c6c35e2008-03-05 02:34:36 +0000598 case X86::DWARF_LOC:
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000599 case X86::FP_REG_KILL:
600 break;
Evan Chengaf743252008-01-05 02:26:58 +0000601 case X86::MOVPC32r: {
Evan Cheng0729ccf2008-01-05 00:41:47 +0000602 // This emits the "call" portion of this pseudo instruction.
603 MCE.emitByte(BaseOpcode);
Nicolas Geoffraycb162a02008-04-16 20:10:13 +0000604 emitConstant(0, X86InstrInfo::sizeOfImm(Desc));
Evan Chengaf743252008-01-05 02:26:58 +0000605 // Remember PIC base.
Evan Cheng6e561c72008-12-10 02:32:19 +0000606 PICBaseOffset = (intptr_t) MCE.getCurrentPCOffset();
Dan Gohmanb41dfba2008-05-14 01:58:56 +0000607 X86JITInfo *JTI = TM.getJITInfo();
Evan Chengaf743252008-01-05 02:26:58 +0000608 JTI->setPICBase(MCE.getCurrentPCValue());
Evan Cheng0729ccf2008-01-05 00:41:47 +0000609 break;
610 }
Evan Chengaf743252008-01-05 02:26:58 +0000611 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000612 CurOp = NumOps;
613 break;
Chris Lattner5b6b1782009-08-16 02:45:18 +0000614 case X86II::RawFrm: {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000615 MCE.emitByte(BaseOpcode);
Evan Cheng0729ccf2008-01-05 00:41:47 +0000616
Chris Lattner5b6b1782009-08-16 02:45:18 +0000617 if (CurOp == NumOps)
618 break;
619
620 const MachineOperand &MO = MI.getOperand(CurOp++);
Bill Wendling0768ef62008-08-21 08:38:54 +0000621
Chris Lattner5b6b1782009-08-16 02:45:18 +0000622 DEBUG(errs() << "RawFrm CurOp " << CurOp << "\n");
623 DEBUG(errs() << "isMBB " << MO.isMBB() << "\n");
624 DEBUG(errs() << "isGlobal " << MO.isGlobal() << "\n");
625 DEBUG(errs() << "isSymbol " << MO.isSymbol() << "\n");
626 DEBUG(errs() << "isImm " << MO.isImm() << "\n");
Bill Wendling0768ef62008-08-21 08:38:54 +0000627
Chris Lattner5b6b1782009-08-16 02:45:18 +0000628 if (MO.isMBB()) {
629 emitPCRelativeBlockAddress(MO.getMBB());
630 break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000631 }
Chris Lattner5b6b1782009-08-16 02:45:18 +0000632
633 if (MO.isGlobal()) {
634 // Assume undefined functions may be outside the Small codespace.
635 bool NeedStub =
636 (Is64BitMode &&
637 (TM.getCodeModel() == CodeModel::Large ||
638 TM.getSubtarget<X86Subtarget>().isTargetDarwin())) ||
639 Opcode == X86::TAILJMPd;
640 emitGlobalAddress(MO.getGlobal(), X86::reloc_pcrel_word,
641 MO.getOffset(), 0, NeedStub);
642 break;
643 }
644
645 if (MO.isSymbol()) {
646 emitExternalSymbolAddress(MO.getSymbolName(), X86::reloc_pcrel_word);
647 break;
648 }
649
650 assert(MO.isImm() && "Unknown RawFrm operand!");
651 if (Opcode == X86::CALLpcrel32 || Opcode == X86::CALL64pcrel32) {
652 // Fix up immediate operand for pc relative calls.
653 intptr_t Imm = (intptr_t)MO.getImm();
654 Imm = Imm - MCE.getCurrentPCValue() - 4;
655 emitConstant(Imm, X86InstrInfo::sizeOfImm(Desc));
656 } else
657 emitConstant(MO.getImm(), X86InstrInfo::sizeOfImm(Desc));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000658 break;
Chris Lattner5b6b1782009-08-16 02:45:18 +0000659 }
660
Chris Lattnerb4a3ef12009-08-16 02:36:40 +0000661 case X86II::AddRegFrm: {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000662 MCE.emitByte(BaseOpcode + getX86RegNum(MI.getOperand(CurOp++).getReg()));
663
Chris Lattnerb4a3ef12009-08-16 02:36:40 +0000664 if (CurOp == NumOps)
665 break;
666
667 const MachineOperand &MO1 = MI.getOperand(CurOp++);
668 unsigned Size = X86InstrInfo::sizeOfImm(Desc);
669 if (MO1.isImm()) {
670 emitConstant(MO1.getImm(), Size);
671 break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000672 }
Chris Lattnerb4a3ef12009-08-16 02:36:40 +0000673
674 unsigned rt = Is64BitMode ? X86::reloc_pcrel_word
675 : (IsPIC ? X86::reloc_picrel_word : X86::reloc_absolute_word);
676 if (Opcode == X86::MOV64ri64i32)
677 rt = X86::reloc_absolute_word; // FIXME: add X86II flag?
678 // This should not occur on Darwin for relocatable objects.
679 if (Opcode == X86::MOV64ri)
680 rt = X86::reloc_absolute_dword; // FIXME: add X86II flag?
681 if (MO1.isGlobal()) {
682 bool NeedStub = isa<Function>(MO1.getGlobal());
683 bool Indirect = gvNeedsNonLazyPtr(MO1, TM);
684 emitGlobalAddress(MO1.getGlobal(), rt, MO1.getOffset(), 0,
685 NeedStub, Indirect);
686 } else if (MO1.isSymbol())
687 emitExternalSymbolAddress(MO1.getSymbolName(), rt);
688 else if (MO1.isCPI())
689 emitConstPoolAddress(MO1.getIndex(), rt);
690 else if (MO1.isJTI())
691 emitJumpTableAddress(MO1.getIndex(), rt);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000692 break;
Chris Lattnerb4a3ef12009-08-16 02:36:40 +0000693 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000694
695 case X86II::MRMDestReg: {
696 MCE.emitByte(BaseOpcode);
697 emitRegModRMByte(MI.getOperand(CurOp).getReg(),
698 getX86RegNum(MI.getOperand(CurOp+1).getReg()));
699 CurOp += 2;
700 if (CurOp != NumOps)
Chris Lattnerb4a3ef12009-08-16 02:36:40 +0000701 emitConstant(MI.getOperand(CurOp++).getImm(),
702 X86InstrInfo::sizeOfImm(Desc));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000703 break;
704 }
705 case X86II::MRMDestMem: {
706 MCE.emitByte(BaseOpcode);
Rafael Espindola7f69c042009-03-28 17:03:24 +0000707 emitMemModRMByte(MI, CurOp,
708 getX86RegNum(MI.getOperand(CurOp + X86AddrNumOperands)
709 .getReg()));
710 CurOp += X86AddrNumOperands + 1;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000711 if (CurOp != NumOps)
Chris Lattnerb4a3ef12009-08-16 02:36:40 +0000712 emitConstant(MI.getOperand(CurOp++).getImm(),
713 X86InstrInfo::sizeOfImm(Desc));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000714 break;
715 }
716
717 case X86II::MRMSrcReg:
718 MCE.emitByte(BaseOpcode);
719 emitRegModRMByte(MI.getOperand(CurOp+1).getReg(),
720 getX86RegNum(MI.getOperand(CurOp).getReg()));
721 CurOp += 2;
722 if (CurOp != NumOps)
Bruno Cardoso Lopes8e2537b2009-06-01 19:57:37 +0000723 emitConstant(MI.getOperand(CurOp++).getImm(),
724 X86InstrInfo::sizeOfImm(Desc));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000725 break;
726
727 case X86II::MRMSrcMem: {
Rafael Espindolabca99f72009-04-08 21:14:34 +0000728 // FIXME: Maybe lea should have its own form?
729 int AddrOperands;
730 if (Opcode == X86::LEA64r || Opcode == X86::LEA64_32r ||
731 Opcode == X86::LEA16r || Opcode == X86::LEA32r)
732 AddrOperands = X86AddrNumOperands - 1; // No segment register
733 else
734 AddrOperands = X86AddrNumOperands;
735
736 intptr_t PCAdj = (CurOp + AddrOperands + 1 != NumOps) ?
Rafael Espindola7f69c042009-03-28 17:03:24 +0000737 X86InstrInfo::sizeOfImm(Desc) : 0;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000738
739 MCE.emitByte(BaseOpcode);
740 emitMemModRMByte(MI, CurOp+1, getX86RegNum(MI.getOperand(CurOp).getReg()),
741 PCAdj);
Rafael Espindolabca99f72009-04-08 21:14:34 +0000742 CurOp += AddrOperands + 1;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000743 if (CurOp != NumOps)
Bruno Cardoso Lopes8e2537b2009-06-01 19:57:37 +0000744 emitConstant(MI.getOperand(CurOp++).getImm(),
745 X86InstrInfo::sizeOfImm(Desc));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000746 break;
747 }
748
749 case X86II::MRM0r: case X86II::MRM1r:
750 case X86II::MRM2r: case X86II::MRM3r:
751 case X86II::MRM4r: case X86II::MRM5r:
Evan Cheng5d0d34e2008-10-17 17:14:20 +0000752 case X86II::MRM6r: case X86II::MRM7r: {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000753 MCE.emitByte(BaseOpcode);
Evan Cheng5d0d34e2008-10-17 17:14:20 +0000754
Bill Wendling6ee76552009-05-28 23:40:46 +0000755 // Special handling of lfence, mfence, monitor, and mwait.
Evan Cheng5d0d34e2008-10-17 17:14:20 +0000756 if (Desc->getOpcode() == X86::LFENCE ||
Bill Wendling6ee76552009-05-28 23:40:46 +0000757 Desc->getOpcode() == X86::MFENCE ||
758 Desc->getOpcode() == X86::MONITOR ||
759 Desc->getOpcode() == X86::MWAIT) {
Evan Cheng5d0d34e2008-10-17 17:14:20 +0000760 emitRegModRMByte((Desc->TSFlags & X86II::FormMask)-X86II::MRM0r);
Bill Wendling6ee76552009-05-28 23:40:46 +0000761
762 switch (Desc->getOpcode()) {
763 default: break;
764 case X86::MONITOR:
765 MCE.emitByte(0xC8);
766 break;
767 case X86::MWAIT:
768 MCE.emitByte(0xC9);
769 break;
770 }
771 } else {
Evan Cheng5d0d34e2008-10-17 17:14:20 +0000772 emitRegModRMByte(MI.getOperand(CurOp++).getReg(),
773 (Desc->TSFlags & X86II::FormMask)-X86II::MRM0r);
Bill Wendling6ee76552009-05-28 23:40:46 +0000774 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000775
Chris Lattnerb4a3ef12009-08-16 02:36:40 +0000776 if (CurOp == NumOps)
777 break;
778
779 const MachineOperand &MO1 = MI.getOperand(CurOp++);
780 unsigned Size = X86InstrInfo::sizeOfImm(Desc);
781 if (MO1.isImm()) {
782 emitConstant(MO1.getImm(), Size);
783 break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000784 }
Chris Lattnerb4a3ef12009-08-16 02:36:40 +0000785
786 unsigned rt = Is64BitMode ? X86::reloc_pcrel_word
787 : (IsPIC ? X86::reloc_picrel_word : X86::reloc_absolute_word);
788 if (Opcode == X86::MOV64ri32)
789 rt = X86::reloc_absolute_word_sext; // FIXME: add X86II flag?
790 if (MO1.isGlobal()) {
791 bool NeedStub = isa<Function>(MO1.getGlobal());
792 bool Indirect = gvNeedsNonLazyPtr(MO1, TM);
793 emitGlobalAddress(MO1.getGlobal(), rt, MO1.getOffset(), 0,
794 NeedStub, Indirect);
795 } else if (MO1.isSymbol())
796 emitExternalSymbolAddress(MO1.getSymbolName(), rt);
797 else if (MO1.isCPI())
798 emitConstPoolAddress(MO1.getIndex(), rt);
799 else if (MO1.isJTI())
800 emitJumpTableAddress(MO1.getIndex(), rt);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000801 break;
Evan Cheng5d0d34e2008-10-17 17:14:20 +0000802 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000803
804 case X86II::MRM0m: case X86II::MRM1m:
805 case X86II::MRM2m: case X86II::MRM3m:
806 case X86II::MRM4m: case X86II::MRM5m:
807 case X86II::MRM6m: case X86II::MRM7m: {
Rafael Espindola7f69c042009-03-28 17:03:24 +0000808 intptr_t PCAdj = (CurOp + X86AddrNumOperands != NumOps) ?
Dale Johannesen1a51cff2009-05-06 19:04:30 +0000809 (MI.getOperand(CurOp+X86AddrNumOperands).isImm() ?
810 X86InstrInfo::sizeOfImm(Desc) : 4) : 0;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000811
812 MCE.emitByte(BaseOpcode);
813 emitMemModRMByte(MI, CurOp, (Desc->TSFlags & X86II::FormMask)-X86II::MRM0m,
814 PCAdj);
Rafael Espindola7f69c042009-03-28 17:03:24 +0000815 CurOp += X86AddrNumOperands;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000816
Chris Lattnerb4a3ef12009-08-16 02:36:40 +0000817 if (CurOp == NumOps)
818 break;
819
820 const MachineOperand &MO = MI.getOperand(CurOp++);
821 unsigned Size = X86InstrInfo::sizeOfImm(Desc);
822 if (MO.isImm()) {
823 emitConstant(MO.getImm(), Size);
824 break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000825 }
Chris Lattnerb4a3ef12009-08-16 02:36:40 +0000826
827 unsigned rt = Is64BitMode ? X86::reloc_pcrel_word
828 : (IsPIC ? X86::reloc_picrel_word : X86::reloc_absolute_word);
829 if (Opcode == X86::MOV64mi32)
830 rt = X86::reloc_absolute_word_sext; // FIXME: add X86II flag?
831 if (MO.isGlobal()) {
832 bool NeedStub = isa<Function>(MO.getGlobal());
833 bool Indirect = gvNeedsNonLazyPtr(MO, TM);
834 emitGlobalAddress(MO.getGlobal(), rt, MO.getOffset(), 0,
835 NeedStub, Indirect);
836 } else if (MO.isSymbol())
837 emitExternalSymbolAddress(MO.getSymbolName(), rt);
838 else if (MO.isCPI())
839 emitConstPoolAddress(MO.getIndex(), rt);
840 else if (MO.isJTI())
841 emitJumpTableAddress(MO.getIndex(), rt);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000842 break;
843 }
844
845 case X86II::MRMInitReg:
846 MCE.emitByte(BaseOpcode);
847 // Duplicate register, used by things like MOV8r0 (aka xor reg,reg).
848 emitRegModRMByte(MI.getOperand(CurOp).getReg(),
849 getX86RegNum(MI.getOperand(CurOp).getReg()));
850 ++CurOp;
851 break;
852 }
853
Evan Cheng6032b652008-03-05 02:08:03 +0000854 if (!Desc->isVariadic() && CurOp != NumOps) {
Edwin Török4d9756a2009-07-08 20:53:28 +0000855#ifndef NDEBUG
Chris Lattner5b6b1782009-08-16 02:45:18 +0000856 errs() << "Cannot encode all operands of: " << MI << "\n";
Edwin Török4d9756a2009-07-08 20:53:28 +0000857#endif
Edwin Törökbd448e32009-07-14 16:55:14 +0000858 llvm_unreachable(0);
Evan Cheng6032b652008-03-05 02:08:03 +0000859 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000860}
Daniel Dunbar2f379632009-08-27 08:12:55 +0000861
862// Adapt the Emitter / CodeEmitter interfaces to MCCodeEmitter.
863//
864// FIXME: This is a total hack designed to allow work on llvm-mc to proceed
865// without being blocked on various cleanups needed to support a clean interface
866// to instruction encoding.
867//
868// Look away!
869
870#include "llvm/DerivedTypes.h"
871
872namespace {
873class MCSingleInstructionCodeEmitter : public MachineCodeEmitter {
874 uint8_t Data[256];
875
876public:
877 MCSingleInstructionCodeEmitter() { reset(); }
878
879 void reset() {
880 BufferBegin = Data;
881 BufferEnd = array_endof(Data);
882 CurBufferPtr = Data;
883 }
884
885 StringRef str() {
886 return StringRef(reinterpret_cast<char*>(BufferBegin),
887 CurBufferPtr - BufferBegin);
888 }
889
890 virtual void startFunction(MachineFunction &F) {}
891 virtual bool finishFunction(MachineFunction &F) { return false; }
892 virtual void emitLabel(uint64_t LabelID) {}
893 virtual void StartMachineBasicBlock(MachineBasicBlock *MBB) {}
894 virtual bool earlyResolveAddresses() const { return false; }
895 virtual void addRelocation(const MachineRelocation &MR) { }
896 virtual uintptr_t getConstantPoolEntryAddress(unsigned Index) const {
897 return 0;
898 }
899 virtual uintptr_t getJumpTableEntryAddress(unsigned Index) const {
900 return 0;
901 }
902 virtual uintptr_t getMachineBasicBlockAddress(MachineBasicBlock *MBB) const {
903 return 0;
904 }
905 virtual uintptr_t getLabelAddress(uint64_t LabelID) const {
906 return 0;
907 }
908 virtual void setModuleInfo(MachineModuleInfo* Info) {}
909};
910
911class X86MCCodeEmitter : public MCCodeEmitter {
912 X86MCCodeEmitter(const X86MCCodeEmitter &); // DO NOT IMPLEMENT
913 void operator=(const X86MCCodeEmitter &); // DO NOT IMPLEMENT
914
915private:
916 X86TargetMachine &TM;
917 llvm::Function *DummyF;
918 TargetData *DummyTD;
919 mutable llvm::MachineFunction *DummyMF;
920 llvm::MachineBasicBlock *DummyMBB;
921
922 MCSingleInstructionCodeEmitter *InstrEmitter;
923 Emitter<MachineCodeEmitter> *Emit;
924
925public:
926 X86MCCodeEmitter(X86TargetMachine &_TM) : TM(_TM) {
927 // Verily, thou shouldst avert thine eyes.
928 const llvm::FunctionType *FTy =
929 FunctionType::get(llvm::Type::getVoidTy(getGlobalContext()), false);
930 DummyF = Function::Create(FTy, GlobalValue::InternalLinkage);
931 DummyTD = new TargetData("");
932 DummyMF = new MachineFunction(DummyF, TM);
933 DummyMBB = DummyMF->CreateMachineBasicBlock();
934
935 InstrEmitter = new MCSingleInstructionCodeEmitter();
936 Emit = new Emitter<MachineCodeEmitter>(TM, *InstrEmitter,
937 *TM.getInstrInfo(),
938 *DummyTD, false);
939 }
940 ~X86MCCodeEmitter() {
941 delete Emit;
942 delete InstrEmitter;
943 delete DummyMF;
944 delete DummyF;
945 }
946
947 bool AddRegToInstr(const MCInst &MI, MachineInstr *Instr,
948 unsigned Start) const {
949 if (Start + 1 > MI.getNumOperands())
950 return false;
951
952 const MCOperand &Op = MI.getOperand(Start);
953 if (!Op.isReg()) return false;
954
955 Instr->addOperand(MachineOperand::CreateReg(Op.getReg(), false));
956 return true;
957 }
958
959 bool AddImmToInstr(const MCInst &MI, MachineInstr *Instr,
960 unsigned Start) const {
961 if (Start + 1 > MI.getNumOperands())
962 return false;
963
964 const MCOperand &Op = MI.getOperand(Start);
965 if (Op.isImm()) {
966 Instr->addOperand(MachineOperand::CreateImm(Op.getImm()));
967 return true;
968 }
Daniel Dunbar6e966212009-08-31 08:08:38 +0000969 if (!Op.isExpr())
Daniel Dunbar2f379632009-08-27 08:12:55 +0000970 return false;
971
Daniel Dunbar6e966212009-08-31 08:08:38 +0000972 const MCExpr *Expr = Op.getExpr();
973 if (const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Expr)) {
974 Instr->addOperand(MachineOperand::CreateImm(CE->getValue()));
Daniel Dunbara8d310b2009-08-30 06:17:49 +0000975 return true;
976 }
977
Daniel Dunbar2f379632009-08-27 08:12:55 +0000978 // FIXME: Relocation / fixup.
979 Instr->addOperand(MachineOperand::CreateImm(0));
980 return true;
981 }
982
983 bool AddLMemToInstr(const MCInst &MI, MachineInstr *Instr,
984 unsigned Start) const {
985 return (AddRegToInstr(MI, Instr, Start + 0) &&
986 AddImmToInstr(MI, Instr, Start + 1) &&
987 AddRegToInstr(MI, Instr, Start + 2) &&
988 AddImmToInstr(MI, Instr, Start + 3));
989 }
990
991 bool AddMemToInstr(const MCInst &MI, MachineInstr *Instr,
992 unsigned Start) const {
993 return (AddRegToInstr(MI, Instr, Start + 0) &&
994 AddImmToInstr(MI, Instr, Start + 1) &&
995 AddRegToInstr(MI, Instr, Start + 2) &&
996 AddImmToInstr(MI, Instr, Start + 3) &&
997 AddRegToInstr(MI, Instr, Start + 4));
998 }
999
1000 void EncodeInstruction(const MCInst &MI, raw_ostream &OS) const {
1001 // Don't look yet!
1002
1003 // Convert the MCInst to a MachineInstr so we can (ab)use the regular
1004 // emitter.
1005 const X86InstrInfo &II = *TM.getInstrInfo();
1006 const TargetInstrDesc &Desc = II.get(MI.getOpcode());
1007 MachineInstr *Instr = DummyMF->CreateMachineInstr(Desc, DebugLoc());
1008 DummyMBB->push_back(Instr);
1009
1010 unsigned Opcode = MI.getOpcode();
1011 unsigned NumOps = MI.getNumOperands();
1012 unsigned CurOp = 0;
1013 if (NumOps > 1 && Desc.getOperandConstraint(1, TOI::TIED_TO) != -1) {
1014 Instr->addOperand(MachineOperand::CreateReg(0, false));
1015 ++CurOp;
1016 } else if (NumOps > 2 &&
1017 Desc.getOperandConstraint(NumOps-1, TOI::TIED_TO)== 0)
1018 // Skip the last source operand that is tied_to the dest reg. e.g. LXADD32
1019 --NumOps;
1020
1021 bool OK = true;
1022 switch (Desc.TSFlags & X86II::FormMask) {
1023 case X86II::MRMDestReg:
1024 case X86II::MRMSrcReg:
1025 // Matching doesn't fill this in completely, we have to choose operand 0
1026 // for a tied register.
1027 OK &= AddRegToInstr(MI, Instr, 0); CurOp++;
1028 OK &= AddRegToInstr(MI, Instr, CurOp++);
1029 if (CurOp < NumOps)
1030 OK &= AddImmToInstr(MI, Instr, CurOp);
1031 break;
1032
1033 case X86II::RawFrm:
1034 if (CurOp < NumOps) {
1035 // Hack to make branches work.
1036 if (!(Desc.TSFlags & X86II::ImmMask) &&
Daniel Dunbar6e966212009-08-31 08:08:38 +00001037 MI.getOperand(0).isExpr() &&
1038 isa<MCSymbolRefExpr>(MI.getOperand(0).getExpr()))
Daniel Dunbar2f379632009-08-27 08:12:55 +00001039 Instr->addOperand(MachineOperand::CreateMBB(DummyMBB));
1040 else
1041 OK &= AddImmToInstr(MI, Instr, CurOp);
1042 }
1043 break;
1044
1045 case X86II::AddRegFrm:
1046 OK &= AddRegToInstr(MI, Instr, CurOp++);
1047 if (CurOp < NumOps)
1048 OK &= AddImmToInstr(MI, Instr, CurOp);
1049 break;
1050
1051 case X86II::MRM0r: case X86II::MRM1r:
1052 case X86II::MRM2r: case X86II::MRM3r:
1053 case X86II::MRM4r: case X86II::MRM5r:
1054 case X86II::MRM6r: case X86II::MRM7r:
1055 // Matching doesn't fill this in completely, we have to choose operand 0
1056 // for a tied register.
1057 OK &= AddRegToInstr(MI, Instr, 0); CurOp++;
1058 if (CurOp < NumOps)
1059 OK &= AddImmToInstr(MI, Instr, CurOp);
1060 break;
1061
1062 case X86II::MRM0m: case X86II::MRM1m:
1063 case X86II::MRM2m: case X86II::MRM3m:
1064 case X86II::MRM4m: case X86II::MRM5m:
1065 case X86II::MRM6m: case X86II::MRM7m:
1066 OK &= AddMemToInstr(MI, Instr, CurOp); CurOp += 5;
1067 if (CurOp < NumOps)
1068 OK &= AddImmToInstr(MI, Instr, CurOp);
1069 break;
1070
1071 case X86II::MRMSrcMem:
1072 OK &= AddRegToInstr(MI, Instr, CurOp++);
1073 if (Opcode == X86::LEA64r || Opcode == X86::LEA64_32r ||
1074 Opcode == X86::LEA16r || Opcode == X86::LEA32r)
1075 OK &= AddLMemToInstr(MI, Instr, CurOp);
1076 else
1077 OK &= AddMemToInstr(MI, Instr, CurOp);
1078 break;
1079
1080 case X86II::MRMDestMem:
1081 OK &= AddMemToInstr(MI, Instr, CurOp); CurOp += 5;
1082 OK &= AddRegToInstr(MI, Instr, CurOp);
1083 break;
1084
1085 default:
1086 case X86II::MRMInitReg:
1087 case X86II::Pseudo:
1088 OK = false;
1089 break;
1090 }
1091
1092 if (!OK) {
1093 errs() << "couldn't convert inst '";
Chris Lattnerad1950e2009-09-03 05:39:09 +00001094 MI.dump();
Daniel Dunbar2f379632009-08-27 08:12:55 +00001095 errs() << "' to machine instr:\n";
1096 Instr->dump();
1097 }
1098
1099 InstrEmitter->reset();
1100 if (OK)
1101 Emit->emitInstruction(*Instr, &Desc);
1102 OS << InstrEmitter->str();
1103
1104 Instr->eraseFromParent();
1105 }
1106};
1107}
1108
1109// Ok, now you can look.
1110MCCodeEmitter *llvm::createX86MCCodeEmitter(const Target &,
1111 TargetMachine &TM) {
1112 return new X86MCCodeEmitter(static_cast<X86TargetMachine&>(TM));
1113}