blob: 1072c95acd5b6980b64716516a5cb8b8a3c2a02f [file] [log] [blame]
Chris Lattner1c08c712005-01-07 07:47:53 +00001//===-- SelectionDAGISel.cpp - Implement the SelectionDAGISel class -------===//
Misha Brukmanedf128a2005-04-21 22:36:52 +00002//
Chris Lattner1c08c712005-01-07 07:47:53 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukmanedf128a2005-04-21 22:36:52 +00007//
Chris Lattner1c08c712005-01-07 07:47:53 +00008//===----------------------------------------------------------------------===//
9//
10// This implements the SelectionDAGISel class.
11//
12//===----------------------------------------------------------------------===//
13
14#define DEBUG_TYPE "isel"
Dan Gohman84fbac52009-02-06 17:22:58 +000015#include "ScheduleDAGSDNodes.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000016#include "SelectionDAGBuild.h"
Dan Gohman84fbac52009-02-06 17:22:58 +000017#include "llvm/CodeGen/SelectionDAGISel.h"
Jim Laskeyc7c3f112006-10-16 20:52:31 +000018#include "llvm/Analysis/AliasAnalysis.h"
Anton Korobeynikov5502bf62007-04-04 21:14:49 +000019#include "llvm/Constants.h"
Chris Lattneradf6a962005-05-13 18:50:42 +000020#include "llvm/CallingConv.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000021#include "llvm/DerivedTypes.h"
22#include "llvm/Function.h"
Chris Lattner36ce6912005-11-29 06:21:05 +000023#include "llvm/GlobalVariable.h"
Chris Lattnerce7518c2006-01-26 22:24:51 +000024#include "llvm/InlineAsm.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000025#include "llvm/Instructions.h"
26#include "llvm/Intrinsics.h"
Jim Laskey43970fe2006-03-23 18:06:46 +000027#include "llvm/IntrinsicInst.h"
Dan Gohman78eca172008-08-19 22:33:34 +000028#include "llvm/CodeGen/FastISel.h"
Gordon Henriksen5a29c9e2008-08-17 12:56:54 +000029#include "llvm/CodeGen/GCStrategy.h"
Gordon Henriksen5eca0752008-08-17 18:44:35 +000030#include "llvm/CodeGen/GCMetadata.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000031#include "llvm/CodeGen/MachineFunction.h"
Dan Gohmanad2afc22009-07-31 18:16:33 +000032#include "llvm/CodeGen/MachineFunctionAnalysis.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000033#include "llvm/CodeGen/MachineFrameInfo.h"
34#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000035#include "llvm/CodeGen/MachineJumpTableInfo.h"
36#include "llvm/CodeGen/MachineModuleInfo.h"
37#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohmanfc54c552009-01-15 22:18:12 +000038#include "llvm/CodeGen/ScheduleHazardRecognizer.h"
Jim Laskeyeb577ba2006-08-02 12:30:23 +000039#include "llvm/CodeGen/SchedulerRegistry.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000040#include "llvm/CodeGen/SelectionDAG.h"
Devang Patel6e7a1612009-01-09 19:11:50 +000041#include "llvm/CodeGen/DwarfWriter.h"
Dan Gohman6f0d0242008-02-10 18:45:23 +000042#include "llvm/Target/TargetRegisterInfo.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000043#include "llvm/Target/TargetData.h"
44#include "llvm/Target/TargetFrameInfo.h"
45#include "llvm/Target/TargetInstrInfo.h"
46#include "llvm/Target/TargetLowering.h"
47#include "llvm/Target/TargetMachine.h"
Vladimir Prus12472912006-05-23 13:43:15 +000048#include "llvm/Target/TargetOptions.h"
Chris Lattnera4f0b3a2006-08-27 12:54:02 +000049#include "llvm/Support/Compiler.h"
Evan Chengdb8d56b2008-06-30 20:45:06 +000050#include "llvm/Support/Debug.h"
Torok Edwin7d696d82009-07-11 13:10:19 +000051#include "llvm/Support/ErrorHandling.h"
Evan Chengdb8d56b2008-06-30 20:45:06 +000052#include "llvm/Support/MathExtras.h"
53#include "llvm/Support/Timer.h"
Daniel Dunbarce63ffb2009-07-25 00:23:56 +000054#include "llvm/Support/raw_ostream.h"
Jeff Cohen7e881032006-02-24 02:52:40 +000055#include <algorithm>
Chris Lattner1c08c712005-01-07 07:47:53 +000056using namespace llvm;
57
Chris Lattneread0d882008-06-17 06:09:18 +000058static cl::opt<bool>
Duncan Sands7cb07872008-10-27 08:42:46 +000059DisableLegalizeTypes("disable-legalize-types", cl::Hidden);
Dan Gohman78eca172008-08-19 22:33:34 +000060static cl::opt<bool>
Dan Gohman293d5f82008-09-09 22:06:46 +000061EnableFastISelVerbose("fast-isel-verbose", cl::Hidden,
Dan Gohmand659d502008-10-20 21:30:12 +000062 cl::desc("Enable verbose messages in the \"fast\" "
Dan Gohman293d5f82008-09-09 22:06:46 +000063 "instruction selector"));
64static cl::opt<bool>
Dan Gohman4344a5d2008-09-09 23:05:00 +000065EnableFastISelAbort("fast-isel-abort", cl::Hidden,
66 cl::desc("Enable abort calls when \"fast\" instruction fails"));
Dan Gohman8a110532008-09-05 22:59:21 +000067static cl::opt<bool>
68SchedLiveInCopies("schedule-livein-copies",
69 cl::desc("Schedule copies of livein registers"),
70 cl::init(false));
Chris Lattneread0d882008-06-17 06:09:18 +000071
Chris Lattnerda8abb02005-09-01 18:44:10 +000072#ifndef NDEBUG
Chris Lattner7944d9d2005-01-12 03:41:21 +000073static cl::opt<bool>
Dan Gohman462dc7f2008-07-21 20:00:07 +000074ViewDAGCombine1("view-dag-combine1-dags", cl::Hidden,
75 cl::desc("Pop up a window to show dags before the first "
76 "dag combine pass"));
77static cl::opt<bool>
78ViewLegalizeTypesDAGs("view-legalize-types-dags", cl::Hidden,
79 cl::desc("Pop up a window to show dags before legalize types"));
80static cl::opt<bool>
81ViewLegalizeDAGs("view-legalize-dags", cl::Hidden,
82 cl::desc("Pop up a window to show dags before legalize"));
83static cl::opt<bool>
84ViewDAGCombine2("view-dag-combine2-dags", cl::Hidden,
85 cl::desc("Pop up a window to show dags before the second "
86 "dag combine pass"));
87static cl::opt<bool>
Duncan Sands25cf2272008-11-24 14:53:14 +000088ViewDAGCombineLT("view-dag-combine-lt-dags", cl::Hidden,
89 cl::desc("Pop up a window to show dags before the post legalize types"
90 " dag combine pass"));
91static cl::opt<bool>
Evan Chenga9c20912006-01-21 02:32:06 +000092ViewISelDAGs("view-isel-dags", cl::Hidden,
93 cl::desc("Pop up a window to show isel dags as they are selected"));
94static cl::opt<bool>
95ViewSchedDAGs("view-sched-dags", cl::Hidden,
96 cl::desc("Pop up a window to show sched dags as they are processed"));
Dan Gohman3e1a7ae2007-08-28 20:32:58 +000097static cl::opt<bool>
98ViewSUnitDAGs("view-sunit-dags", cl::Hidden,
Chris Lattner5bab7852008-01-25 17:24:52 +000099 cl::desc("Pop up a window to show SUnit dags after they are processed"));
Chris Lattner7944d9d2005-01-12 03:41:21 +0000100#else
Dan Gohman462dc7f2008-07-21 20:00:07 +0000101static const bool ViewDAGCombine1 = false,
102 ViewLegalizeTypesDAGs = false, ViewLegalizeDAGs = false,
103 ViewDAGCombine2 = false,
Duncan Sands25cf2272008-11-24 14:53:14 +0000104 ViewDAGCombineLT = false,
Dan Gohman462dc7f2008-07-21 20:00:07 +0000105 ViewISelDAGs = false, ViewSchedDAGs = false,
106 ViewSUnitDAGs = false;
Chris Lattner7944d9d2005-01-12 03:41:21 +0000107#endif
108
Jim Laskeyeb577ba2006-08-02 12:30:23 +0000109//===---------------------------------------------------------------------===//
110///
111/// RegisterScheduler class - Track the registration of instruction schedulers.
112///
113//===---------------------------------------------------------------------===//
114MachinePassRegistry RegisterScheduler::Registry;
115
116//===---------------------------------------------------------------------===//
117///
118/// ISHeuristic command line option for instruction schedulers.
119///
120//===---------------------------------------------------------------------===//
Dan Gohman844731a2008-05-13 00:00:25 +0000121static cl::opt<RegisterScheduler::FunctionPassCtor, false,
122 RegisterPassParser<RegisterScheduler> >
123ISHeuristic("pre-RA-sched",
124 cl::init(&createDefaultScheduler),
125 cl::desc("Instruction schedulers available (before register"
126 " allocation):"));
Jim Laskey13ec7022006-08-01 14:21:23 +0000127
Dan Gohman844731a2008-05-13 00:00:25 +0000128static RegisterScheduler
Dan Gohmanb8cab922008-10-14 20:25:08 +0000129defaultListDAGScheduler("default", "Best scheduler for the target",
Dan Gohman844731a2008-05-13 00:00:25 +0000130 createDefaultScheduler);
Evan Cheng4ef10862006-01-23 07:01:07 +0000131
Chris Lattner1c08c712005-01-07 07:47:53 +0000132namespace llvm {
133 //===--------------------------------------------------------------------===//
Jim Laskey9373beb2006-08-01 19:14:14 +0000134 /// createDefaultScheduler - This creates an instruction scheduler appropriate
135 /// for the target.
Dan Gohman47ac0f02009-02-11 04:27:20 +0000136 ScheduleDAGSDNodes* createDefaultScheduler(SelectionDAGISel *IS,
Bill Wendling98a366d2009-04-29 23:29:43 +0000137 CodeGenOpt::Level OptLevel) {
Dan Gohmane9530ec2009-01-15 16:58:17 +0000138 const TargetLowering &TLI = IS->getTargetLowering();
139
Bill Wendling98a366d2009-04-29 23:29:43 +0000140 if (OptLevel == CodeGenOpt::None)
Bill Wendlingbe8cc2a2009-04-29 00:15:41 +0000141 return createFastDAGScheduler(IS, OptLevel);
Dan Gohman9e76fea2008-11-20 03:11:19 +0000142 if (TLI.getSchedulingPreference() == TargetLowering::SchedulingForLatency)
Bill Wendlingbe8cc2a2009-04-29 00:15:41 +0000143 return createTDListDAGScheduler(IS, OptLevel);
Dan Gohman9e76fea2008-11-20 03:11:19 +0000144 assert(TLI.getSchedulingPreference() ==
145 TargetLowering::SchedulingForRegPressure && "Unknown sched type!");
Bill Wendlingbe8cc2a2009-04-29 00:15:41 +0000146 return createBURRListDAGScheduler(IS, OptLevel);
Jim Laskey9373beb2006-08-01 19:14:14 +0000147 }
Chris Lattner1c08c712005-01-07 07:47:53 +0000148}
149
Evan Chengff9b3732008-01-30 18:18:23 +0000150// EmitInstrWithCustomInserter - This method should be implemented by targets
151// that mark instructions with the 'usesCustomDAGSchedInserter' flag. These
Chris Lattner025c39b2005-08-26 20:54:47 +0000152// instructions are special in various ways, which require special support to
153// insert. The specified MachineInstr is created but not inserted into any
154// basic blocks, and the scheduler passes ownership of it to this method.
Evan Chengff9b3732008-01-30 18:18:23 +0000155MachineBasicBlock *TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +0000156 MachineBasicBlock *MBB) const {
Torok Edwinf3689232009-07-12 20:07:01 +0000157#ifndef NDEBUG
158 cerr << "If a target marks an instruction with "
159 "'usesCustomDAGSchedInserter', it must implement "
160 "TargetLowering::EmitInstrWithCustomInserter!";
161#endif
Torok Edwinc23197a2009-07-14 16:55:14 +0000162 llvm_unreachable(0);
Chris Lattner025c39b2005-08-26 20:54:47 +0000163 return 0;
164}
165
Dan Gohman8a110532008-09-05 22:59:21 +0000166/// EmitLiveInCopy - Emit a copy for a live in physical register. If the
167/// physical register has only a single copy use, then coalesced the copy
168/// if possible.
169static void EmitLiveInCopy(MachineBasicBlock *MBB,
170 MachineBasicBlock::iterator &InsertPos,
171 unsigned VirtReg, unsigned PhysReg,
172 const TargetRegisterClass *RC,
173 DenseMap<MachineInstr*, unsigned> &CopyRegMap,
174 const MachineRegisterInfo &MRI,
175 const TargetRegisterInfo &TRI,
176 const TargetInstrInfo &TII) {
177 unsigned NumUses = 0;
178 MachineInstr *UseMI = NULL;
179 for (MachineRegisterInfo::use_iterator UI = MRI.use_begin(VirtReg),
180 UE = MRI.use_end(); UI != UE; ++UI) {
181 UseMI = &*UI;
182 if (++NumUses > 1)
183 break;
184 }
185
186 // If the number of uses is not one, or the use is not a move instruction,
187 // don't coalesce. Also, only coalesce away a virtual register to virtual
188 // register copy.
189 bool Coalesced = false;
Evan Cheng04ee5a12009-01-20 19:12:24 +0000190 unsigned SrcReg, DstReg, SrcSubReg, DstSubReg;
Dan Gohman8a110532008-09-05 22:59:21 +0000191 if (NumUses == 1 &&
Evan Cheng04ee5a12009-01-20 19:12:24 +0000192 TII.isMoveInstr(*UseMI, SrcReg, DstReg, SrcSubReg, DstSubReg) &&
Dan Gohman8a110532008-09-05 22:59:21 +0000193 TargetRegisterInfo::isVirtualRegister(DstReg)) {
194 VirtReg = DstReg;
195 Coalesced = true;
196 }
197
198 // Now find an ideal location to insert the copy.
199 MachineBasicBlock::iterator Pos = InsertPos;
200 while (Pos != MBB->begin()) {
201 MachineInstr *PrevMI = prior(Pos);
202 DenseMap<MachineInstr*, unsigned>::iterator RI = CopyRegMap.find(PrevMI);
203 // copyRegToReg might emit multiple instructions to do a copy.
204 unsigned CopyDstReg = (RI == CopyRegMap.end()) ? 0 : RI->second;
205 if (CopyDstReg && !TRI.regsOverlap(CopyDstReg, PhysReg))
206 // This is what the BB looks like right now:
207 // r1024 = mov r0
208 // ...
209 // r1 = mov r1024
210 //
211 // We want to insert "r1025 = mov r1". Inserting this copy below the
212 // move to r1024 makes it impossible for that move to be coalesced.
213 //
214 // r1025 = mov r1
215 // r1024 = mov r0
216 // ...
217 // r1 = mov 1024
218 // r2 = mov 1025
219 break; // Woot! Found a good location.
220 --Pos;
221 }
222
David Goodwinf1daf7d2009-07-08 23:10:31 +0000223 bool Emitted = TII.copyRegToReg(*MBB, Pos, VirtReg, PhysReg, RC, RC);
224 assert(Emitted && "Unable to issue a live-in copy instruction!\n");
225 (void) Emitted;
226
227CopyRegMap.insert(std::make_pair(prior(Pos), VirtReg));
Dan Gohman8a110532008-09-05 22:59:21 +0000228 if (Coalesced) {
229 if (&*InsertPos == UseMI) ++InsertPos;
230 MBB->erase(UseMI);
231 }
232}
233
234/// EmitLiveInCopies - If this is the first basic block in the function,
235/// and if it has live ins that need to be copied into vregs, emit the
236/// copies into the block.
237static void EmitLiveInCopies(MachineBasicBlock *EntryMBB,
238 const MachineRegisterInfo &MRI,
239 const TargetRegisterInfo &TRI,
240 const TargetInstrInfo &TII) {
241 if (SchedLiveInCopies) {
242 // Emit the copies at a heuristically-determined location in the block.
243 DenseMap<MachineInstr*, unsigned> CopyRegMap;
244 MachineBasicBlock::iterator InsertPos = EntryMBB->begin();
245 for (MachineRegisterInfo::livein_iterator LI = MRI.livein_begin(),
246 E = MRI.livein_end(); LI != E; ++LI)
247 if (LI->second) {
248 const TargetRegisterClass *RC = MRI.getRegClass(LI->second);
249 EmitLiveInCopy(EntryMBB, InsertPos, LI->second, LI->first,
250 RC, CopyRegMap, MRI, TRI, TII);
251 }
252 } else {
253 // Emit the copies into the top of the block.
254 for (MachineRegisterInfo::livein_iterator LI = MRI.livein_begin(),
255 E = MRI.livein_end(); LI != E; ++LI)
256 if (LI->second) {
257 const TargetRegisterClass *RC = MRI.getRegClass(LI->second);
David Goodwinf1daf7d2009-07-08 23:10:31 +0000258 bool Emitted = TII.copyRegToReg(*EntryMBB, EntryMBB->begin(),
259 LI->second, LI->first, RC, RC);
260 assert(Emitted && "Unable to issue a live-in copy instruction!\n");
261 (void) Emitted;
Dan Gohman8a110532008-09-05 22:59:21 +0000262 }
263 }
264}
265
Chris Lattner7041ee32005-01-11 05:56:49 +0000266//===----------------------------------------------------------------------===//
267// SelectionDAGISel code
268//===----------------------------------------------------------------------===//
Chris Lattner1c08c712005-01-07 07:47:53 +0000269
Bill Wendling98a366d2009-04-29 23:29:43 +0000270SelectionDAGISel::SelectionDAGISel(TargetMachine &tm, CodeGenOpt::Level OL) :
Dan Gohmanad2afc22009-07-31 18:16:33 +0000271 MachineFunctionPass(&ID), TM(tm), TLI(*tm.getTargetLowering()),
Dan Gohman7c3234c2008-08-27 23:52:12 +0000272 FuncInfo(new FunctionLoweringInfo(TLI)),
273 CurDAG(new SelectionDAG(TLI, *FuncInfo)),
Bill Wendlingbe8cc2a2009-04-29 00:15:41 +0000274 SDL(new SelectionDAGLowering(*CurDAG, TLI, *FuncInfo, OL)),
Dan Gohman7c3234c2008-08-27 23:52:12 +0000275 GFI(),
Bill Wendlingbe8cc2a2009-04-29 00:15:41 +0000276 OptLevel(OL),
Dan Gohman7c3234c2008-08-27 23:52:12 +0000277 DAGSize(0)
278{}
279
280SelectionDAGISel::~SelectionDAGISel() {
281 delete SDL;
282 delete CurDAG;
283 delete FuncInfo;
284}
285
Duncan Sands83ec4b62008-06-06 12:08:01 +0000286unsigned SelectionDAGISel::MakeReg(MVT VT) {
Chris Lattner84bc5422007-12-31 04:13:23 +0000287 return RegInfo->createVirtualRegister(TLI.getRegClassFor(VT));
Chris Lattner1c08c712005-01-07 07:47:53 +0000288}
289
Chris Lattner495a0b52005-08-17 06:37:43 +0000290void SelectionDAGISel::getAnalysisUsage(AnalysisUsage &AU) const {
Jim Laskeyc7c3f112006-10-16 20:52:31 +0000291 AU.addRequired<AliasAnalysis>();
Gordon Henriksen5eca0752008-08-17 18:44:35 +0000292 AU.addRequired<GCModuleInfo>();
Devang Patel6e7a1612009-01-09 19:11:50 +0000293 AU.addRequired<DwarfWriter>();
Chris Lattnerc8d288f2007-03-31 04:18:03 +0000294 AU.setPreservesAll();
Dan Gohmanad2afc22009-07-31 18:16:33 +0000295 MachineFunctionPass::getAnalysisUsage(AU);
Chris Lattner495a0b52005-08-17 06:37:43 +0000296}
Chris Lattner1c08c712005-01-07 07:47:53 +0000297
Dan Gohmanad2afc22009-07-31 18:16:33 +0000298bool SelectionDAGISel::runOnMachineFunction(MachineFunction &mf) {
299 Function &Fn = *mf.getFunction();
300
Dan Gohman4344a5d2008-09-09 23:05:00 +0000301 // Do some sanity-checking on the command-line options.
302 assert((!EnableFastISelVerbose || EnableFastISel) &&
303 "-fast-isel-verbose requires -fast-isel");
304 assert((!EnableFastISelAbort || EnableFastISel) &&
305 "-fast-isel-abort requires -fast-isel");
306
Devang Patel16f2ffd2009-04-16 02:33:41 +0000307 // Do not codegen any 'available_externally' functions at all, they have
308 // definitions outside the translation unit.
309 if (Fn.hasAvailableExternallyLinkage())
310 return false;
311
Dan Gohman5f43f922007-08-27 16:26:13 +0000312 // Get alias analysis for load/store combining.
313 AA = &getAnalysis<AliasAnalysis>();
314
Dan Gohman8a110532008-09-05 22:59:21 +0000315 TargetMachine &TM = TLI.getTargetMachine();
Dan Gohmanad2afc22009-07-31 18:16:33 +0000316 MF = &mf;
Dan Gohman8a110532008-09-05 22:59:21 +0000317 const TargetInstrInfo &TII = *TM.getInstrInfo();
318 const TargetRegisterInfo &TRI = *TM.getRegisterInfo();
319
Dan Gohman79ce2762009-01-15 19:20:50 +0000320 if (MF->getFunction()->hasGC())
321 GFI = &getAnalysis<GCModuleInfo>().getFunctionInfo(*MF->getFunction());
Gordon Henriksence224772008-01-07 01:30:38 +0000322 else
Gordon Henriksen5eca0752008-08-17 18:44:35 +0000323 GFI = 0;
Dan Gohman79ce2762009-01-15 19:20:50 +0000324 RegInfo = &MF->getRegInfo();
Daniel Dunbarce63ffb2009-07-25 00:23:56 +0000325 DEBUG(errs() << "\n\n\n=== " << Fn.getName() << "\n");
Chris Lattner1c08c712005-01-07 07:47:53 +0000326
Duncan Sands1465d612009-01-28 13:14:17 +0000327 MachineModuleInfo *MMI = getAnalysisIfAvailable<MachineModuleInfo>();
328 DwarfWriter *DW = getAnalysisIfAvailable<DwarfWriter>();
Owen Anderson5dcaceb2009-07-09 18:44:09 +0000329 CurDAG->init(*MF, MMI, DW);
Devang Patelb51d40c2009-02-03 18:46:32 +0000330 FuncInfo->set(Fn, *MF, *CurDAG, EnableFastISel);
Dan Gohman7c3234c2008-08-27 23:52:12 +0000331 SDL->init(GFI, *AA);
Chris Lattner1c08c712005-01-07 07:47:53 +0000332
Dale Johannesen1532f3d2008-04-02 00:25:04 +0000333 for (Function::iterator I = Fn.begin(), E = Fn.end(); I != E; ++I)
334 if (InvokeInst *Invoke = dyn_cast<InvokeInst>(I->getTerminator()))
335 // Mark landing pad.
Dan Gohman7c3234c2008-08-27 23:52:12 +0000336 FuncInfo->MBBMap[Invoke->getSuccessor(1)]->setIsLandingPad();
Duncan Sands9fac0b52007-06-06 10:05:18 +0000337
Dan Gohman79ce2762009-01-15 19:20:50 +0000338 SelectAllBasicBlocks(Fn, *MF, MMI, DW, TII);
Misha Brukmanedf128a2005-04-21 22:36:52 +0000339
Dan Gohman8a110532008-09-05 22:59:21 +0000340 // If the first basic block in the function has live ins that need to be
341 // copied into vregs, emit the copies into the top of the block before
342 // emitting the code for the block.
Dan Gohman79ce2762009-01-15 19:20:50 +0000343 EmitLiveInCopies(MF->begin(), *RegInfo, TRI, TII);
Dan Gohman8a110532008-09-05 22:59:21 +0000344
Evan Chengad2070c2007-02-10 02:43:39 +0000345 // Add function live-ins to entry block live-in set.
Dan Gohman8a110532008-09-05 22:59:21 +0000346 for (MachineRegisterInfo::livein_iterator I = RegInfo->livein_begin(),
347 E = RegInfo->livein_end(); I != E; ++I)
Dan Gohman79ce2762009-01-15 19:20:50 +0000348 MF->begin()->addLiveIn(I->first);
Evan Chengad2070c2007-02-10 02:43:39 +0000349
Duncan Sandsf4070822007-06-15 19:04:19 +0000350#ifndef NDEBUG
Dan Gohman7c3234c2008-08-27 23:52:12 +0000351 assert(FuncInfo->CatchInfoFound.size() == FuncInfo->CatchInfoLost.size() &&
Duncan Sandsf4070822007-06-15 19:04:19 +0000352 "Not all catch info was assigned to a landing pad!");
353#endif
354
Dan Gohman7c3234c2008-08-27 23:52:12 +0000355 FuncInfo->clear();
356
Chris Lattner1c08c712005-01-07 07:47:53 +0000357 return true;
358}
359
Duncan Sandsf4070822007-06-15 19:04:19 +0000360static void copyCatchInfo(BasicBlock *SrcBB, BasicBlock *DestBB,
361 MachineModuleInfo *MMI, FunctionLoweringInfo &FLI) {
Duncan Sandsf4070822007-06-15 19:04:19 +0000362 for (BasicBlock::iterator I = SrcBB->begin(), E = --SrcBB->end(); I != E; ++I)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000363 if (EHSelectorInst *EHSel = dyn_cast<EHSelectorInst>(I)) {
Duncan Sandsf4070822007-06-15 19:04:19 +0000364 // Apply the catch info to DestBB.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000365 AddCatchInfo(*EHSel, MMI, FLI.MBBMap[DestBB]);
Duncan Sandsf4070822007-06-15 19:04:19 +0000366#ifndef NDEBUG
Duncan Sands560a7372007-11-15 09:54:37 +0000367 if (!FLI.MBBMap[SrcBB]->isLandingPad())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000368 FLI.CatchInfoFound.insert(EHSel);
Duncan Sandsf4070822007-06-15 19:04:19 +0000369#endif
370 }
371}
372
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000373/// IsFixedFrameObjectWithPosOffset - Check if object is a fixed frame object and
374/// whether object offset >= 0.
375static bool
Dan Gohman79ce2762009-01-15 19:20:50 +0000376IsFixedFrameObjectWithPosOffset(MachineFrameInfo *MFI, SDValue Op) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000377 if (!isa<FrameIndexSDNode>(Op)) return false;
378
379 FrameIndexSDNode * FrameIdxNode = dyn_cast<FrameIndexSDNode>(Op);
380 int FrameIdx = FrameIdxNode->getIndex();
381 return MFI->isFixedObjectIndex(FrameIdx) &&
382 MFI->getObjectOffset(FrameIdx) >= 0;
383}
384
385/// IsPossiblyOverwrittenArgumentOfTailCall - Check if the operand could
386/// possibly be overwritten when lowering the outgoing arguments in a tail
387/// call. Currently the implementation of this call is very conservative and
388/// assumes all arguments sourcing from FORMAL_ARGUMENTS or a CopyFromReg with
389/// virtual registers would be overwritten by direct lowering.
Dan Gohman475871a2008-07-27 21:46:04 +0000390static bool IsPossiblyOverwrittenArgumentOfTailCall(SDValue Op,
Dan Gohman79ce2762009-01-15 19:20:50 +0000391 MachineFrameInfo *MFI) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000392 RegisterSDNode * OpReg = NULL;
393 if (Op.getOpcode() == ISD::FORMAL_ARGUMENTS ||
394 (Op.getOpcode()== ISD::CopyFromReg &&
395 (OpReg = dyn_cast<RegisterSDNode>(Op.getOperand(1))) &&
396 (OpReg->getReg() >= TargetRegisterInfo::FirstVirtualRegister)) ||
397 (Op.getOpcode() == ISD::LOAD &&
398 IsFixedFrameObjectWithPosOffset(MFI, Op.getOperand(1))) ||
399 (Op.getOpcode() == ISD::MERGE_VALUES &&
Gabor Greif99a6cb92008-08-26 22:36:50 +0000400 Op.getOperand(Op.getResNo()).getOpcode() == ISD::LOAD &&
401 IsFixedFrameObjectWithPosOffset(MFI, Op.getOperand(Op.getResNo()).
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000402 getOperand(1))))
403 return true;
404 return false;
405}
406
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000407/// CheckDAGForTailCallsAndFixThem - This Function looks for CALL nodes in the
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +0000408/// DAG and fixes their tailcall attribute operand.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000409static void CheckDAGForTailCallsAndFixThem(SelectionDAG &DAG,
Dan Gohmane9530ec2009-01-15 16:58:17 +0000410 const TargetLowering& TLI) {
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000411 SDNode * Ret = NULL;
Dan Gohman475871a2008-07-27 21:46:04 +0000412 SDValue Terminator = DAG.getRoot();
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000413
414 // Find RET node.
415 if (Terminator.getOpcode() == ISD::RET) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000416 Ret = Terminator.getNode();
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000417 }
418
419 // Fix tail call attribute of CALL nodes.
420 for (SelectionDAG::allnodes_iterator BE = DAG.allnodes_begin(),
Dan Gohman0e5f1302008-07-07 23:02:41 +0000421 BI = DAG.allnodes_end(); BI != BE; ) {
422 --BI;
Dan Gohman095cc292008-09-13 01:54:27 +0000423 if (CallSDNode *TheCall = dyn_cast<CallSDNode>(BI)) {
Dan Gohman475871a2008-07-27 21:46:04 +0000424 SDValue OpRet(Ret, 0);
425 SDValue OpCall(BI, 0);
Dan Gohman095cc292008-09-13 01:54:27 +0000426 bool isMarkedTailCall = TheCall->isTailCall();
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000427 // If CALL node has tail call attribute set to true and the call is not
428 // eligible (no RET or the target rejects) the attribute is fixed to
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +0000429 // false. The TargetLowering::IsEligibleForTailCallOptimization function
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000430 // must correctly identify tail call optimizable calls.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000431 if (!isMarkedTailCall) continue;
432 if (Ret==NULL ||
Dan Gohman095cc292008-09-13 01:54:27 +0000433 !TLI.IsEligibleForTailCallOptimization(TheCall, OpRet, DAG)) {
434 // Not eligible. Mark CALL node as non tail call. Note that we
435 // can modify the call node in place since calls are not CSE'd.
436 TheCall->setNotTailCall();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000437 } else {
438 // Look for tail call clobbered arguments. Emit a series of
439 // copyto/copyfrom virtual register nodes to protect them.
Dan Gohman475871a2008-07-27 21:46:04 +0000440 SmallVector<SDValue, 32> Ops;
Dan Gohman095cc292008-09-13 01:54:27 +0000441 SDValue Chain = TheCall->getChain(), InFlag;
442 Ops.push_back(Chain);
443 Ops.push_back(TheCall->getCallee());
444 for (unsigned i = 0, e = TheCall->getNumArgs(); i != e; ++i) {
445 SDValue Arg = TheCall->getArg(i);
446 bool isByVal = TheCall->getArgFlags(i).isByVal();
447 MachineFunction &MF = DAG.getMachineFunction();
448 MachineFrameInfo *MFI = MF.getFrameInfo();
449 if (!isByVal &&
450 IsPossiblyOverwrittenArgumentOfTailCall(Arg, MFI)) {
451 MVT VT = Arg.getValueType();
452 unsigned VReg = MF.getRegInfo().
453 createVirtualRegister(TLI.getRegClassFor(VT));
Dale Johannesen6f38cb62009-02-07 19:59:05 +0000454 Chain = DAG.getCopyToReg(Chain, Arg.getDebugLoc(),
Dale Johannesenc460ae92009-02-04 00:13:36 +0000455 VReg, Arg, InFlag);
Dan Gohman095cc292008-09-13 01:54:27 +0000456 InFlag = Chain.getValue(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +0000457 Arg = DAG.getCopyFromReg(Chain, Arg.getDebugLoc(),
Dale Johannesenc460ae92009-02-04 00:13:36 +0000458 VReg, VT, InFlag);
Dan Gohman095cc292008-09-13 01:54:27 +0000459 Chain = Arg.getValue(1);
460 InFlag = Arg.getValue(2);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000461 }
462 Ops.push_back(Arg);
Dan Gohman095cc292008-09-13 01:54:27 +0000463 Ops.push_back(TheCall->getArgFlagsVal(i));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000464 }
465 // Link in chain of CopyTo/CopyFromReg.
466 Ops[0] = Chain;
467 DAG.UpdateNodeOperands(OpCall, Ops.begin(), Ops.size());
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000468 }
469 }
470 }
471}
472
Dan Gohmanf350b272008-08-23 02:25:05 +0000473void SelectionDAGISel::SelectBasicBlock(BasicBlock *LLVMBB,
474 BasicBlock::iterator Begin,
Dan Gohman5edd3612008-08-28 20:28:56 +0000475 BasicBlock::iterator End) {
Dan Gohman7c3234c2008-08-27 23:52:12 +0000476 SDL->setCurrentBasicBlock(BB);
Dan Gohmanf350b272008-08-23 02:25:05 +0000477
Dan Gohmanf350b272008-08-23 02:25:05 +0000478 // Lower all of the non-terminator instructions.
479 for (BasicBlock::iterator I = Begin; I != End; ++I)
480 if (!isa<TerminatorInst>(I))
Dan Gohman7c3234c2008-08-27 23:52:12 +0000481 SDL->visit(*I);
Dan Gohmanf350b272008-08-23 02:25:05 +0000482
483 // Ensure that all instructions which are used outside of their defining
484 // blocks are available as virtual registers. Invoke is handled elsewhere.
485 for (BasicBlock::iterator I = Begin; I != End; ++I)
Dan Gohmanad62f532009-04-23 23:13:24 +0000486 if (!isa<PHINode>(I) && !isa<InvokeInst>(I))
487 SDL->CopyToExportRegsIfNeeded(I);
Dan Gohmanf350b272008-08-23 02:25:05 +0000488
489 // Handle PHI nodes in successor blocks.
Dan Gohman3df24e62008-09-03 23:12:08 +0000490 if (End == LLVMBB->end()) {
Dan Gohman7c3234c2008-08-27 23:52:12 +0000491 HandlePHINodesInSuccessorBlocks(LLVMBB);
Dan Gohman3df24e62008-09-03 23:12:08 +0000492
493 // Lower the terminator after the copies are emitted.
494 SDL->visit(*LLVMBB->getTerminator());
495 }
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000496
Chris Lattnera651cf62005-01-17 19:43:36 +0000497 // Make sure the root of the DAG is up-to-date.
Dan Gohman7c3234c2008-08-27 23:52:12 +0000498 CurDAG->setRoot(SDL->getControlRoot());
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000499
500 // Check whether calls in this block are real tail calls. Fix up CALL nodes
501 // with correct tailcall attribute so that the target can rely on the tailcall
502 // attribute indicating whether the call is really eligible for tail call
503 // optimization.
Dan Gohman1937e2f2008-09-16 01:42:28 +0000504 if (PerformTailCallOpt)
505 CheckDAGForTailCallsAndFixThem(*CurDAG, TLI);
Dan Gohmanf350b272008-08-23 02:25:05 +0000506
507 // Final step, emit the lowered DAG as machine code.
508 CodeGenAndEmitDAG();
Dan Gohman7c3234c2008-08-27 23:52:12 +0000509 SDL->clear();
Chris Lattner1c08c712005-01-07 07:47:53 +0000510}
511
Dan Gohmanf350b272008-08-23 02:25:05 +0000512void SelectionDAGISel::ComputeLiveOutVRegInfo() {
Chris Lattneread0d882008-06-17 06:09:18 +0000513 SmallPtrSet<SDNode*, 128> VisitedNodes;
514 SmallVector<SDNode*, 128> Worklist;
515
Gabor Greifba36cb52008-08-28 21:40:38 +0000516 Worklist.push_back(CurDAG->getRoot().getNode());
Chris Lattneread0d882008-06-17 06:09:18 +0000517
518 APInt Mask;
519 APInt KnownZero;
520 APInt KnownOne;
521
522 while (!Worklist.empty()) {
523 SDNode *N = Worklist.back();
524 Worklist.pop_back();
525
526 // If we've already seen this node, ignore it.
527 if (!VisitedNodes.insert(N))
528 continue;
529
530 // Otherwise, add all chain operands to the worklist.
531 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i)
532 if (N->getOperand(i).getValueType() == MVT::Other)
Gabor Greifba36cb52008-08-28 21:40:38 +0000533 Worklist.push_back(N->getOperand(i).getNode());
Chris Lattneread0d882008-06-17 06:09:18 +0000534
535 // If this is a CopyToReg with a vreg dest, process it.
536 if (N->getOpcode() != ISD::CopyToReg)
537 continue;
538
539 unsigned DestReg = cast<RegisterSDNode>(N->getOperand(1))->getReg();
540 if (!TargetRegisterInfo::isVirtualRegister(DestReg))
541 continue;
542
543 // Ignore non-scalar or non-integer values.
Dan Gohman475871a2008-07-27 21:46:04 +0000544 SDValue Src = N->getOperand(2);
Chris Lattneread0d882008-06-17 06:09:18 +0000545 MVT SrcVT = Src.getValueType();
546 if (!SrcVT.isInteger() || SrcVT.isVector())
547 continue;
548
Dan Gohmanf350b272008-08-23 02:25:05 +0000549 unsigned NumSignBits = CurDAG->ComputeNumSignBits(Src);
Chris Lattneread0d882008-06-17 06:09:18 +0000550 Mask = APInt::getAllOnesValue(SrcVT.getSizeInBits());
Dan Gohmanf350b272008-08-23 02:25:05 +0000551 CurDAG->ComputeMaskedBits(Src, Mask, KnownZero, KnownOne);
Chris Lattneread0d882008-06-17 06:09:18 +0000552
553 // Only install this information if it tells us something.
554 if (NumSignBits != 1 || KnownZero != 0 || KnownOne != 0) {
555 DestReg -= TargetRegisterInfo::FirstVirtualRegister;
Dan Gohmanf350b272008-08-23 02:25:05 +0000556 FunctionLoweringInfo &FLI = CurDAG->getFunctionLoweringInfo();
Chris Lattneread0d882008-06-17 06:09:18 +0000557 if (DestReg >= FLI.LiveOutRegInfo.size())
558 FLI.LiveOutRegInfo.resize(DestReg+1);
559 FunctionLoweringInfo::LiveOutInfo &LOI = FLI.LiveOutRegInfo[DestReg];
560 LOI.NumSignBits = NumSignBits;
Dan Gohmana80efce2009-03-27 23:55:04 +0000561 LOI.KnownOne = KnownOne;
562 LOI.KnownZero = KnownZero;
Chris Lattneread0d882008-06-17 06:09:18 +0000563 }
564 }
565}
566
Dan Gohmanf350b272008-08-23 02:25:05 +0000567void SelectionDAGISel::CodeGenAndEmitDAG() {
Dan Gohman462dc7f2008-07-21 20:00:07 +0000568 std::string GroupName;
569 if (TimePassesIsEnabled)
570 GroupName = "Instruction Selection and Scheduling";
571 std::string BlockName;
572 if (ViewDAGCombine1 || ViewLegalizeTypesDAGs || ViewLegalizeDAGs ||
Duncan Sands25cf2272008-11-24 14:53:14 +0000573 ViewDAGCombine2 || ViewDAGCombineLT || ViewISelDAGs || ViewSchedDAGs ||
574 ViewSUnitDAGs)
Daniel Dunbarf6ccee52009-07-24 08:24:36 +0000575 BlockName = CurDAG->getMachineFunction().getFunction()->getNameStr() + ":" +
576 BB->getBasicBlock()->getNameStr();
Dan Gohman462dc7f2008-07-21 20:00:07 +0000577
578 DOUT << "Initial selection DAG:\n";
Dan Gohmanf350b272008-08-23 02:25:05 +0000579 DEBUG(CurDAG->dump());
Dan Gohman462dc7f2008-07-21 20:00:07 +0000580
Dan Gohmanf350b272008-08-23 02:25:05 +0000581 if (ViewDAGCombine1) CurDAG->viewGraph("dag-combine1 input for " + BlockName);
Dan Gohman417e11b2007-10-08 15:12:17 +0000582
Chris Lattneraf21d552005-10-10 16:47:10 +0000583 // Run the DAG combiner in pre-legalize mode.
Evan Chengebffb662008-07-01 17:59:20 +0000584 if (TimePassesIsEnabled) {
Dan Gohman5e843682008-07-14 18:19:29 +0000585 NamedRegionTimer T("DAG Combining 1", GroupName);
Bill Wendlingbe8cc2a2009-04-29 00:15:41 +0000586 CurDAG->Combine(Unrestricted, *AA, OptLevel);
Evan Chengebffb662008-07-01 17:59:20 +0000587 } else {
Bill Wendlingbe8cc2a2009-04-29 00:15:41 +0000588 CurDAG->Combine(Unrestricted, *AA, OptLevel);
Evan Chengebffb662008-07-01 17:59:20 +0000589 }
Nate Begeman2300f552005-09-07 00:15:36 +0000590
Dan Gohman417e11b2007-10-08 15:12:17 +0000591 DOUT << "Optimized lowered selection DAG:\n";
Dan Gohmanf350b272008-08-23 02:25:05 +0000592 DEBUG(CurDAG->dump());
Duncan Sandsf00e74f2008-07-17 17:06:03 +0000593
Chris Lattner1c08c712005-01-07 07:47:53 +0000594 // Second step, hack on the DAG until it only uses operations and types that
595 // the target supports.
Duncan Sands7cb07872008-10-27 08:42:46 +0000596 if (!DisableLegalizeTypes) {
Dan Gohmanf350b272008-08-23 02:25:05 +0000597 if (ViewLegalizeTypesDAGs) CurDAG->viewGraph("legalize-types input for " +
598 BlockName);
Dan Gohman462dc7f2008-07-21 20:00:07 +0000599
Duncan Sands25cf2272008-11-24 14:53:14 +0000600 bool Changed;
Dan Gohman462dc7f2008-07-21 20:00:07 +0000601 if (TimePassesIsEnabled) {
602 NamedRegionTimer T("Type Legalization", GroupName);
Duncan Sands25cf2272008-11-24 14:53:14 +0000603 Changed = CurDAG->LegalizeTypes();
Dan Gohman462dc7f2008-07-21 20:00:07 +0000604 } else {
Duncan Sands25cf2272008-11-24 14:53:14 +0000605 Changed = CurDAG->LegalizeTypes();
Dan Gohman462dc7f2008-07-21 20:00:07 +0000606 }
607
608 DOUT << "Type-legalized selection DAG:\n";
Dan Gohmanf350b272008-08-23 02:25:05 +0000609 DEBUG(CurDAG->dump());
Dan Gohman462dc7f2008-07-21 20:00:07 +0000610
Duncan Sands25cf2272008-11-24 14:53:14 +0000611 if (Changed) {
612 if (ViewDAGCombineLT)
613 CurDAG->viewGraph("dag-combine-lt input for " + BlockName);
614
615 // Run the DAG combiner in post-type-legalize mode.
616 if (TimePassesIsEnabled) {
617 NamedRegionTimer T("DAG Combining after legalize types", GroupName);
Bill Wendlingbe8cc2a2009-04-29 00:15:41 +0000618 CurDAG->Combine(NoIllegalTypes, *AA, OptLevel);
Duncan Sands25cf2272008-11-24 14:53:14 +0000619 } else {
Bill Wendlingbe8cc2a2009-04-29 00:15:41 +0000620 CurDAG->Combine(NoIllegalTypes, *AA, OptLevel);
Duncan Sands25cf2272008-11-24 14:53:14 +0000621 }
622
623 DOUT << "Optimized type-legalized selection DAG:\n";
624 DEBUG(CurDAG->dump());
625 }
Eli Friedman5c22c802009-05-23 12:35:30 +0000626
627 if (TimePassesIsEnabled) {
628 NamedRegionTimer T("Vector Legalization", GroupName);
629 Changed = CurDAG->LegalizeVectors();
630 } else {
631 Changed = CurDAG->LegalizeVectors();
632 }
633
634 if (Changed) {
635 if (TimePassesIsEnabled) {
636 NamedRegionTimer T("Type Legalization 2", GroupName);
637 Changed = CurDAG->LegalizeTypes();
638 } else {
639 Changed = CurDAG->LegalizeTypes();
640 }
641
642 if (ViewDAGCombineLT)
643 CurDAG->viewGraph("dag-combine-lv input for " + BlockName);
644
645 // Run the DAG combiner in post-type-legalize mode.
646 if (TimePassesIsEnabled) {
647 NamedRegionTimer T("DAG Combining after legalize vectors", GroupName);
648 CurDAG->Combine(NoIllegalOperations, *AA, OptLevel);
649 } else {
650 CurDAG->Combine(NoIllegalOperations, *AA, OptLevel);
651 }
652
653 DOUT << "Optimized vector-legalized selection DAG:\n";
654 DEBUG(CurDAG->dump());
655 }
Chris Lattner70587ea2008-07-10 23:37:50 +0000656 }
Duncan Sandsf00e74f2008-07-17 17:06:03 +0000657
Dan Gohmanf350b272008-08-23 02:25:05 +0000658 if (ViewLegalizeDAGs) CurDAG->viewGraph("legalize input for " + BlockName);
Dan Gohman462dc7f2008-07-21 20:00:07 +0000659
Evan Chengebffb662008-07-01 17:59:20 +0000660 if (TimePassesIsEnabled) {
Dan Gohman5e843682008-07-14 18:19:29 +0000661 NamedRegionTimer T("DAG Legalization", GroupName);
Bill Wendlingbe8cc2a2009-04-29 00:15:41 +0000662 CurDAG->Legalize(DisableLegalizeTypes, OptLevel);
Evan Chengebffb662008-07-01 17:59:20 +0000663 } else {
Bill Wendlingbe8cc2a2009-04-29 00:15:41 +0000664 CurDAG->Legalize(DisableLegalizeTypes, OptLevel);
Evan Chengebffb662008-07-01 17:59:20 +0000665 }
Nate Begemanf15485a2006-03-27 01:32:24 +0000666
Bill Wendling832171c2006-12-07 20:04:42 +0000667 DOUT << "Legalized selection DAG:\n";
Dan Gohmanf350b272008-08-23 02:25:05 +0000668 DEBUG(CurDAG->dump());
Nate Begemanf15485a2006-03-27 01:32:24 +0000669
Dan Gohmanf350b272008-08-23 02:25:05 +0000670 if (ViewDAGCombine2) CurDAG->viewGraph("dag-combine2 input for " + BlockName);
Dan Gohman462dc7f2008-07-21 20:00:07 +0000671
Chris Lattneraf21d552005-10-10 16:47:10 +0000672 // Run the DAG combiner in post-legalize mode.
Evan Chengebffb662008-07-01 17:59:20 +0000673 if (TimePassesIsEnabled) {
Dan Gohman5e843682008-07-14 18:19:29 +0000674 NamedRegionTimer T("DAG Combining 2", GroupName);
Bill Wendlingbe8cc2a2009-04-29 00:15:41 +0000675 CurDAG->Combine(NoIllegalOperations, *AA, OptLevel);
Evan Chengebffb662008-07-01 17:59:20 +0000676 } else {
Bill Wendlingbe8cc2a2009-04-29 00:15:41 +0000677 CurDAG->Combine(NoIllegalOperations, *AA, OptLevel);
Evan Chengebffb662008-07-01 17:59:20 +0000678 }
Nate Begeman2300f552005-09-07 00:15:36 +0000679
Dan Gohman417e11b2007-10-08 15:12:17 +0000680 DOUT << "Optimized legalized selection DAG:\n";
Dan Gohmanf350b272008-08-23 02:25:05 +0000681 DEBUG(CurDAG->dump());
Dan Gohman417e11b2007-10-08 15:12:17 +0000682
Dan Gohmanf350b272008-08-23 02:25:05 +0000683 if (ViewISelDAGs) CurDAG->viewGraph("isel input for " + BlockName);
Chris Lattneread0d882008-06-17 06:09:18 +0000684
Bill Wendling98a366d2009-04-29 23:29:43 +0000685 if (OptLevel != CodeGenOpt::None)
Dan Gohmanf350b272008-08-23 02:25:05 +0000686 ComputeLiveOutVRegInfo();
Evan Cheng552c4a82006-04-28 02:09:19 +0000687
Chris Lattnera33ef482005-03-30 01:10:47 +0000688 // Third, instruction select all of the operations to machine code, adding the
689 // code to the MachineBasicBlock.
Evan Chengebffb662008-07-01 17:59:20 +0000690 if (TimePassesIsEnabled) {
Dan Gohman5e843682008-07-14 18:19:29 +0000691 NamedRegionTimer T("Instruction Selection", GroupName);
Dan Gohmanf350b272008-08-23 02:25:05 +0000692 InstructionSelect();
Evan Chengebffb662008-07-01 17:59:20 +0000693 } else {
Dan Gohmanf350b272008-08-23 02:25:05 +0000694 InstructionSelect();
Evan Chengebffb662008-07-01 17:59:20 +0000695 }
Evan Chengdb8d56b2008-06-30 20:45:06 +0000696
Dan Gohman462dc7f2008-07-21 20:00:07 +0000697 DOUT << "Selected selection DAG:\n";
Dan Gohmanf350b272008-08-23 02:25:05 +0000698 DEBUG(CurDAG->dump());
Dan Gohman462dc7f2008-07-21 20:00:07 +0000699
Dan Gohmanf350b272008-08-23 02:25:05 +0000700 if (ViewSchedDAGs) CurDAG->viewGraph("scheduler input for " + BlockName);
Dan Gohman462dc7f2008-07-21 20:00:07 +0000701
Dan Gohman5e843682008-07-14 18:19:29 +0000702 // Schedule machine code.
Dan Gohman47ac0f02009-02-11 04:27:20 +0000703 ScheduleDAGSDNodes *Scheduler = CreateScheduler();
Dan Gohman5e843682008-07-14 18:19:29 +0000704 if (TimePassesIsEnabled) {
705 NamedRegionTimer T("Instruction Scheduling", GroupName);
Dan Gohman47ac0f02009-02-11 04:27:20 +0000706 Scheduler->Run(CurDAG, BB, BB->end());
Dan Gohman5e843682008-07-14 18:19:29 +0000707 } else {
Dan Gohman47ac0f02009-02-11 04:27:20 +0000708 Scheduler->Run(CurDAG, BB, BB->end());
Dan Gohman5e843682008-07-14 18:19:29 +0000709 }
710
Dan Gohman462dc7f2008-07-21 20:00:07 +0000711 if (ViewSUnitDAGs) Scheduler->viewGraph();
712
Evan Chengdb8d56b2008-06-30 20:45:06 +0000713 // Emit machine code to BB. This can change 'BB' to the last block being
714 // inserted into.
Evan Chengebffb662008-07-01 17:59:20 +0000715 if (TimePassesIsEnabled) {
Dan Gohman5e843682008-07-14 18:19:29 +0000716 NamedRegionTimer T("Instruction Creation", GroupName);
717 BB = Scheduler->EmitSchedule();
Evan Chengebffb662008-07-01 17:59:20 +0000718 } else {
Dan Gohman5e843682008-07-14 18:19:29 +0000719 BB = Scheduler->EmitSchedule();
720 }
721
722 // Free the scheduler state.
723 if (TimePassesIsEnabled) {
724 NamedRegionTimer T("Instruction Scheduling Cleanup", GroupName);
725 delete Scheduler;
726 } else {
727 delete Scheduler;
Evan Chengebffb662008-07-01 17:59:20 +0000728 }
Evan Chengdb8d56b2008-06-30 20:45:06 +0000729
Bill Wendling832171c2006-12-07 20:04:42 +0000730 DOUT << "Selected machine code:\n";
Chris Lattner1c08c712005-01-07 07:47:53 +0000731 DEBUG(BB->dump());
Nate Begemanf15485a2006-03-27 01:32:24 +0000732}
Chris Lattner1c08c712005-01-07 07:47:53 +0000733
Dan Gohman79ce2762009-01-15 19:20:50 +0000734void SelectionDAGISel::SelectAllBasicBlocks(Function &Fn,
735 MachineFunction &MF,
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000736 MachineModuleInfo *MMI,
Devang Patel83489bb2009-01-13 00:35:13 +0000737 DwarfWriter *DW,
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000738 const TargetInstrInfo &TII) {
Dan Gohmana43abd12008-09-29 21:55:50 +0000739 // Initialize the Fast-ISel state, if needed.
740 FastISel *FastIS = 0;
741 if (EnableFastISel)
Dan Gohman79ce2762009-01-15 19:20:50 +0000742 FastIS = TLI.createFastISel(MF, MMI, DW,
Dan Gohmana43abd12008-09-29 21:55:50 +0000743 FuncInfo->ValueMap,
744 FuncInfo->MBBMap,
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000745 FuncInfo->StaticAllocaMap
746#ifndef NDEBUG
747 , FuncInfo->CatchInfoLost
748#endif
749 );
Dan Gohmana43abd12008-09-29 21:55:50 +0000750
751 // Iterate over all basic blocks in the function.
Evan Cheng39fd6e82008-08-07 00:43:25 +0000752 for (Function::iterator I = Fn.begin(), E = Fn.end(); I != E; ++I) {
753 BasicBlock *LLVMBB = &*I;
Dan Gohman7c3234c2008-08-27 23:52:12 +0000754 BB = FuncInfo->MBBMap[LLVMBB];
Dan Gohmanf350b272008-08-23 02:25:05 +0000755
Dan Gohman3df24e62008-09-03 23:12:08 +0000756 BasicBlock::iterator const Begin = LLVMBB->begin();
757 BasicBlock::iterator const End = LLVMBB->end();
Evan Cheng9f118502008-09-08 16:01:27 +0000758 BasicBlock::iterator BI = Begin;
Dan Gohman5edd3612008-08-28 20:28:56 +0000759
760 // Lower any arguments needed in this block if this is the entry block.
Dan Gohman33134c42008-09-25 17:05:24 +0000761 bool SuppressFastISel = false;
762 if (LLVMBB == &Fn.getEntryBlock()) {
Dan Gohman5edd3612008-08-28 20:28:56 +0000763 LowerArguments(LLVMBB);
Dan Gohmanf350b272008-08-23 02:25:05 +0000764
Dan Gohman33134c42008-09-25 17:05:24 +0000765 // If any of the arguments has the byval attribute, forgo
766 // fast-isel in the entry block.
Dan Gohmana43abd12008-09-29 21:55:50 +0000767 if (FastIS) {
Dan Gohman33134c42008-09-25 17:05:24 +0000768 unsigned j = 1;
769 for (Function::arg_iterator I = Fn.arg_begin(), E = Fn.arg_end();
770 I != E; ++I, ++j)
Devang Patel05988662008-09-25 21:00:45 +0000771 if (Fn.paramHasAttr(j, Attribute::ByVal)) {
Dan Gohman77ca41e2008-09-25 17:21:42 +0000772 if (EnableFastISelVerbose || EnableFastISelAbort)
773 cerr << "FastISel skips entry block due to byval argument\n";
Dan Gohman33134c42008-09-25 17:05:24 +0000774 SuppressFastISel = true;
775 break;
776 }
777 }
778 }
779
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000780 if (MMI && BB->isLandingPad()) {
781 // Add a label to mark the beginning of the landing pad. Deletion of the
782 // landing pad can thus be detected via the MachineModuleInfo.
783 unsigned LabelID = MMI->addLandingPad(BB);
784
785 const TargetInstrDesc &II = TII.get(TargetInstrInfo::EH_LABEL);
Bill Wendlingb2884872009-02-03 01:55:42 +0000786 BuildMI(BB, SDL->getCurDebugLoc(), II).addImm(LabelID);
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000787
788 // Mark exception register as live in.
789 unsigned Reg = TLI.getExceptionAddressRegister();
790 if (Reg) BB->addLiveIn(Reg);
791
792 // Mark exception selector register as live in.
793 Reg = TLI.getExceptionSelectorRegister();
794 if (Reg) BB->addLiveIn(Reg);
795
796 // FIXME: Hack around an exception handling flaw (PR1508): the personality
797 // function and list of typeids logically belong to the invoke (or, if you
798 // like, the basic block containing the invoke), and need to be associated
799 // with it in the dwarf exception handling tables. Currently however the
800 // information is provided by an intrinsic (eh.selector) that can be moved
801 // to unexpected places by the optimizers: if the unwind edge is critical,
802 // then breaking it can result in the intrinsics being in the successor of
803 // the landing pad, not the landing pad itself. This results in exceptions
804 // not being caught because no typeids are associated with the invoke.
805 // This may not be the only way things can go wrong, but it is the only way
806 // we try to work around for the moment.
807 BranchInst *Br = dyn_cast<BranchInst>(LLVMBB->getTerminator());
808
809 if (Br && Br->isUnconditional()) { // Critical edge?
810 BasicBlock::iterator I, E;
811 for (I = LLVMBB->begin(), E = --LLVMBB->end(); I != E; ++I)
812 if (isa<EHSelectorInst>(I))
813 break;
814
815 if (I == E)
816 // No catch info found - try to extract some from the successor.
817 copyCatchInfo(Br->getSuccessor(0), LLVMBB, MMI, *FuncInfo);
818 }
819 }
820
Dan Gohmanf350b272008-08-23 02:25:05 +0000821 // Before doing SelectionDAG ISel, see if FastISel has been requested.
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000822 if (FastIS && !SuppressFastISel) {
Dan Gohmana43abd12008-09-29 21:55:50 +0000823 // Emit code for any incoming arguments. This must happen before
824 // beginning FastISel on the entry block.
825 if (LLVMBB == &Fn.getEntryBlock()) {
826 CurDAG->setRoot(SDL->getControlRoot());
827 CodeGenAndEmitDAG();
828 SDL->clear();
829 }
Dan Gohman241f4642008-10-04 00:56:36 +0000830 FastIS->startNewBlock(BB);
Dan Gohmana43abd12008-09-29 21:55:50 +0000831 // Do FastISel on as many instructions as possible.
832 for (; BI != End; ++BI) {
833 // Just before the terminator instruction, insert instructions to
834 // feed PHI nodes in successor blocks.
835 if (isa<TerminatorInst>(BI))
836 if (!HandlePHINodesInSuccessorBlocksFast(LLVMBB, FastIS)) {
Dan Gohman4344a5d2008-09-09 23:05:00 +0000837 if (EnableFastISelVerbose || EnableFastISelAbort) {
Dan Gohman293d5f82008-09-09 22:06:46 +0000838 cerr << "FastISel miss: ";
839 BI->dump();
840 }
Torok Edwinf3689232009-07-12 20:07:01 +0000841 assert(!EnableFastISelAbort &&
842 "FastISel didn't handle a PHI in a successor");
Dan Gohmana43abd12008-09-29 21:55:50 +0000843 break;
Dan Gohmanf350b272008-08-23 02:25:05 +0000844 }
Dan Gohmana43abd12008-09-29 21:55:50 +0000845
846 // First try normal tablegen-generated "fast" selection.
847 if (FastIS->SelectInstruction(BI))
848 continue;
849
850 // Next, try calling the target to attempt to handle the instruction.
851 if (FastIS->TargetSelectInstruction(BI))
852 continue;
853
854 // Then handle certain instructions as single-LLVM-Instruction blocks.
855 if (isa<CallInst>(BI)) {
856 if (EnableFastISelVerbose || EnableFastISelAbort) {
857 cerr << "FastISel missed call: ";
858 BI->dump();
859 }
860
861 if (BI->getType() != Type::VoidTy) {
862 unsigned &R = FuncInfo->ValueMap[BI];
863 if (!R)
864 R = FuncInfo->CreateRegForValue(BI);
865 }
866
Devang Patel390f3ac2009-04-16 01:33:10 +0000867 SDL->setCurDebugLoc(FastIS->getCurDebugLoc());
Dan Gohmana43abd12008-09-29 21:55:50 +0000868 SelectBasicBlock(LLVMBB, BI, next(BI));
Dan Gohman241f4642008-10-04 00:56:36 +0000869 // If the instruction was codegen'd with multiple blocks,
870 // inform the FastISel object where to resume inserting.
871 FastIS->setCurrentBlock(BB);
Dan Gohmana43abd12008-09-29 21:55:50 +0000872 continue;
Dan Gohmanf350b272008-08-23 02:25:05 +0000873 }
Dan Gohmana43abd12008-09-29 21:55:50 +0000874
875 // Otherwise, give up on FastISel for the rest of the block.
876 // For now, be a little lenient about non-branch terminators.
877 if (!isa<TerminatorInst>(BI) || isa<BranchInst>(BI)) {
878 if (EnableFastISelVerbose || EnableFastISelAbort) {
879 cerr << "FastISel miss: ";
880 BI->dump();
881 }
882 if (EnableFastISelAbort)
883 // The "fast" selector couldn't handle something and bailed.
884 // For the purpose of debugging, just abort.
Torok Edwinc23197a2009-07-14 16:55:14 +0000885 llvm_unreachable("FastISel didn't select the entire block");
Dan Gohmana43abd12008-09-29 21:55:50 +0000886 }
887 break;
Dan Gohmanf350b272008-08-23 02:25:05 +0000888 }
889 }
890
Dan Gohmand2ff6472008-09-02 20:17:56 +0000891 // Run SelectionDAG instruction selection on the remainder of the block
892 // not handled by FastISel. If FastISel is not run, this is the entire
Dan Gohman3df24e62008-09-03 23:12:08 +0000893 // block.
Devang Patel390f3ac2009-04-16 01:33:10 +0000894 if (BI != End) {
895 // If FastISel is run and it has known DebugLoc then use it.
896 if (FastIS && !FastIS->getCurDebugLoc().isUnknown())
897 SDL->setCurDebugLoc(FastIS->getCurDebugLoc());
Evan Cheng9f118502008-09-08 16:01:27 +0000898 SelectBasicBlock(LLVMBB, BI, End);
Devang Patel390f3ac2009-04-16 01:33:10 +0000899 }
Dan Gohmanf350b272008-08-23 02:25:05 +0000900
Dan Gohman7c3234c2008-08-27 23:52:12 +0000901 FinishBasicBlock();
Evan Cheng39fd6e82008-08-07 00:43:25 +0000902 }
Dan Gohmana43abd12008-09-29 21:55:50 +0000903
904 delete FastIS;
Dan Gohman0e5f1302008-07-07 23:02:41 +0000905}
906
Dan Gohmanfed90b62008-07-28 21:51:04 +0000907void
Dan Gohman7c3234c2008-08-27 23:52:12 +0000908SelectionDAGISel::FinishBasicBlock() {
Dan Gohmanf350b272008-08-23 02:25:05 +0000909
Dan Gohmanf350b272008-08-23 02:25:05 +0000910 DOUT << "Target-post-processed machine code:\n";
911 DEBUG(BB->dump());
Nate Begemanf15485a2006-03-27 01:32:24 +0000912
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000913 DOUT << "Total amount of phi nodes to update: "
Dan Gohman7c3234c2008-08-27 23:52:12 +0000914 << SDL->PHINodesToUpdate.size() << "\n";
915 DEBUG(for (unsigned i = 0, e = SDL->PHINodesToUpdate.size(); i != e; ++i)
916 DOUT << "Node " << i << " : (" << SDL->PHINodesToUpdate[i].first
917 << ", " << SDL->PHINodesToUpdate[i].second << ")\n";);
Nate Begemanf15485a2006-03-27 01:32:24 +0000918
Chris Lattnera33ef482005-03-30 01:10:47 +0000919 // Next, now that we know what the last MBB the LLVM BB expanded is, update
Chris Lattner1c08c712005-01-07 07:47:53 +0000920 // PHI nodes in successors.
Dan Gohman7c3234c2008-08-27 23:52:12 +0000921 if (SDL->SwitchCases.empty() &&
922 SDL->JTCases.empty() &&
923 SDL->BitTestCases.empty()) {
924 for (unsigned i = 0, e = SDL->PHINodesToUpdate.size(); i != e; ++i) {
925 MachineInstr *PHI = SDL->PHINodesToUpdate[i].first;
Nate Begemanf15485a2006-03-27 01:32:24 +0000926 assert(PHI->getOpcode() == TargetInstrInfo::PHI &&
927 "This is not a machine PHI node that we are updating!");
Dan Gohman7c3234c2008-08-27 23:52:12 +0000928 PHI->addOperand(MachineOperand::CreateReg(SDL->PHINodesToUpdate[i].second,
Chris Lattner9ce2e9d2007-12-30 00:57:42 +0000929 false));
930 PHI->addOperand(MachineOperand::CreateMBB(BB));
Nate Begemanf15485a2006-03-27 01:32:24 +0000931 }
Dan Gohman7c3234c2008-08-27 23:52:12 +0000932 SDL->PHINodesToUpdate.clear();
Nate Begemanf15485a2006-03-27 01:32:24 +0000933 return;
Chris Lattner1c08c712005-01-07 07:47:53 +0000934 }
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000935
Dan Gohman7c3234c2008-08-27 23:52:12 +0000936 for (unsigned i = 0, e = SDL->BitTestCases.size(); i != e; ++i) {
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000937 // Lower header first, if it wasn't already lowered
Dan Gohman7c3234c2008-08-27 23:52:12 +0000938 if (!SDL->BitTestCases[i].Emitted) {
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000939 // Set the current basic block to the mbb we wish to insert the code into
Dan Gohman7c3234c2008-08-27 23:52:12 +0000940 BB = SDL->BitTestCases[i].Parent;
941 SDL->setCurrentBasicBlock(BB);
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000942 // Emit the code
Dan Gohman7c3234c2008-08-27 23:52:12 +0000943 SDL->visitBitTestHeader(SDL->BitTestCases[i]);
944 CurDAG->setRoot(SDL->getRoot());
Dan Gohmanf350b272008-08-23 02:25:05 +0000945 CodeGenAndEmitDAG();
Dan Gohman7c3234c2008-08-27 23:52:12 +0000946 SDL->clear();
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000947 }
948
Dan Gohman7c3234c2008-08-27 23:52:12 +0000949 for (unsigned j = 0, ej = SDL->BitTestCases[i].Cases.size(); j != ej; ++j) {
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000950 // Set the current basic block to the mbb we wish to insert the code into
Dan Gohman7c3234c2008-08-27 23:52:12 +0000951 BB = SDL->BitTestCases[i].Cases[j].ThisBB;
952 SDL->setCurrentBasicBlock(BB);
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000953 // Emit the code
954 if (j+1 != ej)
Dan Gohman7c3234c2008-08-27 23:52:12 +0000955 SDL->visitBitTestCase(SDL->BitTestCases[i].Cases[j+1].ThisBB,
956 SDL->BitTestCases[i].Reg,
957 SDL->BitTestCases[i].Cases[j]);
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000958 else
Dan Gohman7c3234c2008-08-27 23:52:12 +0000959 SDL->visitBitTestCase(SDL->BitTestCases[i].Default,
960 SDL->BitTestCases[i].Reg,
961 SDL->BitTestCases[i].Cases[j]);
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000962
963
Dan Gohman7c3234c2008-08-27 23:52:12 +0000964 CurDAG->setRoot(SDL->getRoot());
Dan Gohmanf350b272008-08-23 02:25:05 +0000965 CodeGenAndEmitDAG();
Dan Gohman7c3234c2008-08-27 23:52:12 +0000966 SDL->clear();
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000967 }
968
969 // Update PHI Nodes
Dan Gohman7c3234c2008-08-27 23:52:12 +0000970 for (unsigned pi = 0, pe = SDL->PHINodesToUpdate.size(); pi != pe; ++pi) {
971 MachineInstr *PHI = SDL->PHINodesToUpdate[pi].first;
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000972 MachineBasicBlock *PHIBB = PHI->getParent();
973 assert(PHI->getOpcode() == TargetInstrInfo::PHI &&
974 "This is not a machine PHI node that we are updating!");
975 // This is "default" BB. We have two jumps to it. From "header" BB and
976 // from last "case" BB.
Dan Gohman7c3234c2008-08-27 23:52:12 +0000977 if (PHIBB == SDL->BitTestCases[i].Default) {
978 PHI->addOperand(MachineOperand::CreateReg(SDL->PHINodesToUpdate[pi].second,
Chris Lattner9ce2e9d2007-12-30 00:57:42 +0000979 false));
Dan Gohman7c3234c2008-08-27 23:52:12 +0000980 PHI->addOperand(MachineOperand::CreateMBB(SDL->BitTestCases[i].Parent));
981 PHI->addOperand(MachineOperand::CreateReg(SDL->PHINodesToUpdate[pi].second,
Chris Lattner9ce2e9d2007-12-30 00:57:42 +0000982 false));
Dan Gohman7c3234c2008-08-27 23:52:12 +0000983 PHI->addOperand(MachineOperand::CreateMBB(SDL->BitTestCases[i].Cases.
Chris Lattner9ce2e9d2007-12-30 00:57:42 +0000984 back().ThisBB));
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000985 }
986 // One of "cases" BB.
Dan Gohman7c3234c2008-08-27 23:52:12 +0000987 for (unsigned j = 0, ej = SDL->BitTestCases[i].Cases.size();
988 j != ej; ++j) {
989 MachineBasicBlock* cBB = SDL->BitTestCases[i].Cases[j].ThisBB;
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000990 if (cBB->succ_end() !=
991 std::find(cBB->succ_begin(),cBB->succ_end(), PHIBB)) {
Dan Gohman7c3234c2008-08-27 23:52:12 +0000992 PHI->addOperand(MachineOperand::CreateReg(SDL->PHINodesToUpdate[pi].second,
Chris Lattner9ce2e9d2007-12-30 00:57:42 +0000993 false));
994 PHI->addOperand(MachineOperand::CreateMBB(cBB));
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000995 }
996 }
997 }
998 }
Dan Gohman7c3234c2008-08-27 23:52:12 +0000999 SDL->BitTestCases.clear();
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001000
Nate Begeman9453eea2006-04-23 06:26:20 +00001001 // If the JumpTable record is filled in, then we need to emit a jump table.
1002 // Updating the PHI nodes is tricky in this case, since we need to determine
1003 // whether the PHI is a successor of the range check MBB or the jump table MBB
Dan Gohman7c3234c2008-08-27 23:52:12 +00001004 for (unsigned i = 0, e = SDL->JTCases.size(); i != e; ++i) {
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00001005 // Lower header first, if it wasn't already lowered
Dan Gohman7c3234c2008-08-27 23:52:12 +00001006 if (!SDL->JTCases[i].first.Emitted) {
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00001007 // Set the current basic block to the mbb we wish to insert the code into
Dan Gohman7c3234c2008-08-27 23:52:12 +00001008 BB = SDL->JTCases[i].first.HeaderBB;
1009 SDL->setCurrentBasicBlock(BB);
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00001010 // Emit the code
Dan Gohman7c3234c2008-08-27 23:52:12 +00001011 SDL->visitJumpTableHeader(SDL->JTCases[i].second, SDL->JTCases[i].first);
1012 CurDAG->setRoot(SDL->getRoot());
Dan Gohmanf350b272008-08-23 02:25:05 +00001013 CodeGenAndEmitDAG();
Dan Gohman7c3234c2008-08-27 23:52:12 +00001014 SDL->clear();
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001015 }
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00001016
Nate Begeman37efe672006-04-22 18:53:45 +00001017 // Set the current basic block to the mbb we wish to insert the code into
Dan Gohman7c3234c2008-08-27 23:52:12 +00001018 BB = SDL->JTCases[i].second.MBB;
1019 SDL->setCurrentBasicBlock(BB);
Nate Begeman37efe672006-04-22 18:53:45 +00001020 // Emit the code
Dan Gohman7c3234c2008-08-27 23:52:12 +00001021 SDL->visitJumpTable(SDL->JTCases[i].second);
1022 CurDAG->setRoot(SDL->getRoot());
Dan Gohmanf350b272008-08-23 02:25:05 +00001023 CodeGenAndEmitDAG();
Dan Gohman7c3234c2008-08-27 23:52:12 +00001024 SDL->clear();
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00001025
Nate Begeman37efe672006-04-22 18:53:45 +00001026 // Update PHI Nodes
Dan Gohman7c3234c2008-08-27 23:52:12 +00001027 for (unsigned pi = 0, pe = SDL->PHINodesToUpdate.size(); pi != pe; ++pi) {
1028 MachineInstr *PHI = SDL->PHINodesToUpdate[pi].first;
Nate Begeman37efe672006-04-22 18:53:45 +00001029 MachineBasicBlock *PHIBB = PHI->getParent();
1030 assert(PHI->getOpcode() == TargetInstrInfo::PHI &&
1031 "This is not a machine PHI node that we are updating!");
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001032 // "default" BB. We can go there only from header BB.
Dan Gohman7c3234c2008-08-27 23:52:12 +00001033 if (PHIBB == SDL->JTCases[i].second.Default) {
1034 PHI->addOperand(MachineOperand::CreateReg(SDL->PHINodesToUpdate[pi].second,
Chris Lattner9ce2e9d2007-12-30 00:57:42 +00001035 false));
Dan Gohman7c3234c2008-08-27 23:52:12 +00001036 PHI->addOperand(MachineOperand::CreateMBB(SDL->JTCases[i].first.HeaderBB));
Nate Begemanf4360a42006-05-03 03:48:02 +00001037 }
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001038 // JT BB. Just iterate over successors here
Nate Begemanf4360a42006-05-03 03:48:02 +00001039 if (BB->succ_end() != std::find(BB->succ_begin(),BB->succ_end(), PHIBB)) {
Dan Gohman7c3234c2008-08-27 23:52:12 +00001040 PHI->addOperand(MachineOperand::CreateReg(SDL->PHINodesToUpdate[pi].second,
Chris Lattner9ce2e9d2007-12-30 00:57:42 +00001041 false));
1042 PHI->addOperand(MachineOperand::CreateMBB(BB));
Nate Begeman37efe672006-04-22 18:53:45 +00001043 }
1044 }
Nate Begeman37efe672006-04-22 18:53:45 +00001045 }
Dan Gohman7c3234c2008-08-27 23:52:12 +00001046 SDL->JTCases.clear();
Nate Begeman37efe672006-04-22 18:53:45 +00001047
Chris Lattnerb2e806e2006-10-22 23:00:53 +00001048 // If the switch block involved a branch to one of the actual successors, we
1049 // need to update PHI nodes in that block.
Dan Gohman7c3234c2008-08-27 23:52:12 +00001050 for (unsigned i = 0, e = SDL->PHINodesToUpdate.size(); i != e; ++i) {
1051 MachineInstr *PHI = SDL->PHINodesToUpdate[i].first;
Chris Lattnerb2e806e2006-10-22 23:00:53 +00001052 assert(PHI->getOpcode() == TargetInstrInfo::PHI &&
1053 "This is not a machine PHI node that we are updating!");
1054 if (BB->isSuccessor(PHI->getParent())) {
Dan Gohman7c3234c2008-08-27 23:52:12 +00001055 PHI->addOperand(MachineOperand::CreateReg(SDL->PHINodesToUpdate[i].second,
Chris Lattner9ce2e9d2007-12-30 00:57:42 +00001056 false));
1057 PHI->addOperand(MachineOperand::CreateMBB(BB));
Chris Lattnerb2e806e2006-10-22 23:00:53 +00001058 }
1059 }
1060
Nate Begemanf15485a2006-03-27 01:32:24 +00001061 // If we generated any switch lowering information, build and codegen any
1062 // additional DAGs necessary.
Dan Gohman7c3234c2008-08-27 23:52:12 +00001063 for (unsigned i = 0, e = SDL->SwitchCases.size(); i != e; ++i) {
Nate Begemanf15485a2006-03-27 01:32:24 +00001064 // Set the current basic block to the mbb we wish to insert the code into
Dan Gohman7c3234c2008-08-27 23:52:12 +00001065 BB = SDL->SwitchCases[i].ThisBB;
1066 SDL->setCurrentBasicBlock(BB);
Chris Lattnerd5e93c02006-09-07 01:59:34 +00001067
Nate Begemanf15485a2006-03-27 01:32:24 +00001068 // Emit the code
Dan Gohman7c3234c2008-08-27 23:52:12 +00001069 SDL->visitSwitchCase(SDL->SwitchCases[i]);
1070 CurDAG->setRoot(SDL->getRoot());
Dan Gohmanf350b272008-08-23 02:25:05 +00001071 CodeGenAndEmitDAG();
Dan Gohman7c3234c2008-08-27 23:52:12 +00001072 SDL->clear();
Chris Lattnerd5e93c02006-09-07 01:59:34 +00001073
1074 // Handle any PHI nodes in successors of this chunk, as if we were coming
1075 // from the original BB before switch expansion. Note that PHI nodes can
1076 // occur multiple times in PHINodesToUpdate. We have to be very careful to
1077 // handle them the right number of times.
Dan Gohman7c3234c2008-08-27 23:52:12 +00001078 while ((BB = SDL->SwitchCases[i].TrueBB)) { // Handle LHS and RHS.
Chris Lattnerd5e93c02006-09-07 01:59:34 +00001079 for (MachineBasicBlock::iterator Phi = BB->begin();
1080 Phi != BB->end() && Phi->getOpcode() == TargetInstrInfo::PHI; ++Phi){
1081 // This value for this PHI node is recorded in PHINodesToUpdate, get it.
1082 for (unsigned pn = 0; ; ++pn) {
Dan Gohman7c3234c2008-08-27 23:52:12 +00001083 assert(pn != SDL->PHINodesToUpdate.size() &&
1084 "Didn't find PHI entry!");
1085 if (SDL->PHINodesToUpdate[pn].first == Phi) {
1086 Phi->addOperand(MachineOperand::CreateReg(SDL->PHINodesToUpdate[pn].
Chris Lattner9ce2e9d2007-12-30 00:57:42 +00001087 second, false));
Dan Gohman7c3234c2008-08-27 23:52:12 +00001088 Phi->addOperand(MachineOperand::CreateMBB(SDL->SwitchCases[i].ThisBB));
Chris Lattnerd5e93c02006-09-07 01:59:34 +00001089 break;
1090 }
1091 }
Nate Begemanf15485a2006-03-27 01:32:24 +00001092 }
Chris Lattnerd5e93c02006-09-07 01:59:34 +00001093
1094 // Don't process RHS if same block as LHS.
Dan Gohman7c3234c2008-08-27 23:52:12 +00001095 if (BB == SDL->SwitchCases[i].FalseBB)
1096 SDL->SwitchCases[i].FalseBB = 0;
Chris Lattnerd5e93c02006-09-07 01:59:34 +00001097
1098 // If we haven't handled the RHS, do so now. Otherwise, we're done.
Dan Gohman7c3234c2008-08-27 23:52:12 +00001099 SDL->SwitchCases[i].TrueBB = SDL->SwitchCases[i].FalseBB;
1100 SDL->SwitchCases[i].FalseBB = 0;
Nate Begemanf15485a2006-03-27 01:32:24 +00001101 }
Dan Gohman7c3234c2008-08-27 23:52:12 +00001102 assert(SDL->SwitchCases[i].TrueBB == 0 && SDL->SwitchCases[i].FalseBB == 0);
Chris Lattnera33ef482005-03-30 01:10:47 +00001103 }
Dan Gohman7c3234c2008-08-27 23:52:12 +00001104 SDL->SwitchCases.clear();
1105
1106 SDL->PHINodesToUpdate.clear();
Chris Lattner1c08c712005-01-07 07:47:53 +00001107}
Evan Chenga9c20912006-01-21 02:32:06 +00001108
Jim Laskey13ec7022006-08-01 14:21:23 +00001109
Dan Gohman0a3776d2009-02-06 18:26:51 +00001110/// Create the scheduler. If a specific scheduler was specified
1111/// via the SchedulerRegistry, use it, otherwise select the
1112/// one preferred by the target.
Dan Gohman5e843682008-07-14 18:19:29 +00001113///
Dan Gohman47ac0f02009-02-11 04:27:20 +00001114ScheduleDAGSDNodes *SelectionDAGISel::CreateScheduler() {
Jim Laskeyeb577ba2006-08-02 12:30:23 +00001115 RegisterScheduler::FunctionPassCtor Ctor = RegisterScheduler::getDefault();
Jim Laskey13ec7022006-08-01 14:21:23 +00001116
1117 if (!Ctor) {
Jim Laskeyeb577ba2006-08-02 12:30:23 +00001118 Ctor = ISHeuristic;
Jim Laskey9373beb2006-08-01 19:14:14 +00001119 RegisterScheduler::setDefault(Ctor);
Evan Cheng4ef10862006-01-23 07:01:07 +00001120 }
Jim Laskey13ec7022006-08-01 14:21:23 +00001121
Bill Wendlingbe8cc2a2009-04-29 00:15:41 +00001122 return Ctor(this, OptLevel);
Evan Chenga9c20912006-01-21 02:32:06 +00001123}
Chris Lattner0e43f2b2006-02-24 02:13:54 +00001124
Dan Gohmanfc54c552009-01-15 22:18:12 +00001125ScheduleHazardRecognizer *SelectionDAGISel::CreateTargetHazardRecognizer() {
1126 return new ScheduleHazardRecognizer();
Jim Laskey9ff542f2006-08-01 18:29:48 +00001127}
1128
Chris Lattner75548062006-10-11 03:58:02 +00001129//===----------------------------------------------------------------------===//
1130// Helper functions used by the generated instruction selector.
1131//===----------------------------------------------------------------------===//
1132// Calls to these methods are generated by tblgen.
1133
1134/// CheckAndMask - The isel is trying to match something like (and X, 255). If
1135/// the dag combiner simplified the 255, we still want to match. RHS is the
1136/// actual value in the DAG on the RHS of an AND, and DesiredMaskS is the value
1137/// specified in the .td file (e.g. 255).
Dan Gohman475871a2008-07-27 21:46:04 +00001138bool SelectionDAGISel::CheckAndMask(SDValue LHS, ConstantSDNode *RHS,
Dan Gohmandc9b3d02007-07-24 23:00:27 +00001139 int64_t DesiredMaskS) const {
Dan Gohman2e68b6f2008-02-25 21:11:39 +00001140 const APInt &ActualMask = RHS->getAPIntValue();
1141 const APInt &DesiredMask = APInt(LHS.getValueSizeInBits(), DesiredMaskS);
Chris Lattner75548062006-10-11 03:58:02 +00001142
1143 // If the actual mask exactly matches, success!
1144 if (ActualMask == DesiredMask)
1145 return true;
1146
1147 // If the actual AND mask is allowing unallowed bits, this doesn't match.
Dan Gohman2e68b6f2008-02-25 21:11:39 +00001148 if (ActualMask.intersects(~DesiredMask))
Chris Lattner75548062006-10-11 03:58:02 +00001149 return false;
1150
1151 // Otherwise, the DAG Combiner may have proven that the value coming in is
1152 // either already zero or is not demanded. Check for known zero input bits.
Dan Gohman2e68b6f2008-02-25 21:11:39 +00001153 APInt NeededMask = DesiredMask & ~ActualMask;
Dan Gohmanea859be2007-06-22 14:59:07 +00001154 if (CurDAG->MaskedValueIsZero(LHS, NeededMask))
Chris Lattner75548062006-10-11 03:58:02 +00001155 return true;
1156
1157 // TODO: check to see if missing bits are just not demanded.
1158
1159 // Otherwise, this pattern doesn't match.
1160 return false;
1161}
1162
1163/// CheckOrMask - The isel is trying to match something like (or X, 255). If
1164/// the dag combiner simplified the 255, we still want to match. RHS is the
1165/// actual value in the DAG on the RHS of an OR, and DesiredMaskS is the value
1166/// specified in the .td file (e.g. 255).
Dan Gohman475871a2008-07-27 21:46:04 +00001167bool SelectionDAGISel::CheckOrMask(SDValue LHS, ConstantSDNode *RHS,
Dan Gohman2e68b6f2008-02-25 21:11:39 +00001168 int64_t DesiredMaskS) const {
1169 const APInt &ActualMask = RHS->getAPIntValue();
1170 const APInt &DesiredMask = APInt(LHS.getValueSizeInBits(), DesiredMaskS);
Chris Lattner75548062006-10-11 03:58:02 +00001171
1172 // If the actual mask exactly matches, success!
1173 if (ActualMask == DesiredMask)
1174 return true;
1175
1176 // If the actual AND mask is allowing unallowed bits, this doesn't match.
Dan Gohman2e68b6f2008-02-25 21:11:39 +00001177 if (ActualMask.intersects(~DesiredMask))
Chris Lattner75548062006-10-11 03:58:02 +00001178 return false;
1179
1180 // Otherwise, the DAG Combiner may have proven that the value coming in is
1181 // either already zero or is not demanded. Check for known zero input bits.
Dan Gohman2e68b6f2008-02-25 21:11:39 +00001182 APInt NeededMask = DesiredMask & ~ActualMask;
Chris Lattner75548062006-10-11 03:58:02 +00001183
Dan Gohman2e68b6f2008-02-25 21:11:39 +00001184 APInt KnownZero, KnownOne;
Dan Gohmanea859be2007-06-22 14:59:07 +00001185 CurDAG->ComputeMaskedBits(LHS, NeededMask, KnownZero, KnownOne);
Chris Lattner75548062006-10-11 03:58:02 +00001186
1187 // If all the missing bits in the or are already known to be set, match!
1188 if ((NeededMask & KnownOne) == NeededMask)
1189 return true;
1190
1191 // TODO: check to see if missing bits are just not demanded.
1192
1193 // Otherwise, this pattern doesn't match.
1194 return false;
1195}
1196
Jim Laskey9ff542f2006-08-01 18:29:48 +00001197
Chris Lattner0e43f2b2006-02-24 02:13:54 +00001198/// SelectInlineAsmMemoryOperands - Calls to this are automatically generated
1199/// by tblgen. Others should not call it.
1200void SelectionDAGISel::
Dan Gohmanf350b272008-08-23 02:25:05 +00001201SelectInlineAsmMemoryOperands(std::vector<SDValue> &Ops) {
Dan Gohman475871a2008-07-27 21:46:04 +00001202 std::vector<SDValue> InOps;
Chris Lattner0e43f2b2006-02-24 02:13:54 +00001203 std::swap(InOps, Ops);
1204
1205 Ops.push_back(InOps[0]); // input chain.
1206 Ops.push_back(InOps[1]); // input asm string.
1207
Chris Lattner0e43f2b2006-02-24 02:13:54 +00001208 unsigned i = 2, e = InOps.size();
1209 if (InOps[e-1].getValueType() == MVT::Flag)
1210 --e; // Don't process a flag operand if it is here.
1211
1212 while (i != e) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001213 unsigned Flags = cast<ConstantSDNode>(InOps[i])->getZExtValue();
Dale Johannesen86b49f82008-09-24 01:07:17 +00001214 if ((Flags & 7) != 4 /*MEM*/) {
Chris Lattner0e43f2b2006-02-24 02:13:54 +00001215 // Just skip over this operand, copying the operands verbatim.
Evan Cheng697cbbf2009-03-20 18:03:34 +00001216 Ops.insert(Ops.end(), InOps.begin()+i,
1217 InOps.begin()+i+InlineAsm::getNumOperandRegisters(Flags) + 1);
1218 i += InlineAsm::getNumOperandRegisters(Flags) + 1;
Chris Lattner0e43f2b2006-02-24 02:13:54 +00001219 } else {
Evan Cheng697cbbf2009-03-20 18:03:34 +00001220 assert(InlineAsm::getNumOperandRegisters(Flags) == 1 &&
1221 "Memory operand with multiple values?");
Chris Lattner0e43f2b2006-02-24 02:13:54 +00001222 // Otherwise, this is a memory operand. Ask the target to select it.
Dan Gohman475871a2008-07-27 21:46:04 +00001223 std::vector<SDValue> SelOps;
Dan Gohmanf350b272008-08-23 02:25:05 +00001224 if (SelectInlineAsmMemoryOperand(InOps[i+1], 'm', SelOps)) {
Torok Edwin7d696d82009-07-11 13:10:19 +00001225 llvm_report_error("Could not match memory address. Inline asm"
1226 " failure!");
Chris Lattner0e43f2b2006-02-24 02:13:54 +00001227 }
1228
1229 // Add this to the output node.
Dan Gohmanf350b272008-08-23 02:25:05 +00001230 MVT IntPtrTy = CurDAG->getTargetLoweringInfo().getPointerTy();
Dale Johannesen86b49f82008-09-24 01:07:17 +00001231 Ops.push_back(CurDAG->getTargetConstant(4/*MEM*/ | (SelOps.size()<< 3),
Dan Gohmanf350b272008-08-23 02:25:05 +00001232 IntPtrTy));
Chris Lattner0e43f2b2006-02-24 02:13:54 +00001233 Ops.insert(Ops.end(), SelOps.begin(), SelOps.end());
1234 i += 2;
1235 }
1236 }
1237
1238 // Add the flag input back if present.
1239 if (e != InOps.size())
1240 Ops.push_back(InOps.back());
1241}
Devang Patel794fd752007-05-01 21:15:47 +00001242
Anton Korobeynikovc1c6ef82009-05-08 18:51:58 +00001243/// findFlagUse - Return use of MVT::Flag value produced by the specified
1244/// SDNode.
1245///
1246static SDNode *findFlagUse(SDNode *N) {
1247 unsigned FlagResNo = N->getNumValues()-1;
1248 for (SDNode::use_iterator I = N->use_begin(), E = N->use_end(); I != E; ++I) {
1249 SDUse &Use = I.getUse();
1250 if (Use.getResNo() == FlagResNo)
1251 return Use.getUser();
1252 }
1253 return NULL;
1254}
1255
1256/// findNonImmUse - Return true if "Use" is a non-immediate use of "Def".
1257/// This function recursively traverses up the operand chain, ignoring
1258/// certain nodes.
1259static bool findNonImmUse(SDNode *Use, SDNode* Def, SDNode *ImmedUse,
1260 SDNode *Root,
1261 SmallPtrSet<SDNode*, 16> &Visited) {
1262 if (Use->getNodeId() < Def->getNodeId() ||
1263 !Visited.insert(Use))
1264 return false;
1265
1266 for (unsigned i = 0, e = Use->getNumOperands(); i != e; ++i) {
1267 SDNode *N = Use->getOperand(i).getNode();
1268 if (N == Def) {
1269 if (Use == ImmedUse || Use == Root)
1270 continue; // We are not looking for immediate use.
1271 assert(N != Root);
1272 return true;
1273 }
1274
1275 // Traverse up the operand chain.
1276 if (findNonImmUse(N, Def, ImmedUse, Root, Visited))
1277 return true;
1278 }
1279 return false;
1280}
1281
1282/// isNonImmUse - Start searching from Root up the DAG to check is Def can
1283/// be reached. Return true if that's the case. However, ignore direct uses
1284/// by ImmedUse (which would be U in the example illustrated in
1285/// IsLegalAndProfitableToFold) and by Root (which can happen in the store
1286/// case).
1287/// FIXME: to be really generic, we should allow direct use by any node
1288/// that is being folded. But realisticly since we only fold loads which
1289/// have one non-chain use, we only need to watch out for load/op/store
1290/// and load/op/cmp case where the root (store / cmp) may reach the load via
1291/// its chain operand.
1292static inline bool isNonImmUse(SDNode *Root, SDNode *Def, SDNode *ImmedUse) {
1293 SmallPtrSet<SDNode*, 16> Visited;
1294 return findNonImmUse(Root, Def, ImmedUse, Root, Visited);
1295}
1296
1297/// IsLegalAndProfitableToFold - Returns true if the specific operand node N of
1298/// U can be folded during instruction selection that starts at Root and
1299/// folding N is profitable.
1300bool SelectionDAGISel::IsLegalAndProfitableToFold(SDNode *N, SDNode *U,
1301 SDNode *Root) const {
1302 if (OptLevel == CodeGenOpt::None) return false;
1303
1304 // If Root use can somehow reach N through a path that that doesn't contain
1305 // U then folding N would create a cycle. e.g. In the following
1306 // diagram, Root can reach N through X. If N is folded into into Root, then
1307 // X is both a predecessor and a successor of U.
1308 //
1309 // [N*] //
1310 // ^ ^ //
1311 // / \ //
1312 // [U*] [X]? //
1313 // ^ ^ //
1314 // \ / //
1315 // \ / //
1316 // [Root*] //
1317 //
1318 // * indicates nodes to be folded together.
1319 //
1320 // If Root produces a flag, then it gets (even more) interesting. Since it
1321 // will be "glued" together with its flag use in the scheduler, we need to
1322 // check if it might reach N.
1323 //
1324 // [N*] //
1325 // ^ ^ //
1326 // / \ //
1327 // [U*] [X]? //
1328 // ^ ^ //
1329 // \ \ //
1330 // \ | //
1331 // [Root*] | //
1332 // ^ | //
1333 // f | //
1334 // | / //
1335 // [Y] / //
1336 // ^ / //
1337 // f / //
1338 // | / //
1339 // [FU] //
1340 //
1341 // If FU (flag use) indirectly reaches N (the load), and Root folds N
1342 // (call it Fold), then X is a predecessor of FU and a successor of
1343 // Fold. But since Fold and FU are flagged together, this will create
1344 // a cycle in the scheduling graph.
1345
1346 MVT VT = Root->getValueType(Root->getNumValues()-1);
1347 while (VT == MVT::Flag) {
1348 SDNode *FU = findFlagUse(Root);
1349 if (FU == NULL)
1350 break;
1351 Root = FU;
1352 VT = Root->getValueType(Root->getNumValues()-1);
1353 }
1354
1355 return !isNonImmUse(Root, N, U);
1356}
1357
1358
Devang Patel19974732007-05-03 01:11:54 +00001359char SelectionDAGISel::ID = 0;