Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1 | //===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===// |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
Chris Lattner | 4ee451d | 2007-12-29 20:36:04 +0000 | [diff] [blame] | 5 | // This file is distributed under the University of Illinois Open Source |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file describes the ARM instructions in TableGen format. |
| 11 | // |
| 12 | //===----------------------------------------------------------------------===// |
| 13 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 14 | //===----------------------------------------------------------------------===// |
| 15 | // ARM specific DAG Nodes. |
| 16 | // |
Rafael Espindola | 7cca7c5 | 2006-09-11 17:25:40 +0000 | [diff] [blame] | 17 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 18 | // Type profiles. |
Bill Wendling | c69107c | 2007-11-13 09:19:02 +0000 | [diff] [blame] | 19 | def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>; |
| 20 | def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>; |
Rafael Espindola | 6e8c649 | 2006-11-08 17:07:32 +0000 | [diff] [blame] | 21 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 22 | def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>; |
Rafael Espindola | 32bd5f4 | 2006-10-17 18:04:53 +0000 | [diff] [blame] | 23 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 24 | def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisInt<0>]>; |
Rafael Espindola | 7cca7c5 | 2006-09-11 17:25:40 +0000 | [diff] [blame] | 25 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 26 | def SDT_ARMCMov : SDTypeProfile<1, 3, |
| 27 | [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>, |
| 28 | SDTCisVT<3, i32>]>; |
Rafael Espindola | 6e8c649 | 2006-11-08 17:07:32 +0000 | [diff] [blame] | 29 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 30 | def SDT_ARMBrcond : SDTypeProfile<0, 2, |
| 31 | [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>; |
| 32 | |
| 33 | def SDT_ARMBrJT : SDTypeProfile<0, 3, |
| 34 | [SDTCisPtrTy<0>, SDTCisVT<1, i32>, |
| 35 | SDTCisVT<2, i32>]>; |
| 36 | |
Evan Cheng | 5657c01 | 2009-07-29 02:18:14 +0000 | [diff] [blame] | 37 | def SDT_ARMBr2JT : SDTypeProfile<0, 4, |
| 38 | [SDTCisPtrTy<0>, SDTCisVT<1, i32>, |
| 39 | SDTCisVT<2, i32>, SDTCisVT<3, i32>]>; |
| 40 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 41 | def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>; |
| 42 | |
| 43 | def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>, |
| 44 | SDTCisPtrTy<1>, SDTCisVT<2, i32>]>; |
| 45 | |
Lauro Ramos Venancio | 64f4fa5 | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 46 | def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>; |
Jim Grosbach | a87ded2 | 2010-02-08 23:22:00 +0000 | [diff] [blame] | 47 | def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>, |
| 48 | SDTCisInt<2>]>; |
Lauro Ramos Venancio | 64f4fa5 | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 49 | |
Jim Grosbach | 7c03dbd | 2009-12-14 21:24:16 +0000 | [diff] [blame] | 50 | def SDT_ARMMEMBARRIERV7 : SDTypeProfile<0, 0, []>; |
| 51 | def SDT_ARMSYNCBARRIERV7 : SDTypeProfile<0, 0, []>; |
| 52 | def SDT_ARMMEMBARRIERV6 : SDTypeProfile<0, 1, [SDTCisInt<0>]>; |
| 53 | def SDT_ARMSYNCBARRIERV6 : SDTypeProfile<0, 1, [SDTCisInt<0>]>; |
Jim Grosbach | 3728e96 | 2009-12-10 00:11:09 +0000 | [diff] [blame] | 54 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 55 | // Node definitions. |
| 56 | def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 57 | def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>; |
| 58 | |
Bill Wendling | c69107c | 2007-11-13 09:19:02 +0000 | [diff] [blame] | 59 | def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart, |
Bill Wendling | 6ef781f | 2008-02-27 06:33:05 +0000 | [diff] [blame] | 60 | [SDNPHasChain, SDNPOutFlag]>; |
Bill Wendling | c69107c | 2007-11-13 09:19:02 +0000 | [diff] [blame] | 61 | def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd, |
Bill Wendling | 6ef781f | 2008-02-27 06:33:05 +0000 | [diff] [blame] | 62 | [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 63 | |
| 64 | def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall, |
| 65 | [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>; |
Evan Cheng | 277f074 | 2007-06-19 21:05:09 +0000 | [diff] [blame] | 66 | def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall, |
| 67 | [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 68 | def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall, |
| 69 | [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>; |
| 70 | |
Chris Lattner | 48be23c | 2008-01-15 22:02:54 +0000 | [diff] [blame] | 71 | def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone, |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 72 | [SDNPHasChain, SDNPOptInFlag]>; |
| 73 | |
| 74 | def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov, |
| 75 | [SDNPInFlag]>; |
| 76 | def ARMcneg : SDNode<"ARMISD::CNEG", SDT_ARMCMov, |
| 77 | [SDNPInFlag]>; |
| 78 | |
| 79 | def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond, |
| 80 | [SDNPHasChain, SDNPInFlag, SDNPOutFlag]>; |
| 81 | |
| 82 | def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT, |
| 83 | [SDNPHasChain]>; |
Evan Cheng | 5657c01 | 2009-07-29 02:18:14 +0000 | [diff] [blame] | 84 | def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT, |
| 85 | [SDNPHasChain]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 86 | |
| 87 | def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp, |
| 88 | [SDNPOutFlag]>; |
| 89 | |
David Goodwin | c0309b4 | 2009-06-29 15:33:01 +0000 | [diff] [blame] | 90 | def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp, |
| 91 | [SDNPOutFlag,SDNPCommutative]>; |
Lauro Ramos Venancio | 9996663 | 2007-04-02 01:30:03 +0000 | [diff] [blame] | 92 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 93 | def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>; |
| 94 | |
| 95 | def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>; |
| 96 | def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>; |
| 97 | def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInFlag ]>; |
Rafael Espindola | 32bd5f4 | 2006-10-17 18:04:53 +0000 | [diff] [blame] | 98 | |
Lauro Ramos Venancio | 64f4fa5 | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 99 | def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>; |
Jim Grosbach | f957012 | 2009-05-14 00:46:35 +0000 | [diff] [blame] | 100 | def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP", SDT_ARMEH_SJLJ_Setjmp>; |
Lauro Ramos Venancio | 64f4fa5 | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 101 | |
Jim Grosbach | 7c03dbd | 2009-12-14 21:24:16 +0000 | [diff] [blame] | 102 | def ARMMemBarrierV7 : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIERV7, |
Jim Grosbach | 3728e96 | 2009-12-10 00:11:09 +0000 | [diff] [blame] | 103 | [SDNPHasChain]>; |
Jim Grosbach | 7c03dbd | 2009-12-14 21:24:16 +0000 | [diff] [blame] | 104 | def ARMSyncBarrierV7 : SDNode<"ARMISD::SYNCBARRIER", SDT_ARMMEMBARRIERV7, |
| 105 | [SDNPHasChain]>; |
| 106 | def ARMMemBarrierV6 : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIERV6, |
| 107 | [SDNPHasChain]>; |
| 108 | def ARMSyncBarrierV6 : SDNode<"ARMISD::SYNCBARRIER", SDT_ARMMEMBARRIERV6, |
Jim Grosbach | 3728e96 | 2009-12-10 00:11:09 +0000 | [diff] [blame] | 109 | [SDNPHasChain]>; |
| 110 | |
Evan Cheng | f609bb8 | 2010-01-19 00:44:15 +0000 | [diff] [blame] | 111 | def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>; |
| 112 | |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 113 | //===----------------------------------------------------------------------===// |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 114 | // ARM Instruction Predicate Definitions. |
| 115 | // |
Anton Korobeynikov | bb62962 | 2009-06-15 21:46:20 +0000 | [diff] [blame] | 116 | def HasV5T : Predicate<"Subtarget->hasV5TOps()">; |
| 117 | def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">; |
| 118 | def HasV6 : Predicate<"Subtarget->hasV6Ops()">; |
Evan Cheng | edcbada | 2009-07-06 22:05:45 +0000 | [diff] [blame] | 119 | def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">; |
Evan Cheng | 5adb66a | 2009-09-28 09:14:39 +0000 | [diff] [blame] | 120 | def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 121 | def HasV7 : Predicate<"Subtarget->hasV7Ops()">; |
| 122 | def HasVFP2 : Predicate<"Subtarget->hasVFP2()">; |
| 123 | def HasVFP3 : Predicate<"Subtarget->hasVFP3()">; |
| 124 | def HasNEON : Predicate<"Subtarget->hasNEON()">; |
David Goodwin | 42a83f2 | 2009-08-04 17:53:06 +0000 | [diff] [blame] | 125 | def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">; |
| 126 | def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">; |
Anton Korobeynikov | bb62962 | 2009-06-15 21:46:20 +0000 | [diff] [blame] | 127 | def IsThumb : Predicate<"Subtarget->isThumb()">; |
Evan Cheng | f49810c | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 128 | def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">; |
Evan Cheng | d770d9e | 2009-07-02 06:38:40 +0000 | [diff] [blame] | 129 | def IsThumb2 : Predicate<"Subtarget->isThumb2()">; |
Anton Korobeynikov | bb62962 | 2009-06-15 21:46:20 +0000 | [diff] [blame] | 130 | def IsARM : Predicate<"!Subtarget->isThumb()">; |
Bob Wilson | 54fc124 | 2009-06-22 21:01:46 +0000 | [diff] [blame] | 131 | def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">; |
| 132 | def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 133 | |
Anton Korobeynikov | 5cdc3a9 | 2009-11-24 00:44:37 +0000 | [diff] [blame] | 134 | // FIXME: Eventually this will be just "hasV6T2Ops". |
| 135 | def UseMovt : Predicate<"Subtarget->useMovt()">; |
| 136 | def DontUseMovt : Predicate<"!Subtarget->useMovt()">; |
| 137 | |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 138 | //===----------------------------------------------------------------------===// |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 139 | // ARM Flag Definitions. |
| 140 | |
| 141 | class RegConstraint<string C> { |
| 142 | string Constraints = C; |
| 143 | } |
| 144 | |
| 145 | //===----------------------------------------------------------------------===// |
| 146 | // ARM specific transformation functions and pattern fragments. |
| 147 | // |
| 148 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 149 | // so_imm_neg_XFORM - Return a so_imm value packed into the format described for |
| 150 | // so_imm_neg def below. |
| 151 | def so_imm_neg_XFORM : SDNodeXForm<imm, [{ |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 152 | return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 153 | }]>; |
| 154 | |
| 155 | // so_imm_not_XFORM - Return a so_imm value packed into the format described for |
| 156 | // so_imm_not def below. |
| 157 | def so_imm_not_XFORM : SDNodeXForm<imm, [{ |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 158 | return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 159 | }]>; |
| 160 | |
| 161 | // rot_imm predicate - True if the 32-bit immediate is equal to 8, 16, or 24. |
| 162 | def rot_imm : PatLeaf<(i32 imm), [{ |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 163 | int32_t v = (int32_t)N->getZExtValue(); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 164 | return v == 8 || v == 16 || v == 24; |
| 165 | }]>; |
| 166 | |
| 167 | /// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15]. |
| 168 | def imm1_15 : PatLeaf<(i32 imm), [{ |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 169 | return (int32_t)N->getZExtValue() >= 1 && (int32_t)N->getZExtValue() < 16; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 170 | }]>; |
| 171 | |
| 172 | /// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31]. |
| 173 | def imm16_31 : PatLeaf<(i32 imm), [{ |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 174 | return (int32_t)N->getZExtValue() >= 16 && (int32_t)N->getZExtValue() < 32; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 175 | }]>; |
| 176 | |
Jim Grosbach | 6417171 | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 177 | def so_imm_neg : |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 178 | PatLeaf<(imm), [{ |
| 179 | return ARM_AM::getSOImmVal(-(int)N->getZExtValue()) != -1; |
| 180 | }], so_imm_neg_XFORM>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 181 | |
Evan Cheng | a251570 | 2007-03-19 07:09:02 +0000 | [diff] [blame] | 182 | def so_imm_not : |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 183 | PatLeaf<(imm), [{ |
| 184 | return ARM_AM::getSOImmVal(~(int)N->getZExtValue()) != -1; |
| 185 | }], so_imm_not_XFORM>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 186 | |
| 187 | // sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits. |
| 188 | def sext_16_node : PatLeaf<(i32 GPR:$a), [{ |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 189 | return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 190 | }]>; |
| 191 | |
Evan Cheng | 36a0aeb | 2009-07-06 22:23:46 +0000 | [diff] [blame] | 192 | /// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield |
| 193 | /// e.g., 0xf000ffff |
| 194 | def bf_inv_mask_imm : Operand<i32>, |
Jim Grosbach | 6417171 | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 195 | PatLeaf<(imm), [{ |
Evan Cheng | 36a0aeb | 2009-07-06 22:23:46 +0000 | [diff] [blame] | 196 | uint32_t v = (uint32_t)N->getZExtValue(); |
| 197 | if (v == 0xffffffff) |
| 198 | return 0; |
David Goodwin | c2ffd28 | 2009-07-14 00:57:56 +0000 | [diff] [blame] | 199 | // there can be 1's on either or both "outsides", all the "inside" |
| 200 | // bits must be 0's |
| 201 | unsigned int lsb = 0, msb = 31; |
| 202 | while (v & (1 << msb)) --msb; |
| 203 | while (v & (1 << lsb)) ++lsb; |
| 204 | for (unsigned int i = lsb; i <= msb; ++i) { |
| 205 | if (v & (1 << i)) |
| 206 | return 0; |
| 207 | } |
| 208 | return 1; |
Evan Cheng | 36a0aeb | 2009-07-06 22:23:46 +0000 | [diff] [blame] | 209 | }] > { |
| 210 | let PrintMethod = "printBitfieldInvMaskImmOperand"; |
| 211 | } |
| 212 | |
Anton Korobeynikov | 6a2fa32 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 213 | /// Split a 32-bit immediate into two 16 bit parts. |
| 214 | def lo16 : SDNodeXForm<imm, [{ |
| 215 | return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() & 0xffff, |
| 216 | MVT::i32); |
| 217 | }]>; |
| 218 | |
| 219 | def hi16 : SDNodeXForm<imm, [{ |
| 220 | return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32); |
| 221 | }]>; |
| 222 | |
| 223 | def lo16AllZero : PatLeaf<(i32 imm), [{ |
| 224 | // Returns true if all low 16-bits are 0. |
| 225 | return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0; |
Anton Korobeynikov | 5cdc3a9 | 2009-11-24 00:44:37 +0000 | [diff] [blame] | 226 | }], hi16>; |
Anton Korobeynikov | 6a2fa32 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 227 | |
Jim Grosbach | 6417171 | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 228 | /// imm0_65535 predicate - True if the 32-bit immediate is in the range |
Anton Korobeynikov | 6a2fa32 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 229 | /// [0.65535]. |
| 230 | def imm0_65535 : PatLeaf<(i32 imm), [{ |
| 231 | return (uint32_t)N->getZExtValue() < 65536; |
| 232 | }]>; |
| 233 | |
Evan Cheng | 37f25d9 | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 234 | class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>; |
| 235 | class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 236 | |
Jim Grosbach | 0a145f3 | 2010-02-16 20:17:57 +0000 | [diff] [blame] | 237 | /// adde and sube predicates - True based on whether the carry flag output |
| 238 | /// will be needed or not. |
| 239 | def adde_dead_carry : |
| 240 | PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS), |
| 241 | [{return !N->hasAnyUseOfValue(1);}]>; |
| 242 | def sube_dead_carry : |
| 243 | PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS), |
| 244 | [{return !N->hasAnyUseOfValue(1);}]>; |
| 245 | def adde_live_carry : |
| 246 | PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS), |
| 247 | [{return N->hasAnyUseOfValue(1);}]>; |
| 248 | def sube_live_carry : |
| 249 | PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS), |
| 250 | [{return N->hasAnyUseOfValue(1);}]>; |
| 251 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 252 | //===----------------------------------------------------------------------===// |
| 253 | // Operand Definitions. |
| 254 | // |
| 255 | |
| 256 | // Branch target. |
| 257 | def brtarget : Operand<OtherVT>; |
| 258 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 259 | // A list of registers separated by comma. Used by load/store multiple. |
| 260 | def reglist : Operand<i32> { |
| 261 | let PrintMethod = "printRegisterList"; |
| 262 | } |
| 263 | |
| 264 | // An operand for the CONSTPOOL_ENTRY pseudo-instruction. |
| 265 | def cpinst_operand : Operand<i32> { |
| 266 | let PrintMethod = "printCPInstOperand"; |
| 267 | } |
| 268 | |
| 269 | def jtblock_operand : Operand<i32> { |
| 270 | let PrintMethod = "printJTBlockOperand"; |
| 271 | } |
Evan Cheng | 66ac531 | 2009-07-25 00:33:29 +0000 | [diff] [blame] | 272 | def jt2block_operand : Operand<i32> { |
| 273 | let PrintMethod = "printJT2BlockOperand"; |
| 274 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 275 | |
| 276 | // Local PC labels. |
| 277 | def pclabel : Operand<i32> { |
| 278 | let PrintMethod = "printPCLabel"; |
| 279 | } |
| 280 | |
| 281 | // shifter_operand operands: so_reg and so_imm. |
| 282 | def so_reg : Operand<i32>, // reg reg imm |
| 283 | ComplexPattern<i32, 3, "SelectShifterOperandReg", |
| 284 | [shl,srl,sra,rotr]> { |
| 285 | let PrintMethod = "printSORegOperand"; |
| 286 | let MIOperandInfo = (ops GPR, GPR, i32imm); |
| 287 | } |
| 288 | |
| 289 | // so_imm - Match a 32-bit shifter_operand immediate operand, which is an |
| 290 | // 8-bit immediate rotated by an arbitrary number of bits. so_imm values are |
| 291 | // represented in the imm field in the same 12-bit form that they are encoded |
| 292 | // into so_imm instructions: the 8-bit immediate is the least significant bits |
| 293 | // [bits 0-7], the 4-bit shift amount is the next 4 bits [bits 8-11]. |
| 294 | def so_imm : Operand<i32>, |
Evan Cheng | e7cbe41 | 2009-07-08 21:03:57 +0000 | [diff] [blame] | 295 | PatLeaf<(imm), [{ |
| 296 | return ARM_AM::getSOImmVal(N->getZExtValue()) != -1; |
| 297 | }]> { |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 298 | let PrintMethod = "printSOImmOperand"; |
| 299 | } |
| 300 | |
Evan Cheng | c70d184 | 2007-03-20 08:11:30 +0000 | [diff] [blame] | 301 | // Break so_imm's up into two pieces. This handles immediates with up to 16 |
| 302 | // bits set in them. This uses so_imm2part to match and so_imm2part_[12] to |
| 303 | // get the first/second pieces. |
| 304 | def so_imm2part : Operand<i32>, |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 305 | PatLeaf<(imm), [{ |
| 306 | return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue()); |
| 307 | }]> { |
Evan Cheng | c70d184 | 2007-03-20 08:11:30 +0000 | [diff] [blame] | 308 | let PrintMethod = "printSOImm2PartOperand"; |
| 309 | } |
| 310 | |
| 311 | def so_imm2part_1 : SDNodeXForm<imm, [{ |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 312 | unsigned V = ARM_AM::getSOImmTwoPartFirst((unsigned)N->getZExtValue()); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 313 | return CurDAG->getTargetConstant(V, MVT::i32); |
Evan Cheng | c70d184 | 2007-03-20 08:11:30 +0000 | [diff] [blame] | 314 | }]>; |
| 315 | |
| 316 | def so_imm2part_2 : SDNodeXForm<imm, [{ |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 317 | unsigned V = ARM_AM::getSOImmTwoPartSecond((unsigned)N->getZExtValue()); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 318 | return CurDAG->getTargetConstant(V, MVT::i32); |
Evan Cheng | c70d184 | 2007-03-20 08:11:30 +0000 | [diff] [blame] | 319 | }]>; |
| 320 | |
Jim Grosbach | 15e6ef8 | 2009-11-23 20:35:53 +0000 | [diff] [blame] | 321 | def so_neg_imm2part : Operand<i32>, PatLeaf<(imm), [{ |
| 322 | return ARM_AM::isSOImmTwoPartVal(-(int)N->getZExtValue()); |
| 323 | }]> { |
| 324 | let PrintMethod = "printSOImm2PartOperand"; |
| 325 | } |
| 326 | |
| 327 | def so_neg_imm2part_1 : SDNodeXForm<imm, [{ |
| 328 | unsigned V = ARM_AM::getSOImmTwoPartFirst(-(int)N->getZExtValue()); |
| 329 | return CurDAG->getTargetConstant(V, MVT::i32); |
| 330 | }]>; |
| 331 | |
| 332 | def so_neg_imm2part_2 : SDNodeXForm<imm, [{ |
| 333 | unsigned V = ARM_AM::getSOImmTwoPartSecond(-(int)N->getZExtValue()); |
| 334 | return CurDAG->getTargetConstant(V, MVT::i32); |
| 335 | }]>; |
| 336 | |
Sandeep Patel | 47eedaa | 2009-10-13 18:59:48 +0000 | [diff] [blame] | 337 | /// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31]. |
| 338 | def imm0_31 : Operand<i32>, PatLeaf<(imm), [{ |
| 339 | return (int32_t)N->getZExtValue() < 32; |
| 340 | }]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 341 | |
| 342 | // Define ARM specific addressing modes. |
| 343 | |
| 344 | // addrmode2 := reg +/- reg shop imm |
| 345 | // addrmode2 := reg +/- imm12 |
| 346 | // |
| 347 | def addrmode2 : Operand<i32>, |
| 348 | ComplexPattern<i32, 3, "SelectAddrMode2", []> { |
| 349 | let PrintMethod = "printAddrMode2Operand"; |
| 350 | let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm); |
| 351 | } |
| 352 | |
| 353 | def am2offset : Operand<i32>, |
| 354 | ComplexPattern<i32, 2, "SelectAddrMode2Offset", []> { |
| 355 | let PrintMethod = "printAddrMode2OffsetOperand"; |
| 356 | let MIOperandInfo = (ops GPR, i32imm); |
| 357 | } |
| 358 | |
| 359 | // addrmode3 := reg +/- reg |
| 360 | // addrmode3 := reg +/- imm8 |
| 361 | // |
| 362 | def addrmode3 : Operand<i32>, |
| 363 | ComplexPattern<i32, 3, "SelectAddrMode3", []> { |
| 364 | let PrintMethod = "printAddrMode3Operand"; |
| 365 | let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm); |
| 366 | } |
| 367 | |
| 368 | def am3offset : Operand<i32>, |
| 369 | ComplexPattern<i32, 2, "SelectAddrMode3Offset", []> { |
| 370 | let PrintMethod = "printAddrMode3OffsetOperand"; |
| 371 | let MIOperandInfo = (ops GPR, i32imm); |
| 372 | } |
| 373 | |
| 374 | // addrmode4 := reg, <mode|W> |
| 375 | // |
| 376 | def addrmode4 : Operand<i32>, |
Anton Korobeynikov | baf3108 | 2009-08-08 13:35:48 +0000 | [diff] [blame] | 377 | ComplexPattern<i32, 2, "SelectAddrMode4", []> { |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 378 | let PrintMethod = "printAddrMode4Operand"; |
| 379 | let MIOperandInfo = (ops GPR, i32imm); |
| 380 | } |
| 381 | |
| 382 | // addrmode5 := reg +/- imm8*4 |
| 383 | // |
| 384 | def addrmode5 : Operand<i32>, |
| 385 | ComplexPattern<i32, 2, "SelectAddrMode5", []> { |
| 386 | let PrintMethod = "printAddrMode5Operand"; |
| 387 | let MIOperandInfo = (ops GPR, i32imm); |
| 388 | } |
| 389 | |
Bob Wilson | 8b024a5 | 2009-07-01 23:16:05 +0000 | [diff] [blame] | 390 | // addrmode6 := reg with optional writeback |
| 391 | // |
| 392 | def addrmode6 : Operand<i32>, |
Jim Grosbach | 8a5ec86 | 2009-11-07 21:25:39 +0000 | [diff] [blame] | 393 | ComplexPattern<i32, 4, "SelectAddrMode6", []> { |
Bob Wilson | 8b024a5 | 2009-07-01 23:16:05 +0000 | [diff] [blame] | 394 | let PrintMethod = "printAddrMode6Operand"; |
Jim Grosbach | 8a5ec86 | 2009-11-07 21:25:39 +0000 | [diff] [blame] | 395 | let MIOperandInfo = (ops GPR:$addr, GPR:$upd, i32imm, i32imm); |
Bob Wilson | 8b024a5 | 2009-07-01 23:16:05 +0000 | [diff] [blame] | 396 | } |
| 397 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 398 | // addrmodepc := pc + reg |
| 399 | // |
| 400 | def addrmodepc : Operand<i32>, |
| 401 | ComplexPattern<i32, 2, "SelectAddrModePC", []> { |
| 402 | let PrintMethod = "printAddrModePCOperand"; |
| 403 | let MIOperandInfo = (ops GPR, i32imm); |
| 404 | } |
| 405 | |
Bob Wilson | 4f38b38 | 2009-08-21 21:58:55 +0000 | [diff] [blame] | 406 | def nohash_imm : Operand<i32> { |
| 407 | let PrintMethod = "printNoHashImmediate"; |
Anton Korobeynikov | 8e9ece7 | 2009-08-08 23:10:41 +0000 | [diff] [blame] | 408 | } |
| 409 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 410 | //===----------------------------------------------------------------------===// |
Evan Cheng | 0ff94f7 | 2007-08-07 01:37:15 +0000 | [diff] [blame] | 411 | |
Evan Cheng | 37f25d9 | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 412 | include "ARMInstrFormats.td" |
Evan Cheng | 0ff94f7 | 2007-08-07 01:37:15 +0000 | [diff] [blame] | 413 | |
| 414 | //===----------------------------------------------------------------------===// |
Evan Cheng | 37f25d9 | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 415 | // Multiclass helpers... |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 416 | // |
| 417 | |
Evan Cheng | 3924f78 | 2008-08-29 07:36:24 +0000 | [diff] [blame] | 418 | /// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 419 | /// binop that produces a value. |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 420 | multiclass AsI1_bin_irs<bits<4> opcod, string opc, PatFrag opnode, |
| 421 | bit Commutable = 0> { |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 422 | def ri : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 423 | IIC_iALUi, opc, "\t$dst, $a, $b", |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 424 | [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]> { |
| 425 | let Inst{25} = 1; |
| 426 | } |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 427 | def rr : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 428 | IIC_iALUr, opc, "\t$dst, $a, $b", |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 429 | [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]> { |
Johnny Chen | 0430152 | 2009-11-07 00:54:36 +0000 | [diff] [blame] | 430 | let Inst{11-4} = 0b00000000; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 431 | let Inst{25} = 0; |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 432 | let isCommutable = Commutable; |
| 433 | } |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 434 | def rs : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 435 | IIC_iALUsr, opc, "\t$dst, $a, $b", |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 436 | [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]> { |
| 437 | let Inst{25} = 0; |
| 438 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 439 | } |
| 440 | |
Evan Cheng | 1e249e3 | 2009-06-25 20:59:23 +0000 | [diff] [blame] | 441 | /// AI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the |
Bob Wilson | a3e8bf8 | 2009-10-06 20:18:46 +0000 | [diff] [blame] | 442 | /// instruction modifies the CPSR register. |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 443 | let Defs = [CPSR] in { |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 444 | multiclass AI1_bin_s_irs<bits<4> opcod, string opc, PatFrag opnode, |
| 445 | bit Commutable = 0> { |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 446 | def ri : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm, |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 447 | IIC_iALUi, opc, "\t$dst, $a, $b", |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 448 | [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]> { |
Bob Wilson | 7e053bb | 2009-10-26 22:34:44 +0000 | [diff] [blame] | 449 | let Inst{20} = 1; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 450 | let Inst{25} = 1; |
| 451 | } |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 452 | def rr : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 453 | IIC_iALUr, opc, "\t$dst, $a, $b", |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 454 | [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]> { |
| 455 | let isCommutable = Commutable; |
Johnny Chen | 0430152 | 2009-11-07 00:54:36 +0000 | [diff] [blame] | 456 | let Inst{11-4} = 0b00000000; |
Bob Wilson | 7e053bb | 2009-10-26 22:34:44 +0000 | [diff] [blame] | 457 | let Inst{20} = 1; |
Bob Wilson | a7fcb9b | 2009-10-13 15:27:23 +0000 | [diff] [blame] | 458 | let Inst{25} = 0; |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 459 | } |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 460 | def rs : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm, |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 461 | IIC_iALUsr, opc, "\t$dst, $a, $b", |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 462 | [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]> { |
Bob Wilson | 7e053bb | 2009-10-26 22:34:44 +0000 | [diff] [blame] | 463 | let Inst{20} = 1; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 464 | let Inst{25} = 0; |
| 465 | } |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 466 | } |
Evan Cheng | c85e832 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 467 | } |
| 468 | |
| 469 | /// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test |
Evan Cheng | 13ab020 | 2007-07-10 18:08:01 +0000 | [diff] [blame] | 470 | /// patterns. Similar to AsI1_bin_irs except the instruction does not produce |
Evan Cheng | c85e832 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 471 | /// a explicit result, only implicitly set CPSR. |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 472 | let Defs = [CPSR] in { |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 473 | multiclass AI1_cmp_irs<bits<4> opcod, string opc, PatFrag opnode, |
| 474 | bit Commutable = 0> { |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 475 | def ri : AI1<opcod, (outs), (ins GPR:$a, so_imm:$b), DPFrm, IIC_iCMPi, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 476 | opc, "\t$a, $b", |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 477 | [(opnode GPR:$a, so_imm:$b)]> { |
Bob Wilson | 5361cd2 | 2009-10-13 17:35:30 +0000 | [diff] [blame] | 478 | let Inst{20} = 1; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 479 | let Inst{25} = 1; |
| 480 | } |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 481 | def rr : AI1<opcod, (outs), (ins GPR:$a, GPR:$b), DPFrm, IIC_iCMPr, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 482 | opc, "\t$a, $b", |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 483 | [(opnode GPR:$a, GPR:$b)]> { |
Johnny Chen | 0430152 | 2009-11-07 00:54:36 +0000 | [diff] [blame] | 484 | let Inst{11-4} = 0b00000000; |
Bob Wilson | 5361cd2 | 2009-10-13 17:35:30 +0000 | [diff] [blame] | 485 | let Inst{20} = 1; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 486 | let Inst{25} = 0; |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 487 | let isCommutable = Commutable; |
| 488 | } |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 489 | def rs : AI1<opcod, (outs), (ins GPR:$a, so_reg:$b), DPSoRegFrm, IIC_iCMPsr, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 490 | opc, "\t$a, $b", |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 491 | [(opnode GPR:$a, so_reg:$b)]> { |
Bob Wilson | 5361cd2 | 2009-10-13 17:35:30 +0000 | [diff] [blame] | 492 | let Inst{20} = 1; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 493 | let Inst{25} = 0; |
| 494 | } |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 495 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 496 | } |
| 497 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 498 | /// AI_unary_rrot - A unary operation with two forms: one whose operand is a |
| 499 | /// register and one whose operand is a register rotated by 8/16/24. |
Evan Cheng | 97f48c3 | 2008-11-06 22:15:19 +0000 | [diff] [blame] | 500 | /// FIXME: Remove the 'r' variant. Its rot_imm is zero. |
| 501 | multiclass AI_unary_rrot<bits<8> opcod, string opc, PatFrag opnode> { |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 502 | def r : AExtI<opcod, (outs GPR:$dst), (ins GPR:$src), |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 503 | IIC_iUNAr, opc, "\t$dst, $src", |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 504 | [(set GPR:$dst, (opnode GPR:$src))]>, |
Evan Cheng | 97f48c3 | 2008-11-06 22:15:19 +0000 | [diff] [blame] | 505 | Requires<[IsARM, HasV6]> { |
Johnny Chen | 76b39e8 | 2009-10-27 18:44:24 +0000 | [diff] [blame] | 506 | let Inst{11-10} = 0b00; |
| 507 | let Inst{19-16} = 0b1111; |
| 508 | } |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 509 | def r_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$src, i32imm:$rot), |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 510 | IIC_iUNAsi, opc, "\t$dst, $src, ror $rot", |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 511 | [(set GPR:$dst, (opnode (rotr GPR:$src, rot_imm:$rot)))]>, |
Evan Cheng | 97f48c3 | 2008-11-06 22:15:19 +0000 | [diff] [blame] | 512 | Requires<[IsARM, HasV6]> { |
Johnny Chen | 76b39e8 | 2009-10-27 18:44:24 +0000 | [diff] [blame] | 513 | let Inst{19-16} = 0b1111; |
| 514 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 515 | } |
| 516 | |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 517 | multiclass AI_unary_rrot_np<bits<8> opcod, string opc> { |
| 518 | def r : AExtI<opcod, (outs GPR:$dst), (ins GPR:$src), |
| 519 | IIC_iUNAr, opc, "\t$dst, $src", |
| 520 | [/* For disassembly only; pattern left blank */]>, |
| 521 | Requires<[IsARM, HasV6]> { |
| 522 | let Inst{11-10} = 0b00; |
| 523 | let Inst{19-16} = 0b1111; |
| 524 | } |
| 525 | def r_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$src, i32imm:$rot), |
| 526 | IIC_iUNAsi, opc, "\t$dst, $src, ror $rot", |
| 527 | [/* For disassembly only; pattern left blank */]>, |
| 528 | Requires<[IsARM, HasV6]> { |
| 529 | let Inst{19-16} = 0b1111; |
| 530 | } |
| 531 | } |
| 532 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 533 | /// AI_bin_rrot - A binary operation with two forms: one whose operand is a |
| 534 | /// register and one whose operand is a register rotated by 8/16/24. |
Evan Cheng | 97f48c3 | 2008-11-06 22:15:19 +0000 | [diff] [blame] | 535 | multiclass AI_bin_rrot<bits<8> opcod, string opc, PatFrag opnode> { |
| 536 | def rr : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS), |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 537 | IIC_iALUr, opc, "\t$dst, $LHS, $RHS", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 538 | [(set GPR:$dst, (opnode GPR:$LHS, GPR:$RHS))]>, |
Johnny Chen | 76b39e8 | 2009-10-27 18:44:24 +0000 | [diff] [blame] | 539 | Requires<[IsARM, HasV6]> { |
| 540 | let Inst{11-10} = 0b00; |
| 541 | } |
Jim Grosbach | 80dc116 | 2010-02-16 21:23:02 +0000 | [diff] [blame] | 542 | def rr_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS, |
| 543 | i32imm:$rot), |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 544 | IIC_iALUsi, opc, "\t$dst, $LHS, $RHS, ror $rot", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 545 | [(set GPR:$dst, (opnode GPR:$LHS, |
| 546 | (rotr GPR:$RHS, rot_imm:$rot)))]>, |
| 547 | Requires<[IsARM, HasV6]>; |
| 548 | } |
| 549 | |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 550 | // For disassembly only. |
| 551 | multiclass AI_bin_rrot_np<bits<8> opcod, string opc> { |
| 552 | def rr : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS), |
| 553 | IIC_iALUr, opc, "\t$dst, $LHS, $RHS", |
| 554 | [/* For disassembly only; pattern left blank */]>, |
| 555 | Requires<[IsARM, HasV6]> { |
| 556 | let Inst{11-10} = 0b00; |
| 557 | } |
| 558 | def rr_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS, |
| 559 | i32imm:$rot), |
| 560 | IIC_iALUsi, opc, "\t$dst, $LHS, $RHS, ror $rot", |
| 561 | [/* For disassembly only; pattern left blank */]>, |
| 562 | Requires<[IsARM, HasV6]>; |
| 563 | } |
| 564 | |
Evan Cheng | 6267422 | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 565 | /// AI1_adde_sube_irs - Define instructions and patterns for adde and sube. |
| 566 | let Uses = [CPSR] in { |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 567 | multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode, |
| 568 | bit Commutable = 0> { |
Evan Cheng | 6267422 | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 569 | def ri : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 570 | DPFrm, IIC_iALUi, opc, "\t$dst, $a, $b", |
Evan Cheng | 6267422 | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 571 | [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]>, |
Jim Grosbach | 0a145f3 | 2010-02-16 20:17:57 +0000 | [diff] [blame] | 572 | Requires<[IsARM]> { |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 573 | let Inst{25} = 1; |
| 574 | } |
Evan Cheng | 6267422 | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 575 | def rr : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b), |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 576 | DPFrm, IIC_iALUr, opc, "\t$dst, $a, $b", |
Evan Cheng | 6267422 | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 577 | [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]>, |
Jim Grosbach | 0a145f3 | 2010-02-16 20:17:57 +0000 | [diff] [blame] | 578 | Requires<[IsARM]> { |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 579 | let isCommutable = Commutable; |
Johnny Chen | 0430152 | 2009-11-07 00:54:36 +0000 | [diff] [blame] | 580 | let Inst{11-4} = 0b00000000; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 581 | let Inst{25} = 0; |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 582 | } |
Evan Cheng | 6267422 | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 583 | def rs : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 584 | DPSoRegFrm, IIC_iALUsr, opc, "\t$dst, $a, $b", |
Evan Cheng | 6267422 | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 585 | [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]>, |
Jim Grosbach | 0a145f3 | 2010-02-16 20:17:57 +0000 | [diff] [blame] | 586 | Requires<[IsARM]> { |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 587 | let Inst{25} = 0; |
| 588 | } |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 589 | } |
| 590 | // Carry setting variants |
| 591 | let Defs = [CPSR] in { |
| 592 | multiclass AI1_adde_sube_s_irs<bits<4> opcod, string opc, PatFrag opnode, |
| 593 | bit Commutable = 0> { |
Evan Cheng | 6267422 | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 594 | def Sri : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 595 | DPFrm, IIC_iALUi, !strconcat(opc, "\t$dst, $a, $b"), |
Evan Cheng | 6267422 | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 596 | [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]>, |
Jim Grosbach | 0a145f3 | 2010-02-16 20:17:57 +0000 | [diff] [blame] | 597 | Requires<[IsARM]> { |
Bob Wilson | 7e053bb | 2009-10-26 22:34:44 +0000 | [diff] [blame] | 598 | let Inst{20} = 1; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 599 | let Inst{25} = 1; |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 600 | } |
Evan Cheng | 6267422 | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 601 | def Srr : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b), |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 602 | DPFrm, IIC_iALUr, !strconcat(opc, "\t$dst, $a, $b"), |
Evan Cheng | 6267422 | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 603 | [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]>, |
Jim Grosbach | 0a145f3 | 2010-02-16 20:17:57 +0000 | [diff] [blame] | 604 | Requires<[IsARM]> { |
Johnny Chen | 0430152 | 2009-11-07 00:54:36 +0000 | [diff] [blame] | 605 | let Inst{11-4} = 0b00000000; |
Bob Wilson | 7e053bb | 2009-10-26 22:34:44 +0000 | [diff] [blame] | 606 | let Inst{20} = 1; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 607 | let Inst{25} = 0; |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 608 | } |
Evan Cheng | 6267422 | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 609 | def Srs : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 610 | DPSoRegFrm, IIC_iALUsr, !strconcat(opc, "\t$dst, $a, $b"), |
Evan Cheng | 6267422 | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 611 | [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]>, |
Jim Grosbach | 0a145f3 | 2010-02-16 20:17:57 +0000 | [diff] [blame] | 612 | Requires<[IsARM]> { |
Bob Wilson | 7e053bb | 2009-10-26 22:34:44 +0000 | [diff] [blame] | 613 | let Inst{20} = 1; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 614 | let Inst{25} = 0; |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 615 | } |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 616 | } |
Evan Cheng | c85e832 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 617 | } |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 618 | } |
Evan Cheng | c85e832 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 619 | |
Rafael Espindola | 15a6c3e | 2006-10-16 17:57:20 +0000 | [diff] [blame] | 620 | //===----------------------------------------------------------------------===// |
| 621 | // Instructions |
| 622 | //===----------------------------------------------------------------------===// |
| 623 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 624 | //===----------------------------------------------------------------------===// |
| 625 | // Miscellaneous Instructions. |
| 626 | // |
Rafael Espindola | 6f602de | 2006-08-24 16:13:15 +0000 | [diff] [blame] | 627 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 628 | /// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in |
| 629 | /// the function. The first operand is the ID# for this instruction, the second |
| 630 | /// is the index into the MachineConstantPool that this is, the third is the |
| 631 | /// size in bytes of this constant pool entry. |
Evan Cheng | cd799b9 | 2009-06-12 20:46:18 +0000 | [diff] [blame] | 632 | let neverHasSideEffects = 1, isNotDuplicable = 1 in |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 633 | def CONSTPOOL_ENTRY : |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 634 | PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx, |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 635 | i32imm:$size), NoItinerary, |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 636 | "${instid:label} ${cpidx:cpentry}", []>; |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 637 | |
Jim Grosbach | 4642ad3 | 2010-02-22 23:10:38 +0000 | [diff] [blame] | 638 | // FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE |
| 639 | // from removing one half of the matched pairs. That breaks PEI, which assumes |
| 640 | // these will always be in pairs, and asserts if it finds otherwise. Better way? |
| 641 | let Defs = [SP], Uses = [SP], hasSideEffects = 1 in { |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 642 | def ADJCALLSTACKUP : |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 643 | PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary, |
Bill Wendling | 0f8d9c0 | 2007-11-13 00:44:25 +0000 | [diff] [blame] | 644 | "@ ADJCALLSTACKUP $amt1", |
Chris Lattner | e563bbc | 2008-10-11 22:08:30 +0000 | [diff] [blame] | 645 | [(ARMcallseq_end timm:$amt1, timm:$amt2)]>; |
Rafael Espindola | cdda88c | 2006-08-24 17:19:08 +0000 | [diff] [blame] | 646 | |
Jim Grosbach | 6417171 | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 647 | def ADJCALLSTACKDOWN : |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 648 | PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary, |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 649 | "@ ADJCALLSTACKDOWN $amt", |
Chris Lattner | e563bbc | 2008-10-11 22:08:30 +0000 | [diff] [blame] | 650 | [(ARMcallseq_start timm:$amt)]>; |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 651 | } |
Rafael Espindola | 3c000bf | 2006-08-21 22:00:32 +0000 | [diff] [blame] | 652 | |
Johnny Chen | f4d8105 | 2010-02-12 22:53:19 +0000 | [diff] [blame] | 653 | def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "", |
Johnny Chen | 85d5a89 | 2010-02-10 18:02:25 +0000 | [diff] [blame] | 654 | [/* For disassembly only; pattern left blank */]>, |
| 655 | Requires<[IsARM, HasV6T2]> { |
| 656 | let Inst{27-16} = 0b001100100000; |
| 657 | let Inst{7-0} = 0b00000000; |
| 658 | } |
| 659 | |
Johnny Chen | f4d8105 | 2010-02-12 22:53:19 +0000 | [diff] [blame] | 660 | def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "", |
| 661 | [/* For disassembly only; pattern left blank */]>, |
| 662 | Requires<[IsARM, HasV6T2]> { |
| 663 | let Inst{27-16} = 0b001100100000; |
| 664 | let Inst{7-0} = 0b00000001; |
| 665 | } |
| 666 | |
| 667 | def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "", |
| 668 | [/* For disassembly only; pattern left blank */]>, |
| 669 | Requires<[IsARM, HasV6T2]> { |
| 670 | let Inst{27-16} = 0b001100100000; |
| 671 | let Inst{7-0} = 0b00000010; |
| 672 | } |
| 673 | |
| 674 | def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "", |
| 675 | [/* For disassembly only; pattern left blank */]>, |
| 676 | Requires<[IsARM, HasV6T2]> { |
| 677 | let Inst{27-16} = 0b001100100000; |
| 678 | let Inst{7-0} = 0b00000011; |
| 679 | } |
| 680 | |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 681 | def SEL : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, NoItinerary, "sel", |
| 682 | "\t$dst, $a, $b", |
| 683 | [/* For disassembly only; pattern left blank */]>, |
| 684 | Requires<[IsARM, HasV6]> { |
| 685 | let Inst{27-20} = 0b01101000; |
| 686 | let Inst{7-4} = 0b1011; |
| 687 | } |
| 688 | |
Johnny Chen | f4d8105 | 2010-02-12 22:53:19 +0000 | [diff] [blame] | 689 | def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "", |
| 690 | [/* For disassembly only; pattern left blank */]>, |
| 691 | Requires<[IsARM, HasV6T2]> { |
| 692 | let Inst{27-16} = 0b001100100000; |
| 693 | let Inst{7-0} = 0b00000100; |
| 694 | } |
| 695 | |
Johnny Chen | c6f7b27 | 2010-02-11 18:12:29 +0000 | [diff] [blame] | 696 | // The i32imm operand $val can be used by a debugger to store more information |
| 697 | // about the breakpoint. |
Johnny Chen | f4d8105 | 2010-02-12 22:53:19 +0000 | [diff] [blame] | 698 | def BKPT : AI<(outs), (ins i32imm:$val), MiscFrm, NoItinerary, "bkpt", "\t$val", |
Johnny Chen | c6f7b27 | 2010-02-11 18:12:29 +0000 | [diff] [blame] | 699 | [/* For disassembly only; pattern left blank */]>, |
| 700 | Requires<[IsARM]> { |
| 701 | let Inst{27-20} = 0b00010010; |
| 702 | let Inst{7-4} = 0b0111; |
| 703 | } |
| 704 | |
Johnny Chen | b98e160 | 2010-02-12 18:55:33 +0000 | [diff] [blame] | 705 | // Change Processor State is a system instruction -- for disassembly only. |
| 706 | // The singleton $opt operand contains the following information: |
| 707 | // opt{4-0} = mode from Inst{4-0} |
| 708 | // opt{5} = changemode from Inst{17} |
| 709 | // opt{8-6} = AIF from Inst{8-6} |
| 710 | // opt{10-9} = imod from Inst{19-18} with 0b10 as enable and 0b11 as disable |
Johnny Chen | f4d8105 | 2010-02-12 22:53:19 +0000 | [diff] [blame] | 711 | def CPS : AXI<(outs),(ins i32imm:$opt), MiscFrm, NoItinerary, "cps${opt:cps}", |
Johnny Chen | b98e160 | 2010-02-12 18:55:33 +0000 | [diff] [blame] | 712 | [/* For disassembly only; pattern left blank */]>, |
| 713 | Requires<[IsARM]> { |
| 714 | let Inst{31-28} = 0b1111; |
| 715 | let Inst{27-20} = 0b00010000; |
| 716 | let Inst{16} = 0; |
| 717 | let Inst{5} = 0; |
| 718 | } |
| 719 | |
Johnny Chen | b92a23f | 2010-02-21 04:42:01 +0000 | [diff] [blame] | 720 | // Preload signals the memory system of possible future data/instruction access. |
| 721 | // These are for disassembly only. |
| 722 | multiclass APreLoad<bit data, bit read, string opc> { |
| 723 | |
| 724 | def i : AXI<(outs), (ins GPR:$base, i32imm:$imm), MiscFrm, NoItinerary, |
| 725 | !strconcat(opc, "\t[$base, $imm]"), []> { |
| 726 | let Inst{31-26} = 0b111101; |
| 727 | let Inst{25} = 0; // 0 for immediate form |
| 728 | let Inst{24} = data; |
| 729 | let Inst{22} = read; |
| 730 | let Inst{21-20} = 0b01; |
| 731 | } |
| 732 | |
| 733 | def r : AXI<(outs), (ins addrmode2:$addr), MiscFrm, NoItinerary, |
| 734 | !strconcat(opc, "\t$addr"), []> { |
| 735 | let Inst{31-26} = 0b111101; |
| 736 | let Inst{25} = 1; // 1 for register form |
| 737 | let Inst{24} = data; |
| 738 | let Inst{22} = read; |
| 739 | let Inst{21-20} = 0b01; |
| 740 | let Inst{4} = 0; |
| 741 | } |
| 742 | } |
| 743 | |
| 744 | defm PLD : APreLoad<1, 1, "pld">; |
| 745 | defm PLDW : APreLoad<1, 0, "pldw">; |
| 746 | defm PLI : APreLoad<0, 1, "pli">; |
| 747 | |
Johnny Chen | a1e7621 | 2010-02-13 02:51:09 +0000 | [diff] [blame] | 748 | def SETENDBE : AXI<(outs),(ins), MiscFrm, NoItinerary, "setend\tbe", |
| 749 | [/* For disassembly only; pattern left blank */]>, |
| 750 | Requires<[IsARM]> { |
| 751 | let Inst{31-28} = 0b1111; |
| 752 | let Inst{27-20} = 0b00010000; |
| 753 | let Inst{16} = 1; |
| 754 | let Inst{9} = 1; |
| 755 | let Inst{7-4} = 0b0000; |
| 756 | } |
| 757 | |
| 758 | def SETENDLE : AXI<(outs),(ins), MiscFrm, NoItinerary, "setend\tle", |
| 759 | [/* For disassembly only; pattern left blank */]>, |
| 760 | Requires<[IsARM]> { |
| 761 | let Inst{31-28} = 0b1111; |
| 762 | let Inst{27-20} = 0b00010000; |
| 763 | let Inst{16} = 1; |
| 764 | let Inst{9} = 0; |
| 765 | let Inst{7-4} = 0b0000; |
| 766 | } |
| 767 | |
Johnny Chen | f4d8105 | 2010-02-12 22:53:19 +0000 | [diff] [blame] | 768 | def DBG : AI<(outs), (ins i32imm:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt", |
Johnny Chen | 85d5a89 | 2010-02-10 18:02:25 +0000 | [diff] [blame] | 769 | [/* For disassembly only; pattern left blank */]>, |
| 770 | Requires<[IsARM, HasV7]> { |
| 771 | let Inst{27-16} = 0b001100100000; |
| 772 | let Inst{7-4} = 0b1111; |
| 773 | } |
| 774 | |
Johnny Chen | ba6e033 | 2010-02-11 17:14:31 +0000 | [diff] [blame] | 775 | // A5.4 Permanently UNDEFINED instructions. |
Johnny Chen | f4d8105 | 2010-02-12 22:53:19 +0000 | [diff] [blame] | 776 | def TRAP : AI<(outs), (ins), MiscFrm, NoItinerary, "trap", "", |
Johnny Chen | ba6e033 | 2010-02-11 17:14:31 +0000 | [diff] [blame] | 777 | [/* For disassembly only; pattern left blank */]>, |
| 778 | Requires<[IsARM]> { |
| 779 | let Inst{27-25} = 0b011; |
| 780 | let Inst{24-20} = 0b11111; |
| 781 | let Inst{7-5} = 0b111; |
| 782 | let Inst{4} = 0b1; |
| 783 | } |
| 784 | |
Evan Cheng | 12c3a53 | 2008-11-06 17:48:05 +0000 | [diff] [blame] | 785 | // Address computation and loads and stores in PIC mode. |
Evan Cheng | eaa91b0 | 2007-06-19 01:26:51 +0000 | [diff] [blame] | 786 | let isNotDuplicable = 1 in { |
Evan Cheng | c072966 | 2008-10-31 19:11:09 +0000 | [diff] [blame] | 787 | def PICADD : AXI1<0b0100, (outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p), |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 788 | Pseudo, IIC_iALUr, "\n$cp:\n\tadd$p\t$dst, pc, $a", |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 789 | [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>; |
Dale Johannesen | 86d4069 | 2007-05-21 22:14:33 +0000 | [diff] [blame] | 790 | |
Evan Cheng | 325474e | 2008-01-07 23:56:57 +0000 | [diff] [blame] | 791 | let AddedComplexity = 10 in { |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 792 | def PICLDR : AXI2ldw<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p), |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 793 | Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldr$p\t$dst, $addr", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 794 | [(set GPR:$dst, (load addrmodepc:$addr))]>; |
Rafael Espindola | 84b19be | 2006-07-16 01:02:57 +0000 | [diff] [blame] | 795 | |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 796 | def PICLDRH : AXI3ldh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p), |
Bob Wilson | afa1df4 | 2009-11-30 17:47:19 +0000 | [diff] [blame] | 797 | Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldrh${p}\t$dst, $addr", |
Dale Johannesen | 86d4069 | 2007-05-21 22:14:33 +0000 | [diff] [blame] | 798 | [(set GPR:$dst, (zextloadi16 addrmodepc:$addr))]>; |
| 799 | |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 800 | def PICLDRB : AXI2ldb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p), |
Bob Wilson | afa1df4 | 2009-11-30 17:47:19 +0000 | [diff] [blame] | 801 | Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldrb${p}\t$dst, $addr", |
Dale Johannesen | 86d4069 | 2007-05-21 22:14:33 +0000 | [diff] [blame] | 802 | [(set GPR:$dst, (zextloadi8 addrmodepc:$addr))]>; |
| 803 | |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 804 | def PICLDRSH : AXI3ldsh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p), |
Bob Wilson | afa1df4 | 2009-11-30 17:47:19 +0000 | [diff] [blame] | 805 | Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldrsh${p}\t$dst, $addr", |
Dale Johannesen | 86d4069 | 2007-05-21 22:14:33 +0000 | [diff] [blame] | 806 | [(set GPR:$dst, (sextloadi16 addrmodepc:$addr))]>; |
| 807 | |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 808 | def PICLDRSB : AXI3ldsb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p), |
Bob Wilson | afa1df4 | 2009-11-30 17:47:19 +0000 | [diff] [blame] | 809 | Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldrsb${p}\t$dst, $addr", |
Dale Johannesen | 86d4069 | 2007-05-21 22:14:33 +0000 | [diff] [blame] | 810 | [(set GPR:$dst, (sextloadi8 addrmodepc:$addr))]>; |
| 811 | } |
Chris Lattner | 13c6310 | 2008-01-06 05:55:01 +0000 | [diff] [blame] | 812 | let AddedComplexity = 10 in { |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 813 | def PICSTR : AXI2stw<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p), |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 814 | Pseudo, IIC_iStorer, "\n${addr:label}:\n\tstr$p\t$src, $addr", |
Dale Johannesen | 86d4069 | 2007-05-21 22:14:33 +0000 | [diff] [blame] | 815 | [(store GPR:$src, addrmodepc:$addr)]>; |
| 816 | |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 817 | def PICSTRH : AXI3sth<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p), |
Bob Wilson | a300300 | 2009-11-18 18:10:35 +0000 | [diff] [blame] | 818 | Pseudo, IIC_iStorer, "\n${addr:label}:\n\tstrh${p}\t$src, $addr", |
Dale Johannesen | 86d4069 | 2007-05-21 22:14:33 +0000 | [diff] [blame] | 819 | [(truncstorei16 GPR:$src, addrmodepc:$addr)]>; |
| 820 | |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 821 | def PICSTRB : AXI2stb<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p), |
Bob Wilson | a300300 | 2009-11-18 18:10:35 +0000 | [diff] [blame] | 822 | Pseudo, IIC_iStorer, "\n${addr:label}:\n\tstrb${p}\t$src, $addr", |
Dale Johannesen | 86d4069 | 2007-05-21 22:14:33 +0000 | [diff] [blame] | 823 | [(truncstorei8 GPR:$src, addrmodepc:$addr)]>; |
| 824 | } |
Evan Cheng | 12c3a53 | 2008-11-06 17:48:05 +0000 | [diff] [blame] | 825 | } // isNotDuplicable = 1 |
Dale Johannesen | 86d4069 | 2007-05-21 22:14:33 +0000 | [diff] [blame] | 826 | |
Evan Cheng | e07715c | 2009-06-23 05:25:29 +0000 | [diff] [blame] | 827 | |
| 828 | // LEApcrel - Load a pc-relative address into a register without offending the |
| 829 | // assembler. |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 830 | def LEApcrel : AXI1<0x0, (outs GPR:$dst), (ins i32imm:$label, pred:$p), |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 831 | Pseudo, IIC_iALUi, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 832 | !strconcat(!strconcat(".set ${:private}PCRELV${:uid}, ($label-(", |
| 833 | "${:private}PCRELL${:uid}+8))\n"), |
| 834 | !strconcat("${:private}PCRELL${:uid}:\n\t", |
| 835 | "add$p\t$dst, pc, #${:private}PCRELV${:uid}")), |
Evan Cheng | e07715c | 2009-06-23 05:25:29 +0000 | [diff] [blame] | 836 | []>; |
| 837 | |
Evan Cheng | 023dd3f | 2009-06-24 23:14:45 +0000 | [diff] [blame] | 838 | def LEApcrelJT : AXI1<0x0, (outs GPR:$dst), |
Bob Wilson | 4f38b38 | 2009-08-21 21:58:55 +0000 | [diff] [blame] | 839 | (ins i32imm:$label, nohash_imm:$id, pred:$p), |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 840 | Pseudo, IIC_iALUi, |
Evan Cheng | eadf049 | 2009-07-22 22:03:29 +0000 | [diff] [blame] | 841 | !strconcat(!strconcat(".set ${:private}PCRELV${:uid}, " |
Anton Korobeynikov | 8e9ece7 | 2009-08-08 23:10:41 +0000 | [diff] [blame] | 842 | "(${label}_${id}-(", |
Evan Cheng | eadf049 | 2009-07-22 22:03:29 +0000 | [diff] [blame] | 843 | "${:private}PCRELL${:uid}+8))\n"), |
| 844 | !strconcat("${:private}PCRELL${:uid}:\n\t", |
Jim Grosbach | 80dc116 | 2010-02-16 21:23:02 +0000 | [diff] [blame] | 845 | "add$p\t$dst, pc, #${:private}PCRELV${:uid}")), |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 846 | []> { |
| 847 | let Inst{25} = 1; |
| 848 | } |
Evan Cheng | e07715c | 2009-06-23 05:25:29 +0000 | [diff] [blame] | 849 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 850 | //===----------------------------------------------------------------------===// |
| 851 | // Control Flow Instructions. |
| 852 | // |
Rafael Espindola | 9e071f0 | 2006-10-02 19:30:56 +0000 | [diff] [blame] | 853 | |
Jim Grosbach | c732adf | 2009-09-30 01:35:11 +0000 | [diff] [blame] | 854 | let isReturn = 1, isTerminator = 1, isBarrier = 1 in |
Jim Grosbach | 6417171 | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 855 | def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 856 | "bx", "\tlr", [(ARMretflag)]> { |
Johnny Chen | 9d52e8d | 2009-11-16 23:57:56 +0000 | [diff] [blame] | 857 | let Inst{3-0} = 0b1110; |
Jim Grosbach | 2642196 | 2008-10-14 20:36:24 +0000 | [diff] [blame] | 858 | let Inst{7-4} = 0b0001; |
| 859 | let Inst{19-8} = 0b111111111111; |
| 860 | let Inst{27-20} = 0b00010010; |
Evan Cheng | 7fd7ca4 | 2008-09-17 07:53:38 +0000 | [diff] [blame] | 861 | } |
Rafael Espindola | 2718519 | 2006-09-29 21:20:16 +0000 | [diff] [blame] | 862 | |
Bob Wilson | 04ea6e5 | 2009-10-28 00:37:03 +0000 | [diff] [blame] | 863 | // Indirect branches |
| 864 | let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in { |
Bob Wilson | 8d4de5a | 2009-10-28 18:26:41 +0000 | [diff] [blame] | 865 | def BRIND : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst", |
Bob Wilson | 04ea6e5 | 2009-10-28 00:37:03 +0000 | [diff] [blame] | 866 | [(brind GPR:$dst)]> { |
| 867 | let Inst{7-4} = 0b0001; |
| 868 | let Inst{19-8} = 0b111111111111; |
| 869 | let Inst{27-20} = 0b00010010; |
Johnny Chen | 9d52e8d | 2009-11-16 23:57:56 +0000 | [diff] [blame] | 870 | let Inst{31-28} = 0b1110; |
Bob Wilson | 04ea6e5 | 2009-10-28 00:37:03 +0000 | [diff] [blame] | 871 | } |
| 872 | } |
| 873 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 874 | // FIXME: remove when we have a way to marking a MI with these properties. |
Evan Cheng | 12c3a53 | 2008-11-06 17:48:05 +0000 | [diff] [blame] | 875 | // FIXME: Should pc be an implicit operand like PICADD, etc? |
Evan Cheng | 0d92f5f | 2009-10-01 08:22:27 +0000 | [diff] [blame] | 876 | let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1, |
| 877 | hasExtraDefRegAllocReq = 1 in |
Evan Cheng | 12c3a53 | 2008-11-06 17:48:05 +0000 | [diff] [blame] | 878 | def LDM_RET : AXI4ld<(outs), |
Evan Cheng | d20d658 | 2009-10-01 01:33:39 +0000 | [diff] [blame] | 879 | (ins addrmode4:$addr, pred:$p, reglist:$wb, variable_ops), |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 880 | LdStMulFrm, IIC_Br, "ldm${addr:submode}${p}\t$addr, $wb", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 881 | []>; |
Rafael Espindola | a284584 | 2006-10-05 16:48:49 +0000 | [diff] [blame] | 882 | |
Bob Wilson | 54fc124 | 2009-06-22 21:01:46 +0000 | [diff] [blame] | 883 | // On non-Darwin platforms R9 is callee-saved. |
David Goodwin | 1a8f36e | 2009-08-12 18:31:53 +0000 | [diff] [blame] | 884 | let isCall = 1, |
Evan Cheng | 756da12 | 2009-07-22 06:46:53 +0000 | [diff] [blame] | 885 | Defs = [R0, R1, R2, R3, R12, LR, |
| 886 | D0, D1, D2, D3, D4, D5, D6, D7, |
| 887 | D16, D17, D18, D19, D20, D21, D22, D23, |
David Goodwin | e8d82c0 | 2009-09-03 22:12:28 +0000 | [diff] [blame] | 888 | D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in { |
Evan Cheng | 12c3a53 | 2008-11-06 17:48:05 +0000 | [diff] [blame] | 889 | def BL : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops), |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 890 | IIC_Br, "bl\t${func:call}", |
Evan Cheng | 20a2a0a | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 891 | [(ARMcall tglobaladdr:$func)]>, |
Johnny Chen | eadeffb | 2009-10-27 20:45:15 +0000 | [diff] [blame] | 892 | Requires<[IsARM, IsNotDarwin]> { |
| 893 | let Inst{31-28} = 0b1110; |
| 894 | } |
Evan Cheng | 277f074 | 2007-06-19 21:05:09 +0000 | [diff] [blame] | 895 | |
Evan Cheng | 12c3a53 | 2008-11-06 17:48:05 +0000 | [diff] [blame] | 896 | def BL_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops), |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 897 | IIC_Br, "bl", "\t${func:call}", |
Evan Cheng | 20a2a0a | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 898 | [(ARMcall_pred tglobaladdr:$func)]>, |
| 899 | Requires<[IsARM, IsNotDarwin]>; |
Evan Cheng | 277f074 | 2007-06-19 21:05:09 +0000 | [diff] [blame] | 900 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 901 | // ARMv5T and above |
Evan Cheng | 12c3a53 | 2008-11-06 17:48:05 +0000 | [diff] [blame] | 902 | def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 903 | IIC_Br, "blx\t$func", |
Evan Cheng | 20a2a0a | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 904 | [(ARMcall GPR:$func)]>, |
| 905 | Requires<[IsARM, HasV5T, IsNotDarwin]> { |
Jim Grosbach | 2642196 | 2008-10-14 20:36:24 +0000 | [diff] [blame] | 906 | let Inst{7-4} = 0b0011; |
| 907 | let Inst{19-8} = 0b111111111111; |
| 908 | let Inst{27-20} = 0b00010010; |
Evan Cheng | 7fd7ca4 | 2008-09-17 07:53:38 +0000 | [diff] [blame] | 909 | } |
| 910 | |
Evan Cheng | f6bc4ae | 2009-07-14 01:49:27 +0000 | [diff] [blame] | 911 | // ARMv4T |
Bob Wilson | 1665b0a | 2010-02-16 17:24:15 +0000 | [diff] [blame] | 912 | // Note: Restrict $func to the tGPR regclass to prevent it being in LR. |
| 913 | def BX : ABXIx2<(outs), (ins tGPR:$func, variable_ops), |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 914 | IIC_Br, "mov\tlr, pc\n\tbx\t$func", |
Bob Wilson | 1665b0a | 2010-02-16 17:24:15 +0000 | [diff] [blame] | 915 | [(ARMcall_nolink tGPR:$func)]>, |
Evan Cheng | 20a2a0a | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 916 | Requires<[IsARM, IsNotDarwin]> { |
Evan Cheng | f6bc4ae | 2009-07-14 01:49:27 +0000 | [diff] [blame] | 917 | let Inst{7-4} = 0b0001; |
| 918 | let Inst{19-8} = 0b111111111111; |
| 919 | let Inst{27-20} = 0b00010010; |
Bob Wilson | 54fc124 | 2009-06-22 21:01:46 +0000 | [diff] [blame] | 920 | } |
| 921 | } |
| 922 | |
| 923 | // On Darwin R9 is call-clobbered. |
David Goodwin | 1a8f36e | 2009-08-12 18:31:53 +0000 | [diff] [blame] | 924 | let isCall = 1, |
Evan Cheng | 756da12 | 2009-07-22 06:46:53 +0000 | [diff] [blame] | 925 | Defs = [R0, R1, R2, R3, R9, R12, LR, |
| 926 | D0, D1, D2, D3, D4, D5, D6, D7, |
| 927 | D16, D17, D18, D19, D20, D21, D22, D23, |
David Goodwin | e8d82c0 | 2009-09-03 22:12:28 +0000 | [diff] [blame] | 928 | D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in { |
Bob Wilson | 54fc124 | 2009-06-22 21:01:46 +0000 | [diff] [blame] | 929 | def BLr9 : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops), |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 930 | IIC_Br, "bl\t${func:call}", |
Johnny Chen | eadeffb | 2009-10-27 20:45:15 +0000 | [diff] [blame] | 931 | [(ARMcall tglobaladdr:$func)]>, Requires<[IsARM, IsDarwin]> { |
| 932 | let Inst{31-28} = 0b1110; |
| 933 | } |
Bob Wilson | 54fc124 | 2009-06-22 21:01:46 +0000 | [diff] [blame] | 934 | |
| 935 | def BLr9_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops), |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 936 | IIC_Br, "bl", "\t${func:call}", |
Evan Cheng | 20a2a0a | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 937 | [(ARMcall_pred tglobaladdr:$func)]>, |
| 938 | Requires<[IsARM, IsDarwin]>; |
Bob Wilson | 54fc124 | 2009-06-22 21:01:46 +0000 | [diff] [blame] | 939 | |
| 940 | // ARMv5T and above |
| 941 | def BLXr9 : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 942 | IIC_Br, "blx\t$func", |
Bob Wilson | 54fc124 | 2009-06-22 21:01:46 +0000 | [diff] [blame] | 943 | [(ARMcall GPR:$func)]>, Requires<[IsARM, HasV5T, IsDarwin]> { |
| 944 | let Inst{7-4} = 0b0011; |
| 945 | let Inst{19-8} = 0b111111111111; |
| 946 | let Inst{27-20} = 0b00010010; |
| 947 | } |
| 948 | |
Evan Cheng | f6bc4ae | 2009-07-14 01:49:27 +0000 | [diff] [blame] | 949 | // ARMv4T |
Bob Wilson | 1665b0a | 2010-02-16 17:24:15 +0000 | [diff] [blame] | 950 | // Note: Restrict $func to the tGPR regclass to prevent it being in LR. |
| 951 | def BXr9 : ABXIx2<(outs), (ins tGPR:$func, variable_ops), |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 952 | IIC_Br, "mov\tlr, pc\n\tbx\t$func", |
Bob Wilson | 1665b0a | 2010-02-16 17:24:15 +0000 | [diff] [blame] | 953 | [(ARMcall_nolink tGPR:$func)]>, Requires<[IsARM, IsDarwin]> { |
Evan Cheng | f6bc4ae | 2009-07-14 01:49:27 +0000 | [diff] [blame] | 954 | let Inst{7-4} = 0b0001; |
| 955 | let Inst{19-8} = 0b111111111111; |
| 956 | let Inst{27-20} = 0b00010010; |
Lauro Ramos Venancio | 64c88d7 | 2007-03-20 17:57:23 +0000 | [diff] [blame] | 957 | } |
Rafael Espindola | 3557463 | 2006-07-18 17:00:30 +0000 | [diff] [blame] | 958 | } |
Rafael Espindola | dc124a2 | 2006-05-18 21:45:49 +0000 | [diff] [blame] | 959 | |
David Goodwin | 1a8f36e | 2009-08-12 18:31:53 +0000 | [diff] [blame] | 960 | let isBranch = 1, isTerminator = 1 in { |
Evan Cheng | 5ada199 | 2007-05-16 20:50:01 +0000 | [diff] [blame] | 961 | // B is "predicable" since it can be xformed into a Bcc. |
Evan Cheng | aeafca0 | 2007-05-16 07:45:54 +0000 | [diff] [blame] | 962 | let isBarrier = 1 in { |
Evan Cheng | 5ada199 | 2007-05-16 20:50:01 +0000 | [diff] [blame] | 963 | let isPredicable = 1 in |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 964 | def B : ABXI<0b1010, (outs), (ins brtarget:$target), IIC_Br, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 965 | "b\t$target", [(br bb:$target)]>; |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 966 | |
Owen Anderson | 20ab290 | 2007-11-12 07:39:39 +0000 | [diff] [blame] | 967 | let isNotDuplicable = 1, isIndirectBranch = 1 in { |
Evan Cheng | 4df60f5 | 2008-11-07 09:06:08 +0000 | [diff] [blame] | 968 | def BR_JTr : JTI<(outs), (ins GPR:$target, jtblock_operand:$jt, i32imm:$id), |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 969 | IIC_Br, "mov\tpc, $target \n$jt", |
Evan Cheng | 4df60f5 | 2008-11-07 09:06:08 +0000 | [diff] [blame] | 970 | [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]> { |
Johnny Chen | ec68915 | 2009-12-14 21:51:34 +0000 | [diff] [blame] | 971 | let Inst{11-4} = 0b00000000; |
Johnny Chen | a9ea9ec | 2009-11-17 17:17:50 +0000 | [diff] [blame] | 972 | let Inst{15-12} = 0b1111; |
Evan Cheng | 4df60f5 | 2008-11-07 09:06:08 +0000 | [diff] [blame] | 973 | let Inst{20} = 0; // S Bit |
| 974 | let Inst{24-21} = 0b1101; |
Evan Cheng | 0fc0ade | 2009-07-07 23:45:10 +0000 | [diff] [blame] | 975 | let Inst{27-25} = 0b000; |
Evan Cheng | aeafca0 | 2007-05-16 07:45:54 +0000 | [diff] [blame] | 976 | } |
Evan Cheng | 4df60f5 | 2008-11-07 09:06:08 +0000 | [diff] [blame] | 977 | def BR_JTm : JTI<(outs), |
| 978 | (ins addrmode2:$target, jtblock_operand:$jt, i32imm:$id), |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 979 | IIC_Br, "ldr\tpc, $target \n$jt", |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 980 | [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt, |
| 981 | imm:$id)]> { |
Johnny Chen | a9ea9ec | 2009-11-17 17:17:50 +0000 | [diff] [blame] | 982 | let Inst{15-12} = 0b1111; |
Evan Cheng | 4df60f5 | 2008-11-07 09:06:08 +0000 | [diff] [blame] | 983 | let Inst{20} = 1; // L bit |
| 984 | let Inst{21} = 0; // W bit |
| 985 | let Inst{22} = 0; // B bit |
| 986 | let Inst{24} = 1; // P bit |
Evan Cheng | 0fc0ade | 2009-07-07 23:45:10 +0000 | [diff] [blame] | 987 | let Inst{27-25} = 0b011; |
Evan Cheng | eaa91b0 | 2007-06-19 01:26:51 +0000 | [diff] [blame] | 988 | } |
Evan Cheng | 4df60f5 | 2008-11-07 09:06:08 +0000 | [diff] [blame] | 989 | def BR_JTadd : JTI<(outs), |
| 990 | (ins GPR:$target, GPR:$idx, jtblock_operand:$jt, i32imm:$id), |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 991 | IIC_Br, "add\tpc, $target, $idx \n$jt", |
Evan Cheng | 4df60f5 | 2008-11-07 09:06:08 +0000 | [diff] [blame] | 992 | [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt, |
| 993 | imm:$id)]> { |
Johnny Chen | a9ea9ec | 2009-11-17 17:17:50 +0000 | [diff] [blame] | 994 | let Inst{15-12} = 0b1111; |
Evan Cheng | 4df60f5 | 2008-11-07 09:06:08 +0000 | [diff] [blame] | 995 | let Inst{20} = 0; // S bit |
| 996 | let Inst{24-21} = 0b0100; |
Evan Cheng | 0fc0ade | 2009-07-07 23:45:10 +0000 | [diff] [blame] | 997 | let Inst{27-25} = 0b000; |
Evan Cheng | 4df60f5 | 2008-11-07 09:06:08 +0000 | [diff] [blame] | 998 | } |
| 999 | } // isNotDuplicable = 1, isIndirectBranch = 1 |
| 1000 | } // isBarrier = 1 |
Evan Cheng | aeafca0 | 2007-05-16 07:45:54 +0000 | [diff] [blame] | 1001 | |
Evan Cheng | c85e832 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 1002 | // FIXME: should be able to write a pattern for ARMBrcond, but can't use |
Jim Grosbach | 6417171 | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 1003 | // a two-value operand where a dag node expects two operands. :( |
Evan Cheng | 12c3a53 | 2008-11-06 17:48:05 +0000 | [diff] [blame] | 1004 | def Bcc : ABI<0b1010, (outs), (ins brtarget:$target), |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1005 | IIC_Br, "b", "\t$target", |
Evan Cheng | 0ff94f7 | 2007-08-07 01:37:15 +0000 | [diff] [blame] | 1006 | [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]>; |
Rafael Espindola | 1ed3af1 | 2006-08-01 18:53:10 +0000 | [diff] [blame] | 1007 | } |
Rafael Espindola | 84b19be | 2006-07-16 01:02:57 +0000 | [diff] [blame] | 1008 | |
Johnny Chen | a1e7621 | 2010-02-13 02:51:09 +0000 | [diff] [blame] | 1009 | // Branch and Exchange Jazelle -- for disassembly only |
| 1010 | def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func", |
| 1011 | [/* For disassembly only; pattern left blank */]> { |
| 1012 | let Inst{23-20} = 0b0010; |
| 1013 | //let Inst{19-8} = 0xfff; |
| 1014 | let Inst{7-4} = 0b0010; |
| 1015 | } |
| 1016 | |
Johnny Chen | 0296f3e | 2010-02-16 21:59:54 +0000 | [diff] [blame] | 1017 | // Secure Monitor Call is a system instruction -- for disassembly only |
| 1018 | def SMC : ABI<0b0001, (outs), (ins i32imm:$opt), NoItinerary, "smc", "\t$opt", |
| 1019 | [/* For disassembly only; pattern left blank */]> { |
| 1020 | let Inst{23-20} = 0b0110; |
| 1021 | let Inst{7-4} = 0b0111; |
| 1022 | } |
| 1023 | |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 1024 | // Supervisor Call (Software Interrupt) -- for disassembly only |
Johnny Chen | 85d5a89 | 2010-02-10 18:02:25 +0000 | [diff] [blame] | 1025 | let isCall = 1 in { |
| 1026 | def SVC : ABI<0b1111, (outs), (ins i32imm:$svc), IIC_Br, "svc", "\t$svc", |
| 1027 | [/* For disassembly only; pattern left blank */]>; |
| 1028 | } |
| 1029 | |
Johnny Chen | fb56679 | 2010-02-17 21:39:10 +0000 | [diff] [blame] | 1030 | // Store Return State is a system instruction -- for disassembly only |
Johnny Chen | 0296f3e | 2010-02-16 21:59:54 +0000 | [diff] [blame] | 1031 | def SRSW : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, i32imm:$mode), |
| 1032 | NoItinerary, "srs${addr:submode}\tsp!, $mode", |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 1033 | [/* For disassembly only; pattern left blank */]> { |
| 1034 | let Inst{31-28} = 0b1111; |
| 1035 | let Inst{22-20} = 0b110; // W = 1 |
| 1036 | } |
| 1037 | |
| 1038 | def SRS : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, i32imm:$mode), |
| 1039 | NoItinerary, "srs${addr:submode}\tsp, $mode", |
| 1040 | [/* For disassembly only; pattern left blank */]> { |
| 1041 | let Inst{31-28} = 0b1111; |
| 1042 | let Inst{22-20} = 0b100; // W = 0 |
| 1043 | } |
| 1044 | |
Johnny Chen | fb56679 | 2010-02-17 21:39:10 +0000 | [diff] [blame] | 1045 | // Return From Exception is a system instruction -- for disassembly only |
| 1046 | def RFEW : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, GPR:$base), |
| 1047 | NoItinerary, "rfe${addr:submode}\t$base!", |
| 1048 | [/* For disassembly only; pattern left blank */]> { |
| 1049 | let Inst{31-28} = 0b1111; |
| 1050 | let Inst{22-20} = 0b011; // W = 1 |
| 1051 | } |
| 1052 | |
| 1053 | def RFE : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, GPR:$base), |
| 1054 | NoItinerary, "rfe${addr:submode}\t$base", |
| 1055 | [/* For disassembly only; pattern left blank */]> { |
| 1056 | let Inst{31-28} = 0b1111; |
| 1057 | let Inst{22-20} = 0b001; // W = 0 |
| 1058 | } |
| 1059 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1060 | //===----------------------------------------------------------------------===// |
| 1061 | // Load / store Instructions. |
| 1062 | // |
Rafael Espindola | 82c678b | 2006-10-16 17:17:22 +0000 | [diff] [blame] | 1063 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1064 | // Load |
Dan Gohman | bc9d98b | 2010-02-27 23:47:46 +0000 | [diff] [blame] | 1065 | let canFoldAsLoad = 1, isReMaterializable = 1 in |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1066 | def LDR : AI2ldw<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm, IIC_iLoadr, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1067 | "ldr", "\t$dst, $addr", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1068 | [(set GPR:$dst, (load addrmode2:$addr))]>; |
Rafael Espindola | 82c678b | 2006-10-16 17:17:22 +0000 | [diff] [blame] | 1069 | |
Evan Cheng | fa775d0 | 2007-03-19 07:20:03 +0000 | [diff] [blame] | 1070 | // Special LDR for loads from non-pc-relative constpools. |
Dan Gohman | bc9d98b | 2010-02-27 23:47:46 +0000 | [diff] [blame] | 1071 | let canFoldAsLoad = 1, mayLoad = 1, isReMaterializable = 1 in |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1072 | def LDRcp : AI2ldw<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm, IIC_iLoadr, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1073 | "ldr", "\t$dst, $addr", []>; |
Evan Cheng | fa775d0 | 2007-03-19 07:20:03 +0000 | [diff] [blame] | 1074 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1075 | // Loads with zero extension |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1076 | def LDRH : AI3ldh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm, |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1077 | IIC_iLoadr, "ldrh", "\t$dst, $addr", |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1078 | [(set GPR:$dst, (zextloadi16 addrmode3:$addr))]>; |
Rafael Espindola | 82c678b | 2006-10-16 17:17:22 +0000 | [diff] [blame] | 1079 | |
Jim Grosbach | 6417171 | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 1080 | def LDRB : AI2ldb<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm, |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1081 | IIC_iLoadr, "ldrb", "\t$dst, $addr", |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1082 | [(set GPR:$dst, (zextloadi8 addrmode2:$addr))]>; |
Rafael Espindola | 82c678b | 2006-10-16 17:17:22 +0000 | [diff] [blame] | 1083 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1084 | // Loads with sign extension |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1085 | def LDRSH : AI3ldsh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm, |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1086 | IIC_iLoadr, "ldrsh", "\t$dst, $addr", |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1087 | [(set GPR:$dst, (sextloadi16 addrmode3:$addr))]>; |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 1088 | |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1089 | def LDRSB : AI3ldsb<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm, |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1090 | IIC_iLoadr, "ldrsb", "\t$dst, $addr", |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1091 | [(set GPR:$dst, (sextloadi8 addrmode3:$addr))]>; |
Rafael Espindola | c391d16 | 2006-10-23 20:34:27 +0000 | [diff] [blame] | 1092 | |
Evan Cheng | 0d92f5f | 2009-10-01 08:22:27 +0000 | [diff] [blame] | 1093 | let mayLoad = 1, hasExtraDefRegAllocReq = 1 in { |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1094 | // Load doubleword |
Evan Cheng | 358dec5 | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 1095 | def LDRD : AI3ldd<(outs GPR:$dst1, GPR:$dst2), (ins addrmode3:$addr), LdMiscFrm, |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1096 | IIC_iLoadr, "ldrd", "\t$dst1, $addr", |
Misha Brukman | bf16f1d | 2009-08-27 14:14:21 +0000 | [diff] [blame] | 1097 | []>, Requires<[IsARM, HasV5TE]>; |
Rafael Espindola | c391d16 | 2006-10-23 20:34:27 +0000 | [diff] [blame] | 1098 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1099 | // Indexed loads |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 1100 | def LDR_PRE : AI2ldwpr<(outs GPR:$dst, GPR:$base_wb), |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1101 | (ins addrmode2:$addr), LdFrm, IIC_iLoadru, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1102 | "ldr", "\t$dst, $addr!", "$addr.base = $base_wb", []>; |
Rafael Espindola | dc124a2 | 2006-05-18 21:45:49 +0000 | [diff] [blame] | 1103 | |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 1104 | def LDR_POST : AI2ldwpo<(outs GPR:$dst, GPR:$base_wb), |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1105 | (ins GPR:$base, am2offset:$offset), LdFrm, IIC_iLoadru, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1106 | "ldr", "\t$dst, [$base], $offset", "$base = $base_wb", []>; |
Rafael Espindola | 450856d | 2006-12-12 00:37:38 +0000 | [diff] [blame] | 1107 | |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 1108 | def LDRH_PRE : AI3ldhpr<(outs GPR:$dst, GPR:$base_wb), |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1109 | (ins addrmode3:$addr), LdMiscFrm, IIC_iLoadru, |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1110 | "ldrh", "\t$dst, $addr!", "$addr.base = $base_wb", []>; |
Rafael Espindola | 4e30764 | 2006-09-08 16:59:47 +0000 | [diff] [blame] | 1111 | |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 1112 | def LDRH_POST : AI3ldhpo<(outs GPR:$dst, GPR:$base_wb), |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1113 | (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadru, |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1114 | "ldrh", "\t$dst, [$base], $offset", "$base = $base_wb", []>; |
Lauro Ramos Venancio | 301009a | 2006-12-28 13:11:14 +0000 | [diff] [blame] | 1115 | |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 1116 | def LDRB_PRE : AI2ldbpr<(outs GPR:$dst, GPR:$base_wb), |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1117 | (ins addrmode2:$addr), LdFrm, IIC_iLoadru, |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1118 | "ldrb", "\t$dst, $addr!", "$addr.base = $base_wb", []>; |
Lauro Ramos Venancio | 301009a | 2006-12-28 13:11:14 +0000 | [diff] [blame] | 1119 | |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 1120 | def LDRB_POST : AI2ldbpo<(outs GPR:$dst, GPR:$base_wb), |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1121 | (ins GPR:$base,am2offset:$offset), LdFrm, IIC_iLoadru, |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1122 | "ldrb", "\t$dst, [$base], $offset", "$base = $base_wb", []>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1123 | |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 1124 | def LDRSH_PRE : AI3ldshpr<(outs GPR:$dst, GPR:$base_wb), |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1125 | (ins addrmode3:$addr), LdMiscFrm, IIC_iLoadru, |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1126 | "ldrsh", "\t$dst, $addr!", "$addr.base = $base_wb", []>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1127 | |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 1128 | def LDRSH_POST: AI3ldshpo<(outs GPR:$dst, GPR:$base_wb), |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1129 | (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadru, |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1130 | "ldrsh", "\t$dst, [$base], $offset", "$base = $base_wb", []>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1131 | |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 1132 | def LDRSB_PRE : AI3ldsbpr<(outs GPR:$dst, GPR:$base_wb), |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1133 | (ins addrmode3:$addr), LdMiscFrm, IIC_iLoadru, |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1134 | "ldrsb", "\t$dst, $addr!", "$addr.base = $base_wb", []>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1135 | |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 1136 | def LDRSB_POST: AI3ldsbpo<(outs GPR:$dst, GPR:$base_wb), |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1137 | (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadru, |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1138 | "ldrsb", "\t$dst, [$base], $offset", "$base = $base_wb", []>; |
Johnny Chen | 39a4bb3 | 2010-02-18 22:31:18 +0000 | [diff] [blame] | 1139 | |
| 1140 | // For disassembly only |
| 1141 | def LDRD_PRE : AI3lddpr<(outs GPR:$dst1, GPR:$dst2, GPR:$base_wb), |
| 1142 | (ins addrmode3:$addr), LdMiscFrm, IIC_iLoadr, |
| 1143 | "ldrd", "\t$dst1, $dst2, $addr!", "$addr.base = $base_wb", []>, |
| 1144 | Requires<[IsARM, HasV5TE]>; |
| 1145 | |
| 1146 | // For disassembly only |
| 1147 | def LDRD_POST : AI3lddpo<(outs GPR:$dst1, GPR:$dst2, GPR:$base_wb), |
| 1148 | (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadr, |
| 1149 | "ldrd", "\t$dst1, $dst2, [$base], $offset", "$base = $base_wb", []>, |
| 1150 | Requires<[IsARM, HasV5TE]>; |
| 1151 | |
Chris Lattner | 9b37aaf | 2008-01-10 05:12:37 +0000 | [diff] [blame] | 1152 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1153 | |
Johnny Chen | adb561d | 2010-02-18 03:27:42 +0000 | [diff] [blame] | 1154 | // LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT are for disassembly only. |
Johnny Chen | e4c7f0f | 2010-02-11 20:31:08 +0000 | [diff] [blame] | 1155 | |
| 1156 | def LDRT : AI2ldwpo<(outs GPR:$dst, GPR:$base_wb), |
| 1157 | (ins GPR:$base, am2offset:$offset), LdFrm, IIC_iLoadru, |
| 1158 | "ldrt", "\t$dst, [$base], $offset", "$base = $base_wb", []> { |
| 1159 | let Inst{21} = 1; // overwrite |
| 1160 | } |
| 1161 | |
| 1162 | def LDRBT : AI2ldbpo<(outs GPR:$dst, GPR:$base_wb), |
Johnny Chen | adb561d | 2010-02-18 03:27:42 +0000 | [diff] [blame] | 1163 | (ins GPR:$base,am2offset:$offset), LdFrm, IIC_iLoadru, |
| 1164 | "ldrbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> { |
| 1165 | let Inst{21} = 1; // overwrite |
| 1166 | } |
| 1167 | |
| 1168 | def LDRSBT : AI3ldsbpo<(outs GPR:$dst, GPR:$base_wb), |
| 1169 | (ins GPR:$base,am2offset:$offset), LdMiscFrm, IIC_iLoadru, |
| 1170 | "ldrsbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> { |
| 1171 | let Inst{21} = 1; // overwrite |
| 1172 | } |
| 1173 | |
| 1174 | def LDRHT : AI3ldhpo<(outs GPR:$dst, GPR:$base_wb), |
| 1175 | (ins GPR:$base, am3offset:$offset), LdMiscFrm, IIC_iLoadru, |
| 1176 | "ldrht", "\t$dst, [$base], $offset", "$base = $base_wb", []> { |
| 1177 | let Inst{21} = 1; // overwrite |
| 1178 | } |
| 1179 | |
| 1180 | def LDRSHT : AI3ldshpo<(outs GPR:$dst, GPR:$base_wb), |
| 1181 | (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadru, |
| 1182 | "ldrsht", "\t$dst, [$base], $offset", "$base = $base_wb", []> { |
Johnny Chen | e4c7f0f | 2010-02-11 20:31:08 +0000 | [diff] [blame] | 1183 | let Inst{21} = 1; // overwrite |
| 1184 | } |
| 1185 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1186 | // Store |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1187 | def STR : AI2stw<(outs), (ins GPR:$src, addrmode2:$addr), StFrm, IIC_iStorer, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1188 | "str", "\t$src, $addr", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1189 | [(store GPR:$src, addrmode2:$addr)]>; |
| 1190 | |
| 1191 | // Stores with truncate |
Jim Grosbach | 80dc116 | 2010-02-16 21:23:02 +0000 | [diff] [blame] | 1192 | def STRH : AI3sth<(outs), (ins GPR:$src, addrmode3:$addr), StMiscFrm, |
| 1193 | IIC_iStorer, "strh", "\t$src, $addr", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1194 | [(truncstorei16 GPR:$src, addrmode3:$addr)]>; |
| 1195 | |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1196 | def STRB : AI2stb<(outs), (ins GPR:$src, addrmode2:$addr), StFrm, IIC_iStorer, |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1197 | "strb", "\t$src, $addr", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1198 | [(truncstorei8 GPR:$src, addrmode2:$addr)]>; |
| 1199 | |
| 1200 | // Store doubleword |
Evan Cheng | 0d92f5f | 2009-10-01 08:22:27 +0000 | [diff] [blame] | 1201 | let mayStore = 1, hasExtraSrcRegAllocReq = 1 in |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 1202 | def STRD : AI3std<(outs), (ins GPR:$src1, GPR:$src2, addrmode3:$addr), |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1203 | StMiscFrm, IIC_iStorer, |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1204 | "strd", "\t$src1, $addr", []>, Requires<[IsARM, HasV5TE]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1205 | |
| 1206 | // Indexed stores |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 1207 | def STR_PRE : AI2stwpr<(outs GPR:$base_wb), |
Jim Grosbach | 6417171 | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 1208 | (ins GPR:$src, GPR:$base, am2offset:$offset), |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1209 | StFrm, IIC_iStoreru, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1210 | "str", "\t$src, [$base, $offset]!", "$base = $base_wb", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1211 | [(set GPR:$base_wb, |
| 1212 | (pre_store GPR:$src, GPR:$base, am2offset:$offset))]>; |
| 1213 | |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 1214 | def STR_POST : AI2stwpo<(outs GPR:$base_wb), |
Jim Grosbach | 6417171 | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 1215 | (ins GPR:$src, GPR:$base,am2offset:$offset), |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1216 | StFrm, IIC_iStoreru, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1217 | "str", "\t$src, [$base], $offset", "$base = $base_wb", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1218 | [(set GPR:$base_wb, |
| 1219 | (post_store GPR:$src, GPR:$base, am2offset:$offset))]>; |
| 1220 | |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 1221 | def STRH_PRE : AI3sthpr<(outs GPR:$base_wb), |
Jim Grosbach | 6417171 | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 1222 | (ins GPR:$src, GPR:$base,am3offset:$offset), |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1223 | StMiscFrm, IIC_iStoreru, |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1224 | "strh", "\t$src, [$base, $offset]!", "$base = $base_wb", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1225 | [(set GPR:$base_wb, |
| 1226 | (pre_truncsti16 GPR:$src, GPR:$base,am3offset:$offset))]>; |
| 1227 | |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 1228 | def STRH_POST: AI3sthpo<(outs GPR:$base_wb), |
Jim Grosbach | 6417171 | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 1229 | (ins GPR:$src, GPR:$base,am3offset:$offset), |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1230 | StMiscFrm, IIC_iStoreru, |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1231 | "strh", "\t$src, [$base], $offset", "$base = $base_wb", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1232 | [(set GPR:$base_wb, (post_truncsti16 GPR:$src, |
| 1233 | GPR:$base, am3offset:$offset))]>; |
| 1234 | |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 1235 | def STRB_PRE : AI2stbpr<(outs GPR:$base_wb), |
Jim Grosbach | 6417171 | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 1236 | (ins GPR:$src, GPR:$base,am2offset:$offset), |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1237 | StFrm, IIC_iStoreru, |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1238 | "strb", "\t$src, [$base, $offset]!", "$base = $base_wb", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1239 | [(set GPR:$base_wb, (pre_truncsti8 GPR:$src, |
| 1240 | GPR:$base, am2offset:$offset))]>; |
| 1241 | |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 1242 | def STRB_POST: AI2stbpo<(outs GPR:$base_wb), |
Jim Grosbach | 6417171 | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 1243 | (ins GPR:$src, GPR:$base,am2offset:$offset), |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1244 | StFrm, IIC_iStoreru, |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1245 | "strb", "\t$src, [$base], $offset", "$base = $base_wb", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1246 | [(set GPR:$base_wb, (post_truncsti8 GPR:$src, |
| 1247 | GPR:$base, am2offset:$offset))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1248 | |
Johnny Chen | 39a4bb3 | 2010-02-18 22:31:18 +0000 | [diff] [blame] | 1249 | // For disassembly only |
| 1250 | def STRD_PRE : AI3stdpr<(outs GPR:$base_wb), |
| 1251 | (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset), |
| 1252 | StMiscFrm, IIC_iStoreru, |
| 1253 | "strd", "\t$src1, $src2, [$base, $offset]!", |
| 1254 | "$base = $base_wb", []>; |
| 1255 | |
| 1256 | // For disassembly only |
| 1257 | def STRD_POST: AI3stdpo<(outs GPR:$base_wb), |
| 1258 | (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset), |
| 1259 | StMiscFrm, IIC_iStoreru, |
| 1260 | "strd", "\t$src1, $src2, [$base], $offset", |
| 1261 | "$base = $base_wb", []>; |
| 1262 | |
Johnny Chen | ad4df4c | 2010-03-01 19:22:00 +0000 | [diff] [blame^] | 1263 | // STRT, STRBT, and STRHT are for disassembly only. |
Johnny Chen | e4c7f0f | 2010-02-11 20:31:08 +0000 | [diff] [blame] | 1264 | |
| 1265 | def STRT : AI2stwpo<(outs GPR:$base_wb), |
Jim Grosbach | 6417171 | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 1266 | (ins GPR:$src, GPR:$base,am2offset:$offset), |
Johnny Chen | e4c7f0f | 2010-02-11 20:31:08 +0000 | [diff] [blame] | 1267 | StFrm, IIC_iStoreru, |
| 1268 | "strt", "\t$src, [$base], $offset", "$base = $base_wb", |
| 1269 | [/* For disassembly only; pattern left blank */]> { |
| 1270 | let Inst{21} = 1; // overwrite |
| 1271 | } |
| 1272 | |
| 1273 | def STRBT : AI2stbpo<(outs GPR:$base_wb), |
Jim Grosbach | 6417171 | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 1274 | (ins GPR:$src, GPR:$base,am2offset:$offset), |
Johnny Chen | e4c7f0f | 2010-02-11 20:31:08 +0000 | [diff] [blame] | 1275 | StFrm, IIC_iStoreru, |
| 1276 | "strbt", "\t$src, [$base], $offset", "$base = $base_wb", |
| 1277 | [/* For disassembly only; pattern left blank */]> { |
| 1278 | let Inst{21} = 1; // overwrite |
| 1279 | } |
| 1280 | |
Johnny Chen | ad4df4c | 2010-03-01 19:22:00 +0000 | [diff] [blame^] | 1281 | def STRHT: AI3sthpo<(outs GPR:$base_wb), |
| 1282 | (ins GPR:$src, GPR:$base,am3offset:$offset), |
| 1283 | StMiscFrm, IIC_iStoreru, |
| 1284 | "strht", "\t$src, [$base], $offset", "$base = $base_wb", |
| 1285 | [/* For disassembly only; pattern left blank */]> { |
| 1286 | let Inst{21} = 1; // overwrite |
| 1287 | } |
| 1288 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1289 | //===----------------------------------------------------------------------===// |
| 1290 | // Load / store multiple Instructions. |
| 1291 | // |
| 1292 | |
Evan Cheng | 0d92f5f | 2009-10-01 08:22:27 +0000 | [diff] [blame] | 1293 | let mayLoad = 1, hasExtraDefRegAllocReq = 1 in |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 1294 | def LDM : AXI4ld<(outs), |
Evan Cheng | d20d658 | 2009-10-01 01:33:39 +0000 | [diff] [blame] | 1295 | (ins addrmode4:$addr, pred:$p, reglist:$wb, variable_ops), |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1296 | LdStMulFrm, IIC_iLoadm, "ldm${addr:submode}${p}\t$addr, $wb", |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 1297 | []>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1298 | |
Evan Cheng | 0d92f5f | 2009-10-01 08:22:27 +0000 | [diff] [blame] | 1299 | let mayStore = 1, hasExtraSrcRegAllocReq = 1 in |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 1300 | def STM : AXI4st<(outs), |
Evan Cheng | d20d658 | 2009-10-01 01:33:39 +0000 | [diff] [blame] | 1301 | (ins addrmode4:$addr, pred:$p, reglist:$wb, variable_ops), |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1302 | LdStMulFrm, IIC_iStorem, "stm${addr:submode}${p}\t$addr, $wb", |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 1303 | []>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1304 | |
| 1305 | //===----------------------------------------------------------------------===// |
| 1306 | // Move Instructions. |
| 1307 | // |
| 1308 | |
Evan Cheng | cd799b9 | 2009-06-12 20:46:18 +0000 | [diff] [blame] | 1309 | let neverHasSideEffects = 1 in |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1310 | def MOVr : AsI1<0b1101, (outs GPR:$dst), (ins GPR:$src), DPFrm, IIC_iMOVr, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1311 | "mov", "\t$dst, $src", []>, UnaryDP { |
Johnny Chen | 0430152 | 2009-11-07 00:54:36 +0000 | [diff] [blame] | 1312 | let Inst{11-4} = 0b00000000; |
Bob Wilson | 8e86b51 | 2009-10-14 19:00:24 +0000 | [diff] [blame] | 1313 | let Inst{25} = 0; |
| 1314 | } |
| 1315 | |
Jim Grosbach | 6417171 | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 1316 | def MOVs : AsI1<0b1101, (outs GPR:$dst), (ins so_reg:$src), |
Anton Korobeynikov | 6a2fa32 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 1317 | DPSoRegFrm, IIC_iMOVsr, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1318 | "mov", "\t$dst, $src", [(set GPR:$dst, so_reg:$src)]>, UnaryDP { |
Bob Wilson | 8e86b51 | 2009-10-14 19:00:24 +0000 | [diff] [blame] | 1319 | let Inst{25} = 0; |
| 1320 | } |
Evan Cheng | a251570 | 2007-03-19 07:09:02 +0000 | [diff] [blame] | 1321 | |
Evan Cheng | b3379fb | 2009-02-05 08:42:55 +0000 | [diff] [blame] | 1322 | let isReMaterializable = 1, isAsCheapAsAMove = 1 in |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1323 | def MOVi : AsI1<0b1101, (outs GPR:$dst), (ins so_imm:$src), DPFrm, IIC_iMOVi, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1324 | "mov", "\t$dst, $src", [(set GPR:$dst, so_imm:$src)]>, UnaryDP { |
Anton Korobeynikov | 6a2fa32 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 1325 | let Inst{25} = 1; |
| 1326 | } |
| 1327 | |
| 1328 | let isReMaterializable = 1, isAsCheapAsAMove = 1 in |
Jim Grosbach | 6417171 | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 1329 | def MOVi16 : AI1<0b1000, (outs GPR:$dst), (ins i32imm:$src), |
Anton Korobeynikov | 6a2fa32 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 1330 | DPFrm, IIC_iMOVi, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1331 | "movw", "\t$dst, $src", |
Anton Korobeynikov | 6a2fa32 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 1332 | [(set GPR:$dst, imm0_65535:$src)]>, |
Johnny Chen | 92e63d8 | 2010-02-01 23:06:04 +0000 | [diff] [blame] | 1333 | Requires<[IsARM, HasV6T2]>, UnaryDP { |
Bob Wilson | 5361cd2 | 2009-10-13 17:35:30 +0000 | [diff] [blame] | 1334 | let Inst{20} = 0; |
Anton Korobeynikov | 6a2fa32 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 1335 | let Inst{25} = 1; |
| 1336 | } |
| 1337 | |
Evan Cheng | 5adb66a | 2009-09-28 09:14:39 +0000 | [diff] [blame] | 1338 | let Constraints = "$src = $dst" in |
Anton Korobeynikov | 6a2fa32 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 1339 | def MOVTi16 : AI1<0b1010, (outs GPR:$dst), (ins GPR:$src, i32imm:$imm), |
| 1340 | DPFrm, IIC_iMOVi, |
Anton Korobeynikov | 5cdc3a9 | 2009-11-24 00:44:37 +0000 | [diff] [blame] | 1341 | "movt", "\t$dst, $imm", |
Anton Korobeynikov | 6a2fa32 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 1342 | [(set GPR:$dst, |
Jim Grosbach | 6417171 | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 1343 | (or (and GPR:$src, 0xffff), |
Anton Korobeynikov | 6a2fa32 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 1344 | lo16AllZero:$imm))]>, UnaryDP, |
| 1345 | Requires<[IsARM, HasV6T2]> { |
Bob Wilson | 5361cd2 | 2009-10-13 17:35:30 +0000 | [diff] [blame] | 1346 | let Inst{20} = 0; |
Anton Korobeynikov | 6a2fa32 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 1347 | let Inst{25} = 1; |
Evan Cheng | 7995ef3 | 2009-09-09 01:47:07 +0000 | [diff] [blame] | 1348 | } |
Evan Cheng | 13ab020 | 2007-07-10 18:08:01 +0000 | [diff] [blame] | 1349 | |
Evan Cheng | 2095659 | 2009-10-21 08:15:52 +0000 | [diff] [blame] | 1350 | def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>, |
| 1351 | Requires<[IsARM, HasV6T2]>; |
| 1352 | |
David Goodwin | ca01a8d | 2009-09-01 18:32:09 +0000 | [diff] [blame] | 1353 | let Uses = [CPSR] in |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1354 | def MOVrx : AsI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo, IIC_iMOVsi, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1355 | "mov", "\t$dst, $src, rrx", |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 1356 | [(set GPR:$dst, (ARMrrx GPR:$src))]>, UnaryDP; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1357 | |
| 1358 | // These aren't really mov instructions, but we have to define them this way |
| 1359 | // due to flag operands. |
| 1360 | |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 1361 | let Defs = [CPSR] in { |
Jim Grosbach | 6417171 | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 1362 | def MOVsrl_flag : AI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo, |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1363 | IIC_iMOVsi, "movs", "\t$dst, $src, lsr #1", |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 1364 | [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP; |
Evan Cheng | a956255 | 2008-11-14 20:09:11 +0000 | [diff] [blame] | 1365 | def MOVsra_flag : AI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo, |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1366 | IIC_iMOVsi, "movs", "\t$dst, $src, asr #1", |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 1367 | [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP; |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 1368 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1369 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1370 | //===----------------------------------------------------------------------===// |
| 1371 | // Extend Instructions. |
| 1372 | // |
| 1373 | |
| 1374 | // Sign extenders |
| 1375 | |
Evan Cheng | 97f48c3 | 2008-11-06 22:15:19 +0000 | [diff] [blame] | 1376 | defm SXTB : AI_unary_rrot<0b01101010, |
| 1377 | "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>; |
| 1378 | defm SXTH : AI_unary_rrot<0b01101011, |
| 1379 | "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1380 | |
Evan Cheng | 97f48c3 | 2008-11-06 22:15:19 +0000 | [diff] [blame] | 1381 | defm SXTAB : AI_bin_rrot<0b01101010, |
| 1382 | "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>; |
| 1383 | defm SXTAH : AI_bin_rrot<0b01101011, |
| 1384 | "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1385 | |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 1386 | // For disassembly only |
| 1387 | defm SXTB16 : AI_unary_rrot_np<0b01101000, "sxtb16">; |
| 1388 | |
| 1389 | // For disassembly only |
| 1390 | defm SXTAB16 : AI_bin_rrot_np<0b01101000, "sxtab16">; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1391 | |
| 1392 | // Zero extenders |
| 1393 | |
| 1394 | let AddedComplexity = 16 in { |
Evan Cheng | 97f48c3 | 2008-11-06 22:15:19 +0000 | [diff] [blame] | 1395 | defm UXTB : AI_unary_rrot<0b01101110, |
| 1396 | "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>; |
| 1397 | defm UXTH : AI_unary_rrot<0b01101111, |
| 1398 | "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>; |
| 1399 | defm UXTB16 : AI_unary_rrot<0b01101100, |
| 1400 | "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1401 | |
Bob Wilson | 1c76d0e | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 1402 | def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF), |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1403 | (UXTB16r_rot GPR:$Src, 24)>; |
Bob Wilson | 1c76d0e | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 1404 | def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF), |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1405 | (UXTB16r_rot GPR:$Src, 8)>; |
| 1406 | |
Evan Cheng | 97f48c3 | 2008-11-06 22:15:19 +0000 | [diff] [blame] | 1407 | defm UXTAB : AI_bin_rrot<0b01101110, "uxtab", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1408 | BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>; |
Evan Cheng | 97f48c3 | 2008-11-06 22:15:19 +0000 | [diff] [blame] | 1409 | defm UXTAH : AI_bin_rrot<0b01101111, "uxtah", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1410 | BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>; |
Rafael Espindola | 3c000bf | 2006-08-21 22:00:32 +0000 | [diff] [blame] | 1411 | } |
| 1412 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1413 | // This isn't safe in general, the add is two 16-bit units, not a 32-bit add. |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 1414 | // For disassembly only |
| 1415 | defm UXTAB16 : AI_bin_rrot_np<0b01101100, "uxtab16">; |
Rafael Espindola | 817e7fd | 2006-09-11 19:24:19 +0000 | [diff] [blame] | 1416 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1417 | |
Sandeep Patel | 47eedaa | 2009-10-13 18:59:48 +0000 | [diff] [blame] | 1418 | def SBFX : I<(outs GPR:$dst), |
| 1419 | (ins GPR:$src, imm0_31:$lsb, imm0_31:$width), |
| 1420 | AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iALUi, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1421 | "sbfx", "\t$dst, $src, $lsb, $width", "", []>, |
Sandeep Patel | 47eedaa | 2009-10-13 18:59:48 +0000 | [diff] [blame] | 1422 | Requires<[IsARM, HasV6T2]> { |
| 1423 | let Inst{27-21} = 0b0111101; |
| 1424 | let Inst{6-4} = 0b101; |
| 1425 | } |
| 1426 | |
| 1427 | def UBFX : I<(outs GPR:$dst), |
| 1428 | (ins GPR:$src, imm0_31:$lsb, imm0_31:$width), |
| 1429 | AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iALUi, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1430 | "ubfx", "\t$dst, $src, $lsb, $width", "", []>, |
Sandeep Patel | 47eedaa | 2009-10-13 18:59:48 +0000 | [diff] [blame] | 1431 | Requires<[IsARM, HasV6T2]> { |
| 1432 | let Inst{27-21} = 0b0111111; |
| 1433 | let Inst{6-4} = 0b101; |
| 1434 | } |
| 1435 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1436 | //===----------------------------------------------------------------------===// |
| 1437 | // Arithmetic Instructions. |
| 1438 | // |
| 1439 | |
Jim Grosbach | 2642196 | 2008-10-14 20:36:24 +0000 | [diff] [blame] | 1440 | defm ADD : AsI1_bin_irs<0b0100, "add", |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 1441 | BinOpFrag<(add node:$LHS, node:$RHS)>, 1>; |
Jim Grosbach | 2642196 | 2008-10-14 20:36:24 +0000 | [diff] [blame] | 1442 | defm SUB : AsI1_bin_irs<0b0010, "sub", |
Evan Cheng | 7fd7ca4 | 2008-09-17 07:53:38 +0000 | [diff] [blame] | 1443 | BinOpFrag<(sub node:$LHS, node:$RHS)>>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1444 | |
Evan Cheng | c85e832 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 1445 | // ADD and SUB with 's' bit set. |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1446 | defm ADDS : AI1_bin_s_irs<0b0100, "adds", |
| 1447 | BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>; |
| 1448 | defm SUBS : AI1_bin_s_irs<0b0010, "subs", |
Evan Cheng | 1e249e3 | 2009-06-25 20:59:23 +0000 | [diff] [blame] | 1449 | BinOpFrag<(subc node:$LHS, node:$RHS)>>; |
Evan Cheng | 2c614c5 | 2007-06-06 10:17:05 +0000 | [diff] [blame] | 1450 | |
Evan Cheng | 6267422 | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 1451 | defm ADC : AI1_adde_sube_irs<0b0101, "adc", |
Jim Grosbach | 0a145f3 | 2010-02-16 20:17:57 +0000 | [diff] [blame] | 1452 | BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>, 1>; |
Evan Cheng | 6267422 | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 1453 | defm SBC : AI1_adde_sube_irs<0b0110, "sbc", |
Jim Grosbach | 0a145f3 | 2010-02-16 20:17:57 +0000 | [diff] [blame] | 1454 | BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>>; |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1455 | defm ADCS : AI1_adde_sube_s_irs<0b0101, "adcs", |
Jim Grosbach | 0a145f3 | 2010-02-16 20:17:57 +0000 | [diff] [blame] | 1456 | BinOpFrag<(adde_live_carry node:$LHS, node:$RHS)>, 1>; |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1457 | defm SBCS : AI1_adde_sube_s_irs<0b0110, "sbcs", |
Jim Grosbach | 0a145f3 | 2010-02-16 20:17:57 +0000 | [diff] [blame] | 1458 | BinOpFrag<(sube_live_carry node:$LHS, node:$RHS) >>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1459 | |
Evan Cheng | c85e832 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 1460 | // These don't define reg/reg forms, because they are handled above. |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 1461 | def RSBri : AsI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1462 | IIC_iALUi, "rsb", "\t$dst, $a, $b", |
Evan Cheng | 7995ef3 | 2009-09-09 01:47:07 +0000 | [diff] [blame] | 1463 | [(set GPR:$dst, (sub so_imm:$b, GPR:$a))]> { |
| 1464 | let Inst{25} = 1; |
| 1465 | } |
Evan Cheng | 13ab020 | 2007-07-10 18:08:01 +0000 | [diff] [blame] | 1466 | |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 1467 | def RSBrs : AsI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1468 | IIC_iALUsr, "rsb", "\t$dst, $a, $b", |
Bob Wilson | 7e053bb | 2009-10-26 22:34:44 +0000 | [diff] [blame] | 1469 | [(set GPR:$dst, (sub so_reg:$b, GPR:$a))]> { |
Bob Wilson | 7e053bb | 2009-10-26 22:34:44 +0000 | [diff] [blame] | 1470 | let Inst{25} = 0; |
| 1471 | } |
Evan Cheng | c85e832 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 1472 | |
| 1473 | // RSB with 's' bit set. |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 1474 | let Defs = [CPSR] in { |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 1475 | def RSBSri : AI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm, |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1476 | IIC_iALUi, "rsbs", "\t$dst, $a, $b", |
Evan Cheng | 7995ef3 | 2009-09-09 01:47:07 +0000 | [diff] [blame] | 1477 | [(set GPR:$dst, (subc so_imm:$b, GPR:$a))]> { |
Bob Wilson | 7e053bb | 2009-10-26 22:34:44 +0000 | [diff] [blame] | 1478 | let Inst{20} = 1; |
Evan Cheng | 7995ef3 | 2009-09-09 01:47:07 +0000 | [diff] [blame] | 1479 | let Inst{25} = 1; |
| 1480 | } |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 1481 | def RSBSrs : AI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm, |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1482 | IIC_iALUsr, "rsbs", "\t$dst, $a, $b", |
Bob Wilson | 7e053bb | 2009-10-26 22:34:44 +0000 | [diff] [blame] | 1483 | [(set GPR:$dst, (subc so_reg:$b, GPR:$a))]> { |
Bob Wilson | 7e053bb | 2009-10-26 22:34:44 +0000 | [diff] [blame] | 1484 | let Inst{20} = 1; |
| 1485 | let Inst{25} = 0; |
| 1486 | } |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 1487 | } |
Evan Cheng | c85e832 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 1488 | |
Evan Cheng | 6267422 | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 1489 | let Uses = [CPSR] in { |
| 1490 | def RSCri : AsI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1491 | DPFrm, IIC_iALUi, "rsc", "\t$dst, $a, $b", |
Jim Grosbach | 0a145f3 | 2010-02-16 20:17:57 +0000 | [diff] [blame] | 1492 | [(set GPR:$dst, (sube_dead_carry so_imm:$b, GPR:$a))]>, |
| 1493 | Requires<[IsARM]> { |
Evan Cheng | 7995ef3 | 2009-09-09 01:47:07 +0000 | [diff] [blame] | 1494 | let Inst{25} = 1; |
| 1495 | } |
Evan Cheng | 6267422 | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 1496 | def RSCrs : AsI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1497 | DPSoRegFrm, IIC_iALUsr, "rsc", "\t$dst, $a, $b", |
Jim Grosbach | 0a145f3 | 2010-02-16 20:17:57 +0000 | [diff] [blame] | 1498 | [(set GPR:$dst, (sube_dead_carry so_reg:$b, GPR:$a))]>, |
| 1499 | Requires<[IsARM]> { |
Bob Wilson | dda9583 | 2009-10-26 22:59:12 +0000 | [diff] [blame] | 1500 | let Inst{25} = 0; |
| 1501 | } |
Evan Cheng | 6267422 | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 1502 | } |
| 1503 | |
| 1504 | // FIXME: Allow these to be predicated. |
Evan Cheng | 1e249e3 | 2009-06-25 20:59:23 +0000 | [diff] [blame] | 1505 | let Defs = [CPSR], Uses = [CPSR] in { |
| 1506 | def RSCSri : AXI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1507 | DPFrm, IIC_iALUi, "rscs\t$dst, $a, $b", |
Jim Grosbach | 0a145f3 | 2010-02-16 20:17:57 +0000 | [diff] [blame] | 1508 | [(set GPR:$dst, (sube_dead_carry so_imm:$b, GPR:$a))]>, |
| 1509 | Requires<[IsARM]> { |
Bob Wilson | dda9583 | 2009-10-26 22:59:12 +0000 | [diff] [blame] | 1510 | let Inst{20} = 1; |
Evan Cheng | 7995ef3 | 2009-09-09 01:47:07 +0000 | [diff] [blame] | 1511 | let Inst{25} = 1; |
| 1512 | } |
Evan Cheng | 1e249e3 | 2009-06-25 20:59:23 +0000 | [diff] [blame] | 1513 | def RSCSrs : AXI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1514 | DPSoRegFrm, IIC_iALUsr, "rscs\t$dst, $a, $b", |
Jim Grosbach | 0a145f3 | 2010-02-16 20:17:57 +0000 | [diff] [blame] | 1515 | [(set GPR:$dst, (sube_dead_carry so_reg:$b, GPR:$a))]>, |
| 1516 | Requires<[IsARM]> { |
Bob Wilson | dda9583 | 2009-10-26 22:59:12 +0000 | [diff] [blame] | 1517 | let Inst{20} = 1; |
| 1518 | let Inst{25} = 0; |
| 1519 | } |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 1520 | } |
Evan Cheng | 2c614c5 | 2007-06-06 10:17:05 +0000 | [diff] [blame] | 1521 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1522 | // (sub X, imm) gets canonicalized to (add X, -imm). Match this form. |
| 1523 | def : ARMPat<(add GPR:$src, so_imm_neg:$imm), |
| 1524 | (SUBri GPR:$src, so_imm_neg:$imm)>; |
| 1525 | |
| 1526 | //def : ARMPat<(addc GPR:$src, so_imm_neg:$imm), |
| 1527 | // (SUBSri GPR:$src, so_imm_neg:$imm)>; |
| 1528 | //def : ARMPat<(adde GPR:$src, so_imm_neg:$imm), |
| 1529 | // (SBCri GPR:$src, so_imm_neg:$imm)>; |
| 1530 | |
| 1531 | // Note: These are implemented in C++ code, because they have to generate |
| 1532 | // ADD/SUBrs instructions, which use a complex pattern that a xform function |
| 1533 | // cannot produce. |
| 1534 | // (mul X, 2^n+1) -> (add (X << n), X) |
| 1535 | // (mul X, 2^n-1) -> (rsb X, (X << n)) |
| 1536 | |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 1537 | // ARM Arithmetic Instruction -- for disassembly only |
Johnny Chen | 2faf391 | 2010-02-14 06:32:20 +0000 | [diff] [blame] | 1538 | // GPR:$dst = GPR:$a op GPR:$b |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 1539 | class AAI<bits<8> op27_20, bits<4> op7_4, string opc> |
Johnny Chen | 2faf391 | 2010-02-14 06:32:20 +0000 | [diff] [blame] | 1540 | : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, IIC_iALUr, |
Bob Wilson | 7dc9747 | 2010-02-15 23:43:47 +0000 | [diff] [blame] | 1541 | opc, "\t$dst, $a, $b", |
| 1542 | [/* For disassembly only; pattern left blank */]> { |
Johnny Chen | 08b85f3 | 2010-02-13 01:21:01 +0000 | [diff] [blame] | 1543 | let Inst{27-20} = op27_20; |
| 1544 | let Inst{7-4} = op7_4; |
| 1545 | } |
| 1546 | |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 1547 | // Saturating add/subtract -- for disassembly only |
| 1548 | |
| 1549 | def QADD : AAI<0b00010000, 0b0101, "qadd">; |
| 1550 | def QADD16 : AAI<0b01100010, 0b0001, "qadd16">; |
| 1551 | def QADD8 : AAI<0b01100010, 0b1001, "qadd8">; |
| 1552 | def QASX : AAI<0b01100010, 0b0011, "qasx">; |
| 1553 | def QDADD : AAI<0b00010100, 0b0101, "qdadd">; |
| 1554 | def QDSUB : AAI<0b00010110, 0b0101, "qdsub">; |
| 1555 | def QSAX : AAI<0b01100010, 0b0101, "qsax">; |
| 1556 | def QSUB : AAI<0b00010010, 0b0101, "qsub">; |
| 1557 | def QSUB16 : AAI<0b01100010, 0b0111, "qsub16">; |
| 1558 | def QSUB8 : AAI<0b01100010, 0b1111, "qsub8">; |
| 1559 | def UQADD16 : AAI<0b01100110, 0b0001, "uqadd16">; |
| 1560 | def UQADD8 : AAI<0b01100110, 0b1001, "uqadd8">; |
| 1561 | def UQASX : AAI<0b01100110, 0b0011, "uqasx">; |
| 1562 | def UQSAX : AAI<0b01100110, 0b0101, "uqsax">; |
| 1563 | def UQSUB16 : AAI<0b01100110, 0b0111, "uqsub16">; |
| 1564 | def UQSUB8 : AAI<0b01100110, 0b1111, "uqsub8">; |
| 1565 | |
| 1566 | // Signed/Unsigned add/subtract -- for disassembly only |
| 1567 | |
| 1568 | def SASX : AAI<0b01100001, 0b0011, "sasx">; |
| 1569 | def SADD16 : AAI<0b01100001, 0b0001, "sadd16">; |
| 1570 | def SADD8 : AAI<0b01100001, 0b1001, "sadd8">; |
| 1571 | def SSAX : AAI<0b01100001, 0b0101, "ssax">; |
| 1572 | def SSUB16 : AAI<0b01100001, 0b0111, "ssub16">; |
| 1573 | def SSUB8 : AAI<0b01100001, 0b1111, "ssub8">; |
| 1574 | def UASX : AAI<0b01100101, 0b0011, "uasx">; |
| 1575 | def UADD16 : AAI<0b01100101, 0b0001, "uadd16">; |
| 1576 | def UADD8 : AAI<0b01100101, 0b1001, "uadd8">; |
| 1577 | def USAX : AAI<0b01100101, 0b0101, "usax">; |
| 1578 | def USUB16 : AAI<0b01100101, 0b0111, "usub16">; |
| 1579 | def USUB8 : AAI<0b01100101, 0b1111, "usub8">; |
| 1580 | |
| 1581 | // Signed/Unsigned halving add/subtract -- for disassembly only |
| 1582 | |
| 1583 | def SHASX : AAI<0b01100011, 0b0011, "shasx">; |
| 1584 | def SHADD16 : AAI<0b01100011, 0b0001, "shadd16">; |
| 1585 | def SHADD8 : AAI<0b01100011, 0b1001, "shadd8">; |
| 1586 | def SHSAX : AAI<0b01100011, 0b0101, "shsax">; |
| 1587 | def SHSUB16 : AAI<0b01100011, 0b0111, "shsub16">; |
| 1588 | def SHSUB8 : AAI<0b01100011, 0b1111, "shsub8">; |
| 1589 | def UHASX : AAI<0b01100111, 0b0011, "uhasx">; |
| 1590 | def UHADD16 : AAI<0b01100111, 0b0001, "uhadd16">; |
| 1591 | def UHADD8 : AAI<0b01100111, 0b1001, "uhadd8">; |
| 1592 | def UHSAX : AAI<0b01100111, 0b0101, "uhsax">; |
| 1593 | def UHSUB16 : AAI<0b01100111, 0b0111, "uhsub16">; |
| 1594 | def UHSUB8 : AAI<0b01100111, 0b1111, "uhsub8">; |
| 1595 | |
Johnny Chen | adc7733 | 2010-02-26 22:04:29 +0000 | [diff] [blame] | 1596 | // Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 1597 | |
Johnny Chen | adc7733 | 2010-02-26 22:04:29 +0000 | [diff] [blame] | 1598 | def USAD8 : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 1599 | MulFrm /* for convenience */, NoItinerary, "usad8", |
| 1600 | "\t$dst, $a, $b", []>, |
| 1601 | Requires<[IsARM, HasV6]> { |
| 1602 | let Inst{27-20} = 0b01111000; |
| 1603 | let Inst{15-12} = 0b1111; |
| 1604 | let Inst{7-4} = 0b0001; |
| 1605 | } |
| 1606 | def USADA8 : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc), |
| 1607 | MulFrm /* for convenience */, NoItinerary, "usada8", |
| 1608 | "\t$dst, $a, $b, $acc", []>, |
| 1609 | Requires<[IsARM, HasV6]> { |
| 1610 | let Inst{27-20} = 0b01111000; |
| 1611 | let Inst{7-4} = 0b0001; |
| 1612 | } |
| 1613 | |
| 1614 | // Signed/Unsigned saturate -- for disassembly only |
| 1615 | |
| 1616 | def SSATlsl : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a, i32imm:$shamt), |
| 1617 | DPFrm, NoItinerary, "ssat", "\t$dst, $bit_pos, $a, LSL $shamt", |
| 1618 | [/* For disassembly only; pattern left blank */]> { |
| 1619 | let Inst{27-21} = 0b0110101; |
| 1620 | let Inst{6-4} = 0b001; |
| 1621 | } |
| 1622 | |
| 1623 | def SSATasr : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a, i32imm:$shamt), |
| 1624 | DPFrm, NoItinerary, "ssat", "\t$dst, $bit_pos, $a, ASR $shamt", |
| 1625 | [/* For disassembly only; pattern left blank */]> { |
| 1626 | let Inst{27-21} = 0b0110101; |
| 1627 | let Inst{6-4} = 0b101; |
| 1628 | } |
| 1629 | |
| 1630 | def SSAT16 : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a), DPFrm, |
| 1631 | NoItinerary, "ssat16", "\t$dst, $bit_pos, $a", |
| 1632 | [/* For disassembly only; pattern left blank */]> { |
| 1633 | let Inst{27-20} = 0b01101010; |
| 1634 | let Inst{7-4} = 0b0011; |
| 1635 | } |
| 1636 | |
| 1637 | def USATlsl : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a, i32imm:$shamt), |
| 1638 | DPFrm, NoItinerary, "usat", "\t$dst, $bit_pos, $a, LSL $shamt", |
| 1639 | [/* For disassembly only; pattern left blank */]> { |
| 1640 | let Inst{27-21} = 0b0110111; |
| 1641 | let Inst{6-4} = 0b001; |
| 1642 | } |
| 1643 | |
| 1644 | def USATasr : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a, i32imm:$shamt), |
| 1645 | DPFrm, NoItinerary, "usat", "\t$dst, $bit_pos, $a, ASR $shamt", |
| 1646 | [/* For disassembly only; pattern left blank */]> { |
| 1647 | let Inst{27-21} = 0b0110111; |
| 1648 | let Inst{6-4} = 0b101; |
| 1649 | } |
| 1650 | |
| 1651 | def USAT16 : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a), DPFrm, |
| 1652 | NoItinerary, "usat16", "\t$dst, $bit_pos, $a", |
| 1653 | [/* For disassembly only; pattern left blank */]> { |
| 1654 | let Inst{27-20} = 0b01101110; |
| 1655 | let Inst{7-4} = 0b0011; |
| 1656 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1657 | |
| 1658 | //===----------------------------------------------------------------------===// |
| 1659 | // Bitwise Instructions. |
| 1660 | // |
| 1661 | |
Jim Grosbach | 2642196 | 2008-10-14 20:36:24 +0000 | [diff] [blame] | 1662 | defm AND : AsI1_bin_irs<0b0000, "and", |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 1663 | BinOpFrag<(and node:$LHS, node:$RHS)>, 1>; |
Jim Grosbach | 2642196 | 2008-10-14 20:36:24 +0000 | [diff] [blame] | 1664 | defm ORR : AsI1_bin_irs<0b1100, "orr", |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 1665 | BinOpFrag<(or node:$LHS, node:$RHS)>, 1>; |
Jim Grosbach | 2642196 | 2008-10-14 20:36:24 +0000 | [diff] [blame] | 1666 | defm EOR : AsI1_bin_irs<0b0001, "eor", |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 1667 | BinOpFrag<(xor node:$LHS, node:$RHS)>, 1>; |
Jim Grosbach | 2642196 | 2008-10-14 20:36:24 +0000 | [diff] [blame] | 1668 | defm BIC : AsI1_bin_irs<0b1110, "bic", |
Evan Cheng | 7fd7ca4 | 2008-09-17 07:53:38 +0000 | [diff] [blame] | 1669 | BinOpFrag<(and node:$LHS, (not node:$RHS))>>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1670 | |
Evan Cheng | 36a0aeb | 2009-07-06 22:23:46 +0000 | [diff] [blame] | 1671 | def BFC : I<(outs GPR:$dst), (ins GPR:$src, bf_inv_mask_imm:$imm), |
David Goodwin | 2f54a2f | 2009-11-02 17:28:36 +0000 | [diff] [blame] | 1672 | AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1673 | "bfc", "\t$dst, $imm", "$src = $dst", |
Evan Cheng | 36a0aeb | 2009-07-06 22:23:46 +0000 | [diff] [blame] | 1674 | [(set GPR:$dst, (and GPR:$src, bf_inv_mask_imm:$imm))]>, |
| 1675 | Requires<[IsARM, HasV6T2]> { |
| 1676 | let Inst{27-21} = 0b0111110; |
| 1677 | let Inst{6-0} = 0b0011111; |
| 1678 | } |
| 1679 | |
Johnny Chen | b2503c0 | 2010-02-17 06:31:48 +0000 | [diff] [blame] | 1680 | // A8.6.18 BFI - Bitfield insert (Encoding A1) |
| 1681 | // Added for disassembler with the pattern field purposely left blank. |
| 1682 | def BFI : I<(outs GPR:$dst), (ins GPR:$src, bf_inv_mask_imm:$imm), |
| 1683 | AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi, |
| 1684 | "bfi", "\t$dst, $src, $imm", "", |
| 1685 | [/* For disassembly only; pattern left blank */]>, |
| 1686 | Requires<[IsARM, HasV6T2]> { |
| 1687 | let Inst{27-21} = 0b0111110; |
| 1688 | let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15 |
| 1689 | } |
| 1690 | |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1691 | def MVNr : AsI1<0b1111, (outs GPR:$dst), (ins GPR:$src), DPFrm, IIC_iMOVr, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1692 | "mvn", "\t$dst, $src", |
Bob Wilson | 8e86b51 | 2009-10-14 19:00:24 +0000 | [diff] [blame] | 1693 | [(set GPR:$dst, (not GPR:$src))]>, UnaryDP { |
Johnny Chen | 48d5ccf | 2010-01-31 11:22:28 +0000 | [diff] [blame] | 1694 | let Inst{25} = 0; |
Johnny Chen | 0430152 | 2009-11-07 00:54:36 +0000 | [diff] [blame] | 1695 | let Inst{11-4} = 0b00000000; |
Bob Wilson | 8e86b51 | 2009-10-14 19:00:24 +0000 | [diff] [blame] | 1696 | } |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 1697 | def MVNs : AsI1<0b1111, (outs GPR:$dst), (ins so_reg:$src), DPSoRegFrm, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1698 | IIC_iMOVsr, "mvn", "\t$dst, $src", |
Johnny Chen | 48d5ccf | 2010-01-31 11:22:28 +0000 | [diff] [blame] | 1699 | [(set GPR:$dst, (not so_reg:$src))]>, UnaryDP { |
| 1700 | let Inst{25} = 0; |
| 1701 | } |
Evan Cheng | b3379fb | 2009-02-05 08:42:55 +0000 | [diff] [blame] | 1702 | let isReMaterializable = 1, isAsCheapAsAMove = 1 in |
Jim Grosbach | 6417171 | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 1703 | def MVNi : AsI1<0b1111, (outs GPR:$dst), (ins so_imm:$imm), DPFrm, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1704 | IIC_iMOVi, "mvn", "\t$dst, $imm", |
Evan Cheng | 7995ef3 | 2009-09-09 01:47:07 +0000 | [diff] [blame] | 1705 | [(set GPR:$dst, so_imm_not:$imm)]>,UnaryDP { |
| 1706 | let Inst{25} = 1; |
| 1707 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1708 | |
| 1709 | def : ARMPat<(and GPR:$src, so_imm_not:$imm), |
| 1710 | (BICri GPR:$src, so_imm_not:$imm)>; |
| 1711 | |
| 1712 | //===----------------------------------------------------------------------===// |
| 1713 | // Multiply Instructions. |
| 1714 | // |
| 1715 | |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 1716 | let isCommutable = 1 in |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1717 | def MUL : AsMul1I<0b0000000, (outs GPR:$dst), (ins GPR:$a, GPR:$b), |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1718 | IIC_iMUL32, "mul", "\t$dst, $a, $b", |
Evan Cheng | 12c3a53 | 2008-11-06 17:48:05 +0000 | [diff] [blame] | 1719 | [(set GPR:$dst, (mul GPR:$a, GPR:$b))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1720 | |
Evan Cheng | fbc9d41 | 2008-11-06 01:21:28 +0000 | [diff] [blame] | 1721 | def MLA : AsMul1I<0b0000001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c), |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1722 | IIC_iMAC32, "mla", "\t$dst, $a, $b, $c", |
Evan Cheng | 12c3a53 | 2008-11-06 17:48:05 +0000 | [diff] [blame] | 1723 | [(set GPR:$dst, (add (mul GPR:$a, GPR:$b), GPR:$c))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1724 | |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 1725 | def MLS : AMul1I<0b0000011, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c), |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1726 | IIC_iMAC32, "mls", "\t$dst, $a, $b, $c", |
Evan Cheng | edcbada | 2009-07-06 22:05:45 +0000 | [diff] [blame] | 1727 | [(set GPR:$dst, (sub GPR:$c, (mul GPR:$a, GPR:$b)))]>, |
| 1728 | Requires<[IsARM, HasV6T2]>; |
| 1729 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1730 | // Extra precision multiplies with low / high results |
Evan Cheng | cd799b9 | 2009-06-12 20:46:18 +0000 | [diff] [blame] | 1731 | let neverHasSideEffects = 1 in { |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 1732 | let isCommutable = 1 in { |
Evan Cheng | fbc9d41 | 2008-11-06 01:21:28 +0000 | [diff] [blame] | 1733 | def SMULL : AsMul1I<0b0000110, (outs GPR:$ldst, GPR:$hdst), |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1734 | (ins GPR:$a, GPR:$b), IIC_iMUL64, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1735 | "smull", "\t$ldst, $hdst, $a, $b", []>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1736 | |
Evan Cheng | fbc9d41 | 2008-11-06 01:21:28 +0000 | [diff] [blame] | 1737 | def UMULL : AsMul1I<0b0000100, (outs GPR:$ldst, GPR:$hdst), |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1738 | (ins GPR:$a, GPR:$b), IIC_iMUL64, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1739 | "umull", "\t$ldst, $hdst, $a, $b", []>; |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 1740 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1741 | |
| 1742 | // Multiply + accumulate |
Evan Cheng | fbc9d41 | 2008-11-06 01:21:28 +0000 | [diff] [blame] | 1743 | def SMLAL : AsMul1I<0b0000111, (outs GPR:$ldst, GPR:$hdst), |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1744 | (ins GPR:$a, GPR:$b), IIC_iMAC64, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1745 | "smlal", "\t$ldst, $hdst, $a, $b", []>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1746 | |
Evan Cheng | fbc9d41 | 2008-11-06 01:21:28 +0000 | [diff] [blame] | 1747 | def UMLAL : AsMul1I<0b0000101, (outs GPR:$ldst, GPR:$hdst), |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1748 | (ins GPR:$a, GPR:$b), IIC_iMAC64, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1749 | "umlal", "\t$ldst, $hdst, $a, $b", []>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1750 | |
Evan Cheng | fbc9d41 | 2008-11-06 01:21:28 +0000 | [diff] [blame] | 1751 | def UMAAL : AMul1I <0b0000010, (outs GPR:$ldst, GPR:$hdst), |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1752 | (ins GPR:$a, GPR:$b), IIC_iMAC64, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1753 | "umaal", "\t$ldst, $hdst, $a, $b", []>, |
Evan Cheng | fbc9d41 | 2008-11-06 01:21:28 +0000 | [diff] [blame] | 1754 | Requires<[IsARM, HasV6]>; |
Evan Cheng | cd799b9 | 2009-06-12 20:46:18 +0000 | [diff] [blame] | 1755 | } // neverHasSideEffects |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1756 | |
| 1757 | // Most significant word multiply |
Evan Cheng | fbc9d41 | 2008-11-06 01:21:28 +0000 | [diff] [blame] | 1758 | def SMMUL : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b), |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1759 | IIC_iMUL32, "smmul", "\t$dst, $a, $b", |
Evan Cheng | 13ab020 | 2007-07-10 18:08:01 +0000 | [diff] [blame] | 1760 | [(set GPR:$dst, (mulhs GPR:$a, GPR:$b))]>, |
Evan Cheng | fbc9d41 | 2008-11-06 01:21:28 +0000 | [diff] [blame] | 1761 | Requires<[IsARM, HasV6]> { |
| 1762 | let Inst{7-4} = 0b0001; |
| 1763 | let Inst{15-12} = 0b1111; |
| 1764 | } |
Evan Cheng | 13ab020 | 2007-07-10 18:08:01 +0000 | [diff] [blame] | 1765 | |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 1766 | def SMMULR : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b), |
| 1767 | IIC_iMUL32, "smmulr", "\t$dst, $a, $b", |
| 1768 | [/* For disassembly only; pattern left blank */]>, |
| 1769 | Requires<[IsARM, HasV6]> { |
| 1770 | let Inst{7-4} = 0b0011; // R = 1 |
| 1771 | let Inst{15-12} = 0b1111; |
| 1772 | } |
| 1773 | |
Evan Cheng | fbc9d41 | 2008-11-06 01:21:28 +0000 | [diff] [blame] | 1774 | def SMMLA : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c), |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1775 | IIC_iMAC32, "smmla", "\t$dst, $a, $b, $c", |
Evan Cheng | 13ab020 | 2007-07-10 18:08:01 +0000 | [diff] [blame] | 1776 | [(set GPR:$dst, (add (mulhs GPR:$a, GPR:$b), GPR:$c))]>, |
Evan Cheng | fbc9d41 | 2008-11-06 01:21:28 +0000 | [diff] [blame] | 1777 | Requires<[IsARM, HasV6]> { |
| 1778 | let Inst{7-4} = 0b0001; |
| 1779 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1780 | |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 1781 | def SMMLAR : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c), |
| 1782 | IIC_iMAC32, "smmlar", "\t$dst, $a, $b, $c", |
| 1783 | [/* For disassembly only; pattern left blank */]>, |
| 1784 | Requires<[IsARM, HasV6]> { |
| 1785 | let Inst{7-4} = 0b0011; // R = 1 |
| 1786 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1787 | |
Evan Cheng | fbc9d41 | 2008-11-06 01:21:28 +0000 | [diff] [blame] | 1788 | def SMMLS : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c), |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1789 | IIC_iMAC32, "smmls", "\t$dst, $a, $b, $c", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1790 | [(set GPR:$dst, (sub GPR:$c, (mulhs GPR:$a, GPR:$b)))]>, |
Evan Cheng | fbc9d41 | 2008-11-06 01:21:28 +0000 | [diff] [blame] | 1791 | Requires<[IsARM, HasV6]> { |
| 1792 | let Inst{7-4} = 0b1101; |
| 1793 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1794 | |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 1795 | def SMMLSR : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c), |
| 1796 | IIC_iMAC32, "smmlsr", "\t$dst, $a, $b, $c", |
| 1797 | [/* For disassembly only; pattern left blank */]>, |
| 1798 | Requires<[IsARM, HasV6]> { |
| 1799 | let Inst{7-4} = 0b1111; // R = 1 |
| 1800 | } |
| 1801 | |
Raul Herbster | 37fb5b1 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 1802 | multiclass AI_smul<string opc, PatFrag opnode> { |
Evan Cheng | eb4f52e | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 1803 | def BB : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b), |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1804 | IIC_iMUL32, !strconcat(opc, "bb"), "\t$dst, $a, $b", |
Evan Cheng | 34b12d2 | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 1805 | [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16), |
| 1806 | (sext_inreg GPR:$b, i16)))]>, |
Evan Cheng | eb4f52e | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 1807 | Requires<[IsARM, HasV5TE]> { |
| 1808 | let Inst{5} = 0; |
| 1809 | let Inst{6} = 0; |
| 1810 | } |
Raul Herbster | 37fb5b1 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 1811 | |
Evan Cheng | eb4f52e | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 1812 | def BT : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b), |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1813 | IIC_iMUL32, !strconcat(opc, "bt"), "\t$dst, $a, $b", |
Evan Cheng | 34b12d2 | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 1814 | [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16), |
Bob Wilson | 1c76d0e | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 1815 | (sra GPR:$b, (i32 16))))]>, |
Evan Cheng | eb4f52e | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 1816 | Requires<[IsARM, HasV5TE]> { |
| 1817 | let Inst{5} = 0; |
| 1818 | let Inst{6} = 1; |
| 1819 | } |
Raul Herbster | 37fb5b1 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 1820 | |
Evan Cheng | eb4f52e | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 1821 | def TB : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b), |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1822 | IIC_iMUL32, !strconcat(opc, "tb"), "\t$dst, $a, $b", |
Bob Wilson | 1c76d0e | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 1823 | [(set GPR:$dst, (opnode (sra GPR:$a, (i32 16)), |
Evan Cheng | 34b12d2 | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 1824 | (sext_inreg GPR:$b, i16)))]>, |
Evan Cheng | eb4f52e | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 1825 | Requires<[IsARM, HasV5TE]> { |
| 1826 | let Inst{5} = 1; |
| 1827 | let Inst{6} = 0; |
| 1828 | } |
Raul Herbster | 37fb5b1 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 1829 | |
Evan Cheng | eb4f52e | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 1830 | def TT : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b), |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1831 | IIC_iMUL32, !strconcat(opc, "tt"), "\t$dst, $a, $b", |
Bob Wilson | 1c76d0e | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 1832 | [(set GPR:$dst, (opnode (sra GPR:$a, (i32 16)), |
| 1833 | (sra GPR:$b, (i32 16))))]>, |
Evan Cheng | eb4f52e | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 1834 | Requires<[IsARM, HasV5TE]> { |
| 1835 | let Inst{5} = 1; |
| 1836 | let Inst{6} = 1; |
| 1837 | } |
Raul Herbster | 37fb5b1 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 1838 | |
Evan Cheng | eb4f52e | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 1839 | def WB : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b), |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1840 | IIC_iMUL16, !strconcat(opc, "wb"), "\t$dst, $a, $b", |
Evan Cheng | 34b12d2 | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 1841 | [(set GPR:$dst, (sra (opnode GPR:$a, |
Bob Wilson | 1c76d0e | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 1842 | (sext_inreg GPR:$b, i16)), (i32 16)))]>, |
Evan Cheng | eb4f52e | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 1843 | Requires<[IsARM, HasV5TE]> { |
| 1844 | let Inst{5} = 1; |
| 1845 | let Inst{6} = 0; |
| 1846 | } |
Raul Herbster | 37fb5b1 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 1847 | |
Evan Cheng | eb4f52e | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 1848 | def WT : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b), |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1849 | IIC_iMUL16, !strconcat(opc, "wt"), "\t$dst, $a, $b", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1850 | [(set GPR:$dst, (sra (opnode GPR:$a, |
Bob Wilson | 1c76d0e | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 1851 | (sra GPR:$b, (i32 16))), (i32 16)))]>, |
Evan Cheng | eb4f52e | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 1852 | Requires<[IsARM, HasV5TE]> { |
| 1853 | let Inst{5} = 1; |
| 1854 | let Inst{6} = 1; |
| 1855 | } |
Rafael Espindola | bec2e38 | 2006-10-16 16:33:29 +0000 | [diff] [blame] | 1856 | } |
| 1857 | |
Raul Herbster | 37fb5b1 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 1858 | |
| 1859 | multiclass AI_smla<string opc, PatFrag opnode> { |
Evan Cheng | eb4f52e | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 1860 | def BB : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc), |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1861 | IIC_iMAC16, !strconcat(opc, "bb"), "\t$dst, $a, $b, $acc", |
Evan Cheng | 34b12d2 | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 1862 | [(set GPR:$dst, (add GPR:$acc, |
| 1863 | (opnode (sext_inreg GPR:$a, i16), |
| 1864 | (sext_inreg GPR:$b, i16))))]>, |
Evan Cheng | eb4f52e | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 1865 | Requires<[IsARM, HasV5TE]> { |
| 1866 | let Inst{5} = 0; |
| 1867 | let Inst{6} = 0; |
| 1868 | } |
Raul Herbster | 37fb5b1 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 1869 | |
Evan Cheng | eb4f52e | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 1870 | def BT : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc), |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1871 | IIC_iMAC16, !strconcat(opc, "bt"), "\t$dst, $a, $b, $acc", |
Evan Cheng | 34b12d2 | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 1872 | [(set GPR:$dst, (add GPR:$acc, (opnode (sext_inreg GPR:$a, i16), |
Jim Grosbach | 80dc116 | 2010-02-16 21:23:02 +0000 | [diff] [blame] | 1873 | (sra GPR:$b, (i32 16)))))]>, |
Evan Cheng | eb4f52e | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 1874 | Requires<[IsARM, HasV5TE]> { |
| 1875 | let Inst{5} = 0; |
| 1876 | let Inst{6} = 1; |
| 1877 | } |
Raul Herbster | 37fb5b1 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 1878 | |
Evan Cheng | eb4f52e | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 1879 | def TB : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc), |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1880 | IIC_iMAC16, !strconcat(opc, "tb"), "\t$dst, $a, $b, $acc", |
Bob Wilson | 1c76d0e | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 1881 | [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, (i32 16)), |
Evan Cheng | 34b12d2 | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 1882 | (sext_inreg GPR:$b, i16))))]>, |
Evan Cheng | eb4f52e | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 1883 | Requires<[IsARM, HasV5TE]> { |
| 1884 | let Inst{5} = 1; |
| 1885 | let Inst{6} = 0; |
| 1886 | } |
Raul Herbster | 37fb5b1 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 1887 | |
Evan Cheng | eb4f52e | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 1888 | def TT : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc), |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1889 | IIC_iMAC16, !strconcat(opc, "tt"), "\t$dst, $a, $b, $acc", |
| 1890 | [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, (i32 16)), |
| 1891 | (sra GPR:$b, (i32 16)))))]>, |
Evan Cheng | eb4f52e | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 1892 | Requires<[IsARM, HasV5TE]> { |
| 1893 | let Inst{5} = 1; |
| 1894 | let Inst{6} = 1; |
| 1895 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1896 | |
Evan Cheng | eb4f52e | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 1897 | def WB : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc), |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1898 | IIC_iMAC16, !strconcat(opc, "wb"), "\t$dst, $a, $b, $acc", |
Evan Cheng | 34b12d2 | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 1899 | [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a, |
Bob Wilson | 1c76d0e | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 1900 | (sext_inreg GPR:$b, i16)), (i32 16))))]>, |
Evan Cheng | eb4f52e | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 1901 | Requires<[IsARM, HasV5TE]> { |
| 1902 | let Inst{5} = 0; |
| 1903 | let Inst{6} = 0; |
| 1904 | } |
Raul Herbster | 37fb5b1 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 1905 | |
Evan Cheng | eb4f52e | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 1906 | def WT : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc), |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1907 | IIC_iMAC16, !strconcat(opc, "wt"), "\t$dst, $a, $b, $acc", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1908 | [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a, |
Bob Wilson | 1c76d0e | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 1909 | (sra GPR:$b, (i32 16))), (i32 16))))]>, |
Evan Cheng | eb4f52e | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 1910 | Requires<[IsARM, HasV5TE]> { |
| 1911 | let Inst{5} = 0; |
| 1912 | let Inst{6} = 1; |
| 1913 | } |
Rafael Espindola | 70673a1 | 2006-10-18 16:20:57 +0000 | [diff] [blame] | 1914 | } |
Rafael Espindola | 5c2aa0a | 2006-09-08 12:47:03 +0000 | [diff] [blame] | 1915 | |
Raul Herbster | 37fb5b1 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 1916 | defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>; |
| 1917 | defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>; |
Rafael Espindola | 2718519 | 2006-09-29 21:20:16 +0000 | [diff] [blame] | 1918 | |
Johnny Chen | 83498e5 | 2010-02-12 21:59:23 +0000 | [diff] [blame] | 1919 | // Halfword multiply accumulate long: SMLAL<x><y> -- for disassembly only |
| 1920 | def SMLALBB : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b), |
| 1921 | IIC_iMAC64, "smlalbb", "\t$ldst, $hdst, $a, $b", |
| 1922 | [/* For disassembly only; pattern left blank */]>, |
| 1923 | Requires<[IsARM, HasV5TE]> { |
| 1924 | let Inst{5} = 0; |
| 1925 | let Inst{6} = 0; |
| 1926 | } |
| 1927 | |
| 1928 | def SMLALBT : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b), |
| 1929 | IIC_iMAC64, "smlalbt", "\t$ldst, $hdst, $a, $b", |
| 1930 | [/* For disassembly only; pattern left blank */]>, |
| 1931 | Requires<[IsARM, HasV5TE]> { |
| 1932 | let Inst{5} = 0; |
| 1933 | let Inst{6} = 1; |
| 1934 | } |
| 1935 | |
| 1936 | def SMLALTB : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b), |
| 1937 | IIC_iMAC64, "smlaltb", "\t$ldst, $hdst, $a, $b", |
| 1938 | [/* For disassembly only; pattern left blank */]>, |
| 1939 | Requires<[IsARM, HasV5TE]> { |
| 1940 | let Inst{5} = 1; |
| 1941 | let Inst{6} = 0; |
| 1942 | } |
| 1943 | |
| 1944 | def SMLALTT : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b), |
| 1945 | IIC_iMAC64, "smlaltt", "\t$ldst, $hdst, $a, $b", |
| 1946 | [/* For disassembly only; pattern left blank */]>, |
| 1947 | Requires<[IsARM, HasV5TE]> { |
| 1948 | let Inst{5} = 1; |
| 1949 | let Inst{6} = 1; |
| 1950 | } |
| 1951 | |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 1952 | // Helper class for AI_smld -- for disassembly only |
| 1953 | class AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops, |
| 1954 | InstrItinClass itin, string opc, string asm> |
| 1955 | : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> { |
| 1956 | let Inst{4} = 1; |
| 1957 | let Inst{5} = swap; |
| 1958 | let Inst{6} = sub; |
| 1959 | let Inst{7} = 0; |
| 1960 | let Inst{21-20} = 0b00; |
| 1961 | let Inst{22} = long; |
| 1962 | let Inst{27-23} = 0b01110; |
| 1963 | } |
| 1964 | |
| 1965 | multiclass AI_smld<bit sub, string opc> { |
| 1966 | |
| 1967 | def D : AMulDualI<0, sub, 0, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc), |
| 1968 | NoItinerary, !strconcat(opc, "d"), "\t$dst, $a, $b, $acc">; |
| 1969 | |
| 1970 | def DX : AMulDualI<0, sub, 1, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc), |
| 1971 | NoItinerary, !strconcat(opc, "dx"), "\t$dst, $a, $b, $acc">; |
| 1972 | |
| 1973 | def LD : AMulDualI<1, sub, 0, (outs GPR:$ldst,GPR:$hdst), (ins GPR:$a,GPR:$b), |
| 1974 | NoItinerary, !strconcat(opc, "ld"), "\t$ldst, $hdst, $a, $b">; |
| 1975 | |
| 1976 | def LDX : AMulDualI<1, sub, 1, (outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b), |
| 1977 | NoItinerary, !strconcat(opc, "ldx"),"\t$ldst, $hdst, $a, $b">; |
| 1978 | |
| 1979 | } |
| 1980 | |
| 1981 | defm SMLA : AI_smld<0, "smla">; |
| 1982 | defm SMLS : AI_smld<1, "smls">; |
| 1983 | |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 1984 | multiclass AI_sdml<bit sub, string opc> { |
| 1985 | |
| 1986 | def D : AMulDualI<0, sub, 0, (outs GPR:$dst), (ins GPR:$a, GPR:$b), |
| 1987 | NoItinerary, !strconcat(opc, "d"), "\t$dst, $a, $b"> { |
| 1988 | let Inst{15-12} = 0b1111; |
| 1989 | } |
| 1990 | |
| 1991 | def DX : AMulDualI<0, sub, 1, (outs GPR:$dst), (ins GPR:$a, GPR:$b), |
| 1992 | NoItinerary, !strconcat(opc, "dx"), "\t$dst, $a, $b"> { |
| 1993 | let Inst{15-12} = 0b1111; |
| 1994 | } |
| 1995 | |
| 1996 | } |
| 1997 | |
| 1998 | defm SMUA : AI_sdml<0, "smua">; |
| 1999 | defm SMUS : AI_sdml<1, "smus">; |
Rafael Espindola | 42b62f3 | 2006-10-13 13:14:59 +0000 | [diff] [blame] | 2000 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2001 | //===----------------------------------------------------------------------===// |
| 2002 | // Misc. Arithmetic Instructions. |
| 2003 | // |
Rafael Espindola | 0d9fe76 | 2006-10-10 16:33:47 +0000 | [diff] [blame] | 2004 | |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 2005 | def CLZ : AMiscA1I<0b000010110, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 2006 | "clz", "\t$dst, $src", |
Evan Cheng | 8b59db3 | 2008-11-07 01:41:35 +0000 | [diff] [blame] | 2007 | [(set GPR:$dst, (ctlz GPR:$src))]>, Requires<[IsARM, HasV5T]> { |
| 2008 | let Inst{7-4} = 0b0001; |
| 2009 | let Inst{11-8} = 0b1111; |
| 2010 | let Inst{19-16} = 0b1111; |
| 2011 | } |
Rafael Espindola | 199dd67 | 2006-10-17 13:13:23 +0000 | [diff] [blame] | 2012 | |
Jim Grosbach | 3482c80 | 2010-01-18 19:58:49 +0000 | [diff] [blame] | 2013 | def RBIT : AMiscA1I<0b01101111, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr, |
Evan Cheng | f609bb8 | 2010-01-19 00:44:15 +0000 | [diff] [blame] | 2014 | "rbit", "\t$dst, $src", |
| 2015 | [(set GPR:$dst, (ARMrbit GPR:$src))]>, |
| 2016 | Requires<[IsARM, HasV6T2]> { |
Jim Grosbach | 3482c80 | 2010-01-18 19:58:49 +0000 | [diff] [blame] | 2017 | let Inst{7-4} = 0b0011; |
| 2018 | let Inst{11-8} = 0b1111; |
| 2019 | let Inst{19-16} = 0b1111; |
| 2020 | } |
| 2021 | |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 2022 | def REV : AMiscA1I<0b01101011, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 2023 | "rev", "\t$dst, $src", |
Evan Cheng | 8b59db3 | 2008-11-07 01:41:35 +0000 | [diff] [blame] | 2024 | [(set GPR:$dst, (bswap GPR:$src))]>, Requires<[IsARM, HasV6]> { |
| 2025 | let Inst{7-4} = 0b0011; |
| 2026 | let Inst{11-8} = 0b1111; |
| 2027 | let Inst{19-16} = 0b1111; |
| 2028 | } |
Rafael Espindola | 199dd67 | 2006-10-17 13:13:23 +0000 | [diff] [blame] | 2029 | |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 2030 | def REV16 : AMiscA1I<0b01101011, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 2031 | "rev16", "\t$dst, $src", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2032 | [(set GPR:$dst, |
Bob Wilson | 1c76d0e | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 2033 | (or (and (srl GPR:$src, (i32 8)), 0xFF), |
| 2034 | (or (and (shl GPR:$src, (i32 8)), 0xFF00), |
| 2035 | (or (and (srl GPR:$src, (i32 8)), 0xFF0000), |
| 2036 | (and (shl GPR:$src, (i32 8)), 0xFF000000)))))]>, |
Evan Cheng | 8b59db3 | 2008-11-07 01:41:35 +0000 | [diff] [blame] | 2037 | Requires<[IsARM, HasV6]> { |
| 2038 | let Inst{7-4} = 0b1011; |
| 2039 | let Inst{11-8} = 0b1111; |
| 2040 | let Inst{19-16} = 0b1111; |
| 2041 | } |
Rafael Espindola | 2718519 | 2006-09-29 21:20:16 +0000 | [diff] [blame] | 2042 | |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 2043 | def REVSH : AMiscA1I<0b01101111, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 2044 | "revsh", "\t$dst, $src", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2045 | [(set GPR:$dst, |
| 2046 | (sext_inreg |
Bob Wilson | 1c76d0e | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 2047 | (or (srl (and GPR:$src, 0xFF00), (i32 8)), |
| 2048 | (shl GPR:$src, (i32 8))), i16))]>, |
Evan Cheng | 8b59db3 | 2008-11-07 01:41:35 +0000 | [diff] [blame] | 2049 | Requires<[IsARM, HasV6]> { |
| 2050 | let Inst{7-4} = 0b1011; |
| 2051 | let Inst{11-8} = 0b1111; |
| 2052 | let Inst{19-16} = 0b1111; |
| 2053 | } |
Rafael Espindola | 2718519 | 2006-09-29 21:20:16 +0000 | [diff] [blame] | 2054 | |
Evan Cheng | 8b59db3 | 2008-11-07 01:41:35 +0000 | [diff] [blame] | 2055 | def PKHBT : AMiscA1I<0b01101000, (outs GPR:$dst), |
| 2056 | (ins GPR:$src1, GPR:$src2, i32imm:$shamt), |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 2057 | IIC_iALUsi, "pkhbt", "\t$dst, $src1, $src2, LSL $shamt", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2058 | [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF), |
| 2059 | (and (shl GPR:$src2, (i32 imm:$shamt)), |
| 2060 | 0xFFFF0000)))]>, |
Evan Cheng | 8b59db3 | 2008-11-07 01:41:35 +0000 | [diff] [blame] | 2061 | Requires<[IsARM, HasV6]> { |
| 2062 | let Inst{6-4} = 0b001; |
| 2063 | } |
Rafael Espindola | 2718519 | 2006-09-29 21:20:16 +0000 | [diff] [blame] | 2064 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2065 | // Alternate cases for PKHBT where identities eliminate some nodes. |
| 2066 | def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF), (and GPR:$src2, 0xFFFF0000)), |
| 2067 | (PKHBT GPR:$src1, GPR:$src2, 0)>; |
| 2068 | def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF), (shl GPR:$src2, imm16_31:$shamt)), |
| 2069 | (PKHBT GPR:$src1, GPR:$src2, imm16_31:$shamt)>; |
Rafael Espindola | 9e071f0 | 2006-10-02 19:30:56 +0000 | [diff] [blame] | 2070 | |
Rafael Espindola | a284584 | 2006-10-05 16:48:49 +0000 | [diff] [blame] | 2071 | |
Evan Cheng | 8b59db3 | 2008-11-07 01:41:35 +0000 | [diff] [blame] | 2072 | def PKHTB : AMiscA1I<0b01101000, (outs GPR:$dst), |
| 2073 | (ins GPR:$src1, GPR:$src2, i32imm:$shamt), |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 2074 | IIC_iALUsi, "pkhtb", "\t$dst, $src1, $src2, ASR $shamt", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2075 | [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF0000), |
| 2076 | (and (sra GPR:$src2, imm16_31:$shamt), |
Evan Cheng | 8b59db3 | 2008-11-07 01:41:35 +0000 | [diff] [blame] | 2077 | 0xFFFF)))]>, Requires<[IsARM, HasV6]> { |
| 2078 | let Inst{6-4} = 0b101; |
| 2079 | } |
Rafael Espindola | 9e071f0 | 2006-10-02 19:30:56 +0000 | [diff] [blame] | 2080 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2081 | // Alternate cases for PKHTB where identities eliminate some nodes. Note that |
| 2082 | // a shift amount of 0 is *not legal* here, it is PKHBT instead. |
Bob Wilson | 1c76d0e | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 2083 | def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, (i32 16))), |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2084 | (PKHTB GPR:$src1, GPR:$src2, 16)>; |
| 2085 | def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), |
| 2086 | (and (srl GPR:$src2, imm1_15:$shamt), 0xFFFF)), |
| 2087 | (PKHTB GPR:$src1, GPR:$src2, imm1_15:$shamt)>; |
Rafael Espindola | b47e1d0 | 2006-10-10 18:55:14 +0000 | [diff] [blame] | 2088 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2089 | //===----------------------------------------------------------------------===// |
| 2090 | // Comparison Instructions... |
| 2091 | // |
Rafael Espindola | b47e1d0 | 2006-10-10 18:55:14 +0000 | [diff] [blame] | 2092 | |
Jim Grosbach | 2642196 | 2008-10-14 20:36:24 +0000 | [diff] [blame] | 2093 | defm CMP : AI1_cmp_irs<0b1010, "cmp", |
Evan Cheng | 0ff94f7 | 2007-08-07 01:37:15 +0000 | [diff] [blame] | 2094 | BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>; |
Jim Grosbach | d5d2bae | 2010-01-22 00:08:13 +0000 | [diff] [blame] | 2095 | //FIXME: Disable CMN, as CCodes are backwards from compare expectations |
| 2096 | // Compare-to-zero still works out, just not the relationals |
| 2097 | //defm CMN : AI1_cmp_irs<0b1011, "cmn", |
| 2098 | // BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>; |
Rafael Espindola | e5bbd6d | 2006-10-07 14:24:52 +0000 | [diff] [blame] | 2099 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2100 | // Note that TST/TEQ don't set all the same flags that CMP does! |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 2101 | defm TST : AI1_cmp_irs<0b1000, "tst", |
David Goodwin | c0309b4 | 2009-06-29 15:33:01 +0000 | [diff] [blame] | 2102 | BinOpFrag<(ARMcmpZ (and node:$LHS, node:$RHS), 0)>, 1>; |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 2103 | defm TEQ : AI1_cmp_irs<0b1001, "teq", |
David Goodwin | c0309b4 | 2009-06-29 15:33:01 +0000 | [diff] [blame] | 2104 | BinOpFrag<(ARMcmpZ (xor node:$LHS, node:$RHS), 0)>, 1>; |
Lauro Ramos Venancio | 9996663 | 2007-04-02 01:30:03 +0000 | [diff] [blame] | 2105 | |
David Goodwin | c0309b4 | 2009-06-29 15:33:01 +0000 | [diff] [blame] | 2106 | defm CMPz : AI1_cmp_irs<0b1010, "cmp", |
| 2107 | BinOpFrag<(ARMcmpZ node:$LHS, node:$RHS)>>; |
| 2108 | defm CMNz : AI1_cmp_irs<0b1011, "cmn", |
| 2109 | BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>; |
Evan Cheng | 2c614c5 | 2007-06-06 10:17:05 +0000 | [diff] [blame] | 2110 | |
Jim Grosbach | d5d2bae | 2010-01-22 00:08:13 +0000 | [diff] [blame] | 2111 | //def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm), |
| 2112 | // (CMNri GPR:$src, so_imm_neg:$imm)>; |
Lauro Ramos Venancio | 9996663 | 2007-04-02 01:30:03 +0000 | [diff] [blame] | 2113 | |
David Goodwin | c0309b4 | 2009-06-29 15:33:01 +0000 | [diff] [blame] | 2114 | def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm), |
Jim Grosbach | d5d2bae | 2010-01-22 00:08:13 +0000 | [diff] [blame] | 2115 | (CMNzri GPR:$src, so_imm_neg:$imm)>; |
Lauro Ramos Venancio | 9996663 | 2007-04-02 01:30:03 +0000 | [diff] [blame] | 2116 | |
Rafael Espindola | e5bbd6d | 2006-10-07 14:24:52 +0000 | [diff] [blame] | 2117 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2118 | // Conditional moves |
Evan Cheng | c85e832 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 2119 | // FIXME: should be able to write a pattern for ARMcmov, but can't use |
Jim Grosbach | 6417171 | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 2120 | // a two-value operand where a dag node expects two operands. :( |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 2121 | def MOVCCr : AI1<0b1101, (outs GPR:$dst), (ins GPR:$false, GPR:$true), DPFrm, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 2122 | IIC_iCMOVr, "mov", "\t$dst, $true", |
Evan Cheng | c85e832 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 2123 | [/*(set GPR:$dst, (ARMcmov GPR:$false, GPR:$true, imm:$cc, CCR:$ccr))*/]>, |
Bob Wilson | 8e86b51 | 2009-10-14 19:00:24 +0000 | [diff] [blame] | 2124 | RegConstraint<"$false = $dst">, UnaryDP { |
Johnny Chen | 0430152 | 2009-11-07 00:54:36 +0000 | [diff] [blame] | 2125 | let Inst{11-4} = 0b00000000; |
Bob Wilson | 8e86b51 | 2009-10-14 19:00:24 +0000 | [diff] [blame] | 2126 | let Inst{25} = 0; |
| 2127 | } |
Rafael Espindola | 493a7fc | 2006-10-10 20:38:57 +0000 | [diff] [blame] | 2128 | |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 2129 | def MOVCCs : AI1<0b1101, (outs GPR:$dst), |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 2130 | (ins GPR:$false, so_reg:$true), DPSoRegFrm, IIC_iCMOVsr, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 2131 | "mov", "\t$dst, $true", |
Evan Cheng | c85e832 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 2132 | [/*(set GPR:$dst, (ARMcmov GPR:$false, so_reg:$true, imm:$cc, CCR:$ccr))*/]>, |
Bob Wilson | 8e86b51 | 2009-10-14 19:00:24 +0000 | [diff] [blame] | 2133 | RegConstraint<"$false = $dst">, UnaryDP { |
Bob Wilson | 8e86b51 | 2009-10-14 19:00:24 +0000 | [diff] [blame] | 2134 | let Inst{25} = 0; |
| 2135 | } |
Rafael Espindola | 2dc0f2b | 2006-10-09 17:50:29 +0000 | [diff] [blame] | 2136 | |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 2137 | def MOVCCi : AI1<0b1101, (outs GPR:$dst), |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 2138 | (ins GPR:$false, so_imm:$true), DPFrm, IIC_iCMOVi, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 2139 | "mov", "\t$dst, $true", |
Evan Cheng | c85e832 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 2140 | [/*(set GPR:$dst, (ARMcmov GPR:$false, so_imm:$true, imm:$cc, CCR:$ccr))*/]>, |
Evan Cheng | 7995ef3 | 2009-09-09 01:47:07 +0000 | [diff] [blame] | 2141 | RegConstraint<"$false = $dst">, UnaryDP { |
Bob Wilson | 8e86b51 | 2009-10-14 19:00:24 +0000 | [diff] [blame] | 2142 | let Inst{25} = 1; |
Evan Cheng | 7995ef3 | 2009-09-09 01:47:07 +0000 | [diff] [blame] | 2143 | } |
Rafael Espindola | d9ae778 | 2006-10-07 13:46:42 +0000 | [diff] [blame] | 2144 | |
Jim Grosbach | 3728e96 | 2009-12-10 00:11:09 +0000 | [diff] [blame] | 2145 | //===----------------------------------------------------------------------===// |
| 2146 | // Atomic operations intrinsics |
| 2147 | // |
| 2148 | |
| 2149 | // memory barriers protect the atomic sequences |
Jim Grosbach | f6b2862 | 2009-12-14 18:31:20 +0000 | [diff] [blame] | 2150 | let hasSideEffects = 1 in { |
| 2151 | def Int_MemBarrierV7 : AInoP<(outs), (ins), |
Jim Grosbach | 3728e96 | 2009-12-10 00:11:09 +0000 | [diff] [blame] | 2152 | Pseudo, NoItinerary, |
| 2153 | "dmb", "", |
Jim Grosbach | 7c03dbd | 2009-12-14 21:24:16 +0000 | [diff] [blame] | 2154 | [(ARMMemBarrierV7)]>, |
Jim Grosbach | a623f5a | 2009-12-14 19:24:11 +0000 | [diff] [blame] | 2155 | Requires<[IsARM, HasV7]> { |
Jim Grosbach | cbd77d2 | 2009-12-10 18:35:32 +0000 | [diff] [blame] | 2156 | let Inst{31-4} = 0xf57ff05; |
| 2157 | // FIXME: add support for options other than a full system DMB |
Johnny Chen | fd6037d | 2010-02-18 00:19:08 +0000 | [diff] [blame] | 2158 | // See DMB disassembly-only variants below. |
Jim Grosbach | cbd77d2 | 2009-12-10 18:35:32 +0000 | [diff] [blame] | 2159 | let Inst{3-0} = 0b1111; |
| 2160 | } |
Jim Grosbach | 3728e96 | 2009-12-10 00:11:09 +0000 | [diff] [blame] | 2161 | |
Jim Grosbach | f6b2862 | 2009-12-14 18:31:20 +0000 | [diff] [blame] | 2162 | def Int_SyncBarrierV7 : AInoP<(outs), (ins), |
Jim Grosbach | 3728e96 | 2009-12-10 00:11:09 +0000 | [diff] [blame] | 2163 | Pseudo, NoItinerary, |
| 2164 | "dsb", "", |
Jim Grosbach | 7c03dbd | 2009-12-14 21:24:16 +0000 | [diff] [blame] | 2165 | [(ARMSyncBarrierV7)]>, |
Jim Grosbach | a623f5a | 2009-12-14 19:24:11 +0000 | [diff] [blame] | 2166 | Requires<[IsARM, HasV7]> { |
Jim Grosbach | cbd77d2 | 2009-12-10 18:35:32 +0000 | [diff] [blame] | 2167 | let Inst{31-4} = 0xf57ff04; |
| 2168 | // FIXME: add support for options other than a full system DSB |
Johnny Chen | fd6037d | 2010-02-18 00:19:08 +0000 | [diff] [blame] | 2169 | // See DSB disassembly-only variants below. |
Jim Grosbach | cbd77d2 | 2009-12-10 18:35:32 +0000 | [diff] [blame] | 2170 | let Inst{3-0} = 0b1111; |
| 2171 | } |
Jim Grosbach | 7c03dbd | 2009-12-14 21:24:16 +0000 | [diff] [blame] | 2172 | |
| 2173 | def Int_MemBarrierV6 : AInoP<(outs), (ins GPR:$zero), |
| 2174 | Pseudo, NoItinerary, |
| 2175 | "mcr", "\tp15, 0, $zero, c7, c10, 5", |
| 2176 | [(ARMMemBarrierV6 GPR:$zero)]>, |
| 2177 | Requires<[IsARM, HasV6]> { |
| 2178 | // FIXME: add support for options other than a full system DMB |
| 2179 | // FIXME: add encoding |
| 2180 | } |
| 2181 | |
| 2182 | def Int_SyncBarrierV6 : AInoP<(outs), (ins GPR:$zero), |
| 2183 | Pseudo, NoItinerary, |
Jim Grosbach | 80dd125 | 2009-12-14 21:33:32 +0000 | [diff] [blame] | 2184 | "mcr", "\tp15, 0, $zero, c7, c10, 4", |
Jim Grosbach | 7c03dbd | 2009-12-14 21:24:16 +0000 | [diff] [blame] | 2185 | [(ARMSyncBarrierV6 GPR:$zero)]>, |
| 2186 | Requires<[IsARM, HasV6]> { |
| 2187 | // FIXME: add support for options other than a full system DSB |
| 2188 | // FIXME: add encoding |
| 2189 | } |
Jim Grosbach | 3728e96 | 2009-12-10 00:11:09 +0000 | [diff] [blame] | 2190 | } |
Rafael Espindola | 4b20fbc | 2006-10-10 12:56:00 +0000 | [diff] [blame] | 2191 | |
Johnny Chen | fd6037d | 2010-02-18 00:19:08 +0000 | [diff] [blame] | 2192 | // Helper class for multiclass MemB -- for disassembly only |
| 2193 | class AMBI<string opc, string asm> |
| 2194 | : AInoP<(outs), (ins), MiscFrm, NoItinerary, opc, asm, |
| 2195 | [/* For disassembly only; pattern left blank */]>, |
| 2196 | Requires<[IsARM, HasV7]> { |
| 2197 | let Inst{31-20} = 0xf57; |
| 2198 | } |
| 2199 | |
| 2200 | multiclass MemB<bits<4> op7_4, string opc> { |
| 2201 | |
| 2202 | def st : AMBI<opc, "\tst"> { |
| 2203 | let Inst{7-4} = op7_4; |
| 2204 | let Inst{3-0} = 0b1110; |
| 2205 | } |
| 2206 | |
| 2207 | def ish : AMBI<opc, "\tish"> { |
| 2208 | let Inst{7-4} = op7_4; |
| 2209 | let Inst{3-0} = 0b1011; |
| 2210 | } |
| 2211 | |
| 2212 | def ishst : AMBI<opc, "\tishst"> { |
| 2213 | let Inst{7-4} = op7_4; |
| 2214 | let Inst{3-0} = 0b1010; |
| 2215 | } |
| 2216 | |
| 2217 | def nsh : AMBI<opc, "\tnsh"> { |
| 2218 | let Inst{7-4} = op7_4; |
| 2219 | let Inst{3-0} = 0b0111; |
| 2220 | } |
| 2221 | |
| 2222 | def nshst : AMBI<opc, "\tnshst"> { |
| 2223 | let Inst{7-4} = op7_4; |
| 2224 | let Inst{3-0} = 0b0110; |
| 2225 | } |
| 2226 | |
| 2227 | def osh : AMBI<opc, "\tosh"> { |
| 2228 | let Inst{7-4} = op7_4; |
| 2229 | let Inst{3-0} = 0b0011; |
| 2230 | } |
| 2231 | |
| 2232 | def oshst : AMBI<opc, "\toshst"> { |
| 2233 | let Inst{7-4} = op7_4; |
| 2234 | let Inst{3-0} = 0b0010; |
| 2235 | } |
| 2236 | } |
| 2237 | |
| 2238 | // These DMB variants are for disassembly only. |
| 2239 | defm DMB : MemB<0b0101, "dmb">; |
| 2240 | |
| 2241 | // These DSB variants are for disassembly only. |
| 2242 | defm DSB : MemB<0b0100, "dsb">; |
| 2243 | |
| 2244 | // ISB has only full system option -- for disassembly only |
| 2245 | def ISBsy : AMBI<"isb", ""> { |
| 2246 | let Inst{7-4} = 0b0110; |
| 2247 | let Inst{3-0} = 0b1111; |
| 2248 | } |
| 2249 | |
Jim Grosbach | 6686910 | 2009-12-11 18:52:41 +0000 | [diff] [blame] | 2250 | let usesCustomInserter = 1 in { |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 2251 | let Uses = [CPSR] in { |
| 2252 | def ATOMIC_LOAD_ADD_I8 : PseudoInst< |
| 2253 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
| 2254 | "${:comment} ATOMIC_LOAD_ADD_I8 PSEUDO!", |
| 2255 | [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>; |
| 2256 | def ATOMIC_LOAD_SUB_I8 : PseudoInst< |
| 2257 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
| 2258 | "${:comment} ATOMIC_LOAD_SUB_I8 PSEUDO!", |
| 2259 | [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>; |
| 2260 | def ATOMIC_LOAD_AND_I8 : PseudoInst< |
| 2261 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
| 2262 | "${:comment} ATOMIC_LOAD_AND_I8 PSEUDO!", |
| 2263 | [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>; |
| 2264 | def ATOMIC_LOAD_OR_I8 : PseudoInst< |
| 2265 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
| 2266 | "${:comment} ATOMIC_LOAD_OR_I8 PSEUDO!", |
| 2267 | [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>; |
| 2268 | def ATOMIC_LOAD_XOR_I8 : PseudoInst< |
| 2269 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
| 2270 | "${:comment} ATOMIC_LOAD_XOR_I8 PSEUDO!", |
| 2271 | [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>; |
| 2272 | def ATOMIC_LOAD_NAND_I8 : PseudoInst< |
| 2273 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
| 2274 | "${:comment} ATOMIC_LOAD_NAND_I8 PSEUDO!", |
| 2275 | [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>; |
| 2276 | def ATOMIC_LOAD_ADD_I16 : PseudoInst< |
| 2277 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
| 2278 | "${:comment} ATOMIC_LOAD_ADD_I16 PSEUDO!", |
| 2279 | [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>; |
| 2280 | def ATOMIC_LOAD_SUB_I16 : PseudoInst< |
| 2281 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
| 2282 | "${:comment} ATOMIC_LOAD_SUB_I16 PSEUDO!", |
| 2283 | [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>; |
| 2284 | def ATOMIC_LOAD_AND_I16 : PseudoInst< |
| 2285 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
| 2286 | "${:comment} ATOMIC_LOAD_AND_I16 PSEUDO!", |
| 2287 | [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>; |
| 2288 | def ATOMIC_LOAD_OR_I16 : PseudoInst< |
| 2289 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
| 2290 | "${:comment} ATOMIC_LOAD_OR_I16 PSEUDO!", |
| 2291 | [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>; |
| 2292 | def ATOMIC_LOAD_XOR_I16 : PseudoInst< |
| 2293 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
| 2294 | "${:comment} ATOMIC_LOAD_XOR_I16 PSEUDO!", |
| 2295 | [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>; |
| 2296 | def ATOMIC_LOAD_NAND_I16 : PseudoInst< |
| 2297 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
| 2298 | "${:comment} ATOMIC_LOAD_NAND_I16 PSEUDO!", |
| 2299 | [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>; |
| 2300 | def ATOMIC_LOAD_ADD_I32 : PseudoInst< |
| 2301 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
| 2302 | "${:comment} ATOMIC_LOAD_ADD_I32 PSEUDO!", |
| 2303 | [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>; |
| 2304 | def ATOMIC_LOAD_SUB_I32 : PseudoInst< |
| 2305 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
| 2306 | "${:comment} ATOMIC_LOAD_SUB_I32 PSEUDO!", |
| 2307 | [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>; |
| 2308 | def ATOMIC_LOAD_AND_I32 : PseudoInst< |
| 2309 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
| 2310 | "${:comment} ATOMIC_LOAD_AND_I32 PSEUDO!", |
| 2311 | [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>; |
| 2312 | def ATOMIC_LOAD_OR_I32 : PseudoInst< |
| 2313 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
| 2314 | "${:comment} ATOMIC_LOAD_OR_I32 PSEUDO!", |
| 2315 | [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>; |
| 2316 | def ATOMIC_LOAD_XOR_I32 : PseudoInst< |
| 2317 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
| 2318 | "${:comment} ATOMIC_LOAD_XOR_I32 PSEUDO!", |
| 2319 | [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>; |
| 2320 | def ATOMIC_LOAD_NAND_I32 : PseudoInst< |
| 2321 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
| 2322 | "${:comment} ATOMIC_LOAD_NAND_I32 PSEUDO!", |
| 2323 | [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>; |
| 2324 | |
| 2325 | def ATOMIC_SWAP_I8 : PseudoInst< |
| 2326 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary, |
| 2327 | "${:comment} ATOMIC_SWAP_I8 PSEUDO!", |
| 2328 | [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>; |
| 2329 | def ATOMIC_SWAP_I16 : PseudoInst< |
| 2330 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary, |
| 2331 | "${:comment} ATOMIC_SWAP_I16 PSEUDO!", |
| 2332 | [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>; |
| 2333 | def ATOMIC_SWAP_I32 : PseudoInst< |
| 2334 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary, |
| 2335 | "${:comment} ATOMIC_SWAP_I32 PSEUDO!", |
| 2336 | [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>; |
| 2337 | |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 2338 | def ATOMIC_CMP_SWAP_I8 : PseudoInst< |
| 2339 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary, |
| 2340 | "${:comment} ATOMIC_CMP_SWAP_I8 PSEUDO!", |
| 2341 | [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>; |
| 2342 | def ATOMIC_CMP_SWAP_I16 : PseudoInst< |
| 2343 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary, |
| 2344 | "${:comment} ATOMIC_CMP_SWAP_I16 PSEUDO!", |
| 2345 | [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>; |
| 2346 | def ATOMIC_CMP_SWAP_I32 : PseudoInst< |
| 2347 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary, |
| 2348 | "${:comment} ATOMIC_CMP_SWAP_I32 PSEUDO!", |
| 2349 | [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>; |
| 2350 | } |
Jim Grosbach | 5278eb8 | 2009-12-11 01:42:04 +0000 | [diff] [blame] | 2351 | } |
| 2352 | |
| 2353 | let mayLoad = 1 in { |
| 2354 | def LDREXB : AIldrex<0b10, (outs GPR:$dest), (ins GPR:$ptr), NoItinerary, |
| 2355 | "ldrexb", "\t$dest, [$ptr]", |
| 2356 | []>; |
| 2357 | def LDREXH : AIldrex<0b11, (outs GPR:$dest), (ins GPR:$ptr), NoItinerary, |
| 2358 | "ldrexh", "\t$dest, [$ptr]", |
| 2359 | []>; |
| 2360 | def LDREX : AIldrex<0b00, (outs GPR:$dest), (ins GPR:$ptr), NoItinerary, |
| 2361 | "ldrex", "\t$dest, [$ptr]", |
| 2362 | []>; |
Johnny Chen | c474796 | 2009-12-14 21:01:46 +0000 | [diff] [blame] | 2363 | def LDREXD : AIldrex<0b01, (outs GPR:$dest, GPR:$dest2), (ins GPR:$ptr), |
Jim Grosbach | d7d72d6 | 2009-12-14 17:02:55 +0000 | [diff] [blame] | 2364 | NoItinerary, |
| 2365 | "ldrexd", "\t$dest, $dest2, [$ptr]", |
| 2366 | []>; |
Jim Grosbach | 5278eb8 | 2009-12-11 01:42:04 +0000 | [diff] [blame] | 2367 | } |
| 2368 | |
Jim Grosbach | 587b072 | 2009-12-16 19:44:06 +0000 | [diff] [blame] | 2369 | let mayStore = 1, Constraints = "@earlyclobber $success" in { |
Jim Grosbach | 5278eb8 | 2009-12-11 01:42:04 +0000 | [diff] [blame] | 2370 | def STREXB : AIstrex<0b10, (outs GPR:$success), (ins GPR:$src, GPR:$ptr), |
Jim Grosbach | d7d72d6 | 2009-12-14 17:02:55 +0000 | [diff] [blame] | 2371 | NoItinerary, |
Jim Grosbach | 5278eb8 | 2009-12-11 01:42:04 +0000 | [diff] [blame] | 2372 | "strexb", "\t$success, $src, [$ptr]", |
| 2373 | []>; |
| 2374 | def STREXH : AIstrex<0b11, (outs GPR:$success), (ins GPR:$src, GPR:$ptr), |
| 2375 | NoItinerary, |
| 2376 | "strexh", "\t$success, $src, [$ptr]", |
| 2377 | []>; |
| 2378 | def STREX : AIstrex<0b00, (outs GPR:$success), (ins GPR:$src, GPR:$ptr), |
Jim Grosbach | d7d72d6 | 2009-12-14 17:02:55 +0000 | [diff] [blame] | 2379 | NoItinerary, |
Jim Grosbach | 5278eb8 | 2009-12-11 01:42:04 +0000 | [diff] [blame] | 2380 | "strex", "\t$success, $src, [$ptr]", |
| 2381 | []>; |
Johnny Chen | c474796 | 2009-12-14 21:01:46 +0000 | [diff] [blame] | 2382 | def STREXD : AIstrex<0b01, (outs GPR:$success), |
Jim Grosbach | d7d72d6 | 2009-12-14 17:02:55 +0000 | [diff] [blame] | 2383 | (ins GPR:$src, GPR:$src2, GPR:$ptr), |
| 2384 | NoItinerary, |
| 2385 | "strexd", "\t$success, $src, $src2, [$ptr]", |
| 2386 | []>; |
Jim Grosbach | 5278eb8 | 2009-12-11 01:42:04 +0000 | [diff] [blame] | 2387 | } |
| 2388 | |
Johnny Chen | b943627 | 2010-02-17 22:37:58 +0000 | [diff] [blame] | 2389 | // Clear-Exclusive is for disassembly only. |
| 2390 | def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex", |
| 2391 | [/* For disassembly only; pattern left blank */]>, |
| 2392 | Requires<[IsARM, HasV7]> { |
| 2393 | let Inst{31-20} = 0xf57; |
| 2394 | let Inst{7-4} = 0b0001; |
| 2395 | } |
| 2396 | |
Johnny Chen | b3e1bf5 | 2010-02-12 20:48:24 +0000 | [diff] [blame] | 2397 | // SWP/SWPB are deprecated in V6/V7 and for disassembly only. |
| 2398 | let mayLoad = 1 in { |
| 2399 | def SWP : AI<(outs GPR:$dst), (ins GPR:$src, GPR:$ptr), LdStExFrm, NoItinerary, |
| 2400 | "swp", "\t$dst, $src, [$ptr]", |
| 2401 | [/* For disassembly only; pattern left blank */]> { |
| 2402 | let Inst{27-23} = 0b00010; |
| 2403 | let Inst{22} = 0; // B = 0 |
| 2404 | let Inst{21-20} = 0b00; |
| 2405 | let Inst{7-4} = 0b1001; |
| 2406 | } |
| 2407 | |
| 2408 | def SWPB : AI<(outs GPR:$dst), (ins GPR:$src, GPR:$ptr), LdStExFrm, NoItinerary, |
| 2409 | "swpb", "\t$dst, $src, [$ptr]", |
| 2410 | [/* For disassembly only; pattern left blank */]> { |
| 2411 | let Inst{27-23} = 0b00010; |
| 2412 | let Inst{22} = 1; // B = 1 |
| 2413 | let Inst{21-20} = 0b00; |
| 2414 | let Inst{7-4} = 0b1001; |
| 2415 | } |
| 2416 | } |
| 2417 | |
Lauro Ramos Venancio | 64f4fa5 | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 2418 | //===----------------------------------------------------------------------===// |
| 2419 | // TLS Instructions |
| 2420 | // |
| 2421 | |
| 2422 | // __aeabi_read_tp preserves the registers r1-r3. |
Evan Cheng | 13ab020 | 2007-07-10 18:08:01 +0000 | [diff] [blame] | 2423 | let isCall = 1, |
| 2424 | Defs = [R0, R12, LR, CPSR] in { |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 2425 | def TPsoft : ABXI<0b1011, (outs), (ins), IIC_Br, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 2426 | "bl\t__aeabi_read_tp", |
Lauro Ramos Venancio | 64f4fa5 | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 2427 | [(set R0, ARMthread_pointer)]>; |
| 2428 | } |
Rafael Espindola | c01c87c | 2006-10-17 20:33:13 +0000 | [diff] [blame] | 2429 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2430 | //===----------------------------------------------------------------------===// |
Jim Grosbach | 0e0da73 | 2009-05-12 23:59:14 +0000 | [diff] [blame] | 2431 | // SJLJ Exception handling intrinsics |
Jim Grosbach | 1add659 | 2009-08-13 15:11:43 +0000 | [diff] [blame] | 2432 | // eh_sjlj_setjmp() is an instruction sequence to store the return |
Jim Grosbach | f957012 | 2009-05-14 00:46:35 +0000 | [diff] [blame] | 2433 | // address and save #0 in R0 for the non-longjmp case. |
Jim Grosbach | 0e0da73 | 2009-05-12 23:59:14 +0000 | [diff] [blame] | 2434 | // Since by its nature we may be coming from some other function to get |
| 2435 | // here, and we're using the stack frame for the containing function to |
| 2436 | // save/restore registers, we can't keep anything live in regs across |
Jim Grosbach | f957012 | 2009-05-14 00:46:35 +0000 | [diff] [blame] | 2437 | // the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon |
Jim Grosbach | 0e0da73 | 2009-05-12 23:59:14 +0000 | [diff] [blame] | 2438 | // when we get here from a longjmp(). We force everthing out of registers |
Jim Grosbach | f957012 | 2009-05-14 00:46:35 +0000 | [diff] [blame] | 2439 | // except for our own input by listing the relevant registers in Defs. By |
| 2440 | // doing so, we also cause the prologue/epilogue code to actively preserve |
| 2441 | // all of the callee-saved resgisters, which is exactly what we want. |
Jim Grosbach | a87ded2 | 2010-02-08 23:22:00 +0000 | [diff] [blame] | 2442 | // A constant value is passed in $val, and we use the location as a scratch. |
| 2443 | let Defs = |
Jim Grosbach | f35d216 | 2009-08-13 16:59:44 +0000 | [diff] [blame] | 2444 | [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, D0, |
| 2445 | D1, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15, |
Evan Cheng | 0531d04 | 2009-07-29 20:10:36 +0000 | [diff] [blame] | 2446 | D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26, D27, D28, D29, D30, |
Evan Cheng | 756da12 | 2009-07-22 06:46:53 +0000 | [diff] [blame] | 2447 | D31 ] in { |
Jim Grosbach | a87ded2 | 2010-02-08 23:22:00 +0000 | [diff] [blame] | 2448 | def Int_eh_sjlj_setjmp : XI<(outs), (ins GPR:$src, GPR:$val), |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 2449 | AddrModeNone, SizeSpecial, IndexModeNone, |
| 2450 | Pseudo, NoItinerary, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 2451 | "str\tsp, [$src, #+8] @ eh_setjmp begin\n\t" |
Jim Grosbach | a87ded2 | 2010-02-08 23:22:00 +0000 | [diff] [blame] | 2452 | "add\t$val, pc, #8\n\t" |
| 2453 | "str\t$val, [$src, #+4]\n\t" |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 2454 | "mov\tr0, #0\n\t" |
| 2455 | "add\tpc, pc, #0\n\t" |
| 2456 | "mov\tr0, #1 @ eh_setjmp end", "", |
Jim Grosbach | a87ded2 | 2010-02-08 23:22:00 +0000 | [diff] [blame] | 2457 | [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>; |
Jim Grosbach | 0e0da73 | 2009-05-12 23:59:14 +0000 | [diff] [blame] | 2458 | } |
| 2459 | |
| 2460 | //===----------------------------------------------------------------------===// |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2461 | // Non-Instruction Patterns |
| 2462 | // |
Rafael Espindola | 5aca927 | 2006-10-07 14:03:39 +0000 | [diff] [blame] | 2463 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2464 | // Large immediate handling. |
Rafael Espindola | 0505be0 | 2006-10-16 21:10:32 +0000 | [diff] [blame] | 2465 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2466 | // Two piece so_imms. |
Dan Gohman | d45eddd | 2007-06-26 00:48:07 +0000 | [diff] [blame] | 2467 | let isReMaterializable = 1 in |
Jim Grosbach | 6417171 | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 2468 | def MOVi2pieces : AI1x2<(outs GPR:$dst), (ins so_imm2part:$src), |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 2469 | Pseudo, IIC_iMOVi, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 2470 | "mov", "\t$dst, $src", |
Evan Cheng | 5adb66a | 2009-09-28 09:14:39 +0000 | [diff] [blame] | 2471 | [(set GPR:$dst, so_imm2part:$src)]>, |
| 2472 | Requires<[IsARM, NoV6T2]>; |
Rafael Espindola | f621abc | 2006-10-17 13:36:07 +0000 | [diff] [blame] | 2473 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2474 | def : ARMPat<(or GPR:$LHS, so_imm2part:$RHS), |
Evan Cheng | e7cbe41 | 2009-07-08 21:03:57 +0000 | [diff] [blame] | 2475 | (ORRri (ORRri GPR:$LHS, (so_imm2part_1 imm:$RHS)), |
| 2476 | (so_imm2part_2 imm:$RHS))>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2477 | def : ARMPat<(xor GPR:$LHS, so_imm2part:$RHS), |
Evan Cheng | e7cbe41 | 2009-07-08 21:03:57 +0000 | [diff] [blame] | 2478 | (EORri (EORri GPR:$LHS, (so_imm2part_1 imm:$RHS)), |
| 2479 | (so_imm2part_2 imm:$RHS))>; |
Jim Grosbach | 65b7f3a | 2009-10-21 20:44:34 +0000 | [diff] [blame] | 2480 | def : ARMPat<(add GPR:$LHS, so_imm2part:$RHS), |
| 2481 | (ADDri (ADDri GPR:$LHS, (so_imm2part_1 imm:$RHS)), |
| 2482 | (so_imm2part_2 imm:$RHS))>; |
Jim Grosbach | 15e6ef8 | 2009-11-23 20:35:53 +0000 | [diff] [blame] | 2483 | def : ARMPat<(add GPR:$LHS, so_neg_imm2part:$RHS), |
| 2484 | (SUBri (SUBri GPR:$LHS, (so_neg_imm2part_1 imm:$RHS)), |
| 2485 | (so_neg_imm2part_2 imm:$RHS))>; |
Rafael Espindola | f621abc | 2006-10-17 13:36:07 +0000 | [diff] [blame] | 2486 | |
Evan Cheng | 5adb66a | 2009-09-28 09:14:39 +0000 | [diff] [blame] | 2487 | // 32-bit immediate using movw + movt. |
Chris Lattner | 017d947 | 2009-10-20 00:40:56 +0000 | [diff] [blame] | 2488 | // This is a single pseudo instruction, the benefit is that it can be remat'd |
| 2489 | // as a single unit instead of having to handle reg inputs. |
| 2490 | // FIXME: Remove this when we can do generalized remat. |
Evan Cheng | 5adb66a | 2009-09-28 09:14:39 +0000 | [diff] [blame] | 2491 | let isReMaterializable = 1 in |
| 2492 | def MOVi32imm : AI1x2<(outs GPR:$dst), (ins i32imm:$src), Pseudo, IIC_iMOVi, |
Jim Grosbach | 80dc116 | 2010-02-16 21:23:02 +0000 | [diff] [blame] | 2493 | "movw", "\t$dst, ${src:lo16}\n\tmovt${p}\t$dst, ${src:hi16}", |
Evan Cheng | 5adb66a | 2009-09-28 09:14:39 +0000 | [diff] [blame] | 2494 | [(set GPR:$dst, (i32 imm:$src))]>, |
| 2495 | Requires<[IsARM, HasV6T2]>; |
Anton Korobeynikov | 6a2fa32 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 2496 | |
Anton Korobeynikov | 5cdc3a9 | 2009-11-24 00:44:37 +0000 | [diff] [blame] | 2497 | // ConstantPool, GlobalAddress, and JumpTable |
| 2498 | def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>, |
| 2499 | Requires<[IsARM, DontUseMovt]>; |
| 2500 | def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>; |
| 2501 | def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>, |
| 2502 | Requires<[IsARM, UseMovt]>; |
| 2503 | def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id), |
| 2504 | (LEApcrelJT tjumptable:$dst, imm:$id)>; |
| 2505 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2506 | // TODO: add,sub,and, 3-instr forms? |
Rafael Espindola | 0505be0 | 2006-10-16 21:10:32 +0000 | [diff] [blame] | 2507 | |
Rafael Espindola | 2435786 | 2006-10-19 17:05:03 +0000 | [diff] [blame] | 2508 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2509 | // Direct calls |
Bob Wilson | 54fc124 | 2009-06-22 21:01:46 +0000 | [diff] [blame] | 2510 | def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>, |
Evan Cheng | 20a2a0a | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 2511 | Requires<[IsARM, IsNotDarwin]>; |
Bob Wilson | 54fc124 | 2009-06-22 21:01:46 +0000 | [diff] [blame] | 2512 | def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>, |
Evan Cheng | 20a2a0a | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 2513 | Requires<[IsARM, IsDarwin]>; |
Rafael Espindola | 9dca7ad | 2006-11-01 14:13:27 +0000 | [diff] [blame] | 2514 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2515 | // zextload i1 -> zextload i8 |
| 2516 | def : ARMPat<(zextloadi1 addrmode2:$addr), (LDRB addrmode2:$addr)>; |
Lauro Ramos Venancio | a8f9f4a | 2006-12-26 19:30:42 +0000 | [diff] [blame] | 2517 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2518 | // extload -> zextload |
| 2519 | def : ARMPat<(extloadi1 addrmode2:$addr), (LDRB addrmode2:$addr)>; |
| 2520 | def : ARMPat<(extloadi8 addrmode2:$addr), (LDRB addrmode2:$addr)>; |
| 2521 | def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>; |
Rafael Espindola | 9dca7ad | 2006-11-01 14:13:27 +0000 | [diff] [blame] | 2522 | |
Evan Cheng | 83b5cf0 | 2008-11-05 23:22:34 +0000 | [diff] [blame] | 2523 | def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>; |
| 2524 | def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>; |
| 2525 | |
Evan Cheng | 34b12d2 | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 2526 | // smul* and smla* |
Bob Wilson | 1c76d0e | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 2527 | def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)), |
| 2528 | (sra (shl GPR:$b, (i32 16)), (i32 16))), |
Evan Cheng | 34b12d2 | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 2529 | (SMULBB GPR:$a, GPR:$b)>; |
| 2530 | def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b), |
| 2531 | (SMULBB GPR:$a, GPR:$b)>; |
Bob Wilson | 1c76d0e | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 2532 | def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)), |
| 2533 | (sra GPR:$b, (i32 16))), |
Evan Cheng | 34b12d2 | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 2534 | (SMULBT GPR:$a, GPR:$b)>; |
Bob Wilson | 1c76d0e | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 2535 | def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))), |
Evan Cheng | 34b12d2 | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 2536 | (SMULBT GPR:$a, GPR:$b)>; |
Bob Wilson | 1c76d0e | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 2537 | def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), |
| 2538 | (sra (shl GPR:$b, (i32 16)), (i32 16))), |
Evan Cheng | 34b12d2 | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 2539 | (SMULTB GPR:$a, GPR:$b)>; |
Bob Wilson | 1c76d0e | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 2540 | def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b), |
Evan Cheng | 34b12d2 | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 2541 | (SMULTB GPR:$a, GPR:$b)>; |
Bob Wilson | 1c76d0e | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 2542 | def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))), |
| 2543 | (i32 16)), |
Evan Cheng | 34b12d2 | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 2544 | (SMULWB GPR:$a, GPR:$b)>; |
Bob Wilson | 1c76d0e | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 2545 | def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)), |
Evan Cheng | 34b12d2 | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 2546 | (SMULWB GPR:$a, GPR:$b)>; |
| 2547 | |
| 2548 | def : ARMV5TEPat<(add GPR:$acc, |
Bob Wilson | 1c76d0e | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 2549 | (mul (sra (shl GPR:$a, (i32 16)), (i32 16)), |
| 2550 | (sra (shl GPR:$b, (i32 16)), (i32 16)))), |
Evan Cheng | 34b12d2 | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 2551 | (SMLABB GPR:$a, GPR:$b, GPR:$acc)>; |
| 2552 | def : ARMV5TEPat<(add GPR:$acc, |
| 2553 | (mul sext_16_node:$a, sext_16_node:$b)), |
| 2554 | (SMLABB GPR:$a, GPR:$b, GPR:$acc)>; |
| 2555 | def : ARMV5TEPat<(add GPR:$acc, |
Bob Wilson | 1c76d0e | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 2556 | (mul (sra (shl GPR:$a, (i32 16)), (i32 16)), |
| 2557 | (sra GPR:$b, (i32 16)))), |
Evan Cheng | 34b12d2 | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 2558 | (SMLABT GPR:$a, GPR:$b, GPR:$acc)>; |
| 2559 | def : ARMV5TEPat<(add GPR:$acc, |
Bob Wilson | 1c76d0e | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 2560 | (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))), |
Evan Cheng | 34b12d2 | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 2561 | (SMLABT GPR:$a, GPR:$b, GPR:$acc)>; |
| 2562 | def : ARMV5TEPat<(add GPR:$acc, |
Bob Wilson | 1c76d0e | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 2563 | (mul (sra GPR:$a, (i32 16)), |
| 2564 | (sra (shl GPR:$b, (i32 16)), (i32 16)))), |
Evan Cheng | 34b12d2 | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 2565 | (SMLATB GPR:$a, GPR:$b, GPR:$acc)>; |
| 2566 | def : ARMV5TEPat<(add GPR:$acc, |
Bob Wilson | 1c76d0e | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 2567 | (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)), |
Evan Cheng | 34b12d2 | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 2568 | (SMLATB GPR:$a, GPR:$b, GPR:$acc)>; |
| 2569 | def : ARMV5TEPat<(add GPR:$acc, |
Bob Wilson | 1c76d0e | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 2570 | (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))), |
| 2571 | (i32 16))), |
Evan Cheng | 34b12d2 | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 2572 | (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>; |
| 2573 | def : ARMV5TEPat<(add GPR:$acc, |
Bob Wilson | 1c76d0e | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 2574 | (sra (mul GPR:$a, sext_16_node:$b), (i32 16))), |
Evan Cheng | 34b12d2 | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 2575 | (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>; |
| 2576 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2577 | //===----------------------------------------------------------------------===// |
| 2578 | // Thumb Support |
| 2579 | // |
| 2580 | |
| 2581 | include "ARMInstrThumb.td" |
| 2582 | |
| 2583 | //===----------------------------------------------------------------------===// |
Anton Korobeynikov | 5223711 | 2009-06-17 18:13:58 +0000 | [diff] [blame] | 2584 | // Thumb2 Support |
| 2585 | // |
| 2586 | |
| 2587 | include "ARMInstrThumb2.td" |
| 2588 | |
| 2589 | //===----------------------------------------------------------------------===// |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2590 | // Floating Point Support |
| 2591 | // |
| 2592 | |
| 2593 | include "ARMInstrVFP.td" |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2594 | |
| 2595 | //===----------------------------------------------------------------------===// |
| 2596 | // Advanced SIMD (NEON) Support |
| 2597 | // |
| 2598 | |
| 2599 | include "ARMInstrNEON.td" |
Johnny Chen | 906d57f | 2010-02-12 01:44:23 +0000 | [diff] [blame] | 2600 | |
| 2601 | //===----------------------------------------------------------------------===// |
| 2602 | // Coprocessor Instructions. For disassembly only. |
| 2603 | // |
| 2604 | |
| 2605 | def CDP : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1, |
| 2606 | nohash_imm:$CRd, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2), |
| 2607 | NoItinerary, "cdp", "\tp$cop, $opc1, cr$CRd, cr$CRn, cr$CRm, $opc2", |
| 2608 | [/* For disassembly only; pattern left blank */]> { |
| 2609 | let Inst{4} = 0; |
| 2610 | } |
| 2611 | |
| 2612 | def CDP2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1, |
| 2613 | nohash_imm:$CRd, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2), |
| 2614 | NoItinerary, "cdp2\tp$cop, $opc1, cr$CRd, cr$CRn, cr$CRm, $opc2", |
| 2615 | [/* For disassembly only; pattern left blank */]> { |
| 2616 | let Inst{31-28} = 0b1111; |
| 2617 | let Inst{4} = 0; |
| 2618 | } |
| 2619 | |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 2620 | class ACI<dag oops, dag iops, string opc, string asm> |
| 2621 | : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, BrFrm, NoItinerary, |
| 2622 | opc, asm, "", [/* For disassembly only; pattern left blank */]> { |
| 2623 | let Inst{27-25} = 0b110; |
| 2624 | } |
| 2625 | |
| 2626 | multiclass LdStCop<bits<4> op31_28, bit load, string opc> { |
| 2627 | |
| 2628 | def _OFFSET : ACI<(outs), |
| 2629 | (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), |
| 2630 | opc, "\tp$cop, cr$CRd, $addr"> { |
| 2631 | let Inst{31-28} = op31_28; |
| 2632 | let Inst{24} = 1; // P = 1 |
| 2633 | let Inst{21} = 0; // W = 0 |
| 2634 | let Inst{22} = 0; // D = 0 |
| 2635 | let Inst{20} = load; |
| 2636 | } |
| 2637 | |
| 2638 | def _PRE : ACI<(outs), |
| 2639 | (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), |
| 2640 | opc, "\tp$cop, cr$CRd, $addr!"> { |
| 2641 | let Inst{31-28} = op31_28; |
| 2642 | let Inst{24} = 1; // P = 1 |
| 2643 | let Inst{21} = 1; // W = 1 |
| 2644 | let Inst{22} = 0; // D = 0 |
| 2645 | let Inst{20} = load; |
| 2646 | } |
| 2647 | |
| 2648 | def _POST : ACI<(outs), |
| 2649 | (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset), |
| 2650 | opc, "\tp$cop, cr$CRd, [$base], $offset"> { |
| 2651 | let Inst{31-28} = op31_28; |
| 2652 | let Inst{24} = 0; // P = 0 |
| 2653 | let Inst{21} = 1; // W = 1 |
| 2654 | let Inst{22} = 0; // D = 0 |
| 2655 | let Inst{20} = load; |
| 2656 | } |
| 2657 | |
| 2658 | def _OPTION : ACI<(outs), |
| 2659 | (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, i32imm:$option), |
| 2660 | opc, "\tp$cop, cr$CRd, [$base], $option"> { |
| 2661 | let Inst{31-28} = op31_28; |
| 2662 | let Inst{24} = 0; // P = 0 |
| 2663 | let Inst{23} = 1; // U = 1 |
| 2664 | let Inst{21} = 0; // W = 0 |
| 2665 | let Inst{22} = 0; // D = 0 |
| 2666 | let Inst{20} = load; |
| 2667 | } |
| 2668 | |
| 2669 | def L_OFFSET : ACI<(outs), |
| 2670 | (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), |
| 2671 | opc, "l\tp$cop, cr$CRd, $addr"> { |
| 2672 | let Inst{31-28} = op31_28; |
| 2673 | let Inst{24} = 1; // P = 1 |
| 2674 | let Inst{21} = 0; // W = 0 |
| 2675 | let Inst{22} = 1; // D = 1 |
| 2676 | let Inst{20} = load; |
| 2677 | } |
| 2678 | |
| 2679 | def L_PRE : ACI<(outs), |
| 2680 | (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), |
| 2681 | opc, "l\tp$cop, cr$CRd, $addr!"> { |
| 2682 | let Inst{31-28} = op31_28; |
| 2683 | let Inst{24} = 1; // P = 1 |
| 2684 | let Inst{21} = 1; // W = 1 |
| 2685 | let Inst{22} = 1; // D = 1 |
| 2686 | let Inst{20} = load; |
| 2687 | } |
| 2688 | |
| 2689 | def L_POST : ACI<(outs), |
| 2690 | (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset), |
| 2691 | opc, "l\tp$cop, cr$CRd, [$base], $offset"> { |
| 2692 | let Inst{31-28} = op31_28; |
| 2693 | let Inst{24} = 0; // P = 0 |
| 2694 | let Inst{21} = 1; // W = 1 |
| 2695 | let Inst{22} = 1; // D = 1 |
| 2696 | let Inst{20} = load; |
| 2697 | } |
| 2698 | |
| 2699 | def L_OPTION : ACI<(outs), |
| 2700 | (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, nohash_imm:$option), |
| 2701 | opc, "l\tp$cop, cr$CRd, [$base], $option"> { |
| 2702 | let Inst{31-28} = op31_28; |
| 2703 | let Inst{24} = 0; // P = 0 |
| 2704 | let Inst{23} = 1; // U = 1 |
| 2705 | let Inst{21} = 0; // W = 0 |
| 2706 | let Inst{22} = 1; // D = 1 |
| 2707 | let Inst{20} = load; |
| 2708 | } |
| 2709 | } |
| 2710 | |
| 2711 | defm LDC : LdStCop<{?,?,?,?}, 1, "ldc">; |
| 2712 | defm LDC2 : LdStCop<0b1111, 1, "ldc2">; |
| 2713 | defm STC : LdStCop<{?,?,?,?}, 0, "stc">; |
| 2714 | defm STC2 : LdStCop<0b1111, 0, "stc2">; |
| 2715 | |
Johnny Chen | 906d57f | 2010-02-12 01:44:23 +0000 | [diff] [blame] | 2716 | def MCR : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1, |
| 2717 | GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2), |
| 2718 | NoItinerary, "mcr", "\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2", |
| 2719 | [/* For disassembly only; pattern left blank */]> { |
| 2720 | let Inst{20} = 0; |
| 2721 | let Inst{4} = 1; |
| 2722 | } |
| 2723 | |
| 2724 | def MCR2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1, |
| 2725 | GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2), |
| 2726 | NoItinerary, "mcr2\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2", |
| 2727 | [/* For disassembly only; pattern left blank */]> { |
| 2728 | let Inst{31-28} = 0b1111; |
| 2729 | let Inst{20} = 0; |
| 2730 | let Inst{4} = 1; |
| 2731 | } |
| 2732 | |
| 2733 | def MRC : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1, |
| 2734 | GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2), |
| 2735 | NoItinerary, "mrc", "\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2", |
| 2736 | [/* For disassembly only; pattern left blank */]> { |
| 2737 | let Inst{20} = 1; |
| 2738 | let Inst{4} = 1; |
| 2739 | } |
| 2740 | |
| 2741 | def MRC2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1, |
| 2742 | GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2), |
| 2743 | NoItinerary, "mrc2\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2", |
| 2744 | [/* For disassembly only; pattern left blank */]> { |
| 2745 | let Inst{31-28} = 0b1111; |
| 2746 | let Inst{20} = 1; |
| 2747 | let Inst{4} = 1; |
| 2748 | } |
| 2749 | |
| 2750 | def MCRR : ABI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc, |
| 2751 | GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm), |
| 2752 | NoItinerary, "mcrr", "\tp$cop, $opc, $Rt, $Rt2, cr$CRm", |
| 2753 | [/* For disassembly only; pattern left blank */]> { |
| 2754 | let Inst{23-20} = 0b0100; |
| 2755 | } |
| 2756 | |
| 2757 | def MCRR2 : ABXI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc, |
| 2758 | GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm), |
| 2759 | NoItinerary, "mcrr2\tp$cop, $opc, $Rt, $Rt2, cr$CRm", |
| 2760 | [/* For disassembly only; pattern left blank */]> { |
| 2761 | let Inst{31-28} = 0b1111; |
| 2762 | let Inst{23-20} = 0b0100; |
| 2763 | } |
| 2764 | |
| 2765 | def MRRC : ABI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc, |
| 2766 | GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm), |
| 2767 | NoItinerary, "mrrc", "\tp$cop, $opc, $Rt, $Rt2, cr$CRm", |
| 2768 | [/* For disassembly only; pattern left blank */]> { |
| 2769 | let Inst{23-20} = 0b0101; |
| 2770 | } |
| 2771 | |
| 2772 | def MRRC2 : ABXI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc, |
| 2773 | GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm), |
| 2774 | NoItinerary, "mrrc2\tp$cop, $opc, $Rt, $Rt2, cr$CRm", |
| 2775 | [/* For disassembly only; pattern left blank */]> { |
| 2776 | let Inst{31-28} = 0b1111; |
| 2777 | let Inst{23-20} = 0b0101; |
| 2778 | } |
| 2779 | |
Johnny Chen | b98e160 | 2010-02-12 18:55:33 +0000 | [diff] [blame] | 2780 | //===----------------------------------------------------------------------===// |
| 2781 | // Move between special register and ARM core register -- for disassembly only |
| 2782 | // |
| 2783 | |
| 2784 | def MRS : ABI<0b0001,(outs GPR:$dst),(ins), NoItinerary, "mrs", "\t$dst, cpsr", |
| 2785 | [/* For disassembly only; pattern left blank */]> { |
| 2786 | let Inst{23-20} = 0b0000; |
| 2787 | let Inst{7-4} = 0b0000; |
| 2788 | } |
| 2789 | |
| 2790 | def MRSsys : ABI<0b0001,(outs GPR:$dst),(ins), NoItinerary,"mrs","\t$dst, spsr", |
| 2791 | [/* For disassembly only; pattern left blank */]> { |
| 2792 | let Inst{23-20} = 0b0100; |
| 2793 | let Inst{7-4} = 0b0000; |
| 2794 | } |
| 2795 | |
| 2796 | // FIXME: mask is ignored for the time being. |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 2797 | def MSR : ABI<0b0001,(outs),(ins GPR:$src), NoItinerary, "msr", "\tcpsr, $src", |
Johnny Chen | b98e160 | 2010-02-12 18:55:33 +0000 | [diff] [blame] | 2798 | [/* For disassembly only; pattern left blank */]> { |
| 2799 | let Inst{23-20} = 0b0010; |
| 2800 | let Inst{7-4} = 0b0000; |
| 2801 | } |
| 2802 | |
| 2803 | // FIXME: mask is ignored for the time being. |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 2804 | def MSRi : ABI<0b0011,(outs),(ins so_imm:$a), NoItinerary, "msr", "\tcpsr, $a", |
| 2805 | [/* For disassembly only; pattern left blank */]> { |
| 2806 | let Inst{23-20} = 0b0010; |
| 2807 | let Inst{7-4} = 0b0000; |
| 2808 | } |
| 2809 | |
| 2810 | // FIXME: mask is ignored for the time being. |
| 2811 | def MSRsys : ABI<0b0001,(outs),(ins GPR:$src),NoItinerary,"msr","\tspsr, $src", |
| 2812 | [/* For disassembly only; pattern left blank */]> { |
| 2813 | let Inst{23-20} = 0b0110; |
| 2814 | let Inst{7-4} = 0b0000; |
| 2815 | } |
| 2816 | |
| 2817 | // FIXME: mask is ignored for the time being. |
| 2818 | def MSRsysi : ABI<0b0011,(outs),(ins so_imm:$a),NoItinerary,"msr","\tspsr, $a", |
Johnny Chen | b98e160 | 2010-02-12 18:55:33 +0000 | [diff] [blame] | 2819 | [/* For disassembly only; pattern left blank */]> { |
| 2820 | let Inst{23-20} = 0b0110; |
| 2821 | let Inst{7-4} = 0b0000; |
| 2822 | } |