blob: 2ad915843699191b89fdba6f0061a3193cd2cb95 [file] [log] [blame]
Chris Lattnera3b8b5c2004-07-23 17:56:30 +00001//===-- LiveIntervalAnalysis.cpp - Live Interval Analysis -----------------===//
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the LiveInterval analysis pass which is used
11// by the Linear Scan Register allocator. This pass linearizes the
12// basic blocks of the function in DFS order and uses the
13// LiveVariables pass to conservatively compute live intervals for
14// each virtual and physical register.
15//
16//===----------------------------------------------------------------------===//
17
18#define DEBUG_TYPE "liveintervals"
Chris Lattner3c3fe462005-09-21 04:19:09 +000019#include "llvm/CodeGen/LiveIntervalAnalysis.h"
Misha Brukman08a6c762004-09-03 18:25:53 +000020#include "VirtRegMap.h"
Chris Lattner015959e2004-05-01 21:24:39 +000021#include "llvm/Value.h"
Dan Gohman6d69ba82008-07-25 00:02:30 +000022#include "llvm/Analysis/AliasAnalysis.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000023#include "llvm/CodeGen/LiveVariables.h"
24#include "llvm/CodeGen/MachineFrameInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000025#include "llvm/CodeGen/MachineInstr.h"
Evan Cheng2578ba22009-07-01 01:59:31 +000026#include "llvm/CodeGen/MachineInstrBuilder.h"
Evan Cheng22f07ff2007-12-11 02:09:15 +000027#include "llvm/CodeGen/MachineLoopInfo.h"
Dan Gohmanc76909a2009-09-25 20:36:54 +000028#include "llvm/CodeGen/MachineMemOperand.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000029#include "llvm/CodeGen/MachineRegisterInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000030#include "llvm/CodeGen/Passes.h"
Lang Hames233a60e2009-11-03 23:52:08 +000031#include "llvm/CodeGen/ProcessImplicitDefs.h"
Dan Gohman6f0d0242008-02-10 18:45:23 +000032#include "llvm/Target/TargetRegisterInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000033#include "llvm/Target/TargetInstrInfo.h"
34#include "llvm/Target/TargetMachine.h"
Owen Anderson95dad832008-10-07 20:22:28 +000035#include "llvm/Target/TargetOptions.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000036#include "llvm/Support/CommandLine.h"
37#include "llvm/Support/Debug.h"
Torok Edwin7d696d82009-07-11 13:10:19 +000038#include "llvm/Support/ErrorHandling.h"
39#include "llvm/Support/raw_ostream.h"
Evan Cheng2578ba22009-07-01 01:59:31 +000040#include "llvm/ADT/DepthFirstIterator.h"
41#include "llvm/ADT/SmallSet.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000042#include "llvm/ADT/Statistic.h"
43#include "llvm/ADT/STLExtras.h"
Alkis Evlogimenos20aa4742004-09-03 18:19:51 +000044#include <algorithm>
Lang Hamesf41538d2009-06-02 16:53:25 +000045#include <limits>
Jeff Cohen97af7512006-12-02 02:22:01 +000046#include <cmath>
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000047using namespace llvm;
48
Dan Gohman844731a2008-05-13 00:00:25 +000049// Hidden options for help debugging.
50static cl::opt<bool> DisableReMat("disable-rematerialization",
51 cl::init(false), cl::Hidden);
Evan Cheng81a03822007-11-17 00:40:40 +000052
Owen Andersonae339ba2008-08-19 00:17:30 +000053static cl::opt<bool> EnableFastSpilling("fast-spill",
54 cl::init(false), cl::Hidden);
55
Evan Cheng752195e2009-09-14 21:33:42 +000056STATISTIC(numIntervals , "Number of original intervals");
57STATISTIC(numFolds , "Number of loads/stores folded into instructions");
58STATISTIC(numSplits , "Number of intervals split");
Chris Lattnercd3245a2006-12-19 22:41:21 +000059
Devang Patel19974732007-05-03 01:11:54 +000060char LiveIntervals::ID = 0;
Dan Gohman844731a2008-05-13 00:00:25 +000061static RegisterPass<LiveIntervals> X("liveintervals", "Live Interval Analysis");
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000062
Chris Lattnerf7da2c72006-08-24 22:43:55 +000063void LiveIntervals::getAnalysisUsage(AnalysisUsage &AU) const {
Dan Gohman845012e2009-07-31 23:37:33 +000064 AU.setPreservesCFG();
Dan Gohman6d69ba82008-07-25 00:02:30 +000065 AU.addRequired<AliasAnalysis>();
66 AU.addPreserved<AliasAnalysis>();
David Greene25133302007-06-08 17:18:56 +000067 AU.addPreserved<LiveVariables>();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000068 AU.addRequired<LiveVariables>();
Bill Wendling67d65bb2008-01-04 20:54:55 +000069 AU.addPreservedID(MachineLoopInfoID);
70 AU.addPreservedID(MachineDominatorsID);
Owen Anderson95dad832008-10-07 20:22:28 +000071
72 if (!StrongPHIElim) {
73 AU.addPreservedID(PHIEliminationID);
74 AU.addRequiredID(PHIEliminationID);
75 }
76
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000077 AU.addRequiredID(TwoAddressInstructionPassID);
Lang Hames233a60e2009-11-03 23:52:08 +000078 AU.addPreserved<ProcessImplicitDefs>();
79 AU.addRequired<ProcessImplicitDefs>();
80 AU.addPreserved<SlotIndexes>();
81 AU.addRequiredTransitive<SlotIndexes>();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000082 MachineFunctionPass::getAnalysisUsage(AU);
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000083}
84
Chris Lattnerf7da2c72006-08-24 22:43:55 +000085void LiveIntervals::releaseMemory() {
Owen Anderson03857b22008-08-13 21:49:13 +000086 // Free the live intervals themselves.
Owen Anderson20e28392008-08-13 22:08:30 +000087 for (DenseMap<unsigned, LiveInterval*>::iterator I = r2iMap_.begin(),
Bob Wilsond6a6b3b2010-03-24 20:25:25 +000088 E = r2iMap_.end(); I != E; ++I)
Owen Anderson03857b22008-08-13 21:49:13 +000089 delete I->second;
90
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000091 r2iMap_.clear();
Lang Hamesffd13262009-07-09 03:57:02 +000092
Evan Chengdd199d22007-09-06 01:07:24 +000093 // Release VNInfo memroy regions after all VNInfo objects are dtor'd.
Benjamin Kramer991de142010-03-30 20:16:45 +000094 VNInfoAllocator.DestroyAll();
Evan Cheng752195e2009-09-14 21:33:42 +000095 while (!CloneMIs.empty()) {
96 MachineInstr *MI = CloneMIs.back();
97 CloneMIs.pop_back();
Evan Cheng1ed99222008-07-19 00:37:25 +000098 mf_->DeleteMachineInstr(MI);
99 }
Alkis Evlogimenos08cec002004-01-31 19:59:32 +0000100}
101
Owen Anderson80b3ce62008-05-28 20:54:50 +0000102/// runOnMachineFunction - Register allocate the whole function
103///
104bool LiveIntervals::runOnMachineFunction(MachineFunction &fn) {
105 mf_ = &fn;
106 mri_ = &mf_->getRegInfo();
107 tm_ = &fn.getTarget();
108 tri_ = tm_->getRegisterInfo();
109 tii_ = tm_->getInstrInfo();
Dan Gohman6d69ba82008-07-25 00:02:30 +0000110 aa_ = &getAnalysis<AliasAnalysis>();
Owen Anderson80b3ce62008-05-28 20:54:50 +0000111 lv_ = &getAnalysis<LiveVariables>();
Lang Hames233a60e2009-11-03 23:52:08 +0000112 indexes_ = &getAnalysis<SlotIndexes>();
Owen Anderson80b3ce62008-05-28 20:54:50 +0000113 allocatableRegs_ = tri_->getAllocatableSet(fn);
114
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000115 computeIntervals();
Alkis Evlogimenos843b1602004-02-15 10:24:21 +0000116
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000117 numIntervals += getNumIntervals();
118
Chris Lattner70ca3582004-09-30 15:59:17 +0000119 DEBUG(dump());
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000120 return true;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000121}
122
Chris Lattner70ca3582004-09-30 15:59:17 +0000123/// print - Implement the dump method.
Chris Lattner45cfe542009-08-23 06:03:38 +0000124void LiveIntervals::print(raw_ostream &OS, const Module* ) const {
Chris Lattner705e07f2009-08-23 03:41:05 +0000125 OS << "********** INTERVALS **********\n";
Chris Lattner8e7a7092005-07-27 23:03:38 +0000126 for (const_iterator I = begin(), E = end(); I != E; ++I) {
Chris Lattner705e07f2009-08-23 03:41:05 +0000127 I->second->print(OS, tri_);
128 OS << "\n";
Chris Lattner8e7a7092005-07-27 23:03:38 +0000129 }
Chris Lattner70ca3582004-09-30 15:59:17 +0000130
Evan Cheng752195e2009-09-14 21:33:42 +0000131 printInstrs(OS);
132}
133
134void LiveIntervals::printInstrs(raw_ostream &OS) const {
Chris Lattner705e07f2009-08-23 03:41:05 +0000135 OS << "********** MACHINEINSTRS **********\n";
136
Chris Lattner3380d5c2009-07-21 21:12:58 +0000137 for (MachineFunction::iterator mbbi = mf_->begin(), mbbe = mf_->end();
138 mbbi != mbbe; ++mbbi) {
Jakob Stoklund Olesen6cd81032009-11-20 18:54:59 +0000139 OS << "BB#" << mbbi->getNumber()
140 << ":\t\t# derived from " << mbbi->getName() << "\n";
Chris Lattner3380d5c2009-07-21 21:12:58 +0000141 for (MachineBasicBlock::iterator mii = mbbi->begin(),
142 mie = mbbi->end(); mii != mie; ++mii) {
Chris Lattner518bb532010-02-09 19:54:29 +0000143 if (mii->isDebugValue())
Evan Cheng4507f082010-03-16 21:51:27 +0000144 OS << " \t" << *mii;
Dale Johannesen1caedd02010-01-22 22:38:21 +0000145 else
146 OS << getInstructionIndex(mii) << '\t' << *mii;
Chris Lattner3380d5c2009-07-21 21:12:58 +0000147 }
148 }
Chris Lattner70ca3582004-09-30 15:59:17 +0000149}
150
Evan Cheng752195e2009-09-14 21:33:42 +0000151void LiveIntervals::dumpInstrs() const {
David Greene8a342292010-01-04 22:49:02 +0000152 printInstrs(dbgs());
Evan Cheng752195e2009-09-14 21:33:42 +0000153}
154
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000155bool LiveIntervals::conflictsWithPhysReg(const LiveInterval &li,
156 VirtRegMap &vrm, unsigned reg) {
157 // We don't handle fancy stuff crossing basic block boundaries
158 if (li.ranges.size() != 1)
159 return true;
160 const LiveRange &range = li.ranges.front();
161 SlotIndex idx = range.start.getBaseIndex();
162 SlotIndex end = range.end.getPrevSlot().getBaseIndex().getNextIndex();
Jakob Stoklund Olesenf4811a92009-12-03 20:49:10 +0000163
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000164 // Skip deleted instructions
165 MachineInstr *firstMI = getInstructionFromIndex(idx);
166 while (!firstMI && idx != end) {
167 idx = idx.getNextIndex();
168 firstMI = getInstructionFromIndex(idx);
169 }
170 if (!firstMI)
171 return false;
172
173 // Find last instruction in range
174 SlotIndex lastIdx = end.getPrevIndex();
175 MachineInstr *lastMI = getInstructionFromIndex(lastIdx);
176 while (!lastMI && lastIdx != idx) {
177 lastIdx = lastIdx.getPrevIndex();
178 lastMI = getInstructionFromIndex(lastIdx);
179 }
180 if (!lastMI)
181 return false;
182
183 // Range cannot cross basic block boundaries or terminators
184 MachineBasicBlock *MBB = firstMI->getParent();
185 if (MBB != lastMI->getParent() || lastMI->getDesc().isTerminator())
186 return true;
187
188 MachineBasicBlock::const_iterator E = lastMI;
189 ++E;
190 for (MachineBasicBlock::const_iterator I = firstMI; I != E; ++I) {
191 const MachineInstr &MI = *I;
192
193 // Allow copies to and from li.reg
194 unsigned SrcReg, DstReg, SrcSubReg, DstSubReg;
195 if (tii_->isMoveInstr(MI, SrcReg, DstReg, SrcSubReg, DstSubReg))
196 if (SrcReg == li.reg || DstReg == li.reg)
197 continue;
198
199 // Check for operands using reg
200 for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) {
201 const MachineOperand& mop = MI.getOperand(i);
202 if (!mop.isReg())
203 continue;
204 unsigned PhysReg = mop.getReg();
205 if (PhysReg == 0 || PhysReg == li.reg)
206 continue;
207 if (TargetRegisterInfo::isVirtualRegister(PhysReg)) {
208 if (!vrm.hasPhys(PhysReg))
Bill Wendlingdc492e02009-12-05 07:30:23 +0000209 continue;
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000210 PhysReg = vrm.getPhys(PhysReg);
Evan Chengc92da382007-11-03 07:20:12 +0000211 }
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000212 if (PhysReg && tri_->regsOverlap(PhysReg, reg))
213 return true;
Evan Chengc92da382007-11-03 07:20:12 +0000214 }
215 }
216
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000217 // No conflicts found.
Evan Chengc92da382007-11-03 07:20:12 +0000218 return false;
219}
220
Evan Cheng826cbac2010-03-11 08:20:21 +0000221/// conflictsWithSubPhysRegRef - Similar to conflictsWithPhysRegRef except
222/// it checks for sub-register reference and it can check use as well.
223bool LiveIntervals::conflictsWithSubPhysRegRef(LiveInterval &li,
Evan Cheng8f90b6e2009-01-07 02:08:57 +0000224 unsigned Reg, bool CheckUse,
225 SmallPtrSet<MachineInstr*,32> &JoinedCopies) {
226 for (LiveInterval::Ranges::const_iterator
227 I = li.ranges.begin(), E = li.ranges.end(); I != E; ++I) {
Lang Hames233a60e2009-11-03 23:52:08 +0000228 for (SlotIndex index = I->start.getBaseIndex(),
229 end = I->end.getPrevSlot().getBaseIndex().getNextIndex();
230 index != end;
231 index = index.getNextIndex()) {
Jakob Stoklund Olesenf4811a92009-12-03 20:49:10 +0000232 MachineInstr *MI = getInstructionFromIndex(index);
233 if (!MI)
234 continue; // skip deleted instructions
Evan Cheng8f90b6e2009-01-07 02:08:57 +0000235
236 if (JoinedCopies.count(MI))
237 continue;
238 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
239 MachineOperand& MO = MI->getOperand(i);
240 if (!MO.isReg())
241 continue;
242 if (MO.isUse() && !CheckUse)
243 continue;
244 unsigned PhysReg = MO.getReg();
245 if (PhysReg == 0 || TargetRegisterInfo::isVirtualRegister(PhysReg))
246 continue;
247 if (tri_->isSubRegister(Reg, PhysReg))
248 return true;
249 }
250 }
251 }
252
253 return false;
254}
255
Daniel Dunbar504f9a62009-09-15 20:31:12 +0000256#ifndef NDEBUG
Evan Cheng752195e2009-09-14 21:33:42 +0000257static void printRegName(unsigned reg, const TargetRegisterInfo* tri_) {
Dan Gohman6f0d0242008-02-10 18:45:23 +0000258 if (TargetRegisterInfo::isPhysicalRegister(reg))
David Greene8a342292010-01-04 22:49:02 +0000259 dbgs() << tri_->getName(reg);
Evan Cheng549f27d32007-08-13 23:45:17 +0000260 else
David Greene8a342292010-01-04 22:49:02 +0000261 dbgs() << "%reg" << reg;
Evan Cheng549f27d32007-08-13 23:45:17 +0000262}
Daniel Dunbar504f9a62009-09-15 20:31:12 +0000263#endif
Evan Cheng549f27d32007-08-13 23:45:17 +0000264
Evan Chengafff40a2010-05-04 20:26:52 +0000265static
Evan Cheng37499432010-05-05 18:27:40 +0000266bool MultipleDefsBySameMI(const MachineInstr &MI, unsigned MOIdx) {
Evan Chengafff40a2010-05-04 20:26:52 +0000267 unsigned Reg = MI.getOperand(MOIdx).getReg();
268 for (unsigned i = MOIdx+1, e = MI.getNumOperands(); i < e; ++i) {
269 const MachineOperand &MO = MI.getOperand(i);
270 if (!MO.isReg())
271 continue;
272 if (MO.getReg() == Reg && MO.isDef()) {
273 assert(MI.getOperand(MOIdx).getSubReg() != MO.getSubReg() &&
274 MI.getOperand(MOIdx).getSubReg() &&
275 MO.getSubReg());
276 return true;
277 }
278 }
279 return false;
280}
281
Evan Cheng37499432010-05-05 18:27:40 +0000282/// isPartialRedef - Return true if the specified def at the specific index is
283/// partially re-defining the specified live interval. A common case of this is
284/// a definition of the sub-register.
285bool LiveIntervals::isPartialRedef(SlotIndex MIIdx, MachineOperand &MO,
286 LiveInterval &interval) {
287 if (!MO.getSubReg() || MO.isEarlyClobber())
288 return false;
289
290 SlotIndex RedefIndex = MIIdx.getDefIndex();
291 const LiveRange *OldLR =
292 interval.getLiveRangeContaining(RedefIndex.getUseIndex());
293 if (OldLR->valno->isDefAccurate()) {
294 MachineInstr *DefMI = getInstructionFromIndex(OldLR->valno->def);
295 return DefMI->findRegisterDefOperandIdx(interval.reg) != -1;
296 }
297 return false;
298}
299
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000300void LiveIntervals::handleVirtualRegisterDef(MachineBasicBlock *mbb,
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000301 MachineBasicBlock::iterator mi,
Lang Hames233a60e2009-11-03 23:52:08 +0000302 SlotIndex MIIdx,
Lang Hames86511252009-09-04 20:41:11 +0000303 MachineOperand& MO,
Evan Chengef0732d2008-07-10 07:35:43 +0000304 unsigned MOIdx,
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000305 LiveInterval &interval) {
Bill Wendling8e6179f2009-08-22 20:18:03 +0000306 DEBUG({
David Greene8a342292010-01-04 22:49:02 +0000307 dbgs() << "\t\tregister: ";
Evan Cheng752195e2009-09-14 21:33:42 +0000308 printRegName(interval.reg, tri_);
Bill Wendling8e6179f2009-08-22 20:18:03 +0000309 });
Evan Cheng419852c2008-04-03 16:39:43 +0000310
Alkis Evlogimenos70651572004-08-04 09:46:56 +0000311 // Virtual registers may be defined multiple times (due to phi
312 // elimination and 2-addr elimination). Much of what we do only has to be
313 // done once for the vreg. We use an empty interval to detect the first
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000314 // time we see a vreg.
Evan Chengd129d732009-07-17 19:43:40 +0000315 LiveVariables::VarInfo& vi = lv_->getVarInfo(interval.reg);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000316 if (interval.empty()) {
317 // Get the Idx of the defining instructions.
Lang Hames233a60e2009-11-03 23:52:08 +0000318 SlotIndex defIndex = MIIdx.getDefIndex();
Dale Johannesen39faac22009-09-20 00:36:41 +0000319 // Earlyclobbers move back one, so that they overlap the live range
320 // of inputs.
Dale Johannesen86b49f82008-09-24 01:07:17 +0000321 if (MO.isEarlyClobber())
Lang Hames233a60e2009-11-03 23:52:08 +0000322 defIndex = MIIdx.getUseIndex();
Evan Chengc8d044e2008-02-15 18:24:29 +0000323 MachineInstr *CopyMI = NULL;
Evan Cheng04ee5a12009-01-20 19:12:24 +0000324 unsigned SrcReg, DstReg, SrcSubReg, DstSubReg;
Chris Lattner518bb532010-02-09 19:54:29 +0000325 if (mi->isExtractSubreg() || mi->isInsertSubreg() || mi->isSubregToReg() ||
Evan Cheng04ee5a12009-01-20 19:12:24 +0000326 tii_->isMoveInstr(*mi, SrcReg, DstReg, SrcSubReg, DstSubReg))
Evan Chengc8d044e2008-02-15 18:24:29 +0000327 CopyMI = mi;
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000328
Evan Cheng37499432010-05-05 18:27:40 +0000329 VNInfo *ValNo = interval.getNextValue(defIndex, CopyMI, true,
330 VNInfoAllocator);
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000331 assert(ValNo->id == 0 && "First value in interval is not 0?");
Chris Lattner7ac2d312004-07-24 02:59:07 +0000332
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000333 // Loop over all of the blocks that the vreg is defined in. There are
334 // two cases we have to handle here. The most common case is a vreg
335 // whose lifetime is contained within a basic block. In this case there
336 // will be a single kill, in MBB, which comes after the definition.
337 if (vi.Kills.size() == 1 && vi.Kills[0]->getParent() == mbb) {
338 // FIXME: what about dead vars?
Lang Hames233a60e2009-11-03 23:52:08 +0000339 SlotIndex killIdx;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000340 if (vi.Kills[0] != mi)
Lang Hames233a60e2009-11-03 23:52:08 +0000341 killIdx = getInstructionIndex(vi.Kills[0]).getDefIndex();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000342 else
Lang Hames233a60e2009-11-03 23:52:08 +0000343 killIdx = defIndex.getStoreIndex();
Chris Lattner6097d132004-07-19 02:15:56 +0000344
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000345 // If the kill happens after the definition, we have an intra-block
346 // live range.
347 if (killIdx > defIndex) {
Jeffrey Yasskin493a3d02009-05-26 18:27:15 +0000348 assert(vi.AliveBlocks.empty() &&
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000349 "Shouldn't be alive across any blocks!");
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000350 LiveRange LR(defIndex, killIdx, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000351 interval.addRange(LR);
David Greene8a342292010-01-04 22:49:02 +0000352 DEBUG(dbgs() << " +" << LR << "\n");
Lang Hames86511252009-09-04 20:41:11 +0000353 ValNo->addKill(killIdx);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000354 return;
355 }
Alkis Evlogimenosdd2cc652003-12-18 08:48:48 +0000356 }
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000357
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000358 // The other case we handle is when a virtual register lives to the end
359 // of the defining block, potentially live across some blocks, then is
360 // live into some number of blocks, but gets killed. Start by adding a
361 // range that goes from this definition to the end of the defining block.
Lang Hames74ab5ee2009-12-22 00:11:50 +0000362 LiveRange NewLR(defIndex, getMBBEndIdx(mbb), ValNo);
David Greene8a342292010-01-04 22:49:02 +0000363 DEBUG(dbgs() << " +" << NewLR);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000364 interval.addRange(NewLR);
365
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000366 bool PHIJoin = lv_->isPHIJoin(interval.reg);
367
368 if (PHIJoin) {
369 // A phi join register is killed at the end of the MBB and revived as a new
370 // valno in the killing blocks.
371 assert(vi.AliveBlocks.empty() && "Phi join can't pass through blocks");
372 DEBUG(dbgs() << " phi-join");
373 ValNo->addKill(indexes_->getTerminatorGap(mbb));
374 ValNo->setHasPHIKill(true);
375 } else {
376 // Iterate over all of the blocks that the variable is completely
377 // live in, adding [insrtIndex(begin), instrIndex(end)+4) to the
378 // live interval.
379 for (SparseBitVector<>::iterator I = vi.AliveBlocks.begin(),
380 E = vi.AliveBlocks.end(); I != E; ++I) {
381 MachineBasicBlock *aliveBlock = mf_->getBlockNumbered(*I);
382 LiveRange LR(getMBBStartIdx(aliveBlock), getMBBEndIdx(aliveBlock), ValNo);
383 interval.addRange(LR);
384 DEBUG(dbgs() << " +" << LR);
385 }
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000386 }
387
388 // Finally, this virtual register is live from the start of any killing
389 // block to the 'use' slot of the killing instruction.
390 for (unsigned i = 0, e = vi.Kills.size(); i != e; ++i) {
391 MachineInstr *Kill = vi.Kills[i];
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000392 SlotIndex Start = getMBBStartIdx(Kill->getParent());
393 SlotIndex killIdx = getInstructionIndex(Kill).getDefIndex();
394
395 // Create interval with one of a NEW value number. Note that this value
396 // number isn't actually defined by an instruction, weird huh? :)
397 if (PHIJoin) {
398 ValNo = interval.getNextValue(SlotIndex(Start, true), 0, false,
399 VNInfoAllocator);
400 ValNo->setIsPHIDef(true);
401 }
402 LiveRange LR(Start, killIdx, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000403 interval.addRange(LR);
Lang Hames86511252009-09-04 20:41:11 +0000404 ValNo->addKill(killIdx);
David Greene8a342292010-01-04 22:49:02 +0000405 DEBUG(dbgs() << " +" << LR);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000406 }
407
408 } else {
Evan Cheng37499432010-05-05 18:27:40 +0000409 if (MultipleDefsBySameMI(*mi, MOIdx))
Evan Chengafff40a2010-05-04 20:26:52 +0000410 // Mutple defs of the same virtual register by the same instruction. e.g.
411 // %reg1031:5<def>, %reg1031:6<def> = VLD1q16 %reg1024<kill>, ...
412 // This is likely due to elimination of REG_SEQUENCE instructions. Return
413 // here since there is nothing to do.
414 return;
415
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000416 // If this is the second time we see a virtual register definition, it
417 // must be due to phi elimination or two addr elimination. If this is
Evan Chengbf105c82006-11-03 03:04:46 +0000418 // the result of two address elimination, then the vreg is one of the
419 // def-and-use register operand.
Evan Cheng37499432010-05-05 18:27:40 +0000420
421 // It may also be partial redef like this:
422 // 80 %reg1041:6<def> = VSHRNv4i16 %reg1034<kill>, 12, pred:14, pred:%reg0
423 // 120 %reg1041:5<def> = VSHRNv4i16 %reg1039<kill>, 12, pred:14, pred:%reg0
424 bool PartReDef = isPartialRedef(MIIdx, MO, interval);
425 if (PartReDef || mi->isRegTiedToUseOperand(MOIdx)) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000426 // If this is a two-address definition, then we have already processed
427 // the live range. The only problem is that we didn't realize there
428 // are actually two values in the live interval. Because of this we
429 // need to take the LiveRegion that defines this register and split it
430 // into two values.
Evan Cheng37499432010-05-05 18:27:40 +0000431 // Two-address vregs should always only be redefined once. This means
432 // that at this point, there should be exactly one value number in it.
433 assert((PartReDef || interval.containsOneValue()) &&
434 "Unexpected 2-addr liveint!");
Evan Cheng623d3c12010-05-10 17:33:49 +0000435 SlotIndex DefIndex = interval.getValNumInfo(0)->def.getDefIndex();
Lang Hames233a60e2009-11-03 23:52:08 +0000436 SlotIndex RedefIndex = MIIdx.getDefIndex();
Evan Chengfb112882009-03-23 08:01:15 +0000437 if (MO.isEarlyClobber())
Lang Hames233a60e2009-11-03 23:52:08 +0000438 RedefIndex = MIIdx.getUseIndex();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000439
Lang Hames35f291d2009-09-12 03:34:03 +0000440 const LiveRange *OldLR =
Lang Hames233a60e2009-11-03 23:52:08 +0000441 interval.getLiveRangeContaining(RedefIndex.getUseIndex());
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000442 VNInfo *OldValNo = OldLR->valno;
Evan Cheng4f8ff162007-08-11 00:59:19 +0000443
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000444 // Delete the initial value, which should be short and continuous,
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000445 // because the 2-addr copy must be in the same MBB as the redef.
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000446 interval.removeRange(DefIndex, RedefIndex);
Alkis Evlogimenos70651572004-08-04 09:46:56 +0000447
Chris Lattner91725b72006-08-31 05:54:43 +0000448 // The new value number (#1) is defined by the instruction we claimed
449 // defined value #0.
Lang Hames52c1afc2009-08-10 23:43:28 +0000450 VNInfo *ValNo = interval.getNextValue(OldValNo->def, OldValNo->getCopy(),
Lang Hames857c4e02009-06-17 21:01:20 +0000451 false, // update at *
Evan Chengc8d044e2008-02-15 18:24:29 +0000452 VNInfoAllocator);
Lang Hames857c4e02009-06-17 21:01:20 +0000453 ValNo->setFlags(OldValNo->getFlags()); // * <- updating here
454
Chris Lattner91725b72006-08-31 05:54:43 +0000455 // Value#0 is now defined by the 2-addr instruction.
Evan Chengc8d044e2008-02-15 18:24:29 +0000456 OldValNo->def = RedefIndex;
Evan Chengad6c5a22010-05-17 01:47:47 +0000457 OldValNo->setCopy(0);
458
459 // A re-def may be a copy. e.g. %reg1030:6<def> = VMOVD %reg1026, ...
460 unsigned SrcReg, DstReg, SrcSubReg, DstSubReg;
461 if (PartReDef &&
462 tii_->isMoveInstr(*mi, SrcReg, DstReg, SrcSubReg, DstSubReg))
463 OldValNo->setCopy(&*mi);
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000464
465 // Add the new live interval which replaces the range for the input copy.
466 LiveRange LR(DefIndex, RedefIndex, ValNo);
David Greene8a342292010-01-04 22:49:02 +0000467 DEBUG(dbgs() << " replace range with " << LR);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000468 interval.addRange(LR);
Lang Hames86511252009-09-04 20:41:11 +0000469 ValNo->addKill(RedefIndex);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000470
471 // If this redefinition is dead, we need to add a dummy unit live
472 // range covering the def slot.
Owen Anderson6b098de2008-06-25 23:39:39 +0000473 if (MO.isDead())
Lang Hames233a60e2009-11-03 23:52:08 +0000474 interval.addRange(LiveRange(RedefIndex, RedefIndex.getStoreIndex(),
475 OldValNo));
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000476
Bill Wendling8e6179f2009-08-22 20:18:03 +0000477 DEBUG({
David Greene8a342292010-01-04 22:49:02 +0000478 dbgs() << " RESULT: ";
479 interval.print(dbgs(), tri_);
Bill Wendling8e6179f2009-08-22 20:18:03 +0000480 });
Evan Cheng37499432010-05-05 18:27:40 +0000481 } else if (lv_->isPHIJoin(interval.reg)) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000482 // In the case of PHI elimination, each variable definition is only
483 // live until the end of the block. We've already taken care of the
484 // rest of the live range.
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000485
Lang Hames233a60e2009-11-03 23:52:08 +0000486 SlotIndex defIndex = MIIdx.getDefIndex();
Evan Chengfb112882009-03-23 08:01:15 +0000487 if (MO.isEarlyClobber())
Lang Hames233a60e2009-11-03 23:52:08 +0000488 defIndex = MIIdx.getUseIndex();
Evan Cheng752195e2009-09-14 21:33:42 +0000489
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000490 VNInfo *ValNo;
Evan Chengc8d044e2008-02-15 18:24:29 +0000491 MachineInstr *CopyMI = NULL;
Evan Cheng04ee5a12009-01-20 19:12:24 +0000492 unsigned SrcReg, DstReg, SrcSubReg, DstSubReg;
Chris Lattner518bb532010-02-09 19:54:29 +0000493 if (mi->isExtractSubreg() || mi->isInsertSubreg() || mi->isSubregToReg()||
Evan Cheng04ee5a12009-01-20 19:12:24 +0000494 tii_->isMoveInstr(*mi, SrcReg, DstReg, SrcSubReg, DstSubReg))
Evan Chengc8d044e2008-02-15 18:24:29 +0000495 CopyMI = mi;
Lang Hames857c4e02009-06-17 21:01:20 +0000496 ValNo = interval.getNextValue(defIndex, CopyMI, true, VNInfoAllocator);
Chris Lattner91725b72006-08-31 05:54:43 +0000497
Lang Hames74ab5ee2009-12-22 00:11:50 +0000498 SlotIndex killIndex = getMBBEndIdx(mbb);
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000499 LiveRange LR(defIndex, killIndex, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000500 interval.addRange(LR);
Lang Hames233a60e2009-11-03 23:52:08 +0000501 ValNo->addKill(indexes_->getTerminatorGap(mbb));
Lang Hames857c4e02009-06-17 21:01:20 +0000502 ValNo->setHasPHIKill(true);
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000503 DEBUG(dbgs() << " phi-join +" << LR);
Evan Cheng37499432010-05-05 18:27:40 +0000504 } else {
505 llvm_unreachable("Multiply defined register");
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000506 }
507 }
508
David Greene8a342292010-01-04 22:49:02 +0000509 DEBUG(dbgs() << '\n');
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000510}
511
Chris Lattnerf35fef72004-07-23 21:24:19 +0000512void LiveIntervals::handlePhysicalRegisterDef(MachineBasicBlock *MBB,
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000513 MachineBasicBlock::iterator mi,
Lang Hames233a60e2009-11-03 23:52:08 +0000514 SlotIndex MIIdx,
Owen Anderson6b098de2008-06-25 23:39:39 +0000515 MachineOperand& MO,
Chris Lattner91725b72006-08-31 05:54:43 +0000516 LiveInterval &interval,
Evan Chengc8d044e2008-02-15 18:24:29 +0000517 MachineInstr *CopyMI) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000518 // A physical register cannot be live across basic block, so its
519 // lifetime must end somewhere in its defining basic block.
Bill Wendling8e6179f2009-08-22 20:18:03 +0000520 DEBUG({
David Greene8a342292010-01-04 22:49:02 +0000521 dbgs() << "\t\tregister: ";
Evan Cheng752195e2009-09-14 21:33:42 +0000522 printRegName(interval.reg, tri_);
Bill Wendling8e6179f2009-08-22 20:18:03 +0000523 });
Alkis Evlogimenos02ba13c2004-01-31 23:13:30 +0000524
Lang Hames233a60e2009-11-03 23:52:08 +0000525 SlotIndex baseIndex = MIIdx;
526 SlotIndex start = baseIndex.getDefIndex();
Dale Johannesen86b49f82008-09-24 01:07:17 +0000527 // Earlyclobbers move back one.
528 if (MO.isEarlyClobber())
Lang Hames233a60e2009-11-03 23:52:08 +0000529 start = MIIdx.getUseIndex();
530 SlotIndex end = start;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000531
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000532 // If it is not used after definition, it is considered dead at
533 // the instruction defining it. Hence its interval is:
534 // [defSlot(def), defSlot(def)+1)
Dale Johannesen39faac22009-09-20 00:36:41 +0000535 // For earlyclobbers, the defSlot was pushed back one; the extra
536 // advance below compensates.
Owen Anderson6b098de2008-06-25 23:39:39 +0000537 if (MO.isDead()) {
David Greene8a342292010-01-04 22:49:02 +0000538 DEBUG(dbgs() << " dead");
Lang Hames233a60e2009-11-03 23:52:08 +0000539 end = start.getStoreIndex();
Chris Lattnerab4b66d2005-08-23 22:51:41 +0000540 goto exit;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000541 }
542
543 // If it is not dead on definition, it must be killed by a
544 // subsequent instruction. Hence its interval is:
545 // [defSlot(def), useSlot(kill)+1)
Lang Hames233a60e2009-11-03 23:52:08 +0000546 baseIndex = baseIndex.getNextIndex();
Chris Lattner5ab6f5f2005-09-02 00:20:32 +0000547 while (++mi != MBB->end()) {
Lang Hames233a60e2009-11-03 23:52:08 +0000548
Dale Johannesenbd635202010-02-10 00:55:42 +0000549 if (mi->isDebugValue())
550 continue;
Lang Hames233a60e2009-11-03 23:52:08 +0000551 if (getInstructionFromIndex(baseIndex) == 0)
552 baseIndex = indexes_->getNextNonNullIndex(baseIndex);
553
Evan Cheng6130f662008-03-05 00:59:57 +0000554 if (mi->killsRegister(interval.reg, tri_)) {
David Greene8a342292010-01-04 22:49:02 +0000555 DEBUG(dbgs() << " killed");
Lang Hames233a60e2009-11-03 23:52:08 +0000556 end = baseIndex.getDefIndex();
Chris Lattnerab4b66d2005-08-23 22:51:41 +0000557 goto exit;
Evan Chengc45288e2009-04-27 20:42:46 +0000558 } else {
559 int DefIdx = mi->findRegisterDefOperandIdx(interval.reg, false, tri_);
560 if (DefIdx != -1) {
561 if (mi->isRegTiedToUseOperand(DefIdx)) {
562 // Two-address instruction.
Lang Hames233a60e2009-11-03 23:52:08 +0000563 end = baseIndex.getDefIndex();
Evan Chengc45288e2009-04-27 20:42:46 +0000564 } else {
565 // Another instruction redefines the register before it is ever read.
Dale Johannesenbd635202010-02-10 00:55:42 +0000566 // Then the register is essentially dead at the instruction that
567 // defines it. Hence its interval is:
Evan Chengc45288e2009-04-27 20:42:46 +0000568 // [defSlot(def), defSlot(def)+1)
David Greene8a342292010-01-04 22:49:02 +0000569 DEBUG(dbgs() << " dead");
Lang Hames233a60e2009-11-03 23:52:08 +0000570 end = start.getStoreIndex();
Evan Chengc45288e2009-04-27 20:42:46 +0000571 }
572 goto exit;
573 }
Alkis Evlogimenosaf254732004-01-13 22:26:14 +0000574 }
Owen Anderson7fbad272008-07-23 21:37:49 +0000575
Lang Hames233a60e2009-11-03 23:52:08 +0000576 baseIndex = baseIndex.getNextIndex();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000577 }
Chris Lattner5ab6f5f2005-09-02 00:20:32 +0000578
579 // The only case we should have a dead physreg here without a killing or
580 // instruction where we know it's dead is if it is live-in to the function
Evan Chengd521bc92009-04-27 17:36:47 +0000581 // and never used. Another possible case is the implicit use of the
582 // physical register has been deleted by two-address pass.
Lang Hames233a60e2009-11-03 23:52:08 +0000583 end = start.getStoreIndex();
Alkis Evlogimenos02ba13c2004-01-31 23:13:30 +0000584
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000585exit:
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000586 assert(start < end && "did not find end of interval?");
Chris Lattnerf768bba2005-03-09 23:05:19 +0000587
Evan Cheng24a3cc42007-04-25 07:30:23 +0000588 // Already exists? Extend old live interval.
589 LiveInterval::iterator OldLR = interval.FindLiveRangeContaining(start);
Evan Cheng5379f412008-12-19 20:58:01 +0000590 bool Extend = OldLR != interval.end();
591 VNInfo *ValNo = Extend
Lang Hames857c4e02009-06-17 21:01:20 +0000592 ? OldLR->valno : interval.getNextValue(start, CopyMI, true, VNInfoAllocator);
Evan Cheng5379f412008-12-19 20:58:01 +0000593 if (MO.isEarlyClobber() && Extend)
Lang Hames857c4e02009-06-17 21:01:20 +0000594 ValNo->setHasRedefByEC(true);
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000595 LiveRange LR(start, end, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000596 interval.addRange(LR);
Lang Hames86511252009-09-04 20:41:11 +0000597 LR.valno->addKill(end);
David Greene8a342292010-01-04 22:49:02 +0000598 DEBUG(dbgs() << " +" << LR << '\n');
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000599}
600
Chris Lattnerf35fef72004-07-23 21:24:19 +0000601void LiveIntervals::handleRegisterDef(MachineBasicBlock *MBB,
602 MachineBasicBlock::iterator MI,
Lang Hames233a60e2009-11-03 23:52:08 +0000603 SlotIndex MIIdx,
Evan Chengef0732d2008-07-10 07:35:43 +0000604 MachineOperand& MO,
605 unsigned MOIdx) {
Owen Anderson6b098de2008-06-25 23:39:39 +0000606 if (TargetRegisterInfo::isVirtualRegister(MO.getReg()))
Evan Chengef0732d2008-07-10 07:35:43 +0000607 handleVirtualRegisterDef(MBB, MI, MIIdx, MO, MOIdx,
Owen Anderson6b098de2008-06-25 23:39:39 +0000608 getOrCreateInterval(MO.getReg()));
609 else if (allocatableRegs_[MO.getReg()]) {
Evan Chengc8d044e2008-02-15 18:24:29 +0000610 MachineInstr *CopyMI = NULL;
Evan Cheng04ee5a12009-01-20 19:12:24 +0000611 unsigned SrcReg, DstReg, SrcSubReg, DstSubReg;
Chris Lattner518bb532010-02-09 19:54:29 +0000612 if (MI->isExtractSubreg() || MI->isInsertSubreg() || MI->isSubregToReg() ||
Evan Cheng04ee5a12009-01-20 19:12:24 +0000613 tii_->isMoveInstr(*MI, SrcReg, DstReg, SrcSubReg, DstSubReg))
Evan Chengc8d044e2008-02-15 18:24:29 +0000614 CopyMI = MI;
Evan Chengc45288e2009-04-27 20:42:46 +0000615 handlePhysicalRegisterDef(MBB, MI, MIIdx, MO,
Owen Anderson6b098de2008-06-25 23:39:39 +0000616 getOrCreateInterval(MO.getReg()), CopyMI);
Evan Cheng24a3cc42007-04-25 07:30:23 +0000617 // Def of a register also defines its sub-registers.
Owen Anderson6b098de2008-06-25 23:39:39 +0000618 for (const unsigned* AS = tri_->getSubRegisters(MO.getReg()); *AS; ++AS)
Evan Cheng6130f662008-03-05 00:59:57 +0000619 // If MI also modifies the sub-register explicitly, avoid processing it
620 // more than once. Do not pass in TRI here so it checks for exact match.
621 if (!MI->modifiesRegister(*AS))
Evan Chengc45288e2009-04-27 20:42:46 +0000622 handlePhysicalRegisterDef(MBB, MI, MIIdx, MO,
Owen Anderson6b098de2008-06-25 23:39:39 +0000623 getOrCreateInterval(*AS), 0);
Chris Lattnerf35fef72004-07-23 21:24:19 +0000624 }
Alkis Evlogimenos4d46e1e2004-01-31 14:37:41 +0000625}
626
Evan Chengb371f452007-02-19 21:49:54 +0000627void LiveIntervals::handleLiveInRegister(MachineBasicBlock *MBB,
Lang Hames233a60e2009-11-03 23:52:08 +0000628 SlotIndex MIIdx,
Evan Cheng24a3cc42007-04-25 07:30:23 +0000629 LiveInterval &interval, bool isAlias) {
Bill Wendling8e6179f2009-08-22 20:18:03 +0000630 DEBUG({
David Greene8a342292010-01-04 22:49:02 +0000631 dbgs() << "\t\tlivein register: ";
Evan Cheng752195e2009-09-14 21:33:42 +0000632 printRegName(interval.reg, tri_);
Bill Wendling8e6179f2009-08-22 20:18:03 +0000633 });
Evan Chengb371f452007-02-19 21:49:54 +0000634
635 // Look for kills, if it reaches a def before it's killed, then it shouldn't
636 // be considered a livein.
637 MachineBasicBlock::iterator mi = MBB->begin();
Evan Cheng4507f082010-03-16 21:51:27 +0000638 MachineBasicBlock::iterator E = MBB->end();
639 // Skip over DBG_VALUE at the start of the MBB.
640 if (mi != E && mi->isDebugValue()) {
641 while (++mi != E && mi->isDebugValue())
642 ;
643 if (mi == E)
644 // MBB is empty except for DBG_VALUE's.
645 return;
646 }
647
Lang Hames233a60e2009-11-03 23:52:08 +0000648 SlotIndex baseIndex = MIIdx;
649 SlotIndex start = baseIndex;
650 if (getInstructionFromIndex(baseIndex) == 0)
651 baseIndex = indexes_->getNextNonNullIndex(baseIndex);
652
653 SlotIndex end = baseIndex;
Evan Cheng0076c612009-03-05 03:34:26 +0000654 bool SeenDefUse = false;
Evan Chengb371f452007-02-19 21:49:54 +0000655
Dale Johannesenbd635202010-02-10 00:55:42 +0000656 while (mi != E) {
Dale Johannesen1d0aeab2010-02-10 01:31:26 +0000657 if (mi->killsRegister(interval.reg, tri_)) {
658 DEBUG(dbgs() << " killed");
659 end = baseIndex.getDefIndex();
660 SeenDefUse = true;
661 break;
662 } else if (mi->modifiesRegister(interval.reg, tri_)) {
663 // Another instruction redefines the register before it is ever read.
664 // Then the register is essentially dead at the instruction that defines
665 // it. Hence its interval is:
666 // [defSlot(def), defSlot(def)+1)
667 DEBUG(dbgs() << " dead");
668 end = start.getStoreIndex();
669 SeenDefUse = true;
670 break;
671 }
672
Evan Cheng4507f082010-03-16 21:51:27 +0000673 while (++mi != E && mi->isDebugValue())
674 // Skip over DBG_VALUE.
675 ;
676 if (mi != E)
Lang Hames233a60e2009-11-03 23:52:08 +0000677 baseIndex = indexes_->getNextNonNullIndex(baseIndex);
Evan Chengb371f452007-02-19 21:49:54 +0000678 }
679
Evan Cheng75611fb2007-06-27 01:16:36 +0000680 // Live-in register might not be used at all.
Evan Cheng0076c612009-03-05 03:34:26 +0000681 if (!SeenDefUse) {
Evan Cheng292da942007-06-27 18:47:28 +0000682 if (isAlias) {
David Greene8a342292010-01-04 22:49:02 +0000683 DEBUG(dbgs() << " dead");
Lang Hames233a60e2009-11-03 23:52:08 +0000684 end = MIIdx.getStoreIndex();
Evan Cheng292da942007-06-27 18:47:28 +0000685 } else {
David Greene8a342292010-01-04 22:49:02 +0000686 DEBUG(dbgs() << " live through");
Evan Cheng292da942007-06-27 18:47:28 +0000687 end = baseIndex;
688 }
Evan Cheng24a3cc42007-04-25 07:30:23 +0000689 }
690
Lang Hames10382fb2009-06-19 02:17:53 +0000691 VNInfo *vni =
Lang Hames233a60e2009-11-03 23:52:08 +0000692 interval.getNextValue(SlotIndex(getMBBStartIdx(MBB), true),
Lang Hames86511252009-09-04 20:41:11 +0000693 0, false, VNInfoAllocator);
Lang Hamesd21c3162009-06-18 22:01:47 +0000694 vni->setIsPHIDef(true);
695 LiveRange LR(start, end, vni);
Jakob Stoklund Olesen3de23e62009-11-07 01:58:40 +0000696
Jim Laskey9b25b8c2007-02-21 22:41:17 +0000697 interval.addRange(LR);
Lang Hames86511252009-09-04 20:41:11 +0000698 LR.valno->addKill(end);
David Greene8a342292010-01-04 22:49:02 +0000699 DEBUG(dbgs() << " +" << LR << '\n');
Evan Chengb371f452007-02-19 21:49:54 +0000700}
701
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000702/// computeIntervals - computes the live intervals for virtual
Alkis Evlogimenos4d46e1e2004-01-31 14:37:41 +0000703/// registers. for some ordering of the machine instructions [1,N] a
Alkis Evlogimenos08cec002004-01-31 19:59:32 +0000704/// live interval is an interval [i, j) where 1 <= i <= j < N for
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000705/// which a variable is live
Dale Johannesen91aac102008-09-17 21:13:11 +0000706void LiveIntervals::computeIntervals() {
David Greene8a342292010-01-04 22:49:02 +0000707 DEBUG(dbgs() << "********** COMPUTING LIVE INTERVALS **********\n"
Bill Wendling8e6179f2009-08-22 20:18:03 +0000708 << "********** Function: "
709 << ((Value*)mf_->getFunction())->getName() << '\n');
Evan Chengd129d732009-07-17 19:43:40 +0000710
711 SmallVector<unsigned, 8> UndefUses;
Chris Lattner428b92e2006-09-15 03:57:23 +0000712 for (MachineFunction::iterator MBBI = mf_->begin(), E = mf_->end();
713 MBBI != E; ++MBBI) {
714 MachineBasicBlock *MBB = MBBI;
Evan Cheng00a99a32010-02-06 09:07:11 +0000715 if (MBB->empty())
716 continue;
717
Owen Anderson134eb732008-09-21 20:43:24 +0000718 // Track the index of the current machine instr.
Lang Hames233a60e2009-11-03 23:52:08 +0000719 SlotIndex MIIndex = getMBBStartIdx(MBB);
Bob Wilsonad98f792010-05-03 21:38:11 +0000720 DEBUG(dbgs() << "BB#" << MBB->getNumber()
721 << ":\t\t# derived from " << MBB->getName() << "\n");
Alkis Evlogimenos6b4edba2003-12-21 20:19:10 +0000722
Dan Gohmancb406c22007-10-03 19:26:29 +0000723 // Create intervals for live-ins to this BB first.
Dan Gohman81bf03e2010-04-13 16:57:55 +0000724 for (MachineBasicBlock::livein_iterator LI = MBB->livein_begin(),
Dan Gohmancb406c22007-10-03 19:26:29 +0000725 LE = MBB->livein_end(); LI != LE; ++LI) {
726 handleLiveInRegister(MBB, MIIndex, getOrCreateInterval(*LI));
727 // Multiple live-ins can alias the same register.
Dan Gohman6f0d0242008-02-10 18:45:23 +0000728 for (const unsigned* AS = tri_->getSubRegisters(*LI); *AS; ++AS)
Dan Gohmancb406c22007-10-03 19:26:29 +0000729 if (!hasInterval(*AS))
730 handleLiveInRegister(MBB, MIIndex, getOrCreateInterval(*AS),
731 true);
Chris Lattnerdffb2e82006-09-04 18:27:40 +0000732 }
733
Owen Anderson99500ae2008-09-15 22:00:38 +0000734 // Skip over empty initial indices.
Lang Hames233a60e2009-11-03 23:52:08 +0000735 if (getInstructionFromIndex(MIIndex) == 0)
736 MIIndex = indexes_->getNextNonNullIndex(MIIndex);
Owen Anderson99500ae2008-09-15 22:00:38 +0000737
Dale Johannesen1caedd02010-01-22 22:38:21 +0000738 for (MachineBasicBlock::iterator MI = MBB->begin(), miEnd = MBB->end();
739 MI != miEnd; ++MI) {
David Greene8a342292010-01-04 22:49:02 +0000740 DEBUG(dbgs() << MIIndex << "\t" << *MI);
Chris Lattner518bb532010-02-09 19:54:29 +0000741 if (MI->isDebugValue())
Dale Johannesen1caedd02010-01-22 22:38:21 +0000742 continue;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000743
Evan Cheng438f7bc2006-11-10 08:43:01 +0000744 // Handle defs.
Chris Lattner428b92e2006-09-15 03:57:23 +0000745 for (int i = MI->getNumOperands() - 1; i >= 0; --i) {
746 MachineOperand &MO = MI->getOperand(i);
Evan Chengd129d732009-07-17 19:43:40 +0000747 if (!MO.isReg() || !MO.getReg())
748 continue;
749
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000750 // handle register defs - build intervals
Evan Chengd129d732009-07-17 19:43:40 +0000751 if (MO.isDef())
Evan Chengef0732d2008-07-10 07:35:43 +0000752 handleRegisterDef(MBB, MI, MIIndex, MO, i);
Evan Chengd129d732009-07-17 19:43:40 +0000753 else if (MO.isUndef())
754 UndefUses.push_back(MO.getReg());
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000755 }
Owen Anderson7fbad272008-07-23 21:37:49 +0000756
Lang Hames233a60e2009-11-03 23:52:08 +0000757 // Move to the next instr slot.
758 MIIndex = indexes_->getNextNonNullIndex(MIIndex);
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000759 }
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000760 }
Evan Chengd129d732009-07-17 19:43:40 +0000761
762 // Create empty intervals for registers defined by implicit_def's (except
763 // for those implicit_def that define values which are liveout of their
764 // blocks.
765 for (unsigned i = 0, e = UndefUses.size(); i != e; ++i) {
766 unsigned UndefReg = UndefUses[i];
767 (void)getOrCreateInterval(UndefReg);
768 }
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000769}
Alkis Evlogimenosb27ef242003-12-05 10:38:28 +0000770
Owen Anderson03857b22008-08-13 21:49:13 +0000771LiveInterval* LiveIntervals::createInterval(unsigned reg) {
Evan Cheng0a1fcce2009-02-08 11:04:35 +0000772 float Weight = TargetRegisterInfo::isPhysicalRegister(reg) ? HUGE_VALF : 0.0F;
Owen Anderson03857b22008-08-13 21:49:13 +0000773 return new LiveInterval(reg, Weight);
Alkis Evlogimenos9a8b4902004-04-09 18:07:57 +0000774}
Evan Chengf2fbca62007-11-12 06:35:08 +0000775
Evan Cheng0a1fcce2009-02-08 11:04:35 +0000776/// dupInterval - Duplicate a live interval. The caller is responsible for
777/// managing the allocated memory.
778LiveInterval* LiveIntervals::dupInterval(LiveInterval *li) {
779 LiveInterval *NewLI = createInterval(li->reg);
Evan Cheng90f95f82009-06-14 20:22:55 +0000780 NewLI->Copy(*li, mri_, getVNInfoAllocator());
Evan Cheng0a1fcce2009-02-08 11:04:35 +0000781 return NewLI;
782}
783
Evan Chengc8d044e2008-02-15 18:24:29 +0000784/// getVNInfoSourceReg - Helper function that parses the specified VNInfo
785/// copy field and returns the source register that defines it.
786unsigned LiveIntervals::getVNInfoSourceReg(const VNInfo *VNI) const {
Lang Hames52c1afc2009-08-10 23:43:28 +0000787 if (!VNI->getCopy())
Evan Chengc8d044e2008-02-15 18:24:29 +0000788 return 0;
789
Chris Lattner518bb532010-02-09 19:54:29 +0000790 if (VNI->getCopy()->isExtractSubreg()) {
Evan Cheng8f90b6e2009-01-07 02:08:57 +0000791 // If it's extracting out of a physical register, return the sub-register.
Lang Hames52c1afc2009-08-10 23:43:28 +0000792 unsigned Reg = VNI->getCopy()->getOperand(1).getReg();
Evan Chengac948632009-12-11 06:01:00 +0000793 if (TargetRegisterInfo::isPhysicalRegister(Reg)) {
794 unsigned SrcSubReg = VNI->getCopy()->getOperand(2).getImm();
795 unsigned DstSubReg = VNI->getCopy()->getOperand(0).getSubReg();
796 if (SrcSubReg == DstSubReg)
797 // %reg1034:3<def> = EXTRACT_SUBREG %EDX, 3
798 // reg1034 can still be coalesced to EDX.
799 return Reg;
800 assert(DstSubReg == 0);
Lang Hames52c1afc2009-08-10 23:43:28 +0000801 Reg = tri_->getSubReg(Reg, VNI->getCopy()->getOperand(2).getImm());
Evan Chengac948632009-12-11 06:01:00 +0000802 }
Evan Cheng8f90b6e2009-01-07 02:08:57 +0000803 return Reg;
Chris Lattner518bb532010-02-09 19:54:29 +0000804 } else if (VNI->getCopy()->isInsertSubreg() ||
805 VNI->getCopy()->isSubregToReg())
Lang Hames52c1afc2009-08-10 23:43:28 +0000806 return VNI->getCopy()->getOperand(2).getReg();
Evan Cheng8f90b6e2009-01-07 02:08:57 +0000807
Evan Cheng04ee5a12009-01-20 19:12:24 +0000808 unsigned SrcReg, DstReg, SrcSubReg, DstSubReg;
Lang Hames52c1afc2009-08-10 23:43:28 +0000809 if (tii_->isMoveInstr(*VNI->getCopy(), SrcReg, DstReg, SrcSubReg, DstSubReg))
Evan Chengc8d044e2008-02-15 18:24:29 +0000810 return SrcReg;
Torok Edwinc23197a2009-07-14 16:55:14 +0000811 llvm_unreachable("Unrecognized copy instruction!");
Evan Chengc8d044e2008-02-15 18:24:29 +0000812 return 0;
813}
Evan Chengf2fbca62007-11-12 06:35:08 +0000814
815//===----------------------------------------------------------------------===//
816// Register allocator hooks.
817//
818
Evan Chengd70dbb52008-02-22 09:24:50 +0000819/// getReMatImplicitUse - If the remat definition MI has one (for now, we only
820/// allow one) virtual register operand, then its uses are implicitly using
821/// the register. Returns the virtual register.
822unsigned LiveIntervals::getReMatImplicitUse(const LiveInterval &li,
823 MachineInstr *MI) const {
824 unsigned RegOp = 0;
825 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
826 MachineOperand &MO = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +0000827 if (!MO.isReg() || !MO.isUse())
Evan Chengd70dbb52008-02-22 09:24:50 +0000828 continue;
829 unsigned Reg = MO.getReg();
830 if (Reg == 0 || Reg == li.reg)
831 continue;
Chris Lattner1873d0c2009-06-27 04:06:41 +0000832
833 if (TargetRegisterInfo::isPhysicalRegister(Reg) &&
834 !allocatableRegs_[Reg])
835 continue;
Evan Chengd70dbb52008-02-22 09:24:50 +0000836 // FIXME: For now, only remat MI with at most one register operand.
837 assert(!RegOp &&
838 "Can't rematerialize instruction with multiple register operand!");
839 RegOp = MO.getReg();
Dan Gohman6d69ba82008-07-25 00:02:30 +0000840#ifndef NDEBUG
Evan Chengd70dbb52008-02-22 09:24:50 +0000841 break;
Dan Gohman6d69ba82008-07-25 00:02:30 +0000842#endif
Evan Chengd70dbb52008-02-22 09:24:50 +0000843 }
844 return RegOp;
845}
846
847/// isValNoAvailableAt - Return true if the val# of the specified interval
848/// which reaches the given instruction also reaches the specified use index.
849bool LiveIntervals::isValNoAvailableAt(const LiveInterval &li, MachineInstr *MI,
Lang Hames233a60e2009-11-03 23:52:08 +0000850 SlotIndex UseIdx) const {
851 SlotIndex Index = getInstructionIndex(MI);
Evan Chengd70dbb52008-02-22 09:24:50 +0000852 VNInfo *ValNo = li.FindLiveRangeContaining(Index)->valno;
853 LiveInterval::const_iterator UI = li.FindLiveRangeContaining(UseIdx);
854 return UI != li.end() && UI->valno == ValNo;
855}
856
Evan Chengf2fbca62007-11-12 06:35:08 +0000857/// isReMaterializable - Returns true if the definition MI of the specified
858/// val# of the specified interval is re-materializable.
859bool LiveIntervals::isReMaterializable(const LiveInterval &li,
Evan Cheng5ef3a042007-12-06 00:01:56 +0000860 const VNInfo *ValNo, MachineInstr *MI,
Evan Chengdc377862008-09-30 15:44:16 +0000861 SmallVectorImpl<LiveInterval*> &SpillIs,
Evan Cheng5ef3a042007-12-06 00:01:56 +0000862 bool &isLoad) {
Evan Chengf2fbca62007-11-12 06:35:08 +0000863 if (DisableReMat)
864 return false;
865
Dan Gohmana70dca12009-10-09 23:27:56 +0000866 if (!tii_->isTriviallyReMaterializable(MI, aa_))
867 return false;
Evan Chengdd3465e2008-02-23 01:44:27 +0000868
Dan Gohmana70dca12009-10-09 23:27:56 +0000869 // Target-specific code can mark an instruction as being rematerializable
870 // if it has one virtual reg use, though it had better be something like
871 // a PIC base register which is likely to be live everywhere.
Dan Gohman6d69ba82008-07-25 00:02:30 +0000872 unsigned ImpUse = getReMatImplicitUse(li, MI);
873 if (ImpUse) {
874 const LiveInterval &ImpLi = getInterval(ImpUse);
Evan Cheng28a1e482010-03-30 05:49:07 +0000875 for (MachineRegisterInfo::use_nodbg_iterator
876 ri = mri_->use_nodbg_begin(li.reg), re = mri_->use_nodbg_end();
877 ri != re; ++ri) {
Dan Gohman6d69ba82008-07-25 00:02:30 +0000878 MachineInstr *UseMI = &*ri;
Lang Hames233a60e2009-11-03 23:52:08 +0000879 SlotIndex UseIdx = getInstructionIndex(UseMI);
Dan Gohman6d69ba82008-07-25 00:02:30 +0000880 if (li.FindLiveRangeContaining(UseIdx)->valno != ValNo)
881 continue;
882 if (!isValNoAvailableAt(ImpLi, MI, UseIdx))
883 return false;
884 }
Evan Chengdc377862008-09-30 15:44:16 +0000885
886 // If a register operand of the re-materialized instruction is going to
887 // be spilled next, then it's not legal to re-materialize this instruction.
888 for (unsigned i = 0, e = SpillIs.size(); i != e; ++i)
889 if (ImpUse == SpillIs[i]->reg)
890 return false;
Dan Gohman6d69ba82008-07-25 00:02:30 +0000891 }
892 return true;
Evan Cheng5ef3a042007-12-06 00:01:56 +0000893}
894
Evan Cheng06587492008-10-24 02:05:00 +0000895/// isReMaterializable - Returns true if the definition MI of the specified
896/// val# of the specified interval is re-materializable.
897bool LiveIntervals::isReMaterializable(const LiveInterval &li,
898 const VNInfo *ValNo, MachineInstr *MI) {
899 SmallVector<LiveInterval*, 4> Dummy1;
900 bool Dummy2;
901 return isReMaterializable(li, ValNo, MI, Dummy1, Dummy2);
902}
903
Evan Cheng5ef3a042007-12-06 00:01:56 +0000904/// isReMaterializable - Returns true if every definition of MI of every
905/// val# of the specified interval is re-materializable.
Evan Chengdc377862008-09-30 15:44:16 +0000906bool LiveIntervals::isReMaterializable(const LiveInterval &li,
907 SmallVectorImpl<LiveInterval*> &SpillIs,
908 bool &isLoad) {
Evan Cheng5ef3a042007-12-06 00:01:56 +0000909 isLoad = false;
910 for (LiveInterval::const_vni_iterator i = li.vni_begin(), e = li.vni_end();
911 i != e; ++i) {
912 const VNInfo *VNI = *i;
Lang Hames857c4e02009-06-17 21:01:20 +0000913 if (VNI->isUnused())
Evan Cheng5ef3a042007-12-06 00:01:56 +0000914 continue; // Dead val#.
915 // Is the def for the val# rematerializable?
Lang Hames857c4e02009-06-17 21:01:20 +0000916 if (!VNI->isDefAccurate())
Evan Cheng5ef3a042007-12-06 00:01:56 +0000917 return false;
Lang Hames857c4e02009-06-17 21:01:20 +0000918 MachineInstr *ReMatDefMI = getInstructionFromIndex(VNI->def);
Evan Cheng5ef3a042007-12-06 00:01:56 +0000919 bool DefIsLoad = false;
Evan Chengd70dbb52008-02-22 09:24:50 +0000920 if (!ReMatDefMI ||
Evan Chengdc377862008-09-30 15:44:16 +0000921 !isReMaterializable(li, VNI, ReMatDefMI, SpillIs, DefIsLoad))
Evan Cheng5ef3a042007-12-06 00:01:56 +0000922 return false;
923 isLoad |= DefIsLoad;
Evan Chengf2fbca62007-11-12 06:35:08 +0000924 }
925 return true;
926}
927
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000928/// FilterFoldedOps - Filter out two-address use operands. Return
929/// true if it finds any issue with the operands that ought to prevent
930/// folding.
931static bool FilterFoldedOps(MachineInstr *MI,
932 SmallVector<unsigned, 2> &Ops,
933 unsigned &MRInfo,
934 SmallVector<unsigned, 2> &FoldOps) {
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000935 MRInfo = 0;
Evan Chengaee4af62007-12-02 08:30:39 +0000936 for (unsigned i = 0, e = Ops.size(); i != e; ++i) {
937 unsigned OpIdx = Ops[i];
Evan Chengd70dbb52008-02-22 09:24:50 +0000938 MachineOperand &MO = MI->getOperand(OpIdx);
Evan Chengaee4af62007-12-02 08:30:39 +0000939 // FIXME: fold subreg use.
Evan Chengd70dbb52008-02-22 09:24:50 +0000940 if (MO.getSubReg())
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000941 return true;
Evan Chengd70dbb52008-02-22 09:24:50 +0000942 if (MO.isDef())
Evan Chengaee4af62007-12-02 08:30:39 +0000943 MRInfo |= (unsigned)VirtRegMap::isMod;
944 else {
945 // Filter out two-address use operand(s).
Evan Chenga24752f2009-03-19 20:30:06 +0000946 if (MI->isRegTiedToDefOperand(OpIdx)) {
Evan Chengaee4af62007-12-02 08:30:39 +0000947 MRInfo = VirtRegMap::isModRef;
948 continue;
949 }
950 MRInfo |= (unsigned)VirtRegMap::isRef;
951 }
952 FoldOps.push_back(OpIdx);
Evan Chenge62f97c2007-12-01 02:07:52 +0000953 }
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000954 return false;
955}
956
957
958/// tryFoldMemoryOperand - Attempts to fold either a spill / restore from
959/// slot / to reg or any rematerialized load into ith operand of specified
960/// MI. If it is successul, MI is updated with the newly created MI and
961/// returns true.
962bool LiveIntervals::tryFoldMemoryOperand(MachineInstr* &MI,
963 VirtRegMap &vrm, MachineInstr *DefMI,
Lang Hames233a60e2009-11-03 23:52:08 +0000964 SlotIndex InstrIdx,
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000965 SmallVector<unsigned, 2> &Ops,
966 bool isSS, int Slot, unsigned Reg) {
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000967 // If it is an implicit def instruction, just delete it.
Chris Lattner518bb532010-02-09 19:54:29 +0000968 if (MI->isImplicitDef()) {
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000969 RemoveMachineInstrFromMaps(MI);
970 vrm.RemoveMachineInstrFromMaps(MI);
971 MI->eraseFromParent();
972 ++numFolds;
973 return true;
974 }
975
976 // Filter the list of operand indexes that are to be folded. Abort if
977 // any operand will prevent folding.
978 unsigned MRInfo = 0;
979 SmallVector<unsigned, 2> FoldOps;
980 if (FilterFoldedOps(MI, Ops, MRInfo, FoldOps))
981 return false;
Evan Chenge62f97c2007-12-01 02:07:52 +0000982
Evan Cheng427f4c12008-03-31 23:19:51 +0000983 // The only time it's safe to fold into a two address instruction is when
984 // it's folding reload and spill from / into a spill stack slot.
985 if (DefMI && (MRInfo & VirtRegMap::isMod))
Evan Cheng249ded32008-02-23 03:38:34 +0000986 return false;
987
Evan Chengf2f8c2a2008-02-08 22:05:27 +0000988 MachineInstr *fmi = isSS ? tii_->foldMemoryOperand(*mf_, MI, FoldOps, Slot)
989 : tii_->foldMemoryOperand(*mf_, MI, FoldOps, DefMI);
Evan Chengf2fbca62007-11-12 06:35:08 +0000990 if (fmi) {
Evan Chengd3653122008-02-27 03:04:06 +0000991 // Remember this instruction uses the spill slot.
992 if (isSS) vrm.addSpillSlotUse(Slot, fmi);
993
Evan Chengf2fbca62007-11-12 06:35:08 +0000994 // Attempt to fold the memory reference into the instruction. If
995 // we can do this, we don't need to insert spill code.
Evan Chengf2fbca62007-11-12 06:35:08 +0000996 MachineBasicBlock &MBB = *MI->getParent();
Evan Cheng84802932008-01-10 08:24:38 +0000997 if (isSS && !mf_->getFrameInfo()->isImmutableObjectIndex(Slot))
Evan Chengaee4af62007-12-02 08:30:39 +0000998 vrm.virtFolded(Reg, MI, fmi, (VirtRegMap::ModRef)MRInfo);
Evan Cheng81a03822007-11-17 00:40:40 +0000999 vrm.transferSpillPts(MI, fmi);
Evan Cheng0cbb1162007-11-29 01:06:25 +00001000 vrm.transferRestorePts(MI, fmi);
Evan Chengc1f53c72008-03-11 21:34:46 +00001001 vrm.transferEmergencySpills(MI, fmi);
Lang Hames233a60e2009-11-03 23:52:08 +00001002 ReplaceMachineInstrInMaps(MI, fmi);
Evan Chengf2fbca62007-11-12 06:35:08 +00001003 MI = MBB.insert(MBB.erase(MI), fmi);
Evan Cheng0cbb1162007-11-29 01:06:25 +00001004 ++numFolds;
Evan Chengf2fbca62007-11-12 06:35:08 +00001005 return true;
1006 }
1007 return false;
1008}
1009
Evan Cheng018f9b02007-12-05 03:22:34 +00001010/// canFoldMemoryOperand - Returns true if the specified load / store
1011/// folding is possible.
1012bool LiveIntervals::canFoldMemoryOperand(MachineInstr *MI,
Evan Cheng79a0c1e2008-02-25 08:50:41 +00001013 SmallVector<unsigned, 2> &Ops,
Evan Cheng3c75ba82008-04-01 21:37:32 +00001014 bool ReMat) const {
Evan Cheng79a0c1e2008-02-25 08:50:41 +00001015 // Filter the list of operand indexes that are to be folded. Abort if
1016 // any operand will prevent folding.
1017 unsigned MRInfo = 0;
Evan Cheng018f9b02007-12-05 03:22:34 +00001018 SmallVector<unsigned, 2> FoldOps;
Evan Cheng79a0c1e2008-02-25 08:50:41 +00001019 if (FilterFoldedOps(MI, Ops, MRInfo, FoldOps))
1020 return false;
Evan Cheng018f9b02007-12-05 03:22:34 +00001021
Evan Cheng3c75ba82008-04-01 21:37:32 +00001022 // It's only legal to remat for a use, not a def.
1023 if (ReMat && (MRInfo & VirtRegMap::isMod))
Evan Cheng79a0c1e2008-02-25 08:50:41 +00001024 return false;
Evan Cheng018f9b02007-12-05 03:22:34 +00001025
Evan Chengd70dbb52008-02-22 09:24:50 +00001026 return tii_->canFoldMemoryOperand(MI, FoldOps);
1027}
1028
Evan Cheng81a03822007-11-17 00:40:40 +00001029bool LiveIntervals::intervalIsInOneMBB(const LiveInterval &li) const {
Lang Hames233a60e2009-11-03 23:52:08 +00001030 LiveInterval::Ranges::const_iterator itr = li.ranges.begin();
1031
1032 MachineBasicBlock *mbb = indexes_->getMBBCoveringRange(itr->start, itr->end);
1033
1034 if (mbb == 0)
1035 return false;
1036
1037 for (++itr; itr != li.ranges.end(); ++itr) {
1038 MachineBasicBlock *mbb2 =
1039 indexes_->getMBBCoveringRange(itr->start, itr->end);
1040
1041 if (mbb2 != mbb)
Evan Cheng81a03822007-11-17 00:40:40 +00001042 return false;
1043 }
Lang Hames233a60e2009-11-03 23:52:08 +00001044
Evan Cheng81a03822007-11-17 00:40:40 +00001045 return true;
1046}
1047
Evan Chengd70dbb52008-02-22 09:24:50 +00001048/// rewriteImplicitOps - Rewrite implicit use operands of MI (i.e. uses of
1049/// interval on to-be re-materialized operands of MI) with new register.
1050void LiveIntervals::rewriteImplicitOps(const LiveInterval &li,
1051 MachineInstr *MI, unsigned NewVReg,
1052 VirtRegMap &vrm) {
1053 // There is an implicit use. That means one of the other operand is
1054 // being remat'ed and the remat'ed instruction has li.reg as an
1055 // use operand. Make sure we rewrite that as well.
1056 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1057 MachineOperand &MO = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001058 if (!MO.isReg())
Evan Chengd70dbb52008-02-22 09:24:50 +00001059 continue;
1060 unsigned Reg = MO.getReg();
1061 if (Reg == 0 || TargetRegisterInfo::isPhysicalRegister(Reg))
1062 continue;
1063 if (!vrm.isReMaterialized(Reg))
1064 continue;
1065 MachineInstr *ReMatMI = vrm.getReMaterializedMI(Reg);
Evan Cheng6130f662008-03-05 00:59:57 +00001066 MachineOperand *UseMO = ReMatMI->findRegisterUseOperand(li.reg);
1067 if (UseMO)
1068 UseMO->setReg(NewVReg);
Evan Chengd70dbb52008-02-22 09:24:50 +00001069 }
1070}
1071
Evan Chengf2fbca62007-11-12 06:35:08 +00001072/// rewriteInstructionForSpills, rewriteInstructionsForSpills - Helper functions
1073/// for addIntervalsForSpills to rewrite uses / defs for the given live range.
Evan Cheng018f9b02007-12-05 03:22:34 +00001074bool LiveIntervals::
Evan Chengd70dbb52008-02-22 09:24:50 +00001075rewriteInstructionForSpills(const LiveInterval &li, const VNInfo *VNI,
Lang Hames233a60e2009-11-03 23:52:08 +00001076 bool TrySplit, SlotIndex index, SlotIndex end,
Lang Hames86511252009-09-04 20:41:11 +00001077 MachineInstr *MI,
Evan Cheng81a03822007-11-17 00:40:40 +00001078 MachineInstr *ReMatOrigDefMI, MachineInstr *ReMatDefMI,
Evan Chengf2fbca62007-11-12 06:35:08 +00001079 unsigned Slot, int LdSlot,
1080 bool isLoad, bool isLoadSS, bool DefIsReMat, bool CanDelete,
Evan Chengd70dbb52008-02-22 09:24:50 +00001081 VirtRegMap &vrm,
Evan Chengf2fbca62007-11-12 06:35:08 +00001082 const TargetRegisterClass* rc,
1083 SmallVector<int, 4> &ReMatIds,
Evan Cheng22f07ff2007-12-11 02:09:15 +00001084 const MachineLoopInfo *loopInfo,
Evan Cheng313d4b82008-02-23 00:33:04 +00001085 unsigned &NewVReg, unsigned ImpUse, bool &HasDef, bool &HasUse,
Owen Anderson28998312008-08-13 22:28:50 +00001086 DenseMap<unsigned,unsigned> &MBBVRegsMap,
Evan Chengc781a242009-05-03 18:32:42 +00001087 std::vector<LiveInterval*> &NewLIs) {
Evan Cheng018f9b02007-12-05 03:22:34 +00001088 bool CanFold = false;
Evan Chengf2fbca62007-11-12 06:35:08 +00001089 RestartInstruction:
1090 for (unsigned i = 0; i != MI->getNumOperands(); ++i) {
1091 MachineOperand& mop = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001092 if (!mop.isReg())
Evan Chengf2fbca62007-11-12 06:35:08 +00001093 continue;
1094 unsigned Reg = mop.getReg();
1095 unsigned RegI = Reg;
Dan Gohman6f0d0242008-02-10 18:45:23 +00001096 if (Reg == 0 || TargetRegisterInfo::isPhysicalRegister(Reg))
Evan Chengf2fbca62007-11-12 06:35:08 +00001097 continue;
Evan Chengf2fbca62007-11-12 06:35:08 +00001098 if (Reg != li.reg)
1099 continue;
1100
1101 bool TryFold = !DefIsReMat;
Evan Chengcb3c3302007-11-29 23:02:50 +00001102 bool FoldSS = true; // Default behavior unless it's a remat.
Evan Chengf2fbca62007-11-12 06:35:08 +00001103 int FoldSlot = Slot;
1104 if (DefIsReMat) {
1105 // If this is the rematerializable definition MI itself and
1106 // all of its uses are rematerialized, simply delete it.
Evan Cheng81a03822007-11-17 00:40:40 +00001107 if (MI == ReMatOrigDefMI && CanDelete) {
Dale Johannesenbd635202010-02-10 00:55:42 +00001108 DEBUG(dbgs() << "\t\t\t\tErasing re-materializable def: "
Evan Cheng28a1e482010-03-30 05:49:07 +00001109 << *MI << '\n');
Evan Chengf2fbca62007-11-12 06:35:08 +00001110 RemoveMachineInstrFromMaps(MI);
Evan Chengcada2452007-11-28 01:28:46 +00001111 vrm.RemoveMachineInstrFromMaps(MI);
Evan Chengf2fbca62007-11-12 06:35:08 +00001112 MI->eraseFromParent();
1113 break;
1114 }
1115
1116 // If def for this use can't be rematerialized, then try folding.
Evan Cheng0cbb1162007-11-29 01:06:25 +00001117 // If def is rematerializable and it's a load, also try folding.
Evan Chengcb3c3302007-11-29 23:02:50 +00001118 TryFold = !ReMatDefMI || (ReMatDefMI && (MI == ReMatOrigDefMI || isLoad));
Evan Chengf2fbca62007-11-12 06:35:08 +00001119 if (isLoad) {
1120 // Try fold loads (from stack slot, constant pool, etc.) into uses.
1121 FoldSS = isLoadSS;
1122 FoldSlot = LdSlot;
1123 }
1124 }
1125
Evan Chengf2fbca62007-11-12 06:35:08 +00001126 // Scan all of the operands of this instruction rewriting operands
1127 // to use NewVReg instead of li.reg as appropriate. We do this for
1128 // two reasons:
1129 //
1130 // 1. If the instr reads the same spilled vreg multiple times, we
1131 // want to reuse the NewVReg.
1132 // 2. If the instr is a two-addr instruction, we are required to
1133 // keep the src/dst regs pinned.
1134 //
1135 // Keep track of whether we replace a use and/or def so that we can
1136 // create the spill interval with the appropriate range.
Evan Chengcddbb832007-11-30 21:23:43 +00001137
Evan Cheng81a03822007-11-17 00:40:40 +00001138 HasUse = mop.isUse();
1139 HasDef = mop.isDef();
Evan Chengaee4af62007-12-02 08:30:39 +00001140 SmallVector<unsigned, 2> Ops;
1141 Ops.push_back(i);
Evan Chengf2fbca62007-11-12 06:35:08 +00001142 for (unsigned j = i+1, e = MI->getNumOperands(); j != e; ++j) {
Evan Chengaee4af62007-12-02 08:30:39 +00001143 const MachineOperand &MOj = MI->getOperand(j);
Dan Gohmand735b802008-10-03 15:45:36 +00001144 if (!MOj.isReg())
Evan Chengf2fbca62007-11-12 06:35:08 +00001145 continue;
Evan Chengaee4af62007-12-02 08:30:39 +00001146 unsigned RegJ = MOj.getReg();
Dan Gohman6f0d0242008-02-10 18:45:23 +00001147 if (RegJ == 0 || TargetRegisterInfo::isPhysicalRegister(RegJ))
Evan Chengf2fbca62007-11-12 06:35:08 +00001148 continue;
1149 if (RegJ == RegI) {
Evan Chengaee4af62007-12-02 08:30:39 +00001150 Ops.push_back(j);
Evan Chengd129d732009-07-17 19:43:40 +00001151 if (!MOj.isUndef()) {
1152 HasUse |= MOj.isUse();
1153 HasDef |= MOj.isDef();
1154 }
Evan Chengf2fbca62007-11-12 06:35:08 +00001155 }
1156 }
1157
David Greene26b86a02008-10-27 17:38:59 +00001158 // Create a new virtual register for the spill interval.
1159 // Create the new register now so we can map the fold instruction
1160 // to the new register so when it is unfolded we get the correct
1161 // answer.
1162 bool CreatedNewVReg = false;
1163 if (NewVReg == 0) {
1164 NewVReg = mri_->createVirtualRegister(rc);
1165 vrm.grow();
1166 CreatedNewVReg = true;
Jakob Stoklund Olesence7a6632009-11-30 22:55:54 +00001167
1168 // The new virtual register should get the same allocation hints as the
1169 // old one.
1170 std::pair<unsigned, unsigned> Hint = mri_->getRegAllocationHint(Reg);
1171 if (Hint.first || Hint.second)
1172 mri_->setRegAllocationHint(NewVReg, Hint.first, Hint.second);
David Greene26b86a02008-10-27 17:38:59 +00001173 }
1174
Evan Cheng9c3c2212008-06-06 07:54:39 +00001175 if (!TryFold)
1176 CanFold = false;
1177 else {
Evan Cheng018f9b02007-12-05 03:22:34 +00001178 // Do not fold load / store here if we are splitting. We'll find an
1179 // optimal point to insert a load / store later.
1180 if (!TrySplit) {
1181 if (tryFoldMemoryOperand(MI, vrm, ReMatDefMI, index,
David Greene26b86a02008-10-27 17:38:59 +00001182 Ops, FoldSS, FoldSlot, NewVReg)) {
Evan Cheng018f9b02007-12-05 03:22:34 +00001183 // Folding the load/store can completely change the instruction in
1184 // unpredictable ways, rescan it from the beginning.
David Greene26b86a02008-10-27 17:38:59 +00001185
1186 if (FoldSS) {
1187 // We need to give the new vreg the same stack slot as the
1188 // spilled interval.
1189 vrm.assignVirt2StackSlot(NewVReg, FoldSlot);
1190 }
1191
Evan Cheng018f9b02007-12-05 03:22:34 +00001192 HasUse = false;
1193 HasDef = false;
1194 CanFold = false;
Evan Chengc781a242009-05-03 18:32:42 +00001195 if (isNotInMIMap(MI))
Evan Cheng7e073ba2008-04-09 20:57:25 +00001196 break;
Evan Cheng018f9b02007-12-05 03:22:34 +00001197 goto RestartInstruction;
1198 }
1199 } else {
Evan Cheng9c3c2212008-06-06 07:54:39 +00001200 // We'll try to fold it later if it's profitable.
Evan Cheng3c75ba82008-04-01 21:37:32 +00001201 CanFold = canFoldMemoryOperand(MI, Ops, DefIsReMat);
Evan Cheng018f9b02007-12-05 03:22:34 +00001202 }
Evan Cheng9c3c2212008-06-06 07:54:39 +00001203 }
Evan Chengcddbb832007-11-30 21:23:43 +00001204
Evan Chengcddbb832007-11-30 21:23:43 +00001205 mop.setReg(NewVReg);
Evan Chengd70dbb52008-02-22 09:24:50 +00001206 if (mop.isImplicit())
1207 rewriteImplicitOps(li, MI, NewVReg, vrm);
Evan Chengcddbb832007-11-30 21:23:43 +00001208
1209 // Reuse NewVReg for other reads.
Evan Chengd70dbb52008-02-22 09:24:50 +00001210 for (unsigned j = 0, e = Ops.size(); j != e; ++j) {
1211 MachineOperand &mopj = MI->getOperand(Ops[j]);
1212 mopj.setReg(NewVReg);
1213 if (mopj.isImplicit())
1214 rewriteImplicitOps(li, MI, NewVReg, vrm);
1215 }
Evan Chengcddbb832007-11-30 21:23:43 +00001216
Evan Cheng81a03822007-11-17 00:40:40 +00001217 if (CreatedNewVReg) {
1218 if (DefIsReMat) {
Evan Cheng37844532009-07-16 09:20:10 +00001219 vrm.setVirtIsReMaterialized(NewVReg, ReMatDefMI);
Evan Chengd70dbb52008-02-22 09:24:50 +00001220 if (ReMatIds[VNI->id] == VirtRegMap::MAX_STACK_SLOT) {
Evan Cheng81a03822007-11-17 00:40:40 +00001221 // Each valnum may have its own remat id.
Evan Chengd70dbb52008-02-22 09:24:50 +00001222 ReMatIds[VNI->id] = vrm.assignVirtReMatId(NewVReg);
Evan Cheng81a03822007-11-17 00:40:40 +00001223 } else {
Evan Chengd70dbb52008-02-22 09:24:50 +00001224 vrm.assignVirtReMatId(NewVReg, ReMatIds[VNI->id]);
Evan Cheng81a03822007-11-17 00:40:40 +00001225 }
1226 if (!CanDelete || (HasUse && HasDef)) {
1227 // If this is a two-addr instruction then its use operands are
1228 // rematerializable but its def is not. It should be assigned a
1229 // stack slot.
1230 vrm.assignVirt2StackSlot(NewVReg, Slot);
1231 }
Evan Chengf2fbca62007-11-12 06:35:08 +00001232 } else {
Evan Chengf2fbca62007-11-12 06:35:08 +00001233 vrm.assignVirt2StackSlot(NewVReg, Slot);
1234 }
Evan Chengcb3c3302007-11-29 23:02:50 +00001235 } else if (HasUse && HasDef &&
1236 vrm.getStackSlot(NewVReg) == VirtRegMap::NO_STACK_SLOT) {
1237 // If this interval hasn't been assigned a stack slot (because earlier
1238 // def is a deleted remat def), do it now.
1239 assert(Slot != VirtRegMap::NO_STACK_SLOT);
1240 vrm.assignVirt2StackSlot(NewVReg, Slot);
Evan Chengf2fbca62007-11-12 06:35:08 +00001241 }
1242
Evan Cheng313d4b82008-02-23 00:33:04 +00001243 // Re-matting an instruction with virtual register use. Add the
1244 // register as an implicit use on the use MI.
1245 if (DefIsReMat && ImpUse)
1246 MI->addOperand(MachineOperand::CreateReg(ImpUse, false, true));
1247
Evan Cheng5b69eba2009-04-21 22:46:52 +00001248 // Create a new register interval for this spill / remat.
Evan Chengf2fbca62007-11-12 06:35:08 +00001249 LiveInterval &nI = getOrCreateInterval(NewVReg);
Evan Cheng81a03822007-11-17 00:40:40 +00001250 if (CreatedNewVReg) {
1251 NewLIs.push_back(&nI);
Evan Cheng1953d0c2007-11-29 10:12:14 +00001252 MBBVRegsMap.insert(std::make_pair(MI->getParent()->getNumber(), NewVReg));
Evan Cheng81a03822007-11-17 00:40:40 +00001253 if (TrySplit)
1254 vrm.setIsSplitFromReg(NewVReg, li.reg);
1255 }
Evan Chengf2fbca62007-11-12 06:35:08 +00001256
1257 if (HasUse) {
Evan Cheng81a03822007-11-17 00:40:40 +00001258 if (CreatedNewVReg) {
Lang Hames233a60e2009-11-03 23:52:08 +00001259 LiveRange LR(index.getLoadIndex(), index.getDefIndex(),
1260 nI.getNextValue(SlotIndex(), 0, false, VNInfoAllocator));
David Greene8a342292010-01-04 22:49:02 +00001261 DEBUG(dbgs() << " +" << LR);
Evan Cheng81a03822007-11-17 00:40:40 +00001262 nI.addRange(LR);
1263 } else {
1264 // Extend the split live interval to this def / use.
Lang Hames233a60e2009-11-03 23:52:08 +00001265 SlotIndex End = index.getDefIndex();
Evan Cheng81a03822007-11-17 00:40:40 +00001266 LiveRange LR(nI.ranges[nI.ranges.size()-1].end, End,
1267 nI.getValNumInfo(nI.getNumValNums()-1));
David Greene8a342292010-01-04 22:49:02 +00001268 DEBUG(dbgs() << " +" << LR);
Evan Cheng81a03822007-11-17 00:40:40 +00001269 nI.addRange(LR);
1270 }
Evan Chengf2fbca62007-11-12 06:35:08 +00001271 }
1272 if (HasDef) {
Lang Hames233a60e2009-11-03 23:52:08 +00001273 LiveRange LR(index.getDefIndex(), index.getStoreIndex(),
1274 nI.getNextValue(SlotIndex(), 0, false, VNInfoAllocator));
David Greene8a342292010-01-04 22:49:02 +00001275 DEBUG(dbgs() << " +" << LR);
Evan Chengf2fbca62007-11-12 06:35:08 +00001276 nI.addRange(LR);
1277 }
Evan Cheng81a03822007-11-17 00:40:40 +00001278
Bill Wendling8e6179f2009-08-22 20:18:03 +00001279 DEBUG({
David Greene8a342292010-01-04 22:49:02 +00001280 dbgs() << "\t\t\t\tAdded new interval: ";
1281 nI.print(dbgs(), tri_);
1282 dbgs() << '\n';
Bill Wendling8e6179f2009-08-22 20:18:03 +00001283 });
Evan Chengf2fbca62007-11-12 06:35:08 +00001284 }
Evan Cheng018f9b02007-12-05 03:22:34 +00001285 return CanFold;
Evan Chengf2fbca62007-11-12 06:35:08 +00001286}
Evan Cheng81a03822007-11-17 00:40:40 +00001287bool LiveIntervals::anyKillInMBBAfterIdx(const LiveInterval &li,
Evan Cheng0cbb1162007-11-29 01:06:25 +00001288 const VNInfo *VNI,
Lang Hames86511252009-09-04 20:41:11 +00001289 MachineBasicBlock *MBB,
Lang Hames233a60e2009-11-03 23:52:08 +00001290 SlotIndex Idx) const {
1291 SlotIndex End = getMBBEndIdx(MBB);
Evan Cheng0cbb1162007-11-29 01:06:25 +00001292 for (unsigned j = 0, ee = VNI->kills.size(); j != ee; ++j) {
Lang Hames233a60e2009-11-03 23:52:08 +00001293 if (VNI->kills[j].isPHI())
Lang Hamesffd13262009-07-09 03:57:02 +00001294 continue;
1295
Lang Hames233a60e2009-11-03 23:52:08 +00001296 SlotIndex KillIdx = VNI->kills[j];
Lang Hames74ab5ee2009-12-22 00:11:50 +00001297 if (KillIdx > Idx && KillIdx <= End)
Evan Cheng0cbb1162007-11-29 01:06:25 +00001298 return true;
Evan Cheng81a03822007-11-17 00:40:40 +00001299 }
1300 return false;
1301}
1302
Evan Cheng063284c2008-02-21 00:34:19 +00001303/// RewriteInfo - Keep track of machine instrs that will be rewritten
1304/// during spilling.
Dan Gohman844731a2008-05-13 00:00:25 +00001305namespace {
1306 struct RewriteInfo {
Lang Hames233a60e2009-11-03 23:52:08 +00001307 SlotIndex Index;
Dan Gohman844731a2008-05-13 00:00:25 +00001308 MachineInstr *MI;
1309 bool HasUse;
1310 bool HasDef;
Lang Hames233a60e2009-11-03 23:52:08 +00001311 RewriteInfo(SlotIndex i, MachineInstr *mi, bool u, bool d)
Dan Gohman844731a2008-05-13 00:00:25 +00001312 : Index(i), MI(mi), HasUse(u), HasDef(d) {}
1313 };
Evan Cheng063284c2008-02-21 00:34:19 +00001314
Dan Gohman844731a2008-05-13 00:00:25 +00001315 struct RewriteInfoCompare {
1316 bool operator()(const RewriteInfo &LHS, const RewriteInfo &RHS) const {
1317 return LHS.Index < RHS.Index;
1318 }
1319 };
1320}
Evan Cheng063284c2008-02-21 00:34:19 +00001321
Evan Chengf2fbca62007-11-12 06:35:08 +00001322void LiveIntervals::
Evan Cheng81a03822007-11-17 00:40:40 +00001323rewriteInstructionsForSpills(const LiveInterval &li, bool TrySplit,
Evan Chengf2fbca62007-11-12 06:35:08 +00001324 LiveInterval::Ranges::const_iterator &I,
Evan Cheng81a03822007-11-17 00:40:40 +00001325 MachineInstr *ReMatOrigDefMI, MachineInstr *ReMatDefMI,
Evan Chengf2fbca62007-11-12 06:35:08 +00001326 unsigned Slot, int LdSlot,
1327 bool isLoad, bool isLoadSS, bool DefIsReMat, bool CanDelete,
Evan Chengd70dbb52008-02-22 09:24:50 +00001328 VirtRegMap &vrm,
Evan Chengf2fbca62007-11-12 06:35:08 +00001329 const TargetRegisterClass* rc,
1330 SmallVector<int, 4> &ReMatIds,
Evan Cheng22f07ff2007-12-11 02:09:15 +00001331 const MachineLoopInfo *loopInfo,
Evan Cheng81a03822007-11-17 00:40:40 +00001332 BitVector &SpillMBBs,
Owen Anderson28998312008-08-13 22:28:50 +00001333 DenseMap<unsigned, std::vector<SRInfo> > &SpillIdxes,
Evan Cheng0cbb1162007-11-29 01:06:25 +00001334 BitVector &RestoreMBBs,
Owen Anderson28998312008-08-13 22:28:50 +00001335 DenseMap<unsigned, std::vector<SRInfo> > &RestoreIdxes,
1336 DenseMap<unsigned,unsigned> &MBBVRegsMap,
Evan Chengc781a242009-05-03 18:32:42 +00001337 std::vector<LiveInterval*> &NewLIs) {
Evan Cheng018f9b02007-12-05 03:22:34 +00001338 bool AllCanFold = true;
Evan Cheng81a03822007-11-17 00:40:40 +00001339 unsigned NewVReg = 0;
Lang Hames233a60e2009-11-03 23:52:08 +00001340 SlotIndex start = I->start.getBaseIndex();
1341 SlotIndex end = I->end.getPrevSlot().getBaseIndex().getNextIndex();
Evan Chengf2fbca62007-11-12 06:35:08 +00001342
Evan Cheng063284c2008-02-21 00:34:19 +00001343 // First collect all the def / use in this live range that will be rewritten.
Evan Cheng7e073ba2008-04-09 20:57:25 +00001344 // Make sure they are sorted according to instruction index.
Evan Cheng063284c2008-02-21 00:34:19 +00001345 std::vector<RewriteInfo> RewriteMIs;
Evan Chengd70dbb52008-02-22 09:24:50 +00001346 for (MachineRegisterInfo::reg_iterator ri = mri_->reg_begin(li.reg),
1347 re = mri_->reg_end(); ri != re; ) {
Evan Cheng419852c2008-04-03 16:39:43 +00001348 MachineInstr *MI = &*ri;
Evan Cheng063284c2008-02-21 00:34:19 +00001349 MachineOperand &O = ri.getOperand();
1350 ++ri;
Dale Johannesenbd635202010-02-10 00:55:42 +00001351 if (MI->isDebugValue()) {
Evan Cheng962021b2010-04-26 07:38:55 +00001352 // Modify DBG_VALUE now that the value is in a spill slot.
Evan Cheng6691a892010-04-28 23:52:26 +00001353 if (Slot != VirtRegMap::MAX_STACK_SLOT || isLoadSS) {
Evan Cheng6fa76362010-04-26 18:37:21 +00001354 uint64_t Offset = MI->getOperand(1).getImm();
1355 const MDNode *MDPtr = MI->getOperand(2).getMetadata();
1356 DebugLoc DL = MI->getDebugLoc();
Evan Cheng6691a892010-04-28 23:52:26 +00001357 int FI = isLoadSS ? LdSlot : (int)Slot;
1358 if (MachineInstr *NewDV = tii_->emitFrameIndexDebugValue(*mf_, FI,
Evan Cheng6fa76362010-04-26 18:37:21 +00001359 Offset, MDPtr, DL)) {
1360 DEBUG(dbgs() << "Modifying debug info due to spill:" << "\t" << *MI);
1361 ReplaceMachineInstrInMaps(MI, NewDV);
1362 MachineBasicBlock *MBB = MI->getParent();
1363 MBB->insert(MBB->erase(MI), NewDV);
1364 continue;
1365 }
Evan Cheng962021b2010-04-26 07:38:55 +00001366 }
Evan Cheng6fa76362010-04-26 18:37:21 +00001367
1368 DEBUG(dbgs() << "Removing debug info due to spill:" << "\t" << *MI);
1369 RemoveMachineInstrFromMaps(MI);
1370 vrm.RemoveMachineInstrFromMaps(MI);
1371 MI->eraseFromParent();
Dale Johannesenbd635202010-02-10 00:55:42 +00001372 continue;
1373 }
Evan Cheng24d2f8a2008-03-31 07:53:30 +00001374 assert(!O.isImplicit() && "Spilling register that's used as implicit use?");
Lang Hames233a60e2009-11-03 23:52:08 +00001375 SlotIndex index = getInstructionIndex(MI);
Evan Cheng063284c2008-02-21 00:34:19 +00001376 if (index < start || index >= end)
1377 continue;
Evan Chengd129d732009-07-17 19:43:40 +00001378
1379 if (O.isUndef())
Evan Cheng79a796c2008-07-12 01:56:02 +00001380 // Must be defined by an implicit def. It should not be spilled. Note,
1381 // this is for correctness reason. e.g.
1382 // 8 %reg1024<def> = IMPLICIT_DEF
1383 // 12 %reg1024<def> = INSERT_SUBREG %reg1024<kill>, %reg1025, 2
1384 // The live range [12, 14) are not part of the r1024 live interval since
1385 // it's defined by an implicit def. It will not conflicts with live
1386 // interval of r1025. Now suppose both registers are spilled, you can
Evan Chengb9890ae2008-07-12 02:22:07 +00001387 // easily see a situation where both registers are reloaded before
Evan Cheng79a796c2008-07-12 01:56:02 +00001388 // the INSERT_SUBREG and both target registers that would overlap.
1389 continue;
Evan Cheng063284c2008-02-21 00:34:19 +00001390 RewriteMIs.push_back(RewriteInfo(index, MI, O.isUse(), O.isDef()));
1391 }
1392 std::sort(RewriteMIs.begin(), RewriteMIs.end(), RewriteInfoCompare());
1393
Evan Cheng313d4b82008-02-23 00:33:04 +00001394 unsigned ImpUse = DefIsReMat ? getReMatImplicitUse(li, ReMatDefMI) : 0;
Evan Cheng063284c2008-02-21 00:34:19 +00001395 // Now rewrite the defs and uses.
1396 for (unsigned i = 0, e = RewriteMIs.size(); i != e; ) {
1397 RewriteInfo &rwi = RewriteMIs[i];
1398 ++i;
Lang Hames233a60e2009-11-03 23:52:08 +00001399 SlotIndex index = rwi.Index;
Evan Cheng063284c2008-02-21 00:34:19 +00001400 bool MIHasUse = rwi.HasUse;
1401 bool MIHasDef = rwi.HasDef;
1402 MachineInstr *MI = rwi.MI;
1403 // If MI def and/or use the same register multiple times, then there
1404 // are multiple entries.
Evan Cheng313d4b82008-02-23 00:33:04 +00001405 unsigned NumUses = MIHasUse;
Evan Cheng063284c2008-02-21 00:34:19 +00001406 while (i != e && RewriteMIs[i].MI == MI) {
1407 assert(RewriteMIs[i].Index == index);
Evan Cheng313d4b82008-02-23 00:33:04 +00001408 bool isUse = RewriteMIs[i].HasUse;
1409 if (isUse) ++NumUses;
1410 MIHasUse |= isUse;
Evan Cheng063284c2008-02-21 00:34:19 +00001411 MIHasDef |= RewriteMIs[i].HasDef;
1412 ++i;
1413 }
Evan Cheng81a03822007-11-17 00:40:40 +00001414 MachineBasicBlock *MBB = MI->getParent();
Evan Cheng313d4b82008-02-23 00:33:04 +00001415
Evan Cheng0a891ed2008-05-23 23:00:04 +00001416 if (ImpUse && MI != ReMatDefMI) {
Jakob Stoklund Olesene5d90412010-03-01 20:59:38 +00001417 // Re-matting an instruction with virtual register use. Prevent interval
1418 // from being spilled.
1419 getInterval(ImpUse).markNotSpillable();
Evan Cheng313d4b82008-02-23 00:33:04 +00001420 }
1421
Evan Cheng063284c2008-02-21 00:34:19 +00001422 unsigned MBBId = MBB->getNumber();
Evan Cheng018f9b02007-12-05 03:22:34 +00001423 unsigned ThisVReg = 0;
Evan Cheng70306f82007-12-03 09:58:48 +00001424 if (TrySplit) {
Owen Anderson28998312008-08-13 22:28:50 +00001425 DenseMap<unsigned,unsigned>::iterator NVI = MBBVRegsMap.find(MBBId);
Evan Cheng1953d0c2007-11-29 10:12:14 +00001426 if (NVI != MBBVRegsMap.end()) {
Evan Cheng018f9b02007-12-05 03:22:34 +00001427 ThisVReg = NVI->second;
Evan Cheng1953d0c2007-11-29 10:12:14 +00001428 // One common case:
1429 // x = use
1430 // ...
1431 // ...
1432 // def = ...
1433 // = use
1434 // It's better to start a new interval to avoid artifically
1435 // extend the new interval.
Evan Cheng1953d0c2007-11-29 10:12:14 +00001436 if (MIHasDef && !MIHasUse) {
1437 MBBVRegsMap.erase(MBB->getNumber());
Evan Cheng018f9b02007-12-05 03:22:34 +00001438 ThisVReg = 0;
Evan Cheng1953d0c2007-11-29 10:12:14 +00001439 }
1440 }
Evan Chengcada2452007-11-28 01:28:46 +00001441 }
Evan Cheng018f9b02007-12-05 03:22:34 +00001442
1443 bool IsNew = ThisVReg == 0;
1444 if (IsNew) {
1445 // This ends the previous live interval. If all of its def / use
1446 // can be folded, give it a low spill weight.
1447 if (NewVReg && TrySplit && AllCanFold) {
1448 LiveInterval &nI = getOrCreateInterval(NewVReg);
1449 nI.weight /= 10.0F;
1450 }
1451 AllCanFold = true;
1452 }
1453 NewVReg = ThisVReg;
1454
Evan Cheng81a03822007-11-17 00:40:40 +00001455 bool HasDef = false;
1456 bool HasUse = false;
Evan Chengd70dbb52008-02-22 09:24:50 +00001457 bool CanFold = rewriteInstructionForSpills(li, I->valno, TrySplit,
Evan Cheng9c3c2212008-06-06 07:54:39 +00001458 index, end, MI, ReMatOrigDefMI, ReMatDefMI,
1459 Slot, LdSlot, isLoad, isLoadSS, DefIsReMat,
1460 CanDelete, vrm, rc, ReMatIds, loopInfo, NewVReg,
Evan Chengc781a242009-05-03 18:32:42 +00001461 ImpUse, HasDef, HasUse, MBBVRegsMap, NewLIs);
Evan Cheng81a03822007-11-17 00:40:40 +00001462 if (!HasDef && !HasUse)
1463 continue;
1464
Evan Cheng018f9b02007-12-05 03:22:34 +00001465 AllCanFold &= CanFold;
1466
Evan Cheng81a03822007-11-17 00:40:40 +00001467 // Update weight of spill interval.
1468 LiveInterval &nI = getOrCreateInterval(NewVReg);
Evan Cheng70306f82007-12-03 09:58:48 +00001469 if (!TrySplit) {
Evan Cheng81a03822007-11-17 00:40:40 +00001470 // The spill weight is now infinity as it cannot be spilled again.
Jakob Stoklund Olesene5d90412010-03-01 20:59:38 +00001471 nI.markNotSpillable();
Evan Cheng0cbb1162007-11-29 01:06:25 +00001472 continue;
Evan Cheng81a03822007-11-17 00:40:40 +00001473 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001474
1475 // Keep track of the last def and first use in each MBB.
Evan Cheng0cbb1162007-11-29 01:06:25 +00001476 if (HasDef) {
1477 if (MI != ReMatOrigDefMI || !CanDelete) {
Evan Cheng0cbb1162007-11-29 01:06:25 +00001478 bool HasKill = false;
1479 if (!HasUse)
Lang Hames233a60e2009-11-03 23:52:08 +00001480 HasKill = anyKillInMBBAfterIdx(li, I->valno, MBB, index.getDefIndex());
Evan Cheng0cbb1162007-11-29 01:06:25 +00001481 else {
Evan Cheng1953d0c2007-11-29 10:12:14 +00001482 // If this is a two-address code, then this index starts a new VNInfo.
Lang Hames233a60e2009-11-03 23:52:08 +00001483 const VNInfo *VNI = li.findDefinedVNInfoForRegInt(index.getDefIndex());
Evan Cheng0cbb1162007-11-29 01:06:25 +00001484 if (VNI)
Lang Hames233a60e2009-11-03 23:52:08 +00001485 HasKill = anyKillInMBBAfterIdx(li, VNI, MBB, index.getDefIndex());
Evan Cheng0cbb1162007-11-29 01:06:25 +00001486 }
Owen Anderson28998312008-08-13 22:28:50 +00001487 DenseMap<unsigned, std::vector<SRInfo> >::iterator SII =
Evan Chenge3110d02007-12-01 04:42:39 +00001488 SpillIdxes.find(MBBId);
Evan Cheng0cbb1162007-11-29 01:06:25 +00001489 if (!HasKill) {
Evan Cheng1953d0c2007-11-29 10:12:14 +00001490 if (SII == SpillIdxes.end()) {
1491 std::vector<SRInfo> S;
1492 S.push_back(SRInfo(index, NewVReg, true));
1493 SpillIdxes.insert(std::make_pair(MBBId, S));
1494 } else if (SII->second.back().vreg != NewVReg) {
1495 SII->second.push_back(SRInfo(index, NewVReg, true));
Lang Hames86511252009-09-04 20:41:11 +00001496 } else if (index > SII->second.back().index) {
Evan Cheng0cbb1162007-11-29 01:06:25 +00001497 // If there is an earlier def and this is a two-address
1498 // instruction, then it's not possible to fold the store (which
1499 // would also fold the load).
Evan Cheng1953d0c2007-11-29 10:12:14 +00001500 SRInfo &Info = SII->second.back();
1501 Info.index = index;
1502 Info.canFold = !HasUse;
Evan Cheng0cbb1162007-11-29 01:06:25 +00001503 }
1504 SpillMBBs.set(MBBId);
Evan Chenge3110d02007-12-01 04:42:39 +00001505 } else if (SII != SpillIdxes.end() &&
1506 SII->second.back().vreg == NewVReg &&
Lang Hames86511252009-09-04 20:41:11 +00001507 index > SII->second.back().index) {
Evan Chenge3110d02007-12-01 04:42:39 +00001508 // There is an earlier def that's not killed (must be two-address).
1509 // The spill is no longer needed.
1510 SII->second.pop_back();
1511 if (SII->second.empty()) {
1512 SpillIdxes.erase(MBBId);
1513 SpillMBBs.reset(MBBId);
1514 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001515 }
1516 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001517 }
1518
1519 if (HasUse) {
Owen Anderson28998312008-08-13 22:28:50 +00001520 DenseMap<unsigned, std::vector<SRInfo> >::iterator SII =
Evan Cheng0cbb1162007-11-29 01:06:25 +00001521 SpillIdxes.find(MBBId);
Evan Cheng1953d0c2007-11-29 10:12:14 +00001522 if (SII != SpillIdxes.end() &&
1523 SII->second.back().vreg == NewVReg &&
Lang Hames86511252009-09-04 20:41:11 +00001524 index > SII->second.back().index)
Evan Cheng0cbb1162007-11-29 01:06:25 +00001525 // Use(s) following the last def, it's not safe to fold the spill.
Evan Cheng1953d0c2007-11-29 10:12:14 +00001526 SII->second.back().canFold = false;
Owen Anderson28998312008-08-13 22:28:50 +00001527 DenseMap<unsigned, std::vector<SRInfo> >::iterator RII =
Evan Cheng0cbb1162007-11-29 01:06:25 +00001528 RestoreIdxes.find(MBBId);
Evan Cheng1953d0c2007-11-29 10:12:14 +00001529 if (RII != RestoreIdxes.end() && RII->second.back().vreg == NewVReg)
Evan Cheng0cbb1162007-11-29 01:06:25 +00001530 // If we are splitting live intervals, only fold if it's the first
1531 // use and there isn't another use later in the MBB.
Evan Cheng1953d0c2007-11-29 10:12:14 +00001532 RII->second.back().canFold = false;
Evan Cheng0cbb1162007-11-29 01:06:25 +00001533 else if (IsNew) {
1534 // Only need a reload if there isn't an earlier def / use.
Evan Cheng1953d0c2007-11-29 10:12:14 +00001535 if (RII == RestoreIdxes.end()) {
1536 std::vector<SRInfo> Infos;
1537 Infos.push_back(SRInfo(index, NewVReg, true));
1538 RestoreIdxes.insert(std::make_pair(MBBId, Infos));
1539 } else {
1540 RII->second.push_back(SRInfo(index, NewVReg, true));
1541 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001542 RestoreMBBs.set(MBBId);
1543 }
1544 }
1545
1546 // Update spill weight.
Evan Cheng22f07ff2007-12-11 02:09:15 +00001547 unsigned loopDepth = loopInfo->getLoopDepth(MBB);
Evan Chengc3417602008-06-21 06:45:54 +00001548 nI.weight += getSpillWeight(HasDef, HasUse, loopDepth);
Evan Chengf2fbca62007-11-12 06:35:08 +00001549 }
Evan Cheng018f9b02007-12-05 03:22:34 +00001550
1551 if (NewVReg && TrySplit && AllCanFold) {
1552 // If all of its def / use can be folded, give it a low spill weight.
1553 LiveInterval &nI = getOrCreateInterval(NewVReg);
1554 nI.weight /= 10.0F;
1555 }
Evan Chengf2fbca62007-11-12 06:35:08 +00001556}
1557
Lang Hames233a60e2009-11-03 23:52:08 +00001558bool LiveIntervals::alsoFoldARestore(int Id, SlotIndex index,
Lang Hames86511252009-09-04 20:41:11 +00001559 unsigned vr, BitVector &RestoreMBBs,
Owen Anderson28998312008-08-13 22:28:50 +00001560 DenseMap<unsigned,std::vector<SRInfo> > &RestoreIdxes) {
Evan Cheng1953d0c2007-11-29 10:12:14 +00001561 if (!RestoreMBBs[Id])
1562 return false;
1563 std::vector<SRInfo> &Restores = RestoreIdxes[Id];
1564 for (unsigned i = 0, e = Restores.size(); i != e; ++i)
1565 if (Restores[i].index == index &&
1566 Restores[i].vreg == vr &&
1567 Restores[i].canFold)
1568 return true;
1569 return false;
1570}
1571
Lang Hames233a60e2009-11-03 23:52:08 +00001572void LiveIntervals::eraseRestoreInfo(int Id, SlotIndex index,
Lang Hames86511252009-09-04 20:41:11 +00001573 unsigned vr, BitVector &RestoreMBBs,
Owen Anderson28998312008-08-13 22:28:50 +00001574 DenseMap<unsigned,std::vector<SRInfo> > &RestoreIdxes) {
Evan Cheng1953d0c2007-11-29 10:12:14 +00001575 if (!RestoreMBBs[Id])
1576 return;
1577 std::vector<SRInfo> &Restores = RestoreIdxes[Id];
1578 for (unsigned i = 0, e = Restores.size(); i != e; ++i)
1579 if (Restores[i].index == index && Restores[i].vreg)
Lang Hames233a60e2009-11-03 23:52:08 +00001580 Restores[i].index = SlotIndex();
Evan Cheng1953d0c2007-11-29 10:12:14 +00001581}
Evan Cheng81a03822007-11-17 00:40:40 +00001582
Evan Cheng4cce6b42008-04-11 17:53:36 +00001583/// handleSpilledImpDefs - Remove IMPLICIT_DEF instructions which are being
1584/// spilled and create empty intervals for their uses.
1585void
1586LiveIntervals::handleSpilledImpDefs(const LiveInterval &li, VirtRegMap &vrm,
1587 const TargetRegisterClass* rc,
1588 std::vector<LiveInterval*> &NewLIs) {
Evan Cheng419852c2008-04-03 16:39:43 +00001589 for (MachineRegisterInfo::reg_iterator ri = mri_->reg_begin(li.reg),
1590 re = mri_->reg_end(); ri != re; ) {
Evan Cheng4cce6b42008-04-11 17:53:36 +00001591 MachineOperand &O = ri.getOperand();
Evan Cheng419852c2008-04-03 16:39:43 +00001592 MachineInstr *MI = &*ri;
1593 ++ri;
Evan Cheng28a1e482010-03-30 05:49:07 +00001594 if (MI->isDebugValue()) {
1595 // Remove debug info for now.
1596 O.setReg(0U);
1597 DEBUG(dbgs() << "Removing debug info due to spill:" << "\t" << *MI);
1598 continue;
1599 }
Evan Cheng4cce6b42008-04-11 17:53:36 +00001600 if (O.isDef()) {
Chris Lattner518bb532010-02-09 19:54:29 +00001601 assert(MI->isImplicitDef() &&
Evan Cheng4cce6b42008-04-11 17:53:36 +00001602 "Register def was not rewritten?");
1603 RemoveMachineInstrFromMaps(MI);
1604 vrm.RemoveMachineInstrFromMaps(MI);
1605 MI->eraseFromParent();
1606 } else {
1607 // This must be an use of an implicit_def so it's not part of the live
1608 // interval. Create a new empty live interval for it.
1609 // FIXME: Can we simply erase some of the instructions? e.g. Stores?
1610 unsigned NewVReg = mri_->createVirtualRegister(rc);
1611 vrm.grow();
1612 vrm.setIsImplicitlyDefined(NewVReg);
1613 NewLIs.push_back(&getOrCreateInterval(NewVReg));
1614 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1615 MachineOperand &MO = MI->getOperand(i);
Evan Cheng4784f1f2009-06-30 08:49:04 +00001616 if (MO.isReg() && MO.getReg() == li.reg) {
Evan Cheng4cce6b42008-04-11 17:53:36 +00001617 MO.setReg(NewVReg);
Evan Cheng4784f1f2009-06-30 08:49:04 +00001618 MO.setIsUndef();
Evan Cheng4784f1f2009-06-30 08:49:04 +00001619 }
Evan Cheng4cce6b42008-04-11 17:53:36 +00001620 }
1621 }
Evan Cheng419852c2008-04-03 16:39:43 +00001622 }
1623}
1624
Jakob Stoklund Olesene5d90412010-03-01 20:59:38 +00001625float
1626LiveIntervals::getSpillWeight(bool isDef, bool isUse, unsigned loopDepth) {
1627 // Limit the loop depth ridiculousness.
1628 if (loopDepth > 200)
1629 loopDepth = 200;
1630
1631 // The loop depth is used to roughly estimate the number of times the
1632 // instruction is executed. Something like 10^d is simple, but will quickly
1633 // overflow a float. This expression behaves like 10^d for small d, but is
1634 // more tempered for large d. At d=200 we get 6.7e33 which leaves a bit of
1635 // headroom before overflow.
Chris Lattner87565c12010-05-15 17:10:24 +00001636 float lc = std::pow(1 + (100.0f / (loopDepth+10)), (float)loopDepth);
Jakob Stoklund Olesene5d90412010-03-01 20:59:38 +00001637
1638 return (isDef + isUse) * lc;
1639}
1640
Jakob Stoklund Olesen352d3522010-02-18 21:33:05 +00001641void
1642LiveIntervals::normalizeSpillWeights(std::vector<LiveInterval*> &NewLIs) {
1643 for (unsigned i = 0, e = NewLIs.size(); i != e; ++i)
1644 normalizeSpillWeight(*NewLIs[i]);
1645}
1646
Evan Chengf2fbca62007-11-12 06:35:08 +00001647std::vector<LiveInterval*> LiveIntervals::
Owen Andersond6664312008-08-18 18:05:32 +00001648addIntervalsForSpillsFast(const LiveInterval &li,
1649 const MachineLoopInfo *loopInfo,
Evan Chengc781a242009-05-03 18:32:42 +00001650 VirtRegMap &vrm) {
Owen Anderson17197312008-08-18 23:41:04 +00001651 unsigned slot = vrm.assignVirt2StackSlot(li.reg);
Owen Andersond6664312008-08-18 18:05:32 +00001652
1653 std::vector<LiveInterval*> added;
1654
Jakob Stoklund Olesene5d90412010-03-01 20:59:38 +00001655 assert(li.isSpillable() && "attempt to spill already spilled interval!");
Owen Andersond6664312008-08-18 18:05:32 +00001656
Bill Wendling8e6179f2009-08-22 20:18:03 +00001657 DEBUG({
David Greene8a342292010-01-04 22:49:02 +00001658 dbgs() << "\t\t\t\tadding intervals for spills for interval: ";
Bill Wendling8e6179f2009-08-22 20:18:03 +00001659 li.dump();
David Greene8a342292010-01-04 22:49:02 +00001660 dbgs() << '\n';
Bill Wendling8e6179f2009-08-22 20:18:03 +00001661 });
Owen Andersond6664312008-08-18 18:05:32 +00001662
1663 const TargetRegisterClass* rc = mri_->getRegClass(li.reg);
1664
Owen Andersona41e47a2008-08-19 22:12:11 +00001665 MachineRegisterInfo::reg_iterator RI = mri_->reg_begin(li.reg);
1666 while (RI != mri_->reg_end()) {
1667 MachineInstr* MI = &*RI;
1668
1669 SmallVector<unsigned, 2> Indices;
1670 bool HasUse = false;
1671 bool HasDef = false;
1672
1673 for (unsigned i = 0; i != MI->getNumOperands(); ++i) {
1674 MachineOperand& mop = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001675 if (!mop.isReg() || mop.getReg() != li.reg) continue;
Owen Andersona41e47a2008-08-19 22:12:11 +00001676
1677 HasUse |= MI->getOperand(i).isUse();
1678 HasDef |= MI->getOperand(i).isDef();
1679
1680 Indices.push_back(i);
1681 }
1682
1683 if (!tryFoldMemoryOperand(MI, vrm, NULL, getInstructionIndex(MI),
1684 Indices, true, slot, li.reg)) {
1685 unsigned NewVReg = mri_->createVirtualRegister(rc);
Owen Anderson9a032932008-08-18 21:20:32 +00001686 vrm.grow();
Owen Anderson17197312008-08-18 23:41:04 +00001687 vrm.assignVirt2StackSlot(NewVReg, slot);
1688
Owen Andersona41e47a2008-08-19 22:12:11 +00001689 // create a new register for this spill
1690 LiveInterval &nI = getOrCreateInterval(NewVReg);
Jakob Stoklund Olesene5d90412010-03-01 20:59:38 +00001691 nI.markNotSpillable();
Owen Andersona41e47a2008-08-19 22:12:11 +00001692
1693 // Rewrite register operands to use the new vreg.
1694 for (SmallVectorImpl<unsigned>::iterator I = Indices.begin(),
1695 E = Indices.end(); I != E; ++I) {
1696 MI->getOperand(*I).setReg(NewVReg);
1697
1698 if (MI->getOperand(*I).isUse())
1699 MI->getOperand(*I).setIsKill(true);
1700 }
1701
1702 // Fill in the new live interval.
Lang Hames233a60e2009-11-03 23:52:08 +00001703 SlotIndex index = getInstructionIndex(MI);
Owen Andersona41e47a2008-08-19 22:12:11 +00001704 if (HasUse) {
Lang Hames233a60e2009-11-03 23:52:08 +00001705 LiveRange LR(index.getLoadIndex(), index.getUseIndex(),
1706 nI.getNextValue(SlotIndex(), 0, false,
Lang Hames86511252009-09-04 20:41:11 +00001707 getVNInfoAllocator()));
David Greene8a342292010-01-04 22:49:02 +00001708 DEBUG(dbgs() << " +" << LR);
Owen Andersona41e47a2008-08-19 22:12:11 +00001709 nI.addRange(LR);
1710 vrm.addRestorePoint(NewVReg, MI);
1711 }
1712 if (HasDef) {
Lang Hames233a60e2009-11-03 23:52:08 +00001713 LiveRange LR(index.getDefIndex(), index.getStoreIndex(),
1714 nI.getNextValue(SlotIndex(), 0, false,
Lang Hames86511252009-09-04 20:41:11 +00001715 getVNInfoAllocator()));
David Greene8a342292010-01-04 22:49:02 +00001716 DEBUG(dbgs() << " +" << LR);
Owen Andersona41e47a2008-08-19 22:12:11 +00001717 nI.addRange(LR);
1718 vrm.addSpillPoint(NewVReg, true, MI);
1719 }
1720
Owen Anderson17197312008-08-18 23:41:04 +00001721 added.push_back(&nI);
Owen Anderson8dc2cbe2008-08-18 18:38:12 +00001722
Bill Wendling8e6179f2009-08-22 20:18:03 +00001723 DEBUG({
David Greene8a342292010-01-04 22:49:02 +00001724 dbgs() << "\t\t\t\tadded new interval: ";
Bill Wendling8e6179f2009-08-22 20:18:03 +00001725 nI.dump();
David Greene8a342292010-01-04 22:49:02 +00001726 dbgs() << '\n';
Bill Wendling8e6179f2009-08-22 20:18:03 +00001727 });
Owen Andersona41e47a2008-08-19 22:12:11 +00001728 }
Owen Anderson9a032932008-08-18 21:20:32 +00001729
Owen Anderson9a032932008-08-18 21:20:32 +00001730
Owen Andersona41e47a2008-08-19 22:12:11 +00001731 RI = mri_->reg_begin(li.reg);
Owen Andersond6664312008-08-18 18:05:32 +00001732 }
Owen Andersond6664312008-08-18 18:05:32 +00001733
1734 return added;
1735}
1736
1737std::vector<LiveInterval*> LiveIntervals::
Evan Cheng81a03822007-11-17 00:40:40 +00001738addIntervalsForSpills(const LiveInterval &li,
Evan Chengdc377862008-09-30 15:44:16 +00001739 SmallVectorImpl<LiveInterval*> &SpillIs,
Evan Chengc781a242009-05-03 18:32:42 +00001740 const MachineLoopInfo *loopInfo, VirtRegMap &vrm) {
Owen Andersonae339ba2008-08-19 00:17:30 +00001741
1742 if (EnableFastSpilling)
Evan Chengc781a242009-05-03 18:32:42 +00001743 return addIntervalsForSpillsFast(li, loopInfo, vrm);
Owen Andersonae339ba2008-08-19 00:17:30 +00001744
Jakob Stoklund Olesene5d90412010-03-01 20:59:38 +00001745 assert(li.isSpillable() && "attempt to spill already spilled interval!");
Evan Chengf2fbca62007-11-12 06:35:08 +00001746
Bill Wendling8e6179f2009-08-22 20:18:03 +00001747 DEBUG({
David Greene8a342292010-01-04 22:49:02 +00001748 dbgs() << "\t\t\t\tadding intervals for spills for interval: ";
1749 li.print(dbgs(), tri_);
1750 dbgs() << '\n';
Bill Wendling8e6179f2009-08-22 20:18:03 +00001751 });
Evan Chengf2fbca62007-11-12 06:35:08 +00001752
Evan Cheng72eeb942008-12-05 17:00:16 +00001753 // Each bit specify whether a spill is required in the MBB.
Evan Cheng81a03822007-11-17 00:40:40 +00001754 BitVector SpillMBBs(mf_->getNumBlockIDs());
Owen Anderson28998312008-08-13 22:28:50 +00001755 DenseMap<unsigned, std::vector<SRInfo> > SpillIdxes;
Evan Cheng0cbb1162007-11-29 01:06:25 +00001756 BitVector RestoreMBBs(mf_->getNumBlockIDs());
Owen Anderson28998312008-08-13 22:28:50 +00001757 DenseMap<unsigned, std::vector<SRInfo> > RestoreIdxes;
1758 DenseMap<unsigned,unsigned> MBBVRegsMap;
Evan Chengf2fbca62007-11-12 06:35:08 +00001759 std::vector<LiveInterval*> NewLIs;
Evan Chengd70dbb52008-02-22 09:24:50 +00001760 const TargetRegisterClass* rc = mri_->getRegClass(li.reg);
Evan Chengf2fbca62007-11-12 06:35:08 +00001761
1762 unsigned NumValNums = li.getNumValNums();
1763 SmallVector<MachineInstr*, 4> ReMatDefs;
1764 ReMatDefs.resize(NumValNums, NULL);
1765 SmallVector<MachineInstr*, 4> ReMatOrigDefs;
1766 ReMatOrigDefs.resize(NumValNums, NULL);
1767 SmallVector<int, 4> ReMatIds;
1768 ReMatIds.resize(NumValNums, VirtRegMap::MAX_STACK_SLOT);
1769 BitVector ReMatDelete(NumValNums);
1770 unsigned Slot = VirtRegMap::MAX_STACK_SLOT;
1771
Evan Cheng81a03822007-11-17 00:40:40 +00001772 // Spilling a split live interval. It cannot be split any further. Also,
1773 // it's also guaranteed to be a single val# / range interval.
1774 if (vrm.getPreSplitReg(li.reg)) {
1775 vrm.setIsSplitFromReg(li.reg, 0);
Evan Chengd120ffd2007-12-05 10:24:35 +00001776 // Unset the split kill marker on the last use.
Lang Hames233a60e2009-11-03 23:52:08 +00001777 SlotIndex KillIdx = vrm.getKillPoint(li.reg);
1778 if (KillIdx != SlotIndex()) {
Evan Chengd120ffd2007-12-05 10:24:35 +00001779 MachineInstr *KillMI = getInstructionFromIndex(KillIdx);
1780 assert(KillMI && "Last use disappeared?");
1781 int KillOp = KillMI->findRegisterUseOperandIdx(li.reg, true);
1782 assert(KillOp != -1 && "Last use disappeared?");
Chris Lattnerf7382302007-12-30 21:56:09 +00001783 KillMI->getOperand(KillOp).setIsKill(false);
Evan Chengd120ffd2007-12-05 10:24:35 +00001784 }
Evan Chengadf85902007-12-05 09:51:10 +00001785 vrm.removeKillPoint(li.reg);
Evan Cheng81a03822007-11-17 00:40:40 +00001786 bool DefIsReMat = vrm.isReMaterialized(li.reg);
1787 Slot = vrm.getStackSlot(li.reg);
1788 assert(Slot != VirtRegMap::MAX_STACK_SLOT);
1789 MachineInstr *ReMatDefMI = DefIsReMat ?
1790 vrm.getReMaterializedMI(li.reg) : NULL;
1791 int LdSlot = 0;
1792 bool isLoadSS = DefIsReMat && tii_->isLoadFromStackSlot(ReMatDefMI, LdSlot);
1793 bool isLoad = isLoadSS ||
Dan Gohman15511cf2008-12-03 18:15:48 +00001794 (DefIsReMat && (ReMatDefMI->getDesc().canFoldAsLoad()));
Evan Cheng81a03822007-11-17 00:40:40 +00001795 bool IsFirstRange = true;
1796 for (LiveInterval::Ranges::const_iterator
1797 I = li.ranges.begin(), E = li.ranges.end(); I != E; ++I) {
1798 // If this is a split live interval with multiple ranges, it means there
1799 // are two-address instructions that re-defined the value. Only the
1800 // first def can be rematerialized!
1801 if (IsFirstRange) {
Evan Chengcb3c3302007-11-29 23:02:50 +00001802 // Note ReMatOrigDefMI has already been deleted.
Evan Cheng81a03822007-11-17 00:40:40 +00001803 rewriteInstructionsForSpills(li, false, I, NULL, ReMatDefMI,
1804 Slot, LdSlot, isLoad, isLoadSS, DefIsReMat,
Evan Chengd70dbb52008-02-22 09:24:50 +00001805 false, vrm, rc, ReMatIds, loopInfo,
Evan Cheng0cbb1162007-11-29 01:06:25 +00001806 SpillMBBs, SpillIdxes, RestoreMBBs, RestoreIdxes,
Evan Chengc781a242009-05-03 18:32:42 +00001807 MBBVRegsMap, NewLIs);
Evan Cheng81a03822007-11-17 00:40:40 +00001808 } else {
1809 rewriteInstructionsForSpills(li, false, I, NULL, 0,
1810 Slot, 0, false, false, false,
Evan Chengd70dbb52008-02-22 09:24:50 +00001811 false, vrm, rc, ReMatIds, loopInfo,
Evan Cheng0cbb1162007-11-29 01:06:25 +00001812 SpillMBBs, SpillIdxes, RestoreMBBs, RestoreIdxes,
Evan Chengc781a242009-05-03 18:32:42 +00001813 MBBVRegsMap, NewLIs);
Evan Cheng81a03822007-11-17 00:40:40 +00001814 }
1815 IsFirstRange = false;
1816 }
Evan Cheng419852c2008-04-03 16:39:43 +00001817
Evan Cheng4cce6b42008-04-11 17:53:36 +00001818 handleSpilledImpDefs(li, vrm, rc, NewLIs);
Jakob Stoklund Olesen352d3522010-02-18 21:33:05 +00001819 normalizeSpillWeights(NewLIs);
Evan Cheng81a03822007-11-17 00:40:40 +00001820 return NewLIs;
1821 }
1822
Evan Cheng752195e2009-09-14 21:33:42 +00001823 bool TrySplit = !intervalIsInOneMBB(li);
Evan Cheng0cbb1162007-11-29 01:06:25 +00001824 if (TrySplit)
1825 ++numSplits;
Evan Chengf2fbca62007-11-12 06:35:08 +00001826 bool NeedStackSlot = false;
1827 for (LiveInterval::const_vni_iterator i = li.vni_begin(), e = li.vni_end();
1828 i != e; ++i) {
1829 const VNInfo *VNI = *i;
1830 unsigned VN = VNI->id;
Lang Hames857c4e02009-06-17 21:01:20 +00001831 if (VNI->isUnused())
Evan Chengf2fbca62007-11-12 06:35:08 +00001832 continue; // Dead val#.
1833 // Is the def for the val# rematerializable?
Lang Hames857c4e02009-06-17 21:01:20 +00001834 MachineInstr *ReMatDefMI = VNI->isDefAccurate()
1835 ? getInstructionFromIndex(VNI->def) : 0;
Evan Cheng5ef3a042007-12-06 00:01:56 +00001836 bool dummy;
Evan Chengdc377862008-09-30 15:44:16 +00001837 if (ReMatDefMI && isReMaterializable(li, VNI, ReMatDefMI, SpillIs, dummy)) {
Evan Chengf2fbca62007-11-12 06:35:08 +00001838 // Remember how to remat the def of this val#.
Evan Cheng81a03822007-11-17 00:40:40 +00001839 ReMatOrigDefs[VN] = ReMatDefMI;
Dan Gohman2c3f7ae2008-07-17 23:49:46 +00001840 // Original def may be modified so we have to make a copy here.
Evan Cheng1ed99222008-07-19 00:37:25 +00001841 MachineInstr *Clone = mf_->CloneMachineInstr(ReMatDefMI);
Evan Cheng752195e2009-09-14 21:33:42 +00001842 CloneMIs.push_back(Clone);
Evan Cheng1ed99222008-07-19 00:37:25 +00001843 ReMatDefs[VN] = Clone;
Evan Chengf2fbca62007-11-12 06:35:08 +00001844
1845 bool CanDelete = true;
Lang Hames857c4e02009-06-17 21:01:20 +00001846 if (VNI->hasPHIKill()) {
Evan Chengc3fc7d92007-11-29 09:49:23 +00001847 // A kill is a phi node, not all of its uses can be rematerialized.
Evan Chengf2fbca62007-11-12 06:35:08 +00001848 // It must not be deleted.
Evan Chengc3fc7d92007-11-29 09:49:23 +00001849 CanDelete = false;
1850 // Need a stack slot if there is any live range where uses cannot be
1851 // rematerialized.
1852 NeedStackSlot = true;
Evan Chengf2fbca62007-11-12 06:35:08 +00001853 }
Evan Chengf2fbca62007-11-12 06:35:08 +00001854 if (CanDelete)
1855 ReMatDelete.set(VN);
1856 } else {
1857 // Need a stack slot if there is any live range where uses cannot be
1858 // rematerialized.
1859 NeedStackSlot = true;
1860 }
1861 }
1862
1863 // One stack slot per live interval.
Owen Andersonb98bbb72009-03-26 18:53:38 +00001864 if (NeedStackSlot && vrm.getPreSplitReg(li.reg) == 0) {
1865 if (vrm.getStackSlot(li.reg) == VirtRegMap::NO_STACK_SLOT)
1866 Slot = vrm.assignVirt2StackSlot(li.reg);
1867
1868 // This case only occurs when the prealloc splitter has already assigned
1869 // a stack slot to this vreg.
1870 else
1871 Slot = vrm.getStackSlot(li.reg);
1872 }
Evan Chengf2fbca62007-11-12 06:35:08 +00001873
1874 // Create new intervals and rewrite defs and uses.
1875 for (LiveInterval::Ranges::const_iterator
1876 I = li.ranges.begin(), E = li.ranges.end(); I != E; ++I) {
Evan Cheng81a03822007-11-17 00:40:40 +00001877 MachineInstr *ReMatDefMI = ReMatDefs[I->valno->id];
1878 MachineInstr *ReMatOrigDefMI = ReMatOrigDefs[I->valno->id];
1879 bool DefIsReMat = ReMatDefMI != NULL;
Evan Chengf2fbca62007-11-12 06:35:08 +00001880 bool CanDelete = ReMatDelete[I->valno->id];
1881 int LdSlot = 0;
Evan Cheng81a03822007-11-17 00:40:40 +00001882 bool isLoadSS = DefIsReMat && tii_->isLoadFromStackSlot(ReMatDefMI, LdSlot);
Evan Chengf2fbca62007-11-12 06:35:08 +00001883 bool isLoad = isLoadSS ||
Dan Gohman15511cf2008-12-03 18:15:48 +00001884 (DefIsReMat && ReMatDefMI->getDesc().canFoldAsLoad());
Evan Cheng81a03822007-11-17 00:40:40 +00001885 rewriteInstructionsForSpills(li, TrySplit, I, ReMatOrigDefMI, ReMatDefMI,
Evan Cheng0cbb1162007-11-29 01:06:25 +00001886 Slot, LdSlot, isLoad, isLoadSS, DefIsReMat,
Evan Chengd70dbb52008-02-22 09:24:50 +00001887 CanDelete, vrm, rc, ReMatIds, loopInfo,
Evan Cheng0cbb1162007-11-29 01:06:25 +00001888 SpillMBBs, SpillIdxes, RestoreMBBs, RestoreIdxes,
Evan Chengc781a242009-05-03 18:32:42 +00001889 MBBVRegsMap, NewLIs);
Evan Chengf2fbca62007-11-12 06:35:08 +00001890 }
1891
Evan Cheng0cbb1162007-11-29 01:06:25 +00001892 // Insert spills / restores if we are splitting.
Evan Cheng419852c2008-04-03 16:39:43 +00001893 if (!TrySplit) {
Evan Cheng4cce6b42008-04-11 17:53:36 +00001894 handleSpilledImpDefs(li, vrm, rc, NewLIs);
Jakob Stoklund Olesen352d3522010-02-18 21:33:05 +00001895 normalizeSpillWeights(NewLIs);
Evan Cheng1953d0c2007-11-29 10:12:14 +00001896 return NewLIs;
Evan Cheng419852c2008-04-03 16:39:43 +00001897 }
Evan Cheng1953d0c2007-11-29 10:12:14 +00001898
Evan Chengb50bb8c2007-12-05 08:16:32 +00001899 SmallPtrSet<LiveInterval*, 4> AddedKill;
Evan Chengaee4af62007-12-02 08:30:39 +00001900 SmallVector<unsigned, 2> Ops;
Evan Cheng1953d0c2007-11-29 10:12:14 +00001901 if (NeedStackSlot) {
1902 int Id = SpillMBBs.find_first();
1903 while (Id != -1) {
1904 std::vector<SRInfo> &spills = SpillIdxes[Id];
1905 for (unsigned i = 0, e = spills.size(); i != e; ++i) {
Lang Hames233a60e2009-11-03 23:52:08 +00001906 SlotIndex index = spills[i].index;
Evan Cheng1953d0c2007-11-29 10:12:14 +00001907 unsigned VReg = spills[i].vreg;
Evan Cheng597d10d2007-12-04 00:32:23 +00001908 LiveInterval &nI = getOrCreateInterval(VReg);
Evan Cheng0cbb1162007-11-29 01:06:25 +00001909 bool isReMat = vrm.isReMaterialized(VReg);
1910 MachineInstr *MI = getInstructionFromIndex(index);
Evan Chengaee4af62007-12-02 08:30:39 +00001911 bool CanFold = false;
1912 bool FoundUse = false;
1913 Ops.clear();
Evan Chengcddbb832007-11-30 21:23:43 +00001914 if (spills[i].canFold) {
Evan Chengaee4af62007-12-02 08:30:39 +00001915 CanFold = true;
Evan Cheng0cbb1162007-11-29 01:06:25 +00001916 for (unsigned j = 0, ee = MI->getNumOperands(); j != ee; ++j) {
1917 MachineOperand &MO = MI->getOperand(j);
Dan Gohmand735b802008-10-03 15:45:36 +00001918 if (!MO.isReg() || MO.getReg() != VReg)
Evan Cheng0cbb1162007-11-29 01:06:25 +00001919 continue;
Evan Chengaee4af62007-12-02 08:30:39 +00001920
1921 Ops.push_back(j);
1922 if (MO.isDef())
Evan Chengcddbb832007-11-30 21:23:43 +00001923 continue;
Evan Chengaee4af62007-12-02 08:30:39 +00001924 if (isReMat ||
1925 (!FoundUse && !alsoFoldARestore(Id, index, VReg,
1926 RestoreMBBs, RestoreIdxes))) {
1927 // MI has two-address uses of the same register. If the use
1928 // isn't the first and only use in the BB, then we can't fold
1929 // it. FIXME: Move this to rewriteInstructionsForSpills.
1930 CanFold = false;
Evan Chengcddbb832007-11-30 21:23:43 +00001931 break;
1932 }
Evan Chengaee4af62007-12-02 08:30:39 +00001933 FoundUse = true;
Evan Cheng0cbb1162007-11-29 01:06:25 +00001934 }
1935 }
1936 // Fold the store into the def if possible.
Evan Chengcddbb832007-11-30 21:23:43 +00001937 bool Folded = false;
Evan Chengaee4af62007-12-02 08:30:39 +00001938 if (CanFold && !Ops.empty()) {
1939 if (tryFoldMemoryOperand(MI, vrm, NULL, index, Ops, true, Slot,VReg)){
Evan Chengcddbb832007-11-30 21:23:43 +00001940 Folded = true;
Sebastian Redl48fe6352009-03-19 23:26:52 +00001941 if (FoundUse) {
Evan Chengaee4af62007-12-02 08:30:39 +00001942 // Also folded uses, do not issue a load.
1943 eraseRestoreInfo(Id, index, VReg, RestoreMBBs, RestoreIdxes);
Lang Hames233a60e2009-11-03 23:52:08 +00001944 nI.removeRange(index.getLoadIndex(), index.getDefIndex());
Evan Chengf38d14f2007-12-05 09:05:34 +00001945 }
Lang Hames233a60e2009-11-03 23:52:08 +00001946 nI.removeRange(index.getDefIndex(), index.getStoreIndex());
Evan Chengcddbb832007-11-30 21:23:43 +00001947 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001948 }
1949
Evan Cheng7e073ba2008-04-09 20:57:25 +00001950 // Otherwise tell the spiller to issue a spill.
Evan Chengb50bb8c2007-12-05 08:16:32 +00001951 if (!Folded) {
1952 LiveRange *LR = &nI.ranges[nI.ranges.size()-1];
Lang Hames233a60e2009-11-03 23:52:08 +00001953 bool isKill = LR->end == index.getStoreIndex();
Evan Chengb0a6f622008-05-20 08:10:37 +00001954 if (!MI->registerDefIsDead(nI.reg))
1955 // No need to spill a dead def.
1956 vrm.addSpillPoint(VReg, isKill, MI);
Evan Chengb50bb8c2007-12-05 08:16:32 +00001957 if (isKill)
1958 AddedKill.insert(&nI);
1959 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001960 }
Evan Cheng1953d0c2007-11-29 10:12:14 +00001961 Id = SpillMBBs.find_next(Id);
Evan Cheng0cbb1162007-11-29 01:06:25 +00001962 }
Evan Cheng1953d0c2007-11-29 10:12:14 +00001963 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001964
Evan Cheng1953d0c2007-11-29 10:12:14 +00001965 int Id = RestoreMBBs.find_first();
1966 while (Id != -1) {
1967 std::vector<SRInfo> &restores = RestoreIdxes[Id];
1968 for (unsigned i = 0, e = restores.size(); i != e; ++i) {
Lang Hames233a60e2009-11-03 23:52:08 +00001969 SlotIndex index = restores[i].index;
1970 if (index == SlotIndex())
Evan Cheng1953d0c2007-11-29 10:12:14 +00001971 continue;
1972 unsigned VReg = restores[i].vreg;
Evan Cheng597d10d2007-12-04 00:32:23 +00001973 LiveInterval &nI = getOrCreateInterval(VReg);
Evan Cheng9c3c2212008-06-06 07:54:39 +00001974 bool isReMat = vrm.isReMaterialized(VReg);
Evan Cheng81a03822007-11-17 00:40:40 +00001975 MachineInstr *MI = getInstructionFromIndex(index);
Evan Chengaee4af62007-12-02 08:30:39 +00001976 bool CanFold = false;
1977 Ops.clear();
Evan Chengcddbb832007-11-30 21:23:43 +00001978 if (restores[i].canFold) {
Evan Chengaee4af62007-12-02 08:30:39 +00001979 CanFold = true;
Evan Cheng81a03822007-11-17 00:40:40 +00001980 for (unsigned j = 0, ee = MI->getNumOperands(); j != ee; ++j) {
1981 MachineOperand &MO = MI->getOperand(j);
Dan Gohmand735b802008-10-03 15:45:36 +00001982 if (!MO.isReg() || MO.getReg() != VReg)
Evan Cheng81a03822007-11-17 00:40:40 +00001983 continue;
Evan Chengaee4af62007-12-02 08:30:39 +00001984
Evan Cheng0cbb1162007-11-29 01:06:25 +00001985 if (MO.isDef()) {
Evan Chengaee4af62007-12-02 08:30:39 +00001986 // If this restore were to be folded, it would have been folded
1987 // already.
1988 CanFold = false;
Evan Cheng81a03822007-11-17 00:40:40 +00001989 break;
1990 }
Evan Chengaee4af62007-12-02 08:30:39 +00001991 Ops.push_back(j);
Evan Cheng81a03822007-11-17 00:40:40 +00001992 }
1993 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001994
1995 // Fold the load into the use if possible.
Evan Chengcddbb832007-11-30 21:23:43 +00001996 bool Folded = false;
Evan Chengaee4af62007-12-02 08:30:39 +00001997 if (CanFold && !Ops.empty()) {
Evan Cheng9c3c2212008-06-06 07:54:39 +00001998 if (!isReMat)
Evan Chengaee4af62007-12-02 08:30:39 +00001999 Folded = tryFoldMemoryOperand(MI, vrm, NULL,index,Ops,true,Slot,VReg);
2000 else {
Evan Cheng0cbb1162007-11-29 01:06:25 +00002001 MachineInstr *ReMatDefMI = vrm.getReMaterializedMI(VReg);
2002 int LdSlot = 0;
2003 bool isLoadSS = tii_->isLoadFromStackSlot(ReMatDefMI, LdSlot);
2004 // If the rematerializable def is a load, also try to fold it.
Dan Gohman15511cf2008-12-03 18:15:48 +00002005 if (isLoadSS || ReMatDefMI->getDesc().canFoldAsLoad())
Evan Chengaee4af62007-12-02 08:30:39 +00002006 Folded = tryFoldMemoryOperand(MI, vrm, ReMatDefMI, index,
2007 Ops, isLoadSS, LdSlot, VReg);
Evan Cheng650d7f32008-12-05 17:41:31 +00002008 if (!Folded) {
2009 unsigned ImpUse = getReMatImplicitUse(li, ReMatDefMI);
2010 if (ImpUse) {
2011 // Re-matting an instruction with virtual register use. Add the
Jakob Stoklund Olesene5d90412010-03-01 20:59:38 +00002012 // register as an implicit use on the use MI and mark the register
2013 // interval as unspillable.
Evan Cheng650d7f32008-12-05 17:41:31 +00002014 LiveInterval &ImpLi = getInterval(ImpUse);
Jakob Stoklund Olesene5d90412010-03-01 20:59:38 +00002015 ImpLi.markNotSpillable();
Evan Cheng650d7f32008-12-05 17:41:31 +00002016 MI->addOperand(MachineOperand::CreateReg(ImpUse, false, true));
2017 }
Evan Chengd70dbb52008-02-22 09:24:50 +00002018 }
Evan Chengaee4af62007-12-02 08:30:39 +00002019 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00002020 }
2021 // If folding is not possible / failed, then tell the spiller to issue a
2022 // load / rematerialization for us.
Evan Cheng597d10d2007-12-04 00:32:23 +00002023 if (Folded)
Lang Hames233a60e2009-11-03 23:52:08 +00002024 nI.removeRange(index.getLoadIndex(), index.getDefIndex());
Evan Chengb50bb8c2007-12-05 08:16:32 +00002025 else
Evan Cheng0cbb1162007-11-29 01:06:25 +00002026 vrm.addRestorePoint(VReg, MI);
Evan Cheng81a03822007-11-17 00:40:40 +00002027 }
Evan Cheng1953d0c2007-11-29 10:12:14 +00002028 Id = RestoreMBBs.find_next(Id);
Evan Cheng81a03822007-11-17 00:40:40 +00002029 }
2030
Evan Chengb50bb8c2007-12-05 08:16:32 +00002031 // Finalize intervals: add kills, finalize spill weights, and filter out
2032 // dead intervals.
Evan Cheng597d10d2007-12-04 00:32:23 +00002033 std::vector<LiveInterval*> RetNewLIs;
2034 for (unsigned i = 0, e = NewLIs.size(); i != e; ++i) {
2035 LiveInterval *LI = NewLIs[i];
2036 if (!LI->empty()) {
Lang Hames233a60e2009-11-03 23:52:08 +00002037 LI->weight /= SlotIndex::NUM * getApproximateInstructionCount(*LI);
Evan Chengb50bb8c2007-12-05 08:16:32 +00002038 if (!AddedKill.count(LI)) {
2039 LiveRange *LR = &LI->ranges[LI->ranges.size()-1];
Lang Hames233a60e2009-11-03 23:52:08 +00002040 SlotIndex LastUseIdx = LR->end.getBaseIndex();
Evan Chengd120ffd2007-12-05 10:24:35 +00002041 MachineInstr *LastUse = getInstructionFromIndex(LastUseIdx);
Evan Cheng6130f662008-03-05 00:59:57 +00002042 int UseIdx = LastUse->findRegisterUseOperandIdx(LI->reg, false);
Evan Chengb50bb8c2007-12-05 08:16:32 +00002043 assert(UseIdx != -1);
Evan Chenga24752f2009-03-19 20:30:06 +00002044 if (!LastUse->isRegTiedToDefOperand(UseIdx)) {
Evan Chengb50bb8c2007-12-05 08:16:32 +00002045 LastUse->getOperand(UseIdx).setIsKill();
Evan Chengd120ffd2007-12-05 10:24:35 +00002046 vrm.addKillPoint(LI->reg, LastUseIdx);
Evan Chengadf85902007-12-05 09:51:10 +00002047 }
Evan Chengb50bb8c2007-12-05 08:16:32 +00002048 }
Evan Cheng597d10d2007-12-04 00:32:23 +00002049 RetNewLIs.push_back(LI);
2050 }
2051 }
Evan Cheng81a03822007-11-17 00:40:40 +00002052
Evan Cheng4cce6b42008-04-11 17:53:36 +00002053 handleSpilledImpDefs(li, vrm, rc, RetNewLIs);
Jakob Stoklund Olesen352d3522010-02-18 21:33:05 +00002054 normalizeSpillWeights(RetNewLIs);
Evan Cheng597d10d2007-12-04 00:32:23 +00002055 return RetNewLIs;
Evan Chengf2fbca62007-11-12 06:35:08 +00002056}
Evan Cheng676dd7c2008-03-11 07:19:34 +00002057
2058/// hasAllocatableSuperReg - Return true if the specified physical register has
2059/// any super register that's allocatable.
2060bool LiveIntervals::hasAllocatableSuperReg(unsigned Reg) const {
2061 for (const unsigned* AS = tri_->getSuperRegisters(Reg); *AS; ++AS)
2062 if (allocatableRegs_[*AS] && hasInterval(*AS))
2063 return true;
2064 return false;
2065}
2066
2067/// getRepresentativeReg - Find the largest super register of the specified
2068/// physical register.
2069unsigned LiveIntervals::getRepresentativeReg(unsigned Reg) const {
2070 // Find the largest super-register that is allocatable.
2071 unsigned BestReg = Reg;
2072 for (const unsigned* AS = tri_->getSuperRegisters(Reg); *AS; ++AS) {
2073 unsigned SuperReg = *AS;
2074 if (!hasAllocatableSuperReg(SuperReg) && hasInterval(SuperReg)) {
2075 BestReg = SuperReg;
2076 break;
2077 }
2078 }
2079 return BestReg;
2080}
2081
2082/// getNumConflictsWithPhysReg - Return the number of uses and defs of the
2083/// specified interval that conflicts with the specified physical register.
2084unsigned LiveIntervals::getNumConflictsWithPhysReg(const LiveInterval &li,
2085 unsigned PhysReg) const {
2086 unsigned NumConflicts = 0;
2087 const LiveInterval &pli = getInterval(getRepresentativeReg(PhysReg));
2088 for (MachineRegisterInfo::reg_iterator I = mri_->reg_begin(li.reg),
2089 E = mri_->reg_end(); I != E; ++I) {
2090 MachineOperand &O = I.getOperand();
2091 MachineInstr *MI = O.getParent();
Evan Cheng28a1e482010-03-30 05:49:07 +00002092 if (MI->isDebugValue())
2093 continue;
Lang Hames233a60e2009-11-03 23:52:08 +00002094 SlotIndex Index = getInstructionIndex(MI);
Evan Cheng676dd7c2008-03-11 07:19:34 +00002095 if (pli.liveAt(Index))
2096 ++NumConflicts;
2097 }
2098 return NumConflicts;
2099}
2100
2101/// spillPhysRegAroundRegDefsUses - Spill the specified physical register
Evan Cheng2824a652009-03-23 18:24:37 +00002102/// around all defs and uses of the specified interval. Return true if it
2103/// was able to cut its interval.
2104bool LiveIntervals::spillPhysRegAroundRegDefsUses(const LiveInterval &li,
Evan Cheng676dd7c2008-03-11 07:19:34 +00002105 unsigned PhysReg, VirtRegMap &vrm) {
2106 unsigned SpillReg = getRepresentativeReg(PhysReg);
2107
2108 for (const unsigned *AS = tri_->getAliasSet(PhysReg); *AS; ++AS)
2109 // If there are registers which alias PhysReg, but which are not a
2110 // sub-register of the chosen representative super register. Assert
2111 // since we can't handle it yet.
Dan Gohman70f2f652009-04-13 15:22:29 +00002112 assert(*AS == SpillReg || !allocatableRegs_[*AS] || !hasInterval(*AS) ||
Evan Cheng676dd7c2008-03-11 07:19:34 +00002113 tri_->isSuperRegister(*AS, SpillReg));
2114
Evan Cheng2824a652009-03-23 18:24:37 +00002115 bool Cut = false;
Evan Cheng0222a8c2009-10-20 01:31:09 +00002116 SmallVector<unsigned, 4> PRegs;
2117 if (hasInterval(SpillReg))
2118 PRegs.push_back(SpillReg);
2119 else {
2120 SmallSet<unsigned, 4> Added;
2121 for (const unsigned* AS = tri_->getSubRegisters(SpillReg); *AS; ++AS)
2122 if (Added.insert(*AS) && hasInterval(*AS)) {
2123 PRegs.push_back(*AS);
2124 for (const unsigned* ASS = tri_->getSubRegisters(*AS); *ASS; ++ASS)
2125 Added.insert(*ASS);
2126 }
2127 }
2128
Evan Cheng676dd7c2008-03-11 07:19:34 +00002129 SmallPtrSet<MachineInstr*, 8> SeenMIs;
2130 for (MachineRegisterInfo::reg_iterator I = mri_->reg_begin(li.reg),
2131 E = mri_->reg_end(); I != E; ++I) {
2132 MachineOperand &O = I.getOperand();
2133 MachineInstr *MI = O.getParent();
Evan Cheng28a1e482010-03-30 05:49:07 +00002134 if (MI->isDebugValue() || SeenMIs.count(MI))
Evan Cheng676dd7c2008-03-11 07:19:34 +00002135 continue;
2136 SeenMIs.insert(MI);
Lang Hames233a60e2009-11-03 23:52:08 +00002137 SlotIndex Index = getInstructionIndex(MI);
Evan Cheng0222a8c2009-10-20 01:31:09 +00002138 for (unsigned i = 0, e = PRegs.size(); i != e; ++i) {
2139 unsigned PReg = PRegs[i];
2140 LiveInterval &pli = getInterval(PReg);
2141 if (!pli.liveAt(Index))
2142 continue;
2143 vrm.addEmergencySpill(PReg, MI);
Lang Hames233a60e2009-11-03 23:52:08 +00002144 SlotIndex StartIdx = Index.getLoadIndex();
2145 SlotIndex EndIdx = Index.getNextIndex().getBaseIndex();
Evan Cheng2824a652009-03-23 18:24:37 +00002146 if (pli.isInOneLiveRange(StartIdx, EndIdx)) {
Evan Cheng5a3c6a82009-01-29 02:20:59 +00002147 pli.removeRange(StartIdx, EndIdx);
Evan Cheng2824a652009-03-23 18:24:37 +00002148 Cut = true;
2149 } else {
Torok Edwin7d696d82009-07-11 13:10:19 +00002150 std::string msg;
2151 raw_string_ostream Msg(msg);
2152 Msg << "Ran out of registers during register allocation!";
Chris Lattner518bb532010-02-09 19:54:29 +00002153 if (MI->isInlineAsm()) {
Torok Edwin7d696d82009-07-11 13:10:19 +00002154 Msg << "\nPlease check your inline asm statement for invalid "
Evan Cheng0222a8c2009-10-20 01:31:09 +00002155 << "constraints:\n";
Torok Edwin7d696d82009-07-11 13:10:19 +00002156 MI->print(Msg, tm_);
Evan Cheng5a3c6a82009-01-29 02:20:59 +00002157 }
Chris Lattner75361b62010-04-07 22:58:41 +00002158 report_fatal_error(Msg.str());
Evan Cheng5a3c6a82009-01-29 02:20:59 +00002159 }
Evan Cheng0222a8c2009-10-20 01:31:09 +00002160 for (const unsigned* AS = tri_->getSubRegisters(PReg); *AS; ++AS) {
Evan Cheng676dd7c2008-03-11 07:19:34 +00002161 if (!hasInterval(*AS))
2162 continue;
2163 LiveInterval &spli = getInterval(*AS);
2164 if (spli.liveAt(Index))
Lang Hames233a60e2009-11-03 23:52:08 +00002165 spli.removeRange(Index.getLoadIndex(),
2166 Index.getNextIndex().getBaseIndex());
Evan Cheng676dd7c2008-03-11 07:19:34 +00002167 }
2168 }
2169 }
Evan Cheng2824a652009-03-23 18:24:37 +00002170 return Cut;
Evan Cheng676dd7c2008-03-11 07:19:34 +00002171}
Owen Andersonc4dc1322008-06-05 17:15:43 +00002172
2173LiveRange LiveIntervals::addLiveRangeToEndOfBlock(unsigned reg,
Lang Hamesffd13262009-07-09 03:57:02 +00002174 MachineInstr* startInst) {
Owen Andersonc4dc1322008-06-05 17:15:43 +00002175 LiveInterval& Interval = getOrCreateInterval(reg);
2176 VNInfo* VN = Interval.getNextValue(
Lang Hames233a60e2009-11-03 23:52:08 +00002177 SlotIndex(getInstructionIndex(startInst).getDefIndex()),
Lang Hames86511252009-09-04 20:41:11 +00002178 startInst, true, getVNInfoAllocator());
Lang Hames857c4e02009-06-17 21:01:20 +00002179 VN->setHasPHIKill(true);
Lang Hames233a60e2009-11-03 23:52:08 +00002180 VN->kills.push_back(indexes_->getTerminatorGap(startInst->getParent()));
Lang Hames86511252009-09-04 20:41:11 +00002181 LiveRange LR(
Lang Hames233a60e2009-11-03 23:52:08 +00002182 SlotIndex(getInstructionIndex(startInst).getDefIndex()),
Lang Hames74ab5ee2009-12-22 00:11:50 +00002183 getMBBEndIdx(startInst->getParent()), VN);
Owen Andersonc4dc1322008-06-05 17:15:43 +00002184 Interval.addRange(LR);
2185
2186 return LR;
2187}
David Greeneb5257662009-08-03 21:55:09 +00002188