blob: a9ca7e5a37df7f1744559be9ee2dec45845d75e6 [file] [log] [blame]
Bill Wendling0480e282010-12-01 02:36:55 +00001//===- ARMInstrThumb.td - Thumb support for ARM ------------*- tablegen -*-===//
Evan Chenga8e29892007-01-19 07:51:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the Thumb instruction set.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
15// Thumb specific DAG Nodes.
16//
17
18def ARMtcall : SDNode<"ARMISD::tCALL", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000019 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000020 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +000023 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +000024}]>;
25def imm_comp_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +000026 return CurDAG->getTargetConstant(~((uint32_t)N->getZExtValue()), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +000027}]>;
28
Evan Chenga8e29892007-01-19 07:51:42 +000029/// imm0_7 predicate - True if the 32-bit immediate is in the range [0,7].
Eric Christopher8f232d32011-04-28 05:49:04 +000030def imm0_7 : ImmLeaf<i32, [{
31 return Imm >= 0 && Imm < 8;
Evan Chenga8e29892007-01-19 07:51:42 +000032}]>;
33def imm0_7_neg : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000034 return (uint32_t)-N->getZExtValue() < 8;
Evan Chenga8e29892007-01-19 07:51:42 +000035}], imm_neg_XFORM>;
36
Eric Christopher8f232d32011-04-28 05:49:04 +000037def imm0_255 : ImmLeaf<i32, [{
38 return Imm >= 0 && Imm < 256;
Evan Chenga8e29892007-01-19 07:51:42 +000039}]>;
40def imm0_255_comp : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000041 return ~((uint32_t)N->getZExtValue()) < 256;
Evan Chenga8e29892007-01-19 07:51:42 +000042}]>;
43
Eric Christopher8f232d32011-04-28 05:49:04 +000044def imm8_255 : ImmLeaf<i32, [{
45 return Imm >= 8 && Imm < 256;
Evan Chenga8e29892007-01-19 07:51:42 +000046}]>;
47def imm8_255_neg : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000048 unsigned Val = -N->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +000049 return Val >= 8 && Val < 256;
50}], imm_neg_XFORM>;
51
Bill Wendling0480e282010-12-01 02:36:55 +000052// Break imm's up into two pieces: an immediate + a left shift. This uses
53// thumb_immshifted to match and thumb_immshifted_val and thumb_immshifted_shamt
54// to get the val/shift pieces.
Evan Chenga8e29892007-01-19 07:51:42 +000055def thumb_immshifted : PatLeaf<(imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000056 return ARM_AM::isThumbImmShiftedVal((unsigned)N->getZExtValue());
Evan Chenga8e29892007-01-19 07:51:42 +000057}]>;
58
59def thumb_immshifted_val : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000060 unsigned V = ARM_AM::getThumbImmNonShiftedVal((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +000061 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +000062}]>;
63
64def thumb_immshifted_shamt : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000065 unsigned V = ARM_AM::getThumbImmValShift((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +000066 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +000067}]>;
68
Jim Grosbachd40963c2010-12-14 22:28:03 +000069// ADR instruction labels.
70def t_adrlabel : Operand<i32> {
71 let EncoderMethod = "getThumbAdrLabelOpValue";
72}
73
Evan Cheng2ef9c8a2009-11-19 06:57:41 +000074// Scaled 4 immediate.
75def t_imm_s4 : Operand<i32> {
76 let PrintMethod = "printThumbS4ImmOperand";
77}
78
Evan Chenga8e29892007-01-19 07:51:42 +000079// Define Thumb specific addressing modes.
80
Jim Grosbache2467172010-12-10 18:21:33 +000081def t_brtarget : Operand<OtherVT> {
82 let EncoderMethod = "getThumbBRTargetOpValue";
83}
84
Jim Grosbach01086452010-12-10 17:13:40 +000085def t_bcctarget : Operand<i32> {
86 let EncoderMethod = "getThumbBCCTargetOpValue";
87}
88
Jim Grosbachcf6220a2010-12-09 19:01:46 +000089def t_cbtarget : Operand<i32> {
Jim Grosbach027d6e82010-12-09 19:04:53 +000090 let EncoderMethod = "getThumbCBTargetOpValue";
Bill Wendlingdff2f712010-12-08 23:01:43 +000091}
92
Jim Grosbach662a8162010-12-06 23:57:07 +000093def t_bltarget : Operand<i32> {
94 let EncoderMethod = "getThumbBLTargetOpValue";
95}
96
Bill Wendling09aa3f02010-12-09 00:39:08 +000097def t_blxtarget : Operand<i32> {
98 let EncoderMethod = "getThumbBLXTargetOpValue";
99}
100
Bill Wendlingf4caf692010-12-14 03:36:38 +0000101def MemModeRegThumbAsmOperand : AsmOperandClass {
102 let Name = "MemModeRegThumb";
103 let SuperClasses = [];
104}
105
106def MemModeImmThumbAsmOperand : AsmOperandClass {
107 let Name = "MemModeImmThumb";
Bill Wendlingef4a68b2010-11-30 07:44:32 +0000108 let SuperClasses = [];
109}
110
Evan Chenga8e29892007-01-19 07:51:42 +0000111// t_addrmode_rr := reg + reg
112//
113def t_addrmode_rr : Operand<i32>,
114 ComplexPattern<i32, 2, "SelectThumbAddrModeRR", []> {
Bill Wendlingf4caf692010-12-14 03:36:38 +0000115 let EncoderMethod = "getThumbAddrModeRegRegOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000116 let PrintMethod = "printThumbAddrModeRROperand";
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000117 let MIOperandInfo = (ops tGPR:$base, tGPR:$offsreg);
Evan Chenga8e29892007-01-19 07:51:42 +0000118}
119
Bill Wendlingf4caf692010-12-14 03:36:38 +0000120// t_addrmode_rrs := reg + reg
Evan Chenga8e29892007-01-19 07:51:42 +0000121//
Bill Wendlingf4caf692010-12-14 03:36:38 +0000122def t_addrmode_rrs1 : Operand<i32>,
123 ComplexPattern<i32, 2, "SelectThumbAddrModeRI5S1", []> {
124 let EncoderMethod = "getThumbAddrModeRegRegOpValue";
125 let PrintMethod = "printThumbAddrModeRROperand";
126 let MIOperandInfo = (ops tGPR:$base, tGPR:$offsreg);
127 let ParserMatchClass = MemModeRegThumbAsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000128}
Bill Wendlingf4caf692010-12-14 03:36:38 +0000129def t_addrmode_rrs2 : Operand<i32>,
130 ComplexPattern<i32, 2, "SelectThumbAddrModeRI5S2", []> {
131 let EncoderMethod = "getThumbAddrModeRegRegOpValue";
132 let PrintMethod = "printThumbAddrModeRROperand";
133 let MIOperandInfo = (ops tGPR:$base, tGPR:$offsreg);
134 let ParserMatchClass = MemModeRegThumbAsmOperand;
135}
136def t_addrmode_rrs4 : Operand<i32>,
137 ComplexPattern<i32, 2, "SelectThumbAddrModeRI5S4", []> {
138 let EncoderMethod = "getThumbAddrModeRegRegOpValue";
139 let PrintMethod = "printThumbAddrModeRROperand";
140 let MIOperandInfo = (ops tGPR:$base, tGPR:$offsreg);
141 let ParserMatchClass = MemModeRegThumbAsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000142}
Evan Chengc38f2bc2007-01-23 22:59:13 +0000143
Bill Wendlingf4caf692010-12-14 03:36:38 +0000144// t_addrmode_is4 := reg + imm5 * 4
Evan Chengc38f2bc2007-01-23 22:59:13 +0000145//
Bill Wendlingf4caf692010-12-14 03:36:38 +0000146def t_addrmode_is4 : Operand<i32>,
147 ComplexPattern<i32, 2, "SelectThumbAddrModeImm5S4", []> {
148 let EncoderMethod = "getAddrModeISOpValue";
149 let PrintMethod = "printThumbAddrModeImm5S4Operand";
150 let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm);
151 let ParserMatchClass = MemModeImmThumbAsmOperand;
152}
153
154// t_addrmode_is2 := reg + imm5 * 2
155//
156def t_addrmode_is2 : Operand<i32>,
157 ComplexPattern<i32, 2, "SelectThumbAddrModeImm5S2", []> {
158 let EncoderMethod = "getAddrModeISOpValue";
159 let PrintMethod = "printThumbAddrModeImm5S2Operand";
160 let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm);
161 let ParserMatchClass = MemModeImmThumbAsmOperand;
162}
163
164// t_addrmode_is1 := reg + imm5
165//
166def t_addrmode_is1 : Operand<i32>,
167 ComplexPattern<i32, 2, "SelectThumbAddrModeImm5S1", []> {
168 let EncoderMethod = "getAddrModeISOpValue";
169 let PrintMethod = "printThumbAddrModeImm5S1Operand";
170 let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm);
171 let ParserMatchClass = MemModeImmThumbAsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000172}
173
174// t_addrmode_sp := sp + imm8 * 4
175//
176def t_addrmode_sp : Operand<i32>,
177 ComplexPattern<i32, 2, "SelectThumbAddrModeSP", []> {
Jim Grosbachd967cd02010-12-07 21:50:47 +0000178 let EncoderMethod = "getAddrModeThumbSPOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000179 let PrintMethod = "printThumbAddrModeSPOperand";
Jakob Stoklund Olesenc5b7ef12010-01-13 00:43:06 +0000180 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Bill Wendlingf4caf692010-12-14 03:36:38 +0000181 let ParserMatchClass = MemModeImmThumbAsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000182}
183
Bill Wendlingb8958b02010-12-08 01:57:09 +0000184// t_addrmode_pc := <label> => pc + imm8 * 4
185//
186def t_addrmode_pc : Operand<i32> {
187 let EncoderMethod = "getAddrModePCOpValue";
Bill Wendlingf4caf692010-12-14 03:36:38 +0000188 let ParserMatchClass = MemModeImmThumbAsmOperand;
Bill Wendlingb8958b02010-12-08 01:57:09 +0000189}
190
Evan Chenga8e29892007-01-19 07:51:42 +0000191//===----------------------------------------------------------------------===//
192// Miscellaneous Instructions.
193//
194
Jim Grosbach4642ad32010-02-22 23:10:38 +0000195// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
196// from removing one half of the matched pairs. That breaks PEI, which assumes
197// these will always be in pairs, and asserts if it finds otherwise. Better way?
198let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Cheng44bec522007-05-15 01:29:07 +0000199def tADJCALLSTACKUP :
Bill Wendlinga8981662010-11-19 22:02:18 +0000200 PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2), NoItinerary,
201 [(ARMcallseq_end imm:$amt1, imm:$amt2)]>,
202 Requires<[IsThumb, IsThumb1Only]>;
Evan Cheng44bec522007-05-15 01:29:07 +0000203
Jim Grosbach0ede14f2009-03-27 23:06:27 +0000204def tADJCALLSTACKDOWN :
Bill Wendlinga8981662010-11-19 22:02:18 +0000205 PseudoInst<(outs), (ins i32imm:$amt), NoItinerary,
206 [(ARMcallseq_start imm:$amt)]>,
207 Requires<[IsThumb, IsThumb1Only]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000208}
Evan Cheng44bec522007-05-15 01:29:07 +0000209
Bill Wendling0e45a5a2010-11-30 00:50:22 +0000210// T1Disassembly - A simple class to make encoding some disassembly patterns
211// easier and less verbose.
Bill Wendlinga46a4932010-11-29 22:15:03 +0000212class T1Disassembly<bits<2> op1, bits<8> op2>
213 : T1Encoding<0b101111> {
214 let Inst{9-8} = op1;
215 let Inst{7-0} = op2;
216}
217
Johnny Chenbd2c6232010-02-25 03:28:51 +0000218def tNOP : T1pI<(outs), (ins), NoItinerary, "nop", "",
219 [/* For disassembly only; pattern left blank */]>,
Bill Wendlinga46a4932010-11-29 22:15:03 +0000220 T1Disassembly<0b11, 0x00>; // A8.6.110
Johnny Chenbd2c6232010-02-25 03:28:51 +0000221
Johnny Chend86d2692010-02-25 17:51:03 +0000222def tYIELD : T1pI<(outs), (ins), NoItinerary, "yield", "",
223 [/* For disassembly only; pattern left blank */]>,
Bill Wendlinga46a4932010-11-29 22:15:03 +0000224 T1Disassembly<0b11, 0x10>; // A8.6.410
Johnny Chend86d2692010-02-25 17:51:03 +0000225
226def tWFE : T1pI<(outs), (ins), NoItinerary, "wfe", "",
227 [/* For disassembly only; pattern left blank */]>,
Bill Wendlinga46a4932010-11-29 22:15:03 +0000228 T1Disassembly<0b11, 0x20>; // A8.6.408
Johnny Chend86d2692010-02-25 17:51:03 +0000229
230def tWFI : T1pI<(outs), (ins), NoItinerary, "wfi", "",
231 [/* For disassembly only; pattern left blank */]>,
Bill Wendlinga46a4932010-11-29 22:15:03 +0000232 T1Disassembly<0b11, 0x30>; // A8.6.409
Johnny Chend86d2692010-02-25 17:51:03 +0000233
234def tSEV : T1pI<(outs), (ins), NoItinerary, "sev", "",
235 [/* For disassembly only; pattern left blank */]>,
Bill Wendlinga46a4932010-11-29 22:15:03 +0000236 T1Disassembly<0b11, 0x40>; // A8.6.157
237
238// The i32imm operand $val can be used by a debugger to store more information
239// about the breakpoint.
240def tBKPT : T1I<(outs), (ins i32imm:$val), NoItinerary, "bkpt\t$val",
241 [/* For disassembly only; pattern left blank */]>,
242 T1Disassembly<0b10, {?,?,?,?,?,?,?,?}> {
243 // A8.6.22
244 bits<8> val;
245 let Inst{7-0} = val;
246}
Johnny Chend86d2692010-02-25 17:51:03 +0000247
248def tSETENDBE : T1I<(outs), (ins), NoItinerary, "setend\tbe",
249 [/* For disassembly only; pattern left blank */]>,
250 T1Encoding<0b101101> {
Bill Wendling7d0affd2010-11-21 10:55:23 +0000251 // A8.6.156
Johnny Chend86d2692010-02-25 17:51:03 +0000252 let Inst{9-5} = 0b10010;
Bill Wendlinga8981662010-11-19 22:02:18 +0000253 let Inst{4} = 1;
254 let Inst{3} = 1; // Big-Endian
255 let Inst{2-0} = 0b000;
Johnny Chend86d2692010-02-25 17:51:03 +0000256}
257
258def tSETENDLE : T1I<(outs), (ins), NoItinerary, "setend\tle",
259 [/* For disassembly only; pattern left blank */]>,
260 T1Encoding<0b101101> {
Bill Wendling7d0affd2010-11-21 10:55:23 +0000261 // A8.6.156
Johnny Chend86d2692010-02-25 17:51:03 +0000262 let Inst{9-5} = 0b10010;
Bill Wendlinga8981662010-11-19 22:02:18 +0000263 let Inst{4} = 1;
264 let Inst{3} = 0; // Little-Endian
265 let Inst{2-0} = 0b000;
Johnny Chend86d2692010-02-25 17:51:03 +0000266}
267
Johnny Chen93042d12010-03-02 18:14:57 +0000268// Change Processor State is a system instruction -- for disassembly only.
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000269def tCPS : T1I<(outs), (ins imod_op:$imod, iflags_op:$iflags),
270 NoItinerary, "cps$imod $iflags",
271 [/* For disassembly only; pattern left blank */]>,
Bill Wendling849f2e32010-11-29 00:18:15 +0000272 T1Misc<0b0110011> {
273 // A8.6.38 & B6.1.1
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000274 bit imod;
275 bits<3> iflags;
276
277 let Inst{4} = imod;
278 let Inst{3} = 0;
279 let Inst{2-0} = iflags;
Bill Wendling849f2e32010-11-29 00:18:15 +0000280}
Johnny Chen93042d12010-03-02 18:14:57 +0000281
Evan Cheng35d6c412009-08-04 23:47:55 +0000282// For both thumb1 and thumb2.
Chris Lattnera4a3a5e2010-10-31 19:15:18 +0000283let isNotDuplicable = 1, isCodeGenOnly = 1 in
Jim Grosbacha3fbadf2010-09-30 19:53:58 +0000284def tPICADD : TIt<(outs GPR:$dst), (ins GPR:$lhs, pclabel:$cp), IIC_iALUr, "",
Bill Wendling0ae28e42010-11-19 22:37:33 +0000285 [(set GPR:$dst, (ARMpic_add GPR:$lhs, imm:$cp))]>,
Johnny Chend68e1192009-12-15 17:24:14 +0000286 T1Special<{0,0,?,?}> {
Bill Wendling0e45a5a2010-11-30 00:50:22 +0000287 // A8.6.6
Bill Wendling0ae28e42010-11-19 22:37:33 +0000288 bits<3> dst;
Bill Wendling0e45a5a2010-11-30 00:50:22 +0000289 let Inst{6-3} = 0b1111; // Rm = pc
Bill Wendling0ae28e42010-11-19 22:37:33 +0000290 let Inst{2-0} = dst;
Johnny Chend68e1192009-12-15 17:24:14 +0000291}
Evan Chenga8e29892007-01-19 07:51:42 +0000292
Bill Wendling0e45a5a2010-11-30 00:50:22 +0000293// PC relative add (ADR).
Evan Cheng2ef9c8a2009-11-19 06:57:41 +0000294def tADDrPCi : T1I<(outs tGPR:$dst), (ins t_imm_s4:$rhs), IIC_iALUi,
Bill Wendling0ae28e42010-11-19 22:37:33 +0000295 "add\t$dst, pc, $rhs", []>,
296 T1Encoding<{1,0,1,0,0,?}> {
297 // A6.2 & A8.6.10
298 bits<3> dst;
299 bits<8> rhs;
300 let Inst{10-8} = dst;
301 let Inst{7-0} = rhs;
Jim Grosbach663e3392010-08-30 19:49:58 +0000302}
Evan Cheng7dcf4a82009-06-25 01:05:06 +0000303
Bill Wendling0ae28e42010-11-19 22:37:33 +0000304// ADD <Rd>, sp, #<imm8>
305// This is rematerializable, which is particularly useful for taking the
306// address of locals.
307let isReMaterializable = 1 in
308def tADDrSPi : T1I<(outs tGPR:$dst), (ins GPR:$sp, t_imm_s4:$rhs), IIC_iALUi,
309 "add\t$dst, $sp, $rhs", []>,
310 T1Encoding<{1,0,1,0,1,?}> {
311 // A6.2 & A8.6.8
312 bits<3> dst;
313 bits<8> rhs;
314 let Inst{10-8} = dst;
315 let Inst{7-0} = rhs;
316}
317
318// ADD sp, sp, #<imm7>
Evan Cheng2ef9c8a2009-11-19 06:57:41 +0000319def tADDspi : TIt<(outs GPR:$dst), (ins GPR:$lhs, t_imm_s4:$rhs), IIC_iALUi,
Johnny Chend68e1192009-12-15 17:24:14 +0000320 "add\t$dst, $rhs", []>,
Bill Wendling0ae28e42010-11-19 22:37:33 +0000321 T1Misc<{0,0,0,0,0,?,?}> {
322 // A6.2.5 & A8.6.8
323 bits<7> rhs;
324 let Inst{6-0} = rhs;
325}
Evan Cheng7dcf4a82009-06-25 01:05:06 +0000326
Bill Wendling0ae28e42010-11-19 22:37:33 +0000327// SUB sp, sp, #<imm7>
328// FIXME: The encoding and the ASM string don't match up.
Evan Cheng2ef9c8a2009-11-19 06:57:41 +0000329def tSUBspi : TIt<(outs GPR:$dst), (ins GPR:$lhs, t_imm_s4:$rhs), IIC_iALUi,
Johnny Chend68e1192009-12-15 17:24:14 +0000330 "sub\t$dst, $rhs", []>,
Bill Wendling0ae28e42010-11-19 22:37:33 +0000331 T1Misc<{0,0,0,0,1,?,?}> {
332 // A6.2.5 & A8.6.214
333 bits<7> rhs;
334 let Inst{6-0} = rhs;
335}
Evan Cheng86198642009-08-07 00:34:42 +0000336
Bill Wendling0ae28e42010-11-19 22:37:33 +0000337// ADD <Rm>, sp
David Goodwin5d598aa2009-08-19 18:00:44 +0000338def tADDrSP : TIt<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iALUr,
Johnny Chend68e1192009-12-15 17:24:14 +0000339 "add\t$dst, $rhs", []>,
340 T1Special<{0,0,?,?}> {
Bill Wendling0ae28e42010-11-19 22:37:33 +0000341 // A8.6.9 Encoding T1
342 bits<4> dst;
343 let Inst{7} = dst{3};
344 let Inst{6-3} = 0b1101;
345 let Inst{2-0} = dst{2-0};
Johnny Chend68e1192009-12-15 17:24:14 +0000346}
Evan Cheng86198642009-08-07 00:34:42 +0000347
Bill Wendling0ae28e42010-11-19 22:37:33 +0000348// ADD sp, <Rm>
David Goodwin5d598aa2009-08-19 18:00:44 +0000349def tADDspr : TIt<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iALUr,
Johnny Chend68e1192009-12-15 17:24:14 +0000350 "add\t$dst, $rhs", []>,
351 T1Special<{0,0,?,?}> {
352 // A8.6.9 Encoding T2
Bill Wendling0ae28e42010-11-19 22:37:33 +0000353 bits<4> dst;
Johnny Chend68e1192009-12-15 17:24:14 +0000354 let Inst{7} = 1;
Bill Wendling0ae28e42010-11-19 22:37:33 +0000355 let Inst{6-3} = dst;
Johnny Chend68e1192009-12-15 17:24:14 +0000356 let Inst{2-0} = 0b101;
357}
Evan Cheng86198642009-08-07 00:34:42 +0000358
Evan Chenga8e29892007-01-19 07:51:42 +0000359//===----------------------------------------------------------------------===//
360// Control Flow Instructions.
361//
362
Jim Grosbachc732adf2009-09-30 01:35:11 +0000363let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
Cameron Zwarich32863452011-05-25 04:45:23 +0000364 def tBX : TI<(outs), (ins GPR:$Rm, pred:$p), IIC_Br, "bx${p}\t$Rm", []>,
Cameron Zwarich8f161c32011-05-25 04:45:20 +0000365 T1Special<{1,1,0,?}> {
Johnny Chende165082011-04-11 23:33:30 +0000366 // A6.2.3 & A8.6.25
367 bits<4> Rm;
368 let Inst{6-3} = Rm;
369 let Inst{2-0} = 0b000;
370 }
371
Cameron Zwarich8e9bace2011-05-25 04:45:29 +0000372 def tBX_RET : TI<(outs), (ins), IIC_Br, "bx\tlr",
373 [(ARMretflag)]>,
374 T1Special<{1,1,0,?}> {
375 // A6.2.3 & A8.6.25
376 let Inst{6-3} = 0b1110; // Rm = lr
377 let Inst{2-0} = 0b000;
378 }
379
Evan Cheng9d945f72007-02-01 01:49:46 +0000380 // Alternative return instruction used by vararg functions.
Bill Wendling602890d2010-11-19 01:33:10 +0000381 def tBX_RET_vararg : TI<(outs), (ins tGPR:$Rm),
382 IIC_Br, "bx\t$Rm",
383 []>,
Bill Wendling849f2e32010-11-29 00:18:15 +0000384 T1Special<{1,1,0,?}> {
385 // A6.2.3 & A8.6.25
Bill Wendling602890d2010-11-19 01:33:10 +0000386 bits<4> Rm;
387 let Inst{6-3} = Rm;
388 let Inst{2-0} = 0b000;
389 }
Evan Cheng9d945f72007-02-01 01:49:46 +0000390}
Evan Chenga8e29892007-01-19 07:51:42 +0000391
Bob Wilson8d4de5a2009-10-28 18:26:41 +0000392// Indirect branches
393let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Bill Wendling534a5e42010-12-03 01:55:47 +0000394 def tBRIND : TI<(outs), (ins GPR:$Rm),
395 IIC_Br,
396 "mov\tpc, $Rm",
Bill Wendling602890d2010-11-19 01:33:10 +0000397 [(brind GPR:$Rm)]>,
Bill Wendling12280382010-11-19 23:14:32 +0000398 T1Special<{1,0,?,?}> {
Bill Wendling849f2e32010-11-29 00:18:15 +0000399 // A8.6.97
Bill Wendling602890d2010-11-19 01:33:10 +0000400 bits<4> Rm;
Bill Wendling849f2e32010-11-29 00:18:15 +0000401 let Inst{7} = 1; // <Rd> = Inst{7:2-0} = pc
Bill Wendling602890d2010-11-19 01:33:10 +0000402 let Inst{6-3} = Rm;
Bill Wendling12280382010-11-19 23:14:32 +0000403 let Inst{2-0} = 0b111;
Johnny Chend68e1192009-12-15 17:24:14 +0000404 }
Bob Wilson8d4de5a2009-10-28 18:26:41 +0000405}
406
Evan Chenga8e29892007-01-19 07:51:42 +0000407// FIXME: remove when we have a way to marking a MI with these properties.
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000408let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
409 hasExtraDefRegAllocReq = 1 in
Bill Wendling602890d2010-11-19 01:33:10 +0000410def tPOP_RET : T1I<(outs), (ins pred:$p, reglist:$regs, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +0000411 IIC_iPop_Br,
Bill Wendling602890d2010-11-19 01:33:10 +0000412 "pop${p}\t$regs", []>,
413 T1Misc<{1,1,0,?,?,?,?}> {
Bill Wendling849f2e32010-11-29 00:18:15 +0000414 // A8.6.121
Bill Wendling602890d2010-11-19 01:33:10 +0000415 bits<16> regs;
Bill Wendling849f2e32010-11-29 00:18:15 +0000416 let Inst{8} = regs{15}; // registers = P:'0000000':register_list
Bill Wendling602890d2010-11-19 01:33:10 +0000417 let Inst{7-0} = regs{7-0};
418}
Evan Chenga8e29892007-01-19 07:51:42 +0000419
Bill Wendling0480e282010-12-01 02:36:55 +0000420// All calls clobber the non-callee saved registers. SP is marked as a use to
421// prevent stack-pointer assignments that appear immediately before calls from
422// potentially appearing dead.
Jim Grosbach0ede14f2009-03-27 23:06:27 +0000423let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +0000424 // On non-Darwin platforms R9 is callee-saved.
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +0000425 Defs = [R0, R1, R2, R3, R12, LR, QQQQ0, QQQQ2, QQQQ3, CPSR, FPSCR],
Evan Cheng1e0eab12010-11-29 22:43:27 +0000426 Uses = [SP] in {
Evan Chengb6207242009-08-01 00:16:10 +0000427 // Also used for Thumb2
Johnny Chend68e1192009-12-15 17:24:14 +0000428 def tBL : TIx2<0b11110, 0b11, 1,
Jim Grosbach662a8162010-12-06 23:57:07 +0000429 (outs), (ins t_bltarget:$func, variable_ops), IIC_Br,
Jim Grosbach1d6111c2010-10-06 21:36:43 +0000430 "bl\t$func",
Johnny Chend68e1192009-12-15 17:24:14 +0000431 [(ARMtcall tglobaladdr:$func)]>,
Bill Wendling534a5e42010-12-03 01:55:47 +0000432 Requires<[IsThumb, IsNotDarwin]> {
Jim Grosbach662a8162010-12-06 23:57:07 +0000433 bits<21> func;
434 let Inst{25-16} = func{20-11};
Jim Grosbach4fa102b2010-12-03 22:33:42 +0000435 let Inst{13} = 1;
436 let Inst{11} = 1;
Jim Grosbach662a8162010-12-06 23:57:07 +0000437 let Inst{10-0} = func{10-0};
Bill Wendling534a5e42010-12-03 01:55:47 +0000438 }
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000439
Evan Chengb6207242009-08-01 00:16:10 +0000440 // ARMv5T and above, also used for Thumb2
Johnny Chend68e1192009-12-15 17:24:14 +0000441 def tBLXi : TIx2<0b11110, 0b11, 0,
Bill Wendling09aa3f02010-12-09 00:39:08 +0000442 (outs), (ins t_blxtarget:$func, variable_ops), IIC_Br,
Jim Grosbach1d6111c2010-10-06 21:36:43 +0000443 "blx\t$func",
Johnny Chend68e1192009-12-15 17:24:14 +0000444 [(ARMcall tglobaladdr:$func)]>,
Jim Grosbach4fa102b2010-12-03 22:33:42 +0000445 Requires<[IsThumb, HasV5T, IsNotDarwin]> {
Jim Grosbach662a8162010-12-06 23:57:07 +0000446 bits<21> func;
447 let Inst{25-16} = func{20-11};
Jim Grosbach4fa102b2010-12-03 22:33:42 +0000448 let Inst{13} = 1;
449 let Inst{11} = 1;
Jim Grosbach662a8162010-12-06 23:57:07 +0000450 let Inst{10-1} = func{10-1};
451 let Inst{0} = 0; // func{0} is assumed zero
Jim Grosbach4fa102b2010-12-03 22:33:42 +0000452 }
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000453
Evan Chengb6207242009-08-01 00:16:10 +0000454 // Also used for Thumb2
Jim Grosbach64171712010-02-16 21:07:46 +0000455 def tBLXr : TI<(outs), (ins GPR:$func, variable_ops), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +0000456 "blx\t$func",
Evan Chengb6207242009-08-01 00:16:10 +0000457 [(ARMtcall GPR:$func)]>,
Johnny Chend68e1192009-12-15 17:24:14 +0000458 Requires<[IsThumb, HasV5T, IsNotDarwin]>,
Owen Anderson18901d62011-05-11 17:00:48 +0000459 T1Special<{1,1,1,?}> { // A6.2.3 & A8.6.24;
460 bits<4> func;
461 let Inst{6-3} = func;
462 let Inst{2-0} = 0b000;
463 }
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000464
Lauro Ramos Venanciob8a93a42007-03-27 16:19:21 +0000465 // ARMv4T
Cameron Zwarichad70f6d2011-05-25 21:53:50 +0000466 def tBX_CALL : tPseudoInst<(outs), (ins tGPR:$func, variable_ops),
467 Size4Bytes, IIC_Br,
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000468 [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbach6797f892010-11-01 17:08:58 +0000469 Requires<[IsThumb, IsThumb1Only, IsNotDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000470}
471
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000472let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +0000473 // On Darwin R9 is call-clobbered.
474 // R7 is marked as a use to prevent frame-pointer assignments from being
475 // moved above / below calls.
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +0000476 Defs = [R0, R1, R2, R3, R9, R12, LR, QQQQ0, QQQQ2, QQQQ3, CPSR, FPSCR],
Evan Cheng1e0eab12010-11-29 22:43:27 +0000477 Uses = [R7, SP] in {
Evan Chengb6207242009-08-01 00:16:10 +0000478 // Also used for Thumb2
Johnny Chend68e1192009-12-15 17:24:14 +0000479 def tBLr9 : TIx2<0b11110, 0b11, 1,
Jim Grosbach662a8162010-12-06 23:57:07 +0000480 (outs), (ins pred:$p, t_bltarget:$func, variable_ops),
481 IIC_Br, "bl${p}\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000482 [(ARMtcall tglobaladdr:$func)]>,
Bill Wendling534a5e42010-12-03 01:55:47 +0000483 Requires<[IsThumb, IsDarwin]> {
Jim Grosbach662a8162010-12-06 23:57:07 +0000484 bits<21> func;
485 let Inst{25-16} = func{20-11};
486 let Inst{13} = 1;
487 let Inst{11} = 1;
488 let Inst{10-0} = func{10-0};
Bill Wendling534a5e42010-12-03 01:55:47 +0000489 }
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000490
Evan Chengb6207242009-08-01 00:16:10 +0000491 // ARMv5T and above, also used for Thumb2
Johnny Chend68e1192009-12-15 17:24:14 +0000492 def tBLXi_r9 : TIx2<0b11110, 0b11, 0,
Bill Wendling09aa3f02010-12-09 00:39:08 +0000493 (outs), (ins pred:$p, t_blxtarget:$func, variable_ops),
Jim Grosbach662a8162010-12-06 23:57:07 +0000494 IIC_Br, "blx${p}\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000495 [(ARMcall tglobaladdr:$func)]>,
Jim Grosbach4fa102b2010-12-03 22:33:42 +0000496 Requires<[IsThumb, HasV5T, IsDarwin]> {
Jim Grosbach662a8162010-12-06 23:57:07 +0000497 bits<21> func;
498 let Inst{25-16} = func{20-11};
Jim Grosbach4fa102b2010-12-03 22:33:42 +0000499 let Inst{13} = 1;
500 let Inst{11} = 1;
Jim Grosbach662a8162010-12-06 23:57:07 +0000501 let Inst{10-1} = func{10-1};
502 let Inst{0} = 0; // func{0} is assumed zero
Jim Grosbach4fa102b2010-12-03 22:33:42 +0000503 }
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000504
Evan Chengb6207242009-08-01 00:16:10 +0000505 // Also used for Thumb2
Bill Wendling849f2e32010-11-29 00:18:15 +0000506 def tBLXr_r9 : TI<(outs), (ins pred:$p, GPR:$func, variable_ops), IIC_Br,
507 "blx${p}\t$func",
Johnny Chend68e1192009-12-15 17:24:14 +0000508 [(ARMtcall GPR:$func)]>,
509 Requires<[IsThumb, HasV5T, IsDarwin]>,
Bill Wendling849f2e32010-11-29 00:18:15 +0000510 T1Special<{1,1,1,?}> {
511 // A6.2.3 & A8.6.24
512 bits<4> func;
513 let Inst{6-3} = func;
514 let Inst{2-0} = 0b000;
515 }
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000516
517 // ARMv4T
Cameron Zwarichad70f6d2011-05-25 21:53:50 +0000518 def tBXr9_CALL : tPseudoInst<(outs), (ins tGPR:$func, variable_ops),
519 Size4Bytes, IIC_Br,
Johnny Chend68e1192009-12-15 17:24:14 +0000520 [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbach6797f892010-11-01 17:08:58 +0000521 Requires<[IsThumb, IsThumb1Only, IsDarwin]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000522}
523
Bill Wendling0480e282010-12-01 02:36:55 +0000524let isBranch = 1, isTerminator = 1, isBarrier = 1 in {
525 let isPredicable = 1 in
Jim Grosbache2467172010-12-10 18:21:33 +0000526 def tB : T1I<(outs), (ins t_brtarget:$target), IIC_Br,
Bill Wendling0480e282010-12-01 02:36:55 +0000527 "b\t$target", [(br bb:$target)]>,
Jim Grosbache2467172010-12-10 18:21:33 +0000528 T1Encoding<{1,1,1,0,0,?}> {
529 bits<11> target;
530 let Inst{10-0} = target;
531 }
Evan Chenga8e29892007-01-19 07:51:42 +0000532
Evan Cheng225dfe92007-01-30 01:13:37 +0000533 // Far jump
Jim Grosbach3efad8f2010-12-16 19:11:16 +0000534 // Just a pseudo for a tBL instruction. Needed to let regalloc know about
535 // the clobber of LR.
Evan Cheng53c67c02009-08-07 05:45:07 +0000536 let Defs = [LR] in
Jim Grosbach3efad8f2010-12-16 19:11:16 +0000537 def tBfar : tPseudoInst<(outs), (ins t_bltarget:$target),
538 Size4Bytes, IIC_Br, []>;
Evan Cheng225dfe92007-01-30 01:13:37 +0000539
Jim Grosbachf1aa47d2010-11-29 19:32:47 +0000540 def tBR_JTr : tPseudoInst<(outs),
541 (ins tGPR:$target, i32imm:$jt, i32imm:$id),
Bill Wendlinga519d572010-12-21 01:57:15 +0000542 SizeSpecial, IIC_Br,
Jim Grosbachf1aa47d2010-11-29 19:32:47 +0000543 [(ARMbrjt tGPR:$target, tjumptable:$jt, imm:$id)]> {
544 list<Predicate> Predicates = [IsThumb, IsThumb1Only];
Johnny Chenbbc71b22009-12-16 02:32:54 +0000545 }
Evan Chengd85ac4d2007-01-27 02:29:45 +0000546}
547
Evan Chengc85e8322007-07-05 07:13:32 +0000548// FIXME: should be able to write a pattern for ARMBrcond, but can't use
Jim Grosbach0ede14f2009-03-27 23:06:27 +0000549// a two-value operand where a dag node expects two operands. :(
Evan Chengffbacca2007-07-21 00:34:19 +0000550let isBranch = 1, isTerminator = 1 in
Jim Grosbach01086452010-12-10 17:13:40 +0000551 def tBcc : T1I<(outs), (ins t_bcctarget:$target, pred:$p), IIC_Br,
Jim Grosbachceab5012010-12-04 00:20:40 +0000552 "b${p}\t$target",
Johnny Chend68e1192009-12-15 17:24:14 +0000553 [/*(ARMbrcond bb:$target, imm:$cc)*/]>,
Jim Grosbachceab5012010-12-04 00:20:40 +0000554 T1Encoding<{1,1,0,1,?,?}> {
555 bits<4> p;
Jim Grosbach01086452010-12-10 17:13:40 +0000556 bits<8> target;
Jim Grosbachceab5012010-12-04 00:20:40 +0000557 let Inst{11-8} = p;
Jim Grosbach01086452010-12-10 17:13:40 +0000558 let Inst{7-0} = target;
Jim Grosbachceab5012010-12-04 00:20:40 +0000559}
Evan Chenga8e29892007-01-19 07:51:42 +0000560
Evan Chengde17fb62009-10-31 23:46:45 +0000561// Compare and branch on zero / non-zero
562let isBranch = 1, isTerminator = 1 in {
Jim Grosbachcf6220a2010-12-09 19:01:46 +0000563 def tCBZ : T1I<(outs), (ins tGPR:$Rn, t_cbtarget:$target), IIC_Br,
Bill Wendling12280382010-11-19 23:14:32 +0000564 "cbz\t$Rn, $target", []>,
565 T1Misc<{0,0,?,1,?,?,?}> {
Bill Wendling849f2e32010-11-29 00:18:15 +0000566 // A8.6.27
Bill Wendling12280382010-11-19 23:14:32 +0000567 bits<6> target;
568 bits<3> Rn;
569 let Inst{9} = target{5};
570 let Inst{7-3} = target{4-0};
571 let Inst{2-0} = Rn;
572 }
Evan Chengde17fb62009-10-31 23:46:45 +0000573
Jim Grosbachcf6220a2010-12-09 19:01:46 +0000574 def tCBNZ : T1I<(outs), (ins tGPR:$cmp, t_cbtarget:$target), IIC_Br,
Johnny Chend68e1192009-12-15 17:24:14 +0000575 "cbnz\t$cmp, $target", []>,
Bill Wendling12280382010-11-19 23:14:32 +0000576 T1Misc<{1,0,?,1,?,?,?}> {
Bill Wendling849f2e32010-11-29 00:18:15 +0000577 // A8.6.27
Bill Wendling12280382010-11-19 23:14:32 +0000578 bits<6> target;
579 bits<3> Rn;
580 let Inst{9} = target{5};
581 let Inst{7-3} = target{4-0};
582 let Inst{2-0} = Rn;
583 }
Evan Chengde17fb62009-10-31 23:46:45 +0000584}
585
Johnny Chen4c61cdd2010-02-25 02:21:11 +0000586// A8.6.218 Supervisor Call (Software Interrupt) -- for disassembly only
587// A8.6.16 B: Encoding T1
588// If Inst{11-8} == 0b1111 then SEE SVC
Evan Cheng1e0eab12010-11-29 22:43:27 +0000589let isCall = 1, Uses = [SP] in
Bill Wendling6179c312010-11-20 00:53:35 +0000590def tSVC : T1pI<(outs), (ins i32imm:$imm), IIC_Br,
591 "svc", "\t$imm", []>, Encoding16 {
592 bits<8> imm;
Johnny Chen4c61cdd2010-02-25 02:21:11 +0000593 let Inst{15-12} = 0b1101;
Bill Wendling6179c312010-11-20 00:53:35 +0000594 let Inst{11-8} = 0b1111;
595 let Inst{7-0} = imm;
Johnny Chen4c61cdd2010-02-25 02:21:11 +0000596}
597
Bill Wendlingef4a68b2010-11-30 07:44:32 +0000598// The assembler uses 0xDEFE for a trap instruction.
Evan Chengfb3611d2010-05-11 07:26:32 +0000599let isBarrier = 1, isTerminator = 1 in
Owen Anderson18901d62011-05-11 17:00:48 +0000600def tTRAP : TI<(outs), (ins), IIC_Br,
Jim Grosbach2e6ae132010-09-23 18:05:37 +0000601 "trap", [(trap)]>, Encoding16 {
Bill Wendling7d0affd2010-11-21 10:55:23 +0000602 let Inst = 0xdefe;
Johnny Chen4c61cdd2010-02-25 02:21:11 +0000603}
604
Evan Chenga8e29892007-01-19 07:51:42 +0000605//===----------------------------------------------------------------------===//
606// Load Store Instructions.
607//
608
Bill Wendlingb6faf652010-12-14 22:10:49 +0000609// Loads: reg/reg and reg/imm5
Dan Gohmanbc9d98b2010-02-27 23:47:46 +0000610let canFoldAsLoad = 1, isReMaterializable = 1 in
Bill Wendlingb6faf652010-12-14 22:10:49 +0000611multiclass thumb_ld_rr_ri_enc<bits<3> reg_opc, bits<4> imm_opc,
612 Operand AddrMode_r, Operand AddrMode_i,
613 AddrMode am, InstrItinClass itin_r,
614 InstrItinClass itin_i, string asm,
615 PatFrag opnode> {
Bill Wendling345cdb62010-12-14 23:42:48 +0000616 def r : // reg/reg
Bill Wendlingb6faf652010-12-14 22:10:49 +0000617 T1pILdStEncode<reg_opc,
618 (outs tGPR:$Rt), (ins AddrMode_r:$addr),
619 am, itin_r, asm, "\t$Rt, $addr",
620 [(set tGPR:$Rt, (opnode AddrMode_r:$addr))]>;
Bill Wendling345cdb62010-12-14 23:42:48 +0000621 def i : // reg/imm5
Bill Wendlingb6faf652010-12-14 22:10:49 +0000622 T1pILdStEncodeImm<imm_opc, 1 /* Load */,
623 (outs tGPR:$Rt), (ins AddrMode_i:$addr),
624 am, itin_i, asm, "\t$Rt, $addr",
625 [(set tGPR:$Rt, (opnode AddrMode_i:$addr))]>;
626}
627// Stores: reg/reg and reg/imm5
628multiclass thumb_st_rr_ri_enc<bits<3> reg_opc, bits<4> imm_opc,
629 Operand AddrMode_r, Operand AddrMode_i,
630 AddrMode am, InstrItinClass itin_r,
631 InstrItinClass itin_i, string asm,
632 PatFrag opnode> {
Bill Wendling345cdb62010-12-14 23:42:48 +0000633 def r : // reg/reg
Bill Wendlingb6faf652010-12-14 22:10:49 +0000634 T1pILdStEncode<reg_opc,
635 (outs), (ins tGPR:$Rt, AddrMode_r:$addr),
636 am, itin_r, asm, "\t$Rt, $addr",
637 [(opnode tGPR:$Rt, AddrMode_r:$addr)]>;
Bill Wendling345cdb62010-12-14 23:42:48 +0000638 def i : // reg/imm5
Bill Wendlingb6faf652010-12-14 22:10:49 +0000639 T1pILdStEncodeImm<imm_opc, 0 /* Store */,
640 (outs), (ins tGPR:$Rt, AddrMode_i:$addr),
641 am, itin_i, asm, "\t$Rt, $addr",
642 [(opnode tGPR:$Rt, AddrMode_i:$addr)]>;
643}
Bill Wendling6179c312010-11-20 00:53:35 +0000644
Bill Wendlingb6faf652010-12-14 22:10:49 +0000645// A8.6.57 & A8.6.60
646defm tLDR : thumb_ld_rr_ri_enc<0b100, 0b0110, t_addrmode_rrs4,
647 t_addrmode_is4, AddrModeT1_4,
648 IIC_iLoad_r, IIC_iLoad_i, "ldr",
649 UnOpFrag<(load node:$Src)>>;
Evan Chenga8e29892007-01-19 07:51:42 +0000650
Bill Wendlingb6faf652010-12-14 22:10:49 +0000651// A8.6.64 & A8.6.61
652defm tLDRB : thumb_ld_rr_ri_enc<0b110, 0b0111, t_addrmode_rrs1,
653 t_addrmode_is1, AddrModeT1_1,
654 IIC_iLoad_bh_r, IIC_iLoad_bh_i, "ldrb",
655 UnOpFrag<(zextloadi8 node:$Src)>>;
Bill Wendling1fd374e2010-11-30 22:57:21 +0000656
Bill Wendlingb6faf652010-12-14 22:10:49 +0000657// A8.6.76 & A8.6.73
658defm tLDRH : thumb_ld_rr_ri_enc<0b101, 0b1000, t_addrmode_rrs2,
659 t_addrmode_is2, AddrModeT1_2,
660 IIC_iLoad_bh_r, IIC_iLoad_bh_i, "ldrh",
661 UnOpFrag<(zextloadi16 node:$Src)>>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000662
Evan Cheng2f297df2009-07-11 07:08:13 +0000663let AddedComplexity = 10 in
Bill Wendling1fd374e2010-11-30 22:57:21 +0000664def tLDRSB : // A8.6.80
Bill Wendling40062fb2010-12-01 01:38:08 +0000665 T1pILdStEncode<0b011, (outs tGPR:$dst), (ins t_addrmode_rr:$addr),
666 AddrModeT1_1, IIC_iLoad_bh_r,
667 "ldrsb", "\t$dst, $addr",
668 [(set tGPR:$dst, (sextloadi8 t_addrmode_rr:$addr))]>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000669
Evan Cheng2f297df2009-07-11 07:08:13 +0000670let AddedComplexity = 10 in
Bill Wendling1fd374e2010-11-30 22:57:21 +0000671def tLDRSH : // A8.6.84
Bill Wendling40062fb2010-12-01 01:38:08 +0000672 T1pILdStEncode<0b111, (outs tGPR:$dst), (ins t_addrmode_rr:$addr),
673 AddrModeT1_2, IIC_iLoad_bh_r,
674 "ldrsh", "\t$dst, $addr",
675 [(set tGPR:$dst, (sextloadi16 t_addrmode_rr:$addr))]>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000676
Dan Gohman15511cf2008-12-03 18:15:48 +0000677let canFoldAsLoad = 1 in
Jim Grosbachd967cd02010-12-07 21:50:47 +0000678def tLDRspi : T1pIs<(outs tGPR:$Rt), (ins t_addrmode_sp:$addr), IIC_iLoad_i,
Bill Wendlingdc381372010-12-15 23:31:24 +0000679 "ldr", "\t$Rt, $addr",
680 [(set tGPR:$Rt, (load t_addrmode_sp:$addr))]>,
Jim Grosbachd967cd02010-12-07 21:50:47 +0000681 T1LdStSP<{1,?,?}> {
682 bits<3> Rt;
683 bits<8> addr;
684 let Inst{10-8} = Rt;
685 let Inst{7-0} = addr;
686}
Evan Cheng012f2d92007-01-24 08:53:17 +0000687
Evan Cheng8e59ea92007-02-07 00:06:56 +0000688// Special instruction for restore. It cannot clobber condition register
689// when it's expanded by eliminateCallFramePseudoInstr().
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000690let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1 in
Jim Grosbachd967cd02010-12-07 21:50:47 +0000691// FIXME: Pseudo for tLDRspi
Evan Cheng0e55fd62010-09-30 01:08:25 +0000692def tRestore : T1pIs<(outs tGPR:$dst), (ins t_addrmode_sp:$addr), IIC_iLoad_i,
Bill Wendlingdc381372010-12-15 23:31:24 +0000693 "ldr", "\t$dst, $addr", []>,
Bill Wendlingdedec2b2010-12-16 00:38:41 +0000694 T1LdStSP<{1,?,?}> {
695 bits<3> Rt;
696 bits<8> addr;
697 let Inst{10-8} = Rt;
698 let Inst{7-0} = addr;
699}
Evan Cheng8e59ea92007-02-07 00:06:56 +0000700
Evan Cheng012f2d92007-01-24 08:53:17 +0000701// Load tconstpool
Evan Cheng7883fa92009-11-04 00:00:39 +0000702// FIXME: Use ldr.n to work around a Darwin assembler bug.
Dan Gohmanbc9d98b2010-02-27 23:47:46 +0000703let canFoldAsLoad = 1, isReMaterializable = 1 in
Bill Wendlingb8958b02010-12-08 01:57:09 +0000704def tLDRpci : T1pIs<(outs tGPR:$Rt), (ins t_addrmode_pc:$addr), IIC_iLoad_i,
Bill Wendling3f8c1102010-11-30 23:54:45 +0000705 "ldr", ".n\t$Rt, $addr",
706 [(set tGPR:$Rt, (load (ARMWrapper tconstpool:$addr)))]>,
707 T1Encoding<{0,1,0,0,1,?}> {
708 // A6.2 & A8.6.59
709 bits<3> Rt;
Bill Wendlingb8958b02010-12-08 01:57:09 +0000710 bits<8> addr;
Bill Wendling3f8c1102010-11-30 23:54:45 +0000711 let Inst{10-8} = Rt;
Bill Wendlingb8958b02010-12-08 01:57:09 +0000712 let Inst{7-0} = addr;
Bill Wendling3f8c1102010-11-30 23:54:45 +0000713}
Evan Chengfa775d02007-03-19 07:20:03 +0000714
Johnny Chen597fa652011-04-22 19:12:43 +0000715// FIXME: Remove this entry when the above ldr.n workaround is fixed.
716// For disassembly use only.
717def tLDRpciDIS : T1pIs<(outs tGPR:$Rt), (ins t_addrmode_pc:$addr), IIC_iLoad_i,
718 "ldr", "\t$Rt, $addr",
719 [/* disassembly only */]>,
720 T1Encoding<{0,1,0,0,1,?}> {
721 // A6.2 & A8.6.59
722 bits<3> Rt;
723 bits<8> addr;
724 let Inst{10-8} = Rt;
725 let Inst{7-0} = addr;
726}
727
Bill Wendlingb6faf652010-12-14 22:10:49 +0000728// A8.6.194 & A8.6.192
729defm tSTR : thumb_st_rr_ri_enc<0b000, 0b0110, t_addrmode_rrs4,
730 t_addrmode_is4, AddrModeT1_4,
731 IIC_iStore_r, IIC_iStore_i, "str",
732 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Evan Chenga8e29892007-01-19 07:51:42 +0000733
Bill Wendlingb6faf652010-12-14 22:10:49 +0000734// A8.6.197 & A8.6.195
735defm tSTRB : thumb_st_rr_ri_enc<0b010, 0b0111, t_addrmode_rrs1,
736 t_addrmode_is1, AddrModeT1_1,
737 IIC_iStore_bh_r, IIC_iStore_bh_i, "strb",
738 BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000739
Bill Wendlingb6faf652010-12-14 22:10:49 +0000740// A8.6.207 & A8.6.205
741defm tSTRH : thumb_st_rr_ri_enc<0b001, 0b1000, t_addrmode_rrs2,
742 t_addrmode_is2, AddrModeT1_2,
743 IIC_iStore_bh_r, IIC_iStore_bh_i, "strh",
744 BinOpFrag<(truncstorei16 node:$LHS, node:$RHS)>>;
Bill Wendling1fd374e2010-11-30 22:57:21 +0000745
Evan Chenga8e29892007-01-19 07:51:42 +0000746
Jim Grosbachd967cd02010-12-07 21:50:47 +0000747def tSTRspi : T1pIs<(outs), (ins tGPR:$Rt, t_addrmode_sp:$addr), IIC_iStore_i,
Bill Wendlingf4caf692010-12-14 03:36:38 +0000748 "str", "\t$Rt, $addr",
749 [(store tGPR:$Rt, t_addrmode_sp:$addr)]>,
Jim Grosbachd967cd02010-12-07 21:50:47 +0000750 T1LdStSP<{0,?,?}> {
751 bits<3> Rt;
752 bits<8> addr;
753 let Inst{10-8} = Rt;
754 let Inst{7-0} = addr;
755}
Evan Cheng8e59ea92007-02-07 00:06:56 +0000756
Bill Wendling3f8c1102010-11-30 23:54:45 +0000757let mayStore = 1, neverHasSideEffects = 1 in
758// Special instruction for spill. It cannot clobber condition register when it's
759// expanded by eliminateCallFramePseudoInstr().
Jim Grosbachd967cd02010-12-07 21:50:47 +0000760// FIXME: Pseudo for tSTRspi
Evan Cheng0e55fd62010-09-30 01:08:25 +0000761def tSpill : T1pIs<(outs), (ins tGPR:$src, t_addrmode_sp:$addr), IIC_iStore_i,
Johnny Chend68e1192009-12-15 17:24:14 +0000762 "str", "\t$src, $addr", []>,
Bill Wendlingdedec2b2010-12-16 00:38:41 +0000763 T1LdStSP<{0,?,?}> {
764 bits<3> Rt;
765 bits<8> addr;
766 let Inst{10-8} = Rt;
767 let Inst{7-0} = addr;
768}
Evan Chenga8e29892007-01-19 07:51:42 +0000769
770//===----------------------------------------------------------------------===//
771// Load / store multiple Instructions.
772//
773
Bill Wendling6c470b82010-11-13 09:09:38 +0000774multiclass thumb_ldst_mult<string asm, InstrItinClass itin,
775 InstrItinClass itin_upd, bits<6> T1Enc,
776 bit L_bit> {
Bill Wendling73fe34a2010-11-16 01:16:36 +0000777 def IA :
Bill Wendling6c470b82010-11-13 09:09:38 +0000778 T1I<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
Bill Wendling73fe34a2010-11-16 01:16:36 +0000779 itin, !strconcat(asm, "ia${p}\t$Rn, $regs"), []>,
Bill Wendling6179c312010-11-20 00:53:35 +0000780 T1Encoding<T1Enc> {
781 bits<3> Rn;
782 bits<8> regs;
783 let Inst{10-8} = Rn;
784 let Inst{7-0} = regs;
785 }
Bill Wendling73fe34a2010-11-16 01:16:36 +0000786 def IA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +0000787 T1It<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
Bill Wendling73fe34a2010-11-16 01:16:36 +0000788 itin_upd, !strconcat(asm, "ia${p}\t$Rn!, $regs"), "$Rn = $wb", []>,
Bill Wendling6179c312010-11-20 00:53:35 +0000789 T1Encoding<T1Enc> {
790 bits<3> Rn;
791 bits<8> regs;
792 let Inst{10-8} = Rn;
793 let Inst{7-0} = regs;
794 }
Bill Wendling6c470b82010-11-13 09:09:38 +0000795}
796
Bill Wendling73fe34a2010-11-16 01:16:36 +0000797// These require base address to be written back or one of the loaded regs.
Bill Wendlingddc918b2010-11-13 10:57:02 +0000798let neverHasSideEffects = 1 in {
799
800let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
801defm tLDM : thumb_ldst_mult<"ldm", IIC_iLoad_m, IIC_iLoad_mu,
802 {1,1,0,0,1,?}, 1>;
803
804let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
805defm tSTM : thumb_ldst_mult<"stm", IIC_iStore_m, IIC_iStore_mu,
806 {1,1,0,0,0,?}, 0>;
Owen Anderson18901d62011-05-11 17:00:48 +0000807
Bill Wendlingddc918b2010-11-13 10:57:02 +0000808} // neverHasSideEffects
Evan Cheng4b322e52009-08-11 21:11:32 +0000809
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000810let mayLoad = 1, Uses = [SP], Defs = [SP], hasExtraDefRegAllocReq = 1 in
Bill Wendling602890d2010-11-19 01:33:10 +0000811def tPOP : T1I<(outs), (ins pred:$p, reglist:$regs, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +0000812 IIC_iPop,
Bill Wendling602890d2010-11-19 01:33:10 +0000813 "pop${p}\t$regs", []>,
814 T1Misc<{1,1,0,?,?,?,?}> {
815 bits<16> regs;
Bill Wendling602890d2010-11-19 01:33:10 +0000816 let Inst{8} = regs{15};
817 let Inst{7-0} = regs{7-0};
818}
Evan Cheng4b322e52009-08-11 21:11:32 +0000819
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000820let mayStore = 1, Uses = [SP], Defs = [SP], hasExtraSrcRegAllocReq = 1 in
Bill Wendling6179c312010-11-20 00:53:35 +0000821def tPUSH : T1I<(outs), (ins pred:$p, reglist:$regs, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +0000822 IIC_iStore_m,
Bill Wendling6179c312010-11-20 00:53:35 +0000823 "push${p}\t$regs", []>,
824 T1Misc<{0,1,0,?,?,?,?}> {
825 bits<16> regs;
826 let Inst{8} = regs{14};
827 let Inst{7-0} = regs{7-0};
828}
Evan Chenga8e29892007-01-19 07:51:42 +0000829
830//===----------------------------------------------------------------------===//
831// Arithmetic Instructions.
832//
833
Bill Wendling1d045ee2010-12-01 02:28:08 +0000834// Helper classes for encoding T1pI patterns:
835class T1pIDPEncode<bits<4> opA, dag oops, dag iops, InstrItinClass itin,
836 string opc, string asm, list<dag> pattern>
837 : T1pI<oops, iops, itin, opc, asm, pattern>,
838 T1DataProcessing<opA> {
839 bits<3> Rm;
840 bits<3> Rn;
841 let Inst{5-3} = Rm;
842 let Inst{2-0} = Rn;
843}
844class T1pIMiscEncode<bits<7> opA, dag oops, dag iops, InstrItinClass itin,
845 string opc, string asm, list<dag> pattern>
846 : T1pI<oops, iops, itin, opc, asm, pattern>,
847 T1Misc<opA> {
848 bits<3> Rm;
849 bits<3> Rd;
850 let Inst{5-3} = Rm;
851 let Inst{2-0} = Rd;
852}
853
Bill Wendling76f4e102010-12-01 01:20:15 +0000854// Helper classes for encoding T1sI patterns:
855class T1sIDPEncode<bits<4> opA, dag oops, dag iops, InstrItinClass itin,
856 string opc, string asm, list<dag> pattern>
857 : T1sI<oops, iops, itin, opc, asm, pattern>,
858 T1DataProcessing<opA> {
859 bits<3> Rd;
860 bits<3> Rn;
861 let Inst{5-3} = Rn;
862 let Inst{2-0} = Rd;
863}
864class T1sIGenEncode<bits<5> opA, dag oops, dag iops, InstrItinClass itin,
865 string opc, string asm, list<dag> pattern>
866 : T1sI<oops, iops, itin, opc, asm, pattern>,
867 T1General<opA> {
868 bits<3> Rm;
869 bits<3> Rn;
870 bits<3> Rd;
871 let Inst{8-6} = Rm;
872 let Inst{5-3} = Rn;
873 let Inst{2-0} = Rd;
874}
875class T1sIGenEncodeImm<bits<5> opA, dag oops, dag iops, InstrItinClass itin,
876 string opc, string asm, list<dag> pattern>
877 : T1sI<oops, iops, itin, opc, asm, pattern>,
878 T1General<opA> {
879 bits<3> Rd;
880 bits<3> Rm;
881 let Inst{5-3} = Rm;
882 let Inst{2-0} = Rd;
883}
884
885// Helper classes for encoding T1sIt patterns:
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000886class T1sItDPEncode<bits<4> opA, dag oops, dag iops, InstrItinClass itin,
887 string opc, string asm, list<dag> pattern>
888 : T1sIt<oops, iops, itin, opc, asm, pattern>,
889 T1DataProcessing<opA> {
Bill Wendling3f8c1102010-11-30 23:54:45 +0000890 bits<3> Rdn;
891 bits<3> Rm;
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000892 let Inst{5-3} = Rm;
893 let Inst{2-0} = Rdn;
Bill Wendling95a6d172010-11-20 01:00:29 +0000894}
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000895class T1sItGenEncodeImm<bits<5> opA, dag oops, dag iops, InstrItinClass itin,
896 string opc, string asm, list<dag> pattern>
897 : T1sIt<oops, iops, itin, opc, asm, pattern>,
898 T1General<opA> {
899 bits<3> Rdn;
900 bits<8> imm8;
901 let Inst{10-8} = Rdn;
902 let Inst{7-0} = imm8;
903}
904
905// Add with carry register
906let isCommutable = 1, Uses = [CPSR] in
907def tADC : // A8.6.2
908 T1sItDPEncode<0b0101, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm), IIC_iALUr,
909 "adc", "\t$Rdn, $Rm",
910 [(set tGPR:$Rdn, (adde tGPR:$Rn, tGPR:$Rm))]>;
Evan Cheng53d7dba2007-01-27 00:07:15 +0000911
David Goodwinc9ee1182009-06-25 22:49:55 +0000912// Add immediate
Bill Wendling76f4e102010-12-01 01:20:15 +0000913def tADDi3 : // A8.6.4 T1
914 T1sIGenEncodeImm<0b01110, (outs tGPR:$Rd), (ins tGPR:$Rm, i32imm:$imm3), IIC_iALUi,
915 "add", "\t$Rd, $Rm, $imm3",
916 [(set tGPR:$Rd, (add tGPR:$Rm, imm0_7:$imm3))]> {
Bill Wendling95a6d172010-11-20 01:00:29 +0000917 bits<3> imm3;
918 let Inst{8-6} = imm3;
Bill Wendling95a6d172010-11-20 01:00:29 +0000919}
Evan Chenga8e29892007-01-19 07:51:42 +0000920
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000921def tADDi8 : // A8.6.4 T2
922 T1sItGenEncodeImm<{1,1,0,?,?}, (outs tGPR:$Rdn), (ins tGPR:$Rn, i32imm:$imm8),
923 IIC_iALUi,
924 "add", "\t$Rdn, $imm8",
925 [(set tGPR:$Rdn, (add tGPR:$Rn, imm8_255:$imm8))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000926
David Goodwinc9ee1182009-06-25 22:49:55 +0000927// Add register
Evan Cheng446c4282009-07-11 06:43:01 +0000928let isCommutable = 1 in
Bill Wendling76f4e102010-12-01 01:20:15 +0000929def tADDrr : // A8.6.6 T1
930 T1sIGenEncode<0b01100, (outs tGPR:$Rd), (ins tGPR:$Rn, tGPR:$Rm),
931 IIC_iALUr,
932 "add", "\t$Rd, $Rn, $Rm",
933 [(set tGPR:$Rd, (add tGPR:$Rn, tGPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000934
Evan Chengcd799b92009-06-12 20:46:18 +0000935let neverHasSideEffects = 1 in
Bill Wendling0b424dc2010-12-01 01:32:02 +0000936def tADDhirr : T1pIt<(outs GPR:$Rdn), (ins GPR:$Rn, GPR:$Rm), IIC_iALUr,
937 "add", "\t$Rdn, $Rm", []>,
Bill Wendlinga09cc2b2010-11-20 01:18:47 +0000938 T1Special<{0,0,?,?}> {
939 // A8.6.6 T2
Bill Wendling0b424dc2010-12-01 01:32:02 +0000940 bits<4> Rdn;
941 bits<4> Rm;
942 let Inst{7} = Rdn{3};
943 let Inst{6-3} = Rm;
944 let Inst{2-0} = Rdn{2-0};
Bill Wendlinga09cc2b2010-11-20 01:18:47 +0000945}
Evan Chenga8e29892007-01-19 07:51:42 +0000946
Bill Wendlinga09cc2b2010-11-20 01:18:47 +0000947// AND register
Evan Cheng446c4282009-07-11 06:43:01 +0000948let isCommutable = 1 in
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000949def tAND : // A8.6.12
950 T1sItDPEncode<0b0000, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
951 IIC_iBITr,
952 "and", "\t$Rdn, $Rm",
953 [(set tGPR:$Rdn, (and tGPR:$Rn, tGPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000954
David Goodwinc9ee1182009-06-25 22:49:55 +0000955// ASR immediate
Bill Wendling76f4e102010-12-01 01:20:15 +0000956def tASRri : // A8.6.14
957 T1sIGenEncodeImm<{0,1,0,?,?}, (outs tGPR:$Rd), (ins tGPR:$Rm, i32imm:$imm5),
958 IIC_iMOVsi,
959 "asr", "\t$Rd, $Rm, $imm5",
960 [(set tGPR:$Rd, (sra tGPR:$Rm, (i32 imm:$imm5)))]> {
Bill Wendlinga09cc2b2010-11-20 01:18:47 +0000961 bits<5> imm5;
962 let Inst{10-6} = imm5;
Bill Wendlinga09cc2b2010-11-20 01:18:47 +0000963}
Evan Chenga8e29892007-01-19 07:51:42 +0000964
David Goodwinc9ee1182009-06-25 22:49:55 +0000965// ASR register
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000966def tASRrr : // A8.6.15
967 T1sItDPEncode<0b0100, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
968 IIC_iMOVsr,
969 "asr", "\t$Rdn, $Rm",
970 [(set tGPR:$Rdn, (sra tGPR:$Rn, tGPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000971
David Goodwinc9ee1182009-06-25 22:49:55 +0000972// BIC register
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000973def tBIC : // A8.6.20
974 T1sItDPEncode<0b1110, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
975 IIC_iBITr,
976 "bic", "\t$Rdn, $Rm",
977 [(set tGPR:$Rdn, (and tGPR:$Rn, (not tGPR:$Rm)))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000978
David Goodwinc9ee1182009-06-25 22:49:55 +0000979// CMN register
Gabor Greiff7d10f52010-09-14 22:00:50 +0000980let isCompare = 1, Defs = [CPSR] in {
Jim Grosbachd5d2bae2010-01-22 00:08:13 +0000981//FIXME: Disable CMN, as CCodes are backwards from compare expectations
982// Compare-to-zero still works out, just not the relationals
Bill Wendling0480e282010-12-01 02:36:55 +0000983//def tCMN : // A8.6.33
984// T1pIDPEncode<0b1011, (outs), (ins tGPR:$lhs, tGPR:$rhs),
985// IIC_iCMPr,
986// "cmn", "\t$lhs, $rhs",
987// [(ARMcmp tGPR:$lhs, (ineg tGPR:$rhs))]>;
Bill Wendling1d045ee2010-12-01 02:28:08 +0000988
989def tCMNz : // A8.6.33
990 T1pIDPEncode<0b1011, (outs), (ins tGPR:$Rn, tGPR:$Rm),
991 IIC_iCMPr,
992 "cmn", "\t$Rn, $Rm",
993 [(ARMcmpZ tGPR:$Rn, (ineg tGPR:$Rm))]>;
994
995} // isCompare = 1, Defs = [CPSR]
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000996
David Goodwinc9ee1182009-06-25 22:49:55 +0000997// CMP immediate
Gabor Greiff7d10f52010-09-14 22:00:50 +0000998let isCompare = 1, Defs = [CPSR] in {
Bill Wendling5cc88a22010-11-20 22:52:33 +0000999def tCMPi8 : T1pI<(outs), (ins tGPR:$Rn, i32imm:$imm8), IIC_iCMPi,
1000 "cmp", "\t$Rn, $imm8",
1001 [(ARMcmp tGPR:$Rn, imm0_255:$imm8)]>,
1002 T1General<{1,0,1,?,?}> {
1003 // A8.6.35
1004 bits<3> Rn;
1005 bits<8> imm8;
1006 let Inst{10-8} = Rn;
1007 let Inst{7-0} = imm8;
1008}
1009
David Goodwinc9ee1182009-06-25 22:49:55 +00001010// CMP register
Bill Wendling1d045ee2010-12-01 02:28:08 +00001011def tCMPr : // A8.6.36 T1
1012 T1pIDPEncode<0b1010, (outs), (ins tGPR:$Rn, tGPR:$Rm),
1013 IIC_iCMPr,
1014 "cmp", "\t$Rn, $Rm",
1015 [(ARMcmp tGPR:$Rn, tGPR:$Rm)]>;
1016
Bill Wendling849f2e32010-11-29 00:18:15 +00001017def tCMPhir : T1pI<(outs), (ins GPR:$Rn, GPR:$Rm), IIC_iCMPr,
1018 "cmp", "\t$Rn, $Rm", []>,
1019 T1Special<{0,1,?,?}> {
1020 // A8.6.36 T2
1021 bits<4> Rm;
1022 bits<4> Rn;
1023 let Inst{7} = Rn{3};
1024 let Inst{6-3} = Rm;
1025 let Inst{2-0} = Rn{2-0};
1026}
Bill Wendling5cc88a22010-11-20 22:52:33 +00001027} // isCompare = 1, Defs = [CPSR]
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00001028
Evan Chenga8e29892007-01-19 07:51:42 +00001029
David Goodwinc9ee1182009-06-25 22:49:55 +00001030// XOR register
Evan Cheng446c4282009-07-11 06:43:01 +00001031let isCommutable = 1 in
Bill Wendlinga5a42d92010-12-01 00:48:44 +00001032def tEOR : // A8.6.45
1033 T1sItDPEncode<0b0001, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
1034 IIC_iBITr,
1035 "eor", "\t$Rdn, $Rm",
1036 [(set tGPR:$Rdn, (xor tGPR:$Rn, tGPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001037
David Goodwinc9ee1182009-06-25 22:49:55 +00001038// LSL immediate
Bill Wendling76f4e102010-12-01 01:20:15 +00001039def tLSLri : // A8.6.88
1040 T1sIGenEncodeImm<{0,0,0,?,?}, (outs tGPR:$Rd), (ins tGPR:$Rm, i32imm:$imm5),
1041 IIC_iMOVsi,
1042 "lsl", "\t$Rd, $Rm, $imm5",
1043 [(set tGPR:$Rd, (shl tGPR:$Rm, (i32 imm:$imm5)))]> {
Bill Wendlingdcf0a472010-11-21 11:49:36 +00001044 bits<5> imm5;
1045 let Inst{10-6} = imm5;
Bill Wendlingdcf0a472010-11-21 11:49:36 +00001046}
Evan Chenga8e29892007-01-19 07:51:42 +00001047
David Goodwinc9ee1182009-06-25 22:49:55 +00001048// LSL register
Bill Wendlinga5a42d92010-12-01 00:48:44 +00001049def tLSLrr : // A8.6.89
1050 T1sItDPEncode<0b0010, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
1051 IIC_iMOVsr,
1052 "lsl", "\t$Rdn, $Rm",
1053 [(set tGPR:$Rdn, (shl tGPR:$Rn, tGPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001054
David Goodwinc9ee1182009-06-25 22:49:55 +00001055// LSR immediate
Bill Wendling76f4e102010-12-01 01:20:15 +00001056def tLSRri : // A8.6.90
1057 T1sIGenEncodeImm<{0,0,1,?,?}, (outs tGPR:$Rd), (ins tGPR:$Rm, i32imm:$imm5),
1058 IIC_iMOVsi,
1059 "lsr", "\t$Rd, $Rm, $imm5",
1060 [(set tGPR:$Rd, (srl tGPR:$Rm, (i32 imm:$imm5)))]> {
Bill Wendlingdcf0a472010-11-21 11:49:36 +00001061 bits<5> imm5;
1062 let Inst{10-6} = imm5;
Bill Wendlingdcf0a472010-11-21 11:49:36 +00001063}
Evan Chenga8e29892007-01-19 07:51:42 +00001064
David Goodwinc9ee1182009-06-25 22:49:55 +00001065// LSR register
Bill Wendlinga5a42d92010-12-01 00:48:44 +00001066def tLSRrr : // A8.6.91
1067 T1sItDPEncode<0b0011, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
1068 IIC_iMOVsr,
1069 "lsr", "\t$Rdn, $Rm",
1070 [(set tGPR:$Rdn, (srl tGPR:$Rn, tGPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001071
Bill Wendlingdcf0a472010-11-21 11:49:36 +00001072// Move register
Evan Chengc4af4632010-11-17 20:13:28 +00001073let isMoveImm = 1 in
Bill Wendlingdcf0a472010-11-21 11:49:36 +00001074def tMOVi8 : T1sI<(outs tGPR:$Rd), (ins i32imm:$imm8), IIC_iMOVi,
1075 "mov", "\t$Rd, $imm8",
1076 [(set tGPR:$Rd, imm0_255:$imm8)]>,
1077 T1General<{1,0,0,?,?}> {
1078 // A8.6.96
1079 bits<3> Rd;
1080 bits<8> imm8;
1081 let Inst{10-8} = Rd;
1082 let Inst{7-0} = imm8;
1083}
Evan Chenga8e29892007-01-19 07:51:42 +00001084
1085// TODO: A7-73: MOV(2) - mov setting flag.
1086
Evan Chengcd799b92009-06-12 20:46:18 +00001087let neverHasSideEffects = 1 in {
Evan Cheng446c4282009-07-11 06:43:01 +00001088// FIXME: Make this predicable.
Bill Wendling534a5e42010-12-03 01:55:47 +00001089def tMOVr : T1I<(outs tGPR:$Rd), (ins tGPR:$Rm), IIC_iMOVr,
1090 "mov\t$Rd, $Rm", []>,
1091 T1Special<0b1000> {
1092 // A8.6.97
1093 bits<4> Rd;
1094 bits<4> Rm;
Bill Wendling278b6e82010-12-03 02:02:58 +00001095 // Bits {7-6} are encoded by the T1Special value.
1096 let Inst{5-3} = Rm{2-0};
Bill Wendling534a5e42010-12-03 01:55:47 +00001097 let Inst{2-0} = Rd{2-0};
1098}
Evan Cheng446c4282009-07-11 06:43:01 +00001099let Defs = [CPSR] in
Bill Wendling534a5e42010-12-03 01:55:47 +00001100def tMOVSr : T1I<(outs tGPR:$Rd), (ins tGPR:$Rm), IIC_iMOVr,
1101 "movs\t$Rd, $Rm", []>, Encoding16 {
1102 // A8.6.97
1103 bits<3> Rd;
1104 bits<3> Rm;
Johnny Chend68e1192009-12-15 17:24:14 +00001105 let Inst{15-6} = 0b0000000000;
Bill Wendling534a5e42010-12-03 01:55:47 +00001106 let Inst{5-3} = Rm;
1107 let Inst{2-0} = Rd;
Johnny Chend68e1192009-12-15 17:24:14 +00001108}
Evan Cheng446c4282009-07-11 06:43:01 +00001109
1110// FIXME: Make these predicable.
Bill Wendling534a5e42010-12-03 01:55:47 +00001111def tMOVgpr2tgpr : T1I<(outs tGPR:$Rd), (ins GPR:$Rm), IIC_iMOVr,
1112 "mov\t$Rd, $Rm", []>,
1113 T1Special<{1,0,0,?}> {
1114 // A8.6.97
1115 bits<4> Rd;
1116 bits<4> Rm;
Bill Wendling278b6e82010-12-03 02:02:58 +00001117 // Bit {7} is encoded by the T1Special value.
Bill Wendling534a5e42010-12-03 01:55:47 +00001118 let Inst{6-3} = Rm;
1119 let Inst{2-0} = Rd{2-0};
1120}
1121def tMOVtgpr2gpr : T1I<(outs GPR:$Rd), (ins tGPR:$Rm), IIC_iMOVr,
1122 "mov\t$Rd, $Rm", []>,
1123 T1Special<{1,0,?,0}> {
1124 // A8.6.97
1125 bits<4> Rd;
1126 bits<4> Rm;
Bill Wendling278b6e82010-12-03 02:02:58 +00001127 // Bit {6} is encoded by the T1Special value.
Bill Wendling534a5e42010-12-03 01:55:47 +00001128 let Inst{7} = Rd{3};
Bill Wendling278b6e82010-12-03 02:02:58 +00001129 let Inst{5-3} = Rm{2-0};
Bill Wendling534a5e42010-12-03 01:55:47 +00001130 let Inst{2-0} = Rd{2-0};
1131}
1132def tMOVgpr2gpr : T1I<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVr,
1133 "mov\t$Rd, $Rm", []>,
1134 T1Special<{1,0,?,?}> {
1135 // A8.6.97
1136 bits<4> Rd;
1137 bits<4> Rm;
1138 let Inst{7} = Rd{3};
1139 let Inst{6-3} = Rm;
1140 let Inst{2-0} = Rd{2-0};
1141}
Evan Chengcd799b92009-06-12 20:46:18 +00001142} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00001143
Bill Wendling0480e282010-12-01 02:36:55 +00001144// Multiply register
Evan Cheng446c4282009-07-11 06:43:01 +00001145let isCommutable = 1 in
Bill Wendlinga5a42d92010-12-01 00:48:44 +00001146def tMUL : // A8.6.105 T1
1147 T1sItDPEncode<0b1101, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
1148 IIC_iMUL32,
1149 "mul", "\t$Rdn, $Rm, $Rdn",
1150 [(set tGPR:$Rdn, (mul tGPR:$Rn, tGPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001151
Bill Wendling76f4e102010-12-01 01:20:15 +00001152// Move inverse register
1153def tMVN : // A8.6.107
1154 T1sIDPEncode<0b1111, (outs tGPR:$Rd), (ins tGPR:$Rn), IIC_iMVNr,
1155 "mvn", "\t$Rd, $Rn",
1156 [(set tGPR:$Rd, (not tGPR:$Rn))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001157
Bill Wendlingdcf0a472010-11-21 11:49:36 +00001158// Bitwise or register
Evan Cheng446c4282009-07-11 06:43:01 +00001159let isCommutable = 1 in
Bill Wendlinga5a42d92010-12-01 00:48:44 +00001160def tORR : // A8.6.114
1161 T1sItDPEncode<0b1100, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
1162 IIC_iBITr,
1163 "orr", "\t$Rdn, $Rm",
1164 [(set tGPR:$Rdn, (or tGPR:$Rn, tGPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001165
Bill Wendlingdcf0a472010-11-21 11:49:36 +00001166// Swaps
Bill Wendling1d045ee2010-12-01 02:28:08 +00001167def tREV : // A8.6.134
1168 T1pIMiscEncode<{1,0,1,0,0,0,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1169 IIC_iUNAr,
1170 "rev", "\t$Rd, $Rm",
1171 [(set tGPR:$Rd, (bswap tGPR:$Rm))]>,
1172 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001173
Bill Wendling1d045ee2010-12-01 02:28:08 +00001174def tREV16 : // A8.6.135
1175 T1pIMiscEncode<{1,0,1,0,0,1,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1176 IIC_iUNAr,
1177 "rev16", "\t$Rd, $Rm",
Bill Wendlingd19ac0c2010-11-29 00:42:50 +00001178 [(set tGPR:$Rd,
1179 (or (and (srl tGPR:$Rm, (i32 8)), 0xFF),
1180 (or (and (shl tGPR:$Rm, (i32 8)), 0xFF00),
1181 (or (and (srl tGPR:$Rm, (i32 8)), 0xFF0000),
1182 (and (shl tGPR:$Rm, (i32 8)), 0xFF000000)))))]>,
Bill Wendling1d045ee2010-12-01 02:28:08 +00001183 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001184
Bill Wendling1d045ee2010-12-01 02:28:08 +00001185def tREVSH : // A8.6.136
1186 T1pIMiscEncode<{1,0,1,0,1,1,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1187 IIC_iUNAr,
1188 "revsh", "\t$Rd, $Rm",
1189 [(set tGPR:$Rd,
1190 (sext_inreg
Evan Cheng06b2a602011-04-14 23:27:44 +00001191 (or (srl tGPR:$Rm, (i32 8)),
Bill Wendling1d045ee2010-12-01 02:28:08 +00001192 (shl tGPR:$Rm, (i32 8))), i16))]>,
1193 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Evan Cheng446c4282009-07-11 06:43:01 +00001194
Evan Cheng06b2a602011-04-14 23:27:44 +00001195def : T1Pat<(sext_inreg (or (srl (and tGPR:$Rm, 0xFF00), (i32 8)),
1196 (shl tGPR:$Rm, (i32 8))), i16),
1197 (tREVSH tGPR:$Rm)>,
1198 Requires<[IsThumb, IsThumb1Only, HasV6]>;
1199
1200def : T1Pat<(sra (bswap tGPR:$Rm), (i32 16)), (tREVSH tGPR:$Rm)>,
1201 Requires<[IsThumb, IsThumb1Only, HasV6]>;
1202
Bill Wendlinga5a42d92010-12-01 00:48:44 +00001203// Rotate right register
1204def tROR : // A8.6.139
1205 T1sItDPEncode<0b0111, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
1206 IIC_iMOVsr,
1207 "ror", "\t$Rdn, $Rm",
1208 [(set tGPR:$Rdn, (rotr tGPR:$Rn, tGPR:$Rm))]>;
Evan Cheng446c4282009-07-11 06:43:01 +00001209
Bill Wendlinga5a42d92010-12-01 00:48:44 +00001210// Negate register
Bill Wendling76f4e102010-12-01 01:20:15 +00001211def tRSB : // A8.6.141
1212 T1sIDPEncode<0b1001, (outs tGPR:$Rd), (ins tGPR:$Rn),
1213 IIC_iALUi,
1214 "rsb", "\t$Rd, $Rn, #0",
1215 [(set tGPR:$Rd, (ineg tGPR:$Rn))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001216
David Goodwinc9ee1182009-06-25 22:49:55 +00001217// Subtract with carry register
Evan Cheng446c4282009-07-11 06:43:01 +00001218let Uses = [CPSR] in
Bill Wendlinga5a42d92010-12-01 00:48:44 +00001219def tSBC : // A8.6.151
1220 T1sItDPEncode<0b0110, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
1221 IIC_iALUr,
1222 "sbc", "\t$Rdn, $Rm",
1223 [(set tGPR:$Rdn, (sube tGPR:$Rn, tGPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001224
David Goodwinc9ee1182009-06-25 22:49:55 +00001225// Subtract immediate
Bill Wendling76f4e102010-12-01 01:20:15 +00001226def tSUBi3 : // A8.6.210 T1
1227 T1sIGenEncodeImm<0b01111, (outs tGPR:$Rd), (ins tGPR:$Rm, i32imm:$imm3),
1228 IIC_iALUi,
1229 "sub", "\t$Rd, $Rm, $imm3",
1230 [(set tGPR:$Rd, (add tGPR:$Rm, imm0_7_neg:$imm3))]> {
Bill Wendling5cbbf682010-11-29 01:00:43 +00001231 bits<3> imm3;
Bill Wendling5cbbf682010-11-29 01:00:43 +00001232 let Inst{8-6} = imm3;
Bill Wendling5cbbf682010-11-29 01:00:43 +00001233}
Jim Grosbach0ede14f2009-03-27 23:06:27 +00001234
Bill Wendlinga5a42d92010-12-01 00:48:44 +00001235def tSUBi8 : // A8.6.210 T2
1236 T1sItGenEncodeImm<{1,1,1,?,?}, (outs tGPR:$Rdn), (ins tGPR:$Rn, i32imm:$imm8),
1237 IIC_iALUi,
1238 "sub", "\t$Rdn, $imm8",
1239 [(set tGPR:$Rdn, (add tGPR:$Rn, imm8_255_neg:$imm8))]>;
Jim Grosbach0ede14f2009-03-27 23:06:27 +00001240
Bill Wendling76f4e102010-12-01 01:20:15 +00001241// Subtract register
1242def tSUBrr : // A8.6.212
1243 T1sIGenEncode<0b01101, (outs tGPR:$Rd), (ins tGPR:$Rn, tGPR:$Rm),
1244 IIC_iALUr,
1245 "sub", "\t$Rd, $Rn, $Rm",
1246 [(set tGPR:$Rd, (sub tGPR:$Rn, tGPR:$Rm))]>;
David Goodwinc9ee1182009-06-25 22:49:55 +00001247
1248// TODO: A7-96: STMIA - store multiple.
Evan Chenga8e29892007-01-19 07:51:42 +00001249
Bill Wendling76f4e102010-12-01 01:20:15 +00001250// Sign-extend byte
Bill Wendling1d045ee2010-12-01 02:28:08 +00001251def tSXTB : // A8.6.222
1252 T1pIMiscEncode<{0,0,1,0,0,1,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1253 IIC_iUNAr,
1254 "sxtb", "\t$Rd, $Rm",
1255 [(set tGPR:$Rd, (sext_inreg tGPR:$Rm, i8))]>,
1256 Requires<[IsThumb, IsThumb1Only, HasV6]>;
David Goodwinc9ee1182009-06-25 22:49:55 +00001257
Bill Wendling1d045ee2010-12-01 02:28:08 +00001258// Sign-extend short
1259def tSXTH : // A8.6.224
1260 T1pIMiscEncode<{0,0,1,0,0,0,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1261 IIC_iUNAr,
1262 "sxth", "\t$Rd, $Rm",
1263 [(set tGPR:$Rd, (sext_inreg tGPR:$Rm, i16))]>,
1264 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001265
Bill Wendling1d045ee2010-12-01 02:28:08 +00001266// Test
Gabor Greif007248b2010-09-14 20:47:43 +00001267let isCompare = 1, isCommutable = 1, Defs = [CPSR] in
Bill Wendling1d045ee2010-12-01 02:28:08 +00001268def tTST : // A8.6.230
1269 T1pIDPEncode<0b1000, (outs), (ins tGPR:$Rn, tGPR:$Rm), IIC_iTSTr,
1270 "tst", "\t$Rn, $Rm",
1271 [(ARMcmpZ (and_su tGPR:$Rn, tGPR:$Rm), 0)]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001272
Bill Wendling1d045ee2010-12-01 02:28:08 +00001273// Zero-extend byte
1274def tUXTB : // A8.6.262
1275 T1pIMiscEncode<{0,0,1,0,1,1,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1276 IIC_iUNAr,
1277 "uxtb", "\t$Rd, $Rm",
1278 [(set tGPR:$Rd, (and tGPR:$Rm, 0xFF))]>,
1279 Requires<[IsThumb, IsThumb1Only, HasV6]>;
David Goodwinc9ee1182009-06-25 22:49:55 +00001280
Bill Wendling1d045ee2010-12-01 02:28:08 +00001281// Zero-extend short
1282def tUXTH : // A8.6.264
1283 T1pIMiscEncode<{0,0,1,0,1,0,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1284 IIC_iUNAr,
1285 "uxth", "\t$Rd, $Rm",
1286 [(set tGPR:$Rd, (and tGPR:$Rm, 0xFFFF))]>,
1287 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001288
Jim Grosbach80dc1162010-02-16 21:23:02 +00001289// Conditional move tMOVCCr - Used to implement the Thumb SELECT_CC operation.
Dan Gohman533297b2009-10-29 18:10:34 +00001290// Expanded after instruction selection into a branch sequence.
1291let usesCustomInserter = 1 in // Expanded after instruction selection.
Evan Cheng007ea272009-08-12 05:17:19 +00001292 def tMOVCCr_pseudo :
Evan Chengc9721652009-08-12 02:03:03 +00001293 PseudoInst<(outs tGPR:$dst), (ins tGPR:$false, tGPR:$true, pred:$cc),
Jim Grosbach99594eb2010-11-18 01:38:26 +00001294 NoItinerary,
Evan Chengc9721652009-08-12 02:03:03 +00001295 [/*(set tGPR:$dst, (ARMcmov tGPR:$false, tGPR:$true, imm:$cc))*/]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001296
Evan Cheng007ea272009-08-12 05:17:19 +00001297
1298// 16-bit movcc in IT blocks for Thumb2.
Owen Andersonf523e472010-09-23 23:45:25 +00001299let neverHasSideEffects = 1 in {
Bill Wendling0b424dc2010-12-01 01:32:02 +00001300def tMOVCCr : T1pIt<(outs GPR:$Rdn), (ins GPR:$Rn, GPR:$Rm), IIC_iCMOVr,
1301 "mov", "\t$Rdn, $Rm", []>,
Bill Wendling9b0e92c2010-11-29 22:37:46 +00001302 T1Special<{1,0,?,?}> {
Bill Wendling0b424dc2010-12-01 01:32:02 +00001303 bits<4> Rdn;
1304 bits<4> Rm;
1305 let Inst{7} = Rdn{3};
1306 let Inst{6-3} = Rm;
1307 let Inst{2-0} = Rdn{2-0};
Bill Wendling9b0e92c2010-11-29 22:37:46 +00001308}
Evan Cheng007ea272009-08-12 05:17:19 +00001309
Evan Chengc4af4632010-11-17 20:13:28 +00001310let isMoveImm = 1 in
Bill Wendling0b424dc2010-12-01 01:32:02 +00001311def tMOVCCi : T1pIt<(outs tGPR:$Rdn), (ins tGPR:$Rn, i32imm:$Rm), IIC_iCMOVi,
1312 "mov", "\t$Rdn, $Rm", []>,
Bill Wendling9b0e92c2010-11-29 22:37:46 +00001313 T1General<{1,0,0,?,?}> {
Bill Wendling0b424dc2010-12-01 01:32:02 +00001314 bits<3> Rdn;
1315 bits<8> Rm;
1316 let Inst{10-8} = Rdn;
1317 let Inst{7-0} = Rm;
Bill Wendling9b0e92c2010-11-29 22:37:46 +00001318}
1319
Owen Andersonf523e472010-09-23 23:45:25 +00001320} // neverHasSideEffects
Evan Cheng007ea272009-08-12 05:17:19 +00001321
Evan Chenga8e29892007-01-19 07:51:42 +00001322// tLEApcrel - Load a pc-relative address into a register without offending the
1323// assembler.
Jim Grosbachd40963c2010-12-14 22:28:03 +00001324
1325def tADR : T1I<(outs tGPR:$Rd), (ins t_adrlabel:$addr, pred:$p),
1326 IIC_iALUi, "adr{$p}\t$Rd, #$addr", []>,
1327 T1Encoding<{1,0,1,0,0,?}> {
Bill Wendling67077412010-11-30 00:18:30 +00001328 bits<3> Rd;
Jim Grosbachd40963c2010-12-14 22:28:03 +00001329 bits<8> addr;
Bill Wendling67077412010-11-30 00:18:30 +00001330 let Inst{10-8} = Rd;
Jim Grosbachd40963c2010-12-14 22:28:03 +00001331 let Inst{7-0} = addr;
Bill Wendling67077412010-11-30 00:18:30 +00001332}
Evan Chenga8e29892007-01-19 07:51:42 +00001333
Jim Grosbachd40963c2010-12-14 22:28:03 +00001334let neverHasSideEffects = 1, isReMaterializable = 1 in
1335def tLEApcrel : tPseudoInst<(outs tGPR:$Rd), (ins i32imm:$label, pred:$p),
1336 Size2Bytes, IIC_iALUi, []>;
1337
1338def tLEApcrelJT : tPseudoInst<(outs tGPR:$Rd),
1339 (ins i32imm:$label, nohash_imm:$id, pred:$p),
1340 Size2Bytes, IIC_iALUi, []>;
Evan Chengd85ac4d2007-01-27 02:29:45 +00001341
Evan Chenga8e29892007-01-19 07:51:42 +00001342//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesfa5bd272011-01-20 16:35:57 +00001343// Move between coprocessor and ARM core register -- for disassembly only
1344//
1345
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00001346class tMovRCopro<string opc, bit direction, dag oops, dag iops,
1347 list<dag> pattern>
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00001348 : T1Cop<oops, iops, !strconcat(opc, "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2"),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00001349 pattern> {
Bruno Cardoso Lopesfa5bd272011-01-20 16:35:57 +00001350 let Inst{27-24} = 0b1110;
1351 let Inst{20} = direction;
1352 let Inst{4} = 1;
1353
1354 bits<4> Rt;
1355 bits<4> cop;
1356 bits<3> opc1;
1357 bits<3> opc2;
1358 bits<4> CRm;
1359 bits<4> CRn;
1360
1361 let Inst{15-12} = Rt;
1362 let Inst{11-8} = cop;
1363 let Inst{23-21} = opc1;
1364 let Inst{7-5} = opc2;
1365 let Inst{3-0} = CRm;
1366 let Inst{19-16} = CRn;
1367}
1368
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00001369def tMCR : tMovRCopro<"mcr", 0 /* from ARM core register to coprocessor */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00001370 (outs),
1371 (ins p_imm:$cop, i32imm:$opc1, GPR:$Rt, c_imm:$CRn,
1372 c_imm:$CRm, i32imm:$opc2),
1373 [(int_arm_mcr imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
1374 imm:$CRm, imm:$opc2)]>;
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00001375def tMRC : tMovRCopro<"mrc", 1 /* from coprocessor to ARM core register */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00001376 (outs GPR:$Rt),
1377 (ins p_imm:$cop, i32imm:$opc1, c_imm:$CRn, c_imm:$CRm, i32imm:$opc2),
1378 []>;
Bruno Cardoso Lopesfa5bd272011-01-20 16:35:57 +00001379
Bruno Cardoso Lopes54ad87a2011-05-03 17:29:22 +00001380def : Pat<(int_arm_mrc imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2),
1381 (tMRC imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>,
1382 Requires<[IsThumb, HasV6T2]>;
1383
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00001384class tMovRRCopro<string opc, bit direction,
1385 list<dag> pattern = [/* For disassembly only */]>
Bruno Cardoso Lopesfa5bd272011-01-20 16:35:57 +00001386 : T1Cop<(outs), (ins p_imm:$cop, i32imm:$opc1, GPR:$Rt, GPR:$Rt2, c_imm:$CRm),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00001387 !strconcat(opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm"), pattern> {
Bruno Cardoso Lopesfa5bd272011-01-20 16:35:57 +00001388 let Inst{27-24} = 0b1100;
1389 let Inst{23-21} = 0b010;
1390 let Inst{20} = direction;
1391
1392 bits<4> Rt;
1393 bits<4> Rt2;
1394 bits<4> cop;
1395 bits<4> opc1;
1396 bits<4> CRm;
1397
1398 let Inst{15-12} = Rt;
1399 let Inst{19-16} = Rt2;
1400 let Inst{11-8} = cop;
1401 let Inst{7-4} = opc1;
1402 let Inst{3-0} = CRm;
1403}
1404
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00001405def tMCRR : tMovRRCopro<"mcrr", 0 /* from ARM core register to coprocessor */,
1406 [(int_arm_mcrr imm:$cop, imm:$opc1, GPR:$Rt, GPR:$Rt2,
1407 imm:$CRm)]>;
Bruno Cardoso Lopesfa5bd272011-01-20 16:35:57 +00001408def tMRRC : tMovRRCopro<"mrrc", 1 /* from coprocessor to ARM core register */>;
1409
1410//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes8dd37f72011-01-20 18:32:09 +00001411// Other Coprocessor Instructions. For disassembly only.
1412//
1413def tCDP : T1Cop<(outs), (ins p_imm:$cop, i32imm:$opc1,
1414 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, i32imm:$opc2),
1415 "cdp\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00001416 [(int_arm_cdp imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
1417 imm:$CRm, imm:$opc2)]> {
Bruno Cardoso Lopes8dd37f72011-01-20 18:32:09 +00001418 let Inst{27-24} = 0b1110;
1419
1420 bits<4> opc1;
1421 bits<4> CRn;
1422 bits<4> CRd;
1423 bits<4> cop;
1424 bits<3> opc2;
1425 bits<4> CRm;
1426
1427 let Inst{3-0} = CRm;
1428 let Inst{4} = 0;
1429 let Inst{7-5} = opc2;
1430 let Inst{11-8} = cop;
1431 let Inst{15-12} = CRd;
1432 let Inst{19-16} = CRn;
1433 let Inst{23-20} = opc1;
1434}
1435
1436//===----------------------------------------------------------------------===//
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001437// TLS Instructions
1438//
1439
1440// __aeabi_read_tp preserves the registers r1-r3.
Bill Wendling0e45a5a2010-11-30 00:50:22 +00001441let isCall = 1, Defs = [R0, LR], Uses = [SP] in
1442def tTPsoft : TIx2<0b11110, 0b11, 1, (outs), (ins), IIC_Br,
1443 "bl\t__aeabi_read_tp",
1444 [(set R0, ARMthread_pointer)]> {
1445 // Encoding is 0xf7fffffe.
1446 let Inst = 0xf7fffffe;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001447}
1448
Bill Wendling0480e282010-12-01 02:36:55 +00001449//===----------------------------------------------------------------------===//
Jim Grosbachd1228742009-12-01 18:10:36 +00001450// SJLJ Exception handling intrinsics
Owen Anderson18901d62011-05-11 17:00:48 +00001451//
Bill Wendling0480e282010-12-01 02:36:55 +00001452
1453// eh_sjlj_setjmp() is an instruction sequence to store the return address and
1454// save #0 in R0 for the non-longjmp case. Since by its nature we may be coming
1455// from some other function to get here, and we're using the stack frame for the
1456// containing function to save/restore registers, we can't keep anything live in
1457// regs across the eh_sjlj_setjmp(), else it will almost certainly have been
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001458// tromped upon when we get here from a longjmp(). We force everything out of
Bill Wendling0480e282010-12-01 02:36:55 +00001459// registers except for our own input by listing the relevant registers in
1460// Defs. By doing so, we also cause the prologue/epilogue code to actively
1461// preserve all of the callee-saved resgisters, which is exactly what we want.
1462// $val is a scratch register for our use.
Bill Wendling0e45a5a2010-11-30 00:50:22 +00001463let Defs = [ R0, R1, R2, R3, R4, R5, R6, R7, R12 ],
1464 hasSideEffects = 1, isBarrier = 1, isCodeGenOnly = 1 in
1465def tInt_eh_sjlj_setjmp : ThumbXI<(outs),(ins tGPR:$src, tGPR:$val),
1466 AddrModeNone, SizeSpecial, NoItinerary, "","",
1467 [(set R0, (ARMeh_sjlj_setjmp tGPR:$src, tGPR:$val))]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +00001468
1469// FIXME: Non-Darwin version(s)
Chris Lattnera4a3a5e2010-10-31 19:15:18 +00001470let isBarrier = 1, hasSideEffects = 1, isTerminator = 1, isCodeGenOnly = 1,
Bill Wendling0e45a5a2010-11-30 00:50:22 +00001471 Defs = [ R7, LR, SP ] in
Jim Grosbach5eb19512010-05-22 01:06:18 +00001472def tInt_eh_sjlj_longjmp : XI<(outs), (ins GPR:$src, GPR:$scratch),
Bill Wendling0e45a5a2010-11-30 00:50:22 +00001473 AddrModeNone, SizeSpecial, IndexModeNone,
1474 Pseudo, NoItinerary, "", "",
1475 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
1476 Requires<[IsThumb, IsDarwin]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +00001477
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001478//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00001479// Non-Instruction Patterns
1480//
1481
Jim Grosbach97a884d2010-12-07 20:41:06 +00001482// Comparisons
1483def : T1Pat<(ARMcmpZ tGPR:$Rn, imm0_255:$imm8),
1484 (tCMPi8 tGPR:$Rn, imm0_255:$imm8)>;
1485def : T1Pat<(ARMcmpZ tGPR:$Rn, tGPR:$Rm),
1486 (tCMPr tGPR:$Rn, tGPR:$Rm)>;
1487
Evan Cheng892837a2009-07-10 02:09:04 +00001488// Add with carry
David Goodwinc9d138f2009-07-27 19:59:26 +00001489def : T1Pat<(addc tGPR:$lhs, imm0_7:$rhs),
1490 (tADDi3 tGPR:$lhs, imm0_7:$rhs)>;
1491def : T1Pat<(addc tGPR:$lhs, imm8_255:$rhs),
Evan Cheng89d177f2009-08-20 17:01:04 +00001492 (tADDi8 tGPR:$lhs, imm8_255:$rhs)>;
David Goodwinc9d138f2009-07-27 19:59:26 +00001493def : T1Pat<(addc tGPR:$lhs, tGPR:$rhs),
1494 (tADDrr tGPR:$lhs, tGPR:$rhs)>;
Evan Cheng892837a2009-07-10 02:09:04 +00001495
1496// Subtract with carry
David Goodwinc9d138f2009-07-27 19:59:26 +00001497def : T1Pat<(addc tGPR:$lhs, imm0_7_neg:$rhs),
1498 (tSUBi3 tGPR:$lhs, imm0_7_neg:$rhs)>;
1499def : T1Pat<(addc tGPR:$lhs, imm8_255_neg:$rhs),
1500 (tSUBi8 tGPR:$lhs, imm8_255_neg:$rhs)>;
1501def : T1Pat<(subc tGPR:$lhs, tGPR:$rhs),
1502 (tSUBrr tGPR:$lhs, tGPR:$rhs)>;
Evan Cheng892837a2009-07-10 02:09:04 +00001503
Evan Chenga8e29892007-01-19 07:51:42 +00001504// ConstantPool, GlobalAddress
David Goodwinc9d138f2009-07-27 19:59:26 +00001505def : T1Pat<(ARMWrapper tglobaladdr :$dst), (tLEApcrel tglobaladdr :$dst)>;
1506def : T1Pat<(ARMWrapper tconstpool :$dst), (tLEApcrel tconstpool :$dst)>;
Evan Chenga8e29892007-01-19 07:51:42 +00001507
Evan Chengd85ac4d2007-01-27 02:29:45 +00001508// JumpTable
David Goodwinc9d138f2009-07-27 19:59:26 +00001509def : T1Pat<(ARMWrapperJT tjumptable:$dst, imm:$id),
1510 (tLEApcrelJT tjumptable:$dst, imm:$id)>;
Evan Chengd85ac4d2007-01-27 02:29:45 +00001511
Evan Chenga8e29892007-01-19 07:51:42 +00001512// Direct calls
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001513def : T1Pat<(ARMtcall texternalsym:$func), (tBL texternalsym:$func)>,
Evan Chengb6207242009-08-01 00:16:10 +00001514 Requires<[IsThumb, IsNotDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001515def : T1Pat<(ARMtcall texternalsym:$func), (tBLr9 texternalsym:$func)>,
Evan Chengb6207242009-08-01 00:16:10 +00001516 Requires<[IsThumb, IsDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001517
1518def : Tv5Pat<(ARMcall texternalsym:$func), (tBLXi texternalsym:$func)>,
Evan Chengb6207242009-08-01 00:16:10 +00001519 Requires<[IsThumb, HasV5T, IsNotDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001520def : Tv5Pat<(ARMcall texternalsym:$func), (tBLXi_r9 texternalsym:$func)>,
Evan Chengb6207242009-08-01 00:16:10 +00001521 Requires<[IsThumb, HasV5T, IsDarwin]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001522
1523// Indirect calls to ARM routines
Evan Chengb6207242009-08-01 00:16:10 +00001524def : Tv5Pat<(ARMcall GPR:$dst), (tBLXr GPR:$dst)>,
1525 Requires<[IsThumb, HasV5T, IsNotDarwin]>;
1526def : Tv5Pat<(ARMcall GPR:$dst), (tBLXr_r9 GPR:$dst)>,
1527 Requires<[IsThumb, HasV5T, IsDarwin]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001528
1529// zextload i1 -> zextload i8
Bill Wendlingf4caf692010-12-14 03:36:38 +00001530def : T1Pat<(zextloadi1 t_addrmode_rrs1:$addr),
1531 (tLDRBr t_addrmode_rrs1:$addr)>;
1532def : T1Pat<(zextloadi1 t_addrmode_is1:$addr),
1533 (tLDRBi t_addrmode_is1:$addr)>;
Jim Grosbach0ede14f2009-03-27 23:06:27 +00001534
Evan Chengb60c02e2007-01-26 19:13:16 +00001535// extload -> zextload
Bill Wendlingf4caf692010-12-14 03:36:38 +00001536def : T1Pat<(extloadi1 t_addrmode_rrs1:$addr), (tLDRBr t_addrmode_rrs1:$addr)>;
1537def : T1Pat<(extloadi1 t_addrmode_is1:$addr), (tLDRBi t_addrmode_is1:$addr)>;
1538def : T1Pat<(extloadi8 t_addrmode_rrs1:$addr), (tLDRBr t_addrmode_rrs1:$addr)>;
1539def : T1Pat<(extloadi8 t_addrmode_is1:$addr), (tLDRBi t_addrmode_is1:$addr)>;
1540def : T1Pat<(extloadi16 t_addrmode_rrs2:$addr), (tLDRHr t_addrmode_rrs2:$addr)>;
1541def : T1Pat<(extloadi16 t_addrmode_is2:$addr), (tLDRHi t_addrmode_is2:$addr)>;
Evan Chengb60c02e2007-01-26 19:13:16 +00001542
Evan Cheng0e87e232009-08-28 00:31:43 +00001543// If it's impossible to use [r,r] address mode for sextload, select to
Evan Cheng2f297df2009-07-11 07:08:13 +00001544// ldr{b|h} + sxt{b|h} instead.
Bill Wendling415af342010-12-15 00:58:57 +00001545def : T1Pat<(sextloadi8 t_addrmode_is1:$addr),
1546 (tSXTB (tLDRBi t_addrmode_is1:$addr))>,
1547 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Bill Wendlingf4caf692010-12-14 03:36:38 +00001548def : T1Pat<(sextloadi8 t_addrmode_rrs1:$addr),
1549 (tSXTB (tLDRBr t_addrmode_rrs1:$addr))>,
Jim Grosbach6797f892010-11-01 17:08:58 +00001550 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Bill Wendling415af342010-12-15 00:58:57 +00001551def : T1Pat<(sextloadi16 t_addrmode_is2:$addr),
1552 (tSXTH (tLDRHi t_addrmode_is2:$addr))>,
1553 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Bill Wendlingf4caf692010-12-14 03:36:38 +00001554def : T1Pat<(sextloadi16 t_addrmode_rrs2:$addr),
1555 (tSXTH (tLDRHr t_addrmode_rrs2:$addr))>,
Jim Grosbach6797f892010-11-01 17:08:58 +00001556 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Evan Cheng2f297df2009-07-11 07:08:13 +00001557
Bill Wendlingf4caf692010-12-14 03:36:38 +00001558def : T1Pat<(sextloadi8 t_addrmode_rrs1:$addr),
1559 (tASRri (tLSLri (tLDRBr t_addrmode_rrs1:$addr), 24), 24)>;
Bill Wendling415af342010-12-15 00:58:57 +00001560def : T1Pat<(sextloadi8 t_addrmode_is1:$addr),
1561 (tASRri (tLSLri (tLDRBi t_addrmode_is1:$addr), 24), 24)>;
1562def : T1Pat<(sextloadi16 t_addrmode_rrs2:$addr),
1563 (tASRri (tLSLri (tLDRHr t_addrmode_rrs2:$addr), 16), 16)>;
1564def : T1Pat<(sextloadi16 t_addrmode_is2:$addr),
1565 (tASRri (tLSLri (tLDRHi t_addrmode_is2:$addr), 16), 16)>;
Evan Cheng2f297df2009-07-11 07:08:13 +00001566
Evan Chenga8e29892007-01-19 07:51:42 +00001567// Large immediate handling.
1568
1569// Two piece imms.
Evan Cheng9cb9e672009-06-27 02:26:13 +00001570def : T1Pat<(i32 thumb_immshifted:$src),
1571 (tLSLri (tMOVi8 (thumb_immshifted_val imm:$src)),
1572 (thumb_immshifted_shamt imm:$src))>;
Evan Chenga8e29892007-01-19 07:51:42 +00001573
Evan Cheng9cb9e672009-06-27 02:26:13 +00001574def : T1Pat<(i32 imm0_255_comp:$src),
1575 (tMVN (tMOVi8 (imm_comp_XFORM imm:$src)))>;
Evan Chengb9803a82009-11-06 23:52:48 +00001576
1577// Pseudo instruction that combines ldr from constpool and add pc. This should
1578// be expanded into two instructions late to allow if-conversion and
1579// scheduling.
1580let isReMaterializable = 1 in
1581def tLDRpci_pic : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr, pclabel:$cp),
Bill Wendling0480e282010-12-01 02:36:55 +00001582 NoItinerary,
Evan Chengb9803a82009-11-06 23:52:48 +00001583 [(set GPR:$dst, (ARMpic_add (load (ARMWrapper tconstpool:$addr)),
1584 imm:$cp))]>,
Jim Grosbach6797f892010-11-01 17:08:58 +00001585 Requires<[IsThumb, IsThumb1Only]>;