blob: a2b1703ce690cc5dc0365d804a3792c5a8cc5920 [file] [log] [blame]
Chris Lattnerbc40e892003-01-13 20:01:16 +00001//===-- LiveVariables.cpp - Live Variable Analysis for Machine Code -------===//
Misha Brukmanedf128a2005-04-21 22:36:52 +00002//
John Criswellb576c942003-10-20 19:43:21 +00003// The LLVM Compiler Infrastructure
4//
5// This file was developed by the LLVM research group and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
Misha Brukmanedf128a2005-04-21 22:36:52 +00007//
John Criswellb576c942003-10-20 19:43:21 +00008//===----------------------------------------------------------------------===//
Misha Brukmanedf128a2005-04-21 22:36:52 +00009//
Chris Lattner5cdfbad2003-05-07 20:08:36 +000010// This file implements the LiveVariable analysis pass. For each machine
11// instruction in the function, this pass calculates the set of registers that
12// are immediately dead after the instruction (i.e., the instruction calculates
13// the value, but it is never used) and the set of registers that are used by
14// the instruction, but are never used after the instruction (i.e., they are
15// killed).
16//
17// This class computes live variables using are sparse implementation based on
18// the machine code SSA form. This class computes live variable information for
19// each virtual and _register allocatable_ physical register in a function. It
20// uses the dominance properties of SSA form to efficiently compute live
21// variables for virtual registers, and assumes that physical registers are only
22// live within a single basic block (allowing it to do a single local analysis
23// to resolve physical register lifetimes in each basic block). If a physical
24// register is not register allocatable, it is not tracked. This is useful for
25// things like the stack pointer and condition codes.
26//
Chris Lattnerbc40e892003-01-13 20:01:16 +000027//===----------------------------------------------------------------------===//
28
29#include "llvm/CodeGen/LiveVariables.h"
30#include "llvm/CodeGen/MachineInstr.h"
Chris Lattner61b08f12004-02-10 21:18:55 +000031#include "llvm/Target/MRegisterInfo.h"
Chris Lattner3501fea2003-01-14 22:00:31 +000032#include "llvm/Target/TargetInstrInfo.h"
Chris Lattnerbc40e892003-01-13 20:01:16 +000033#include "llvm/Target/TargetMachine.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000034#include "llvm/ADT/DepthFirstIterator.h"
35#include "llvm/ADT/STLExtras.h"
Chris Lattner6fcd8d82004-10-25 18:44:14 +000036#include "llvm/Config/alloca.h"
Chris Lattner657b4d12005-08-24 00:09:33 +000037#include <algorithm>
Chris Lattner49a5aaa2004-01-30 22:08:53 +000038using namespace llvm;
Brian Gaeked0fde302003-11-11 22:41:34 +000039
Chris Lattner5d8925c2006-08-27 22:30:17 +000040static RegisterPass<LiveVariables> X("livevars", "Live Variable Analysis");
Chris Lattnerbc40e892003-01-13 20:01:16 +000041
Chris Lattnerdacceef2006-01-04 05:40:30 +000042void LiveVariables::VarInfo::dump() const {
Bill Wendlingbcd24982006-12-07 20:28:15 +000043 cerr << "Register Defined by: ";
Chris Lattnerdacceef2006-01-04 05:40:30 +000044 if (DefInst)
Bill Wendlingbcd24982006-12-07 20:28:15 +000045 cerr << *DefInst;
Chris Lattnerdacceef2006-01-04 05:40:30 +000046 else
Bill Wendlingbcd24982006-12-07 20:28:15 +000047 cerr << "<null>\n";
48 cerr << " Alive in blocks: ";
Chris Lattnerdacceef2006-01-04 05:40:30 +000049 for (unsigned i = 0, e = AliveBlocks.size(); i != e; ++i)
Bill Wendlingbcd24982006-12-07 20:28:15 +000050 if (AliveBlocks[i]) cerr << i << ", ";
51 cerr << "\n Killed by:";
Chris Lattnerdacceef2006-01-04 05:40:30 +000052 if (Kills.empty())
Bill Wendlingbcd24982006-12-07 20:28:15 +000053 cerr << " No instructions.\n";
Chris Lattnerdacceef2006-01-04 05:40:30 +000054 else {
55 for (unsigned i = 0, e = Kills.size(); i != e; ++i)
Bill Wendlingbcd24982006-12-07 20:28:15 +000056 cerr << "\n #" << i << ": " << *Kills[i];
57 cerr << "\n";
Chris Lattnerdacceef2006-01-04 05:40:30 +000058 }
59}
60
Chris Lattnerfb2cb692003-05-12 14:24:00 +000061LiveVariables::VarInfo &LiveVariables::getVarInfo(unsigned RegIdx) {
Chris Lattneref09c632004-01-31 21:27:19 +000062 assert(MRegisterInfo::isVirtualRegister(RegIdx) &&
Chris Lattnerfb2cb692003-05-12 14:24:00 +000063 "getVarInfo: not a virtual register!");
64 RegIdx -= MRegisterInfo::FirstVirtualRegister;
65 if (RegIdx >= VirtRegInfo.size()) {
66 if (RegIdx >= 2*VirtRegInfo.size())
67 VirtRegInfo.resize(RegIdx*2);
68 else
69 VirtRegInfo.resize(2*VirtRegInfo.size());
70 }
Evan Chengc6a24102007-03-17 09:29:54 +000071 VarInfo &VI = VirtRegInfo[RegIdx];
72 VI.AliveBlocks.resize(MF->getNumBlockIDs());
Evan Chengc6a24102007-03-17 09:29:54 +000073 return VI;
Chris Lattnerfb2cb692003-05-12 14:24:00 +000074}
75
Chris Lattner657b4d12005-08-24 00:09:33 +000076bool LiveVariables::KillsRegister(MachineInstr *MI, unsigned Reg) const {
Evan Chenga6c4c1e2006-11-15 20:51:59 +000077 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
78 MachineOperand &MO = MI->getOperand(i);
79 if (MO.isReg() && MO.isKill()) {
Evan Cheng24a3cc42007-04-25 07:30:23 +000080 if ((MO.getReg() == Reg) ||
81 (MRegisterInfo::isPhysicalRegister(MO.getReg()) &&
82 MRegisterInfo::isPhysicalRegister(Reg) &&
83 RegInfo->isSubRegister(MO.getReg(), Reg)))
Evan Chenga6c4c1e2006-11-15 20:51:59 +000084 return true;
85 }
86 }
87 return false;
Chris Lattner657b4d12005-08-24 00:09:33 +000088}
89
90bool LiveVariables::RegisterDefIsDead(MachineInstr *MI, unsigned Reg) const {
Evan Chenga6c4c1e2006-11-15 20:51:59 +000091 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
92 MachineOperand &MO = MI->getOperand(i);
Evan Cheng24a3cc42007-04-25 07:30:23 +000093 if (MO.isReg() && MO.isDead()) {
94 if ((MO.getReg() == Reg) ||
95 (MRegisterInfo::isPhysicalRegister(MO.getReg()) &&
96 MRegisterInfo::isPhysicalRegister(Reg) &&
97 RegInfo->isSubRegister(MO.getReg(), Reg)))
Evan Chenga6c4c1e2006-11-15 20:51:59 +000098 return true;
Evan Cheng24a3cc42007-04-25 07:30:23 +000099 }
Evan Chenga6c4c1e2006-11-15 20:51:59 +0000100 }
101 return false;
102}
103
104bool LiveVariables::ModifiesRegister(MachineInstr *MI, unsigned Reg) const {
105 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
106 MachineOperand &MO = MI->getOperand(i);
Evan Cheng24a3cc42007-04-25 07:30:23 +0000107 if (MO.isReg() && MO.isDef() && MO.getReg() == Reg)
108 return true;
Evan Chenga6c4c1e2006-11-15 20:51:59 +0000109 }
110 return false;
Chris Lattner657b4d12005-08-24 00:09:33 +0000111}
Chris Lattnerfb2cb692003-05-12 14:24:00 +0000112
Chris Lattnerbc40e892003-01-13 20:01:16 +0000113void LiveVariables::MarkVirtRegAliveInBlock(VarInfo &VRInfo,
Misha Brukman09ba9062004-06-24 21:31:16 +0000114 MachineBasicBlock *MBB) {
Chris Lattner8ba97712004-07-01 04:29:47 +0000115 unsigned BBNum = MBB->getNumber();
Chris Lattnerbc40e892003-01-13 20:01:16 +0000116
117 // Check to see if this basic block is one of the killing blocks. If so,
118 // remove it...
119 for (unsigned i = 0, e = VRInfo.Kills.size(); i != e; ++i)
Chris Lattner74de8b12004-07-19 07:04:55 +0000120 if (VRInfo.Kills[i]->getParent() == MBB) {
Chris Lattnerbc40e892003-01-13 20:01:16 +0000121 VRInfo.Kills.erase(VRInfo.Kills.begin()+i); // Erase entry
122 break;
123 }
124
Chris Lattner73d4adf2004-07-19 06:26:50 +0000125 if (MBB == VRInfo.DefInst->getParent()) return; // Terminate recursion
Chris Lattnerbc40e892003-01-13 20:01:16 +0000126
Chris Lattnerbc40e892003-01-13 20:01:16 +0000127 if (VRInfo.AliveBlocks[BBNum])
128 return; // We already know the block is live
129
130 // Mark the variable known alive in this bb
131 VRInfo.AliveBlocks[BBNum] = true;
132
Chris Lattnerf25fb4b2004-05-01 21:24:24 +0000133 for (MachineBasicBlock::const_pred_iterator PI = MBB->pred_begin(),
134 E = MBB->pred_end(); PI != E; ++PI)
Chris Lattnerbc40e892003-01-13 20:01:16 +0000135 MarkVirtRegAliveInBlock(VRInfo, *PI);
136}
137
138void LiveVariables::HandleVirtRegUse(VarInfo &VRInfo, MachineBasicBlock *MBB,
Misha Brukman09ba9062004-06-24 21:31:16 +0000139 MachineInstr *MI) {
Alkis Evlogimenos2e58a412004-09-01 22:34:52 +0000140 assert(VRInfo.DefInst && "Register use before def!");
141
Evan Cheng38b7ca62007-04-17 20:22:11 +0000142 VRInfo.NumUses++;
Evan Chengc6a24102007-03-17 09:29:54 +0000143
Chris Lattnerbc40e892003-01-13 20:01:16 +0000144 // Check to see if this basic block is already a kill block...
Chris Lattner74de8b12004-07-19 07:04:55 +0000145 if (!VRInfo.Kills.empty() && VRInfo.Kills.back()->getParent() == MBB) {
Chris Lattnerbc40e892003-01-13 20:01:16 +0000146 // Yes, this register is killed in this basic block already. Increase the
147 // live range by updating the kill instruction.
Chris Lattner74de8b12004-07-19 07:04:55 +0000148 VRInfo.Kills.back() = MI;
Chris Lattnerbc40e892003-01-13 20:01:16 +0000149 return;
150 }
151
152#ifndef NDEBUG
153 for (unsigned i = 0, e = VRInfo.Kills.size(); i != e; ++i)
Chris Lattner74de8b12004-07-19 07:04:55 +0000154 assert(VRInfo.Kills[i]->getParent() != MBB && "entry should be at end!");
Chris Lattnerbc40e892003-01-13 20:01:16 +0000155#endif
156
Misha Brukmanedf128a2005-04-21 22:36:52 +0000157 assert(MBB != VRInfo.DefInst->getParent() &&
Chris Lattner73d4adf2004-07-19 06:26:50 +0000158 "Should have kill for defblock!");
Chris Lattnerbc40e892003-01-13 20:01:16 +0000159
160 // Add a new kill entry for this basic block.
Evan Chenge2ee9962007-03-09 09:48:56 +0000161 // If this virtual register is already marked as alive in this basic block,
162 // that means it is alive in at least one of the successor block, it's not
163 // a kill.
Evan Chengf44c7282007-04-18 05:04:38 +0000164 if (!VRInfo.AliveBlocks[MBB->getNumber()])
Evan Chenge2ee9962007-03-09 09:48:56 +0000165 VRInfo.Kills.push_back(MI);
Chris Lattnerbc40e892003-01-13 20:01:16 +0000166
167 // Update all dominating blocks to mark them known live.
Chris Lattnerf25fb4b2004-05-01 21:24:24 +0000168 for (MachineBasicBlock::const_pred_iterator PI = MBB->pred_begin(),
169 E = MBB->pred_end(); PI != E; ++PI)
Chris Lattnerbc40e892003-01-13 20:01:16 +0000170 MarkVirtRegAliveInBlock(VRInfo, *PI);
171}
172
Evan Chenga6c4c1e2006-11-15 20:51:59 +0000173void LiveVariables::addRegisterKilled(unsigned IncomingReg, MachineInstr *MI) {
Evan Cheng24a3cc42007-04-25 07:30:23 +0000174 bool Found = false;
Evan Chenga6c4c1e2006-11-15 20:51:59 +0000175 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
176 MachineOperand &MO = MI->getOperand(i);
Evan Cheng24a3cc42007-04-25 07:30:23 +0000177 if (MO.isReg() && MO.isUse()) {
178 unsigned Reg = MO.getReg();
179 if (!Reg)
180 continue;
181 if (Reg == IncomingReg) {
182 MO.setIsKill();
183 Found = true;
184 break;
185 } else if (MRegisterInfo::isPhysicalRegister(Reg) &&
186 MRegisterInfo::isPhysicalRegister(IncomingReg) &&
187 RegInfo->isSuperRegister(IncomingReg, Reg) &&
188 MO.isKill())
189 // A super-register kill already exists.
190 return;
Evan Chenga6c4c1e2006-11-15 20:51:59 +0000191 }
192 }
Evan Cheng24a3cc42007-04-25 07:30:23 +0000193
194 // If not found, this means an alias of one of the operand is killed. Add a
195 // new implicit operand.
196 if (!Found)
197 MI->addRegOperand(IncomingReg, false/*IsDef*/,true/*IsImp*/,true/*IsKill*/);
Evan Chenga6c4c1e2006-11-15 20:51:59 +0000198}
199
200void LiveVariables::addRegisterDead(unsigned IncomingReg, MachineInstr *MI) {
Evan Cheng24a3cc42007-04-25 07:30:23 +0000201 bool Found = false;
Evan Chenga6c4c1e2006-11-15 20:51:59 +0000202 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
203 MachineOperand &MO = MI->getOperand(i);
Evan Cheng24a3cc42007-04-25 07:30:23 +0000204 if (MO.isReg() && MO.isDef()) {
205 unsigned Reg = MO.getReg();
206 if (!Reg)
207 continue;
208 if (Reg == IncomingReg) {
209 MO.setIsDead();
210 Found = true;
211 break;
212 } else if (MRegisterInfo::isPhysicalRegister(Reg) &&
213 MRegisterInfo::isPhysicalRegister(IncomingReg) &&
214 RegInfo->isSuperRegister(IncomingReg, Reg) &&
215 MO.isDead())
216 // There exists a super-register that's marked dead.
217 return;
Evan Chenga6c4c1e2006-11-15 20:51:59 +0000218 }
219 }
Evan Cheng24a3cc42007-04-25 07:30:23 +0000220
221 // If not found, this means an alias of one of the operand is dead. Add a
222 // new implicit operand.
223 if (!Found)
224 MI->addRegOperand(IncomingReg, true/*IsDef*/,true/*IsImp*/,false/*IsKill*/,
225 true/*IsDead*/);
Evan Chenga6c4c1e2006-11-15 20:51:59 +0000226}
227
Chris Lattnerbc40e892003-01-13 20:01:16 +0000228void LiveVariables::HandlePhysRegUse(unsigned Reg, MachineInstr *MI) {
Evan Cheng24a3cc42007-04-25 07:30:23 +0000229 // There is a now a proper use, forget about the last partial use.
230 PhysRegPartUse[Reg] = NULL;
231
232 // Turn previous partial def's into read/mod/write.
233 for (unsigned i = 0, e = PhysRegPartDef[Reg].size(); i != e; ++i) {
234 MachineInstr *Def = PhysRegPartDef[Reg][i];
235 // First one is just a def. This means the use is reading some undef bits.
236 if (i != 0)
237 Def->addRegOperand(Reg, false/*IsDef*/,true/*IsImp*/,true/*IsKill*/);
238 Def->addRegOperand(Reg, true/*IsDef*/,true/*IsImp*/);
239 }
240 PhysRegPartDef[Reg].clear();
241
242 // There was an earlier def of a super-register. Add implicit def to that MI.
243 // A: EAX = ...
244 // B: = AX
245 // Add implicit def to A.
246 if (PhysRegInfo[Reg] && !PhysRegUsed[Reg]) {
247 MachineInstr *Def = PhysRegInfo[Reg];
248 if (!Def->findRegisterDefOperand(Reg))
249 Def->addRegOperand(Reg, true/*IsDef*/,true/*IsImp*/);
250 }
251
Alkis Evlogimenosc55640f2004-01-13 21:16:25 +0000252 PhysRegInfo[Reg] = MI;
253 PhysRegUsed[Reg] = true;
Chris Lattner6d3848d2004-05-10 05:12:43 +0000254
Evan Cheng24a3cc42007-04-25 07:30:23 +0000255 for (const unsigned *SubRegs = RegInfo->getSubRegisters(Reg);
256 unsigned SubReg = *SubRegs; ++SubRegs) {
257 PhysRegInfo[SubReg] = MI;
258 PhysRegUsed[SubReg] = true;
Chris Lattner6d3848d2004-05-10 05:12:43 +0000259 }
Evan Cheng24a3cc42007-04-25 07:30:23 +0000260
261 // Remember the partial uses.
262 for (const unsigned *SuperRegs = RegInfo->getSuperRegisters(Reg);
263 unsigned SuperReg = *SuperRegs; ++SuperRegs)
264 PhysRegPartUse[SuperReg] = MI;
Chris Lattnerbc40e892003-01-13 20:01:16 +0000265}
266
267void LiveVariables::HandlePhysRegDef(unsigned Reg, MachineInstr *MI) {
268 // Does this kill a previous version of this register?
Evan Cheng24a3cc42007-04-25 07:30:23 +0000269 if (MachineInstr *LastRef = PhysRegInfo[Reg]) {
Chris Lattnerbc40e892003-01-13 20:01:16 +0000270 if (PhysRegUsed[Reg])
Evan Cheng24a3cc42007-04-25 07:30:23 +0000271 addRegisterKilled(Reg, LastRef);
272 else if (PhysRegPartUse[Reg])
273 // Add implicit use / kill to last use of a sub-register.
274 addRegisterKilled(Reg, PhysRegPartUse[Reg]);
Chris Lattnerbc40e892003-01-13 20:01:16 +0000275 else
Evan Cheng24a3cc42007-04-25 07:30:23 +0000276 addRegisterDead(Reg, LastRef);
Chris Lattnerbc40e892003-01-13 20:01:16 +0000277 }
278 PhysRegInfo[Reg] = MI;
279 PhysRegUsed[Reg] = false;
Evan Cheng24a3cc42007-04-25 07:30:23 +0000280 PhysRegPartUse[Reg] = NULL;
Alkis Evlogimenos19b64862004-01-13 06:24:30 +0000281
Evan Cheng24a3cc42007-04-25 07:30:23 +0000282 for (const unsigned *SubRegs = RegInfo->getSubRegisters(Reg);
283 unsigned SubReg = *SubRegs; ++SubRegs) {
284 if (MachineInstr *LastRef = PhysRegInfo[SubReg]) {
285 if (PhysRegUsed[SubReg])
286 addRegisterKilled(SubReg, LastRef);
287 else if (PhysRegPartUse[SubReg])
288 // Add implicit use / kill to last use of a sub-register.
289 addRegisterKilled(SubReg, PhysRegPartUse[SubReg]);
Alkis Evlogimenos19b64862004-01-13 06:24:30 +0000290 else
Evan Cheng24a3cc42007-04-25 07:30:23 +0000291 addRegisterDead(SubReg, LastRef);
Alkis Evlogimenos19b64862004-01-13 06:24:30 +0000292 }
Evan Cheng24a3cc42007-04-25 07:30:23 +0000293 PhysRegInfo[SubReg] = MI;
294 PhysRegUsed[SubReg] = false;
295 }
296
297 if (MI)
298 for (const unsigned *SuperRegs = RegInfo->getSuperRegisters(Reg);
299 unsigned SuperReg = *SuperRegs; ++SuperRegs) {
300 if (PhysRegInfo[SuperReg]) {
301 // The larger register is previously defined. Now a smaller part is
302 // being re-defined. Treat it as read/mod/write.
303 // EAX =
304 // AX = EAX<imp-use,kill>, EAX<imp-def>
305 MI->addRegOperand(SuperReg, false/*IsDef*/,true/*IsImp*/,true/*IsKill*/);
306 MI->addRegOperand(SuperReg, true/*IsDef*/,true/*IsImp*/);
307 PhysRegInfo[SuperReg] = MI;
308 PhysRegUsed[SuperReg] = false;
309 } else {
310 // Remember this partial def.
311 PhysRegPartDef[SuperReg].push_back(MI);
312 }
Alkis Evlogimenos19b64862004-01-13 06:24:30 +0000313 }
Chris Lattnerbc40e892003-01-13 20:01:16 +0000314}
315
Evan Chengc6a24102007-03-17 09:29:54 +0000316bool LiveVariables::runOnMachineFunction(MachineFunction &mf) {
317 MF = &mf;
318 const TargetInstrInfo &TII = *MF->getTarget().getInstrInfo();
319 RegInfo = MF->getTarget().getRegisterInfo();
Chris Lattner96aef892004-02-09 01:35:21 +0000320 assert(RegInfo && "Target doesn't have register information?");
321
Evan Chengc6a24102007-03-17 09:29:54 +0000322 ReservedRegisters = RegInfo->getReservedRegs(mf);
Chris Lattner5cdfbad2003-05-07 20:08:36 +0000323
Evan Chenge96f5012007-04-25 19:34:00 +0000324 unsigned NumRegs = RegInfo->getNumRegs();
325 PhysRegInfo = new MachineInstr*[NumRegs];
326 PhysRegUsed = new bool[NumRegs];
327 PhysRegPartUse = new MachineInstr*[NumRegs];
328 PhysRegPartDef = new SmallVector<MachineInstr*,4>[NumRegs];
329 PHIVarInfo = new SmallVector<unsigned, 4>[MF->getNumBlockIDs()];
330 std::fill(PhysRegInfo, PhysRegInfo + NumRegs, (MachineInstr*)0);
331 std::fill(PhysRegUsed, PhysRegUsed + NumRegs, false);
332 std::fill(PhysRegPartUse, PhysRegPartUse + NumRegs, (MachineInstr*)0);
Chris Lattnerbc40e892003-01-13 20:01:16 +0000333
Chris Lattnerbc40e892003-01-13 20:01:16 +0000334 /// Get some space for a respectable number of registers...
335 VirtRegInfo.resize(64);
Chris Lattnerd493b342005-04-09 15:23:25 +0000336
Evan Chengc6a24102007-03-17 09:29:54 +0000337 analyzePHINodes(mf);
Bill Wendlingf7da4e92006-10-03 07:20:20 +0000338
Chris Lattnerbc40e892003-01-13 20:01:16 +0000339 // Calculate live variable information in depth first order on the CFG of the
340 // function. This guarantees that we will see the definition of a virtual
341 // register before its uses due to dominance properties of SSA (except for PHI
342 // nodes, which are treated as a special case).
343 //
Evan Chengc6a24102007-03-17 09:29:54 +0000344 MachineBasicBlock *Entry = MF->begin();
Chris Lattnera5287a62004-07-01 04:24:29 +0000345 std::set<MachineBasicBlock*> Visited;
346 for (df_ext_iterator<MachineBasicBlock*> DFI = df_ext_begin(Entry, Visited),
347 E = df_ext_end(Entry, Visited); DFI != E; ++DFI) {
Chris Lattnerf25fb4b2004-05-01 21:24:24 +0000348 MachineBasicBlock *MBB = *DFI;
Chris Lattnerbc40e892003-01-13 20:01:16 +0000349
Evan Chengb371f452007-02-19 21:49:54 +0000350 // Mark live-in registers as live-in.
351 for (MachineBasicBlock::const_livein_iterator II = MBB->livein_begin(),
Evan Cheng0c9f92e2007-02-13 01:30:55 +0000352 EE = MBB->livein_end(); II != EE; ++II) {
353 assert(MRegisterInfo::isPhysicalRegister(*II) &&
354 "Cannot have a live-in virtual register!");
355 HandlePhysRegDef(*II, 0);
356 }
357
Chris Lattnerbc40e892003-01-13 20:01:16 +0000358 // Loop over all of the instructions, processing them.
359 for (MachineBasicBlock::iterator I = MBB->begin(), E = MBB->end();
Misha Brukman09ba9062004-06-24 21:31:16 +0000360 I != E; ++I) {
Alkis Evlogimenosc0b9dc52004-02-12 02:27:10 +0000361 MachineInstr *MI = I;
Chris Lattnerbc40e892003-01-13 20:01:16 +0000362
363 // Process all of the operands of the instruction...
364 unsigned NumOperandsToProcess = MI->getNumOperands();
365
366 // Unless it is a PHI node. In this case, ONLY process the DEF, not any
367 // of the uses. They will be handled in other basic blocks.
Misha Brukmanedf128a2005-04-21 22:36:52 +0000368 if (MI->getOpcode() == TargetInstrInfo::PHI)
Misha Brukman09ba9062004-06-24 21:31:16 +0000369 NumOperandsToProcess = 1;
Chris Lattnerbc40e892003-01-13 20:01:16 +0000370
Evan Cheng438f7bc2006-11-10 08:43:01 +0000371 // Process all uses...
Chris Lattnerbc40e892003-01-13 20:01:16 +0000372 for (unsigned i = 0; i != NumOperandsToProcess; ++i) {
Misha Brukman09ba9062004-06-24 21:31:16 +0000373 MachineOperand &MO = MI->getOperand(i);
Chris Lattnerd8f44e02006-09-05 20:19:27 +0000374 if (MO.isRegister() && MO.isUse() && MO.getReg()) {
Misha Brukman09ba9062004-06-24 21:31:16 +0000375 if (MRegisterInfo::isVirtualRegister(MO.getReg())){
376 HandleVirtRegUse(getVarInfo(MO.getReg()), MBB, MI);
377 } else if (MRegisterInfo::isPhysicalRegister(MO.getReg()) &&
Evan Chengb371f452007-02-19 21:49:54 +0000378 !ReservedRegisters[MO.getReg()]) {
Misha Brukman09ba9062004-06-24 21:31:16 +0000379 HandlePhysRegUse(MO.getReg(), MI);
380 }
381 }
Chris Lattnerbc40e892003-01-13 20:01:16 +0000382 }
383
Evan Cheng438f7bc2006-11-10 08:43:01 +0000384 // Process all defs...
Chris Lattnerbc40e892003-01-13 20:01:16 +0000385 for (unsigned i = 0; i != NumOperandsToProcess; ++i) {
Misha Brukman09ba9062004-06-24 21:31:16 +0000386 MachineOperand &MO = MI->getOperand(i);
Chris Lattnerd8f44e02006-09-05 20:19:27 +0000387 if (MO.isRegister() && MO.isDef() && MO.getReg()) {
Misha Brukman09ba9062004-06-24 21:31:16 +0000388 if (MRegisterInfo::isVirtualRegister(MO.getReg())) {
389 VarInfo &VRInfo = getVarInfo(MO.getReg());
Chris Lattnerbc40e892003-01-13 20:01:16 +0000390
Chris Lattner73d4adf2004-07-19 06:26:50 +0000391 assert(VRInfo.DefInst == 0 && "Variable multiply defined!");
Misha Brukman09ba9062004-06-24 21:31:16 +0000392 VRInfo.DefInst = MI;
Chris Lattner472405e2004-07-19 06:55:21 +0000393 // Defaults to dead
Chris Lattner74de8b12004-07-19 07:04:55 +0000394 VRInfo.Kills.push_back(MI);
Misha Brukman09ba9062004-06-24 21:31:16 +0000395 } else if (MRegisterInfo::isPhysicalRegister(MO.getReg()) &&
Evan Chengb371f452007-02-19 21:49:54 +0000396 !ReservedRegisters[MO.getReg()]) {
Misha Brukman09ba9062004-06-24 21:31:16 +0000397 HandlePhysRegDef(MO.getReg(), MI);
398 }
399 }
Chris Lattnerbc40e892003-01-13 20:01:16 +0000400 }
401 }
402
403 // Handle any virtual assignments from PHI nodes which might be at the
404 // bottom of this basic block. We check all of our successor blocks to see
405 // if they have PHI nodes, and if so, we simulate an assignment at the end
406 // of the current block.
Evan Chenge96f5012007-04-25 19:34:00 +0000407 if (!PHIVarInfo[MBB->getNumber()].empty()) {
408 SmallVector<unsigned, 4>& VarInfoVec = PHIVarInfo[MBB->getNumber()];
Misha Brukmanedf128a2005-04-21 22:36:52 +0000409
Evan Chenge96f5012007-04-25 19:34:00 +0000410 for (SmallVector<unsigned, 4>::iterator I = VarInfoVec.begin(),
Bill Wendlingf7da4e92006-10-03 07:20:20 +0000411 E = VarInfoVec.end(); I != E; ++I) {
412 VarInfo& VRInfo = getVarInfo(*I);
413 assert(VRInfo.DefInst && "Register use before def (or no def)!");
Chris Lattnerbc40e892003-01-13 20:01:16 +0000414
Bill Wendlingf7da4e92006-10-03 07:20:20 +0000415 // Only mark it alive only in the block we are representing.
416 MarkVirtRegAliveInBlock(VRInfo, MBB);
Chris Lattnerbc40e892003-01-13 20:01:16 +0000417 }
418 }
Misha Brukmanedf128a2005-04-21 22:36:52 +0000419
Evan Chenga6c4c1e2006-11-15 20:51:59 +0000420 // Finally, if the last instruction in the block is a return, make sure to mark
Chris Lattnerd493b342005-04-09 15:23:25 +0000421 // it as using all of the live-out values in the function.
422 if (!MBB->empty() && TII.isReturn(MBB->back().getOpcode())) {
423 MachineInstr *Ret = &MBB->back();
Evan Chengc6a24102007-03-17 09:29:54 +0000424 for (MachineFunction::liveout_iterator I = MF->liveout_begin(),
425 E = MF->liveout_end(); I != E; ++I) {
Chris Lattnerd493b342005-04-09 15:23:25 +0000426 assert(MRegisterInfo::isPhysicalRegister(*I) &&
427 "Cannot have a live-in virtual register!");
428 HandlePhysRegUse(*I, Ret);
Evan Chenga6c4c1e2006-11-15 20:51:59 +0000429 // Add live-out registers as implicit uses.
430 Ret->addRegOperand(*I, false, true);
Chris Lattnerd493b342005-04-09 15:23:25 +0000431 }
432 }
433
Chris Lattnerbc40e892003-01-13 20:01:16 +0000434 // Loop over PhysRegInfo, killing any registers that are available at the
435 // end of the basic block. This also resets the PhysRegInfo map.
Evan Chenge96f5012007-04-25 19:34:00 +0000436 for (unsigned i = 0; i != NumRegs; ++i)
Chris Lattnerbc40e892003-01-13 20:01:16 +0000437 if (PhysRegInfo[i])
Misha Brukman09ba9062004-06-24 21:31:16 +0000438 HandlePhysRegDef(i, 0);
Evan Cheng24a3cc42007-04-25 07:30:23 +0000439
440 // Clear some states between BB's. These are purely local information.
Evan Chengade31f92007-04-25 21:34:08 +0000441 for (unsigned i = 0; i != NumRegs; ++i)
Evan Cheng24a3cc42007-04-25 07:30:23 +0000442 PhysRegPartDef[i].clear();
Evan Chenge96f5012007-04-25 19:34:00 +0000443 std::fill(PhysRegPartUse, PhysRegPartUse + NumRegs, (MachineInstr*)0);
Chris Lattnerbc40e892003-01-13 20:01:16 +0000444 }
445
Evan Chenga6c4c1e2006-11-15 20:51:59 +0000446 // Convert and transfer the dead / killed information we have gathered into
447 // VirtRegInfo onto MI's.
Chris Lattnerbc40e892003-01-13 20:01:16 +0000448 //
Evan Chengf0e3bb12007-03-09 06:02:17 +0000449 for (unsigned i = 0, e1 = VirtRegInfo.size(); i != e1; ++i)
450 for (unsigned j = 0, e2 = VirtRegInfo[i].Kills.size(); j != e2; ++j) {
Chris Lattner74de8b12004-07-19 07:04:55 +0000451 if (VirtRegInfo[i].Kills[j] == VirtRegInfo[i].DefInst)
Evan Chenga6c4c1e2006-11-15 20:51:59 +0000452 addRegisterDead(i + MRegisterInfo::FirstVirtualRegister,
453 VirtRegInfo[i].Kills[j]);
Chris Lattnerbc40e892003-01-13 20:01:16 +0000454 else
Evan Chenga6c4c1e2006-11-15 20:51:59 +0000455 addRegisterKilled(i + MRegisterInfo::FirstVirtualRegister,
456 VirtRegInfo[i].Kills[j]);
Chris Lattnerbc40e892003-01-13 20:01:16 +0000457 }
Chris Lattnera5287a62004-07-01 04:24:29 +0000458
Chris Lattner9fb6cf12004-07-09 16:44:37 +0000459 // Check to make sure there are no unreachable blocks in the MC CFG for the
460 // function. If so, it is due to a bug in the instruction selector or some
461 // other part of the code generator if this happens.
462#ifndef NDEBUG
Evan Chengc6a24102007-03-17 09:29:54 +0000463 for(MachineFunction::iterator i = MF->begin(), e = MF->end(); i != e; ++i)
Chris Lattner9fb6cf12004-07-09 16:44:37 +0000464 assert(Visited.count(&*i) != 0 && "unreachable basic block found");
465#endif
466
Evan Chenge96f5012007-04-25 19:34:00 +0000467 delete[] PhysRegInfo;
468 delete[] PhysRegUsed;
469 delete[] PhysRegPartUse;
470 delete[] PhysRegPartDef;
471 delete[] PHIVarInfo;
472
Chris Lattnerbc40e892003-01-13 20:01:16 +0000473 return false;
474}
Chris Lattner5ed001b2004-02-19 18:28:02 +0000475
476/// instructionChanged - When the address of an instruction changes, this
477/// method should be called so that live variables can update its internal
478/// data structures. This removes the records for OldMI, transfering them to
479/// the records for NewMI.
480void LiveVariables::instructionChanged(MachineInstr *OldMI,
481 MachineInstr *NewMI) {
Evan Chenga6c4c1e2006-11-15 20:51:59 +0000482 // If the instruction defines any virtual registers, update the VarInfo,
483 // kill and dead information for the instruction.
Alkis Evlogimenosa8db01a2004-03-30 22:44:39 +0000484 for (unsigned i = 0, e = OldMI->getNumOperands(); i != e; ++i) {
485 MachineOperand &MO = OldMI->getOperand(i);
Chris Lattnerd45be362005-01-19 17:09:15 +0000486 if (MO.isRegister() && MO.getReg() &&
Chris Lattner5ed001b2004-02-19 18:28:02 +0000487 MRegisterInfo::isVirtualRegister(MO.getReg())) {
488 unsigned Reg = MO.getReg();
489 VarInfo &VI = getVarInfo(Reg);
Chris Lattnerd45be362005-01-19 17:09:15 +0000490 if (MO.isDef()) {
Evan Chenga6c4c1e2006-11-15 20:51:59 +0000491 if (MO.isDead()) {
492 MO.unsetIsDead();
493 addVirtualRegisterDead(Reg, NewMI);
494 }
Chris Lattnerd45be362005-01-19 17:09:15 +0000495 // Update the defining instruction.
496 if (VI.DefInst == OldMI)
497 VI.DefInst = NewMI;
Chris Lattner2a6e1632005-01-19 17:11:51 +0000498 }
499 if (MO.isUse()) {
Evan Chenga6c4c1e2006-11-15 20:51:59 +0000500 if (MO.isKill()) {
501 MO.unsetIsKill();
502 addVirtualRegisterKilled(Reg, NewMI);
503 }
Chris Lattnerd45be362005-01-19 17:09:15 +0000504 // If this is a kill of the value, update the VI kills list.
505 if (VI.removeKill(OldMI))
506 VI.Kills.push_back(NewMI); // Yes, there was a kill of it
507 }
Chris Lattner5ed001b2004-02-19 18:28:02 +0000508 }
509 }
Chris Lattner5ed001b2004-02-19 18:28:02 +0000510}
Chris Lattner7a3abdc2006-09-03 00:05:09 +0000511
512/// removeVirtualRegistersKilled - Remove all killed info for the specified
513/// instruction.
514void LiveVariables::removeVirtualRegistersKilled(MachineInstr *MI) {
Evan Chenga6c4c1e2006-11-15 20:51:59 +0000515 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
516 MachineOperand &MO = MI->getOperand(i);
517 if (MO.isReg() && MO.isKill()) {
518 MO.unsetIsKill();
519 unsigned Reg = MO.getReg();
520 if (MRegisterInfo::isVirtualRegister(Reg)) {
521 bool removed = getVarInfo(Reg).removeKill(MI);
522 assert(removed && "kill not in register's VarInfo?");
523 }
Chris Lattner7a3abdc2006-09-03 00:05:09 +0000524 }
525 }
Chris Lattner7a3abdc2006-09-03 00:05:09 +0000526}
527
528/// removeVirtualRegistersDead - Remove all of the dead registers for the
529/// specified instruction from the live variable information.
530void LiveVariables::removeVirtualRegistersDead(MachineInstr *MI) {
Evan Chenga6c4c1e2006-11-15 20:51:59 +0000531 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
532 MachineOperand &MO = MI->getOperand(i);
533 if (MO.isReg() && MO.isDead()) {
534 MO.unsetIsDead();
535 unsigned Reg = MO.getReg();
536 if (MRegisterInfo::isVirtualRegister(Reg)) {
537 bool removed = getVarInfo(Reg).removeKill(MI);
538 assert(removed && "kill not in register's VarInfo?");
539 }
Chris Lattner7a3abdc2006-09-03 00:05:09 +0000540 }
541 }
Chris Lattner7a3abdc2006-09-03 00:05:09 +0000542}
543
Bill Wendlingf7da4e92006-10-03 07:20:20 +0000544/// analyzePHINodes - Gather information about the PHI nodes in here. In
545/// particular, we want to map the variable information of a virtual
546/// register which is used in a PHI node. We map that to the BB the vreg is
547/// coming from.
548///
549void LiveVariables::analyzePHINodes(const MachineFunction& Fn) {
550 for (MachineFunction::const_iterator I = Fn.begin(), E = Fn.end();
551 I != E; ++I)
552 for (MachineBasicBlock::const_iterator BBI = I->begin(), BBE = I->end();
553 BBI != BBE && BBI->getOpcode() == TargetInstrInfo::PHI; ++BBI)
554 for (unsigned i = 1, e = BBI->getNumOperands(); i != e; i += 2)
Evan Chenge96f5012007-04-25 19:34:00 +0000555 PHIVarInfo[BBI->getOperand(i + 1).getMachineBasicBlock()->getNumber()].
Bill Wendlingf7da4e92006-10-03 07:20:20 +0000556 push_back(BBI->getOperand(i).getReg());
557}