blob: 06c63e393771fc342160bfab6c50389adee269d5 [file] [log] [blame]
Anton Korobeynikovd4022c32009-05-29 23:41:08 +00001//===- ARMInstrThumb2.td - Thumb2 support for ARM -------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the Thumb2 instruction set.
11//
12//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +000013
Evan Cheng06e16582009-07-10 01:54:42 +000014// IT block predicate field
15def it_pred : Operand<i32> {
Johnny Chen9d3acaa2010-03-02 17:57:15 +000016 let PrintMethod = "printMandatoryPredicateOperand";
Evan Cheng06e16582009-07-10 01:54:42 +000017}
18
19// IT block condition mask
20def it_mask : Operand<i32> {
21 let PrintMethod = "printThumbITMask";
22}
23
Anton Korobeynikov52237112009-06-17 18:13:58 +000024// Shifted operands. No register controlled shifts for Thumb2.
25// Note: We do not support rrx shifted operands yet.
26def t2_so_reg : Operand<i32>, // reg imm
Evan Cheng9cb9e672009-06-27 02:26:13 +000027 ComplexPattern<i32, 2, "SelectT2ShifterOperandReg",
Anton Korobeynikov52237112009-06-17 18:13:58 +000028 [shl,srl,sra,rotr]> {
Chris Lattner2ac19022010-11-15 05:19:05 +000029 let EncoderMethod = "getT2SORegOpValue";
Evan Cheng9cb9e672009-06-27 02:26:13 +000030 let PrintMethod = "printT2SOOperand";
Jim Grosbach6ccfc502010-07-30 02:41:01 +000031 let MIOperandInfo = (ops rGPR, i32imm);
Anton Korobeynikov52237112009-06-17 18:13:58 +000032}
33
Evan Chengf49810c2009-06-23 17:48:47 +000034// t2_so_imm_not_XFORM - Return the complement of a t2_so_imm value
35def t2_so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +000036 return CurDAG->getTargetConstant(~((uint32_t)N->getZExtValue()), MVT::i32);
Anton Korobeynikov52237112009-06-17 18:13:58 +000037}]>;
38
Evan Chengf49810c2009-06-23 17:48:47 +000039// t2_so_imm_neg_XFORM - Return the negation of a t2_so_imm value
40def t2_so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +000041 return CurDAG->getTargetConstant(-((int)N->getZExtValue()), MVT::i32);
Evan Chengf49810c2009-06-23 17:48:47 +000042}]>;
Anton Korobeynikov52237112009-06-17 18:13:58 +000043
Evan Chengf49810c2009-06-23 17:48:47 +000044// t2_so_imm - Match a 32-bit immediate operand, which is an
45// 8-bit immediate rotated by an arbitrary number of bits, or an 8-bit
Bob Wilson09989942011-02-07 17:43:06 +000046// immediate splatted into multiple bytes of the word.
Jim Grosbach6b8f1e32011-06-27 23:54:06 +000047def t2_so_imm_asmoperand : AsmOperandClass { let Name = "T2SOImm"; }
Eli Friedmanc573e2c2011-04-29 22:48:03 +000048def t2_so_imm : Operand<i32>, ImmLeaf<i32, [{
49 return ARM_AM::getT2SOImmVal(Imm) != -1;
50 }]> {
Jim Grosbach6b8f1e32011-06-27 23:54:06 +000051 let ParserMatchClass = t2_so_imm_asmoperand;
Chris Lattner2ac19022010-11-15 05:19:05 +000052 let EncoderMethod = "getT2SOImmOpValue";
Owen Anderson5de6d842010-11-12 21:12:40 +000053}
Anton Korobeynikov52237112009-06-17 18:13:58 +000054
Jim Grosbach64171712010-02-16 21:07:46 +000055// t2_so_imm_not - Match an immediate that is a complement
Evan Chengf49810c2009-06-23 17:48:47 +000056// of a t2_so_imm.
57def t2_so_imm_not : Operand<i32>,
58 PatLeaf<(imm), [{
Evan Chenge7cbe412009-07-08 21:03:57 +000059 return ARM_AM::getT2SOImmVal(~((uint32_t)N->getZExtValue())) != -1;
60}], t2_so_imm_not_XFORM>;
Evan Chengf49810c2009-06-23 17:48:47 +000061
62// t2_so_imm_neg - Match an immediate that is a negation of a t2_so_imm.
63def t2_so_imm_neg : Operand<i32>,
64 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +000065 return ARM_AM::getT2SOImmVal(-((uint32_t)N->getZExtValue())) != -1;
Evan Chenge7cbe412009-07-08 21:03:57 +000066}], t2_so_imm_neg_XFORM>;
Evan Chengf49810c2009-06-23 17:48:47 +000067
Evan Chenga67efd12009-06-23 19:39:13 +000068/// imm1_31 predicate - True if the 32-bit immediate is in the range [1,31].
Eric Christopher8f232d32011-04-28 05:49:04 +000069def imm1_31 : ImmLeaf<i32, [{
70 return (int32_t)Imm >= 1 && (int32_t)Imm < 32;
Evan Chenga67efd12009-06-23 19:39:13 +000071}]>;
72
Evan Chengf49810c2009-06-23 17:48:47 +000073/// imm0_4095 predicate - True if the 32-bit immediate is in the range [0.4095].
Evan Cheng86198642009-08-07 00:34:42 +000074def imm0_4095 : Operand<i32>,
Eric Christopher8f232d32011-04-28 05:49:04 +000075 ImmLeaf<i32, [{
76 return Imm >= 0 && Imm < 4096;
Evan Chengf49810c2009-06-23 17:48:47 +000077}]>;
Anton Korobeynikov52237112009-06-17 18:13:58 +000078
Jim Grosbach64171712010-02-16 21:07:46 +000079def imm0_4095_neg : PatLeaf<(i32 imm), [{
80 return (uint32_t)(-N->getZExtValue()) < 4096;
81}], imm_neg_XFORM>;
Anton Korobeynikov52237112009-06-17 18:13:58 +000082
Evan Chengfa2ea1a2009-08-04 01:41:15 +000083def imm0_255_neg : PatLeaf<(i32 imm), [{
84 return (uint32_t)(-N->getZExtValue()) < 255;
Jim Grosbach64171712010-02-16 21:07:46 +000085}], imm_neg_XFORM>;
Evan Chengfa2ea1a2009-08-04 01:41:15 +000086
Jim Grosbach502e0aa2010-07-14 17:45:16 +000087def imm0_255_not : PatLeaf<(i32 imm), [{
88 return (uint32_t)(~N->getZExtValue()) < 255;
89}], imm_comp_XFORM>;
90
Andrew Trickd49ffe82011-04-29 14:18:15 +000091def lo5AllOne : PatLeaf<(i32 imm), [{
92 // Returns true if all low 5-bits are 1.
93 return (((uint32_t)N->getZExtValue()) & 0x1FUL) == 0x1FUL;
94}]>;
95
Evan Cheng055b0312009-06-29 07:51:04 +000096// Define Thumb2 specific addressing modes.
97
98// t2addrmode_imm12 := reg + imm12
99def t2addrmode_imm12 : Operand<i32>,
100 ComplexPattern<i32, 2, "SelectT2AddrModeImm12", []> {
Jim Grosbach458f2dc2010-10-25 20:00:01 +0000101 let PrintMethod = "printAddrModeImm12Operand";
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000102 let EncoderMethod = "getAddrModeImm12OpValue";
Evan Cheng055b0312009-06-29 07:51:04 +0000103 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Daniel Dunbar2e3cea32011-01-18 03:06:03 +0000104 let ParserMatchClass = MemMode5AsmOperand;
Evan Cheng055b0312009-06-29 07:51:04 +0000105}
106
Owen Andersonc9bd4962011-03-18 17:42:55 +0000107// t2ldrlabel := imm12
108def t2ldrlabel : Operand<i32> {
109 let EncoderMethod = "getAddrModeImm12OpValue";
110}
111
112
Owen Andersona838a252010-12-14 00:36:49 +0000113// ADR instruction labels.
114def t2adrlabel : Operand<i32> {
115 let EncoderMethod = "getT2AdrLabelOpValue";
116}
117
118
Johnny Chen0635fc52010-03-04 17:40:44 +0000119// t2addrmode_imm8 := reg +/- imm8
Evan Cheng055b0312009-06-29 07:51:04 +0000120def t2addrmode_imm8 : Operand<i32>,
121 ComplexPattern<i32, 2, "SelectT2AddrModeImm8", []> {
122 let PrintMethod = "printT2AddrModeImm8Operand";
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000123 let EncoderMethod = "getT2AddrModeImm8OpValue";
Evan Cheng055b0312009-06-29 07:51:04 +0000124 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Daniel Dunbar2e3cea32011-01-18 03:06:03 +0000125 let ParserMatchClass = MemMode5AsmOperand;
Evan Cheng055b0312009-06-29 07:51:04 +0000126}
127
Evan Cheng6d94f112009-07-03 00:06:39 +0000128def t2am_imm8_offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000129 ComplexPattern<i32, 1, "SelectT2AddrModeImm8Offset",
130 [], [SDNPWantRoot]> {
Evan Chenge88d5ce2009-07-02 07:28:31 +0000131 let PrintMethod = "printT2AddrModeImm8OffsetOperand";
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000132 let EncoderMethod = "getT2AddrModeImm8OffsetOpValue";
Daniel Dunbar2e3cea32011-01-18 03:06:03 +0000133 let ParserMatchClass = MemMode5AsmOperand;
Evan Chenge88d5ce2009-07-02 07:28:31 +0000134}
135
Evan Cheng5c874172009-07-09 22:21:59 +0000136// t2addrmode_imm8s4 := reg +/- (imm8 << 2)
Chris Lattner979b0612010-09-05 22:51:11 +0000137def t2addrmode_imm8s4 : Operand<i32> {
Evan Cheng5c874172009-07-09 22:21:59 +0000138 let PrintMethod = "printT2AddrModeImm8s4Operand";
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000139 let EncoderMethod = "getT2AddrModeImm8s4OpValue";
David Goodwin6647cea2009-06-30 22:50:01 +0000140 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Daniel Dunbar2e3cea32011-01-18 03:06:03 +0000141 let ParserMatchClass = MemMode5AsmOperand;
David Goodwin6647cea2009-06-30 22:50:01 +0000142}
143
Johnny Chenae1757b2010-03-11 01:13:36 +0000144def t2am_imm8s4_offset : Operand<i32> {
145 let PrintMethod = "printT2AddrModeImm8s4OffsetOperand";
146}
147
Evan Chengcba962d2009-07-09 20:40:44 +0000148// t2addrmode_so_reg := reg + (reg << imm2)
Evan Cheng055b0312009-06-29 07:51:04 +0000149def t2addrmode_so_reg : Operand<i32>,
150 ComplexPattern<i32, 3, "SelectT2AddrModeSoReg", []> {
151 let PrintMethod = "printT2AddrModeSoRegOperand";
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000152 let EncoderMethod = "getT2AddrModeSORegOpValue";
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000153 let MIOperandInfo = (ops GPR:$base, rGPR:$offsreg, i32imm:$offsimm);
Daniel Dunbar2e3cea32011-01-18 03:06:03 +0000154 let ParserMatchClass = MemMode5AsmOperand;
Evan Cheng055b0312009-06-29 07:51:04 +0000155}
156
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000157// t2addrmode_reg := reg
158// Used by load/store exclusive instructions. Useful to enable right assembly
159// parsing and printing. Not used for any codegen matching.
160//
161def t2addrmode_reg : Operand<i32> {
162 let PrintMethod = "printAddrMode7Operand";
Cameron Zwarichd6ffcd82011-05-17 23:26:20 +0000163 let MIOperandInfo = (ops GPR);
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000164 let ParserMatchClass = MemMode7AsmOperand;
165}
Evan Cheng055b0312009-06-29 07:51:04 +0000166
Anton Korobeynikov52237112009-06-17 18:13:58 +0000167//===----------------------------------------------------------------------===//
Evan Cheng9cb9e672009-06-27 02:26:13 +0000168// Multiclass helpers...
Anton Korobeynikov52237112009-06-17 18:13:58 +0000169//
170
Owen Andersona99e7782010-11-15 18:45:17 +0000171
172class T2OneRegImm<dag oops, dag iops, InstrItinClass itin,
Owen Anderson83da6cd2010-11-14 05:37:38 +0000173 string opc, string asm, list<dag> pattern>
174 : T2I<oops, iops, itin, opc, asm, pattern> {
175 bits<4> Rd;
Owen Andersona99e7782010-11-15 18:45:17 +0000176 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000177
Jim Grosbach86386922010-12-08 22:10:43 +0000178 let Inst{11-8} = Rd;
Owen Andersona99e7782010-11-15 18:45:17 +0000179 let Inst{26} = imm{11};
180 let Inst{14-12} = imm{10-8};
181 let Inst{7-0} = imm{7-0};
182}
183
Owen Andersonbb6315d2010-11-15 19:58:36 +0000184
Owen Andersona99e7782010-11-15 18:45:17 +0000185class T2sOneRegImm<dag oops, dag iops, InstrItinClass itin,
186 string opc, string asm, list<dag> pattern>
187 : T2sI<oops, iops, itin, opc, asm, pattern> {
188 bits<4> Rd;
Owen Anderson83da6cd2010-11-14 05:37:38 +0000189 bits<4> Rn;
190 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000191
Jim Grosbach86386922010-12-08 22:10:43 +0000192 let Inst{11-8} = Rd;
Owen Anderson83da6cd2010-11-14 05:37:38 +0000193 let Inst{26} = imm{11};
194 let Inst{14-12} = imm{10-8};
195 let Inst{7-0} = imm{7-0};
196}
197
Owen Andersonbb6315d2010-11-15 19:58:36 +0000198class T2OneRegCmpImm<dag oops, dag iops, InstrItinClass itin,
199 string opc, string asm, list<dag> pattern>
200 : T2I<oops, iops, itin, opc, asm, pattern> {
201 bits<4> Rn;
202 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000203
Jim Grosbach86386922010-12-08 22:10:43 +0000204 let Inst{19-16} = Rn;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000205 let Inst{26} = imm{11};
206 let Inst{14-12} = imm{10-8};
207 let Inst{7-0} = imm{7-0};
208}
209
210
Owen Andersona99e7782010-11-15 18:45:17 +0000211class T2OneRegShiftedReg<dag oops, dag iops, InstrItinClass itin,
212 string opc, string asm, list<dag> pattern>
213 : T2I<oops, iops, itin, opc, asm, pattern> {
214 bits<4> Rd;
215 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000216
Jim Grosbach86386922010-12-08 22:10:43 +0000217 let Inst{11-8} = Rd;
Owen Andersona99e7782010-11-15 18:45:17 +0000218 let Inst{3-0} = ShiftedRm{3-0};
219 let Inst{5-4} = ShiftedRm{6-5};
220 let Inst{14-12} = ShiftedRm{11-9};
221 let Inst{7-6} = ShiftedRm{8-7};
222}
223
224class T2sOneRegShiftedReg<dag oops, dag iops, InstrItinClass itin,
225 string opc, string asm, list<dag> pattern>
Owen Andersonbdf71442010-12-07 20:50:15 +0000226 : T2sI<oops, iops, itin, opc, asm, pattern> {
Owen Andersona99e7782010-11-15 18:45:17 +0000227 bits<4> Rd;
228 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000229
Jim Grosbach86386922010-12-08 22:10:43 +0000230 let Inst{11-8} = Rd;
Owen Andersona99e7782010-11-15 18:45:17 +0000231 let Inst{3-0} = ShiftedRm{3-0};
232 let Inst{5-4} = ShiftedRm{6-5};
233 let Inst{14-12} = ShiftedRm{11-9};
234 let Inst{7-6} = ShiftedRm{8-7};
235}
236
Owen Andersonbb6315d2010-11-15 19:58:36 +0000237class T2OneRegCmpShiftedReg<dag oops, dag iops, InstrItinClass itin,
238 string opc, string asm, list<dag> pattern>
239 : T2I<oops, iops, itin, opc, asm, pattern> {
240 bits<4> Rn;
241 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000242
Jim Grosbach86386922010-12-08 22:10:43 +0000243 let Inst{19-16} = Rn;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000244 let Inst{3-0} = ShiftedRm{3-0};
245 let Inst{5-4} = ShiftedRm{6-5};
246 let Inst{14-12} = ShiftedRm{11-9};
247 let Inst{7-6} = ShiftedRm{8-7};
248}
249
Owen Andersona99e7782010-11-15 18:45:17 +0000250class T2TwoReg<dag oops, dag iops, InstrItinClass itin,
251 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000252 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Andersona99e7782010-11-15 18:45:17 +0000253 bits<4> Rd;
254 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000255
Jim Grosbach86386922010-12-08 22:10:43 +0000256 let Inst{11-8} = Rd;
257 let Inst{3-0} = Rm;
Owen Andersona99e7782010-11-15 18:45:17 +0000258}
259
260class T2sTwoReg<dag oops, dag iops, InstrItinClass itin,
261 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000262 : T2sI<oops, iops, itin, opc, asm, pattern> {
Owen Andersona99e7782010-11-15 18:45:17 +0000263 bits<4> Rd;
264 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000265
Jim Grosbach86386922010-12-08 22:10:43 +0000266 let Inst{11-8} = Rd;
267 let Inst{3-0} = Rm;
Owen Andersona99e7782010-11-15 18:45:17 +0000268}
269
Owen Andersonbb6315d2010-11-15 19:58:36 +0000270class T2TwoRegCmp<dag oops, dag iops, InstrItinClass itin,
271 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000272 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Andersonbb6315d2010-11-15 19:58:36 +0000273 bits<4> Rn;
274 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000275
Jim Grosbach86386922010-12-08 22:10:43 +0000276 let Inst{19-16} = Rn;
277 let Inst{3-0} = Rm;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000278}
279
Owen Andersona99e7782010-11-15 18:45:17 +0000280
281class T2TwoRegImm<dag oops, dag iops, InstrItinClass itin,
282 string opc, string asm, list<dag> pattern>
283 : T2I<oops, iops, itin, opc, asm, pattern> {
284 bits<4> Rd;
Jim Grosbach07e9b262010-12-08 23:04:16 +0000285 bits<4> Rn;
Jim Grosbach20e0fa62010-12-08 23:24:29 +0000286 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000287
Jim Grosbach86386922010-12-08 22:10:43 +0000288 let Inst{11-8} = Rd;
Jim Grosbach20e0fa62010-12-08 23:24:29 +0000289 let Inst{19-16} = Rn;
290 let Inst{26} = imm{11};
291 let Inst{14-12} = imm{10-8};
292 let Inst{7-0} = imm{7-0};
Owen Andersona99e7782010-11-15 18:45:17 +0000293}
294
Owen Anderson83da6cd2010-11-14 05:37:38 +0000295class T2sTwoRegImm<dag oops, dag iops, InstrItinClass itin,
Owen Anderson5de6d842010-11-12 21:12:40 +0000296 string opc, string asm, list<dag> pattern>
297 : T2sI<oops, iops, itin, opc, asm, pattern> {
298 bits<4> Rd;
299 bits<4> Rn;
300 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000301
Jim Grosbach86386922010-12-08 22:10:43 +0000302 let Inst{11-8} = Rd;
303 let Inst{19-16} = Rn;
Owen Anderson5de6d842010-11-12 21:12:40 +0000304 let Inst{26} = imm{11};
305 let Inst{14-12} = imm{10-8};
306 let Inst{7-0} = imm{7-0};
307}
308
Owen Andersonbb6315d2010-11-15 19:58:36 +0000309class T2TwoRegShiftImm<dag oops, dag iops, InstrItinClass itin,
310 string opc, string asm, list<dag> pattern>
311 : T2I<oops, iops, itin, opc, asm, pattern> {
312 bits<4> Rd;
313 bits<4> Rm;
314 bits<5> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000315
Jim Grosbach86386922010-12-08 22:10:43 +0000316 let Inst{11-8} = Rd;
317 let Inst{3-0} = Rm;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000318 let Inst{14-12} = imm{4-2};
319 let Inst{7-6} = imm{1-0};
320}
321
322class T2sTwoRegShiftImm<dag oops, dag iops, InstrItinClass itin,
323 string opc, string asm, list<dag> pattern>
324 : T2sI<oops, iops, itin, opc, asm, pattern> {
325 bits<4> Rd;
326 bits<4> Rm;
327 bits<5> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000328
Jim Grosbach86386922010-12-08 22:10:43 +0000329 let Inst{11-8} = Rd;
330 let Inst{3-0} = Rm;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000331 let Inst{14-12} = imm{4-2};
332 let Inst{7-6} = imm{1-0};
333}
334
Owen Anderson5de6d842010-11-12 21:12:40 +0000335class T2ThreeReg<dag oops, dag iops, InstrItinClass itin,
336 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000337 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson83da6cd2010-11-14 05:37:38 +0000338 bits<4> Rd;
339 bits<4> Rn;
340 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000341
Jim Grosbach86386922010-12-08 22:10:43 +0000342 let Inst{11-8} = Rd;
343 let Inst{19-16} = Rn;
344 let Inst{3-0} = Rm;
Owen Anderson83da6cd2010-11-14 05:37:38 +0000345}
346
347class T2sThreeReg<dag oops, dag iops, InstrItinClass itin,
348 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000349 : T2sI<oops, iops, itin, opc, asm, pattern> {
Owen Anderson5de6d842010-11-12 21:12:40 +0000350 bits<4> Rd;
351 bits<4> Rn;
352 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000353
Jim Grosbach86386922010-12-08 22:10:43 +0000354 let Inst{11-8} = Rd;
355 let Inst{19-16} = Rn;
356 let Inst{3-0} = Rm;
Owen Anderson5de6d842010-11-12 21:12:40 +0000357}
358
359class T2TwoRegShiftedReg<dag oops, dag iops, InstrItinClass itin,
360 string opc, string asm, list<dag> pattern>
Owen Anderson83da6cd2010-11-14 05:37:38 +0000361 : T2I<oops, iops, itin, opc, asm, pattern> {
362 bits<4> Rd;
363 bits<4> Rn;
364 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000365
Jim Grosbach86386922010-12-08 22:10:43 +0000366 let Inst{11-8} = Rd;
367 let Inst{19-16} = Rn;
Owen Anderson83da6cd2010-11-14 05:37:38 +0000368 let Inst{3-0} = ShiftedRm{3-0};
369 let Inst{5-4} = ShiftedRm{6-5};
370 let Inst{14-12} = ShiftedRm{11-9};
371 let Inst{7-6} = ShiftedRm{8-7};
372}
373
374class T2sTwoRegShiftedReg<dag oops, dag iops, InstrItinClass itin,
375 string opc, string asm, list<dag> pattern>
Owen Anderson5de6d842010-11-12 21:12:40 +0000376 : T2sI<oops, iops, itin, opc, asm, pattern> {
377 bits<4> Rd;
378 bits<4> Rn;
379 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000380
Jim Grosbach86386922010-12-08 22:10:43 +0000381 let Inst{11-8} = Rd;
382 let Inst{19-16} = Rn;
Owen Anderson5de6d842010-11-12 21:12:40 +0000383 let Inst{3-0} = ShiftedRm{3-0};
384 let Inst{5-4} = ShiftedRm{6-5};
385 let Inst{14-12} = ShiftedRm{11-9};
386 let Inst{7-6} = ShiftedRm{8-7};
387}
388
Owen Anderson35141a92010-11-18 01:08:42 +0000389class T2FourReg<dag oops, dag iops, InstrItinClass itin,
390 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000391 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson35141a92010-11-18 01:08:42 +0000392 bits<4> Rd;
393 bits<4> Rn;
394 bits<4> Rm;
395 bits<4> Ra;
Jim Grosbach7a088642010-11-19 17:11:02 +0000396
Jim Grosbach86386922010-12-08 22:10:43 +0000397 let Inst{19-16} = Rn;
398 let Inst{15-12} = Ra;
399 let Inst{11-8} = Rd;
400 let Inst{3-0} = Rm;
Owen Anderson35141a92010-11-18 01:08:42 +0000401}
402
Jim Grosbach7c6d85a2010-12-08 22:38:41 +0000403class T2MulLong<bits<3> opc22_20, bits<4> opc7_4,
404 dag oops, dag iops, InstrItinClass itin,
405 string opc, string asm, list<dag> pattern>
Jim Grosbach52082042010-12-08 22:29:28 +0000406 : T2I<oops, iops, itin, opc, asm, pattern> {
407 bits<4> RdLo;
408 bits<4> RdHi;
409 bits<4> Rn;
410 bits<4> Rm;
411
Jim Grosbach7c6d85a2010-12-08 22:38:41 +0000412 let Inst{31-23} = 0b111110111;
413 let Inst{22-20} = opc22_20;
Jim Grosbach52082042010-12-08 22:29:28 +0000414 let Inst{19-16} = Rn;
415 let Inst{15-12} = RdLo;
416 let Inst{11-8} = RdHi;
Jim Grosbach7c6d85a2010-12-08 22:38:41 +0000417 let Inst{7-4} = opc7_4;
Jim Grosbach52082042010-12-08 22:29:28 +0000418 let Inst{3-0} = Rm;
419}
420
Owen Anderson35141a92010-11-18 01:08:42 +0000421
Evan Chenga67efd12009-06-23 19:39:13 +0000422/// T2I_un_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns for a
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000423/// unary operation that produces a value. These are predicable and can be
424/// changed to modify CPSR.
Evan Cheng5d42c562010-09-29 00:49:25 +0000425multiclass T2I_un_irs<bits<4> opcod, string opc,
426 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
427 PatFrag opnode, bit Cheap = 0, bit ReMat = 0> {
Evan Chenga67efd12009-06-23 19:39:13 +0000428 // shifted imm
Owen Andersona99e7782010-11-15 18:45:17 +0000429 def i : T2sOneRegImm<(outs rGPR:$Rd), (ins t2_so_imm:$imm), iii,
430 opc, "\t$Rd, $imm",
431 [(set rGPR:$Rd, (opnode t2_so_imm:$imm))]> {
Evan Chenga67efd12009-06-23 19:39:13 +0000432 let isAsCheapAsAMove = Cheap;
433 let isReMaterializable = ReMat;
Johnny Chend68e1192009-12-15 17:24:14 +0000434 let Inst{31-27} = 0b11110;
435 let Inst{25} = 0;
436 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000437 let Inst{19-16} = 0b1111; // Rn
438 let Inst{15} = 0;
Evan Chenga67efd12009-06-23 19:39:13 +0000439 }
440 // register
Owen Andersona99e7782010-11-15 18:45:17 +0000441 def r : T2sTwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm), iir,
442 opc, ".w\t$Rd, $Rm",
443 [(set rGPR:$Rd, (opnode rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000444 let Inst{31-27} = 0b11101;
445 let Inst{26-25} = 0b01;
446 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000447 let Inst{19-16} = 0b1111; // Rn
448 let Inst{14-12} = 0b000; // imm3
449 let Inst{7-6} = 0b00; // imm2
450 let Inst{5-4} = 0b00; // type
451 }
Evan Chenga67efd12009-06-23 19:39:13 +0000452 // shifted register
Owen Andersona99e7782010-11-15 18:45:17 +0000453 def s : T2sOneRegShiftedReg<(outs rGPR:$Rd), (ins t2_so_reg:$ShiftedRm), iis,
454 opc, ".w\t$Rd, $ShiftedRm",
455 [(set rGPR:$Rd, (opnode t2_so_reg:$ShiftedRm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000456 let Inst{31-27} = 0b11101;
457 let Inst{26-25} = 0b01;
458 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000459 let Inst{19-16} = 0b1111; // Rn
460 }
Evan Chenga67efd12009-06-23 19:39:13 +0000461}
462
463/// T2I_bin_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns for a
Bob Wilson4876bdb2010-05-25 04:43:08 +0000464/// binary operation that produces a value. These are predicable and can be
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000465/// changed to modify CPSR.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000466multiclass T2I_bin_irs<bits<4> opcod, string opc,
467 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
Jim Grosbachadf73662011-06-28 00:19:13 +0000468 PatFrag opnode, string baseOpc, bit Commutable = 0,
469 string wide = ""> {
Anton Korobeynikov52237112009-06-17 18:13:58 +0000470 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000471 def ri : T2sTwoRegImm<
472 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm), iii,
473 opc, "\t$Rd, $Rn, $imm",
474 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_imm:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000475 let Inst{31-27} = 0b11110;
476 let Inst{25} = 0;
477 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000478 let Inst{15} = 0;
479 }
Evan Chenga67efd12009-06-23 19:39:13 +0000480 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000481 def rr : T2sThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), iir,
482 opc, !strconcat(wide, "\t$Rd, $Rn, $Rm"),
483 [(set rGPR:$Rd, (opnode rGPR:$Rn, rGPR:$Rm))]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000484 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000485 let Inst{31-27} = 0b11101;
486 let Inst{26-25} = 0b01;
487 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000488 let Inst{14-12} = 0b000; // imm3
489 let Inst{7-6} = 0b00; // imm2
490 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000491 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000492 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000493 def rs : T2sTwoRegShiftedReg<
494 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm), iis,
495 opc, !strconcat(wide, "\t$Rd, $Rn, $ShiftedRm"),
496 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_reg:$ShiftedRm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000497 let Inst{31-27} = 0b11101;
498 let Inst{26-25} = 0b01;
499 let Inst{24-21} = opcod;
Bill Wendling4822bce2010-08-30 01:47:35 +0000500 }
Jim Grosbachadf73662011-06-28 00:19:13 +0000501 // Assembly aliases for optional destination operand when it's the same
502 // as the source operand.
503 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
504 (!cast<Instruction>(!strconcat(baseOpc, "ri")) rGPR:$Rdn, rGPR:$Rdn,
505 t2_so_imm:$imm, pred:$p,
506 cc_out:$s)>,
507 Requires<[IsThumb2]>;
508 def : InstAlias<!strconcat(opc, "${s}${p}", wide, " $Rdn, $Rm"),
509 (!cast<Instruction>(!strconcat(baseOpc, "rr")) rGPR:$Rdn, rGPR:$Rdn,
510 rGPR:$Rm, pred:$p,
511 cc_out:$s)>,
512 Requires<[IsThumb2]>;
513 def : InstAlias<!strconcat(opc, "${s}${p}", wide, " $Rdn, $shift"),
514 (!cast<Instruction>(!strconcat(baseOpc, "rs")) rGPR:$Rdn, rGPR:$Rdn,
515 t2_so_reg:$shift, pred:$p,
516 cc_out:$s)>,
517 Requires<[IsThumb2]>;
Bill Wendling4822bce2010-08-30 01:47:35 +0000518}
519
David Goodwin1f096272009-07-27 23:34:12 +0000520/// T2I_bin_w_irs - Same as T2I_bin_irs except these operations need
Jim Grosbachadf73662011-06-28 00:19:13 +0000521// the ".w" suffix to indicate that they are wide.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000522multiclass T2I_bin_w_irs<bits<4> opcod, string opc,
523 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
Jim Grosbachadf73662011-06-28 00:19:13 +0000524 PatFrag opnode, string baseOpc, bit Commutable = 0> :
525 T2I_bin_irs<opcod, opc, iii, iir, iis, opnode, baseOpc, Commutable, ".w">;
Bill Wendling1f7bf0e2010-08-29 03:55:31 +0000526
Evan Cheng1e249e32009-06-25 20:59:23 +0000527/// T2I_rbin_is - Same as T2I_bin_irs except the order of operands are
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000528/// reversed. The 'rr' form is only defined for the disassembler; for codegen
529/// it is equivalent to the T2I_bin_irs counterpart.
530multiclass T2I_rbin_irs<bits<4> opcod, string opc, PatFrag opnode> {
Evan Chengf49810c2009-06-23 17:48:47 +0000531 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000532 def ri : T2sTwoRegImm<
533 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm), IIC_iALUi,
534 opc, ".w\t$Rd, $Rn, $imm",
535 [(set rGPR:$Rd, (opnode t2_so_imm:$imm, rGPR:$Rn))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000536 let Inst{31-27} = 0b11110;
537 let Inst{25} = 0;
538 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000539 let Inst{15} = 0;
540 }
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000541 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000542 def rr : T2sThreeReg<
543 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUr,
544 opc, "\t$Rd, $Rn, $Rm",
Bob Wilson136e4912010-08-14 03:18:29 +0000545 [/* For disassembly only; pattern left blank */]> {
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000546 let Inst{31-27} = 0b11101;
547 let Inst{26-25} = 0b01;
548 let Inst{24-21} = opcod;
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000549 let Inst{14-12} = 0b000; // imm3
550 let Inst{7-6} = 0b00; // imm2
551 let Inst{5-4} = 0b00; // type
552 }
Evan Chengf49810c2009-06-23 17:48:47 +0000553 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000554 def rs : T2sTwoRegShiftedReg<
555 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm),
556 IIC_iALUsir, opc, "\t$Rd, $Rn, $ShiftedRm",
557 [(set rGPR:$Rd, (opnode t2_so_reg:$ShiftedRm, rGPR:$Rn))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000558 let Inst{31-27} = 0b11101;
559 let Inst{26-25} = 0b01;
560 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000561 }
Evan Chengf49810c2009-06-23 17:48:47 +0000562}
563
Evan Chenga67efd12009-06-23 19:39:13 +0000564/// T2I_bin_s_irs - Similar to T2I_bin_irs except it sets the 's' bit so the
Anton Korobeynikov52237112009-06-17 18:13:58 +0000565/// instruction modifies the CPSR register.
Daniel Dunbar8d66b782011-01-10 15:26:39 +0000566let isCodeGenOnly = 1, Defs = [CPSR] in {
Evan Cheng7e1bf302010-09-29 00:27:46 +0000567multiclass T2I_bin_s_irs<bits<4> opcod, string opc,
568 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
569 PatFrag opnode, bit Commutable = 0> {
Anton Korobeynikov52237112009-06-17 18:13:58 +0000570 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000571 def ri : T2TwoRegImm<
572 (outs rGPR:$Rd), (ins GPR:$Rn, t2_so_imm:$imm), iii,
573 !strconcat(opc, "s"), ".w\t$Rd, $Rn, $imm",
574 [(set rGPR:$Rd, (opnode GPR:$Rn, t2_so_imm:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000575 let Inst{31-27} = 0b11110;
576 let Inst{25} = 0;
577 let Inst{24-21} = opcod;
578 let Inst{20} = 1; // The S bit.
579 let Inst{15} = 0;
580 }
Evan Chenga67efd12009-06-23 19:39:13 +0000581 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000582 def rr : T2ThreeReg<
583 (outs rGPR:$Rd), (ins GPR:$Rn, rGPR:$Rm), iir,
584 !strconcat(opc, "s"), ".w\t$Rd, $Rn, $Rm",
585 [(set rGPR:$Rd, (opnode GPR:$Rn, rGPR:$Rm))]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000586 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000587 let Inst{31-27} = 0b11101;
588 let Inst{26-25} = 0b01;
589 let Inst{24-21} = opcod;
590 let Inst{20} = 1; // The S bit.
591 let Inst{14-12} = 0b000; // imm3
592 let Inst{7-6} = 0b00; // imm2
593 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000594 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000595 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000596 def rs : T2TwoRegShiftedReg<
597 (outs rGPR:$Rd), (ins GPR:$Rn, t2_so_reg:$ShiftedRm), iis,
598 !strconcat(opc, "s"), ".w\t$Rd, $Rn, $ShiftedRm",
599 [(set rGPR:$Rd, (opnode GPR:$Rn, t2_so_reg:$ShiftedRm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000600 let Inst{31-27} = 0b11101;
601 let Inst{26-25} = 0b01;
602 let Inst{24-21} = opcod;
603 let Inst{20} = 1; // The S bit.
604 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000605}
606}
607
Evan Chenga67efd12009-06-23 19:39:13 +0000608/// T2I_bin_ii12rs - Defines a set of (op reg, {so_imm|imm0_4095|r|so_reg})
609/// patterns for a binary operation that produces a value.
Johnny Chend68e1192009-12-15 17:24:14 +0000610multiclass T2I_bin_ii12rs<bits<3> op23_21, string opc, PatFrag opnode,
611 bit Commutable = 0> {
Evan Chengf49810c2009-06-23 17:48:47 +0000612 // shifted imm
Jim Grosbach663e3392010-08-30 19:49:58 +0000613 // The register-immediate version is re-materializable. This is useful
614 // in particular for taking the address of a local.
615 let isReMaterializable = 1 in {
Owen Anderson83da6cd2010-11-14 05:37:38 +0000616 def ri : T2sTwoRegImm<
617 (outs rGPR:$Rd), (ins GPR:$Rn, t2_so_imm:$imm), IIC_iALUi,
618 opc, ".w\t$Rd, $Rn, $imm",
619 [(set rGPR:$Rd, (opnode GPR:$Rn, t2_so_imm:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000620 let Inst{31-27} = 0b11110;
621 let Inst{25} = 0;
622 let Inst{24} = 1;
623 let Inst{23-21} = op23_21;
Johnny Chend68e1192009-12-15 17:24:14 +0000624 let Inst{15} = 0;
625 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000626 }
Evan Chengf49810c2009-06-23 17:48:47 +0000627 // 12-bit imm
Jim Grosbach07e9b262010-12-08 23:04:16 +0000628 def ri12 : T2I<
Owen Anderson83da6cd2010-11-14 05:37:38 +0000629 (outs rGPR:$Rd), (ins GPR:$Rn, imm0_4095:$imm), IIC_iALUi,
630 !strconcat(opc, "w"), "\t$Rd, $Rn, $imm",
631 [(set rGPR:$Rd, (opnode GPR:$Rn, imm0_4095:$imm))]> {
Jim Grosbach07e9b262010-12-08 23:04:16 +0000632 bits<4> Rd;
633 bits<4> Rn;
634 bits<12> imm;
Johnny Chend68e1192009-12-15 17:24:14 +0000635 let Inst{31-27} = 0b11110;
Jim Grosbach07e9b262010-12-08 23:04:16 +0000636 let Inst{26} = imm{11};
637 let Inst{25-24} = 0b10;
Johnny Chend68e1192009-12-15 17:24:14 +0000638 let Inst{23-21} = op23_21;
639 let Inst{20} = 0; // The S bit.
Jim Grosbach07e9b262010-12-08 23:04:16 +0000640 let Inst{19-16} = Rn;
Johnny Chend68e1192009-12-15 17:24:14 +0000641 let Inst{15} = 0;
Jim Grosbach07e9b262010-12-08 23:04:16 +0000642 let Inst{14-12} = imm{10-8};
643 let Inst{11-8} = Rd;
644 let Inst{7-0} = imm{7-0};
Johnny Chend68e1192009-12-15 17:24:14 +0000645 }
Evan Chenga67efd12009-06-23 19:39:13 +0000646 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000647 def rr : T2sThreeReg<(outs rGPR:$Rd), (ins GPR:$Rn, rGPR:$Rm), IIC_iALUr,
648 opc, ".w\t$Rd, $Rn, $Rm",
649 [(set rGPR:$Rd, (opnode GPR:$Rn, rGPR:$Rm))]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000650 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000651 let Inst{31-27} = 0b11101;
652 let Inst{26-25} = 0b01;
653 let Inst{24} = 1;
654 let Inst{23-21} = op23_21;
Johnny Chend68e1192009-12-15 17:24:14 +0000655 let Inst{14-12} = 0b000; // imm3
656 let Inst{7-6} = 0b00; // imm2
657 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000658 }
Evan Chengf49810c2009-06-23 17:48:47 +0000659 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000660 def rs : T2sTwoRegShiftedReg<
Jim Grosbach7a088642010-11-19 17:11:02 +0000661 (outs rGPR:$Rd), (ins GPR:$Rn, t2_so_reg:$ShiftedRm),
Owen Anderson83da6cd2010-11-14 05:37:38 +0000662 IIC_iALUsi, opc, ".w\t$Rd, $Rn, $ShiftedRm",
663 [(set rGPR:$Rd, (opnode GPR:$Rn, t2_so_reg:$ShiftedRm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000664 let Inst{31-27} = 0b11101;
Johnny Chend68e1192009-12-15 17:24:14 +0000665 let Inst{26-25} = 0b01;
Johnny Chend248ffb2010-01-08 17:41:33 +0000666 let Inst{24} = 1;
Johnny Chend68e1192009-12-15 17:24:14 +0000667 let Inst{23-21} = op23_21;
Johnny Chend68e1192009-12-15 17:24:14 +0000668 }
Evan Chengf49810c2009-06-23 17:48:47 +0000669}
670
Jim Grosbach6935efc2009-11-24 00:20:27 +0000671/// T2I_adde_sube_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000672/// for a binary operation that produces a value and use the carry
Jim Grosbach6935efc2009-11-24 00:20:27 +0000673/// bit. It's not predicable.
Evan Cheng62674222009-06-25 23:34:10 +0000674let Uses = [CPSR] in {
Jim Grosbach80dc1162010-02-16 21:23:02 +0000675multiclass T2I_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
676 bit Commutable = 0> {
Anton Korobeynikov52237112009-06-17 18:13:58 +0000677 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000678 def ri : T2sTwoRegImm<(outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm),
Owen Anderson5de6d842010-11-12 21:12:40 +0000679 IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
680 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_imm:$imm))]>,
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000681 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000682 let Inst{31-27} = 0b11110;
683 let Inst{25} = 0;
684 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000685 let Inst{15} = 0;
686 }
Evan Chenga67efd12009-06-23 19:39:13 +0000687 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000688 def rr : T2sThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUr,
Owen Anderson5de6d842010-11-12 21:12:40 +0000689 opc, ".w\t$Rd, $Rn, $Rm",
690 [(set rGPR:$Rd, (opnode rGPR:$Rn, rGPR:$Rm))]>,
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000691 Requires<[IsThumb2]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000692 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000693 let Inst{31-27} = 0b11101;
694 let Inst{26-25} = 0b01;
695 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000696 let Inst{14-12} = 0b000; // imm3
697 let Inst{7-6} = 0b00; // imm2
698 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000699 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000700 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000701 def rs : T2sTwoRegShiftedReg<
Jim Grosbach7a088642010-11-19 17:11:02 +0000702 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm),
Owen Anderson5de6d842010-11-12 21:12:40 +0000703 IIC_iALUsi, opc, ".w\t$Rd, $Rn, $ShiftedRm",
704 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_reg:$ShiftedRm))]>,
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000705 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000706 let Inst{31-27} = 0b11101;
707 let Inst{26-25} = 0b01;
708 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000709 }
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000710}
Andrew Trick1c3af772011-04-23 03:55:32 +0000711}
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000712
713// Carry setting variants
Andrew Trick1c3af772011-04-23 03:55:32 +0000714// NOTE: CPSR def omitted because it will be handled by the custom inserter.
715let usesCustomInserter = 1 in {
716multiclass T2I_adde_sube_s_irs<PatFrag opnode, bit Commutable = 0> {
Evan Cheng62674222009-06-25 23:34:10 +0000717 // shifted imm
Andrew Trick1c3af772011-04-23 03:55:32 +0000718 def ri : t2PseudoInst<(outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm),
719 Size4Bytes, IIC_iALUi,
720 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_imm:$imm))]>;
Evan Cheng62674222009-06-25 23:34:10 +0000721 // register
Andrew Trick1c3af772011-04-23 03:55:32 +0000722 def rr : t2PseudoInst<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm),
723 Size4Bytes, IIC_iALUr,
724 [(set rGPR:$Rd, (opnode rGPR:$Rn, rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000725 let isCommutable = Commutable;
Evan Cheng8de898a2009-06-26 00:19:44 +0000726 }
Evan Cheng62674222009-06-25 23:34:10 +0000727 // shifted register
Andrew Trick1c3af772011-04-23 03:55:32 +0000728 def rs : t2PseudoInst<
729 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm),
730 Size4Bytes, IIC_iALUsi,
731 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_reg:$ShiftedRm))]>;
Evan Chengf49810c2009-06-23 17:48:47 +0000732}
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000733}
Evan Chengf49810c2009-06-23 17:48:47 +0000734
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000735/// T2I_rbin_s_is - Same as T2I_rbin_irs except sets 's' bit and the register
736/// version is not needed since this is only for codegen.
Daniel Dunbar8d66b782011-01-10 15:26:39 +0000737let isCodeGenOnly = 1, Defs = [CPSR] in {
Johnny Chend68e1192009-12-15 17:24:14 +0000738multiclass T2I_rbin_s_is<bits<4> opcod, string opc, PatFrag opnode> {
Evan Chengf49810c2009-06-23 17:48:47 +0000739 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000740 def ri : T2TwoRegImm<
741 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm), IIC_iALUi,
742 !strconcat(opc, "s"), ".w\t$Rd, $Rn, $imm",
743 [(set rGPR:$Rd, (opnode t2_so_imm:$imm, rGPR:$Rn))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000744 let Inst{31-27} = 0b11110;
745 let Inst{25} = 0;
746 let Inst{24-21} = opcod;
747 let Inst{20} = 1; // The S bit.
748 let Inst{15} = 0;
749 }
Evan Chengf49810c2009-06-23 17:48:47 +0000750 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000751 def rs : T2TwoRegShiftedReg<
752 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm),
753 IIC_iALUsi, !strconcat(opc, "s"), "\t$Rd, $Rn, $ShiftedRm",
754 [(set rGPR:$Rd, (opnode t2_so_reg:$ShiftedRm, rGPR:$Rn))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000755 let Inst{31-27} = 0b11101;
756 let Inst{26-25} = 0b01;
757 let Inst{24-21} = opcod;
758 let Inst{20} = 1; // The S bit.
759 }
Evan Chengf49810c2009-06-23 17:48:47 +0000760}
761}
762
Evan Chenga67efd12009-06-23 19:39:13 +0000763/// T2I_sh_ir - Defines a set of (op reg, {so_imm|r}) patterns for a shift /
764// rotate operation that produces a value.
Johnny Chend68e1192009-12-15 17:24:14 +0000765multiclass T2I_sh_ir<bits<2> opcod, string opc, PatFrag opnode> {
Evan Chenga67efd12009-06-23 19:39:13 +0000766 // 5-bit imm
Owen Andersonbb6315d2010-11-15 19:58:36 +0000767 def ri : T2sTwoRegShiftImm<
768 (outs rGPR:$Rd), (ins rGPR:$Rm, i32imm:$imm), IIC_iMOVsi,
769 opc, ".w\t$Rd, $Rm, $imm",
770 [(set rGPR:$Rd, (opnode rGPR:$Rm, imm1_31:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000771 let Inst{31-27} = 0b11101;
772 let Inst{26-21} = 0b010010;
773 let Inst{19-16} = 0b1111; // Rn
774 let Inst{5-4} = opcod;
775 }
Evan Chenga67efd12009-06-23 19:39:13 +0000776 // register
Owen Andersonbb6315d2010-11-15 19:58:36 +0000777 def rr : T2sThreeReg<
778 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMOVsr,
779 opc, ".w\t$Rd, $Rn, $Rm",
780 [(set rGPR:$Rd, (opnode rGPR:$Rn, rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000781 let Inst{31-27} = 0b11111;
782 let Inst{26-23} = 0b0100;
783 let Inst{22-21} = opcod;
784 let Inst{15-12} = 0b1111;
785 let Inst{7-4} = 0b0000;
786 }
Evan Chenga67efd12009-06-23 19:39:13 +0000787}
Evan Chengf49810c2009-06-23 17:48:47 +0000788
Johnny Chend68e1192009-12-15 17:24:14 +0000789/// T2I_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Chenga67efd12009-06-23 19:39:13 +0000790/// patterns. Similar to T2I_bin_irs except the instruction does not produce
Evan Chengf49810c2009-06-23 17:48:47 +0000791/// a explicit result, only implicitly set CPSR.
Bill Wendlingf0e132c2010-08-19 00:05:48 +0000792let isCompare = 1, Defs = [CPSR] in {
Evan Cheng5d42c562010-09-29 00:49:25 +0000793multiclass T2I_cmp_irs<bits<4> opcod, string opc,
794 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
795 PatFrag opnode> {
Evan Chengf49810c2009-06-23 17:48:47 +0000796 // shifted imm
Owen Andersonbb6315d2010-11-15 19:58:36 +0000797 def ri : T2OneRegCmpImm<
798 (outs), (ins GPR:$Rn, t2_so_imm:$imm), iii,
799 opc, ".w\t$Rn, $imm",
800 [(opnode GPR:$Rn, t2_so_imm:$imm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000801 let Inst{31-27} = 0b11110;
802 let Inst{25} = 0;
803 let Inst{24-21} = opcod;
804 let Inst{20} = 1; // The S bit.
805 let Inst{15} = 0;
806 let Inst{11-8} = 0b1111; // Rd
807 }
Evan Chenga67efd12009-06-23 19:39:13 +0000808 // register
Owen Andersonbb6315d2010-11-15 19:58:36 +0000809 def rr : T2TwoRegCmp<
810 (outs), (ins GPR:$lhs, rGPR:$rhs), iir,
Evan Cheng699beba2009-10-27 00:08:59 +0000811 opc, ".w\t$lhs, $rhs",
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000812 [(opnode GPR:$lhs, rGPR:$rhs)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000813 let Inst{31-27} = 0b11101;
814 let Inst{26-25} = 0b01;
815 let Inst{24-21} = opcod;
816 let Inst{20} = 1; // The S bit.
817 let Inst{14-12} = 0b000; // imm3
818 let Inst{11-8} = 0b1111; // Rd
819 let Inst{7-6} = 0b00; // imm2
820 let Inst{5-4} = 0b00; // type
821 }
Evan Chengf49810c2009-06-23 17:48:47 +0000822 // shifted register
Owen Andersonbb6315d2010-11-15 19:58:36 +0000823 def rs : T2OneRegCmpShiftedReg<
824 (outs), (ins GPR:$Rn, t2_so_reg:$ShiftedRm), iis,
825 opc, ".w\t$Rn, $ShiftedRm",
826 [(opnode GPR:$Rn, t2_so_reg:$ShiftedRm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000827 let Inst{31-27} = 0b11101;
828 let Inst{26-25} = 0b01;
829 let Inst{24-21} = opcod;
830 let Inst{20} = 1; // The S bit.
831 let Inst{11-8} = 0b1111; // Rd
832 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000833}
834}
835
Evan Chengf3c21b82009-06-30 02:15:48 +0000836/// T2I_ld - Defines a set of (op r, {imm12|imm8|so_reg}) load patterns.
Evan Cheng0e55fd62010-09-30 01:08:25 +0000837multiclass T2I_ld<bit signed, bits<2> opcod, string opc,
Evan Cheng7e2fe912010-10-28 06:47:08 +0000838 InstrItinClass iii, InstrItinClass iis, PatFrag opnode> {
Owen Anderson75579f72010-11-29 22:44:32 +0000839 def i12 : T2Ii12<(outs GPR:$Rt), (ins t2addrmode_imm12:$addr), iii,
840 opc, ".w\t$Rt, $addr",
841 [(set GPR:$Rt, (opnode t2addrmode_imm12:$addr))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000842 let Inst{31-27} = 0b11111;
843 let Inst{26-25} = 0b00;
844 let Inst{24} = signed;
845 let Inst{23} = 1;
846 let Inst{22-21} = opcod;
847 let Inst{20} = 1; // load
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000848
Owen Anderson75579f72010-11-29 22:44:32 +0000849 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +0000850 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000851
Owen Anderson80dd3e02010-11-30 22:45:47 +0000852 bits<17> addr;
Johnny Chenf9ce2cb2011-04-12 18:48:00 +0000853 let addr{12} = 1; // add = TRUE
Owen Anderson80dd3e02010-11-30 22:45:47 +0000854 let Inst{19-16} = addr{16-13}; // Rn
855 let Inst{23} = addr{12}; // U
856 let Inst{11-0} = addr{11-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000857 }
Owen Anderson75579f72010-11-29 22:44:32 +0000858 def i8 : T2Ii8 <(outs GPR:$Rt), (ins t2addrmode_imm8:$addr), iii,
859 opc, "\t$Rt, $addr",
860 [(set GPR:$Rt, (opnode t2addrmode_imm8:$addr))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000861 let Inst{31-27} = 0b11111;
862 let Inst{26-25} = 0b00;
863 let Inst{24} = signed;
864 let Inst{23} = 0;
865 let Inst{22-21} = opcod;
866 let Inst{20} = 1; // load
867 let Inst{11} = 1;
868 // Offset: index==TRUE, wback==FALSE
869 let Inst{10} = 1; // The P bit.
870 let Inst{8} = 0; // The W bit.
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000871
Owen Anderson75579f72010-11-29 22:44:32 +0000872 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +0000873 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000874
Owen Anderson75579f72010-11-29 22:44:32 +0000875 bits<13> addr;
876 let Inst{19-16} = addr{12-9}; // Rn
877 let Inst{9} = addr{8}; // U
878 let Inst{7-0} = addr{7-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000879 }
Owen Anderson75579f72010-11-29 22:44:32 +0000880 def s : T2Iso <(outs GPR:$Rt), (ins t2addrmode_so_reg:$addr), iis,
881 opc, ".w\t$Rt, $addr",
882 [(set GPR:$Rt, (opnode t2addrmode_so_reg:$addr))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000883 let Inst{31-27} = 0b11111;
884 let Inst{26-25} = 0b00;
885 let Inst{24} = signed;
886 let Inst{23} = 0;
887 let Inst{22-21} = opcod;
888 let Inst{20} = 1; // load
889 let Inst{11-6} = 0b000000;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000890
Owen Anderson75579f72010-11-29 22:44:32 +0000891 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +0000892 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000893
Owen Anderson75579f72010-11-29 22:44:32 +0000894 bits<10> addr;
895 let Inst{19-16} = addr{9-6}; // Rn
896 let Inst{3-0} = addr{5-2}; // Rm
897 let Inst{5-4} = addr{1-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000898 }
Evan Chengbc7deb02010-11-03 05:14:24 +0000899
Owen Anderson971b83b2011-02-08 22:39:40 +0000900 // FIXME: Is the pci variant actually needed?
Owen Andersonc9bd4962011-03-18 17:42:55 +0000901 def pci : T2Ipc <(outs GPR:$Rt), (ins t2ldrlabel:$addr), iii,
Owen Anderson971b83b2011-02-08 22:39:40 +0000902 opc, ".w\t$Rt, $addr",
903 [(set GPR:$Rt, (opnode (ARMWrapper tconstpool:$addr)))]> {
904 let isReMaterializable = 1;
905 let Inst{31-27} = 0b11111;
906 let Inst{26-25} = 0b00;
907 let Inst{24} = signed;
908 let Inst{23} = ?; // add = (U == '1')
909 let Inst{22-21} = opcod;
910 let Inst{20} = 1; // load
911 let Inst{19-16} = 0b1111; // Rn
912 bits<4> Rt;
913 bits<12> addr;
914 let Inst{15-12} = Rt{3-0};
915 let Inst{11-0} = addr{11-0};
916 }
Evan Chengf3c21b82009-06-30 02:15:48 +0000917}
918
David Goodwin73b8f162009-06-30 22:11:34 +0000919/// T2I_st - Defines a set of (op r, {imm12|imm8|so_reg}) store patterns.
Evan Cheng0e55fd62010-09-30 01:08:25 +0000920multiclass T2I_st<bits<2> opcod, string opc,
Evan Cheng7e2fe912010-10-28 06:47:08 +0000921 InstrItinClass iii, InstrItinClass iis, PatFrag opnode> {
Owen Anderson75579f72010-11-29 22:44:32 +0000922 def i12 : T2Ii12<(outs), (ins GPR:$Rt, t2addrmode_imm12:$addr), iii,
923 opc, ".w\t$Rt, $addr",
924 [(opnode GPR:$Rt, t2addrmode_imm12:$addr)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000925 let Inst{31-27} = 0b11111;
926 let Inst{26-23} = 0b0001;
927 let Inst{22-21} = opcod;
928 let Inst{20} = 0; // !load
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000929
Owen Anderson75579f72010-11-29 22:44:32 +0000930 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +0000931 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000932
Owen Anderson80dd3e02010-11-30 22:45:47 +0000933 bits<17> addr;
Johnny Chenf9ce2cb2011-04-12 18:48:00 +0000934 let addr{12} = 1; // add = TRUE
Owen Anderson80dd3e02010-11-30 22:45:47 +0000935 let Inst{19-16} = addr{16-13}; // Rn
936 let Inst{23} = addr{12}; // U
937 let Inst{11-0} = addr{11-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000938 }
Owen Anderson75579f72010-11-29 22:44:32 +0000939 def i8 : T2Ii8 <(outs), (ins GPR:$Rt, t2addrmode_imm8:$addr), iii,
940 opc, "\t$Rt, $addr",
941 [(opnode GPR:$Rt, t2addrmode_imm8:$addr)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000942 let Inst{31-27} = 0b11111;
943 let Inst{26-23} = 0b0000;
944 let Inst{22-21} = opcod;
945 let Inst{20} = 0; // !load
946 let Inst{11} = 1;
947 // Offset: index==TRUE, wback==FALSE
948 let Inst{10} = 1; // The P bit.
949 let Inst{8} = 0; // The W bit.
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000950
Owen Anderson75579f72010-11-29 22:44:32 +0000951 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +0000952 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000953
Owen Anderson75579f72010-11-29 22:44:32 +0000954 bits<13> addr;
955 let Inst{19-16} = addr{12-9}; // Rn
956 let Inst{9} = addr{8}; // U
957 let Inst{7-0} = addr{7-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000958 }
Owen Anderson75579f72010-11-29 22:44:32 +0000959 def s : T2Iso <(outs), (ins GPR:$Rt, t2addrmode_so_reg:$addr), iis,
960 opc, ".w\t$Rt, $addr",
961 [(opnode GPR:$Rt, t2addrmode_so_reg:$addr)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000962 let Inst{31-27} = 0b11111;
963 let Inst{26-23} = 0b0000;
964 let Inst{22-21} = opcod;
965 let Inst{20} = 0; // !load
966 let Inst{11-6} = 0b000000;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000967
Owen Anderson75579f72010-11-29 22:44:32 +0000968 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +0000969 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000970
Owen Anderson75579f72010-11-29 22:44:32 +0000971 bits<10> addr;
972 let Inst{19-16} = addr{9-6}; // Rn
973 let Inst{3-0} = addr{5-2}; // Rm
974 let Inst{5-4} = addr{1-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000975 }
David Goodwin73b8f162009-06-30 22:11:34 +0000976}
977
Evan Cheng0e55fd62010-09-30 01:08:25 +0000978/// T2I_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Chengd27c9fc2009-07-03 01:43:10 +0000979/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng0e55fd62010-09-30 01:08:25 +0000980multiclass T2I_ext_rrot<bits<3> opcod, string opc, PatFrag opnode> {
Owen Anderson2c4c45d2010-11-15 21:12:05 +0000981 def r : T2TwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iEXTr,
982 opc, ".w\t$Rd, $Rm",
983 [(set rGPR:$Rd, (opnode rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000984 let Inst{31-27} = 0b11111;
985 let Inst{26-23} = 0b0100;
986 let Inst{22-20} = opcod;
987 let Inst{19-16} = 0b1111; // Rn
988 let Inst{15-12} = 0b1111;
989 let Inst{7} = 1;
990 let Inst{5-4} = 0b00; // rotate
991 }
Jim Grosbach0be099d2010-12-10 21:24:18 +0000992 def r_rot : T2TwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm, rot_imm:$rot), IIC_iEXTr,
Owen Anderson2c4c45d2010-11-15 21:12:05 +0000993 opc, ".w\t$Rd, $Rm, ror $rot",
994 [(set rGPR:$Rd, (opnode (rotr rGPR:$Rm, rot_imm:$rot)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000995 let Inst{31-27} = 0b11111;
996 let Inst{26-23} = 0b0100;
997 let Inst{22-20} = opcod;
998 let Inst{19-16} = 0b1111; // Rn
999 let Inst{15-12} = 0b1111;
1000 let Inst{7} = 1;
Jim Grosbach7a088642010-11-19 17:11:02 +00001001
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001002 bits<2> rot;
1003 let Inst{5-4} = rot{1-0}; // rotate
Johnny Chend68e1192009-12-15 17:24:14 +00001004 }
Evan Chengd27c9fc2009-07-03 01:43:10 +00001005}
1006
Eli Friedman761fa7a2010-06-24 18:20:04 +00001007// UXTB16 - Requres T2ExtractPack, does not need the .w qualifier.
Evan Cheng0e55fd62010-09-30 01:08:25 +00001008multiclass T2I_ext_rrot_uxtb16<bits<3> opcod, string opc, PatFrag opnode> {
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001009 def r : T2TwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iEXTr,
1010 opc, "\t$Rd, $Rm",
1011 [(set rGPR:$Rd, (opnode rGPR:$Rm))]>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00001012 Requires<[HasT2ExtractPack, IsThumb2]> {
Johnny Chen267124c2010-03-04 22:24:41 +00001013 let Inst{31-27} = 0b11111;
1014 let Inst{26-23} = 0b0100;
1015 let Inst{22-20} = opcod;
1016 let Inst{19-16} = 0b1111; // Rn
1017 let Inst{15-12} = 0b1111;
1018 let Inst{7} = 1;
1019 let Inst{5-4} = 0b00; // rotate
1020 }
Jim Grosbach0be099d2010-12-10 21:24:18 +00001021 def r_rot : T2TwoReg<(outs rGPR:$dst), (ins rGPR:$Rm, rot_imm:$rot),
1022 IIC_iEXTr, opc, "\t$dst, $Rm, ror $rot",
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001023 [(set rGPR:$dst, (opnode (rotr rGPR:$Rm, rot_imm:$rot)))]>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00001024 Requires<[HasT2ExtractPack, IsThumb2]> {
Johnny Chen267124c2010-03-04 22:24:41 +00001025 let Inst{31-27} = 0b11111;
1026 let Inst{26-23} = 0b0100;
1027 let Inst{22-20} = opcod;
1028 let Inst{19-16} = 0b1111; // Rn
1029 let Inst{15-12} = 0b1111;
1030 let Inst{7} = 1;
Jim Grosbach7a088642010-11-19 17:11:02 +00001031
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001032 bits<2> rot;
1033 let Inst{5-4} = rot{1-0}; // rotate
Johnny Chen267124c2010-03-04 22:24:41 +00001034 }
1035}
1036
Eli Friedman761fa7a2010-06-24 18:20:04 +00001037// SXTB16 - Requres T2ExtractPack, does not need the .w qualifier, no pattern
1038// supported yet.
Evan Cheng0e55fd62010-09-30 01:08:25 +00001039multiclass T2I_ext_rrot_sxtb16<bits<3> opcod, string opc> {
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001040 def r : T2TwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iEXTr,
1041 opc, "\t$Rd, $Rm", []> {
Johnny Chen93042d12010-03-02 18:14:57 +00001042 let Inst{31-27} = 0b11111;
1043 let Inst{26-23} = 0b0100;
1044 let Inst{22-20} = opcod;
1045 let Inst{19-16} = 0b1111; // Rn
1046 let Inst{15-12} = 0b1111;
1047 let Inst{7} = 1;
1048 let Inst{5-4} = 0b00; // rotate
1049 }
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001050 def r_rot : T2TwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm, i32imm:$rot), IIC_iEXTr,
1051 opc, "\t$Rd, $Rm, ror $rot", []> {
Johnny Chen93042d12010-03-02 18:14:57 +00001052 let Inst{31-27} = 0b11111;
1053 let Inst{26-23} = 0b0100;
1054 let Inst{22-20} = opcod;
1055 let Inst{19-16} = 0b1111; // Rn
1056 let Inst{15-12} = 0b1111;
1057 let Inst{7} = 1;
Jim Grosbach7a088642010-11-19 17:11:02 +00001058
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001059 bits<2> rot;
1060 let Inst{5-4} = rot{1-0}; // rotate
Johnny Chen93042d12010-03-02 18:14:57 +00001061 }
1062}
1063
Evan Cheng0e55fd62010-09-30 01:08:25 +00001064/// T2I_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Chengd27c9fc2009-07-03 01:43:10 +00001065/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng0e55fd62010-09-30 01:08:25 +00001066multiclass T2I_exta_rrot<bits<3> opcod, string opc, PatFrag opnode> {
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001067 def rr : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iEXTAr,
1068 opc, "\t$Rd, $Rn, $Rm",
1069 [(set rGPR:$Rd, (opnode rGPR:$Rn, rGPR:$Rm))]>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00001070 Requires<[HasT2ExtractPack, IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001071 let Inst{31-27} = 0b11111;
1072 let Inst{26-23} = 0b0100;
1073 let Inst{22-20} = opcod;
1074 let Inst{15-12} = 0b1111;
1075 let Inst{7} = 1;
1076 let Inst{5-4} = 0b00; // rotate
1077 }
Jim Grosbach0be099d2010-12-10 21:24:18 +00001078 def rr_rot : T2ThreeReg<(outs rGPR:$Rd),
1079 (ins rGPR:$Rn, rGPR:$Rm, rot_imm:$rot),
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001080 IIC_iEXTAsr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
1081 [(set rGPR:$Rd, (opnode rGPR:$Rn,
1082 (rotr rGPR:$Rm, rot_imm:$rot)))]>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00001083 Requires<[HasT2ExtractPack, IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001084 let Inst{31-27} = 0b11111;
1085 let Inst{26-23} = 0b0100;
1086 let Inst{22-20} = opcod;
1087 let Inst{15-12} = 0b1111;
1088 let Inst{7} = 1;
Jim Grosbach7a088642010-11-19 17:11:02 +00001089
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001090 bits<2> rot;
1091 let Inst{5-4} = rot{1-0}; // rotate
Johnny Chend68e1192009-12-15 17:24:14 +00001092 }
Evan Chengd27c9fc2009-07-03 01:43:10 +00001093}
1094
Johnny Chen93042d12010-03-02 18:14:57 +00001095// DO variant - disassembly only, no pattern
1096
Evan Cheng0e55fd62010-09-30 01:08:25 +00001097multiclass T2I_exta_rrot_DO<bits<3> opcod, string opc> {
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001098 def rr : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iEXTAr,
1099 opc, "\t$Rd, $Rn, $Rm", []> {
Johnny Chen93042d12010-03-02 18:14:57 +00001100 let Inst{31-27} = 0b11111;
1101 let Inst{26-23} = 0b0100;
1102 let Inst{22-20} = opcod;
1103 let Inst{15-12} = 0b1111;
1104 let Inst{7} = 1;
1105 let Inst{5-4} = 0b00; // rotate
1106 }
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00001107 def rr_rot :T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, i32imm:$rot),
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001108 IIC_iEXTAsr, opc, "\t$Rd, $Rn, $Rm, ror $rot", []> {
Johnny Chen93042d12010-03-02 18:14:57 +00001109 let Inst{31-27} = 0b11111;
1110 let Inst{26-23} = 0b0100;
1111 let Inst{22-20} = opcod;
1112 let Inst{15-12} = 0b1111;
1113 let Inst{7} = 1;
Jim Grosbach7a088642010-11-19 17:11:02 +00001114
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001115 bits<2> rot;
1116 let Inst{5-4} = rot{1-0}; // rotate
Johnny Chen93042d12010-03-02 18:14:57 +00001117 }
1118}
1119
Anton Korobeynikov52237112009-06-17 18:13:58 +00001120//===----------------------------------------------------------------------===//
Evan Cheng9cb9e672009-06-27 02:26:13 +00001121// Instructions
1122//===----------------------------------------------------------------------===//
1123
1124//===----------------------------------------------------------------------===//
Evan Chenga09b9ca2009-06-24 23:47:58 +00001125// Miscellaneous Instructions.
1126//
1127
Owen Andersonda663f72010-11-15 21:30:39 +00001128class T2PCOneRegImm<dag oops, dag iops, InstrItinClass itin,
1129 string asm, list<dag> pattern>
1130 : T2XI<oops, iops, itin, asm, pattern> {
1131 bits<4> Rd;
1132 bits<12> label;
Jim Grosbach7a088642010-11-19 17:11:02 +00001133
Jim Grosbach86386922010-12-08 22:10:43 +00001134 let Inst{11-8} = Rd;
Owen Andersonda663f72010-11-15 21:30:39 +00001135 let Inst{26} = label{11};
1136 let Inst{14-12} = label{10-8};
1137 let Inst{7-0} = label{7-0};
1138}
1139
Evan Chenga09b9ca2009-06-24 23:47:58 +00001140// LEApcrel - Load a pc-relative address into a register without offending the
1141// assembler.
Owen Andersona838a252010-12-14 00:36:49 +00001142def t2ADR : T2PCOneRegImm<(outs rGPR:$Rd),
1143 (ins t2adrlabel:$addr, pred:$p),
1144 IIC_iALUi, "adr{$p}.w\t$Rd, #$addr", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001145 let Inst{31-27} = 0b11110;
1146 let Inst{25-24} = 0b10;
1147 // Inst{23:21} = '11' (add = FALSE) or '00' (add = TRUE)
1148 let Inst{22} = 0;
1149 let Inst{20} = 0;
1150 let Inst{19-16} = 0b1111; // Rn
1151 let Inst{15} = 0;
Jim Grosbach00f25fa2010-12-14 20:46:39 +00001152
Owen Andersona838a252010-12-14 00:36:49 +00001153 bits<4> Rd;
1154 bits<13> addr;
1155 let Inst{11-8} = Rd;
1156 let Inst{23} = addr{12};
1157 let Inst{21} = addr{12};
1158 let Inst{26} = addr{11};
1159 let Inst{14-12} = addr{10-8};
1160 let Inst{7-0} = addr{7-0};
Owen Anderson6b8719f2010-12-13 22:51:08 +00001161}
Owen Andersona838a252010-12-14 00:36:49 +00001162
1163let neverHasSideEffects = 1, isReMaterializable = 1 in
Jim Grosbach41b1d4e2010-12-15 18:48:45 +00001164def t2LEApcrel : t2PseudoInst<(outs rGPR:$Rd), (ins i32imm:$label, pred:$p),
1165 Size4Bytes, IIC_iALUi, []>;
1166def t2LEApcrelJT : t2PseudoInst<(outs rGPR:$Rd),
1167 (ins i32imm:$label, nohash_imm:$id, pred:$p),
1168 Size4Bytes, IIC_iALUi,
1169 []>;
Evan Chenga09b9ca2009-06-24 23:47:58 +00001170
Jim Grosbach60fc2ed2010-12-08 23:30:19 +00001171
1172// FIXME: None of these add/sub SP special instructions should be necessary
1173// at all for thumb2 since they use the same encodings as the generic
1174// add/sub instructions. In thumb1 we need them since they have dedicated
1175// encodings. At the least, they should be pseudo instructions.
Evan Cheng86198642009-08-07 00:34:42 +00001176// ADD r, sp, {so_imm|i12}
Jim Grosbacha0e23c52010-12-09 01:21:27 +00001177let isCodeGenOnly = 1 in {
Jim Grosbach60fc2ed2010-12-08 23:30:19 +00001178def t2ADDrSPi : T2sTwoRegImm<(outs GPR:$Rd), (ins GPR:$Rn, t2_so_imm:$imm),
1179 IIC_iALUi, "add", ".w\t$Rd, $Rn, $imm", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001180 let Inst{31-27} = 0b11110;
1181 let Inst{25} = 0;
1182 let Inst{24-21} = 0b1000;
Johnny Chend68e1192009-12-15 17:24:14 +00001183 let Inst{15} = 0;
1184}
Jim Grosbach20e0fa62010-12-08 23:24:29 +00001185def t2ADDrSPi12 : T2TwoRegImm<(outs GPR:$Rd), (ins GPR:$Rn, imm0_4095:$imm),
1186 IIC_iALUi, "addw", "\t$Rd, $Rn, $imm", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001187 let Inst{31-27} = 0b11110;
Jim Grosbachb76dfe02010-12-08 22:50:19 +00001188 let Inst{25-20} = 0b100000;
Johnny Chend68e1192009-12-15 17:24:14 +00001189 let Inst{15} = 0;
1190}
Evan Cheng86198642009-08-07 00:34:42 +00001191
1192// ADD r, sp, so_reg
Owen Andersonda663f72010-11-15 21:30:39 +00001193def t2ADDrSPs : T2sTwoRegShiftedReg<
Jim Grosbach60fc2ed2010-12-08 23:30:19 +00001194 (outs GPR:$Rd), (ins GPR:$Rn, t2_so_reg:$ShiftedRm),
1195 IIC_iALUsi, "add", ".w\t$Rd, $Rn, $ShiftedRm", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001196 let Inst{31-27} = 0b11101;
1197 let Inst{26-25} = 0b01;
1198 let Inst{24-21} = 0b1000;
Johnny Chend68e1192009-12-15 17:24:14 +00001199 let Inst{15} = 0;
1200}
Evan Cheng86198642009-08-07 00:34:42 +00001201
1202// SUB r, sp, {so_imm|i12}
Jim Grosbach60fc2ed2010-12-08 23:30:19 +00001203def t2SUBrSPi : T2sTwoRegImm<(outs GPR:$Rd), (ins GPR:$Rn, t2_so_imm:$imm),
1204 IIC_iALUi, "sub", ".w\t$Rd, $Rn, $imm", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001205 let Inst{31-27} = 0b11110;
1206 let Inst{25} = 0;
1207 let Inst{24-21} = 0b1101;
Johnny Chend68e1192009-12-15 17:24:14 +00001208 let Inst{15} = 0;
1209}
Jim Grosbach20e0fa62010-12-08 23:24:29 +00001210def t2SUBrSPi12 : T2TwoRegImm<(outs GPR:$Rd), (ins GPR:$Rn, imm0_4095:$imm),
1211 IIC_iALUi, "subw", "\t$Rd, $Rn, $imm", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001212 let Inst{31-27} = 0b11110;
Jim Grosbach37474e62010-12-08 23:12:09 +00001213 let Inst{25-20} = 0b101010;
Johnny Chend68e1192009-12-15 17:24:14 +00001214 let Inst{15} = 0;
1215}
Evan Cheng86198642009-08-07 00:34:42 +00001216
1217// SUB r, sp, so_reg
Jim Grosbach60fc2ed2010-12-08 23:30:19 +00001218def t2SUBrSPs : T2sTwoRegImm<(outs GPR:$Rd), (ins GPR:$Rn, t2_so_reg:$imm),
David Goodwin5d598aa2009-08-19 18:00:44 +00001219 IIC_iALUsi,
Jim Grosbach60fc2ed2010-12-08 23:30:19 +00001220 "sub", "\t$Rd, $Rn, $imm", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001221 let Inst{31-27} = 0b11101;
1222 let Inst{26-25} = 0b01;
1223 let Inst{24-21} = 0b1101;
Johnny Chend68e1192009-12-15 17:24:14 +00001224 let Inst{19-16} = 0b1101; // Rn = sp
1225 let Inst{15} = 0;
1226}
Jim Grosbacha0e23c52010-12-09 01:21:27 +00001227} // end isCodeGenOnly = 1
Evan Cheng86198642009-08-07 00:34:42 +00001228
Evan Chenga09b9ca2009-06-24 23:47:58 +00001229//===----------------------------------------------------------------------===//
Evan Cheng9cb9e672009-06-27 02:26:13 +00001230// Load / store Instructions.
1231//
1232
Evan Cheng055b0312009-06-29 07:51:04 +00001233// Load
Dan Gohmanbc9d98b2010-02-27 23:47:46 +00001234let canFoldAsLoad = 1, isReMaterializable = 1 in
Evan Cheng7e2fe912010-10-28 06:47:08 +00001235defm t2LDR : T2I_ld<0, 0b10, "ldr", IIC_iLoad_i, IIC_iLoad_si,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001236 UnOpFrag<(load node:$Src)>>;
Evan Cheng055b0312009-06-29 07:51:04 +00001237
Evan Chengf3c21b82009-06-30 02:15:48 +00001238// Loads with zero extension
Evan Cheng7e2fe912010-10-28 06:47:08 +00001239defm t2LDRH : T2I_ld<0, 0b01, "ldrh", IIC_iLoad_bh_i, IIC_iLoad_bh_si,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001240 UnOpFrag<(zextloadi16 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001241defm t2LDRB : T2I_ld<0, 0b00, "ldrb", IIC_iLoad_bh_i, IIC_iLoad_bh_si,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001242 UnOpFrag<(zextloadi8 node:$Src)>>;
Evan Cheng055b0312009-06-29 07:51:04 +00001243
Evan Chengf3c21b82009-06-30 02:15:48 +00001244// Loads with sign extension
Evan Cheng7e2fe912010-10-28 06:47:08 +00001245defm t2LDRSH : T2I_ld<1, 0b01, "ldrsh", IIC_iLoad_bh_i, IIC_iLoad_bh_si,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001246 UnOpFrag<(sextloadi16 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001247defm t2LDRSB : T2I_ld<1, 0b00, "ldrsb", IIC_iLoad_bh_i, IIC_iLoad_bh_si,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001248 UnOpFrag<(sextloadi8 node:$Src)>>;
Evan Cheng055b0312009-06-29 07:51:04 +00001249
Owen Anderson9d63d902010-12-01 19:18:46 +00001250let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Evan Chengf3c21b82009-06-30 02:15:48 +00001251// Load doubleword
Owen Anderson9d63d902010-12-01 19:18:46 +00001252def t2LDRDi8 : T2Ii8s4<1, 0, 1, (outs rGPR:$Rt, rGPR:$Rt2),
Evan Chenge298ab22009-09-27 09:46:04 +00001253 (ins t2addrmode_imm8s4:$addr),
Owen Anderson9d63d902010-12-01 19:18:46 +00001254 IIC_iLoad_d_i, "ldrd", "\t$Rt, $Rt2, $addr", []>;
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001255} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
Evan Chengf3c21b82009-06-30 02:15:48 +00001256
1257// zextload i1 -> zextload i8
1258def : T2Pat<(zextloadi1 t2addrmode_imm12:$addr),
1259 (t2LDRBi12 t2addrmode_imm12:$addr)>;
1260def : T2Pat<(zextloadi1 t2addrmode_imm8:$addr),
1261 (t2LDRBi8 t2addrmode_imm8:$addr)>;
1262def : T2Pat<(zextloadi1 t2addrmode_so_reg:$addr),
1263 (t2LDRBs t2addrmode_so_reg:$addr)>;
1264def : T2Pat<(zextloadi1 (ARMWrapper tconstpool:$addr)),
1265 (t2LDRBpci tconstpool:$addr)>;
1266
1267// extload -> zextload
1268// FIXME: Reduce the number of patterns by legalizing extload to zextload
1269// earlier?
1270def : T2Pat<(extloadi1 t2addrmode_imm12:$addr),
1271 (t2LDRBi12 t2addrmode_imm12:$addr)>;
1272def : T2Pat<(extloadi1 t2addrmode_imm8:$addr),
1273 (t2LDRBi8 t2addrmode_imm8:$addr)>;
1274def : T2Pat<(extloadi1 t2addrmode_so_reg:$addr),
1275 (t2LDRBs t2addrmode_so_reg:$addr)>;
1276def : T2Pat<(extloadi1 (ARMWrapper tconstpool:$addr)),
1277 (t2LDRBpci tconstpool:$addr)>;
1278
1279def : T2Pat<(extloadi8 t2addrmode_imm12:$addr),
1280 (t2LDRBi12 t2addrmode_imm12:$addr)>;
1281def : T2Pat<(extloadi8 t2addrmode_imm8:$addr),
1282 (t2LDRBi8 t2addrmode_imm8:$addr)>;
1283def : T2Pat<(extloadi8 t2addrmode_so_reg:$addr),
1284 (t2LDRBs t2addrmode_so_reg:$addr)>;
1285def : T2Pat<(extloadi8 (ARMWrapper tconstpool:$addr)),
1286 (t2LDRBpci tconstpool:$addr)>;
1287
1288def : T2Pat<(extloadi16 t2addrmode_imm12:$addr),
1289 (t2LDRHi12 t2addrmode_imm12:$addr)>;
1290def : T2Pat<(extloadi16 t2addrmode_imm8:$addr),
1291 (t2LDRHi8 t2addrmode_imm8:$addr)>;
1292def : T2Pat<(extloadi16 t2addrmode_so_reg:$addr),
1293 (t2LDRHs t2addrmode_so_reg:$addr)>;
1294def : T2Pat<(extloadi16 (ARMWrapper tconstpool:$addr)),
1295 (t2LDRHpci tconstpool:$addr)>;
Evan Cheng055b0312009-06-29 07:51:04 +00001296
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001297// FIXME: The destination register of the loads and stores can't be PC, but
1298// can be SP. We need another regclass (similar to rGPR) to represent
1299// that. Not a pressing issue since these are selected manually,
1300// not via pattern.
1301
Evan Chenge88d5ce2009-07-02 07:28:31 +00001302// Indexed loads
Owen Anderson6af50f72010-11-30 00:14:31 +00001303
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001304let mayLoad = 1, neverHasSideEffects = 1 in {
Owen Anderson6b0fa632010-12-09 02:56:12 +00001305def t2LDR_PRE : T2Iidxldst<0, 0b10, 1, 1, (outs GPR:$Rt, GPR:$Rn),
Evan Chenge88d5ce2009-07-02 07:28:31 +00001306 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001307 AddrModeT2_i8, IndexModePre, IIC_iLoad_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001308 "ldr", "\t$Rt, $addr!", "$addr.base = $Rn",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001309 []>;
1310
Owen Anderson6b0fa632010-12-09 02:56:12 +00001311def t2LDR_POST : T2Iidxldst<0, 0b10, 1, 0, (outs GPR:$Rt, GPR:$Rn),
1312 (ins GPR:$base, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001313 AddrModeT2_i8, IndexModePost, IIC_iLoad_iu,
Owen Anderson6b0fa632010-12-09 02:56:12 +00001314 "ldr", "\t$Rt, [$Rn], $addr", "$base = $Rn",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001315 []>;
1316
Owen Anderson6b0fa632010-12-09 02:56:12 +00001317def t2LDRB_PRE : T2Iidxldst<0, 0b00, 1, 1, (outs GPR:$Rt, GPR:$Rn),
Evan Chenge88d5ce2009-07-02 07:28:31 +00001318 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001319 AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001320 "ldrb", "\t$Rt, $addr!", "$addr.base = $Rn",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001321 []>;
Owen Anderson6b0fa632010-12-09 02:56:12 +00001322def t2LDRB_POST : T2Iidxldst<0, 0b00, 1, 0, (outs GPR:$Rt, GPR:$Rn),
1323 (ins GPR:$base, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001324 AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu,
Owen Anderson6b0fa632010-12-09 02:56:12 +00001325 "ldrb", "\t$Rt, [$Rn], $addr", "$base = $Rn",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001326 []>;
1327
Owen Anderson6b0fa632010-12-09 02:56:12 +00001328def t2LDRH_PRE : T2Iidxldst<0, 0b01, 1, 1, (outs GPR:$Rt, GPR:$Rn),
Evan Chenge88d5ce2009-07-02 07:28:31 +00001329 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001330 AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001331 "ldrh", "\t$Rt, $addr!", "$addr.base = $Rn",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001332 []>;
Owen Anderson6b0fa632010-12-09 02:56:12 +00001333def t2LDRH_POST : T2Iidxldst<0, 0b01, 1, 0, (outs GPR:$Rt, GPR:$Rn),
1334 (ins GPR:$base, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001335 AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu,
Owen Anderson6b0fa632010-12-09 02:56:12 +00001336 "ldrh", "\t$Rt, [$Rn], $addr", "$base = $Rn",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001337 []>;
1338
Owen Anderson6b0fa632010-12-09 02:56:12 +00001339def t2LDRSB_PRE : T2Iidxldst<1, 0b00, 1, 1, (outs GPR:$Rt, GPR:$Rn),
Evan Cheng4fbb9962009-07-02 23:16:11 +00001340 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001341 AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001342 "ldrsb", "\t$Rt, $addr!", "$addr.base = $Rn",
Evan Cheng4fbb9962009-07-02 23:16:11 +00001343 []>;
Owen Anderson6b0fa632010-12-09 02:56:12 +00001344def t2LDRSB_POST : T2Iidxldst<1, 0b00, 1, 0, (outs GPR:$Rt, GPR:$Rn),
1345 (ins GPR:$base, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001346 AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu,
Owen Anderson6b0fa632010-12-09 02:56:12 +00001347 "ldrsb", "\t$Rt, [$Rn], $addr", "$base = $Rn",
Evan Cheng4fbb9962009-07-02 23:16:11 +00001348 []>;
1349
Owen Anderson6b0fa632010-12-09 02:56:12 +00001350def t2LDRSH_PRE : T2Iidxldst<1, 0b01, 1, 1, (outs GPR:$Rt, GPR:$Rn),
Evan Cheng4fbb9962009-07-02 23:16:11 +00001351 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001352 AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001353 "ldrsh", "\t$Rt, $addr!", "$addr.base = $Rn",
Evan Cheng4fbb9962009-07-02 23:16:11 +00001354 []>;
Owen Anderson6b0fa632010-12-09 02:56:12 +00001355def t2LDRSH_POST : T2Iidxldst<1, 0b01, 1, 0, (outs GPR:$dst, GPR:$Rn),
1356 (ins GPR:$base, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001357 AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu,
Owen Anderson6b0fa632010-12-09 02:56:12 +00001358 "ldrsh", "\t$dst, [$Rn], $addr", "$base = $Rn",
Evan Cheng4fbb9962009-07-02 23:16:11 +00001359 []>;
Jim Grosbach7a088642010-11-19 17:11:02 +00001360} // mayLoad = 1, neverHasSideEffects = 1
Evan Cheng4fbb9962009-07-02 23:16:11 +00001361
Johnny Chene54a3ef2010-03-03 18:45:36 +00001362// LDRT, LDRBT, LDRHT, LDRSBT, LDRSHT all have offset mode (PUW=0b110) and are
1363// for disassembly only.
1364// Ref: A8.6.57 LDR (immediate, Thumb) Encoding T4
Evan Cheng0e55fd62010-09-30 01:08:25 +00001365class T2IldT<bit signed, bits<2> type, string opc, InstrItinClass ii>
Johnny Chen471d73d2011-04-13 21:04:32 +00001366 : T2Ii8<(outs rGPR:$Rt), (ins t2addrmode_imm8:$addr), ii, opc,
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001367 "\t$Rt, $addr", []> {
Johnny Chene54a3ef2010-03-03 18:45:36 +00001368 let Inst{31-27} = 0b11111;
1369 let Inst{26-25} = 0b00;
1370 let Inst{24} = signed;
1371 let Inst{23} = 0;
1372 let Inst{22-21} = type;
1373 let Inst{20} = 1; // load
1374 let Inst{11} = 1;
1375 let Inst{10-8} = 0b110; // PUW.
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001376
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001377 bits<4> Rt;
1378 bits<13> addr;
Jim Grosbach86386922010-12-08 22:10:43 +00001379 let Inst{15-12} = Rt;
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001380 let Inst{19-16} = addr{12-9};
1381 let Inst{7-0} = addr{7-0};
Johnny Chene54a3ef2010-03-03 18:45:36 +00001382}
1383
Evan Cheng0e55fd62010-09-30 01:08:25 +00001384def t2LDRT : T2IldT<0, 0b10, "ldrt", IIC_iLoad_i>;
1385def t2LDRBT : T2IldT<0, 0b00, "ldrbt", IIC_iLoad_bh_i>;
1386def t2LDRHT : T2IldT<0, 0b01, "ldrht", IIC_iLoad_bh_i>;
1387def t2LDRSBT : T2IldT<1, 0b00, "ldrsbt", IIC_iLoad_bh_i>;
1388def t2LDRSHT : T2IldT<1, 0b01, "ldrsht", IIC_iLoad_bh_i>;
Johnny Chene54a3ef2010-03-03 18:45:36 +00001389
David Goodwin73b8f162009-06-30 22:11:34 +00001390// Store
Evan Cheng7e2fe912010-10-28 06:47:08 +00001391defm t2STR :T2I_st<0b10,"str", IIC_iStore_i, IIC_iStore_si,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001392 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001393defm t2STRB:T2I_st<0b00,"strb", IIC_iStore_bh_i, IIC_iStore_bh_si,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001394 BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001395defm t2STRH:T2I_st<0b01,"strh", IIC_iStore_bh_i, IIC_iStore_bh_si,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001396 BinOpFrag<(truncstorei16 node:$LHS, node:$RHS)>>;
David Goodwin73b8f162009-06-30 22:11:34 +00001397
David Goodwin6647cea2009-06-30 22:50:01 +00001398// Store doubleword
Owen Anderson9d63d902010-12-01 19:18:46 +00001399let mayLoad = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in
Johnny Chend68e1192009-12-15 17:24:14 +00001400def t2STRDi8 : T2Ii8s4<1, 0, 0, (outs),
Owen Anderson9d63d902010-12-01 19:18:46 +00001401 (ins GPR:$Rt, GPR:$Rt2, t2addrmode_imm8s4:$addr),
1402 IIC_iStore_d_r, "strd", "\t$Rt, $Rt2, $addr", []>;
David Goodwin6647cea2009-06-30 22:50:01 +00001403
Evan Cheng6d94f112009-07-03 00:06:39 +00001404// Indexed stores
Owen Anderson6b0fa632010-12-09 02:56:12 +00001405def t2STR_PRE : T2Iidxldst<0, 0b10, 0, 1, (outs GPR:$base_wb),
Owen Anderson6af50f72010-11-30 00:14:31 +00001406 (ins GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001407 AddrModeT2_i8, IndexModePre, IIC_iStore_iu,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001408 "str", "\t$Rt, [$Rn, $addr]!",
1409 "$Rn = $base_wb,@earlyclobber $base_wb",
Evan Cheng6d94f112009-07-03 00:06:39 +00001410 [(set GPR:$base_wb,
Owen Anderson6af50f72010-11-30 00:14:31 +00001411 (pre_store GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001412
Owen Anderson6b0fa632010-12-09 02:56:12 +00001413def t2STR_POST : T2Iidxldst<0, 0b10, 0, 0, (outs GPR:$base_wb),
Owen Anderson6af50f72010-11-30 00:14:31 +00001414 (ins GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001415 AddrModeT2_i8, IndexModePost, IIC_iStore_iu,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001416 "str", "\t$Rt, [$Rn], $addr",
1417 "$Rn = $base_wb,@earlyclobber $base_wb",
Evan Cheng6d94f112009-07-03 00:06:39 +00001418 [(set GPR:$base_wb,
Owen Anderson6af50f72010-11-30 00:14:31 +00001419 (post_store GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001420
Owen Anderson6b0fa632010-12-09 02:56:12 +00001421def t2STRH_PRE : T2Iidxldst<0, 0b01, 0, 1, (outs GPR:$base_wb),
Owen Anderson6af50f72010-11-30 00:14:31 +00001422 (ins GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001423 AddrModeT2_i8, IndexModePre, IIC_iStore_iu,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001424 "strh", "\t$Rt, [$Rn, $addr]!",
1425 "$Rn = $base_wb,@earlyclobber $base_wb",
Evan Cheng6d94f112009-07-03 00:06:39 +00001426 [(set GPR:$base_wb,
Owen Anderson6af50f72010-11-30 00:14:31 +00001427 (pre_truncsti16 GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001428
Owen Anderson6b0fa632010-12-09 02:56:12 +00001429def t2STRH_POST : T2Iidxldst<0, 0b01, 0, 0, (outs GPR:$base_wb),
Owen Anderson6af50f72010-11-30 00:14:31 +00001430 (ins GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001431 AddrModeT2_i8, IndexModePost, IIC_iStore_bh_iu,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001432 "strh", "\t$Rt, [$Rn], $addr",
1433 "$Rn = $base_wb,@earlyclobber $base_wb",
Evan Cheng6d94f112009-07-03 00:06:39 +00001434 [(set GPR:$base_wb,
Owen Anderson6af50f72010-11-30 00:14:31 +00001435 (post_truncsti16 GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001436
Owen Anderson6b0fa632010-12-09 02:56:12 +00001437def t2STRB_PRE : T2Iidxldst<0, 0b00, 0, 1, (outs GPR:$base_wb),
Owen Anderson6af50f72010-11-30 00:14:31 +00001438 (ins GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001439 AddrModeT2_i8, IndexModePre, IIC_iStore_bh_iu,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001440 "strb", "\t$Rt, [$Rn, $addr]!",
1441 "$Rn = $base_wb,@earlyclobber $base_wb",
Evan Cheng6d94f112009-07-03 00:06:39 +00001442 [(set GPR:$base_wb,
Owen Anderson6af50f72010-11-30 00:14:31 +00001443 (pre_truncsti8 GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001444
Owen Anderson6b0fa632010-12-09 02:56:12 +00001445def t2STRB_POST : T2Iidxldst<0, 0b00, 0, 0, (outs GPR:$base_wb),
Owen Anderson6af50f72010-11-30 00:14:31 +00001446 (ins GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001447 AddrModeT2_i8, IndexModePost, IIC_iStore_bh_iu,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001448 "strb", "\t$Rt, [$Rn], $addr",
1449 "$Rn = $base_wb,@earlyclobber $base_wb",
Evan Cheng6d94f112009-07-03 00:06:39 +00001450 [(set GPR:$base_wb,
Owen Anderson6af50f72010-11-30 00:14:31 +00001451 (post_truncsti8 GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001452
Johnny Chene54a3ef2010-03-03 18:45:36 +00001453// STRT, STRBT, STRHT all have offset mode (PUW=0b110) and are for disassembly
1454// only.
1455// Ref: A8.6.193 STR (immediate, Thumb) Encoding T4
Evan Cheng0e55fd62010-09-30 01:08:25 +00001456class T2IstT<bits<2> type, string opc, InstrItinClass ii>
Johnny Chen471d73d2011-04-13 21:04:32 +00001457 : T2Ii8<(outs rGPR:$Rt), (ins t2addrmode_imm8:$addr), ii, opc,
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001458 "\t$Rt, $addr", []> {
Johnny Chene54a3ef2010-03-03 18:45:36 +00001459 let Inst{31-27} = 0b11111;
1460 let Inst{26-25} = 0b00;
1461 let Inst{24} = 0; // not signed
1462 let Inst{23} = 0;
1463 let Inst{22-21} = type;
1464 let Inst{20} = 0; // store
1465 let Inst{11} = 1;
1466 let Inst{10-8} = 0b110; // PUW
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001467
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001468 bits<4> Rt;
1469 bits<13> addr;
Jim Grosbach86386922010-12-08 22:10:43 +00001470 let Inst{15-12} = Rt;
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001471 let Inst{19-16} = addr{12-9};
1472 let Inst{7-0} = addr{7-0};
Johnny Chene54a3ef2010-03-03 18:45:36 +00001473}
1474
Evan Cheng0e55fd62010-09-30 01:08:25 +00001475def t2STRT : T2IstT<0b10, "strt", IIC_iStore_i>;
1476def t2STRBT : T2IstT<0b00, "strbt", IIC_iStore_bh_i>;
1477def t2STRHT : T2IstT<0b01, "strht", IIC_iStore_bh_i>;
David Goodwind1fa1202009-07-01 00:01:13 +00001478
Johnny Chenae1757b2010-03-11 01:13:36 +00001479// ldrd / strd pre / post variants
1480// For disassembly only.
1481
Johnny Chen6e3ccc32011-04-13 16:56:08 +00001482def t2LDRD_PRE : T2Ii8s4<1, 1, 1, (outs rGPR:$Rt, rGPR:$Rt2),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001483 (ins GPR:$base, t2am_imm8s4_offset:$imm), IIC_iLoad_d_ru,
Owen Anderson9d63d902010-12-01 19:18:46 +00001484 "ldrd", "\t$Rt, $Rt2, [$base, $imm]!", []>;
Johnny Chenae1757b2010-03-11 01:13:36 +00001485
Johnny Chen6e3ccc32011-04-13 16:56:08 +00001486def t2LDRD_POST : T2Ii8s4<0, 1, 1, (outs rGPR:$Rt, rGPR:$Rt2),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001487 (ins GPR:$base, t2am_imm8s4_offset:$imm), IIC_iLoad_d_ru,
Owen Anderson9d63d902010-12-01 19:18:46 +00001488 "ldrd", "\t$Rt, $Rt2, [$base], $imm", []>;
Johnny Chenae1757b2010-03-11 01:13:36 +00001489
1490def t2STRD_PRE : T2Ii8s4<1, 1, 0, (outs),
Johnny Chen6e3ccc32011-04-13 16:56:08 +00001491 (ins rGPR:$Rt, rGPR:$Rt2, GPR:$base, t2am_imm8s4_offset:$imm),
Owen Anderson9d63d902010-12-01 19:18:46 +00001492 IIC_iStore_d_ru, "strd", "\t$Rt, $Rt2, [$base, $imm]!", []>;
Johnny Chenae1757b2010-03-11 01:13:36 +00001493
1494def t2STRD_POST : T2Ii8s4<0, 1, 0, (outs),
Johnny Chen6e3ccc32011-04-13 16:56:08 +00001495 (ins rGPR:$Rt, rGPR:$Rt2, GPR:$base, t2am_imm8s4_offset:$imm),
Owen Anderson9d63d902010-12-01 19:18:46 +00001496 IIC_iStore_d_ru, "strd", "\t$Rt, $Rt2, [$base], $imm", []>;
Evan Cheng2889cce2009-07-03 00:18:36 +00001497
Johnny Chen0635fc52010-03-04 17:40:44 +00001498// T2Ipl (Preload Data/Instruction) signals the memory system of possible future
1499// data/instruction access. These are for disassembly only.
Evan Chengdfed19f2010-11-03 06:34:55 +00001500// instr_write is inverted for Thumb mode: (prefetch 3) -> (preload 0),
1501// (prefetch 1) -> (preload 2), (prefetch 2) -> (preload 1).
Evan Cheng416941d2010-11-04 05:19:35 +00001502multiclass T2Ipl<bits<1> write, bits<1> instr, string opc> {
Johnny Chen0635fc52010-03-04 17:40:44 +00001503
Evan Chengdfed19f2010-11-03 06:34:55 +00001504 def i12 : T2Ii12<(outs), (ins t2addrmode_imm12:$addr), IIC_Preload, opc,
Evan Chengbc7deb02010-11-03 05:14:24 +00001505 "\t$addr",
Evan Cheng416941d2010-11-04 05:19:35 +00001506 [(ARMPreload t2addrmode_imm12:$addr, (i32 write), (i32 instr))]> {
Johnny Chen0635fc52010-03-04 17:40:44 +00001507 let Inst{31-25} = 0b1111100;
Evan Cheng416941d2010-11-04 05:19:35 +00001508 let Inst{24} = instr;
Johnny Chen0635fc52010-03-04 17:40:44 +00001509 let Inst{22} = 0;
Evan Cheng416941d2010-11-04 05:19:35 +00001510 let Inst{21} = write;
Johnny Chen0635fc52010-03-04 17:40:44 +00001511 let Inst{20} = 1;
1512 let Inst{15-12} = 0b1111;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001513
Owen Anderson80dd3e02010-11-30 22:45:47 +00001514 bits<17> addr;
Johnny Chenf9ce2cb2011-04-12 18:48:00 +00001515 let addr{12} = 1; // add = TRUE
Owen Anderson80dd3e02010-11-30 22:45:47 +00001516 let Inst{19-16} = addr{16-13}; // Rn
1517 let Inst{23} = addr{12}; // U
Owen Anderson0e1bcdf2010-11-30 19:19:31 +00001518 let Inst{11-0} = addr{11-0}; // imm12
Johnny Chen0635fc52010-03-04 17:40:44 +00001519 }
1520
Evan Chengdfed19f2010-11-03 06:34:55 +00001521 def i8 : T2Ii8<(outs), (ins t2addrmode_imm8:$addr), IIC_Preload, opc,
Evan Chengbc7deb02010-11-03 05:14:24 +00001522 "\t$addr",
Evan Cheng416941d2010-11-04 05:19:35 +00001523 [(ARMPreload t2addrmode_imm8:$addr, (i32 write), (i32 instr))]> {
Johnny Chen0635fc52010-03-04 17:40:44 +00001524 let Inst{31-25} = 0b1111100;
Evan Cheng416941d2010-11-04 05:19:35 +00001525 let Inst{24} = instr;
Johnny Chen0635fc52010-03-04 17:40:44 +00001526 let Inst{23} = 0; // U = 0
1527 let Inst{22} = 0;
Evan Cheng416941d2010-11-04 05:19:35 +00001528 let Inst{21} = write;
Johnny Chen0635fc52010-03-04 17:40:44 +00001529 let Inst{20} = 1;
1530 let Inst{15-12} = 0b1111;
1531 let Inst{11-8} = 0b1100;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001532
Owen Anderson0e1bcdf2010-11-30 19:19:31 +00001533 bits<13> addr;
1534 let Inst{19-16} = addr{12-9}; // Rn
1535 let Inst{7-0} = addr{7-0}; // imm8
Johnny Chen0635fc52010-03-04 17:40:44 +00001536 }
1537
Evan Chengdfed19f2010-11-03 06:34:55 +00001538 def s : T2Iso<(outs), (ins t2addrmode_so_reg:$addr), IIC_Preload, opc,
Evan Chengbc7deb02010-11-03 05:14:24 +00001539 "\t$addr",
Evan Cheng416941d2010-11-04 05:19:35 +00001540 [(ARMPreload t2addrmode_so_reg:$addr, (i32 write), (i32 instr))]> {
Evan Chengbc7deb02010-11-03 05:14:24 +00001541 let Inst{31-25} = 0b1111100;
Evan Cheng416941d2010-11-04 05:19:35 +00001542 let Inst{24} = instr;
Evan Chengbc7deb02010-11-03 05:14:24 +00001543 let Inst{23} = 0; // add = TRUE for T1
1544 let Inst{22} = 0;
Evan Cheng416941d2010-11-04 05:19:35 +00001545 let Inst{21} = write;
Evan Chengbc7deb02010-11-03 05:14:24 +00001546 let Inst{20} = 1;
1547 let Inst{15-12} = 0b1111;
1548 let Inst{11-6} = 0000000;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001549
Owen Anderson0e1bcdf2010-11-30 19:19:31 +00001550 bits<10> addr;
1551 let Inst{19-16} = addr{9-6}; // Rn
1552 let Inst{3-0} = addr{5-2}; // Rm
1553 let Inst{5-4} = addr{1-0}; // imm2
Evan Chengbc7deb02010-11-03 05:14:24 +00001554 }
Johnny Chen0635fc52010-03-04 17:40:44 +00001555}
1556
Evan Cheng416941d2010-11-04 05:19:35 +00001557defm t2PLD : T2Ipl<0, 0, "pld">, Requires<[IsThumb2]>;
1558defm t2PLDW : T2Ipl<1, 0, "pldw">, Requires<[IsThumb2,HasV7,HasMP]>;
1559defm t2PLI : T2Ipl<0, 1, "pli">, Requires<[IsThumb2,HasV7]>;
Johnny Chen0635fc52010-03-04 17:40:44 +00001560
Evan Cheng2889cce2009-07-03 00:18:36 +00001561//===----------------------------------------------------------------------===//
1562// Load / store multiple Instructions.
1563//
1564
Bill Wendling6c470b82010-11-13 09:09:38 +00001565multiclass thumb2_ldst_mult<string asm, InstrItinClass itin,
1566 InstrItinClass itin_upd, bit L_bit> {
Bill Wendling73fe34a2010-11-16 01:16:36 +00001567 def IA :
Bill Wendling6c470b82010-11-13 09:09:38 +00001568 T2XI<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
Bill Wendling73fe34a2010-11-16 01:16:36 +00001569 itin, !strconcat(asm, "ia${p}.w\t$Rn, $regs"), []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001570 bits<4> Rn;
1571 bits<16> regs;
Jim Grosbach7a088642010-11-19 17:11:02 +00001572
Bill Wendling6c470b82010-11-13 09:09:38 +00001573 let Inst{31-27} = 0b11101;
1574 let Inst{26-25} = 0b00;
1575 let Inst{24-23} = 0b01; // Increment After
1576 let Inst{22} = 0;
1577 let Inst{21} = 0; // No writeback
1578 let Inst{20} = L_bit;
1579 let Inst{19-16} = Rn;
1580 let Inst{15-0} = regs;
1581 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001582 def IA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001583 T2XIt<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
Bill Wendling73fe34a2010-11-16 01:16:36 +00001584 itin_upd, !strconcat(asm, "ia${p}.w\t$Rn!, $regs"), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001585 bits<4> Rn;
1586 bits<16> regs;
Jim Grosbach7a088642010-11-19 17:11:02 +00001587
Bill Wendling6c470b82010-11-13 09:09:38 +00001588 let Inst{31-27} = 0b11101;
1589 let Inst{26-25} = 0b00;
1590 let Inst{24-23} = 0b01; // Increment After
1591 let Inst{22} = 0;
1592 let Inst{21} = 1; // Writeback
1593 let Inst{20} = L_bit;
1594 let Inst{19-16} = Rn;
1595 let Inst{15-0} = regs;
1596 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001597 def DB :
Bill Wendling6c470b82010-11-13 09:09:38 +00001598 T2XI<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1599 itin, !strconcat(asm, "db${p}.w\t$Rn, $regs"), []> {
1600 bits<4> Rn;
1601 bits<16> regs;
1602
1603 let Inst{31-27} = 0b11101;
1604 let Inst{26-25} = 0b00;
1605 let Inst{24-23} = 0b10; // Decrement Before
1606 let Inst{22} = 0;
1607 let Inst{21} = 0; // No writeback
1608 let Inst{20} = L_bit;
1609 let Inst{19-16} = Rn;
1610 let Inst{15-0} = regs;
1611 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001612 def DB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001613 T2XIt<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1614 itin_upd, !strconcat(asm, "db${p}.w\t$Rn, $regs"), "$Rn = $wb", []> {
1615 bits<4> Rn;
1616 bits<16> regs;
1617
1618 let Inst{31-27} = 0b11101;
1619 let Inst{26-25} = 0b00;
1620 let Inst{24-23} = 0b10; // Decrement Before
1621 let Inst{22} = 0;
1622 let Inst{21} = 1; // Writeback
1623 let Inst{20} = L_bit;
1624 let Inst{19-16} = Rn;
1625 let Inst{15-0} = regs;
1626 }
1627}
1628
Bill Wendlingc93989a2010-11-13 11:20:05 +00001629let neverHasSideEffects = 1 in {
Bill Wendlingddc918b2010-11-13 10:57:02 +00001630
1631let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
1632defm t2LDM : thumb2_ldst_mult<"ldm", IIC_iLoad_m, IIC_iLoad_mu, 1>;
1633
1634let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
1635defm t2STM : thumb2_ldst_mult<"stm", IIC_iStore_m, IIC_iStore_mu, 0>;
1636
1637} // neverHasSideEffects
1638
Bob Wilson815baeb2010-03-13 01:08:20 +00001639
Evan Cheng9cb9e672009-06-27 02:26:13 +00001640//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001641// Move Instructions.
1642//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001643
Evan Chengf49810c2009-06-23 17:48:47 +00001644let neverHasSideEffects = 1 in
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001645def t2MOVr : T2sTwoReg<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVr,
1646 "mov", ".w\t$Rd, $Rm", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001647 let Inst{31-27} = 0b11101;
1648 let Inst{26-25} = 0b01;
1649 let Inst{24-21} = 0b0010;
Johnny Chend68e1192009-12-15 17:24:14 +00001650 let Inst{19-16} = 0b1111; // Rn
1651 let Inst{14-12} = 0b000;
1652 let Inst{7-4} = 0b0000;
1653}
Evan Chengf49810c2009-06-23 17:48:47 +00001654
Evan Cheng5adb66a2009-09-28 09:14:39 +00001655// AddedComplexity to ensure isel tries t2MOVi before t2MOVi16.
Evan Chengc4af4632010-11-17 20:13:28 +00001656let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1,
1657 AddedComplexity = 1 in
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001658def t2MOVi : T2sOneRegImm<(outs rGPR:$Rd), (ins t2_so_imm:$imm), IIC_iMOVi,
1659 "mov", ".w\t$Rd, $imm",
1660 [(set rGPR:$Rd, t2_so_imm:$imm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001661 let Inst{31-27} = 0b11110;
1662 let Inst{25} = 0;
1663 let Inst{24-21} = 0b0010;
Johnny Chend68e1192009-12-15 17:24:14 +00001664 let Inst{19-16} = 0b1111; // Rn
1665 let Inst{15} = 0;
1666}
David Goodwin83b35932009-06-26 16:10:07 +00001667
Jim Grosbach6b8f1e32011-06-27 23:54:06 +00001668def : InstAlias<"mov${s}${p} $Rd, $imm", (t2MOVi rGPR:$Rd, t2_so_imm:$imm,
1669 pred:$p, cc_out:$s)>,
1670 Requires<[IsThumb2]>;
1671
Evan Chengc4af4632010-11-17 20:13:28 +00001672let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Evan Cheng75972122011-01-13 07:58:56 +00001673def t2MOVi16 : T2I<(outs rGPR:$Rd), (ins i32imm_hilo16:$imm), IIC_iMOVi,
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001674 "movw", "\t$Rd, $imm",
1675 [(set rGPR:$Rd, imm0_65535:$imm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001676 let Inst{31-27} = 0b11110;
1677 let Inst{25} = 1;
1678 let Inst{24-21} = 0b0010;
1679 let Inst{20} = 0; // The S bit.
1680 let Inst{15} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00001681
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001682 bits<4> Rd;
1683 bits<16> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +00001684
Jim Grosbach86386922010-12-08 22:10:43 +00001685 let Inst{11-8} = Rd;
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001686 let Inst{19-16} = imm{15-12};
1687 let Inst{26} = imm{11};
1688 let Inst{14-12} = imm{10-8};
1689 let Inst{7-0} = imm{7-0};
Johnny Chend68e1192009-12-15 17:24:14 +00001690}
Evan Chengf49810c2009-06-23 17:48:47 +00001691
Evan Cheng53519f02011-01-21 18:55:51 +00001692def t2MOVi16_ga_pcrel : PseudoInst<(outs rGPR:$Rd),
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001693 (ins i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
1694
1695let Constraints = "$src = $Rd" in {
Evan Cheng75972122011-01-13 07:58:56 +00001696def t2MOVTi16 : T2I<(outs rGPR:$Rd),
1697 (ins rGPR:$src, i32imm_hilo16:$imm), IIC_iMOVi,
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001698 "movt", "\t$Rd, $imm",
1699 [(set rGPR:$Rd,
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001700 (or (and rGPR:$src, 0xffff), lo16AllZero:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001701 let Inst{31-27} = 0b11110;
1702 let Inst{25} = 1;
1703 let Inst{24-21} = 0b0110;
1704 let Inst{20} = 0; // The S bit.
1705 let Inst{15} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00001706
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001707 bits<4> Rd;
1708 bits<16> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +00001709
Jim Grosbach86386922010-12-08 22:10:43 +00001710 let Inst{11-8} = Rd;
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001711 let Inst{19-16} = imm{15-12};
1712 let Inst{26} = imm{11};
1713 let Inst{14-12} = imm{10-8};
1714 let Inst{7-0} = imm{7-0};
Johnny Chend68e1192009-12-15 17:24:14 +00001715}
Anton Korobeynikov52237112009-06-17 18:13:58 +00001716
Evan Cheng53519f02011-01-21 18:55:51 +00001717def t2MOVTi16_ga_pcrel : PseudoInst<(outs rGPR:$Rd),
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001718 (ins rGPR:$src, i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
1719} // Constraints
1720
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001721def : T2Pat<(or rGPR:$src, 0xffff0000), (t2MOVTi16 rGPR:$src, 0xffff)>;
Evan Cheng20956592009-10-21 08:15:52 +00001722
Anton Korobeynikov52237112009-06-17 18:13:58 +00001723//===----------------------------------------------------------------------===//
Evan Chengd27c9fc2009-07-03 01:43:10 +00001724// Extend Instructions.
1725//
1726
1727// Sign extenders
1728
Evan Cheng0e55fd62010-09-30 01:08:25 +00001729defm t2SXTB : T2I_ext_rrot<0b100, "sxtb",
Johnny Chend68e1192009-12-15 17:24:14 +00001730 UnOpFrag<(sext_inreg node:$Src, i8)>>;
Evan Cheng0e55fd62010-09-30 01:08:25 +00001731defm t2SXTH : T2I_ext_rrot<0b000, "sxth",
Johnny Chend68e1192009-12-15 17:24:14 +00001732 UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Cheng0e55fd62010-09-30 01:08:25 +00001733defm t2SXTB16 : T2I_ext_rrot_sxtb16<0b010, "sxtb16">;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001734
Evan Cheng0e55fd62010-09-30 01:08:25 +00001735defm t2SXTAB : T2I_exta_rrot<0b100, "sxtab",
Evan Chengd27c9fc2009-07-03 01:43:10 +00001736 BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Evan Cheng0e55fd62010-09-30 01:08:25 +00001737defm t2SXTAH : T2I_exta_rrot<0b000, "sxtah",
Evan Chengd27c9fc2009-07-03 01:43:10 +00001738 BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Cheng0e55fd62010-09-30 01:08:25 +00001739defm t2SXTAB16 : T2I_exta_rrot_DO<0b010, "sxtab16">;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001740
Johnny Chen93042d12010-03-02 18:14:57 +00001741// TODO: SXT(A){B|H}16 - done for disassembly only
Evan Chengd27c9fc2009-07-03 01:43:10 +00001742
1743// Zero extenders
1744
1745let AddedComplexity = 16 in {
Evan Cheng0e55fd62010-09-30 01:08:25 +00001746defm t2UXTB : T2I_ext_rrot<0b101, "uxtb",
Johnny Chend68e1192009-12-15 17:24:14 +00001747 UnOpFrag<(and node:$Src, 0x000000FF)>>;
Evan Cheng0e55fd62010-09-30 01:08:25 +00001748defm t2UXTH : T2I_ext_rrot<0b001, "uxth",
Johnny Chend68e1192009-12-15 17:24:14 +00001749 UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
Evan Cheng0e55fd62010-09-30 01:08:25 +00001750defm t2UXTB16 : T2I_ext_rrot_uxtb16<0b011, "uxtb16",
Johnny Chend68e1192009-12-15 17:24:14 +00001751 UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001752
Jim Grosbach79464942010-07-28 23:17:45 +00001753// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
1754// The transformation should probably be done as a combiner action
1755// instead so we can include a check for masking back in the upper
1756// eight bits of the source into the lower eight bits of the result.
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001757//def : T2Pat<(and (shl rGPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbach9729d2e2010-11-01 15:59:52 +00001758// (t2UXTB16r_rot rGPR:$Src, 24)>,
1759// Requires<[HasT2ExtractPack, IsThumb2]>;
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001760def : T2Pat<(and (srl rGPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbach9729d2e2010-11-01 15:59:52 +00001761 (t2UXTB16r_rot rGPR:$Src, 8)>,
1762 Requires<[HasT2ExtractPack, IsThumb2]>;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001763
Evan Cheng0e55fd62010-09-30 01:08:25 +00001764defm t2UXTAB : T2I_exta_rrot<0b101, "uxtab",
Jim Grosbach6935efc2009-11-24 00:20:27 +00001765 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Evan Cheng0e55fd62010-09-30 01:08:25 +00001766defm t2UXTAH : T2I_exta_rrot<0b001, "uxtah",
Jim Grosbach6935efc2009-11-24 00:20:27 +00001767 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Evan Cheng0e55fd62010-09-30 01:08:25 +00001768defm t2UXTAB16 : T2I_exta_rrot_DO<0b011, "uxtab16">;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001769}
1770
1771//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001772// Arithmetic Instructions.
1773//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001774
Johnny Chend68e1192009-12-15 17:24:14 +00001775defm t2ADD : T2I_bin_ii12rs<0b000, "add",
1776 BinOpFrag<(add node:$LHS, node:$RHS)>, 1>;
1777defm t2SUB : T2I_bin_ii12rs<0b101, "sub",
1778 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Anton Korobeynikov52237112009-06-17 18:13:58 +00001779
Evan Chengf49810c2009-06-23 17:48:47 +00001780// ADD and SUB with 's' bit set. No 12-bit immediate (T4) variants.
Johnny Chend68e1192009-12-15 17:24:14 +00001781defm t2ADDS : T2I_bin_s_irs <0b1000, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001782 IIC_iALUi, IIC_iALUr, IIC_iALUsi,
Johnny Chend68e1192009-12-15 17:24:14 +00001783 BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>;
1784defm t2SUBS : T2I_bin_s_irs <0b1101, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001785 IIC_iALUi, IIC_iALUr, IIC_iALUsi,
Johnny Chend68e1192009-12-15 17:24:14 +00001786 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Anton Korobeynikov52237112009-06-17 18:13:58 +00001787
Johnny Chend68e1192009-12-15 17:24:14 +00001788defm t2ADC : T2I_adde_sube_irs<0b1010, "adc",
Jim Grosbach39be8fc2010-02-16 20:42:29 +00001789 BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>, 1>;
Johnny Chend68e1192009-12-15 17:24:14 +00001790defm t2SBC : T2I_adde_sube_irs<0b1011, "sbc",
Jim Grosbach39be8fc2010-02-16 20:42:29 +00001791 BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>>;
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00001792defm t2ADCS : T2I_adde_sube_s_irs<BinOpFrag<(adde_live_carry node:$LHS,
1793 node:$RHS)>, 1>;
1794defm t2SBCS : T2I_adde_sube_s_irs<BinOpFrag<(sube_live_carry node:$LHS,
1795 node:$RHS)>>;
Evan Chengf49810c2009-06-23 17:48:47 +00001796
David Goodwin752aa7d2009-07-27 16:39:05 +00001797// RSB
Bob Wilson20d8e4e2010-08-13 23:24:25 +00001798defm t2RSB : T2I_rbin_irs <0b1110, "rsb",
Johnny Chend68e1192009-12-15 17:24:14 +00001799 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
1800defm t2RSBS : T2I_rbin_s_is <0b1110, "rsb",
1801 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Chengf49810c2009-06-23 17:48:47 +00001802
1803// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00001804// The assume-no-carry-in form uses the negation of the input since add/sub
1805// assume opposite meanings of the carry flag (i.e., carry == !borrow).
1806// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
1807// details.
1808// The AddedComplexity preferences the first variant over the others since
1809// it can be shrunk to a 16-bit wide encoding, while the others cannot.
Evan Chengfa2ea1a2009-08-04 01:41:15 +00001810let AddedComplexity = 1 in
Jim Grosbach502e0aa2010-07-14 17:45:16 +00001811def : T2Pat<(add GPR:$src, imm0_255_neg:$imm),
1812 (t2SUBri GPR:$src, imm0_255_neg:$imm)>;
1813def : T2Pat<(add GPR:$src, t2_so_imm_neg:$imm),
1814 (t2SUBri GPR:$src, t2_so_imm_neg:$imm)>;
1815def : T2Pat<(add GPR:$src, imm0_4095_neg:$imm),
1816 (t2SUBri12 GPR:$src, imm0_4095_neg:$imm)>;
1817let AddedComplexity = 1 in
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001818def : T2Pat<(addc rGPR:$src, imm0_255_neg:$imm),
1819 (t2SUBSri rGPR:$src, imm0_255_neg:$imm)>;
1820def : T2Pat<(addc rGPR:$src, t2_so_imm_neg:$imm),
1821 (t2SUBSri rGPR:$src, t2_so_imm_neg:$imm)>;
Jim Grosbach502e0aa2010-07-14 17:45:16 +00001822// The with-carry-in form matches bitwise not instead of the negation.
1823// Effectively, the inverse interpretation of the carry flag already accounts
1824// for part of the negation.
1825let AddedComplexity = 1 in
Andrew Trick1c3af772011-04-23 03:55:32 +00001826def : T2Pat<(adde_dead_carry rGPR:$src, imm0_255_not:$imm),
1827 (t2SBCri rGPR:$src, imm0_255_not:$imm)>;
1828def : T2Pat<(adde_dead_carry rGPR:$src, t2_so_imm_not:$imm),
1829 (t2SBCri rGPR:$src, t2_so_imm_not:$imm)>;
1830let AddedComplexity = 1 in
1831def : T2Pat<(adde_live_carry rGPR:$src, imm0_255_not:$imm),
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001832 (t2SBCSri rGPR:$src, imm0_255_not:$imm)>;
Andrew Trick1c3af772011-04-23 03:55:32 +00001833def : T2Pat<(adde_live_carry rGPR:$src, t2_so_imm_not:$imm),
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001834 (t2SBCSri rGPR:$src, t2_so_imm_not:$imm)>;
Anton Korobeynikov52237112009-06-17 18:13:58 +00001835
Johnny Chen93042d12010-03-02 18:14:57 +00001836// Select Bytes -- for disassembly only
1837
Owen Andersonc7373f82010-11-30 20:00:01 +00001838def t2SEL : T2ThreeReg<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
1839 NoItinerary, "sel", "\t$Rd, $Rn, $Rm", []> {
Johnny Chen93042d12010-03-02 18:14:57 +00001840 let Inst{31-27} = 0b11111;
1841 let Inst{26-24} = 0b010;
1842 let Inst{23} = 0b1;
1843 let Inst{22-20} = 0b010;
1844 let Inst{15-12} = 0b1111;
1845 let Inst{7} = 0b1;
1846 let Inst{6-4} = 0b000;
1847}
1848
Johnny Chenadc77332010-02-26 22:04:29 +00001849// A6.3.13, A6.3.14, A6.3.15 Parallel addition and subtraction (signed/unsigned)
1850// And Miscellaneous operations -- for disassembly only
Nate Begeman692433b2010-07-29 17:56:55 +00001851class T2I_pam<bits<3> op22_20, bits<4> op7_4, string opc,
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00001852 list<dag> pat = [/* For disassembly only; pattern left blank */],
1853 dag iops = (ins rGPR:$Rn, rGPR:$Rm),
1854 string asm = "\t$Rd, $Rn, $Rm">
1855 : T2I<(outs rGPR:$Rd), iops, NoItinerary, opc, asm, pat> {
Johnny Chenadc77332010-02-26 22:04:29 +00001856 let Inst{31-27} = 0b11111;
1857 let Inst{26-23} = 0b0101;
1858 let Inst{22-20} = op22_20;
1859 let Inst{15-12} = 0b1111;
1860 let Inst{7-4} = op7_4;
Jim Grosbach7a088642010-11-19 17:11:02 +00001861
Owen Anderson46c478e2010-11-17 19:57:38 +00001862 bits<4> Rd;
1863 bits<4> Rn;
1864 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +00001865
Jim Grosbach86386922010-12-08 22:10:43 +00001866 let Inst{11-8} = Rd;
1867 let Inst{19-16} = Rn;
1868 let Inst{3-0} = Rm;
Johnny Chenadc77332010-02-26 22:04:29 +00001869}
1870
1871// Saturating add/subtract -- for disassembly only
1872
Nate Begeman692433b2010-07-29 17:56:55 +00001873def t2QADD : T2I_pam<0b000, 0b1000, "qadd",
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00001874 [(set rGPR:$Rd, (int_arm_qadd rGPR:$Rn, rGPR:$Rm))],
1875 (ins rGPR:$Rm, rGPR:$Rn), "\t$Rd, $Rm, $Rn">;
Johnny Chenadc77332010-02-26 22:04:29 +00001876def t2QADD16 : T2I_pam<0b001, 0b0001, "qadd16">;
1877def t2QADD8 : T2I_pam<0b000, 0b0001, "qadd8">;
1878def t2QASX : T2I_pam<0b010, 0b0001, "qasx">;
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00001879def t2QDADD : T2I_pam<0b000, 0b1001, "qdadd", [],
1880 (ins rGPR:$Rm, rGPR:$Rn), "\t$Rd, $Rm, $Rn">;
1881def t2QDSUB : T2I_pam<0b000, 0b1011, "qdsub", [],
1882 (ins rGPR:$Rm, rGPR:$Rn), "\t$Rd, $Rm, $Rn">;
Johnny Chenadc77332010-02-26 22:04:29 +00001883def t2QSAX : T2I_pam<0b110, 0b0001, "qsax">;
Nate Begeman692433b2010-07-29 17:56:55 +00001884def t2QSUB : T2I_pam<0b000, 0b1010, "qsub",
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00001885 [(set rGPR:$Rd, (int_arm_qsub rGPR:$Rn, rGPR:$Rm))],
1886 (ins rGPR:$Rm, rGPR:$Rn), "\t$Rd, $Rm, $Rn">;
Johnny Chenadc77332010-02-26 22:04:29 +00001887def t2QSUB16 : T2I_pam<0b101, 0b0001, "qsub16">;
1888def t2QSUB8 : T2I_pam<0b100, 0b0001, "qsub8">;
1889def t2UQADD16 : T2I_pam<0b001, 0b0101, "uqadd16">;
1890def t2UQADD8 : T2I_pam<0b000, 0b0101, "uqadd8">;
1891def t2UQASX : T2I_pam<0b010, 0b0101, "uqasx">;
1892def t2UQSAX : T2I_pam<0b110, 0b0101, "uqsax">;
1893def t2UQSUB16 : T2I_pam<0b101, 0b0101, "uqsub16">;
1894def t2UQSUB8 : T2I_pam<0b100, 0b0101, "uqsub8">;
1895
1896// Signed/Unsigned add/subtract -- for disassembly only
1897
1898def t2SASX : T2I_pam<0b010, 0b0000, "sasx">;
1899def t2SADD16 : T2I_pam<0b001, 0b0000, "sadd16">;
1900def t2SADD8 : T2I_pam<0b000, 0b0000, "sadd8">;
1901def t2SSAX : T2I_pam<0b110, 0b0000, "ssax">;
1902def t2SSUB16 : T2I_pam<0b101, 0b0000, "ssub16">;
1903def t2SSUB8 : T2I_pam<0b100, 0b0000, "ssub8">;
1904def t2UASX : T2I_pam<0b010, 0b0100, "uasx">;
1905def t2UADD16 : T2I_pam<0b001, 0b0100, "uadd16">;
1906def t2UADD8 : T2I_pam<0b000, 0b0100, "uadd8">;
1907def t2USAX : T2I_pam<0b110, 0b0100, "usax">;
1908def t2USUB16 : T2I_pam<0b101, 0b0100, "usub16">;
1909def t2USUB8 : T2I_pam<0b100, 0b0100, "usub8">;
1910
1911// Signed/Unsigned halving add/subtract -- for disassembly only
1912
1913def t2SHASX : T2I_pam<0b010, 0b0010, "shasx">;
1914def t2SHADD16 : T2I_pam<0b001, 0b0010, "shadd16">;
1915def t2SHADD8 : T2I_pam<0b000, 0b0010, "shadd8">;
1916def t2SHSAX : T2I_pam<0b110, 0b0010, "shsax">;
1917def t2SHSUB16 : T2I_pam<0b101, 0b0010, "shsub16">;
1918def t2SHSUB8 : T2I_pam<0b100, 0b0010, "shsub8">;
1919def t2UHASX : T2I_pam<0b010, 0b0110, "uhasx">;
1920def t2UHADD16 : T2I_pam<0b001, 0b0110, "uhadd16">;
1921def t2UHADD8 : T2I_pam<0b000, 0b0110, "uhadd8">;
1922def t2UHSAX : T2I_pam<0b110, 0b0110, "uhsax">;
1923def t2UHSUB16 : T2I_pam<0b101, 0b0110, "uhsub16">;
1924def t2UHSUB8 : T2I_pam<0b100, 0b0110, "uhsub8">;
1925
Owen Anderson821752e2010-11-18 20:32:18 +00001926// Helper class for disassembly only
1927// A6.3.16 & A6.3.17
1928// T2Imac - Thumb2 multiply [accumulate, and absolute difference] instructions.
1929class T2ThreeReg_mac<bit long, bits<3> op22_20, bits<4> op7_4, dag oops,
1930 dag iops, InstrItinClass itin, string opc, string asm, list<dag> pattern>
1931 : T2ThreeReg<oops, iops, itin, opc, asm, pattern> {
1932 let Inst{31-27} = 0b11111;
1933 let Inst{26-24} = 0b011;
1934 let Inst{23} = long;
1935 let Inst{22-20} = op22_20;
1936 let Inst{7-4} = op7_4;
1937}
1938
1939class T2FourReg_mac<bit long, bits<3> op22_20, bits<4> op7_4, dag oops,
1940 dag iops, InstrItinClass itin, string opc, string asm, list<dag> pattern>
1941 : T2FourReg<oops, iops, itin, opc, asm, pattern> {
1942 let Inst{31-27} = 0b11111;
1943 let Inst{26-24} = 0b011;
1944 let Inst{23} = long;
1945 let Inst{22-20} = op22_20;
1946 let Inst{7-4} = op7_4;
1947}
1948
Johnny Chenadc77332010-02-26 22:04:29 +00001949// Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only
1950
Owen Anderson821752e2010-11-18 20:32:18 +00001951def t2USAD8 : T2ThreeReg_mac<0, 0b111, 0b0000, (outs rGPR:$Rd),
1952 (ins rGPR:$Rn, rGPR:$Rm),
1953 NoItinerary, "usad8", "\t$Rd, $Rn, $Rm", []> {
Johnny Chenadc77332010-02-26 22:04:29 +00001954 let Inst{15-12} = 0b1111;
1955}
Owen Anderson821752e2010-11-18 20:32:18 +00001956def t2USADA8 : T2FourReg_mac<0, 0b111, 0b0000, (outs rGPR:$Rd),
Jim Grosbach7a088642010-11-19 17:11:02 +00001957 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), NoItinerary,
Owen Anderson821752e2010-11-18 20:32:18 +00001958 "usada8", "\t$Rd, $Rn, $Rm, $Ra", []>;
Johnny Chenadc77332010-02-26 22:04:29 +00001959
1960// Signed/Unsigned saturate -- for disassembly only
1961
Owen Anderson46c478e2010-11-17 19:57:38 +00001962class T2SatI<dag oops, dag iops, InstrItinClass itin,
1963 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +00001964 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson46c478e2010-11-17 19:57:38 +00001965 bits<4> Rd;
1966 bits<4> Rn;
1967 bits<5> sat_imm;
1968 bits<7> sh;
Jim Grosbach7a088642010-11-19 17:11:02 +00001969
Jim Grosbach86386922010-12-08 22:10:43 +00001970 let Inst{11-8} = Rd;
1971 let Inst{19-16} = Rn;
Owen Anderson46c478e2010-11-17 19:57:38 +00001972 let Inst{4-0} = sat_imm{4-0};
1973 let Inst{21} = sh{6};
1974 let Inst{14-12} = sh{4-2};
1975 let Inst{7-6} = sh{1-0};
1976}
1977
Owen Andersonc7373f82010-11-30 20:00:01 +00001978def t2SSAT: T2SatI<
Bruno Cardoso Lopes895c1e22011-05-31 03:33:27 +00001979 (outs rGPR:$Rd), (ins ssat_imm:$sat_imm, rGPR:$Rn, shift_imm:$sh),
1980 NoItinerary, "ssat", "\t$Rd, $sat_imm, $Rn$sh",
1981 [/* For disassembly only; pattern left blank */]> {
Johnny Chenadc77332010-02-26 22:04:29 +00001982 let Inst{31-27} = 0b11110;
1983 let Inst{25-22} = 0b1100;
1984 let Inst{20} = 0;
1985 let Inst{15} = 0;
Johnny Chenadc77332010-02-26 22:04:29 +00001986}
1987
Owen Andersonc7373f82010-11-30 20:00:01 +00001988def t2SSAT16: T2SatI<
Bruno Cardoso Lopes895c1e22011-05-31 03:33:27 +00001989 (outs rGPR:$Rd), (ins ssat_imm:$sat_imm, rGPR:$Rn), NoItinerary,
1990 "ssat16", "\t$Rd, $sat_imm, $Rn",
1991 [/* For disassembly only; pattern left blank */]> {
Johnny Chenadc77332010-02-26 22:04:29 +00001992 let Inst{31-27} = 0b11110;
1993 let Inst{25-22} = 0b1100;
1994 let Inst{20} = 0;
1995 let Inst{15} = 0;
1996 let Inst{21} = 1; // sh = '1'
1997 let Inst{14-12} = 0b000; // imm3 = '000'
1998 let Inst{7-6} = 0b00; // imm2 = '00'
1999}
2000
Owen Andersonc7373f82010-11-30 20:00:01 +00002001def t2USAT: T2SatI<
2002 (outs rGPR:$Rd), (ins i32imm:$sat_imm, rGPR:$Rn, shift_imm:$sh),
2003 NoItinerary, "usat", "\t$Rd, $sat_imm, $Rn$sh",
Bob Wilson38aa2872010-08-13 21:48:10 +00002004 [/* For disassembly only; pattern left blank */]> {
Johnny Chenadc77332010-02-26 22:04:29 +00002005 let Inst{31-27} = 0b11110;
2006 let Inst{25-22} = 0b1110;
2007 let Inst{20} = 0;
2008 let Inst{15} = 0;
Johnny Chenadc77332010-02-26 22:04:29 +00002009}
2010
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00002011def t2USAT16: T2SatI<(outs rGPR:$dst), (ins i32imm:$sat_imm, rGPR:$Rn),
2012 NoItinerary,
2013 "usat16", "\t$dst, $sat_imm, $Rn",
2014 [/* For disassembly only; pattern left blank */]> {
Johnny Chenadc77332010-02-26 22:04:29 +00002015 let Inst{31-27} = 0b11110;
2016 let Inst{25-22} = 0b1110;
2017 let Inst{20} = 0;
2018 let Inst{15} = 0;
2019 let Inst{21} = 1; // sh = '1'
2020 let Inst{14-12} = 0b000; // imm3 = '000'
2021 let Inst{7-6} = 0b00; // imm2 = '00'
2022}
Anton Korobeynikov52237112009-06-17 18:13:58 +00002023
Bob Wilson38aa2872010-08-13 21:48:10 +00002024def : T2Pat<(int_arm_ssat GPR:$a, imm:$pos), (t2SSAT imm:$pos, GPR:$a, 0)>;
2025def : T2Pat<(int_arm_usat GPR:$a, imm:$pos), (t2USAT imm:$pos, GPR:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00002026
Evan Chengf49810c2009-06-23 17:48:47 +00002027//===----------------------------------------------------------------------===//
Evan Chenga67efd12009-06-23 19:39:13 +00002028// Shift and rotate Instructions.
2029//
2030
Johnny Chend68e1192009-12-15 17:24:14 +00002031defm t2LSL : T2I_sh_ir<0b00, "lsl", BinOpFrag<(shl node:$LHS, node:$RHS)>>;
2032defm t2LSR : T2I_sh_ir<0b01, "lsr", BinOpFrag<(srl node:$LHS, node:$RHS)>>;
2033defm t2ASR : T2I_sh_ir<0b10, "asr", BinOpFrag<(sra node:$LHS, node:$RHS)>>;
2034defm t2ROR : T2I_sh_ir<0b11, "ror", BinOpFrag<(rotr node:$LHS, node:$RHS)>>;
Evan Chenga67efd12009-06-23 19:39:13 +00002035
Andrew Trickd49ffe82011-04-29 14:18:15 +00002036// (rotr x, (and y, 0x...1f)) ==> (ROR x, y)
2037def : Pat<(rotr rGPR:$lhs, (and rGPR:$rhs, lo5AllOne)),
2038 (t2RORrr rGPR:$lhs, rGPR:$rhs)>;
2039
David Goodwinca01a8d2009-09-01 18:32:09 +00002040let Uses = [CPSR] in {
Owen Anderson46c478e2010-11-17 19:57:38 +00002041def t2RRX : T2sTwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iMOVsi,
2042 "rrx", "\t$Rd, $Rm",
2043 [(set rGPR:$Rd, (ARMrrx rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002044 let Inst{31-27} = 0b11101;
2045 let Inst{26-25} = 0b01;
2046 let Inst{24-21} = 0b0010;
Johnny Chend68e1192009-12-15 17:24:14 +00002047 let Inst{19-16} = 0b1111; // Rn
2048 let Inst{14-12} = 0b000;
2049 let Inst{7-4} = 0b0011;
2050}
David Goodwinca01a8d2009-09-01 18:32:09 +00002051}
Evan Chenga67efd12009-06-23 19:39:13 +00002052
Daniel Dunbar8d66b782011-01-10 15:26:39 +00002053let isCodeGenOnly = 1, Defs = [CPSR] in {
Owen Andersonbb6315d2010-11-15 19:58:36 +00002054def t2MOVsrl_flag : T2TwoRegShiftImm<
2055 (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iMOVsi,
2056 "lsrs", ".w\t$Rd, $Rm, #1",
2057 [(set rGPR:$Rd, (ARMsrl_flag rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002058 let Inst{31-27} = 0b11101;
2059 let Inst{26-25} = 0b01;
2060 let Inst{24-21} = 0b0010;
2061 let Inst{20} = 1; // The S bit.
2062 let Inst{19-16} = 0b1111; // Rn
2063 let Inst{5-4} = 0b01; // Shift type.
2064 // Shift amount = Inst{14-12:7-6} = 1.
2065 let Inst{14-12} = 0b000;
2066 let Inst{7-6} = 0b01;
2067}
Owen Andersonbb6315d2010-11-15 19:58:36 +00002068def t2MOVsra_flag : T2TwoRegShiftImm<
2069 (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iMOVsi,
2070 "asrs", ".w\t$Rd, $Rm, #1",
2071 [(set rGPR:$Rd, (ARMsra_flag rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002072 let Inst{31-27} = 0b11101;
2073 let Inst{26-25} = 0b01;
2074 let Inst{24-21} = 0b0010;
2075 let Inst{20} = 1; // The S bit.
2076 let Inst{19-16} = 0b1111; // Rn
2077 let Inst{5-4} = 0b10; // Shift type.
2078 // Shift amount = Inst{14-12:7-6} = 1.
2079 let Inst{14-12} = 0b000;
2080 let Inst{7-6} = 0b01;
2081}
David Goodwin3583df72009-07-28 17:06:49 +00002082}
2083
Evan Chenga67efd12009-06-23 19:39:13 +00002084//===----------------------------------------------------------------------===//
Evan Chengf49810c2009-06-23 17:48:47 +00002085// Bitwise Instructions.
2086//
Anton Korobeynikov52237112009-06-17 18:13:58 +00002087
Johnny Chend68e1192009-12-15 17:24:14 +00002088defm t2AND : T2I_bin_w_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002089 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Jim Grosbachadf73662011-06-28 00:19:13 +00002090 BinOpFrag<(and node:$LHS, node:$RHS)>, "t2AND", 1>;
Johnny Chend68e1192009-12-15 17:24:14 +00002091defm t2ORR : T2I_bin_w_irs<0b0010, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002092 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Jim Grosbachadf73662011-06-28 00:19:13 +00002093 BinOpFrag<(or node:$LHS, node:$RHS)>, "t2ORR", 1>;
Johnny Chend68e1192009-12-15 17:24:14 +00002094defm t2EOR : T2I_bin_w_irs<0b0100, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002095 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Jim Grosbachadf73662011-06-28 00:19:13 +00002096 BinOpFrag<(xor node:$LHS, node:$RHS)>, "t2EOR", 1>;
Evan Chengf49810c2009-06-23 17:48:47 +00002097
Johnny Chend68e1192009-12-15 17:24:14 +00002098defm t2BIC : T2I_bin_w_irs<0b0001, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002099 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Jim Grosbachadf73662011-06-28 00:19:13 +00002100 BinOpFrag<(and node:$LHS, (not node:$RHS))>,
2101 "t2BIC">;
Evan Chengf49810c2009-06-23 17:48:47 +00002102
Owen Anderson2f7aed32010-11-17 22:16:31 +00002103class T2BitFI<dag oops, dag iops, InstrItinClass itin,
2104 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +00002105 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson2f7aed32010-11-17 22:16:31 +00002106 bits<4> Rd;
2107 bits<5> msb;
2108 bits<5> lsb;
Jim Grosbach7a088642010-11-19 17:11:02 +00002109
Jim Grosbach86386922010-12-08 22:10:43 +00002110 let Inst{11-8} = Rd;
Owen Anderson2f7aed32010-11-17 22:16:31 +00002111 let Inst{4-0} = msb{4-0};
2112 let Inst{14-12} = lsb{4-2};
2113 let Inst{7-6} = lsb{1-0};
2114}
2115
2116class T2TwoRegBitFI<dag oops, dag iops, InstrItinClass itin,
2117 string opc, string asm, list<dag> pattern>
2118 : T2BitFI<oops, iops, itin, opc, asm, pattern> {
2119 bits<4> Rn;
Jim Grosbach7a088642010-11-19 17:11:02 +00002120
Jim Grosbach86386922010-12-08 22:10:43 +00002121 let Inst{19-16} = Rn;
Owen Anderson2f7aed32010-11-17 22:16:31 +00002122}
2123
2124let Constraints = "$src = $Rd" in
2125def t2BFC : T2BitFI<(outs rGPR:$Rd), (ins rGPR:$src, bf_inv_mask_imm:$imm),
2126 IIC_iUNAsi, "bfc", "\t$Rd, $imm",
2127 [(set rGPR:$Rd, (and rGPR:$src, bf_inv_mask_imm:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002128 let Inst{31-27} = 0b11110;
Johnny Chen3a961222011-04-15 22:52:15 +00002129 let Inst{26} = 0; // should be 0.
Johnny Chend68e1192009-12-15 17:24:14 +00002130 let Inst{25} = 1;
2131 let Inst{24-20} = 0b10110;
2132 let Inst{19-16} = 0b1111; // Rn
2133 let Inst{15} = 0;
Johnny Chen3a961222011-04-15 22:52:15 +00002134 let Inst{5} = 0; // should be 0.
Jim Grosbach7a088642010-11-19 17:11:02 +00002135
Owen Anderson2f7aed32010-11-17 22:16:31 +00002136 bits<10> imm;
2137 let msb{4-0} = imm{9-5};
2138 let lsb{4-0} = imm{4-0};
Johnny Chend68e1192009-12-15 17:24:14 +00002139}
Evan Chengf49810c2009-06-23 17:48:47 +00002140
Owen Anderson2f7aed32010-11-17 22:16:31 +00002141def t2SBFX: T2TwoRegBitFI<
2142 (outs rGPR:$Rd), (ins rGPR:$Rn, imm0_31:$lsb, imm0_31_m1:$msb),
2143 IIC_iUNAsi, "sbfx", "\t$Rd, $Rn, $lsb, $msb", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00002144 let Inst{31-27} = 0b11110;
2145 let Inst{25} = 1;
2146 let Inst{24-20} = 0b10100;
2147 let Inst{15} = 0;
2148}
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002149
Owen Anderson2f7aed32010-11-17 22:16:31 +00002150def t2UBFX: T2TwoRegBitFI<
2151 (outs rGPR:$Rd), (ins rGPR:$Rn, imm0_31:$lsb, imm0_31_m1:$msb),
2152 IIC_iUNAsi, "ubfx", "\t$Rd, $Rn, $lsb, $msb", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00002153 let Inst{31-27} = 0b11110;
2154 let Inst{25} = 1;
2155 let Inst{24-20} = 0b11100;
2156 let Inst{15} = 0;
2157}
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002158
Johnny Chen9474d552010-02-02 19:31:58 +00002159// A8.6.18 BFI - Bitfield insert (Encoding T1)
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002160let Constraints = "$src = $Rd" in {
2161 def t2BFI : T2TwoRegBitFI<(outs rGPR:$Rd),
2162 (ins rGPR:$src, rGPR:$Rn, bf_inv_mask_imm:$imm),
2163 IIC_iBITi, "bfi", "\t$Rd, $Rn, $imm",
2164 [(set rGPR:$Rd, (ARMbfi rGPR:$src, rGPR:$Rn,
2165 bf_inv_mask_imm:$imm))]> {
2166 let Inst{31-27} = 0b11110;
Johnny Chen188ce9c2011-04-15 00:35:08 +00002167 let Inst{26} = 0; // should be 0.
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002168 let Inst{25} = 1;
2169 let Inst{24-20} = 0b10110;
2170 let Inst{15} = 0;
Johnny Chen188ce9c2011-04-15 00:35:08 +00002171 let Inst{5} = 0; // should be 0.
Jim Grosbach7a088642010-11-19 17:11:02 +00002172
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002173 bits<10> imm;
2174 let msb{4-0} = imm{9-5};
2175 let lsb{4-0} = imm{4-0};
2176 }
2177
2178 // GNU as only supports this form of bfi (w/ 4 arguments)
2179 let isAsmParserOnly = 1 in
2180 def t2BFI4p : T2TwoRegBitFI<(outs rGPR:$Rd),
2181 (ins rGPR:$src, rGPR:$Rn, lsb_pos_imm:$lsbit,
2182 width_imm:$width),
2183 IIC_iBITi, "bfi", "\t$Rd, $Rn, $lsbit, $width",
2184 []> {
2185 let Inst{31-27} = 0b11110;
Johnny Chen188ce9c2011-04-15 00:35:08 +00002186 let Inst{26} = 0; // should be 0.
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002187 let Inst{25} = 1;
2188 let Inst{24-20} = 0b10110;
2189 let Inst{15} = 0;
Johnny Chen188ce9c2011-04-15 00:35:08 +00002190 let Inst{5} = 0; // should be 0.
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002191
2192 bits<5> lsbit;
2193 bits<5> width;
2194 let msb{4-0} = width; // Custom encoder => lsb+width-1
2195 let lsb{4-0} = lsbit;
2196 }
Johnny Chen9474d552010-02-02 19:31:58 +00002197}
Evan Chengf49810c2009-06-23 17:48:47 +00002198
Evan Cheng7e1bf302010-09-29 00:27:46 +00002199defm t2ORN : T2I_bin_irs<0b0011, "orn",
2200 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Jim Grosbachadf73662011-06-28 00:19:13 +00002201 BinOpFrag<(or node:$LHS, (not node:$RHS))>,
2202 "t2ORN", 0, "">;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002203
2204// Prefer over of t2EORri ra, rb, -1 because mvn has 16-bit version
2205let AddedComplexity = 1 in
Evan Cheng5d42c562010-09-29 00:49:25 +00002206defm t2MVN : T2I_un_irs <0b0011, "mvn",
Evan Cheng3881cb72010-09-29 22:42:35 +00002207 IIC_iMVNi, IIC_iMVNr, IIC_iMVNsi,
Evan Cheng5d42c562010-09-29 00:49:25 +00002208 UnOpFrag<(not node:$Src)>, 1, 1>;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002209
2210
Jim Grosbachf084a5e2010-07-20 16:07:04 +00002211let AddedComplexity = 1 in
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002212def : T2Pat<(and rGPR:$src, t2_so_imm_not:$imm),
2213 (t2BICri rGPR:$src, t2_so_imm_not:$imm)>;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002214
Evan Cheng25f7cfc2009-08-01 06:13:52 +00002215// FIXME: Disable this pattern on Darwin to workaround an assembler bug.
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002216def : T2Pat<(or rGPR:$src, t2_so_imm_not:$imm),
2217 (t2ORNri rGPR:$src, t2_so_imm_not:$imm)>,
Evan Chengea253b92009-08-12 01:56:42 +00002218 Requires<[IsThumb2]>;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002219
2220def : T2Pat<(t2_so_imm_not:$src),
2221 (t2MVNi t2_so_imm_not:$src)>;
2222
Evan Chengf49810c2009-06-23 17:48:47 +00002223//===----------------------------------------------------------------------===//
2224// Multiply Instructions.
2225//
Evan Cheng8de898a2009-06-26 00:19:44 +00002226let isCommutable = 1 in
Owen Anderson35141a92010-11-18 01:08:42 +00002227def t2MUL: T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL32,
2228 "mul", "\t$Rd, $Rn, $Rm",
2229 [(set rGPR:$Rd, (mul rGPR:$Rn, rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002230 let Inst{31-27} = 0b11111;
2231 let Inst{26-23} = 0b0110;
2232 let Inst{22-20} = 0b000;
2233 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2234 let Inst{7-4} = 0b0000; // Multiply
2235}
Evan Chengf49810c2009-06-23 17:48:47 +00002236
Owen Anderson35141a92010-11-18 01:08:42 +00002237def t2MLA: T2FourReg<
2238 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2239 "mla", "\t$Rd, $Rn, $Rm, $Ra",
2240 [(set rGPR:$Rd, (add (mul rGPR:$Rn, rGPR:$Rm), rGPR:$Ra))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002241 let Inst{31-27} = 0b11111;
2242 let Inst{26-23} = 0b0110;
2243 let Inst{22-20} = 0b000;
Johnny Chend68e1192009-12-15 17:24:14 +00002244 let Inst{7-4} = 0b0000; // Multiply
2245}
Evan Chengf49810c2009-06-23 17:48:47 +00002246
Owen Anderson35141a92010-11-18 01:08:42 +00002247def t2MLS: T2FourReg<
2248 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2249 "mls", "\t$Rd, $Rn, $Rm, $Ra",
2250 [(set rGPR:$Rd, (sub rGPR:$Ra, (mul rGPR:$Rn, rGPR:$Rm)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002251 let Inst{31-27} = 0b11111;
2252 let Inst{26-23} = 0b0110;
2253 let Inst{22-20} = 0b000;
Johnny Chend68e1192009-12-15 17:24:14 +00002254 let Inst{7-4} = 0b0001; // Multiply and Subtract
2255}
Evan Chengf49810c2009-06-23 17:48:47 +00002256
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002257// Extra precision multiplies with low / high results
2258let neverHasSideEffects = 1 in {
2259let isCommutable = 1 in {
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002260def t2SMULL : T2MulLong<0b000, 0b0000,
Owen Anderson35141a92010-11-18 01:08:42 +00002261 (outs rGPR:$Rd, rGPR:$Ra),
2262 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL64,
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002263 "smull", "\t$Rd, $Ra, $Rn, $Rm", []>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002264
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002265def t2UMULL : T2MulLong<0b010, 0b0000,
Jim Grosbach52082042010-12-08 22:29:28 +00002266 (outs rGPR:$RdLo, rGPR:$RdHi),
Owen Anderson35141a92010-11-18 01:08:42 +00002267 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL64,
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002268 "umull", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Johnny Chend68e1192009-12-15 17:24:14 +00002269} // isCommutable
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002270
2271// Multiply + accumulate
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002272def t2SMLAL : T2MulLong<0b100, 0b0000,
2273 (outs rGPR:$RdLo, rGPR:$RdHi),
Owen Anderson35141a92010-11-18 01:08:42 +00002274 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMAC64,
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002275 "smlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002276
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002277def t2UMLAL : T2MulLong<0b110, 0b0000,
2278 (outs rGPR:$RdLo, rGPR:$RdHi),
Owen Anderson35141a92010-11-18 01:08:42 +00002279 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMAC64,
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002280 "umlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002281
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002282def t2UMAAL : T2MulLong<0b110, 0b0110,
2283 (outs rGPR:$RdLo, rGPR:$RdHi),
Owen Anderson35141a92010-11-18 01:08:42 +00002284 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMAC64,
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002285 "umaal", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002286} // neverHasSideEffects
2287
Johnny Chen93042d12010-03-02 18:14:57 +00002288// Rounding variants of the below included for disassembly only
2289
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002290// Most significant word multiply
Owen Anderson821752e2010-11-18 20:32:18 +00002291def t2SMMUL : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL32,
2292 "smmul", "\t$Rd, $Rn, $Rm",
2293 [(set rGPR:$Rd, (mulhs rGPR:$Rn, rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002294 let Inst{31-27} = 0b11111;
2295 let Inst{26-23} = 0b0110;
2296 let Inst{22-20} = 0b101;
2297 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2298 let Inst{7-4} = 0b0000; // No Rounding (Inst{4} = 0)
2299}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002300
Owen Anderson821752e2010-11-18 20:32:18 +00002301def t2SMMULR : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL32,
2302 "smmulr", "\t$Rd, $Rn, $Rm", []> {
Johnny Chen93042d12010-03-02 18:14:57 +00002303 let Inst{31-27} = 0b11111;
2304 let Inst{26-23} = 0b0110;
2305 let Inst{22-20} = 0b101;
2306 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2307 let Inst{7-4} = 0b0001; // Rounding (Inst{4} = 1)
2308}
2309
Owen Anderson821752e2010-11-18 20:32:18 +00002310def t2SMMLA : T2FourReg<
2311 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2312 "smmla", "\t$Rd, $Rn, $Rm, $Ra",
2313 [(set rGPR:$Rd, (add (mulhs rGPR:$Rm, rGPR:$Rn), rGPR:$Ra))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002314 let Inst{31-27} = 0b11111;
2315 let Inst{26-23} = 0b0110;
2316 let Inst{22-20} = 0b101;
Johnny Chend68e1192009-12-15 17:24:14 +00002317 let Inst{7-4} = 0b0000; // No Rounding (Inst{4} = 0)
2318}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002319
Owen Anderson821752e2010-11-18 20:32:18 +00002320def t2SMMLAR: T2FourReg<
2321 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2322 "smmlar", "\t$Rd, $Rn, $Rm, $Ra", []> {
Johnny Chen93042d12010-03-02 18:14:57 +00002323 let Inst{31-27} = 0b11111;
2324 let Inst{26-23} = 0b0110;
2325 let Inst{22-20} = 0b101;
Johnny Chen93042d12010-03-02 18:14:57 +00002326 let Inst{7-4} = 0b0001; // Rounding (Inst{4} = 1)
2327}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002328
Owen Anderson821752e2010-11-18 20:32:18 +00002329def t2SMMLS: T2FourReg<
2330 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2331 "smmls", "\t$Rd, $Rn, $Rm, $Ra",
2332 [(set rGPR:$Rd, (sub rGPR:$Ra, (mulhs rGPR:$Rn, rGPR:$Rm)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002333 let Inst{31-27} = 0b11111;
2334 let Inst{26-23} = 0b0110;
2335 let Inst{22-20} = 0b110;
Johnny Chend68e1192009-12-15 17:24:14 +00002336 let Inst{7-4} = 0b0000; // No Rounding (Inst{4} = 0)
2337}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002338
Owen Anderson821752e2010-11-18 20:32:18 +00002339def t2SMMLSR:T2FourReg<
2340 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2341 "smmlsr", "\t$Rd, $Rn, $Rm, $Ra", []> {
Johnny Chen93042d12010-03-02 18:14:57 +00002342 let Inst{31-27} = 0b11111;
2343 let Inst{26-23} = 0b0110;
2344 let Inst{22-20} = 0b110;
Johnny Chen93042d12010-03-02 18:14:57 +00002345 let Inst{7-4} = 0b0001; // Rounding (Inst{4} = 1)
2346}
2347
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002348multiclass T2I_smul<string opc, PatFrag opnode> {
Owen Anderson821752e2010-11-18 20:32:18 +00002349 def BB : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2350 !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm",
2351 [(set rGPR:$Rd, (opnode (sext_inreg rGPR:$Rn, i16),
2352 (sext_inreg rGPR:$Rm, i16)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002353 let Inst{31-27} = 0b11111;
2354 let Inst{26-23} = 0b0110;
2355 let Inst{22-20} = 0b001;
2356 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2357 let Inst{7-6} = 0b00;
2358 let Inst{5-4} = 0b00;
2359 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002360
Owen Anderson821752e2010-11-18 20:32:18 +00002361 def BT : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2362 !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm",
2363 [(set rGPR:$Rd, (opnode (sext_inreg rGPR:$Rn, i16),
2364 (sra rGPR:$Rm, (i32 16))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002365 let Inst{31-27} = 0b11111;
2366 let Inst{26-23} = 0b0110;
2367 let Inst{22-20} = 0b001;
2368 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2369 let Inst{7-6} = 0b00;
2370 let Inst{5-4} = 0b01;
2371 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002372
Owen Anderson821752e2010-11-18 20:32:18 +00002373 def TB : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2374 !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm",
2375 [(set rGPR:$Rd, (opnode (sra rGPR:$Rn, (i32 16)),
2376 (sext_inreg rGPR:$Rm, i16)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002377 let Inst{31-27} = 0b11111;
2378 let Inst{26-23} = 0b0110;
2379 let Inst{22-20} = 0b001;
2380 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2381 let Inst{7-6} = 0b00;
2382 let Inst{5-4} = 0b10;
2383 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002384
Owen Anderson821752e2010-11-18 20:32:18 +00002385 def TT : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2386 !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm",
2387 [(set rGPR:$Rd, (opnode (sra rGPR:$Rn, (i32 16)),
2388 (sra rGPR:$Rm, (i32 16))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002389 let Inst{31-27} = 0b11111;
2390 let Inst{26-23} = 0b0110;
2391 let Inst{22-20} = 0b001;
2392 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2393 let Inst{7-6} = 0b00;
2394 let Inst{5-4} = 0b11;
2395 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002396
Owen Anderson821752e2010-11-18 20:32:18 +00002397 def WB : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2398 !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm",
2399 [(set rGPR:$Rd, (sra (opnode rGPR:$Rn,
2400 (sext_inreg rGPR:$Rm, i16)), (i32 16)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002401 let Inst{31-27} = 0b11111;
2402 let Inst{26-23} = 0b0110;
2403 let Inst{22-20} = 0b011;
2404 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2405 let Inst{7-6} = 0b00;
2406 let Inst{5-4} = 0b00;
2407 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002408
Owen Anderson821752e2010-11-18 20:32:18 +00002409 def WT : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2410 !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm",
2411 [(set rGPR:$Rd, (sra (opnode rGPR:$Rn,
2412 (sra rGPR:$Rm, (i32 16))), (i32 16)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002413 let Inst{31-27} = 0b11111;
2414 let Inst{26-23} = 0b0110;
2415 let Inst{22-20} = 0b011;
2416 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2417 let Inst{7-6} = 0b00;
2418 let Inst{5-4} = 0b01;
2419 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002420}
2421
2422
2423multiclass T2I_smla<string opc, PatFrag opnode> {
Owen Anderson821752e2010-11-18 20:32:18 +00002424 def BB : T2FourReg<
2425 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2426 !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra",
2427 [(set rGPR:$Rd, (add rGPR:$Ra,
2428 (opnode (sext_inreg rGPR:$Rn, i16),
2429 (sext_inreg rGPR:$Rm, i16))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002430 let Inst{31-27} = 0b11111;
2431 let Inst{26-23} = 0b0110;
2432 let Inst{22-20} = 0b001;
Johnny Chend68e1192009-12-15 17:24:14 +00002433 let Inst{7-6} = 0b00;
2434 let Inst{5-4} = 0b00;
2435 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002436
Owen Anderson821752e2010-11-18 20:32:18 +00002437 def BT : T2FourReg<
2438 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2439 !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra",
2440 [(set rGPR:$Rd, (add rGPR:$Ra, (opnode (sext_inreg rGPR:$Rn, i16),
2441 (sra rGPR:$Rm, (i32 16)))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002442 let Inst{31-27} = 0b11111;
2443 let Inst{26-23} = 0b0110;
2444 let Inst{22-20} = 0b001;
Johnny Chend68e1192009-12-15 17:24:14 +00002445 let Inst{7-6} = 0b00;
2446 let Inst{5-4} = 0b01;
2447 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002448
Owen Anderson821752e2010-11-18 20:32:18 +00002449 def TB : T2FourReg<
2450 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2451 !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra",
2452 [(set rGPR:$Rd, (add rGPR:$Ra, (opnode (sra rGPR:$Rn, (i32 16)),
2453 (sext_inreg rGPR:$Rm, i16))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002454 let Inst{31-27} = 0b11111;
2455 let Inst{26-23} = 0b0110;
2456 let Inst{22-20} = 0b001;
Johnny Chend68e1192009-12-15 17:24:14 +00002457 let Inst{7-6} = 0b00;
2458 let Inst{5-4} = 0b10;
2459 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002460
Owen Anderson821752e2010-11-18 20:32:18 +00002461 def TT : T2FourReg<
2462 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2463 !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra",
2464 [(set rGPR:$Rd, (add rGPR:$Ra, (opnode (sra rGPR:$Rn, (i32 16)),
2465 (sra rGPR:$Rm, (i32 16)))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002466 let Inst{31-27} = 0b11111;
2467 let Inst{26-23} = 0b0110;
2468 let Inst{22-20} = 0b001;
Johnny Chend68e1192009-12-15 17:24:14 +00002469 let Inst{7-6} = 0b00;
2470 let Inst{5-4} = 0b11;
2471 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002472
Owen Anderson821752e2010-11-18 20:32:18 +00002473 def WB : T2FourReg<
2474 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2475 !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra",
2476 [(set rGPR:$Rd, (add rGPR:$Ra, (sra (opnode rGPR:$Rn,
2477 (sext_inreg rGPR:$Rm, i16)), (i32 16))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002478 let Inst{31-27} = 0b11111;
2479 let Inst{26-23} = 0b0110;
2480 let Inst{22-20} = 0b011;
Johnny Chend68e1192009-12-15 17:24:14 +00002481 let Inst{7-6} = 0b00;
2482 let Inst{5-4} = 0b00;
2483 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002484
Owen Anderson821752e2010-11-18 20:32:18 +00002485 def WT : T2FourReg<
2486 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2487 !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra",
2488 [(set rGPR:$Rd, (add rGPR:$Ra, (sra (opnode rGPR:$Rn,
2489 (sra rGPR:$Rm, (i32 16))), (i32 16))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002490 let Inst{31-27} = 0b11111;
2491 let Inst{26-23} = 0b0110;
2492 let Inst{22-20} = 0b011;
Johnny Chend68e1192009-12-15 17:24:14 +00002493 let Inst{7-6} = 0b00;
2494 let Inst{5-4} = 0b01;
2495 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002496}
2497
2498defm t2SMUL : T2I_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2499defm t2SMLA : T2I_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2500
Johnny Chenadc77332010-02-26 22:04:29 +00002501// Halfword multiple accumulate long: SMLAL<x><y> -- for disassembly only
Owen Anderson821752e2010-11-18 20:32:18 +00002502def t2SMLALBB : T2FourReg_mac<1, 0b100, 0b1000, (outs rGPR:$Ra,rGPR:$Rd),
2503 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlalbb", "\t$Ra, $Rd, $Rn, $Rm",
Johnny Chenadc77332010-02-26 22:04:29 +00002504 [/* For disassembly only; pattern left blank */]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002505def t2SMLALBT : T2FourReg_mac<1, 0b100, 0b1001, (outs rGPR:$Ra,rGPR:$Rd),
2506 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlalbt", "\t$Ra, $Rd, $Rn, $Rm",
Johnny Chenadc77332010-02-26 22:04:29 +00002507 [/* For disassembly only; pattern left blank */]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002508def t2SMLALTB : T2FourReg_mac<1, 0b100, 0b1010, (outs rGPR:$Ra,rGPR:$Rd),
2509 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlaltb", "\t$Ra, $Rd, $Rn, $Rm",
Johnny Chenadc77332010-02-26 22:04:29 +00002510 [/* For disassembly only; pattern left blank */]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002511def t2SMLALTT : T2FourReg_mac<1, 0b100, 0b1011, (outs rGPR:$Ra,rGPR:$Rd),
2512 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlaltt", "\t$Ra, $Rd, $Rn, $Rm",
Johnny Chenadc77332010-02-26 22:04:29 +00002513 [/* For disassembly only; pattern left blank */]>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002514
Johnny Chenadc77332010-02-26 22:04:29 +00002515// Dual halfword multiple: SMUAD, SMUSD, SMLAD, SMLSD, SMLALD, SMLSLD
2516// These are for disassembly only.
Jim Grosbach7a088642010-11-19 17:11:02 +00002517
Owen Anderson821752e2010-11-18 20:32:18 +00002518def t2SMUAD: T2ThreeReg_mac<
2519 0, 0b010, 0b0000, (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm),
2520 IIC_iMAC32, "smuad", "\t$Rd, $Rn, $Rm", []> {
Johnny Chenadc77332010-02-26 22:04:29 +00002521 let Inst{15-12} = 0b1111;
2522}
Owen Anderson821752e2010-11-18 20:32:18 +00002523def t2SMUADX:T2ThreeReg_mac<
2524 0, 0b010, 0b0001, (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm),
2525 IIC_iMAC32, "smuadx", "\t$Rd, $Rn, $Rm", []> {
Johnny Chenadc77332010-02-26 22:04:29 +00002526 let Inst{15-12} = 0b1111;
2527}
Owen Anderson821752e2010-11-18 20:32:18 +00002528def t2SMUSD: T2ThreeReg_mac<
2529 0, 0b100, 0b0000, (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm),
2530 IIC_iMAC32, "smusd", "\t$Rd, $Rn, $Rm", []> {
Johnny Chenadc77332010-02-26 22:04:29 +00002531 let Inst{15-12} = 0b1111;
2532}
Owen Anderson821752e2010-11-18 20:32:18 +00002533def t2SMUSDX:T2ThreeReg_mac<
2534 0, 0b100, 0b0001, (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm),
2535 IIC_iMAC32, "smusdx", "\t$Rd, $Rn, $Rm", []> {
Johnny Chenadc77332010-02-26 22:04:29 +00002536 let Inst{15-12} = 0b1111;
2537}
Owen Anderson821752e2010-11-18 20:32:18 +00002538def t2SMLAD : T2ThreeReg_mac<
2539 0, 0b010, 0b0000, (outs rGPR:$Rd),
2540 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, "smlad",
2541 "\t$Rd, $Rn, $Rm, $Ra", []>;
2542def t2SMLADX : T2FourReg_mac<
2543 0, 0b010, 0b0001, (outs rGPR:$Rd),
2544 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, "smladx",
2545 "\t$Rd, $Rn, $Rm, $Ra", []>;
2546def t2SMLSD : T2FourReg_mac<0, 0b100, 0b0000, (outs rGPR:$Rd),
2547 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, "smlsd",
2548 "\t$Rd, $Rn, $Rm, $Ra", []>;
2549def t2SMLSDX : T2FourReg_mac<0, 0b100, 0b0001, (outs rGPR:$Rd),
2550 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, "smlsdx",
2551 "\t$Rd, $Rn, $Rm, $Ra", []>;
2552def t2SMLALD : T2FourReg_mac<1, 0b100, 0b1100, (outs rGPR:$Ra,rGPR:$Rd),
2553 (ins rGPR:$Rm, rGPR:$Rn), IIC_iMAC64, "smlald",
2554 "\t$Ra, $Rd, $Rm, $Rn", []>;
2555def t2SMLALDX : T2FourReg_mac<1, 0b100, 0b1101, (outs rGPR:$Ra,rGPR:$Rd),
2556 (ins rGPR:$Rm,rGPR:$Rn), IIC_iMAC64, "smlaldx",
2557 "\t$Ra, $Rd, $Rm, $Rn", []>;
2558def t2SMLSLD : T2FourReg_mac<1, 0b101, 0b1100, (outs rGPR:$Ra,rGPR:$Rd),
2559 (ins rGPR:$Rm,rGPR:$Rn), IIC_iMAC64, "smlsld",
2560 "\t$Ra, $Rd, $Rm, $Rn", []>;
2561def t2SMLSLDX : T2FourReg_mac<1, 0b101, 0b1101, (outs rGPR:$Ra,rGPR:$Rd),
2562 (ins rGPR:$Rm,rGPR:$Rn), IIC_iMAC64, "smlsldx",
2563 "\t$Ra, $Rd, $Rm, $Rn", []>;
Evan Chengf49810c2009-06-23 17:48:47 +00002564
2565//===----------------------------------------------------------------------===//
Evan Cheng734f63b2011-06-21 19:00:54 +00002566// Division Instructions.
2567// Signed and unsigned division on v7-M
2568//
2569def t2SDIV : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUi,
2570 "sdiv", "\t$Rd, $Rn, $Rm",
2571 [(set rGPR:$Rd, (sdiv rGPR:$Rn, rGPR:$Rm))]>,
2572 Requires<[HasDivide, IsThumb2]> {
2573 let Inst{31-27} = 0b11111;
2574 let Inst{26-21} = 0b011100;
2575 let Inst{20} = 0b1;
2576 let Inst{15-12} = 0b1111;
2577 let Inst{7-4} = 0b1111;
2578}
2579
2580def t2UDIV : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUi,
2581 "udiv", "\t$Rd, $Rn, $Rm",
2582 [(set rGPR:$Rd, (udiv rGPR:$Rn, rGPR:$Rm))]>,
2583 Requires<[HasDivide, IsThumb2]> {
2584 let Inst{31-27} = 0b11111;
2585 let Inst{26-21} = 0b011101;
2586 let Inst{20} = 0b1;
2587 let Inst{15-12} = 0b1111;
2588 let Inst{7-4} = 0b1111;
2589}
2590
2591//===----------------------------------------------------------------------===//
Evan Chengf49810c2009-06-23 17:48:47 +00002592// Misc. Arithmetic Instructions.
2593//
2594
Jim Grosbach80dc1162010-02-16 21:23:02 +00002595class T2I_misc<bits<2> op1, bits<2> op2, dag oops, dag iops,
2596 InstrItinClass itin, string opc, string asm, list<dag> pattern>
Owen Anderson612fb5b2010-11-18 21:15:19 +00002597 : T2ThreeReg<oops, iops, itin, opc, asm, pattern> {
Johnny Chend68e1192009-12-15 17:24:14 +00002598 let Inst{31-27} = 0b11111;
2599 let Inst{26-22} = 0b01010;
2600 let Inst{21-20} = op1;
2601 let Inst{15-12} = 0b1111;
2602 let Inst{7-6} = 0b10;
2603 let Inst{5-4} = op2;
Jim Grosbach86386922010-12-08 22:10:43 +00002604 let Rn{3-0} = Rm;
Johnny Chend68e1192009-12-15 17:24:14 +00002605}
Evan Chengf49810c2009-06-23 17:48:47 +00002606
Owen Anderson612fb5b2010-11-18 21:15:19 +00002607def t2CLZ : T2I_misc<0b11, 0b00, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2608 "clz", "\t$Rd, $Rm", [(set rGPR:$Rd, (ctlz rGPR:$Rm))]>;
Evan Chengf49810c2009-06-23 17:48:47 +00002609
Owen Anderson612fb5b2010-11-18 21:15:19 +00002610def t2RBIT : T2I_misc<0b01, 0b10, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2611 "rbit", "\t$Rd, $Rm",
2612 [(set rGPR:$Rd, (ARMrbit rGPR:$Rm))]>;
Jim Grosbach3482c802010-01-18 19:58:49 +00002613
Owen Anderson612fb5b2010-11-18 21:15:19 +00002614def t2REV : T2I_misc<0b01, 0b00, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2615 "rev", ".w\t$Rd, $Rm", [(set rGPR:$Rd, (bswap rGPR:$Rm))]>;
Johnny Chend68e1192009-12-15 17:24:14 +00002616
Owen Anderson612fb5b2010-11-18 21:15:19 +00002617def t2REV16 : T2I_misc<0b01, 0b01, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2618 "rev16", ".w\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00002619 [(set rGPR:$Rd, (rotr (bswap rGPR:$Rm), (i32 16)))]>;
Evan Cheng6d6c55b2011-06-17 20:47:21 +00002620
Owen Anderson612fb5b2010-11-18 21:15:19 +00002621def t2REVSH : T2I_misc<0b01, 0b11, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2622 "revsh", ".w\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00002623 [(set rGPR:$Rd, (sra (bswap rGPR:$Rm), (i32 16)))]>;
Evan Cheng3f30af32011-03-18 21:52:42 +00002624
Evan Chengf60ceac2011-06-15 17:17:48 +00002625def : T2Pat<(or (sra (shl rGPR:$Rm, (i32 24)), (i32 16)),
Evan Cheng9568e5c2011-06-21 06:01:08 +00002626 (and (srl rGPR:$Rm, (i32 8)), 0xFF)),
Evan Chengf60ceac2011-06-15 17:17:48 +00002627 (t2REVSH rGPR:$Rm)>;
2628
Owen Anderson612fb5b2010-11-18 21:15:19 +00002629def t2PKHBT : T2ThreeReg<
2630 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, shift_imm:$sh),
2631 IIC_iBITsi, "pkhbt", "\t$Rd, $Rn, $Rm$sh",
2632 [(set rGPR:$Rd, (or (and rGPR:$Rn, 0xFFFF),
2633 (and (shl rGPR:$Rm, lsl_amt:$sh),
Jim Grosbachb1dc3932010-05-05 20:44:35 +00002634 0xFFFF0000)))]>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002635 Requires<[HasT2ExtractPack, IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002636 let Inst{31-27} = 0b11101;
2637 let Inst{26-25} = 0b01;
2638 let Inst{24-20} = 0b01100;
2639 let Inst{5} = 0; // BT form
2640 let Inst{4} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00002641
Owen Anderson71c11822010-11-18 23:29:56 +00002642 bits<8> sh;
2643 let Inst{14-12} = sh{7-5};
2644 let Inst{7-6} = sh{4-3};
Johnny Chend68e1192009-12-15 17:24:14 +00002645}
Evan Cheng40289b02009-07-07 05:35:52 +00002646
2647// Alternate cases for PKHBT where identities eliminate some nodes.
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002648def : T2Pat<(or (and rGPR:$src1, 0xFFFF), (and rGPR:$src2, 0xFFFF0000)),
2649 (t2PKHBT rGPR:$src1, rGPR:$src2, 0)>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002650 Requires<[HasT2ExtractPack, IsThumb2]>;
Bob Wilsonf955f292010-08-17 17:23:19 +00002651def : T2Pat<(or (and rGPR:$src1, 0xFFFF), (shl rGPR:$src2, imm16_31:$sh)),
2652 (t2PKHBT rGPR:$src1, rGPR:$src2, (lsl_shift_imm imm16_31:$sh))>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002653 Requires<[HasT2ExtractPack, IsThumb2]>;
Evan Cheng40289b02009-07-07 05:35:52 +00002654
Bob Wilsondc66eda2010-08-16 22:26:55 +00002655// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
2656// will match the pattern below.
Owen Anderson612fb5b2010-11-18 21:15:19 +00002657def t2PKHTB : T2ThreeReg<
2658 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, shift_imm:$sh),
2659 IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm$sh",
2660 [(set rGPR:$Rd, (or (and rGPR:$Rn, 0xFFFF0000),
2661 (and (sra rGPR:$Rm, asr_amt:$sh),
Bob Wilsonf955f292010-08-17 17:23:19 +00002662 0xFFFF)))]>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002663 Requires<[HasT2ExtractPack, IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002664 let Inst{31-27} = 0b11101;
2665 let Inst{26-25} = 0b01;
2666 let Inst{24-20} = 0b01100;
2667 let Inst{5} = 1; // TB form
2668 let Inst{4} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00002669
Owen Anderson71c11822010-11-18 23:29:56 +00002670 bits<8> sh;
2671 let Inst{14-12} = sh{7-5};
2672 let Inst{7-6} = sh{4-3};
Johnny Chend68e1192009-12-15 17:24:14 +00002673}
Evan Cheng40289b02009-07-07 05:35:52 +00002674
2675// Alternate cases for PKHTB where identities eliminate some nodes. Note that
2676// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilsondc66eda2010-08-16 22:26:55 +00002677def : T2Pat<(or (and rGPR:$src1, 0xFFFF0000), (srl rGPR:$src2, imm16_31:$sh)),
Bob Wilsonf955f292010-08-17 17:23:19 +00002678 (t2PKHTB rGPR:$src1, rGPR:$src2, (asr_shift_imm imm16_31:$sh))>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002679 Requires<[HasT2ExtractPack, IsThumb2]>;
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002680def : T2Pat<(or (and rGPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00002681 (and (srl rGPR:$src2, imm1_15:$sh), 0xFFFF)),
2682 (t2PKHTB rGPR:$src1, rGPR:$src2, (asr_shift_imm imm1_15:$sh))>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002683 Requires<[HasT2ExtractPack, IsThumb2]>;
Evan Chengf49810c2009-06-23 17:48:47 +00002684
2685//===----------------------------------------------------------------------===//
2686// Comparison Instructions...
2687//
Johnny Chend68e1192009-12-15 17:24:14 +00002688defm t2CMP : T2I_cmp_irs<0b1101, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00002689 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsi,
Johnny Chend68e1192009-12-15 17:24:14 +00002690 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Jim Grosbach97a884d2010-12-07 20:41:06 +00002691
2692def : T2Pat<(ARMcmpZ GPR:$lhs, t2_so_imm:$imm),
2693 (t2CMPri GPR:$lhs, t2_so_imm:$imm)>;
2694def : T2Pat<(ARMcmpZ GPR:$lhs, rGPR:$rhs),
2695 (t2CMPrr GPR:$lhs, rGPR:$rhs)>;
2696def : T2Pat<(ARMcmpZ GPR:$lhs, t2_so_reg:$rhs),
2697 (t2CMPrs GPR:$lhs, t2_so_reg:$rhs)>;
Evan Chengf49810c2009-06-23 17:48:47 +00002698
Dan Gohman4b7dff92010-08-26 15:50:25 +00002699//FIXME: Disable CMN, as CCodes are backwards from compare expectations
2700// Compare-to-zero still works out, just not the relationals
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002701//defm t2CMN : T2I_cmp_irs<0b1000, "cmn",
2702// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Dan Gohman4b7dff92010-08-26 15:50:25 +00002703defm t2CMNz : T2I_cmp_irs<0b1000, "cmn",
Evan Cheng5d42c562010-09-29 00:49:25 +00002704 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsi,
Dan Gohman4b7dff92010-08-26 15:50:25 +00002705 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
2706
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002707//def : T2Pat<(ARMcmp GPR:$src, t2_so_imm_neg:$imm),
2708// (t2CMNri GPR:$src, t2_so_imm_neg:$imm)>;
Dan Gohman4b7dff92010-08-26 15:50:25 +00002709
2710def : T2Pat<(ARMcmpZ GPR:$src, t2_so_imm_neg:$imm),
2711 (t2CMNzri GPR:$src, t2_so_imm_neg:$imm)>;
Evan Chengf49810c2009-06-23 17:48:47 +00002712
Johnny Chend68e1192009-12-15 17:24:14 +00002713defm t2TST : T2I_cmp_irs<0b0000, "tst",
Evan Cheng5d42c562010-09-29 00:49:25 +00002714 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsi,
Evan Chengc4af4632010-11-17 20:13:28 +00002715 BinOpFrag<(ARMcmpZ (and_su node:$LHS, node:$RHS), 0)>>;
Johnny Chend68e1192009-12-15 17:24:14 +00002716defm t2TEQ : T2I_cmp_irs<0b0100, "teq",
Evan Cheng5d42c562010-09-29 00:49:25 +00002717 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsi,
Evan Chengc4af4632010-11-17 20:13:28 +00002718 BinOpFrag<(ARMcmpZ (xor_su node:$LHS, node:$RHS), 0)>>;
Evan Chengf49810c2009-06-23 17:48:47 +00002719
Evan Chenge253c952009-07-07 20:39:03 +00002720// Conditional moves
2721// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00002722// a two-value operand where a dag node expects two operands. :(
Evan Cheng63f35442010-11-13 02:25:14 +00002723let neverHasSideEffects = 1 in {
Owen Anderson8ee97792010-11-18 21:46:31 +00002724def t2MOVCCr : T2TwoReg<
2725 (outs rGPR:$Rd), (ins rGPR:$false, rGPR:$Rm), IIC_iCMOVr,
2726 "mov", ".w\t$Rd, $Rm",
2727 [/*(set rGPR:$Rd, (ARMcmov rGPR:$false, rGPR:$Rm, imm:$cc, CCR:$ccr))*/]>,
2728 RegConstraint<"$false = $Rd"> {
Johnny Chend68e1192009-12-15 17:24:14 +00002729 let Inst{31-27} = 0b11101;
2730 let Inst{26-25} = 0b01;
2731 let Inst{24-21} = 0b0010;
2732 let Inst{20} = 0; // The S bit.
2733 let Inst{19-16} = 0b1111; // Rn
2734 let Inst{14-12} = 0b000;
2735 let Inst{7-4} = 0b0000;
2736}
Evan Chenge253c952009-07-07 20:39:03 +00002737
Jim Grosbach6b8f1e32011-06-27 23:54:06 +00002738// FIXME: Pseudo-ize these. For now, just mark codegen only.
2739let isCodeGenOnly = 1 in {
Evan Chengc4af4632010-11-17 20:13:28 +00002740let isMoveImm = 1 in
Owen Anderson8ee97792010-11-18 21:46:31 +00002741def t2MOVCCi : T2OneRegImm<(outs rGPR:$Rd), (ins rGPR:$false, t2_so_imm:$imm),
2742 IIC_iCMOVi, "mov", ".w\t$Rd, $imm",
2743[/*(set rGPR:$Rd,(ARMcmov rGPR:$false,t2_so_imm:$imm, imm:$cc, CCR:$ccr))*/]>,
2744 RegConstraint<"$false = $Rd"> {
Johnny Chend68e1192009-12-15 17:24:14 +00002745 let Inst{31-27} = 0b11110;
2746 let Inst{25} = 0;
2747 let Inst{24-21} = 0b0010;
2748 let Inst{20} = 0; // The S bit.
2749 let Inst{19-16} = 0b1111; // Rn
2750 let Inst{15} = 0;
2751}
Evan Chengf49810c2009-06-23 17:48:47 +00002752
Evan Chengc4af4632010-11-17 20:13:28 +00002753let isMoveImm = 1 in
Evan Cheng75972122011-01-13 07:58:56 +00002754def t2MOVCCi16 : T2I<(outs rGPR:$Rd), (ins rGPR:$false, i32imm_hilo16:$imm),
Evan Cheng875a6ac2010-11-12 22:42:47 +00002755 IIC_iCMOVi,
Owen Andersonc56dcbf2010-11-16 00:29:56 +00002756 "movw", "\t$Rd, $imm", []>,
2757 RegConstraint<"$false = $Rd"> {
Jim Grosbacha4257162010-10-07 00:53:56 +00002758 let Inst{31-27} = 0b11110;
2759 let Inst{25} = 1;
2760 let Inst{24-21} = 0b0010;
2761 let Inst{20} = 0; // The S bit.
2762 let Inst{15} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00002763
Owen Andersonc56dcbf2010-11-16 00:29:56 +00002764 bits<4> Rd;
2765 bits<16> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +00002766
Jim Grosbach86386922010-12-08 22:10:43 +00002767 let Inst{11-8} = Rd;
Owen Andersonc56dcbf2010-11-16 00:29:56 +00002768 let Inst{19-16} = imm{15-12};
2769 let Inst{26} = imm{11};
2770 let Inst{14-12} = imm{10-8};
2771 let Inst{7-0} = imm{7-0};
Jim Grosbacha4257162010-10-07 00:53:56 +00002772}
2773
Evan Chengc4af4632010-11-17 20:13:28 +00002774let isMoveImm = 1 in
Evan Cheng63f35442010-11-13 02:25:14 +00002775def t2MOVCCi32imm : PseudoInst<(outs rGPR:$dst),
2776 (ins rGPR:$false, i32imm:$src, pred:$p),
Jim Grosbach99594eb2010-11-18 01:38:26 +00002777 IIC_iCMOVix2, []>, RegConstraint<"$false = $dst">;
Evan Cheng63f35442010-11-13 02:25:14 +00002778
Evan Chengc4af4632010-11-17 20:13:28 +00002779let isMoveImm = 1 in
Owen Anderson8ee97792010-11-18 21:46:31 +00002780def t2MVNCCi : T2OneRegImm<(outs rGPR:$Rd), (ins rGPR:$false, t2_so_imm:$imm),
2781 IIC_iCMOVi, "mvn", ".w\t$Rd, $imm",
2782[/*(set rGPR:$Rd,(ARMcmov rGPR:$false,t2_so_imm_not:$imm,
Evan Cheng875a6ac2010-11-12 22:42:47 +00002783 imm:$cc, CCR:$ccr))*/]>,
Owen Anderson8ee97792010-11-18 21:46:31 +00002784 RegConstraint<"$false = $Rd"> {
Evan Cheng875a6ac2010-11-12 22:42:47 +00002785 let Inst{31-27} = 0b11110;
2786 let Inst{25} = 0;
2787 let Inst{24-21} = 0b0011;
2788 let Inst{20} = 0; // The S bit.
2789 let Inst{19-16} = 0b1111; // Rn
2790 let Inst{15} = 0;
2791}
2792
Johnny Chend68e1192009-12-15 17:24:14 +00002793class T2I_movcc_sh<bits<2> opcod, dag oops, dag iops, InstrItinClass itin,
2794 string opc, string asm, list<dag> pattern>
Owen Andersonbb6315d2010-11-15 19:58:36 +00002795 : T2TwoRegShiftImm<oops, iops, itin, opc, asm, pattern> {
Johnny Chend68e1192009-12-15 17:24:14 +00002796 let Inst{31-27} = 0b11101;
2797 let Inst{26-25} = 0b01;
2798 let Inst{24-21} = 0b0010;
2799 let Inst{20} = 0; // The S bit.
2800 let Inst{19-16} = 0b1111; // Rn
2801 let Inst{5-4} = opcod; // Shift type.
2802}
Owen Andersonbb6315d2010-11-15 19:58:36 +00002803def t2MOVCClsl : T2I_movcc_sh<0b00, (outs rGPR:$Rd),
2804 (ins rGPR:$false, rGPR:$Rm, i32imm:$imm),
2805 IIC_iCMOVsi, "lsl", ".w\t$Rd, $Rm, $imm", []>,
2806 RegConstraint<"$false = $Rd">;
2807def t2MOVCClsr : T2I_movcc_sh<0b01, (outs rGPR:$Rd),
2808 (ins rGPR:$false, rGPR:$Rm, i32imm:$imm),
2809 IIC_iCMOVsi, "lsr", ".w\t$Rd, $Rm, $imm", []>,
2810 RegConstraint<"$false = $Rd">;
2811def t2MOVCCasr : T2I_movcc_sh<0b10, (outs rGPR:$Rd),
2812 (ins rGPR:$false, rGPR:$Rm, i32imm:$imm),
2813 IIC_iCMOVsi, "asr", ".w\t$Rd, $Rm, $imm", []>,
2814 RegConstraint<"$false = $Rd">;
2815def t2MOVCCror : T2I_movcc_sh<0b11, (outs rGPR:$Rd),
2816 (ins rGPR:$false, rGPR:$Rm, i32imm:$imm),
2817 IIC_iCMOVsi, "ror", ".w\t$Rd, $Rm, $imm", []>,
2818 RegConstraint<"$false = $Rd">;
Owen Andersonf523e472010-09-23 23:45:25 +00002819} // neverHasSideEffects
Jim Grosbach6b8f1e32011-06-27 23:54:06 +00002820} // isCodeGenOnly = 1
Evan Cheng13f8b362009-08-01 01:43:45 +00002821
David Goodwin5e47a9a2009-06-30 18:04:13 +00002822//===----------------------------------------------------------------------===//
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002823// Atomic operations intrinsics
2824//
2825
2826// memory barriers protect the atomic sequences
2827let hasSideEffects = 1 in {
Bob Wilsonf74a4292010-10-30 00:54:37 +00002828def t2DMB : AInoP<(outs), (ins memb_opt:$opt), ThumbFrm, NoItinerary,
2829 "dmb", "\t$opt", [(ARMMemBarrier (i32 imm:$opt))]>,
2830 Requires<[IsThumb, HasDB]> {
2831 bits<4> opt;
2832 let Inst{31-4} = 0xf3bf8f5;
2833 let Inst{3-0} = opt;
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002834}
2835}
2836
Bob Wilsonf74a4292010-10-30 00:54:37 +00002837def t2DSB : AInoP<(outs), (ins memb_opt:$opt), ThumbFrm, NoItinerary,
2838 "dsb", "\t$opt",
2839 [/* For disassembly only; pattern left blank */]>,
2840 Requires<[IsThumb, HasDB]> {
2841 bits<4> opt;
2842 let Inst{31-4} = 0xf3bf8f4;
2843 let Inst{3-0} = opt;
Johnny Chena4339822010-03-03 00:16:28 +00002844}
2845
Johnny Chena4339822010-03-03 00:16:28 +00002846// ISB has only full system option -- for disassembly only
Bruno Cardoso Lopes892fc6d2011-01-18 21:17:09 +00002847def t2ISB : AInoP<(outs), (ins), ThumbFrm, NoItinerary, "isb", "",
Bob Wilsonf74a4292010-10-30 00:54:37 +00002848 [/* For disassembly only; pattern left blank */]>,
2849 Requires<[IsThumb2, HasV7]> {
2850 let Inst{31-4} = 0xf3bf8f6;
Johnny Chena4339822010-03-03 00:16:28 +00002851 let Inst{3-0} = 0b1111;
2852}
2853
Johnny Chend68e1192009-12-15 17:24:14 +00002854class T2I_ldrex<bits<2> opcod, dag oops, dag iops, AddrMode am, SizeFlagVal sz,
2855 InstrItinClass itin, string opc, string asm, string cstr,
2856 list<dag> pattern, bits<4> rt2 = 0b1111>
2857 : Thumb2I<oops, iops, am, sz, itin, opc, asm, cstr, pattern> {
2858 let Inst{31-27} = 0b11101;
2859 let Inst{26-20} = 0b0001101;
2860 let Inst{11-8} = rt2;
2861 let Inst{7-6} = 0b01;
2862 let Inst{5-4} = opcod;
2863 let Inst{3-0} = 0b1111;
Jim Grosbach7a088642010-11-19 17:11:02 +00002864
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002865 bits<4> addr;
Owen Anderson91a7c592010-11-19 00:28:38 +00002866 bits<4> Rt;
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002867 let Inst{19-16} = addr;
Jim Grosbach86386922010-12-08 22:10:43 +00002868 let Inst{15-12} = Rt;
Johnny Chend68e1192009-12-15 17:24:14 +00002869}
2870class T2I_strex<bits<2> opcod, dag oops, dag iops, AddrMode am, SizeFlagVal sz,
2871 InstrItinClass itin, string opc, string asm, string cstr,
2872 list<dag> pattern, bits<4> rt2 = 0b1111>
2873 : Thumb2I<oops, iops, am, sz, itin, opc, asm, cstr, pattern> {
2874 let Inst{31-27} = 0b11101;
2875 let Inst{26-20} = 0b0001100;
2876 let Inst{11-8} = rt2;
2877 let Inst{7-6} = 0b01;
2878 let Inst{5-4} = opcod;
Jim Grosbach7a088642010-11-19 17:11:02 +00002879
Owen Anderson91a7c592010-11-19 00:28:38 +00002880 bits<4> Rd;
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002881 bits<4> addr;
Owen Anderson91a7c592010-11-19 00:28:38 +00002882 bits<4> Rt;
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002883 let Inst{3-0} = Rd;
2884 let Inst{19-16} = addr;
Jim Grosbach86386922010-12-08 22:10:43 +00002885 let Inst{15-12} = Rt;
Johnny Chend68e1192009-12-15 17:24:14 +00002886}
2887
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002888let mayLoad = 1 in {
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00002889def t2LDREXB : T2I_ldrex<0b00, (outs rGPR:$Rt), (ins t2addrmode_reg:$addr),
2890 AddrModeNone, Size4Bytes, NoItinerary,
2891 "ldrexb", "\t$Rt, $addr", "", []>;
2892def t2LDREXH : T2I_ldrex<0b01, (outs rGPR:$Rt), (ins t2addrmode_reg:$addr),
2893 AddrModeNone, Size4Bytes, NoItinerary,
2894 "ldrexh", "\t$Rt, $addr", "", []>;
2895def t2LDREX : Thumb2I<(outs rGPR:$Rt), (ins t2addrmode_reg:$addr),
2896 AddrModeNone, Size4Bytes, NoItinerary,
2897 "ldrex", "\t$Rt, $addr", "", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00002898 let Inst{31-27} = 0b11101;
2899 let Inst{26-20} = 0b0000101;
2900 let Inst{11-8} = 0b1111;
2901 let Inst{7-0} = 0b00000000; // imm8 = 0
Jim Grosbach00f25fa2010-12-14 20:46:39 +00002902
Owen Anderson808c7d12010-12-10 21:52:38 +00002903 bits<4> Rt;
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002904 bits<4> addr;
2905 let Inst{19-16} = addr;
Owen Anderson808c7d12010-12-10 21:52:38 +00002906 let Inst{15-12} = Rt;
Johnny Chend68e1192009-12-15 17:24:14 +00002907}
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00002908let hasExtraDefRegAllocReq = 1 in
2909def t2LDREXD : T2I_ldrex<0b11, (outs rGPR:$Rt, rGPR:$Rt2),
2910 (ins t2addrmode_reg:$addr),
Johnny Chend68e1192009-12-15 17:24:14 +00002911 AddrModeNone, Size4Bytes, NoItinerary,
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002912 "ldrexd", "\t$Rt, $Rt2, $addr", "",
Owen Anderson91a7c592010-11-19 00:28:38 +00002913 [], {?, ?, ?, ?}> {
2914 bits<4> Rt2;
Jim Grosbach86386922010-12-08 22:10:43 +00002915 let Inst{11-8} = Rt2;
Owen Anderson91a7c592010-11-19 00:28:38 +00002916}
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002917}
2918
Owen Anderson91a7c592010-11-19 00:28:38 +00002919let mayStore = 1, Constraints = "@earlyclobber $Rd" in {
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00002920def t2STREXB : T2I_strex<0b00, (outs rGPR:$Rd),
2921 (ins rGPR:$Rt, t2addrmode_reg:$addr),
2922 AddrModeNone, Size4Bytes, NoItinerary,
2923 "strexb", "\t$Rd, $Rt, $addr", "", []>;
2924def t2STREXH : T2I_strex<0b01, (outs rGPR:$Rd),
2925 (ins rGPR:$Rt, t2addrmode_reg:$addr),
2926 AddrModeNone, Size4Bytes, NoItinerary,
2927 "strexh", "\t$Rd, $Rt, $addr", "", []>;
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002928def t2STREX : Thumb2I<(outs rGPR:$Rd), (ins rGPR:$Rt, t2addrmode_reg:$addr),
2929 AddrModeNone, Size4Bytes, NoItinerary,
2930 "strex", "\t$Rd, $Rt, $addr", "",
2931 []> {
Johnny Chend68e1192009-12-15 17:24:14 +00002932 let Inst{31-27} = 0b11101;
2933 let Inst{26-20} = 0b0000100;
2934 let Inst{7-0} = 0b00000000; // imm8 = 0
Jim Grosbach00f25fa2010-12-14 20:46:39 +00002935
Owen Anderson808c7d12010-12-10 21:52:38 +00002936 bits<4> Rd;
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002937 bits<4> addr;
Owen Anderson808c7d12010-12-10 21:52:38 +00002938 bits<4> Rt;
2939 let Inst{11-8} = Rd;
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002940 let Inst{19-16} = addr;
Owen Anderson808c7d12010-12-10 21:52:38 +00002941 let Inst{15-12} = Rt;
Johnny Chend68e1192009-12-15 17:24:14 +00002942}
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00002943}
2944
2945let hasExtraSrcRegAllocReq = 1, Constraints = "@earlyclobber $Rd" in
Owen Anderson91a7c592010-11-19 00:28:38 +00002946def t2STREXD : T2I_strex<0b11, (outs rGPR:$Rd),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002947 (ins rGPR:$Rt, rGPR:$Rt2, t2addrmode_reg:$addr),
Johnny Chend68e1192009-12-15 17:24:14 +00002948 AddrModeNone, Size4Bytes, NoItinerary,
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002949 "strexd", "\t$Rd, $Rt, $Rt2, $addr", "", [],
Owen Anderson91a7c592010-11-19 00:28:38 +00002950 {?, ?, ?, ?}> {
2951 bits<4> Rt2;
Jim Grosbach86386922010-12-08 22:10:43 +00002952 let Inst{11-8} = Rt2;
Owen Anderson91a7c592010-11-19 00:28:38 +00002953}
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002954
Johnny Chen10a77e12010-03-02 22:11:06 +00002955// Clear-Exclusive is for disassembly only.
Bruno Cardoso Lopese47f3752011-01-20 19:18:32 +00002956def t2CLREX : T2XI<(outs), (ins), NoItinerary, "clrex",
2957 [/* For disassembly only; pattern left blank */]>,
2958 Requires<[IsThumb2, HasV7]> {
2959 let Inst{31-16} = 0xf3bf;
Johnny Chen10a77e12010-03-02 22:11:06 +00002960 let Inst{15-14} = 0b10;
Bruno Cardoso Lopese47f3752011-01-20 19:18:32 +00002961 let Inst{13} = 0;
Johnny Chen10a77e12010-03-02 22:11:06 +00002962 let Inst{12} = 0;
Bruno Cardoso Lopese47f3752011-01-20 19:18:32 +00002963 let Inst{11-8} = 0b1111;
Johnny Chen10a77e12010-03-02 22:11:06 +00002964 let Inst{7-4} = 0b0010;
Bruno Cardoso Lopese47f3752011-01-20 19:18:32 +00002965 let Inst{3-0} = 0b1111;
Johnny Chen10a77e12010-03-02 22:11:06 +00002966}
2967
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002968//===----------------------------------------------------------------------===//
David Goodwin334c2642009-07-08 16:09:28 +00002969// TLS Instructions
2970//
2971
2972// __aeabi_read_tp preserves the registers r1-r3.
2973let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00002974 Defs = [R0, R12, LR, CPSR], Uses = [SP] in {
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002975 def t2TPsoft : T2XI<(outs), (ins), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +00002976 "bl\t__aeabi_read_tp",
Johnny Chend68e1192009-12-15 17:24:14 +00002977 [(set R0, ARMthread_pointer)]> {
2978 let Inst{31-27} = 0b11110;
2979 let Inst{15-14} = 0b11;
2980 let Inst{12} = 1;
2981 }
David Goodwin334c2642009-07-08 16:09:28 +00002982}
2983
2984//===----------------------------------------------------------------------===//
Jim Grosbach5aa16842009-08-11 19:42:21 +00002985// SJLJ Exception handling intrinsics
Jim Grosbach1add6592009-08-13 15:11:43 +00002986// eh_sjlj_setjmp() is an instruction sequence to store the return
Jim Grosbach5aa16842009-08-11 19:42:21 +00002987// address and save #0 in R0 for the non-longjmp case.
2988// Since by its nature we may be coming from some other function to get
2989// here, and we're using the stack frame for the containing function to
2990// save/restore registers, we can't keep anything live in regs across
2991// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002992// when we get here from a longjmp(). We force everything out of registers
Jim Grosbach5aa16842009-08-11 19:42:21 +00002993// except for our own input by listing the relevant registers in Defs. By
2994// doing so, we also cause the prologue/epilogue code to actively preserve
2995// all of the callee-saved resgisters, which is exactly what we want.
Jim Grosbach0798edd2010-05-27 23:49:24 +00002996// $val is a scratch register for our use.
Jim Grosbacha87ded22010-02-08 23:22:00 +00002997let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00002998 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR,
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00002999 QQQQ0, QQQQ1, QQQQ2, QQQQ3 ],
3000 hasSideEffects = 1, isBarrier = 1, isCodeGenOnly = 1 in {
Jim Grosbach9f134b52010-08-26 17:02:47 +00003001 def t2Int_eh_sjlj_setjmp : Thumb2XI<(outs), (ins tGPR:$src, tGPR:$val),
Jim Grosbach71d933a2010-09-30 16:56:53 +00003002 AddrModeNone, SizeSpecial, NoItinerary, "", "",
Jim Grosbach9f134b52010-08-26 17:02:47 +00003003 [(set R0, (ARMeh_sjlj_setjmp tGPR:$src, tGPR:$val))]>,
Bob Wilsonec80e262010-04-09 20:41:18 +00003004 Requires<[IsThumb2, HasVFP2]>;
Jim Grosbach5aa16842009-08-11 19:42:21 +00003005}
3006
Bob Wilsonec80e262010-04-09 20:41:18 +00003007let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00003008 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR ],
Chris Lattnera4a3a5e2010-10-31 19:15:18 +00003009 hasSideEffects = 1, isBarrier = 1, isCodeGenOnly = 1 in {
Jim Grosbach9f134b52010-08-26 17:02:47 +00003010 def t2Int_eh_sjlj_setjmp_nofp : Thumb2XI<(outs), (ins tGPR:$src, tGPR:$val),
Jim Grosbach71d933a2010-09-30 16:56:53 +00003011 AddrModeNone, SizeSpecial, NoItinerary, "", "",
Jim Grosbach9f134b52010-08-26 17:02:47 +00003012 [(set R0, (ARMeh_sjlj_setjmp tGPR:$src, tGPR:$val))]>,
Bob Wilsonec80e262010-04-09 20:41:18 +00003013 Requires<[IsThumb2, NoVFP]>;
3014}
Jim Grosbach5aa16842009-08-11 19:42:21 +00003015
3016
3017//===----------------------------------------------------------------------===//
David Goodwin5e47a9a2009-06-30 18:04:13 +00003018// Control-Flow Instructions
3019//
3020
Evan Chengc50a1cb2009-07-09 22:58:39 +00003021// FIXME: remove when we have a way to marking a MI with these properties.
3022// FIXME: $dst1 should be a def. But the extra ops must be in the end of the
3023// operand list.
3024// FIXME: Should pc be an implicit operand like PICADD, etc?
Evan Cheng0d92f5f2009-10-01 08:22:27 +00003025let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
Chris Lattner39ee0362010-10-31 19:10:56 +00003026 hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
Bill Wendling73fe34a2010-11-16 01:16:36 +00003027def t2LDMIA_RET: T2XIt<(outs GPR:$wb), (ins GPR:$Rn, pred:$p,
Bill Wendling3380f6a2010-11-16 23:44:49 +00003028 reglist:$regs, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00003029 IIC_iLoad_mBr,
Bill Wendling3380f6a2010-11-16 23:44:49 +00003030 "ldmia${p}.w\t$Rn!, $regs",
Jim Grosbache6913602010-11-03 01:01:43 +00003031 "$Rn = $wb", []> {
Bill Wendling7b718782010-11-16 02:08:45 +00003032 bits<4> Rn;
3033 bits<16> regs;
Jim Grosbach7a088642010-11-19 17:11:02 +00003034
Bill Wendling7b718782010-11-16 02:08:45 +00003035 let Inst{31-27} = 0b11101;
3036 let Inst{26-25} = 0b00;
3037 let Inst{24-23} = 0b01; // Increment After
3038 let Inst{22} = 0;
3039 let Inst{21} = 1; // Writeback
Bill Wendling1eeb2802010-11-16 02:20:22 +00003040 let Inst{20} = 1;
Bill Wendling7b718782010-11-16 02:08:45 +00003041 let Inst{19-16} = Rn;
3042 let Inst{15-0} = regs;
Johnny Chend68e1192009-12-15 17:24:14 +00003043}
Evan Chengc50a1cb2009-07-09 22:58:39 +00003044
David Goodwin5e47a9a2009-06-30 18:04:13 +00003045let isBranch = 1, isTerminator = 1, isBarrier = 1 in {
3046let isPredicable = 1 in
Owen Andersonc2666002010-12-13 19:31:11 +00003047def t2B : T2XI<(outs), (ins uncondbrtarget:$target), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +00003048 "b.w\t$target",
Johnny Chend68e1192009-12-15 17:24:14 +00003049 [(br bb:$target)]> {
3050 let Inst{31-27} = 0b11110;
3051 let Inst{15-14} = 0b10;
3052 let Inst{12} = 1;
Owen Anderson05bf5952010-11-29 18:54:38 +00003053
3054 bits<20> target;
3055 let Inst{26} = target{19};
3056 let Inst{11} = target{18};
3057 let Inst{13} = target{17};
3058 let Inst{21-16} = target{16-11};
3059 let Inst{10-0} = target{10-0};
Johnny Chend68e1192009-12-15 17:24:14 +00003060}
David Goodwin5e47a9a2009-06-30 18:04:13 +00003061
Jim Grosbacha0bb2532010-11-29 22:40:58 +00003062let isNotDuplicable = 1, isIndirectBranch = 1 in {
Jim Grosbachd4811102010-12-15 19:03:16 +00003063def t2BR_JT : t2PseudoInst<(outs),
Jim Grosbach5ca66692010-11-29 22:37:40 +00003064 (ins GPR:$target, GPR:$index, i32imm:$jt, i32imm:$id),
Jim Grosbacha0bb2532010-11-29 22:40:58 +00003065 SizeSpecial, IIC_Br,
Jim Grosbach5ca66692010-11-29 22:37:40 +00003066 [(ARMbr2jt GPR:$target, GPR:$index, tjumptable:$jt, imm:$id)]>;
Evan Cheng5657c012009-07-29 02:18:14 +00003067
Evan Cheng25f7cfc2009-08-01 06:13:52 +00003068// FIXME: Add a non-pc based case that can be predicated.
Jim Grosbachd4811102010-12-15 19:03:16 +00003069def t2TBB_JT : t2PseudoInst<(outs),
Jim Grosbach5ca66692010-11-29 22:37:40 +00003070 (ins GPR:$index, i32imm:$jt, i32imm:$id),
3071 SizeSpecial, IIC_Br, []>;
3072
Jim Grosbachd4811102010-12-15 19:03:16 +00003073def t2TBH_JT : t2PseudoInst<(outs),
Jim Grosbach5ca66692010-11-29 22:37:40 +00003074 (ins GPR:$index, i32imm:$jt, i32imm:$id),
3075 SizeSpecial, IIC_Br, []>;
3076
3077def t2TBB : T2I<(outs), (ins GPR:$Rn, GPR:$Rm), IIC_Br,
3078 "tbb", "\t[$Rn, $Rm]", []> {
3079 bits<4> Rn;
3080 bits<4> Rm;
Jim Grosbachf0db2612010-12-17 18:42:56 +00003081 let Inst{31-20} = 0b111010001101;
Jim Grosbach5ca66692010-11-29 22:37:40 +00003082 let Inst{19-16} = Rn;
3083 let Inst{15-5} = 0b11110000000;
3084 let Inst{4} = 0; // B form
3085 let Inst{3-0} = Rm;
Johnny Chend68e1192009-12-15 17:24:14 +00003086}
Evan Cheng5657c012009-07-29 02:18:14 +00003087
Jim Grosbach5ca66692010-11-29 22:37:40 +00003088def t2TBH : T2I<(outs), (ins GPR:$Rn, GPR:$Rm), IIC_Br,
3089 "tbh", "\t[$Rn, $Rm, lsl #1]", []> {
3090 bits<4> Rn;
3091 bits<4> Rm;
Jim Grosbachf0db2612010-12-17 18:42:56 +00003092 let Inst{31-20} = 0b111010001101;
Jim Grosbach5ca66692010-11-29 22:37:40 +00003093 let Inst{19-16} = Rn;
3094 let Inst{15-5} = 0b11110000000;
3095 let Inst{4} = 1; // H form
3096 let Inst{3-0} = Rm;
Johnny Chen93042d12010-03-02 18:14:57 +00003097}
Evan Cheng5657c012009-07-29 02:18:14 +00003098} // isNotDuplicable, isIndirectBranch
3099
David Goodwinc9a59b52009-06-30 19:50:22 +00003100} // isBranch, isTerminator, isBarrier
David Goodwin5e47a9a2009-06-30 18:04:13 +00003101
3102// FIXME: should be able to write a pattern for ARMBrcond, but can't use
3103// a two-value operand where a dag node expects two operands. :(
3104let isBranch = 1, isTerminator = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00003105def t2Bcc : T2I<(outs), (ins brtarget:$target), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +00003106 "b", ".w\t$target",
Johnny Chend68e1192009-12-15 17:24:14 +00003107 [/*(ARMbrcond bb:$target, imm:$cc)*/]> {
3108 let Inst{31-27} = 0b11110;
3109 let Inst{15-14} = 0b10;
3110 let Inst{12} = 0;
Jim Grosbach00f25fa2010-12-14 20:46:39 +00003111
Owen Andersonfb20d892010-12-09 00:27:41 +00003112 bits<4> p;
3113 let Inst{25-22} = p;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003114
Owen Andersonfb20d892010-12-09 00:27:41 +00003115 bits<21> target;
3116 let Inst{26} = target{20};
3117 let Inst{11} = target{19};
3118 let Inst{13} = target{18};
3119 let Inst{21-16} = target{17-12};
3120 let Inst{10-0} = target{11-1};
Johnny Chend68e1192009-12-15 17:24:14 +00003121}
Evan Chengf49810c2009-06-23 17:48:47 +00003122
Evan Cheng06e16582009-07-10 01:54:42 +00003123
3124// IT block
Evan Cheng86050dc2010-06-18 23:09:54 +00003125let Defs = [ITSTATE] in
Evan Cheng06e16582009-07-10 01:54:42 +00003126def t2IT : Thumb2XI<(outs), (ins it_pred:$cc, it_mask:$mask),
David Goodwin5d598aa2009-08-19 18:00:44 +00003127 AddrModeNone, Size2Bytes, IIC_iALUx,
Johnny Chend68e1192009-12-15 17:24:14 +00003128 "it$mask\t$cc", "", []> {
3129 // 16-bit instruction.
Johnny Chenbbc71b22009-12-16 02:32:54 +00003130 let Inst{31-16} = 0x0000;
Johnny Chend68e1192009-12-15 17:24:14 +00003131 let Inst{15-8} = 0b10111111;
Owen Anderson05bf5952010-11-29 18:54:38 +00003132
3133 bits<4> cc;
3134 bits<4> mask;
Jim Grosbach86386922010-12-08 22:10:43 +00003135 let Inst{7-4} = cc;
3136 let Inst{3-0} = mask;
Johnny Chend68e1192009-12-15 17:24:14 +00003137}
Evan Cheng06e16582009-07-10 01:54:42 +00003138
Johnny Chence6275f2010-02-25 19:05:29 +00003139// Branch and Exchange Jazelle -- for disassembly only
3140// Rm = Inst{19-16}
Jim Grosbach6ccfc502010-07-30 02:41:01 +00003141def t2BXJ : T2I<(outs), (ins rGPR:$func), NoItinerary, "bxj", "\t$func",
Johnny Chence6275f2010-02-25 19:05:29 +00003142 [/* For disassembly only; pattern left blank */]> {
3143 let Inst{31-27} = 0b11110;
3144 let Inst{26} = 0;
3145 let Inst{25-20} = 0b111100;
3146 let Inst{15-14} = 0b10;
3147 let Inst{12} = 0;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003148
Owen Anderson05bf5952010-11-29 18:54:38 +00003149 bits<4> func;
Jim Grosbach86386922010-12-08 22:10:43 +00003150 let Inst{19-16} = func;
Johnny Chence6275f2010-02-25 19:05:29 +00003151}
3152
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003153// Change Processor State is a system instruction -- for disassembly and
3154// parsing only.
3155// FIXME: Since the asm parser has currently no clean way to handle optional
3156// operands, create 3 versions of the same instruction. Once there's a clean
3157// framework to represent optional operands, change this behavior.
3158class t2CPS<dag iops, string asm_op> : T2XI<(outs), iops, NoItinerary,
3159 !strconcat("cps", asm_op),
3160 [/* For disassembly only; pattern left blank */]> {
3161 bits<2> imod;
3162 bits<3> iflags;
3163 bits<5> mode;
3164 bit M;
3165
Johnny Chen93042d12010-03-02 18:14:57 +00003166 let Inst{31-27} = 0b11110;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003167 let Inst{26} = 0;
Johnny Chen93042d12010-03-02 18:14:57 +00003168 let Inst{25-20} = 0b111010;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003169 let Inst{19-16} = 0b1111;
Johnny Chen93042d12010-03-02 18:14:57 +00003170 let Inst{15-14} = 0b10;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003171 let Inst{12} = 0;
3172 let Inst{10-9} = imod;
3173 let Inst{8} = M;
3174 let Inst{7-5} = iflags;
3175 let Inst{4-0} = mode;
Johnny Chen93042d12010-03-02 18:14:57 +00003176}
3177
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003178let M = 1 in
3179 def t2CPS3p : t2CPS<(ins imod_op:$imod, iflags_op:$iflags, i32imm:$mode),
3180 "$imod.w\t$iflags, $mode">;
3181let mode = 0, M = 0 in
3182 def t2CPS2p : t2CPS<(ins imod_op:$imod, iflags_op:$iflags),
3183 "$imod.w\t$iflags">;
3184let imod = 0, iflags = 0, M = 1 in
3185 def t2CPS1p : t2CPS<(ins i32imm:$mode), "\t$mode">;
3186
Johnny Chen0f7866e2010-03-03 02:09:43 +00003187// A6.3.4 Branches and miscellaneous control
3188// Table A6-14 Change Processor State, and hint instructions
3189// Helper class for disassembly only.
3190class T2I_hint<bits<8> op7_0, string opc, string asm>
3191 : T2I<(outs), (ins), NoItinerary, opc, asm,
3192 [/* For disassembly only; pattern left blank */]> {
3193 let Inst{31-20} = 0xf3a;
Bruno Cardoso Lopes1b10d5b2011-01-26 13:28:14 +00003194 let Inst{19-16} = 0b1111;
Johnny Chen0f7866e2010-03-03 02:09:43 +00003195 let Inst{15-14} = 0b10;
3196 let Inst{12} = 0;
3197 let Inst{10-8} = 0b000;
3198 let Inst{7-0} = op7_0;
3199}
3200
3201def t2NOP : T2I_hint<0b00000000, "nop", ".w">;
3202def t2YIELD : T2I_hint<0b00000001, "yield", ".w">;
3203def t2WFE : T2I_hint<0b00000010, "wfe", ".w">;
3204def t2WFI : T2I_hint<0b00000011, "wfi", ".w">;
3205def t2SEV : T2I_hint<0b00000100, "sev", ".w">;
3206
3207def t2DBG : T2I<(outs),(ins i32imm:$opt), NoItinerary, "dbg", "\t$opt",
3208 [/* For disassembly only; pattern left blank */]> {
3209 let Inst{31-20} = 0xf3a;
3210 let Inst{15-14} = 0b10;
3211 let Inst{12} = 0;
3212 let Inst{10-8} = 0b000;
3213 let Inst{7-4} = 0b1111;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003214
Owen Andersonc7373f82010-11-30 20:00:01 +00003215 bits<4> opt;
Jim Grosbach86386922010-12-08 22:10:43 +00003216 let Inst{3-0} = opt;
Johnny Chen0f7866e2010-03-03 02:09:43 +00003217}
3218
Johnny Chen6341c5a2010-02-25 20:25:24 +00003219// Secure Monitor Call is a system instruction -- for disassembly only
3220// Option = Inst{19-16}
3221def t2SMC : T2I<(outs), (ins i32imm:$opt), NoItinerary, "smc", "\t$opt",
3222 [/* For disassembly only; pattern left blank */]> {
3223 let Inst{31-27} = 0b11110;
3224 let Inst{26-20} = 0b1111111;
3225 let Inst{15-12} = 0b1000;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003226
Owen Andersond18a9c92010-11-29 19:22:08 +00003227 bits<4> opt;
Jim Grosbach86386922010-12-08 22:10:43 +00003228 let Inst{19-16} = opt;
Owen Andersond18a9c92010-11-29 19:22:08 +00003229}
3230
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003231class T2SRS<bits<12> op31_20,
Owen Anderson5404c2b2010-11-29 20:38:48 +00003232 dag oops, dag iops, InstrItinClass itin,
Owen Andersond18a9c92010-11-29 19:22:08 +00003233 string opc, string asm, list<dag> pattern>
3234 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson5404c2b2010-11-29 20:38:48 +00003235 let Inst{31-20} = op31_20{11-0};
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003236
Owen Andersond18a9c92010-11-29 19:22:08 +00003237 bits<5> mode;
3238 let Inst{4-0} = mode{4-0};
Johnny Chen6341c5a2010-02-25 20:25:24 +00003239}
3240
3241// Store Return State is a system instruction -- for disassembly only
Owen Anderson5404c2b2010-11-29 20:38:48 +00003242def t2SRSDBW : T2SRS<0b111010000010,
Owen Andersond18a9c92010-11-29 19:22:08 +00003243 (outs),(ins i32imm:$mode),NoItinerary,"srsdb","\tsp!, $mode",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003244 [/* For disassembly only; pattern left blank */]>;
3245def t2SRSDB : T2SRS<0b111010000000,
Owen Andersond18a9c92010-11-29 19:22:08 +00003246 (outs),(ins i32imm:$mode),NoItinerary,"srsdb","\tsp, $mode",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003247 [/* For disassembly only; pattern left blank */]>;
3248def t2SRSIAW : T2SRS<0b111010011010,
Owen Andersond18a9c92010-11-29 19:22:08 +00003249 (outs),(ins i32imm:$mode),NoItinerary,"srsia","\tsp!, $mode",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003250 [/* For disassembly only; pattern left blank */]>;
3251def t2SRSIA : T2SRS<0b111010011000,
Owen Andersond18a9c92010-11-29 19:22:08 +00003252 (outs), (ins i32imm:$mode),NoItinerary,"srsia","\tsp, $mode",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003253 [/* For disassembly only; pattern left blank */]>;
Johnny Chen6341c5a2010-02-25 20:25:24 +00003254
3255// Return From Exception is a system instruction -- for disassembly only
Owen Andersond18a9c92010-11-29 19:22:08 +00003256
Owen Anderson5404c2b2010-11-29 20:38:48 +00003257class T2RFE<bits<12> op31_20, dag oops, dag iops, InstrItinClass itin,
Owen Andersond18a9c92010-11-29 19:22:08 +00003258 string opc, string asm, list<dag> pattern>
3259 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson5404c2b2010-11-29 20:38:48 +00003260 let Inst{31-20} = op31_20{11-0};
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003261
Owen Andersond18a9c92010-11-29 19:22:08 +00003262 bits<4> Rn;
Jim Grosbach86386922010-12-08 22:10:43 +00003263 let Inst{19-16} = Rn;
Johnny Chenec51a622011-04-12 21:41:51 +00003264 let Inst{15-0} = 0xc000;
Owen Andersond18a9c92010-11-29 19:22:08 +00003265}
3266
Owen Anderson5404c2b2010-11-29 20:38:48 +00003267def t2RFEDBW : T2RFE<0b111010000011,
Johnny Chenec51a622011-04-12 21:41:51 +00003268 (outs), (ins GPR:$Rn), NoItinerary, "rfedb", "\t$Rn!",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003269 [/* For disassembly only; pattern left blank */]>;
3270def t2RFEDB : T2RFE<0b111010000001,
Johnny Chenec51a622011-04-12 21:41:51 +00003271 (outs), (ins GPR:$Rn), NoItinerary, "rfedb", "\t$Rn",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003272 [/* For disassembly only; pattern left blank */]>;
3273def t2RFEIAW : T2RFE<0b111010011011,
Johnny Chenec51a622011-04-12 21:41:51 +00003274 (outs), (ins GPR:$Rn), NoItinerary, "rfeia", "\t$Rn!",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003275 [/* For disassembly only; pattern left blank */]>;
3276def t2RFEIA : T2RFE<0b111010011001,
Johnny Chenec51a622011-04-12 21:41:51 +00003277 (outs), (ins GPR:$Rn), NoItinerary, "rfeia", "\t$Rn",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003278 [/* For disassembly only; pattern left blank */]>;
Johnny Chen6341c5a2010-02-25 20:25:24 +00003279
Evan Chengf49810c2009-06-23 17:48:47 +00003280//===----------------------------------------------------------------------===//
3281// Non-Instruction Patterns
3282//
3283
Evan Cheng5adb66a2009-09-28 09:14:39 +00003284// 32-bit immediate using movw + movt.
Evan Cheng5be39222010-09-24 22:03:46 +00003285// This is a single pseudo instruction to make it re-materializable.
3286// FIXME: Remove this when we can do generalized remat.
Evan Chengfc8475b2011-01-19 02:16:49 +00003287let isReMaterializable = 1, isMoveImm = 1 in
Jim Grosbach3c38f962010-10-06 22:01:26 +00003288def t2MOVi32imm : PseudoInst<(outs rGPR:$dst), (ins i32imm:$src), IIC_iMOVix2,
Jim Grosbach99594eb2010-11-18 01:38:26 +00003289 [(set rGPR:$dst, (i32 imm:$src))]>,
Jim Grosbach3c38f962010-10-06 22:01:26 +00003290 Requires<[IsThumb, HasV6T2]>;
Evan Chengb9803a82009-11-06 23:52:48 +00003291
Evan Cheng53519f02011-01-21 18:55:51 +00003292// Pseudo instruction that combines movw + movt + add pc (if pic).
Evan Cheng9fe20092011-01-20 08:34:58 +00003293// It also makes it possible to rematerialize the instructions.
3294// FIXME: Remove this when we can do generalized remat and when machine licm
3295// can properly the instructions.
Evan Cheng53519f02011-01-21 18:55:51 +00003296let isReMaterializable = 1 in {
3297def t2MOV_ga_pcrel : PseudoInst<(outs rGPR:$dst), (ins i32imm:$addr),
3298 IIC_iMOVix2addpc,
Evan Cheng9fe20092011-01-20 08:34:58 +00003299 [(set rGPR:$dst, (ARMWrapperPIC tglobaladdr:$addr))]>,
3300 Requires<[IsThumb2, UseMovt]>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00003301
Evan Cheng53519f02011-01-21 18:55:51 +00003302def t2MOV_ga_dyn : PseudoInst<(outs rGPR:$dst), (ins i32imm:$addr),
3303 IIC_iMOVix2,
3304 [(set rGPR:$dst, (ARMWrapperDYN tglobaladdr:$addr))]>,
3305 Requires<[IsThumb2, UseMovt]>;
3306}
3307
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00003308// ConstantPool, GlobalAddress, and JumpTable
3309def : T2Pat<(ARMWrapper tglobaladdr :$dst), (t2LEApcrel tglobaladdr :$dst)>,
3310 Requires<[IsThumb2, DontUseMovt]>;
3311def : T2Pat<(ARMWrapper tconstpool :$dst), (t2LEApcrel tconstpool :$dst)>;
3312def : T2Pat<(ARMWrapper tglobaladdr :$dst), (t2MOVi32imm tglobaladdr :$dst)>,
3313 Requires<[IsThumb2, UseMovt]>;
3314
3315def : T2Pat<(ARMWrapperJT tjumptable:$dst, imm:$id),
3316 (t2LEApcrelJT tjumptable:$dst, imm:$id)>;
3317
Evan Chengb9803a82009-11-06 23:52:48 +00003318// Pseudo instruction that combines ldr from constpool and add pc. This should
3319// be expanded into two instructions late to allow if-conversion and
3320// scheduling.
Dan Gohmanbc9d98b2010-02-27 23:47:46 +00003321let canFoldAsLoad = 1, isReMaterializable = 1 in
Evan Cheng9fe20092011-01-20 08:34:58 +00003322def t2LDRpci_pic : PseudoInst<(outs rGPR:$dst), (ins i32imm:$addr, pclabel:$cp),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003323 IIC_iLoadiALU,
Evan Cheng9fe20092011-01-20 08:34:58 +00003324 [(set rGPR:$dst, (ARMpic_add (load (ARMWrapper tconstpool:$addr)),
Evan Chengb9803a82009-11-06 23:52:48 +00003325 imm:$cp))]>,
3326 Requires<[IsThumb2]>;
Johnny Chen23336552010-02-25 18:46:43 +00003327
3328//===----------------------------------------------------------------------===//
3329// Move between special register and ARM core register -- for disassembly only
3330//
3331
Owen Anderson5404c2b2010-11-29 20:38:48 +00003332class T2SpecialReg<bits<12> op31_20, bits<2> op15_14, bits<1> op12,
3333 dag oops, dag iops, InstrItinClass itin,
Owen Anderson00a035f2010-11-29 19:29:15 +00003334 string opc, string asm, list<dag> pattern>
3335 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson5404c2b2010-11-29 20:38:48 +00003336 let Inst{31-20} = op31_20{11-0};
3337 let Inst{15-14} = op15_14{1-0};
3338 let Inst{12} = op12{0};
3339}
3340
3341class T2MRS<bits<12> op31_20, bits<2> op15_14, bits<1> op12,
3342 dag oops, dag iops, InstrItinClass itin,
3343 string opc, string asm, list<dag> pattern>
3344 : T2SpecialReg<op31_20, op15_14, op12, oops, iops, itin, opc, asm, pattern> {
Owen Anderson00a035f2010-11-29 19:29:15 +00003345 bits<4> Rd;
Jim Grosbach86386922010-12-08 22:10:43 +00003346 let Inst{11-8} = Rd;
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00003347 let Inst{19-16} = 0b1111;
Owen Anderson00a035f2010-11-29 19:29:15 +00003348}
3349
Owen Anderson5404c2b2010-11-29 20:38:48 +00003350def t2MRS : T2MRS<0b111100111110, 0b10, 0,
3351 (outs rGPR:$Rd), (ins), NoItinerary, "mrs", "\t$Rd, cpsr",
3352 [/* For disassembly only; pattern left blank */]>;
3353def t2MRSsys : T2MRS<0b111100111111, 0b10, 0,
Owen Anderson00a035f2010-11-29 19:29:15 +00003354 (outs rGPR:$Rd), (ins), NoItinerary, "mrs", "\t$Rd, spsr",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003355 [/* For disassembly only; pattern left blank */]>;
Johnny Chen23336552010-02-25 18:46:43 +00003356
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003357// Move from ARM core register to Special Register
3358//
3359// No need to have both system and application versions, the encodings are the
3360// same and the assembly parser has no way to distinguish between them. The mask
3361// operand contains the special register (R Bit) in bit 4 and bits 3-0 contains
3362// the mask with the fields to be accessed in the special register.
3363def t2MSR : T2SpecialReg<0b111100111000 /* op31-20 */, 0b10 /* op15-14 */,
3364 0 /* op12 */, (outs), (ins msr_mask:$mask, rGPR:$Rn),
3365 NoItinerary, "msr", "\t$mask, $Rn",
3366 [/* For disassembly only; pattern left blank */]> {
3367 bits<5> mask;
Owen Anderson00a035f2010-11-29 19:29:15 +00003368 bits<4> Rn;
Jim Grosbach86386922010-12-08 22:10:43 +00003369 let Inst{19-16} = Rn;
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003370 let Inst{20} = mask{4}; // R Bit
3371 let Inst{13} = 0b0;
3372 let Inst{11-8} = mask{3-0};
Owen Anderson00a035f2010-11-29 19:29:15 +00003373}
3374
Bruno Cardoso Lopes6b3a9992011-01-20 16:58:48 +00003375//===----------------------------------------------------------------------===//
3376// Move between coprocessor and ARM core register -- for disassembly only
3377//
3378
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003379class t2MovRCopro<string opc, bit direction, dag oops, dag iops,
3380 list<dag> pattern>
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003381 : T2Cop<oops, iops, !strconcat(opc, "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2"),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003382 pattern> {
Bruno Cardoso Lopes6b3a9992011-01-20 16:58:48 +00003383 let Inst{27-24} = 0b1110;
3384 let Inst{20} = direction;
3385 let Inst{4} = 1;
3386
3387 bits<4> Rt;
3388 bits<4> cop;
3389 bits<3> opc1;
3390 bits<3> opc2;
3391 bits<4> CRm;
3392 bits<4> CRn;
3393
3394 let Inst{15-12} = Rt;
3395 let Inst{11-8} = cop;
3396 let Inst{23-21} = opc1;
3397 let Inst{7-5} = opc2;
3398 let Inst{3-0} = CRm;
3399 let Inst{19-16} = CRn;
3400}
3401
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003402def t2MCR2 : t2MovRCopro<"mcr2", 0 /* from ARM core register to coprocessor */,
3403 (outs), (ins p_imm:$cop, i32imm:$opc1, GPR:$Rt, c_imm:$CRn,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003404 c_imm:$CRm, i32imm:$opc2),
3405 [(int_arm_mcr2 imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
3406 imm:$CRm, imm:$opc2)]>;
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003407def t2MRC2 : t2MovRCopro<"mrc2", 1 /* from coprocessor to ARM core register */,
3408 (outs GPR:$Rt), (ins p_imm:$cop, i32imm:$opc1, c_imm:$CRn,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003409 c_imm:$CRm, i32imm:$opc2), []>;
Bruno Cardoso Lopes6b3a9992011-01-20 16:58:48 +00003410
Bruno Cardoso Lopes54ad87a2011-05-03 17:29:22 +00003411def : T2v6Pat<(int_arm_mrc2 imm:$cop, imm:$opc1, imm:$CRn,
3412 imm:$CRm, imm:$opc2),
3413 (t2MRC2 imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
3414
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003415class t2MovRRCopro<string opc, bit direction,
3416 list<dag> pattern = [/* For disassembly only */]>
Bruno Cardoso Lopes6b3a9992011-01-20 16:58:48 +00003417 : T2Cop<(outs), (ins p_imm:$cop, i32imm:$opc1, GPR:$Rt, GPR:$Rt2, c_imm:$CRm),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003418 !strconcat(opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm"), pattern> {
Bruno Cardoso Lopes6b3a9992011-01-20 16:58:48 +00003419 let Inst{27-24} = 0b1100;
3420 let Inst{23-21} = 0b010;
3421 let Inst{20} = direction;
3422
3423 bits<4> Rt;
3424 bits<4> Rt2;
3425 bits<4> cop;
3426 bits<4> opc1;
3427 bits<4> CRm;
3428
3429 let Inst{15-12} = Rt;
3430 let Inst{19-16} = Rt2;
3431 let Inst{11-8} = cop;
3432 let Inst{7-4} = opc1;
3433 let Inst{3-0} = CRm;
3434}
3435
Bruno Cardoso Lopes64561212011-01-20 18:36:07 +00003436def t2MCRR2 : t2MovRRCopro<"mcrr2",
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003437 0 /* from ARM core register to coprocessor */,
3438 [(int_arm_mcrr2 imm:$cop, imm:$opc1, GPR:$Rt,
3439 GPR:$Rt2, imm:$CRm)]>;
Bruno Cardoso Lopes64561212011-01-20 18:36:07 +00003440def t2MRRC2 : t2MovRRCopro<"mrrc2",
3441 1 /* from coprocessor to ARM core register */>;
Bruno Cardoso Lopes6b3a9992011-01-20 16:58:48 +00003442
Bruno Cardoso Lopes8dd37f72011-01-20 18:32:09 +00003443//===----------------------------------------------------------------------===//
3444// Other Coprocessor Instructions. For disassembly only.
3445//
3446
3447def t2CDP2 : T2Cop<(outs), (ins p_imm:$cop, i32imm:$opc1,
3448 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, i32imm:$opc2),
3449 "cdp2\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003450 [(int_arm_cdp2 imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
3451 imm:$CRm, imm:$opc2)]> {
Bruno Cardoso Lopes8dd37f72011-01-20 18:32:09 +00003452 let Inst{27-24} = 0b1110;
3453
3454 bits<4> opc1;
3455 bits<4> CRn;
3456 bits<4> CRd;
3457 bits<4> cop;
3458 bits<3> opc2;
3459 bits<4> CRm;
3460
3461 let Inst{3-0} = CRm;
3462 let Inst{4} = 0;
3463 let Inst{7-5} = opc2;
3464 let Inst{11-8} = cop;
3465 let Inst{15-12} = CRd;
3466 let Inst{19-16} = CRn;
3467 let Inst{23-20} = opc1;
3468}