blob: 596ac2fd391ee8b5cc423e8321facd12c2b23d60 [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Evan Chengb1712452010-01-27 06:25:16 +000015#define DEBUG_TYPE "x86-isel"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000016#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000017#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000018#include "X86ISelLowering.h"
19#include "X86TargetMachine.h"
Chris Lattner8c6ed052009-09-16 01:46:41 +000020#include "X86TargetObjectFile.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000021#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000022#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000023#include "llvm/DerivedTypes.h"
Chris Lattnerb903bed2009-06-26 21:20:29 +000024#include "llvm/GlobalAlias.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000025#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000026#include "llvm/Function.h"
Chris Lattnerb8105652009-07-20 17:51:36 +000027#include "llvm/Instructions.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000028#include "llvm/Intrinsics.h"
Owen Andersona90b3dc2009-07-15 21:51:10 +000029#include "llvm/LLVMContext.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000030#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000031#include "llvm/CodeGen/MachineFunction.h"
32#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner5e1df8d2010-01-25 23:38:14 +000033#include "llvm/CodeGen/MachineJumpTableInfo.h"
Evan Chenga844bde2008-02-02 04:07:54 +000034#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000035#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000036#include "llvm/CodeGen/PseudoSourceValue.h"
Chris Lattner589c6f62010-01-26 06:28:43 +000037#include "llvm/MC/MCAsmInfo.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000038#include "llvm/MC/MCContext.h"
Daniel Dunbar4e815f82010-03-15 23:51:06 +000039#include "llvm/MC/MCExpr.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000040#include "llvm/MC/MCSymbol.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000041#include "llvm/ADT/BitVector.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000042#include "llvm/ADT/SmallSet.h"
Evan Chengb1712452010-01-27 06:25:16 +000043#include "llvm/ADT/Statistic.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000044#include "llvm/ADT/StringExtras.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000045#include "llvm/ADT/VectorExtras.h"
Mon P Wang3c81d352008-11-23 04:37:22 +000046#include "llvm/Support/CommandLine.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000047#include "llvm/Support/Debug.h"
Bill Wendlingec041eb2010-03-12 19:20:40 +000048#include "llvm/Support/Dwarf.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000049#include "llvm/Support/ErrorHandling.h"
50#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000051#include "llvm/Support/raw_ostream.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000052using namespace llvm;
Bill Wendlingec041eb2010-03-12 19:20:40 +000053using namespace dwarf;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000054
Evan Chengb1712452010-01-27 06:25:16 +000055STATISTIC(NumTailCalls, "Number of tail calls");
56
Mon P Wang3c81d352008-11-23 04:37:22 +000057static cl::opt<bool>
Mon P Wang9f22a4a2008-11-24 02:10:43 +000058DisableMMX("disable-mmx", cl::Hidden, cl::desc("Disable use of MMX"));
Mon P Wang3c81d352008-11-23 04:37:22 +000059
Dan Gohman2f67df72009-09-03 17:18:51 +000060// Disable16Bit - 16-bit operations typically have a larger encoding than
61// corresponding 32-bit instructions, and 16-bit code is slow on some
62// processors. This is an experimental flag to disable 16-bit operations
63// (which forces them to be Legalized to 32-bit operations).
64static cl::opt<bool>
65Disable16Bit("disable-16bit", cl::Hidden,
66 cl::desc("Disable use of 16-bit instructions"));
67
Evan Cheng10e86422008-04-25 19:11:04 +000068// Forward declarations.
Owen Andersone50ed302009-08-10 22:56:29 +000069static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +000070 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000071
Chris Lattnerf0144122009-07-28 03:13:23 +000072static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
73 switch (TM.getSubtarget<X86Subtarget>().TargetType) {
74 default: llvm_unreachable("unknown subtarget type");
75 case X86Subtarget::isDarwin:
Bill Wendling757e75b2010-03-15 19:04:37 +000076 if (TM.getSubtarget<X86Subtarget>().is64Bit())
77 return new X8664_MachoTargetObjectFile();
Anton Korobeynikov293d5922010-02-21 20:28:15 +000078 return new TargetLoweringObjectFileMachO();
Chris Lattnerf0144122009-07-28 03:13:23 +000079 case X86Subtarget::isELF:
Anton Korobeynikov9184b252010-02-15 22:35:59 +000080 if (TM.getSubtarget<X86Subtarget>().is64Bit())
81 return new X8664_ELFTargetObjectFile(TM);
82 return new X8632_ELFTargetObjectFile(TM);
Chris Lattnerf0144122009-07-28 03:13:23 +000083 case X86Subtarget::isMingw:
84 case X86Subtarget::isCygwin:
85 case X86Subtarget::isWindows:
86 return new TargetLoweringObjectFileCOFF();
87 }
Chris Lattnerf0144122009-07-28 03:13:23 +000088}
89
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +000090X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000091 : TargetLowering(TM, createTLOF(TM)) {
Evan Cheng559806f2006-01-27 08:10:46 +000092 Subtarget = &TM.getSubtarget<X86Subtarget>();
Dale Johannesenf1fc3a82007-09-23 14:52:20 +000093 X86ScalarSSEf64 = Subtarget->hasSSE2();
94 X86ScalarSSEf32 = Subtarget->hasSSE1();
Evan Cheng25ab6902006-09-08 06:48:29 +000095 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000096
Anton Korobeynikov2365f512007-07-14 14:06:15 +000097 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000098 TD = getTargetData();
Anton Korobeynikov2365f512007-07-14 14:06:15 +000099
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000100 // Set up the TargetLowering object.
101
102 // X86 is weird, it always uses i8 for shift amounts and setcc results.
Owen Anderson825b72b2009-08-11 20:47:22 +0000103 setShiftAmountType(MVT::i8);
Duncan Sands03228082008-11-23 15:47:28 +0000104 setBooleanContents(ZeroOrOneBooleanContent);
Evan Cheng0b2afbd2006-01-25 09:15:17 +0000105 setSchedulingPreference(SchedulingForRegPressure);
Evan Cheng25ab6902006-09-08 06:48:29 +0000106 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +0000107
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000108 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +0000109 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000110 setUseUnderscoreSetJmp(false);
111 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000112 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000113 // MS runtime is weird: it exports _setjmp, but longjmp!
114 setUseUnderscoreSetJmp(true);
115 setUseUnderscoreLongJmp(false);
116 } else {
117 setUseUnderscoreSetJmp(true);
118 setUseUnderscoreLongJmp(true);
119 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000120
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000121 // Set up the register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000122 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
Dan Gohman2f67df72009-09-03 17:18:51 +0000123 if (!Disable16Bit)
124 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000125 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng25ab6902006-09-08 06:48:29 +0000126 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000127 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000128
Owen Anderson825b72b2009-08-11 20:47:22 +0000129 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +0000130
Scott Michelfdc40a02009-02-17 22:15:04 +0000131 // We don't accept any truncstore of integer registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000132 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
Dan Gohman2f67df72009-09-03 17:18:51 +0000133 if (!Disable16Bit)
134 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000135 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
Dan Gohman2f67df72009-09-03 17:18:51 +0000136 if (!Disable16Bit)
137 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000138 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
139 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
Evan Cheng7f042682008-10-15 02:05:31 +0000140
141 // SETOEQ and SETUNE require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000142 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
143 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
144 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
145 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
146 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
147 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000148
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000149 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
150 // operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000151 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
152 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
153 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000154
Evan Cheng25ab6902006-09-08 06:48:29 +0000155 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000156 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
157 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
Eli Friedman948e95a2009-05-23 09:59:16 +0000158 } else if (!UseSoftFloat) {
159 if (X86ScalarSSEf64) {
Dale Johannesen1c15bf52008-10-21 20:50:01 +0000160 // We have an impenetrably clever algorithm for ui64->double only.
Owen Anderson825b72b2009-08-11 20:47:22 +0000161 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000162 }
Eli Friedman948e95a2009-05-23 09:59:16 +0000163 // We have an algorithm for SSE2, and we turn this into a 64-bit
164 // FILD for other targets.
Owen Anderson825b72b2009-08-11 20:47:22 +0000165 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000166 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000167
168 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
169 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000170 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
171 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000172
Devang Patel6a784892009-06-05 18:48:29 +0000173 if (!UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000174 // SSE has no i16 to fp conversion, only i32
175 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000176 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000177 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000178 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000179 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000180 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
181 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000182 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000183 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000184 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
185 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000186 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000187
Dale Johannesen73328d12007-09-19 23:55:34 +0000188 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
189 // are Legal, f80 is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000190 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
191 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000192
Evan Cheng02568ff2006-01-30 22:13:22 +0000193 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
194 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000195 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
196 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
Evan Cheng02568ff2006-01-30 22:13:22 +0000197
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000198 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000199 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000200 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000201 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000202 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000203 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
204 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000205 }
206
207 // Handle FP_TO_UINT by promoting the destination to a larger signed
208 // conversion.
Owen Anderson825b72b2009-08-11 20:47:22 +0000209 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
210 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
211 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000212
Evan Cheng25ab6902006-09-08 06:48:29 +0000213 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000214 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
215 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Eli Friedman948e95a2009-05-23 09:59:16 +0000216 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000217 if (X86ScalarSSEf32 && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000218 // Expand FP_TO_UINT into a select.
219 // FIXME: We would like to use a Custom expander here eventually to do
220 // the optimal thing for SSE vs. the default expansion in the legalizer.
Owen Anderson825b72b2009-08-11 20:47:22 +0000221 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000222 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000223 // With SSE3 we can use fisttpll to convert to a signed i64; without
224 // SSE, we're stuck with a fistpll.
Owen Anderson825b72b2009-08-11 20:47:22 +0000225 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000226 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000227
Chris Lattner399610a2006-12-05 18:22:22 +0000228 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000229 if (!X86ScalarSSEf64) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000230 setOperationAction(ISD::BIT_CONVERT , MVT::f32 , Expand);
231 setOperationAction(ISD::BIT_CONVERT , MVT::i32 , Expand);
Chris Lattnerf3597a12006-12-05 18:45:06 +0000232 }
Chris Lattner21f66852005-12-23 05:15:23 +0000233
Dan Gohmanb00ee212008-02-18 19:34:53 +0000234 // Scalar integer divide and remainder are lowered to use operations that
235 // produce two results, to match the available instructions. This exposes
236 // the two-result form to trivial CSE, which is able to combine x/y and x%y
237 // into a single instruction.
238 //
239 // Scalar integer multiply-high is also lowered to use two-result
240 // operations, to match the available instructions. However, plain multiply
241 // (low) operations are left as Legal, as there are single-result
242 // instructions for this in x86. Using the two-result multiply instructions
243 // when both high and low results are needed must be arranged by dagcombine.
Owen Anderson825b72b2009-08-11 20:47:22 +0000244 setOperationAction(ISD::MULHS , MVT::i8 , Expand);
245 setOperationAction(ISD::MULHU , MVT::i8 , Expand);
246 setOperationAction(ISD::SDIV , MVT::i8 , Expand);
247 setOperationAction(ISD::UDIV , MVT::i8 , Expand);
248 setOperationAction(ISD::SREM , MVT::i8 , Expand);
249 setOperationAction(ISD::UREM , MVT::i8 , Expand);
250 setOperationAction(ISD::MULHS , MVT::i16 , Expand);
251 setOperationAction(ISD::MULHU , MVT::i16 , Expand);
252 setOperationAction(ISD::SDIV , MVT::i16 , Expand);
253 setOperationAction(ISD::UDIV , MVT::i16 , Expand);
254 setOperationAction(ISD::SREM , MVT::i16 , Expand);
255 setOperationAction(ISD::UREM , MVT::i16 , Expand);
256 setOperationAction(ISD::MULHS , MVT::i32 , Expand);
257 setOperationAction(ISD::MULHU , MVT::i32 , Expand);
258 setOperationAction(ISD::SDIV , MVT::i32 , Expand);
259 setOperationAction(ISD::UDIV , MVT::i32 , Expand);
260 setOperationAction(ISD::SREM , MVT::i32 , Expand);
261 setOperationAction(ISD::UREM , MVT::i32 , Expand);
262 setOperationAction(ISD::MULHS , MVT::i64 , Expand);
263 setOperationAction(ISD::MULHU , MVT::i64 , Expand);
264 setOperationAction(ISD::SDIV , MVT::i64 , Expand);
265 setOperationAction(ISD::UDIV , MVT::i64 , Expand);
266 setOperationAction(ISD::SREM , MVT::i64 , Expand);
267 setOperationAction(ISD::UREM , MVT::i64 , Expand);
Dan Gohmana37c9f72007-09-25 18:23:27 +0000268
Owen Anderson825b72b2009-08-11 20:47:22 +0000269 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
270 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
271 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
272 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000273 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000274 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
275 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
276 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
277 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
278 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
279 setOperationAction(ISD::FREM , MVT::f32 , Expand);
280 setOperationAction(ISD::FREM , MVT::f64 , Expand);
281 setOperationAction(ISD::FREM , MVT::f80 , Expand);
282 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000283
Owen Anderson825b72b2009-08-11 20:47:22 +0000284 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
285 setOperationAction(ISD::CTTZ , MVT::i8 , Custom);
286 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
287 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
Dan Gohman2f67df72009-09-03 17:18:51 +0000288 if (Disable16Bit) {
289 setOperationAction(ISD::CTTZ , MVT::i16 , Expand);
290 setOperationAction(ISD::CTLZ , MVT::i16 , Expand);
291 } else {
292 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
293 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
294 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000295 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
296 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
297 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000298 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000299 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
300 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
301 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000302 }
303
Owen Anderson825b72b2009-08-11 20:47:22 +0000304 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
305 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000306
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000307 // These should be promoted to a larger select which is supported.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000308 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000309 // X86 wants to expand cmov itself.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000310 setOperationAction(ISD::SELECT , MVT::i8 , Custom);
Dan Gohman2f67df72009-09-03 17:18:51 +0000311 if (Disable16Bit)
312 setOperationAction(ISD::SELECT , MVT::i16 , Expand);
313 else
314 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000315 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
316 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
317 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
318 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
319 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
Dan Gohman2f67df72009-09-03 17:18:51 +0000320 if (Disable16Bit)
321 setOperationAction(ISD::SETCC , MVT::i16 , Expand);
322 else
323 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000324 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
325 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
326 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
327 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000328 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000329 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
330 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000331 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000332 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000333
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000334 // Darwin ABI issue.
Owen Anderson825b72b2009-08-11 20:47:22 +0000335 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
336 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
337 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
338 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000339 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000340 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
341 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000342 setOperationAction(ISD::BlockAddress , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000343 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000344 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
345 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
346 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
347 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000348 setOperationAction(ISD::BlockAddress , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000349 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000350 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Owen Anderson825b72b2009-08-11 20:47:22 +0000351 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
352 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
353 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000354 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000355 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
356 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
357 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000358 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000359
Evan Chengd2cde682008-03-10 19:38:10 +0000360 if (Subtarget->hasSSE1())
Owen Anderson825b72b2009-08-11 20:47:22 +0000361 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000362
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000363 if (!Subtarget->hasSSE2())
Owen Anderson825b72b2009-08-11 20:47:22 +0000364 setOperationAction(ISD::MEMBARRIER , MVT::Other, Expand);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000365
Mon P Wang63307c32008-05-05 19:05:59 +0000366 // Expand certain atomics
Owen Anderson825b72b2009-08-11 20:47:22 +0000367 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i8, Custom);
368 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i16, Custom);
369 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Custom);
370 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Custom);
Bill Wendling5bf1b4e2008-08-20 00:28:16 +0000371
Owen Anderson825b72b2009-08-11 20:47:22 +0000372 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i8, Custom);
373 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i16, Custom);
374 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Custom);
375 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000376
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000377 if (!Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000378 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
379 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
380 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
381 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
382 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
383 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
384 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000385 }
386
Evan Cheng3c992d22006-03-07 02:02:57 +0000387 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000388 if (!Subtarget->isTargetDarwin() &&
389 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000390 !Subtarget->isTargetCygMing()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000391 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000392 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000393
Owen Anderson825b72b2009-08-11 20:47:22 +0000394 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
395 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
396 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
397 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000398 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000399 setExceptionPointerRegister(X86::RAX);
400 setExceptionSelectorRegister(X86::RDX);
401 } else {
402 setExceptionPointerRegister(X86::EAX);
403 setExceptionSelectorRegister(X86::EDX);
404 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000405 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
406 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000407
Owen Anderson825b72b2009-08-11 20:47:22 +0000408 setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000409
Owen Anderson825b72b2009-08-11 20:47:22 +0000410 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000411
Nate Begemanacc398c2006-01-25 18:21:52 +0000412 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000413 setOperationAction(ISD::VASTART , MVT::Other, Custom);
414 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000415 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000416 setOperationAction(ISD::VAARG , MVT::Other, Custom);
417 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000418 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000419 setOperationAction(ISD::VAARG , MVT::Other, Expand);
420 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000421 }
Evan Chengae642192007-03-02 23:16:35 +0000422
Owen Anderson825b72b2009-08-11 20:47:22 +0000423 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
424 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000425 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000426 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000427 if (Subtarget->isTargetCygMing())
Owen Anderson825b72b2009-08-11 20:47:22 +0000428 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000429 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000430 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000431
Evan Chengc7ce29b2009-02-13 22:36:38 +0000432 if (!UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000433 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000434 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000435 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
436 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000437
Evan Cheng223547a2006-01-31 22:28:30 +0000438 // Use ANDPD to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000439 setOperationAction(ISD::FABS , MVT::f64, Custom);
440 setOperationAction(ISD::FABS , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000441
442 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000443 setOperationAction(ISD::FNEG , MVT::f64, Custom);
444 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000445
Evan Cheng68c47cb2007-01-05 07:55:56 +0000446 // Use ANDPD and ORPD to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000447 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
448 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000449
Evan Chengd25e9e82006-02-02 00:28:23 +0000450 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000451 setOperationAction(ISD::FSIN , MVT::f64, Expand);
452 setOperationAction(ISD::FCOS , MVT::f64, Expand);
453 setOperationAction(ISD::FSIN , MVT::f32, Expand);
454 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000455
Chris Lattnera54aa942006-01-29 06:26:08 +0000456 // Expand FP immediates into loads from the stack, except for the special
457 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000458 addLegalFPImmediate(APFloat(+0.0)); // xorpd
459 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Evan Chengc7ce29b2009-02-13 22:36:38 +0000460 } else if (!UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000461 // Use SSE for f32, x87 for f64.
462 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000463 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
464 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000465
466 // Use ANDPS to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000467 setOperationAction(ISD::FABS , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000468
469 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000470 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000471
Owen Anderson825b72b2009-08-11 20:47:22 +0000472 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000473
474 // Use ANDPS and ORPS to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000475 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
476 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000477
478 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000479 setOperationAction(ISD::FSIN , MVT::f32, Expand);
480 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000481
Nate Begemane1795842008-02-14 08:57:00 +0000482 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000483 addLegalFPImmediate(APFloat(+0.0f)); // xorps
484 addLegalFPImmediate(APFloat(+0.0)); // FLD0
485 addLegalFPImmediate(APFloat(+1.0)); // FLD1
486 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
487 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
488
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000489 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000490 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
491 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000492 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000493 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000494 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000495 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000496 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
497 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000498
Owen Anderson825b72b2009-08-11 20:47:22 +0000499 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
500 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
501 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
502 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000503
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000504 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000505 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
506 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000507 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000508 addLegalFPImmediate(APFloat(+0.0)); // FLD0
509 addLegalFPImmediate(APFloat(+1.0)); // FLD1
510 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
511 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000512 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
513 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
514 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
515 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000516 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000517
Dale Johannesen59a58732007-08-05 18:49:15 +0000518 // Long double always uses X87.
Evan Cheng92722532009-03-26 23:06:32 +0000519 if (!UseSoftFloat) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000520 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
521 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
522 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000523 {
524 bool ignored;
525 APFloat TmpFlt(+0.0);
526 TmpFlt.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
527 &ignored);
528 addLegalFPImmediate(TmpFlt); // FLD0
529 TmpFlt.changeSign();
530 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
531 APFloat TmpFlt2(+1.0);
532 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
533 &ignored);
534 addLegalFPImmediate(TmpFlt2); // FLD1
535 TmpFlt2.changeSign();
536 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
537 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000538
Evan Chengc7ce29b2009-02-13 22:36:38 +0000539 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000540 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
541 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000542 }
Dale Johannesen2f429012007-09-26 21:10:55 +0000543 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000544
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000545 // Always use a library call for pow.
Owen Anderson825b72b2009-08-11 20:47:22 +0000546 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
547 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
548 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000549
Owen Anderson825b72b2009-08-11 20:47:22 +0000550 setOperationAction(ISD::FLOG, MVT::f80, Expand);
551 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
552 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
553 setOperationAction(ISD::FEXP, MVT::f80, Expand);
554 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000555
Mon P Wangf007a8b2008-11-06 05:31:54 +0000556 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000557 // (for widening) or expand (for scalarization). Then we will selectively
558 // turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000559 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
560 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
561 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
562 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
563 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
564 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
565 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
566 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
567 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
568 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
569 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
570 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
571 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
572 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
573 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
574 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
575 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
576 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
577 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
578 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
579 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
580 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
581 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
582 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
583 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
584 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
585 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
586 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
587 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
588 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
589 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
590 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
591 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
592 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
593 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
594 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
595 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
596 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
597 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
598 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
599 setOperationAction(ISD::VSETCC, (MVT::SimpleValueType)VT, Expand);
600 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
601 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
602 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
603 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
604 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
605 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
606 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
607 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
608 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Dan Gohman87862e72009-12-11 21:31:27 +0000609 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000610 setOperationAction(ISD::TRUNCATE, (MVT::SimpleValueType)VT, Expand);
611 setOperationAction(ISD::SIGN_EXTEND, (MVT::SimpleValueType)VT, Expand);
612 setOperationAction(ISD::ZERO_EXTEND, (MVT::SimpleValueType)VT, Expand);
613 setOperationAction(ISD::ANY_EXTEND, (MVT::SimpleValueType)VT, Expand);
614 for (unsigned InnerVT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
615 InnerVT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
616 setTruncStoreAction((MVT::SimpleValueType)VT,
617 (MVT::SimpleValueType)InnerVT, Expand);
618 setLoadExtAction(ISD::SEXTLOAD, (MVT::SimpleValueType)VT, Expand);
619 setLoadExtAction(ISD::ZEXTLOAD, (MVT::SimpleValueType)VT, Expand);
620 setLoadExtAction(ISD::EXTLOAD, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000621 }
622
Evan Chengc7ce29b2009-02-13 22:36:38 +0000623 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
624 // with -msoft-float, disable use of MMX as well.
Evan Cheng92722532009-03-26 23:06:32 +0000625 if (!UseSoftFloat && !DisableMMX && Subtarget->hasMMX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000626 addRegisterClass(MVT::v8i8, X86::VR64RegisterClass);
627 addRegisterClass(MVT::v4i16, X86::VR64RegisterClass);
628 addRegisterClass(MVT::v2i32, X86::VR64RegisterClass);
629 addRegisterClass(MVT::v2f32, X86::VR64RegisterClass);
630 addRegisterClass(MVT::v1i64, X86::VR64RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000631
Owen Anderson825b72b2009-08-11 20:47:22 +0000632 setOperationAction(ISD::ADD, MVT::v8i8, Legal);
633 setOperationAction(ISD::ADD, MVT::v4i16, Legal);
634 setOperationAction(ISD::ADD, MVT::v2i32, Legal);
635 setOperationAction(ISD::ADD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000636
Owen Anderson825b72b2009-08-11 20:47:22 +0000637 setOperationAction(ISD::SUB, MVT::v8i8, Legal);
638 setOperationAction(ISD::SUB, MVT::v4i16, Legal);
639 setOperationAction(ISD::SUB, MVT::v2i32, Legal);
640 setOperationAction(ISD::SUB, MVT::v1i64, Legal);
Bill Wendlingc1fb0472007-03-10 09:57:05 +0000641
Owen Anderson825b72b2009-08-11 20:47:22 +0000642 setOperationAction(ISD::MULHS, MVT::v4i16, Legal);
643 setOperationAction(ISD::MUL, MVT::v4i16, Legal);
Bill Wendling74027e92007-03-15 21:24:36 +0000644
Owen Anderson825b72b2009-08-11 20:47:22 +0000645 setOperationAction(ISD::AND, MVT::v8i8, Promote);
646 AddPromotedToType (ISD::AND, MVT::v8i8, MVT::v1i64);
647 setOperationAction(ISD::AND, MVT::v4i16, Promote);
648 AddPromotedToType (ISD::AND, MVT::v4i16, MVT::v1i64);
649 setOperationAction(ISD::AND, MVT::v2i32, Promote);
650 AddPromotedToType (ISD::AND, MVT::v2i32, MVT::v1i64);
651 setOperationAction(ISD::AND, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000652
Owen Anderson825b72b2009-08-11 20:47:22 +0000653 setOperationAction(ISD::OR, MVT::v8i8, Promote);
654 AddPromotedToType (ISD::OR, MVT::v8i8, MVT::v1i64);
655 setOperationAction(ISD::OR, MVT::v4i16, Promote);
656 AddPromotedToType (ISD::OR, MVT::v4i16, MVT::v1i64);
657 setOperationAction(ISD::OR, MVT::v2i32, Promote);
658 AddPromotedToType (ISD::OR, MVT::v2i32, MVT::v1i64);
659 setOperationAction(ISD::OR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000660
Owen Anderson825b72b2009-08-11 20:47:22 +0000661 setOperationAction(ISD::XOR, MVT::v8i8, Promote);
662 AddPromotedToType (ISD::XOR, MVT::v8i8, MVT::v1i64);
663 setOperationAction(ISD::XOR, MVT::v4i16, Promote);
664 AddPromotedToType (ISD::XOR, MVT::v4i16, MVT::v1i64);
665 setOperationAction(ISD::XOR, MVT::v2i32, Promote);
666 AddPromotedToType (ISD::XOR, MVT::v2i32, MVT::v1i64);
667 setOperationAction(ISD::XOR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000668
Owen Anderson825b72b2009-08-11 20:47:22 +0000669 setOperationAction(ISD::LOAD, MVT::v8i8, Promote);
670 AddPromotedToType (ISD::LOAD, MVT::v8i8, MVT::v1i64);
671 setOperationAction(ISD::LOAD, MVT::v4i16, Promote);
672 AddPromotedToType (ISD::LOAD, MVT::v4i16, MVT::v1i64);
673 setOperationAction(ISD::LOAD, MVT::v2i32, Promote);
674 AddPromotedToType (ISD::LOAD, MVT::v2i32, MVT::v1i64);
675 setOperationAction(ISD::LOAD, MVT::v2f32, Promote);
676 AddPromotedToType (ISD::LOAD, MVT::v2f32, MVT::v1i64);
677 setOperationAction(ISD::LOAD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000678
Owen Anderson825b72b2009-08-11 20:47:22 +0000679 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i8, Custom);
680 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i16, Custom);
681 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i32, Custom);
682 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f32, Custom);
683 setOperationAction(ISD::BUILD_VECTOR, MVT::v1i64, Custom);
Bill Wendlinga348c562007-03-22 18:42:45 +0000684
Owen Anderson825b72b2009-08-11 20:47:22 +0000685 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8i8, Custom);
686 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i16, Custom);
687 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i32, Custom);
688 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v1i64, Custom);
Bill Wendling826f36f2007-03-28 00:57:11 +0000689
Owen Anderson825b72b2009-08-11 20:47:22 +0000690 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2f32, Custom);
691 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Custom);
692 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Custom);
693 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Custom);
Bill Wendling3180e202008-07-20 02:32:23 +0000694
Owen Anderson825b72b2009-08-11 20:47:22 +0000695 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i16, Custom);
Mon P Wang9e5ecb82008-12-12 01:25:51 +0000696
Owen Anderson825b72b2009-08-11 20:47:22 +0000697 setOperationAction(ISD::SELECT, MVT::v8i8, Promote);
698 setOperationAction(ISD::SELECT, MVT::v4i16, Promote);
699 setOperationAction(ISD::SELECT, MVT::v2i32, Promote);
700 setOperationAction(ISD::SELECT, MVT::v1i64, Custom);
701 setOperationAction(ISD::VSETCC, MVT::v8i8, Custom);
702 setOperationAction(ISD::VSETCC, MVT::v4i16, Custom);
703 setOperationAction(ISD::VSETCC, MVT::v2i32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000704 }
705
Evan Cheng92722532009-03-26 23:06:32 +0000706 if (!UseSoftFloat && Subtarget->hasSSE1()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000707 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000708
Owen Anderson825b72b2009-08-11 20:47:22 +0000709 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
710 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
711 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
712 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
713 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
714 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
715 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
716 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
717 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
718 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
719 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
720 setOperationAction(ISD::VSETCC, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000721 }
722
Evan Cheng92722532009-03-26 23:06:32 +0000723 if (!UseSoftFloat && Subtarget->hasSSE2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000724 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000725
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000726 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
727 // registers cannot be used even for integer operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000728 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
729 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
730 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
731 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000732
Owen Anderson825b72b2009-08-11 20:47:22 +0000733 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
734 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
735 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
736 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
737 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
738 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
739 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
740 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
741 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
742 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
743 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
744 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
745 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
746 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
747 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
748 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000749
Owen Anderson825b72b2009-08-11 20:47:22 +0000750 setOperationAction(ISD::VSETCC, MVT::v2f64, Custom);
751 setOperationAction(ISD::VSETCC, MVT::v16i8, Custom);
752 setOperationAction(ISD::VSETCC, MVT::v8i16, Custom);
753 setOperationAction(ISD::VSETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000754
Owen Anderson825b72b2009-08-11 20:47:22 +0000755 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
756 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
757 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
758 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
759 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000760
Mon P Wangeb38ebf2010-01-24 00:05:03 +0000761 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2f64, Custom);
762 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2i64, Custom);
763 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i8, Custom);
764 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i16, Custom);
765 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i32, Custom);
766
Evan Cheng2c3ae372006-04-12 21:21:57 +0000767 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Owen Anderson825b72b2009-08-11 20:47:22 +0000768 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
769 EVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000770 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000771 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000772 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000773 // Do not attempt to custom lower non-128-bit vectors
774 if (!VT.is128BitVector())
775 continue;
Owen Anderson825b72b2009-08-11 20:47:22 +0000776 setOperationAction(ISD::BUILD_VECTOR,
777 VT.getSimpleVT().SimpleTy, Custom);
778 setOperationAction(ISD::VECTOR_SHUFFLE,
779 VT.getSimpleVT().SimpleTy, Custom);
780 setOperationAction(ISD::EXTRACT_VECTOR_ELT,
781 VT.getSimpleVT().SimpleTy, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000782 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000783
Owen Anderson825b72b2009-08-11 20:47:22 +0000784 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
785 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
786 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
787 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
788 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
789 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000790
Nate Begemancdd1eec2008-02-12 22:51:28 +0000791 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000792 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
793 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000794 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000795
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000796 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Eric Christopher4bd24c22010-03-30 01:04:59 +0000797 // FIXME: This produces lots of inefficiencies in isel since
798 // we then need notice that most of our operands have been implicitly
799 // converted to v2i64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000800 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; i++) {
801 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
Owen Andersone50ed302009-08-10 22:56:29 +0000802 EVT VT = SVT;
David Greene9b9838d2009-06-29 16:47:10 +0000803
804 // Do not attempt to promote non-128-bit vectors
805 if (!VT.is128BitVector()) {
806 continue;
807 }
Eric Christopher4bd24c22010-03-30 01:04:59 +0000808
Owen Andersond6662ad2009-08-10 20:46:15 +0000809 setOperationAction(ISD::AND, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000810 AddPromotedToType (ISD::AND, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000811 setOperationAction(ISD::OR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000812 AddPromotedToType (ISD::OR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000813 setOperationAction(ISD::XOR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000814 AddPromotedToType (ISD::XOR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000815 setOperationAction(ISD::LOAD, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000816 AddPromotedToType (ISD::LOAD, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000817 setOperationAction(ISD::SELECT, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000818 AddPromotedToType (ISD::SELECT, SVT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000819 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000820
Owen Anderson825b72b2009-08-11 20:47:22 +0000821 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000822
Evan Cheng2c3ae372006-04-12 21:21:57 +0000823 // Custom lower v2i64 and v2f64 selects.
Owen Anderson825b72b2009-08-11 20:47:22 +0000824 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
825 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
826 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
827 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000828
Owen Anderson825b72b2009-08-11 20:47:22 +0000829 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
830 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
Eli Friedman23ef1052009-06-06 03:57:58 +0000831 if (!DisableMMX && Subtarget->hasMMX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000832 setOperationAction(ISD::FP_TO_SINT, MVT::v2i32, Custom);
833 setOperationAction(ISD::SINT_TO_FP, MVT::v2i32, Custom);
Eli Friedman23ef1052009-06-06 03:57:58 +0000834 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000835 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000836
Nate Begeman14d12ca2008-02-11 04:19:36 +0000837 if (Subtarget->hasSSE41()) {
838 // FIXME: Do we need to handle scalar-to-vector here?
Owen Anderson825b72b2009-08-11 20:47:22 +0000839 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000840
841 // i8 and i16 vectors are custom , because the source register and source
842 // source memory operand types are not the same width. f32 vectors are
843 // custom since the immediate controlling the insert encodes additional
844 // information.
Owen Anderson825b72b2009-08-11 20:47:22 +0000845 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
846 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
847 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
848 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000849
Owen Anderson825b72b2009-08-11 20:47:22 +0000850 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
851 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
852 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
853 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000854
855 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000856 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Legal);
857 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000858 }
859 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000860
Nate Begeman30a0de92008-07-17 16:51:19 +0000861 if (Subtarget->hasSSE42()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000862 setOperationAction(ISD::VSETCC, MVT::v2i64, Custom);
Nate Begeman30a0de92008-07-17 16:51:19 +0000863 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000864
David Greene9b9838d2009-06-29 16:47:10 +0000865 if (!UseSoftFloat && Subtarget->hasAVX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000866 addRegisterClass(MVT::v8f32, X86::VR256RegisterClass);
867 addRegisterClass(MVT::v4f64, X86::VR256RegisterClass);
868 addRegisterClass(MVT::v8i32, X86::VR256RegisterClass);
869 addRegisterClass(MVT::v4i64, X86::VR256RegisterClass);
David Greened94c1012009-06-29 22:50:51 +0000870
Owen Anderson825b72b2009-08-11 20:47:22 +0000871 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
872 setOperationAction(ISD::LOAD, MVT::v8i32, Legal);
873 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
874 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
875 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
876 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
877 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
878 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
879 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
880 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
881 //setOperationAction(ISD::BUILD_VECTOR, MVT::v8f32, Custom);
882 //setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8f32, Custom);
883 //setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8f32, Custom);
884 //setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
885 //setOperationAction(ISD::VSETCC, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000886
887 // Operations to consider commented out -v16i16 v32i8
Owen Anderson825b72b2009-08-11 20:47:22 +0000888 //setOperationAction(ISD::ADD, MVT::v16i16, Legal);
889 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
890 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
891 //setOperationAction(ISD::SUB, MVT::v32i8, Legal);
892 //setOperationAction(ISD::SUB, MVT::v16i16, Legal);
893 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
894 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
895 //setOperationAction(ISD::MUL, MVT::v16i16, Legal);
896 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
897 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
898 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
899 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
900 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
901 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000902
Owen Anderson825b72b2009-08-11 20:47:22 +0000903 setOperationAction(ISD::VSETCC, MVT::v4f64, Custom);
904 // setOperationAction(ISD::VSETCC, MVT::v32i8, Custom);
905 // setOperationAction(ISD::VSETCC, MVT::v16i16, Custom);
906 setOperationAction(ISD::VSETCC, MVT::v8i32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000907
Owen Anderson825b72b2009-08-11 20:47:22 +0000908 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v32i8, Custom);
909 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i16, Custom);
910 // setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i16, Custom);
911 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i32, Custom);
912 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000913
Owen Anderson825b72b2009-08-11 20:47:22 +0000914 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f64, Custom);
915 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i64, Custom);
916 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f64, Custom);
917 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i64, Custom);
918 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f64, Custom);
919 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000920
921#if 0
922 // Not sure we want to do this since there are no 256-bit integer
923 // operations in AVX
924
925 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
926 // This includes 256-bit vectors
Owen Anderson825b72b2009-08-11 20:47:22 +0000927 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; ++i) {
928 EVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000929
930 // Do not attempt to custom lower non-power-of-2 vectors
931 if (!isPowerOf2_32(VT.getVectorNumElements()))
932 continue;
933
934 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
935 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
936 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
937 }
938
939 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000940 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i64, Custom);
941 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i64, Custom);
Eric Christopherfd179292009-08-27 18:07:15 +0000942 }
David Greene9b9838d2009-06-29 16:47:10 +0000943#endif
944
945#if 0
946 // Not sure we want to do this since there are no 256-bit integer
947 // operations in AVX
948
949 // Promote v32i8, v16i16, v8i32 load, select, and, or, xor to v4i64.
950 // Including 256-bit vectors
Owen Anderson825b72b2009-08-11 20:47:22 +0000951 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; i++) {
952 EVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000953
954 if (!VT.is256BitVector()) {
955 continue;
956 }
957 setOperationAction(ISD::AND, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000958 AddPromotedToType (ISD::AND, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000959 setOperationAction(ISD::OR, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000960 AddPromotedToType (ISD::OR, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000961 setOperationAction(ISD::XOR, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000962 AddPromotedToType (ISD::XOR, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000963 setOperationAction(ISD::LOAD, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000964 AddPromotedToType (ISD::LOAD, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000965 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000966 AddPromotedToType (ISD::SELECT, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000967 }
968
Owen Anderson825b72b2009-08-11 20:47:22 +0000969 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
David Greene9b9838d2009-06-29 16:47:10 +0000970#endif
971 }
972
Evan Cheng6be2c582006-04-05 23:38:46 +0000973 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000974 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Evan Cheng6be2c582006-04-05 23:38:46 +0000975
Bill Wendling74c37652008-12-09 22:08:41 +0000976 // Add/Sub/Mul with overflow operations are custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000977 setOperationAction(ISD::SADDO, MVT::i32, Custom);
978 setOperationAction(ISD::SADDO, MVT::i64, Custom);
979 setOperationAction(ISD::UADDO, MVT::i32, Custom);
980 setOperationAction(ISD::UADDO, MVT::i64, Custom);
981 setOperationAction(ISD::SSUBO, MVT::i32, Custom);
982 setOperationAction(ISD::SSUBO, MVT::i64, Custom);
983 setOperationAction(ISD::USUBO, MVT::i32, Custom);
984 setOperationAction(ISD::USUBO, MVT::i64, Custom);
985 setOperationAction(ISD::SMULO, MVT::i32, Custom);
986 setOperationAction(ISD::SMULO, MVT::i64, Custom);
Bill Wendling41ea7e72008-11-24 19:21:46 +0000987
Evan Chengd54f2d52009-03-31 19:38:51 +0000988 if (!Subtarget->is64Bit()) {
989 // These libcalls are not available in 32-bit.
990 setLibcallName(RTLIB::SHL_I128, 0);
991 setLibcallName(RTLIB::SRL_I128, 0);
992 setLibcallName(RTLIB::SRA_I128, 0);
993 }
994
Evan Cheng206ee9d2006-07-07 08:33:52 +0000995 // We have target-specific dag combine patterns for the following nodes:
996 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Dan Gohman1bbf72b2010-03-15 23:23:03 +0000997 setTargetDAGCombine(ISD::EXTRACT_VECTOR_ELT);
Evan Chengd880b972008-05-09 21:53:03 +0000998 setTargetDAGCombine(ISD::BUILD_VECTOR);
Chris Lattner83e6c992006-10-04 06:57:07 +0000999 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +00001000 setTargetDAGCombine(ISD::SHL);
1001 setTargetDAGCombine(ISD::SRA);
1002 setTargetDAGCombine(ISD::SRL);
Evan Cheng760d1942010-01-04 21:22:48 +00001003 setTargetDAGCombine(ISD::OR);
Chris Lattner149a4e52008-02-22 02:09:43 +00001004 setTargetDAGCombine(ISD::STORE);
Owen Anderson99177002009-06-29 18:04:45 +00001005 setTargetDAGCombine(ISD::MEMBARRIER);
Evan Cheng2e489c42009-12-16 00:53:11 +00001006 setTargetDAGCombine(ISD::ZERO_EXTEND);
Evan Cheng0b0cd912009-03-28 05:57:29 +00001007 if (Subtarget->is64Bit())
1008 setTargetDAGCombine(ISD::MUL);
Evan Cheng206ee9d2006-07-07 08:33:52 +00001009
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001010 computeRegisterProperties();
1011
Evan Cheng87ed7162006-02-14 08:25:08 +00001012 // FIXME: These should be based on subtarget info. Plus, the values should
1013 // be smaller when we are in optimizing for size mode.
Dan Gohman87060f52008-06-30 21:00:56 +00001014 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
Evan Cheng255f20f2010-04-01 06:04:33 +00001015 maxStoresPerMemcpy = 8; // For @llvm.memcpy -> sequence of stores
Dan Gohman87060f52008-06-30 21:00:56 +00001016 maxStoresPerMemmove = 3; // For @llvm.memmove -> sequence of stores
Evan Chengfb8075d2008-02-28 00:43:03 +00001017 setPrefLoopAlignment(16);
Evan Cheng6ebf7bc2009-05-13 21:42:09 +00001018 benefitFromCodePlacementOpt = true;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001019}
1020
Scott Michel5b8f82e2008-03-10 15:42:14 +00001021
Owen Anderson825b72b2009-08-11 20:47:22 +00001022MVT::SimpleValueType X86TargetLowering::getSetCCResultType(EVT VT) const {
1023 return MVT::i8;
Scott Michel5b8f82e2008-03-10 15:42:14 +00001024}
1025
1026
Evan Cheng29286502008-01-23 23:17:41 +00001027/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
1028/// the desired ByVal argument alignment.
1029static void getMaxByValAlign(const Type *Ty, unsigned &MaxAlign) {
1030 if (MaxAlign == 16)
1031 return;
1032 if (const VectorType *VTy = dyn_cast<VectorType>(Ty)) {
1033 if (VTy->getBitWidth() == 128)
1034 MaxAlign = 16;
Evan Cheng29286502008-01-23 23:17:41 +00001035 } else if (const ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
1036 unsigned EltAlign = 0;
1037 getMaxByValAlign(ATy->getElementType(), EltAlign);
1038 if (EltAlign > MaxAlign)
1039 MaxAlign = EltAlign;
1040 } else if (const StructType *STy = dyn_cast<StructType>(Ty)) {
1041 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
1042 unsigned EltAlign = 0;
1043 getMaxByValAlign(STy->getElementType(i), EltAlign);
1044 if (EltAlign > MaxAlign)
1045 MaxAlign = EltAlign;
1046 if (MaxAlign == 16)
1047 break;
1048 }
1049 }
1050 return;
1051}
1052
1053/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
1054/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +00001055/// that contain SSE vectors are placed at 16-byte boundaries while the rest
1056/// are at 4-byte boundaries.
Evan Cheng29286502008-01-23 23:17:41 +00001057unsigned X86TargetLowering::getByValTypeAlignment(const Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +00001058 if (Subtarget->is64Bit()) {
1059 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00001060 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +00001061 if (TyAlign > 8)
1062 return TyAlign;
1063 return 8;
1064 }
1065
Evan Cheng29286502008-01-23 23:17:41 +00001066 unsigned Align = 4;
Dale Johannesen0c191872008-02-08 19:48:20 +00001067 if (Subtarget->hasSSE1())
1068 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +00001069 return Align;
1070}
Chris Lattner2b02a442007-02-25 08:29:00 +00001071
Evan Chengf0df0312008-05-15 08:39:06 +00001072/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Cheng42642d02010-04-01 20:10:42 +00001073/// and store operations as a result of memset, memcpy, and memmove lowering.
1074/// If DstAlign is zero that means it's safe to destination alignment can
1075/// satisfy any constraint. Similarly if SrcAlign is zero it means there
1076/// isn't a need to check it against alignment requirement, probably because
1077/// the source does not need to be loaded. It returns EVT::Other if
1078/// SelectionDAG should be responsible for determining it.
Owen Andersone50ed302009-08-10 22:56:29 +00001079EVT
Evan Cheng255f20f2010-04-01 06:04:33 +00001080X86TargetLowering::getOptimalMemOpType(uint64_t Size,
1081 unsigned DstAlign, unsigned SrcAlign,
Evan Cheng94107ba2010-04-01 18:19:11 +00001082 bool SafeToUseFP,
Devang Patel578efa92009-06-05 21:57:13 +00001083 SelectionDAG &DAG) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001084 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1085 // linux. This is because the stack realignment code can't handle certain
1086 // cases like PR2962. This should be removed when PR2962 is fixed.
Devang Patel578efa92009-06-05 21:57:13 +00001087 const Function *F = DAG.getMachineFunction().getFunction();
Evan Cheng255f20f2010-04-01 06:04:33 +00001088 if (!F->hasFnAttr(Attribute::NoImplicitFloat)) {
1089 if (Size >= 16 &&
1090 (Subtarget->isUnalignedMemAccessFast() ||
Chandler Carruthae1d41c2010-04-02 01:31:24 +00001091 ((DstAlign == 0 || DstAlign >= 16) &&
1092 (SrcAlign == 0 || SrcAlign >= 16))) &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001093 Subtarget->getStackAlignment() >= 16) {
1094 if (Subtarget->hasSSE2())
1095 return MVT::v4i32;
Evan Cheng94107ba2010-04-01 18:19:11 +00001096 if (SafeToUseFP && Subtarget->hasSSE1())
Evan Cheng255f20f2010-04-01 06:04:33 +00001097 return MVT::v4f32;
Evan Cheng94107ba2010-04-01 18:19:11 +00001098 } else if (SafeToUseFP &&
1099 Size >= 8 &&
Evan Cheng3ea97552010-04-01 20:27:45 +00001100 !Subtarget->is64Bit() &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001101 Subtarget->getStackAlignment() >= 8 &&
1102 Subtarget->hasSSE2())
1103 return MVT::f64;
Chris Lattner4002a1b2008-10-28 05:49:35 +00001104 }
Evan Chengf0df0312008-05-15 08:39:06 +00001105 if (Subtarget->is64Bit() && Size >= 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00001106 return MVT::i64;
1107 return MVT::i32;
Evan Chengf0df0312008-05-15 08:39:06 +00001108}
1109
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001110/// getJumpTableEncoding - Return the entry encoding for a jump table in the
1111/// current function. The returned value is a member of the
1112/// MachineJumpTableInfo::JTEntryKind enum.
1113unsigned X86TargetLowering::getJumpTableEncoding() const {
1114 // In GOT pic mode, each entry in the jump table is emitted as a @GOTOFF
1115 // symbol.
1116 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1117 Subtarget->isPICStyleGOT())
Chris Lattnerc64daab2010-01-26 05:02:42 +00001118 return MachineJumpTableInfo::EK_Custom32;
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001119
1120 // Otherwise, use the normal jump table encoding heuristics.
1121 return TargetLowering::getJumpTableEncoding();
1122}
1123
Chris Lattner589c6f62010-01-26 06:28:43 +00001124/// getPICBaseSymbol - Return the X86-32 PIC base.
1125MCSymbol *
1126X86TargetLowering::getPICBaseSymbol(const MachineFunction *MF,
1127 MCContext &Ctx) const {
1128 const MCAsmInfo &MAI = *getTargetMachine().getMCAsmInfo();
Chris Lattner9b97a732010-03-30 18:10:53 +00001129 return Ctx.GetOrCreateSymbol(Twine(MAI.getPrivateGlobalPrefix())+
1130 Twine(MF->getFunctionNumber())+"$pb");
Chris Lattner589c6f62010-01-26 06:28:43 +00001131}
1132
1133
Chris Lattnerc64daab2010-01-26 05:02:42 +00001134const MCExpr *
1135X86TargetLowering::LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI,
1136 const MachineBasicBlock *MBB,
1137 unsigned uid,MCContext &Ctx) const{
1138 assert(getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1139 Subtarget->isPICStyleGOT());
1140 // In 32-bit ELF systems, our jump table entries are formed with @GOTOFF
1141 // entries.
Daniel Dunbar4e815f82010-03-15 23:51:06 +00001142 return MCSymbolRefExpr::Create(MBB->getSymbol(),
1143 MCSymbolRefExpr::VK_GOTOFF, Ctx);
Chris Lattnerc64daab2010-01-26 05:02:42 +00001144}
1145
Evan Chengcc415862007-11-09 01:32:10 +00001146/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1147/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001148SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Chris Lattner589c6f62010-01-26 06:28:43 +00001149 SelectionDAG &DAG) const {
Chris Lattnere4df7562009-07-09 03:15:51 +00001150 if (!Subtarget->is64Bit())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001151 // This doesn't have DebugLoc associated with it, but is not really the
1152 // same as a Register.
1153 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc::getUnknownLoc(),
1154 getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001155 return Table;
1156}
1157
Chris Lattner589c6f62010-01-26 06:28:43 +00001158/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
1159/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
1160/// MCExpr.
1161const MCExpr *X86TargetLowering::
1162getPICJumpTableRelocBaseExpr(const MachineFunction *MF, unsigned JTI,
1163 MCContext &Ctx) const {
1164 // X86-64 uses RIP relative addressing based on the jump table label.
1165 if (Subtarget->isPICStyleRIPRel())
1166 return TargetLowering::getPICJumpTableRelocBaseExpr(MF, JTI, Ctx);
1167
1168 // Otherwise, the reference is relative to the PIC base.
1169 return MCSymbolRefExpr::Create(getPICBaseSymbol(MF, Ctx), Ctx);
1170}
1171
Bill Wendlingb4202b82009-07-01 18:50:55 +00001172/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +00001173unsigned X86TargetLowering::getFunctionAlignment(const Function *F) const {
Dan Gohman25103a22009-08-18 00:20:06 +00001174 return F->hasFnAttr(Attribute::OptimizeForSize) ? 0 : 4;
Bill Wendling20c568f2009-06-30 22:38:32 +00001175}
1176
Chris Lattner2b02a442007-02-25 08:29:00 +00001177//===----------------------------------------------------------------------===//
1178// Return Value Calling Convention Implementation
1179//===----------------------------------------------------------------------===//
1180
Chris Lattner59ed56b2007-02-28 04:55:35 +00001181#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001182
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001183bool
1184X86TargetLowering::CanLowerReturn(CallingConv::ID CallConv, bool isVarArg,
1185 const SmallVectorImpl<EVT> &OutTys,
1186 const SmallVectorImpl<ISD::ArgFlagsTy> &ArgsFlags,
1187 SelectionDAG &DAG) {
1188 SmallVector<CCValAssign, 16> RVLocs;
1189 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1190 RVLocs, *DAG.getContext());
1191 return CCInfo.CheckReturn(OutTys, ArgsFlags, RetCC_X86);
1192}
1193
Dan Gohman98ca4f22009-08-05 01:29:28 +00001194SDValue
1195X86TargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001196 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001197 const SmallVectorImpl<ISD::OutputArg> &Outs,
1198 DebugLoc dl, SelectionDAG &DAG) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001199
Chris Lattner9774c912007-02-27 05:28:59 +00001200 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001201 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1202 RVLocs, *DAG.getContext());
1203 CCInfo.AnalyzeReturn(Outs, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001204
Evan Chengdcea1632010-02-04 02:40:39 +00001205 // Add the regs to the liveout set for the function.
1206 MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
1207 for (unsigned i = 0; i != RVLocs.size(); ++i)
1208 if (RVLocs[i].isRegLoc() && !MRI.isLiveOut(RVLocs[i].getLocReg()))
1209 MRI.addLiveOut(RVLocs[i].getLocReg());
Scott Michelfdc40a02009-02-17 22:15:04 +00001210
Dan Gohman475871a2008-07-27 21:46:04 +00001211 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001212
Dan Gohman475871a2008-07-27 21:46:04 +00001213 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001214 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1215 // Operand #1 = Bytes To Pop
Dan Gohman2f67df72009-09-03 17:18:51 +00001216 RetOps.push_back(DAG.getTargetConstant(getBytesToPopOnReturn(), MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001217
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001218 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001219 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1220 CCValAssign &VA = RVLocs[i];
1221 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohman98ca4f22009-08-05 01:29:28 +00001222 SDValue ValToCopy = Outs[i].Val;
Scott Michelfdc40a02009-02-17 22:15:04 +00001223
Chris Lattner447ff682008-03-11 03:23:40 +00001224 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1225 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001226 if (VA.getLocReg() == X86::ST0 ||
1227 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001228 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1229 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001230 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Owen Anderson825b72b2009-08-11 20:47:22 +00001231 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001232 RetOps.push_back(ValToCopy);
1233 // Don't emit a copytoreg.
1234 continue;
1235 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001236
Evan Cheng242b38b2009-02-23 09:03:22 +00001237 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1238 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001239 if (Subtarget->is64Bit()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001240 EVT ValVT = ValToCopy.getValueType();
Evan Cheng242b38b2009-02-23 09:03:22 +00001241 if (ValVT.isVector() && ValVT.getSizeInBits() == 64) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001242 ValToCopy = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, ValToCopy);
Evan Cheng242b38b2009-02-23 09:03:22 +00001243 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1)
Owen Anderson825b72b2009-08-11 20:47:22 +00001244 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, ValToCopy);
Evan Cheng242b38b2009-02-23 09:03:22 +00001245 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001246 }
1247
Dale Johannesendd64c412009-02-04 00:33:20 +00001248 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001249 Flag = Chain.getValue(1);
1250 }
Dan Gohman61a92132008-04-21 23:59:07 +00001251
1252 // The x86-64 ABI for returning structs by value requires that we copy
1253 // the sret argument into %rax for the return. We saved the argument into
1254 // a virtual register in the entry block, so now we copy the value out
1255 // and into %rax.
1256 if (Subtarget->is64Bit() &&
1257 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1258 MachineFunction &MF = DAG.getMachineFunction();
1259 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1260 unsigned Reg = FuncInfo->getSRetReturnReg();
1261 if (!Reg) {
Evan Chengdcea1632010-02-04 02:40:39 +00001262 Reg = MRI.createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001263 FuncInfo->setSRetReturnReg(Reg);
1264 }
Dale Johannesendd64c412009-02-04 00:33:20 +00001265 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001266
Dale Johannesendd64c412009-02-04 00:33:20 +00001267 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001268 Flag = Chain.getValue(1);
Dan Gohman00326812009-10-12 16:36:12 +00001269
1270 // RAX now acts like a return value.
Evan Chengdcea1632010-02-04 02:40:39 +00001271 MRI.addLiveOut(X86::RAX);
Dan Gohman61a92132008-04-21 23:59:07 +00001272 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001273
Chris Lattner447ff682008-03-11 03:23:40 +00001274 RetOps[0] = Chain; // Update chain.
1275
1276 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001277 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001278 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001279
1280 return DAG.getNode(X86ISD::RET_FLAG, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001281 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001282}
1283
Dan Gohman98ca4f22009-08-05 01:29:28 +00001284/// LowerCallResult - Lower the result values of a call into the
1285/// appropriate copies out of appropriate physical registers.
1286///
1287SDValue
1288X86TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001289 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001290 const SmallVectorImpl<ISD::InputArg> &Ins,
1291 DebugLoc dl, SelectionDAG &DAG,
1292 SmallVectorImpl<SDValue> &InVals) {
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001293
Chris Lattnere32bbf62007-02-28 07:09:55 +00001294 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001295 SmallVector<CCValAssign, 16> RVLocs;
Torok Edwin3f142c32009-02-01 18:15:56 +00001296 bool Is64Bit = Subtarget->is64Bit();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001297 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +00001298 RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001299 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001300
Chris Lattner3085e152007-02-25 08:59:22 +00001301 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001302 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001303 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001304 EVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001305
Torok Edwin3f142c32009-02-01 18:15:56 +00001306 // If this is x86-64, and we disabled SSE, we can't return FP values
Owen Anderson825b72b2009-08-11 20:47:22 +00001307 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Dan Gohman98ca4f22009-08-05 01:29:28 +00001308 ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasSSE1())) {
Torok Edwin804e0fe2009-07-08 19:04:27 +00001309 llvm_report_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001310 }
1311
Chris Lattner8e6da152008-03-10 21:08:41 +00001312 // If this is a call to a function that returns an fp value on the floating
1313 // point stack, but where we prefer to use the value in xmm registers, copy
1314 // it out as F80 and use a truncate to move it from fp stack reg to xmm reg.
Dan Gohman37eed792009-02-04 17:28:58 +00001315 if ((VA.getLocReg() == X86::ST0 ||
1316 VA.getLocReg() == X86::ST1) &&
1317 isScalarFPTypeInSSEReg(VA.getValVT())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001318 CopyVT = MVT::f80;
Chris Lattner3085e152007-02-25 08:59:22 +00001319 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001320
Evan Cheng79fb3b42009-02-20 20:43:02 +00001321 SDValue Val;
1322 if (Is64Bit && CopyVT.isVector() && CopyVT.getSizeInBits() == 64) {
Evan Cheng242b38b2009-02-23 09:03:22 +00001323 // For x86-64, MMX values are returned in XMM0 / XMM1 except for v1i64.
1324 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
1325 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001326 MVT::v2i64, InFlag).getValue(1);
Evan Cheng242b38b2009-02-23 09:03:22 +00001327 Val = Chain.getValue(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001328 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1329 Val, DAG.getConstant(0, MVT::i64));
Evan Cheng242b38b2009-02-23 09:03:22 +00001330 } else {
1331 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001332 MVT::i64, InFlag).getValue(1);
Evan Cheng242b38b2009-02-23 09:03:22 +00001333 Val = Chain.getValue(0);
1334 }
Evan Cheng79fb3b42009-02-20 20:43:02 +00001335 Val = DAG.getNode(ISD::BIT_CONVERT, dl, CopyVT, Val);
1336 } else {
1337 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1338 CopyVT, InFlag).getValue(1);
1339 Val = Chain.getValue(0);
1340 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001341 InFlag = Chain.getValue(2);
Chris Lattner112dedc2007-12-29 06:41:28 +00001342
Dan Gohman37eed792009-02-04 17:28:58 +00001343 if (CopyVT != VA.getValVT()) {
Chris Lattner8e6da152008-03-10 21:08:41 +00001344 // Round the F80 the right size, which also moves to the appropriate xmm
1345 // register.
Dan Gohman37eed792009-02-04 17:28:58 +00001346 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
Chris Lattner8e6da152008-03-10 21:08:41 +00001347 // This truncation won't change the value.
1348 DAG.getIntPtrConstant(1));
1349 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001350
Dan Gohman98ca4f22009-08-05 01:29:28 +00001351 InVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001352 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001353
Dan Gohman98ca4f22009-08-05 01:29:28 +00001354 return Chain;
Chris Lattner2b02a442007-02-25 08:29:00 +00001355}
1356
1357
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001358//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001359// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001360//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001361// StdCall calling convention seems to be standard for many Windows' API
1362// routines and around. It differs from C calling convention just a little:
1363// callee should clean up the stack, not caller. Symbols should be also
1364// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001365// For info on fast calling convention see Fast Calling Convention (tail call)
1366// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001367
Dan Gohman98ca4f22009-08-05 01:29:28 +00001368/// CallIsStructReturn - Determines whether a call uses struct return
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001369/// semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001370static bool CallIsStructReturn(const SmallVectorImpl<ISD::OutputArg> &Outs) {
1371 if (Outs.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001372 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001373
Dan Gohman98ca4f22009-08-05 01:29:28 +00001374 return Outs[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001375}
1376
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001377/// ArgsAreStructReturn - Determines whether a function uses struct
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001378/// return semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001379static bool
1380ArgsAreStructReturn(const SmallVectorImpl<ISD::InputArg> &Ins) {
1381 if (Ins.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001382 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001383
Dan Gohman98ca4f22009-08-05 01:29:28 +00001384 return Ins[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001385}
1386
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001387/// IsCalleePop - Determines whether the callee is required to pop its
1388/// own arguments. Callee pop is necessary to support tail calls.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001389bool X86TargetLowering::IsCalleePop(bool IsVarArg, CallingConv::ID CallingConv){
Gordon Henriksen86737662008-01-05 16:56:59 +00001390 if (IsVarArg)
1391 return false;
1392
Dan Gohman095cc292008-09-13 01:54:27 +00001393 switch (CallingConv) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001394 default:
1395 return false;
1396 case CallingConv::X86_StdCall:
1397 return !Subtarget->is64Bit();
1398 case CallingConv::X86_FastCall:
1399 return !Subtarget->is64Bit();
1400 case CallingConv::Fast:
Dan Gohman1797ed52010-02-08 20:27:50 +00001401 return GuaranteedTailCallOpt;
Chris Lattner29689432010-03-11 00:22:57 +00001402 case CallingConv::GHC:
1403 return GuaranteedTailCallOpt;
Gordon Henriksen86737662008-01-05 16:56:59 +00001404 }
1405}
1406
Dan Gohman095cc292008-09-13 01:54:27 +00001407/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
1408/// given CallingConvention value.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001409CCAssignFn *X86TargetLowering::CCAssignFnForNode(CallingConv::ID CC) const {
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001410 if (Subtarget->is64Bit()) {
Chris Lattner29689432010-03-11 00:22:57 +00001411 if (CC == CallingConv::GHC)
1412 return CC_X86_64_GHC;
1413 else if (Subtarget->isTargetWin64())
Anton Korobeynikov8f88cb02008-03-22 20:37:30 +00001414 return CC_X86_Win64_C;
Evan Chenge9ac9e62008-09-07 09:07:23 +00001415 else
1416 return CC_X86_64_C;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001417 }
1418
Gordon Henriksen86737662008-01-05 16:56:59 +00001419 if (CC == CallingConv::X86_FastCall)
1420 return CC_X86_32_FastCall;
Evan Chengb188dd92008-09-10 18:25:29 +00001421 else if (CC == CallingConv::Fast)
1422 return CC_X86_32_FastCC;
Chris Lattner29689432010-03-11 00:22:57 +00001423 else if (CC == CallingConv::GHC)
1424 return CC_X86_32_GHC;
Gordon Henriksen86737662008-01-05 16:56:59 +00001425 else
1426 return CC_X86_32_C;
1427}
1428
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001429/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1430/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001431/// the specific parameter attribute. The copy will be passed as a byval
1432/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001433static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001434CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001435 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1436 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001437 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesendd64c412009-02-04 00:33:20 +00001438 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Bob Wilson100f0902010-03-30 22:27:04 +00001439 /*AlwaysInline=*/true, NULL, 0, NULL, 0);
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001440}
1441
Chris Lattner29689432010-03-11 00:22:57 +00001442/// IsTailCallConvention - Return true if the calling convention is one that
1443/// supports tail call optimization.
1444static bool IsTailCallConvention(CallingConv::ID CC) {
1445 return (CC == CallingConv::Fast || CC == CallingConv::GHC);
1446}
1447
Evan Cheng0c439eb2010-01-27 00:07:07 +00001448/// FuncIsMadeTailCallSafe - Return true if the function is being made into
1449/// a tailcall target by changing its ABI.
1450static bool FuncIsMadeTailCallSafe(CallingConv::ID CC) {
Chris Lattner29689432010-03-11 00:22:57 +00001451 return GuaranteedTailCallOpt && IsTailCallConvention(CC);
Evan Cheng0c439eb2010-01-27 00:07:07 +00001452}
1453
Dan Gohman98ca4f22009-08-05 01:29:28 +00001454SDValue
1455X86TargetLowering::LowerMemArgument(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001456 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001457 const SmallVectorImpl<ISD::InputArg> &Ins,
1458 DebugLoc dl, SelectionDAG &DAG,
1459 const CCValAssign &VA,
1460 MachineFrameInfo *MFI,
1461 unsigned i) {
Rafael Espindola7effac52007-09-14 15:48:13 +00001462 // Create the nodes corresponding to a load from this parameter slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001463 ISD::ArgFlagsTy Flags = Ins[i].Flags;
Evan Cheng0c439eb2010-01-27 00:07:07 +00001464 bool AlwaysUseMutable = FuncIsMadeTailCallSafe(CallConv);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001465 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Anton Korobeynikov22472762009-08-14 18:19:10 +00001466 EVT ValVT;
1467
1468 // If value is passed by pointer we have address passed instead of the value
1469 // itself.
1470 if (VA.getLocInfo() == CCValAssign::Indirect)
1471 ValVT = VA.getLocVT();
1472 else
1473 ValVT = VA.getValVT();
Evan Chenge70bb592008-01-10 02:24:25 +00001474
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001475 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001476 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001477 // In case of tail call optimization mark all arguments mutable. Since they
1478 // could be overwritten by lowering of arguments in case of a tail call.
Evan Cheng90567c32010-02-02 23:58:13 +00001479 if (Flags.isByVal()) {
1480 int FI = MFI->CreateFixedObject(Flags.getByValSize(),
1481 VA.getLocMemOffset(), isImmutable, false);
1482 return DAG.getFrameIndex(FI, getPointerTy());
1483 } else {
1484 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
1485 VA.getLocMemOffset(), isImmutable, false);
1486 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
1487 return DAG.getLoad(ValVT, dl, Chain, FIN,
David Greene67c9d422010-02-15 16:53:33 +00001488 PseudoSourceValue::getFixedStack(FI), 0,
1489 false, false, 0);
Evan Cheng90567c32010-02-02 23:58:13 +00001490 }
Rafael Espindola7effac52007-09-14 15:48:13 +00001491}
1492
Dan Gohman475871a2008-07-27 21:46:04 +00001493SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001494X86TargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001495 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001496 bool isVarArg,
1497 const SmallVectorImpl<ISD::InputArg> &Ins,
1498 DebugLoc dl,
1499 SelectionDAG &DAG,
1500 SmallVectorImpl<SDValue> &InVals) {
Evan Cheng1bc78042006-04-26 01:20:17 +00001501 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001502 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001503
Gordon Henriksen86737662008-01-05 16:56:59 +00001504 const Function* Fn = MF.getFunction();
1505 if (Fn->hasExternalLinkage() &&
1506 Subtarget->isTargetCygMing() &&
1507 Fn->getName() == "main")
1508 FuncInfo->setForceFramePointer(true);
1509
Evan Cheng1bc78042006-04-26 01:20:17 +00001510 MachineFrameInfo *MFI = MF.getFrameInfo();
Gordon Henriksen86737662008-01-05 16:56:59 +00001511 bool Is64Bit = Subtarget->is64Bit();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001512 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001513
Chris Lattner29689432010-03-11 00:22:57 +00001514 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1515 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001516
Chris Lattner638402b2007-02-28 07:00:42 +00001517 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001518 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001519 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1520 ArgLocs, *DAG.getContext());
1521 CCInfo.AnalyzeFormalArguments(Ins, CCAssignFnForNode(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001522
Chris Lattnerf39f7712007-02-28 05:46:49 +00001523 unsigned LastVal = ~0U;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001524 SDValue ArgValue;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001525 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1526 CCValAssign &VA = ArgLocs[i];
1527 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1528 // places.
1529 assert(VA.getValNo() != LastVal &&
1530 "Don't support value assigned to multiple locs yet");
1531 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001532
Chris Lattnerf39f7712007-02-28 05:46:49 +00001533 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001534 EVT RegVT = VA.getLocVT();
Devang Patel8a84e442009-01-05 17:31:22 +00001535 TargetRegisterClass *RC = NULL;
Owen Anderson825b72b2009-08-11 20:47:22 +00001536 if (RegVT == MVT::i32)
Chris Lattnerf39f7712007-02-28 05:46:49 +00001537 RC = X86::GR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001538 else if (Is64Bit && RegVT == MVT::i64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001539 RC = X86::GR64RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001540 else if (RegVT == MVT::f32)
Gordon Henriksen86737662008-01-05 16:56:59 +00001541 RC = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001542 else if (RegVT == MVT::f64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001543 RC = X86::FR64RegisterClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001544 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Evan Chengee472b12008-04-25 07:56:45 +00001545 RC = X86::VR128RegisterClass;
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001546 else if (RegVT.isVector() && RegVT.getSizeInBits() == 64)
1547 RC = X86::VR64RegisterClass;
1548 else
Torok Edwinc23197a2009-07-14 16:55:14 +00001549 llvm_unreachable("Unknown argument type!");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001550
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001551 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001552 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001553
Chris Lattnerf39f7712007-02-28 05:46:49 +00001554 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1555 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1556 // right size.
1557 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001558 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001559 DAG.getValueType(VA.getValVT()));
1560 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001561 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001562 DAG.getValueType(VA.getValVT()));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001563 else if (VA.getLocInfo() == CCValAssign::BCvt)
Anton Korobeynikov6dde14b2009-08-03 08:14:14 +00001564 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001565
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001566 if (VA.isExtInLoc()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001567 // Handle MMX values passed in XMM regs.
1568 if (RegVT.isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001569 ArgValue = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1570 ArgValue, DAG.getConstant(0, MVT::i64));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001571 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
1572 } else
1573 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001574 }
Chris Lattnerf39f7712007-02-28 05:46:49 +00001575 } else {
1576 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001577 ArgValue = LowerMemArgument(Chain, CallConv, Ins, dl, DAG, VA, MFI, i);
Evan Cheng1bc78042006-04-26 01:20:17 +00001578 }
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001579
1580 // If value is passed via pointer - do a load.
1581 if (VA.getLocInfo() == CCValAssign::Indirect)
David Greene67c9d422010-02-15 16:53:33 +00001582 ArgValue = DAG.getLoad(VA.getValVT(), dl, Chain, ArgValue, NULL, 0,
1583 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001584
Dan Gohman98ca4f22009-08-05 01:29:28 +00001585 InVals.push_back(ArgValue);
Evan Cheng1bc78042006-04-26 01:20:17 +00001586 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001587
Dan Gohman61a92132008-04-21 23:59:07 +00001588 // The x86-64 ABI for returning structs by value requires that we copy
1589 // the sret argument into %rax for the return. Save the argument into
1590 // a virtual register so that we can access it from the return points.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001591 if (Is64Bit && MF.getFunction()->hasStructRetAttr()) {
Dan Gohman61a92132008-04-21 23:59:07 +00001592 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1593 unsigned Reg = FuncInfo->getSRetReturnReg();
1594 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001595 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001596 FuncInfo->setSRetReturnReg(Reg);
1597 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001598 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001599 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Dan Gohman61a92132008-04-21 23:59:07 +00001600 }
1601
Chris Lattnerf39f7712007-02-28 05:46:49 +00001602 unsigned StackSize = CCInfo.getNextStackOffset();
Evan Cheng0c439eb2010-01-27 00:07:07 +00001603 // Align stack specially for tail calls.
1604 if (FuncIsMadeTailCallSafe(CallConv))
Gordon Henriksenae636f82008-01-03 16:47:34 +00001605 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001606
Evan Cheng1bc78042006-04-26 01:20:17 +00001607 // If the function takes variable number of arguments, make a frame index for
1608 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001609 if (isVarArg) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001610 if (Is64Bit || CallConv != CallingConv::X86_FastCall) {
David Greene3f2bf852009-11-12 20:49:22 +00001611 VarArgsFrameIndex = MFI->CreateFixedObject(1, StackSize, true, false);
Gordon Henriksen86737662008-01-05 16:56:59 +00001612 }
1613 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001614 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1615
1616 // FIXME: We should really autogenerate these arrays
1617 static const unsigned GPR64ArgRegsWin64[] = {
1618 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001619 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001620 static const unsigned XMMArgRegsWin64[] = {
1621 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
1622 };
1623 static const unsigned GPR64ArgRegs64Bit[] = {
1624 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1625 };
1626 static const unsigned XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001627 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1628 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1629 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001630 const unsigned *GPR64ArgRegs, *XMMArgRegs;
1631
1632 if (IsWin64) {
1633 TotalNumIntRegs = 4; TotalNumXMMRegs = 4;
1634 GPR64ArgRegs = GPR64ArgRegsWin64;
1635 XMMArgRegs = XMMArgRegsWin64;
1636 } else {
1637 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1638 GPR64ArgRegs = GPR64ArgRegs64Bit;
1639 XMMArgRegs = XMMArgRegs64Bit;
1640 }
1641 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1642 TotalNumIntRegs);
1643 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs,
1644 TotalNumXMMRegs);
1645
Devang Patel578efa92009-06-05 21:57:13 +00001646 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Evan Chengc7ce29b2009-02-13 22:36:38 +00001647 assert(!(NumXMMRegs && !Subtarget->hasSSE1()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001648 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001649 assert(!(NumXMMRegs && UseSoftFloat && NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00001650 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001651 if (UseSoftFloat || NoImplicitFloatOps || !Subtarget->hasSSE1())
Torok Edwin3f142c32009-02-01 18:15:56 +00001652 // Kernel mode asks for SSE to be disabled, so don't push them
1653 // on the stack.
1654 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00001655
Gordon Henriksen86737662008-01-05 16:56:59 +00001656 // For X86-64, if there are vararg parameters that are passed via
1657 // registers, then we must store them to their spots on the stack so they
1658 // may be loaded by deferencing the result of va_next.
1659 VarArgsGPOffset = NumIntRegs * 8;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001660 VarArgsFPOffset = TotalNumIntRegs * 8 + NumXMMRegs * 16;
1661 RegSaveFrameIndex = MFI->CreateStackObject(TotalNumIntRegs * 8 +
David Greene3f2bf852009-11-12 20:49:22 +00001662 TotalNumXMMRegs * 16, 16,
1663 false);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001664
Gordon Henriksen86737662008-01-05 16:56:59 +00001665 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001666 SmallVector<SDValue, 8> MemOps;
1667 SDValue RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
Dan Gohmand6708ea2009-08-15 01:38:56 +00001668 unsigned Offset = VarArgsGPOffset;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001669 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Dan Gohmand6708ea2009-08-15 01:38:56 +00001670 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
1671 DAG.getIntPtrConstant(Offset));
Bob Wilson998e1252009-04-20 18:36:57 +00001672 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
1673 X86::GR64RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00001674 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00001675 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00001676 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Evan Chengff89dcb2009-10-18 18:16:27 +00001677 PseudoSourceValue::getFixedStack(RegSaveFrameIndex),
David Greene67c9d422010-02-15 16:53:33 +00001678 Offset, false, false, 0);
Gordon Henriksen86737662008-01-05 16:56:59 +00001679 MemOps.push_back(Store);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001680 Offset += 8;
Gordon Henriksen86737662008-01-05 16:56:59 +00001681 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001682
Dan Gohmanface41a2009-08-16 21:24:25 +00001683 if (TotalNumXMMRegs != 0 && NumXMMRegs != TotalNumXMMRegs) {
1684 // Now store the XMM (fp + vector) parameter registers.
1685 SmallVector<SDValue, 11> SaveXMMOps;
1686 SaveXMMOps.push_back(Chain);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001687
Dan Gohmanface41a2009-08-16 21:24:25 +00001688 unsigned AL = MF.addLiveIn(X86::AL, X86::GR8RegisterClass);
1689 SDValue ALVal = DAG.getCopyFromReg(DAG.getEntryNode(), dl, AL, MVT::i8);
1690 SaveXMMOps.push_back(ALVal);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001691
Dan Gohmanface41a2009-08-16 21:24:25 +00001692 SaveXMMOps.push_back(DAG.getIntPtrConstant(RegSaveFrameIndex));
1693 SaveXMMOps.push_back(DAG.getIntPtrConstant(VarArgsFPOffset));
Dan Gohmand6708ea2009-08-15 01:38:56 +00001694
Dan Gohmanface41a2009-08-16 21:24:25 +00001695 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
1696 unsigned VReg = MF.addLiveIn(XMMArgRegs[NumXMMRegs],
1697 X86::VR128RegisterClass);
1698 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::v4f32);
1699 SaveXMMOps.push_back(Val);
1700 }
1701 MemOps.push_back(DAG.getNode(X86ISD::VASTART_SAVE_XMM_REGS, dl,
1702 MVT::Other,
1703 &SaveXMMOps[0], SaveXMMOps.size()));
Gordon Henriksen86737662008-01-05 16:56:59 +00001704 }
Dan Gohmanface41a2009-08-16 21:24:25 +00001705
1706 if (!MemOps.empty())
1707 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
1708 &MemOps[0], MemOps.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00001709 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001710 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001711
Gordon Henriksen86737662008-01-05 16:56:59 +00001712 // Some CCs need callee pop.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001713 if (IsCalleePop(isVarArg, CallConv)) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001714 BytesToPopOnReturn = StackSize; // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001715 } else {
Anton Korobeynikov1d9bacc2007-03-06 08:12:33 +00001716 BytesToPopOnReturn = 0; // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001717 // If this is an sret function, the return should pop the hidden pointer.
Chris Lattner29689432010-03-11 00:22:57 +00001718 if (!Is64Bit && !IsTailCallConvention(CallConv) && ArgsAreStructReturn(Ins))
Scott Michelfdc40a02009-02-17 22:15:04 +00001719 BytesToPopOnReturn = 4;
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001720 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001721
Gordon Henriksen86737662008-01-05 16:56:59 +00001722 if (!Is64Bit) {
1723 RegSaveFrameIndex = 0xAAAAAAA; // RegSaveFrameIndex is X86-64 only.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001724 if (CallConv == CallingConv::X86_FastCall)
Gordon Henriksen86737662008-01-05 16:56:59 +00001725 VarArgsFrameIndex = 0xAAAAAAA; // fastcc functions can't have varargs.
1726 }
Evan Cheng25caf632006-05-23 21:06:34 +00001727
Anton Korobeynikova2780e12007-08-15 17:12:32 +00001728 FuncInfo->setBytesToPopOnReturn(BytesToPopOnReturn);
Evan Cheng1bc78042006-04-26 01:20:17 +00001729
Dan Gohman98ca4f22009-08-05 01:29:28 +00001730 return Chain;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001731}
1732
Dan Gohman475871a2008-07-27 21:46:04 +00001733SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001734X86TargetLowering::LowerMemOpCallTo(SDValue Chain,
1735 SDValue StackPtr, SDValue Arg,
1736 DebugLoc dl, SelectionDAG &DAG,
Evan Chengdffbd832008-01-10 00:09:10 +00001737 const CCValAssign &VA,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001738 ISD::ArgFlagsTy Flags) {
Anton Korobeynikovcf6b7392009-08-03 08:12:53 +00001739 const unsigned FirstStackArgOffset = (Subtarget->isTargetWin64() ? 32 : 0);
Anton Korobeynikovcf6b7392009-08-03 08:12:53 +00001740 unsigned LocMemOffset = FirstStackArgOffset + VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00001741 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00001742 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001743 if (Flags.isByVal()) {
Dale Johannesendd64c412009-02-04 00:33:20 +00001744 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Evan Chengdffbd832008-01-10 00:09:10 +00001745 }
Dale Johannesenace16102009-02-03 19:33:06 +00001746 return DAG.getStore(Chain, dl, Arg, PtrOff,
David Greene67c9d422010-02-15 16:53:33 +00001747 PseudoSourceValue::getStack(), LocMemOffset,
1748 false, false, 0);
Evan Chengdffbd832008-01-10 00:09:10 +00001749}
1750
Bill Wendling64e87322009-01-16 19:25:27 +00001751/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001752/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00001753SDValue
1754X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Evan Chengddc419c2010-01-26 19:04:47 +00001755 SDValue &OutRetAddr, SDValue Chain,
1756 bool IsTailCall, bool Is64Bit,
1757 int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001758 // Adjust the Return address stack slot.
Owen Andersone50ed302009-08-10 22:56:29 +00001759 EVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001760 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00001761
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001762 // Load the "old" Return address.
David Greene67c9d422010-02-15 16:53:33 +00001763 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, NULL, 0, false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00001764 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001765}
1766
1767/// EmitTailCallStoreRetAddr - Emit a store of the return adress if tail call
1768/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00001769static SDValue
1770EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00001771 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00001772 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001773 // Store the return address to the appropriate stack slot.
1774 if (!FPDiff) return Chain;
1775 // Calculate the new stack slot for the return address.
1776 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00001777 int NewReturnAddrFI =
Arnold Schwaighofer92652752010-02-22 16:18:09 +00001778 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize, false, false);
Owen Anderson825b72b2009-08-11 20:47:22 +00001779 EVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00001780 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001781 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
David Greene67c9d422010-02-15 16:53:33 +00001782 PseudoSourceValue::getFixedStack(NewReturnAddrFI), 0,
1783 false, false, 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001784 return Chain;
1785}
1786
Dan Gohman98ca4f22009-08-05 01:29:28 +00001787SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00001788X86TargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001789 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00001790 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001791 const SmallVectorImpl<ISD::OutputArg> &Outs,
1792 const SmallVectorImpl<ISD::InputArg> &Ins,
1793 DebugLoc dl, SelectionDAG &DAG,
1794 SmallVectorImpl<SDValue> &InVals) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001795 MachineFunction &MF = DAG.getMachineFunction();
1796 bool Is64Bit = Subtarget->is64Bit();
1797 bool IsStructRet = CallIsStructReturn(Outs);
Evan Cheng5f941932010-02-05 02:21:12 +00001798 bool IsSibcall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001799
Evan Cheng5f941932010-02-05 02:21:12 +00001800 if (isTailCall) {
Evan Cheng0c439eb2010-01-27 00:07:07 +00001801 // Check if it's really possible to do a tail call.
Evan Chenga375d472010-03-15 18:54:48 +00001802 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
1803 isVarArg, IsStructRet, MF.getFunction()->hasStructRetAttr(),
Evan Cheng022d9e12010-02-02 23:55:14 +00001804 Outs, Ins, DAG);
Evan Chengf22f9b32010-02-06 03:28:46 +00001805
1806 // Sibcalls are automatically detected tailcalls which do not require
1807 // ABI changes.
Dan Gohman1797ed52010-02-08 20:27:50 +00001808 if (!GuaranteedTailCallOpt && isTailCall)
Evan Cheng5f941932010-02-05 02:21:12 +00001809 IsSibcall = true;
Evan Chengf22f9b32010-02-06 03:28:46 +00001810
1811 if (isTailCall)
1812 ++NumTailCalls;
Evan Cheng5f941932010-02-05 02:21:12 +00001813 }
Evan Cheng0c439eb2010-01-27 00:07:07 +00001814
Chris Lattner29689432010-03-11 00:22:57 +00001815 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1816 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001817
Chris Lattner638402b2007-02-28 07:00:42 +00001818 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00001819 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001820 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1821 ArgLocs, *DAG.getContext());
1822 CCInfo.AnalyzeCallOperands(Outs, CCAssignFnForNode(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001823
Chris Lattner423c5f42007-02-28 05:31:48 +00001824 // Get a count of how many bytes are to be pushed on the stack.
1825 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chengf22f9b32010-02-06 03:28:46 +00001826 if (IsSibcall)
Evan Chengb2c92902010-02-02 02:22:50 +00001827 // This is a sibcall. The memory operands are available in caller's
1828 // own caller's stack.
1829 NumBytes = 0;
Chris Lattner29689432010-03-11 00:22:57 +00001830 else if (GuaranteedTailCallOpt && IsTailCallConvention(CallConv))
Evan Chengf22f9b32010-02-06 03:28:46 +00001831 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001832
Gordon Henriksen86737662008-01-05 16:56:59 +00001833 int FPDiff = 0;
Evan Chengf22f9b32010-02-06 03:28:46 +00001834 if (isTailCall && !IsSibcall) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001835 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00001836 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00001837 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
1838 FPDiff = NumBytesCallerPushed - NumBytes;
1839
1840 // Set the delta of movement of the returnaddr stackslot.
1841 // But only set if delta is greater than previous delta.
1842 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
1843 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
1844 }
1845
Evan Chengf22f9b32010-02-06 03:28:46 +00001846 if (!IsSibcall)
1847 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001848
Dan Gohman475871a2008-07-27 21:46:04 +00001849 SDValue RetAddrFrIdx;
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001850 // Load return adress for tail calls.
Evan Chengf22f9b32010-02-06 03:28:46 +00001851 if (isTailCall && FPDiff)
1852 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, isTailCall,
1853 Is64Bit, FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00001854
Dan Gohman475871a2008-07-27 21:46:04 +00001855 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
1856 SmallVector<SDValue, 8> MemOpChains;
1857 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00001858
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001859 // Walk the register/memloc assignments, inserting copies/loads. In the case
1860 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00001861 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1862 CCValAssign &VA = ArgLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001863 EVT RegVT = VA.getLocVT();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001864 SDValue Arg = Outs[i].Val;
1865 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohman095cc292008-09-13 01:54:27 +00001866 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00001867
Chris Lattner423c5f42007-02-28 05:31:48 +00001868 // Promote the value if needed.
1869 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001870 default: llvm_unreachable("Unknown loc info!");
Chris Lattner423c5f42007-02-28 05:31:48 +00001871 case CCValAssign::Full: break;
1872 case CCValAssign::SExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001873 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001874 break;
1875 case CCValAssign::ZExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001876 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001877 break;
1878 case CCValAssign::AExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001879 if (RegVT.isVector() && RegVT.getSizeInBits() == 128) {
1880 // Special case: passing MMX values in XMM registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00001881 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, Arg);
1882 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
1883 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001884 } else
1885 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg);
1886 break;
1887 case CCValAssign::BCvt:
1888 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001889 break;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001890 case CCValAssign::Indirect: {
1891 // Store the argument.
1892 SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT());
Evan Chengff89dcb2009-10-18 18:16:27 +00001893 int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex();
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001894 Chain = DAG.getStore(Chain, dl, Arg, SpillSlot,
David Greene67c9d422010-02-15 16:53:33 +00001895 PseudoSourceValue::getFixedStack(FI), 0,
1896 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001897 Arg = SpillSlot;
1898 break;
1899 }
Evan Cheng6b5783d2006-05-25 18:56:34 +00001900 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001901
Chris Lattner423c5f42007-02-28 05:31:48 +00001902 if (VA.isRegLoc()) {
1903 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Evan Chengf22f9b32010-02-06 03:28:46 +00001904 } else if (!IsSibcall && (!isTailCall || isByVal)) {
Evan Cheng5f941932010-02-05 02:21:12 +00001905 assert(VA.isMemLoc());
1906 if (StackPtr.getNode() == 0)
1907 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
1908 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
1909 dl, DAG, VA, Flags));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001910 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001911 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001912
Evan Cheng32fe1032006-05-25 00:59:30 +00001913 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001914 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00001915 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001916
Evan Cheng347d5f72006-04-28 21:29:37 +00001917 // Build a sequence of copy-to-reg nodes chained together with token chain
1918 // and flag operands which copy the outgoing args into registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001919 SDValue InFlag;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001920 // Tail call byval lowering might overwrite argument registers so in case of
1921 // tail call optimization the copies to registers are lowered later.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001922 if (!isTailCall)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001923 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001924 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00001925 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001926 InFlag = Chain.getValue(1);
1927 }
Gordon Henriksen86737662008-01-05 16:56:59 +00001928
Chris Lattner88e1fd52009-07-09 04:24:46 +00001929 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001930 // ELF / PIC requires GOT in the EBX register before function calls via PLT
1931 // GOT pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001932 if (!isTailCall) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001933 Chain = DAG.getCopyToReg(Chain, dl, X86::EBX,
1934 DAG.getNode(X86ISD::GlobalBaseReg,
1935 DebugLoc::getUnknownLoc(),
1936 getPointerTy()),
1937 InFlag);
1938 InFlag = Chain.getValue(1);
1939 } else {
1940 // If we are tail calling and generating PIC/GOT style code load the
1941 // address of the callee into ECX. The value in ecx is used as target of
1942 // the tail jump. This is done to circumvent the ebx/callee-saved problem
1943 // for tail calls on PIC/GOT architectures. Normally we would just put the
1944 // address of GOT into ebx and then call target@PLT. But for tail calls
1945 // ebx would be restored (since ebx is callee saved) before jumping to the
1946 // target@PLT.
1947
1948 // Note: The actual moving to ECX is done further down.
1949 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
1950 if (G && !G->getGlobal()->hasHiddenVisibility() &&
1951 !G->getGlobal()->hasProtectedVisibility())
1952 Callee = LowerGlobalAddress(Callee, DAG);
1953 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00001954 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001955 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00001956 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001957
Gordon Henriksen86737662008-01-05 16:56:59 +00001958 if (Is64Bit && isVarArg) {
1959 // From AMD64 ABI document:
1960 // For calls that may call functions that use varargs or stdargs
1961 // (prototype-less calls or calls to functions containing ellipsis (...) in
1962 // the declaration) %al is used as hidden argument to specify the number
1963 // of SSE registers used. The contents of %al do not need to match exactly
1964 // the number of registers, but must be an ubound on the number of SSE
1965 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001966
1967 // FIXME: Verify this on Win64
Gordon Henriksen86737662008-01-05 16:56:59 +00001968 // Count the number of XMM registers allocated.
1969 static const unsigned XMMArgRegs[] = {
1970 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1971 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1972 };
1973 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Scott Michelfdc40a02009-02-17 22:15:04 +00001974 assert((Subtarget->hasSSE1() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00001975 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00001976
Dale Johannesendd64c412009-02-04 00:33:20 +00001977 Chain = DAG.getCopyToReg(Chain, dl, X86::AL,
Owen Anderson825b72b2009-08-11 20:47:22 +00001978 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00001979 InFlag = Chain.getValue(1);
1980 }
1981
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001982
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001983 // For tail calls lower the arguments to the 'real' stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001984 if (isTailCall) {
1985 // Force all the incoming stack arguments to be loaded from the stack
1986 // before any new outgoing arguments are stored to the stack, because the
1987 // outgoing stack slots may alias the incoming argument stack slots, and
1988 // the alias isn't otherwise explicit. This is slightly more conservative
1989 // than necessary, because it means that each store effectively depends
1990 // on every argument instead of just those arguments it would clobber.
1991 SDValue ArgChain = DAG.getStackArgumentTokenFactor(Chain);
1992
Dan Gohman475871a2008-07-27 21:46:04 +00001993 SmallVector<SDValue, 8> MemOpChains2;
1994 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00001995 int FI = 0;
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001996 // Do not flag preceeding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00001997 InFlag = SDValue();
Dan Gohman1797ed52010-02-08 20:27:50 +00001998 if (GuaranteedTailCallOpt) {
Evan Chengb2c92902010-02-02 02:22:50 +00001999 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2000 CCValAssign &VA = ArgLocs[i];
2001 if (VA.isRegLoc())
2002 continue;
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002003 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00002004 SDValue Arg = Outs[i].Val;
2005 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Gordon Henriksen86737662008-01-05 16:56:59 +00002006 // Create frame index.
2007 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002008 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
David Greene3f2bf852009-11-12 20:49:22 +00002009 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true, false);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002010 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002011
Duncan Sands276dcbd2008-03-21 09:14:45 +00002012 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002013 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00002014 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00002015 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00002016 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00002017 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00002018 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002019
Dan Gohman98ca4f22009-08-05 01:29:28 +00002020 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN,
2021 ArgChain,
Dale Johannesendd64c412009-02-04 00:33:20 +00002022 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00002023 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002024 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00002025 MemOpChains2.push_back(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002026 DAG.getStore(ArgChain, dl, Arg, FIN,
David Greene67c9d422010-02-15 16:53:33 +00002027 PseudoSourceValue::getFixedStack(FI), 0,
2028 false, false, 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002029 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002030 }
2031 }
2032
2033 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002034 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00002035 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002036
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002037 // Copy arguments to their registers.
2038 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002039 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002040 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002041 InFlag = Chain.getValue(1);
2042 }
Dan Gohman475871a2008-07-27 21:46:04 +00002043 InFlag =SDValue();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002044
Gordon Henriksen86737662008-01-05 16:56:59 +00002045 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002046 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00002047 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002048 }
2049
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002050 bool WasGlobalOrExternal = false;
2051 if (getTargetMachine().getCodeModel() == CodeModel::Large) {
2052 assert(Is64Bit && "Large code model is only legal in 64-bit mode.");
2053 // In the 64-bit large code model, we have to make all calls
2054 // through a register, since the call instruction's 32-bit
2055 // pc-relative offset may not be large enough to hold the whole
2056 // address.
2057 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
2058 WasGlobalOrExternal = true;
2059 // If the callee is a GlobalAddress node (quite common, every direct call
2060 // is) turn it into a TargetGlobalAddress node so that legalize doesn't hack
2061 // it.
2062
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00002063 // We should use extra load for direct calls to dllimported functions in
2064 // non-JIT mode.
Chris Lattner74e726e2009-07-09 05:27:35 +00002065 GlobalValue *GV = G->getGlobal();
Chris Lattner754b7652009-07-10 05:48:03 +00002066 if (!GV->hasDLLImportLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002067 unsigned char OpFlags = 0;
Eric Christopherfd179292009-08-27 18:07:15 +00002068
Chris Lattner48a7d022009-07-09 05:02:21 +00002069 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
2070 // external symbols most go through the PLT in PIC mode. If the symbol
2071 // has hidden or protected visibility, or if it is static or local, then
2072 // we don't need to use the PLT - we can directly call it.
2073 if (Subtarget->isTargetELF() &&
2074 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002075 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002076 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002077 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002078 (GV->isDeclaration() || GV->isWeakForLinker()) &&
2079 Subtarget->getDarwinVers() < 9) {
2080 // PC-relative references to external symbols should go through $stub,
2081 // unless we're building with the leopard linker or later, which
2082 // automatically synthesizes these stubs.
2083 OpFlags = X86II::MO_DARWIN_STUB;
2084 }
Chris Lattner48a7d022009-07-09 05:02:21 +00002085
Chris Lattner74e726e2009-07-09 05:27:35 +00002086 Callee = DAG.getTargetGlobalAddress(GV, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00002087 G->getOffset(), OpFlags);
2088 }
Bill Wendling056292f2008-09-16 21:48:12 +00002089 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002090 WasGlobalOrExternal = true;
Chris Lattner48a7d022009-07-09 05:02:21 +00002091 unsigned char OpFlags = 0;
2092
2093 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to external
2094 // symbols should go through the PLT.
2095 if (Subtarget->isTargetELF() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002096 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002097 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002098 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002099 Subtarget->getDarwinVers() < 9) {
2100 // PC-relative references to external symbols should go through $stub,
2101 // unless we're building with the leopard linker or later, which
2102 // automatically synthesizes these stubs.
2103 OpFlags = X86II::MO_DARWIN_STUB;
2104 }
Eric Christopherfd179292009-08-27 18:07:15 +00002105
Chris Lattner48a7d022009-07-09 05:02:21 +00002106 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2107 OpFlags);
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002108 }
2109
Chris Lattnerd96d0722007-02-25 06:40:16 +00002110 // Returns a chain & a flag for retval copy to use.
Owen Anderson825b72b2009-08-11 20:47:22 +00002111 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00002112 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00002113
Evan Chengf22f9b32010-02-06 03:28:46 +00002114 if (!IsSibcall && isTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002115 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2116 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002117 InFlag = Chain.getValue(1);
Gordon Henriksen86737662008-01-05 16:56:59 +00002118 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002119
Nate Begeman4c5dcf52006-02-17 00:03:04 +00002120 Ops.push_back(Chain);
2121 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00002122
Dan Gohman98ca4f22009-08-05 01:29:28 +00002123 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002124 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00002125
Gordon Henriksen86737662008-01-05 16:56:59 +00002126 // Add argument registers to the end of the list so that they are known live
2127 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00002128 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2129 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2130 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00002131
Evan Cheng586ccac2008-03-18 23:36:35 +00002132 // Add an implicit use GOT pointer in EBX.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002133 if (!isTailCall && Subtarget->isPICStyleGOT())
Evan Cheng586ccac2008-03-18 23:36:35 +00002134 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
2135
2136 // Add an implicit use of AL for x86 vararg functions.
2137 if (Is64Bit && isVarArg)
Owen Anderson825b72b2009-08-11 20:47:22 +00002138 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
Evan Cheng586ccac2008-03-18 23:36:35 +00002139
Gabor Greifba36cb52008-08-28 21:40:38 +00002140 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00002141 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002142
Dan Gohman98ca4f22009-08-05 01:29:28 +00002143 if (isTailCall) {
2144 // If this is the first return lowered for this function, add the regs
2145 // to the liveout set for the function.
2146 if (MF.getRegInfo().liveout_empty()) {
2147 SmallVector<CCValAssign, 16> RVLocs;
2148 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), RVLocs,
2149 *DAG.getContext());
2150 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
2151 for (unsigned i = 0; i != RVLocs.size(); ++i)
2152 if (RVLocs[i].isRegLoc())
2153 MF.getRegInfo().addLiveOut(RVLocs[i].getLocReg());
2154 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002155 return DAG.getNode(X86ISD::TC_RETURN, dl,
2156 NodeTys, &Ops[0], Ops.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002157 }
2158
Dale Johannesenace16102009-02-03 19:33:06 +00002159 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00002160 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00002161
Chris Lattner2d297092006-05-23 18:50:38 +00002162 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00002163 unsigned NumBytesForCalleeToPush;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002164 if (IsCalleePop(isVarArg, CallConv))
Gordon Henriksen86737662008-01-05 16:56:59 +00002165 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Chris Lattner29689432010-03-11 00:22:57 +00002166 else if (!Is64Bit && !IsTailCallConvention(CallConv) && IsStructRet)
Dan Gohmanf451cb82010-02-10 16:03:48 +00002167 // If this is a call to a struct-return function, the callee
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002168 // pops the hidden struct pointer, so we have to push it back.
2169 // This is common for Darwin/X86, Linux & Mingw32 targets.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002170 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002171 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002172 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002173
Gordon Henriksenae636f82008-01-03 16:47:34 +00002174 // Returns a flag for retval copy to use.
Evan Chengf22f9b32010-02-06 03:28:46 +00002175 if (!IsSibcall) {
2176 Chain = DAG.getCALLSEQ_END(Chain,
2177 DAG.getIntPtrConstant(NumBytes, true),
2178 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2179 true),
2180 InFlag);
2181 InFlag = Chain.getValue(1);
2182 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002183
Chris Lattner3085e152007-02-25 08:59:22 +00002184 // Handle result values, copying them out of physregs into vregs that we
2185 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002186 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2187 Ins, dl, DAG, InVals);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002188}
2189
Evan Cheng25ab6902006-09-08 06:48:29 +00002190
2191//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002192// Fast Calling Convention (tail call) implementation
2193//===----------------------------------------------------------------------===//
2194
2195// Like std call, callee cleans arguments, convention except that ECX is
2196// reserved for storing the tail called function address. Only 2 registers are
2197// free for argument passing (inreg). Tail call optimization is performed
2198// provided:
2199// * tailcallopt is enabled
2200// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002201// On X86_64 architecture with GOT-style position independent code only local
2202// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002203// To keep the stack aligned according to platform abi the function
2204// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2205// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002206// If a tail called function callee has more arguments than the caller the
2207// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002208// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002209// original REtADDR, but before the saved framepointer or the spilled registers
2210// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2211// stack layout:
2212// arg1
2213// arg2
2214// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002215// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002216// move area ]
2217// (possible EBP)
2218// ESI
2219// EDI
2220// local1 ..
2221
2222/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2223/// for a 16 byte align requirement.
Scott Michelfdc40a02009-02-17 22:15:04 +00002224unsigned X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002225 SelectionDAG& DAG) {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002226 MachineFunction &MF = DAG.getMachineFunction();
2227 const TargetMachine &TM = MF.getTarget();
2228 const TargetFrameInfo &TFI = *TM.getFrameInfo();
2229 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002230 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002231 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002232 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002233 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2234 // Number smaller than 12 so just add the difference.
2235 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2236 } else {
2237 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002238 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002239 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002240 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002241 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002242}
2243
Evan Cheng5f941932010-02-05 02:21:12 +00002244/// MatchingStackOffset - Return true if the given stack call argument is
2245/// already available in the same position (relatively) of the caller's
2246/// incoming argument stack.
2247static
2248bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
2249 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
2250 const X86InstrInfo *TII) {
Evan Cheng4cae1332010-03-05 08:38:04 +00002251 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
2252 int FI = INT_MAX;
Evan Cheng5f941932010-02-05 02:21:12 +00002253 if (Arg.getOpcode() == ISD::CopyFromReg) {
2254 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
2255 if (!VR || TargetRegisterInfo::isPhysicalRegister(VR))
2256 return false;
2257 MachineInstr *Def = MRI->getVRegDef(VR);
2258 if (!Def)
2259 return false;
2260 if (!Flags.isByVal()) {
2261 if (!TII->isLoadFromStackSlot(Def, FI))
2262 return false;
2263 } else {
2264 unsigned Opcode = Def->getOpcode();
2265 if ((Opcode == X86::LEA32r || Opcode == X86::LEA64r) &&
2266 Def->getOperand(1).isFI()) {
2267 FI = Def->getOperand(1).getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002268 Bytes = Flags.getByValSize();
Evan Cheng5f941932010-02-05 02:21:12 +00002269 } else
2270 return false;
2271 }
Evan Cheng4cae1332010-03-05 08:38:04 +00002272 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
2273 if (Flags.isByVal())
2274 // ByVal argument is passed in as a pointer but it's now being
Evan Cheng10718492010-03-05 19:55:55 +00002275 // dereferenced. e.g.
Evan Cheng4cae1332010-03-05 08:38:04 +00002276 // define @foo(%struct.X* %A) {
2277 // tail call @bar(%struct.X* byval %A)
2278 // }
Evan Cheng5f941932010-02-05 02:21:12 +00002279 return false;
2280 SDValue Ptr = Ld->getBasePtr();
2281 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
2282 if (!FINode)
2283 return false;
2284 FI = FINode->getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002285 } else
2286 return false;
Evan Cheng5f941932010-02-05 02:21:12 +00002287
Evan Cheng4cae1332010-03-05 08:38:04 +00002288 assert(FI != INT_MAX);
Evan Cheng5f941932010-02-05 02:21:12 +00002289 if (!MFI->isFixedObjectIndex(FI))
2290 return false;
Evan Cheng4cae1332010-03-05 08:38:04 +00002291 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
Evan Cheng5f941932010-02-05 02:21:12 +00002292}
2293
Dan Gohman98ca4f22009-08-05 01:29:28 +00002294/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2295/// for tail call optimization. Targets which want to do tail call
2296/// optimization should implement this function.
2297bool
2298X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002299 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002300 bool isVarArg,
Evan Chenga375d472010-03-15 18:54:48 +00002301 bool isCalleeStructRet,
2302 bool isCallerStructRet,
Evan Chengb1712452010-01-27 06:25:16 +00002303 const SmallVectorImpl<ISD::OutputArg> &Outs,
2304 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002305 SelectionDAG& DAG) const {
Chris Lattner29689432010-03-11 00:22:57 +00002306 if (!IsTailCallConvention(CalleeCC) &&
Evan Chengb1712452010-01-27 06:25:16 +00002307 CalleeCC != CallingConv::C)
2308 return false;
2309
Evan Cheng7096ae42010-01-29 06:45:59 +00002310 // If -tailcallopt is specified, make fastcc functions tail-callable.
Evan Cheng2c12cb42010-03-26 16:26:03 +00002311 const MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng7096ae42010-01-29 06:45:59 +00002312 const Function *CallerF = DAG.getMachineFunction().getFunction();
Dan Gohman1797ed52010-02-08 20:27:50 +00002313 if (GuaranteedTailCallOpt) {
Chris Lattner29689432010-03-11 00:22:57 +00002314 if (IsTailCallConvention(CalleeCC) &&
Evan Cheng843bd692010-01-31 06:44:49 +00002315 CallerF->getCallingConv() == CalleeCC)
2316 return true;
2317 return false;
2318 }
2319
Evan Chengb2c92902010-02-02 02:22:50 +00002320 // Look for obvious safe cases to perform tail call optimization that does not
2321 // requite ABI changes. This is what gcc calls sibcall.
2322
Evan Cheng2c12cb42010-03-26 16:26:03 +00002323 // Can't do sibcall if stack needs to be dynamically re-aligned. PEI needs to
2324 // emit a special epilogue.
2325 if (RegInfo->needsStackRealignment(MF))
2326 return false;
2327
Evan Cheng3c262ee2010-03-26 02:13:13 +00002328 // Do not sibcall optimize vararg calls unless the call site is not passing any
2329 // arguments.
2330 if (isVarArg && !Outs.empty())
Evan Cheng843bd692010-01-31 06:44:49 +00002331 return false;
2332
Evan Chenga375d472010-03-15 18:54:48 +00002333 // Also avoid sibcall optimization if either caller or callee uses struct
2334 // return semantics.
2335 if (isCalleeStructRet || isCallerStructRet)
2336 return false;
2337
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002338 // If the call result is in ST0 / ST1, it needs to be popped off the x87 stack.
2339 // Therefore if it's not used by the call it is not safe to optimize this into
2340 // a sibcall.
2341 bool Unused = false;
2342 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
2343 if (!Ins[i].Used) {
2344 Unused = true;
2345 break;
2346 }
2347 }
2348 if (Unused) {
2349 SmallVector<CCValAssign, 16> RVLocs;
2350 CCState CCInfo(CalleeCC, false, getTargetMachine(),
2351 RVLocs, *DAG.getContext());
2352 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
2353 for (unsigned i = 0; i != RVLocs.size(); ++i) {
2354 CCValAssign &VA = RVLocs[i];
2355 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1)
2356 return false;
2357 }
2358 }
2359
Evan Chenga6bff982010-01-30 01:22:00 +00002360 // If the callee takes no arguments then go on to check the results of the
2361 // call.
2362 if (!Outs.empty()) {
2363 // Check if stack adjustment is needed. For now, do not do this if any
2364 // argument is passed on the stack.
2365 SmallVector<CCValAssign, 16> ArgLocs;
2366 CCState CCInfo(CalleeCC, isVarArg, getTargetMachine(),
2367 ArgLocs, *DAG.getContext());
2368 CCInfo.AnalyzeCallOperands(Outs, CCAssignFnForNode(CalleeCC));
Evan Chengb2c92902010-02-02 02:22:50 +00002369 if (CCInfo.getNextStackOffset()) {
2370 MachineFunction &MF = DAG.getMachineFunction();
2371 if (MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn())
2372 return false;
2373 if (Subtarget->isTargetWin64())
2374 // Win64 ABI has additional complications.
2375 return false;
2376
2377 // Check if the arguments are already laid out in the right way as
2378 // the caller's fixed stack objects.
2379 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng5f941932010-02-05 02:21:12 +00002380 const MachineRegisterInfo *MRI = &MF.getRegInfo();
2381 const X86InstrInfo *TII =
2382 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
Evan Chengb2c92902010-02-02 02:22:50 +00002383 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2384 CCValAssign &VA = ArgLocs[i];
2385 EVT RegVT = VA.getLocVT();
2386 SDValue Arg = Outs[i].Val;
2387 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Evan Chengb2c92902010-02-02 02:22:50 +00002388 if (VA.getLocInfo() == CCValAssign::Indirect)
2389 return false;
2390 if (!VA.isRegLoc()) {
Evan Cheng5f941932010-02-05 02:21:12 +00002391 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
2392 MFI, MRI, TII))
Evan Chengb2c92902010-02-02 02:22:50 +00002393 return false;
2394 }
2395 }
2396 }
Evan Chenga6bff982010-01-30 01:22:00 +00002397 }
Evan Chengb1712452010-01-27 06:25:16 +00002398
Evan Cheng86809cc2010-02-03 03:28:02 +00002399 return true;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002400}
2401
Dan Gohman3df24e62008-09-03 23:12:08 +00002402FastISel *
Evan Chengddc419c2010-01-26 19:04:47 +00002403X86TargetLowering::createFastISel(MachineFunction &mf, MachineModuleInfo *mmo,
2404 DwarfWriter *dw,
2405 DenseMap<const Value *, unsigned> &vm,
2406 DenseMap<const BasicBlock*, MachineBasicBlock*> &bm,
2407 DenseMap<const AllocaInst *, int> &am
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002408#ifndef NDEBUG
Evan Chengddc419c2010-01-26 19:04:47 +00002409 , SmallSet<Instruction*, 8> &cil
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002410#endif
2411 ) {
Devang Patel83489bb2009-01-13 00:35:13 +00002412 return X86::createFastISel(mf, mmo, dw, vm, bm, am
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002413#ifndef NDEBUG
2414 , cil
2415#endif
2416 );
Dan Gohmand9f3c482008-08-19 21:32:53 +00002417}
2418
2419
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002420//===----------------------------------------------------------------------===//
2421// Other Lowering Hooks
2422//===----------------------------------------------------------------------===//
2423
2424
Dan Gohman475871a2008-07-27 21:46:04 +00002425SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002426 MachineFunction &MF = DAG.getMachineFunction();
2427 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2428 int ReturnAddrIndex = FuncInfo->getRAIndex();
2429
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002430 if (ReturnAddrIndex == 0) {
2431 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00002432 uint64_t SlotSize = TD->getPointerSize();
David Greene3f2bf852009-11-12 20:49:22 +00002433 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize,
Arnold Schwaighofer92652752010-02-22 16:18:09 +00002434 false, false);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002435 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002436 }
2437
Evan Cheng25ab6902006-09-08 06:48:29 +00002438 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002439}
2440
2441
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002442bool X86::isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
2443 bool hasSymbolicDisplacement) {
2444 // Offset should fit into 32 bit immediate field.
Benjamin Kramer34247a02010-03-29 21:13:41 +00002445 if (!isInt<32>(Offset))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002446 return false;
2447
2448 // If we don't have a symbolic displacement - we don't have any extra
2449 // restrictions.
2450 if (!hasSymbolicDisplacement)
2451 return true;
2452
2453 // FIXME: Some tweaks might be needed for medium code model.
2454 if (M != CodeModel::Small && M != CodeModel::Kernel)
2455 return false;
2456
2457 // For small code model we assume that latest object is 16MB before end of 31
2458 // bits boundary. We may also accept pretty large negative constants knowing
2459 // that all objects are in the positive half of address space.
2460 if (M == CodeModel::Small && Offset < 16*1024*1024)
2461 return true;
2462
2463 // For kernel code model we know that all object resist in the negative half
2464 // of 32bits address space. We may not accept negative offsets, since they may
2465 // be just off and we may accept pretty large positive ones.
2466 if (M == CodeModel::Kernel && Offset > 0)
2467 return true;
2468
2469 return false;
2470}
2471
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002472/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
2473/// specific condition code, returning the condition code and the LHS/RHS of the
2474/// comparison to make.
2475static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
2476 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00002477 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002478 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
2479 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
2480 // X > -1 -> X == 0, jump !sign.
2481 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002482 return X86::COND_NS;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002483 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
2484 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002485 return X86::COND_S;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002486 } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00002487 // X < 1 -> X <= 0
2488 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002489 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002490 }
Chris Lattnerf9570512006-09-13 03:22:10 +00002491 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002492
Evan Chengd9558e02006-01-06 00:43:03 +00002493 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002494 default: llvm_unreachable("Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002495 case ISD::SETEQ: return X86::COND_E;
2496 case ISD::SETGT: return X86::COND_G;
2497 case ISD::SETGE: return X86::COND_GE;
2498 case ISD::SETLT: return X86::COND_L;
2499 case ISD::SETLE: return X86::COND_LE;
2500 case ISD::SETNE: return X86::COND_NE;
2501 case ISD::SETULT: return X86::COND_B;
2502 case ISD::SETUGT: return X86::COND_A;
2503 case ISD::SETULE: return X86::COND_BE;
2504 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00002505 }
Chris Lattner4c78e022008-12-23 23:42:27 +00002506 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002507
Chris Lattner4c78e022008-12-23 23:42:27 +00002508 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00002509
Chris Lattner4c78e022008-12-23 23:42:27 +00002510 // If LHS is a foldable load, but RHS is not, flip the condition.
2511 if ((ISD::isNON_EXTLoad(LHS.getNode()) && LHS.hasOneUse()) &&
2512 !(ISD::isNON_EXTLoad(RHS.getNode()) && RHS.hasOneUse())) {
2513 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
2514 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00002515 }
2516
Chris Lattner4c78e022008-12-23 23:42:27 +00002517 switch (SetCCOpcode) {
2518 default: break;
2519 case ISD::SETOLT:
2520 case ISD::SETOLE:
2521 case ISD::SETUGT:
2522 case ISD::SETUGE:
2523 std::swap(LHS, RHS);
2524 break;
2525 }
2526
2527 // On a floating point condition, the flags are set as follows:
2528 // ZF PF CF op
2529 // 0 | 0 | 0 | X > Y
2530 // 0 | 0 | 1 | X < Y
2531 // 1 | 0 | 0 | X == Y
2532 // 1 | 1 | 1 | unordered
2533 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002534 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00002535 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002536 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00002537 case ISD::SETOLT: // flipped
2538 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002539 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00002540 case ISD::SETOLE: // flipped
2541 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002542 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002543 case ISD::SETUGT: // flipped
2544 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002545 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00002546 case ISD::SETUGE: // flipped
2547 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002548 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002549 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002550 case ISD::SETNE: return X86::COND_NE;
2551 case ISD::SETUO: return X86::COND_P;
2552 case ISD::SETO: return X86::COND_NP;
Dan Gohman1a492952009-10-20 16:22:37 +00002553 case ISD::SETOEQ:
2554 case ISD::SETUNE: return X86::COND_INVALID;
Chris Lattner4c78e022008-12-23 23:42:27 +00002555 }
Evan Chengd9558e02006-01-06 00:43:03 +00002556}
2557
Evan Cheng4a460802006-01-11 00:33:36 +00002558/// hasFPCMov - is there a floating point cmov for the specific X86 condition
2559/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00002560/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00002561static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00002562 switch (X86CC) {
2563 default:
2564 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00002565 case X86::COND_B:
2566 case X86::COND_BE:
2567 case X86::COND_E:
2568 case X86::COND_P:
2569 case X86::COND_A:
2570 case X86::COND_AE:
2571 case X86::COND_NE:
2572 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00002573 return true;
2574 }
2575}
2576
Evan Chengeb2f9692009-10-27 19:56:55 +00002577/// isFPImmLegal - Returns true if the target can instruction select the
2578/// specified FP immediate natively. If false, the legalizer will
2579/// materialize the FP immediate as a load from a constant pool.
Evan Chenga1eaa3c2009-10-28 01:43:28 +00002580bool X86TargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
Evan Chengeb2f9692009-10-27 19:56:55 +00002581 for (unsigned i = 0, e = LegalFPImmediates.size(); i != e; ++i) {
2582 if (Imm.bitwiseIsEqual(LegalFPImmediates[i]))
2583 return true;
2584 }
2585 return false;
2586}
2587
Nate Begeman9008ca62009-04-27 18:41:29 +00002588/// isUndefOrInRange - Return true if Val is undef or if its value falls within
2589/// the specified range (L, H].
2590static bool isUndefOrInRange(int Val, int Low, int Hi) {
2591 return (Val < 0) || (Val >= Low && Val < Hi);
2592}
2593
2594/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
2595/// specified value.
2596static bool isUndefOrEqual(int Val, int CmpVal) {
2597 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00002598 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00002599 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00002600}
2601
Nate Begeman9008ca62009-04-27 18:41:29 +00002602/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
2603/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
2604/// the second operand.
Owen Andersone50ed302009-08-10 22:56:29 +00002605static bool isPSHUFDMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002606 if (VT == MVT::v4f32 || VT == MVT::v4i32 || VT == MVT::v4i16)
Nate Begeman9008ca62009-04-27 18:41:29 +00002607 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00002608 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Nate Begeman9008ca62009-04-27 18:41:29 +00002609 return (Mask[0] < 2 && Mask[1] < 2);
2610 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002611}
2612
Nate Begeman9008ca62009-04-27 18:41:29 +00002613bool X86::isPSHUFDMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002614 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002615 N->getMask(M);
2616 return ::isPSHUFDMask(M, N->getValueType(0));
2617}
Evan Cheng0188ecb2006-03-22 18:59:22 +00002618
Nate Begeman9008ca62009-04-27 18:41:29 +00002619/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
2620/// is suitable for input to PSHUFHW.
Owen Andersone50ed302009-08-10 22:56:29 +00002621static bool isPSHUFHWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002622 if (VT != MVT::v8i16)
Evan Cheng0188ecb2006-03-22 18:59:22 +00002623 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002624
Nate Begeman9008ca62009-04-27 18:41:29 +00002625 // Lower quadword copied in order or undef.
2626 for (int i = 0; i != 4; ++i)
2627 if (Mask[i] >= 0 && Mask[i] != i)
Evan Cheng506d3df2006-03-29 23:07:14 +00002628 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002629
Evan Cheng506d3df2006-03-29 23:07:14 +00002630 // Upper quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002631 for (int i = 4; i != 8; ++i)
2632 if (Mask[i] >= 0 && (Mask[i] < 4 || Mask[i] > 7))
Evan Cheng506d3df2006-03-29 23:07:14 +00002633 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002634
Evan Cheng506d3df2006-03-29 23:07:14 +00002635 return true;
2636}
2637
Nate Begeman9008ca62009-04-27 18:41:29 +00002638bool X86::isPSHUFHWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002639 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002640 N->getMask(M);
2641 return ::isPSHUFHWMask(M, N->getValueType(0));
2642}
Evan Cheng506d3df2006-03-29 23:07:14 +00002643
Nate Begeman9008ca62009-04-27 18:41:29 +00002644/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
2645/// is suitable for input to PSHUFLW.
Owen Andersone50ed302009-08-10 22:56:29 +00002646static bool isPSHUFLWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002647 if (VT != MVT::v8i16)
Evan Cheng506d3df2006-03-29 23:07:14 +00002648 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002649
Rafael Espindola15684b22009-04-24 12:40:33 +00002650 // Upper quadword copied in order.
Nate Begeman9008ca62009-04-27 18:41:29 +00002651 for (int i = 4; i != 8; ++i)
2652 if (Mask[i] >= 0 && Mask[i] != i)
Rafael Espindola15684b22009-04-24 12:40:33 +00002653 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002654
Rafael Espindola15684b22009-04-24 12:40:33 +00002655 // Lower quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002656 for (int i = 0; i != 4; ++i)
2657 if (Mask[i] >= 4)
Rafael Espindola15684b22009-04-24 12:40:33 +00002658 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002659
Rafael Espindola15684b22009-04-24 12:40:33 +00002660 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002661}
2662
Nate Begeman9008ca62009-04-27 18:41:29 +00002663bool X86::isPSHUFLWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002664 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002665 N->getMask(M);
2666 return ::isPSHUFLWMask(M, N->getValueType(0));
2667}
2668
Nate Begemana09008b2009-10-19 02:17:23 +00002669/// isPALIGNRMask - Return true if the node specifies a shuffle of elements that
2670/// is suitable for input to PALIGNR.
2671static bool isPALIGNRMask(const SmallVectorImpl<int> &Mask, EVT VT,
2672 bool hasSSSE3) {
2673 int i, e = VT.getVectorNumElements();
2674
2675 // Do not handle v2i64 / v2f64 shuffles with palignr.
2676 if (e < 4 || !hasSSSE3)
2677 return false;
2678
2679 for (i = 0; i != e; ++i)
2680 if (Mask[i] >= 0)
2681 break;
2682
2683 // All undef, not a palignr.
2684 if (i == e)
2685 return false;
2686
2687 // Determine if it's ok to perform a palignr with only the LHS, since we
2688 // don't have access to the actual shuffle elements to see if RHS is undef.
2689 bool Unary = Mask[i] < (int)e;
2690 bool NeedsUnary = false;
2691
2692 int s = Mask[i] - i;
2693
2694 // Check the rest of the elements to see if they are consecutive.
2695 for (++i; i != e; ++i) {
2696 int m = Mask[i];
2697 if (m < 0)
2698 continue;
2699
2700 Unary = Unary && (m < (int)e);
2701 NeedsUnary = NeedsUnary || (m < s);
2702
2703 if (NeedsUnary && !Unary)
2704 return false;
2705 if (Unary && m != ((s+i) & (e-1)))
2706 return false;
2707 if (!Unary && m != (s+i))
2708 return false;
2709 }
2710 return true;
2711}
2712
2713bool X86::isPALIGNRMask(ShuffleVectorSDNode *N) {
2714 SmallVector<int, 8> M;
2715 N->getMask(M);
2716 return ::isPALIGNRMask(M, N->getValueType(0), true);
2717}
2718
Evan Cheng14aed5e2006-03-24 01:18:28 +00002719/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
2720/// specifies a shuffle of elements that is suitable for input to SHUFP*.
Owen Andersone50ed302009-08-10 22:56:29 +00002721static bool isSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002722 int NumElems = VT.getVectorNumElements();
2723 if (NumElems != 2 && NumElems != 4)
2724 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002725
Nate Begeman9008ca62009-04-27 18:41:29 +00002726 int Half = NumElems / 2;
2727 for (int i = 0; i < Half; ++i)
2728 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002729 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002730 for (int i = Half; i < NumElems; ++i)
2731 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002732 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002733
Evan Cheng14aed5e2006-03-24 01:18:28 +00002734 return true;
2735}
2736
Nate Begeman9008ca62009-04-27 18:41:29 +00002737bool X86::isSHUFPMask(ShuffleVectorSDNode *N) {
2738 SmallVector<int, 8> M;
2739 N->getMask(M);
2740 return ::isSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002741}
2742
Evan Cheng213d2cf2007-05-17 18:45:50 +00002743/// isCommutedSHUFP - Returns true if the shuffle mask is exactly
Evan Cheng39623da2006-04-20 08:58:49 +00002744/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
2745/// half elements to come from vector 1 (which would equal the dest.) and
2746/// the upper half to come from vector 2.
Owen Andersone50ed302009-08-10 22:56:29 +00002747static bool isCommutedSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002748 int NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00002749
2750 if (NumElems != 2 && NumElems != 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00002751 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002752
Nate Begeman9008ca62009-04-27 18:41:29 +00002753 int Half = NumElems / 2;
2754 for (int i = 0; i < Half; ++i)
2755 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002756 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002757 for (int i = Half; i < NumElems; ++i)
2758 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002759 return false;
2760 return true;
2761}
2762
Nate Begeman9008ca62009-04-27 18:41:29 +00002763static bool isCommutedSHUFP(ShuffleVectorSDNode *N) {
2764 SmallVector<int, 8> M;
2765 N->getMask(M);
2766 return isCommutedSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002767}
2768
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002769/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
2770/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00002771bool X86::isMOVHLPSMask(ShuffleVectorSDNode *N) {
2772 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002773 return false;
2774
Evan Cheng2064a2b2006-03-28 06:50:32 +00002775 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Nate Begeman9008ca62009-04-27 18:41:29 +00002776 return isUndefOrEqual(N->getMaskElt(0), 6) &&
2777 isUndefOrEqual(N->getMaskElt(1), 7) &&
2778 isUndefOrEqual(N->getMaskElt(2), 2) &&
2779 isUndefOrEqual(N->getMaskElt(3), 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00002780}
2781
Nate Begeman0b10b912009-11-07 23:17:15 +00002782/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
2783/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
2784/// <2, 3, 2, 3>
2785bool X86::isMOVHLPS_v_undef_Mask(ShuffleVectorSDNode *N) {
2786 unsigned NumElems = N->getValueType(0).getVectorNumElements();
2787
2788 if (NumElems != 4)
2789 return false;
2790
2791 return isUndefOrEqual(N->getMaskElt(0), 2) &&
2792 isUndefOrEqual(N->getMaskElt(1), 3) &&
2793 isUndefOrEqual(N->getMaskElt(2), 2) &&
2794 isUndefOrEqual(N->getMaskElt(3), 3);
2795}
2796
Evan Cheng5ced1d82006-04-06 23:23:56 +00002797/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
2798/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Nate Begeman9008ca62009-04-27 18:41:29 +00002799bool X86::isMOVLPMask(ShuffleVectorSDNode *N) {
2800 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00002801
Evan Cheng5ced1d82006-04-06 23:23:56 +00002802 if (NumElems != 2 && NumElems != 4)
2803 return false;
2804
Evan Chengc5cdff22006-04-07 21:53:05 +00002805 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002806 if (!isUndefOrEqual(N->getMaskElt(i), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00002807 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002808
Evan Chengc5cdff22006-04-07 21:53:05 +00002809 for (unsigned i = NumElems/2; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002810 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00002811 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002812
2813 return true;
2814}
2815
Nate Begeman0b10b912009-11-07 23:17:15 +00002816/// isMOVLHPSMask - Return true if the specified VECTOR_SHUFFLE operand
2817/// specifies a shuffle of elements that is suitable for input to MOVLHPS.
2818bool X86::isMOVLHPSMask(ShuffleVectorSDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002819 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00002820
Evan Cheng5ced1d82006-04-06 23:23:56 +00002821 if (NumElems != 2 && NumElems != 4)
2822 return false;
2823
Evan Chengc5cdff22006-04-07 21:53:05 +00002824 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002825 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00002826 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002827
Nate Begeman9008ca62009-04-27 18:41:29 +00002828 for (unsigned i = 0; i < NumElems/2; ++i)
2829 if (!isUndefOrEqual(N->getMaskElt(i + NumElems/2), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00002830 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002831
2832 return true;
2833}
2834
Evan Cheng0038e592006-03-28 00:39:58 +00002835/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
2836/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Owen Andersone50ed302009-08-10 22:56:29 +00002837static bool isUNPCKLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00002838 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002839 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002840 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng0038e592006-03-28 00:39:58 +00002841 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002842
Nate Begeman9008ca62009-04-27 18:41:29 +00002843 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
2844 int BitI = Mask[i];
2845 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00002846 if (!isUndefOrEqual(BitI, j))
2847 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002848 if (V2IsSplat) {
Mon P Wang7bcaefa2009-02-04 01:16:59 +00002849 if (!isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002850 return false;
2851 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00002852 if (!isUndefOrEqual(BitI1, j + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002853 return false;
2854 }
Evan Cheng0038e592006-03-28 00:39:58 +00002855 }
Evan Cheng0038e592006-03-28 00:39:58 +00002856 return true;
2857}
2858
Nate Begeman9008ca62009-04-27 18:41:29 +00002859bool X86::isUNPCKLMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
2860 SmallVector<int, 8> M;
2861 N->getMask(M);
2862 return ::isUNPCKLMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00002863}
2864
Evan Cheng4fcb9222006-03-28 02:43:26 +00002865/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
2866/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Eric Christopherfd179292009-08-27 18:07:15 +00002867static bool isUNPCKHMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00002868 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002869 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002870 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng4fcb9222006-03-28 02:43:26 +00002871 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002872
Nate Begeman9008ca62009-04-27 18:41:29 +00002873 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
2874 int BitI = Mask[i];
2875 int BitI1 = Mask[i+1];
Chris Lattner5a88b832007-02-25 07:10:00 +00002876 if (!isUndefOrEqual(BitI, j + NumElts/2))
Evan Chengc5cdff22006-04-07 21:53:05 +00002877 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002878 if (V2IsSplat) {
Chris Lattner5a88b832007-02-25 07:10:00 +00002879 if (isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002880 return false;
2881 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00002882 if (!isUndefOrEqual(BitI1, j + NumElts/2 + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002883 return false;
2884 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00002885 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00002886 return true;
2887}
2888
Nate Begeman9008ca62009-04-27 18:41:29 +00002889bool X86::isUNPCKHMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
2890 SmallVector<int, 8> M;
2891 N->getMask(M);
2892 return ::isUNPCKHMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00002893}
2894
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002895/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
2896/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
2897/// <0, 0, 1, 1>
Owen Andersone50ed302009-08-10 22:56:29 +00002898static bool isUNPCKL_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002899 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002900 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002901 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002902
Nate Begeman9008ca62009-04-27 18:41:29 +00002903 for (int i = 0, j = 0; i != NumElems; i += 2, ++j) {
2904 int BitI = Mask[i];
2905 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00002906 if (!isUndefOrEqual(BitI, j))
2907 return false;
2908 if (!isUndefOrEqual(BitI1, j))
2909 return false;
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002910 }
Rafael Espindola15684b22009-04-24 12:40:33 +00002911 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002912}
2913
Nate Begeman9008ca62009-04-27 18:41:29 +00002914bool X86::isUNPCKL_v_undef_Mask(ShuffleVectorSDNode *N) {
2915 SmallVector<int, 8> M;
2916 N->getMask(M);
2917 return ::isUNPCKL_v_undef_Mask(M, N->getValueType(0));
2918}
2919
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002920/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
2921/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
2922/// <2, 2, 3, 3>
Owen Andersone50ed302009-08-10 22:56:29 +00002923static bool isUNPCKH_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002924 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002925 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
2926 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002927
Nate Begeman9008ca62009-04-27 18:41:29 +00002928 for (int i = 0, j = NumElems / 2; i != NumElems; i += 2, ++j) {
2929 int BitI = Mask[i];
2930 int BitI1 = Mask[i+1];
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002931 if (!isUndefOrEqual(BitI, j))
2932 return false;
2933 if (!isUndefOrEqual(BitI1, j))
2934 return false;
2935 }
Rafael Espindola15684b22009-04-24 12:40:33 +00002936 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002937}
2938
Nate Begeman9008ca62009-04-27 18:41:29 +00002939bool X86::isUNPCKH_v_undef_Mask(ShuffleVectorSDNode *N) {
2940 SmallVector<int, 8> M;
2941 N->getMask(M);
2942 return ::isUNPCKH_v_undef_Mask(M, N->getValueType(0));
2943}
2944
Evan Cheng017dcc62006-04-21 01:05:10 +00002945/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
2946/// specifies a shuffle of elements that is suitable for input to MOVSS,
2947/// MOVSD, and MOVD, i.e. setting the lowest element.
Owen Andersone50ed302009-08-10 22:56:29 +00002948static bool isMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00002949 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002950 return false;
Eli Friedman10415532009-06-06 06:05:10 +00002951
2952 int NumElts = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00002953
Nate Begeman9008ca62009-04-27 18:41:29 +00002954 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002955 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002956
Nate Begeman9008ca62009-04-27 18:41:29 +00002957 for (int i = 1; i < NumElts; ++i)
2958 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002959 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002960
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002961 return true;
2962}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002963
Nate Begeman9008ca62009-04-27 18:41:29 +00002964bool X86::isMOVLMask(ShuffleVectorSDNode *N) {
2965 SmallVector<int, 8> M;
2966 N->getMask(M);
2967 return ::isMOVLMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002968}
2969
Evan Cheng017dcc62006-04-21 01:05:10 +00002970/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
2971/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00002972/// element of vector 2 and the other elements to come from vector 1 in order.
Owen Andersone50ed302009-08-10 22:56:29 +00002973static bool isCommutedMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002974 bool V2IsSplat = false, bool V2IsUndef = false) {
2975 int NumOps = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002976 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00002977 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002978
Nate Begeman9008ca62009-04-27 18:41:29 +00002979 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00002980 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002981
Nate Begeman9008ca62009-04-27 18:41:29 +00002982 for (int i = 1; i < NumOps; ++i)
2983 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
2984 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
2985 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00002986 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002987
Evan Cheng39623da2006-04-20 08:58:49 +00002988 return true;
2989}
2990
Nate Begeman9008ca62009-04-27 18:41:29 +00002991static bool isCommutedMOVL(ShuffleVectorSDNode *N, bool V2IsSplat = false,
Evan Cheng8cf723d2006-09-08 01:50:06 +00002992 bool V2IsUndef = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002993 SmallVector<int, 8> M;
2994 N->getMask(M);
2995 return isCommutedMOVLMask(M, N->getValueType(0), V2IsSplat, V2IsUndef);
Evan Cheng39623da2006-04-20 08:58:49 +00002996}
2997
Evan Chengd9539472006-04-14 21:59:03 +00002998/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2999/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003000bool X86::isMOVSHDUPMask(ShuffleVectorSDNode *N) {
3001 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00003002 return false;
3003
3004 // Expect 1, 1, 3, 3
Rafael Espindola15684b22009-04-24 12:40:33 +00003005 for (unsigned i = 0; i < 2; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003006 int Elt = N->getMaskElt(i);
3007 if (Elt >= 0 && Elt != 1)
3008 return false;
Rafael Espindola15684b22009-04-24 12:40:33 +00003009 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003010
3011 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00003012 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003013 int Elt = N->getMaskElt(i);
3014 if (Elt >= 0 && Elt != 3)
3015 return false;
3016 if (Elt == 3)
3017 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00003018 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003019 // Don't use movshdup if it can be done with a shufps.
Nate Begeman9008ca62009-04-27 18:41:29 +00003020 // FIXME: verify that matching u, u, 3, 3 is what we want.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003021 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00003022}
3023
3024/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3025/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003026bool X86::isMOVSLDUPMask(ShuffleVectorSDNode *N) {
3027 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00003028 return false;
3029
3030 // Expect 0, 0, 2, 2
Nate Begeman9008ca62009-04-27 18:41:29 +00003031 for (unsigned i = 0; i < 2; ++i)
3032 if (N->getMaskElt(i) > 0)
3033 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003034
3035 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00003036 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003037 int Elt = N->getMaskElt(i);
3038 if (Elt >= 0 && Elt != 2)
3039 return false;
3040 if (Elt == 2)
3041 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00003042 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003043 // Don't use movsldup if it can be done with a shufps.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003044 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00003045}
3046
Evan Cheng0b457f02008-09-25 20:50:48 +00003047/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3048/// specifies a shuffle of elements that is suitable for input to MOVDDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003049bool X86::isMOVDDUPMask(ShuffleVectorSDNode *N) {
3050 int e = N->getValueType(0).getVectorNumElements() / 2;
Eric Christopherfd179292009-08-27 18:07:15 +00003051
Nate Begeman9008ca62009-04-27 18:41:29 +00003052 for (int i = 0; i < e; ++i)
3053 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003054 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003055 for (int i = 0; i < e; ++i)
3056 if (!isUndefOrEqual(N->getMaskElt(e+i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003057 return false;
3058 return true;
3059}
3060
Evan Cheng63d33002006-03-22 08:01:21 +00003061/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003062/// the specified VECTOR_SHUFFLE mask with PSHUF* and SHUFP* instructions.
Evan Cheng63d33002006-03-22 08:01:21 +00003063unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003064 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3065 int NumOperands = SVOp->getValueType(0).getVectorNumElements();
3066
Evan Chengb9df0ca2006-03-22 02:53:00 +00003067 unsigned Shift = (NumOperands == 4) ? 2 : 1;
3068 unsigned Mask = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00003069 for (int i = 0; i < NumOperands; ++i) {
3070 int Val = SVOp->getMaskElt(NumOperands-i-1);
3071 if (Val < 0) Val = 0;
Evan Cheng14aed5e2006-03-24 01:18:28 +00003072 if (Val >= NumOperands) Val -= NumOperands;
Evan Cheng63d33002006-03-22 08:01:21 +00003073 Mask |= Val;
Evan Cheng36b27f32006-03-28 23:41:33 +00003074 if (i != NumOperands - 1)
3075 Mask <<= Shift;
3076 }
Evan Cheng63d33002006-03-22 08:01:21 +00003077 return Mask;
3078}
3079
Evan Cheng506d3df2006-03-29 23:07:14 +00003080/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003081/// the specified VECTOR_SHUFFLE mask with the PSHUFHW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00003082unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003083 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003084 unsigned Mask = 0;
3085 // 8 nodes, but we only care about the last 4.
3086 for (unsigned i = 7; i >= 4; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003087 int Val = SVOp->getMaskElt(i);
3088 if (Val >= 0)
Mon P Wang7bcaefa2009-02-04 01:16:59 +00003089 Mask |= (Val - 4);
Evan Cheng506d3df2006-03-29 23:07:14 +00003090 if (i != 4)
3091 Mask <<= 2;
3092 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003093 return Mask;
3094}
3095
3096/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003097/// the specified VECTOR_SHUFFLE mask with the PSHUFLW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00003098unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003099 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003100 unsigned Mask = 0;
3101 // 8 nodes, but we only care about the first 4.
3102 for (int i = 3; i >= 0; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003103 int Val = SVOp->getMaskElt(i);
3104 if (Val >= 0)
3105 Mask |= Val;
Evan Cheng506d3df2006-03-29 23:07:14 +00003106 if (i != 0)
3107 Mask <<= 2;
3108 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003109 return Mask;
3110}
3111
Nate Begemana09008b2009-10-19 02:17:23 +00003112/// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle
3113/// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction.
3114unsigned X86::getShufflePALIGNRImmediate(SDNode *N) {
3115 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3116 EVT VVT = N->getValueType(0);
3117 unsigned EltSize = VVT.getVectorElementType().getSizeInBits() >> 3;
3118 int Val = 0;
3119
3120 unsigned i, e;
3121 for (i = 0, e = VVT.getVectorNumElements(); i != e; ++i) {
3122 Val = SVOp->getMaskElt(i);
3123 if (Val >= 0)
3124 break;
3125 }
3126 return (Val - i) * EltSize;
3127}
3128
Evan Cheng37b73872009-07-30 08:33:02 +00003129/// isZeroNode - Returns true if Elt is a constant zero or a floating point
3130/// constant +0.0.
3131bool X86::isZeroNode(SDValue Elt) {
3132 return ((isa<ConstantSDNode>(Elt) &&
3133 cast<ConstantSDNode>(Elt)->getZExtValue() == 0) ||
3134 (isa<ConstantFPSDNode>(Elt) &&
3135 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
3136}
3137
Nate Begeman9008ca62009-04-27 18:41:29 +00003138/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
3139/// their permute mask.
3140static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
3141 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003142 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003143 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00003144 SmallVector<int, 8> MaskVec;
Eric Christopherfd179292009-08-27 18:07:15 +00003145
Nate Begeman5a5ca152009-04-29 05:20:52 +00003146 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003147 int idx = SVOp->getMaskElt(i);
3148 if (idx < 0)
3149 MaskVec.push_back(idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003150 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00003151 MaskVec.push_back(idx + NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003152 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003153 MaskVec.push_back(idx - NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003154 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003155 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
3156 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003157}
3158
Evan Cheng779ccea2007-12-07 21:30:01 +00003159/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
3160/// the two vector operands have swapped position.
Owen Andersone50ed302009-08-10 22:56:29 +00003161static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00003162 unsigned NumElems = VT.getVectorNumElements();
3163 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003164 int idx = Mask[i];
3165 if (idx < 0)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003166 continue;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003167 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00003168 Mask[i] = idx + NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003169 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003170 Mask[i] = idx - NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003171 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003172}
3173
Evan Cheng533a0aa2006-04-19 20:35:22 +00003174/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
3175/// match movhlps. The lower half elements should come from upper half of
3176/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00003177/// half of V2 (and in order).
Nate Begeman9008ca62009-04-27 18:41:29 +00003178static bool ShouldXformToMOVHLPS(ShuffleVectorSDNode *Op) {
3179 if (Op->getValueType(0).getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00003180 return false;
3181 for (unsigned i = 0, e = 2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003182 if (!isUndefOrEqual(Op->getMaskElt(i), i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003183 return false;
3184 for (unsigned i = 2; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003185 if (!isUndefOrEqual(Op->getMaskElt(i), i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003186 return false;
3187 return true;
3188}
3189
Evan Cheng5ced1d82006-04-06 23:23:56 +00003190/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00003191/// is promoted to a vector. It also returns the LoadSDNode by reference if
3192/// required.
3193static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00003194 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
3195 return false;
3196 N = N->getOperand(0).getNode();
3197 if (!ISD::isNON_EXTLoad(N))
3198 return false;
3199 if (LD)
3200 *LD = cast<LoadSDNode>(N);
3201 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003202}
3203
Evan Cheng533a0aa2006-04-19 20:35:22 +00003204/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
3205/// match movlp{s|d}. The lower half elements should come from lower half of
3206/// V1 (and in order), and the upper half elements should come from the upper
3207/// half of V2 (and in order). And since V1 will become the source of the
3208/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003209static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
3210 ShuffleVectorSDNode *Op) {
Evan Cheng466685d2006-10-09 20:57:25 +00003211 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003212 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00003213 // Is V2 is a vector load, don't do this transformation. We will try to use
3214 // load folding shufps op.
3215 if (ISD::isNON_EXTLoad(V2))
3216 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003217
Nate Begeman5a5ca152009-04-29 05:20:52 +00003218 unsigned NumElems = Op->getValueType(0).getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003219
Evan Cheng533a0aa2006-04-19 20:35:22 +00003220 if (NumElems != 2 && NumElems != 4)
3221 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003222 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003223 if (!isUndefOrEqual(Op->getMaskElt(i), i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003224 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003225 for (unsigned i = NumElems/2; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003226 if (!isUndefOrEqual(Op->getMaskElt(i), i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003227 return false;
3228 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003229}
3230
Evan Cheng39623da2006-04-20 08:58:49 +00003231/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
3232/// all the same.
3233static bool isSplatVector(SDNode *N) {
3234 if (N->getOpcode() != ISD::BUILD_VECTOR)
3235 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003236
Dan Gohman475871a2008-07-27 21:46:04 +00003237 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00003238 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
3239 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003240 return false;
3241 return true;
3242}
3243
Evan Cheng213d2cf2007-05-17 18:45:50 +00003244/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Eric Christopherfd179292009-08-27 18:07:15 +00003245/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00003246/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00003247static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00003248 SDValue V1 = N->getOperand(0);
3249 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003250 unsigned NumElems = N->getValueType(0).getVectorNumElements();
3251 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003252 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003253 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003254 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00003255 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
3256 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00003257 if (Opc != ISD::BUILD_VECTOR ||
3258 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
Nate Begeman9008ca62009-04-27 18:41:29 +00003259 return false;
3260 } else if (Idx >= 0) {
3261 unsigned Opc = V1.getOpcode();
3262 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
3263 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00003264 if (Opc != ISD::BUILD_VECTOR ||
3265 !X86::isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00003266 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00003267 }
3268 }
3269 return true;
3270}
3271
3272/// getZeroVector - Returns a vector of specified type with all zero elements.
3273///
Owen Andersone50ed302009-08-10 22:56:29 +00003274static SDValue getZeroVector(EVT VT, bool HasSSE2, SelectionDAG &DAG,
Dale Johannesenace16102009-02-03 19:33:06 +00003275 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003276 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003277
Chris Lattner8a594482007-11-25 00:24:49 +00003278 // Always build zero vectors as <4 x i32> or <2 x i32> bitcasted to their dest
3279 // type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00003280 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003281 if (VT.getSizeInBits() == 64) { // MMX
Owen Anderson825b72b2009-08-11 20:47:22 +00003282 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
3283 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003284 } else if (HasSSE2) { // SSE2
Owen Anderson825b72b2009-08-11 20:47:22 +00003285 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
3286 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003287 } else { // SSE1
Owen Anderson825b72b2009-08-11 20:47:22 +00003288 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
3289 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003290 }
Dale Johannesenace16102009-02-03 19:33:06 +00003291 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00003292}
3293
Chris Lattner8a594482007-11-25 00:24:49 +00003294/// getOnesVector - Returns a vector of specified type with all bits set.
3295///
Owen Andersone50ed302009-08-10 22:56:29 +00003296static SDValue getOnesVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003297 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003298
Chris Lattner8a594482007-11-25 00:24:49 +00003299 // Always build ones vectors as <4 x i32> or <2 x i32> bitcasted to their dest
3300 // type. This ensures they get CSE'd.
Owen Anderson825b72b2009-08-11 20:47:22 +00003301 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00003302 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003303 if (VT.getSizeInBits() == 64) // MMX
Owen Anderson825b72b2009-08-11 20:47:22 +00003304 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Chris Lattner8a594482007-11-25 00:24:49 +00003305 else // SSE
Owen Anderson825b72b2009-08-11 20:47:22 +00003306 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Dale Johannesenace16102009-02-03 19:33:06 +00003307 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00003308}
3309
3310
Evan Cheng39623da2006-04-20 08:58:49 +00003311/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
3312/// that point to V2 points to its first element.
Nate Begeman9008ca62009-04-27 18:41:29 +00003313static SDValue NormalizeMask(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003314 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003315 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003316
Evan Cheng39623da2006-04-20 08:58:49 +00003317 bool Changed = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003318 SmallVector<int, 8> MaskVec;
3319 SVOp->getMask(MaskVec);
Eric Christopherfd179292009-08-27 18:07:15 +00003320
Nate Begeman5a5ca152009-04-29 05:20:52 +00003321 for (unsigned i = 0; i != NumElems; ++i) {
3322 if (MaskVec[i] > (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003323 MaskVec[i] = NumElems;
3324 Changed = true;
Evan Cheng39623da2006-04-20 08:58:49 +00003325 }
Evan Cheng39623da2006-04-20 08:58:49 +00003326 }
Evan Cheng39623da2006-04-20 08:58:49 +00003327 if (Changed)
Nate Begeman9008ca62009-04-27 18:41:29 +00003328 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(0),
3329 SVOp->getOperand(1), &MaskVec[0]);
3330 return SDValue(SVOp, 0);
Evan Cheng39623da2006-04-20 08:58:49 +00003331}
3332
Evan Cheng017dcc62006-04-21 01:05:10 +00003333/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
3334/// operation of specified width.
Owen Andersone50ed302009-08-10 22:56:29 +00003335static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003336 SDValue V2) {
3337 unsigned NumElems = VT.getVectorNumElements();
3338 SmallVector<int, 8> Mask;
3339 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00003340 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003341 Mask.push_back(i);
3342 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00003343}
3344
Nate Begeman9008ca62009-04-27 18:41:29 +00003345/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
Owen Andersone50ed302009-08-10 22:56:29 +00003346static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003347 SDValue V2) {
3348 unsigned NumElems = VT.getVectorNumElements();
3349 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00003350 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003351 Mask.push_back(i);
3352 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00003353 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003354 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00003355}
3356
Nate Begeman9008ca62009-04-27 18:41:29 +00003357/// getUnpackhMask - Returns a vector_shuffle node for an unpackh operation.
Owen Andersone50ed302009-08-10 22:56:29 +00003358static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003359 SDValue V2) {
3360 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng39623da2006-04-20 08:58:49 +00003361 unsigned Half = NumElems/2;
Nate Begeman9008ca62009-04-27 18:41:29 +00003362 SmallVector<int, 8> Mask;
Evan Cheng39623da2006-04-20 08:58:49 +00003363 for (unsigned i = 0; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003364 Mask.push_back(i + Half);
3365 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00003366 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003367 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00003368}
3369
Evan Cheng0c0f83f2008-04-05 00:30:36 +00003370/// PromoteSplat - Promote a splat of v4f32, v8i16 or v16i8 to v4i32.
Eric Christopherfd179292009-08-27 18:07:15 +00003371static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG,
Nate Begeman9008ca62009-04-27 18:41:29 +00003372 bool HasSSE2) {
3373 if (SV->getValueType(0).getVectorNumElements() <= 4)
3374 return SDValue(SV, 0);
Eric Christopherfd179292009-08-27 18:07:15 +00003375
Owen Anderson825b72b2009-08-11 20:47:22 +00003376 EVT PVT = MVT::v4f32;
Owen Andersone50ed302009-08-10 22:56:29 +00003377 EVT VT = SV->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00003378 DebugLoc dl = SV->getDebugLoc();
3379 SDValue V1 = SV->getOperand(0);
3380 int NumElems = VT.getVectorNumElements();
3381 int EltNo = SV->getSplatIndex();
Rafael Espindola15684b22009-04-24 12:40:33 +00003382
Nate Begeman9008ca62009-04-27 18:41:29 +00003383 // unpack elements to the correct location
3384 while (NumElems > 4) {
3385 if (EltNo < NumElems/2) {
3386 V1 = getUnpackl(DAG, dl, VT, V1, V1);
3387 } else {
3388 V1 = getUnpackh(DAG, dl, VT, V1, V1);
3389 EltNo -= NumElems/2;
3390 }
3391 NumElems >>= 1;
3392 }
Eric Christopherfd179292009-08-27 18:07:15 +00003393
Nate Begeman9008ca62009-04-27 18:41:29 +00003394 // Perform the splat.
3395 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Dale Johannesenace16102009-02-03 19:33:06 +00003396 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, PVT, V1);
Nate Begeman9008ca62009-04-27 18:41:29 +00003397 V1 = DAG.getVectorShuffle(PVT, dl, V1, DAG.getUNDEF(PVT), &SplatMask[0]);
3398 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, V1);
Evan Chengc575ca22006-04-17 20:43:08 +00003399}
3400
Evan Chengba05f722006-04-21 23:03:30 +00003401/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00003402/// vector of zero or undef vector. This produces a shuffle where the low
3403/// element of V2 is swizzled into the zero/undef vector, landing at element
3404/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00003405static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Evan Chengf0df0312008-05-15 08:39:06 +00003406 bool isZero, bool HasSSE2,
3407 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003408 EVT VT = V2.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00003409 SDValue V1 = isZero
Nate Begeman9008ca62009-04-27 18:41:29 +00003410 ? getZeroVector(VT, HasSSE2, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT);
3411 unsigned NumElems = VT.getVectorNumElements();
3412 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00003413 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003414 // If this is the insertion idx, put the low elt of V2 here.
3415 MaskVec.push_back(i == Idx ? NumElems : i);
3416 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00003417}
3418
Evan Chengf26ffe92008-05-29 08:22:04 +00003419/// getNumOfConsecutiveZeros - Return the number of elements in a result of
3420/// a shuffle that is zero.
3421static
Nate Begeman9008ca62009-04-27 18:41:29 +00003422unsigned getNumOfConsecutiveZeros(ShuffleVectorSDNode *SVOp, int NumElems,
3423 bool Low, SelectionDAG &DAG) {
Evan Chengf26ffe92008-05-29 08:22:04 +00003424 unsigned NumZeros = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00003425 for (int i = 0; i < NumElems; ++i) {
Evan Chengab262272008-06-25 20:52:59 +00003426 unsigned Index = Low ? i : NumElems-i-1;
Nate Begeman9008ca62009-04-27 18:41:29 +00003427 int Idx = SVOp->getMaskElt(Index);
3428 if (Idx < 0) {
Evan Chengf26ffe92008-05-29 08:22:04 +00003429 ++NumZeros;
3430 continue;
3431 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003432 SDValue Elt = DAG.getShuffleScalarElt(SVOp, Index);
Evan Cheng37b73872009-07-30 08:33:02 +00003433 if (Elt.getNode() && X86::isZeroNode(Elt))
Evan Chengf26ffe92008-05-29 08:22:04 +00003434 ++NumZeros;
3435 else
3436 break;
3437 }
3438 return NumZeros;
3439}
3440
3441/// isVectorShift - Returns true if the shuffle can be implemented as a
3442/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003443/// FIXME: split into pslldqi, psrldqi, palignr variants.
3444static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00003445 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003446 int NumElems = SVOp->getValueType(0).getVectorNumElements();
Evan Chengf26ffe92008-05-29 08:22:04 +00003447
3448 isLeft = true;
Nate Begeman9008ca62009-04-27 18:41:29 +00003449 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, true, DAG);
Evan Chengf26ffe92008-05-29 08:22:04 +00003450 if (!NumZeros) {
3451 isLeft = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003452 NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, false, DAG);
Evan Chengf26ffe92008-05-29 08:22:04 +00003453 if (!NumZeros)
3454 return false;
3455 }
Evan Chengf26ffe92008-05-29 08:22:04 +00003456 bool SeenV1 = false;
3457 bool SeenV2 = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003458 for (int i = NumZeros; i < NumElems; ++i) {
3459 int Val = isLeft ? (i - NumZeros) : i;
3460 int Idx = SVOp->getMaskElt(isLeft ? i : (i - NumZeros));
3461 if (Idx < 0)
Evan Chengf26ffe92008-05-29 08:22:04 +00003462 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00003463 if (Idx < NumElems)
Evan Chengf26ffe92008-05-29 08:22:04 +00003464 SeenV1 = true;
3465 else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003466 Idx -= NumElems;
Evan Chengf26ffe92008-05-29 08:22:04 +00003467 SeenV2 = true;
3468 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003469 if (Idx != Val)
Evan Chengf26ffe92008-05-29 08:22:04 +00003470 return false;
3471 }
3472 if (SeenV1 && SeenV2)
3473 return false;
3474
Nate Begeman9008ca62009-04-27 18:41:29 +00003475 ShVal = SeenV1 ? SVOp->getOperand(0) : SVOp->getOperand(1);
Evan Chengf26ffe92008-05-29 08:22:04 +00003476 ShAmt = NumZeros;
3477 return true;
3478}
3479
3480
Evan Chengc78d3b42006-04-24 18:01:45 +00003481/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
3482///
Dan Gohman475871a2008-07-27 21:46:04 +00003483static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00003484 unsigned NumNonZero, unsigned NumZero,
Evan Cheng25ab6902006-09-08 06:48:29 +00003485 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003486 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00003487 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003488
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003489 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003490 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003491 bool First = true;
3492 for (unsigned i = 0; i < 16; ++i) {
3493 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
3494 if (ThisIsNonZero && First) {
3495 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003496 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003497 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003498 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003499 First = false;
3500 }
3501
3502 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00003503 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003504 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
3505 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003506 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003507 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00003508 }
3509 if (ThisIsNonZero) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003510 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
3511 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
3512 ThisElt, DAG.getConstant(8, MVT::i8));
Evan Chengc78d3b42006-04-24 18:01:45 +00003513 if (LastIsNonZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003514 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00003515 } else
3516 ThisElt = LastElt;
3517
Gabor Greifba36cb52008-08-28 21:40:38 +00003518 if (ThisElt.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00003519 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00003520 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00003521 }
3522 }
3523
Owen Anderson825b72b2009-08-11 20:47:22 +00003524 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00003525}
3526
Bill Wendlinga348c562007-03-22 18:42:45 +00003527/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00003528///
Dan Gohman475871a2008-07-27 21:46:04 +00003529static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00003530 unsigned NumNonZero, unsigned NumZero,
Evan Cheng25ab6902006-09-08 06:48:29 +00003531 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003532 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00003533 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003534
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003535 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003536 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003537 bool First = true;
3538 for (unsigned i = 0; i < 8; ++i) {
3539 bool isNonZero = (NonZeros & (1 << i)) != 0;
3540 if (isNonZero) {
3541 if (First) {
3542 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003543 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003544 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003545 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003546 First = false;
3547 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003548 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003549 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00003550 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00003551 }
3552 }
3553
3554 return V;
3555}
3556
Evan Chengf26ffe92008-05-29 08:22:04 +00003557/// getVShift - Return a vector logical shift node.
3558///
Owen Andersone50ed302009-08-10 22:56:29 +00003559static SDValue getVShift(bool isLeft, EVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00003560 unsigned NumBits, SelectionDAG &DAG,
3561 const TargetLowering &TLI, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003562 bool isMMX = VT.getSizeInBits() == 64;
Owen Anderson825b72b2009-08-11 20:47:22 +00003563 EVT ShVT = isMMX ? MVT::v1i64 : MVT::v2i64;
Evan Chengf26ffe92008-05-29 08:22:04 +00003564 unsigned Opc = isLeft ? X86ISD::VSHL : X86ISD::VSRL;
Dale Johannesenace16102009-02-03 19:33:06 +00003565 SrcOp = DAG.getNode(ISD::BIT_CONVERT, dl, ShVT, SrcOp);
3566 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3567 DAG.getNode(Opc, dl, ShVT, SrcOp,
Gabor Greif327ef032008-08-28 23:19:51 +00003568 DAG.getConstant(NumBits, TLI.getShiftAmountTy())));
Evan Chengf26ffe92008-05-29 08:22:04 +00003569}
3570
Dan Gohman475871a2008-07-27 21:46:04 +00003571SDValue
Evan Chengc3630942009-12-09 21:00:30 +00003572X86TargetLowering::LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, DebugLoc dl,
3573 SelectionDAG &DAG) {
3574
3575 // Check if the scalar load can be widened into a vector load. And if
3576 // the address is "base + cst" see if the cst can be "absorbed" into
3577 // the shuffle mask.
3578 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(SrcOp)) {
3579 SDValue Ptr = LD->getBasePtr();
3580 if (!ISD::isNormalLoad(LD) || LD->isVolatile())
3581 return SDValue();
3582 EVT PVT = LD->getValueType(0);
3583 if (PVT != MVT::i32 && PVT != MVT::f32)
3584 return SDValue();
3585
3586 int FI = -1;
3587 int64_t Offset = 0;
3588 if (FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr)) {
3589 FI = FINode->getIndex();
3590 Offset = 0;
3591 } else if (Ptr.getOpcode() == ISD::ADD &&
3592 isa<ConstantSDNode>(Ptr.getOperand(1)) &&
3593 isa<FrameIndexSDNode>(Ptr.getOperand(0))) {
3594 FI = cast<FrameIndexSDNode>(Ptr.getOperand(0))->getIndex();
3595 Offset = Ptr.getConstantOperandVal(1);
3596 Ptr = Ptr.getOperand(0);
3597 } else {
3598 return SDValue();
3599 }
3600
3601 SDValue Chain = LD->getChain();
3602 // Make sure the stack object alignment is at least 16.
3603 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
3604 if (DAG.InferPtrAlignment(Ptr) < 16) {
3605 if (MFI->isFixedObjectIndex(FI)) {
Eric Christophere9625cf2010-01-23 06:02:43 +00003606 // Can't change the alignment. FIXME: It's possible to compute
3607 // the exact stack offset and reference FI + adjust offset instead.
3608 // If someone *really* cares about this. That's the way to implement it.
3609 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00003610 } else {
3611 MFI->setObjectAlignment(FI, 16);
3612 }
3613 }
3614
3615 // (Offset % 16) must be multiple of 4. Then address is then
3616 // Ptr + (Offset & ~15).
3617 if (Offset < 0)
3618 return SDValue();
3619 if ((Offset % 16) & 3)
3620 return SDValue();
3621 int64_t StartOffset = Offset & ~15;
3622 if (StartOffset)
3623 Ptr = DAG.getNode(ISD::ADD, Ptr.getDebugLoc(), Ptr.getValueType(),
3624 Ptr,DAG.getConstant(StartOffset, Ptr.getValueType()));
3625
3626 int EltNo = (Offset - StartOffset) >> 2;
3627 int Mask[4] = { EltNo, EltNo, EltNo, EltNo };
3628 EVT VT = (PVT == MVT::i32) ? MVT::v4i32 : MVT::v4f32;
David Greene67c9d422010-02-15 16:53:33 +00003629 SDValue V1 = DAG.getLoad(VT, dl, Chain, Ptr,LD->getSrcValue(),0,
3630 false, false, 0);
Evan Chengc3630942009-12-09 21:00:30 +00003631 // Canonicalize it to a v4i32 shuffle.
3632 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32, V1);
3633 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3634 DAG.getVectorShuffle(MVT::v4i32, dl, V1,
3635 DAG.getUNDEF(MVT::v4i32), &Mask[0]));
3636 }
3637
3638 return SDValue();
3639}
3640
Nate Begeman1449f292010-03-24 22:19:06 +00003641/// EltsFromConsecutiveLoads - Given the initializing elements 'Elts' of a
3642/// vector of type 'VT', see if the elements can be replaced by a single large
3643/// load which has the same value as a build_vector whose operands are 'elts'.
3644///
3645/// Example: <load i32 *a, load i32 *a+4, undef, undef> -> zextload a
3646///
3647/// FIXME: we'd also like to handle the case where the last elements are zero
3648/// rather than undef via VZEXT_LOAD, but we do not detect that case today.
3649/// There's even a handy isZeroNode for that purpose.
Nate Begemanfdea31a2010-03-24 20:49:50 +00003650static SDValue EltsFromConsecutiveLoads(EVT VT, SmallVectorImpl<SDValue> &Elts,
3651 DebugLoc &dl, SelectionDAG &DAG) {
3652 EVT EltVT = VT.getVectorElementType();
3653 unsigned NumElems = Elts.size();
3654
Nate Begemanfdea31a2010-03-24 20:49:50 +00003655 LoadSDNode *LDBase = NULL;
3656 unsigned LastLoadedElt = -1U;
Nate Begeman1449f292010-03-24 22:19:06 +00003657
3658 // For each element in the initializer, see if we've found a load or an undef.
3659 // If we don't find an initial load element, or later load elements are
3660 // non-consecutive, bail out.
Nate Begemanfdea31a2010-03-24 20:49:50 +00003661 for (unsigned i = 0; i < NumElems; ++i) {
3662 SDValue Elt = Elts[i];
3663
3664 if (!Elt.getNode() ||
3665 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
3666 return SDValue();
3667 if (!LDBase) {
3668 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
3669 return SDValue();
3670 LDBase = cast<LoadSDNode>(Elt.getNode());
3671 LastLoadedElt = i;
3672 continue;
3673 }
3674 if (Elt.getOpcode() == ISD::UNDEF)
3675 continue;
3676
3677 LoadSDNode *LD = cast<LoadSDNode>(Elt);
3678 if (!DAG.isConsecutiveLoad(LD, LDBase, EltVT.getSizeInBits()/8, i))
3679 return SDValue();
3680 LastLoadedElt = i;
3681 }
Nate Begeman1449f292010-03-24 22:19:06 +00003682
3683 // If we have found an entire vector of loads and undefs, then return a large
3684 // load of the entire vector width starting at the base pointer. If we found
3685 // consecutive loads for the low half, generate a vzext_load node.
Nate Begemanfdea31a2010-03-24 20:49:50 +00003686 if (LastLoadedElt == NumElems - 1) {
3687 if (DAG.InferPtrAlignment(LDBase->getBasePtr()) >= 16)
3688 return DAG.getLoad(VT, dl, LDBase->getChain(), LDBase->getBasePtr(),
3689 LDBase->getSrcValue(), LDBase->getSrcValueOffset(),
3690 LDBase->isVolatile(), LDBase->isNonTemporal(), 0);
3691 return DAG.getLoad(VT, dl, LDBase->getChain(), LDBase->getBasePtr(),
3692 LDBase->getSrcValue(), LDBase->getSrcValueOffset(),
3693 LDBase->isVolatile(), LDBase->isNonTemporal(),
3694 LDBase->getAlignment());
3695 } else if (NumElems == 4 && LastLoadedElt == 1) {
3696 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
3697 SDValue Ops[] = { LDBase->getChain(), LDBase->getBasePtr() };
3698 SDValue ResNode = DAG.getNode(X86ISD::VZEXT_LOAD, dl, Tys, Ops, 2);
3699 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, ResNode);
3700 }
3701 return SDValue();
3702}
3703
Evan Chengc3630942009-12-09 21:00:30 +00003704SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00003705X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003706 DebugLoc dl = Op.getDebugLoc();
Chris Lattner8a594482007-11-25 00:24:49 +00003707 // All zero's are handled with pxor, all one's are handled with pcmpeqd.
Gabor Greif327ef032008-08-28 23:19:51 +00003708 if (ISD::isBuildVectorAllZeros(Op.getNode())
3709 || ISD::isBuildVectorAllOnes(Op.getNode())) {
Chris Lattner8a594482007-11-25 00:24:49 +00003710 // Canonicalize this to either <4 x i32> or <2 x i32> (SSE vs MMX) to
3711 // 1) ensure the zero vectors are CSE'd, and 2) ensure that i64 scalars are
3712 // eliminated on x86-32 hosts.
Owen Anderson825b72b2009-08-11 20:47:22 +00003713 if (Op.getValueType() == MVT::v4i32 || Op.getValueType() == MVT::v2i32)
Chris Lattner8a594482007-11-25 00:24:49 +00003714 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003715
Gabor Greifba36cb52008-08-28 21:40:38 +00003716 if (ISD::isBuildVectorAllOnes(Op.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00003717 return getOnesVector(Op.getValueType(), DAG, dl);
3718 return getZeroVector(Op.getValueType(), Subtarget->hasSSE2(), DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00003719 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003720
Owen Andersone50ed302009-08-10 22:56:29 +00003721 EVT VT = Op.getValueType();
3722 EVT ExtVT = VT.getVectorElementType();
3723 unsigned EVTBits = ExtVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003724
3725 unsigned NumElems = Op.getNumOperands();
3726 unsigned NumZero = 0;
3727 unsigned NumNonZero = 0;
3728 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003729 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00003730 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003731 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00003732 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00003733 if (Elt.getOpcode() == ISD::UNDEF)
3734 continue;
3735 Values.insert(Elt);
3736 if (Elt.getOpcode() != ISD::Constant &&
3737 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003738 IsAllConstants = false;
Evan Cheng37b73872009-07-30 08:33:02 +00003739 if (X86::isZeroNode(Elt))
Evan Chengdb2d5242007-12-12 06:45:40 +00003740 NumZero++;
3741 else {
3742 NonZeros |= (1 << i);
3743 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003744 }
3745 }
3746
Dan Gohman7f321562007-06-25 16:23:39 +00003747 if (NumNonZero == 0) {
Chris Lattner8a594482007-11-25 00:24:49 +00003748 // All undef vector. Return an UNDEF. All zero vectors were handled above.
Dale Johannesene8d72302009-02-06 23:05:02 +00003749 return DAG.getUNDEF(VT);
Dan Gohman7f321562007-06-25 16:23:39 +00003750 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003751
Chris Lattner67f453a2008-03-09 05:42:06 +00003752 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00003753 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00003754 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00003755 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00003756
Chris Lattner62098042008-03-09 01:05:04 +00003757 // If this is an insertion of an i64 value on x86-32, and if the top bits of
3758 // the value are obviously zero, truncate the value to i32 and do the
3759 // insertion that way. Only do this if the value is non-constant or if the
3760 // value is a constant being inserted into element 0. It is cheaper to do
3761 // a constant pool load than it is to do a movd + shuffle.
Owen Anderson825b72b2009-08-11 20:47:22 +00003762 if (ExtVT == MVT::i64 && !Subtarget->is64Bit() &&
Chris Lattner62098042008-03-09 01:05:04 +00003763 (!IsAllConstants || Idx == 0)) {
3764 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
3765 // Handle MMX and SSE both.
Owen Anderson825b72b2009-08-11 20:47:22 +00003766 EVT VecVT = VT == MVT::v2i64 ? MVT::v4i32 : MVT::v2i32;
3767 unsigned VecElts = VT == MVT::v2i64 ? 4 : 2;
Scott Michelfdc40a02009-02-17 22:15:04 +00003768
Chris Lattner62098042008-03-09 01:05:04 +00003769 // Truncate the value (which may itself be a constant) to i32, and
3770 // convert it to a vector with movd (S2V+shuffle to zero extend).
Owen Anderson825b72b2009-08-11 20:47:22 +00003771 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
Dale Johannesenace16102009-02-03 19:33:06 +00003772 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Evan Chengf0df0312008-05-15 08:39:06 +00003773 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3774 Subtarget->hasSSE2(), DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00003775
Chris Lattner62098042008-03-09 01:05:04 +00003776 // Now we have our 32-bit value zero extended in the low element of
3777 // a vector. If Idx != 0, swizzle it into place.
3778 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003779 SmallVector<int, 4> Mask;
3780 Mask.push_back(Idx);
3781 for (unsigned i = 1; i != VecElts; ++i)
3782 Mask.push_back(i);
3783 Item = DAG.getVectorShuffle(VecVT, dl, Item,
Eric Christopherfd179292009-08-27 18:07:15 +00003784 DAG.getUNDEF(Item.getValueType()),
Nate Begeman9008ca62009-04-27 18:41:29 +00003785 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00003786 }
Dale Johannesenace16102009-02-03 19:33:06 +00003787 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Item);
Chris Lattner62098042008-03-09 01:05:04 +00003788 }
3789 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003790
Chris Lattner19f79692008-03-08 22:59:52 +00003791 // If we have a constant or non-constant insertion into the low element of
3792 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
3793 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00003794 // depending on what the source datatype is.
3795 if (Idx == 0) {
3796 if (NumZero == 0) {
3797 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Owen Anderson825b72b2009-08-11 20:47:22 +00003798 } else if (ExtVT == MVT::i32 || ExtVT == MVT::f32 || ExtVT == MVT::f64 ||
3799 (ExtVT == MVT::i64 && Subtarget->is64Bit())) {
Eli Friedman10415532009-06-06 06:05:10 +00003800 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
3801 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
3802 return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget->hasSSE2(),
3803 DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00003804 } else if (ExtVT == MVT::i16 || ExtVT == MVT::i8) {
3805 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
3806 EVT MiddleVT = VT.getSizeInBits() == 64 ? MVT::v2i32 : MVT::v4i32;
Eli Friedman10415532009-06-06 06:05:10 +00003807 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MiddleVT, Item);
3808 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3809 Subtarget->hasSSE2(), DAG);
3810 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Item);
3811 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003812 }
Evan Chengf26ffe92008-05-29 08:22:04 +00003813
3814 // Is it a vector logical left shift?
3815 if (NumElems == 2 && Idx == 1 &&
Evan Cheng37b73872009-07-30 08:33:02 +00003816 X86::isZeroNode(Op.getOperand(0)) &&
3817 !X86::isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003818 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00003819 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00003820 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00003821 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00003822 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00003823 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003824
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003825 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00003826 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003827
Chris Lattner19f79692008-03-08 22:59:52 +00003828 // Otherwise, if this is a vector with i32 or f32 elements, and the element
3829 // is a non-constant being inserted into an element other than the low one,
3830 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
3831 // movd/movss) to move this into the low element, then shuffle it into
3832 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00003833 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00003834 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00003835
Evan Cheng0db9fe62006-04-25 20:13:52 +00003836 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Evan Chengf0df0312008-05-15 08:39:06 +00003837 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0,
3838 Subtarget->hasSSE2(), DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00003839 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003840 for (unsigned i = 0; i < NumElems; i++)
Nate Begeman9008ca62009-04-27 18:41:29 +00003841 MaskVec.push_back(i == Idx ? 0 : 1);
3842 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003843 }
3844 }
3845
Chris Lattner67f453a2008-03-09 05:42:06 +00003846 // Splat is obviously ok. Let legalizer expand it to a shuffle.
Evan Chengc3630942009-12-09 21:00:30 +00003847 if (Values.size() == 1) {
3848 if (EVTBits == 32) {
3849 // Instead of a shuffle like this:
3850 // shuffle (scalar_to_vector (load (ptr + 4))), undef, <0, 0, 0, 0>
3851 // Check if it's possible to issue this instead.
3852 // shuffle (vload ptr)), undef, <1, 1, 1, 1>
3853 unsigned Idx = CountTrailingZeros_32(NonZeros);
3854 SDValue Item = Op.getOperand(Idx);
3855 if (Op.getNode()->isOnlyUserOf(Item.getNode()))
3856 return LowerAsSplatVectorLoad(Item, VT, dl, DAG);
3857 }
Dan Gohman475871a2008-07-27 21:46:04 +00003858 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00003859 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003860
Dan Gohmana3941172007-07-24 22:55:08 +00003861 // A vector full of immediates; various special cases are already
3862 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003863 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00003864 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00003865
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003866 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00003867 if (EVTBits == 64) {
3868 if (NumNonZero == 1) {
3869 // One half is zero or undef.
3870 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00003871 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00003872 Op.getOperand(Idx));
Evan Chengf0df0312008-05-15 08:39:06 +00003873 return getShuffleVectorZeroOrUndef(V2, Idx, true,
3874 Subtarget->hasSSE2(), DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00003875 }
Dan Gohman475871a2008-07-27 21:46:04 +00003876 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00003877 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003878
3879 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00003880 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00003881 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00003882 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00003883 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003884 }
3885
Bill Wendling826f36f2007-03-28 00:57:11 +00003886 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00003887 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00003888 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00003889 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003890 }
3891
3892 // If element VT is == 32 bits, turn it into a number of shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00003893 SmallVector<SDValue, 8> V;
Chris Lattner5a88b832007-02-25 07:10:00 +00003894 V.resize(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003895 if (NumElems == 4 && NumZero > 0) {
3896 for (unsigned i = 0; i < 4; ++i) {
3897 bool isZero = !(NonZeros & (1 << i));
3898 if (isZero)
Dale Johannesenace16102009-02-03 19:33:06 +00003899 V[i] = getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003900 else
Dale Johannesenace16102009-02-03 19:33:06 +00003901 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00003902 }
3903
3904 for (unsigned i = 0; i < 2; ++i) {
3905 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
3906 default: break;
3907 case 0:
3908 V[i] = V[i*2]; // Must be a zero vector.
3909 break;
3910 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00003911 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003912 break;
3913 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00003914 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003915 break;
3916 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00003917 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003918 break;
3919 }
3920 }
3921
Nate Begeman9008ca62009-04-27 18:41:29 +00003922 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003923 bool Reverse = (NonZeros & 0x3) == 2;
3924 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003925 MaskVec.push_back(Reverse ? 1-i : i);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003926 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
3927 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003928 MaskVec.push_back(Reverse ? 1-i+NumElems : i+NumElems);
3929 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003930 }
3931
Nate Begemanfdea31a2010-03-24 20:49:50 +00003932 if (Values.size() > 1 && VT.getSizeInBits() == 128) {
3933 // Check for a build vector of consecutive loads.
3934 for (unsigned i = 0; i < NumElems; ++i)
3935 V[i] = Op.getOperand(i);
3936
3937 // Check for elements which are consecutive loads.
3938 SDValue LD = EltsFromConsecutiveLoads(VT, V, dl, DAG);
3939 if (LD.getNode())
3940 return LD;
3941
3942 // For SSE 4.1, use inserts into undef.
3943 if (getSubtarget()->hasSSE41()) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003944 V[0] = DAG.getUNDEF(VT);
3945 for (unsigned i = 0; i < NumElems; ++i)
3946 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
3947 V[0] = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, V[0],
3948 Op.getOperand(i), DAG.getIntPtrConstant(i));
3949 return V[0];
3950 }
Nate Begemanfdea31a2010-03-24 20:49:50 +00003951
3952 // Otherwise, expand into a number of unpckl*
Evan Cheng0db9fe62006-04-25 20:13:52 +00003953 // e.g. for v4f32
3954 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
3955 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
3956 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Evan Cheng0db9fe62006-04-25 20:13:52 +00003957 for (unsigned i = 0; i < NumElems; ++i)
Dale Johannesenace16102009-02-03 19:33:06 +00003958 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00003959 NumElems >>= 1;
3960 while (NumElems != 0) {
3961 for (unsigned i = 0; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003962 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + NumElems]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003963 NumElems >>= 1;
3964 }
3965 return V[0];
3966 }
Dan Gohman475871a2008-07-27 21:46:04 +00003967 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003968}
3969
Mon P Wangeb38ebf2010-01-24 00:05:03 +00003970SDValue
3971X86TargetLowering::LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
3972 // We support concatenate two MMX registers and place them in a MMX
3973 // register. This is better than doing a stack convert.
3974 DebugLoc dl = Op.getDebugLoc();
3975 EVT ResVT = Op.getValueType();
3976 assert(Op.getNumOperands() == 2);
3977 assert(ResVT == MVT::v2i64 || ResVT == MVT::v4i32 ||
3978 ResVT == MVT::v8i16 || ResVT == MVT::v16i8);
3979 int Mask[2];
3980 SDValue InVec = DAG.getNode(ISD::BIT_CONVERT,dl, MVT::v1i64, Op.getOperand(0));
3981 SDValue VecOp = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
3982 InVec = Op.getOperand(1);
3983 if (InVec.getOpcode() == ISD::SCALAR_TO_VECTOR) {
3984 unsigned NumElts = ResVT.getVectorNumElements();
3985 VecOp = DAG.getNode(ISD::BIT_CONVERT, dl, ResVT, VecOp);
3986 VecOp = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, ResVT, VecOp,
3987 InVec.getOperand(0), DAG.getIntPtrConstant(NumElts/2+1));
3988 } else {
3989 InVec = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v1i64, InVec);
3990 SDValue VecOp2 = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
3991 Mask[0] = 0; Mask[1] = 2;
3992 VecOp = DAG.getVectorShuffle(MVT::v2i64, dl, VecOp, VecOp2, Mask);
3993 }
3994 return DAG.getNode(ISD::BIT_CONVERT, dl, ResVT, VecOp);
3995}
3996
Nate Begemanb9a47b82009-02-23 08:49:38 +00003997// v8i16 shuffles - Prefer shuffles in the following order:
3998// 1. [all] pshuflw, pshufhw, optional move
3999// 2. [ssse3] 1 x pshufb
4000// 3. [ssse3] 2 x pshufb + 1 x por
4001// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004002static
Nate Begeman9008ca62009-04-27 18:41:29 +00004003SDValue LowerVECTOR_SHUFFLEv8i16(ShuffleVectorSDNode *SVOp,
4004 SelectionDAG &DAG, X86TargetLowering &TLI) {
4005 SDValue V1 = SVOp->getOperand(0);
4006 SDValue V2 = SVOp->getOperand(1);
4007 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00004008 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00004009
Nate Begemanb9a47b82009-02-23 08:49:38 +00004010 // Determine if more than 1 of the words in each of the low and high quadwords
4011 // of the result come from the same quadword of one of the two inputs. Undef
4012 // mask values count as coming from any quadword, for better codegen.
4013 SmallVector<unsigned, 4> LoQuad(4);
4014 SmallVector<unsigned, 4> HiQuad(4);
4015 BitVector InputQuads(4);
4016 for (unsigned i = 0; i < 8; ++i) {
4017 SmallVectorImpl<unsigned> &Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00004018 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004019 MaskVals.push_back(EltIdx);
4020 if (EltIdx < 0) {
4021 ++Quad[0];
4022 ++Quad[1];
4023 ++Quad[2];
4024 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00004025 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004026 }
4027 ++Quad[EltIdx / 4];
4028 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00004029 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00004030
Nate Begemanb9a47b82009-02-23 08:49:38 +00004031 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00004032 unsigned MaxQuad = 1;
4033 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004034 if (LoQuad[i] > MaxQuad) {
4035 BestLoQuad = i;
4036 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00004037 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004038 }
4039
Nate Begemanb9a47b82009-02-23 08:49:38 +00004040 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00004041 MaxQuad = 1;
4042 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004043 if (HiQuad[i] > MaxQuad) {
4044 BestHiQuad = i;
4045 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00004046 }
4047 }
4048
Nate Begemanb9a47b82009-02-23 08:49:38 +00004049 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
Eric Christopherfd179292009-08-27 18:07:15 +00004050 // of the two input vectors, shuffle them into one input vector so only a
Nate Begemanb9a47b82009-02-23 08:49:38 +00004051 // single pshufb instruction is necessary. If There are more than 2 input
4052 // quads, disable the next transformation since it does not help SSSE3.
4053 bool V1Used = InputQuads[0] || InputQuads[1];
4054 bool V2Used = InputQuads[2] || InputQuads[3];
4055 if (TLI.getSubtarget()->hasSSSE3()) {
4056 if (InputQuads.count() == 2 && V1Used && V2Used) {
4057 BestLoQuad = InputQuads.find_first();
4058 BestHiQuad = InputQuads.find_next(BestLoQuad);
4059 }
4060 if (InputQuads.count() > 2) {
4061 BestLoQuad = -1;
4062 BestHiQuad = -1;
4063 }
4064 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00004065
Nate Begemanb9a47b82009-02-23 08:49:38 +00004066 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
4067 // the shuffle mask. If a quad is scored as -1, that means that it contains
4068 // words from all 4 input quadwords.
4069 SDValue NewV;
4070 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004071 SmallVector<int, 8> MaskV;
4072 MaskV.push_back(BestLoQuad < 0 ? 0 : BestLoQuad);
4073 MaskV.push_back(BestHiQuad < 0 ? 1 : BestHiQuad);
Eric Christopherfd179292009-08-27 18:07:15 +00004074 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004075 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V1),
4076 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V2), &MaskV[0]);
4077 NewV = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00004078
Nate Begemanb9a47b82009-02-23 08:49:38 +00004079 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
4080 // source words for the shuffle, to aid later transformations.
4081 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00004082 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00004083 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004084 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00004085 if (idx != (int)i)
4086 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004087 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00004088 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004089 AllWordsInNewV = false;
4090 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00004091 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00004092
Nate Begemanb9a47b82009-02-23 08:49:38 +00004093 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
4094 if (AllWordsInNewV) {
4095 for (int i = 0; i != 8; ++i) {
4096 int idx = MaskVals[i];
4097 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00004098 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004099 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004100 if ((idx != i) && idx < 4)
4101 pshufhw = false;
4102 if ((idx != i) && idx > 3)
4103 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00004104 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00004105 V1 = NewV;
4106 V2Used = false;
4107 BestLoQuad = 0;
4108 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004109 }
Evan Cheng14b32e12007-12-11 01:46:18 +00004110
Nate Begemanb9a47b82009-02-23 08:49:38 +00004111 // If we've eliminated the use of V2, and the new mask is a pshuflw or
4112 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00004113 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Eric Christopherfd179292009-08-27 18:07:15 +00004114 return DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
Owen Anderson825b72b2009-08-11 20:47:22 +00004115 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Evan Cheng14b32e12007-12-11 01:46:18 +00004116 }
Evan Cheng14b32e12007-12-11 01:46:18 +00004117 }
Eric Christopherfd179292009-08-27 18:07:15 +00004118
Nate Begemanb9a47b82009-02-23 08:49:38 +00004119 // If we have SSSE3, and all words of the result are from 1 input vector,
4120 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
4121 // is present, fall back to case 4.
4122 if (TLI.getSubtarget()->hasSSSE3()) {
4123 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00004124
Nate Begemanb9a47b82009-02-23 08:49:38 +00004125 // If we have elements from both input vectors, set the high bit of the
Eric Christopherfd179292009-08-27 18:07:15 +00004126 // shuffle mask element to zero out elements that come from V2 in the V1
Nate Begemanb9a47b82009-02-23 08:49:38 +00004127 // mask, and elements that come from V1 in the V2 mask, so that the two
4128 // results can be OR'd together.
4129 bool TwoInputs = V1Used && V2Used;
4130 for (unsigned i = 0; i != 8; ++i) {
4131 int EltIdx = MaskVals[i] * 2;
4132 if (TwoInputs && (EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004133 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
4134 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004135 continue;
4136 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004137 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
4138 pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004139 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004140 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00004141 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00004142 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004143 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004144 if (!TwoInputs)
Owen Anderson825b72b2009-08-11 20:47:22 +00004145 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00004146
Nate Begemanb9a47b82009-02-23 08:49:38 +00004147 // Calculate the shuffle mask for the second input, shuffle it, and
4148 // OR it with the first shuffled input.
4149 pshufbMask.clear();
4150 for (unsigned i = 0; i != 8; ++i) {
4151 int EltIdx = MaskVals[i] * 2;
4152 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004153 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
4154 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004155 continue;
4156 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004157 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
4158 pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004159 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004160 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V2);
Eric Christopherfd179292009-08-27 18:07:15 +00004161 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00004162 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004163 MVT::v16i8, &pshufbMask[0], 16));
4164 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
4165 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004166 }
4167
4168 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
4169 // and update MaskVals with new element order.
4170 BitVector InOrder(8);
4171 if (BestLoQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004172 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004173 for (int i = 0; i != 4; ++i) {
4174 int idx = MaskVals[i];
4175 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004176 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004177 InOrder.set(i);
4178 } else if ((idx / 4) == BestLoQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004179 MaskV.push_back(idx & 3);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004180 InOrder.set(i);
4181 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004182 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004183 }
4184 }
4185 for (unsigned i = 4; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004186 MaskV.push_back(i);
Owen Anderson825b72b2009-08-11 20:47:22 +00004187 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00004188 &MaskV[0]);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004189 }
Eric Christopherfd179292009-08-27 18:07:15 +00004190
Nate Begemanb9a47b82009-02-23 08:49:38 +00004191 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
4192 // and update MaskVals with the new element order.
4193 if (BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004194 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004195 for (unsigned i = 0; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004196 MaskV.push_back(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004197 for (unsigned i = 4; i != 8; ++i) {
4198 int idx = MaskVals[i];
4199 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004200 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004201 InOrder.set(i);
4202 } else if ((idx / 4) == BestHiQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004203 MaskV.push_back((idx & 3) + 4);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004204 InOrder.set(i);
4205 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004206 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004207 }
4208 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004209 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00004210 &MaskV[0]);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004211 }
Eric Christopherfd179292009-08-27 18:07:15 +00004212
Nate Begemanb9a47b82009-02-23 08:49:38 +00004213 // In case BestHi & BestLo were both -1, which means each quadword has a word
4214 // from each of the four input quadwords, calculate the InOrder bitvector now
4215 // before falling through to the insert/extract cleanup.
4216 if (BestLoQuad == -1 && BestHiQuad == -1) {
4217 NewV = V1;
4218 for (int i = 0; i != 8; ++i)
4219 if (MaskVals[i] < 0 || MaskVals[i] == i)
4220 InOrder.set(i);
4221 }
Eric Christopherfd179292009-08-27 18:07:15 +00004222
Nate Begemanb9a47b82009-02-23 08:49:38 +00004223 // The other elements are put in the right place using pextrw and pinsrw.
4224 for (unsigned i = 0; i != 8; ++i) {
4225 if (InOrder[i])
4226 continue;
4227 int EltIdx = MaskVals[i];
4228 if (EltIdx < 0)
4229 continue;
4230 SDValue ExtOp = (EltIdx < 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00004231 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004232 DAG.getIntPtrConstant(EltIdx))
Owen Anderson825b72b2009-08-11 20:47:22 +00004233 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004234 DAG.getIntPtrConstant(EltIdx - 8));
Owen Anderson825b72b2009-08-11 20:47:22 +00004235 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004236 DAG.getIntPtrConstant(i));
4237 }
4238 return NewV;
4239}
4240
4241// v16i8 shuffles - Prefer shuffles in the following order:
4242// 1. [ssse3] 1 x pshufb
4243// 2. [ssse3] 2 x pshufb + 1 x por
4244// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
4245static
Nate Begeman9008ca62009-04-27 18:41:29 +00004246SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
4247 SelectionDAG &DAG, X86TargetLowering &TLI) {
4248 SDValue V1 = SVOp->getOperand(0);
4249 SDValue V2 = SVOp->getOperand(1);
4250 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00004251 SmallVector<int, 16> MaskVals;
Nate Begeman9008ca62009-04-27 18:41:29 +00004252 SVOp->getMask(MaskVals);
Eric Christopherfd179292009-08-27 18:07:15 +00004253
Nate Begemanb9a47b82009-02-23 08:49:38 +00004254 // If we have SSSE3, case 1 is generated when all result bytes come from
Eric Christopherfd179292009-08-27 18:07:15 +00004255 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
Nate Begemanb9a47b82009-02-23 08:49:38 +00004256 // present, fall back to case 3.
4257 // FIXME: kill V2Only once shuffles are canonizalized by getNode.
4258 bool V1Only = true;
4259 bool V2Only = true;
4260 for (unsigned i = 0; i < 16; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004261 int EltIdx = MaskVals[i];
Nate Begemanb9a47b82009-02-23 08:49:38 +00004262 if (EltIdx < 0)
4263 continue;
4264 if (EltIdx < 16)
4265 V2Only = false;
4266 else
4267 V1Only = false;
4268 }
Eric Christopherfd179292009-08-27 18:07:15 +00004269
Nate Begemanb9a47b82009-02-23 08:49:38 +00004270 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
4271 if (TLI.getSubtarget()->hasSSSE3()) {
4272 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00004273
Nate Begemanb9a47b82009-02-23 08:49:38 +00004274 // If all result elements are from one input vector, then only translate
Eric Christopherfd179292009-08-27 18:07:15 +00004275 // undef mask values to 0x80 (zero out result) in the pshufb mask.
Nate Begemanb9a47b82009-02-23 08:49:38 +00004276 //
4277 // Otherwise, we have elements from both input vectors, and must zero out
4278 // elements that come from V2 in the first mask, and V1 in the second mask
4279 // so that we can OR them together.
4280 bool TwoInputs = !(V1Only || V2Only);
4281 for (unsigned i = 0; i != 16; ++i) {
4282 int EltIdx = MaskVals[i];
4283 if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004284 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004285 continue;
4286 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004287 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004288 }
4289 // If all the elements are from V2, assign it to V1 and return after
4290 // building the first pshufb.
4291 if (V2Only)
4292 V1 = V2;
Owen Anderson825b72b2009-08-11 20:47:22 +00004293 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00004294 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004295 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004296 if (!TwoInputs)
4297 return V1;
Eric Christopherfd179292009-08-27 18:07:15 +00004298
Nate Begemanb9a47b82009-02-23 08:49:38 +00004299 // Calculate the shuffle mask for the second input, shuffle it, and
4300 // OR it with the first shuffled input.
4301 pshufbMask.clear();
4302 for (unsigned i = 0; i != 16; ++i) {
4303 int EltIdx = MaskVals[i];
4304 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004305 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004306 continue;
4307 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004308 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004309 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004310 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00004311 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004312 MVT::v16i8, &pshufbMask[0], 16));
4313 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004314 }
Eric Christopherfd179292009-08-27 18:07:15 +00004315
Nate Begemanb9a47b82009-02-23 08:49:38 +00004316 // No SSSE3 - Calculate in place words and then fix all out of place words
4317 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
4318 // the 16 different words that comprise the two doublequadword input vectors.
Owen Anderson825b72b2009-08-11 20:47:22 +00004319 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
4320 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004321 SDValue NewV = V2Only ? V2 : V1;
4322 for (int i = 0; i != 8; ++i) {
4323 int Elt0 = MaskVals[i*2];
4324 int Elt1 = MaskVals[i*2+1];
Eric Christopherfd179292009-08-27 18:07:15 +00004325
Nate Begemanb9a47b82009-02-23 08:49:38 +00004326 // This word of the result is all undef, skip it.
4327 if (Elt0 < 0 && Elt1 < 0)
4328 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004329
Nate Begemanb9a47b82009-02-23 08:49:38 +00004330 // This word of the result is already in the correct place, skip it.
4331 if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1))
4332 continue;
4333 if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17))
4334 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004335
Nate Begemanb9a47b82009-02-23 08:49:38 +00004336 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
4337 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
4338 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00004339
4340 // If Elt0 and Elt1 are defined, are consecutive, and can be load
4341 // using a single extract together, load it and store it.
4342 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004343 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Mon P Wang6b3ef692009-03-11 18:47:57 +00004344 DAG.getIntPtrConstant(Elt1 / 2));
Owen Anderson825b72b2009-08-11 20:47:22 +00004345 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Mon P Wang6b3ef692009-03-11 18:47:57 +00004346 DAG.getIntPtrConstant(i));
4347 continue;
4348 }
4349
Nate Begemanb9a47b82009-02-23 08:49:38 +00004350 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00004351 // source byte is not also odd, shift the extracted word left 8 bits
4352 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00004353 if (Elt1 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004354 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004355 DAG.getIntPtrConstant(Elt1 / 2));
4356 if ((Elt1 & 1) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004357 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004358 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00004359 else if (Elt0 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004360 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
4361 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004362 }
4363 // If Elt0 is defined, extract it from the appropriate source. If the
4364 // source byte is not also even, shift the extracted word right 8 bits. If
4365 // Elt1 was also defined, OR the extracted values together before
4366 // inserting them in the result.
4367 if (Elt0 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004368 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004369 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
4370 if ((Elt0 & 1) != 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004371 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004372 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00004373 else if (Elt1 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004374 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
4375 DAG.getConstant(0x00FF, MVT::i16));
4376 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
Nate Begemanb9a47b82009-02-23 08:49:38 +00004377 : InsElt0;
4378 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004379 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004380 DAG.getIntPtrConstant(i));
4381 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004382 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00004383}
4384
Evan Cheng7a831ce2007-12-15 03:00:47 +00004385/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
4386/// ones, or rewriting v4i32 / v2f32 as 2 wide ones if possible. This can be
4387/// done when every pair / quad of shuffle mask elements point to elements in
4388/// the right sequence. e.g.
Evan Cheng14b32e12007-12-11 01:46:18 +00004389/// vector_shuffle <>, <>, < 3, 4, | 10, 11, | 0, 1, | 14, 15>
4390static
Nate Begeman9008ca62009-04-27 18:41:29 +00004391SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
4392 SelectionDAG &DAG,
4393 TargetLowering &TLI, DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00004394 EVT VT = SVOp->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00004395 SDValue V1 = SVOp->getOperand(0);
4396 SDValue V2 = SVOp->getOperand(1);
4397 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng7a831ce2007-12-15 03:00:47 +00004398 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Owen Anderson825b72b2009-08-11 20:47:22 +00004399 EVT MaskVT = MVT::getIntVectorWithNumElements(NewWidth);
Owen Andersone50ed302009-08-10 22:56:29 +00004400 EVT MaskEltVT = MaskVT.getVectorElementType();
4401 EVT NewVT = MaskVT;
Owen Anderson825b72b2009-08-11 20:47:22 +00004402 switch (VT.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004403 default: assert(false && "Unexpected!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004404 case MVT::v4f32: NewVT = MVT::v2f64; break;
4405 case MVT::v4i32: NewVT = MVT::v2i64; break;
4406 case MVT::v8i16: NewVT = MVT::v4i32; break;
4407 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00004408 }
4409
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004410 if (NewWidth == 2) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004411 if (VT.isInteger())
Owen Anderson825b72b2009-08-11 20:47:22 +00004412 NewVT = MVT::v2i64;
Evan Cheng7a831ce2007-12-15 03:00:47 +00004413 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004414 NewVT = MVT::v2f64;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004415 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004416 int Scale = NumElems / NewWidth;
4417 SmallVector<int, 8> MaskVec;
Evan Cheng14b32e12007-12-11 01:46:18 +00004418 for (unsigned i = 0; i < NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004419 int StartIdx = -1;
4420 for (int j = 0; j < Scale; ++j) {
4421 int EltIdx = SVOp->getMaskElt(i+j);
4422 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00004423 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00004424 if (StartIdx == -1)
Evan Cheng14b32e12007-12-11 01:46:18 +00004425 StartIdx = EltIdx - (EltIdx % Scale);
4426 if (EltIdx != StartIdx + j)
Dan Gohman475871a2008-07-27 21:46:04 +00004427 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00004428 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004429 if (StartIdx == -1)
4430 MaskVec.push_back(-1);
Evan Cheng14b32e12007-12-11 01:46:18 +00004431 else
Nate Begeman9008ca62009-04-27 18:41:29 +00004432 MaskVec.push_back(StartIdx / Scale);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004433 }
4434
Dale Johannesenace16102009-02-03 19:33:06 +00004435 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V1);
4436 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V2);
Nate Begeman9008ca62009-04-27 18:41:29 +00004437 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004438}
4439
Evan Chengd880b972008-05-09 21:53:03 +00004440/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00004441///
Owen Andersone50ed302009-08-10 22:56:29 +00004442static SDValue getVZextMovL(EVT VT, EVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00004443 SDValue SrcOp, SelectionDAG &DAG,
4444 const X86Subtarget *Subtarget, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004445 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004446 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00004447 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00004448 LD = dyn_cast<LoadSDNode>(SrcOp);
4449 if (!LD) {
4450 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
4451 // instead.
Owen Anderson766b5ef2009-08-11 21:59:30 +00004452 MVT ExtVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
4453 if ((ExtVT.SimpleTy != MVT::i64 || Subtarget->is64Bit()) &&
Evan Cheng7e2ff772008-05-08 00:57:18 +00004454 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
4455 SrcOp.getOperand(0).getOpcode() == ISD::BIT_CONVERT &&
Owen Anderson766b5ef2009-08-11 21:59:30 +00004456 SrcOp.getOperand(0).getOperand(0).getValueType() == ExtVT) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004457 // PR2108
Owen Anderson825b72b2009-08-11 20:47:22 +00004458 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Dale Johannesenace16102009-02-03 19:33:06 +00004459 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4460 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
4461 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
4462 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00004463 SrcOp.getOperand(0)
4464 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00004465 }
4466 }
4467 }
4468
Dale Johannesenace16102009-02-03 19:33:06 +00004469 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4470 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Scott Michelfdc40a02009-02-17 22:15:04 +00004471 DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00004472 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00004473}
4474
Evan Chengace3c172008-07-22 21:13:36 +00004475/// LowerVECTOR_SHUFFLE_4wide - Handle all 4 wide cases with a number of
4476/// shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00004477static SDValue
Nate Begeman9008ca62009-04-27 18:41:29 +00004478LowerVECTOR_SHUFFLE_4wide(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
4479 SDValue V1 = SVOp->getOperand(0);
4480 SDValue V2 = SVOp->getOperand(1);
4481 DebugLoc dl = SVOp->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00004482 EVT VT = SVOp->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00004483
Evan Chengace3c172008-07-22 21:13:36 +00004484 SmallVector<std::pair<int, int>, 8> Locs;
Rafael Espindola833a9902008-08-28 18:32:53 +00004485 Locs.resize(4);
Nate Begeman9008ca62009-04-27 18:41:29 +00004486 SmallVector<int, 8> Mask1(4U, -1);
4487 SmallVector<int, 8> PermMask;
4488 SVOp->getMask(PermMask);
4489
Evan Chengace3c172008-07-22 21:13:36 +00004490 unsigned NumHi = 0;
4491 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00004492 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004493 int Idx = PermMask[i];
4494 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00004495 Locs[i] = std::make_pair(-1, -1);
4496 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004497 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
4498 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00004499 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00004500 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004501 NumLo++;
4502 } else {
4503 Locs[i] = std::make_pair(1, NumHi);
4504 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00004505 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004506 NumHi++;
4507 }
4508 }
4509 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004510
Evan Chengace3c172008-07-22 21:13:36 +00004511 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004512 // If no more than two elements come from either vector. This can be
4513 // implemented with two shuffles. First shuffle gather the elements.
4514 // The second shuffle, which takes the first shuffle as both of its
4515 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00004516 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004517
Nate Begeman9008ca62009-04-27 18:41:29 +00004518 SmallVector<int, 8> Mask2(4U, -1);
Eric Christopherfd179292009-08-27 18:07:15 +00004519
Evan Chengace3c172008-07-22 21:13:36 +00004520 for (unsigned i = 0; i != 4; ++i) {
4521 if (Locs[i].first == -1)
4522 continue;
4523 else {
4524 unsigned Idx = (i < 2) ? 0 : 4;
4525 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00004526 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004527 }
4528 }
4529
Nate Begeman9008ca62009-04-27 18:41:29 +00004530 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004531 } else if (NumLo == 3 || NumHi == 3) {
4532 // Otherwise, we must have three elements from one vector, call it X, and
4533 // one element from the other, call it Y. First, use a shufps to build an
4534 // intermediate vector with the one element from Y and the element from X
4535 // that will be in the same half in the final destination (the indexes don't
4536 // matter). Then, use a shufps to build the final vector, taking the half
4537 // containing the element from Y from the intermediate, and the other half
4538 // from X.
4539 if (NumHi == 3) {
4540 // Normalize it so the 3 elements come from V1.
Nate Begeman9008ca62009-04-27 18:41:29 +00004541 CommuteVectorShuffleMask(PermMask, VT);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004542 std::swap(V1, V2);
4543 }
4544
4545 // Find the element from V2.
4546 unsigned HiIndex;
4547 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004548 int Val = PermMask[HiIndex];
4549 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004550 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004551 if (Val >= 4)
4552 break;
4553 }
4554
Nate Begeman9008ca62009-04-27 18:41:29 +00004555 Mask1[0] = PermMask[HiIndex];
4556 Mask1[1] = -1;
4557 Mask1[2] = PermMask[HiIndex^1];
4558 Mask1[3] = -1;
4559 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004560
4561 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004562 Mask1[0] = PermMask[0];
4563 Mask1[1] = PermMask[1];
4564 Mask1[2] = HiIndex & 1 ? 6 : 4;
4565 Mask1[3] = HiIndex & 1 ? 4 : 6;
4566 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004567 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004568 Mask1[0] = HiIndex & 1 ? 2 : 0;
4569 Mask1[1] = HiIndex & 1 ? 0 : 2;
4570 Mask1[2] = PermMask[2];
4571 Mask1[3] = PermMask[3];
4572 if (Mask1[2] >= 0)
4573 Mask1[2] += 4;
4574 if (Mask1[3] >= 0)
4575 Mask1[3] += 4;
4576 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004577 }
Evan Chengace3c172008-07-22 21:13:36 +00004578 }
4579
4580 // Break it into (shuffle shuffle_hi, shuffle_lo).
4581 Locs.clear();
Nate Begeman9008ca62009-04-27 18:41:29 +00004582 SmallVector<int,8> LoMask(4U, -1);
4583 SmallVector<int,8> HiMask(4U, -1);
4584
4585 SmallVector<int,8> *MaskPtr = &LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00004586 unsigned MaskIdx = 0;
4587 unsigned LoIdx = 0;
4588 unsigned HiIdx = 2;
4589 for (unsigned i = 0; i != 4; ++i) {
4590 if (i == 2) {
4591 MaskPtr = &HiMask;
4592 MaskIdx = 1;
4593 LoIdx = 0;
4594 HiIdx = 2;
4595 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004596 int Idx = PermMask[i];
4597 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00004598 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00004599 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00004600 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00004601 (*MaskPtr)[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004602 LoIdx++;
4603 } else {
4604 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00004605 (*MaskPtr)[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004606 HiIdx++;
4607 }
4608 }
4609
Nate Begeman9008ca62009-04-27 18:41:29 +00004610 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
4611 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
4612 SmallVector<int, 8> MaskOps;
Evan Chengace3c172008-07-22 21:13:36 +00004613 for (unsigned i = 0; i != 4; ++i) {
4614 if (Locs[i].first == -1) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004615 MaskOps.push_back(-1);
Evan Chengace3c172008-07-22 21:13:36 +00004616 } else {
4617 unsigned Idx = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00004618 MaskOps.push_back(Idx);
Evan Chengace3c172008-07-22 21:13:36 +00004619 }
4620 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004621 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00004622}
4623
Dan Gohman475871a2008-07-27 21:46:04 +00004624SDValue
4625X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004626 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00004627 SDValue V1 = Op.getOperand(0);
4628 SDValue V2 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00004629 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004630 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00004631 unsigned NumElems = VT.getVectorNumElements();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004632 bool isMMX = VT.getSizeInBits() == 64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004633 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
4634 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00004635 bool V1IsSplat = false;
4636 bool V2IsSplat = false;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004637
Nate Begeman9008ca62009-04-27 18:41:29 +00004638 if (isZeroShuffle(SVOp))
Dale Johannesenace16102009-02-03 19:33:06 +00004639 return getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng213d2cf2007-05-17 18:45:50 +00004640
Nate Begeman9008ca62009-04-27 18:41:29 +00004641 // Promote splats to v4f32.
4642 if (SVOp->isSplat()) {
Eric Christopherfd179292009-08-27 18:07:15 +00004643 if (isMMX || NumElems < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00004644 return Op;
4645 return PromoteSplat(SVOp, DAG, Subtarget->hasSSE2());
Evan Cheng0db9fe62006-04-25 20:13:52 +00004646 }
4647
Evan Cheng7a831ce2007-12-15 03:00:47 +00004648 // If the shuffle can be profitably rewritten as a narrower shuffle, then
4649 // do it!
Owen Anderson825b72b2009-08-11 20:47:22 +00004650 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004651 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00004652 if (NewOp.getNode())
Scott Michelfdc40a02009-02-17 22:15:04 +00004653 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00004654 LowerVECTOR_SHUFFLE(NewOp, DAG));
Owen Anderson825b72b2009-08-11 20:47:22 +00004655 } else if ((VT == MVT::v4i32 || (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
Evan Cheng7a831ce2007-12-15 03:00:47 +00004656 // FIXME: Figure out a cleaner way to do this.
4657 // Try to make use of movq to zero out the top part.
Gabor Greifba36cb52008-08-28 21:40:38 +00004658 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004659 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00004660 if (NewOp.getNode()) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004661 if (isCommutedMOVL(cast<ShuffleVectorSDNode>(NewOp), true, false))
4662 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(0),
4663 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00004664 }
Gabor Greifba36cb52008-08-28 21:40:38 +00004665 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004666 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
4667 if (NewOp.getNode() && X86::isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)))
Evan Chengd880b972008-05-09 21:53:03 +00004668 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(1),
Nate Begeman9008ca62009-04-27 18:41:29 +00004669 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00004670 }
4671 }
Eric Christopherfd179292009-08-27 18:07:15 +00004672
Nate Begeman9008ca62009-04-27 18:41:29 +00004673 if (X86::isPSHUFDMask(SVOp))
4674 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004675
Evan Chengf26ffe92008-05-29 08:22:04 +00004676 // Check if this can be converted into a logical shift.
4677 bool isLeft = false;
4678 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00004679 SDValue ShVal;
Nate Begeman9008ca62009-04-27 18:41:29 +00004680 bool isShift = getSubtarget()->hasSSE2() &&
Evan Chengc3630942009-12-09 21:00:30 +00004681 isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00004682 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004683 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00004684 // v_set0 + movlhps or movhlps, etc.
Dan Gohman8a55ce42009-09-23 21:02:20 +00004685 EVT EltVT = VT.getVectorElementType();
4686 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00004687 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004688 }
Eric Christopherfd179292009-08-27 18:07:15 +00004689
Nate Begeman9008ca62009-04-27 18:41:29 +00004690 if (X86::isMOVLMask(SVOp)) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004691 if (V1IsUndef)
4692 return V2;
Gabor Greifba36cb52008-08-28 21:40:38 +00004693 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00004694 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Nate Begemanfb8ead02008-07-25 19:05:58 +00004695 if (!isMMX)
4696 return Op;
Evan Cheng7e2ff772008-05-08 00:57:18 +00004697 }
Eric Christopherfd179292009-08-27 18:07:15 +00004698
Nate Begeman9008ca62009-04-27 18:41:29 +00004699 // FIXME: fold these into legal mask.
4700 if (!isMMX && (X86::isMOVSHDUPMask(SVOp) ||
4701 X86::isMOVSLDUPMask(SVOp) ||
4702 X86::isMOVHLPSMask(SVOp) ||
Nate Begeman0b10b912009-11-07 23:17:15 +00004703 X86::isMOVLHPSMask(SVOp) ||
Nate Begeman9008ca62009-04-27 18:41:29 +00004704 X86::isMOVLPMask(SVOp)))
Evan Cheng9bbbb982006-10-25 20:48:19 +00004705 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004706
Nate Begeman9008ca62009-04-27 18:41:29 +00004707 if (ShouldXformToMOVHLPS(SVOp) ||
4708 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), SVOp))
4709 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004710
Evan Chengf26ffe92008-05-29 08:22:04 +00004711 if (isShift) {
4712 // No better options. Use a vshl / vsrl.
Dan Gohman8a55ce42009-09-23 21:02:20 +00004713 EVT EltVT = VT.getVectorElementType();
4714 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00004715 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004716 }
Eric Christopherfd179292009-08-27 18:07:15 +00004717
Evan Cheng9eca5e82006-10-25 21:49:50 +00004718 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00004719 // FIXME: This should also accept a bitcast of a splat? Be careful, not
4720 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00004721 V1IsSplat = isSplatVector(V1.getNode());
4722 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00004723
Chris Lattner8a594482007-11-25 00:24:49 +00004724 // Canonicalize the splat or undef, if present, to be on the RHS.
Evan Cheng9bbbb982006-10-25 20:48:19 +00004725 if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004726 Op = CommuteVectorShuffle(SVOp, DAG);
4727 SVOp = cast<ShuffleVectorSDNode>(Op);
4728 V1 = SVOp->getOperand(0);
4729 V2 = SVOp->getOperand(1);
Evan Cheng9bbbb982006-10-25 20:48:19 +00004730 std::swap(V1IsSplat, V2IsSplat);
4731 std::swap(V1IsUndef, V2IsUndef);
Evan Cheng9eca5e82006-10-25 21:49:50 +00004732 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00004733 }
4734
Nate Begeman9008ca62009-04-27 18:41:29 +00004735 if (isCommutedMOVL(SVOp, V2IsSplat, V2IsUndef)) {
4736 // Shuffling low element of v1 into undef, just return v1.
Eric Christopherfd179292009-08-27 18:07:15 +00004737 if (V2IsUndef)
Nate Begeman9008ca62009-04-27 18:41:29 +00004738 return V1;
4739 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
4740 // the instruction selector will not match, so get a canonical MOVL with
4741 // swapped operands to undo the commute.
4742 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00004743 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004744
Nate Begeman9008ca62009-04-27 18:41:29 +00004745 if (X86::isUNPCKL_v_undef_Mask(SVOp) ||
4746 X86::isUNPCKH_v_undef_Mask(SVOp) ||
4747 X86::isUNPCKLMask(SVOp) ||
4748 X86::isUNPCKHMask(SVOp))
Evan Chengd9b8e402006-10-16 06:36:00 +00004749 return Op;
Evan Chenge1113032006-10-04 18:33:38 +00004750
Evan Cheng9bbbb982006-10-25 20:48:19 +00004751 if (V2IsSplat) {
4752 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00004753 // element then try to match unpck{h|l} again. If match, return a
Evan Cheng9bbbb982006-10-25 20:48:19 +00004754 // new vector_shuffle with the corrected mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00004755 SDValue NewMask = NormalizeMask(SVOp, DAG);
4756 ShuffleVectorSDNode *NSVOp = cast<ShuffleVectorSDNode>(NewMask);
4757 if (NSVOp != SVOp) {
4758 if (X86::isUNPCKLMask(NSVOp, true)) {
4759 return NewMask;
4760 } else if (X86::isUNPCKHMask(NSVOp, true)) {
4761 return NewMask;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004762 }
4763 }
4764 }
4765
Evan Cheng9eca5e82006-10-25 21:49:50 +00004766 if (Commuted) {
4767 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00004768 // FIXME: this seems wrong.
4769 SDValue NewOp = CommuteVectorShuffle(SVOp, DAG);
4770 ShuffleVectorSDNode *NewSVOp = cast<ShuffleVectorSDNode>(NewOp);
4771 if (X86::isUNPCKL_v_undef_Mask(NewSVOp) ||
4772 X86::isUNPCKH_v_undef_Mask(NewSVOp) ||
4773 X86::isUNPCKLMask(NewSVOp) ||
4774 X86::isUNPCKHMask(NewSVOp))
4775 return NewOp;
Evan Cheng9eca5e82006-10-25 21:49:50 +00004776 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004777
Nate Begemanb9a47b82009-02-23 08:49:38 +00004778 // FIXME: for mmx, bitcast v2i32 to v4i16 for shuffle.
Nate Begeman9008ca62009-04-27 18:41:29 +00004779
4780 // Normalize the node to match x86 shuffle ops if needed
4781 if (!isMMX && V2.getOpcode() != ISD::UNDEF && isCommutedSHUFP(SVOp))
4782 return CommuteVectorShuffle(SVOp, DAG);
4783
4784 // Check for legal shuffle and return?
4785 SmallVector<int, 16> PermMask;
4786 SVOp->getMask(PermMask);
4787 if (isShuffleMaskLegal(PermMask, VT))
Evan Cheng0c0f83f2008-04-05 00:30:36 +00004788 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004789
Evan Cheng14b32e12007-12-11 01:46:18 +00004790 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
Owen Anderson825b72b2009-08-11 20:47:22 +00004791 if (VT == MVT::v8i16) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004792 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(SVOp, DAG, *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00004793 if (NewOp.getNode())
Evan Cheng14b32e12007-12-11 01:46:18 +00004794 return NewOp;
4795 }
4796
Owen Anderson825b72b2009-08-11 20:47:22 +00004797 if (VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004798 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004799 if (NewOp.getNode())
4800 return NewOp;
4801 }
Eric Christopherfd179292009-08-27 18:07:15 +00004802
Evan Chengace3c172008-07-22 21:13:36 +00004803 // Handle all 4 wide cases with a number of shuffles except for MMX.
4804 if (NumElems == 4 && !isMMX)
Nate Begeman9008ca62009-04-27 18:41:29 +00004805 return LowerVECTOR_SHUFFLE_4wide(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004806
Dan Gohman475871a2008-07-27 21:46:04 +00004807 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004808}
4809
Dan Gohman475871a2008-07-27 21:46:04 +00004810SDValue
4811X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004812 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004813 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004814 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004815 if (VT.getSizeInBits() == 8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004816 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004817 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004818 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004819 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004820 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004821 } else if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00004822 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
4823 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
4824 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004825 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4826 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Dale Johannesenace16102009-02-03 19:33:06 +00004827 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004828 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00004829 Op.getOperand(0)),
4830 Op.getOperand(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00004831 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004832 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004833 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004834 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004835 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Owen Anderson825b72b2009-08-11 20:47:22 +00004836 } else if (VT == MVT::f32) {
Evan Cheng62a3f152008-03-24 21:52:23 +00004837 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
4838 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00004839 // result has a single use which is a store or a bitcast to i32. And in
4840 // the case of a store, it's not worth it if the index is a constant 0,
4841 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00004842 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00004843 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00004844 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00004845 if ((User->getOpcode() != ISD::STORE ||
4846 (isa<ConstantSDNode>(Op.getOperand(1)) &&
4847 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Dan Gohman171c11e2008-04-16 02:32:24 +00004848 (User->getOpcode() != ISD::BIT_CONVERT ||
Owen Anderson825b72b2009-08-11 20:47:22 +00004849 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00004850 return SDValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00004851 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
4852 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00004853 Op.getOperand(0)),
4854 Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004855 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Extract);
4856 } else if (VT == MVT::i32) {
Mon P Wangf0fcdd82009-01-15 21:10:20 +00004857 // ExtractPS works with constant index.
4858 if (isa<ConstantSDNode>(Op.getOperand(1)))
4859 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004860 }
Dan Gohman475871a2008-07-27 21:46:04 +00004861 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004862}
4863
4864
Dan Gohman475871a2008-07-27 21:46:04 +00004865SDValue
4866X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004867 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00004868 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004869
Evan Cheng62a3f152008-03-24 21:52:23 +00004870 if (Subtarget->hasSSE41()) {
Dan Gohman475871a2008-07-27 21:46:04 +00004871 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00004872 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00004873 return Res;
4874 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00004875
Owen Andersone50ed302009-08-10 22:56:29 +00004876 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004877 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004878 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004879 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00004880 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004881 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00004882 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004883 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4884 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Scott Michelfdc40a02009-02-17 22:15:04 +00004885 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004886 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00004887 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004888 // Transform it so it match pextrw which produces a 32-bit result.
Ken Dyck70d0ef12009-12-17 15:31:52 +00004889 EVT EltVT = MVT::i32;
Dan Gohman8a55ce42009-09-23 21:02:20 +00004890 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EltVT,
Evan Cheng0db9fe62006-04-25 20:13:52 +00004891 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8a55ce42009-09-23 21:02:20 +00004892 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EltVT, Extract,
Evan Cheng0db9fe62006-04-25 20:13:52 +00004893 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004894 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004895 } else if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004896 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004897 if (Idx == 0)
4898 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004899
Evan Cheng0db9fe62006-04-25 20:13:52 +00004900 // SHUFPS the element to the lowest double word, then movss.
Nate Begeman9008ca62009-04-27 18:41:29 +00004901 int Mask[4] = { Idx, -1, -1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00004902 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00004903 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00004904 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00004905 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00004906 DAG.getIntPtrConstant(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00004907 } else if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00004908 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
4909 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
4910 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004911 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004912 if (Idx == 0)
4913 return Op;
4914
4915 // UNPCKHPD the element to the lowest double word, then movsd.
4916 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
4917 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00004918 int Mask[2] = { 1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00004919 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00004920 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00004921 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00004922 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00004923 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004924 }
4925
Dan Gohman475871a2008-07-27 21:46:04 +00004926 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004927}
4928
Dan Gohman475871a2008-07-27 21:46:04 +00004929SDValue
4930X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op, SelectionDAG &DAG){
Owen Andersone50ed302009-08-10 22:56:29 +00004931 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00004932 EVT EltVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004933 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004934
Dan Gohman475871a2008-07-27 21:46:04 +00004935 SDValue N0 = Op.getOperand(0);
4936 SDValue N1 = Op.getOperand(1);
4937 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00004938
Dan Gohman8a55ce42009-09-23 21:02:20 +00004939 if ((EltVT.getSizeInBits() == 8 || EltVT.getSizeInBits() == 16) &&
Dan Gohmanef521f12008-08-14 22:53:18 +00004940 isa<ConstantSDNode>(N2)) {
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00004941 unsigned Opc;
4942 if (VT == MVT::v8i16)
4943 Opc = X86ISD::PINSRW;
4944 else if (VT == MVT::v4i16)
4945 Opc = X86ISD::MMX_PINSRW;
4946 else if (VT == MVT::v16i8)
4947 Opc = X86ISD::PINSRB;
4948 else
4949 Opc = X86ISD::PINSRB;
4950
Nate Begeman14d12ca2008-02-11 04:19:36 +00004951 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
4952 // argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00004953 if (N1.getValueType() != MVT::i32)
4954 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
4955 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004956 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00004957 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00004958 } else if (EltVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00004959 // Bits [7:6] of the constant are the source select. This will always be
4960 // zero here. The DAG Combiner may combine an extract_elt index into these
4961 // bits. For example (insert (extract, 3), 2) could be matched by putting
4962 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00004963 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00004964 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00004965 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00004966 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004967 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherfbd66872009-07-24 00:33:09 +00004968 // Create this as a scalar to vector..
Owen Anderson825b72b2009-08-11 20:47:22 +00004969 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesenace16102009-02-03 19:33:06 +00004970 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00004971 } else if (EltVT == MVT::i32 && isa<ConstantSDNode>(N2)) {
Eric Christopherfbd66872009-07-24 00:33:09 +00004972 // PINSR* works with constant index.
4973 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004974 }
Dan Gohman475871a2008-07-27 21:46:04 +00004975 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004976}
4977
Dan Gohman475871a2008-07-27 21:46:04 +00004978SDValue
4979X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004980 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00004981 EVT EltVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004982
4983 if (Subtarget->hasSSE41())
4984 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
4985
Dan Gohman8a55ce42009-09-23 21:02:20 +00004986 if (EltVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00004987 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00004988
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004989 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004990 SDValue N0 = Op.getOperand(0);
4991 SDValue N1 = Op.getOperand(1);
4992 SDValue N2 = Op.getOperand(2);
Evan Cheng794405e2007-12-12 07:55:34 +00004993
Dan Gohman8a55ce42009-09-23 21:02:20 +00004994 if (EltVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00004995 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
4996 // as its second argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00004997 if (N1.getValueType() != MVT::i32)
4998 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
4999 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005000 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00005001 return DAG.getNode(VT == MVT::v8i16 ? X86ISD::PINSRW : X86ISD::MMX_PINSRW,
5002 dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005003 }
Dan Gohman475871a2008-07-27 21:46:04 +00005004 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005005}
5006
Dan Gohman475871a2008-07-27 21:46:04 +00005007SDValue
5008X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005009 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00005010 if (Op.getValueType() == MVT::v2f32)
5011 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f32,
5012 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i32,
5013 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32,
Evan Cheng52672b82008-07-22 18:39:19 +00005014 Op.getOperand(0))));
5015
Owen Anderson825b72b2009-08-11 20:47:22 +00005016 if (Op.getValueType() == MVT::v1i64 && Op.getOperand(0).getValueType() == MVT::i64)
5017 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0));
Rafael Espindoladef390a2009-08-03 02:45:34 +00005018
Owen Anderson825b72b2009-08-11 20:47:22 +00005019 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
5020 EVT VT = MVT::v2i32;
5021 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Evan Chengefec7512008-02-18 23:04:32 +00005022 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00005023 case MVT::v16i8:
5024 case MVT::v8i16:
5025 VT = MVT::v4i32;
Evan Chengefec7512008-02-18 23:04:32 +00005026 break;
5027 }
Dale Johannesenace16102009-02-03 19:33:06 +00005028 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(),
5029 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005030}
5031
Bill Wendling056292f2008-09-16 21:48:12 +00005032// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
5033// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
5034// one of the above mentioned nodes. It has to be wrapped because otherwise
5035// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
5036// be used to form addressing mode. These wrapped nodes will be selected
5037// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00005038SDValue
5039X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005040 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00005041
Chris Lattner41621a22009-06-26 19:22:52 +00005042 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5043 // global base reg.
5044 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00005045 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005046 CodeModel::Model M = getTargetMachine().getCodeModel();
5047
Chris Lattner4f066492009-07-11 20:29:19 +00005048 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005049 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00005050 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00005051 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005052 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00005053 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005054 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00005055
Evan Cheng1606e8e2009-03-13 07:51:59 +00005056 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00005057 CP->getAlignment(),
5058 CP->getOffset(), OpFlag);
5059 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00005060 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005061 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00005062 if (OpFlag) {
5063 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00005064 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattner41621a22009-06-26 19:22:52 +00005065 DebugLoc::getUnknownLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005066 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005067 }
5068
5069 return Result;
5070}
5071
Chris Lattner18c59872009-06-27 04:16:01 +00005072SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) {
5073 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00005074
Chris Lattner18c59872009-06-27 04:16:01 +00005075 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5076 // global base reg.
5077 unsigned char OpFlag = 0;
5078 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005079 CodeModel::Model M = getTargetMachine().getCodeModel();
5080
Chris Lattner4f066492009-07-11 20:29:19 +00005081 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005082 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00005083 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00005084 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005085 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00005086 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005087 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00005088
Chris Lattner18c59872009-06-27 04:16:01 +00005089 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
5090 OpFlag);
5091 DebugLoc DL = JT->getDebugLoc();
5092 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00005093
Chris Lattner18c59872009-06-27 04:16:01 +00005094 // With PIC, the address is actually $g + Offset.
5095 if (OpFlag) {
5096 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
5097 DAG.getNode(X86ISD::GlobalBaseReg,
5098 DebugLoc::getUnknownLoc(), getPointerTy()),
5099 Result);
5100 }
Eric Christopherfd179292009-08-27 18:07:15 +00005101
Chris Lattner18c59872009-06-27 04:16:01 +00005102 return Result;
5103}
5104
5105SDValue
5106X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) {
5107 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Eric Christopherfd179292009-08-27 18:07:15 +00005108
Chris Lattner18c59872009-06-27 04:16:01 +00005109 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5110 // global base reg.
5111 unsigned char OpFlag = 0;
5112 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005113 CodeModel::Model M = getTargetMachine().getCodeModel();
5114
Chris Lattner4f066492009-07-11 20:29:19 +00005115 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005116 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00005117 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00005118 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005119 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00005120 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005121 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00005122
Chris Lattner18c59872009-06-27 04:16:01 +00005123 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
Eric Christopherfd179292009-08-27 18:07:15 +00005124
Chris Lattner18c59872009-06-27 04:16:01 +00005125 DebugLoc DL = Op.getDebugLoc();
5126 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00005127
5128
Chris Lattner18c59872009-06-27 04:16:01 +00005129 // With PIC, the address is actually $g + Offset.
5130 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00005131 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00005132 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
5133 DAG.getNode(X86ISD::GlobalBaseReg,
5134 DebugLoc::getUnknownLoc(),
5135 getPointerTy()),
5136 Result);
5137 }
Eric Christopherfd179292009-08-27 18:07:15 +00005138
Chris Lattner18c59872009-06-27 04:16:01 +00005139 return Result;
5140}
5141
Dan Gohman475871a2008-07-27 21:46:04 +00005142SDValue
Dan Gohmanf705adb2009-10-30 01:28:02 +00005143X86TargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) {
Dan Gohman29cbade2009-11-20 23:18:13 +00005144 // Create the TargetBlockAddressAddress node.
5145 unsigned char OpFlags =
5146 Subtarget->ClassifyBlockAddressReference();
Dan Gohmanf705adb2009-10-30 01:28:02 +00005147 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman29cbade2009-11-20 23:18:13 +00005148 BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
5149 DebugLoc dl = Op.getDebugLoc();
5150 SDValue Result = DAG.getBlockAddress(BA, getPointerTy(),
5151 /*isTarget=*/true, OpFlags);
5152
Dan Gohmanf705adb2009-10-30 01:28:02 +00005153 if (Subtarget->isPICStyleRIPRel() &&
5154 (M == CodeModel::Small || M == CodeModel::Kernel))
Dan Gohman29cbade2009-11-20 23:18:13 +00005155 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
5156 else
5157 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohmanf705adb2009-10-30 01:28:02 +00005158
Dan Gohman29cbade2009-11-20 23:18:13 +00005159 // With PIC, the address is actually $g + Offset.
5160 if (isGlobalRelativeToPICBase(OpFlags)) {
5161 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
5162 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
5163 Result);
5164 }
Dan Gohmanf705adb2009-10-30 01:28:02 +00005165
5166 return Result;
5167}
5168
5169SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00005170X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00005171 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00005172 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00005173 // Create the TargetGlobalAddress node, folding in the constant
5174 // offset if it is legal.
Chris Lattnerd392bd92009-07-10 07:20:05 +00005175 unsigned char OpFlags =
5176 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005177 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman6520e202008-10-18 02:06:02 +00005178 SDValue Result;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005179 if (OpFlags == X86II::MO_NO_FLAG &&
5180 X86::isOffsetSuitableForCodeModel(Offset, M)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00005181 // A direct static reference to a global.
Dale Johannesen60b3ba02009-07-21 00:12:29 +00005182 Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), Offset);
Dan Gohman6520e202008-10-18 02:06:02 +00005183 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00005184 } else {
Chris Lattnerb1acd682009-06-27 05:39:56 +00005185 Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00005186 }
Eric Christopherfd179292009-08-27 18:07:15 +00005187
Chris Lattner4f066492009-07-11 20:29:19 +00005188 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005189 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattner18c59872009-06-27 04:16:01 +00005190 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
5191 else
5192 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00005193
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005194 // With PIC, the address is actually $g + Offset.
Chris Lattner36c25012009-07-10 07:34:39 +00005195 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00005196 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
5197 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005198 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005199 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005200
Chris Lattner36c25012009-07-10 07:34:39 +00005201 // For globals that require a load from a stub to get the address, emit the
5202 // load.
5203 if (isGlobalStubReference(OpFlags))
Dale Johannesen33c960f2009-02-04 20:06:27 +00005204 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
David Greene67c9d422010-02-15 16:53:33 +00005205 PseudoSourceValue::getGOT(), 0, false, false, 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005206
Dan Gohman6520e202008-10-18 02:06:02 +00005207 // If there was a non-zero offset that we didn't fold, create an explicit
5208 // addition for it.
5209 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00005210 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00005211 DAG.getConstant(Offset, getPointerTy()));
5212
Evan Cheng0db9fe62006-04-25 20:13:52 +00005213 return Result;
5214}
5215
Evan Chengda43bcf2008-09-24 00:05:32 +00005216SDValue
5217X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) {
5218 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00005219 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005220 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00005221}
5222
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005223static SDValue
5224GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Owen Andersone50ed302009-08-10 22:56:29 +00005225 SDValue *InFlag, const EVT PtrVT, unsigned ReturnReg,
Chris Lattnerb903bed2009-06-26 21:20:29 +00005226 unsigned char OperandFlags) {
Anton Korobeynikov817a4642009-12-11 19:39:55 +00005227 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Owen Anderson825b72b2009-08-11 20:47:22 +00005228 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005229 DebugLoc dl = GA->getDebugLoc();
5230 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(),
5231 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00005232 GA->getOffset(),
5233 OperandFlags);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005234 if (InFlag) {
5235 SDValue Ops[] = { Chain, TGA, *InFlag };
Rafael Espindola15f1b662009-04-24 12:59:40 +00005236 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005237 } else {
5238 SDValue Ops[] = { Chain, TGA };
Rafael Espindola15f1b662009-04-24 12:59:40 +00005239 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005240 }
Anton Korobeynikov817a4642009-12-11 19:39:55 +00005241
5242 // TLSADDR will be codegen'ed as call. Inform MFI that function has calls.
5243 MFI->setHasCalls(true);
5244
Rafael Espindola15f1b662009-04-24 12:59:40 +00005245 SDValue Flag = Chain.getValue(1);
5246 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005247}
5248
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005249// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00005250static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005251LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00005252 const EVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00005253 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00005254 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
5255 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005256 DAG.getNode(X86ISD::GlobalBaseReg,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00005257 DebugLoc::getUnknownLoc(),
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005258 PtrVT), InFlag);
5259 InFlag = Chain.getValue(1);
5260
Chris Lattnerb903bed2009-06-26 21:20:29 +00005261 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005262}
5263
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005264// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00005265static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005266LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00005267 const EVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00005268 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
5269 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005270}
5271
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005272// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
5273// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00005274static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00005275 const EVT PtrVT, TLSModel::Model model,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00005276 bool is64Bit) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00005277 DebugLoc dl = GA->getDebugLoc();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005278 // Get the Thread Pointer
Rafael Espindola094fad32009-04-08 21:14:34 +00005279 SDValue Base = DAG.getNode(X86ISD::SegmentBaseAddress,
5280 DebugLoc::getUnknownLoc(), PtrVT,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00005281 DAG.getRegister(is64Bit? X86::FS : X86::GS,
Owen Anderson825b72b2009-08-11 20:47:22 +00005282 MVT::i32));
Rafael Espindola094fad32009-04-08 21:14:34 +00005283
5284 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Base,
David Greene67c9d422010-02-15 16:53:33 +00005285 NULL, 0, false, false, 0);
Rafael Espindola094fad32009-04-08 21:14:34 +00005286
Chris Lattnerb903bed2009-06-26 21:20:29 +00005287 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00005288 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
5289 // initialexec.
5290 unsigned WrapperKind = X86ISD::Wrapper;
5291 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00005292 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Chris Lattner18c59872009-06-27 04:16:01 +00005293 } else if (is64Bit) {
5294 assert(model == TLSModel::InitialExec);
5295 OperandFlags = X86II::MO_GOTTPOFF;
5296 WrapperKind = X86ISD::WrapperRIP;
5297 } else {
5298 assert(model == TLSModel::InitialExec);
5299 OperandFlags = X86II::MO_INDNTPOFF;
Chris Lattnerb903bed2009-06-26 21:20:29 +00005300 }
Eric Christopherfd179292009-08-27 18:07:15 +00005301
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005302 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
5303 // exec)
Chris Lattner4150c082009-06-21 02:22:34 +00005304 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00005305 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00005306 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00005307
Rafael Espindola9a580232009-02-27 13:37:18 +00005308 if (model == TLSModel::InitialExec)
Dale Johannesen33c960f2009-02-04 20:06:27 +00005309 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
David Greene67c9d422010-02-15 16:53:33 +00005310 PseudoSourceValue::getGOT(), 0, false, false, 0);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00005311
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005312 // The address of the thread local variable is the add of the thread
5313 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00005314 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005315}
5316
Dan Gohman475871a2008-07-27 21:46:04 +00005317SDValue
5318X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) {
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005319 // TODO: implement the "local dynamic" model
Lauro Ramos Venancio2c5c1112007-04-21 20:56:26 +00005320 // TODO: implement the "initial exec"model for pic executables
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005321 assert(Subtarget->isTargetELF() &&
5322 "TLS not implemented for non-ELF targets");
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005323 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00005324 const GlobalValue *GV = GA->getGlobal();
Eric Christopherfd179292009-08-27 18:07:15 +00005325
Chris Lattnerb903bed2009-06-26 21:20:29 +00005326 // If GV is an alias then use the aliasee for determining
5327 // thread-localness.
5328 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
5329 GV = GA->resolveAliasedGlobal(false);
Eric Christopherfd179292009-08-27 18:07:15 +00005330
Chris Lattnerb903bed2009-06-26 21:20:29 +00005331 TLSModel::Model model = getTLSModel(GV,
5332 getTargetMachine().getRelocationModel());
Eric Christopherfd179292009-08-27 18:07:15 +00005333
Chris Lattnerb903bed2009-06-26 21:20:29 +00005334 switch (model) {
5335 case TLSModel::GeneralDynamic:
5336 case TLSModel::LocalDynamic: // not implemented
5337 if (Subtarget->is64Bit())
Rafael Espindola9a580232009-02-27 13:37:18 +00005338 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
Chris Lattnerb903bed2009-06-26 21:20:29 +00005339 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00005340
Chris Lattnerb903bed2009-06-26 21:20:29 +00005341 case TLSModel::InitialExec:
5342 case TLSModel::LocalExec:
5343 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
5344 Subtarget->is64Bit());
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005345 }
Eric Christopherfd179292009-08-27 18:07:15 +00005346
Torok Edwinc23197a2009-07-14 16:55:14 +00005347 llvm_unreachable("Unreachable");
Chris Lattner5867de12009-04-01 22:14:45 +00005348 return SDValue();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005349}
5350
Evan Cheng0db9fe62006-04-25 20:13:52 +00005351
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005352/// LowerShift - Lower SRA_PARTS and friends, which return two i32 values and
Scott Michelfdc40a02009-02-17 22:15:04 +00005353/// take a 2 x i32 value to shift plus a shift amount.
Dan Gohman475871a2008-07-27 21:46:04 +00005354SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) {
Dan Gohman4c1fa612008-03-03 22:22:09 +00005355 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Owen Andersone50ed302009-08-10 22:56:29 +00005356 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005357 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005358 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005359 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00005360 SDValue ShOpLo = Op.getOperand(0);
5361 SDValue ShOpHi = Op.getOperand(1);
5362 SDValue ShAmt = Op.getOperand(2);
Chris Lattner31dcfe62009-07-29 05:48:09 +00005363 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Owen Anderson825b72b2009-08-11 20:47:22 +00005364 DAG.getConstant(VTBits - 1, MVT::i8))
Chris Lattner31dcfe62009-07-29 05:48:09 +00005365 : DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00005366
Dan Gohman475871a2008-07-27 21:46:04 +00005367 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005368 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00005369 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
5370 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005371 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005372 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
5373 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005374 }
Evan Chenge3413162006-01-09 18:33:28 +00005375
Owen Anderson825b72b2009-08-11 20:47:22 +00005376 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
5377 DAG.getConstant(VTBits, MVT::i8));
Chris Lattnerccfea352010-02-22 00:28:59 +00005378 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Owen Anderson825b72b2009-08-11 20:47:22 +00005379 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00005380
Dan Gohman475871a2008-07-27 21:46:04 +00005381 SDValue Hi, Lo;
Owen Anderson825b72b2009-08-11 20:47:22 +00005382 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman475871a2008-07-27 21:46:04 +00005383 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
5384 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00005385
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005386 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00005387 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
5388 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005389 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005390 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
5391 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005392 }
5393
Dan Gohman475871a2008-07-27 21:46:04 +00005394 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00005395 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005396}
Evan Chenga3195e82006-01-12 22:54:21 +00005397
Dan Gohman475871a2008-07-27 21:46:04 +00005398SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00005399 EVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00005400
5401 if (SrcVT.isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005402 if (SrcVT == MVT::v2i32 && Op.getValueType() == MVT::v2f64) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005403 return Op;
5404 }
5405 return SDValue();
5406 }
5407
Owen Anderson825b72b2009-08-11 20:47:22 +00005408 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00005409 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00005410
Eli Friedman36df4992009-05-27 00:47:34 +00005411 // These are really Legal; return the operand so the caller accepts it as
5412 // Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00005413 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00005414 return Op;
Owen Anderson825b72b2009-08-11 20:47:22 +00005415 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
Eli Friedman36df4992009-05-27 00:47:34 +00005416 Subtarget->is64Bit()) {
5417 return Op;
5418 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005419
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005420 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005421 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005422 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00005423 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005424 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00005425 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00005426 StackSlot,
David Greene67c9d422010-02-15 16:53:33 +00005427 PseudoSourceValue::getFixedStack(SSFI), 0,
5428 false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00005429 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
5430}
Evan Cheng0db9fe62006-04-25 20:13:52 +00005431
Owen Andersone50ed302009-08-10 22:56:29 +00005432SDValue X86TargetLowering::BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain,
Eli Friedman948e95a2009-05-23 09:59:16 +00005433 SDValue StackSlot,
5434 SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005435 // Build the FILD
Eli Friedman948e95a2009-05-23 09:59:16 +00005436 DebugLoc dl = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00005437 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00005438 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005439 if (useSSE)
Owen Anderson825b72b2009-08-11 20:47:22 +00005440 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Flag);
Chris Lattner5a88b832007-02-25 07:10:00 +00005441 else
Owen Anderson825b72b2009-08-11 20:47:22 +00005442 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00005443 SDValue Ops[] = { Chain, StackSlot, DAG.getValueType(SrcVT) };
Dale Johannesenace16102009-02-03 19:33:06 +00005444 SDValue Result = DAG.getNode(useSSE ? X86ISD::FILD_FLAG : X86ISD::FILD, dl,
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00005445 Tys, Ops, array_lengthof(Ops));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005446
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005447 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005448 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00005449 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005450
5451 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
5452 // shouldn't be necessary except that RFP cannot be live across
5453 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005454 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00005455 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005456 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00005457 Tys = DAG.getVTList(MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00005458 SDValue Ops[] = {
5459 Chain, Result, StackSlot, DAG.getValueType(Op.getValueType()), InFlag
5460 };
5461 Chain = DAG.getNode(X86ISD::FST, dl, Tys, Ops, array_lengthof(Ops));
Dale Johannesenace16102009-02-03 19:33:06 +00005462 Result = DAG.getLoad(Op.getValueType(), dl, Chain, StackSlot,
David Greene67c9d422010-02-15 16:53:33 +00005463 PseudoSourceValue::getFixedStack(SSFI), 0,
5464 false, false, 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005465 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005466
Evan Cheng0db9fe62006-04-25 20:13:52 +00005467 return Result;
5468}
5469
Bill Wendling8b8a6362009-01-17 03:56:04 +00005470// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
5471SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op, SelectionDAG &DAG) {
5472 // This algorithm is not obvious. Here it is in C code, more or less:
5473 /*
5474 double uint64_to_double( uint32_t hi, uint32_t lo ) {
5475 static const __m128i exp = { 0x4330000045300000ULL, 0 };
5476 static const __m128d bias = { 0x1.0p84, 0x1.0p52 };
Dale Johannesen040225f2008-10-21 23:07:49 +00005477
Bill Wendling8b8a6362009-01-17 03:56:04 +00005478 // Copy ints to xmm registers.
5479 __m128i xh = _mm_cvtsi32_si128( hi );
5480 __m128i xl = _mm_cvtsi32_si128( lo );
Dale Johannesen040225f2008-10-21 23:07:49 +00005481
Bill Wendling8b8a6362009-01-17 03:56:04 +00005482 // Combine into low half of a single xmm register.
5483 __m128i x = _mm_unpacklo_epi32( xh, xl );
5484 __m128d d;
5485 double sd;
Dale Johannesen040225f2008-10-21 23:07:49 +00005486
Bill Wendling8b8a6362009-01-17 03:56:04 +00005487 // Merge in appropriate exponents to give the integer bits the right
5488 // magnitude.
5489 x = _mm_unpacklo_epi32( x, exp );
Dale Johannesen040225f2008-10-21 23:07:49 +00005490
Bill Wendling8b8a6362009-01-17 03:56:04 +00005491 // Subtract away the biases to deal with the IEEE-754 double precision
5492 // implicit 1.
5493 d = _mm_sub_pd( (__m128d) x, bias );
Dale Johannesen040225f2008-10-21 23:07:49 +00005494
Bill Wendling8b8a6362009-01-17 03:56:04 +00005495 // All conversions up to here are exact. The correctly rounded result is
5496 // calculated using the current rounding mode using the following
5497 // horizontal add.
5498 d = _mm_add_sd( d, _mm_unpackhi_pd( d, d ) );
5499 _mm_store_sd( &sd, d ); // Because we are returning doubles in XMM, this
5500 // store doesn't really need to be here (except
5501 // maybe to zero the other double)
5502 return sd;
5503 }
5504 */
Dale Johannesen040225f2008-10-21 23:07:49 +00005505
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005506 DebugLoc dl = Op.getDebugLoc();
Owen Andersona90b3dc2009-07-15 21:51:10 +00005507 LLVMContext *Context = DAG.getContext();
Dale Johannesenace16102009-02-03 19:33:06 +00005508
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005509 // Build some magic constants.
Bill Wendling8b8a6362009-01-17 03:56:04 +00005510 std::vector<Constant*> CV0;
Owen Andersoneed707b2009-07-24 23:12:02 +00005511 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x45300000)));
5512 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x43300000)));
5513 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
5514 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
Owen Andersonaf7ec972009-07-28 21:19:26 +00005515 Constant *C0 = ConstantVector::get(CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005516 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005517
Bill Wendling8b8a6362009-01-17 03:56:04 +00005518 std::vector<Constant*> CV1;
Owen Andersona90b3dc2009-07-15 21:51:10 +00005519 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005520 ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL))));
Owen Andersona90b3dc2009-07-15 21:51:10 +00005521 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005522 ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL))));
Owen Andersonaf7ec972009-07-28 21:19:26 +00005523 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005524 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005525
Owen Anderson825b72b2009-08-11 20:47:22 +00005526 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5527 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00005528 Op.getOperand(0),
5529 DAG.getIntPtrConstant(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00005530 SDValue XR2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5531 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00005532 Op.getOperand(0),
5533 DAG.getIntPtrConstant(0)));
Owen Anderson825b72b2009-08-11 20:47:22 +00005534 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32, XR1, XR2);
5535 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005536 PseudoSourceValue::getConstantPool(), 0,
David Greene67c9d422010-02-15 16:53:33 +00005537 false, false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00005538 SDValue Unpck2 = getUnpackl(DAG, dl, MVT::v4i32, Unpck1, CLod0);
5539 SDValue XR2F = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Unpck2);
5540 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005541 PseudoSourceValue::getConstantPool(), 0,
David Greene67c9d422010-02-15 16:53:33 +00005542 false, false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00005543 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005544
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005545 // Add the halves; easiest way is to swap them into another reg first.
Nate Begeman9008ca62009-04-27 18:41:29 +00005546 int ShufMask[2] = { 1, -1 };
Owen Anderson825b72b2009-08-11 20:47:22 +00005547 SDValue Shuf = DAG.getVectorShuffle(MVT::v2f64, dl, Sub,
5548 DAG.getUNDEF(MVT::v2f64), ShufMask);
5549 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::v2f64, Shuf, Sub);
5550 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Add,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005551 DAG.getIntPtrConstant(0));
5552}
5553
Bill Wendling8b8a6362009-01-17 03:56:04 +00005554// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
5555SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005556 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00005557 // FP constant to bias correct the final result.
5558 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
Owen Anderson825b72b2009-08-11 20:47:22 +00005559 MVT::f64);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005560
5561 // Load the 32-bit value into an XMM register.
Owen Anderson825b72b2009-08-11 20:47:22 +00005562 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5563 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005564 Op.getOperand(0),
5565 DAG.getIntPtrConstant(0)));
5566
Owen Anderson825b72b2009-08-11 20:47:22 +00005567 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
5568 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00005569 DAG.getIntPtrConstant(0));
5570
5571 // Or the load with the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00005572 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
5573 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005574 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005575 MVT::v2f64, Load)),
5576 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005577 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005578 MVT::v2f64, Bias)));
5579 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
5580 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00005581 DAG.getIntPtrConstant(0));
5582
5583 // Subtract the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00005584 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005585
5586 // Handle final rounding.
Owen Andersone50ed302009-08-10 22:56:29 +00005587 EVT DestVT = Op.getValueType();
Bill Wendling030939c2009-01-17 07:40:19 +00005588
Owen Anderson825b72b2009-08-11 20:47:22 +00005589 if (DestVT.bitsLT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005590 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00005591 DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00005592 } else if (DestVT.bitsGT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005593 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00005594 }
5595
5596 // Handle final rounding.
5597 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00005598}
5599
5600SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Evan Chenga06ec9e2009-01-19 08:08:22 +00005601 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005602 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00005603
Evan Chenga06ec9e2009-01-19 08:08:22 +00005604 // Now not UINT_TO_FP is legal (it's marked custom), dag combiner won't
5605 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
5606 // the optimization here.
5607 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00005608 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00005609
Owen Andersone50ed302009-08-10 22:56:29 +00005610 EVT SrcVT = N0.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00005611 if (SrcVT == MVT::i64) {
Eli Friedman36df4992009-05-27 00:47:34 +00005612 // We only handle SSE2 f64 target here; caller can expand the rest.
Owen Anderson825b72b2009-08-11 20:47:22 +00005613 if (Op.getValueType() != MVT::f64 || !X86ScalarSSEf64)
Daniel Dunbar82205572009-05-26 21:27:02 +00005614 return SDValue();
Bill Wendling030939c2009-01-17 07:40:19 +00005615
Bill Wendling8b8a6362009-01-17 03:56:04 +00005616 return LowerUINT_TO_FP_i64(Op, DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00005617 } else if (SrcVT == MVT::i32 && X86ScalarSSEf64) {
Bill Wendling8b8a6362009-01-17 03:56:04 +00005618 return LowerUINT_TO_FP_i32(Op, DAG);
5619 }
5620
Owen Anderson825b72b2009-08-11 20:47:22 +00005621 assert(SrcVT == MVT::i32 && "Unknown UINT_TO_FP to lower!");
Eli Friedman948e95a2009-05-23 09:59:16 +00005622
5623 // Make a 64-bit buffer, and use it to build an FILD.
Owen Anderson825b72b2009-08-11 20:47:22 +00005624 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
Eli Friedman948e95a2009-05-23 09:59:16 +00005625 SDValue WordOff = DAG.getConstant(4, getPointerTy());
5626 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
5627 getPointerTy(), StackSlot, WordOff);
5628 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
David Greene67c9d422010-02-15 16:53:33 +00005629 StackSlot, NULL, 0, false, false, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005630 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
David Greene67c9d422010-02-15 16:53:33 +00005631 OffsetSlot, NULL, 0, false, false, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005632 return BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005633}
5634
Dan Gohman475871a2008-07-27 21:46:04 +00005635std::pair<SDValue,SDValue> X86TargetLowering::
Eli Friedman948e95a2009-05-23 09:59:16 +00005636FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005637 DebugLoc dl = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00005638
Owen Andersone50ed302009-08-10 22:56:29 +00005639 EVT DstTy = Op.getValueType();
Eli Friedman948e95a2009-05-23 09:59:16 +00005640
5641 if (!IsSigned) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005642 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
5643 DstTy = MVT::i64;
Eli Friedman948e95a2009-05-23 09:59:16 +00005644 }
5645
Owen Anderson825b72b2009-08-11 20:47:22 +00005646 assert(DstTy.getSimpleVT() <= MVT::i64 &&
5647 DstTy.getSimpleVT() >= MVT::i16 &&
Evan Cheng0db9fe62006-04-25 20:13:52 +00005648 "Unknown FP_TO_SINT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00005649
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005650 // These are really Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00005651 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00005652 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00005653 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00005654 if (Subtarget->is64Bit() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00005655 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00005656 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00005657 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005658
Evan Cheng87c89352007-10-15 20:11:21 +00005659 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
5660 // stack slot.
5661 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00005662 unsigned MemSize = DstTy.getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00005663 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005664 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00005665
Evan Cheng0db9fe62006-04-25 20:13:52 +00005666 unsigned Opc;
Owen Anderson825b72b2009-08-11 20:47:22 +00005667 switch (DstTy.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005668 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
Owen Anderson825b72b2009-08-11 20:47:22 +00005669 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
5670 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
5671 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005672 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005673
Dan Gohman475871a2008-07-27 21:46:04 +00005674 SDValue Chain = DAG.getEntryNode();
5675 SDValue Value = Op.getOperand(0);
Chris Lattner78631162008-01-16 06:24:21 +00005676 if (isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005677 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Dale Johannesenace16102009-02-03 19:33:06 +00005678 Chain = DAG.getStore(Chain, dl, Value, StackSlot,
David Greene67c9d422010-02-15 16:53:33 +00005679 PseudoSourceValue::getFixedStack(SSFI), 0,
5680 false, false, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005681 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00005682 SDValue Ops[] = {
Chris Lattner5a88b832007-02-25 07:10:00 +00005683 Chain, StackSlot, DAG.getValueType(Op.getOperand(0).getValueType())
5684 };
Dale Johannesenace16102009-02-03 19:33:06 +00005685 Value = DAG.getNode(X86ISD::FLD, dl, Tys, Ops, 3);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005686 Chain = Value.getValue(1);
David Greene3f2bf852009-11-12 20:49:22 +00005687 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005688 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
5689 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005690
Evan Cheng0db9fe62006-04-25 20:13:52 +00005691 // Build the FP_TO_INT*_IN_MEM
Dan Gohman475871a2008-07-27 21:46:04 +00005692 SDValue Ops[] = { Chain, Value, StackSlot };
Owen Anderson825b72b2009-08-11 20:47:22 +00005693 SDValue FIST = DAG.getNode(Opc, dl, MVT::Other, Ops, 3);
Evan Chengd9558e02006-01-06 00:43:03 +00005694
Chris Lattner27a6c732007-11-24 07:07:01 +00005695 return std::make_pair(FIST, StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005696}
5697
Dan Gohman475871a2008-07-27 21:46:04 +00005698SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005699 if (Op.getValueType().isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005700 if (Op.getValueType() == MVT::v2i32 &&
5701 Op.getOperand(0).getValueType() == MVT::v2f64) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005702 return Op;
5703 }
5704 return SDValue();
5705 }
5706
Eli Friedman948e95a2009-05-23 09:59:16 +00005707 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, true);
Dan Gohman475871a2008-07-27 21:46:04 +00005708 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00005709 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
5710 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00005711
Chris Lattner27a6c732007-11-24 07:07:01 +00005712 // Load the result.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005713 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
David Greene67c9d422010-02-15 16:53:33 +00005714 FIST, StackSlot, NULL, 0, false, false, 0);
Chris Lattner27a6c732007-11-24 07:07:01 +00005715}
5716
Eli Friedman948e95a2009-05-23 09:59:16 +00005717SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op, SelectionDAG &DAG) {
5718 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, false);
5719 SDValue FIST = Vals.first, StackSlot = Vals.second;
5720 assert(FIST.getNode() && "Unexpected failure");
5721
5722 // Load the result.
5723 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
David Greene67c9d422010-02-15 16:53:33 +00005724 FIST, StackSlot, NULL, 0, false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00005725}
5726
Dan Gohman475871a2008-07-27 21:46:04 +00005727SDValue X86TargetLowering::LowerFABS(SDValue Op, SelectionDAG &DAG) {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005728 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005729 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005730 EVT VT = Op.getValueType();
5731 EVT EltVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005732 if (VT.isVector())
5733 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005734 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005735 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005736 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63))));
Dan Gohman20382522007-07-10 00:05:58 +00005737 CV.push_back(C);
5738 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005739 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005740 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31))));
Dan Gohman20382522007-07-10 00:05:58 +00005741 CV.push_back(C);
5742 CV.push_back(C);
5743 CV.push_back(C);
5744 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005745 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005746 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005747 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005748 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00005749 PseudoSourceValue::getConstantPool(), 0,
5750 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005751 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005752}
5753
Dan Gohman475871a2008-07-27 21:46:04 +00005754SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005755 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005756 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005757 EVT VT = Op.getValueType();
5758 EVT EltVT = VT;
Duncan Sandsda9ad382009-09-06 19:29:07 +00005759 if (VT.isVector())
Duncan Sands83ec4b62008-06-06 12:08:01 +00005760 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005761 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005762 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005763 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)));
Dan Gohman20382522007-07-10 00:05:58 +00005764 CV.push_back(C);
5765 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005766 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005767 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)));
Dan Gohman20382522007-07-10 00:05:58 +00005768 CV.push_back(C);
5769 CV.push_back(C);
5770 CV.push_back(C);
5771 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005772 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005773 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005774 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005775 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00005776 PseudoSourceValue::getConstantPool(), 0,
5777 false, false, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00005778 if (VT.isVector()) {
Dale Johannesenace16102009-02-03 19:33:06 +00005779 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00005780 DAG.getNode(ISD::XOR, dl, MVT::v2i64,
5781 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005782 Op.getOperand(0)),
Owen Anderson825b72b2009-08-11 20:47:22 +00005783 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00005784 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005785 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Chengd4d01b72007-07-19 23:36:01 +00005786 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005787}
5788
Dan Gohman475871a2008-07-27 21:46:04 +00005789SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005790 LLVMContext *Context = DAG.getContext();
Dan Gohman475871a2008-07-27 21:46:04 +00005791 SDValue Op0 = Op.getOperand(0);
5792 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005793 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005794 EVT VT = Op.getValueType();
5795 EVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00005796
5797 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005798 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005799 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00005800 SrcVT = VT;
5801 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005802 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005803 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005804 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005805 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005806 }
5807
5808 // At this point the operands and the result should have the same
5809 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00005810
Evan Cheng68c47cb2007-01-05 07:55:56 +00005811 // First get the sign bit of second operand.
5812 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005813 if (SrcVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005814 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))));
5815 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005816 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005817 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))));
5818 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5819 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5820 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005821 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005822 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005823 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005824 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00005825 PseudoSourceValue::getConstantPool(), 0,
5826 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005827 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00005828
5829 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005830 if (SrcVT.bitsGT(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005831 // Op0 is MVT::f32, Op1 is MVT::f64.
5832 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
5833 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
5834 DAG.getConstant(32, MVT::i32));
5835 SignBit = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4f32, SignBit);
5836 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00005837 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005838 }
5839
Evan Cheng73d6cf12007-01-05 21:37:56 +00005840 // Clear first operand sign bit.
5841 CV.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00005842 if (VT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005843 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
5844 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00005845 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005846 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
5847 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5848 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5849 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00005850 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005851 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005852 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005853 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00005854 PseudoSourceValue::getConstantPool(), 0,
5855 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005856 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00005857
5858 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00005859 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00005860}
5861
Dan Gohman076aee32009-03-04 19:44:21 +00005862/// Emit nodes that will be selected as "test Op0,Op0", or something
5863/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00005864SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
5865 SelectionDAG &DAG) {
Dan Gohman076aee32009-03-04 19:44:21 +00005866 DebugLoc dl = Op.getDebugLoc();
5867
Dan Gohman31125812009-03-07 01:58:32 +00005868 // CF and OF aren't always set the way we want. Determine which
5869 // of these we need.
5870 bool NeedCF = false;
5871 bool NeedOF = false;
5872 switch (X86CC) {
5873 case X86::COND_A: case X86::COND_AE:
5874 case X86::COND_B: case X86::COND_BE:
5875 NeedCF = true;
5876 break;
5877 case X86::COND_G: case X86::COND_GE:
5878 case X86::COND_L: case X86::COND_LE:
5879 case X86::COND_O: case X86::COND_NO:
5880 NeedOF = true;
5881 break;
5882 default: break;
5883 }
5884
Dan Gohman076aee32009-03-04 19:44:21 +00005885 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00005886 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
5887 // we prove that the arithmetic won't overflow, we can't use OF or CF.
5888 if (Op.getResNo() == 0 && !NeedOF && !NeedCF) {
Dan Gohman076aee32009-03-04 19:44:21 +00005889 unsigned Opcode = 0;
Dan Gohman51bb4742009-03-05 21:29:28 +00005890 unsigned NumOperands = 0;
Dan Gohman076aee32009-03-04 19:44:21 +00005891 switch (Op.getNode()->getOpcode()) {
5892 case ISD::ADD:
5893 // Due to an isel shortcoming, be conservative if this add is likely to
5894 // be selected as part of a load-modify-store instruction. When the root
5895 // node in a match is a store, isel doesn't know how to remap non-chain
5896 // non-flag uses of other nodes in the match, such as the ADD in this
5897 // case. This leads to the ADD being left around and reselected, with
5898 // the result being two adds in the output.
5899 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
5900 UE = Op.getNode()->use_end(); UI != UE; ++UI)
5901 if (UI->getOpcode() == ISD::STORE)
5902 goto default_case;
Dan Gohman076aee32009-03-04 19:44:21 +00005903 if (ConstantSDNode *C =
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005904 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
5905 // An add of one will be selected as an INC.
Dan Gohman076aee32009-03-04 19:44:21 +00005906 if (C->getAPIntValue() == 1) {
5907 Opcode = X86ISD::INC;
Dan Gohman51bb4742009-03-05 21:29:28 +00005908 NumOperands = 1;
Dan Gohman076aee32009-03-04 19:44:21 +00005909 break;
5910 }
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005911 // An add of negative one (subtract of one) will be selected as a DEC.
5912 if (C->getAPIntValue().isAllOnesValue()) {
5913 Opcode = X86ISD::DEC;
Dan Gohman51bb4742009-03-05 21:29:28 +00005914 NumOperands = 1;
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005915 break;
5916 }
5917 }
Dan Gohman076aee32009-03-04 19:44:21 +00005918 // Otherwise use a regular EFLAGS-setting add.
5919 Opcode = X86ISD::ADD;
Dan Gohman51bb4742009-03-05 21:29:28 +00005920 NumOperands = 2;
Dan Gohman076aee32009-03-04 19:44:21 +00005921 break;
Dan Gohmane220c4b2009-09-18 19:59:53 +00005922 case ISD::AND: {
5923 // If the primary and result isn't used, don't bother using X86ISD::AND,
5924 // because a TEST instruction will be better.
5925 bool NonFlagUse = false;
5926 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
Evan Cheng17751da2010-01-07 00:54:06 +00005927 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
5928 SDNode *User = *UI;
5929 unsigned UOpNo = UI.getOperandNo();
5930 if (User->getOpcode() == ISD::TRUNCATE && User->hasOneUse()) {
5931 // Look pass truncate.
5932 UOpNo = User->use_begin().getOperandNo();
5933 User = *User->use_begin();
5934 }
5935 if (User->getOpcode() != ISD::BRCOND &&
5936 User->getOpcode() != ISD::SETCC &&
5937 (User->getOpcode() != ISD::SELECT || UOpNo != 0)) {
Dan Gohmane220c4b2009-09-18 19:59:53 +00005938 NonFlagUse = true;
5939 break;
5940 }
Evan Cheng17751da2010-01-07 00:54:06 +00005941 }
Dan Gohmane220c4b2009-09-18 19:59:53 +00005942 if (!NonFlagUse)
5943 break;
5944 }
5945 // FALL THROUGH
Dan Gohman076aee32009-03-04 19:44:21 +00005946 case ISD::SUB:
Dan Gohmane220c4b2009-09-18 19:59:53 +00005947 case ISD::OR:
5948 case ISD::XOR:
5949 // Due to the ISEL shortcoming noted above, be conservative if this op is
Dan Gohman076aee32009-03-04 19:44:21 +00005950 // likely to be selected as part of a load-modify-store instruction.
5951 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
5952 UE = Op.getNode()->use_end(); UI != UE; ++UI)
5953 if (UI->getOpcode() == ISD::STORE)
5954 goto default_case;
Dan Gohmane220c4b2009-09-18 19:59:53 +00005955 // Otherwise use a regular EFLAGS-setting instruction.
5956 switch (Op.getNode()->getOpcode()) {
5957 case ISD::SUB: Opcode = X86ISD::SUB; break;
5958 case ISD::OR: Opcode = X86ISD::OR; break;
5959 case ISD::XOR: Opcode = X86ISD::XOR; break;
5960 case ISD::AND: Opcode = X86ISD::AND; break;
5961 default: llvm_unreachable("unexpected operator!");
5962 }
Dan Gohman51bb4742009-03-05 21:29:28 +00005963 NumOperands = 2;
Dan Gohman076aee32009-03-04 19:44:21 +00005964 break;
5965 case X86ISD::ADD:
5966 case X86ISD::SUB:
5967 case X86ISD::INC:
5968 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +00005969 case X86ISD::OR:
5970 case X86ISD::XOR:
5971 case X86ISD::AND:
Dan Gohman076aee32009-03-04 19:44:21 +00005972 return SDValue(Op.getNode(), 1);
5973 default:
5974 default_case:
5975 break;
5976 }
5977 if (Opcode != 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005978 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
Dan Gohman076aee32009-03-04 19:44:21 +00005979 SmallVector<SDValue, 4> Ops;
Dan Gohman31125812009-03-07 01:58:32 +00005980 for (unsigned i = 0; i != NumOperands; ++i)
Dan Gohman076aee32009-03-04 19:44:21 +00005981 Ops.push_back(Op.getOperand(i));
Dan Gohmanfc166572009-04-09 23:54:40 +00005982 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
Dan Gohman076aee32009-03-04 19:44:21 +00005983 DAG.ReplaceAllUsesWith(Op, New);
5984 return SDValue(New.getNode(), 1);
5985 }
5986 }
5987
5988 // Otherwise just emit a CMP with 0, which is the TEST pattern.
Owen Anderson825b72b2009-08-11 20:47:22 +00005989 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
Dan Gohman076aee32009-03-04 19:44:21 +00005990 DAG.getConstant(0, Op.getValueType()));
5991}
5992
5993/// Emit nodes that will be selected as "cmp Op0,Op1", or something
5994/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00005995SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
5996 SelectionDAG &DAG) {
Dan Gohman076aee32009-03-04 19:44:21 +00005997 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
5998 if (C->getAPIntValue() == 0)
Dan Gohman31125812009-03-07 01:58:32 +00005999 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00006000
6001 DebugLoc dl = Op0.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00006002 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
Dan Gohman076aee32009-03-04 19:44:21 +00006003}
6004
Evan Chengd40d03e2010-01-06 19:38:29 +00006005/// LowerToBT - Result of 'and' is compared against zero. Turn it into a BT node
6006/// if it's possible.
Evan Cheng2c755ba2010-02-27 07:36:59 +00006007static SDValue LowerToBT(SDValue And, ISD::CondCode CC,
Evan Cheng54de3ea2010-01-05 06:52:31 +00006008 DebugLoc dl, SelectionDAG &DAG) {
Evan Cheng2c755ba2010-02-27 07:36:59 +00006009 SDValue Op0 = And.getOperand(0);
6010 SDValue Op1 = And.getOperand(1);
6011 if (Op0.getOpcode() == ISD::TRUNCATE)
6012 Op0 = Op0.getOperand(0);
6013 if (Op1.getOpcode() == ISD::TRUNCATE)
6014 Op1 = Op1.getOperand(0);
6015
Evan Chengd40d03e2010-01-06 19:38:29 +00006016 SDValue LHS, RHS;
Evan Cheng2c755ba2010-02-27 07:36:59 +00006017 if (Op1.getOpcode() == ISD::SHL) {
6018 if (ConstantSDNode *And10C = dyn_cast<ConstantSDNode>(Op1.getOperand(0)))
6019 if (And10C->getZExtValue() == 1) {
6020 LHS = Op0;
6021 RHS = Op1.getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00006022 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00006023 } else if (Op0.getOpcode() == ISD::SHL) {
6024 if (ConstantSDNode *And00C = dyn_cast<ConstantSDNode>(Op0.getOperand(0)))
6025 if (And00C->getZExtValue() == 1) {
6026 LHS = Op1;
6027 RHS = Op0.getOperand(1);
Evan Chengd40d03e2010-01-06 19:38:29 +00006028 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00006029 } else if (Op1.getOpcode() == ISD::Constant) {
6030 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op1);
6031 SDValue AndLHS = Op0;
Evan Chengd40d03e2010-01-06 19:38:29 +00006032 if (AndRHS->getZExtValue() == 1 && AndLHS.getOpcode() == ISD::SRL) {
6033 LHS = AndLHS.getOperand(0);
6034 RHS = AndLHS.getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00006035 }
Evan Chengd40d03e2010-01-06 19:38:29 +00006036 }
Evan Cheng0488db92007-09-25 01:57:46 +00006037
Evan Chengd40d03e2010-01-06 19:38:29 +00006038 if (LHS.getNode()) {
6039 // If LHS is i8, promote it to i16 with any_extend. There is no i8 BT
6040 // instruction. Since the shift amount is in-range-or-undefined, we know
6041 // that doing a bittest on the i16 value is ok. We extend to i32 because
6042 // the encoding for the i16 version is larger than the i32 version.
6043 if (LHS.getValueType() == MVT::i8)
6044 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00006045
Evan Chengd40d03e2010-01-06 19:38:29 +00006046 // If the operand types disagree, extend the shift amount to match. Since
6047 // BT ignores high bits (like shifts) we can use anyextend.
6048 if (LHS.getValueType() != RHS.getValueType())
6049 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00006050
Evan Chengd40d03e2010-01-06 19:38:29 +00006051 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
6052 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
6053 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6054 DAG.getConstant(Cond, MVT::i8), BT);
Chris Lattnere55484e2008-12-25 05:34:37 +00006055 }
6056
Evan Cheng54de3ea2010-01-05 06:52:31 +00006057 return SDValue();
6058}
6059
6060SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) {
6061 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
6062 SDValue Op0 = Op.getOperand(0);
6063 SDValue Op1 = Op.getOperand(1);
6064 DebugLoc dl = Op.getDebugLoc();
6065 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
6066
6067 // Optimize to BT if possible.
Evan Chengd40d03e2010-01-06 19:38:29 +00006068 // Lower (X & (1 << N)) == 0 to BT(X, N).
6069 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
6070 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
6071 if (Op0.getOpcode() == ISD::AND &&
6072 Op0.hasOneUse() &&
6073 Op1.getOpcode() == ISD::Constant &&
6074 cast<ConstantSDNode>(Op1)->getZExtValue() == 0 &&
6075 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
6076 SDValue NewSetCC = LowerToBT(Op0, CC, dl, DAG);
6077 if (NewSetCC.getNode())
6078 return NewSetCC;
6079 }
Evan Cheng54de3ea2010-01-05 06:52:31 +00006080
Evan Cheng2c755ba2010-02-27 07:36:59 +00006081 // Look for "(setcc) == / != 1" to avoid unncessary setcc.
6082 if (Op0.getOpcode() == X86ISD::SETCC &&
6083 Op1.getOpcode() == ISD::Constant &&
6084 (cast<ConstantSDNode>(Op1)->getZExtValue() == 1 ||
6085 cast<ConstantSDNode>(Op1)->isNullValue()) &&
6086 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
6087 X86::CondCode CCode = (X86::CondCode)Op0.getConstantOperandVal(0);
6088 bool Invert = (CC == ISD::SETNE) ^
6089 cast<ConstantSDNode>(Op1)->isNullValue();
6090 if (Invert)
6091 CCode = X86::GetOppositeBranchCondition(CCode);
6092 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6093 DAG.getConstant(CCode, MVT::i8), Op0.getOperand(1));
6094 }
6095
Chris Lattnere55484e2008-12-25 05:34:37 +00006096 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
6097 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00006098 if (X86CC == X86::COND_INVALID)
6099 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00006100
Dan Gohman31125812009-03-07 01:58:32 +00006101 SDValue Cond = EmitCmp(Op0, Op1, X86CC, DAG);
Evan Chengad9c0a32009-12-15 00:53:42 +00006102
6103 // Use sbb x, x to materialize carry bit into a GPR.
Evan Cheng2e489c42009-12-16 00:53:11 +00006104 if (X86CC == X86::COND_B)
Evan Chengad9c0a32009-12-15 00:53:42 +00006105 return DAG.getNode(ISD::AND, dl, MVT::i8,
6106 DAG.getNode(X86ISD::SETCC_CARRY, dl, MVT::i8,
6107 DAG.getConstant(X86CC, MVT::i8), Cond),
6108 DAG.getConstant(1, MVT::i8));
Evan Chengad9c0a32009-12-15 00:53:42 +00006109
Owen Anderson825b72b2009-08-11 20:47:22 +00006110 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6111 DAG.getConstant(X86CC, MVT::i8), Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00006112}
6113
Dan Gohman475871a2008-07-27 21:46:04 +00006114SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) {
6115 SDValue Cond;
6116 SDValue Op0 = Op.getOperand(0);
6117 SDValue Op1 = Op.getOperand(1);
6118 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00006119 EVT VT = Op.getValueType();
Nate Begeman30a0de92008-07-17 16:51:19 +00006120 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
6121 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006122 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00006123
6124 if (isFP) {
6125 unsigned SSECC = 8;
Owen Andersone50ed302009-08-10 22:56:29 +00006126 EVT VT0 = Op0.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00006127 assert(VT0 == MVT::v4f32 || VT0 == MVT::v2f64);
6128 unsigned Opc = VT0 == MVT::v4f32 ? X86ISD::CMPPS : X86ISD::CMPPD;
Nate Begeman30a0de92008-07-17 16:51:19 +00006129 bool Swap = false;
6130
6131 switch (SetCCOpcode) {
6132 default: break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00006133 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00006134 case ISD::SETEQ: SSECC = 0; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006135 case ISD::SETOGT:
Nate Begeman30a0de92008-07-17 16:51:19 +00006136 case ISD::SETGT: Swap = true; // Fallthrough
6137 case ISD::SETLT:
6138 case ISD::SETOLT: SSECC = 1; break;
6139 case ISD::SETOGE:
6140 case ISD::SETGE: Swap = true; // Fallthrough
6141 case ISD::SETLE:
6142 case ISD::SETOLE: SSECC = 2; break;
6143 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00006144 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00006145 case ISD::SETNE: SSECC = 4; break;
6146 case ISD::SETULE: Swap = true;
6147 case ISD::SETUGE: SSECC = 5; break;
6148 case ISD::SETULT: Swap = true;
6149 case ISD::SETUGT: SSECC = 6; break;
6150 case ISD::SETO: SSECC = 7; break;
6151 }
6152 if (Swap)
6153 std::swap(Op0, Op1);
6154
Nate Begemanfb8ead02008-07-25 19:05:58 +00006155 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00006156 if (SSECC == 8) {
Nate Begemanfb8ead02008-07-25 19:05:58 +00006157 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00006158 SDValue UNORD, EQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00006159 UNORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(3, MVT::i8));
6160 EQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(0, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00006161 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00006162 }
6163 else if (SetCCOpcode == ISD::SETONE) {
Dan Gohman475871a2008-07-27 21:46:04 +00006164 SDValue ORD, NEQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00006165 ORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(7, MVT::i8));
6166 NEQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(4, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00006167 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00006168 }
Torok Edwinc23197a2009-07-14 16:55:14 +00006169 llvm_unreachable("Illegal FP comparison");
Nate Begeman30a0de92008-07-17 16:51:19 +00006170 }
6171 // Handle all other FP comparisons here.
Owen Anderson825b72b2009-08-11 20:47:22 +00006172 return DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00006173 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006174
Nate Begeman30a0de92008-07-17 16:51:19 +00006175 // We are handling one of the integer comparisons here. Since SSE only has
6176 // GT and EQ comparisons for integer, swapping operands and multiple
6177 // operations may be required for some comparisons.
6178 unsigned Opc = 0, EQOpc = 0, GTOpc = 0;
6179 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00006180
Owen Anderson825b72b2009-08-11 20:47:22 +00006181 switch (VT.getSimpleVT().SimpleTy) {
Nate Begeman30a0de92008-07-17 16:51:19 +00006182 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00006183 case MVT::v8i8:
6184 case MVT::v16i8: EQOpc = X86ISD::PCMPEQB; GTOpc = X86ISD::PCMPGTB; break;
6185 case MVT::v4i16:
6186 case MVT::v8i16: EQOpc = X86ISD::PCMPEQW; GTOpc = X86ISD::PCMPGTW; break;
6187 case MVT::v2i32:
6188 case MVT::v4i32: EQOpc = X86ISD::PCMPEQD; GTOpc = X86ISD::PCMPGTD; break;
6189 case MVT::v2i64: EQOpc = X86ISD::PCMPEQQ; GTOpc = X86ISD::PCMPGTQ; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00006190 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006191
Nate Begeman30a0de92008-07-17 16:51:19 +00006192 switch (SetCCOpcode) {
6193 default: break;
6194 case ISD::SETNE: Invert = true;
6195 case ISD::SETEQ: Opc = EQOpc; break;
6196 case ISD::SETLT: Swap = true;
6197 case ISD::SETGT: Opc = GTOpc; break;
6198 case ISD::SETGE: Swap = true;
6199 case ISD::SETLE: Opc = GTOpc; Invert = true; break;
6200 case ISD::SETULT: Swap = true;
6201 case ISD::SETUGT: Opc = GTOpc; FlipSigns = true; break;
6202 case ISD::SETUGE: Swap = true;
6203 case ISD::SETULE: Opc = GTOpc; FlipSigns = true; Invert = true; break;
6204 }
6205 if (Swap)
6206 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006207
Nate Begeman30a0de92008-07-17 16:51:19 +00006208 // Since SSE has no unsigned integer comparisons, we need to flip the sign
6209 // bits of the inputs before performing those operations.
6210 if (FlipSigns) {
Owen Andersone50ed302009-08-10 22:56:29 +00006211 EVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00006212 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
6213 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00006214 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00006215 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
6216 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00006217 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
6218 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00006219 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006220
Dale Johannesenace16102009-02-03 19:33:06 +00006221 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00006222
6223 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00006224 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00006225 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00006226
Nate Begeman30a0de92008-07-17 16:51:19 +00006227 return Result;
6228}
Evan Cheng0488db92007-09-25 01:57:46 +00006229
Evan Cheng370e5342008-12-03 08:38:43 +00006230// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00006231static bool isX86LogicalCmp(SDValue Op) {
6232 unsigned Opc = Op.getNode()->getOpcode();
6233 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI)
6234 return true;
6235 if (Op.getResNo() == 1 &&
6236 (Opc == X86ISD::ADD ||
6237 Opc == X86ISD::SUB ||
6238 Opc == X86ISD::SMUL ||
6239 Opc == X86ISD::UMUL ||
6240 Opc == X86ISD::INC ||
Dan Gohmane220c4b2009-09-18 19:59:53 +00006241 Opc == X86ISD::DEC ||
6242 Opc == X86ISD::OR ||
6243 Opc == X86ISD::XOR ||
6244 Opc == X86ISD::AND))
Dan Gohman076aee32009-03-04 19:44:21 +00006245 return true;
6246
6247 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00006248}
6249
Dan Gohman475871a2008-07-27 21:46:04 +00006250SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) {
Evan Cheng734503b2006-09-11 02:19:56 +00006251 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00006252 SDValue Cond = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006253 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00006254 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00006255
Dan Gohman1a492952009-10-20 16:22:37 +00006256 if (Cond.getOpcode() == ISD::SETCC) {
6257 SDValue NewCond = LowerSETCC(Cond, DAG);
6258 if (NewCond.getNode())
6259 Cond = NewCond;
6260 }
Evan Cheng734503b2006-09-11 02:19:56 +00006261
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00006262 // (select (x == 0), -1, 0) -> (sign_bit (x - 1))
6263 SDValue Op1 = Op.getOperand(1);
6264 SDValue Op2 = Op.getOperand(2);
6265 if (Cond.getOpcode() == X86ISD::SETCC &&
6266 cast<ConstantSDNode>(Cond.getOperand(0))->getZExtValue() == X86::COND_E) {
6267 SDValue Cmp = Cond.getOperand(1);
6268 if (Cmp.getOpcode() == X86ISD::CMP) {
6269 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op1);
6270 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(Op2);
6271 ConstantSDNode *RHSC =
6272 dyn_cast<ConstantSDNode>(Cmp.getOperand(1).getNode());
6273 if (N1C && N1C->isAllOnesValue() &&
6274 N2C && N2C->isNullValue() &&
6275 RHSC && RHSC->isNullValue()) {
6276 SDValue CmpOp0 = Cmp.getOperand(0);
Chris Lattnerda0688e2010-03-14 18:44:35 +00006277 Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00006278 CmpOp0, DAG.getConstant(1, CmpOp0.getValueType()));
6279 return DAG.getNode(X86ISD::SETCC_CARRY, dl, Op.getValueType(),
6280 DAG.getConstant(X86::COND_B, MVT::i8), Cmp);
6281 }
6282 }
6283 }
6284
Evan Chengad9c0a32009-12-15 00:53:42 +00006285 // Look pass (and (setcc_carry (cmp ...)), 1).
6286 if (Cond.getOpcode() == ISD::AND &&
6287 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
6288 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
6289 if (C && C->getAPIntValue() == 1)
6290 Cond = Cond.getOperand(0);
6291 }
6292
Evan Cheng3f41d662007-10-08 22:16:29 +00006293 // If condition flag is set by a X86ISD::CMP, then use it as the condition
6294 // setting operand in place of the X86ISD::SETCC.
Evan Chengad9c0a32009-12-15 00:53:42 +00006295 if (Cond.getOpcode() == X86ISD::SETCC ||
6296 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00006297 CC = Cond.getOperand(0);
6298
Dan Gohman475871a2008-07-27 21:46:04 +00006299 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00006300 unsigned Opc = Cmp.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00006301 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00006302
Evan Cheng3f41d662007-10-08 22:16:29 +00006303 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00006304 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00006305 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00006306 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00006307
Chris Lattnerd1980a52009-03-12 06:52:53 +00006308 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
6309 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00006310 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00006311 addTest = false;
6312 }
6313 }
6314
6315 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00006316 // Look pass the truncate.
6317 if (Cond.getOpcode() == ISD::TRUNCATE)
6318 Cond = Cond.getOperand(0);
6319
6320 // We know the result of AND is compared against zero. Try to match
6321 // it to BT.
6322 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
6323 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
6324 if (NewSetCC.getNode()) {
6325 CC = NewSetCC.getOperand(0);
6326 Cond = NewSetCC.getOperand(1);
6327 addTest = false;
6328 }
6329 }
6330 }
6331
6332 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006333 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman31125812009-03-07 01:58:32 +00006334 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00006335 }
6336
Evan Cheng0488db92007-09-25 01:57:46 +00006337 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
6338 // condition is true.
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00006339 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Flag);
6340 SDValue Ops[] = { Op2, Op1, CC, Cond };
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006341 return DAG.getNode(X86ISD::CMOV, dl, VTs, Ops, array_lengthof(Ops));
Evan Cheng0488db92007-09-25 01:57:46 +00006342}
6343
Evan Cheng370e5342008-12-03 08:38:43 +00006344// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
6345// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
6346// from the AND / OR.
6347static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
6348 Opc = Op.getOpcode();
6349 if (Opc != ISD::OR && Opc != ISD::AND)
6350 return false;
6351 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
6352 Op.getOperand(0).hasOneUse() &&
6353 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
6354 Op.getOperand(1).hasOneUse());
6355}
6356
Evan Cheng961d6d42009-02-02 08:19:07 +00006357// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
6358// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00006359static bool isXor1OfSetCC(SDValue Op) {
6360 if (Op.getOpcode() != ISD::XOR)
6361 return false;
6362 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
6363 if (N1C && N1C->getAPIntValue() == 1) {
6364 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
6365 Op.getOperand(0).hasOneUse();
6366 }
6367 return false;
6368}
6369
Dan Gohman475871a2008-07-27 21:46:04 +00006370SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) {
Evan Cheng734503b2006-09-11 02:19:56 +00006371 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00006372 SDValue Chain = Op.getOperand(0);
6373 SDValue Cond = Op.getOperand(1);
6374 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006375 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00006376 SDValue CC;
Evan Cheng734503b2006-09-11 02:19:56 +00006377
Dan Gohman1a492952009-10-20 16:22:37 +00006378 if (Cond.getOpcode() == ISD::SETCC) {
6379 SDValue NewCond = LowerSETCC(Cond, DAG);
6380 if (NewCond.getNode())
6381 Cond = NewCond;
6382 }
Chris Lattnere55484e2008-12-25 05:34:37 +00006383#if 0
6384 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00006385 else if (Cond.getOpcode() == X86ISD::ADD ||
6386 Cond.getOpcode() == X86ISD::SUB ||
6387 Cond.getOpcode() == X86ISD::SMUL ||
6388 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00006389 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00006390#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00006391
Evan Chengad9c0a32009-12-15 00:53:42 +00006392 // Look pass (and (setcc_carry (cmp ...)), 1).
6393 if (Cond.getOpcode() == ISD::AND &&
6394 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
6395 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
6396 if (C && C->getAPIntValue() == 1)
6397 Cond = Cond.getOperand(0);
6398 }
6399
Evan Cheng3f41d662007-10-08 22:16:29 +00006400 // If condition flag is set by a X86ISD::CMP, then use it as the condition
6401 // setting operand in place of the X86ISD::SETCC.
Evan Chengad9c0a32009-12-15 00:53:42 +00006402 if (Cond.getOpcode() == X86ISD::SETCC ||
6403 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00006404 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006405
Dan Gohman475871a2008-07-27 21:46:04 +00006406 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00006407 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00006408 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00006409 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00006410 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00006411 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00006412 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00006413 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00006414 default: break;
6415 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00006416 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00006417 // These can only come from an arithmetic instruction with overflow,
6418 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00006419 Cond = Cond.getNode()->getOperand(1);
6420 addTest = false;
6421 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00006422 }
Evan Cheng0488db92007-09-25 01:57:46 +00006423 }
Evan Cheng370e5342008-12-03 08:38:43 +00006424 } else {
6425 unsigned CondOpc;
6426 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
6427 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00006428 if (CondOpc == ISD::OR) {
6429 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
6430 // two branches instead of an explicit OR instruction with a
6431 // separate test.
6432 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00006433 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00006434 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006435 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00006436 Chain, Dest, CC, Cmp);
6437 CC = Cond.getOperand(1).getOperand(0);
6438 Cond = Cmp;
6439 addTest = false;
6440 }
6441 } else { // ISD::AND
6442 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
6443 // two branches instead of an explicit AND instruction with a
6444 // separate test. However, we only do this if this block doesn't
6445 // have a fall-through edge, because this requires an explicit
6446 // jmp when the condition is false.
6447 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00006448 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00006449 Op.getNode()->hasOneUse()) {
6450 X86::CondCode CCode =
6451 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
6452 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00006453 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00006454 SDValue User = SDValue(*Op.getNode()->use_begin(), 0);
6455 // Look for an unconditional branch following this conditional branch.
6456 // We need this because we need to reverse the successors in order
6457 // to implement FCMP_OEQ.
6458 if (User.getOpcode() == ISD::BR) {
6459 SDValue FalseBB = User.getOperand(1);
6460 SDValue NewBR =
6461 DAG.UpdateNodeOperands(User, User.getOperand(0), Dest);
6462 assert(NewBR == User);
6463 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00006464
Dale Johannesene4d209d2009-02-03 20:21:25 +00006465 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00006466 Chain, Dest, CC, Cmp);
6467 X86::CondCode CCode =
6468 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
6469 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00006470 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00006471 Cond = Cmp;
6472 addTest = false;
6473 }
6474 }
Dan Gohman279c22e2008-10-21 03:29:32 +00006475 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00006476 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
6477 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
6478 // It should be transformed during dag combiner except when the condition
6479 // is set by a arithmetics with overflow node.
6480 X86::CondCode CCode =
6481 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
6482 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00006483 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng67ad9db2009-02-02 08:07:36 +00006484 Cond = Cond.getOperand(0).getOperand(1);
6485 addTest = false;
Dan Gohman279c22e2008-10-21 03:29:32 +00006486 }
Evan Cheng0488db92007-09-25 01:57:46 +00006487 }
6488
6489 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00006490 // Look pass the truncate.
6491 if (Cond.getOpcode() == ISD::TRUNCATE)
6492 Cond = Cond.getOperand(0);
6493
6494 // We know the result of AND is compared against zero. Try to match
6495 // it to BT.
6496 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
6497 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
6498 if (NewSetCC.getNode()) {
6499 CC = NewSetCC.getOperand(0);
6500 Cond = NewSetCC.getOperand(1);
6501 addTest = false;
6502 }
6503 }
6504 }
6505
6506 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006507 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman31125812009-03-07 01:58:32 +00006508 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00006509 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00006510 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00006511 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00006512}
6513
Anton Korobeynikove060b532007-04-17 19:34:00 +00006514
6515// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
6516// Calls to _alloca is needed to probe the stack when allocating more than 4k
6517// bytes in one go. Touching the stack at 4K increments is necessary to ensure
6518// that the guard pages used by the OS virtual memory manager are allocated in
6519// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00006520SDValue
6521X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006522 SelectionDAG &DAG) {
Anton Korobeynikove060b532007-04-17 19:34:00 +00006523 assert(Subtarget->isTargetCygMing() &&
6524 "This should be used only on Cygwin/Mingw targets");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006525 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006526
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006527 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00006528 SDValue Chain = Op.getOperand(0);
6529 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006530 // FIXME: Ensure alignment here
6531
Dan Gohman475871a2008-07-27 21:46:04 +00006532 SDValue Flag;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006533
Owen Andersone50ed302009-08-10 22:56:29 +00006534 EVT IntPtr = getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00006535 EVT SPTy = Subtarget->is64Bit() ? MVT::i64 : MVT::i32;
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006536
Dale Johannesendd64c412009-02-04 00:33:20 +00006537 Chain = DAG.getCopyToReg(Chain, dl, X86::EAX, Size, Flag);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006538 Flag = Chain.getValue(1);
6539
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00006540 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006541
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00006542 Chain = DAG.getNode(X86ISD::MINGW_ALLOCA, dl, NodeTys, Chain, Flag);
6543 Flag = Chain.getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006544
Dale Johannesendd64c412009-02-04 00:33:20 +00006545 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006546
Dan Gohman475871a2008-07-27 21:46:04 +00006547 SDValue Ops1[2] = { Chain.getValue(0), Chain };
Dale Johannesene4d209d2009-02-03 20:21:25 +00006548 return DAG.getMergeValues(Ops1, 2, dl);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006549}
6550
Dan Gohman475871a2008-07-27 21:46:04 +00006551SDValue
Dale Johannesen0f502f62009-02-03 22:26:09 +00006552X86TargetLowering::EmitTargetCodeForMemset(SelectionDAG &DAG, DebugLoc dl,
Bill Wendling6f287b22008-09-30 21:22:07 +00006553 SDValue Chain,
6554 SDValue Dst, SDValue Src,
6555 SDValue Size, unsigned Align,
6556 const Value *DstSV,
Bill Wendling6158d842008-10-01 00:59:58 +00006557 uint64_t DstSVOff) {
Dan Gohman707e0182008-04-12 04:36:06 +00006558 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006559
Bill Wendling6f287b22008-09-30 21:22:07 +00006560 // If not DWORD aligned or size is more than the threshold, call the library.
6561 // The libc version is likely to be faster for these cases. It can use the
6562 // address value and run time information about the CPU.
Evan Cheng1887c1c2008-08-21 21:00:15 +00006563 if ((Align & 3) != 0 ||
Dan Gohman707e0182008-04-12 04:36:06 +00006564 !ConstantSize ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006565 ConstantSize->getZExtValue() >
6566 getSubtarget()->getMaxInlineSizeThreshold()) {
Dan Gohman475871a2008-07-27 21:46:04 +00006567 SDValue InFlag(0, 0);
Dan Gohman68d599d2008-04-01 20:38:36 +00006568
6569 // Check to see if there is a specialized entry-point for memory zeroing.
Dan Gohman707e0182008-04-12 04:36:06 +00006570 ConstantSDNode *V = dyn_cast<ConstantSDNode>(Src);
Bill Wendling6f287b22008-09-30 21:22:07 +00006571
Bill Wendling6158d842008-10-01 00:59:58 +00006572 if (const char *bzeroEntry = V &&
6573 V->isNullValue() ? Subtarget->getBZeroEntry() : 0) {
Owen Andersone50ed302009-08-10 22:56:29 +00006574 EVT IntPtr = getPointerTy();
Owen Anderson1d0be152009-08-13 21:58:54 +00006575 const Type *IntPtrTy = TD->getIntPtrType(*DAG.getContext());
Scott Michelfdc40a02009-02-17 22:15:04 +00006576 TargetLowering::ArgListTy Args;
Bill Wendling6158d842008-10-01 00:59:58 +00006577 TargetLowering::ArgListEntry Entry;
6578 Entry.Node = Dst;
6579 Entry.Ty = IntPtrTy;
6580 Args.push_back(Entry);
6581 Entry.Node = Size;
6582 Args.push_back(Entry);
6583 std::pair<SDValue,SDValue> CallResult =
Owen Anderson1d0be152009-08-13 21:58:54 +00006584 LowerCallTo(Chain, Type::getVoidTy(*DAG.getContext()),
6585 false, false, false, false,
Dan Gohman98ca4f22009-08-05 01:29:28 +00006586 0, CallingConv::C, false, /*isReturnValueUsed=*/false,
Bill Wendling46ada192010-03-02 01:55:18 +00006587 DAG.getExternalSymbol(bzeroEntry, IntPtr), Args, DAG, dl);
Bill Wendling6158d842008-10-01 00:59:58 +00006588 return CallResult.second;
Dan Gohman68d599d2008-04-01 20:38:36 +00006589 }
6590
Dan Gohman707e0182008-04-12 04:36:06 +00006591 // Otherwise have the target-independent code call memset.
Dan Gohman475871a2008-07-27 21:46:04 +00006592 return SDValue();
Evan Cheng48090aa2006-03-21 23:01:21 +00006593 }
Evan Chengb9df0ca2006-03-22 02:53:00 +00006594
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006595 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohman475871a2008-07-27 21:46:04 +00006596 SDValue InFlag(0, 0);
Owen Andersone50ed302009-08-10 22:56:29 +00006597 EVT AVT;
Dan Gohman475871a2008-07-27 21:46:04 +00006598 SDValue Count;
Dan Gohman707e0182008-04-12 04:36:06 +00006599 ConstantSDNode *ValC = dyn_cast<ConstantSDNode>(Src);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006600 unsigned BytesLeft = 0;
6601 bool TwoRepStos = false;
6602 if (ValC) {
6603 unsigned ValReg;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006604 uint64_t Val = ValC->getZExtValue() & 255;
Evan Cheng5ced1d82006-04-06 23:23:56 +00006605
Evan Cheng0db9fe62006-04-25 20:13:52 +00006606 // If the value is a constant, then we can potentially use larger sets.
6607 switch (Align & 3) {
Evan Cheng1887c1c2008-08-21 21:00:15 +00006608 case 2: // WORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006609 AVT = MVT::i16;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006610 ValReg = X86::AX;
6611 Val = (Val << 8) | Val;
6612 break;
6613 case 0: // DWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006614 AVT = MVT::i32;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006615 ValReg = X86::EAX;
6616 Val = (Val << 8) | Val;
6617 Val = (Val << 16) | Val;
6618 if (Subtarget->is64Bit() && ((Align & 0x7) == 0)) { // QWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006619 AVT = MVT::i64;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006620 ValReg = X86::RAX;
6621 Val = (Val << 32) | Val;
6622 }
6623 break;
6624 default: // Byte aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006625 AVT = MVT::i8;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006626 ValReg = X86::AL;
6627 Count = DAG.getIntPtrConstant(SizeVal);
6628 break;
Evan Cheng80d428c2006-04-19 22:48:17 +00006629 }
6630
Owen Anderson825b72b2009-08-11 20:47:22 +00006631 if (AVT.bitsGT(MVT::i8)) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00006632 unsigned UBytes = AVT.getSizeInBits() / 8;
Dan Gohman707e0182008-04-12 04:36:06 +00006633 Count = DAG.getIntPtrConstant(SizeVal / UBytes);
6634 BytesLeft = SizeVal % UBytes;
Evan Cheng25ab6902006-09-08 06:48:29 +00006635 }
6636
Dale Johannesen0f502f62009-02-03 22:26:09 +00006637 Chain = DAG.getCopyToReg(Chain, dl, ValReg, DAG.getConstant(Val, AVT),
Evan Cheng0db9fe62006-04-25 20:13:52 +00006638 InFlag);
6639 InFlag = Chain.getValue(1);
6640 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00006641 AVT = MVT::i8;
Dan Gohmanbcda2852008-04-16 01:32:32 +00006642 Count = DAG.getIntPtrConstant(SizeVal);
Dale Johannesen0f502f62009-02-03 22:26:09 +00006643 Chain = DAG.getCopyToReg(Chain, dl, X86::AL, Src, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006644 InFlag = Chain.getValue(1);
Evan Chengb9df0ca2006-03-22 02:53:00 +00006645 }
Evan Chengc78d3b42006-04-24 18:01:45 +00006646
Scott Michelfdc40a02009-02-17 22:15:04 +00006647 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006648 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00006649 Count, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006650 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006651 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RDI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006652 X86::EDI,
Dan Gohman707e0182008-04-12 04:36:06 +00006653 Dst, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006654 InFlag = Chain.getValue(1);
Evan Chenga0b3afb2006-03-27 07:00:16 +00006655
Owen Anderson825b72b2009-08-11 20:47:22 +00006656 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006657 SDValue Ops[] = { Chain, DAG.getValueType(AVT), InFlag };
6658 Chain = DAG.getNode(X86ISD::REP_STOS, dl, Tys, Ops, array_lengthof(Ops));
Evan Chengc78d3b42006-04-24 18:01:45 +00006659
Evan Cheng0db9fe62006-04-25 20:13:52 +00006660 if (TwoRepStos) {
6661 InFlag = Chain.getValue(1);
Dan Gohman707e0182008-04-12 04:36:06 +00006662 Count = Size;
Owen Andersone50ed302009-08-10 22:56:29 +00006663 EVT CVT = Count.getValueType();
Dale Johannesen0f502f62009-02-03 22:26:09 +00006664 SDValue Left = DAG.getNode(ISD::AND, dl, CVT, Count,
Owen Anderson825b72b2009-08-11 20:47:22 +00006665 DAG.getConstant((AVT == MVT::i64) ? 7 : 3, CVT));
6666 Chain = DAG.getCopyToReg(Chain, dl, (CVT == MVT::i64) ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006667 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00006668 Left, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006669 InFlag = Chain.getValue(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00006670 Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006671 SDValue Ops[] = { Chain, DAG.getValueType(MVT::i8), InFlag };
6672 Chain = DAG.getNode(X86ISD::REP_STOS, dl, Tys, Ops, array_lengthof(Ops));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006673 } else if (BytesLeft) {
Dan Gohman707e0182008-04-12 04:36:06 +00006674 // Handle the last 1 - 7 bytes.
6675 unsigned Offset = SizeVal - BytesLeft;
Owen Andersone50ed302009-08-10 22:56:29 +00006676 EVT AddrVT = Dst.getValueType();
6677 EVT SizeVT = Size.getValueType();
Dan Gohman707e0182008-04-12 04:36:06 +00006678
Dale Johannesen0f502f62009-02-03 22:26:09 +00006679 Chain = DAG.getMemset(Chain, dl,
6680 DAG.getNode(ISD::ADD, dl, AddrVT, Dst,
Dan Gohman707e0182008-04-12 04:36:06 +00006681 DAG.getConstant(Offset, AddrVT)),
6682 Src,
6683 DAG.getConstant(BytesLeft, SizeVT),
Bob Wilson100f0902010-03-30 22:27:04 +00006684 Align, DstSV, DstSVOff + Offset);
Evan Cheng386031a2006-03-24 07:29:27 +00006685 }
Evan Cheng11e15b32006-04-03 20:53:28 +00006686
Dan Gohman707e0182008-04-12 04:36:06 +00006687 // TODO: Use a Tokenfactor, as in memcpy, instead of a single chain.
Evan Cheng0db9fe62006-04-25 20:13:52 +00006688 return Chain;
6689}
Evan Cheng11e15b32006-04-03 20:53:28 +00006690
Dan Gohman475871a2008-07-27 21:46:04 +00006691SDValue
Dale Johannesen0f502f62009-02-03 22:26:09 +00006692X86TargetLowering::EmitTargetCodeForMemcpy(SelectionDAG &DAG, DebugLoc dl,
Evan Cheng1887c1c2008-08-21 21:00:15 +00006693 SDValue Chain, SDValue Dst, SDValue Src,
6694 SDValue Size, unsigned Align,
Bob Wilson100f0902010-03-30 22:27:04 +00006695 bool AlwaysInline,
Evan Cheng1887c1c2008-08-21 21:00:15 +00006696 const Value *DstSV, uint64_t DstSVOff,
Scott Michelfdc40a02009-02-17 22:15:04 +00006697 const Value *SrcSV, uint64_t SrcSVOff) {
Dan Gohman707e0182008-04-12 04:36:06 +00006698 // This requires the copy size to be a constant, preferrably
6699 // within a subtarget-specific limit.
6700 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
6701 if (!ConstantSize)
Dan Gohman475871a2008-07-27 21:46:04 +00006702 return SDValue();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006703 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohman707e0182008-04-12 04:36:06 +00006704 if (!AlwaysInline && SizeVal > getSubtarget()->getMaxInlineSizeThreshold())
Dan Gohman475871a2008-07-27 21:46:04 +00006705 return SDValue();
Dan Gohman707e0182008-04-12 04:36:06 +00006706
Evan Cheng1887c1c2008-08-21 21:00:15 +00006707 /// If not DWORD aligned, call the library.
6708 if ((Align & 3) != 0)
6709 return SDValue();
6710
6711 // DWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006712 EVT AVT = MVT::i32;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006713 if (Subtarget->is64Bit() && ((Align & 0x7) == 0)) // QWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006714 AVT = MVT::i64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006715
Duncan Sands83ec4b62008-06-06 12:08:01 +00006716 unsigned UBytes = AVT.getSizeInBits() / 8;
Dan Gohman707e0182008-04-12 04:36:06 +00006717 unsigned CountVal = SizeVal / UBytes;
Dan Gohman475871a2008-07-27 21:46:04 +00006718 SDValue Count = DAG.getIntPtrConstant(CountVal);
Evan Cheng1887c1c2008-08-21 21:00:15 +00006719 unsigned BytesLeft = SizeVal % UBytes;
Evan Cheng25ab6902006-09-08 06:48:29 +00006720
Dan Gohman475871a2008-07-27 21:46:04 +00006721 SDValue InFlag(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00006722 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006723 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00006724 Count, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006725 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006726 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RDI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006727 X86::EDI,
Dan Gohman707e0182008-04-12 04:36:06 +00006728 Dst, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006729 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006730 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RSI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006731 X86::ESI,
Dan Gohman707e0182008-04-12 04:36:06 +00006732 Src, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006733 InFlag = Chain.getValue(1);
6734
Owen Anderson825b72b2009-08-11 20:47:22 +00006735 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006736 SDValue Ops[] = { Chain, DAG.getValueType(AVT), InFlag };
6737 SDValue RepMovs = DAG.getNode(X86ISD::REP_MOVS, dl, Tys, Ops,
6738 array_lengthof(Ops));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006739
Dan Gohman475871a2008-07-27 21:46:04 +00006740 SmallVector<SDValue, 4> Results;
Evan Cheng2749c722008-04-25 00:26:43 +00006741 Results.push_back(RepMovs);
Rafael Espindola068317b2007-09-28 12:53:01 +00006742 if (BytesLeft) {
Dan Gohman707e0182008-04-12 04:36:06 +00006743 // Handle the last 1 - 7 bytes.
6744 unsigned Offset = SizeVal - BytesLeft;
Owen Andersone50ed302009-08-10 22:56:29 +00006745 EVT DstVT = Dst.getValueType();
6746 EVT SrcVT = Src.getValueType();
6747 EVT SizeVT = Size.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00006748 Results.push_back(DAG.getMemcpy(Chain, dl,
Dale Johannesen0f502f62009-02-03 22:26:09 +00006749 DAG.getNode(ISD::ADD, dl, DstVT, Dst,
Evan Cheng2749c722008-04-25 00:26:43 +00006750 DAG.getConstant(Offset, DstVT)),
Dale Johannesen0f502f62009-02-03 22:26:09 +00006751 DAG.getNode(ISD::ADD, dl, SrcVT, Src,
Evan Cheng2749c722008-04-25 00:26:43 +00006752 DAG.getConstant(Offset, SrcVT)),
Dan Gohman707e0182008-04-12 04:36:06 +00006753 DAG.getConstant(BytesLeft, SizeVT),
Bob Wilson100f0902010-03-30 22:27:04 +00006754 Align, AlwaysInline,
Dan Gohman1f13c682008-04-28 17:15:20 +00006755 DstSV, DstSVOff + Offset,
6756 SrcSV, SrcSVOff + Offset));
Evan Chengb067a1e2006-03-31 19:22:53 +00006757 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006758
Owen Anderson825b72b2009-08-11 20:47:22 +00006759 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dale Johannesen0f502f62009-02-03 22:26:09 +00006760 &Results[0], Results.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00006761}
6762
Dan Gohman475871a2008-07-27 21:46:04 +00006763SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) {
Dan Gohman69de1932008-02-06 22:27:42 +00006764 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006765 DebugLoc dl = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00006766
Evan Cheng25ab6902006-09-08 06:48:29 +00006767 if (!Subtarget->is64Bit()) {
6768 // vastart just stores the address of the VarArgsFrameIndex slot into the
6769 // memory location argument.
Dan Gohman475871a2008-07-27 21:46:04 +00006770 SDValue FR = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
David Greene67c9d422010-02-15 16:53:33 +00006771 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0,
6772 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006773 }
6774
6775 // __va_list_tag:
6776 // gp_offset (0 - 6 * 8)
6777 // fp_offset (48 - 48 + 8 * 16)
6778 // overflow_arg_area (point to parameters coming in memory).
6779 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00006780 SmallVector<SDValue, 8> MemOps;
6781 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00006782 // Store gp_offset
Dale Johannesene4d209d2009-02-03 20:21:25 +00006783 SDValue Store = DAG.getStore(Op.getOperand(0), dl,
David Greene67c9d422010-02-15 16:53:33 +00006784 DAG.getConstant(VarArgsGPOffset, MVT::i32),
6785 FIN, SV, 0, false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006786 MemOps.push_back(Store);
6787
6788 // Store fp_offset
Scott Michelfdc40a02009-02-17 22:15:04 +00006789 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006790 FIN, DAG.getIntPtrConstant(4));
6791 Store = DAG.getStore(Op.getOperand(0), dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006792 DAG.getConstant(VarArgsFPOffset, MVT::i32),
David Greene67c9d422010-02-15 16:53:33 +00006793 FIN, SV, 0, false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006794 MemOps.push_back(Store);
6795
6796 // Store ptr to overflow_arg_area
Scott Michelfdc40a02009-02-17 22:15:04 +00006797 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006798 FIN, DAG.getIntPtrConstant(4));
Dan Gohman475871a2008-07-27 21:46:04 +00006799 SDValue OVFIN = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
David Greene67c9d422010-02-15 16:53:33 +00006800 Store = DAG.getStore(Op.getOperand(0), dl, OVFIN, FIN, SV, 0,
6801 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006802 MemOps.push_back(Store);
6803
6804 // Store ptr to reg_save_area.
Scott Michelfdc40a02009-02-17 22:15:04 +00006805 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006806 FIN, DAG.getIntPtrConstant(8));
Dan Gohman475871a2008-07-27 21:46:04 +00006807 SDValue RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
David Greene67c9d422010-02-15 16:53:33 +00006808 Store = DAG.getStore(Op.getOperand(0), dl, RSFIN, FIN, SV, 0,
6809 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006810 MemOps.push_back(Store);
Owen Anderson825b72b2009-08-11 20:47:22 +00006811 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006812 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00006813}
6814
Dan Gohman475871a2008-07-27 21:46:04 +00006815SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) {
Dan Gohman9018e832008-05-10 01:26:14 +00006816 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
6817 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_arg!");
Dan Gohman475871a2008-07-27 21:46:04 +00006818 SDValue Chain = Op.getOperand(0);
6819 SDValue SrcPtr = Op.getOperand(1);
6820 SDValue SrcSV = Op.getOperand(2);
Dan Gohman9018e832008-05-10 01:26:14 +00006821
Torok Edwindac237e2009-07-08 20:53:28 +00006822 llvm_report_error("VAArgInst is not yet implemented for x86-64!");
Dan Gohman475871a2008-07-27 21:46:04 +00006823 return SDValue();
Dan Gohman9018e832008-05-10 01:26:14 +00006824}
6825
Dan Gohman475871a2008-07-27 21:46:04 +00006826SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) {
Evan Chengae642192007-03-02 23:16:35 +00006827 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00006828 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00006829 SDValue Chain = Op.getOperand(0);
6830 SDValue DstPtr = Op.getOperand(1);
6831 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00006832 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
6833 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006834 DebugLoc dl = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00006835
Dale Johannesendd64c412009-02-04 00:33:20 +00006836 return DAG.getMemcpy(Chain, dl, DstPtr, SrcPtr,
Bob Wilson100f0902010-03-30 22:27:04 +00006837 DAG.getIntPtrConstant(24), 8, false,
6838 DstSV, 0, SrcSV, 0);
Evan Chengae642192007-03-02 23:16:35 +00006839}
6840
Dan Gohman475871a2008-07-27 21:46:04 +00006841SDValue
6842X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006843 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006844 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006845 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00006846 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00006847 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00006848 case Intrinsic::x86_sse_comieq_ss:
6849 case Intrinsic::x86_sse_comilt_ss:
6850 case Intrinsic::x86_sse_comile_ss:
6851 case Intrinsic::x86_sse_comigt_ss:
6852 case Intrinsic::x86_sse_comige_ss:
6853 case Intrinsic::x86_sse_comineq_ss:
6854 case Intrinsic::x86_sse_ucomieq_ss:
6855 case Intrinsic::x86_sse_ucomilt_ss:
6856 case Intrinsic::x86_sse_ucomile_ss:
6857 case Intrinsic::x86_sse_ucomigt_ss:
6858 case Intrinsic::x86_sse_ucomige_ss:
6859 case Intrinsic::x86_sse_ucomineq_ss:
6860 case Intrinsic::x86_sse2_comieq_sd:
6861 case Intrinsic::x86_sse2_comilt_sd:
6862 case Intrinsic::x86_sse2_comile_sd:
6863 case Intrinsic::x86_sse2_comigt_sd:
6864 case Intrinsic::x86_sse2_comige_sd:
6865 case Intrinsic::x86_sse2_comineq_sd:
6866 case Intrinsic::x86_sse2_ucomieq_sd:
6867 case Intrinsic::x86_sse2_ucomilt_sd:
6868 case Intrinsic::x86_sse2_ucomile_sd:
6869 case Intrinsic::x86_sse2_ucomigt_sd:
6870 case Intrinsic::x86_sse2_ucomige_sd:
6871 case Intrinsic::x86_sse2_ucomineq_sd: {
6872 unsigned Opc = 0;
6873 ISD::CondCode CC = ISD::SETCC_INVALID;
6874 switch (IntNo) {
6875 default: break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006876 case Intrinsic::x86_sse_comieq_ss:
6877 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006878 Opc = X86ISD::COMI;
6879 CC = ISD::SETEQ;
6880 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00006881 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006882 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006883 Opc = X86ISD::COMI;
6884 CC = ISD::SETLT;
6885 break;
6886 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006887 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006888 Opc = X86ISD::COMI;
6889 CC = ISD::SETLE;
6890 break;
6891 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006892 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006893 Opc = X86ISD::COMI;
6894 CC = ISD::SETGT;
6895 break;
6896 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006897 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006898 Opc = X86ISD::COMI;
6899 CC = ISD::SETGE;
6900 break;
6901 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006902 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006903 Opc = X86ISD::COMI;
6904 CC = ISD::SETNE;
6905 break;
6906 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006907 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006908 Opc = X86ISD::UCOMI;
6909 CC = ISD::SETEQ;
6910 break;
6911 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006912 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006913 Opc = X86ISD::UCOMI;
6914 CC = ISD::SETLT;
6915 break;
6916 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006917 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006918 Opc = X86ISD::UCOMI;
6919 CC = ISD::SETLE;
6920 break;
6921 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006922 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006923 Opc = X86ISD::UCOMI;
6924 CC = ISD::SETGT;
6925 break;
6926 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006927 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006928 Opc = X86ISD::UCOMI;
6929 CC = ISD::SETGE;
6930 break;
6931 case Intrinsic::x86_sse_ucomineq_ss:
6932 case Intrinsic::x86_sse2_ucomineq_sd:
6933 Opc = X86ISD::UCOMI;
6934 CC = ISD::SETNE;
6935 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00006936 }
Evan Cheng734503b2006-09-11 02:19:56 +00006937
Dan Gohman475871a2008-07-27 21:46:04 +00006938 SDValue LHS = Op.getOperand(1);
6939 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00006940 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00006941 assert(X86CC != X86::COND_INVALID && "Unexpected illegal condition!");
Owen Anderson825b72b2009-08-11 20:47:22 +00006942 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
6943 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6944 DAG.getConstant(X86CC, MVT::i8), Cond);
6945 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00006946 }
Eric Christopher71c67532009-07-29 00:28:05 +00006947 // ptest intrinsics. The intrinsic these come from are designed to return
Eric Christopher794bfed2009-07-29 01:01:19 +00006948 // an integer value, not just an instruction so lower it to the ptest
6949 // pattern and a setcc for the result.
Eric Christopher71c67532009-07-29 00:28:05 +00006950 case Intrinsic::x86_sse41_ptestz:
6951 case Intrinsic::x86_sse41_ptestc:
6952 case Intrinsic::x86_sse41_ptestnzc:{
6953 unsigned X86CC = 0;
6954 switch (IntNo) {
Eric Christopher978dae32009-07-29 18:14:04 +00006955 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
Eric Christopher71c67532009-07-29 00:28:05 +00006956 case Intrinsic::x86_sse41_ptestz:
6957 // ZF = 1
6958 X86CC = X86::COND_E;
6959 break;
6960 case Intrinsic::x86_sse41_ptestc:
6961 // CF = 1
6962 X86CC = X86::COND_B;
6963 break;
Eric Christopherfd179292009-08-27 18:07:15 +00006964 case Intrinsic::x86_sse41_ptestnzc:
Eric Christopher71c67532009-07-29 00:28:05 +00006965 // ZF and CF = 0
6966 X86CC = X86::COND_A;
6967 break;
6968 }
Eric Christopherfd179292009-08-27 18:07:15 +00006969
Eric Christopher71c67532009-07-29 00:28:05 +00006970 SDValue LHS = Op.getOperand(1);
6971 SDValue RHS = Op.getOperand(2);
Owen Anderson825b72b2009-08-11 20:47:22 +00006972 SDValue Test = DAG.getNode(X86ISD::PTEST, dl, MVT::i32, LHS, RHS);
6973 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
6974 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
6975 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Eric Christopher71c67532009-07-29 00:28:05 +00006976 }
Evan Cheng5759f972008-05-04 09:15:50 +00006977
6978 // Fix vector shift instructions where the last operand is a non-immediate
6979 // i32 value.
6980 case Intrinsic::x86_sse2_pslli_w:
6981 case Intrinsic::x86_sse2_pslli_d:
6982 case Intrinsic::x86_sse2_pslli_q:
6983 case Intrinsic::x86_sse2_psrli_w:
6984 case Intrinsic::x86_sse2_psrli_d:
6985 case Intrinsic::x86_sse2_psrli_q:
6986 case Intrinsic::x86_sse2_psrai_w:
6987 case Intrinsic::x86_sse2_psrai_d:
6988 case Intrinsic::x86_mmx_pslli_w:
6989 case Intrinsic::x86_mmx_pslli_d:
6990 case Intrinsic::x86_mmx_pslli_q:
6991 case Intrinsic::x86_mmx_psrli_w:
6992 case Intrinsic::x86_mmx_psrli_d:
6993 case Intrinsic::x86_mmx_psrli_q:
6994 case Intrinsic::x86_mmx_psrai_w:
6995 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman475871a2008-07-27 21:46:04 +00006996 SDValue ShAmt = Op.getOperand(2);
Evan Cheng5759f972008-05-04 09:15:50 +00006997 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman475871a2008-07-27 21:46:04 +00006998 return SDValue();
Evan Cheng5759f972008-05-04 09:15:50 +00006999
7000 unsigned NewIntNo = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00007001 EVT ShAmtVT = MVT::v4i32;
Evan Cheng5759f972008-05-04 09:15:50 +00007002 switch (IntNo) {
7003 case Intrinsic::x86_sse2_pslli_w:
7004 NewIntNo = Intrinsic::x86_sse2_psll_w;
7005 break;
7006 case Intrinsic::x86_sse2_pslli_d:
7007 NewIntNo = Intrinsic::x86_sse2_psll_d;
7008 break;
7009 case Intrinsic::x86_sse2_pslli_q:
7010 NewIntNo = Intrinsic::x86_sse2_psll_q;
7011 break;
7012 case Intrinsic::x86_sse2_psrli_w:
7013 NewIntNo = Intrinsic::x86_sse2_psrl_w;
7014 break;
7015 case Intrinsic::x86_sse2_psrli_d:
7016 NewIntNo = Intrinsic::x86_sse2_psrl_d;
7017 break;
7018 case Intrinsic::x86_sse2_psrli_q:
7019 NewIntNo = Intrinsic::x86_sse2_psrl_q;
7020 break;
7021 case Intrinsic::x86_sse2_psrai_w:
7022 NewIntNo = Intrinsic::x86_sse2_psra_w;
7023 break;
7024 case Intrinsic::x86_sse2_psrai_d:
7025 NewIntNo = Intrinsic::x86_sse2_psra_d;
7026 break;
7027 default: {
Owen Anderson825b72b2009-08-11 20:47:22 +00007028 ShAmtVT = MVT::v2i32;
Evan Cheng5759f972008-05-04 09:15:50 +00007029 switch (IntNo) {
7030 case Intrinsic::x86_mmx_pslli_w:
7031 NewIntNo = Intrinsic::x86_mmx_psll_w;
7032 break;
7033 case Intrinsic::x86_mmx_pslli_d:
7034 NewIntNo = Intrinsic::x86_mmx_psll_d;
7035 break;
7036 case Intrinsic::x86_mmx_pslli_q:
7037 NewIntNo = Intrinsic::x86_mmx_psll_q;
7038 break;
7039 case Intrinsic::x86_mmx_psrli_w:
7040 NewIntNo = Intrinsic::x86_mmx_psrl_w;
7041 break;
7042 case Intrinsic::x86_mmx_psrli_d:
7043 NewIntNo = Intrinsic::x86_mmx_psrl_d;
7044 break;
7045 case Intrinsic::x86_mmx_psrli_q:
7046 NewIntNo = Intrinsic::x86_mmx_psrl_q;
7047 break;
7048 case Intrinsic::x86_mmx_psrai_w:
7049 NewIntNo = Intrinsic::x86_mmx_psra_w;
7050 break;
7051 case Intrinsic::x86_mmx_psrai_d:
7052 NewIntNo = Intrinsic::x86_mmx_psra_d;
7053 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00007054 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng5759f972008-05-04 09:15:50 +00007055 }
7056 break;
7057 }
7058 }
Mon P Wangefa42202009-09-03 19:56:25 +00007059
7060 // The vector shift intrinsics with scalars uses 32b shift amounts but
7061 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
7062 // to be zero.
7063 SDValue ShOps[4];
7064 ShOps[0] = ShAmt;
7065 ShOps[1] = DAG.getConstant(0, MVT::i32);
7066 if (ShAmtVT == MVT::v4i32) {
7067 ShOps[2] = DAG.getUNDEF(MVT::i32);
7068 ShOps[3] = DAG.getUNDEF(MVT::i32);
7069 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 4);
7070 } else {
7071 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 2);
7072 }
7073
Owen Andersone50ed302009-08-10 22:56:29 +00007074 EVT VT = Op.getValueType();
Mon P Wangefa42202009-09-03 19:56:25 +00007075 ShAmt = DAG.getNode(ISD::BIT_CONVERT, dl, VT, ShAmt);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007076 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007077 DAG.getConstant(NewIntNo, MVT::i32),
Evan Cheng5759f972008-05-04 09:15:50 +00007078 Op.getOperand(1), ShAmt);
7079 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00007080 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007081}
Evan Cheng72261582005-12-20 06:22:03 +00007082
Dan Gohman475871a2008-07-27 21:46:04 +00007083SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) {
Bill Wendling64e87322009-01-16 19:25:27 +00007084 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007085 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +00007086
7087 if (Depth > 0) {
7088 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
7089 SDValue Offset =
7090 DAG.getConstant(TD->getPointerSize(),
Owen Anderson825b72b2009-08-11 20:47:22 +00007091 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007092 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +00007093 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00007094 FrameAddr, Offset),
David Greene67c9d422010-02-15 16:53:33 +00007095 NULL, 0, false, false, 0);
Bill Wendling64e87322009-01-16 19:25:27 +00007096 }
7097
7098 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +00007099 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00007100 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
David Greene67c9d422010-02-15 16:53:33 +00007101 RetAddrFI, NULL, 0, false, false, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +00007102}
7103
Dan Gohman475871a2008-07-27 21:46:04 +00007104SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) {
Evan Cheng184793f2008-09-27 01:56:22 +00007105 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7106 MFI->setFrameAddressIsTaken(true);
Owen Andersone50ed302009-08-10 22:56:29 +00007107 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007108 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +00007109 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
7110 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +00007111 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +00007112 while (Depth--)
David Greene67c9d422010-02-15 16:53:33 +00007113 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr, NULL, 0,
7114 false, false, 0);
Evan Cheng184793f2008-09-27 01:56:22 +00007115 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +00007116}
7117
Dan Gohman475871a2008-07-27 21:46:04 +00007118SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Anton Korobeynikov260a6b82008-09-08 21:12:11 +00007119 SelectionDAG &DAG) {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00007120 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007121}
7122
Dan Gohman475871a2008-07-27 21:46:04 +00007123SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG)
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007124{
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007125 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman475871a2008-07-27 21:46:04 +00007126 SDValue Chain = Op.getOperand(0);
7127 SDValue Offset = Op.getOperand(1);
7128 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007129 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007130
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00007131 SDValue Frame = DAG.getRegister(Subtarget->is64Bit() ? X86::RBP : X86::EBP,
7132 getPointerTy());
7133 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007134
Dale Johannesene4d209d2009-02-03 20:21:25 +00007135 SDValue StoreAddr = DAG.getNode(ISD::SUB, dl, getPointerTy(), Frame,
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00007136 DAG.getIntPtrConstant(-TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007137 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
David Greene67c9d422010-02-15 16:53:33 +00007138 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, NULL, 0, false, false, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +00007139 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00007140 MF.getRegInfo().addLiveOut(StoreAddrReg);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007141
Dale Johannesene4d209d2009-02-03 20:21:25 +00007142 return DAG.getNode(X86ISD::EH_RETURN, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007143 MVT::Other,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00007144 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007145}
7146
Dan Gohman475871a2008-07-27 21:46:04 +00007147SDValue X86TargetLowering::LowerTRAMPOLINE(SDValue Op,
Duncan Sandsb116fac2007-07-27 20:02:49 +00007148 SelectionDAG &DAG) {
Dan Gohman475871a2008-07-27 21:46:04 +00007149 SDValue Root = Op.getOperand(0);
7150 SDValue Trmp = Op.getOperand(1); // trampoline
7151 SDValue FPtr = Op.getOperand(2); // nested function
7152 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007153 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +00007154
Dan Gohman69de1932008-02-06 22:27:42 +00007155 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +00007156
7157 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +00007158 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +00007159
7160 // Large code-model.
Chris Lattnera62fe662010-02-05 19:20:30 +00007161 const unsigned char JMP64r = 0xFF; // 64-bit jmp through register opcode.
7162 const unsigned char MOV64ri = 0xB8; // X86::MOV64ri opcode.
Duncan Sands339e14f2008-01-16 22:55:25 +00007163
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00007164 const unsigned char N86R10 = RegInfo->getX86RegNum(X86::R10);
7165 const unsigned char N86R11 = RegInfo->getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +00007166
7167 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
7168
7169 // Load the pointer to the nested function into R11.
7170 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +00007171 SDValue Addr = Trmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00007172 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
David Greene67c9d422010-02-15 16:53:33 +00007173 Addr, TrmpAddr, 0, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007174
Owen Anderson825b72b2009-08-11 20:47:22 +00007175 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7176 DAG.getConstant(2, MVT::i64));
David Greene67c9d422010-02-15 16:53:33 +00007177 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr, TrmpAddr, 2,
7178 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00007179
7180 // Load the 'nest' parameter value into R10.
7181 // R10 is specified in X86CallingConv.td
7182 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Owen Anderson825b72b2009-08-11 20:47:22 +00007183 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7184 DAG.getConstant(10, MVT::i64));
7185 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
David Greene67c9d422010-02-15 16:53:33 +00007186 Addr, TrmpAddr, 10, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007187
Owen Anderson825b72b2009-08-11 20:47:22 +00007188 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7189 DAG.getConstant(12, MVT::i64));
David Greene67c9d422010-02-15 16:53:33 +00007190 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 12,
7191 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00007192
7193 // Jump to the nested function.
7194 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Owen Anderson825b72b2009-08-11 20:47:22 +00007195 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7196 DAG.getConstant(20, MVT::i64));
7197 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
David Greene67c9d422010-02-15 16:53:33 +00007198 Addr, TrmpAddr, 20, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007199
7200 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Owen Anderson825b72b2009-08-11 20:47:22 +00007201 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7202 DAG.getConstant(22, MVT::i64));
7203 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
David Greene67c9d422010-02-15 16:53:33 +00007204 TrmpAddr, 22, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007205
Dan Gohman475871a2008-07-27 21:46:04 +00007206 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00007207 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007208 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007209 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +00007210 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +00007211 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00007212 CallingConv::ID CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +00007213 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007214
7215 switch (CC) {
7216 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00007217 llvm_unreachable("Unsupported calling convention");
Duncan Sandsb116fac2007-07-27 20:02:49 +00007218 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +00007219 case CallingConv::X86_StdCall: {
7220 // Pass 'nest' parameter in ECX.
7221 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00007222 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007223
7224 // Check that ECX wasn't needed by an 'inreg' parameter.
7225 const FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +00007226 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +00007227
Chris Lattner58d74912008-03-12 17:45:29 +00007228 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +00007229 unsigned InRegCount = 0;
7230 unsigned Idx = 1;
7231
7232 for (FunctionType::param_iterator I = FTy->param_begin(),
7233 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Patel05988662008-09-25 21:00:45 +00007234 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +00007235 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00007236 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007237
7238 if (InRegCount > 2) {
Torok Edwinab7c09b2009-07-08 18:01:40 +00007239 llvm_report_error("Nest register in use - reduce number of inreg parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +00007240 }
7241 }
7242 break;
7243 }
7244 case CallingConv::X86_FastCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +00007245 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +00007246 // Pass 'nest' parameter in EAX.
7247 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00007248 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007249 break;
7250 }
7251
Dan Gohman475871a2008-07-27 21:46:04 +00007252 SDValue OutChains[4];
7253 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007254
Owen Anderson825b72b2009-08-11 20:47:22 +00007255 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7256 DAG.getConstant(10, MVT::i32));
7257 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007258
Chris Lattnera62fe662010-02-05 19:20:30 +00007259 // This is storing the opcode for MOV32ri.
7260 const unsigned char MOV32ri = 0xB8; // X86::MOV32ri's opcode byte.
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00007261 const unsigned char N86Reg = RegInfo->getX86RegNum(NestReg);
Scott Michelfdc40a02009-02-17 22:15:04 +00007262 OutChains[0] = DAG.getStore(Root, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007263 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
David Greene67c9d422010-02-15 16:53:33 +00007264 Trmp, TrmpAddr, 0, false, false, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007265
Owen Anderson825b72b2009-08-11 20:47:22 +00007266 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7267 DAG.getConstant(1, MVT::i32));
David Greene67c9d422010-02-15 16:53:33 +00007268 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 1,
7269 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007270
Chris Lattnera62fe662010-02-05 19:20:30 +00007271 const unsigned char JMP = 0xE9; // jmp <32bit dst> opcode.
Owen Anderson825b72b2009-08-11 20:47:22 +00007272 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7273 DAG.getConstant(5, MVT::i32));
7274 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
David Greene67c9d422010-02-15 16:53:33 +00007275 TrmpAddr, 5, false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007276
Owen Anderson825b72b2009-08-11 20:47:22 +00007277 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7278 DAG.getConstant(6, MVT::i32));
David Greene67c9d422010-02-15 16:53:33 +00007279 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr, TrmpAddr, 6,
7280 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007281
Dan Gohman475871a2008-07-27 21:46:04 +00007282 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00007283 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007284 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007285 }
7286}
7287
Dan Gohman475871a2008-07-27 21:46:04 +00007288SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op, SelectionDAG &DAG) {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007289 /*
7290 The rounding mode is in bits 11:10 of FPSR, and has the following
7291 settings:
7292 00 Round to nearest
7293 01 Round to -inf
7294 10 Round to +inf
7295 11 Round to 0
7296
7297 FLT_ROUNDS, on the other hand, expects the following:
7298 -1 Undefined
7299 0 Round to 0
7300 1 Round to nearest
7301 2 Round to +inf
7302 3 Round to -inf
7303
7304 To perform the conversion, we do:
7305 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
7306 */
7307
7308 MachineFunction &MF = DAG.getMachineFunction();
7309 const TargetMachine &TM = MF.getTarget();
7310 const TargetFrameInfo &TFI = *TM.getFrameInfo();
7311 unsigned StackAlignment = TFI.getStackAlignment();
Owen Andersone50ed302009-08-10 22:56:29 +00007312 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007313 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007314
7315 // Save FP Control Word to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00007316 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007317 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007318
Owen Anderson825b72b2009-08-11 20:47:22 +00007319 SDValue Chain = DAG.getNode(X86ISD::FNSTCW16m, dl, MVT::Other,
Evan Cheng8a186ae2008-09-24 23:26:36 +00007320 DAG.getEntryNode(), StackSlot);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007321
7322 // Load FP Control Word from stack slot
David Greene67c9d422010-02-15 16:53:33 +00007323 SDValue CWD = DAG.getLoad(MVT::i16, dl, Chain, StackSlot, NULL, 0,
7324 false, false, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007325
7326 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00007327 SDValue CWD1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00007328 DAG.getNode(ISD::SRL, dl, MVT::i16,
7329 DAG.getNode(ISD::AND, dl, MVT::i16,
7330 CWD, DAG.getConstant(0x800, MVT::i16)),
7331 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +00007332 SDValue CWD2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00007333 DAG.getNode(ISD::SRL, dl, MVT::i16,
7334 DAG.getNode(ISD::AND, dl, MVT::i16,
7335 CWD, DAG.getConstant(0x400, MVT::i16)),
7336 DAG.getConstant(9, MVT::i8));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007337
Dan Gohman475871a2008-07-27 21:46:04 +00007338 SDValue RetVal =
Owen Anderson825b72b2009-08-11 20:47:22 +00007339 DAG.getNode(ISD::AND, dl, MVT::i16,
7340 DAG.getNode(ISD::ADD, dl, MVT::i16,
7341 DAG.getNode(ISD::OR, dl, MVT::i16, CWD1, CWD2),
7342 DAG.getConstant(1, MVT::i16)),
7343 DAG.getConstant(3, MVT::i16));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007344
7345
Duncan Sands83ec4b62008-06-06 12:08:01 +00007346 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesenb300d2a2009-02-07 00:55:49 +00007347 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007348}
7349
Dan Gohman475871a2008-07-27 21:46:04 +00007350SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00007351 EVT VT = Op.getValueType();
7352 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007353 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007354 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00007355
7356 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007357 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +00007358 // Zero extend to i32 since there is not an i8 bsr.
Owen Anderson825b72b2009-08-11 20:47:22 +00007359 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00007360 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007361 }
Evan Cheng18efe262007-12-14 02:13:44 +00007362
Evan Cheng152804e2007-12-14 08:30:15 +00007363 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00007364 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007365 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00007366
7367 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007368 SDValue Ops[] = {
7369 Op,
7370 DAG.getConstant(NumBits+NumBits-1, OpVT),
7371 DAG.getConstant(X86::COND_E, MVT::i8),
7372 Op.getValue(1)
7373 };
7374 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00007375
7376 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +00007377 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +00007378
Owen Anderson825b72b2009-08-11 20:47:22 +00007379 if (VT == MVT::i8)
7380 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007381 return Op;
7382}
7383
Dan Gohman475871a2008-07-27 21:46:04 +00007384SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00007385 EVT VT = Op.getValueType();
7386 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007387 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007388 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00007389
7390 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007391 if (VT == MVT::i8) {
7392 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00007393 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007394 }
Evan Cheng152804e2007-12-14 08:30:15 +00007395
7396 // Issue a bsf (scan bits forward) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00007397 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007398 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00007399
7400 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007401 SDValue Ops[] = {
7402 Op,
7403 DAG.getConstant(NumBits, OpVT),
7404 DAG.getConstant(X86::COND_E, MVT::i8),
7405 Op.getValue(1)
7406 };
7407 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00007408
Owen Anderson825b72b2009-08-11 20:47:22 +00007409 if (VT == MVT::i8)
7410 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007411 return Op;
7412}
7413
Mon P Wangaf9b9522008-12-18 21:42:19 +00007414SDValue X86TargetLowering::LowerMUL_V2I64(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00007415 EVT VT = Op.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00007416 assert(VT == MVT::v2i64 && "Only know how to lower V2I64 multiply");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007417 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00007418
Mon P Wangaf9b9522008-12-18 21:42:19 +00007419 // ulong2 Ahi = __builtin_ia32_psrlqi128( a, 32);
7420 // ulong2 Bhi = __builtin_ia32_psrlqi128( b, 32);
7421 // ulong2 AloBlo = __builtin_ia32_pmuludq128( a, b );
7422 // ulong2 AloBhi = __builtin_ia32_pmuludq128( a, Bhi );
7423 // ulong2 AhiBlo = __builtin_ia32_pmuludq128( Ahi, b );
7424 //
7425 // AloBhi = __builtin_ia32_psllqi128( AloBhi, 32 );
7426 // AhiBlo = __builtin_ia32_psllqi128( AhiBlo, 32 );
7427 // return AloBlo + AloBhi + AhiBlo;
7428
7429 SDValue A = Op.getOperand(0);
7430 SDValue B = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00007431
Dale Johannesene4d209d2009-02-03 20:21:25 +00007432 SDValue Ahi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007433 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
7434 A, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007435 SDValue Bhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007436 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
7437 B, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007438 SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007439 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00007440 A, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007441 SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007442 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00007443 A, Bhi);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007444 SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007445 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00007446 Ahi, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007447 AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007448 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
7449 AloBhi, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007450 AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007451 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
7452 AhiBlo, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007453 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
7454 Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +00007455 return Res;
7456}
7457
7458
Bill Wendling74c37652008-12-09 22:08:41 +00007459SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) {
7460 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
7461 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +00007462 // looks for this combo and may remove the "setcc" instruction if the "setcc"
7463 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +00007464 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +00007465 SDValue LHS = N->getOperand(0);
7466 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +00007467 unsigned BaseOp = 0;
7468 unsigned Cond = 0;
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007469 DebugLoc dl = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +00007470
7471 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007472 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling74c37652008-12-09 22:08:41 +00007473 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +00007474 // A subtract of one will be selected as a INC. Note that INC doesn't
7475 // set CF, so we can't do this for UADDO.
7476 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
7477 if (C->getAPIntValue() == 1) {
7478 BaseOp = X86ISD::INC;
7479 Cond = X86::COND_O;
7480 break;
7481 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007482 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +00007483 Cond = X86::COND_O;
7484 break;
7485 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007486 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +00007487 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00007488 break;
7489 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +00007490 // A subtract of one will be selected as a DEC. Note that DEC doesn't
7491 // set CF, so we can't do this for USUBO.
7492 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
7493 if (C->getAPIntValue() == 1) {
7494 BaseOp = X86ISD::DEC;
7495 Cond = X86::COND_O;
7496 break;
7497 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007498 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +00007499 Cond = X86::COND_O;
7500 break;
7501 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007502 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +00007503 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00007504 break;
7505 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00007506 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +00007507 Cond = X86::COND_O;
7508 break;
7509 case ISD::UMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00007510 BaseOp = X86ISD::UMUL;
Dan Gohman653456c2009-01-07 00:15:08 +00007511 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00007512 break;
7513 }
Bill Wendling3fafd932008-11-26 22:37:40 +00007514
Bill Wendling61edeb52008-12-02 01:06:39 +00007515 // Also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00007516 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007517 SDValue Sum = DAG.getNode(BaseOp, dl, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +00007518
Bill Wendling61edeb52008-12-02 01:06:39 +00007519 SDValue SetCC =
Dale Johannesene4d209d2009-02-03 20:21:25 +00007520 DAG.getNode(X86ISD::SETCC, dl, N->getValueType(1),
Owen Anderson825b72b2009-08-11 20:47:22 +00007521 DAG.getConstant(Cond, MVT::i32), SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +00007522
Bill Wendling61edeb52008-12-02 01:06:39 +00007523 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), SetCC);
7524 return Sum;
Bill Wendling41ea7e72008-11-24 19:21:46 +00007525}
7526
Dan Gohman475871a2008-07-27 21:46:04 +00007527SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00007528 EVT T = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007529 DebugLoc dl = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +00007530 unsigned Reg = 0;
7531 unsigned size = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00007532 switch(T.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00007533 default:
7534 assert(false && "Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00007535 case MVT::i8: Reg = X86::AL; size = 1; break;
7536 case MVT::i16: Reg = X86::AX; size = 2; break;
7537 case MVT::i32: Reg = X86::EAX; size = 4; break;
7538 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +00007539 assert(Subtarget->is64Bit() && "Node not type legal!");
7540 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +00007541 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00007542 }
Dale Johannesendd64c412009-02-04 00:33:20 +00007543 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), dl, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +00007544 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +00007545 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +00007546 Op.getOperand(1),
7547 Op.getOperand(3),
Owen Anderson825b72b2009-08-11 20:47:22 +00007548 DAG.getTargetConstant(size, MVT::i8),
Evan Cheng8a186ae2008-09-24 23:26:36 +00007549 cpIn.getValue(1) };
Owen Anderson825b72b2009-08-11 20:47:22 +00007550 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007551 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG_DAG, dl, Tys, Ops, 5);
Scott Michelfdc40a02009-02-17 22:15:04 +00007552 SDValue cpOut =
Dale Johannesendd64c412009-02-04 00:33:20 +00007553 DAG.getCopyFromReg(Result.getValue(0), dl, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +00007554 return cpOut;
7555}
7556
Duncan Sands1607f052008-12-01 11:39:25 +00007557SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Gabor Greif327ef032008-08-28 23:19:51 +00007558 SelectionDAG &DAG) {
Duncan Sands1607f052008-12-01 11:39:25 +00007559 assert(Subtarget->is64Bit() && "Result not type legalized?");
Owen Anderson825b72b2009-08-11 20:47:22 +00007560 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00007561 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007562 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +00007563 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007564 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
7565 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +00007566 rax.getValue(2));
Owen Anderson825b72b2009-08-11 20:47:22 +00007567 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
7568 DAG.getConstant(32, MVT::i8));
Duncan Sands1607f052008-12-01 11:39:25 +00007569 SDValue Ops[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +00007570 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +00007571 rdx.getValue(1)
7572 };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007573 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007574}
7575
Dale Johannesen71d1bf52008-09-29 22:25:26 +00007576SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) {
7577 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +00007578 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007579 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007580 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +00007581 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007582 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007583 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +00007584 Node->getOperand(0),
7585 Node->getOperand(1), negOp,
7586 cast<AtomicSDNode>(Node)->getSrcValue(),
7587 cast<AtomicSDNode>(Node)->getAlignment());
Mon P Wang63307c32008-05-05 19:05:59 +00007588}
7589
Evan Cheng0db9fe62006-04-25 20:13:52 +00007590/// LowerOperation - Provide custom lowering hooks for some operations.
7591///
Dan Gohman475871a2008-07-27 21:46:04 +00007592SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007593 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007594 default: llvm_unreachable("Should not custom lower this!");
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007595 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
7596 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007597 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00007598 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007599 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
7600 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
7601 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
7602 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
7603 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
7604 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007605 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +00007606 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Dan Gohmanf705adb2009-10-30 01:28:02 +00007607 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007608 case ISD::SHL_PARTS:
7609 case ISD::SRA_PARTS:
7610 case ISD::SRL_PARTS: return LowerShift(Op, DAG);
7611 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007612 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007613 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00007614 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007615 case ISD::FABS: return LowerFABS(Op, DAG);
7616 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +00007617 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00007618 case ISD::SETCC: return LowerSETCC(Op, DAG);
Nate Begeman30a0de92008-07-17 16:51:19 +00007619 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00007620 case ISD::SELECT: return LowerSELECT(Op, DAG);
7621 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007622 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007623 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +00007624 case ISD::VAARG: return LowerVAARG(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +00007625 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007626 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00007627 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
7628 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007629 case ISD::FRAME_TO_ARGS_OFFSET:
7630 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00007631 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007632 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007633 case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00007634 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +00007635 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
7636 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Mon P Wangaf9b9522008-12-18 21:42:19 +00007637 case ISD::MUL: return LowerMUL_V2I64(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +00007638 case ISD::SADDO:
7639 case ISD::UADDO:
7640 case ISD::SSUBO:
7641 case ISD::USUBO:
7642 case ISD::SMULO:
7643 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +00007644 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007645 }
Chris Lattner27a6c732007-11-24 07:07:01 +00007646}
7647
Duncan Sands1607f052008-12-01 11:39:25 +00007648void X86TargetLowering::
7649ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
7650 SelectionDAG &DAG, unsigned NewOp) {
Owen Andersone50ed302009-08-10 22:56:29 +00007651 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007652 DebugLoc dl = Node->getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00007653 assert (T == MVT::i64 && "Only know how to expand i64 atomics");
Duncan Sands1607f052008-12-01 11:39:25 +00007654
7655 SDValue Chain = Node->getOperand(0);
7656 SDValue In1 = Node->getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007657 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007658 Node->getOperand(2), DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00007659 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007660 Node->getOperand(2), DAG.getIntPtrConstant(1));
Dan Gohmanc76909a2009-09-25 20:36:54 +00007661 SDValue Ops[] = { Chain, In1, In2L, In2H };
Owen Anderson825b72b2009-08-11 20:47:22 +00007662 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dan Gohmanc76909a2009-09-25 20:36:54 +00007663 SDValue Result =
7664 DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops, 4, MVT::i64,
7665 cast<MemSDNode>(Node)->getMemOperand());
Duncan Sands1607f052008-12-01 11:39:25 +00007666 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Owen Anderson825b72b2009-08-11 20:47:22 +00007667 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007668 Results.push_back(Result.getValue(2));
7669}
7670
Duncan Sands126d9072008-07-04 11:47:58 +00007671/// ReplaceNodeResults - Replace a node with an illegal result type
7672/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00007673void X86TargetLowering::ReplaceNodeResults(SDNode *N,
7674 SmallVectorImpl<SDValue>&Results,
7675 SelectionDAG &DAG) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007676 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +00007677 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +00007678 default:
Duncan Sands1607f052008-12-01 11:39:25 +00007679 assert(false && "Do not know how to custom type legalize this operation!");
7680 return;
7681 case ISD::FP_TO_SINT: {
Eli Friedman948e95a2009-05-23 09:59:16 +00007682 std::pair<SDValue,SDValue> Vals =
7683 FP_TO_INTHelper(SDValue(N, 0), DAG, true);
Duncan Sands1607f052008-12-01 11:39:25 +00007684 SDValue FIST = Vals.first, StackSlot = Vals.second;
7685 if (FIST.getNode() != 0) {
Owen Andersone50ed302009-08-10 22:56:29 +00007686 EVT VT = N->getValueType(0);
Duncan Sands1607f052008-12-01 11:39:25 +00007687 // Return a load from the stack slot.
David Greene67c9d422010-02-15 16:53:33 +00007688 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot, NULL, 0,
7689 false, false, 0));
Duncan Sands1607f052008-12-01 11:39:25 +00007690 }
7691 return;
7692 }
7693 case ISD::READCYCLECOUNTER: {
Owen Anderson825b72b2009-08-11 20:47:22 +00007694 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00007695 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007696 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007697 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +00007698 rd.getValue(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00007699 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007700 eax.getValue(2));
7701 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
7702 SDValue Ops[] = { eax, edx };
Owen Anderson825b72b2009-08-11 20:47:22 +00007703 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007704 Results.push_back(edx.getValue(1));
7705 return;
7706 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007707 case ISD::ATOMIC_CMP_SWAP: {
Owen Andersone50ed302009-08-10 22:56:29 +00007708 EVT T = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007709 assert (T == MVT::i64 && "Only know how to expand i64 Cmp and Swap");
Duncan Sands1607f052008-12-01 11:39:25 +00007710 SDValue cpInL, cpInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00007711 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
7712 DAG.getConstant(0, MVT::i32));
7713 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
7714 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00007715 cpInL = DAG.getCopyToReg(N->getOperand(0), dl, X86::EAX, cpInL, SDValue());
7716 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl, X86::EDX, cpInH,
Duncan Sands1607f052008-12-01 11:39:25 +00007717 cpInL.getValue(1));
7718 SDValue swapInL, swapInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00007719 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
7720 DAG.getConstant(0, MVT::i32));
7721 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
7722 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00007723 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl, X86::EBX, swapInL,
Duncan Sands1607f052008-12-01 11:39:25 +00007724 cpInH.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00007725 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl, X86::ECX, swapInH,
Duncan Sands1607f052008-12-01 11:39:25 +00007726 swapInL.getValue(1));
7727 SDValue Ops[] = { swapInH.getValue(0),
7728 N->getOperand(1),
7729 swapInH.getValue(1) };
Owen Anderson825b72b2009-08-11 20:47:22 +00007730 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007731 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG8_DAG, dl, Tys, Ops, 3);
Dale Johannesendd64c412009-02-04 00:33:20 +00007732 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl, X86::EAX,
Owen Anderson825b72b2009-08-11 20:47:22 +00007733 MVT::i32, Result.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00007734 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl, X86::EDX,
Owen Anderson825b72b2009-08-11 20:47:22 +00007735 MVT::i32, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +00007736 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Owen Anderson825b72b2009-08-11 20:47:22 +00007737 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007738 Results.push_back(cpOutH.getValue(1));
7739 return;
7740 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007741 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands1607f052008-12-01 11:39:25 +00007742 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
7743 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007744 case ISD::ATOMIC_LOAD_AND:
Duncan Sands1607f052008-12-01 11:39:25 +00007745 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
7746 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007747 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands1607f052008-12-01 11:39:25 +00007748 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
7749 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007750 case ISD::ATOMIC_LOAD_OR:
Duncan Sands1607f052008-12-01 11:39:25 +00007751 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
7752 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007753 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands1607f052008-12-01 11:39:25 +00007754 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
7755 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007756 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands1607f052008-12-01 11:39:25 +00007757 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
7758 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007759 case ISD::ATOMIC_SWAP:
Duncan Sands1607f052008-12-01 11:39:25 +00007760 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
7761 return;
Chris Lattner27a6c732007-11-24 07:07:01 +00007762 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00007763}
7764
Evan Cheng72261582005-12-20 06:22:03 +00007765const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
7766 switch (Opcode) {
7767 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +00007768 case X86ISD::BSF: return "X86ISD::BSF";
7769 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +00007770 case X86ISD::SHLD: return "X86ISD::SHLD";
7771 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +00007772 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +00007773 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +00007774 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +00007775 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +00007776 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +00007777 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +00007778 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
7779 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
7780 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +00007781 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +00007782 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +00007783 case X86ISD::CALL: return "X86ISD::CALL";
Evan Cheng72261582005-12-20 06:22:03 +00007784 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +00007785 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +00007786 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +00007787 case X86ISD::COMI: return "X86ISD::COMI";
7788 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +00007789 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Chengad9c0a32009-12-15 00:53:42 +00007790 case X86ISD::SETCC_CARRY: return "X86ISD::SETCC_CARRY";
Evan Cheng72261582005-12-20 06:22:03 +00007791 case X86ISD::CMOV: return "X86ISD::CMOV";
7792 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +00007793 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +00007794 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
7795 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +00007796 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +00007797 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +00007798 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +00007799 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +00007800 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +00007801 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
7802 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +00007803 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00007804 case X86ISD::MMX_PINSRW: return "X86ISD::MMX_PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +00007805 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Evan Cheng8ca29322006-11-10 21:43:37 +00007806 case X86ISD::FMAX: return "X86ISD::FMAX";
7807 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +00007808 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
7809 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007810 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Rafael Espindola094fad32009-04-08 21:14:34 +00007811 case X86ISD::SegmentBaseAddress: return "X86ISD::SegmentBaseAddress";
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007812 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00007813 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007814 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng7e2ff772008-05-08 00:57:18 +00007815 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
7816 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007817 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
7818 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
7819 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
7820 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
7821 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
7822 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +00007823 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
7824 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Evan Chengf26ffe92008-05-29 08:22:04 +00007825 case X86ISD::VSHL: return "X86ISD::VSHL";
7826 case X86ISD::VSRL: return "X86ISD::VSRL";
Nate Begeman30a0de92008-07-17 16:51:19 +00007827 case X86ISD::CMPPD: return "X86ISD::CMPPD";
7828 case X86ISD::CMPPS: return "X86ISD::CMPPS";
7829 case X86ISD::PCMPEQB: return "X86ISD::PCMPEQB";
7830 case X86ISD::PCMPEQW: return "X86ISD::PCMPEQW";
7831 case X86ISD::PCMPEQD: return "X86ISD::PCMPEQD";
7832 case X86ISD::PCMPEQQ: return "X86ISD::PCMPEQQ";
7833 case X86ISD::PCMPGTB: return "X86ISD::PCMPGTB";
7834 case X86ISD::PCMPGTW: return "X86ISD::PCMPGTW";
7835 case X86ISD::PCMPGTD: return "X86ISD::PCMPGTD";
7836 case X86ISD::PCMPGTQ: return "X86ISD::PCMPGTQ";
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007837 case X86ISD::ADD: return "X86ISD::ADD";
7838 case X86ISD::SUB: return "X86ISD::SUB";
Bill Wendlingd350e022008-12-12 21:15:41 +00007839 case X86ISD::SMUL: return "X86ISD::SMUL";
7840 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +00007841 case X86ISD::INC: return "X86ISD::INC";
7842 case X86ISD::DEC: return "X86ISD::DEC";
Dan Gohmane220c4b2009-09-18 19:59:53 +00007843 case X86ISD::OR: return "X86ISD::OR";
7844 case X86ISD::XOR: return "X86ISD::XOR";
7845 case X86ISD::AND: return "X86ISD::AND";
Evan Cheng73f24c92009-03-30 21:36:47 +00007846 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Eric Christopher71c67532009-07-29 00:28:05 +00007847 case X86ISD::PTEST: return "X86ISD::PTEST";
Dan Gohmand6708ea2009-08-15 01:38:56 +00007848 case X86ISD::VASTART_SAVE_XMM_REGS: return "X86ISD::VASTART_SAVE_XMM_REGS";
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00007849 case X86ISD::MINGW_ALLOCA: return "X86ISD::MINGW_ALLOCA";
Evan Cheng72261582005-12-20 06:22:03 +00007850 }
7851}
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007852
Chris Lattnerc9addb72007-03-30 23:15:24 +00007853// isLegalAddressingMode - Return true if the addressing mode represented
7854// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00007855bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerc9addb72007-03-30 23:15:24 +00007856 const Type *Ty) const {
7857 // X86 supports extremely general addressing modes.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007858 CodeModel::Model M = getTargetMachine().getCodeModel();
Scott Michelfdc40a02009-02-17 22:15:04 +00007859
Chris Lattnerc9addb72007-03-30 23:15:24 +00007860 // X86 allows a sign-extended 32-bit immediate field as a displacement.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007861 if (!X86::isOffsetSuitableForCodeModel(AM.BaseOffs, M, AM.BaseGV != NULL))
Chris Lattnerc9addb72007-03-30 23:15:24 +00007862 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00007863
Chris Lattnerc9addb72007-03-30 23:15:24 +00007864 if (AM.BaseGV) {
Chris Lattnerdfed4132009-07-10 07:38:24 +00007865 unsigned GVFlags =
7866 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007867
Chris Lattnerdfed4132009-07-10 07:38:24 +00007868 // If a reference to this global requires an extra load, we can't fold it.
7869 if (isGlobalStubReference(GVFlags))
Chris Lattnerc9addb72007-03-30 23:15:24 +00007870 return false;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007871
Chris Lattnerdfed4132009-07-10 07:38:24 +00007872 // If BaseGV requires a register for the PIC base, we cannot also have a
7873 // BaseReg specified.
7874 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen203af582008-12-05 21:47:27 +00007875 return false;
Evan Cheng52787842007-08-01 23:46:47 +00007876
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007877 // If lower 4G is not available, then we must use rip-relative addressing.
7878 if (Subtarget->is64Bit() && (AM.BaseOffs || AM.Scale > 1))
7879 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00007880 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007881
Chris Lattnerc9addb72007-03-30 23:15:24 +00007882 switch (AM.Scale) {
7883 case 0:
7884 case 1:
7885 case 2:
7886 case 4:
7887 case 8:
7888 // These scales always work.
7889 break;
7890 case 3:
7891 case 5:
7892 case 9:
7893 // These scales are formed with basereg+scalereg. Only accept if there is
7894 // no basereg yet.
7895 if (AM.HasBaseReg)
7896 return false;
7897 break;
7898 default: // Other stuff never works.
7899 return false;
7900 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007901
Chris Lattnerc9addb72007-03-30 23:15:24 +00007902 return true;
7903}
7904
7905
Evan Cheng2bd122c2007-10-26 01:56:11 +00007906bool X86TargetLowering::isTruncateFree(const Type *Ty1, const Type *Ty2) const {
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00007907 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
Evan Cheng2bd122c2007-10-26 01:56:11 +00007908 return false;
Evan Chenge127a732007-10-29 07:57:50 +00007909 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
7910 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00007911 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +00007912 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +00007913 return true;
Evan Cheng2bd122c2007-10-26 01:56:11 +00007914}
7915
Owen Andersone50ed302009-08-10 22:56:29 +00007916bool X86TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00007917 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007918 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007919 unsigned NumBits1 = VT1.getSizeInBits();
7920 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00007921 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007922 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +00007923 return true;
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007924}
Evan Cheng2bd122c2007-10-26 01:56:11 +00007925
Dan Gohman97121ba2009-04-08 00:15:30 +00007926bool X86TargetLowering::isZExtFree(const Type *Ty1, const Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00007927 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00007928 return Ty1->isIntegerTy(32) && Ty2->isIntegerTy(64) && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00007929}
7930
Owen Andersone50ed302009-08-10 22:56:29 +00007931bool X86TargetLowering::isZExtFree(EVT VT1, EVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00007932 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00007933 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00007934}
7935
Owen Andersone50ed302009-08-10 22:56:29 +00007936bool X86TargetLowering::isNarrowingProfitable(EVT VT1, EVT VT2) const {
Evan Cheng8b944d32009-05-28 00:35:15 +00007937 // i16 instructions are longer (0x66 prefix) and potentially slower.
Owen Anderson825b72b2009-08-11 20:47:22 +00007938 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
Evan Cheng8b944d32009-05-28 00:35:15 +00007939}
7940
Evan Cheng60c07e12006-07-05 22:17:51 +00007941/// isShuffleMaskLegal - Targets can use this to indicate that they only
7942/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
7943/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
7944/// are assumed to be legal.
7945bool
Eric Christopherfd179292009-08-27 18:07:15 +00007946X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
Owen Andersone50ed302009-08-10 22:56:29 +00007947 EVT VT) const {
Evan Cheng60c07e12006-07-05 22:17:51 +00007948 // Only do shuffles on 128-bit vector types for now.
Nate Begeman9008ca62009-04-27 18:41:29 +00007949 if (VT.getSizeInBits() == 64)
7950 return false;
7951
Nate Begemana09008b2009-10-19 02:17:23 +00007952 // FIXME: pshufb, blends, shifts.
Nate Begeman9008ca62009-04-27 18:41:29 +00007953 return (VT.getVectorNumElements() == 2 ||
7954 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
7955 isMOVLMask(M, VT) ||
7956 isSHUFPMask(M, VT) ||
7957 isPSHUFDMask(M, VT) ||
7958 isPSHUFHWMask(M, VT) ||
7959 isPSHUFLWMask(M, VT) ||
Nate Begemana09008b2009-10-19 02:17:23 +00007960 isPALIGNRMask(M, VT, Subtarget->hasSSSE3()) ||
Nate Begeman9008ca62009-04-27 18:41:29 +00007961 isUNPCKLMask(M, VT) ||
7962 isUNPCKHMask(M, VT) ||
7963 isUNPCKL_v_undef_Mask(M, VT) ||
7964 isUNPCKH_v_undef_Mask(M, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00007965}
7966
Dan Gohman7d8143f2008-04-09 20:09:42 +00007967bool
Nate Begeman5a5ca152009-04-29 05:20:52 +00007968X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersone50ed302009-08-10 22:56:29 +00007969 EVT VT) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00007970 unsigned NumElts = VT.getVectorNumElements();
7971 // FIXME: This collection of masks seems suspect.
7972 if (NumElts == 2)
7973 return true;
7974 if (NumElts == 4 && VT.getSizeInBits() == 128) {
7975 return (isMOVLMask(Mask, VT) ||
7976 isCommutedMOVLMask(Mask, VT, true) ||
7977 isSHUFPMask(Mask, VT) ||
7978 isCommutedSHUFPMask(Mask, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00007979 }
7980 return false;
7981}
7982
7983//===----------------------------------------------------------------------===//
7984// X86 Scheduler Hooks
7985//===----------------------------------------------------------------------===//
7986
Mon P Wang63307c32008-05-05 19:05:59 +00007987// private utility function
7988MachineBasicBlock *
7989X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
7990 MachineBasicBlock *MBB,
7991 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007992 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007993 unsigned LoadOpc,
7994 unsigned CXchgOpc,
7995 unsigned copyOpc,
7996 unsigned notOpc,
7997 unsigned EAXreg,
7998 TargetRegisterClass *RC,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007999 bool invSrc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00008000 // For the atomic bitwise operator, we generate
8001 // thisMBB:
8002 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00008003 // ld t1 = [bitinstr.addr]
8004 // op t2 = t1, [bitinstr.val]
8005 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00008006 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
8007 // bz newMBB
8008 // fallthrough -->nextMBB
8009 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8010 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008011 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00008012 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00008013
Mon P Wang63307c32008-05-05 19:05:59 +00008014 /// First build the CFG
8015 MachineFunction *F = MBB->getParent();
8016 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008017 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
8018 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
8019 F->insert(MBBIter, newMBB);
8020 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008021
Mon P Wang63307c32008-05-05 19:05:59 +00008022 // Move all successors to thisMBB to nextMBB
8023 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008024
Mon P Wang63307c32008-05-05 19:05:59 +00008025 // Update thisMBB to fall through to newMBB
8026 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008027
Mon P Wang63307c32008-05-05 19:05:59 +00008028 // newMBB jumps to itself and fall through to nextMBB
8029 newMBB->addSuccessor(nextMBB);
8030 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008031
Mon P Wang63307c32008-05-05 19:05:59 +00008032 // Insert instructions into newMBB based on incoming instruction
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008033 assert(bInstr->getNumOperands() < X86AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00008034 "unexpected number of operands");
Dale Johannesene4d209d2009-02-03 20:21:25 +00008035 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00008036 MachineOperand& destOper = bInstr->getOperand(0);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008037 MachineOperand* argOpers[2 + X86AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00008038 int numArgs = bInstr->getNumOperands() - 1;
8039 for (int i=0; i < numArgs; ++i)
8040 argOpers[i] = &bInstr->getOperand(i+1);
8041
8042 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008043 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
8044 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00008045
Dale Johannesen140be2d2008-08-19 18:47:28 +00008046 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008047 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00008048 for (int i=0; i <= lastAddrIndx; ++i)
8049 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008050
Dale Johannesen140be2d2008-08-19 18:47:28 +00008051 unsigned tt = F->getRegInfo().createVirtualRegister(RC);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008052 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00008053 MIB = BuildMI(newMBB, dl, TII->get(notOpc), tt).addReg(t1);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008054 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008055 else
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008056 tt = t1;
8057
Dale Johannesen140be2d2008-08-19 18:47:28 +00008058 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmand735b802008-10-03 15:45:36 +00008059 assert((argOpers[valArgIndx]->isReg() ||
8060 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00008061 "invalid operand");
Dan Gohmand735b802008-10-03 15:45:36 +00008062 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008063 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00008064 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008065 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008066 MIB.addReg(tt);
Mon P Wang63307c32008-05-05 19:05:59 +00008067 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008068
Dale Johannesene4d209d2009-02-03 20:21:25 +00008069 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), EAXreg);
Mon P Wangab3e7472008-05-05 22:56:23 +00008070 MIB.addReg(t1);
Scott Michelfdc40a02009-02-17 22:15:04 +00008071
Dale Johannesene4d209d2009-02-03 20:21:25 +00008072 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang63307c32008-05-05 19:05:59 +00008073 for (int i=0; i <= lastAddrIndx; ++i)
8074 (*MIB).addOperand(*argOpers[i]);
8075 MIB.addReg(t2);
Mon P Wangf5952662008-07-17 04:54:06 +00008076 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00008077 (*MIB).setMemRefs(bInstr->memoperands_begin(),
8078 bInstr->memoperands_end());
Mon P Wangf5952662008-07-17 04:54:06 +00008079
Dale Johannesene4d209d2009-02-03 20:21:25 +00008080 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), destOper.getReg());
Dale Johannesen140be2d2008-08-19 18:47:28 +00008081 MIB.addReg(EAXreg);
Scott Michelfdc40a02009-02-17 22:15:04 +00008082
Mon P Wang63307c32008-05-05 19:05:59 +00008083 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00008084 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00008085
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008086 F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00008087 return nextMBB;
8088}
8089
Dale Johannesen1b54c7f2008-10-03 19:41:08 +00008090// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang63307c32008-05-05 19:05:59 +00008091MachineBasicBlock *
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008092X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
8093 MachineBasicBlock *MBB,
8094 unsigned regOpcL,
8095 unsigned regOpcH,
8096 unsigned immOpcL,
8097 unsigned immOpcH,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00008098 bool invSrc) const {
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008099 // For the atomic bitwise operator, we generate
8100 // thisMBB (instructions are in pairs, except cmpxchg8b)
8101 // ld t1,t2 = [bitinstr.addr]
8102 // newMBB:
8103 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
8104 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen880ae362008-10-03 22:25:52 +00008105 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008106 // mov ECX, EBX <- t5, t6
8107 // mov EAX, EDX <- t1, t2
8108 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
8109 // mov t3, t4 <- EAX, EDX
8110 // bz newMBB
8111 // result in out1, out2
8112 // fallthrough -->nextMBB
8113
8114 const TargetRegisterClass *RC = X86::GR32RegisterClass;
8115 const unsigned LoadOpc = X86::MOV32rm;
8116 const unsigned copyOpc = X86::MOV32rr;
8117 const unsigned NotOpc = X86::NOT32r;
8118 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8119 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
8120 MachineFunction::iterator MBBIter = MBB;
8121 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00008122
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008123 /// First build the CFG
8124 MachineFunction *F = MBB->getParent();
8125 MachineBasicBlock *thisMBB = MBB;
8126 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
8127 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
8128 F->insert(MBBIter, newMBB);
8129 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008130
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008131 // Move all successors to thisMBB to nextMBB
8132 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008133
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008134 // Update thisMBB to fall through to newMBB
8135 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008136
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008137 // newMBB jumps to itself and fall through to nextMBB
8138 newMBB->addSuccessor(nextMBB);
8139 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008140
Dale Johannesene4d209d2009-02-03 20:21:25 +00008141 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008142 // Insert instructions into newMBB based on incoming instruction
8143 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008144 assert(bInstr->getNumOperands() < X86AddrNumOperands + 14 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00008145 "unexpected number of operands");
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008146 MachineOperand& dest1Oper = bInstr->getOperand(0);
8147 MachineOperand& dest2Oper = bInstr->getOperand(1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008148 MachineOperand* argOpers[2 + X86AddrNumOperands];
8149 for (int i=0; i < 2 + X86AddrNumOperands; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008150 argOpers[i] = &bInstr->getOperand(i+2);
8151
Evan Chengad5b52f2010-01-08 19:14:57 +00008152 // x86 address has 5 operands: base, index, scale, displacement, and segment.
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008153 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
Scott Michelfdc40a02009-02-17 22:15:04 +00008154
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008155 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008156 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008157 for (int i=0; i <= lastAddrIndx; ++i)
8158 (*MIB).addOperand(*argOpers[i]);
8159 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008160 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen880ae362008-10-03 22:25:52 +00008161 // add 4 to displacement.
Rafael Espindola094fad32009-04-08 21:14:34 +00008162 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008163 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen880ae362008-10-03 22:25:52 +00008164 MachineOperand newOp3 = *(argOpers[3]);
8165 if (newOp3.isImm())
8166 newOp3.setImm(newOp3.getImm()+4);
8167 else
8168 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008169 (*MIB).addOperand(newOp3);
Rafael Espindola094fad32009-04-08 21:14:34 +00008170 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008171
8172 // t3/4 are defined later, at the bottom of the loop
8173 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
8174 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008175 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008176 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008177 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008178 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
8179
Evan Cheng306b4ca2010-01-08 23:41:50 +00008180 // The subsequent operations should be using the destination registers of
8181 //the PHI instructions.
Scott Michelfdc40a02009-02-17 22:15:04 +00008182 if (invSrc) {
Evan Cheng306b4ca2010-01-08 23:41:50 +00008183 t1 = F->getRegInfo().createVirtualRegister(RC);
8184 t2 = F->getRegInfo().createVirtualRegister(RC);
8185 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t1).addReg(dest1Oper.getReg());
8186 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t2).addReg(dest2Oper.getReg());
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008187 } else {
Evan Cheng306b4ca2010-01-08 23:41:50 +00008188 t1 = dest1Oper.getReg();
8189 t2 = dest2Oper.getReg();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008190 }
8191
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008192 int valArgIndx = lastAddrIndx + 1;
8193 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendling51b16f42009-05-30 01:09:53 +00008194 argOpers[valArgIndx]->isImm()) &&
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008195 "invalid operand");
8196 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
8197 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008198 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008199 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008200 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008201 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen880ae362008-10-03 22:25:52 +00008202 if (regOpcL != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +00008203 MIB.addReg(t1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008204 (*MIB).addOperand(*argOpers[valArgIndx]);
8205 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00008206 argOpers[valArgIndx]->isReg());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008207 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00008208 argOpers[valArgIndx]->isImm());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008209 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008210 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008211 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008212 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen880ae362008-10-03 22:25:52 +00008213 if (regOpcH != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +00008214 MIB.addReg(t2);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008215 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008216
Dale Johannesene4d209d2009-02-03 20:21:25 +00008217 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EAX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008218 MIB.addReg(t1);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008219 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EDX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008220 MIB.addReg(t2);
8221
Dale Johannesene4d209d2009-02-03 20:21:25 +00008222 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EBX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008223 MIB.addReg(t5);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008224 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::ECX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008225 MIB.addReg(t6);
Scott Michelfdc40a02009-02-17 22:15:04 +00008226
Dale Johannesene4d209d2009-02-03 20:21:25 +00008227 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008228 for (int i=0; i <= lastAddrIndx; ++i)
8229 (*MIB).addOperand(*argOpers[i]);
8230
8231 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00008232 (*MIB).setMemRefs(bInstr->memoperands_begin(),
8233 bInstr->memoperands_end());
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008234
Dale Johannesene4d209d2009-02-03 20:21:25 +00008235 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t3);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008236 MIB.addReg(X86::EAX);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008237 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008238 MIB.addReg(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +00008239
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008240 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00008241 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008242
8243 F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now.
8244 return nextMBB;
8245}
8246
8247// private utility function
8248MachineBasicBlock *
Mon P Wang63307c32008-05-05 19:05:59 +00008249X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
8250 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00008251 unsigned cmovOpc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00008252 // For the atomic min/max operator, we generate
8253 // thisMBB:
8254 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00008255 // ld t1 = [min/max.addr]
Scott Michelfdc40a02009-02-17 22:15:04 +00008256 // mov t2 = [min/max.val]
Mon P Wang63307c32008-05-05 19:05:59 +00008257 // cmp t1, t2
8258 // cmov[cond] t2 = t1
Mon P Wangab3e7472008-05-05 22:56:23 +00008259 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00008260 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
8261 // bz newMBB
8262 // fallthrough -->nextMBB
8263 //
8264 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8265 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008266 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00008267 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00008268
Mon P Wang63307c32008-05-05 19:05:59 +00008269 /// First build the CFG
8270 MachineFunction *F = MBB->getParent();
8271 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008272 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
8273 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
8274 F->insert(MBBIter, newMBB);
8275 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008276
Dan Gohmand6708ea2009-08-15 01:38:56 +00008277 // Move all successors of thisMBB to nextMBB
Mon P Wang63307c32008-05-05 19:05:59 +00008278 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008279
Mon P Wang63307c32008-05-05 19:05:59 +00008280 // Update thisMBB to fall through to newMBB
8281 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008282
Mon P Wang63307c32008-05-05 19:05:59 +00008283 // newMBB jumps to newMBB and fall through to nextMBB
8284 newMBB->addSuccessor(nextMBB);
8285 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008286
Dale Johannesene4d209d2009-02-03 20:21:25 +00008287 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00008288 // Insert instructions into newMBB based on incoming instruction
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008289 assert(mInstr->getNumOperands() < X86AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00008290 "unexpected number of operands");
Mon P Wang63307c32008-05-05 19:05:59 +00008291 MachineOperand& destOper = mInstr->getOperand(0);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008292 MachineOperand* argOpers[2 + X86AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00008293 int numArgs = mInstr->getNumOperands() - 1;
8294 for (int i=0; i < numArgs; ++i)
8295 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michelfdc40a02009-02-17 22:15:04 +00008296
Mon P Wang63307c32008-05-05 19:05:59 +00008297 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008298 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
8299 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00008300
Mon P Wangab3e7472008-05-05 22:56:23 +00008301 unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008302 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00008303 for (int i=0; i <= lastAddrIndx; ++i)
8304 (*MIB).addOperand(*argOpers[i]);
Mon P Wangab3e7472008-05-05 22:56:23 +00008305
Mon P Wang63307c32008-05-05 19:05:59 +00008306 // We only support register and immediate values
Dan Gohmand735b802008-10-03 15:45:36 +00008307 assert((argOpers[valArgIndx]->isReg() ||
8308 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00008309 "invalid operand");
Scott Michelfdc40a02009-02-17 22:15:04 +00008310
8311 unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dan Gohmand735b802008-10-03 15:45:36 +00008312 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008313 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Scott Michelfdc40a02009-02-17 22:15:04 +00008314 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008315 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00008316 (*MIB).addOperand(*argOpers[valArgIndx]);
8317
Dale Johannesene4d209d2009-02-03 20:21:25 +00008318 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), X86::EAX);
Mon P Wangab3e7472008-05-05 22:56:23 +00008319 MIB.addReg(t1);
8320
Dale Johannesene4d209d2009-02-03 20:21:25 +00008321 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang63307c32008-05-05 19:05:59 +00008322 MIB.addReg(t1);
8323 MIB.addReg(t2);
8324
8325 // Generate movc
8326 unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008327 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang63307c32008-05-05 19:05:59 +00008328 MIB.addReg(t2);
8329 MIB.addReg(t1);
8330
8331 // Cmp and exchange if none has modified the memory location
Dale Johannesene4d209d2009-02-03 20:21:25 +00008332 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang63307c32008-05-05 19:05:59 +00008333 for (int i=0; i <= lastAddrIndx; ++i)
8334 (*MIB).addOperand(*argOpers[i]);
8335 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +00008336 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00008337 (*MIB).setMemRefs(mInstr->memoperands_begin(),
8338 mInstr->memoperands_end());
Scott Michelfdc40a02009-02-17 22:15:04 +00008339
Dale Johannesene4d209d2009-02-03 20:21:25 +00008340 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), destOper.getReg());
Mon P Wang63307c32008-05-05 19:05:59 +00008341 MIB.addReg(X86::EAX);
Scott Michelfdc40a02009-02-17 22:15:04 +00008342
Mon P Wang63307c32008-05-05 19:05:59 +00008343 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00008344 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00008345
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008346 F->DeleteMachineInstr(mInstr); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00008347 return nextMBB;
8348}
8349
Eric Christopherf83a5de2009-08-27 18:08:16 +00008350// FIXME: When we get size specific XMM0 registers, i.e. XMM0_V16I8
8351// all of this code can be replaced with that in the .td file.
Dan Gohmand6708ea2009-08-15 01:38:56 +00008352MachineBasicBlock *
Eric Christopherb120ab42009-08-18 22:50:32 +00008353X86TargetLowering::EmitPCMP(MachineInstr *MI, MachineBasicBlock *BB,
Daniel Dunbara279bc32009-09-20 02:20:51 +00008354 unsigned numArgs, bool memArg) const {
Eric Christopherb120ab42009-08-18 22:50:32 +00008355
8356 MachineFunction *F = BB->getParent();
8357 DebugLoc dl = MI->getDebugLoc();
8358 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8359
8360 unsigned Opc;
Evan Chengce319102009-09-19 09:51:03 +00008361 if (memArg)
8362 Opc = numArgs == 3 ? X86::PCMPISTRM128rm : X86::PCMPESTRM128rm;
8363 else
8364 Opc = numArgs == 3 ? X86::PCMPISTRM128rr : X86::PCMPESTRM128rr;
Eric Christopherb120ab42009-08-18 22:50:32 +00008365
8366 MachineInstrBuilder MIB = BuildMI(BB, dl, TII->get(Opc));
8367
8368 for (unsigned i = 0; i < numArgs; ++i) {
8369 MachineOperand &Op = MI->getOperand(i+1);
8370
8371 if (!(Op.isReg() && Op.isImplicit()))
8372 MIB.addOperand(Op);
8373 }
8374
8375 BuildMI(BB, dl, TII->get(X86::MOVAPSrr), MI->getOperand(0).getReg())
8376 .addReg(X86::XMM0);
8377
8378 F->DeleteMachineInstr(MI);
8379
8380 return BB;
8381}
8382
8383MachineBasicBlock *
Dan Gohmand6708ea2009-08-15 01:38:56 +00008384X86TargetLowering::EmitVAStartSaveXMMRegsWithCustomInserter(
8385 MachineInstr *MI,
8386 MachineBasicBlock *MBB) const {
8387 // Emit code to save XMM registers to the stack. The ABI says that the
8388 // number of registers to save is given in %al, so it's theoretically
8389 // possible to do an indirect jump trick to avoid saving all of them,
8390 // however this code takes a simpler approach and just executes all
8391 // of the stores if %al is non-zero. It's less code, and it's probably
8392 // easier on the hardware branch predictor, and stores aren't all that
8393 // expensive anyway.
8394
8395 // Create the new basic blocks. One block contains all the XMM stores,
8396 // and one block is the final destination regardless of whether any
8397 // stores were performed.
8398 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
8399 MachineFunction *F = MBB->getParent();
8400 MachineFunction::iterator MBBIter = MBB;
8401 ++MBBIter;
8402 MachineBasicBlock *XMMSaveMBB = F->CreateMachineBasicBlock(LLVM_BB);
8403 MachineBasicBlock *EndMBB = F->CreateMachineBasicBlock(LLVM_BB);
8404 F->insert(MBBIter, XMMSaveMBB);
8405 F->insert(MBBIter, EndMBB);
8406
8407 // Set up the CFG.
8408 // Move any original successors of MBB to the end block.
8409 EndMBB->transferSuccessors(MBB);
8410 // The original block will now fall through to the XMM save block.
8411 MBB->addSuccessor(XMMSaveMBB);
8412 // The XMMSaveMBB will fall through to the end block.
8413 XMMSaveMBB->addSuccessor(EndMBB);
8414
8415 // Now add the instructions.
8416 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8417 DebugLoc DL = MI->getDebugLoc();
8418
8419 unsigned CountReg = MI->getOperand(0).getReg();
8420 int64_t RegSaveFrameIndex = MI->getOperand(1).getImm();
8421 int64_t VarArgsFPOffset = MI->getOperand(2).getImm();
8422
8423 if (!Subtarget->isTargetWin64()) {
8424 // If %al is 0, branch around the XMM save block.
8425 BuildMI(MBB, DL, TII->get(X86::TEST8rr)).addReg(CountReg).addReg(CountReg);
Chris Lattnerbd13fb62010-02-11 19:25:55 +00008426 BuildMI(MBB, DL, TII->get(X86::JE_4)).addMBB(EndMBB);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008427 MBB->addSuccessor(EndMBB);
8428 }
8429
8430 // In the XMM save block, save all the XMM argument registers.
8431 for (int i = 3, e = MI->getNumOperands(); i != e; ++i) {
8432 int64_t Offset = (i - 3) * 16 + VarArgsFPOffset;
Dan Gohmanc76909a2009-09-25 20:36:54 +00008433 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +00008434 F->getMachineMemOperand(
8435 PseudoSourceValue::getFixedStack(RegSaveFrameIndex),
8436 MachineMemOperand::MOStore, Offset,
8437 /*Size=*/16, /*Align=*/16);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008438 BuildMI(XMMSaveMBB, DL, TII->get(X86::MOVAPSmr))
8439 .addFrameIndex(RegSaveFrameIndex)
8440 .addImm(/*Scale=*/1)
8441 .addReg(/*IndexReg=*/0)
8442 .addImm(/*Disp=*/Offset)
8443 .addReg(/*Segment=*/0)
8444 .addReg(MI->getOperand(i).getReg())
Dan Gohmanc76909a2009-09-25 20:36:54 +00008445 .addMemOperand(MMO);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008446 }
8447
8448 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
8449
8450 return EndMBB;
8451}
Mon P Wang63307c32008-05-05 19:05:59 +00008452
Evan Cheng60c07e12006-07-05 22:17:51 +00008453MachineBasicBlock *
Chris Lattner52600972009-09-02 05:57:00 +00008454X86TargetLowering::EmitLoweredSelect(MachineInstr *MI,
Evan Chengce319102009-09-19 09:51:03 +00008455 MachineBasicBlock *BB,
8456 DenseMap<MachineBasicBlock*, MachineBasicBlock*> *EM) const {
Chris Lattner52600972009-09-02 05:57:00 +00008457 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8458 DebugLoc DL = MI->getDebugLoc();
Daniel Dunbara279bc32009-09-20 02:20:51 +00008459
Chris Lattner52600972009-09-02 05:57:00 +00008460 // To "insert" a SELECT_CC instruction, we actually have to insert the
8461 // diamond control-flow pattern. The incoming instruction knows the
8462 // destination vreg to set, the condition code register to branch on, the
8463 // true/false values to select between, and a branch opcode to use.
8464 const BasicBlock *LLVM_BB = BB->getBasicBlock();
8465 MachineFunction::iterator It = BB;
8466 ++It;
Daniel Dunbara279bc32009-09-20 02:20:51 +00008467
Chris Lattner52600972009-09-02 05:57:00 +00008468 // thisMBB:
8469 // ...
8470 // TrueVal = ...
8471 // cmpTY ccX, r1, r2
8472 // bCC copy1MBB
8473 // fallthrough --> copy0MBB
8474 MachineBasicBlock *thisMBB = BB;
8475 MachineFunction *F = BB->getParent();
8476 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
8477 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
8478 unsigned Opc =
8479 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
8480 BuildMI(BB, DL, TII->get(Opc)).addMBB(sinkMBB);
8481 F->insert(It, copy0MBB);
8482 F->insert(It, sinkMBB);
Evan Chengce319102009-09-19 09:51:03 +00008483 // Update machine-CFG edges by first adding all successors of the current
Chris Lattner52600972009-09-02 05:57:00 +00008484 // block to the new block which will contain the Phi node for the select.
Evan Chengce319102009-09-19 09:51:03 +00008485 // Also inform sdisel of the edge changes.
Daniel Dunbara279bc32009-09-20 02:20:51 +00008486 for (MachineBasicBlock::succ_iterator I = BB->succ_begin(),
Evan Chengce319102009-09-19 09:51:03 +00008487 E = BB->succ_end(); I != E; ++I) {
8488 EM->insert(std::make_pair(*I, sinkMBB));
8489 sinkMBB->addSuccessor(*I);
8490 }
8491 // Next, remove all successors of the current block, and add the true
8492 // and fallthrough blocks as its successors.
8493 while (!BB->succ_empty())
8494 BB->removeSuccessor(BB->succ_begin());
Chris Lattner52600972009-09-02 05:57:00 +00008495 // Add the true and fallthrough blocks as its successors.
8496 BB->addSuccessor(copy0MBB);
8497 BB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +00008498
Chris Lattner52600972009-09-02 05:57:00 +00008499 // copy0MBB:
8500 // %FalseValue = ...
8501 // # fallthrough to sinkMBB
8502 BB = copy0MBB;
Daniel Dunbara279bc32009-09-20 02:20:51 +00008503
Chris Lattner52600972009-09-02 05:57:00 +00008504 // Update machine-CFG edges
8505 BB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +00008506
Chris Lattner52600972009-09-02 05:57:00 +00008507 // sinkMBB:
8508 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
8509 // ...
8510 BB = sinkMBB;
8511 BuildMI(BB, DL, TII->get(X86::PHI), MI->getOperand(0).getReg())
8512 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
8513 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
8514
8515 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
8516 return BB;
8517}
8518
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00008519MachineBasicBlock *
8520X86TargetLowering::EmitLoweredMingwAlloca(MachineInstr *MI,
8521 MachineBasicBlock *BB,
8522 DenseMap<MachineBasicBlock*, MachineBasicBlock*> *EM) const {
8523 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8524 DebugLoc DL = MI->getDebugLoc();
8525 MachineFunction *F = BB->getParent();
8526
8527 // The lowering is pretty easy: we're just emitting the call to _alloca. The
8528 // non-trivial part is impdef of ESP.
8529 // FIXME: The code should be tweaked as soon as we'll try to do codegen for
8530 // mingw-w64.
8531
8532 BuildMI(BB, DL, TII->get(X86::CALLpcrel32))
8533 .addExternalSymbol("_alloca")
8534 .addReg(X86::EAX, RegState::Implicit)
8535 .addReg(X86::ESP, RegState::Implicit)
8536 .addReg(X86::EAX, RegState::Define | RegState::Implicit)
8537 .addReg(X86::ESP, RegState::Define | RegState::Implicit);
8538
8539 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
8540 return BB;
8541}
Chris Lattner52600972009-09-02 05:57:00 +00008542
8543MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00008544X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Evan Chengfb2e7522009-09-18 21:02:19 +00008545 MachineBasicBlock *BB,
8546 DenseMap<MachineBasicBlock*, MachineBasicBlock*> *EM) const {
Evan Cheng60c07e12006-07-05 22:17:51 +00008547 switch (MI->getOpcode()) {
8548 default: assert(false && "Unexpected instr type to insert");
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00008549 case X86::MINGW_ALLOCA:
8550 return EmitLoweredMingwAlloca(MI, BB, EM);
Dan Gohmancbbea0f2009-08-27 00:14:12 +00008551 case X86::CMOV_GR8:
Mon P Wang9e5ecb82008-12-12 01:25:51 +00008552 case X86::CMOV_V1I64:
Evan Cheng60c07e12006-07-05 22:17:51 +00008553 case X86::CMOV_FR32:
8554 case X86::CMOV_FR64:
8555 case X86::CMOV_V4F32:
8556 case X86::CMOV_V2F64:
Chris Lattner52600972009-09-02 05:57:00 +00008557 case X86::CMOV_V2I64:
Chris Lattner314a1132010-03-14 18:31:44 +00008558 case X86::CMOV_GR16:
8559 case X86::CMOV_GR32:
8560 case X86::CMOV_RFP32:
8561 case X86::CMOV_RFP64:
8562 case X86::CMOV_RFP80:
Evan Chengce319102009-09-19 09:51:03 +00008563 return EmitLoweredSelect(MI, BB, EM);
Evan Cheng60c07e12006-07-05 22:17:51 +00008564
Dale Johannesen849f2142007-07-03 00:53:03 +00008565 case X86::FP32_TO_INT16_IN_MEM:
8566 case X86::FP32_TO_INT32_IN_MEM:
8567 case X86::FP32_TO_INT64_IN_MEM:
8568 case X86::FP64_TO_INT16_IN_MEM:
8569 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +00008570 case X86::FP64_TO_INT64_IN_MEM:
8571 case X86::FP80_TO_INT16_IN_MEM:
8572 case X86::FP80_TO_INT32_IN_MEM:
8573 case X86::FP80_TO_INT64_IN_MEM: {
Chris Lattner52600972009-09-02 05:57:00 +00008574 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8575 DebugLoc DL = MI->getDebugLoc();
8576
Evan Cheng60c07e12006-07-05 22:17:51 +00008577 // Change the floating point control register to use "round towards zero"
8578 // mode when truncating to an integer value.
8579 MachineFunction *F = BB->getParent();
David Greene3f2bf852009-11-12 20:49:22 +00008580 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2, false);
Chris Lattner52600972009-09-02 05:57:00 +00008581 addFrameReference(BuildMI(BB, DL, TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008582
8583 // Load the old value of the high byte of the control word...
8584 unsigned OldCW =
Chris Lattner84bc5422007-12-31 04:13:23 +00008585 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
Chris Lattner52600972009-09-02 05:57:00 +00008586 addFrameReference(BuildMI(BB, DL, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +00008587 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008588
8589 // Set the high part to be round to zero...
Chris Lattner52600972009-09-02 05:57:00 +00008590 addFrameReference(BuildMI(BB, DL, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00008591 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +00008592
8593 // Reload the modified control word now...
Chris Lattner52600972009-09-02 05:57:00 +00008594 addFrameReference(BuildMI(BB, DL, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008595
8596 // Restore the memory image of control word to original value
Chris Lattner52600972009-09-02 05:57:00 +00008597 addFrameReference(BuildMI(BB, DL, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00008598 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +00008599
8600 // Get the X86 opcode to use.
8601 unsigned Opc;
8602 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00008603 default: llvm_unreachable("illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +00008604 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
8605 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
8606 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
8607 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
8608 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
8609 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +00008610 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
8611 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
8612 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +00008613 }
8614
8615 X86AddressMode AM;
8616 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +00008617 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00008618 AM.BaseType = X86AddressMode::RegBase;
8619 AM.Base.Reg = Op.getReg();
8620 } else {
8621 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +00008622 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +00008623 }
8624 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +00008625 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00008626 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00008627 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +00008628 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00008629 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00008630 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +00008631 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00008632 AM.GV = Op.getGlobal();
8633 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +00008634 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00008635 }
Chris Lattner52600972009-09-02 05:57:00 +00008636 addFullAddress(BuildMI(BB, DL, TII->get(Opc)), AM)
Rafael Espindola8ef2b892009-04-08 08:09:33 +00008637 .addReg(MI->getOperand(X86AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +00008638
8639 // Reload the original control word now.
Chris Lattner52600972009-09-02 05:57:00 +00008640 addFrameReference(BuildMI(BB, DL, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008641
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008642 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +00008643 return BB;
8644 }
Dale Johannesenbfdf7f32010-03-10 22:13:47 +00008645 // DBG_VALUE. Only the frame index case is done here.
8646 case X86::DBG_VALUE: {
8647 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8648 DebugLoc DL = MI->getDebugLoc();
8649 X86AddressMode AM;
8650 MachineFunction *F = BB->getParent();
8651 AM.BaseType = X86AddressMode::FrameIndexBase;
8652 AM.Base.FrameIndex = MI->getOperand(0).getImm();
8653 addFullAddress(BuildMI(BB, DL, TII->get(X86::DBG_VALUE)), AM).
8654 addImm(MI->getOperand(1).getImm()).
8655 addMetadata(MI->getOperand(2).getMetadata());
8656 F->DeleteMachineInstr(MI); // Remove pseudo.
8657 return BB;
8658 }
8659
Eric Christopherb120ab42009-08-18 22:50:32 +00008660 // String/text processing lowering.
8661 case X86::PCMPISTRM128REG:
8662 return EmitPCMP(MI, BB, 3, false /* in-mem */);
8663 case X86::PCMPISTRM128MEM:
8664 return EmitPCMP(MI, BB, 3, true /* in-mem */);
8665 case X86::PCMPESTRM128REG:
8666 return EmitPCMP(MI, BB, 5, false /* in mem */);
8667 case X86::PCMPESTRM128MEM:
8668 return EmitPCMP(MI, BB, 5, true /* in mem */);
8669
8670 // Atomic Lowering.
Mon P Wang63307c32008-05-05 19:05:59 +00008671 case X86::ATOMAND32:
8672 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008673 X86::AND32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008674 X86::LCMPXCHG32, X86::MOV32rr,
8675 X86::NOT32r, X86::EAX,
8676 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00008677 case X86::ATOMOR32:
Scott Michelfdc40a02009-02-17 22:15:04 +00008678 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
8679 X86::OR32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008680 X86::LCMPXCHG32, X86::MOV32rr,
8681 X86::NOT32r, X86::EAX,
8682 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00008683 case X86::ATOMXOR32:
8684 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008685 X86::XOR32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008686 X86::LCMPXCHG32, X86::MOV32rr,
8687 X86::NOT32r, X86::EAX,
8688 X86::GR32RegisterClass);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008689 case X86::ATOMNAND32:
8690 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008691 X86::AND32ri, X86::MOV32rm,
8692 X86::LCMPXCHG32, X86::MOV32rr,
8693 X86::NOT32r, X86::EAX,
8694 X86::GR32RegisterClass, true);
Mon P Wang63307c32008-05-05 19:05:59 +00008695 case X86::ATOMMIN32:
8696 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
8697 case X86::ATOMMAX32:
8698 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
8699 case X86::ATOMUMIN32:
8700 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
8701 case X86::ATOMUMAX32:
8702 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesen140be2d2008-08-19 18:47:28 +00008703
8704 case X86::ATOMAND16:
8705 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
8706 X86::AND16ri, X86::MOV16rm,
8707 X86::LCMPXCHG16, X86::MOV16rr,
8708 X86::NOT16r, X86::AX,
8709 X86::GR16RegisterClass);
8710 case X86::ATOMOR16:
Scott Michelfdc40a02009-02-17 22:15:04 +00008711 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008712 X86::OR16ri, X86::MOV16rm,
8713 X86::LCMPXCHG16, X86::MOV16rr,
8714 X86::NOT16r, X86::AX,
8715 X86::GR16RegisterClass);
8716 case X86::ATOMXOR16:
8717 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
8718 X86::XOR16ri, X86::MOV16rm,
8719 X86::LCMPXCHG16, X86::MOV16rr,
8720 X86::NOT16r, X86::AX,
8721 X86::GR16RegisterClass);
8722 case X86::ATOMNAND16:
8723 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
8724 X86::AND16ri, X86::MOV16rm,
8725 X86::LCMPXCHG16, X86::MOV16rr,
8726 X86::NOT16r, X86::AX,
8727 X86::GR16RegisterClass, true);
8728 case X86::ATOMMIN16:
8729 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
8730 case X86::ATOMMAX16:
8731 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
8732 case X86::ATOMUMIN16:
8733 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
8734 case X86::ATOMUMAX16:
8735 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
8736
8737 case X86::ATOMAND8:
8738 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
8739 X86::AND8ri, X86::MOV8rm,
8740 X86::LCMPXCHG8, X86::MOV8rr,
8741 X86::NOT8r, X86::AL,
8742 X86::GR8RegisterClass);
8743 case X86::ATOMOR8:
Scott Michelfdc40a02009-02-17 22:15:04 +00008744 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008745 X86::OR8ri, X86::MOV8rm,
8746 X86::LCMPXCHG8, X86::MOV8rr,
8747 X86::NOT8r, X86::AL,
8748 X86::GR8RegisterClass);
8749 case X86::ATOMXOR8:
8750 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
8751 X86::XOR8ri, X86::MOV8rm,
8752 X86::LCMPXCHG8, X86::MOV8rr,
8753 X86::NOT8r, X86::AL,
8754 X86::GR8RegisterClass);
8755 case X86::ATOMNAND8:
8756 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
8757 X86::AND8ri, X86::MOV8rm,
8758 X86::LCMPXCHG8, X86::MOV8rr,
8759 X86::NOT8r, X86::AL,
8760 X86::GR8RegisterClass, true);
8761 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008762 // This group is for 64-bit host.
Dale Johannesena99e3842008-08-20 00:48:50 +00008763 case X86::ATOMAND64:
8764 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008765 X86::AND64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00008766 X86::LCMPXCHG64, X86::MOV64rr,
8767 X86::NOT64r, X86::RAX,
8768 X86::GR64RegisterClass);
8769 case X86::ATOMOR64:
Scott Michelfdc40a02009-02-17 22:15:04 +00008770 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
8771 X86::OR64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00008772 X86::LCMPXCHG64, X86::MOV64rr,
8773 X86::NOT64r, X86::RAX,
8774 X86::GR64RegisterClass);
8775 case X86::ATOMXOR64:
8776 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008777 X86::XOR64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00008778 X86::LCMPXCHG64, X86::MOV64rr,
8779 X86::NOT64r, X86::RAX,
8780 X86::GR64RegisterClass);
8781 case X86::ATOMNAND64:
8782 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
8783 X86::AND64ri32, X86::MOV64rm,
8784 X86::LCMPXCHG64, X86::MOV64rr,
8785 X86::NOT64r, X86::RAX,
8786 X86::GR64RegisterClass, true);
8787 case X86::ATOMMIN64:
8788 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
8789 case X86::ATOMMAX64:
8790 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
8791 case X86::ATOMUMIN64:
8792 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
8793 case X86::ATOMUMAX64:
8794 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008795
8796 // This group does 64-bit operations on a 32-bit host.
8797 case X86::ATOMAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008798 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008799 X86::AND32rr, X86::AND32rr,
8800 X86::AND32ri, X86::AND32ri,
8801 false);
8802 case X86::ATOMOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008803 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008804 X86::OR32rr, X86::OR32rr,
8805 X86::OR32ri, X86::OR32ri,
8806 false);
8807 case X86::ATOMXOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008808 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008809 X86::XOR32rr, X86::XOR32rr,
8810 X86::XOR32ri, X86::XOR32ri,
8811 false);
8812 case X86::ATOMNAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008813 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008814 X86::AND32rr, X86::AND32rr,
8815 X86::AND32ri, X86::AND32ri,
8816 true);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008817 case X86::ATOMADD6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008818 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008819 X86::ADD32rr, X86::ADC32rr,
8820 X86::ADD32ri, X86::ADC32ri,
8821 false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008822 case X86::ATOMSUB6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008823 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008824 X86::SUB32rr, X86::SBB32rr,
8825 X86::SUB32ri, X86::SBB32ri,
8826 false);
Dale Johannesen880ae362008-10-03 22:25:52 +00008827 case X86::ATOMSWAP6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008828 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen880ae362008-10-03 22:25:52 +00008829 X86::MOV32rr, X86::MOV32rr,
8830 X86::MOV32ri, X86::MOV32ri,
8831 false);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008832 case X86::VASTART_SAVE_XMM_REGS:
8833 return EmitVAStartSaveXMMRegsWithCustomInserter(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +00008834 }
8835}
8836
8837//===----------------------------------------------------------------------===//
8838// X86 Optimization Hooks
8839//===----------------------------------------------------------------------===//
8840
Dan Gohman475871a2008-07-27 21:46:04 +00008841void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00008842 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00008843 APInt &KnownZero,
8844 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00008845 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +00008846 unsigned Depth) const {
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008847 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +00008848 assert((Opc >= ISD::BUILTIN_OP_END ||
8849 Opc == ISD::INTRINSIC_WO_CHAIN ||
8850 Opc == ISD::INTRINSIC_W_CHAIN ||
8851 Opc == ISD::INTRINSIC_VOID) &&
8852 "Should use MaskedValueIsZero if you don't know whether Op"
8853 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008854
Dan Gohmanf4f92f52008-02-13 23:07:24 +00008855 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008856 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +00008857 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +00008858 case X86ISD::ADD:
8859 case X86ISD::SUB:
8860 case X86ISD::SMUL:
8861 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +00008862 case X86ISD::INC:
8863 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +00008864 case X86ISD::OR:
8865 case X86ISD::XOR:
8866 case X86ISD::AND:
Evan Cheng97d0e0e2009-02-02 09:15:04 +00008867 // These nodes' second result is a boolean.
8868 if (Op.getResNo() == 0)
8869 break;
8870 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008871 case X86ISD::SETCC:
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00008872 KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(),
8873 Mask.getBitWidth() - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +00008874 break;
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008875 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008876}
Chris Lattner259e97c2006-01-31 19:43:35 +00008877
Evan Cheng206ee9d2006-07-07 08:33:52 +00008878/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +00008879/// node is a GlobalAddress + offset.
8880bool X86TargetLowering::isGAPlusOffset(SDNode *N,
8881 GlobalValue* &GA, int64_t &Offset) const{
8882 if (N->getOpcode() == X86ISD::Wrapper) {
8883 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +00008884 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00008885 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +00008886 return true;
8887 }
Evan Cheng206ee9d2006-07-07 08:33:52 +00008888 }
Evan Chengad4196b2008-05-12 19:56:52 +00008889 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +00008890}
8891
Evan Cheng206ee9d2006-07-07 08:33:52 +00008892/// PerformShuffleCombine - Combine a vector_shuffle that is equal to
8893/// build_vector load1, load2, load3, load4, <0, 1, 2, 3> into a 128-bit load
8894/// if the load addresses are consecutive, non-overlapping, and in the right
Nate Begemanfdea31a2010-03-24 20:49:50 +00008895/// order.
Dan Gohman475871a2008-07-27 21:46:04 +00008896static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Nate Begeman9008ca62009-04-27 18:41:29 +00008897 const TargetLowering &TLI) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00008898 DebugLoc dl = N->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00008899 EVT VT = N->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00008900 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(N);
Mon P Wang1e955802009-04-03 02:43:30 +00008901
Eli Friedman7a5e5552009-06-07 06:52:44 +00008902 if (VT.getSizeInBits() != 128)
8903 return SDValue();
8904
Nate Begemanfdea31a2010-03-24 20:49:50 +00008905 SmallVector<SDValue, 16> Elts;
8906 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i)
8907 Elts.push_back(DAG.getShuffleScalarElt(SVN, i));
8908
8909 return EltsFromConsecutiveLoads(VT, Elts, dl, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00008910}
Evan Chengd880b972008-05-09 21:53:03 +00008911
Dan Gohman1bbf72b2010-03-15 23:23:03 +00008912/// PerformShuffleCombine - Detect vector gather/scatter index generation
8913/// and convert it from being a bunch of shuffles and extracts to a simple
8914/// store and scalar loads to extract the elements.
8915static SDValue PerformEXTRACT_VECTOR_ELTCombine(SDNode *N, SelectionDAG &DAG,
8916 const TargetLowering &TLI) {
8917 SDValue InputVector = N->getOperand(0);
8918
8919 // Only operate on vectors of 4 elements, where the alternative shuffling
8920 // gets to be more expensive.
8921 if (InputVector.getValueType() != MVT::v4i32)
8922 return SDValue();
8923
8924 // Check whether every use of InputVector is an EXTRACT_VECTOR_ELT with a
8925 // single use which is a sign-extend or zero-extend, and all elements are
8926 // used.
8927 SmallVector<SDNode *, 4> Uses;
8928 unsigned ExtractedElements = 0;
8929 for (SDNode::use_iterator UI = InputVector.getNode()->use_begin(),
8930 UE = InputVector.getNode()->use_end(); UI != UE; ++UI) {
8931 if (UI.getUse().getResNo() != InputVector.getResNo())
8932 return SDValue();
8933
8934 SDNode *Extract = *UI;
8935 if (Extract->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
8936 return SDValue();
8937
8938 if (Extract->getValueType(0) != MVT::i32)
8939 return SDValue();
8940 if (!Extract->hasOneUse())
8941 return SDValue();
8942 if (Extract->use_begin()->getOpcode() != ISD::SIGN_EXTEND &&
8943 Extract->use_begin()->getOpcode() != ISD::ZERO_EXTEND)
8944 return SDValue();
8945 if (!isa<ConstantSDNode>(Extract->getOperand(1)))
8946 return SDValue();
8947
8948 // Record which element was extracted.
8949 ExtractedElements |=
8950 1 << cast<ConstantSDNode>(Extract->getOperand(1))->getZExtValue();
8951
8952 Uses.push_back(Extract);
8953 }
8954
8955 // If not all the elements were used, this may not be worthwhile.
8956 if (ExtractedElements != 15)
8957 return SDValue();
8958
8959 // Ok, we've now decided to do the transformation.
8960 DebugLoc dl = InputVector.getDebugLoc();
8961
8962 // Store the value to a temporary stack slot.
8963 SDValue StackPtr = DAG.CreateStackTemporary(InputVector.getValueType());
8964 SDValue Ch = DAG.getStore(DAG.getEntryNode(), dl, InputVector, StackPtr, NULL, 0,
8965 false, false, 0);
8966
8967 // Replace each use (extract) with a load of the appropriate element.
8968 for (SmallVectorImpl<SDNode *>::iterator UI = Uses.begin(),
8969 UE = Uses.end(); UI != UE; ++UI) {
8970 SDNode *Extract = *UI;
8971
8972 // Compute the element's address.
8973 SDValue Idx = Extract->getOperand(1);
8974 unsigned EltSize =
8975 InputVector.getValueType().getVectorElementType().getSizeInBits()/8;
8976 uint64_t Offset = EltSize * cast<ConstantSDNode>(Idx)->getZExtValue();
8977 SDValue OffsetVal = DAG.getConstant(Offset, TLI.getPointerTy());
8978
8979 SDValue ScalarAddr = DAG.getNode(ISD::ADD, dl, Idx.getValueType(), OffsetVal, StackPtr);
8980
8981 // Load the scalar.
8982 SDValue LoadScalar = DAG.getLoad(Extract->getValueType(0), dl, Ch, ScalarAddr,
8983 NULL, 0, false, false, 0);
8984
8985 // Replace the exact with the load.
8986 DAG.ReplaceAllUsesOfValueWith(SDValue(Extract, 0), LoadScalar);
8987 }
8988
8989 // The replacement was made in place; don't return anything.
8990 return SDValue();
8991}
8992
Chris Lattner83e6c992006-10-04 06:57:07 +00008993/// PerformSELECTCombine - Do target-specific dag combines on SELECT nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00008994static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Chris Lattner47b4ce82009-03-11 05:48:52 +00008995 const X86Subtarget *Subtarget) {
8996 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008997 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +00008998 // Get the LHS/RHS of the select.
8999 SDValue LHS = N->getOperand(1);
9000 SDValue RHS = N->getOperand(2);
Eric Christopherfd179292009-08-27 18:07:15 +00009001
Dan Gohman670e5392009-09-21 18:03:22 +00009002 // If we have SSE[12] support, try to form min/max nodes. SSE min/max
Dan Gohman8ce05da2010-02-22 04:03:39 +00009003 // instructions match the semantics of the common C idiom x<y?x:y but not
9004 // x<=y?x:y, because of how they handle negative zero (which can be
9005 // ignored in unsafe-math mode).
Chris Lattner83e6c992006-10-04 06:57:07 +00009006 if (Subtarget->hasSSE2() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00009007 (LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64) &&
Chris Lattner47b4ce82009-03-11 05:48:52 +00009008 Cond.getOpcode() == ISD::SETCC) {
9009 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009010
Chris Lattner47b4ce82009-03-11 05:48:52 +00009011 unsigned Opcode = 0;
Dan Gohman670e5392009-09-21 18:03:22 +00009012 // Check for x CC y ? x : y.
Dan Gohmane8326932010-02-24 06:52:40 +00009013 if (DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
9014 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +00009015 switch (CC) {
9016 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +00009017 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +00009018 // Converting this to a min would handle NaNs incorrectly, and swapping
9019 // the operands would cause it to handle comparisons between positive
9020 // and negative zero incorrectly.
9021 if (!FiniteOnlyFPMath() &&
9022 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))) {
9023 if (!UnsafeFPMath &&
9024 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
9025 break;
9026 std::swap(LHS, RHS);
9027 }
Dan Gohman670e5392009-09-21 18:03:22 +00009028 Opcode = X86ISD::FMIN;
9029 break;
9030 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +00009031 // Converting this to a min would handle comparisons between positive
9032 // and negative zero incorrectly.
9033 if (!UnsafeFPMath &&
9034 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
9035 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009036 Opcode = X86ISD::FMIN;
9037 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +00009038 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +00009039 // Converting this to a min would handle both negative zeros and NaNs
9040 // incorrectly, but we can swap the operands to fix both.
9041 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +00009042 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009043 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +00009044 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009045 Opcode = X86ISD::FMIN;
9046 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009047
Dan Gohman670e5392009-09-21 18:03:22 +00009048 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +00009049 // Converting this to a max would handle comparisons between positive
9050 // and negative zero incorrectly.
9051 if (!UnsafeFPMath &&
9052 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(LHS))
9053 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009054 Opcode = X86ISD::FMAX;
9055 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +00009056 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +00009057 // Converting this to a max would handle NaNs incorrectly, and swapping
9058 // the operands would cause it to handle comparisons between positive
9059 // and negative zero incorrectly.
9060 if (!FiniteOnlyFPMath() &&
9061 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))) {
9062 if (!UnsafeFPMath &&
9063 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
9064 break;
9065 std::swap(LHS, RHS);
9066 }
Dan Gohman670e5392009-09-21 18:03:22 +00009067 Opcode = X86ISD::FMAX;
9068 break;
9069 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +00009070 // Converting this to a max would handle both negative zeros and NaNs
9071 // incorrectly, but we can swap the operands to fix both.
9072 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +00009073 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009074 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009075 case ISD::SETGE:
9076 Opcode = X86ISD::FMAX;
9077 break;
Chris Lattner83e6c992006-10-04 06:57:07 +00009078 }
Dan Gohman670e5392009-09-21 18:03:22 +00009079 // Check for x CC y ? y : x -- a min/max with reversed arms.
Dan Gohmane8326932010-02-24 06:52:40 +00009080 } else if (DAG.isEqualTo(LHS, Cond.getOperand(1)) &&
9081 DAG.isEqualTo(RHS, Cond.getOperand(0))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +00009082 switch (CC) {
9083 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +00009084 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +00009085 // Converting this to a min would handle comparisons between positive
9086 // and negative zero incorrectly, and swapping the operands would
9087 // cause it to handle NaNs incorrectly.
9088 if (!UnsafeFPMath &&
9089 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS))) {
9090 if (!FiniteOnlyFPMath() &&
9091 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
9092 break;
9093 std::swap(LHS, RHS);
9094 }
Dan Gohman670e5392009-09-21 18:03:22 +00009095 Opcode = X86ISD::FMIN;
Dan Gohman8d44b282009-09-03 20:34:31 +00009096 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009097 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +00009098 // Converting this to a min would handle NaNs incorrectly.
9099 if (!UnsafeFPMath &&
9100 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
9101 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009102 Opcode = X86ISD::FMIN;
9103 break;
9104 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +00009105 // Converting this to a min would handle both negative zeros and NaNs
9106 // incorrectly, but we can swap the operands to fix both.
9107 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +00009108 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009109 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009110 case ISD::SETGE:
9111 Opcode = X86ISD::FMIN;
9112 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009113
Dan Gohman670e5392009-09-21 18:03:22 +00009114 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +00009115 // Converting this to a max would handle NaNs incorrectly.
9116 if (!FiniteOnlyFPMath() &&
9117 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
9118 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009119 Opcode = X86ISD::FMAX;
Dan Gohman8d44b282009-09-03 20:34:31 +00009120 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009121 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +00009122 // Converting this to a max would handle comparisons between positive
9123 // and negative zero incorrectly, and swapping the operands would
9124 // cause it to handle NaNs incorrectly.
9125 if (!UnsafeFPMath &&
9126 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS)) {
9127 if (!FiniteOnlyFPMath() &&
9128 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
9129 break;
9130 std::swap(LHS, RHS);
9131 }
Dan Gohman670e5392009-09-21 18:03:22 +00009132 Opcode = X86ISD::FMAX;
9133 break;
9134 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +00009135 // Converting this to a max would handle both negative zeros and NaNs
9136 // incorrectly, but we can swap the operands to fix both.
9137 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +00009138 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009139 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +00009140 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009141 Opcode = X86ISD::FMAX;
9142 break;
9143 }
Chris Lattner83e6c992006-10-04 06:57:07 +00009144 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009145
Chris Lattner47b4ce82009-03-11 05:48:52 +00009146 if (Opcode)
9147 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +00009148 }
Eric Christopherfd179292009-08-27 18:07:15 +00009149
Chris Lattnerd1980a52009-03-12 06:52:53 +00009150 // If this is a select between two integer constants, try to do some
9151 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +00009152 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
9153 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +00009154 // Don't do this for crazy integer types.
9155 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
9156 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +00009157 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +00009158 bool NeedsCondInvert = false;
Eric Christopherfd179292009-08-27 18:07:15 +00009159
Chris Lattnercee56e72009-03-13 05:53:31 +00009160 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +00009161 // Efficiently invertible.
9162 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
9163 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
9164 isa<ConstantSDNode>(Cond.getOperand(1))))) {
9165 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +00009166 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +00009167 }
Eric Christopherfd179292009-08-27 18:07:15 +00009168
Chris Lattnerd1980a52009-03-12 06:52:53 +00009169 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00009170 if (FalseC->getAPIntValue() == 0 &&
9171 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00009172 if (NeedsCondInvert) // Invert the condition if needed.
9173 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
9174 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009175
Chris Lattnerd1980a52009-03-12 06:52:53 +00009176 // Zero extend the condition if needed.
9177 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009178
Chris Lattnercee56e72009-03-13 05:53:31 +00009179 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +00009180 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +00009181 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +00009182 }
Eric Christopherfd179292009-08-27 18:07:15 +00009183
Chris Lattner97a29a52009-03-13 05:22:11 +00009184 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +00009185 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +00009186 if (NeedsCondInvert) // Invert the condition if needed.
9187 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
9188 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009189
Chris Lattner97a29a52009-03-13 05:22:11 +00009190 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00009191 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
9192 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00009193 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +00009194 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +00009195 }
Eric Christopherfd179292009-08-27 18:07:15 +00009196
Chris Lattnercee56e72009-03-13 05:53:31 +00009197 // Optimize cases that will turn into an LEA instruction. This requires
9198 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +00009199 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +00009200 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00009201 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +00009202
Chris Lattnercee56e72009-03-13 05:53:31 +00009203 bool isFastMultiplier = false;
9204 if (Diff < 10) {
9205 switch ((unsigned char)Diff) {
9206 default: break;
9207 case 1: // result = add base, cond
9208 case 2: // result = lea base( , cond*2)
9209 case 3: // result = lea base(cond, cond*2)
9210 case 4: // result = lea base( , cond*4)
9211 case 5: // result = lea base(cond, cond*4)
9212 case 8: // result = lea base( , cond*8)
9213 case 9: // result = lea base(cond, cond*8)
9214 isFastMultiplier = true;
9215 break;
9216 }
9217 }
Eric Christopherfd179292009-08-27 18:07:15 +00009218
Chris Lattnercee56e72009-03-13 05:53:31 +00009219 if (isFastMultiplier) {
9220 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
9221 if (NeedsCondInvert) // Invert the condition if needed.
9222 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
9223 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009224
Chris Lattnercee56e72009-03-13 05:53:31 +00009225 // Zero extend the condition if needed.
9226 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
9227 Cond);
9228 // Scale the condition by the difference.
9229 if (Diff != 1)
9230 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
9231 DAG.getConstant(Diff, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009232
Chris Lattnercee56e72009-03-13 05:53:31 +00009233 // Add the base if non-zero.
9234 if (FalseC->getAPIntValue() != 0)
9235 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
9236 SDValue(FalseC, 0));
9237 return Cond;
9238 }
Eric Christopherfd179292009-08-27 18:07:15 +00009239 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00009240 }
9241 }
Eric Christopherfd179292009-08-27 18:07:15 +00009242
Dan Gohman475871a2008-07-27 21:46:04 +00009243 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +00009244}
9245
Chris Lattnerd1980a52009-03-12 06:52:53 +00009246/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
9247static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
9248 TargetLowering::DAGCombinerInfo &DCI) {
9249 DebugLoc DL = N->getDebugLoc();
Eric Christopherfd179292009-08-27 18:07:15 +00009250
Chris Lattnerd1980a52009-03-12 06:52:53 +00009251 // If the flag operand isn't dead, don't touch this CMOV.
9252 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
9253 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +00009254
Chris Lattnerd1980a52009-03-12 06:52:53 +00009255 // If this is a select between two integer constants, try to do some
9256 // optimizations. Note that the operands are ordered the opposite of SELECT
9257 // operands.
9258 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(N->getOperand(1))) {
9259 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
9260 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
9261 // larger than FalseC (the false value).
9262 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
Eric Christopherfd179292009-08-27 18:07:15 +00009263
Chris Lattnerd1980a52009-03-12 06:52:53 +00009264 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
9265 CC = X86::GetOppositeBranchCondition(CC);
9266 std::swap(TrueC, FalseC);
9267 }
Eric Christopherfd179292009-08-27 18:07:15 +00009268
Chris Lattnerd1980a52009-03-12 06:52:53 +00009269 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00009270 // This is efficient for any integer data type (including i8/i16) and
9271 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +00009272 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
9273 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00009274 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9275 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009276
Chris Lattnerd1980a52009-03-12 06:52:53 +00009277 // Zero extend the condition if needed.
9278 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009279
Chris Lattnerd1980a52009-03-12 06:52:53 +00009280 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
9281 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +00009282 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +00009283 if (N->getNumValues() == 2) // Dead flag value?
9284 return DCI.CombineTo(N, Cond, SDValue());
9285 return Cond;
9286 }
Eric Christopherfd179292009-08-27 18:07:15 +00009287
Chris Lattnercee56e72009-03-13 05:53:31 +00009288 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
9289 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +00009290 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
9291 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00009292 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9293 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009294
Chris Lattner97a29a52009-03-13 05:22:11 +00009295 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00009296 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
9297 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00009298 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
9299 SDValue(FalseC, 0));
Eric Christopherfd179292009-08-27 18:07:15 +00009300
Chris Lattner97a29a52009-03-13 05:22:11 +00009301 if (N->getNumValues() == 2) // Dead flag value?
9302 return DCI.CombineTo(N, Cond, SDValue());
9303 return Cond;
9304 }
Eric Christopherfd179292009-08-27 18:07:15 +00009305
Chris Lattnercee56e72009-03-13 05:53:31 +00009306 // Optimize cases that will turn into an LEA instruction. This requires
9307 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +00009308 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +00009309 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00009310 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +00009311
Chris Lattnercee56e72009-03-13 05:53:31 +00009312 bool isFastMultiplier = false;
9313 if (Diff < 10) {
9314 switch ((unsigned char)Diff) {
9315 default: break;
9316 case 1: // result = add base, cond
9317 case 2: // result = lea base( , cond*2)
9318 case 3: // result = lea base(cond, cond*2)
9319 case 4: // result = lea base( , cond*4)
9320 case 5: // result = lea base(cond, cond*4)
9321 case 8: // result = lea base( , cond*8)
9322 case 9: // result = lea base(cond, cond*8)
9323 isFastMultiplier = true;
9324 break;
9325 }
9326 }
Eric Christopherfd179292009-08-27 18:07:15 +00009327
Chris Lattnercee56e72009-03-13 05:53:31 +00009328 if (isFastMultiplier) {
9329 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
9330 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00009331 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9332 DAG.getConstant(CC, MVT::i8), Cond);
Chris Lattnercee56e72009-03-13 05:53:31 +00009333 // Zero extend the condition if needed.
9334 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
9335 Cond);
9336 // Scale the condition by the difference.
9337 if (Diff != 1)
9338 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
9339 DAG.getConstant(Diff, Cond.getValueType()));
9340
9341 // Add the base if non-zero.
9342 if (FalseC->getAPIntValue() != 0)
9343 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
9344 SDValue(FalseC, 0));
9345 if (N->getNumValues() == 2) // Dead flag value?
9346 return DCI.CombineTo(N, Cond, SDValue());
9347 return Cond;
9348 }
Eric Christopherfd179292009-08-27 18:07:15 +00009349 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00009350 }
9351 }
9352 return SDValue();
9353}
9354
9355
Evan Cheng0b0cd912009-03-28 05:57:29 +00009356/// PerformMulCombine - Optimize a single multiply with constant into two
9357/// in order to implement it with two cheaper instructions, e.g.
9358/// LEA + SHL, LEA + LEA.
9359static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
9360 TargetLowering::DAGCombinerInfo &DCI) {
Evan Cheng0b0cd912009-03-28 05:57:29 +00009361 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
9362 return SDValue();
9363
Owen Andersone50ed302009-08-10 22:56:29 +00009364 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009365 if (VT != MVT::i64)
Evan Cheng0b0cd912009-03-28 05:57:29 +00009366 return SDValue();
9367
9368 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
9369 if (!C)
9370 return SDValue();
9371 uint64_t MulAmt = C->getZExtValue();
9372 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
9373 return SDValue();
9374
9375 uint64_t MulAmt1 = 0;
9376 uint64_t MulAmt2 = 0;
9377 if ((MulAmt % 9) == 0) {
9378 MulAmt1 = 9;
9379 MulAmt2 = MulAmt / 9;
9380 } else if ((MulAmt % 5) == 0) {
9381 MulAmt1 = 5;
9382 MulAmt2 = MulAmt / 5;
9383 } else if ((MulAmt % 3) == 0) {
9384 MulAmt1 = 3;
9385 MulAmt2 = MulAmt / 3;
9386 }
9387 if (MulAmt2 &&
9388 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
9389 DebugLoc DL = N->getDebugLoc();
9390
9391 if (isPowerOf2_64(MulAmt2) &&
9392 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
9393 // If second multiplifer is pow2, issue it first. We want the multiply by
9394 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
9395 // is an add.
9396 std::swap(MulAmt1, MulAmt2);
9397
9398 SDValue NewMul;
Eric Christopherfd179292009-08-27 18:07:15 +00009399 if (isPowerOf2_64(MulAmt1))
Evan Cheng0b0cd912009-03-28 05:57:29 +00009400 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00009401 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
Evan Cheng0b0cd912009-03-28 05:57:29 +00009402 else
Evan Cheng73f24c92009-03-30 21:36:47 +00009403 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +00009404 DAG.getConstant(MulAmt1, VT));
9405
Eric Christopherfd179292009-08-27 18:07:15 +00009406 if (isPowerOf2_64(MulAmt2))
Evan Cheng0b0cd912009-03-28 05:57:29 +00009407 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
Owen Anderson825b72b2009-08-11 20:47:22 +00009408 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
Eric Christopherfd179292009-08-27 18:07:15 +00009409 else
Evan Cheng73f24c92009-03-30 21:36:47 +00009410 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +00009411 DAG.getConstant(MulAmt2, VT));
9412
9413 // Do not add new nodes to DAG combiner worklist.
9414 DCI.CombineTo(N, NewMul, false);
9415 }
9416 return SDValue();
9417}
9418
Evan Chengad9c0a32009-12-15 00:53:42 +00009419static SDValue PerformSHLCombine(SDNode *N, SelectionDAG &DAG) {
9420 SDValue N0 = N->getOperand(0);
9421 SDValue N1 = N->getOperand(1);
9422 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
9423 EVT VT = N0.getValueType();
9424
9425 // fold (shl (and (setcc_c), c1), c2) -> (and setcc_c, (c1 << c2))
9426 // since the result of setcc_c is all zero's or all ones.
9427 if (N1C && N0.getOpcode() == ISD::AND &&
9428 N0.getOperand(1).getOpcode() == ISD::Constant) {
9429 SDValue N00 = N0.getOperand(0);
9430 if (N00.getOpcode() == X86ISD::SETCC_CARRY ||
9431 ((N00.getOpcode() == ISD::ANY_EXTEND ||
9432 N00.getOpcode() == ISD::ZERO_EXTEND) &&
9433 N00.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY)) {
9434 APInt Mask = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
9435 APInt ShAmt = N1C->getAPIntValue();
9436 Mask = Mask.shl(ShAmt);
9437 if (Mask != 0)
9438 return DAG.getNode(ISD::AND, N->getDebugLoc(), VT,
9439 N00, DAG.getConstant(Mask, VT));
9440 }
9441 }
9442
9443 return SDValue();
9444}
Evan Cheng0b0cd912009-03-28 05:57:29 +00009445
Nate Begeman740ab032009-01-26 00:52:55 +00009446/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
9447/// when possible.
9448static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
9449 const X86Subtarget *Subtarget) {
Evan Chengad9c0a32009-12-15 00:53:42 +00009450 EVT VT = N->getValueType(0);
9451 if (!VT.isVector() && VT.isInteger() &&
9452 N->getOpcode() == ISD::SHL)
9453 return PerformSHLCombine(N, DAG);
9454
Nate Begeman740ab032009-01-26 00:52:55 +00009455 // On X86 with SSE2 support, we can transform this to a vector shift if
9456 // all elements are shifted by the same amount. We can't do this in legalize
9457 // because the a constant vector is typically transformed to a constant pool
9458 // so we have no knowledge of the shift amount.
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009459 if (!Subtarget->hasSSE2())
9460 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00009461
Owen Anderson825b72b2009-08-11 20:47:22 +00009462 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16)
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009463 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00009464
Mon P Wang3becd092009-01-28 08:12:05 +00009465 SDValue ShAmtOp = N->getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00009466 EVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +00009467 DebugLoc DL = N->getDebugLoc();
Mon P Wangefa42202009-09-03 19:56:25 +00009468 SDValue BaseShAmt = SDValue();
Mon P Wang3becd092009-01-28 08:12:05 +00009469 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
9470 unsigned NumElts = VT.getVectorNumElements();
9471 unsigned i = 0;
9472 for (; i != NumElts; ++i) {
9473 SDValue Arg = ShAmtOp.getOperand(i);
9474 if (Arg.getOpcode() == ISD::UNDEF) continue;
9475 BaseShAmt = Arg;
9476 break;
9477 }
9478 for (; i != NumElts; ++i) {
9479 SDValue Arg = ShAmtOp.getOperand(i);
9480 if (Arg.getOpcode() == ISD::UNDEF) continue;
9481 if (Arg != BaseShAmt) {
9482 return SDValue();
9483 }
9484 }
9485 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +00009486 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
Mon P Wangefa42202009-09-03 19:56:25 +00009487 SDValue InVec = ShAmtOp.getOperand(0);
9488 if (InVec.getOpcode() == ISD::BUILD_VECTOR) {
9489 unsigned NumElts = InVec.getValueType().getVectorNumElements();
9490 unsigned i = 0;
9491 for (; i != NumElts; ++i) {
9492 SDValue Arg = InVec.getOperand(i);
9493 if (Arg.getOpcode() == ISD::UNDEF) continue;
9494 BaseShAmt = Arg;
9495 break;
9496 }
9497 } else if (InVec.getOpcode() == ISD::INSERT_VECTOR_ELT) {
9498 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(InVec.getOperand(2))) {
Evan Chengae3ecf92010-02-16 21:09:44 +00009499 unsigned SplatIdx= cast<ShuffleVectorSDNode>(ShAmtOp)->getSplatIndex();
Mon P Wangefa42202009-09-03 19:56:25 +00009500 if (C->getZExtValue() == SplatIdx)
9501 BaseShAmt = InVec.getOperand(1);
9502 }
9503 }
9504 if (BaseShAmt.getNode() == 0)
9505 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
9506 DAG.getIntPtrConstant(0));
Mon P Wang3becd092009-01-28 08:12:05 +00009507 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009508 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +00009509
Mon P Wangefa42202009-09-03 19:56:25 +00009510 // The shift amount is an i32.
Owen Anderson825b72b2009-08-11 20:47:22 +00009511 if (EltVT.bitsGT(MVT::i32))
9512 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
9513 else if (EltVT.bitsLT(MVT::i32))
Mon P Wangefa42202009-09-03 19:56:25 +00009514 BaseShAmt = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +00009515
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009516 // The shift amount is identical so we can do a vector shift.
9517 SDValue ValOp = N->getOperand(0);
9518 switch (N->getOpcode()) {
9519 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00009520 llvm_unreachable("Unknown shift opcode!");
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009521 break;
9522 case ISD::SHL:
Owen Anderson825b72b2009-08-11 20:47:22 +00009523 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009524 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009525 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009526 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009527 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009528 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009529 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009530 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009531 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009532 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009533 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009534 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009535 break;
9536 case ISD::SRA:
Owen Anderson825b72b2009-08-11 20:47:22 +00009537 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009538 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009539 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009540 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009541 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009542 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009543 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009544 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009545 break;
9546 case ISD::SRL:
Owen Anderson825b72b2009-08-11 20:47:22 +00009547 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009548 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009549 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009550 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009551 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009552 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009553 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009554 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009555 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009556 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009557 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009558 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009559 break;
Nate Begeman740ab032009-01-26 00:52:55 +00009560 }
9561 return SDValue();
9562}
9563
Evan Cheng760d1942010-01-04 21:22:48 +00009564static SDValue PerformOrCombine(SDNode *N, SelectionDAG &DAG,
9565 const X86Subtarget *Subtarget) {
9566 EVT VT = N->getValueType(0);
9567 if (VT != MVT::i64 || !Subtarget->is64Bit())
9568 return SDValue();
9569
9570 // fold (or (x << c) | (y >> (64 - c))) ==> (shld64 x, y, c)
9571 SDValue N0 = N->getOperand(0);
9572 SDValue N1 = N->getOperand(1);
9573 if (N0.getOpcode() == ISD::SRL && N1.getOpcode() == ISD::SHL)
9574 std::swap(N0, N1);
9575 if (N0.getOpcode() != ISD::SHL || N1.getOpcode() != ISD::SRL)
9576 return SDValue();
9577
9578 SDValue ShAmt0 = N0.getOperand(1);
9579 if (ShAmt0.getValueType() != MVT::i8)
9580 return SDValue();
9581 SDValue ShAmt1 = N1.getOperand(1);
9582 if (ShAmt1.getValueType() != MVT::i8)
9583 return SDValue();
9584 if (ShAmt0.getOpcode() == ISD::TRUNCATE)
9585 ShAmt0 = ShAmt0.getOperand(0);
9586 if (ShAmt1.getOpcode() == ISD::TRUNCATE)
9587 ShAmt1 = ShAmt1.getOperand(0);
9588
9589 DebugLoc DL = N->getDebugLoc();
9590 unsigned Opc = X86ISD::SHLD;
9591 SDValue Op0 = N0.getOperand(0);
9592 SDValue Op1 = N1.getOperand(0);
9593 if (ShAmt0.getOpcode() == ISD::SUB) {
9594 Opc = X86ISD::SHRD;
9595 std::swap(Op0, Op1);
9596 std::swap(ShAmt0, ShAmt1);
9597 }
9598
9599 if (ShAmt1.getOpcode() == ISD::SUB) {
9600 SDValue Sum = ShAmt1.getOperand(0);
9601 if (ConstantSDNode *SumC = dyn_cast<ConstantSDNode>(Sum)) {
9602 if (SumC->getSExtValue() == 64 &&
9603 ShAmt1.getOperand(1) == ShAmt0)
9604 return DAG.getNode(Opc, DL, VT,
9605 Op0, Op1,
9606 DAG.getNode(ISD::TRUNCATE, DL,
9607 MVT::i8, ShAmt0));
9608 }
9609 } else if (ConstantSDNode *ShAmt1C = dyn_cast<ConstantSDNode>(ShAmt1)) {
9610 ConstantSDNode *ShAmt0C = dyn_cast<ConstantSDNode>(ShAmt0);
9611 if (ShAmt0C &&
9612 ShAmt0C->getSExtValue() + ShAmt1C->getSExtValue() == 64)
9613 return DAG.getNode(Opc, DL, VT,
9614 N0.getOperand(0), N1.getOperand(0),
9615 DAG.getNode(ISD::TRUNCATE, DL,
9616 MVT::i8, ShAmt0));
9617 }
9618
9619 return SDValue();
9620}
9621
Chris Lattner149a4e52008-02-22 02:09:43 +00009622/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009623static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +00009624 const X86Subtarget *Subtarget) {
Chris Lattner149a4e52008-02-22 02:09:43 +00009625 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
9626 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +00009627 // A preferable solution to the general problem is to figure out the right
9628 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +00009629
9630 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng7e2ff772008-05-08 00:57:18 +00009631 StoreSDNode *St = cast<StoreSDNode>(N);
Owen Andersone50ed302009-08-10 22:56:29 +00009632 EVT VT = St->getValue().getValueType();
Evan Cheng536e6672009-03-12 05:59:15 +00009633 if (VT.getSizeInBits() != 64)
9634 return SDValue();
9635
Devang Patel578efa92009-06-05 21:57:13 +00009636 const Function *F = DAG.getMachineFunction().getFunction();
9637 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
Eric Christopherfd179292009-08-27 18:07:15 +00009638 bool F64IsLegal = !UseSoftFloat && !NoImplicitFloatOps
Devang Patel578efa92009-06-05 21:57:13 +00009639 && Subtarget->hasSSE2();
Evan Cheng536e6672009-03-12 05:59:15 +00009640 if ((VT.isVector() ||
Owen Anderson825b72b2009-08-11 20:47:22 +00009641 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +00009642 isa<LoadSDNode>(St->getValue()) &&
9643 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
9644 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +00009645 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009646 LoadSDNode *Ld = 0;
9647 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +00009648 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +00009649 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009650 // Must be a store of a load. We currently handle two cases: the load
9651 // is a direct child, and it's under an intervening TokenFactor. It is
9652 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +00009653 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +00009654 Ld = cast<LoadSDNode>(St->getChain());
9655 else if (St->getValue().hasOneUse() &&
9656 ChainVal->getOpcode() == ISD::TokenFactor) {
9657 for (unsigned i=0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +00009658 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +00009659 TokenFactorIndex = i;
9660 Ld = cast<LoadSDNode>(St->getValue());
9661 } else
9662 Ops.push_back(ChainVal->getOperand(i));
9663 }
9664 }
Dale Johannesen079f2a62008-02-25 19:20:14 +00009665
Evan Cheng536e6672009-03-12 05:59:15 +00009666 if (!Ld || !ISD::isNormalLoad(Ld))
9667 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009668
Evan Cheng536e6672009-03-12 05:59:15 +00009669 // If this is not the MMX case, i.e. we are just turning i64 load/store
9670 // into f64 load/store, avoid the transformation if there are multiple
9671 // uses of the loaded value.
9672 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
9673 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009674
Evan Cheng536e6672009-03-12 05:59:15 +00009675 DebugLoc LdDL = Ld->getDebugLoc();
9676 DebugLoc StDL = N->getDebugLoc();
9677 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
9678 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
9679 // pair instead.
9680 if (Subtarget->is64Bit() || F64IsLegal) {
Owen Anderson825b72b2009-08-11 20:47:22 +00009681 EVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
Evan Cheng536e6672009-03-12 05:59:15 +00009682 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(),
9683 Ld->getBasePtr(), Ld->getSrcValue(),
9684 Ld->getSrcValueOffset(), Ld->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +00009685 Ld->isNonTemporal(), Ld->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +00009686 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +00009687 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +00009688 Ops.push_back(NewChain);
Owen Anderson825b72b2009-08-11 20:47:22 +00009689 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +00009690 Ops.size());
9691 }
Evan Cheng536e6672009-03-12 05:59:15 +00009692 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner149a4e52008-02-22 02:09:43 +00009693 St->getSrcValue(), St->getSrcValueOffset(),
David Greene67c9d422010-02-15 16:53:33 +00009694 St->isVolatile(), St->isNonTemporal(),
9695 St->getAlignment());
Chris Lattner149a4e52008-02-22 02:09:43 +00009696 }
Evan Cheng536e6672009-03-12 05:59:15 +00009697
9698 // Otherwise, lower to two pairs of 32-bit loads / stores.
9699 SDValue LoAddr = Ld->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +00009700 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
9701 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +00009702
Owen Anderson825b72b2009-08-11 20:47:22 +00009703 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
Evan Cheng536e6672009-03-12 05:59:15 +00009704 Ld->getSrcValue(), Ld->getSrcValueOffset(),
David Greene67c9d422010-02-15 16:53:33 +00009705 Ld->isVolatile(), Ld->isNonTemporal(),
9706 Ld->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +00009707 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
Evan Cheng536e6672009-03-12 05:59:15 +00009708 Ld->getSrcValue(), Ld->getSrcValueOffset()+4,
David Greene67c9d422010-02-15 16:53:33 +00009709 Ld->isVolatile(), Ld->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +00009710 MinAlign(Ld->getAlignment(), 4));
9711
9712 SDValue NewChain = LoLd.getValue(1);
9713 if (TokenFactorIndex != -1) {
9714 Ops.push_back(LoLd);
9715 Ops.push_back(HiLd);
Owen Anderson825b72b2009-08-11 20:47:22 +00009716 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Evan Cheng536e6672009-03-12 05:59:15 +00009717 Ops.size());
9718 }
9719
9720 LoAddr = St->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +00009721 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
9722 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +00009723
9724 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
9725 St->getSrcValue(), St->getSrcValueOffset(),
David Greene67c9d422010-02-15 16:53:33 +00009726 St->isVolatile(), St->isNonTemporal(),
9727 St->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +00009728 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
9729 St->getSrcValue(),
9730 St->getSrcValueOffset() + 4,
9731 St->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +00009732 St->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +00009733 MinAlign(St->getAlignment(), 4));
Owen Anderson825b72b2009-08-11 20:47:22 +00009734 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +00009735 }
Dan Gohman475871a2008-07-27 21:46:04 +00009736 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +00009737}
9738
Chris Lattner6cf73262008-01-25 06:14:17 +00009739/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
9740/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009741static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +00009742 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
9743 // F[X]OR(0.0, x) -> x
9744 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +00009745 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
9746 if (C->getValueAPF().isPosZero())
9747 return N->getOperand(1);
9748 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
9749 if (C->getValueAPF().isPosZero())
9750 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +00009751 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +00009752}
9753
9754/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009755static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +00009756 // FAND(0.0, x) -> 0.0
9757 // FAND(x, 0.0) -> 0.0
9758 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
9759 if (C->getValueAPF().isPosZero())
9760 return N->getOperand(0);
9761 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
9762 if (C->getValueAPF().isPosZero())
9763 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +00009764 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +00009765}
9766
Dan Gohmane5af2d32009-01-29 01:59:02 +00009767static SDValue PerformBTCombine(SDNode *N,
9768 SelectionDAG &DAG,
9769 TargetLowering::DAGCombinerInfo &DCI) {
9770 // BT ignores high bits in the bit index operand.
9771 SDValue Op1 = N->getOperand(1);
9772 if (Op1.hasOneUse()) {
9773 unsigned BitWidth = Op1.getValueSizeInBits();
9774 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
9775 APInt KnownZero, KnownOne;
9776 TargetLowering::TargetLoweringOpt TLO(DAG);
9777 TargetLowering &TLI = DAG.getTargetLoweringInfo();
9778 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
9779 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
9780 DCI.CommitTargetLoweringOpt(TLO);
9781 }
9782 return SDValue();
9783}
Chris Lattner83e6c992006-10-04 06:57:07 +00009784
Eli Friedman7a5e5552009-06-07 06:52:44 +00009785static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
9786 SDValue Op = N->getOperand(0);
9787 if (Op.getOpcode() == ISD::BIT_CONVERT)
9788 Op = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00009789 EVT VT = N->getValueType(0), OpVT = Op.getValueType();
Eli Friedman7a5e5552009-06-07 06:52:44 +00009790 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
Eric Christopherfd179292009-08-27 18:07:15 +00009791 VT.getVectorElementType().getSizeInBits() ==
Eli Friedman7a5e5552009-06-07 06:52:44 +00009792 OpVT.getVectorElementType().getSizeInBits()) {
9793 return DAG.getNode(ISD::BIT_CONVERT, N->getDebugLoc(), VT, Op);
9794 }
9795 return SDValue();
9796}
9797
Owen Anderson99177002009-06-29 18:04:45 +00009798// On X86 and X86-64, atomic operations are lowered to locked instructions.
9799// Locked instructions, in turn, have implicit fence semantics (all memory
9800// operations are flushed before issuing the locked instruction, and the
Eric Christopherfd179292009-08-27 18:07:15 +00009801// are not buffered), so we can fold away the common pattern of
Owen Anderson99177002009-06-29 18:04:45 +00009802// fence-atomic-fence.
9803static SDValue PerformMEMBARRIERCombine(SDNode* N, SelectionDAG &DAG) {
9804 SDValue atomic = N->getOperand(0);
9805 switch (atomic.getOpcode()) {
9806 case ISD::ATOMIC_CMP_SWAP:
9807 case ISD::ATOMIC_SWAP:
9808 case ISD::ATOMIC_LOAD_ADD:
9809 case ISD::ATOMIC_LOAD_SUB:
9810 case ISD::ATOMIC_LOAD_AND:
9811 case ISD::ATOMIC_LOAD_OR:
9812 case ISD::ATOMIC_LOAD_XOR:
9813 case ISD::ATOMIC_LOAD_NAND:
9814 case ISD::ATOMIC_LOAD_MIN:
9815 case ISD::ATOMIC_LOAD_MAX:
9816 case ISD::ATOMIC_LOAD_UMIN:
9817 case ISD::ATOMIC_LOAD_UMAX:
9818 break;
9819 default:
9820 return SDValue();
9821 }
Eric Christopherfd179292009-08-27 18:07:15 +00009822
Owen Anderson99177002009-06-29 18:04:45 +00009823 SDValue fence = atomic.getOperand(0);
9824 if (fence.getOpcode() != ISD::MEMBARRIER)
9825 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +00009826
Owen Anderson99177002009-06-29 18:04:45 +00009827 switch (atomic.getOpcode()) {
9828 case ISD::ATOMIC_CMP_SWAP:
9829 return DAG.UpdateNodeOperands(atomic, fence.getOperand(0),
9830 atomic.getOperand(1), atomic.getOperand(2),
9831 atomic.getOperand(3));
9832 case ISD::ATOMIC_SWAP:
9833 case ISD::ATOMIC_LOAD_ADD:
9834 case ISD::ATOMIC_LOAD_SUB:
9835 case ISD::ATOMIC_LOAD_AND:
9836 case ISD::ATOMIC_LOAD_OR:
9837 case ISD::ATOMIC_LOAD_XOR:
9838 case ISD::ATOMIC_LOAD_NAND:
9839 case ISD::ATOMIC_LOAD_MIN:
9840 case ISD::ATOMIC_LOAD_MAX:
9841 case ISD::ATOMIC_LOAD_UMIN:
9842 case ISD::ATOMIC_LOAD_UMAX:
9843 return DAG.UpdateNodeOperands(atomic, fence.getOperand(0),
9844 atomic.getOperand(1), atomic.getOperand(2));
9845 default:
9846 return SDValue();
9847 }
9848}
9849
Evan Cheng2e489c42009-12-16 00:53:11 +00009850static SDValue PerformZExtCombine(SDNode *N, SelectionDAG &DAG) {
9851 // (i32 zext (and (i8 x86isd::setcc_carry), 1)) ->
9852 // (and (i32 x86isd::setcc_carry), 1)
9853 // This eliminates the zext. This transformation is necessary because
9854 // ISD::SETCC is always legalized to i8.
9855 DebugLoc dl = N->getDebugLoc();
9856 SDValue N0 = N->getOperand(0);
9857 EVT VT = N->getValueType(0);
9858 if (N0.getOpcode() == ISD::AND &&
9859 N0.hasOneUse() &&
9860 N0.getOperand(0).hasOneUse()) {
9861 SDValue N00 = N0.getOperand(0);
9862 if (N00.getOpcode() != X86ISD::SETCC_CARRY)
9863 return SDValue();
9864 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
9865 if (!C || C->getZExtValue() != 1)
9866 return SDValue();
9867 return DAG.getNode(ISD::AND, dl, VT,
9868 DAG.getNode(X86ISD::SETCC_CARRY, dl, VT,
9869 N00.getOperand(0), N00.getOperand(1)),
9870 DAG.getConstant(1, VT));
9871 }
9872
9873 return SDValue();
9874}
9875
Dan Gohman475871a2008-07-27 21:46:04 +00009876SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +00009877 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +00009878 SelectionDAG &DAG = DCI.DAG;
9879 switch (N->getOpcode()) {
9880 default: break;
Evan Chengad4196b2008-05-12 19:56:52 +00009881 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, *this);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00009882 case ISD::EXTRACT_VECTOR_ELT:
9883 return PerformEXTRACT_VECTOR_ELTCombine(N, DAG, *this);
Chris Lattneraf723b92008-01-25 05:46:26 +00009884 case ISD::SELECT: return PerformSELECTCombine(N, DAG, Subtarget);
Chris Lattnerd1980a52009-03-12 06:52:53 +00009885 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +00009886 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +00009887 case ISD::SHL:
9888 case ISD::SRA:
9889 case ISD::SRL: return PerformShiftCombine(N, DAG, Subtarget);
Evan Cheng760d1942010-01-04 21:22:48 +00009890 case ISD::OR: return PerformOrCombine(N, DAG, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +00009891 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +00009892 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +00009893 case X86ISD::FOR: return PerformFORCombine(N, DAG);
9894 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +00009895 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +00009896 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Owen Anderson99177002009-06-29 18:04:45 +00009897 case ISD::MEMBARRIER: return PerformMEMBARRIERCombine(N, DAG);
Evan Cheng2e489c42009-12-16 00:53:11 +00009898 case ISD::ZERO_EXTEND: return PerformZExtCombine(N, DAG);
Evan Cheng206ee9d2006-07-07 08:33:52 +00009899 }
9900
Dan Gohman475871a2008-07-27 21:46:04 +00009901 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +00009902}
9903
Evan Cheng60c07e12006-07-05 22:17:51 +00009904//===----------------------------------------------------------------------===//
9905// X86 Inline Assembly Support
9906//===----------------------------------------------------------------------===//
9907
Chris Lattnerb8105652009-07-20 17:51:36 +00009908static bool LowerToBSwap(CallInst *CI) {
9909 // FIXME: this should verify that we are targetting a 486 or better. If not,
9910 // we will turn this bswap into something that will be lowered to logical ops
9911 // instead of emitting the bswap asm. For now, we don't support 486 or lower
9912 // so don't worry about this.
Eric Christopherfd179292009-08-27 18:07:15 +00009913
Chris Lattnerb8105652009-07-20 17:51:36 +00009914 // Verify this is a simple bswap.
9915 if (CI->getNumOperands() != 2 ||
9916 CI->getType() != CI->getOperand(1)->getType() ||
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00009917 !CI->getType()->isIntegerTy())
Chris Lattnerb8105652009-07-20 17:51:36 +00009918 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00009919
Chris Lattnerb8105652009-07-20 17:51:36 +00009920 const IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
9921 if (!Ty || Ty->getBitWidth() % 16 != 0)
9922 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00009923
Chris Lattnerb8105652009-07-20 17:51:36 +00009924 // Okay, we can do this xform, do so now.
9925 const Type *Tys[] = { Ty };
9926 Module *M = CI->getParent()->getParent()->getParent();
9927 Constant *Int = Intrinsic::getDeclaration(M, Intrinsic::bswap, Tys, 1);
Eric Christopherfd179292009-08-27 18:07:15 +00009928
Chris Lattnerb8105652009-07-20 17:51:36 +00009929 Value *Op = CI->getOperand(1);
9930 Op = CallInst::Create(Int, Op, CI->getName(), CI);
Eric Christopherfd179292009-08-27 18:07:15 +00009931
Chris Lattnerb8105652009-07-20 17:51:36 +00009932 CI->replaceAllUsesWith(Op);
9933 CI->eraseFromParent();
9934 return true;
9935}
9936
9937bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
9938 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
9939 std::vector<InlineAsm::ConstraintInfo> Constraints = IA->ParseConstraints();
9940
9941 std::string AsmStr = IA->getAsmString();
9942
9943 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
Benjamin Kramerd4f19592010-01-11 18:03:24 +00009944 SmallVector<StringRef, 4> AsmPieces;
Chris Lattnerb8105652009-07-20 17:51:36 +00009945 SplitString(AsmStr, AsmPieces, "\n"); // ; as separator?
9946
9947 switch (AsmPieces.size()) {
9948 default: return false;
9949 case 1:
9950 AsmStr = AsmPieces[0];
9951 AsmPieces.clear();
9952 SplitString(AsmStr, AsmPieces, " \t"); // Split with whitespace.
9953
9954 // bswap $0
9955 if (AsmPieces.size() == 2 &&
9956 (AsmPieces[0] == "bswap" ||
9957 AsmPieces[0] == "bswapq" ||
9958 AsmPieces[0] == "bswapl") &&
9959 (AsmPieces[1] == "$0" ||
9960 AsmPieces[1] == "${0:q}")) {
9961 // No need to check constraints, nothing other than the equivalent of
9962 // "=r,0" would be valid here.
9963 return LowerToBSwap(CI);
9964 }
9965 // rorw $$8, ${0:w} --> llvm.bswap.i16
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00009966 if (CI->getType()->isIntegerTy(16) &&
Chris Lattnerb8105652009-07-20 17:51:36 +00009967 AsmPieces.size() == 3 &&
Dan Gohman0ef701e2010-03-04 19:58:08 +00009968 (AsmPieces[0] == "rorw" || AsmPieces[0] == "rolw") &&
Chris Lattnerb8105652009-07-20 17:51:36 +00009969 AsmPieces[1] == "$$8," &&
9970 AsmPieces[2] == "${0:w}" &&
Dan Gohman0ef701e2010-03-04 19:58:08 +00009971 IA->getConstraintString().compare(0, 5, "=r,0,") == 0) {
9972 AsmPieces.clear();
Benjamin Kramer018cbd52010-03-12 13:54:59 +00009973 const std::string &Constraints = IA->getConstraintString();
9974 SplitString(StringRef(Constraints).substr(5), AsmPieces, ",");
Dan Gohman0ef701e2010-03-04 19:58:08 +00009975 std::sort(AsmPieces.begin(), AsmPieces.end());
9976 if (AsmPieces.size() == 4 &&
9977 AsmPieces[0] == "~{cc}" &&
9978 AsmPieces[1] == "~{dirflag}" &&
9979 AsmPieces[2] == "~{flags}" &&
9980 AsmPieces[3] == "~{fpsr}") {
9981 return LowerToBSwap(CI);
9982 }
Chris Lattnerb8105652009-07-20 17:51:36 +00009983 }
9984 break;
9985 case 3:
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00009986 if (CI->getType()->isIntegerTy(64) &&
Owen Anderson1d0be152009-08-13 21:58:54 +00009987 Constraints.size() >= 2 &&
Chris Lattnerb8105652009-07-20 17:51:36 +00009988 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
9989 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
9990 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
Benjamin Kramerd4f19592010-01-11 18:03:24 +00009991 SmallVector<StringRef, 4> Words;
Chris Lattnerb8105652009-07-20 17:51:36 +00009992 SplitString(AsmPieces[0], Words, " \t");
9993 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%eax") {
9994 Words.clear();
9995 SplitString(AsmPieces[1], Words, " \t");
9996 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%edx") {
9997 Words.clear();
9998 SplitString(AsmPieces[2], Words, " \t,");
9999 if (Words.size() == 3 && Words[0] == "xchgl" && Words[1] == "%eax" &&
10000 Words[2] == "%edx") {
10001 return LowerToBSwap(CI);
10002 }
10003 }
10004 }
10005 }
10006 break;
10007 }
10008 return false;
10009}
10010
10011
10012
Chris Lattnerf4dff842006-07-11 02:54:03 +000010013/// getConstraintType - Given a constraint letter, return the type of
10014/// constraint it is for this target.
10015X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +000010016X86TargetLowering::getConstraintType(const std::string &Constraint) const {
10017 if (Constraint.size() == 1) {
10018 switch (Constraint[0]) {
10019 case 'A':
Dale Johannesen330169f2008-11-13 21:52:36 +000010020 return C_Register;
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010021 case 'f':
Chris Lattner4234f572007-03-25 02:14:49 +000010022 case 'r':
10023 case 'R':
10024 case 'l':
10025 case 'q':
10026 case 'Q':
10027 case 'x':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +000010028 case 'y':
Chris Lattner4234f572007-03-25 02:14:49 +000010029 case 'Y':
10030 return C_RegisterClass;
Dale Johannesen78e3e522009-02-12 20:58:09 +000010031 case 'e':
10032 case 'Z':
10033 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +000010034 default:
10035 break;
10036 }
Chris Lattnerf4dff842006-07-11 02:54:03 +000010037 }
Chris Lattner4234f572007-03-25 02:14:49 +000010038 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +000010039}
10040
Dale Johannesenba2a0b92008-01-29 02:21:21 +000010041/// LowerXConstraint - try to replace an X constraint, which matches anything,
10042/// with another that has more specific requirements based on the type of the
10043/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +000010044const char *X86TargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +000010045LowerXConstraint(EVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +000010046 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
10047 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +000010048 if (ConstraintVT.isFloatingPoint()) {
Dale Johannesenba2a0b92008-01-29 02:21:21 +000010049 if (Subtarget->hasSSE2())
Chris Lattner5e764232008-04-26 23:02:14 +000010050 return "Y";
10051 if (Subtarget->hasSSE1())
10052 return "x";
10053 }
Scott Michelfdc40a02009-02-17 22:15:04 +000010054
Chris Lattner5e764232008-04-26 23:02:14 +000010055 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +000010056}
10057
Chris Lattner48884cd2007-08-25 00:47:38 +000010058/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
10059/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +000010060void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Chris Lattner48884cd2007-08-25 00:47:38 +000010061 char Constraint,
Evan Chengda43bcf2008-09-24 00:05:32 +000010062 bool hasMemory,
Dan Gohman475871a2008-07-27 21:46:04 +000010063 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +000010064 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +000010065 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +000010066
Chris Lattner22aaf1d2006-10-31 20:13:11 +000010067 switch (Constraint) {
10068 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +000010069 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +000010070 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000010071 if (C->getZExtValue() <= 31) {
10072 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000010073 break;
10074 }
Devang Patel84f7fd22007-03-17 00:13:28 +000010075 }
Chris Lattner48884cd2007-08-25 00:47:38 +000010076 return;
Evan Cheng364091e2008-09-22 23:57:37 +000010077 case 'J':
10078 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000010079 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +000010080 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
10081 break;
10082 }
10083 }
10084 return;
10085 case 'K':
10086 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000010087 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng364091e2008-09-22 23:57:37 +000010088 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
10089 break;
10090 }
10091 }
10092 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +000010093 case 'N':
10094 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000010095 if (C->getZExtValue() <= 255) {
10096 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000010097 break;
10098 }
Chris Lattner188b9fe2007-03-25 01:57:35 +000010099 }
Chris Lattner48884cd2007-08-25 00:47:38 +000010100 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +000010101 case 'e': {
10102 // 32-bit signed value
10103 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
10104 const ConstantInt *CI = C->getConstantIntValue();
Owen Anderson1d0be152009-08-13 21:58:54 +000010105 if (CI->isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
10106 C->getSExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000010107 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000010108 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
Dale Johannesen78e3e522009-02-12 20:58:09 +000010109 break;
10110 }
10111 // FIXME gcc accepts some relocatable values here too, but only in certain
10112 // memory models; it's complicated.
10113 }
10114 return;
10115 }
10116 case 'Z': {
10117 // 32-bit unsigned value
10118 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
10119 const ConstantInt *CI = C->getConstantIntValue();
Owen Anderson1d0be152009-08-13 21:58:54 +000010120 if (CI->isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
10121 C->getZExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000010122 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
10123 break;
10124 }
10125 }
10126 // FIXME gcc accepts some relocatable values here too, but only in certain
10127 // memory models; it's complicated.
10128 return;
10129 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000010130 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000010131 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +000010132 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000010133 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000010134 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +000010135 break;
10136 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010137
Chris Lattnerdc43a882007-05-03 16:52:29 +000010138 // If we are in non-pic codegen mode, we allow the address of a global (with
10139 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +000010140 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +000010141 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +000010142
Chris Lattner49921962009-05-08 18:23:14 +000010143 // Match either (GA), (GA+C), (GA+C1+C2), etc.
10144 while (1) {
10145 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
10146 Offset += GA->getOffset();
10147 break;
10148 } else if (Op.getOpcode() == ISD::ADD) {
10149 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
10150 Offset += C->getZExtValue();
10151 Op = Op.getOperand(0);
10152 continue;
10153 }
10154 } else if (Op.getOpcode() == ISD::SUB) {
10155 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
10156 Offset += -C->getZExtValue();
10157 Op = Op.getOperand(0);
10158 continue;
10159 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000010160 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000010161
Chris Lattner49921962009-05-08 18:23:14 +000010162 // Otherwise, this isn't something we can handle, reject it.
10163 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +000010164 }
Eric Christopherfd179292009-08-27 18:07:15 +000010165
Chris Lattner36c25012009-07-10 07:34:39 +000010166 GlobalValue *GV = GA->getGlobal();
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000010167 // If we require an extra load to get this address, as in PIC mode, we
10168 // can't accept it.
Chris Lattner36c25012009-07-10 07:34:39 +000010169 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
10170 getTargetMachine())))
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000010171 return;
Scott Michelfdc40a02009-02-17 22:15:04 +000010172
Dale Johannesen60b3ba02009-07-21 00:12:29 +000010173 if (hasMemory)
10174 Op = LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
10175 else
10176 Op = DAG.getTargetGlobalAddress(GV, GA->getValueType(0), Offset);
Chris Lattner49921962009-05-08 18:23:14 +000010177 Result = Op;
10178 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +000010179 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000010180 }
Scott Michelfdc40a02009-02-17 22:15:04 +000010181
Gabor Greifba36cb52008-08-28 21:40:38 +000010182 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +000010183 Ops.push_back(Result);
10184 return;
10185 }
Evan Chengda43bcf2008-09-24 00:05:32 +000010186 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, hasMemory,
10187 Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +000010188}
10189
Chris Lattner259e97c2006-01-31 19:43:35 +000010190std::vector<unsigned> X86TargetLowering::
Chris Lattner1efa40f2006-02-22 00:56:39 +000010191getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000010192 EVT VT) const {
Chris Lattner259e97c2006-01-31 19:43:35 +000010193 if (Constraint.size() == 1) {
10194 // FIXME: not handling fp-stack yet!
Chris Lattner259e97c2006-01-31 19:43:35 +000010195 switch (Constraint[0]) { // GCC X86 Constraint Letters
Chris Lattnerf4dff842006-07-11 02:54:03 +000010196 default: break; // Unknown constraint letter
Evan Cheng47e9fab2009-07-17 22:13:25 +000010197 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
10198 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000010199 if (VT == MVT::i32)
Evan Cheng47e9fab2009-07-17 22:13:25 +000010200 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX,
10201 X86::ESI, X86::EDI, X86::R8D, X86::R9D,
10202 X86::R10D,X86::R11D,X86::R12D,
10203 X86::R13D,X86::R14D,X86::R15D,
10204 X86::EBP, X86::ESP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010205 else if (VT == MVT::i16)
Evan Cheng47e9fab2009-07-17 22:13:25 +000010206 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX,
10207 X86::SI, X86::DI, X86::R8W,X86::R9W,
10208 X86::R10W,X86::R11W,X86::R12W,
10209 X86::R13W,X86::R14W,X86::R15W,
10210 X86::BP, X86::SP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010211 else if (VT == MVT::i8)
Evan Cheng47e9fab2009-07-17 22:13:25 +000010212 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL,
10213 X86::SIL, X86::DIL, X86::R8B,X86::R9B,
10214 X86::R10B,X86::R11B,X86::R12B,
10215 X86::R13B,X86::R14B,X86::R15B,
10216 X86::BPL, X86::SPL, 0);
10217
Owen Anderson825b72b2009-08-11 20:47:22 +000010218 else if (VT == MVT::i64)
Evan Cheng47e9fab2009-07-17 22:13:25 +000010219 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX,
10220 X86::RSI, X86::RDI, X86::R8, X86::R9,
10221 X86::R10, X86::R11, X86::R12,
10222 X86::R13, X86::R14, X86::R15,
10223 X86::RBP, X86::RSP, 0);
10224
10225 break;
10226 }
Eric Christopherfd179292009-08-27 18:07:15 +000010227 // 32-bit fallthrough
Chris Lattner259e97c2006-01-31 19:43:35 +000010228 case 'Q': // Q_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +000010229 if (VT == MVT::i32)
Chris Lattner80a7ecc2006-05-06 00:29:37 +000010230 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010231 else if (VT == MVT::i16)
Chris Lattner80a7ecc2006-05-06 00:29:37 +000010232 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010233 else if (VT == MVT::i8)
Evan Cheng12914382007-08-13 23:27:11 +000010234 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010235 else if (VT == MVT::i64)
Chris Lattner03e6c702007-11-04 06:51:12 +000010236 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX, 0);
10237 break;
Chris Lattner259e97c2006-01-31 19:43:35 +000010238 }
10239 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010240
Chris Lattner1efa40f2006-02-22 00:56:39 +000010241 return std::vector<unsigned>();
Chris Lattner259e97c2006-01-31 19:43:35 +000010242}
Chris Lattnerf76d1802006-07-31 23:26:50 +000010243
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010244std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +000010245X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000010246 EVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +000010247 // First, see if this is a constraint that directly corresponds to an LLVM
10248 // register class.
10249 if (Constraint.size() == 1) {
10250 // GCC Constraint Letters
10251 switch (Constraint[0]) {
10252 default: break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000010253 case 'r': // GENERAL_REGS
Chris Lattner0f65cad2007-04-09 05:49:22 +000010254 case 'l': // INDEX_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +000010255 if (VT == MVT::i8)
Chris Lattner0f65cad2007-04-09 05:49:22 +000010256 return std::make_pair(0U, X86::GR8RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010257 if (VT == MVT::i16)
Chris Lattner1fa71982008-10-17 18:15:05 +000010258 return std::make_pair(0U, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010259 if (VT == MVT::i32 || !Subtarget->is64Bit())
Scott Michelfdc40a02009-02-17 22:15:04 +000010260 return std::make_pair(0U, X86::GR32RegisterClass);
Chris Lattner1fa71982008-10-17 18:15:05 +000010261 return std::make_pair(0U, X86::GR64RegisterClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000010262 case 'R': // LEGACY_REGS
10263 if (VT == MVT::i8)
10264 return std::make_pair(0U, X86::GR8_NOREXRegisterClass);
10265 if (VT == MVT::i16)
10266 return std::make_pair(0U, X86::GR16_NOREXRegisterClass);
10267 if (VT == MVT::i32 || !Subtarget->is64Bit())
10268 return std::make_pair(0U, X86::GR32_NOREXRegisterClass);
10269 return std::make_pair(0U, X86::GR64_NOREXRegisterClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010270 case 'f': // FP Stack registers.
10271 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
10272 // value to the correct fpstack register class.
Owen Anderson825b72b2009-08-11 20:47:22 +000010273 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010274 return std::make_pair(0U, X86::RFP32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010275 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010276 return std::make_pair(0U, X86::RFP64RegisterClass);
10277 return std::make_pair(0U, X86::RFP80RegisterClass);
Chris Lattner6c284d72007-04-12 04:14:49 +000010278 case 'y': // MMX_REGS if MMX allowed.
10279 if (!Subtarget->hasMMX()) break;
10280 return std::make_pair(0U, X86::VR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000010281 case 'Y': // SSE_REGS if SSE2 allowed
10282 if (!Subtarget->hasSSE2()) break;
10283 // FALL THROUGH.
10284 case 'x': // SSE_REGS if SSE1 allowed
10285 if (!Subtarget->hasSSE1()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +000010286
Owen Anderson825b72b2009-08-11 20:47:22 +000010287 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner0f65cad2007-04-09 05:49:22 +000010288 default: break;
10289 // Scalar SSE types.
Owen Anderson825b72b2009-08-11 20:47:22 +000010290 case MVT::f32:
10291 case MVT::i32:
Chris Lattnerad043e82007-04-09 05:11:28 +000010292 return std::make_pair(0U, X86::FR32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010293 case MVT::f64:
10294 case MVT::i64:
Chris Lattnerad043e82007-04-09 05:11:28 +000010295 return std::make_pair(0U, X86::FR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000010296 // Vector types.
Owen Anderson825b72b2009-08-11 20:47:22 +000010297 case MVT::v16i8:
10298 case MVT::v8i16:
10299 case MVT::v4i32:
10300 case MVT::v2i64:
10301 case MVT::v4f32:
10302 case MVT::v2f64:
Chris Lattner0f65cad2007-04-09 05:49:22 +000010303 return std::make_pair(0U, X86::VR128RegisterClass);
10304 }
Chris Lattnerad043e82007-04-09 05:11:28 +000010305 break;
10306 }
10307 }
Scott Michelfdc40a02009-02-17 22:15:04 +000010308
Chris Lattnerf76d1802006-07-31 23:26:50 +000010309 // Use the default implementation in TargetLowering to convert the register
10310 // constraint into a member of a register class.
10311 std::pair<unsigned, const TargetRegisterClass*> Res;
10312 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +000010313
10314 // Not found as a standard register?
10315 if (Res.second == 0) {
Chris Lattner56d77c72009-09-13 22:41:48 +000010316 // Map st(0) -> st(7) -> ST0
10317 if (Constraint.size() == 7 && Constraint[0] == '{' &&
10318 tolower(Constraint[1]) == 's' &&
10319 tolower(Constraint[2]) == 't' &&
10320 Constraint[3] == '(' &&
10321 (Constraint[4] >= '0' && Constraint[4] <= '7') &&
10322 Constraint[5] == ')' &&
10323 Constraint[6] == '}') {
Daniel Dunbara279bc32009-09-20 02:20:51 +000010324
Chris Lattner56d77c72009-09-13 22:41:48 +000010325 Res.first = X86::ST0+Constraint[4]-'0';
10326 Res.second = X86::RFP80RegisterClass;
10327 return Res;
10328 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000010329
Chris Lattner56d77c72009-09-13 22:41:48 +000010330 // GCC allows "st(0)" to be called just plain "st".
Benjamin Kramer05872ea2009-11-12 20:36:59 +000010331 if (StringRef("{st}").equals_lower(Constraint)) {
Chris Lattner1a60aa72006-10-31 19:42:44 +000010332 Res.first = X86::ST0;
Chris Lattner9b4baf12007-09-24 05:27:37 +000010333 Res.second = X86::RFP80RegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000010334 return Res;
Chris Lattner1a60aa72006-10-31 19:42:44 +000010335 }
Chris Lattner56d77c72009-09-13 22:41:48 +000010336
10337 // flags -> EFLAGS
Benjamin Kramer05872ea2009-11-12 20:36:59 +000010338 if (StringRef("{flags}").equals_lower(Constraint)) {
Chris Lattner56d77c72009-09-13 22:41:48 +000010339 Res.first = X86::EFLAGS;
10340 Res.second = X86::CCRRegisterClass;
10341 return Res;
10342 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000010343
Dale Johannesen330169f2008-11-13 21:52:36 +000010344 // 'A' means EAX + EDX.
10345 if (Constraint == "A") {
10346 Res.first = X86::EAX;
Dan Gohman68a31c22009-07-30 17:02:08 +000010347 Res.second = X86::GR32_ADRegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000010348 return Res;
Dale Johannesen330169f2008-11-13 21:52:36 +000010349 }
Chris Lattner1a60aa72006-10-31 19:42:44 +000010350 return Res;
10351 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010352
Chris Lattnerf76d1802006-07-31 23:26:50 +000010353 // Otherwise, check to see if this is a register class of the wrong value
10354 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
10355 // turn into {ax},{dx}.
10356 if (Res.second->hasType(VT))
10357 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010358
Chris Lattnerf76d1802006-07-31 23:26:50 +000010359 // All of the single-register GCC register classes map their values onto
10360 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
10361 // really want an 8-bit or 32-bit register, map to the appropriate register
10362 // class and return the appropriate register.
Chris Lattner6ba50a92008-08-26 06:19:02 +000010363 if (Res.second == X86::GR16RegisterClass) {
Owen Anderson825b72b2009-08-11 20:47:22 +000010364 if (VT == MVT::i8) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000010365 unsigned DestReg = 0;
10366 switch (Res.first) {
10367 default: break;
10368 case X86::AX: DestReg = X86::AL; break;
10369 case X86::DX: DestReg = X86::DL; break;
10370 case X86::CX: DestReg = X86::CL; break;
10371 case X86::BX: DestReg = X86::BL; break;
10372 }
10373 if (DestReg) {
10374 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000010375 Res.second = X86::GR8RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000010376 }
Owen Anderson825b72b2009-08-11 20:47:22 +000010377 } else if (VT == MVT::i32) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000010378 unsigned DestReg = 0;
10379 switch (Res.first) {
10380 default: break;
10381 case X86::AX: DestReg = X86::EAX; break;
10382 case X86::DX: DestReg = X86::EDX; break;
10383 case X86::CX: DestReg = X86::ECX; break;
10384 case X86::BX: DestReg = X86::EBX; break;
10385 case X86::SI: DestReg = X86::ESI; break;
10386 case X86::DI: DestReg = X86::EDI; break;
10387 case X86::BP: DestReg = X86::EBP; break;
10388 case X86::SP: DestReg = X86::ESP; break;
10389 }
10390 if (DestReg) {
10391 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000010392 Res.second = X86::GR32RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000010393 }
Owen Anderson825b72b2009-08-11 20:47:22 +000010394 } else if (VT == MVT::i64) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000010395 unsigned DestReg = 0;
10396 switch (Res.first) {
10397 default: break;
10398 case X86::AX: DestReg = X86::RAX; break;
10399 case X86::DX: DestReg = X86::RDX; break;
10400 case X86::CX: DestReg = X86::RCX; break;
10401 case X86::BX: DestReg = X86::RBX; break;
10402 case X86::SI: DestReg = X86::RSI; break;
10403 case X86::DI: DestReg = X86::RDI; break;
10404 case X86::BP: DestReg = X86::RBP; break;
10405 case X86::SP: DestReg = X86::RSP; break;
10406 }
10407 if (DestReg) {
10408 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000010409 Res.second = X86::GR64RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000010410 }
Chris Lattnerf76d1802006-07-31 23:26:50 +000010411 }
Chris Lattner6ba50a92008-08-26 06:19:02 +000010412 } else if (Res.second == X86::FR32RegisterClass ||
10413 Res.second == X86::FR64RegisterClass ||
10414 Res.second == X86::VR128RegisterClass) {
10415 // Handle references to XMM physical registers that got mapped into the
10416 // wrong class. This can happen with constraints like {xmm0} where the
10417 // target independent register mapper will just pick the first match it can
10418 // find, ignoring the required type.
Owen Anderson825b72b2009-08-11 20:47:22 +000010419 if (VT == MVT::f32)
Chris Lattner6ba50a92008-08-26 06:19:02 +000010420 Res.second = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +000010421 else if (VT == MVT::f64)
Chris Lattner6ba50a92008-08-26 06:19:02 +000010422 Res.second = X86::FR64RegisterClass;
10423 else if (X86::VR128RegisterClass->hasType(VT))
10424 Res.second = X86::VR128RegisterClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +000010425 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010426
Chris Lattnerf76d1802006-07-31 23:26:50 +000010427 return Res;
10428}