blob: 4c40fe1803e92ef22a45dff38c1c11f19655e55d [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Evan Chengb1712452010-01-27 06:25:16 +000015#define DEBUG_TYPE "x86-isel"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000016#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000017#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000018#include "X86ISelLowering.h"
Chris Lattner017ec352010-02-08 22:33:55 +000019#include "X86MCTargetExpr.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000020#include "X86TargetMachine.h"
Chris Lattner8c6ed052009-09-16 01:46:41 +000021#include "X86TargetObjectFile.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000022#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000023#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000024#include "llvm/DerivedTypes.h"
Chris Lattnerb903bed2009-06-26 21:20:29 +000025#include "llvm/GlobalAlias.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000026#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000027#include "llvm/Function.h"
Chris Lattnerb8105652009-07-20 17:51:36 +000028#include "llvm/Instructions.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000029#include "llvm/Intrinsics.h"
Owen Andersona90b3dc2009-07-15 21:51:10 +000030#include "llvm/LLVMContext.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000031#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000032#include "llvm/CodeGen/MachineFunction.h"
33#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner5e1df8d2010-01-25 23:38:14 +000034#include "llvm/CodeGen/MachineJumpTableInfo.h"
Evan Chenga844bde2008-02-02 04:07:54 +000035#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000036#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000037#include "llvm/CodeGen/PseudoSourceValue.h"
Chris Lattner589c6f62010-01-26 06:28:43 +000038#include "llvm/MC/MCAsmInfo.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000039#include "llvm/MC/MCContext.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000040#include "llvm/MC/MCSymbol.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000041#include "llvm/ADT/BitVector.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000042#include "llvm/ADT/SmallSet.h"
Evan Chengb1712452010-01-27 06:25:16 +000043#include "llvm/ADT/Statistic.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000044#include "llvm/ADT/StringExtras.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000045#include "llvm/ADT/VectorExtras.h"
Mon P Wang3c81d352008-11-23 04:37:22 +000046#include "llvm/Support/CommandLine.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000047#include "llvm/Support/Debug.h"
48#include "llvm/Support/ErrorHandling.h"
49#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000050#include "llvm/Support/raw_ostream.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000051using namespace llvm;
52
Evan Chengb1712452010-01-27 06:25:16 +000053STATISTIC(NumTailCalls, "Number of tail calls");
54
Mon P Wang3c81d352008-11-23 04:37:22 +000055static cl::opt<bool>
Mon P Wang9f22a4a2008-11-24 02:10:43 +000056DisableMMX("disable-mmx", cl::Hidden, cl::desc("Disable use of MMX"));
Mon P Wang3c81d352008-11-23 04:37:22 +000057
Dan Gohman2f67df72009-09-03 17:18:51 +000058// Disable16Bit - 16-bit operations typically have a larger encoding than
59// corresponding 32-bit instructions, and 16-bit code is slow on some
60// processors. This is an experimental flag to disable 16-bit operations
61// (which forces them to be Legalized to 32-bit operations).
62static cl::opt<bool>
63Disable16Bit("disable-16bit", cl::Hidden,
64 cl::desc("Disable use of 16-bit instructions"));
65
Evan Cheng10e86422008-04-25 19:11:04 +000066// Forward declarations.
Owen Andersone50ed302009-08-10 22:56:29 +000067static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +000068 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000069
Chris Lattnerf0144122009-07-28 03:13:23 +000070static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
71 switch (TM.getSubtarget<X86Subtarget>().TargetType) {
72 default: llvm_unreachable("unknown subtarget type");
73 case X86Subtarget::isDarwin:
Chris Lattner8c6ed052009-09-16 01:46:41 +000074 if (TM.getSubtarget<X86Subtarget>().is64Bit())
75 return new X8664_MachoTargetObjectFile();
Chris Lattner228252f2009-09-18 20:22:52 +000076 return new X8632_MachoTargetObjectFile();
Chris Lattnerf0144122009-07-28 03:13:23 +000077 case X86Subtarget::isELF:
Anton Korobeynikov9184b252010-02-15 22:35:59 +000078 if (TM.getSubtarget<X86Subtarget>().is64Bit())
79 return new X8664_ELFTargetObjectFile(TM);
80 return new X8632_ELFTargetObjectFile(TM);
Chris Lattnerf0144122009-07-28 03:13:23 +000081 case X86Subtarget::isMingw:
82 case X86Subtarget::isCygwin:
83 case X86Subtarget::isWindows:
84 return new TargetLoweringObjectFileCOFF();
85 }
Chris Lattnerf0144122009-07-28 03:13:23 +000086}
87
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +000088X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000089 : TargetLowering(TM, createTLOF(TM)) {
Evan Cheng559806f2006-01-27 08:10:46 +000090 Subtarget = &TM.getSubtarget<X86Subtarget>();
Dale Johannesenf1fc3a82007-09-23 14:52:20 +000091 X86ScalarSSEf64 = Subtarget->hasSSE2();
92 X86ScalarSSEf32 = Subtarget->hasSSE1();
Evan Cheng25ab6902006-09-08 06:48:29 +000093 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000094
Anton Korobeynikov2365f512007-07-14 14:06:15 +000095 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000096 TD = getTargetData();
Anton Korobeynikov2365f512007-07-14 14:06:15 +000097
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000098 // Set up the TargetLowering object.
99
100 // X86 is weird, it always uses i8 for shift amounts and setcc results.
Owen Anderson825b72b2009-08-11 20:47:22 +0000101 setShiftAmountType(MVT::i8);
Duncan Sands03228082008-11-23 15:47:28 +0000102 setBooleanContents(ZeroOrOneBooleanContent);
Evan Cheng0b2afbd2006-01-25 09:15:17 +0000103 setSchedulingPreference(SchedulingForRegPressure);
Evan Cheng25ab6902006-09-08 06:48:29 +0000104 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +0000105
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000106 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +0000107 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000108 setUseUnderscoreSetJmp(false);
109 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000110 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000111 // MS runtime is weird: it exports _setjmp, but longjmp!
112 setUseUnderscoreSetJmp(true);
113 setUseUnderscoreLongJmp(false);
114 } else {
115 setUseUnderscoreSetJmp(true);
116 setUseUnderscoreLongJmp(true);
117 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000118
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000119 // Set up the register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000120 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
Dan Gohman2f67df72009-09-03 17:18:51 +0000121 if (!Disable16Bit)
122 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000123 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng25ab6902006-09-08 06:48:29 +0000124 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000125 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000126
Owen Anderson825b72b2009-08-11 20:47:22 +0000127 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +0000128
Scott Michelfdc40a02009-02-17 22:15:04 +0000129 // We don't accept any truncstore of integer registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000130 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
Dan Gohman2f67df72009-09-03 17:18:51 +0000131 if (!Disable16Bit)
132 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000133 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
Dan Gohman2f67df72009-09-03 17:18:51 +0000134 if (!Disable16Bit)
135 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000136 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
137 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
Evan Cheng7f042682008-10-15 02:05:31 +0000138
139 // SETOEQ and SETUNE require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000140 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
141 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
142 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
143 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
144 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
145 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000146
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000147 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
148 // operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000149 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
150 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
151 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000152
Evan Cheng25ab6902006-09-08 06:48:29 +0000153 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000154 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
155 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
Eli Friedman948e95a2009-05-23 09:59:16 +0000156 } else if (!UseSoftFloat) {
157 if (X86ScalarSSEf64) {
Dale Johannesen1c15bf52008-10-21 20:50:01 +0000158 // We have an impenetrably clever algorithm for ui64->double only.
Owen Anderson825b72b2009-08-11 20:47:22 +0000159 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000160 }
Eli Friedman948e95a2009-05-23 09:59:16 +0000161 // We have an algorithm for SSE2, and we turn this into a 64-bit
162 // FILD for other targets.
Owen Anderson825b72b2009-08-11 20:47:22 +0000163 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000164 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000165
166 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
167 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000168 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
169 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000170
Devang Patel6a784892009-06-05 18:48:29 +0000171 if (!UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000172 // SSE has no i16 to fp conversion, only i32
173 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000174 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000175 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000176 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000177 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000178 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
179 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000180 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000181 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000182 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
183 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000184 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000185
Dale Johannesen73328d12007-09-19 23:55:34 +0000186 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
187 // are Legal, f80 is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000188 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
189 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000190
Evan Cheng02568ff2006-01-30 22:13:22 +0000191 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
192 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000193 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
194 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
Evan Cheng02568ff2006-01-30 22:13:22 +0000195
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000196 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000197 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000198 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000199 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000200 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000201 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
202 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000203 }
204
205 // Handle FP_TO_UINT by promoting the destination to a larger signed
206 // conversion.
Owen Anderson825b72b2009-08-11 20:47:22 +0000207 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
208 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
209 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000210
Evan Cheng25ab6902006-09-08 06:48:29 +0000211 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000212 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
213 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Eli Friedman948e95a2009-05-23 09:59:16 +0000214 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000215 if (X86ScalarSSEf32 && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000216 // Expand FP_TO_UINT into a select.
217 // FIXME: We would like to use a Custom expander here eventually to do
218 // the optimal thing for SSE vs. the default expansion in the legalizer.
Owen Anderson825b72b2009-08-11 20:47:22 +0000219 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000220 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000221 // With SSE3 we can use fisttpll to convert to a signed i64; without
222 // SSE, we're stuck with a fistpll.
Owen Anderson825b72b2009-08-11 20:47:22 +0000223 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000224 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000225
Chris Lattner399610a2006-12-05 18:22:22 +0000226 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000227 if (!X86ScalarSSEf64) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000228 setOperationAction(ISD::BIT_CONVERT , MVT::f32 , Expand);
229 setOperationAction(ISD::BIT_CONVERT , MVT::i32 , Expand);
Chris Lattnerf3597a12006-12-05 18:45:06 +0000230 }
Chris Lattner21f66852005-12-23 05:15:23 +0000231
Dan Gohmanb00ee212008-02-18 19:34:53 +0000232 // Scalar integer divide and remainder are lowered to use operations that
233 // produce two results, to match the available instructions. This exposes
234 // the two-result form to trivial CSE, which is able to combine x/y and x%y
235 // into a single instruction.
236 //
237 // Scalar integer multiply-high is also lowered to use two-result
238 // operations, to match the available instructions. However, plain multiply
239 // (low) operations are left as Legal, as there are single-result
240 // instructions for this in x86. Using the two-result multiply instructions
241 // when both high and low results are needed must be arranged by dagcombine.
Owen Anderson825b72b2009-08-11 20:47:22 +0000242 setOperationAction(ISD::MULHS , MVT::i8 , Expand);
243 setOperationAction(ISD::MULHU , MVT::i8 , Expand);
244 setOperationAction(ISD::SDIV , MVT::i8 , Expand);
245 setOperationAction(ISD::UDIV , MVT::i8 , Expand);
246 setOperationAction(ISD::SREM , MVT::i8 , Expand);
247 setOperationAction(ISD::UREM , MVT::i8 , Expand);
248 setOperationAction(ISD::MULHS , MVT::i16 , Expand);
249 setOperationAction(ISD::MULHU , MVT::i16 , Expand);
250 setOperationAction(ISD::SDIV , MVT::i16 , Expand);
251 setOperationAction(ISD::UDIV , MVT::i16 , Expand);
252 setOperationAction(ISD::SREM , MVT::i16 , Expand);
253 setOperationAction(ISD::UREM , MVT::i16 , Expand);
254 setOperationAction(ISD::MULHS , MVT::i32 , Expand);
255 setOperationAction(ISD::MULHU , MVT::i32 , Expand);
256 setOperationAction(ISD::SDIV , MVT::i32 , Expand);
257 setOperationAction(ISD::UDIV , MVT::i32 , Expand);
258 setOperationAction(ISD::SREM , MVT::i32 , Expand);
259 setOperationAction(ISD::UREM , MVT::i32 , Expand);
260 setOperationAction(ISD::MULHS , MVT::i64 , Expand);
261 setOperationAction(ISD::MULHU , MVT::i64 , Expand);
262 setOperationAction(ISD::SDIV , MVT::i64 , Expand);
263 setOperationAction(ISD::UDIV , MVT::i64 , Expand);
264 setOperationAction(ISD::SREM , MVT::i64 , Expand);
265 setOperationAction(ISD::UREM , MVT::i64 , Expand);
Dan Gohmana37c9f72007-09-25 18:23:27 +0000266
Owen Anderson825b72b2009-08-11 20:47:22 +0000267 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
268 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
269 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
270 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000271 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000272 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
273 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
274 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
275 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
276 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
277 setOperationAction(ISD::FREM , MVT::f32 , Expand);
278 setOperationAction(ISD::FREM , MVT::f64 , Expand);
279 setOperationAction(ISD::FREM , MVT::f80 , Expand);
280 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000281
Owen Anderson825b72b2009-08-11 20:47:22 +0000282 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
283 setOperationAction(ISD::CTTZ , MVT::i8 , Custom);
284 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
285 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
Dan Gohman2f67df72009-09-03 17:18:51 +0000286 if (Disable16Bit) {
287 setOperationAction(ISD::CTTZ , MVT::i16 , Expand);
288 setOperationAction(ISD::CTLZ , MVT::i16 , Expand);
289 } else {
290 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
291 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
292 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000293 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
294 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
295 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000296 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000297 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
298 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
299 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000300 }
301
Owen Anderson825b72b2009-08-11 20:47:22 +0000302 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
303 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000304
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000305 // These should be promoted to a larger select which is supported.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000306 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000307 // X86 wants to expand cmov itself.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000308 setOperationAction(ISD::SELECT , MVT::i8 , Custom);
Dan Gohman2f67df72009-09-03 17:18:51 +0000309 if (Disable16Bit)
310 setOperationAction(ISD::SELECT , MVT::i16 , Expand);
311 else
312 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000313 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
314 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
315 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
316 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
317 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
Dan Gohman2f67df72009-09-03 17:18:51 +0000318 if (Disable16Bit)
319 setOperationAction(ISD::SETCC , MVT::i16 , Expand);
320 else
321 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000322 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
323 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
324 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
325 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000326 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000327 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
328 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000329 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000330 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000331
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000332 // Darwin ABI issue.
Owen Anderson825b72b2009-08-11 20:47:22 +0000333 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
334 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
335 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
336 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000337 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000338 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
339 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000340 setOperationAction(ISD::BlockAddress , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000341 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000342 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
343 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
344 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
345 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000346 setOperationAction(ISD::BlockAddress , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000347 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000348 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Owen Anderson825b72b2009-08-11 20:47:22 +0000349 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
350 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
351 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000352 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000353 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
354 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
355 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000356 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000357
Evan Chengd2cde682008-03-10 19:38:10 +0000358 if (Subtarget->hasSSE1())
Owen Anderson825b72b2009-08-11 20:47:22 +0000359 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000360
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000361 if (!Subtarget->hasSSE2())
Owen Anderson825b72b2009-08-11 20:47:22 +0000362 setOperationAction(ISD::MEMBARRIER , MVT::Other, Expand);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000363
Mon P Wang63307c32008-05-05 19:05:59 +0000364 // Expand certain atomics
Owen Anderson825b72b2009-08-11 20:47:22 +0000365 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i8, Custom);
366 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i16, Custom);
367 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Custom);
368 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Custom);
Bill Wendling5bf1b4e2008-08-20 00:28:16 +0000369
Owen Anderson825b72b2009-08-11 20:47:22 +0000370 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i8, Custom);
371 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i16, Custom);
372 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Custom);
373 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000374
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000375 if (!Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000376 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
377 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
378 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
379 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
380 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
381 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
382 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000383 }
384
Evan Cheng3c992d22006-03-07 02:02:57 +0000385 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000386 if (!Subtarget->isTargetDarwin() &&
387 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000388 !Subtarget->isTargetCygMing()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000389 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000390 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000391
Owen Anderson825b72b2009-08-11 20:47:22 +0000392 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
393 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
394 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
395 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000396 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000397 setExceptionPointerRegister(X86::RAX);
398 setExceptionSelectorRegister(X86::RDX);
399 } else {
400 setExceptionPointerRegister(X86::EAX);
401 setExceptionSelectorRegister(X86::EDX);
402 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000403 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
404 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000405
Owen Anderson825b72b2009-08-11 20:47:22 +0000406 setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000407
Owen Anderson825b72b2009-08-11 20:47:22 +0000408 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000409
Nate Begemanacc398c2006-01-25 18:21:52 +0000410 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000411 setOperationAction(ISD::VASTART , MVT::Other, Custom);
412 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000413 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000414 setOperationAction(ISD::VAARG , MVT::Other, Custom);
415 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000416 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000417 setOperationAction(ISD::VAARG , MVT::Other, Expand);
418 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000419 }
Evan Chengae642192007-03-02 23:16:35 +0000420
Owen Anderson825b72b2009-08-11 20:47:22 +0000421 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
422 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000423 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000424 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000425 if (Subtarget->isTargetCygMing())
Owen Anderson825b72b2009-08-11 20:47:22 +0000426 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000427 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000428 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000429
Evan Chengc7ce29b2009-02-13 22:36:38 +0000430 if (!UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000431 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000432 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000433 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
434 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000435
Evan Cheng223547a2006-01-31 22:28:30 +0000436 // Use ANDPD to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000437 setOperationAction(ISD::FABS , MVT::f64, Custom);
438 setOperationAction(ISD::FABS , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000439
440 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000441 setOperationAction(ISD::FNEG , MVT::f64, Custom);
442 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000443
Evan Cheng68c47cb2007-01-05 07:55:56 +0000444 // Use ANDPD and ORPD to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000445 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
446 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000447
Evan Chengd25e9e82006-02-02 00:28:23 +0000448 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000449 setOperationAction(ISD::FSIN , MVT::f64, Expand);
450 setOperationAction(ISD::FCOS , MVT::f64, Expand);
451 setOperationAction(ISD::FSIN , MVT::f32, Expand);
452 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000453
Chris Lattnera54aa942006-01-29 06:26:08 +0000454 // Expand FP immediates into loads from the stack, except for the special
455 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000456 addLegalFPImmediate(APFloat(+0.0)); // xorpd
457 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Evan Chengc7ce29b2009-02-13 22:36:38 +0000458 } else if (!UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000459 // Use SSE for f32, x87 for f64.
460 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000461 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
462 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000463
464 // Use ANDPS to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000465 setOperationAction(ISD::FABS , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000466
467 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000468 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000469
Owen Anderson825b72b2009-08-11 20:47:22 +0000470 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000471
472 // Use ANDPS and ORPS to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000473 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
474 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000475
476 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000477 setOperationAction(ISD::FSIN , MVT::f32, Expand);
478 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000479
Nate Begemane1795842008-02-14 08:57:00 +0000480 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000481 addLegalFPImmediate(APFloat(+0.0f)); // xorps
482 addLegalFPImmediate(APFloat(+0.0)); // FLD0
483 addLegalFPImmediate(APFloat(+1.0)); // FLD1
484 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
485 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
486
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000487 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000488 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
489 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000490 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000491 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000492 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000493 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000494 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
495 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000496
Owen Anderson825b72b2009-08-11 20:47:22 +0000497 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
498 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
499 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
500 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000501
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000502 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000503 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
504 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000505 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000506 addLegalFPImmediate(APFloat(+0.0)); // FLD0
507 addLegalFPImmediate(APFloat(+1.0)); // FLD1
508 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
509 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000510 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
511 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
512 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
513 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000514 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000515
Dale Johannesen59a58732007-08-05 18:49:15 +0000516 // Long double always uses X87.
Evan Cheng92722532009-03-26 23:06:32 +0000517 if (!UseSoftFloat) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000518 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
519 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
520 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000521 {
522 bool ignored;
523 APFloat TmpFlt(+0.0);
524 TmpFlt.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
525 &ignored);
526 addLegalFPImmediate(TmpFlt); // FLD0
527 TmpFlt.changeSign();
528 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
529 APFloat TmpFlt2(+1.0);
530 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
531 &ignored);
532 addLegalFPImmediate(TmpFlt2); // FLD1
533 TmpFlt2.changeSign();
534 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
535 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000536
Evan Chengc7ce29b2009-02-13 22:36:38 +0000537 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000538 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
539 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000540 }
Dale Johannesen2f429012007-09-26 21:10:55 +0000541 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000542
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000543 // Always use a library call for pow.
Owen Anderson825b72b2009-08-11 20:47:22 +0000544 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
545 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
546 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000547
Owen Anderson825b72b2009-08-11 20:47:22 +0000548 setOperationAction(ISD::FLOG, MVT::f80, Expand);
549 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
550 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
551 setOperationAction(ISD::FEXP, MVT::f80, Expand);
552 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000553
Mon P Wangf007a8b2008-11-06 05:31:54 +0000554 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000555 // (for widening) or expand (for scalarization). Then we will selectively
556 // turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000557 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
558 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
559 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
560 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
561 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
562 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
563 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
564 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
565 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
566 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
567 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
568 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
569 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
570 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
571 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
572 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
573 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
574 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
575 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
576 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
577 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
578 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
579 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
580 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
581 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
582 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
583 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
584 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
585 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
586 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
587 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
588 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
589 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
590 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
591 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
592 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
593 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
594 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
595 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
596 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
597 setOperationAction(ISD::VSETCC, (MVT::SimpleValueType)VT, Expand);
598 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
599 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
600 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
601 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
602 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
603 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
604 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
605 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
606 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Dan Gohman87862e72009-12-11 21:31:27 +0000607 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000608 setOperationAction(ISD::TRUNCATE, (MVT::SimpleValueType)VT, Expand);
609 setOperationAction(ISD::SIGN_EXTEND, (MVT::SimpleValueType)VT, Expand);
610 setOperationAction(ISD::ZERO_EXTEND, (MVT::SimpleValueType)VT, Expand);
611 setOperationAction(ISD::ANY_EXTEND, (MVT::SimpleValueType)VT, Expand);
612 for (unsigned InnerVT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
613 InnerVT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
614 setTruncStoreAction((MVT::SimpleValueType)VT,
615 (MVT::SimpleValueType)InnerVT, Expand);
616 setLoadExtAction(ISD::SEXTLOAD, (MVT::SimpleValueType)VT, Expand);
617 setLoadExtAction(ISD::ZEXTLOAD, (MVT::SimpleValueType)VT, Expand);
618 setLoadExtAction(ISD::EXTLOAD, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000619 }
620
Evan Chengc7ce29b2009-02-13 22:36:38 +0000621 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
622 // with -msoft-float, disable use of MMX as well.
Evan Cheng92722532009-03-26 23:06:32 +0000623 if (!UseSoftFloat && !DisableMMX && Subtarget->hasMMX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000624 addRegisterClass(MVT::v8i8, X86::VR64RegisterClass);
625 addRegisterClass(MVT::v4i16, X86::VR64RegisterClass);
626 addRegisterClass(MVT::v2i32, X86::VR64RegisterClass);
627 addRegisterClass(MVT::v2f32, X86::VR64RegisterClass);
628 addRegisterClass(MVT::v1i64, X86::VR64RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000629
Owen Anderson825b72b2009-08-11 20:47:22 +0000630 setOperationAction(ISD::ADD, MVT::v8i8, Legal);
631 setOperationAction(ISD::ADD, MVT::v4i16, Legal);
632 setOperationAction(ISD::ADD, MVT::v2i32, Legal);
633 setOperationAction(ISD::ADD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000634
Owen Anderson825b72b2009-08-11 20:47:22 +0000635 setOperationAction(ISD::SUB, MVT::v8i8, Legal);
636 setOperationAction(ISD::SUB, MVT::v4i16, Legal);
637 setOperationAction(ISD::SUB, MVT::v2i32, Legal);
638 setOperationAction(ISD::SUB, MVT::v1i64, Legal);
Bill Wendlingc1fb0472007-03-10 09:57:05 +0000639
Owen Anderson825b72b2009-08-11 20:47:22 +0000640 setOperationAction(ISD::MULHS, MVT::v4i16, Legal);
641 setOperationAction(ISD::MUL, MVT::v4i16, Legal);
Bill Wendling74027e92007-03-15 21:24:36 +0000642
Owen Anderson825b72b2009-08-11 20:47:22 +0000643 setOperationAction(ISD::AND, MVT::v8i8, Promote);
644 AddPromotedToType (ISD::AND, MVT::v8i8, MVT::v1i64);
645 setOperationAction(ISD::AND, MVT::v4i16, Promote);
646 AddPromotedToType (ISD::AND, MVT::v4i16, MVT::v1i64);
647 setOperationAction(ISD::AND, MVT::v2i32, Promote);
648 AddPromotedToType (ISD::AND, MVT::v2i32, MVT::v1i64);
649 setOperationAction(ISD::AND, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000650
Owen Anderson825b72b2009-08-11 20:47:22 +0000651 setOperationAction(ISD::OR, MVT::v8i8, Promote);
652 AddPromotedToType (ISD::OR, MVT::v8i8, MVT::v1i64);
653 setOperationAction(ISD::OR, MVT::v4i16, Promote);
654 AddPromotedToType (ISD::OR, MVT::v4i16, MVT::v1i64);
655 setOperationAction(ISD::OR, MVT::v2i32, Promote);
656 AddPromotedToType (ISD::OR, MVT::v2i32, MVT::v1i64);
657 setOperationAction(ISD::OR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000658
Owen Anderson825b72b2009-08-11 20:47:22 +0000659 setOperationAction(ISD::XOR, MVT::v8i8, Promote);
660 AddPromotedToType (ISD::XOR, MVT::v8i8, MVT::v1i64);
661 setOperationAction(ISD::XOR, MVT::v4i16, Promote);
662 AddPromotedToType (ISD::XOR, MVT::v4i16, MVT::v1i64);
663 setOperationAction(ISD::XOR, MVT::v2i32, Promote);
664 AddPromotedToType (ISD::XOR, MVT::v2i32, MVT::v1i64);
665 setOperationAction(ISD::XOR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000666
Owen Anderson825b72b2009-08-11 20:47:22 +0000667 setOperationAction(ISD::LOAD, MVT::v8i8, Promote);
668 AddPromotedToType (ISD::LOAD, MVT::v8i8, MVT::v1i64);
669 setOperationAction(ISD::LOAD, MVT::v4i16, Promote);
670 AddPromotedToType (ISD::LOAD, MVT::v4i16, MVT::v1i64);
671 setOperationAction(ISD::LOAD, MVT::v2i32, Promote);
672 AddPromotedToType (ISD::LOAD, MVT::v2i32, MVT::v1i64);
673 setOperationAction(ISD::LOAD, MVT::v2f32, Promote);
674 AddPromotedToType (ISD::LOAD, MVT::v2f32, MVT::v1i64);
675 setOperationAction(ISD::LOAD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000676
Owen Anderson825b72b2009-08-11 20:47:22 +0000677 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i8, Custom);
678 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i16, Custom);
679 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i32, Custom);
680 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f32, Custom);
681 setOperationAction(ISD::BUILD_VECTOR, MVT::v1i64, Custom);
Bill Wendlinga348c562007-03-22 18:42:45 +0000682
Owen Anderson825b72b2009-08-11 20:47:22 +0000683 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8i8, Custom);
684 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i16, Custom);
685 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i32, Custom);
686 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v1i64, Custom);
Bill Wendling826f36f2007-03-28 00:57:11 +0000687
Owen Anderson825b72b2009-08-11 20:47:22 +0000688 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2f32, Custom);
689 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Custom);
690 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Custom);
691 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Custom);
Bill Wendling3180e202008-07-20 02:32:23 +0000692
Owen Anderson825b72b2009-08-11 20:47:22 +0000693 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i16, Custom);
Mon P Wang9e5ecb82008-12-12 01:25:51 +0000694
Owen Anderson825b72b2009-08-11 20:47:22 +0000695 setOperationAction(ISD::SELECT, MVT::v8i8, Promote);
696 setOperationAction(ISD::SELECT, MVT::v4i16, Promote);
697 setOperationAction(ISD::SELECT, MVT::v2i32, Promote);
698 setOperationAction(ISD::SELECT, MVT::v1i64, Custom);
699 setOperationAction(ISD::VSETCC, MVT::v8i8, Custom);
700 setOperationAction(ISD::VSETCC, MVT::v4i16, Custom);
701 setOperationAction(ISD::VSETCC, MVT::v2i32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000702 }
703
Evan Cheng92722532009-03-26 23:06:32 +0000704 if (!UseSoftFloat && Subtarget->hasSSE1()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000705 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000706
Owen Anderson825b72b2009-08-11 20:47:22 +0000707 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
708 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
709 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
710 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
711 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
712 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
713 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
714 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
715 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
716 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
717 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
718 setOperationAction(ISD::VSETCC, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000719 }
720
Evan Cheng92722532009-03-26 23:06:32 +0000721 if (!UseSoftFloat && Subtarget->hasSSE2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000722 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000723
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000724 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
725 // registers cannot be used even for integer operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000726 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
727 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
728 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
729 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000730
Owen Anderson825b72b2009-08-11 20:47:22 +0000731 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
732 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
733 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
734 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
735 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
736 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
737 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
738 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
739 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
740 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
741 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
742 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
743 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
744 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
745 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
746 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000747
Owen Anderson825b72b2009-08-11 20:47:22 +0000748 setOperationAction(ISD::VSETCC, MVT::v2f64, Custom);
749 setOperationAction(ISD::VSETCC, MVT::v16i8, Custom);
750 setOperationAction(ISD::VSETCC, MVT::v8i16, Custom);
751 setOperationAction(ISD::VSETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000752
Owen Anderson825b72b2009-08-11 20:47:22 +0000753 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
754 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
755 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
756 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
757 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000758
Mon P Wangeb38ebf2010-01-24 00:05:03 +0000759 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2f64, Custom);
760 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2i64, Custom);
761 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i8, Custom);
762 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i16, Custom);
763 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i32, Custom);
764
Evan Cheng2c3ae372006-04-12 21:21:57 +0000765 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Owen Anderson825b72b2009-08-11 20:47:22 +0000766 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
767 EVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000768 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000769 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000770 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000771 // Do not attempt to custom lower non-128-bit vectors
772 if (!VT.is128BitVector())
773 continue;
Owen Anderson825b72b2009-08-11 20:47:22 +0000774 setOperationAction(ISD::BUILD_VECTOR,
775 VT.getSimpleVT().SimpleTy, Custom);
776 setOperationAction(ISD::VECTOR_SHUFFLE,
777 VT.getSimpleVT().SimpleTy, Custom);
778 setOperationAction(ISD::EXTRACT_VECTOR_ELT,
779 VT.getSimpleVT().SimpleTy, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000780 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000781
Owen Anderson825b72b2009-08-11 20:47:22 +0000782 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
783 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
784 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
785 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
786 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
787 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000788
Nate Begemancdd1eec2008-02-12 22:51:28 +0000789 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000790 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
791 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000792 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000793
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000794 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000795 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; i++) {
796 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
Owen Andersone50ed302009-08-10 22:56:29 +0000797 EVT VT = SVT;
David Greene9b9838d2009-06-29 16:47:10 +0000798
799 // Do not attempt to promote non-128-bit vectors
800 if (!VT.is128BitVector()) {
801 continue;
802 }
Owen Andersond6662ad2009-08-10 20:46:15 +0000803 setOperationAction(ISD::AND, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000804 AddPromotedToType (ISD::AND, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000805 setOperationAction(ISD::OR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000806 AddPromotedToType (ISD::OR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000807 setOperationAction(ISD::XOR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000808 AddPromotedToType (ISD::XOR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000809 setOperationAction(ISD::LOAD, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000810 AddPromotedToType (ISD::LOAD, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000811 setOperationAction(ISD::SELECT, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000812 AddPromotedToType (ISD::SELECT, SVT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000813 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000814
Owen Anderson825b72b2009-08-11 20:47:22 +0000815 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000816
Evan Cheng2c3ae372006-04-12 21:21:57 +0000817 // Custom lower v2i64 and v2f64 selects.
Owen Anderson825b72b2009-08-11 20:47:22 +0000818 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
819 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
820 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
821 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000822
Owen Anderson825b72b2009-08-11 20:47:22 +0000823 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
824 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
Eli Friedman23ef1052009-06-06 03:57:58 +0000825 if (!DisableMMX && Subtarget->hasMMX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000826 setOperationAction(ISD::FP_TO_SINT, MVT::v2i32, Custom);
827 setOperationAction(ISD::SINT_TO_FP, MVT::v2i32, Custom);
Eli Friedman23ef1052009-06-06 03:57:58 +0000828 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000829 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000830
Nate Begeman14d12ca2008-02-11 04:19:36 +0000831 if (Subtarget->hasSSE41()) {
832 // FIXME: Do we need to handle scalar-to-vector here?
Owen Anderson825b72b2009-08-11 20:47:22 +0000833 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000834
835 // i8 and i16 vectors are custom , because the source register and source
836 // source memory operand types are not the same width. f32 vectors are
837 // custom since the immediate controlling the insert encodes additional
838 // information.
Owen Anderson825b72b2009-08-11 20:47:22 +0000839 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
840 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
841 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
842 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000843
Owen Anderson825b72b2009-08-11 20:47:22 +0000844 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
845 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
846 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
847 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000848
849 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000850 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Legal);
851 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000852 }
853 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000854
Nate Begeman30a0de92008-07-17 16:51:19 +0000855 if (Subtarget->hasSSE42()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000856 setOperationAction(ISD::VSETCC, MVT::v2i64, Custom);
Nate Begeman30a0de92008-07-17 16:51:19 +0000857 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000858
David Greene9b9838d2009-06-29 16:47:10 +0000859 if (!UseSoftFloat && Subtarget->hasAVX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000860 addRegisterClass(MVT::v8f32, X86::VR256RegisterClass);
861 addRegisterClass(MVT::v4f64, X86::VR256RegisterClass);
862 addRegisterClass(MVT::v8i32, X86::VR256RegisterClass);
863 addRegisterClass(MVT::v4i64, X86::VR256RegisterClass);
David Greened94c1012009-06-29 22:50:51 +0000864
Owen Anderson825b72b2009-08-11 20:47:22 +0000865 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
866 setOperationAction(ISD::LOAD, MVT::v8i32, Legal);
867 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
868 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
869 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
870 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
871 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
872 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
873 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
874 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
875 //setOperationAction(ISD::BUILD_VECTOR, MVT::v8f32, Custom);
876 //setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8f32, Custom);
877 //setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8f32, Custom);
878 //setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
879 //setOperationAction(ISD::VSETCC, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000880
881 // Operations to consider commented out -v16i16 v32i8
Owen Anderson825b72b2009-08-11 20:47:22 +0000882 //setOperationAction(ISD::ADD, MVT::v16i16, Legal);
883 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
884 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
885 //setOperationAction(ISD::SUB, MVT::v32i8, Legal);
886 //setOperationAction(ISD::SUB, MVT::v16i16, Legal);
887 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
888 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
889 //setOperationAction(ISD::MUL, MVT::v16i16, Legal);
890 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
891 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
892 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
893 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
894 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
895 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000896
Owen Anderson825b72b2009-08-11 20:47:22 +0000897 setOperationAction(ISD::VSETCC, MVT::v4f64, Custom);
898 // setOperationAction(ISD::VSETCC, MVT::v32i8, Custom);
899 // setOperationAction(ISD::VSETCC, MVT::v16i16, Custom);
900 setOperationAction(ISD::VSETCC, MVT::v8i32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000901
Owen Anderson825b72b2009-08-11 20:47:22 +0000902 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v32i8, Custom);
903 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i16, Custom);
904 // setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i16, Custom);
905 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i32, Custom);
906 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000907
Owen Anderson825b72b2009-08-11 20:47:22 +0000908 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f64, Custom);
909 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i64, Custom);
910 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f64, Custom);
911 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i64, Custom);
912 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f64, Custom);
913 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000914
915#if 0
916 // Not sure we want to do this since there are no 256-bit integer
917 // operations in AVX
918
919 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
920 // This includes 256-bit vectors
Owen Anderson825b72b2009-08-11 20:47:22 +0000921 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; ++i) {
922 EVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000923
924 // Do not attempt to custom lower non-power-of-2 vectors
925 if (!isPowerOf2_32(VT.getVectorNumElements()))
926 continue;
927
928 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
929 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
930 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
931 }
932
933 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000934 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i64, Custom);
935 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i64, Custom);
Eric Christopherfd179292009-08-27 18:07:15 +0000936 }
David Greene9b9838d2009-06-29 16:47:10 +0000937#endif
938
939#if 0
940 // Not sure we want to do this since there are no 256-bit integer
941 // operations in AVX
942
943 // Promote v32i8, v16i16, v8i32 load, select, and, or, xor to v4i64.
944 // Including 256-bit vectors
Owen Anderson825b72b2009-08-11 20:47:22 +0000945 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; i++) {
946 EVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000947
948 if (!VT.is256BitVector()) {
949 continue;
950 }
951 setOperationAction(ISD::AND, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000952 AddPromotedToType (ISD::AND, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000953 setOperationAction(ISD::OR, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000954 AddPromotedToType (ISD::OR, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000955 setOperationAction(ISD::XOR, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000956 AddPromotedToType (ISD::XOR, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000957 setOperationAction(ISD::LOAD, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000958 AddPromotedToType (ISD::LOAD, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000959 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000960 AddPromotedToType (ISD::SELECT, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000961 }
962
Owen Anderson825b72b2009-08-11 20:47:22 +0000963 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
David Greene9b9838d2009-06-29 16:47:10 +0000964#endif
965 }
966
Evan Cheng6be2c582006-04-05 23:38:46 +0000967 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000968 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Evan Cheng6be2c582006-04-05 23:38:46 +0000969
Bill Wendling74c37652008-12-09 22:08:41 +0000970 // Add/Sub/Mul with overflow operations are custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000971 setOperationAction(ISD::SADDO, MVT::i32, Custom);
972 setOperationAction(ISD::SADDO, MVT::i64, Custom);
973 setOperationAction(ISD::UADDO, MVT::i32, Custom);
974 setOperationAction(ISD::UADDO, MVT::i64, Custom);
975 setOperationAction(ISD::SSUBO, MVT::i32, Custom);
976 setOperationAction(ISD::SSUBO, MVT::i64, Custom);
977 setOperationAction(ISD::USUBO, MVT::i32, Custom);
978 setOperationAction(ISD::USUBO, MVT::i64, Custom);
979 setOperationAction(ISD::SMULO, MVT::i32, Custom);
980 setOperationAction(ISD::SMULO, MVT::i64, Custom);
Bill Wendling41ea7e72008-11-24 19:21:46 +0000981
Evan Chengd54f2d52009-03-31 19:38:51 +0000982 if (!Subtarget->is64Bit()) {
983 // These libcalls are not available in 32-bit.
984 setLibcallName(RTLIB::SHL_I128, 0);
985 setLibcallName(RTLIB::SRL_I128, 0);
986 setLibcallName(RTLIB::SRA_I128, 0);
987 }
988
Evan Cheng206ee9d2006-07-07 08:33:52 +0000989 // We have target-specific dag combine patterns for the following nodes:
990 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Evan Chengd880b972008-05-09 21:53:03 +0000991 setTargetDAGCombine(ISD::BUILD_VECTOR);
Chris Lattner83e6c992006-10-04 06:57:07 +0000992 setTargetDAGCombine(ISD::SELECT);
Evan Chengae3ecf92010-02-16 21:09:44 +0000993 setTargetDAGCombine(ISD::AND);
Nate Begeman740ab032009-01-26 00:52:55 +0000994 setTargetDAGCombine(ISD::SHL);
995 setTargetDAGCombine(ISD::SRA);
996 setTargetDAGCombine(ISD::SRL);
Evan Cheng760d1942010-01-04 21:22:48 +0000997 setTargetDAGCombine(ISD::OR);
Chris Lattner149a4e52008-02-22 02:09:43 +0000998 setTargetDAGCombine(ISD::STORE);
Owen Anderson99177002009-06-29 18:04:45 +0000999 setTargetDAGCombine(ISD::MEMBARRIER);
Evan Cheng2e489c42009-12-16 00:53:11 +00001000 setTargetDAGCombine(ISD::ZERO_EXTEND);
Evan Cheng0b0cd912009-03-28 05:57:29 +00001001 if (Subtarget->is64Bit())
1002 setTargetDAGCombine(ISD::MUL);
Evan Cheng206ee9d2006-07-07 08:33:52 +00001003
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001004 computeRegisterProperties();
1005
Evan Cheng87ed7162006-02-14 08:25:08 +00001006 // FIXME: These should be based on subtarget info. Plus, the values should
1007 // be smaller when we are in optimizing for size mode.
Dan Gohman87060f52008-06-30 21:00:56 +00001008 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
1009 maxStoresPerMemcpy = 16; // For @llvm.memcpy -> sequence of stores
1010 maxStoresPerMemmove = 3; // For @llvm.memmove -> sequence of stores
Evan Chengfb8075d2008-02-28 00:43:03 +00001011 setPrefLoopAlignment(16);
Evan Cheng6ebf7bc2009-05-13 21:42:09 +00001012 benefitFromCodePlacementOpt = true;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001013}
1014
Scott Michel5b8f82e2008-03-10 15:42:14 +00001015
Owen Anderson825b72b2009-08-11 20:47:22 +00001016MVT::SimpleValueType X86TargetLowering::getSetCCResultType(EVT VT) const {
1017 return MVT::i8;
Scott Michel5b8f82e2008-03-10 15:42:14 +00001018}
1019
1020
Evan Cheng29286502008-01-23 23:17:41 +00001021/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
1022/// the desired ByVal argument alignment.
1023static void getMaxByValAlign(const Type *Ty, unsigned &MaxAlign) {
1024 if (MaxAlign == 16)
1025 return;
1026 if (const VectorType *VTy = dyn_cast<VectorType>(Ty)) {
1027 if (VTy->getBitWidth() == 128)
1028 MaxAlign = 16;
Evan Cheng29286502008-01-23 23:17:41 +00001029 } else if (const ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
1030 unsigned EltAlign = 0;
1031 getMaxByValAlign(ATy->getElementType(), EltAlign);
1032 if (EltAlign > MaxAlign)
1033 MaxAlign = EltAlign;
1034 } else if (const StructType *STy = dyn_cast<StructType>(Ty)) {
1035 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
1036 unsigned EltAlign = 0;
1037 getMaxByValAlign(STy->getElementType(i), EltAlign);
1038 if (EltAlign > MaxAlign)
1039 MaxAlign = EltAlign;
1040 if (MaxAlign == 16)
1041 break;
1042 }
1043 }
1044 return;
1045}
1046
1047/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
1048/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +00001049/// that contain SSE vectors are placed at 16-byte boundaries while the rest
1050/// are at 4-byte boundaries.
Evan Cheng29286502008-01-23 23:17:41 +00001051unsigned X86TargetLowering::getByValTypeAlignment(const Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +00001052 if (Subtarget->is64Bit()) {
1053 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00001054 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +00001055 if (TyAlign > 8)
1056 return TyAlign;
1057 return 8;
1058 }
1059
Evan Cheng29286502008-01-23 23:17:41 +00001060 unsigned Align = 4;
Dale Johannesen0c191872008-02-08 19:48:20 +00001061 if (Subtarget->hasSSE1())
1062 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +00001063 return Align;
1064}
Chris Lattner2b02a442007-02-25 08:29:00 +00001065
Evan Chengf0df0312008-05-15 08:39:06 +00001066/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Cheng0ef8de32008-05-15 22:13:02 +00001067/// and store operations as a result of memset, memcpy, and memmove
Owen Anderson825b72b2009-08-11 20:47:22 +00001068/// lowering. It returns MVT::iAny if SelectionDAG should be responsible for
Evan Chengf0df0312008-05-15 08:39:06 +00001069/// determining it.
Owen Andersone50ed302009-08-10 22:56:29 +00001070EVT
Evan Chengf0df0312008-05-15 08:39:06 +00001071X86TargetLowering::getOptimalMemOpType(uint64_t Size, unsigned Align,
Devang Patel578efa92009-06-05 21:57:13 +00001072 bool isSrcConst, bool isSrcStr,
1073 SelectionDAG &DAG) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001074 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1075 // linux. This is because the stack realignment code can't handle certain
1076 // cases like PR2962. This should be removed when PR2962 is fixed.
Devang Patel578efa92009-06-05 21:57:13 +00001077 const Function *F = DAG.getMachineFunction().getFunction();
1078 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
1079 if (!NoImplicitFloatOps && Subtarget->getStackAlignment() >= 16) {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001080 if ((isSrcConst || isSrcStr) && Subtarget->hasSSE2() && Size >= 16)
Owen Anderson825b72b2009-08-11 20:47:22 +00001081 return MVT::v4i32;
Chris Lattner4002a1b2008-10-28 05:49:35 +00001082 if ((isSrcConst || isSrcStr) && Subtarget->hasSSE1() && Size >= 16)
Owen Anderson825b72b2009-08-11 20:47:22 +00001083 return MVT::v4f32;
Chris Lattner4002a1b2008-10-28 05:49:35 +00001084 }
Evan Chengf0df0312008-05-15 08:39:06 +00001085 if (Subtarget->is64Bit() && Size >= 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00001086 return MVT::i64;
1087 return MVT::i32;
Evan Chengf0df0312008-05-15 08:39:06 +00001088}
1089
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001090/// getJumpTableEncoding - Return the entry encoding for a jump table in the
1091/// current function. The returned value is a member of the
1092/// MachineJumpTableInfo::JTEntryKind enum.
1093unsigned X86TargetLowering::getJumpTableEncoding() const {
1094 // In GOT pic mode, each entry in the jump table is emitted as a @GOTOFF
1095 // symbol.
1096 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1097 Subtarget->isPICStyleGOT())
Chris Lattnerc64daab2010-01-26 05:02:42 +00001098 return MachineJumpTableInfo::EK_Custom32;
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001099
1100 // Otherwise, use the normal jump table encoding heuristics.
1101 return TargetLowering::getJumpTableEncoding();
1102}
1103
Chris Lattner589c6f62010-01-26 06:28:43 +00001104/// getPICBaseSymbol - Return the X86-32 PIC base.
1105MCSymbol *
1106X86TargetLowering::getPICBaseSymbol(const MachineFunction *MF,
1107 MCContext &Ctx) const {
1108 const MCAsmInfo &MAI = *getTargetMachine().getMCAsmInfo();
1109 return Ctx.GetOrCreateSymbol(Twine(MAI.getPrivateGlobalPrefix())+
1110 Twine(MF->getFunctionNumber())+"$pb");
1111}
1112
1113
Chris Lattnerc64daab2010-01-26 05:02:42 +00001114const MCExpr *
1115X86TargetLowering::LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI,
1116 const MachineBasicBlock *MBB,
1117 unsigned uid,MCContext &Ctx) const{
1118 assert(getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1119 Subtarget->isPICStyleGOT());
1120 // In 32-bit ELF systems, our jump table entries are formed with @GOTOFF
1121 // entries.
Chris Lattner017ec352010-02-08 22:33:55 +00001122 return X86MCTargetExpr::Create(MBB->getSymbol(Ctx),
1123 X86MCTargetExpr::GOTOFF, Ctx);
Chris Lattnerc64daab2010-01-26 05:02:42 +00001124}
1125
Evan Chengcc415862007-11-09 01:32:10 +00001126/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1127/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001128SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Chris Lattner589c6f62010-01-26 06:28:43 +00001129 SelectionDAG &DAG) const {
Chris Lattnere4df7562009-07-09 03:15:51 +00001130 if (!Subtarget->is64Bit())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001131 // This doesn't have DebugLoc associated with it, but is not really the
1132 // same as a Register.
1133 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc::getUnknownLoc(),
1134 getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001135 return Table;
1136}
1137
Chris Lattner589c6f62010-01-26 06:28:43 +00001138/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
1139/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
1140/// MCExpr.
1141const MCExpr *X86TargetLowering::
1142getPICJumpTableRelocBaseExpr(const MachineFunction *MF, unsigned JTI,
1143 MCContext &Ctx) const {
1144 // X86-64 uses RIP relative addressing based on the jump table label.
1145 if (Subtarget->isPICStyleRIPRel())
1146 return TargetLowering::getPICJumpTableRelocBaseExpr(MF, JTI, Ctx);
1147
1148 // Otherwise, the reference is relative to the PIC base.
1149 return MCSymbolRefExpr::Create(getPICBaseSymbol(MF, Ctx), Ctx);
1150}
1151
Bill Wendlingb4202b82009-07-01 18:50:55 +00001152/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +00001153unsigned X86TargetLowering::getFunctionAlignment(const Function *F) const {
Dan Gohman25103a22009-08-18 00:20:06 +00001154 return F->hasFnAttr(Attribute::OptimizeForSize) ? 0 : 4;
Bill Wendling20c568f2009-06-30 22:38:32 +00001155}
1156
Chris Lattner2b02a442007-02-25 08:29:00 +00001157//===----------------------------------------------------------------------===//
1158// Return Value Calling Convention Implementation
1159//===----------------------------------------------------------------------===//
1160
Chris Lattner59ed56b2007-02-28 04:55:35 +00001161#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001162
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001163bool
1164X86TargetLowering::CanLowerReturn(CallingConv::ID CallConv, bool isVarArg,
1165 const SmallVectorImpl<EVT> &OutTys,
1166 const SmallVectorImpl<ISD::ArgFlagsTy> &ArgsFlags,
1167 SelectionDAG &DAG) {
1168 SmallVector<CCValAssign, 16> RVLocs;
1169 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1170 RVLocs, *DAG.getContext());
1171 return CCInfo.CheckReturn(OutTys, ArgsFlags, RetCC_X86);
1172}
1173
Dan Gohman98ca4f22009-08-05 01:29:28 +00001174SDValue
1175X86TargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001176 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001177 const SmallVectorImpl<ISD::OutputArg> &Outs,
1178 DebugLoc dl, SelectionDAG &DAG) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001179
Chris Lattner9774c912007-02-27 05:28:59 +00001180 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001181 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1182 RVLocs, *DAG.getContext());
1183 CCInfo.AnalyzeReturn(Outs, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001184
Evan Chengdcea1632010-02-04 02:40:39 +00001185 // Add the regs to the liveout set for the function.
1186 MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
1187 for (unsigned i = 0; i != RVLocs.size(); ++i)
1188 if (RVLocs[i].isRegLoc() && !MRI.isLiveOut(RVLocs[i].getLocReg()))
1189 MRI.addLiveOut(RVLocs[i].getLocReg());
Scott Michelfdc40a02009-02-17 22:15:04 +00001190
Dan Gohman475871a2008-07-27 21:46:04 +00001191 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001192
Dan Gohman475871a2008-07-27 21:46:04 +00001193 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001194 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1195 // Operand #1 = Bytes To Pop
Dan Gohman2f67df72009-09-03 17:18:51 +00001196 RetOps.push_back(DAG.getTargetConstant(getBytesToPopOnReturn(), MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001197
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001198 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001199 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1200 CCValAssign &VA = RVLocs[i];
1201 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohman98ca4f22009-08-05 01:29:28 +00001202 SDValue ValToCopy = Outs[i].Val;
Scott Michelfdc40a02009-02-17 22:15:04 +00001203
Chris Lattner447ff682008-03-11 03:23:40 +00001204 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1205 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001206 if (VA.getLocReg() == X86::ST0 ||
1207 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001208 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1209 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001210 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Owen Anderson825b72b2009-08-11 20:47:22 +00001211 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001212 RetOps.push_back(ValToCopy);
1213 // Don't emit a copytoreg.
1214 continue;
1215 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001216
Evan Cheng242b38b2009-02-23 09:03:22 +00001217 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1218 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001219 if (Subtarget->is64Bit()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001220 EVT ValVT = ValToCopy.getValueType();
Evan Cheng242b38b2009-02-23 09:03:22 +00001221 if (ValVT.isVector() && ValVT.getSizeInBits() == 64) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001222 ValToCopy = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, ValToCopy);
Evan Cheng242b38b2009-02-23 09:03:22 +00001223 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1)
Owen Anderson825b72b2009-08-11 20:47:22 +00001224 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, ValToCopy);
Evan Cheng242b38b2009-02-23 09:03:22 +00001225 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001226 }
1227
Dale Johannesendd64c412009-02-04 00:33:20 +00001228 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001229 Flag = Chain.getValue(1);
1230 }
Dan Gohman61a92132008-04-21 23:59:07 +00001231
1232 // The x86-64 ABI for returning structs by value requires that we copy
1233 // the sret argument into %rax for the return. We saved the argument into
1234 // a virtual register in the entry block, so now we copy the value out
1235 // and into %rax.
1236 if (Subtarget->is64Bit() &&
1237 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1238 MachineFunction &MF = DAG.getMachineFunction();
1239 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1240 unsigned Reg = FuncInfo->getSRetReturnReg();
1241 if (!Reg) {
Evan Chengdcea1632010-02-04 02:40:39 +00001242 Reg = MRI.createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001243 FuncInfo->setSRetReturnReg(Reg);
1244 }
Dale Johannesendd64c412009-02-04 00:33:20 +00001245 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001246
Dale Johannesendd64c412009-02-04 00:33:20 +00001247 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001248 Flag = Chain.getValue(1);
Dan Gohman00326812009-10-12 16:36:12 +00001249
1250 // RAX now acts like a return value.
Evan Chengdcea1632010-02-04 02:40:39 +00001251 MRI.addLiveOut(X86::RAX);
Dan Gohman61a92132008-04-21 23:59:07 +00001252 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001253
Chris Lattner447ff682008-03-11 03:23:40 +00001254 RetOps[0] = Chain; // Update chain.
1255
1256 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001257 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001258 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001259
1260 return DAG.getNode(X86ISD::RET_FLAG, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001261 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001262}
1263
Dan Gohman98ca4f22009-08-05 01:29:28 +00001264/// LowerCallResult - Lower the result values of a call into the
1265/// appropriate copies out of appropriate physical registers.
1266///
1267SDValue
1268X86TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001269 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001270 const SmallVectorImpl<ISD::InputArg> &Ins,
1271 DebugLoc dl, SelectionDAG &DAG,
1272 SmallVectorImpl<SDValue> &InVals) {
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001273
Chris Lattnere32bbf62007-02-28 07:09:55 +00001274 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001275 SmallVector<CCValAssign, 16> RVLocs;
Torok Edwin3f142c32009-02-01 18:15:56 +00001276 bool Is64Bit = Subtarget->is64Bit();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001277 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +00001278 RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001279 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001280
Chris Lattner3085e152007-02-25 08:59:22 +00001281 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001282 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001283 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001284 EVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001285
Torok Edwin3f142c32009-02-01 18:15:56 +00001286 // If this is x86-64, and we disabled SSE, we can't return FP values
Owen Anderson825b72b2009-08-11 20:47:22 +00001287 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Dan Gohman98ca4f22009-08-05 01:29:28 +00001288 ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasSSE1())) {
Torok Edwin804e0fe2009-07-08 19:04:27 +00001289 llvm_report_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001290 }
1291
Chris Lattner8e6da152008-03-10 21:08:41 +00001292 // If this is a call to a function that returns an fp value on the floating
1293 // point stack, but where we prefer to use the value in xmm registers, copy
1294 // it out as F80 and use a truncate to move it from fp stack reg to xmm reg.
Dan Gohman37eed792009-02-04 17:28:58 +00001295 if ((VA.getLocReg() == X86::ST0 ||
1296 VA.getLocReg() == X86::ST1) &&
1297 isScalarFPTypeInSSEReg(VA.getValVT())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001298 CopyVT = MVT::f80;
Chris Lattner3085e152007-02-25 08:59:22 +00001299 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001300
Evan Cheng79fb3b42009-02-20 20:43:02 +00001301 SDValue Val;
1302 if (Is64Bit && CopyVT.isVector() && CopyVT.getSizeInBits() == 64) {
Evan Cheng242b38b2009-02-23 09:03:22 +00001303 // For x86-64, MMX values are returned in XMM0 / XMM1 except for v1i64.
1304 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
1305 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001306 MVT::v2i64, InFlag).getValue(1);
Evan Cheng242b38b2009-02-23 09:03:22 +00001307 Val = Chain.getValue(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001308 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1309 Val, DAG.getConstant(0, MVT::i64));
Evan Cheng242b38b2009-02-23 09:03:22 +00001310 } else {
1311 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001312 MVT::i64, InFlag).getValue(1);
Evan Cheng242b38b2009-02-23 09:03:22 +00001313 Val = Chain.getValue(0);
1314 }
Evan Cheng79fb3b42009-02-20 20:43:02 +00001315 Val = DAG.getNode(ISD::BIT_CONVERT, dl, CopyVT, Val);
1316 } else {
1317 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1318 CopyVT, InFlag).getValue(1);
1319 Val = Chain.getValue(0);
1320 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001321 InFlag = Chain.getValue(2);
Chris Lattner112dedc2007-12-29 06:41:28 +00001322
Dan Gohman37eed792009-02-04 17:28:58 +00001323 if (CopyVT != VA.getValVT()) {
Chris Lattner8e6da152008-03-10 21:08:41 +00001324 // Round the F80 the right size, which also moves to the appropriate xmm
1325 // register.
Dan Gohman37eed792009-02-04 17:28:58 +00001326 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
Chris Lattner8e6da152008-03-10 21:08:41 +00001327 // This truncation won't change the value.
1328 DAG.getIntPtrConstant(1));
1329 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001330
Dan Gohman98ca4f22009-08-05 01:29:28 +00001331 InVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001332 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001333
Dan Gohman98ca4f22009-08-05 01:29:28 +00001334 return Chain;
Chris Lattner2b02a442007-02-25 08:29:00 +00001335}
1336
1337
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001338//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001339// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001340//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001341// StdCall calling convention seems to be standard for many Windows' API
1342// routines and around. It differs from C calling convention just a little:
1343// callee should clean up the stack, not caller. Symbols should be also
1344// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001345// For info on fast calling convention see Fast Calling Convention (tail call)
1346// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001347
Dan Gohman98ca4f22009-08-05 01:29:28 +00001348/// CallIsStructReturn - Determines whether a call uses struct return
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001349/// semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001350static bool CallIsStructReturn(const SmallVectorImpl<ISD::OutputArg> &Outs) {
1351 if (Outs.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001352 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001353
Dan Gohman98ca4f22009-08-05 01:29:28 +00001354 return Outs[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001355}
1356
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001357/// ArgsAreStructReturn - Determines whether a function uses struct
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001358/// return semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001359static bool
1360ArgsAreStructReturn(const SmallVectorImpl<ISD::InputArg> &Ins) {
1361 if (Ins.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001362 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001363
Dan Gohman98ca4f22009-08-05 01:29:28 +00001364 return Ins[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001365}
1366
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001367/// IsCalleePop - Determines whether the callee is required to pop its
1368/// own arguments. Callee pop is necessary to support tail calls.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001369bool X86TargetLowering::IsCalleePop(bool IsVarArg, CallingConv::ID CallingConv){
Gordon Henriksen86737662008-01-05 16:56:59 +00001370 if (IsVarArg)
1371 return false;
1372
Dan Gohman095cc292008-09-13 01:54:27 +00001373 switch (CallingConv) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001374 default:
1375 return false;
1376 case CallingConv::X86_StdCall:
1377 return !Subtarget->is64Bit();
1378 case CallingConv::X86_FastCall:
1379 return !Subtarget->is64Bit();
1380 case CallingConv::Fast:
Dan Gohman1797ed52010-02-08 20:27:50 +00001381 return GuaranteedTailCallOpt;
Gordon Henriksen86737662008-01-05 16:56:59 +00001382 }
1383}
1384
Dan Gohman095cc292008-09-13 01:54:27 +00001385/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
1386/// given CallingConvention value.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001387CCAssignFn *X86TargetLowering::CCAssignFnForNode(CallingConv::ID CC) const {
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001388 if (Subtarget->is64Bit()) {
Anton Korobeynikov1a979d92008-03-22 20:57:27 +00001389 if (Subtarget->isTargetWin64())
Anton Korobeynikov8f88cb02008-03-22 20:37:30 +00001390 return CC_X86_Win64_C;
Evan Chenge9ac9e62008-09-07 09:07:23 +00001391 else
1392 return CC_X86_64_C;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001393 }
1394
Gordon Henriksen86737662008-01-05 16:56:59 +00001395 if (CC == CallingConv::X86_FastCall)
1396 return CC_X86_32_FastCall;
Evan Chengb188dd92008-09-10 18:25:29 +00001397 else if (CC == CallingConv::Fast)
1398 return CC_X86_32_FastCC;
Gordon Henriksen86737662008-01-05 16:56:59 +00001399 else
1400 return CC_X86_32_C;
1401}
1402
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001403/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1404/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001405/// the specific parameter attribute. The copy will be passed as a byval
1406/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001407static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001408CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001409 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1410 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001411 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesendd64c412009-02-04 00:33:20 +00001412 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001413 /*AlwaysInline=*/true, NULL, 0, NULL, 0);
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001414}
1415
Evan Cheng0c439eb2010-01-27 00:07:07 +00001416/// FuncIsMadeTailCallSafe - Return true if the function is being made into
1417/// a tailcall target by changing its ABI.
1418static bool FuncIsMadeTailCallSafe(CallingConv::ID CC) {
Dan Gohman1797ed52010-02-08 20:27:50 +00001419 return GuaranteedTailCallOpt && CC == CallingConv::Fast;
Evan Cheng0c439eb2010-01-27 00:07:07 +00001420}
1421
Dan Gohman98ca4f22009-08-05 01:29:28 +00001422SDValue
1423X86TargetLowering::LowerMemArgument(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001424 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001425 const SmallVectorImpl<ISD::InputArg> &Ins,
1426 DebugLoc dl, SelectionDAG &DAG,
1427 const CCValAssign &VA,
1428 MachineFrameInfo *MFI,
1429 unsigned i) {
Rafael Espindola7effac52007-09-14 15:48:13 +00001430 // Create the nodes corresponding to a load from this parameter slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001431 ISD::ArgFlagsTy Flags = Ins[i].Flags;
Evan Cheng0c439eb2010-01-27 00:07:07 +00001432 bool AlwaysUseMutable = FuncIsMadeTailCallSafe(CallConv);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001433 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Anton Korobeynikov22472762009-08-14 18:19:10 +00001434 EVT ValVT;
1435
1436 // If value is passed by pointer we have address passed instead of the value
1437 // itself.
1438 if (VA.getLocInfo() == CCValAssign::Indirect)
1439 ValVT = VA.getLocVT();
1440 else
1441 ValVT = VA.getValVT();
Evan Chenge70bb592008-01-10 02:24:25 +00001442
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001443 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001444 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001445 // In case of tail call optimization mark all arguments mutable. Since they
1446 // could be overwritten by lowering of arguments in case of a tail call.
Evan Cheng90567c32010-02-02 23:58:13 +00001447 if (Flags.isByVal()) {
1448 int FI = MFI->CreateFixedObject(Flags.getByValSize(),
1449 VA.getLocMemOffset(), isImmutable, false);
1450 return DAG.getFrameIndex(FI, getPointerTy());
1451 } else {
1452 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
1453 VA.getLocMemOffset(), isImmutable, false);
1454 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
1455 return DAG.getLoad(ValVT, dl, Chain, FIN,
David Greene67c9d422010-02-15 16:53:33 +00001456 PseudoSourceValue::getFixedStack(FI), 0,
1457 false, false, 0);
Evan Cheng90567c32010-02-02 23:58:13 +00001458 }
Rafael Espindola7effac52007-09-14 15:48:13 +00001459}
1460
Dan Gohman475871a2008-07-27 21:46:04 +00001461SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001462X86TargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001463 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001464 bool isVarArg,
1465 const SmallVectorImpl<ISD::InputArg> &Ins,
1466 DebugLoc dl,
1467 SelectionDAG &DAG,
1468 SmallVectorImpl<SDValue> &InVals) {
1469
Evan Cheng1bc78042006-04-26 01:20:17 +00001470 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001471 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001472
Gordon Henriksen86737662008-01-05 16:56:59 +00001473 const Function* Fn = MF.getFunction();
1474 if (Fn->hasExternalLinkage() &&
1475 Subtarget->isTargetCygMing() &&
1476 Fn->getName() == "main")
1477 FuncInfo->setForceFramePointer(true);
1478
Evan Cheng1bc78042006-04-26 01:20:17 +00001479 MachineFrameInfo *MFI = MF.getFrameInfo();
Gordon Henriksen86737662008-01-05 16:56:59 +00001480 bool Is64Bit = Subtarget->is64Bit();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001481 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001482
Dan Gohman98ca4f22009-08-05 01:29:28 +00001483 assert(!(isVarArg && CallConv == CallingConv::Fast) &&
Gordon Henriksenae636f82008-01-03 16:47:34 +00001484 "Var args not supported with calling convention fastcc");
1485
Chris Lattner638402b2007-02-28 07:00:42 +00001486 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001487 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001488 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1489 ArgLocs, *DAG.getContext());
1490 CCInfo.AnalyzeFormalArguments(Ins, CCAssignFnForNode(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001491
Chris Lattnerf39f7712007-02-28 05:46:49 +00001492 unsigned LastVal = ~0U;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001493 SDValue ArgValue;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001494 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1495 CCValAssign &VA = ArgLocs[i];
1496 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1497 // places.
1498 assert(VA.getValNo() != LastVal &&
1499 "Don't support value assigned to multiple locs yet");
1500 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001501
Chris Lattnerf39f7712007-02-28 05:46:49 +00001502 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001503 EVT RegVT = VA.getLocVT();
Devang Patel8a84e442009-01-05 17:31:22 +00001504 TargetRegisterClass *RC = NULL;
Owen Anderson825b72b2009-08-11 20:47:22 +00001505 if (RegVT == MVT::i32)
Chris Lattnerf39f7712007-02-28 05:46:49 +00001506 RC = X86::GR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001507 else if (Is64Bit && RegVT == MVT::i64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001508 RC = X86::GR64RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001509 else if (RegVT == MVT::f32)
Gordon Henriksen86737662008-01-05 16:56:59 +00001510 RC = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001511 else if (RegVT == MVT::f64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001512 RC = X86::FR64RegisterClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001513 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Evan Chengee472b12008-04-25 07:56:45 +00001514 RC = X86::VR128RegisterClass;
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001515 else if (RegVT.isVector() && RegVT.getSizeInBits() == 64)
1516 RC = X86::VR64RegisterClass;
1517 else
Torok Edwinc23197a2009-07-14 16:55:14 +00001518 llvm_unreachable("Unknown argument type!");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001519
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001520 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001521 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001522
Chris Lattnerf39f7712007-02-28 05:46:49 +00001523 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1524 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1525 // right size.
1526 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001527 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001528 DAG.getValueType(VA.getValVT()));
1529 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001530 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001531 DAG.getValueType(VA.getValVT()));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001532 else if (VA.getLocInfo() == CCValAssign::BCvt)
Anton Korobeynikov6dde14b2009-08-03 08:14:14 +00001533 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001534
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001535 if (VA.isExtInLoc()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001536 // Handle MMX values passed in XMM regs.
1537 if (RegVT.isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001538 ArgValue = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1539 ArgValue, DAG.getConstant(0, MVT::i64));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001540 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
1541 } else
1542 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001543 }
Chris Lattnerf39f7712007-02-28 05:46:49 +00001544 } else {
1545 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001546 ArgValue = LowerMemArgument(Chain, CallConv, Ins, dl, DAG, VA, MFI, i);
Evan Cheng1bc78042006-04-26 01:20:17 +00001547 }
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001548
1549 // If value is passed via pointer - do a load.
1550 if (VA.getLocInfo() == CCValAssign::Indirect)
David Greene67c9d422010-02-15 16:53:33 +00001551 ArgValue = DAG.getLoad(VA.getValVT(), dl, Chain, ArgValue, NULL, 0,
1552 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001553
Dan Gohman98ca4f22009-08-05 01:29:28 +00001554 InVals.push_back(ArgValue);
Evan Cheng1bc78042006-04-26 01:20:17 +00001555 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001556
Dan Gohman61a92132008-04-21 23:59:07 +00001557 // The x86-64 ABI for returning structs by value requires that we copy
1558 // the sret argument into %rax for the return. Save the argument into
1559 // a virtual register so that we can access it from the return points.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001560 if (Is64Bit && MF.getFunction()->hasStructRetAttr()) {
Dan Gohman61a92132008-04-21 23:59:07 +00001561 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1562 unsigned Reg = FuncInfo->getSRetReturnReg();
1563 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001564 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001565 FuncInfo->setSRetReturnReg(Reg);
1566 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001567 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001568 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Dan Gohman61a92132008-04-21 23:59:07 +00001569 }
1570
Chris Lattnerf39f7712007-02-28 05:46:49 +00001571 unsigned StackSize = CCInfo.getNextStackOffset();
Evan Cheng0c439eb2010-01-27 00:07:07 +00001572 // Align stack specially for tail calls.
1573 if (FuncIsMadeTailCallSafe(CallConv))
Gordon Henriksenae636f82008-01-03 16:47:34 +00001574 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001575
Evan Cheng1bc78042006-04-26 01:20:17 +00001576 // If the function takes variable number of arguments, make a frame index for
1577 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001578 if (isVarArg) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001579 if (Is64Bit || CallConv != CallingConv::X86_FastCall) {
David Greene3f2bf852009-11-12 20:49:22 +00001580 VarArgsFrameIndex = MFI->CreateFixedObject(1, StackSize, true, false);
Gordon Henriksen86737662008-01-05 16:56:59 +00001581 }
1582 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001583 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1584
1585 // FIXME: We should really autogenerate these arrays
1586 static const unsigned GPR64ArgRegsWin64[] = {
1587 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001588 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001589 static const unsigned XMMArgRegsWin64[] = {
1590 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
1591 };
1592 static const unsigned GPR64ArgRegs64Bit[] = {
1593 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1594 };
1595 static const unsigned XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001596 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1597 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1598 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001599 const unsigned *GPR64ArgRegs, *XMMArgRegs;
1600
1601 if (IsWin64) {
1602 TotalNumIntRegs = 4; TotalNumXMMRegs = 4;
1603 GPR64ArgRegs = GPR64ArgRegsWin64;
1604 XMMArgRegs = XMMArgRegsWin64;
1605 } else {
1606 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1607 GPR64ArgRegs = GPR64ArgRegs64Bit;
1608 XMMArgRegs = XMMArgRegs64Bit;
1609 }
1610 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1611 TotalNumIntRegs);
1612 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs,
1613 TotalNumXMMRegs);
1614
Devang Patel578efa92009-06-05 21:57:13 +00001615 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Evan Chengc7ce29b2009-02-13 22:36:38 +00001616 assert(!(NumXMMRegs && !Subtarget->hasSSE1()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001617 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001618 assert(!(NumXMMRegs && UseSoftFloat && NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00001619 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001620 if (UseSoftFloat || NoImplicitFloatOps || !Subtarget->hasSSE1())
Torok Edwin3f142c32009-02-01 18:15:56 +00001621 // Kernel mode asks for SSE to be disabled, so don't push them
1622 // on the stack.
1623 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00001624
Gordon Henriksen86737662008-01-05 16:56:59 +00001625 // For X86-64, if there are vararg parameters that are passed via
1626 // registers, then we must store them to their spots on the stack so they
1627 // may be loaded by deferencing the result of va_next.
1628 VarArgsGPOffset = NumIntRegs * 8;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001629 VarArgsFPOffset = TotalNumIntRegs * 8 + NumXMMRegs * 16;
1630 RegSaveFrameIndex = MFI->CreateStackObject(TotalNumIntRegs * 8 +
David Greene3f2bf852009-11-12 20:49:22 +00001631 TotalNumXMMRegs * 16, 16,
1632 false);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001633
Gordon Henriksen86737662008-01-05 16:56:59 +00001634 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001635 SmallVector<SDValue, 8> MemOps;
1636 SDValue RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
Dan Gohmand6708ea2009-08-15 01:38:56 +00001637 unsigned Offset = VarArgsGPOffset;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001638 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Dan Gohmand6708ea2009-08-15 01:38:56 +00001639 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
1640 DAG.getIntPtrConstant(Offset));
Bob Wilson998e1252009-04-20 18:36:57 +00001641 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
1642 X86::GR64RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00001643 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00001644 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00001645 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Evan Chengff89dcb2009-10-18 18:16:27 +00001646 PseudoSourceValue::getFixedStack(RegSaveFrameIndex),
David Greene67c9d422010-02-15 16:53:33 +00001647 Offset, false, false, 0);
Gordon Henriksen86737662008-01-05 16:56:59 +00001648 MemOps.push_back(Store);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001649 Offset += 8;
Gordon Henriksen86737662008-01-05 16:56:59 +00001650 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001651
Dan Gohmanface41a2009-08-16 21:24:25 +00001652 if (TotalNumXMMRegs != 0 && NumXMMRegs != TotalNumXMMRegs) {
1653 // Now store the XMM (fp + vector) parameter registers.
1654 SmallVector<SDValue, 11> SaveXMMOps;
1655 SaveXMMOps.push_back(Chain);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001656
Dan Gohmanface41a2009-08-16 21:24:25 +00001657 unsigned AL = MF.addLiveIn(X86::AL, X86::GR8RegisterClass);
1658 SDValue ALVal = DAG.getCopyFromReg(DAG.getEntryNode(), dl, AL, MVT::i8);
1659 SaveXMMOps.push_back(ALVal);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001660
Dan Gohmanface41a2009-08-16 21:24:25 +00001661 SaveXMMOps.push_back(DAG.getIntPtrConstant(RegSaveFrameIndex));
1662 SaveXMMOps.push_back(DAG.getIntPtrConstant(VarArgsFPOffset));
Dan Gohmand6708ea2009-08-15 01:38:56 +00001663
Dan Gohmanface41a2009-08-16 21:24:25 +00001664 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
1665 unsigned VReg = MF.addLiveIn(XMMArgRegs[NumXMMRegs],
1666 X86::VR128RegisterClass);
1667 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::v4f32);
1668 SaveXMMOps.push_back(Val);
1669 }
1670 MemOps.push_back(DAG.getNode(X86ISD::VASTART_SAVE_XMM_REGS, dl,
1671 MVT::Other,
1672 &SaveXMMOps[0], SaveXMMOps.size()));
Gordon Henriksen86737662008-01-05 16:56:59 +00001673 }
Dan Gohmanface41a2009-08-16 21:24:25 +00001674
1675 if (!MemOps.empty())
1676 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
1677 &MemOps[0], MemOps.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00001678 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001679 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001680
Gordon Henriksen86737662008-01-05 16:56:59 +00001681 // Some CCs need callee pop.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001682 if (IsCalleePop(isVarArg, CallConv)) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001683 BytesToPopOnReturn = StackSize; // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001684 } else {
Anton Korobeynikov1d9bacc2007-03-06 08:12:33 +00001685 BytesToPopOnReturn = 0; // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001686 // If this is an sret function, the return should pop the hidden pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001687 if (!Is64Bit && CallConv != CallingConv::Fast && ArgsAreStructReturn(Ins))
Scott Michelfdc40a02009-02-17 22:15:04 +00001688 BytesToPopOnReturn = 4;
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001689 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001690
Gordon Henriksen86737662008-01-05 16:56:59 +00001691 if (!Is64Bit) {
1692 RegSaveFrameIndex = 0xAAAAAAA; // RegSaveFrameIndex is X86-64 only.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001693 if (CallConv == CallingConv::X86_FastCall)
Gordon Henriksen86737662008-01-05 16:56:59 +00001694 VarArgsFrameIndex = 0xAAAAAAA; // fastcc functions can't have varargs.
1695 }
Evan Cheng25caf632006-05-23 21:06:34 +00001696
Anton Korobeynikova2780e12007-08-15 17:12:32 +00001697 FuncInfo->setBytesToPopOnReturn(BytesToPopOnReturn);
Evan Cheng1bc78042006-04-26 01:20:17 +00001698
Dan Gohman98ca4f22009-08-05 01:29:28 +00001699 return Chain;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001700}
1701
Dan Gohman475871a2008-07-27 21:46:04 +00001702SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001703X86TargetLowering::LowerMemOpCallTo(SDValue Chain,
1704 SDValue StackPtr, SDValue Arg,
1705 DebugLoc dl, SelectionDAG &DAG,
Evan Chengdffbd832008-01-10 00:09:10 +00001706 const CCValAssign &VA,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001707 ISD::ArgFlagsTy Flags) {
Anton Korobeynikovcf6b7392009-08-03 08:12:53 +00001708 const unsigned FirstStackArgOffset = (Subtarget->isTargetWin64() ? 32 : 0);
Anton Korobeynikovcf6b7392009-08-03 08:12:53 +00001709 unsigned LocMemOffset = FirstStackArgOffset + VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00001710 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00001711 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001712 if (Flags.isByVal()) {
Dale Johannesendd64c412009-02-04 00:33:20 +00001713 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Evan Chengdffbd832008-01-10 00:09:10 +00001714 }
Dale Johannesenace16102009-02-03 19:33:06 +00001715 return DAG.getStore(Chain, dl, Arg, PtrOff,
David Greene67c9d422010-02-15 16:53:33 +00001716 PseudoSourceValue::getStack(), LocMemOffset,
1717 false, false, 0);
Evan Chengdffbd832008-01-10 00:09:10 +00001718}
1719
Bill Wendling64e87322009-01-16 19:25:27 +00001720/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001721/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00001722SDValue
1723X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Evan Chengddc419c2010-01-26 19:04:47 +00001724 SDValue &OutRetAddr, SDValue Chain,
1725 bool IsTailCall, bool Is64Bit,
1726 int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001727 // Adjust the Return address stack slot.
Owen Andersone50ed302009-08-10 22:56:29 +00001728 EVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001729 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00001730
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001731 // Load the "old" Return address.
David Greene67c9d422010-02-15 16:53:33 +00001732 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, NULL, 0, false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00001733 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001734}
1735
1736/// EmitTailCallStoreRetAddr - Emit a store of the return adress if tail call
1737/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00001738static SDValue
1739EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00001740 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00001741 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001742 // Store the return address to the appropriate stack slot.
1743 if (!FPDiff) return Chain;
1744 // Calculate the new stack slot for the return address.
1745 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00001746 int NewReturnAddrFI =
Evan Chengddc419c2010-01-26 19:04:47 +00001747 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize, true,false);
Owen Anderson825b72b2009-08-11 20:47:22 +00001748 EVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00001749 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001750 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
David Greene67c9d422010-02-15 16:53:33 +00001751 PseudoSourceValue::getFixedStack(NewReturnAddrFI), 0,
1752 false, false, 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001753 return Chain;
1754}
1755
Dan Gohman98ca4f22009-08-05 01:29:28 +00001756SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00001757X86TargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001758 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00001759 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001760 const SmallVectorImpl<ISD::OutputArg> &Outs,
1761 const SmallVectorImpl<ISD::InputArg> &Ins,
1762 DebugLoc dl, SelectionDAG &DAG,
1763 SmallVectorImpl<SDValue> &InVals) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001764 MachineFunction &MF = DAG.getMachineFunction();
1765 bool Is64Bit = Subtarget->is64Bit();
1766 bool IsStructRet = CallIsStructReturn(Outs);
Evan Cheng5f941932010-02-05 02:21:12 +00001767 bool IsSibcall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001768
Evan Cheng5f941932010-02-05 02:21:12 +00001769 if (isTailCall) {
Evan Cheng0c439eb2010-01-27 00:07:07 +00001770 // Check if it's really possible to do a tail call.
Evan Cheng022d9e12010-02-02 23:55:14 +00001771 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv, isVarArg,
1772 Outs, Ins, DAG);
Evan Chengf22f9b32010-02-06 03:28:46 +00001773
1774 // Sibcalls are automatically detected tailcalls which do not require
1775 // ABI changes.
Dan Gohman1797ed52010-02-08 20:27:50 +00001776 if (!GuaranteedTailCallOpt && isTailCall)
Evan Cheng5f941932010-02-05 02:21:12 +00001777 IsSibcall = true;
Evan Chengf22f9b32010-02-06 03:28:46 +00001778
1779 if (isTailCall)
1780 ++NumTailCalls;
Evan Cheng5f941932010-02-05 02:21:12 +00001781 }
Evan Cheng0c439eb2010-01-27 00:07:07 +00001782
Dan Gohman98ca4f22009-08-05 01:29:28 +00001783 assert(!(isVarArg && CallConv == CallingConv::Fast) &&
Gordon Henriksenae636f82008-01-03 16:47:34 +00001784 "Var args not supported with calling convention fastcc");
1785
Chris Lattner638402b2007-02-28 07:00:42 +00001786 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00001787 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001788 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1789 ArgLocs, *DAG.getContext());
1790 CCInfo.AnalyzeCallOperands(Outs, CCAssignFnForNode(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001791
Chris Lattner423c5f42007-02-28 05:31:48 +00001792 // Get a count of how many bytes are to be pushed on the stack.
1793 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chengf22f9b32010-02-06 03:28:46 +00001794 if (IsSibcall)
Evan Chengb2c92902010-02-02 02:22:50 +00001795 // This is a sibcall. The memory operands are available in caller's
1796 // own caller's stack.
1797 NumBytes = 0;
Dan Gohman1797ed52010-02-08 20:27:50 +00001798 else if (GuaranteedTailCallOpt && CallConv == CallingConv::Fast)
Evan Chengf22f9b32010-02-06 03:28:46 +00001799 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001800
Gordon Henriksen86737662008-01-05 16:56:59 +00001801 int FPDiff = 0;
Evan Chengf22f9b32010-02-06 03:28:46 +00001802 if (isTailCall && !IsSibcall) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001803 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00001804 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00001805 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
1806 FPDiff = NumBytesCallerPushed - NumBytes;
1807
1808 // Set the delta of movement of the returnaddr stackslot.
1809 // But only set if delta is greater than previous delta.
1810 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
1811 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
1812 }
1813
Evan Chengf22f9b32010-02-06 03:28:46 +00001814 if (!IsSibcall)
1815 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001816
Dan Gohman475871a2008-07-27 21:46:04 +00001817 SDValue RetAddrFrIdx;
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001818 // Load return adress for tail calls.
Evan Chengf22f9b32010-02-06 03:28:46 +00001819 if (isTailCall && FPDiff)
1820 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, isTailCall,
1821 Is64Bit, FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00001822
Dan Gohman475871a2008-07-27 21:46:04 +00001823 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
1824 SmallVector<SDValue, 8> MemOpChains;
1825 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00001826
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001827 // Walk the register/memloc assignments, inserting copies/loads. In the case
1828 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00001829 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1830 CCValAssign &VA = ArgLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001831 EVT RegVT = VA.getLocVT();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001832 SDValue Arg = Outs[i].Val;
1833 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohman095cc292008-09-13 01:54:27 +00001834 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00001835
Chris Lattner423c5f42007-02-28 05:31:48 +00001836 // Promote the value if needed.
1837 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001838 default: llvm_unreachable("Unknown loc info!");
Chris Lattner423c5f42007-02-28 05:31:48 +00001839 case CCValAssign::Full: break;
1840 case CCValAssign::SExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001841 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001842 break;
1843 case CCValAssign::ZExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001844 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001845 break;
1846 case CCValAssign::AExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001847 if (RegVT.isVector() && RegVT.getSizeInBits() == 128) {
1848 // Special case: passing MMX values in XMM registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00001849 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, Arg);
1850 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
1851 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001852 } else
1853 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg);
1854 break;
1855 case CCValAssign::BCvt:
1856 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001857 break;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001858 case CCValAssign::Indirect: {
1859 // Store the argument.
1860 SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT());
Evan Chengff89dcb2009-10-18 18:16:27 +00001861 int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex();
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001862 Chain = DAG.getStore(Chain, dl, Arg, SpillSlot,
David Greene67c9d422010-02-15 16:53:33 +00001863 PseudoSourceValue::getFixedStack(FI), 0,
1864 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001865 Arg = SpillSlot;
1866 break;
1867 }
Evan Cheng6b5783d2006-05-25 18:56:34 +00001868 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001869
Chris Lattner423c5f42007-02-28 05:31:48 +00001870 if (VA.isRegLoc()) {
1871 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Evan Chengf22f9b32010-02-06 03:28:46 +00001872 } else if (!IsSibcall && (!isTailCall || isByVal)) {
Evan Cheng5f941932010-02-05 02:21:12 +00001873 assert(VA.isMemLoc());
1874 if (StackPtr.getNode() == 0)
1875 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
1876 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
1877 dl, DAG, VA, Flags));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001878 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001879 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001880
Evan Cheng32fe1032006-05-25 00:59:30 +00001881 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001882 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00001883 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001884
Evan Cheng347d5f72006-04-28 21:29:37 +00001885 // Build a sequence of copy-to-reg nodes chained together with token chain
1886 // and flag operands which copy the outgoing args into registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001887 SDValue InFlag;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001888 // Tail call byval lowering might overwrite argument registers so in case of
1889 // tail call optimization the copies to registers are lowered later.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001890 if (!isTailCall)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001891 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001892 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00001893 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001894 InFlag = Chain.getValue(1);
1895 }
Gordon Henriksen86737662008-01-05 16:56:59 +00001896
Chris Lattner88e1fd52009-07-09 04:24:46 +00001897 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001898 // ELF / PIC requires GOT in the EBX register before function calls via PLT
1899 // GOT pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001900 if (!isTailCall) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001901 Chain = DAG.getCopyToReg(Chain, dl, X86::EBX,
1902 DAG.getNode(X86ISD::GlobalBaseReg,
1903 DebugLoc::getUnknownLoc(),
1904 getPointerTy()),
1905 InFlag);
1906 InFlag = Chain.getValue(1);
1907 } else {
1908 // If we are tail calling and generating PIC/GOT style code load the
1909 // address of the callee into ECX. The value in ecx is used as target of
1910 // the tail jump. This is done to circumvent the ebx/callee-saved problem
1911 // for tail calls on PIC/GOT architectures. Normally we would just put the
1912 // address of GOT into ebx and then call target@PLT. But for tail calls
1913 // ebx would be restored (since ebx is callee saved) before jumping to the
1914 // target@PLT.
1915
1916 // Note: The actual moving to ECX is done further down.
1917 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
1918 if (G && !G->getGlobal()->hasHiddenVisibility() &&
1919 !G->getGlobal()->hasProtectedVisibility())
1920 Callee = LowerGlobalAddress(Callee, DAG);
1921 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00001922 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001923 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00001924 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001925
Gordon Henriksen86737662008-01-05 16:56:59 +00001926 if (Is64Bit && isVarArg) {
1927 // From AMD64 ABI document:
1928 // For calls that may call functions that use varargs or stdargs
1929 // (prototype-less calls or calls to functions containing ellipsis (...) in
1930 // the declaration) %al is used as hidden argument to specify the number
1931 // of SSE registers used. The contents of %al do not need to match exactly
1932 // the number of registers, but must be an ubound on the number of SSE
1933 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001934
1935 // FIXME: Verify this on Win64
Gordon Henriksen86737662008-01-05 16:56:59 +00001936 // Count the number of XMM registers allocated.
1937 static const unsigned XMMArgRegs[] = {
1938 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1939 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1940 };
1941 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Scott Michelfdc40a02009-02-17 22:15:04 +00001942 assert((Subtarget->hasSSE1() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00001943 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00001944
Dale Johannesendd64c412009-02-04 00:33:20 +00001945 Chain = DAG.getCopyToReg(Chain, dl, X86::AL,
Owen Anderson825b72b2009-08-11 20:47:22 +00001946 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00001947 InFlag = Chain.getValue(1);
1948 }
1949
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001950
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001951 // For tail calls lower the arguments to the 'real' stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001952 if (isTailCall) {
1953 // Force all the incoming stack arguments to be loaded from the stack
1954 // before any new outgoing arguments are stored to the stack, because the
1955 // outgoing stack slots may alias the incoming argument stack slots, and
1956 // the alias isn't otherwise explicit. This is slightly more conservative
1957 // than necessary, because it means that each store effectively depends
1958 // on every argument instead of just those arguments it would clobber.
1959 SDValue ArgChain = DAG.getStackArgumentTokenFactor(Chain);
1960
Dan Gohman475871a2008-07-27 21:46:04 +00001961 SmallVector<SDValue, 8> MemOpChains2;
1962 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00001963 int FI = 0;
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001964 // Do not flag preceeding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00001965 InFlag = SDValue();
Dan Gohman1797ed52010-02-08 20:27:50 +00001966 if (GuaranteedTailCallOpt) {
Evan Chengb2c92902010-02-02 02:22:50 +00001967 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1968 CCValAssign &VA = ArgLocs[i];
1969 if (VA.isRegLoc())
1970 continue;
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001971 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001972 SDValue Arg = Outs[i].Val;
1973 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Gordon Henriksen86737662008-01-05 16:56:59 +00001974 // Create frame index.
1975 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001976 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
David Greene3f2bf852009-11-12 20:49:22 +00001977 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true, false);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001978 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001979
Duncan Sands276dcbd2008-03-21 09:14:45 +00001980 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00001981 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00001982 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00001983 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00001984 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00001985 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00001986 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001987
Dan Gohman98ca4f22009-08-05 01:29:28 +00001988 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN,
1989 ArgChain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001990 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00001991 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00001992 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00001993 MemOpChains2.push_back(
Dan Gohman98ca4f22009-08-05 01:29:28 +00001994 DAG.getStore(ArgChain, dl, Arg, FIN,
David Greene67c9d422010-02-15 16:53:33 +00001995 PseudoSourceValue::getFixedStack(FI), 0,
1996 false, false, 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00001997 }
Gordon Henriksen86737662008-01-05 16:56:59 +00001998 }
1999 }
2000
2001 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002002 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00002003 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002004
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002005 // Copy arguments to their registers.
2006 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002007 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002008 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002009 InFlag = Chain.getValue(1);
2010 }
Dan Gohman475871a2008-07-27 21:46:04 +00002011 InFlag =SDValue();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002012
Gordon Henriksen86737662008-01-05 16:56:59 +00002013 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002014 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00002015 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002016 }
2017
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002018 bool WasGlobalOrExternal = false;
2019 if (getTargetMachine().getCodeModel() == CodeModel::Large) {
2020 assert(Is64Bit && "Large code model is only legal in 64-bit mode.");
2021 // In the 64-bit large code model, we have to make all calls
2022 // through a register, since the call instruction's 32-bit
2023 // pc-relative offset may not be large enough to hold the whole
2024 // address.
2025 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
2026 WasGlobalOrExternal = true;
2027 // If the callee is a GlobalAddress node (quite common, every direct call
2028 // is) turn it into a TargetGlobalAddress node so that legalize doesn't hack
2029 // it.
2030
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00002031 // We should use extra load for direct calls to dllimported functions in
2032 // non-JIT mode.
Chris Lattner74e726e2009-07-09 05:27:35 +00002033 GlobalValue *GV = G->getGlobal();
Chris Lattner754b7652009-07-10 05:48:03 +00002034 if (!GV->hasDLLImportLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002035 unsigned char OpFlags = 0;
Eric Christopherfd179292009-08-27 18:07:15 +00002036
Chris Lattner48a7d022009-07-09 05:02:21 +00002037 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
2038 // external symbols most go through the PLT in PIC mode. If the symbol
2039 // has hidden or protected visibility, or if it is static or local, then
2040 // we don't need to use the PLT - we can directly call it.
2041 if (Subtarget->isTargetELF() &&
2042 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002043 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002044 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002045 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002046 (GV->isDeclaration() || GV->isWeakForLinker()) &&
2047 Subtarget->getDarwinVers() < 9) {
2048 // PC-relative references to external symbols should go through $stub,
2049 // unless we're building with the leopard linker or later, which
2050 // automatically synthesizes these stubs.
2051 OpFlags = X86II::MO_DARWIN_STUB;
2052 }
Chris Lattner48a7d022009-07-09 05:02:21 +00002053
Chris Lattner74e726e2009-07-09 05:27:35 +00002054 Callee = DAG.getTargetGlobalAddress(GV, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00002055 G->getOffset(), OpFlags);
2056 }
Bill Wendling056292f2008-09-16 21:48:12 +00002057 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002058 WasGlobalOrExternal = true;
Chris Lattner48a7d022009-07-09 05:02:21 +00002059 unsigned char OpFlags = 0;
2060
2061 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to external
2062 // symbols should go through the PLT.
2063 if (Subtarget->isTargetELF() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002064 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002065 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002066 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002067 Subtarget->getDarwinVers() < 9) {
2068 // PC-relative references to external symbols should go through $stub,
2069 // unless we're building with the leopard linker or later, which
2070 // automatically synthesizes these stubs.
2071 OpFlags = X86II::MO_DARWIN_STUB;
2072 }
Eric Christopherfd179292009-08-27 18:07:15 +00002073
Chris Lattner48a7d022009-07-09 05:02:21 +00002074 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2075 OpFlags);
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002076 }
2077
2078 if (isTailCall && !WasGlobalOrExternal) {
Evan Chengdcea1632010-02-04 02:40:39 +00002079 // Force the address into a (call preserved) caller-saved register since
2080 // tailcall must happen after callee-saved registers are poped.
2081 // FIXME: Give it a special register class that contains caller-saved
2082 // register instead?
2083 unsigned TCReg = Is64Bit ? X86::R11 : X86::EAX;
Dale Johannesendd64c412009-02-04 00:33:20 +00002084 Chain = DAG.getCopyToReg(Chain, dl,
Evan Chengdcea1632010-02-04 02:40:39 +00002085 DAG.getRegister(TCReg, getPointerTy()),
Gordon Henriksen86737662008-01-05 16:56:59 +00002086 Callee,InFlag);
Evan Chengdcea1632010-02-04 02:40:39 +00002087 Callee = DAG.getRegister(TCReg, getPointerTy());
Gordon Henriksenae636f82008-01-03 16:47:34 +00002088 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002089
Chris Lattnerd96d0722007-02-25 06:40:16 +00002090 // Returns a chain & a flag for retval copy to use.
Owen Anderson825b72b2009-08-11 20:47:22 +00002091 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00002092 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00002093
Evan Chengf22f9b32010-02-06 03:28:46 +00002094 if (!IsSibcall && isTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002095 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2096 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002097 InFlag = Chain.getValue(1);
Gordon Henriksen86737662008-01-05 16:56:59 +00002098 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002099
Nate Begeman4c5dcf52006-02-17 00:03:04 +00002100 Ops.push_back(Chain);
2101 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00002102
Dan Gohman98ca4f22009-08-05 01:29:28 +00002103 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002104 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00002105
Gordon Henriksen86737662008-01-05 16:56:59 +00002106 // Add argument registers to the end of the list so that they are known live
2107 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00002108 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2109 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2110 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00002111
Evan Cheng586ccac2008-03-18 23:36:35 +00002112 // Add an implicit use GOT pointer in EBX.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002113 if (!isTailCall && Subtarget->isPICStyleGOT())
Evan Cheng586ccac2008-03-18 23:36:35 +00002114 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
2115
2116 // Add an implicit use of AL for x86 vararg functions.
2117 if (Is64Bit && isVarArg)
Owen Anderson825b72b2009-08-11 20:47:22 +00002118 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
Evan Cheng586ccac2008-03-18 23:36:35 +00002119
Gabor Greifba36cb52008-08-28 21:40:38 +00002120 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00002121 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002122
Dan Gohman98ca4f22009-08-05 01:29:28 +00002123 if (isTailCall) {
2124 // If this is the first return lowered for this function, add the regs
2125 // to the liveout set for the function.
2126 if (MF.getRegInfo().liveout_empty()) {
2127 SmallVector<CCValAssign, 16> RVLocs;
2128 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), RVLocs,
2129 *DAG.getContext());
2130 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
2131 for (unsigned i = 0; i != RVLocs.size(); ++i)
2132 if (RVLocs[i].isRegLoc())
2133 MF.getRegInfo().addLiveOut(RVLocs[i].getLocReg());
2134 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002135
Dan Gohman98ca4f22009-08-05 01:29:28 +00002136 assert(((Callee.getOpcode() == ISD::Register &&
2137 (cast<RegisterSDNode>(Callee)->getReg() == X86::EAX ||
Jeffrey Yasskina77169d2010-01-09 18:56:43 +00002138 cast<RegisterSDNode>(Callee)->getReg() == X86::R11)) ||
Dan Gohman98ca4f22009-08-05 01:29:28 +00002139 Callee.getOpcode() == ISD::TargetExternalSymbol ||
2140 Callee.getOpcode() == ISD::TargetGlobalAddress) &&
Jeffrey Yasskina77169d2010-01-09 18:56:43 +00002141 "Expecting a global address, external symbol, or scratch register");
Dan Gohman98ca4f22009-08-05 01:29:28 +00002142
2143 return DAG.getNode(X86ISD::TC_RETURN, dl,
2144 NodeTys, &Ops[0], Ops.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002145 }
2146
Dale Johannesenace16102009-02-03 19:33:06 +00002147 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00002148 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00002149
Chris Lattner2d297092006-05-23 18:50:38 +00002150 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00002151 unsigned NumBytesForCalleeToPush;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002152 if (IsCalleePop(isVarArg, CallConv))
Gordon Henriksen86737662008-01-05 16:56:59 +00002153 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Dan Gohman98ca4f22009-08-05 01:29:28 +00002154 else if (!Is64Bit && CallConv != CallingConv::Fast && IsStructRet)
Dan Gohmanf451cb82010-02-10 16:03:48 +00002155 // If this is a call to a struct-return function, the callee
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002156 // pops the hidden struct pointer, so we have to push it back.
2157 // This is common for Darwin/X86, Linux & Mingw32 targets.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002158 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002159 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002160 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002161
Gordon Henriksenae636f82008-01-03 16:47:34 +00002162 // Returns a flag for retval copy to use.
Evan Chengf22f9b32010-02-06 03:28:46 +00002163 if (!IsSibcall) {
2164 Chain = DAG.getCALLSEQ_END(Chain,
2165 DAG.getIntPtrConstant(NumBytes, true),
2166 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2167 true),
2168 InFlag);
2169 InFlag = Chain.getValue(1);
2170 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002171
Chris Lattner3085e152007-02-25 08:59:22 +00002172 // Handle result values, copying them out of physregs into vregs that we
2173 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002174 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2175 Ins, dl, DAG, InVals);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002176}
2177
Evan Cheng25ab6902006-09-08 06:48:29 +00002178
2179//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002180// Fast Calling Convention (tail call) implementation
2181//===----------------------------------------------------------------------===//
2182
2183// Like std call, callee cleans arguments, convention except that ECX is
2184// reserved for storing the tail called function address. Only 2 registers are
2185// free for argument passing (inreg). Tail call optimization is performed
2186// provided:
2187// * tailcallopt is enabled
2188// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002189// On X86_64 architecture with GOT-style position independent code only local
2190// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002191// To keep the stack aligned according to platform abi the function
2192// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2193// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002194// If a tail called function callee has more arguments than the caller the
2195// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002196// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002197// original REtADDR, but before the saved framepointer or the spilled registers
2198// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2199// stack layout:
2200// arg1
2201// arg2
2202// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002203// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002204// move area ]
2205// (possible EBP)
2206// ESI
2207// EDI
2208// local1 ..
2209
2210/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2211/// for a 16 byte align requirement.
Scott Michelfdc40a02009-02-17 22:15:04 +00002212unsigned X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002213 SelectionDAG& DAG) {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002214 MachineFunction &MF = DAG.getMachineFunction();
2215 const TargetMachine &TM = MF.getTarget();
2216 const TargetFrameInfo &TFI = *TM.getFrameInfo();
2217 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002218 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002219 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002220 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002221 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2222 // Number smaller than 12 so just add the difference.
2223 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2224 } else {
2225 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002226 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002227 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002228 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002229 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002230}
2231
Evan Cheng5f941932010-02-05 02:21:12 +00002232/// MatchingStackOffset - Return true if the given stack call argument is
2233/// already available in the same position (relatively) of the caller's
2234/// incoming argument stack.
2235static
2236bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
2237 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
2238 const X86InstrInfo *TII) {
2239 int FI;
2240 if (Arg.getOpcode() == ISD::CopyFromReg) {
2241 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
2242 if (!VR || TargetRegisterInfo::isPhysicalRegister(VR))
2243 return false;
2244 MachineInstr *Def = MRI->getVRegDef(VR);
2245 if (!Def)
2246 return false;
2247 if (!Flags.isByVal()) {
2248 if (!TII->isLoadFromStackSlot(Def, FI))
2249 return false;
2250 } else {
2251 unsigned Opcode = Def->getOpcode();
2252 if ((Opcode == X86::LEA32r || Opcode == X86::LEA64r) &&
2253 Def->getOperand(1).isFI()) {
2254 FI = Def->getOperand(1).getIndex();
2255 if (MFI->getObjectSize(FI) != Flags.getByValSize())
2256 return false;
2257 } else
2258 return false;
2259 }
2260 } else {
2261 LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg);
2262 if (!Ld)
2263 return false;
2264 SDValue Ptr = Ld->getBasePtr();
2265 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
2266 if (!FINode)
2267 return false;
2268 FI = FINode->getIndex();
2269 }
2270
2271 if (!MFI->isFixedObjectIndex(FI))
2272 return false;
2273 return Offset == MFI->getObjectOffset(FI);
2274}
2275
Dan Gohman98ca4f22009-08-05 01:29:28 +00002276/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2277/// for tail call optimization. Targets which want to do tail call
2278/// optimization should implement this function.
2279bool
2280X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002281 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002282 bool isVarArg,
Evan Chengb1712452010-01-27 06:25:16 +00002283 const SmallVectorImpl<ISD::OutputArg> &Outs,
2284 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002285 SelectionDAG& DAG) const {
Evan Chengb1712452010-01-27 06:25:16 +00002286 if (CalleeCC != CallingConv::Fast &&
2287 CalleeCC != CallingConv::C)
2288 return false;
2289
Evan Cheng7096ae42010-01-29 06:45:59 +00002290 // If -tailcallopt is specified, make fastcc functions tail-callable.
2291 const Function *CallerF = DAG.getMachineFunction().getFunction();
Dan Gohman1797ed52010-02-08 20:27:50 +00002292 if (GuaranteedTailCallOpt) {
Evan Cheng843bd692010-01-31 06:44:49 +00002293 if (CalleeCC == CallingConv::Fast &&
2294 CallerF->getCallingConv() == CalleeCC)
2295 return true;
2296 return false;
2297 }
2298
Evan Chengb2c92902010-02-02 02:22:50 +00002299 // Look for obvious safe cases to perform tail call optimization that does not
2300 // requite ABI changes. This is what gcc calls sibcall.
2301
Evan Cheng843bd692010-01-31 06:44:49 +00002302 // Do not tail call optimize vararg calls for now.
2303 if (isVarArg)
2304 return false;
2305
Evan Chenga6bff982010-01-30 01:22:00 +00002306 // If the callee takes no arguments then go on to check the results of the
2307 // call.
2308 if (!Outs.empty()) {
2309 // Check if stack adjustment is needed. For now, do not do this if any
2310 // argument is passed on the stack.
2311 SmallVector<CCValAssign, 16> ArgLocs;
2312 CCState CCInfo(CalleeCC, isVarArg, getTargetMachine(),
2313 ArgLocs, *DAG.getContext());
2314 CCInfo.AnalyzeCallOperands(Outs, CCAssignFnForNode(CalleeCC));
Evan Chengb2c92902010-02-02 02:22:50 +00002315 if (CCInfo.getNextStackOffset()) {
2316 MachineFunction &MF = DAG.getMachineFunction();
2317 if (MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn())
2318 return false;
2319 if (Subtarget->isTargetWin64())
2320 // Win64 ABI has additional complications.
2321 return false;
2322
2323 // Check if the arguments are already laid out in the right way as
2324 // the caller's fixed stack objects.
2325 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng5f941932010-02-05 02:21:12 +00002326 const MachineRegisterInfo *MRI = &MF.getRegInfo();
2327 const X86InstrInfo *TII =
2328 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
Evan Chengb2c92902010-02-02 02:22:50 +00002329 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2330 CCValAssign &VA = ArgLocs[i];
2331 EVT RegVT = VA.getLocVT();
2332 SDValue Arg = Outs[i].Val;
2333 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Evan Chengb2c92902010-02-02 02:22:50 +00002334 if (VA.getLocInfo() == CCValAssign::Indirect)
2335 return false;
2336 if (!VA.isRegLoc()) {
Evan Cheng5f941932010-02-05 02:21:12 +00002337 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
2338 MFI, MRI, TII))
Evan Chengb2c92902010-02-02 02:22:50 +00002339 return false;
2340 }
2341 }
2342 }
Evan Chenga6bff982010-01-30 01:22:00 +00002343 }
Evan Chengb1712452010-01-27 06:25:16 +00002344
Evan Cheng86809cc2010-02-03 03:28:02 +00002345 return true;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002346}
2347
Dan Gohman3df24e62008-09-03 23:12:08 +00002348FastISel *
Evan Chengddc419c2010-01-26 19:04:47 +00002349X86TargetLowering::createFastISel(MachineFunction &mf, MachineModuleInfo *mmo,
2350 DwarfWriter *dw,
2351 DenseMap<const Value *, unsigned> &vm,
2352 DenseMap<const BasicBlock*, MachineBasicBlock*> &bm,
2353 DenseMap<const AllocaInst *, int> &am
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002354#ifndef NDEBUG
Evan Chengddc419c2010-01-26 19:04:47 +00002355 , SmallSet<Instruction*, 8> &cil
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002356#endif
2357 ) {
Devang Patel83489bb2009-01-13 00:35:13 +00002358 return X86::createFastISel(mf, mmo, dw, vm, bm, am
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002359#ifndef NDEBUG
2360 , cil
2361#endif
2362 );
Dan Gohmand9f3c482008-08-19 21:32:53 +00002363}
2364
2365
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002366//===----------------------------------------------------------------------===//
2367// Other Lowering Hooks
2368//===----------------------------------------------------------------------===//
2369
2370
Dan Gohman475871a2008-07-27 21:46:04 +00002371SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002372 MachineFunction &MF = DAG.getMachineFunction();
2373 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2374 int ReturnAddrIndex = FuncInfo->getRAIndex();
2375
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002376 if (ReturnAddrIndex == 0) {
2377 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00002378 uint64_t SlotSize = TD->getPointerSize();
David Greene3f2bf852009-11-12 20:49:22 +00002379 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize,
2380 true, false);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002381 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002382 }
2383
Evan Cheng25ab6902006-09-08 06:48:29 +00002384 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002385}
2386
2387
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002388bool X86::isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
2389 bool hasSymbolicDisplacement) {
2390 // Offset should fit into 32 bit immediate field.
2391 if (!isInt32(Offset))
2392 return false;
2393
2394 // If we don't have a symbolic displacement - we don't have any extra
2395 // restrictions.
2396 if (!hasSymbolicDisplacement)
2397 return true;
2398
2399 // FIXME: Some tweaks might be needed for medium code model.
2400 if (M != CodeModel::Small && M != CodeModel::Kernel)
2401 return false;
2402
2403 // For small code model we assume that latest object is 16MB before end of 31
2404 // bits boundary. We may also accept pretty large negative constants knowing
2405 // that all objects are in the positive half of address space.
2406 if (M == CodeModel::Small && Offset < 16*1024*1024)
2407 return true;
2408
2409 // For kernel code model we know that all object resist in the negative half
2410 // of 32bits address space. We may not accept negative offsets, since they may
2411 // be just off and we may accept pretty large positive ones.
2412 if (M == CodeModel::Kernel && Offset > 0)
2413 return true;
2414
2415 return false;
2416}
2417
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002418/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
2419/// specific condition code, returning the condition code and the LHS/RHS of the
2420/// comparison to make.
2421static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
2422 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00002423 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002424 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
2425 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
2426 // X > -1 -> X == 0, jump !sign.
2427 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002428 return X86::COND_NS;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002429 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
2430 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002431 return X86::COND_S;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002432 } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00002433 // X < 1 -> X <= 0
2434 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002435 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002436 }
Chris Lattnerf9570512006-09-13 03:22:10 +00002437 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002438
Evan Chengd9558e02006-01-06 00:43:03 +00002439 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002440 default: llvm_unreachable("Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002441 case ISD::SETEQ: return X86::COND_E;
2442 case ISD::SETGT: return X86::COND_G;
2443 case ISD::SETGE: return X86::COND_GE;
2444 case ISD::SETLT: return X86::COND_L;
2445 case ISD::SETLE: return X86::COND_LE;
2446 case ISD::SETNE: return X86::COND_NE;
2447 case ISD::SETULT: return X86::COND_B;
2448 case ISD::SETUGT: return X86::COND_A;
2449 case ISD::SETULE: return X86::COND_BE;
2450 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00002451 }
Chris Lattner4c78e022008-12-23 23:42:27 +00002452 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002453
Chris Lattner4c78e022008-12-23 23:42:27 +00002454 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00002455
Chris Lattner4c78e022008-12-23 23:42:27 +00002456 // If LHS is a foldable load, but RHS is not, flip the condition.
2457 if ((ISD::isNON_EXTLoad(LHS.getNode()) && LHS.hasOneUse()) &&
2458 !(ISD::isNON_EXTLoad(RHS.getNode()) && RHS.hasOneUse())) {
2459 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
2460 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00002461 }
2462
Chris Lattner4c78e022008-12-23 23:42:27 +00002463 switch (SetCCOpcode) {
2464 default: break;
2465 case ISD::SETOLT:
2466 case ISD::SETOLE:
2467 case ISD::SETUGT:
2468 case ISD::SETUGE:
2469 std::swap(LHS, RHS);
2470 break;
2471 }
2472
2473 // On a floating point condition, the flags are set as follows:
2474 // ZF PF CF op
2475 // 0 | 0 | 0 | X > Y
2476 // 0 | 0 | 1 | X < Y
2477 // 1 | 0 | 0 | X == Y
2478 // 1 | 1 | 1 | unordered
2479 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002480 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00002481 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002482 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00002483 case ISD::SETOLT: // flipped
2484 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002485 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00002486 case ISD::SETOLE: // flipped
2487 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002488 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002489 case ISD::SETUGT: // flipped
2490 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002491 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00002492 case ISD::SETUGE: // flipped
2493 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002494 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002495 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002496 case ISD::SETNE: return X86::COND_NE;
2497 case ISD::SETUO: return X86::COND_P;
2498 case ISD::SETO: return X86::COND_NP;
Dan Gohman1a492952009-10-20 16:22:37 +00002499 case ISD::SETOEQ:
2500 case ISD::SETUNE: return X86::COND_INVALID;
Chris Lattner4c78e022008-12-23 23:42:27 +00002501 }
Evan Chengd9558e02006-01-06 00:43:03 +00002502}
2503
Evan Cheng4a460802006-01-11 00:33:36 +00002504/// hasFPCMov - is there a floating point cmov for the specific X86 condition
2505/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00002506/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00002507static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00002508 switch (X86CC) {
2509 default:
2510 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00002511 case X86::COND_B:
2512 case X86::COND_BE:
2513 case X86::COND_E:
2514 case X86::COND_P:
2515 case X86::COND_A:
2516 case X86::COND_AE:
2517 case X86::COND_NE:
2518 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00002519 return true;
2520 }
2521}
2522
Evan Chengeb2f9692009-10-27 19:56:55 +00002523/// isFPImmLegal - Returns true if the target can instruction select the
2524/// specified FP immediate natively. If false, the legalizer will
2525/// materialize the FP immediate as a load from a constant pool.
Evan Chenga1eaa3c2009-10-28 01:43:28 +00002526bool X86TargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
Evan Chengeb2f9692009-10-27 19:56:55 +00002527 for (unsigned i = 0, e = LegalFPImmediates.size(); i != e; ++i) {
2528 if (Imm.bitwiseIsEqual(LegalFPImmediates[i]))
2529 return true;
2530 }
2531 return false;
2532}
2533
Nate Begeman9008ca62009-04-27 18:41:29 +00002534/// isUndefOrInRange - Return true if Val is undef or if its value falls within
2535/// the specified range (L, H].
2536static bool isUndefOrInRange(int Val, int Low, int Hi) {
2537 return (Val < 0) || (Val >= Low && Val < Hi);
2538}
2539
2540/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
2541/// specified value.
2542static bool isUndefOrEqual(int Val, int CmpVal) {
2543 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00002544 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00002545 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00002546}
2547
Nate Begeman9008ca62009-04-27 18:41:29 +00002548/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
2549/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
2550/// the second operand.
Owen Andersone50ed302009-08-10 22:56:29 +00002551static bool isPSHUFDMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002552 if (VT == MVT::v4f32 || VT == MVT::v4i32 || VT == MVT::v4i16)
Nate Begeman9008ca62009-04-27 18:41:29 +00002553 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00002554 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Nate Begeman9008ca62009-04-27 18:41:29 +00002555 return (Mask[0] < 2 && Mask[1] < 2);
2556 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002557}
2558
Nate Begeman9008ca62009-04-27 18:41:29 +00002559bool X86::isPSHUFDMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002560 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002561 N->getMask(M);
2562 return ::isPSHUFDMask(M, N->getValueType(0));
2563}
Evan Cheng0188ecb2006-03-22 18:59:22 +00002564
Nate Begeman9008ca62009-04-27 18:41:29 +00002565/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
2566/// is suitable for input to PSHUFHW.
Owen Andersone50ed302009-08-10 22:56:29 +00002567static bool isPSHUFHWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002568 if (VT != MVT::v8i16)
Evan Cheng0188ecb2006-03-22 18:59:22 +00002569 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002570
Nate Begeman9008ca62009-04-27 18:41:29 +00002571 // Lower quadword copied in order or undef.
2572 for (int i = 0; i != 4; ++i)
2573 if (Mask[i] >= 0 && Mask[i] != i)
Evan Cheng506d3df2006-03-29 23:07:14 +00002574 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002575
Evan Cheng506d3df2006-03-29 23:07:14 +00002576 // Upper quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002577 for (int i = 4; i != 8; ++i)
2578 if (Mask[i] >= 0 && (Mask[i] < 4 || Mask[i] > 7))
Evan Cheng506d3df2006-03-29 23:07:14 +00002579 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002580
Evan Cheng506d3df2006-03-29 23:07:14 +00002581 return true;
2582}
2583
Nate Begeman9008ca62009-04-27 18:41:29 +00002584bool X86::isPSHUFHWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002585 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002586 N->getMask(M);
2587 return ::isPSHUFHWMask(M, N->getValueType(0));
2588}
Evan Cheng506d3df2006-03-29 23:07:14 +00002589
Nate Begeman9008ca62009-04-27 18:41:29 +00002590/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
2591/// is suitable for input to PSHUFLW.
Owen Andersone50ed302009-08-10 22:56:29 +00002592static bool isPSHUFLWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002593 if (VT != MVT::v8i16)
Evan Cheng506d3df2006-03-29 23:07:14 +00002594 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002595
Rafael Espindola15684b22009-04-24 12:40:33 +00002596 // Upper quadword copied in order.
Nate Begeman9008ca62009-04-27 18:41:29 +00002597 for (int i = 4; i != 8; ++i)
2598 if (Mask[i] >= 0 && Mask[i] != i)
Rafael Espindola15684b22009-04-24 12:40:33 +00002599 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002600
Rafael Espindola15684b22009-04-24 12:40:33 +00002601 // Lower quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002602 for (int i = 0; i != 4; ++i)
2603 if (Mask[i] >= 4)
Rafael Espindola15684b22009-04-24 12:40:33 +00002604 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002605
Rafael Espindola15684b22009-04-24 12:40:33 +00002606 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002607}
2608
Nate Begeman9008ca62009-04-27 18:41:29 +00002609bool X86::isPSHUFLWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002610 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002611 N->getMask(M);
2612 return ::isPSHUFLWMask(M, N->getValueType(0));
2613}
2614
Nate Begemana09008b2009-10-19 02:17:23 +00002615/// isPALIGNRMask - Return true if the node specifies a shuffle of elements that
2616/// is suitable for input to PALIGNR.
2617static bool isPALIGNRMask(const SmallVectorImpl<int> &Mask, EVT VT,
2618 bool hasSSSE3) {
2619 int i, e = VT.getVectorNumElements();
2620
2621 // Do not handle v2i64 / v2f64 shuffles with palignr.
2622 if (e < 4 || !hasSSSE3)
2623 return false;
2624
2625 for (i = 0; i != e; ++i)
2626 if (Mask[i] >= 0)
2627 break;
2628
2629 // All undef, not a palignr.
2630 if (i == e)
2631 return false;
2632
2633 // Determine if it's ok to perform a palignr with only the LHS, since we
2634 // don't have access to the actual shuffle elements to see if RHS is undef.
2635 bool Unary = Mask[i] < (int)e;
2636 bool NeedsUnary = false;
2637
2638 int s = Mask[i] - i;
2639
2640 // Check the rest of the elements to see if they are consecutive.
2641 for (++i; i != e; ++i) {
2642 int m = Mask[i];
2643 if (m < 0)
2644 continue;
2645
2646 Unary = Unary && (m < (int)e);
2647 NeedsUnary = NeedsUnary || (m < s);
2648
2649 if (NeedsUnary && !Unary)
2650 return false;
2651 if (Unary && m != ((s+i) & (e-1)))
2652 return false;
2653 if (!Unary && m != (s+i))
2654 return false;
2655 }
2656 return true;
2657}
2658
2659bool X86::isPALIGNRMask(ShuffleVectorSDNode *N) {
2660 SmallVector<int, 8> M;
2661 N->getMask(M);
2662 return ::isPALIGNRMask(M, N->getValueType(0), true);
2663}
2664
Evan Cheng14aed5e2006-03-24 01:18:28 +00002665/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
2666/// specifies a shuffle of elements that is suitable for input to SHUFP*.
Owen Andersone50ed302009-08-10 22:56:29 +00002667static bool isSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002668 int NumElems = VT.getVectorNumElements();
2669 if (NumElems != 2 && NumElems != 4)
2670 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002671
Nate Begeman9008ca62009-04-27 18:41:29 +00002672 int Half = NumElems / 2;
2673 for (int i = 0; i < Half; ++i)
2674 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002675 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002676 for (int i = Half; i < NumElems; ++i)
2677 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002678 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002679
Evan Cheng14aed5e2006-03-24 01:18:28 +00002680 return true;
2681}
2682
Nate Begeman9008ca62009-04-27 18:41:29 +00002683bool X86::isSHUFPMask(ShuffleVectorSDNode *N) {
2684 SmallVector<int, 8> M;
2685 N->getMask(M);
2686 return ::isSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002687}
2688
Evan Cheng213d2cf2007-05-17 18:45:50 +00002689/// isCommutedSHUFP - Returns true if the shuffle mask is exactly
Evan Cheng39623da2006-04-20 08:58:49 +00002690/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
2691/// half elements to come from vector 1 (which would equal the dest.) and
2692/// the upper half to come from vector 2.
Owen Andersone50ed302009-08-10 22:56:29 +00002693static bool isCommutedSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002694 int NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00002695
2696 if (NumElems != 2 && NumElems != 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00002697 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002698
Nate Begeman9008ca62009-04-27 18:41:29 +00002699 int Half = NumElems / 2;
2700 for (int i = 0; i < Half; ++i)
2701 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002702 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002703 for (int i = Half; i < NumElems; ++i)
2704 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002705 return false;
2706 return true;
2707}
2708
Nate Begeman9008ca62009-04-27 18:41:29 +00002709static bool isCommutedSHUFP(ShuffleVectorSDNode *N) {
2710 SmallVector<int, 8> M;
2711 N->getMask(M);
2712 return isCommutedSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002713}
2714
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002715/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
2716/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00002717bool X86::isMOVHLPSMask(ShuffleVectorSDNode *N) {
2718 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002719 return false;
2720
Evan Cheng2064a2b2006-03-28 06:50:32 +00002721 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Nate Begeman9008ca62009-04-27 18:41:29 +00002722 return isUndefOrEqual(N->getMaskElt(0), 6) &&
2723 isUndefOrEqual(N->getMaskElt(1), 7) &&
2724 isUndefOrEqual(N->getMaskElt(2), 2) &&
2725 isUndefOrEqual(N->getMaskElt(3), 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00002726}
2727
Nate Begeman0b10b912009-11-07 23:17:15 +00002728/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
2729/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
2730/// <2, 3, 2, 3>
2731bool X86::isMOVHLPS_v_undef_Mask(ShuffleVectorSDNode *N) {
2732 unsigned NumElems = N->getValueType(0).getVectorNumElements();
2733
2734 if (NumElems != 4)
2735 return false;
2736
2737 return isUndefOrEqual(N->getMaskElt(0), 2) &&
2738 isUndefOrEqual(N->getMaskElt(1), 3) &&
2739 isUndefOrEqual(N->getMaskElt(2), 2) &&
2740 isUndefOrEqual(N->getMaskElt(3), 3);
2741}
2742
Evan Cheng5ced1d82006-04-06 23:23:56 +00002743/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
2744/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Nate Begeman9008ca62009-04-27 18:41:29 +00002745bool X86::isMOVLPMask(ShuffleVectorSDNode *N) {
2746 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00002747
Evan Cheng5ced1d82006-04-06 23:23:56 +00002748 if (NumElems != 2 && NumElems != 4)
2749 return false;
2750
Evan Chengc5cdff22006-04-07 21:53:05 +00002751 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002752 if (!isUndefOrEqual(N->getMaskElt(i), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00002753 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002754
Evan Chengc5cdff22006-04-07 21:53:05 +00002755 for (unsigned i = NumElems/2; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002756 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00002757 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002758
2759 return true;
2760}
2761
Nate Begeman0b10b912009-11-07 23:17:15 +00002762/// isMOVLHPSMask - Return true if the specified VECTOR_SHUFFLE operand
2763/// specifies a shuffle of elements that is suitable for input to MOVLHPS.
2764bool X86::isMOVLHPSMask(ShuffleVectorSDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002765 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00002766
Evan Cheng5ced1d82006-04-06 23:23:56 +00002767 if (NumElems != 2 && NumElems != 4)
2768 return false;
2769
Evan Chengc5cdff22006-04-07 21:53:05 +00002770 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002771 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00002772 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002773
Nate Begeman9008ca62009-04-27 18:41:29 +00002774 for (unsigned i = 0; i < NumElems/2; ++i)
2775 if (!isUndefOrEqual(N->getMaskElt(i + NumElems/2), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00002776 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002777
2778 return true;
2779}
2780
Evan Cheng0038e592006-03-28 00:39:58 +00002781/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
2782/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Owen Andersone50ed302009-08-10 22:56:29 +00002783static bool isUNPCKLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00002784 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002785 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002786 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng0038e592006-03-28 00:39:58 +00002787 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002788
Nate Begeman9008ca62009-04-27 18:41:29 +00002789 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
2790 int BitI = Mask[i];
2791 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00002792 if (!isUndefOrEqual(BitI, j))
2793 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002794 if (V2IsSplat) {
Mon P Wang7bcaefa2009-02-04 01:16:59 +00002795 if (!isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002796 return false;
2797 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00002798 if (!isUndefOrEqual(BitI1, j + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002799 return false;
2800 }
Evan Cheng0038e592006-03-28 00:39:58 +00002801 }
Evan Cheng0038e592006-03-28 00:39:58 +00002802 return true;
2803}
2804
Nate Begeman9008ca62009-04-27 18:41:29 +00002805bool X86::isUNPCKLMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
2806 SmallVector<int, 8> M;
2807 N->getMask(M);
2808 return ::isUNPCKLMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00002809}
2810
Evan Cheng4fcb9222006-03-28 02:43:26 +00002811/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
2812/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Eric Christopherfd179292009-08-27 18:07:15 +00002813static bool isUNPCKHMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00002814 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002815 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002816 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng4fcb9222006-03-28 02:43:26 +00002817 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002818
Nate Begeman9008ca62009-04-27 18:41:29 +00002819 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
2820 int BitI = Mask[i];
2821 int BitI1 = Mask[i+1];
Chris Lattner5a88b832007-02-25 07:10:00 +00002822 if (!isUndefOrEqual(BitI, j + NumElts/2))
Evan Chengc5cdff22006-04-07 21:53:05 +00002823 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002824 if (V2IsSplat) {
Chris Lattner5a88b832007-02-25 07:10:00 +00002825 if (isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002826 return false;
2827 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00002828 if (!isUndefOrEqual(BitI1, j + NumElts/2 + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002829 return false;
2830 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00002831 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00002832 return true;
2833}
2834
Nate Begeman9008ca62009-04-27 18:41:29 +00002835bool X86::isUNPCKHMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
2836 SmallVector<int, 8> M;
2837 N->getMask(M);
2838 return ::isUNPCKHMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00002839}
2840
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002841/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
2842/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
2843/// <0, 0, 1, 1>
Owen Andersone50ed302009-08-10 22:56:29 +00002844static bool isUNPCKL_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002845 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002846 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002847 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002848
Nate Begeman9008ca62009-04-27 18:41:29 +00002849 for (int i = 0, j = 0; i != NumElems; i += 2, ++j) {
2850 int BitI = Mask[i];
2851 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00002852 if (!isUndefOrEqual(BitI, j))
2853 return false;
2854 if (!isUndefOrEqual(BitI1, j))
2855 return false;
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002856 }
Rafael Espindola15684b22009-04-24 12:40:33 +00002857 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002858}
2859
Nate Begeman9008ca62009-04-27 18:41:29 +00002860bool X86::isUNPCKL_v_undef_Mask(ShuffleVectorSDNode *N) {
2861 SmallVector<int, 8> M;
2862 N->getMask(M);
2863 return ::isUNPCKL_v_undef_Mask(M, N->getValueType(0));
2864}
2865
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002866/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
2867/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
2868/// <2, 2, 3, 3>
Owen Andersone50ed302009-08-10 22:56:29 +00002869static bool isUNPCKH_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002870 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002871 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
2872 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002873
Nate Begeman9008ca62009-04-27 18:41:29 +00002874 for (int i = 0, j = NumElems / 2; i != NumElems; i += 2, ++j) {
2875 int BitI = Mask[i];
2876 int BitI1 = Mask[i+1];
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002877 if (!isUndefOrEqual(BitI, j))
2878 return false;
2879 if (!isUndefOrEqual(BitI1, j))
2880 return false;
2881 }
Rafael Espindola15684b22009-04-24 12:40:33 +00002882 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002883}
2884
Nate Begeman9008ca62009-04-27 18:41:29 +00002885bool X86::isUNPCKH_v_undef_Mask(ShuffleVectorSDNode *N) {
2886 SmallVector<int, 8> M;
2887 N->getMask(M);
2888 return ::isUNPCKH_v_undef_Mask(M, N->getValueType(0));
2889}
2890
Evan Cheng017dcc62006-04-21 01:05:10 +00002891/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
2892/// specifies a shuffle of elements that is suitable for input to MOVSS,
2893/// MOVSD, and MOVD, i.e. setting the lowest element.
Owen Andersone50ed302009-08-10 22:56:29 +00002894static bool isMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00002895 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002896 return false;
Eli Friedman10415532009-06-06 06:05:10 +00002897
2898 int NumElts = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00002899
Nate Begeman9008ca62009-04-27 18:41:29 +00002900 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002901 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002902
Nate Begeman9008ca62009-04-27 18:41:29 +00002903 for (int i = 1; i < NumElts; ++i)
2904 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002905 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002906
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002907 return true;
2908}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002909
Nate Begeman9008ca62009-04-27 18:41:29 +00002910bool X86::isMOVLMask(ShuffleVectorSDNode *N) {
2911 SmallVector<int, 8> M;
2912 N->getMask(M);
2913 return ::isMOVLMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002914}
2915
Evan Cheng017dcc62006-04-21 01:05:10 +00002916/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
2917/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00002918/// element of vector 2 and the other elements to come from vector 1 in order.
Owen Andersone50ed302009-08-10 22:56:29 +00002919static bool isCommutedMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002920 bool V2IsSplat = false, bool V2IsUndef = false) {
2921 int NumOps = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002922 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00002923 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002924
Nate Begeman9008ca62009-04-27 18:41:29 +00002925 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00002926 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002927
Nate Begeman9008ca62009-04-27 18:41:29 +00002928 for (int i = 1; i < NumOps; ++i)
2929 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
2930 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
2931 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00002932 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002933
Evan Cheng39623da2006-04-20 08:58:49 +00002934 return true;
2935}
2936
Nate Begeman9008ca62009-04-27 18:41:29 +00002937static bool isCommutedMOVL(ShuffleVectorSDNode *N, bool V2IsSplat = false,
Evan Cheng8cf723d2006-09-08 01:50:06 +00002938 bool V2IsUndef = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002939 SmallVector<int, 8> M;
2940 N->getMask(M);
2941 return isCommutedMOVLMask(M, N->getValueType(0), V2IsSplat, V2IsUndef);
Evan Cheng39623da2006-04-20 08:58:49 +00002942}
2943
Evan Chengd9539472006-04-14 21:59:03 +00002944/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2945/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00002946bool X86::isMOVSHDUPMask(ShuffleVectorSDNode *N) {
2947 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00002948 return false;
2949
2950 // Expect 1, 1, 3, 3
Rafael Espindola15684b22009-04-24 12:40:33 +00002951 for (unsigned i = 0; i < 2; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002952 int Elt = N->getMaskElt(i);
2953 if (Elt >= 0 && Elt != 1)
2954 return false;
Rafael Espindola15684b22009-04-24 12:40:33 +00002955 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002956
2957 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00002958 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002959 int Elt = N->getMaskElt(i);
2960 if (Elt >= 0 && Elt != 3)
2961 return false;
2962 if (Elt == 3)
2963 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00002964 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002965 // Don't use movshdup if it can be done with a shufps.
Nate Begeman9008ca62009-04-27 18:41:29 +00002966 // FIXME: verify that matching u, u, 3, 3 is what we want.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002967 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00002968}
2969
2970/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2971/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00002972bool X86::isMOVSLDUPMask(ShuffleVectorSDNode *N) {
2973 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00002974 return false;
2975
2976 // Expect 0, 0, 2, 2
Nate Begeman9008ca62009-04-27 18:41:29 +00002977 for (unsigned i = 0; i < 2; ++i)
2978 if (N->getMaskElt(i) > 0)
2979 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002980
2981 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00002982 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002983 int Elt = N->getMaskElt(i);
2984 if (Elt >= 0 && Elt != 2)
2985 return false;
2986 if (Elt == 2)
2987 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00002988 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002989 // Don't use movsldup if it can be done with a shufps.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002990 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00002991}
2992
Evan Cheng0b457f02008-09-25 20:50:48 +00002993/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2994/// specifies a shuffle of elements that is suitable for input to MOVDDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00002995bool X86::isMOVDDUPMask(ShuffleVectorSDNode *N) {
2996 int e = N->getValueType(0).getVectorNumElements() / 2;
Eric Christopherfd179292009-08-27 18:07:15 +00002997
Nate Begeman9008ca62009-04-27 18:41:29 +00002998 for (int i = 0; i < e; ++i)
2999 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003000 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003001 for (int i = 0; i < e; ++i)
3002 if (!isUndefOrEqual(N->getMaskElt(e+i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003003 return false;
3004 return true;
3005}
3006
Evan Cheng63d33002006-03-22 08:01:21 +00003007/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003008/// the specified VECTOR_SHUFFLE mask with PSHUF* and SHUFP* instructions.
Evan Cheng63d33002006-03-22 08:01:21 +00003009unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003010 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3011 int NumOperands = SVOp->getValueType(0).getVectorNumElements();
3012
Evan Chengb9df0ca2006-03-22 02:53:00 +00003013 unsigned Shift = (NumOperands == 4) ? 2 : 1;
3014 unsigned Mask = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00003015 for (int i = 0; i < NumOperands; ++i) {
3016 int Val = SVOp->getMaskElt(NumOperands-i-1);
3017 if (Val < 0) Val = 0;
Evan Cheng14aed5e2006-03-24 01:18:28 +00003018 if (Val >= NumOperands) Val -= NumOperands;
Evan Cheng63d33002006-03-22 08:01:21 +00003019 Mask |= Val;
Evan Cheng36b27f32006-03-28 23:41:33 +00003020 if (i != NumOperands - 1)
3021 Mask <<= Shift;
3022 }
Evan Cheng63d33002006-03-22 08:01:21 +00003023 return Mask;
3024}
3025
Evan Cheng506d3df2006-03-29 23:07:14 +00003026/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003027/// the specified VECTOR_SHUFFLE mask with the PSHUFHW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00003028unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003029 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003030 unsigned Mask = 0;
3031 // 8 nodes, but we only care about the last 4.
3032 for (unsigned i = 7; i >= 4; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003033 int Val = SVOp->getMaskElt(i);
3034 if (Val >= 0)
Mon P Wang7bcaefa2009-02-04 01:16:59 +00003035 Mask |= (Val - 4);
Evan Cheng506d3df2006-03-29 23:07:14 +00003036 if (i != 4)
3037 Mask <<= 2;
3038 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003039 return Mask;
3040}
3041
3042/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003043/// the specified VECTOR_SHUFFLE mask with the PSHUFLW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00003044unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003045 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003046 unsigned Mask = 0;
3047 // 8 nodes, but we only care about the first 4.
3048 for (int i = 3; i >= 0; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003049 int Val = SVOp->getMaskElt(i);
3050 if (Val >= 0)
3051 Mask |= Val;
Evan Cheng506d3df2006-03-29 23:07:14 +00003052 if (i != 0)
3053 Mask <<= 2;
3054 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003055 return Mask;
3056}
3057
Nate Begemana09008b2009-10-19 02:17:23 +00003058/// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle
3059/// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction.
3060unsigned X86::getShufflePALIGNRImmediate(SDNode *N) {
3061 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3062 EVT VVT = N->getValueType(0);
3063 unsigned EltSize = VVT.getVectorElementType().getSizeInBits() >> 3;
3064 int Val = 0;
3065
3066 unsigned i, e;
3067 for (i = 0, e = VVT.getVectorNumElements(); i != e; ++i) {
3068 Val = SVOp->getMaskElt(i);
3069 if (Val >= 0)
3070 break;
3071 }
3072 return (Val - i) * EltSize;
3073}
3074
Evan Cheng37b73872009-07-30 08:33:02 +00003075/// isZeroNode - Returns true if Elt is a constant zero or a floating point
3076/// constant +0.0.
3077bool X86::isZeroNode(SDValue Elt) {
3078 return ((isa<ConstantSDNode>(Elt) &&
3079 cast<ConstantSDNode>(Elt)->getZExtValue() == 0) ||
3080 (isa<ConstantFPSDNode>(Elt) &&
3081 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
3082}
3083
Nate Begeman9008ca62009-04-27 18:41:29 +00003084/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
3085/// their permute mask.
3086static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
3087 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003088 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003089 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00003090 SmallVector<int, 8> MaskVec;
Eric Christopherfd179292009-08-27 18:07:15 +00003091
Nate Begeman5a5ca152009-04-29 05:20:52 +00003092 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003093 int idx = SVOp->getMaskElt(i);
3094 if (idx < 0)
3095 MaskVec.push_back(idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003096 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00003097 MaskVec.push_back(idx + NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003098 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003099 MaskVec.push_back(idx - NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003100 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003101 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
3102 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003103}
3104
Evan Cheng779ccea2007-12-07 21:30:01 +00003105/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
3106/// the two vector operands have swapped position.
Owen Andersone50ed302009-08-10 22:56:29 +00003107static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00003108 unsigned NumElems = VT.getVectorNumElements();
3109 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003110 int idx = Mask[i];
3111 if (idx < 0)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003112 continue;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003113 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00003114 Mask[i] = idx + NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003115 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003116 Mask[i] = idx - NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003117 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003118}
3119
Evan Cheng533a0aa2006-04-19 20:35:22 +00003120/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
3121/// match movhlps. The lower half elements should come from upper half of
3122/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00003123/// half of V2 (and in order).
Nate Begeman9008ca62009-04-27 18:41:29 +00003124static bool ShouldXformToMOVHLPS(ShuffleVectorSDNode *Op) {
3125 if (Op->getValueType(0).getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00003126 return false;
3127 for (unsigned i = 0, e = 2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003128 if (!isUndefOrEqual(Op->getMaskElt(i), i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003129 return false;
3130 for (unsigned i = 2; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003131 if (!isUndefOrEqual(Op->getMaskElt(i), i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003132 return false;
3133 return true;
3134}
3135
Evan Cheng5ced1d82006-04-06 23:23:56 +00003136/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00003137/// is promoted to a vector. It also returns the LoadSDNode by reference if
3138/// required.
3139static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00003140 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
3141 return false;
3142 N = N->getOperand(0).getNode();
3143 if (!ISD::isNON_EXTLoad(N))
3144 return false;
3145 if (LD)
3146 *LD = cast<LoadSDNode>(N);
3147 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003148}
3149
Evan Cheng533a0aa2006-04-19 20:35:22 +00003150/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
3151/// match movlp{s|d}. The lower half elements should come from lower half of
3152/// V1 (and in order), and the upper half elements should come from the upper
3153/// half of V2 (and in order). And since V1 will become the source of the
3154/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003155static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
3156 ShuffleVectorSDNode *Op) {
Evan Cheng466685d2006-10-09 20:57:25 +00003157 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003158 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00003159 // Is V2 is a vector load, don't do this transformation. We will try to use
3160 // load folding shufps op.
3161 if (ISD::isNON_EXTLoad(V2))
3162 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003163
Nate Begeman5a5ca152009-04-29 05:20:52 +00003164 unsigned NumElems = Op->getValueType(0).getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003165
Evan Cheng533a0aa2006-04-19 20:35:22 +00003166 if (NumElems != 2 && NumElems != 4)
3167 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003168 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003169 if (!isUndefOrEqual(Op->getMaskElt(i), i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003170 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003171 for (unsigned i = NumElems/2; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003172 if (!isUndefOrEqual(Op->getMaskElt(i), i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003173 return false;
3174 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003175}
3176
Evan Cheng39623da2006-04-20 08:58:49 +00003177/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
3178/// all the same.
3179static bool isSplatVector(SDNode *N) {
3180 if (N->getOpcode() != ISD::BUILD_VECTOR)
3181 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003182
Dan Gohman475871a2008-07-27 21:46:04 +00003183 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00003184 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
3185 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003186 return false;
3187 return true;
3188}
3189
Evan Cheng213d2cf2007-05-17 18:45:50 +00003190/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Eric Christopherfd179292009-08-27 18:07:15 +00003191/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00003192/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00003193static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00003194 SDValue V1 = N->getOperand(0);
3195 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003196 unsigned NumElems = N->getValueType(0).getVectorNumElements();
3197 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003198 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003199 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003200 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00003201 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
3202 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00003203 if (Opc != ISD::BUILD_VECTOR ||
3204 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
Nate Begeman9008ca62009-04-27 18:41:29 +00003205 return false;
3206 } else if (Idx >= 0) {
3207 unsigned Opc = V1.getOpcode();
3208 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
3209 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00003210 if (Opc != ISD::BUILD_VECTOR ||
3211 !X86::isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00003212 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00003213 }
3214 }
3215 return true;
3216}
3217
3218/// getZeroVector - Returns a vector of specified type with all zero elements.
3219///
Owen Andersone50ed302009-08-10 22:56:29 +00003220static SDValue getZeroVector(EVT VT, bool HasSSE2, SelectionDAG &DAG,
Dale Johannesenace16102009-02-03 19:33:06 +00003221 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003222 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003223
Chris Lattner8a594482007-11-25 00:24:49 +00003224 // Always build zero vectors as <4 x i32> or <2 x i32> bitcasted to their dest
3225 // type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00003226 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003227 if (VT.getSizeInBits() == 64) { // MMX
Owen Anderson825b72b2009-08-11 20:47:22 +00003228 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
3229 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003230 } else if (HasSSE2) { // SSE2
Owen Anderson825b72b2009-08-11 20:47:22 +00003231 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
3232 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003233 } else { // SSE1
Owen Anderson825b72b2009-08-11 20:47:22 +00003234 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
3235 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003236 }
Dale Johannesenace16102009-02-03 19:33:06 +00003237 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00003238}
3239
Chris Lattner8a594482007-11-25 00:24:49 +00003240/// getOnesVector - Returns a vector of specified type with all bits set.
3241///
Owen Andersone50ed302009-08-10 22:56:29 +00003242static SDValue getOnesVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003243 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003244
Chris Lattner8a594482007-11-25 00:24:49 +00003245 // Always build ones vectors as <4 x i32> or <2 x i32> bitcasted to their dest
3246 // type. This ensures they get CSE'd.
Owen Anderson825b72b2009-08-11 20:47:22 +00003247 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00003248 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003249 if (VT.getSizeInBits() == 64) // MMX
Owen Anderson825b72b2009-08-11 20:47:22 +00003250 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Chris Lattner8a594482007-11-25 00:24:49 +00003251 else // SSE
Owen Anderson825b72b2009-08-11 20:47:22 +00003252 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Dale Johannesenace16102009-02-03 19:33:06 +00003253 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00003254}
3255
3256
Evan Cheng39623da2006-04-20 08:58:49 +00003257/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
3258/// that point to V2 points to its first element.
Nate Begeman9008ca62009-04-27 18:41:29 +00003259static SDValue NormalizeMask(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003260 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003261 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003262
Evan Cheng39623da2006-04-20 08:58:49 +00003263 bool Changed = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003264 SmallVector<int, 8> MaskVec;
3265 SVOp->getMask(MaskVec);
Eric Christopherfd179292009-08-27 18:07:15 +00003266
Nate Begeman5a5ca152009-04-29 05:20:52 +00003267 for (unsigned i = 0; i != NumElems; ++i) {
3268 if (MaskVec[i] > (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003269 MaskVec[i] = NumElems;
3270 Changed = true;
Evan Cheng39623da2006-04-20 08:58:49 +00003271 }
Evan Cheng39623da2006-04-20 08:58:49 +00003272 }
Evan Cheng39623da2006-04-20 08:58:49 +00003273 if (Changed)
Nate Begeman9008ca62009-04-27 18:41:29 +00003274 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(0),
3275 SVOp->getOperand(1), &MaskVec[0]);
3276 return SDValue(SVOp, 0);
Evan Cheng39623da2006-04-20 08:58:49 +00003277}
3278
Evan Cheng017dcc62006-04-21 01:05:10 +00003279/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
3280/// operation of specified width.
Owen Andersone50ed302009-08-10 22:56:29 +00003281static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003282 SDValue V2) {
3283 unsigned NumElems = VT.getVectorNumElements();
3284 SmallVector<int, 8> Mask;
3285 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00003286 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003287 Mask.push_back(i);
3288 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00003289}
3290
Nate Begeman9008ca62009-04-27 18:41:29 +00003291/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
Owen Andersone50ed302009-08-10 22:56:29 +00003292static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003293 SDValue V2) {
3294 unsigned NumElems = VT.getVectorNumElements();
3295 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00003296 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003297 Mask.push_back(i);
3298 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00003299 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003300 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00003301}
3302
Nate Begeman9008ca62009-04-27 18:41:29 +00003303/// getUnpackhMask - Returns a vector_shuffle node for an unpackh operation.
Owen Andersone50ed302009-08-10 22:56:29 +00003304static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003305 SDValue V2) {
3306 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng39623da2006-04-20 08:58:49 +00003307 unsigned Half = NumElems/2;
Nate Begeman9008ca62009-04-27 18:41:29 +00003308 SmallVector<int, 8> Mask;
Evan Cheng39623da2006-04-20 08:58:49 +00003309 for (unsigned i = 0; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003310 Mask.push_back(i + Half);
3311 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00003312 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003313 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00003314}
3315
Evan Cheng0c0f83f2008-04-05 00:30:36 +00003316/// PromoteSplat - Promote a splat of v4f32, v8i16 or v16i8 to v4i32.
Eric Christopherfd179292009-08-27 18:07:15 +00003317static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG,
Nate Begeman9008ca62009-04-27 18:41:29 +00003318 bool HasSSE2) {
3319 if (SV->getValueType(0).getVectorNumElements() <= 4)
3320 return SDValue(SV, 0);
Eric Christopherfd179292009-08-27 18:07:15 +00003321
Owen Anderson825b72b2009-08-11 20:47:22 +00003322 EVT PVT = MVT::v4f32;
Owen Andersone50ed302009-08-10 22:56:29 +00003323 EVT VT = SV->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00003324 DebugLoc dl = SV->getDebugLoc();
3325 SDValue V1 = SV->getOperand(0);
3326 int NumElems = VT.getVectorNumElements();
3327 int EltNo = SV->getSplatIndex();
Rafael Espindola15684b22009-04-24 12:40:33 +00003328
Nate Begeman9008ca62009-04-27 18:41:29 +00003329 // unpack elements to the correct location
3330 while (NumElems > 4) {
3331 if (EltNo < NumElems/2) {
3332 V1 = getUnpackl(DAG, dl, VT, V1, V1);
3333 } else {
3334 V1 = getUnpackh(DAG, dl, VT, V1, V1);
3335 EltNo -= NumElems/2;
3336 }
3337 NumElems >>= 1;
3338 }
Eric Christopherfd179292009-08-27 18:07:15 +00003339
Nate Begeman9008ca62009-04-27 18:41:29 +00003340 // Perform the splat.
3341 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Dale Johannesenace16102009-02-03 19:33:06 +00003342 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, PVT, V1);
Nate Begeman9008ca62009-04-27 18:41:29 +00003343 V1 = DAG.getVectorShuffle(PVT, dl, V1, DAG.getUNDEF(PVT), &SplatMask[0]);
3344 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, V1);
Evan Chengc575ca22006-04-17 20:43:08 +00003345}
3346
Evan Chengba05f722006-04-21 23:03:30 +00003347/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00003348/// vector of zero or undef vector. This produces a shuffle where the low
3349/// element of V2 is swizzled into the zero/undef vector, landing at element
3350/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00003351static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Evan Chengf0df0312008-05-15 08:39:06 +00003352 bool isZero, bool HasSSE2,
3353 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003354 EVT VT = V2.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00003355 SDValue V1 = isZero
Nate Begeman9008ca62009-04-27 18:41:29 +00003356 ? getZeroVector(VT, HasSSE2, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT);
3357 unsigned NumElems = VT.getVectorNumElements();
3358 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00003359 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003360 // If this is the insertion idx, put the low elt of V2 here.
3361 MaskVec.push_back(i == Idx ? NumElems : i);
3362 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00003363}
3364
Evan Chengf26ffe92008-05-29 08:22:04 +00003365/// getNumOfConsecutiveZeros - Return the number of elements in a result of
3366/// a shuffle that is zero.
3367static
Nate Begeman9008ca62009-04-27 18:41:29 +00003368unsigned getNumOfConsecutiveZeros(ShuffleVectorSDNode *SVOp, int NumElems,
3369 bool Low, SelectionDAG &DAG) {
Evan Chengf26ffe92008-05-29 08:22:04 +00003370 unsigned NumZeros = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00003371 for (int i = 0; i < NumElems; ++i) {
Evan Chengab262272008-06-25 20:52:59 +00003372 unsigned Index = Low ? i : NumElems-i-1;
Nate Begeman9008ca62009-04-27 18:41:29 +00003373 int Idx = SVOp->getMaskElt(Index);
3374 if (Idx < 0) {
Evan Chengf26ffe92008-05-29 08:22:04 +00003375 ++NumZeros;
3376 continue;
3377 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003378 SDValue Elt = DAG.getShuffleScalarElt(SVOp, Index);
Evan Cheng37b73872009-07-30 08:33:02 +00003379 if (Elt.getNode() && X86::isZeroNode(Elt))
Evan Chengf26ffe92008-05-29 08:22:04 +00003380 ++NumZeros;
3381 else
3382 break;
3383 }
3384 return NumZeros;
3385}
3386
3387/// isVectorShift - Returns true if the shuffle can be implemented as a
3388/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003389/// FIXME: split into pslldqi, psrldqi, palignr variants.
3390static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00003391 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003392 int NumElems = SVOp->getValueType(0).getVectorNumElements();
Evan Chengf26ffe92008-05-29 08:22:04 +00003393
3394 isLeft = true;
Nate Begeman9008ca62009-04-27 18:41:29 +00003395 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, true, DAG);
Evan Chengf26ffe92008-05-29 08:22:04 +00003396 if (!NumZeros) {
3397 isLeft = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003398 NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, false, DAG);
Evan Chengf26ffe92008-05-29 08:22:04 +00003399 if (!NumZeros)
3400 return false;
3401 }
Evan Chengf26ffe92008-05-29 08:22:04 +00003402 bool SeenV1 = false;
3403 bool SeenV2 = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003404 for (int i = NumZeros; i < NumElems; ++i) {
3405 int Val = isLeft ? (i - NumZeros) : i;
3406 int Idx = SVOp->getMaskElt(isLeft ? i : (i - NumZeros));
3407 if (Idx < 0)
Evan Chengf26ffe92008-05-29 08:22:04 +00003408 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00003409 if (Idx < NumElems)
Evan Chengf26ffe92008-05-29 08:22:04 +00003410 SeenV1 = true;
3411 else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003412 Idx -= NumElems;
Evan Chengf26ffe92008-05-29 08:22:04 +00003413 SeenV2 = true;
3414 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003415 if (Idx != Val)
Evan Chengf26ffe92008-05-29 08:22:04 +00003416 return false;
3417 }
3418 if (SeenV1 && SeenV2)
3419 return false;
3420
Nate Begeman9008ca62009-04-27 18:41:29 +00003421 ShVal = SeenV1 ? SVOp->getOperand(0) : SVOp->getOperand(1);
Evan Chengf26ffe92008-05-29 08:22:04 +00003422 ShAmt = NumZeros;
3423 return true;
3424}
3425
3426
Evan Chengc78d3b42006-04-24 18:01:45 +00003427/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
3428///
Dan Gohman475871a2008-07-27 21:46:04 +00003429static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00003430 unsigned NumNonZero, unsigned NumZero,
Evan Cheng25ab6902006-09-08 06:48:29 +00003431 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003432 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00003433 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003434
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003435 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003436 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003437 bool First = true;
3438 for (unsigned i = 0; i < 16; ++i) {
3439 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
3440 if (ThisIsNonZero && First) {
3441 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003442 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003443 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003444 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003445 First = false;
3446 }
3447
3448 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00003449 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003450 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
3451 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003452 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003453 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00003454 }
3455 if (ThisIsNonZero) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003456 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
3457 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
3458 ThisElt, DAG.getConstant(8, MVT::i8));
Evan Chengc78d3b42006-04-24 18:01:45 +00003459 if (LastIsNonZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003460 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00003461 } else
3462 ThisElt = LastElt;
3463
Gabor Greifba36cb52008-08-28 21:40:38 +00003464 if (ThisElt.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00003465 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00003466 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00003467 }
3468 }
3469
Owen Anderson825b72b2009-08-11 20:47:22 +00003470 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00003471}
3472
Bill Wendlinga348c562007-03-22 18:42:45 +00003473/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00003474///
Dan Gohman475871a2008-07-27 21:46:04 +00003475static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00003476 unsigned NumNonZero, unsigned NumZero,
Evan Cheng25ab6902006-09-08 06:48:29 +00003477 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003478 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00003479 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003480
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003481 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003482 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003483 bool First = true;
3484 for (unsigned i = 0; i < 8; ++i) {
3485 bool isNonZero = (NonZeros & (1 << i)) != 0;
3486 if (isNonZero) {
3487 if (First) {
3488 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003489 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003490 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003491 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003492 First = false;
3493 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003494 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003495 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00003496 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00003497 }
3498 }
3499
3500 return V;
3501}
3502
Evan Chengf26ffe92008-05-29 08:22:04 +00003503/// getVShift - Return a vector logical shift node.
3504///
Owen Andersone50ed302009-08-10 22:56:29 +00003505static SDValue getVShift(bool isLeft, EVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00003506 unsigned NumBits, SelectionDAG &DAG,
3507 const TargetLowering &TLI, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003508 bool isMMX = VT.getSizeInBits() == 64;
Owen Anderson825b72b2009-08-11 20:47:22 +00003509 EVT ShVT = isMMX ? MVT::v1i64 : MVT::v2i64;
Evan Chengf26ffe92008-05-29 08:22:04 +00003510 unsigned Opc = isLeft ? X86ISD::VSHL : X86ISD::VSRL;
Dale Johannesenace16102009-02-03 19:33:06 +00003511 SrcOp = DAG.getNode(ISD::BIT_CONVERT, dl, ShVT, SrcOp);
3512 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3513 DAG.getNode(Opc, dl, ShVT, SrcOp,
Gabor Greif327ef032008-08-28 23:19:51 +00003514 DAG.getConstant(NumBits, TLI.getShiftAmountTy())));
Evan Chengf26ffe92008-05-29 08:22:04 +00003515}
3516
Dan Gohman475871a2008-07-27 21:46:04 +00003517SDValue
Evan Chengc3630942009-12-09 21:00:30 +00003518X86TargetLowering::LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, DebugLoc dl,
3519 SelectionDAG &DAG) {
3520
3521 // Check if the scalar load can be widened into a vector load. And if
3522 // the address is "base + cst" see if the cst can be "absorbed" into
3523 // the shuffle mask.
3524 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(SrcOp)) {
3525 SDValue Ptr = LD->getBasePtr();
3526 if (!ISD::isNormalLoad(LD) || LD->isVolatile())
3527 return SDValue();
3528 EVT PVT = LD->getValueType(0);
3529 if (PVT != MVT::i32 && PVT != MVT::f32)
3530 return SDValue();
3531
3532 int FI = -1;
3533 int64_t Offset = 0;
3534 if (FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr)) {
3535 FI = FINode->getIndex();
3536 Offset = 0;
3537 } else if (Ptr.getOpcode() == ISD::ADD &&
3538 isa<ConstantSDNode>(Ptr.getOperand(1)) &&
3539 isa<FrameIndexSDNode>(Ptr.getOperand(0))) {
3540 FI = cast<FrameIndexSDNode>(Ptr.getOperand(0))->getIndex();
3541 Offset = Ptr.getConstantOperandVal(1);
3542 Ptr = Ptr.getOperand(0);
3543 } else {
3544 return SDValue();
3545 }
3546
3547 SDValue Chain = LD->getChain();
3548 // Make sure the stack object alignment is at least 16.
3549 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
3550 if (DAG.InferPtrAlignment(Ptr) < 16) {
3551 if (MFI->isFixedObjectIndex(FI)) {
Eric Christophere9625cf2010-01-23 06:02:43 +00003552 // Can't change the alignment. FIXME: It's possible to compute
3553 // the exact stack offset and reference FI + adjust offset instead.
3554 // If someone *really* cares about this. That's the way to implement it.
3555 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00003556 } else {
3557 MFI->setObjectAlignment(FI, 16);
3558 }
3559 }
3560
3561 // (Offset % 16) must be multiple of 4. Then address is then
3562 // Ptr + (Offset & ~15).
3563 if (Offset < 0)
3564 return SDValue();
3565 if ((Offset % 16) & 3)
3566 return SDValue();
3567 int64_t StartOffset = Offset & ~15;
3568 if (StartOffset)
3569 Ptr = DAG.getNode(ISD::ADD, Ptr.getDebugLoc(), Ptr.getValueType(),
3570 Ptr,DAG.getConstant(StartOffset, Ptr.getValueType()));
3571
3572 int EltNo = (Offset - StartOffset) >> 2;
3573 int Mask[4] = { EltNo, EltNo, EltNo, EltNo };
3574 EVT VT = (PVT == MVT::i32) ? MVT::v4i32 : MVT::v4f32;
David Greene67c9d422010-02-15 16:53:33 +00003575 SDValue V1 = DAG.getLoad(VT, dl, Chain, Ptr,LD->getSrcValue(),0,
3576 false, false, 0);
Evan Chengc3630942009-12-09 21:00:30 +00003577 // Canonicalize it to a v4i32 shuffle.
3578 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32, V1);
3579 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3580 DAG.getVectorShuffle(MVT::v4i32, dl, V1,
3581 DAG.getUNDEF(MVT::v4i32), &Mask[0]));
3582 }
3583
3584 return SDValue();
3585}
3586
3587SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00003588X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003589 DebugLoc dl = Op.getDebugLoc();
Chris Lattner8a594482007-11-25 00:24:49 +00003590 // All zero's are handled with pxor, all one's are handled with pcmpeqd.
Gabor Greif327ef032008-08-28 23:19:51 +00003591 if (ISD::isBuildVectorAllZeros(Op.getNode())
3592 || ISD::isBuildVectorAllOnes(Op.getNode())) {
Chris Lattner8a594482007-11-25 00:24:49 +00003593 // Canonicalize this to either <4 x i32> or <2 x i32> (SSE vs MMX) to
3594 // 1) ensure the zero vectors are CSE'd, and 2) ensure that i64 scalars are
3595 // eliminated on x86-32 hosts.
Owen Anderson825b72b2009-08-11 20:47:22 +00003596 if (Op.getValueType() == MVT::v4i32 || Op.getValueType() == MVT::v2i32)
Chris Lattner8a594482007-11-25 00:24:49 +00003597 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003598
Gabor Greifba36cb52008-08-28 21:40:38 +00003599 if (ISD::isBuildVectorAllOnes(Op.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00003600 return getOnesVector(Op.getValueType(), DAG, dl);
3601 return getZeroVector(Op.getValueType(), Subtarget->hasSSE2(), DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00003602 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003603
Owen Andersone50ed302009-08-10 22:56:29 +00003604 EVT VT = Op.getValueType();
3605 EVT ExtVT = VT.getVectorElementType();
3606 unsigned EVTBits = ExtVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003607
3608 unsigned NumElems = Op.getNumOperands();
3609 unsigned NumZero = 0;
3610 unsigned NumNonZero = 0;
3611 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003612 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00003613 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003614 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00003615 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00003616 if (Elt.getOpcode() == ISD::UNDEF)
3617 continue;
3618 Values.insert(Elt);
3619 if (Elt.getOpcode() != ISD::Constant &&
3620 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003621 IsAllConstants = false;
Evan Cheng37b73872009-07-30 08:33:02 +00003622 if (X86::isZeroNode(Elt))
Evan Chengdb2d5242007-12-12 06:45:40 +00003623 NumZero++;
3624 else {
3625 NonZeros |= (1 << i);
3626 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003627 }
3628 }
3629
Dan Gohman7f321562007-06-25 16:23:39 +00003630 if (NumNonZero == 0) {
Chris Lattner8a594482007-11-25 00:24:49 +00003631 // All undef vector. Return an UNDEF. All zero vectors were handled above.
Dale Johannesene8d72302009-02-06 23:05:02 +00003632 return DAG.getUNDEF(VT);
Dan Gohman7f321562007-06-25 16:23:39 +00003633 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003634
Chris Lattner67f453a2008-03-09 05:42:06 +00003635 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00003636 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00003637 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00003638 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00003639
Chris Lattner62098042008-03-09 01:05:04 +00003640 // If this is an insertion of an i64 value on x86-32, and if the top bits of
3641 // the value are obviously zero, truncate the value to i32 and do the
3642 // insertion that way. Only do this if the value is non-constant or if the
3643 // value is a constant being inserted into element 0. It is cheaper to do
3644 // a constant pool load than it is to do a movd + shuffle.
Owen Anderson825b72b2009-08-11 20:47:22 +00003645 if (ExtVT == MVT::i64 && !Subtarget->is64Bit() &&
Chris Lattner62098042008-03-09 01:05:04 +00003646 (!IsAllConstants || Idx == 0)) {
3647 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
3648 // Handle MMX and SSE both.
Owen Anderson825b72b2009-08-11 20:47:22 +00003649 EVT VecVT = VT == MVT::v2i64 ? MVT::v4i32 : MVT::v2i32;
3650 unsigned VecElts = VT == MVT::v2i64 ? 4 : 2;
Scott Michelfdc40a02009-02-17 22:15:04 +00003651
Chris Lattner62098042008-03-09 01:05:04 +00003652 // Truncate the value (which may itself be a constant) to i32, and
3653 // convert it to a vector with movd (S2V+shuffle to zero extend).
Owen Anderson825b72b2009-08-11 20:47:22 +00003654 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
Dale Johannesenace16102009-02-03 19:33:06 +00003655 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Evan Chengf0df0312008-05-15 08:39:06 +00003656 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3657 Subtarget->hasSSE2(), DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00003658
Chris Lattner62098042008-03-09 01:05:04 +00003659 // Now we have our 32-bit value zero extended in the low element of
3660 // a vector. If Idx != 0, swizzle it into place.
3661 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003662 SmallVector<int, 4> Mask;
3663 Mask.push_back(Idx);
3664 for (unsigned i = 1; i != VecElts; ++i)
3665 Mask.push_back(i);
3666 Item = DAG.getVectorShuffle(VecVT, dl, Item,
Eric Christopherfd179292009-08-27 18:07:15 +00003667 DAG.getUNDEF(Item.getValueType()),
Nate Begeman9008ca62009-04-27 18:41:29 +00003668 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00003669 }
Dale Johannesenace16102009-02-03 19:33:06 +00003670 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Item);
Chris Lattner62098042008-03-09 01:05:04 +00003671 }
3672 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003673
Chris Lattner19f79692008-03-08 22:59:52 +00003674 // If we have a constant or non-constant insertion into the low element of
3675 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
3676 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00003677 // depending on what the source datatype is.
3678 if (Idx == 0) {
3679 if (NumZero == 0) {
3680 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Owen Anderson825b72b2009-08-11 20:47:22 +00003681 } else if (ExtVT == MVT::i32 || ExtVT == MVT::f32 || ExtVT == MVT::f64 ||
3682 (ExtVT == MVT::i64 && Subtarget->is64Bit())) {
Eli Friedman10415532009-06-06 06:05:10 +00003683 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
3684 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
3685 return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget->hasSSE2(),
3686 DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00003687 } else if (ExtVT == MVT::i16 || ExtVT == MVT::i8) {
3688 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
3689 EVT MiddleVT = VT.getSizeInBits() == 64 ? MVT::v2i32 : MVT::v4i32;
Eli Friedman10415532009-06-06 06:05:10 +00003690 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MiddleVT, Item);
3691 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3692 Subtarget->hasSSE2(), DAG);
3693 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Item);
3694 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003695 }
Evan Chengf26ffe92008-05-29 08:22:04 +00003696
3697 // Is it a vector logical left shift?
3698 if (NumElems == 2 && Idx == 1 &&
Evan Cheng37b73872009-07-30 08:33:02 +00003699 X86::isZeroNode(Op.getOperand(0)) &&
3700 !X86::isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003701 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00003702 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00003703 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00003704 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00003705 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00003706 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003707
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003708 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00003709 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003710
Chris Lattner19f79692008-03-08 22:59:52 +00003711 // Otherwise, if this is a vector with i32 or f32 elements, and the element
3712 // is a non-constant being inserted into an element other than the low one,
3713 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
3714 // movd/movss) to move this into the low element, then shuffle it into
3715 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00003716 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00003717 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00003718
Evan Cheng0db9fe62006-04-25 20:13:52 +00003719 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Evan Chengf0df0312008-05-15 08:39:06 +00003720 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0,
3721 Subtarget->hasSSE2(), DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00003722 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003723 for (unsigned i = 0; i < NumElems; i++)
Nate Begeman9008ca62009-04-27 18:41:29 +00003724 MaskVec.push_back(i == Idx ? 0 : 1);
3725 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003726 }
3727 }
3728
Chris Lattner67f453a2008-03-09 05:42:06 +00003729 // Splat is obviously ok. Let legalizer expand it to a shuffle.
Evan Chengc3630942009-12-09 21:00:30 +00003730 if (Values.size() == 1) {
3731 if (EVTBits == 32) {
3732 // Instead of a shuffle like this:
3733 // shuffle (scalar_to_vector (load (ptr + 4))), undef, <0, 0, 0, 0>
3734 // Check if it's possible to issue this instead.
3735 // shuffle (vload ptr)), undef, <1, 1, 1, 1>
3736 unsigned Idx = CountTrailingZeros_32(NonZeros);
3737 SDValue Item = Op.getOperand(Idx);
3738 if (Op.getNode()->isOnlyUserOf(Item.getNode()))
3739 return LowerAsSplatVectorLoad(Item, VT, dl, DAG);
3740 }
Dan Gohman475871a2008-07-27 21:46:04 +00003741 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00003742 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003743
Dan Gohmana3941172007-07-24 22:55:08 +00003744 // A vector full of immediates; various special cases are already
3745 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003746 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00003747 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00003748
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003749 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00003750 if (EVTBits == 64) {
3751 if (NumNonZero == 1) {
3752 // One half is zero or undef.
3753 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00003754 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00003755 Op.getOperand(Idx));
Evan Chengf0df0312008-05-15 08:39:06 +00003756 return getShuffleVectorZeroOrUndef(V2, Idx, true,
3757 Subtarget->hasSSE2(), DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00003758 }
Dan Gohman475871a2008-07-27 21:46:04 +00003759 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00003760 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003761
3762 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00003763 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00003764 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00003765 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00003766 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003767 }
3768
Bill Wendling826f36f2007-03-28 00:57:11 +00003769 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00003770 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00003771 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00003772 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003773 }
3774
3775 // If element VT is == 32 bits, turn it into a number of shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00003776 SmallVector<SDValue, 8> V;
Chris Lattner5a88b832007-02-25 07:10:00 +00003777 V.resize(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003778 if (NumElems == 4 && NumZero > 0) {
3779 for (unsigned i = 0; i < 4; ++i) {
3780 bool isZero = !(NonZeros & (1 << i));
3781 if (isZero)
Dale Johannesenace16102009-02-03 19:33:06 +00003782 V[i] = getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003783 else
Dale Johannesenace16102009-02-03 19:33:06 +00003784 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00003785 }
3786
3787 for (unsigned i = 0; i < 2; ++i) {
3788 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
3789 default: break;
3790 case 0:
3791 V[i] = V[i*2]; // Must be a zero vector.
3792 break;
3793 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00003794 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003795 break;
3796 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00003797 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003798 break;
3799 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00003800 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003801 break;
3802 }
3803 }
3804
Nate Begeman9008ca62009-04-27 18:41:29 +00003805 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003806 bool Reverse = (NonZeros & 0x3) == 2;
3807 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003808 MaskVec.push_back(Reverse ? 1-i : i);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003809 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
3810 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003811 MaskVec.push_back(Reverse ? 1-i+NumElems : i+NumElems);
3812 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003813 }
3814
3815 if (Values.size() > 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003816 // If we have SSE 4.1, Expand into a number of inserts unless the number of
3817 // values to be inserted is equal to the number of elements, in which case
3818 // use the unpack code below in the hopes of matching the consecutive elts
Eric Christopherfd179292009-08-27 18:07:15 +00003819 // load merge pattern for shuffles.
Nate Begeman9008ca62009-04-27 18:41:29 +00003820 // FIXME: We could probably just check that here directly.
Eric Christopherfd179292009-08-27 18:07:15 +00003821 if (Values.size() < NumElems && VT.getSizeInBits() == 128 &&
Nate Begeman9008ca62009-04-27 18:41:29 +00003822 getSubtarget()->hasSSE41()) {
3823 V[0] = DAG.getUNDEF(VT);
3824 for (unsigned i = 0; i < NumElems; ++i)
3825 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
3826 V[0] = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, V[0],
3827 Op.getOperand(i), DAG.getIntPtrConstant(i));
3828 return V[0];
3829 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003830 // Expand into a number of unpckl*.
3831 // e.g. for v4f32
3832 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
3833 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
3834 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Evan Cheng0db9fe62006-04-25 20:13:52 +00003835 for (unsigned i = 0; i < NumElems; ++i)
Dale Johannesenace16102009-02-03 19:33:06 +00003836 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00003837 NumElems >>= 1;
3838 while (NumElems != 0) {
3839 for (unsigned i = 0; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003840 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + NumElems]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003841 NumElems >>= 1;
3842 }
3843 return V[0];
3844 }
3845
Dan Gohman475871a2008-07-27 21:46:04 +00003846 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003847}
3848
Mon P Wangeb38ebf2010-01-24 00:05:03 +00003849SDValue
3850X86TargetLowering::LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
3851 // We support concatenate two MMX registers and place them in a MMX
3852 // register. This is better than doing a stack convert.
3853 DebugLoc dl = Op.getDebugLoc();
3854 EVT ResVT = Op.getValueType();
3855 assert(Op.getNumOperands() == 2);
3856 assert(ResVT == MVT::v2i64 || ResVT == MVT::v4i32 ||
3857 ResVT == MVT::v8i16 || ResVT == MVT::v16i8);
3858 int Mask[2];
3859 SDValue InVec = DAG.getNode(ISD::BIT_CONVERT,dl, MVT::v1i64, Op.getOperand(0));
3860 SDValue VecOp = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
3861 InVec = Op.getOperand(1);
3862 if (InVec.getOpcode() == ISD::SCALAR_TO_VECTOR) {
3863 unsigned NumElts = ResVT.getVectorNumElements();
3864 VecOp = DAG.getNode(ISD::BIT_CONVERT, dl, ResVT, VecOp);
3865 VecOp = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, ResVT, VecOp,
3866 InVec.getOperand(0), DAG.getIntPtrConstant(NumElts/2+1));
3867 } else {
3868 InVec = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v1i64, InVec);
3869 SDValue VecOp2 = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
3870 Mask[0] = 0; Mask[1] = 2;
3871 VecOp = DAG.getVectorShuffle(MVT::v2i64, dl, VecOp, VecOp2, Mask);
3872 }
3873 return DAG.getNode(ISD::BIT_CONVERT, dl, ResVT, VecOp);
3874}
3875
Nate Begemanb9a47b82009-02-23 08:49:38 +00003876// v8i16 shuffles - Prefer shuffles in the following order:
3877// 1. [all] pshuflw, pshufhw, optional move
3878// 2. [ssse3] 1 x pshufb
3879// 3. [ssse3] 2 x pshufb + 1 x por
3880// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003881static
Nate Begeman9008ca62009-04-27 18:41:29 +00003882SDValue LowerVECTOR_SHUFFLEv8i16(ShuffleVectorSDNode *SVOp,
3883 SelectionDAG &DAG, X86TargetLowering &TLI) {
3884 SDValue V1 = SVOp->getOperand(0);
3885 SDValue V2 = SVOp->getOperand(1);
3886 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00003887 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00003888
Nate Begemanb9a47b82009-02-23 08:49:38 +00003889 // Determine if more than 1 of the words in each of the low and high quadwords
3890 // of the result come from the same quadword of one of the two inputs. Undef
3891 // mask values count as coming from any quadword, for better codegen.
3892 SmallVector<unsigned, 4> LoQuad(4);
3893 SmallVector<unsigned, 4> HiQuad(4);
3894 BitVector InputQuads(4);
3895 for (unsigned i = 0; i < 8; ++i) {
3896 SmallVectorImpl<unsigned> &Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00003897 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003898 MaskVals.push_back(EltIdx);
3899 if (EltIdx < 0) {
3900 ++Quad[0];
3901 ++Quad[1];
3902 ++Quad[2];
3903 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00003904 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003905 }
3906 ++Quad[EltIdx / 4];
3907 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00003908 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00003909
Nate Begemanb9a47b82009-02-23 08:49:38 +00003910 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00003911 unsigned MaxQuad = 1;
3912 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00003913 if (LoQuad[i] > MaxQuad) {
3914 BestLoQuad = i;
3915 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00003916 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003917 }
3918
Nate Begemanb9a47b82009-02-23 08:49:38 +00003919 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00003920 MaxQuad = 1;
3921 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00003922 if (HiQuad[i] > MaxQuad) {
3923 BestHiQuad = i;
3924 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00003925 }
3926 }
3927
Nate Begemanb9a47b82009-02-23 08:49:38 +00003928 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
Eric Christopherfd179292009-08-27 18:07:15 +00003929 // of the two input vectors, shuffle them into one input vector so only a
Nate Begemanb9a47b82009-02-23 08:49:38 +00003930 // single pshufb instruction is necessary. If There are more than 2 input
3931 // quads, disable the next transformation since it does not help SSSE3.
3932 bool V1Used = InputQuads[0] || InputQuads[1];
3933 bool V2Used = InputQuads[2] || InputQuads[3];
3934 if (TLI.getSubtarget()->hasSSSE3()) {
3935 if (InputQuads.count() == 2 && V1Used && V2Used) {
3936 BestLoQuad = InputQuads.find_first();
3937 BestHiQuad = InputQuads.find_next(BestLoQuad);
3938 }
3939 if (InputQuads.count() > 2) {
3940 BestLoQuad = -1;
3941 BestHiQuad = -1;
3942 }
3943 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00003944
Nate Begemanb9a47b82009-02-23 08:49:38 +00003945 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
3946 // the shuffle mask. If a quad is scored as -1, that means that it contains
3947 // words from all 4 input quadwords.
3948 SDValue NewV;
3949 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003950 SmallVector<int, 8> MaskV;
3951 MaskV.push_back(BestLoQuad < 0 ? 0 : BestLoQuad);
3952 MaskV.push_back(BestHiQuad < 0 ? 1 : BestHiQuad);
Eric Christopherfd179292009-08-27 18:07:15 +00003953 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003954 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V1),
3955 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V2), &MaskV[0]);
3956 NewV = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00003957
Nate Begemanb9a47b82009-02-23 08:49:38 +00003958 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
3959 // source words for the shuffle, to aid later transformations.
3960 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00003961 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00003962 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00003963 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00003964 if (idx != (int)i)
3965 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003966 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00003967 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003968 AllWordsInNewV = false;
3969 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00003970 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00003971
Nate Begemanb9a47b82009-02-23 08:49:38 +00003972 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
3973 if (AllWordsInNewV) {
3974 for (int i = 0; i != 8; ++i) {
3975 int idx = MaskVals[i];
3976 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00003977 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00003978 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003979 if ((idx != i) && idx < 4)
3980 pshufhw = false;
3981 if ((idx != i) && idx > 3)
3982 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00003983 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00003984 V1 = NewV;
3985 V2Used = false;
3986 BestLoQuad = 0;
3987 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003988 }
Evan Cheng14b32e12007-12-11 01:46:18 +00003989
Nate Begemanb9a47b82009-02-23 08:49:38 +00003990 // If we've eliminated the use of V2, and the new mask is a pshuflw or
3991 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00003992 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Eric Christopherfd179292009-08-27 18:07:15 +00003993 return DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
Owen Anderson825b72b2009-08-11 20:47:22 +00003994 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Evan Cheng14b32e12007-12-11 01:46:18 +00003995 }
Evan Cheng14b32e12007-12-11 01:46:18 +00003996 }
Eric Christopherfd179292009-08-27 18:07:15 +00003997
Nate Begemanb9a47b82009-02-23 08:49:38 +00003998 // If we have SSSE3, and all words of the result are from 1 input vector,
3999 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
4000 // is present, fall back to case 4.
4001 if (TLI.getSubtarget()->hasSSSE3()) {
4002 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00004003
Nate Begemanb9a47b82009-02-23 08:49:38 +00004004 // If we have elements from both input vectors, set the high bit of the
Eric Christopherfd179292009-08-27 18:07:15 +00004005 // shuffle mask element to zero out elements that come from V2 in the V1
Nate Begemanb9a47b82009-02-23 08:49:38 +00004006 // mask, and elements that come from V1 in the V2 mask, so that the two
4007 // results can be OR'd together.
4008 bool TwoInputs = V1Used && V2Used;
4009 for (unsigned i = 0; i != 8; ++i) {
4010 int EltIdx = MaskVals[i] * 2;
4011 if (TwoInputs && (EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004012 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
4013 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004014 continue;
4015 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004016 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
4017 pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004018 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004019 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00004020 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00004021 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004022 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004023 if (!TwoInputs)
Owen Anderson825b72b2009-08-11 20:47:22 +00004024 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00004025
Nate Begemanb9a47b82009-02-23 08:49:38 +00004026 // Calculate the shuffle mask for the second input, shuffle it, and
4027 // OR it with the first shuffled input.
4028 pshufbMask.clear();
4029 for (unsigned i = 0; i != 8; ++i) {
4030 int EltIdx = MaskVals[i] * 2;
4031 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004032 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
4033 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004034 continue;
4035 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004036 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
4037 pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004038 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004039 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V2);
Eric Christopherfd179292009-08-27 18:07:15 +00004040 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00004041 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004042 MVT::v16i8, &pshufbMask[0], 16));
4043 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
4044 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004045 }
4046
4047 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
4048 // and update MaskVals with new element order.
4049 BitVector InOrder(8);
4050 if (BestLoQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004051 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004052 for (int i = 0; i != 4; ++i) {
4053 int idx = MaskVals[i];
4054 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004055 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004056 InOrder.set(i);
4057 } else if ((idx / 4) == BestLoQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004058 MaskV.push_back(idx & 3);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004059 InOrder.set(i);
4060 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004061 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004062 }
4063 }
4064 for (unsigned i = 4; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004065 MaskV.push_back(i);
Owen Anderson825b72b2009-08-11 20:47:22 +00004066 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00004067 &MaskV[0]);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004068 }
Eric Christopherfd179292009-08-27 18:07:15 +00004069
Nate Begemanb9a47b82009-02-23 08:49:38 +00004070 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
4071 // and update MaskVals with the new element order.
4072 if (BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004073 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004074 for (unsigned i = 0; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004075 MaskV.push_back(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004076 for (unsigned i = 4; i != 8; ++i) {
4077 int idx = MaskVals[i];
4078 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004079 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004080 InOrder.set(i);
4081 } else if ((idx / 4) == BestHiQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004082 MaskV.push_back((idx & 3) + 4);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004083 InOrder.set(i);
4084 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004085 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004086 }
4087 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004088 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00004089 &MaskV[0]);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004090 }
Eric Christopherfd179292009-08-27 18:07:15 +00004091
Nate Begemanb9a47b82009-02-23 08:49:38 +00004092 // In case BestHi & BestLo were both -1, which means each quadword has a word
4093 // from each of the four input quadwords, calculate the InOrder bitvector now
4094 // before falling through to the insert/extract cleanup.
4095 if (BestLoQuad == -1 && BestHiQuad == -1) {
4096 NewV = V1;
4097 for (int i = 0; i != 8; ++i)
4098 if (MaskVals[i] < 0 || MaskVals[i] == i)
4099 InOrder.set(i);
4100 }
Eric Christopherfd179292009-08-27 18:07:15 +00004101
Nate Begemanb9a47b82009-02-23 08:49:38 +00004102 // The other elements are put in the right place using pextrw and pinsrw.
4103 for (unsigned i = 0; i != 8; ++i) {
4104 if (InOrder[i])
4105 continue;
4106 int EltIdx = MaskVals[i];
4107 if (EltIdx < 0)
4108 continue;
4109 SDValue ExtOp = (EltIdx < 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00004110 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004111 DAG.getIntPtrConstant(EltIdx))
Owen Anderson825b72b2009-08-11 20:47:22 +00004112 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004113 DAG.getIntPtrConstant(EltIdx - 8));
Owen Anderson825b72b2009-08-11 20:47:22 +00004114 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004115 DAG.getIntPtrConstant(i));
4116 }
4117 return NewV;
4118}
4119
4120// v16i8 shuffles - Prefer shuffles in the following order:
4121// 1. [ssse3] 1 x pshufb
4122// 2. [ssse3] 2 x pshufb + 1 x por
4123// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
4124static
Nate Begeman9008ca62009-04-27 18:41:29 +00004125SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
4126 SelectionDAG &DAG, X86TargetLowering &TLI) {
4127 SDValue V1 = SVOp->getOperand(0);
4128 SDValue V2 = SVOp->getOperand(1);
4129 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00004130 SmallVector<int, 16> MaskVals;
Nate Begeman9008ca62009-04-27 18:41:29 +00004131 SVOp->getMask(MaskVals);
Eric Christopherfd179292009-08-27 18:07:15 +00004132
Nate Begemanb9a47b82009-02-23 08:49:38 +00004133 // If we have SSSE3, case 1 is generated when all result bytes come from
Eric Christopherfd179292009-08-27 18:07:15 +00004134 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
Nate Begemanb9a47b82009-02-23 08:49:38 +00004135 // present, fall back to case 3.
4136 // FIXME: kill V2Only once shuffles are canonizalized by getNode.
4137 bool V1Only = true;
4138 bool V2Only = true;
4139 for (unsigned i = 0; i < 16; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004140 int EltIdx = MaskVals[i];
Nate Begemanb9a47b82009-02-23 08:49:38 +00004141 if (EltIdx < 0)
4142 continue;
4143 if (EltIdx < 16)
4144 V2Only = false;
4145 else
4146 V1Only = false;
4147 }
Eric Christopherfd179292009-08-27 18:07:15 +00004148
Nate Begemanb9a47b82009-02-23 08:49:38 +00004149 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
4150 if (TLI.getSubtarget()->hasSSSE3()) {
4151 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00004152
Nate Begemanb9a47b82009-02-23 08:49:38 +00004153 // If all result elements are from one input vector, then only translate
Eric Christopherfd179292009-08-27 18:07:15 +00004154 // undef mask values to 0x80 (zero out result) in the pshufb mask.
Nate Begemanb9a47b82009-02-23 08:49:38 +00004155 //
4156 // Otherwise, we have elements from both input vectors, and must zero out
4157 // elements that come from V2 in the first mask, and V1 in the second mask
4158 // so that we can OR them together.
4159 bool TwoInputs = !(V1Only || V2Only);
4160 for (unsigned i = 0; i != 16; ++i) {
4161 int EltIdx = MaskVals[i];
4162 if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004163 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004164 continue;
4165 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004166 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004167 }
4168 // If all the elements are from V2, assign it to V1 and return after
4169 // building the first pshufb.
4170 if (V2Only)
4171 V1 = V2;
Owen Anderson825b72b2009-08-11 20:47:22 +00004172 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00004173 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004174 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004175 if (!TwoInputs)
4176 return V1;
Eric Christopherfd179292009-08-27 18:07:15 +00004177
Nate Begemanb9a47b82009-02-23 08:49:38 +00004178 // Calculate the shuffle mask for the second input, shuffle it, and
4179 // OR it with the first shuffled input.
4180 pshufbMask.clear();
4181 for (unsigned i = 0; i != 16; ++i) {
4182 int EltIdx = MaskVals[i];
4183 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004184 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004185 continue;
4186 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004187 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004188 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004189 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00004190 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004191 MVT::v16i8, &pshufbMask[0], 16));
4192 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004193 }
Eric Christopherfd179292009-08-27 18:07:15 +00004194
Nate Begemanb9a47b82009-02-23 08:49:38 +00004195 // No SSSE3 - Calculate in place words and then fix all out of place words
4196 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
4197 // the 16 different words that comprise the two doublequadword input vectors.
Owen Anderson825b72b2009-08-11 20:47:22 +00004198 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
4199 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004200 SDValue NewV = V2Only ? V2 : V1;
4201 for (int i = 0; i != 8; ++i) {
4202 int Elt0 = MaskVals[i*2];
4203 int Elt1 = MaskVals[i*2+1];
Eric Christopherfd179292009-08-27 18:07:15 +00004204
Nate Begemanb9a47b82009-02-23 08:49:38 +00004205 // This word of the result is all undef, skip it.
4206 if (Elt0 < 0 && Elt1 < 0)
4207 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004208
Nate Begemanb9a47b82009-02-23 08:49:38 +00004209 // This word of the result is already in the correct place, skip it.
4210 if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1))
4211 continue;
4212 if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17))
4213 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004214
Nate Begemanb9a47b82009-02-23 08:49:38 +00004215 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
4216 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
4217 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00004218
4219 // If Elt0 and Elt1 are defined, are consecutive, and can be load
4220 // using a single extract together, load it and store it.
4221 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004222 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Mon P Wang6b3ef692009-03-11 18:47:57 +00004223 DAG.getIntPtrConstant(Elt1 / 2));
Owen Anderson825b72b2009-08-11 20:47:22 +00004224 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Mon P Wang6b3ef692009-03-11 18:47:57 +00004225 DAG.getIntPtrConstant(i));
4226 continue;
4227 }
4228
Nate Begemanb9a47b82009-02-23 08:49:38 +00004229 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00004230 // source byte is not also odd, shift the extracted word left 8 bits
4231 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00004232 if (Elt1 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004233 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004234 DAG.getIntPtrConstant(Elt1 / 2));
4235 if ((Elt1 & 1) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004236 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004237 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00004238 else if (Elt0 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004239 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
4240 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004241 }
4242 // If Elt0 is defined, extract it from the appropriate source. If the
4243 // source byte is not also even, shift the extracted word right 8 bits. If
4244 // Elt1 was also defined, OR the extracted values together before
4245 // inserting them in the result.
4246 if (Elt0 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004247 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004248 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
4249 if ((Elt0 & 1) != 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004250 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004251 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00004252 else if (Elt1 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004253 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
4254 DAG.getConstant(0x00FF, MVT::i16));
4255 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
Nate Begemanb9a47b82009-02-23 08:49:38 +00004256 : InsElt0;
4257 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004258 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004259 DAG.getIntPtrConstant(i));
4260 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004261 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00004262}
4263
Evan Cheng7a831ce2007-12-15 03:00:47 +00004264/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
4265/// ones, or rewriting v4i32 / v2f32 as 2 wide ones if possible. This can be
4266/// done when every pair / quad of shuffle mask elements point to elements in
4267/// the right sequence. e.g.
Evan Cheng14b32e12007-12-11 01:46:18 +00004268/// vector_shuffle <>, <>, < 3, 4, | 10, 11, | 0, 1, | 14, 15>
4269static
Nate Begeman9008ca62009-04-27 18:41:29 +00004270SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
4271 SelectionDAG &DAG,
4272 TargetLowering &TLI, DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00004273 EVT VT = SVOp->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00004274 SDValue V1 = SVOp->getOperand(0);
4275 SDValue V2 = SVOp->getOperand(1);
4276 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng7a831ce2007-12-15 03:00:47 +00004277 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Owen Anderson825b72b2009-08-11 20:47:22 +00004278 EVT MaskVT = MVT::getIntVectorWithNumElements(NewWidth);
Owen Andersone50ed302009-08-10 22:56:29 +00004279 EVT MaskEltVT = MaskVT.getVectorElementType();
4280 EVT NewVT = MaskVT;
Owen Anderson825b72b2009-08-11 20:47:22 +00004281 switch (VT.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004282 default: assert(false && "Unexpected!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004283 case MVT::v4f32: NewVT = MVT::v2f64; break;
4284 case MVT::v4i32: NewVT = MVT::v2i64; break;
4285 case MVT::v8i16: NewVT = MVT::v4i32; break;
4286 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00004287 }
4288
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004289 if (NewWidth == 2) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004290 if (VT.isInteger())
Owen Anderson825b72b2009-08-11 20:47:22 +00004291 NewVT = MVT::v2i64;
Evan Cheng7a831ce2007-12-15 03:00:47 +00004292 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004293 NewVT = MVT::v2f64;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004294 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004295 int Scale = NumElems / NewWidth;
4296 SmallVector<int, 8> MaskVec;
Evan Cheng14b32e12007-12-11 01:46:18 +00004297 for (unsigned i = 0; i < NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004298 int StartIdx = -1;
4299 for (int j = 0; j < Scale; ++j) {
4300 int EltIdx = SVOp->getMaskElt(i+j);
4301 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00004302 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00004303 if (StartIdx == -1)
Evan Cheng14b32e12007-12-11 01:46:18 +00004304 StartIdx = EltIdx - (EltIdx % Scale);
4305 if (EltIdx != StartIdx + j)
Dan Gohman475871a2008-07-27 21:46:04 +00004306 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00004307 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004308 if (StartIdx == -1)
4309 MaskVec.push_back(-1);
Evan Cheng14b32e12007-12-11 01:46:18 +00004310 else
Nate Begeman9008ca62009-04-27 18:41:29 +00004311 MaskVec.push_back(StartIdx / Scale);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004312 }
4313
Dale Johannesenace16102009-02-03 19:33:06 +00004314 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V1);
4315 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V2);
Nate Begeman9008ca62009-04-27 18:41:29 +00004316 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004317}
4318
Evan Chengd880b972008-05-09 21:53:03 +00004319/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00004320///
Owen Andersone50ed302009-08-10 22:56:29 +00004321static SDValue getVZextMovL(EVT VT, EVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00004322 SDValue SrcOp, SelectionDAG &DAG,
4323 const X86Subtarget *Subtarget, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004324 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004325 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00004326 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00004327 LD = dyn_cast<LoadSDNode>(SrcOp);
4328 if (!LD) {
4329 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
4330 // instead.
Owen Anderson766b5ef2009-08-11 21:59:30 +00004331 MVT ExtVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
4332 if ((ExtVT.SimpleTy != MVT::i64 || Subtarget->is64Bit()) &&
Evan Cheng7e2ff772008-05-08 00:57:18 +00004333 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
4334 SrcOp.getOperand(0).getOpcode() == ISD::BIT_CONVERT &&
Owen Anderson766b5ef2009-08-11 21:59:30 +00004335 SrcOp.getOperand(0).getOperand(0).getValueType() == ExtVT) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004336 // PR2108
Owen Anderson825b72b2009-08-11 20:47:22 +00004337 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Dale Johannesenace16102009-02-03 19:33:06 +00004338 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4339 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
4340 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
4341 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00004342 SrcOp.getOperand(0)
4343 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00004344 }
4345 }
4346 }
4347
Dale Johannesenace16102009-02-03 19:33:06 +00004348 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4349 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Scott Michelfdc40a02009-02-17 22:15:04 +00004350 DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00004351 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00004352}
4353
Evan Chengace3c172008-07-22 21:13:36 +00004354/// LowerVECTOR_SHUFFLE_4wide - Handle all 4 wide cases with a number of
4355/// shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00004356static SDValue
Nate Begeman9008ca62009-04-27 18:41:29 +00004357LowerVECTOR_SHUFFLE_4wide(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
4358 SDValue V1 = SVOp->getOperand(0);
4359 SDValue V2 = SVOp->getOperand(1);
4360 DebugLoc dl = SVOp->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00004361 EVT VT = SVOp->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00004362
Evan Chengace3c172008-07-22 21:13:36 +00004363 SmallVector<std::pair<int, int>, 8> Locs;
Rafael Espindola833a9902008-08-28 18:32:53 +00004364 Locs.resize(4);
Nate Begeman9008ca62009-04-27 18:41:29 +00004365 SmallVector<int, 8> Mask1(4U, -1);
4366 SmallVector<int, 8> PermMask;
4367 SVOp->getMask(PermMask);
4368
Evan Chengace3c172008-07-22 21:13:36 +00004369 unsigned NumHi = 0;
4370 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00004371 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004372 int Idx = PermMask[i];
4373 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00004374 Locs[i] = std::make_pair(-1, -1);
4375 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004376 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
4377 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00004378 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00004379 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004380 NumLo++;
4381 } else {
4382 Locs[i] = std::make_pair(1, NumHi);
4383 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00004384 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004385 NumHi++;
4386 }
4387 }
4388 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004389
Evan Chengace3c172008-07-22 21:13:36 +00004390 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004391 // If no more than two elements come from either vector. This can be
4392 // implemented with two shuffles. First shuffle gather the elements.
4393 // The second shuffle, which takes the first shuffle as both of its
4394 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00004395 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004396
Nate Begeman9008ca62009-04-27 18:41:29 +00004397 SmallVector<int, 8> Mask2(4U, -1);
Eric Christopherfd179292009-08-27 18:07:15 +00004398
Evan Chengace3c172008-07-22 21:13:36 +00004399 for (unsigned i = 0; i != 4; ++i) {
4400 if (Locs[i].first == -1)
4401 continue;
4402 else {
4403 unsigned Idx = (i < 2) ? 0 : 4;
4404 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00004405 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004406 }
4407 }
4408
Nate Begeman9008ca62009-04-27 18:41:29 +00004409 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004410 } else if (NumLo == 3 || NumHi == 3) {
4411 // Otherwise, we must have three elements from one vector, call it X, and
4412 // one element from the other, call it Y. First, use a shufps to build an
4413 // intermediate vector with the one element from Y and the element from X
4414 // that will be in the same half in the final destination (the indexes don't
4415 // matter). Then, use a shufps to build the final vector, taking the half
4416 // containing the element from Y from the intermediate, and the other half
4417 // from X.
4418 if (NumHi == 3) {
4419 // Normalize it so the 3 elements come from V1.
Nate Begeman9008ca62009-04-27 18:41:29 +00004420 CommuteVectorShuffleMask(PermMask, VT);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004421 std::swap(V1, V2);
4422 }
4423
4424 // Find the element from V2.
4425 unsigned HiIndex;
4426 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004427 int Val = PermMask[HiIndex];
4428 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004429 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004430 if (Val >= 4)
4431 break;
4432 }
4433
Nate Begeman9008ca62009-04-27 18:41:29 +00004434 Mask1[0] = PermMask[HiIndex];
4435 Mask1[1] = -1;
4436 Mask1[2] = PermMask[HiIndex^1];
4437 Mask1[3] = -1;
4438 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004439
4440 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004441 Mask1[0] = PermMask[0];
4442 Mask1[1] = PermMask[1];
4443 Mask1[2] = HiIndex & 1 ? 6 : 4;
4444 Mask1[3] = HiIndex & 1 ? 4 : 6;
4445 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004446 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004447 Mask1[0] = HiIndex & 1 ? 2 : 0;
4448 Mask1[1] = HiIndex & 1 ? 0 : 2;
4449 Mask1[2] = PermMask[2];
4450 Mask1[3] = PermMask[3];
4451 if (Mask1[2] >= 0)
4452 Mask1[2] += 4;
4453 if (Mask1[3] >= 0)
4454 Mask1[3] += 4;
4455 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004456 }
Evan Chengace3c172008-07-22 21:13:36 +00004457 }
4458
4459 // Break it into (shuffle shuffle_hi, shuffle_lo).
4460 Locs.clear();
Nate Begeman9008ca62009-04-27 18:41:29 +00004461 SmallVector<int,8> LoMask(4U, -1);
4462 SmallVector<int,8> HiMask(4U, -1);
4463
4464 SmallVector<int,8> *MaskPtr = &LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00004465 unsigned MaskIdx = 0;
4466 unsigned LoIdx = 0;
4467 unsigned HiIdx = 2;
4468 for (unsigned i = 0; i != 4; ++i) {
4469 if (i == 2) {
4470 MaskPtr = &HiMask;
4471 MaskIdx = 1;
4472 LoIdx = 0;
4473 HiIdx = 2;
4474 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004475 int Idx = PermMask[i];
4476 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00004477 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00004478 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00004479 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00004480 (*MaskPtr)[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004481 LoIdx++;
4482 } else {
4483 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00004484 (*MaskPtr)[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004485 HiIdx++;
4486 }
4487 }
4488
Nate Begeman9008ca62009-04-27 18:41:29 +00004489 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
4490 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
4491 SmallVector<int, 8> MaskOps;
Evan Chengace3c172008-07-22 21:13:36 +00004492 for (unsigned i = 0; i != 4; ++i) {
4493 if (Locs[i].first == -1) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004494 MaskOps.push_back(-1);
Evan Chengace3c172008-07-22 21:13:36 +00004495 } else {
4496 unsigned Idx = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00004497 MaskOps.push_back(Idx);
Evan Chengace3c172008-07-22 21:13:36 +00004498 }
4499 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004500 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00004501}
4502
Dan Gohman475871a2008-07-27 21:46:04 +00004503SDValue
4504X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004505 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00004506 SDValue V1 = Op.getOperand(0);
4507 SDValue V2 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00004508 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004509 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00004510 unsigned NumElems = VT.getVectorNumElements();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004511 bool isMMX = VT.getSizeInBits() == 64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004512 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
4513 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00004514 bool V1IsSplat = false;
4515 bool V2IsSplat = false;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004516
Nate Begeman9008ca62009-04-27 18:41:29 +00004517 if (isZeroShuffle(SVOp))
Dale Johannesenace16102009-02-03 19:33:06 +00004518 return getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng213d2cf2007-05-17 18:45:50 +00004519
Nate Begeman9008ca62009-04-27 18:41:29 +00004520 // Promote splats to v4f32.
4521 if (SVOp->isSplat()) {
Eric Christopherfd179292009-08-27 18:07:15 +00004522 if (isMMX || NumElems < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00004523 return Op;
4524 return PromoteSplat(SVOp, DAG, Subtarget->hasSSE2());
Evan Cheng0db9fe62006-04-25 20:13:52 +00004525 }
4526
Evan Cheng7a831ce2007-12-15 03:00:47 +00004527 // If the shuffle can be profitably rewritten as a narrower shuffle, then
4528 // do it!
Owen Anderson825b72b2009-08-11 20:47:22 +00004529 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004530 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00004531 if (NewOp.getNode())
Scott Michelfdc40a02009-02-17 22:15:04 +00004532 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00004533 LowerVECTOR_SHUFFLE(NewOp, DAG));
Owen Anderson825b72b2009-08-11 20:47:22 +00004534 } else if ((VT == MVT::v4i32 || (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
Evan Cheng7a831ce2007-12-15 03:00:47 +00004535 // FIXME: Figure out a cleaner way to do this.
4536 // Try to make use of movq to zero out the top part.
Gabor Greifba36cb52008-08-28 21:40:38 +00004537 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004538 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00004539 if (NewOp.getNode()) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004540 if (isCommutedMOVL(cast<ShuffleVectorSDNode>(NewOp), true, false))
4541 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(0),
4542 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00004543 }
Gabor Greifba36cb52008-08-28 21:40:38 +00004544 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004545 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
4546 if (NewOp.getNode() && X86::isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)))
Evan Chengd880b972008-05-09 21:53:03 +00004547 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(1),
Nate Begeman9008ca62009-04-27 18:41:29 +00004548 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00004549 }
4550 }
Eric Christopherfd179292009-08-27 18:07:15 +00004551
Nate Begeman9008ca62009-04-27 18:41:29 +00004552 if (X86::isPSHUFDMask(SVOp))
4553 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004554
Evan Chengf26ffe92008-05-29 08:22:04 +00004555 // Check if this can be converted into a logical shift.
4556 bool isLeft = false;
4557 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00004558 SDValue ShVal;
Nate Begeman9008ca62009-04-27 18:41:29 +00004559 bool isShift = getSubtarget()->hasSSE2() &&
Evan Chengc3630942009-12-09 21:00:30 +00004560 isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00004561 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004562 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00004563 // v_set0 + movlhps or movhlps, etc.
Dan Gohman8a55ce42009-09-23 21:02:20 +00004564 EVT EltVT = VT.getVectorElementType();
4565 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00004566 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004567 }
Eric Christopherfd179292009-08-27 18:07:15 +00004568
Nate Begeman9008ca62009-04-27 18:41:29 +00004569 if (X86::isMOVLMask(SVOp)) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004570 if (V1IsUndef)
4571 return V2;
Gabor Greifba36cb52008-08-28 21:40:38 +00004572 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00004573 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Nate Begemanfb8ead02008-07-25 19:05:58 +00004574 if (!isMMX)
4575 return Op;
Evan Cheng7e2ff772008-05-08 00:57:18 +00004576 }
Eric Christopherfd179292009-08-27 18:07:15 +00004577
Nate Begeman9008ca62009-04-27 18:41:29 +00004578 // FIXME: fold these into legal mask.
4579 if (!isMMX && (X86::isMOVSHDUPMask(SVOp) ||
4580 X86::isMOVSLDUPMask(SVOp) ||
4581 X86::isMOVHLPSMask(SVOp) ||
Nate Begeman0b10b912009-11-07 23:17:15 +00004582 X86::isMOVLHPSMask(SVOp) ||
Nate Begeman9008ca62009-04-27 18:41:29 +00004583 X86::isMOVLPMask(SVOp)))
Evan Cheng9bbbb982006-10-25 20:48:19 +00004584 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004585
Nate Begeman9008ca62009-04-27 18:41:29 +00004586 if (ShouldXformToMOVHLPS(SVOp) ||
4587 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), SVOp))
4588 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004589
Evan Chengf26ffe92008-05-29 08:22:04 +00004590 if (isShift) {
4591 // No better options. Use a vshl / vsrl.
Dan Gohman8a55ce42009-09-23 21:02:20 +00004592 EVT EltVT = VT.getVectorElementType();
4593 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00004594 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004595 }
Eric Christopherfd179292009-08-27 18:07:15 +00004596
Evan Cheng9eca5e82006-10-25 21:49:50 +00004597 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00004598 // FIXME: This should also accept a bitcast of a splat? Be careful, not
4599 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00004600 V1IsSplat = isSplatVector(V1.getNode());
4601 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00004602
Chris Lattner8a594482007-11-25 00:24:49 +00004603 // Canonicalize the splat or undef, if present, to be on the RHS.
Evan Cheng9bbbb982006-10-25 20:48:19 +00004604 if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004605 Op = CommuteVectorShuffle(SVOp, DAG);
4606 SVOp = cast<ShuffleVectorSDNode>(Op);
4607 V1 = SVOp->getOperand(0);
4608 V2 = SVOp->getOperand(1);
Evan Cheng9bbbb982006-10-25 20:48:19 +00004609 std::swap(V1IsSplat, V2IsSplat);
4610 std::swap(V1IsUndef, V2IsUndef);
Evan Cheng9eca5e82006-10-25 21:49:50 +00004611 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00004612 }
4613
Nate Begeman9008ca62009-04-27 18:41:29 +00004614 if (isCommutedMOVL(SVOp, V2IsSplat, V2IsUndef)) {
4615 // Shuffling low element of v1 into undef, just return v1.
Eric Christopherfd179292009-08-27 18:07:15 +00004616 if (V2IsUndef)
Nate Begeman9008ca62009-04-27 18:41:29 +00004617 return V1;
4618 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
4619 // the instruction selector will not match, so get a canonical MOVL with
4620 // swapped operands to undo the commute.
4621 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00004622 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004623
Nate Begeman9008ca62009-04-27 18:41:29 +00004624 if (X86::isUNPCKL_v_undef_Mask(SVOp) ||
4625 X86::isUNPCKH_v_undef_Mask(SVOp) ||
4626 X86::isUNPCKLMask(SVOp) ||
4627 X86::isUNPCKHMask(SVOp))
Evan Chengd9b8e402006-10-16 06:36:00 +00004628 return Op;
Evan Chenge1113032006-10-04 18:33:38 +00004629
Evan Cheng9bbbb982006-10-25 20:48:19 +00004630 if (V2IsSplat) {
4631 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00004632 // element then try to match unpck{h|l} again. If match, return a
Evan Cheng9bbbb982006-10-25 20:48:19 +00004633 // new vector_shuffle with the corrected mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00004634 SDValue NewMask = NormalizeMask(SVOp, DAG);
4635 ShuffleVectorSDNode *NSVOp = cast<ShuffleVectorSDNode>(NewMask);
4636 if (NSVOp != SVOp) {
4637 if (X86::isUNPCKLMask(NSVOp, true)) {
4638 return NewMask;
4639 } else if (X86::isUNPCKHMask(NSVOp, true)) {
4640 return NewMask;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004641 }
4642 }
4643 }
4644
Evan Cheng9eca5e82006-10-25 21:49:50 +00004645 if (Commuted) {
4646 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00004647 // FIXME: this seems wrong.
4648 SDValue NewOp = CommuteVectorShuffle(SVOp, DAG);
4649 ShuffleVectorSDNode *NewSVOp = cast<ShuffleVectorSDNode>(NewOp);
4650 if (X86::isUNPCKL_v_undef_Mask(NewSVOp) ||
4651 X86::isUNPCKH_v_undef_Mask(NewSVOp) ||
4652 X86::isUNPCKLMask(NewSVOp) ||
4653 X86::isUNPCKHMask(NewSVOp))
4654 return NewOp;
Evan Cheng9eca5e82006-10-25 21:49:50 +00004655 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004656
Nate Begemanb9a47b82009-02-23 08:49:38 +00004657 // FIXME: for mmx, bitcast v2i32 to v4i16 for shuffle.
Nate Begeman9008ca62009-04-27 18:41:29 +00004658
4659 // Normalize the node to match x86 shuffle ops if needed
4660 if (!isMMX && V2.getOpcode() != ISD::UNDEF && isCommutedSHUFP(SVOp))
4661 return CommuteVectorShuffle(SVOp, DAG);
4662
4663 // Check for legal shuffle and return?
4664 SmallVector<int, 16> PermMask;
4665 SVOp->getMask(PermMask);
4666 if (isShuffleMaskLegal(PermMask, VT))
Evan Cheng0c0f83f2008-04-05 00:30:36 +00004667 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004668
Evan Cheng14b32e12007-12-11 01:46:18 +00004669 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
Owen Anderson825b72b2009-08-11 20:47:22 +00004670 if (VT == MVT::v8i16) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004671 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(SVOp, DAG, *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00004672 if (NewOp.getNode())
Evan Cheng14b32e12007-12-11 01:46:18 +00004673 return NewOp;
4674 }
4675
Owen Anderson825b72b2009-08-11 20:47:22 +00004676 if (VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004677 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004678 if (NewOp.getNode())
4679 return NewOp;
4680 }
Eric Christopherfd179292009-08-27 18:07:15 +00004681
Evan Chengace3c172008-07-22 21:13:36 +00004682 // Handle all 4 wide cases with a number of shuffles except for MMX.
4683 if (NumElems == 4 && !isMMX)
Nate Begeman9008ca62009-04-27 18:41:29 +00004684 return LowerVECTOR_SHUFFLE_4wide(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004685
Dan Gohman475871a2008-07-27 21:46:04 +00004686 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004687}
4688
Dan Gohman475871a2008-07-27 21:46:04 +00004689SDValue
4690X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004691 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004692 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004693 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004694 if (VT.getSizeInBits() == 8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004695 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004696 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004697 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004698 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004699 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004700 } else if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00004701 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
4702 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
4703 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004704 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4705 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Dale Johannesenace16102009-02-03 19:33:06 +00004706 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004707 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00004708 Op.getOperand(0)),
4709 Op.getOperand(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00004710 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004711 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004712 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004713 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004714 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Owen Anderson825b72b2009-08-11 20:47:22 +00004715 } else if (VT == MVT::f32) {
Evan Cheng62a3f152008-03-24 21:52:23 +00004716 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
4717 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00004718 // result has a single use which is a store or a bitcast to i32. And in
4719 // the case of a store, it's not worth it if the index is a constant 0,
4720 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00004721 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00004722 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00004723 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00004724 if ((User->getOpcode() != ISD::STORE ||
4725 (isa<ConstantSDNode>(Op.getOperand(1)) &&
4726 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Dan Gohman171c11e2008-04-16 02:32:24 +00004727 (User->getOpcode() != ISD::BIT_CONVERT ||
Owen Anderson825b72b2009-08-11 20:47:22 +00004728 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00004729 return SDValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00004730 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
4731 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00004732 Op.getOperand(0)),
4733 Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004734 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Extract);
4735 } else if (VT == MVT::i32) {
Mon P Wangf0fcdd82009-01-15 21:10:20 +00004736 // ExtractPS works with constant index.
4737 if (isa<ConstantSDNode>(Op.getOperand(1)))
4738 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004739 }
Dan Gohman475871a2008-07-27 21:46:04 +00004740 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004741}
4742
4743
Dan Gohman475871a2008-07-27 21:46:04 +00004744SDValue
4745X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004746 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00004747 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004748
Evan Cheng62a3f152008-03-24 21:52:23 +00004749 if (Subtarget->hasSSE41()) {
Dan Gohman475871a2008-07-27 21:46:04 +00004750 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00004751 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00004752 return Res;
4753 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00004754
Owen Andersone50ed302009-08-10 22:56:29 +00004755 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004756 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004757 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004758 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00004759 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004760 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00004761 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004762 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4763 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Scott Michelfdc40a02009-02-17 22:15:04 +00004764 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004765 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00004766 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004767 // Transform it so it match pextrw which produces a 32-bit result.
Ken Dyck70d0ef12009-12-17 15:31:52 +00004768 EVT EltVT = MVT::i32;
Dan Gohman8a55ce42009-09-23 21:02:20 +00004769 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EltVT,
Evan Cheng0db9fe62006-04-25 20:13:52 +00004770 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8a55ce42009-09-23 21:02:20 +00004771 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EltVT, Extract,
Evan Cheng0db9fe62006-04-25 20:13:52 +00004772 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004773 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004774 } else if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004775 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004776 if (Idx == 0)
4777 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004778
Evan Cheng0db9fe62006-04-25 20:13:52 +00004779 // SHUFPS the element to the lowest double word, then movss.
Nate Begeman9008ca62009-04-27 18:41:29 +00004780 int Mask[4] = { Idx, -1, -1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00004781 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00004782 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00004783 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00004784 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00004785 DAG.getIntPtrConstant(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00004786 } else if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00004787 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
4788 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
4789 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004790 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004791 if (Idx == 0)
4792 return Op;
4793
4794 // UNPCKHPD the element to the lowest double word, then movsd.
4795 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
4796 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00004797 int Mask[2] = { 1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00004798 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00004799 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00004800 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00004801 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00004802 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004803 }
4804
Dan Gohman475871a2008-07-27 21:46:04 +00004805 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004806}
4807
Dan Gohman475871a2008-07-27 21:46:04 +00004808SDValue
4809X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op, SelectionDAG &DAG){
Owen Andersone50ed302009-08-10 22:56:29 +00004810 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00004811 EVT EltVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004812 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004813
Dan Gohman475871a2008-07-27 21:46:04 +00004814 SDValue N0 = Op.getOperand(0);
4815 SDValue N1 = Op.getOperand(1);
4816 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00004817
Dan Gohman8a55ce42009-09-23 21:02:20 +00004818 if ((EltVT.getSizeInBits() == 8 || EltVT.getSizeInBits() == 16) &&
Dan Gohmanef521f12008-08-14 22:53:18 +00004819 isa<ConstantSDNode>(N2)) {
Dan Gohman8a55ce42009-09-23 21:02:20 +00004820 unsigned Opc = (EltVT.getSizeInBits() == 8) ? X86ISD::PINSRB
4821 : X86ISD::PINSRW;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004822 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
4823 // argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00004824 if (N1.getValueType() != MVT::i32)
4825 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
4826 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004827 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00004828 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00004829 } else if (EltVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00004830 // Bits [7:6] of the constant are the source select. This will always be
4831 // zero here. The DAG Combiner may combine an extract_elt index into these
4832 // bits. For example (insert (extract, 3), 2) could be matched by putting
4833 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00004834 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00004835 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00004836 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00004837 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004838 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherfbd66872009-07-24 00:33:09 +00004839 // Create this as a scalar to vector..
Owen Anderson825b72b2009-08-11 20:47:22 +00004840 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesenace16102009-02-03 19:33:06 +00004841 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00004842 } else if (EltVT == MVT::i32 && isa<ConstantSDNode>(N2)) {
Eric Christopherfbd66872009-07-24 00:33:09 +00004843 // PINSR* works with constant index.
4844 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004845 }
Dan Gohman475871a2008-07-27 21:46:04 +00004846 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004847}
4848
Dan Gohman475871a2008-07-27 21:46:04 +00004849SDValue
4850X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004851 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00004852 EVT EltVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004853
4854 if (Subtarget->hasSSE41())
4855 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
4856
Dan Gohman8a55ce42009-09-23 21:02:20 +00004857 if (EltVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00004858 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00004859
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004860 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004861 SDValue N0 = Op.getOperand(0);
4862 SDValue N1 = Op.getOperand(1);
4863 SDValue N2 = Op.getOperand(2);
Evan Cheng794405e2007-12-12 07:55:34 +00004864
Dan Gohman8a55ce42009-09-23 21:02:20 +00004865 if (EltVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00004866 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
4867 // as its second argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00004868 if (N1.getValueType() != MVT::i32)
4869 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
4870 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004871 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00004872 return DAG.getNode(X86ISD::PINSRW, dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004873 }
Dan Gohman475871a2008-07-27 21:46:04 +00004874 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004875}
4876
Dan Gohman475871a2008-07-27 21:46:04 +00004877SDValue
4878X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004879 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00004880 if (Op.getValueType() == MVT::v2f32)
4881 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f32,
4882 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i32,
4883 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32,
Evan Cheng52672b82008-07-22 18:39:19 +00004884 Op.getOperand(0))));
4885
Owen Anderson825b72b2009-08-11 20:47:22 +00004886 if (Op.getValueType() == MVT::v1i64 && Op.getOperand(0).getValueType() == MVT::i64)
4887 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0));
Rafael Espindoladef390a2009-08-03 02:45:34 +00004888
Owen Anderson825b72b2009-08-11 20:47:22 +00004889 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
4890 EVT VT = MVT::v2i32;
4891 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Evan Chengefec7512008-02-18 23:04:32 +00004892 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00004893 case MVT::v16i8:
4894 case MVT::v8i16:
4895 VT = MVT::v4i32;
Evan Chengefec7512008-02-18 23:04:32 +00004896 break;
4897 }
Dale Johannesenace16102009-02-03 19:33:06 +00004898 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(),
4899 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004900}
4901
Bill Wendling056292f2008-09-16 21:48:12 +00004902// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
4903// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
4904// one of the above mentioned nodes. It has to be wrapped because otherwise
4905// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
4906// be used to form addressing mode. These wrapped nodes will be selected
4907// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00004908SDValue
4909X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004910 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00004911
Chris Lattner41621a22009-06-26 19:22:52 +00004912 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
4913 // global base reg.
4914 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00004915 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004916 CodeModel::Model M = getTargetMachine().getCodeModel();
4917
Chris Lattner4f066492009-07-11 20:29:19 +00004918 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004919 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00004920 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00004921 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004922 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00004923 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004924 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00004925
Evan Cheng1606e8e2009-03-13 07:51:59 +00004926 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00004927 CP->getAlignment(),
4928 CP->getOffset(), OpFlag);
4929 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00004930 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004931 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00004932 if (OpFlag) {
4933 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00004934 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattner41621a22009-06-26 19:22:52 +00004935 DebugLoc::getUnknownLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004936 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004937 }
4938
4939 return Result;
4940}
4941
Chris Lattner18c59872009-06-27 04:16:01 +00004942SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) {
4943 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00004944
Chris Lattner18c59872009-06-27 04:16:01 +00004945 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
4946 // global base reg.
4947 unsigned char OpFlag = 0;
4948 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004949 CodeModel::Model M = getTargetMachine().getCodeModel();
4950
Chris Lattner4f066492009-07-11 20:29:19 +00004951 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004952 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00004953 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00004954 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004955 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00004956 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004957 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00004958
Chris Lattner18c59872009-06-27 04:16:01 +00004959 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
4960 OpFlag);
4961 DebugLoc DL = JT->getDebugLoc();
4962 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00004963
Chris Lattner18c59872009-06-27 04:16:01 +00004964 // With PIC, the address is actually $g + Offset.
4965 if (OpFlag) {
4966 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
4967 DAG.getNode(X86ISD::GlobalBaseReg,
4968 DebugLoc::getUnknownLoc(), getPointerTy()),
4969 Result);
4970 }
Eric Christopherfd179292009-08-27 18:07:15 +00004971
Chris Lattner18c59872009-06-27 04:16:01 +00004972 return Result;
4973}
4974
4975SDValue
4976X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) {
4977 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Eric Christopherfd179292009-08-27 18:07:15 +00004978
Chris Lattner18c59872009-06-27 04:16:01 +00004979 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
4980 // global base reg.
4981 unsigned char OpFlag = 0;
4982 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004983 CodeModel::Model M = getTargetMachine().getCodeModel();
4984
Chris Lattner4f066492009-07-11 20:29:19 +00004985 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004986 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00004987 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00004988 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004989 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00004990 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004991 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00004992
Chris Lattner18c59872009-06-27 04:16:01 +00004993 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
Eric Christopherfd179292009-08-27 18:07:15 +00004994
Chris Lattner18c59872009-06-27 04:16:01 +00004995 DebugLoc DL = Op.getDebugLoc();
4996 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00004997
4998
Chris Lattner18c59872009-06-27 04:16:01 +00004999 // With PIC, the address is actually $g + Offset.
5000 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00005001 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00005002 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
5003 DAG.getNode(X86ISD::GlobalBaseReg,
5004 DebugLoc::getUnknownLoc(),
5005 getPointerTy()),
5006 Result);
5007 }
Eric Christopherfd179292009-08-27 18:07:15 +00005008
Chris Lattner18c59872009-06-27 04:16:01 +00005009 return Result;
5010}
5011
Dan Gohman475871a2008-07-27 21:46:04 +00005012SDValue
Dan Gohmanf705adb2009-10-30 01:28:02 +00005013X86TargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) {
Dan Gohman29cbade2009-11-20 23:18:13 +00005014 // Create the TargetBlockAddressAddress node.
5015 unsigned char OpFlags =
5016 Subtarget->ClassifyBlockAddressReference();
Dan Gohmanf705adb2009-10-30 01:28:02 +00005017 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman29cbade2009-11-20 23:18:13 +00005018 BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
5019 DebugLoc dl = Op.getDebugLoc();
5020 SDValue Result = DAG.getBlockAddress(BA, getPointerTy(),
5021 /*isTarget=*/true, OpFlags);
5022
Dan Gohmanf705adb2009-10-30 01:28:02 +00005023 if (Subtarget->isPICStyleRIPRel() &&
5024 (M == CodeModel::Small || M == CodeModel::Kernel))
Dan Gohman29cbade2009-11-20 23:18:13 +00005025 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
5026 else
5027 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohmanf705adb2009-10-30 01:28:02 +00005028
Dan Gohman29cbade2009-11-20 23:18:13 +00005029 // With PIC, the address is actually $g + Offset.
5030 if (isGlobalRelativeToPICBase(OpFlags)) {
5031 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
5032 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
5033 Result);
5034 }
Dan Gohmanf705adb2009-10-30 01:28:02 +00005035
5036 return Result;
5037}
5038
5039SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00005040X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00005041 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00005042 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00005043 // Create the TargetGlobalAddress node, folding in the constant
5044 // offset if it is legal.
Chris Lattnerd392bd92009-07-10 07:20:05 +00005045 unsigned char OpFlags =
5046 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005047 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman6520e202008-10-18 02:06:02 +00005048 SDValue Result;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005049 if (OpFlags == X86II::MO_NO_FLAG &&
5050 X86::isOffsetSuitableForCodeModel(Offset, M)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00005051 // A direct static reference to a global.
Dale Johannesen60b3ba02009-07-21 00:12:29 +00005052 Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), Offset);
Dan Gohman6520e202008-10-18 02:06:02 +00005053 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00005054 } else {
Chris Lattnerb1acd682009-06-27 05:39:56 +00005055 Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00005056 }
Eric Christopherfd179292009-08-27 18:07:15 +00005057
Chris Lattner4f066492009-07-11 20:29:19 +00005058 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005059 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattner18c59872009-06-27 04:16:01 +00005060 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
5061 else
5062 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00005063
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005064 // With PIC, the address is actually $g + Offset.
Chris Lattner36c25012009-07-10 07:34:39 +00005065 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00005066 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
5067 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005068 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005069 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005070
Chris Lattner36c25012009-07-10 07:34:39 +00005071 // For globals that require a load from a stub to get the address, emit the
5072 // load.
5073 if (isGlobalStubReference(OpFlags))
Dale Johannesen33c960f2009-02-04 20:06:27 +00005074 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
David Greene67c9d422010-02-15 16:53:33 +00005075 PseudoSourceValue::getGOT(), 0, false, false, 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005076
Dan Gohman6520e202008-10-18 02:06:02 +00005077 // If there was a non-zero offset that we didn't fold, create an explicit
5078 // addition for it.
5079 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00005080 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00005081 DAG.getConstant(Offset, getPointerTy()));
5082
Evan Cheng0db9fe62006-04-25 20:13:52 +00005083 return Result;
5084}
5085
Evan Chengda43bcf2008-09-24 00:05:32 +00005086SDValue
5087X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) {
5088 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00005089 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005090 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00005091}
5092
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005093static SDValue
5094GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Owen Andersone50ed302009-08-10 22:56:29 +00005095 SDValue *InFlag, const EVT PtrVT, unsigned ReturnReg,
Chris Lattnerb903bed2009-06-26 21:20:29 +00005096 unsigned char OperandFlags) {
Anton Korobeynikov817a4642009-12-11 19:39:55 +00005097 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Owen Anderson825b72b2009-08-11 20:47:22 +00005098 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005099 DebugLoc dl = GA->getDebugLoc();
5100 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(),
5101 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00005102 GA->getOffset(),
5103 OperandFlags);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005104 if (InFlag) {
5105 SDValue Ops[] = { Chain, TGA, *InFlag };
Rafael Espindola15f1b662009-04-24 12:59:40 +00005106 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005107 } else {
5108 SDValue Ops[] = { Chain, TGA };
Rafael Espindola15f1b662009-04-24 12:59:40 +00005109 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005110 }
Anton Korobeynikov817a4642009-12-11 19:39:55 +00005111
5112 // TLSADDR will be codegen'ed as call. Inform MFI that function has calls.
5113 MFI->setHasCalls(true);
5114
Rafael Espindola15f1b662009-04-24 12:59:40 +00005115 SDValue Flag = Chain.getValue(1);
5116 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005117}
5118
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005119// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00005120static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005121LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00005122 const EVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00005123 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00005124 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
5125 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005126 DAG.getNode(X86ISD::GlobalBaseReg,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00005127 DebugLoc::getUnknownLoc(),
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005128 PtrVT), InFlag);
5129 InFlag = Chain.getValue(1);
5130
Chris Lattnerb903bed2009-06-26 21:20:29 +00005131 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005132}
5133
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005134// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00005135static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005136LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00005137 const EVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00005138 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
5139 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005140}
5141
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005142// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
5143// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00005144static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00005145 const EVT PtrVT, TLSModel::Model model,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00005146 bool is64Bit) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00005147 DebugLoc dl = GA->getDebugLoc();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005148 // Get the Thread Pointer
Rafael Espindola094fad32009-04-08 21:14:34 +00005149 SDValue Base = DAG.getNode(X86ISD::SegmentBaseAddress,
5150 DebugLoc::getUnknownLoc(), PtrVT,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00005151 DAG.getRegister(is64Bit? X86::FS : X86::GS,
Owen Anderson825b72b2009-08-11 20:47:22 +00005152 MVT::i32));
Rafael Espindola094fad32009-04-08 21:14:34 +00005153
5154 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Base,
David Greene67c9d422010-02-15 16:53:33 +00005155 NULL, 0, false, false, 0);
Rafael Espindola094fad32009-04-08 21:14:34 +00005156
Chris Lattnerb903bed2009-06-26 21:20:29 +00005157 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00005158 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
5159 // initialexec.
5160 unsigned WrapperKind = X86ISD::Wrapper;
5161 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00005162 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Chris Lattner18c59872009-06-27 04:16:01 +00005163 } else if (is64Bit) {
5164 assert(model == TLSModel::InitialExec);
5165 OperandFlags = X86II::MO_GOTTPOFF;
5166 WrapperKind = X86ISD::WrapperRIP;
5167 } else {
5168 assert(model == TLSModel::InitialExec);
5169 OperandFlags = X86II::MO_INDNTPOFF;
Chris Lattnerb903bed2009-06-26 21:20:29 +00005170 }
Eric Christopherfd179292009-08-27 18:07:15 +00005171
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005172 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
5173 // exec)
Chris Lattner4150c082009-06-21 02:22:34 +00005174 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00005175 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00005176 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00005177
Rafael Espindola9a580232009-02-27 13:37:18 +00005178 if (model == TLSModel::InitialExec)
Dale Johannesen33c960f2009-02-04 20:06:27 +00005179 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
David Greene67c9d422010-02-15 16:53:33 +00005180 PseudoSourceValue::getGOT(), 0, false, false, 0);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00005181
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005182 // The address of the thread local variable is the add of the thread
5183 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00005184 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005185}
5186
Dan Gohman475871a2008-07-27 21:46:04 +00005187SDValue
5188X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) {
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005189 // TODO: implement the "local dynamic" model
Lauro Ramos Venancio2c5c1112007-04-21 20:56:26 +00005190 // TODO: implement the "initial exec"model for pic executables
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005191 assert(Subtarget->isTargetELF() &&
5192 "TLS not implemented for non-ELF targets");
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005193 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00005194 const GlobalValue *GV = GA->getGlobal();
Eric Christopherfd179292009-08-27 18:07:15 +00005195
Chris Lattnerb903bed2009-06-26 21:20:29 +00005196 // If GV is an alias then use the aliasee for determining
5197 // thread-localness.
5198 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
5199 GV = GA->resolveAliasedGlobal(false);
Eric Christopherfd179292009-08-27 18:07:15 +00005200
Chris Lattnerb903bed2009-06-26 21:20:29 +00005201 TLSModel::Model model = getTLSModel(GV,
5202 getTargetMachine().getRelocationModel());
Eric Christopherfd179292009-08-27 18:07:15 +00005203
Chris Lattnerb903bed2009-06-26 21:20:29 +00005204 switch (model) {
5205 case TLSModel::GeneralDynamic:
5206 case TLSModel::LocalDynamic: // not implemented
5207 if (Subtarget->is64Bit())
Rafael Espindola9a580232009-02-27 13:37:18 +00005208 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
Chris Lattnerb903bed2009-06-26 21:20:29 +00005209 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00005210
Chris Lattnerb903bed2009-06-26 21:20:29 +00005211 case TLSModel::InitialExec:
5212 case TLSModel::LocalExec:
5213 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
5214 Subtarget->is64Bit());
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005215 }
Eric Christopherfd179292009-08-27 18:07:15 +00005216
Torok Edwinc23197a2009-07-14 16:55:14 +00005217 llvm_unreachable("Unreachable");
Chris Lattner5867de12009-04-01 22:14:45 +00005218 return SDValue();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005219}
5220
Evan Cheng0db9fe62006-04-25 20:13:52 +00005221
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005222/// LowerShift - Lower SRA_PARTS and friends, which return two i32 values and
Scott Michelfdc40a02009-02-17 22:15:04 +00005223/// take a 2 x i32 value to shift plus a shift amount.
Dan Gohman475871a2008-07-27 21:46:04 +00005224SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) {
Dan Gohman4c1fa612008-03-03 22:22:09 +00005225 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Owen Andersone50ed302009-08-10 22:56:29 +00005226 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005227 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005228 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005229 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00005230 SDValue ShOpLo = Op.getOperand(0);
5231 SDValue ShOpHi = Op.getOperand(1);
5232 SDValue ShAmt = Op.getOperand(2);
Chris Lattner31dcfe62009-07-29 05:48:09 +00005233 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Owen Anderson825b72b2009-08-11 20:47:22 +00005234 DAG.getConstant(VTBits - 1, MVT::i8))
Chris Lattner31dcfe62009-07-29 05:48:09 +00005235 : DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00005236
Dan Gohman475871a2008-07-27 21:46:04 +00005237 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005238 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00005239 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
5240 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005241 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005242 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
5243 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005244 }
Evan Chenge3413162006-01-09 18:33:28 +00005245
Owen Anderson825b72b2009-08-11 20:47:22 +00005246 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
5247 DAG.getConstant(VTBits, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00005248 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00005249 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00005250
Dan Gohman475871a2008-07-27 21:46:04 +00005251 SDValue Hi, Lo;
Owen Anderson825b72b2009-08-11 20:47:22 +00005252 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman475871a2008-07-27 21:46:04 +00005253 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
5254 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00005255
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005256 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00005257 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
5258 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005259 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005260 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
5261 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005262 }
5263
Dan Gohman475871a2008-07-27 21:46:04 +00005264 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00005265 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005266}
Evan Chenga3195e82006-01-12 22:54:21 +00005267
Dan Gohman475871a2008-07-27 21:46:04 +00005268SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00005269 EVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00005270
5271 if (SrcVT.isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005272 if (SrcVT == MVT::v2i32 && Op.getValueType() == MVT::v2f64) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005273 return Op;
5274 }
5275 return SDValue();
5276 }
5277
Owen Anderson825b72b2009-08-11 20:47:22 +00005278 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00005279 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00005280
Eli Friedman36df4992009-05-27 00:47:34 +00005281 // These are really Legal; return the operand so the caller accepts it as
5282 // Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00005283 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00005284 return Op;
Owen Anderson825b72b2009-08-11 20:47:22 +00005285 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
Eli Friedman36df4992009-05-27 00:47:34 +00005286 Subtarget->is64Bit()) {
5287 return Op;
5288 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005289
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005290 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005291 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005292 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00005293 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005294 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00005295 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00005296 StackSlot,
David Greene67c9d422010-02-15 16:53:33 +00005297 PseudoSourceValue::getFixedStack(SSFI), 0,
5298 false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00005299 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
5300}
Evan Cheng0db9fe62006-04-25 20:13:52 +00005301
Owen Andersone50ed302009-08-10 22:56:29 +00005302SDValue X86TargetLowering::BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain,
Eli Friedman948e95a2009-05-23 09:59:16 +00005303 SDValue StackSlot,
5304 SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005305 // Build the FILD
Eli Friedman948e95a2009-05-23 09:59:16 +00005306 DebugLoc dl = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00005307 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00005308 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005309 if (useSSE)
Owen Anderson825b72b2009-08-11 20:47:22 +00005310 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Flag);
Chris Lattner5a88b832007-02-25 07:10:00 +00005311 else
Owen Anderson825b72b2009-08-11 20:47:22 +00005312 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00005313 SDValue Ops[] = { Chain, StackSlot, DAG.getValueType(SrcVT) };
Dale Johannesenace16102009-02-03 19:33:06 +00005314 SDValue Result = DAG.getNode(useSSE ? X86ISD::FILD_FLAG : X86ISD::FILD, dl,
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00005315 Tys, Ops, array_lengthof(Ops));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005316
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005317 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005318 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00005319 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005320
5321 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
5322 // shouldn't be necessary except that RFP cannot be live across
5323 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005324 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00005325 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005326 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00005327 Tys = DAG.getVTList(MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00005328 SDValue Ops[] = {
5329 Chain, Result, StackSlot, DAG.getValueType(Op.getValueType()), InFlag
5330 };
5331 Chain = DAG.getNode(X86ISD::FST, dl, Tys, Ops, array_lengthof(Ops));
Dale Johannesenace16102009-02-03 19:33:06 +00005332 Result = DAG.getLoad(Op.getValueType(), dl, Chain, StackSlot,
David Greene67c9d422010-02-15 16:53:33 +00005333 PseudoSourceValue::getFixedStack(SSFI), 0,
5334 false, false, 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005335 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005336
Evan Cheng0db9fe62006-04-25 20:13:52 +00005337 return Result;
5338}
5339
Bill Wendling8b8a6362009-01-17 03:56:04 +00005340// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
5341SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op, SelectionDAG &DAG) {
5342 // This algorithm is not obvious. Here it is in C code, more or less:
5343 /*
5344 double uint64_to_double( uint32_t hi, uint32_t lo ) {
5345 static const __m128i exp = { 0x4330000045300000ULL, 0 };
5346 static const __m128d bias = { 0x1.0p84, 0x1.0p52 };
Dale Johannesen040225f2008-10-21 23:07:49 +00005347
Bill Wendling8b8a6362009-01-17 03:56:04 +00005348 // Copy ints to xmm registers.
5349 __m128i xh = _mm_cvtsi32_si128( hi );
5350 __m128i xl = _mm_cvtsi32_si128( lo );
Dale Johannesen040225f2008-10-21 23:07:49 +00005351
Bill Wendling8b8a6362009-01-17 03:56:04 +00005352 // Combine into low half of a single xmm register.
5353 __m128i x = _mm_unpacklo_epi32( xh, xl );
5354 __m128d d;
5355 double sd;
Dale Johannesen040225f2008-10-21 23:07:49 +00005356
Bill Wendling8b8a6362009-01-17 03:56:04 +00005357 // Merge in appropriate exponents to give the integer bits the right
5358 // magnitude.
5359 x = _mm_unpacklo_epi32( x, exp );
Dale Johannesen040225f2008-10-21 23:07:49 +00005360
Bill Wendling8b8a6362009-01-17 03:56:04 +00005361 // Subtract away the biases to deal with the IEEE-754 double precision
5362 // implicit 1.
5363 d = _mm_sub_pd( (__m128d) x, bias );
Dale Johannesen040225f2008-10-21 23:07:49 +00005364
Bill Wendling8b8a6362009-01-17 03:56:04 +00005365 // All conversions up to here are exact. The correctly rounded result is
5366 // calculated using the current rounding mode using the following
5367 // horizontal add.
5368 d = _mm_add_sd( d, _mm_unpackhi_pd( d, d ) );
5369 _mm_store_sd( &sd, d ); // Because we are returning doubles in XMM, this
5370 // store doesn't really need to be here (except
5371 // maybe to zero the other double)
5372 return sd;
5373 }
5374 */
Dale Johannesen040225f2008-10-21 23:07:49 +00005375
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005376 DebugLoc dl = Op.getDebugLoc();
Owen Andersona90b3dc2009-07-15 21:51:10 +00005377 LLVMContext *Context = DAG.getContext();
Dale Johannesenace16102009-02-03 19:33:06 +00005378
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005379 // Build some magic constants.
Bill Wendling8b8a6362009-01-17 03:56:04 +00005380 std::vector<Constant*> CV0;
Owen Andersoneed707b2009-07-24 23:12:02 +00005381 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x45300000)));
5382 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x43300000)));
5383 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
5384 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
Owen Andersonaf7ec972009-07-28 21:19:26 +00005385 Constant *C0 = ConstantVector::get(CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005386 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005387
Bill Wendling8b8a6362009-01-17 03:56:04 +00005388 std::vector<Constant*> CV1;
Owen Andersona90b3dc2009-07-15 21:51:10 +00005389 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005390 ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL))));
Owen Andersona90b3dc2009-07-15 21:51:10 +00005391 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005392 ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL))));
Owen Andersonaf7ec972009-07-28 21:19:26 +00005393 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005394 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005395
Owen Anderson825b72b2009-08-11 20:47:22 +00005396 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5397 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00005398 Op.getOperand(0),
5399 DAG.getIntPtrConstant(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00005400 SDValue XR2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5401 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00005402 Op.getOperand(0),
5403 DAG.getIntPtrConstant(0)));
Owen Anderson825b72b2009-08-11 20:47:22 +00005404 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32, XR1, XR2);
5405 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005406 PseudoSourceValue::getConstantPool(), 0,
David Greene67c9d422010-02-15 16:53:33 +00005407 false, false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00005408 SDValue Unpck2 = getUnpackl(DAG, dl, MVT::v4i32, Unpck1, CLod0);
5409 SDValue XR2F = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Unpck2);
5410 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005411 PseudoSourceValue::getConstantPool(), 0,
David Greene67c9d422010-02-15 16:53:33 +00005412 false, false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00005413 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005414
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005415 // Add the halves; easiest way is to swap them into another reg first.
Nate Begeman9008ca62009-04-27 18:41:29 +00005416 int ShufMask[2] = { 1, -1 };
Owen Anderson825b72b2009-08-11 20:47:22 +00005417 SDValue Shuf = DAG.getVectorShuffle(MVT::v2f64, dl, Sub,
5418 DAG.getUNDEF(MVT::v2f64), ShufMask);
5419 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::v2f64, Shuf, Sub);
5420 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Add,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005421 DAG.getIntPtrConstant(0));
5422}
5423
Bill Wendling8b8a6362009-01-17 03:56:04 +00005424// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
5425SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005426 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00005427 // FP constant to bias correct the final result.
5428 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
Owen Anderson825b72b2009-08-11 20:47:22 +00005429 MVT::f64);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005430
5431 // Load the 32-bit value into an XMM register.
Owen Anderson825b72b2009-08-11 20:47:22 +00005432 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5433 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005434 Op.getOperand(0),
5435 DAG.getIntPtrConstant(0)));
5436
Owen Anderson825b72b2009-08-11 20:47:22 +00005437 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
5438 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00005439 DAG.getIntPtrConstant(0));
5440
5441 // Or the load with the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00005442 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
5443 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005444 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005445 MVT::v2f64, Load)),
5446 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005447 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005448 MVT::v2f64, Bias)));
5449 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
5450 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00005451 DAG.getIntPtrConstant(0));
5452
5453 // Subtract the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00005454 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005455
5456 // Handle final rounding.
Owen Andersone50ed302009-08-10 22:56:29 +00005457 EVT DestVT = Op.getValueType();
Bill Wendling030939c2009-01-17 07:40:19 +00005458
Owen Anderson825b72b2009-08-11 20:47:22 +00005459 if (DestVT.bitsLT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005460 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00005461 DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00005462 } else if (DestVT.bitsGT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005463 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00005464 }
5465
5466 // Handle final rounding.
5467 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00005468}
5469
5470SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Evan Chenga06ec9e2009-01-19 08:08:22 +00005471 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005472 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00005473
Evan Chenga06ec9e2009-01-19 08:08:22 +00005474 // Now not UINT_TO_FP is legal (it's marked custom), dag combiner won't
5475 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
5476 // the optimization here.
5477 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00005478 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00005479
Owen Andersone50ed302009-08-10 22:56:29 +00005480 EVT SrcVT = N0.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00005481 if (SrcVT == MVT::i64) {
Eli Friedman36df4992009-05-27 00:47:34 +00005482 // We only handle SSE2 f64 target here; caller can expand the rest.
Owen Anderson825b72b2009-08-11 20:47:22 +00005483 if (Op.getValueType() != MVT::f64 || !X86ScalarSSEf64)
Daniel Dunbar82205572009-05-26 21:27:02 +00005484 return SDValue();
Bill Wendling030939c2009-01-17 07:40:19 +00005485
Bill Wendling8b8a6362009-01-17 03:56:04 +00005486 return LowerUINT_TO_FP_i64(Op, DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00005487 } else if (SrcVT == MVT::i32 && X86ScalarSSEf64) {
Bill Wendling8b8a6362009-01-17 03:56:04 +00005488 return LowerUINT_TO_FP_i32(Op, DAG);
5489 }
5490
Owen Anderson825b72b2009-08-11 20:47:22 +00005491 assert(SrcVT == MVT::i32 && "Unknown UINT_TO_FP to lower!");
Eli Friedman948e95a2009-05-23 09:59:16 +00005492
5493 // Make a 64-bit buffer, and use it to build an FILD.
Owen Anderson825b72b2009-08-11 20:47:22 +00005494 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
Eli Friedman948e95a2009-05-23 09:59:16 +00005495 SDValue WordOff = DAG.getConstant(4, getPointerTy());
5496 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
5497 getPointerTy(), StackSlot, WordOff);
5498 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
David Greene67c9d422010-02-15 16:53:33 +00005499 StackSlot, NULL, 0, false, false, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005500 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
David Greene67c9d422010-02-15 16:53:33 +00005501 OffsetSlot, NULL, 0, false, false, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005502 return BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005503}
5504
Dan Gohman475871a2008-07-27 21:46:04 +00005505std::pair<SDValue,SDValue> X86TargetLowering::
Eli Friedman948e95a2009-05-23 09:59:16 +00005506FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005507 DebugLoc dl = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00005508
Owen Andersone50ed302009-08-10 22:56:29 +00005509 EVT DstTy = Op.getValueType();
Eli Friedman948e95a2009-05-23 09:59:16 +00005510
5511 if (!IsSigned) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005512 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
5513 DstTy = MVT::i64;
Eli Friedman948e95a2009-05-23 09:59:16 +00005514 }
5515
Owen Anderson825b72b2009-08-11 20:47:22 +00005516 assert(DstTy.getSimpleVT() <= MVT::i64 &&
5517 DstTy.getSimpleVT() >= MVT::i16 &&
Evan Cheng0db9fe62006-04-25 20:13:52 +00005518 "Unknown FP_TO_SINT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00005519
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005520 // These are really Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00005521 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00005522 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00005523 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00005524 if (Subtarget->is64Bit() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00005525 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00005526 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00005527 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005528
Evan Cheng87c89352007-10-15 20:11:21 +00005529 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
5530 // stack slot.
5531 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00005532 unsigned MemSize = DstTy.getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00005533 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005534 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00005535
Evan Cheng0db9fe62006-04-25 20:13:52 +00005536 unsigned Opc;
Owen Anderson825b72b2009-08-11 20:47:22 +00005537 switch (DstTy.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005538 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
Owen Anderson825b72b2009-08-11 20:47:22 +00005539 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
5540 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
5541 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005542 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005543
Dan Gohman475871a2008-07-27 21:46:04 +00005544 SDValue Chain = DAG.getEntryNode();
5545 SDValue Value = Op.getOperand(0);
Chris Lattner78631162008-01-16 06:24:21 +00005546 if (isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005547 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Dale Johannesenace16102009-02-03 19:33:06 +00005548 Chain = DAG.getStore(Chain, dl, Value, StackSlot,
David Greene67c9d422010-02-15 16:53:33 +00005549 PseudoSourceValue::getFixedStack(SSFI), 0,
5550 false, false, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005551 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00005552 SDValue Ops[] = {
Chris Lattner5a88b832007-02-25 07:10:00 +00005553 Chain, StackSlot, DAG.getValueType(Op.getOperand(0).getValueType())
5554 };
Dale Johannesenace16102009-02-03 19:33:06 +00005555 Value = DAG.getNode(X86ISD::FLD, dl, Tys, Ops, 3);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005556 Chain = Value.getValue(1);
David Greene3f2bf852009-11-12 20:49:22 +00005557 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005558 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
5559 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005560
Evan Cheng0db9fe62006-04-25 20:13:52 +00005561 // Build the FP_TO_INT*_IN_MEM
Dan Gohman475871a2008-07-27 21:46:04 +00005562 SDValue Ops[] = { Chain, Value, StackSlot };
Owen Anderson825b72b2009-08-11 20:47:22 +00005563 SDValue FIST = DAG.getNode(Opc, dl, MVT::Other, Ops, 3);
Evan Chengd9558e02006-01-06 00:43:03 +00005564
Chris Lattner27a6c732007-11-24 07:07:01 +00005565 return std::make_pair(FIST, StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005566}
5567
Dan Gohman475871a2008-07-27 21:46:04 +00005568SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005569 if (Op.getValueType().isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005570 if (Op.getValueType() == MVT::v2i32 &&
5571 Op.getOperand(0).getValueType() == MVT::v2f64) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005572 return Op;
5573 }
5574 return SDValue();
5575 }
5576
Eli Friedman948e95a2009-05-23 09:59:16 +00005577 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, true);
Dan Gohman475871a2008-07-27 21:46:04 +00005578 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00005579 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
5580 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00005581
Chris Lattner27a6c732007-11-24 07:07:01 +00005582 // Load the result.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005583 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
David Greene67c9d422010-02-15 16:53:33 +00005584 FIST, StackSlot, NULL, 0, false, false, 0);
Chris Lattner27a6c732007-11-24 07:07:01 +00005585}
5586
Eli Friedman948e95a2009-05-23 09:59:16 +00005587SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op, SelectionDAG &DAG) {
5588 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, false);
5589 SDValue FIST = Vals.first, StackSlot = Vals.second;
5590 assert(FIST.getNode() && "Unexpected failure");
5591
5592 // Load the result.
5593 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
David Greene67c9d422010-02-15 16:53:33 +00005594 FIST, StackSlot, NULL, 0, false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00005595}
5596
Dan Gohman475871a2008-07-27 21:46:04 +00005597SDValue X86TargetLowering::LowerFABS(SDValue Op, SelectionDAG &DAG) {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005598 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005599 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005600 EVT VT = Op.getValueType();
5601 EVT EltVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005602 if (VT.isVector())
5603 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005604 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005605 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005606 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63))));
Dan Gohman20382522007-07-10 00:05:58 +00005607 CV.push_back(C);
5608 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005609 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005610 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31))));
Dan Gohman20382522007-07-10 00:05:58 +00005611 CV.push_back(C);
5612 CV.push_back(C);
5613 CV.push_back(C);
5614 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005615 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005616 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005617 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005618 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00005619 PseudoSourceValue::getConstantPool(), 0,
5620 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005621 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005622}
5623
Dan Gohman475871a2008-07-27 21:46:04 +00005624SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005625 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005626 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005627 EVT VT = Op.getValueType();
5628 EVT EltVT = VT;
Duncan Sandsda9ad382009-09-06 19:29:07 +00005629 if (VT.isVector())
Duncan Sands83ec4b62008-06-06 12:08:01 +00005630 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005631 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005632 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005633 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)));
Dan Gohman20382522007-07-10 00:05:58 +00005634 CV.push_back(C);
5635 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005636 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005637 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)));
Dan Gohman20382522007-07-10 00:05:58 +00005638 CV.push_back(C);
5639 CV.push_back(C);
5640 CV.push_back(C);
5641 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005642 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005643 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005644 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005645 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00005646 PseudoSourceValue::getConstantPool(), 0,
5647 false, false, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00005648 if (VT.isVector()) {
Dale Johannesenace16102009-02-03 19:33:06 +00005649 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00005650 DAG.getNode(ISD::XOR, dl, MVT::v2i64,
5651 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005652 Op.getOperand(0)),
Owen Anderson825b72b2009-08-11 20:47:22 +00005653 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00005654 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005655 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Chengd4d01b72007-07-19 23:36:01 +00005656 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005657}
5658
Dan Gohman475871a2008-07-27 21:46:04 +00005659SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005660 LLVMContext *Context = DAG.getContext();
Dan Gohman475871a2008-07-27 21:46:04 +00005661 SDValue Op0 = Op.getOperand(0);
5662 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005663 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005664 EVT VT = Op.getValueType();
5665 EVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00005666
5667 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005668 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005669 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00005670 SrcVT = VT;
5671 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005672 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005673 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005674 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005675 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005676 }
5677
5678 // At this point the operands and the result should have the same
5679 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00005680
Evan Cheng68c47cb2007-01-05 07:55:56 +00005681 // First get the sign bit of second operand.
5682 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005683 if (SrcVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005684 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))));
5685 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005686 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005687 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))));
5688 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5689 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5690 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005691 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005692 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005693 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005694 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00005695 PseudoSourceValue::getConstantPool(), 0,
5696 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005697 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00005698
5699 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005700 if (SrcVT.bitsGT(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005701 // Op0 is MVT::f32, Op1 is MVT::f64.
5702 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
5703 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
5704 DAG.getConstant(32, MVT::i32));
5705 SignBit = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4f32, SignBit);
5706 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00005707 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005708 }
5709
Evan Cheng73d6cf12007-01-05 21:37:56 +00005710 // Clear first operand sign bit.
5711 CV.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00005712 if (VT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005713 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
5714 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00005715 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005716 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
5717 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5718 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5719 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00005720 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005721 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005722 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005723 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00005724 PseudoSourceValue::getConstantPool(), 0,
5725 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005726 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00005727
5728 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00005729 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00005730}
5731
Dan Gohman076aee32009-03-04 19:44:21 +00005732/// Emit nodes that will be selected as "test Op0,Op0", or something
5733/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00005734SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
5735 SelectionDAG &DAG) {
Dan Gohman076aee32009-03-04 19:44:21 +00005736 DebugLoc dl = Op.getDebugLoc();
5737
Dan Gohman31125812009-03-07 01:58:32 +00005738 // CF and OF aren't always set the way we want. Determine which
5739 // of these we need.
5740 bool NeedCF = false;
5741 bool NeedOF = false;
5742 switch (X86CC) {
5743 case X86::COND_A: case X86::COND_AE:
5744 case X86::COND_B: case X86::COND_BE:
5745 NeedCF = true;
5746 break;
5747 case X86::COND_G: case X86::COND_GE:
5748 case X86::COND_L: case X86::COND_LE:
5749 case X86::COND_O: case X86::COND_NO:
5750 NeedOF = true;
5751 break;
5752 default: break;
5753 }
5754
Dan Gohman076aee32009-03-04 19:44:21 +00005755 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00005756 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
5757 // we prove that the arithmetic won't overflow, we can't use OF or CF.
5758 if (Op.getResNo() == 0 && !NeedOF && !NeedCF) {
Dan Gohman076aee32009-03-04 19:44:21 +00005759 unsigned Opcode = 0;
Dan Gohman51bb4742009-03-05 21:29:28 +00005760 unsigned NumOperands = 0;
Dan Gohman076aee32009-03-04 19:44:21 +00005761 switch (Op.getNode()->getOpcode()) {
5762 case ISD::ADD:
5763 // Due to an isel shortcoming, be conservative if this add is likely to
5764 // be selected as part of a load-modify-store instruction. When the root
5765 // node in a match is a store, isel doesn't know how to remap non-chain
5766 // non-flag uses of other nodes in the match, such as the ADD in this
5767 // case. This leads to the ADD being left around and reselected, with
5768 // the result being two adds in the output.
5769 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
5770 UE = Op.getNode()->use_end(); UI != UE; ++UI)
5771 if (UI->getOpcode() == ISD::STORE)
5772 goto default_case;
Dan Gohman076aee32009-03-04 19:44:21 +00005773 if (ConstantSDNode *C =
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005774 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
5775 // An add of one will be selected as an INC.
Dan Gohman076aee32009-03-04 19:44:21 +00005776 if (C->getAPIntValue() == 1) {
5777 Opcode = X86ISD::INC;
Dan Gohman51bb4742009-03-05 21:29:28 +00005778 NumOperands = 1;
Dan Gohman076aee32009-03-04 19:44:21 +00005779 break;
5780 }
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005781 // An add of negative one (subtract of one) will be selected as a DEC.
5782 if (C->getAPIntValue().isAllOnesValue()) {
5783 Opcode = X86ISD::DEC;
Dan Gohman51bb4742009-03-05 21:29:28 +00005784 NumOperands = 1;
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005785 break;
5786 }
5787 }
Dan Gohman076aee32009-03-04 19:44:21 +00005788 // Otherwise use a regular EFLAGS-setting add.
5789 Opcode = X86ISD::ADD;
Dan Gohman51bb4742009-03-05 21:29:28 +00005790 NumOperands = 2;
Dan Gohman076aee32009-03-04 19:44:21 +00005791 break;
Dan Gohmane220c4b2009-09-18 19:59:53 +00005792 case ISD::AND: {
5793 // If the primary and result isn't used, don't bother using X86ISD::AND,
5794 // because a TEST instruction will be better.
5795 bool NonFlagUse = false;
5796 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
Evan Cheng17751da2010-01-07 00:54:06 +00005797 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
5798 SDNode *User = *UI;
5799 unsigned UOpNo = UI.getOperandNo();
5800 if (User->getOpcode() == ISD::TRUNCATE && User->hasOneUse()) {
5801 // Look pass truncate.
5802 UOpNo = User->use_begin().getOperandNo();
5803 User = *User->use_begin();
5804 }
5805 if (User->getOpcode() != ISD::BRCOND &&
5806 User->getOpcode() != ISD::SETCC &&
5807 (User->getOpcode() != ISD::SELECT || UOpNo != 0)) {
Dan Gohmane220c4b2009-09-18 19:59:53 +00005808 NonFlagUse = true;
5809 break;
5810 }
Evan Cheng17751da2010-01-07 00:54:06 +00005811 }
Dan Gohmane220c4b2009-09-18 19:59:53 +00005812 if (!NonFlagUse)
5813 break;
5814 }
5815 // FALL THROUGH
Dan Gohman076aee32009-03-04 19:44:21 +00005816 case ISD::SUB:
Dan Gohmane220c4b2009-09-18 19:59:53 +00005817 case ISD::OR:
5818 case ISD::XOR:
5819 // Due to the ISEL shortcoming noted above, be conservative if this op is
Dan Gohman076aee32009-03-04 19:44:21 +00005820 // likely to be selected as part of a load-modify-store instruction.
5821 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
5822 UE = Op.getNode()->use_end(); UI != UE; ++UI)
5823 if (UI->getOpcode() == ISD::STORE)
5824 goto default_case;
Dan Gohmane220c4b2009-09-18 19:59:53 +00005825 // Otherwise use a regular EFLAGS-setting instruction.
5826 switch (Op.getNode()->getOpcode()) {
5827 case ISD::SUB: Opcode = X86ISD::SUB; break;
5828 case ISD::OR: Opcode = X86ISD::OR; break;
5829 case ISD::XOR: Opcode = X86ISD::XOR; break;
5830 case ISD::AND: Opcode = X86ISD::AND; break;
5831 default: llvm_unreachable("unexpected operator!");
5832 }
Dan Gohman51bb4742009-03-05 21:29:28 +00005833 NumOperands = 2;
Dan Gohman076aee32009-03-04 19:44:21 +00005834 break;
5835 case X86ISD::ADD:
5836 case X86ISD::SUB:
5837 case X86ISD::INC:
5838 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +00005839 case X86ISD::OR:
5840 case X86ISD::XOR:
5841 case X86ISD::AND:
Dan Gohman076aee32009-03-04 19:44:21 +00005842 return SDValue(Op.getNode(), 1);
5843 default:
5844 default_case:
5845 break;
5846 }
5847 if (Opcode != 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005848 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
Dan Gohman076aee32009-03-04 19:44:21 +00005849 SmallVector<SDValue, 4> Ops;
Dan Gohman31125812009-03-07 01:58:32 +00005850 for (unsigned i = 0; i != NumOperands; ++i)
Dan Gohman076aee32009-03-04 19:44:21 +00005851 Ops.push_back(Op.getOperand(i));
Dan Gohmanfc166572009-04-09 23:54:40 +00005852 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
Dan Gohman076aee32009-03-04 19:44:21 +00005853 DAG.ReplaceAllUsesWith(Op, New);
5854 return SDValue(New.getNode(), 1);
5855 }
5856 }
5857
5858 // Otherwise just emit a CMP with 0, which is the TEST pattern.
Owen Anderson825b72b2009-08-11 20:47:22 +00005859 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
Dan Gohman076aee32009-03-04 19:44:21 +00005860 DAG.getConstant(0, Op.getValueType()));
5861}
5862
5863/// Emit nodes that will be selected as "cmp Op0,Op1", or something
5864/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00005865SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
5866 SelectionDAG &DAG) {
Dan Gohman076aee32009-03-04 19:44:21 +00005867 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
5868 if (C->getAPIntValue() == 0)
Dan Gohman31125812009-03-07 01:58:32 +00005869 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00005870
5871 DebugLoc dl = Op0.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00005872 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
Dan Gohman076aee32009-03-04 19:44:21 +00005873}
5874
Evan Chengd40d03e2010-01-06 19:38:29 +00005875/// LowerToBT - Result of 'and' is compared against zero. Turn it into a BT node
5876/// if it's possible.
5877static SDValue LowerToBT(SDValue Op0, ISD::CondCode CC,
Evan Cheng54de3ea2010-01-05 06:52:31 +00005878 DebugLoc dl, SelectionDAG &DAG) {
Evan Chengd40d03e2010-01-06 19:38:29 +00005879 SDValue LHS, RHS;
5880 if (Op0.getOperand(1).getOpcode() == ISD::SHL) {
5881 if (ConstantSDNode *Op010C =
5882 dyn_cast<ConstantSDNode>(Op0.getOperand(1).getOperand(0)))
5883 if (Op010C->getZExtValue() == 1) {
5884 LHS = Op0.getOperand(0);
5885 RHS = Op0.getOperand(1).getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00005886 }
Evan Chengd40d03e2010-01-06 19:38:29 +00005887 } else if (Op0.getOperand(0).getOpcode() == ISD::SHL) {
5888 if (ConstantSDNode *Op000C =
5889 dyn_cast<ConstantSDNode>(Op0.getOperand(0).getOperand(0)))
5890 if (Op000C->getZExtValue() == 1) {
5891 LHS = Op0.getOperand(1);
5892 RHS = Op0.getOperand(0).getOperand(1);
5893 }
5894 } else if (Op0.getOperand(1).getOpcode() == ISD::Constant) {
5895 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op0.getOperand(1));
5896 SDValue AndLHS = Op0.getOperand(0);
5897 if (AndRHS->getZExtValue() == 1 && AndLHS.getOpcode() == ISD::SRL) {
5898 LHS = AndLHS.getOperand(0);
5899 RHS = AndLHS.getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00005900 }
Evan Chengd40d03e2010-01-06 19:38:29 +00005901 }
Evan Cheng0488db92007-09-25 01:57:46 +00005902
Evan Chengd40d03e2010-01-06 19:38:29 +00005903 if (LHS.getNode()) {
5904 // If LHS is i8, promote it to i16 with any_extend. There is no i8 BT
5905 // instruction. Since the shift amount is in-range-or-undefined, we know
5906 // that doing a bittest on the i16 value is ok. We extend to i32 because
5907 // the encoding for the i16 version is larger than the i32 version.
5908 if (LHS.getValueType() == MVT::i8)
5909 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00005910
Evan Chengd40d03e2010-01-06 19:38:29 +00005911 // If the operand types disagree, extend the shift amount to match. Since
5912 // BT ignores high bits (like shifts) we can use anyextend.
5913 if (LHS.getValueType() != RHS.getValueType())
5914 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00005915
Evan Chengd40d03e2010-01-06 19:38:29 +00005916 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
5917 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
5918 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
5919 DAG.getConstant(Cond, MVT::i8), BT);
Chris Lattnere55484e2008-12-25 05:34:37 +00005920 }
5921
Evan Cheng54de3ea2010-01-05 06:52:31 +00005922 return SDValue();
5923}
5924
5925SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) {
5926 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
5927 SDValue Op0 = Op.getOperand(0);
5928 SDValue Op1 = Op.getOperand(1);
5929 DebugLoc dl = Op.getDebugLoc();
5930 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
5931
5932 // Optimize to BT if possible.
Evan Chengd40d03e2010-01-06 19:38:29 +00005933 // Lower (X & (1 << N)) == 0 to BT(X, N).
5934 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
5935 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
5936 if (Op0.getOpcode() == ISD::AND &&
5937 Op0.hasOneUse() &&
5938 Op1.getOpcode() == ISD::Constant &&
5939 cast<ConstantSDNode>(Op1)->getZExtValue() == 0 &&
5940 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
5941 SDValue NewSetCC = LowerToBT(Op0, CC, dl, DAG);
5942 if (NewSetCC.getNode())
5943 return NewSetCC;
5944 }
Evan Cheng54de3ea2010-01-05 06:52:31 +00005945
Chris Lattnere55484e2008-12-25 05:34:37 +00005946 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
5947 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00005948 if (X86CC == X86::COND_INVALID)
5949 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00005950
Dan Gohman31125812009-03-07 01:58:32 +00005951 SDValue Cond = EmitCmp(Op0, Op1, X86CC, DAG);
Evan Chengad9c0a32009-12-15 00:53:42 +00005952
5953 // Use sbb x, x to materialize carry bit into a GPR.
Evan Cheng2e489c42009-12-16 00:53:11 +00005954 if (X86CC == X86::COND_B)
Evan Chengad9c0a32009-12-15 00:53:42 +00005955 return DAG.getNode(ISD::AND, dl, MVT::i8,
5956 DAG.getNode(X86ISD::SETCC_CARRY, dl, MVT::i8,
5957 DAG.getConstant(X86CC, MVT::i8), Cond),
5958 DAG.getConstant(1, MVT::i8));
Evan Chengad9c0a32009-12-15 00:53:42 +00005959
Owen Anderson825b72b2009-08-11 20:47:22 +00005960 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
5961 DAG.getConstant(X86CC, MVT::i8), Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00005962}
5963
Dan Gohman475871a2008-07-27 21:46:04 +00005964SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) {
5965 SDValue Cond;
5966 SDValue Op0 = Op.getOperand(0);
5967 SDValue Op1 = Op.getOperand(1);
5968 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00005969 EVT VT = Op.getValueType();
Nate Begeman30a0de92008-07-17 16:51:19 +00005970 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
5971 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005972 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00005973
5974 if (isFP) {
5975 unsigned SSECC = 8;
Owen Andersone50ed302009-08-10 22:56:29 +00005976 EVT VT0 = Op0.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00005977 assert(VT0 == MVT::v4f32 || VT0 == MVT::v2f64);
5978 unsigned Opc = VT0 == MVT::v4f32 ? X86ISD::CMPPS : X86ISD::CMPPD;
Nate Begeman30a0de92008-07-17 16:51:19 +00005979 bool Swap = false;
5980
5981 switch (SetCCOpcode) {
5982 default: break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00005983 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00005984 case ISD::SETEQ: SSECC = 0; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005985 case ISD::SETOGT:
Nate Begeman30a0de92008-07-17 16:51:19 +00005986 case ISD::SETGT: Swap = true; // Fallthrough
5987 case ISD::SETLT:
5988 case ISD::SETOLT: SSECC = 1; break;
5989 case ISD::SETOGE:
5990 case ISD::SETGE: Swap = true; // Fallthrough
5991 case ISD::SETLE:
5992 case ISD::SETOLE: SSECC = 2; break;
5993 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00005994 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00005995 case ISD::SETNE: SSECC = 4; break;
5996 case ISD::SETULE: Swap = true;
5997 case ISD::SETUGE: SSECC = 5; break;
5998 case ISD::SETULT: Swap = true;
5999 case ISD::SETUGT: SSECC = 6; break;
6000 case ISD::SETO: SSECC = 7; break;
6001 }
6002 if (Swap)
6003 std::swap(Op0, Op1);
6004
Nate Begemanfb8ead02008-07-25 19:05:58 +00006005 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00006006 if (SSECC == 8) {
Nate Begemanfb8ead02008-07-25 19:05:58 +00006007 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00006008 SDValue UNORD, EQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00006009 UNORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(3, MVT::i8));
6010 EQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(0, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00006011 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00006012 }
6013 else if (SetCCOpcode == ISD::SETONE) {
Dan Gohman475871a2008-07-27 21:46:04 +00006014 SDValue ORD, NEQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00006015 ORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(7, MVT::i8));
6016 NEQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(4, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00006017 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00006018 }
Torok Edwinc23197a2009-07-14 16:55:14 +00006019 llvm_unreachable("Illegal FP comparison");
Nate Begeman30a0de92008-07-17 16:51:19 +00006020 }
6021 // Handle all other FP comparisons here.
Owen Anderson825b72b2009-08-11 20:47:22 +00006022 return DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00006023 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006024
Nate Begeman30a0de92008-07-17 16:51:19 +00006025 // We are handling one of the integer comparisons here. Since SSE only has
6026 // GT and EQ comparisons for integer, swapping operands and multiple
6027 // operations may be required for some comparisons.
6028 unsigned Opc = 0, EQOpc = 0, GTOpc = 0;
6029 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00006030
Owen Anderson825b72b2009-08-11 20:47:22 +00006031 switch (VT.getSimpleVT().SimpleTy) {
Nate Begeman30a0de92008-07-17 16:51:19 +00006032 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00006033 case MVT::v8i8:
6034 case MVT::v16i8: EQOpc = X86ISD::PCMPEQB; GTOpc = X86ISD::PCMPGTB; break;
6035 case MVT::v4i16:
6036 case MVT::v8i16: EQOpc = X86ISD::PCMPEQW; GTOpc = X86ISD::PCMPGTW; break;
6037 case MVT::v2i32:
6038 case MVT::v4i32: EQOpc = X86ISD::PCMPEQD; GTOpc = X86ISD::PCMPGTD; break;
6039 case MVT::v2i64: EQOpc = X86ISD::PCMPEQQ; GTOpc = X86ISD::PCMPGTQ; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00006040 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006041
Nate Begeman30a0de92008-07-17 16:51:19 +00006042 switch (SetCCOpcode) {
6043 default: break;
6044 case ISD::SETNE: Invert = true;
6045 case ISD::SETEQ: Opc = EQOpc; break;
6046 case ISD::SETLT: Swap = true;
6047 case ISD::SETGT: Opc = GTOpc; break;
6048 case ISD::SETGE: Swap = true;
6049 case ISD::SETLE: Opc = GTOpc; Invert = true; break;
6050 case ISD::SETULT: Swap = true;
6051 case ISD::SETUGT: Opc = GTOpc; FlipSigns = true; break;
6052 case ISD::SETUGE: Swap = true;
6053 case ISD::SETULE: Opc = GTOpc; FlipSigns = true; Invert = true; break;
6054 }
6055 if (Swap)
6056 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006057
Nate Begeman30a0de92008-07-17 16:51:19 +00006058 // Since SSE has no unsigned integer comparisons, we need to flip the sign
6059 // bits of the inputs before performing those operations.
6060 if (FlipSigns) {
Owen Andersone50ed302009-08-10 22:56:29 +00006061 EVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00006062 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
6063 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00006064 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00006065 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
6066 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00006067 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
6068 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00006069 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006070
Dale Johannesenace16102009-02-03 19:33:06 +00006071 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00006072
6073 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00006074 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00006075 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00006076
Nate Begeman30a0de92008-07-17 16:51:19 +00006077 return Result;
6078}
Evan Cheng0488db92007-09-25 01:57:46 +00006079
Evan Cheng370e5342008-12-03 08:38:43 +00006080// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00006081static bool isX86LogicalCmp(SDValue Op) {
6082 unsigned Opc = Op.getNode()->getOpcode();
6083 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI)
6084 return true;
6085 if (Op.getResNo() == 1 &&
6086 (Opc == X86ISD::ADD ||
6087 Opc == X86ISD::SUB ||
6088 Opc == X86ISD::SMUL ||
6089 Opc == X86ISD::UMUL ||
6090 Opc == X86ISD::INC ||
Dan Gohmane220c4b2009-09-18 19:59:53 +00006091 Opc == X86ISD::DEC ||
6092 Opc == X86ISD::OR ||
6093 Opc == X86ISD::XOR ||
6094 Opc == X86ISD::AND))
Dan Gohman076aee32009-03-04 19:44:21 +00006095 return true;
6096
6097 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00006098}
6099
Dan Gohman475871a2008-07-27 21:46:04 +00006100SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) {
Evan Cheng734503b2006-09-11 02:19:56 +00006101 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00006102 SDValue Cond = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006103 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00006104 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00006105
Dan Gohman1a492952009-10-20 16:22:37 +00006106 if (Cond.getOpcode() == ISD::SETCC) {
6107 SDValue NewCond = LowerSETCC(Cond, DAG);
6108 if (NewCond.getNode())
6109 Cond = NewCond;
6110 }
Evan Cheng734503b2006-09-11 02:19:56 +00006111
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00006112 // (select (x == 0), -1, 0) -> (sign_bit (x - 1))
6113 SDValue Op1 = Op.getOperand(1);
6114 SDValue Op2 = Op.getOperand(2);
6115 if (Cond.getOpcode() == X86ISD::SETCC &&
6116 cast<ConstantSDNode>(Cond.getOperand(0))->getZExtValue() == X86::COND_E) {
6117 SDValue Cmp = Cond.getOperand(1);
6118 if (Cmp.getOpcode() == X86ISD::CMP) {
6119 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op1);
6120 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(Op2);
6121 ConstantSDNode *RHSC =
6122 dyn_cast<ConstantSDNode>(Cmp.getOperand(1).getNode());
6123 if (N1C && N1C->isAllOnesValue() &&
6124 N2C && N2C->isNullValue() &&
6125 RHSC && RHSC->isNullValue()) {
6126 SDValue CmpOp0 = Cmp.getOperand(0);
Evan Cheng5fef8bc2010-01-28 01:57:22 +00006127 Cmp = DAG.getNode(X86ISD::CMP, dl, CmpOp0.getValueType(),
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00006128 CmpOp0, DAG.getConstant(1, CmpOp0.getValueType()));
6129 return DAG.getNode(X86ISD::SETCC_CARRY, dl, Op.getValueType(),
6130 DAG.getConstant(X86::COND_B, MVT::i8), Cmp);
6131 }
6132 }
6133 }
6134
Evan Chengad9c0a32009-12-15 00:53:42 +00006135 // Look pass (and (setcc_carry (cmp ...)), 1).
6136 if (Cond.getOpcode() == ISD::AND &&
6137 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
6138 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
6139 if (C && C->getAPIntValue() == 1)
6140 Cond = Cond.getOperand(0);
6141 }
6142
Evan Cheng3f41d662007-10-08 22:16:29 +00006143 // If condition flag is set by a X86ISD::CMP, then use it as the condition
6144 // setting operand in place of the X86ISD::SETCC.
Evan Chengad9c0a32009-12-15 00:53:42 +00006145 if (Cond.getOpcode() == X86ISD::SETCC ||
6146 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00006147 CC = Cond.getOperand(0);
6148
Dan Gohman475871a2008-07-27 21:46:04 +00006149 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00006150 unsigned Opc = Cmp.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00006151 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00006152
Evan Cheng3f41d662007-10-08 22:16:29 +00006153 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00006154 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00006155 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00006156 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00006157
Chris Lattnerd1980a52009-03-12 06:52:53 +00006158 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
6159 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00006160 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00006161 addTest = false;
6162 }
6163 }
6164
6165 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00006166 // Look pass the truncate.
6167 if (Cond.getOpcode() == ISD::TRUNCATE)
6168 Cond = Cond.getOperand(0);
6169
6170 // We know the result of AND is compared against zero. Try to match
6171 // it to BT.
6172 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
6173 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
6174 if (NewSetCC.getNode()) {
6175 CC = NewSetCC.getOperand(0);
6176 Cond = NewSetCC.getOperand(1);
6177 addTest = false;
6178 }
6179 }
6180 }
6181
6182 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006183 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman31125812009-03-07 01:58:32 +00006184 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00006185 }
6186
Evan Cheng0488db92007-09-25 01:57:46 +00006187 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
6188 // condition is true.
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00006189 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Flag);
6190 SDValue Ops[] = { Op2, Op1, CC, Cond };
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006191 return DAG.getNode(X86ISD::CMOV, dl, VTs, Ops, array_lengthof(Ops));
Evan Cheng0488db92007-09-25 01:57:46 +00006192}
6193
Evan Cheng370e5342008-12-03 08:38:43 +00006194// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
6195// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
6196// from the AND / OR.
6197static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
6198 Opc = Op.getOpcode();
6199 if (Opc != ISD::OR && Opc != ISD::AND)
6200 return false;
6201 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
6202 Op.getOperand(0).hasOneUse() &&
6203 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
6204 Op.getOperand(1).hasOneUse());
6205}
6206
Evan Cheng961d6d42009-02-02 08:19:07 +00006207// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
6208// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00006209static bool isXor1OfSetCC(SDValue Op) {
6210 if (Op.getOpcode() != ISD::XOR)
6211 return false;
6212 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
6213 if (N1C && N1C->getAPIntValue() == 1) {
6214 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
6215 Op.getOperand(0).hasOneUse();
6216 }
6217 return false;
6218}
6219
Dan Gohman475871a2008-07-27 21:46:04 +00006220SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) {
Evan Cheng734503b2006-09-11 02:19:56 +00006221 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00006222 SDValue Chain = Op.getOperand(0);
6223 SDValue Cond = Op.getOperand(1);
6224 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006225 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00006226 SDValue CC;
Evan Cheng734503b2006-09-11 02:19:56 +00006227
Dan Gohman1a492952009-10-20 16:22:37 +00006228 if (Cond.getOpcode() == ISD::SETCC) {
6229 SDValue NewCond = LowerSETCC(Cond, DAG);
6230 if (NewCond.getNode())
6231 Cond = NewCond;
6232 }
Chris Lattnere55484e2008-12-25 05:34:37 +00006233#if 0
6234 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00006235 else if (Cond.getOpcode() == X86ISD::ADD ||
6236 Cond.getOpcode() == X86ISD::SUB ||
6237 Cond.getOpcode() == X86ISD::SMUL ||
6238 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00006239 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00006240#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00006241
Evan Chengad9c0a32009-12-15 00:53:42 +00006242 // Look pass (and (setcc_carry (cmp ...)), 1).
6243 if (Cond.getOpcode() == ISD::AND &&
6244 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
6245 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
6246 if (C && C->getAPIntValue() == 1)
6247 Cond = Cond.getOperand(0);
6248 }
6249
Evan Cheng3f41d662007-10-08 22:16:29 +00006250 // If condition flag is set by a X86ISD::CMP, then use it as the condition
6251 // setting operand in place of the X86ISD::SETCC.
Evan Chengad9c0a32009-12-15 00:53:42 +00006252 if (Cond.getOpcode() == X86ISD::SETCC ||
6253 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00006254 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006255
Dan Gohman475871a2008-07-27 21:46:04 +00006256 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00006257 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00006258 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00006259 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00006260 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00006261 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00006262 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00006263 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00006264 default: break;
6265 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00006266 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00006267 // These can only come from an arithmetic instruction with overflow,
6268 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00006269 Cond = Cond.getNode()->getOperand(1);
6270 addTest = false;
6271 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00006272 }
Evan Cheng0488db92007-09-25 01:57:46 +00006273 }
Evan Cheng370e5342008-12-03 08:38:43 +00006274 } else {
6275 unsigned CondOpc;
6276 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
6277 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00006278 if (CondOpc == ISD::OR) {
6279 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
6280 // two branches instead of an explicit OR instruction with a
6281 // separate test.
6282 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00006283 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00006284 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006285 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00006286 Chain, Dest, CC, Cmp);
6287 CC = Cond.getOperand(1).getOperand(0);
6288 Cond = Cmp;
6289 addTest = false;
6290 }
6291 } else { // ISD::AND
6292 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
6293 // two branches instead of an explicit AND instruction with a
6294 // separate test. However, we only do this if this block doesn't
6295 // have a fall-through edge, because this requires an explicit
6296 // jmp when the condition is false.
6297 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00006298 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00006299 Op.getNode()->hasOneUse()) {
6300 X86::CondCode CCode =
6301 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
6302 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00006303 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00006304 SDValue User = SDValue(*Op.getNode()->use_begin(), 0);
6305 // Look for an unconditional branch following this conditional branch.
6306 // We need this because we need to reverse the successors in order
6307 // to implement FCMP_OEQ.
6308 if (User.getOpcode() == ISD::BR) {
6309 SDValue FalseBB = User.getOperand(1);
6310 SDValue NewBR =
6311 DAG.UpdateNodeOperands(User, User.getOperand(0), Dest);
6312 assert(NewBR == User);
6313 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00006314
Dale Johannesene4d209d2009-02-03 20:21:25 +00006315 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00006316 Chain, Dest, CC, Cmp);
6317 X86::CondCode CCode =
6318 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
6319 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00006320 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00006321 Cond = Cmp;
6322 addTest = false;
6323 }
6324 }
Dan Gohman279c22e2008-10-21 03:29:32 +00006325 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00006326 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
6327 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
6328 // It should be transformed during dag combiner except when the condition
6329 // is set by a arithmetics with overflow node.
6330 X86::CondCode CCode =
6331 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
6332 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00006333 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng67ad9db2009-02-02 08:07:36 +00006334 Cond = Cond.getOperand(0).getOperand(1);
6335 addTest = false;
Dan Gohman279c22e2008-10-21 03:29:32 +00006336 }
Evan Cheng0488db92007-09-25 01:57:46 +00006337 }
6338
6339 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00006340 // Look pass the truncate.
6341 if (Cond.getOpcode() == ISD::TRUNCATE)
6342 Cond = Cond.getOperand(0);
6343
6344 // We know the result of AND is compared against zero. Try to match
6345 // it to BT.
6346 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
6347 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
6348 if (NewSetCC.getNode()) {
6349 CC = NewSetCC.getOperand(0);
6350 Cond = NewSetCC.getOperand(1);
6351 addTest = false;
6352 }
6353 }
6354 }
6355
6356 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006357 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman31125812009-03-07 01:58:32 +00006358 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00006359 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00006360 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00006361 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00006362}
6363
Anton Korobeynikove060b532007-04-17 19:34:00 +00006364
6365// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
6366// Calls to _alloca is needed to probe the stack when allocating more than 4k
6367// bytes in one go. Touching the stack at 4K increments is necessary to ensure
6368// that the guard pages used by the OS virtual memory manager are allocated in
6369// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00006370SDValue
6371X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006372 SelectionDAG &DAG) {
Anton Korobeynikove060b532007-04-17 19:34:00 +00006373 assert(Subtarget->isTargetCygMing() &&
6374 "This should be used only on Cygwin/Mingw targets");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006375 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006376
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006377 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00006378 SDValue Chain = Op.getOperand(0);
6379 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006380 // FIXME: Ensure alignment here
6381
Dan Gohman475871a2008-07-27 21:46:04 +00006382 SDValue Flag;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006383
Owen Andersone50ed302009-08-10 22:56:29 +00006384 EVT IntPtr = getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00006385 EVT SPTy = Subtarget->is64Bit() ? MVT::i64 : MVT::i32;
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006386
Chris Lattnere563bbc2008-10-11 22:08:30 +00006387 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(0, true));
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006388
Dale Johannesendd64c412009-02-04 00:33:20 +00006389 Chain = DAG.getCopyToReg(Chain, dl, X86::EAX, Size, Flag);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006390 Flag = Chain.getValue(1);
6391
Owen Anderson825b72b2009-08-11 20:47:22 +00006392 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00006393 SDValue Ops[] = { Chain,
Bill Wendling056292f2008-09-16 21:48:12 +00006394 DAG.getTargetExternalSymbol("_alloca", IntPtr),
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006395 DAG.getRegister(X86::EAX, IntPtr),
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006396 DAG.getRegister(X86StackPtr, SPTy),
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006397 Flag };
Dale Johannesene4d209d2009-02-03 20:21:25 +00006398 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, Ops, 5);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006399 Flag = Chain.getValue(1);
6400
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006401 Chain = DAG.getCALLSEQ_END(Chain,
Chris Lattnere563bbc2008-10-11 22:08:30 +00006402 DAG.getIntPtrConstant(0, true),
6403 DAG.getIntPtrConstant(0, true),
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006404 Flag);
6405
Dale Johannesendd64c412009-02-04 00:33:20 +00006406 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006407
Dan Gohman475871a2008-07-27 21:46:04 +00006408 SDValue Ops1[2] = { Chain.getValue(0), Chain };
Dale Johannesene4d209d2009-02-03 20:21:25 +00006409 return DAG.getMergeValues(Ops1, 2, dl);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006410}
6411
Dan Gohman475871a2008-07-27 21:46:04 +00006412SDValue
Dale Johannesen0f502f62009-02-03 22:26:09 +00006413X86TargetLowering::EmitTargetCodeForMemset(SelectionDAG &DAG, DebugLoc dl,
Bill Wendling6f287b22008-09-30 21:22:07 +00006414 SDValue Chain,
6415 SDValue Dst, SDValue Src,
6416 SDValue Size, unsigned Align,
6417 const Value *DstSV,
Bill Wendling6158d842008-10-01 00:59:58 +00006418 uint64_t DstSVOff) {
Dan Gohman707e0182008-04-12 04:36:06 +00006419 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006420
Bill Wendling6f287b22008-09-30 21:22:07 +00006421 // If not DWORD aligned or size is more than the threshold, call the library.
6422 // The libc version is likely to be faster for these cases. It can use the
6423 // address value and run time information about the CPU.
Evan Cheng1887c1c2008-08-21 21:00:15 +00006424 if ((Align & 3) != 0 ||
Dan Gohman707e0182008-04-12 04:36:06 +00006425 !ConstantSize ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006426 ConstantSize->getZExtValue() >
6427 getSubtarget()->getMaxInlineSizeThreshold()) {
Dan Gohman475871a2008-07-27 21:46:04 +00006428 SDValue InFlag(0, 0);
Dan Gohman68d599d2008-04-01 20:38:36 +00006429
6430 // Check to see if there is a specialized entry-point for memory zeroing.
Dan Gohman707e0182008-04-12 04:36:06 +00006431 ConstantSDNode *V = dyn_cast<ConstantSDNode>(Src);
Bill Wendling6f287b22008-09-30 21:22:07 +00006432
Bill Wendling6158d842008-10-01 00:59:58 +00006433 if (const char *bzeroEntry = V &&
6434 V->isNullValue() ? Subtarget->getBZeroEntry() : 0) {
Owen Andersone50ed302009-08-10 22:56:29 +00006435 EVT IntPtr = getPointerTy();
Owen Anderson1d0be152009-08-13 21:58:54 +00006436 const Type *IntPtrTy = TD->getIntPtrType(*DAG.getContext());
Scott Michelfdc40a02009-02-17 22:15:04 +00006437 TargetLowering::ArgListTy Args;
Bill Wendling6158d842008-10-01 00:59:58 +00006438 TargetLowering::ArgListEntry Entry;
6439 Entry.Node = Dst;
6440 Entry.Ty = IntPtrTy;
6441 Args.push_back(Entry);
6442 Entry.Node = Size;
6443 Args.push_back(Entry);
6444 std::pair<SDValue,SDValue> CallResult =
Owen Anderson1d0be152009-08-13 21:58:54 +00006445 LowerCallTo(Chain, Type::getVoidTy(*DAG.getContext()),
6446 false, false, false, false,
Dan Gohman98ca4f22009-08-05 01:29:28 +00006447 0, CallingConv::C, false, /*isReturnValueUsed=*/false,
Bill Wendling3ea3c242009-12-22 02:10:19 +00006448 DAG.getExternalSymbol(bzeroEntry, IntPtr), Args, DAG, dl,
6449 DAG.GetOrdering(Chain.getNode()));
Bill Wendling6158d842008-10-01 00:59:58 +00006450 return CallResult.second;
Dan Gohman68d599d2008-04-01 20:38:36 +00006451 }
6452
Dan Gohman707e0182008-04-12 04:36:06 +00006453 // Otherwise have the target-independent code call memset.
Dan Gohman475871a2008-07-27 21:46:04 +00006454 return SDValue();
Evan Cheng48090aa2006-03-21 23:01:21 +00006455 }
Evan Chengb9df0ca2006-03-22 02:53:00 +00006456
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006457 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohman475871a2008-07-27 21:46:04 +00006458 SDValue InFlag(0, 0);
Owen Andersone50ed302009-08-10 22:56:29 +00006459 EVT AVT;
Dan Gohman475871a2008-07-27 21:46:04 +00006460 SDValue Count;
Dan Gohman707e0182008-04-12 04:36:06 +00006461 ConstantSDNode *ValC = dyn_cast<ConstantSDNode>(Src);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006462 unsigned BytesLeft = 0;
6463 bool TwoRepStos = false;
6464 if (ValC) {
6465 unsigned ValReg;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006466 uint64_t Val = ValC->getZExtValue() & 255;
Evan Cheng5ced1d82006-04-06 23:23:56 +00006467
Evan Cheng0db9fe62006-04-25 20:13:52 +00006468 // If the value is a constant, then we can potentially use larger sets.
6469 switch (Align & 3) {
Evan Cheng1887c1c2008-08-21 21:00:15 +00006470 case 2: // WORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006471 AVT = MVT::i16;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006472 ValReg = X86::AX;
6473 Val = (Val << 8) | Val;
6474 break;
6475 case 0: // DWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006476 AVT = MVT::i32;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006477 ValReg = X86::EAX;
6478 Val = (Val << 8) | Val;
6479 Val = (Val << 16) | Val;
6480 if (Subtarget->is64Bit() && ((Align & 0x7) == 0)) { // QWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006481 AVT = MVT::i64;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006482 ValReg = X86::RAX;
6483 Val = (Val << 32) | Val;
6484 }
6485 break;
6486 default: // Byte aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006487 AVT = MVT::i8;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006488 ValReg = X86::AL;
6489 Count = DAG.getIntPtrConstant(SizeVal);
6490 break;
Evan Cheng80d428c2006-04-19 22:48:17 +00006491 }
6492
Owen Anderson825b72b2009-08-11 20:47:22 +00006493 if (AVT.bitsGT(MVT::i8)) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00006494 unsigned UBytes = AVT.getSizeInBits() / 8;
Dan Gohman707e0182008-04-12 04:36:06 +00006495 Count = DAG.getIntPtrConstant(SizeVal / UBytes);
6496 BytesLeft = SizeVal % UBytes;
Evan Cheng25ab6902006-09-08 06:48:29 +00006497 }
6498
Dale Johannesen0f502f62009-02-03 22:26:09 +00006499 Chain = DAG.getCopyToReg(Chain, dl, ValReg, DAG.getConstant(Val, AVT),
Evan Cheng0db9fe62006-04-25 20:13:52 +00006500 InFlag);
6501 InFlag = Chain.getValue(1);
6502 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00006503 AVT = MVT::i8;
Dan Gohmanbcda2852008-04-16 01:32:32 +00006504 Count = DAG.getIntPtrConstant(SizeVal);
Dale Johannesen0f502f62009-02-03 22:26:09 +00006505 Chain = DAG.getCopyToReg(Chain, dl, X86::AL, Src, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006506 InFlag = Chain.getValue(1);
Evan Chengb9df0ca2006-03-22 02:53:00 +00006507 }
Evan Chengc78d3b42006-04-24 18:01:45 +00006508
Scott Michelfdc40a02009-02-17 22:15:04 +00006509 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006510 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00006511 Count, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006512 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006513 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RDI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006514 X86::EDI,
Dan Gohman707e0182008-04-12 04:36:06 +00006515 Dst, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006516 InFlag = Chain.getValue(1);
Evan Chenga0b3afb2006-03-27 07:00:16 +00006517
Owen Anderson825b72b2009-08-11 20:47:22 +00006518 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006519 SDValue Ops[] = { Chain, DAG.getValueType(AVT), InFlag };
6520 Chain = DAG.getNode(X86ISD::REP_STOS, dl, Tys, Ops, array_lengthof(Ops));
Evan Chengc78d3b42006-04-24 18:01:45 +00006521
Evan Cheng0db9fe62006-04-25 20:13:52 +00006522 if (TwoRepStos) {
6523 InFlag = Chain.getValue(1);
Dan Gohman707e0182008-04-12 04:36:06 +00006524 Count = Size;
Owen Andersone50ed302009-08-10 22:56:29 +00006525 EVT CVT = Count.getValueType();
Dale Johannesen0f502f62009-02-03 22:26:09 +00006526 SDValue Left = DAG.getNode(ISD::AND, dl, CVT, Count,
Owen Anderson825b72b2009-08-11 20:47:22 +00006527 DAG.getConstant((AVT == MVT::i64) ? 7 : 3, CVT));
6528 Chain = DAG.getCopyToReg(Chain, dl, (CVT == MVT::i64) ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006529 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00006530 Left, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006531 InFlag = Chain.getValue(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00006532 Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006533 SDValue Ops[] = { Chain, DAG.getValueType(MVT::i8), InFlag };
6534 Chain = DAG.getNode(X86ISD::REP_STOS, dl, Tys, Ops, array_lengthof(Ops));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006535 } else if (BytesLeft) {
Dan Gohman707e0182008-04-12 04:36:06 +00006536 // Handle the last 1 - 7 bytes.
6537 unsigned Offset = SizeVal - BytesLeft;
Owen Andersone50ed302009-08-10 22:56:29 +00006538 EVT AddrVT = Dst.getValueType();
6539 EVT SizeVT = Size.getValueType();
Dan Gohman707e0182008-04-12 04:36:06 +00006540
Dale Johannesen0f502f62009-02-03 22:26:09 +00006541 Chain = DAG.getMemset(Chain, dl,
6542 DAG.getNode(ISD::ADD, dl, AddrVT, Dst,
Dan Gohman707e0182008-04-12 04:36:06 +00006543 DAG.getConstant(Offset, AddrVT)),
6544 Src,
6545 DAG.getConstant(BytesLeft, SizeVT),
Dan Gohman1f13c682008-04-28 17:15:20 +00006546 Align, DstSV, DstSVOff + Offset);
Evan Cheng386031a2006-03-24 07:29:27 +00006547 }
Evan Cheng11e15b32006-04-03 20:53:28 +00006548
Dan Gohman707e0182008-04-12 04:36:06 +00006549 // TODO: Use a Tokenfactor, as in memcpy, instead of a single chain.
Evan Cheng0db9fe62006-04-25 20:13:52 +00006550 return Chain;
6551}
Evan Cheng11e15b32006-04-03 20:53:28 +00006552
Dan Gohman475871a2008-07-27 21:46:04 +00006553SDValue
Dale Johannesen0f502f62009-02-03 22:26:09 +00006554X86TargetLowering::EmitTargetCodeForMemcpy(SelectionDAG &DAG, DebugLoc dl,
Evan Cheng1887c1c2008-08-21 21:00:15 +00006555 SDValue Chain, SDValue Dst, SDValue Src,
6556 SDValue Size, unsigned Align,
6557 bool AlwaysInline,
6558 const Value *DstSV, uint64_t DstSVOff,
Scott Michelfdc40a02009-02-17 22:15:04 +00006559 const Value *SrcSV, uint64_t SrcSVOff) {
Dan Gohman707e0182008-04-12 04:36:06 +00006560 // This requires the copy size to be a constant, preferrably
6561 // within a subtarget-specific limit.
6562 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
6563 if (!ConstantSize)
Dan Gohman475871a2008-07-27 21:46:04 +00006564 return SDValue();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006565 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohman707e0182008-04-12 04:36:06 +00006566 if (!AlwaysInline && SizeVal > getSubtarget()->getMaxInlineSizeThreshold())
Dan Gohman475871a2008-07-27 21:46:04 +00006567 return SDValue();
Dan Gohman707e0182008-04-12 04:36:06 +00006568
Evan Cheng1887c1c2008-08-21 21:00:15 +00006569 /// If not DWORD aligned, call the library.
6570 if ((Align & 3) != 0)
6571 return SDValue();
6572
6573 // DWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006574 EVT AVT = MVT::i32;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006575 if (Subtarget->is64Bit() && ((Align & 0x7) == 0)) // QWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006576 AVT = MVT::i64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006577
Duncan Sands83ec4b62008-06-06 12:08:01 +00006578 unsigned UBytes = AVT.getSizeInBits() / 8;
Dan Gohman707e0182008-04-12 04:36:06 +00006579 unsigned CountVal = SizeVal / UBytes;
Dan Gohman475871a2008-07-27 21:46:04 +00006580 SDValue Count = DAG.getIntPtrConstant(CountVal);
Evan Cheng1887c1c2008-08-21 21:00:15 +00006581 unsigned BytesLeft = SizeVal % UBytes;
Evan Cheng25ab6902006-09-08 06:48:29 +00006582
Dan Gohman475871a2008-07-27 21:46:04 +00006583 SDValue InFlag(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00006584 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006585 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00006586 Count, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006587 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006588 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RDI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006589 X86::EDI,
Dan Gohman707e0182008-04-12 04:36:06 +00006590 Dst, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006591 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006592 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RSI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006593 X86::ESI,
Dan Gohman707e0182008-04-12 04:36:06 +00006594 Src, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006595 InFlag = Chain.getValue(1);
6596
Owen Anderson825b72b2009-08-11 20:47:22 +00006597 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006598 SDValue Ops[] = { Chain, DAG.getValueType(AVT), InFlag };
6599 SDValue RepMovs = DAG.getNode(X86ISD::REP_MOVS, dl, Tys, Ops,
6600 array_lengthof(Ops));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006601
Dan Gohman475871a2008-07-27 21:46:04 +00006602 SmallVector<SDValue, 4> Results;
Evan Cheng2749c722008-04-25 00:26:43 +00006603 Results.push_back(RepMovs);
Rafael Espindola068317b2007-09-28 12:53:01 +00006604 if (BytesLeft) {
Dan Gohman707e0182008-04-12 04:36:06 +00006605 // Handle the last 1 - 7 bytes.
6606 unsigned Offset = SizeVal - BytesLeft;
Owen Andersone50ed302009-08-10 22:56:29 +00006607 EVT DstVT = Dst.getValueType();
6608 EVT SrcVT = Src.getValueType();
6609 EVT SizeVT = Size.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00006610 Results.push_back(DAG.getMemcpy(Chain, dl,
Dale Johannesen0f502f62009-02-03 22:26:09 +00006611 DAG.getNode(ISD::ADD, dl, DstVT, Dst,
Evan Cheng2749c722008-04-25 00:26:43 +00006612 DAG.getConstant(Offset, DstVT)),
Dale Johannesen0f502f62009-02-03 22:26:09 +00006613 DAG.getNode(ISD::ADD, dl, SrcVT, Src,
Evan Cheng2749c722008-04-25 00:26:43 +00006614 DAG.getConstant(Offset, SrcVT)),
Dan Gohman707e0182008-04-12 04:36:06 +00006615 DAG.getConstant(BytesLeft, SizeVT),
6616 Align, AlwaysInline,
Dan Gohman1f13c682008-04-28 17:15:20 +00006617 DstSV, DstSVOff + Offset,
6618 SrcSV, SrcSVOff + Offset));
Evan Chengb067a1e2006-03-31 19:22:53 +00006619 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006620
Owen Anderson825b72b2009-08-11 20:47:22 +00006621 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dale Johannesen0f502f62009-02-03 22:26:09 +00006622 &Results[0], Results.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00006623}
6624
Dan Gohman475871a2008-07-27 21:46:04 +00006625SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) {
Dan Gohman69de1932008-02-06 22:27:42 +00006626 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006627 DebugLoc dl = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00006628
Evan Cheng25ab6902006-09-08 06:48:29 +00006629 if (!Subtarget->is64Bit()) {
6630 // vastart just stores the address of the VarArgsFrameIndex slot into the
6631 // memory location argument.
Dan Gohman475871a2008-07-27 21:46:04 +00006632 SDValue FR = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
David Greene67c9d422010-02-15 16:53:33 +00006633 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0,
6634 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006635 }
6636
6637 // __va_list_tag:
6638 // gp_offset (0 - 6 * 8)
6639 // fp_offset (48 - 48 + 8 * 16)
6640 // overflow_arg_area (point to parameters coming in memory).
6641 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00006642 SmallVector<SDValue, 8> MemOps;
6643 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00006644 // Store gp_offset
Dale Johannesene4d209d2009-02-03 20:21:25 +00006645 SDValue Store = DAG.getStore(Op.getOperand(0), dl,
David Greene67c9d422010-02-15 16:53:33 +00006646 DAG.getConstant(VarArgsGPOffset, MVT::i32),
6647 FIN, SV, 0, false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006648 MemOps.push_back(Store);
6649
6650 // Store fp_offset
Scott Michelfdc40a02009-02-17 22:15:04 +00006651 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006652 FIN, DAG.getIntPtrConstant(4));
6653 Store = DAG.getStore(Op.getOperand(0), dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006654 DAG.getConstant(VarArgsFPOffset, MVT::i32),
David Greene67c9d422010-02-15 16:53:33 +00006655 FIN, SV, 0, false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006656 MemOps.push_back(Store);
6657
6658 // Store ptr to overflow_arg_area
Scott Michelfdc40a02009-02-17 22:15:04 +00006659 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006660 FIN, DAG.getIntPtrConstant(4));
Dan Gohman475871a2008-07-27 21:46:04 +00006661 SDValue OVFIN = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
David Greene67c9d422010-02-15 16:53:33 +00006662 Store = DAG.getStore(Op.getOperand(0), dl, OVFIN, FIN, SV, 0,
6663 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006664 MemOps.push_back(Store);
6665
6666 // Store ptr to reg_save_area.
Scott Michelfdc40a02009-02-17 22:15:04 +00006667 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006668 FIN, DAG.getIntPtrConstant(8));
Dan Gohman475871a2008-07-27 21:46:04 +00006669 SDValue RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
David Greene67c9d422010-02-15 16:53:33 +00006670 Store = DAG.getStore(Op.getOperand(0), dl, RSFIN, FIN, SV, 0,
6671 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006672 MemOps.push_back(Store);
Owen Anderson825b72b2009-08-11 20:47:22 +00006673 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006674 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00006675}
6676
Dan Gohman475871a2008-07-27 21:46:04 +00006677SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) {
Dan Gohman9018e832008-05-10 01:26:14 +00006678 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
6679 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_arg!");
Dan Gohman475871a2008-07-27 21:46:04 +00006680 SDValue Chain = Op.getOperand(0);
6681 SDValue SrcPtr = Op.getOperand(1);
6682 SDValue SrcSV = Op.getOperand(2);
Dan Gohman9018e832008-05-10 01:26:14 +00006683
Torok Edwindac237e2009-07-08 20:53:28 +00006684 llvm_report_error("VAArgInst is not yet implemented for x86-64!");
Dan Gohman475871a2008-07-27 21:46:04 +00006685 return SDValue();
Dan Gohman9018e832008-05-10 01:26:14 +00006686}
6687
Dan Gohman475871a2008-07-27 21:46:04 +00006688SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) {
Evan Chengae642192007-03-02 23:16:35 +00006689 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00006690 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00006691 SDValue Chain = Op.getOperand(0);
6692 SDValue DstPtr = Op.getOperand(1);
6693 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00006694 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
6695 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006696 DebugLoc dl = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00006697
Dale Johannesendd64c412009-02-04 00:33:20 +00006698 return DAG.getMemcpy(Chain, dl, DstPtr, SrcPtr,
Dan Gohman28269132008-04-18 20:55:41 +00006699 DAG.getIntPtrConstant(24), 8, false,
6700 DstSV, 0, SrcSV, 0);
Evan Chengae642192007-03-02 23:16:35 +00006701}
6702
Dan Gohman475871a2008-07-27 21:46:04 +00006703SDValue
6704X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006705 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006706 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006707 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00006708 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00006709 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00006710 case Intrinsic::x86_sse_comieq_ss:
6711 case Intrinsic::x86_sse_comilt_ss:
6712 case Intrinsic::x86_sse_comile_ss:
6713 case Intrinsic::x86_sse_comigt_ss:
6714 case Intrinsic::x86_sse_comige_ss:
6715 case Intrinsic::x86_sse_comineq_ss:
6716 case Intrinsic::x86_sse_ucomieq_ss:
6717 case Intrinsic::x86_sse_ucomilt_ss:
6718 case Intrinsic::x86_sse_ucomile_ss:
6719 case Intrinsic::x86_sse_ucomigt_ss:
6720 case Intrinsic::x86_sse_ucomige_ss:
6721 case Intrinsic::x86_sse_ucomineq_ss:
6722 case Intrinsic::x86_sse2_comieq_sd:
6723 case Intrinsic::x86_sse2_comilt_sd:
6724 case Intrinsic::x86_sse2_comile_sd:
6725 case Intrinsic::x86_sse2_comigt_sd:
6726 case Intrinsic::x86_sse2_comige_sd:
6727 case Intrinsic::x86_sse2_comineq_sd:
6728 case Intrinsic::x86_sse2_ucomieq_sd:
6729 case Intrinsic::x86_sse2_ucomilt_sd:
6730 case Intrinsic::x86_sse2_ucomile_sd:
6731 case Intrinsic::x86_sse2_ucomigt_sd:
6732 case Intrinsic::x86_sse2_ucomige_sd:
6733 case Intrinsic::x86_sse2_ucomineq_sd: {
6734 unsigned Opc = 0;
6735 ISD::CondCode CC = ISD::SETCC_INVALID;
6736 switch (IntNo) {
6737 default: break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006738 case Intrinsic::x86_sse_comieq_ss:
6739 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006740 Opc = X86ISD::COMI;
6741 CC = ISD::SETEQ;
6742 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00006743 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006744 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006745 Opc = X86ISD::COMI;
6746 CC = ISD::SETLT;
6747 break;
6748 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006749 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006750 Opc = X86ISD::COMI;
6751 CC = ISD::SETLE;
6752 break;
6753 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006754 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006755 Opc = X86ISD::COMI;
6756 CC = ISD::SETGT;
6757 break;
6758 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006759 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006760 Opc = X86ISD::COMI;
6761 CC = ISD::SETGE;
6762 break;
6763 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006764 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006765 Opc = X86ISD::COMI;
6766 CC = ISD::SETNE;
6767 break;
6768 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006769 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006770 Opc = X86ISD::UCOMI;
6771 CC = ISD::SETEQ;
6772 break;
6773 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006774 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006775 Opc = X86ISD::UCOMI;
6776 CC = ISD::SETLT;
6777 break;
6778 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006779 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006780 Opc = X86ISD::UCOMI;
6781 CC = ISD::SETLE;
6782 break;
6783 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006784 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006785 Opc = X86ISD::UCOMI;
6786 CC = ISD::SETGT;
6787 break;
6788 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006789 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006790 Opc = X86ISD::UCOMI;
6791 CC = ISD::SETGE;
6792 break;
6793 case Intrinsic::x86_sse_ucomineq_ss:
6794 case Intrinsic::x86_sse2_ucomineq_sd:
6795 Opc = X86ISD::UCOMI;
6796 CC = ISD::SETNE;
6797 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00006798 }
Evan Cheng734503b2006-09-11 02:19:56 +00006799
Dan Gohman475871a2008-07-27 21:46:04 +00006800 SDValue LHS = Op.getOperand(1);
6801 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00006802 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00006803 assert(X86CC != X86::COND_INVALID && "Unexpected illegal condition!");
Owen Anderson825b72b2009-08-11 20:47:22 +00006804 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
6805 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6806 DAG.getConstant(X86CC, MVT::i8), Cond);
6807 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00006808 }
Eric Christopher71c67532009-07-29 00:28:05 +00006809 // ptest intrinsics. The intrinsic these come from are designed to return
Eric Christopher794bfed2009-07-29 01:01:19 +00006810 // an integer value, not just an instruction so lower it to the ptest
6811 // pattern and a setcc for the result.
Eric Christopher71c67532009-07-29 00:28:05 +00006812 case Intrinsic::x86_sse41_ptestz:
6813 case Intrinsic::x86_sse41_ptestc:
6814 case Intrinsic::x86_sse41_ptestnzc:{
6815 unsigned X86CC = 0;
6816 switch (IntNo) {
Eric Christopher978dae32009-07-29 18:14:04 +00006817 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
Eric Christopher71c67532009-07-29 00:28:05 +00006818 case Intrinsic::x86_sse41_ptestz:
6819 // ZF = 1
6820 X86CC = X86::COND_E;
6821 break;
6822 case Intrinsic::x86_sse41_ptestc:
6823 // CF = 1
6824 X86CC = X86::COND_B;
6825 break;
Eric Christopherfd179292009-08-27 18:07:15 +00006826 case Intrinsic::x86_sse41_ptestnzc:
Eric Christopher71c67532009-07-29 00:28:05 +00006827 // ZF and CF = 0
6828 X86CC = X86::COND_A;
6829 break;
6830 }
Eric Christopherfd179292009-08-27 18:07:15 +00006831
Eric Christopher71c67532009-07-29 00:28:05 +00006832 SDValue LHS = Op.getOperand(1);
6833 SDValue RHS = Op.getOperand(2);
Owen Anderson825b72b2009-08-11 20:47:22 +00006834 SDValue Test = DAG.getNode(X86ISD::PTEST, dl, MVT::i32, LHS, RHS);
6835 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
6836 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
6837 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Eric Christopher71c67532009-07-29 00:28:05 +00006838 }
Evan Cheng5759f972008-05-04 09:15:50 +00006839
6840 // Fix vector shift instructions where the last operand is a non-immediate
6841 // i32 value.
6842 case Intrinsic::x86_sse2_pslli_w:
6843 case Intrinsic::x86_sse2_pslli_d:
6844 case Intrinsic::x86_sse2_pslli_q:
6845 case Intrinsic::x86_sse2_psrli_w:
6846 case Intrinsic::x86_sse2_psrli_d:
6847 case Intrinsic::x86_sse2_psrli_q:
6848 case Intrinsic::x86_sse2_psrai_w:
6849 case Intrinsic::x86_sse2_psrai_d:
6850 case Intrinsic::x86_mmx_pslli_w:
6851 case Intrinsic::x86_mmx_pslli_d:
6852 case Intrinsic::x86_mmx_pslli_q:
6853 case Intrinsic::x86_mmx_psrli_w:
6854 case Intrinsic::x86_mmx_psrli_d:
6855 case Intrinsic::x86_mmx_psrli_q:
6856 case Intrinsic::x86_mmx_psrai_w:
6857 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman475871a2008-07-27 21:46:04 +00006858 SDValue ShAmt = Op.getOperand(2);
Evan Cheng5759f972008-05-04 09:15:50 +00006859 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman475871a2008-07-27 21:46:04 +00006860 return SDValue();
Evan Cheng5759f972008-05-04 09:15:50 +00006861
6862 unsigned NewIntNo = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00006863 EVT ShAmtVT = MVT::v4i32;
Evan Cheng5759f972008-05-04 09:15:50 +00006864 switch (IntNo) {
6865 case Intrinsic::x86_sse2_pslli_w:
6866 NewIntNo = Intrinsic::x86_sse2_psll_w;
6867 break;
6868 case Intrinsic::x86_sse2_pslli_d:
6869 NewIntNo = Intrinsic::x86_sse2_psll_d;
6870 break;
6871 case Intrinsic::x86_sse2_pslli_q:
6872 NewIntNo = Intrinsic::x86_sse2_psll_q;
6873 break;
6874 case Intrinsic::x86_sse2_psrli_w:
6875 NewIntNo = Intrinsic::x86_sse2_psrl_w;
6876 break;
6877 case Intrinsic::x86_sse2_psrli_d:
6878 NewIntNo = Intrinsic::x86_sse2_psrl_d;
6879 break;
6880 case Intrinsic::x86_sse2_psrli_q:
6881 NewIntNo = Intrinsic::x86_sse2_psrl_q;
6882 break;
6883 case Intrinsic::x86_sse2_psrai_w:
6884 NewIntNo = Intrinsic::x86_sse2_psra_w;
6885 break;
6886 case Intrinsic::x86_sse2_psrai_d:
6887 NewIntNo = Intrinsic::x86_sse2_psra_d;
6888 break;
6889 default: {
Owen Anderson825b72b2009-08-11 20:47:22 +00006890 ShAmtVT = MVT::v2i32;
Evan Cheng5759f972008-05-04 09:15:50 +00006891 switch (IntNo) {
6892 case Intrinsic::x86_mmx_pslli_w:
6893 NewIntNo = Intrinsic::x86_mmx_psll_w;
6894 break;
6895 case Intrinsic::x86_mmx_pslli_d:
6896 NewIntNo = Intrinsic::x86_mmx_psll_d;
6897 break;
6898 case Intrinsic::x86_mmx_pslli_q:
6899 NewIntNo = Intrinsic::x86_mmx_psll_q;
6900 break;
6901 case Intrinsic::x86_mmx_psrli_w:
6902 NewIntNo = Intrinsic::x86_mmx_psrl_w;
6903 break;
6904 case Intrinsic::x86_mmx_psrli_d:
6905 NewIntNo = Intrinsic::x86_mmx_psrl_d;
6906 break;
6907 case Intrinsic::x86_mmx_psrli_q:
6908 NewIntNo = Intrinsic::x86_mmx_psrl_q;
6909 break;
6910 case Intrinsic::x86_mmx_psrai_w:
6911 NewIntNo = Intrinsic::x86_mmx_psra_w;
6912 break;
6913 case Intrinsic::x86_mmx_psrai_d:
6914 NewIntNo = Intrinsic::x86_mmx_psra_d;
6915 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00006916 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng5759f972008-05-04 09:15:50 +00006917 }
6918 break;
6919 }
6920 }
Mon P Wangefa42202009-09-03 19:56:25 +00006921
6922 // The vector shift intrinsics with scalars uses 32b shift amounts but
6923 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
6924 // to be zero.
6925 SDValue ShOps[4];
6926 ShOps[0] = ShAmt;
6927 ShOps[1] = DAG.getConstant(0, MVT::i32);
6928 if (ShAmtVT == MVT::v4i32) {
6929 ShOps[2] = DAG.getUNDEF(MVT::i32);
6930 ShOps[3] = DAG.getUNDEF(MVT::i32);
6931 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 4);
6932 } else {
6933 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 2);
6934 }
6935
Owen Andersone50ed302009-08-10 22:56:29 +00006936 EVT VT = Op.getValueType();
Mon P Wangefa42202009-09-03 19:56:25 +00006937 ShAmt = DAG.getNode(ISD::BIT_CONVERT, dl, VT, ShAmt);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006938 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00006939 DAG.getConstant(NewIntNo, MVT::i32),
Evan Cheng5759f972008-05-04 09:15:50 +00006940 Op.getOperand(1), ShAmt);
6941 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00006942 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00006943}
Evan Cheng72261582005-12-20 06:22:03 +00006944
Dan Gohman475871a2008-07-27 21:46:04 +00006945SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) {
Bill Wendling64e87322009-01-16 19:25:27 +00006946 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006947 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +00006948
6949 if (Depth > 0) {
6950 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
6951 SDValue Offset =
6952 DAG.getConstant(TD->getPointerSize(),
Owen Anderson825b72b2009-08-11 20:47:22 +00006953 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006954 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +00006955 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006956 FrameAddr, Offset),
David Greene67c9d422010-02-15 16:53:33 +00006957 NULL, 0, false, false, 0);
Bill Wendling64e87322009-01-16 19:25:27 +00006958 }
6959
6960 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +00006961 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00006962 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
David Greene67c9d422010-02-15 16:53:33 +00006963 RetAddrFI, NULL, 0, false, false, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +00006964}
6965
Dan Gohman475871a2008-07-27 21:46:04 +00006966SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) {
Evan Cheng184793f2008-09-27 01:56:22 +00006967 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
6968 MFI->setFrameAddressIsTaken(true);
Owen Andersone50ed302009-08-10 22:56:29 +00006969 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006970 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +00006971 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
6972 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +00006973 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +00006974 while (Depth--)
David Greene67c9d422010-02-15 16:53:33 +00006975 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr, NULL, 0,
6976 false, false, 0);
Evan Cheng184793f2008-09-27 01:56:22 +00006977 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +00006978}
6979
Dan Gohman475871a2008-07-27 21:46:04 +00006980SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Anton Korobeynikov260a6b82008-09-08 21:12:11 +00006981 SelectionDAG &DAG) {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00006982 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006983}
6984
Dan Gohman475871a2008-07-27 21:46:04 +00006985SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG)
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006986{
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006987 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman475871a2008-07-27 21:46:04 +00006988 SDValue Chain = Op.getOperand(0);
6989 SDValue Offset = Op.getOperand(1);
6990 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006991 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006992
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00006993 SDValue Frame = DAG.getRegister(Subtarget->is64Bit() ? X86::RBP : X86::EBP,
6994 getPointerTy());
6995 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006996
Dale Johannesene4d209d2009-02-03 20:21:25 +00006997 SDValue StoreAddr = DAG.getNode(ISD::SUB, dl, getPointerTy(), Frame,
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00006998 DAG.getIntPtrConstant(-TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006999 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
David Greene67c9d422010-02-15 16:53:33 +00007000 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, NULL, 0, false, false, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +00007001 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00007002 MF.getRegInfo().addLiveOut(StoreAddrReg);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007003
Dale Johannesene4d209d2009-02-03 20:21:25 +00007004 return DAG.getNode(X86ISD::EH_RETURN, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007005 MVT::Other,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00007006 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007007}
7008
Dan Gohman475871a2008-07-27 21:46:04 +00007009SDValue X86TargetLowering::LowerTRAMPOLINE(SDValue Op,
Duncan Sandsb116fac2007-07-27 20:02:49 +00007010 SelectionDAG &DAG) {
Dan Gohman475871a2008-07-27 21:46:04 +00007011 SDValue Root = Op.getOperand(0);
7012 SDValue Trmp = Op.getOperand(1); // trampoline
7013 SDValue FPtr = Op.getOperand(2); // nested function
7014 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007015 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +00007016
Dan Gohman69de1932008-02-06 22:27:42 +00007017 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +00007018
7019 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +00007020 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +00007021
7022 // Large code-model.
Chris Lattnera62fe662010-02-05 19:20:30 +00007023 const unsigned char JMP64r = 0xFF; // 64-bit jmp through register opcode.
7024 const unsigned char MOV64ri = 0xB8; // X86::MOV64ri opcode.
Duncan Sands339e14f2008-01-16 22:55:25 +00007025
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00007026 const unsigned char N86R10 = RegInfo->getX86RegNum(X86::R10);
7027 const unsigned char N86R11 = RegInfo->getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +00007028
7029 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
7030
7031 // Load the pointer to the nested function into R11.
7032 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +00007033 SDValue Addr = Trmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00007034 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
David Greene67c9d422010-02-15 16:53:33 +00007035 Addr, TrmpAddr, 0, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007036
Owen Anderson825b72b2009-08-11 20:47:22 +00007037 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7038 DAG.getConstant(2, MVT::i64));
David Greene67c9d422010-02-15 16:53:33 +00007039 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr, TrmpAddr, 2,
7040 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00007041
7042 // Load the 'nest' parameter value into R10.
7043 // R10 is specified in X86CallingConv.td
7044 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Owen Anderson825b72b2009-08-11 20:47:22 +00007045 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7046 DAG.getConstant(10, MVT::i64));
7047 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
David Greene67c9d422010-02-15 16:53:33 +00007048 Addr, TrmpAddr, 10, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007049
Owen Anderson825b72b2009-08-11 20:47:22 +00007050 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7051 DAG.getConstant(12, MVT::i64));
David Greene67c9d422010-02-15 16:53:33 +00007052 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 12,
7053 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00007054
7055 // Jump to the nested function.
7056 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Owen Anderson825b72b2009-08-11 20:47:22 +00007057 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7058 DAG.getConstant(20, MVT::i64));
7059 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
David Greene67c9d422010-02-15 16:53:33 +00007060 Addr, TrmpAddr, 20, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007061
7062 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Owen Anderson825b72b2009-08-11 20:47:22 +00007063 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7064 DAG.getConstant(22, MVT::i64));
7065 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
David Greene67c9d422010-02-15 16:53:33 +00007066 TrmpAddr, 22, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007067
Dan Gohman475871a2008-07-27 21:46:04 +00007068 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00007069 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007070 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007071 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +00007072 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +00007073 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00007074 CallingConv::ID CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +00007075 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007076
7077 switch (CC) {
7078 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00007079 llvm_unreachable("Unsupported calling convention");
Duncan Sandsb116fac2007-07-27 20:02:49 +00007080 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +00007081 case CallingConv::X86_StdCall: {
7082 // Pass 'nest' parameter in ECX.
7083 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00007084 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007085
7086 // Check that ECX wasn't needed by an 'inreg' parameter.
7087 const FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +00007088 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +00007089
Chris Lattner58d74912008-03-12 17:45:29 +00007090 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +00007091 unsigned InRegCount = 0;
7092 unsigned Idx = 1;
7093
7094 for (FunctionType::param_iterator I = FTy->param_begin(),
7095 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Patel05988662008-09-25 21:00:45 +00007096 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +00007097 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00007098 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007099
7100 if (InRegCount > 2) {
Torok Edwinab7c09b2009-07-08 18:01:40 +00007101 llvm_report_error("Nest register in use - reduce number of inreg parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +00007102 }
7103 }
7104 break;
7105 }
7106 case CallingConv::X86_FastCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +00007107 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +00007108 // Pass 'nest' parameter in EAX.
7109 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00007110 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007111 break;
7112 }
7113
Dan Gohman475871a2008-07-27 21:46:04 +00007114 SDValue OutChains[4];
7115 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007116
Owen Anderson825b72b2009-08-11 20:47:22 +00007117 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7118 DAG.getConstant(10, MVT::i32));
7119 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007120
Chris Lattnera62fe662010-02-05 19:20:30 +00007121 // This is storing the opcode for MOV32ri.
7122 const unsigned char MOV32ri = 0xB8; // X86::MOV32ri's opcode byte.
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00007123 const unsigned char N86Reg = RegInfo->getX86RegNum(NestReg);
Scott Michelfdc40a02009-02-17 22:15:04 +00007124 OutChains[0] = DAG.getStore(Root, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007125 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
David Greene67c9d422010-02-15 16:53:33 +00007126 Trmp, TrmpAddr, 0, false, false, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007127
Owen Anderson825b72b2009-08-11 20:47:22 +00007128 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7129 DAG.getConstant(1, MVT::i32));
David Greene67c9d422010-02-15 16:53:33 +00007130 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 1,
7131 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007132
Chris Lattnera62fe662010-02-05 19:20:30 +00007133 const unsigned char JMP = 0xE9; // jmp <32bit dst> opcode.
Owen Anderson825b72b2009-08-11 20:47:22 +00007134 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7135 DAG.getConstant(5, MVT::i32));
7136 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
David Greene67c9d422010-02-15 16:53:33 +00007137 TrmpAddr, 5, false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007138
Owen Anderson825b72b2009-08-11 20:47:22 +00007139 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7140 DAG.getConstant(6, MVT::i32));
David Greene67c9d422010-02-15 16:53:33 +00007141 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr, TrmpAddr, 6,
7142 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007143
Dan Gohman475871a2008-07-27 21:46:04 +00007144 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00007145 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007146 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007147 }
7148}
7149
Dan Gohman475871a2008-07-27 21:46:04 +00007150SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op, SelectionDAG &DAG) {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007151 /*
7152 The rounding mode is in bits 11:10 of FPSR, and has the following
7153 settings:
7154 00 Round to nearest
7155 01 Round to -inf
7156 10 Round to +inf
7157 11 Round to 0
7158
7159 FLT_ROUNDS, on the other hand, expects the following:
7160 -1 Undefined
7161 0 Round to 0
7162 1 Round to nearest
7163 2 Round to +inf
7164 3 Round to -inf
7165
7166 To perform the conversion, we do:
7167 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
7168 */
7169
7170 MachineFunction &MF = DAG.getMachineFunction();
7171 const TargetMachine &TM = MF.getTarget();
7172 const TargetFrameInfo &TFI = *TM.getFrameInfo();
7173 unsigned StackAlignment = TFI.getStackAlignment();
Owen Andersone50ed302009-08-10 22:56:29 +00007174 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007175 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007176
7177 // Save FP Control Word to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00007178 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007179 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007180
Owen Anderson825b72b2009-08-11 20:47:22 +00007181 SDValue Chain = DAG.getNode(X86ISD::FNSTCW16m, dl, MVT::Other,
Evan Cheng8a186ae2008-09-24 23:26:36 +00007182 DAG.getEntryNode(), StackSlot);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007183
7184 // Load FP Control Word from stack slot
David Greene67c9d422010-02-15 16:53:33 +00007185 SDValue CWD = DAG.getLoad(MVT::i16, dl, Chain, StackSlot, NULL, 0,
7186 false, false, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007187
7188 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00007189 SDValue CWD1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00007190 DAG.getNode(ISD::SRL, dl, MVT::i16,
7191 DAG.getNode(ISD::AND, dl, MVT::i16,
7192 CWD, DAG.getConstant(0x800, MVT::i16)),
7193 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +00007194 SDValue CWD2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00007195 DAG.getNode(ISD::SRL, dl, MVT::i16,
7196 DAG.getNode(ISD::AND, dl, MVT::i16,
7197 CWD, DAG.getConstant(0x400, MVT::i16)),
7198 DAG.getConstant(9, MVT::i8));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007199
Dan Gohman475871a2008-07-27 21:46:04 +00007200 SDValue RetVal =
Owen Anderson825b72b2009-08-11 20:47:22 +00007201 DAG.getNode(ISD::AND, dl, MVT::i16,
7202 DAG.getNode(ISD::ADD, dl, MVT::i16,
7203 DAG.getNode(ISD::OR, dl, MVT::i16, CWD1, CWD2),
7204 DAG.getConstant(1, MVT::i16)),
7205 DAG.getConstant(3, MVT::i16));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007206
7207
Duncan Sands83ec4b62008-06-06 12:08:01 +00007208 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesenb300d2a2009-02-07 00:55:49 +00007209 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007210}
7211
Dan Gohman475871a2008-07-27 21:46:04 +00007212SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00007213 EVT VT = Op.getValueType();
7214 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007215 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007216 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00007217
7218 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007219 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +00007220 // Zero extend to i32 since there is not an i8 bsr.
Owen Anderson825b72b2009-08-11 20:47:22 +00007221 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00007222 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007223 }
Evan Cheng18efe262007-12-14 02:13:44 +00007224
Evan Cheng152804e2007-12-14 08:30:15 +00007225 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00007226 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007227 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00007228
7229 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007230 SDValue Ops[] = {
7231 Op,
7232 DAG.getConstant(NumBits+NumBits-1, OpVT),
7233 DAG.getConstant(X86::COND_E, MVT::i8),
7234 Op.getValue(1)
7235 };
7236 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00007237
7238 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +00007239 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +00007240
Owen Anderson825b72b2009-08-11 20:47:22 +00007241 if (VT == MVT::i8)
7242 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007243 return Op;
7244}
7245
Dan Gohman475871a2008-07-27 21:46:04 +00007246SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00007247 EVT VT = Op.getValueType();
7248 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007249 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007250 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00007251
7252 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007253 if (VT == MVT::i8) {
7254 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00007255 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007256 }
Evan Cheng152804e2007-12-14 08:30:15 +00007257
7258 // Issue a bsf (scan bits forward) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00007259 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007260 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00007261
7262 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007263 SDValue Ops[] = {
7264 Op,
7265 DAG.getConstant(NumBits, OpVT),
7266 DAG.getConstant(X86::COND_E, MVT::i8),
7267 Op.getValue(1)
7268 };
7269 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00007270
Owen Anderson825b72b2009-08-11 20:47:22 +00007271 if (VT == MVT::i8)
7272 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007273 return Op;
7274}
7275
Mon P Wangaf9b9522008-12-18 21:42:19 +00007276SDValue X86TargetLowering::LowerMUL_V2I64(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00007277 EVT VT = Op.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00007278 assert(VT == MVT::v2i64 && "Only know how to lower V2I64 multiply");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007279 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00007280
Mon P Wangaf9b9522008-12-18 21:42:19 +00007281 // ulong2 Ahi = __builtin_ia32_psrlqi128( a, 32);
7282 // ulong2 Bhi = __builtin_ia32_psrlqi128( b, 32);
7283 // ulong2 AloBlo = __builtin_ia32_pmuludq128( a, b );
7284 // ulong2 AloBhi = __builtin_ia32_pmuludq128( a, Bhi );
7285 // ulong2 AhiBlo = __builtin_ia32_pmuludq128( Ahi, b );
7286 //
7287 // AloBhi = __builtin_ia32_psllqi128( AloBhi, 32 );
7288 // AhiBlo = __builtin_ia32_psllqi128( AhiBlo, 32 );
7289 // return AloBlo + AloBhi + AhiBlo;
7290
7291 SDValue A = Op.getOperand(0);
7292 SDValue B = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00007293
Dale Johannesene4d209d2009-02-03 20:21:25 +00007294 SDValue Ahi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007295 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
7296 A, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007297 SDValue Bhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007298 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
7299 B, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007300 SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007301 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00007302 A, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007303 SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007304 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00007305 A, Bhi);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007306 SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007307 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00007308 Ahi, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007309 AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007310 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
7311 AloBhi, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007312 AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007313 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
7314 AhiBlo, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007315 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
7316 Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +00007317 return Res;
7318}
7319
7320
Bill Wendling74c37652008-12-09 22:08:41 +00007321SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) {
7322 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
7323 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +00007324 // looks for this combo and may remove the "setcc" instruction if the "setcc"
7325 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +00007326 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +00007327 SDValue LHS = N->getOperand(0);
7328 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +00007329 unsigned BaseOp = 0;
7330 unsigned Cond = 0;
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007331 DebugLoc dl = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +00007332
7333 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007334 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling74c37652008-12-09 22:08:41 +00007335 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +00007336 // A subtract of one will be selected as a INC. Note that INC doesn't
7337 // set CF, so we can't do this for UADDO.
7338 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
7339 if (C->getAPIntValue() == 1) {
7340 BaseOp = X86ISD::INC;
7341 Cond = X86::COND_O;
7342 break;
7343 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007344 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +00007345 Cond = X86::COND_O;
7346 break;
7347 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007348 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +00007349 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00007350 break;
7351 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +00007352 // A subtract of one will be selected as a DEC. Note that DEC doesn't
7353 // set CF, so we can't do this for USUBO.
7354 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
7355 if (C->getAPIntValue() == 1) {
7356 BaseOp = X86ISD::DEC;
7357 Cond = X86::COND_O;
7358 break;
7359 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007360 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +00007361 Cond = X86::COND_O;
7362 break;
7363 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007364 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +00007365 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00007366 break;
7367 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00007368 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +00007369 Cond = X86::COND_O;
7370 break;
7371 case ISD::UMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00007372 BaseOp = X86ISD::UMUL;
Dan Gohman653456c2009-01-07 00:15:08 +00007373 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00007374 break;
7375 }
Bill Wendling3fafd932008-11-26 22:37:40 +00007376
Bill Wendling61edeb52008-12-02 01:06:39 +00007377 // Also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00007378 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007379 SDValue Sum = DAG.getNode(BaseOp, dl, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +00007380
Bill Wendling61edeb52008-12-02 01:06:39 +00007381 SDValue SetCC =
Dale Johannesene4d209d2009-02-03 20:21:25 +00007382 DAG.getNode(X86ISD::SETCC, dl, N->getValueType(1),
Owen Anderson825b72b2009-08-11 20:47:22 +00007383 DAG.getConstant(Cond, MVT::i32), SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +00007384
Bill Wendling61edeb52008-12-02 01:06:39 +00007385 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), SetCC);
7386 return Sum;
Bill Wendling41ea7e72008-11-24 19:21:46 +00007387}
7388
Dan Gohman475871a2008-07-27 21:46:04 +00007389SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00007390 EVT T = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007391 DebugLoc dl = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +00007392 unsigned Reg = 0;
7393 unsigned size = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00007394 switch(T.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00007395 default:
7396 assert(false && "Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00007397 case MVT::i8: Reg = X86::AL; size = 1; break;
7398 case MVT::i16: Reg = X86::AX; size = 2; break;
7399 case MVT::i32: Reg = X86::EAX; size = 4; break;
7400 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +00007401 assert(Subtarget->is64Bit() && "Node not type legal!");
7402 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +00007403 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00007404 }
Dale Johannesendd64c412009-02-04 00:33:20 +00007405 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), dl, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +00007406 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +00007407 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +00007408 Op.getOperand(1),
7409 Op.getOperand(3),
Owen Anderson825b72b2009-08-11 20:47:22 +00007410 DAG.getTargetConstant(size, MVT::i8),
Evan Cheng8a186ae2008-09-24 23:26:36 +00007411 cpIn.getValue(1) };
Owen Anderson825b72b2009-08-11 20:47:22 +00007412 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007413 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG_DAG, dl, Tys, Ops, 5);
Scott Michelfdc40a02009-02-17 22:15:04 +00007414 SDValue cpOut =
Dale Johannesendd64c412009-02-04 00:33:20 +00007415 DAG.getCopyFromReg(Result.getValue(0), dl, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +00007416 return cpOut;
7417}
7418
Duncan Sands1607f052008-12-01 11:39:25 +00007419SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Gabor Greif327ef032008-08-28 23:19:51 +00007420 SelectionDAG &DAG) {
Duncan Sands1607f052008-12-01 11:39:25 +00007421 assert(Subtarget->is64Bit() && "Result not type legalized?");
Owen Anderson825b72b2009-08-11 20:47:22 +00007422 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00007423 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007424 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +00007425 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007426 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
7427 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +00007428 rax.getValue(2));
Owen Anderson825b72b2009-08-11 20:47:22 +00007429 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
7430 DAG.getConstant(32, MVT::i8));
Duncan Sands1607f052008-12-01 11:39:25 +00007431 SDValue Ops[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +00007432 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +00007433 rdx.getValue(1)
7434 };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007435 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007436}
7437
Dale Johannesen71d1bf52008-09-29 22:25:26 +00007438SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) {
7439 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +00007440 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007441 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007442 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +00007443 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007444 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007445 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +00007446 Node->getOperand(0),
7447 Node->getOperand(1), negOp,
7448 cast<AtomicSDNode>(Node)->getSrcValue(),
7449 cast<AtomicSDNode>(Node)->getAlignment());
Mon P Wang63307c32008-05-05 19:05:59 +00007450}
7451
Evan Cheng0db9fe62006-04-25 20:13:52 +00007452/// LowerOperation - Provide custom lowering hooks for some operations.
7453///
Dan Gohman475871a2008-07-27 21:46:04 +00007454SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007455 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007456 default: llvm_unreachable("Should not custom lower this!");
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007457 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
7458 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007459 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00007460 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007461 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
7462 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
7463 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
7464 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
7465 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
7466 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007467 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +00007468 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Dan Gohmanf705adb2009-10-30 01:28:02 +00007469 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007470 case ISD::SHL_PARTS:
7471 case ISD::SRA_PARTS:
7472 case ISD::SRL_PARTS: return LowerShift(Op, DAG);
7473 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007474 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007475 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00007476 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007477 case ISD::FABS: return LowerFABS(Op, DAG);
7478 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +00007479 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00007480 case ISD::SETCC: return LowerSETCC(Op, DAG);
Nate Begeman30a0de92008-07-17 16:51:19 +00007481 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00007482 case ISD::SELECT: return LowerSELECT(Op, DAG);
7483 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007484 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007485 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +00007486 case ISD::VAARG: return LowerVAARG(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +00007487 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007488 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00007489 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
7490 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007491 case ISD::FRAME_TO_ARGS_OFFSET:
7492 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00007493 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007494 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007495 case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00007496 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +00007497 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
7498 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Mon P Wangaf9b9522008-12-18 21:42:19 +00007499 case ISD::MUL: return LowerMUL_V2I64(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +00007500 case ISD::SADDO:
7501 case ISD::UADDO:
7502 case ISD::SSUBO:
7503 case ISD::USUBO:
7504 case ISD::SMULO:
7505 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +00007506 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007507 }
Chris Lattner27a6c732007-11-24 07:07:01 +00007508}
7509
Duncan Sands1607f052008-12-01 11:39:25 +00007510void X86TargetLowering::
7511ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
7512 SelectionDAG &DAG, unsigned NewOp) {
Owen Andersone50ed302009-08-10 22:56:29 +00007513 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007514 DebugLoc dl = Node->getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00007515 assert (T == MVT::i64 && "Only know how to expand i64 atomics");
Duncan Sands1607f052008-12-01 11:39:25 +00007516
7517 SDValue Chain = Node->getOperand(0);
7518 SDValue In1 = Node->getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007519 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007520 Node->getOperand(2), DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00007521 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007522 Node->getOperand(2), DAG.getIntPtrConstant(1));
Dan Gohmanc76909a2009-09-25 20:36:54 +00007523 SDValue Ops[] = { Chain, In1, In2L, In2H };
Owen Anderson825b72b2009-08-11 20:47:22 +00007524 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dan Gohmanc76909a2009-09-25 20:36:54 +00007525 SDValue Result =
7526 DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops, 4, MVT::i64,
7527 cast<MemSDNode>(Node)->getMemOperand());
Duncan Sands1607f052008-12-01 11:39:25 +00007528 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Owen Anderson825b72b2009-08-11 20:47:22 +00007529 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007530 Results.push_back(Result.getValue(2));
7531}
7532
Duncan Sands126d9072008-07-04 11:47:58 +00007533/// ReplaceNodeResults - Replace a node with an illegal result type
7534/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00007535void X86TargetLowering::ReplaceNodeResults(SDNode *N,
7536 SmallVectorImpl<SDValue>&Results,
7537 SelectionDAG &DAG) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007538 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +00007539 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +00007540 default:
Duncan Sands1607f052008-12-01 11:39:25 +00007541 assert(false && "Do not know how to custom type legalize this operation!");
7542 return;
7543 case ISD::FP_TO_SINT: {
Eli Friedman948e95a2009-05-23 09:59:16 +00007544 std::pair<SDValue,SDValue> Vals =
7545 FP_TO_INTHelper(SDValue(N, 0), DAG, true);
Duncan Sands1607f052008-12-01 11:39:25 +00007546 SDValue FIST = Vals.first, StackSlot = Vals.second;
7547 if (FIST.getNode() != 0) {
Owen Andersone50ed302009-08-10 22:56:29 +00007548 EVT VT = N->getValueType(0);
Duncan Sands1607f052008-12-01 11:39:25 +00007549 // Return a load from the stack slot.
David Greene67c9d422010-02-15 16:53:33 +00007550 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot, NULL, 0,
7551 false, false, 0));
Duncan Sands1607f052008-12-01 11:39:25 +00007552 }
7553 return;
7554 }
7555 case ISD::READCYCLECOUNTER: {
Owen Anderson825b72b2009-08-11 20:47:22 +00007556 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00007557 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007558 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007559 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +00007560 rd.getValue(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00007561 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007562 eax.getValue(2));
7563 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
7564 SDValue Ops[] = { eax, edx };
Owen Anderson825b72b2009-08-11 20:47:22 +00007565 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007566 Results.push_back(edx.getValue(1));
7567 return;
7568 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007569 case ISD::ATOMIC_CMP_SWAP: {
Owen Andersone50ed302009-08-10 22:56:29 +00007570 EVT T = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007571 assert (T == MVT::i64 && "Only know how to expand i64 Cmp and Swap");
Duncan Sands1607f052008-12-01 11:39:25 +00007572 SDValue cpInL, cpInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00007573 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
7574 DAG.getConstant(0, MVT::i32));
7575 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
7576 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00007577 cpInL = DAG.getCopyToReg(N->getOperand(0), dl, X86::EAX, cpInL, SDValue());
7578 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl, X86::EDX, cpInH,
Duncan Sands1607f052008-12-01 11:39:25 +00007579 cpInL.getValue(1));
7580 SDValue swapInL, swapInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00007581 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
7582 DAG.getConstant(0, MVT::i32));
7583 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
7584 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00007585 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl, X86::EBX, swapInL,
Duncan Sands1607f052008-12-01 11:39:25 +00007586 cpInH.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00007587 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl, X86::ECX, swapInH,
Duncan Sands1607f052008-12-01 11:39:25 +00007588 swapInL.getValue(1));
7589 SDValue Ops[] = { swapInH.getValue(0),
7590 N->getOperand(1),
7591 swapInH.getValue(1) };
Owen Anderson825b72b2009-08-11 20:47:22 +00007592 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007593 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG8_DAG, dl, Tys, Ops, 3);
Dale Johannesendd64c412009-02-04 00:33:20 +00007594 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl, X86::EAX,
Owen Anderson825b72b2009-08-11 20:47:22 +00007595 MVT::i32, Result.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00007596 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl, X86::EDX,
Owen Anderson825b72b2009-08-11 20:47:22 +00007597 MVT::i32, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +00007598 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Owen Anderson825b72b2009-08-11 20:47:22 +00007599 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007600 Results.push_back(cpOutH.getValue(1));
7601 return;
7602 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007603 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands1607f052008-12-01 11:39:25 +00007604 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
7605 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007606 case ISD::ATOMIC_LOAD_AND:
Duncan Sands1607f052008-12-01 11:39:25 +00007607 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
7608 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007609 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands1607f052008-12-01 11:39:25 +00007610 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
7611 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007612 case ISD::ATOMIC_LOAD_OR:
Duncan Sands1607f052008-12-01 11:39:25 +00007613 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
7614 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007615 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands1607f052008-12-01 11:39:25 +00007616 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
7617 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007618 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands1607f052008-12-01 11:39:25 +00007619 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
7620 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007621 case ISD::ATOMIC_SWAP:
Duncan Sands1607f052008-12-01 11:39:25 +00007622 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
7623 return;
Chris Lattner27a6c732007-11-24 07:07:01 +00007624 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00007625}
7626
Evan Cheng72261582005-12-20 06:22:03 +00007627const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
7628 switch (Opcode) {
7629 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +00007630 case X86ISD::BSF: return "X86ISD::BSF";
7631 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +00007632 case X86ISD::SHLD: return "X86ISD::SHLD";
7633 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +00007634 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +00007635 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +00007636 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +00007637 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +00007638 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +00007639 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +00007640 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
7641 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
7642 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +00007643 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +00007644 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +00007645 case X86ISD::CALL: return "X86ISD::CALL";
Evan Cheng72261582005-12-20 06:22:03 +00007646 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +00007647 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +00007648 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +00007649 case X86ISD::COMI: return "X86ISD::COMI";
7650 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +00007651 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Chengad9c0a32009-12-15 00:53:42 +00007652 case X86ISD::SETCC_CARRY: return "X86ISD::SETCC_CARRY";
Evan Cheng72261582005-12-20 06:22:03 +00007653 case X86ISD::CMOV: return "X86ISD::CMOV";
7654 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +00007655 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +00007656 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
7657 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +00007658 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +00007659 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +00007660 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +00007661 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +00007662 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +00007663 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
7664 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +00007665 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +00007666 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Evan Cheng8ca29322006-11-10 21:43:37 +00007667 case X86ISD::FMAX: return "X86ISD::FMAX";
7668 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +00007669 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
7670 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007671 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Rafael Espindola094fad32009-04-08 21:14:34 +00007672 case X86ISD::SegmentBaseAddress: return "X86ISD::SegmentBaseAddress";
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007673 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00007674 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007675 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng7e2ff772008-05-08 00:57:18 +00007676 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
7677 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007678 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
7679 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
7680 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
7681 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
7682 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
7683 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +00007684 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
7685 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Evan Chengf26ffe92008-05-29 08:22:04 +00007686 case X86ISD::VSHL: return "X86ISD::VSHL";
7687 case X86ISD::VSRL: return "X86ISD::VSRL";
Nate Begeman30a0de92008-07-17 16:51:19 +00007688 case X86ISD::CMPPD: return "X86ISD::CMPPD";
7689 case X86ISD::CMPPS: return "X86ISD::CMPPS";
7690 case X86ISD::PCMPEQB: return "X86ISD::PCMPEQB";
7691 case X86ISD::PCMPEQW: return "X86ISD::PCMPEQW";
7692 case X86ISD::PCMPEQD: return "X86ISD::PCMPEQD";
7693 case X86ISD::PCMPEQQ: return "X86ISD::PCMPEQQ";
7694 case X86ISD::PCMPGTB: return "X86ISD::PCMPGTB";
7695 case X86ISD::PCMPGTW: return "X86ISD::PCMPGTW";
7696 case X86ISD::PCMPGTD: return "X86ISD::PCMPGTD";
7697 case X86ISD::PCMPGTQ: return "X86ISD::PCMPGTQ";
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007698 case X86ISD::ADD: return "X86ISD::ADD";
7699 case X86ISD::SUB: return "X86ISD::SUB";
Bill Wendlingd350e022008-12-12 21:15:41 +00007700 case X86ISD::SMUL: return "X86ISD::SMUL";
7701 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +00007702 case X86ISD::INC: return "X86ISD::INC";
7703 case X86ISD::DEC: return "X86ISD::DEC";
Dan Gohmane220c4b2009-09-18 19:59:53 +00007704 case X86ISD::OR: return "X86ISD::OR";
7705 case X86ISD::XOR: return "X86ISD::XOR";
7706 case X86ISD::AND: return "X86ISD::AND";
Evan Cheng73f24c92009-03-30 21:36:47 +00007707 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Eric Christopher71c67532009-07-29 00:28:05 +00007708 case X86ISD::PTEST: return "X86ISD::PTEST";
Dan Gohmand6708ea2009-08-15 01:38:56 +00007709 case X86ISD::VASTART_SAVE_XMM_REGS: return "X86ISD::VASTART_SAVE_XMM_REGS";
Evan Cheng72261582005-12-20 06:22:03 +00007710 }
7711}
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007712
Chris Lattnerc9addb72007-03-30 23:15:24 +00007713// isLegalAddressingMode - Return true if the addressing mode represented
7714// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00007715bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerc9addb72007-03-30 23:15:24 +00007716 const Type *Ty) const {
7717 // X86 supports extremely general addressing modes.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007718 CodeModel::Model M = getTargetMachine().getCodeModel();
Scott Michelfdc40a02009-02-17 22:15:04 +00007719
Chris Lattnerc9addb72007-03-30 23:15:24 +00007720 // X86 allows a sign-extended 32-bit immediate field as a displacement.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007721 if (!X86::isOffsetSuitableForCodeModel(AM.BaseOffs, M, AM.BaseGV != NULL))
Chris Lattnerc9addb72007-03-30 23:15:24 +00007722 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00007723
Chris Lattnerc9addb72007-03-30 23:15:24 +00007724 if (AM.BaseGV) {
Chris Lattnerdfed4132009-07-10 07:38:24 +00007725 unsigned GVFlags =
7726 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007727
Chris Lattnerdfed4132009-07-10 07:38:24 +00007728 // If a reference to this global requires an extra load, we can't fold it.
7729 if (isGlobalStubReference(GVFlags))
Chris Lattnerc9addb72007-03-30 23:15:24 +00007730 return false;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007731
Chris Lattnerdfed4132009-07-10 07:38:24 +00007732 // If BaseGV requires a register for the PIC base, we cannot also have a
7733 // BaseReg specified.
7734 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen203af582008-12-05 21:47:27 +00007735 return false;
Evan Cheng52787842007-08-01 23:46:47 +00007736
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007737 // If lower 4G is not available, then we must use rip-relative addressing.
7738 if (Subtarget->is64Bit() && (AM.BaseOffs || AM.Scale > 1))
7739 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00007740 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007741
Chris Lattnerc9addb72007-03-30 23:15:24 +00007742 switch (AM.Scale) {
7743 case 0:
7744 case 1:
7745 case 2:
7746 case 4:
7747 case 8:
7748 // These scales always work.
7749 break;
7750 case 3:
7751 case 5:
7752 case 9:
7753 // These scales are formed with basereg+scalereg. Only accept if there is
7754 // no basereg yet.
7755 if (AM.HasBaseReg)
7756 return false;
7757 break;
7758 default: // Other stuff never works.
7759 return false;
7760 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007761
Chris Lattnerc9addb72007-03-30 23:15:24 +00007762 return true;
7763}
7764
7765
Evan Cheng2bd122c2007-10-26 01:56:11 +00007766bool X86TargetLowering::isTruncateFree(const Type *Ty1, const Type *Ty2) const {
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00007767 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
Evan Cheng2bd122c2007-10-26 01:56:11 +00007768 return false;
Evan Chenge127a732007-10-29 07:57:50 +00007769 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
7770 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00007771 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +00007772 return false;
7773 return Subtarget->is64Bit() || NumBits1 < 64;
Evan Cheng2bd122c2007-10-26 01:56:11 +00007774}
7775
Owen Andersone50ed302009-08-10 22:56:29 +00007776bool X86TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00007777 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007778 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007779 unsigned NumBits1 = VT1.getSizeInBits();
7780 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00007781 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007782 return false;
7783 return Subtarget->is64Bit() || NumBits1 < 64;
7784}
Evan Cheng2bd122c2007-10-26 01:56:11 +00007785
Dan Gohman97121ba2009-04-08 00:15:30 +00007786bool X86TargetLowering::isZExtFree(const Type *Ty1, const Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00007787 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00007788 return Ty1->isIntegerTy(32) && Ty2->isIntegerTy(64) && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00007789}
7790
Owen Andersone50ed302009-08-10 22:56:29 +00007791bool X86TargetLowering::isZExtFree(EVT VT1, EVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00007792 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00007793 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00007794}
7795
Owen Andersone50ed302009-08-10 22:56:29 +00007796bool X86TargetLowering::isNarrowingProfitable(EVT VT1, EVT VT2) const {
Evan Cheng8b944d32009-05-28 00:35:15 +00007797 // i16 instructions are longer (0x66 prefix) and potentially slower.
Owen Anderson825b72b2009-08-11 20:47:22 +00007798 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
Evan Cheng8b944d32009-05-28 00:35:15 +00007799}
7800
Evan Cheng60c07e12006-07-05 22:17:51 +00007801/// isShuffleMaskLegal - Targets can use this to indicate that they only
7802/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
7803/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
7804/// are assumed to be legal.
7805bool
Eric Christopherfd179292009-08-27 18:07:15 +00007806X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
Owen Andersone50ed302009-08-10 22:56:29 +00007807 EVT VT) const {
Evan Cheng60c07e12006-07-05 22:17:51 +00007808 // Only do shuffles on 128-bit vector types for now.
Nate Begeman9008ca62009-04-27 18:41:29 +00007809 if (VT.getSizeInBits() == 64)
7810 return false;
7811
Nate Begemana09008b2009-10-19 02:17:23 +00007812 // FIXME: pshufb, blends, shifts.
Nate Begeman9008ca62009-04-27 18:41:29 +00007813 return (VT.getVectorNumElements() == 2 ||
7814 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
7815 isMOVLMask(M, VT) ||
7816 isSHUFPMask(M, VT) ||
7817 isPSHUFDMask(M, VT) ||
7818 isPSHUFHWMask(M, VT) ||
7819 isPSHUFLWMask(M, VT) ||
Nate Begemana09008b2009-10-19 02:17:23 +00007820 isPALIGNRMask(M, VT, Subtarget->hasSSSE3()) ||
Nate Begeman9008ca62009-04-27 18:41:29 +00007821 isUNPCKLMask(M, VT) ||
7822 isUNPCKHMask(M, VT) ||
7823 isUNPCKL_v_undef_Mask(M, VT) ||
7824 isUNPCKH_v_undef_Mask(M, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00007825}
7826
Dan Gohman7d8143f2008-04-09 20:09:42 +00007827bool
Nate Begeman5a5ca152009-04-29 05:20:52 +00007828X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersone50ed302009-08-10 22:56:29 +00007829 EVT VT) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00007830 unsigned NumElts = VT.getVectorNumElements();
7831 // FIXME: This collection of masks seems suspect.
7832 if (NumElts == 2)
7833 return true;
7834 if (NumElts == 4 && VT.getSizeInBits() == 128) {
7835 return (isMOVLMask(Mask, VT) ||
7836 isCommutedMOVLMask(Mask, VT, true) ||
7837 isSHUFPMask(Mask, VT) ||
7838 isCommutedSHUFPMask(Mask, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00007839 }
7840 return false;
7841}
7842
7843//===----------------------------------------------------------------------===//
7844// X86 Scheduler Hooks
7845//===----------------------------------------------------------------------===//
7846
Mon P Wang63307c32008-05-05 19:05:59 +00007847// private utility function
7848MachineBasicBlock *
7849X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
7850 MachineBasicBlock *MBB,
7851 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007852 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007853 unsigned LoadOpc,
7854 unsigned CXchgOpc,
7855 unsigned copyOpc,
7856 unsigned notOpc,
7857 unsigned EAXreg,
7858 TargetRegisterClass *RC,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007859 bool invSrc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00007860 // For the atomic bitwise operator, we generate
7861 // thisMBB:
7862 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00007863 // ld t1 = [bitinstr.addr]
7864 // op t2 = t1, [bitinstr.val]
7865 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00007866 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
7867 // bz newMBB
7868 // fallthrough -->nextMBB
7869 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7870 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007871 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00007872 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00007873
Mon P Wang63307c32008-05-05 19:05:59 +00007874 /// First build the CFG
7875 MachineFunction *F = MBB->getParent();
7876 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007877 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
7878 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
7879 F->insert(MBBIter, newMBB);
7880 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007881
Mon P Wang63307c32008-05-05 19:05:59 +00007882 // Move all successors to thisMBB to nextMBB
7883 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007884
Mon P Wang63307c32008-05-05 19:05:59 +00007885 // Update thisMBB to fall through to newMBB
7886 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007887
Mon P Wang63307c32008-05-05 19:05:59 +00007888 // newMBB jumps to itself and fall through to nextMBB
7889 newMBB->addSuccessor(nextMBB);
7890 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007891
Mon P Wang63307c32008-05-05 19:05:59 +00007892 // Insert instructions into newMBB based on incoming instruction
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007893 assert(bInstr->getNumOperands() < X86AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00007894 "unexpected number of operands");
Dale Johannesene4d209d2009-02-03 20:21:25 +00007895 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00007896 MachineOperand& destOper = bInstr->getOperand(0);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007897 MachineOperand* argOpers[2 + X86AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00007898 int numArgs = bInstr->getNumOperands() - 1;
7899 for (int i=0; i < numArgs; ++i)
7900 argOpers[i] = &bInstr->getOperand(i+1);
7901
7902 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007903 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
7904 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00007905
Dale Johannesen140be2d2008-08-19 18:47:28 +00007906 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007907 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00007908 for (int i=0; i <= lastAddrIndx; ++i)
7909 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007910
Dale Johannesen140be2d2008-08-19 18:47:28 +00007911 unsigned tt = F->getRegInfo().createVirtualRegister(RC);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007912 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007913 MIB = BuildMI(newMBB, dl, TII->get(notOpc), tt).addReg(t1);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007914 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007915 else
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007916 tt = t1;
7917
Dale Johannesen140be2d2008-08-19 18:47:28 +00007918 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmand735b802008-10-03 15:45:36 +00007919 assert((argOpers[valArgIndx]->isReg() ||
7920 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00007921 "invalid operand");
Dan Gohmand735b802008-10-03 15:45:36 +00007922 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00007923 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00007924 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00007925 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007926 MIB.addReg(tt);
Mon P Wang63307c32008-05-05 19:05:59 +00007927 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007928
Dale Johannesene4d209d2009-02-03 20:21:25 +00007929 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), EAXreg);
Mon P Wangab3e7472008-05-05 22:56:23 +00007930 MIB.addReg(t1);
Scott Michelfdc40a02009-02-17 22:15:04 +00007931
Dale Johannesene4d209d2009-02-03 20:21:25 +00007932 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang63307c32008-05-05 19:05:59 +00007933 for (int i=0; i <= lastAddrIndx; ++i)
7934 (*MIB).addOperand(*argOpers[i]);
7935 MIB.addReg(t2);
Mon P Wangf5952662008-07-17 04:54:06 +00007936 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00007937 (*MIB).setMemRefs(bInstr->memoperands_begin(),
7938 bInstr->memoperands_end());
Mon P Wangf5952662008-07-17 04:54:06 +00007939
Dale Johannesene4d209d2009-02-03 20:21:25 +00007940 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), destOper.getReg());
Dale Johannesen140be2d2008-08-19 18:47:28 +00007941 MIB.addReg(EAXreg);
Scott Michelfdc40a02009-02-17 22:15:04 +00007942
Mon P Wang63307c32008-05-05 19:05:59 +00007943 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00007944 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00007945
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007946 F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00007947 return nextMBB;
7948}
7949
Dale Johannesen1b54c7f2008-10-03 19:41:08 +00007950// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang63307c32008-05-05 19:05:59 +00007951MachineBasicBlock *
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007952X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
7953 MachineBasicBlock *MBB,
7954 unsigned regOpcL,
7955 unsigned regOpcH,
7956 unsigned immOpcL,
7957 unsigned immOpcH,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007958 bool invSrc) const {
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007959 // For the atomic bitwise operator, we generate
7960 // thisMBB (instructions are in pairs, except cmpxchg8b)
7961 // ld t1,t2 = [bitinstr.addr]
7962 // newMBB:
7963 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
7964 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen880ae362008-10-03 22:25:52 +00007965 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007966 // mov ECX, EBX <- t5, t6
7967 // mov EAX, EDX <- t1, t2
7968 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
7969 // mov t3, t4 <- EAX, EDX
7970 // bz newMBB
7971 // result in out1, out2
7972 // fallthrough -->nextMBB
7973
7974 const TargetRegisterClass *RC = X86::GR32RegisterClass;
7975 const unsigned LoadOpc = X86::MOV32rm;
7976 const unsigned copyOpc = X86::MOV32rr;
7977 const unsigned NotOpc = X86::NOT32r;
7978 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7979 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
7980 MachineFunction::iterator MBBIter = MBB;
7981 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00007982
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007983 /// First build the CFG
7984 MachineFunction *F = MBB->getParent();
7985 MachineBasicBlock *thisMBB = MBB;
7986 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
7987 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
7988 F->insert(MBBIter, newMBB);
7989 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007990
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007991 // Move all successors to thisMBB to nextMBB
7992 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007993
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007994 // Update thisMBB to fall through to newMBB
7995 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007996
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007997 // newMBB jumps to itself and fall through to nextMBB
7998 newMBB->addSuccessor(nextMBB);
7999 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008000
Dale Johannesene4d209d2009-02-03 20:21:25 +00008001 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008002 // Insert instructions into newMBB based on incoming instruction
8003 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008004 assert(bInstr->getNumOperands() < X86AddrNumOperands + 14 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00008005 "unexpected number of operands");
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008006 MachineOperand& dest1Oper = bInstr->getOperand(0);
8007 MachineOperand& dest2Oper = bInstr->getOperand(1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008008 MachineOperand* argOpers[2 + X86AddrNumOperands];
8009 for (int i=0; i < 2 + X86AddrNumOperands; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008010 argOpers[i] = &bInstr->getOperand(i+2);
8011
Evan Chengad5b52f2010-01-08 19:14:57 +00008012 // x86 address has 5 operands: base, index, scale, displacement, and segment.
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008013 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
Scott Michelfdc40a02009-02-17 22:15:04 +00008014
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008015 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008016 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008017 for (int i=0; i <= lastAddrIndx; ++i)
8018 (*MIB).addOperand(*argOpers[i]);
8019 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008020 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen880ae362008-10-03 22:25:52 +00008021 // add 4 to displacement.
Rafael Espindola094fad32009-04-08 21:14:34 +00008022 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008023 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen880ae362008-10-03 22:25:52 +00008024 MachineOperand newOp3 = *(argOpers[3]);
8025 if (newOp3.isImm())
8026 newOp3.setImm(newOp3.getImm()+4);
8027 else
8028 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008029 (*MIB).addOperand(newOp3);
Rafael Espindola094fad32009-04-08 21:14:34 +00008030 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008031
8032 // t3/4 are defined later, at the bottom of the loop
8033 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
8034 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008035 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008036 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008037 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008038 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
8039
Evan Cheng306b4ca2010-01-08 23:41:50 +00008040 // The subsequent operations should be using the destination registers of
8041 //the PHI instructions.
Scott Michelfdc40a02009-02-17 22:15:04 +00008042 if (invSrc) {
Evan Cheng306b4ca2010-01-08 23:41:50 +00008043 t1 = F->getRegInfo().createVirtualRegister(RC);
8044 t2 = F->getRegInfo().createVirtualRegister(RC);
8045 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t1).addReg(dest1Oper.getReg());
8046 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t2).addReg(dest2Oper.getReg());
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008047 } else {
Evan Cheng306b4ca2010-01-08 23:41:50 +00008048 t1 = dest1Oper.getReg();
8049 t2 = dest2Oper.getReg();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008050 }
8051
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008052 int valArgIndx = lastAddrIndx + 1;
8053 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendling51b16f42009-05-30 01:09:53 +00008054 argOpers[valArgIndx]->isImm()) &&
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008055 "invalid operand");
8056 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
8057 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008058 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008059 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008060 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008061 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen880ae362008-10-03 22:25:52 +00008062 if (regOpcL != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +00008063 MIB.addReg(t1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008064 (*MIB).addOperand(*argOpers[valArgIndx]);
8065 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00008066 argOpers[valArgIndx]->isReg());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008067 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00008068 argOpers[valArgIndx]->isImm());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008069 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008070 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008071 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008072 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen880ae362008-10-03 22:25:52 +00008073 if (regOpcH != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +00008074 MIB.addReg(t2);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008075 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008076
Dale Johannesene4d209d2009-02-03 20:21:25 +00008077 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EAX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008078 MIB.addReg(t1);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008079 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EDX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008080 MIB.addReg(t2);
8081
Dale Johannesene4d209d2009-02-03 20:21:25 +00008082 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EBX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008083 MIB.addReg(t5);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008084 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::ECX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008085 MIB.addReg(t6);
Scott Michelfdc40a02009-02-17 22:15:04 +00008086
Dale Johannesene4d209d2009-02-03 20:21:25 +00008087 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008088 for (int i=0; i <= lastAddrIndx; ++i)
8089 (*MIB).addOperand(*argOpers[i]);
8090
8091 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00008092 (*MIB).setMemRefs(bInstr->memoperands_begin(),
8093 bInstr->memoperands_end());
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008094
Dale Johannesene4d209d2009-02-03 20:21:25 +00008095 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t3);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008096 MIB.addReg(X86::EAX);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008097 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008098 MIB.addReg(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +00008099
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008100 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00008101 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008102
8103 F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now.
8104 return nextMBB;
8105}
8106
8107// private utility function
8108MachineBasicBlock *
Mon P Wang63307c32008-05-05 19:05:59 +00008109X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
8110 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00008111 unsigned cmovOpc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00008112 // For the atomic min/max operator, we generate
8113 // thisMBB:
8114 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00008115 // ld t1 = [min/max.addr]
Scott Michelfdc40a02009-02-17 22:15:04 +00008116 // mov t2 = [min/max.val]
Mon P Wang63307c32008-05-05 19:05:59 +00008117 // cmp t1, t2
8118 // cmov[cond] t2 = t1
Mon P Wangab3e7472008-05-05 22:56:23 +00008119 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00008120 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
8121 // bz newMBB
8122 // fallthrough -->nextMBB
8123 //
8124 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8125 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008126 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00008127 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00008128
Mon P Wang63307c32008-05-05 19:05:59 +00008129 /// First build the CFG
8130 MachineFunction *F = MBB->getParent();
8131 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008132 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
8133 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
8134 F->insert(MBBIter, newMBB);
8135 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008136
Dan Gohmand6708ea2009-08-15 01:38:56 +00008137 // Move all successors of thisMBB to nextMBB
Mon P Wang63307c32008-05-05 19:05:59 +00008138 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008139
Mon P Wang63307c32008-05-05 19:05:59 +00008140 // Update thisMBB to fall through to newMBB
8141 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008142
Mon P Wang63307c32008-05-05 19:05:59 +00008143 // newMBB jumps to newMBB and fall through to nextMBB
8144 newMBB->addSuccessor(nextMBB);
8145 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008146
Dale Johannesene4d209d2009-02-03 20:21:25 +00008147 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00008148 // Insert instructions into newMBB based on incoming instruction
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008149 assert(mInstr->getNumOperands() < X86AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00008150 "unexpected number of operands");
Mon P Wang63307c32008-05-05 19:05:59 +00008151 MachineOperand& destOper = mInstr->getOperand(0);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008152 MachineOperand* argOpers[2 + X86AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00008153 int numArgs = mInstr->getNumOperands() - 1;
8154 for (int i=0; i < numArgs; ++i)
8155 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michelfdc40a02009-02-17 22:15:04 +00008156
Mon P Wang63307c32008-05-05 19:05:59 +00008157 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008158 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
8159 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00008160
Mon P Wangab3e7472008-05-05 22:56:23 +00008161 unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008162 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00008163 for (int i=0; i <= lastAddrIndx; ++i)
8164 (*MIB).addOperand(*argOpers[i]);
Mon P Wangab3e7472008-05-05 22:56:23 +00008165
Mon P Wang63307c32008-05-05 19:05:59 +00008166 // We only support register and immediate values
Dan Gohmand735b802008-10-03 15:45:36 +00008167 assert((argOpers[valArgIndx]->isReg() ||
8168 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00008169 "invalid operand");
Scott Michelfdc40a02009-02-17 22:15:04 +00008170
8171 unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dan Gohmand735b802008-10-03 15:45:36 +00008172 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008173 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Scott Michelfdc40a02009-02-17 22:15:04 +00008174 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008175 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00008176 (*MIB).addOperand(*argOpers[valArgIndx]);
8177
Dale Johannesene4d209d2009-02-03 20:21:25 +00008178 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), X86::EAX);
Mon P Wangab3e7472008-05-05 22:56:23 +00008179 MIB.addReg(t1);
8180
Dale Johannesene4d209d2009-02-03 20:21:25 +00008181 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang63307c32008-05-05 19:05:59 +00008182 MIB.addReg(t1);
8183 MIB.addReg(t2);
8184
8185 // Generate movc
8186 unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008187 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang63307c32008-05-05 19:05:59 +00008188 MIB.addReg(t2);
8189 MIB.addReg(t1);
8190
8191 // Cmp and exchange if none has modified the memory location
Dale Johannesene4d209d2009-02-03 20:21:25 +00008192 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang63307c32008-05-05 19:05:59 +00008193 for (int i=0; i <= lastAddrIndx; ++i)
8194 (*MIB).addOperand(*argOpers[i]);
8195 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +00008196 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00008197 (*MIB).setMemRefs(mInstr->memoperands_begin(),
8198 mInstr->memoperands_end());
Scott Michelfdc40a02009-02-17 22:15:04 +00008199
Dale Johannesene4d209d2009-02-03 20:21:25 +00008200 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), destOper.getReg());
Mon P Wang63307c32008-05-05 19:05:59 +00008201 MIB.addReg(X86::EAX);
Scott Michelfdc40a02009-02-17 22:15:04 +00008202
Mon P Wang63307c32008-05-05 19:05:59 +00008203 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00008204 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00008205
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008206 F->DeleteMachineInstr(mInstr); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00008207 return nextMBB;
8208}
8209
Eric Christopherf83a5de2009-08-27 18:08:16 +00008210// FIXME: When we get size specific XMM0 registers, i.e. XMM0_V16I8
8211// all of this code can be replaced with that in the .td file.
Dan Gohmand6708ea2009-08-15 01:38:56 +00008212MachineBasicBlock *
Eric Christopherb120ab42009-08-18 22:50:32 +00008213X86TargetLowering::EmitPCMP(MachineInstr *MI, MachineBasicBlock *BB,
Daniel Dunbara279bc32009-09-20 02:20:51 +00008214 unsigned numArgs, bool memArg) const {
Eric Christopherb120ab42009-08-18 22:50:32 +00008215
8216 MachineFunction *F = BB->getParent();
8217 DebugLoc dl = MI->getDebugLoc();
8218 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8219
8220 unsigned Opc;
Evan Chengce319102009-09-19 09:51:03 +00008221 if (memArg)
8222 Opc = numArgs == 3 ? X86::PCMPISTRM128rm : X86::PCMPESTRM128rm;
8223 else
8224 Opc = numArgs == 3 ? X86::PCMPISTRM128rr : X86::PCMPESTRM128rr;
Eric Christopherb120ab42009-08-18 22:50:32 +00008225
8226 MachineInstrBuilder MIB = BuildMI(BB, dl, TII->get(Opc));
8227
8228 for (unsigned i = 0; i < numArgs; ++i) {
8229 MachineOperand &Op = MI->getOperand(i+1);
8230
8231 if (!(Op.isReg() && Op.isImplicit()))
8232 MIB.addOperand(Op);
8233 }
8234
8235 BuildMI(BB, dl, TII->get(X86::MOVAPSrr), MI->getOperand(0).getReg())
8236 .addReg(X86::XMM0);
8237
8238 F->DeleteMachineInstr(MI);
8239
8240 return BB;
8241}
8242
8243MachineBasicBlock *
Dan Gohmand6708ea2009-08-15 01:38:56 +00008244X86TargetLowering::EmitVAStartSaveXMMRegsWithCustomInserter(
8245 MachineInstr *MI,
8246 MachineBasicBlock *MBB) const {
8247 // Emit code to save XMM registers to the stack. The ABI says that the
8248 // number of registers to save is given in %al, so it's theoretically
8249 // possible to do an indirect jump trick to avoid saving all of them,
8250 // however this code takes a simpler approach and just executes all
8251 // of the stores if %al is non-zero. It's less code, and it's probably
8252 // easier on the hardware branch predictor, and stores aren't all that
8253 // expensive anyway.
8254
8255 // Create the new basic blocks. One block contains all the XMM stores,
8256 // and one block is the final destination regardless of whether any
8257 // stores were performed.
8258 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
8259 MachineFunction *F = MBB->getParent();
8260 MachineFunction::iterator MBBIter = MBB;
8261 ++MBBIter;
8262 MachineBasicBlock *XMMSaveMBB = F->CreateMachineBasicBlock(LLVM_BB);
8263 MachineBasicBlock *EndMBB = F->CreateMachineBasicBlock(LLVM_BB);
8264 F->insert(MBBIter, XMMSaveMBB);
8265 F->insert(MBBIter, EndMBB);
8266
8267 // Set up the CFG.
8268 // Move any original successors of MBB to the end block.
8269 EndMBB->transferSuccessors(MBB);
8270 // The original block will now fall through to the XMM save block.
8271 MBB->addSuccessor(XMMSaveMBB);
8272 // The XMMSaveMBB will fall through to the end block.
8273 XMMSaveMBB->addSuccessor(EndMBB);
8274
8275 // Now add the instructions.
8276 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8277 DebugLoc DL = MI->getDebugLoc();
8278
8279 unsigned CountReg = MI->getOperand(0).getReg();
8280 int64_t RegSaveFrameIndex = MI->getOperand(1).getImm();
8281 int64_t VarArgsFPOffset = MI->getOperand(2).getImm();
8282
8283 if (!Subtarget->isTargetWin64()) {
8284 // If %al is 0, branch around the XMM save block.
8285 BuildMI(MBB, DL, TII->get(X86::TEST8rr)).addReg(CountReg).addReg(CountReg);
Chris Lattnerbd13fb62010-02-11 19:25:55 +00008286 BuildMI(MBB, DL, TII->get(X86::JE_4)).addMBB(EndMBB);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008287 MBB->addSuccessor(EndMBB);
8288 }
8289
8290 // In the XMM save block, save all the XMM argument registers.
8291 for (int i = 3, e = MI->getNumOperands(); i != e; ++i) {
8292 int64_t Offset = (i - 3) * 16 + VarArgsFPOffset;
Dan Gohmanc76909a2009-09-25 20:36:54 +00008293 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +00008294 F->getMachineMemOperand(
8295 PseudoSourceValue::getFixedStack(RegSaveFrameIndex),
8296 MachineMemOperand::MOStore, Offset,
8297 /*Size=*/16, /*Align=*/16);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008298 BuildMI(XMMSaveMBB, DL, TII->get(X86::MOVAPSmr))
8299 .addFrameIndex(RegSaveFrameIndex)
8300 .addImm(/*Scale=*/1)
8301 .addReg(/*IndexReg=*/0)
8302 .addImm(/*Disp=*/Offset)
8303 .addReg(/*Segment=*/0)
8304 .addReg(MI->getOperand(i).getReg())
Dan Gohmanc76909a2009-09-25 20:36:54 +00008305 .addMemOperand(MMO);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008306 }
8307
8308 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
8309
8310 return EndMBB;
8311}
Mon P Wang63307c32008-05-05 19:05:59 +00008312
Evan Cheng60c07e12006-07-05 22:17:51 +00008313MachineBasicBlock *
Chris Lattner52600972009-09-02 05:57:00 +00008314X86TargetLowering::EmitLoweredSelect(MachineInstr *MI,
Evan Chengce319102009-09-19 09:51:03 +00008315 MachineBasicBlock *BB,
8316 DenseMap<MachineBasicBlock*, MachineBasicBlock*> *EM) const {
Chris Lattner52600972009-09-02 05:57:00 +00008317 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8318 DebugLoc DL = MI->getDebugLoc();
Daniel Dunbara279bc32009-09-20 02:20:51 +00008319
Chris Lattner52600972009-09-02 05:57:00 +00008320 // To "insert" a SELECT_CC instruction, we actually have to insert the
8321 // diamond control-flow pattern. The incoming instruction knows the
8322 // destination vreg to set, the condition code register to branch on, the
8323 // true/false values to select between, and a branch opcode to use.
8324 const BasicBlock *LLVM_BB = BB->getBasicBlock();
8325 MachineFunction::iterator It = BB;
8326 ++It;
Daniel Dunbara279bc32009-09-20 02:20:51 +00008327
Chris Lattner52600972009-09-02 05:57:00 +00008328 // thisMBB:
8329 // ...
8330 // TrueVal = ...
8331 // cmpTY ccX, r1, r2
8332 // bCC copy1MBB
8333 // fallthrough --> copy0MBB
8334 MachineBasicBlock *thisMBB = BB;
8335 MachineFunction *F = BB->getParent();
8336 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
8337 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
8338 unsigned Opc =
8339 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
8340 BuildMI(BB, DL, TII->get(Opc)).addMBB(sinkMBB);
8341 F->insert(It, copy0MBB);
8342 F->insert(It, sinkMBB);
Evan Chengce319102009-09-19 09:51:03 +00008343 // Update machine-CFG edges by first adding all successors of the current
Chris Lattner52600972009-09-02 05:57:00 +00008344 // block to the new block which will contain the Phi node for the select.
Evan Chengce319102009-09-19 09:51:03 +00008345 // Also inform sdisel of the edge changes.
Daniel Dunbara279bc32009-09-20 02:20:51 +00008346 for (MachineBasicBlock::succ_iterator I = BB->succ_begin(),
Evan Chengce319102009-09-19 09:51:03 +00008347 E = BB->succ_end(); I != E; ++I) {
8348 EM->insert(std::make_pair(*I, sinkMBB));
8349 sinkMBB->addSuccessor(*I);
8350 }
8351 // Next, remove all successors of the current block, and add the true
8352 // and fallthrough blocks as its successors.
8353 while (!BB->succ_empty())
8354 BB->removeSuccessor(BB->succ_begin());
Chris Lattner52600972009-09-02 05:57:00 +00008355 // Add the true and fallthrough blocks as its successors.
8356 BB->addSuccessor(copy0MBB);
8357 BB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +00008358
Chris Lattner52600972009-09-02 05:57:00 +00008359 // copy0MBB:
8360 // %FalseValue = ...
8361 // # fallthrough to sinkMBB
8362 BB = copy0MBB;
Daniel Dunbara279bc32009-09-20 02:20:51 +00008363
Chris Lattner52600972009-09-02 05:57:00 +00008364 // Update machine-CFG edges
8365 BB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +00008366
Chris Lattner52600972009-09-02 05:57:00 +00008367 // sinkMBB:
8368 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
8369 // ...
8370 BB = sinkMBB;
8371 BuildMI(BB, DL, TII->get(X86::PHI), MI->getOperand(0).getReg())
8372 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
8373 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
8374
8375 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
8376 return BB;
8377}
8378
8379
8380MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00008381X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Evan Chengfb2e7522009-09-18 21:02:19 +00008382 MachineBasicBlock *BB,
8383 DenseMap<MachineBasicBlock*, MachineBasicBlock*> *EM) const {
Evan Cheng60c07e12006-07-05 22:17:51 +00008384 switch (MI->getOpcode()) {
8385 default: assert(false && "Unexpected instr type to insert");
Dan Gohmancbbea0f2009-08-27 00:14:12 +00008386 case X86::CMOV_GR8:
Mon P Wang9e5ecb82008-12-12 01:25:51 +00008387 case X86::CMOV_V1I64:
Evan Cheng60c07e12006-07-05 22:17:51 +00008388 case X86::CMOV_FR32:
8389 case X86::CMOV_FR64:
8390 case X86::CMOV_V4F32:
8391 case X86::CMOV_V2F64:
Chris Lattner52600972009-09-02 05:57:00 +00008392 case X86::CMOV_V2I64:
Evan Chengce319102009-09-19 09:51:03 +00008393 return EmitLoweredSelect(MI, BB, EM);
Evan Cheng60c07e12006-07-05 22:17:51 +00008394
Dale Johannesen849f2142007-07-03 00:53:03 +00008395 case X86::FP32_TO_INT16_IN_MEM:
8396 case X86::FP32_TO_INT32_IN_MEM:
8397 case X86::FP32_TO_INT64_IN_MEM:
8398 case X86::FP64_TO_INT16_IN_MEM:
8399 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +00008400 case X86::FP64_TO_INT64_IN_MEM:
8401 case X86::FP80_TO_INT16_IN_MEM:
8402 case X86::FP80_TO_INT32_IN_MEM:
8403 case X86::FP80_TO_INT64_IN_MEM: {
Chris Lattner52600972009-09-02 05:57:00 +00008404 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8405 DebugLoc DL = MI->getDebugLoc();
8406
Evan Cheng60c07e12006-07-05 22:17:51 +00008407 // Change the floating point control register to use "round towards zero"
8408 // mode when truncating to an integer value.
8409 MachineFunction *F = BB->getParent();
David Greene3f2bf852009-11-12 20:49:22 +00008410 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2, false);
Chris Lattner52600972009-09-02 05:57:00 +00008411 addFrameReference(BuildMI(BB, DL, TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008412
8413 // Load the old value of the high byte of the control word...
8414 unsigned OldCW =
Chris Lattner84bc5422007-12-31 04:13:23 +00008415 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
Chris Lattner52600972009-09-02 05:57:00 +00008416 addFrameReference(BuildMI(BB, DL, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +00008417 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008418
8419 // Set the high part to be round to zero...
Chris Lattner52600972009-09-02 05:57:00 +00008420 addFrameReference(BuildMI(BB, DL, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00008421 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +00008422
8423 // Reload the modified control word now...
Chris Lattner52600972009-09-02 05:57:00 +00008424 addFrameReference(BuildMI(BB, DL, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008425
8426 // Restore the memory image of control word to original value
Chris Lattner52600972009-09-02 05:57:00 +00008427 addFrameReference(BuildMI(BB, DL, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00008428 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +00008429
8430 // Get the X86 opcode to use.
8431 unsigned Opc;
8432 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00008433 default: llvm_unreachable("illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +00008434 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
8435 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
8436 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
8437 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
8438 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
8439 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +00008440 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
8441 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
8442 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +00008443 }
8444
8445 X86AddressMode AM;
8446 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +00008447 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00008448 AM.BaseType = X86AddressMode::RegBase;
8449 AM.Base.Reg = Op.getReg();
8450 } else {
8451 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +00008452 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +00008453 }
8454 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +00008455 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00008456 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00008457 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +00008458 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00008459 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00008460 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +00008461 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00008462 AM.GV = Op.getGlobal();
8463 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +00008464 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00008465 }
Chris Lattner52600972009-09-02 05:57:00 +00008466 addFullAddress(BuildMI(BB, DL, TII->get(Opc)), AM)
Rafael Espindola8ef2b892009-04-08 08:09:33 +00008467 .addReg(MI->getOperand(X86AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +00008468
8469 // Reload the original control word now.
Chris Lattner52600972009-09-02 05:57:00 +00008470 addFrameReference(BuildMI(BB, DL, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008471
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008472 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +00008473 return BB;
8474 }
Eric Christopherb120ab42009-08-18 22:50:32 +00008475 // String/text processing lowering.
8476 case X86::PCMPISTRM128REG:
8477 return EmitPCMP(MI, BB, 3, false /* in-mem */);
8478 case X86::PCMPISTRM128MEM:
8479 return EmitPCMP(MI, BB, 3, true /* in-mem */);
8480 case X86::PCMPESTRM128REG:
8481 return EmitPCMP(MI, BB, 5, false /* in mem */);
8482 case X86::PCMPESTRM128MEM:
8483 return EmitPCMP(MI, BB, 5, true /* in mem */);
8484
8485 // Atomic Lowering.
Mon P Wang63307c32008-05-05 19:05:59 +00008486 case X86::ATOMAND32:
8487 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008488 X86::AND32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008489 X86::LCMPXCHG32, X86::MOV32rr,
8490 X86::NOT32r, X86::EAX,
8491 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00008492 case X86::ATOMOR32:
Scott Michelfdc40a02009-02-17 22:15:04 +00008493 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
8494 X86::OR32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008495 X86::LCMPXCHG32, X86::MOV32rr,
8496 X86::NOT32r, X86::EAX,
8497 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00008498 case X86::ATOMXOR32:
8499 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008500 X86::XOR32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008501 X86::LCMPXCHG32, X86::MOV32rr,
8502 X86::NOT32r, X86::EAX,
8503 X86::GR32RegisterClass);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008504 case X86::ATOMNAND32:
8505 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008506 X86::AND32ri, X86::MOV32rm,
8507 X86::LCMPXCHG32, X86::MOV32rr,
8508 X86::NOT32r, X86::EAX,
8509 X86::GR32RegisterClass, true);
Mon P Wang63307c32008-05-05 19:05:59 +00008510 case X86::ATOMMIN32:
8511 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
8512 case X86::ATOMMAX32:
8513 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
8514 case X86::ATOMUMIN32:
8515 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
8516 case X86::ATOMUMAX32:
8517 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesen140be2d2008-08-19 18:47:28 +00008518
8519 case X86::ATOMAND16:
8520 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
8521 X86::AND16ri, X86::MOV16rm,
8522 X86::LCMPXCHG16, X86::MOV16rr,
8523 X86::NOT16r, X86::AX,
8524 X86::GR16RegisterClass);
8525 case X86::ATOMOR16:
Scott Michelfdc40a02009-02-17 22:15:04 +00008526 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008527 X86::OR16ri, X86::MOV16rm,
8528 X86::LCMPXCHG16, X86::MOV16rr,
8529 X86::NOT16r, X86::AX,
8530 X86::GR16RegisterClass);
8531 case X86::ATOMXOR16:
8532 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
8533 X86::XOR16ri, X86::MOV16rm,
8534 X86::LCMPXCHG16, X86::MOV16rr,
8535 X86::NOT16r, X86::AX,
8536 X86::GR16RegisterClass);
8537 case X86::ATOMNAND16:
8538 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
8539 X86::AND16ri, X86::MOV16rm,
8540 X86::LCMPXCHG16, X86::MOV16rr,
8541 X86::NOT16r, X86::AX,
8542 X86::GR16RegisterClass, true);
8543 case X86::ATOMMIN16:
8544 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
8545 case X86::ATOMMAX16:
8546 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
8547 case X86::ATOMUMIN16:
8548 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
8549 case X86::ATOMUMAX16:
8550 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
8551
8552 case X86::ATOMAND8:
8553 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
8554 X86::AND8ri, X86::MOV8rm,
8555 X86::LCMPXCHG8, X86::MOV8rr,
8556 X86::NOT8r, X86::AL,
8557 X86::GR8RegisterClass);
8558 case X86::ATOMOR8:
Scott Michelfdc40a02009-02-17 22:15:04 +00008559 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008560 X86::OR8ri, X86::MOV8rm,
8561 X86::LCMPXCHG8, X86::MOV8rr,
8562 X86::NOT8r, X86::AL,
8563 X86::GR8RegisterClass);
8564 case X86::ATOMXOR8:
8565 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
8566 X86::XOR8ri, X86::MOV8rm,
8567 X86::LCMPXCHG8, X86::MOV8rr,
8568 X86::NOT8r, X86::AL,
8569 X86::GR8RegisterClass);
8570 case X86::ATOMNAND8:
8571 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
8572 X86::AND8ri, X86::MOV8rm,
8573 X86::LCMPXCHG8, X86::MOV8rr,
8574 X86::NOT8r, X86::AL,
8575 X86::GR8RegisterClass, true);
8576 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008577 // This group is for 64-bit host.
Dale Johannesena99e3842008-08-20 00:48:50 +00008578 case X86::ATOMAND64:
8579 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008580 X86::AND64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00008581 X86::LCMPXCHG64, X86::MOV64rr,
8582 X86::NOT64r, X86::RAX,
8583 X86::GR64RegisterClass);
8584 case X86::ATOMOR64:
Scott Michelfdc40a02009-02-17 22:15:04 +00008585 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
8586 X86::OR64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00008587 X86::LCMPXCHG64, X86::MOV64rr,
8588 X86::NOT64r, X86::RAX,
8589 X86::GR64RegisterClass);
8590 case X86::ATOMXOR64:
8591 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008592 X86::XOR64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00008593 X86::LCMPXCHG64, X86::MOV64rr,
8594 X86::NOT64r, X86::RAX,
8595 X86::GR64RegisterClass);
8596 case X86::ATOMNAND64:
8597 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
8598 X86::AND64ri32, X86::MOV64rm,
8599 X86::LCMPXCHG64, X86::MOV64rr,
8600 X86::NOT64r, X86::RAX,
8601 X86::GR64RegisterClass, true);
8602 case X86::ATOMMIN64:
8603 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
8604 case X86::ATOMMAX64:
8605 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
8606 case X86::ATOMUMIN64:
8607 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
8608 case X86::ATOMUMAX64:
8609 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008610
8611 // This group does 64-bit operations on a 32-bit host.
8612 case X86::ATOMAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008613 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008614 X86::AND32rr, X86::AND32rr,
8615 X86::AND32ri, X86::AND32ri,
8616 false);
8617 case X86::ATOMOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008618 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008619 X86::OR32rr, X86::OR32rr,
8620 X86::OR32ri, X86::OR32ri,
8621 false);
8622 case X86::ATOMXOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008623 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008624 X86::XOR32rr, X86::XOR32rr,
8625 X86::XOR32ri, X86::XOR32ri,
8626 false);
8627 case X86::ATOMNAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008628 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008629 X86::AND32rr, X86::AND32rr,
8630 X86::AND32ri, X86::AND32ri,
8631 true);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008632 case X86::ATOMADD6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008633 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008634 X86::ADD32rr, X86::ADC32rr,
8635 X86::ADD32ri, X86::ADC32ri,
8636 false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008637 case X86::ATOMSUB6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008638 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008639 X86::SUB32rr, X86::SBB32rr,
8640 X86::SUB32ri, X86::SBB32ri,
8641 false);
Dale Johannesen880ae362008-10-03 22:25:52 +00008642 case X86::ATOMSWAP6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008643 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen880ae362008-10-03 22:25:52 +00008644 X86::MOV32rr, X86::MOV32rr,
8645 X86::MOV32ri, X86::MOV32ri,
8646 false);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008647 case X86::VASTART_SAVE_XMM_REGS:
8648 return EmitVAStartSaveXMMRegsWithCustomInserter(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +00008649 }
8650}
8651
8652//===----------------------------------------------------------------------===//
8653// X86 Optimization Hooks
8654//===----------------------------------------------------------------------===//
8655
Dan Gohman475871a2008-07-27 21:46:04 +00008656void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00008657 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00008658 APInt &KnownZero,
8659 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00008660 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +00008661 unsigned Depth) const {
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008662 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +00008663 assert((Opc >= ISD::BUILTIN_OP_END ||
8664 Opc == ISD::INTRINSIC_WO_CHAIN ||
8665 Opc == ISD::INTRINSIC_W_CHAIN ||
8666 Opc == ISD::INTRINSIC_VOID) &&
8667 "Should use MaskedValueIsZero if you don't know whether Op"
8668 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008669
Dan Gohmanf4f92f52008-02-13 23:07:24 +00008670 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008671 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +00008672 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +00008673 case X86ISD::ADD:
8674 case X86ISD::SUB:
8675 case X86ISD::SMUL:
8676 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +00008677 case X86ISD::INC:
8678 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +00008679 case X86ISD::OR:
8680 case X86ISD::XOR:
8681 case X86ISD::AND:
Evan Cheng97d0e0e2009-02-02 09:15:04 +00008682 // These nodes' second result is a boolean.
8683 if (Op.getResNo() == 0)
8684 break;
8685 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008686 case X86ISD::SETCC:
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00008687 KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(),
8688 Mask.getBitWidth() - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +00008689 break;
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008690 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008691}
Chris Lattner259e97c2006-01-31 19:43:35 +00008692
Evan Cheng206ee9d2006-07-07 08:33:52 +00008693/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +00008694/// node is a GlobalAddress + offset.
8695bool X86TargetLowering::isGAPlusOffset(SDNode *N,
8696 GlobalValue* &GA, int64_t &Offset) const{
8697 if (N->getOpcode() == X86ISD::Wrapper) {
8698 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +00008699 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00008700 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +00008701 return true;
8702 }
Evan Cheng206ee9d2006-07-07 08:33:52 +00008703 }
Evan Chengad4196b2008-05-12 19:56:52 +00008704 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +00008705}
8706
Nate Begeman9008ca62009-04-27 18:41:29 +00008707static bool EltsFromConsecutiveLoads(ShuffleVectorSDNode *N, unsigned NumElems,
Dan Gohman8a55ce42009-09-23 21:02:20 +00008708 EVT EltVT, LoadSDNode *&LDBase,
Eli Friedman7a5e5552009-06-07 06:52:44 +00008709 unsigned &LastLoadedElt,
Evan Chengad4196b2008-05-12 19:56:52 +00008710 SelectionDAG &DAG, MachineFrameInfo *MFI,
8711 const TargetLowering &TLI) {
Eli Friedman7a5e5552009-06-07 06:52:44 +00008712 LDBase = NULL;
Anton Korobeynikovb51b6cf2009-06-09 23:00:39 +00008713 LastLoadedElt = -1U;
Evan Cheng7e2ff772008-05-08 00:57:18 +00008714 for (unsigned i = 0; i < NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00008715 if (N->getMaskElt(i) < 0) {
Eli Friedman7a5e5552009-06-07 06:52:44 +00008716 if (!LDBase)
Evan Cheng7e2ff772008-05-08 00:57:18 +00008717 return false;
8718 continue;
8719 }
8720
Dan Gohman475871a2008-07-27 21:46:04 +00008721 SDValue Elt = DAG.getShuffleScalarElt(N, i);
Gabor Greifba36cb52008-08-28 21:40:38 +00008722 if (!Elt.getNode() ||
8723 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
Evan Cheng7e2ff772008-05-08 00:57:18 +00008724 return false;
Eli Friedman7a5e5552009-06-07 06:52:44 +00008725 if (!LDBase) {
8726 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
Evan Cheng50d9e722008-05-10 06:46:49 +00008727 return false;
Eli Friedman7a5e5552009-06-07 06:52:44 +00008728 LDBase = cast<LoadSDNode>(Elt.getNode());
8729 LastLoadedElt = i;
Evan Cheng7e2ff772008-05-08 00:57:18 +00008730 continue;
8731 }
8732 if (Elt.getOpcode() == ISD::UNDEF)
8733 continue;
8734
Nate Begemanabc01992009-06-05 21:37:30 +00008735 LoadSDNode *LD = cast<LoadSDNode>(Elt);
Evan Cheng64fa4a92009-12-09 01:36:00 +00008736 if (!DAG.isConsecutiveLoad(LD, LDBase, EltVT.getSizeInBits()/8, i))
Evan Cheng7e2ff772008-05-08 00:57:18 +00008737 return false;
Eli Friedman7a5e5552009-06-07 06:52:44 +00008738 LastLoadedElt = i;
Evan Cheng7e2ff772008-05-08 00:57:18 +00008739 }
8740 return true;
8741}
Evan Cheng206ee9d2006-07-07 08:33:52 +00008742
8743/// PerformShuffleCombine - Combine a vector_shuffle that is equal to
8744/// build_vector load1, load2, load3, load4, <0, 1, 2, 3> into a 128-bit load
8745/// if the load addresses are consecutive, non-overlapping, and in the right
Mon P Wang1e955802009-04-03 02:43:30 +00008746/// order. In the case of v2i64, it will see if it can rewrite the
8747/// shuffle to be an appropriate build vector so it can take advantage of
8748// performBuildVectorCombine.
Dan Gohman475871a2008-07-27 21:46:04 +00008749static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Nate Begeman9008ca62009-04-27 18:41:29 +00008750 const TargetLowering &TLI) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00008751 DebugLoc dl = N->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00008752 EVT VT = N->getValueType(0);
Dan Gohman8a55ce42009-09-23 21:02:20 +00008753 EVT EltVT = VT.getVectorElementType();
Nate Begeman9008ca62009-04-27 18:41:29 +00008754 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(N);
8755 unsigned NumElems = VT.getVectorNumElements();
Mon P Wang1e955802009-04-03 02:43:30 +00008756
Eli Friedman7a5e5552009-06-07 06:52:44 +00008757 if (VT.getSizeInBits() != 128)
8758 return SDValue();
8759
Mon P Wang1e955802009-04-03 02:43:30 +00008760 // Try to combine a vector_shuffle into a 128-bit load.
8761 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Eli Friedman7a5e5552009-06-07 06:52:44 +00008762 LoadSDNode *LD = NULL;
8763 unsigned LastLoadedElt;
Dan Gohman8a55ce42009-09-23 21:02:20 +00008764 if (!EltsFromConsecutiveLoads(SVN, NumElems, EltVT, LD, LastLoadedElt, DAG,
Eli Friedman7a5e5552009-06-07 06:52:44 +00008765 MFI, TLI))
Dan Gohman475871a2008-07-27 21:46:04 +00008766 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +00008767
Eli Friedman7a5e5552009-06-07 06:52:44 +00008768 if (LastLoadedElt == NumElems - 1) {
Evan Cheng7bd64782009-12-09 01:53:58 +00008769 if (DAG.InferPtrAlignment(LD->getBasePtr()) >= 16)
Eli Friedman7a5e5552009-06-07 06:52:44 +00008770 return DAG.getLoad(VT, dl, LD->getChain(), LD->getBasePtr(),
8771 LD->getSrcValue(), LD->getSrcValueOffset(),
David Greene67c9d422010-02-15 16:53:33 +00008772 LD->isVolatile(), LD->isNonTemporal(), 0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008773 return DAG.getLoad(VT, dl, LD->getChain(), LD->getBasePtr(),
Scott Michelfdc40a02009-02-17 22:15:04 +00008774 LD->getSrcValue(), LD->getSrcValueOffset(),
David Greene67c9d422010-02-15 16:53:33 +00008775 LD->isVolatile(), LD->isNonTemporal(),
8776 LD->getAlignment());
Eli Friedman7a5e5552009-06-07 06:52:44 +00008777 } else if (NumElems == 4 && LastLoadedElt == 1) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008778 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
Nate Begemanabc01992009-06-05 21:37:30 +00008779 SDValue Ops[] = { LD->getChain(), LD->getBasePtr() };
8780 SDValue ResNode = DAG.getNode(X86ISD::VZEXT_LOAD, dl, Tys, Ops, 2);
Nate Begemanabc01992009-06-05 21:37:30 +00008781 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, ResNode);
8782 }
8783 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00008784}
Evan Chengd880b972008-05-09 21:53:03 +00008785
Chris Lattner83e6c992006-10-04 06:57:07 +00008786/// PerformSELECTCombine - Do target-specific dag combines on SELECT nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00008787static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Chris Lattner47b4ce82009-03-11 05:48:52 +00008788 const X86Subtarget *Subtarget) {
8789 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008790 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +00008791 // Get the LHS/RHS of the select.
8792 SDValue LHS = N->getOperand(1);
8793 SDValue RHS = N->getOperand(2);
Eric Christopherfd179292009-08-27 18:07:15 +00008794
Dan Gohman670e5392009-09-21 18:03:22 +00008795 // If we have SSE[12] support, try to form min/max nodes. SSE min/max
8796 // instructions have the peculiarity that if either operand is a NaN,
8797 // they chose what we call the RHS operand (and as such are not symmetric).
8798 // It happens that this matches the semantics of the common C idiom
8799 // x<y?x:y and related forms, so we can recognize these cases.
Chris Lattner83e6c992006-10-04 06:57:07 +00008800 if (Subtarget->hasSSE2() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00008801 (LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64) &&
Chris Lattner47b4ce82009-03-11 05:48:52 +00008802 Cond.getOpcode() == ISD::SETCC) {
8803 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008804
Chris Lattner47b4ce82009-03-11 05:48:52 +00008805 unsigned Opcode = 0;
Dan Gohman670e5392009-09-21 18:03:22 +00008806 // Check for x CC y ? x : y.
Chris Lattner47b4ce82009-03-11 05:48:52 +00008807 if (LHS == Cond.getOperand(0) && RHS == Cond.getOperand(1)) {
8808 switch (CC) {
8809 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +00008810 case ISD::SETULT:
8811 // This can be a min if we can prove that at least one of the operands
8812 // is not a nan.
8813 if (!FiniteOnlyFPMath()) {
8814 if (DAG.isKnownNeverNaN(RHS)) {
8815 // Put the potential NaN in the RHS so that SSE will preserve it.
8816 std::swap(LHS, RHS);
8817 } else if (!DAG.isKnownNeverNaN(LHS))
8818 break;
8819 }
8820 Opcode = X86ISD::FMIN;
8821 break;
8822 case ISD::SETOLE:
8823 // This can be a min if we can prove that at least one of the operands
8824 // is not a nan.
8825 if (!FiniteOnlyFPMath()) {
8826 if (DAG.isKnownNeverNaN(LHS)) {
8827 // Put the potential NaN in the RHS so that SSE will preserve it.
8828 std::swap(LHS, RHS);
8829 } else if (!DAG.isKnownNeverNaN(RHS))
8830 break;
8831 }
8832 Opcode = X86ISD::FMIN;
8833 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +00008834 case ISD::SETULE:
Dan Gohman670e5392009-09-21 18:03:22 +00008835 // This can be a min, but if either operand is a NaN we need it to
8836 // preserve the original LHS.
8837 std::swap(LHS, RHS);
8838 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008839 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +00008840 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008841 Opcode = X86ISD::FMIN;
8842 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008843
Dan Gohman670e5392009-09-21 18:03:22 +00008844 case ISD::SETOGE:
8845 // This can be a max if we can prove that at least one of the operands
8846 // is not a nan.
8847 if (!FiniteOnlyFPMath()) {
8848 if (DAG.isKnownNeverNaN(LHS)) {
8849 // Put the potential NaN in the RHS so that SSE will preserve it.
8850 std::swap(LHS, RHS);
8851 } else if (!DAG.isKnownNeverNaN(RHS))
8852 break;
8853 }
8854 Opcode = X86ISD::FMAX;
8855 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +00008856 case ISD::SETUGT:
Dan Gohman670e5392009-09-21 18:03:22 +00008857 // This can be a max if we can prove that at least one of the operands
8858 // is not a nan.
8859 if (!FiniteOnlyFPMath()) {
8860 if (DAG.isKnownNeverNaN(RHS)) {
8861 // Put the potential NaN in the RHS so that SSE will preserve it.
8862 std::swap(LHS, RHS);
8863 } else if (!DAG.isKnownNeverNaN(LHS))
8864 break;
8865 }
8866 Opcode = X86ISD::FMAX;
8867 break;
8868 case ISD::SETUGE:
8869 // This can be a max, but if either operand is a NaN we need it to
8870 // preserve the original LHS.
8871 std::swap(LHS, RHS);
8872 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008873 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008874 case ISD::SETGE:
8875 Opcode = X86ISD::FMAX;
8876 break;
Chris Lattner83e6c992006-10-04 06:57:07 +00008877 }
Dan Gohman670e5392009-09-21 18:03:22 +00008878 // Check for x CC y ? y : x -- a min/max with reversed arms.
Chris Lattner47b4ce82009-03-11 05:48:52 +00008879 } else if (LHS == Cond.getOperand(1) && RHS == Cond.getOperand(0)) {
8880 switch (CC) {
8881 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +00008882 case ISD::SETOGE:
8883 // This can be a min if we can prove that at least one of the operands
8884 // is not a nan.
8885 if (!FiniteOnlyFPMath()) {
8886 if (DAG.isKnownNeverNaN(RHS)) {
8887 // Put the potential NaN in the RHS so that SSE will preserve it.
8888 std::swap(LHS, RHS);
8889 } else if (!DAG.isKnownNeverNaN(LHS))
8890 break;
Dan Gohman8d44b282009-09-03 20:34:31 +00008891 }
Dan Gohman670e5392009-09-21 18:03:22 +00008892 Opcode = X86ISD::FMIN;
Dan Gohman8d44b282009-09-03 20:34:31 +00008893 break;
Dan Gohman670e5392009-09-21 18:03:22 +00008894 case ISD::SETUGT:
8895 // This can be a min if we can prove that at least one of the operands
8896 // is not a nan.
8897 if (!FiniteOnlyFPMath()) {
8898 if (DAG.isKnownNeverNaN(LHS)) {
8899 // Put the potential NaN in the RHS so that SSE will preserve it.
8900 std::swap(LHS, RHS);
8901 } else if (!DAG.isKnownNeverNaN(RHS))
8902 break;
8903 }
8904 Opcode = X86ISD::FMIN;
8905 break;
8906 case ISD::SETUGE:
8907 // This can be a min, but if either operand is a NaN we need it to
8908 // preserve the original LHS.
8909 std::swap(LHS, RHS);
8910 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008911 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008912 case ISD::SETGE:
8913 Opcode = X86ISD::FMIN;
8914 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008915
Dan Gohman670e5392009-09-21 18:03:22 +00008916 case ISD::SETULT:
8917 // This can be a max if we can prove that at least one of the operands
8918 // is not a nan.
8919 if (!FiniteOnlyFPMath()) {
8920 if (DAG.isKnownNeverNaN(LHS)) {
8921 // Put the potential NaN in the RHS so that SSE will preserve it.
8922 std::swap(LHS, RHS);
8923 } else if (!DAG.isKnownNeverNaN(RHS))
8924 break;
Dan Gohman8d44b282009-09-03 20:34:31 +00008925 }
Dan Gohman670e5392009-09-21 18:03:22 +00008926 Opcode = X86ISD::FMAX;
Dan Gohman8d44b282009-09-03 20:34:31 +00008927 break;
Dan Gohman670e5392009-09-21 18:03:22 +00008928 case ISD::SETOLE:
8929 // This can be a max if we can prove that at least one of the operands
8930 // is not a nan.
8931 if (!FiniteOnlyFPMath()) {
8932 if (DAG.isKnownNeverNaN(RHS)) {
8933 // Put the potential NaN in the RHS so that SSE will preserve it.
8934 std::swap(LHS, RHS);
8935 } else if (!DAG.isKnownNeverNaN(LHS))
8936 break;
8937 }
8938 Opcode = X86ISD::FMAX;
8939 break;
8940 case ISD::SETULE:
8941 // This can be a max, but if either operand is a NaN we need it to
8942 // preserve the original LHS.
8943 std::swap(LHS, RHS);
8944 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008945 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +00008946 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008947 Opcode = X86ISD::FMAX;
8948 break;
8949 }
Chris Lattner83e6c992006-10-04 06:57:07 +00008950 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008951
Chris Lattner47b4ce82009-03-11 05:48:52 +00008952 if (Opcode)
8953 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +00008954 }
Eric Christopherfd179292009-08-27 18:07:15 +00008955
Chris Lattnerd1980a52009-03-12 06:52:53 +00008956 // If this is a select between two integer constants, try to do some
8957 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +00008958 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
8959 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +00008960 // Don't do this for crazy integer types.
8961 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
8962 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +00008963 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +00008964 bool NeedsCondInvert = false;
Eric Christopherfd179292009-08-27 18:07:15 +00008965
Chris Lattnercee56e72009-03-13 05:53:31 +00008966 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +00008967 // Efficiently invertible.
8968 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
8969 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
8970 isa<ConstantSDNode>(Cond.getOperand(1))))) {
8971 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +00008972 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +00008973 }
Eric Christopherfd179292009-08-27 18:07:15 +00008974
Chris Lattnerd1980a52009-03-12 06:52:53 +00008975 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00008976 if (FalseC->getAPIntValue() == 0 &&
8977 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00008978 if (NeedsCondInvert) // Invert the condition if needed.
8979 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
8980 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00008981
Chris Lattnerd1980a52009-03-12 06:52:53 +00008982 // Zero extend the condition if needed.
8983 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00008984
Chris Lattnercee56e72009-03-13 05:53:31 +00008985 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +00008986 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +00008987 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +00008988 }
Eric Christopherfd179292009-08-27 18:07:15 +00008989
Chris Lattner97a29a52009-03-13 05:22:11 +00008990 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +00008991 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +00008992 if (NeedsCondInvert) // Invert the condition if needed.
8993 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
8994 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00008995
Chris Lattner97a29a52009-03-13 05:22:11 +00008996 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00008997 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
8998 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00008999 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +00009000 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +00009001 }
Eric Christopherfd179292009-08-27 18:07:15 +00009002
Chris Lattnercee56e72009-03-13 05:53:31 +00009003 // Optimize cases that will turn into an LEA instruction. This requires
9004 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +00009005 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +00009006 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00009007 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +00009008
Chris Lattnercee56e72009-03-13 05:53:31 +00009009 bool isFastMultiplier = false;
9010 if (Diff < 10) {
9011 switch ((unsigned char)Diff) {
9012 default: break;
9013 case 1: // result = add base, cond
9014 case 2: // result = lea base( , cond*2)
9015 case 3: // result = lea base(cond, cond*2)
9016 case 4: // result = lea base( , cond*4)
9017 case 5: // result = lea base(cond, cond*4)
9018 case 8: // result = lea base( , cond*8)
9019 case 9: // result = lea base(cond, cond*8)
9020 isFastMultiplier = true;
9021 break;
9022 }
9023 }
Eric Christopherfd179292009-08-27 18:07:15 +00009024
Chris Lattnercee56e72009-03-13 05:53:31 +00009025 if (isFastMultiplier) {
9026 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
9027 if (NeedsCondInvert) // Invert the condition if needed.
9028 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
9029 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009030
Chris Lattnercee56e72009-03-13 05:53:31 +00009031 // Zero extend the condition if needed.
9032 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
9033 Cond);
9034 // Scale the condition by the difference.
9035 if (Diff != 1)
9036 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
9037 DAG.getConstant(Diff, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009038
Chris Lattnercee56e72009-03-13 05:53:31 +00009039 // Add the base if non-zero.
9040 if (FalseC->getAPIntValue() != 0)
9041 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
9042 SDValue(FalseC, 0));
9043 return Cond;
9044 }
Eric Christopherfd179292009-08-27 18:07:15 +00009045 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00009046 }
9047 }
Eric Christopherfd179292009-08-27 18:07:15 +00009048
Dan Gohman475871a2008-07-27 21:46:04 +00009049 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +00009050}
9051
Chris Lattnerd1980a52009-03-12 06:52:53 +00009052/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
9053static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
9054 TargetLowering::DAGCombinerInfo &DCI) {
9055 DebugLoc DL = N->getDebugLoc();
Eric Christopherfd179292009-08-27 18:07:15 +00009056
Chris Lattnerd1980a52009-03-12 06:52:53 +00009057 // If the flag operand isn't dead, don't touch this CMOV.
9058 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
9059 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +00009060
Chris Lattnerd1980a52009-03-12 06:52:53 +00009061 // If this is a select between two integer constants, try to do some
9062 // optimizations. Note that the operands are ordered the opposite of SELECT
9063 // operands.
9064 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(N->getOperand(1))) {
9065 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
9066 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
9067 // larger than FalseC (the false value).
9068 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
Eric Christopherfd179292009-08-27 18:07:15 +00009069
Chris Lattnerd1980a52009-03-12 06:52:53 +00009070 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
9071 CC = X86::GetOppositeBranchCondition(CC);
9072 std::swap(TrueC, FalseC);
9073 }
Eric Christopherfd179292009-08-27 18:07:15 +00009074
Chris Lattnerd1980a52009-03-12 06:52:53 +00009075 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00009076 // This is efficient for any integer data type (including i8/i16) and
9077 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +00009078 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
9079 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00009080 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9081 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009082
Chris Lattnerd1980a52009-03-12 06:52:53 +00009083 // Zero extend the condition if needed.
9084 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009085
Chris Lattnerd1980a52009-03-12 06:52:53 +00009086 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
9087 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +00009088 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +00009089 if (N->getNumValues() == 2) // Dead flag value?
9090 return DCI.CombineTo(N, Cond, SDValue());
9091 return Cond;
9092 }
Eric Christopherfd179292009-08-27 18:07:15 +00009093
Chris Lattnercee56e72009-03-13 05:53:31 +00009094 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
9095 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +00009096 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
9097 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00009098 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9099 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009100
Chris Lattner97a29a52009-03-13 05:22:11 +00009101 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00009102 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
9103 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00009104 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
9105 SDValue(FalseC, 0));
Eric Christopherfd179292009-08-27 18:07:15 +00009106
Chris Lattner97a29a52009-03-13 05:22:11 +00009107 if (N->getNumValues() == 2) // Dead flag value?
9108 return DCI.CombineTo(N, Cond, SDValue());
9109 return Cond;
9110 }
Eric Christopherfd179292009-08-27 18:07:15 +00009111
Chris Lattnercee56e72009-03-13 05:53:31 +00009112 // Optimize cases that will turn into an LEA instruction. This requires
9113 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +00009114 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +00009115 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00009116 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +00009117
Chris Lattnercee56e72009-03-13 05:53:31 +00009118 bool isFastMultiplier = false;
9119 if (Diff < 10) {
9120 switch ((unsigned char)Diff) {
9121 default: break;
9122 case 1: // result = add base, cond
9123 case 2: // result = lea base( , cond*2)
9124 case 3: // result = lea base(cond, cond*2)
9125 case 4: // result = lea base( , cond*4)
9126 case 5: // result = lea base(cond, cond*4)
9127 case 8: // result = lea base( , cond*8)
9128 case 9: // result = lea base(cond, cond*8)
9129 isFastMultiplier = true;
9130 break;
9131 }
9132 }
Eric Christopherfd179292009-08-27 18:07:15 +00009133
Chris Lattnercee56e72009-03-13 05:53:31 +00009134 if (isFastMultiplier) {
9135 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
9136 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00009137 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9138 DAG.getConstant(CC, MVT::i8), Cond);
Chris Lattnercee56e72009-03-13 05:53:31 +00009139 // Zero extend the condition if needed.
9140 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
9141 Cond);
9142 // Scale the condition by the difference.
9143 if (Diff != 1)
9144 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
9145 DAG.getConstant(Diff, Cond.getValueType()));
9146
9147 // Add the base if non-zero.
9148 if (FalseC->getAPIntValue() != 0)
9149 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
9150 SDValue(FalseC, 0));
9151 if (N->getNumValues() == 2) // Dead flag value?
9152 return DCI.CombineTo(N, Cond, SDValue());
9153 return Cond;
9154 }
Eric Christopherfd179292009-08-27 18:07:15 +00009155 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00009156 }
9157 }
9158 return SDValue();
9159}
9160
Evan Chengae3ecf92010-02-16 21:09:44 +00009161/// PerformANDCombine - Look for SSE and instructions of this form:
9162/// (and x, (build_vector c1,c2,c3,c4)). If there exists a use of a build_vector
9163/// that's the bitwise complement of the mask, then transform the node to
9164/// (and (xor x, (build_vector -1,-1,-1,-1)), (build_vector ~c1,~c2,~c3,~c4)).
9165static SDValue PerformANDCombine(SDNode *N, SelectionDAG &DAG,
9166 TargetLowering::DAGCombinerInfo &DCI) {
9167 EVT VT = N->getValueType(0);
9168 if (!VT.isVector() || !VT.isInteger())
9169 return SDValue();
9170
9171 SDValue N0 = N->getOperand(0);
9172 SDValue N1 = N->getOperand(1);
9173 if (N0.getOpcode() == ISD::XOR || !N1.hasOneUse())
9174 return SDValue();
9175
9176 if (N1.getOpcode() == ISD::BUILD_VECTOR) {
9177 unsigned NumElts = VT.getVectorNumElements();
9178 EVT EltVT = VT.getVectorElementType();
9179 SmallVector<SDValue, 8> Mask;
9180 Mask.reserve(NumElts);
9181 for (unsigned i = 0; i != NumElts; ++i) {
9182 SDValue Arg = N1.getOperand(i);
9183 if (Arg.getOpcode() == ISD::UNDEF) {
9184 Mask.push_back(Arg);
9185 continue;
9186 }
9187 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Arg);
9188 if (!C) return SDValue();
9189 Mask.push_back(DAG.getConstant(~C->getAPIntValue(), EltVT));
9190 }
9191 N1 = DAG.getNode(ISD::BUILD_VECTOR, N1.getDebugLoc(), VT,
9192 &Mask[0], NumElts);
9193 if (!N1.use_empty()) {
9194 unsigned Bits = EltVT.getSizeInBits();
9195 Mask.clear();
9196 for (unsigned i = 0; i != NumElts; ++i)
9197 Mask.push_back(DAG.getConstant(APInt::getAllOnesValue(Bits), EltVT));
9198 SDValue NewMask = DAG.getNode(ISD::BUILD_VECTOR, N->getDebugLoc(),
9199 VT, &Mask[0], NumElts);
9200 return DAG.getNode(ISD::AND, N->getDebugLoc(), VT,
9201 DAG.getNode(ISD::XOR, N->getDebugLoc(), VT,
9202 N0, NewMask), N1);
9203 }
9204 }
9205
9206 return SDValue();
9207}
Chris Lattnerd1980a52009-03-12 06:52:53 +00009208
Evan Cheng0b0cd912009-03-28 05:57:29 +00009209/// PerformMulCombine - Optimize a single multiply with constant into two
9210/// in order to implement it with two cheaper instructions, e.g.
9211/// LEA + SHL, LEA + LEA.
9212static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
9213 TargetLowering::DAGCombinerInfo &DCI) {
9214 if (DAG.getMachineFunction().
9215 getFunction()->hasFnAttr(Attribute::OptimizeForSize))
9216 return SDValue();
9217
9218 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
9219 return SDValue();
9220
Owen Andersone50ed302009-08-10 22:56:29 +00009221 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009222 if (VT != MVT::i64)
Evan Cheng0b0cd912009-03-28 05:57:29 +00009223 return SDValue();
9224
9225 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
9226 if (!C)
9227 return SDValue();
9228 uint64_t MulAmt = C->getZExtValue();
9229 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
9230 return SDValue();
9231
9232 uint64_t MulAmt1 = 0;
9233 uint64_t MulAmt2 = 0;
9234 if ((MulAmt % 9) == 0) {
9235 MulAmt1 = 9;
9236 MulAmt2 = MulAmt / 9;
9237 } else if ((MulAmt % 5) == 0) {
9238 MulAmt1 = 5;
9239 MulAmt2 = MulAmt / 5;
9240 } else if ((MulAmt % 3) == 0) {
9241 MulAmt1 = 3;
9242 MulAmt2 = MulAmt / 3;
9243 }
9244 if (MulAmt2 &&
9245 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
9246 DebugLoc DL = N->getDebugLoc();
9247
9248 if (isPowerOf2_64(MulAmt2) &&
9249 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
9250 // If second multiplifer is pow2, issue it first. We want the multiply by
9251 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
9252 // is an add.
9253 std::swap(MulAmt1, MulAmt2);
9254
9255 SDValue NewMul;
Eric Christopherfd179292009-08-27 18:07:15 +00009256 if (isPowerOf2_64(MulAmt1))
Evan Cheng0b0cd912009-03-28 05:57:29 +00009257 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00009258 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
Evan Cheng0b0cd912009-03-28 05:57:29 +00009259 else
Evan Cheng73f24c92009-03-30 21:36:47 +00009260 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +00009261 DAG.getConstant(MulAmt1, VT));
9262
Eric Christopherfd179292009-08-27 18:07:15 +00009263 if (isPowerOf2_64(MulAmt2))
Evan Cheng0b0cd912009-03-28 05:57:29 +00009264 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
Owen Anderson825b72b2009-08-11 20:47:22 +00009265 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
Eric Christopherfd179292009-08-27 18:07:15 +00009266 else
Evan Cheng73f24c92009-03-30 21:36:47 +00009267 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +00009268 DAG.getConstant(MulAmt2, VT));
9269
9270 // Do not add new nodes to DAG combiner worklist.
9271 DCI.CombineTo(N, NewMul, false);
9272 }
9273 return SDValue();
9274}
9275
Evan Chengad9c0a32009-12-15 00:53:42 +00009276static SDValue PerformSHLCombine(SDNode *N, SelectionDAG &DAG) {
9277 SDValue N0 = N->getOperand(0);
9278 SDValue N1 = N->getOperand(1);
9279 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
9280 EVT VT = N0.getValueType();
9281
9282 // fold (shl (and (setcc_c), c1), c2) -> (and setcc_c, (c1 << c2))
9283 // since the result of setcc_c is all zero's or all ones.
9284 if (N1C && N0.getOpcode() == ISD::AND &&
9285 N0.getOperand(1).getOpcode() == ISD::Constant) {
9286 SDValue N00 = N0.getOperand(0);
9287 if (N00.getOpcode() == X86ISD::SETCC_CARRY ||
9288 ((N00.getOpcode() == ISD::ANY_EXTEND ||
9289 N00.getOpcode() == ISD::ZERO_EXTEND) &&
9290 N00.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY)) {
9291 APInt Mask = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
9292 APInt ShAmt = N1C->getAPIntValue();
9293 Mask = Mask.shl(ShAmt);
9294 if (Mask != 0)
9295 return DAG.getNode(ISD::AND, N->getDebugLoc(), VT,
9296 N00, DAG.getConstant(Mask, VT));
9297 }
9298 }
9299
9300 return SDValue();
9301}
Evan Cheng0b0cd912009-03-28 05:57:29 +00009302
Nate Begeman740ab032009-01-26 00:52:55 +00009303/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
9304/// when possible.
9305static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
9306 const X86Subtarget *Subtarget) {
Evan Chengad9c0a32009-12-15 00:53:42 +00009307 EVT VT = N->getValueType(0);
9308 if (!VT.isVector() && VT.isInteger() &&
9309 N->getOpcode() == ISD::SHL)
9310 return PerformSHLCombine(N, DAG);
9311
Nate Begeman740ab032009-01-26 00:52:55 +00009312 // On X86 with SSE2 support, we can transform this to a vector shift if
9313 // all elements are shifted by the same amount. We can't do this in legalize
9314 // because the a constant vector is typically transformed to a constant pool
9315 // so we have no knowledge of the shift amount.
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009316 if (!Subtarget->hasSSE2())
9317 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00009318
Owen Anderson825b72b2009-08-11 20:47:22 +00009319 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16)
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009320 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00009321
Mon P Wang3becd092009-01-28 08:12:05 +00009322 SDValue ShAmtOp = N->getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00009323 EVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +00009324 DebugLoc DL = N->getDebugLoc();
Mon P Wangefa42202009-09-03 19:56:25 +00009325 SDValue BaseShAmt = SDValue();
Mon P Wang3becd092009-01-28 08:12:05 +00009326 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
9327 unsigned NumElts = VT.getVectorNumElements();
9328 unsigned i = 0;
9329 for (; i != NumElts; ++i) {
9330 SDValue Arg = ShAmtOp.getOperand(i);
9331 if (Arg.getOpcode() == ISD::UNDEF) continue;
9332 BaseShAmt = Arg;
9333 break;
9334 }
9335 for (; i != NumElts; ++i) {
9336 SDValue Arg = ShAmtOp.getOperand(i);
9337 if (Arg.getOpcode() == ISD::UNDEF) continue;
9338 if (Arg != BaseShAmt) {
9339 return SDValue();
9340 }
9341 }
9342 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +00009343 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
Mon P Wangefa42202009-09-03 19:56:25 +00009344 SDValue InVec = ShAmtOp.getOperand(0);
9345 if (InVec.getOpcode() == ISD::BUILD_VECTOR) {
9346 unsigned NumElts = InVec.getValueType().getVectorNumElements();
9347 unsigned i = 0;
9348 for (; i != NumElts; ++i) {
9349 SDValue Arg = InVec.getOperand(i);
9350 if (Arg.getOpcode() == ISD::UNDEF) continue;
9351 BaseShAmt = Arg;
9352 break;
9353 }
9354 } else if (InVec.getOpcode() == ISD::INSERT_VECTOR_ELT) {
9355 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(InVec.getOperand(2))) {
Evan Chengae3ecf92010-02-16 21:09:44 +00009356 unsigned SplatIdx= cast<ShuffleVectorSDNode>(ShAmtOp)->getSplatIndex();
Mon P Wangefa42202009-09-03 19:56:25 +00009357 if (C->getZExtValue() == SplatIdx)
9358 BaseShAmt = InVec.getOperand(1);
9359 }
9360 }
9361 if (BaseShAmt.getNode() == 0)
9362 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
9363 DAG.getIntPtrConstant(0));
Mon P Wang3becd092009-01-28 08:12:05 +00009364 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009365 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +00009366
Mon P Wangefa42202009-09-03 19:56:25 +00009367 // The shift amount is an i32.
Owen Anderson825b72b2009-08-11 20:47:22 +00009368 if (EltVT.bitsGT(MVT::i32))
9369 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
9370 else if (EltVT.bitsLT(MVT::i32))
Mon P Wangefa42202009-09-03 19:56:25 +00009371 BaseShAmt = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +00009372
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009373 // The shift amount is identical so we can do a vector shift.
9374 SDValue ValOp = N->getOperand(0);
9375 switch (N->getOpcode()) {
9376 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00009377 llvm_unreachable("Unknown shift opcode!");
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009378 break;
9379 case ISD::SHL:
Owen Anderson825b72b2009-08-11 20:47:22 +00009380 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009381 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009382 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009383 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009384 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009385 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009386 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009387 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009388 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009389 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009390 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009391 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009392 break;
9393 case ISD::SRA:
Owen Anderson825b72b2009-08-11 20:47:22 +00009394 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009395 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009396 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009397 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009398 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009399 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009400 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009401 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009402 break;
9403 case ISD::SRL:
Owen Anderson825b72b2009-08-11 20:47:22 +00009404 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009405 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009406 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009407 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009408 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009409 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009410 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009411 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009412 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009413 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009414 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009415 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009416 break;
Nate Begeman740ab032009-01-26 00:52:55 +00009417 }
9418 return SDValue();
9419}
9420
Evan Cheng760d1942010-01-04 21:22:48 +00009421static SDValue PerformOrCombine(SDNode *N, SelectionDAG &DAG,
9422 const X86Subtarget *Subtarget) {
9423 EVT VT = N->getValueType(0);
9424 if (VT != MVT::i64 || !Subtarget->is64Bit())
9425 return SDValue();
9426
9427 // fold (or (x << c) | (y >> (64 - c))) ==> (shld64 x, y, c)
9428 SDValue N0 = N->getOperand(0);
9429 SDValue N1 = N->getOperand(1);
9430 if (N0.getOpcode() == ISD::SRL && N1.getOpcode() == ISD::SHL)
9431 std::swap(N0, N1);
9432 if (N0.getOpcode() != ISD::SHL || N1.getOpcode() != ISD::SRL)
9433 return SDValue();
9434
9435 SDValue ShAmt0 = N0.getOperand(1);
9436 if (ShAmt0.getValueType() != MVT::i8)
9437 return SDValue();
9438 SDValue ShAmt1 = N1.getOperand(1);
9439 if (ShAmt1.getValueType() != MVT::i8)
9440 return SDValue();
9441 if (ShAmt0.getOpcode() == ISD::TRUNCATE)
9442 ShAmt0 = ShAmt0.getOperand(0);
9443 if (ShAmt1.getOpcode() == ISD::TRUNCATE)
9444 ShAmt1 = ShAmt1.getOperand(0);
9445
9446 DebugLoc DL = N->getDebugLoc();
9447 unsigned Opc = X86ISD::SHLD;
9448 SDValue Op0 = N0.getOperand(0);
9449 SDValue Op1 = N1.getOperand(0);
9450 if (ShAmt0.getOpcode() == ISD::SUB) {
9451 Opc = X86ISD::SHRD;
9452 std::swap(Op0, Op1);
9453 std::swap(ShAmt0, ShAmt1);
9454 }
9455
9456 if (ShAmt1.getOpcode() == ISD::SUB) {
9457 SDValue Sum = ShAmt1.getOperand(0);
9458 if (ConstantSDNode *SumC = dyn_cast<ConstantSDNode>(Sum)) {
9459 if (SumC->getSExtValue() == 64 &&
9460 ShAmt1.getOperand(1) == ShAmt0)
9461 return DAG.getNode(Opc, DL, VT,
9462 Op0, Op1,
9463 DAG.getNode(ISD::TRUNCATE, DL,
9464 MVT::i8, ShAmt0));
9465 }
9466 } else if (ConstantSDNode *ShAmt1C = dyn_cast<ConstantSDNode>(ShAmt1)) {
9467 ConstantSDNode *ShAmt0C = dyn_cast<ConstantSDNode>(ShAmt0);
9468 if (ShAmt0C &&
9469 ShAmt0C->getSExtValue() + ShAmt1C->getSExtValue() == 64)
9470 return DAG.getNode(Opc, DL, VT,
9471 N0.getOperand(0), N1.getOperand(0),
9472 DAG.getNode(ISD::TRUNCATE, DL,
9473 MVT::i8, ShAmt0));
9474 }
9475
9476 return SDValue();
9477}
9478
Chris Lattner149a4e52008-02-22 02:09:43 +00009479/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009480static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +00009481 const X86Subtarget *Subtarget) {
Chris Lattner149a4e52008-02-22 02:09:43 +00009482 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
9483 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +00009484 // A preferable solution to the general problem is to figure out the right
9485 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +00009486
9487 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng7e2ff772008-05-08 00:57:18 +00009488 StoreSDNode *St = cast<StoreSDNode>(N);
Owen Andersone50ed302009-08-10 22:56:29 +00009489 EVT VT = St->getValue().getValueType();
Evan Cheng536e6672009-03-12 05:59:15 +00009490 if (VT.getSizeInBits() != 64)
9491 return SDValue();
9492
Devang Patel578efa92009-06-05 21:57:13 +00009493 const Function *F = DAG.getMachineFunction().getFunction();
9494 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
Eric Christopherfd179292009-08-27 18:07:15 +00009495 bool F64IsLegal = !UseSoftFloat && !NoImplicitFloatOps
Devang Patel578efa92009-06-05 21:57:13 +00009496 && Subtarget->hasSSE2();
Evan Cheng536e6672009-03-12 05:59:15 +00009497 if ((VT.isVector() ||
Owen Anderson825b72b2009-08-11 20:47:22 +00009498 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +00009499 isa<LoadSDNode>(St->getValue()) &&
9500 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
9501 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +00009502 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009503 LoadSDNode *Ld = 0;
9504 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +00009505 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +00009506 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009507 // Must be a store of a load. We currently handle two cases: the load
9508 // is a direct child, and it's under an intervening TokenFactor. It is
9509 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +00009510 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +00009511 Ld = cast<LoadSDNode>(St->getChain());
9512 else if (St->getValue().hasOneUse() &&
9513 ChainVal->getOpcode() == ISD::TokenFactor) {
9514 for (unsigned i=0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +00009515 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +00009516 TokenFactorIndex = i;
9517 Ld = cast<LoadSDNode>(St->getValue());
9518 } else
9519 Ops.push_back(ChainVal->getOperand(i));
9520 }
9521 }
Dale Johannesen079f2a62008-02-25 19:20:14 +00009522
Evan Cheng536e6672009-03-12 05:59:15 +00009523 if (!Ld || !ISD::isNormalLoad(Ld))
9524 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009525
Evan Cheng536e6672009-03-12 05:59:15 +00009526 // If this is not the MMX case, i.e. we are just turning i64 load/store
9527 // into f64 load/store, avoid the transformation if there are multiple
9528 // uses of the loaded value.
9529 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
9530 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009531
Evan Cheng536e6672009-03-12 05:59:15 +00009532 DebugLoc LdDL = Ld->getDebugLoc();
9533 DebugLoc StDL = N->getDebugLoc();
9534 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
9535 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
9536 // pair instead.
9537 if (Subtarget->is64Bit() || F64IsLegal) {
Owen Anderson825b72b2009-08-11 20:47:22 +00009538 EVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
Evan Cheng536e6672009-03-12 05:59:15 +00009539 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(),
9540 Ld->getBasePtr(), Ld->getSrcValue(),
9541 Ld->getSrcValueOffset(), Ld->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +00009542 Ld->isNonTemporal(), Ld->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +00009543 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +00009544 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +00009545 Ops.push_back(NewChain);
Owen Anderson825b72b2009-08-11 20:47:22 +00009546 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +00009547 Ops.size());
9548 }
Evan Cheng536e6672009-03-12 05:59:15 +00009549 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner149a4e52008-02-22 02:09:43 +00009550 St->getSrcValue(), St->getSrcValueOffset(),
David Greene67c9d422010-02-15 16:53:33 +00009551 St->isVolatile(), St->isNonTemporal(),
9552 St->getAlignment());
Chris Lattner149a4e52008-02-22 02:09:43 +00009553 }
Evan Cheng536e6672009-03-12 05:59:15 +00009554
9555 // Otherwise, lower to two pairs of 32-bit loads / stores.
9556 SDValue LoAddr = Ld->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +00009557 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
9558 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +00009559
Owen Anderson825b72b2009-08-11 20:47:22 +00009560 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
Evan Cheng536e6672009-03-12 05:59:15 +00009561 Ld->getSrcValue(), Ld->getSrcValueOffset(),
David Greene67c9d422010-02-15 16:53:33 +00009562 Ld->isVolatile(), Ld->isNonTemporal(),
9563 Ld->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +00009564 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
Evan Cheng536e6672009-03-12 05:59:15 +00009565 Ld->getSrcValue(), Ld->getSrcValueOffset()+4,
David Greene67c9d422010-02-15 16:53:33 +00009566 Ld->isVolatile(), Ld->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +00009567 MinAlign(Ld->getAlignment(), 4));
9568
9569 SDValue NewChain = LoLd.getValue(1);
9570 if (TokenFactorIndex != -1) {
9571 Ops.push_back(LoLd);
9572 Ops.push_back(HiLd);
Owen Anderson825b72b2009-08-11 20:47:22 +00009573 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Evan Cheng536e6672009-03-12 05:59:15 +00009574 Ops.size());
9575 }
9576
9577 LoAddr = St->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +00009578 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
9579 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +00009580
9581 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
9582 St->getSrcValue(), St->getSrcValueOffset(),
David Greene67c9d422010-02-15 16:53:33 +00009583 St->isVolatile(), St->isNonTemporal(),
9584 St->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +00009585 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
9586 St->getSrcValue(),
9587 St->getSrcValueOffset() + 4,
9588 St->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +00009589 St->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +00009590 MinAlign(St->getAlignment(), 4));
Owen Anderson825b72b2009-08-11 20:47:22 +00009591 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +00009592 }
Dan Gohman475871a2008-07-27 21:46:04 +00009593 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +00009594}
9595
Chris Lattner6cf73262008-01-25 06:14:17 +00009596/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
9597/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009598static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +00009599 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
9600 // F[X]OR(0.0, x) -> x
9601 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +00009602 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
9603 if (C->getValueAPF().isPosZero())
9604 return N->getOperand(1);
9605 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
9606 if (C->getValueAPF().isPosZero())
9607 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +00009608 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +00009609}
9610
9611/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009612static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +00009613 // FAND(0.0, x) -> 0.0
9614 // FAND(x, 0.0) -> 0.0
9615 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
9616 if (C->getValueAPF().isPosZero())
9617 return N->getOperand(0);
9618 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
9619 if (C->getValueAPF().isPosZero())
9620 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +00009621 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +00009622}
9623
Dan Gohmane5af2d32009-01-29 01:59:02 +00009624static SDValue PerformBTCombine(SDNode *N,
9625 SelectionDAG &DAG,
9626 TargetLowering::DAGCombinerInfo &DCI) {
9627 // BT ignores high bits in the bit index operand.
9628 SDValue Op1 = N->getOperand(1);
9629 if (Op1.hasOneUse()) {
9630 unsigned BitWidth = Op1.getValueSizeInBits();
9631 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
9632 APInt KnownZero, KnownOne;
9633 TargetLowering::TargetLoweringOpt TLO(DAG);
9634 TargetLowering &TLI = DAG.getTargetLoweringInfo();
9635 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
9636 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
9637 DCI.CommitTargetLoweringOpt(TLO);
9638 }
9639 return SDValue();
9640}
Chris Lattner83e6c992006-10-04 06:57:07 +00009641
Eli Friedman7a5e5552009-06-07 06:52:44 +00009642static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
9643 SDValue Op = N->getOperand(0);
9644 if (Op.getOpcode() == ISD::BIT_CONVERT)
9645 Op = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00009646 EVT VT = N->getValueType(0), OpVT = Op.getValueType();
Eli Friedman7a5e5552009-06-07 06:52:44 +00009647 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
Eric Christopherfd179292009-08-27 18:07:15 +00009648 VT.getVectorElementType().getSizeInBits() ==
Eli Friedman7a5e5552009-06-07 06:52:44 +00009649 OpVT.getVectorElementType().getSizeInBits()) {
9650 return DAG.getNode(ISD::BIT_CONVERT, N->getDebugLoc(), VT, Op);
9651 }
9652 return SDValue();
9653}
9654
Owen Anderson99177002009-06-29 18:04:45 +00009655// On X86 and X86-64, atomic operations are lowered to locked instructions.
9656// Locked instructions, in turn, have implicit fence semantics (all memory
9657// operations are flushed before issuing the locked instruction, and the
Eric Christopherfd179292009-08-27 18:07:15 +00009658// are not buffered), so we can fold away the common pattern of
Owen Anderson99177002009-06-29 18:04:45 +00009659// fence-atomic-fence.
9660static SDValue PerformMEMBARRIERCombine(SDNode* N, SelectionDAG &DAG) {
9661 SDValue atomic = N->getOperand(0);
9662 switch (atomic.getOpcode()) {
9663 case ISD::ATOMIC_CMP_SWAP:
9664 case ISD::ATOMIC_SWAP:
9665 case ISD::ATOMIC_LOAD_ADD:
9666 case ISD::ATOMIC_LOAD_SUB:
9667 case ISD::ATOMIC_LOAD_AND:
9668 case ISD::ATOMIC_LOAD_OR:
9669 case ISD::ATOMIC_LOAD_XOR:
9670 case ISD::ATOMIC_LOAD_NAND:
9671 case ISD::ATOMIC_LOAD_MIN:
9672 case ISD::ATOMIC_LOAD_MAX:
9673 case ISD::ATOMIC_LOAD_UMIN:
9674 case ISD::ATOMIC_LOAD_UMAX:
9675 break;
9676 default:
9677 return SDValue();
9678 }
Eric Christopherfd179292009-08-27 18:07:15 +00009679
Owen Anderson99177002009-06-29 18:04:45 +00009680 SDValue fence = atomic.getOperand(0);
9681 if (fence.getOpcode() != ISD::MEMBARRIER)
9682 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +00009683
Owen Anderson99177002009-06-29 18:04:45 +00009684 switch (atomic.getOpcode()) {
9685 case ISD::ATOMIC_CMP_SWAP:
9686 return DAG.UpdateNodeOperands(atomic, fence.getOperand(0),
9687 atomic.getOperand(1), atomic.getOperand(2),
9688 atomic.getOperand(3));
9689 case ISD::ATOMIC_SWAP:
9690 case ISD::ATOMIC_LOAD_ADD:
9691 case ISD::ATOMIC_LOAD_SUB:
9692 case ISD::ATOMIC_LOAD_AND:
9693 case ISD::ATOMIC_LOAD_OR:
9694 case ISD::ATOMIC_LOAD_XOR:
9695 case ISD::ATOMIC_LOAD_NAND:
9696 case ISD::ATOMIC_LOAD_MIN:
9697 case ISD::ATOMIC_LOAD_MAX:
9698 case ISD::ATOMIC_LOAD_UMIN:
9699 case ISD::ATOMIC_LOAD_UMAX:
9700 return DAG.UpdateNodeOperands(atomic, fence.getOperand(0),
9701 atomic.getOperand(1), atomic.getOperand(2));
9702 default:
9703 return SDValue();
9704 }
9705}
9706
Evan Cheng2e489c42009-12-16 00:53:11 +00009707static SDValue PerformZExtCombine(SDNode *N, SelectionDAG &DAG) {
9708 // (i32 zext (and (i8 x86isd::setcc_carry), 1)) ->
9709 // (and (i32 x86isd::setcc_carry), 1)
9710 // This eliminates the zext. This transformation is necessary because
9711 // ISD::SETCC is always legalized to i8.
9712 DebugLoc dl = N->getDebugLoc();
9713 SDValue N0 = N->getOperand(0);
9714 EVT VT = N->getValueType(0);
9715 if (N0.getOpcode() == ISD::AND &&
9716 N0.hasOneUse() &&
9717 N0.getOperand(0).hasOneUse()) {
9718 SDValue N00 = N0.getOperand(0);
9719 if (N00.getOpcode() != X86ISD::SETCC_CARRY)
9720 return SDValue();
9721 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
9722 if (!C || C->getZExtValue() != 1)
9723 return SDValue();
9724 return DAG.getNode(ISD::AND, dl, VT,
9725 DAG.getNode(X86ISD::SETCC_CARRY, dl, VT,
9726 N00.getOperand(0), N00.getOperand(1)),
9727 DAG.getConstant(1, VT));
9728 }
9729
9730 return SDValue();
9731}
9732
Dan Gohman475871a2008-07-27 21:46:04 +00009733SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +00009734 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +00009735 SelectionDAG &DAG = DCI.DAG;
9736 switch (N->getOpcode()) {
9737 default: break;
Evan Chengad4196b2008-05-12 19:56:52 +00009738 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, *this);
Chris Lattneraf723b92008-01-25 05:46:26 +00009739 case ISD::SELECT: return PerformSELECTCombine(N, DAG, Subtarget);
Chris Lattnerd1980a52009-03-12 06:52:53 +00009740 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Evan Chengae3ecf92010-02-16 21:09:44 +00009741 case ISD::AND: return PerformANDCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +00009742 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +00009743 case ISD::SHL:
9744 case ISD::SRA:
9745 case ISD::SRL: return PerformShiftCombine(N, DAG, Subtarget);
Evan Cheng760d1942010-01-04 21:22:48 +00009746 case ISD::OR: return PerformOrCombine(N, DAG, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +00009747 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +00009748 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +00009749 case X86ISD::FOR: return PerformFORCombine(N, DAG);
9750 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +00009751 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +00009752 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Owen Anderson99177002009-06-29 18:04:45 +00009753 case ISD::MEMBARRIER: return PerformMEMBARRIERCombine(N, DAG);
Evan Cheng2e489c42009-12-16 00:53:11 +00009754 case ISD::ZERO_EXTEND: return PerformZExtCombine(N, DAG);
Evan Cheng206ee9d2006-07-07 08:33:52 +00009755 }
9756
Dan Gohman475871a2008-07-27 21:46:04 +00009757 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +00009758}
9759
Evan Cheng60c07e12006-07-05 22:17:51 +00009760//===----------------------------------------------------------------------===//
9761// X86 Inline Assembly Support
9762//===----------------------------------------------------------------------===//
9763
Chris Lattnerb8105652009-07-20 17:51:36 +00009764static bool LowerToBSwap(CallInst *CI) {
9765 // FIXME: this should verify that we are targetting a 486 or better. If not,
9766 // we will turn this bswap into something that will be lowered to logical ops
9767 // instead of emitting the bswap asm. For now, we don't support 486 or lower
9768 // so don't worry about this.
Eric Christopherfd179292009-08-27 18:07:15 +00009769
Chris Lattnerb8105652009-07-20 17:51:36 +00009770 // Verify this is a simple bswap.
9771 if (CI->getNumOperands() != 2 ||
9772 CI->getType() != CI->getOperand(1)->getType() ||
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00009773 !CI->getType()->isIntegerTy())
Chris Lattnerb8105652009-07-20 17:51:36 +00009774 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00009775
Chris Lattnerb8105652009-07-20 17:51:36 +00009776 const IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
9777 if (!Ty || Ty->getBitWidth() % 16 != 0)
9778 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00009779
Chris Lattnerb8105652009-07-20 17:51:36 +00009780 // Okay, we can do this xform, do so now.
9781 const Type *Tys[] = { Ty };
9782 Module *M = CI->getParent()->getParent()->getParent();
9783 Constant *Int = Intrinsic::getDeclaration(M, Intrinsic::bswap, Tys, 1);
Eric Christopherfd179292009-08-27 18:07:15 +00009784
Chris Lattnerb8105652009-07-20 17:51:36 +00009785 Value *Op = CI->getOperand(1);
9786 Op = CallInst::Create(Int, Op, CI->getName(), CI);
Eric Christopherfd179292009-08-27 18:07:15 +00009787
Chris Lattnerb8105652009-07-20 17:51:36 +00009788 CI->replaceAllUsesWith(Op);
9789 CI->eraseFromParent();
9790 return true;
9791}
9792
9793bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
9794 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
9795 std::vector<InlineAsm::ConstraintInfo> Constraints = IA->ParseConstraints();
9796
9797 std::string AsmStr = IA->getAsmString();
9798
9799 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
Benjamin Kramerd4f19592010-01-11 18:03:24 +00009800 SmallVector<StringRef, 4> AsmPieces;
Chris Lattnerb8105652009-07-20 17:51:36 +00009801 SplitString(AsmStr, AsmPieces, "\n"); // ; as separator?
9802
9803 switch (AsmPieces.size()) {
9804 default: return false;
9805 case 1:
9806 AsmStr = AsmPieces[0];
9807 AsmPieces.clear();
9808 SplitString(AsmStr, AsmPieces, " \t"); // Split with whitespace.
9809
9810 // bswap $0
9811 if (AsmPieces.size() == 2 &&
9812 (AsmPieces[0] == "bswap" ||
9813 AsmPieces[0] == "bswapq" ||
9814 AsmPieces[0] == "bswapl") &&
9815 (AsmPieces[1] == "$0" ||
9816 AsmPieces[1] == "${0:q}")) {
9817 // No need to check constraints, nothing other than the equivalent of
9818 // "=r,0" would be valid here.
9819 return LowerToBSwap(CI);
9820 }
9821 // rorw $$8, ${0:w} --> llvm.bswap.i16
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00009822 if (CI->getType()->isIntegerTy(16) &&
Chris Lattnerb8105652009-07-20 17:51:36 +00009823 AsmPieces.size() == 3 &&
9824 AsmPieces[0] == "rorw" &&
9825 AsmPieces[1] == "$$8," &&
9826 AsmPieces[2] == "${0:w}" &&
9827 IA->getConstraintString() == "=r,0,~{dirflag},~{fpsr},~{flags},~{cc}") {
9828 return LowerToBSwap(CI);
9829 }
9830 break;
9831 case 3:
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00009832 if (CI->getType()->isIntegerTy(64) &&
Owen Anderson1d0be152009-08-13 21:58:54 +00009833 Constraints.size() >= 2 &&
Chris Lattnerb8105652009-07-20 17:51:36 +00009834 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
9835 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
9836 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
Benjamin Kramerd4f19592010-01-11 18:03:24 +00009837 SmallVector<StringRef, 4> Words;
Chris Lattnerb8105652009-07-20 17:51:36 +00009838 SplitString(AsmPieces[0], Words, " \t");
9839 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%eax") {
9840 Words.clear();
9841 SplitString(AsmPieces[1], Words, " \t");
9842 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%edx") {
9843 Words.clear();
9844 SplitString(AsmPieces[2], Words, " \t,");
9845 if (Words.size() == 3 && Words[0] == "xchgl" && Words[1] == "%eax" &&
9846 Words[2] == "%edx") {
9847 return LowerToBSwap(CI);
9848 }
9849 }
9850 }
9851 }
9852 break;
9853 }
9854 return false;
9855}
9856
9857
9858
Chris Lattnerf4dff842006-07-11 02:54:03 +00009859/// getConstraintType - Given a constraint letter, return the type of
9860/// constraint it is for this target.
9861X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00009862X86TargetLowering::getConstraintType(const std::string &Constraint) const {
9863 if (Constraint.size() == 1) {
9864 switch (Constraint[0]) {
9865 case 'A':
Dale Johannesen330169f2008-11-13 21:52:36 +00009866 return C_Register;
Chris Lattnerfce84ac2008-03-11 19:06:29 +00009867 case 'f':
Chris Lattner4234f572007-03-25 02:14:49 +00009868 case 'r':
9869 case 'R':
9870 case 'l':
9871 case 'q':
9872 case 'Q':
9873 case 'x':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +00009874 case 'y':
Chris Lattner4234f572007-03-25 02:14:49 +00009875 case 'Y':
9876 return C_RegisterClass;
Dale Johannesen78e3e522009-02-12 20:58:09 +00009877 case 'e':
9878 case 'Z':
9879 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +00009880 default:
9881 break;
9882 }
Chris Lattnerf4dff842006-07-11 02:54:03 +00009883 }
Chris Lattner4234f572007-03-25 02:14:49 +00009884 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +00009885}
9886
Dale Johannesenba2a0b92008-01-29 02:21:21 +00009887/// LowerXConstraint - try to replace an X constraint, which matches anything,
9888/// with another that has more specific requirements based on the type of the
9889/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +00009890const char *X86TargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +00009891LowerXConstraint(EVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +00009892 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
9893 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +00009894 if (ConstraintVT.isFloatingPoint()) {
Dale Johannesenba2a0b92008-01-29 02:21:21 +00009895 if (Subtarget->hasSSE2())
Chris Lattner5e764232008-04-26 23:02:14 +00009896 return "Y";
9897 if (Subtarget->hasSSE1())
9898 return "x";
9899 }
Scott Michelfdc40a02009-02-17 22:15:04 +00009900
Chris Lattner5e764232008-04-26 23:02:14 +00009901 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +00009902}
9903
Chris Lattner48884cd2007-08-25 00:47:38 +00009904/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
9905/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +00009906void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Chris Lattner48884cd2007-08-25 00:47:38 +00009907 char Constraint,
Evan Chengda43bcf2008-09-24 00:05:32 +00009908 bool hasMemory,
Dan Gohman475871a2008-07-27 21:46:04 +00009909 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +00009910 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00009911 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00009912
Chris Lattner22aaf1d2006-10-31 20:13:11 +00009913 switch (Constraint) {
9914 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +00009915 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +00009916 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00009917 if (C->getZExtValue() <= 31) {
9918 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +00009919 break;
9920 }
Devang Patel84f7fd22007-03-17 00:13:28 +00009921 }
Chris Lattner48884cd2007-08-25 00:47:38 +00009922 return;
Evan Cheng364091e2008-09-22 23:57:37 +00009923 case 'J':
9924 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +00009925 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +00009926 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
9927 break;
9928 }
9929 }
9930 return;
9931 case 'K':
9932 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +00009933 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng364091e2008-09-22 23:57:37 +00009934 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
9935 break;
9936 }
9937 }
9938 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +00009939 case 'N':
9940 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00009941 if (C->getZExtValue() <= 255) {
9942 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +00009943 break;
9944 }
Chris Lattner188b9fe2007-03-25 01:57:35 +00009945 }
Chris Lattner48884cd2007-08-25 00:47:38 +00009946 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +00009947 case 'e': {
9948 // 32-bit signed value
9949 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
9950 const ConstantInt *CI = C->getConstantIntValue();
Owen Anderson1d0be152009-08-13 21:58:54 +00009951 if (CI->isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
9952 C->getSExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +00009953 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +00009954 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
Dale Johannesen78e3e522009-02-12 20:58:09 +00009955 break;
9956 }
9957 // FIXME gcc accepts some relocatable values here too, but only in certain
9958 // memory models; it's complicated.
9959 }
9960 return;
9961 }
9962 case 'Z': {
9963 // 32-bit unsigned value
9964 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
9965 const ConstantInt *CI = C->getConstantIntValue();
Owen Anderson1d0be152009-08-13 21:58:54 +00009966 if (CI->isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
9967 C->getZExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +00009968 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
9969 break;
9970 }
9971 }
9972 // FIXME gcc accepts some relocatable values here too, but only in certain
9973 // memory models; it's complicated.
9974 return;
9975 }
Chris Lattnerdc43a882007-05-03 16:52:29 +00009976 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +00009977 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +00009978 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +00009979 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +00009980 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +00009981 break;
9982 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009983
Chris Lattnerdc43a882007-05-03 16:52:29 +00009984 // If we are in non-pic codegen mode, we allow the address of a global (with
9985 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +00009986 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +00009987 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00009988
Chris Lattner49921962009-05-08 18:23:14 +00009989 // Match either (GA), (GA+C), (GA+C1+C2), etc.
9990 while (1) {
9991 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
9992 Offset += GA->getOffset();
9993 break;
9994 } else if (Op.getOpcode() == ISD::ADD) {
9995 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
9996 Offset += C->getZExtValue();
9997 Op = Op.getOperand(0);
9998 continue;
9999 }
10000 } else if (Op.getOpcode() == ISD::SUB) {
10001 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
10002 Offset += -C->getZExtValue();
10003 Op = Op.getOperand(0);
10004 continue;
10005 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000010006 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000010007
Chris Lattner49921962009-05-08 18:23:14 +000010008 // Otherwise, this isn't something we can handle, reject it.
10009 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +000010010 }
Eric Christopherfd179292009-08-27 18:07:15 +000010011
Chris Lattner36c25012009-07-10 07:34:39 +000010012 GlobalValue *GV = GA->getGlobal();
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000010013 // If we require an extra load to get this address, as in PIC mode, we
10014 // can't accept it.
Chris Lattner36c25012009-07-10 07:34:39 +000010015 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
10016 getTargetMachine())))
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000010017 return;
Scott Michelfdc40a02009-02-17 22:15:04 +000010018
Dale Johannesen60b3ba02009-07-21 00:12:29 +000010019 if (hasMemory)
10020 Op = LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
10021 else
10022 Op = DAG.getTargetGlobalAddress(GV, GA->getValueType(0), Offset);
Chris Lattner49921962009-05-08 18:23:14 +000010023 Result = Op;
10024 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +000010025 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000010026 }
Scott Michelfdc40a02009-02-17 22:15:04 +000010027
Gabor Greifba36cb52008-08-28 21:40:38 +000010028 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +000010029 Ops.push_back(Result);
10030 return;
10031 }
Evan Chengda43bcf2008-09-24 00:05:32 +000010032 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, hasMemory,
10033 Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +000010034}
10035
Chris Lattner259e97c2006-01-31 19:43:35 +000010036std::vector<unsigned> X86TargetLowering::
Chris Lattner1efa40f2006-02-22 00:56:39 +000010037getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000010038 EVT VT) const {
Chris Lattner259e97c2006-01-31 19:43:35 +000010039 if (Constraint.size() == 1) {
10040 // FIXME: not handling fp-stack yet!
Chris Lattner259e97c2006-01-31 19:43:35 +000010041 switch (Constraint[0]) { // GCC X86 Constraint Letters
Chris Lattnerf4dff842006-07-11 02:54:03 +000010042 default: break; // Unknown constraint letter
Evan Cheng47e9fab2009-07-17 22:13:25 +000010043 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
10044 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000010045 if (VT == MVT::i32)
Evan Cheng47e9fab2009-07-17 22:13:25 +000010046 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX,
10047 X86::ESI, X86::EDI, X86::R8D, X86::R9D,
10048 X86::R10D,X86::R11D,X86::R12D,
10049 X86::R13D,X86::R14D,X86::R15D,
10050 X86::EBP, X86::ESP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010051 else if (VT == MVT::i16)
Evan Cheng47e9fab2009-07-17 22:13:25 +000010052 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX,
10053 X86::SI, X86::DI, X86::R8W,X86::R9W,
10054 X86::R10W,X86::R11W,X86::R12W,
10055 X86::R13W,X86::R14W,X86::R15W,
10056 X86::BP, X86::SP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010057 else if (VT == MVT::i8)
Evan Cheng47e9fab2009-07-17 22:13:25 +000010058 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL,
10059 X86::SIL, X86::DIL, X86::R8B,X86::R9B,
10060 X86::R10B,X86::R11B,X86::R12B,
10061 X86::R13B,X86::R14B,X86::R15B,
10062 X86::BPL, X86::SPL, 0);
10063
Owen Anderson825b72b2009-08-11 20:47:22 +000010064 else if (VT == MVT::i64)
Evan Cheng47e9fab2009-07-17 22:13:25 +000010065 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX,
10066 X86::RSI, X86::RDI, X86::R8, X86::R9,
10067 X86::R10, X86::R11, X86::R12,
10068 X86::R13, X86::R14, X86::R15,
10069 X86::RBP, X86::RSP, 0);
10070
10071 break;
10072 }
Eric Christopherfd179292009-08-27 18:07:15 +000010073 // 32-bit fallthrough
Chris Lattner259e97c2006-01-31 19:43:35 +000010074 case 'Q': // Q_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +000010075 if (VT == MVT::i32)
Chris Lattner80a7ecc2006-05-06 00:29:37 +000010076 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010077 else if (VT == MVT::i16)
Chris Lattner80a7ecc2006-05-06 00:29:37 +000010078 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010079 else if (VT == MVT::i8)
Evan Cheng12914382007-08-13 23:27:11 +000010080 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010081 else if (VT == MVT::i64)
Chris Lattner03e6c702007-11-04 06:51:12 +000010082 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX, 0);
10083 break;
Chris Lattner259e97c2006-01-31 19:43:35 +000010084 }
10085 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010086
Chris Lattner1efa40f2006-02-22 00:56:39 +000010087 return std::vector<unsigned>();
Chris Lattner259e97c2006-01-31 19:43:35 +000010088}
Chris Lattnerf76d1802006-07-31 23:26:50 +000010089
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010090std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +000010091X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000010092 EVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +000010093 // First, see if this is a constraint that directly corresponds to an LLVM
10094 // register class.
10095 if (Constraint.size() == 1) {
10096 // GCC Constraint Letters
10097 switch (Constraint[0]) {
10098 default: break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000010099 case 'r': // GENERAL_REGS
Chris Lattner0f65cad2007-04-09 05:49:22 +000010100 case 'l': // INDEX_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +000010101 if (VT == MVT::i8)
Chris Lattner0f65cad2007-04-09 05:49:22 +000010102 return std::make_pair(0U, X86::GR8RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010103 if (VT == MVT::i16)
Chris Lattner1fa71982008-10-17 18:15:05 +000010104 return std::make_pair(0U, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010105 if (VT == MVT::i32 || !Subtarget->is64Bit())
Scott Michelfdc40a02009-02-17 22:15:04 +000010106 return std::make_pair(0U, X86::GR32RegisterClass);
Chris Lattner1fa71982008-10-17 18:15:05 +000010107 return std::make_pair(0U, X86::GR64RegisterClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000010108 case 'R': // LEGACY_REGS
10109 if (VT == MVT::i8)
10110 return std::make_pair(0U, X86::GR8_NOREXRegisterClass);
10111 if (VT == MVT::i16)
10112 return std::make_pair(0U, X86::GR16_NOREXRegisterClass);
10113 if (VT == MVT::i32 || !Subtarget->is64Bit())
10114 return std::make_pair(0U, X86::GR32_NOREXRegisterClass);
10115 return std::make_pair(0U, X86::GR64_NOREXRegisterClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010116 case 'f': // FP Stack registers.
10117 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
10118 // value to the correct fpstack register class.
Owen Anderson825b72b2009-08-11 20:47:22 +000010119 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010120 return std::make_pair(0U, X86::RFP32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010121 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010122 return std::make_pair(0U, X86::RFP64RegisterClass);
10123 return std::make_pair(0U, X86::RFP80RegisterClass);
Chris Lattner6c284d72007-04-12 04:14:49 +000010124 case 'y': // MMX_REGS if MMX allowed.
10125 if (!Subtarget->hasMMX()) break;
10126 return std::make_pair(0U, X86::VR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000010127 case 'Y': // SSE_REGS if SSE2 allowed
10128 if (!Subtarget->hasSSE2()) break;
10129 // FALL THROUGH.
10130 case 'x': // SSE_REGS if SSE1 allowed
10131 if (!Subtarget->hasSSE1()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +000010132
Owen Anderson825b72b2009-08-11 20:47:22 +000010133 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner0f65cad2007-04-09 05:49:22 +000010134 default: break;
10135 // Scalar SSE types.
Owen Anderson825b72b2009-08-11 20:47:22 +000010136 case MVT::f32:
10137 case MVT::i32:
Chris Lattnerad043e82007-04-09 05:11:28 +000010138 return std::make_pair(0U, X86::FR32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010139 case MVT::f64:
10140 case MVT::i64:
Chris Lattnerad043e82007-04-09 05:11:28 +000010141 return std::make_pair(0U, X86::FR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000010142 // Vector types.
Owen Anderson825b72b2009-08-11 20:47:22 +000010143 case MVT::v16i8:
10144 case MVT::v8i16:
10145 case MVT::v4i32:
10146 case MVT::v2i64:
10147 case MVT::v4f32:
10148 case MVT::v2f64:
Chris Lattner0f65cad2007-04-09 05:49:22 +000010149 return std::make_pair(0U, X86::VR128RegisterClass);
10150 }
Chris Lattnerad043e82007-04-09 05:11:28 +000010151 break;
10152 }
10153 }
Scott Michelfdc40a02009-02-17 22:15:04 +000010154
Chris Lattnerf76d1802006-07-31 23:26:50 +000010155 // Use the default implementation in TargetLowering to convert the register
10156 // constraint into a member of a register class.
10157 std::pair<unsigned, const TargetRegisterClass*> Res;
10158 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +000010159
10160 // Not found as a standard register?
10161 if (Res.second == 0) {
Chris Lattner56d77c72009-09-13 22:41:48 +000010162 // Map st(0) -> st(7) -> ST0
10163 if (Constraint.size() == 7 && Constraint[0] == '{' &&
10164 tolower(Constraint[1]) == 's' &&
10165 tolower(Constraint[2]) == 't' &&
10166 Constraint[3] == '(' &&
10167 (Constraint[4] >= '0' && Constraint[4] <= '7') &&
10168 Constraint[5] == ')' &&
10169 Constraint[6] == '}') {
Daniel Dunbara279bc32009-09-20 02:20:51 +000010170
Chris Lattner56d77c72009-09-13 22:41:48 +000010171 Res.first = X86::ST0+Constraint[4]-'0';
10172 Res.second = X86::RFP80RegisterClass;
10173 return Res;
10174 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000010175
Chris Lattner56d77c72009-09-13 22:41:48 +000010176 // GCC allows "st(0)" to be called just plain "st".
Benjamin Kramer05872ea2009-11-12 20:36:59 +000010177 if (StringRef("{st}").equals_lower(Constraint)) {
Chris Lattner1a60aa72006-10-31 19:42:44 +000010178 Res.first = X86::ST0;
Chris Lattner9b4baf12007-09-24 05:27:37 +000010179 Res.second = X86::RFP80RegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000010180 return Res;
Chris Lattner1a60aa72006-10-31 19:42:44 +000010181 }
Chris Lattner56d77c72009-09-13 22:41:48 +000010182
10183 // flags -> EFLAGS
Benjamin Kramer05872ea2009-11-12 20:36:59 +000010184 if (StringRef("{flags}").equals_lower(Constraint)) {
Chris Lattner56d77c72009-09-13 22:41:48 +000010185 Res.first = X86::EFLAGS;
10186 Res.second = X86::CCRRegisterClass;
10187 return Res;
10188 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000010189
Dale Johannesen330169f2008-11-13 21:52:36 +000010190 // 'A' means EAX + EDX.
10191 if (Constraint == "A") {
10192 Res.first = X86::EAX;
Dan Gohman68a31c22009-07-30 17:02:08 +000010193 Res.second = X86::GR32_ADRegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000010194 return Res;
Dale Johannesen330169f2008-11-13 21:52:36 +000010195 }
Chris Lattner1a60aa72006-10-31 19:42:44 +000010196 return Res;
10197 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010198
Chris Lattnerf76d1802006-07-31 23:26:50 +000010199 // Otherwise, check to see if this is a register class of the wrong value
10200 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
10201 // turn into {ax},{dx}.
10202 if (Res.second->hasType(VT))
10203 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010204
Chris Lattnerf76d1802006-07-31 23:26:50 +000010205 // All of the single-register GCC register classes map their values onto
10206 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
10207 // really want an 8-bit or 32-bit register, map to the appropriate register
10208 // class and return the appropriate register.
Chris Lattner6ba50a92008-08-26 06:19:02 +000010209 if (Res.second == X86::GR16RegisterClass) {
Owen Anderson825b72b2009-08-11 20:47:22 +000010210 if (VT == MVT::i8) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000010211 unsigned DestReg = 0;
10212 switch (Res.first) {
10213 default: break;
10214 case X86::AX: DestReg = X86::AL; break;
10215 case X86::DX: DestReg = X86::DL; break;
10216 case X86::CX: DestReg = X86::CL; break;
10217 case X86::BX: DestReg = X86::BL; break;
10218 }
10219 if (DestReg) {
10220 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000010221 Res.second = X86::GR8RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000010222 }
Owen Anderson825b72b2009-08-11 20:47:22 +000010223 } else if (VT == MVT::i32) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000010224 unsigned DestReg = 0;
10225 switch (Res.first) {
10226 default: break;
10227 case X86::AX: DestReg = X86::EAX; break;
10228 case X86::DX: DestReg = X86::EDX; break;
10229 case X86::CX: DestReg = X86::ECX; break;
10230 case X86::BX: DestReg = X86::EBX; break;
10231 case X86::SI: DestReg = X86::ESI; break;
10232 case X86::DI: DestReg = X86::EDI; break;
10233 case X86::BP: DestReg = X86::EBP; break;
10234 case X86::SP: DestReg = X86::ESP; break;
10235 }
10236 if (DestReg) {
10237 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000010238 Res.second = X86::GR32RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000010239 }
Owen Anderson825b72b2009-08-11 20:47:22 +000010240 } else if (VT == MVT::i64) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000010241 unsigned DestReg = 0;
10242 switch (Res.first) {
10243 default: break;
10244 case X86::AX: DestReg = X86::RAX; break;
10245 case X86::DX: DestReg = X86::RDX; break;
10246 case X86::CX: DestReg = X86::RCX; break;
10247 case X86::BX: DestReg = X86::RBX; break;
10248 case X86::SI: DestReg = X86::RSI; break;
10249 case X86::DI: DestReg = X86::RDI; break;
10250 case X86::BP: DestReg = X86::RBP; break;
10251 case X86::SP: DestReg = X86::RSP; break;
10252 }
10253 if (DestReg) {
10254 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000010255 Res.second = X86::GR64RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000010256 }
Chris Lattnerf76d1802006-07-31 23:26:50 +000010257 }
Chris Lattner6ba50a92008-08-26 06:19:02 +000010258 } else if (Res.second == X86::FR32RegisterClass ||
10259 Res.second == X86::FR64RegisterClass ||
10260 Res.second == X86::VR128RegisterClass) {
10261 // Handle references to XMM physical registers that got mapped into the
10262 // wrong class. This can happen with constraints like {xmm0} where the
10263 // target independent register mapper will just pick the first match it can
10264 // find, ignoring the required type.
Owen Anderson825b72b2009-08-11 20:47:22 +000010265 if (VT == MVT::f32)
Chris Lattner6ba50a92008-08-26 06:19:02 +000010266 Res.second = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +000010267 else if (VT == MVT::f64)
Chris Lattner6ba50a92008-08-26 06:19:02 +000010268 Res.second = X86::FR64RegisterClass;
10269 else if (X86::VR128RegisterClass->hasType(VT))
10270 Res.second = X86::VR128RegisterClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +000010271 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010272
Chris Lattnerf76d1802006-07-31 23:26:50 +000010273 return Res;
10274}
Mon P Wang0c397192008-10-30 08:01:45 +000010275
10276//===----------------------------------------------------------------------===//
10277// X86 Widen vector type
10278//===----------------------------------------------------------------------===//
10279
10280/// getWidenVectorType: given a vector type, returns the type to widen
10281/// to (e.g., v7i8 to v8i8). If the vector type is legal, it returns itself.
Owen Anderson825b72b2009-08-11 20:47:22 +000010282/// If there is no vector type that we want to widen to, returns MVT::Other
Mon P Wangf007a8b2008-11-06 05:31:54 +000010283/// When and where to widen is target dependent based on the cost of
Mon P Wang0c397192008-10-30 08:01:45 +000010284/// scalarizing vs using the wider vector type.
10285
Owen Andersone50ed302009-08-10 22:56:29 +000010286EVT X86TargetLowering::getWidenVectorType(EVT VT) const {
Mon P Wang0c397192008-10-30 08:01:45 +000010287 assert(VT.isVector());
10288 if (isTypeLegal(VT))
10289 return VT;
Scott Michelfdc40a02009-02-17 22:15:04 +000010290
Mon P Wang0c397192008-10-30 08:01:45 +000010291 // TODO: In computeRegisterProperty, we can compute the list of legal vector
10292 // type based on element type. This would speed up our search (though
10293 // it may not be worth it since the size of the list is relatively
10294 // small).
Owen Andersone50ed302009-08-10 22:56:29 +000010295 EVT EltVT = VT.getVectorElementType();
Mon P Wang0c397192008-10-30 08:01:45 +000010296 unsigned NElts = VT.getVectorNumElements();
Scott Michelfdc40a02009-02-17 22:15:04 +000010297
Mon P Wang0c397192008-10-30 08:01:45 +000010298 // On X86, it make sense to widen any vector wider than 1
10299 if (NElts <= 1)
Owen Anderson825b72b2009-08-11 20:47:22 +000010300 return MVT::Other;
Scott Michelfdc40a02009-02-17 22:15:04 +000010301
Owen Anderson825b72b2009-08-11 20:47:22 +000010302 for (unsigned nVT = MVT::FIRST_VECTOR_VALUETYPE;
10303 nVT <= MVT::LAST_VECTOR_VALUETYPE; ++nVT) {
10304 EVT SVT = (MVT::SimpleValueType)nVT;
Scott Michelfdc40a02009-02-17 22:15:04 +000010305
10306 if (isTypeLegal(SVT) &&
10307 SVT.getVectorElementType() == EltVT &&
Mon P Wang0c397192008-10-30 08:01:45 +000010308 SVT.getVectorNumElements() > NElts)
10309 return SVT;
10310 }
Owen Anderson825b72b2009-08-11 20:47:22 +000010311 return MVT::Other;
Mon P Wang0c397192008-10-30 08:01:45 +000010312}