blob: bd871c0fad35594ea19a98a19c8380abf5498172 [file] [log] [blame]
Jason W Kimd4d4f4f2010-09-30 02:17:26 +00001//===-- ARMAsmBackend.cpp - ARM Assembler Backend -------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
Jason W Kimd4d4f4f2010-09-30 02:17:26 +000010#include "ARM.h"
Jim Grosbachdff84b02010-12-02 00:28:45 +000011#include "ARMAddressingModes.h"
Jim Grosbach679cbd32010-11-09 01:37:15 +000012#include "ARMFixupKinds.h"
Jason W Kimd4d4f4f2010-09-30 02:17:26 +000013#include "llvm/ADT/Twine.h"
Jason W Kimd4d4f4f2010-09-30 02:17:26 +000014#include "llvm/MC/MCAssembler.h"
Jim Grosbach5be6d2a2010-12-08 01:16:55 +000015#include "llvm/MC/MCDirectives.h"
Jason W Kimd4d4f4f2010-09-30 02:17:26 +000016#include "llvm/MC/MCExpr.h"
Daniel Dunbaraa4b7dd2010-12-16 16:08:33 +000017#include "llvm/MC/MCMachObjectWriter.h"
Rafael Espindolaf230df92010-10-16 18:23:53 +000018#include "llvm/MC/MCObjectFormat.h"
Jason W Kimd4d4f4f2010-09-30 02:17:26 +000019#include "llvm/MC/MCObjectWriter.h"
Jason W Kimd4d4f4f2010-09-30 02:17:26 +000020#include "llvm/MC/MCSectionELF.h"
21#include "llvm/MC/MCSectionMachO.h"
Daniel Dunbar36d76a82010-11-27 04:38:36 +000022#include "llvm/Object/MachOFormat.h"
Wesley Peckeecb8582010-10-22 15:52:49 +000023#include "llvm/Support/ELF.h"
Jason W Kimd4d4f4f2010-09-30 02:17:26 +000024#include "llvm/Support/ErrorHandling.h"
25#include "llvm/Support/raw_ostream.h"
Jim Grosbachdff84b02010-12-02 00:28:45 +000026#include "llvm/Target/TargetAsmBackend.h"
Jason W Kimd4d4f4f2010-09-30 02:17:26 +000027#include "llvm/Target/TargetRegistry.h"
Jason W Kimd4d4f4f2010-09-30 02:17:26 +000028using namespace llvm;
29
30namespace {
31class ARMAsmBackend : public TargetAsmBackend {
Jim Grosbach5be6d2a2010-12-08 01:16:55 +000032 bool isThumbMode; // Currently emitting Thumb code.
Jason W Kimd4d4f4f2010-09-30 02:17:26 +000033public:
Jim Grosbach022ab372010-12-08 15:36:45 +000034 ARMAsmBackend(const Target &T) : TargetAsmBackend(), isThumbMode(false) {}
Jason W Kimd4d4f4f2010-09-30 02:17:26 +000035
Daniel Dunbar2761fc42010-12-16 03:20:06 +000036 unsigned getNumFixupKinds() const { return ARM::NumTargetFixupKinds; }
37
38 const MCFixupKindInfo &getFixupKindInfo(MCFixupKind Kind) const {
39 const static MCFixupKindInfo Infos[ARM::NumTargetFixupKinds] = {
40// This table *must* be in the order that the fixup_* kinds are defined in
41// ARMFixupKinds.h.
42//
43// Name Offset (bits) Size (bits) Flags
44{ "fixup_arm_ldst_pcrel_12", 1, 24, MCFixupKindInfo::FKF_IsPCRel },
45{ "fixup_t2_ldst_pcrel_12", 0, 32, MCFixupKindInfo::FKF_IsPCRel |
46 MCFixupKindInfo::FKF_IsAlignedDownTo32Bits},
47{ "fixup_arm_pcrel_10", 1, 24, MCFixupKindInfo::FKF_IsPCRel },
48{ "fixup_t2_pcrel_10", 0, 32, MCFixupKindInfo::FKF_IsPCRel |
49 MCFixupKindInfo::FKF_IsAlignedDownTo32Bits},
50{ "fixup_thumb_adr_pcrel_10",0, 8, MCFixupKindInfo::FKF_IsPCRel |
51 MCFixupKindInfo::FKF_IsAlignedDownTo32Bits},
52{ "fixup_arm_adr_pcrel_12", 1, 24, MCFixupKindInfo::FKF_IsPCRel },
53{ "fixup_t2_adr_pcrel_12", 0, 32, MCFixupKindInfo::FKF_IsPCRel |
54 MCFixupKindInfo::FKF_IsAlignedDownTo32Bits},
55{ "fixup_arm_branch", 0, 24, MCFixupKindInfo::FKF_IsPCRel },
56{ "fixup_t2_condbranch", 0, 32, MCFixupKindInfo::FKF_IsPCRel },
57{ "fixup_t2_uncondbranch", 0, 32, MCFixupKindInfo::FKF_IsPCRel },
58{ "fixup_arm_thumb_br", 0, 16, MCFixupKindInfo::FKF_IsPCRel },
59{ "fixup_arm_thumb_bl", 0, 32, MCFixupKindInfo::FKF_IsPCRel },
60{ "fixup_arm_thumb_blx", 7, 21, MCFixupKindInfo::FKF_IsPCRel },
61{ "fixup_arm_thumb_cb", 0, 16, MCFixupKindInfo::FKF_IsPCRel },
62{ "fixup_arm_thumb_cp", 1, 8, MCFixupKindInfo::FKF_IsPCRel },
63{ "fixup_arm_thumb_bcc", 1, 8, MCFixupKindInfo::FKF_IsPCRel },
64{ "fixup_arm_movt_hi16", 0, 16, 0 },
65{ "fixup_arm_movw_lo16", 0, 16, 0 },
66 };
67
68 if (Kind < FirstTargetFixupKind)
69 return TargetAsmBackend::getFixupKindInfo(Kind);
70
71 assert(unsigned(Kind - FirstTargetFixupKind) < getNumFixupKinds() &&
72 "Invalid kind!");
73 return Infos[Kind - FirstTargetFixupKind];
74 }
75
Jason W Kimd4d4f4f2010-09-30 02:17:26 +000076 bool MayNeedRelaxation(const MCInst &Inst) const;
77
78 void RelaxInstruction(const MCInst &Inst, MCInst &Res) const;
79
80 bool WriteNopData(uint64_t Count, MCObjectWriter *OW) const;
Jim Grosbach3787a402010-09-30 17:45:51 +000081
Jim Grosbach5be6d2a2010-12-08 01:16:55 +000082 void HandleAssemblerFlag(MCAssemblerFlag Flag) {
83 switch (Flag) {
84 default: break;
85 case MCAF_Code16:
86 setIsThumb(true);
87 break;
88 case MCAF_Code32:
89 setIsThumb(false);
90 break;
91 }
Jim Grosbach3787a402010-09-30 17:45:51 +000092 }
Jim Grosbach5be6d2a2010-12-08 01:16:55 +000093
94 unsigned getPointerSize() const { return 4; }
95 bool isThumb() const { return isThumbMode; }
96 void setIsThumb(bool it) { isThumbMode = it; }
Jason W Kimd4d4f4f2010-09-30 02:17:26 +000097};
Chris Lattnerb75c6512010-11-17 05:41:32 +000098} // end anonymous namespace
Jason W Kimd4d4f4f2010-09-30 02:17:26 +000099
100bool ARMAsmBackend::MayNeedRelaxation(const MCInst &Inst) const {
101 // FIXME: Thumb targets, different move constant targets..
102 return false;
103}
104
105void ARMAsmBackend::RelaxInstruction(const MCInst &Inst, MCInst &Res) const {
106 assert(0 && "ARMAsmBackend::RelaxInstruction() unimplemented");
107 return;
108}
109
110bool ARMAsmBackend::WriteNopData(uint64_t Count, MCObjectWriter *OW) const {
Jim Grosbach5be6d2a2010-12-08 01:16:55 +0000111 if (isThumb()) {
112 assert (((Count & 1) == 0) && "Unaligned Nop data fragment!");
113 // FIXME: 0xbf00 is the ARMv7 value. For v6 and before, we'll need to
114 // use 0x46c0 (which is a 'mov r8, r8' insn).
115 Count /= 2;
116 for (uint64_t i = 0; i != Count; ++i)
117 OW->Write16(0xbf00);
118 return true;
119 }
120 // ARM mode
121 Count /= 4;
Jim Grosbache50e6bc2010-11-11 23:41:09 +0000122 for (uint64_t i = 0; i != Count; ++i)
Jim Grosbach5be6d2a2010-12-08 01:16:55 +0000123 OW->Write32(0xe1a00000);
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000124 return true;
Jim Grosbach87dc3aa2010-09-30 03:20:34 +0000125}
Jason W Kimd4d4f4f2010-09-30 02:17:26 +0000126
Jason W Kim0c628c22010-12-01 22:46:50 +0000127static unsigned adjustFixupValue(unsigned Kind, uint64_t Value) {
128 switch (Kind) {
129 default:
130 llvm_unreachable("Unknown fixup kind!");
131 case FK_Data_4:
Jason W Kim0c628c22010-12-01 22:46:50 +0000132 return Value;
Jason W Kim2ccf1482010-12-03 19:40:23 +0000133 case ARM::fixup_arm_movt_hi16:
134 case ARM::fixup_arm_movw_lo16: {
135 unsigned Hi4 = (Value & 0xF000) >> 12;
136 unsigned Lo12 = Value & 0x0FFF;
137 // inst{19-16} = Hi4;
138 // inst{11-0} = Lo12;
139 Value = (Hi4 << 16) | (Lo12);
140 return Value;
141 }
Owen Andersond7b3f582010-12-09 01:51:07 +0000142 case ARM::fixup_arm_ldst_pcrel_12:
Jason W Kim0c628c22010-12-01 22:46:50 +0000143 // ARM PC-relative values are offset by 8.
Owen Anderson05018c22010-12-09 20:27:52 +0000144 Value -= 4;
Owen Andersonfe7fac72010-12-09 21:34:47 +0000145 // FALLTHROUGH
Owen Andersond7b3f582010-12-09 01:51:07 +0000146 case ARM::fixup_t2_ldst_pcrel_12: {
147 // Offset by 4, adjusted by two due to the half-word ordering of thumb.
Owen Anderson05018c22010-12-09 20:27:52 +0000148 Value -= 4;
Owen Andersond7b3f582010-12-09 01:51:07 +0000149 bool isAdd = true;
Jason W Kim0c628c22010-12-01 22:46:50 +0000150 if ((int64_t)Value < 0) {
151 Value = -Value;
152 isAdd = false;
153 }
154 assert ((Value < 4096) && "Out of range pc-relative fixup value!");
155 Value |= isAdd << 23;
Jim Grosbach7e294cf2010-12-13 19:18:13 +0000156
Owen Andersond7b3f582010-12-09 01:51:07 +0000157 // Same addressing mode as fixup_arm_pcrel_10,
158 // but with 16-bit halfwords swapped.
159 if (Kind == ARM::fixup_t2_ldst_pcrel_12) {
160 uint64_t swapped = (Value & 0xFFFF0000) >> 16;
161 swapped |= (Value & 0x0000FFFF) << 16;
162 return swapped;
163 }
Jim Grosbach7e294cf2010-12-13 19:18:13 +0000164
Jason W Kim0c628c22010-12-01 22:46:50 +0000165 return Value;
166 }
Jim Grosbachd40963c2010-12-14 22:28:03 +0000167 case ARM::fixup_thumb_adr_pcrel_10:
168 return ((Value - 4) >> 2) & 0xff;
Jim Grosbachdff84b02010-12-02 00:28:45 +0000169 case ARM::fixup_arm_adr_pcrel_12: {
170 // ARM PC-relative values are offset by 8.
171 Value -= 8;
172 unsigned opc = 4; // bits {24-21}. Default to add: 0b0100
173 if ((int64_t)Value < 0) {
174 Value = -Value;
175 opc = 2; // 0b0010
176 }
177 assert(ARM_AM::getSOImmVal(Value) != -1 &&
178 "Out of range pc-relative fixup value!");
179 // Encode the immediate and shift the opcode into place.
180 return ARM_AM::getSOImmVal(Value) | (opc << 21);
181 }
Jim Grosbache8eb1ea2010-12-14 16:25:15 +0000182
Owen Andersona838a252010-12-14 00:36:49 +0000183 case ARM::fixup_t2_adr_pcrel_12: {
184 Value -= 4;
185 unsigned opc = 0;
186 if ((int64_t)Value < 0) {
187 Value = -Value;
188 opc = 5;
189 }
190
191 uint32_t out = (opc << 21);
192 out |= (Value & 0x800) << 14;
193 out |= (Value & 0x700) << 4;
194 out |= (Value & 0x0FF);
Jim Grosbache8eb1ea2010-12-14 16:25:15 +0000195
Owen Andersona838a252010-12-14 00:36:49 +0000196 uint64_t swapped = (out & 0xFFFF0000) >> 16;
197 swapped |= (out & 0x0000FFFF) << 16;
198 return swapped;
199 }
Jim Grosbache8eb1ea2010-12-14 16:25:15 +0000200
Jason W Kim0c628c22010-12-01 22:46:50 +0000201 case ARM::fixup_arm_branch:
202 // These values don't encode the low two bits since they're always zero.
203 // Offset by 8 just as above.
Jim Grosbach662a8162010-12-06 23:57:07 +0000204 return 0xffffff & ((Value - 8) >> 2);
Owen Andersonc2666002010-12-13 19:31:11 +0000205 case ARM::fixup_t2_uncondbranch: {
Owen Anderson63ee2202010-12-10 23:02:28 +0000206 Value = Value - 4;
Owen Andersonfb20d892010-12-09 00:27:41 +0000207 Value >>= 1; // Low bit is not encoded.
Jim Grosbach7e294cf2010-12-13 19:18:13 +0000208
Jim Grosbach56a25352010-12-13 19:25:46 +0000209 uint32_t out = 0;
Owen Andersonc2666002010-12-13 19:31:11 +0000210 bool I = Value & 0x800000;
211 bool J1 = Value & 0x400000;
212 bool J2 = Value & 0x200000;
213 J1 ^= I;
214 J2 ^= I;
Jim Grosbache8eb1ea2010-12-14 16:25:15 +0000215
Owen Andersonc2666002010-12-13 19:31:11 +0000216 out |= I << 26; // S bit
217 out |= !J1 << 13; // J1 bit
218 out |= !J2 << 11; // J2 bit
219 out |= (Value & 0x1FF800) << 5; // imm6 field
220 out |= (Value & 0x0007FF); // imm11 field
Jim Grosbache8eb1ea2010-12-14 16:25:15 +0000221
Owen Andersonc2666002010-12-13 19:31:11 +0000222 uint64_t swapped = (out & 0xFFFF0000) >> 16;
223 swapped |= (out & 0x0000FFFF) << 16;
224 return swapped;
225 }
226 case ARM::fixup_t2_condbranch: {
227 Value = Value - 4;
228 Value >>= 1; // Low bit is not encoded.
Jim Grosbache8eb1ea2010-12-14 16:25:15 +0000229
Owen Andersonc2666002010-12-13 19:31:11 +0000230 uint64_t out = 0;
Owen Anderson8f079432010-12-09 01:02:09 +0000231 out |= (Value & 0x80000) << 7; // S bit
232 out |= (Value & 0x40000) >> 7; // J2 bit
233 out |= (Value & 0x20000) >> 4; // J1 bit
234 out |= (Value & 0x1F800) << 5; // imm6 field
235 out |= (Value & 0x007FF); // imm11 field
Jim Grosbach7e294cf2010-12-13 19:18:13 +0000236
Jim Grosbach56a25352010-12-13 19:25:46 +0000237 uint32_t swapped = (out & 0xFFFF0000) >> 16;
Owen Andersonfb20d892010-12-09 00:27:41 +0000238 swapped |= (out & 0x0000FFFF) << 16;
239 return swapped;
240 }
Jim Grosbach662a8162010-12-06 23:57:07 +0000241 case ARM::fixup_arm_thumb_bl: {
242 // The value doesn't encode the low bit (always zero) and is offset by
243 // four. The value is encoded into disjoint bit positions in the destination
244 // opcode. x = unchanged, I = immediate value bit, S = sign extension bit
Jim Grosbach7e294cf2010-12-13 19:18:13 +0000245 //
Bill Wendling09aa3f02010-12-09 00:39:08 +0000246 // BL: xxxxxSIIIIIIIIII xxxxxIIIIIIIIIII
Jim Grosbach7e294cf2010-12-13 19:18:13 +0000247 //
Jim Grosbach662a8162010-12-06 23:57:07 +0000248 // Note that the halfwords are stored high first, low second; so we need
249 // to transpose the fixup value here to map properly.
Bill Wendling09aa3f02010-12-09 00:39:08 +0000250 unsigned isNeg = (int64_t(Value) < 0) ? 1 : 0;
Bill Wendling797b7aa2010-12-09 00:44:33 +0000251 uint32_t Binary = 0;
252 Value = 0x3fffff & ((Value - 4) >> 1);
253 Binary = (Value & 0x7ff) << 16; // Low imm11 value.
254 Binary |= (Value & 0x1ffc00) >> 11; // High imm10 value.
255 Binary |= isNeg << 10; // Sign bit.
Bill Wendling09aa3f02010-12-09 00:39:08 +0000256 return Binary;
257 }
258 case ARM::fixup_arm_thumb_blx: {
259 // The value doesn't encode the low two bits (always zero) and is offset by
260 // four (see fixup_arm_thumb_cp). The value is encoded into disjoint bit
261 // positions in the destination opcode. x = unchanged, I = immediate value
262 // bit, S = sign extension bit, 0 = zero.
Jim Grosbach7e294cf2010-12-13 19:18:13 +0000263 //
Bill Wendling09aa3f02010-12-09 00:39:08 +0000264 // BLX: xxxxxSIIIIIIIIII xxxxxIIIIIIIIII0
Jim Grosbach7e294cf2010-12-13 19:18:13 +0000265 //
Bill Wendling09aa3f02010-12-09 00:39:08 +0000266 // Note that the halfwords are stored high first, low second; so we need
267 // to transpose the fixup value here to map properly.
268 unsigned isNeg = (int64_t(Value) < 0) ? 1 : 0;
Bill Wendling797b7aa2010-12-09 00:44:33 +0000269 uint32_t Binary = 0;
270 Value = 0xfffff & ((Value - 2) >> 2);
271 Binary = (Value & 0x3ff) << 17; // Low imm10L value.
272 Binary |= (Value & 0xffc00) >> 10; // High imm10H value.
273 Binary |= isNeg << 10; // Sign bit.
Jim Grosbach662a8162010-12-06 23:57:07 +0000274 return Binary;
275 }
Bill Wendlingb8958b02010-12-08 01:57:09 +0000276 case ARM::fixup_arm_thumb_cp:
Jim Grosbach0c2c2172010-12-08 20:32:07 +0000277 // Offset by 4, and don't encode the low two bits. Two bytes of that
278 // 'off by 4' is implicitly handled by the half-word ordering of the
279 // Thumb encoding, so we only need to adjust by 2 here.
280 return ((Value - 2) >> 2) & 0xff;
Jim Grosbachb492a7c2010-12-09 19:50:12 +0000281 case ARM::fixup_arm_thumb_cb: {
Bill Wendlingdff2f712010-12-08 23:01:43 +0000282 // Offset by 4 and don't encode the lower bit, which is always 0.
283 uint32_t Binary = (Value - 4) >> 1;
Owen Anderson86abd482010-12-14 19:42:53 +0000284 return ((Binary & 0x20) << 4) | ((Binary & 0x1f) << 3);
Bill Wendlingdff2f712010-12-08 23:01:43 +0000285 }
Jim Grosbache2467172010-12-10 18:21:33 +0000286 case ARM::fixup_arm_thumb_br:
287 // Offset by 4 and don't encode the lower bit, which is always 0.
288 return ((Value - 4) >> 1) & 0x7ff;
Jim Grosbach01086452010-12-10 17:13:40 +0000289 case ARM::fixup_arm_thumb_bcc:
290 // Offset by 4 and don't encode the lower bit, which is always 0.
291 return ((Value - 4) >> 1) & 0xff;
Jim Grosbach0c2c2172010-12-08 20:32:07 +0000292 case ARM::fixup_arm_pcrel_10:
Owen Andersone2e0f582010-12-10 22:46:47 +0000293 Value = Value - 4; // ARM fixups offset by an additional word and don't
Jim Grosbach0c2c2172010-12-08 20:32:07 +0000294 // need to adjust for the half-word ordering.
295 // Fall through.
296 case ARM::fixup_t2_pcrel_10: {
297 // Offset by 4, adjusted by two due to the half-word ordering of thumb.
Owen Andersone2e0f582010-12-10 22:46:47 +0000298 Value = Value - 4;
Jason W Kim0c628c22010-12-01 22:46:50 +0000299 bool isAdd = true;
300 if ((int64_t)Value < 0) {
301 Value = -Value;
302 isAdd = false;
303 }
304 // These values don't encode the low two bits since they're always zero.
305 Value >>= 2;
306 assert ((Value < 256) && "Out of range pc-relative fixup value!");
307 Value |= isAdd << 23;
Jim Grosbach0c2c2172010-12-08 20:32:07 +0000308
Owen Andersoncc78f5c2010-12-08 19:31:11 +0000309 // Same addressing mode as fixup_arm_pcrel_10,
310 // but with 16-bit halfwords swapped.
Owen Andersond8e351b2010-12-08 00:18:36 +0000311 if (Kind == ARM::fixup_t2_pcrel_10) {
Jim Grosbach56a25352010-12-13 19:25:46 +0000312 uint32_t swapped = (Value & 0xFFFF0000) >> 16;
Owen Anderson255eafb2010-12-08 00:21:33 +0000313 swapped |= (Value & 0x0000FFFF) << 16;
Owen Andersond8e351b2010-12-08 00:18:36 +0000314 return swapped;
315 }
Jim Grosbach0c2c2172010-12-08 20:32:07 +0000316
Jason W Kim0c628c22010-12-01 22:46:50 +0000317 return Value;
318 }
319 }
320}
321
Jason W Kimd4d4f4f2010-09-30 02:17:26 +0000322namespace {
Bill Wendling52e635e2010-12-07 23:05:20 +0000323
Jason W Kimd4d4f4f2010-09-30 02:17:26 +0000324// FIXME: This should be in a separate file.
325// ELF is an ELF of course...
326class ELFARMAsmBackend : public ARMAsmBackend {
Rafael Espindolaf230df92010-10-16 18:23:53 +0000327 MCELFObjectFormat Format;
328
Jason W Kimd4d4f4f2010-09-30 02:17:26 +0000329public:
330 Triple::OSType OSType;
331 ELFARMAsmBackend(const Target &T, Triple::OSType _OSType)
332 : ARMAsmBackend(T), OSType(_OSType) {
Jason W Kimd4d4f4f2010-09-30 02:17:26 +0000333 HasScatteredSymbols = true;
334 }
335
Rafael Espindolaf230df92010-10-16 18:23:53 +0000336 virtual const MCObjectFormat &getObjectFormat() const {
337 return Format;
338 }
339
Rafael Espindola179821a2010-12-06 19:08:48 +0000340 void ApplyFixup(const MCFixup &Fixup, char *Data, unsigned DataSize,
Jason W Kimd4d4f4f2010-09-30 02:17:26 +0000341 uint64_t Value) const;
342
Jason W Kimd4d4f4f2010-09-30 02:17:26 +0000343 MCObjectWriter *createObjectWriter(raw_ostream &OS) const {
Daniel Dunbar115a3dd2010-11-13 07:33:40 +0000344 return createELFObjectWriter(OS, /*Is64Bit=*/false,
345 OSType, ELF::EM_ARM,
346 /*IsLittleEndian=*/true,
347 /*HasRelocationAddend=*/false);
Jason W Kimd4d4f4f2010-09-30 02:17:26 +0000348 }
349};
350
Bill Wendling52e635e2010-12-07 23:05:20 +0000351// FIXME: Raise this to share code between Darwin and ELF.
Rafael Espindola179821a2010-12-06 19:08:48 +0000352void ELFARMAsmBackend::ApplyFixup(const MCFixup &Fixup, char *Data,
353 unsigned DataSize, uint64_t Value) const {
Bill Wendling52e635e2010-12-07 23:05:20 +0000354 unsigned NumBytes = 4; // FIXME: 2 for Thumb
Bill Wendling52e635e2010-12-07 23:05:20 +0000355 Value = adjustFixupValue(Fixup.getKind(), Value);
Bill Wendlingd832fa02010-12-07 23:11:00 +0000356 if (!Value) return; // Doesn't change encoding.
Bill Wendling52e635e2010-12-07 23:05:20 +0000357
358 unsigned Offset = Fixup.getOffset();
359 assert(Offset % NumBytes == 0 && "Offset mod NumBytes is nonzero!");
360
361 // For each byte of the fragment that the fixup touches, mask in the bits from
362 // the fixup value. The Value has been "split up" into the appropriate
363 // bitfields above.
364 for (unsigned i = 0; i != NumBytes; ++i)
365 Data[Offset + i] |= uint8_t((Value >> (i * 8)) & 0xff);
Jason W Kimd4d4f4f2010-09-30 02:17:26 +0000366}
367
368// FIXME: This should be in a separate file.
369class DarwinARMAsmBackend : public ARMAsmBackend {
Rafael Espindolaf230df92010-10-16 18:23:53 +0000370 MCMachOObjectFormat Format;
Jason W Kimd4d4f4f2010-09-30 02:17:26 +0000371public:
Chris Lattnerb75c6512010-11-17 05:41:32 +0000372 DarwinARMAsmBackend(const Target &T) : ARMAsmBackend(T) {
Jason W Kimd4d4f4f2010-09-30 02:17:26 +0000373 HasScatteredSymbols = true;
Jason W Kimd4d4f4f2010-09-30 02:17:26 +0000374 }
375
Rafael Espindolaf230df92010-10-16 18:23:53 +0000376 virtual const MCObjectFormat &getObjectFormat() const {
377 return Format;
378 }
379
Rafael Espindola179821a2010-12-06 19:08:48 +0000380 void ApplyFixup(const MCFixup &Fixup, char *Data, unsigned DataSize,
Jason W Kimd4d4f4f2010-09-30 02:17:26 +0000381 uint64_t Value) const;
382
Jason W Kimd4d4f4f2010-09-30 02:17:26 +0000383 MCObjectWriter *createObjectWriter(raw_ostream &OS) const {
Jim Grosbachc9d14392010-11-05 18:48:58 +0000384 // FIXME: Subtarget info should be derived. Force v7 for now.
Daniel Dunbar36d76a82010-11-27 04:38:36 +0000385 return createMachObjectWriter(OS, /*Is64Bit=*/false,
386 object::mach::CTM_ARM,
387 object::mach::CSARM_V7,
Daniel Dunbar115a3dd2010-11-13 07:33:40 +0000388 /*IsLittleEndian=*/true);
Jason W Kimd4d4f4f2010-09-30 02:17:26 +0000389 }
390
391 virtual bool doesSectionRequireSymbols(const MCSection &Section) const {
392 return false;
393 }
394};
395
Bill Wendlingd832fa02010-12-07 23:11:00 +0000396/// getFixupKindNumBytes - The number of bytes the fixup may change.
Jim Grosbachc466b932010-11-11 18:04:49 +0000397static unsigned getFixupKindNumBytes(unsigned Kind) {
Jim Grosbach679cbd32010-11-09 01:37:15 +0000398 switch (Kind) {
Jim Grosbach662a8162010-12-06 23:57:07 +0000399 default:
400 llvm_unreachable("Unknown fixup kind!");
Bill Wendlingb8958b02010-12-08 01:57:09 +0000401
Jim Grosbach01086452010-12-10 17:13:40 +0000402 case ARM::fixup_arm_thumb_bcc:
Bill Wendlingb8958b02010-12-08 01:57:09 +0000403 case ARM::fixup_arm_thumb_cp:
Jim Grosbachd40963c2010-12-14 22:28:03 +0000404 case ARM::fixup_thumb_adr_pcrel_10:
Bill Wendlingb8958b02010-12-08 01:57:09 +0000405 return 1;
406
Jim Grosbache2467172010-12-10 18:21:33 +0000407 case ARM::fixup_arm_thumb_br:
Jim Grosbachb492a7c2010-12-09 19:50:12 +0000408 case ARM::fixup_arm_thumb_cb:
Bill Wendlingdff2f712010-12-08 23:01:43 +0000409 return 2;
410
Jim Grosbach662a8162010-12-06 23:57:07 +0000411 case ARM::fixup_arm_ldst_pcrel_12:
412 case ARM::fixup_arm_pcrel_10:
413 case ARM::fixup_arm_adr_pcrel_12:
414 case ARM::fixup_arm_branch:
415 return 3;
Bill Wendlingb8958b02010-12-08 01:57:09 +0000416
417 case FK_Data_4:
Owen Andersond7b3f582010-12-09 01:51:07 +0000418 case ARM::fixup_t2_ldst_pcrel_12:
Owen Andersonc2666002010-12-13 19:31:11 +0000419 case ARM::fixup_t2_condbranch:
420 case ARM::fixup_t2_uncondbranch:
Owen Andersond8e351b2010-12-08 00:18:36 +0000421 case ARM::fixup_t2_pcrel_10:
Owen Andersona838a252010-12-14 00:36:49 +0000422 case ARM::fixup_t2_adr_pcrel_12:
Jim Grosbach662a8162010-12-06 23:57:07 +0000423 case ARM::fixup_arm_thumb_bl:
Bill Wendling09aa3f02010-12-09 00:39:08 +0000424 case ARM::fixup_arm_thumb_blx:
Jim Grosbach662a8162010-12-06 23:57:07 +0000425 return 4;
Jim Grosbach679cbd32010-11-09 01:37:15 +0000426 }
427}
428
Rafael Espindola179821a2010-12-06 19:08:48 +0000429void DarwinARMAsmBackend::ApplyFixup(const MCFixup &Fixup, char *Data,
430 unsigned DataSize, uint64_t Value) const {
Jim Grosbachc466b932010-11-11 18:04:49 +0000431 unsigned NumBytes = getFixupKindNumBytes(Fixup.getKind());
Jim Grosbach679cbd32010-11-09 01:37:15 +0000432 Value = adjustFixupValue(Fixup.getKind(), Value);
Bill Wendlingd832fa02010-12-07 23:11:00 +0000433 if (!Value) return; // Doesn't change encoding.
Jim Grosbach679cbd32010-11-09 01:37:15 +0000434
Bill Wendlingd832fa02010-12-07 23:11:00 +0000435 unsigned Offset = Fixup.getOffset();
436 assert(Offset + NumBytes <= DataSize && "Invalid fixup offset!");
437
Jim Grosbach679cbd32010-11-09 01:37:15 +0000438 // For each byte of the fragment that the fixup touches, mask in the
439 // bits from the fixup value.
440 for (unsigned i = 0; i != NumBytes; ++i)
Bill Wendlingd832fa02010-12-07 23:11:00 +0000441 Data[Offset + i] |= uint8_t((Value >> (i * 8)) & 0xff);
Jason W Kimd4d4f4f2010-09-30 02:17:26 +0000442}
Bill Wendling52e635e2010-12-07 23:05:20 +0000443
Jim Grosbachf73fd722010-09-30 03:21:00 +0000444} // end anonymous namespace
Jason W Kimd4d4f4f2010-09-30 02:17:26 +0000445
446TargetAsmBackend *llvm::createARMAsmBackend(const Target &T,
447 const std::string &TT) {
448 switch (Triple(TT).getOS()) {
449 case Triple::Darwin:
450 return new DarwinARMAsmBackend(T);
451 case Triple::MinGW32:
452 case Triple::Cygwin:
453 case Triple::Win32:
454 assert(0 && "Windows not supported on ARM");
455 default:
456 return new ELFARMAsmBackend(T, Triple(TT).getOS());
457 }
458}