blob: 3c1c4592dcbcadb5786ad6247cd1ce005def139e [file] [log] [blame]
Daniel Dunbar12783d12010-02-21 21:54:14 +00001//===-- X86AsmBackend.cpp - X86 Assembler Backend -------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
10#include "llvm/Target/TargetAsmBackend.h"
11#include "X86.h"
Daniel Dunbar87190c42010-03-19 09:28:12 +000012#include "X86FixupKinds.h"
Daniel Dunbar82968002010-03-23 01:39:09 +000013#include "llvm/ADT/Twine.h"
Daniel Dunbar87190c42010-03-19 09:28:12 +000014#include "llvm/MC/MCAssembler.h"
Daniel Dunbara5d0b542010-05-06 20:34:01 +000015#include "llvm/MC/MCExpr.h"
Daniel Dunbar2761fc42010-12-16 03:20:06 +000016#include "llvm/MC/MCFixupKindInfo.h"
Daniel Dunbaraa4b7dd2010-12-16 16:08:33 +000017#include "llvm/MC/MCMachObjectWriter.h"
Rafael Espindolaf230df92010-10-16 18:23:53 +000018#include "llvm/MC/MCObjectFormat.h"
Daniel Dunbar337055e2010-03-23 03:13:05 +000019#include "llvm/MC/MCObjectWriter.h"
Michael J. Spencerdfd30182010-07-27 06:46:15 +000020#include "llvm/MC/MCSectionCOFF.h"
Daniel Dunbarcc5b84c2010-03-19 09:29:03 +000021#include "llvm/MC/MCSectionELF.h"
Daniel Dunbard6e59082010-03-15 21:56:50 +000022#include "llvm/MC/MCSectionMachO.h"
Daniel Dunbar36d76a82010-11-27 04:38:36 +000023#include "llvm/Object/MachOFormat.h"
Wesley Peckeecb8582010-10-22 15:52:49 +000024#include "llvm/Support/ELF.h"
Daniel Dunbar82968002010-03-23 01:39:09 +000025#include "llvm/Support/ErrorHandling.h"
26#include "llvm/Support/raw_ostream.h"
Daniel Dunbar12783d12010-02-21 21:54:14 +000027#include "llvm/Target/TargetRegistry.h"
28#include "llvm/Target/TargetAsmBackend.h"
29using namespace llvm;
30
Daniel Dunbar87190c42010-03-19 09:28:12 +000031static unsigned getFixupKindLog2Size(unsigned Kind) {
32 switch (Kind) {
33 default: assert(0 && "invalid fixup kind!");
Rafael Espindolae04ed7e2010-11-28 14:17:56 +000034 case FK_PCRel_1:
Daniel Dunbar87190c42010-03-19 09:28:12 +000035 case FK_Data_1: return 0;
Rafael Espindolae04ed7e2010-11-28 14:17:56 +000036 case FK_PCRel_2:
Daniel Dunbar87190c42010-03-19 09:28:12 +000037 case FK_Data_2: return 1;
Rafael Espindolae04ed7e2010-11-28 14:17:56 +000038 case FK_PCRel_4:
Daniel Dunbar87190c42010-03-19 09:28:12 +000039 case X86::reloc_riprel_4byte:
40 case X86::reloc_riprel_4byte_movq_load:
Rafael Espindolaa8c02c32010-09-30 03:11:42 +000041 case X86::reloc_signed_4byte:
Rafael Espindola24ba4f72010-10-24 17:35:42 +000042 case X86::reloc_global_offset_table:
Daniel Dunbar87190c42010-03-19 09:28:12 +000043 case FK_Data_4: return 2;
44 case FK_Data_8: return 3;
45 }
46}
47
Chris Lattner9fc05222010-07-07 22:27:31 +000048namespace {
Daniel Dunbarae5abd52010-12-16 16:09:19 +000049class X86MachObjectWriter : public MCMachObjectTargetWriter {
50};
51
Daniel Dunbar12783d12010-02-21 21:54:14 +000052class X86AsmBackend : public TargetAsmBackend {
53public:
Daniel Dunbar6c27f5e2010-03-11 01:34:16 +000054 X86AsmBackend(const Target &T)
Rafael Espindolafd467972010-11-26 04:24:21 +000055 : TargetAsmBackend() {}
Daniel Dunbar87190c42010-03-19 09:28:12 +000056
Daniel Dunbar2761fc42010-12-16 03:20:06 +000057 unsigned getNumFixupKinds() const {
58 return X86::NumTargetFixupKinds;
59 }
60
61 const MCFixupKindInfo &getFixupKindInfo(MCFixupKind Kind) const {
62 const static MCFixupKindInfo Infos[X86::NumTargetFixupKinds] = {
63 { "reloc_riprel_4byte", 0, 4 * 8, MCFixupKindInfo::FKF_IsPCRel },
64 { "reloc_riprel_4byte_movq_load", 0, 4 * 8, MCFixupKindInfo::FKF_IsPCRel},
65 { "reloc_signed_4byte", 0, 4 * 8, 0},
66 { "reloc_global_offset_table", 0, 4 * 8, 0}
67 };
68
69 if (Kind < FirstTargetFixupKind)
70 return TargetAsmBackend::getFixupKindInfo(Kind);
71
72 assert(unsigned(Kind - FirstTargetFixupKind) < getNumFixupKinds() &&
73 "Invalid kind!");
74 return Infos[Kind - FirstTargetFixupKind];
75 }
76
Rafael Espindola179821a2010-12-06 19:08:48 +000077 void ApplyFixup(const MCFixup &Fixup, char *Data, unsigned DataSize,
Daniel Dunbar87190c42010-03-19 09:28:12 +000078 uint64_t Value) const {
Daniel Dunbar482ad802010-05-26 15:18:31 +000079 unsigned Size = 1 << getFixupKindLog2Size(Fixup.getKind());
Daniel Dunbar87190c42010-03-19 09:28:12 +000080
Rafael Espindola179821a2010-12-06 19:08:48 +000081 assert(Fixup.getOffset() + Size <= DataSize &&
Daniel Dunbar87190c42010-03-19 09:28:12 +000082 "Invalid fixup offset!");
83 for (unsigned i = 0; i != Size; ++i)
Rafael Espindola179821a2010-12-06 19:08:48 +000084 Data[Fixup.getOffset() + i] = uint8_t(Value >> (i * 8));
Daniel Dunbar87190c42010-03-19 09:28:12 +000085 }
Daniel Dunbar82968002010-03-23 01:39:09 +000086
Daniel Dunbar84882522010-05-26 17:45:29 +000087 bool MayNeedRelaxation(const MCInst &Inst) const;
Daniel Dunbar337055e2010-03-23 03:13:05 +000088
Daniel Dunbar95506d42010-05-26 18:15:06 +000089 void RelaxInstruction(const MCInst &Inst, MCInst &Res) const;
Daniel Dunbar8f9b80e2010-03-23 02:36:58 +000090
91 bool WriteNopData(uint64_t Count, MCObjectWriter *OW) const;
Daniel Dunbar12783d12010-02-21 21:54:14 +000092};
Michael J. Spencerec38de22010-10-10 22:04:20 +000093} // end anonymous namespace
Daniel Dunbar12783d12010-02-21 21:54:14 +000094
Rafael Espindolae4f506f2010-10-26 14:09:12 +000095static unsigned getRelaxedOpcodeBranch(unsigned Op) {
Daniel Dunbar82968002010-03-23 01:39:09 +000096 switch (Op) {
97 default:
98 return Op;
99
100 case X86::JAE_1: return X86::JAE_4;
101 case X86::JA_1: return X86::JA_4;
102 case X86::JBE_1: return X86::JBE_4;
103 case X86::JB_1: return X86::JB_4;
104 case X86::JE_1: return X86::JE_4;
105 case X86::JGE_1: return X86::JGE_4;
106 case X86::JG_1: return X86::JG_4;
107 case X86::JLE_1: return X86::JLE_4;
108 case X86::JL_1: return X86::JL_4;
109 case X86::JMP_1: return X86::JMP_4;
110 case X86::JNE_1: return X86::JNE_4;
111 case X86::JNO_1: return X86::JNO_4;
112 case X86::JNP_1: return X86::JNP_4;
113 case X86::JNS_1: return X86::JNS_4;
114 case X86::JO_1: return X86::JO_4;
115 case X86::JP_1: return X86::JP_4;
116 case X86::JS_1: return X86::JS_4;
117 }
118}
119
Rafael Espindolae4f506f2010-10-26 14:09:12 +0000120static unsigned getRelaxedOpcodeArith(unsigned Op) {
121 switch (Op) {
122 default:
123 return Op;
124
125 // IMUL
126 case X86::IMUL16rri8: return X86::IMUL16rri;
127 case X86::IMUL16rmi8: return X86::IMUL16rmi;
128 case X86::IMUL32rri8: return X86::IMUL32rri;
129 case X86::IMUL32rmi8: return X86::IMUL32rmi;
130 case X86::IMUL64rri8: return X86::IMUL64rri32;
131 case X86::IMUL64rmi8: return X86::IMUL64rmi32;
132
133 // AND
134 case X86::AND16ri8: return X86::AND16ri;
135 case X86::AND16mi8: return X86::AND16mi;
136 case X86::AND32ri8: return X86::AND32ri;
137 case X86::AND32mi8: return X86::AND32mi;
138 case X86::AND64ri8: return X86::AND64ri32;
139 case X86::AND64mi8: return X86::AND64mi32;
140
141 // OR
142 case X86::OR16ri8: return X86::OR16ri;
143 case X86::OR16mi8: return X86::OR16mi;
144 case X86::OR32ri8: return X86::OR32ri;
145 case X86::OR32mi8: return X86::OR32mi;
146 case X86::OR64ri8: return X86::OR64ri32;
147 case X86::OR64mi8: return X86::OR64mi32;
148
149 // XOR
150 case X86::XOR16ri8: return X86::XOR16ri;
151 case X86::XOR16mi8: return X86::XOR16mi;
152 case X86::XOR32ri8: return X86::XOR32ri;
153 case X86::XOR32mi8: return X86::XOR32mi;
154 case X86::XOR64ri8: return X86::XOR64ri32;
155 case X86::XOR64mi8: return X86::XOR64mi32;
156
157 // ADD
158 case X86::ADD16ri8: return X86::ADD16ri;
159 case X86::ADD16mi8: return X86::ADD16mi;
160 case X86::ADD32ri8: return X86::ADD32ri;
161 case X86::ADD32mi8: return X86::ADD32mi;
162 case X86::ADD64ri8: return X86::ADD64ri32;
163 case X86::ADD64mi8: return X86::ADD64mi32;
164
165 // SUB
166 case X86::SUB16ri8: return X86::SUB16ri;
167 case X86::SUB16mi8: return X86::SUB16mi;
168 case X86::SUB32ri8: return X86::SUB32ri;
169 case X86::SUB32mi8: return X86::SUB32mi;
170 case X86::SUB64ri8: return X86::SUB64ri32;
171 case X86::SUB64mi8: return X86::SUB64mi32;
172
173 // CMP
174 case X86::CMP16ri8: return X86::CMP16ri;
175 case X86::CMP16mi8: return X86::CMP16mi;
176 case X86::CMP32ri8: return X86::CMP32ri;
177 case X86::CMP32mi8: return X86::CMP32mi;
178 case X86::CMP64ri8: return X86::CMP64ri32;
179 case X86::CMP64mi8: return X86::CMP64mi32;
180 }
181}
182
183static unsigned getRelaxedOpcode(unsigned Op) {
184 unsigned R = getRelaxedOpcodeArith(Op);
185 if (R != Op)
186 return R;
187 return getRelaxedOpcodeBranch(Op);
188}
189
Daniel Dunbar84882522010-05-26 17:45:29 +0000190bool X86AsmBackend::MayNeedRelaxation(const MCInst &Inst) const {
Rafael Espindolae4f506f2010-10-26 14:09:12 +0000191 // Branches can always be relaxed.
192 if (getRelaxedOpcodeBranch(Inst.getOpcode()) != Inst.getOpcode())
193 return true;
194
Daniel Dunbar84882522010-05-26 17:45:29 +0000195 // Check if this instruction is ever relaxable.
Rafael Espindolae4f506f2010-10-26 14:09:12 +0000196 if (getRelaxedOpcodeArith(Inst.getOpcode()) == Inst.getOpcode())
Daniel Dunbar84882522010-05-26 17:45:29 +0000197 return false;
Daniel Dunbar482ad802010-05-26 15:18:31 +0000198
Rafael Espindolae4f506f2010-10-26 14:09:12 +0000199
200 // Check if it has an expression and is not RIP relative.
201 bool hasExp = false;
202 bool hasRIP = false;
203 for (unsigned i = 0; i < Inst.getNumOperands(); ++i) {
204 const MCOperand &Op = Inst.getOperand(i);
205 if (Op.isExpr())
206 hasExp = true;
207
208 if (Op.isReg() && Op.getReg() == X86::RIP)
209 hasRIP = true;
210 }
211
212 // FIXME: Why exactly do we need the !hasRIP? Is it just a limitation on
213 // how we do relaxations?
214 return hasExp && !hasRIP;
Daniel Dunbar337055e2010-03-23 03:13:05 +0000215}
216
Daniel Dunbar82968002010-03-23 01:39:09 +0000217// FIXME: Can tblgen help at all here to verify there aren't other instructions
218// we can relax?
Daniel Dunbar95506d42010-05-26 18:15:06 +0000219void X86AsmBackend::RelaxInstruction(const MCInst &Inst, MCInst &Res) const {
Daniel Dunbar82968002010-03-23 01:39:09 +0000220 // The only relaxations X86 does is from a 1byte pcrel to a 4byte pcrel.
Daniel Dunbar95506d42010-05-26 18:15:06 +0000221 unsigned RelaxedOp = getRelaxedOpcode(Inst.getOpcode());
Daniel Dunbar82968002010-03-23 01:39:09 +0000222
Daniel Dunbar95506d42010-05-26 18:15:06 +0000223 if (RelaxedOp == Inst.getOpcode()) {
Daniel Dunbar82968002010-03-23 01:39:09 +0000224 SmallString<256> Tmp;
225 raw_svector_ostream OS(Tmp);
Daniel Dunbar95506d42010-05-26 18:15:06 +0000226 Inst.dump_pretty(OS);
Daniel Dunbarc9adb8c2010-05-26 15:18:13 +0000227 OS << "\n";
Chris Lattner75361b62010-04-07 22:58:41 +0000228 report_fatal_error("unexpected instruction to relax: " + OS.str());
Daniel Dunbar82968002010-03-23 01:39:09 +0000229 }
230
Daniel Dunbar95506d42010-05-26 18:15:06 +0000231 Res = Inst;
Daniel Dunbar82968002010-03-23 01:39:09 +0000232 Res.setOpcode(RelaxedOp);
233}
234
Daniel Dunbar8f9b80e2010-03-23 02:36:58 +0000235/// WriteNopData - Write optimal nops to the output file for the \arg Count
236/// bytes. This returns the number of bytes written. It may return 0 if
237/// the \arg Count is more than the maximum optimal nops.
Daniel Dunbar8f9b80e2010-03-23 02:36:58 +0000238bool X86AsmBackend::WriteNopData(uint64_t Count, MCObjectWriter *OW) const {
Rafael Espindola2ace1b62010-11-25 17:14:16 +0000239 static const uint8_t Nops[10][10] = {
Daniel Dunbar8f9b80e2010-03-23 02:36:58 +0000240 // nop
241 {0x90},
242 // xchg %ax,%ax
243 {0x66, 0x90},
244 // nopl (%[re]ax)
245 {0x0f, 0x1f, 0x00},
246 // nopl 0(%[re]ax)
247 {0x0f, 0x1f, 0x40, 0x00},
248 // nopl 0(%[re]ax,%[re]ax,1)
249 {0x0f, 0x1f, 0x44, 0x00, 0x00},
250 // nopw 0(%[re]ax,%[re]ax,1)
251 {0x66, 0x0f, 0x1f, 0x44, 0x00, 0x00},
252 // nopl 0L(%[re]ax)
253 {0x0f, 0x1f, 0x80, 0x00, 0x00, 0x00, 0x00},
254 // nopl 0L(%[re]ax,%[re]ax,1)
255 {0x0f, 0x1f, 0x84, 0x00, 0x00, 0x00, 0x00, 0x00},
256 // nopw 0L(%[re]ax,%[re]ax,1)
257 {0x66, 0x0f, 0x1f, 0x84, 0x00, 0x00, 0x00, 0x00, 0x00},
258 // nopw %cs:0L(%[re]ax,%[re]ax,1)
259 {0x66, 0x2e, 0x0f, 0x1f, 0x84, 0x00, 0x00, 0x00, 0x00, 0x00},
Daniel Dunbar8f9b80e2010-03-23 02:36:58 +0000260 };
261
262 // Write an optimal sequence for the first 15 bytes.
Rafael Espindola2ace1b62010-11-25 17:14:16 +0000263 const uint64_t OptimalCount = (Count < 16) ? Count : 15;
264 const uint64_t Prefixes = OptimalCount <= 10 ? 0 : OptimalCount - 10;
265 for (uint64_t i = 0, e = Prefixes; i != e; i++)
266 OW->Write8(0x66);
267 const uint64_t Rest = OptimalCount - Prefixes;
268 for (uint64_t i = 0, e = Rest; i != e; i++)
269 OW->Write8(Nops[Rest - 1][i]);
Daniel Dunbar8f9b80e2010-03-23 02:36:58 +0000270
271 // Finish with single byte nops.
272 for (uint64_t i = OptimalCount, e = Count; i != e; ++i)
273 OW->Write8(0x90);
274
275 return true;
276}
277
Daniel Dunbar82968002010-03-23 01:39:09 +0000278/* *** */
279
Chris Lattner9fc05222010-07-07 22:27:31 +0000280namespace {
Daniel Dunbarcc5b84c2010-03-19 09:29:03 +0000281class ELFX86AsmBackend : public X86AsmBackend {
Rafael Espindolaf230df92010-10-16 18:23:53 +0000282 MCELFObjectFormat Format;
283
Daniel Dunbarcc5b84c2010-03-19 09:29:03 +0000284public:
Roman Divacky5baf79e2010-09-09 17:57:50 +0000285 Triple::OSType OSType;
286 ELFX86AsmBackend(const Target &T, Triple::OSType _OSType)
287 : X86AsmBackend(T), OSType(_OSType) {
Daniel Dunbarcc5b84c2010-03-19 09:29:03 +0000288 HasScatteredSymbols = true;
Rafael Espindola73ffea42010-09-25 05:42:19 +0000289 HasReliableSymbolDifference = true;
290 }
291
Rafael Espindolaf230df92010-10-16 18:23:53 +0000292 virtual const MCObjectFormat &getObjectFormat() const {
293 return Format;
294 }
295
Rafael Espindola73ffea42010-09-25 05:42:19 +0000296 virtual bool doesSectionRequireSymbols(const MCSection &Section) const {
297 const MCSectionELF &ES = static_cast<const MCSectionELF&>(Section);
298 return ES.getFlags() & MCSectionELF::SHF_MERGE;
Daniel Dunbarcc5b84c2010-03-19 09:29:03 +0000299 }
Daniel Dunbarcc5b84c2010-03-19 09:29:03 +0000300};
301
Matt Fleming7efaef62010-05-21 11:39:07 +0000302class ELFX86_32AsmBackend : public ELFX86AsmBackend {
303public:
Roman Divacky5baf79e2010-09-09 17:57:50 +0000304 ELFX86_32AsmBackend(const Target &T, Triple::OSType OSType)
305 : ELFX86AsmBackend(T, OSType) {}
Matt Fleming453db502010-08-16 18:36:14 +0000306
307 MCObjectWriter *createObjectWriter(raw_ostream &OS) const {
Daniel Dunbar115a3dd2010-11-13 07:33:40 +0000308 return createELFObjectWriter(OS, /*Is64Bit=*/false,
309 OSType, ELF::EM_386,
310 /*IsLittleEndian=*/true,
311 /*HasRelocationAddend=*/false);
Matt Fleming453db502010-08-16 18:36:14 +0000312 }
Matt Fleming7efaef62010-05-21 11:39:07 +0000313};
314
315class ELFX86_64AsmBackend : public ELFX86AsmBackend {
316public:
Roman Divacky5baf79e2010-09-09 17:57:50 +0000317 ELFX86_64AsmBackend(const Target &T, Triple::OSType OSType)
318 : ELFX86AsmBackend(T, OSType) {}
Matt Fleming453db502010-08-16 18:36:14 +0000319
320 MCObjectWriter *createObjectWriter(raw_ostream &OS) const {
Daniel Dunbar115a3dd2010-11-13 07:33:40 +0000321 return createELFObjectWriter(OS, /*Is64Bit=*/true,
322 OSType, ELF::EM_X86_64,
323 /*IsLittleEndian=*/true,
324 /*HasRelocationAddend=*/true);
Matt Fleming453db502010-08-16 18:36:14 +0000325 }
Matt Fleming7efaef62010-05-21 11:39:07 +0000326};
327
Michael J. Spencerdfd30182010-07-27 06:46:15 +0000328class WindowsX86AsmBackend : public X86AsmBackend {
Michael J. Spencerda0bfcd2010-08-21 05:58:13 +0000329 bool Is64Bit;
Rafael Espindolaf230df92010-10-16 18:23:53 +0000330 MCCOFFObjectFormat Format;
331
Michael J. Spencerdfd30182010-07-27 06:46:15 +0000332public:
Michael J. Spencerda0bfcd2010-08-21 05:58:13 +0000333 WindowsX86AsmBackend(const Target &T, bool is64Bit)
334 : X86AsmBackend(T)
335 , Is64Bit(is64Bit) {
Michael J. Spencerdfd30182010-07-27 06:46:15 +0000336 HasScatteredSymbols = true;
337 }
338
Rafael Espindolaf230df92010-10-16 18:23:53 +0000339 virtual const MCObjectFormat &getObjectFormat() const {
340 return Format;
341 }
342
Michael J. Spencerdfd30182010-07-27 06:46:15 +0000343 MCObjectWriter *createObjectWriter(raw_ostream &OS) const {
Michael J. Spencerda0bfcd2010-08-21 05:58:13 +0000344 return createWinCOFFObjectWriter(OS, Is64Bit);
Michael J. Spencerdfd30182010-07-27 06:46:15 +0000345 }
Michael J. Spencerdfd30182010-07-27 06:46:15 +0000346};
347
Daniel Dunbar23ac7c72010-03-11 01:34:21 +0000348class DarwinX86AsmBackend : public X86AsmBackend {
Rafael Espindolaf230df92010-10-16 18:23:53 +0000349 MCMachOObjectFormat Format;
350
Daniel Dunbar23ac7c72010-03-11 01:34:21 +0000351public:
352 DarwinX86AsmBackend(const Target &T)
Daniel Dunbar06829512010-03-18 00:58:53 +0000353 : X86AsmBackend(T) {
Daniel Dunbar06829512010-03-18 00:58:53 +0000354 HasScatteredSymbols = true;
355 }
Daniel Dunbarcc5b84c2010-03-19 09:29:03 +0000356
Rafael Espindolaf230df92010-10-16 18:23:53 +0000357 virtual const MCObjectFormat &getObjectFormat() const {
358 return Format;
359 }
Daniel Dunbar23ac7c72010-03-11 01:34:21 +0000360};
361
Daniel Dunbard6e59082010-03-15 21:56:50 +0000362class DarwinX86_32AsmBackend : public DarwinX86AsmBackend {
363public:
364 DarwinX86_32AsmBackend(const Target &T)
365 : DarwinX86AsmBackend(T) {}
Daniel Dunbar1a9158c2010-03-19 10:43:26 +0000366
367 MCObjectWriter *createObjectWriter(raw_ostream &OS) const {
Daniel Dunbarae5abd52010-12-16 16:09:19 +0000368 return createMachObjectWriter(new X86MachObjectWriter,
369 OS, /*Is64Bit=*/false,
Daniel Dunbar36d76a82010-11-27 04:38:36 +0000370 object::mach::CTM_i386,
371 object::mach::CSX86_ALL,
Daniel Dunbar115a3dd2010-11-13 07:33:40 +0000372 /*IsLittleEndian=*/true);
Daniel Dunbar1a9158c2010-03-19 10:43:26 +0000373 }
Daniel Dunbard6e59082010-03-15 21:56:50 +0000374};
375
376class DarwinX86_64AsmBackend : public DarwinX86AsmBackend {
377public:
378 DarwinX86_64AsmBackend(const Target &T)
Daniel Dunbar06829512010-03-18 00:58:53 +0000379 : DarwinX86AsmBackend(T) {
380 HasReliableSymbolDifference = true;
381 }
Daniel Dunbard6e59082010-03-15 21:56:50 +0000382
Daniel Dunbar1a9158c2010-03-19 10:43:26 +0000383 MCObjectWriter *createObjectWriter(raw_ostream &OS) const {
Daniel Dunbarae5abd52010-12-16 16:09:19 +0000384 return createMachObjectWriter(new X86MachObjectWriter,
385 OS, /*Is64Bit=*/true,
Daniel Dunbar36d76a82010-11-27 04:38:36 +0000386 object::mach::CTM_x86_64,
387 object::mach::CSX86_ALL,
Daniel Dunbar115a3dd2010-11-13 07:33:40 +0000388 /*IsLittleEndian=*/true);
Daniel Dunbar1a9158c2010-03-19 10:43:26 +0000389 }
390
Daniel Dunbard6e59082010-03-15 21:56:50 +0000391 virtual bool doesSectionRequireSymbols(const MCSection &Section) const {
392 // Temporary labels in the string literals sections require symbols. The
393 // issue is that the x86_64 relocation format does not allow symbol +
394 // offset, and so the linker does not have enough information to resolve the
395 // access to the appropriate atom unless an external relocation is used. For
396 // non-cstring sections, we expect the compiler to use a non-temporary label
397 // for anything that could have an addend pointing outside the symbol.
398 //
399 // See <rdar://problem/4765733>.
400 const MCSectionMachO &SMO = static_cast<const MCSectionMachO&>(Section);
401 return SMO.getType() == MCSectionMachO::S_CSTRING_LITERALS;
402 }
Daniel Dunbara5f1d572010-05-12 00:38:17 +0000403
404 virtual bool isSectionAtomizable(const MCSection &Section) const {
405 const MCSectionMachO &SMO = static_cast<const MCSectionMachO&>(Section);
406 // Fixed sized data sections are uniqued, they cannot be diced into atoms.
407 switch (SMO.getType()) {
408 default:
409 return true;
410
411 case MCSectionMachO::S_4BYTE_LITERALS:
412 case MCSectionMachO::S_8BYTE_LITERALS:
413 case MCSectionMachO::S_16BYTE_LITERALS:
414 case MCSectionMachO::S_LITERAL_POINTERS:
415 case MCSectionMachO::S_NON_LAZY_SYMBOL_POINTERS:
416 case MCSectionMachO::S_LAZY_SYMBOL_POINTERS:
417 case MCSectionMachO::S_MOD_INIT_FUNC_POINTERS:
418 case MCSectionMachO::S_MOD_TERM_FUNC_POINTERS:
419 case MCSectionMachO::S_INTERPOSING:
420 return false;
421 }
422 }
Daniel Dunbard6e59082010-03-15 21:56:50 +0000423};
424
Michael J. Spencerec38de22010-10-10 22:04:20 +0000425} // end anonymous namespace
Daniel Dunbar12783d12010-02-21 21:54:14 +0000426
427TargetAsmBackend *llvm::createX86_32AsmBackend(const Target &T,
Daniel Dunbar6c27f5e2010-03-11 01:34:16 +0000428 const std::string &TT) {
Daniel Dunbar23ac7c72010-03-11 01:34:21 +0000429 switch (Triple(TT).getOS()) {
430 case Triple::Darwin:
Daniel Dunbard6e59082010-03-15 21:56:50 +0000431 return new DarwinX86_32AsmBackend(T);
Benjamin Kramer56d23942010-08-04 15:32:40 +0000432 case Triple::MinGW32:
433 case Triple::Cygwin:
Michael J. Spencerdfd30182010-07-27 06:46:15 +0000434 case Triple::Win32:
Michael J. Spencerda0bfcd2010-08-21 05:58:13 +0000435 return new WindowsX86AsmBackend(T, false);
Daniel Dunbar23ac7c72010-03-11 01:34:21 +0000436 default:
Roman Divacky5baf79e2010-09-09 17:57:50 +0000437 return new ELFX86_32AsmBackend(T, Triple(TT).getOS());
Daniel Dunbar23ac7c72010-03-11 01:34:21 +0000438 }
Daniel Dunbar12783d12010-02-21 21:54:14 +0000439}
440
441TargetAsmBackend *llvm::createX86_64AsmBackend(const Target &T,
Daniel Dunbar6c27f5e2010-03-11 01:34:16 +0000442 const std::string &TT) {
Daniel Dunbar23ac7c72010-03-11 01:34:21 +0000443 switch (Triple(TT).getOS()) {
444 case Triple::Darwin:
Daniel Dunbard6e59082010-03-15 21:56:50 +0000445 return new DarwinX86_64AsmBackend(T);
Michael J. Spencerda0bfcd2010-08-21 05:58:13 +0000446 case Triple::MinGW64:
447 case Triple::Cygwin:
448 case Triple::Win32:
449 return new WindowsX86AsmBackend(T, true);
Daniel Dunbar23ac7c72010-03-11 01:34:21 +0000450 default:
Roman Divacky5baf79e2010-09-09 17:57:50 +0000451 return new ELFX86_64AsmBackend(T, Triple(TT).getOS());
Daniel Dunbar23ac7c72010-03-11 01:34:21 +0000452 }
Daniel Dunbar12783d12010-02-21 21:54:14 +0000453}