blob: b344ddabc9c6fdef322d04489e4e9db632129caa [file] [log] [blame]
Jia Liubb481f82012-02-28 07:46:26 +00001//===-- MipsISelLowering.cpp - Mips DAG Lowering Implementation -----------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00007//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00008//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00009//
10// This file defines the interfaces that Mips uses to lower LLVM code into a
11// selection DAG.
12//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000013//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000014#define DEBUG_TYPE "mips-lower"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000015#include "MipsISelLowering.h"
Craig Topper79aa3412012-03-17 18:46:09 +000016#include "InstPrinter/MipsInstPrinter.h"
17#include "MCTargetDesc/MipsBaseInfo.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000018#include "MipsMachineFunction.h"
19#include "MipsSubtarget.h"
20#include "MipsTargetMachine.h"
21#include "MipsTargetObjectFile.h"
Akira Hatanaka2b861be2012-10-19 21:47:33 +000022#include "llvm/ADT/Statistic.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000023#include "llvm/CodeGen/CallingConvLower.h"
24#include "llvm/CodeGen/MachineFrameInfo.h"
25#include "llvm/CodeGen/MachineFunction.h"
26#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000027#include "llvm/CodeGen/MachineRegisterInfo.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000028#include "llvm/CodeGen/SelectionDAGISel.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000029#include "llvm/CodeGen/ValueTypes.h"
Chandler Carruth0b8c9a82013-01-02 11:36:10 +000030#include "llvm/IR/CallingConv.h"
31#include "llvm/IR/DerivedTypes.h"
Chandler Carruth0b8c9a82013-01-02 11:36:10 +000032#include "llvm/IR/GlobalVariable.h"
Akira Hatanaka2b861be2012-10-19 21:47:33 +000033#include "llvm/Support/CommandLine.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000034#include "llvm/Support/Debug.h"
Torok Edwinc25e7582009-07-11 20:10:48 +000035#include "llvm/Support/ErrorHandling.h"
NAKAMURA Takumi89593932012-04-21 15:31:45 +000036#include "llvm/Support/raw_ostream.h"
37
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000038using namespace llvm;
39
Akira Hatanaka2b861be2012-10-19 21:47:33 +000040STATISTIC(NumTailCalls, "Number of tail calls");
41
42static cl::opt<bool>
Akira Hatanaka81784cb2012-11-21 20:21:11 +000043LargeGOT("mxgot", cl::Hidden,
44 cl::desc("MIPS: Enable GOT larger than 64k."), cl::init(false));
45
Akira Hatanakafe30a9b2012-10-27 00:29:43 +000046static const uint16_t O32IntRegs[4] = {
47 Mips::A0, Mips::A1, Mips::A2, Mips::A3
48};
49
50static const uint16_t Mips64IntRegs[8] = {
51 Mips::A0_64, Mips::A1_64, Mips::A2_64, Mips::A3_64,
52 Mips::T0_64, Mips::T1_64, Mips::T2_64, Mips::T3_64
53};
54
55static const uint16_t Mips64DPRegs[8] = {
56 Mips::D12_64, Mips::D13_64, Mips::D14_64, Mips::D15_64,
57 Mips::D16_64, Mips::D17_64, Mips::D18_64, Mips::D19_64
58};
59
Jia Liubb481f82012-02-28 07:46:26 +000060// If I is a shifted mask, set the size (Size) and the first bit of the
Akira Hatanakadbe9a312011-08-18 20:07:42 +000061// mask (Pos), and return true.
Jia Liubb481f82012-02-28 07:46:26 +000062// For example, if I is 0x003ff800, (Pos, Size) = (11, 11).
Akira Hatanakaf635ef42013-03-12 00:16:36 +000063static bool isShiftedMask(uint64_t I, uint64_t &Pos, uint64_t &Size) {
Akira Hatanakad6bc5232011-12-05 21:26:34 +000064 if (!isShiftedMask_64(I))
Akira Hatanaka854a7db2011-08-19 22:59:00 +000065 return false;
Akira Hatanakabb15e112011-08-17 02:05:42 +000066
Akira Hatanakad6bc5232011-12-05 21:26:34 +000067 Size = CountPopulation_64(I);
68 Pos = CountTrailingZeros_64(I);
Akira Hatanakadbe9a312011-08-18 20:07:42 +000069 return true;
Akira Hatanakabb15e112011-08-17 02:05:42 +000070}
71
Akira Hatanaka5ac065a2013-03-13 00:54:29 +000072SDValue MipsTargetLowering::getGlobalReg(SelectionDAG &DAG, EVT Ty) const {
Akira Hatanaka648f00c2012-02-24 22:34:47 +000073 MipsFunctionInfo *FI = DAG.getMachineFunction().getInfo<MipsFunctionInfo>();
74 return DAG.getRegister(FI->getGlobalBaseReg(), Ty);
75}
76
Akira Hatanaka6b28b802012-11-21 20:26:38 +000077static SDValue getTargetNode(SDValue Op, SelectionDAG &DAG, unsigned Flag) {
78 EVT Ty = Op.getValueType();
79
80 if (GlobalAddressSDNode *N = dyn_cast<GlobalAddressSDNode>(Op))
81 return DAG.getTargetGlobalAddress(N->getGlobal(), Op.getDebugLoc(), Ty, 0,
82 Flag);
83 if (ExternalSymbolSDNode *N = dyn_cast<ExternalSymbolSDNode>(Op))
84 return DAG.getTargetExternalSymbol(N->getSymbol(), Ty, Flag);
85 if (BlockAddressSDNode *N = dyn_cast<BlockAddressSDNode>(Op))
86 return DAG.getTargetBlockAddress(N->getBlockAddress(), Ty, 0, Flag);
87 if (JumpTableSDNode *N = dyn_cast<JumpTableSDNode>(Op))
88 return DAG.getTargetJumpTable(N->getIndex(), Ty, Flag);
89 if (ConstantPoolSDNode *N = dyn_cast<ConstantPoolSDNode>(Op))
90 return DAG.getTargetConstantPool(N->getConstVal(), Ty, N->getAlignment(),
91 N->getOffset(), Flag);
92
93 llvm_unreachable("Unexpected node type.");
94 return SDValue();
95}
96
97static SDValue getAddrNonPIC(SDValue Op, SelectionDAG &DAG) {
98 DebugLoc DL = Op.getDebugLoc();
99 EVT Ty = Op.getValueType();
100 SDValue Hi = getTargetNode(Op, DAG, MipsII::MO_ABS_HI);
101 SDValue Lo = getTargetNode(Op, DAG, MipsII::MO_ABS_LO);
102 return DAG.getNode(ISD::ADD, DL, Ty,
103 DAG.getNode(MipsISD::Hi, DL, Ty, Hi),
104 DAG.getNode(MipsISD::Lo, DL, Ty, Lo));
105}
106
Akira Hatanaka5ac065a2013-03-13 00:54:29 +0000107SDValue MipsTargetLowering::getAddrLocal(SDValue Op, SelectionDAG &DAG,
108 bool HasMips64) const {
Akira Hatanaka6b28b802012-11-21 20:26:38 +0000109 DebugLoc DL = Op.getDebugLoc();
110 EVT Ty = Op.getValueType();
111 unsigned GOTFlag = HasMips64 ? MipsII::MO_GOT_PAGE : MipsII::MO_GOT;
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000112 SDValue GOT = DAG.getNode(MipsISD::Wrapper, DL, Ty, getGlobalReg(DAG, Ty),
Akira Hatanaka6b28b802012-11-21 20:26:38 +0000113 getTargetNode(Op, DAG, GOTFlag));
114 SDValue Load = DAG.getLoad(Ty, DL, DAG.getEntryNode(), GOT,
115 MachinePointerInfo::getGOT(), false, false, false,
116 0);
117 unsigned LoFlag = HasMips64 ? MipsII::MO_GOT_OFST : MipsII::MO_ABS_LO;
118 SDValue Lo = DAG.getNode(MipsISD::Lo, DL, Ty, getTargetNode(Op, DAG, LoFlag));
119 return DAG.getNode(ISD::ADD, DL, Ty, Load, Lo);
120}
121
Akira Hatanaka5ac065a2013-03-13 00:54:29 +0000122SDValue MipsTargetLowering::getAddrGlobal(SDValue Op, SelectionDAG &DAG,
123 unsigned Flag) const {
Akira Hatanaka6b28b802012-11-21 20:26:38 +0000124 DebugLoc DL = Op.getDebugLoc();
125 EVT Ty = Op.getValueType();
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000126 SDValue Tgt = DAG.getNode(MipsISD::Wrapper, DL, Ty, getGlobalReg(DAG, Ty),
Akira Hatanaka6b28b802012-11-21 20:26:38 +0000127 getTargetNode(Op, DAG, Flag));
128 return DAG.getLoad(Ty, DL, DAG.getEntryNode(), Tgt,
129 MachinePointerInfo::getGOT(), false, false, false, 0);
130}
131
Akira Hatanaka5ac065a2013-03-13 00:54:29 +0000132SDValue MipsTargetLowering::getAddrGlobalLargeGOT(SDValue Op, SelectionDAG &DAG,
133 unsigned HiFlag,
134 unsigned LoFlag) const {
Akira Hatanaka6b28b802012-11-21 20:26:38 +0000135 DebugLoc DL = Op.getDebugLoc();
136 EVT Ty = Op.getValueType();
137 SDValue Hi = DAG.getNode(MipsISD::Hi, DL, Ty, getTargetNode(Op, DAG, HiFlag));
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000138 Hi = DAG.getNode(ISD::ADD, DL, Ty, Hi, getGlobalReg(DAG, Ty));
Akira Hatanaka6b28b802012-11-21 20:26:38 +0000139 SDValue Wrapper = DAG.getNode(MipsISD::Wrapper, DL, Ty, Hi,
140 getTargetNode(Op, DAG, LoFlag));
141 return DAG.getLoad(Ty, DL, DAG.getEntryNode(), Wrapper,
142 MachinePointerInfo::getGOT(), false, false, false, 0);
143}
144
Chris Lattnerf0144122009-07-28 03:13:23 +0000145const char *MipsTargetLowering::getTargetNodeName(unsigned Opcode) const {
146 switch (Opcode) {
Akira Hatanakabdd2ce92011-05-23 21:13:59 +0000147 case MipsISD::JmpLink: return "MipsISD::JmpLink";
Akira Hatanaka58d1e3f2012-10-19 20:59:39 +0000148 case MipsISD::TailCall: return "MipsISD::TailCall";
Akira Hatanakabdd2ce92011-05-23 21:13:59 +0000149 case MipsISD::Hi: return "MipsISD::Hi";
150 case MipsISD::Lo: return "MipsISD::Lo";
151 case MipsISD::GPRel: return "MipsISD::GPRel";
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +0000152 case MipsISD::ThreadPointer: return "MipsISD::ThreadPointer";
Akira Hatanakabdd2ce92011-05-23 21:13:59 +0000153 case MipsISD::Ret: return "MipsISD::Ret";
Akira Hatanaka544cc212013-01-30 00:26:49 +0000154 case MipsISD::EH_RETURN: return "MipsISD::EH_RETURN";
Akira Hatanakabdd2ce92011-05-23 21:13:59 +0000155 case MipsISD::FPBrcond: return "MipsISD::FPBrcond";
156 case MipsISD::FPCmp: return "MipsISD::FPCmp";
157 case MipsISD::CMovFP_T: return "MipsISD::CMovFP_T";
158 case MipsISD::CMovFP_F: return "MipsISD::CMovFP_F";
Akira Hatanakaae7e7cb2013-05-16 21:17:15 +0000159 case MipsISD::TruncIntFP: return "MipsISD::TruncIntFP";
Akira Hatanakadd958922013-03-30 01:14:04 +0000160 case MipsISD::ExtractLOHI: return "MipsISD::ExtractLOHI";
161 case MipsISD::InsertLOHI: return "MipsISD::InsertLOHI";
162 case MipsISD::Mult: return "MipsISD::Mult";
163 case MipsISD::Multu: return "MipsISD::Multu";
Akira Hatanakabdd2ce92011-05-23 21:13:59 +0000164 case MipsISD::MAdd: return "MipsISD::MAdd";
165 case MipsISD::MAddu: return "MipsISD::MAddu";
166 case MipsISD::MSub: return "MipsISD::MSub";
167 case MipsISD::MSubu: return "MipsISD::MSubu";
168 case MipsISD::DivRem: return "MipsISD::DivRem";
169 case MipsISD::DivRemU: return "MipsISD::DivRemU";
Akira Hatanakadd958922013-03-30 01:14:04 +0000170 case MipsISD::DivRem16: return "MipsISD::DivRem16";
171 case MipsISD::DivRemU16: return "MipsISD::DivRemU16";
Akira Hatanakabdd2ce92011-05-23 21:13:59 +0000172 case MipsISD::BuildPairF64: return "MipsISD::BuildPairF64";
173 case MipsISD::ExtractElementF64: return "MipsISD::ExtractElementF64";
Akira Hatanakabfcb83f2011-12-12 22:38:19 +0000174 case MipsISD::Wrapper: return "MipsISD::Wrapper";
Akira Hatanakadb548262011-07-19 23:30:50 +0000175 case MipsISD::Sync: return "MipsISD::Sync";
Akira Hatanakabb15e112011-08-17 02:05:42 +0000176 case MipsISD::Ext: return "MipsISD::Ext";
177 case MipsISD::Ins: return "MipsISD::Ins";
Akira Hatanakab6f1dc22012-06-02 00:03:12 +0000178 case MipsISD::LWL: return "MipsISD::LWL";
179 case MipsISD::LWR: return "MipsISD::LWR";
180 case MipsISD::SWL: return "MipsISD::SWL";
181 case MipsISD::SWR: return "MipsISD::SWR";
182 case MipsISD::LDL: return "MipsISD::LDL";
183 case MipsISD::LDR: return "MipsISD::LDR";
184 case MipsISD::SDL: return "MipsISD::SDL";
185 case MipsISD::SDR: return "MipsISD::SDR";
Akira Hatanaka6fad5e72012-09-21 23:52:47 +0000186 case MipsISD::EXTP: return "MipsISD::EXTP";
187 case MipsISD::EXTPDP: return "MipsISD::EXTPDP";
188 case MipsISD::EXTR_S_H: return "MipsISD::EXTR_S_H";
189 case MipsISD::EXTR_W: return "MipsISD::EXTR_W";
190 case MipsISD::EXTR_R_W: return "MipsISD::EXTR_R_W";
191 case MipsISD::EXTR_RS_W: return "MipsISD::EXTR_RS_W";
192 case MipsISD::SHILO: return "MipsISD::SHILO";
193 case MipsISD::MTHLIP: return "MipsISD::MTHLIP";
194 case MipsISD::MULT: return "MipsISD::MULT";
195 case MipsISD::MULTU: return "MipsISD::MULTU";
Jia Liub3ea8802013-03-04 01:06:54 +0000196 case MipsISD::MADD_DSP: return "MipsISD::MADD_DSP";
Akira Hatanaka6fad5e72012-09-21 23:52:47 +0000197 case MipsISD::MADDU_DSP: return "MipsISD::MADDU_DSP";
198 case MipsISD::MSUB_DSP: return "MipsISD::MSUB_DSP";
199 case MipsISD::MSUBU_DSP: return "MipsISD::MSUBU_DSP";
Akira Hatanaka97a62bf2013-04-19 23:21:32 +0000200 case MipsISD::SHLL_DSP: return "MipsISD::SHLL_DSP";
201 case MipsISD::SHRA_DSP: return "MipsISD::SHRA_DSP";
202 case MipsISD::SHRL_DSP: return "MipsISD::SHRL_DSP";
Akira Hatanakacd6c5792013-04-30 22:37:26 +0000203 case MipsISD::SETCC_DSP: return "MipsISD::SETCC_DSP";
204 case MipsISD::SELECT_CC_DSP: return "MipsISD::SELECT_CC_DSP";
Akira Hatanaka0f843822011-06-07 18:58:42 +0000205 default: return NULL;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000206 }
207}
208
209MipsTargetLowering::
Chris Lattnerf0144122009-07-28 03:13:23 +0000210MipsTargetLowering(MipsTargetMachine &TM)
Akira Hatanaka8b4198d2011-09-26 21:47:02 +0000211 : TargetLowering(TM, new MipsTargetObjectFile()),
212 Subtarget(&TM.getSubtarget<MipsSubtarget>()),
Akira Hatanaka2ec69fa2011-10-28 18:47:24 +0000213 HasMips64(Subtarget->hasMips64()), IsN64(Subtarget->isABI_N64()),
214 IsO32(Subtarget->isABI_O32()) {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000215 // Mips does not have i1 type, so use i32 for
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000216 // setcc operations results (slt, sgt, ...).
Duncan Sands03228082008-11-23 15:47:28 +0000217 setBooleanContents(ZeroOrOneBooleanContent);
Akira Hatanakacd6c5792013-04-30 22:37:26 +0000218 setBooleanVectorContents(ZeroOrNegativeOneBooleanContent);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000219
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000220 // Load extented operations for i1 types must be promoted
Owen Anderson825b72b2009-08-11 20:47:22 +0000221 setLoadExtAction(ISD::EXTLOAD, MVT::i1, Promote);
222 setLoadExtAction(ISD::ZEXTLOAD, MVT::i1, Promote);
223 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000224
Eli Friedman6055a6a2009-07-17 04:07:24 +0000225 // MIPS doesn't have extending float->double load/store
Owen Anderson825b72b2009-08-11 20:47:22 +0000226 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
227 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Eli Friedman10a36592009-07-17 02:28:12 +0000228
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000229 // Used by legalize types to correctly generate the setcc result.
230 // Without this, every float setcc comes with a AND/OR with the result,
231 // we don't want this, since the fpcmp result goes to a flag register,
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000232 // which is used implicitly by brcond and select operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000233 AddPromotedToType(ISD::SETCC, MVT::i1, MVT::i32);
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000234
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000235 // Mips Custom Operations
Akira Hatanakab7656a92013-03-06 21:32:03 +0000236 setOperationAction(ISD::BR_JT, MVT::Other, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000237 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +0000238 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000239 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
240 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
241 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
242 setOperationAction(ISD::SELECT, MVT::f32, Custom);
243 setOperationAction(ISD::SELECT, MVT::f64, Custom);
244 setOperationAction(ISD::SELECT, MVT::i32, Custom);
Akira Hatanaka3fef29d2012-07-11 19:32:27 +0000245 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
246 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Akira Hatanaka0a40c232012-03-09 23:46:03 +0000247 setOperationAction(ISD::SETCC, MVT::f32, Custom);
248 setOperationAction(ISD::SETCC, MVT::f64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000249 setOperationAction(ISD::BRCOND, MVT::Other, Custom);
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +0000250 setOperationAction(ISD::VASTART, MVT::Other, Custom);
Akira Hatanakad229b7b2012-03-10 00:03:50 +0000251 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
252 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
Akira Hatanakaae7e7cb2013-05-16 21:17:15 +0000253 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Akira Hatanakad229b7b2012-03-10 00:03:50 +0000254
Akira Hatanakac12a6e62012-04-11 22:49:04 +0000255 if (!TM.Options.NoNaNsFPMath) {
256 setOperationAction(ISD::FABS, MVT::f32, Custom);
257 setOperationAction(ISD::FABS, MVT::f64, Custom);
258 }
259
Akira Hatanakad229b7b2012-03-10 00:03:50 +0000260 if (HasMips64) {
261 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
262 setOperationAction(ISD::BlockAddress, MVT::i64, Custom);
263 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
264 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
265 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
266 setOperationAction(ISD::SELECT, MVT::i64, Custom);
Akira Hatanaka7664f052012-06-02 00:04:42 +0000267 setOperationAction(ISD::LOAD, MVT::i64, Custom);
268 setOperationAction(ISD::STORE, MVT::i64, Custom);
Akira Hatanakaae7e7cb2013-05-16 21:17:15 +0000269 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
Akira Hatanakad229b7b2012-03-10 00:03:50 +0000270 }
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +0000271
Akira Hatanakaa284acb2012-05-09 00:55:21 +0000272 if (!HasMips64) {
273 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
274 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
275 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
276 }
277
Akira Hatanakae90a3bc2012-11-07 19:10:58 +0000278 setOperationAction(ISD::ADD, MVT::i32, Custom);
279 if (HasMips64)
280 setOperationAction(ISD::ADD, MVT::i64, Custom);
281
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000282 setOperationAction(ISD::SDIV, MVT::i32, Expand);
283 setOperationAction(ISD::SREM, MVT::i32, Expand);
284 setOperationAction(ISD::UDIV, MVT::i32, Expand);
285 setOperationAction(ISD::UREM, MVT::i32, Expand);
Akira Hatanakadda4a072011-10-03 21:06:13 +0000286 setOperationAction(ISD::SDIV, MVT::i64, Expand);
287 setOperationAction(ISD::SREM, MVT::i64, Expand);
288 setOperationAction(ISD::UDIV, MVT::i64, Expand);
289 setOperationAction(ISD::UREM, MVT::i64, Expand);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000290
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000291 // Operations not directly supported by Mips.
Tom Stellard3ef53832013-03-08 15:36:57 +0000292 setOperationAction(ISD::BR_CC, MVT::f32, Expand);
293 setOperationAction(ISD::BR_CC, MVT::f64, Expand);
294 setOperationAction(ISD::BR_CC, MVT::i32, Expand);
295 setOperationAction(ISD::BR_CC, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000296 setOperationAction(ISD::SELECT_CC, MVT::Other, Expand);
297 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
Akira Hatanakae1bcd6b2011-12-20 23:40:56 +0000298 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000299 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Akira Hatanakae1bcd6b2011-12-20 23:40:56 +0000300 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000301 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
302 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
Akira Hatanaka7f162742011-12-21 00:14:05 +0000303 setOperationAction(ISD::CTPOP, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000304 setOperationAction(ISD::CTTZ, MVT::i32, Expand);
Akira Hatanaka7f162742011-12-21 00:14:05 +0000305 setOperationAction(ISD::CTTZ, MVT::i64, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000306 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32, Expand);
307 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
308 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32, Expand);
309 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000310 setOperationAction(ISD::ROTL, MVT::i32, Expand);
Akira Hatanakac7bafe92011-09-30 18:51:46 +0000311 setOperationAction(ISD::ROTL, MVT::i64, Expand);
Akira Hatanaka1d165f12012-07-31 20:54:48 +0000312 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
313 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000314
Akira Hatanaka56633442011-09-20 23:53:09 +0000315 if (!Subtarget->hasMips32r2())
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000316 setOperationAction(ISD::ROTR, MVT::i32, Expand);
317
Akira Hatanakac7bafe92011-09-30 18:51:46 +0000318 if (!Subtarget->hasMips64r2())
319 setOperationAction(ISD::ROTR, MVT::i64, Expand);
320
Owen Anderson825b72b2009-08-11 20:47:22 +0000321 setOperationAction(ISD::FSIN, MVT::f32, Expand);
Bruno Cardoso Lopes5d6fb5d2011-03-04 18:54:14 +0000322 setOperationAction(ISD::FSIN, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000323 setOperationAction(ISD::FCOS, MVT::f32, Expand);
Bruno Cardoso Lopes5d6fb5d2011-03-04 18:54:14 +0000324 setOperationAction(ISD::FCOS, MVT::f64, Expand);
Evan Cheng8688a582013-01-29 02:32:37 +0000325 setOperationAction(ISD::FSINCOS, MVT::f32, Expand);
326 setOperationAction(ISD::FSINCOS, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000327 setOperationAction(ISD::FPOWI, MVT::f32, Expand);
328 setOperationAction(ISD::FPOW, MVT::f32, Expand);
Akira Hatanaka46da1362011-05-23 22:23:58 +0000329 setOperationAction(ISD::FPOW, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000330 setOperationAction(ISD::FLOG, MVT::f32, Expand);
331 setOperationAction(ISD::FLOG2, MVT::f32, Expand);
332 setOperationAction(ISD::FLOG10, MVT::f32, Expand);
333 setOperationAction(ISD::FEXP, MVT::f32, Expand);
Cameron Zwarich33390842011-07-08 21:39:21 +0000334 setOperationAction(ISD::FMA, MVT::f32, Expand);
335 setOperationAction(ISD::FMA, MVT::f64, Expand);
Akira Hatanaka21ecc2f2012-03-29 18:43:11 +0000336 setOperationAction(ISD::FREM, MVT::f32, Expand);
337 setOperationAction(ISD::FREM, MVT::f64, Expand);
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000338
Akira Hatanaka1cc63332012-04-11 22:59:08 +0000339 if (!TM.Options.NoNaNsFPMath) {
340 setOperationAction(ISD::FNEG, MVT::f32, Expand);
341 setOperationAction(ISD::FNEG, MVT::f64, Expand);
342 }
343
Akira Hatanakacf0cd802011-05-26 18:59:03 +0000344 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
Akira Hatanaka590baca2012-02-02 03:13:40 +0000345 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
Akira Hatanakacf0cd802011-05-26 18:59:03 +0000346 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Akira Hatanaka590baca2012-02-02 03:13:40 +0000347 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
Eric Christopher471e4222011-06-08 23:55:35 +0000348
Akira Hatanaka544cc212013-01-30 00:26:49 +0000349 setOperationAction(ISD::EH_RETURN, MVT::Other, Custom);
350
Bruno Cardoso Lopes954dac02011-03-09 19:22:22 +0000351 setOperationAction(ISD::VAARG, MVT::Other, Expand);
352 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
353 setOperationAction(ISD::VAEND, MVT::Other, Expand);
354
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000355 // Use the default for now
Owen Anderson825b72b2009-08-11 20:47:22 +0000356 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
357 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Eli Friedman14648462011-07-27 22:21:52 +0000358
Jia Liubb481f82012-02-28 07:46:26 +0000359 setOperationAction(ISD::ATOMIC_LOAD, MVT::i32, Expand);
360 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Expand);
361 setOperationAction(ISD::ATOMIC_STORE, MVT::i32, Expand);
362 setOperationAction(ISD::ATOMIC_STORE, MVT::i64, Expand);
Eli Friedman4db5aca2011-08-29 18:23:02 +0000363
Eli Friedman26689ac2011-08-03 21:06:02 +0000364 setInsertFencesForAtomic(true);
365
Bruno Cardoso Lopes7728f7e2008-07-09 05:32:22 +0000366 if (!Subtarget->hasSEInReg()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000367 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand);
368 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000369 }
370
Akira Hatanakac79507a2011-12-21 00:20:27 +0000371 if (!Subtarget->hasBitCount()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000372 setOperationAction(ISD::CTLZ, MVT::i32, Expand);
Akira Hatanakac79507a2011-12-21 00:20:27 +0000373 setOperationAction(ISD::CTLZ, MVT::i64, Expand);
374 }
Bruno Cardoso Lopes65ad4522008-08-08 06:16:31 +0000375
Akira Hatanakac0ea0432011-12-20 23:56:43 +0000376 if (!Subtarget->hasSwap()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000377 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Akira Hatanakac0ea0432011-12-20 23:56:43 +0000378 setOperationAction(ISD::BSWAP, MVT::i64, Expand);
379 }
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000380
Akira Hatanaka7664f052012-06-02 00:04:42 +0000381 if (HasMips64) {
382 setLoadExtAction(ISD::SEXTLOAD, MVT::i32, Custom);
383 setLoadExtAction(ISD::ZEXTLOAD, MVT::i32, Custom);
384 setLoadExtAction(ISD::EXTLOAD, MVT::i32, Custom);
385 setTruncStoreAction(MVT::i64, MVT::i32, Custom);
386 }
387
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000388 setTargetDAGCombine(ISD::SDIVREM);
389 setTargetDAGCombine(ISD::UDIVREM);
Akira Hatanakaee8c3b02012-03-08 03:26:37 +0000390 setTargetDAGCombine(ISD::SELECT);
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000391 setTargetDAGCombine(ISD::AND);
392 setTargetDAGCombine(ISD::OR);
Akira Hatanaka87827072012-06-13 20:33:18 +0000393 setTargetDAGCombine(ISD::ADD);
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000394
Akira Hatanaka5fdf5002012-03-08 01:59:33 +0000395 setMinFunctionAlignment(HasMips64 ? 3 : 2);
Eli Friedmanfc5d3052011-05-06 20:34:06 +0000396
Akira Hatanaka3f5b1072012-02-02 03:17:04 +0000397 setStackPointerRegisterToSaveRestore(IsN64 ? Mips::SP_64 : Mips::SP);
Akira Hatanakacf0cd802011-05-26 18:59:03 +0000398
Akira Hatanaka590baca2012-02-02 03:13:40 +0000399 setExceptionPointerRegister(IsN64 ? Mips::A0_64 : Mips::A0);
400 setExceptionSelectorRegister(IsN64 ? Mips::A1_64 : Mips::A1);
Akira Hatanakae193b322012-06-13 19:33:32 +0000401
Jim Grosbach3450f802013-02-20 21:13:59 +0000402 MaxStoresPerMemcpy = 16;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000403}
404
Akira Hatanaka5ac065a2013-03-13 00:54:29 +0000405const MipsTargetLowering *MipsTargetLowering::create(MipsTargetMachine &TM) {
406 if (TM.getSubtargetImpl()->inMips16Mode())
407 return llvm::createMips16TargetLowering(TM);
Jia Liubb481f82012-02-28 07:46:26 +0000408
Akira Hatanaka5ac065a2013-03-13 00:54:29 +0000409 return llvm::createMipsSETargetLowering(TM);
Akira Hatanaka5c21c9e2011-08-12 21:30:06 +0000410}
411
Duncan Sands28b77e92011-09-06 19:07:46 +0000412EVT MipsTargetLowering::getSetCCResultType(EVT VT) const {
Akira Hatanakae13f4412013-01-04 20:06:01 +0000413 if (!VT.isVector())
414 return MVT::i32;
415 return VT.changeVectorElementTypeToInteger();
Scott Michel5b8f82e2008-03-10 15:42:14 +0000416}
417
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000418static SDValue performDivRemCombine(SDNode *N, SelectionDAG &DAG,
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000419 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka864f6602012-06-14 21:10:56 +0000420 const MipsSubtarget *Subtarget) {
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000421 if (DCI.isBeforeLegalizeOps())
422 return SDValue();
423
Akira Hatanakadda4a072011-10-03 21:06:13 +0000424 EVT Ty = N->getValueType(0);
Jia Liubb481f82012-02-28 07:46:26 +0000425 unsigned LO = (Ty == MVT::i32) ? Mips::LO : Mips::LO64;
426 unsigned HI = (Ty == MVT::i32) ? Mips::HI : Mips::HI64;
Akira Hatanakaf5926fd2013-03-30 01:36:35 +0000427 unsigned Opc = N->getOpcode() == ISD::SDIVREM ? MipsISD::DivRem16 :
428 MipsISD::DivRemU16;
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000429 DebugLoc DL = N->getDebugLoc();
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000430
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000431 SDValue DivRem = DAG.getNode(Opc, DL, MVT::Glue,
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000432 N->getOperand(0), N->getOperand(1));
433 SDValue InChain = DAG.getEntryNode();
434 SDValue InGlue = DivRem;
435
436 // insert MFLO
437 if (N->hasAnyUseOfValue(0)) {
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000438 SDValue CopyFromLo = DAG.getCopyFromReg(InChain, DL, LO, Ty,
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000439 InGlue);
440 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 0), CopyFromLo);
441 InChain = CopyFromLo.getValue(1);
442 InGlue = CopyFromLo.getValue(2);
443 }
444
445 // insert MFHI
446 if (N->hasAnyUseOfValue(1)) {
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000447 SDValue CopyFromHi = DAG.getCopyFromReg(InChain, DL,
Akira Hatanakadda4a072011-10-03 21:06:13 +0000448 HI, Ty, InGlue);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000449 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), CopyFromHi);
450 }
451
452 return SDValue();
453}
454
Akira Hatanaka2fbe90c2013-04-18 01:00:46 +0000455static Mips::CondCode condCodeToFCC(ISD::CondCode CC) {
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000456 switch (CC) {
457 default: llvm_unreachable("Unknown fp condition code!");
458 case ISD::SETEQ:
459 case ISD::SETOEQ: return Mips::FCOND_OEQ;
460 case ISD::SETUNE: return Mips::FCOND_UNE;
461 case ISD::SETLT:
462 case ISD::SETOLT: return Mips::FCOND_OLT;
463 case ISD::SETGT:
464 case ISD::SETOGT: return Mips::FCOND_OGT;
465 case ISD::SETLE:
466 case ISD::SETOLE: return Mips::FCOND_OLE;
467 case ISD::SETGE:
468 case ISD::SETOGE: return Mips::FCOND_OGE;
469 case ISD::SETULT: return Mips::FCOND_ULT;
470 case ISD::SETULE: return Mips::FCOND_ULE;
471 case ISD::SETUGT: return Mips::FCOND_UGT;
472 case ISD::SETUGE: return Mips::FCOND_UGE;
473 case ISD::SETUO: return Mips::FCOND_UN;
474 case ISD::SETO: return Mips::FCOND_OR;
475 case ISD::SETNE:
476 case ISD::SETONE: return Mips::FCOND_ONE;
477 case ISD::SETUEQ: return Mips::FCOND_UEQ;
478 }
479}
480
481
Akira Hatanaka9cf07242013-03-30 01:16:38 +0000482/// This function returns true if the floating point conditional branches and
483/// conditional moves which use condition code CC should be inverted.
484static bool invertFPCondCodeUser(Mips::CondCode CC) {
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000485 if (CC >= Mips::FCOND_F && CC <= Mips::FCOND_NGT)
486 return false;
487
Akira Hatanaka82099682011-12-19 19:52:25 +0000488 assert((CC >= Mips::FCOND_T && CC <= Mips::FCOND_GT) &&
489 "Illegal Condition Code");
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000490
Akira Hatanaka82099682011-12-19 19:52:25 +0000491 return true;
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000492}
493
494// Creates and returns an FPCmp node from a setcc node.
495// Returns Op if setcc is not a floating point comparison.
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000496static SDValue createFPCmp(SelectionDAG &DAG, const SDValue &Op) {
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000497 // must be a SETCC node
498 if (Op.getOpcode() != ISD::SETCC)
499 return Op;
500
501 SDValue LHS = Op.getOperand(0);
502
503 if (!LHS.getValueType().isFloatingPoint())
504 return Op;
505
506 SDValue RHS = Op.getOperand(1);
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000507 DebugLoc DL = Op.getDebugLoc();
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000508
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +0000509 // Assume the 3rd operand is a CondCodeSDNode. Add code to check the type of
510 // node if necessary.
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000511 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
512
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000513 return DAG.getNode(MipsISD::FPCmp, DL, MVT::Glue, LHS, RHS,
Akira Hatanaka2fbe90c2013-04-18 01:00:46 +0000514 DAG.getConstant(condCodeToFCC(CC), MVT::i32));
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000515}
516
517// Creates and returns a CMovFPT/F node.
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000518static SDValue createCMovFP(SelectionDAG &DAG, SDValue Cond, SDValue True,
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000519 SDValue False, DebugLoc DL) {
Akira Hatanaka9cf07242013-03-30 01:16:38 +0000520 ConstantSDNode *CC = cast<ConstantSDNode>(Cond.getOperand(2));
521 bool invert = invertFPCondCodeUser((Mips::CondCode)CC->getSExtValue());
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000522
523 return DAG.getNode((invert ? MipsISD::CMovFP_F : MipsISD::CMovFP_T), DL,
524 True.getValueType(), True, False, Cond);
525}
526
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000527static SDValue performSELECTCombine(SDNode *N, SelectionDAG &DAG,
Akira Hatanakae2bdf7f2012-03-08 02:14:24 +0000528 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka864f6602012-06-14 21:10:56 +0000529 const MipsSubtarget *Subtarget) {
Akira Hatanakae2bdf7f2012-03-08 02:14:24 +0000530 if (DCI.isBeforeLegalizeOps())
531 return SDValue();
532
533 SDValue SetCC = N->getOperand(0);
534
535 if ((SetCC.getOpcode() != ISD::SETCC) ||
536 !SetCC.getOperand(0).getValueType().isInteger())
537 return SDValue();
538
539 SDValue False = N->getOperand(2);
540 EVT FalseTy = False.getValueType();
541
542 if (!FalseTy.isInteger())
543 return SDValue();
544
545 ConstantSDNode *CN = dyn_cast<ConstantSDNode>(False);
546
547 if (!CN || CN->getZExtValue())
548 return SDValue();
549
550 const DebugLoc DL = N->getDebugLoc();
551 ISD::CondCode CC = cast<CondCodeSDNode>(SetCC.getOperand(2))->get();
552 SDValue True = N->getOperand(1);
Akira Hatanaka864f6602012-06-14 21:10:56 +0000553
Akira Hatanakae2bdf7f2012-03-08 02:14:24 +0000554 SetCC = DAG.getSetCC(DL, SetCC.getValueType(), SetCC.getOperand(0),
555 SetCC.getOperand(1), ISD::getSetCCInverse(CC, true));
Akira Hatanaka864f6602012-06-14 21:10:56 +0000556
Akira Hatanakae2bdf7f2012-03-08 02:14:24 +0000557 return DAG.getNode(ISD::SELECT, DL, FalseTy, SetCC, False, True);
558}
559
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000560static SDValue performANDCombine(SDNode *N, SelectionDAG &DAG,
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000561 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka864f6602012-06-14 21:10:56 +0000562 const MipsSubtarget *Subtarget) {
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000563 // Pattern match EXT.
564 // $dst = and ((sra or srl) $src , pos), (2**size - 1)
565 // => ext $dst, $src, size, pos
Akira Hatanaka56633442011-09-20 23:53:09 +0000566 if (DCI.isBeforeLegalizeOps() || !Subtarget->hasMips32r2())
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000567 return SDValue();
568
569 SDValue ShiftRight = N->getOperand(0), Mask = N->getOperand(1);
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000570 unsigned ShiftRightOpc = ShiftRight.getOpcode();
571
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000572 // Op's first operand must be a shift right.
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000573 if (ShiftRightOpc != ISD::SRA && ShiftRightOpc != ISD::SRL)
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000574 return SDValue();
575
576 // The second operand of the shift must be an immediate.
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000577 ConstantSDNode *CN;
578 if (!(CN = dyn_cast<ConstantSDNode>(ShiftRight.getOperand(1))))
579 return SDValue();
Jia Liubb481f82012-02-28 07:46:26 +0000580
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000581 uint64_t Pos = CN->getZExtValue();
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000582 uint64_t SMPos, SMSize;
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000583
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000584 // Op's second operand must be a shifted mask.
585 if (!(CN = dyn_cast<ConstantSDNode>(Mask)) ||
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000586 !isShiftedMask(CN->getZExtValue(), SMPos, SMSize))
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000587 return SDValue();
588
589 // Return if the shifted mask does not start at bit 0 or the sum of its size
590 // and Pos exceeds the word's size.
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000591 EVT ValTy = N->getValueType(0);
592 if (SMPos != 0 || Pos + SMSize > ValTy.getSizeInBits())
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000593 return SDValue();
594
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000595 return DAG.getNode(MipsISD::Ext, N->getDebugLoc(), ValTy,
Akira Hatanaka82099682011-12-19 19:52:25 +0000596 ShiftRight.getOperand(0), DAG.getConstant(Pos, MVT::i32),
Akira Hatanaka667645f2011-08-17 22:59:46 +0000597 DAG.getConstant(SMSize, MVT::i32));
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000598}
Jia Liubb481f82012-02-28 07:46:26 +0000599
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000600static SDValue performORCombine(SDNode *N, SelectionDAG &DAG,
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000601 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka864f6602012-06-14 21:10:56 +0000602 const MipsSubtarget *Subtarget) {
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000603 // Pattern match INS.
604 // $dst = or (and $src1 , mask0), (and (shl $src, pos), mask1),
Jia Liubb481f82012-02-28 07:46:26 +0000605 // where mask1 = (2**size - 1) << pos, mask0 = ~mask1
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000606 // => ins $dst, $src, size, pos, $src1
Akira Hatanaka56633442011-09-20 23:53:09 +0000607 if (DCI.isBeforeLegalizeOps() || !Subtarget->hasMips32r2())
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000608 return SDValue();
609
610 SDValue And0 = N->getOperand(0), And1 = N->getOperand(1);
611 uint64_t SMPos0, SMSize0, SMPos1, SMSize1;
612 ConstantSDNode *CN;
613
614 // See if Op's first operand matches (and $src1 , mask0).
615 if (And0.getOpcode() != ISD::AND)
616 return SDValue();
617
618 if (!(CN = dyn_cast<ConstantSDNode>(And0.getOperand(1))) ||
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000619 !isShiftedMask(~CN->getSExtValue(), SMPos0, SMSize0))
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000620 return SDValue();
621
622 // See if Op's second operand matches (and (shl $src, pos), mask1).
623 if (And1.getOpcode() != ISD::AND)
624 return SDValue();
Jia Liubb481f82012-02-28 07:46:26 +0000625
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000626 if (!(CN = dyn_cast<ConstantSDNode>(And1.getOperand(1))) ||
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000627 !isShiftedMask(CN->getZExtValue(), SMPos1, SMSize1))
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000628 return SDValue();
629
630 // The shift masks must have the same position and size.
631 if (SMPos0 != SMPos1 || SMSize0 != SMSize1)
632 return SDValue();
633
634 SDValue Shl = And1.getOperand(0);
635 if (Shl.getOpcode() != ISD::SHL)
636 return SDValue();
637
638 if (!(CN = dyn_cast<ConstantSDNode>(Shl.getOperand(1))))
639 return SDValue();
640
641 unsigned Shamt = CN->getZExtValue();
642
643 // Return if the shift amount and the first bit position of mask are not the
Jia Liubb481f82012-02-28 07:46:26 +0000644 // same.
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000645 EVT ValTy = N->getValueType(0);
646 if ((Shamt != SMPos0) || (SMPos0 + SMSize0 > ValTy.getSizeInBits()))
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000647 return SDValue();
Jia Liubb481f82012-02-28 07:46:26 +0000648
Akira Hatanaka82099682011-12-19 19:52:25 +0000649 return DAG.getNode(MipsISD::Ins, N->getDebugLoc(), ValTy, Shl.getOperand(0),
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000650 DAG.getConstant(SMPos0, MVT::i32),
Akira Hatanaka82099682011-12-19 19:52:25 +0000651 DAG.getConstant(SMSize0, MVT::i32), And0.getOperand(0));
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000652}
Jia Liubb481f82012-02-28 07:46:26 +0000653
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000654static SDValue performADDCombine(SDNode *N, SelectionDAG &DAG,
Akira Hatanaka87827072012-06-13 20:33:18 +0000655 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka864f6602012-06-14 21:10:56 +0000656 const MipsSubtarget *Subtarget) {
Akira Hatanaka87827072012-06-13 20:33:18 +0000657 // (add v0, (add v1, abs_lo(tjt))) => (add (add v0, v1), abs_lo(tjt))
658
659 if (DCI.isBeforeLegalizeOps())
660 return SDValue();
661
662 SDValue Add = N->getOperand(1);
663
664 if (Add.getOpcode() != ISD::ADD)
665 return SDValue();
666
667 SDValue Lo = Add.getOperand(1);
668
669 if ((Lo.getOpcode() != MipsISD::Lo) ||
670 (Lo.getOperand(0).getOpcode() != ISD::TargetJumpTable))
671 return SDValue();
672
673 EVT ValTy = N->getValueType(0);
674 DebugLoc DL = N->getDebugLoc();
675
676 SDValue Add1 = DAG.getNode(ISD::ADD, DL, ValTy, N->getOperand(0),
677 Add.getOperand(0));
678 return DAG.getNode(ISD::ADD, DL, ValTy, Add1, Lo);
679}
680
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000681SDValue MipsTargetLowering::PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI)
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000682 const {
683 SelectionDAG &DAG = DCI.DAG;
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000684 unsigned Opc = N->getOpcode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000685
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000686 switch (Opc) {
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000687 default: break;
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000688 case ISD::SDIVREM:
689 case ISD::UDIVREM:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000690 return performDivRemCombine(N, DAG, DCI, Subtarget);
Akira Hatanakae2bdf7f2012-03-08 02:14:24 +0000691 case ISD::SELECT:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000692 return performSELECTCombine(N, DAG, DCI, Subtarget);
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000693 case ISD::AND:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000694 return performANDCombine(N, DAG, DCI, Subtarget);
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000695 case ISD::OR:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000696 return performORCombine(N, DAG, DCI, Subtarget);
Akira Hatanaka87827072012-06-13 20:33:18 +0000697 case ISD::ADD:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000698 return performADDCombine(N, DAG, DCI, Subtarget);
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000699 }
700
701 return SDValue();
702}
703
Akira Hatanakab430cec2012-09-21 23:58:31 +0000704void
705MipsTargetLowering::LowerOperationWrapper(SDNode *N,
706 SmallVectorImpl<SDValue> &Results,
707 SelectionDAG &DAG) const {
708 SDValue Res = LowerOperation(SDValue(N, 0), DAG);
709
710 for (unsigned I = 0, E = Res->getNumValues(); I != E; ++I)
711 Results.push_back(Res.getValue(I));
712}
713
714void
715MipsTargetLowering::ReplaceNodeResults(SDNode *N,
716 SmallVectorImpl<SDValue> &Results,
717 SelectionDAG &DAG) const {
Akira Hatanaka13ec4812013-04-30 21:17:07 +0000718 return LowerOperationWrapper(N, Results, DAG);
Akira Hatanakab430cec2012-09-21 23:58:31 +0000719}
720
Dan Gohman475871a2008-07-27 21:46:04 +0000721SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +0000722LowerOperation(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000723{
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000724 switch (Op.getOpcode())
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000725 {
Akira Hatanaka2459afe2013-03-30 01:15:17 +0000726 case ISD::BR_JT: return lowerBR_JT(Op, DAG);
727 case ISD::BRCOND: return lowerBRCOND(Op, DAG);
728 case ISD::ConstantPool: return lowerConstantPool(Op, DAG);
729 case ISD::GlobalAddress: return lowerGlobalAddress(Op, DAG);
730 case ISD::BlockAddress: return lowerBlockAddress(Op, DAG);
731 case ISD::GlobalTLSAddress: return lowerGlobalTLSAddress(Op, DAG);
732 case ISD::JumpTable: return lowerJumpTable(Op, DAG);
733 case ISD::SELECT: return lowerSELECT(Op, DAG);
734 case ISD::SELECT_CC: return lowerSELECT_CC(Op, DAG);
735 case ISD::SETCC: return lowerSETCC(Op, DAG);
736 case ISD::VASTART: return lowerVASTART(Op, DAG);
737 case ISD::FCOPYSIGN: return lowerFCOPYSIGN(Op, DAG);
738 case ISD::FABS: return lowerFABS(Op, DAG);
739 case ISD::FRAMEADDR: return lowerFRAMEADDR(Op, DAG);
740 case ISD::RETURNADDR: return lowerRETURNADDR(Op, DAG);
741 case ISD::EH_RETURN: return lowerEH_RETURN(Op, DAG);
Akira Hatanaka2459afe2013-03-30 01:15:17 +0000742 case ISD::ATOMIC_FENCE: return lowerATOMIC_FENCE(Op, DAG);
743 case ISD::SHL_PARTS: return lowerShiftLeftParts(Op, DAG);
744 case ISD::SRA_PARTS: return lowerShiftRightParts(Op, DAG, true);
745 case ISD::SRL_PARTS: return lowerShiftRightParts(Op, DAG, false);
746 case ISD::LOAD: return lowerLOAD(Op, DAG);
747 case ISD::STORE: return lowerSTORE(Op, DAG);
Akira Hatanaka2459afe2013-03-30 01:15:17 +0000748 case ISD::ADD: return lowerADD(Op, DAG);
Akira Hatanakaae7e7cb2013-05-16 21:17:15 +0000749 case ISD::FP_TO_SINT: return lowerFP_TO_SINT(Op, DAG);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000750 }
Dan Gohman475871a2008-07-27 21:46:04 +0000751 return SDValue();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000752}
753
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000754//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000755// Lower helper functions
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000756//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000757
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000758// addLiveIn - This helper function adds the specified physical register to the
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000759// MachineFunction as a live in value. It also creates a corresponding
760// virtual register for it.
761static unsigned
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000762addLiveIn(MachineFunction &MF, unsigned PReg, const TargetRegisterClass *RC)
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000763{
Chris Lattner84bc5422007-12-31 04:13:23 +0000764 unsigned VReg = MF.getRegInfo().createVirtualRegister(RC);
765 MF.getRegInfo().addLiveIn(PReg, VReg);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000766 return VReg;
767}
768
Akira Hatanaka01f70892012-09-27 02:15:57 +0000769MachineBasicBlock *
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000770MipsTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +0000771 MachineBasicBlock *BB) const {
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000772 switch (MI->getOpcode()) {
Reed Kotlerffbe4322013-02-21 04:22:38 +0000773 default:
774 llvm_unreachable("Unexpected instr type to insert");
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000775 case Mips::ATOMIC_LOAD_ADD_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000776 case Mips::ATOMIC_LOAD_ADD_I8_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000777 return emitAtomicBinaryPartword(MI, BB, 1, Mips::ADDu);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000778 case Mips::ATOMIC_LOAD_ADD_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000779 case Mips::ATOMIC_LOAD_ADD_I16_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000780 return emitAtomicBinaryPartword(MI, BB, 2, Mips::ADDu);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000781 case Mips::ATOMIC_LOAD_ADD_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000782 case Mips::ATOMIC_LOAD_ADD_I32_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000783 return emitAtomicBinary(MI, BB, 4, Mips::ADDu);
Akira Hatanaka59068062011-11-11 04:14:30 +0000784 case Mips::ATOMIC_LOAD_ADD_I64:
785 case Mips::ATOMIC_LOAD_ADD_I64_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000786 return emitAtomicBinary(MI, BB, 8, Mips::DADDu);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000787
788 case Mips::ATOMIC_LOAD_AND_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000789 case Mips::ATOMIC_LOAD_AND_I8_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000790 return emitAtomicBinaryPartword(MI, BB, 1, Mips::AND);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000791 case Mips::ATOMIC_LOAD_AND_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000792 case Mips::ATOMIC_LOAD_AND_I16_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000793 return emitAtomicBinaryPartword(MI, BB, 2, Mips::AND);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000794 case Mips::ATOMIC_LOAD_AND_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000795 case Mips::ATOMIC_LOAD_AND_I32_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000796 return emitAtomicBinary(MI, BB, 4, Mips::AND);
Akira Hatanaka59068062011-11-11 04:14:30 +0000797 case Mips::ATOMIC_LOAD_AND_I64:
798 case Mips::ATOMIC_LOAD_AND_I64_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000799 return emitAtomicBinary(MI, BB, 8, Mips::AND64);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000800
801 case Mips::ATOMIC_LOAD_OR_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000802 case Mips::ATOMIC_LOAD_OR_I8_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000803 return emitAtomicBinaryPartword(MI, BB, 1, Mips::OR);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000804 case Mips::ATOMIC_LOAD_OR_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000805 case Mips::ATOMIC_LOAD_OR_I16_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000806 return emitAtomicBinaryPartword(MI, BB, 2, Mips::OR);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000807 case Mips::ATOMIC_LOAD_OR_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000808 case Mips::ATOMIC_LOAD_OR_I32_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000809 return emitAtomicBinary(MI, BB, 4, Mips::OR);
Akira Hatanaka59068062011-11-11 04:14:30 +0000810 case Mips::ATOMIC_LOAD_OR_I64:
811 case Mips::ATOMIC_LOAD_OR_I64_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000812 return emitAtomicBinary(MI, BB, 8, Mips::OR64);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000813
814 case Mips::ATOMIC_LOAD_XOR_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000815 case Mips::ATOMIC_LOAD_XOR_I8_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000816 return emitAtomicBinaryPartword(MI, BB, 1, Mips::XOR);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000817 case Mips::ATOMIC_LOAD_XOR_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000818 case Mips::ATOMIC_LOAD_XOR_I16_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000819 return emitAtomicBinaryPartword(MI, BB, 2, Mips::XOR);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000820 case Mips::ATOMIC_LOAD_XOR_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000821 case Mips::ATOMIC_LOAD_XOR_I32_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000822 return emitAtomicBinary(MI, BB, 4, Mips::XOR);
Akira Hatanaka59068062011-11-11 04:14:30 +0000823 case Mips::ATOMIC_LOAD_XOR_I64:
824 case Mips::ATOMIC_LOAD_XOR_I64_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000825 return emitAtomicBinary(MI, BB, 8, Mips::XOR64);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000826
827 case Mips::ATOMIC_LOAD_NAND_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000828 case Mips::ATOMIC_LOAD_NAND_I8_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000829 return emitAtomicBinaryPartword(MI, BB, 1, 0, true);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000830 case Mips::ATOMIC_LOAD_NAND_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000831 case Mips::ATOMIC_LOAD_NAND_I16_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000832 return emitAtomicBinaryPartword(MI, BB, 2, 0, true);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000833 case Mips::ATOMIC_LOAD_NAND_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000834 case Mips::ATOMIC_LOAD_NAND_I32_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000835 return emitAtomicBinary(MI, BB, 4, 0, true);
Akira Hatanaka59068062011-11-11 04:14:30 +0000836 case Mips::ATOMIC_LOAD_NAND_I64:
837 case Mips::ATOMIC_LOAD_NAND_I64_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000838 return emitAtomicBinary(MI, BB, 8, 0, true);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000839
840 case Mips::ATOMIC_LOAD_SUB_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000841 case Mips::ATOMIC_LOAD_SUB_I8_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000842 return emitAtomicBinaryPartword(MI, BB, 1, Mips::SUBu);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000843 case Mips::ATOMIC_LOAD_SUB_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000844 case Mips::ATOMIC_LOAD_SUB_I16_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000845 return emitAtomicBinaryPartword(MI, BB, 2, Mips::SUBu);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000846 case Mips::ATOMIC_LOAD_SUB_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000847 case Mips::ATOMIC_LOAD_SUB_I32_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000848 return emitAtomicBinary(MI, BB, 4, Mips::SUBu);
Akira Hatanaka59068062011-11-11 04:14:30 +0000849 case Mips::ATOMIC_LOAD_SUB_I64:
850 case Mips::ATOMIC_LOAD_SUB_I64_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000851 return emitAtomicBinary(MI, BB, 8, Mips::DSUBu);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000852
853 case Mips::ATOMIC_SWAP_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000854 case Mips::ATOMIC_SWAP_I8_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000855 return emitAtomicBinaryPartword(MI, BB, 1, 0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000856 case Mips::ATOMIC_SWAP_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000857 case Mips::ATOMIC_SWAP_I16_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000858 return emitAtomicBinaryPartword(MI, BB, 2, 0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000859 case Mips::ATOMIC_SWAP_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000860 case Mips::ATOMIC_SWAP_I32_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000861 return emitAtomicBinary(MI, BB, 4, 0);
Akira Hatanaka59068062011-11-11 04:14:30 +0000862 case Mips::ATOMIC_SWAP_I64:
863 case Mips::ATOMIC_SWAP_I64_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000864 return emitAtomicBinary(MI, BB, 8, 0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000865
866 case Mips::ATOMIC_CMP_SWAP_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000867 case Mips::ATOMIC_CMP_SWAP_I8_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000868 return emitAtomicCmpSwapPartword(MI, BB, 1);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000869 case Mips::ATOMIC_CMP_SWAP_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000870 case Mips::ATOMIC_CMP_SWAP_I16_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000871 return emitAtomicCmpSwapPartword(MI, BB, 2);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000872 case Mips::ATOMIC_CMP_SWAP_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000873 case Mips::ATOMIC_CMP_SWAP_I32_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000874 return emitAtomicCmpSwap(MI, BB, 4);
Akira Hatanaka59068062011-11-11 04:14:30 +0000875 case Mips::ATOMIC_CMP_SWAP_I64:
876 case Mips::ATOMIC_CMP_SWAP_I64_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000877 return emitAtomicCmpSwap(MI, BB, 8);
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000878 }
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000879}
880
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000881// This function also handles Mips::ATOMIC_SWAP_I32 (when BinOpcode == 0), and
882// Mips::ATOMIC_LOAD_NAND_I32 (when Nand == true)
883MachineBasicBlock *
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000884MipsTargetLowering::emitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
Eric Christopher471e4222011-06-08 23:55:35 +0000885 unsigned Size, unsigned BinOpcode,
Akira Hatanaka0f843822011-06-07 18:58:42 +0000886 bool Nand) const {
Akira Hatanaka59068062011-11-11 04:14:30 +0000887 assert((Size == 4 || Size == 8) && "Unsupported size for EmitAtomicBinary.");
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000888
889 MachineFunction *MF = BB->getParent();
890 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Akira Hatanaka59068062011-11-11 04:14:30 +0000891 const TargetRegisterClass *RC = getRegClassFor(MVT::getIntegerVT(Size * 8));
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000892 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000893 DebugLoc DL = MI->getDebugLoc();
Akira Hatanaka59068062011-11-11 04:14:30 +0000894 unsigned LL, SC, AND, NOR, ZERO, BEQ;
895
896 if (Size == 4) {
897 LL = IsN64 ? Mips::LL_P8 : Mips::LL;
898 SC = IsN64 ? Mips::SC_P8 : Mips::SC;
899 AND = Mips::AND;
900 NOR = Mips::NOR;
901 ZERO = Mips::ZERO;
902 BEQ = Mips::BEQ;
903 }
904 else {
905 LL = IsN64 ? Mips::LLD_P8 : Mips::LLD;
906 SC = IsN64 ? Mips::SCD_P8 : Mips::SCD;
907 AND = Mips::AND64;
908 NOR = Mips::NOR64;
909 ZERO = Mips::ZERO_64;
910 BEQ = Mips::BEQ64;
911 }
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000912
Akira Hatanaka4061da12011-07-19 20:11:17 +0000913 unsigned OldVal = MI->getOperand(0).getReg();
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000914 unsigned Ptr = MI->getOperand(1).getReg();
915 unsigned Incr = MI->getOperand(2).getReg();
916
Akira Hatanaka4061da12011-07-19 20:11:17 +0000917 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
918 unsigned AndRes = RegInfo.createVirtualRegister(RC);
919 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000920
921 // insert new blocks after the current block
922 const BasicBlock *LLVM_BB = BB->getBasicBlock();
923 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
924 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
925 MachineFunction::iterator It = BB;
926 ++It;
927 MF->insert(It, loopMBB);
928 MF->insert(It, exitMBB);
929
930 // Transfer the remainder of BB and its successor edges to exitMBB.
931 exitMBB->splice(exitMBB->begin(), BB,
932 llvm::next(MachineBasicBlock::iterator(MI)),
933 BB->end());
934 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
935
936 // thisMBB:
937 // ...
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000938 // fallthrough --> loopMBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000939 BB->addSuccessor(loopMBB);
Akira Hatanaka81b44112011-07-19 17:09:53 +0000940 loopMBB->addSuccessor(loopMBB);
941 loopMBB->addSuccessor(exitMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000942
943 // loopMBB:
944 // ll oldval, 0(ptr)
Akira Hatanaka4061da12011-07-19 20:11:17 +0000945 // <binop> storeval, oldval, incr
946 // sc success, storeval, 0(ptr)
947 // beq success, $0, loopMBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000948 BB = loopMBB;
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000949 BuildMI(BB, DL, TII->get(LL), OldVal).addReg(Ptr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000950 if (Nand) {
Akira Hatanaka4061da12011-07-19 20:11:17 +0000951 // and andres, oldval, incr
952 // nor storeval, $0, andres
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000953 BuildMI(BB, DL, TII->get(AND), AndRes).addReg(OldVal).addReg(Incr);
954 BuildMI(BB, DL, TII->get(NOR), StoreVal).addReg(ZERO).addReg(AndRes);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000955 } else if (BinOpcode) {
Akira Hatanaka4061da12011-07-19 20:11:17 +0000956 // <binop> storeval, oldval, incr
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000957 BuildMI(BB, DL, TII->get(BinOpcode), StoreVal).addReg(OldVal).addReg(Incr);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000958 } else {
Akira Hatanaka4061da12011-07-19 20:11:17 +0000959 StoreVal = Incr;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000960 }
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000961 BuildMI(BB, DL, TII->get(SC), Success).addReg(StoreVal).addReg(Ptr).addImm(0);
962 BuildMI(BB, DL, TII->get(BEQ)).addReg(Success).addReg(ZERO).addMBB(loopMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000963
964 MI->eraseFromParent(); // The instruction is gone now.
965
Akira Hatanaka939ece12011-07-19 03:42:13 +0000966 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000967}
968
969MachineBasicBlock *
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000970MipsTargetLowering::emitAtomicBinaryPartword(MachineInstr *MI,
Akira Hatanaka0f843822011-06-07 18:58:42 +0000971 MachineBasicBlock *BB,
972 unsigned Size, unsigned BinOpcode,
973 bool Nand) const {
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000974 assert((Size == 1 || Size == 2) &&
975 "Unsupported size for EmitAtomicBinaryPartial.");
976
977 MachineFunction *MF = BB->getParent();
978 MachineRegisterInfo &RegInfo = MF->getRegInfo();
979 const TargetRegisterClass *RC = getRegClassFor(MVT::i32);
980 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000981 DebugLoc DL = MI->getDebugLoc();
Akira Hatanaka59068062011-11-11 04:14:30 +0000982 unsigned LL = IsN64 ? Mips::LL_P8 : Mips::LL;
983 unsigned SC = IsN64 ? Mips::SC_P8 : Mips::SC;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000984
985 unsigned Dest = MI->getOperand(0).getReg();
986 unsigned Ptr = MI->getOperand(1).getReg();
987 unsigned Incr = MI->getOperand(2).getReg();
988
Akira Hatanaka4061da12011-07-19 20:11:17 +0000989 unsigned AlignedAddr = RegInfo.createVirtualRegister(RC);
990 unsigned ShiftAmt = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000991 unsigned Mask = RegInfo.createVirtualRegister(RC);
992 unsigned Mask2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +0000993 unsigned NewVal = RegInfo.createVirtualRegister(RC);
994 unsigned OldVal = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000995 unsigned Incr2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +0000996 unsigned MaskLSB2 = RegInfo.createVirtualRegister(RC);
997 unsigned PtrLSB2 = RegInfo.createVirtualRegister(RC);
998 unsigned MaskUpper = RegInfo.createVirtualRegister(RC);
999 unsigned AndRes = RegInfo.createVirtualRegister(RC);
1000 unsigned BinOpRes = RegInfo.createVirtualRegister(RC);
Akira Hatanakabdd83fe2011-07-19 20:56:53 +00001001 unsigned MaskedOldVal0 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001002 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
1003 unsigned MaskedOldVal1 = RegInfo.createVirtualRegister(RC);
1004 unsigned SrlRes = RegInfo.createVirtualRegister(RC);
1005 unsigned SllRes = RegInfo.createVirtualRegister(RC);
1006 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001007
1008 // insert new blocks after the current block
1009 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1010 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001011 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001012 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1013 MachineFunction::iterator It = BB;
1014 ++It;
1015 MF->insert(It, loopMBB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001016 MF->insert(It, sinkMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001017 MF->insert(It, exitMBB);
1018
1019 // Transfer the remainder of BB and its successor edges to exitMBB.
1020 exitMBB->splice(exitMBB->begin(), BB,
Akira Hatanaka82099682011-12-19 19:52:25 +00001021 llvm::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001022 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1023
Akira Hatanaka81b44112011-07-19 17:09:53 +00001024 BB->addSuccessor(loopMBB);
1025 loopMBB->addSuccessor(loopMBB);
1026 loopMBB->addSuccessor(sinkMBB);
1027 sinkMBB->addSuccessor(exitMBB);
1028
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001029 // thisMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001030 // addiu masklsb2,$0,-4 # 0xfffffffc
1031 // and alignedaddr,ptr,masklsb2
1032 // andi ptrlsb2,ptr,3
1033 // sll shiftamt,ptrlsb2,3
1034 // ori maskupper,$0,255 # 0xff
1035 // sll mask,maskupper,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001036 // nor mask2,$0,mask
Akira Hatanaka4061da12011-07-19 20:11:17 +00001037 // sll incr2,incr,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001038
1039 int64_t MaskImm = (Size == 1) ? 255 : 65535;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001040 BuildMI(BB, DL, TII->get(Mips::ADDiu), MaskLSB2)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001041 .addReg(Mips::ZERO).addImm(-4);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001042 BuildMI(BB, DL, TII->get(Mips::AND), AlignedAddr)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001043 .addReg(Ptr).addReg(MaskLSB2);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001044 BuildMI(BB, DL, TII->get(Mips::ANDi), PtrLSB2).addReg(Ptr).addImm(3);
1045 BuildMI(BB, DL, TII->get(Mips::SLL), ShiftAmt).addReg(PtrLSB2).addImm(3);
1046 BuildMI(BB, DL, TII->get(Mips::ORi), MaskUpper)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001047 .addReg(Mips::ZERO).addImm(MaskImm);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001048 BuildMI(BB, DL, TII->get(Mips::SLLV), Mask)
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001049 .addReg(ShiftAmt).addReg(MaskUpper);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001050 BuildMI(BB, DL, TII->get(Mips::NOR), Mask2).addReg(Mips::ZERO).addReg(Mask);
1051 BuildMI(BB, DL, TII->get(Mips::SLLV), Incr2).addReg(ShiftAmt).addReg(Incr);
Bruno Cardoso Lopescada2d02011-05-31 20:25:26 +00001052
Akira Hatanaka0d7d0b52011-07-18 18:52:12 +00001053 // atomic.load.binop
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001054 // loopMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001055 // ll oldval,0(alignedaddr)
1056 // binop binopres,oldval,incr2
1057 // and newval,binopres,mask
1058 // and maskedoldval0,oldval,mask2
1059 // or storeval,maskedoldval0,newval
1060 // sc success,storeval,0(alignedaddr)
1061 // beq success,$0,loopMBB
1062
Akira Hatanaka0d7d0b52011-07-18 18:52:12 +00001063 // atomic.swap
1064 // loopMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001065 // ll oldval,0(alignedaddr)
Akira Hatanaka70564a92011-07-19 18:14:26 +00001066 // and newval,incr2,mask
Akira Hatanaka4061da12011-07-19 20:11:17 +00001067 // and maskedoldval0,oldval,mask2
1068 // or storeval,maskedoldval0,newval
1069 // sc success,storeval,0(alignedaddr)
1070 // beq success,$0,loopMBB
Akira Hatanaka0d7d0b52011-07-18 18:52:12 +00001071
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001072 BB = loopMBB;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001073 BuildMI(BB, DL, TII->get(LL), OldVal).addReg(AlignedAddr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001074 if (Nand) {
Akira Hatanaka4061da12011-07-19 20:11:17 +00001075 // and andres, oldval, incr2
1076 // nor binopres, $0, andres
1077 // and newval, binopres, mask
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001078 BuildMI(BB, DL, TII->get(Mips::AND), AndRes).addReg(OldVal).addReg(Incr2);
1079 BuildMI(BB, DL, TII->get(Mips::NOR), BinOpRes)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001080 .addReg(Mips::ZERO).addReg(AndRes);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001081 BuildMI(BB, DL, TII->get(Mips::AND), NewVal).addReg(BinOpRes).addReg(Mask);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001082 } else if (BinOpcode) {
Akira Hatanaka4061da12011-07-19 20:11:17 +00001083 // <binop> binopres, oldval, incr2
1084 // and newval, binopres, mask
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001085 BuildMI(BB, DL, TII->get(BinOpcode), BinOpRes).addReg(OldVal).addReg(Incr2);
1086 BuildMI(BB, DL, TII->get(Mips::AND), NewVal).addReg(BinOpRes).addReg(Mask);
Akira Hatanaka70564a92011-07-19 18:14:26 +00001087 } else {// atomic.swap
Akira Hatanaka4061da12011-07-19 20:11:17 +00001088 // and newval, incr2, mask
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001089 BuildMI(BB, DL, TII->get(Mips::AND), NewVal).addReg(Incr2).addReg(Mask);
Akira Hatanaka70564a92011-07-19 18:14:26 +00001090 }
Jia Liubb481f82012-02-28 07:46:26 +00001091
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001092 BuildMI(BB, DL, TII->get(Mips::AND), MaskedOldVal0)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001093 .addReg(OldVal).addReg(Mask2);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001094 BuildMI(BB, DL, TII->get(Mips::OR), StoreVal)
Akira Hatanakabdd83fe2011-07-19 20:56:53 +00001095 .addReg(MaskedOldVal0).addReg(NewVal);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001096 BuildMI(BB, DL, TII->get(SC), Success)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001097 .addReg(StoreVal).addReg(AlignedAddr).addImm(0);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001098 BuildMI(BB, DL, TII->get(Mips::BEQ))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001099 .addReg(Success).addReg(Mips::ZERO).addMBB(loopMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001100
Akira Hatanaka939ece12011-07-19 03:42:13 +00001101 // sinkMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001102 // and maskedoldval1,oldval,mask
1103 // srl srlres,maskedoldval1,shiftamt
1104 // sll sllres,srlres,24
1105 // sra dest,sllres,24
Akira Hatanaka939ece12011-07-19 03:42:13 +00001106 BB = sinkMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001107 int64_t ShiftImm = (Size == 1) ? 24 : 16;
Akira Hatanakaa308c672011-07-19 03:14:58 +00001108
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001109 BuildMI(BB, DL, TII->get(Mips::AND), MaskedOldVal1)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001110 .addReg(OldVal).addReg(Mask);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001111 BuildMI(BB, DL, TII->get(Mips::SRLV), SrlRes)
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001112 .addReg(ShiftAmt).addReg(MaskedOldVal1);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001113 BuildMI(BB, DL, TII->get(Mips::SLL), SllRes)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001114 .addReg(SrlRes).addImm(ShiftImm);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001115 BuildMI(BB, DL, TII->get(Mips::SRA), Dest)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001116 .addReg(SllRes).addImm(ShiftImm);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001117
1118 MI->eraseFromParent(); // The instruction is gone now.
1119
Akira Hatanaka939ece12011-07-19 03:42:13 +00001120 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001121}
1122
1123MachineBasicBlock *
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001124MipsTargetLowering::emitAtomicCmpSwap(MachineInstr *MI,
Akira Hatanaka0f843822011-06-07 18:58:42 +00001125 MachineBasicBlock *BB,
1126 unsigned Size) const {
Akira Hatanaka59068062011-11-11 04:14:30 +00001127 assert((Size == 4 || Size == 8) && "Unsupported size for EmitAtomicCmpSwap.");
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001128
1129 MachineFunction *MF = BB->getParent();
1130 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Akira Hatanaka59068062011-11-11 04:14:30 +00001131 const TargetRegisterClass *RC = getRegClassFor(MVT::getIntegerVT(Size * 8));
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001132 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001133 DebugLoc DL = MI->getDebugLoc();
Akira Hatanaka59068062011-11-11 04:14:30 +00001134 unsigned LL, SC, ZERO, BNE, BEQ;
1135
1136 if (Size == 4) {
1137 LL = IsN64 ? Mips::LL_P8 : Mips::LL;
1138 SC = IsN64 ? Mips::SC_P8 : Mips::SC;
1139 ZERO = Mips::ZERO;
1140 BNE = Mips::BNE;
1141 BEQ = Mips::BEQ;
1142 }
1143 else {
1144 LL = IsN64 ? Mips::LLD_P8 : Mips::LLD;
1145 SC = IsN64 ? Mips::SCD_P8 : Mips::SCD;
1146 ZERO = Mips::ZERO_64;
1147 BNE = Mips::BNE64;
1148 BEQ = Mips::BEQ64;
1149 }
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001150
1151 unsigned Dest = MI->getOperand(0).getReg();
1152 unsigned Ptr = MI->getOperand(1).getReg();
Akira Hatanaka4061da12011-07-19 20:11:17 +00001153 unsigned OldVal = MI->getOperand(2).getReg();
1154 unsigned NewVal = MI->getOperand(3).getReg();
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001155
Akira Hatanaka4061da12011-07-19 20:11:17 +00001156 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001157
1158 // insert new blocks after the current block
1159 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1160 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1161 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1162 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1163 MachineFunction::iterator It = BB;
1164 ++It;
1165 MF->insert(It, loop1MBB);
1166 MF->insert(It, loop2MBB);
1167 MF->insert(It, exitMBB);
1168
1169 // Transfer the remainder of BB and its successor edges to exitMBB.
1170 exitMBB->splice(exitMBB->begin(), BB,
Akira Hatanaka82099682011-12-19 19:52:25 +00001171 llvm::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001172 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1173
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001174 // thisMBB:
1175 // ...
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001176 // fallthrough --> loop1MBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001177 BB->addSuccessor(loop1MBB);
Akira Hatanaka81b44112011-07-19 17:09:53 +00001178 loop1MBB->addSuccessor(exitMBB);
1179 loop1MBB->addSuccessor(loop2MBB);
1180 loop2MBB->addSuccessor(loop1MBB);
1181 loop2MBB->addSuccessor(exitMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001182
1183 // loop1MBB:
1184 // ll dest, 0(ptr)
1185 // bne dest, oldval, exitMBB
1186 BB = loop1MBB;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001187 BuildMI(BB, DL, TII->get(LL), Dest).addReg(Ptr).addImm(0);
1188 BuildMI(BB, DL, TII->get(BNE))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001189 .addReg(Dest).addReg(OldVal).addMBB(exitMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001190
1191 // loop2MBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001192 // sc success, newval, 0(ptr)
1193 // beq success, $0, loop1MBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001194 BB = loop2MBB;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001195 BuildMI(BB, DL, TII->get(SC), Success)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001196 .addReg(NewVal).addReg(Ptr).addImm(0);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001197 BuildMI(BB, DL, TII->get(BEQ))
Akira Hatanaka59068062011-11-11 04:14:30 +00001198 .addReg(Success).addReg(ZERO).addMBB(loop1MBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001199
1200 MI->eraseFromParent(); // The instruction is gone now.
1201
Akira Hatanaka939ece12011-07-19 03:42:13 +00001202 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001203}
1204
1205MachineBasicBlock *
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001206MipsTargetLowering::emitAtomicCmpSwapPartword(MachineInstr *MI,
Akira Hatanaka0f843822011-06-07 18:58:42 +00001207 MachineBasicBlock *BB,
1208 unsigned Size) const {
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001209 assert((Size == 1 || Size == 2) &&
1210 "Unsupported size for EmitAtomicCmpSwapPartial.");
1211
1212 MachineFunction *MF = BB->getParent();
1213 MachineRegisterInfo &RegInfo = MF->getRegInfo();
1214 const TargetRegisterClass *RC = getRegClassFor(MVT::i32);
1215 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001216 DebugLoc DL = MI->getDebugLoc();
Akira Hatanaka59068062011-11-11 04:14:30 +00001217 unsigned LL = IsN64 ? Mips::LL_P8 : Mips::LL;
1218 unsigned SC = IsN64 ? Mips::SC_P8 : Mips::SC;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001219
1220 unsigned Dest = MI->getOperand(0).getReg();
1221 unsigned Ptr = MI->getOperand(1).getReg();
Akira Hatanaka4061da12011-07-19 20:11:17 +00001222 unsigned CmpVal = MI->getOperand(2).getReg();
1223 unsigned NewVal = MI->getOperand(3).getReg();
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001224
Akira Hatanaka4061da12011-07-19 20:11:17 +00001225 unsigned AlignedAddr = RegInfo.createVirtualRegister(RC);
1226 unsigned ShiftAmt = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001227 unsigned Mask = RegInfo.createVirtualRegister(RC);
1228 unsigned Mask2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001229 unsigned ShiftedCmpVal = RegInfo.createVirtualRegister(RC);
1230 unsigned OldVal = RegInfo.createVirtualRegister(RC);
1231 unsigned MaskedOldVal0 = RegInfo.createVirtualRegister(RC);
1232 unsigned ShiftedNewVal = RegInfo.createVirtualRegister(RC);
1233 unsigned MaskLSB2 = RegInfo.createVirtualRegister(RC);
1234 unsigned PtrLSB2 = RegInfo.createVirtualRegister(RC);
1235 unsigned MaskUpper = RegInfo.createVirtualRegister(RC);
1236 unsigned MaskedCmpVal = RegInfo.createVirtualRegister(RC);
1237 unsigned MaskedNewVal = RegInfo.createVirtualRegister(RC);
1238 unsigned MaskedOldVal1 = RegInfo.createVirtualRegister(RC);
1239 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
1240 unsigned SrlRes = RegInfo.createVirtualRegister(RC);
1241 unsigned SllRes = RegInfo.createVirtualRegister(RC);
1242 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001243
1244 // insert new blocks after the current block
1245 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1246 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1247 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001248 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001249 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1250 MachineFunction::iterator It = BB;
1251 ++It;
1252 MF->insert(It, loop1MBB);
1253 MF->insert(It, loop2MBB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001254 MF->insert(It, sinkMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001255 MF->insert(It, exitMBB);
1256
1257 // Transfer the remainder of BB and its successor edges to exitMBB.
1258 exitMBB->splice(exitMBB->begin(), BB,
Akira Hatanaka82099682011-12-19 19:52:25 +00001259 llvm::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001260 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1261
Akira Hatanaka81b44112011-07-19 17:09:53 +00001262 BB->addSuccessor(loop1MBB);
1263 loop1MBB->addSuccessor(sinkMBB);
1264 loop1MBB->addSuccessor(loop2MBB);
1265 loop2MBB->addSuccessor(loop1MBB);
1266 loop2MBB->addSuccessor(sinkMBB);
1267 sinkMBB->addSuccessor(exitMBB);
1268
Akira Hatanaka70564a92011-07-19 18:14:26 +00001269 // FIXME: computation of newval2 can be moved to loop2MBB.
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001270 // thisMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001271 // addiu masklsb2,$0,-4 # 0xfffffffc
1272 // and alignedaddr,ptr,masklsb2
1273 // andi ptrlsb2,ptr,3
1274 // sll shiftamt,ptrlsb2,3
1275 // ori maskupper,$0,255 # 0xff
1276 // sll mask,maskupper,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001277 // nor mask2,$0,mask
Akira Hatanaka4061da12011-07-19 20:11:17 +00001278 // andi maskedcmpval,cmpval,255
1279 // sll shiftedcmpval,maskedcmpval,shiftamt
1280 // andi maskednewval,newval,255
1281 // sll shiftednewval,maskednewval,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001282 int64_t MaskImm = (Size == 1) ? 255 : 65535;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001283 BuildMI(BB, DL, TII->get(Mips::ADDiu), MaskLSB2)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001284 .addReg(Mips::ZERO).addImm(-4);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001285 BuildMI(BB, DL, TII->get(Mips::AND), AlignedAddr)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001286 .addReg(Ptr).addReg(MaskLSB2);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001287 BuildMI(BB, DL, TII->get(Mips::ANDi), PtrLSB2).addReg(Ptr).addImm(3);
1288 BuildMI(BB, DL, TII->get(Mips::SLL), ShiftAmt).addReg(PtrLSB2).addImm(3);
1289 BuildMI(BB, DL, TII->get(Mips::ORi), MaskUpper)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001290 .addReg(Mips::ZERO).addImm(MaskImm);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001291 BuildMI(BB, DL, TII->get(Mips::SLLV), Mask)
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001292 .addReg(ShiftAmt).addReg(MaskUpper);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001293 BuildMI(BB, DL, TII->get(Mips::NOR), Mask2).addReg(Mips::ZERO).addReg(Mask);
1294 BuildMI(BB, DL, TII->get(Mips::ANDi), MaskedCmpVal)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001295 .addReg(CmpVal).addImm(MaskImm);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001296 BuildMI(BB, DL, TII->get(Mips::SLLV), ShiftedCmpVal)
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001297 .addReg(ShiftAmt).addReg(MaskedCmpVal);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001298 BuildMI(BB, DL, TII->get(Mips::ANDi), MaskedNewVal)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001299 .addReg(NewVal).addImm(MaskImm);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001300 BuildMI(BB, DL, TII->get(Mips::SLLV), ShiftedNewVal)
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001301 .addReg(ShiftAmt).addReg(MaskedNewVal);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001302
1303 // loop1MBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001304 // ll oldval,0(alginedaddr)
1305 // and maskedoldval0,oldval,mask
1306 // bne maskedoldval0,shiftedcmpval,sinkMBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001307 BB = loop1MBB;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001308 BuildMI(BB, DL, TII->get(LL), OldVal).addReg(AlignedAddr).addImm(0);
1309 BuildMI(BB, DL, TII->get(Mips::AND), MaskedOldVal0)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001310 .addReg(OldVal).addReg(Mask);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001311 BuildMI(BB, DL, TII->get(Mips::BNE))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001312 .addReg(MaskedOldVal0).addReg(ShiftedCmpVal).addMBB(sinkMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001313
1314 // loop2MBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001315 // and maskedoldval1,oldval,mask2
1316 // or storeval,maskedoldval1,shiftednewval
1317 // sc success,storeval,0(alignedaddr)
1318 // beq success,$0,loop1MBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001319 BB = loop2MBB;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001320 BuildMI(BB, DL, TII->get(Mips::AND), MaskedOldVal1)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001321 .addReg(OldVal).addReg(Mask2);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001322 BuildMI(BB, DL, TII->get(Mips::OR), StoreVal)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001323 .addReg(MaskedOldVal1).addReg(ShiftedNewVal);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001324 BuildMI(BB, DL, TII->get(SC), Success)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001325 .addReg(StoreVal).addReg(AlignedAddr).addImm(0);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001326 BuildMI(BB, DL, TII->get(Mips::BEQ))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001327 .addReg(Success).addReg(Mips::ZERO).addMBB(loop1MBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001328
Akira Hatanaka939ece12011-07-19 03:42:13 +00001329 // sinkMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001330 // srl srlres,maskedoldval0,shiftamt
1331 // sll sllres,srlres,24
1332 // sra dest,sllres,24
Akira Hatanaka939ece12011-07-19 03:42:13 +00001333 BB = sinkMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001334 int64_t ShiftImm = (Size == 1) ? 24 : 16;
Akira Hatanakaa308c672011-07-19 03:14:58 +00001335
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001336 BuildMI(BB, DL, TII->get(Mips::SRLV), SrlRes)
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001337 .addReg(ShiftAmt).addReg(MaskedOldVal0);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001338 BuildMI(BB, DL, TII->get(Mips::SLL), SllRes)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001339 .addReg(SrlRes).addImm(ShiftImm);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001340 BuildMI(BB, DL, TII->get(Mips::SRA), Dest)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001341 .addReg(SllRes).addImm(ShiftImm);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001342
1343 MI->eraseFromParent(); // The instruction is gone now.
1344
Akira Hatanaka939ece12011-07-19 03:42:13 +00001345 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001346}
1347
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001348//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001349// Misc Lower Operation implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001350//===----------------------------------------------------------------------===//
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001351SDValue MipsTargetLowering::lowerBR_JT(SDValue Op, SelectionDAG &DAG) const {
Akira Hatanakab7656a92013-03-06 21:32:03 +00001352 SDValue Chain = Op.getOperand(0);
1353 SDValue Table = Op.getOperand(1);
1354 SDValue Index = Op.getOperand(2);
1355 DebugLoc DL = Op.getDebugLoc();
1356 EVT PTy = getPointerTy();
1357 unsigned EntrySize =
1358 DAG.getMachineFunction().getJumpTableInfo()->getEntrySize(*getDataLayout());
1359
1360 Index = DAG.getNode(ISD::MUL, DL, PTy, Index,
1361 DAG.getConstant(EntrySize, PTy));
1362 SDValue Addr = DAG.getNode(ISD::ADD, DL, PTy, Index, Table);
1363
1364 EVT MemVT = EVT::getIntegerVT(*DAG.getContext(), EntrySize * 8);
1365 Addr = DAG.getExtLoad(ISD::SEXTLOAD, DL, PTy, Chain, Addr,
1366 MachinePointerInfo::getJumpTable(), MemVT, false, false,
1367 0);
1368 Chain = Addr.getValue(1);
1369
1370 if ((getTargetMachine().getRelocationModel() == Reloc::PIC_) || IsN64) {
1371 // For PIC, the sequence is:
1372 // BRIND(load(Jumptable + index) + RelocBase)
1373 // RelocBase can be JumpTable, GOT or some sort of global base.
1374 Addr = DAG.getNode(ISD::ADD, DL, PTy, Addr,
1375 getPICJumpTableRelocBase(Table, DAG));
1376 }
1377
1378 return DAG.getNode(ISD::BRIND, DL, MVT::Other, Chain, Addr);
1379}
1380
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +00001381SDValue MipsTargetLowering::
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001382lowerBRCOND(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001383{
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001384 // The first operand is the chain, the second is the condition, the third is
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001385 // the block to branch to if the condition is true.
1386 SDValue Chain = Op.getOperand(0);
1387 SDValue Dest = Op.getOperand(2);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001388 DebugLoc DL = Op.getDebugLoc();
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001389
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001390 SDValue CondRes = createFPCmp(DAG, Op.getOperand(1));
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001391
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001392 // Return if flag is not set by a floating point comparison.
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001393 if (CondRes.getOpcode() != MipsISD::FPCmp)
Bruno Cardoso Lopes4b877ca2008-07-30 17:06:13 +00001394 return Op;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001395
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +00001396 SDValue CCNode = CondRes.getOperand(2);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001397 Mips::CondCode CC =
1398 (Mips::CondCode)cast<ConstantSDNode>(CCNode)->getZExtValue();
Akira Hatanaka9cf07242013-03-30 01:16:38 +00001399 unsigned Opc = invertFPCondCodeUser(CC) ? Mips::BRANCH_F : Mips::BRANCH_T;
1400 SDValue BrCode = DAG.getConstant(Opc, MVT::i32);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001401 return DAG.getNode(MipsISD::FPBrcond, DL, Op.getValueType(), Chain, BrCode,
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001402 Dest, CondRes);
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001403}
1404
1405SDValue MipsTargetLowering::
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001406lowerSELECT(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001407{
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001408 SDValue Cond = createFPCmp(DAG, Op.getOperand(0));
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001409
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001410 // Return if flag is not set by a floating point comparison.
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001411 if (Cond.getOpcode() != MipsISD::FPCmp)
1412 return Op;
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +00001413
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001414 return createCMovFP(DAG, Cond, Op.getOperand(1), Op.getOperand(2),
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001415 Op.getDebugLoc());
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001416}
1417
Akira Hatanaka3fef29d2012-07-11 19:32:27 +00001418SDValue MipsTargetLowering::
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001419lowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const
Akira Hatanaka3fef29d2012-07-11 19:32:27 +00001420{
1421 DebugLoc DL = Op.getDebugLoc();
1422 EVT Ty = Op.getOperand(0).getValueType();
1423 SDValue Cond = DAG.getNode(ISD::SETCC, DL, getSetCCResultType(Ty),
1424 Op.getOperand(0), Op.getOperand(1),
1425 Op.getOperand(4));
1426
1427 return DAG.getNode(ISD::SELECT, DL, Op.getValueType(), Cond, Op.getOperand(2),
1428 Op.getOperand(3));
1429}
1430
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001431SDValue MipsTargetLowering::lowerSETCC(SDValue Op, SelectionDAG &DAG) const {
1432 SDValue Cond = createFPCmp(DAG, Op);
Akira Hatanaka0a40c232012-03-09 23:46:03 +00001433
1434 assert(Cond.getOpcode() == MipsISD::FPCmp &&
1435 "Floating point operand expected.");
1436
1437 SDValue True = DAG.getConstant(1, MVT::i32);
1438 SDValue False = DAG.getConstant(0, MVT::i32);
1439
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001440 return createCMovFP(DAG, Cond, True, False, Op.getDebugLoc());
Akira Hatanaka0a40c232012-03-09 23:46:03 +00001441}
1442
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001443SDValue MipsTargetLowering::lowerGlobalAddress(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001444 SelectionDAG &DAG) const {
Dale Johannesende064702009-02-06 21:50:26 +00001445 // FIXME there isn't actually debug info here
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001446 DebugLoc DL = Op.getDebugLoc();
Jia Liubb481f82012-02-28 07:46:26 +00001447 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001448
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00001449 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ && !IsN64) {
Akira Hatanakaafc945b2012-09-12 23:27:55 +00001450 const MipsTargetObjectFile &TLOF =
1451 (const MipsTargetObjectFile&)getObjFileLowering();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001452
Chris Lattnere3736f82009-08-13 05:41:27 +00001453 // %gp_rel relocation
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001454 if (TLOF.IsGlobalInSmallSection(GV, getTargetMachine())) {
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001455 SDValue GA = DAG.getTargetGlobalAddress(GV, DL, MVT::i32, 0,
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00001456 MipsII::MO_GPREL);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001457 SDValue GPRelNode = DAG.getNode(MipsISD::GPRel, DL,
Akira Hatanakad43e06d2012-11-21 20:30:40 +00001458 DAG.getVTList(MVT::i32), &GA, 1);
Akira Hatanakae7338cd2012-08-22 03:18:13 +00001459 SDValue GPReg = DAG.getRegister(Mips::GP, MVT::i32);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001460 return DAG.getNode(ISD::ADD, DL, MVT::i32, GPReg, GPRelNode);
Chris Lattnere3736f82009-08-13 05:41:27 +00001461 }
Akira Hatanakad43e06d2012-11-21 20:30:40 +00001462
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001463 // %hi/%lo relocation
Akira Hatanakad43e06d2012-11-21 20:30:40 +00001464 return getAddrNonPIC(Op, DAG);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001465 }
1466
Akira Hatanakad43e06d2012-11-21 20:30:40 +00001467 if (GV->hasInternalLinkage() || (GV->hasLocalLinkage() && !isa<Function>(GV)))
1468 return getAddrLocal(Op, DAG, HasMips64);
1469
Akira Hatanakaf09a0372012-11-21 20:40:38 +00001470 if (LargeGOT)
1471 return getAddrGlobalLargeGOT(Op, DAG, MipsII::MO_GOT_HI16,
1472 MipsII::MO_GOT_LO16);
1473
Akira Hatanakad43e06d2012-11-21 20:30:40 +00001474 return getAddrGlobal(Op, DAG,
1475 HasMips64 ? MipsII::MO_GOT_DISP : MipsII::MO_GOT16);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001476}
1477
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001478SDValue MipsTargetLowering::lowerBlockAddress(SDValue Op,
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +00001479 SelectionDAG &DAG) const {
Akira Hatanakad43e06d2012-11-21 20:30:40 +00001480 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ && !IsN64)
1481 return getAddrNonPIC(Op, DAG);
Akira Hatanakaf48eb532011-04-25 17:10:45 +00001482
Akira Hatanakad43e06d2012-11-21 20:30:40 +00001483 return getAddrLocal(Op, DAG, HasMips64);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +00001484}
1485
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001486SDValue MipsTargetLowering::
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001487lowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001488{
Akira Hatanaka3faac0a2011-12-14 18:26:41 +00001489 // If the relocation model is PIC, use the General Dynamic TLS Model or
1490 // Local Dynamic TLS model, otherwise use the Initial Exec or
1491 // Local Exec TLS Model.
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001492
1493 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001494 DebugLoc DL = GA->getDebugLoc();
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001495 const GlobalValue *GV = GA->getGlobal();
1496 EVT PtrVT = getPointerTy();
1497
Hans Wennborgfd5abd52012-05-04 09:40:39 +00001498 TLSModel::Model model = getTargetMachine().getTLSModel(GV);
1499
1500 if (model == TLSModel::GeneralDynamic || model == TLSModel::LocalDynamic) {
Hans Wennborg70a07c72012-06-04 14:02:08 +00001501 // General Dynamic and Local Dynamic TLS Model.
1502 unsigned Flag = (model == TLSModel::LocalDynamic) ? MipsII::MO_TLSLDM
1503 : MipsII::MO_TLSGD;
1504
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001505 SDValue TGA = DAG.getTargetGlobalAddress(GV, DL, PtrVT, 0, Flag);
1506 SDValue Argument = DAG.getNode(MipsISD::Wrapper, DL, PtrVT,
1507 getGlobalReg(DAG, PtrVT), TGA);
Akira Hatanaka7a7194b2011-12-08 21:05:38 +00001508 unsigned PtrSize = PtrVT.getSizeInBits();
1509 IntegerType *PtrTy = Type::getIntNTy(*DAG.getContext(), PtrSize);
1510
Benjamin Kramer5eccf672011-12-11 12:21:34 +00001511 SDValue TlsGetAddr = DAG.getExternalSymbol("__tls_get_addr", PtrVT);
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001512
1513 ArgListTy Args;
1514 ArgListEntry Entry;
1515 Entry.Node = Argument;
Akira Hatanakaca074792011-12-08 20:34:32 +00001516 Entry.Ty = PtrTy;
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001517 Args.push_back(Entry);
Jia Liubb481f82012-02-28 07:46:26 +00001518
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001519 TargetLowering::CallLoweringInfo CLI(DAG.getEntryNode(), PtrTy,
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00001520 false, false, false, false, 0, CallingConv::C,
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001521 /*IsTailCall=*/false, /*doesNotRet=*/false,
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00001522 /*isReturnValueUsed=*/true,
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001523 TlsGetAddr, Args, DAG, DL);
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001524 std::pair<SDValue, SDValue> CallResult = LowerCallTo(CLI);
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001525
Akira Hatanaka3faac0a2011-12-14 18:26:41 +00001526 SDValue Ret = CallResult.first;
1527
Hans Wennborgfd5abd52012-05-04 09:40:39 +00001528 if (model != TLSModel::LocalDynamic)
Akira Hatanaka3faac0a2011-12-14 18:26:41 +00001529 return Ret;
1530
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001531 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, DL, PtrVT, 0,
Akira Hatanaka3faac0a2011-12-14 18:26:41 +00001532 MipsII::MO_DTPREL_HI);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001533 SDValue Hi = DAG.getNode(MipsISD::Hi, DL, PtrVT, TGAHi);
1534 SDValue TGALo = DAG.getTargetGlobalAddress(GV, DL, PtrVT, 0,
Akira Hatanaka3faac0a2011-12-14 18:26:41 +00001535 MipsII::MO_DTPREL_LO);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001536 SDValue Lo = DAG.getNode(MipsISD::Lo, DL, PtrVT, TGALo);
1537 SDValue Add = DAG.getNode(ISD::ADD, DL, PtrVT, Hi, Ret);
1538 return DAG.getNode(ISD::ADD, DL, PtrVT, Add, Lo);
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001539 }
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001540
1541 SDValue Offset;
Hans Wennborgfd5abd52012-05-04 09:40:39 +00001542 if (model == TLSModel::InitialExec) {
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001543 // Initial Exec TLS Model
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001544 SDValue TGA = DAG.getTargetGlobalAddress(GV, DL, PtrVT, 0,
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001545 MipsII::MO_GOTTPREL);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001546 TGA = DAG.getNode(MipsISD::Wrapper, DL, PtrVT, getGlobalReg(DAG, PtrVT),
Akira Hatanaka648f00c2012-02-24 22:34:47 +00001547 TGA);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001548 Offset = DAG.getLoad(PtrVT, DL,
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001549 DAG.getEntryNode(), TGA, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001550 false, false, false, 0);
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001551 } else {
1552 // Local Exec TLS Model
Hans Wennborgfd5abd52012-05-04 09:40:39 +00001553 assert(model == TLSModel::LocalExec);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001554 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, DL, PtrVT, 0,
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001555 MipsII::MO_TPREL_HI);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001556 SDValue TGALo = DAG.getTargetGlobalAddress(GV, DL, PtrVT, 0,
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001557 MipsII::MO_TPREL_LO);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001558 SDValue Hi = DAG.getNode(MipsISD::Hi, DL, PtrVT, TGAHi);
1559 SDValue Lo = DAG.getNode(MipsISD::Lo, DL, PtrVT, TGALo);
1560 Offset = DAG.getNode(ISD::ADD, DL, PtrVT, Hi, Lo);
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001561 }
1562
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001563 SDValue ThreadPointer = DAG.getNode(MipsISD::ThreadPointer, DL, PtrVT);
1564 return DAG.getNode(ISD::ADD, DL, PtrVT, ThreadPointer, Offset);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001565}
1566
1567SDValue MipsTargetLowering::
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001568lowerJumpTable(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001569{
Akira Hatanakad43e06d2012-11-21 20:30:40 +00001570 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ && !IsN64)
1571 return getAddrNonPIC(Op, DAG);
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001572
Akira Hatanakad43e06d2012-11-21 20:30:40 +00001573 return getAddrLocal(Op, DAG, HasMips64);
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001574}
1575
Dan Gohman475871a2008-07-27 21:46:04 +00001576SDValue MipsTargetLowering::
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001577lowerConstantPool(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +00001578{
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +00001579 // gp_rel relocation
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001580 // FIXME: we should reference the constant pool using small data sections,
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001581 // but the asm printer currently doesn't support this feature without
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001582 // hacking it. This feature should come soon so we can uncomment the
Bruno Cardoso Lopesf33bc432008-07-28 19:26:25 +00001583 // stuff below.
Eli Friedmane2c74082009-08-03 02:22:28 +00001584 //if (IsInSmallSection(C->getType())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001585 // SDValue GPRelNode = DAG.getNode(MipsISD::GPRel, MVT::i32, CP);
1586 // SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001587 // ResNode = DAG.getNode(ISD::ADD, MVT::i32, GOT, GPRelNode);
Bruno Cardoso Lopesd71cebf2009-11-25 12:17:58 +00001588
Akira Hatanakad43e06d2012-11-21 20:30:40 +00001589 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ && !IsN64)
1590 return getAddrNonPIC(Op, DAG);
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +00001591
Akira Hatanakad43e06d2012-11-21 20:30:40 +00001592 return getAddrLocal(Op, DAG, HasMips64);
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +00001593}
1594
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001595SDValue MipsTargetLowering::lowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001596 MachineFunction &MF = DAG.getMachineFunction();
1597 MipsFunctionInfo *FuncInfo = MF.getInfo<MipsFunctionInfo>();
1598
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001599 DebugLoc DL = Op.getDebugLoc();
Dan Gohman1e93df62010-04-17 14:41:14 +00001600 SDValue FI = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
1601 getPointerTy());
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +00001602
1603 // vastart just stores the address of the VarArgsFrameIndex slot into the
1604 // memory location argument.
1605 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001606 return DAG.getStore(Op.getOperand(0), DL, FI, Op.getOperand(1),
Akira Hatanaka82099682011-12-19 19:52:25 +00001607 MachinePointerInfo(SV), false, false, 0);
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +00001608}
Jia Liubb481f82012-02-28 07:46:26 +00001609
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001610static SDValue lowerFCOPYSIGN32(SDValue Op, SelectionDAG &DAG, bool HasR2) {
Akira Hatanaka056c51e2012-04-11 22:13:04 +00001611 EVT TyX = Op.getOperand(0).getValueType();
1612 EVT TyY = Op.getOperand(1).getValueType();
1613 SDValue Const1 = DAG.getConstant(1, MVT::i32);
1614 SDValue Const31 = DAG.getConstant(31, MVT::i32);
1615 DebugLoc DL = Op.getDebugLoc();
1616 SDValue Res;
1617
1618 // If operand is of type f64, extract the upper 32-bit. Otherwise, bitcast it
1619 // to i32.
1620 SDValue X = (TyX == MVT::f32) ?
1621 DAG.getNode(ISD::BITCAST, DL, MVT::i32, Op.getOperand(0)) :
1622 DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32, Op.getOperand(0),
1623 Const1);
1624 SDValue Y = (TyY == MVT::f32) ?
1625 DAG.getNode(ISD::BITCAST, DL, MVT::i32, Op.getOperand(1)) :
1626 DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32, Op.getOperand(1),
1627 Const1);
1628
1629 if (HasR2) {
1630 // ext E, Y, 31, 1 ; extract bit31 of Y
1631 // ins X, E, 31, 1 ; insert extracted bit at bit31 of X
1632 SDValue E = DAG.getNode(MipsISD::Ext, DL, MVT::i32, Y, Const31, Const1);
1633 Res = DAG.getNode(MipsISD::Ins, DL, MVT::i32, E, Const31, Const1, X);
1634 } else {
1635 // sll SllX, X, 1
1636 // srl SrlX, SllX, 1
1637 // srl SrlY, Y, 31
1638 // sll SllY, SrlX, 31
1639 // or Or, SrlX, SllY
1640 SDValue SllX = DAG.getNode(ISD::SHL, DL, MVT::i32, X, Const1);
1641 SDValue SrlX = DAG.getNode(ISD::SRL, DL, MVT::i32, SllX, Const1);
1642 SDValue SrlY = DAG.getNode(ISD::SRL, DL, MVT::i32, Y, Const31);
1643 SDValue SllY = DAG.getNode(ISD::SHL, DL, MVT::i32, SrlY, Const31);
1644 Res = DAG.getNode(ISD::OR, DL, MVT::i32, SrlX, SllY);
1645 }
1646
1647 if (TyX == MVT::f32)
1648 return DAG.getNode(ISD::BITCAST, DL, Op.getOperand(0).getValueType(), Res);
1649
1650 SDValue LowX = DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32,
1651 Op.getOperand(0), DAG.getConstant(0, MVT::i32));
1652 return DAG.getNode(MipsISD::BuildPairF64, DL, MVT::f64, LowX, Res);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001653}
1654
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001655static SDValue lowerFCOPYSIGN64(SDValue Op, SelectionDAG &DAG, bool HasR2) {
Akira Hatanaka056c51e2012-04-11 22:13:04 +00001656 unsigned WidthX = Op.getOperand(0).getValueSizeInBits();
1657 unsigned WidthY = Op.getOperand(1).getValueSizeInBits();
1658 EVT TyX = MVT::getIntegerVT(WidthX), TyY = MVT::getIntegerVT(WidthY);
1659 SDValue Const1 = DAG.getConstant(1, MVT::i32);
1660 DebugLoc DL = Op.getDebugLoc();
Eric Christopher471e4222011-06-08 23:55:35 +00001661
Akira Hatanaka056c51e2012-04-11 22:13:04 +00001662 // Bitcast to integer nodes.
1663 SDValue X = DAG.getNode(ISD::BITCAST, DL, TyX, Op.getOperand(0));
1664 SDValue Y = DAG.getNode(ISD::BITCAST, DL, TyY, Op.getOperand(1));
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001665
Akira Hatanaka056c51e2012-04-11 22:13:04 +00001666 if (HasR2) {
1667 // ext E, Y, width(Y) - 1, 1 ; extract bit width(Y)-1 of Y
1668 // ins X, E, width(X) - 1, 1 ; insert extracted bit at bit width(X)-1 of X
1669 SDValue E = DAG.getNode(MipsISD::Ext, DL, TyY, Y,
1670 DAG.getConstant(WidthY - 1, MVT::i32), Const1);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001671
Akira Hatanaka056c51e2012-04-11 22:13:04 +00001672 if (WidthX > WidthY)
1673 E = DAG.getNode(ISD::ZERO_EXTEND, DL, TyX, E);
1674 else if (WidthY > WidthX)
1675 E = DAG.getNode(ISD::TRUNCATE, DL, TyX, E);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001676
Akira Hatanaka056c51e2012-04-11 22:13:04 +00001677 SDValue I = DAG.getNode(MipsISD::Ins, DL, TyX, E,
1678 DAG.getConstant(WidthX - 1, MVT::i32), Const1, X);
1679 return DAG.getNode(ISD::BITCAST, DL, Op.getOperand(0).getValueType(), I);
1680 }
1681
1682 // (d)sll SllX, X, 1
1683 // (d)srl SrlX, SllX, 1
1684 // (d)srl SrlY, Y, width(Y)-1
1685 // (d)sll SllY, SrlX, width(Y)-1
1686 // or Or, SrlX, SllY
1687 SDValue SllX = DAG.getNode(ISD::SHL, DL, TyX, X, Const1);
1688 SDValue SrlX = DAG.getNode(ISD::SRL, DL, TyX, SllX, Const1);
1689 SDValue SrlY = DAG.getNode(ISD::SRL, DL, TyY, Y,
1690 DAG.getConstant(WidthY - 1, MVT::i32));
1691
1692 if (WidthX > WidthY)
1693 SrlY = DAG.getNode(ISD::ZERO_EXTEND, DL, TyX, SrlY);
1694 else if (WidthY > WidthX)
1695 SrlY = DAG.getNode(ISD::TRUNCATE, DL, TyX, SrlY);
1696
1697 SDValue SllY = DAG.getNode(ISD::SHL, DL, TyX, SrlY,
1698 DAG.getConstant(WidthX - 1, MVT::i32));
1699 SDValue Or = DAG.getNode(ISD::OR, DL, TyX, SrlX, SllY);
1700 return DAG.getNode(ISD::BITCAST, DL, Op.getOperand(0).getValueType(), Or);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001701}
1702
Akira Hatanaka82099682011-12-19 19:52:25 +00001703SDValue
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001704MipsTargetLowering::lowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Akira Hatanaka056c51e2012-04-11 22:13:04 +00001705 if (Subtarget->hasMips64())
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001706 return lowerFCOPYSIGN64(Op, DAG, Subtarget->hasMips32r2());
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001707
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001708 return lowerFCOPYSIGN32(Op, DAG, Subtarget->hasMips32r2());
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001709}
1710
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001711static SDValue lowerFABS32(SDValue Op, SelectionDAG &DAG, bool HasR2) {
Akira Hatanakac12a6e62012-04-11 22:49:04 +00001712 SDValue Res, Const1 = DAG.getConstant(1, MVT::i32);
1713 DebugLoc DL = Op.getDebugLoc();
1714
1715 // If operand is of type f64, extract the upper 32-bit. Otherwise, bitcast it
1716 // to i32.
1717 SDValue X = (Op.getValueType() == MVT::f32) ?
1718 DAG.getNode(ISD::BITCAST, DL, MVT::i32, Op.getOperand(0)) :
1719 DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32, Op.getOperand(0),
1720 Const1);
1721
1722 // Clear MSB.
1723 if (HasR2)
1724 Res = DAG.getNode(MipsISD::Ins, DL, MVT::i32,
1725 DAG.getRegister(Mips::ZERO, MVT::i32),
1726 DAG.getConstant(31, MVT::i32), Const1, X);
1727 else {
1728 SDValue SllX = DAG.getNode(ISD::SHL, DL, MVT::i32, X, Const1);
1729 Res = DAG.getNode(ISD::SRL, DL, MVT::i32, SllX, Const1);
1730 }
1731
1732 if (Op.getValueType() == MVT::f32)
1733 return DAG.getNode(ISD::BITCAST, DL, MVT::f32, Res);
1734
1735 SDValue LowX = DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32,
1736 Op.getOperand(0), DAG.getConstant(0, MVT::i32));
1737 return DAG.getNode(MipsISD::BuildPairF64, DL, MVT::f64, LowX, Res);
1738}
1739
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001740static SDValue lowerFABS64(SDValue Op, SelectionDAG &DAG, bool HasR2) {
Akira Hatanakac12a6e62012-04-11 22:49:04 +00001741 SDValue Res, Const1 = DAG.getConstant(1, MVT::i32);
1742 DebugLoc DL = Op.getDebugLoc();
1743
1744 // Bitcast to integer node.
1745 SDValue X = DAG.getNode(ISD::BITCAST, DL, MVT::i64, Op.getOperand(0));
1746
1747 // Clear MSB.
1748 if (HasR2)
1749 Res = DAG.getNode(MipsISD::Ins, DL, MVT::i64,
1750 DAG.getRegister(Mips::ZERO_64, MVT::i64),
1751 DAG.getConstant(63, MVT::i32), Const1, X);
1752 else {
1753 SDValue SllX = DAG.getNode(ISD::SHL, DL, MVT::i64, X, Const1);
1754 Res = DAG.getNode(ISD::SRL, DL, MVT::i64, SllX, Const1);
1755 }
1756
1757 return DAG.getNode(ISD::BITCAST, DL, MVT::f64, Res);
1758}
1759
1760SDValue
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001761MipsTargetLowering::lowerFABS(SDValue Op, SelectionDAG &DAG) const {
Akira Hatanakac12a6e62012-04-11 22:49:04 +00001762 if (Subtarget->hasMips64() && (Op.getValueType() == MVT::f64))
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001763 return lowerFABS64(Op, DAG, Subtarget->hasMips32r2());
Akira Hatanakac12a6e62012-04-11 22:49:04 +00001764
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001765 return lowerFABS32(Op, DAG, Subtarget->hasMips32r2());
Akira Hatanakac12a6e62012-04-11 22:49:04 +00001766}
1767
Akira Hatanaka2e591472011-06-02 00:24:44 +00001768SDValue MipsTargetLowering::
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001769lowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopese0b5cfc2011-06-16 00:40:02 +00001770 // check the depth
1771 assert((cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue() == 0) &&
Akira Hatanaka0f843822011-06-07 18:58:42 +00001772 "Frame address can only be determined for current frame.");
Akira Hatanaka2e591472011-06-02 00:24:44 +00001773
1774 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
1775 MFI->setFrameAddressIsTaken(true);
1776 EVT VT = Op.getValueType();
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001777 DebugLoc DL = Op.getDebugLoc();
1778 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), DL,
Akira Hatanaka46ac4392011-11-11 04:11:56 +00001779 IsN64 ? Mips::FP_64 : Mips::FP, VT);
Akira Hatanaka2e591472011-06-02 00:24:44 +00001780 return FrameAddr;
1781}
1782
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001783SDValue MipsTargetLowering::lowerRETURNADDR(SDValue Op,
Akira Hatanakaba584fe2012-07-11 00:53:32 +00001784 SelectionDAG &DAG) const {
1785 // check the depth
1786 assert((cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue() == 0) &&
1787 "Return address can be determined only for current frame.");
1788
1789 MachineFunction &MF = DAG.getMachineFunction();
1790 MachineFrameInfo *MFI = MF.getFrameInfo();
Patrik Hagglunda61b17c2012-12-13 06:34:11 +00001791 MVT VT = Op.getSimpleValueType();
Akira Hatanakaba584fe2012-07-11 00:53:32 +00001792 unsigned RA = IsN64 ? Mips::RA_64 : Mips::RA;
1793 MFI->setReturnAddressIsTaken(true);
1794
1795 // Return RA, which contains the return address. Mark it an implicit live-in.
1796 unsigned Reg = MF.addLiveIn(RA, getRegClassFor(VT));
1797 return DAG.getCopyFromReg(DAG.getEntryNode(), Op.getDebugLoc(), Reg, VT);
1798}
1799
Akira Hatanaka544cc212013-01-30 00:26:49 +00001800// An EH_RETURN is the result of lowering llvm.eh.return which in turn is
1801// generated from __builtin_eh_return (offset, handler)
1802// The effect of this is to adjust the stack pointer by "offset"
1803// and then branch to "handler".
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001804SDValue MipsTargetLowering::lowerEH_RETURN(SDValue Op, SelectionDAG &DAG)
Akira Hatanaka544cc212013-01-30 00:26:49 +00001805 const {
1806 MachineFunction &MF = DAG.getMachineFunction();
1807 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
1808
1809 MipsFI->setCallsEhReturn();
1810 SDValue Chain = Op.getOperand(0);
1811 SDValue Offset = Op.getOperand(1);
1812 SDValue Handler = Op.getOperand(2);
1813 DebugLoc DL = Op.getDebugLoc();
1814 EVT Ty = IsN64 ? MVT::i64 : MVT::i32;
1815
1816 // Store stack offset in V1, store jump target in V0. Glue CopyToReg and
1817 // EH_RETURN nodes, so that instructions are emitted back-to-back.
1818 unsigned OffsetReg = IsN64 ? Mips::V1_64 : Mips::V1;
1819 unsigned AddrReg = IsN64 ? Mips::V0_64 : Mips::V0;
1820 Chain = DAG.getCopyToReg(Chain, DL, OffsetReg, Offset, SDValue());
1821 Chain = DAG.getCopyToReg(Chain, DL, AddrReg, Handler, Chain.getValue(1));
1822 return DAG.getNode(MipsISD::EH_RETURN, DL, MVT::Other, Chain,
1823 DAG.getRegister(OffsetReg, Ty),
1824 DAG.getRegister(AddrReg, getPointerTy()),
1825 Chain.getValue(1));
1826}
1827
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001828SDValue MipsTargetLowering::lowerATOMIC_FENCE(SDValue Op,
Akira Hatanaka864f6602012-06-14 21:10:56 +00001829 SelectionDAG &DAG) const {
Eli Friedman14648462011-07-27 22:21:52 +00001830 // FIXME: Need pseudo-fence for 'singlethread' fences
1831 // FIXME: Set SType for weaker fences where supported/appropriate.
1832 unsigned SType = 0;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001833 DebugLoc DL = Op.getDebugLoc();
1834 return DAG.getNode(MipsISD::Sync, DL, MVT::Other, Op.getOperand(0),
Eli Friedman14648462011-07-27 22:21:52 +00001835 DAG.getConstant(SType, MVT::i32));
1836}
1837
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001838SDValue MipsTargetLowering::lowerShiftLeftParts(SDValue Op,
Akira Hatanaka864f6602012-06-14 21:10:56 +00001839 SelectionDAG &DAG) const {
Akira Hatanakaa284acb2012-05-09 00:55:21 +00001840 DebugLoc DL = Op.getDebugLoc();
1841 SDValue Lo = Op.getOperand(0), Hi = Op.getOperand(1);
1842 SDValue Shamt = Op.getOperand(2);
1843
1844 // if shamt < 32:
1845 // lo = (shl lo, shamt)
1846 // hi = (or (shl hi, shamt) (srl (srl lo, 1), ~shamt))
1847 // else:
1848 // lo = 0
1849 // hi = (shl lo, shamt[4:0])
1850 SDValue Not = DAG.getNode(ISD::XOR, DL, MVT::i32, Shamt,
1851 DAG.getConstant(-1, MVT::i32));
1852 SDValue ShiftRight1Lo = DAG.getNode(ISD::SRL, DL, MVT::i32, Lo,
1853 DAG.getConstant(1, MVT::i32));
1854 SDValue ShiftRightLo = DAG.getNode(ISD::SRL, DL, MVT::i32, ShiftRight1Lo,
1855 Not);
1856 SDValue ShiftLeftHi = DAG.getNode(ISD::SHL, DL, MVT::i32, Hi, Shamt);
1857 SDValue Or = DAG.getNode(ISD::OR, DL, MVT::i32, ShiftLeftHi, ShiftRightLo);
1858 SDValue ShiftLeftLo = DAG.getNode(ISD::SHL, DL, MVT::i32, Lo, Shamt);
1859 SDValue Cond = DAG.getNode(ISD::AND, DL, MVT::i32, Shamt,
1860 DAG.getConstant(0x20, MVT::i32));
Akira Hatanaka864f6602012-06-14 21:10:56 +00001861 Lo = DAG.getNode(ISD::SELECT, DL, MVT::i32, Cond,
1862 DAG.getConstant(0, MVT::i32), ShiftLeftLo);
Akira Hatanakaa284acb2012-05-09 00:55:21 +00001863 Hi = DAG.getNode(ISD::SELECT, DL, MVT::i32, Cond, ShiftLeftLo, Or);
1864
1865 SDValue Ops[2] = {Lo, Hi};
1866 return DAG.getMergeValues(Ops, 2, DL);
1867}
1868
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001869SDValue MipsTargetLowering::lowerShiftRightParts(SDValue Op, SelectionDAG &DAG,
Akira Hatanakaa284acb2012-05-09 00:55:21 +00001870 bool IsSRA) const {
1871 DebugLoc DL = Op.getDebugLoc();
1872 SDValue Lo = Op.getOperand(0), Hi = Op.getOperand(1);
1873 SDValue Shamt = Op.getOperand(2);
1874
1875 // if shamt < 32:
1876 // lo = (or (shl (shl hi, 1), ~shamt) (srl lo, shamt))
1877 // if isSRA:
1878 // hi = (sra hi, shamt)
1879 // else:
1880 // hi = (srl hi, shamt)
1881 // else:
1882 // if isSRA:
1883 // lo = (sra hi, shamt[4:0])
1884 // hi = (sra hi, 31)
1885 // else:
1886 // lo = (srl hi, shamt[4:0])
1887 // hi = 0
1888 SDValue Not = DAG.getNode(ISD::XOR, DL, MVT::i32, Shamt,
1889 DAG.getConstant(-1, MVT::i32));
1890 SDValue ShiftLeft1Hi = DAG.getNode(ISD::SHL, DL, MVT::i32, Hi,
1891 DAG.getConstant(1, MVT::i32));
1892 SDValue ShiftLeftHi = DAG.getNode(ISD::SHL, DL, MVT::i32, ShiftLeft1Hi, Not);
1893 SDValue ShiftRightLo = DAG.getNode(ISD::SRL, DL, MVT::i32, Lo, Shamt);
1894 SDValue Or = DAG.getNode(ISD::OR, DL, MVT::i32, ShiftLeftHi, ShiftRightLo);
1895 SDValue ShiftRightHi = DAG.getNode(IsSRA ? ISD::SRA : ISD::SRL, DL, MVT::i32,
1896 Hi, Shamt);
1897 SDValue Cond = DAG.getNode(ISD::AND, DL, MVT::i32, Shamt,
1898 DAG.getConstant(0x20, MVT::i32));
1899 SDValue Shift31 = DAG.getNode(ISD::SRA, DL, MVT::i32, Hi,
1900 DAG.getConstant(31, MVT::i32));
1901 Lo = DAG.getNode(ISD::SELECT, DL, MVT::i32, Cond, ShiftRightHi, Or);
1902 Hi = DAG.getNode(ISD::SELECT, DL, MVT::i32, Cond,
1903 IsSRA ? Shift31 : DAG.getConstant(0, MVT::i32),
1904 ShiftRightHi);
1905
1906 SDValue Ops[2] = {Lo, Hi};
1907 return DAG.getMergeValues(Ops, 2, DL);
1908}
1909
Akira Hatanakafee62c12013-04-11 19:07:14 +00001910static SDValue createLoadLR(unsigned Opc, SelectionDAG &DAG, LoadSDNode *LD,
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00001911 SDValue Chain, SDValue Src, unsigned Offset) {
Akira Hatanaka2bd7e532012-06-13 19:06:08 +00001912 SDValue Ptr = LD->getBasePtr();
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00001913 EVT VT = LD->getValueType(0), MemVT = LD->getMemoryVT();
Akira Hatanaka2bd7e532012-06-13 19:06:08 +00001914 EVT BasePtrVT = Ptr.getValueType();
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00001915 DebugLoc DL = LD->getDebugLoc();
1916 SDVTList VTList = DAG.getVTList(VT, MVT::Other);
1917
1918 if (Offset)
Akira Hatanaka2bd7e532012-06-13 19:06:08 +00001919 Ptr = DAG.getNode(ISD::ADD, DL, BasePtrVT, Ptr,
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00001920 DAG.getConstant(Offset, BasePtrVT));
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00001921
1922 SDValue Ops[] = { Chain, Ptr, Src };
1923 return DAG.getMemIntrinsicNode(Opc, DL, VTList, Ops, 3, MemVT,
1924 LD->getMemOperand());
1925}
1926
1927// Expand an unaligned 32 or 64-bit integer load node.
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001928SDValue MipsTargetLowering::lowerLOAD(SDValue Op, SelectionDAG &DAG) const {
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00001929 LoadSDNode *LD = cast<LoadSDNode>(Op);
1930 EVT MemVT = LD->getMemoryVT();
1931
1932 // Return if load is aligned or if MemVT is neither i32 nor i64.
1933 if ((LD->getAlignment() >= MemVT.getSizeInBits() / 8) ||
1934 ((MemVT != MVT::i32) && (MemVT != MVT::i64)))
1935 return SDValue();
1936
1937 bool IsLittle = Subtarget->isLittle();
1938 EVT VT = Op.getValueType();
1939 ISD::LoadExtType ExtType = LD->getExtensionType();
1940 SDValue Chain = LD->getChain(), Undef = DAG.getUNDEF(VT);
1941
1942 assert((VT == MVT::i32) || (VT == MVT::i64));
1943
1944 // Expand
1945 // (set dst, (i64 (load baseptr)))
1946 // to
1947 // (set tmp, (ldl (add baseptr, 7), undef))
1948 // (set dst, (ldr baseptr, tmp))
1949 if ((VT == MVT::i64) && (ExtType == ISD::NON_EXTLOAD)) {
Akira Hatanakafee62c12013-04-11 19:07:14 +00001950 SDValue LDL = createLoadLR(MipsISD::LDL, DAG, LD, Chain, Undef,
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00001951 IsLittle ? 7 : 0);
Akira Hatanakafee62c12013-04-11 19:07:14 +00001952 return createLoadLR(MipsISD::LDR, DAG, LD, LDL.getValue(1), LDL,
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00001953 IsLittle ? 0 : 7);
1954 }
1955
Akira Hatanakafee62c12013-04-11 19:07:14 +00001956 SDValue LWL = createLoadLR(MipsISD::LWL, DAG, LD, Chain, Undef,
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00001957 IsLittle ? 3 : 0);
Akira Hatanakafee62c12013-04-11 19:07:14 +00001958 SDValue LWR = createLoadLR(MipsISD::LWR, DAG, LD, LWL.getValue(1), LWL,
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00001959 IsLittle ? 0 : 3);
1960
1961 // Expand
1962 // (set dst, (i32 (load baseptr))) or
1963 // (set dst, (i64 (sextload baseptr))) or
1964 // (set dst, (i64 (extload baseptr)))
1965 // to
1966 // (set tmp, (lwl (add baseptr, 3), undef))
1967 // (set dst, (lwr baseptr, tmp))
1968 if ((VT == MVT::i32) || (ExtType == ISD::SEXTLOAD) ||
1969 (ExtType == ISD::EXTLOAD))
1970 return LWR;
1971
1972 assert((VT == MVT::i64) && (ExtType == ISD::ZEXTLOAD));
1973
1974 // Expand
1975 // (set dst, (i64 (zextload baseptr)))
1976 // to
1977 // (set tmp0, (lwl (add baseptr, 3), undef))
1978 // (set tmp1, (lwr baseptr, tmp0))
1979 // (set tmp2, (shl tmp1, 32))
1980 // (set dst, (srl tmp2, 32))
1981 DebugLoc DL = LD->getDebugLoc();
1982 SDValue Const32 = DAG.getConstant(32, MVT::i32);
1983 SDValue SLL = DAG.getNode(ISD::SHL, DL, MVT::i64, LWR, Const32);
Akira Hatanaka94ccee22012-06-04 17:46:29 +00001984 SDValue SRL = DAG.getNode(ISD::SRL, DL, MVT::i64, SLL, Const32);
1985 SDValue Ops[] = { SRL, LWR.getValue(1) };
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00001986 return DAG.getMergeValues(Ops, 2, DL);
1987}
1988
Akira Hatanakafee62c12013-04-11 19:07:14 +00001989static SDValue createStoreLR(unsigned Opc, SelectionDAG &DAG, StoreSDNode *SD,
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00001990 SDValue Chain, unsigned Offset) {
Akira Hatanaka2bd7e532012-06-13 19:06:08 +00001991 SDValue Ptr = SD->getBasePtr(), Value = SD->getValue();
1992 EVT MemVT = SD->getMemoryVT(), BasePtrVT = Ptr.getValueType();
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00001993 DebugLoc DL = SD->getDebugLoc();
1994 SDVTList VTList = DAG.getVTList(MVT::Other);
1995
1996 if (Offset)
Akira Hatanaka2bd7e532012-06-13 19:06:08 +00001997 Ptr = DAG.getNode(ISD::ADD, DL, BasePtrVT, Ptr,
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00001998 DAG.getConstant(Offset, BasePtrVT));
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00001999
2000 SDValue Ops[] = { Chain, Value, Ptr };
2001 return DAG.getMemIntrinsicNode(Opc, DL, VTList, Ops, 3, MemVT,
2002 SD->getMemOperand());
2003}
2004
2005// Expand an unaligned 32 or 64-bit integer store node.
Akira Hatanaka63451432013-05-16 20:45:17 +00002006static SDValue lowerUnalignedIntStore(StoreSDNode *SD, SelectionDAG &DAG,
2007 bool IsLittle) {
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002008 SDValue Value = SD->getValue(), Chain = SD->getChain();
2009 EVT VT = Value.getValueType();
2010
2011 // Expand
2012 // (store val, baseptr) or
2013 // (truncstore val, baseptr)
2014 // to
2015 // (swl val, (add baseptr, 3))
2016 // (swr val, baseptr)
2017 if ((VT == MVT::i32) || SD->isTruncatingStore()) {
Akira Hatanakafee62c12013-04-11 19:07:14 +00002018 SDValue SWL = createStoreLR(MipsISD::SWL, DAG, SD, Chain,
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002019 IsLittle ? 3 : 0);
Akira Hatanakafee62c12013-04-11 19:07:14 +00002020 return createStoreLR(MipsISD::SWR, DAG, SD, SWL, IsLittle ? 0 : 3);
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002021 }
2022
2023 assert(VT == MVT::i64);
2024
2025 // Expand
2026 // (store val, baseptr)
2027 // to
2028 // (sdl val, (add baseptr, 7))
2029 // (sdr val, baseptr)
Akira Hatanakafee62c12013-04-11 19:07:14 +00002030 SDValue SDL = createStoreLR(MipsISD::SDL, DAG, SD, Chain, IsLittle ? 7 : 0);
2031 return createStoreLR(MipsISD::SDR, DAG, SD, SDL, IsLittle ? 0 : 7);
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002032}
2033
Akira Hatanakaae7e7cb2013-05-16 21:17:15 +00002034// Lower (store (fp_to_sint $fp) $ptr) to (store (TruncIntFP $fp), $ptr).
2035static SDValue lowerFP_TO_SINT_STORE(StoreSDNode *SD, SelectionDAG &DAG) {
2036 SDValue Val = SD->getValue();
2037
2038 if (Val.getOpcode() != ISD::FP_TO_SINT)
2039 return SDValue();
2040
2041 EVT FPTy = EVT::getFloatingPointVT(Val.getValueSizeInBits());
2042 SDValue Tr = DAG.getNode(MipsISD::TruncIntFP, Val.getDebugLoc(), FPTy,
2043 Val.getOperand(0));
2044
2045 return DAG.getStore(SD->getChain(), SD->getDebugLoc(), Tr, SD->getBasePtr(),
2046 SD->getPointerInfo(), SD->isVolatile(),
2047 SD->isNonTemporal(), SD->getAlignment());
2048}
2049
Akira Hatanaka63451432013-05-16 20:45:17 +00002050SDValue MipsTargetLowering::lowerSTORE(SDValue Op, SelectionDAG &DAG) const {
2051 StoreSDNode *SD = cast<StoreSDNode>(Op);
2052 EVT MemVT = SD->getMemoryVT();
2053
2054 // Lower unaligned integer stores.
2055 if ((SD->getAlignment() < MemVT.getSizeInBits() / 8) &&
2056 ((MemVT == MVT::i32) || (MemVT == MVT::i64)))
2057 return lowerUnalignedIntStore(SD, DAG, Subtarget->isLittle());
2058
Akira Hatanakaae7e7cb2013-05-16 21:17:15 +00002059 return lowerFP_TO_SINT_STORE(SD, DAG);
Akira Hatanaka63451432013-05-16 20:45:17 +00002060}
2061
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002062SDValue MipsTargetLowering::lowerADD(SDValue Op, SelectionDAG &DAG) const {
Akira Hatanakae90a3bc2012-11-07 19:10:58 +00002063 if (Op->getOperand(0).getOpcode() != ISD::FRAMEADDR
2064 || cast<ConstantSDNode>
2065 (Op->getOperand(0).getOperand(0))->getZExtValue() != 0
2066 || Op->getOperand(1).getOpcode() != ISD::FRAME_TO_ARGS_OFFSET)
2067 return SDValue();
2068
2069 // The pattern
2070 // (add (frameaddr 0), (frame_to_args_offset))
2071 // results from lowering llvm.eh.dwarf.cfa intrinsic. Transform it to
2072 // (add FrameObject, 0)
2073 // where FrameObject is a fixed StackObject with offset 0 which points to
2074 // the old stack pointer.
2075 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
2076 EVT ValTy = Op->getValueType(0);
2077 int FI = MFI->CreateFixedObject(Op.getValueSizeInBits() / 8, 0, false);
2078 SDValue InArgsAddr = DAG.getFrameIndex(FI, ValTy);
2079 return DAG.getNode(ISD::ADD, Op->getDebugLoc(), ValTy, InArgsAddr,
2080 DAG.getConstant(0, ValTy));
2081}
2082
Akira Hatanakaae7e7cb2013-05-16 21:17:15 +00002083SDValue MipsTargetLowering::lowerFP_TO_SINT(SDValue Op,
2084 SelectionDAG &DAG) const {
2085 EVT FPTy = EVT::getFloatingPointVT(Op.getValueSizeInBits());
2086 SDValue Trunc = DAG.getNode(MipsISD::TruncIntFP, Op.getDebugLoc(), FPTy,
2087 Op.getOperand(0));
2088 return DAG.getNode(ISD::BITCAST, Op.getDebugLoc(), Op.getValueType(), Trunc);
2089}
2090
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002091//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002092// Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002093//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002094
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002095//===----------------------------------------------------------------------===//
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002096// TODO: Implement a generic logic using tblgen that can support this.
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002097// Mips O32 ABI rules:
2098// ---
2099// i32 - Passed in A0, A1, A2, A3 and stack
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002100// f32 - Only passed in f32 registers if no int reg has been used yet to hold
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002101// an argument. Otherwise, passed in A1, A2, A3 and stack.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002102// f64 - Only passed in two aliased f32 registers if no int reg has been used
2103// yet to hold an argument. Otherwise, use A2, A3 and stack. If A1 is
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002104// not used, it must be shadowed. If only A3 is avaiable, shadow it and
2105// go to stack.
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002106//
2107// For vararg functions, all arguments are passed in A0, A1, A2, A3 and stack.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002108//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002109
Duncan Sands1e96bab2010-11-04 10:49:57 +00002110static bool CC_MipsO32(unsigned ValNo, MVT ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +00002111 MVT LocVT, CCValAssign::LocInfo LocInfo,
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002112 ISD::ArgFlagsTy ArgFlags, CCState &State) {
2113
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002114 static const unsigned IntRegsSize=4, FloatRegsSize=2;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002115
Craig Topperc5eaae42012-03-11 07:57:25 +00002116 static const uint16_t IntRegs[] = {
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002117 Mips::A0, Mips::A1, Mips::A2, Mips::A3
2118 };
Craig Topperc5eaae42012-03-11 07:57:25 +00002119 static const uint16_t F32Regs[] = {
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002120 Mips::F12, Mips::F14
2121 };
Craig Topperc5eaae42012-03-11 07:57:25 +00002122 static const uint16_t F64Regs[] = {
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002123 Mips::D6, Mips::D7
2124 };
2125
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002126 // Do not process byval args here.
2127 if (ArgFlags.isByVal())
2128 return true;
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002129
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002130 // Promote i8 and i16
2131 if (LocVT == MVT::i8 || LocVT == MVT::i16) {
2132 LocVT = MVT::i32;
2133 if (ArgFlags.isSExt())
2134 LocInfo = CCValAssign::SExt;
2135 else if (ArgFlags.isZExt())
2136 LocInfo = CCValAssign::ZExt;
2137 else
2138 LocInfo = CCValAssign::AExt;
2139 }
2140
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002141 unsigned Reg;
2142
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002143 // f32 and f64 are allocated in A0, A1, A2, A3 when either of the following
2144 // is true: function is vararg, argument is 3rd or higher, there is previous
2145 // argument which is not f32 or f64.
2146 bool AllocateFloatsInIntReg = State.isVarArg() || ValNo > 1
2147 || State.getFirstUnallocated(F32Regs, FloatRegsSize) != ValNo;
Akira Hatanakaa1a7ba82011-05-19 20:29:48 +00002148 unsigned OrigAlign = ArgFlags.getOrigAlign();
2149 bool isI64 = (ValVT == MVT::i32 && OrigAlign == 8);
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002150
2151 if (ValVT == MVT::i32 || (ValVT == MVT::f32 && AllocateFloatsInIntReg)) {
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002152 Reg = State.AllocateReg(IntRegs, IntRegsSize);
Akira Hatanakaa1a7ba82011-05-19 20:29:48 +00002153 // If this is the first part of an i64 arg,
2154 // the allocated register must be either A0 or A2.
2155 if (isI64 && (Reg == Mips::A1 || Reg == Mips::A3))
2156 Reg = State.AllocateReg(IntRegs, IntRegsSize);
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002157 LocVT = MVT::i32;
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002158 } else if (ValVT == MVT::f64 && AllocateFloatsInIntReg) {
2159 // Allocate int register and shadow next int register. If first
2160 // available register is Mips::A1 or Mips::A3, shadow it too.
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002161 Reg = State.AllocateReg(IntRegs, IntRegsSize);
2162 if (Reg == Mips::A1 || Reg == Mips::A3)
2163 Reg = State.AllocateReg(IntRegs, IntRegsSize);
2164 State.AllocateReg(IntRegs, IntRegsSize);
2165 LocVT = MVT::i32;
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002166 } else if (ValVT.isFloatingPoint() && !AllocateFloatsInIntReg) {
2167 // we are guaranteed to find an available float register
2168 if (ValVT == MVT::f32) {
2169 Reg = State.AllocateReg(F32Regs, FloatRegsSize);
2170 // Shadow int register
2171 State.AllocateReg(IntRegs, IntRegsSize);
2172 } else {
2173 Reg = State.AllocateReg(F64Regs, FloatRegsSize);
2174 // Shadow int registers
2175 unsigned Reg2 = State.AllocateReg(IntRegs, IntRegsSize);
2176 if (Reg2 == Mips::A1 || Reg2 == Mips::A3)
2177 State.AllocateReg(IntRegs, IntRegsSize);
2178 State.AllocateReg(IntRegs, IntRegsSize);
2179 }
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002180 } else
2181 llvm_unreachable("Cannot handle this ValVT.");
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002182
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002183 if (!Reg) {
2184 unsigned Offset = State.AllocateStack(ValVT.getSizeInBits() >> 3,
2185 OrigAlign);
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002186 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002187 } else
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002188 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Reg, LocVT, LocInfo));
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002189
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002190 return false;
Akira Hatanaka2c5d6522011-11-12 02:20:46 +00002191}
2192
2193#include "MipsGenCallingConv.inc"
2194
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002195//===----------------------------------------------------------------------===//
Dan Gohman98ca4f22009-08-05 01:29:28 +00002196// Call Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002197//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002198
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002199static const unsigned O32IntRegsSize = 4;
2200
Akira Hatanaka373e3a42011-09-23 00:58:33 +00002201// Return next O32 integer argument register.
2202static unsigned getNextIntArgReg(unsigned Reg) {
2203 assert((Reg == Mips::A0) || (Reg == Mips::A2));
2204 return (Reg == Mips::A0) ? Mips::A1 : Mips::A3;
2205}
2206
Akira Hatanaka7d712092012-10-30 19:23:25 +00002207SDValue
2208MipsTargetLowering::passArgOnStack(SDValue StackPtr, unsigned Offset,
2209 SDValue Chain, SDValue Arg, DebugLoc DL,
2210 bool IsTailCall, SelectionDAG &DAG) const {
2211 if (!IsTailCall) {
2212 SDValue PtrOff = DAG.getNode(ISD::ADD, DL, getPointerTy(), StackPtr,
2213 DAG.getIntPtrConstant(Offset));
2214 return DAG.getStore(Chain, DL, Arg, PtrOff, MachinePointerInfo(), false,
2215 false, 0);
2216 }
2217
2218 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
2219 int FI = MFI->CreateFixedObject(Arg.getValueSizeInBits() / 8, Offset, false);
2220 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
2221 return DAG.getStore(Chain, DL, Arg, FIN, MachinePointerInfo(),
2222 /*isVolatile=*/ true, false, 0);
2223}
2224
Akira Hatanaka5ac065a2013-03-13 00:54:29 +00002225void MipsTargetLowering::
2226getOpndList(SmallVectorImpl<SDValue> &Ops,
2227 std::deque< std::pair<unsigned, SDValue> > &RegsToPass,
2228 bool IsPICCall, bool GlobalOrExternal, bool InternalLinkage,
2229 CallLoweringInfo &CLI, SDValue Callee, SDValue Chain) const {
2230 // Insert node "GP copy globalreg" before call to function.
2231 //
2232 // R_MIPS_CALL* operators (emitted when non-internal functions are called
2233 // in PIC mode) allow symbols to be resolved via lazy binding.
2234 // The lazy binding stub requires GP to point to the GOT.
2235 if (IsPICCall && !InternalLinkage) {
2236 unsigned GPReg = IsN64 ? Mips::GP_64 : Mips::GP;
2237 EVT Ty = IsN64 ? MVT::i64 : MVT::i32;
2238 RegsToPass.push_back(std::make_pair(GPReg, getGlobalReg(CLI.DAG, Ty)));
2239 }
Reed Kotler8453b3f2013-01-24 04:24:02 +00002240
Akira Hatanaka5ac065a2013-03-13 00:54:29 +00002241 // Build a sequence of copy-to-reg nodes chained together with token
2242 // chain and flag operands which copy the outgoing args into registers.
2243 // The InFlag in necessary since all emitted instructions must be
2244 // stuck together.
2245 SDValue InFlag;
Reed Kotler8453b3f2013-01-24 04:24:02 +00002246
Akira Hatanaka5ac065a2013-03-13 00:54:29 +00002247 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
2248 Chain = CLI.DAG.getCopyToReg(Chain, CLI.DL, RegsToPass[i].first,
2249 RegsToPass[i].second, InFlag);
2250 InFlag = Chain.getValue(1);
2251 }
Reed Kotler8453b3f2013-01-24 04:24:02 +00002252
Akira Hatanaka5ac065a2013-03-13 00:54:29 +00002253 // Add argument registers to the end of the list so that they are
2254 // known live into the call.
2255 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2256 Ops.push_back(CLI.DAG.getRegister(RegsToPass[i].first,
2257 RegsToPass[i].second.getValueType()));
Reed Kotler8453b3f2013-01-24 04:24:02 +00002258
Akira Hatanaka5ac065a2013-03-13 00:54:29 +00002259 // Add a register mask operand representing the call-preserved registers.
2260 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
2261 const uint32_t *Mask = TRI->getCallPreservedMask(CLI.CallConv);
2262 assert(Mask && "Missing call preserved mask for calling convention");
Reed Kotler46090912013-05-10 22:25:39 +00002263 if (Subtarget->inMips16HardFloat()) {
2264 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(CLI.Callee)) {
2265 llvm::StringRef Sym = G->getGlobal()->getName();
2266 Function *F = G->getGlobal()->getParent()->getFunction(Sym);
2267 if (F->hasFnAttribute("__Mips16RetHelper")) {
2268 Mask = MipsRegisterInfo::getMips16RetHelperMask();
2269 }
2270 }
2271 }
Akira Hatanaka5ac065a2013-03-13 00:54:29 +00002272 Ops.push_back(CLI.DAG.getRegisterMask(Mask));
2273
2274 if (InFlag.getNode())
2275 Ops.push_back(InFlag);
Reed Kotler8453b3f2013-01-24 04:24:02 +00002276}
2277
Dan Gohman98ca4f22009-08-05 01:29:28 +00002278/// LowerCall - functions arguments are copied from virtual regs to
Nate Begeman5bf4b752009-01-26 03:15:54 +00002279/// (physical regs)/(stack frame), CALLSEQ_START and CALLSEQ_END are emitted.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002280SDValue
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002281MipsTargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI,
Dan Gohmand858e902010-04-17 15:26:15 +00002282 SmallVectorImpl<SDValue> &InVals) const {
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002283 SelectionDAG &DAG = CLI.DAG;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002284 DebugLoc &DL = CLI.DL;
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002285 SmallVector<ISD::OutputArg, 32> &Outs = CLI.Outs;
2286 SmallVector<SDValue, 32> &OutVals = CLI.OutVals;
2287 SmallVector<ISD::InputArg, 32> &Ins = CLI.Ins;
Akira Hatanakae2d529a2012-07-31 18:46:41 +00002288 SDValue Chain = CLI.Chain;
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002289 SDValue Callee = CLI.Callee;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002290 bool &IsTailCall = CLI.IsTailCall;
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002291 CallingConv::ID CallConv = CLI.CallConv;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002292 bool IsVarArg = CLI.IsVarArg;
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002293
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002294 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002295 MachineFrameInfo *MFI = MF.getFrameInfo();
Akira Hatanakad37776d2011-05-20 21:39:54 +00002296 const TargetFrameLowering *TFL = MF.getTarget().getFrameLowering();
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00002297 bool IsPIC = getTargetMachine().getRelocationModel() == Reloc::PIC_;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002298
2299 // Analyze operands of the call, assigning locations to each operand.
2300 SmallVector<CCValAssign, 16> ArgLocs;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002301 CCState CCInfo(CallConv, IsVarArg, DAG.getMachineFunction(),
Akira Hatanaka82099682011-12-19 19:52:25 +00002302 getTargetMachine(), ArgLocs, *DAG.getContext());
Reed Kotler46090912013-05-10 22:25:39 +00002303 MipsCC::SpecialCallingConvType SpecialCallingConv =
2304 getSpecialCallingConv(Callee);
2305 MipsCC MipsCCInfo(CallConv, IsO32, CCInfo, SpecialCallingConv);
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002306
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002307 MipsCCInfo.analyzeCallOperands(Outs, IsVarArg,
Akira Hatanakacb2eafd2013-03-05 22:20:28 +00002308 getTargetMachine().Options.UseSoftFloat,
2309 Callee.getNode(), CLI.Args);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002310
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002311 // Get a count of how many bytes are to be pushed on the stack.
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002312 unsigned NextStackOffset = CCInfo.getNextStackOffset();
Akira Hatanaka480eeb52012-07-26 23:27:01 +00002313
Akira Hatanaka2b861be2012-10-19 21:47:33 +00002314 // Check if it's really possible to do a tail call.
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002315 if (IsTailCall)
2316 IsTailCall =
2317 isEligibleForTailCallOptimization(MipsCCInfo, NextStackOffset,
Akira Hatanaka2f34d752012-10-30 20:16:31 +00002318 *MF.getInfo<MipsFunctionInfo>());
Akira Hatanaka2b861be2012-10-19 21:47:33 +00002319
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002320 if (IsTailCall)
Akira Hatanaka2b861be2012-10-19 21:47:33 +00002321 ++NumTailCalls;
2322
Akira Hatanakada7f5f12011-09-19 20:26:02 +00002323 // Chain is the output chain of the last Load/Store or CopyToReg node.
2324 // ByValChain is the output chain of the last Memcpy node created for copying
2325 // byval arguments to the stack.
Akira Hatanaka2f34d752012-10-30 20:16:31 +00002326 unsigned StackAlignment = TFL->getStackAlignment();
2327 NextStackOffset = RoundUpToAlignment(NextStackOffset, StackAlignment);
Akira Hatanakada7f5f12011-09-19 20:26:02 +00002328 SDValue NextStackOffsetVal = DAG.getIntPtrConstant(NextStackOffset, true);
Akira Hatanaka2b861be2012-10-19 21:47:33 +00002329
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002330 if (!IsTailCall)
Akira Hatanaka2b861be2012-10-19 21:47:33 +00002331 Chain = DAG.getCALLSEQ_START(Chain, NextStackOffsetVal);
Akira Hatanakae2d529a2012-07-31 18:46:41 +00002332
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002333 SDValue StackPtr = DAG.getCopyFromReg(Chain, DL,
Akira Hatanakae2d529a2012-07-31 18:46:41 +00002334 IsN64 ? Mips::SP_64 : Mips::SP,
2335 getPointerTy());
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002336
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002337 // With EABI is it possible to have 16 args on registers.
Akira Hatanakabf6a77b2013-01-22 20:05:56 +00002338 std::deque< std::pair<unsigned, SDValue> > RegsToPass;
Dan Gohman475871a2008-07-27 21:46:04 +00002339 SmallVector<SDValue, 8> MemOpChains;
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002340 MipsCC::byval_iterator ByValArg = MipsCCInfo.byval_begin();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002341
2342 // Walk the register/memloc assignments, inserting copies/loads.
2343 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00002344 SDValue Arg = OutVals[i];
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002345 CCValAssign &VA = ArgLocs[i];
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002346 MVT ValVT = VA.getValVT(), LocVT = VA.getLocVT();
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002347 ISD::ArgFlagsTy Flags = Outs[i].Flags;
2348
2349 // ByVal Arg.
2350 if (Flags.isByVal()) {
2351 assert(Flags.getByValSize() &&
2352 "ByVal args of size 0 should have been ignored by front-end.");
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002353 assert(ByValArg != MipsCCInfo.byval_end());
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002354 assert(!IsTailCall &&
Akira Hatanaka2f34d752012-10-30 20:16:31 +00002355 "Do not tail-call optimize if there is a byval argument.");
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002356 passByValArg(Chain, DL, RegsToPass, MemOpChains, StackPtr, MFI, DAG, Arg,
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002357 MipsCCInfo, *ByValArg, Flags, Subtarget->isLittle());
2358 ++ByValArg;
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002359 continue;
2360 }
Jia Liubb481f82012-02-28 07:46:26 +00002361
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002362 // Promote the value if needed.
2363 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002364 default: llvm_unreachable("Unknown loc info!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002365 case CCValAssign::Full:
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002366 if (VA.isRegLoc()) {
2367 if ((ValVT == MVT::f32 && LocVT == MVT::i32) ||
Akira Hatanakacb2eafd2013-03-05 22:20:28 +00002368 (ValVT == MVT::f64 && LocVT == MVT::i64) ||
2369 (ValVT == MVT::i64 && LocVT == MVT::f64))
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002370 Arg = DAG.getNode(ISD::BITCAST, DL, LocVT, Arg);
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002371 else if (ValVT == MVT::f64 && LocVT == MVT::i32) {
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002372 SDValue Lo = DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32,
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002373 Arg, DAG.getConstant(0, MVT::i32));
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002374 SDValue Hi = DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32,
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +00002375 Arg, DAG.getConstant(1, MVT::i32));
Akira Hatanaka99a2e982011-04-15 19:52:08 +00002376 if (!Subtarget->isLittle())
2377 std::swap(Lo, Hi);
Jia Liubb481f82012-02-28 07:46:26 +00002378 unsigned LocRegLo = VA.getLocReg();
Akira Hatanaka373e3a42011-09-23 00:58:33 +00002379 unsigned LocRegHigh = getNextIntArgReg(LocRegLo);
2380 RegsToPass.push_back(std::make_pair(LocRegLo, Lo));
2381 RegsToPass.push_back(std::make_pair(LocRegHigh, Hi));
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002382 continue;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002383 }
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002384 }
2385 break;
Chris Lattnere0b12152008-03-17 06:57:02 +00002386 case CCValAssign::SExt:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002387 Arg = DAG.getNode(ISD::SIGN_EXTEND, DL, LocVT, Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +00002388 break;
2389 case CCValAssign::ZExt:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002390 Arg = DAG.getNode(ISD::ZERO_EXTEND, DL, LocVT, Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +00002391 break;
2392 case CCValAssign::AExt:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002393 Arg = DAG.getNode(ISD::ANY_EXTEND, DL, LocVT, Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +00002394 break;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002395 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002396
2397 // Arguments that can be passed on register must be kept at
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +00002398 // RegsToPass vector
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002399 if (VA.isRegLoc()) {
2400 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Chris Lattnere0b12152008-03-17 06:57:02 +00002401 continue;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002402 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002403
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002404 // Register can't get to this point...
Chris Lattnere0b12152008-03-17 06:57:02 +00002405 assert(VA.isMemLoc());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002406
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002407 // emit ISD::STORE whichs stores the
Chris Lattnere0b12152008-03-17 06:57:02 +00002408 // parameter value to a stack Location
Akira Hatanaka2f34d752012-10-30 20:16:31 +00002409 MemOpChains.push_back(passArgOnStack(StackPtr, VA.getLocMemOffset(),
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002410 Chain, Arg, DL, IsTailCall, DAG));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002411 }
2412
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002413 // Transform all store nodes into one single node because all store
2414 // nodes are independent of each other.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002415 if (!MemOpChains.empty())
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002416 Chain = DAG.getNode(ISD::TokenFactor, DL, MVT::Other,
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002417 &MemOpChains[0], MemOpChains.size());
2418
Bill Wendling056292f2008-09-16 21:48:12 +00002419 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002420 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
2421 // node so that legalize doesn't hack it.
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002422 bool IsPICCall = (IsN64 || IsPIC); // true if calls are translated to jalr $25
Akira Hatanakaed185da2012-12-13 03:17:29 +00002423 bool GlobalOrExternal = false, InternalLinkage = false;
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002424 SDValue CalleeLo;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002425
2426 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Akira Hatanakad43e06d2012-11-21 20:30:40 +00002427 if (IsPICCall) {
Akira Hatanakaed185da2012-12-13 03:17:29 +00002428 InternalLinkage = G->getGlobal()->hasInternalLinkage();
2429
2430 if (InternalLinkage)
Akira Hatanakad43e06d2012-11-21 20:30:40 +00002431 Callee = getAddrLocal(Callee, DAG, HasMips64);
Akira Hatanakaf09a0372012-11-21 20:40:38 +00002432 else if (LargeGOT)
2433 Callee = getAddrGlobalLargeGOT(Callee, DAG, MipsII::MO_CALL_HI16,
2434 MipsII::MO_CALL_LO16);
Akira Hatanakad43e06d2012-11-21 20:30:40 +00002435 else
2436 Callee = getAddrGlobal(Callee, DAG, MipsII::MO_GOT_CALL);
2437 } else
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002438 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), DL, getPointerTy(), 0,
Akira Hatanakad43e06d2012-11-21 20:30:40 +00002439 MipsII::MO_NO_FLAG);
Akira Hatanaka0dca9452011-12-09 01:45:12 +00002440 GlobalOrExternal = true;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002441 }
2442 else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Akira Hatanakaf09a0372012-11-21 20:40:38 +00002443 if (!IsN64 && !IsPIC) // !N64 && static
Akira Hatanakad43e06d2012-11-21 20:30:40 +00002444 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2445 MipsII::MO_NO_FLAG);
Akira Hatanakaf09a0372012-11-21 20:40:38 +00002446 else if (LargeGOT)
2447 Callee = getAddrGlobalLargeGOT(Callee, DAG, MipsII::MO_CALL_HI16,
2448 MipsII::MO_CALL_LO16);
Akira Hatanaka60689322013-02-22 21:10:03 +00002449 else // N64 || PIC
Akira Hatanakad43e06d2012-11-21 20:30:40 +00002450 Callee = getAddrGlobal(Callee, DAG, MipsII::MO_GOT_CALL);
2451
Akira Hatanaka0dca9452011-12-09 01:45:12 +00002452 GlobalOrExternal = true;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002453 }
2454
Akira Hatanakabf6a77b2013-01-22 20:05:56 +00002455 SmallVector<SDValue, 8> Ops(1, Chain);
Akira Hatanaka5ac065a2013-03-13 00:54:29 +00002456 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Akira Hatanakabf6a77b2013-01-22 20:05:56 +00002457
Akira Hatanaka5ac065a2013-03-13 00:54:29 +00002458 getOpndList(Ops, RegsToPass, IsPICCall, GlobalOrExternal, InternalLinkage,
2459 CLI, Callee, Chain);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002460
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002461 if (IsTailCall)
2462 return DAG.getNode(MipsISD::TailCall, DL, MVT::Other, &Ops[0], Ops.size());
Akira Hatanaka2b861be2012-10-19 21:47:33 +00002463
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002464 Chain = DAG.getNode(MipsISD::JmpLink, DL, NodeTys, &Ops[0], Ops.size());
Akira Hatanaka5ac065a2013-03-13 00:54:29 +00002465 SDValue InFlag = Chain.getValue(1);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002466
Bruno Cardoso Lopes3ed6f872010-01-30 18:32:07 +00002467 // Create the CALLSEQ_END node.
Akira Hatanaka480eeb52012-07-26 23:27:01 +00002468 Chain = DAG.getCALLSEQ_END(Chain, NextStackOffsetVal,
Bruno Cardoso Lopes3ed6f872010-01-30 18:32:07 +00002469 DAG.getIntPtrConstant(0, true), InFlag);
2470 InFlag = Chain.getValue(1);
2471
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002472 // Handle result values, copying them out of physregs into vregs that we
2473 // return.
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002474 return LowerCallResult(Chain, InFlag, CallConv, IsVarArg,
2475 Ins, DL, DAG, InVals, CLI.Callee.getNode(), CLI.RetTy);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002476}
2477
Dan Gohman98ca4f22009-08-05 01:29:28 +00002478/// LowerCallResult - Lower the result values of a call into the
2479/// appropriate copies out of appropriate physical registers.
2480SDValue
2481MipsTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002482 CallingConv::ID CallConv, bool IsVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002483 const SmallVectorImpl<ISD::InputArg> &Ins,
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002484 DebugLoc DL, SelectionDAG &DAG,
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00002485 SmallVectorImpl<SDValue> &InVals,
2486 const SDNode *CallNode,
2487 const Type *RetTy) const {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002488 // Assign locations to each value returned by this call.
2489 SmallVector<CCValAssign, 16> RVLocs;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002490 CCState CCInfo(CallConv, IsVarArg, DAG.getMachineFunction(),
Akira Hatanaka864f6602012-06-14 21:10:56 +00002491 getTargetMachine(), RVLocs, *DAG.getContext());
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00002492 MipsCC MipsCCInfo(CallConv, IsO32, CCInfo);
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002493
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00002494 MipsCCInfo.analyzeCallResult(Ins, getTargetMachine().Options.UseSoftFloat,
2495 CallNode, RetTy);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002496
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002497 // Copy all of the result registers out of their specified physreg.
2498 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002499 SDValue Val = DAG.getCopyFromReg(Chain, DL, RVLocs[i].getLocReg(),
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00002500 RVLocs[i].getLocVT(), InFlag);
2501 Chain = Val.getValue(1);
2502 InFlag = Val.getValue(2);
2503
2504 if (RVLocs[i].getValVT() != RVLocs[i].getLocVT())
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002505 Val = DAG.getNode(ISD::BITCAST, DL, RVLocs[i].getValVT(), Val);
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00002506
2507 InVals.push_back(Val);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002508 }
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +00002509
Dan Gohman98ca4f22009-08-05 01:29:28 +00002510 return Chain;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002511}
2512
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002513//===----------------------------------------------------------------------===//
Dan Gohman98ca4f22009-08-05 01:29:28 +00002514// Formal Arguments Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002515//===----------------------------------------------------------------------===//
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002516/// LowerFormalArguments - transform physical registers into virtual registers
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002517/// and generate load operations for arguments places on the stack.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002518SDValue
2519MipsTargetLowering::LowerFormalArguments(SDValue Chain,
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +00002520 CallingConv::ID CallConv,
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002521 bool IsVarArg,
Akira Hatanaka82099682011-12-19 19:52:25 +00002522 const SmallVectorImpl<ISD::InputArg> &Ins,
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002523 DebugLoc DL, SelectionDAG &DAG,
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +00002524 SmallVectorImpl<SDValue> &InVals)
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002525 const {
Bruno Cardoso Lopesf7f3b502008-08-04 07:12:52 +00002526 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002527 MachineFrameInfo *MFI = MF.getFrameInfo();
Bruno Cardoso Lopesa2b1bb52007-08-28 05:08:16 +00002528 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002529
Dan Gohman1e93df62010-04-17 14:41:14 +00002530 MipsFI->setVarArgsFrameIndex(0);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002531
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002532 // Used with vargs to acumulate store chains.
2533 std::vector<SDValue> OutChains;
2534
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002535 // Assign locations to all of the incoming arguments.
2536 SmallVector<CCValAssign, 16> ArgLocs;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002537 CCState CCInfo(CallConv, IsVarArg, DAG.getMachineFunction(),
Akira Hatanaka82099682011-12-19 19:52:25 +00002538 getTargetMachine(), ArgLocs, *DAG.getContext());
Akira Hatanakaffd28a42013-02-15 21:45:11 +00002539 MipsCC MipsCCInfo(CallConv, IsO32, CCInfo);
Akira Hatanaka5fdee6d2013-03-05 22:13:04 +00002540 Function::const_arg_iterator FuncArg =
2541 DAG.getMachineFunction().getFunction()->arg_begin();
2542 bool UseSoftFloat = getTargetMachine().Options.UseSoftFloat;
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002543
Akira Hatanaka5fdee6d2013-03-05 22:13:04 +00002544 MipsCCInfo.analyzeFormalArguments(Ins, UseSoftFloat, FuncArg);
Akira Hatanakab33b34a2012-10-30 19:37:25 +00002545 MipsFI->setFormalArgInfo(CCInfo.getNextStackOffset(),
2546 MipsCCInfo.hasByValArg());
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002547
Akira Hatanaka4618e0b2012-10-27 00:44:39 +00002548 unsigned CurArgIdx = 0;
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002549 MipsCC::byval_iterator ByValArg = MipsCCInfo.byval_begin();
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002550
Akira Hatanaka4618e0b2012-10-27 00:44:39 +00002551 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002552 CCValAssign &VA = ArgLocs[i];
Akira Hatanaka4618e0b2012-10-27 00:44:39 +00002553 std::advance(FuncArg, Ins[i].OrigArgIndex - CurArgIdx);
2554 CurArgIdx = Ins[i].OrigArgIndex;
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00002555 EVT ValVT = VA.getValVT();
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00002556 ISD::ArgFlagsTy Flags = Ins[i].Flags;
2557 bool IsRegLoc = VA.isRegLoc();
2558
2559 if (Flags.isByVal()) {
2560 assert(Flags.getByValSize() &&
2561 "ByVal args of size 0 should have been ignored by front-end.");
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002562 assert(ByValArg != MipsCCInfo.byval_end());
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002563 copyByValRegs(Chain, DL, OutChains, DAG, Flags, InVals, &*FuncArg,
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002564 MipsCCInfo, *ByValArg);
2565 ++ByValArg;
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00002566 continue;
2567 }
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002568
2569 // Arguments stored on registers
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00002570 if (IsRegLoc) {
Owen Andersone50ed302009-08-10 22:56:29 +00002571 EVT RegVT = VA.getLocVT();
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002572 unsigned ArgReg = VA.getLocReg();
Craig Topper44d23822012-02-22 05:59:10 +00002573 const TargetRegisterClass *RC;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002574
Owen Anderson825b72b2009-08-11 20:47:22 +00002575 if (RegVT == MVT::i32)
Reed Kotlerbacbf1c2012-12-20 06:06:35 +00002576 RC = Subtarget->inMips16Mode()? &Mips::CPU16RegsRegClass :
2577 &Mips::CPURegsRegClass;
Akira Hatanaka95934842011-09-24 01:34:44 +00002578 else if (RegVT == MVT::i64)
Craig Topper420761a2012-04-20 07:30:17 +00002579 RC = &Mips::CPU64RegsRegClass;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002580 else if (RegVT == MVT::f32)
Craig Topper420761a2012-04-20 07:30:17 +00002581 RC = &Mips::FGR32RegClass;
Akira Hatanaka09dd60f2011-09-26 21:37:50 +00002582 else if (RegVT == MVT::f64)
Craig Topper420761a2012-04-20 07:30:17 +00002583 RC = HasMips64 ? &Mips::FGR64RegClass : &Mips::AFGR64RegClass;
Akira Hatanaka09dd60f2011-09-26 21:37:50 +00002584 else
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002585 llvm_unreachable("RegVT not supported by FormalArguments Lowering");
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002586
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002587 // Transform the arguments stored on
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002588 // physical registers into virtual ones
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002589 unsigned Reg = addLiveIn(DAG.getMachineFunction(), ArgReg, RC);
2590 SDValue ArgValue = DAG.getCopyFromReg(Chain, DL, Reg, RegVT);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002591
2592 // If this is an 8 or 16-bit value, it has been passed promoted
2593 // to 32 bits. Insert an assert[sz]ext to capture this, then
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002594 // truncate to the right size.
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002595 if (VA.getLocInfo() != CCValAssign::Full) {
Chris Lattnerd4015072009-03-26 05:28:14 +00002596 unsigned Opcode = 0;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002597 if (VA.getLocInfo() == CCValAssign::SExt)
2598 Opcode = ISD::AssertSext;
2599 else if (VA.getLocInfo() == CCValAssign::ZExt)
2600 Opcode = ISD::AssertZext;
Chris Lattnerd4015072009-03-26 05:28:14 +00002601 if (Opcode)
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002602 ArgValue = DAG.getNode(Opcode, DL, RegVT, ArgValue,
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00002603 DAG.getValueType(ValVT));
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002604 ArgValue = DAG.getNode(ISD::TRUNCATE, DL, ValVT, ArgValue);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002605 }
2606
Akira Hatanaka5fdee6d2013-03-05 22:13:04 +00002607 // Handle floating point arguments passed in integer registers and
2608 // long double arguments passed in floating point registers.
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00002609 if ((RegVT == MVT::i32 && ValVT == MVT::f32) ||
Akira Hatanaka5fdee6d2013-03-05 22:13:04 +00002610 (RegVT == MVT::i64 && ValVT == MVT::f64) ||
2611 (RegVT == MVT::f64 && ValVT == MVT::i64))
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002612 ArgValue = DAG.getNode(ISD::BITCAST, DL, ValVT, ArgValue);
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00002613 else if (IsO32 && RegVT == MVT::i32 && ValVT == MVT::f64) {
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002614 unsigned Reg2 = addLiveIn(DAG.getMachineFunction(),
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00002615 getNextIntArgReg(ArgReg), RC);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002616 SDValue ArgValue2 = DAG.getCopyFromReg(Chain, DL, Reg2, RegVT);
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00002617 if (!Subtarget->isLittle())
2618 std::swap(ArgValue, ArgValue2);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002619 ArgValue = DAG.getNode(MipsISD::BuildPairF64, DL, MVT::f64,
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00002620 ArgValue, ArgValue2);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002621 }
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002622
Dan Gohman98ca4f22009-08-05 01:29:28 +00002623 InVals.push_back(ArgValue);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002624 } else { // VA.isRegLoc()
2625
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002626 // sanity check
2627 assert(VA.isMemLoc());
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002628
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002629 // The stack pointer offset is relative to the caller stack frame.
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002630 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002631 VA.getLocMemOffset(), true);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002632
2633 // Create load nodes to retrieve arguments from the stack
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002634 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002635 InVals.push_back(DAG.getLoad(ValVT, DL, Chain, FIN,
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002636 MachinePointerInfo::getFixedStack(FI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002637 false, false, false, 0));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002638 }
2639 }
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002640
2641 // The mips ABIs for returning structs by value requires that we copy
2642 // the sret argument into $v0 for the return. Save the argument into
2643 // a virtual register so that we can access it from the return points.
2644 if (DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
2645 unsigned Reg = MipsFI->getSRetReturnReg();
2646 if (!Reg) {
Akira Hatanaka30580ce2012-10-19 22:11:40 +00002647 Reg = MF.getRegInfo().
2648 createVirtualRegister(getRegClassFor(IsN64 ? MVT::i64 : MVT::i32));
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002649 MipsFI->setSRetReturnReg(Reg);
2650 }
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002651 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), DL, Reg, InVals[0]);
2652 Chain = DAG.getNode(ISD::TokenFactor, DL, MVT::Other, Copy, Chain);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002653 }
2654
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002655 if (IsVarArg)
2656 writeVarArgRegs(OutChains, MipsCCInfo, Chain, DL, DAG);
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002657
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002658 // All stores are grouped in one node to allow the matching between
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002659 // the size of Ins and InVals. This only happens when on varg functions
2660 if (!OutChains.empty()) {
2661 OutChains.push_back(Chain);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002662 Chain = DAG.getNode(ISD::TokenFactor, DL, MVT::Other,
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002663 &OutChains[0], OutChains.size());
2664 }
2665
Dan Gohman98ca4f22009-08-05 01:29:28 +00002666 return Chain;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002667}
2668
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002669//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002670// Return Value Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002671//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002672
Akira Hatanaka97d9f082012-10-10 01:27:09 +00002673bool
2674MipsTargetLowering::CanLowerReturn(CallingConv::ID CallConv,
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002675 MachineFunction &MF, bool IsVarArg,
Akira Hatanaka97d9f082012-10-10 01:27:09 +00002676 const SmallVectorImpl<ISD::OutputArg> &Outs,
2677 LLVMContext &Context) const {
2678 SmallVector<CCValAssign, 16> RVLocs;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002679 CCState CCInfo(CallConv, IsVarArg, MF, getTargetMachine(),
Akira Hatanaka97d9f082012-10-10 01:27:09 +00002680 RVLocs, Context);
2681 return CCInfo.CheckReturn(Outs, RetCC_Mips);
2682}
2683
Dan Gohman98ca4f22009-08-05 01:29:28 +00002684SDValue
2685MipsTargetLowering::LowerReturn(SDValue Chain,
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002686 CallingConv::ID CallConv, bool IsVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002687 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002688 const SmallVectorImpl<SDValue> &OutVals,
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002689 DebugLoc DL, SelectionDAG &DAG) const {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002690 // CCValAssign - represent the assignment of
2691 // the return value to a location
2692 SmallVector<CCValAssign, 16> RVLocs;
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00002693 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002694
2695 // CCState - Info about the registers and stack slot.
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002696 CCState CCInfo(CallConv, IsVarArg, MF, getTargetMachine(), RVLocs,
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00002697 *DAG.getContext());
2698 MipsCC MipsCCInfo(CallConv, IsO32, CCInfo);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002699
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002700 // Analyze return values.
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00002701 MipsCCInfo.analyzeReturn(Outs, getTargetMachine().Options.UseSoftFloat,
2702 MF.getFunction()->getReturnType());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002703
Dan Gohman475871a2008-07-27 21:46:04 +00002704 SDValue Flag;
Jakob Stoklund Olesend0735962013-02-05 18:12:03 +00002705 SmallVector<SDValue, 4> RetOps(1, Chain);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002706
2707 // Copy the result values into the output registers.
2708 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00002709 SDValue Val = OutVals[i];
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002710 CCValAssign &VA = RVLocs[i];
2711 assert(VA.isRegLoc() && "Can only return in registers!");
2712
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00002713 if (RVLocs[i].getValVT() != RVLocs[i].getLocVT())
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002714 Val = DAG.getNode(ISD::BITCAST, DL, RVLocs[i].getLocVT(), Val);
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00002715
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002716 Chain = DAG.getCopyToReg(Chain, DL, VA.getLocReg(), Val, Flag);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002717
Jakob Stoklund Olesend0735962013-02-05 18:12:03 +00002718 // Guarantee that all emitted copies are stuck together with flags.
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002719 Flag = Chain.getValue(1);
Jakob Stoklund Olesend0735962013-02-05 18:12:03 +00002720 RetOps.push_back(DAG.getRegister(VA.getLocReg(), VA.getLocVT()));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002721 }
2722
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002723 // The mips ABIs for returning structs by value requires that we copy
2724 // the sret argument into $v0 for the return. We saved the argument into
2725 // a virtual register in the entry block, so now we copy the value out
2726 // and into $v0.
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00002727 if (MF.getFunction()->hasStructRetAttr()) {
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002728 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
2729 unsigned Reg = MipsFI->getSRetReturnReg();
2730
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002731 if (!Reg)
Torok Edwinc23197a2009-07-14 16:55:14 +00002732 llvm_unreachable("sret virtual register not created in the entry block");
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002733 SDValue Val = DAG.getCopyFromReg(Chain, DL, Reg, getPointerTy());
Akira Hatanaka2ef5bd32012-10-24 02:10:54 +00002734 unsigned V0 = IsN64 ? Mips::V0_64 : Mips::V0;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002735
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002736 Chain = DAG.getCopyToReg(Chain, DL, V0, Val, Flag);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002737 Flag = Chain.getValue(1);
Jakob Stoklund Olesend0735962013-02-05 18:12:03 +00002738 RetOps.push_back(DAG.getRegister(V0, getPointerTy()));
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002739 }
2740
Jakob Stoklund Olesend0735962013-02-05 18:12:03 +00002741 RetOps[0] = Chain; // Update chain.
Akira Hatanaka182ef6f2012-07-10 00:19:06 +00002742
Jakob Stoklund Olesend0735962013-02-05 18:12:03 +00002743 // Add the flag if we have it.
2744 if (Flag.getNode())
2745 RetOps.push_back(Flag);
2746
2747 // Return on Mips is always a "jr $ra"
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002748 return DAG.getNode(MipsISD::Ret, DL, MVT::Other, &RetOps[0], RetOps.size());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002749}
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002750
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002751//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002752// Mips Inline Assembly Support
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002753//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002754
2755/// getConstraintType - Given a constraint letter, return the type of
2756/// constraint it is for this target.
2757MipsTargetLowering::ConstraintType MipsTargetLowering::
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002758getConstraintType(const std::string &Constraint) const
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002759{
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002760 // Mips specific constrainy
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002761 // GCC config/mips/constraints.md
2762 //
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002763 // 'd' : An address register. Equivalent to r
2764 // unless generating MIPS16 code.
2765 // 'y' : Equivalent to r; retained for
2766 // backwards compatibility.
Eric Christopher1d5a3922012-05-07 06:25:10 +00002767 // 'c' : A register suitable for use in an indirect
2768 // jump. This will always be $25 for -mabicalls.
Eric Christopheraf97f732012-05-07 06:25:19 +00002769 // 'l' : The lo register. 1 word storage.
2770 // 'x' : The hilo register pair. Double word storage.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002771 if (Constraint.size() == 1) {
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002772 switch (Constraint[0]) {
2773 default : break;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002774 case 'd':
2775 case 'y':
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002776 case 'f':
Eric Christopher1d5a3922012-05-07 06:25:10 +00002777 case 'c':
Eric Christopher4adbefe2012-05-07 06:25:15 +00002778 case 'l':
Eric Christopheraf97f732012-05-07 06:25:19 +00002779 case 'x':
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002780 return C_RegisterClass;
Jack Carter0b9675d2013-03-04 21:33:15 +00002781 case 'R':
2782 return C_Memory;
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002783 }
2784 }
2785 return TargetLowering::getConstraintType(Constraint);
2786}
2787
John Thompson44ab89e2010-10-29 17:29:13 +00002788/// Examine constraint type and operand type and determine a weight value.
2789/// This object must already have been set up with the operand type
2790/// and the current alternative constraint selected.
2791TargetLowering::ConstraintWeight
2792MipsTargetLowering::getSingleConstraintMatchWeight(
2793 AsmOperandInfo &info, const char *constraint) const {
2794 ConstraintWeight weight = CW_Invalid;
2795 Value *CallOperandVal = info.CallOperandVal;
2796 // If we don't have a value, we can't do a match,
2797 // but allow it at the lowest weight.
2798 if (CallOperandVal == NULL)
2799 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002800 Type *type = CallOperandVal->getType();
John Thompson44ab89e2010-10-29 17:29:13 +00002801 // Look at the constraint type.
2802 switch (*constraint) {
2803 default:
2804 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
2805 break;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002806 case 'd':
2807 case 'y':
John Thompson44ab89e2010-10-29 17:29:13 +00002808 if (type->isIntegerTy())
2809 weight = CW_Register;
2810 break;
2811 case 'f':
2812 if (type->isFloatTy())
2813 weight = CW_Register;
2814 break;
Eric Christopher1d5a3922012-05-07 06:25:10 +00002815 case 'c': // $25 for indirect jumps
Eric Christopher4adbefe2012-05-07 06:25:15 +00002816 case 'l': // lo register
Eric Christopheraf97f732012-05-07 06:25:19 +00002817 case 'x': // hilo register pair
Eric Christopher1d5a3922012-05-07 06:25:10 +00002818 if (type->isIntegerTy())
2819 weight = CW_SpecificReg;
2820 break;
Eric Christopher50ab0392012-05-07 03:13:32 +00002821 case 'I': // signed 16 bit immediate
Eric Christophere5076d42012-05-07 03:13:42 +00002822 case 'J': // integer zero
Eric Christopherf49f8462012-05-07 05:46:29 +00002823 case 'K': // unsigned 16 bit immediate
Eric Christopher5ac47bb2012-05-07 05:46:37 +00002824 case 'L': // signed 32 bit immediate where lower 16 bits are 0
Eric Christopher60cfc792012-05-07 05:46:43 +00002825 case 'N': // immediate in the range of -65535 to -1 (inclusive)
Eric Christopher1ce20342012-05-07 05:46:48 +00002826 case 'O': // signed 15 bit immediate (+- 16383)
Eric Christopher54412a72012-05-07 06:25:02 +00002827 case 'P': // immediate in the range of 65535 to 1 (inclusive)
Eric Christopher50ab0392012-05-07 03:13:32 +00002828 if (isa<ConstantInt>(CallOperandVal))
2829 weight = CW_Constant;
2830 break;
Jack Carter0b9675d2013-03-04 21:33:15 +00002831 case 'R':
2832 weight = CW_Memory;
2833 break;
John Thompson44ab89e2010-10-29 17:29:13 +00002834 }
2835 return weight;
2836}
2837
Eric Christopher38d64262011-06-29 19:33:04 +00002838/// Given a register class constraint, like 'r', if this corresponds directly
2839/// to an LLVM register class, return a register of 0 and the register class
2840/// pointer.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002841std::pair<unsigned, const TargetRegisterClass*> MipsTargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +00002842getRegForInlineAsmConstraint(const std::string &Constraint, EVT VT) const
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002843{
2844 if (Constraint.size() == 1) {
2845 switch (Constraint[0]) {
Eric Christopher314aff12011-06-29 19:04:31 +00002846 case 'd': // Address register. Same as 'r' unless generating MIPS16 code.
2847 case 'y': // Same as 'r'. Exists for compatibility.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002848 case 'r':
Akira Hatanakaafc945b2012-09-12 23:27:55 +00002849 if (VT == MVT::i32 || VT == MVT::i16 || VT == MVT::i8) {
2850 if (Subtarget->inMips16Mode())
2851 return std::make_pair(0U, &Mips::CPU16RegsRegClass);
Craig Topper420761a2012-04-20 07:30:17 +00002852 return std::make_pair(0U, &Mips::CPURegsRegClass);
Akira Hatanakaafc945b2012-09-12 23:27:55 +00002853 }
Jack Carter10de0252012-07-02 23:35:23 +00002854 if (VT == MVT::i64 && !HasMips64)
2855 return std::make_pair(0U, &Mips::CPURegsRegClass);
Eric Christopher0ed1f762012-05-07 03:13:22 +00002856 if (VT == MVT::i64 && HasMips64)
2857 return std::make_pair(0U, &Mips::CPU64RegsRegClass);
2858 // This will generate an error message
2859 return std::make_pair(0u, static_cast<const TargetRegisterClass*>(0));
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002860 case 'f':
Owen Anderson825b72b2009-08-11 20:47:22 +00002861 if (VT == MVT::f32)
Craig Topper420761a2012-04-20 07:30:17 +00002862 return std::make_pair(0U, &Mips::FGR32RegClass);
Akira Hatanakacb9dd722012-01-04 02:45:01 +00002863 if ((VT == MVT::f64) && (!Subtarget->isSingleFloat())) {
2864 if (Subtarget->isFP64bit())
Craig Topper420761a2012-04-20 07:30:17 +00002865 return std::make_pair(0U, &Mips::FGR64RegClass);
2866 return std::make_pair(0U, &Mips::AFGR64RegClass);
Akira Hatanakacb9dd722012-01-04 02:45:01 +00002867 }
Eric Christopher1d5a3922012-05-07 06:25:10 +00002868 break;
2869 case 'c': // register suitable for indirect jump
2870 if (VT == MVT::i32)
2871 return std::make_pair((unsigned)Mips::T9, &Mips::CPURegsRegClass);
2872 assert(VT == MVT::i64 && "Unexpected type.");
2873 return std::make_pair((unsigned)Mips::T9_64, &Mips::CPU64RegsRegClass);
Eric Christopher4adbefe2012-05-07 06:25:15 +00002874 case 'l': // register suitable for indirect jump
2875 if (VT == MVT::i32)
Akira Hatanakac147c1b2013-04-30 23:22:09 +00002876 return std::make_pair((unsigned)Mips::LO, &Mips::LORegsRegClass);
2877 return std::make_pair((unsigned)Mips::LO64, &Mips::LORegs64RegClass);
Eric Christopheraf97f732012-05-07 06:25:19 +00002878 case 'x': // register suitable for indirect jump
2879 // Fixme: Not triggering the use of both hi and low
2880 // This will generate an error message
2881 return std::make_pair(0u, static_cast<const TargetRegisterClass*>(0));
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002882 }
2883 }
2884 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
2885}
2886
Eric Christopher50ab0392012-05-07 03:13:32 +00002887/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
2888/// vector. If it is invalid, don't add anything to Ops.
2889void MipsTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
2890 std::string &Constraint,
2891 std::vector<SDValue>&Ops,
2892 SelectionDAG &DAG) const {
2893 SDValue Result(0, 0);
2894
2895 // Only support length 1 constraints for now.
2896 if (Constraint.length() > 1) return;
2897
2898 char ConstraintLetter = Constraint[0];
2899 switch (ConstraintLetter) {
2900 default: break; // This will fall through to the generic implementation
2901 case 'I': // Signed 16 bit constant
2902 // If this fails, the parent routine will give an error
2903 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
2904 EVT Type = Op.getValueType();
2905 int64_t Val = C->getSExtValue();
2906 if (isInt<16>(Val)) {
2907 Result = DAG.getTargetConstant(Val, Type);
2908 break;
2909 }
2910 }
2911 return;
Eric Christophere5076d42012-05-07 03:13:42 +00002912 case 'J': // integer zero
2913 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
2914 EVT Type = Op.getValueType();
2915 int64_t Val = C->getZExtValue();
2916 if (Val == 0) {
2917 Result = DAG.getTargetConstant(0, Type);
2918 break;
2919 }
2920 }
2921 return;
Eric Christopherf49f8462012-05-07 05:46:29 +00002922 case 'K': // unsigned 16 bit immediate
2923 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
2924 EVT Type = Op.getValueType();
2925 uint64_t Val = (uint64_t)C->getZExtValue();
2926 if (isUInt<16>(Val)) {
2927 Result = DAG.getTargetConstant(Val, Type);
2928 break;
2929 }
2930 }
2931 return;
Eric Christopher5ac47bb2012-05-07 05:46:37 +00002932 case 'L': // signed 32 bit immediate where lower 16 bits are 0
2933 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
2934 EVT Type = Op.getValueType();
2935 int64_t Val = C->getSExtValue();
2936 if ((isInt<32>(Val)) && ((Val & 0xffff) == 0)){
2937 Result = DAG.getTargetConstant(Val, Type);
2938 break;
2939 }
2940 }
2941 return;
Eric Christopher60cfc792012-05-07 05:46:43 +00002942 case 'N': // immediate in the range of -65535 to -1 (inclusive)
2943 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
2944 EVT Type = Op.getValueType();
2945 int64_t Val = C->getSExtValue();
2946 if ((Val >= -65535) && (Val <= -1)) {
2947 Result = DAG.getTargetConstant(Val, Type);
2948 break;
2949 }
2950 }
2951 return;
Eric Christopher1ce20342012-05-07 05:46:48 +00002952 case 'O': // signed 15 bit immediate
2953 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
2954 EVT Type = Op.getValueType();
2955 int64_t Val = C->getSExtValue();
2956 if ((isInt<15>(Val))) {
2957 Result = DAG.getTargetConstant(Val, Type);
2958 break;
2959 }
2960 }
2961 return;
Eric Christopher54412a72012-05-07 06:25:02 +00002962 case 'P': // immediate in the range of 1 to 65535 (inclusive)
2963 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
2964 EVT Type = Op.getValueType();
2965 int64_t Val = C->getSExtValue();
2966 if ((Val <= 65535) && (Val >= 1)) {
2967 Result = DAG.getTargetConstant(Val, Type);
2968 break;
2969 }
2970 }
2971 return;
Eric Christopher50ab0392012-05-07 03:13:32 +00002972 }
2973
2974 if (Result.getNode()) {
2975 Ops.push_back(Result);
2976 return;
2977 }
2978
2979 TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
2980}
2981
Dan Gohman6520e202008-10-18 02:06:02 +00002982bool
Akira Hatanaka94e47282012-11-17 00:25:41 +00002983MipsTargetLowering::isLegalAddressingMode(const AddrMode &AM, Type *Ty) const {
2984 // No global is ever allowed as a base.
2985 if (AM.BaseGV)
2986 return false;
2987
2988 switch (AM.Scale) {
2989 case 0: // "r+i" or just "i", depending on HasBaseReg.
2990 break;
2991 case 1:
2992 if (!AM.HasBaseReg) // allow "r+i".
2993 break;
2994 return false; // disallow "r+r" or "r+r+i".
2995 default:
2996 return false;
2997 }
2998
2999 return true;
3000}
3001
3002bool
Dan Gohman6520e202008-10-18 02:06:02 +00003003MipsTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
3004 // The Mips target isn't yet aware of offsets.
3005 return false;
3006}
Evan Chengeb2f9692009-10-27 19:56:55 +00003007
Akira Hatanakae193b322012-06-13 19:33:32 +00003008EVT MipsTargetLowering::getOptimalMemOpType(uint64_t Size, unsigned DstAlign,
Evan Cheng946a3a92012-12-12 02:34:41 +00003009 unsigned SrcAlign,
3010 bool IsMemset, bool ZeroMemset,
Akira Hatanakae193b322012-06-13 19:33:32 +00003011 bool MemcpyStrSrc,
3012 MachineFunction &MF) const {
3013 if (Subtarget->hasMips64())
3014 return MVT::i64;
3015
3016 return MVT::i32;
3017}
3018
Evan Chenga1eaa3c2009-10-28 01:43:28 +00003019bool MipsTargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
3020 if (VT != MVT::f32 && VT != MVT::f64)
3021 return false;
Bruno Cardoso Lopes6b902822011-01-18 19:41:41 +00003022 if (Imm.isNegZero())
3023 return false;
Evan Chengeb2f9692009-10-27 19:56:55 +00003024 return Imm.isZero();
3025}
Akira Hatanaka6c2cf8b2012-02-03 04:33:00 +00003026
3027unsigned MipsTargetLowering::getJumpTableEncoding() const {
3028 if (IsN64)
3029 return MachineJumpTableInfo::EK_GPRel64BlockAddress;
Jia Liubb481f82012-02-28 07:46:26 +00003030
Akira Hatanaka6c2cf8b2012-02-03 04:33:00 +00003031 return TargetLowering::getJumpTableEncoding();
3032}
Akira Hatanaka7887c902012-10-26 23:56:38 +00003033
Akira Hatanaka1e3e8692013-03-05 22:54:59 +00003034/// This function returns true if CallSym is a long double emulation routine.
3035static bool isF128SoftLibCall(const char *CallSym) {
3036 const char *const LibCalls[] =
3037 {"__addtf3", "__divtf3", "__eqtf2", "__extenddftf2", "__extendsftf2",
3038 "__fixtfdi", "__fixtfsi", "__fixtfti", "__fixunstfdi", "__fixunstfsi",
3039 "__fixunstfti", "__floatditf", "__floatsitf", "__floattitf",
3040 "__floatunditf", "__floatunsitf", "__floatuntitf", "__getf2", "__gttf2",
3041 "__letf2", "__lttf2", "__multf3", "__netf2", "__powitf2", "__subtf3",
3042 "__trunctfdf2", "__trunctfsf2", "__unordtf2",
3043 "ceill", "copysignl", "cosl", "exp2l", "expl", "floorl", "fmal", "fmodl",
3044 "log10l", "log2l", "logl", "nearbyintl", "powl", "rintl", "sinl", "sqrtl",
3045 "truncl"};
3046
3047 const char * const *End = LibCalls + array_lengthof(LibCalls);
3048
3049 // Check that LibCalls is sorted alphabetically.
Akira Hatanaka5ac065a2013-03-13 00:54:29 +00003050 MipsTargetLowering::LTStr Comp;
Akira Hatanaka1e3e8692013-03-05 22:54:59 +00003051
Akira Hatanaka5ac065a2013-03-13 00:54:29 +00003052#ifndef NDEBUG
Akira Hatanaka1e3e8692013-03-05 22:54:59 +00003053 for (const char * const *I = LibCalls; I < End - 1; ++I)
3054 assert(Comp(*I, *(I + 1)));
3055#endif
3056
Akira Hatanaka5ac065a2013-03-13 00:54:29 +00003057 return std::binary_search(LibCalls, End, CallSym, Comp);
Akira Hatanaka1e3e8692013-03-05 22:54:59 +00003058}
3059
3060/// This function returns true if Ty is fp128 or i128 which was originally a
3061/// fp128.
3062static bool originalTypeIsF128(const Type *Ty, const SDNode *CallNode) {
3063 if (Ty->isFP128Ty())
3064 return true;
3065
3066 const ExternalSymbolSDNode *ES =
3067 dyn_cast_or_null<const ExternalSymbolSDNode>(CallNode);
3068
3069 // If the Ty is i128 and the function being called is a long double emulation
3070 // routine, then the original type is f128.
3071 return (ES && Ty->isIntegerTy(128) && isF128SoftLibCall(ES->getSymbol()));
3072}
3073
Reed Kotler46090912013-05-10 22:25:39 +00003074MipsTargetLowering::MipsCC::SpecialCallingConvType
3075 MipsTargetLowering::getSpecialCallingConv(SDValue Callee) const {
3076 MipsCC::SpecialCallingConvType SpecialCallingConv =
3077 MipsCC::NoSpecialCallingConv;;
3078 if (Subtarget->inMips16HardFloat()) {
3079 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
3080 llvm::StringRef Sym = G->getGlobal()->getName();
3081 Function *F = G->getGlobal()->getParent()->getFunction(Sym);
3082 if (F->hasFnAttribute("__Mips16RetHelper")) {
3083 SpecialCallingConv = MipsCC::Mips16RetHelperConv;
3084 }
3085 }
3086 }
3087 return SpecialCallingConv;
3088}
3089
3090MipsTargetLowering::MipsCC::MipsCC(
3091 CallingConv::ID CC, bool IsO32_, CCState &Info,
3092 MipsCC::SpecialCallingConvType SpecialCallingConv_)
3093 : CCInfo(Info), CallConv(CC), IsO32(IsO32_),
3094 SpecialCallingConv(SpecialCallingConv_){
Akira Hatanaka7887c902012-10-26 23:56:38 +00003095 // Pre-allocate reserved argument area.
Akira Hatanakaffd28a42013-02-15 21:45:11 +00003096 CCInfo.AllocateStack(reservedArgArea(), 1);
Akira Hatanaka7887c902012-10-26 23:56:38 +00003097}
3098
Reed Kotler46090912013-05-10 22:25:39 +00003099
Akira Hatanaka7887c902012-10-26 23:56:38 +00003100void MipsTargetLowering::MipsCC::
Akira Hatanakaffd28a42013-02-15 21:45:11 +00003101analyzeCallOperands(const SmallVectorImpl<ISD::OutputArg> &Args,
Akira Hatanakacb2eafd2013-03-05 22:20:28 +00003102 bool IsVarArg, bool IsSoftFloat, const SDNode *CallNode,
3103 std::vector<ArgListEntry> &FuncArgs) {
Akira Hatanakaffd28a42013-02-15 21:45:11 +00003104 assert((CallConv != CallingConv::Fast || !IsVarArg) &&
3105 "CallingConv::Fast shouldn't be used for vararg functions.");
3106
Akira Hatanaka7887c902012-10-26 23:56:38 +00003107 unsigned NumOpnds = Args.size();
Akira Hatanakaffd28a42013-02-15 21:45:11 +00003108 llvm::CCAssignFn *FixedFn = fixedArgFn(), *VarFn = varArgFn();
Akira Hatanaka7887c902012-10-26 23:56:38 +00003109
3110 for (unsigned I = 0; I != NumOpnds; ++I) {
3111 MVT ArgVT = Args[I].VT;
3112 ISD::ArgFlagsTy ArgFlags = Args[I].Flags;
3113 bool R;
3114
3115 if (ArgFlags.isByVal()) {
3116 handleByValArg(I, ArgVT, ArgVT, CCValAssign::Full, ArgFlags);
3117 continue;
3118 }
3119
Akira Hatanakaffd28a42013-02-15 21:45:11 +00003120 if (IsVarArg && !Args[I].IsFixed)
Akira Hatanaka7887c902012-10-26 23:56:38 +00003121 R = VarFn(I, ArgVT, ArgVT, CCValAssign::Full, ArgFlags, CCInfo);
Akira Hatanakacb2eafd2013-03-05 22:20:28 +00003122 else {
3123 MVT RegVT = getRegVT(ArgVT, FuncArgs[Args[I].OrigArgIndex].Ty, CallNode,
3124 IsSoftFloat);
3125 R = FixedFn(I, ArgVT, RegVT, CCValAssign::Full, ArgFlags, CCInfo);
3126 }
Akira Hatanaka7887c902012-10-26 23:56:38 +00003127
3128 if (R) {
3129#ifndef NDEBUG
3130 dbgs() << "Call operand #" << I << " has unhandled type "
3131 << EVT(ArgVT).getEVTString();
3132#endif
3133 llvm_unreachable(0);
3134 }
3135 }
3136}
3137
3138void MipsTargetLowering::MipsCC::
Akira Hatanaka5fdee6d2013-03-05 22:13:04 +00003139analyzeFormalArguments(const SmallVectorImpl<ISD::InputArg> &Args,
3140 bool IsSoftFloat, Function::const_arg_iterator FuncArg) {
Akira Hatanaka7887c902012-10-26 23:56:38 +00003141 unsigned NumArgs = Args.size();
Akira Hatanakaffd28a42013-02-15 21:45:11 +00003142 llvm::CCAssignFn *FixedFn = fixedArgFn();
Akira Hatanaka5fdee6d2013-03-05 22:13:04 +00003143 unsigned CurArgIdx = 0;
Akira Hatanaka7887c902012-10-26 23:56:38 +00003144
3145 for (unsigned I = 0; I != NumArgs; ++I) {
3146 MVT ArgVT = Args[I].VT;
3147 ISD::ArgFlagsTy ArgFlags = Args[I].Flags;
Akira Hatanaka5fdee6d2013-03-05 22:13:04 +00003148 std::advance(FuncArg, Args[I].OrigArgIndex - CurArgIdx);
3149 CurArgIdx = Args[I].OrigArgIndex;
Akira Hatanaka7887c902012-10-26 23:56:38 +00003150
3151 if (ArgFlags.isByVal()) {
3152 handleByValArg(I, ArgVT, ArgVT, CCValAssign::Full, ArgFlags);
3153 continue;
3154 }
3155
Akira Hatanaka5fdee6d2013-03-05 22:13:04 +00003156 MVT RegVT = getRegVT(ArgVT, FuncArg->getType(), 0, IsSoftFloat);
3157
3158 if (!FixedFn(I, ArgVT, RegVT, CCValAssign::Full, ArgFlags, CCInfo))
Akira Hatanaka7887c902012-10-26 23:56:38 +00003159 continue;
3160
3161#ifndef NDEBUG
3162 dbgs() << "Formal Arg #" << I << " has unhandled type "
3163 << EVT(ArgVT).getEVTString();
3164#endif
3165 llvm_unreachable(0);
3166 }
3167}
3168
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00003169template<typename Ty>
3170void MipsTargetLowering::MipsCC::
3171analyzeReturn(const SmallVectorImpl<Ty> &RetVals, bool IsSoftFloat,
3172 const SDNode *CallNode, const Type *RetTy) const {
Akira Hatanaka1e3e8692013-03-05 22:54:59 +00003173 CCAssignFn *Fn;
3174
3175 if (IsSoftFloat && originalTypeIsF128(RetTy, CallNode))
3176 Fn = RetCC_F128Soft;
3177 else
3178 Fn = RetCC_Mips;
3179
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00003180 for (unsigned I = 0, E = RetVals.size(); I < E; ++I) {
3181 MVT VT = RetVals[I].VT;
3182 ISD::ArgFlagsTy Flags = RetVals[I].Flags;
3183 MVT RegVT = this->getRegVT(VT, RetTy, CallNode, IsSoftFloat);
3184
Akira Hatanaka1e3e8692013-03-05 22:54:59 +00003185 if (Fn(I, VT, RegVT, CCValAssign::Full, Flags, this->CCInfo)) {
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00003186#ifndef NDEBUG
3187 dbgs() << "Call result #" << I << " has unhandled type "
3188 << EVT(VT).getEVTString() << '\n';
3189#endif
3190 llvm_unreachable(0);
3191 }
3192 }
3193}
3194
3195void MipsTargetLowering::MipsCC::
3196analyzeCallResult(const SmallVectorImpl<ISD::InputArg> &Ins, bool IsSoftFloat,
3197 const SDNode *CallNode, const Type *RetTy) const {
3198 analyzeReturn(Ins, IsSoftFloat, CallNode, RetTy);
3199}
3200
3201void MipsTargetLowering::MipsCC::
3202analyzeReturn(const SmallVectorImpl<ISD::OutputArg> &Outs, bool IsSoftFloat,
3203 const Type *RetTy) const {
3204 analyzeReturn(Outs, IsSoftFloat, 0, RetTy);
3205}
3206
Akira Hatanaka7887c902012-10-26 23:56:38 +00003207void
3208MipsTargetLowering::MipsCC::handleByValArg(unsigned ValNo, MVT ValVT,
3209 MVT LocVT,
3210 CCValAssign::LocInfo LocInfo,
3211 ISD::ArgFlagsTy ArgFlags) {
3212 assert(ArgFlags.getByValSize() && "Byval argument's size shouldn't be 0.");
3213
3214 struct ByValArgInfo ByVal;
Akira Hatanakaffd28a42013-02-15 21:45:11 +00003215 unsigned RegSize = regSize();
Akira Hatanaka7887c902012-10-26 23:56:38 +00003216 unsigned ByValSize = RoundUpToAlignment(ArgFlags.getByValSize(), RegSize);
3217 unsigned Align = std::min(std::max(ArgFlags.getByValAlign(), RegSize),
3218 RegSize * 2);
3219
Akira Hatanakaffd28a42013-02-15 21:45:11 +00003220 if (useRegsForByval())
Akira Hatanaka7887c902012-10-26 23:56:38 +00003221 allocateRegs(ByVal, ByValSize, Align);
3222
3223 // Allocate space on caller's stack.
3224 ByVal.Address = CCInfo.AllocateStack(ByValSize - RegSize * ByVal.NumRegs,
3225 Align);
3226 CCInfo.addLoc(CCValAssign::getMem(ValNo, ValVT, ByVal.Address, LocVT,
3227 LocInfo));
3228 ByValArgs.push_back(ByVal);
3229}
3230
Akira Hatanakaffd28a42013-02-15 21:45:11 +00003231unsigned MipsTargetLowering::MipsCC::numIntArgRegs() const {
3232 return IsO32 ? array_lengthof(O32IntRegs) : array_lengthof(Mips64IntRegs);
3233}
3234
3235unsigned MipsTargetLowering::MipsCC::reservedArgArea() const {
3236 return (IsO32 && (CallConv != CallingConv::Fast)) ? 16 : 0;
3237}
3238
3239const uint16_t *MipsTargetLowering::MipsCC::intArgRegs() const {
3240 return IsO32 ? O32IntRegs : Mips64IntRegs;
3241}
3242
3243llvm::CCAssignFn *MipsTargetLowering::MipsCC::fixedArgFn() const {
3244 if (CallConv == CallingConv::Fast)
3245 return CC_Mips_FastCC;
3246
Reed Kotler46090912013-05-10 22:25:39 +00003247 if (SpecialCallingConv == Mips16RetHelperConv)
3248 return CC_Mips16RetHelper;
Akira Hatanakaffd28a42013-02-15 21:45:11 +00003249 return IsO32 ? CC_MipsO32 : CC_MipsN;
3250}
3251
3252llvm::CCAssignFn *MipsTargetLowering::MipsCC::varArgFn() const {
3253 return IsO32 ? CC_MipsO32 : CC_MipsN_VarArg;
3254}
3255
3256const uint16_t *MipsTargetLowering::MipsCC::shadowRegs() const {
3257 return IsO32 ? O32IntRegs : Mips64DPRegs;
3258}
3259
Akira Hatanaka7887c902012-10-26 23:56:38 +00003260void MipsTargetLowering::MipsCC::allocateRegs(ByValArgInfo &ByVal,
3261 unsigned ByValSize,
3262 unsigned Align) {
Akira Hatanakaffd28a42013-02-15 21:45:11 +00003263 unsigned RegSize = regSize(), NumIntArgRegs = numIntArgRegs();
3264 const uint16_t *IntArgRegs = intArgRegs(), *ShadowRegs = shadowRegs();
Akira Hatanaka7887c902012-10-26 23:56:38 +00003265 assert(!(ByValSize % RegSize) && !(Align % RegSize) &&
3266 "Byval argument's size and alignment should be a multiple of"
3267 "RegSize.");
3268
3269 ByVal.FirstIdx = CCInfo.getFirstUnallocated(IntArgRegs, NumIntArgRegs);
3270
3271 // If Align > RegSize, the first arg register must be even.
3272 if ((Align > RegSize) && (ByVal.FirstIdx % 2)) {
3273 CCInfo.AllocateReg(IntArgRegs[ByVal.FirstIdx], ShadowRegs[ByVal.FirstIdx]);
3274 ++ByVal.FirstIdx;
3275 }
3276
3277 // Mark the registers allocated.
3278 for (unsigned I = ByVal.FirstIdx; ByValSize && (I < NumIntArgRegs);
3279 ByValSize -= RegSize, ++I, ++ByVal.NumRegs)
3280 CCInfo.AllocateReg(IntArgRegs[I], ShadowRegs[I]);
3281}
Akira Hatanakaeb98ae42012-10-27 00:10:18 +00003282
Akira Hatanaka5fdee6d2013-03-05 22:13:04 +00003283MVT MipsTargetLowering::MipsCC::getRegVT(MVT VT, const Type *OrigTy,
3284 const SDNode *CallNode,
3285 bool IsSoftFloat) const {
3286 if (IsSoftFloat || IsO32)
3287 return VT;
3288
3289 // Check if the original type was fp128.
Akira Hatanaka1e3e8692013-03-05 22:54:59 +00003290 if (originalTypeIsF128(OrigTy, CallNode)) {
Akira Hatanaka5fdee6d2013-03-05 22:13:04 +00003291 assert(VT == MVT::i64);
3292 return MVT::f64;
3293 }
3294
3295 return VT;
3296}
3297
Akira Hatanakaeb98ae42012-10-27 00:10:18 +00003298void MipsTargetLowering::
3299copyByValRegs(SDValue Chain, DebugLoc DL, std::vector<SDValue> &OutChains,
3300 SelectionDAG &DAG, const ISD::ArgFlagsTy &Flags,
3301 SmallVectorImpl<SDValue> &InVals, const Argument *FuncArg,
3302 const MipsCC &CC, const ByValArgInfo &ByVal) const {
3303 MachineFunction &MF = DAG.getMachineFunction();
3304 MachineFrameInfo *MFI = MF.getFrameInfo();
3305 unsigned RegAreaSize = ByVal.NumRegs * CC.regSize();
3306 unsigned FrameObjSize = std::max(Flags.getByValSize(), RegAreaSize);
3307 int FrameObjOffset;
3308
3309 if (RegAreaSize)
3310 FrameObjOffset = (int)CC.reservedArgArea() -
3311 (int)((CC.numIntArgRegs() - ByVal.FirstIdx) * CC.regSize());
3312 else
3313 FrameObjOffset = ByVal.Address;
3314
3315 // Create frame object.
3316 EVT PtrTy = getPointerTy();
3317 int FI = MFI->CreateFixedObject(FrameObjSize, FrameObjOffset, true);
3318 SDValue FIN = DAG.getFrameIndex(FI, PtrTy);
3319 InVals.push_back(FIN);
3320
3321 if (!ByVal.NumRegs)
3322 return;
3323
3324 // Copy arg registers.
Patrik Hagglunda61b17c2012-12-13 06:34:11 +00003325 MVT RegTy = MVT::getIntegerVT(CC.regSize() * 8);
Akira Hatanakaeb98ae42012-10-27 00:10:18 +00003326 const TargetRegisterClass *RC = getRegClassFor(RegTy);
3327
3328 for (unsigned I = 0; I < ByVal.NumRegs; ++I) {
3329 unsigned ArgReg = CC.intArgRegs()[ByVal.FirstIdx + I];
Akira Hatanakaf635ef42013-03-12 00:16:36 +00003330 unsigned VReg = addLiveIn(MF, ArgReg, RC);
Akira Hatanakaeb98ae42012-10-27 00:10:18 +00003331 unsigned Offset = I * CC.regSize();
3332 SDValue StorePtr = DAG.getNode(ISD::ADD, DL, PtrTy, FIN,
3333 DAG.getConstant(Offset, PtrTy));
3334 SDValue Store = DAG.getStore(Chain, DL, DAG.getRegister(VReg, RegTy),
3335 StorePtr, MachinePointerInfo(FuncArg, Offset),
3336 false, false, 0);
3337 OutChains.push_back(Store);
3338 }
3339}
Akira Hatanakadb40ede2012-10-27 00:16:36 +00003340
3341// Copy byVal arg to registers and stack.
3342void MipsTargetLowering::
3343passByValArg(SDValue Chain, DebugLoc DL,
Akira Hatanakabf6a77b2013-01-22 20:05:56 +00003344 std::deque< std::pair<unsigned, SDValue> > &RegsToPass,
Akira Hatanakadb40ede2012-10-27 00:16:36 +00003345 SmallVector<SDValue, 8> &MemOpChains, SDValue StackPtr,
3346 MachineFrameInfo *MFI, SelectionDAG &DAG, SDValue Arg,
3347 const MipsCC &CC, const ByValArgInfo &ByVal,
3348 const ISD::ArgFlagsTy &Flags, bool isLittle) const {
3349 unsigned ByValSize = Flags.getByValSize();
3350 unsigned Offset = 0; // Offset in # of bytes from the beginning of struct.
3351 unsigned RegSize = CC.regSize();
3352 unsigned Alignment = std::min(Flags.getByValAlign(), RegSize);
3353 EVT PtrTy = getPointerTy(), RegTy = MVT::getIntegerVT(RegSize * 8);
3354
3355 if (ByVal.NumRegs) {
3356 const uint16_t *ArgRegs = CC.intArgRegs();
3357 bool LeftoverBytes = (ByVal.NumRegs * RegSize > ByValSize);
3358 unsigned I = 0;
3359
3360 // Copy words to registers.
3361 for (; I < ByVal.NumRegs - LeftoverBytes; ++I, Offset += RegSize) {
3362 SDValue LoadPtr = DAG.getNode(ISD::ADD, DL, PtrTy, Arg,
3363 DAG.getConstant(Offset, PtrTy));
3364 SDValue LoadVal = DAG.getLoad(RegTy, DL, Chain, LoadPtr,
3365 MachinePointerInfo(), false, false, false,
3366 Alignment);
3367 MemOpChains.push_back(LoadVal.getValue(1));
3368 unsigned ArgReg = ArgRegs[ByVal.FirstIdx + I];
3369 RegsToPass.push_back(std::make_pair(ArgReg, LoadVal));
3370 }
3371
3372 // Return if the struct has been fully copied.
3373 if (ByValSize == Offset)
3374 return;
3375
3376 // Copy the remainder of the byval argument with sub-word loads and shifts.
3377 if (LeftoverBytes) {
3378 assert((ByValSize > Offset) && (ByValSize < Offset + RegSize) &&
3379 "Size of the remainder should be smaller than RegSize.");
3380 SDValue Val;
3381
3382 for (unsigned LoadSize = RegSize / 2, TotalSizeLoaded = 0;
3383 Offset < ByValSize; LoadSize /= 2) {
3384 unsigned RemSize = ByValSize - Offset;
3385
3386 if (RemSize < LoadSize)
3387 continue;
3388
3389 // Load subword.
3390 SDValue LoadPtr = DAG.getNode(ISD::ADD, DL, PtrTy, Arg,
3391 DAG.getConstant(Offset, PtrTy));
3392 SDValue LoadVal =
3393 DAG.getExtLoad(ISD::ZEXTLOAD, DL, RegTy, Chain, LoadPtr,
3394 MachinePointerInfo(), MVT::getIntegerVT(LoadSize * 8),
3395 false, false, Alignment);
3396 MemOpChains.push_back(LoadVal.getValue(1));
3397
3398 // Shift the loaded value.
3399 unsigned Shamt;
3400
3401 if (isLittle)
3402 Shamt = TotalSizeLoaded;
3403 else
3404 Shamt = (RegSize - (TotalSizeLoaded + LoadSize)) * 8;
3405
3406 SDValue Shift = DAG.getNode(ISD::SHL, DL, RegTy, LoadVal,
3407 DAG.getConstant(Shamt, MVT::i32));
3408
3409 if (Val.getNode())
3410 Val = DAG.getNode(ISD::OR, DL, RegTy, Val, Shift);
3411 else
3412 Val = Shift;
3413
3414 Offset += LoadSize;
3415 TotalSizeLoaded += LoadSize;
3416 Alignment = std::min(Alignment, LoadSize);
3417 }
3418
3419 unsigned ArgReg = ArgRegs[ByVal.FirstIdx + I];
3420 RegsToPass.push_back(std::make_pair(ArgReg, Val));
3421 return;
3422 }
3423 }
3424
3425 // Copy remainder of byval arg to it with memcpy.
3426 unsigned MemCpySize = ByValSize - Offset;
3427 SDValue Src = DAG.getNode(ISD::ADD, DL, PtrTy, Arg,
3428 DAG.getConstant(Offset, PtrTy));
3429 SDValue Dst = DAG.getNode(ISD::ADD, DL, PtrTy, StackPtr,
3430 DAG.getIntPtrConstant(ByVal.Address));
3431 Chain = DAG.getMemcpy(Chain, DL, Dst, Src,
3432 DAG.getConstant(MemCpySize, PtrTy), Alignment,
3433 /*isVolatile=*/false, /*AlwaysInline=*/false,
3434 MachinePointerInfo(0), MachinePointerInfo(0));
3435 MemOpChains.push_back(Chain);
3436}
Akira Hatanakaf0848472012-10-27 00:21:13 +00003437
3438void
3439MipsTargetLowering::writeVarArgRegs(std::vector<SDValue> &OutChains,
3440 const MipsCC &CC, SDValue Chain,
3441 DebugLoc DL, SelectionDAG &DAG) const {
3442 unsigned NumRegs = CC.numIntArgRegs();
3443 const uint16_t *ArgRegs = CC.intArgRegs();
3444 const CCState &CCInfo = CC.getCCInfo();
3445 unsigned Idx = CCInfo.getFirstUnallocated(ArgRegs, NumRegs);
3446 unsigned RegSize = CC.regSize();
Patrik Hagglunda61b17c2012-12-13 06:34:11 +00003447 MVT RegTy = MVT::getIntegerVT(RegSize * 8);
Akira Hatanakaf0848472012-10-27 00:21:13 +00003448 const TargetRegisterClass *RC = getRegClassFor(RegTy);
3449 MachineFunction &MF = DAG.getMachineFunction();
3450 MachineFrameInfo *MFI = MF.getFrameInfo();
3451 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
3452
3453 // Offset of the first variable argument from stack pointer.
3454 int VaArgOffset;
3455
3456 if (NumRegs == Idx)
3457 VaArgOffset = RoundUpToAlignment(CCInfo.getNextStackOffset(), RegSize);
3458 else
3459 VaArgOffset =
3460 (int)CC.reservedArgArea() - (int)(RegSize * (NumRegs - Idx));
3461
3462 // Record the frame index of the first variable argument
3463 // which is a value necessary to VASTART.
3464 int FI = MFI->CreateFixedObject(RegSize, VaArgOffset, true);
3465 MipsFI->setVarArgsFrameIndex(FI);
3466
3467 // Copy the integer registers that have not been used for argument passing
3468 // to the argument register save area. For O32, the save area is allocated
3469 // in the caller's stack frame, while for N32/64, it is allocated in the
3470 // callee's stack frame.
3471 for (unsigned I = Idx; I < NumRegs; ++I, VaArgOffset += RegSize) {
Akira Hatanakaf635ef42013-03-12 00:16:36 +00003472 unsigned Reg = addLiveIn(MF, ArgRegs[I], RC);
Akira Hatanakaf0848472012-10-27 00:21:13 +00003473 SDValue ArgValue = DAG.getCopyFromReg(Chain, DL, Reg, RegTy);
3474 FI = MFI->CreateFixedObject(RegSize, VaArgOffset, true);
3475 SDValue PtrOff = DAG.getFrameIndex(FI, getPointerTy());
3476 SDValue Store = DAG.getStore(Chain, DL, ArgValue, PtrOff,
3477 MachinePointerInfo(), false, false, 0);
3478 cast<StoreSDNode>(Store.getNode())->getMemOperand()->setValue(0);
3479 OutChains.push_back(Store);
3480 }
3481}