Anton Korobeynikov | f2c3e17 | 2009-05-03 12:57:15 +0000 | [diff] [blame] | 1 | //===-- MSP430ISelLowering.cpp - MSP430 DAG Lowering Implementation ------===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file implements the MSP430TargetLowering class. |
| 11 | // |
| 12 | //===----------------------------------------------------------------------===// |
| 13 | |
| 14 | #define DEBUG_TYPE "msp430-lower" |
| 15 | |
| 16 | #include "MSP430ISelLowering.h" |
| 17 | #include "MSP430.h" |
Anton Korobeynikov | 06ccca5 | 2009-12-07 02:28:10 +0000 | [diff] [blame] | 18 | #include "MSP430MachineFunctionInfo.h" |
Anton Korobeynikov | f2c3e17 | 2009-05-03 12:57:15 +0000 | [diff] [blame] | 19 | #include "MSP430TargetMachine.h" |
| 20 | #include "MSP430Subtarget.h" |
| 21 | #include "llvm/DerivedTypes.h" |
| 22 | #include "llvm/Function.h" |
| 23 | #include "llvm/Intrinsics.h" |
| 24 | #include "llvm/CallingConv.h" |
| 25 | #include "llvm/GlobalVariable.h" |
| 26 | #include "llvm/GlobalAlias.h" |
| 27 | #include "llvm/CodeGen/CallingConvLower.h" |
| 28 | #include "llvm/CodeGen/MachineFrameInfo.h" |
| 29 | #include "llvm/CodeGen/MachineFunction.h" |
| 30 | #include "llvm/CodeGen/MachineInstrBuilder.h" |
| 31 | #include "llvm/CodeGen/MachineRegisterInfo.h" |
Anton Korobeynikov | c8fbb6a | 2009-05-03 12:59:33 +0000 | [diff] [blame] | 32 | #include "llvm/CodeGen/PseudoSourceValue.h" |
Anton Korobeynikov | f2c3e17 | 2009-05-03 12:57:15 +0000 | [diff] [blame] | 33 | #include "llvm/CodeGen/SelectionDAGISel.h" |
Anton Korobeynikov | 362dd0b | 2010-02-15 22:37:53 +0000 | [diff] [blame] | 34 | #include "llvm/CodeGen/TargetLoweringObjectFileImpl.h" |
Anton Korobeynikov | f2c3e17 | 2009-05-03 12:57:15 +0000 | [diff] [blame] | 35 | #include "llvm/CodeGen/ValueTypes.h" |
Anton Korobeynikov | b2de1ea | 2009-12-07 02:27:08 +0000 | [diff] [blame] | 36 | #include "llvm/Support/CommandLine.h" |
Anton Korobeynikov | f2c3e17 | 2009-05-03 12:57:15 +0000 | [diff] [blame] | 37 | #include "llvm/Support/Debug.h" |
Torok Edwin | 804e0fe | 2009-07-08 19:04:27 +0000 | [diff] [blame] | 38 | #include "llvm/Support/ErrorHandling.h" |
Chris Lattner | 4437ae2 | 2009-08-23 07:05:07 +0000 | [diff] [blame] | 39 | #include "llvm/Support/raw_ostream.h" |
Anton Korobeynikov | f2c3e17 | 2009-05-03 12:57:15 +0000 | [diff] [blame] | 40 | #include "llvm/ADT/VectorExtras.h" |
| 41 | using namespace llvm; |
| 42 | |
Anton Korobeynikov | b2de1ea | 2009-12-07 02:27:08 +0000 | [diff] [blame] | 43 | typedef enum { |
| 44 | NoHWMult, |
| 45 | HWMultIntr, |
| 46 | HWMultNoIntr |
| 47 | } HWMultUseMode; |
| 48 | |
| 49 | static cl::opt<HWMultUseMode> |
| 50 | HWMultMode("msp430-hwmult-mode", |
| 51 | cl::desc("Hardware multiplier use mode"), |
| 52 | cl::init(HWMultNoIntr), |
| 53 | cl::values( |
| 54 | clEnumValN(NoHWMult, "no", |
| 55 | "Do not use hardware multiplier"), |
| 56 | clEnumValN(HWMultIntr, "interrupts", |
| 57 | "Assume hardware multiplier can be used inside interrupts"), |
| 58 | clEnumValN(HWMultNoIntr, "use", |
| 59 | "Assume hardware multiplier cannot be used inside interrupts"), |
| 60 | clEnumValEnd)); |
| 61 | |
Anton Korobeynikov | f2c3e17 | 2009-05-03 12:57:15 +0000 | [diff] [blame] | 62 | MSP430TargetLowering::MSP430TargetLowering(MSP430TargetMachine &tm) : |
Chris Lattner | f014412 | 2009-07-28 03:13:23 +0000 | [diff] [blame] | 63 | TargetLowering(tm, new TargetLoweringObjectFileELF()), |
| 64 | Subtarget(*tm.getSubtargetImpl()), TM(tm) { |
Anton Korobeynikov | f2c3e17 | 2009-05-03 12:57:15 +0000 | [diff] [blame] | 65 | |
Anton Korobeynikov | 06ccca5 | 2009-12-07 02:28:10 +0000 | [diff] [blame] | 66 | TD = getTargetData(); |
| 67 | |
Anton Korobeynikov | f2c3e17 | 2009-05-03 12:57:15 +0000 | [diff] [blame] | 68 | // Set up the register classes. |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 69 | addRegisterClass(MVT::i8, MSP430::GR8RegisterClass); |
| 70 | addRegisterClass(MVT::i16, MSP430::GR16RegisterClass); |
Anton Korobeynikov | f2c3e17 | 2009-05-03 12:57:15 +0000 | [diff] [blame] | 71 | |
| 72 | // Compute derived properties from the register classes |
| 73 | computeRegisterProperties(); |
Anton Korobeynikov | fd1b7c7 | 2009-05-03 12:59:50 +0000 | [diff] [blame] | 74 | |
Anton Korobeynikov | 1476d97 | 2009-05-03 13:03:14 +0000 | [diff] [blame] | 75 | // Provide all sorts of operation actions |
| 76 | |
| 77 | // Division is expensive |
| 78 | setIntDivIsCheap(false); |
| 79 | |
Anton Korobeynikov | d2c94ae | 2009-05-03 13:03:33 +0000 | [diff] [blame] | 80 | // Even if we have only 1 bit shift here, we can perform |
| 81 | // shifts of the whole bitwidth 1 bit per step. |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 82 | setShiftAmountType(MVT::i8); |
Anton Korobeynikov | d2c94ae | 2009-05-03 13:03:33 +0000 | [diff] [blame] | 83 | |
Anton Korobeynikov | c08163e | 2009-05-03 13:11:35 +0000 | [diff] [blame] | 84 | setStackPointerRegisterToSaveRestore(MSP430::SPW); |
| 85 | setBooleanContents(ZeroOrOneBooleanContent); |
| 86 | setSchedulingPreference(SchedulingForLatency); |
| 87 | |
Anton Korobeynikov | 06ac082 | 2009-11-07 17:15:25 +0000 | [diff] [blame] | 88 | // We have post-incremented loads / stores. |
Anton Korobeynikov | 6534f83 | 2009-11-07 17:15:06 +0000 | [diff] [blame] | 89 | setIndexedLoadAction(ISD::POST_INC, MVT::i8, Legal); |
| 90 | setIndexedLoadAction(ISD::POST_INC, MVT::i16, Legal); |
| 91 | |
| 92 | setLoadExtAction(ISD::EXTLOAD, MVT::i1, Promote); |
| 93 | setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote); |
| 94 | setLoadExtAction(ISD::ZEXTLOAD, MVT::i1, Promote); |
| 95 | setLoadExtAction(ISD::SEXTLOAD, MVT::i8, Expand); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 96 | setLoadExtAction(ISD::SEXTLOAD, MVT::i16, Expand); |
Anton Korobeynikov | 36b6e53 | 2009-05-03 13:06:03 +0000 | [diff] [blame] | 97 | |
Anton Korobeynikov | 54f30d3 | 2009-05-03 13:06:26 +0000 | [diff] [blame] | 98 | // We don't have any truncstores |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 99 | setTruncStoreAction(MVT::i16, MVT::i8, Expand); |
Anton Korobeynikov | 54f30d3 | 2009-05-03 13:06:26 +0000 | [diff] [blame] | 100 | |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 101 | setOperationAction(ISD::SRA, MVT::i8, Custom); |
| 102 | setOperationAction(ISD::SHL, MVT::i8, Custom); |
| 103 | setOperationAction(ISD::SRL, MVT::i8, Custom); |
| 104 | setOperationAction(ISD::SRA, MVT::i16, Custom); |
| 105 | setOperationAction(ISD::SHL, MVT::i16, Custom); |
| 106 | setOperationAction(ISD::SRL, MVT::i16, Custom); |
| 107 | setOperationAction(ISD::ROTL, MVT::i8, Expand); |
| 108 | setOperationAction(ISD::ROTR, MVT::i8, Expand); |
| 109 | setOperationAction(ISD::ROTL, MVT::i16, Expand); |
| 110 | setOperationAction(ISD::ROTR, MVT::i16, Expand); |
| 111 | setOperationAction(ISD::GlobalAddress, MVT::i16, Custom); |
| 112 | setOperationAction(ISD::ExternalSymbol, MVT::i16, Custom); |
| 113 | setOperationAction(ISD::BR_JT, MVT::Other, Expand); |
| 114 | setOperationAction(ISD::BRIND, MVT::Other, Expand); |
| 115 | setOperationAction(ISD::BR_CC, MVT::i8, Custom); |
| 116 | setOperationAction(ISD::BR_CC, MVT::i16, Custom); |
| 117 | setOperationAction(ISD::BRCOND, MVT::Other, Expand); |
Anton Korobeynikov | 8d1ffbd | 2009-12-11 23:01:29 +0000 | [diff] [blame] | 118 | setOperationAction(ISD::SETCC, MVT::i8, Custom); |
| 119 | setOperationAction(ISD::SETCC, MVT::i16, Custom); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 120 | setOperationAction(ISD::SELECT, MVT::i8, Expand); |
| 121 | setOperationAction(ISD::SELECT, MVT::i16, Expand); |
| 122 | setOperationAction(ISD::SELECT_CC, MVT::i8, Custom); |
| 123 | setOperationAction(ISD::SELECT_CC, MVT::i16, Custom); |
| 124 | setOperationAction(ISD::SIGN_EXTEND, MVT::i16, Custom); |
Anton Korobeynikov | 379a087 | 2009-08-25 17:00:23 +0000 | [diff] [blame] | 125 | setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i8, Expand); |
| 126 | setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i16, Expand); |
Anton Korobeynikov | 8725bd2 | 2009-05-03 13:14:25 +0000 | [diff] [blame] | 127 | |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 128 | setOperationAction(ISD::CTTZ, MVT::i8, Expand); |
| 129 | setOperationAction(ISD::CTTZ, MVT::i16, Expand); |
| 130 | setOperationAction(ISD::CTLZ, MVT::i8, Expand); |
| 131 | setOperationAction(ISD::CTLZ, MVT::i16, Expand); |
| 132 | setOperationAction(ISD::CTPOP, MVT::i8, Expand); |
| 133 | setOperationAction(ISD::CTPOP, MVT::i16, Expand); |
Eli Friedman | e4ce880 | 2009-07-17 07:28:06 +0000 | [diff] [blame] | 134 | |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 135 | setOperationAction(ISD::SHL_PARTS, MVT::i8, Expand); |
| 136 | setOperationAction(ISD::SHL_PARTS, MVT::i16, Expand); |
| 137 | setOperationAction(ISD::SRL_PARTS, MVT::i8, Expand); |
| 138 | setOperationAction(ISD::SRL_PARTS, MVT::i16, Expand); |
| 139 | setOperationAction(ISD::SRA_PARTS, MVT::i8, Expand); |
| 140 | setOperationAction(ISD::SRA_PARTS, MVT::i16, Expand); |
Eli Friedman | e4ce880 | 2009-07-17 07:28:06 +0000 | [diff] [blame] | 141 | |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 142 | setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand); |
Eli Friedman | e4ce880 | 2009-07-17 07:28:06 +0000 | [diff] [blame] | 143 | |
Anton Korobeynikov | 8725bd2 | 2009-05-03 13:14:25 +0000 | [diff] [blame] | 144 | // FIXME: Implement efficiently multiplication by a constant |
Anton Korobeynikov | 8983da7 | 2009-11-07 17:14:39 +0000 | [diff] [blame] | 145 | setOperationAction(ISD::MUL, MVT::i8, Expand); |
| 146 | setOperationAction(ISD::MULHS, MVT::i8, Expand); |
| 147 | setOperationAction(ISD::MULHU, MVT::i8, Expand); |
| 148 | setOperationAction(ISD::SMUL_LOHI, MVT::i8, Expand); |
| 149 | setOperationAction(ISD::UMUL_LOHI, MVT::i8, Expand); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 150 | setOperationAction(ISD::MUL, MVT::i16, Expand); |
| 151 | setOperationAction(ISD::MULHS, MVT::i16, Expand); |
| 152 | setOperationAction(ISD::MULHU, MVT::i16, Expand); |
| 153 | setOperationAction(ISD::SMUL_LOHI, MVT::i16, Expand); |
| 154 | setOperationAction(ISD::UMUL_LOHI, MVT::i16, Expand); |
Anton Korobeynikov | f2f5402 | 2009-05-03 13:18:33 +0000 | [diff] [blame] | 155 | |
Anton Korobeynikov | 8983da7 | 2009-11-07 17:14:39 +0000 | [diff] [blame] | 156 | setOperationAction(ISD::UDIV, MVT::i8, Expand); |
| 157 | setOperationAction(ISD::UDIVREM, MVT::i8, Expand); |
| 158 | setOperationAction(ISD::UREM, MVT::i8, Expand); |
| 159 | setOperationAction(ISD::SDIV, MVT::i8, Expand); |
| 160 | setOperationAction(ISD::SDIVREM, MVT::i8, Expand); |
| 161 | setOperationAction(ISD::SREM, MVT::i8, Expand); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 162 | setOperationAction(ISD::UDIV, MVT::i16, Expand); |
| 163 | setOperationAction(ISD::UDIVREM, MVT::i16, Expand); |
| 164 | setOperationAction(ISD::UREM, MVT::i16, Expand); |
| 165 | setOperationAction(ISD::SDIV, MVT::i16, Expand); |
| 166 | setOperationAction(ISD::SDIVREM, MVT::i16, Expand); |
| 167 | setOperationAction(ISD::SREM, MVT::i16, Expand); |
Anton Korobeynikov | b2de1ea | 2009-12-07 02:27:08 +0000 | [diff] [blame] | 168 | |
| 169 | // Libcalls names. |
| 170 | if (HWMultMode == HWMultIntr) { |
| 171 | setLibcallName(RTLIB::MUL_I8, "__mulqi3hw"); |
| 172 | setLibcallName(RTLIB::MUL_I16, "__mulhi3hw"); |
| 173 | } else if (HWMultMode == HWMultNoIntr) { |
| 174 | setLibcallName(RTLIB::MUL_I8, "__mulqi3hw_noint"); |
| 175 | setLibcallName(RTLIB::MUL_I16, "__mulhi3hw_noint"); |
| 176 | } |
Anton Korobeynikov | f2c3e17 | 2009-05-03 12:57:15 +0000 | [diff] [blame] | 177 | } |
| 178 | |
Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 179 | SDValue MSP430TargetLowering::LowerOperation(SDValue Op, |
| 180 | SelectionDAG &DAG) const { |
Anton Korobeynikov | f2c3e17 | 2009-05-03 12:57:15 +0000 | [diff] [blame] | 181 | switch (Op.getOpcode()) { |
Anton Korobeynikov | ea54c98 | 2009-05-03 13:13:17 +0000 | [diff] [blame] | 182 | case ISD::SHL: // FALLTHROUGH |
Anton Korobeynikov | e699d0f | 2009-05-03 13:16:17 +0000 | [diff] [blame] | 183 | case ISD::SRL: |
Anton Korobeynikov | 4428885 | 2009-05-03 13:07:31 +0000 | [diff] [blame] | 184 | case ISD::SRA: return LowerShifts(Op, DAG); |
Anton Korobeynikov | 3513ca8 | 2009-05-03 13:08:33 +0000 | [diff] [blame] | 185 | case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG); |
Anton Korobeynikov | 5d59f68 | 2009-05-03 13:14:46 +0000 | [diff] [blame] | 186 | case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG); |
Anton Korobeynikov | 8d1ffbd | 2009-12-11 23:01:29 +0000 | [diff] [blame] | 187 | case ISD::SETCC: return LowerSETCC(Op, DAG); |
Anton Korobeynikov | 1bb8cd7 | 2009-05-03 13:19:09 +0000 | [diff] [blame] | 188 | case ISD::BR_CC: return LowerBR_CC(Op, DAG); |
| 189 | case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG); |
Anton Korobeynikov | b78e214 | 2009-05-03 13:17:49 +0000 | [diff] [blame] | 190 | case ISD::SIGN_EXTEND: return LowerSIGN_EXTEND(Op, DAG); |
Anton Korobeynikov | 06ccca5 | 2009-12-07 02:28:10 +0000 | [diff] [blame] | 191 | case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG); |
| 192 | case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG); |
Anton Korobeynikov | f2c3e17 | 2009-05-03 12:57:15 +0000 | [diff] [blame] | 193 | default: |
Torok Edwin | c23197a | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 194 | llvm_unreachable("unimplemented operand"); |
Anton Korobeynikov | f2c3e17 | 2009-05-03 12:57:15 +0000 | [diff] [blame] | 195 | return SDValue(); |
| 196 | } |
| 197 | } |
| 198 | |
Bill Wendling | b4202b8 | 2009-07-01 18:50:55 +0000 | [diff] [blame] | 199 | /// getFunctionAlignment - Return the Log2 alignment of this function. |
Bill Wendling | 20c568f | 2009-06-30 22:38:32 +0000 | [diff] [blame] | 200 | unsigned MSP430TargetLowering::getFunctionAlignment(const Function *F) const { |
Anton Korobeynikov | 3741be3 | 2009-11-22 01:13:39 +0000 | [diff] [blame] | 201 | return F->hasFnAttr(Attribute::OptimizeForSize) ? 1 : 2; |
Bill Wendling | 20c568f | 2009-06-30 22:38:32 +0000 | [diff] [blame] | 202 | } |
| 203 | |
Anton Korobeynikov | c8fbb6a | 2009-05-03 12:59:33 +0000 | [diff] [blame] | 204 | //===----------------------------------------------------------------------===// |
Anton Korobeynikov | cd76128 | 2009-08-26 13:44:29 +0000 | [diff] [blame] | 205 | // MSP430 Inline Assembly Support |
| 206 | //===----------------------------------------------------------------------===// |
| 207 | |
| 208 | /// getConstraintType - Given a constraint letter, return the type of |
| 209 | /// constraint it is for this target. |
| 210 | TargetLowering::ConstraintType |
| 211 | MSP430TargetLowering::getConstraintType(const std::string &Constraint) const { |
| 212 | if (Constraint.size() == 1) { |
| 213 | switch (Constraint[0]) { |
| 214 | case 'r': |
| 215 | return C_RegisterClass; |
| 216 | default: |
| 217 | break; |
| 218 | } |
| 219 | } |
| 220 | return TargetLowering::getConstraintType(Constraint); |
| 221 | } |
| 222 | |
| 223 | std::pair<unsigned, const TargetRegisterClass*> |
| 224 | MSP430TargetLowering:: |
| 225 | getRegForInlineAsmConstraint(const std::string &Constraint, |
| 226 | EVT VT) const { |
| 227 | if (Constraint.size() == 1) { |
| 228 | // GCC Constraint Letters |
| 229 | switch (Constraint[0]) { |
| 230 | default: break; |
| 231 | case 'r': // GENERAL_REGS |
| 232 | if (VT == MVT::i8) |
| 233 | return std::make_pair(0U, MSP430::GR8RegisterClass); |
| 234 | |
| 235 | return std::make_pair(0U, MSP430::GR16RegisterClass); |
| 236 | } |
| 237 | } |
| 238 | |
| 239 | return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT); |
| 240 | } |
| 241 | |
| 242 | //===----------------------------------------------------------------------===// |
Anton Korobeynikov | c8fbb6a | 2009-05-03 12:59:33 +0000 | [diff] [blame] | 243 | // Calling Convention Implementation |
| 244 | //===----------------------------------------------------------------------===// |
| 245 | |
Anton Korobeynikov | f2c3e17 | 2009-05-03 12:57:15 +0000 | [diff] [blame] | 246 | #include "MSP430GenCallingConv.inc" |
Anton Korobeynikov | c8fbb6a | 2009-05-03 12:59:33 +0000 | [diff] [blame] | 247 | |
Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 248 | SDValue |
| 249 | MSP430TargetLowering::LowerFormalArguments(SDValue Chain, |
Sandeep Patel | 65c3c8f | 2009-09-02 08:44:58 +0000 | [diff] [blame] | 250 | CallingConv::ID CallConv, |
Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 251 | bool isVarArg, |
| 252 | const SmallVectorImpl<ISD::InputArg> |
| 253 | &Ins, |
| 254 | DebugLoc dl, |
| 255 | SelectionDAG &DAG, |
Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 256 | SmallVectorImpl<SDValue> &InVals) |
| 257 | const { |
Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 258 | |
| 259 | switch (CallConv) { |
Anton Korobeynikov | c8fbb6a | 2009-05-03 12:59:33 +0000 | [diff] [blame] | 260 | default: |
Torok Edwin | c23197a | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 261 | llvm_unreachable("Unsupported calling convention"); |
Anton Korobeynikov | c8fbb6a | 2009-05-03 12:59:33 +0000 | [diff] [blame] | 262 | case CallingConv::C: |
| 263 | case CallingConv::Fast: |
Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 264 | return LowerCCCArguments(Chain, CallConv, isVarArg, Ins, dl, DAG, InVals); |
Anton Korobeynikov | e662f7a | 2009-12-07 02:27:53 +0000 | [diff] [blame] | 265 | case CallingConv::MSP430_INTR: |
| 266 | if (Ins.empty()) |
| 267 | return Chain; |
| 268 | else { |
Chris Lattner | 75361b6 | 2010-04-07 22:58:41 +0000 | [diff] [blame] | 269 | report_fatal_error("ISRs cannot have arguments"); |
Anton Korobeynikov | e662f7a | 2009-12-07 02:27:53 +0000 | [diff] [blame] | 270 | return SDValue(); |
| 271 | } |
Anton Korobeynikov | c8fbb6a | 2009-05-03 12:59:33 +0000 | [diff] [blame] | 272 | } |
| 273 | } |
| 274 | |
Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 275 | SDValue |
Evan Cheng | 022d9e1 | 2010-02-02 23:55:14 +0000 | [diff] [blame] | 276 | MSP430TargetLowering::LowerCall(SDValue Chain, SDValue Callee, |
Sandeep Patel | 65c3c8f | 2009-09-02 08:44:58 +0000 | [diff] [blame] | 277 | CallingConv::ID CallConv, bool isVarArg, |
Evan Cheng | 0c439eb | 2010-01-27 00:07:07 +0000 | [diff] [blame] | 278 | bool &isTailCall, |
Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 279 | const SmallVectorImpl<ISD::OutputArg> &Outs, |
| 280 | const SmallVectorImpl<ISD::InputArg> &Ins, |
| 281 | DebugLoc dl, SelectionDAG &DAG, |
Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 282 | SmallVectorImpl<SDValue> &InVals) const { |
Evan Cheng | 0c439eb | 2010-01-27 00:07:07 +0000 | [diff] [blame] | 283 | // MSP430 target does not yet support tail call optimization. |
| 284 | isTailCall = false; |
Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 285 | |
| 286 | switch (CallConv) { |
Anton Korobeynikov | 4428885 | 2009-05-03 13:07:31 +0000 | [diff] [blame] | 287 | default: |
Torok Edwin | c23197a | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 288 | llvm_unreachable("Unsupported calling convention"); |
Anton Korobeynikov | 4428885 | 2009-05-03 13:07:31 +0000 | [diff] [blame] | 289 | case CallingConv::Fast: |
| 290 | case CallingConv::C: |
Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 291 | return LowerCCCCallTo(Chain, Callee, CallConv, isVarArg, isTailCall, |
| 292 | Outs, Ins, dl, DAG, InVals); |
Anton Korobeynikov | e662f7a | 2009-12-07 02:27:53 +0000 | [diff] [blame] | 293 | case CallingConv::MSP430_INTR: |
Chris Lattner | 75361b6 | 2010-04-07 22:58:41 +0000 | [diff] [blame] | 294 | report_fatal_error("ISRs cannot be called directly"); |
Anton Korobeynikov | e662f7a | 2009-12-07 02:27:53 +0000 | [diff] [blame] | 295 | return SDValue(); |
Anton Korobeynikov | 4428885 | 2009-05-03 13:07:31 +0000 | [diff] [blame] | 296 | } |
| 297 | } |
| 298 | |
Anton Korobeynikov | c8fbb6a | 2009-05-03 12:59:33 +0000 | [diff] [blame] | 299 | /// LowerCCCArguments - transform physical registers into virtual registers and |
| 300 | /// generate load operations for arguments places on the stack. |
| 301 | // FIXME: struct return stuff |
| 302 | // FIXME: varargs |
Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 303 | SDValue |
| 304 | MSP430TargetLowering::LowerCCCArguments(SDValue Chain, |
Sandeep Patel | 65c3c8f | 2009-09-02 08:44:58 +0000 | [diff] [blame] | 305 | CallingConv::ID CallConv, |
Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 306 | bool isVarArg, |
| 307 | const SmallVectorImpl<ISD::InputArg> |
| 308 | &Ins, |
| 309 | DebugLoc dl, |
| 310 | SelectionDAG &DAG, |
Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 311 | SmallVectorImpl<SDValue> &InVals) |
| 312 | const { |
Anton Korobeynikov | c8fbb6a | 2009-05-03 12:59:33 +0000 | [diff] [blame] | 313 | MachineFunction &MF = DAG.getMachineFunction(); |
| 314 | MachineFrameInfo *MFI = MF.getFrameInfo(); |
| 315 | MachineRegisterInfo &RegInfo = MF.getRegInfo(); |
Anton Korobeynikov | c8fbb6a | 2009-05-03 12:59:33 +0000 | [diff] [blame] | 316 | |
| 317 | // Assign locations to all of the incoming arguments. |
| 318 | SmallVector<CCValAssign, 16> ArgLocs; |
Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 319 | CCState CCInfo(CallConv, isVarArg, getTargetMachine(), |
| 320 | ArgLocs, *DAG.getContext()); |
| 321 | CCInfo.AnalyzeFormalArguments(Ins, CC_MSP430); |
Anton Korobeynikov | c8fbb6a | 2009-05-03 12:59:33 +0000 | [diff] [blame] | 322 | |
| 323 | assert(!isVarArg && "Varargs not supported yet"); |
| 324 | |
Anton Korobeynikov | c8fbb6a | 2009-05-03 12:59:33 +0000 | [diff] [blame] | 325 | for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) { |
| 326 | CCValAssign &VA = ArgLocs[i]; |
| 327 | if (VA.isRegLoc()) { |
| 328 | // Arguments passed in registers |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 329 | EVT RegVT = VA.getLocVT(); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 330 | switch (RegVT.getSimpleVT().SimpleTy) { |
Torok Edwin | 804e0fe | 2009-07-08 19:04:27 +0000 | [diff] [blame] | 331 | default: |
| 332 | { |
Torok Edwin | dac237e | 2009-07-08 20:53:28 +0000 | [diff] [blame] | 333 | #ifndef NDEBUG |
Chris Lattner | 4437ae2 | 2009-08-23 07:05:07 +0000 | [diff] [blame] | 334 | errs() << "LowerFormalArguments Unhandled argument type: " |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 335 | << RegVT.getSimpleVT().SimpleTy << "\n"; |
Torok Edwin | dac237e | 2009-07-08 20:53:28 +0000 | [diff] [blame] | 336 | #endif |
Torok Edwin | c23197a | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 337 | llvm_unreachable(0); |
Torok Edwin | 804e0fe | 2009-07-08 19:04:27 +0000 | [diff] [blame] | 338 | } |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 339 | case MVT::i16: |
Anton Korobeynikov | c8fbb6a | 2009-05-03 12:59:33 +0000 | [diff] [blame] | 340 | unsigned VReg = |
Anton Korobeynikov | 1df221f | 2009-05-03 13:02:04 +0000 | [diff] [blame] | 341 | RegInfo.createVirtualRegister(MSP430::GR16RegisterClass); |
Anton Korobeynikov | c8fbb6a | 2009-05-03 12:59:33 +0000 | [diff] [blame] | 342 | RegInfo.addLiveIn(VA.getLocReg(), VReg); |
Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 343 | SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, VReg, RegVT); |
Anton Korobeynikov | c8fbb6a | 2009-05-03 12:59:33 +0000 | [diff] [blame] | 344 | |
| 345 | // If this is an 8-bit value, it is really passed promoted to 16 |
| 346 | // bits. Insert an assert[sz]ext to capture this, then truncate to the |
| 347 | // right size. |
| 348 | if (VA.getLocInfo() == CCValAssign::SExt) |
| 349 | ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue, |
| 350 | DAG.getValueType(VA.getValVT())); |
| 351 | else if (VA.getLocInfo() == CCValAssign::ZExt) |
| 352 | ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue, |
| 353 | DAG.getValueType(VA.getValVT())); |
| 354 | |
| 355 | if (VA.getLocInfo() != CCValAssign::Full) |
| 356 | ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue); |
| 357 | |
Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 358 | InVals.push_back(ArgValue); |
Anton Korobeynikov | c8fbb6a | 2009-05-03 12:59:33 +0000 | [diff] [blame] | 359 | } |
| 360 | } else { |
| 361 | // Sanity check |
| 362 | assert(VA.isMemLoc()); |
| 363 | // Load the argument to a virtual register |
| 364 | unsigned ObjSize = VA.getLocVT().getSizeInBits()/8; |
| 365 | if (ObjSize > 2) { |
Chris Lattner | 4437ae2 | 2009-08-23 07:05:07 +0000 | [diff] [blame] | 366 | errs() << "LowerFormalArguments Unhandled argument type: " |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 367 | << VA.getLocVT().getSimpleVT().SimpleTy |
Anton Korobeynikov | c8fbb6a | 2009-05-03 12:59:33 +0000 | [diff] [blame] | 368 | << "\n"; |
| 369 | } |
| 370 | // Create the frame index object for this incoming parameter... |
David Greene | 3f2bf85 | 2009-11-12 20:49:22 +0000 | [diff] [blame] | 371 | int FI = MFI->CreateFixedObject(ObjSize, VA.getLocMemOffset(), true, false); |
Anton Korobeynikov | c8fbb6a | 2009-05-03 12:59:33 +0000 | [diff] [blame] | 372 | |
| 373 | // Create the SelectionDAG nodes corresponding to a load |
| 374 | //from this parameter |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 375 | SDValue FIN = DAG.getFrameIndex(FI, MVT::i16); |
Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 376 | InVals.push_back(DAG.getLoad(VA.getLocVT(), dl, Chain, FIN, |
David Greene | 4d58b64 | 2010-02-15 16:56:22 +0000 | [diff] [blame] | 377 | PseudoSourceValue::getFixedStack(FI), 0, |
| 378 | false, false, 0)); |
Anton Korobeynikov | c8fbb6a | 2009-05-03 12:59:33 +0000 | [diff] [blame] | 379 | } |
| 380 | } |
| 381 | |
Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 382 | return Chain; |
Anton Korobeynikov | c8fbb6a | 2009-05-03 12:59:33 +0000 | [diff] [blame] | 383 | } |
Anton Korobeynikov | fd1b7c7 | 2009-05-03 12:59:50 +0000 | [diff] [blame] | 384 | |
Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 385 | SDValue |
| 386 | MSP430TargetLowering::LowerReturn(SDValue Chain, |
Sandeep Patel | 65c3c8f | 2009-09-02 08:44:58 +0000 | [diff] [blame] | 387 | CallingConv::ID CallConv, bool isVarArg, |
Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 388 | const SmallVectorImpl<ISD::OutputArg> &Outs, |
Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 389 | DebugLoc dl, SelectionDAG &DAG) const { |
Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 390 | |
Anton Korobeynikov | fd1b7c7 | 2009-05-03 12:59:50 +0000 | [diff] [blame] | 391 | // CCValAssign - represent the assignment of the return value to a location |
| 392 | SmallVector<CCValAssign, 16> RVLocs; |
Anton Korobeynikov | fd1b7c7 | 2009-05-03 12:59:50 +0000 | [diff] [blame] | 393 | |
Anton Korobeynikov | e662f7a | 2009-12-07 02:27:53 +0000 | [diff] [blame] | 394 | // ISRs cannot return any value. |
| 395 | if (CallConv == CallingConv::MSP430_INTR && !Outs.empty()) { |
Chris Lattner | 75361b6 | 2010-04-07 22:58:41 +0000 | [diff] [blame] | 396 | report_fatal_error("ISRs cannot return any value"); |
Anton Korobeynikov | e662f7a | 2009-12-07 02:27:53 +0000 | [diff] [blame] | 397 | return SDValue(); |
| 398 | } |
| 399 | |
Anton Korobeynikov | fd1b7c7 | 2009-05-03 12:59:50 +0000 | [diff] [blame] | 400 | // CCState - Info about the registers and stack slot. |
Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 401 | CCState CCInfo(CallConv, isVarArg, getTargetMachine(), |
| 402 | RVLocs, *DAG.getContext()); |
Anton Korobeynikov | fd1b7c7 | 2009-05-03 12:59:50 +0000 | [diff] [blame] | 403 | |
Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 404 | // Analize return values. |
| 405 | CCInfo.AnalyzeReturn(Outs, RetCC_MSP430); |
Anton Korobeynikov | fd1b7c7 | 2009-05-03 12:59:50 +0000 | [diff] [blame] | 406 | |
| 407 | // If this is the first return lowered for this function, add the regs to the |
| 408 | // liveout set for the function. |
| 409 | if (DAG.getMachineFunction().getRegInfo().liveout_empty()) { |
| 410 | for (unsigned i = 0; i != RVLocs.size(); ++i) |
| 411 | if (RVLocs[i].isRegLoc()) |
| 412 | DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg()); |
| 413 | } |
| 414 | |
Anton Korobeynikov | fd1b7c7 | 2009-05-03 12:59:50 +0000 | [diff] [blame] | 415 | SDValue Flag; |
| 416 | |
| 417 | // Copy the result values into the output registers. |
| 418 | for (unsigned i = 0; i != RVLocs.size(); ++i) { |
| 419 | CCValAssign &VA = RVLocs[i]; |
| 420 | assert(VA.isRegLoc() && "Can only return in registers!"); |
| 421 | |
Anton Korobeynikov | fd1b7c7 | 2009-05-03 12:59:50 +0000 | [diff] [blame] | 422 | Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), |
Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 423 | Outs[i].Val, Flag); |
Anton Korobeynikov | fd1b7c7 | 2009-05-03 12:59:50 +0000 | [diff] [blame] | 424 | |
Anton Korobeynikov | dcb802c | 2009-05-03 13:00:11 +0000 | [diff] [blame] | 425 | // Guarantee that all emitted copies are stuck together, |
| 426 | // avoiding something bad. |
Anton Korobeynikov | fd1b7c7 | 2009-05-03 12:59:50 +0000 | [diff] [blame] | 427 | Flag = Chain.getValue(1); |
| 428 | } |
| 429 | |
Anton Korobeynikov | e662f7a | 2009-12-07 02:27:53 +0000 | [diff] [blame] | 430 | unsigned Opc = (CallConv == CallingConv::MSP430_INTR ? |
| 431 | MSP430ISD::RETI_FLAG : MSP430ISD::RET_FLAG); |
| 432 | |
Anton Korobeynikov | fd1b7c7 | 2009-05-03 12:59:50 +0000 | [diff] [blame] | 433 | if (Flag.getNode()) |
Anton Korobeynikov | e662f7a | 2009-12-07 02:27:53 +0000 | [diff] [blame] | 434 | return DAG.getNode(Opc, dl, MVT::Other, Chain, Flag); |
Anton Korobeynikov | fd1b7c7 | 2009-05-03 12:59:50 +0000 | [diff] [blame] | 435 | |
| 436 | // Return Void |
Anton Korobeynikov | e662f7a | 2009-12-07 02:27:53 +0000 | [diff] [blame] | 437 | return DAG.getNode(Opc, dl, MVT::Other, Chain); |
Anton Korobeynikov | fd1b7c7 | 2009-05-03 12:59:50 +0000 | [diff] [blame] | 438 | } |
| 439 | |
Anton Korobeynikov | 4428885 | 2009-05-03 13:07:31 +0000 | [diff] [blame] | 440 | /// LowerCCCCallTo - functions arguments are copied from virtual regs to |
| 441 | /// (physical regs)/(stack frame), CALLSEQ_START and CALLSEQ_END are emitted. |
| 442 | /// TODO: sret. |
Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 443 | SDValue |
| 444 | MSP430TargetLowering::LowerCCCCallTo(SDValue Chain, SDValue Callee, |
Sandeep Patel | 65c3c8f | 2009-09-02 08:44:58 +0000 | [diff] [blame] | 445 | CallingConv::ID CallConv, bool isVarArg, |
Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 446 | bool isTailCall, |
| 447 | const SmallVectorImpl<ISD::OutputArg> |
| 448 | &Outs, |
| 449 | const SmallVectorImpl<ISD::InputArg> &Ins, |
| 450 | DebugLoc dl, SelectionDAG &DAG, |
Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 451 | SmallVectorImpl<SDValue> &InVals) const { |
Anton Korobeynikov | 4428885 | 2009-05-03 13:07:31 +0000 | [diff] [blame] | 452 | // Analyze operands of the call, assigning locations to each operand. |
| 453 | SmallVector<CCValAssign, 16> ArgLocs; |
Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 454 | CCState CCInfo(CallConv, isVarArg, getTargetMachine(), |
| 455 | ArgLocs, *DAG.getContext()); |
Anton Korobeynikov | 4428885 | 2009-05-03 13:07:31 +0000 | [diff] [blame] | 456 | |
Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 457 | CCInfo.AnalyzeCallOperands(Outs, CC_MSP430); |
Anton Korobeynikov | 4428885 | 2009-05-03 13:07:31 +0000 | [diff] [blame] | 458 | |
| 459 | // Get a count of how many bytes are to be pushed on the stack. |
| 460 | unsigned NumBytes = CCInfo.getNextStackOffset(); |
| 461 | |
| 462 | Chain = DAG.getCALLSEQ_START(Chain ,DAG.getConstant(NumBytes, |
| 463 | getPointerTy(), true)); |
| 464 | |
| 465 | SmallVector<std::pair<unsigned, SDValue>, 4> RegsToPass; |
| 466 | SmallVector<SDValue, 12> MemOpChains; |
| 467 | SDValue StackPtr; |
| 468 | |
| 469 | // Walk the register/memloc assignments, inserting copies/loads. |
| 470 | for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) { |
| 471 | CCValAssign &VA = ArgLocs[i]; |
| 472 | |
Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 473 | SDValue Arg = Outs[i].Val; |
Anton Korobeynikov | 4428885 | 2009-05-03 13:07:31 +0000 | [diff] [blame] | 474 | |
| 475 | // Promote the value if needed. |
| 476 | switch (VA.getLocInfo()) { |
Torok Edwin | c23197a | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 477 | default: llvm_unreachable("Unknown loc info!"); |
Anton Korobeynikov | 4428885 | 2009-05-03 13:07:31 +0000 | [diff] [blame] | 478 | case CCValAssign::Full: break; |
| 479 | case CCValAssign::SExt: |
| 480 | Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg); |
| 481 | break; |
| 482 | case CCValAssign::ZExt: |
| 483 | Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg); |
| 484 | break; |
| 485 | case CCValAssign::AExt: |
| 486 | Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg); |
| 487 | break; |
| 488 | } |
| 489 | |
| 490 | // Arguments that can be passed on register must be kept at RegsToPass |
| 491 | // vector |
| 492 | if (VA.isRegLoc()) { |
| 493 | RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg)); |
| 494 | } else { |
| 495 | assert(VA.isMemLoc()); |
| 496 | |
| 497 | if (StackPtr.getNode() == 0) |
| 498 | StackPtr = DAG.getCopyFromReg(Chain, dl, MSP430::SPW, getPointerTy()); |
| 499 | |
| 500 | SDValue PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), |
| 501 | StackPtr, |
| 502 | DAG.getIntPtrConstant(VA.getLocMemOffset())); |
| 503 | |
| 504 | |
| 505 | MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff, |
| 506 | PseudoSourceValue::getStack(), |
David Greene | 4d58b64 | 2010-02-15 16:56:22 +0000 | [diff] [blame] | 507 | VA.getLocMemOffset(), false, false, 0)); |
Anton Korobeynikov | 4428885 | 2009-05-03 13:07:31 +0000 | [diff] [blame] | 508 | } |
| 509 | } |
| 510 | |
| 511 | // Transform all store nodes into one single node because all store nodes are |
| 512 | // independent of each other. |
| 513 | if (!MemOpChains.empty()) |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 514 | Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, |
Anton Korobeynikov | 4428885 | 2009-05-03 13:07:31 +0000 | [diff] [blame] | 515 | &MemOpChains[0], MemOpChains.size()); |
| 516 | |
| 517 | // Build a sequence of copy-to-reg nodes chained together with token chain and |
| 518 | // flag operands which copy the outgoing args into registers. The InFlag in |
| 519 | // necessary since all emited instructions must be stuck together. |
| 520 | SDValue InFlag; |
| 521 | for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) { |
| 522 | Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first, |
| 523 | RegsToPass[i].second, InFlag); |
| 524 | InFlag = Chain.getValue(1); |
| 525 | } |
| 526 | |
| 527 | // If the callee is a GlobalAddress node (quite common, every direct call is) |
| 528 | // turn it into a TargetGlobalAddress node so that legalize doesn't hack it. |
| 529 | // Likewise ExternalSymbol -> TargetExternalSymbol. |
| 530 | if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 531 | Callee = DAG.getTargetGlobalAddress(G->getGlobal(), MVT::i16); |
Anton Korobeynikov | 4428885 | 2009-05-03 13:07:31 +0000 | [diff] [blame] | 532 | else if (ExternalSymbolSDNode *E = dyn_cast<ExternalSymbolSDNode>(Callee)) |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 533 | Callee = DAG.getTargetExternalSymbol(E->getSymbol(), MVT::i16); |
Anton Korobeynikov | 4428885 | 2009-05-03 13:07:31 +0000 | [diff] [blame] | 534 | |
| 535 | // Returns a chain & a flag for retval copy to use. |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 536 | SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag); |
Anton Korobeynikov | 4428885 | 2009-05-03 13:07:31 +0000 | [diff] [blame] | 537 | SmallVector<SDValue, 8> Ops; |
| 538 | Ops.push_back(Chain); |
| 539 | Ops.push_back(Callee); |
| 540 | |
| 541 | // Add argument registers to the end of the list so that they are |
| 542 | // known live into the call. |
| 543 | for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) |
| 544 | Ops.push_back(DAG.getRegister(RegsToPass[i].first, |
| 545 | RegsToPass[i].second.getValueType())); |
| 546 | |
| 547 | if (InFlag.getNode()) |
| 548 | Ops.push_back(InFlag); |
| 549 | |
| 550 | Chain = DAG.getNode(MSP430ISD::CALL, dl, NodeTys, &Ops[0], Ops.size()); |
| 551 | InFlag = Chain.getValue(1); |
| 552 | |
| 553 | // Create the CALLSEQ_END node. |
| 554 | Chain = DAG.getCALLSEQ_END(Chain, |
| 555 | DAG.getConstant(NumBytes, getPointerTy(), true), |
| 556 | DAG.getConstant(0, getPointerTy(), true), |
| 557 | InFlag); |
| 558 | InFlag = Chain.getValue(1); |
| 559 | |
| 560 | // Handle result values, copying them out of physregs into vregs that we |
| 561 | // return. |
Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 562 | return LowerCallResult(Chain, InFlag, CallConv, isVarArg, Ins, dl, |
| 563 | DAG, InVals); |
Anton Korobeynikov | 4428885 | 2009-05-03 13:07:31 +0000 | [diff] [blame] | 564 | } |
| 565 | |
Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 566 | /// LowerCallResult - Lower the result values of a call into the |
| 567 | /// appropriate copies out of appropriate physical registers. |
| 568 | /// |
| 569 | SDValue |
Anton Korobeynikov | 4428885 | 2009-05-03 13:07:31 +0000 | [diff] [blame] | 570 | MSP430TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag, |
Sandeep Patel | 65c3c8f | 2009-09-02 08:44:58 +0000 | [diff] [blame] | 571 | CallingConv::ID CallConv, bool isVarArg, |
Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 572 | const SmallVectorImpl<ISD::InputArg> &Ins, |
| 573 | DebugLoc dl, SelectionDAG &DAG, |
Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 574 | SmallVectorImpl<SDValue> &InVals) const { |
Anton Korobeynikov | 4428885 | 2009-05-03 13:07:31 +0000 | [diff] [blame] | 575 | |
| 576 | // Assign locations to each value returned by this call. |
| 577 | SmallVector<CCValAssign, 16> RVLocs; |
Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 578 | CCState CCInfo(CallConv, isVarArg, getTargetMachine(), |
Owen Anderson | e922c02 | 2009-07-22 00:24:57 +0000 | [diff] [blame] | 579 | RVLocs, *DAG.getContext()); |
Anton Korobeynikov | 4428885 | 2009-05-03 13:07:31 +0000 | [diff] [blame] | 580 | |
Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 581 | CCInfo.AnalyzeCallResult(Ins, RetCC_MSP430); |
Anton Korobeynikov | 4428885 | 2009-05-03 13:07:31 +0000 | [diff] [blame] | 582 | |
| 583 | // Copy all of the result registers out of their specified physreg. |
| 584 | for (unsigned i = 0; i != RVLocs.size(); ++i) { |
| 585 | Chain = DAG.getCopyFromReg(Chain, dl, RVLocs[i].getLocReg(), |
| 586 | RVLocs[i].getValVT(), InFlag).getValue(1); |
| 587 | InFlag = Chain.getValue(2); |
Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 588 | InVals.push_back(Chain.getValue(0)); |
Anton Korobeynikov | 4428885 | 2009-05-03 13:07:31 +0000 | [diff] [blame] | 589 | } |
| 590 | |
Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 591 | return Chain; |
Anton Korobeynikov | 4428885 | 2009-05-03 13:07:31 +0000 | [diff] [blame] | 592 | } |
| 593 | |
Anton Korobeynikov | d2c94ae | 2009-05-03 13:03:33 +0000 | [diff] [blame] | 594 | SDValue MSP430TargetLowering::LowerShifts(SDValue Op, |
Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 595 | SelectionDAG &DAG) const { |
Anton Korobeynikov | ea54c98 | 2009-05-03 13:13:17 +0000 | [diff] [blame] | 596 | unsigned Opc = Op.getOpcode(); |
Anton Korobeynikov | d2c94ae | 2009-05-03 13:03:33 +0000 | [diff] [blame] | 597 | SDNode* N = Op.getNode(); |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 598 | EVT VT = Op.getValueType(); |
Anton Korobeynikov | d2c94ae | 2009-05-03 13:03:33 +0000 | [diff] [blame] | 599 | DebugLoc dl = N->getDebugLoc(); |
| 600 | |
Anton Korobeynikov | 2625de3 | 2009-12-12 18:55:37 +0000 | [diff] [blame] | 601 | // Expand non-constant shifts to loops: |
Anton Korobeynikov | d2c94ae | 2009-05-03 13:03:33 +0000 | [diff] [blame] | 602 | if (!isa<ConstantSDNode>(N->getOperand(1))) |
Anton Korobeynikov | 2625de3 | 2009-12-12 18:55:37 +0000 | [diff] [blame] | 603 | switch (Opc) { |
| 604 | default: |
| 605 | assert(0 && "Invalid shift opcode!"); |
| 606 | case ISD::SHL: |
| 607 | return DAG.getNode(MSP430ISD::SHL, dl, |
| 608 | VT, N->getOperand(0), N->getOperand(1)); |
| 609 | case ISD::SRA: |
| 610 | return DAG.getNode(MSP430ISD::SRA, dl, |
| 611 | VT, N->getOperand(0), N->getOperand(1)); |
| 612 | case ISD::SRL: |
| 613 | return DAG.getNode(MSP430ISD::SRL, dl, |
| 614 | VT, N->getOperand(0), N->getOperand(1)); |
| 615 | } |
Anton Korobeynikov | d2c94ae | 2009-05-03 13:03:33 +0000 | [diff] [blame] | 616 | |
| 617 | uint64_t ShiftAmount = cast<ConstantSDNode>(N->getOperand(1))->getZExtValue(); |
| 618 | |
| 619 | // Expand the stuff into sequence of shifts. |
| 620 | // FIXME: for some shift amounts this might be done better! |
| 621 | // E.g.: foo >> (8 + N) => sxt(swpb(foo)) >> N |
| 622 | SDValue Victim = N->getOperand(0); |
Anton Korobeynikov | e699d0f | 2009-05-03 13:16:17 +0000 | [diff] [blame] | 623 | |
| 624 | if (Opc == ISD::SRL && ShiftAmount) { |
| 625 | // Emit a special goodness here: |
| 626 | // srl A, 1 => clrc; rrc A |
Anton Korobeynikov | bf8ef3f | 2009-05-03 13:16:37 +0000 | [diff] [blame] | 627 | Victim = DAG.getNode(MSP430ISD::RRC, dl, VT, Victim); |
Anton Korobeynikov | e699d0f | 2009-05-03 13:16:17 +0000 | [diff] [blame] | 628 | ShiftAmount -= 1; |
| 629 | } |
| 630 | |
Anton Korobeynikov | d2c94ae | 2009-05-03 13:03:33 +0000 | [diff] [blame] | 631 | while (ShiftAmount--) |
Anton Korobeynikov | aceb620 | 2009-05-17 10:15:22 +0000 | [diff] [blame] | 632 | Victim = DAG.getNode((Opc == ISD::SHL ? MSP430ISD::RLA : MSP430ISD::RRA), |
Anton Korobeynikov | ea54c98 | 2009-05-03 13:13:17 +0000 | [diff] [blame] | 633 | dl, VT, Victim); |
Anton Korobeynikov | d2c94ae | 2009-05-03 13:03:33 +0000 | [diff] [blame] | 634 | |
| 635 | return Victim; |
| 636 | } |
| 637 | |
Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 638 | SDValue MSP430TargetLowering::LowerGlobalAddress(SDValue Op, |
| 639 | SelectionDAG &DAG) const { |
Anton Korobeynikov | 3513ca8 | 2009-05-03 13:08:33 +0000 | [diff] [blame] | 640 | const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal(); |
| 641 | int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset(); |
| 642 | |
| 643 | // Create the TargetGlobalAddress node, folding in the constant offset. |
| 644 | SDValue Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), Offset); |
| 645 | return DAG.getNode(MSP430ISD::Wrapper, Op.getDebugLoc(), |
| 646 | getPointerTy(), Result); |
| 647 | } |
| 648 | |
Anton Korobeynikov | 5d59f68 | 2009-05-03 13:14:46 +0000 | [diff] [blame] | 649 | SDValue MSP430TargetLowering::LowerExternalSymbol(SDValue Op, |
Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 650 | SelectionDAG &DAG) const { |
Anton Korobeynikov | 5d59f68 | 2009-05-03 13:14:46 +0000 | [diff] [blame] | 651 | DebugLoc dl = Op.getDebugLoc(); |
| 652 | const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol(); |
| 653 | SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy()); |
| 654 | |
| 655 | return DAG.getNode(MSP430ISD::Wrapper, dl, getPointerTy(), Result);; |
| 656 | } |
| 657 | |
Anton Korobeynikov | 3926fb6 | 2009-10-21 19:16:49 +0000 | [diff] [blame] | 658 | static SDValue EmitCMP(SDValue &LHS, SDValue &RHS, SDValue &TargetCC, |
Anton Korobeynikov | 1bb8cd7 | 2009-05-03 13:19:09 +0000 | [diff] [blame] | 659 | ISD::CondCode CC, |
| 660 | DebugLoc dl, SelectionDAG &DAG) { |
Anton Korobeynikov | ed1a51a | 2009-05-03 13:12:06 +0000 | [diff] [blame] | 661 | // FIXME: Handle bittests someday |
| 662 | assert(!LHS.getValueType().isFloatingPoint() && "We don't handle FP yet"); |
| 663 | |
| 664 | // FIXME: Handle jump negative someday |
Anton Korobeynikov | 3926fb6 | 2009-10-21 19:16:49 +0000 | [diff] [blame] | 665 | MSP430CC::CondCodes TCC = MSP430CC::COND_INVALID; |
Anton Korobeynikov | ed1a51a | 2009-05-03 13:12:06 +0000 | [diff] [blame] | 666 | switch (CC) { |
Torok Edwin | c23197a | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 667 | default: llvm_unreachable("Invalid integer condition!"); |
Anton Korobeynikov | ed1a51a | 2009-05-03 13:12:06 +0000 | [diff] [blame] | 668 | case ISD::SETEQ: |
Anton Korobeynikov | 3926fb6 | 2009-10-21 19:16:49 +0000 | [diff] [blame] | 669 | TCC = MSP430CC::COND_E; // aka COND_Z |
Anton Korobeynikov | f7ed979 | 2010-01-15 01:29:49 +0000 | [diff] [blame] | 670 | // Minor optimization: if LHS is a constant, swap operands, then the |
Anton Korobeynikov | 1722f06 | 2009-11-22 01:14:08 +0000 | [diff] [blame] | 671 | // constant can be folded into comparison. |
Anton Korobeynikov | f7ed979 | 2010-01-15 01:29:49 +0000 | [diff] [blame] | 672 | if (LHS.getOpcode() == ISD::Constant) |
Anton Korobeynikov | 1722f06 | 2009-11-22 01:14:08 +0000 | [diff] [blame] | 673 | std::swap(LHS, RHS); |
Anton Korobeynikov | ed1a51a | 2009-05-03 13:12:06 +0000 | [diff] [blame] | 674 | break; |
| 675 | case ISD::SETNE: |
Anton Korobeynikov | 3926fb6 | 2009-10-21 19:16:49 +0000 | [diff] [blame] | 676 | TCC = MSP430CC::COND_NE; // aka COND_NZ |
Anton Korobeynikov | f7ed979 | 2010-01-15 01:29:49 +0000 | [diff] [blame] | 677 | // Minor optimization: if LHS is a constant, swap operands, then the |
Anton Korobeynikov | 1722f06 | 2009-11-22 01:14:08 +0000 | [diff] [blame] | 678 | // constant can be folded into comparison. |
Anton Korobeynikov | f7ed979 | 2010-01-15 01:29:49 +0000 | [diff] [blame] | 679 | if (LHS.getOpcode() == ISD::Constant) |
Anton Korobeynikov | 1722f06 | 2009-11-22 01:14:08 +0000 | [diff] [blame] | 680 | std::swap(LHS, RHS); |
Anton Korobeynikov | ed1a51a | 2009-05-03 13:12:06 +0000 | [diff] [blame] | 681 | break; |
| 682 | case ISD::SETULE: |
| 683 | std::swap(LHS, RHS); // FALLTHROUGH |
| 684 | case ISD::SETUGE: |
Anton Korobeynikov | 0c1ba91 | 2010-01-15 21:18:02 +0000 | [diff] [blame] | 685 | // Turn lhs u>= rhs with lhs constant into rhs u< lhs+1, this allows us to |
| 686 | // fold constant into instruction. |
| 687 | if (const ConstantSDNode * C = dyn_cast<ConstantSDNode>(LHS)) { |
| 688 | LHS = RHS; |
| 689 | RHS = DAG.getConstant(C->getSExtValue() + 1, C->getValueType(0)); |
| 690 | TCC = MSP430CC::COND_LO; |
| 691 | break; |
| 692 | } |
Anton Korobeynikov | 3926fb6 | 2009-10-21 19:16:49 +0000 | [diff] [blame] | 693 | TCC = MSP430CC::COND_HS; // aka COND_C |
Anton Korobeynikov | ed1a51a | 2009-05-03 13:12:06 +0000 | [diff] [blame] | 694 | break; |
| 695 | case ISD::SETUGT: |
| 696 | std::swap(LHS, RHS); // FALLTHROUGH |
| 697 | case ISD::SETULT: |
Anton Korobeynikov | 0c1ba91 | 2010-01-15 21:18:02 +0000 | [diff] [blame] | 698 | // Turn lhs u< rhs with lhs constant into rhs u>= lhs+1, this allows us to |
| 699 | // fold constant into instruction. |
| 700 | if (const ConstantSDNode * C = dyn_cast<ConstantSDNode>(LHS)) { |
| 701 | LHS = RHS; |
| 702 | RHS = DAG.getConstant(C->getSExtValue() + 1, C->getValueType(0)); |
| 703 | TCC = MSP430CC::COND_HS; |
| 704 | break; |
| 705 | } |
Anton Korobeynikov | 3926fb6 | 2009-10-21 19:16:49 +0000 | [diff] [blame] | 706 | TCC = MSP430CC::COND_LO; // aka COND_NC |
Anton Korobeynikov | ed1a51a | 2009-05-03 13:12:06 +0000 | [diff] [blame] | 707 | break; |
| 708 | case ISD::SETLE: |
| 709 | std::swap(LHS, RHS); // FALLTHROUGH |
| 710 | case ISD::SETGE: |
Anton Korobeynikov | 0c1ba91 | 2010-01-15 21:18:02 +0000 | [diff] [blame] | 711 | // Turn lhs >= rhs with lhs constant into rhs < lhs+1, this allows us to |
| 712 | // fold constant into instruction. |
| 713 | if (const ConstantSDNode * C = dyn_cast<ConstantSDNode>(LHS)) { |
| 714 | LHS = RHS; |
| 715 | RHS = DAG.getConstant(C->getSExtValue() + 1, C->getValueType(0)); |
| 716 | TCC = MSP430CC::COND_L; |
| 717 | break; |
| 718 | } |
Anton Korobeynikov | 3926fb6 | 2009-10-21 19:16:49 +0000 | [diff] [blame] | 719 | TCC = MSP430CC::COND_GE; |
Anton Korobeynikov | ed1a51a | 2009-05-03 13:12:06 +0000 | [diff] [blame] | 720 | break; |
| 721 | case ISD::SETGT: |
| 722 | std::swap(LHS, RHS); // FALLTHROUGH |
| 723 | case ISD::SETLT: |
Anton Korobeynikov | 0c1ba91 | 2010-01-15 21:18:02 +0000 | [diff] [blame] | 724 | // Turn lhs < rhs with lhs constant into rhs >= lhs+1, this allows us to |
| 725 | // fold constant into instruction. |
| 726 | if (const ConstantSDNode * C = dyn_cast<ConstantSDNode>(LHS)) { |
| 727 | LHS = RHS; |
| 728 | RHS = DAG.getConstant(C->getSExtValue() + 1, C->getValueType(0)); |
| 729 | TCC = MSP430CC::COND_GE; |
| 730 | break; |
| 731 | } |
Anton Korobeynikov | 3926fb6 | 2009-10-21 19:16:49 +0000 | [diff] [blame] | 732 | TCC = MSP430CC::COND_L; |
Anton Korobeynikov | ed1a51a | 2009-05-03 13:12:06 +0000 | [diff] [blame] | 733 | break; |
| 734 | } |
| 735 | |
Anton Korobeynikov | 3926fb6 | 2009-10-21 19:16:49 +0000 | [diff] [blame] | 736 | TargetCC = DAG.getConstant(TCC, MVT::i8); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 737 | return DAG.getNode(MSP430ISD::CMP, dl, MVT::Flag, LHS, RHS); |
Anton Korobeynikov | ed1a51a | 2009-05-03 13:12:06 +0000 | [diff] [blame] | 738 | } |
| 739 | |
Anton Korobeynikov | 1bb8cd7 | 2009-05-03 13:19:09 +0000 | [diff] [blame] | 740 | |
Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 741 | SDValue MSP430TargetLowering::LowerBR_CC(SDValue Op, SelectionDAG &DAG) const { |
Anton Korobeynikov | ed1a51a | 2009-05-03 13:12:06 +0000 | [diff] [blame] | 742 | SDValue Chain = Op.getOperand(0); |
Anton Korobeynikov | 1bb8cd7 | 2009-05-03 13:19:09 +0000 | [diff] [blame] | 743 | ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get(); |
| 744 | SDValue LHS = Op.getOperand(2); |
| 745 | SDValue RHS = Op.getOperand(3); |
| 746 | SDValue Dest = Op.getOperand(4); |
| 747 | DebugLoc dl = Op.getDebugLoc(); |
Anton Korobeynikov | ed1a51a | 2009-05-03 13:12:06 +0000 | [diff] [blame] | 748 | |
Anton Korobeynikov | 3926fb6 | 2009-10-21 19:16:49 +0000 | [diff] [blame] | 749 | SDValue TargetCC; |
Anton Korobeynikov | 1bb8cd7 | 2009-05-03 13:19:09 +0000 | [diff] [blame] | 750 | SDValue Flag = EmitCMP(LHS, RHS, TargetCC, CC, dl, DAG); |
Anton Korobeynikov | ed1a51a | 2009-05-03 13:12:06 +0000 | [diff] [blame] | 751 | |
Anton Korobeynikov | 1bb8cd7 | 2009-05-03 13:19:09 +0000 | [diff] [blame] | 752 | return DAG.getNode(MSP430ISD::BR_CC, dl, Op.getValueType(), |
Anton Korobeynikov | 3926fb6 | 2009-10-21 19:16:49 +0000 | [diff] [blame] | 753 | Chain, Dest, TargetCC, Flag); |
Anton Korobeynikov | ed1a51a | 2009-05-03 13:12:06 +0000 | [diff] [blame] | 754 | } |
| 755 | |
Anton Korobeynikov | 8d1ffbd | 2009-12-11 23:01:29 +0000 | [diff] [blame] | 756 | |
Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 757 | SDValue MSP430TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const { |
Anton Korobeynikov | 8d1ffbd | 2009-12-11 23:01:29 +0000 | [diff] [blame] | 758 | SDValue LHS = Op.getOperand(0); |
| 759 | SDValue RHS = Op.getOperand(1); |
| 760 | DebugLoc dl = Op.getDebugLoc(); |
| 761 | |
| 762 | // If we are doing an AND and testing against zero, then the CMP |
| 763 | // will not be generated. The AND (or BIT) will generate the condition codes, |
| 764 | // but they are different from CMP. |
Anton Korobeynikov | cb50e0b | 2010-01-15 21:18:18 +0000 | [diff] [blame] | 765 | // FIXME: since we're doing a post-processing, use a pseudoinstr here, so |
| 766 | // lowering & isel wouldn't diverge. |
Anton Korobeynikov | 8d1ffbd | 2009-12-11 23:01:29 +0000 | [diff] [blame] | 767 | bool andCC = false; |
| 768 | if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) { |
| 769 | if (RHSC->isNullValue() && LHS.hasOneUse() && |
| 770 | (LHS.getOpcode() == ISD::AND || |
| 771 | (LHS.getOpcode() == ISD::TRUNCATE && |
| 772 | LHS.getOperand(0).getOpcode() == ISD::AND))) { |
| 773 | andCC = true; |
| 774 | } |
| 775 | } |
| 776 | ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get(); |
| 777 | SDValue TargetCC; |
| 778 | SDValue Flag = EmitCMP(LHS, RHS, TargetCC, CC, dl, DAG); |
| 779 | |
| 780 | // Get the condition codes directly from the status register, if its easy. |
| 781 | // Otherwise a branch will be generated. Note that the AND and BIT |
| 782 | // instructions generate different flags than CMP, the carry bit can be used |
| 783 | // for NE/EQ. |
| 784 | bool Invert = false; |
| 785 | bool Shift = false; |
| 786 | bool Convert = true; |
| 787 | switch (cast<ConstantSDNode>(TargetCC)->getZExtValue()) { |
| 788 | default: |
| 789 | Convert = false; |
| 790 | break; |
| 791 | case MSP430CC::COND_HS: |
| 792 | // Res = SRW & 1, no processing is required |
| 793 | break; |
Anton Korobeynikov | cb50e0b | 2010-01-15 21:18:18 +0000 | [diff] [blame] | 794 | case MSP430CC::COND_LO: |
Anton Korobeynikov | 8d1ffbd | 2009-12-11 23:01:29 +0000 | [diff] [blame] | 795 | // Res = ~(SRW & 1) |
| 796 | Invert = true; |
| 797 | break; |
Anton Korobeynikov | cb50e0b | 2010-01-15 21:18:18 +0000 | [diff] [blame] | 798 | case MSP430CC::COND_NE: |
Anton Korobeynikov | 8d1ffbd | 2009-12-11 23:01:29 +0000 | [diff] [blame] | 799 | if (andCC) { |
| 800 | // C = ~Z, thus Res = SRW & 1, no processing is required |
| 801 | } else { |
Anton Korobeynikov | 455080f | 2010-02-21 12:28:58 +0000 | [diff] [blame] | 802 | // Res = ~((SRW >> 1) & 1) |
Anton Korobeynikov | 8d1ffbd | 2009-12-11 23:01:29 +0000 | [diff] [blame] | 803 | Shift = true; |
Anton Korobeynikov | 455080f | 2010-02-21 12:28:58 +0000 | [diff] [blame] | 804 | Invert = true; |
Anton Korobeynikov | 8d1ffbd | 2009-12-11 23:01:29 +0000 | [diff] [blame] | 805 | } |
| 806 | break; |
Anton Korobeynikov | cb50e0b | 2010-01-15 21:18:18 +0000 | [diff] [blame] | 807 | case MSP430CC::COND_E: |
Anton Korobeynikov | 455080f | 2010-02-21 12:28:58 +0000 | [diff] [blame] | 808 | Shift = true; |
| 809 | // C = ~Z for AND instruction, thus we can put Res = ~(SRW & 1), however, |
| 810 | // Res = (SRW >> 1) & 1 is 1 word shorter. |
Anton Korobeynikov | 8d1ffbd | 2009-12-11 23:01:29 +0000 | [diff] [blame] | 811 | break; |
| 812 | } |
| 813 | EVT VT = Op.getValueType(); |
| 814 | SDValue One = DAG.getConstant(1, VT); |
| 815 | if (Convert) { |
| 816 | SDValue SR = DAG.getCopyFromReg(DAG.getEntryNode(), dl, MSP430::SRW, |
Anton Korobeynikov | cb50e0b | 2010-01-15 21:18:18 +0000 | [diff] [blame] | 817 | MVT::i16, Flag); |
Anton Korobeynikov | 8d1ffbd | 2009-12-11 23:01:29 +0000 | [diff] [blame] | 818 | if (Shift) |
| 819 | // FIXME: somewhere this is turned into a SRL, lower it MSP specific? |
| 820 | SR = DAG.getNode(ISD::SRA, dl, MVT::i16, SR, One); |
| 821 | SR = DAG.getNode(ISD::AND, dl, MVT::i16, SR, One); |
| 822 | if (Invert) |
| 823 | SR = DAG.getNode(ISD::XOR, dl, MVT::i16, SR, One); |
| 824 | return SR; |
| 825 | } else { |
| 826 | SDValue Zero = DAG.getConstant(0, VT); |
| 827 | SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Flag); |
| 828 | SmallVector<SDValue, 4> Ops; |
| 829 | Ops.push_back(One); |
| 830 | Ops.push_back(Zero); |
| 831 | Ops.push_back(TargetCC); |
| 832 | Ops.push_back(Flag); |
| 833 | return DAG.getNode(MSP430ISD::SELECT_CC, dl, VTs, &Ops[0], Ops.size()); |
| 834 | } |
| 835 | } |
| 836 | |
Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 837 | SDValue MSP430TargetLowering::LowerSELECT_CC(SDValue Op, |
| 838 | SelectionDAG &DAG) const { |
Anton Korobeynikov | 1bb8cd7 | 2009-05-03 13:19:09 +0000 | [diff] [blame] | 839 | SDValue LHS = Op.getOperand(0); |
| 840 | SDValue RHS = Op.getOperand(1); |
| 841 | SDValue TrueV = Op.getOperand(2); |
| 842 | SDValue FalseV = Op.getOperand(3); |
| 843 | ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get(); |
Anton Korobeynikov | 8b528e5 | 2009-05-03 13:12:23 +0000 | [diff] [blame] | 844 | DebugLoc dl = Op.getDebugLoc(); |
Anton Korobeynikov | 8b528e5 | 2009-05-03 13:12:23 +0000 | [diff] [blame] | 845 | |
Anton Korobeynikov | 3926fb6 | 2009-10-21 19:16:49 +0000 | [diff] [blame] | 846 | SDValue TargetCC; |
Anton Korobeynikov | 1bb8cd7 | 2009-05-03 13:19:09 +0000 | [diff] [blame] | 847 | SDValue Flag = EmitCMP(LHS, RHS, TargetCC, CC, dl, DAG); |
Anton Korobeynikov | 8b528e5 | 2009-05-03 13:12:23 +0000 | [diff] [blame] | 848 | |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 849 | SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Flag); |
Anton Korobeynikov | 8b528e5 | 2009-05-03 13:12:23 +0000 | [diff] [blame] | 850 | SmallVector<SDValue, 4> Ops; |
| 851 | Ops.push_back(TrueV); |
| 852 | Ops.push_back(FalseV); |
Anton Korobeynikov | 3926fb6 | 2009-10-21 19:16:49 +0000 | [diff] [blame] | 853 | Ops.push_back(TargetCC); |
Anton Korobeynikov | 1bb8cd7 | 2009-05-03 13:19:09 +0000 | [diff] [blame] | 854 | Ops.push_back(Flag); |
Anton Korobeynikov | 8b528e5 | 2009-05-03 13:12:23 +0000 | [diff] [blame] | 855 | |
Anton Korobeynikov | 1bb8cd7 | 2009-05-03 13:19:09 +0000 | [diff] [blame] | 856 | return DAG.getNode(MSP430ISD::SELECT_CC, dl, VTs, &Ops[0], Ops.size()); |
Anton Korobeynikov | 8b528e5 | 2009-05-03 13:12:23 +0000 | [diff] [blame] | 857 | } |
| 858 | |
Anton Korobeynikov | b78e214 | 2009-05-03 13:17:49 +0000 | [diff] [blame] | 859 | SDValue MSP430TargetLowering::LowerSIGN_EXTEND(SDValue Op, |
Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 860 | SelectionDAG &DAG) const { |
Anton Korobeynikov | b78e214 | 2009-05-03 13:17:49 +0000 | [diff] [blame] | 861 | SDValue Val = Op.getOperand(0); |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 862 | EVT VT = Op.getValueType(); |
Anton Korobeynikov | b78e214 | 2009-05-03 13:17:49 +0000 | [diff] [blame] | 863 | DebugLoc dl = Op.getDebugLoc(); |
| 864 | |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 865 | assert(VT == MVT::i16 && "Only support i16 for now!"); |
Anton Korobeynikov | b78e214 | 2009-05-03 13:17:49 +0000 | [diff] [blame] | 866 | |
| 867 | return DAG.getNode(ISD::SIGN_EXTEND_INREG, dl, VT, |
| 868 | DAG.getNode(ISD::ANY_EXTEND, dl, VT, Val), |
| 869 | DAG.getValueType(Val.getValueType())); |
| 870 | } |
| 871 | |
Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 872 | SDValue |
| 873 | MSP430TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) const { |
Anton Korobeynikov | 06ccca5 | 2009-12-07 02:28:10 +0000 | [diff] [blame] | 874 | MachineFunction &MF = DAG.getMachineFunction(); |
| 875 | MSP430MachineFunctionInfo *FuncInfo = MF.getInfo<MSP430MachineFunctionInfo>(); |
| 876 | int ReturnAddrIndex = FuncInfo->getRAIndex(); |
| 877 | |
| 878 | if (ReturnAddrIndex == 0) { |
| 879 | // Set up a frame object for the return address. |
| 880 | uint64_t SlotSize = TD->getPointerSize(); |
| 881 | ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize, |
| 882 | true, false); |
| 883 | FuncInfo->setRAIndex(ReturnAddrIndex); |
| 884 | } |
| 885 | |
| 886 | return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy()); |
| 887 | } |
| 888 | |
Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 889 | SDValue MSP430TargetLowering::LowerRETURNADDR(SDValue Op, |
| 890 | SelectionDAG &DAG) const { |
Anton Korobeynikov | 06ccca5 | 2009-12-07 02:28:10 +0000 | [diff] [blame] | 891 | unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue(); |
| 892 | DebugLoc dl = Op.getDebugLoc(); |
| 893 | |
| 894 | if (Depth > 0) { |
| 895 | SDValue FrameAddr = LowerFRAMEADDR(Op, DAG); |
| 896 | SDValue Offset = |
| 897 | DAG.getConstant(TD->getPointerSize(), MVT::i16); |
| 898 | return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), |
| 899 | DAG.getNode(ISD::ADD, dl, getPointerTy(), |
| 900 | FrameAddr, Offset), |
David Greene | 4d58b64 | 2010-02-15 16:56:22 +0000 | [diff] [blame] | 901 | NULL, 0, false, false, 0); |
Anton Korobeynikov | 06ccca5 | 2009-12-07 02:28:10 +0000 | [diff] [blame] | 902 | } |
| 903 | |
| 904 | // Just load the return address. |
| 905 | SDValue RetAddrFI = getReturnAddressFrameIndex(DAG); |
| 906 | return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), |
David Greene | 4d58b64 | 2010-02-15 16:56:22 +0000 | [diff] [blame] | 907 | RetAddrFI, NULL, 0, false, false, 0); |
Anton Korobeynikov | 06ccca5 | 2009-12-07 02:28:10 +0000 | [diff] [blame] | 908 | } |
| 909 | |
Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 910 | SDValue MSP430TargetLowering::LowerFRAMEADDR(SDValue Op, |
| 911 | SelectionDAG &DAG) const { |
Anton Korobeynikov | 06ccca5 | 2009-12-07 02:28:10 +0000 | [diff] [blame] | 912 | MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo(); |
| 913 | MFI->setFrameAddressIsTaken(true); |
| 914 | EVT VT = Op.getValueType(); |
| 915 | DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful |
| 916 | unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue(); |
| 917 | SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, |
| 918 | MSP430::FPW, VT); |
| 919 | while (Depth--) |
David Greene | 4d58b64 | 2010-02-15 16:56:22 +0000 | [diff] [blame] | 920 | FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr, NULL, 0, |
| 921 | false, false, 0); |
Anton Korobeynikov | 06ccca5 | 2009-12-07 02:28:10 +0000 | [diff] [blame] | 922 | return FrameAddr; |
| 923 | } |
| 924 | |
Anton Korobeynikov | 6534f83 | 2009-11-07 17:15:06 +0000 | [diff] [blame] | 925 | /// getPostIndexedAddressParts - returns true by value, base pointer and |
| 926 | /// offset pointer and addressing mode by reference if this node can be |
| 927 | /// combined with a load / store to form a post-indexed load / store. |
| 928 | bool MSP430TargetLowering::getPostIndexedAddressParts(SDNode *N, SDNode *Op, |
| 929 | SDValue &Base, |
| 930 | SDValue &Offset, |
| 931 | ISD::MemIndexedMode &AM, |
| 932 | SelectionDAG &DAG) const { |
| 933 | |
| 934 | LoadSDNode *LD = cast<LoadSDNode>(N); |
| 935 | if (LD->getExtensionType() != ISD::NON_EXTLOAD) |
| 936 | return false; |
| 937 | |
| 938 | EVT VT = LD->getMemoryVT(); |
| 939 | if (VT != MVT::i8 && VT != MVT::i16) |
| 940 | return false; |
| 941 | |
| 942 | if (Op->getOpcode() != ISD::ADD) |
| 943 | return false; |
| 944 | |
| 945 | if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Op->getOperand(1))) { |
| 946 | uint64_t RHSC = RHS->getZExtValue(); |
| 947 | if ((VT == MVT::i16 && RHSC != 2) || |
| 948 | (VT == MVT::i8 && RHSC != 1)) |
| 949 | return false; |
| 950 | |
| 951 | Base = Op->getOperand(0); |
| 952 | Offset = DAG.getConstant(RHSC, VT); |
| 953 | AM = ISD::POST_INC; |
| 954 | return true; |
| 955 | } |
| 956 | |
| 957 | return false; |
| 958 | } |
| 959 | |
| 960 | |
Anton Korobeynikov | fd1b7c7 | 2009-05-03 12:59:50 +0000 | [diff] [blame] | 961 | const char *MSP430TargetLowering::getTargetNodeName(unsigned Opcode) const { |
| 962 | switch (Opcode) { |
| 963 | default: return NULL; |
| 964 | case MSP430ISD::RET_FLAG: return "MSP430ISD::RET_FLAG"; |
Anton Korobeynikov | 6bfcba7 | 2009-12-07 02:28:41 +0000 | [diff] [blame] | 965 | case MSP430ISD::RETI_FLAG: return "MSP430ISD::RETI_FLAG"; |
Anton Korobeynikov | d2c94ae | 2009-05-03 13:03:33 +0000 | [diff] [blame] | 966 | case MSP430ISD::RRA: return "MSP430ISD::RRA"; |
Anton Korobeynikov | e699d0f | 2009-05-03 13:16:17 +0000 | [diff] [blame] | 967 | case MSP430ISD::RLA: return "MSP430ISD::RLA"; |
| 968 | case MSP430ISD::RRC: return "MSP430ISD::RRC"; |
Anton Korobeynikov | b561264 | 2009-05-03 13:07:54 +0000 | [diff] [blame] | 969 | case MSP430ISD::CALL: return "MSP430ISD::CALL"; |
Anton Korobeynikov | 3513ca8 | 2009-05-03 13:08:33 +0000 | [diff] [blame] | 970 | case MSP430ISD::Wrapper: return "MSP430ISD::Wrapper"; |
Anton Korobeynikov | 1bb8cd7 | 2009-05-03 13:19:09 +0000 | [diff] [blame] | 971 | case MSP430ISD::BR_CC: return "MSP430ISD::BR_CC"; |
Anton Korobeynikov | ed1a51a | 2009-05-03 13:12:06 +0000 | [diff] [blame] | 972 | case MSP430ISD::CMP: return "MSP430ISD::CMP"; |
Anton Korobeynikov | 1bb8cd7 | 2009-05-03 13:19:09 +0000 | [diff] [blame] | 973 | case MSP430ISD::SELECT_CC: return "MSP430ISD::SELECT_CC"; |
Anton Korobeynikov | 2625de3 | 2009-12-12 18:55:37 +0000 | [diff] [blame] | 974 | case MSP430ISD::SHL: return "MSP430ISD::SHL"; |
| 975 | case MSP430ISD::SRA: return "MSP430ISD::SRA"; |
Anton Korobeynikov | fd1b7c7 | 2009-05-03 12:59:50 +0000 | [diff] [blame] | 976 | } |
| 977 | } |
Anton Korobeynikov | 8b528e5 | 2009-05-03 13:12:23 +0000 | [diff] [blame] | 978 | |
Anton Korobeynikov | 9afb7c5 | 2010-01-15 21:19:43 +0000 | [diff] [blame] | 979 | bool MSP430TargetLowering::isTruncateFree(const Type *Ty1, |
| 980 | const Type *Ty2) const { |
Duncan Sands | b0bc6c3 | 2010-02-15 16:12:20 +0000 | [diff] [blame] | 981 | if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy()) |
Anton Korobeynikov | 9afb7c5 | 2010-01-15 21:19:43 +0000 | [diff] [blame] | 982 | return false; |
| 983 | |
| 984 | return (Ty1->getPrimitiveSizeInBits() > Ty2->getPrimitiveSizeInBits()); |
| 985 | } |
| 986 | |
| 987 | bool MSP430TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const { |
| 988 | if (!VT1.isInteger() || !VT2.isInteger()) |
| 989 | return false; |
| 990 | |
| 991 | return (VT1.getSizeInBits() > VT2.getSizeInBits()); |
| 992 | } |
| 993 | |
| 994 | bool MSP430TargetLowering::isZExtFree(const Type *Ty1, const Type *Ty2) const { |
| 995 | // MSP430 implicitly zero-extends 8-bit results in 16-bit registers. |
Duncan Sands | b0bc6c3 | 2010-02-15 16:12:20 +0000 | [diff] [blame] | 996 | return 0 && Ty1->isIntegerTy(8) && Ty2->isIntegerTy(16); |
Anton Korobeynikov | 9afb7c5 | 2010-01-15 21:19:43 +0000 | [diff] [blame] | 997 | } |
| 998 | |
| 999 | bool MSP430TargetLowering::isZExtFree(EVT VT1, EVT VT2) const { |
| 1000 | // MSP430 implicitly zero-extends 8-bit results in 16-bit registers. |
| 1001 | return 0 && VT1 == MVT::i8 && VT2 == MVT::i16; |
| 1002 | } |
| 1003 | |
Anton Korobeynikov | 8b528e5 | 2009-05-03 13:12:23 +0000 | [diff] [blame] | 1004 | //===----------------------------------------------------------------------===// |
| 1005 | // Other Lowering Code |
| 1006 | //===----------------------------------------------------------------------===// |
| 1007 | |
| 1008 | MachineBasicBlock* |
Anton Korobeynikov | 2625de3 | 2009-12-12 18:55:37 +0000 | [diff] [blame] | 1009 | MSP430TargetLowering::EmitShiftInstr(MachineInstr *MI, |
| 1010 | MachineBasicBlock *BB, |
| 1011 | DenseMap<MachineBasicBlock*, MachineBasicBlock*> *EM) const { |
| 1012 | MachineFunction *F = BB->getParent(); |
| 1013 | MachineRegisterInfo &RI = F->getRegInfo(); |
| 1014 | DebugLoc dl = MI->getDebugLoc(); |
| 1015 | const TargetInstrInfo &TII = *getTargetMachine().getInstrInfo(); |
| 1016 | |
| 1017 | unsigned Opc; |
| 1018 | const TargetRegisterClass * RC; |
| 1019 | switch (MI->getOpcode()) { |
| 1020 | default: |
| 1021 | assert(0 && "Invalid shift opcode!"); |
| 1022 | case MSP430::Shl8: |
| 1023 | Opc = MSP430::SHL8r1; |
| 1024 | RC = MSP430::GR8RegisterClass; |
| 1025 | break; |
| 1026 | case MSP430::Shl16: |
| 1027 | Opc = MSP430::SHL16r1; |
| 1028 | RC = MSP430::GR16RegisterClass; |
| 1029 | break; |
| 1030 | case MSP430::Sra8: |
| 1031 | Opc = MSP430::SAR8r1; |
| 1032 | RC = MSP430::GR8RegisterClass; |
| 1033 | break; |
| 1034 | case MSP430::Sra16: |
| 1035 | Opc = MSP430::SAR16r1; |
| 1036 | RC = MSP430::GR16RegisterClass; |
| 1037 | break; |
| 1038 | case MSP430::Srl8: |
| 1039 | Opc = MSP430::SAR8r1c; |
| 1040 | RC = MSP430::GR8RegisterClass; |
| 1041 | break; |
| 1042 | case MSP430::Srl16: |
| 1043 | Opc = MSP430::SAR16r1c; |
| 1044 | RC = MSP430::GR16RegisterClass; |
| 1045 | break; |
| 1046 | } |
| 1047 | |
| 1048 | const BasicBlock *LLVM_BB = BB->getBasicBlock(); |
| 1049 | MachineFunction::iterator I = BB; |
| 1050 | ++I; |
| 1051 | |
| 1052 | // Create loop block |
| 1053 | MachineBasicBlock *LoopBB = F->CreateMachineBasicBlock(LLVM_BB); |
| 1054 | MachineBasicBlock *RemBB = F->CreateMachineBasicBlock(LLVM_BB); |
| 1055 | |
| 1056 | F->insert(I, LoopBB); |
| 1057 | F->insert(I, RemBB); |
| 1058 | |
| 1059 | // Update machine-CFG edges by transferring all successors of the current |
| 1060 | // block to the block containing instructions after shift. |
| 1061 | RemBB->transferSuccessors(BB); |
| 1062 | |
| 1063 | // Inform sdisel of the edge changes. |
| 1064 | for (MachineBasicBlock::succ_iterator SI = BB->succ_begin(), |
| 1065 | SE = BB->succ_end(); SI != SE; ++SI) |
| 1066 | EM->insert(std::make_pair(*SI, RemBB)); |
| 1067 | |
| 1068 | // Add adges BB => LoopBB => RemBB, BB => RemBB, LoopBB => LoopBB |
| 1069 | BB->addSuccessor(LoopBB); |
| 1070 | BB->addSuccessor(RemBB); |
| 1071 | LoopBB->addSuccessor(RemBB); |
| 1072 | LoopBB->addSuccessor(LoopBB); |
| 1073 | |
| 1074 | unsigned ShiftAmtReg = RI.createVirtualRegister(MSP430::GR8RegisterClass); |
| 1075 | unsigned ShiftAmtReg2 = RI.createVirtualRegister(MSP430::GR8RegisterClass); |
| 1076 | unsigned ShiftReg = RI.createVirtualRegister(RC); |
| 1077 | unsigned ShiftReg2 = RI.createVirtualRegister(RC); |
| 1078 | unsigned ShiftAmtSrcReg = MI->getOperand(2).getReg(); |
| 1079 | unsigned SrcReg = MI->getOperand(1).getReg(); |
| 1080 | unsigned DstReg = MI->getOperand(0).getReg(); |
| 1081 | |
| 1082 | // BB: |
| 1083 | // cmp 0, N |
| 1084 | // je RemBB |
Anton Korobeynikov | f7ed979 | 2010-01-15 01:29:49 +0000 | [diff] [blame] | 1085 | BuildMI(BB, dl, TII.get(MSP430::CMP8ri)) |
| 1086 | .addReg(ShiftAmtSrcReg).addImm(0); |
Anton Korobeynikov | 2625de3 | 2009-12-12 18:55:37 +0000 | [diff] [blame] | 1087 | BuildMI(BB, dl, TII.get(MSP430::JCC)) |
| 1088 | .addMBB(RemBB) |
| 1089 | .addImm(MSP430CC::COND_E); |
| 1090 | |
| 1091 | // LoopBB: |
| 1092 | // ShiftReg = phi [%SrcReg, BB], [%ShiftReg2, LoopBB] |
| 1093 | // ShiftAmt = phi [%N, BB], [%ShiftAmt2, LoopBB] |
| 1094 | // ShiftReg2 = shift ShiftReg |
| 1095 | // ShiftAmt2 = ShiftAmt - 1; |
| 1096 | BuildMI(LoopBB, dl, TII.get(MSP430::PHI), ShiftReg) |
| 1097 | .addReg(SrcReg).addMBB(BB) |
| 1098 | .addReg(ShiftReg2).addMBB(LoopBB); |
| 1099 | BuildMI(LoopBB, dl, TII.get(MSP430::PHI), ShiftAmtReg) |
| 1100 | .addReg(ShiftAmtSrcReg).addMBB(BB) |
| 1101 | .addReg(ShiftAmtReg2).addMBB(LoopBB); |
| 1102 | BuildMI(LoopBB, dl, TII.get(Opc), ShiftReg2) |
| 1103 | .addReg(ShiftReg); |
| 1104 | BuildMI(LoopBB, dl, TII.get(MSP430::SUB8ri), ShiftAmtReg2) |
| 1105 | .addReg(ShiftAmtReg).addImm(1); |
| 1106 | BuildMI(LoopBB, dl, TII.get(MSP430::JCC)) |
| 1107 | .addMBB(LoopBB) |
| 1108 | .addImm(MSP430CC::COND_NE); |
| 1109 | |
| 1110 | // RemBB: |
| 1111 | // DestReg = phi [%SrcReg, BB], [%ShiftReg, LoopBB] |
| 1112 | BuildMI(RemBB, dl, TII.get(MSP430::PHI), DstReg) |
| 1113 | .addReg(SrcReg).addMBB(BB) |
| 1114 | .addReg(ShiftReg2).addMBB(LoopBB); |
| 1115 | |
Anton Korobeynikov | 5fcf52c | 2010-01-14 22:09:11 +0000 | [diff] [blame] | 1116 | F->DeleteMachineInstr(MI); // The pseudo instruction is gone now. |
Anton Korobeynikov | 2625de3 | 2009-12-12 18:55:37 +0000 | [diff] [blame] | 1117 | return RemBB; |
| 1118 | } |
| 1119 | |
| 1120 | MachineBasicBlock* |
Anton Korobeynikov | 8b528e5 | 2009-05-03 13:12:23 +0000 | [diff] [blame] | 1121 | MSP430TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI, |
Evan Cheng | fb2e752 | 2009-09-18 21:02:19 +0000 | [diff] [blame] | 1122 | MachineBasicBlock *BB, |
| 1123 | DenseMap<MachineBasicBlock*, MachineBasicBlock*> *EM) const { |
Anton Korobeynikov | 2625de3 | 2009-12-12 18:55:37 +0000 | [diff] [blame] | 1124 | unsigned Opc = MI->getOpcode(); |
| 1125 | |
| 1126 | if (Opc == MSP430::Shl8 || Opc == MSP430::Shl16 || |
| 1127 | Opc == MSP430::Sra8 || Opc == MSP430::Sra16 || |
| 1128 | Opc == MSP430::Srl8 || Opc == MSP430::Srl16) |
| 1129 | return EmitShiftInstr(MI, BB, EM); |
| 1130 | |
Anton Korobeynikov | 8b528e5 | 2009-05-03 13:12:23 +0000 | [diff] [blame] | 1131 | const TargetInstrInfo &TII = *getTargetMachine().getInstrInfo(); |
| 1132 | DebugLoc dl = MI->getDebugLoc(); |
Anton Korobeynikov | 2625de3 | 2009-12-12 18:55:37 +0000 | [diff] [blame] | 1133 | |
| 1134 | assert((Opc == MSP430::Select16 || Opc == MSP430::Select8) && |
Anton Korobeynikov | 8b528e5 | 2009-05-03 13:12:23 +0000 | [diff] [blame] | 1135 | "Unexpected instr type to insert"); |
| 1136 | |
| 1137 | // To "insert" a SELECT instruction, we actually have to insert the diamond |
| 1138 | // control-flow pattern. The incoming instruction knows the destination vreg |
| 1139 | // to set, the condition code register to branch on, the true/false values to |
| 1140 | // select between, and a branch opcode to use. |
| 1141 | const BasicBlock *LLVM_BB = BB->getBasicBlock(); |
| 1142 | MachineFunction::iterator I = BB; |
| 1143 | ++I; |
| 1144 | |
| 1145 | // thisMBB: |
| 1146 | // ... |
| 1147 | // TrueVal = ... |
| 1148 | // cmpTY ccX, r1, r2 |
| 1149 | // jCC copy1MBB |
| 1150 | // fallthrough --> copy0MBB |
| 1151 | MachineBasicBlock *thisMBB = BB; |
| 1152 | MachineFunction *F = BB->getParent(); |
| 1153 | MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB); |
| 1154 | MachineBasicBlock *copy1MBB = F->CreateMachineBasicBlock(LLVM_BB); |
| 1155 | BuildMI(BB, dl, TII.get(MSP430::JCC)) |
| 1156 | .addMBB(copy1MBB) |
| 1157 | .addImm(MI->getOperand(3).getImm()); |
| 1158 | F->insert(I, copy0MBB); |
| 1159 | F->insert(I, copy1MBB); |
Evan Cheng | ce31910 | 2009-09-19 09:51:03 +0000 | [diff] [blame] | 1160 | // Inform sdisel of the edge changes. |
| 1161 | for (MachineBasicBlock::succ_iterator SI = BB->succ_begin(), |
| 1162 | SE = BB->succ_end(); SI != SE; ++SI) |
| 1163 | EM->insert(std::make_pair(*SI, copy1MBB)); |
Anton Korobeynikov | 8b528e5 | 2009-05-03 13:12:23 +0000 | [diff] [blame] | 1164 | // Update machine-CFG edges by transferring all successors of the current |
| 1165 | // block to the new block which will contain the Phi node for the select. |
| 1166 | copy1MBB->transferSuccessors(BB); |
| 1167 | // Next, add the true and fallthrough blocks as its successors. |
| 1168 | BB->addSuccessor(copy0MBB); |
| 1169 | BB->addSuccessor(copy1MBB); |
| 1170 | |
| 1171 | // copy0MBB: |
| 1172 | // %FalseValue = ... |
| 1173 | // # fallthrough to copy1MBB |
| 1174 | BB = copy0MBB; |
| 1175 | |
| 1176 | // Update machine-CFG edges |
| 1177 | BB->addSuccessor(copy1MBB); |
| 1178 | |
| 1179 | // copy1MBB: |
| 1180 | // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ] |
| 1181 | // ... |
| 1182 | BB = copy1MBB; |
| 1183 | BuildMI(BB, dl, TII.get(MSP430::PHI), |
| 1184 | MI->getOperand(0).getReg()) |
| 1185 | .addReg(MI->getOperand(2).getReg()).addMBB(copy0MBB) |
| 1186 | .addReg(MI->getOperand(1).getReg()).addMBB(thisMBB); |
| 1187 | |
| 1188 | F->DeleteMachineInstr(MI); // The pseudo instruction is gone now. |
| 1189 | return BB; |
| 1190 | } |