blob: e979c3fe69fcea9aecfc5c9655c0d2c54612dc22 [file] [log] [blame]
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001//===-- MipsISelLowering.cpp - Mips DAG Lowering Implementation -----------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that Mips uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#define DEBUG_TYPE "mips-lower"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000016#include "MipsISelLowering.h"
Bruno Cardoso Lopesa2b1bb52007-08-28 05:08:16 +000017#include "MipsMachineFunction.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000018#include "MipsTargetMachine.h"
Chris Lattnerb71b9092009-08-13 06:28:06 +000019#include "MipsTargetObjectFile.h"
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000020#include "MipsSubtarget.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000021#include "llvm/DerivedTypes.h"
22#include "llvm/Function.h"
Bruno Cardoso Lopes91fd5322008-07-21 18:52:34 +000023#include "llvm/GlobalVariable.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000024#include "llvm/Intrinsics.h"
25#include "llvm/CallingConv.h"
26#include "llvm/CodeGen/CallingConvLower.h"
27#include "llvm/CodeGen/MachineFrameInfo.h"
28#include "llvm/CodeGen/MachineFunction.h"
29#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000030#include "llvm/CodeGen/MachineRegisterInfo.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000031#include "llvm/CodeGen/SelectionDAGISel.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000032#include "llvm/CodeGen/ValueTypes.h"
33#include "llvm/Support/Debug.h"
Torok Edwinc25e7582009-07-11 20:10:48 +000034#include "llvm/Support/ErrorHandling.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000035using namespace llvm;
36
Chris Lattnerf0144122009-07-28 03:13:23 +000037const char *MipsTargetLowering::getTargetNodeName(unsigned Opcode) const {
38 switch (Opcode) {
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +000039 case MipsISD::JmpLink : return "MipsISD::JmpLink";
40 case MipsISD::Hi : return "MipsISD::Hi";
41 case MipsISD::Lo : return "MipsISD::Lo";
42 case MipsISD::GPRel : return "MipsISD::GPRel";
43 case MipsISD::Ret : return "MipsISD::Ret";
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +000044 case MipsISD::CMov : return "MipsISD::CMov";
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +000045 case MipsISD::SelectCC : return "MipsISD::SelectCC";
46 case MipsISD::FPSelectCC : return "MipsISD::FPSelectCC";
47 case MipsISD::FPBrcond : return "MipsISD::FPBrcond";
48 case MipsISD::FPCmp : return "MipsISD::FPCmp";
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +000049 case MipsISD::FPRound : return "MipsISD::FPRound";
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +000050 default : return NULL;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000051 }
52}
53
54MipsTargetLowering::
Chris Lattnerf0144122009-07-28 03:13:23 +000055MipsTargetLowering(MipsTargetMachine &TM)
Chris Lattnerb71b9092009-08-13 06:28:06 +000056 : TargetLowering(TM, new MipsTargetObjectFile()) {
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000057 Subtarget = &TM.getSubtarget<MipsSubtarget>();
58
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000059 // Mips does not have i1 type, so use i32 for
60 // setcc operations results (slt, sgt, ...).
Duncan Sands03228082008-11-23 15:47:28 +000061 setBooleanContents(ZeroOrOneBooleanContent);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000062
63 // Set up the register classes
Owen Anderson825b72b2009-08-11 20:47:22 +000064 addRegisterClass(MVT::i32, Mips::CPURegsRegisterClass);
65 addRegisterClass(MVT::f32, Mips::FGR32RegisterClass);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000066
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000067 // When dealing with single precision only, use libcalls
Bruno Cardoso Lopesbdfbb742009-03-21 00:05:07 +000068 if (!Subtarget->isSingleFloat())
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000069 if (!Subtarget->isFP64bit())
Owen Anderson825b72b2009-08-11 20:47:22 +000070 addRegisterClass(MVT::f64, Mips::AFGR64RegisterClass);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000071
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000072 // Load extented operations for i1 types must be promoted
Owen Anderson825b72b2009-08-11 20:47:22 +000073 setLoadExtAction(ISD::EXTLOAD, MVT::i1, Promote);
74 setLoadExtAction(ISD::ZEXTLOAD, MVT::i1, Promote);
75 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000076
Eli Friedman6055a6a2009-07-17 04:07:24 +000077 // MIPS doesn't have extending float->double load/store
Owen Anderson825b72b2009-08-11 20:47:22 +000078 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
79 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Eli Friedman10a36592009-07-17 02:28:12 +000080
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +000081 // Used by legalize types to correctly generate the setcc result.
Bruno Cardoso Lopes1906c5a2008-08-02 19:37:33 +000082 // Without this, every float setcc comes with a AND/OR with the result,
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +000083 // we don't want this, since the fpcmp result goes to a flag register,
84 // which is used implicitly by brcond and select operations.
Owen Anderson825b72b2009-08-11 20:47:22 +000085 AddPromotedToType(ISD::SETCC, MVT::i1, MVT::i32);
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +000086
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +000087 // Mips Custom Operations
Owen Anderson825b72b2009-08-11 20:47:22 +000088 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
89 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
90 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
91 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
92 setOperationAction(ISD::SELECT, MVT::f32, Custom);
93 setOperationAction(ISD::SELECT, MVT::f64, Custom);
94 setOperationAction(ISD::SELECT, MVT::i32, Custom);
95 setOperationAction(ISD::SETCC, MVT::f32, Custom);
96 setOperationAction(ISD::SETCC, MVT::f64, Custom);
97 setOperationAction(ISD::BRCOND, MVT::Other, Custom);
98 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
99 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +0000100 setOperationAction(ISD::VASTART, MVT::Other, Custom);
101
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000102
Bruno Cardoso Lopes1906c5a2008-08-02 19:37:33 +0000103 // We custom lower AND/OR to handle the case where the DAG contain 'ands/ors'
104 // with operands comming from setcc fp comparions. This is necessary since
105 // the result from these setcc are in a flag registers (FCR31).
Owen Anderson825b72b2009-08-11 20:47:22 +0000106 setOperationAction(ISD::AND, MVT::i32, Custom);
107 setOperationAction(ISD::OR, MVT::i32, Custom);
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000108
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000109 // Operations not directly supported by Mips.
Owen Anderson825b72b2009-08-11 20:47:22 +0000110 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
111 setOperationAction(ISD::BR_CC, MVT::Other, Expand);
112 setOperationAction(ISD::SELECT_CC, MVT::Other, Expand);
113 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
114 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
115 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
116 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
117 setOperationAction(ISD::CTTZ, MVT::i32, Expand);
118 setOperationAction(ISD::ROTL, MVT::i32, Expand);
119 setOperationAction(ISD::ROTR, MVT::i32, Expand);
120 setOperationAction(ISD::SHL_PARTS, MVT::i32, Expand);
121 setOperationAction(ISD::SRA_PARTS, MVT::i32, Expand);
122 setOperationAction(ISD::SRL_PARTS, MVT::i32, Expand);
123 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
124 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
125 setOperationAction(ISD::FSIN, MVT::f32, Expand);
126 setOperationAction(ISD::FCOS, MVT::f32, Expand);
127 setOperationAction(ISD::FPOWI, MVT::f32, Expand);
128 setOperationAction(ISD::FPOW, MVT::f32, Expand);
129 setOperationAction(ISD::FLOG, MVT::f32, Expand);
130 setOperationAction(ISD::FLOG2, MVT::f32, Expand);
131 setOperationAction(ISD::FLOG10, MVT::f32, Expand);
132 setOperationAction(ISD::FEXP, MVT::f32, Expand);
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000133
Owen Anderson825b72b2009-08-11 20:47:22 +0000134 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000135
136 // Use the default for now
Owen Anderson825b72b2009-08-11 20:47:22 +0000137 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
138 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
139 setOperationAction(ISD::MEMBARRIER, MVT::Other, Expand);
Bruno Cardoso Lopes85e92122008-07-07 19:11:24 +0000140
Bruno Cardoso Lopesea9d4d62008-08-04 06:44:31 +0000141 if (Subtarget->isSingleFloat())
Owen Anderson825b72b2009-08-11 20:47:22 +0000142 setOperationAction(ISD::SELECT_CC, MVT::f64, Expand);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000143
Bruno Cardoso Lopes7728f7e2008-07-09 05:32:22 +0000144 if (!Subtarget->hasSEInReg()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000145 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand);
146 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000147 }
148
Bruno Cardoso Lopes65ad4522008-08-08 06:16:31 +0000149 if (!Subtarget->hasBitCount())
Owen Anderson825b72b2009-08-11 20:47:22 +0000150 setOperationAction(ISD::CTLZ, MVT::i32, Expand);
Bruno Cardoso Lopes65ad4522008-08-08 06:16:31 +0000151
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000152 if (!Subtarget->hasSwap())
Owen Anderson825b72b2009-08-11 20:47:22 +0000153 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000154
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000155 setStackPointerRegisterToSaveRestore(Mips::SP);
156 computeRegisterProperties();
157}
158
Owen Anderson825b72b2009-08-11 20:47:22 +0000159MVT::SimpleValueType MipsTargetLowering::getSetCCResultType(EVT VT) const {
160 return MVT::i32;
Scott Michel5b8f82e2008-03-10 15:42:14 +0000161}
162
Bill Wendlingb4202b82009-07-01 18:50:55 +0000163/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +0000164unsigned MipsTargetLowering::getFunctionAlignment(const Function *) const {
165 return 2;
166}
Scott Michel5b8f82e2008-03-10 15:42:14 +0000167
Dan Gohman475871a2008-07-27 21:46:04 +0000168SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +0000169LowerOperation(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000170{
171 switch (Op.getOpcode())
172 {
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000173 case ISD::AND: return LowerANDOR(Op, DAG);
174 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000175 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
176 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +0000177 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000178 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
179 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
180 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
181 case ISD::OR: return LowerANDOR(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000182 case ISD::SELECT: return LowerSELECT(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000183 case ISD::SETCC: return LowerSETCC(Op, DAG);
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +0000184 case ISD::VASTART: return LowerVASTART(Op, DAG);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000185 }
Dan Gohman475871a2008-07-27 21:46:04 +0000186 return SDValue();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000187}
188
189//===----------------------------------------------------------------------===//
190// Lower helper functions
191//===----------------------------------------------------------------------===//
192
193// AddLiveIn - This helper function adds the specified physical register to the
194// MachineFunction as a live in value. It also creates a corresponding
195// virtual register for it.
196static unsigned
197AddLiveIn(MachineFunction &MF, unsigned PReg, TargetRegisterClass *RC)
198{
199 assert(RC->contains(PReg) && "Not the correct regclass!");
Chris Lattner84bc5422007-12-31 04:13:23 +0000200 unsigned VReg = MF.getRegInfo().createVirtualRegister(RC);
201 MF.getRegInfo().addLiveIn(PReg, VReg);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000202 return VReg;
203}
204
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000205// Get fp branch code (not opcode) from condition code.
206static Mips::FPBranchCode GetFPBranchCodeFromCond(Mips::CondCode CC) {
207 if (CC >= Mips::FCOND_F && CC <= Mips::FCOND_NGT)
208 return Mips::BRANCH_T;
209
210 if (CC >= Mips::FCOND_T && CC <= Mips::FCOND_GT)
211 return Mips::BRANCH_F;
212
213 return Mips::BRANCH_INVALID;
214}
215
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000216static unsigned FPBranchCodeToOpc(Mips::FPBranchCode BC) {
217 switch(BC) {
218 default:
Torok Edwinc23197a2009-07-14 16:55:14 +0000219 llvm_unreachable("Unknown branch code");
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000220 case Mips::BRANCH_T : return Mips::BC1T;
221 case Mips::BRANCH_F : return Mips::BC1F;
222 case Mips::BRANCH_TL : return Mips::BC1TL;
223 case Mips::BRANCH_FL : return Mips::BC1FL;
224 }
225}
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000226
227static Mips::CondCode FPCondCCodeToFCC(ISD::CondCode CC) {
228 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000229 default: llvm_unreachable("Unknown fp condition code!");
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000230 case ISD::SETEQ:
231 case ISD::SETOEQ: return Mips::FCOND_EQ;
232 case ISD::SETUNE: return Mips::FCOND_OGL;
233 case ISD::SETLT:
234 case ISD::SETOLT: return Mips::FCOND_OLT;
235 case ISD::SETGT:
236 case ISD::SETOGT: return Mips::FCOND_OGT;
237 case ISD::SETLE:
238 case ISD::SETOLE: return Mips::FCOND_OLE;
239 case ISD::SETGE:
240 case ISD::SETOGE: return Mips::FCOND_OGE;
241 case ISD::SETULT: return Mips::FCOND_ULT;
242 case ISD::SETULE: return Mips::FCOND_ULE;
243 case ISD::SETUGT: return Mips::FCOND_UGT;
244 case ISD::SETUGE: return Mips::FCOND_UGE;
245 case ISD::SETUO: return Mips::FCOND_UN;
246 case ISD::SETO: return Mips::FCOND_OR;
247 case ISD::SETNE:
248 case ISD::SETONE: return Mips::FCOND_NEQ;
249 case ISD::SETUEQ: return Mips::FCOND_UEQ;
250 }
251}
252
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000253MachineBasicBlock *
254MipsTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +0000255 MachineBasicBlock *BB) const {
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000256 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
257 bool isFPCmp = false;
Dale Johannesen94817572009-02-13 02:34:39 +0000258 DebugLoc dl = MI->getDebugLoc();
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000259
260 switch (MI->getOpcode()) {
261 default: assert(false && "Unexpected instr type to insert");
262 case Mips::Select_FCC:
Bruno Cardoso Lopesbdfbb742009-03-21 00:05:07 +0000263 case Mips::Select_FCC_S32:
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000264 case Mips::Select_FCC_D32:
265 isFPCmp = true; // FALL THROUGH
266 case Mips::Select_CC:
Bruno Cardoso Lopesbdfbb742009-03-21 00:05:07 +0000267 case Mips::Select_CC_S32:
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000268 case Mips::Select_CC_D32: {
269 // To "insert" a SELECT_CC instruction, we actually have to insert the
270 // diamond control-flow pattern. The incoming instruction knows the
271 // destination vreg to set, the condition code register to branch on, the
272 // true/false values to select between, and a branch opcode to use.
273 const BasicBlock *LLVM_BB = BB->getBasicBlock();
274 MachineFunction::iterator It = BB;
275 ++It;
276
277 // thisMBB:
278 // ...
279 // TrueVal = ...
280 // setcc r1, r2, r3
281 // bNE r1, r0, copy1MBB
282 // fallthrough --> copy0MBB
283 MachineBasicBlock *thisMBB = BB;
284 MachineFunction *F = BB->getParent();
285 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
286 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
287
288 // Emit the right instruction according to the type of the operands compared
289 if (isFPCmp) {
290 // Find the condiction code present in the setcc operation.
291 Mips::CondCode CC = (Mips::CondCode)MI->getOperand(4).getImm();
292 // Get the branch opcode from the branch code.
293 unsigned Opc = FPBranchCodeToOpc(GetFPBranchCodeFromCond(CC));
Dale Johannesen94817572009-02-13 02:34:39 +0000294 BuildMI(BB, dl, TII->get(Opc)).addMBB(sinkMBB);
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000295 } else
Dale Johannesen94817572009-02-13 02:34:39 +0000296 BuildMI(BB, dl, TII->get(Mips::BNE)).addReg(MI->getOperand(1).getReg())
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000297 .addReg(Mips::ZERO).addMBB(sinkMBB);
298
299 F->insert(It, copy0MBB);
300 F->insert(It, sinkMBB);
301 // Update machine-CFG edges by first adding all successors of the current
302 // block to the new block which will contain the Phi node for the select.
303 for(MachineBasicBlock::succ_iterator i = BB->succ_begin(),
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +0000304 e = BB->succ_end(); i != e; ++i)
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000305 sinkMBB->addSuccessor(*i);
306 // Next, remove all successors of the current block, and add the true
307 // and fallthrough blocks as its successors.
308 while(!BB->succ_empty())
309 BB->removeSuccessor(BB->succ_begin());
310 BB->addSuccessor(copy0MBB);
311 BB->addSuccessor(sinkMBB);
312
313 // copy0MBB:
314 // %FalseValue = ...
315 // # fallthrough to sinkMBB
316 BB = copy0MBB;
317
318 // Update machine-CFG edges
319 BB->addSuccessor(sinkMBB);
320
321 // sinkMBB:
322 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
323 // ...
324 BB = sinkMBB;
Dale Johannesen94817572009-02-13 02:34:39 +0000325 BuildMI(BB, dl, TII->get(Mips::PHI), MI->getOperand(0).getReg())
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000326 .addReg(MI->getOperand(2).getReg()).addMBB(copy0MBB)
327 .addReg(MI->getOperand(3).getReg()).addMBB(thisMBB);
328
329 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
330 return BB;
331 }
332 }
333}
334
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000335//===----------------------------------------------------------------------===//
336// Misc Lower Operation implementation
337//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +0000338
Dan Gohman475871a2008-07-27 21:46:04 +0000339SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +0000340LowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +0000341{
342 if (!Subtarget->isMips1())
343 return Op;
344
345 MachineFunction &MF = DAG.getMachineFunction();
346 unsigned CCReg = AddLiveIn(MF, Mips::FCR31, Mips::CCRRegisterClass);
347
348 SDValue Chain = DAG.getEntryNode();
349 DebugLoc dl = Op.getDebugLoc();
350 SDValue Src = Op.getOperand(0);
351
352 // Set the condition register
Owen Anderson825b72b2009-08-11 20:47:22 +0000353 SDValue CondReg = DAG.getCopyFromReg(Chain, dl, CCReg, MVT::i32);
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +0000354 CondReg = DAG.getCopyToReg(Chain, dl, Mips::AT, CondReg);
Owen Anderson825b72b2009-08-11 20:47:22 +0000355 CondReg = DAG.getCopyFromReg(CondReg, dl, Mips::AT, MVT::i32);
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +0000356
Owen Anderson825b72b2009-08-11 20:47:22 +0000357 SDValue Cst = DAG.getConstant(3, MVT::i32);
358 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::i32, CondReg, Cst);
359 Cst = DAG.getConstant(2, MVT::i32);
360 SDValue Xor = DAG.getNode(ISD::XOR, dl, MVT::i32, Or, Cst);
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +0000361
362 SDValue InFlag(0, 0);
363 CondReg = DAG.getCopyToReg(Chain, dl, Mips::FCR31, Xor, InFlag);
364
365 // Emit the round instruction and bit convert to integer
Owen Anderson825b72b2009-08-11 20:47:22 +0000366 SDValue Trunc = DAG.getNode(MipsISD::FPRound, dl, MVT::f32,
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +0000367 Src, CondReg.getValue(1));
Owen Anderson825b72b2009-08-11 20:47:22 +0000368 SDValue BitCvt = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, Trunc);
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +0000369 return BitCvt;
370}
371
372SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +0000373LowerDYNAMIC_STACKALLOC(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000374{
375 SDValue Chain = Op.getOperand(0);
376 SDValue Size = Op.getOperand(1);
Dale Johannesena05dca42009-02-04 23:02:30 +0000377 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000378
379 // Get a reference from Mips stack pointer
Owen Anderson825b72b2009-08-11 20:47:22 +0000380 SDValue StackPointer = DAG.getCopyFromReg(Chain, dl, Mips::SP, MVT::i32);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000381
382 // Subtract the dynamic size from the actual stack size to
383 // obtain the new stack size.
Owen Anderson825b72b2009-08-11 20:47:22 +0000384 SDValue Sub = DAG.getNode(ISD::SUB, dl, MVT::i32, StackPointer, Size);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000385
386 // The Sub result contains the new stack start address, so it
387 // must be placed in the stack pointer register.
Dale Johannesena05dca42009-02-04 23:02:30 +0000388 Chain = DAG.getCopyToReg(StackPointer.getValue(1), dl, Mips::SP, Sub);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000389
390 // This node always has two return values: a new stack pointer
391 // value and a chain
392 SDValue Ops[2] = { Sub, Chain };
Dale Johannesena05dca42009-02-04 23:02:30 +0000393 return DAG.getMergeValues(Ops, 2, dl);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000394}
395
396SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +0000397LowerANDOR(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000398{
399 SDValue LHS = Op.getOperand(0);
400 SDValue RHS = Op.getOperand(1);
Dale Johannesende064702009-02-06 21:50:26 +0000401 DebugLoc dl = Op.getDebugLoc();
402
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000403 if (LHS.getOpcode() != MipsISD::FPCmp || RHS.getOpcode() != MipsISD::FPCmp)
404 return Op;
405
Owen Anderson825b72b2009-08-11 20:47:22 +0000406 SDValue True = DAG.getConstant(1, MVT::i32);
407 SDValue False = DAG.getConstant(0, MVT::i32);
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000408
Dale Johannesende064702009-02-06 21:50:26 +0000409 SDValue LSEL = DAG.getNode(MipsISD::FPSelectCC, dl, True.getValueType(),
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000410 LHS, True, False, LHS.getOperand(2));
Dale Johannesende064702009-02-06 21:50:26 +0000411 SDValue RSEL = DAG.getNode(MipsISD::FPSelectCC, dl, True.getValueType(),
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000412 RHS, True, False, RHS.getOperand(2));
413
Owen Anderson825b72b2009-08-11 20:47:22 +0000414 return DAG.getNode(Op.getOpcode(), dl, MVT::i32, LSEL, RSEL);
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000415}
416
417SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +0000418LowerBRCOND(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000419{
420 // The first operand is the chain, the second is the condition, the third is
421 // the block to branch to if the condition is true.
422 SDValue Chain = Op.getOperand(0);
423 SDValue Dest = Op.getOperand(2);
Dale Johannesende064702009-02-06 21:50:26 +0000424 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000425
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000426 if (Op.getOperand(1).getOpcode() != MipsISD::FPCmp)
Bruno Cardoso Lopes4b877ca2008-07-30 17:06:13 +0000427 return Op;
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000428
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000429 SDValue CondRes = Op.getOperand(1);
430 SDValue CCNode = CondRes.getOperand(2);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000431 Mips::CondCode CC =
432 (Mips::CondCode)cast<ConstantSDNode>(CCNode)->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +0000433 SDValue BrCode = DAG.getConstant(GetFPBranchCodeFromCond(CC), MVT::i32);
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000434
Dale Johannesende064702009-02-06 21:50:26 +0000435 return DAG.getNode(MipsISD::FPBrcond, dl, Op.getValueType(), Chain, BrCode,
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000436 Dest, CondRes);
437}
438
439SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +0000440LowerSETCC(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000441{
442 // The operands to this are the left and right operands to compare (ops #0,
443 // and #1) and the condition code to compare them with (op #2) as a
444 // CondCodeSDNode.
445 SDValue LHS = Op.getOperand(0);
Dale Johannesende064702009-02-06 21:50:26 +0000446 SDValue RHS = Op.getOperand(1);
447 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000448
449 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
450
Dale Johannesende064702009-02-06 21:50:26 +0000451 return DAG.getNode(MipsISD::FPCmp, dl, Op.getValueType(), LHS, RHS,
Owen Anderson825b72b2009-08-11 20:47:22 +0000452 DAG.getConstant(FPCondCCodeToFCC(CC), MVT::i32));
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000453}
454
455SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +0000456LowerSELECT(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000457{
458 SDValue Cond = Op.getOperand(0);
459 SDValue True = Op.getOperand(1);
460 SDValue False = Op.getOperand(2);
Dale Johannesende064702009-02-06 21:50:26 +0000461 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000462
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000463 // if the incomming condition comes from a integer compare, the select
464 // operation must be SelectCC or a conditional move if the subtarget
465 // supports it.
466 if (Cond.getOpcode() != MipsISD::FPCmp) {
467 if (Subtarget->hasCondMov() && !True.getValueType().isFloatingPoint())
468 return Op;
Dale Johannesende064702009-02-06 21:50:26 +0000469 return DAG.getNode(MipsISD::SelectCC, dl, True.getValueType(),
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000470 Cond, True, False);
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000471 }
472
473 // if the incomming condition comes from fpcmp, the select
474 // operation must use FPSelectCC.
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000475 SDValue CCNode = Cond.getOperand(2);
Dale Johannesende064702009-02-06 21:50:26 +0000476 return DAG.getNode(MipsISD::FPSelectCC, dl, True.getValueType(),
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000477 Cond, True, False, CCNode);
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000478}
479
Dan Gohmand858e902010-04-17 15:26:15 +0000480SDValue MipsTargetLowering::LowerGlobalAddress(SDValue Op,
481 SelectionDAG &DAG) const {
Dale Johannesende064702009-02-06 21:50:26 +0000482 // FIXME there isn't actually debug info here
Dale Johannesen33c960f2009-02-04 20:06:27 +0000483 DebugLoc dl = Op.getDebugLoc();
Dan Gohman46510a72010-04-15 01:51:59 +0000484 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +0000485
Eli Friedmane2c74082009-08-03 02:22:28 +0000486 if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
Chris Lattnere3736f82009-08-13 05:41:27 +0000487 SDVTList VTs = DAG.getVTList(MVT::i32);
488
Chris Lattnerb71b9092009-08-13 06:28:06 +0000489 MipsTargetObjectFile &TLOF = (MipsTargetObjectFile&)getObjFileLowering();
490
Chris Lattnere3736f82009-08-13 05:41:27 +0000491 // %gp_rel relocation
Chris Lattnerb71b9092009-08-13 06:28:06 +0000492 if (TLOF.IsGlobalInSmallSection(GV, getTargetMachine())) {
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +0000493 SDValue GA = DAG.getTargetGlobalAddress(GV, MVT::i32, 0,
494 MipsII::MO_GPREL);
Chris Lattnere3736f82009-08-13 05:41:27 +0000495 SDValue GPRelNode = DAG.getNode(MipsISD::GPRel, dl, VTs, &GA, 1);
496 SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(MVT::i32);
497 return DAG.getNode(ISD::ADD, dl, MVT::i32, GOT, GPRelNode);
498 }
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +0000499 // %hi/%lo relocation
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +0000500 SDValue GA = DAG.getTargetGlobalAddress(GV, MVT::i32, 0,
501 MipsII::MO_ABS_HILO);
Chris Lattnere3736f82009-08-13 05:41:27 +0000502 SDValue HiPart = DAG.getNode(MipsISD::Hi, dl, VTs, &GA, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +0000503 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, GA);
504 return DAG.getNode(ISD::ADD, dl, MVT::i32, HiPart, Lo);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +0000505
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +0000506 } else {
507 SDValue GA = DAG.getTargetGlobalAddress(GV, MVT::i32, 0,
508 MipsII::MO_GOT);
Owen Anderson825b72b2009-08-11 20:47:22 +0000509 SDValue ResNode = DAG.getLoad(MVT::i32, dl,
David Greenef6fa1862010-02-15 16:56:10 +0000510 DAG.getEntryNode(), GA, NULL, 0,
511 false, false, 0);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +0000512 // On functions and global targets not internal linked only
513 // a load from got/GP is necessary for PIC to work.
Rafael Espindolabb46f522009-01-15 20:18:42 +0000514 if (!GV->hasLocalLinkage() || isa<Function>(GV))
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +0000515 return ResNode;
Owen Anderson825b72b2009-08-11 20:47:22 +0000516 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, GA);
517 return DAG.getNode(ISD::ADD, dl, MVT::i32, ResNode, Lo);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +0000518 }
519
Torok Edwinc23197a2009-07-14 16:55:14 +0000520 llvm_unreachable("Dont know how to handle GlobalAddress");
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +0000521 return SDValue(0,0);
522}
523
524SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +0000525LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +0000526{
Torok Edwinc23197a2009-07-14 16:55:14 +0000527 llvm_unreachable("TLS not implemented for MIPS.");
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +0000528 return SDValue(); // Not reached
529}
530
531SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +0000532LowerJumpTable(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +0000533{
Dan Gohman475871a2008-07-27 21:46:04 +0000534 SDValue ResNode;
535 SDValue HiPart;
Dale Johannesende064702009-02-06 21:50:26 +0000536 // FIXME there isn't actually debug info here
Dale Johannesen33c960f2009-02-04 20:06:27 +0000537 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +0000538 bool IsPIC = getTargetMachine().getRelocationModel() == Reloc::PIC_;
539 unsigned char OpFlag = IsPIC ? MipsII::MO_GOT : MipsII::MO_ABS_HILO;
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +0000540
Owen Andersone50ed302009-08-10 22:56:29 +0000541 EVT PtrVT = Op.getValueType();
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +0000542 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +0000543
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +0000544 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, OpFlag);
545
546 if (IsPIC) {
Dan Gohman475871a2008-07-27 21:46:04 +0000547 SDValue Ops[] = { JTI };
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +0000548 HiPart = DAG.getNode(MipsISD::Hi, dl, DAG.getVTList(MVT::i32), Ops, 1);
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +0000549 } else // Emit Load from Global Pointer
David Greenef6fa1862010-02-15 16:56:10 +0000550 HiPart = DAG.getLoad(MVT::i32, dl, DAG.getEntryNode(), JTI, NULL, 0,
551 false, false, 0);
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +0000552
Owen Anderson825b72b2009-08-11 20:47:22 +0000553 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, JTI);
554 ResNode = DAG.getNode(ISD::ADD, dl, MVT::i32, HiPart, Lo);
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +0000555
556 return ResNode;
557}
558
Dan Gohman475871a2008-07-27 21:46:04 +0000559SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +0000560LowerConstantPool(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000561{
Dan Gohman475871a2008-07-27 21:46:04 +0000562 SDValue ResNode;
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +0000563 ConstantPoolSDNode *N = cast<ConstantPoolSDNode>(Op);
Dan Gohman46510a72010-04-15 01:51:59 +0000564 const Constant *C = N->getConstVal();
Dale Johannesende064702009-02-06 21:50:26 +0000565 // FIXME there isn't actually debug info here
566 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +0000567
568 // gp_rel relocation
Bruno Cardoso Lopesf33bc432008-07-28 19:26:25 +0000569 // FIXME: we should reference the constant pool using small data sections,
570 // but the asm printer currently doens't support this feature without
571 // hacking it. This feature should come soon so we can uncomment the
572 // stuff below.
Eli Friedmane2c74082009-08-03 02:22:28 +0000573 //if (IsInSmallSection(C->getType())) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000574 // SDValue GPRelNode = DAG.getNode(MipsISD::GPRel, MVT::i32, CP);
575 // SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(MVT::i32);
576 // ResNode = DAG.getNode(ISD::ADD, MVT::i32, GOT, GPRelNode);
Bruno Cardoso Lopesd71cebf2009-11-25 12:17:58 +0000577
578 if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
579 SDValue CP = DAG.getTargetConstantPool(C, MVT::i32, N->getAlignment(),
580 N->getOffset(), MipsII::MO_ABS_HILO);
Owen Anderson825b72b2009-08-11 20:47:22 +0000581 SDValue HiPart = DAG.getNode(MipsISD::Hi, dl, MVT::i32, CP);
582 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, CP);
583 ResNode = DAG.getNode(ISD::ADD, dl, MVT::i32, HiPart, Lo);
Bruno Cardoso Lopesd71cebf2009-11-25 12:17:58 +0000584 } else {
585 SDValue CP = DAG.getTargetConstantPool(C, MVT::i32, N->getAlignment(),
586 N->getOffset(), MipsII::MO_GOT);
587 SDValue Load = DAG.getLoad(MVT::i32, dl, DAG.getEntryNode(),
David Greenef6fa1862010-02-15 16:56:10 +0000588 CP, NULL, 0, false, false, 0);
Bruno Cardoso Lopesd71cebf2009-11-25 12:17:58 +0000589 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, CP);
590 ResNode = DAG.getNode(ISD::ADD, dl, MVT::i32, Load, Lo);
591 }
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +0000592
593 return ResNode;
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000594}
595
Dan Gohmand858e902010-04-17 15:26:15 +0000596SDValue MipsTargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +0000597 MachineFunction &MF = DAG.getMachineFunction();
598 MipsFunctionInfo *FuncInfo = MF.getInfo<MipsFunctionInfo>();
599
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +0000600 DebugLoc dl = Op.getDebugLoc();
Dan Gohman1e93df62010-04-17 14:41:14 +0000601 SDValue FI = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
602 getPointerTy());
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +0000603
604 // vastart just stores the address of the VarArgsFrameIndex slot into the
605 // memory location argument.
606 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
David Greenef6fa1862010-02-15 16:56:10 +0000607 return DAG.getStore(Op.getOperand(0), dl, FI, Op.getOperand(1), SV, 0,
608 false, false, 0);
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +0000609}
610
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000611//===----------------------------------------------------------------------===//
612// Calling Convention Implementation
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000613//===----------------------------------------------------------------------===//
614
615#include "MipsGenCallingConv.inc"
616
617//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +0000618// TODO: Implement a generic logic using tblgen that can support this.
619// Mips O32 ABI rules:
620// ---
621// i32 - Passed in A0, A1, A2, A3 and stack
622// f32 - Only passed in f32 registers if no int reg has been used yet to hold
623// an argument. Otherwise, passed in A1, A2, A3 and stack.
624// f64 - Only passed in two aliased f32 registers if no int reg has been used
625// yet to hold an argument. Otherwise, use A2, A3 and stack. If A1 is
626// not used, it must be shadowed. If only A3 is avaiable, shadow it and
627// go to stack.
628//===----------------------------------------------------------------------===//
629
Owen Andersone50ed302009-08-10 22:56:29 +0000630static bool CC_MipsO32(unsigned ValNo, EVT ValVT,
631 EVT LocVT, CCValAssign::LocInfo LocInfo,
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +0000632 ISD::ArgFlagsTy ArgFlags, CCState &State) {
633
634 static const unsigned IntRegsSize=4, FloatRegsSize=2;
635
636 static const unsigned IntRegs[] = {
637 Mips::A0, Mips::A1, Mips::A2, Mips::A3
638 };
639 static const unsigned F32Regs[] = {
640 Mips::F12, Mips::F14
641 };
642 static const unsigned F64Regs[] = {
643 Mips::D6, Mips::D7
644 };
645
646 unsigned Reg=0;
647 unsigned UnallocIntReg = State.getFirstUnallocated(IntRegs, IntRegsSize);
648 bool IntRegUsed = (IntRegs[UnallocIntReg] != (unsigned (Mips::A0)));
649
650 // Promote i8 and i16
Owen Anderson825b72b2009-08-11 20:47:22 +0000651 if (LocVT == MVT::i8 || LocVT == MVT::i16) {
652 LocVT = MVT::i32;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +0000653 if (ArgFlags.isSExt())
654 LocInfo = CCValAssign::SExt;
655 else if (ArgFlags.isZExt())
656 LocInfo = CCValAssign::ZExt;
657 else
658 LocInfo = CCValAssign::AExt;
659 }
660
Owen Anderson825b72b2009-08-11 20:47:22 +0000661 if (ValVT == MVT::i32 || (ValVT == MVT::f32 && IntRegUsed)) {
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +0000662 Reg = State.AllocateReg(IntRegs, IntRegsSize);
663 IntRegUsed = true;
Owen Anderson825b72b2009-08-11 20:47:22 +0000664 LocVT = MVT::i32;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +0000665 }
666
667 if (ValVT.isFloatingPoint() && !IntRegUsed) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000668 if (ValVT == MVT::f32)
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +0000669 Reg = State.AllocateReg(F32Regs, FloatRegsSize);
670 else
671 Reg = State.AllocateReg(F64Regs, FloatRegsSize);
672 }
673
Owen Anderson825b72b2009-08-11 20:47:22 +0000674 if (ValVT == MVT::f64 && IntRegUsed) {
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +0000675 if (UnallocIntReg != IntRegsSize) {
676 // If we hit register A3 as the first not allocated, we must
677 // mark it as allocated (shadow) and use the stack instead.
678 if (IntRegs[UnallocIntReg] != (unsigned (Mips::A3)))
679 Reg = Mips::A2;
680 for (;UnallocIntReg < IntRegsSize; ++UnallocIntReg)
681 State.AllocateReg(UnallocIntReg);
682 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000683 LocVT = MVT::i32;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +0000684 }
685
686 if (!Reg) {
687 unsigned SizeInBytes = ValVT.getSizeInBits() >> 3;
688 unsigned Offset = State.AllocateStack(SizeInBytes, SizeInBytes);
689 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
690 } else
691 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Reg, LocVT, LocInfo));
692
693 return false; // CC must always match
694}
695
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +0000696static bool CC_MipsO32_VarArgs(unsigned ValNo, EVT ValVT,
697 EVT LocVT, CCValAssign::LocInfo LocInfo,
698 ISD::ArgFlagsTy ArgFlags, CCState &State) {
699
700 static const unsigned IntRegsSize=4;
701
702 static const unsigned IntRegs[] = {
703 Mips::A0, Mips::A1, Mips::A2, Mips::A3
704 };
705
706 // Promote i8 and i16
707 if (LocVT == MVT::i8 || LocVT == MVT::i16) {
708 LocVT = MVT::i32;
709 if (ArgFlags.isSExt())
710 LocInfo = CCValAssign::SExt;
711 else if (ArgFlags.isZExt())
712 LocInfo = CCValAssign::ZExt;
713 else
714 LocInfo = CCValAssign::AExt;
715 }
716
717 if (ValVT == MVT::i32 || ValVT == MVT::f32) {
718 if (unsigned Reg = State.AllocateReg(IntRegs, IntRegsSize)) {
719 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Reg, MVT::i32, LocInfo));
720 return false;
721 }
722 unsigned Off = State.AllocateStack(4, 4);
723 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Off, LocVT, LocInfo));
724 return false;
725 }
726
727 unsigned UnallocIntReg = State.getFirstUnallocated(IntRegs, IntRegsSize);
728 if (ValVT == MVT::f64) {
729 if (IntRegs[UnallocIntReg] == (unsigned (Mips::A1))) {
730 // A1 can't be used anymore, because 64 bit arguments
731 // must be aligned when copied back to the caller stack
732 State.AllocateReg(IntRegs, IntRegsSize);
733 UnallocIntReg++;
734 }
735
736 if (IntRegs[UnallocIntReg] == (unsigned (Mips::A0)) ||
737 IntRegs[UnallocIntReg] == (unsigned (Mips::A2))) {
738 unsigned Reg = State.AllocateReg(IntRegs, IntRegsSize);
739 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Reg, MVT::i32, LocInfo));
740 // Shadow the next register so it can be used
741 // later to get the other 32bit part.
742 State.AllocateReg(IntRegs, IntRegsSize);
743 return false;
744 }
745
746 // Register is shadowed to preserve alignment, and the
747 // argument goes to a stack location.
748 if (UnallocIntReg != IntRegsSize)
749 State.AllocateReg(IntRegs, IntRegsSize);
750
751 unsigned Off = State.AllocateStack(8, 8);
752 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Off, LocVT, LocInfo));
753 return false;
754 }
755
756 return true; // CC didn't match
757}
758
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +0000759//===----------------------------------------------------------------------===//
Dan Gohman98ca4f22009-08-05 01:29:28 +0000760// Call Calling Convention Implementation
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000761//===----------------------------------------------------------------------===//
762
Dan Gohman98ca4f22009-08-05 01:29:28 +0000763/// LowerCall - functions arguments are copied from virtual regs to
Nate Begeman5bf4b752009-01-26 03:15:54 +0000764/// (physical regs)/(stack frame), CALLSEQ_START and CALLSEQ_END are emitted.
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +0000765/// TODO: isTailCall.
Dan Gohman98ca4f22009-08-05 01:29:28 +0000766SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +0000767MipsTargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000768 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +0000769 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000770 const SmallVectorImpl<ISD::OutputArg> &Outs,
771 const SmallVectorImpl<ISD::InputArg> &Ins,
772 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +0000773 SmallVectorImpl<SDValue> &InVals) const {
Evan Cheng0c439eb2010-01-27 00:07:07 +0000774 // MIPs target does not yet support tail call optimization.
775 isTailCall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000776
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +0000777 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +0000778 MachineFrameInfo *MFI = MF.getFrameInfo();
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +0000779 bool IsPIC = getTargetMachine().getRelocationModel() == Reloc::PIC_;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000780
781 // Analyze operands of the call, assigning locations to each operand.
782 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000783 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
784 *DAG.getContext());
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +0000785
Bruno Cardoso Lopesb27cb552008-07-15 02:03:36 +0000786 // To meet O32 ABI, Mips must always allocate 16 bytes on
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +0000787 // the stack (even if less than 4 are used as arguments)
Bruno Cardoso Lopesb27cb552008-07-15 02:03:36 +0000788 if (Subtarget->isABI_O32()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000789 int VTsize = EVT(MVT::i32).getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +0000790 MFI->CreateFixedObject(VTsize, (VTsize*3), true, false);
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +0000791 CCInfo.AnalyzeCallOperands(Outs,
792 isVarArg ? CC_MipsO32_VarArgs : CC_MipsO32);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +0000793 } else
Dan Gohman98ca4f22009-08-05 01:29:28 +0000794 CCInfo.AnalyzeCallOperands(Outs, CC_Mips);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000795
796 // Get a count of how many bytes are to be pushed on the stack.
797 unsigned NumBytes = CCInfo.getNextStackOffset();
Chris Lattnere563bbc2008-10-11 22:08:30 +0000798 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000799
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000800 // With EABI is it possible to have 16 args on registers.
Dan Gohman475871a2008-07-27 21:46:04 +0000801 SmallVector<std::pair<unsigned, SDValue>, 16> RegsToPass;
802 SmallVector<SDValue, 8> MemOpChains;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000803
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000804 // First/LastArgStackLoc contains the first/last
805 // "at stack" argument location.
806 int LastArgStackLoc = 0;
807 unsigned FirstStackArgLoc = (Subtarget->isABI_EABI() ? 0 : 16);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000808
809 // Walk the register/memloc assignments, inserting copies/loads.
810 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
Dan Gohman98ca4f22009-08-05 01:29:28 +0000811 SDValue Arg = Outs[i].Val;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000812 CCValAssign &VA = ArgLocs[i];
813
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000814 // Promote the value if needed.
815 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000816 default: llvm_unreachable("Unknown loc info!");
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +0000817 case CCValAssign::Full:
818 if (Subtarget->isABI_O32() && VA.isRegLoc()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000819 if (VA.getValVT() == MVT::f32 && VA.getLocVT() == MVT::i32)
820 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, Arg);
821 if (VA.getValVT() == MVT::f64 && VA.getLocVT() == MVT::i32) {
822 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, Arg);
823 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Arg,
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +0000824 DAG.getConstant(0, getPointerTy()));
Owen Anderson825b72b2009-08-11 20:47:22 +0000825 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Arg,
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +0000826 DAG.getConstant(1, getPointerTy()));
827 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Lo));
828 RegsToPass.push_back(std::make_pair(VA.getLocReg()+1, Hi));
829 continue;
830 }
831 }
832 break;
Chris Lattnere0b12152008-03-17 06:57:02 +0000833 case CCValAssign::SExt:
Dale Johannesen33c960f2009-02-04 20:06:27 +0000834 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +0000835 break;
836 case CCValAssign::ZExt:
Dale Johannesen33c960f2009-02-04 20:06:27 +0000837 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +0000838 break;
839 case CCValAssign::AExt:
Dale Johannesen33c960f2009-02-04 20:06:27 +0000840 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +0000841 break;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000842 }
843
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +0000844 // Arguments that can be passed on register must be kept at
845 // RegsToPass vector
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000846 if (VA.isRegLoc()) {
847 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Chris Lattnere0b12152008-03-17 06:57:02 +0000848 continue;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000849 }
Chris Lattnere0b12152008-03-17 06:57:02 +0000850
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +0000851 // Register can't get to this point...
Chris Lattnere0b12152008-03-17 06:57:02 +0000852 assert(VA.isMemLoc());
853
854 // Create the frame index object for this incoming parameter
855 // This guarantees that when allocating Local Area the firsts
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000856 // 16 bytes which are alwayes reserved won't be overwritten
857 // if O32 ABI is used. For EABI the first address is zero.
858 LastArgStackLoc = (FirstStackArgLoc + VA.getLocMemOffset());
Duncan Sands83ec4b62008-06-06 12:08:01 +0000859 int FI = MFI->CreateFixedObject(VA.getValVT().getSizeInBits()/8,
David Greene3f2bf852009-11-12 20:49:22 +0000860 LastArgStackLoc, true, false);
Chris Lattnere0b12152008-03-17 06:57:02 +0000861
Dan Gohman475871a2008-07-27 21:46:04 +0000862 SDValue PtrOff = DAG.getFrameIndex(FI,getPointerTy());
Chris Lattnere0b12152008-03-17 06:57:02 +0000863
864 // emit ISD::STORE whichs stores the
865 // parameter value to a stack Location
David Greenef6fa1862010-02-15 16:56:10 +0000866 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff, NULL, 0,
867 false, false, 0));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000868 }
869
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000870 // Transform all store nodes into one single node because all store
871 // nodes are independent of each other.
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000872 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +0000873 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000874 &MemOpChains[0], MemOpChains.size());
875
876 // Build a sequence of copy-to-reg nodes chained together with token
877 // chain and flag operands which copy the outgoing args into registers.
878 // The InFlag in necessary since all emited instructions must be
879 // stuck together.
Dan Gohman475871a2008-07-27 21:46:04 +0000880 SDValue InFlag;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000881 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Dale Johannesen33c960f2009-02-04 20:06:27 +0000882 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000883 RegsToPass[i].second, InFlag);
884 InFlag = Chain.getValue(1);
885 }
886
Bill Wendling056292f2008-09-16 21:48:12 +0000887 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
888 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
889 // node so that legalize doesn't hack it.
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +0000890 unsigned char OpFlag = IsPIC ? MipsII::MO_GOT_CALL : MipsII::MO_NO_FLAG;
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +0000891 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +0000892 Callee = DAG.getTargetGlobalAddress(G->getGlobal(),
893 getPointerTy(), 0, OpFlag);
Bill Wendling056292f2008-09-16 21:48:12 +0000894 else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee))
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +0000895 Callee = DAG.getTargetExternalSymbol(S->getSymbol(),
896 getPointerTy(), OpFlag);
Bill Wendling056292f2008-09-16 21:48:12 +0000897
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000898 // MipsJmpLink = #chain, #target_address, #opt_in_flags...
899 // = Chain, Callee, Reg#1, Reg#2, ...
900 //
901 // Returns a chain & a flag for retval copy to use.
Owen Anderson825b72b2009-08-11 20:47:22 +0000902 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +0000903 SmallVector<SDValue, 8> Ops;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000904 Ops.push_back(Chain);
905 Ops.push_back(Callee);
906
907 // Add argument registers to the end of the list so that they are
908 // known live into the call.
909 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
910 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
911 RegsToPass[i].second.getValueType()));
912
Gabor Greifba36cb52008-08-28 21:40:38 +0000913 if (InFlag.getNode())
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000914 Ops.push_back(InFlag);
915
Dale Johannesen33c960f2009-02-04 20:06:27 +0000916 Chain = DAG.getNode(MipsISD::JmpLink, dl, NodeTys, &Ops[0], Ops.size());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000917 InFlag = Chain.getValue(1);
918
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +0000919 // Create a stack location to hold GP when PIC is used. This stack
920 // location is used on function prologue to save GP and also after all
921 // emited CALL's to restore GP.
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +0000922 if (IsPIC) {
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +0000923 // Function can have an arbitrary number of calls, so
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000924 // hold the LastArgStackLoc with the biggest offset.
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +0000925 int FI;
926 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000927 if (LastArgStackLoc >= MipsFI->getGPStackOffset()) {
928 LastArgStackLoc = (!LastArgStackLoc) ? (16) : (LastArgStackLoc+4);
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +0000929 // Create the frame index only once. SPOffset here can be anything
930 // (this will be fixed on processFunctionBeforeFrameFinalized)
931 if (MipsFI->getGPStackOffset() == -1) {
David Greene3f2bf852009-11-12 20:49:22 +0000932 FI = MFI->CreateFixedObject(4, 0, true, false);
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +0000933 MipsFI->setGPFI(FI);
934 }
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000935 MipsFI->setGPStackOffset(LastArgStackLoc);
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +0000936 }
937
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +0000938 // Reload GP value.
939 FI = MipsFI->getGPFI();
Dan Gohman475871a2008-07-27 21:46:04 +0000940 SDValue FIN = DAG.getFrameIndex(FI,getPointerTy());
David Greenef6fa1862010-02-15 16:56:10 +0000941 SDValue GPLoad = DAG.getLoad(MVT::i32, dl, Chain, FIN, NULL, 0,
942 false, false, 0);
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +0000943 Chain = GPLoad.getValue(1);
Owen Anderson825b72b2009-08-11 20:47:22 +0000944 Chain = DAG.getCopyToReg(Chain, dl, DAG.getRegister(Mips::GP, MVT::i32),
Dan Gohman475871a2008-07-27 21:46:04 +0000945 GPLoad, SDValue(0,0));
Bruno Cardoso Lopesbdbb7502008-06-01 03:49:39 +0000946 InFlag = Chain.getValue(1);
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +0000947 }
948
Bruno Cardoso Lopes3ed6f872010-01-30 18:32:07 +0000949 // Create the CALLSEQ_END node.
950 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
951 DAG.getIntPtrConstant(0, true), InFlag);
952 InFlag = Chain.getValue(1);
953
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000954 // Handle result values, copying them out of physregs into vregs that we
955 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +0000956 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
957 Ins, dl, DAG, InVals);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000958}
959
Dan Gohman98ca4f22009-08-05 01:29:28 +0000960/// LowerCallResult - Lower the result values of a call into the
961/// appropriate copies out of appropriate physical registers.
962SDValue
963MipsTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000964 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000965 const SmallVectorImpl<ISD::InputArg> &Ins,
966 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +0000967 SmallVectorImpl<SDValue> &InVals) const {
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +0000968
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000969 // Assign locations to each value returned by this call.
970 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000971 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +0000972 RVLocs, *DAG.getContext());
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +0000973
Dan Gohman98ca4f22009-08-05 01:29:28 +0000974 CCInfo.AnalyzeCallResult(Ins, RetCC_Mips);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000975
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000976 // Copy all of the result registers out of their specified physreg.
977 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dale Johannesen33c960f2009-02-04 20:06:27 +0000978 Chain = DAG.getCopyFromReg(Chain, dl, RVLocs[i].getLocReg(),
Dan Gohman98ca4f22009-08-05 01:29:28 +0000979 RVLocs[i].getValVT(), InFlag).getValue(1);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000980 InFlag = Chain.getValue(2);
Dan Gohman98ca4f22009-08-05 01:29:28 +0000981 InVals.push_back(Chain.getValue(0));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000982 }
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +0000983
Dan Gohman98ca4f22009-08-05 01:29:28 +0000984 return Chain;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000985}
986
987//===----------------------------------------------------------------------===//
Dan Gohman98ca4f22009-08-05 01:29:28 +0000988// Formal Arguments Calling Convention Implementation
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000989//===----------------------------------------------------------------------===//
990
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +0000991/// LowerFormalArguments - transform physical registers into virtual registers
992/// and generate load operations for arguments places on the stack.
Dan Gohman98ca4f22009-08-05 01:29:28 +0000993SDValue
994MipsTargetLowering::LowerFormalArguments(SDValue Chain,
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +0000995 CallingConv::ID CallConv, bool isVarArg,
996 const SmallVectorImpl<ISD::InputArg>
997 &Ins,
998 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +0000999 SmallVectorImpl<SDValue> &InVals)
1000 const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001001
Bruno Cardoso Lopesf7f3b502008-08-04 07:12:52 +00001002 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001003 MachineFrameInfo *MFI = MF.getFrameInfo();
Bruno Cardoso Lopesa2b1bb52007-08-28 05:08:16 +00001004 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00001005
1006 unsigned StackReg = MF.getTarget().getRegisterInfo()->getFrameRegister(MF);
Dan Gohman1e93df62010-04-17 14:41:14 +00001007 MipsFI->setVarArgsFrameIndex(0);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001008
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00001009 // Used with vargs to acumulate store chains.
1010 std::vector<SDValue> OutChains;
1011
1012 // Keep track of the last register used for arguments
1013 unsigned ArgRegEnd = 0;
1014
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001015 // Assign locations to all of the incoming arguments.
1016 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001017 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1018 ArgLocs, *DAG.getContext());
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00001019
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001020 if (Subtarget->isABI_O32())
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00001021 CCInfo.AnalyzeFormalArguments(Ins,
1022 isVarArg ? CC_MipsO32_VarArgs : CC_MipsO32);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001023 else
Dan Gohman98ca4f22009-08-05 01:29:28 +00001024 CCInfo.AnalyzeFormalArguments(Ins, CC_Mips);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001025
Dan Gohman475871a2008-07-27 21:46:04 +00001026 SDValue StackPtr;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001027
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001028 unsigned FirstStackArgLoc = (Subtarget->isABI_EABI() ? 0 : 16);
1029
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001030 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001031 CCValAssign &VA = ArgLocs[i];
1032
1033 // Arguments stored on registers
1034 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001035 EVT RegVT = VA.getLocVT();
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00001036 ArgRegEnd = VA.getLocReg();
Bill Wendling06b8c192008-07-09 05:55:53 +00001037 TargetRegisterClass *RC = 0;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001038
Owen Anderson825b72b2009-08-11 20:47:22 +00001039 if (RegVT == MVT::i32)
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001040 RC = Mips::CPURegsRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001041 else if (RegVT == MVT::f32)
Bruno Cardoso Lopesbdfbb742009-03-21 00:05:07 +00001042 RC = Mips::FGR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001043 else if (RegVT == MVT::f64) {
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001044 if (!Subtarget->isSingleFloat())
1045 RC = Mips::AFGR64RegisterClass;
1046 } else
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00001047 llvm_unreachable("RegVT not supported by FormalArguments Lowering");
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001048
1049 // Transform the arguments stored on
1050 // physical registers into virtual ones
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00001051 unsigned Reg = AddLiveIn(DAG.getMachineFunction(), ArgRegEnd, RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001052 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001053
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001054 // If this is an 8 or 16-bit value, it has been passed promoted
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001055 // to 32 bits. Insert an assert[sz]ext to capture this, then
1056 // truncate to the right size.
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001057 if (VA.getLocInfo() != CCValAssign::Full) {
Chris Lattnerd4015072009-03-26 05:28:14 +00001058 unsigned Opcode = 0;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001059 if (VA.getLocInfo() == CCValAssign::SExt)
1060 Opcode = ISD::AssertSext;
1061 else if (VA.getLocInfo() == CCValAssign::ZExt)
1062 Opcode = ISD::AssertZext;
Chris Lattnerd4015072009-03-26 05:28:14 +00001063 if (Opcode)
1064 ArgValue = DAG.getNode(Opcode, dl, RegVT, ArgValue,
1065 DAG.getValueType(VA.getValVT()));
Dale Johannesen33c960f2009-02-04 20:06:27 +00001066 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001067 }
1068
1069 // Handle O32 ABI cases: i32->f32 and (i32,i32)->f64
1070 if (Subtarget->isABI_O32()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001071 if (RegVT == MVT::i32 && VA.getValVT() == MVT::f32)
1072 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, ArgValue);
1073 if (RegVT == MVT::i32 && VA.getValVT() == MVT::f64) {
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001074 unsigned Reg2 = AddLiveIn(DAG.getMachineFunction(),
1075 VA.getLocReg()+1, RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001076 SDValue ArgValue2 = DAG.getCopyFromReg(Chain, dl, Reg2, RegVT);
Owen Anderson825b72b2009-08-11 20:47:22 +00001077 SDValue Hi = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, ArgValue);
1078 SDValue Lo = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, ArgValue2);
1079 ArgValue = DAG.getNode(ISD::BUILD_PAIR, dl, MVT::f64, Lo, Hi);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001080 }
1081 }
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001082
Dan Gohman98ca4f22009-08-05 01:29:28 +00001083 InVals.push_back(ArgValue);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001084 } else { // VA.isRegLoc()
1085
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001086 // sanity check
1087 assert(VA.isMemLoc());
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00001088
1089 // The last argument is not a register anymore
1090 ArgRegEnd = 0;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001091
Bruno Cardoso Lopesa2b1bb52007-08-28 05:08:16 +00001092 // The stack pointer offset is relative to the caller stack frame.
1093 // Since the real stack size is unknown here, a negative SPOffset
1094 // is used so there's a way to adjust these offsets when the stack
1095 // size get known (on EliminateFrameIndex). A dummy SPOffset is
1096 // used instead of a direct negative address (which is recorded to
1097 // be used on emitPrologue) to avoid mis-calc of the first stack
1098 // offset on PEI::calculateFrameObjectOffsets.
1099 // Arguments are always 32-bit.
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001100 unsigned ArgSize = VA.getLocVT().getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00001101 int FI = MFI->CreateFixedObject(ArgSize, 0, true, false);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001102 MipsFI->recordLoadArgsFI(FI, -(ArgSize+
1103 (FirstStackArgLoc + VA.getLocMemOffset())));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001104
1105 // Create load nodes to retrieve arguments from the stack
Dan Gohman475871a2008-07-27 21:46:04 +00001106 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
David Greenef6fa1862010-02-15 16:56:10 +00001107 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN, NULL, 0,
1108 false, false, 0));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001109 }
1110 }
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001111
1112 // The mips ABIs for returning structs by value requires that we copy
1113 // the sret argument into $v0 for the return. Save the argument into
1114 // a virtual register so that we can access it from the return points.
1115 if (DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1116 unsigned Reg = MipsFI->getSRetReturnReg();
1117 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001118 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i32));
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001119 MipsFI->setSRetReturnReg(Reg);
1120 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001121 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001122 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001123 }
1124
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00001125 // To meet ABI, when VARARGS are passed on registers, the registers
1126 // must have their values written to the caller stack frame. If the last
1127 // argument was placed in the stack, there's no need to save any register.
1128 if ((isVarArg) && (Subtarget->isABI_O32() && ArgRegEnd)) {
1129 if (StackPtr.getNode() == 0)
1130 StackPtr = DAG.getRegister(StackReg, getPointerTy());
1131
1132 // The last register argument that must be saved is Mips::A3
1133 TargetRegisterClass *RC = Mips::CPURegsRegisterClass;
1134 unsigned StackLoc = ArgLocs.size()-1;
1135
1136 for (++ArgRegEnd; ArgRegEnd <= Mips::A3; ++ArgRegEnd, ++StackLoc) {
1137 unsigned Reg = AddLiveIn(DAG.getMachineFunction(), ArgRegEnd, RC);
1138 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, MVT::i32);
1139
1140 int FI = MFI->CreateFixedObject(4, 0, true, false);
1141 MipsFI->recordStoreVarArgsFI(FI, -(4+(StackLoc*4)));
1142 SDValue PtrOff = DAG.getFrameIndex(FI, getPointerTy());
David Greenef6fa1862010-02-15 16:56:10 +00001143 OutChains.push_back(DAG.getStore(Chain, dl, ArgValue, PtrOff, NULL, 0,
1144 false, false, 0));
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +00001145
1146 // Record the frame index of the first variable argument
1147 // which is a value necessary to VASTART.
Dan Gohman1e93df62010-04-17 14:41:14 +00001148 if (!MipsFI->getVarArgsFrameIndex())
1149 MipsFI->setVarArgsFrameIndex(FI);
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00001150 }
1151 }
1152
1153 // All stores are grouped in one node to allow the matching between
1154 // the size of Ins and InVals. This only happens when on varg functions
1155 if (!OutChains.empty()) {
1156 OutChains.push_back(Chain);
1157 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
1158 &OutChains[0], OutChains.size());
1159 }
1160
Dan Gohman98ca4f22009-08-05 01:29:28 +00001161 return Chain;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001162}
1163
1164//===----------------------------------------------------------------------===//
1165// Return Value Calling Convention Implementation
1166//===----------------------------------------------------------------------===//
1167
Dan Gohman98ca4f22009-08-05 01:29:28 +00001168SDValue
1169MipsTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001170 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001171 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmand858e902010-04-17 15:26:15 +00001172 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001173
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001174 // CCValAssign - represent the assignment of
1175 // the return value to a location
1176 SmallVector<CCValAssign, 16> RVLocs;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001177
1178 // CCState - Info about the registers and stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001179 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1180 RVLocs, *DAG.getContext());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001181
Dan Gohman98ca4f22009-08-05 01:29:28 +00001182 // Analize return values.
1183 CCInfo.AnalyzeReturn(Outs, RetCC_Mips);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001184
1185 // If this is the first return lowered for this function, add
1186 // the regs to the liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00001187 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001188 for (unsigned i = 0; i != RVLocs.size(); ++i)
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00001189 if (RVLocs[i].isRegLoc())
Chris Lattner84bc5422007-12-31 04:13:23 +00001190 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001191 }
1192
Dan Gohman475871a2008-07-27 21:46:04 +00001193 SDValue Flag;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001194
1195 // Copy the result values into the output registers.
1196 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1197 CCValAssign &VA = RVLocs[i];
1198 assert(VA.isRegLoc() && "Can only return in registers!");
1199
Dale Johannesena05dca42009-02-04 23:02:30 +00001200 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001201 Outs[i].Val, Flag);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001202
1203 // guarantee that all emitted copies are
1204 // stuck together, avoiding something bad
1205 Flag = Chain.getValue(1);
1206 }
1207
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001208 // The mips ABIs for returning structs by value requires that we copy
1209 // the sret argument into $v0 for the return. We saved the argument into
1210 // a virtual register in the entry block, so now we copy the value out
1211 // and into $v0.
1212 if (DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1213 MachineFunction &MF = DAG.getMachineFunction();
1214 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
1215 unsigned Reg = MipsFI->getSRetReturnReg();
1216
1217 if (!Reg)
Torok Edwinc23197a2009-07-14 16:55:14 +00001218 llvm_unreachable("sret virtual register not created in the entry block");
Dale Johannesena05dca42009-02-04 23:02:30 +00001219 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001220
Dale Johannesena05dca42009-02-04 23:02:30 +00001221 Chain = DAG.getCopyToReg(Chain, dl, Mips::V0, Val, Flag);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001222 Flag = Chain.getValue(1);
1223 }
1224
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001225 // Return on Mips is always a "jr $ra"
Gabor Greifba36cb52008-08-28 21:40:38 +00001226 if (Flag.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00001227 return DAG.getNode(MipsISD::Ret, dl, MVT::Other,
1228 Chain, DAG.getRegister(Mips::RA, MVT::i32), Flag);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001229 else // Return Void
Owen Anderson825b72b2009-08-11 20:47:22 +00001230 return DAG.getNode(MipsISD::Ret, dl, MVT::Other,
1231 Chain, DAG.getRegister(Mips::RA, MVT::i32));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001232}
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00001233
1234//===----------------------------------------------------------------------===//
1235// Mips Inline Assembly Support
1236//===----------------------------------------------------------------------===//
1237
1238/// getConstraintType - Given a constraint letter, return the type of
1239/// constraint it is for this target.
1240MipsTargetLowering::ConstraintType MipsTargetLowering::
1241getConstraintType(const std::string &Constraint) const
1242{
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001243 // Mips specific constrainy
1244 // GCC config/mips/constraints.md
1245 //
1246 // 'd' : An address register. Equivalent to r
1247 // unless generating MIPS16 code.
1248 // 'y' : Equivalent to r; retained for
1249 // backwards compatibility.
Bruno Cardoso Lopes7b76da12008-07-09 04:45:36 +00001250 // 'f' : Floating Point registers.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00001251 if (Constraint.size() == 1) {
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00001252 switch (Constraint[0]) {
1253 default : break;
1254 case 'd':
1255 case 'y':
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001256 case 'f':
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00001257 return C_RegisterClass;
1258 break;
1259 }
1260 }
1261 return TargetLowering::getConstraintType(Constraint);
1262}
1263
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001264/// getRegClassForInlineAsmConstraint - Given a constraint letter (e.g. "r"),
1265/// return a list of registers that can be used to satisfy the constraint.
1266/// This should only be used for C_RegisterClass constraints.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00001267std::pair<unsigned, const TargetRegisterClass*> MipsTargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +00001268getRegForInlineAsmConstraint(const std::string &Constraint, EVT VT) const
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00001269{
1270 if (Constraint.size() == 1) {
1271 switch (Constraint[0]) {
1272 case 'r':
1273 return std::make_pair(0U, Mips::CPURegsRegisterClass);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001274 case 'f':
Owen Anderson825b72b2009-08-11 20:47:22 +00001275 if (VT == MVT::f32)
Bruno Cardoso Lopesbdfbb742009-03-21 00:05:07 +00001276 return std::make_pair(0U, Mips::FGR32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00001277 if (VT == MVT::f64)
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001278 if ((!Subtarget->isSingleFloat()) && (!Subtarget->isFP64bit()))
1279 return std::make_pair(0U, Mips::AFGR64RegisterClass);
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00001280 }
1281 }
1282 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
1283}
1284
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001285/// Given a register class constraint, like 'r', if this corresponds directly
1286/// to an LLVM register class, return a register of 0 and the register class
1287/// pointer.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00001288std::vector<unsigned> MipsTargetLowering::
1289getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00001290 EVT VT) const
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00001291{
1292 if (Constraint.size() != 1)
1293 return std::vector<unsigned>();
1294
1295 switch (Constraint[0]) {
1296 default : break;
1297 case 'r':
1298 // GCC Mips Constraint Letters
1299 case 'd':
1300 case 'y':
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001301 return make_vector<unsigned>(Mips::T0, Mips::T1, Mips::T2, Mips::T3,
1302 Mips::T4, Mips::T5, Mips::T6, Mips::T7, Mips::S0, Mips::S1,
1303 Mips::S2, Mips::S3, Mips::S4, Mips::S5, Mips::S6, Mips::S7,
1304 Mips::T8, 0);
1305
1306 case 'f':
Owen Anderson825b72b2009-08-11 20:47:22 +00001307 if (VT == MVT::f32) {
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001308 if (Subtarget->isSingleFloat())
1309 return make_vector<unsigned>(Mips::F2, Mips::F3, Mips::F4, Mips::F5,
1310 Mips::F6, Mips::F7, Mips::F8, Mips::F9, Mips::F10, Mips::F11,
1311 Mips::F20, Mips::F21, Mips::F22, Mips::F23, Mips::F24,
1312 Mips::F25, Mips::F26, Mips::F27, Mips::F28, Mips::F29,
1313 Mips::F30, Mips::F31, 0);
1314 else
1315 return make_vector<unsigned>(Mips::F2, Mips::F4, Mips::F6, Mips::F8,
1316 Mips::F10, Mips::F20, Mips::F22, Mips::F24, Mips::F26,
1317 Mips::F28, Mips::F30, 0);
Duncan Sands15126422008-07-08 09:33:14 +00001318 }
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001319
Owen Anderson825b72b2009-08-11 20:47:22 +00001320 if (VT == MVT::f64)
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001321 if ((!Subtarget->isSingleFloat()) && (!Subtarget->isFP64bit()))
1322 return make_vector<unsigned>(Mips::D1, Mips::D2, Mips::D3, Mips::D4,
1323 Mips::D5, Mips::D10, Mips::D11, Mips::D12, Mips::D13,
1324 Mips::D14, Mips::D15, 0);
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00001325 }
1326 return std::vector<unsigned>();
1327}
Dan Gohman6520e202008-10-18 02:06:02 +00001328
1329bool
1330MipsTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
1331 // The Mips target isn't yet aware of offsets.
1332 return false;
1333}
Evan Chengeb2f9692009-10-27 19:56:55 +00001334
Evan Chenga1eaa3c2009-10-28 01:43:28 +00001335bool MipsTargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
1336 if (VT != MVT::f32 && VT != MVT::f64)
1337 return false;
Evan Chengeb2f9692009-10-27 19:56:55 +00001338 return Imm.isZero();
1339}