blob: 97b16dd608de1d836c888af80b53edc689e22691 [file] [log] [blame]
Chris Lattner4ee451d2007-12-29 20:36:04 +00001//===-- SPUISelDAGToDAG.cpp - CellSPU pattern matching inst selector ------===//
Scott Michel266bc8f2007-12-04 22:23:35 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Scott Michel266bc8f2007-12-04 22:23:35 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines a pattern matching instruction selector for the Cell SPU,
11// converting from a legalized dag to a SPU-target dag.
12//
13//===----------------------------------------------------------------------===//
14
15#include "SPU.h"
16#include "SPUTargetMachine.h"
17#include "SPUISelLowering.h"
18#include "SPUHazardRecognizers.h"
19#include "SPUFrameInfo.h"
Scott Michel203b2d62008-04-30 00:30:08 +000020#include "SPURegisterNames.h"
Scott Michel94bd57e2009-01-15 04:41:47 +000021#include "SPUTargetMachine.h"
Scott Michel266bc8f2007-12-04 22:23:35 +000022#include "llvm/CodeGen/MachineConstantPool.h"
23#include "llvm/CodeGen/MachineInstrBuilder.h"
24#include "llvm/CodeGen/MachineFunction.h"
Scott Michel266bc8f2007-12-04 22:23:35 +000025#include "llvm/CodeGen/SelectionDAG.h"
26#include "llvm/CodeGen/SelectionDAGISel.h"
Scott Michel94bd57e2009-01-15 04:41:47 +000027#include "llvm/CodeGen/PseudoSourceValue.h"
Scott Michel266bc8f2007-12-04 22:23:35 +000028#include "llvm/Target/TargetOptions.h"
29#include "llvm/ADT/Statistic.h"
30#include "llvm/Constants.h"
31#include "llvm/GlobalValue.h"
32#include "llvm/Intrinsics.h"
Owen Andersona90b3dc2009-07-15 21:51:10 +000033#include "llvm/LLVMContext.h"
Scott Michel266bc8f2007-12-04 22:23:35 +000034#include "llvm/Support/Debug.h"
Torok Edwindac237e2009-07-08 20:53:28 +000035#include "llvm/Support/ErrorHandling.h"
Scott Michel266bc8f2007-12-04 22:23:35 +000036#include "llvm/Support/MathExtras.h"
37#include "llvm/Support/Compiler.h"
Torok Edwindac237e2009-07-08 20:53:28 +000038#include "llvm/Support/raw_ostream.h"
Scott Michel266bc8f2007-12-04 22:23:35 +000039
40using namespace llvm;
41
42namespace {
43 //! ConstantSDNode predicate for i32 sign-extended, 10-bit immediates
44 bool
45 isI64IntS10Immediate(ConstantSDNode *CN)
46 {
Dan Gohman7810bfe2008-09-26 21:54:37 +000047 return isS10Constant(CN->getSExtValue());
Scott Michel266bc8f2007-12-04 22:23:35 +000048 }
49
50 //! ConstantSDNode predicate for i32 sign-extended, 10-bit immediates
51 bool
52 isI32IntS10Immediate(ConstantSDNode *CN)
53 {
Dan Gohman7810bfe2008-09-26 21:54:37 +000054 return isS10Constant(CN->getSExtValue());
Scott Michel266bc8f2007-12-04 22:23:35 +000055 }
56
Scott Michel504c3692007-12-17 22:32:34 +000057 //! ConstantSDNode predicate for i32 unsigned 10-bit immediate values
58 bool
59 isI32IntU10Immediate(ConstantSDNode *CN)
60 {
Dan Gohman7810bfe2008-09-26 21:54:37 +000061 return isU10Constant(CN->getSExtValue());
Scott Michel504c3692007-12-17 22:32:34 +000062 }
63
Scott Michel266bc8f2007-12-04 22:23:35 +000064 //! ConstantSDNode predicate for i16 sign-extended, 10-bit immediate values
65 bool
66 isI16IntS10Immediate(ConstantSDNode *CN)
67 {
Dan Gohman7810bfe2008-09-26 21:54:37 +000068 return isS10Constant(CN->getSExtValue());
Scott Michel266bc8f2007-12-04 22:23:35 +000069 }
70
71 //! SDNode predicate for i16 sign-extended, 10-bit immediate values
72 bool
73 isI16IntS10Immediate(SDNode *N)
74 {
Scott Michel9de57a92009-01-26 22:33:37 +000075 ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N);
76 return (CN != 0 && isI16IntS10Immediate(CN));
Scott Michel266bc8f2007-12-04 22:23:35 +000077 }
78
Scott Michelec2a08f2007-12-15 00:38:50 +000079 //! ConstantSDNode predicate for i16 unsigned 10-bit immediate values
80 bool
81 isI16IntU10Immediate(ConstantSDNode *CN)
82 {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000083 return isU10Constant((short) CN->getZExtValue());
Scott Michelec2a08f2007-12-15 00:38:50 +000084 }
85
86 //! SDNode predicate for i16 sign-extended, 10-bit immediate values
87 bool
88 isI16IntU10Immediate(SDNode *N)
89 {
90 return (N->getOpcode() == ISD::Constant
91 && isI16IntU10Immediate(cast<ConstantSDNode>(N)));
92 }
93
Scott Michel266bc8f2007-12-04 22:23:35 +000094 //! ConstantSDNode predicate for signed 16-bit values
95 /*!
96 \arg CN The constant SelectionDAG node holding the value
97 \arg Imm The returned 16-bit value, if returning true
98
99 This predicate tests the value in \a CN to see whether it can be
100 represented as a 16-bit, sign-extended quantity. Returns true if
101 this is the case.
102 */
103 bool
104 isIntS16Immediate(ConstantSDNode *CN, short &Imm)
105 {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000106 MVT vt = CN->getValueType(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000107 Imm = (short) CN->getZExtValue();
Duncan Sands8e4eb092008-06-08 20:54:56 +0000108 if (vt.getSimpleVT() >= MVT::i1 && vt.getSimpleVT() <= MVT::i16) {
Scott Michel266bc8f2007-12-04 22:23:35 +0000109 return true;
110 } else if (vt == MVT::i32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000111 int32_t i_val = (int32_t) CN->getZExtValue();
Scott Michel266bc8f2007-12-04 22:23:35 +0000112 short s_val = (short) i_val;
113 return i_val == s_val;
114 } else {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000115 int64_t i_val = (int64_t) CN->getZExtValue();
Scott Michel266bc8f2007-12-04 22:23:35 +0000116 short s_val = (short) i_val;
117 return i_val == s_val;
118 }
119
120 return false;
121 }
122
123 //! SDNode predicate for signed 16-bit values.
124 bool
125 isIntS16Immediate(SDNode *N, short &Imm)
126 {
127 return (N->getOpcode() == ISD::Constant
128 && isIntS16Immediate(cast<ConstantSDNode>(N), Imm));
129 }
130
131 //! ConstantFPSDNode predicate for representing floats as 16-bit sign ext.
132 static bool
133 isFPS16Immediate(ConstantFPSDNode *FPN, short &Imm)
134 {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000135 MVT vt = FPN->getValueType(0);
Scott Michel266bc8f2007-12-04 22:23:35 +0000136 if (vt == MVT::f32) {
Chris Lattnerd3ada752007-12-22 22:45:38 +0000137 int val = FloatToBits(FPN->getValueAPF().convertToFloat());
Scott Michel266bc8f2007-12-04 22:23:35 +0000138 int sval = (int) ((val << 16) >> 16);
139 Imm = (short) val;
140 return val == sval;
141 }
142
143 return false;
144 }
145
Scott Michel053c1da2008-01-29 02:16:57 +0000146 bool
Scott Michel02d711b2008-12-30 23:28:25 +0000147 isHighLow(const SDValue &Op)
Scott Michel053c1da2008-01-29 02:16:57 +0000148 {
149 return (Op.getOpcode() == SPUISD::IndirectAddr
150 && ((Op.getOperand(0).getOpcode() == SPUISD::Hi
151 && Op.getOperand(1).getOpcode() == SPUISD::Lo)
152 || (Op.getOperand(0).getOpcode() == SPUISD::Lo
153 && Op.getOperand(1).getOpcode() == SPUISD::Hi)));
154 }
155
Scott Michel266bc8f2007-12-04 22:23:35 +0000156 //===------------------------------------------------------------------===//
Duncan Sands83ec4b62008-06-06 12:08:01 +0000157 //! MVT to "useful stuff" mapping structure:
Scott Michel266bc8f2007-12-04 22:23:35 +0000158
159 struct valtype_map_s {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000160 MVT VT;
Scott Michel7f9ba9b2008-01-30 02:55:46 +0000161 unsigned ldresult_ins; /// LDRESULT instruction (0 = undefined)
Scott Michela59d4692008-02-23 18:41:37 +0000162 bool ldresult_imm; /// LDRESULT instruction requires immediate?
Scott Michelf0569be2008-12-27 04:51:36 +0000163 unsigned lrinst; /// LR instruction
Scott Michel266bc8f2007-12-04 22:23:35 +0000164 };
165
166 const valtype_map_s valtype_map[] = {
Scott Michelf0569be2008-12-27 04:51:36 +0000167 { MVT::i8, SPU::ORBIr8, true, SPU::LRr8 },
168 { MVT::i16, SPU::ORHIr16, true, SPU::LRr16 },
169 { MVT::i32, SPU::ORIr32, true, SPU::LRr32 },
170 { MVT::i64, SPU::ORr64, false, SPU::LRr64 },
171 { MVT::f32, SPU::ORf32, false, SPU::LRf32 },
172 { MVT::f64, SPU::ORf64, false, SPU::LRf64 },
Scott Michel58c58182008-01-17 20:38:41 +0000173 // vector types... (sigh!)
Scott Michelf0569be2008-12-27 04:51:36 +0000174 { MVT::v16i8, 0, false, SPU::LRv16i8 },
175 { MVT::v8i16, 0, false, SPU::LRv8i16 },
176 { MVT::v4i32, 0, false, SPU::LRv4i32 },
177 { MVT::v2i64, 0, false, SPU::LRv2i64 },
178 { MVT::v4f32, 0, false, SPU::LRv4f32 },
179 { MVT::v2f64, 0, false, SPU::LRv2f64 }
Scott Michel266bc8f2007-12-04 22:23:35 +0000180 };
181
182 const size_t n_valtype_map = sizeof(valtype_map) / sizeof(valtype_map[0]);
183
Duncan Sands83ec4b62008-06-06 12:08:01 +0000184 const valtype_map_s *getValueTypeMapEntry(MVT VT)
Scott Michel266bc8f2007-12-04 22:23:35 +0000185 {
186 const valtype_map_s *retval = 0;
187 for (size_t i = 0; i < n_valtype_map; ++i) {
188 if (valtype_map[i].VT == VT) {
Scott Michel7f9ba9b2008-01-30 02:55:46 +0000189 retval = valtype_map + i;
190 break;
Scott Michel266bc8f2007-12-04 22:23:35 +0000191 }
192 }
193
194
195#ifndef NDEBUG
196 if (retval == 0) {
Torok Edwindac237e2009-07-08 20:53:28 +0000197 std::string msg;
198 raw_string_ostream Msg(msg);
199 Msg << "SPUISelDAGToDAG.cpp: getValueTypeMapEntry returns NULL for "
200 << VT.getMVTString();
201 llvm_report_error(Msg.str());
Scott Michel266bc8f2007-12-04 22:23:35 +0000202 }
203#endif
204
205 return retval;
206 }
Scott Michel266bc8f2007-12-04 22:23:35 +0000207
Scott Michel7ea02ff2009-03-17 01:15:45 +0000208 //! Generate the carry-generate shuffle mask.
209 SDValue getCarryGenerateShufMask(SelectionDAG &DAG, DebugLoc dl) {
210 SmallVector<SDValue, 16 > ShufBytes;
Dan Gohman844731a2008-05-13 00:00:25 +0000211
Scott Michel7ea02ff2009-03-17 01:15:45 +0000212 // Create the shuffle mask for "rotating" the borrow up one register slot
213 // once the borrow is generated.
214 ShufBytes.push_back(DAG.getConstant(0x04050607, MVT::i32));
215 ShufBytes.push_back(DAG.getConstant(0x80808080, MVT::i32));
216 ShufBytes.push_back(DAG.getConstant(0x0c0d0e0f, MVT::i32));
217 ShufBytes.push_back(DAG.getConstant(0x80808080, MVT::i32));
Scott Michel266bc8f2007-12-04 22:23:35 +0000218
Scott Michel7ea02ff2009-03-17 01:15:45 +0000219 return DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
220 &ShufBytes[0], ShufBytes.size());
Scott Michel266bc8f2007-12-04 22:23:35 +0000221 }
Scott Michel02d711b2008-12-30 23:28:25 +0000222
Scott Michel7ea02ff2009-03-17 01:15:45 +0000223 //! Generate the borrow-generate shuffle mask
224 SDValue getBorrowGenerateShufMask(SelectionDAG &DAG, DebugLoc dl) {
225 SmallVector<SDValue, 16 > ShufBytes;
226
227 // Create the shuffle mask for "rotating" the borrow up one register slot
228 // once the borrow is generated.
229 ShufBytes.push_back(DAG.getConstant(0x04050607, MVT::i32));
230 ShufBytes.push_back(DAG.getConstant(0xc0c0c0c0, MVT::i32));
231 ShufBytes.push_back(DAG.getConstant(0x0c0d0e0f, MVT::i32));
232 ShufBytes.push_back(DAG.getConstant(0xc0c0c0c0, MVT::i32));
233
234 return DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
235 &ShufBytes[0], ShufBytes.size());
Scott Michel266bc8f2007-12-04 22:23:35 +0000236 }
237
Scott Michel7ea02ff2009-03-17 01:15:45 +0000238 //===------------------------------------------------------------------===//
239 /// SPUDAGToDAGISel - Cell SPU-specific code to select SPU machine
240 /// instructions for SelectionDAG operations.
241 ///
242 class SPUDAGToDAGISel :
243 public SelectionDAGISel
244 {
245 SPUTargetMachine &TM;
246 SPUTargetLowering &SPUtli;
247 unsigned GlobalBaseReg;
Scott Michel02d711b2008-12-30 23:28:25 +0000248
Scott Michel7ea02ff2009-03-17 01:15:45 +0000249 public:
250 explicit SPUDAGToDAGISel(SPUTargetMachine &tm) :
251 SelectionDAGISel(tm),
252 TM(tm),
253 SPUtli(*tm.getTargetLowering())
254 { }
255
256 virtual bool runOnFunction(Function &Fn) {
257 // Make sure we re-emit a set of the global base reg if necessary
258 GlobalBaseReg = 0;
259 SelectionDAGISel::runOnFunction(Fn);
260 return true;
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000261 }
Scott Michel266bc8f2007-12-04 22:23:35 +0000262
Scott Michel7ea02ff2009-03-17 01:15:45 +0000263 /// getI32Imm - Return a target constant with the specified value, of type
264 /// i32.
265 inline SDValue getI32Imm(uint32_t Imm) {
266 return CurDAG->getTargetConstant(Imm, MVT::i32);
Scott Michel94bd57e2009-01-15 04:41:47 +0000267 }
268
Scott Michel7ea02ff2009-03-17 01:15:45 +0000269 /// getI64Imm - Return a target constant with the specified value, of type
270 /// i64.
271 inline SDValue getI64Imm(uint64_t Imm) {
272 return CurDAG->getTargetConstant(Imm, MVT::i64);
273 }
Scott Michel94bd57e2009-01-15 04:41:47 +0000274
Scott Michel7ea02ff2009-03-17 01:15:45 +0000275 /// getSmallIPtrImm - Return a target constant of pointer type.
276 inline SDValue getSmallIPtrImm(unsigned Imm) {
277 return CurDAG->getTargetConstant(Imm, SPUtli.getPointerTy());
Scott Michel266bc8f2007-12-04 22:23:35 +0000278 }
Scott Michel7ea02ff2009-03-17 01:15:45 +0000279
280 SDNode *emitBuildVector(SDValue build_vec) {
281 MVT vecVT = build_vec.getValueType();
282 MVT eltVT = vecVT.getVectorElementType();
283 SDNode *bvNode = build_vec.getNode();
284 DebugLoc dl = bvNode->getDebugLoc();
285
286 // Check to see if this vector can be represented as a CellSPU immediate
287 // constant by invoking all of the instruction selection predicates:
288 if (((vecVT == MVT::v8i16) &&
289 (SPU::get_vec_i16imm(bvNode, *CurDAG, MVT::i16).getNode() != 0)) ||
290 ((vecVT == MVT::v4i32) &&
291 ((SPU::get_vec_i16imm(bvNode, *CurDAG, MVT::i32).getNode() != 0) ||
292 (SPU::get_ILHUvec_imm(bvNode, *CurDAG, MVT::i32).getNode() != 0) ||
293 (SPU::get_vec_u18imm(bvNode, *CurDAG, MVT::i32).getNode() != 0) ||
294 (SPU::get_v4i32_imm(bvNode, *CurDAG).getNode() != 0))) ||
295 ((vecVT == MVT::v2i64) &&
296 ((SPU::get_vec_i16imm(bvNode, *CurDAG, MVT::i64).getNode() != 0) ||
297 (SPU::get_ILHUvec_imm(bvNode, *CurDAG, MVT::i64).getNode() != 0) ||
298 (SPU::get_vec_u18imm(bvNode, *CurDAG, MVT::i64).getNode() != 0))))
299 return Select(build_vec);
300
301 // No, need to emit a constant pool spill:
302 std::vector<Constant*> CV;
303
304 for (size_t i = 0; i < build_vec.getNumOperands(); ++i) {
305 ConstantSDNode *V = dyn_cast<ConstantSDNode > (build_vec.getOperand(i));
306 CV.push_back(const_cast<ConstantInt *> (V->getConstantIntValue()));
307 }
308
Owen Andersona90b3dc2009-07-15 21:51:10 +0000309 Constant *CP = CurDAG->getContext()->getConstantVector(CV);
Scott Michel7ea02ff2009-03-17 01:15:45 +0000310 SDValue CPIdx = CurDAG->getConstantPool(CP, SPUtli.getPointerTy());
311 unsigned Alignment = cast<ConstantPoolSDNode>(CPIdx)->getAlignment();
312 SDValue CGPoolOffset =
313 SPU::LowerConstantPool(CPIdx, *CurDAG,
314 SPUtli.getSPUTargetMachine());
315 return SelectCode(CurDAG->getLoad(build_vec.getValueType(), dl,
316 CurDAG->getEntryNode(), CGPoolOffset,
317 PseudoSourceValue::getConstantPool(), 0,
318 false, Alignment));
Scott Michel266bc8f2007-12-04 22:23:35 +0000319 }
Scott Michel02d711b2008-12-30 23:28:25 +0000320
Scott Michel7ea02ff2009-03-17 01:15:45 +0000321 /// Select - Convert the specified operand from a target-independent to a
322 /// target-specific node if it hasn't already been changed.
323 SDNode *Select(SDValue Op);
Scott Michel266bc8f2007-12-04 22:23:35 +0000324
Scott Michel7ea02ff2009-03-17 01:15:45 +0000325 //! Emit the instruction sequence for i64 shl
326 SDNode *SelectSHLi64(SDValue &Op, MVT OpVT);
Scott Michel266bc8f2007-12-04 22:23:35 +0000327
Scott Michel7ea02ff2009-03-17 01:15:45 +0000328 //! Emit the instruction sequence for i64 srl
329 SDNode *SelectSRLi64(SDValue &Op, MVT OpVT);
Scott Michel02d711b2008-12-30 23:28:25 +0000330
Scott Michel7ea02ff2009-03-17 01:15:45 +0000331 //! Emit the instruction sequence for i64 sra
332 SDNode *SelectSRAi64(SDValue &Op, MVT OpVT);
Scott Michel266bc8f2007-12-04 22:23:35 +0000333
Scott Michel7ea02ff2009-03-17 01:15:45 +0000334 //! Emit the necessary sequence for loading i64 constants:
335 SDNode *SelectI64Constant(SDValue &Op, MVT OpVT, DebugLoc dl);
336
337 //! Alternate instruction emit sequence for loading i64 constants
338 SDNode *SelectI64Constant(uint64_t i64const, MVT OpVT, DebugLoc dl);
339
340 //! Returns true if the address N is an A-form (local store) address
341 bool SelectAFormAddr(SDValue Op, SDValue N, SDValue &Base,
342 SDValue &Index);
343
344 //! D-form address predicate
345 bool SelectDFormAddr(SDValue Op, SDValue N, SDValue &Base,
346 SDValue &Index);
347
348 /// Alternate D-form address using i7 offset predicate
349 bool SelectDForm2Addr(SDValue Op, SDValue N, SDValue &Disp,
350 SDValue &Base);
351
352 /// D-form address selection workhorse
353 bool DFormAddressPredicate(SDValue Op, SDValue N, SDValue &Disp,
354 SDValue &Base, int minOffset, int maxOffset);
355
356 //! Address predicate if N can be expressed as an indexed [r+r] operation.
357 bool SelectXFormAddr(SDValue Op, SDValue N, SDValue &Base,
358 SDValue &Index);
359
360 /// SelectInlineAsmMemoryOperand - Implement addressing mode selection for
361 /// inline asm expressions.
362 virtual bool SelectInlineAsmMemoryOperand(const SDValue &Op,
363 char ConstraintCode,
364 std::vector<SDValue> &OutOps) {
365 SDValue Op0, Op1;
366 switch (ConstraintCode) {
367 default: return true;
368 case 'm': // memory
369 if (!SelectDFormAddr(Op, Op, Op0, Op1)
370 && !SelectAFormAddr(Op, Op, Op0, Op1))
371 SelectXFormAddr(Op, Op, Op0, Op1);
372 break;
373 case 'o': // offsetable
374 if (!SelectDFormAddr(Op, Op, Op0, Op1)
375 && !SelectAFormAddr(Op, Op, Op0, Op1)) {
376 Op0 = Op;
377 Op1 = getSmallIPtrImm(0);
378 }
379 break;
380 case 'v': // not offsetable
381#if 1
Torok Edwinc23197a2009-07-14 16:55:14 +0000382 llvm_unreachable("InlineAsmMemoryOperand 'v' constraint not handled.");
Scott Michel7ea02ff2009-03-17 01:15:45 +0000383#else
384 SelectAddrIdxOnly(Op, Op, Op0, Op1);
385#endif
386 break;
387 }
388
389 OutOps.push_back(Op0);
390 OutOps.push_back(Op1);
391 return false;
392 }
393
394 /// InstructionSelect - This callback is invoked by
395 /// SelectionDAGISel when it has created a SelectionDAG for us to codegen.
396 virtual void InstructionSelect();
397
398 virtual const char *getPassName() const {
399 return "Cell SPU DAG->DAG Pattern Instruction Selection";
400 }
401
402 /// CreateTargetHazardRecognizer - Return the hazard recognizer to use for
403 /// this target when scheduling the DAG.
404 virtual ScheduleHazardRecognizer *CreateTargetHazardRecognizer() {
405 const TargetInstrInfo *II = TM.getInstrInfo();
406 assert(II && "No InstrInfo?");
407 return new SPUHazardRecognizer(*II);
408 }
409
410 // Include the pieces autogenerated from the target description.
Scott Michel266bc8f2007-12-04 22:23:35 +0000411#include "SPUGenDAGISel.inc"
Scott Michel7ea02ff2009-03-17 01:15:45 +0000412 };
Dan Gohman844731a2008-05-13 00:00:25 +0000413}
414
Evan Chengdb8d56b2008-06-30 20:45:06 +0000415/// InstructionSelect - This callback is invoked by
Scott Michel266bc8f2007-12-04 22:23:35 +0000416/// SelectionDAGISel when it has created a SelectionDAG for us to codegen.
417void
Dan Gohmanf350b272008-08-23 02:25:05 +0000418SPUDAGToDAGISel::InstructionSelect()
Scott Michel266bc8f2007-12-04 22:23:35 +0000419{
420 DEBUG(BB->dump());
421
422 // Select target instructions for the DAG.
David Greene8ad4c002008-10-27 21:56:29 +0000423 SelectRoot(*CurDAG);
Dan Gohmanf350b272008-08-23 02:25:05 +0000424 CurDAG->RemoveDeadNodes();
Scott Michel266bc8f2007-12-04 22:23:35 +0000425}
426
Scott Michel266bc8f2007-12-04 22:23:35 +0000427/*!
Scott Michel9de57a92009-01-26 22:33:37 +0000428 \arg Op The ISD instruction operand
Scott Michel266bc8f2007-12-04 22:23:35 +0000429 \arg N The address to be tested
430 \arg Base The base address
431 \arg Index The base address index
432 */
433bool
Dan Gohman475871a2008-07-27 21:46:04 +0000434SPUDAGToDAGISel::SelectAFormAddr(SDValue Op, SDValue N, SDValue &Base,
435 SDValue &Index) {
Scott Michel266bc8f2007-12-04 22:23:35 +0000436 // These match the addr256k operand type:
Duncan Sands83ec4b62008-06-06 12:08:01 +0000437 MVT OffsVT = MVT::i16;
Dan Gohman475871a2008-07-27 21:46:04 +0000438 SDValue Zero = CurDAG->getTargetConstant(0, OffsVT);
Scott Michel266bc8f2007-12-04 22:23:35 +0000439
440 switch (N.getOpcode()) {
441 case ISD::Constant:
Scott Michel9de5d0d2008-01-11 02:53:15 +0000442 case ISD::ConstantPool:
443 case ISD::GlobalAddress:
Torok Edwindac237e2009-07-08 20:53:28 +0000444 llvm_report_error("SPU SelectAFormAddr: Constant/Pool/Global not lowered.");
Scott Michel9de5d0d2008-01-11 02:53:15 +0000445 /*NOTREACHED*/
446
Scott Michel053c1da2008-01-29 02:16:57 +0000447 case ISD::TargetConstant:
Scott Michel9de5d0d2008-01-11 02:53:15 +0000448 case ISD::TargetGlobalAddress:
Scott Michel053c1da2008-01-29 02:16:57 +0000449 case ISD::TargetJumpTable:
Torok Edwindac237e2009-07-08 20:53:28 +0000450 llvm_report_error("SPUSelectAFormAddr: Target Constant/Pool/Global "
451 "not wrapped as A-form address.");
Scott Michel053c1da2008-01-29 02:16:57 +0000452 /*NOTREACHED*/
Scott Michel266bc8f2007-12-04 22:23:35 +0000453
Scott Michel02d711b2008-12-30 23:28:25 +0000454 case SPUISD::AFormAddr:
Scott Michel053c1da2008-01-29 02:16:57 +0000455 // Just load from memory if there's only a single use of the location,
456 // otherwise, this will get handled below with D-form offset addresses
457 if (N.hasOneUse()) {
Dan Gohman475871a2008-07-27 21:46:04 +0000458 SDValue Op0 = N.getOperand(0);
Scott Michel053c1da2008-01-29 02:16:57 +0000459 switch (Op0.getOpcode()) {
460 case ISD::TargetConstantPool:
461 case ISD::TargetJumpTable:
462 Base = Op0;
463 Index = Zero;
464 return true;
465
466 case ISD::TargetGlobalAddress: {
467 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op0);
468 GlobalValue *GV = GSDN->getGlobal();
469 if (GV->getAlignment() == 16) {
470 Base = Op0;
471 Index = Zero;
472 return true;
473 }
474 break;
475 }
476 }
477 }
478 break;
479 }
Scott Michel266bc8f2007-12-04 22:23:35 +0000480 return false;
481}
482
Scott Michel02d711b2008-12-30 23:28:25 +0000483bool
Dan Gohman475871a2008-07-27 21:46:04 +0000484SPUDAGToDAGISel::SelectDForm2Addr(SDValue Op, SDValue N, SDValue &Disp,
485 SDValue &Base) {
Scott Michel203b2d62008-04-30 00:30:08 +0000486 const int minDForm2Offset = -(1 << 7);
487 const int maxDForm2Offset = (1 << 7) - 1;
488 return DFormAddressPredicate(Op, N, Disp, Base, minDForm2Offset,
489 maxDForm2Offset);
Scott Michel7f9ba9b2008-01-30 02:55:46 +0000490}
491
Scott Michel266bc8f2007-12-04 22:23:35 +0000492/*!
493 \arg Op The ISD instruction (ignored)
494 \arg N The address to be tested
495 \arg Base Base address register/pointer
496 \arg Index Base address index
497
498 Examine the input address by a base register plus a signed 10-bit
499 displacement, [r+I10] (D-form address).
500
501 \return true if \a N is a D-form address with \a Base and \a Index set
Dan Gohman475871a2008-07-27 21:46:04 +0000502 to non-empty SDValue instances.
Scott Michel266bc8f2007-12-04 22:23:35 +0000503*/
504bool
Dan Gohman475871a2008-07-27 21:46:04 +0000505SPUDAGToDAGISel::SelectDFormAddr(SDValue Op, SDValue N, SDValue &Base,
506 SDValue &Index) {
Scott Michel7f9ba9b2008-01-30 02:55:46 +0000507 return DFormAddressPredicate(Op, N, Base, Index,
Scott Michel9c0c6b22008-11-21 02:56:16 +0000508 SPUFrameInfo::minFrameOffset(),
509 SPUFrameInfo::maxFrameOffset());
Scott Michel7f9ba9b2008-01-30 02:55:46 +0000510}
511
512bool
Dan Gohman475871a2008-07-27 21:46:04 +0000513SPUDAGToDAGISel::DFormAddressPredicate(SDValue Op, SDValue N, SDValue &Base,
514 SDValue &Index, int minOffset,
Scott Michel7f9ba9b2008-01-30 02:55:46 +0000515 int maxOffset) {
Scott Michel266bc8f2007-12-04 22:23:35 +0000516 unsigned Opc = N.getOpcode();
Duncan Sands83ec4b62008-06-06 12:08:01 +0000517 MVT PtrTy = SPUtli.getPointerTy();
Scott Michel266bc8f2007-12-04 22:23:35 +0000518
Scott Michel053c1da2008-01-29 02:16:57 +0000519 if (Opc == ISD::FrameIndex) {
520 // Stack frame index must be less than 512 (divided by 16):
Scott Michel203b2d62008-04-30 00:30:08 +0000521 FrameIndexSDNode *FIN = dyn_cast<FrameIndexSDNode>(N);
522 int FI = int(FIN->getIndex());
Scott Michel266bc8f2007-12-04 22:23:35 +0000523 DEBUG(cerr << "SelectDFormAddr: ISD::FrameIndex = "
Scott Michel203b2d62008-04-30 00:30:08 +0000524 << FI << "\n");
525 if (SPUFrameInfo::FItoStackOffset(FI) < maxOffset) {
Scott Michel266bc8f2007-12-04 22:23:35 +0000526 Base = CurDAG->getTargetConstant(0, PtrTy);
Scott Michel203b2d62008-04-30 00:30:08 +0000527 Index = CurDAG->getTargetFrameIndex(FI, PtrTy);
Scott Michel266bc8f2007-12-04 22:23:35 +0000528 return true;
529 }
530 } else if (Opc == ISD::ADD) {
531 // Generated by getelementptr
Dan Gohman475871a2008-07-27 21:46:04 +0000532 const SDValue Op0 = N.getOperand(0);
533 const SDValue Op1 = N.getOperand(1);
Scott Michel266bc8f2007-12-04 22:23:35 +0000534
Scott Michel053c1da2008-01-29 02:16:57 +0000535 if ((Op0.getOpcode() == SPUISD::Hi && Op1.getOpcode() == SPUISD::Lo)
536 || (Op1.getOpcode() == SPUISD::Hi && Op0.getOpcode() == SPUISD::Lo)) {
537 Base = CurDAG->getTargetConstant(0, PtrTy);
538 Index = N;
539 return true;
540 } else if (Op1.getOpcode() == ISD::Constant
541 || Op1.getOpcode() == ISD::TargetConstant) {
Scott Michel9de5d0d2008-01-11 02:53:15 +0000542 ConstantSDNode *CN = dyn_cast<ConstantSDNode>(Op1);
Dan Gohman7810bfe2008-09-26 21:54:37 +0000543 int32_t offset = int32_t(CN->getSExtValue());
Scott Michel9de5d0d2008-01-11 02:53:15 +0000544
Scott Michel053c1da2008-01-29 02:16:57 +0000545 if (Op0.getOpcode() == ISD::FrameIndex) {
Scott Michel203b2d62008-04-30 00:30:08 +0000546 FrameIndexSDNode *FIN = dyn_cast<FrameIndexSDNode>(Op0);
547 int FI = int(FIN->getIndex());
Scott Michel9de5d0d2008-01-11 02:53:15 +0000548 DEBUG(cerr << "SelectDFormAddr: ISD::ADD offset = " << offset
Scott Michel203b2d62008-04-30 00:30:08 +0000549 << " frame index = " << FI << "\n");
Scott Michel9de5d0d2008-01-11 02:53:15 +0000550
Scott Michel203b2d62008-04-30 00:30:08 +0000551 if (SPUFrameInfo::FItoStackOffset(FI) < maxOffset) {
Scott Michel9de5d0d2008-01-11 02:53:15 +0000552 Base = CurDAG->getTargetConstant(offset, PtrTy);
Scott Michel203b2d62008-04-30 00:30:08 +0000553 Index = CurDAG->getTargetFrameIndex(FI, PtrTy);
Scott Michel9de5d0d2008-01-11 02:53:15 +0000554 return true;
555 }
Scott Michel7f9ba9b2008-01-30 02:55:46 +0000556 } else if (offset > minOffset && offset < maxOffset) {
Scott Michel9de5d0d2008-01-11 02:53:15 +0000557 Base = CurDAG->getTargetConstant(offset, PtrTy);
Scott Michel053c1da2008-01-29 02:16:57 +0000558 Index = Op0;
559 return true;
560 }
561 } else if (Op0.getOpcode() == ISD::Constant
562 || Op0.getOpcode() == ISD::TargetConstant) {
563 ConstantSDNode *CN = dyn_cast<ConstantSDNode>(Op0);
Dan Gohman7810bfe2008-09-26 21:54:37 +0000564 int32_t offset = int32_t(CN->getSExtValue());
Scott Michel053c1da2008-01-29 02:16:57 +0000565
566 if (Op1.getOpcode() == ISD::FrameIndex) {
Scott Michel203b2d62008-04-30 00:30:08 +0000567 FrameIndexSDNode *FIN = dyn_cast<FrameIndexSDNode>(Op1);
568 int FI = int(FIN->getIndex());
Scott Michel053c1da2008-01-29 02:16:57 +0000569 DEBUG(cerr << "SelectDFormAddr: ISD::ADD offset = " << offset
Scott Michel203b2d62008-04-30 00:30:08 +0000570 << " frame index = " << FI << "\n");
Scott Michel053c1da2008-01-29 02:16:57 +0000571
Scott Michel203b2d62008-04-30 00:30:08 +0000572 if (SPUFrameInfo::FItoStackOffset(FI) < maxOffset) {
Scott Michel053c1da2008-01-29 02:16:57 +0000573 Base = CurDAG->getTargetConstant(offset, PtrTy);
Scott Michel203b2d62008-04-30 00:30:08 +0000574 Index = CurDAG->getTargetFrameIndex(FI, PtrTy);
Scott Michel9de5d0d2008-01-11 02:53:15 +0000575 return true;
576 }
Scott Michel7f9ba9b2008-01-30 02:55:46 +0000577 } else if (offset > minOffset && offset < maxOffset) {
Scott Michel053c1da2008-01-29 02:16:57 +0000578 Base = CurDAG->getTargetConstant(offset, PtrTy);
579 Index = Op1;
580 return true;
Scott Michel9de5d0d2008-01-11 02:53:15 +0000581 }
Scott Michel053c1da2008-01-29 02:16:57 +0000582 }
583 } else if (Opc == SPUISD::IndirectAddr) {
584 // Indirect with constant offset -> D-Form address
Dan Gohman475871a2008-07-27 21:46:04 +0000585 const SDValue Op0 = N.getOperand(0);
586 const SDValue Op1 = N.getOperand(1);
Scott Michel497e8882008-01-11 21:01:19 +0000587
Scott Michel7f9ba9b2008-01-30 02:55:46 +0000588 if (Op0.getOpcode() == SPUISD::Hi
589 && Op1.getOpcode() == SPUISD::Lo) {
Scott Michel053c1da2008-01-29 02:16:57 +0000590 // (SPUindirect (SPUhi <arg>, 0), (SPUlo <arg>, 0))
Scott Michel9de5d0d2008-01-11 02:53:15 +0000591 Base = CurDAG->getTargetConstant(0, PtrTy);
Scott Michel053c1da2008-01-29 02:16:57 +0000592 Index = N;
Scott Michel9de5d0d2008-01-11 02:53:15 +0000593 return true;
Scott Michel7f9ba9b2008-01-30 02:55:46 +0000594 } else if (isa<ConstantSDNode>(Op0) || isa<ConstantSDNode>(Op1)) {
595 int32_t offset = 0;
Dan Gohman475871a2008-07-27 21:46:04 +0000596 SDValue idxOp;
Scott Michel7f9ba9b2008-01-30 02:55:46 +0000597
598 if (isa<ConstantSDNode>(Op1)) {
599 ConstantSDNode *CN = cast<ConstantSDNode>(Op1);
Dan Gohman7810bfe2008-09-26 21:54:37 +0000600 offset = int32_t(CN->getSExtValue());
Scott Michel7f9ba9b2008-01-30 02:55:46 +0000601 idxOp = Op0;
602 } else if (isa<ConstantSDNode>(Op0)) {
603 ConstantSDNode *CN = cast<ConstantSDNode>(Op0);
Dan Gohman7810bfe2008-09-26 21:54:37 +0000604 offset = int32_t(CN->getSExtValue());
Scott Michel7f9ba9b2008-01-30 02:55:46 +0000605 idxOp = Op1;
Scott Michel02d711b2008-12-30 23:28:25 +0000606 }
Scott Michel7f9ba9b2008-01-30 02:55:46 +0000607
608 if (offset >= minOffset && offset <= maxOffset) {
609 Base = CurDAG->getTargetConstant(offset, PtrTy);
610 Index = idxOp;
611 return true;
612 }
Scott Michel9de5d0d2008-01-11 02:53:15 +0000613 }
Scott Michel053c1da2008-01-29 02:16:57 +0000614 } else if (Opc == SPUISD::AFormAddr) {
615 Base = CurDAG->getTargetConstant(0, N.getValueType());
616 Index = N;
Scott Michel58c58182008-01-17 20:38:41 +0000617 return true;
Scott Michel7f9ba9b2008-01-30 02:55:46 +0000618 } else if (Opc == SPUISD::LDRESULT) {
619 Base = CurDAG->getTargetConstant(0, N.getValueType());
620 Index = N;
621 return true;
Scott Michel9c0c6b22008-11-21 02:56:16 +0000622 } else if (Opc == ISD::Register || Opc == ISD::CopyFromReg) {
623 unsigned OpOpc = Op.getOpcode();
624
625 if (OpOpc == ISD::STORE || OpOpc == ISD::LOAD) {
626 // Direct load/store without getelementptr
627 SDValue Addr, Offs;
628
629 // Get the register from CopyFromReg
630 if (Opc == ISD::CopyFromReg)
631 Addr = N.getOperand(1);
632 else
633 Addr = N; // Register
634
Scott Michelaedc6372008-12-10 00:15:19 +0000635 Offs = ((OpOpc == ISD::STORE) ? Op.getOperand(3) : Op.getOperand(2));
Scott Michel9c0c6b22008-11-21 02:56:16 +0000636
637 if (Offs.getOpcode() == ISD::Constant || Offs.getOpcode() == ISD::UNDEF) {
638 if (Offs.getOpcode() == ISD::UNDEF)
639 Offs = CurDAG->getTargetConstant(0, Offs.getValueType());
640
641 Base = Offs;
642 Index = Addr;
643 return true;
644 }
Scott Michelaedc6372008-12-10 00:15:19 +0000645 } else {
646 /* If otherwise unadorned, default to D-form address with 0 offset: */
647 if (Opc == ISD::CopyFromReg) {
Scott Michel19c10e62009-01-26 03:37:41 +0000648 Index = N.getOperand(1);
Scott Michelaedc6372008-12-10 00:15:19 +0000649 } else {
Scott Michel19c10e62009-01-26 03:37:41 +0000650 Index = N;
Scott Michelaedc6372008-12-10 00:15:19 +0000651 }
652
653 Base = CurDAG->getTargetConstant(0, Index.getValueType());
654 return true;
Scott Michel9c0c6b22008-11-21 02:56:16 +0000655 }
Scott Michel266bc8f2007-12-04 22:23:35 +0000656 }
Scott Michel9c0c6b22008-11-21 02:56:16 +0000657
Scott Michel266bc8f2007-12-04 22:23:35 +0000658 return false;
659}
660
661/*!
662 \arg Op The ISD instruction operand
663 \arg N The address operand
664 \arg Base The base pointer operand
665 \arg Index The offset/index operand
666
Scott Michel9c0c6b22008-11-21 02:56:16 +0000667 If the address \a N can be expressed as an A-form or D-form address, returns
668 false. Otherwise, creates two operands, Base and Index that will become the
669 (r)(r) X-form address.
Scott Michel266bc8f2007-12-04 22:23:35 +0000670*/
671bool
Dan Gohman475871a2008-07-27 21:46:04 +0000672SPUDAGToDAGISel::SelectXFormAddr(SDValue Op, SDValue N, SDValue &Base,
673 SDValue &Index) {
Scott Michel9c0c6b22008-11-21 02:56:16 +0000674 if (!SelectAFormAddr(Op, N, Base, Index)
675 && !SelectDFormAddr(Op, N, Base, Index)) {
Scott Michel18fae692008-11-25 17:29:43 +0000676 // If the address is neither A-form or D-form, punt and use an X-form
677 // address:
Scott Michel1a6cdb62008-12-01 17:56:02 +0000678 Base = N.getOperand(1);
679 Index = N.getOperand(0);
Scott Michel50843c02008-11-25 04:03:47 +0000680 return true;
Scott Michel9c0c6b22008-11-21 02:56:16 +0000681 }
682
683 return false;
Scott Michel58c58182008-01-17 20:38:41 +0000684}
685
Scott Michel266bc8f2007-12-04 22:23:35 +0000686//! Convert the operand from a target-independent to a target-specific node
687/*!
688 */
689SDNode *
Dan Gohman475871a2008-07-27 21:46:04 +0000690SPUDAGToDAGISel::Select(SDValue Op) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000691 SDNode *N = Op.getNode();
Scott Michel266bc8f2007-12-04 22:23:35 +0000692 unsigned Opc = N->getOpcode();
Scott Michel58c58182008-01-17 20:38:41 +0000693 int n_ops = -1;
694 unsigned NewOpc;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000695 MVT OpVT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +0000696 SDValue Ops[8];
Dale Johannesened2eee62009-02-06 01:31:28 +0000697 DebugLoc dl = N->getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +0000698
Dan Gohmane8be6c62008-07-17 19:10:17 +0000699 if (N->isMachineOpcode()) {
Scott Michel266bc8f2007-12-04 22:23:35 +0000700 return NULL; // Already selected.
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000701 }
702
703 if (Opc == ISD::FrameIndex) {
Scott Michel02d711b2008-12-30 23:28:25 +0000704 int FI = cast<FrameIndexSDNode>(N)->getIndex();
705 SDValue TFI = CurDAG->getTargetFrameIndex(FI, Op.getValueType());
706 SDValue Imm0 = CurDAG->getTargetConstant(0, Op.getValueType());
Scott Michel266bc8f2007-12-04 22:23:35 +0000707
Scott Michel02d711b2008-12-30 23:28:25 +0000708 if (FI < 128) {
Scott Michel203b2d62008-04-30 00:30:08 +0000709 NewOpc = SPU::AIr32;
Scott Michel02d711b2008-12-30 23:28:25 +0000710 Ops[0] = TFI;
711 Ops[1] = Imm0;
Scott Michel203b2d62008-04-30 00:30:08 +0000712 n_ops = 2;
713 } else {
Scott Michel203b2d62008-04-30 00:30:08 +0000714 NewOpc = SPU::Ar32;
Scott Michel02d711b2008-12-30 23:28:25 +0000715 Ops[0] = CurDAG->getRegister(SPU::R1, Op.getValueType());
Dale Johannesened2eee62009-02-06 01:31:28 +0000716 Ops[1] = SDValue(CurDAG->getTargetNode(SPU::ILAr32, dl, Op.getValueType(),
Scott Michel02d711b2008-12-30 23:28:25 +0000717 TFI, Imm0), 0);
Scott Michel203b2d62008-04-30 00:30:08 +0000718 n_ops = 2;
Scott Michel203b2d62008-04-30 00:30:08 +0000719 }
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000720 } else if (Opc == ISD::Constant && OpVT == MVT::i64) {
721 // Catch the i64 constants that end up here. Note: The backend doesn't
722 // attempt to legalize the constant (it's useless because DAGCombiner
723 // will insert 64-bit constants and we can't stop it).
Scott Michel7ea02ff2009-03-17 01:15:45 +0000724 return SelectI64Constant(Op, OpVT, Op.getDebugLoc());
Scott Michel94bd57e2009-01-15 04:41:47 +0000725 } else if ((Opc == ISD::ZERO_EXTEND || Opc == ISD::ANY_EXTEND)
726 && OpVT == MVT::i64) {
727 SDValue Op0 = Op.getOperand(0);
728 MVT Op0VT = Op0.getValueType();
729 MVT Op0VecVT = MVT::getVectorVT(Op0VT, (128 / Op0VT.getSizeInBits()));
730 MVT OpVecVT = MVT::getVectorVT(OpVT, (128 / OpVT.getSizeInBits()));
731 SDValue shufMask;
Scott Michel58c58182008-01-17 20:38:41 +0000732
Scott Michel94bd57e2009-01-15 04:41:47 +0000733 switch (Op0VT.getSimpleVT()) {
734 default:
Torok Edwindac237e2009-07-08 20:53:28 +0000735 llvm_report_error("CellSPU Select: Unhandled zero/any extend MVT");
Scott Michel94bd57e2009-01-15 04:41:47 +0000736 /*NOTREACHED*/
Scott Michel94bd57e2009-01-15 04:41:47 +0000737 case MVT::i32:
Evan Chenga87008d2009-02-25 22:49:59 +0000738 shufMask = CurDAG->getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Scott Micheld1e8d9c2009-01-21 04:58:48 +0000739 CurDAG->getConstant(0x80808080, MVT::i32),
740 CurDAG->getConstant(0x00010203, MVT::i32),
741 CurDAG->getConstant(0x80808080, MVT::i32),
742 CurDAG->getConstant(0x08090a0b, MVT::i32));
Scott Michel94bd57e2009-01-15 04:41:47 +0000743 break;
744
745 case MVT::i16:
Evan Chenga87008d2009-02-25 22:49:59 +0000746 shufMask = CurDAG->getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Scott Micheld1e8d9c2009-01-21 04:58:48 +0000747 CurDAG->getConstant(0x80808080, MVT::i32),
748 CurDAG->getConstant(0x80800203, MVT::i32),
749 CurDAG->getConstant(0x80808080, MVT::i32),
750 CurDAG->getConstant(0x80800a0b, MVT::i32));
Scott Michel94bd57e2009-01-15 04:41:47 +0000751 break;
752
753 case MVT::i8:
Evan Chenga87008d2009-02-25 22:49:59 +0000754 shufMask = CurDAG->getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Scott Micheld1e8d9c2009-01-21 04:58:48 +0000755 CurDAG->getConstant(0x80808080, MVT::i32),
756 CurDAG->getConstant(0x80808003, MVT::i32),
757 CurDAG->getConstant(0x80808080, MVT::i32),
758 CurDAG->getConstant(0x8080800b, MVT::i32));
Scott Michel94bd57e2009-01-15 04:41:47 +0000759 break;
Scott Michel58c58182008-01-17 20:38:41 +0000760 }
Scott Michel94bd57e2009-01-15 04:41:47 +0000761
762 SDNode *shufMaskLoad = emitBuildVector(shufMask);
763 SDNode *PromoteScalar =
Dale Johannesened2eee62009-02-06 01:31:28 +0000764 SelectCode(CurDAG->getNode(SPUISD::PREFSLOT2VEC, dl, Op0VecVT, Op0));
Scott Michel94bd57e2009-01-15 04:41:47 +0000765
766 SDValue zextShuffle =
Dale Johannesened2eee62009-02-06 01:31:28 +0000767 CurDAG->getNode(SPUISD::SHUFB, dl, OpVecVT,
Scott Micheld1e8d9c2009-01-21 04:58:48 +0000768 SDValue(PromoteScalar, 0),
769 SDValue(PromoteScalar, 0),
770 SDValue(shufMaskLoad, 0));
Scott Michel94bd57e2009-01-15 04:41:47 +0000771
772 // N.B.: BIT_CONVERT replaces and updates the zextShuffle node, so we
773 // re-use it in the VEC2PREFSLOT selection without needing to explicitly
774 // call SelectCode (it's already done for us.)
Dale Johannesen04692802009-02-07 00:56:46 +0000775 SelectCode(CurDAG->getNode(ISD::BIT_CONVERT, dl, OpVecVT, zextShuffle));
Dale Johannesened2eee62009-02-06 01:31:28 +0000776 return SelectCode(CurDAG->getNode(SPUISD::VEC2PREFSLOT, dl, OpVT,
Scott Michel94bd57e2009-01-15 04:41:47 +0000777 zextShuffle));
778 } else if (Opc == ISD::ADD && (OpVT == MVT::i64 || OpVT == MVT::v2i64)) {
779 SDNode *CGLoad =
Scott Michel7ea02ff2009-03-17 01:15:45 +0000780 emitBuildVector(getCarryGenerateShufMask(*CurDAG, dl));
Scott Michel94bd57e2009-01-15 04:41:47 +0000781
Dale Johannesened2eee62009-02-06 01:31:28 +0000782 return SelectCode(CurDAG->getNode(SPUISD::ADD64_MARKER, dl, OpVT,
Scott Michel94bd57e2009-01-15 04:41:47 +0000783 Op.getOperand(0), Op.getOperand(1),
784 SDValue(CGLoad, 0)));
785 } else if (Opc == ISD::SUB && (OpVT == MVT::i64 || OpVT == MVT::v2i64)) {
786 SDNode *CGLoad =
Scott Michel7ea02ff2009-03-17 01:15:45 +0000787 emitBuildVector(getBorrowGenerateShufMask(*CurDAG, dl));
Scott Michel94bd57e2009-01-15 04:41:47 +0000788
Dale Johannesened2eee62009-02-06 01:31:28 +0000789 return SelectCode(CurDAG->getNode(SPUISD::SUB64_MARKER, dl, OpVT,
Scott Michel94bd57e2009-01-15 04:41:47 +0000790 Op.getOperand(0), Op.getOperand(1),
791 SDValue(CGLoad, 0)));
792 } else if (Opc == ISD::MUL && (OpVT == MVT::i64 || OpVT == MVT::v2i64)) {
793 SDNode *CGLoad =
Scott Michel7ea02ff2009-03-17 01:15:45 +0000794 emitBuildVector(getCarryGenerateShufMask(*CurDAG, dl));
Scott Michel94bd57e2009-01-15 04:41:47 +0000795
Dale Johannesened2eee62009-02-06 01:31:28 +0000796 return SelectCode(CurDAG->getNode(SPUISD::MUL64_MARKER, dl, OpVT,
Scott Michel94bd57e2009-01-15 04:41:47 +0000797 Op.getOperand(0), Op.getOperand(1),
798 SDValue(CGLoad, 0)));
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000799 } else if (Opc == ISD::TRUNCATE) {
800 SDValue Op0 = Op.getOperand(0);
801 if ((Op0.getOpcode() == ISD::SRA || Op0.getOpcode() == ISD::SRL)
802 && OpVT == MVT::i32
803 && Op0.getValueType() == MVT::i64) {
Scott Michel9de57a92009-01-26 22:33:37 +0000804 // Catch (truncate:i32 ([sra|srl]:i64 arg, c), where c >= 32
805 //
806 // Take advantage of the fact that the upper 32 bits are in the
807 // i32 preferred slot and avoid shuffle gymnastics:
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000808 ConstantSDNode *CN = dyn_cast<ConstantSDNode>(Op0.getOperand(1));
809 if (CN != 0) {
810 unsigned shift_amt = unsigned(CN->getZExtValue());
Scott Micheld1e8d9c2009-01-21 04:58:48 +0000811
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000812 if (shift_amt >= 32) {
813 SDNode *hi32 =
Dale Johannesened2eee62009-02-06 01:31:28 +0000814 CurDAG->getTargetNode(SPU::ORr32_r64, dl, OpVT,
815 Op0.getOperand(0));
Scott Micheld1e8d9c2009-01-21 04:58:48 +0000816
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000817 shift_amt -= 32;
818 if (shift_amt > 0) {
819 // Take care of the additional shift, if present:
820 SDValue shift = CurDAG->getTargetConstant(shift_amt, MVT::i32);
821 unsigned Opc = SPU::ROTMAIr32_i32;
Scott Michel9de57a92009-01-26 22:33:37 +0000822
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000823 if (Op0.getOpcode() == ISD::SRL)
824 Opc = SPU::ROTMr32;
Scott Micheld1e8d9c2009-01-21 04:58:48 +0000825
Dale Johannesened2eee62009-02-06 01:31:28 +0000826 hi32 = CurDAG->getTargetNode(Opc, dl, OpVT, SDValue(hi32, 0),
827 shift);
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000828 }
829
830 return hi32;
831 }
832 }
833 }
Scott Michel02d711b2008-12-30 23:28:25 +0000834 } else if (Opc == ISD::SHL) {
835 if (OpVT == MVT::i64) {
836 return SelectSHLi64(Op, OpVT);
837 }
838 } else if (Opc == ISD::SRL) {
839 if (OpVT == MVT::i64) {
840 return SelectSRLi64(Op, OpVT);
841 }
842 } else if (Opc == ISD::SRA) {
843 if (OpVT == MVT::i64) {
844 return SelectSRAi64(Op, OpVT);
845 }
Scott Michel7ea02ff2009-03-17 01:15:45 +0000846 } else if (Opc == ISD::FNEG
847 && (OpVT == MVT::f64 || OpVT == MVT::v2f64)) {
848 DebugLoc dl = Op.getDebugLoc();
849 // Check if the pattern is a special form of DFNMS:
850 // (fneg (fsub (fmul R64FP:$rA, R64FP:$rB), R64FP:$rC))
851 SDValue Op0 = Op.getOperand(0);
852 if (Op0.getOpcode() == ISD::FSUB) {
853 SDValue Op00 = Op0.getOperand(0);
854 if (Op00.getOpcode() == ISD::FMUL) {
855 unsigned Opc = SPU::DFNMSf64;
856 if (OpVT == MVT::v2f64)
857 Opc = SPU::DFNMSv2f64;
858
859 return CurDAG->getTargetNode(Opc, dl, OpVT,
860 Op00.getOperand(0),
861 Op00.getOperand(1),
862 Op0.getOperand(1));
863 }
864 }
865
866 SDValue negConst = CurDAG->getConstant(0x8000000000000000ULL, MVT::i64);
867 SDNode *signMask = 0;
Scott Michela82d3f72009-03-17 16:45:16 +0000868 unsigned Opc = SPU::XORfneg64;
Scott Michel7ea02ff2009-03-17 01:15:45 +0000869
870 if (OpVT == MVT::f64) {
871 signMask = SelectI64Constant(negConst, MVT::i64, dl);
872 } else if (OpVT == MVT::v2f64) {
Scott Michela82d3f72009-03-17 16:45:16 +0000873 Opc = SPU::XORfnegvec;
Scott Michel7ea02ff2009-03-17 01:15:45 +0000874 signMask = emitBuildVector(CurDAG->getNode(ISD::BUILD_VECTOR, dl,
Bill Wendling51b16f42009-05-30 01:09:53 +0000875 MVT::v2i64,
Scott Michel7ea02ff2009-03-17 01:15:45 +0000876 negConst, negConst));
877 }
878
879 return CurDAG->getTargetNode(Opc, dl, OpVT,
Bill Wendling51b16f42009-05-30 01:09:53 +0000880 Op.getOperand(0), SDValue(signMask, 0));
Scott Michel7ea02ff2009-03-17 01:15:45 +0000881 } else if (Opc == ISD::FABS) {
882 if (OpVT == MVT::f64) {
883 SDNode *signMask = SelectI64Constant(0x7fffffffffffffffULL, MVT::i64, dl);
884 return CurDAG->getTargetNode(SPU::ANDfabs64, dl, OpVT,
885 Op.getOperand(0), SDValue(signMask, 0));
886 } else if (OpVT == MVT::v2f64) {
887 SDValue absConst = CurDAG->getConstant(0x7fffffffffffffffULL, MVT::i64);
888 SDValue absVec = CurDAG->getNode(ISD::BUILD_VECTOR, dl, MVT::v2i64,
889 absConst, absConst);
890 SDNode *signMask = emitBuildVector(absVec);
891 return CurDAG->getTargetNode(SPU::ANDfabsvec, dl, OpVT,
892 Op.getOperand(0), SDValue(signMask, 0));
893 }
Scott Michel266bc8f2007-12-04 22:23:35 +0000894 } else if (Opc == SPUISD::LDRESULT) {
895 // Custom select instructions for LDRESULT
Duncan Sands83ec4b62008-06-06 12:08:01 +0000896 MVT VT = N->getValueType(0);
Dan Gohman475871a2008-07-27 21:46:04 +0000897 SDValue Arg = N->getOperand(0);
898 SDValue Chain = N->getOperand(1);
Scott Michel266bc8f2007-12-04 22:23:35 +0000899 SDNode *Result;
Scott Michela59d4692008-02-23 18:41:37 +0000900 const valtype_map_s *vtm = getValueTypeMapEntry(VT);
901
902 if (vtm->ldresult_ins == 0) {
Torok Edwindac237e2009-07-08 20:53:28 +0000903 std::string msg;
904 raw_string_ostream Msg(msg);
905 Msg << "LDRESULT for unsupported type: "
906 << VT.getMVTString();
907 llvm_report_error(Msg.str());
Scott Michela59d4692008-02-23 18:41:37 +0000908 }
Scott Michel266bc8f2007-12-04 22:23:35 +0000909
Scott Michela59d4692008-02-23 18:41:37 +0000910 Opc = vtm->ldresult_ins;
911 if (vtm->ldresult_imm) {
Dan Gohman475871a2008-07-27 21:46:04 +0000912 SDValue Zero = CurDAG->getTargetConstant(0, VT);
Scott Michel86c041f2007-12-20 00:44:13 +0000913
Dale Johannesened2eee62009-02-06 01:31:28 +0000914 Result = CurDAG->getTargetNode(Opc, dl, VT, MVT::Other, Arg, Zero, Chain);
Scott Michel86c041f2007-12-20 00:44:13 +0000915 } else {
Dale Johannesened2eee62009-02-06 01:31:28 +0000916 Result = CurDAG->getTargetNode(Opc, dl, VT, MVT::Other, Arg, Arg, Chain);
Scott Michel86c041f2007-12-20 00:44:13 +0000917 }
918
Scott Michel266bc8f2007-12-04 22:23:35 +0000919 return Result;
Scott Michel053c1da2008-01-29 02:16:57 +0000920 } else if (Opc == SPUISD::IndirectAddr) {
Scott Michelf0569be2008-12-27 04:51:36 +0000921 // Look at the operands: SelectCode() will catch the cases that aren't
922 // specifically handled here.
923 //
924 // SPUInstrInfo catches the following patterns:
925 // (SPUindirect (SPUhi ...), (SPUlo ...))
926 // (SPUindirect $sp, imm)
927 MVT VT = Op.getValueType();
928 SDValue Op0 = N->getOperand(0);
929 SDValue Op1 = N->getOperand(1);
930 RegisterSDNode *RN;
Scott Michel58c58182008-01-17 20:38:41 +0000931
Scott Michelf0569be2008-12-27 04:51:36 +0000932 if ((Op0.getOpcode() != SPUISD::Hi && Op1.getOpcode() != SPUISD::Lo)
933 || (Op0.getOpcode() == ISD::Register
934 && ((RN = dyn_cast<RegisterSDNode>(Op0.getNode())) != 0
935 && RN->getReg() != SPU::R1))) {
936 NewOpc = SPU::Ar32;
Scott Michel58c58182008-01-17 20:38:41 +0000937 if (Op1.getOpcode() == ISD::Constant) {
938 ConstantSDNode *CN = cast<ConstantSDNode>(Op1);
Scott Michelf0569be2008-12-27 04:51:36 +0000939 Op1 = CurDAG->getTargetConstant(CN->getSExtValue(), VT);
Scott Michel7f9ba9b2008-01-30 02:55:46 +0000940 NewOpc = (isI32IntS10Immediate(CN) ? SPU::AIr32 : SPU::Ar32);
Scott Michel58c58182008-01-17 20:38:41 +0000941 }
Scott Michelf0569be2008-12-27 04:51:36 +0000942 Ops[0] = Op0;
943 Ops[1] = Op1;
944 n_ops = 2;
Scott Michel58c58182008-01-17 20:38:41 +0000945 }
Scott Michel266bc8f2007-12-04 22:23:35 +0000946 }
Scott Michel02d711b2008-12-30 23:28:25 +0000947
Scott Michel58c58182008-01-17 20:38:41 +0000948 if (n_ops > 0) {
949 if (N->hasOneUse())
950 return CurDAG->SelectNodeTo(N, NewOpc, OpVT, Ops, n_ops);
951 else
Dale Johannesened2eee62009-02-06 01:31:28 +0000952 return CurDAG->getTargetNode(NewOpc, dl, OpVT, Ops, n_ops);
Scott Michel58c58182008-01-17 20:38:41 +0000953 } else
954 return SelectCode(Op);
Scott Michel266bc8f2007-12-04 22:23:35 +0000955}
956
Scott Michel02d711b2008-12-30 23:28:25 +0000957/*!
958 * Emit the instruction sequence for i64 left shifts. The basic algorithm
959 * is to fill the bottom two word slots with zeros so that zeros are shifted
960 * in as the entire quadword is shifted left.
961 *
962 * \note This code could also be used to implement v2i64 shl.
963 *
964 * @param Op The shl operand
965 * @param OpVT Op's machine value value type (doesn't need to be passed, but
966 * makes life easier.)
967 * @return The SDNode with the entire instruction sequence
968 */
969SDNode *
970SPUDAGToDAGISel::SelectSHLi64(SDValue &Op, MVT OpVT) {
971 SDValue Op0 = Op.getOperand(0);
972 MVT VecVT = MVT::getVectorVT(OpVT, (128 / OpVT.getSizeInBits()));
973 SDValue ShiftAmt = Op.getOperand(1);
974 MVT ShiftAmtVT = ShiftAmt.getValueType();
975 SDNode *VecOp0, *SelMask, *ZeroFill, *Shift = 0;
976 SDValue SelMaskVal;
Dale Johannesened2eee62009-02-06 01:31:28 +0000977 DebugLoc dl = Op.getDebugLoc();
Scott Michel02d711b2008-12-30 23:28:25 +0000978
Dale Johannesened2eee62009-02-06 01:31:28 +0000979 VecOp0 = CurDAG->getTargetNode(SPU::ORv2i64_i64, dl, VecVT, Op0);
Scott Michel02d711b2008-12-30 23:28:25 +0000980 SelMaskVal = CurDAG->getTargetConstant(0xff00ULL, MVT::i16);
Dale Johannesened2eee62009-02-06 01:31:28 +0000981 SelMask = CurDAG->getTargetNode(SPU::FSMBIv2i64, dl, VecVT, SelMaskVal);
982 ZeroFill = CurDAG->getTargetNode(SPU::ILv2i64, dl, VecVT,
Scott Michel02d711b2008-12-30 23:28:25 +0000983 CurDAG->getTargetConstant(0, OpVT));
Dale Johannesened2eee62009-02-06 01:31:28 +0000984 VecOp0 = CurDAG->getTargetNode(SPU::SELBv2i64, dl, VecVT,
Scott Michel02d711b2008-12-30 23:28:25 +0000985 SDValue(ZeroFill, 0),
986 SDValue(VecOp0, 0),
987 SDValue(SelMask, 0));
988
989 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(ShiftAmt)) {
990 unsigned bytes = unsigned(CN->getZExtValue()) >> 3;
991 unsigned bits = unsigned(CN->getZExtValue()) & 7;
992
993 if (bytes > 0) {
994 Shift =
Dale Johannesened2eee62009-02-06 01:31:28 +0000995 CurDAG->getTargetNode(SPU::SHLQBYIv2i64, dl, VecVT,
Scott Michel02d711b2008-12-30 23:28:25 +0000996 SDValue(VecOp0, 0),
997 CurDAG->getTargetConstant(bytes, ShiftAmtVT));
998 }
999
1000 if (bits > 0) {
1001 Shift =
Dale Johannesened2eee62009-02-06 01:31:28 +00001002 CurDAG->getTargetNode(SPU::SHLQBIIv2i64, dl, VecVT,
Scott Michel02d711b2008-12-30 23:28:25 +00001003 SDValue((Shift != 0 ? Shift : VecOp0), 0),
1004 CurDAG->getTargetConstant(bits, ShiftAmtVT));
1005 }
1006 } else {
1007 SDNode *Bytes =
Dale Johannesened2eee62009-02-06 01:31:28 +00001008 CurDAG->getTargetNode(SPU::ROTMIr32, dl, ShiftAmtVT,
Scott Michel02d711b2008-12-30 23:28:25 +00001009 ShiftAmt,
1010 CurDAG->getTargetConstant(3, ShiftAmtVT));
1011 SDNode *Bits =
Dale Johannesened2eee62009-02-06 01:31:28 +00001012 CurDAG->getTargetNode(SPU::ANDIr32, dl, ShiftAmtVT,
Scott Michel02d711b2008-12-30 23:28:25 +00001013 ShiftAmt,
1014 CurDAG->getTargetConstant(7, ShiftAmtVT));
1015 Shift =
Dale Johannesened2eee62009-02-06 01:31:28 +00001016 CurDAG->getTargetNode(SPU::SHLQBYv2i64, dl, VecVT,
Scott Michel02d711b2008-12-30 23:28:25 +00001017 SDValue(VecOp0, 0), SDValue(Bytes, 0));
1018 Shift =
Dale Johannesened2eee62009-02-06 01:31:28 +00001019 CurDAG->getTargetNode(SPU::SHLQBIv2i64, dl, VecVT,
Scott Michel02d711b2008-12-30 23:28:25 +00001020 SDValue(Shift, 0), SDValue(Bits, 0));
1021 }
1022
Dale Johannesened2eee62009-02-06 01:31:28 +00001023 return CurDAG->getTargetNode(SPU::ORi64_v2i64, dl, OpVT, SDValue(Shift, 0));
Scott Michel02d711b2008-12-30 23:28:25 +00001024}
1025
1026/*!
1027 * Emit the instruction sequence for i64 logical right shifts.
1028 *
1029 * @param Op The shl operand
1030 * @param OpVT Op's machine value value type (doesn't need to be passed, but
1031 * makes life easier.)
1032 * @return The SDNode with the entire instruction sequence
1033 */
1034SDNode *
1035SPUDAGToDAGISel::SelectSRLi64(SDValue &Op, MVT OpVT) {
1036 SDValue Op0 = Op.getOperand(0);
1037 MVT VecVT = MVT::getVectorVT(OpVT, (128 / OpVT.getSizeInBits()));
1038 SDValue ShiftAmt = Op.getOperand(1);
1039 MVT ShiftAmtVT = ShiftAmt.getValueType();
1040 SDNode *VecOp0, *Shift = 0;
Dale Johannesened2eee62009-02-06 01:31:28 +00001041 DebugLoc dl = Op.getDebugLoc();
Scott Michel02d711b2008-12-30 23:28:25 +00001042
Dale Johannesened2eee62009-02-06 01:31:28 +00001043 VecOp0 = CurDAG->getTargetNode(SPU::ORv2i64_i64, dl, VecVT, Op0);
Scott Michel02d711b2008-12-30 23:28:25 +00001044
1045 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(ShiftAmt)) {
1046 unsigned bytes = unsigned(CN->getZExtValue()) >> 3;
1047 unsigned bits = unsigned(CN->getZExtValue()) & 7;
1048
1049 if (bytes > 0) {
1050 Shift =
Dale Johannesened2eee62009-02-06 01:31:28 +00001051 CurDAG->getTargetNode(SPU::ROTQMBYIv2i64, dl, VecVT,
Scott Michel02d711b2008-12-30 23:28:25 +00001052 SDValue(VecOp0, 0),
1053 CurDAG->getTargetConstant(bytes, ShiftAmtVT));
1054 }
1055
1056 if (bits > 0) {
1057 Shift =
Dale Johannesened2eee62009-02-06 01:31:28 +00001058 CurDAG->getTargetNode(SPU::ROTQMBIIv2i64, dl, VecVT,
Scott Michel02d711b2008-12-30 23:28:25 +00001059 SDValue((Shift != 0 ? Shift : VecOp0), 0),
1060 CurDAG->getTargetConstant(bits, ShiftAmtVT));
1061 }
1062 } else {
1063 SDNode *Bytes =
Dale Johannesened2eee62009-02-06 01:31:28 +00001064 CurDAG->getTargetNode(SPU::ROTMIr32, dl, ShiftAmtVT,
Scott Michel02d711b2008-12-30 23:28:25 +00001065 ShiftAmt,
1066 CurDAG->getTargetConstant(3, ShiftAmtVT));
1067 SDNode *Bits =
Dale Johannesened2eee62009-02-06 01:31:28 +00001068 CurDAG->getTargetNode(SPU::ANDIr32, dl, ShiftAmtVT,
Scott Michel02d711b2008-12-30 23:28:25 +00001069 ShiftAmt,
1070 CurDAG->getTargetConstant(7, ShiftAmtVT));
1071
1072 // Ensure that the shift amounts are negated!
Dale Johannesened2eee62009-02-06 01:31:28 +00001073 Bytes = CurDAG->getTargetNode(SPU::SFIr32, dl, ShiftAmtVT,
Scott Michel02d711b2008-12-30 23:28:25 +00001074 SDValue(Bytes, 0),
1075 CurDAG->getTargetConstant(0, ShiftAmtVT));
1076
Dale Johannesened2eee62009-02-06 01:31:28 +00001077 Bits = CurDAG->getTargetNode(SPU::SFIr32, dl, ShiftAmtVT,
Scott Michel02d711b2008-12-30 23:28:25 +00001078 SDValue(Bits, 0),
1079 CurDAG->getTargetConstant(0, ShiftAmtVT));
1080
1081 Shift =
Dale Johannesened2eee62009-02-06 01:31:28 +00001082 CurDAG->getTargetNode(SPU::ROTQMBYv2i64, dl, VecVT,
Scott Michel02d711b2008-12-30 23:28:25 +00001083 SDValue(VecOp0, 0), SDValue(Bytes, 0));
1084 Shift =
Dale Johannesened2eee62009-02-06 01:31:28 +00001085 CurDAG->getTargetNode(SPU::ROTQMBIv2i64, dl, VecVT,
Scott Michel02d711b2008-12-30 23:28:25 +00001086 SDValue(Shift, 0), SDValue(Bits, 0));
1087 }
1088
Dale Johannesened2eee62009-02-06 01:31:28 +00001089 return CurDAG->getTargetNode(SPU::ORi64_v2i64, dl, OpVT, SDValue(Shift, 0));
Scott Michel02d711b2008-12-30 23:28:25 +00001090}
1091
1092/*!
1093 * Emit the instruction sequence for i64 arithmetic right shifts.
1094 *
1095 * @param Op The shl operand
1096 * @param OpVT Op's machine value value type (doesn't need to be passed, but
1097 * makes life easier.)
1098 * @return The SDNode with the entire instruction sequence
1099 */
1100SDNode *
1101SPUDAGToDAGISel::SelectSRAi64(SDValue &Op, MVT OpVT) {
1102 // Promote Op0 to vector
1103 MVT VecVT = MVT::getVectorVT(OpVT, (128 / OpVT.getSizeInBits()));
1104 SDValue ShiftAmt = Op.getOperand(1);
1105 MVT ShiftAmtVT = ShiftAmt.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00001106 DebugLoc dl = Op.getDebugLoc();
Scott Michel02d711b2008-12-30 23:28:25 +00001107
1108 SDNode *VecOp0 =
Dale Johannesened2eee62009-02-06 01:31:28 +00001109 CurDAG->getTargetNode(SPU::ORv2i64_i64, dl, VecVT, Op.getOperand(0));
Scott Michel02d711b2008-12-30 23:28:25 +00001110
1111 SDValue SignRotAmt = CurDAG->getTargetConstant(31, ShiftAmtVT);
1112 SDNode *SignRot =
Dale Johannesened2eee62009-02-06 01:31:28 +00001113 CurDAG->getTargetNode(SPU::ROTMAIv2i64_i32, dl, MVT::v2i64,
Scott Michel02d711b2008-12-30 23:28:25 +00001114 SDValue(VecOp0, 0), SignRotAmt);
1115 SDNode *UpperHalfSign =
Dale Johannesened2eee62009-02-06 01:31:28 +00001116 CurDAG->getTargetNode(SPU::ORi32_v4i32, dl, MVT::i32, SDValue(SignRot, 0));
Scott Michel02d711b2008-12-30 23:28:25 +00001117
1118 SDNode *UpperHalfSignMask =
Dale Johannesened2eee62009-02-06 01:31:28 +00001119 CurDAG->getTargetNode(SPU::FSM64r32, dl, VecVT, SDValue(UpperHalfSign, 0));
Scott Michel02d711b2008-12-30 23:28:25 +00001120 SDNode *UpperLowerMask =
Dale Johannesened2eee62009-02-06 01:31:28 +00001121 CurDAG->getTargetNode(SPU::FSMBIv2i64, dl, VecVT,
Scott Michel02d711b2008-12-30 23:28:25 +00001122 CurDAG->getTargetConstant(0xff00ULL, MVT::i16));
1123 SDNode *UpperLowerSelect =
Dale Johannesened2eee62009-02-06 01:31:28 +00001124 CurDAG->getTargetNode(SPU::SELBv2i64, dl, VecVT,
Scott Michel02d711b2008-12-30 23:28:25 +00001125 SDValue(UpperHalfSignMask, 0),
1126 SDValue(VecOp0, 0),
1127 SDValue(UpperLowerMask, 0));
1128
1129 SDNode *Shift = 0;
1130
1131 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(ShiftAmt)) {
1132 unsigned bytes = unsigned(CN->getZExtValue()) >> 3;
1133 unsigned bits = unsigned(CN->getZExtValue()) & 7;
1134
1135 if (bytes > 0) {
1136 bytes = 31 - bytes;
1137 Shift =
Dale Johannesened2eee62009-02-06 01:31:28 +00001138 CurDAG->getTargetNode(SPU::ROTQBYIv2i64, dl, VecVT,
Scott Michel02d711b2008-12-30 23:28:25 +00001139 SDValue(UpperLowerSelect, 0),
1140 CurDAG->getTargetConstant(bytes, ShiftAmtVT));
1141 }
1142
1143 if (bits > 0) {
1144 bits = 8 - bits;
1145 Shift =
Dale Johannesened2eee62009-02-06 01:31:28 +00001146 CurDAG->getTargetNode(SPU::ROTQBIIv2i64, dl, VecVT,
Scott Michel02d711b2008-12-30 23:28:25 +00001147 SDValue((Shift != 0 ? Shift : UpperLowerSelect), 0),
1148 CurDAG->getTargetConstant(bits, ShiftAmtVT));
1149 }
1150 } else {
1151 SDNode *NegShift =
Dale Johannesened2eee62009-02-06 01:31:28 +00001152 CurDAG->getTargetNode(SPU::SFIr32, dl, ShiftAmtVT,
Scott Michel02d711b2008-12-30 23:28:25 +00001153 ShiftAmt, CurDAG->getTargetConstant(0, ShiftAmtVT));
1154
1155 Shift =
Dale Johannesened2eee62009-02-06 01:31:28 +00001156 CurDAG->getTargetNode(SPU::ROTQBYBIv2i64_r32, dl, VecVT,
Scott Michel02d711b2008-12-30 23:28:25 +00001157 SDValue(UpperLowerSelect, 0), SDValue(NegShift, 0));
1158 Shift =
Dale Johannesened2eee62009-02-06 01:31:28 +00001159 CurDAG->getTargetNode(SPU::ROTQBIv2i64, dl, VecVT,
Scott Michel02d711b2008-12-30 23:28:25 +00001160 SDValue(Shift, 0), SDValue(NegShift, 0));
1161 }
1162
Dale Johannesened2eee62009-02-06 01:31:28 +00001163 return CurDAG->getTargetNode(SPU::ORi64_v2i64, dl, OpVT, SDValue(Shift, 0));
Scott Michel02d711b2008-12-30 23:28:25 +00001164}
1165
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001166/*!
1167 Do the necessary magic necessary to load a i64 constant
1168 */
Scott Michel7ea02ff2009-03-17 01:15:45 +00001169SDNode *SPUDAGToDAGISel::SelectI64Constant(SDValue& Op, MVT OpVT,
1170 DebugLoc dl) {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001171 ConstantSDNode *CN = cast<ConstantSDNode>(Op.getNode());
Scott Michel7ea02ff2009-03-17 01:15:45 +00001172 return SelectI64Constant(CN->getZExtValue(), OpVT, dl);
1173}
1174
1175SDNode *SPUDAGToDAGISel::SelectI64Constant(uint64_t Value64, MVT OpVT,
1176 DebugLoc dl) {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001177 MVT OpVecVT = MVT::getVectorVT(OpVT, 2);
1178 SDValue i64vec =
Scott Michel7ea02ff2009-03-17 01:15:45 +00001179 SPU::LowerV2I64Splat(OpVecVT, *CurDAG, Value64, dl);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001180
1181 // Here's where it gets interesting, because we have to parse out the
1182 // subtree handed back in i64vec:
1183
1184 if (i64vec.getOpcode() == ISD::BIT_CONVERT) {
1185 // The degenerate case where the upper and lower bits in the splat are
1186 // identical:
1187 SDValue Op0 = i64vec.getOperand(0);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001188
Scott Michel9de57a92009-01-26 22:33:37 +00001189 ReplaceUses(i64vec, Op0);
Dale Johannesened2eee62009-02-06 01:31:28 +00001190 return CurDAG->getTargetNode(SPU::ORi64_v2i64, dl, OpVT,
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001191 SDValue(emitBuildVector(Op0), 0));
1192 } else if (i64vec.getOpcode() == SPUISD::SHUFB) {
1193 SDValue lhs = i64vec.getOperand(0);
1194 SDValue rhs = i64vec.getOperand(1);
1195 SDValue shufmask = i64vec.getOperand(2);
1196
1197 if (lhs.getOpcode() == ISD::BIT_CONVERT) {
1198 ReplaceUses(lhs, lhs.getOperand(0));
1199 lhs = lhs.getOperand(0);
1200 }
1201
1202 SDNode *lhsNode = (lhs.getNode()->isMachineOpcode()
1203 ? lhs.getNode()
1204 : emitBuildVector(lhs));
1205
1206 if (rhs.getOpcode() == ISD::BIT_CONVERT) {
1207 ReplaceUses(rhs, rhs.getOperand(0));
1208 rhs = rhs.getOperand(0);
1209 }
1210
1211 SDNode *rhsNode = (rhs.getNode()->isMachineOpcode()
1212 ? rhs.getNode()
1213 : emitBuildVector(rhs));
Scott Michel9de57a92009-01-26 22:33:37 +00001214
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001215 if (shufmask.getOpcode() == ISD::BIT_CONVERT) {
1216 ReplaceUses(shufmask, shufmask.getOperand(0));
1217 shufmask = shufmask.getOperand(0);
1218 }
1219
1220 SDNode *shufMaskNode = (shufmask.getNode()->isMachineOpcode()
1221 ? shufmask.getNode()
1222 : emitBuildVector(shufmask));
1223
1224 SDNode *shufNode =
Dale Johannesened2eee62009-02-06 01:31:28 +00001225 Select(CurDAG->getNode(SPUISD::SHUFB, dl, OpVecVT,
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001226 SDValue(lhsNode, 0), SDValue(rhsNode, 0),
1227 SDValue(shufMaskNode, 0)));
1228
Scott Michel7ea02ff2009-03-17 01:15:45 +00001229 return CurDAG->getTargetNode(SPU::ORi64_v2i64, dl, OpVT,
Dale Johannesened2eee62009-02-06 01:31:28 +00001230 SDValue(shufNode, 0));
Scott Michel7ea02ff2009-03-17 01:15:45 +00001231 } else if (i64vec.getOpcode() == ISD::BUILD_VECTOR) {
1232 return CurDAG->getTargetNode(SPU::ORi64_v2i64, dl, OpVT,
1233 SDValue(emitBuildVector(i64vec), 0));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001234 } else {
Torok Edwindac237e2009-07-08 20:53:28 +00001235 llvm_report_error("SPUDAGToDAGISel::SelectI64Constant: Unhandled i64vec"
1236 "condition");
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001237 }
1238}
1239
Scott Michel02d711b2008-12-30 23:28:25 +00001240/// createSPUISelDag - This pass converts a legalized DAG into a
Scott Michel266bc8f2007-12-04 22:23:35 +00001241/// SPU-specific DAG, ready for instruction scheduling.
1242///
1243FunctionPass *llvm::createSPUISelDag(SPUTargetMachine &TM) {
1244 return new SPUDAGToDAGISel(TM);
1245}