blob: 43bd3f93a1389df5630277c762ea71cfb7b2a33a [file] [log] [blame]
Dan Gohmanda594cf2009-09-09 00:09:15 +00001; RUN: llc < %s -march=arm -mattr=+neon | FileCheck %s
Bob Wilsone60fee02009-06-22 23:27:02 +00002
3define <8 x i8> @vclss8(<8 x i8>* %A) nounwind {
Bob Wilson3a392c82009-08-26 18:11:50 +00004;CHECK: vclss8:
5;CHECK: vcls.s8
Bob Wilsone60fee02009-06-22 23:27:02 +00006 %tmp1 = load <8 x i8>* %A
7 %tmp2 = call <8 x i8> @llvm.arm.neon.vcls.v8i8(<8 x i8> %tmp1)
8 ret <8 x i8> %tmp2
9}
10
11define <4 x i16> @vclss16(<4 x i16>* %A) nounwind {
Bob Wilson3a392c82009-08-26 18:11:50 +000012;CHECK: vclss16:
13;CHECK: vcls.s16
Bob Wilsone60fee02009-06-22 23:27:02 +000014 %tmp1 = load <4 x i16>* %A
15 %tmp2 = call <4 x i16> @llvm.arm.neon.vcls.v4i16(<4 x i16> %tmp1)
16 ret <4 x i16> %tmp2
17}
18
19define <2 x i32> @vclss32(<2 x i32>* %A) nounwind {
Bob Wilson3a392c82009-08-26 18:11:50 +000020;CHECK: vclss32:
21;CHECK: vcls.s32
Bob Wilsone60fee02009-06-22 23:27:02 +000022 %tmp1 = load <2 x i32>* %A
23 %tmp2 = call <2 x i32> @llvm.arm.neon.vcls.v2i32(<2 x i32> %tmp1)
24 ret <2 x i32> %tmp2
25}
26
27define <16 x i8> @vclsQs8(<16 x i8>* %A) nounwind {
Bob Wilson3a392c82009-08-26 18:11:50 +000028;CHECK: vclsQs8:
29;CHECK: vcls.s8
Bob Wilsone60fee02009-06-22 23:27:02 +000030 %tmp1 = load <16 x i8>* %A
31 %tmp2 = call <16 x i8> @llvm.arm.neon.vcls.v16i8(<16 x i8> %tmp1)
32 ret <16 x i8> %tmp2
33}
34
35define <8 x i16> @vclsQs16(<8 x i16>* %A) nounwind {
Bob Wilson3a392c82009-08-26 18:11:50 +000036;CHECK: vclsQs16:
37;CHECK: vcls.s16
Bob Wilsone60fee02009-06-22 23:27:02 +000038 %tmp1 = load <8 x i16>* %A
39 %tmp2 = call <8 x i16> @llvm.arm.neon.vcls.v8i16(<8 x i16> %tmp1)
40 ret <8 x i16> %tmp2
41}
42
43define <4 x i32> @vclsQs32(<4 x i32>* %A) nounwind {
Bob Wilson3a392c82009-08-26 18:11:50 +000044;CHECK: vclsQs32:
45;CHECK: vcls.s32
Bob Wilsone60fee02009-06-22 23:27:02 +000046 %tmp1 = load <4 x i32>* %A
47 %tmp2 = call <4 x i32> @llvm.arm.neon.vcls.v4i32(<4 x i32> %tmp1)
48 ret <4 x i32> %tmp2
49}
50
51declare <8 x i8> @llvm.arm.neon.vcls.v8i8(<8 x i8>) nounwind readnone
52declare <4 x i16> @llvm.arm.neon.vcls.v4i16(<4 x i16>) nounwind readnone
53declare <2 x i32> @llvm.arm.neon.vcls.v2i32(<2 x i32>) nounwind readnone
54
55declare <16 x i8> @llvm.arm.neon.vcls.v16i8(<16 x i8>) nounwind readnone
56declare <8 x i16> @llvm.arm.neon.vcls.v8i16(<8 x i16>) nounwind readnone
57declare <4 x i32> @llvm.arm.neon.vcls.v4i32(<4 x i32>) nounwind readnone