Bob Wilson | e76c594 | 2009-10-08 23:33:03 +0000 | [diff] [blame] | 1 | ; RUN: llc < %s -march=arm -mattr=+neon | FileCheck %s |
Bob Wilson | e60fee0 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2 | |
| 3 | define <8 x i8> @vrhadds8(<8 x i8>* %A, <8 x i8>* %B) nounwind { |
Bob Wilson | e76c594 | 2009-10-08 23:33:03 +0000 | [diff] [blame] | 4 | ;CHECK: vrhadds8: |
| 5 | ;CHECK: vrhadd.s8 |
Bob Wilson | e60fee0 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 6 | %tmp1 = load <8 x i8>* %A |
| 7 | %tmp2 = load <8 x i8>* %B |
| 8 | %tmp3 = call <8 x i8> @llvm.arm.neon.vrhadds.v8i8(<8 x i8> %tmp1, <8 x i8> %tmp2) |
| 9 | ret <8 x i8> %tmp3 |
| 10 | } |
| 11 | |
| 12 | define <4 x i16> @vrhadds16(<4 x i16>* %A, <4 x i16>* %B) nounwind { |
Bob Wilson | e76c594 | 2009-10-08 23:33:03 +0000 | [diff] [blame] | 13 | ;CHECK: vrhadds16: |
| 14 | ;CHECK: vrhadd.s16 |
Bob Wilson | e60fee0 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 15 | %tmp1 = load <4 x i16>* %A |
| 16 | %tmp2 = load <4 x i16>* %B |
| 17 | %tmp3 = call <4 x i16> @llvm.arm.neon.vrhadds.v4i16(<4 x i16> %tmp1, <4 x i16> %tmp2) |
| 18 | ret <4 x i16> %tmp3 |
| 19 | } |
| 20 | |
| 21 | define <2 x i32> @vrhadds32(<2 x i32>* %A, <2 x i32>* %B) nounwind { |
Bob Wilson | e76c594 | 2009-10-08 23:33:03 +0000 | [diff] [blame] | 22 | ;CHECK: vrhadds32: |
| 23 | ;CHECK: vrhadd.s32 |
Bob Wilson | e60fee0 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 24 | %tmp1 = load <2 x i32>* %A |
| 25 | %tmp2 = load <2 x i32>* %B |
| 26 | %tmp3 = call <2 x i32> @llvm.arm.neon.vrhadds.v2i32(<2 x i32> %tmp1, <2 x i32> %tmp2) |
| 27 | ret <2 x i32> %tmp3 |
| 28 | } |
| 29 | |
| 30 | define <8 x i8> @vrhaddu8(<8 x i8>* %A, <8 x i8>* %B) nounwind { |
Bob Wilson | e76c594 | 2009-10-08 23:33:03 +0000 | [diff] [blame] | 31 | ;CHECK: vrhaddu8: |
| 32 | ;CHECK: vrhadd.u8 |
Bob Wilson | e60fee0 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 33 | %tmp1 = load <8 x i8>* %A |
| 34 | %tmp2 = load <8 x i8>* %B |
| 35 | %tmp3 = call <8 x i8> @llvm.arm.neon.vrhaddu.v8i8(<8 x i8> %tmp1, <8 x i8> %tmp2) |
| 36 | ret <8 x i8> %tmp3 |
| 37 | } |
| 38 | |
| 39 | define <4 x i16> @vrhaddu16(<4 x i16>* %A, <4 x i16>* %B) nounwind { |
Bob Wilson | e76c594 | 2009-10-08 23:33:03 +0000 | [diff] [blame] | 40 | ;CHECK: vrhaddu16: |
| 41 | ;CHECK: vrhadd.u16 |
Bob Wilson | e60fee0 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 42 | %tmp1 = load <4 x i16>* %A |
| 43 | %tmp2 = load <4 x i16>* %B |
| 44 | %tmp3 = call <4 x i16> @llvm.arm.neon.vrhaddu.v4i16(<4 x i16> %tmp1, <4 x i16> %tmp2) |
| 45 | ret <4 x i16> %tmp3 |
| 46 | } |
| 47 | |
| 48 | define <2 x i32> @vrhaddu32(<2 x i32>* %A, <2 x i32>* %B) nounwind { |
Bob Wilson | e76c594 | 2009-10-08 23:33:03 +0000 | [diff] [blame] | 49 | ;CHECK: vrhaddu32: |
| 50 | ;CHECK: vrhadd.u32 |
Bob Wilson | e60fee0 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 51 | %tmp1 = load <2 x i32>* %A |
| 52 | %tmp2 = load <2 x i32>* %B |
| 53 | %tmp3 = call <2 x i32> @llvm.arm.neon.vrhaddu.v2i32(<2 x i32> %tmp1, <2 x i32> %tmp2) |
| 54 | ret <2 x i32> %tmp3 |
| 55 | } |
| 56 | |
| 57 | define <16 x i8> @vrhaddQs8(<16 x i8>* %A, <16 x i8>* %B) nounwind { |
Bob Wilson | e76c594 | 2009-10-08 23:33:03 +0000 | [diff] [blame] | 58 | ;CHECK: vrhaddQs8: |
| 59 | ;CHECK: vrhadd.s8 |
Bob Wilson | e60fee0 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 60 | %tmp1 = load <16 x i8>* %A |
| 61 | %tmp2 = load <16 x i8>* %B |
| 62 | %tmp3 = call <16 x i8> @llvm.arm.neon.vrhadds.v16i8(<16 x i8> %tmp1, <16 x i8> %tmp2) |
| 63 | ret <16 x i8> %tmp3 |
| 64 | } |
| 65 | |
| 66 | define <8 x i16> @vrhaddQs16(<8 x i16>* %A, <8 x i16>* %B) nounwind { |
Bob Wilson | e76c594 | 2009-10-08 23:33:03 +0000 | [diff] [blame] | 67 | ;CHECK: vrhaddQs16: |
| 68 | ;CHECK: vrhadd.s16 |
Bob Wilson | e60fee0 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 69 | %tmp1 = load <8 x i16>* %A |
| 70 | %tmp2 = load <8 x i16>* %B |
| 71 | %tmp3 = call <8 x i16> @llvm.arm.neon.vrhadds.v8i16(<8 x i16> %tmp1, <8 x i16> %tmp2) |
| 72 | ret <8 x i16> %tmp3 |
| 73 | } |
| 74 | |
| 75 | define <4 x i32> @vrhaddQs32(<4 x i32>* %A, <4 x i32>* %B) nounwind { |
Bob Wilson | e76c594 | 2009-10-08 23:33:03 +0000 | [diff] [blame] | 76 | ;CHECK: vrhaddQs32: |
| 77 | ;CHECK: vrhadd.s32 |
Bob Wilson | e60fee0 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 78 | %tmp1 = load <4 x i32>* %A |
| 79 | %tmp2 = load <4 x i32>* %B |
| 80 | %tmp3 = call <4 x i32> @llvm.arm.neon.vrhadds.v4i32(<4 x i32> %tmp1, <4 x i32> %tmp2) |
| 81 | ret <4 x i32> %tmp3 |
| 82 | } |
| 83 | |
| 84 | define <16 x i8> @vrhaddQu8(<16 x i8>* %A, <16 x i8>* %B) nounwind { |
Bob Wilson | e76c594 | 2009-10-08 23:33:03 +0000 | [diff] [blame] | 85 | ;CHECK: vrhaddQu8: |
| 86 | ;CHECK: vrhadd.u8 |
Bob Wilson | e60fee0 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 87 | %tmp1 = load <16 x i8>* %A |
| 88 | %tmp2 = load <16 x i8>* %B |
| 89 | %tmp3 = call <16 x i8> @llvm.arm.neon.vrhaddu.v16i8(<16 x i8> %tmp1, <16 x i8> %tmp2) |
| 90 | ret <16 x i8> %tmp3 |
| 91 | } |
| 92 | |
| 93 | define <8 x i16> @vrhaddQu16(<8 x i16>* %A, <8 x i16>* %B) nounwind { |
Bob Wilson | e76c594 | 2009-10-08 23:33:03 +0000 | [diff] [blame] | 94 | ;CHECK: vrhaddQu16: |
| 95 | ;CHECK: vrhadd.u16 |
Bob Wilson | e60fee0 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 96 | %tmp1 = load <8 x i16>* %A |
| 97 | %tmp2 = load <8 x i16>* %B |
| 98 | %tmp3 = call <8 x i16> @llvm.arm.neon.vrhaddu.v8i16(<8 x i16> %tmp1, <8 x i16> %tmp2) |
| 99 | ret <8 x i16> %tmp3 |
| 100 | } |
| 101 | |
| 102 | define <4 x i32> @vrhaddQu32(<4 x i32>* %A, <4 x i32>* %B) nounwind { |
Bob Wilson | e76c594 | 2009-10-08 23:33:03 +0000 | [diff] [blame] | 103 | ;CHECK: vrhaddQu32: |
| 104 | ;CHECK: vrhadd.u32 |
Bob Wilson | e60fee0 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 105 | %tmp1 = load <4 x i32>* %A |
| 106 | %tmp2 = load <4 x i32>* %B |
| 107 | %tmp3 = call <4 x i32> @llvm.arm.neon.vrhaddu.v4i32(<4 x i32> %tmp1, <4 x i32> %tmp2) |
| 108 | ret <4 x i32> %tmp3 |
| 109 | } |
| 110 | |
| 111 | declare <8 x i8> @llvm.arm.neon.vrhadds.v8i8(<8 x i8>, <8 x i8>) nounwind readnone |
| 112 | declare <4 x i16> @llvm.arm.neon.vrhadds.v4i16(<4 x i16>, <4 x i16>) nounwind readnone |
| 113 | declare <2 x i32> @llvm.arm.neon.vrhadds.v2i32(<2 x i32>, <2 x i32>) nounwind readnone |
| 114 | |
| 115 | declare <8 x i8> @llvm.arm.neon.vrhaddu.v8i8(<8 x i8>, <8 x i8>) nounwind readnone |
| 116 | declare <4 x i16> @llvm.arm.neon.vrhaddu.v4i16(<4 x i16>, <4 x i16>) nounwind readnone |
| 117 | declare <2 x i32> @llvm.arm.neon.vrhaddu.v2i32(<2 x i32>, <2 x i32>) nounwind readnone |
| 118 | |
| 119 | declare <16 x i8> @llvm.arm.neon.vrhadds.v16i8(<16 x i8>, <16 x i8>) nounwind readnone |
| 120 | declare <8 x i16> @llvm.arm.neon.vrhadds.v8i16(<8 x i16>, <8 x i16>) nounwind readnone |
| 121 | declare <4 x i32> @llvm.arm.neon.vrhadds.v4i32(<4 x i32>, <4 x i32>) nounwind readnone |
| 122 | |
| 123 | declare <16 x i8> @llvm.arm.neon.vrhaddu.v16i8(<16 x i8>, <16 x i8>) nounwind readnone |
| 124 | declare <8 x i16> @llvm.arm.neon.vrhaddu.v8i16(<8 x i16>, <8 x i16>) nounwind readnone |
| 125 | declare <4 x i32> @llvm.arm.neon.vrhaddu.v4i32(<4 x i32>, <4 x i32>) nounwind readnone |