blob: 64debfc3b6a06ee631d01085c8991726536c4dc6 [file] [log] [blame]
Dan Gohman2048b852009-11-23 18:04:58 +00001//===-- SelectionDAGBuilder.cpp - Selection-DAG building ------------------===//
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This implements routines for translating from LLVM IR into SelectionDAG IR.
11//
12//===----------------------------------------------------------------------===//
13
14#define DEBUG_TYPE "isel"
Devang Patel00190342010-03-15 19:15:44 +000015#include "SDNodeDbgValue.h"
Dan Gohman2048b852009-11-23 18:04:58 +000016#include "SelectionDAGBuilder.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000017#include "llvm/ADT/BitVector.h"
Michael J. Spencer84ac4d52010-10-16 08:25:41 +000018#include "llvm/ADT/PostOrderIterator.h"
Dan Gohman5b229802008-09-04 20:49:27 +000019#include "llvm/ADT/SmallSet.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000020#include "llvm/Analysis/AliasAnalysis.h"
Chris Lattner8047d9a2009-12-24 00:37:38 +000021#include "llvm/Analysis/ConstantFolding.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000022#include "llvm/Constants.h"
23#include "llvm/CallingConv.h"
24#include "llvm/DerivedTypes.h"
25#include "llvm/Function.h"
26#include "llvm/GlobalVariable.h"
27#include "llvm/InlineAsm.h"
28#include "llvm/Instructions.h"
29#include "llvm/Intrinsics.h"
30#include "llvm/IntrinsicInst.h"
Chris Lattner6129c372010-04-08 00:09:16 +000031#include "llvm/LLVMContext.h"
Bill Wendlingb2a42982008-11-06 02:29:10 +000032#include "llvm/Module.h"
Dan Gohman5eb6d652010-04-21 01:22:34 +000033#include "llvm/CodeGen/Analysis.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000034#include "llvm/CodeGen/FastISel.h"
Dan Gohman4c3fd9f2010-07-07 16:01:37 +000035#include "llvm/CodeGen/FunctionLoweringInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000036#include "llvm/CodeGen/GCStrategy.h"
37#include "llvm/CodeGen/GCMetadata.h"
38#include "llvm/CodeGen/MachineFunction.h"
39#include "llvm/CodeGen/MachineFrameInfo.h"
40#include "llvm/CodeGen/MachineInstrBuilder.h"
41#include "llvm/CodeGen/MachineJumpTableInfo.h"
42#include "llvm/CodeGen/MachineModuleInfo.h"
43#include "llvm/CodeGen/MachineRegisterInfo.h"
Bill Wendlingb2a42982008-11-06 02:29:10 +000044#include "llvm/CodeGen/PseudoSourceValue.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000045#include "llvm/CodeGen/SelectionDAG.h"
Devang Patel83489bb2009-01-13 00:35:13 +000046#include "llvm/Analysis/DebugInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000047#include "llvm/Target/TargetRegisterInfo.h"
48#include "llvm/Target/TargetData.h"
49#include "llvm/Target/TargetFrameInfo.h"
50#include "llvm/Target/TargetInstrInfo.h"
Dale Johannesen49de9822009-02-05 01:49:45 +000051#include "llvm/Target/TargetIntrinsicInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000052#include "llvm/Target/TargetLowering.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000053#include "llvm/Target/TargetOptions.h"
54#include "llvm/Support/Compiler.h"
Mikhail Glushenkov2388a582009-01-16 07:02:28 +000055#include "llvm/Support/CommandLine.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000056#include "llvm/Support/Debug.h"
Torok Edwin7d696d82009-07-11 13:10:19 +000057#include "llvm/Support/ErrorHandling.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000058#include "llvm/Support/MathExtras.h"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +000059#include "llvm/Support/raw_ostream.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000060#include <algorithm>
61using namespace llvm;
62
Dale Johannesen601d3c02008-09-05 01:48:15 +000063/// LimitFloatPrecision - Generate low-precision inline sequences for
64/// some float libcalls (6, 8 or 12 bits).
65static unsigned LimitFloatPrecision;
66
67static cl::opt<unsigned, true>
68LimitFPPrecision("limit-float-precision",
69 cl::desc("Generate low-precision inline sequences "
70 "for some float libcalls"),
71 cl::location(LimitFloatPrecision),
72 cl::init(0));
73
Andrew Trickde91f3c2010-11-12 17:50:46 +000074// Limit the width of DAG chains. This is important in general to prevent
75// prevent DAG-based analysis from blowing up. For example, alias analysis and
76// load clustering may not complete in reasonable time. It is difficult to
77// recognize and avoid this situation within each individual analysis, and
78// future analyses are likely to have the same behavior. Limiting DAG width is
Andrew Trickb9e6fe12010-11-20 07:26:51 +000079// the safe approach, and will be especially important with global DAGs.
Andrew Trickde91f3c2010-11-12 17:50:46 +000080//
81// MaxParallelChains default is arbitrarily high to avoid affecting
82// optimization, but could be lowered to improve compile time. Any ld-ld-st-st
Andrew Trickb9e6fe12010-11-20 07:26:51 +000083// sequence over this should have been converted to llvm.memcpy by the
84// frontend. It easy to induce this behavior with .ll code such as:
85// %buffer = alloca [4096 x i8]
86// %data = load [4096 x i8]* %argPtr
87// store [4096 x i8] %data, [4096 x i8]* %buffer
Andrew Trickde91f3c2010-11-12 17:50:46 +000088static cl::opt<unsigned>
89MaxParallelChains("dag-chain-limit", cl::desc("Max parallel isel dag chains"),
90 cl::init(64), cl::Hidden);
91
Chris Lattner3ac18842010-08-24 23:20:40 +000092static SDValue getCopyFromPartsVector(SelectionDAG &DAG, DebugLoc DL,
93 const SDValue *Parts, unsigned NumParts,
94 EVT PartVT, EVT ValueVT);
Michael J. Spencere70c5262010-10-16 08:25:21 +000095
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000096/// getCopyFromParts - Create a value that contains the specified legal parts
97/// combined into the value they represent. If the parts combine to a type
98/// larger then ValueVT then AssertOp can be used to specify whether the extra
99/// bits are known to be zero (ISD::AssertZext) or sign extended from ValueVT
100/// (ISD::AssertSext).
Chris Lattner3ac18842010-08-24 23:20:40 +0000101static SDValue getCopyFromParts(SelectionDAG &DAG, DebugLoc DL,
Dale Johannesen66978ee2009-01-31 02:22:37 +0000102 const SDValue *Parts,
Owen Andersone50ed302009-08-10 22:56:29 +0000103 unsigned NumParts, EVT PartVT, EVT ValueVT,
Duncan Sands0b3aa262009-01-28 14:42:54 +0000104 ISD::NodeType AssertOp = ISD::DELETED_NODE) {
Chris Lattner3ac18842010-08-24 23:20:40 +0000105 if (ValueVT.isVector())
106 return getCopyFromPartsVector(DAG, DL, Parts, NumParts, PartVT, ValueVT);
Michael J. Spencere70c5262010-10-16 08:25:21 +0000107
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000108 assert(NumParts > 0 && "No parts to assemble!");
Dan Gohmane9530ec2009-01-15 16:58:17 +0000109 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000110 SDValue Val = Parts[0];
111
112 if (NumParts > 1) {
113 // Assemble the value from multiple parts.
Chris Lattner3ac18842010-08-24 23:20:40 +0000114 if (ValueVT.isInteger()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000115 unsigned PartBits = PartVT.getSizeInBits();
116 unsigned ValueBits = ValueVT.getSizeInBits();
117
118 // Assemble the power of 2 part.
119 unsigned RoundParts = NumParts & (NumParts - 1) ?
120 1 << Log2_32(NumParts) : NumParts;
121 unsigned RoundBits = PartBits * RoundParts;
Owen Andersone50ed302009-08-10 22:56:29 +0000122 EVT RoundVT = RoundBits == ValueBits ?
Owen Anderson23b9b192009-08-12 00:36:31 +0000123 ValueVT : EVT::getIntegerVT(*DAG.getContext(), RoundBits);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000124 SDValue Lo, Hi;
125
Owen Anderson23b9b192009-08-12 00:36:31 +0000126 EVT HalfVT = EVT::getIntegerVT(*DAG.getContext(), RoundBits/2);
Duncan Sandsd22ec5f2008-10-29 14:22:20 +0000127
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000128 if (RoundParts > 2) {
Chris Lattner3ac18842010-08-24 23:20:40 +0000129 Lo = getCopyFromParts(DAG, DL, Parts, RoundParts / 2,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000130 PartVT, HalfVT);
Chris Lattner3ac18842010-08-24 23:20:40 +0000131 Hi = getCopyFromParts(DAG, DL, Parts + RoundParts / 2,
Bill Wendling3ea3c242009-12-22 02:10:19 +0000132 RoundParts / 2, PartVT, HalfVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000133 } else {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000134 Lo = DAG.getNode(ISD::BITCAST, DL, HalfVT, Parts[0]);
135 Hi = DAG.getNode(ISD::BITCAST, DL, HalfVT, Parts[1]);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000136 }
Bill Wendling3ea3c242009-12-22 02:10:19 +0000137
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000138 if (TLI.isBigEndian())
139 std::swap(Lo, Hi);
Bill Wendling3ea3c242009-12-22 02:10:19 +0000140
Chris Lattner3ac18842010-08-24 23:20:40 +0000141 Val = DAG.getNode(ISD::BUILD_PAIR, DL, RoundVT, Lo, Hi);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000142
143 if (RoundParts < NumParts) {
144 // Assemble the trailing non-power-of-2 part.
145 unsigned OddParts = NumParts - RoundParts;
Owen Anderson23b9b192009-08-12 00:36:31 +0000146 EVT OddVT = EVT::getIntegerVT(*DAG.getContext(), OddParts * PartBits);
Chris Lattner3ac18842010-08-24 23:20:40 +0000147 Hi = getCopyFromParts(DAG, DL,
Bill Wendling3ea3c242009-12-22 02:10:19 +0000148 Parts + RoundParts, OddParts, PartVT, OddVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000149
150 // Combine the round and odd parts.
151 Lo = Val;
152 if (TLI.isBigEndian())
153 std::swap(Lo, Hi);
Owen Anderson23b9b192009-08-12 00:36:31 +0000154 EVT TotalVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
Chris Lattner3ac18842010-08-24 23:20:40 +0000155 Hi = DAG.getNode(ISD::ANY_EXTEND, DL, TotalVT, Hi);
156 Hi = DAG.getNode(ISD::SHL, DL, TotalVT, Hi,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000157 DAG.getConstant(Lo.getValueType().getSizeInBits(),
Duncan Sands92abc622009-01-31 15:50:11 +0000158 TLI.getPointerTy()));
Chris Lattner3ac18842010-08-24 23:20:40 +0000159 Lo = DAG.getNode(ISD::ZERO_EXTEND, DL, TotalVT, Lo);
160 Val = DAG.getNode(ISD::OR, DL, TotalVT, Lo, Hi);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000161 }
Eli Friedman2ac8b322009-05-20 06:02:09 +0000162 } else if (PartVT.isFloatingPoint()) {
163 // FP split into multiple FP parts (for ppcf128)
Owen Anderson825b72b2009-08-11 20:47:22 +0000164 assert(ValueVT == EVT(MVT::ppcf128) && PartVT == EVT(MVT::f64) &&
Eli Friedman2ac8b322009-05-20 06:02:09 +0000165 "Unexpected split");
166 SDValue Lo, Hi;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000167 Lo = DAG.getNode(ISD::BITCAST, DL, EVT(MVT::f64), Parts[0]);
168 Hi = DAG.getNode(ISD::BITCAST, DL, EVT(MVT::f64), Parts[1]);
Eli Friedman2ac8b322009-05-20 06:02:09 +0000169 if (TLI.isBigEndian())
170 std::swap(Lo, Hi);
Chris Lattner3ac18842010-08-24 23:20:40 +0000171 Val = DAG.getNode(ISD::BUILD_PAIR, DL, ValueVT, Lo, Hi);
Eli Friedman2ac8b322009-05-20 06:02:09 +0000172 } else {
173 // FP split into integer parts (soft fp)
174 assert(ValueVT.isFloatingPoint() && PartVT.isInteger() &&
175 !PartVT.isVector() && "Unexpected split");
Owen Anderson23b9b192009-08-12 00:36:31 +0000176 EVT IntVT = EVT::getIntegerVT(*DAG.getContext(), ValueVT.getSizeInBits());
Chris Lattner3ac18842010-08-24 23:20:40 +0000177 Val = getCopyFromParts(DAG, DL, Parts, NumParts, PartVT, IntVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000178 }
179 }
180
181 // There is now one part, held in Val. Correct it to match ValueVT.
182 PartVT = Val.getValueType();
183
184 if (PartVT == ValueVT)
185 return Val;
186
Chris Lattner3ac18842010-08-24 23:20:40 +0000187 if (PartVT.isInteger() && ValueVT.isInteger()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000188 if (ValueVT.bitsLT(PartVT)) {
189 // For a truncate, see if we have any information to
190 // indicate whether the truncated bits will always be
191 // zero or sign-extension.
192 if (AssertOp != ISD::DELETED_NODE)
Chris Lattner3ac18842010-08-24 23:20:40 +0000193 Val = DAG.getNode(AssertOp, DL, PartVT, Val,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000194 DAG.getValueType(ValueVT));
Chris Lattner3ac18842010-08-24 23:20:40 +0000195 return DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000196 }
Chris Lattner3ac18842010-08-24 23:20:40 +0000197 return DAG.getNode(ISD::ANY_EXTEND, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000198 }
199
200 if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
Chris Lattner3ac18842010-08-24 23:20:40 +0000201 // FP_ROUND's are always exact here.
202 if (ValueVT.bitsLT(Val.getValueType()))
203 return DAG.getNode(ISD::FP_ROUND, DL, ValueVT, Val,
Bill Wendling4533cac2010-01-28 21:51:40 +0000204 DAG.getIntPtrConstant(1));
Bill Wendling3ea3c242009-12-22 02:10:19 +0000205
Chris Lattner3ac18842010-08-24 23:20:40 +0000206 return DAG.getNode(ISD::FP_EXTEND, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000207 }
208
Bill Wendling4533cac2010-01-28 21:51:40 +0000209 if (PartVT.getSizeInBits() == ValueVT.getSizeInBits())
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000210 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000211
Torok Edwinc23197a2009-07-14 16:55:14 +0000212 llvm_unreachable("Unknown mismatch!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000213 return SDValue();
214}
215
Chris Lattner3ac18842010-08-24 23:20:40 +0000216/// getCopyFromParts - Create a value that contains the specified legal parts
217/// combined into the value they represent. If the parts combine to a type
218/// larger then ValueVT then AssertOp can be used to specify whether the extra
219/// bits are known to be zero (ISD::AssertZext) or sign extended from ValueVT
220/// (ISD::AssertSext).
221static SDValue getCopyFromPartsVector(SelectionDAG &DAG, DebugLoc DL,
222 const SDValue *Parts, unsigned NumParts,
223 EVT PartVT, EVT ValueVT) {
224 assert(ValueVT.isVector() && "Not a vector value");
225 assert(NumParts > 0 && "No parts to assemble!");
226 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
227 SDValue Val = Parts[0];
Michael J. Spencere70c5262010-10-16 08:25:21 +0000228
Chris Lattner3ac18842010-08-24 23:20:40 +0000229 // Handle a multi-element vector.
230 if (NumParts > 1) {
231 EVT IntermediateVT, RegisterVT;
232 unsigned NumIntermediates;
233 unsigned NumRegs =
234 TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT, IntermediateVT,
235 NumIntermediates, RegisterVT);
236 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
237 NumParts = NumRegs; // Silence a compiler warning.
238 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
239 assert(RegisterVT == Parts[0].getValueType() &&
240 "Part type doesn't match part!");
Michael J. Spencere70c5262010-10-16 08:25:21 +0000241
Chris Lattner3ac18842010-08-24 23:20:40 +0000242 // Assemble the parts into intermediate operands.
243 SmallVector<SDValue, 8> Ops(NumIntermediates);
244 if (NumIntermediates == NumParts) {
245 // If the register was not expanded, truncate or copy the value,
246 // as appropriate.
247 for (unsigned i = 0; i != NumParts; ++i)
248 Ops[i] = getCopyFromParts(DAG, DL, &Parts[i], 1,
249 PartVT, IntermediateVT);
250 } else if (NumParts > 0) {
251 // If the intermediate type was expanded, build the intermediate
252 // operands from the parts.
253 assert(NumParts % NumIntermediates == 0 &&
254 "Must expand into a divisible number of parts!");
255 unsigned Factor = NumParts / NumIntermediates;
256 for (unsigned i = 0; i != NumIntermediates; ++i)
257 Ops[i] = getCopyFromParts(DAG, DL, &Parts[i * Factor], Factor,
258 PartVT, IntermediateVT);
259 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000260
Chris Lattner3ac18842010-08-24 23:20:40 +0000261 // Build a vector with BUILD_VECTOR or CONCAT_VECTORS from the
262 // intermediate operands.
263 Val = DAG.getNode(IntermediateVT.isVector() ?
264 ISD::CONCAT_VECTORS : ISD::BUILD_VECTOR, DL,
265 ValueVT, &Ops[0], NumIntermediates);
266 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000267
Chris Lattner3ac18842010-08-24 23:20:40 +0000268 // There is now one part, held in Val. Correct it to match ValueVT.
269 PartVT = Val.getValueType();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000270
Chris Lattner3ac18842010-08-24 23:20:40 +0000271 if (PartVT == ValueVT)
272 return Val;
Michael J. Spencere70c5262010-10-16 08:25:21 +0000273
Chris Lattnere6f7c262010-08-25 22:49:25 +0000274 if (PartVT.isVector()) {
275 // If the element type of the source/dest vectors are the same, but the
276 // parts vector has more elements than the value vector, then we have a
277 // vector widening case (e.g. <2 x float> -> <4 x float>). Extract the
278 // elements we want.
279 if (PartVT.getVectorElementType() == ValueVT.getVectorElementType()) {
280 assert(PartVT.getVectorNumElements() > ValueVT.getVectorNumElements() &&
281 "Cannot narrow, it would be a lossy transformation");
282 return DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, ValueVT, Val,
283 DAG.getIntPtrConstant(0));
Michael J. Spencere70c5262010-10-16 08:25:21 +0000284 }
285
Chris Lattnere6f7c262010-08-25 22:49:25 +0000286 // Vector/Vector bitcast.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000287 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
Chris Lattnere6f7c262010-08-25 22:49:25 +0000288 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000289
Chris Lattner3ac18842010-08-24 23:20:40 +0000290 assert(ValueVT.getVectorElementType() == PartVT &&
291 ValueVT.getVectorNumElements() == 1 &&
292 "Only trivial scalar-to-vector conversions should get here!");
293 return DAG.getNode(ISD::BUILD_VECTOR, DL, ValueVT, Val);
294}
295
296
297
Chris Lattnera13b8602010-08-24 23:10:06 +0000298
299static void getCopyToPartsVector(SelectionDAG &DAG, DebugLoc dl,
300 SDValue Val, SDValue *Parts, unsigned NumParts,
301 EVT PartVT);
Michael J. Spencere70c5262010-10-16 08:25:21 +0000302
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000303/// getCopyToParts - Create a series of nodes that contain the specified value
304/// split into legal parts. If the parts contain more bits than Val, then, for
305/// integers, ExtendKind can be used to specify how to generate the extra bits.
Chris Lattnera13b8602010-08-24 23:10:06 +0000306static void getCopyToParts(SelectionDAG &DAG, DebugLoc DL,
Bill Wendling3ea3c242009-12-22 02:10:19 +0000307 SDValue Val, SDValue *Parts, unsigned NumParts,
308 EVT PartVT,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000309 ISD::NodeType ExtendKind = ISD::ANY_EXTEND) {
Owen Andersone50ed302009-08-10 22:56:29 +0000310 EVT ValueVT = Val.getValueType();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000311
Chris Lattnera13b8602010-08-24 23:10:06 +0000312 // Handle the vector case separately.
313 if (ValueVT.isVector())
314 return getCopyToPartsVector(DAG, DL, Val, Parts, NumParts, PartVT);
Michael J. Spencere70c5262010-10-16 08:25:21 +0000315
Chris Lattnera13b8602010-08-24 23:10:06 +0000316 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000317 unsigned PartBits = PartVT.getSizeInBits();
Dale Johannesen8a36f502009-02-25 22:39:13 +0000318 unsigned OrigNumParts = NumParts;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000319 assert(TLI.isTypeLegal(PartVT) && "Copying to an illegal type!");
320
Chris Lattnera13b8602010-08-24 23:10:06 +0000321 if (NumParts == 0)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000322 return;
323
Chris Lattnera13b8602010-08-24 23:10:06 +0000324 assert(!ValueVT.isVector() && "Vector case handled elsewhere");
325 if (PartVT == ValueVT) {
326 assert(NumParts == 1 && "No-op copy with multiple parts!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000327 Parts[0] = Val;
328 return;
329 }
330
Chris Lattnera13b8602010-08-24 23:10:06 +0000331 if (NumParts * PartBits > ValueVT.getSizeInBits()) {
332 // If the parts cover more bits than the value has, promote the value.
333 if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
334 assert(NumParts == 1 && "Do not know what to promote to!");
335 Val = DAG.getNode(ISD::FP_EXTEND, DL, PartVT, Val);
336 } else {
337 assert(PartVT.isInteger() && ValueVT.isInteger() &&
Michael J. Spencere70c5262010-10-16 08:25:21 +0000338 "Unknown mismatch!");
Chris Lattnera13b8602010-08-24 23:10:06 +0000339 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
340 Val = DAG.getNode(ExtendKind, DL, ValueVT, Val);
341 }
342 } else if (PartBits == ValueVT.getSizeInBits()) {
343 // Different types of the same size.
344 assert(NumParts == 1 && PartVT != ValueVT);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000345 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattnera13b8602010-08-24 23:10:06 +0000346 } else if (NumParts * PartBits < ValueVT.getSizeInBits()) {
347 // If the parts cover less bits than value has, truncate the value.
348 assert(PartVT.isInteger() && ValueVT.isInteger() &&
349 "Unknown mismatch!");
350 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
351 Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
352 }
353
354 // The value may have changed - recompute ValueVT.
355 ValueVT = Val.getValueType();
356 assert(NumParts * PartBits == ValueVT.getSizeInBits() &&
357 "Failed to tile the value with PartVT!");
358
359 if (NumParts == 1) {
360 assert(PartVT == ValueVT && "Type conversion failed!");
361 Parts[0] = Val;
362 return;
363 }
364
365 // Expand the value into multiple parts.
366 if (NumParts & (NumParts - 1)) {
367 // The number of parts is not a power of 2. Split off and copy the tail.
368 assert(PartVT.isInteger() && ValueVT.isInteger() &&
369 "Do not know what to expand to!");
370 unsigned RoundParts = 1 << Log2_32(NumParts);
371 unsigned RoundBits = RoundParts * PartBits;
372 unsigned OddParts = NumParts - RoundParts;
373 SDValue OddVal = DAG.getNode(ISD::SRL, DL, ValueVT, Val,
374 DAG.getIntPtrConstant(RoundBits));
375 getCopyToParts(DAG, DL, OddVal, Parts + RoundParts, OddParts, PartVT);
376
377 if (TLI.isBigEndian())
378 // The odd parts were reversed by getCopyToParts - unreverse them.
379 std::reverse(Parts + RoundParts, Parts + NumParts);
380
381 NumParts = RoundParts;
382 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
383 Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
384 }
385
386 // The number of parts is a power of 2. Repeatedly bisect the value using
387 // EXTRACT_ELEMENT.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000388 Parts[0] = DAG.getNode(ISD::BITCAST, DL,
Chris Lattnera13b8602010-08-24 23:10:06 +0000389 EVT::getIntegerVT(*DAG.getContext(),
390 ValueVT.getSizeInBits()),
391 Val);
392
393 for (unsigned StepSize = NumParts; StepSize > 1; StepSize /= 2) {
394 for (unsigned i = 0; i < NumParts; i += StepSize) {
395 unsigned ThisBits = StepSize * PartBits / 2;
396 EVT ThisVT = EVT::getIntegerVT(*DAG.getContext(), ThisBits);
397 SDValue &Part0 = Parts[i];
398 SDValue &Part1 = Parts[i+StepSize/2];
399
400 Part1 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL,
401 ThisVT, Part0, DAG.getIntPtrConstant(1));
402 Part0 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL,
403 ThisVT, Part0, DAG.getIntPtrConstant(0));
404
405 if (ThisBits == PartBits && ThisVT != PartVT) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000406 Part0 = DAG.getNode(ISD::BITCAST, DL, PartVT, Part0);
407 Part1 = DAG.getNode(ISD::BITCAST, DL, PartVT, Part1);
Chris Lattnera13b8602010-08-24 23:10:06 +0000408 }
409 }
410 }
411
412 if (TLI.isBigEndian())
413 std::reverse(Parts, Parts + OrigNumParts);
414}
415
416
417/// getCopyToPartsVector - Create a series of nodes that contain the specified
418/// value split into legal parts.
419static void getCopyToPartsVector(SelectionDAG &DAG, DebugLoc DL,
420 SDValue Val, SDValue *Parts, unsigned NumParts,
421 EVT PartVT) {
422 EVT ValueVT = Val.getValueType();
423 assert(ValueVT.isVector() && "Not a vector");
424 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000425
Chris Lattnera13b8602010-08-24 23:10:06 +0000426 if (NumParts == 1) {
Chris Lattnere6f7c262010-08-25 22:49:25 +0000427 if (PartVT == ValueVT) {
428 // Nothing to do.
429 } else if (PartVT.getSizeInBits() == ValueVT.getSizeInBits()) {
430 // Bitconvert vector->vector case.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000431 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattnere6f7c262010-08-25 22:49:25 +0000432 } else if (PartVT.isVector() &&
433 PartVT.getVectorElementType() == ValueVT.getVectorElementType()&&
434 PartVT.getVectorNumElements() > ValueVT.getVectorNumElements()) {
435 EVT ElementVT = PartVT.getVectorElementType();
436 // Vector widening case, e.g. <2 x float> -> <4 x float>. Shuffle in
437 // undef elements.
438 SmallVector<SDValue, 16> Ops;
439 for (unsigned i = 0, e = ValueVT.getVectorNumElements(); i != e; ++i)
440 Ops.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
441 ElementVT, Val, DAG.getIntPtrConstant(i)));
Michael J. Spencere70c5262010-10-16 08:25:21 +0000442
Chris Lattnere6f7c262010-08-25 22:49:25 +0000443 for (unsigned i = ValueVT.getVectorNumElements(),
444 e = PartVT.getVectorNumElements(); i != e; ++i)
445 Ops.push_back(DAG.getUNDEF(ElementVT));
446
447 Val = DAG.getNode(ISD::BUILD_VECTOR, DL, PartVT, &Ops[0], Ops.size());
448
449 // FIXME: Use CONCAT for 2x -> 4x.
Michael J. Spencere70c5262010-10-16 08:25:21 +0000450
Chris Lattnere6f7c262010-08-25 22:49:25 +0000451 //SDValue UndefElts = DAG.getUNDEF(VectorTy);
452 //Val = DAG.getNode(ISD::CONCAT_VECTORS, DL, PartVT, Val, UndefElts);
453 } else {
454 // Vector -> scalar conversion.
455 assert(ValueVT.getVectorElementType() == PartVT &&
456 ValueVT.getVectorNumElements() == 1 &&
457 "Only trivial vector-to-scalar conversions should get here!");
458 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
459 PartVT, Val, DAG.getIntPtrConstant(0));
Chris Lattnera13b8602010-08-24 23:10:06 +0000460 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000461
Chris Lattnera13b8602010-08-24 23:10:06 +0000462 Parts[0] = Val;
463 return;
464 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000465
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000466 // Handle a multi-element vector.
Owen Andersone50ed302009-08-10 22:56:29 +0000467 EVT IntermediateVT, RegisterVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000468 unsigned NumIntermediates;
Owen Anderson23b9b192009-08-12 00:36:31 +0000469 unsigned NumRegs = TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT,
Devang Patel8f09bea2010-08-26 20:32:32 +0000470 IntermediateVT,
471 NumIntermediates, RegisterVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000472 unsigned NumElements = ValueVT.getVectorNumElements();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000473
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000474 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
475 NumParts = NumRegs; // Silence a compiler warning.
476 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
Michael J. Spencere70c5262010-10-16 08:25:21 +0000477
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000478 // Split the vector into intermediate operands.
479 SmallVector<SDValue, 8> Ops(NumIntermediates);
Bill Wendling3ea3c242009-12-22 02:10:19 +0000480 for (unsigned i = 0; i != NumIntermediates; ++i) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000481 if (IntermediateVT.isVector())
Chris Lattnera13b8602010-08-24 23:10:06 +0000482 Ops[i] = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000483 IntermediateVT, Val,
Chris Lattnera13b8602010-08-24 23:10:06 +0000484 DAG.getIntPtrConstant(i * (NumElements / NumIntermediates)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000485 else
Chris Lattnera13b8602010-08-24 23:10:06 +0000486 Ops[i] = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
Chris Lattnere6f7c262010-08-25 22:49:25 +0000487 IntermediateVT, Val, DAG.getIntPtrConstant(i));
Bill Wendling3ea3c242009-12-22 02:10:19 +0000488 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000489
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000490 // Split the intermediate operands into legal parts.
491 if (NumParts == NumIntermediates) {
492 // If the register was not expanded, promote or copy the value,
493 // as appropriate.
494 for (unsigned i = 0; i != NumParts; ++i)
Chris Lattnera13b8602010-08-24 23:10:06 +0000495 getCopyToParts(DAG, DL, Ops[i], &Parts[i], 1, PartVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000496 } else if (NumParts > 0) {
497 // If the intermediate type was expanded, split each the value into
498 // legal parts.
499 assert(NumParts % NumIntermediates == 0 &&
500 "Must expand into a divisible number of parts!");
501 unsigned Factor = NumParts / NumIntermediates;
502 for (unsigned i = 0; i != NumIntermediates; ++i)
Chris Lattnera13b8602010-08-24 23:10:06 +0000503 getCopyToParts(DAG, DL, Ops[i], &Parts[i*Factor], Factor, PartVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000504 }
505}
506
Chris Lattnera13b8602010-08-24 23:10:06 +0000507
508
509
Dan Gohman462f6b52010-05-29 17:53:24 +0000510namespace {
511 /// RegsForValue - This struct represents the registers (physical or virtual)
512 /// that a particular set of values is assigned, and the type information
513 /// about the value. The most common situation is to represent one value at a
514 /// time, but struct or array values are handled element-wise as multiple
515 /// values. The splitting of aggregates is performed recursively, so that we
516 /// never have aggregate-typed registers. The values at this point do not
517 /// necessarily have legal types, so each value may require one or more
518 /// registers of some legal type.
519 ///
520 struct RegsForValue {
521 /// ValueVTs - The value types of the values, which may not be legal, and
522 /// may need be promoted or synthesized from one or more registers.
523 ///
524 SmallVector<EVT, 4> ValueVTs;
525
526 /// RegVTs - The value types of the registers. This is the same size as
527 /// ValueVTs and it records, for each value, what the type of the assigned
528 /// register or registers are. (Individual values are never synthesized
529 /// from more than one type of register.)
530 ///
531 /// With virtual registers, the contents of RegVTs is redundant with TLI's
532 /// getRegisterType member function, however when with physical registers
533 /// it is necessary to have a separate record of the types.
534 ///
535 SmallVector<EVT, 4> RegVTs;
536
537 /// Regs - This list holds the registers assigned to the values.
538 /// Each legal or promoted value requires one register, and each
539 /// expanded value requires multiple registers.
540 ///
541 SmallVector<unsigned, 4> Regs;
542
543 RegsForValue() {}
544
545 RegsForValue(const SmallVector<unsigned, 4> &regs,
546 EVT regvt, EVT valuevt)
547 : ValueVTs(1, valuevt), RegVTs(1, regvt), Regs(regs) {}
548
Dan Gohman462f6b52010-05-29 17:53:24 +0000549 RegsForValue(LLVMContext &Context, const TargetLowering &tli,
550 unsigned Reg, const Type *Ty) {
551 ComputeValueVTs(tli, Ty, ValueVTs);
552
553 for (unsigned Value = 0, e = ValueVTs.size(); Value != e; ++Value) {
554 EVT ValueVT = ValueVTs[Value];
555 unsigned NumRegs = tli.getNumRegisters(Context, ValueVT);
556 EVT RegisterVT = tli.getRegisterType(Context, ValueVT);
557 for (unsigned i = 0; i != NumRegs; ++i)
558 Regs.push_back(Reg + i);
559 RegVTs.push_back(RegisterVT);
560 Reg += NumRegs;
561 }
562 }
563
564 /// areValueTypesLegal - Return true if types of all the values are legal.
565 bool areValueTypesLegal(const TargetLowering &TLI) {
566 for (unsigned Value = 0, e = ValueVTs.size(); Value != e; ++Value) {
567 EVT RegisterVT = RegVTs[Value];
568 if (!TLI.isTypeLegal(RegisterVT))
569 return false;
570 }
571 return true;
572 }
573
574 /// append - Add the specified values to this one.
575 void append(const RegsForValue &RHS) {
576 ValueVTs.append(RHS.ValueVTs.begin(), RHS.ValueVTs.end());
577 RegVTs.append(RHS.RegVTs.begin(), RHS.RegVTs.end());
578 Regs.append(RHS.Regs.begin(), RHS.Regs.end());
579 }
580
581 /// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
582 /// this value and returns the result as a ValueVTs value. This uses
583 /// Chain/Flag as the input and updates them for the output Chain/Flag.
584 /// If the Flag pointer is NULL, no flag is used.
585 SDValue getCopyFromRegs(SelectionDAG &DAG, FunctionLoweringInfo &FuncInfo,
586 DebugLoc dl,
587 SDValue &Chain, SDValue *Flag) const;
588
589 /// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
590 /// specified value into the registers specified by this object. This uses
591 /// Chain/Flag as the input and updates them for the output Chain/Flag.
592 /// If the Flag pointer is NULL, no flag is used.
593 void getCopyToRegs(SDValue Val, SelectionDAG &DAG, DebugLoc dl,
594 SDValue &Chain, SDValue *Flag) const;
595
596 /// AddInlineAsmOperands - Add this value to the specified inlineasm node
597 /// operand list. This adds the code marker, matching input operand index
598 /// (if applicable), and includes the number of values added into it.
599 void AddInlineAsmOperands(unsigned Kind,
600 bool HasMatching, unsigned MatchingIdx,
601 SelectionDAG &DAG,
602 std::vector<SDValue> &Ops) const;
603 };
604}
605
606/// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
607/// this value and returns the result as a ValueVT value. This uses
608/// Chain/Flag as the input and updates them for the output Chain/Flag.
609/// If the Flag pointer is NULL, no flag is used.
610SDValue RegsForValue::getCopyFromRegs(SelectionDAG &DAG,
611 FunctionLoweringInfo &FuncInfo,
612 DebugLoc dl,
613 SDValue &Chain, SDValue *Flag) const {
Dan Gohman7da5d3f2010-07-26 18:15:41 +0000614 // A Value with type {} or [0 x %t] needs no registers.
615 if (ValueVTs.empty())
616 return SDValue();
617
Dan Gohman462f6b52010-05-29 17:53:24 +0000618 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
619
620 // Assemble the legal parts into the final values.
621 SmallVector<SDValue, 4> Values(ValueVTs.size());
622 SmallVector<SDValue, 8> Parts;
623 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
624 // Copy the legal parts from the registers.
625 EVT ValueVT = ValueVTs[Value];
626 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVT);
627 EVT RegisterVT = RegVTs[Value];
628
629 Parts.resize(NumRegs);
630 for (unsigned i = 0; i != NumRegs; ++i) {
631 SDValue P;
632 if (Flag == 0) {
633 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT);
634 } else {
635 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT, *Flag);
636 *Flag = P.getValue(2);
637 }
638
639 Chain = P.getValue(1);
640
641 // If the source register was virtual and if we know something about it,
642 // add an assert node.
643 if (TargetRegisterInfo::isVirtualRegister(Regs[Part+i]) &&
644 RegisterVT.isInteger() && !RegisterVT.isVector()) {
645 unsigned SlotNo = Regs[Part+i]-TargetRegisterInfo::FirstVirtualRegister;
646 if (FuncInfo.LiveOutRegInfo.size() > SlotNo) {
647 const FunctionLoweringInfo::LiveOutInfo &LOI =
648 FuncInfo.LiveOutRegInfo[SlotNo];
649
650 unsigned RegSize = RegisterVT.getSizeInBits();
651 unsigned NumSignBits = LOI.NumSignBits;
652 unsigned NumZeroBits = LOI.KnownZero.countLeadingOnes();
653
654 // FIXME: We capture more information than the dag can represent. For
655 // now, just use the tightest assertzext/assertsext possible.
656 bool isSExt = true;
657 EVT FromVT(MVT::Other);
658 if (NumSignBits == RegSize)
659 isSExt = true, FromVT = MVT::i1; // ASSERT SEXT 1
660 else if (NumZeroBits >= RegSize-1)
661 isSExt = false, FromVT = MVT::i1; // ASSERT ZEXT 1
662 else if (NumSignBits > RegSize-8)
663 isSExt = true, FromVT = MVT::i8; // ASSERT SEXT 8
664 else if (NumZeroBits >= RegSize-8)
665 isSExt = false, FromVT = MVT::i8; // ASSERT ZEXT 8
666 else if (NumSignBits > RegSize-16)
667 isSExt = true, FromVT = MVT::i16; // ASSERT SEXT 16
668 else if (NumZeroBits >= RegSize-16)
669 isSExt = false, FromVT = MVT::i16; // ASSERT ZEXT 16
670 else if (NumSignBits > RegSize-32)
671 isSExt = true, FromVT = MVT::i32; // ASSERT SEXT 32
672 else if (NumZeroBits >= RegSize-32)
673 isSExt = false, FromVT = MVT::i32; // ASSERT ZEXT 32
674
675 if (FromVT != MVT::Other)
676 P = DAG.getNode(isSExt ? ISD::AssertSext : ISD::AssertZext, dl,
677 RegisterVT, P, DAG.getValueType(FromVT));
678 }
679 }
680
681 Parts[i] = P;
682 }
683
684 Values[Value] = getCopyFromParts(DAG, dl, Parts.begin(),
685 NumRegs, RegisterVT, ValueVT);
686 Part += NumRegs;
687 Parts.clear();
688 }
689
690 return DAG.getNode(ISD::MERGE_VALUES, dl,
691 DAG.getVTList(&ValueVTs[0], ValueVTs.size()),
692 &Values[0], ValueVTs.size());
693}
694
695/// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
696/// specified value into the registers specified by this object. This uses
697/// Chain/Flag as the input and updates them for the output Chain/Flag.
698/// If the Flag pointer is NULL, no flag is used.
699void RegsForValue::getCopyToRegs(SDValue Val, SelectionDAG &DAG, DebugLoc dl,
700 SDValue &Chain, SDValue *Flag) const {
701 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
702
703 // Get the list of the values's legal parts.
704 unsigned NumRegs = Regs.size();
705 SmallVector<SDValue, 8> Parts(NumRegs);
706 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
707 EVT ValueVT = ValueVTs[Value];
708 unsigned NumParts = TLI.getNumRegisters(*DAG.getContext(), ValueVT);
709 EVT RegisterVT = RegVTs[Value];
710
Chris Lattner3ac18842010-08-24 23:20:40 +0000711 getCopyToParts(DAG, dl, Val.getValue(Val.getResNo() + Value),
Dan Gohman462f6b52010-05-29 17:53:24 +0000712 &Parts[Part], NumParts, RegisterVT);
713 Part += NumParts;
714 }
715
716 // Copy the parts into the registers.
717 SmallVector<SDValue, 8> Chains(NumRegs);
718 for (unsigned i = 0; i != NumRegs; ++i) {
719 SDValue Part;
720 if (Flag == 0) {
721 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i]);
722 } else {
723 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i], *Flag);
724 *Flag = Part.getValue(1);
725 }
726
727 Chains[i] = Part.getValue(0);
728 }
729
730 if (NumRegs == 1 || Flag)
731 // If NumRegs > 1 && Flag is used then the use of the last CopyToReg is
732 // flagged to it. That is the CopyToReg nodes and the user are considered
733 // a single scheduling unit. If we create a TokenFactor and return it as
734 // chain, then the TokenFactor is both a predecessor (operand) of the
735 // user as well as a successor (the TF operands are flagged to the user).
736 // c1, f1 = CopyToReg
737 // c2, f2 = CopyToReg
738 // c3 = TokenFactor c1, c2
739 // ...
740 // = op c3, ..., f2
741 Chain = Chains[NumRegs-1];
742 else
743 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &Chains[0], NumRegs);
744}
745
746/// AddInlineAsmOperands - Add this value to the specified inlineasm node
747/// operand list. This adds the code marker and includes the number of
748/// values added into it.
749void RegsForValue::AddInlineAsmOperands(unsigned Code, bool HasMatching,
750 unsigned MatchingIdx,
751 SelectionDAG &DAG,
752 std::vector<SDValue> &Ops) const {
753 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
754
755 unsigned Flag = InlineAsm::getFlagWord(Code, Regs.size());
756 if (HasMatching)
757 Flag = InlineAsm::getFlagWordForMatchingOp(Flag, MatchingIdx);
758 SDValue Res = DAG.getTargetConstant(Flag, MVT::i32);
759 Ops.push_back(Res);
760
761 for (unsigned Value = 0, Reg = 0, e = ValueVTs.size(); Value != e; ++Value) {
762 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVTs[Value]);
763 EVT RegisterVT = RegVTs[Value];
764 for (unsigned i = 0; i != NumRegs; ++i) {
765 assert(Reg < Regs.size() && "Mismatch in # registers expected");
766 Ops.push_back(DAG.getRegister(Regs[Reg++], RegisterVT));
767 }
768 }
769}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000770
Dan Gohman2048b852009-11-23 18:04:58 +0000771void SelectionDAGBuilder::init(GCFunctionInfo *gfi, AliasAnalysis &aa) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000772 AA = &aa;
773 GFI = gfi;
774 TD = DAG.getTarget().getTargetData();
775}
776
Dan Gohmanb02b62a2010-04-14 18:24:06 +0000777/// clear - Clear out the current SelectionDAG and the associated
Dan Gohman2048b852009-11-23 18:04:58 +0000778/// state and prepare this SelectionDAGBuilder object to be used
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000779/// for a new block. This doesn't clear out information about
780/// additional blocks that are needed to complete switch lowering
781/// or PHI node updating; that information is cleared out as it is
782/// consumed.
Dan Gohman2048b852009-11-23 18:04:58 +0000783void SelectionDAGBuilder::clear() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000784 NodeMap.clear();
Devang Patel9126c0d2010-06-01 19:59:01 +0000785 UnusedArgNodeMap.clear();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000786 PendingLoads.clear();
787 PendingExports.clear();
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000788 DanglingDebugInfoMap.clear();
Chris Lattnera4f2bb02010-04-02 20:17:23 +0000789 CurDebugLoc = DebugLoc();
Dan Gohman98ca4f22009-08-05 01:29:28 +0000790 HasTailCall = false;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000791}
792
793/// getRoot - Return the current virtual root of the Selection DAG,
794/// flushing any PendingLoad items. This must be done before emitting
795/// a store or any other node that may need to be ordered after any
796/// prior load instructions.
797///
Dan Gohman2048b852009-11-23 18:04:58 +0000798SDValue SelectionDAGBuilder::getRoot() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000799 if (PendingLoads.empty())
800 return DAG.getRoot();
801
802 if (PendingLoads.size() == 1) {
803 SDValue Root = PendingLoads[0];
804 DAG.setRoot(Root);
805 PendingLoads.clear();
806 return Root;
807 }
808
809 // Otherwise, we have to make a token factor node.
Owen Anderson825b72b2009-08-11 20:47:22 +0000810 SDValue Root = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000811 &PendingLoads[0], PendingLoads.size());
812 PendingLoads.clear();
813 DAG.setRoot(Root);
814 return Root;
815}
816
817/// getControlRoot - Similar to getRoot, but instead of flushing all the
818/// PendingLoad items, flush all the PendingExports items. It is necessary
819/// to do this before emitting a terminator instruction.
820///
Dan Gohman2048b852009-11-23 18:04:58 +0000821SDValue SelectionDAGBuilder::getControlRoot() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000822 SDValue Root = DAG.getRoot();
823
824 if (PendingExports.empty())
825 return Root;
826
827 // Turn all of the CopyToReg chains into one factored node.
828 if (Root.getOpcode() != ISD::EntryToken) {
829 unsigned i = 0, e = PendingExports.size();
830 for (; i != e; ++i) {
831 assert(PendingExports[i].getNode()->getNumOperands() > 1);
832 if (PendingExports[i].getNode()->getOperand(0) == Root)
833 break; // Don't add the root if we already indirectly depend on it.
834 }
835
836 if (i == e)
837 PendingExports.push_back(Root);
838 }
839
Owen Anderson825b72b2009-08-11 20:47:22 +0000840 Root = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000841 &PendingExports[0],
842 PendingExports.size());
843 PendingExports.clear();
844 DAG.setRoot(Root);
845 return Root;
846}
847
Bill Wendling4533cac2010-01-28 21:51:40 +0000848void SelectionDAGBuilder::AssignOrderingToNode(const SDNode *Node) {
849 if (DAG.GetOrdering(Node) != 0) return; // Already has ordering.
850 DAG.AssignOrdering(Node, SDNodeOrder);
851
852 for (unsigned I = 0, E = Node->getNumOperands(); I != E; ++I)
853 AssignOrderingToNode(Node->getOperand(I).getNode());
854}
855
Dan Gohman46510a72010-04-15 01:51:59 +0000856void SelectionDAGBuilder::visit(const Instruction &I) {
Dan Gohmanc105a2b2010-04-22 20:55:53 +0000857 // Set up outgoing PHI node register values before emitting the terminator.
858 if (isa<TerminatorInst>(&I))
859 HandlePHINodesInSuccessorBlocks(I.getParent());
860
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000861 CurDebugLoc = I.getDebugLoc();
862
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000863 visit(I.getOpcode(), I);
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000864
Dan Gohman92884f72010-04-20 15:03:56 +0000865 if (!isa<TerminatorInst>(&I) && !HasTailCall)
866 CopyToExportRegsIfNeeded(&I);
867
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000868 CurDebugLoc = DebugLoc();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000869}
870
Dan Gohmanba5be5c2010-04-20 15:00:41 +0000871void SelectionDAGBuilder::visitPHI(const PHINode &) {
872 llvm_unreachable("SelectionDAGBuilder shouldn't visit PHI nodes!");
873}
874
Dan Gohman46510a72010-04-15 01:51:59 +0000875void SelectionDAGBuilder::visit(unsigned Opcode, const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000876 // Note: this doesn't use InstVisitor, because it has to work with
877 // ConstantExpr's in addition to instructions.
878 switch (Opcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000879 default: llvm_unreachable("Unknown instruction type encountered!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000880 // Build the switch statement using the Instruction.def file.
881#define HANDLE_INST(NUM, OPCODE, CLASS) \
Bill Wendling4533cac2010-01-28 21:51:40 +0000882 case Instruction::OPCODE: visit##OPCODE((CLASS&)I); break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000883#include "llvm/Instruction.def"
884 }
Bill Wendling4533cac2010-01-28 21:51:40 +0000885
886 // Assign the ordering to the freshly created DAG nodes.
887 if (NodeMap.count(&I)) {
888 ++SDNodeOrder;
889 AssignOrderingToNode(getValue(&I).getNode());
890 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000891}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000892
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000893// resolveDanglingDebugInfo - if we saw an earlier dbg_value referring to V,
894// generate the debug data structures now that we've seen its definition.
895void SelectionDAGBuilder::resolveDanglingDebugInfo(const Value *V,
896 SDValue Val) {
897 DanglingDebugInfo &DDI = DanglingDebugInfoMap[V];
Devang Patel4cf81c42010-08-26 23:35:15 +0000898 if (DDI.getDI()) {
899 const DbgValueInst *DI = DDI.getDI();
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000900 DebugLoc dl = DDI.getdl();
901 unsigned DbgSDNodeOrder = DDI.getSDNodeOrder();
Devang Patel4cf81c42010-08-26 23:35:15 +0000902 MDNode *Variable = DI->getVariable();
903 uint64_t Offset = DI->getOffset();
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000904 SDDbgValue *SDV;
905 if (Val.getNode()) {
Devang Patel78a06e52010-08-25 20:39:26 +0000906 if (!EmitFuncArgumentDbgValue(V, Variable, Offset, Val)) {
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000907 SDV = DAG.getDbgValue(Variable, Val.getNode(),
908 Val.getResNo(), Offset, dl, DbgSDNodeOrder);
909 DAG.AddDbgValue(SDV, Val.getNode(), false);
910 }
Devang Patelafeaae72010-12-06 22:39:26 +0000911 } else
912 DEBUG(dbgs() << "Dropping debug info for " << DI);
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000913 DanglingDebugInfoMap[V] = DanglingDebugInfo();
914 }
915}
916
Dan Gohman28a17352010-07-01 01:59:43 +0000917// getValue - Return an SDValue for the given Value.
Dan Gohman2048b852009-11-23 18:04:58 +0000918SDValue SelectionDAGBuilder::getValue(const Value *V) {
Dan Gohman28a17352010-07-01 01:59:43 +0000919 // If we already have an SDValue for this value, use it. It's important
920 // to do this first, so that we don't create a CopyFromReg if we already
921 // have a regular SDValue.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000922 SDValue &N = NodeMap[V];
923 if (N.getNode()) return N;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000924
Dan Gohman28a17352010-07-01 01:59:43 +0000925 // If there's a virtual register allocated and initialized for this
926 // value, use it.
927 DenseMap<const Value *, unsigned>::iterator It = FuncInfo.ValueMap.find(V);
928 if (It != FuncInfo.ValueMap.end()) {
929 unsigned InReg = It->second;
930 RegsForValue RFV(*DAG.getContext(), TLI, InReg, V->getType());
931 SDValue Chain = DAG.getEntryNode();
Devang Patele130d782010-08-26 20:33:42 +0000932 return N = RFV.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(), Chain,NULL);
Dan Gohman28a17352010-07-01 01:59:43 +0000933 }
934
935 // Otherwise create a new SDValue and remember it.
936 SDValue Val = getValueImpl(V);
937 NodeMap[V] = Val;
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000938 resolveDanglingDebugInfo(V, Val);
Dan Gohman28a17352010-07-01 01:59:43 +0000939 return Val;
940}
941
942/// getNonRegisterValue - Return an SDValue for the given Value, but
943/// don't look in FuncInfo.ValueMap for a virtual register.
944SDValue SelectionDAGBuilder::getNonRegisterValue(const Value *V) {
945 // If we already have an SDValue for this value, use it.
946 SDValue &N = NodeMap[V];
947 if (N.getNode()) return N;
948
949 // Otherwise create a new SDValue and remember it.
950 SDValue Val = getValueImpl(V);
951 NodeMap[V] = Val;
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000952 resolveDanglingDebugInfo(V, Val);
Dan Gohman28a17352010-07-01 01:59:43 +0000953 return Val;
954}
955
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000956/// getValueImpl - Helper function for getValue and getNonRegisterValue.
Dan Gohman28a17352010-07-01 01:59:43 +0000957/// Create an SDValue for the given value.
958SDValue SelectionDAGBuilder::getValueImpl(const Value *V) {
Dan Gohman383b5f62010-04-17 15:32:28 +0000959 if (const Constant *C = dyn_cast<Constant>(V)) {
Owen Andersone50ed302009-08-10 22:56:29 +0000960 EVT VT = TLI.getValueType(V->getType(), true);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000961
Dan Gohman383b5f62010-04-17 15:32:28 +0000962 if (const ConstantInt *CI = dyn_cast<ConstantInt>(C))
Dan Gohman28a17352010-07-01 01:59:43 +0000963 return DAG.getConstant(*CI, VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000964
Dan Gohman383b5f62010-04-17 15:32:28 +0000965 if (const GlobalValue *GV = dyn_cast<GlobalValue>(C))
Devang Patel0d881da2010-07-06 22:08:15 +0000966 return DAG.getGlobalAddress(GV, getCurDebugLoc(), VT);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000967
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000968 if (isa<ConstantPointerNull>(C))
Dan Gohman28a17352010-07-01 01:59:43 +0000969 return DAG.getConstant(0, TLI.getPointerTy());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000970
Dan Gohman383b5f62010-04-17 15:32:28 +0000971 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(C))
Dan Gohman28a17352010-07-01 01:59:43 +0000972 return DAG.getConstantFP(*CFP, VT);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000973
Nate Begeman9008ca62009-04-27 18:41:29 +0000974 if (isa<UndefValue>(C) && !V->getType()->isAggregateType())
Dan Gohman28a17352010-07-01 01:59:43 +0000975 return DAG.getUNDEF(VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000976
Dan Gohman383b5f62010-04-17 15:32:28 +0000977 if (const ConstantExpr *CE = dyn_cast<ConstantExpr>(C)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000978 visit(CE->getOpcode(), *CE);
979 SDValue N1 = NodeMap[V];
Dan Gohmanac7d05c2010-04-16 16:55:18 +0000980 assert(N1.getNode() && "visit didn't populate the NodeMap!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000981 return N1;
982 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000983
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000984 if (isa<ConstantStruct>(C) || isa<ConstantArray>(C)) {
985 SmallVector<SDValue, 4> Constants;
986 for (User::const_op_iterator OI = C->op_begin(), OE = C->op_end();
987 OI != OE; ++OI) {
988 SDNode *Val = getValue(*OI).getNode();
Dan Gohmaned48caf2009-09-08 01:44:02 +0000989 // If the operand is an empty aggregate, there are no values.
990 if (!Val) continue;
991 // Add each leaf value from the operand to the Constants list
992 // to form a flattened list of all the values.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000993 for (unsigned i = 0, e = Val->getNumValues(); i != e; ++i)
994 Constants.push_back(SDValue(Val, i));
995 }
Bill Wendling87710f02009-12-21 23:47:40 +0000996
Bill Wendling4533cac2010-01-28 21:51:40 +0000997 return DAG.getMergeValues(&Constants[0], Constants.size(),
998 getCurDebugLoc());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000999 }
1000
Duncan Sands1df98592010-02-16 11:11:14 +00001001 if (C->getType()->isStructTy() || C->getType()->isArrayTy()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001002 assert((isa<ConstantAggregateZero>(C) || isa<UndefValue>(C)) &&
1003 "Unknown struct or array constant!");
1004
Owen Andersone50ed302009-08-10 22:56:29 +00001005 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001006 ComputeValueVTs(TLI, C->getType(), ValueVTs);
1007 unsigned NumElts = ValueVTs.size();
1008 if (NumElts == 0)
1009 return SDValue(); // empty struct
1010 SmallVector<SDValue, 4> Constants(NumElts);
1011 for (unsigned i = 0; i != NumElts; ++i) {
Owen Andersone50ed302009-08-10 22:56:29 +00001012 EVT EltVT = ValueVTs[i];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001013 if (isa<UndefValue>(C))
Dale Johannesene8d72302009-02-06 23:05:02 +00001014 Constants[i] = DAG.getUNDEF(EltVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001015 else if (EltVT.isFloatingPoint())
1016 Constants[i] = DAG.getConstantFP(0, EltVT);
1017 else
1018 Constants[i] = DAG.getConstant(0, EltVT);
1019 }
Bill Wendling87710f02009-12-21 23:47:40 +00001020
Bill Wendling4533cac2010-01-28 21:51:40 +00001021 return DAG.getMergeValues(&Constants[0], NumElts,
1022 getCurDebugLoc());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001023 }
1024
Dan Gohman383b5f62010-04-17 15:32:28 +00001025 if (const BlockAddress *BA = dyn_cast<BlockAddress>(C))
Dan Gohman29cbade2009-11-20 23:18:13 +00001026 return DAG.getBlockAddress(BA, VT);
Dan Gohman8c2b5252009-10-30 01:27:03 +00001027
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001028 const VectorType *VecTy = cast<VectorType>(V->getType());
1029 unsigned NumElements = VecTy->getNumElements();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001030
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001031 // Now that we know the number and type of the elements, get that number of
1032 // elements into the Ops array based on what kind of constant it is.
1033 SmallVector<SDValue, 16> Ops;
Dan Gohman383b5f62010-04-17 15:32:28 +00001034 if (const ConstantVector *CP = dyn_cast<ConstantVector>(C)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001035 for (unsigned i = 0; i != NumElements; ++i)
1036 Ops.push_back(getValue(CP->getOperand(i)));
1037 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00001038 assert(isa<ConstantAggregateZero>(C) && "Unknown vector constant!");
Owen Andersone50ed302009-08-10 22:56:29 +00001039 EVT EltVT = TLI.getValueType(VecTy->getElementType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001040
1041 SDValue Op;
Nate Begeman9008ca62009-04-27 18:41:29 +00001042 if (EltVT.isFloatingPoint())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001043 Op = DAG.getConstantFP(0, EltVT);
1044 else
1045 Op = DAG.getConstant(0, EltVT);
1046 Ops.assign(NumElements, Op);
1047 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001048
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001049 // Create a BUILD_VECTOR node.
Bill Wendling4533cac2010-01-28 21:51:40 +00001050 return NodeMap[V] = DAG.getNode(ISD::BUILD_VECTOR, getCurDebugLoc(),
1051 VT, &Ops[0], Ops.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001052 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001053
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001054 // If this is a static alloca, generate it as the frameindex instead of
1055 // computation.
1056 if (const AllocaInst *AI = dyn_cast<AllocaInst>(V)) {
1057 DenseMap<const AllocaInst*, int>::iterator SI =
1058 FuncInfo.StaticAllocaMap.find(AI);
1059 if (SI != FuncInfo.StaticAllocaMap.end())
1060 return DAG.getFrameIndex(SI->second, TLI.getPointerTy());
1061 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001062
Dan Gohman28a17352010-07-01 01:59:43 +00001063 // If this is an instruction which fast-isel has deferred, select it now.
1064 if (const Instruction *Inst = dyn_cast<Instruction>(V)) {
Dan Gohman84023e02010-07-10 09:00:22 +00001065 unsigned InReg = FuncInfo.InitializeRegForValue(Inst);
1066 RegsForValue RFV(*DAG.getContext(), TLI, InReg, Inst->getType());
1067 SDValue Chain = DAG.getEntryNode();
1068 return RFV.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(), Chain, NULL);
Dan Gohman28a17352010-07-01 01:59:43 +00001069 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001070
Dan Gohman28a17352010-07-01 01:59:43 +00001071 llvm_unreachable("Can't get register for value!");
1072 return SDValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001073}
1074
Dan Gohman46510a72010-04-15 01:51:59 +00001075void SelectionDAGBuilder::visitRet(const ReturnInst &I) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001076 SDValue Chain = getControlRoot();
1077 SmallVector<ISD::OutputArg, 8> Outs;
Dan Gohmanc9403652010-07-07 15:54:55 +00001078 SmallVector<SDValue, 8> OutVals;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001079
Dan Gohman7451d3e2010-05-29 17:03:36 +00001080 if (!FuncInfo.CanLowerReturn) {
1081 unsigned DemoteReg = FuncInfo.DemoteRegister;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001082 const Function *F = I.getParent()->getParent();
1083
1084 // Emit a store of the return value through the virtual register.
1085 // Leave Outs empty so that LowerReturn won't try to load return
1086 // registers the usual way.
1087 SmallVector<EVT, 1> PtrValueVTs;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001088 ComputeValueVTs(TLI, PointerType::getUnqual(F->getReturnType()),
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001089 PtrValueVTs);
1090
1091 SDValue RetPtr = DAG.getRegister(DemoteReg, PtrValueVTs[0]);
1092 SDValue RetOp = getValue(I.getOperand(0));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001093
Owen Andersone50ed302009-08-10 22:56:29 +00001094 SmallVector<EVT, 4> ValueVTs;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001095 SmallVector<uint64_t, 4> Offsets;
1096 ComputeValueVTs(TLI, I.getOperand(0)->getType(), ValueVTs, &Offsets);
Dan Gohman7ea1ca62008-10-21 20:00:42 +00001097 unsigned NumValues = ValueVTs.size();
Dan Gohman7ea1ca62008-10-21 20:00:42 +00001098
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001099 SmallVector<SDValue, 4> Chains(NumValues);
Bill Wendling87710f02009-12-21 23:47:40 +00001100 for (unsigned i = 0; i != NumValues; ++i) {
Chris Lattnera13b8602010-08-24 23:10:06 +00001101 SDValue Add = DAG.getNode(ISD::ADD, getCurDebugLoc(),
1102 RetPtr.getValueType(), RetPtr,
1103 DAG.getIntPtrConstant(Offsets[i]));
Bill Wendling87710f02009-12-21 23:47:40 +00001104 Chains[i] =
1105 DAG.getStore(Chain, getCurDebugLoc(),
1106 SDValue(RetOp.getNode(), RetOp.getResNo() + i),
Chris Lattner84bd98a2010-09-21 18:58:22 +00001107 // FIXME: better loc info would be nice.
1108 Add, MachinePointerInfo(), false, false, 0);
Bill Wendling87710f02009-12-21 23:47:40 +00001109 }
1110
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001111 Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
1112 MVT::Other, &Chains[0], NumValues);
Chris Lattner25d58372010-02-28 18:53:13 +00001113 } else if (I.getNumOperands() != 0) {
1114 SmallVector<EVT, 4> ValueVTs;
1115 ComputeValueVTs(TLI, I.getOperand(0)->getType(), ValueVTs);
1116 unsigned NumValues = ValueVTs.size();
1117 if (NumValues) {
1118 SDValue RetOp = getValue(I.getOperand(0));
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001119 for (unsigned j = 0, f = NumValues; j != f; ++j) {
1120 EVT VT = ValueVTs[j];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001121
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001122 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001123
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001124 const Function *F = I.getParent()->getParent();
1125 if (F->paramHasAttr(0, Attribute::SExt))
1126 ExtendKind = ISD::SIGN_EXTEND;
1127 else if (F->paramHasAttr(0, Attribute::ZExt))
1128 ExtendKind = ISD::ZERO_EXTEND;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001129
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001130 // FIXME: C calling convention requires the return type to be promoted
1131 // to at least 32-bit. But this is not necessary for non-C calling
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001132 // conventions. The frontend should mark functions whose return values
1133 // require promoting with signext or zeroext attributes.
1134 if (ExtendKind != ISD::ANY_EXTEND && VT.isInteger()) {
1135 EVT MinVT = TLI.getRegisterType(*DAG.getContext(), MVT::i32);
1136 if (VT.bitsLT(MinVT))
1137 VT = MinVT;
1138 }
1139
1140 unsigned NumParts = TLI.getNumRegisters(*DAG.getContext(), VT);
1141 EVT PartVT = TLI.getRegisterType(*DAG.getContext(), VT);
1142 SmallVector<SDValue, 4> Parts(NumParts);
Bill Wendling46ada192010-03-02 01:55:18 +00001143 getCopyToParts(DAG, getCurDebugLoc(),
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001144 SDValue(RetOp.getNode(), RetOp.getResNo() + j),
1145 &Parts[0], NumParts, PartVT, ExtendKind);
1146
1147 // 'inreg' on function refers to return value
1148 ISD::ArgFlagsTy Flags = ISD::ArgFlagsTy();
1149 if (F->paramHasAttr(0, Attribute::InReg))
1150 Flags.setInReg();
1151
1152 // Propagate extension type if any
1153 if (F->paramHasAttr(0, Attribute::SExt))
1154 Flags.setSExt();
1155 else if (F->paramHasAttr(0, Attribute::ZExt))
1156 Flags.setZExt();
1157
Dan Gohmanc9403652010-07-07 15:54:55 +00001158 for (unsigned i = 0; i < NumParts; ++i) {
1159 Outs.push_back(ISD::OutputArg(Flags, Parts[i].getValueType(),
1160 /*isfixed=*/true));
1161 OutVals.push_back(Parts[i]);
1162 }
Evan Cheng3927f432009-03-25 20:20:11 +00001163 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001164 }
1165 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001166
1167 bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg();
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001168 CallingConv::ID CallConv =
1169 DAG.getMachineFunction().getFunction()->getCallingConv();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001170 Chain = TLI.LowerReturn(Chain, CallConv, isVarArg,
Dan Gohmanc9403652010-07-07 15:54:55 +00001171 Outs, OutVals, getCurDebugLoc(), DAG);
Dan Gohman5e866062009-08-06 15:37:27 +00001172
1173 // Verify that the target's LowerReturn behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +00001174 assert(Chain.getNode() && Chain.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00001175 "LowerReturn didn't return a valid chain!");
1176
1177 // Update the DAG with the new chain value resulting from return lowering.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001178 DAG.setRoot(Chain);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001179}
1180
Dan Gohmanad62f532009-04-23 23:13:24 +00001181/// CopyToExportRegsIfNeeded - If the given value has virtual registers
1182/// created for it, emit nodes to copy the value into the virtual
1183/// registers.
Dan Gohman46510a72010-04-15 01:51:59 +00001184void SelectionDAGBuilder::CopyToExportRegsIfNeeded(const Value *V) {
Dan Gohman33b7a292010-04-16 17:15:02 +00001185 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V);
1186 if (VMI != FuncInfo.ValueMap.end()) {
1187 assert(!V->use_empty() && "Unused value assigned virtual registers!");
1188 CopyValueToVirtualRegister(V, VMI->second);
Dan Gohmanad62f532009-04-23 23:13:24 +00001189 }
1190}
1191
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001192/// ExportFromCurrentBlock - If this condition isn't known to be exported from
1193/// the current basic block, add it to ValueMap now so that we'll get a
1194/// CopyTo/FromReg.
Dan Gohman46510a72010-04-15 01:51:59 +00001195void SelectionDAGBuilder::ExportFromCurrentBlock(const Value *V) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001196 // No need to export constants.
1197 if (!isa<Instruction>(V) && !isa<Argument>(V)) return;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001198
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001199 // Already exported?
1200 if (FuncInfo.isExportedInst(V)) return;
1201
1202 unsigned Reg = FuncInfo.InitializeRegForValue(V);
1203 CopyValueToVirtualRegister(V, Reg);
1204}
1205
Dan Gohman46510a72010-04-15 01:51:59 +00001206bool SelectionDAGBuilder::isExportableFromCurrentBlock(const Value *V,
Dan Gohman2048b852009-11-23 18:04:58 +00001207 const BasicBlock *FromBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001208 // The operands of the setcc have to be in this block. We don't know
1209 // how to export them from some other block.
Dan Gohman46510a72010-04-15 01:51:59 +00001210 if (const Instruction *VI = dyn_cast<Instruction>(V)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001211 // Can export from current BB.
1212 if (VI->getParent() == FromBB)
1213 return true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001214
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001215 // Is already exported, noop.
1216 return FuncInfo.isExportedInst(V);
1217 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001218
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001219 // If this is an argument, we can export it if the BB is the entry block or
1220 // if it is already exported.
1221 if (isa<Argument>(V)) {
1222 if (FromBB == &FromBB->getParent()->getEntryBlock())
1223 return true;
1224
1225 // Otherwise, can only export this if it is already exported.
1226 return FuncInfo.isExportedInst(V);
1227 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001228
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001229 // Otherwise, constants can always be exported.
1230 return true;
1231}
1232
1233static bool InBlock(const Value *V, const BasicBlock *BB) {
1234 if (const Instruction *I = dyn_cast<Instruction>(V))
1235 return I->getParent() == BB;
1236 return true;
1237}
1238
Dan Gohmanc2277342008-10-17 21:16:08 +00001239/// EmitBranchForMergedCondition - Helper method for FindMergedConditions.
1240/// This function emits a branch and is used at the leaves of an OR or an
1241/// AND operator tree.
1242///
1243void
Dan Gohman46510a72010-04-15 01:51:59 +00001244SelectionDAGBuilder::EmitBranchForMergedCondition(const Value *Cond,
Dan Gohman2048b852009-11-23 18:04:58 +00001245 MachineBasicBlock *TBB,
1246 MachineBasicBlock *FBB,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001247 MachineBasicBlock *CurBB,
1248 MachineBasicBlock *SwitchBB) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001249 const BasicBlock *BB = CurBB->getBasicBlock();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001250
Dan Gohmanc2277342008-10-17 21:16:08 +00001251 // If the leaf of the tree is a comparison, merge the condition into
1252 // the caseblock.
Dan Gohman46510a72010-04-15 01:51:59 +00001253 if (const CmpInst *BOp = dyn_cast<CmpInst>(Cond)) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001254 // The operands of the cmp have to be in this block. We don't know
1255 // how to export them from some other block. If this is the first block
1256 // of the sequence, no exporting is needed.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001257 if (CurBB == SwitchBB ||
Dan Gohmanc2277342008-10-17 21:16:08 +00001258 (isExportableFromCurrentBlock(BOp->getOperand(0), BB) &&
1259 isExportableFromCurrentBlock(BOp->getOperand(1), BB))) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001260 ISD::CondCode Condition;
Dan Gohman46510a72010-04-15 01:51:59 +00001261 if (const ICmpInst *IC = dyn_cast<ICmpInst>(Cond)) {
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00001262 Condition = getICmpCondCode(IC->getPredicate());
Dan Gohman46510a72010-04-15 01:51:59 +00001263 } else if (const FCmpInst *FC = dyn_cast<FCmpInst>(Cond)) {
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00001264 Condition = getFCmpCondCode(FC->getPredicate());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001265 } else {
1266 Condition = ISD::SETEQ; // silence warning.
Torok Edwinc23197a2009-07-14 16:55:14 +00001267 llvm_unreachable("Unknown compare instruction");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001268 }
Dan Gohmanc2277342008-10-17 21:16:08 +00001269
1270 CaseBlock CB(Condition, BOp->getOperand(0),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001271 BOp->getOperand(1), NULL, TBB, FBB, CurBB);
1272 SwitchCases.push_back(CB);
1273 return;
1274 }
Dan Gohmanc2277342008-10-17 21:16:08 +00001275 }
1276
1277 // Create a CaseBlock record representing this branch.
Owen Anderson5defacc2009-07-31 17:39:07 +00001278 CaseBlock CB(ISD::SETEQ, Cond, ConstantInt::getTrue(*DAG.getContext()),
Dan Gohmanc2277342008-10-17 21:16:08 +00001279 NULL, TBB, FBB, CurBB);
1280 SwitchCases.push_back(CB);
1281}
1282
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001283/// FindMergedConditions - If Cond is an expression like
Dan Gohman46510a72010-04-15 01:51:59 +00001284void SelectionDAGBuilder::FindMergedConditions(const Value *Cond,
Dan Gohman2048b852009-11-23 18:04:58 +00001285 MachineBasicBlock *TBB,
1286 MachineBasicBlock *FBB,
1287 MachineBasicBlock *CurBB,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001288 MachineBasicBlock *SwitchBB,
Dan Gohman2048b852009-11-23 18:04:58 +00001289 unsigned Opc) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001290 // If this node is not part of the or/and tree, emit it as a branch.
Dan Gohman46510a72010-04-15 01:51:59 +00001291 const Instruction *BOp = dyn_cast<Instruction>(Cond);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001292 if (!BOp || !(isa<BinaryOperator>(BOp) || isa<CmpInst>(BOp)) ||
Dan Gohmanc2277342008-10-17 21:16:08 +00001293 (unsigned)BOp->getOpcode() != Opc || !BOp->hasOneUse() ||
1294 BOp->getParent() != CurBB->getBasicBlock() ||
1295 !InBlock(BOp->getOperand(0), CurBB->getBasicBlock()) ||
1296 !InBlock(BOp->getOperand(1), CurBB->getBasicBlock())) {
Dan Gohman99be8ae2010-04-19 22:41:47 +00001297 EmitBranchForMergedCondition(Cond, TBB, FBB, CurBB, SwitchBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001298 return;
1299 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001300
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001301 // Create TmpBB after CurBB.
1302 MachineFunction::iterator BBI = CurBB;
1303 MachineFunction &MF = DAG.getMachineFunction();
1304 MachineBasicBlock *TmpBB = MF.CreateMachineBasicBlock(CurBB->getBasicBlock());
1305 CurBB->getParent()->insert(++BBI, TmpBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001306
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001307 if (Opc == Instruction::Or) {
1308 // Codegen X | Y as:
1309 // jmp_if_X TBB
1310 // jmp TmpBB
1311 // TmpBB:
1312 // jmp_if_Y TBB
1313 // jmp FBB
1314 //
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001315
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001316 // Emit the LHS condition.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001317 FindMergedConditions(BOp->getOperand(0), TBB, TmpBB, CurBB, SwitchBB, Opc);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001318
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001319 // Emit the RHS condition into TmpBB.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001320 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001321 } else {
1322 assert(Opc == Instruction::And && "Unknown merge op!");
1323 // Codegen X & Y as:
1324 // jmp_if_X TmpBB
1325 // jmp FBB
1326 // TmpBB:
1327 // jmp_if_Y TBB
1328 // jmp FBB
1329 //
1330 // This requires creation of TmpBB after CurBB.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001331
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001332 // Emit the LHS condition.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001333 FindMergedConditions(BOp->getOperand(0), TmpBB, FBB, CurBB, SwitchBB, Opc);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001334
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001335 // Emit the RHS condition into TmpBB.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001336 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001337 }
1338}
1339
1340/// If the set of cases should be emitted as a series of branches, return true.
1341/// If we should emit this as a bunch of and/or'd together conditions, return
1342/// false.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001343bool
Dan Gohman2048b852009-11-23 18:04:58 +00001344SelectionDAGBuilder::ShouldEmitAsBranches(const std::vector<CaseBlock> &Cases){
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001345 if (Cases.size() != 2) return true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001346
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001347 // If this is two comparisons of the same values or'd or and'd together, they
1348 // will get folded into a single comparison, so don't emit two blocks.
1349 if ((Cases[0].CmpLHS == Cases[1].CmpLHS &&
1350 Cases[0].CmpRHS == Cases[1].CmpRHS) ||
1351 (Cases[0].CmpRHS == Cases[1].CmpLHS &&
1352 Cases[0].CmpLHS == Cases[1].CmpRHS)) {
1353 return false;
1354 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001355
Chris Lattner133ce872010-01-02 00:00:03 +00001356 // Handle: (X != null) | (Y != null) --> (X|Y) != 0
1357 // Handle: (X == null) & (Y == null) --> (X|Y) == 0
1358 if (Cases[0].CmpRHS == Cases[1].CmpRHS &&
1359 Cases[0].CC == Cases[1].CC &&
1360 isa<Constant>(Cases[0].CmpRHS) &&
1361 cast<Constant>(Cases[0].CmpRHS)->isNullValue()) {
1362 if (Cases[0].CC == ISD::SETEQ && Cases[0].TrueBB == Cases[1].ThisBB)
1363 return false;
1364 if (Cases[0].CC == ISD::SETNE && Cases[0].FalseBB == Cases[1].ThisBB)
1365 return false;
1366 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00001367
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001368 return true;
1369}
1370
Dan Gohman46510a72010-04-15 01:51:59 +00001371void SelectionDAGBuilder::visitBr(const BranchInst &I) {
Dan Gohman84023e02010-07-10 09:00:22 +00001372 MachineBasicBlock *BrMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001373
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001374 // Update machine-CFG edges.
1375 MachineBasicBlock *Succ0MBB = FuncInfo.MBBMap[I.getSuccessor(0)];
1376
1377 // Figure out which block is immediately after the current one.
1378 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001379 MachineFunction::iterator BBI = BrMBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001380 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001381 NextBlock = BBI;
1382
1383 if (I.isUnconditional()) {
1384 // Update machine-CFG edges.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001385 BrMBB->addSuccessor(Succ0MBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001386
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001387 // If this is not a fall-through branch, emit the branch.
Bill Wendling4533cac2010-01-28 21:51:40 +00001388 if (Succ0MBB != NextBlock)
1389 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001390 MVT::Other, getControlRoot(),
Bill Wendling4533cac2010-01-28 21:51:40 +00001391 DAG.getBasicBlock(Succ0MBB)));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001392
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001393 return;
1394 }
1395
1396 // If this condition is one of the special cases we handle, do special stuff
1397 // now.
Dan Gohman46510a72010-04-15 01:51:59 +00001398 const Value *CondVal = I.getCondition();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001399 MachineBasicBlock *Succ1MBB = FuncInfo.MBBMap[I.getSuccessor(1)];
1400
1401 // If this is a series of conditions that are or'd or and'd together, emit
1402 // this as a sequence of branches instead of setcc's with and/or operations.
Chris Lattnerde189be2010-11-30 18:12:52 +00001403 // As long as jumps are not expensive, this should improve performance.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001404 // For example, instead of something like:
1405 // cmp A, B
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001406 // C = seteq
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001407 // cmp D, E
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001408 // F = setle
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001409 // or C, F
1410 // jnz foo
1411 // Emit:
1412 // cmp A, B
1413 // je foo
1414 // cmp D, E
1415 // jle foo
1416 //
Dan Gohman46510a72010-04-15 01:51:59 +00001417 if (const BinaryOperator *BOp = dyn_cast<BinaryOperator>(CondVal)) {
Chris Lattnerde189be2010-11-30 18:12:52 +00001418 if (!TLI.isJumpExpensive() &&
1419 BOp->hasOneUse() &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001420 (BOp->getOpcode() == Instruction::And ||
1421 BOp->getOpcode() == Instruction::Or)) {
Dan Gohman99be8ae2010-04-19 22:41:47 +00001422 FindMergedConditions(BOp, Succ0MBB, Succ1MBB, BrMBB, BrMBB,
1423 BOp->getOpcode());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001424 // If the compares in later blocks need to use values not currently
1425 // exported from this block, export them now. This block should always
1426 // be the first entry.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001427 assert(SwitchCases[0].ThisBB == BrMBB && "Unexpected lowering!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001428
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001429 // Allow some cases to be rejected.
1430 if (ShouldEmitAsBranches(SwitchCases)) {
1431 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i) {
1432 ExportFromCurrentBlock(SwitchCases[i].CmpLHS);
1433 ExportFromCurrentBlock(SwitchCases[i].CmpRHS);
1434 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001435
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001436 // Emit the branch for this block.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001437 visitSwitchCase(SwitchCases[0], BrMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001438 SwitchCases.erase(SwitchCases.begin());
1439 return;
1440 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001441
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001442 // Okay, we decided not to do this, remove any inserted MBB's and clear
1443 // SwitchCases.
1444 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i)
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001445 FuncInfo.MF->erase(SwitchCases[i].ThisBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001446
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001447 SwitchCases.clear();
1448 }
1449 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001450
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001451 // Create a CaseBlock record representing this branch.
Owen Anderson5defacc2009-07-31 17:39:07 +00001452 CaseBlock CB(ISD::SETEQ, CondVal, ConstantInt::getTrue(*DAG.getContext()),
Dan Gohman99be8ae2010-04-19 22:41:47 +00001453 NULL, Succ0MBB, Succ1MBB, BrMBB);
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001454
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001455 // Use visitSwitchCase to actually insert the fast branch sequence for this
1456 // cond branch.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001457 visitSwitchCase(CB, BrMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001458}
1459
1460/// visitSwitchCase - Emits the necessary code to represent a single node in
1461/// the binary search tree resulting from lowering a switch instruction.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001462void SelectionDAGBuilder::visitSwitchCase(CaseBlock &CB,
1463 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001464 SDValue Cond;
1465 SDValue CondLHS = getValue(CB.CmpLHS);
Dale Johannesenf5d97892009-02-04 01:48:28 +00001466 DebugLoc dl = getCurDebugLoc();
Anton Korobeynikov23218582008-12-23 22:25:27 +00001467
1468 // Build the setcc now.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001469 if (CB.CmpMHS == NULL) {
1470 // Fold "(X == true)" to X and "(X == false)" to !X to
1471 // handle common cases produced by branch lowering.
Owen Anderson5defacc2009-07-31 17:39:07 +00001472 if (CB.CmpRHS == ConstantInt::getTrue(*DAG.getContext()) &&
Owen Andersonf53c3712009-07-21 02:47:59 +00001473 CB.CC == ISD::SETEQ)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001474 Cond = CondLHS;
Owen Anderson5defacc2009-07-31 17:39:07 +00001475 else if (CB.CmpRHS == ConstantInt::getFalse(*DAG.getContext()) &&
Owen Andersonf53c3712009-07-21 02:47:59 +00001476 CB.CC == ISD::SETEQ) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001477 SDValue True = DAG.getConstant(1, CondLHS.getValueType());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001478 Cond = DAG.getNode(ISD::XOR, dl, CondLHS.getValueType(), CondLHS, True);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001479 } else
Owen Anderson825b72b2009-08-11 20:47:22 +00001480 Cond = DAG.getSetCC(dl, MVT::i1, CondLHS, getValue(CB.CmpRHS), CB.CC);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001481 } else {
1482 assert(CB.CC == ISD::SETLE && "Can handle only LE ranges now");
1483
Anton Korobeynikov23218582008-12-23 22:25:27 +00001484 const APInt& Low = cast<ConstantInt>(CB.CmpLHS)->getValue();
1485 const APInt& High = cast<ConstantInt>(CB.CmpRHS)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001486
1487 SDValue CmpOp = getValue(CB.CmpMHS);
Owen Andersone50ed302009-08-10 22:56:29 +00001488 EVT VT = CmpOp.getValueType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001489
1490 if (cast<ConstantInt>(CB.CmpLHS)->isMinValue(true)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001491 Cond = DAG.getSetCC(dl, MVT::i1, CmpOp, DAG.getConstant(High, VT),
Dale Johannesenf5d97892009-02-04 01:48:28 +00001492 ISD::SETLE);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001493 } else {
Dale Johannesenf5d97892009-02-04 01:48:28 +00001494 SDValue SUB = DAG.getNode(ISD::SUB, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001495 VT, CmpOp, DAG.getConstant(Low, VT));
Owen Anderson825b72b2009-08-11 20:47:22 +00001496 Cond = DAG.getSetCC(dl, MVT::i1, SUB,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001497 DAG.getConstant(High-Low, VT), ISD::SETULE);
1498 }
1499 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001500
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001501 // Update successor info
Dan Gohman99be8ae2010-04-19 22:41:47 +00001502 SwitchBB->addSuccessor(CB.TrueBB);
1503 SwitchBB->addSuccessor(CB.FalseBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001504
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001505 // Set NextBlock to be the MBB immediately after the current one, if any.
1506 // This is used to avoid emitting unnecessary branches to the next block.
1507 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001508 MachineFunction::iterator BBI = SwitchBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001509 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001510 NextBlock = BBI;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001511
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001512 // If the lhs block is the next block, invert the condition so that we can
1513 // fall through to the lhs instead of the rhs block.
1514 if (CB.TrueBB == NextBlock) {
1515 std::swap(CB.TrueBB, CB.FalseBB);
1516 SDValue True = DAG.getConstant(1, Cond.getValueType());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001517 Cond = DAG.getNode(ISD::XOR, dl, Cond.getValueType(), Cond, True);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001518 }
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001519
Dale Johannesenf5d97892009-02-04 01:48:28 +00001520 SDValue BrCond = DAG.getNode(ISD::BRCOND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001521 MVT::Other, getControlRoot(), Cond,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001522 DAG.getBasicBlock(CB.TrueBB));
Bill Wendling87710f02009-12-21 23:47:40 +00001523
Evan Cheng266a99d2010-09-23 06:51:55 +00001524 // Insert the false branch. Do this even if it's a fall through branch,
1525 // this makes it easier to do DAG optimizations which require inverting
1526 // the branch condition.
1527 BrCond = DAG.getNode(ISD::BR, dl, MVT::Other, BrCond,
1528 DAG.getBasicBlock(CB.FalseBB));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001529
1530 DAG.setRoot(BrCond);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001531}
1532
1533/// visitJumpTable - Emit JumpTable node in the current MBB
Dan Gohman2048b852009-11-23 18:04:58 +00001534void SelectionDAGBuilder::visitJumpTable(JumpTable &JT) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001535 // Emit the code for the jump table
1536 assert(JT.Reg != -1U && "Should lower JT Header first!");
Owen Andersone50ed302009-08-10 22:56:29 +00001537 EVT PTy = TLI.getPointerTy();
Dale Johannesena04b7572009-02-03 23:04:43 +00001538 SDValue Index = DAG.getCopyFromReg(getControlRoot(), getCurDebugLoc(),
1539 JT.Reg, PTy);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001540 SDValue Table = DAG.getJumpTable(JT.JTI, PTy);
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001541 SDValue BrJumpTable = DAG.getNode(ISD::BR_JT, getCurDebugLoc(),
1542 MVT::Other, Index.getValue(1),
1543 Table, Index);
1544 DAG.setRoot(BrJumpTable);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001545}
1546
1547/// visitJumpTableHeader - This function emits necessary code to produce index
1548/// in the JumpTable from switch case.
Dan Gohman2048b852009-11-23 18:04:58 +00001549void SelectionDAGBuilder::visitJumpTableHeader(JumpTable &JT,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001550 JumpTableHeader &JTH,
1551 MachineBasicBlock *SwitchBB) {
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001552 // Subtract the lowest switch case value from the value being switched on and
1553 // conditional branch to default mbb if the result is greater than the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001554 // difference between smallest and largest cases.
1555 SDValue SwitchOp = getValue(JTH.SValue);
Owen Andersone50ed302009-08-10 22:56:29 +00001556 EVT VT = SwitchOp.getValueType();
Bill Wendling87710f02009-12-21 23:47:40 +00001557 SDValue Sub = DAG.getNode(ISD::SUB, getCurDebugLoc(), VT, SwitchOp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001558 DAG.getConstant(JTH.First, VT));
Anton Korobeynikov23218582008-12-23 22:25:27 +00001559
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001560 // The SDNode we just created, which holds the value being switched on minus
Dan Gohmanf451cb82010-02-10 16:03:48 +00001561 // the smallest case value, needs to be copied to a virtual register so it
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001562 // can be used as an index into the jump table in a subsequent basic block.
1563 // This value may be smaller or larger than the target's pointer type, and
1564 // therefore require extension or truncating.
Bill Wendling87710f02009-12-21 23:47:40 +00001565 SwitchOp = DAG.getZExtOrTrunc(Sub, getCurDebugLoc(), TLI.getPointerTy());
Anton Korobeynikov23218582008-12-23 22:25:27 +00001566
Dan Gohman89496d02010-07-02 00:10:16 +00001567 unsigned JumpTableReg = FuncInfo.CreateReg(TLI.getPointerTy());
Dale Johannesena04b7572009-02-03 23:04:43 +00001568 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), getCurDebugLoc(),
1569 JumpTableReg, SwitchOp);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001570 JT.Reg = JumpTableReg;
1571
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001572 // Emit the range check for the jump table, and branch to the default block
1573 // for the switch statement if the value being switched on exceeds the largest
1574 // case in the switch.
Dale Johannesenf5d97892009-02-04 01:48:28 +00001575 SDValue CMP = DAG.getSetCC(getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00001576 TLI.getSetCCResultType(Sub.getValueType()), Sub,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001577 DAG.getConstant(JTH.Last-JTH.First,VT),
1578 ISD::SETUGT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001579
1580 // Set NextBlock to be the MBB immediately after the current one, if any.
1581 // This is used to avoid emitting unnecessary branches to the next block.
1582 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001583 MachineFunction::iterator BBI = SwitchBB;
Bill Wendling87710f02009-12-21 23:47:40 +00001584
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001585 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001586 NextBlock = BBI;
1587
Dale Johannesen66978ee2009-01-31 02:22:37 +00001588 SDValue BrCond = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001589 MVT::Other, CopyTo, CMP,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001590 DAG.getBasicBlock(JT.Default));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001591
Bill Wendling4533cac2010-01-28 21:51:40 +00001592 if (JT.MBB != NextBlock)
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001593 BrCond = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, BrCond,
1594 DAG.getBasicBlock(JT.MBB));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001595
Bill Wendling87710f02009-12-21 23:47:40 +00001596 DAG.setRoot(BrCond);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001597}
1598
1599/// visitBitTestHeader - This function emits necessary code to produce value
1600/// suitable for "bit tests"
Dan Gohman99be8ae2010-04-19 22:41:47 +00001601void SelectionDAGBuilder::visitBitTestHeader(BitTestBlock &B,
1602 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001603 // Subtract the minimum value
1604 SDValue SwitchOp = getValue(B.SValue);
Owen Andersone50ed302009-08-10 22:56:29 +00001605 EVT VT = SwitchOp.getValueType();
Bill Wendling87710f02009-12-21 23:47:40 +00001606 SDValue Sub = DAG.getNode(ISD::SUB, getCurDebugLoc(), VT, SwitchOp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001607 DAG.getConstant(B.First, VT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001608
1609 // Check range
Dale Johannesenf5d97892009-02-04 01:48:28 +00001610 SDValue RangeCmp = DAG.getSetCC(getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00001611 TLI.getSetCCResultType(Sub.getValueType()),
1612 Sub, DAG.getConstant(B.Range, VT),
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001613 ISD::SETUGT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001614
Bill Wendling87710f02009-12-21 23:47:40 +00001615 SDValue ShiftOp = DAG.getZExtOrTrunc(Sub, getCurDebugLoc(),
1616 TLI.getPointerTy());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001617
Dan Gohman89496d02010-07-02 00:10:16 +00001618 B.Reg = FuncInfo.CreateReg(TLI.getPointerTy());
Dale Johannesena04b7572009-02-03 23:04:43 +00001619 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), getCurDebugLoc(),
1620 B.Reg, ShiftOp);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001621
1622 // Set NextBlock to be the MBB immediately after the current one, if any.
1623 // This is used to avoid emitting unnecessary branches to the next block.
1624 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001625 MachineFunction::iterator BBI = SwitchBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001626 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001627 NextBlock = BBI;
1628
1629 MachineBasicBlock* MBB = B.Cases[0].ThisBB;
1630
Dan Gohman99be8ae2010-04-19 22:41:47 +00001631 SwitchBB->addSuccessor(B.Default);
1632 SwitchBB->addSuccessor(MBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001633
Dale Johannesen66978ee2009-01-31 02:22:37 +00001634 SDValue BrRange = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001635 MVT::Other, CopyTo, RangeCmp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001636 DAG.getBasicBlock(B.Default));
Anton Korobeynikov23218582008-12-23 22:25:27 +00001637
Evan Cheng8c1f4322010-09-23 18:32:19 +00001638 if (MBB != NextBlock)
1639 BrRange = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, CopyTo,
1640 DAG.getBasicBlock(MBB));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001641
Bill Wendling87710f02009-12-21 23:47:40 +00001642 DAG.setRoot(BrRange);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001643}
1644
1645/// visitBitTestCase - this function produces one "bit test"
Dan Gohman2048b852009-11-23 18:04:58 +00001646void SelectionDAGBuilder::visitBitTestCase(MachineBasicBlock* NextMBB,
1647 unsigned Reg,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001648 BitTestCase &B,
1649 MachineBasicBlock *SwitchBB) {
Dale Johannesena04b7572009-02-03 23:04:43 +00001650 SDValue ShiftOp = DAG.getCopyFromReg(getControlRoot(), getCurDebugLoc(), Reg,
Duncan Sands92abc622009-01-31 15:50:11 +00001651 TLI.getPointerTy());
Dan Gohman8e0163a2010-06-24 02:06:24 +00001652 SDValue Cmp;
1653 if (CountPopulation_64(B.Mask) == 1) {
1654 // Testing for a single bit; just compare the shift count with what it
1655 // would need to be to shift a 1 bit in that position.
1656 Cmp = DAG.getSetCC(getCurDebugLoc(),
1657 TLI.getSetCCResultType(ShiftOp.getValueType()),
1658 ShiftOp,
1659 DAG.getConstant(CountTrailingZeros_64(B.Mask),
1660 TLI.getPointerTy()),
1661 ISD::SETEQ);
1662 } else {
1663 // Make desired shift
1664 SDValue SwitchVal = DAG.getNode(ISD::SHL, getCurDebugLoc(),
1665 TLI.getPointerTy(),
1666 DAG.getConstant(1, TLI.getPointerTy()),
1667 ShiftOp);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001668
Dan Gohman8e0163a2010-06-24 02:06:24 +00001669 // Emit bit tests and jumps
1670 SDValue AndOp = DAG.getNode(ISD::AND, getCurDebugLoc(),
1671 TLI.getPointerTy(), SwitchVal,
1672 DAG.getConstant(B.Mask, TLI.getPointerTy()));
1673 Cmp = DAG.getSetCC(getCurDebugLoc(),
1674 TLI.getSetCCResultType(AndOp.getValueType()),
1675 AndOp, DAG.getConstant(0, TLI.getPointerTy()),
1676 ISD::SETNE);
1677 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001678
Dan Gohman99be8ae2010-04-19 22:41:47 +00001679 SwitchBB->addSuccessor(B.TargetBB);
1680 SwitchBB->addSuccessor(NextMBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001681
Dale Johannesen66978ee2009-01-31 02:22:37 +00001682 SDValue BrAnd = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001683 MVT::Other, getControlRoot(),
Dan Gohman8e0163a2010-06-24 02:06:24 +00001684 Cmp, DAG.getBasicBlock(B.TargetBB));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001685
1686 // Set NextBlock to be the MBB immediately after the current one, if any.
1687 // This is used to avoid emitting unnecessary branches to the next block.
1688 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001689 MachineFunction::iterator BBI = SwitchBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001690 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001691 NextBlock = BBI;
1692
Evan Cheng8c1f4322010-09-23 18:32:19 +00001693 if (NextMBB != NextBlock)
1694 BrAnd = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, BrAnd,
1695 DAG.getBasicBlock(NextMBB));
Bill Wendling0777e922009-12-21 21:59:52 +00001696
Bill Wendling87710f02009-12-21 23:47:40 +00001697 DAG.setRoot(BrAnd);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001698}
1699
Dan Gohman46510a72010-04-15 01:51:59 +00001700void SelectionDAGBuilder::visitInvoke(const InvokeInst &I) {
Dan Gohman84023e02010-07-10 09:00:22 +00001701 MachineBasicBlock *InvokeMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001702
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001703 // Retrieve successors.
1704 MachineBasicBlock *Return = FuncInfo.MBBMap[I.getSuccessor(0)];
1705 MachineBasicBlock *LandingPad = FuncInfo.MBBMap[I.getSuccessor(1)];
1706
Gabor Greifb67e6b32009-01-15 11:10:44 +00001707 const Value *Callee(I.getCalledValue());
1708 if (isa<InlineAsm>(Callee))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001709 visitInlineAsm(&I);
1710 else
Gabor Greifb67e6b32009-01-15 11:10:44 +00001711 LowerCallTo(&I, getValue(Callee), false, LandingPad);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001712
1713 // If the value of the invoke is used outside of its defining block, make it
1714 // available as a virtual register.
Dan Gohmanad62f532009-04-23 23:13:24 +00001715 CopyToExportRegsIfNeeded(&I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001716
1717 // Update successor info
Dan Gohman99be8ae2010-04-19 22:41:47 +00001718 InvokeMBB->addSuccessor(Return);
1719 InvokeMBB->addSuccessor(LandingPad);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001720
1721 // Drop into normal successor.
Bill Wendling4533cac2010-01-28 21:51:40 +00001722 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
1723 MVT::Other, getControlRoot(),
1724 DAG.getBasicBlock(Return)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001725}
1726
Dan Gohman46510a72010-04-15 01:51:59 +00001727void SelectionDAGBuilder::visitUnwind(const UnwindInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001728}
1729
1730/// handleSmallSwitchCaseRange - Emit a series of specific tests (suitable for
1731/// small case ranges).
Dan Gohman2048b852009-11-23 18:04:58 +00001732bool SelectionDAGBuilder::handleSmallSwitchRange(CaseRec& CR,
1733 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00001734 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001735 MachineBasicBlock *Default,
1736 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001737 Case& BackCase = *(CR.Range.second-1);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001738
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001739 // Size is the number of Cases represented by this range.
Anton Korobeynikov23218582008-12-23 22:25:27 +00001740 size_t Size = CR.Range.second - CR.Range.first;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001741 if (Size > 3)
Anton Korobeynikov23218582008-12-23 22:25:27 +00001742 return false;
1743
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001744 // Get the MachineFunction which holds the current MBB. This is used when
1745 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001746 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001747
1748 // Figure out which block is immediately after the current one.
1749 MachineBasicBlock *NextBlock = 0;
1750 MachineFunction::iterator BBI = CR.CaseBB;
1751
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001752 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001753 NextBlock = BBI;
1754
Benjamin Kramerce750f02010-11-22 09:45:38 +00001755 // If any two of the cases has the same destination, and if one value
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001756 // is the same as the other, but has one bit unset that the other has set,
1757 // use bit manipulation to do two compares at once. For example:
1758 // "if (X == 6 || X == 4)" -> "if ((X|2) == 6)"
Benjamin Kramerce750f02010-11-22 09:45:38 +00001759 // TODO: This could be extended to merge any 2 cases in switches with 3 cases.
1760 // TODO: Handle cases where CR.CaseBB != SwitchBB.
1761 if (Size == 2 && CR.CaseBB == SwitchBB) {
1762 Case &Small = *CR.Range.first;
1763 Case &Big = *(CR.Range.second-1);
1764
1765 if (Small.Low == Small.High && Big.Low == Big.High && Small.BB == Big.BB) {
1766 const APInt& SmallValue = cast<ConstantInt>(Small.Low)->getValue();
1767 const APInt& BigValue = cast<ConstantInt>(Big.Low)->getValue();
1768
1769 // Check that there is only one bit different.
1770 if (BigValue.countPopulation() == SmallValue.countPopulation() + 1 &&
1771 (SmallValue | BigValue) == BigValue) {
1772 // Isolate the common bit.
1773 APInt CommonBit = BigValue & ~SmallValue;
1774 assert((SmallValue | CommonBit) == BigValue &&
1775 CommonBit.countPopulation() == 1 && "Not a common bit?");
1776
1777 SDValue CondLHS = getValue(SV);
1778 EVT VT = CondLHS.getValueType();
1779 DebugLoc DL = getCurDebugLoc();
1780
1781 SDValue Or = DAG.getNode(ISD::OR, DL, VT, CondLHS,
1782 DAG.getConstant(CommonBit, VT));
1783 SDValue Cond = DAG.getSetCC(DL, MVT::i1,
1784 Or, DAG.getConstant(BigValue, VT),
1785 ISD::SETEQ);
1786
1787 // Update successor info.
1788 SwitchBB->addSuccessor(Small.BB);
1789 SwitchBB->addSuccessor(Default);
1790
1791 // Insert the true branch.
1792 SDValue BrCond = DAG.getNode(ISD::BRCOND, DL, MVT::Other,
1793 getControlRoot(), Cond,
1794 DAG.getBasicBlock(Small.BB));
1795
1796 // Insert the false branch.
1797 BrCond = DAG.getNode(ISD::BR, DL, MVT::Other, BrCond,
1798 DAG.getBasicBlock(Default));
1799
1800 DAG.setRoot(BrCond);
1801 return true;
1802 }
1803 }
1804 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001805
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001806 // Rearrange the case blocks so that the last one falls through if possible.
1807 if (NextBlock && Default != NextBlock && BackCase.BB != NextBlock) {
1808 // The last case block won't fall through into 'NextBlock' if we emit the
1809 // branches in this order. See if rearranging a case value would help.
1810 for (CaseItr I = CR.Range.first, E = CR.Range.second-1; I != E; ++I) {
1811 if (I->BB == NextBlock) {
1812 std::swap(*I, BackCase);
1813 break;
1814 }
1815 }
1816 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001817
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001818 // Create a CaseBlock record representing a conditional branch to
1819 // the Case's target mbb if the value being switched on SV is equal
1820 // to C.
1821 MachineBasicBlock *CurBlock = CR.CaseBB;
1822 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++I) {
1823 MachineBasicBlock *FallThrough;
1824 if (I != E-1) {
1825 FallThrough = CurMF->CreateMachineBasicBlock(CurBlock->getBasicBlock());
1826 CurMF->insert(BBI, FallThrough);
Dan Gohman8e5c0da2009-04-09 02:33:36 +00001827
1828 // Put SV in a virtual register to make it available from the new blocks.
1829 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001830 } else {
1831 // If the last case doesn't match, go to the default block.
1832 FallThrough = Default;
1833 }
1834
Dan Gohman46510a72010-04-15 01:51:59 +00001835 const Value *RHS, *LHS, *MHS;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001836 ISD::CondCode CC;
1837 if (I->High == I->Low) {
1838 // This is just small small case range :) containing exactly 1 case
1839 CC = ISD::SETEQ;
1840 LHS = SV; RHS = I->High; MHS = NULL;
1841 } else {
1842 CC = ISD::SETLE;
1843 LHS = I->Low; MHS = SV; RHS = I->High;
1844 }
1845 CaseBlock CB(CC, LHS, RHS, MHS, I->BB, FallThrough, CurBlock);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001846
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001847 // If emitting the first comparison, just call visitSwitchCase to emit the
1848 // code into the current block. Otherwise, push the CaseBlock onto the
1849 // vector to be later processed by SDISel, and insert the node's MBB
1850 // before the next MBB.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001851 if (CurBlock == SwitchBB)
1852 visitSwitchCase(CB, SwitchBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001853 else
1854 SwitchCases.push_back(CB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001855
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001856 CurBlock = FallThrough;
1857 }
1858
1859 return true;
1860}
1861
1862static inline bool areJTsAllowed(const TargetLowering &TLI) {
1863 return !DisableJumpTables &&
Owen Anderson825b72b2009-08-11 20:47:22 +00001864 (TLI.isOperationLegalOrCustom(ISD::BR_JT, MVT::Other) ||
1865 TLI.isOperationLegalOrCustom(ISD::BRIND, MVT::Other));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001866}
Anton Korobeynikov23218582008-12-23 22:25:27 +00001867
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001868static APInt ComputeRange(const APInt &First, const APInt &Last) {
1869 APInt LastExt(Last), FirstExt(First);
1870 uint32_t BitWidth = std::max(Last.getBitWidth(), First.getBitWidth()) + 1;
1871 LastExt.sext(BitWidth); FirstExt.sext(BitWidth);
1872 return (LastExt - FirstExt + 1ULL);
1873}
1874
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001875/// handleJTSwitchCase - Emit jumptable for current switch case range
Dan Gohman2048b852009-11-23 18:04:58 +00001876bool SelectionDAGBuilder::handleJTSwitchCase(CaseRec& CR,
1877 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00001878 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001879 MachineBasicBlock* Default,
1880 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001881 Case& FrontCase = *CR.Range.first;
1882 Case& BackCase = *(CR.Range.second-1);
1883
Chris Lattnere880efe2009-11-07 07:50:34 +00001884 const APInt &First = cast<ConstantInt>(FrontCase.Low)->getValue();
1885 const APInt &Last = cast<ConstantInt>(BackCase.High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001886
Chris Lattnere880efe2009-11-07 07:50:34 +00001887 APInt TSize(First.getBitWidth(), 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001888 for (CaseItr I = CR.Range.first, E = CR.Range.second;
1889 I!=E; ++I)
1890 TSize += I->size();
1891
Dan Gohmane0567812010-04-08 23:03:40 +00001892 if (!areJTsAllowed(TLI) || TSize.ult(4))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001893 return false;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001894
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001895 APInt Range = ComputeRange(First, Last);
Chris Lattnere880efe2009-11-07 07:50:34 +00001896 double Density = TSize.roundToDouble() / Range.roundToDouble();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001897 if (Density < 0.4)
1898 return false;
1899
David Greene4b69d992010-01-05 01:24:57 +00001900 DEBUG(dbgs() << "Lowering jump table\n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00001901 << "First entry: " << First << ". Last entry: " << Last << '\n'
1902 << "Range: " << Range
1903 << "Size: " << TSize << ". Density: " << Density << "\n\n");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001904
1905 // Get the MachineFunction which holds the current MBB. This is used when
1906 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001907 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001908
1909 // Figure out which block is immediately after the current one.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001910 MachineFunction::iterator BBI = CR.CaseBB;
Duncan Sands51498522009-09-06 18:03:32 +00001911 ++BBI;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001912
1913 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
1914
1915 // Create a new basic block to hold the code for loading the address
1916 // of the jump table, and jumping to it. Update successor information;
1917 // we will either branch to the default case for the switch, or the jump
1918 // table.
1919 MachineBasicBlock *JumpTableBB = CurMF->CreateMachineBasicBlock(LLVMBB);
1920 CurMF->insert(BBI, JumpTableBB);
1921 CR.CaseBB->addSuccessor(Default);
1922 CR.CaseBB->addSuccessor(JumpTableBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001923
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001924 // Build a vector of destination BBs, corresponding to each target
1925 // of the jump table. If the value of the jump table slot corresponds to
1926 // a case statement, push the case's BB onto the vector, otherwise, push
1927 // the default BB.
1928 std::vector<MachineBasicBlock*> DestBBs;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001929 APInt TEI = First;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001930 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++TEI) {
Chris Lattner071c62f2010-01-25 23:26:13 +00001931 const APInt &Low = cast<ConstantInt>(I->Low)->getValue();
1932 const APInt &High = cast<ConstantInt>(I->High)->getValue();
Anton Korobeynikov23218582008-12-23 22:25:27 +00001933
1934 if (Low.sle(TEI) && TEI.sle(High)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001935 DestBBs.push_back(I->BB);
1936 if (TEI==High)
1937 ++I;
1938 } else {
1939 DestBBs.push_back(Default);
1940 }
1941 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001942
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001943 // Update successor info. Add one edge to each unique successor.
Anton Korobeynikov23218582008-12-23 22:25:27 +00001944 BitVector SuccsHandled(CR.CaseBB->getParent()->getNumBlockIDs());
1945 for (std::vector<MachineBasicBlock*>::iterator I = DestBBs.begin(),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001946 E = DestBBs.end(); I != E; ++I) {
1947 if (!SuccsHandled[(*I)->getNumber()]) {
1948 SuccsHandled[(*I)->getNumber()] = true;
1949 JumpTableBB->addSuccessor(*I);
1950 }
1951 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001952
Bob Wilsond1ec31d2010-03-18 18:42:41 +00001953 // Create a jump table index for this jump table.
Chris Lattner071c62f2010-01-25 23:26:13 +00001954 unsigned JTEncoding = TLI.getJumpTableEncoding();
1955 unsigned JTI = CurMF->getOrCreateJumpTableInfo(JTEncoding)
Bob Wilsond1ec31d2010-03-18 18:42:41 +00001956 ->createJumpTableIndex(DestBBs);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001957
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001958 // Set the jump table information so that we can codegen it as a second
1959 // MachineBasicBlock
1960 JumpTable JT(-1U, JTI, JumpTableBB, Default);
Dan Gohman99be8ae2010-04-19 22:41:47 +00001961 JumpTableHeader JTH(First, Last, SV, CR.CaseBB, (CR.CaseBB == SwitchBB));
1962 if (CR.CaseBB == SwitchBB)
1963 visitJumpTableHeader(JT, JTH, SwitchBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001964
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001965 JTCases.push_back(JumpTableBlock(JTH, JT));
1966
1967 return true;
1968}
1969
1970/// handleBTSplitSwitchCase - emit comparison and split binary search tree into
1971/// 2 subtrees.
Dan Gohman2048b852009-11-23 18:04:58 +00001972bool SelectionDAGBuilder::handleBTSplitSwitchCase(CaseRec& CR,
1973 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00001974 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001975 MachineBasicBlock *Default,
1976 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001977 // Get the MachineFunction which holds the current MBB. This is used when
1978 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001979 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001980
1981 // Figure out which block is immediately after the current one.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001982 MachineFunction::iterator BBI = CR.CaseBB;
Duncan Sands51498522009-09-06 18:03:32 +00001983 ++BBI;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001984
1985 Case& FrontCase = *CR.Range.first;
1986 Case& BackCase = *(CR.Range.second-1);
1987 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
1988
1989 // Size is the number of Cases represented by this range.
1990 unsigned Size = CR.Range.second - CR.Range.first;
1991
Chris Lattnere880efe2009-11-07 07:50:34 +00001992 const APInt &First = cast<ConstantInt>(FrontCase.Low)->getValue();
1993 const APInt &Last = cast<ConstantInt>(BackCase.High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001994 double FMetric = 0;
1995 CaseItr Pivot = CR.Range.first + Size/2;
1996
1997 // Select optimal pivot, maximizing sum density of LHS and RHS. This will
1998 // (heuristically) allow us to emit JumpTable's later.
Chris Lattnere880efe2009-11-07 07:50:34 +00001999 APInt TSize(First.getBitWidth(), 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002000 for (CaseItr I = CR.Range.first, E = CR.Range.second;
2001 I!=E; ++I)
2002 TSize += I->size();
2003
Chris Lattnere880efe2009-11-07 07:50:34 +00002004 APInt LSize = FrontCase.size();
2005 APInt RSize = TSize-LSize;
David Greene4b69d992010-01-05 01:24:57 +00002006 DEBUG(dbgs() << "Selecting best pivot: \n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002007 << "First: " << First << ", Last: " << Last <<'\n'
2008 << "LSize: " << LSize << ", RSize: " << RSize << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002009 for (CaseItr I = CR.Range.first, J=I+1, E = CR.Range.second;
2010 J!=E; ++I, ++J) {
Chris Lattnere880efe2009-11-07 07:50:34 +00002011 const APInt &LEnd = cast<ConstantInt>(I->High)->getValue();
2012 const APInt &RBegin = cast<ConstantInt>(J->Low)->getValue();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002013 APInt Range = ComputeRange(LEnd, RBegin);
2014 assert((Range - 2ULL).isNonNegative() &&
2015 "Invalid case distance");
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002016 double LDensity = (double)LSize.roundToDouble() /
Chris Lattnere880efe2009-11-07 07:50:34 +00002017 (LEnd - First + 1ULL).roundToDouble();
2018 double RDensity = (double)RSize.roundToDouble() /
2019 (Last - RBegin + 1ULL).roundToDouble();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002020 double Metric = Range.logBase2()*(LDensity+RDensity);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002021 // Should always split in some non-trivial place
David Greene4b69d992010-01-05 01:24:57 +00002022 DEBUG(dbgs() <<"=>Step\n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002023 << "LEnd: " << LEnd << ", RBegin: " << RBegin << '\n'
2024 << "LDensity: " << LDensity
2025 << ", RDensity: " << RDensity << '\n'
2026 << "Metric: " << Metric << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002027 if (FMetric < Metric) {
2028 Pivot = J;
2029 FMetric = Metric;
David Greene4b69d992010-01-05 01:24:57 +00002030 DEBUG(dbgs() << "Current metric set to: " << FMetric << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002031 }
2032
2033 LSize += J->size();
2034 RSize -= J->size();
2035 }
2036 if (areJTsAllowed(TLI)) {
2037 // If our case is dense we *really* should handle it earlier!
2038 assert((FMetric > 0) && "Should handle dense range earlier!");
2039 } else {
2040 Pivot = CR.Range.first + Size/2;
2041 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002042
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002043 CaseRange LHSR(CR.Range.first, Pivot);
2044 CaseRange RHSR(Pivot, CR.Range.second);
2045 Constant *C = Pivot->Low;
2046 MachineBasicBlock *FalseBB = 0, *TrueBB = 0;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002047
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002048 // We know that we branch to the LHS if the Value being switched on is
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002049 // less than the Pivot value, C. We use this to optimize our binary
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002050 // tree a bit, by recognizing that if SV is greater than or equal to the
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002051 // LHS's Case Value, and that Case Value is exactly one less than the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002052 // Pivot's Value, then we can branch directly to the LHS's Target,
2053 // rather than creating a leaf node for it.
2054 if ((LHSR.second - LHSR.first) == 1 &&
2055 LHSR.first->High == CR.GE &&
Anton Korobeynikov23218582008-12-23 22:25:27 +00002056 cast<ConstantInt>(C)->getValue() ==
2057 (cast<ConstantInt>(CR.GE)->getValue() + 1LL)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002058 TrueBB = LHSR.first->BB;
2059 } else {
2060 TrueBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2061 CurMF->insert(BBI, TrueBB);
2062 WorkList.push_back(CaseRec(TrueBB, C, CR.GE, LHSR));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00002063
2064 // Put SV in a virtual register to make it available from the new blocks.
2065 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002066 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002067
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002068 // Similar to the optimization above, if the Value being switched on is
2069 // known to be less than the Constant CR.LT, and the current Case Value
2070 // is CR.LT - 1, then we can branch directly to the target block for
2071 // the current Case Value, rather than emitting a RHS leaf node for it.
2072 if ((RHSR.second - RHSR.first) == 1 && CR.LT &&
Anton Korobeynikov23218582008-12-23 22:25:27 +00002073 cast<ConstantInt>(RHSR.first->Low)->getValue() ==
2074 (cast<ConstantInt>(CR.LT)->getValue() - 1LL)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002075 FalseBB = RHSR.first->BB;
2076 } else {
2077 FalseBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2078 CurMF->insert(BBI, FalseBB);
2079 WorkList.push_back(CaseRec(FalseBB,CR.LT,C,RHSR));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00002080
2081 // Put SV in a virtual register to make it available from the new blocks.
2082 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002083 }
2084
2085 // Create a CaseBlock record representing a conditional branch to
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002086 // the LHS node if the value being switched on SV is less than C.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002087 // Otherwise, branch to LHS.
2088 CaseBlock CB(ISD::SETLT, SV, C, NULL, TrueBB, FalseBB, CR.CaseBB);
2089
Dan Gohman99be8ae2010-04-19 22:41:47 +00002090 if (CR.CaseBB == SwitchBB)
2091 visitSwitchCase(CB, SwitchBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002092 else
2093 SwitchCases.push_back(CB);
2094
2095 return true;
2096}
2097
2098/// handleBitTestsSwitchCase - if current case range has few destination and
2099/// range span less, than machine word bitwidth, encode case range into series
2100/// of masks and emit bit tests with these masks.
Dan Gohman2048b852009-11-23 18:04:58 +00002101bool SelectionDAGBuilder::handleBitTestsSwitchCase(CaseRec& CR,
2102 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00002103 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00002104 MachineBasicBlock* Default,
2105 MachineBasicBlock *SwitchBB){
Owen Andersone50ed302009-08-10 22:56:29 +00002106 EVT PTy = TLI.getPointerTy();
Owen Anderson77547be2009-08-10 18:56:59 +00002107 unsigned IntPtrBits = PTy.getSizeInBits();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002108
2109 Case& FrontCase = *CR.Range.first;
2110 Case& BackCase = *(CR.Range.second-1);
2111
2112 // Get the MachineFunction which holds the current MBB. This is used when
2113 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00002114 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002115
Anton Korobeynikovd34167a2009-05-08 18:51:34 +00002116 // If target does not have legal shift left, do not emit bit tests at all.
2117 if (!TLI.isOperationLegal(ISD::SHL, TLI.getPointerTy()))
2118 return false;
2119
Anton Korobeynikov23218582008-12-23 22:25:27 +00002120 size_t numCmps = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002121 for (CaseItr I = CR.Range.first, E = CR.Range.second;
2122 I!=E; ++I) {
2123 // Single case counts one, case range - two.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002124 numCmps += (I->Low == I->High ? 1 : 2);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002125 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002126
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002127 // Count unique destinations
2128 SmallSet<MachineBasicBlock*, 4> Dests;
2129 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
2130 Dests.insert(I->BB);
2131 if (Dests.size() > 3)
2132 // Don't bother the code below, if there are too much unique destinations
2133 return false;
2134 }
David Greene4b69d992010-01-05 01:24:57 +00002135 DEBUG(dbgs() << "Total number of unique destinations: "
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002136 << Dests.size() << '\n'
2137 << "Total number of comparisons: " << numCmps << '\n');
Anton Korobeynikov23218582008-12-23 22:25:27 +00002138
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002139 // Compute span of values.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002140 const APInt& minValue = cast<ConstantInt>(FrontCase.Low)->getValue();
2141 const APInt& maxValue = cast<ConstantInt>(BackCase.High)->getValue();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002142 APInt cmpRange = maxValue - minValue;
2143
David Greene4b69d992010-01-05 01:24:57 +00002144 DEBUG(dbgs() << "Compare range: " << cmpRange << '\n'
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002145 << "Low bound: " << minValue << '\n'
2146 << "High bound: " << maxValue << '\n');
Anton Korobeynikov23218582008-12-23 22:25:27 +00002147
Dan Gohmane0567812010-04-08 23:03:40 +00002148 if (cmpRange.uge(IntPtrBits) ||
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002149 (!(Dests.size() == 1 && numCmps >= 3) &&
2150 !(Dests.size() == 2 && numCmps >= 5) &&
2151 !(Dests.size() >= 3 && numCmps >= 6)))
2152 return false;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002153
David Greene4b69d992010-01-05 01:24:57 +00002154 DEBUG(dbgs() << "Emitting bit tests\n");
Anton Korobeynikov23218582008-12-23 22:25:27 +00002155 APInt lowBound = APInt::getNullValue(cmpRange.getBitWidth());
2156
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002157 // Optimize the case where all the case values fit in a
2158 // word without having to subtract minValue. In this case,
2159 // we can optimize away the subtraction.
Dan Gohmane0567812010-04-08 23:03:40 +00002160 if (minValue.isNonNegative() && maxValue.slt(IntPtrBits)) {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002161 cmpRange = maxValue;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002162 } else {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002163 lowBound = minValue;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002164 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002165
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002166 CaseBitsVector CasesBits;
2167 unsigned i, count = 0;
2168
2169 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
2170 MachineBasicBlock* Dest = I->BB;
2171 for (i = 0; i < count; ++i)
2172 if (Dest == CasesBits[i].BB)
2173 break;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002174
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002175 if (i == count) {
2176 assert((count < 3) && "Too much destinations to test!");
2177 CasesBits.push_back(CaseBits(0, Dest, 0));
2178 count++;
2179 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002180
2181 const APInt& lowValue = cast<ConstantInt>(I->Low)->getValue();
2182 const APInt& highValue = cast<ConstantInt>(I->High)->getValue();
2183
2184 uint64_t lo = (lowValue - lowBound).getZExtValue();
2185 uint64_t hi = (highValue - lowBound).getZExtValue();
2186
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002187 for (uint64_t j = lo; j <= hi; j++) {
2188 CasesBits[i].Mask |= 1ULL << j;
2189 CasesBits[i].Bits++;
2190 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002191
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002192 }
2193 std::sort(CasesBits.begin(), CasesBits.end(), CaseBitsCmp());
Anton Korobeynikov23218582008-12-23 22:25:27 +00002194
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002195 BitTestInfo BTC;
2196
2197 // Figure out which block is immediately after the current one.
2198 MachineFunction::iterator BBI = CR.CaseBB;
2199 ++BBI;
2200
2201 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
2202
David Greene4b69d992010-01-05 01:24:57 +00002203 DEBUG(dbgs() << "Cases:\n");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002204 for (unsigned i = 0, e = CasesBits.size(); i!=e; ++i) {
David Greene4b69d992010-01-05 01:24:57 +00002205 DEBUG(dbgs() << "Mask: " << CasesBits[i].Mask
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002206 << ", Bits: " << CasesBits[i].Bits
2207 << ", BB: " << CasesBits[i].BB << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002208
2209 MachineBasicBlock *CaseBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2210 CurMF->insert(BBI, CaseBB);
2211 BTC.push_back(BitTestCase(CasesBits[i].Mask,
2212 CaseBB,
2213 CasesBits[i].BB));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00002214
2215 // Put SV in a virtual register to make it available from the new blocks.
2216 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002217 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002218
2219 BitTestBlock BTB(lowBound, cmpRange, SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00002220 -1U, (CR.CaseBB == SwitchBB),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002221 CR.CaseBB, Default, BTC);
2222
Dan Gohman99be8ae2010-04-19 22:41:47 +00002223 if (CR.CaseBB == SwitchBB)
2224 visitBitTestHeader(BTB, SwitchBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002225
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002226 BitTestCases.push_back(BTB);
2227
2228 return true;
2229}
2230
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002231/// Clusterify - Transform simple list of Cases into list of CaseRange's
Dan Gohman2048b852009-11-23 18:04:58 +00002232size_t SelectionDAGBuilder::Clusterify(CaseVector& Cases,
2233 const SwitchInst& SI) {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002234 size_t numCmps = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002235
2236 // Start with "simple" cases
Anton Korobeynikov23218582008-12-23 22:25:27 +00002237 for (size_t i = 1; i < SI.getNumSuccessors(); ++i) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002238 MachineBasicBlock *SMBB = FuncInfo.MBBMap[SI.getSuccessor(i)];
2239 Cases.push_back(Case(SI.getSuccessorValue(i),
2240 SI.getSuccessorValue(i),
2241 SMBB));
2242 }
2243 std::sort(Cases.begin(), Cases.end(), CaseCmp());
2244
2245 // Merge case into clusters
Anton Korobeynikov23218582008-12-23 22:25:27 +00002246 if (Cases.size() >= 2)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002247 // Must recompute end() each iteration because it may be
2248 // invalidated by erase if we hold on to it
Anton Korobeynikov23218582008-12-23 22:25:27 +00002249 for (CaseItr I = Cases.begin(), J = ++(Cases.begin()); J != Cases.end(); ) {
2250 const APInt& nextValue = cast<ConstantInt>(J->Low)->getValue();
2251 const APInt& currentValue = cast<ConstantInt>(I->High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002252 MachineBasicBlock* nextBB = J->BB;
2253 MachineBasicBlock* currentBB = I->BB;
2254
2255 // If the two neighboring cases go to the same destination, merge them
2256 // into a single case.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002257 if ((nextValue - currentValue == 1) && (currentBB == nextBB)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002258 I->High = J->High;
2259 J = Cases.erase(J);
2260 } else {
2261 I = J++;
2262 }
2263 }
2264
2265 for (CaseItr I=Cases.begin(), E=Cases.end(); I!=E; ++I, ++numCmps) {
2266 if (I->Low != I->High)
2267 // A range counts double, since it requires two compares.
2268 ++numCmps;
2269 }
2270
2271 return numCmps;
2272}
2273
Jakob Stoklund Olesen2622f462010-09-30 19:44:31 +00002274void SelectionDAGBuilder::UpdateSplitBlock(MachineBasicBlock *First,
2275 MachineBasicBlock *Last) {
2276 // Update JTCases.
2277 for (unsigned i = 0, e = JTCases.size(); i != e; ++i)
2278 if (JTCases[i].first.HeaderBB == First)
2279 JTCases[i].first.HeaderBB = Last;
2280
2281 // Update BitTestCases.
2282 for (unsigned i = 0, e = BitTestCases.size(); i != e; ++i)
2283 if (BitTestCases[i].Parent == First)
2284 BitTestCases[i].Parent = Last;
2285}
2286
Dan Gohman46510a72010-04-15 01:51:59 +00002287void SelectionDAGBuilder::visitSwitch(const SwitchInst &SI) {
Dan Gohman84023e02010-07-10 09:00:22 +00002288 MachineBasicBlock *SwitchMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00002289
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002290 // Figure out which block is immediately after the current one.
2291 MachineBasicBlock *NextBlock = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002292 MachineBasicBlock *Default = FuncInfo.MBBMap[SI.getDefaultDest()];
2293
2294 // If there is only the default destination, branch to it if it is not the
2295 // next basic block. Otherwise, just fall through.
2296 if (SI.getNumOperands() == 2) {
2297 // Update machine-CFG edges.
2298
2299 // If this is not a fall-through branch, emit the branch.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002300 SwitchMBB->addSuccessor(Default);
Bill Wendling4533cac2010-01-28 21:51:40 +00002301 if (Default != NextBlock)
2302 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
2303 MVT::Other, getControlRoot(),
2304 DAG.getBasicBlock(Default)));
Bill Wendling49fcff82009-12-21 22:30:11 +00002305
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002306 return;
2307 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002308
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002309 // If there are any non-default case statements, create a vector of Cases
2310 // representing each one, and sort the vector so that we can efficiently
2311 // create a binary search tree from them.
2312 CaseVector Cases;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002313 size_t numCmps = Clusterify(Cases, SI);
David Greene4b69d992010-01-05 01:24:57 +00002314 DEBUG(dbgs() << "Clusterify finished. Total clusters: " << Cases.size()
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002315 << ". Total compares: " << numCmps << '\n');
Devang Patel8a84e442009-01-05 17:31:22 +00002316 numCmps = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002317
2318 // Get the Value to be switched on and default basic blocks, which will be
2319 // inserted into CaseBlock records, representing basic blocks in the binary
2320 // search tree.
Dan Gohman46510a72010-04-15 01:51:59 +00002321 const Value *SV = SI.getOperand(0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002322
2323 // Push the initial CaseRec onto the worklist
2324 CaseRecVector WorkList;
Dan Gohman99be8ae2010-04-19 22:41:47 +00002325 WorkList.push_back(CaseRec(SwitchMBB,0,0,
2326 CaseRange(Cases.begin(),Cases.end())));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002327
2328 while (!WorkList.empty()) {
2329 // Grab a record representing a case range to process off the worklist
2330 CaseRec CR = WorkList.back();
2331 WorkList.pop_back();
2332
Dan Gohman99be8ae2010-04-19 22:41:47 +00002333 if (handleBitTestsSwitchCase(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002334 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002335
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002336 // If the range has few cases (two or less) emit a series of specific
2337 // tests.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002338 if (handleSmallSwitchRange(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002339 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002340
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002341 // If the switch has more than 5 blocks, and at least 40% dense, and the
2342 // target supports indirect branches, then emit a jump table rather than
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002343 // lowering the switch to a binary tree of conditional branches.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002344 if (handleJTSwitchCase(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002345 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002346
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002347 // Emit binary tree. We need to pick a pivot, and push left and right ranges
2348 // onto the worklist. Leafs are handled via handleSmallSwitchRange() call.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002349 handleBTSplitSwitchCase(CR, WorkList, SV, Default, SwitchMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002350 }
2351}
2352
Dan Gohman46510a72010-04-15 01:51:59 +00002353void SelectionDAGBuilder::visitIndirectBr(const IndirectBrInst &I) {
Dan Gohman84023e02010-07-10 09:00:22 +00002354 MachineBasicBlock *IndirectBrMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00002355
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002356 // Update machine-CFG edges with unique successors.
Jakob Stoklund Olesenb5b90ed2010-02-11 18:06:56 +00002357 SmallVector<BasicBlock*, 32> succs;
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002358 succs.reserve(I.getNumSuccessors());
Dan Gohmaneef55dc2009-10-27 22:10:34 +00002359 for (unsigned i = 0, e = I.getNumSuccessors(); i != e; ++i)
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002360 succs.push_back(I.getSuccessor(i));
Jakob Stoklund Olesenb5b90ed2010-02-11 18:06:56 +00002361 array_pod_sort(succs.begin(), succs.end());
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002362 succs.erase(std::unique(succs.begin(), succs.end()), succs.end());
2363 for (unsigned i = 0, e = succs.size(); i != e; ++i)
Dan Gohman99be8ae2010-04-19 22:41:47 +00002364 IndirectBrMBB->addSuccessor(FuncInfo.MBBMap[succs[i]]);
Dan Gohmaneef55dc2009-10-27 22:10:34 +00002365
Bill Wendling4533cac2010-01-28 21:51:40 +00002366 DAG.setRoot(DAG.getNode(ISD::BRIND, getCurDebugLoc(),
2367 MVT::Other, getControlRoot(),
2368 getValue(I.getAddress())));
Bill Wendling49fcff82009-12-21 22:30:11 +00002369}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002370
Dan Gohman46510a72010-04-15 01:51:59 +00002371void SelectionDAGBuilder::visitFSub(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002372 // -0.0 - X --> fneg
2373 const Type *Ty = I.getType();
Duncan Sands1df98592010-02-16 11:11:14 +00002374 if (Ty->isVectorTy()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002375 if (ConstantVector *CV = dyn_cast<ConstantVector>(I.getOperand(0))) {
2376 const VectorType *DestTy = cast<VectorType>(I.getType());
2377 const Type *ElTy = DestTy->getElementType();
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002378 unsigned VL = DestTy->getNumElements();
Owen Anderson6f83c9c2009-07-27 20:59:43 +00002379 std::vector<Constant*> NZ(VL, ConstantFP::getNegativeZero(ElTy));
Owen Andersonaf7ec972009-07-28 21:19:26 +00002380 Constant *CNZ = ConstantVector::get(&NZ[0], NZ.size());
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002381 if (CV == CNZ) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002382 SDValue Op2 = getValue(I.getOperand(1));
Bill Wendling4533cac2010-01-28 21:51:40 +00002383 setValue(&I, DAG.getNode(ISD::FNEG, getCurDebugLoc(),
2384 Op2.getValueType(), Op2));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002385 return;
2386 }
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002387 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002388 }
Bill Wendling49fcff82009-12-21 22:30:11 +00002389
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002390 if (ConstantFP *CFP = dyn_cast<ConstantFP>(I.getOperand(0)))
Owen Anderson6f83c9c2009-07-27 20:59:43 +00002391 if (CFP->isExactlyValue(ConstantFP::getNegativeZero(Ty)->getValueAPF())) {
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002392 SDValue Op2 = getValue(I.getOperand(1));
Bill Wendling4533cac2010-01-28 21:51:40 +00002393 setValue(&I, DAG.getNode(ISD::FNEG, getCurDebugLoc(),
2394 Op2.getValueType(), Op2));
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002395 return;
2396 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002397
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002398 visitBinary(I, ISD::FSUB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002399}
2400
Dan Gohman46510a72010-04-15 01:51:59 +00002401void SelectionDAGBuilder::visitBinary(const User &I, unsigned OpCode) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002402 SDValue Op1 = getValue(I.getOperand(0));
2403 SDValue Op2 = getValue(I.getOperand(1));
Bill Wendling4533cac2010-01-28 21:51:40 +00002404 setValue(&I, DAG.getNode(OpCode, getCurDebugLoc(),
2405 Op1.getValueType(), Op1, Op2));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002406}
2407
Dan Gohman46510a72010-04-15 01:51:59 +00002408void SelectionDAGBuilder::visitShift(const User &I, unsigned Opcode) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002409 SDValue Op1 = getValue(I.getOperand(0));
2410 SDValue Op2 = getValue(I.getOperand(1));
Duncan Sands1df98592010-02-16 11:11:14 +00002411 if (!I.getType()->isVectorTy() &&
Dan Gohman57fc82d2009-04-09 03:51:29 +00002412 Op2.getValueType() != TLI.getShiftAmountTy()) {
2413 // If the operand is smaller than the shift count type, promote it.
Owen Andersone50ed302009-08-10 22:56:29 +00002414 EVT PTy = TLI.getPointerTy();
2415 EVT STy = TLI.getShiftAmountTy();
Owen Anderson77547be2009-08-10 18:56:59 +00002416 if (STy.bitsGT(Op2.getValueType()))
Dan Gohman57fc82d2009-04-09 03:51:29 +00002417 Op2 = DAG.getNode(ISD::ANY_EXTEND, getCurDebugLoc(),
2418 TLI.getShiftAmountTy(), Op2);
2419 // If the operand is larger than the shift count type but the shift
2420 // count type has enough bits to represent any shift value, truncate
2421 // it now. This is a common case and it exposes the truncate to
2422 // optimization early.
Owen Anderson77547be2009-08-10 18:56:59 +00002423 else if (STy.getSizeInBits() >=
Dan Gohman57fc82d2009-04-09 03:51:29 +00002424 Log2_32_Ceil(Op2.getValueType().getSizeInBits()))
2425 Op2 = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(),
2426 TLI.getShiftAmountTy(), Op2);
2427 // Otherwise we'll need to temporarily settle for some other
2428 // convenient type; type legalization will make adjustments as
2429 // needed.
Owen Anderson77547be2009-08-10 18:56:59 +00002430 else if (PTy.bitsLT(Op2.getValueType()))
Scott Michelfdc40a02009-02-17 22:15:04 +00002431 Op2 = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(),
Duncan Sands92abc622009-01-31 15:50:11 +00002432 TLI.getPointerTy(), Op2);
Owen Anderson77547be2009-08-10 18:56:59 +00002433 else if (PTy.bitsGT(Op2.getValueType()))
Scott Michelfdc40a02009-02-17 22:15:04 +00002434 Op2 = DAG.getNode(ISD::ANY_EXTEND, getCurDebugLoc(),
Duncan Sands92abc622009-01-31 15:50:11 +00002435 TLI.getPointerTy(), Op2);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002436 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002437
Bill Wendling4533cac2010-01-28 21:51:40 +00002438 setValue(&I, DAG.getNode(Opcode, getCurDebugLoc(),
2439 Op1.getValueType(), Op1, Op2));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002440}
2441
Dan Gohman46510a72010-04-15 01:51:59 +00002442void SelectionDAGBuilder::visitICmp(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002443 ICmpInst::Predicate predicate = ICmpInst::BAD_ICMP_PREDICATE;
Dan Gohman46510a72010-04-15 01:51:59 +00002444 if (const ICmpInst *IC = dyn_cast<ICmpInst>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002445 predicate = IC->getPredicate();
Dan Gohman46510a72010-04-15 01:51:59 +00002446 else if (const ConstantExpr *IC = dyn_cast<ConstantExpr>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002447 predicate = ICmpInst::Predicate(IC->getPredicate());
2448 SDValue Op1 = getValue(I.getOperand(0));
2449 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00002450 ISD::CondCode Opcode = getICmpCondCode(predicate);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002451
Owen Andersone50ed302009-08-10 22:56:29 +00002452 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002453 setValue(&I, DAG.getSetCC(getCurDebugLoc(), DestVT, Op1, Op2, Opcode));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002454}
2455
Dan Gohman46510a72010-04-15 01:51:59 +00002456void SelectionDAGBuilder::visitFCmp(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002457 FCmpInst::Predicate predicate = FCmpInst::BAD_FCMP_PREDICATE;
Dan Gohman46510a72010-04-15 01:51:59 +00002458 if (const FCmpInst *FC = dyn_cast<FCmpInst>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002459 predicate = FC->getPredicate();
Dan Gohman46510a72010-04-15 01:51:59 +00002460 else if (const ConstantExpr *FC = dyn_cast<ConstantExpr>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002461 predicate = FCmpInst::Predicate(FC->getPredicate());
2462 SDValue Op1 = getValue(I.getOperand(0));
2463 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00002464 ISD::CondCode Condition = getFCmpCondCode(predicate);
Owen Andersone50ed302009-08-10 22:56:29 +00002465 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002466 setValue(&I, DAG.getSetCC(getCurDebugLoc(), DestVT, Op1, Op2, Condition));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002467}
2468
Dan Gohman46510a72010-04-15 01:51:59 +00002469void SelectionDAGBuilder::visitSelect(const User &I) {
Owen Andersone50ed302009-08-10 22:56:29 +00002470 SmallVector<EVT, 4> ValueVTs;
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002471 ComputeValueVTs(TLI, I.getType(), ValueVTs);
2472 unsigned NumValues = ValueVTs.size();
Bill Wendling49fcff82009-12-21 22:30:11 +00002473 if (NumValues == 0) return;
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002474
Bill Wendling49fcff82009-12-21 22:30:11 +00002475 SmallVector<SDValue, 4> Values(NumValues);
2476 SDValue Cond = getValue(I.getOperand(0));
2477 SDValue TrueVal = getValue(I.getOperand(1));
2478 SDValue FalseVal = getValue(I.getOperand(2));
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002479
Bill Wendling4533cac2010-01-28 21:51:40 +00002480 for (unsigned i = 0; i != NumValues; ++i)
Bill Wendling49fcff82009-12-21 22:30:11 +00002481 Values[i] = DAG.getNode(ISD::SELECT, getCurDebugLoc(),
Chris Lattnerb3e87b22010-03-12 07:15:36 +00002482 TrueVal.getNode()->getValueType(TrueVal.getResNo()+i),
2483 Cond,
Bill Wendling49fcff82009-12-21 22:30:11 +00002484 SDValue(TrueVal.getNode(),
2485 TrueVal.getResNo() + i),
2486 SDValue(FalseVal.getNode(),
2487 FalseVal.getResNo() + i));
2488
Bill Wendling4533cac2010-01-28 21:51:40 +00002489 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
2490 DAG.getVTList(&ValueVTs[0], NumValues),
2491 &Values[0], NumValues));
Bill Wendling49fcff82009-12-21 22:30:11 +00002492}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002493
Dan Gohman46510a72010-04-15 01:51:59 +00002494void SelectionDAGBuilder::visitTrunc(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002495 // TruncInst cannot be a no-op cast because sizeof(src) > sizeof(dest).
2496 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002497 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002498 setValue(&I, DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002499}
2500
Dan Gohman46510a72010-04-15 01:51:59 +00002501void SelectionDAGBuilder::visitZExt(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002502 // ZExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2503 // ZExt also can't be a cast to bool for same reason. So, nothing much to do
2504 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002505 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002506 setValue(&I, DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002507}
2508
Dan Gohman46510a72010-04-15 01:51:59 +00002509void SelectionDAGBuilder::visitSExt(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002510 // SExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2511 // SExt also can't be a cast to bool for same reason. So, nothing much to do
2512 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002513 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002514 setValue(&I, DAG.getNode(ISD::SIGN_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002515}
2516
Dan Gohman46510a72010-04-15 01:51:59 +00002517void SelectionDAGBuilder::visitFPTrunc(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002518 // FPTrunc is never a no-op cast, no need to check
2519 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002520 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002521 setValue(&I, DAG.getNode(ISD::FP_ROUND, getCurDebugLoc(),
2522 DestVT, N, DAG.getIntPtrConstant(0)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002523}
2524
Dan Gohman46510a72010-04-15 01:51:59 +00002525void SelectionDAGBuilder::visitFPExt(const User &I){
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002526 // FPTrunc is never a no-op cast, no need to check
2527 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002528 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002529 setValue(&I, DAG.getNode(ISD::FP_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002530}
2531
Dan Gohman46510a72010-04-15 01:51:59 +00002532void SelectionDAGBuilder::visitFPToUI(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002533 // FPToUI is never a no-op cast, no need to check
2534 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002535 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002536 setValue(&I, DAG.getNode(ISD::FP_TO_UINT, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002537}
2538
Dan Gohman46510a72010-04-15 01:51:59 +00002539void SelectionDAGBuilder::visitFPToSI(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002540 // FPToSI is never a no-op cast, no need to check
2541 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002542 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002543 setValue(&I, DAG.getNode(ISD::FP_TO_SINT, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002544}
2545
Dan Gohman46510a72010-04-15 01:51:59 +00002546void SelectionDAGBuilder::visitUIToFP(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002547 // UIToFP is never a no-op cast, no need to check
2548 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002549 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002550 setValue(&I, DAG.getNode(ISD::UINT_TO_FP, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002551}
2552
Dan Gohman46510a72010-04-15 01:51:59 +00002553void SelectionDAGBuilder::visitSIToFP(const User &I){
Bill Wendling181b6272008-10-19 20:34:04 +00002554 // SIToFP is never a no-op cast, no need to check
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002555 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002556 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002557 setValue(&I, DAG.getNode(ISD::SINT_TO_FP, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002558}
2559
Dan Gohman46510a72010-04-15 01:51:59 +00002560void SelectionDAGBuilder::visitPtrToInt(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002561 // What to do depends on the size of the integer and the size of the pointer.
2562 // We can either truncate, zero extend, or no-op, accordingly.
2563 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002564 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002565 setValue(&I, DAG.getZExtOrTrunc(N, getCurDebugLoc(), DestVT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002566}
2567
Dan Gohman46510a72010-04-15 01:51:59 +00002568void SelectionDAGBuilder::visitIntToPtr(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002569 // What to do depends on the size of the integer and the size of the pointer.
2570 // We can either truncate, zero extend, or no-op, accordingly.
2571 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002572 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002573 setValue(&I, DAG.getZExtOrTrunc(N, getCurDebugLoc(), DestVT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002574}
2575
Dan Gohman46510a72010-04-15 01:51:59 +00002576void SelectionDAGBuilder::visitBitCast(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002577 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002578 EVT DestVT = TLI.getValueType(I.getType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002579
Bill Wendling49fcff82009-12-21 22:30:11 +00002580 // BitCast assures us that source and destination are the same size so this is
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002581 // either a BITCAST or a no-op.
Bill Wendling4533cac2010-01-28 21:51:40 +00002582 if (DestVT != N.getValueType())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002583 setValue(&I, DAG.getNode(ISD::BITCAST, getCurDebugLoc(),
Bill Wendling4533cac2010-01-28 21:51:40 +00002584 DestVT, N)); // convert types.
2585 else
Bill Wendling49fcff82009-12-21 22:30:11 +00002586 setValue(&I, N); // noop cast.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002587}
2588
Dan Gohman46510a72010-04-15 01:51:59 +00002589void SelectionDAGBuilder::visitInsertElement(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002590 SDValue InVec = getValue(I.getOperand(0));
2591 SDValue InVal = getValue(I.getOperand(1));
Scott Michelfdc40a02009-02-17 22:15:04 +00002592 SDValue InIdx = DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00002593 TLI.getPointerTy(),
2594 getValue(I.getOperand(2)));
Bill Wendling4533cac2010-01-28 21:51:40 +00002595 setValue(&I, DAG.getNode(ISD::INSERT_VECTOR_ELT, getCurDebugLoc(),
2596 TLI.getValueType(I.getType()),
2597 InVec, InVal, InIdx));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002598}
2599
Dan Gohman46510a72010-04-15 01:51:59 +00002600void SelectionDAGBuilder::visitExtractElement(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002601 SDValue InVec = getValue(I.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002602 SDValue InIdx = DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00002603 TLI.getPointerTy(),
2604 getValue(I.getOperand(1)));
Bill Wendling4533cac2010-01-28 21:51:40 +00002605 setValue(&I, DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
2606 TLI.getValueType(I.getType()), InVec, InIdx));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002607}
2608
Mon P Wangaeb06d22008-11-10 04:46:22 +00002609// Utility for visitShuffleVector - Returns true if the mask is mask starting
2610// from SIndx and increasing to the element length (undefs are allowed).
Nate Begeman5a5ca152009-04-29 05:20:52 +00002611static bool SequentialMask(SmallVectorImpl<int> &Mask, unsigned SIndx) {
2612 unsigned MaskNumElts = Mask.size();
2613 for (unsigned i = 0; i != MaskNumElts; ++i)
2614 if ((Mask[i] >= 0) && (Mask[i] != (int)(i + SIndx)))
Nate Begeman9008ca62009-04-27 18:41:29 +00002615 return false;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002616 return true;
2617}
2618
Dan Gohman46510a72010-04-15 01:51:59 +00002619void SelectionDAGBuilder::visitShuffleVector(const User &I) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002620 SmallVector<int, 8> Mask;
Mon P Wang230e4fa2008-11-21 04:25:21 +00002621 SDValue Src1 = getValue(I.getOperand(0));
2622 SDValue Src2 = getValue(I.getOperand(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002623
Nate Begeman9008ca62009-04-27 18:41:29 +00002624 // Convert the ConstantVector mask operand into an array of ints, with -1
2625 // representing undef values.
2626 SmallVector<Constant*, 8> MaskElts;
Chris Lattnerb29d5962010-02-01 20:48:08 +00002627 cast<Constant>(I.getOperand(2))->getVectorElements(MaskElts);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002628 unsigned MaskNumElts = MaskElts.size();
2629 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002630 if (isa<UndefValue>(MaskElts[i]))
2631 Mask.push_back(-1);
2632 else
2633 Mask.push_back(cast<ConstantInt>(MaskElts[i])->getSExtValue());
2634 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002635
Owen Andersone50ed302009-08-10 22:56:29 +00002636 EVT VT = TLI.getValueType(I.getType());
2637 EVT SrcVT = Src1.getValueType();
Nate Begeman5a5ca152009-04-29 05:20:52 +00002638 unsigned SrcNumElts = SrcVT.getVectorNumElements();
Mon P Wangaeb06d22008-11-10 04:46:22 +00002639
Mon P Wangc7849c22008-11-16 05:06:27 +00002640 if (SrcNumElts == MaskNumElts) {
Bill Wendling4533cac2010-01-28 21:51:40 +00002641 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2642 &Mask[0]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002643 return;
2644 }
2645
2646 // Normalize the shuffle vector since mask and vector length don't match.
Mon P Wangc7849c22008-11-16 05:06:27 +00002647 if (SrcNumElts < MaskNumElts && MaskNumElts % SrcNumElts == 0) {
2648 // Mask is longer than the source vectors and is a multiple of the source
2649 // vectors. We can use concatenate vector to make the mask and vectors
Mon P Wang230e4fa2008-11-21 04:25:21 +00002650 // lengths match.
Mon P Wangc7849c22008-11-16 05:06:27 +00002651 if (SrcNumElts*2 == MaskNumElts && SequentialMask(Mask, 0)) {
2652 // The shuffle is concatenating two vectors together.
Bill Wendling4533cac2010-01-28 21:51:40 +00002653 setValue(&I, DAG.getNode(ISD::CONCAT_VECTORS, getCurDebugLoc(),
2654 VT, Src1, Src2));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002655 return;
2656 }
2657
Mon P Wangc7849c22008-11-16 05:06:27 +00002658 // Pad both vectors with undefs to make them the same length as the mask.
2659 unsigned NumConcat = MaskNumElts / SrcNumElts;
Nate Begeman9008ca62009-04-27 18:41:29 +00002660 bool Src1U = Src1.getOpcode() == ISD::UNDEF;
2661 bool Src2U = Src2.getOpcode() == ISD::UNDEF;
Dale Johannesene8d72302009-02-06 23:05:02 +00002662 SDValue UndefVal = DAG.getUNDEF(SrcVT);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002663
Nate Begeman9008ca62009-04-27 18:41:29 +00002664 SmallVector<SDValue, 8> MOps1(NumConcat, UndefVal);
2665 SmallVector<SDValue, 8> MOps2(NumConcat, UndefVal);
Mon P Wang230e4fa2008-11-21 04:25:21 +00002666 MOps1[0] = Src1;
2667 MOps2[0] = Src2;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002668
2669 Src1 = Src1U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS,
2670 getCurDebugLoc(), VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002671 &MOps1[0], NumConcat);
2672 Src2 = Src2U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS,
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002673 getCurDebugLoc(), VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002674 &MOps2[0], NumConcat);
Mon P Wang230e4fa2008-11-21 04:25:21 +00002675
Mon P Wangaeb06d22008-11-10 04:46:22 +00002676 // Readjust mask for new input vector length.
Nate Begeman9008ca62009-04-27 18:41:29 +00002677 SmallVector<int, 8> MappedOps;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002678 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002679 int Idx = Mask[i];
Nate Begeman5a5ca152009-04-29 05:20:52 +00002680 if (Idx < (int)SrcNumElts)
Nate Begeman9008ca62009-04-27 18:41:29 +00002681 MappedOps.push_back(Idx);
2682 else
2683 MappedOps.push_back(Idx + MaskNumElts - SrcNumElts);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002684 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002685
Bill Wendling4533cac2010-01-28 21:51:40 +00002686 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2687 &MappedOps[0]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002688 return;
2689 }
2690
Mon P Wangc7849c22008-11-16 05:06:27 +00002691 if (SrcNumElts > MaskNumElts) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002692 // Analyze the access pattern of the vector to see if we can extract
2693 // two subvectors and do the shuffle. The analysis is done by calculating
2694 // the range of elements the mask access on both vectors.
2695 int MinRange[2] = { SrcNumElts+1, SrcNumElts+1};
2696 int MaxRange[2] = {-1, -1};
2697
Nate Begeman5a5ca152009-04-29 05:20:52 +00002698 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002699 int Idx = Mask[i];
2700 int Input = 0;
2701 if (Idx < 0)
2702 continue;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002703
Nate Begeman5a5ca152009-04-29 05:20:52 +00002704 if (Idx >= (int)SrcNumElts) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002705 Input = 1;
2706 Idx -= SrcNumElts;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002707 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002708 if (Idx > MaxRange[Input])
2709 MaxRange[Input] = Idx;
2710 if (Idx < MinRange[Input])
2711 MinRange[Input] = Idx;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002712 }
Mon P Wangaeb06d22008-11-10 04:46:22 +00002713
Mon P Wangc7849c22008-11-16 05:06:27 +00002714 // Check if the access is smaller than the vector size and can we find
2715 // a reasonable extract index.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002716 int RangeUse[2] = { 2, 2 }; // 0 = Unused, 1 = Extract, 2 = Can not
2717 // Extract.
Mon P Wangc7849c22008-11-16 05:06:27 +00002718 int StartIdx[2]; // StartIdx to extract from
2719 for (int Input=0; Input < 2; ++Input) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00002720 if (MinRange[Input] == (int)(SrcNumElts+1) && MaxRange[Input] == -1) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002721 RangeUse[Input] = 0; // Unused
2722 StartIdx[Input] = 0;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002723 } else if (MaxRange[Input] - MinRange[Input] < (int)MaskNumElts) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002724 // Fits within range but we should see if we can find a good
Mon P Wang230e4fa2008-11-21 04:25:21 +00002725 // start index that is a multiple of the mask length.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002726 if (MaxRange[Input] < (int)MaskNumElts) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002727 RangeUse[Input] = 1; // Extract from beginning of the vector
2728 StartIdx[Input] = 0;
2729 } else {
2730 StartIdx[Input] = (MinRange[Input]/MaskNumElts)*MaskNumElts;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002731 if (MaxRange[Input] - StartIdx[Input] < (int)MaskNumElts &&
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002732 StartIdx[Input] + MaskNumElts < SrcNumElts)
Mon P Wangc7849c22008-11-16 05:06:27 +00002733 RangeUse[Input] = 1; // Extract from a multiple of the mask length.
Mon P Wangc7849c22008-11-16 05:06:27 +00002734 }
Mon P Wang230e4fa2008-11-21 04:25:21 +00002735 }
Mon P Wangc7849c22008-11-16 05:06:27 +00002736 }
2737
Bill Wendling636e2582009-08-21 18:16:06 +00002738 if (RangeUse[0] == 0 && RangeUse[1] == 0) {
Bill Wendling4533cac2010-01-28 21:51:40 +00002739 setValue(&I, DAG.getUNDEF(VT)); // Vectors are not used.
Mon P Wangc7849c22008-11-16 05:06:27 +00002740 return;
2741 }
2742 else if (RangeUse[0] < 2 && RangeUse[1] < 2) {
2743 // Extract appropriate subvector and generate a vector shuffle
2744 for (int Input=0; Input < 2; ++Input) {
Bill Wendling87710f02009-12-21 23:47:40 +00002745 SDValue &Src = Input == 0 ? Src1 : Src2;
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002746 if (RangeUse[Input] == 0)
Dale Johannesene8d72302009-02-06 23:05:02 +00002747 Src = DAG.getUNDEF(VT);
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002748 else
Dale Johannesen66978ee2009-01-31 02:22:37 +00002749 Src = DAG.getNode(ISD::EXTRACT_SUBVECTOR, getCurDebugLoc(), VT,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002750 Src, DAG.getIntPtrConstant(StartIdx[Input]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002751 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002752
Mon P Wangc7849c22008-11-16 05:06:27 +00002753 // Calculate new mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00002754 SmallVector<int, 8> MappedOps;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002755 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002756 int Idx = Mask[i];
2757 if (Idx < 0)
2758 MappedOps.push_back(Idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002759 else if (Idx < (int)SrcNumElts)
Nate Begeman9008ca62009-04-27 18:41:29 +00002760 MappedOps.push_back(Idx - StartIdx[0]);
2761 else
2762 MappedOps.push_back(Idx - SrcNumElts - StartIdx[1] + MaskNumElts);
Mon P Wangc7849c22008-11-16 05:06:27 +00002763 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002764
Bill Wendling4533cac2010-01-28 21:51:40 +00002765 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2766 &MappedOps[0]));
Mon P Wangc7849c22008-11-16 05:06:27 +00002767 return;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002768 }
2769 }
2770
Mon P Wangc7849c22008-11-16 05:06:27 +00002771 // We can't use either concat vectors or extract subvectors so fall back to
2772 // replacing the shuffle with extract and build vector.
2773 // to insert and build vector.
Owen Andersone50ed302009-08-10 22:56:29 +00002774 EVT EltVT = VT.getVectorElementType();
2775 EVT PtrVT = TLI.getPointerTy();
Mon P Wangaeb06d22008-11-10 04:46:22 +00002776 SmallVector<SDValue,8> Ops;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002777 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002778 if (Mask[i] < 0) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002779 Ops.push_back(DAG.getUNDEF(EltVT));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002780 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00002781 int Idx = Mask[i];
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002782 SDValue Res;
2783
Nate Begeman5a5ca152009-04-29 05:20:52 +00002784 if (Idx < (int)SrcNumElts)
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002785 Res = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
2786 EltVT, Src1, DAG.getConstant(Idx, PtrVT));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002787 else
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002788 Res = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
2789 EltVT, Src2,
2790 DAG.getConstant(Idx - SrcNumElts, PtrVT));
2791
2792 Ops.push_back(Res);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002793 }
2794 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002795
Bill Wendling4533cac2010-01-28 21:51:40 +00002796 setValue(&I, DAG.getNode(ISD::BUILD_VECTOR, getCurDebugLoc(),
2797 VT, &Ops[0], Ops.size()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002798}
2799
Dan Gohman46510a72010-04-15 01:51:59 +00002800void SelectionDAGBuilder::visitInsertValue(const InsertValueInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002801 const Value *Op0 = I.getOperand(0);
2802 const Value *Op1 = I.getOperand(1);
2803 const Type *AggTy = I.getType();
2804 const Type *ValTy = Op1->getType();
2805 bool IntoUndef = isa<UndefValue>(Op0);
2806 bool FromUndef = isa<UndefValue>(Op1);
2807
Dan Gohman0dadb152010-10-06 16:18:29 +00002808 unsigned LinearIndex = ComputeLinearIndex(AggTy, I.idx_begin(), I.idx_end());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002809
Owen Andersone50ed302009-08-10 22:56:29 +00002810 SmallVector<EVT, 4> AggValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002811 ComputeValueVTs(TLI, AggTy, AggValueVTs);
Owen Andersone50ed302009-08-10 22:56:29 +00002812 SmallVector<EVT, 4> ValValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002813 ComputeValueVTs(TLI, ValTy, ValValueVTs);
2814
2815 unsigned NumAggValues = AggValueVTs.size();
2816 unsigned NumValValues = ValValueVTs.size();
2817 SmallVector<SDValue, 4> Values(NumAggValues);
2818
2819 SDValue Agg = getValue(Op0);
2820 SDValue Val = getValue(Op1);
2821 unsigned i = 0;
2822 // Copy the beginning value(s) from the original aggregate.
2823 for (; i != LinearIndex; ++i)
Dale Johannesene8d72302009-02-06 23:05:02 +00002824 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002825 SDValue(Agg.getNode(), Agg.getResNo() + i);
2826 // Copy values from the inserted value(s).
2827 for (; i != LinearIndex + NumValValues; ++i)
Dale Johannesene8d72302009-02-06 23:05:02 +00002828 Values[i] = FromUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002829 SDValue(Val.getNode(), Val.getResNo() + i - LinearIndex);
2830 // Copy remaining value(s) from the original aggregate.
2831 for (; i != NumAggValues; ++i)
Dale Johannesene8d72302009-02-06 23:05:02 +00002832 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002833 SDValue(Agg.getNode(), Agg.getResNo() + i);
2834
Bill Wendling4533cac2010-01-28 21:51:40 +00002835 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
2836 DAG.getVTList(&AggValueVTs[0], NumAggValues),
2837 &Values[0], NumAggValues));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002838}
2839
Dan Gohman46510a72010-04-15 01:51:59 +00002840void SelectionDAGBuilder::visitExtractValue(const ExtractValueInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002841 const Value *Op0 = I.getOperand(0);
2842 const Type *AggTy = Op0->getType();
2843 const Type *ValTy = I.getType();
2844 bool OutOfUndef = isa<UndefValue>(Op0);
2845
Dan Gohman0dadb152010-10-06 16:18:29 +00002846 unsigned LinearIndex = ComputeLinearIndex(AggTy, I.idx_begin(), I.idx_end());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002847
Owen Andersone50ed302009-08-10 22:56:29 +00002848 SmallVector<EVT, 4> ValValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002849 ComputeValueVTs(TLI, ValTy, ValValueVTs);
2850
2851 unsigned NumValValues = ValValueVTs.size();
2852 SmallVector<SDValue, 4> Values(NumValValues);
2853
2854 SDValue Agg = getValue(Op0);
2855 // Copy out the selected value(s).
2856 for (unsigned i = LinearIndex; i != LinearIndex + NumValValues; ++i)
2857 Values[i - LinearIndex] =
Bill Wendlingf0a2d0c2008-11-20 07:24:30 +00002858 OutOfUndef ?
Dale Johannesene8d72302009-02-06 23:05:02 +00002859 DAG.getUNDEF(Agg.getNode()->getValueType(Agg.getResNo() + i)) :
Bill Wendlingf0a2d0c2008-11-20 07:24:30 +00002860 SDValue(Agg.getNode(), Agg.getResNo() + i);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002861
Bill Wendling4533cac2010-01-28 21:51:40 +00002862 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
2863 DAG.getVTList(&ValValueVTs[0], NumValValues),
2864 &Values[0], NumValValues));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002865}
2866
Dan Gohman46510a72010-04-15 01:51:59 +00002867void SelectionDAGBuilder::visitGetElementPtr(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002868 SDValue N = getValue(I.getOperand(0));
2869 const Type *Ty = I.getOperand(0)->getType();
2870
Dan Gohman46510a72010-04-15 01:51:59 +00002871 for (GetElementPtrInst::const_op_iterator OI = I.op_begin()+1, E = I.op_end();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002872 OI != E; ++OI) {
Dan Gohman46510a72010-04-15 01:51:59 +00002873 const Value *Idx = *OI;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002874 if (const StructType *StTy = dyn_cast<StructType>(Ty)) {
2875 unsigned Field = cast<ConstantInt>(Idx)->getZExtValue();
2876 if (Field) {
2877 // N = N + Offset
2878 uint64_t Offset = TD->getStructLayout(StTy)->getElementOffset(Field);
Dale Johannesen66978ee2009-01-31 02:22:37 +00002879 N = DAG.getNode(ISD::ADD, getCurDebugLoc(), N.getValueType(), N,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002880 DAG.getIntPtrConstant(Offset));
2881 }
Bill Wendlinge1a90422009-12-21 23:10:19 +00002882
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002883 Ty = StTy->getElementType(Field);
2884 } else {
2885 Ty = cast<SequentialType>(Ty)->getElementType();
2886
2887 // If this is a constant subscript, handle it quickly.
Dan Gohman46510a72010-04-15 01:51:59 +00002888 if (const ConstantInt *CI = dyn_cast<ConstantInt>(Idx)) {
Dan Gohmane368b462010-06-18 14:22:04 +00002889 if (CI->isZero()) continue;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002890 uint64_t Offs =
Duncan Sands777d2302009-05-09 07:06:46 +00002891 TD->getTypeAllocSize(Ty)*cast<ConstantInt>(CI)->getSExtValue();
Evan Cheng65b52df2009-02-09 21:01:06 +00002892 SDValue OffsVal;
Owen Andersone50ed302009-08-10 22:56:29 +00002893 EVT PTy = TLI.getPointerTy();
Owen Anderson77547be2009-08-10 18:56:59 +00002894 unsigned PtrBits = PTy.getSizeInBits();
Bill Wendlinge1a90422009-12-21 23:10:19 +00002895 if (PtrBits < 64)
Evan Cheng65b52df2009-02-09 21:01:06 +00002896 OffsVal = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(),
2897 TLI.getPointerTy(),
Owen Anderson825b72b2009-08-11 20:47:22 +00002898 DAG.getConstant(Offs, MVT::i64));
Bill Wendlinge1a90422009-12-21 23:10:19 +00002899 else
Evan Chengb1032a82009-02-09 20:54:38 +00002900 OffsVal = DAG.getIntPtrConstant(Offs);
Bill Wendlinge1a90422009-12-21 23:10:19 +00002901
Dale Johannesen66978ee2009-01-31 02:22:37 +00002902 N = DAG.getNode(ISD::ADD, getCurDebugLoc(), N.getValueType(), N,
Evan Chengb1032a82009-02-09 20:54:38 +00002903 OffsVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002904 continue;
2905 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002906
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002907 // N = N + Idx * ElementSize;
Dan Gohman7abbd042009-10-23 17:57:43 +00002908 APInt ElementSize = APInt(TLI.getPointerTy().getSizeInBits(),
2909 TD->getTypeAllocSize(Ty));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002910 SDValue IdxN = getValue(Idx);
2911
2912 // If the index is smaller or larger than intptr_t, truncate or extend
2913 // it.
Duncan Sands3a66a682009-10-13 21:04:12 +00002914 IdxN = DAG.getSExtOrTrunc(IdxN, getCurDebugLoc(), N.getValueType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002915
2916 // If this is a multiply by a power of two, turn it into a shl
2917 // immediately. This is a very common case.
2918 if (ElementSize != 1) {
Dan Gohman7abbd042009-10-23 17:57:43 +00002919 if (ElementSize.isPowerOf2()) {
2920 unsigned Amt = ElementSize.logBase2();
Scott Michelfdc40a02009-02-17 22:15:04 +00002921 IdxN = DAG.getNode(ISD::SHL, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002922 N.getValueType(), IdxN,
Duncan Sands92abc622009-01-31 15:50:11 +00002923 DAG.getConstant(Amt, TLI.getPointerTy()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002924 } else {
Dan Gohman7abbd042009-10-23 17:57:43 +00002925 SDValue Scale = DAG.getConstant(ElementSize, TLI.getPointerTy());
Scott Michelfdc40a02009-02-17 22:15:04 +00002926 IdxN = DAG.getNode(ISD::MUL, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002927 N.getValueType(), IdxN, Scale);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002928 }
2929 }
2930
Scott Michelfdc40a02009-02-17 22:15:04 +00002931 N = DAG.getNode(ISD::ADD, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002932 N.getValueType(), N, IdxN);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002933 }
2934 }
Bill Wendlinge1a90422009-12-21 23:10:19 +00002935
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002936 setValue(&I, N);
2937}
2938
Dan Gohman46510a72010-04-15 01:51:59 +00002939void SelectionDAGBuilder::visitAlloca(const AllocaInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002940 // If this is a fixed sized alloca in the entry block of the function,
2941 // allocate it statically on the stack.
2942 if (FuncInfo.StaticAllocaMap.count(&I))
2943 return; // getValue will auto-populate this.
2944
2945 const Type *Ty = I.getAllocatedType();
Duncan Sands777d2302009-05-09 07:06:46 +00002946 uint64_t TySize = TLI.getTargetData()->getTypeAllocSize(Ty);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002947 unsigned Align =
2948 std::max((unsigned)TLI.getTargetData()->getPrefTypeAlignment(Ty),
2949 I.getAlignment());
2950
2951 SDValue AllocSize = getValue(I.getArraySize());
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002952
Owen Andersone50ed302009-08-10 22:56:29 +00002953 EVT IntPtr = TLI.getPointerTy();
Dan Gohmanf75a7d32010-05-28 01:14:11 +00002954 if (AllocSize.getValueType() != IntPtr)
2955 AllocSize = DAG.getZExtOrTrunc(AllocSize, getCurDebugLoc(), IntPtr);
2956
2957 AllocSize = DAG.getNode(ISD::MUL, getCurDebugLoc(), IntPtr,
2958 AllocSize,
2959 DAG.getConstant(TySize, IntPtr));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002960
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002961 // Handle alignment. If the requested alignment is less than or equal to
2962 // the stack alignment, ignore it. If the size is greater than or equal to
2963 // the stack alignment, we note this in the DYNAMIC_STACKALLOC node.
Dan Gohman55e59c12010-04-19 19:05:59 +00002964 unsigned StackAlign = TM.getFrameInfo()->getStackAlignment();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002965 if (Align <= StackAlign)
2966 Align = 0;
2967
2968 // Round the size of the allocation up to the stack alignment size
2969 // by add SA-1 to the size.
Scott Michelfdc40a02009-02-17 22:15:04 +00002970 AllocSize = DAG.getNode(ISD::ADD, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002971 AllocSize.getValueType(), AllocSize,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002972 DAG.getIntPtrConstant(StackAlign-1));
Bill Wendling856ff412009-12-22 00:12:37 +00002973
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002974 // Mask out the low bits for alignment purposes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002975 AllocSize = DAG.getNode(ISD::AND, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002976 AllocSize.getValueType(), AllocSize,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002977 DAG.getIntPtrConstant(~(uint64_t)(StackAlign-1)));
2978
2979 SDValue Ops[] = { getRoot(), AllocSize, DAG.getIntPtrConstant(Align) };
Owen Anderson825b72b2009-08-11 20:47:22 +00002980 SDVTList VTs = DAG.getVTList(AllocSize.getValueType(), MVT::Other);
Scott Michelfdc40a02009-02-17 22:15:04 +00002981 SDValue DSA = DAG.getNode(ISD::DYNAMIC_STACKALLOC, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00002982 VTs, Ops, 3);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002983 setValue(&I, DSA);
2984 DAG.setRoot(DSA.getValue(1));
Bill Wendling856ff412009-12-22 00:12:37 +00002985
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002986 // Inform the Frame Information that we have just allocated a variable-sized
2987 // object.
Eric Christopher2b8271e2010-07-17 00:28:22 +00002988 FuncInfo.MF->getFrameInfo()->CreateVariableSizedObject(Align ? Align : 1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002989}
2990
Dan Gohman46510a72010-04-15 01:51:59 +00002991void SelectionDAGBuilder::visitLoad(const LoadInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002992 const Value *SV = I.getOperand(0);
2993 SDValue Ptr = getValue(SV);
2994
2995 const Type *Ty = I.getType();
David Greene1e559442010-02-15 17:00:31 +00002996
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002997 bool isVolatile = I.isVolatile();
David Greene1e559442010-02-15 17:00:31 +00002998 bool isNonTemporal = I.getMetadata("nontemporal") != 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002999 unsigned Alignment = I.getAlignment();
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00003000 const MDNode *TBAAInfo = I.getMetadata(LLVMContext::MD_tbaa);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003001
Owen Andersone50ed302009-08-10 22:56:29 +00003002 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003003 SmallVector<uint64_t, 4> Offsets;
3004 ComputeValueVTs(TLI, Ty, ValueVTs, &Offsets);
3005 unsigned NumValues = ValueVTs.size();
3006 if (NumValues == 0)
3007 return;
3008
3009 SDValue Root;
3010 bool ConstantMemory = false;
Andrew Trickde91f3c2010-11-12 17:50:46 +00003011 if (I.isVolatile() || NumValues > MaxParallelChains)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003012 // Serialize volatile loads with other side effects.
3013 Root = getRoot();
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00003014 else if (AA->pointsToConstantMemory(
3015 AliasAnalysis::Location(SV, AA->getTypeStoreSize(Ty), TBAAInfo))) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003016 // Do not serialize (non-volatile) loads of constant memory with anything.
3017 Root = DAG.getEntryNode();
3018 ConstantMemory = true;
3019 } else {
3020 // Do not serialize non-volatile loads against each other.
3021 Root = DAG.getRoot();
3022 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003023
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003024 SmallVector<SDValue, 4> Values(NumValues);
Andrew Trickde91f3c2010-11-12 17:50:46 +00003025 SmallVector<SDValue, 4> Chains(std::min(unsigned(MaxParallelChains),
3026 NumValues));
Owen Andersone50ed302009-08-10 22:56:29 +00003027 EVT PtrVT = Ptr.getValueType();
Andrew Trickde91f3c2010-11-12 17:50:46 +00003028 unsigned ChainI = 0;
3029 for (unsigned i = 0; i != NumValues; ++i, ++ChainI) {
3030 // Serializing loads here may result in excessive register pressure, and
3031 // TokenFactor places arbitrary choke points on the scheduler. SD scheduling
3032 // could recover a bit by hoisting nodes upward in the chain by recognizing
3033 // they are side-effect free or do not alias. The optimizer should really
3034 // avoid this case by converting large object/array copies to llvm.memcpy
3035 // (MaxParallelChains should always remain as failsafe).
3036 if (ChainI == MaxParallelChains) {
3037 assert(PendingLoads.empty() && "PendingLoads must be serialized first");
3038 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
3039 MVT::Other, &Chains[0], ChainI);
3040 Root = Chain;
3041 ChainI = 0;
3042 }
Bill Wendling856ff412009-12-22 00:12:37 +00003043 SDValue A = DAG.getNode(ISD::ADD, getCurDebugLoc(),
3044 PtrVT, Ptr,
3045 DAG.getConstant(Offsets[i], PtrVT));
Dale Johannesen66978ee2009-01-31 02:22:37 +00003046 SDValue L = DAG.getLoad(ValueVTs[i], getCurDebugLoc(), Root,
Michael J. Spencere70c5262010-10-16 08:25:21 +00003047 A, MachinePointerInfo(SV, Offsets[i]), isVolatile,
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00003048 isNonTemporal, Alignment, TBAAInfo);
Bill Wendling856ff412009-12-22 00:12:37 +00003049
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003050 Values[i] = L;
Andrew Trickde91f3c2010-11-12 17:50:46 +00003051 Chains[ChainI] = L.getValue(1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003052 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003053
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003054 if (!ConstantMemory) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003055 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
Andrew Trickde91f3c2010-11-12 17:50:46 +00003056 MVT::Other, &Chains[0], ChainI);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003057 if (isVolatile)
3058 DAG.setRoot(Chain);
3059 else
3060 PendingLoads.push_back(Chain);
3061 }
3062
Bill Wendling4533cac2010-01-28 21:51:40 +00003063 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
3064 DAG.getVTList(&ValueVTs[0], NumValues),
3065 &Values[0], NumValues));
Bill Wendling856ff412009-12-22 00:12:37 +00003066}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003067
Dan Gohman46510a72010-04-15 01:51:59 +00003068void SelectionDAGBuilder::visitStore(const StoreInst &I) {
3069 const Value *SrcV = I.getOperand(0);
3070 const Value *PtrV = I.getOperand(1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003071
Owen Andersone50ed302009-08-10 22:56:29 +00003072 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003073 SmallVector<uint64_t, 4> Offsets;
3074 ComputeValueVTs(TLI, SrcV->getType(), ValueVTs, &Offsets);
3075 unsigned NumValues = ValueVTs.size();
3076 if (NumValues == 0)
3077 return;
3078
3079 // Get the lowered operands. Note that we do this after
3080 // checking if NumResults is zero, because with zero results
3081 // the operands won't have values in the map.
3082 SDValue Src = getValue(SrcV);
3083 SDValue Ptr = getValue(PtrV);
3084
3085 SDValue Root = getRoot();
Andrew Trickde91f3c2010-11-12 17:50:46 +00003086 SmallVector<SDValue, 4> Chains(std::min(unsigned(MaxParallelChains),
3087 NumValues));
Owen Andersone50ed302009-08-10 22:56:29 +00003088 EVT PtrVT = Ptr.getValueType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003089 bool isVolatile = I.isVolatile();
David Greene1e559442010-02-15 17:00:31 +00003090 bool isNonTemporal = I.getMetadata("nontemporal") != 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003091 unsigned Alignment = I.getAlignment();
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00003092 const MDNode *TBAAInfo = I.getMetadata(LLVMContext::MD_tbaa);
Bill Wendling856ff412009-12-22 00:12:37 +00003093
Andrew Trickde91f3c2010-11-12 17:50:46 +00003094 unsigned ChainI = 0;
3095 for (unsigned i = 0; i != NumValues; ++i, ++ChainI) {
3096 // See visitLoad comments.
3097 if (ChainI == MaxParallelChains) {
3098 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
3099 MVT::Other, &Chains[0], ChainI);
3100 Root = Chain;
3101 ChainI = 0;
3102 }
Bill Wendling856ff412009-12-22 00:12:37 +00003103 SDValue Add = DAG.getNode(ISD::ADD, getCurDebugLoc(), PtrVT, Ptr,
3104 DAG.getConstant(Offsets[i], PtrVT));
Andrew Trickde91f3c2010-11-12 17:50:46 +00003105 SDValue St = DAG.getStore(Root, getCurDebugLoc(),
3106 SDValue(Src.getNode(), Src.getResNo() + i),
3107 Add, MachinePointerInfo(PtrV, Offsets[i]),
3108 isVolatile, isNonTemporal, Alignment, TBAAInfo);
3109 Chains[ChainI] = St;
Bill Wendling856ff412009-12-22 00:12:37 +00003110 }
3111
Devang Patel7e13efa2010-10-26 22:14:52 +00003112 SDValue StoreNode = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
Andrew Trickde91f3c2010-11-12 17:50:46 +00003113 MVT::Other, &Chains[0], ChainI);
Devang Patel7e13efa2010-10-26 22:14:52 +00003114 ++SDNodeOrder;
3115 AssignOrderingToNode(StoreNode.getNode());
3116 DAG.setRoot(StoreNode);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003117}
3118
3119/// visitTargetIntrinsic - Lower a call of a target intrinsic to an INTRINSIC
3120/// node.
Dan Gohman46510a72010-04-15 01:51:59 +00003121void SelectionDAGBuilder::visitTargetIntrinsic(const CallInst &I,
Dan Gohman2048b852009-11-23 18:04:58 +00003122 unsigned Intrinsic) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003123 bool HasChain = !I.doesNotAccessMemory();
3124 bool OnlyLoad = HasChain && I.onlyReadsMemory();
3125
3126 // Build the operand list.
3127 SmallVector<SDValue, 8> Ops;
3128 if (HasChain) { // If this intrinsic has side-effects, chainify it.
3129 if (OnlyLoad) {
3130 // We don't need to serialize loads against other loads.
3131 Ops.push_back(DAG.getRoot());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003132 } else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003133 Ops.push_back(getRoot());
3134 }
3135 }
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003136
3137 // Info is set by getTgtMemInstrinsic
3138 TargetLowering::IntrinsicInfo Info;
3139 bool IsTgtIntrinsic = TLI.getTgtMemIntrinsic(Info, I, Intrinsic);
3140
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003141 // Add the intrinsic ID as an integer operand if it's not a target intrinsic.
Bob Wilson65ffec42010-09-21 17:56:22 +00003142 if (!IsTgtIntrinsic || Info.opc == ISD::INTRINSIC_VOID ||
3143 Info.opc == ISD::INTRINSIC_W_CHAIN)
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003144 Ops.push_back(DAG.getConstant(Intrinsic, TLI.getPointerTy()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003145
3146 // Add all operands of the call to the operand list.
Gabor Greif0635f352010-06-25 09:38:13 +00003147 for (unsigned i = 0, e = I.getNumArgOperands(); i != e; ++i) {
3148 SDValue Op = getValue(I.getArgOperand(i));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003149 assert(TLI.isTypeLegal(Op.getValueType()) &&
3150 "Intrinsic uses a non-legal type?");
3151 Ops.push_back(Op);
3152 }
3153
Owen Andersone50ed302009-08-10 22:56:29 +00003154 SmallVector<EVT, 4> ValueVTs;
Bob Wilson8d919552009-07-31 22:41:21 +00003155 ComputeValueVTs(TLI, I.getType(), ValueVTs);
3156#ifndef NDEBUG
3157 for (unsigned Val = 0, E = ValueVTs.size(); Val != E; ++Val) {
3158 assert(TLI.isTypeLegal(ValueVTs[Val]) &&
3159 "Intrinsic uses a non-legal type?");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003160 }
Bob Wilson8d919552009-07-31 22:41:21 +00003161#endif // NDEBUG
Bill Wendling856ff412009-12-22 00:12:37 +00003162
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003163 if (HasChain)
Owen Anderson825b72b2009-08-11 20:47:22 +00003164 ValueVTs.push_back(MVT::Other);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003165
Bob Wilson8d919552009-07-31 22:41:21 +00003166 SDVTList VTs = DAG.getVTList(ValueVTs.data(), ValueVTs.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003167
3168 // Create the node.
3169 SDValue Result;
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003170 if (IsTgtIntrinsic) {
3171 // This is target intrinsic that touches memory
Dale Johannesen66978ee2009-01-31 02:22:37 +00003172 Result = DAG.getMemIntrinsicNode(Info.opc, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003173 VTs, &Ops[0], Ops.size(),
Chris Lattnere9ba5dd2010-09-21 04:57:15 +00003174 Info.memVT,
3175 MachinePointerInfo(Info.ptrVal, Info.offset),
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003176 Info.align, Info.vol,
3177 Info.readMem, Info.writeMem);
Bill Wendling856ff412009-12-22 00:12:37 +00003178 } else if (!HasChain) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003179 Result = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003180 VTs, &Ops[0], Ops.size());
Benjamin Kramerf0127052010-01-05 13:12:22 +00003181 } else if (!I.getType()->isVoidTy()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003182 Result = DAG.getNode(ISD::INTRINSIC_W_CHAIN, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003183 VTs, &Ops[0], Ops.size());
Bill Wendling856ff412009-12-22 00:12:37 +00003184 } else {
Scott Michelfdc40a02009-02-17 22:15:04 +00003185 Result = DAG.getNode(ISD::INTRINSIC_VOID, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003186 VTs, &Ops[0], Ops.size());
Bill Wendling856ff412009-12-22 00:12:37 +00003187 }
3188
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003189 if (HasChain) {
3190 SDValue Chain = Result.getValue(Result.getNode()->getNumValues()-1);
3191 if (OnlyLoad)
3192 PendingLoads.push_back(Chain);
3193 else
3194 DAG.setRoot(Chain);
3195 }
Bill Wendling856ff412009-12-22 00:12:37 +00003196
Benjamin Kramerf0127052010-01-05 13:12:22 +00003197 if (!I.getType()->isVoidTy()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003198 if (const VectorType *PTy = dyn_cast<VectorType>(I.getType())) {
Owen Andersone50ed302009-08-10 22:56:29 +00003199 EVT VT = TLI.getValueType(PTy);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003200 Result = DAG.getNode(ISD::BITCAST, getCurDebugLoc(), VT, Result);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003201 }
Bill Wendling856ff412009-12-22 00:12:37 +00003202
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003203 setValue(&I, Result);
3204 }
3205}
3206
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003207/// GetSignificand - Get the significand and build it into a floating-point
3208/// number with exponent of 1:
3209///
3210/// Op = (Op & 0x007fffff) | 0x3f800000;
3211///
3212/// where Op is the hexidecimal representation of floating point value.
Bill Wendling39150252008-09-09 20:39:27 +00003213static SDValue
Bill Wendling46ada192010-03-02 01:55:18 +00003214GetSignificand(SelectionDAG &DAG, SDValue Op, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003215 SDValue t1 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
3216 DAG.getConstant(0x007fffff, MVT::i32));
3217 SDValue t2 = DAG.getNode(ISD::OR, dl, MVT::i32, t1,
3218 DAG.getConstant(0x3f800000, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003219 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, t2);
Bill Wendling39150252008-09-09 20:39:27 +00003220}
3221
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003222/// GetExponent - Get the exponent:
3223///
Bill Wendlinge9a72862009-01-20 21:17:57 +00003224/// (float)(int)(((Op & 0x7f800000) >> 23) - 127);
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003225///
3226/// where Op is the hexidecimal representation of floating point value.
Bill Wendling39150252008-09-09 20:39:27 +00003227static SDValue
Dale Johannesen66978ee2009-01-31 02:22:37 +00003228GetExponent(SelectionDAG &DAG, SDValue Op, const TargetLowering &TLI,
Bill Wendling46ada192010-03-02 01:55:18 +00003229 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003230 SDValue t0 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
3231 DAG.getConstant(0x7f800000, MVT::i32));
3232 SDValue t1 = DAG.getNode(ISD::SRL, dl, MVT::i32, t0,
Duncan Sands92abc622009-01-31 15:50:11 +00003233 DAG.getConstant(23, TLI.getPointerTy()));
Owen Anderson825b72b2009-08-11 20:47:22 +00003234 SDValue t2 = DAG.getNode(ISD::SUB, dl, MVT::i32, t1,
3235 DAG.getConstant(127, MVT::i32));
Bill Wendling4533cac2010-01-28 21:51:40 +00003236 return DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, t2);
Bill Wendling39150252008-09-09 20:39:27 +00003237}
3238
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003239/// getF32Constant - Get 32-bit floating point constant.
3240static SDValue
3241getF32Constant(SelectionDAG &DAG, unsigned Flt) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003242 return DAG.getConstantFP(APFloat(APInt(32, Flt)), MVT::f32);
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003243}
3244
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003245/// Inlined utility function to implement binary input atomic intrinsics for
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003246/// visitIntrinsicCall: I is a call instruction
3247/// Op is the associated NodeType for I
3248const char *
Dan Gohman46510a72010-04-15 01:51:59 +00003249SelectionDAGBuilder::implVisitBinaryAtomic(const CallInst& I,
3250 ISD::NodeType Op) {
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003251 SDValue Root = getRoot();
Dan Gohman0b1d4a72008-12-23 21:37:04 +00003252 SDValue L =
Dale Johannesen66978ee2009-01-31 02:22:37 +00003253 DAG.getAtomic(Op, getCurDebugLoc(),
Gabor Greif0635f352010-06-25 09:38:13 +00003254 getValue(I.getArgOperand(1)).getValueType().getSimpleVT(),
Dan Gohman0b1d4a72008-12-23 21:37:04 +00003255 Root,
Gabor Greif0635f352010-06-25 09:38:13 +00003256 getValue(I.getArgOperand(0)),
3257 getValue(I.getArgOperand(1)),
3258 I.getArgOperand(0));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003259 setValue(&I, L);
3260 DAG.setRoot(L.getValue(1));
3261 return 0;
3262}
3263
Bill Wendling2ce4e5c2008-12-10 00:28:22 +00003264// implVisitAluOverflow - Lower arithmetic overflow instrinsics.
Bill Wendling74c37652008-12-09 22:08:41 +00003265const char *
Dan Gohman46510a72010-04-15 01:51:59 +00003266SelectionDAGBuilder::implVisitAluOverflow(const CallInst &I, ISD::NodeType Op) {
Gabor Greif0635f352010-06-25 09:38:13 +00003267 SDValue Op1 = getValue(I.getArgOperand(0));
3268 SDValue Op2 = getValue(I.getArgOperand(1));
Bill Wendling74c37652008-12-09 22:08:41 +00003269
Owen Anderson825b72b2009-08-11 20:47:22 +00003270 SDVTList VTs = DAG.getVTList(Op1.getValueType(), MVT::i1);
Bill Wendling4533cac2010-01-28 21:51:40 +00003271 setValue(&I, DAG.getNode(Op, getCurDebugLoc(), VTs, Op1, Op2));
Bill Wendling2ce4e5c2008-12-10 00:28:22 +00003272 return 0;
3273}
Bill Wendling74c37652008-12-09 22:08:41 +00003274
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003275/// visitExp - Lower an exp intrinsic. Handles the special sequences for
3276/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003277void
Dan Gohman46510a72010-04-15 01:51:59 +00003278SelectionDAGBuilder::visitExp(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003279 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003280 DebugLoc dl = getCurDebugLoc();
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003281
Gabor Greif0635f352010-06-25 09:38:13 +00003282 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003283 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003284 SDValue Op = getValue(I.getArgOperand(0));
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003285
3286 // Put the exponent in the right bit position for later addition to the
3287 // final result:
3288 //
3289 // #define LOG2OFe 1.4426950f
3290 // IntegerPartOfX = ((int32_t)(X * LOG2OFe));
Owen Anderson825b72b2009-08-11 20:47:22 +00003291 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, Op,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003292 getF32Constant(DAG, 0x3fb8aa3b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003293 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003294
3295 // FractionalPartOfX = (X * LOG2OFe) - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00003296 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
3297 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003298
3299 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00003300 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00003301 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendling856ff412009-12-22 00:12:37 +00003302
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003303 if (LimitFloatPrecision <= 6) {
3304 // For floating-point precision of 6:
3305 //
3306 // TwoToFractionalPartOfX =
3307 // 0.997535578f +
3308 // (0.735607626f + 0.252464424f * x) * x;
3309 //
3310 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003311 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003312 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00003313 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003314 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003315 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3316 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003317 getF32Constant(DAG, 0x3f7f5e7e));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003318 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BITCAST, dl,MVT::i32, t5);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003319
3320 // Add the exponent into the result in integer domain.
Owen Anderson825b72b2009-08-11 20:47:22 +00003321 SDValue t6 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003322 TwoToFracPartOfX, IntegerPartOfX);
3323
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003324 result = DAG.getNode(ISD::BITCAST, dl, MVT::f32, t6);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003325 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3326 // For floating-point precision of 12:
3327 //
3328 // TwoToFractionalPartOfX =
3329 // 0.999892986f +
3330 // (0.696457318f +
3331 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
3332 //
3333 // 0.000107046256 error, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003334 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003335 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003336 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003337 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003338 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3339 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003340 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00003341 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3342 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003343 getF32Constant(DAG, 0x3f7ff8fd));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003344 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BITCAST, dl,MVT::i32, t7);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003345
3346 // Add the exponent into the result in integer domain.
Owen Anderson825b72b2009-08-11 20:47:22 +00003347 SDValue t8 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003348 TwoToFracPartOfX, IntegerPartOfX);
3349
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003350 result = DAG.getNode(ISD::BITCAST, dl, MVT::f32, t8);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003351 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3352 // For floating-point precision of 18:
3353 //
3354 // TwoToFractionalPartOfX =
3355 // 0.999999982f +
3356 // (0.693148872f +
3357 // (0.240227044f +
3358 // (0.554906021e-1f +
3359 // (0.961591928e-2f +
3360 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
3361 //
3362 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003363 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003364 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003365 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003366 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00003367 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3368 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003369 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00003370 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3371 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003372 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00003373 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3374 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003375 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00003376 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3377 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003378 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00003379 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
3380 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003381 getF32Constant(DAG, 0x3f800000));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003382 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003383 MVT::i32, t13);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003384
3385 // Add the exponent into the result in integer domain.
Owen Anderson825b72b2009-08-11 20:47:22 +00003386 SDValue t14 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003387 TwoToFracPartOfX, IntegerPartOfX);
3388
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003389 result = DAG.getNode(ISD::BITCAST, dl, MVT::f32, t14);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003390 }
3391 } else {
3392 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003393 result = DAG.getNode(ISD::FEXP, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003394 getValue(I.getArgOperand(0)).getValueType(),
3395 getValue(I.getArgOperand(0)));
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003396 }
3397
Dale Johannesen59e577f2008-09-05 18:38:42 +00003398 setValue(&I, result);
3399}
3400
Bill Wendling39150252008-09-09 20:39:27 +00003401/// visitLog - Lower a log intrinsic. Handles the special sequences for
3402/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003403void
Dan Gohman46510a72010-04-15 01:51:59 +00003404SelectionDAGBuilder::visitLog(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003405 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003406 DebugLoc dl = getCurDebugLoc();
Bill Wendling39150252008-09-09 20:39:27 +00003407
Gabor Greif0635f352010-06-25 09:38:13 +00003408 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendling39150252008-09-09 20:39:27 +00003409 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003410 SDValue Op = getValue(I.getArgOperand(0));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003411 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendling39150252008-09-09 20:39:27 +00003412
3413 // Scale the exponent by log(2) [0.69314718f].
Bill Wendling46ada192010-03-02 01:55:18 +00003414 SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00003415 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003416 getF32Constant(DAG, 0x3f317218));
Bill Wendling39150252008-09-09 20:39:27 +00003417
3418 // Get the significand and build it into a floating-point number with
3419 // exponent of 1.
Bill Wendling46ada192010-03-02 01:55:18 +00003420 SDValue X = GetSignificand(DAG, Op1, dl);
Bill Wendling39150252008-09-09 20:39:27 +00003421
3422 if (LimitFloatPrecision <= 6) {
3423 // For floating-point precision of 6:
3424 //
3425 // LogofMantissa =
3426 // -1.1609546f +
3427 // (1.4034025f - 0.23903021f * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003428 //
Bill Wendling39150252008-09-09 20:39:27 +00003429 // error 0.0034276066, which is better than 8 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003430 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003431 getF32Constant(DAG, 0xbe74c456));
Owen Anderson825b72b2009-08-11 20:47:22 +00003432 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003433 getF32Constant(DAG, 0x3fb3a2b1));
Owen Anderson825b72b2009-08-11 20:47:22 +00003434 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3435 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003436 getF32Constant(DAG, 0x3f949a29));
Bill Wendling39150252008-09-09 20:39:27 +00003437
Scott Michelfdc40a02009-02-17 22:15:04 +00003438 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003439 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003440 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3441 // For floating-point precision of 12:
3442 //
3443 // LogOfMantissa =
3444 // -1.7417939f +
3445 // (2.8212026f +
3446 // (-1.4699568f +
3447 // (0.44717955f - 0.56570851e-1f * x) * x) * x) * x;
3448 //
3449 // error 0.000061011436, which is 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003450 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003451 getF32Constant(DAG, 0xbd67b6d6));
Owen Anderson825b72b2009-08-11 20:47:22 +00003452 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003453 getF32Constant(DAG, 0x3ee4f4b8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003454 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3455 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003456 getF32Constant(DAG, 0x3fbc278b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003457 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3458 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003459 getF32Constant(DAG, 0x40348e95));
Owen Anderson825b72b2009-08-11 20:47:22 +00003460 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3461 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003462 getF32Constant(DAG, 0x3fdef31a));
Bill Wendling39150252008-09-09 20:39:27 +00003463
Scott Michelfdc40a02009-02-17 22:15:04 +00003464 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003465 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003466 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3467 // For floating-point precision of 18:
3468 //
3469 // LogOfMantissa =
3470 // -2.1072184f +
3471 // (4.2372794f +
3472 // (-3.7029485f +
3473 // (2.2781945f +
3474 // (-0.87823314f +
3475 // (0.19073739f - 0.17809712e-1f * x) * x) * x) * x) * x)*x;
3476 //
3477 // error 0.0000023660568, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003478 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003479 getF32Constant(DAG, 0xbc91e5ac));
Owen Anderson825b72b2009-08-11 20:47:22 +00003480 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003481 getF32Constant(DAG, 0x3e4350aa));
Owen Anderson825b72b2009-08-11 20:47:22 +00003482 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3483 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003484 getF32Constant(DAG, 0x3f60d3e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003485 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3486 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003487 getF32Constant(DAG, 0x4011cdf0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003488 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3489 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003490 getF32Constant(DAG, 0x406cfd1c));
Owen Anderson825b72b2009-08-11 20:47:22 +00003491 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3492 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003493 getF32Constant(DAG, 0x408797cb));
Owen Anderson825b72b2009-08-11 20:47:22 +00003494 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3495 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003496 getF32Constant(DAG, 0x4006dcab));
Bill Wendling39150252008-09-09 20:39:27 +00003497
Scott Michelfdc40a02009-02-17 22:15:04 +00003498 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003499 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003500 }
3501 } else {
3502 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003503 result = DAG.getNode(ISD::FLOG, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003504 getValue(I.getArgOperand(0)).getValueType(),
3505 getValue(I.getArgOperand(0)));
Bill Wendling39150252008-09-09 20:39:27 +00003506 }
3507
Dale Johannesen59e577f2008-09-05 18:38:42 +00003508 setValue(&I, result);
3509}
3510
Bill Wendling3eb59402008-09-09 00:28:24 +00003511/// visitLog2 - Lower a log2 intrinsic. Handles the special sequences for
3512/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003513void
Dan Gohman46510a72010-04-15 01:51:59 +00003514SelectionDAGBuilder::visitLog2(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003515 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003516 DebugLoc dl = getCurDebugLoc();
Bill Wendling3eb59402008-09-09 00:28:24 +00003517
Gabor Greif0635f352010-06-25 09:38:13 +00003518 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendling3eb59402008-09-09 00:28:24 +00003519 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003520 SDValue Op = getValue(I.getArgOperand(0));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003521 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendling3eb59402008-09-09 00:28:24 +00003522
Bill Wendling39150252008-09-09 20:39:27 +00003523 // Get the exponent.
Bill Wendling46ada192010-03-02 01:55:18 +00003524 SDValue LogOfExponent = GetExponent(DAG, Op1, TLI, dl);
Bill Wendling856ff412009-12-22 00:12:37 +00003525
Bill Wendling3eb59402008-09-09 00:28:24 +00003526 // Get the significand and build it into a floating-point number with
Bill Wendling39150252008-09-09 20:39:27 +00003527 // exponent of 1.
Bill Wendling46ada192010-03-02 01:55:18 +00003528 SDValue X = GetSignificand(DAG, Op1, dl);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003529
Bill Wendling3eb59402008-09-09 00:28:24 +00003530 // Different possible minimax approximations of significand in
3531 // floating-point for various degrees of accuracy over [1,2].
3532 if (LimitFloatPrecision <= 6) {
3533 // For floating-point precision of 6:
3534 //
3535 // Log2ofMantissa = -1.6749035f + (2.0246817f - .34484768f * x) * x;
3536 //
3537 // error 0.0049451742, which is more than 7 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003538 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003539 getF32Constant(DAG, 0xbeb08fe0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003540 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003541 getF32Constant(DAG, 0x40019463));
Owen Anderson825b72b2009-08-11 20:47:22 +00003542 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3543 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003544 getF32Constant(DAG, 0x3fd6633d));
Bill Wendling3eb59402008-09-09 00:28:24 +00003545
Scott Michelfdc40a02009-02-17 22:15:04 +00003546 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003547 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003548 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3549 // For floating-point precision of 12:
3550 //
3551 // Log2ofMantissa =
3552 // -2.51285454f +
3553 // (4.07009056f +
3554 // (-2.12067489f +
3555 // (.645142248f - 0.816157886e-1f * x) * x) * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003556 //
Bill Wendling3eb59402008-09-09 00:28:24 +00003557 // error 0.0000876136000, which is better than 13 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003558 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003559 getF32Constant(DAG, 0xbda7262e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003560 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003561 getF32Constant(DAG, 0x3f25280b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003562 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3563 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003564 getF32Constant(DAG, 0x4007b923));
Owen Anderson825b72b2009-08-11 20:47:22 +00003565 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3566 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003567 getF32Constant(DAG, 0x40823e2f));
Owen Anderson825b72b2009-08-11 20:47:22 +00003568 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3569 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003570 getF32Constant(DAG, 0x4020d29c));
Bill Wendling3eb59402008-09-09 00:28:24 +00003571
Scott Michelfdc40a02009-02-17 22:15:04 +00003572 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003573 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003574 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3575 // For floating-point precision of 18:
3576 //
3577 // Log2ofMantissa =
3578 // -3.0400495f +
3579 // (6.1129976f +
3580 // (-5.3420409f +
3581 // (3.2865683f +
3582 // (-1.2669343f +
3583 // (0.27515199f -
3584 // 0.25691327e-1f * x) * x) * x) * x) * x) * x;
3585 //
3586 // error 0.0000018516, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003587 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003588 getF32Constant(DAG, 0xbcd2769e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003589 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003590 getF32Constant(DAG, 0x3e8ce0b9));
Owen Anderson825b72b2009-08-11 20:47:22 +00003591 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3592 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003593 getF32Constant(DAG, 0x3fa22ae7));
Owen Anderson825b72b2009-08-11 20:47:22 +00003594 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3595 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003596 getF32Constant(DAG, 0x40525723));
Owen Anderson825b72b2009-08-11 20:47:22 +00003597 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3598 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003599 getF32Constant(DAG, 0x40aaf200));
Owen Anderson825b72b2009-08-11 20:47:22 +00003600 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3601 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003602 getF32Constant(DAG, 0x40c39dad));
Owen Anderson825b72b2009-08-11 20:47:22 +00003603 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3604 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003605 getF32Constant(DAG, 0x4042902c));
Bill Wendling3eb59402008-09-09 00:28:24 +00003606
Scott Michelfdc40a02009-02-17 22:15:04 +00003607 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003608 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003609 }
Dale Johannesen853244f2008-09-05 23:49:37 +00003610 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00003611 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003612 result = DAG.getNode(ISD::FLOG2, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003613 getValue(I.getArgOperand(0)).getValueType(),
3614 getValue(I.getArgOperand(0)));
Dale Johannesen853244f2008-09-05 23:49:37 +00003615 }
Bill Wendling3eb59402008-09-09 00:28:24 +00003616
Dale Johannesen59e577f2008-09-05 18:38:42 +00003617 setValue(&I, result);
3618}
3619
Bill Wendling3eb59402008-09-09 00:28:24 +00003620/// visitLog10 - Lower a log10 intrinsic. Handles the special sequences for
3621/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003622void
Dan Gohman46510a72010-04-15 01:51:59 +00003623SelectionDAGBuilder::visitLog10(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003624 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003625 DebugLoc dl = getCurDebugLoc();
Bill Wendling181b6272008-10-19 20:34:04 +00003626
Gabor Greif0635f352010-06-25 09:38:13 +00003627 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendling3eb59402008-09-09 00:28:24 +00003628 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003629 SDValue Op = getValue(I.getArgOperand(0));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003630 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendling3eb59402008-09-09 00:28:24 +00003631
Bill Wendling39150252008-09-09 20:39:27 +00003632 // Scale the exponent by log10(2) [0.30102999f].
Bill Wendling46ada192010-03-02 01:55:18 +00003633 SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00003634 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003635 getF32Constant(DAG, 0x3e9a209a));
Bill Wendling3eb59402008-09-09 00:28:24 +00003636
3637 // Get the significand and build it into a floating-point number with
Bill Wendling39150252008-09-09 20:39:27 +00003638 // exponent of 1.
Bill Wendling46ada192010-03-02 01:55:18 +00003639 SDValue X = GetSignificand(DAG, Op1, dl);
Bill Wendling3eb59402008-09-09 00:28:24 +00003640
3641 if (LimitFloatPrecision <= 6) {
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003642 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003643 //
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003644 // Log10ofMantissa =
3645 // -0.50419619f +
3646 // (0.60948995f - 0.10380950f * x) * x;
3647 //
3648 // error 0.0014886165, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003649 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003650 getF32Constant(DAG, 0xbdd49a13));
Owen Anderson825b72b2009-08-11 20:47:22 +00003651 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003652 getF32Constant(DAG, 0x3f1c0789));
Owen Anderson825b72b2009-08-11 20:47:22 +00003653 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3654 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003655 getF32Constant(DAG, 0x3f011300));
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003656
Scott Michelfdc40a02009-02-17 22:15:04 +00003657 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003658 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003659 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3660 // For floating-point precision of 12:
3661 //
3662 // Log10ofMantissa =
3663 // -0.64831180f +
3664 // (0.91751397f +
3665 // (-0.31664806f + 0.47637168e-1f * x) * x) * x;
3666 //
3667 // error 0.00019228036, which is better than 12 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003668 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003669 getF32Constant(DAG, 0x3d431f31));
Owen Anderson825b72b2009-08-11 20:47:22 +00003670 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003671 getF32Constant(DAG, 0x3ea21fb2));
Owen Anderson825b72b2009-08-11 20:47:22 +00003672 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3673 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003674 getF32Constant(DAG, 0x3f6ae232));
Owen Anderson825b72b2009-08-11 20:47:22 +00003675 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3676 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003677 getF32Constant(DAG, 0x3f25f7c3));
Bill Wendling3eb59402008-09-09 00:28:24 +00003678
Scott Michelfdc40a02009-02-17 22:15:04 +00003679 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003680 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003681 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003682 // For floating-point precision of 18:
3683 //
3684 // Log10ofMantissa =
3685 // -0.84299375f +
3686 // (1.5327582f +
3687 // (-1.0688956f +
3688 // (0.49102474f +
3689 // (-0.12539807f + 0.13508273e-1f * x) * x) * x) * x) * x;
3690 //
3691 // error 0.0000037995730, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003692 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003693 getF32Constant(DAG, 0x3c5d51ce));
Owen Anderson825b72b2009-08-11 20:47:22 +00003694 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003695 getF32Constant(DAG, 0x3e00685a));
Owen Anderson825b72b2009-08-11 20:47:22 +00003696 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3697 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003698 getF32Constant(DAG, 0x3efb6798));
Owen Anderson825b72b2009-08-11 20:47:22 +00003699 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3700 SDValue t5 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003701 getF32Constant(DAG, 0x3f88d192));
Owen Anderson825b72b2009-08-11 20:47:22 +00003702 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3703 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003704 getF32Constant(DAG, 0x3fc4316c));
Owen Anderson825b72b2009-08-11 20:47:22 +00003705 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3706 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003707 getF32Constant(DAG, 0x3f57ce70));
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003708
Scott Michelfdc40a02009-02-17 22:15:04 +00003709 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003710 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003711 }
Dale Johannesen852680a2008-09-05 21:27:19 +00003712 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00003713 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003714 result = DAG.getNode(ISD::FLOG10, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003715 getValue(I.getArgOperand(0)).getValueType(),
3716 getValue(I.getArgOperand(0)));
Dale Johannesen852680a2008-09-05 21:27:19 +00003717 }
Bill Wendling3eb59402008-09-09 00:28:24 +00003718
Dale Johannesen59e577f2008-09-05 18:38:42 +00003719 setValue(&I, result);
3720}
3721
Bill Wendlinge10c8142008-09-09 22:39:21 +00003722/// visitExp2 - Lower an exp2 intrinsic. Handles the special sequences for
3723/// limited-precision mode.
Dale Johannesen601d3c02008-09-05 01:48:15 +00003724void
Dan Gohman46510a72010-04-15 01:51:59 +00003725SelectionDAGBuilder::visitExp2(const CallInst &I) {
Dale Johannesen601d3c02008-09-05 01:48:15 +00003726 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003727 DebugLoc dl = getCurDebugLoc();
Bill Wendlinge10c8142008-09-09 22:39:21 +00003728
Gabor Greif0635f352010-06-25 09:38:13 +00003729 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendlinge10c8142008-09-09 22:39:21 +00003730 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003731 SDValue Op = getValue(I.getArgOperand(0));
Bill Wendlinge10c8142008-09-09 22:39:21 +00003732
Owen Anderson825b72b2009-08-11 20:47:22 +00003733 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, Op);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003734
3735 // FractionalPartOfX = x - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00003736 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
3737 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, Op, t1);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003738
3739 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00003740 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00003741 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendlinge10c8142008-09-09 22:39:21 +00003742
3743 if (LimitFloatPrecision <= 6) {
3744 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003745 //
Bill Wendlinge10c8142008-09-09 22:39:21 +00003746 // TwoToFractionalPartOfX =
3747 // 0.997535578f +
3748 // (0.735607626f + 0.252464424f * x) * x;
3749 //
3750 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003751 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003752 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00003753 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003754 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003755 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3756 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003757 getF32Constant(DAG, 0x3f7f5e7e));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003758 SDValue t6 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t5);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003759 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003760 DAG.getNode(ISD::ADD, dl, MVT::i32, t6, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003761
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003762 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003763 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003764 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3765 // For floating-point precision of 12:
3766 //
3767 // TwoToFractionalPartOfX =
3768 // 0.999892986f +
3769 // (0.696457318f +
3770 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
3771 //
3772 // error 0.000107046256, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003773 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003774 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003775 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003776 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003777 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3778 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003779 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00003780 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3781 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003782 getF32Constant(DAG, 0x3f7ff8fd));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003783 SDValue t8 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t7);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003784 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003785 DAG.getNode(ISD::ADD, dl, MVT::i32, t8, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003786
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003787 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003788 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003789 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3790 // For floating-point precision of 18:
3791 //
3792 // TwoToFractionalPartOfX =
3793 // 0.999999982f +
3794 // (0.693148872f +
3795 // (0.240227044f +
3796 // (0.554906021e-1f +
3797 // (0.961591928e-2f +
3798 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
3799 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003800 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003801 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003802 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003803 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00003804 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3805 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003806 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00003807 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3808 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003809 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00003810 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3811 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003812 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00003813 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3814 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003815 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00003816 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
3817 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003818 getF32Constant(DAG, 0x3f800000));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003819 SDValue t14 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t13);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003820 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003821 DAG.getNode(ISD::ADD, dl, MVT::i32, t14, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003822
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003823 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003824 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003825 }
Dale Johannesen601d3c02008-09-05 01:48:15 +00003826 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00003827 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003828 result = DAG.getNode(ISD::FEXP2, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003829 getValue(I.getArgOperand(0)).getValueType(),
3830 getValue(I.getArgOperand(0)));
Dale Johannesen601d3c02008-09-05 01:48:15 +00003831 }
Bill Wendlinge10c8142008-09-09 22:39:21 +00003832
Dale Johannesen601d3c02008-09-05 01:48:15 +00003833 setValue(&I, result);
3834}
3835
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003836/// visitPow - Lower a pow intrinsic. Handles the special sequences for
3837/// limited-precision mode with x == 10.0f.
3838void
Dan Gohman46510a72010-04-15 01:51:59 +00003839SelectionDAGBuilder::visitPow(const CallInst &I) {
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003840 SDValue result;
Gabor Greif0635f352010-06-25 09:38:13 +00003841 const Value *Val = I.getArgOperand(0);
Dale Johannesen66978ee2009-01-31 02:22:37 +00003842 DebugLoc dl = getCurDebugLoc();
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003843 bool IsExp10 = false;
3844
Owen Anderson825b72b2009-08-11 20:47:22 +00003845 if (getValue(Val).getValueType() == MVT::f32 &&
Gabor Greif0635f352010-06-25 09:38:13 +00003846 getValue(I.getArgOperand(1)).getValueType() == MVT::f32 &&
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003847 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
3848 if (Constant *C = const_cast<Constant*>(dyn_cast<Constant>(Val))) {
3849 if (ConstantFP *CFP = dyn_cast<ConstantFP>(C)) {
3850 APFloat Ten(10.0f);
3851 IsExp10 = CFP->getValueAPF().bitwiseIsEqual(Ten);
3852 }
3853 }
3854 }
3855
3856 if (IsExp10 && LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003857 SDValue Op = getValue(I.getArgOperand(1));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003858
3859 // Put the exponent in the right bit position for later addition to the
3860 // final result:
3861 //
3862 // #define LOG2OF10 3.3219281f
3863 // IntegerPartOfX = (int32_t)(x * LOG2OF10);
Owen Anderson825b72b2009-08-11 20:47:22 +00003864 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, Op,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003865 getF32Constant(DAG, 0x40549a78));
Owen Anderson825b72b2009-08-11 20:47:22 +00003866 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003867
3868 // FractionalPartOfX = x - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00003869 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
3870 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003871
3872 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00003873 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00003874 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003875
3876 if (LimitFloatPrecision <= 6) {
3877 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003878 //
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003879 // twoToFractionalPartOfX =
3880 // 0.997535578f +
3881 // (0.735607626f + 0.252464424f * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003882 //
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003883 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003884 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003885 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00003886 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003887 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003888 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3889 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003890 getF32Constant(DAG, 0x3f7f5e7e));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003891 SDValue t6 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t5);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003892 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003893 DAG.getNode(ISD::ADD, dl, MVT::i32, t6, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003894
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003895 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003896 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003897 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3898 // For floating-point precision of 12:
3899 //
3900 // TwoToFractionalPartOfX =
3901 // 0.999892986f +
3902 // (0.696457318f +
3903 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
3904 //
3905 // error 0.000107046256, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003906 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003907 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003908 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003909 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003910 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3911 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003912 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00003913 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3914 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003915 getF32Constant(DAG, 0x3f7ff8fd));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003916 SDValue t8 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t7);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003917 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003918 DAG.getNode(ISD::ADD, dl, MVT::i32, t8, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003919
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003920 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003921 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003922 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3923 // For floating-point precision of 18:
3924 //
3925 // TwoToFractionalPartOfX =
3926 // 0.999999982f +
3927 // (0.693148872f +
3928 // (0.240227044f +
3929 // (0.554906021e-1f +
3930 // (0.961591928e-2f +
3931 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
3932 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003933 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003934 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003935 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003936 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00003937 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3938 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003939 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00003940 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3941 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003942 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00003943 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3944 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003945 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00003946 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3947 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003948 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00003949 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
3950 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003951 getF32Constant(DAG, 0x3f800000));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003952 SDValue t14 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t13);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003953 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003954 DAG.getNode(ISD::ADD, dl, MVT::i32, t14, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003955
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003956 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003957 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003958 }
3959 } else {
3960 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003961 result = DAG.getNode(ISD::FPOW, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003962 getValue(I.getArgOperand(0)).getValueType(),
3963 getValue(I.getArgOperand(0)),
3964 getValue(I.getArgOperand(1)));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003965 }
3966
3967 setValue(&I, result);
3968}
3969
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003970
3971/// ExpandPowI - Expand a llvm.powi intrinsic.
3972static SDValue ExpandPowI(DebugLoc DL, SDValue LHS, SDValue RHS,
3973 SelectionDAG &DAG) {
3974 // If RHS is a constant, we can expand this out to a multiplication tree,
3975 // otherwise we end up lowering to a call to __powidf2 (for example). When
3976 // optimizing for size, we only want to do this if the expansion would produce
3977 // a small number of multiplies, otherwise we do the full expansion.
3978 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
3979 // Get the exponent as a positive value.
3980 unsigned Val = RHSC->getSExtValue();
3981 if ((int)Val < 0) Val = -Val;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00003982
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003983 // powi(x, 0) -> 1.0
3984 if (Val == 0)
3985 return DAG.getConstantFP(1.0, LHS.getValueType());
3986
Dan Gohmanae541aa2010-04-15 04:33:49 +00003987 const Function *F = DAG.getMachineFunction().getFunction();
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003988 if (!F->hasFnAttr(Attribute::OptimizeForSize) ||
3989 // If optimizing for size, don't insert too many multiplies. This
3990 // inserts up to 5 multiplies.
3991 CountPopulation_32(Val)+Log2_32(Val) < 7) {
3992 // We use the simple binary decomposition method to generate the multiply
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00003993 // sequence. There are more optimal ways to do this (for example,
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003994 // powi(x,15) generates one more multiply than it should), but this has
3995 // the benefit of being both really simple and much better than a libcall.
3996 SDValue Res; // Logically starts equal to 1.0
3997 SDValue CurSquare = LHS;
3998 while (Val) {
Mikhail Glushenkovbfdfea82010-01-01 04:41:36 +00003999 if (Val & 1) {
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004000 if (Res.getNode())
4001 Res = DAG.getNode(ISD::FMUL, DL,Res.getValueType(), Res, CurSquare);
4002 else
4003 Res = CurSquare; // 1.0*CurSquare.
Mikhail Glushenkovbfdfea82010-01-01 04:41:36 +00004004 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004005
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004006 CurSquare = DAG.getNode(ISD::FMUL, DL, CurSquare.getValueType(),
4007 CurSquare, CurSquare);
4008 Val >>= 1;
4009 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004010
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004011 // If the original was negative, invert the result, producing 1/(x*x*x).
4012 if (RHSC->getSExtValue() < 0)
4013 Res = DAG.getNode(ISD::FDIV, DL, LHS.getValueType(),
4014 DAG.getConstantFP(1.0, LHS.getValueType()), Res);
4015 return Res;
4016 }
4017 }
4018
4019 // Otherwise, expand to a libcall.
4020 return DAG.getNode(ISD::FPOWI, DL, LHS.getValueType(), LHS, RHS);
4021}
4022
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004023/// EmitFuncArgumentDbgValue - If the DbgValueInst is a dbg_value of a function
4024/// argument, create the corresponding DBG_VALUE machine instruction for it now.
4025/// At the end of instruction selection, they will be inserted to the entry BB.
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004026bool
Devang Patel78a06e52010-08-25 20:39:26 +00004027SelectionDAGBuilder::EmitFuncArgumentDbgValue(const Value *V, MDNode *Variable,
Michael J. Spencere70c5262010-10-16 08:25:21 +00004028 int64_t Offset,
Dan Gohman5d11ea32010-05-01 00:33:16 +00004029 const SDValue &N) {
Devang Patel0b48ead2010-08-31 22:22:42 +00004030 const Argument *Arg = dyn_cast<Argument>(V);
4031 if (!Arg)
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004032 return false;
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004033
Devang Patel719f6a92010-04-29 20:40:36 +00004034 MachineFunction &MF = DAG.getMachineFunction();
Devang Patela90b3052010-11-02 17:01:30 +00004035 const TargetInstrInfo *TII = DAG.getTarget().getInstrInfo();
4036 const TargetRegisterInfo *TRI = DAG.getTarget().getRegisterInfo();
4037
Devang Patela83ce982010-04-29 18:50:36 +00004038 // Ignore inlined function arguments here.
4039 DIVariable DV(Variable);
Devang Patel719f6a92010-04-29 20:40:36 +00004040 if (DV.isInlinedFnArgument(MF.getFunction()))
Devang Patela83ce982010-04-29 18:50:36 +00004041 return false;
4042
Dan Gohman84023e02010-07-10 09:00:22 +00004043 MachineBasicBlock *MBB = FuncInfo.MBB;
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004044 if (MBB != &MF.front())
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004045 return false;
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004046
4047 unsigned Reg = 0;
Devang Patel0b48ead2010-08-31 22:22:42 +00004048 if (Arg->hasByValAttr()) {
4049 // Byval arguments' frame index is recorded during argument lowering.
4050 // Use this info directly.
Devang Patel0b48ead2010-08-31 22:22:42 +00004051 Reg = TRI->getFrameRegister(MF);
4052 Offset = FuncInfo.getByValArgumentFrameIndex(Arg);
Devang Patel27f46cd2010-10-01 19:00:44 +00004053 // If byval argument ofset is not recorded then ignore this.
4054 if (!Offset)
4055 Reg = 0;
Devang Patel0b48ead2010-08-31 22:22:42 +00004056 }
4057
Devang Patel6cd467b2010-08-26 22:53:27 +00004058 if (N.getNode() && N.getOpcode() == ISD::CopyFromReg) {
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004059 Reg = cast<RegisterSDNode>(N.getOperand(1))->getReg();
Evan Cheng1deef272010-04-29 00:59:34 +00004060 if (Reg && TargetRegisterInfo::isVirtualRegister(Reg)) {
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004061 MachineRegisterInfo &RegInfo = MF.getRegInfo();
4062 unsigned PR = RegInfo.getLiveInPhysReg(Reg);
4063 if (PR)
4064 Reg = PR;
4065 }
4066 }
4067
Evan Chenga36acad2010-04-29 06:33:38 +00004068 if (!Reg) {
Devang Patela90b3052010-11-02 17:01:30 +00004069 // Check if ValueMap has reg number.
Evan Chenga36acad2010-04-29 06:33:38 +00004070 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V);
Devang Patel8bc9ef72010-11-02 17:19:03 +00004071 if (VMI != FuncInfo.ValueMap.end())
4072 Reg = VMI->second;
Evan Chenga36acad2010-04-29 06:33:38 +00004073 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004074
Devang Patel8bc9ef72010-11-02 17:19:03 +00004075 if (!Reg && N.getNode()) {
Devang Patela90b3052010-11-02 17:01:30 +00004076 // Check if frame index is available.
4077 if (LoadSDNode *LNode = dyn_cast<LoadSDNode>(N.getNode()))
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004078 if (FrameIndexSDNode *FINode =
Devang Patela90b3052010-11-02 17:01:30 +00004079 dyn_cast<FrameIndexSDNode>(LNode->getBasePtr().getNode())) {
4080 Reg = TRI->getFrameRegister(MF);
4081 Offset = FINode->getIndex();
4082 }
Devang Patel8bc9ef72010-11-02 17:19:03 +00004083 }
4084
4085 if (!Reg)
4086 return false;
Devang Patela90b3052010-11-02 17:01:30 +00004087
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004088 MachineInstrBuilder MIB = BuildMI(MF, getCurDebugLoc(),
4089 TII->get(TargetOpcode::DBG_VALUE))
Evan Chenga36acad2010-04-29 06:33:38 +00004090 .addReg(Reg, RegState::Debug).addImm(Offset).addMetadata(Variable);
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004091 FuncInfo.ArgDbgValues.push_back(&*MIB);
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004092 return true;
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004093}
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004094
Douglas Gregor7d9663c2010-05-11 06:17:44 +00004095// VisualStudio defines setjmp as _setjmp
Michael J. Spencer1f409602010-09-24 19:48:47 +00004096#if defined(_MSC_VER) && defined(setjmp) && \
4097 !defined(setjmp_undefined_for_msvc)
4098# pragma push_macro("setjmp")
4099# undef setjmp
4100# define setjmp_undefined_for_msvc
Douglas Gregor7d9663c2010-05-11 06:17:44 +00004101#endif
4102
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004103/// visitIntrinsicCall - Lower the call to the specified intrinsic function. If
4104/// we want to emit this as a call to a named external function, return the name
4105/// otherwise lower it and return null.
4106const char *
Dan Gohman46510a72010-04-15 01:51:59 +00004107SelectionDAGBuilder::visitIntrinsicCall(const CallInst &I, unsigned Intrinsic) {
Dale Johannesen66978ee2009-01-31 02:22:37 +00004108 DebugLoc dl = getCurDebugLoc();
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004109 SDValue Res;
4110
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004111 switch (Intrinsic) {
4112 default:
4113 // By default, turn this into a target intrinsic node.
4114 visitTargetIntrinsic(I, Intrinsic);
4115 return 0;
4116 case Intrinsic::vastart: visitVAStart(I); return 0;
4117 case Intrinsic::vaend: visitVAEnd(I); return 0;
4118 case Intrinsic::vacopy: visitVACopy(I); return 0;
4119 case Intrinsic::returnaddress:
Bill Wendling4533cac2010-01-28 21:51:40 +00004120 setValue(&I, DAG.getNode(ISD::RETURNADDR, dl, TLI.getPointerTy(),
Gabor Greif0635f352010-06-25 09:38:13 +00004121 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004122 return 0;
Bill Wendlingd5d81912008-09-26 22:10:44 +00004123 case Intrinsic::frameaddress:
Bill Wendling4533cac2010-01-28 21:51:40 +00004124 setValue(&I, DAG.getNode(ISD::FRAMEADDR, dl, TLI.getPointerTy(),
Gabor Greif0635f352010-06-25 09:38:13 +00004125 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004126 return 0;
4127 case Intrinsic::setjmp:
4128 return "_setjmp"+!TLI.usesUnderscoreSetJmp();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004129 case Intrinsic::longjmp:
4130 return "_longjmp"+!TLI.usesUnderscoreLongJmp();
Chris Lattner824b9582008-11-21 16:42:48 +00004131 case Intrinsic::memcpy: {
Mon P Wang20adc9d2010-04-04 03:10:48 +00004132 // Assert for address < 256 since we support only user defined address
4133 // spaces.
Gabor Greif0635f352010-06-25 09:38:13 +00004134 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004135 < 256 &&
Gabor Greif0635f352010-06-25 09:38:13 +00004136 cast<PointerType>(I.getArgOperand(1)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004137 < 256 &&
4138 "Unknown address space");
Gabor Greif0635f352010-06-25 09:38:13 +00004139 SDValue Op1 = getValue(I.getArgOperand(0));
4140 SDValue Op2 = getValue(I.getArgOperand(1));
4141 SDValue Op3 = getValue(I.getArgOperand(2));
4142 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
4143 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Mon P Wang20adc9d2010-04-04 03:10:48 +00004144 DAG.setRoot(DAG.getMemcpy(getRoot(), dl, Op1, Op2, Op3, Align, isVol, false,
Chris Lattnere72f2022010-09-21 05:40:29 +00004145 MachinePointerInfo(I.getArgOperand(0)),
4146 MachinePointerInfo(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004147 return 0;
4148 }
Chris Lattner824b9582008-11-21 16:42:48 +00004149 case Intrinsic::memset: {
Mon P Wang20adc9d2010-04-04 03:10:48 +00004150 // Assert for address < 256 since we support only user defined address
4151 // spaces.
Gabor Greif0635f352010-06-25 09:38:13 +00004152 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004153 < 256 &&
4154 "Unknown address space");
Gabor Greif0635f352010-06-25 09:38:13 +00004155 SDValue Op1 = getValue(I.getArgOperand(0));
4156 SDValue Op2 = getValue(I.getArgOperand(1));
4157 SDValue Op3 = getValue(I.getArgOperand(2));
4158 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
4159 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Mon P Wang20adc9d2010-04-04 03:10:48 +00004160 DAG.setRoot(DAG.getMemset(getRoot(), dl, Op1, Op2, Op3, Align, isVol,
Chris Lattnere72f2022010-09-21 05:40:29 +00004161 MachinePointerInfo(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004162 return 0;
4163 }
Chris Lattner824b9582008-11-21 16:42:48 +00004164 case Intrinsic::memmove: {
Mon P Wang20adc9d2010-04-04 03:10:48 +00004165 // Assert for address < 256 since we support only user defined address
4166 // spaces.
Gabor Greif0635f352010-06-25 09:38:13 +00004167 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004168 < 256 &&
Gabor Greif0635f352010-06-25 09:38:13 +00004169 cast<PointerType>(I.getArgOperand(1)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004170 < 256 &&
4171 "Unknown address space");
Gabor Greif0635f352010-06-25 09:38:13 +00004172 SDValue Op1 = getValue(I.getArgOperand(0));
4173 SDValue Op2 = getValue(I.getArgOperand(1));
4174 SDValue Op3 = getValue(I.getArgOperand(2));
4175 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
4176 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Mon P Wang20adc9d2010-04-04 03:10:48 +00004177 DAG.setRoot(DAG.getMemmove(getRoot(), dl, Op1, Op2, Op3, Align, isVol,
Chris Lattnere72f2022010-09-21 05:40:29 +00004178 MachinePointerInfo(I.getArgOperand(0)),
4179 MachinePointerInfo(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004180 return 0;
4181 }
Bill Wendling92c1e122009-02-13 02:16:35 +00004182 case Intrinsic::dbg_declare: {
Dan Gohman46510a72010-04-15 01:51:59 +00004183 const DbgDeclareInst &DI = cast<DbgDeclareInst>(I);
Devang Patelac1ceb32009-10-09 22:42:28 +00004184 MDNode *Variable = DI.getVariable();
Dan Gohman46510a72010-04-15 01:51:59 +00004185 const Value *Address = DI.getAddress();
Devang Patel8e741ed2010-09-02 21:02:27 +00004186 if (!Address || !DIVariable(DI.getVariable()).Verify())
Dale Johannesen8ac38f22010-02-08 21:53:27 +00004187 return 0;
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004188
4189 // Build an entry in DbgOrdering. Debug info input nodes get an SDNodeOrder
4190 // but do not always have a corresponding SDNode built. The SDNodeOrder
4191 // absolute, but not relative, values are different depending on whether
4192 // debug info exists.
4193 ++SDNodeOrder;
Devang Patel3f74a112010-09-02 21:29:42 +00004194
4195 // Check if address has undef value.
4196 if (isa<UndefValue>(Address) ||
4197 (Address->use_empty() && !isa<Argument>(Address))) {
Devang Patelafeaae72010-12-06 22:39:26 +00004198 DEBUG(dbgs() << "Dropping debug info for " << DI);
Devang Patel3f74a112010-09-02 21:29:42 +00004199 return 0;
4200 }
4201
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004202 SDValue &N = NodeMap[Address];
Devang Patel0b48ead2010-08-31 22:22:42 +00004203 if (!N.getNode() && isa<Argument>(Address))
4204 // Check unused arguments map.
4205 N = UnusedArgNodeMap[Address];
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004206 SDDbgValue *SDV;
4207 if (N.getNode()) {
Devang Patel8e741ed2010-09-02 21:02:27 +00004208 // Parameters are handled specially.
Michael J. Spencere70c5262010-10-16 08:25:21 +00004209 bool isParameter =
Devang Patel8e741ed2010-09-02 21:02:27 +00004210 DIVariable(Variable).getTag() == dwarf::DW_TAG_arg_variable;
4211 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(Address))
4212 Address = BCI->getOperand(0);
4213 const AllocaInst *AI = dyn_cast<AllocaInst>(Address);
4214
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004215 if (isParameter && !AI) {
4216 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(N.getNode());
4217 if (FINode)
4218 // Byval parameter. We have a frame index at this point.
4219 SDV = DAG.getDbgValue(Variable, FINode->getIndex(),
4220 0, dl, SDNodeOrder);
Devang Patelafeaae72010-12-06 22:39:26 +00004221 else {
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004222 // Can't do anything with other non-AI cases yet. This might be a
4223 // parameter of a callee function that got inlined, for example.
Devang Patelafeaae72010-12-06 22:39:26 +00004224 DEBUG(dbgs() << "Dropping debug info for " << DI);
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004225 return 0;
Devang Patelafeaae72010-12-06 22:39:26 +00004226 }
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004227 } else if (AI)
4228 SDV = DAG.getDbgValue(Variable, N.getNode(), N.getResNo(),
4229 0, dl, SDNodeOrder);
Devang Patelafeaae72010-12-06 22:39:26 +00004230 else {
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004231 // Can't do anything with other non-AI cases yet.
Devang Patelafeaae72010-12-06 22:39:26 +00004232 DEBUG(dbgs() << "Dropping debug info for " << DI);
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004233 return 0;
Devang Patelafeaae72010-12-06 22:39:26 +00004234 }
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004235 DAG.AddDbgValue(SDV, N.getNode(), isParameter);
4236 } else {
Gabor Greiffb4032f2010-10-01 10:32:19 +00004237 // If Address is an argument then try to emit its dbg value using
Michael J. Spencere70c5262010-10-16 08:25:21 +00004238 // virtual register info from the FuncInfo.ValueMap.
Devang Patel6cd467b2010-08-26 22:53:27 +00004239 if (!EmitFuncArgumentDbgValue(Address, Variable, 0, N)) {
Devang Patel1397fdc2010-09-15 14:48:53 +00004240 // If variable is pinned by a alloca in dominating bb then
4241 // use StaticAllocaMap.
4242 if (const AllocaInst *AI = dyn_cast<AllocaInst>(Address)) {
Devang Patel27ede1b2010-09-15 18:13:55 +00004243 if (AI->getParent() != DI.getParent()) {
4244 DenseMap<const AllocaInst*, int>::iterator SI =
4245 FuncInfo.StaticAllocaMap.find(AI);
4246 if (SI != FuncInfo.StaticAllocaMap.end()) {
4247 SDV = DAG.getDbgValue(Variable, SI->second,
4248 0, dl, SDNodeOrder);
4249 DAG.AddDbgValue(SDV, 0, false);
4250 return 0;
4251 }
Devang Patel1397fdc2010-09-15 14:48:53 +00004252 }
4253 }
Devang Patelafeaae72010-12-06 22:39:26 +00004254 DEBUG(dbgs() << "Dropping debug info for " << DI);
Devang Patel6cd467b2010-08-26 22:53:27 +00004255 }
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004256 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004257 return 0;
Bill Wendling92c1e122009-02-13 02:16:35 +00004258 }
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004259 case Intrinsic::dbg_value: {
Dan Gohman46510a72010-04-15 01:51:59 +00004260 const DbgValueInst &DI = cast<DbgValueInst>(I);
Devang Patel02f0dbd2010-05-07 22:04:20 +00004261 if (!DIVariable(DI.getVariable()).Verify())
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004262 return 0;
4263
4264 MDNode *Variable = DI.getVariable();
Devang Patel00190342010-03-15 19:15:44 +00004265 uint64_t Offset = DI.getOffset();
Dan Gohman46510a72010-04-15 01:51:59 +00004266 const Value *V = DI.getValue();
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004267 if (!V)
4268 return 0;
Devang Patel00190342010-03-15 19:15:44 +00004269
4270 // Build an entry in DbgOrdering. Debug info input nodes get an SDNodeOrder
4271 // but do not always have a corresponding SDNode built. The SDNodeOrder
4272 // absolute, but not relative, values are different depending on whether
4273 // debug info exists.
4274 ++SDNodeOrder;
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004275 SDDbgValue *SDV;
Devang Patel00190342010-03-15 19:15:44 +00004276 if (isa<ConstantInt>(V) || isa<ConstantFP>(V)) {
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004277 SDV = DAG.getDbgValue(Variable, V, Offset, dl, SDNodeOrder);
4278 DAG.AddDbgValue(SDV, 0, false);
Devang Patel00190342010-03-15 19:15:44 +00004279 } else {
Dale Johannesenbdc09d92010-07-16 00:02:08 +00004280 // Do not use getValue() in here; we don't want to generate code at
4281 // this point if it hasn't been done yet.
Devang Patel9126c0d2010-06-01 19:59:01 +00004282 SDValue N = NodeMap[V];
4283 if (!N.getNode() && isa<Argument>(V))
4284 // Check unused arguments map.
4285 N = UnusedArgNodeMap[V];
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004286 if (N.getNode()) {
Devang Patel78a06e52010-08-25 20:39:26 +00004287 if (!EmitFuncArgumentDbgValue(V, Variable, Offset, N)) {
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004288 SDV = DAG.getDbgValue(Variable, N.getNode(),
4289 N.getResNo(), Offset, dl, SDNodeOrder);
4290 DAG.AddDbgValue(SDV, N.getNode(), false);
4291 }
Dale Johannesenbdc09d92010-07-16 00:02:08 +00004292 } else if (isa<PHINode>(V) && !V->use_empty() ) {
4293 // Do not call getValue(V) yet, as we don't want to generate code.
4294 // Remember it for later.
4295 DanglingDebugInfo DDI(&DI, dl, SDNodeOrder);
4296 DanglingDebugInfoMap[V] = DDI;
Devang Patel0991dfb2010-08-27 22:25:51 +00004297 } else {
Devang Patel00190342010-03-15 19:15:44 +00004298 // We may expand this to cover more cases. One case where we have no
Devang Patelafeaae72010-12-06 22:39:26 +00004299 // data available is an unreferenced parameter.
4300 DEBUG(dbgs() << "Dropping debug info for " << DI);
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004301 }
Devang Patel00190342010-03-15 19:15:44 +00004302 }
4303
4304 // Build a debug info table entry.
Dan Gohman46510a72010-04-15 01:51:59 +00004305 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(V))
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004306 V = BCI->getOperand(0);
Dan Gohman46510a72010-04-15 01:51:59 +00004307 const AllocaInst *AI = dyn_cast<AllocaInst>(V);
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004308 // Don't handle byval struct arguments or VLAs, for example.
4309 if (!AI)
4310 return 0;
4311 DenseMap<const AllocaInst*, int>::iterator SI =
4312 FuncInfo.StaticAllocaMap.find(AI);
4313 if (SI == FuncInfo.StaticAllocaMap.end())
4314 return 0; // VLAs.
4315 int FI = SI->second;
Michael J. Spencere70c5262010-10-16 08:25:21 +00004316
Chris Lattner512063d2010-04-05 06:19:28 +00004317 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
4318 if (!DI.getDebugLoc().isUnknown() && MMI.hasDebugInfo())
4319 MMI.setVariableDbgInfo(Variable, FI, DI.getDebugLoc());
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004320 return 0;
4321 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004322 case Intrinsic::eh_exception: {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004323 // Insert the EXCEPTIONADDR instruction.
Dan Gohman84023e02010-07-10 09:00:22 +00004324 assert(FuncInfo.MBB->isLandingPad() &&
Dan Gohman99be8ae2010-04-19 22:41:47 +00004325 "Call to eh.exception not in landing pad!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004326 SDVTList VTs = DAG.getVTList(TLI.getPointerTy(), MVT::Other);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004327 SDValue Ops[1];
4328 Ops[0] = DAG.getRoot();
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004329 SDValue Op = DAG.getNode(ISD::EXCEPTIONADDR, dl, VTs, Ops, 1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004330 setValue(&I, Op);
4331 DAG.setRoot(Op.getValue(1));
4332 return 0;
4333 }
4334
Duncan Sandsb01bbdc2009-10-14 16:11:37 +00004335 case Intrinsic::eh_selector: {
Dan Gohman84023e02010-07-10 09:00:22 +00004336 MachineBasicBlock *CallMBB = FuncInfo.MBB;
Chris Lattner512063d2010-04-05 06:19:28 +00004337 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Dan Gohman99be8ae2010-04-19 22:41:47 +00004338 if (CallMBB->isLandingPad())
4339 AddCatchInfo(I, &MMI, CallMBB);
Chris Lattner3a5815f2009-09-17 23:54:54 +00004340 else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004341#ifndef NDEBUG
Chris Lattner3a5815f2009-09-17 23:54:54 +00004342 FuncInfo.CatchInfoLost.insert(&I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004343#endif
Chris Lattner3a5815f2009-09-17 23:54:54 +00004344 // FIXME: Mark exception selector register as live in. Hack for PR1508.
4345 unsigned Reg = TLI.getExceptionSelectorRegister();
Dan Gohman84023e02010-07-10 09:00:22 +00004346 if (Reg) FuncInfo.MBB->addLiveIn(Reg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004347 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004348
Chris Lattner3a5815f2009-09-17 23:54:54 +00004349 // Insert the EHSELECTION instruction.
4350 SDVTList VTs = DAG.getVTList(TLI.getPointerTy(), MVT::Other);
4351 SDValue Ops[2];
Gabor Greif0635f352010-06-25 09:38:13 +00004352 Ops[0] = getValue(I.getArgOperand(0));
Chris Lattner3a5815f2009-09-17 23:54:54 +00004353 Ops[1] = getRoot();
4354 SDValue Op = DAG.getNode(ISD::EHSELECTION, dl, VTs, Ops, 2);
Chris Lattner3a5815f2009-09-17 23:54:54 +00004355 DAG.setRoot(Op.getValue(1));
Bill Wendling4533cac2010-01-28 21:51:40 +00004356 setValue(&I, DAG.getSExtOrTrunc(Op, dl, MVT::i32));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004357 return 0;
4358 }
4359
Duncan Sandsb01bbdc2009-10-14 16:11:37 +00004360 case Intrinsic::eh_typeid_for: {
Chris Lattner512063d2010-04-05 06:19:28 +00004361 // Find the type id for the given typeinfo.
Gabor Greif0635f352010-06-25 09:38:13 +00004362 GlobalVariable *GV = ExtractTypeInfo(I.getArgOperand(0));
Chris Lattner512063d2010-04-05 06:19:28 +00004363 unsigned TypeID = DAG.getMachineFunction().getMMI().getTypeIDFor(GV);
4364 Res = DAG.getConstant(TypeID, MVT::i32);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004365 setValue(&I, Res);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004366 return 0;
4367 }
4368
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004369 case Intrinsic::eh_return_i32:
4370 case Intrinsic::eh_return_i64:
Chris Lattner512063d2010-04-05 06:19:28 +00004371 DAG.getMachineFunction().getMMI().setCallsEHReturn(true);
4372 DAG.setRoot(DAG.getNode(ISD::EH_RETURN, dl,
4373 MVT::Other,
4374 getControlRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00004375 getValue(I.getArgOperand(0)),
4376 getValue(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004377 return 0;
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004378 case Intrinsic::eh_unwind_init:
Chris Lattner512063d2010-04-05 06:19:28 +00004379 DAG.getMachineFunction().getMMI().setCallsUnwindInit(true);
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004380 return 0;
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004381 case Intrinsic::eh_dwarf_cfa: {
Gabor Greif0635f352010-06-25 09:38:13 +00004382 SDValue CfaArg = DAG.getSExtOrTrunc(getValue(I.getArgOperand(0)), dl,
Duncan Sands3a66a682009-10-13 21:04:12 +00004383 TLI.getPointerTy());
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004384 SDValue Offset = DAG.getNode(ISD::ADD, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004385 TLI.getPointerTy(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004386 DAG.getNode(ISD::FRAME_TO_ARGS_OFFSET, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004387 TLI.getPointerTy()),
4388 CfaArg);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004389 SDValue FA = DAG.getNode(ISD::FRAMEADDR, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004390 TLI.getPointerTy(),
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004391 DAG.getConstant(0, TLI.getPointerTy()));
Bill Wendling4533cac2010-01-28 21:51:40 +00004392 setValue(&I, DAG.getNode(ISD::ADD, dl, TLI.getPointerTy(),
4393 FA, Offset));
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004394 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004395 }
Jim Grosbachca752c92010-01-28 01:45:32 +00004396 case Intrinsic::eh_sjlj_callsite: {
Chris Lattner512063d2010-04-05 06:19:28 +00004397 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Gabor Greif0635f352010-06-25 09:38:13 +00004398 ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(0));
Jim Grosbachca752c92010-01-28 01:45:32 +00004399 assert(CI && "Non-constant call site value in eh.sjlj.callsite!");
Chris Lattner512063d2010-04-05 06:19:28 +00004400 assert(MMI.getCurrentCallSite() == 0 && "Overlapping call sites!");
Jim Grosbachca752c92010-01-28 01:45:32 +00004401
Chris Lattner512063d2010-04-05 06:19:28 +00004402 MMI.setCurrentCallSite(CI->getZExtValue());
Jim Grosbachca752c92010-01-28 01:45:32 +00004403 return 0;
4404 }
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004405 case Intrinsic::eh_sjlj_setjmp: {
4406 setValue(&I, DAG.getNode(ISD::EH_SJLJ_SETJMP, dl, MVT::i32, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00004407 getValue(I.getArgOperand(0))));
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004408 return 0;
4409 }
Jim Grosbach5eb19512010-05-22 01:06:18 +00004410 case Intrinsic::eh_sjlj_longjmp: {
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004411 DAG.setRoot(DAG.getNode(ISD::EH_SJLJ_LONGJMP, dl, MVT::Other,
Jim Grosbache4ad3872010-10-19 23:27:08 +00004412 getRoot(), getValue(I.getArgOperand(0))));
4413 return 0;
4414 }
4415 case Intrinsic::eh_sjlj_dispatch_setup: {
4416 DAG.setRoot(DAG.getNode(ISD::EH_SJLJ_DISPATCHSETUP, dl, MVT::Other,
4417 getRoot(), getValue(I.getArgOperand(0))));
Jim Grosbach5eb19512010-05-22 01:06:18 +00004418 return 0;
4419 }
Jim Grosbachca752c92010-01-28 01:45:32 +00004420
Dale Johannesen0488fb62010-09-30 23:57:10 +00004421 case Intrinsic::x86_mmx_pslli_w:
4422 case Intrinsic::x86_mmx_pslli_d:
4423 case Intrinsic::x86_mmx_pslli_q:
4424 case Intrinsic::x86_mmx_psrli_w:
4425 case Intrinsic::x86_mmx_psrli_d:
4426 case Intrinsic::x86_mmx_psrli_q:
4427 case Intrinsic::x86_mmx_psrai_w:
4428 case Intrinsic::x86_mmx_psrai_d: {
4429 SDValue ShAmt = getValue(I.getArgOperand(1));
4430 if (isa<ConstantSDNode>(ShAmt)) {
4431 visitTargetIntrinsic(I, Intrinsic);
4432 return 0;
4433 }
4434 unsigned NewIntrinsic = 0;
4435 EVT ShAmtVT = MVT::v2i32;
4436 switch (Intrinsic) {
4437 case Intrinsic::x86_mmx_pslli_w:
4438 NewIntrinsic = Intrinsic::x86_mmx_psll_w;
4439 break;
4440 case Intrinsic::x86_mmx_pslli_d:
4441 NewIntrinsic = Intrinsic::x86_mmx_psll_d;
4442 break;
4443 case Intrinsic::x86_mmx_pslli_q:
4444 NewIntrinsic = Intrinsic::x86_mmx_psll_q;
4445 break;
4446 case Intrinsic::x86_mmx_psrli_w:
4447 NewIntrinsic = Intrinsic::x86_mmx_psrl_w;
4448 break;
4449 case Intrinsic::x86_mmx_psrli_d:
4450 NewIntrinsic = Intrinsic::x86_mmx_psrl_d;
4451 break;
4452 case Intrinsic::x86_mmx_psrli_q:
4453 NewIntrinsic = Intrinsic::x86_mmx_psrl_q;
4454 break;
4455 case Intrinsic::x86_mmx_psrai_w:
4456 NewIntrinsic = Intrinsic::x86_mmx_psra_w;
4457 break;
4458 case Intrinsic::x86_mmx_psrai_d:
4459 NewIntrinsic = Intrinsic::x86_mmx_psra_d;
4460 break;
4461 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
4462 }
4463
4464 // The vector shift intrinsics with scalars uses 32b shift amounts but
4465 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
4466 // to be zero.
4467 // We must do this early because v2i32 is not a legal type.
4468 DebugLoc dl = getCurDebugLoc();
4469 SDValue ShOps[2];
4470 ShOps[0] = ShAmt;
4471 ShOps[1] = DAG.getConstant(0, MVT::i32);
4472 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 2);
4473 EVT DestVT = TLI.getValueType(I.getType());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004474 ShAmt = DAG.getNode(ISD::BITCAST, dl, DestVT, ShAmt);
Dale Johannesen0488fb62010-09-30 23:57:10 +00004475 Res = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
4476 DAG.getConstant(NewIntrinsic, MVT::i32),
4477 getValue(I.getArgOperand(0)), ShAmt);
4478 setValue(&I, Res);
4479 return 0;
4480 }
Mon P Wang77cdf302008-11-10 20:54:11 +00004481 case Intrinsic::convertff:
4482 case Intrinsic::convertfsi:
4483 case Intrinsic::convertfui:
4484 case Intrinsic::convertsif:
4485 case Intrinsic::convertuif:
4486 case Intrinsic::convertss:
4487 case Intrinsic::convertsu:
4488 case Intrinsic::convertus:
4489 case Intrinsic::convertuu: {
4490 ISD::CvtCode Code = ISD::CVT_INVALID;
4491 switch (Intrinsic) {
4492 case Intrinsic::convertff: Code = ISD::CVT_FF; break;
4493 case Intrinsic::convertfsi: Code = ISD::CVT_FS; break;
4494 case Intrinsic::convertfui: Code = ISD::CVT_FU; break;
4495 case Intrinsic::convertsif: Code = ISD::CVT_SF; break;
4496 case Intrinsic::convertuif: Code = ISD::CVT_UF; break;
4497 case Intrinsic::convertss: Code = ISD::CVT_SS; break;
4498 case Intrinsic::convertsu: Code = ISD::CVT_SU; break;
4499 case Intrinsic::convertus: Code = ISD::CVT_US; break;
4500 case Intrinsic::convertuu: Code = ISD::CVT_UU; break;
4501 }
Owen Andersone50ed302009-08-10 22:56:29 +00004502 EVT DestVT = TLI.getValueType(I.getType());
Gabor Greif0635f352010-06-25 09:38:13 +00004503 const Value *Op1 = I.getArgOperand(0);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004504 Res = DAG.getConvertRndSat(DestVT, getCurDebugLoc(), getValue(Op1),
4505 DAG.getValueType(DestVT),
4506 DAG.getValueType(getValue(Op1).getValueType()),
Gabor Greif0635f352010-06-25 09:38:13 +00004507 getValue(I.getArgOperand(1)),
4508 getValue(I.getArgOperand(2)),
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004509 Code);
4510 setValue(&I, Res);
Mon P Wang77cdf302008-11-10 20:54:11 +00004511 return 0;
4512 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004513 case Intrinsic::sqrt:
Bill Wendling4533cac2010-01-28 21:51:40 +00004514 setValue(&I, DAG.getNode(ISD::FSQRT, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004515 getValue(I.getArgOperand(0)).getValueType(),
4516 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004517 return 0;
4518 case Intrinsic::powi:
Gabor Greif0635f352010-06-25 09:38:13 +00004519 setValue(&I, ExpandPowI(dl, getValue(I.getArgOperand(0)),
4520 getValue(I.getArgOperand(1)), DAG));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004521 return 0;
4522 case Intrinsic::sin:
Bill Wendling4533cac2010-01-28 21:51:40 +00004523 setValue(&I, DAG.getNode(ISD::FSIN, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004524 getValue(I.getArgOperand(0)).getValueType(),
4525 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004526 return 0;
4527 case Intrinsic::cos:
Bill Wendling4533cac2010-01-28 21:51:40 +00004528 setValue(&I, DAG.getNode(ISD::FCOS, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004529 getValue(I.getArgOperand(0)).getValueType(),
4530 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004531 return 0;
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004532 case Intrinsic::log:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004533 visitLog(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004534 return 0;
4535 case Intrinsic::log2:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004536 visitLog2(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004537 return 0;
4538 case Intrinsic::log10:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004539 visitLog10(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004540 return 0;
4541 case Intrinsic::exp:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004542 visitExp(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004543 return 0;
4544 case Intrinsic::exp2:
Dale Johannesen601d3c02008-09-05 01:48:15 +00004545 visitExp2(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004546 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004547 case Intrinsic::pow:
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004548 visitPow(I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004549 return 0;
Anton Korobeynikovbe5b0322010-03-14 18:42:15 +00004550 case Intrinsic::convert_to_fp16:
4551 setValue(&I, DAG.getNode(ISD::FP32_TO_FP16, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004552 MVT::i16, getValue(I.getArgOperand(0))));
Anton Korobeynikovbe5b0322010-03-14 18:42:15 +00004553 return 0;
4554 case Intrinsic::convert_from_fp16:
4555 setValue(&I, DAG.getNode(ISD::FP16_TO_FP32, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004556 MVT::f32, getValue(I.getArgOperand(0))));
Anton Korobeynikovbe5b0322010-03-14 18:42:15 +00004557 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004558 case Intrinsic::pcmarker: {
Gabor Greif0635f352010-06-25 09:38:13 +00004559 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling4533cac2010-01-28 21:51:40 +00004560 DAG.setRoot(DAG.getNode(ISD::PCMARKER, dl, MVT::Other, getRoot(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004561 return 0;
4562 }
4563 case Intrinsic::readcyclecounter: {
4564 SDValue Op = getRoot();
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004565 Res = DAG.getNode(ISD::READCYCLECOUNTER, dl,
4566 DAG.getVTList(MVT::i64, MVT::Other),
4567 &Op, 1);
4568 setValue(&I, Res);
4569 DAG.setRoot(Res.getValue(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004570 return 0;
4571 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004572 case Intrinsic::bswap:
Bill Wendling4533cac2010-01-28 21:51:40 +00004573 setValue(&I, DAG.getNode(ISD::BSWAP, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004574 getValue(I.getArgOperand(0)).getValueType(),
4575 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004576 return 0;
4577 case Intrinsic::cttz: {
Gabor Greif0635f352010-06-25 09:38:13 +00004578 SDValue Arg = getValue(I.getArgOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00004579 EVT Ty = Arg.getValueType();
Bill Wendling4533cac2010-01-28 21:51:40 +00004580 setValue(&I, DAG.getNode(ISD::CTTZ, dl, Ty, Arg));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004581 return 0;
4582 }
4583 case Intrinsic::ctlz: {
Gabor Greif0635f352010-06-25 09:38:13 +00004584 SDValue Arg = getValue(I.getArgOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00004585 EVT Ty = Arg.getValueType();
Bill Wendling4533cac2010-01-28 21:51:40 +00004586 setValue(&I, DAG.getNode(ISD::CTLZ, dl, Ty, Arg));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004587 return 0;
4588 }
4589 case Intrinsic::ctpop: {
Gabor Greif0635f352010-06-25 09:38:13 +00004590 SDValue Arg = getValue(I.getArgOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00004591 EVT Ty = Arg.getValueType();
Bill Wendling4533cac2010-01-28 21:51:40 +00004592 setValue(&I, DAG.getNode(ISD::CTPOP, dl, Ty, Arg));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004593 return 0;
4594 }
4595 case Intrinsic::stacksave: {
4596 SDValue Op = getRoot();
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004597 Res = DAG.getNode(ISD::STACKSAVE, dl,
4598 DAG.getVTList(TLI.getPointerTy(), MVT::Other), &Op, 1);
4599 setValue(&I, Res);
4600 DAG.setRoot(Res.getValue(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004601 return 0;
4602 }
4603 case Intrinsic::stackrestore: {
Gabor Greif0635f352010-06-25 09:38:13 +00004604 Res = getValue(I.getArgOperand(0));
Bill Wendling4533cac2010-01-28 21:51:40 +00004605 DAG.setRoot(DAG.getNode(ISD::STACKRESTORE, dl, MVT::Other, getRoot(), Res));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004606 return 0;
4607 }
Bill Wendling57344502008-11-18 11:01:33 +00004608 case Intrinsic::stackprotector: {
Bill Wendlingb2a42982008-11-06 02:29:10 +00004609 // Emit code into the DAG to store the stack guard onto the stack.
4610 MachineFunction &MF = DAG.getMachineFunction();
4611 MachineFrameInfo *MFI = MF.getFrameInfo();
Owen Andersone50ed302009-08-10 22:56:29 +00004612 EVT PtrTy = TLI.getPointerTy();
Bill Wendlingb2a42982008-11-06 02:29:10 +00004613
Gabor Greif0635f352010-06-25 09:38:13 +00004614 SDValue Src = getValue(I.getArgOperand(0)); // The guard's value.
4615 AllocaInst *Slot = cast<AllocaInst>(I.getArgOperand(1));
Bill Wendlingb2a42982008-11-06 02:29:10 +00004616
Bill Wendlingb7c6ebc2008-11-07 01:23:58 +00004617 int FI = FuncInfo.StaticAllocaMap[Slot];
Bill Wendlingb2a42982008-11-06 02:29:10 +00004618 MFI->setStackProtectorIndex(FI);
4619
4620 SDValue FIN = DAG.getFrameIndex(FI, PtrTy);
4621
4622 // Store the stack protector onto the stack.
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004623 Res = DAG.getStore(getRoot(), getCurDebugLoc(), Src, FIN,
Chris Lattner84bd98a2010-09-21 18:58:22 +00004624 MachinePointerInfo::getFixedStack(FI),
4625 true, false, 0);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004626 setValue(&I, Res);
4627 DAG.setRoot(Res);
Bill Wendlingb2a42982008-11-06 02:29:10 +00004628 return 0;
4629 }
Eric Christopher7b5e6172009-10-27 00:52:25 +00004630 case Intrinsic::objectsize: {
4631 // If we don't know by now, we're never going to know.
Gabor Greif0635f352010-06-25 09:38:13 +00004632 ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(1));
Eric Christopher7b5e6172009-10-27 00:52:25 +00004633
4634 assert(CI && "Non-constant type in __builtin_object_size?");
4635
Gabor Greif0635f352010-06-25 09:38:13 +00004636 SDValue Arg = getValue(I.getCalledValue());
Eric Christopher7e5d2ff2009-10-28 21:32:16 +00004637 EVT Ty = Arg.getValueType();
4638
Dan Gohmane368b462010-06-18 14:22:04 +00004639 if (CI->isZero())
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004640 Res = DAG.getConstant(-1ULL, Ty);
Eric Christopher7b5e6172009-10-27 00:52:25 +00004641 else
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004642 Res = DAG.getConstant(0, Ty);
4643
4644 setValue(&I, Res);
Eric Christopher7b5e6172009-10-27 00:52:25 +00004645 return 0;
4646 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004647 case Intrinsic::var_annotation:
4648 // Discard annotate attributes
4649 return 0;
4650
4651 case Intrinsic::init_trampoline: {
Gabor Greif0635f352010-06-25 09:38:13 +00004652 const Function *F = cast<Function>(I.getArgOperand(1)->stripPointerCasts());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004653
4654 SDValue Ops[6];
4655 Ops[0] = getRoot();
Gabor Greif0635f352010-06-25 09:38:13 +00004656 Ops[1] = getValue(I.getArgOperand(0));
4657 Ops[2] = getValue(I.getArgOperand(1));
4658 Ops[3] = getValue(I.getArgOperand(2));
4659 Ops[4] = DAG.getSrcValue(I.getArgOperand(0));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004660 Ops[5] = DAG.getSrcValue(F);
4661
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004662 Res = DAG.getNode(ISD::TRAMPOLINE, dl,
4663 DAG.getVTList(TLI.getPointerTy(), MVT::Other),
4664 Ops, 6);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004665
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004666 setValue(&I, Res);
4667 DAG.setRoot(Res.getValue(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004668 return 0;
4669 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004670 case Intrinsic::gcroot:
4671 if (GFI) {
Gabor Greif0635f352010-06-25 09:38:13 +00004672 const Value *Alloca = I.getArgOperand(0);
4673 const Constant *TypeMap = cast<Constant>(I.getArgOperand(1));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004674
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004675 FrameIndexSDNode *FI = cast<FrameIndexSDNode>(getValue(Alloca).getNode());
4676 GFI->addStackRoot(FI->getIndex(), TypeMap);
4677 }
4678 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004679 case Intrinsic::gcread:
4680 case Intrinsic::gcwrite:
Torok Edwinc23197a2009-07-14 16:55:14 +00004681 llvm_unreachable("GC failed to lower gcread/gcwrite intrinsics!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004682 return 0;
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004683 case Intrinsic::flt_rounds:
Bill Wendling4533cac2010-01-28 21:51:40 +00004684 setValue(&I, DAG.getNode(ISD::FLT_ROUNDS_, dl, MVT::i32));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004685 return 0;
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004686 case Intrinsic::trap:
Bill Wendling4533cac2010-01-28 21:51:40 +00004687 DAG.setRoot(DAG.getNode(ISD::TRAP, dl,MVT::Other, getRoot()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004688 return 0;
Bill Wendlingef375462008-11-21 02:38:44 +00004689 case Intrinsic::uadd_with_overflow:
Bill Wendling74c37652008-12-09 22:08:41 +00004690 return implVisitAluOverflow(I, ISD::UADDO);
4691 case Intrinsic::sadd_with_overflow:
4692 return implVisitAluOverflow(I, ISD::SADDO);
4693 case Intrinsic::usub_with_overflow:
4694 return implVisitAluOverflow(I, ISD::USUBO);
4695 case Intrinsic::ssub_with_overflow:
4696 return implVisitAluOverflow(I, ISD::SSUBO);
4697 case Intrinsic::umul_with_overflow:
4698 return implVisitAluOverflow(I, ISD::UMULO);
4699 case Intrinsic::smul_with_overflow:
4700 return implVisitAluOverflow(I, ISD::SMULO);
Bill Wendling7cdc3c82008-11-21 02:03:52 +00004701
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004702 case Intrinsic::prefetch: {
4703 SDValue Ops[4];
Dale Johannesen1de4aa92010-10-26 23:11:10 +00004704 unsigned rw = cast<ConstantInt>(I.getArgOperand(1))->getZExtValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004705 Ops[0] = getRoot();
Gabor Greif0635f352010-06-25 09:38:13 +00004706 Ops[1] = getValue(I.getArgOperand(0));
4707 Ops[2] = getValue(I.getArgOperand(1));
4708 Ops[3] = getValue(I.getArgOperand(2));
Dale Johannesen1de4aa92010-10-26 23:11:10 +00004709 DAG.setRoot(DAG.getMemIntrinsicNode(ISD::PREFETCH, dl,
4710 DAG.getVTList(MVT::Other),
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004711 &Ops[0], 4,
Dale Johannesen1de4aa92010-10-26 23:11:10 +00004712 EVT::getIntegerVT(*Context, 8),
4713 MachinePointerInfo(I.getArgOperand(0)),
4714 0, /* align */
4715 false, /* volatile */
4716 rw==0, /* read */
4717 rw==1)); /* write */
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004718 return 0;
4719 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004720 case Intrinsic::memory_barrier: {
4721 SDValue Ops[6];
4722 Ops[0] = getRoot();
4723 for (int x = 1; x < 6; ++x)
Gabor Greif0635f352010-06-25 09:38:13 +00004724 Ops[x] = getValue(I.getArgOperand(x - 1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004725
Bill Wendling4533cac2010-01-28 21:51:40 +00004726 DAG.setRoot(DAG.getNode(ISD::MEMBARRIER, dl, MVT::Other, &Ops[0], 6));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004727 return 0;
4728 }
4729 case Intrinsic::atomic_cmp_swap: {
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004730 SDValue Root = getRoot();
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004731 SDValue L =
Dale Johannesen66978ee2009-01-31 02:22:37 +00004732 DAG.getAtomic(ISD::ATOMIC_CMP_SWAP, getCurDebugLoc(),
Gabor Greif0635f352010-06-25 09:38:13 +00004733 getValue(I.getArgOperand(1)).getValueType().getSimpleVT(),
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004734 Root,
Gabor Greif0635f352010-06-25 09:38:13 +00004735 getValue(I.getArgOperand(0)),
4736 getValue(I.getArgOperand(1)),
4737 getValue(I.getArgOperand(2)),
Chris Lattner60bddc82010-09-21 04:53:42 +00004738 MachinePointerInfo(I.getArgOperand(0)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004739 setValue(&I, L);
4740 DAG.setRoot(L.getValue(1));
4741 return 0;
4742 }
4743 case Intrinsic::atomic_load_add:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004744 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_ADD);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004745 case Intrinsic::atomic_load_sub:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004746 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_SUB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004747 case Intrinsic::atomic_load_or:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004748 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_OR);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004749 case Intrinsic::atomic_load_xor:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004750 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_XOR);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004751 case Intrinsic::atomic_load_and:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004752 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_AND);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004753 case Intrinsic::atomic_load_nand:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004754 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_NAND);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004755 case Intrinsic::atomic_load_max:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004756 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_MAX);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004757 case Intrinsic::atomic_load_min:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004758 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_MIN);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004759 case Intrinsic::atomic_load_umin:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004760 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_UMIN);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004761 case Intrinsic::atomic_load_umax:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004762 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_UMAX);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004763 case Intrinsic::atomic_swap:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004764 return implVisitBinaryAtomic(I, ISD::ATOMIC_SWAP);
Duncan Sandsf07c9492009-11-10 09:08:09 +00004765
4766 case Intrinsic::invariant_start:
4767 case Intrinsic::lifetime_start:
4768 // Discard region information.
Bill Wendling4533cac2010-01-28 21:51:40 +00004769 setValue(&I, DAG.getUNDEF(TLI.getPointerTy()));
Duncan Sandsf07c9492009-11-10 09:08:09 +00004770 return 0;
4771 case Intrinsic::invariant_end:
4772 case Intrinsic::lifetime_end:
4773 // Discard region information.
4774 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004775 }
4776}
4777
Dan Gohman46510a72010-04-15 01:51:59 +00004778void SelectionDAGBuilder::LowerCallTo(ImmutableCallSite CS, SDValue Callee,
Dan Gohman2048b852009-11-23 18:04:58 +00004779 bool isTailCall,
4780 MachineBasicBlock *LandingPad) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004781 const PointerType *PT = cast<PointerType>(CS.getCalledValue()->getType());
4782 const FunctionType *FTy = cast<FunctionType>(PT->getElementType());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004783 const Type *RetTy = FTy->getReturnType();
Chris Lattner512063d2010-04-05 06:19:28 +00004784 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Chris Lattner16112732010-03-14 01:41:15 +00004785 MCSymbol *BeginLabel = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004786
4787 TargetLowering::ArgListTy Args;
4788 TargetLowering::ArgListEntry Entry;
4789 Args.reserve(CS.arg_size());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004790
4791 // Check whether the function can return without sret-demotion.
Dan Gohman84023e02010-07-10 09:00:22 +00004792 SmallVector<ISD::OutputArg, 4> Outs;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004793 SmallVector<uint64_t, 4> Offsets;
Dan Gohman84023e02010-07-10 09:00:22 +00004794 GetReturnInfo(RetTy, CS.getAttributes().getRetAttributes(),
4795 Outs, TLI, &Offsets);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004796
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004797 bool CanLowerReturn = TLI.CanLowerReturn(CS.getCallingConv(),
Dan Gohman84023e02010-07-10 09:00:22 +00004798 FTy->isVarArg(), Outs, FTy->getContext());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004799
4800 SDValue DemoteStackSlot;
Chris Lattnerecf42c42010-09-21 16:36:31 +00004801 int DemoteStackIdx = -100;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004802
4803 if (!CanLowerReturn) {
4804 uint64_t TySize = TLI.getTargetData()->getTypeAllocSize(
4805 FTy->getReturnType());
4806 unsigned Align = TLI.getTargetData()->getPrefTypeAlignment(
4807 FTy->getReturnType());
4808 MachineFunction &MF = DAG.getMachineFunction();
Chris Lattnerecf42c42010-09-21 16:36:31 +00004809 DemoteStackIdx = MF.getFrameInfo()->CreateStackObject(TySize, Align, false);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004810 const Type *StackSlotPtrType = PointerType::getUnqual(FTy->getReturnType());
4811
Chris Lattnerecf42c42010-09-21 16:36:31 +00004812 DemoteStackSlot = DAG.getFrameIndex(DemoteStackIdx, TLI.getPointerTy());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004813 Entry.Node = DemoteStackSlot;
4814 Entry.Ty = StackSlotPtrType;
4815 Entry.isSExt = false;
4816 Entry.isZExt = false;
4817 Entry.isInReg = false;
4818 Entry.isSRet = true;
4819 Entry.isNest = false;
4820 Entry.isByVal = false;
4821 Entry.Alignment = Align;
4822 Args.push_back(Entry);
4823 RetTy = Type::getVoidTy(FTy->getContext());
4824 }
4825
Dan Gohman46510a72010-04-15 01:51:59 +00004826 for (ImmutableCallSite::arg_iterator i = CS.arg_begin(), e = CS.arg_end();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004827 i != e; ++i) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004828 SDValue ArgNode = getValue(*i);
4829 Entry.Node = ArgNode; Entry.Ty = (*i)->getType();
4830
4831 unsigned attrInd = i - CS.arg_begin() + 1;
Devang Patel05988662008-09-25 21:00:45 +00004832 Entry.isSExt = CS.paramHasAttr(attrInd, Attribute::SExt);
4833 Entry.isZExt = CS.paramHasAttr(attrInd, Attribute::ZExt);
4834 Entry.isInReg = CS.paramHasAttr(attrInd, Attribute::InReg);
4835 Entry.isSRet = CS.paramHasAttr(attrInd, Attribute::StructRet);
4836 Entry.isNest = CS.paramHasAttr(attrInd, Attribute::Nest);
4837 Entry.isByVal = CS.paramHasAttr(attrInd, Attribute::ByVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004838 Entry.Alignment = CS.getParamAlignment(attrInd);
4839 Args.push_back(Entry);
4840 }
4841
Chris Lattner512063d2010-04-05 06:19:28 +00004842 if (LandingPad) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004843 // Insert a label before the invoke call to mark the try range. This can be
4844 // used to detect deletion of the invoke via the MachineModuleInfo.
Chris Lattner512063d2010-04-05 06:19:28 +00004845 BeginLabel = MMI.getContext().CreateTempSymbol();
Jim Grosbach1b747ad2009-08-11 00:09:57 +00004846
Jim Grosbachca752c92010-01-28 01:45:32 +00004847 // For SjLj, keep track of which landing pads go with which invokes
4848 // so as to maintain the ordering of pads in the LSDA.
Chris Lattner512063d2010-04-05 06:19:28 +00004849 unsigned CallSiteIndex = MMI.getCurrentCallSite();
Jim Grosbachca752c92010-01-28 01:45:32 +00004850 if (CallSiteIndex) {
Chris Lattner512063d2010-04-05 06:19:28 +00004851 MMI.setCallSiteBeginLabel(BeginLabel, CallSiteIndex);
Jim Grosbachca752c92010-01-28 01:45:32 +00004852 // Now that the call site is handled, stop tracking it.
Chris Lattner512063d2010-04-05 06:19:28 +00004853 MMI.setCurrentCallSite(0);
Jim Grosbachca752c92010-01-28 01:45:32 +00004854 }
4855
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004856 // Both PendingLoads and PendingExports must be flushed here;
4857 // this call might not return.
4858 (void)getRoot();
Chris Lattner7561d482010-03-14 02:33:54 +00004859 DAG.setRoot(DAG.getEHLabel(getCurDebugLoc(), getControlRoot(), BeginLabel));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004860 }
4861
Dan Gohman98ca4f22009-08-05 01:29:28 +00004862 // Check if target-independent constraints permit a tail call here.
4863 // Target-dependent constraints are checked within TLI.LowerCallTo.
4864 if (isTailCall &&
Evan Cheng86809cc2010-02-03 03:28:02 +00004865 !isInTailCallPosition(CS, CS.getAttributes().getRetAttributes(), TLI))
Dan Gohman98ca4f22009-08-05 01:29:28 +00004866 isTailCall = false;
4867
Dan Gohmanbadcda42010-08-28 00:51:03 +00004868 // If there's a possibility that fast-isel has already selected some amount
4869 // of the current basic block, don't emit a tail call.
4870 if (isTailCall && EnableFastISel)
4871 isTailCall = false;
4872
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004873 std::pair<SDValue,SDValue> Result =
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004874 TLI.LowerCallTo(getRoot(), RetTy,
Devang Patel05988662008-09-25 21:00:45 +00004875 CS.paramHasAttr(0, Attribute::SExt),
Dale Johannesen86098bd2008-09-26 19:31:26 +00004876 CS.paramHasAttr(0, Attribute::ZExt), FTy->isVarArg(),
Tilmann Scheller6b61cd12009-07-03 06:44:53 +00004877 CS.paramHasAttr(0, Attribute::InReg), FTy->getNumParams(),
Dale Johannesen86098bd2008-09-26 19:31:26 +00004878 CS.getCallingConv(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00004879 isTailCall,
4880 !CS.getInstruction()->use_empty(),
Bill Wendling46ada192010-03-02 01:55:18 +00004881 Callee, Args, DAG, getCurDebugLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00004882 assert((isTailCall || Result.second.getNode()) &&
4883 "Non-null chain expected with non-tail call!");
4884 assert((Result.second.getNode() || !Result.first.getNode()) &&
4885 "Null value expected with tail call!");
Bill Wendlinge80ae832009-12-22 00:50:32 +00004886 if (Result.first.getNode()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004887 setValue(CS.getInstruction(), Result.first);
Bill Wendlinge80ae832009-12-22 00:50:32 +00004888 } else if (!CanLowerReturn && Result.second.getNode()) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004889 // The instruction result is the result of loading from the
4890 // hidden sret parameter.
4891 SmallVector<EVT, 1> PVTs;
4892 const Type *PtrRetTy = PointerType::getUnqual(FTy->getReturnType());
4893
4894 ComputeValueVTs(TLI, PtrRetTy, PVTs);
4895 assert(PVTs.size() == 1 && "Pointers should fit in one register");
4896 EVT PtrVT = PVTs[0];
Dan Gohman84023e02010-07-10 09:00:22 +00004897 unsigned NumValues = Outs.size();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004898 SmallVector<SDValue, 4> Values(NumValues);
4899 SmallVector<SDValue, 4> Chains(NumValues);
4900
4901 for (unsigned i = 0; i < NumValues; ++i) {
Bill Wendlinge80ae832009-12-22 00:50:32 +00004902 SDValue Add = DAG.getNode(ISD::ADD, getCurDebugLoc(), PtrVT,
4903 DemoteStackSlot,
4904 DAG.getConstant(Offsets[i], PtrVT));
Dan Gohman84023e02010-07-10 09:00:22 +00004905 SDValue L = DAG.getLoad(Outs[i].VT, getCurDebugLoc(), Result.second,
Chris Lattnerecf42c42010-09-21 16:36:31 +00004906 Add,
4907 MachinePointerInfo::getFixedStack(DemoteStackIdx, Offsets[i]),
4908 false, false, 1);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004909 Values[i] = L;
4910 Chains[i] = L.getValue(1);
4911 }
Bill Wendlinge80ae832009-12-22 00:50:32 +00004912
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004913 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
4914 MVT::Other, &Chains[0], NumValues);
4915 PendingLoads.push_back(Chain);
Michael J. Spencere70c5262010-10-16 08:25:21 +00004916
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00004917 // Collect the legal value parts into potentially illegal values
4918 // that correspond to the original function's return values.
4919 SmallVector<EVT, 4> RetTys;
4920 RetTy = FTy->getReturnType();
4921 ComputeValueVTs(TLI, RetTy, RetTys);
4922 ISD::NodeType AssertOp = ISD::DELETED_NODE;
4923 SmallVector<SDValue, 4> ReturnValues;
4924 unsigned CurReg = 0;
4925 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
4926 EVT VT = RetTys[I];
4927 EVT RegisterVT = TLI.getRegisterType(RetTy->getContext(), VT);
4928 unsigned NumRegs = TLI.getNumRegisters(RetTy->getContext(), VT);
Michael J. Spencere70c5262010-10-16 08:25:21 +00004929
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00004930 SDValue ReturnValue =
Bill Wendling46ada192010-03-02 01:55:18 +00004931 getCopyFromParts(DAG, getCurDebugLoc(), &Values[CurReg], NumRegs,
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00004932 RegisterVT, VT, AssertOp);
4933 ReturnValues.push_back(ReturnValue);
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00004934 CurReg += NumRegs;
4935 }
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004936
Bill Wendling4533cac2010-01-28 21:51:40 +00004937 setValue(CS.getInstruction(),
4938 DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
4939 DAG.getVTList(&RetTys[0], RetTys.size()),
4940 &ReturnValues[0], ReturnValues.size()));
Bill Wendlinge80ae832009-12-22 00:50:32 +00004941
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004942 }
Bill Wendlinge80ae832009-12-22 00:50:32 +00004943
4944 // As a special case, a null chain means that a tail call has been emitted and
4945 // the DAG root is already updated.
Bill Wendling4533cac2010-01-28 21:51:40 +00004946 if (Result.second.getNode())
Dan Gohman98ca4f22009-08-05 01:29:28 +00004947 DAG.setRoot(Result.second);
Bill Wendling4533cac2010-01-28 21:51:40 +00004948 else
Dan Gohman98ca4f22009-08-05 01:29:28 +00004949 HasTailCall = true;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004950
Chris Lattner512063d2010-04-05 06:19:28 +00004951 if (LandingPad) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004952 // Insert a label at the end of the invoke call to mark the try range. This
4953 // can be used to detect deletion of the invoke via the MachineModuleInfo.
Chris Lattner512063d2010-04-05 06:19:28 +00004954 MCSymbol *EndLabel = MMI.getContext().CreateTempSymbol();
Chris Lattner7561d482010-03-14 02:33:54 +00004955 DAG.setRoot(DAG.getEHLabel(getCurDebugLoc(), getRoot(), EndLabel));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004956
4957 // Inform MachineModuleInfo of range.
Chris Lattner512063d2010-04-05 06:19:28 +00004958 MMI.addInvoke(LandingPad, BeginLabel, EndLabel);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004959 }
4960}
4961
Chris Lattner8047d9a2009-12-24 00:37:38 +00004962/// IsOnlyUsedInZeroEqualityComparison - Return true if it only matters that the
4963/// value is equal or not-equal to zero.
Dan Gohman46510a72010-04-15 01:51:59 +00004964static bool IsOnlyUsedInZeroEqualityComparison(const Value *V) {
4965 for (Value::const_use_iterator UI = V->use_begin(), E = V->use_end();
Chris Lattner8047d9a2009-12-24 00:37:38 +00004966 UI != E; ++UI) {
Dan Gohman46510a72010-04-15 01:51:59 +00004967 if (const ICmpInst *IC = dyn_cast<ICmpInst>(*UI))
Chris Lattner8047d9a2009-12-24 00:37:38 +00004968 if (IC->isEquality())
Dan Gohman46510a72010-04-15 01:51:59 +00004969 if (const Constant *C = dyn_cast<Constant>(IC->getOperand(1)))
Chris Lattner8047d9a2009-12-24 00:37:38 +00004970 if (C->isNullValue())
4971 continue;
4972 // Unknown instruction.
4973 return false;
4974 }
4975 return true;
4976}
4977
Dan Gohman46510a72010-04-15 01:51:59 +00004978static SDValue getMemCmpLoad(const Value *PtrVal, MVT LoadVT,
4979 const Type *LoadTy,
Chris Lattner8047d9a2009-12-24 00:37:38 +00004980 SelectionDAGBuilder &Builder) {
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004981
Chris Lattner8047d9a2009-12-24 00:37:38 +00004982 // Check to see if this load can be trivially constant folded, e.g. if the
4983 // input is from a string literal.
Dan Gohman46510a72010-04-15 01:51:59 +00004984 if (const Constant *LoadInput = dyn_cast<Constant>(PtrVal)) {
Chris Lattner8047d9a2009-12-24 00:37:38 +00004985 // Cast pointer to the type we really want to load.
Dan Gohman46510a72010-04-15 01:51:59 +00004986 LoadInput = ConstantExpr::getBitCast(const_cast<Constant *>(LoadInput),
Chris Lattner8047d9a2009-12-24 00:37:38 +00004987 PointerType::getUnqual(LoadTy));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004988
Dan Gohman46510a72010-04-15 01:51:59 +00004989 if (const Constant *LoadCst =
4990 ConstantFoldLoadFromConstPtr(const_cast<Constant *>(LoadInput),
4991 Builder.TD))
Chris Lattner8047d9a2009-12-24 00:37:38 +00004992 return Builder.getValue(LoadCst);
4993 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004994
Chris Lattner8047d9a2009-12-24 00:37:38 +00004995 // Otherwise, we have to emit the load. If the pointer is to unfoldable but
4996 // still constant memory, the input chain can be the entry node.
4997 SDValue Root;
4998 bool ConstantMemory = false;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004999
Chris Lattner8047d9a2009-12-24 00:37:38 +00005000 // Do not serialize (non-volatile) loads of constant memory with anything.
5001 if (Builder.AA->pointsToConstantMemory(PtrVal)) {
5002 Root = Builder.DAG.getEntryNode();
5003 ConstantMemory = true;
5004 } else {
5005 // Do not serialize non-volatile loads against each other.
5006 Root = Builder.DAG.getRoot();
5007 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005008
Chris Lattner8047d9a2009-12-24 00:37:38 +00005009 SDValue Ptr = Builder.getValue(PtrVal);
5010 SDValue LoadVal = Builder.DAG.getLoad(LoadVT, Builder.getCurDebugLoc(), Root,
Chris Lattnerecf42c42010-09-21 16:36:31 +00005011 Ptr, MachinePointerInfo(PtrVal),
David Greene1e559442010-02-15 17:00:31 +00005012 false /*volatile*/,
5013 false /*nontemporal*/, 1 /* align=1 */);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005014
Chris Lattner8047d9a2009-12-24 00:37:38 +00005015 if (!ConstantMemory)
5016 Builder.PendingLoads.push_back(LoadVal.getValue(1));
5017 return LoadVal;
5018}
5019
5020
5021/// visitMemCmpCall - See if we can lower a call to memcmp in an optimized form.
5022/// If so, return true and lower it, otherwise return false and it will be
5023/// lowered like a normal call.
Dan Gohman46510a72010-04-15 01:51:59 +00005024bool SelectionDAGBuilder::visitMemCmpCall(const CallInst &I) {
Chris Lattner8047d9a2009-12-24 00:37:38 +00005025 // Verify that the prototype makes sense. int memcmp(void*,void*,size_t)
Gabor Greif37387d52010-06-30 12:55:46 +00005026 if (I.getNumArgOperands() != 3)
Chris Lattner8047d9a2009-12-24 00:37:38 +00005027 return false;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005028
Gabor Greif0635f352010-06-25 09:38:13 +00005029 const Value *LHS = I.getArgOperand(0), *RHS = I.getArgOperand(1);
Duncan Sands1df98592010-02-16 11:11:14 +00005030 if (!LHS->getType()->isPointerTy() || !RHS->getType()->isPointerTy() ||
Gabor Greif0635f352010-06-25 09:38:13 +00005031 !I.getArgOperand(2)->getType()->isIntegerTy() ||
Duncan Sands1df98592010-02-16 11:11:14 +00005032 !I.getType()->isIntegerTy())
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005033 return false;
5034
Gabor Greif0635f352010-06-25 09:38:13 +00005035 const ConstantInt *Size = dyn_cast<ConstantInt>(I.getArgOperand(2));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005036
Chris Lattner8047d9a2009-12-24 00:37:38 +00005037 // memcmp(S1,S2,2) != 0 -> (*(short*)LHS != *(short*)RHS) != 0
5038 // memcmp(S1,S2,4) != 0 -> (*(int*)LHS != *(int*)RHS) != 0
Chris Lattner04b091a2009-12-24 01:07:17 +00005039 if (Size && IsOnlyUsedInZeroEqualityComparison(&I)) {
5040 bool ActuallyDoIt = true;
5041 MVT LoadVT;
5042 const Type *LoadTy;
5043 switch (Size->getZExtValue()) {
5044 default:
5045 LoadVT = MVT::Other;
5046 LoadTy = 0;
5047 ActuallyDoIt = false;
5048 break;
5049 case 2:
5050 LoadVT = MVT::i16;
5051 LoadTy = Type::getInt16Ty(Size->getContext());
5052 break;
5053 case 4:
5054 LoadVT = MVT::i32;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005055 LoadTy = Type::getInt32Ty(Size->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00005056 break;
5057 case 8:
5058 LoadVT = MVT::i64;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005059 LoadTy = Type::getInt64Ty(Size->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00005060 break;
5061 /*
5062 case 16:
5063 LoadVT = MVT::v4i32;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005064 LoadTy = Type::getInt32Ty(Size->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00005065 LoadTy = VectorType::get(LoadTy, 4);
5066 break;
5067 */
5068 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005069
Chris Lattner04b091a2009-12-24 01:07:17 +00005070 // This turns into unaligned loads. We only do this if the target natively
5071 // supports the MVT we'll be loading or if it is small enough (<= 4) that
5072 // we'll only produce a small number of byte loads.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005073
Chris Lattner04b091a2009-12-24 01:07:17 +00005074 // Require that we can find a legal MVT, and only do this if the target
5075 // supports unaligned loads of that type. Expanding into byte loads would
5076 // bloat the code.
5077 if (ActuallyDoIt && Size->getZExtValue() > 4) {
5078 // TODO: Handle 5 byte compare as 4-byte + 1 byte.
5079 // TODO: Handle 8 byte compare on x86-32 as two 32-bit loads.
5080 if (!TLI.isTypeLegal(LoadVT) ||!TLI.allowsUnalignedMemoryAccesses(LoadVT))
5081 ActuallyDoIt = false;
5082 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005083
Chris Lattner04b091a2009-12-24 01:07:17 +00005084 if (ActuallyDoIt) {
5085 SDValue LHSVal = getMemCmpLoad(LHS, LoadVT, LoadTy, *this);
5086 SDValue RHSVal = getMemCmpLoad(RHS, LoadVT, LoadTy, *this);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005087
Chris Lattner04b091a2009-12-24 01:07:17 +00005088 SDValue Res = DAG.getSetCC(getCurDebugLoc(), MVT::i1, LHSVal, RHSVal,
5089 ISD::SETNE);
5090 EVT CallVT = TLI.getValueType(I.getType(), true);
5091 setValue(&I, DAG.getZExtOrTrunc(Res, getCurDebugLoc(), CallVT));
5092 return true;
5093 }
Chris Lattner8047d9a2009-12-24 00:37:38 +00005094 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005095
5096
Chris Lattner8047d9a2009-12-24 00:37:38 +00005097 return false;
5098}
5099
5100
Dan Gohman46510a72010-04-15 01:51:59 +00005101void SelectionDAGBuilder::visitCall(const CallInst &I) {
Chris Lattner598751e2010-07-05 05:36:21 +00005102 // Handle inline assembly differently.
5103 if (isa<InlineAsm>(I.getCalledValue())) {
5104 visitInlineAsm(&I);
5105 return;
5106 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005107
Michael J. Spencer391b43b2010-10-21 20:49:23 +00005108 // See if any floating point values are being passed to this function. This is
5109 // used to emit an undefined reference to fltused on Windows.
5110 const FunctionType *FT =
5111 cast<FunctionType>(I.getCalledValue()->getType()->getContainedType(0));
5112 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
5113 if (FT->isVarArg() &&
5114 !MMI.callsExternalVAFunctionWithFloatingPointArguments()) {
5115 for (unsigned i = 0, e = I.getNumArgOperands(); i != e; ++i) {
5116 const Type* T = I.getArgOperand(i)->getType();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005117 for (po_iterator<const Type*> i = po_begin(T), e = po_end(T);
Chris Lattnera29aae72010-11-12 17:24:29 +00005118 i != e; ++i) {
5119 if (!i->isFloatingPointTy()) continue;
5120 MMI.setCallsExternalVAFunctionWithFloatingPointArguments(true);
5121 break;
Michael J. Spencer391b43b2010-10-21 20:49:23 +00005122 }
5123 }
5124 }
5125
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005126 const char *RenameFn = 0;
5127 if (Function *F = I.getCalledFunction()) {
5128 if (F->isDeclaration()) {
Chris Lattner598751e2010-07-05 05:36:21 +00005129 if (const TargetIntrinsicInfo *II = TM.getIntrinsicInfo()) {
Dale Johannesen49de9822009-02-05 01:49:45 +00005130 if (unsigned IID = II->getIntrinsicID(F)) {
5131 RenameFn = visitIntrinsicCall(I, IID);
5132 if (!RenameFn)
5133 return;
5134 }
5135 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005136 if (unsigned IID = F->getIntrinsicID()) {
5137 RenameFn = visitIntrinsicCall(I, IID);
5138 if (!RenameFn)
5139 return;
5140 }
5141 }
5142
5143 // Check for well-known libc/libm calls. If the function is internal, it
5144 // can't be a library call.
Daniel Dunbarf0443c12009-07-26 08:34:35 +00005145 if (!F->hasLocalLinkage() && F->hasName()) {
5146 StringRef Name = F->getName();
Duncan Sandsd2c817e2010-03-14 21:08:40 +00005147 if (Name == "copysign" || Name == "copysignf" || Name == "copysignl") {
Gabor Greif37387d52010-06-30 12:55:46 +00005148 if (I.getNumArgOperands() == 2 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005149 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5150 I.getType() == I.getArgOperand(0)->getType() &&
5151 I.getType() == I.getArgOperand(1)->getType()) {
5152 SDValue LHS = getValue(I.getArgOperand(0));
5153 SDValue RHS = getValue(I.getArgOperand(1));
Bill Wendling0d580132009-12-23 01:28:19 +00005154 setValue(&I, DAG.getNode(ISD::FCOPYSIGN, getCurDebugLoc(),
5155 LHS.getValueType(), LHS, RHS));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005156 return;
5157 }
Daniel Dunbarf0443c12009-07-26 08:34:35 +00005158 } else if (Name == "fabs" || Name == "fabsf" || Name == "fabsl") {
Gabor Greif37387d52010-06-30 12:55:46 +00005159 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005160 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5161 I.getType() == I.getArgOperand(0)->getType()) {
5162 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00005163 setValue(&I, DAG.getNode(ISD::FABS, getCurDebugLoc(),
5164 Tmp.getValueType(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005165 return;
5166 }
Daniel Dunbarf0443c12009-07-26 08:34:35 +00005167 } else if (Name == "sin" || Name == "sinf" || Name == "sinl") {
Gabor Greif37387d52010-06-30 12:55:46 +00005168 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005169 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5170 I.getType() == I.getArgOperand(0)->getType() &&
Dale Johannesena45bfd32009-09-25 18:00:35 +00005171 I.onlyReadsMemory()) {
Gabor Greif0635f352010-06-25 09:38:13 +00005172 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00005173 setValue(&I, DAG.getNode(ISD::FSIN, getCurDebugLoc(),
5174 Tmp.getValueType(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005175 return;
5176 }
Daniel Dunbarf0443c12009-07-26 08:34:35 +00005177 } else if (Name == "cos" || Name == "cosf" || Name == "cosl") {
Gabor Greif37387d52010-06-30 12:55:46 +00005178 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005179 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5180 I.getType() == I.getArgOperand(0)->getType() &&
Dale Johannesena45bfd32009-09-25 18:00:35 +00005181 I.onlyReadsMemory()) {
Gabor Greif0635f352010-06-25 09:38:13 +00005182 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00005183 setValue(&I, DAG.getNode(ISD::FCOS, getCurDebugLoc(),
5184 Tmp.getValueType(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005185 return;
5186 }
Dale Johannesen52fb79b2009-09-25 17:23:22 +00005187 } else if (Name == "sqrt" || Name == "sqrtf" || Name == "sqrtl") {
Gabor Greif37387d52010-06-30 12:55:46 +00005188 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005189 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5190 I.getType() == I.getArgOperand(0)->getType() &&
Dale Johannesena45bfd32009-09-25 18:00:35 +00005191 I.onlyReadsMemory()) {
Gabor Greif0635f352010-06-25 09:38:13 +00005192 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00005193 setValue(&I, DAG.getNode(ISD::FSQRT, getCurDebugLoc(),
5194 Tmp.getValueType(), Tmp));
Dale Johannesen52fb79b2009-09-25 17:23:22 +00005195 return;
5196 }
Chris Lattner8047d9a2009-12-24 00:37:38 +00005197 } else if (Name == "memcmp") {
5198 if (visitMemCmpCall(I))
5199 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005200 }
5201 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005202 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005203
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005204 SDValue Callee;
5205 if (!RenameFn)
Gabor Greif0635f352010-06-25 09:38:13 +00005206 Callee = getValue(I.getCalledValue());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005207 else
Bill Wendling056292f2008-09-16 21:48:12 +00005208 Callee = DAG.getExternalSymbol(RenameFn, TLI.getPointerTy());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005209
Bill Wendling0d580132009-12-23 01:28:19 +00005210 // Check if we can potentially perform a tail call. More detailed checking is
5211 // be done within LowerCallTo, after more information about the call is known.
Evan Cheng11e67932010-01-26 23:13:04 +00005212 LowerCallTo(&I, Callee, I.isTailCall());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005213}
5214
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005215namespace llvm {
Dan Gohman462f6b52010-05-29 17:53:24 +00005216
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005217/// AsmOperandInfo - This contains information for each constraint that we are
5218/// lowering.
Duncan Sands16d8f8b2010-05-11 20:16:09 +00005219class LLVM_LIBRARY_VISIBILITY SDISelAsmOperandInfo :
Daniel Dunbarc0c3b9a2008-09-10 04:16:29 +00005220 public TargetLowering::AsmOperandInfo {
Cedric Venetaff9c272009-02-14 16:06:42 +00005221public:
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005222 /// CallOperand - If this is the result output operand or a clobber
5223 /// this is null, otherwise it is the incoming operand to the CallInst.
5224 /// This gets modified as the asm is processed.
5225 SDValue CallOperand;
5226
5227 /// AssignedRegs - If this is a register or register class operand, this
5228 /// contains the set of register corresponding to the operand.
5229 RegsForValue AssignedRegs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005230
John Thompsoneac6e1d2010-09-13 18:15:37 +00005231 explicit SDISelAsmOperandInfo(const TargetLowering::AsmOperandInfo &info)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005232 : TargetLowering::AsmOperandInfo(info), CallOperand(0,0) {
5233 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005234
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005235 /// MarkAllocatedRegs - Once AssignedRegs is set, mark the assigned registers
5236 /// busy in OutputRegs/InputRegs.
5237 void MarkAllocatedRegs(bool isOutReg, bool isInReg,
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005238 std::set<unsigned> &OutputRegs,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005239 std::set<unsigned> &InputRegs,
5240 const TargetRegisterInfo &TRI) const {
5241 if (isOutReg) {
5242 for (unsigned i = 0, e = AssignedRegs.Regs.size(); i != e; ++i)
5243 MarkRegAndAliases(AssignedRegs.Regs[i], OutputRegs, TRI);
5244 }
5245 if (isInReg) {
5246 for (unsigned i = 0, e = AssignedRegs.Regs.size(); i != e; ++i)
5247 MarkRegAndAliases(AssignedRegs.Regs[i], InputRegs, TRI);
5248 }
5249 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005250
Owen Andersone50ed302009-08-10 22:56:29 +00005251 /// getCallOperandValEVT - Return the EVT of the Value* that this operand
Chris Lattner81249c92008-10-17 17:05:25 +00005252 /// corresponds to. If there is no Value* for this operand, it returns
Owen Anderson825b72b2009-08-11 20:47:22 +00005253 /// MVT::Other.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005254 EVT getCallOperandValEVT(LLVMContext &Context,
Owen Anderson1d0be152009-08-13 21:58:54 +00005255 const TargetLowering &TLI,
Chris Lattner81249c92008-10-17 17:05:25 +00005256 const TargetData *TD) const {
Owen Anderson825b72b2009-08-11 20:47:22 +00005257 if (CallOperandVal == 0) return MVT::Other;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005258
Chris Lattner81249c92008-10-17 17:05:25 +00005259 if (isa<BasicBlock>(CallOperandVal))
5260 return TLI.getPointerTy();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005261
Chris Lattner81249c92008-10-17 17:05:25 +00005262 const llvm::Type *OpTy = CallOperandVal->getType();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005263
Chris Lattner81249c92008-10-17 17:05:25 +00005264 // If this is an indirect operand, the operand is a pointer to the
5265 // accessed type.
Bob Wilsone261b0c2009-12-22 18:34:19 +00005266 if (isIndirect) {
5267 const llvm::PointerType *PtrTy = dyn_cast<PointerType>(OpTy);
5268 if (!PtrTy)
Chris Lattner75361b62010-04-07 22:58:41 +00005269 report_fatal_error("Indirect operand for inline asm not a pointer!");
Bob Wilsone261b0c2009-12-22 18:34:19 +00005270 OpTy = PtrTy->getElementType();
5271 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005272
Chris Lattner81249c92008-10-17 17:05:25 +00005273 // If OpTy is not a single value, it may be a struct/union that we
5274 // can tile with integers.
5275 if (!OpTy->isSingleValueType() && OpTy->isSized()) {
5276 unsigned BitSize = TD->getTypeSizeInBits(OpTy);
5277 switch (BitSize) {
5278 default: break;
5279 case 1:
5280 case 8:
5281 case 16:
5282 case 32:
5283 case 64:
Chris Lattnercfc14c12008-10-17 19:59:51 +00005284 case 128:
Owen Anderson1d0be152009-08-13 21:58:54 +00005285 OpTy = IntegerType::get(Context, BitSize);
Chris Lattner81249c92008-10-17 17:05:25 +00005286 break;
5287 }
5288 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005289
Chris Lattner81249c92008-10-17 17:05:25 +00005290 return TLI.getValueType(OpTy, true);
5291 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005292
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005293private:
5294 /// MarkRegAndAliases - Mark the specified register and all aliases in the
5295 /// specified set.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005296 static void MarkRegAndAliases(unsigned Reg, std::set<unsigned> &Regs,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005297 const TargetRegisterInfo &TRI) {
5298 assert(TargetRegisterInfo::isPhysicalRegister(Reg) && "Isn't a physreg");
5299 Regs.insert(Reg);
5300 if (const unsigned *Aliases = TRI.getAliasSet(Reg))
5301 for (; *Aliases; ++Aliases)
5302 Regs.insert(*Aliases);
5303 }
5304};
Dan Gohman462f6b52010-05-29 17:53:24 +00005305
John Thompson44ab89e2010-10-29 17:29:13 +00005306typedef SmallVector<SDISelAsmOperandInfo,16> SDISelAsmOperandInfoVector;
5307
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005308} // end llvm namespace.
5309
Dan Gohman462f6b52010-05-29 17:53:24 +00005310/// isAllocatableRegister - If the specified register is safe to allocate,
5311/// i.e. it isn't a stack pointer or some other special register, return the
5312/// register class for the register. Otherwise, return null.
5313static const TargetRegisterClass *
5314isAllocatableRegister(unsigned Reg, MachineFunction &MF,
5315 const TargetLowering &TLI,
5316 const TargetRegisterInfo *TRI) {
5317 EVT FoundVT = MVT::Other;
5318 const TargetRegisterClass *FoundRC = 0;
5319 for (TargetRegisterInfo::regclass_iterator RCI = TRI->regclass_begin(),
5320 E = TRI->regclass_end(); RCI != E; ++RCI) {
5321 EVT ThisVT = MVT::Other;
5322
5323 const TargetRegisterClass *RC = *RCI;
5324 // If none of the value types for this register class are valid, we
5325 // can't use it. For example, 64-bit reg classes on 32-bit targets.
5326 for (TargetRegisterClass::vt_iterator I = RC->vt_begin(), E = RC->vt_end();
5327 I != E; ++I) {
5328 if (TLI.isTypeLegal(*I)) {
5329 // If we have already found this register in a different register class,
5330 // choose the one with the largest VT specified. For example, on
5331 // PowerPC, we favor f64 register classes over f32.
5332 if (FoundVT == MVT::Other || FoundVT.bitsLT(*I)) {
5333 ThisVT = *I;
5334 break;
5335 }
5336 }
5337 }
5338
5339 if (ThisVT == MVT::Other) continue;
5340
5341 // NOTE: This isn't ideal. In particular, this might allocate the
5342 // frame pointer in functions that need it (due to them not being taken
5343 // out of allocation, because a variable sized allocation hasn't been seen
5344 // yet). This is a slight code pessimization, but should still work.
5345 for (TargetRegisterClass::iterator I = RC->allocation_order_begin(MF),
5346 E = RC->allocation_order_end(MF); I != E; ++I)
5347 if (*I == Reg) {
5348 // We found a matching register class. Keep looking at others in case
5349 // we find one with larger registers that this physreg is also in.
5350 FoundRC = RC;
5351 FoundVT = ThisVT;
5352 break;
5353 }
5354 }
5355 return FoundRC;
5356}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005357
5358/// GetRegistersForValue - Assign registers (virtual or physical) for the
5359/// specified operand. We prefer to assign virtual registers, to allow the
Bob Wilson266d9452009-12-17 05:07:36 +00005360/// register allocator to handle the assignment process. However, if the asm
5361/// uses features that we can't model on machineinstrs, we have SDISel do the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005362/// allocation. This produces generally horrible, but correct, code.
5363///
5364/// OpInfo describes the operand.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005365/// Input and OutputRegs are the set of already allocated physical registers.
5366///
Dan Gohman2048b852009-11-23 18:04:58 +00005367void SelectionDAGBuilder::
Dale Johannesen8e3455b2008-09-24 23:13:09 +00005368GetRegistersForValue(SDISelAsmOperandInfo &OpInfo,
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005369 std::set<unsigned> &OutputRegs,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005370 std::set<unsigned> &InputRegs) {
Dan Gohman0d24bfb2009-08-15 02:06:22 +00005371 LLVMContext &Context = FuncInfo.Fn->getContext();
Owen Anderson23b9b192009-08-12 00:36:31 +00005372
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005373 // Compute whether this value requires an input register, an output register,
5374 // or both.
5375 bool isOutReg = false;
5376 bool isInReg = false;
5377 switch (OpInfo.Type) {
5378 case InlineAsm::isOutput:
5379 isOutReg = true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005380
5381 // If there is an input constraint that matches this, we need to reserve
Dale Johannesen8e3455b2008-09-24 23:13:09 +00005382 // the input register so no other inputs allocate to it.
Chris Lattner6bdcda32008-10-17 16:47:46 +00005383 isInReg = OpInfo.hasMatchingInput();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005384 break;
5385 case InlineAsm::isInput:
5386 isInReg = true;
5387 isOutReg = false;
5388 break;
5389 case InlineAsm::isClobber:
5390 isOutReg = true;
5391 isInReg = true;
5392 break;
5393 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005394
5395
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005396 MachineFunction &MF = DAG.getMachineFunction();
5397 SmallVector<unsigned, 4> Regs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005398
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005399 // If this is a constraint for a single physreg, or a constraint for a
5400 // register class, find it.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005401 std::pair<unsigned, const TargetRegisterClass*> PhysReg =
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005402 TLI.getRegForInlineAsmConstraint(OpInfo.ConstraintCode,
5403 OpInfo.ConstraintVT);
5404
5405 unsigned NumRegs = 1;
Owen Anderson825b72b2009-08-11 20:47:22 +00005406 if (OpInfo.ConstraintVT != MVT::Other) {
Chris Lattner01426e12008-10-21 00:45:36 +00005407 // If this is a FP input in an integer register (or visa versa) insert a bit
5408 // cast of the input value. More generally, handle any case where the input
5409 // value disagrees with the register class we plan to stick this in.
5410 if (OpInfo.Type == InlineAsm::isInput &&
5411 PhysReg.second && !PhysReg.second->hasType(OpInfo.ConstraintVT)) {
Owen Andersone50ed302009-08-10 22:56:29 +00005412 // Try to convert to the first EVT that the reg class contains. If the
Chris Lattner01426e12008-10-21 00:45:36 +00005413 // types are identical size, use a bitcast to convert (e.g. two differing
5414 // vector types).
Owen Andersone50ed302009-08-10 22:56:29 +00005415 EVT RegVT = *PhysReg.second->vt_begin();
Chris Lattner01426e12008-10-21 00:45:36 +00005416 if (RegVT.getSizeInBits() == OpInfo.ConstraintVT.getSizeInBits()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005417 OpInfo.CallOperand = DAG.getNode(ISD::BITCAST, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00005418 RegVT, OpInfo.CallOperand);
Chris Lattner01426e12008-10-21 00:45:36 +00005419 OpInfo.ConstraintVT = RegVT;
5420 } else if (RegVT.isInteger() && OpInfo.ConstraintVT.isFloatingPoint()) {
5421 // If the input is a FP value and we want it in FP registers, do a
5422 // bitcast to the corresponding integer type. This turns an f64 value
5423 // into i64, which can be passed with two i32 values on a 32-bit
5424 // machine.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005425 RegVT = EVT::getIntegerVT(Context,
Owen Anderson23b9b192009-08-12 00:36:31 +00005426 OpInfo.ConstraintVT.getSizeInBits());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005427 OpInfo.CallOperand = DAG.getNode(ISD::BITCAST, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00005428 RegVT, OpInfo.CallOperand);
Chris Lattner01426e12008-10-21 00:45:36 +00005429 OpInfo.ConstraintVT = RegVT;
5430 }
5431 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005432
Owen Anderson23b9b192009-08-12 00:36:31 +00005433 NumRegs = TLI.getNumRegisters(Context, OpInfo.ConstraintVT);
Chris Lattner01426e12008-10-21 00:45:36 +00005434 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005435
Owen Andersone50ed302009-08-10 22:56:29 +00005436 EVT RegVT;
5437 EVT ValueVT = OpInfo.ConstraintVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005438
5439 // If this is a constraint for a specific physical register, like {r17},
5440 // assign it now.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005441 if (unsigned AssignedReg = PhysReg.first) {
5442 const TargetRegisterClass *RC = PhysReg.second;
Owen Anderson825b72b2009-08-11 20:47:22 +00005443 if (OpInfo.ConstraintVT == MVT::Other)
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005444 ValueVT = *RC->vt_begin();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005445
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005446 // Get the actual register value type. This is important, because the user
5447 // may have asked for (e.g.) the AX register in i32 type. We need to
5448 // remember that AX is actually i16 to get the right extension.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005449 RegVT = *RC->vt_begin();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005450
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005451 // This is a explicit reference to a physical register.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005452 Regs.push_back(AssignedReg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005453
5454 // If this is an expanded reference, add the rest of the regs to Regs.
5455 if (NumRegs != 1) {
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005456 TargetRegisterClass::iterator I = RC->begin();
5457 for (; *I != AssignedReg; ++I)
5458 assert(I != RC->end() && "Didn't find reg!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005459
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005460 // Already added the first reg.
5461 --NumRegs; ++I;
5462 for (; NumRegs; --NumRegs, ++I) {
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005463 assert(I != RC->end() && "Ran out of registers to allocate!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005464 Regs.push_back(*I);
5465 }
5466 }
Bill Wendling651ad132009-12-22 01:25:10 +00005467
Dan Gohman7451d3e2010-05-29 17:03:36 +00005468 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005469 const TargetRegisterInfo *TRI = DAG.getTarget().getRegisterInfo();
5470 OpInfo.MarkAllocatedRegs(isOutReg, isInReg, OutputRegs, InputRegs, *TRI);
5471 return;
5472 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005473
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005474 // Otherwise, if this was a reference to an LLVM register class, create vregs
5475 // for this reference.
Chris Lattnerb3b44842009-03-24 15:25:07 +00005476 if (const TargetRegisterClass *RC = PhysReg.second) {
5477 RegVT = *RC->vt_begin();
Owen Anderson825b72b2009-08-11 20:47:22 +00005478 if (OpInfo.ConstraintVT == MVT::Other)
Evan Chengfb112882009-03-23 08:01:15 +00005479 ValueVT = RegVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005480
Evan Chengfb112882009-03-23 08:01:15 +00005481 // Create the appropriate number of virtual registers.
5482 MachineRegisterInfo &RegInfo = MF.getRegInfo();
5483 for (; NumRegs; --NumRegs)
Chris Lattnerb3b44842009-03-24 15:25:07 +00005484 Regs.push_back(RegInfo.createVirtualRegister(RC));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005485
Dan Gohman7451d3e2010-05-29 17:03:36 +00005486 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
Evan Chengfb112882009-03-23 08:01:15 +00005487 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005488 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005489
Chris Lattnerfc9d1612009-03-24 15:22:11 +00005490 // This is a reference to a register class that doesn't directly correspond
5491 // to an LLVM register class. Allocate NumRegs consecutive, available,
5492 // registers from the class.
5493 std::vector<unsigned> RegClassRegs
5494 = TLI.getRegClassForInlineAsmConstraint(OpInfo.ConstraintCode,
5495 OpInfo.ConstraintVT);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005496
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005497 const TargetRegisterInfo *TRI = DAG.getTarget().getRegisterInfo();
5498 unsigned NumAllocated = 0;
5499 for (unsigned i = 0, e = RegClassRegs.size(); i != e; ++i) {
5500 unsigned Reg = RegClassRegs[i];
5501 // See if this register is available.
5502 if ((isOutReg && OutputRegs.count(Reg)) || // Already used.
5503 (isInReg && InputRegs.count(Reg))) { // Already used.
5504 // Make sure we find consecutive registers.
5505 NumAllocated = 0;
5506 continue;
5507 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005508
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005509 // Check to see if this register is allocatable (i.e. don't give out the
5510 // stack pointer).
Chris Lattnerfc9d1612009-03-24 15:22:11 +00005511 const TargetRegisterClass *RC = isAllocatableRegister(Reg, MF, TLI, TRI);
5512 if (!RC) { // Couldn't allocate this register.
5513 // Reset NumAllocated to make sure we return consecutive registers.
5514 NumAllocated = 0;
5515 continue;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005516 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005517
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005518 // Okay, this register is good, we can use it.
5519 ++NumAllocated;
5520
5521 // If we allocated enough consecutive registers, succeed.
5522 if (NumAllocated == NumRegs) {
5523 unsigned RegStart = (i-NumAllocated)+1;
5524 unsigned RegEnd = i+1;
5525 // Mark all of the allocated registers used.
5526 for (unsigned i = RegStart; i != RegEnd; ++i)
5527 Regs.push_back(RegClassRegs[i]);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005528
Dan Gohman7451d3e2010-05-29 17:03:36 +00005529 OpInfo.AssignedRegs = RegsForValue(Regs, *RC->vt_begin(),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005530 OpInfo.ConstraintVT);
5531 OpInfo.MarkAllocatedRegs(isOutReg, isInReg, OutputRegs, InputRegs, *TRI);
5532 return;
5533 }
5534 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005535
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005536 // Otherwise, we couldn't allocate enough registers for this.
5537}
5538
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005539/// visitInlineAsm - Handle a call to an InlineAsm object.
5540///
Dan Gohman46510a72010-04-15 01:51:59 +00005541void SelectionDAGBuilder::visitInlineAsm(ImmutableCallSite CS) {
5542 const InlineAsm *IA = cast<InlineAsm>(CS.getCalledValue());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005543
5544 /// ConstraintOperands - Information about all of the constraints.
John Thompson44ab89e2010-10-29 17:29:13 +00005545 SDISelAsmOperandInfoVector ConstraintOperands;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005546
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005547 std::set<unsigned> OutputRegs, InputRegs;
5548
John Thompson44ab89e2010-10-29 17:29:13 +00005549 TargetLowering::AsmOperandInfoVector TargetConstraints = TLI.ParseConstraints(CS);
John Thompsoneac6e1d2010-09-13 18:15:37 +00005550 bool hasMemory = false;
Michael J. Spencere70c5262010-10-16 08:25:21 +00005551
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005552 unsigned ArgNo = 0; // ArgNo - The argument of the CallInst.
5553 unsigned ResNo = 0; // ResNo - The result number of the next output.
John Thompsoneac6e1d2010-09-13 18:15:37 +00005554 for (unsigned i = 0, e = TargetConstraints.size(); i != e; ++i) {
5555 ConstraintOperands.push_back(SDISelAsmOperandInfo(TargetConstraints[i]));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005556 SDISelAsmOperandInfo &OpInfo = ConstraintOperands.back();
Michael J. Spencere70c5262010-10-16 08:25:21 +00005557
Owen Anderson825b72b2009-08-11 20:47:22 +00005558 EVT OpVT = MVT::Other;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005559
5560 // Compute the value type for each operand.
5561 switch (OpInfo.Type) {
5562 case InlineAsm::isOutput:
5563 // Indirect outputs just consume an argument.
5564 if (OpInfo.isIndirect) {
Dan Gohman46510a72010-04-15 01:51:59 +00005565 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005566 break;
5567 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005568
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005569 // The return value of the call is this value. As such, there is no
5570 // corresponding argument.
Benjamin Kramerf0127052010-01-05 13:12:22 +00005571 assert(!CS.getType()->isVoidTy() &&
Owen Anderson1d0be152009-08-13 21:58:54 +00005572 "Bad inline asm!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005573 if (const StructType *STy = dyn_cast<StructType>(CS.getType())) {
5574 OpVT = TLI.getValueType(STy->getElementType(ResNo));
5575 } else {
5576 assert(ResNo == 0 && "Asm only has one result!");
5577 OpVT = TLI.getValueType(CS.getType());
5578 }
5579 ++ResNo;
5580 break;
5581 case InlineAsm::isInput:
Dan Gohman46510a72010-04-15 01:51:59 +00005582 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005583 break;
5584 case InlineAsm::isClobber:
5585 // Nothing to do.
5586 break;
5587 }
5588
5589 // If this is an input or an indirect output, process the call argument.
5590 // BasicBlocks are labels, currently appearing only in asm's.
5591 if (OpInfo.CallOperandVal) {
Dan Gohman46510a72010-04-15 01:51:59 +00005592 if (const BasicBlock *BB = dyn_cast<BasicBlock>(OpInfo.CallOperandVal)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005593 OpInfo.CallOperand = DAG.getBasicBlock(FuncInfo.MBBMap[BB]);
Chris Lattner81249c92008-10-17 17:05:25 +00005594 } else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005595 OpInfo.CallOperand = getValue(OpInfo.CallOperandVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005596 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005597
Owen Anderson1d0be152009-08-13 21:58:54 +00005598 OpVT = OpInfo.getCallOperandValEVT(*DAG.getContext(), TLI, TD);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005599 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005600
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005601 OpInfo.ConstraintVT = OpVT;
Michael J. Spencere70c5262010-10-16 08:25:21 +00005602
John Thompsoneac6e1d2010-09-13 18:15:37 +00005603 // Indirect operand accesses access memory.
5604 if (OpInfo.isIndirect)
5605 hasMemory = true;
5606 else {
5607 for (unsigned j = 0, ee = OpInfo.Codes.size(); j != ee; ++j) {
5608 TargetLowering::ConstraintType CType = TLI.getConstraintType(OpInfo.Codes[j]);
5609 if (CType == TargetLowering::C_Memory) {
5610 hasMemory = true;
5611 break;
5612 }
5613 }
5614 }
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005615 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005616
John Thompsoneac6e1d2010-09-13 18:15:37 +00005617 SDValue Chain, Flag;
5618
5619 // We won't need to flush pending loads if this asm doesn't touch
5620 // memory and is nonvolatile.
5621 if (hasMemory || IA->hasSideEffects())
5622 Chain = getRoot();
5623 else
5624 Chain = DAG.getRoot();
5625
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005626 // Second pass over the constraints: compute which constraint option to use
5627 // and assign registers to constraints that want a specific physreg.
John Thompsoneac6e1d2010-09-13 18:15:37 +00005628 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005629 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005630
John Thompson54584742010-09-24 22:24:05 +00005631 // If this is an output operand with a matching input operand, look up the
5632 // matching input. If their types mismatch, e.g. one is an integer, the
5633 // other is floating point, or their sizes are different, flag it as an
5634 // error.
5635 if (OpInfo.hasMatchingInput()) {
5636 SDISelAsmOperandInfo &Input = ConstraintOperands[OpInfo.MatchingInput];
Michael J. Spencere70c5262010-10-16 08:25:21 +00005637
John Thompson54584742010-09-24 22:24:05 +00005638 if (OpInfo.ConstraintVT != Input.ConstraintVT) {
5639 if ((OpInfo.ConstraintVT.isInteger() !=
5640 Input.ConstraintVT.isInteger()) ||
5641 (OpInfo.ConstraintVT.getSizeInBits() !=
5642 Input.ConstraintVT.getSizeInBits())) {
5643 report_fatal_error("Unsupported asm: input constraint"
5644 " with a matching output constraint of"
5645 " incompatible type!");
5646 }
5647 Input.ConstraintVT = OpInfo.ConstraintVT;
5648 }
5649 }
5650
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005651 // Compute the constraint code and ConstraintType to use.
Dale Johannesen1784d162010-06-25 21:55:36 +00005652 TLI.ComputeConstraintToUse(OpInfo, OpInfo.CallOperand, &DAG);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005653
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005654 // If this is a memory input, and if the operand is not indirect, do what we
5655 // need to to provide an address for the memory input.
5656 if (OpInfo.ConstraintType == TargetLowering::C_Memory &&
5657 !OpInfo.isIndirect) {
John Thompsoneac6e1d2010-09-13 18:15:37 +00005658 assert((OpInfo.isMultipleAlternative || (OpInfo.Type == InlineAsm::isInput)) &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005659 "Can only indirectify direct input operands!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005660
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005661 // Memory operands really want the address of the value. If we don't have
5662 // an indirect input, put it in the constpool if we can, otherwise spill
5663 // it to a stack slot.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005664
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005665 // If the operand is a float, integer, or vector constant, spill to a
5666 // constant pool entry to get its address.
Dan Gohman46510a72010-04-15 01:51:59 +00005667 const Value *OpVal = OpInfo.CallOperandVal;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005668 if (isa<ConstantFP>(OpVal) || isa<ConstantInt>(OpVal) ||
5669 isa<ConstantVector>(OpVal)) {
5670 OpInfo.CallOperand = DAG.getConstantPool(cast<Constant>(OpVal),
5671 TLI.getPointerTy());
5672 } else {
5673 // Otherwise, create a stack slot and emit a store to it before the
5674 // asm.
5675 const Type *Ty = OpVal->getType();
Duncan Sands777d2302009-05-09 07:06:46 +00005676 uint64_t TySize = TLI.getTargetData()->getTypeAllocSize(Ty);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005677 unsigned Align = TLI.getTargetData()->getPrefTypeAlignment(Ty);
5678 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00005679 int SSFI = MF.getFrameInfo()->CreateStackObject(TySize, Align, false);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005680 SDValue StackSlot = DAG.getFrameIndex(SSFI, TLI.getPointerTy());
Dale Johannesen66978ee2009-01-31 02:22:37 +00005681 Chain = DAG.getStore(Chain, getCurDebugLoc(),
Chris Lattnerecf42c42010-09-21 16:36:31 +00005682 OpInfo.CallOperand, StackSlot,
5683 MachinePointerInfo::getFixedStack(SSFI),
David Greene1e559442010-02-15 17:00:31 +00005684 false, false, 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005685 OpInfo.CallOperand = StackSlot;
5686 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005687
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005688 // There is no longer a Value* corresponding to this operand.
5689 OpInfo.CallOperandVal = 0;
Bill Wendling651ad132009-12-22 01:25:10 +00005690
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005691 // It is now an indirect operand.
5692 OpInfo.isIndirect = true;
5693 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005694
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005695 // If this constraint is for a specific register, allocate it before
5696 // anything else.
5697 if (OpInfo.ConstraintType == TargetLowering::C_Register)
Dale Johannesen8e3455b2008-09-24 23:13:09 +00005698 GetRegistersForValue(OpInfo, OutputRegs, InputRegs);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005699 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005700
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005701 // Second pass - Loop over all of the operands, assigning virtual or physregs
Chris Lattner58f15c42008-10-17 16:21:11 +00005702 // to register class operands.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005703 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
5704 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005705
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005706 // C_Register operands have already been allocated, Other/Memory don't need
5707 // to be.
5708 if (OpInfo.ConstraintType == TargetLowering::C_RegisterClass)
Dale Johannesen8e3455b2008-09-24 23:13:09 +00005709 GetRegistersForValue(OpInfo, OutputRegs, InputRegs);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005710 }
5711
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005712 // AsmNodeOperands - The operands for the ISD::INLINEASM node.
5713 std::vector<SDValue> AsmNodeOperands;
5714 AsmNodeOperands.push_back(SDValue()); // reserve space for input chain
5715 AsmNodeOperands.push_back(
Dan Gohmanf2d7fb32010-01-04 21:00:54 +00005716 DAG.getTargetExternalSymbol(IA->getAsmString().c_str(),
5717 TLI.getPointerTy()));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005718
Chris Lattnerdecc2672010-04-07 05:20:54 +00005719 // If we have a !srcloc metadata node associated with it, we want to attach
5720 // this to the ultimately generated inline asm machineinstr. To do this, we
5721 // pass in the third operand as this (potentially null) inline asm MDNode.
5722 const MDNode *SrcLoc = CS.getInstruction()->getMetadata("srcloc");
5723 AsmNodeOperands.push_back(DAG.getMDNode(SrcLoc));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005724
Dale Johannesenf1e309e2010-07-02 20:16:09 +00005725 // Remember the AlignStack bit as operand 3.
5726 AsmNodeOperands.push_back(DAG.getTargetConstant(IA->isAlignStack() ? 1 : 0,
5727 MVT::i1));
5728
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005729 // Loop over all of the inputs, copying the operand values into the
5730 // appropriate registers and processing the output regs.
5731 RegsForValue RetValRegs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005732
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005733 // IndirectStoresToEmit - The set of stores to emit after the inline asm node.
5734 std::vector<std::pair<RegsForValue, Value*> > IndirectStoresToEmit;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005735
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005736 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
5737 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
5738
5739 switch (OpInfo.Type) {
5740 case InlineAsm::isOutput: {
5741 if (OpInfo.ConstraintType != TargetLowering::C_RegisterClass &&
5742 OpInfo.ConstraintType != TargetLowering::C_Register) {
5743 // Memory output, or 'other' output (e.g. 'X' constraint).
5744 assert(OpInfo.isIndirect && "Memory output must be indirect operand");
5745
5746 // Add information to the INLINEASM node to know about this output.
Chris Lattnerdecc2672010-04-07 05:20:54 +00005747 unsigned OpFlags = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1);
5748 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlags,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005749 TLI.getPointerTy()));
5750 AsmNodeOperands.push_back(OpInfo.CallOperand);
5751 break;
5752 }
5753
5754 // Otherwise, this is a register or register class output.
5755
5756 // Copy the output from the appropriate register. Find a register that
5757 // we can use.
Chris Lattnerdecc2672010-04-07 05:20:54 +00005758 if (OpInfo.AssignedRegs.Regs.empty())
Benjamin Kramer1bd73352010-04-08 10:44:28 +00005759 report_fatal_error("Couldn't allocate output reg for constraint '" +
5760 Twine(OpInfo.ConstraintCode) + "'!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005761
5762 // If this is an indirect operand, store through the pointer after the
5763 // asm.
5764 if (OpInfo.isIndirect) {
5765 IndirectStoresToEmit.push_back(std::make_pair(OpInfo.AssignedRegs,
5766 OpInfo.CallOperandVal));
5767 } else {
5768 // This is the result value of the call.
Benjamin Kramerf0127052010-01-05 13:12:22 +00005769 assert(!CS.getType()->isVoidTy() && "Bad inline asm!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005770 // Concatenate this output onto the outputs list.
5771 RetValRegs.append(OpInfo.AssignedRegs);
5772 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005773
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005774 // Add information to the INLINEASM node to know that this register is
5775 // set.
Dale Johannesen913d3df2008-09-12 17:49:03 +00005776 OpInfo.AssignedRegs.AddInlineAsmOperands(OpInfo.isEarlyClobber ?
Chris Lattnerdecc2672010-04-07 05:20:54 +00005777 InlineAsm::Kind_RegDefEarlyClobber :
5778 InlineAsm::Kind_RegDef,
Evan Chengfb112882009-03-23 08:01:15 +00005779 false,
5780 0,
Bill Wendling46ada192010-03-02 01:55:18 +00005781 DAG,
Bill Wendling651ad132009-12-22 01:25:10 +00005782 AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005783 break;
5784 }
5785 case InlineAsm::isInput: {
5786 SDValue InOperandVal = OpInfo.CallOperand;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005787
Chris Lattner6bdcda32008-10-17 16:47:46 +00005788 if (OpInfo.isMatchingInputConstraint()) { // Matching constraint?
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005789 // If this is required to match an output register we have already set,
5790 // just use its register.
Chris Lattner58f15c42008-10-17 16:21:11 +00005791 unsigned OperandNo = OpInfo.getMatchedOperand();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005792
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005793 // Scan until we find the definition we already emitted of this operand.
5794 // When we find it, create a RegsForValue operand.
Chris Lattnerdecc2672010-04-07 05:20:54 +00005795 unsigned CurOp = InlineAsm::Op_FirstOperand;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005796 for (; OperandNo; --OperandNo) {
5797 // Advance to the next operand.
Evan Cheng697cbbf2009-03-20 18:03:34 +00005798 unsigned OpFlag =
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005799 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Chris Lattnerdecc2672010-04-07 05:20:54 +00005800 assert((InlineAsm::isRegDefKind(OpFlag) ||
5801 InlineAsm::isRegDefEarlyClobberKind(OpFlag) ||
5802 InlineAsm::isMemKind(OpFlag)) && "Skipped past definitions?");
Evan Cheng697cbbf2009-03-20 18:03:34 +00005803 CurOp += InlineAsm::getNumOperandRegisters(OpFlag)+1;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005804 }
5805
Evan Cheng697cbbf2009-03-20 18:03:34 +00005806 unsigned OpFlag =
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005807 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Chris Lattnerdecc2672010-04-07 05:20:54 +00005808 if (InlineAsm::isRegDefKind(OpFlag) ||
5809 InlineAsm::isRegDefEarlyClobberKind(OpFlag)) {
Evan Cheng697cbbf2009-03-20 18:03:34 +00005810 // Add (OpFlag&0xffff)>>3 registers to MatchedRegs.
Chris Lattner6129c372010-04-08 00:09:16 +00005811 if (OpInfo.isIndirect) {
5812 // This happens on gcc/testsuite/gcc.dg/pr8788-1.c
Dan Gohman99be8ae2010-04-19 22:41:47 +00005813 LLVMContext &Ctx = *DAG.getContext();
Chris Lattner6129c372010-04-08 00:09:16 +00005814 Ctx.emitError(CS.getInstruction(), "inline asm not supported yet:"
5815 " don't know how to handle tied "
5816 "indirect register inputs");
5817 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005818
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005819 RegsForValue MatchedRegs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005820 MatchedRegs.ValueVTs.push_back(InOperandVal.getValueType());
Owen Andersone50ed302009-08-10 22:56:29 +00005821 EVT RegVT = AsmNodeOperands[CurOp+1].getValueType();
Evan Chengfb112882009-03-23 08:01:15 +00005822 MatchedRegs.RegVTs.push_back(RegVT);
5823 MachineRegisterInfo &RegInfo = DAG.getMachineFunction().getRegInfo();
Evan Cheng697cbbf2009-03-20 18:03:34 +00005824 for (unsigned i = 0, e = InlineAsm::getNumOperandRegisters(OpFlag);
Evan Chengfb112882009-03-23 08:01:15 +00005825 i != e; ++i)
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005826 MatchedRegs.Regs.push_back
5827 (RegInfo.createVirtualRegister(TLI.getRegClassFor(RegVT)));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005828
5829 // Use the produced MatchedRegs object to
Dale Johannesen66978ee2009-01-31 02:22:37 +00005830 MatchedRegs.getCopyToRegs(InOperandVal, DAG, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00005831 Chain, &Flag);
Chris Lattnerdecc2672010-04-07 05:20:54 +00005832 MatchedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse,
Evan Chengfb112882009-03-23 08:01:15 +00005833 true, OpInfo.getMatchedOperand(),
Bill Wendling46ada192010-03-02 01:55:18 +00005834 DAG, AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005835 break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005836 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005837
Chris Lattnerdecc2672010-04-07 05:20:54 +00005838 assert(InlineAsm::isMemKind(OpFlag) && "Unknown matching constraint!");
5839 assert(InlineAsm::getNumOperandRegisters(OpFlag) == 1 &&
5840 "Unexpected number of operands");
5841 // Add information to the INLINEASM node to know about this input.
5842 // See InlineAsm.h isUseOperandTiedToDef.
5843 OpFlag = InlineAsm::getFlagWordForMatchingOp(OpFlag,
5844 OpInfo.getMatchedOperand());
5845 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlag,
5846 TLI.getPointerTy()));
5847 AsmNodeOperands.push_back(AsmNodeOperands[CurOp+1]);
5848 break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005849 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005850
Dale Johannesenb5611a62010-07-13 20:17:05 +00005851 // Treat indirect 'X' constraint as memory.
Michael J. Spencere70c5262010-10-16 08:25:21 +00005852 if (OpInfo.ConstraintType == TargetLowering::C_Other &&
5853 OpInfo.isIndirect)
Dale Johannesenb5611a62010-07-13 20:17:05 +00005854 OpInfo.ConstraintType = TargetLowering::C_Memory;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005855
Dale Johannesenb5611a62010-07-13 20:17:05 +00005856 if (OpInfo.ConstraintType == TargetLowering::C_Other) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005857 std::vector<SDValue> Ops;
5858 TLI.LowerAsmOperandForConstraint(InOperandVal, OpInfo.ConstraintCode[0],
Dale Johannesen1784d162010-06-25 21:55:36 +00005859 Ops, DAG);
Chris Lattner87d677c2010-04-07 23:50:38 +00005860 if (Ops.empty())
Benjamin Kramer1bd73352010-04-08 10:44:28 +00005861 report_fatal_error("Invalid operand for inline asm constraint '" +
5862 Twine(OpInfo.ConstraintCode) + "'!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005863
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005864 // Add information to the INLINEASM node to know about this input.
Chris Lattnerdecc2672010-04-07 05:20:54 +00005865 unsigned ResOpType =
5866 InlineAsm::getFlagWord(InlineAsm::Kind_Imm, Ops.size());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005867 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005868 TLI.getPointerTy()));
5869 AsmNodeOperands.insert(AsmNodeOperands.end(), Ops.begin(), Ops.end());
5870 break;
Chris Lattnerdecc2672010-04-07 05:20:54 +00005871 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005872
Chris Lattnerdecc2672010-04-07 05:20:54 +00005873 if (OpInfo.ConstraintType == TargetLowering::C_Memory) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005874 assert(OpInfo.isIndirect && "Operand must be indirect to be a mem!");
5875 assert(InOperandVal.getValueType() == TLI.getPointerTy() &&
5876 "Memory operands expect pointer values");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005877
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005878 // Add information to the INLINEASM node to know about this input.
Chris Lattnerdecc2672010-04-07 05:20:54 +00005879 unsigned ResOpType = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1);
Dale Johannesen86b49f82008-09-24 01:07:17 +00005880 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005881 TLI.getPointerTy()));
5882 AsmNodeOperands.push_back(InOperandVal);
5883 break;
5884 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005885
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005886 assert((OpInfo.ConstraintType == TargetLowering::C_RegisterClass ||
5887 OpInfo.ConstraintType == TargetLowering::C_Register) &&
5888 "Unknown constraint type!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005889 assert(!OpInfo.isIndirect &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005890 "Don't know how to handle indirect register inputs yet!");
5891
5892 // Copy the input into the appropriate registers.
Evan Cheng8112b532010-02-10 01:21:02 +00005893 if (OpInfo.AssignedRegs.Regs.empty() ||
Dan Gohman7451d3e2010-05-29 17:03:36 +00005894 !OpInfo.AssignedRegs.areValueTypesLegal(TLI))
Benjamin Kramer1bd73352010-04-08 10:44:28 +00005895 report_fatal_error("Couldn't allocate input reg for constraint '" +
5896 Twine(OpInfo.ConstraintCode) + "'!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005897
Dale Johannesen66978ee2009-01-31 02:22:37 +00005898 OpInfo.AssignedRegs.getCopyToRegs(InOperandVal, DAG, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00005899 Chain, &Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005900
Chris Lattnerdecc2672010-04-07 05:20:54 +00005901 OpInfo.AssignedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse, false, 0,
Bill Wendling46ada192010-03-02 01:55:18 +00005902 DAG, AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005903 break;
5904 }
5905 case InlineAsm::isClobber: {
5906 // Add the clobbered value to the operand list, so that the register
5907 // allocator is aware that the physreg got clobbered.
5908 if (!OpInfo.AssignedRegs.Regs.empty())
Chris Lattnerdecc2672010-04-07 05:20:54 +00005909 OpInfo.AssignedRegs.AddInlineAsmOperands(
5910 InlineAsm::Kind_RegDefEarlyClobber,
Bill Wendling46ada192010-03-02 01:55:18 +00005911 false, 0, DAG,
Bill Wendling651ad132009-12-22 01:25:10 +00005912 AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005913 break;
5914 }
5915 }
5916 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005917
Chris Lattnerdecc2672010-04-07 05:20:54 +00005918 // Finish up input operands. Set the input chain and add the flag last.
Dale Johannesenf1e309e2010-07-02 20:16:09 +00005919 AsmNodeOperands[InlineAsm::Op_InputChain] = Chain;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005920 if (Flag.getNode()) AsmNodeOperands.push_back(Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005921
Dale Johannesen66978ee2009-01-31 02:22:37 +00005922 Chain = DAG.getNode(ISD::INLINEASM, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00005923 DAG.getVTList(MVT::Other, MVT::Flag),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005924 &AsmNodeOperands[0], AsmNodeOperands.size());
5925 Flag = Chain.getValue(1);
5926
5927 // If this asm returns a register value, copy the result from that register
5928 // and set it as the value of the call.
5929 if (!RetValRegs.Regs.empty()) {
Dan Gohman7451d3e2010-05-29 17:03:36 +00005930 SDValue Val = RetValRegs.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00005931 Chain, &Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005932
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005933 // FIXME: Why don't we do this for inline asms with MRVs?
5934 if (CS.getType()->isSingleValueType() && CS.getType()->isSized()) {
Owen Andersone50ed302009-08-10 22:56:29 +00005935 EVT ResultType = TLI.getValueType(CS.getType());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005936
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005937 // If any of the results of the inline asm is a vector, it may have the
5938 // wrong width/num elts. This can happen for register classes that can
5939 // contain multiple different value types. The preg or vreg allocated may
5940 // not have the same VT as was expected. Convert it to the right type
5941 // with bit_convert.
5942 if (ResultType != Val.getValueType() && Val.getValueType().isVector()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005943 Val = DAG.getNode(ISD::BITCAST, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00005944 ResultType, Val);
Dan Gohman95915732008-10-18 01:03:45 +00005945
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005946 } else if (ResultType != Val.getValueType() &&
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005947 ResultType.isInteger() && Val.getValueType().isInteger()) {
5948 // If a result value was tied to an input value, the computed result may
5949 // have a wider width than the expected result. Extract the relevant
5950 // portion.
Dale Johannesen66978ee2009-01-31 02:22:37 +00005951 Val = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(), ResultType, Val);
Dan Gohman95915732008-10-18 01:03:45 +00005952 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005953
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005954 assert(ResultType == Val.getValueType() && "Asm result value mismatch!");
Chris Lattner0c526442008-10-17 17:52:49 +00005955 }
Dan Gohman95915732008-10-18 01:03:45 +00005956
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005957 setValue(CS.getInstruction(), Val);
Dale Johannesenec65a7d2009-04-14 00:56:56 +00005958 // Don't need to use this as a chain in this case.
5959 if (!IA->hasSideEffects() && !hasMemory && IndirectStoresToEmit.empty())
5960 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005961 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005962
Dan Gohman46510a72010-04-15 01:51:59 +00005963 std::vector<std::pair<SDValue, const Value *> > StoresToEmit;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005964
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005965 // Process indirect outputs, first output all of the flagged copies out of
5966 // physregs.
5967 for (unsigned i = 0, e = IndirectStoresToEmit.size(); i != e; ++i) {
5968 RegsForValue &OutRegs = IndirectStoresToEmit[i].first;
Dan Gohman46510a72010-04-15 01:51:59 +00005969 const Value *Ptr = IndirectStoresToEmit[i].second;
Dan Gohman7451d3e2010-05-29 17:03:36 +00005970 SDValue OutVal = OutRegs.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00005971 Chain, &Flag);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005972 StoresToEmit.push_back(std::make_pair(OutVal, Ptr));
5973 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005974
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005975 // Emit the non-flagged stores from the physregs.
5976 SmallVector<SDValue, 8> OutChains;
Bill Wendling651ad132009-12-22 01:25:10 +00005977 for (unsigned i = 0, e = StoresToEmit.size(); i != e; ++i) {
5978 SDValue Val = DAG.getStore(Chain, getCurDebugLoc(),
5979 StoresToEmit[i].first,
5980 getValue(StoresToEmit[i].second),
Chris Lattner84bd98a2010-09-21 18:58:22 +00005981 MachinePointerInfo(StoresToEmit[i].second),
David Greene1e559442010-02-15 17:00:31 +00005982 false, false, 0);
Bill Wendling651ad132009-12-22 01:25:10 +00005983 OutChains.push_back(Val);
Bill Wendling651ad132009-12-22 01:25:10 +00005984 }
5985
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005986 if (!OutChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00005987 Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005988 &OutChains[0], OutChains.size());
Bill Wendling651ad132009-12-22 01:25:10 +00005989
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005990 DAG.setRoot(Chain);
5991}
5992
Dan Gohman46510a72010-04-15 01:51:59 +00005993void SelectionDAGBuilder::visitVAStart(const CallInst &I) {
Bill Wendlingc1d3c942009-12-23 00:44:51 +00005994 DAG.setRoot(DAG.getNode(ISD::VASTART, getCurDebugLoc(),
5995 MVT::Other, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00005996 getValue(I.getArgOperand(0)),
5997 DAG.getSrcValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005998}
5999
Dan Gohman46510a72010-04-15 01:51:59 +00006000void SelectionDAGBuilder::visitVAArg(const VAArgInst &I) {
Rafael Espindola9d544d02010-07-12 18:11:17 +00006001 const TargetData &TD = *TLI.getTargetData();
Dale Johannesena04b7572009-02-03 23:04:43 +00006002 SDValue V = DAG.getVAArg(TLI.getValueType(I.getType()), getCurDebugLoc(),
6003 getRoot(), getValue(I.getOperand(0)),
Rafael Espindolacbeeae22010-07-11 04:01:49 +00006004 DAG.getSrcValue(I.getOperand(0)),
Rafael Espindola9d544d02010-07-12 18:11:17 +00006005 TD.getABITypeAlignment(I.getType()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006006 setValue(&I, V);
6007 DAG.setRoot(V.getValue(1));
6008}
6009
Dan Gohman46510a72010-04-15 01:51:59 +00006010void SelectionDAGBuilder::visitVAEnd(const CallInst &I) {
Bill Wendlingc1d3c942009-12-23 00:44:51 +00006011 DAG.setRoot(DAG.getNode(ISD::VAEND, getCurDebugLoc(),
6012 MVT::Other, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00006013 getValue(I.getArgOperand(0)),
6014 DAG.getSrcValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006015}
6016
Dan Gohman46510a72010-04-15 01:51:59 +00006017void SelectionDAGBuilder::visitVACopy(const CallInst &I) {
Bill Wendlingc1d3c942009-12-23 00:44:51 +00006018 DAG.setRoot(DAG.getNode(ISD::VACOPY, getCurDebugLoc(),
6019 MVT::Other, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00006020 getValue(I.getArgOperand(0)),
6021 getValue(I.getArgOperand(1)),
6022 DAG.getSrcValue(I.getArgOperand(0)),
6023 DAG.getSrcValue(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006024}
6025
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006026/// TargetLowering::LowerCallTo - This is the default LowerCallTo
Dan Gohman98ca4f22009-08-05 01:29:28 +00006027/// implementation, which just calls LowerCall.
6028/// FIXME: When all targets are
6029/// migrated to using LowerCall, this hook should be integrated into SDISel.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006030std::pair<SDValue, SDValue>
6031TargetLowering::LowerCallTo(SDValue Chain, const Type *RetTy,
6032 bool RetSExt, bool RetZExt, bool isVarArg,
Tilmann Scheller6b61cd12009-07-03 06:44:53 +00006033 bool isInreg, unsigned NumFixedArgs,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00006034 CallingConv::ID CallConv, bool isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00006035 bool isReturnValueUsed,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006036 SDValue Callee,
Dan Gohmand858e902010-04-17 15:26:15 +00006037 ArgListTy &Args, SelectionDAG &DAG,
6038 DebugLoc dl) const {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006039 // Handle all of the outgoing arguments.
Dan Gohman98ca4f22009-08-05 01:29:28 +00006040 SmallVector<ISD::OutputArg, 32> Outs;
Dan Gohmanc9403652010-07-07 15:54:55 +00006041 SmallVector<SDValue, 32> OutVals;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006042 for (unsigned i = 0, e = Args.size(); i != e; ++i) {
Owen Andersone50ed302009-08-10 22:56:29 +00006043 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006044 ComputeValueVTs(*this, Args[i].Ty, ValueVTs);
6045 for (unsigned Value = 0, NumValues = ValueVTs.size();
6046 Value != NumValues; ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +00006047 EVT VT = ValueVTs[Value];
Owen Anderson23b9b192009-08-12 00:36:31 +00006048 const Type *ArgTy = VT.getTypeForEVT(RetTy->getContext());
Chris Lattner2a0b96c2008-10-18 18:49:30 +00006049 SDValue Op = SDValue(Args[i].Node.getNode(),
6050 Args[i].Node.getResNo() + Value);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006051 ISD::ArgFlagsTy Flags;
6052 unsigned OriginalAlignment =
6053 getTargetData()->getABITypeAlignment(ArgTy);
6054
6055 if (Args[i].isZExt)
6056 Flags.setZExt();
6057 if (Args[i].isSExt)
6058 Flags.setSExt();
6059 if (Args[i].isInReg)
6060 Flags.setInReg();
6061 if (Args[i].isSRet)
6062 Flags.setSRet();
6063 if (Args[i].isByVal) {
6064 Flags.setByVal();
6065 const PointerType *Ty = cast<PointerType>(Args[i].Ty);
6066 const Type *ElementTy = Ty->getElementType();
6067 unsigned FrameAlign = getByValTypeAlignment(ElementTy);
Duncan Sands777d2302009-05-09 07:06:46 +00006068 unsigned FrameSize = getTargetData()->getTypeAllocSize(ElementTy);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006069 // For ByVal, alignment should come from FE. BE will guess if this
6070 // info is not there but there are cases it cannot get right.
6071 if (Args[i].Alignment)
6072 FrameAlign = Args[i].Alignment;
6073 Flags.setByValAlign(FrameAlign);
6074 Flags.setByValSize(FrameSize);
6075 }
6076 if (Args[i].isNest)
6077 Flags.setNest();
6078 Flags.setOrigAlign(OriginalAlignment);
6079
Owen Anderson23b9b192009-08-12 00:36:31 +00006080 EVT PartVT = getRegisterType(RetTy->getContext(), VT);
6081 unsigned NumParts = getNumRegisters(RetTy->getContext(), VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006082 SmallVector<SDValue, 4> Parts(NumParts);
6083 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
6084
6085 if (Args[i].isSExt)
6086 ExtendKind = ISD::SIGN_EXTEND;
6087 else if (Args[i].isZExt)
6088 ExtendKind = ISD::ZERO_EXTEND;
6089
Bill Wendling46ada192010-03-02 01:55:18 +00006090 getCopyToParts(DAG, dl, Op, &Parts[0], NumParts,
Bill Wendling3ea3c242009-12-22 02:10:19 +00006091 PartVT, ExtendKind);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006092
Dan Gohman98ca4f22009-08-05 01:29:28 +00006093 for (unsigned j = 0; j != NumParts; ++j) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006094 // if it isn't first piece, alignment must be 1
Dan Gohmanc9403652010-07-07 15:54:55 +00006095 ISD::OutputArg MyFlags(Flags, Parts[j].getValueType(),
6096 i < NumFixedArgs);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006097 if (NumParts > 1 && j == 0)
6098 MyFlags.Flags.setSplit();
6099 else if (j != 0)
6100 MyFlags.Flags.setOrigAlign(1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006101
Dan Gohman98ca4f22009-08-05 01:29:28 +00006102 Outs.push_back(MyFlags);
Dan Gohmanc9403652010-07-07 15:54:55 +00006103 OutVals.push_back(Parts[j]);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006104 }
6105 }
6106 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006107
Dan Gohman98ca4f22009-08-05 01:29:28 +00006108 // Handle the incoming return values from the call.
6109 SmallVector<ISD::InputArg, 32> Ins;
Owen Andersone50ed302009-08-10 22:56:29 +00006110 SmallVector<EVT, 4> RetTys;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006111 ComputeValueVTs(*this, RetTy, RetTys);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006112 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
Owen Andersone50ed302009-08-10 22:56:29 +00006113 EVT VT = RetTys[I];
Owen Anderson23b9b192009-08-12 00:36:31 +00006114 EVT RegisterVT = getRegisterType(RetTy->getContext(), VT);
6115 unsigned NumRegs = getNumRegisters(RetTy->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006116 for (unsigned i = 0; i != NumRegs; ++i) {
6117 ISD::InputArg MyFlags;
Duncan Sands1440e8b2010-11-03 11:35:31 +00006118 MyFlags.VT = RegisterVT.getSimpleVT();
Dan Gohman98ca4f22009-08-05 01:29:28 +00006119 MyFlags.Used = isReturnValueUsed;
6120 if (RetSExt)
6121 MyFlags.Flags.setSExt();
6122 if (RetZExt)
6123 MyFlags.Flags.setZExt();
6124 if (isInreg)
6125 MyFlags.Flags.setInReg();
6126 Ins.push_back(MyFlags);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006127 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006128 }
6129
Dan Gohman98ca4f22009-08-05 01:29:28 +00006130 SmallVector<SDValue, 4> InVals;
Evan Cheng022d9e12010-02-02 23:55:14 +00006131 Chain = LowerCall(Chain, Callee, CallConv, isVarArg, isTailCall,
Dan Gohmanc9403652010-07-07 15:54:55 +00006132 Outs, OutVals, Ins, dl, DAG, InVals);
Dan Gohman5e866062009-08-06 15:37:27 +00006133
6134 // Verify that the target's LowerCall behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +00006135 assert(Chain.getNode() && Chain.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00006136 "LowerCall didn't return a valid chain!");
6137 assert((!isTailCall || InVals.empty()) &&
6138 "LowerCall emitted a return value for a tail call!");
6139 assert((isTailCall || InVals.size() == Ins.size()) &&
6140 "LowerCall didn't emit the correct number of values!");
Dan Gohman98ca4f22009-08-05 01:29:28 +00006141
6142 // For a tail call, the return value is merely live-out and there aren't
6143 // any nodes in the DAG representing it. Return a special value to
6144 // indicate that a tail call has been emitted and no more Instructions
6145 // should be processed in the current block.
6146 if (isTailCall) {
6147 DAG.setRoot(Chain);
6148 return std::make_pair(SDValue(), SDValue());
6149 }
6150
Evan Chengaf1871f2010-03-11 19:38:18 +00006151 DEBUG(for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
6152 assert(InVals[i].getNode() &&
6153 "LowerCall emitted a null value!");
Duncan Sands1440e8b2010-11-03 11:35:31 +00006154 assert(EVT(Ins[i].VT) == InVals[i].getValueType() &&
Evan Chengaf1871f2010-03-11 19:38:18 +00006155 "LowerCall emitted a value with the wrong type!");
6156 });
6157
Dan Gohman98ca4f22009-08-05 01:29:28 +00006158 // Collect the legal value parts into potentially illegal values
6159 // that correspond to the original function's return values.
6160 ISD::NodeType AssertOp = ISD::DELETED_NODE;
6161 if (RetSExt)
6162 AssertOp = ISD::AssertSext;
6163 else if (RetZExt)
6164 AssertOp = ISD::AssertZext;
6165 SmallVector<SDValue, 4> ReturnValues;
6166 unsigned CurReg = 0;
6167 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
Owen Andersone50ed302009-08-10 22:56:29 +00006168 EVT VT = RetTys[I];
Owen Anderson23b9b192009-08-12 00:36:31 +00006169 EVT RegisterVT = getRegisterType(RetTy->getContext(), VT);
6170 unsigned NumRegs = getNumRegisters(RetTy->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006171
Bill Wendling46ada192010-03-02 01:55:18 +00006172 ReturnValues.push_back(getCopyFromParts(DAG, dl, &InVals[CurReg],
Bill Wendling4533cac2010-01-28 21:51:40 +00006173 NumRegs, RegisterVT, VT,
6174 AssertOp));
Dan Gohman98ca4f22009-08-05 01:29:28 +00006175 CurReg += NumRegs;
6176 }
6177
6178 // For a function returning void, there is no return value. We can't create
6179 // such a node, so we just return a null return value in that case. In
6180 // that case, nothing will actualy look at the value.
6181 if (ReturnValues.empty())
6182 return std::make_pair(SDValue(), Chain);
6183
6184 SDValue Res = DAG.getNode(ISD::MERGE_VALUES, dl,
6185 DAG.getVTList(&RetTys[0], RetTys.size()),
6186 &ReturnValues[0], ReturnValues.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006187 return std::make_pair(Res, Chain);
6188}
6189
Duncan Sands9fbc7e22009-01-21 09:00:29 +00006190void TargetLowering::LowerOperationWrapper(SDNode *N,
6191 SmallVectorImpl<SDValue> &Results,
Dan Gohmand858e902010-04-17 15:26:15 +00006192 SelectionDAG &DAG) const {
Duncan Sands9fbc7e22009-01-21 09:00:29 +00006193 SDValue Res = LowerOperation(SDValue(N, 0), DAG);
Sanjiv Guptabb326bb2009-01-21 04:48:39 +00006194 if (Res.getNode())
6195 Results.push_back(Res);
6196}
6197
Dan Gohmand858e902010-04-17 15:26:15 +00006198SDValue TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Torok Edwinc23197a2009-07-14 16:55:14 +00006199 llvm_unreachable("LowerOperation not implemented for this target!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006200 return SDValue();
6201}
6202
Dan Gohman46510a72010-04-15 01:51:59 +00006203void
6204SelectionDAGBuilder::CopyValueToVirtualRegister(const Value *V, unsigned Reg) {
Dan Gohman28a17352010-07-01 01:59:43 +00006205 SDValue Op = getNonRegisterValue(V);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006206 assert((Op.getOpcode() != ISD::CopyFromReg ||
6207 cast<RegisterSDNode>(Op.getOperand(1))->getReg() != Reg) &&
6208 "Copy from a reg to the same reg!");
6209 assert(!TargetRegisterInfo::isPhysicalRegister(Reg) && "Is a physreg");
6210
Owen Anderson23b9b192009-08-12 00:36:31 +00006211 RegsForValue RFV(V->getContext(), TLI, Reg, V->getType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006212 SDValue Chain = DAG.getEntryNode();
Bill Wendling46ada192010-03-02 01:55:18 +00006213 RFV.getCopyToRegs(Op, DAG, getCurDebugLoc(), Chain, 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006214 PendingExports.push_back(Chain);
6215}
6216
6217#include "llvm/CodeGen/SelectionDAGISel.h"
6218
Dan Gohman46510a72010-04-15 01:51:59 +00006219void SelectionDAGISel::LowerArguments(const BasicBlock *LLVMBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006220 // If this is the entry block, emit arguments.
Dan Gohman46510a72010-04-15 01:51:59 +00006221 const Function &F = *LLVMBB->getParent();
Dan Gohman2048b852009-11-23 18:04:58 +00006222 SelectionDAG &DAG = SDB->DAG;
Dan Gohman2048b852009-11-23 18:04:58 +00006223 DebugLoc dl = SDB->getCurDebugLoc();
Dan Gohman98ca4f22009-08-05 01:29:28 +00006224 const TargetData *TD = TLI.getTargetData();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006225 SmallVector<ISD::InputArg, 16> Ins;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006226
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00006227 // Check whether the function can return without sret-demotion.
Dan Gohman84023e02010-07-10 09:00:22 +00006228 SmallVector<ISD::OutputArg, 4> Outs;
6229 GetReturnInfo(F.getReturnType(), F.getAttributes().getRetAttributes(),
6230 Outs, TLI);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006231
Dan Gohman7451d3e2010-05-29 17:03:36 +00006232 if (!FuncInfo->CanLowerReturn) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006233 // Put in an sret pointer parameter before all the other parameters.
6234 SmallVector<EVT, 1> ValueVTs;
6235 ComputeValueVTs(TLI, PointerType::getUnqual(F.getReturnType()), ValueVTs);
6236
6237 // NOTE: Assuming that a pointer will never break down to more than one VT
6238 // or one register.
6239 ISD::ArgFlagsTy Flags;
6240 Flags.setSRet();
Dan Gohmanf81eca02010-04-22 20:46:50 +00006241 EVT RegisterVT = TLI.getRegisterType(*DAG.getContext(), ValueVTs[0]);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006242 ISD::InputArg RetArg(Flags, RegisterVT, true);
6243 Ins.push_back(RetArg);
6244 }
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00006245
Dan Gohman98ca4f22009-08-05 01:29:28 +00006246 // Set up the incoming argument description vector.
Dan Gohman98ca4f22009-08-05 01:29:28 +00006247 unsigned Idx = 1;
Dan Gohman46510a72010-04-15 01:51:59 +00006248 for (Function::const_arg_iterator I = F.arg_begin(), E = F.arg_end();
Dan Gohman98ca4f22009-08-05 01:29:28 +00006249 I != E; ++I, ++Idx) {
Owen Andersone50ed302009-08-10 22:56:29 +00006250 SmallVector<EVT, 4> ValueVTs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006251 ComputeValueVTs(TLI, I->getType(), ValueVTs);
6252 bool isArgValueUsed = !I->use_empty();
6253 for (unsigned Value = 0, NumValues = ValueVTs.size();
6254 Value != NumValues; ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +00006255 EVT VT = ValueVTs[Value];
Owen Anderson1d0be152009-08-13 21:58:54 +00006256 const Type *ArgTy = VT.getTypeForEVT(*DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00006257 ISD::ArgFlagsTy Flags;
6258 unsigned OriginalAlignment =
6259 TD->getABITypeAlignment(ArgTy);
6260
6261 if (F.paramHasAttr(Idx, Attribute::ZExt))
6262 Flags.setZExt();
6263 if (F.paramHasAttr(Idx, Attribute::SExt))
6264 Flags.setSExt();
6265 if (F.paramHasAttr(Idx, Attribute::InReg))
6266 Flags.setInReg();
6267 if (F.paramHasAttr(Idx, Attribute::StructRet))
6268 Flags.setSRet();
6269 if (F.paramHasAttr(Idx, Attribute::ByVal)) {
6270 Flags.setByVal();
6271 const PointerType *Ty = cast<PointerType>(I->getType());
6272 const Type *ElementTy = Ty->getElementType();
6273 unsigned FrameAlign = TLI.getByValTypeAlignment(ElementTy);
6274 unsigned FrameSize = TD->getTypeAllocSize(ElementTy);
6275 // For ByVal, alignment should be passed from FE. BE will guess if
6276 // this info is not there but there are cases it cannot get right.
6277 if (F.getParamAlignment(Idx))
6278 FrameAlign = F.getParamAlignment(Idx);
6279 Flags.setByValAlign(FrameAlign);
6280 Flags.setByValSize(FrameSize);
6281 }
6282 if (F.paramHasAttr(Idx, Attribute::Nest))
6283 Flags.setNest();
6284 Flags.setOrigAlign(OriginalAlignment);
6285
Owen Anderson23b9b192009-08-12 00:36:31 +00006286 EVT RegisterVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
6287 unsigned NumRegs = TLI.getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006288 for (unsigned i = 0; i != NumRegs; ++i) {
6289 ISD::InputArg MyFlags(Flags, RegisterVT, isArgValueUsed);
6290 if (NumRegs > 1 && i == 0)
6291 MyFlags.Flags.setSplit();
6292 // if it isn't first piece, alignment must be 1
6293 else if (i > 0)
6294 MyFlags.Flags.setOrigAlign(1);
6295 Ins.push_back(MyFlags);
6296 }
6297 }
6298 }
6299
6300 // Call the target to set up the argument values.
6301 SmallVector<SDValue, 8> InVals;
6302 SDValue NewRoot = TLI.LowerFormalArguments(DAG.getRoot(), F.getCallingConv(),
6303 F.isVarArg(), Ins,
6304 dl, DAG, InVals);
Dan Gohman5e866062009-08-06 15:37:27 +00006305
6306 // Verify that the target's LowerFormalArguments behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +00006307 assert(NewRoot.getNode() && NewRoot.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00006308 "LowerFormalArguments didn't return a valid chain!");
6309 assert(InVals.size() == Ins.size() &&
6310 "LowerFormalArguments didn't emit the correct number of values!");
Bill Wendling3ea58b62009-12-22 21:35:02 +00006311 DEBUG({
6312 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
6313 assert(InVals[i].getNode() &&
6314 "LowerFormalArguments emitted a null value!");
Duncan Sands1440e8b2010-11-03 11:35:31 +00006315 assert(EVT(Ins[i].VT) == InVals[i].getValueType() &&
Bill Wendling3ea58b62009-12-22 21:35:02 +00006316 "LowerFormalArguments emitted a value with the wrong type!");
6317 }
6318 });
Bill Wendling3ea3c242009-12-22 02:10:19 +00006319
Dan Gohman5e866062009-08-06 15:37:27 +00006320 // Update the DAG with the new chain value resulting from argument lowering.
Dan Gohman98ca4f22009-08-05 01:29:28 +00006321 DAG.setRoot(NewRoot);
6322
6323 // Set up the argument values.
6324 unsigned i = 0;
6325 Idx = 1;
Dan Gohman7451d3e2010-05-29 17:03:36 +00006326 if (!FuncInfo->CanLowerReturn) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006327 // Create a virtual register for the sret pointer, and put in a copy
6328 // from the sret argument into it.
6329 SmallVector<EVT, 1> ValueVTs;
6330 ComputeValueVTs(TLI, PointerType::getUnqual(F.getReturnType()), ValueVTs);
6331 EVT VT = ValueVTs[0];
6332 EVT RegVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
6333 ISD::NodeType AssertOp = ISD::DELETED_NODE;
Bill Wendling46ada192010-03-02 01:55:18 +00006334 SDValue ArgValue = getCopyFromParts(DAG, dl, &InVals[0], 1,
Bill Wendling3ea3c242009-12-22 02:10:19 +00006335 RegVT, VT, AssertOp);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006336
Dan Gohman2048b852009-11-23 18:04:58 +00006337 MachineFunction& MF = SDB->DAG.getMachineFunction();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006338 MachineRegisterInfo& RegInfo = MF.getRegInfo();
6339 unsigned SRetReg = RegInfo.createVirtualRegister(TLI.getRegClassFor(RegVT));
Dan Gohman7451d3e2010-05-29 17:03:36 +00006340 FuncInfo->DemoteRegister = SRetReg;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00006341 NewRoot = SDB->DAG.getCopyToReg(NewRoot, SDB->getCurDebugLoc(),
6342 SRetReg, ArgValue);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006343 DAG.setRoot(NewRoot);
Bill Wendling3ea3c242009-12-22 02:10:19 +00006344
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006345 // i indexes lowered arguments. Bump it past the hidden sret argument.
6346 // Idx indexes LLVM arguments. Don't touch it.
6347 ++i;
6348 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006349
Dan Gohman46510a72010-04-15 01:51:59 +00006350 for (Function::const_arg_iterator I = F.arg_begin(), E = F.arg_end(); I != E;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006351 ++I, ++Idx) {
6352 SmallVector<SDValue, 4> ArgValues;
Owen Andersone50ed302009-08-10 22:56:29 +00006353 SmallVector<EVT, 4> ValueVTs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006354 ComputeValueVTs(TLI, I->getType(), ValueVTs);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006355 unsigned NumValues = ValueVTs.size();
Devang Patel9126c0d2010-06-01 19:59:01 +00006356
6357 // If this argument is unused then remember its value. It is used to generate
6358 // debugging information.
6359 if (I->use_empty() && NumValues)
6360 SDB->setUnusedArgValue(I, InVals[i]);
6361
Dan Gohman98ca4f22009-08-05 01:29:28 +00006362 for (unsigned Value = 0; Value != NumValues; ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +00006363 EVT VT = ValueVTs[Value];
Owen Anderson23b9b192009-08-12 00:36:31 +00006364 EVT PartVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
6365 unsigned NumParts = TLI.getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006366
6367 if (!I->use_empty()) {
6368 ISD::NodeType AssertOp = ISD::DELETED_NODE;
6369 if (F.paramHasAttr(Idx, Attribute::SExt))
6370 AssertOp = ISD::AssertSext;
6371 else if (F.paramHasAttr(Idx, Attribute::ZExt))
6372 AssertOp = ISD::AssertZext;
6373
Bill Wendling46ada192010-03-02 01:55:18 +00006374 ArgValues.push_back(getCopyFromParts(DAG, dl, &InVals[i],
Bill Wendling3ea3c242009-12-22 02:10:19 +00006375 NumParts, PartVT, VT,
6376 AssertOp));
Dan Gohman98ca4f22009-08-05 01:29:28 +00006377 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006378
Dan Gohman98ca4f22009-08-05 01:29:28 +00006379 i += NumParts;
6380 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006381
Devang Patel0b48ead2010-08-31 22:22:42 +00006382 // Note down frame index for byval arguments.
6383 if (I->hasByValAttr() && !ArgValues.empty())
Michael J. Spencere70c5262010-10-16 08:25:21 +00006384 if (FrameIndexSDNode *FI =
Devang Patel0b48ead2010-08-31 22:22:42 +00006385 dyn_cast<FrameIndexSDNode>(ArgValues[0].getNode()))
6386 FuncInfo->setByValArgumentFrameIndex(I, FI->getIndex());
6387
Dan Gohman98ca4f22009-08-05 01:29:28 +00006388 if (!I->use_empty()) {
Evan Cheng8e36a5c2010-03-29 21:27:30 +00006389 SDValue Res;
6390 if (!ArgValues.empty())
6391 Res = DAG.getMergeValues(&ArgValues[0], NumValues,
6392 SDB->getCurDebugLoc());
Bill Wendling3ea3c242009-12-22 02:10:19 +00006393 SDB->setValue(I, Res);
6394
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006395 // If this argument is live outside of the entry block, insert a copy from
6396 // whereever we got it to the vreg that other BB's will reference it as.
Dan Gohman2048b852009-11-23 18:04:58 +00006397 SDB->CopyToExportRegsIfNeeded(I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006398 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006399 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006400
Dan Gohman98ca4f22009-08-05 01:29:28 +00006401 assert(i == InVals.size() && "Argument register count mismatch!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006402
6403 // Finally, if the target has anything special to do, allow it to do so.
6404 // FIXME: this should insert code into the DAG!
Dan Gohman64652652010-04-14 20:17:22 +00006405 EmitFunctionEntryCode();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006406}
6407
6408/// Handle PHI nodes in successor blocks. Emit code into the SelectionDAG to
6409/// ensure constants are generated when needed. Remember the virtual registers
6410/// that need to be added to the Machine PHI nodes as input. We cannot just
6411/// directly add them, because expansion might result in multiple MBB's for one
6412/// BB. As such, the start of the BB might correspond to a different MBB than
6413/// the end.
6414///
6415void
Dan Gohmanf81eca02010-04-22 20:46:50 +00006416SelectionDAGBuilder::HandlePHINodesInSuccessorBlocks(const BasicBlock *LLVMBB) {
Dan Gohman46510a72010-04-15 01:51:59 +00006417 const TerminatorInst *TI = LLVMBB->getTerminator();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006418
6419 SmallPtrSet<MachineBasicBlock *, 4> SuccsHandled;
6420
6421 // Check successor nodes' PHI nodes that expect a constant to be available
6422 // from this block.
6423 for (unsigned succ = 0, e = TI->getNumSuccessors(); succ != e; ++succ) {
Dan Gohman46510a72010-04-15 01:51:59 +00006424 const BasicBlock *SuccBB = TI->getSuccessor(succ);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006425 if (!isa<PHINode>(SuccBB->begin())) continue;
Dan Gohmanf81eca02010-04-22 20:46:50 +00006426 MachineBasicBlock *SuccMBB = FuncInfo.MBBMap[SuccBB];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006427
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006428 // If this terminator has multiple identical successors (common for
6429 // switches), only handle each succ once.
6430 if (!SuccsHandled.insert(SuccMBB)) continue;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006431
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006432 MachineBasicBlock::iterator MBBI = SuccMBB->begin();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006433
6434 // At this point we know that there is a 1-1 correspondence between LLVM PHI
6435 // nodes and Machine PHI nodes, but the incoming operands have not been
6436 // emitted yet.
Dan Gohman46510a72010-04-15 01:51:59 +00006437 for (BasicBlock::const_iterator I = SuccBB->begin();
6438 const PHINode *PN = dyn_cast<PHINode>(I); ++I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006439 // Ignore dead phi's.
6440 if (PN->use_empty()) continue;
6441
6442 unsigned Reg;
Dan Gohman46510a72010-04-15 01:51:59 +00006443 const Value *PHIOp = PN->getIncomingValueForBlock(LLVMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006444
Dan Gohman46510a72010-04-15 01:51:59 +00006445 if (const Constant *C = dyn_cast<Constant>(PHIOp)) {
Dan Gohmanf81eca02010-04-22 20:46:50 +00006446 unsigned &RegOut = ConstantsOut[C];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006447 if (RegOut == 0) {
Dan Gohman89496d02010-07-02 00:10:16 +00006448 RegOut = FuncInfo.CreateRegs(C->getType());
Dan Gohmanf81eca02010-04-22 20:46:50 +00006449 CopyValueToVirtualRegister(C, RegOut);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006450 }
6451 Reg = RegOut;
6452 } else {
Dan Gohmanc25ad632010-07-01 01:33:21 +00006453 DenseMap<const Value *, unsigned>::iterator I =
6454 FuncInfo.ValueMap.find(PHIOp);
6455 if (I != FuncInfo.ValueMap.end())
6456 Reg = I->second;
6457 else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006458 assert(isa<AllocaInst>(PHIOp) &&
Dan Gohmanf81eca02010-04-22 20:46:50 +00006459 FuncInfo.StaticAllocaMap.count(cast<AllocaInst>(PHIOp)) &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006460 "Didn't codegen value into a register!??");
Dan Gohman89496d02010-07-02 00:10:16 +00006461 Reg = FuncInfo.CreateRegs(PHIOp->getType());
Dan Gohmanf81eca02010-04-22 20:46:50 +00006462 CopyValueToVirtualRegister(PHIOp, Reg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006463 }
6464 }
6465
6466 // Remember that this register needs to added to the machine PHI node as
6467 // the input for this MBB.
Owen Andersone50ed302009-08-10 22:56:29 +00006468 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006469 ComputeValueVTs(TLI, PN->getType(), ValueVTs);
6470 for (unsigned vti = 0, vte = ValueVTs.size(); vti != vte; ++vti) {
Owen Andersone50ed302009-08-10 22:56:29 +00006471 EVT VT = ValueVTs[vti];
Dan Gohmanf81eca02010-04-22 20:46:50 +00006472 unsigned NumRegisters = TLI.getNumRegisters(*DAG.getContext(), VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006473 for (unsigned i = 0, e = NumRegisters; i != e; ++i)
Dan Gohmanf81eca02010-04-22 20:46:50 +00006474 FuncInfo.PHINodesToUpdate.push_back(std::make_pair(MBBI++, Reg+i));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006475 Reg += NumRegisters;
6476 }
6477 }
6478 }
Dan Gohmanf81eca02010-04-22 20:46:50 +00006479 ConstantsOut.clear();
Dan Gohman3df24e62008-09-03 23:12:08 +00006480}