blob: 9b836a52a39cffc928e605edd56aa715b2363ff2 [file] [log] [blame]
Eric Christopher50880d02010-09-18 18:52:28 +00001//===-- PTXISelLowering.cpp - PTX DAG Lowering Implementation -------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the PTXTargetLowering class.
11//
12//===----------------------------------------------------------------------===//
13
Che-Liang Chioub48f2c22010-10-19 13:14:40 +000014#include "PTX.h"
Eric Christopher50880d02010-09-18 18:52:28 +000015#include "PTXISelLowering.h"
Che-Liang Chiou3278c422010-11-08 03:00:52 +000016#include "PTXMachineFunctionInfo.h"
Eric Christopher50880d02010-09-18 18:52:28 +000017#include "PTXRegisterInfo.h"
Justin Holewinski67a91842011-06-23 18:10:03 +000018#include "PTXSubtarget.h"
Eric Christopher50880d02010-09-18 18:52:28 +000019#include "llvm/Support/ErrorHandling.h"
Justin Holewinskie0aef2d2011-06-16 17:50:00 +000020#include "llvm/CodeGen/CallingConvLower.h"
Che-Liang Chioub48f2c22010-10-19 13:14:40 +000021#include "llvm/CodeGen/MachineFunction.h"
22#include "llvm/CodeGen/MachineRegisterInfo.h"
Eric Christopher50880d02010-09-18 18:52:28 +000023#include "llvm/CodeGen/SelectionDAG.h"
24#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
Che-Liang Chioufd8978b2011-03-02 03:20:28 +000025#include "llvm/Support/raw_ostream.h"
Eric Christopher50880d02010-09-18 18:52:28 +000026
27using namespace llvm;
28
Justin Holewinskie0aef2d2011-06-16 17:50:00 +000029//===----------------------------------------------------------------------===//
30// Calling Convention Implementation
31//===----------------------------------------------------------------------===//
32
33#include "PTXGenCallingConv.inc"
34
35//===----------------------------------------------------------------------===//
36// TargetLowering Implementation
37//===----------------------------------------------------------------------===//
38
Eric Christopher50880d02010-09-18 18:52:28 +000039PTXTargetLowering::PTXTargetLowering(TargetMachine &TM)
40 : TargetLowering(TM, new TargetLoweringObjectFileELF()) {
41 // Set up the register classes.
Justin Holewinski1b91bcd2011-06-16 17:49:58 +000042 addRegisterClass(MVT::i1, PTX::RegPredRegisterClass);
Dan Baileyb05a8a82011-06-24 19:27:10 +000043 addRegisterClass(MVT::i8, PTX::RegI8RegisterClass);
Justin Holewinski1b91bcd2011-06-16 17:49:58 +000044 addRegisterClass(MVT::i16, PTX::RegI16RegisterClass);
45 addRegisterClass(MVT::i32, PTX::RegI32RegisterClass);
46 addRegisterClass(MVT::i64, PTX::RegI64RegisterClass);
47 addRegisterClass(MVT::f32, PTX::RegF32RegisterClass);
48 addRegisterClass(MVT::f64, PTX::RegF64RegisterClass);
Che-Liang Chioufd8978b2011-03-02 03:20:28 +000049
Justin Holewinski4fea05a2011-04-28 00:19:52 +000050 setBooleanContents(ZeroOrOneBooleanContent);
Justin Holewinskiec3141b2011-06-16 15:17:11 +000051
Che-Liang Chioufc7072c2010-12-22 10:38:51 +000052 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
53
Che-Liang Chiouf7172022011-02-28 06:34:09 +000054 setOperationAction(ISD::ConstantFP, MVT::f32, Legal);
Che-Liang Chioufd8978b2011-03-02 03:20:28 +000055 setOperationAction(ISD::ConstantFP, MVT::f64, Legal);
Dan Baileyb05a8a82011-06-24 19:27:10 +000056
57 // Promote i1 type
58 setLoadExtAction(ISD::EXTLOAD, MVT::i1, Promote);
59 setLoadExtAction(ISD::ZEXTLOAD, MVT::i1, Promote);
60 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
61
62 setTruncStoreAction(MVT::i8, MVT::i1, Promote);
63
64 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
65
Justin Holewinski4fea05a2011-04-28 00:19:52 +000066 // Turn i16 (z)extload into load + (z)extend
67 setLoadExtAction(ISD::EXTLOAD, MVT::i16, Expand);
68 setLoadExtAction(ISD::ZEXTLOAD, MVT::i16, Expand);
Dan Baileyb05a8a82011-06-24 19:27:10 +000069 setLoadExtAction(ISD::SEXTLOAD, MVT::i16, Expand);
Che-Liang Chioufd8978b2011-03-02 03:20:28 +000070
Justin Holewinski4fea05a2011-04-28 00:19:52 +000071 // Turn f32 extload into load + fextend
72 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
Justin Holewinskiec3141b2011-06-16 15:17:11 +000073
Justin Holewinski4fea05a2011-04-28 00:19:52 +000074 // Turn f64 truncstore into trunc + store.
75 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Justin Holewinskiec3141b2011-06-16 15:17:11 +000076
Che-Liang Chioufc7072c2010-12-22 10:38:51 +000077 // Customize translation of memory addresses
78 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
Justin Holewinskid6625762011-03-23 16:58:51 +000079 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
Che-Liang Chioufc7072c2010-12-22 10:38:51 +000080
Che-Liang Chiou88d33672011-03-18 11:08:52 +000081 // Expand BR_CC into BRCOND
82 setOperationAction(ISD::BR_CC, MVT::Other, Expand);
83
Justin Holewinski2d525c52011-04-28 00:19:56 +000084 // Expand SELECT_CC into SETCC
85 setOperationAction(ISD::SELECT_CC, MVT::Other, Expand);
86 setOperationAction(ISD::SELECT_CC, MVT::f32, Expand);
87 setOperationAction(ISD::SELECT_CC, MVT::f64, Expand);
Justin Holewinskiec3141b2011-06-16 15:17:11 +000088
Justin Holewinski1b91bcd2011-06-16 17:49:58 +000089 // need to lower SETCC of RegPred into bitwise logic
Justin Holewinski2d525c52011-04-28 00:19:56 +000090 setOperationAction(ISD::SETCC, MVT::i1, Custom);
Eli Friedmanfc5d3052011-05-06 20:34:06 +000091
92 setMinFunctionAlignment(2);
93
Eric Christopher50880d02010-09-18 18:52:28 +000094 // Compute derived properties from the register classes
95 computeRegisterProperties();
96}
97
Justin Holewinski2d525c52011-04-28 00:19:56 +000098MVT::SimpleValueType PTXTargetLowering::getSetCCResultType(EVT VT) const {
99 return MVT::i1;
100}
101
Che-Liang Chioufc7072c2010-12-22 10:38:51 +0000102SDValue PTXTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
103 switch (Op.getOpcode()) {
Che-Liang Chiou88d33672011-03-18 11:08:52 +0000104 default:
105 llvm_unreachable("Unimplemented operand");
Justin Holewinski2d525c52011-04-28 00:19:56 +0000106 case ISD::SETCC:
107 return LowerSETCC(Op, DAG);
Che-Liang Chiou88d33672011-03-18 11:08:52 +0000108 case ISD::GlobalAddress:
109 return LowerGlobalAddress(Op, DAG);
Che-Liang Chioufc7072c2010-12-22 10:38:51 +0000110 }
111}
112
Eric Christopher50880d02010-09-18 18:52:28 +0000113const char *PTXTargetLowering::getTargetNodeName(unsigned Opcode) const {
114 switch (Opcode) {
Che-Liang Chiou8e5d01c2011-02-10 12:01:24 +0000115 default:
116 llvm_unreachable("Unknown opcode");
Justin Holewinski8af78c92011-03-18 19:24:28 +0000117 case PTXISD::COPY_ADDRESS:
118 return "PTXISD::COPY_ADDRESS";
Justin Holewinskia5ccb4e2011-06-23 18:10:05 +0000119 case PTXISD::LOAD_PARAM:
120 return "PTXISD::LOAD_PARAM";
Justin Holewinski67a91842011-06-23 18:10:03 +0000121 case PTXISD::STORE_PARAM:
122 return "PTXISD::STORE_PARAM";
Che-Liang Chiou8e5d01c2011-02-10 12:01:24 +0000123 case PTXISD::EXIT:
124 return "PTXISD::EXIT";
125 case PTXISD::RET:
126 return "PTXISD::RET";
Eric Christopher50880d02010-09-18 18:52:28 +0000127 }
128}
129
130//===----------------------------------------------------------------------===//
Che-Liang Chioufc7072c2010-12-22 10:38:51 +0000131// Custom Lower Operation
132//===----------------------------------------------------------------------===//
133
Justin Holewinski2d525c52011-04-28 00:19:56 +0000134SDValue PTXTargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
135 assert(Op.getValueType() == MVT::i1 && "SetCC type must be 1-bit integer");
136 SDValue Op0 = Op.getOperand(0);
137 SDValue Op1 = Op.getOperand(1);
138 SDValue Op2 = Op.getOperand(2);
139 DebugLoc dl = Op.getDebugLoc();
140 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
Justin Holewinskiec3141b2011-06-16 15:17:11 +0000141
Justin Holewinski2d525c52011-04-28 00:19:56 +0000142 // Look for X == 0, X == 1, X != 0, or X != 1
143 // We can simplify these to bitwise logic
Justin Holewinskiec3141b2011-06-16 15:17:11 +0000144
Justin Holewinski2d525c52011-04-28 00:19:56 +0000145 if (Op1.getOpcode() == ISD::Constant &&
146 (cast<ConstantSDNode>(Op1)->getZExtValue() == 1 ||
147 cast<ConstantSDNode>(Op1)->isNullValue()) &&
148 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
149
Justin Holewinskiec3141b2011-06-16 15:17:11 +0000150 return DAG.getNode(ISD::AND, dl, MVT::i1, Op0, Op1);
Justin Holewinski2d525c52011-04-28 00:19:56 +0000151 }
Justin Holewinskiec3141b2011-06-16 15:17:11 +0000152
Justin Holewinski2d525c52011-04-28 00:19:56 +0000153 return DAG.getNode(ISD::SETCC, dl, MVT::i1, Op0, Op1, Op2);
154}
155
Che-Liang Chioufc7072c2010-12-22 10:38:51 +0000156SDValue PTXTargetLowering::
157LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const {
158 EVT PtrVT = getPointerTy();
159 DebugLoc dl = Op.getDebugLoc();
160 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Justin Holewinski8af78c92011-03-18 19:24:28 +0000161
Justin Holewinskid6625762011-03-23 16:58:51 +0000162 assert(PtrVT.isSimple() && "Pointer must be to primitive type.");
163
Justin Holewinski8af78c92011-03-18 19:24:28 +0000164 SDValue targetGlobal = DAG.getTargetGlobalAddress(GV, dl, PtrVT);
165 SDValue movInstr = DAG.getNode(PTXISD::COPY_ADDRESS,
166 dl,
Justin Holewinskid6625762011-03-23 16:58:51 +0000167 PtrVT.getSimpleVT(),
Justin Holewinski8af78c92011-03-18 19:24:28 +0000168 targetGlobal);
169
170 return movInstr;
Che-Liang Chioufc7072c2010-12-22 10:38:51 +0000171}
172
173//===----------------------------------------------------------------------===//
Eric Christopher50880d02010-09-18 18:52:28 +0000174// Calling Convention Implementation
175//===----------------------------------------------------------------------===//
176
Benjamin Kramera3ac4272010-10-22 17:35:07 +0000177namespace {
178struct argmap_entry {
Che-Liang Chioub48f2c22010-10-19 13:14:40 +0000179 MVT::SimpleValueType VT;
180 TargetRegisterClass *RC;
181 TargetRegisterClass::iterator loc;
182
183 argmap_entry(MVT::SimpleValueType _VT, TargetRegisterClass *_RC)
184 : VT(_VT), RC(_RC), loc(_RC->begin()) {}
185
Benjamin Kramera3ac4272010-10-22 17:35:07 +0000186 void reset() { loc = RC->begin(); }
187 bool operator==(MVT::SimpleValueType _VT) const { return VT == _VT; }
Che-Liang Chioub48f2c22010-10-19 13:14:40 +0000188} argmap[] = {
Justin Holewinski1b91bcd2011-06-16 17:49:58 +0000189 argmap_entry(MVT::i1, PTX::RegPredRegisterClass),
Dan Baileyb05a8a82011-06-24 19:27:10 +0000190 argmap_entry(MVT::i8, PTX::RegI8RegisterClass),
Justin Holewinski1b91bcd2011-06-16 17:49:58 +0000191 argmap_entry(MVT::i16, PTX::RegI16RegisterClass),
192 argmap_entry(MVT::i32, PTX::RegI32RegisterClass),
193 argmap_entry(MVT::i64, PTX::RegI64RegisterClass),
194 argmap_entry(MVT::f32, PTX::RegF32RegisterClass),
195 argmap_entry(MVT::f64, PTX::RegF64RegisterClass)
Che-Liang Chioub48f2c22010-10-19 13:14:40 +0000196};
Che-Liang Chioufd8978b2011-03-02 03:20:28 +0000197} // end anonymous namespace
Che-Liang Chioub48f2c22010-10-19 13:14:40 +0000198
Eric Christopher50880d02010-09-18 18:52:28 +0000199SDValue PTXTargetLowering::
200 LowerFormalArguments(SDValue Chain,
201 CallingConv::ID CallConv,
202 bool isVarArg,
203 const SmallVectorImpl<ISD::InputArg> &Ins,
204 DebugLoc dl,
205 SelectionDAG &DAG,
206 SmallVectorImpl<SDValue> &InVals) const {
Che-Liang Chioub48f2c22010-10-19 13:14:40 +0000207 if (isVarArg) llvm_unreachable("PTX does not support varargs");
208
Che-Liang Chiou3278c422010-11-08 03:00:52 +0000209 MachineFunction &MF = DAG.getMachineFunction();
Justin Holewinski67a91842011-06-23 18:10:03 +0000210 const PTXSubtarget& ST = getTargetMachine().getSubtarget<PTXSubtarget>();
Che-Liang Chiou3278c422010-11-08 03:00:52 +0000211 PTXMachineFunctionInfo *MFI = MF.getInfo<PTXMachineFunctionInfo>();
212
Che-Liang Chioub48f2c22010-10-19 13:14:40 +0000213 switch (CallConv) {
214 default:
215 llvm_unreachable("Unsupported calling convention");
216 break;
217 case CallingConv::PTX_Kernel:
Che-Liang Chiou8e5d01c2011-02-10 12:01:24 +0000218 MFI->setKernel(true);
Che-Liang Chioub48f2c22010-10-19 13:14:40 +0000219 break;
220 case CallingConv::PTX_Device:
Che-Liang Chiou3278c422010-11-08 03:00:52 +0000221 MFI->setKernel(false);
Che-Liang Chioub48f2c22010-10-19 13:14:40 +0000222 break;
223 }
224
Justin Holewinski67a91842011-06-23 18:10:03 +0000225 // We do one of two things here:
226 // IsKernel || SM >= 2.0 -> Use param space for arguments
227 // SM < 2.0 -> Use registers for arguments
Justin Holewinski35f4fb32011-06-24 16:27:49 +0000228 if (MFI->isKernel() || ST.useParamSpaceForDeviceArgs()) {
Justin Holewinskia5ccb4e2011-06-23 18:10:05 +0000229 // We just need to emit the proper LOAD_PARAM ISDs
Justin Holewinskie0aef2d2011-06-16 17:50:00 +0000230 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
Che-Liang Chiou8e5d01c2011-02-10 12:01:24 +0000231
Justin Holewinski67a91842011-06-23 18:10:03 +0000232 assert((!MFI->isKernel() || Ins[i].VT != MVT::i1) &&
233 "Kernels cannot take pred operands");
Che-Liang Chioub48f2c22010-10-19 13:14:40 +0000234
Justin Holewinskia5ccb4e2011-06-23 18:10:05 +0000235 SDValue ArgValue = DAG.getNode(PTXISD::LOAD_PARAM, dl, Ins[i].VT, Chain,
Justin Holewinskie0aef2d2011-06-16 17:50:00 +0000236 DAG.getTargetConstant(i, MVT::i32));
237 InVals.push_back(ArgValue);
Che-Liang Chioub48f2c22010-10-19 13:14:40 +0000238
Justin Holewinskie0aef2d2011-06-16 17:50:00 +0000239 // Instead of storing a physical register in our argument list, we just
240 // store the total size of the parameter, in bits. The ASM printer
241 // knows how to process this.
242 MFI->addArgReg(Ins[i].VT.getStoreSizeInBits());
243 }
Che-Liang Chioub48f2c22010-10-19 13:14:40 +0000244 }
Justin Holewinskie0aef2d2011-06-16 17:50:00 +0000245 else {
246 // For device functions, we use the PTX calling convention to do register
247 // assignments then create CopyFromReg ISDs for the allocated registers
Che-Liang Chioub48f2c22010-10-19 13:14:40 +0000248
Justin Holewinskie0aef2d2011-06-16 17:50:00 +0000249 SmallVector<CCValAssign, 16> ArgLocs;
250 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(), ArgLocs,
251 *DAG.getContext());
252
253 CCInfo.AnalyzeFormalArguments(Ins, CC_PTX);
254
255 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
256
257 CCValAssign& VA = ArgLocs[i];
258 EVT RegVT = VA.getLocVT();
259 TargetRegisterClass* TRC = 0;
260
261 assert(VA.isRegLoc() && "CCValAssign must be RegLoc");
262
263 // Determine which register class we need
264 if (RegVT == MVT::i1) {
265 TRC = PTX::RegPredRegisterClass;
266 }
Dan Baileyb05a8a82011-06-24 19:27:10 +0000267 else if (RegVT == MVT::i8) {
268 TRC = PTX::RegI8RegisterClass;
269 }
Justin Holewinskie0aef2d2011-06-16 17:50:00 +0000270 else if (RegVT == MVT::i16) {
271 TRC = PTX::RegI16RegisterClass;
272 }
273 else if (RegVT == MVT::i32) {
274 TRC = PTX::RegI32RegisterClass;
275 }
276 else if (RegVT == MVT::i64) {
277 TRC = PTX::RegI64RegisterClass;
278 }
279 else if (RegVT == MVT::f32) {
280 TRC = PTX::RegF32RegisterClass;
281 }
282 else if (RegVT == MVT::f64) {
283 TRC = PTX::RegF64RegisterClass;
284 }
285 else {
286 llvm_unreachable("Unknown parameter type");
287 }
288
289 unsigned Reg = MF.getRegInfo().createVirtualRegister(TRC);
290 MF.getRegInfo().addLiveIn(VA.getLocReg(), Reg);
291
292 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
293 InVals.push_back(ArgValue);
294
295 MFI->addArgReg(VA.getLocReg());
296 }
297 }
Che-Liang Chiou3278c422010-11-08 03:00:52 +0000298
Eric Christopher50880d02010-09-18 18:52:28 +0000299 return Chain;
300}
301
302SDValue PTXTargetLowering::
303 LowerReturn(SDValue Chain,
304 CallingConv::ID CallConv,
305 bool isVarArg,
306 const SmallVectorImpl<ISD::OutputArg> &Outs,
307 const SmallVectorImpl<SDValue> &OutVals,
308 DebugLoc dl,
309 SelectionDAG &DAG) const {
Che-Liang Chioub48f2c22010-10-19 13:14:40 +0000310 if (isVarArg) llvm_unreachable("PTX does not support varargs");
Che-Liang Chiouf9930da2010-09-25 07:46:17 +0000311
312 switch (CallConv) {
313 default:
314 llvm_unreachable("Unsupported calling convention.");
315 case CallingConv::PTX_Kernel:
316 assert(Outs.size() == 0 && "Kernel must return void.");
317 return DAG.getNode(PTXISD::EXIT, dl, MVT::Other, Chain);
318 case CallingConv::PTX_Device:
Justin Holewinskie0aef2d2011-06-16 17:50:00 +0000319 //assert(Outs.size() <= 1 && "Can at most return one value.");
Che-Liang Chiouf9930da2010-09-25 07:46:17 +0000320 break;
321 }
322
Justin Holewinskie0aef2d2011-06-16 17:50:00 +0000323 MachineFunction& MF = DAG.getMachineFunction();
324 PTXMachineFunctionInfo *MFI = MF.getInfo<PTXMachineFunctionInfo>();
Che-Liang Chiouf9930da2010-09-25 07:46:17 +0000325
Che-Liang Chiouf9930da2010-09-25 07:46:17 +0000326 SDValue Flag;
Che-Liang Chiouf7172022011-02-28 06:34:09 +0000327
Justin Holewinskid8149c12011-06-23 18:10:13 +0000328 // Even though we could use the .param space for return arguments for
329 // device functions if SM >= 2.0 and the number of return arguments is
330 // only 1, we just always use registers since this makes the codegen
331 // easier.
332 SmallVector<CCValAssign, 16> RVLocs;
333 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
334 getTargetMachine(), RVLocs, *DAG.getContext());
Justin Holewinskie0aef2d2011-06-16 17:50:00 +0000335
Justin Holewinskid8149c12011-06-23 18:10:13 +0000336 CCInfo.AnalyzeReturn(Outs, RetCC_PTX);
Justin Holewinskie0aef2d2011-06-16 17:50:00 +0000337
Justin Holewinskid8149c12011-06-23 18:10:13 +0000338 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
339 CCValAssign& VA = RVLocs[i];
Justin Holewinskie0aef2d2011-06-16 17:50:00 +0000340
Justin Holewinskid8149c12011-06-23 18:10:13 +0000341 assert(VA.isRegLoc() && "CCValAssign must be RegLoc");
Justin Holewinskie0aef2d2011-06-16 17:50:00 +0000342
Justin Holewinskid8149c12011-06-23 18:10:13 +0000343 unsigned Reg = VA.getLocReg();
Justin Holewinskie0aef2d2011-06-16 17:50:00 +0000344
Justin Holewinskid8149c12011-06-23 18:10:13 +0000345 DAG.getMachineFunction().getRegInfo().addLiveOut(Reg);
Justin Holewinskie0aef2d2011-06-16 17:50:00 +0000346
Justin Holewinskid8149c12011-06-23 18:10:13 +0000347 Chain = DAG.getCopyToReg(Chain, dl, Reg, OutVals[i], Flag);
Justin Holewinskie0aef2d2011-06-16 17:50:00 +0000348
Justin Holewinskid8149c12011-06-23 18:10:13 +0000349 // Guarantee that all emitted copies are stuck together,
350 // avoiding something bad
351 Flag = Chain.getValue(1);
Justin Holewinskie0aef2d2011-06-16 17:50:00 +0000352
Justin Holewinskid8149c12011-06-23 18:10:13 +0000353 MFI->addRetReg(Reg);
Che-Liang Chioufd8978b2011-03-02 03:20:28 +0000354 }
Justin Holewinskie0aef2d2011-06-16 17:50:00 +0000355
356 if (Flag.getNode() == 0) {
357 return DAG.getNode(PTXISD::RET, dl, MVT::Other, Chain);
Che-Liang Chiouf7172022011-02-28 06:34:09 +0000358 }
359 else {
Justin Holewinskie0aef2d2011-06-16 17:50:00 +0000360 return DAG.getNode(PTXISD::RET, dl, MVT::Other, Chain, Flag);
Che-Liang Chiouf7172022011-02-28 06:34:09 +0000361 }
Eric Christopher50880d02010-09-18 18:52:28 +0000362}