Eric Christopher | 50880d0 | 2010-09-18 18:52:28 +0000 | [diff] [blame] | 1 | //===-- PTXISelLowering.cpp - PTX DAG Lowering Implementation -------------===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file implements the PTXTargetLowering class. |
| 11 | // |
| 12 | //===----------------------------------------------------------------------===// |
| 13 | |
Che-Liang Chiou | b48f2c2 | 2010-10-19 13:14:40 +0000 | [diff] [blame] | 14 | #include "PTX.h" |
Eric Christopher | 50880d0 | 2010-09-18 18:52:28 +0000 | [diff] [blame] | 15 | #include "PTXISelLowering.h" |
Che-Liang Chiou | 3278c42 | 2010-11-08 03:00:52 +0000 | [diff] [blame] | 16 | #include "PTXMachineFunctionInfo.h" |
Eric Christopher | 50880d0 | 2010-09-18 18:52:28 +0000 | [diff] [blame] | 17 | #include "PTXRegisterInfo.h" |
Justin Holewinski | 67a9184 | 2011-06-23 18:10:03 +0000 | [diff] [blame] | 18 | #include "PTXSubtarget.h" |
Eric Christopher | 50880d0 | 2010-09-18 18:52:28 +0000 | [diff] [blame] | 19 | #include "llvm/Support/ErrorHandling.h" |
Justin Holewinski | e0aef2d | 2011-06-16 17:50:00 +0000 | [diff] [blame] | 20 | #include "llvm/CodeGen/CallingConvLower.h" |
Che-Liang Chiou | b48f2c2 | 2010-10-19 13:14:40 +0000 | [diff] [blame] | 21 | #include "llvm/CodeGen/MachineFunction.h" |
| 22 | #include "llvm/CodeGen/MachineRegisterInfo.h" |
Eric Christopher | 50880d0 | 2010-09-18 18:52:28 +0000 | [diff] [blame] | 23 | #include "llvm/CodeGen/SelectionDAG.h" |
| 24 | #include "llvm/CodeGen/TargetLoweringObjectFileImpl.h" |
Che-Liang Chiou | fd8978b | 2011-03-02 03:20:28 +0000 | [diff] [blame] | 25 | #include "llvm/Support/raw_ostream.h" |
Eric Christopher | 50880d0 | 2010-09-18 18:52:28 +0000 | [diff] [blame] | 26 | |
| 27 | using namespace llvm; |
| 28 | |
Justin Holewinski | e0aef2d | 2011-06-16 17:50:00 +0000 | [diff] [blame] | 29 | //===----------------------------------------------------------------------===// |
| 30 | // Calling Convention Implementation |
| 31 | //===----------------------------------------------------------------------===// |
| 32 | |
| 33 | #include "PTXGenCallingConv.inc" |
| 34 | |
| 35 | //===----------------------------------------------------------------------===// |
| 36 | // TargetLowering Implementation |
| 37 | //===----------------------------------------------------------------------===// |
| 38 | |
Eric Christopher | 50880d0 | 2010-09-18 18:52:28 +0000 | [diff] [blame] | 39 | PTXTargetLowering::PTXTargetLowering(TargetMachine &TM) |
| 40 | : TargetLowering(TM, new TargetLoweringObjectFileELF()) { |
| 41 | // Set up the register classes. |
Justin Holewinski | 1b91bcd | 2011-06-16 17:49:58 +0000 | [diff] [blame] | 42 | addRegisterClass(MVT::i1, PTX::RegPredRegisterClass); |
Dan Bailey | b05a8a8 | 2011-06-24 19:27:10 +0000 | [diff] [blame^] | 43 | addRegisterClass(MVT::i8, PTX::RegI8RegisterClass); |
Justin Holewinski | 1b91bcd | 2011-06-16 17:49:58 +0000 | [diff] [blame] | 44 | addRegisterClass(MVT::i16, PTX::RegI16RegisterClass); |
| 45 | addRegisterClass(MVT::i32, PTX::RegI32RegisterClass); |
| 46 | addRegisterClass(MVT::i64, PTX::RegI64RegisterClass); |
| 47 | addRegisterClass(MVT::f32, PTX::RegF32RegisterClass); |
| 48 | addRegisterClass(MVT::f64, PTX::RegF64RegisterClass); |
Che-Liang Chiou | fd8978b | 2011-03-02 03:20:28 +0000 | [diff] [blame] | 49 | |
Justin Holewinski | 4fea05a | 2011-04-28 00:19:52 +0000 | [diff] [blame] | 50 | setBooleanContents(ZeroOrOneBooleanContent); |
Justin Holewinski | ec3141b | 2011-06-16 15:17:11 +0000 | [diff] [blame] | 51 | |
Che-Liang Chiou | fc7072c | 2010-12-22 10:38:51 +0000 | [diff] [blame] | 52 | setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand); |
| 53 | |
Che-Liang Chiou | f717202 | 2011-02-28 06:34:09 +0000 | [diff] [blame] | 54 | setOperationAction(ISD::ConstantFP, MVT::f32, Legal); |
Che-Liang Chiou | fd8978b | 2011-03-02 03:20:28 +0000 | [diff] [blame] | 55 | setOperationAction(ISD::ConstantFP, MVT::f64, Legal); |
Dan Bailey | b05a8a8 | 2011-06-24 19:27:10 +0000 | [diff] [blame^] | 56 | |
| 57 | // Promote i1 type |
| 58 | setLoadExtAction(ISD::EXTLOAD, MVT::i1, Promote); |
| 59 | setLoadExtAction(ISD::ZEXTLOAD, MVT::i1, Promote); |
| 60 | setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote); |
| 61 | |
| 62 | setTruncStoreAction(MVT::i8, MVT::i1, Promote); |
| 63 | |
| 64 | setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand); |
| 65 | |
Justin Holewinski | 4fea05a | 2011-04-28 00:19:52 +0000 | [diff] [blame] | 66 | // Turn i16 (z)extload into load + (z)extend |
| 67 | setLoadExtAction(ISD::EXTLOAD, MVT::i16, Expand); |
| 68 | setLoadExtAction(ISD::ZEXTLOAD, MVT::i16, Expand); |
Dan Bailey | b05a8a8 | 2011-06-24 19:27:10 +0000 | [diff] [blame^] | 69 | setLoadExtAction(ISD::SEXTLOAD, MVT::i16, Expand); |
Che-Liang Chiou | fd8978b | 2011-03-02 03:20:28 +0000 | [diff] [blame] | 70 | |
Justin Holewinski | 4fea05a | 2011-04-28 00:19:52 +0000 | [diff] [blame] | 71 | // Turn f32 extload into load + fextend |
| 72 | setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand); |
Justin Holewinski | ec3141b | 2011-06-16 15:17:11 +0000 | [diff] [blame] | 73 | |
Justin Holewinski | 4fea05a | 2011-04-28 00:19:52 +0000 | [diff] [blame] | 74 | // Turn f64 truncstore into trunc + store. |
| 75 | setTruncStoreAction(MVT::f64, MVT::f32, Expand); |
Justin Holewinski | ec3141b | 2011-06-16 15:17:11 +0000 | [diff] [blame] | 76 | |
Che-Liang Chiou | fc7072c | 2010-12-22 10:38:51 +0000 | [diff] [blame] | 77 | // Customize translation of memory addresses |
| 78 | setOperationAction(ISD::GlobalAddress, MVT::i32, Custom); |
Justin Holewinski | d662576 | 2011-03-23 16:58:51 +0000 | [diff] [blame] | 79 | setOperationAction(ISD::GlobalAddress, MVT::i64, Custom); |
Che-Liang Chiou | fc7072c | 2010-12-22 10:38:51 +0000 | [diff] [blame] | 80 | |
Che-Liang Chiou | 88d3367 | 2011-03-18 11:08:52 +0000 | [diff] [blame] | 81 | // Expand BR_CC into BRCOND |
| 82 | setOperationAction(ISD::BR_CC, MVT::Other, Expand); |
| 83 | |
Justin Holewinski | 2d525c5 | 2011-04-28 00:19:56 +0000 | [diff] [blame] | 84 | // Expand SELECT_CC into SETCC |
| 85 | setOperationAction(ISD::SELECT_CC, MVT::Other, Expand); |
| 86 | setOperationAction(ISD::SELECT_CC, MVT::f32, Expand); |
| 87 | setOperationAction(ISD::SELECT_CC, MVT::f64, Expand); |
Justin Holewinski | ec3141b | 2011-06-16 15:17:11 +0000 | [diff] [blame] | 88 | |
Justin Holewinski | 1b91bcd | 2011-06-16 17:49:58 +0000 | [diff] [blame] | 89 | // need to lower SETCC of RegPred into bitwise logic |
Justin Holewinski | 2d525c5 | 2011-04-28 00:19:56 +0000 | [diff] [blame] | 90 | setOperationAction(ISD::SETCC, MVT::i1, Custom); |
Eli Friedman | fc5d305 | 2011-05-06 20:34:06 +0000 | [diff] [blame] | 91 | |
| 92 | setMinFunctionAlignment(2); |
| 93 | |
Eric Christopher | 50880d0 | 2010-09-18 18:52:28 +0000 | [diff] [blame] | 94 | // Compute derived properties from the register classes |
| 95 | computeRegisterProperties(); |
| 96 | } |
| 97 | |
Justin Holewinski | 2d525c5 | 2011-04-28 00:19:56 +0000 | [diff] [blame] | 98 | MVT::SimpleValueType PTXTargetLowering::getSetCCResultType(EVT VT) const { |
| 99 | return MVT::i1; |
| 100 | } |
| 101 | |
Che-Liang Chiou | fc7072c | 2010-12-22 10:38:51 +0000 | [diff] [blame] | 102 | SDValue PTXTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const { |
| 103 | switch (Op.getOpcode()) { |
Che-Liang Chiou | 88d3367 | 2011-03-18 11:08:52 +0000 | [diff] [blame] | 104 | default: |
| 105 | llvm_unreachable("Unimplemented operand"); |
Justin Holewinski | 2d525c5 | 2011-04-28 00:19:56 +0000 | [diff] [blame] | 106 | case ISD::SETCC: |
| 107 | return LowerSETCC(Op, DAG); |
Che-Liang Chiou | 88d3367 | 2011-03-18 11:08:52 +0000 | [diff] [blame] | 108 | case ISD::GlobalAddress: |
| 109 | return LowerGlobalAddress(Op, DAG); |
Che-Liang Chiou | fc7072c | 2010-12-22 10:38:51 +0000 | [diff] [blame] | 110 | } |
| 111 | } |
| 112 | |
Eric Christopher | 50880d0 | 2010-09-18 18:52:28 +0000 | [diff] [blame] | 113 | const char *PTXTargetLowering::getTargetNodeName(unsigned Opcode) const { |
| 114 | switch (Opcode) { |
Che-Liang Chiou | 8e5d01c | 2011-02-10 12:01:24 +0000 | [diff] [blame] | 115 | default: |
| 116 | llvm_unreachable("Unknown opcode"); |
Justin Holewinski | 8af78c9 | 2011-03-18 19:24:28 +0000 | [diff] [blame] | 117 | case PTXISD::COPY_ADDRESS: |
| 118 | return "PTXISD::COPY_ADDRESS"; |
Justin Holewinski | a5ccb4e | 2011-06-23 18:10:05 +0000 | [diff] [blame] | 119 | case PTXISD::LOAD_PARAM: |
| 120 | return "PTXISD::LOAD_PARAM"; |
Justin Holewinski | 67a9184 | 2011-06-23 18:10:03 +0000 | [diff] [blame] | 121 | case PTXISD::STORE_PARAM: |
| 122 | return "PTXISD::STORE_PARAM"; |
Che-Liang Chiou | 8e5d01c | 2011-02-10 12:01:24 +0000 | [diff] [blame] | 123 | case PTXISD::EXIT: |
| 124 | return "PTXISD::EXIT"; |
| 125 | case PTXISD::RET: |
| 126 | return "PTXISD::RET"; |
Eric Christopher | 50880d0 | 2010-09-18 18:52:28 +0000 | [diff] [blame] | 127 | } |
| 128 | } |
| 129 | |
| 130 | //===----------------------------------------------------------------------===// |
Che-Liang Chiou | fc7072c | 2010-12-22 10:38:51 +0000 | [diff] [blame] | 131 | // Custom Lower Operation |
| 132 | //===----------------------------------------------------------------------===// |
| 133 | |
Justin Holewinski | 2d525c5 | 2011-04-28 00:19:56 +0000 | [diff] [blame] | 134 | SDValue PTXTargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const { |
| 135 | assert(Op.getValueType() == MVT::i1 && "SetCC type must be 1-bit integer"); |
| 136 | SDValue Op0 = Op.getOperand(0); |
| 137 | SDValue Op1 = Op.getOperand(1); |
| 138 | SDValue Op2 = Op.getOperand(2); |
| 139 | DebugLoc dl = Op.getDebugLoc(); |
| 140 | ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get(); |
Justin Holewinski | ec3141b | 2011-06-16 15:17:11 +0000 | [diff] [blame] | 141 | |
Justin Holewinski | 2d525c5 | 2011-04-28 00:19:56 +0000 | [diff] [blame] | 142 | // Look for X == 0, X == 1, X != 0, or X != 1 |
| 143 | // We can simplify these to bitwise logic |
Justin Holewinski | ec3141b | 2011-06-16 15:17:11 +0000 | [diff] [blame] | 144 | |
Justin Holewinski | 2d525c5 | 2011-04-28 00:19:56 +0000 | [diff] [blame] | 145 | if (Op1.getOpcode() == ISD::Constant && |
| 146 | (cast<ConstantSDNode>(Op1)->getZExtValue() == 1 || |
| 147 | cast<ConstantSDNode>(Op1)->isNullValue()) && |
| 148 | (CC == ISD::SETEQ || CC == ISD::SETNE)) { |
| 149 | |
Justin Holewinski | ec3141b | 2011-06-16 15:17:11 +0000 | [diff] [blame] | 150 | return DAG.getNode(ISD::AND, dl, MVT::i1, Op0, Op1); |
Justin Holewinski | 2d525c5 | 2011-04-28 00:19:56 +0000 | [diff] [blame] | 151 | } |
Justin Holewinski | ec3141b | 2011-06-16 15:17:11 +0000 | [diff] [blame] | 152 | |
Justin Holewinski | 2d525c5 | 2011-04-28 00:19:56 +0000 | [diff] [blame] | 153 | return DAG.getNode(ISD::SETCC, dl, MVT::i1, Op0, Op1, Op2); |
| 154 | } |
| 155 | |
Che-Liang Chiou | fc7072c | 2010-12-22 10:38:51 +0000 | [diff] [blame] | 156 | SDValue PTXTargetLowering:: |
| 157 | LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const { |
| 158 | EVT PtrVT = getPointerTy(); |
| 159 | DebugLoc dl = Op.getDebugLoc(); |
| 160 | const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal(); |
Justin Holewinski | 8af78c9 | 2011-03-18 19:24:28 +0000 | [diff] [blame] | 161 | |
Justin Holewinski | d662576 | 2011-03-23 16:58:51 +0000 | [diff] [blame] | 162 | assert(PtrVT.isSimple() && "Pointer must be to primitive type."); |
| 163 | |
Justin Holewinski | 8af78c9 | 2011-03-18 19:24:28 +0000 | [diff] [blame] | 164 | SDValue targetGlobal = DAG.getTargetGlobalAddress(GV, dl, PtrVT); |
| 165 | SDValue movInstr = DAG.getNode(PTXISD::COPY_ADDRESS, |
| 166 | dl, |
Justin Holewinski | d662576 | 2011-03-23 16:58:51 +0000 | [diff] [blame] | 167 | PtrVT.getSimpleVT(), |
Justin Holewinski | 8af78c9 | 2011-03-18 19:24:28 +0000 | [diff] [blame] | 168 | targetGlobal); |
| 169 | |
| 170 | return movInstr; |
Che-Liang Chiou | fc7072c | 2010-12-22 10:38:51 +0000 | [diff] [blame] | 171 | } |
| 172 | |
| 173 | //===----------------------------------------------------------------------===// |
Eric Christopher | 50880d0 | 2010-09-18 18:52:28 +0000 | [diff] [blame] | 174 | // Calling Convention Implementation |
| 175 | //===----------------------------------------------------------------------===// |
| 176 | |
Benjamin Kramer | a3ac427 | 2010-10-22 17:35:07 +0000 | [diff] [blame] | 177 | namespace { |
| 178 | struct argmap_entry { |
Che-Liang Chiou | b48f2c2 | 2010-10-19 13:14:40 +0000 | [diff] [blame] | 179 | MVT::SimpleValueType VT; |
| 180 | TargetRegisterClass *RC; |
| 181 | TargetRegisterClass::iterator loc; |
| 182 | |
| 183 | argmap_entry(MVT::SimpleValueType _VT, TargetRegisterClass *_RC) |
| 184 | : VT(_VT), RC(_RC), loc(_RC->begin()) {} |
| 185 | |
Benjamin Kramer | a3ac427 | 2010-10-22 17:35:07 +0000 | [diff] [blame] | 186 | void reset() { loc = RC->begin(); } |
| 187 | bool operator==(MVT::SimpleValueType _VT) const { return VT == _VT; } |
Che-Liang Chiou | b48f2c2 | 2010-10-19 13:14:40 +0000 | [diff] [blame] | 188 | } argmap[] = { |
Justin Holewinski | 1b91bcd | 2011-06-16 17:49:58 +0000 | [diff] [blame] | 189 | argmap_entry(MVT::i1, PTX::RegPredRegisterClass), |
Dan Bailey | b05a8a8 | 2011-06-24 19:27:10 +0000 | [diff] [blame^] | 190 | argmap_entry(MVT::i8, PTX::RegI8RegisterClass), |
Justin Holewinski | 1b91bcd | 2011-06-16 17:49:58 +0000 | [diff] [blame] | 191 | argmap_entry(MVT::i16, PTX::RegI16RegisterClass), |
| 192 | argmap_entry(MVT::i32, PTX::RegI32RegisterClass), |
| 193 | argmap_entry(MVT::i64, PTX::RegI64RegisterClass), |
| 194 | argmap_entry(MVT::f32, PTX::RegF32RegisterClass), |
| 195 | argmap_entry(MVT::f64, PTX::RegF64RegisterClass) |
Che-Liang Chiou | b48f2c2 | 2010-10-19 13:14:40 +0000 | [diff] [blame] | 196 | }; |
Che-Liang Chiou | fd8978b | 2011-03-02 03:20:28 +0000 | [diff] [blame] | 197 | } // end anonymous namespace |
Che-Liang Chiou | b48f2c2 | 2010-10-19 13:14:40 +0000 | [diff] [blame] | 198 | |
Eric Christopher | 50880d0 | 2010-09-18 18:52:28 +0000 | [diff] [blame] | 199 | SDValue PTXTargetLowering:: |
| 200 | LowerFormalArguments(SDValue Chain, |
| 201 | CallingConv::ID CallConv, |
| 202 | bool isVarArg, |
| 203 | const SmallVectorImpl<ISD::InputArg> &Ins, |
| 204 | DebugLoc dl, |
| 205 | SelectionDAG &DAG, |
| 206 | SmallVectorImpl<SDValue> &InVals) const { |
Che-Liang Chiou | b48f2c2 | 2010-10-19 13:14:40 +0000 | [diff] [blame] | 207 | if (isVarArg) llvm_unreachable("PTX does not support varargs"); |
| 208 | |
Che-Liang Chiou | 3278c42 | 2010-11-08 03:00:52 +0000 | [diff] [blame] | 209 | MachineFunction &MF = DAG.getMachineFunction(); |
Justin Holewinski | 67a9184 | 2011-06-23 18:10:03 +0000 | [diff] [blame] | 210 | const PTXSubtarget& ST = getTargetMachine().getSubtarget<PTXSubtarget>(); |
Che-Liang Chiou | 3278c42 | 2010-11-08 03:00:52 +0000 | [diff] [blame] | 211 | PTXMachineFunctionInfo *MFI = MF.getInfo<PTXMachineFunctionInfo>(); |
| 212 | |
Che-Liang Chiou | b48f2c2 | 2010-10-19 13:14:40 +0000 | [diff] [blame] | 213 | switch (CallConv) { |
| 214 | default: |
| 215 | llvm_unreachable("Unsupported calling convention"); |
| 216 | break; |
| 217 | case CallingConv::PTX_Kernel: |
Che-Liang Chiou | 8e5d01c | 2011-02-10 12:01:24 +0000 | [diff] [blame] | 218 | MFI->setKernel(true); |
Che-Liang Chiou | b48f2c2 | 2010-10-19 13:14:40 +0000 | [diff] [blame] | 219 | break; |
| 220 | case CallingConv::PTX_Device: |
Che-Liang Chiou | 3278c42 | 2010-11-08 03:00:52 +0000 | [diff] [blame] | 221 | MFI->setKernel(false); |
Che-Liang Chiou | b48f2c2 | 2010-10-19 13:14:40 +0000 | [diff] [blame] | 222 | break; |
| 223 | } |
| 224 | |
Justin Holewinski | 67a9184 | 2011-06-23 18:10:03 +0000 | [diff] [blame] | 225 | // We do one of two things here: |
| 226 | // IsKernel || SM >= 2.0 -> Use param space for arguments |
| 227 | // SM < 2.0 -> Use registers for arguments |
Justin Holewinski | 35f4fb3 | 2011-06-24 16:27:49 +0000 | [diff] [blame] | 228 | if (MFI->isKernel() || ST.useParamSpaceForDeviceArgs()) { |
Justin Holewinski | a5ccb4e | 2011-06-23 18:10:05 +0000 | [diff] [blame] | 229 | // We just need to emit the proper LOAD_PARAM ISDs |
Justin Holewinski | e0aef2d | 2011-06-16 17:50:00 +0000 | [diff] [blame] | 230 | for (unsigned i = 0, e = Ins.size(); i != e; ++i) { |
Che-Liang Chiou | 8e5d01c | 2011-02-10 12:01:24 +0000 | [diff] [blame] | 231 | |
Justin Holewinski | 67a9184 | 2011-06-23 18:10:03 +0000 | [diff] [blame] | 232 | assert((!MFI->isKernel() || Ins[i].VT != MVT::i1) && |
| 233 | "Kernels cannot take pred operands"); |
Che-Liang Chiou | b48f2c2 | 2010-10-19 13:14:40 +0000 | [diff] [blame] | 234 | |
Justin Holewinski | a5ccb4e | 2011-06-23 18:10:05 +0000 | [diff] [blame] | 235 | SDValue ArgValue = DAG.getNode(PTXISD::LOAD_PARAM, dl, Ins[i].VT, Chain, |
Justin Holewinski | e0aef2d | 2011-06-16 17:50:00 +0000 | [diff] [blame] | 236 | DAG.getTargetConstant(i, MVT::i32)); |
| 237 | InVals.push_back(ArgValue); |
Che-Liang Chiou | b48f2c2 | 2010-10-19 13:14:40 +0000 | [diff] [blame] | 238 | |
Justin Holewinski | e0aef2d | 2011-06-16 17:50:00 +0000 | [diff] [blame] | 239 | // Instead of storing a physical register in our argument list, we just |
| 240 | // store the total size of the parameter, in bits. The ASM printer |
| 241 | // knows how to process this. |
| 242 | MFI->addArgReg(Ins[i].VT.getStoreSizeInBits()); |
| 243 | } |
Che-Liang Chiou | b48f2c2 | 2010-10-19 13:14:40 +0000 | [diff] [blame] | 244 | } |
Justin Holewinski | e0aef2d | 2011-06-16 17:50:00 +0000 | [diff] [blame] | 245 | else { |
| 246 | // For device functions, we use the PTX calling convention to do register |
| 247 | // assignments then create CopyFromReg ISDs for the allocated registers |
Che-Liang Chiou | b48f2c2 | 2010-10-19 13:14:40 +0000 | [diff] [blame] | 248 | |
Justin Holewinski | e0aef2d | 2011-06-16 17:50:00 +0000 | [diff] [blame] | 249 | SmallVector<CCValAssign, 16> ArgLocs; |
| 250 | CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(), ArgLocs, |
| 251 | *DAG.getContext()); |
| 252 | |
| 253 | CCInfo.AnalyzeFormalArguments(Ins, CC_PTX); |
| 254 | |
| 255 | for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) { |
| 256 | |
| 257 | CCValAssign& VA = ArgLocs[i]; |
| 258 | EVT RegVT = VA.getLocVT(); |
| 259 | TargetRegisterClass* TRC = 0; |
| 260 | |
| 261 | assert(VA.isRegLoc() && "CCValAssign must be RegLoc"); |
| 262 | |
| 263 | // Determine which register class we need |
| 264 | if (RegVT == MVT::i1) { |
| 265 | TRC = PTX::RegPredRegisterClass; |
| 266 | } |
Dan Bailey | b05a8a8 | 2011-06-24 19:27:10 +0000 | [diff] [blame^] | 267 | else if (RegVT == MVT::i8) { |
| 268 | TRC = PTX::RegI8RegisterClass; |
| 269 | } |
Justin Holewinski | e0aef2d | 2011-06-16 17:50:00 +0000 | [diff] [blame] | 270 | else if (RegVT == MVT::i16) { |
| 271 | TRC = PTX::RegI16RegisterClass; |
| 272 | } |
| 273 | else if (RegVT == MVT::i32) { |
| 274 | TRC = PTX::RegI32RegisterClass; |
| 275 | } |
| 276 | else if (RegVT == MVT::i64) { |
| 277 | TRC = PTX::RegI64RegisterClass; |
| 278 | } |
| 279 | else if (RegVT == MVT::f32) { |
| 280 | TRC = PTX::RegF32RegisterClass; |
| 281 | } |
| 282 | else if (RegVT == MVT::f64) { |
| 283 | TRC = PTX::RegF64RegisterClass; |
| 284 | } |
| 285 | else { |
| 286 | llvm_unreachable("Unknown parameter type"); |
| 287 | } |
| 288 | |
| 289 | unsigned Reg = MF.getRegInfo().createVirtualRegister(TRC); |
| 290 | MF.getRegInfo().addLiveIn(VA.getLocReg(), Reg); |
| 291 | |
| 292 | SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT); |
| 293 | InVals.push_back(ArgValue); |
| 294 | |
| 295 | MFI->addArgReg(VA.getLocReg()); |
| 296 | } |
| 297 | } |
Che-Liang Chiou | 3278c42 | 2010-11-08 03:00:52 +0000 | [diff] [blame] | 298 | |
Eric Christopher | 50880d0 | 2010-09-18 18:52:28 +0000 | [diff] [blame] | 299 | return Chain; |
| 300 | } |
| 301 | |
| 302 | SDValue PTXTargetLowering:: |
| 303 | LowerReturn(SDValue Chain, |
| 304 | CallingConv::ID CallConv, |
| 305 | bool isVarArg, |
| 306 | const SmallVectorImpl<ISD::OutputArg> &Outs, |
| 307 | const SmallVectorImpl<SDValue> &OutVals, |
| 308 | DebugLoc dl, |
| 309 | SelectionDAG &DAG) const { |
Che-Liang Chiou | b48f2c2 | 2010-10-19 13:14:40 +0000 | [diff] [blame] | 310 | if (isVarArg) llvm_unreachable("PTX does not support varargs"); |
Che-Liang Chiou | f9930da | 2010-09-25 07:46:17 +0000 | [diff] [blame] | 311 | |
| 312 | switch (CallConv) { |
| 313 | default: |
| 314 | llvm_unreachable("Unsupported calling convention."); |
| 315 | case CallingConv::PTX_Kernel: |
| 316 | assert(Outs.size() == 0 && "Kernel must return void."); |
| 317 | return DAG.getNode(PTXISD::EXIT, dl, MVT::Other, Chain); |
| 318 | case CallingConv::PTX_Device: |
Justin Holewinski | e0aef2d | 2011-06-16 17:50:00 +0000 | [diff] [blame] | 319 | //assert(Outs.size() <= 1 && "Can at most return one value."); |
Che-Liang Chiou | f9930da | 2010-09-25 07:46:17 +0000 | [diff] [blame] | 320 | break; |
| 321 | } |
| 322 | |
Justin Holewinski | e0aef2d | 2011-06-16 17:50:00 +0000 | [diff] [blame] | 323 | MachineFunction& MF = DAG.getMachineFunction(); |
| 324 | PTXMachineFunctionInfo *MFI = MF.getInfo<PTXMachineFunctionInfo>(); |
Che-Liang Chiou | f9930da | 2010-09-25 07:46:17 +0000 | [diff] [blame] | 325 | |
Che-Liang Chiou | f9930da | 2010-09-25 07:46:17 +0000 | [diff] [blame] | 326 | SDValue Flag; |
Che-Liang Chiou | f717202 | 2011-02-28 06:34:09 +0000 | [diff] [blame] | 327 | |
Justin Holewinski | d8149c1 | 2011-06-23 18:10:13 +0000 | [diff] [blame] | 328 | // Even though we could use the .param space for return arguments for |
| 329 | // device functions if SM >= 2.0 and the number of return arguments is |
| 330 | // only 1, we just always use registers since this makes the codegen |
| 331 | // easier. |
| 332 | SmallVector<CCValAssign, 16> RVLocs; |
| 333 | CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(), |
| 334 | getTargetMachine(), RVLocs, *DAG.getContext()); |
Justin Holewinski | e0aef2d | 2011-06-16 17:50:00 +0000 | [diff] [blame] | 335 | |
Justin Holewinski | d8149c1 | 2011-06-23 18:10:13 +0000 | [diff] [blame] | 336 | CCInfo.AnalyzeReturn(Outs, RetCC_PTX); |
Justin Holewinski | e0aef2d | 2011-06-16 17:50:00 +0000 | [diff] [blame] | 337 | |
Justin Holewinski | d8149c1 | 2011-06-23 18:10:13 +0000 | [diff] [blame] | 338 | for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) { |
| 339 | CCValAssign& VA = RVLocs[i]; |
Justin Holewinski | e0aef2d | 2011-06-16 17:50:00 +0000 | [diff] [blame] | 340 | |
Justin Holewinski | d8149c1 | 2011-06-23 18:10:13 +0000 | [diff] [blame] | 341 | assert(VA.isRegLoc() && "CCValAssign must be RegLoc"); |
Justin Holewinski | e0aef2d | 2011-06-16 17:50:00 +0000 | [diff] [blame] | 342 | |
Justin Holewinski | d8149c1 | 2011-06-23 18:10:13 +0000 | [diff] [blame] | 343 | unsigned Reg = VA.getLocReg(); |
Justin Holewinski | e0aef2d | 2011-06-16 17:50:00 +0000 | [diff] [blame] | 344 | |
Justin Holewinski | d8149c1 | 2011-06-23 18:10:13 +0000 | [diff] [blame] | 345 | DAG.getMachineFunction().getRegInfo().addLiveOut(Reg); |
Justin Holewinski | e0aef2d | 2011-06-16 17:50:00 +0000 | [diff] [blame] | 346 | |
Justin Holewinski | d8149c1 | 2011-06-23 18:10:13 +0000 | [diff] [blame] | 347 | Chain = DAG.getCopyToReg(Chain, dl, Reg, OutVals[i], Flag); |
Justin Holewinski | e0aef2d | 2011-06-16 17:50:00 +0000 | [diff] [blame] | 348 | |
Justin Holewinski | d8149c1 | 2011-06-23 18:10:13 +0000 | [diff] [blame] | 349 | // Guarantee that all emitted copies are stuck together, |
| 350 | // avoiding something bad |
| 351 | Flag = Chain.getValue(1); |
Justin Holewinski | e0aef2d | 2011-06-16 17:50:00 +0000 | [diff] [blame] | 352 | |
Justin Holewinski | d8149c1 | 2011-06-23 18:10:13 +0000 | [diff] [blame] | 353 | MFI->addRetReg(Reg); |
Che-Liang Chiou | fd8978b | 2011-03-02 03:20:28 +0000 | [diff] [blame] | 354 | } |
Justin Holewinski | e0aef2d | 2011-06-16 17:50:00 +0000 | [diff] [blame] | 355 | |
| 356 | if (Flag.getNode() == 0) { |
| 357 | return DAG.getNode(PTXISD::RET, dl, MVT::Other, Chain); |
Che-Liang Chiou | f717202 | 2011-02-28 06:34:09 +0000 | [diff] [blame] | 358 | } |
| 359 | else { |
Justin Holewinski | e0aef2d | 2011-06-16 17:50:00 +0000 | [diff] [blame] | 360 | return DAG.getNode(PTXISD::RET, dl, MVT::Other, Chain, Flag); |
Che-Liang Chiou | f717202 | 2011-02-28 06:34:09 +0000 | [diff] [blame] | 361 | } |
Eric Christopher | 50880d0 | 2010-09-18 18:52:28 +0000 | [diff] [blame] | 362 | } |