Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1 | ; RUN: llvm-as < %s | llc -march=arm -mattr=+neon > %t |
| 2 | ; RUN: grep {vpmax\\.s8} %t | count 1 |
| 3 | ; RUN: grep {vpmax\\.s16} %t | count 1 |
| 4 | ; RUN: grep {vpmax\\.s32} %t | count 1 |
| 5 | ; RUN: grep {vpmax\\.u8} %t | count 1 |
| 6 | ; RUN: grep {vpmax\\.u16} %t | count 1 |
| 7 | ; RUN: grep {vpmax\\.u32} %t | count 1 |
| 8 | ; RUN: grep {vpmax\\.f32} %t | count 1 |
| 9 | |
| 10 | define <8 x i8> @vpmaxs8(<8 x i8>* %A, <8 x i8>* %B) nounwind { |
| 11 | %tmp1 = load <8 x i8>* %A |
| 12 | %tmp2 = load <8 x i8>* %B |
| 13 | %tmp3 = call <8 x i8> @llvm.arm.neon.vpmaxs.v8i8(<8 x i8> %tmp1, <8 x i8> %tmp2) |
| 14 | ret <8 x i8> %tmp3 |
| 15 | } |
| 16 | |
| 17 | define <4 x i16> @vpmaxs16(<4 x i16>* %A, <4 x i16>* %B) nounwind { |
| 18 | %tmp1 = load <4 x i16>* %A |
| 19 | %tmp2 = load <4 x i16>* %B |
| 20 | %tmp3 = call <4 x i16> @llvm.arm.neon.vpmaxs.v4i16(<4 x i16> %tmp1, <4 x i16> %tmp2) |
| 21 | ret <4 x i16> %tmp3 |
| 22 | } |
| 23 | |
| 24 | define <2 x i32> @vpmaxs32(<2 x i32>* %A, <2 x i32>* %B) nounwind { |
| 25 | %tmp1 = load <2 x i32>* %A |
| 26 | %tmp2 = load <2 x i32>* %B |
| 27 | %tmp3 = call <2 x i32> @llvm.arm.neon.vpmaxs.v2i32(<2 x i32> %tmp1, <2 x i32> %tmp2) |
| 28 | ret <2 x i32> %tmp3 |
| 29 | } |
| 30 | |
| 31 | define <8 x i8> @vpmaxu8(<8 x i8>* %A, <8 x i8>* %B) nounwind { |
| 32 | %tmp1 = load <8 x i8>* %A |
| 33 | %tmp2 = load <8 x i8>* %B |
| 34 | %tmp3 = call <8 x i8> @llvm.arm.neon.vpmaxu.v8i8(<8 x i8> %tmp1, <8 x i8> %tmp2) |
| 35 | ret <8 x i8> %tmp3 |
| 36 | } |
| 37 | |
| 38 | define <4 x i16> @vpmaxu16(<4 x i16>* %A, <4 x i16>* %B) nounwind { |
| 39 | %tmp1 = load <4 x i16>* %A |
| 40 | %tmp2 = load <4 x i16>* %B |
| 41 | %tmp3 = call <4 x i16> @llvm.arm.neon.vpmaxu.v4i16(<4 x i16> %tmp1, <4 x i16> %tmp2) |
| 42 | ret <4 x i16> %tmp3 |
| 43 | } |
| 44 | |
| 45 | define <2 x i32> @vpmaxu32(<2 x i32>* %A, <2 x i32>* %B) nounwind { |
| 46 | %tmp1 = load <2 x i32>* %A |
| 47 | %tmp2 = load <2 x i32>* %B |
| 48 | %tmp3 = call <2 x i32> @llvm.arm.neon.vpmaxu.v2i32(<2 x i32> %tmp1, <2 x i32> %tmp2) |
| 49 | ret <2 x i32> %tmp3 |
| 50 | } |
| 51 | |
| 52 | define <2 x float> @vpmaxf32(<2 x float>* %A, <2 x float>* %B) nounwind { |
| 53 | %tmp1 = load <2 x float>* %A |
| 54 | %tmp2 = load <2 x float>* %B |
| 55 | %tmp3 = call <2 x float> @llvm.arm.neon.vpmaxf.v2f32(<2 x float> %tmp1, <2 x float> %tmp2) |
| 56 | ret <2 x float> %tmp3 |
| 57 | } |
| 58 | |
| 59 | declare <8 x i8> @llvm.arm.neon.vpmaxs.v8i8(<8 x i8>, <8 x i8>) nounwind readnone |
| 60 | declare <4 x i16> @llvm.arm.neon.vpmaxs.v4i16(<4 x i16>, <4 x i16>) nounwind readnone |
| 61 | declare <2 x i32> @llvm.arm.neon.vpmaxs.v2i32(<2 x i32>, <2 x i32>) nounwind readnone |
| 62 | |
| 63 | declare <8 x i8> @llvm.arm.neon.vpmaxu.v8i8(<8 x i8>, <8 x i8>) nounwind readnone |
| 64 | declare <4 x i16> @llvm.arm.neon.vpmaxu.v4i16(<4 x i16>, <4 x i16>) nounwind readnone |
| 65 | declare <2 x i32> @llvm.arm.neon.vpmaxu.v2i32(<2 x i32>, <2 x i32>) nounwind readnone |
| 66 | |
| 67 | declare <2 x float> @llvm.arm.neon.vpmaxf.v2f32(<2 x float>, <2 x float>) nounwind readnone |