blob: fcc8f1bcda40513dd940e0413c98807962836b6c [file] [log] [blame]
Chris Lattner310968c2005-01-07 07:44:53 +00001//===-- TargetLowering.cpp - Implement the TargetLowering class -----------===//
Misha Brukmanf976c852005-04-21 22:55:34 +00002//
Chris Lattner310968c2005-01-07 07:44:53 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukmanf976c852005-04-21 22:55:34 +00007//
Chris Lattner310968c2005-01-07 07:44:53 +00008//===----------------------------------------------------------------------===//
9//
10// This implements the TargetLowering class.
11//
12//===----------------------------------------------------------------------===//
13
Evan Cheng5c807602008-02-26 02:33:44 +000014#include "llvm/Target/TargetAsmInfo.h"
Chris Lattner310968c2005-01-07 07:44:53 +000015#include "llvm/Target/TargetLowering.h"
Rafael Espindolaf1ba1ca2007-11-05 23:12:20 +000016#include "llvm/Target/TargetSubtarget.h"
Owen Anderson07000c62006-05-12 06:33:49 +000017#include "llvm/Target/TargetData.h"
Chris Lattner310968c2005-01-07 07:44:53 +000018#include "llvm/Target/TargetMachine.h"
Dan Gohman6f0d0242008-02-10 18:45:23 +000019#include "llvm/Target/TargetRegisterInfo.h"
Dan Gohman707e0182008-04-12 04:36:06 +000020#include "llvm/GlobalVariable.h"
Chris Lattnerdc879292006-03-31 00:28:56 +000021#include "llvm/DerivedTypes.h"
Evan Chengad4196b2008-05-12 19:56:52 +000022#include "llvm/CodeGen/MachineFrameInfo.h"
Chris Lattner310968c2005-01-07 07:44:53 +000023#include "llvm/CodeGen/SelectionDAG.h"
Chris Lattner4ccb0702006-01-26 20:37:03 +000024#include "llvm/ADT/StringExtras.h"
Owen Anderson718cb662007-09-07 04:06:50 +000025#include "llvm/ADT/STLExtras.h"
Torok Edwinc25e7582009-07-11 20:10:48 +000026#include "llvm/Support/ErrorHandling.h"
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +000027#include "llvm/Support/MathExtras.h"
Chris Lattner310968c2005-01-07 07:44:53 +000028using namespace llvm;
29
Rafael Espindola9a580232009-02-27 13:37:18 +000030namespace llvm {
31TLSModel::Model getTLSModel(const GlobalValue *GV, Reloc::Model reloc) {
32 bool isLocal = GV->hasLocalLinkage();
33 bool isDeclaration = GV->isDeclaration();
34 // FIXME: what should we do for protected and internal visibility?
35 // For variables, is internal different from hidden?
36 bool isHidden = GV->hasHiddenVisibility();
37
38 if (reloc == Reloc::PIC_) {
39 if (isLocal || isHidden)
40 return TLSModel::LocalDynamic;
41 else
42 return TLSModel::GeneralDynamic;
43 } else {
44 if (!isDeclaration || isHidden)
45 return TLSModel::LocalExec;
46 else
47 return TLSModel::InitialExec;
48 }
49}
50}
51
Evan Cheng56966222007-01-12 02:11:51 +000052/// InitLibcallNames - Set default libcall names.
53///
Evan Cheng79cca502007-01-12 22:51:10 +000054static void InitLibcallNames(const char **Names) {
Anton Korobeynikovc31642f2009-05-03 13:14:08 +000055 Names[RTLIB::SHL_I16] = "__ashlhi3";
Evan Cheng56966222007-01-12 02:11:51 +000056 Names[RTLIB::SHL_I32] = "__ashlsi3";
57 Names[RTLIB::SHL_I64] = "__ashldi3";
Duncan Sandsdddc6292008-07-11 16:52:29 +000058 Names[RTLIB::SHL_I128] = "__ashlti3";
Anton Korobeynikovc31642f2009-05-03 13:14:08 +000059 Names[RTLIB::SRL_I16] = "__lshrhi3";
Evan Cheng56966222007-01-12 02:11:51 +000060 Names[RTLIB::SRL_I32] = "__lshrsi3";
61 Names[RTLIB::SRL_I64] = "__lshrdi3";
Duncan Sandsdddc6292008-07-11 16:52:29 +000062 Names[RTLIB::SRL_I128] = "__lshrti3";
Anton Korobeynikovc31642f2009-05-03 13:14:08 +000063 Names[RTLIB::SRA_I16] = "__ashrhi3";
Evan Cheng56966222007-01-12 02:11:51 +000064 Names[RTLIB::SRA_I32] = "__ashrsi3";
65 Names[RTLIB::SRA_I64] = "__ashrdi3";
Duncan Sandsdddc6292008-07-11 16:52:29 +000066 Names[RTLIB::SRA_I128] = "__ashrti3";
Anton Korobeynikovc31642f2009-05-03 13:14:08 +000067 Names[RTLIB::MUL_I16] = "__mulhi3";
Evan Cheng56966222007-01-12 02:11:51 +000068 Names[RTLIB::MUL_I32] = "__mulsi3";
69 Names[RTLIB::MUL_I64] = "__muldi3";
Duncan Sands5ac319a2008-07-10 15:35:05 +000070 Names[RTLIB::MUL_I128] = "__multi3";
Anton Korobeynikov813090c2009-05-03 13:18:16 +000071 Names[RTLIB::SDIV_I16] = "__divhi3";
Evan Cheng56966222007-01-12 02:11:51 +000072 Names[RTLIB::SDIV_I32] = "__divsi3";
73 Names[RTLIB::SDIV_I64] = "__divdi3";
Duncan Sands5ac319a2008-07-10 15:35:05 +000074 Names[RTLIB::SDIV_I128] = "__divti3";
Anton Korobeynikovfb3f84f2009-05-08 18:50:54 +000075 Names[RTLIB::UDIV_I16] = "__udivhi3";
Evan Cheng56966222007-01-12 02:11:51 +000076 Names[RTLIB::UDIV_I32] = "__udivsi3";
77 Names[RTLIB::UDIV_I64] = "__udivdi3";
Duncan Sands5ac319a2008-07-10 15:35:05 +000078 Names[RTLIB::UDIV_I128] = "__udivti3";
Anton Korobeynikov813090c2009-05-03 13:18:16 +000079 Names[RTLIB::SREM_I16] = "__modhi3";
Evan Cheng56966222007-01-12 02:11:51 +000080 Names[RTLIB::SREM_I32] = "__modsi3";
81 Names[RTLIB::SREM_I64] = "__moddi3";
Duncan Sands5ac319a2008-07-10 15:35:05 +000082 Names[RTLIB::SREM_I128] = "__modti3";
Anton Korobeynikov9fe9c8e2009-05-03 13:19:57 +000083 Names[RTLIB::UREM_I16] = "__umodhi3";
Evan Cheng56966222007-01-12 02:11:51 +000084 Names[RTLIB::UREM_I32] = "__umodsi3";
85 Names[RTLIB::UREM_I64] = "__umoddi3";
Duncan Sands5ac319a2008-07-10 15:35:05 +000086 Names[RTLIB::UREM_I128] = "__umodti3";
Evan Cheng56966222007-01-12 02:11:51 +000087 Names[RTLIB::NEG_I32] = "__negsi2";
88 Names[RTLIB::NEG_I64] = "__negdi2";
89 Names[RTLIB::ADD_F32] = "__addsf3";
90 Names[RTLIB::ADD_F64] = "__adddf3";
Duncan Sands007f9842008-01-10 10:28:30 +000091 Names[RTLIB::ADD_F80] = "__addxf3";
Dale Johannesen161e8972007-10-05 20:04:43 +000092 Names[RTLIB::ADD_PPCF128] = "__gcc_qadd";
Evan Cheng56966222007-01-12 02:11:51 +000093 Names[RTLIB::SUB_F32] = "__subsf3";
94 Names[RTLIB::SUB_F64] = "__subdf3";
Duncan Sands007f9842008-01-10 10:28:30 +000095 Names[RTLIB::SUB_F80] = "__subxf3";
Dale Johannesen161e8972007-10-05 20:04:43 +000096 Names[RTLIB::SUB_PPCF128] = "__gcc_qsub";
Evan Cheng56966222007-01-12 02:11:51 +000097 Names[RTLIB::MUL_F32] = "__mulsf3";
98 Names[RTLIB::MUL_F64] = "__muldf3";
Duncan Sands007f9842008-01-10 10:28:30 +000099 Names[RTLIB::MUL_F80] = "__mulxf3";
Dale Johannesen161e8972007-10-05 20:04:43 +0000100 Names[RTLIB::MUL_PPCF128] = "__gcc_qmul";
Evan Cheng56966222007-01-12 02:11:51 +0000101 Names[RTLIB::DIV_F32] = "__divsf3";
102 Names[RTLIB::DIV_F64] = "__divdf3";
Duncan Sands007f9842008-01-10 10:28:30 +0000103 Names[RTLIB::DIV_F80] = "__divxf3";
Dale Johannesen161e8972007-10-05 20:04:43 +0000104 Names[RTLIB::DIV_PPCF128] = "__gcc_qdiv";
Evan Cheng56966222007-01-12 02:11:51 +0000105 Names[RTLIB::REM_F32] = "fmodf";
106 Names[RTLIB::REM_F64] = "fmod";
Duncan Sands007f9842008-01-10 10:28:30 +0000107 Names[RTLIB::REM_F80] = "fmodl";
Dale Johannesen161e8972007-10-05 20:04:43 +0000108 Names[RTLIB::REM_PPCF128] = "fmodl";
Evan Cheng56966222007-01-12 02:11:51 +0000109 Names[RTLIB::POWI_F32] = "__powisf2";
110 Names[RTLIB::POWI_F64] = "__powidf2";
Dale Johannesen161e8972007-10-05 20:04:43 +0000111 Names[RTLIB::POWI_F80] = "__powixf2";
112 Names[RTLIB::POWI_PPCF128] = "__powitf2";
Evan Cheng56966222007-01-12 02:11:51 +0000113 Names[RTLIB::SQRT_F32] = "sqrtf";
114 Names[RTLIB::SQRT_F64] = "sqrt";
Dale Johannesen161e8972007-10-05 20:04:43 +0000115 Names[RTLIB::SQRT_F80] = "sqrtl";
116 Names[RTLIB::SQRT_PPCF128] = "sqrtl";
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000117 Names[RTLIB::LOG_F32] = "logf";
118 Names[RTLIB::LOG_F64] = "log";
119 Names[RTLIB::LOG_F80] = "logl";
120 Names[RTLIB::LOG_PPCF128] = "logl";
121 Names[RTLIB::LOG2_F32] = "log2f";
122 Names[RTLIB::LOG2_F64] = "log2";
123 Names[RTLIB::LOG2_F80] = "log2l";
124 Names[RTLIB::LOG2_PPCF128] = "log2l";
125 Names[RTLIB::LOG10_F32] = "log10f";
126 Names[RTLIB::LOG10_F64] = "log10";
127 Names[RTLIB::LOG10_F80] = "log10l";
128 Names[RTLIB::LOG10_PPCF128] = "log10l";
129 Names[RTLIB::EXP_F32] = "expf";
130 Names[RTLIB::EXP_F64] = "exp";
131 Names[RTLIB::EXP_F80] = "expl";
132 Names[RTLIB::EXP_PPCF128] = "expl";
133 Names[RTLIB::EXP2_F32] = "exp2f";
134 Names[RTLIB::EXP2_F64] = "exp2";
135 Names[RTLIB::EXP2_F80] = "exp2l";
136 Names[RTLIB::EXP2_PPCF128] = "exp2l";
Evan Cheng56966222007-01-12 02:11:51 +0000137 Names[RTLIB::SIN_F32] = "sinf";
138 Names[RTLIB::SIN_F64] = "sin";
Duncan Sands007f9842008-01-10 10:28:30 +0000139 Names[RTLIB::SIN_F80] = "sinl";
140 Names[RTLIB::SIN_PPCF128] = "sinl";
Evan Cheng56966222007-01-12 02:11:51 +0000141 Names[RTLIB::COS_F32] = "cosf";
142 Names[RTLIB::COS_F64] = "cos";
Duncan Sands007f9842008-01-10 10:28:30 +0000143 Names[RTLIB::COS_F80] = "cosl";
144 Names[RTLIB::COS_PPCF128] = "cosl";
Dan Gohmane54be102007-10-11 23:09:10 +0000145 Names[RTLIB::POW_F32] = "powf";
146 Names[RTLIB::POW_F64] = "pow";
147 Names[RTLIB::POW_F80] = "powl";
148 Names[RTLIB::POW_PPCF128] = "powl";
Dan Gohman2bb1e3e2008-08-21 18:38:14 +0000149 Names[RTLIB::CEIL_F32] = "ceilf";
150 Names[RTLIB::CEIL_F64] = "ceil";
151 Names[RTLIB::CEIL_F80] = "ceill";
152 Names[RTLIB::CEIL_PPCF128] = "ceill";
153 Names[RTLIB::TRUNC_F32] = "truncf";
154 Names[RTLIB::TRUNC_F64] = "trunc";
155 Names[RTLIB::TRUNC_F80] = "truncl";
156 Names[RTLIB::TRUNC_PPCF128] = "truncl";
157 Names[RTLIB::RINT_F32] = "rintf";
158 Names[RTLIB::RINT_F64] = "rint";
159 Names[RTLIB::RINT_F80] = "rintl";
160 Names[RTLIB::RINT_PPCF128] = "rintl";
161 Names[RTLIB::NEARBYINT_F32] = "nearbyintf";
162 Names[RTLIB::NEARBYINT_F64] = "nearbyint";
163 Names[RTLIB::NEARBYINT_F80] = "nearbyintl";
164 Names[RTLIB::NEARBYINT_PPCF128] = "nearbyintl";
165 Names[RTLIB::FLOOR_F32] = "floorf";
166 Names[RTLIB::FLOOR_F64] = "floor";
167 Names[RTLIB::FLOOR_F80] = "floorl";
168 Names[RTLIB::FLOOR_PPCF128] = "floorl";
Evan Cheng56966222007-01-12 02:11:51 +0000169 Names[RTLIB::FPEXT_F32_F64] = "__extendsfdf2";
170 Names[RTLIB::FPROUND_F64_F32] = "__truncdfsf2";
Bruno Cardoso Lopese36bfe62008-08-07 19:01:24 +0000171 Names[RTLIB::FPROUND_F80_F32] = "__truncxfsf2";
172 Names[RTLIB::FPROUND_PPCF128_F32] = "__trunctfsf2";
173 Names[RTLIB::FPROUND_F80_F64] = "__truncxfdf2";
174 Names[RTLIB::FPROUND_PPCF128_F64] = "__trunctfdf2";
Sanjiv Gupta7d8d36a2009-06-16 10:22:58 +0000175 Names[RTLIB::FPTOSINT_F32_I8] = "__fixsfi8";
176 Names[RTLIB::FPTOSINT_F32_I16] = "__fixsfi16";
Evan Cheng56966222007-01-12 02:11:51 +0000177 Names[RTLIB::FPTOSINT_F32_I32] = "__fixsfsi";
178 Names[RTLIB::FPTOSINT_F32_I64] = "__fixsfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000179 Names[RTLIB::FPTOSINT_F32_I128] = "__fixsfti";
Evan Cheng56966222007-01-12 02:11:51 +0000180 Names[RTLIB::FPTOSINT_F64_I32] = "__fixdfsi";
181 Names[RTLIB::FPTOSINT_F64_I64] = "__fixdfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000182 Names[RTLIB::FPTOSINT_F64_I128] = "__fixdfti";
Duncan Sandsbe1ad4d2008-07-10 15:33:02 +0000183 Names[RTLIB::FPTOSINT_F80_I32] = "__fixxfsi";
Dale Johannesen161e8972007-10-05 20:04:43 +0000184 Names[RTLIB::FPTOSINT_F80_I64] = "__fixxfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000185 Names[RTLIB::FPTOSINT_F80_I128] = "__fixxfti";
Duncan Sands041cde22008-06-25 20:24:48 +0000186 Names[RTLIB::FPTOSINT_PPCF128_I32] = "__fixtfsi";
Dale Johannesen161e8972007-10-05 20:04:43 +0000187 Names[RTLIB::FPTOSINT_PPCF128_I64] = "__fixtfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000188 Names[RTLIB::FPTOSINT_PPCF128_I128] = "__fixtfti";
Sanjiv Gupta7d8d36a2009-06-16 10:22:58 +0000189 Names[RTLIB::FPTOUINT_F32_I8] = "__fixunssfi8";
190 Names[RTLIB::FPTOUINT_F32_I16] = "__fixunssfi16";
Evan Cheng56966222007-01-12 02:11:51 +0000191 Names[RTLIB::FPTOUINT_F32_I32] = "__fixunssfsi";
192 Names[RTLIB::FPTOUINT_F32_I64] = "__fixunssfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000193 Names[RTLIB::FPTOUINT_F32_I128] = "__fixunssfti";
Evan Cheng56966222007-01-12 02:11:51 +0000194 Names[RTLIB::FPTOUINT_F64_I32] = "__fixunsdfsi";
195 Names[RTLIB::FPTOUINT_F64_I64] = "__fixunsdfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000196 Names[RTLIB::FPTOUINT_F64_I128] = "__fixunsdfti";
Dale Johannesen161e8972007-10-05 20:04:43 +0000197 Names[RTLIB::FPTOUINT_F80_I32] = "__fixunsxfsi";
198 Names[RTLIB::FPTOUINT_F80_I64] = "__fixunsxfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000199 Names[RTLIB::FPTOUINT_F80_I128] = "__fixunsxfti";
Duncan Sands041cde22008-06-25 20:24:48 +0000200 Names[RTLIB::FPTOUINT_PPCF128_I32] = "__fixunstfsi";
Dale Johannesen161e8972007-10-05 20:04:43 +0000201 Names[RTLIB::FPTOUINT_PPCF128_I64] = "__fixunstfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000202 Names[RTLIB::FPTOUINT_PPCF128_I128] = "__fixunstfti";
Evan Cheng56966222007-01-12 02:11:51 +0000203 Names[RTLIB::SINTTOFP_I32_F32] = "__floatsisf";
204 Names[RTLIB::SINTTOFP_I32_F64] = "__floatsidf";
Duncan Sands9bed0f52008-07-11 16:57:02 +0000205 Names[RTLIB::SINTTOFP_I32_F80] = "__floatsixf";
206 Names[RTLIB::SINTTOFP_I32_PPCF128] = "__floatsitf";
Evan Cheng56966222007-01-12 02:11:51 +0000207 Names[RTLIB::SINTTOFP_I64_F32] = "__floatdisf";
208 Names[RTLIB::SINTTOFP_I64_F64] = "__floatdidf";
Dale Johannesen161e8972007-10-05 20:04:43 +0000209 Names[RTLIB::SINTTOFP_I64_F80] = "__floatdixf";
210 Names[RTLIB::SINTTOFP_I64_PPCF128] = "__floatditf";
Dan Gohmand91446d2008-03-05 01:08:17 +0000211 Names[RTLIB::SINTTOFP_I128_F32] = "__floattisf";
212 Names[RTLIB::SINTTOFP_I128_F64] = "__floattidf";
213 Names[RTLIB::SINTTOFP_I128_F80] = "__floattixf";
214 Names[RTLIB::SINTTOFP_I128_PPCF128] = "__floattitf";
Evan Cheng56966222007-01-12 02:11:51 +0000215 Names[RTLIB::UINTTOFP_I32_F32] = "__floatunsisf";
216 Names[RTLIB::UINTTOFP_I32_F64] = "__floatunsidf";
Duncan Sandsac6cece2008-07-11 17:00:14 +0000217 Names[RTLIB::UINTTOFP_I32_F80] = "__floatunsixf";
218 Names[RTLIB::UINTTOFP_I32_PPCF128] = "__floatunsitf";
Evan Cheng56966222007-01-12 02:11:51 +0000219 Names[RTLIB::UINTTOFP_I64_F32] = "__floatundisf";
220 Names[RTLIB::UINTTOFP_I64_F64] = "__floatundidf";
Duncan Sandsac6cece2008-07-11 17:00:14 +0000221 Names[RTLIB::UINTTOFP_I64_F80] = "__floatundixf";
222 Names[RTLIB::UINTTOFP_I64_PPCF128] = "__floatunditf";
223 Names[RTLIB::UINTTOFP_I128_F32] = "__floatuntisf";
224 Names[RTLIB::UINTTOFP_I128_F64] = "__floatuntidf";
225 Names[RTLIB::UINTTOFP_I128_F80] = "__floatuntixf";
226 Names[RTLIB::UINTTOFP_I128_PPCF128] = "__floatuntitf";
Evan Cheng56966222007-01-12 02:11:51 +0000227 Names[RTLIB::OEQ_F32] = "__eqsf2";
228 Names[RTLIB::OEQ_F64] = "__eqdf2";
229 Names[RTLIB::UNE_F32] = "__nesf2";
230 Names[RTLIB::UNE_F64] = "__nedf2";
231 Names[RTLIB::OGE_F32] = "__gesf2";
232 Names[RTLIB::OGE_F64] = "__gedf2";
233 Names[RTLIB::OLT_F32] = "__ltsf2";
234 Names[RTLIB::OLT_F64] = "__ltdf2";
235 Names[RTLIB::OLE_F32] = "__lesf2";
236 Names[RTLIB::OLE_F64] = "__ledf2";
237 Names[RTLIB::OGT_F32] = "__gtsf2";
238 Names[RTLIB::OGT_F64] = "__gtdf2";
239 Names[RTLIB::UO_F32] = "__unordsf2";
240 Names[RTLIB::UO_F64] = "__unorddf2";
Evan Chengd385fd62007-01-31 09:29:11 +0000241 Names[RTLIB::O_F32] = "__unordsf2";
242 Names[RTLIB::O_F64] = "__unorddf2";
Duncan Sandsb0f1e172009-05-22 20:36:31 +0000243 Names[RTLIB::UNWIND_RESUME] = "_Unwind_Resume";
Evan Chengd385fd62007-01-31 09:29:11 +0000244}
245
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000246/// getFPEXT - Return the FPEXT_*_* value for the given types, or
247/// UNKNOWN_LIBCALL if there is none.
248RTLIB::Libcall RTLIB::getFPEXT(MVT OpVT, MVT RetVT) {
249 if (OpVT == MVT::f32) {
250 if (RetVT == MVT::f64)
251 return FPEXT_F32_F64;
252 }
253 return UNKNOWN_LIBCALL;
254}
255
256/// getFPROUND - Return the FPROUND_*_* value for the given types, or
257/// UNKNOWN_LIBCALL if there is none.
258RTLIB::Libcall RTLIB::getFPROUND(MVT OpVT, MVT RetVT) {
Bruno Cardoso Lopese36bfe62008-08-07 19:01:24 +0000259 if (RetVT == MVT::f32) {
260 if (OpVT == MVT::f64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000261 return FPROUND_F64_F32;
Bruno Cardoso Lopese36bfe62008-08-07 19:01:24 +0000262 if (OpVT == MVT::f80)
263 return FPROUND_F80_F32;
264 if (OpVT == MVT::ppcf128)
265 return FPROUND_PPCF128_F32;
266 } else if (RetVT == MVT::f64) {
267 if (OpVT == MVT::f80)
268 return FPROUND_F80_F64;
269 if (OpVT == MVT::ppcf128)
270 return FPROUND_PPCF128_F64;
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000271 }
272 return UNKNOWN_LIBCALL;
273}
274
275/// getFPTOSINT - Return the FPTOSINT_*_* value for the given types, or
276/// UNKNOWN_LIBCALL if there is none.
277RTLIB::Libcall RTLIB::getFPTOSINT(MVT OpVT, MVT RetVT) {
278 if (OpVT == MVT::f32) {
Sanjiv Gupta8aa207e2009-06-16 09:03:58 +0000279 if (RetVT == MVT::i8)
280 return FPTOSINT_F32_I8;
281 if (RetVT == MVT::i16)
282 return FPTOSINT_F32_I16;
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000283 if (RetVT == MVT::i32)
284 return FPTOSINT_F32_I32;
285 if (RetVT == MVT::i64)
286 return FPTOSINT_F32_I64;
287 if (RetVT == MVT::i128)
288 return FPTOSINT_F32_I128;
289 } else if (OpVT == MVT::f64) {
290 if (RetVT == MVT::i32)
291 return FPTOSINT_F64_I32;
292 if (RetVT == MVT::i64)
293 return FPTOSINT_F64_I64;
294 if (RetVT == MVT::i128)
295 return FPTOSINT_F64_I128;
296 } else if (OpVT == MVT::f80) {
297 if (RetVT == MVT::i32)
298 return FPTOSINT_F80_I32;
299 if (RetVT == MVT::i64)
300 return FPTOSINT_F80_I64;
301 if (RetVT == MVT::i128)
302 return FPTOSINT_F80_I128;
303 } else if (OpVT == MVT::ppcf128) {
304 if (RetVT == MVT::i32)
305 return FPTOSINT_PPCF128_I32;
306 if (RetVT == MVT::i64)
307 return FPTOSINT_PPCF128_I64;
308 if (RetVT == MVT::i128)
309 return FPTOSINT_PPCF128_I128;
310 }
311 return UNKNOWN_LIBCALL;
312}
313
314/// getFPTOUINT - Return the FPTOUINT_*_* value for the given types, or
315/// UNKNOWN_LIBCALL if there is none.
316RTLIB::Libcall RTLIB::getFPTOUINT(MVT OpVT, MVT RetVT) {
317 if (OpVT == MVT::f32) {
Sanjiv Gupta8aa207e2009-06-16 09:03:58 +0000318 if (RetVT == MVT::i8)
319 return FPTOUINT_F32_I8;
320 if (RetVT == MVT::i16)
321 return FPTOUINT_F32_I16;
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000322 if (RetVT == MVT::i32)
323 return FPTOUINT_F32_I32;
324 if (RetVT == MVT::i64)
325 return FPTOUINT_F32_I64;
326 if (RetVT == MVT::i128)
327 return FPTOUINT_F32_I128;
328 } else if (OpVT == MVT::f64) {
329 if (RetVT == MVT::i32)
330 return FPTOUINT_F64_I32;
331 if (RetVT == MVT::i64)
332 return FPTOUINT_F64_I64;
333 if (RetVT == MVT::i128)
334 return FPTOUINT_F64_I128;
335 } else if (OpVT == MVT::f80) {
336 if (RetVT == MVT::i32)
337 return FPTOUINT_F80_I32;
338 if (RetVT == MVT::i64)
339 return FPTOUINT_F80_I64;
340 if (RetVT == MVT::i128)
341 return FPTOUINT_F80_I128;
342 } else if (OpVT == MVT::ppcf128) {
343 if (RetVT == MVT::i32)
344 return FPTOUINT_PPCF128_I32;
345 if (RetVT == MVT::i64)
346 return FPTOUINT_PPCF128_I64;
347 if (RetVT == MVT::i128)
348 return FPTOUINT_PPCF128_I128;
349 }
350 return UNKNOWN_LIBCALL;
351}
352
353/// getSINTTOFP - Return the SINTTOFP_*_* value for the given types, or
354/// UNKNOWN_LIBCALL if there is none.
355RTLIB::Libcall RTLIB::getSINTTOFP(MVT OpVT, MVT RetVT) {
356 if (OpVT == MVT::i32) {
357 if (RetVT == MVT::f32)
358 return SINTTOFP_I32_F32;
359 else if (RetVT == MVT::f64)
360 return SINTTOFP_I32_F64;
361 else if (RetVT == MVT::f80)
362 return SINTTOFP_I32_F80;
363 else if (RetVT == MVT::ppcf128)
364 return SINTTOFP_I32_PPCF128;
365 } else if (OpVT == MVT::i64) {
366 if (RetVT == MVT::f32)
367 return SINTTOFP_I64_F32;
368 else if (RetVT == MVT::f64)
369 return SINTTOFP_I64_F64;
370 else if (RetVT == MVT::f80)
371 return SINTTOFP_I64_F80;
372 else if (RetVT == MVT::ppcf128)
373 return SINTTOFP_I64_PPCF128;
374 } else if (OpVT == MVT::i128) {
375 if (RetVT == MVT::f32)
376 return SINTTOFP_I128_F32;
377 else if (RetVT == MVT::f64)
378 return SINTTOFP_I128_F64;
379 else if (RetVT == MVT::f80)
380 return SINTTOFP_I128_F80;
381 else if (RetVT == MVT::ppcf128)
382 return SINTTOFP_I128_PPCF128;
383 }
384 return UNKNOWN_LIBCALL;
385}
386
387/// getUINTTOFP - Return the UINTTOFP_*_* value for the given types, or
388/// UNKNOWN_LIBCALL if there is none.
389RTLIB::Libcall RTLIB::getUINTTOFP(MVT OpVT, MVT RetVT) {
390 if (OpVT == MVT::i32) {
391 if (RetVT == MVT::f32)
392 return UINTTOFP_I32_F32;
393 else if (RetVT == MVT::f64)
394 return UINTTOFP_I32_F64;
395 else if (RetVT == MVT::f80)
396 return UINTTOFP_I32_F80;
397 else if (RetVT == MVT::ppcf128)
398 return UINTTOFP_I32_PPCF128;
399 } else if (OpVT == MVT::i64) {
400 if (RetVT == MVT::f32)
401 return UINTTOFP_I64_F32;
402 else if (RetVT == MVT::f64)
403 return UINTTOFP_I64_F64;
404 else if (RetVT == MVT::f80)
405 return UINTTOFP_I64_F80;
406 else if (RetVT == MVT::ppcf128)
407 return UINTTOFP_I64_PPCF128;
408 } else if (OpVT == MVT::i128) {
409 if (RetVT == MVT::f32)
410 return UINTTOFP_I128_F32;
411 else if (RetVT == MVT::f64)
412 return UINTTOFP_I128_F64;
413 else if (RetVT == MVT::f80)
414 return UINTTOFP_I128_F80;
415 else if (RetVT == MVT::ppcf128)
416 return UINTTOFP_I128_PPCF128;
417 }
418 return UNKNOWN_LIBCALL;
419}
420
Evan Chengd385fd62007-01-31 09:29:11 +0000421/// InitCmpLibcallCCs - Set default comparison libcall CC.
422///
423static void InitCmpLibcallCCs(ISD::CondCode *CCs) {
424 memset(CCs, ISD::SETCC_INVALID, sizeof(ISD::CondCode)*RTLIB::UNKNOWN_LIBCALL);
425 CCs[RTLIB::OEQ_F32] = ISD::SETEQ;
426 CCs[RTLIB::OEQ_F64] = ISD::SETEQ;
427 CCs[RTLIB::UNE_F32] = ISD::SETNE;
428 CCs[RTLIB::UNE_F64] = ISD::SETNE;
429 CCs[RTLIB::OGE_F32] = ISD::SETGE;
430 CCs[RTLIB::OGE_F64] = ISD::SETGE;
431 CCs[RTLIB::OLT_F32] = ISD::SETLT;
432 CCs[RTLIB::OLT_F64] = ISD::SETLT;
433 CCs[RTLIB::OLE_F32] = ISD::SETLE;
434 CCs[RTLIB::OLE_F64] = ISD::SETLE;
435 CCs[RTLIB::OGT_F32] = ISD::SETGT;
436 CCs[RTLIB::OGT_F64] = ISD::SETGT;
437 CCs[RTLIB::UO_F32] = ISD::SETNE;
438 CCs[RTLIB::UO_F64] = ISD::SETNE;
439 CCs[RTLIB::O_F32] = ISD::SETEQ;
440 CCs[RTLIB::O_F64] = ISD::SETEQ;
Evan Cheng56966222007-01-12 02:11:51 +0000441}
442
Chris Lattner310968c2005-01-07 07:44:53 +0000443TargetLowering::TargetLowering(TargetMachine &tm)
Chris Lattner3e6e8cc2006-01-29 08:41:12 +0000444 : TM(tm), TD(TM.getTargetData()) {
Chris Lattnercba82f92005-01-16 07:28:11 +0000445 // All operations default to being supported.
446 memset(OpActions, 0, sizeof(OpActions));
Evan Cheng03294662008-10-14 21:26:46 +0000447 memset(LoadExtActions, 0, sizeof(LoadExtActions));
Chris Lattnerddf89562008-01-17 19:59:44 +0000448 memset(TruncStoreActions, 0, sizeof(TruncStoreActions));
Chris Lattnerc9133f92008-01-18 19:36:20 +0000449 memset(IndexedModeActions, 0, sizeof(IndexedModeActions));
450 memset(ConvertActions, 0, sizeof(ConvertActions));
Evan Cheng7f042682008-10-15 02:05:31 +0000451 memset(CondCodeActions, 0, sizeof(CondCodeActions));
Dan Gohman93f81e22007-07-09 20:49:44 +0000452
Chris Lattner1a3048b2007-12-22 20:47:56 +0000453 // Set default actions for various operations.
Evan Cheng5ff839f2006-11-09 18:56:43 +0000454 for (unsigned VT = 0; VT != (unsigned)MVT::LAST_VALUETYPE; ++VT) {
Chris Lattner1a3048b2007-12-22 20:47:56 +0000455 // Default all indexed load / store to expand.
Evan Cheng5ff839f2006-11-09 18:56:43 +0000456 for (unsigned IM = (unsigned)ISD::PRE_INC;
457 IM != (unsigned)ISD::LAST_INDEXED_MODE; ++IM) {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000458 setIndexedLoadAction(IM, (MVT::SimpleValueType)VT, Expand);
459 setIndexedStoreAction(IM, (MVT::SimpleValueType)VT, Expand);
Evan Cheng5ff839f2006-11-09 18:56:43 +0000460 }
Chris Lattner1a3048b2007-12-22 20:47:56 +0000461
462 // These operations default to expand.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000463 setOperationAction(ISD::FGETSIGN, (MVT::SimpleValueType)VT, Expand);
Bob Wilson5ee24e52009-05-01 17:55:32 +0000464 setOperationAction(ISD::CONCAT_VECTORS, (MVT::SimpleValueType)VT, Expand);
Evan Cheng5ff839f2006-11-09 18:56:43 +0000465 }
Evan Chengd2cde682008-03-10 19:38:10 +0000466
467 // Most targets ignore the @llvm.prefetch intrinsic.
468 setOperationAction(ISD::PREFETCH, MVT::Other, Expand);
Nate Begemane1795842008-02-14 08:57:00 +0000469
470 // ConstantFP nodes default to expand. Targets can either change this to
471 // Legal, in which case all fp constants are legal, or use addLegalFPImmediate
472 // to optimize expansions for certain constants.
473 setOperationAction(ISD::ConstantFP, MVT::f32, Expand);
474 setOperationAction(ISD::ConstantFP, MVT::f64, Expand);
475 setOperationAction(ISD::ConstantFP, MVT::f80, Expand);
Chris Lattner310968c2005-01-07 07:44:53 +0000476
Dale Johannesen0bb41602008-09-22 21:57:32 +0000477 // These library functions default to expand.
478 setOperationAction(ISD::FLOG , MVT::f64, Expand);
479 setOperationAction(ISD::FLOG2, MVT::f64, Expand);
480 setOperationAction(ISD::FLOG10,MVT::f64, Expand);
481 setOperationAction(ISD::FEXP , MVT::f64, Expand);
482 setOperationAction(ISD::FEXP2, MVT::f64, Expand);
483 setOperationAction(ISD::FLOG , MVT::f32, Expand);
484 setOperationAction(ISD::FLOG2, MVT::f32, Expand);
485 setOperationAction(ISD::FLOG10,MVT::f32, Expand);
486 setOperationAction(ISD::FEXP , MVT::f32, Expand);
487 setOperationAction(ISD::FEXP2, MVT::f32, Expand);
488
Chris Lattner41bab0b2008-01-15 21:58:08 +0000489 // Default ISD::TRAP to expand (which turns it into abort).
490 setOperationAction(ISD::TRAP, MVT::Other, Expand);
491
Owen Andersona69571c2006-05-03 01:29:57 +0000492 IsLittleEndian = TD->isLittleEndian();
Chris Lattnercf9668f2006-10-06 22:52:08 +0000493 UsesGlobalOffsetTable = false;
Scott Michel5b8f82e2008-03-10 15:42:14 +0000494 ShiftAmountTy = PointerTy = getValueType(TD->getIntPtrType());
Chris Lattner310968c2005-01-07 07:44:53 +0000495 memset(RegClassForVT, 0,MVT::LAST_VALUETYPE*sizeof(TargetRegisterClass*));
Owen Anderson718cb662007-09-07 04:06:50 +0000496 memset(TargetDAGCombineArray, 0, array_lengthof(TargetDAGCombineArray));
Evan Chenga03a5dc2006-02-14 08:38:30 +0000497 maxStoresPerMemset = maxStoresPerMemcpy = maxStoresPerMemmove = 8;
Reid Spencer0f9beca2005-08-27 19:09:02 +0000498 allowUnalignedMemoryAccesses = false;
Evan Cheng6ebf7bc2009-05-13 21:42:09 +0000499 benefitFromCodePlacementOpt = false;
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000500 UseUnderscoreSetJmp = false;
501 UseUnderscoreLongJmp = false;
Chris Lattner66180392007-02-25 01:28:05 +0000502 SelectIsExpensive = false;
Nate Begeman405e3ec2005-10-21 00:02:42 +0000503 IntDivIsCheap = false;
504 Pow2DivIsCheap = false;
Chris Lattneree4a7652006-01-25 18:57:15 +0000505 StackPointerRegisterToSaveRestore = 0;
Jim Laskey9bb3c932007-02-22 18:04:49 +0000506 ExceptionPointerRegister = 0;
507 ExceptionSelectorRegister = 0;
Duncan Sands03228082008-11-23 15:47:28 +0000508 BooleanContents = UndefinedBooleanContent;
Evan Cheng0577a222006-01-25 18:52:42 +0000509 SchedPreferenceInfo = SchedulingForLatency;
Chris Lattner7acf5f32006-09-05 17:39:15 +0000510 JumpBufSize = 0;
Duraid Madina0c9e0ff2006-09-04 07:44:11 +0000511 JumpBufAlignment = 0;
Evan Chengd60483e2007-05-16 23:45:53 +0000512 IfCvtBlockSizeLimit = 2;
Evan Chengfb8075d2008-02-28 00:43:03 +0000513 IfCvtDupBlockSizeLimit = 0;
514 PrefLoopAlignment = 0;
Evan Cheng56966222007-01-12 02:11:51 +0000515
516 InitLibcallNames(LibcallRoutineNames);
Evan Chengd385fd62007-01-31 09:29:11 +0000517 InitCmpLibcallCCs(CmpLibcallCCs);
Dan Gohmanc3b0b5c2007-09-25 15:10:49 +0000518
519 // Tell Legalize whether the assembler supports DEBUG_LOC.
Matthijs Kooijmand9d07782008-10-13 12:41:46 +0000520 const TargetAsmInfo *TASM = TM.getTargetAsmInfo();
521 if (!TASM || !TASM->hasDotLocAndDotFile())
Dan Gohmanc3b0b5c2007-09-25 15:10:49 +0000522 setOperationAction(ISD::DEBUG_LOC, MVT::Other, Expand);
Chris Lattner310968c2005-01-07 07:44:53 +0000523}
524
Chris Lattnercba82f92005-01-16 07:28:11 +0000525TargetLowering::~TargetLowering() {}
526
Chris Lattner310968c2005-01-07 07:44:53 +0000527/// computeRegisterProperties - Once all of the register classes are added,
528/// this allows us to compute derived properties we expose.
529void TargetLowering::computeRegisterProperties() {
David Greenef2e19d52009-06-24 19:41:55 +0000530 assert(MVT::LAST_VALUETYPE <= MVT::MAX_ALLOWED_VALUETYPE &&
Chris Lattnerbb97d812005-01-16 01:10:58 +0000531 "Too many value types for ValueTypeActions to hold!");
532
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000533 // Everything defaults to needing one register.
534 for (unsigned i = 0; i != MVT::LAST_VALUETYPE; ++i) {
Dan Gohmanb9f10192007-06-21 14:42:22 +0000535 NumRegistersForVT[i] = 1;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000536 RegisterTypeForVT[i] = TransformToType[i] = (MVT::SimpleValueType)i;
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000537 }
538 // ...except isVoid, which doesn't need any registers.
539 NumRegistersForVT[MVT::isVoid] = 0;
Misha Brukmanf976c852005-04-21 22:55:34 +0000540
Chris Lattner310968c2005-01-07 07:44:53 +0000541 // Find the largest integer register class.
Duncan Sands89307632008-06-09 15:48:25 +0000542 unsigned LargestIntReg = MVT::LAST_INTEGER_VALUETYPE;
Chris Lattner310968c2005-01-07 07:44:53 +0000543 for (; RegClassForVT[LargestIntReg] == 0; --LargestIntReg)
544 assert(LargestIntReg != MVT::i1 && "No integer registers defined!");
545
546 // Every integer value type larger than this largest register takes twice as
547 // many registers to represent as the previous ValueType.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000548 for (unsigned ExpandedReg = LargestIntReg + 1; ; ++ExpandedReg) {
549 MVT EVT = (MVT::SimpleValueType)ExpandedReg;
550 if (!EVT.isInteger())
551 break;
Dan Gohmanb9f10192007-06-21 14:42:22 +0000552 NumRegistersForVT[ExpandedReg] = 2*NumRegistersForVT[ExpandedReg-1];
Duncan Sands83ec4b62008-06-06 12:08:01 +0000553 RegisterTypeForVT[ExpandedReg] = (MVT::SimpleValueType)LargestIntReg;
554 TransformToType[ExpandedReg] = (MVT::SimpleValueType)(ExpandedReg - 1);
555 ValueTypeActions.setTypeAction(EVT, Expand);
Evan Cheng1a8f1fe2006-12-09 02:42:38 +0000556 }
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000557
558 // Inspect all of the ValueType's smaller than the largest integer
559 // register to see which ones need promotion.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000560 unsigned LegalIntReg = LargestIntReg;
561 for (unsigned IntReg = LargestIntReg - 1;
562 IntReg >= (unsigned)MVT::i1; --IntReg) {
563 MVT IVT = (MVT::SimpleValueType)IntReg;
564 if (isTypeLegal(IVT)) {
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000565 LegalIntReg = IntReg;
566 } else {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000567 RegisterTypeForVT[IntReg] = TransformToType[IntReg] =
568 (MVT::SimpleValueType)LegalIntReg;
569 ValueTypeActions.setTypeAction(IVT, Promote);
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000570 }
571 }
572
Dale Johannesen161e8972007-10-05 20:04:43 +0000573 // ppcf128 type is really two f64's.
574 if (!isTypeLegal(MVT::ppcf128)) {
575 NumRegistersForVT[MVT::ppcf128] = 2*NumRegistersForVT[MVT::f64];
576 RegisterTypeForVT[MVT::ppcf128] = MVT::f64;
577 TransformToType[MVT::ppcf128] = MVT::f64;
578 ValueTypeActions.setTypeAction(MVT::ppcf128, Expand);
579 }
580
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000581 // Decide how to handle f64. If the target does not have native f64 support,
582 // expand it to i64 and we will be generating soft float library calls.
583 if (!isTypeLegal(MVT::f64)) {
584 NumRegistersForVT[MVT::f64] = NumRegistersForVT[MVT::i64];
585 RegisterTypeForVT[MVT::f64] = RegisterTypeForVT[MVT::i64];
586 TransformToType[MVT::f64] = MVT::i64;
587 ValueTypeActions.setTypeAction(MVT::f64, Expand);
588 }
589
590 // Decide how to handle f32. If the target does not have native support for
591 // f32, promote it to f64 if it is legal. Otherwise, expand it to i32.
592 if (!isTypeLegal(MVT::f32)) {
593 if (isTypeLegal(MVT::f64)) {
594 NumRegistersForVT[MVT::f32] = NumRegistersForVT[MVT::f64];
595 RegisterTypeForVT[MVT::f32] = RegisterTypeForVT[MVT::f64];
596 TransformToType[MVT::f32] = MVT::f64;
597 ValueTypeActions.setTypeAction(MVT::f32, Promote);
598 } else {
599 NumRegistersForVT[MVT::f32] = NumRegistersForVT[MVT::i32];
600 RegisterTypeForVT[MVT::f32] = RegisterTypeForVT[MVT::i32];
601 TransformToType[MVT::f32] = MVT::i32;
602 ValueTypeActions.setTypeAction(MVT::f32, Expand);
603 }
Evan Cheng1a8f1fe2006-12-09 02:42:38 +0000604 }
Nate Begeman4ef3b812005-11-22 01:29:36 +0000605
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000606 // Loop over all of the vector value types to see which need transformations.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000607 for (unsigned i = MVT::FIRST_VECTOR_VALUETYPE;
608 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
609 MVT VT = (MVT::SimpleValueType)i;
610 if (!isTypeLegal(VT)) {
611 MVT IntermediateVT, RegisterVT;
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000612 unsigned NumIntermediates;
613 NumRegistersForVT[i] =
Duncan Sands83ec4b62008-06-06 12:08:01 +0000614 getVectorTypeBreakdown(VT,
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000615 IntermediateVT, NumIntermediates,
616 RegisterVT);
617 RegisterTypeForVT[i] = RegisterVT;
Mon P Wang87c8a8f2008-12-18 20:03:17 +0000618
619 // Determine if there is a legal wider type.
620 bool IsLegalWiderType = false;
621 MVT EltVT = VT.getVectorElementType();
622 unsigned NElts = VT.getVectorNumElements();
623 for (unsigned nVT = i+1; nVT <= MVT::LAST_VECTOR_VALUETYPE; ++nVT) {
624 MVT SVT = (MVT::SimpleValueType)nVT;
625 if (isTypeLegal(SVT) && SVT.getVectorElementType() == EltVT &&
626 SVT.getVectorNumElements() > NElts) {
627 TransformToType[i] = SVT;
628 ValueTypeActions.setTypeAction(VT, Promote);
629 IsLegalWiderType = true;
630 break;
631 }
632 }
633 if (!IsLegalWiderType) {
634 MVT NVT = VT.getPow2VectorType();
635 if (NVT == VT) {
636 // Type is already a power of 2. The default action is to split.
637 TransformToType[i] = MVT::Other;
638 ValueTypeActions.setTypeAction(VT, Expand);
639 } else {
640 TransformToType[i] = NVT;
641 ValueTypeActions.setTypeAction(VT, Promote);
642 }
643 }
Dan Gohman7f321562007-06-25 16:23:39 +0000644 }
Chris Lattner3a5935842006-03-16 19:50:01 +0000645 }
Chris Lattnerbb97d812005-01-16 01:10:58 +0000646}
Chris Lattnercba82f92005-01-16 07:28:11 +0000647
Evan Cheng72261582005-12-20 06:22:03 +0000648const char *TargetLowering::getTargetNodeName(unsigned Opcode) const {
649 return NULL;
650}
Evan Cheng3a03ebb2005-12-21 23:05:39 +0000651
Scott Michel5b8f82e2008-03-10 15:42:14 +0000652
Duncan Sands5480c042009-01-01 15:52:00 +0000653MVT TargetLowering::getSetCCResultType(MVT VT) const {
Scott Michel5b8f82e2008-03-10 15:42:14 +0000654 return getValueType(TD->getIntPtrType());
655}
656
657
Dan Gohman7f321562007-06-25 16:23:39 +0000658/// getVectorTypeBreakdown - Vector types are broken down into some number of
659/// legal first class types. For example, MVT::v8f32 maps to 2 MVT::v4f32
Chris Lattnerdc879292006-03-31 00:28:56 +0000660/// with Altivec or SSE1, or 8 promoted MVT::f64 values with the X86 FP stack.
Dan Gohman7f321562007-06-25 16:23:39 +0000661/// Similarly, MVT::v2i64 turns into 4 MVT::i32 values with both PPC and X86.
Chris Lattnerdc879292006-03-31 00:28:56 +0000662///
Dan Gohman7f321562007-06-25 16:23:39 +0000663/// This method returns the number of registers needed, and the VT for each
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000664/// register. It also returns the VT and quantity of the intermediate values
665/// before they are promoted/expanded.
Chris Lattnerdc879292006-03-31 00:28:56 +0000666///
Duncan Sands83ec4b62008-06-06 12:08:01 +0000667unsigned TargetLowering::getVectorTypeBreakdown(MVT VT,
668 MVT &IntermediateVT,
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000669 unsigned &NumIntermediates,
Duncan Sands83ec4b62008-06-06 12:08:01 +0000670 MVT &RegisterVT) const {
Chris Lattnerdc879292006-03-31 00:28:56 +0000671 // Figure out the right, legal destination reg to copy into.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000672 unsigned NumElts = VT.getVectorNumElements();
673 MVT EltTy = VT.getVectorElementType();
Chris Lattnerdc879292006-03-31 00:28:56 +0000674
675 unsigned NumVectorRegs = 1;
676
Nate Begemand73ab882007-11-27 19:28:48 +0000677 // FIXME: We don't support non-power-of-2-sized vectors for now. Ideally we
678 // could break down into LHS/RHS like LegalizeDAG does.
679 if (!isPowerOf2_32(NumElts)) {
680 NumVectorRegs = NumElts;
681 NumElts = 1;
682 }
683
Chris Lattnerdc879292006-03-31 00:28:56 +0000684 // Divide the input until we get to a supported size. This will always
685 // end with a scalar if the target doesn't support vectors.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000686 while (NumElts > 1 && !isTypeLegal(MVT::getVectorVT(EltTy, NumElts))) {
Chris Lattnerdc879292006-03-31 00:28:56 +0000687 NumElts >>= 1;
688 NumVectorRegs <<= 1;
689 }
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000690
691 NumIntermediates = NumVectorRegs;
Chris Lattnerdc879292006-03-31 00:28:56 +0000692
Duncan Sands83ec4b62008-06-06 12:08:01 +0000693 MVT NewVT = MVT::getVectorVT(EltTy, NumElts);
Dan Gohman7f321562007-06-25 16:23:39 +0000694 if (!isTypeLegal(NewVT))
695 NewVT = EltTy;
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000696 IntermediateVT = NewVT;
Chris Lattnerdc879292006-03-31 00:28:56 +0000697
Chris Lattner2f992d12009-04-18 20:48:07 +0000698 MVT DestVT = getRegisterType(NewVT);
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000699 RegisterVT = DestVT;
Duncan Sands8e4eb092008-06-08 20:54:56 +0000700 if (DestVT.bitsLT(NewVT)) {
Chris Lattnerdc879292006-03-31 00:28:56 +0000701 // Value is expanded, e.g. i64 -> i16.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000702 return NumVectorRegs*(NewVT.getSizeInBits()/DestVT.getSizeInBits());
Chris Lattnerdc879292006-03-31 00:28:56 +0000703 } else {
704 // Otherwise, promotion or legal types use the same number of registers as
705 // the vector decimated to the appropriate level.
Chris Lattner79227e22006-03-31 00:46:36 +0000706 return NumVectorRegs;
Chris Lattnerdc879292006-03-31 00:28:56 +0000707 }
708
Evan Chenge9b3da12006-05-17 18:10:06 +0000709 return 1;
Chris Lattnerdc879292006-03-31 00:28:56 +0000710}
711
Mon P Wang0c397192008-10-30 08:01:45 +0000712/// getWidenVectorType: given a vector type, returns the type to widen to
713/// (e.g., v7i8 to v8i8). If the vector type is legal, it returns itself.
714/// If there is no vector type that we want to widen to, returns MVT::Other
Mon P Wangf007a8b2008-11-06 05:31:54 +0000715/// When and where to widen is target dependent based on the cost of
Mon P Wang0c397192008-10-30 08:01:45 +0000716/// scalarizing vs using the wider vector type.
Dan Gohman65b7f272009-01-15 17:39:39 +0000717MVT TargetLowering::getWidenVectorType(MVT VT) const {
Mon P Wang0c397192008-10-30 08:01:45 +0000718 assert(VT.isVector());
719 if (isTypeLegal(VT))
720 return VT;
721
722 // Default is not to widen until moved to LegalizeTypes
723 return MVT::Other;
724}
725
Evan Cheng3ae05432008-01-24 00:22:01 +0000726/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000727/// function arguments in the caller parameter area. This is the actual
728/// alignment, not its logarithm.
Evan Cheng3ae05432008-01-24 00:22:01 +0000729unsigned TargetLowering::getByValTypeAlignment(const Type *Ty) const {
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000730 return TD->getCallFrameTypeAlignment(Ty);
Evan Cheng3ae05432008-01-24 00:22:01 +0000731}
732
Dan Gohman475871a2008-07-27 21:46:04 +0000733SDValue TargetLowering::getPICJumpTableRelocBase(SDValue Table,
734 SelectionDAG &DAG) const {
Evan Chengcc415862007-11-09 01:32:10 +0000735 if (usesGlobalOffsetTable())
Dale Johannesenb300d2a2009-02-07 00:55:49 +0000736 return DAG.getGLOBAL_OFFSET_TABLE(getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +0000737 return Table;
738}
739
Dan Gohman6520e202008-10-18 02:06:02 +0000740bool
741TargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
742 // Assume that everything is safe in static mode.
743 if (getTargetMachine().getRelocationModel() == Reloc::Static)
744 return true;
745
746 // In dynamic-no-pic mode, assume that known defined values are safe.
747 if (getTargetMachine().getRelocationModel() == Reloc::DynamicNoPIC &&
748 GA &&
749 !GA->getGlobal()->isDeclaration() &&
Duncan Sands667d4b82009-03-07 15:45:40 +0000750 !GA->getGlobal()->isWeakForLinker())
Dan Gohman6520e202008-10-18 02:06:02 +0000751 return true;
752
753 // Otherwise assume nothing is safe.
754 return false;
755}
756
Chris Lattnereb8146b2006-02-04 02:13:02 +0000757//===----------------------------------------------------------------------===//
758// Optimization Methods
759//===----------------------------------------------------------------------===//
760
Nate Begeman368e18d2006-02-16 21:11:51 +0000761/// ShrinkDemandedConstant - Check to see if the specified operand of the
762/// specified instruction is a constant integer. If so, check to see if there
763/// are any bits set in the constant that are not demanded. If so, shrink the
764/// constant and return true.
Dan Gohman475871a2008-07-27 21:46:04 +0000765bool TargetLowering::TargetLoweringOpt::ShrinkDemandedConstant(SDValue Op,
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000766 const APInt &Demanded) {
Dale Johannesende064702009-02-06 21:50:26 +0000767 DebugLoc dl = Op.getDebugLoc();
Bill Wendling36ae6c12009-03-04 00:18:06 +0000768
Chris Lattnerec665152006-02-26 23:36:02 +0000769 // FIXME: ISD::SELECT, ISD::SELECT_CC
Dan Gohmane5af2d32009-01-29 01:59:02 +0000770 switch (Op.getOpcode()) {
Nate Begeman368e18d2006-02-16 21:11:51 +0000771 default: break;
Nate Begeman368e18d2006-02-16 21:11:51 +0000772 case ISD::XOR:
Bill Wendling36ae6c12009-03-04 00:18:06 +0000773 case ISD::AND:
774 case ISD::OR: {
775 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
776 if (!C) return false;
777
778 if (Op.getOpcode() == ISD::XOR &&
779 (C->getAPIntValue() | (~Demanded)).isAllOnesValue())
780 return false;
781
782 // if we can expand it to have all bits set, do it
783 if (C->getAPIntValue().intersects(~Demanded)) {
784 MVT VT = Op.getValueType();
785 SDValue New = DAG.getNode(Op.getOpcode(), dl, VT, Op.getOperand(0),
786 DAG.getConstant(Demanded &
787 C->getAPIntValue(),
788 VT));
789 return CombineTo(Op, New);
790 }
791
Nate Begemande996292006-02-03 22:24:05 +0000792 break;
793 }
Bill Wendling36ae6c12009-03-04 00:18:06 +0000794 }
795
Nate Begemande996292006-02-03 22:24:05 +0000796 return false;
797}
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000798
Dan Gohman97121ba2009-04-08 00:15:30 +0000799/// ShrinkDemandedOp - Convert x+y to (VT)((SmallVT)x+(SmallVT)y) if the
800/// casts are free. This uses isZExtFree and ZERO_EXTEND for the widening
801/// cast, but it could be generalized for targets with other types of
802/// implicit widening casts.
803bool
804TargetLowering::TargetLoweringOpt::ShrinkDemandedOp(SDValue Op,
805 unsigned BitWidth,
806 const APInt &Demanded,
807 DebugLoc dl) {
808 assert(Op.getNumOperands() == 2 &&
809 "ShrinkDemandedOp only supports binary operators!");
810 assert(Op.getNode()->getNumValues() == 1 &&
811 "ShrinkDemandedOp only supports nodes with one result!");
812
813 // Don't do this if the node has another user, which may require the
814 // full value.
815 if (!Op.getNode()->hasOneUse())
816 return false;
817
818 // Search for the smallest integer type with free casts to and from
819 // Op's type. For expedience, just check power-of-2 integer types.
820 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
821 unsigned SmallVTBits = BitWidth - Demanded.countLeadingZeros();
822 if (!isPowerOf2_32(SmallVTBits))
823 SmallVTBits = NextPowerOf2(SmallVTBits);
824 for (; SmallVTBits < BitWidth; SmallVTBits = NextPowerOf2(SmallVTBits)) {
825 MVT SmallVT = MVT::getIntegerVT(SmallVTBits);
826 if (TLI.isTruncateFree(Op.getValueType(), SmallVT) &&
827 TLI.isZExtFree(SmallVT, Op.getValueType())) {
828 // We found a type with free casts.
829 SDValue X = DAG.getNode(Op.getOpcode(), dl, SmallVT,
830 DAG.getNode(ISD::TRUNCATE, dl, SmallVT,
831 Op.getNode()->getOperand(0)),
832 DAG.getNode(ISD::TRUNCATE, dl, SmallVT,
833 Op.getNode()->getOperand(1)));
834 SDValue Z = DAG.getNode(ISD::ZERO_EXTEND, dl, Op.getValueType(), X);
835 return CombineTo(Op, Z);
836 }
837 }
838 return false;
839}
840
Nate Begeman368e18d2006-02-16 21:11:51 +0000841/// SimplifyDemandedBits - Look at Op. At this point, we know that only the
842/// DemandedMask bits of the result of Op are ever used downstream. If we can
843/// use this information to simplify Op, create a new simplified DAG node and
844/// return true, returning the original and new nodes in Old and New. Otherwise,
845/// analyze the expression and return a mask of KnownOne and KnownZero bits for
846/// the expression (used to simplify the caller). The KnownZero/One bits may
847/// only be accurate for those bits in the DemandedMask.
Dan Gohman475871a2008-07-27 21:46:04 +0000848bool TargetLowering::SimplifyDemandedBits(SDValue Op,
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000849 const APInt &DemandedMask,
850 APInt &KnownZero,
851 APInt &KnownOne,
Nate Begeman368e18d2006-02-16 21:11:51 +0000852 TargetLoweringOpt &TLO,
853 unsigned Depth) const {
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000854 unsigned BitWidth = DemandedMask.getBitWidth();
855 assert(Op.getValueSizeInBits() == BitWidth &&
856 "Mask size mismatches value type size!");
857 APInt NewMask = DemandedMask;
Dale Johannesen6f38cb62009-02-07 19:59:05 +0000858 DebugLoc dl = Op.getDebugLoc();
Chris Lattner3fc5b012007-05-17 18:19:23 +0000859
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000860 // Don't know anything.
861 KnownZero = KnownOne = APInt(BitWidth, 0);
862
Nate Begeman368e18d2006-02-16 21:11:51 +0000863 // Other users may use these bits.
Gabor Greifba36cb52008-08-28 21:40:38 +0000864 if (!Op.getNode()->hasOneUse()) {
Nate Begeman368e18d2006-02-16 21:11:51 +0000865 if (Depth != 0) {
866 // If not at the root, Just compute the KnownZero/KnownOne bits to
867 // simplify things downstream.
Dan Gohmanea859be2007-06-22 14:59:07 +0000868 TLO.DAG.ComputeMaskedBits(Op, DemandedMask, KnownZero, KnownOne, Depth);
Nate Begeman368e18d2006-02-16 21:11:51 +0000869 return false;
870 }
871 // If this is the root being simplified, allow it to have multiple uses,
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000872 // just set the NewMask to all bits.
873 NewMask = APInt::getAllOnesValue(BitWidth);
Nate Begeman368e18d2006-02-16 21:11:51 +0000874 } else if (DemandedMask == 0) {
875 // Not demanding any bits from Op.
876 if (Op.getOpcode() != ISD::UNDEF)
Dale Johannesene8d72302009-02-06 23:05:02 +0000877 return TLO.CombineTo(Op, TLO.DAG.getUNDEF(Op.getValueType()));
Nate Begeman368e18d2006-02-16 21:11:51 +0000878 return false;
879 } else if (Depth == 6) { // Limit search depth.
880 return false;
881 }
882
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000883 APInt KnownZero2, KnownOne2, KnownZeroOut, KnownOneOut;
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000884 switch (Op.getOpcode()) {
885 case ISD::Constant:
Nate Begeman368e18d2006-02-16 21:11:51 +0000886 // We know all of the bits for a constant!
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000887 KnownOne = cast<ConstantSDNode>(Op)->getAPIntValue() & NewMask;
888 KnownZero = ~KnownOne & NewMask;
Chris Lattnerec665152006-02-26 23:36:02 +0000889 return false; // Don't fall through, will infinitely loop.
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000890 case ISD::AND:
Chris Lattner81cd3552006-02-27 00:36:27 +0000891 // If the RHS is a constant, check to see if the LHS would be zero without
892 // using the bits from the RHS. Below, we use knowledge about the RHS to
893 // simplify the LHS, here we're using information from the LHS to simplify
894 // the RHS.
895 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000896 APInt LHSZero, LHSOne;
897 TLO.DAG.ComputeMaskedBits(Op.getOperand(0), NewMask,
Dan Gohmanea859be2007-06-22 14:59:07 +0000898 LHSZero, LHSOne, Depth+1);
Chris Lattner81cd3552006-02-27 00:36:27 +0000899 // If the LHS already has zeros where RHSC does, this and is dead.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000900 if ((LHSZero & NewMask) == (~RHSC->getAPIntValue() & NewMask))
Chris Lattner81cd3552006-02-27 00:36:27 +0000901 return TLO.CombineTo(Op, Op.getOperand(0));
902 // If any of the set bits in the RHS are known zero on the LHS, shrink
903 // the constant.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000904 if (TLO.ShrinkDemandedConstant(Op, ~LHSZero & NewMask))
Chris Lattner81cd3552006-02-27 00:36:27 +0000905 return true;
906 }
907
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000908 if (SimplifyDemandedBits(Op.getOperand(1), NewMask, KnownZero,
Nate Begeman368e18d2006-02-16 21:11:51 +0000909 KnownOne, TLO, Depth+1))
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000910 return true;
Nate Begeman368e18d2006-02-16 21:11:51 +0000911 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000912 if (SimplifyDemandedBits(Op.getOperand(0), ~KnownZero & NewMask,
Nate Begeman368e18d2006-02-16 21:11:51 +0000913 KnownZero2, KnownOne2, TLO, Depth+1))
914 return true;
915 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
916
917 // If all of the demanded bits are known one on one side, return the other.
918 // These bits cannot contribute to the result of the 'and'.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000919 if ((NewMask & ~KnownZero2 & KnownOne) == (~KnownZero2 & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +0000920 return TLO.CombineTo(Op, Op.getOperand(0));
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000921 if ((NewMask & ~KnownZero & KnownOne2) == (~KnownZero & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +0000922 return TLO.CombineTo(Op, Op.getOperand(1));
923 // If all of the demanded bits in the inputs are known zeros, return zero.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000924 if ((NewMask & (KnownZero|KnownZero2)) == NewMask)
Nate Begeman368e18d2006-02-16 21:11:51 +0000925 return TLO.CombineTo(Op, TLO.DAG.getConstant(0, Op.getValueType()));
926 // If the RHS is a constant, see if we can simplify it.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000927 if (TLO.ShrinkDemandedConstant(Op, ~KnownZero2 & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +0000928 return true;
Dan Gohman97121ba2009-04-08 00:15:30 +0000929 // If the operation can be done in a smaller type, do so.
930 if (TLO.ShrinkDemandedOp(Op, BitWidth, NewMask, dl))
931 return true;
932
Nate Begeman368e18d2006-02-16 21:11:51 +0000933 // Output known-1 bits are only known if set in both the LHS & RHS.
934 KnownOne &= KnownOne2;
935 // Output known-0 are known to be clear if zero in either the LHS | RHS.
936 KnownZero |= KnownZero2;
937 break;
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000938 case ISD::OR:
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000939 if (SimplifyDemandedBits(Op.getOperand(1), NewMask, KnownZero,
Nate Begeman368e18d2006-02-16 21:11:51 +0000940 KnownOne, TLO, Depth+1))
941 return true;
942 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000943 if (SimplifyDemandedBits(Op.getOperand(0), ~KnownOne & NewMask,
Nate Begeman368e18d2006-02-16 21:11:51 +0000944 KnownZero2, KnownOne2, TLO, Depth+1))
945 return true;
946 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
947
948 // If all of the demanded bits are known zero on one side, return the other.
949 // These bits cannot contribute to the result of the 'or'.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000950 if ((NewMask & ~KnownOne2 & KnownZero) == (~KnownOne2 & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +0000951 return TLO.CombineTo(Op, Op.getOperand(0));
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000952 if ((NewMask & ~KnownOne & KnownZero2) == (~KnownOne & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +0000953 return TLO.CombineTo(Op, Op.getOperand(1));
954 // If all of the potentially set bits on one side are known to be set on
955 // the other side, just use the 'other' side.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000956 if ((NewMask & ~KnownZero & KnownOne2) == (~KnownZero & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +0000957 return TLO.CombineTo(Op, Op.getOperand(0));
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000958 if ((NewMask & ~KnownZero2 & KnownOne) == (~KnownZero2 & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +0000959 return TLO.CombineTo(Op, Op.getOperand(1));
960 // If the RHS is a constant, see if we can simplify it.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000961 if (TLO.ShrinkDemandedConstant(Op, NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +0000962 return true;
Dan Gohman97121ba2009-04-08 00:15:30 +0000963 // If the operation can be done in a smaller type, do so.
964 if (TLO.ShrinkDemandedOp(Op, BitWidth, NewMask, dl))
965 return true;
966
Nate Begeman368e18d2006-02-16 21:11:51 +0000967 // Output known-0 bits are only known if clear in both the LHS & RHS.
968 KnownZero &= KnownZero2;
969 // Output known-1 are known to be set if set in either the LHS | RHS.
970 KnownOne |= KnownOne2;
971 break;
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000972 case ISD::XOR:
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000973 if (SimplifyDemandedBits(Op.getOperand(1), NewMask, KnownZero,
Nate Begeman368e18d2006-02-16 21:11:51 +0000974 KnownOne, TLO, Depth+1))
975 return true;
976 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000977 if (SimplifyDemandedBits(Op.getOperand(0), NewMask, KnownZero2,
Nate Begeman368e18d2006-02-16 21:11:51 +0000978 KnownOne2, TLO, Depth+1))
979 return true;
980 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
981
982 // If all of the demanded bits are known zero on one side, return the other.
983 // These bits cannot contribute to the result of the 'xor'.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000984 if ((KnownZero & NewMask) == NewMask)
Nate Begeman368e18d2006-02-16 21:11:51 +0000985 return TLO.CombineTo(Op, Op.getOperand(0));
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000986 if ((KnownZero2 & NewMask) == NewMask)
Nate Begeman368e18d2006-02-16 21:11:51 +0000987 return TLO.CombineTo(Op, Op.getOperand(1));
Dan Gohman97121ba2009-04-08 00:15:30 +0000988 // If the operation can be done in a smaller type, do so.
989 if (TLO.ShrinkDemandedOp(Op, BitWidth, NewMask, dl))
990 return true;
991
Chris Lattner3687c1a2006-11-27 21:50:02 +0000992 // If all of the unknown bits are known to be zero on one side or the other
993 // (but not both) turn this into an *inclusive* or.
994 // e.g. (A & C1)^(B & C2) -> (A & C1)|(B & C2) iff C1&C2 == 0
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000995 if ((NewMask & ~KnownZero & ~KnownZero2) == 0)
Dale Johannesende064702009-02-06 21:50:26 +0000996 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::OR, dl, Op.getValueType(),
Chris Lattner3687c1a2006-11-27 21:50:02 +0000997 Op.getOperand(0),
998 Op.getOperand(1)));
Nate Begeman368e18d2006-02-16 21:11:51 +0000999
1000 // Output known-0 bits are known if clear or set in both the LHS & RHS.
1001 KnownZeroOut = (KnownZero & KnownZero2) | (KnownOne & KnownOne2);
1002 // Output known-1 are known to be set if set in only one of the LHS, RHS.
1003 KnownOneOut = (KnownZero & KnownOne2) | (KnownOne & KnownZero2);
1004
Nate Begeman368e18d2006-02-16 21:11:51 +00001005 // If all of the demanded bits on one side are known, and all of the set
1006 // bits on that side are also known to be set on the other side, turn this
1007 // into an AND, as we know the bits will be cleared.
1008 // e.g. (X | C1) ^ C2 --> (X | C1) & ~C2 iff (C1&C2) == C2
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001009 if ((NewMask & (KnownZero|KnownOne)) == NewMask) { // all known
Nate Begeman368e18d2006-02-16 21:11:51 +00001010 if ((KnownOne & KnownOne2) == KnownOne) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001011 MVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001012 SDValue ANDC = TLO.DAG.getConstant(~KnownOne & NewMask, VT);
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001013 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::AND, dl, VT,
1014 Op.getOperand(0), ANDC));
Nate Begeman368e18d2006-02-16 21:11:51 +00001015 }
1016 }
1017
1018 // If the RHS is a constant, see if we can simplify it.
Torok Edwin4fea2e92008-04-06 21:23:02 +00001019 // for XOR, we prefer to force bits to 1 if they will make a -1.
1020 // if we can't force bits, try to shrink constant
1021 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
1022 APInt Expanded = C->getAPIntValue() | (~NewMask);
1023 // if we can expand it to have all bits set, do it
1024 if (Expanded.isAllOnesValue()) {
1025 if (Expanded != C->getAPIntValue()) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001026 MVT VT = Op.getValueType();
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001027 SDValue New = TLO.DAG.getNode(Op.getOpcode(), dl,VT, Op.getOperand(0),
Torok Edwin4fea2e92008-04-06 21:23:02 +00001028 TLO.DAG.getConstant(Expanded, VT));
1029 return TLO.CombineTo(Op, New);
1030 }
1031 // if it already has all the bits set, nothing to change
1032 // but don't shrink either!
1033 } else if (TLO.ShrinkDemandedConstant(Op, NewMask)) {
1034 return true;
1035 }
1036 }
1037
Nate Begeman368e18d2006-02-16 21:11:51 +00001038 KnownZero = KnownZeroOut;
1039 KnownOne = KnownOneOut;
1040 break;
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001041 case ISD::SELECT:
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001042 if (SimplifyDemandedBits(Op.getOperand(2), NewMask, KnownZero,
Nate Begeman368e18d2006-02-16 21:11:51 +00001043 KnownOne, TLO, Depth+1))
1044 return true;
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001045 if (SimplifyDemandedBits(Op.getOperand(1), NewMask, KnownZero2,
Nate Begeman368e18d2006-02-16 21:11:51 +00001046 KnownOne2, TLO, Depth+1))
1047 return true;
1048 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
1049 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
1050
1051 // If the operands are constants, see if we can simplify them.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001052 if (TLO.ShrinkDemandedConstant(Op, NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +00001053 return true;
1054
1055 // Only known if known in both the LHS and RHS.
1056 KnownOne &= KnownOne2;
1057 KnownZero &= KnownZero2;
1058 break;
Chris Lattnerec665152006-02-26 23:36:02 +00001059 case ISD::SELECT_CC:
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001060 if (SimplifyDemandedBits(Op.getOperand(3), NewMask, KnownZero,
Chris Lattnerec665152006-02-26 23:36:02 +00001061 KnownOne, TLO, Depth+1))
1062 return true;
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001063 if (SimplifyDemandedBits(Op.getOperand(2), NewMask, KnownZero2,
Chris Lattnerec665152006-02-26 23:36:02 +00001064 KnownOne2, TLO, Depth+1))
1065 return true;
1066 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
1067 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
1068
1069 // If the operands are constants, see if we can simplify them.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001070 if (TLO.ShrinkDemandedConstant(Op, NewMask))
Chris Lattnerec665152006-02-26 23:36:02 +00001071 return true;
1072
1073 // Only known if known in both the LHS and RHS.
1074 KnownOne &= KnownOne2;
1075 KnownZero &= KnownZero2;
1076 break;
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001077 case ISD::SHL:
Nate Begeman368e18d2006-02-16 21:11:51 +00001078 if (ConstantSDNode *SA = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001079 unsigned ShAmt = SA->getZExtValue();
Dan Gohman475871a2008-07-27 21:46:04 +00001080 SDValue InOp = Op.getOperand(0);
Chris Lattner895c4ab2007-04-17 21:14:16 +00001081
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001082 // If the shift count is an invalid immediate, don't do anything.
1083 if (ShAmt >= BitWidth)
1084 break;
1085
Chris Lattner895c4ab2007-04-17 21:14:16 +00001086 // If this is ((X >>u C1) << ShAmt), see if we can simplify this into a
1087 // single shift. We can do this if the bottom bits (which are shifted
1088 // out) are never demanded.
1089 if (InOp.getOpcode() == ISD::SRL &&
1090 isa<ConstantSDNode>(InOp.getOperand(1))) {
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001091 if (ShAmt && (NewMask & APInt::getLowBitsSet(BitWidth, ShAmt)) == 0) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001092 unsigned C1= cast<ConstantSDNode>(InOp.getOperand(1))->getZExtValue();
Chris Lattner895c4ab2007-04-17 21:14:16 +00001093 unsigned Opc = ISD::SHL;
1094 int Diff = ShAmt-C1;
1095 if (Diff < 0) {
1096 Diff = -Diff;
1097 Opc = ISD::SRL;
1098 }
1099
Dan Gohman475871a2008-07-27 21:46:04 +00001100 SDValue NewSA =
Chris Lattner4e7e6cd2007-05-30 16:30:06 +00001101 TLO.DAG.getConstant(Diff, Op.getOperand(1).getValueType());
Duncan Sands83ec4b62008-06-06 12:08:01 +00001102 MVT VT = Op.getValueType();
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001103 return TLO.CombineTo(Op, TLO.DAG.getNode(Opc, dl, VT,
Chris Lattner895c4ab2007-04-17 21:14:16 +00001104 InOp.getOperand(0), NewSA));
1105 }
1106 }
1107
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001108 if (SimplifyDemandedBits(Op.getOperand(0), NewMask.lshr(ShAmt),
Nate Begeman368e18d2006-02-16 21:11:51 +00001109 KnownZero, KnownOne, TLO, Depth+1))
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001110 return true;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001111 KnownZero <<= SA->getZExtValue();
1112 KnownOne <<= SA->getZExtValue();
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001113 // low bits known zero.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001114 KnownZero |= APInt::getLowBitsSet(BitWidth, SA->getZExtValue());
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001115 }
1116 break;
Nate Begeman368e18d2006-02-16 21:11:51 +00001117 case ISD::SRL:
1118 if (ConstantSDNode *SA = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001119 MVT VT = Op.getValueType();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001120 unsigned ShAmt = SA->getZExtValue();
Duncan Sands83ec4b62008-06-06 12:08:01 +00001121 unsigned VTSize = VT.getSizeInBits();
Dan Gohman475871a2008-07-27 21:46:04 +00001122 SDValue InOp = Op.getOperand(0);
Chris Lattner895c4ab2007-04-17 21:14:16 +00001123
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001124 // If the shift count is an invalid immediate, don't do anything.
1125 if (ShAmt >= BitWidth)
1126 break;
1127
Chris Lattner895c4ab2007-04-17 21:14:16 +00001128 // If this is ((X << C1) >>u ShAmt), see if we can simplify this into a
1129 // single shift. We can do this if the top bits (which are shifted out)
1130 // are never demanded.
1131 if (InOp.getOpcode() == ISD::SHL &&
1132 isa<ConstantSDNode>(InOp.getOperand(1))) {
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001133 if (ShAmt && (NewMask & APInt::getHighBitsSet(VTSize, ShAmt)) == 0) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001134 unsigned C1= cast<ConstantSDNode>(InOp.getOperand(1))->getZExtValue();
Chris Lattner895c4ab2007-04-17 21:14:16 +00001135 unsigned Opc = ISD::SRL;
1136 int Diff = ShAmt-C1;
1137 if (Diff < 0) {
1138 Diff = -Diff;
1139 Opc = ISD::SHL;
1140 }
1141
Dan Gohman475871a2008-07-27 21:46:04 +00001142 SDValue NewSA =
Chris Lattner8c7d2d52007-04-17 22:53:02 +00001143 TLO.DAG.getConstant(Diff, Op.getOperand(1).getValueType());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001144 return TLO.CombineTo(Op, TLO.DAG.getNode(Opc, dl, VT,
Chris Lattner895c4ab2007-04-17 21:14:16 +00001145 InOp.getOperand(0), NewSA));
1146 }
1147 }
Nate Begeman368e18d2006-02-16 21:11:51 +00001148
1149 // Compute the new bits that are at the top now.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001150 if (SimplifyDemandedBits(InOp, (NewMask << ShAmt),
Nate Begeman368e18d2006-02-16 21:11:51 +00001151 KnownZero, KnownOne, TLO, Depth+1))
1152 return true;
1153 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001154 KnownZero = KnownZero.lshr(ShAmt);
1155 KnownOne = KnownOne.lshr(ShAmt);
Chris Lattnerc4fa6032006-06-13 16:52:37 +00001156
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001157 APInt HighBits = APInt::getHighBitsSet(BitWidth, ShAmt);
Chris Lattnerc4fa6032006-06-13 16:52:37 +00001158 KnownZero |= HighBits; // High bits known zero.
Nate Begeman368e18d2006-02-16 21:11:51 +00001159 }
1160 break;
1161 case ISD::SRA:
Dan Gohmane5af2d32009-01-29 01:59:02 +00001162 // If this is an arithmetic shift right and only the low-bit is set, we can
1163 // always convert this into a logical shr, even if the shift amount is
1164 // variable. The low bit of the shift cannot be an input sign bit unless
1165 // the shift amount is >= the size of the datatype, which is undefined.
1166 if (DemandedMask == 1)
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001167 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SRL, dl, Op.getValueType(),
Dan Gohmane5af2d32009-01-29 01:59:02 +00001168 Op.getOperand(0), Op.getOperand(1)));
1169
Nate Begeman368e18d2006-02-16 21:11:51 +00001170 if (ConstantSDNode *SA = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001171 MVT VT = Op.getValueType();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001172 unsigned ShAmt = SA->getZExtValue();
Nate Begeman368e18d2006-02-16 21:11:51 +00001173
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001174 // If the shift count is an invalid immediate, don't do anything.
1175 if (ShAmt >= BitWidth)
1176 break;
1177
1178 APInt InDemandedMask = (NewMask << ShAmt);
Chris Lattner1b737132006-05-08 17:22:53 +00001179
1180 // If any of the demanded bits are produced by the sign extension, we also
1181 // demand the input sign bit.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001182 APInt HighBits = APInt::getHighBitsSet(BitWidth, ShAmt);
1183 if (HighBits.intersects(NewMask))
Duncan Sands83ec4b62008-06-06 12:08:01 +00001184 InDemandedMask |= APInt::getSignBit(VT.getSizeInBits());
Chris Lattner1b737132006-05-08 17:22:53 +00001185
1186 if (SimplifyDemandedBits(Op.getOperand(0), InDemandedMask,
Nate Begeman368e18d2006-02-16 21:11:51 +00001187 KnownZero, KnownOne, TLO, Depth+1))
1188 return true;
1189 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001190 KnownZero = KnownZero.lshr(ShAmt);
1191 KnownOne = KnownOne.lshr(ShAmt);
Nate Begeman368e18d2006-02-16 21:11:51 +00001192
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001193 // Handle the sign bit, adjusted to where it is now in the mask.
1194 APInt SignBit = APInt::getSignBit(BitWidth).lshr(ShAmt);
Nate Begeman368e18d2006-02-16 21:11:51 +00001195
1196 // If the input sign bit is known to be zero, or if none of the top bits
1197 // are demanded, turn this into an unsigned shift right.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001198 if (KnownZero.intersects(SignBit) || (HighBits & ~NewMask) == HighBits) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001199 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SRL, dl, VT,
1200 Op.getOperand(0),
Nate Begeman368e18d2006-02-16 21:11:51 +00001201 Op.getOperand(1)));
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001202 } else if (KnownOne.intersects(SignBit)) { // New bits are known one.
Nate Begeman368e18d2006-02-16 21:11:51 +00001203 KnownOne |= HighBits;
1204 }
1205 }
1206 break;
1207 case ISD::SIGN_EXTEND_INREG: {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001208 MVT EVT = cast<VTSDNode>(Op.getOperand(1))->getVT();
Nate Begeman368e18d2006-02-16 21:11:51 +00001209
Chris Lattnerec665152006-02-26 23:36:02 +00001210 // Sign extension. Compute the demanded bits in the result that are not
Nate Begeman368e18d2006-02-16 21:11:51 +00001211 // present in the input.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001212 APInt NewBits = APInt::getHighBitsSet(BitWidth,
Duncan Sands83ec4b62008-06-06 12:08:01 +00001213 BitWidth - EVT.getSizeInBits()) &
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001214 NewMask;
Nate Begeman368e18d2006-02-16 21:11:51 +00001215
Chris Lattnerec665152006-02-26 23:36:02 +00001216 // If none of the extended bits are demanded, eliminate the sextinreg.
1217 if (NewBits == 0)
1218 return TLO.CombineTo(Op, Op.getOperand(0));
1219
Duncan Sands83ec4b62008-06-06 12:08:01 +00001220 APInt InSignBit = APInt::getSignBit(EVT.getSizeInBits());
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001221 InSignBit.zext(BitWidth);
1222 APInt InputDemandedBits = APInt::getLowBitsSet(BitWidth,
Duncan Sands83ec4b62008-06-06 12:08:01 +00001223 EVT.getSizeInBits()) &
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001224 NewMask;
Nate Begeman368e18d2006-02-16 21:11:51 +00001225
Chris Lattnerec665152006-02-26 23:36:02 +00001226 // Since the sign extended bits are demanded, we know that the sign
Nate Begeman368e18d2006-02-16 21:11:51 +00001227 // bit is demanded.
Chris Lattnerec665152006-02-26 23:36:02 +00001228 InputDemandedBits |= InSignBit;
Nate Begeman368e18d2006-02-16 21:11:51 +00001229
1230 if (SimplifyDemandedBits(Op.getOperand(0), InputDemandedBits,
1231 KnownZero, KnownOne, TLO, Depth+1))
1232 return true;
1233 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
1234
1235 // If the sign bit of the input is known set or clear, then we know the
1236 // top bits of the result.
1237
Chris Lattnerec665152006-02-26 23:36:02 +00001238 // If the input sign bit is known zero, convert this into a zero extension.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001239 if (KnownZero.intersects(InSignBit))
Chris Lattnerec665152006-02-26 23:36:02 +00001240 return TLO.CombineTo(Op,
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001241 TLO.DAG.getZeroExtendInReg(Op.getOperand(0),dl,EVT));
Chris Lattnerec665152006-02-26 23:36:02 +00001242
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001243 if (KnownOne.intersects(InSignBit)) { // Input sign bit known set
Nate Begeman368e18d2006-02-16 21:11:51 +00001244 KnownOne |= NewBits;
1245 KnownZero &= ~NewBits;
Chris Lattnerec665152006-02-26 23:36:02 +00001246 } else { // Input sign bit unknown
Nate Begeman368e18d2006-02-16 21:11:51 +00001247 KnownZero &= ~NewBits;
1248 KnownOne &= ~NewBits;
1249 }
1250 break;
1251 }
Chris Lattnerec665152006-02-26 23:36:02 +00001252 case ISD::ZERO_EXTEND: {
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001253 unsigned OperandBitWidth = Op.getOperand(0).getValueSizeInBits();
1254 APInt InMask = NewMask;
1255 InMask.trunc(OperandBitWidth);
Chris Lattnerec665152006-02-26 23:36:02 +00001256
1257 // If none of the top bits are demanded, convert this into an any_extend.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001258 APInt NewBits =
1259 APInt::getHighBitsSet(BitWidth, BitWidth - OperandBitWidth) & NewMask;
1260 if (!NewBits.intersects(NewMask))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001261 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::ANY_EXTEND, dl,
Chris Lattnerec665152006-02-26 23:36:02 +00001262 Op.getValueType(),
1263 Op.getOperand(0)));
1264
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001265 if (SimplifyDemandedBits(Op.getOperand(0), InMask,
Chris Lattnerec665152006-02-26 23:36:02 +00001266 KnownZero, KnownOne, TLO, Depth+1))
1267 return true;
1268 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001269 KnownZero.zext(BitWidth);
1270 KnownOne.zext(BitWidth);
Chris Lattnerec665152006-02-26 23:36:02 +00001271 KnownZero |= NewBits;
1272 break;
1273 }
1274 case ISD::SIGN_EXTEND: {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001275 MVT InVT = Op.getOperand(0).getValueType();
1276 unsigned InBits = InVT.getSizeInBits();
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001277 APInt InMask = APInt::getLowBitsSet(BitWidth, InBits);
Dan Gohman97360282008-03-11 21:29:43 +00001278 APInt InSignBit = APInt::getBitsSet(BitWidth, InBits - 1, InBits);
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001279 APInt NewBits = ~InMask & NewMask;
Chris Lattnerec665152006-02-26 23:36:02 +00001280
1281 // If none of the top bits are demanded, convert this into an any_extend.
1282 if (NewBits == 0)
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001283 return TLO.CombineTo(Op,TLO.DAG.getNode(ISD::ANY_EXTEND, dl,
1284 Op.getValueType(),
1285 Op.getOperand(0)));
Chris Lattnerec665152006-02-26 23:36:02 +00001286
1287 // Since some of the sign extended bits are demanded, we know that the sign
1288 // bit is demanded.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001289 APInt InDemandedBits = InMask & NewMask;
Chris Lattnerec665152006-02-26 23:36:02 +00001290 InDemandedBits |= InSignBit;
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001291 InDemandedBits.trunc(InBits);
Chris Lattnerec665152006-02-26 23:36:02 +00001292
1293 if (SimplifyDemandedBits(Op.getOperand(0), InDemandedBits, KnownZero,
1294 KnownOne, TLO, Depth+1))
1295 return true;
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001296 KnownZero.zext(BitWidth);
1297 KnownOne.zext(BitWidth);
Chris Lattnerec665152006-02-26 23:36:02 +00001298
1299 // If the sign bit is known zero, convert this to a zero extend.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001300 if (KnownZero.intersects(InSignBit))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001301 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::ZERO_EXTEND, dl,
Chris Lattnerec665152006-02-26 23:36:02 +00001302 Op.getValueType(),
1303 Op.getOperand(0)));
1304
1305 // If the sign bit is known one, the top bits match.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001306 if (KnownOne.intersects(InSignBit)) {
Chris Lattnerec665152006-02-26 23:36:02 +00001307 KnownOne |= NewBits;
1308 KnownZero &= ~NewBits;
1309 } else { // Otherwise, top bits aren't known.
1310 KnownOne &= ~NewBits;
1311 KnownZero &= ~NewBits;
1312 }
1313 break;
1314 }
1315 case ISD::ANY_EXTEND: {
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001316 unsigned OperandBitWidth = Op.getOperand(0).getValueSizeInBits();
1317 APInt InMask = NewMask;
1318 InMask.trunc(OperandBitWidth);
1319 if (SimplifyDemandedBits(Op.getOperand(0), InMask,
Chris Lattnerec665152006-02-26 23:36:02 +00001320 KnownZero, KnownOne, TLO, Depth+1))
1321 return true;
1322 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001323 KnownZero.zext(BitWidth);
1324 KnownOne.zext(BitWidth);
Chris Lattnerec665152006-02-26 23:36:02 +00001325 break;
1326 }
Chris Lattnerfe8babf2006-05-05 22:32:12 +00001327 case ISD::TRUNCATE: {
Chris Lattnerc93dfda2006-05-06 00:11:52 +00001328 // Simplify the input, using demanded bit information, and compute the known
1329 // zero/one bits live out.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001330 APInt TruncMask = NewMask;
1331 TruncMask.zext(Op.getOperand(0).getValueSizeInBits());
1332 if (SimplifyDemandedBits(Op.getOperand(0), TruncMask,
Chris Lattnerfe8babf2006-05-05 22:32:12 +00001333 KnownZero, KnownOne, TLO, Depth+1))
1334 return true;
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001335 KnownZero.trunc(BitWidth);
1336 KnownOne.trunc(BitWidth);
Chris Lattnerc93dfda2006-05-06 00:11:52 +00001337
1338 // If the input is only used by this truncate, see if we can shrink it based
1339 // on the known demanded bits.
Gabor Greifba36cb52008-08-28 21:40:38 +00001340 if (Op.getOperand(0).getNode()->hasOneUse()) {
Dan Gohman475871a2008-07-27 21:46:04 +00001341 SDValue In = Op.getOperand(0);
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001342 unsigned InBitWidth = In.getValueSizeInBits();
Chris Lattnerc93dfda2006-05-06 00:11:52 +00001343 switch (In.getOpcode()) {
1344 default: break;
1345 case ISD::SRL:
1346 // Shrink SRL by a constant if none of the high bits shifted in are
1347 // demanded.
1348 if (ConstantSDNode *ShAmt = dyn_cast<ConstantSDNode>(In.getOperand(1))){
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001349 APInt HighBits = APInt::getHighBitsSet(InBitWidth,
1350 InBitWidth - BitWidth);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001351 HighBits = HighBits.lshr(ShAmt->getZExtValue());
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001352 HighBits.trunc(BitWidth);
Chris Lattnerc93dfda2006-05-06 00:11:52 +00001353
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001354 if (ShAmt->getZExtValue() < BitWidth && !(HighBits & NewMask)) {
Chris Lattnerc93dfda2006-05-06 00:11:52 +00001355 // None of the shifted in bits are needed. Add a truncate of the
1356 // shift input, then shift it.
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001357 SDValue NewTrunc = TLO.DAG.getNode(ISD::TRUNCATE, dl,
Chris Lattnerc93dfda2006-05-06 00:11:52 +00001358 Op.getValueType(),
1359 In.getOperand(0));
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001360 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SRL, dl,
1361 Op.getValueType(),
1362 NewTrunc,
1363 In.getOperand(1)));
Chris Lattnerc93dfda2006-05-06 00:11:52 +00001364 }
1365 }
1366 break;
1367 }
1368 }
1369
Chris Lattnerfe8babf2006-05-05 22:32:12 +00001370 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Chris Lattnerfe8babf2006-05-05 22:32:12 +00001371 break;
1372 }
Chris Lattnerec665152006-02-26 23:36:02 +00001373 case ISD::AssertZext: {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001374 MVT VT = cast<VTSDNode>(Op.getOperand(1))->getVT();
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001375 APInt InMask = APInt::getLowBitsSet(BitWidth,
Duncan Sands83ec4b62008-06-06 12:08:01 +00001376 VT.getSizeInBits());
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001377 if (SimplifyDemandedBits(Op.getOperand(0), InMask & NewMask,
Chris Lattnerec665152006-02-26 23:36:02 +00001378 KnownZero, KnownOne, TLO, Depth+1))
1379 return true;
1380 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001381 KnownZero |= ~InMask & NewMask;
Chris Lattnerec665152006-02-26 23:36:02 +00001382 break;
1383 }
Chris Lattner2ceb2cf2007-12-22 21:35:38 +00001384 case ISD::BIT_CONVERT:
1385#if 0
1386 // If this is an FP->Int bitcast and if the sign bit is the only thing that
1387 // is demanded, turn this into a FGETSIGN.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001388 if (NewMask == MVT::getIntegerVTSignBit(Op.getValueType()) &&
Chris Lattner2ceb2cf2007-12-22 21:35:38 +00001389 MVT::isFloatingPoint(Op.getOperand(0).getValueType()) &&
1390 !MVT::isVector(Op.getOperand(0).getValueType())) {
1391 // Only do this xform if FGETSIGN is valid or if before legalize.
1392 if (!TLO.AfterLegalize ||
1393 isOperationLegal(ISD::FGETSIGN, Op.getValueType())) {
1394 // Make a FGETSIGN + SHL to move the sign bit into the appropriate
1395 // place. We expect the SHL to be eliminated by other optimizations.
Dan Gohman475871a2008-07-27 21:46:04 +00001396 SDValue Sign = TLO.DAG.getNode(ISD::FGETSIGN, Op.getValueType(),
Chris Lattner2ceb2cf2007-12-22 21:35:38 +00001397 Op.getOperand(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00001398 unsigned ShVal = Op.getValueType().getSizeInBits()-1;
Dan Gohman475871a2008-07-27 21:46:04 +00001399 SDValue ShAmt = TLO.DAG.getConstant(ShVal, getShiftAmountTy());
Chris Lattner2ceb2cf2007-12-22 21:35:38 +00001400 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SHL, Op.getValueType(),
1401 Sign, ShAmt));
1402 }
1403 }
1404#endif
1405 break;
Dan Gohman97121ba2009-04-08 00:15:30 +00001406 case ISD::ADD:
1407 case ISD::MUL:
1408 case ISD::SUB: {
1409 // Add, Sub, and Mul don't demand any bits in positions beyond that
1410 // of the highest bit demanded of them.
1411 APInt LoMask = APInt::getLowBitsSet(BitWidth,
1412 BitWidth - NewMask.countLeadingZeros());
1413 if (SimplifyDemandedBits(Op.getOperand(0), LoMask, KnownZero2,
1414 KnownOne2, TLO, Depth+1))
1415 return true;
1416 if (SimplifyDemandedBits(Op.getOperand(1), LoMask, KnownZero2,
1417 KnownOne2, TLO, Depth+1))
1418 return true;
1419 // See if the operation should be performed at a smaller bit width.
1420 if (TLO.ShrinkDemandedOp(Op, BitWidth, NewMask, dl))
1421 return true;
1422 }
1423 // FALL THROUGH
Dan Gohman54eed372008-05-06 00:53:29 +00001424 default:
Chris Lattner1482b5f2006-04-02 06:15:09 +00001425 // Just use ComputeMaskedBits to compute output bits.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001426 TLO.DAG.ComputeMaskedBits(Op, NewMask, KnownZero, KnownOne, Depth);
Chris Lattnera6bc5a42006-02-27 01:00:42 +00001427 break;
Nate Begeman368e18d2006-02-16 21:11:51 +00001428 }
Chris Lattnerec665152006-02-26 23:36:02 +00001429
1430 // If we know the value of all of the demanded bits, return this as a
1431 // constant.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001432 if ((NewMask & (KnownZero|KnownOne)) == NewMask)
Chris Lattnerec665152006-02-26 23:36:02 +00001433 return TLO.CombineTo(Op, TLO.DAG.getConstant(KnownOne, Op.getValueType()));
1434
Nate Begeman368e18d2006-02-16 21:11:51 +00001435 return false;
1436}
1437
Nate Begeman368e18d2006-02-16 21:11:51 +00001438/// computeMaskedBitsForTargetNode - Determine which of the bits specified
1439/// in Mask are known to be either zero or one and return them in the
1440/// KnownZero/KnownOne bitsets.
Dan Gohman475871a2008-07-27 21:46:04 +00001441void TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00001442 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00001443 APInt &KnownZero,
1444 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00001445 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +00001446 unsigned Depth) const {
Chris Lattner1b5232a2006-04-02 06:19:46 +00001447 assert((Op.getOpcode() >= ISD::BUILTIN_OP_END ||
1448 Op.getOpcode() == ISD::INTRINSIC_WO_CHAIN ||
1449 Op.getOpcode() == ISD::INTRINSIC_W_CHAIN ||
1450 Op.getOpcode() == ISD::INTRINSIC_VOID) &&
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001451 "Should use MaskedValueIsZero if you don't know whether Op"
1452 " is a target node!");
Dan Gohman977a76f2008-02-13 22:28:48 +00001453 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
Evan Cheng3a03ebb2005-12-21 23:05:39 +00001454}
Chris Lattner4ccb0702006-01-26 20:37:03 +00001455
Chris Lattner5c3e21d2006-05-06 09:27:13 +00001456/// ComputeNumSignBitsForTargetNode - This method can be implemented by
1457/// targets that want to expose additional information about sign bits to the
1458/// DAG Combiner.
Dan Gohman475871a2008-07-27 21:46:04 +00001459unsigned TargetLowering::ComputeNumSignBitsForTargetNode(SDValue Op,
Chris Lattner5c3e21d2006-05-06 09:27:13 +00001460 unsigned Depth) const {
1461 assert((Op.getOpcode() >= ISD::BUILTIN_OP_END ||
1462 Op.getOpcode() == ISD::INTRINSIC_WO_CHAIN ||
1463 Op.getOpcode() == ISD::INTRINSIC_W_CHAIN ||
1464 Op.getOpcode() == ISD::INTRINSIC_VOID) &&
1465 "Should use ComputeNumSignBits if you don't know whether Op"
1466 " is a target node!");
1467 return 1;
1468}
1469
Dan Gohman97d11632009-02-15 23:59:32 +00001470/// ValueHasExactlyOneBitSet - Test if the given value is known to have exactly
1471/// one bit set. This differs from ComputeMaskedBits in that it doesn't need to
1472/// determine which bit is set.
1473///
Dale Johannesen85b0ede2009-02-11 19:19:41 +00001474static bool ValueHasExactlyOneBitSet(SDValue Val, const SelectionDAG &DAG) {
Dan Gohman97d11632009-02-15 23:59:32 +00001475 // A left-shift of a constant one will have exactly one bit set, because
1476 // shifting the bit off the end is undefined.
1477 if (Val.getOpcode() == ISD::SHL)
1478 if (ConstantSDNode *C =
1479 dyn_cast<ConstantSDNode>(Val.getNode()->getOperand(0)))
1480 if (C->getAPIntValue() == 1)
1481 return true;
Dan Gohmane5af2d32009-01-29 01:59:02 +00001482
Dan Gohman97d11632009-02-15 23:59:32 +00001483 // Similarly, a right-shift of a constant sign-bit will have exactly
1484 // one bit set.
1485 if (Val.getOpcode() == ISD::SRL)
1486 if (ConstantSDNode *C =
1487 dyn_cast<ConstantSDNode>(Val.getNode()->getOperand(0)))
1488 if (C->getAPIntValue().isSignBit())
1489 return true;
1490
1491 // More could be done here, though the above checks are enough
1492 // to handle some common cases.
1493
1494 // Fall back to ComputeMaskedBits to catch other known cases.
Dan Gohmane5af2d32009-01-29 01:59:02 +00001495 MVT OpVT = Val.getValueType();
1496 unsigned BitWidth = OpVT.getSizeInBits();
1497 APInt Mask = APInt::getAllOnesValue(BitWidth);
1498 APInt KnownZero, KnownOne;
1499 DAG.ComputeMaskedBits(Val, Mask, KnownZero, KnownOne);
Dale Johannesen85b0ede2009-02-11 19:19:41 +00001500 return (KnownZero.countPopulation() == BitWidth - 1) &&
1501 (KnownOne.countPopulation() == 1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00001502}
Chris Lattner5c3e21d2006-05-06 09:27:13 +00001503
Evan Chengfa1eb272007-02-08 22:13:59 +00001504/// SimplifySetCC - Try to simplify a setcc built with the specified operands
Dan Gohman475871a2008-07-27 21:46:04 +00001505/// and cc. If it is unable to simplify it, return a null SDValue.
1506SDValue
1507TargetLowering::SimplifySetCC(MVT VT, SDValue N0, SDValue N1,
Evan Chengfa1eb272007-02-08 22:13:59 +00001508 ISD::CondCode Cond, bool foldBooleans,
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001509 DAGCombinerInfo &DCI, DebugLoc dl) const {
Evan Chengfa1eb272007-02-08 22:13:59 +00001510 SelectionDAG &DAG = DCI.DAG;
1511
1512 // These setcc operations always fold.
1513 switch (Cond) {
1514 default: break;
1515 case ISD::SETFALSE:
1516 case ISD::SETFALSE2: return DAG.getConstant(0, VT);
1517 case ISD::SETTRUE:
1518 case ISD::SETTRUE2: return DAG.getConstant(1, VT);
1519 }
1520
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001521 if (isa<ConstantSDNode>(N0.getNode())) {
1522 // Ensure that the constant occurs on the RHS, and fold constant
1523 // comparisons.
1524 return DAG.getSetCC(dl, VT, N1, N0, ISD::getSetCCSwappedOperands(Cond));
1525 }
1526
Gabor Greifba36cb52008-08-28 21:40:38 +00001527 if (ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1.getNode())) {
Dan Gohman6c6cd1c2008-03-03 22:22:56 +00001528 const APInt &C1 = N1C->getAPIntValue();
Dale Johannesen89217a62008-11-07 01:28:02 +00001529
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001530 // If the LHS is '(srl (ctlz x), 5)', the RHS is 0/1, and this is an
1531 // equality comparison, then we're just comparing whether X itself is
1532 // zero.
1533 if (N0.getOpcode() == ISD::SRL && (C1 == 0 || C1 == 1) &&
1534 N0.getOperand(0).getOpcode() == ISD::CTLZ &&
1535 N0.getOperand(1).getOpcode() == ISD::Constant) {
1536 unsigned ShAmt = cast<ConstantSDNode>(N0.getOperand(1))->getZExtValue();
1537 if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
1538 ShAmt == Log2_32(N0.getValueType().getSizeInBits())) {
1539 if ((C1 == 0) == (Cond == ISD::SETEQ)) {
1540 // (srl (ctlz x), 5) == 0 -> X != 0
1541 // (srl (ctlz x), 5) != 1 -> X != 0
1542 Cond = ISD::SETNE;
1543 } else {
1544 // (srl (ctlz x), 5) != 0 -> X == 0
1545 // (srl (ctlz x), 5) == 1 -> X == 0
1546 Cond = ISD::SETEQ;
1547 }
1548 SDValue Zero = DAG.getConstant(0, N0.getValueType());
1549 return DAG.getSetCC(dl, VT, N0.getOperand(0).getOperand(0),
1550 Zero, Cond);
1551 }
1552 }
1553
1554 // If the LHS is '(and load, const)', the RHS is 0,
1555 // the test is for equality or unsigned, and all 1 bits of the const are
1556 // in the same partial word, see if we can shorten the load.
1557 if (DCI.isBeforeLegalize() &&
1558 N0.getOpcode() == ISD::AND && C1 == 0 &&
1559 N0.getNode()->hasOneUse() &&
1560 isa<LoadSDNode>(N0.getOperand(0)) &&
1561 N0.getOperand(0).getNode()->hasOneUse() &&
1562 isa<ConstantSDNode>(N0.getOperand(1))) {
1563 LoadSDNode *Lod = cast<LoadSDNode>(N0.getOperand(0));
1564 uint64_t bestMask = 0;
1565 unsigned bestWidth = 0, bestOffset = 0;
1566 if (!Lod->isVolatile() && Lod->isUnindexed() &&
1567 // FIXME: This uses getZExtValue() below so it only works on i64 and
1568 // below.
1569 N0.getValueType().getSizeInBits() <= 64) {
1570 unsigned origWidth = N0.getValueType().getSizeInBits();
1571 // We can narrow (e.g.) 16-bit extending loads on 32-bit target to
1572 // 8 bits, but have to be careful...
1573 if (Lod->getExtensionType() != ISD::NON_EXTLOAD)
1574 origWidth = Lod->getMemoryVT().getSizeInBits();
1575 uint64_t Mask =cast<ConstantSDNode>(N0.getOperand(1))->getZExtValue();
1576 for (unsigned width = origWidth / 2; width>=8; width /= 2) {
1577 uint64_t newMask = (1ULL << width) - 1;
1578 for (unsigned offset=0; offset<origWidth/width; offset++) {
1579 if ((newMask & Mask) == Mask) {
1580 if (!TD->isLittleEndian())
1581 bestOffset = (origWidth/width - offset - 1) * (width/8);
1582 else
1583 bestOffset = (uint64_t)offset * (width/8);
1584 bestMask = Mask >> (offset * (width/8) * 8);
1585 bestWidth = width;
1586 break;
Dale Johannesen89217a62008-11-07 01:28:02 +00001587 }
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001588 newMask = newMask << width;
Dale Johannesen89217a62008-11-07 01:28:02 +00001589 }
1590 }
1591 }
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001592 if (bestWidth) {
1593 MVT newVT = MVT::getIntegerVT(bestWidth);
1594 if (newVT.isRound()) {
1595 MVT PtrType = Lod->getOperand(1).getValueType();
1596 SDValue Ptr = Lod->getBasePtr();
1597 if (bestOffset != 0)
1598 Ptr = DAG.getNode(ISD::ADD, dl, PtrType, Lod->getBasePtr(),
1599 DAG.getConstant(bestOffset, PtrType));
1600 unsigned NewAlign = MinAlign(Lod->getAlignment(), bestOffset);
1601 SDValue NewLoad = DAG.getLoad(newVT, dl, Lod->getChain(), Ptr,
1602 Lod->getSrcValue(),
1603 Lod->getSrcValueOffset() + bestOffset,
1604 false, NewAlign);
1605 return DAG.getSetCC(dl, VT,
1606 DAG.getNode(ISD::AND, dl, newVT, NewLoad,
1607 DAG.getConstant(bestMask, newVT)),
1608 DAG.getConstant(0LL, newVT), Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00001609 }
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001610 }
1611 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001612
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001613 // If the LHS is a ZERO_EXTEND, perform the comparison on the input.
1614 if (N0.getOpcode() == ISD::ZERO_EXTEND) {
1615 unsigned InSize = N0.getOperand(0).getValueType().getSizeInBits();
1616
1617 // If the comparison constant has bits in the upper part, the
1618 // zero-extended value could never match.
1619 if (C1.intersects(APInt::getHighBitsSet(C1.getBitWidth(),
1620 C1.getBitWidth() - InSize))) {
Evan Chengfa1eb272007-02-08 22:13:59 +00001621 switch (Cond) {
Evan Chengfa1eb272007-02-08 22:13:59 +00001622 case ISD::SETUGT:
1623 case ISD::SETUGE:
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001624 case ISD::SETEQ: return DAG.getConstant(0, VT);
Evan Chengfa1eb272007-02-08 22:13:59 +00001625 case ISD::SETULT:
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001626 case ISD::SETULE:
1627 case ISD::SETNE: return DAG.getConstant(1, VT);
1628 case ISD::SETGT:
1629 case ISD::SETGE:
1630 // True if the sign bit of C1 is set.
1631 return DAG.getConstant(C1.isNegative(), VT);
1632 case ISD::SETLT:
1633 case ISD::SETLE:
1634 // True if the sign bit of C1 isn't set.
1635 return DAG.getConstant(C1.isNonNegative(), VT);
1636 default:
Jakob Stoklund Olesen78d12642009-07-24 18:22:59 +00001637 break;
1638 }
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001639 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001640
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001641 // Otherwise, we can perform the comparison with the low bits.
1642 switch (Cond) {
1643 case ISD::SETEQ:
1644 case ISD::SETNE:
1645 case ISD::SETUGT:
1646 case ISD::SETUGE:
1647 case ISD::SETULT:
1648 case ISD::SETULE: {
1649 MVT newVT = N0.getOperand(0).getValueType();
1650 if (DCI.isBeforeLegalizeOps() ||
1651 (isOperationLegal(ISD::SETCC, newVT) &&
1652 getCondCodeAction(Cond, newVT)==Legal))
1653 return DAG.getSetCC(dl, VT, N0.getOperand(0),
1654 DAG.getConstant(APInt(C1).trunc(InSize), newVT),
1655 Cond);
1656 break;
1657 }
1658 default:
1659 break; // todo, be more careful with signed comparisons
1660 }
1661 } else if (N0.getOpcode() == ISD::SIGN_EXTEND_INREG &&
1662 (Cond == ISD::SETEQ || Cond == ISD::SETNE)) {
1663 MVT ExtSrcTy = cast<VTSDNode>(N0.getOperand(1))->getVT();
1664 unsigned ExtSrcTyBits = ExtSrcTy.getSizeInBits();
1665 MVT ExtDstTy = N0.getValueType();
1666 unsigned ExtDstTyBits = ExtDstTy.getSizeInBits();
1667
1668 // If the extended part has any inconsistent bits, it cannot ever
1669 // compare equal. In other words, they have to be all ones or all
1670 // zeros.
1671 APInt ExtBits =
1672 APInt::getHighBitsSet(ExtDstTyBits, ExtDstTyBits - ExtSrcTyBits);
1673 if ((C1 & ExtBits) != 0 && (C1 & ExtBits) != ExtBits)
1674 return DAG.getConstant(Cond == ISD::SETNE, VT);
1675
1676 SDValue ZextOp;
1677 MVT Op0Ty = N0.getOperand(0).getValueType();
1678 if (Op0Ty == ExtSrcTy) {
1679 ZextOp = N0.getOperand(0);
1680 } else {
1681 APInt Imm = APInt::getLowBitsSet(ExtDstTyBits, ExtSrcTyBits);
1682 ZextOp = DAG.getNode(ISD::AND, dl, Op0Ty, N0.getOperand(0),
1683 DAG.getConstant(Imm, Op0Ty));
1684 }
1685 if (!DCI.isCalledByLegalizer())
1686 DCI.AddToWorklist(ZextOp.getNode());
1687 // Otherwise, make this a use of a zext.
1688 return DAG.getSetCC(dl, VT, ZextOp,
1689 DAG.getConstant(C1 & APInt::getLowBitsSet(
1690 ExtDstTyBits,
1691 ExtSrcTyBits),
1692 ExtDstTy),
1693 Cond);
1694 } else if ((N1C->isNullValue() || N1C->getAPIntValue() == 1) &&
1695 (Cond == ISD::SETEQ || Cond == ISD::SETNE)) {
1696
1697 // SETCC (SETCC), [0|1], [EQ|NE] -> SETCC
1698 if (N0.getOpcode() == ISD::SETCC) {
1699 bool TrueWhenTrue = (Cond == ISD::SETEQ) ^ (N1C->getZExtValue() != 1);
1700 if (TrueWhenTrue)
1701 return N0;
Evan Chengfa1eb272007-02-08 22:13:59 +00001702
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001703 // Invert the condition.
1704 ISD::CondCode CC = cast<CondCodeSDNode>(N0.getOperand(2))->get();
1705 CC = ISD::getSetCCInverse(CC,
1706 N0.getOperand(0).getValueType().isInteger());
1707 return DAG.getSetCC(dl, VT, N0.getOperand(0), N0.getOperand(1), CC);
Evan Chengfa1eb272007-02-08 22:13:59 +00001708 }
1709
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001710 if ((N0.getOpcode() == ISD::XOR ||
1711 (N0.getOpcode() == ISD::AND &&
1712 N0.getOperand(0).getOpcode() == ISD::XOR &&
1713 N0.getOperand(1) == N0.getOperand(0).getOperand(1))) &&
1714 isa<ConstantSDNode>(N0.getOperand(1)) &&
1715 cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue() == 1) {
1716 // If this is (X^1) == 0/1, swap the RHS and eliminate the xor. We
1717 // can only do this if the top bits are known zero.
1718 unsigned BitWidth = N0.getValueSizeInBits();
1719 if (DAG.MaskedValueIsZero(N0,
1720 APInt::getHighBitsSet(BitWidth,
1721 BitWidth-1))) {
1722 // Okay, get the un-inverted input value.
1723 SDValue Val;
1724 if (N0.getOpcode() == ISD::XOR)
1725 Val = N0.getOperand(0);
1726 else {
1727 assert(N0.getOpcode() == ISD::AND &&
1728 N0.getOperand(0).getOpcode() == ISD::XOR);
1729 // ((X^1)&1)^1 -> X & 1
1730 Val = DAG.getNode(ISD::AND, dl, N0.getValueType(),
1731 N0.getOperand(0).getOperand(0),
1732 N0.getOperand(1));
1733 }
1734 return DAG.getSetCC(dl, VT, Val, N1,
1735 Cond == ISD::SETEQ ? ISD::SETNE : ISD::SETEQ);
1736 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001737 }
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001738 }
1739
1740 APInt MinVal, MaxVal;
1741 unsigned OperandBitSize = N1C->getValueType(0).getSizeInBits();
1742 if (ISD::isSignedIntSetCC(Cond)) {
1743 MinVal = APInt::getSignedMinValue(OperandBitSize);
1744 MaxVal = APInt::getSignedMaxValue(OperandBitSize);
1745 } else {
1746 MinVal = APInt::getMinValue(OperandBitSize);
1747 MaxVal = APInt::getMaxValue(OperandBitSize);
1748 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001749
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001750 // Canonicalize GE/LE comparisons to use GT/LT comparisons.
1751 if (Cond == ISD::SETGE || Cond == ISD::SETUGE) {
1752 if (C1 == MinVal) return DAG.getConstant(1, VT); // X >= MIN --> true
1753 // X >= C0 --> X > (C0-1)
1754 return DAG.getSetCC(dl, VT, N0,
1755 DAG.getConstant(C1-1, N1.getValueType()),
1756 (Cond == ISD::SETGE) ? ISD::SETGT : ISD::SETUGT);
1757 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001758
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001759 if (Cond == ISD::SETLE || Cond == ISD::SETULE) {
1760 if (C1 == MaxVal) return DAG.getConstant(1, VT); // X <= MAX --> true
1761 // X <= C0 --> X < (C0+1)
1762 return DAG.getSetCC(dl, VT, N0,
1763 DAG.getConstant(C1+1, N1.getValueType()),
1764 (Cond == ISD::SETLE) ? ISD::SETLT : ISD::SETULT);
1765 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001766
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001767 if ((Cond == ISD::SETLT || Cond == ISD::SETULT) && C1 == MinVal)
1768 return DAG.getConstant(0, VT); // X < MIN --> false
1769 if ((Cond == ISD::SETGE || Cond == ISD::SETUGE) && C1 == MinVal)
1770 return DAG.getConstant(1, VT); // X >= MIN --> true
1771 if ((Cond == ISD::SETGT || Cond == ISD::SETUGT) && C1 == MaxVal)
1772 return DAG.getConstant(0, VT); // X > MAX --> false
1773 if ((Cond == ISD::SETLE || Cond == ISD::SETULE) && C1 == MaxVal)
1774 return DAG.getConstant(1, VT); // X <= MAX --> true
Evan Chengfa1eb272007-02-08 22:13:59 +00001775
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001776 // Canonicalize setgt X, Min --> setne X, Min
1777 if ((Cond == ISD::SETGT || Cond == ISD::SETUGT) && C1 == MinVal)
1778 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETNE);
1779 // Canonicalize setlt X, Max --> setne X, Max
1780 if ((Cond == ISD::SETLT || Cond == ISD::SETULT) && C1 == MaxVal)
1781 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETNE);
Evan Chengfa1eb272007-02-08 22:13:59 +00001782
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001783 // If we have setult X, 1, turn it into seteq X, 0
1784 if ((Cond == ISD::SETLT || Cond == ISD::SETULT) && C1 == MinVal+1)
1785 return DAG.getSetCC(dl, VT, N0,
1786 DAG.getConstant(MinVal, N0.getValueType()),
1787 ISD::SETEQ);
1788 // If we have setugt X, Max-1, turn it into seteq X, Max
1789 else if ((Cond == ISD::SETGT || Cond == ISD::SETUGT) && C1 == MaxVal-1)
1790 return DAG.getSetCC(dl, VT, N0,
1791 DAG.getConstant(MaxVal, N0.getValueType()),
1792 ISD::SETEQ);
Evan Chengfa1eb272007-02-08 22:13:59 +00001793
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001794 // If we have "setcc X, C0", check to see if we can shrink the immediate
1795 // by changing cc.
Evan Chengfa1eb272007-02-08 22:13:59 +00001796
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001797 // SETUGT X, SINTMAX -> SETLT X, 0
1798 if (Cond == ISD::SETUGT &&
1799 C1 == APInt::getSignedMaxValue(OperandBitSize))
1800 return DAG.getSetCC(dl, VT, N0,
1801 DAG.getConstant(0, N1.getValueType()),
1802 ISD::SETLT);
Evan Chengfa1eb272007-02-08 22:13:59 +00001803
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001804 // SETULT X, SINTMIN -> SETGT X, -1
1805 if (Cond == ISD::SETULT &&
1806 C1 == APInt::getSignedMinValue(OperandBitSize)) {
1807 SDValue ConstMinusOne =
1808 DAG.getConstant(APInt::getAllOnesValue(OperandBitSize),
1809 N1.getValueType());
1810 return DAG.getSetCC(dl, VT, N0, ConstMinusOne, ISD::SETGT);
1811 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001812
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001813 // Fold bit comparisons when we can.
1814 if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
1815 VT == N0.getValueType() && N0.getOpcode() == ISD::AND)
1816 if (ConstantSDNode *AndRHS =
1817 dyn_cast<ConstantSDNode>(N0.getOperand(1))) {
1818 MVT ShiftTy = DCI.isBeforeLegalize() ?
1819 getPointerTy() : getShiftAmountTy();
1820 if (Cond == ISD::SETNE && C1 == 0) {// (X & 8) != 0 --> (X & 8) >> 3
1821 // Perform the xform if the AND RHS is a single bit.
1822 if (isPowerOf2_64(AndRHS->getZExtValue())) {
1823 return DAG.getNode(ISD::SRL, dl, VT, N0,
1824 DAG.getConstant(Log2_64(AndRHS->getZExtValue()),
1825 ShiftTy));
1826 }
1827 } else if (Cond == ISD::SETEQ && C1 == AndRHS->getZExtValue()) {
1828 // (X & 8) == 8 --> (X & 8) >> 3
1829 // Perform the xform if C1 is a single bit.
1830 if (C1.isPowerOf2()) {
1831 return DAG.getNode(ISD::SRL, dl, VT, N0,
1832 DAG.getConstant(C1.logBase2(), ShiftTy));
Evan Chengfa1eb272007-02-08 22:13:59 +00001833 }
1834 }
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001835 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001836 }
1837
Gabor Greifba36cb52008-08-28 21:40:38 +00001838 if (isa<ConstantFPSDNode>(N0.getNode())) {
Evan Chengfa1eb272007-02-08 22:13:59 +00001839 // Constant fold or commute setcc.
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001840 SDValue O = DAG.FoldSetCC(VT, N0, N1, Cond, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00001841 if (O.getNode()) return O;
1842 } else if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N1.getNode())) {
Chris Lattner63079f02007-12-29 08:37:08 +00001843 // If the RHS of an FP comparison is a constant, simplify it away in
1844 // some cases.
1845 if (CFP->getValueAPF().isNaN()) {
1846 // If an operand is known to be a nan, we can fold it.
1847 switch (ISD::getUnorderedFlavor(Cond)) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001848 default: llvm_unreachable("Unknown flavor!");
Chris Lattner63079f02007-12-29 08:37:08 +00001849 case 0: // Known false.
1850 return DAG.getConstant(0, VT);
1851 case 1: // Known true.
1852 return DAG.getConstant(1, VT);
Chris Lattner1c3e1e22007-12-30 21:21:10 +00001853 case 2: // Undefined.
Dale Johannesene8d72302009-02-06 23:05:02 +00001854 return DAG.getUNDEF(VT);
Chris Lattner63079f02007-12-29 08:37:08 +00001855 }
1856 }
1857
1858 // Otherwise, we know the RHS is not a NaN. Simplify the node to drop the
1859 // constant if knowing that the operand is non-nan is enough. We prefer to
1860 // have SETO(x,x) instead of SETO(x, 0.0) because this avoids having to
1861 // materialize 0.0.
1862 if (Cond == ISD::SETO || Cond == ISD::SETUO)
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001863 return DAG.getSetCC(dl, VT, N0, N0, Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00001864 }
1865
1866 if (N0 == N1) {
1867 // We can always fold X == X for integer setcc's.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001868 if (N0.getValueType().isInteger())
Evan Chengfa1eb272007-02-08 22:13:59 +00001869 return DAG.getConstant(ISD::isTrueWhenEqual(Cond), VT);
1870 unsigned UOF = ISD::getUnorderedFlavor(Cond);
1871 if (UOF == 2) // FP operators that are undefined on NaNs.
1872 return DAG.getConstant(ISD::isTrueWhenEqual(Cond), VT);
1873 if (UOF == unsigned(ISD::isTrueWhenEqual(Cond)))
1874 return DAG.getConstant(UOF, VT);
1875 // Otherwise, we can't fold it. However, we can simplify it to SETUO/SETO
1876 // if it is not already.
1877 ISD::CondCode NewCond = UOF == 0 ? ISD::SETO : ISD::SETUO;
1878 if (NewCond != Cond)
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001879 return DAG.getSetCC(dl, VT, N0, N1, NewCond);
Evan Chengfa1eb272007-02-08 22:13:59 +00001880 }
1881
1882 if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
Duncan Sands83ec4b62008-06-06 12:08:01 +00001883 N0.getValueType().isInteger()) {
Evan Chengfa1eb272007-02-08 22:13:59 +00001884 if (N0.getOpcode() == ISD::ADD || N0.getOpcode() == ISD::SUB ||
1885 N0.getOpcode() == ISD::XOR) {
1886 // Simplify (X+Y) == (X+Z) --> Y == Z
1887 if (N0.getOpcode() == N1.getOpcode()) {
1888 if (N0.getOperand(0) == N1.getOperand(0))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001889 return DAG.getSetCC(dl, VT, N0.getOperand(1), N1.getOperand(1), Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00001890 if (N0.getOperand(1) == N1.getOperand(1))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001891 return DAG.getSetCC(dl, VT, N0.getOperand(0), N1.getOperand(0), Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00001892 if (DAG.isCommutativeBinOp(N0.getOpcode())) {
1893 // If X op Y == Y op X, try other combinations.
1894 if (N0.getOperand(0) == N1.getOperand(1))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001895 return DAG.getSetCC(dl, VT, N0.getOperand(1), N1.getOperand(0),
1896 Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00001897 if (N0.getOperand(1) == N1.getOperand(0))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001898 return DAG.getSetCC(dl, VT, N0.getOperand(0), N1.getOperand(1),
1899 Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00001900 }
1901 }
1902
1903 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(N1)) {
1904 if (ConstantSDNode *LHSR = dyn_cast<ConstantSDNode>(N0.getOperand(1))) {
1905 // Turn (X+C1) == C2 --> X == C2-C1
Gabor Greifba36cb52008-08-28 21:40:38 +00001906 if (N0.getOpcode() == ISD::ADD && N0.getNode()->hasOneUse()) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001907 return DAG.getSetCC(dl, VT, N0.getOperand(0),
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001908 DAG.getConstant(RHSC->getAPIntValue()-
1909 LHSR->getAPIntValue(),
Evan Chengfa1eb272007-02-08 22:13:59 +00001910 N0.getValueType()), Cond);
1911 }
1912
1913 // Turn (X^C1) == C2 into X == C1^C2 iff X&~C1 = 0.
1914 if (N0.getOpcode() == ISD::XOR)
1915 // If we know that all of the inverted bits are zero, don't bother
1916 // performing the inversion.
Dan Gohman2e68b6f2008-02-25 21:11:39 +00001917 if (DAG.MaskedValueIsZero(N0.getOperand(0), ~LHSR->getAPIntValue()))
1918 return
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001919 DAG.getSetCC(dl, VT, N0.getOperand(0),
Dan Gohman2e68b6f2008-02-25 21:11:39 +00001920 DAG.getConstant(LHSR->getAPIntValue() ^
1921 RHSC->getAPIntValue(),
1922 N0.getValueType()),
1923 Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00001924 }
1925
1926 // Turn (C1-X) == C2 --> X == C1-C2
1927 if (ConstantSDNode *SUBC = dyn_cast<ConstantSDNode>(N0.getOperand(0))) {
Gabor Greifba36cb52008-08-28 21:40:38 +00001928 if (N0.getOpcode() == ISD::SUB && N0.getNode()->hasOneUse()) {
Dan Gohman2e68b6f2008-02-25 21:11:39 +00001929 return
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001930 DAG.getSetCC(dl, VT, N0.getOperand(1),
Dan Gohman2e68b6f2008-02-25 21:11:39 +00001931 DAG.getConstant(SUBC->getAPIntValue() -
1932 RHSC->getAPIntValue(),
1933 N0.getValueType()),
1934 Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00001935 }
1936 }
1937 }
1938
1939 // Simplify (X+Z) == X --> Z == 0
1940 if (N0.getOperand(0) == N1)
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001941 return DAG.getSetCC(dl, VT, N0.getOperand(1),
Evan Chengfa1eb272007-02-08 22:13:59 +00001942 DAG.getConstant(0, N0.getValueType()), Cond);
1943 if (N0.getOperand(1) == N1) {
1944 if (DAG.isCommutativeBinOp(N0.getOpcode()))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001945 return DAG.getSetCC(dl, VT, N0.getOperand(0),
Evan Chengfa1eb272007-02-08 22:13:59 +00001946 DAG.getConstant(0, N0.getValueType()), Cond);
Gabor Greifba36cb52008-08-28 21:40:38 +00001947 else if (N0.getNode()->hasOneUse()) {
Evan Chengfa1eb272007-02-08 22:13:59 +00001948 assert(N0.getOpcode() == ISD::SUB && "Unexpected operation!");
1949 // (Z-X) == X --> Z == X<<1
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001950 SDValue SH = DAG.getNode(ISD::SHL, dl, N1.getValueType(),
Evan Chengfa1eb272007-02-08 22:13:59 +00001951 N1,
1952 DAG.getConstant(1, getShiftAmountTy()));
1953 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00001954 DCI.AddToWorklist(SH.getNode());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001955 return DAG.getSetCC(dl, VT, N0.getOperand(0), SH, Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00001956 }
1957 }
1958 }
1959
1960 if (N1.getOpcode() == ISD::ADD || N1.getOpcode() == ISD::SUB ||
1961 N1.getOpcode() == ISD::XOR) {
1962 // Simplify X == (X+Z) --> Z == 0
1963 if (N1.getOperand(0) == N0) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001964 return DAG.getSetCC(dl, VT, N1.getOperand(1),
Evan Chengfa1eb272007-02-08 22:13:59 +00001965 DAG.getConstant(0, N1.getValueType()), Cond);
1966 } else if (N1.getOperand(1) == N0) {
1967 if (DAG.isCommutativeBinOp(N1.getOpcode())) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001968 return DAG.getSetCC(dl, VT, N1.getOperand(0),
Evan Chengfa1eb272007-02-08 22:13:59 +00001969 DAG.getConstant(0, N1.getValueType()), Cond);
Gabor Greifba36cb52008-08-28 21:40:38 +00001970 } else if (N1.getNode()->hasOneUse()) {
Evan Chengfa1eb272007-02-08 22:13:59 +00001971 assert(N1.getOpcode() == ISD::SUB && "Unexpected operation!");
1972 // X == (Z-X) --> X<<1 == Z
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001973 SDValue SH = DAG.getNode(ISD::SHL, dl, N1.getValueType(), N0,
Evan Chengfa1eb272007-02-08 22:13:59 +00001974 DAG.getConstant(1, getShiftAmountTy()));
1975 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00001976 DCI.AddToWorklist(SH.getNode());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001977 return DAG.getSetCC(dl, VT, SH, N1.getOperand(0), Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00001978 }
1979 }
1980 }
Dan Gohmane5af2d32009-01-29 01:59:02 +00001981
Dan Gohman2c65c3d2009-01-29 16:18:12 +00001982 // Simplify x&y == y to x&y != 0 if y has exactly one bit set.
Dale Johannesen85b0ede2009-02-11 19:19:41 +00001983 // Note that where y is variable and is known to have at most
1984 // one bit set (for example, if it is z&1) we cannot do this;
1985 // the expressions are not equivalent when y==0.
Dan Gohmane5af2d32009-01-29 01:59:02 +00001986 if (N0.getOpcode() == ISD::AND)
1987 if (N0.getOperand(0) == N1 || N0.getOperand(1) == N1) {
Dale Johannesen85b0ede2009-02-11 19:19:41 +00001988 if (ValueHasExactlyOneBitSet(N1, DAG)) {
Dan Gohmane5af2d32009-01-29 01:59:02 +00001989 Cond = ISD::getSetCCInverse(Cond, /*isInteger=*/true);
1990 SDValue Zero = DAG.getConstant(0, N1.getValueType());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001991 return DAG.getSetCC(dl, VT, N0, Zero, Cond);
Dan Gohmane5af2d32009-01-29 01:59:02 +00001992 }
1993 }
1994 if (N1.getOpcode() == ISD::AND)
1995 if (N1.getOperand(0) == N0 || N1.getOperand(1) == N0) {
Dale Johannesen85b0ede2009-02-11 19:19:41 +00001996 if (ValueHasExactlyOneBitSet(N0, DAG)) {
Dan Gohmane5af2d32009-01-29 01:59:02 +00001997 Cond = ISD::getSetCCInverse(Cond, /*isInteger=*/true);
1998 SDValue Zero = DAG.getConstant(0, N0.getValueType());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001999 return DAG.getSetCC(dl, VT, N1, Zero, Cond);
Dan Gohmane5af2d32009-01-29 01:59:02 +00002000 }
2001 }
Evan Chengfa1eb272007-02-08 22:13:59 +00002002 }
2003
2004 // Fold away ALL boolean setcc's.
Dan Gohman475871a2008-07-27 21:46:04 +00002005 SDValue Temp;
Evan Chengfa1eb272007-02-08 22:13:59 +00002006 if (N0.getValueType() == MVT::i1 && foldBooleans) {
2007 switch (Cond) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002008 default: llvm_unreachable("Unknown integer setcc!");
Bob Wilson4c245462009-01-22 17:39:32 +00002009 case ISD::SETEQ: // X == Y -> ~(X^Y)
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002010 Temp = DAG.getNode(ISD::XOR, dl, MVT::i1, N0, N1);
2011 N0 = DAG.getNOT(dl, Temp, MVT::i1);
Evan Chengfa1eb272007-02-08 22:13:59 +00002012 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00002013 DCI.AddToWorklist(Temp.getNode());
Evan Chengfa1eb272007-02-08 22:13:59 +00002014 break;
2015 case ISD::SETNE: // X != Y --> (X^Y)
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002016 N0 = DAG.getNode(ISD::XOR, dl, MVT::i1, N0, N1);
Evan Chengfa1eb272007-02-08 22:13:59 +00002017 break;
Bob Wilson4c245462009-01-22 17:39:32 +00002018 case ISD::SETGT: // X >s Y --> X == 0 & Y == 1 --> ~X & Y
2019 case ISD::SETULT: // X <u Y --> X == 0 & Y == 1 --> ~X & Y
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002020 Temp = DAG.getNOT(dl, N0, MVT::i1);
Dale Johannesende064702009-02-06 21:50:26 +00002021 N0 = DAG.getNode(ISD::AND, dl, MVT::i1, N1, Temp);
Evan Chengfa1eb272007-02-08 22:13:59 +00002022 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00002023 DCI.AddToWorklist(Temp.getNode());
Evan Chengfa1eb272007-02-08 22:13:59 +00002024 break;
Bob Wilson4c245462009-01-22 17:39:32 +00002025 case ISD::SETLT: // X <s Y --> X == 1 & Y == 0 --> ~Y & X
2026 case ISD::SETUGT: // X >u Y --> X == 1 & Y == 0 --> ~Y & X
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002027 Temp = DAG.getNOT(dl, N1, MVT::i1);
2028 N0 = DAG.getNode(ISD::AND, dl, MVT::i1, N0, Temp);
Evan Chengfa1eb272007-02-08 22:13:59 +00002029 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00002030 DCI.AddToWorklist(Temp.getNode());
Evan Chengfa1eb272007-02-08 22:13:59 +00002031 break;
Bob Wilson4c245462009-01-22 17:39:32 +00002032 case ISD::SETULE: // X <=u Y --> X == 0 | Y == 1 --> ~X | Y
2033 case ISD::SETGE: // X >=s Y --> X == 0 | Y == 1 --> ~X | Y
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002034 Temp = DAG.getNOT(dl, N0, MVT::i1);
2035 N0 = DAG.getNode(ISD::OR, dl, MVT::i1, N1, Temp);
Evan Chengfa1eb272007-02-08 22:13:59 +00002036 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00002037 DCI.AddToWorklist(Temp.getNode());
Evan Chengfa1eb272007-02-08 22:13:59 +00002038 break;
Bob Wilson4c245462009-01-22 17:39:32 +00002039 case ISD::SETUGE: // X >=u Y --> X == 1 | Y == 0 --> ~Y | X
2040 case ISD::SETLE: // X <=s Y --> X == 1 | Y == 0 --> ~Y | X
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002041 Temp = DAG.getNOT(dl, N1, MVT::i1);
2042 N0 = DAG.getNode(ISD::OR, dl, MVT::i1, N0, Temp);
Evan Chengfa1eb272007-02-08 22:13:59 +00002043 break;
2044 }
2045 if (VT != MVT::i1) {
2046 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00002047 DCI.AddToWorklist(N0.getNode());
Evan Chengfa1eb272007-02-08 22:13:59 +00002048 // FIXME: If running after legalize, we probably can't do this.
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002049 N0 = DAG.getNode(ISD::ZERO_EXTEND, dl, VT, N0);
Evan Chengfa1eb272007-02-08 22:13:59 +00002050 }
2051 return N0;
2052 }
2053
2054 // Could not fold it.
Dan Gohman475871a2008-07-27 21:46:04 +00002055 return SDValue();
Evan Chengfa1eb272007-02-08 22:13:59 +00002056}
2057
Evan Chengad4196b2008-05-12 19:56:52 +00002058/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
2059/// node is a GlobalAddress + offset.
2060bool TargetLowering::isGAPlusOffset(SDNode *N, GlobalValue* &GA,
2061 int64_t &Offset) const {
2062 if (isa<GlobalAddressSDNode>(N)) {
Dan Gohman9ea3f562008-06-09 22:05:52 +00002063 GlobalAddressSDNode *GASD = cast<GlobalAddressSDNode>(N);
2064 GA = GASD->getGlobal();
2065 Offset += GASD->getOffset();
Evan Chengad4196b2008-05-12 19:56:52 +00002066 return true;
2067 }
2068
2069 if (N->getOpcode() == ISD::ADD) {
Dan Gohman475871a2008-07-27 21:46:04 +00002070 SDValue N1 = N->getOperand(0);
2071 SDValue N2 = N->getOperand(1);
Gabor Greifba36cb52008-08-28 21:40:38 +00002072 if (isGAPlusOffset(N1.getNode(), GA, Offset)) {
Evan Chengad4196b2008-05-12 19:56:52 +00002073 ConstantSDNode *V = dyn_cast<ConstantSDNode>(N2);
2074 if (V) {
Dan Gohman7810bfe2008-09-26 21:54:37 +00002075 Offset += V->getSExtValue();
Evan Chengad4196b2008-05-12 19:56:52 +00002076 return true;
2077 }
Gabor Greifba36cb52008-08-28 21:40:38 +00002078 } else if (isGAPlusOffset(N2.getNode(), GA, Offset)) {
Evan Chengad4196b2008-05-12 19:56:52 +00002079 ConstantSDNode *V = dyn_cast<ConstantSDNode>(N1);
2080 if (V) {
Dan Gohman7810bfe2008-09-26 21:54:37 +00002081 Offset += V->getSExtValue();
Evan Chengad4196b2008-05-12 19:56:52 +00002082 return true;
2083 }
2084 }
2085 }
2086 return false;
2087}
2088
2089
Nate Begemanabc01992009-06-05 21:37:30 +00002090/// isConsecutiveLoad - Return true if LD is loading 'Bytes' bytes from a
2091/// location that is 'Dist' units away from the location that the 'Base' load
2092/// is loading from.
2093bool TargetLowering::isConsecutiveLoad(LoadSDNode *LD, LoadSDNode *Base,
2094 unsigned Bytes, int Dist,
Evan Cheng9bfa03c2008-05-12 23:04:07 +00002095 const MachineFrameInfo *MFI) const {
Nate Begemanabc01992009-06-05 21:37:30 +00002096 if (LD->getChain() != Base->getChain())
Evan Chengad4196b2008-05-12 19:56:52 +00002097 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002098 MVT VT = LD->getValueType(0);
2099 if (VT.getSizeInBits() / 8 != Bytes)
Evan Chengad4196b2008-05-12 19:56:52 +00002100 return false;
2101
Dan Gohman475871a2008-07-27 21:46:04 +00002102 SDValue Loc = LD->getOperand(1);
2103 SDValue BaseLoc = Base->getOperand(1);
Evan Chengad4196b2008-05-12 19:56:52 +00002104 if (Loc.getOpcode() == ISD::FrameIndex) {
2105 if (BaseLoc.getOpcode() != ISD::FrameIndex)
2106 return false;
2107 int FI = cast<FrameIndexSDNode>(Loc)->getIndex();
2108 int BFI = cast<FrameIndexSDNode>(BaseLoc)->getIndex();
2109 int FS = MFI->getObjectSize(FI);
2110 int BFS = MFI->getObjectSize(BFI);
2111 if (FS != BFS || FS != (int)Bytes) return false;
2112 return MFI->getObjectOffset(FI) == (MFI->getObjectOffset(BFI) + Dist*Bytes);
2113 }
Nate Begemanabc01992009-06-05 21:37:30 +00002114 if (Loc.getOpcode() == ISD::ADD && Loc.getOperand(0) == BaseLoc) {
2115 ConstantSDNode *V = dyn_cast<ConstantSDNode>(Loc.getOperand(1));
2116 if (V && (V->getSExtValue() == Dist*Bytes))
2117 return true;
2118 }
Evan Chengad4196b2008-05-12 19:56:52 +00002119
2120 GlobalValue *GV1 = NULL;
2121 GlobalValue *GV2 = NULL;
2122 int64_t Offset1 = 0;
2123 int64_t Offset2 = 0;
Gabor Greifba36cb52008-08-28 21:40:38 +00002124 bool isGA1 = isGAPlusOffset(Loc.getNode(), GV1, Offset1);
2125 bool isGA2 = isGAPlusOffset(BaseLoc.getNode(), GV2, Offset2);
Evan Chengad4196b2008-05-12 19:56:52 +00002126 if (isGA1 && isGA2 && GV1 == GV2)
2127 return Offset1 == (Offset2 + Dist*Bytes);
2128 return false;
2129}
2130
2131
Dan Gohman475871a2008-07-27 21:46:04 +00002132SDValue TargetLowering::
Chris Lattner00ffed02006-03-01 04:52:55 +00002133PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const {
2134 // Default implementation: no optimization.
Dan Gohman475871a2008-07-27 21:46:04 +00002135 return SDValue();
Chris Lattner00ffed02006-03-01 04:52:55 +00002136}
2137
Chris Lattnereb8146b2006-02-04 02:13:02 +00002138//===----------------------------------------------------------------------===//
2139// Inline Assembler Implementation Methods
2140//===----------------------------------------------------------------------===//
2141
Chris Lattner4376fea2008-04-27 00:09:47 +00002142
Chris Lattnereb8146b2006-02-04 02:13:02 +00002143TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00002144TargetLowering::getConstraintType(const std::string &Constraint) const {
Chris Lattnereb8146b2006-02-04 02:13:02 +00002145 // FIXME: lots more standard ones to handle.
Chris Lattner4234f572007-03-25 02:14:49 +00002146 if (Constraint.size() == 1) {
2147 switch (Constraint[0]) {
2148 default: break;
2149 case 'r': return C_RegisterClass;
2150 case 'm': // memory
2151 case 'o': // offsetable
2152 case 'V': // not offsetable
2153 return C_Memory;
2154 case 'i': // Simple Integer or Relocatable Constant
2155 case 'n': // Simple Integer
2156 case 's': // Relocatable Constant
Chris Lattnerc13dd1c2007-03-25 04:35:41 +00002157 case 'X': // Allow ANY value.
Chris Lattner4234f572007-03-25 02:14:49 +00002158 case 'I': // Target registers.
2159 case 'J':
2160 case 'K':
2161 case 'L':
2162 case 'M':
2163 case 'N':
2164 case 'O':
2165 case 'P':
2166 return C_Other;
2167 }
Chris Lattnereb8146b2006-02-04 02:13:02 +00002168 }
Chris Lattner065421f2007-03-25 02:18:14 +00002169
2170 if (Constraint.size() > 1 && Constraint[0] == '{' &&
2171 Constraint[Constraint.size()-1] == '}')
2172 return C_Register;
Chris Lattner4234f572007-03-25 02:14:49 +00002173 return C_Unknown;
Chris Lattnereb8146b2006-02-04 02:13:02 +00002174}
2175
Dale Johannesenba2a0b92008-01-29 02:21:21 +00002176/// LowerXConstraint - try to replace an X constraint, which matches anything,
2177/// with another that has more specific requirements based on the type of the
2178/// corresponding operand.
Duncan Sands83ec4b62008-06-06 12:08:01 +00002179const char *TargetLowering::LowerXConstraint(MVT ConstraintVT) const{
2180 if (ConstraintVT.isInteger())
Chris Lattner5e764232008-04-26 23:02:14 +00002181 return "r";
Duncan Sands83ec4b62008-06-06 12:08:01 +00002182 if (ConstraintVT.isFloatingPoint())
Chris Lattner5e764232008-04-26 23:02:14 +00002183 return "f"; // works for many targets
2184 return 0;
Dale Johannesenba2a0b92008-01-29 02:21:21 +00002185}
2186
Chris Lattner48884cd2007-08-25 00:47:38 +00002187/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
2188/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +00002189void TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Chris Lattner48884cd2007-08-25 00:47:38 +00002190 char ConstraintLetter,
Evan Chengda43bcf2008-09-24 00:05:32 +00002191 bool hasMemory,
Dan Gohman475871a2008-07-27 21:46:04 +00002192 std::vector<SDValue> &Ops,
Chris Lattner5e764232008-04-26 23:02:14 +00002193 SelectionDAG &DAG) const {
Chris Lattnereb8146b2006-02-04 02:13:02 +00002194 switch (ConstraintLetter) {
Chris Lattner9ff6ee82007-02-17 06:00:35 +00002195 default: break;
Dale Johanneseneb57ea72007-11-05 21:20:28 +00002196 case 'X': // Allows any operand; labels (basic block) use this.
2197 if (Op.getOpcode() == ISD::BasicBlock) {
2198 Ops.push_back(Op);
2199 return;
2200 }
2201 // fall through
Chris Lattnereb8146b2006-02-04 02:13:02 +00002202 case 'i': // Simple Integer or Relocatable Constant
2203 case 'n': // Simple Integer
Dale Johanneseneb57ea72007-11-05 21:20:28 +00002204 case 's': { // Relocatable Constant
Chris Lattner75c7d2b2007-05-03 16:54:34 +00002205 // These operands are interested in values of the form (GV+C), where C may
2206 // be folded in as an offset of GV, or it may be explicitly added. Also, it
2207 // is possible and fine if either GV or C are missing.
2208 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
2209 GlobalAddressSDNode *GA = dyn_cast<GlobalAddressSDNode>(Op);
2210
2211 // If we have "(add GV, C)", pull out GV/C
2212 if (Op.getOpcode() == ISD::ADD) {
2213 C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
2214 GA = dyn_cast<GlobalAddressSDNode>(Op.getOperand(0));
2215 if (C == 0 || GA == 0) {
2216 C = dyn_cast<ConstantSDNode>(Op.getOperand(0));
2217 GA = dyn_cast<GlobalAddressSDNode>(Op.getOperand(1));
2218 }
2219 if (C == 0 || GA == 0)
2220 C = 0, GA = 0;
2221 }
2222
2223 // If we find a valid operand, map to the TargetXXX version so that the
2224 // value itself doesn't get selected.
2225 if (GA) { // Either &GV or &GV+C
2226 if (ConstraintLetter != 'n') {
2227 int64_t Offs = GA->getOffset();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002228 if (C) Offs += C->getZExtValue();
Chris Lattner48884cd2007-08-25 00:47:38 +00002229 Ops.push_back(DAG.getTargetGlobalAddress(GA->getGlobal(),
2230 Op.getValueType(), Offs));
2231 return;
Chris Lattner75c7d2b2007-05-03 16:54:34 +00002232 }
2233 }
2234 if (C) { // just C, no GV.
Chris Lattner9ff6ee82007-02-17 06:00:35 +00002235 // Simple constants are not allowed for 's'.
Chris Lattner48884cd2007-08-25 00:47:38 +00002236 if (ConstraintLetter != 's') {
Dale Johannesen78e3e522009-02-12 20:58:09 +00002237 // gcc prints these as sign extended. Sign extend value to 64 bits
2238 // now; without this it would get ZExt'd later in
2239 // ScheduleDAGSDNodes::EmitNode, which is very generic.
2240 Ops.push_back(DAG.getTargetConstant(C->getAPIntValue().getSExtValue(),
2241 MVT::i64));
Chris Lattner48884cd2007-08-25 00:47:38 +00002242 return;
2243 }
Chris Lattner9ff6ee82007-02-17 06:00:35 +00002244 }
Chris Lattner9ff6ee82007-02-17 06:00:35 +00002245 break;
Chris Lattnereb8146b2006-02-04 02:13:02 +00002246 }
Chris Lattner75c7d2b2007-05-03 16:54:34 +00002247 }
Chris Lattnereb8146b2006-02-04 02:13:02 +00002248}
2249
Chris Lattner4ccb0702006-01-26 20:37:03 +00002250std::vector<unsigned> TargetLowering::
Chris Lattner1efa40f2006-02-22 00:56:39 +00002251getRegClassForInlineAsmConstraint(const std::string &Constraint,
Duncan Sands83ec4b62008-06-06 12:08:01 +00002252 MVT VT) const {
Chris Lattner1efa40f2006-02-22 00:56:39 +00002253 return std::vector<unsigned>();
2254}
2255
2256
2257std::pair<unsigned, const TargetRegisterClass*> TargetLowering::
Chris Lattner4217ca8dc2006-02-21 23:11:00 +00002258getRegForInlineAsmConstraint(const std::string &Constraint,
Duncan Sands83ec4b62008-06-06 12:08:01 +00002259 MVT VT) const {
Chris Lattner1efa40f2006-02-22 00:56:39 +00002260 if (Constraint[0] != '{')
2261 return std::pair<unsigned, const TargetRegisterClass*>(0, 0);
Chris Lattnera55079a2006-02-01 01:29:47 +00002262 assert(*(Constraint.end()-1) == '}' && "Not a brace enclosed constraint?");
2263
2264 // Remove the braces from around the name.
2265 std::string RegName(Constraint.begin()+1, Constraint.end()-1);
Chris Lattner1efa40f2006-02-22 00:56:39 +00002266
2267 // Figure out which register class contains this reg.
Dan Gohman6f0d0242008-02-10 18:45:23 +00002268 const TargetRegisterInfo *RI = TM.getRegisterInfo();
2269 for (TargetRegisterInfo::regclass_iterator RCI = RI->regclass_begin(),
Chris Lattner1efa40f2006-02-22 00:56:39 +00002270 E = RI->regclass_end(); RCI != E; ++RCI) {
2271 const TargetRegisterClass *RC = *RCI;
Chris Lattnerb3befd42006-02-22 23:00:51 +00002272
2273 // If none of the the value types for this register class are valid, we
2274 // can't use it. For example, 64-bit reg classes on 32-bit targets.
2275 bool isLegal = false;
2276 for (TargetRegisterClass::vt_iterator I = RC->vt_begin(), E = RC->vt_end();
2277 I != E; ++I) {
2278 if (isTypeLegal(*I)) {
2279 isLegal = true;
2280 break;
2281 }
2282 }
2283
2284 if (!isLegal) continue;
2285
Chris Lattner1efa40f2006-02-22 00:56:39 +00002286 for (TargetRegisterClass::iterator I = RC->begin(), E = RC->end();
2287 I != E; ++I) {
Bill Wendling74ab84c2008-02-26 21:11:01 +00002288 if (StringsEqualNoCase(RegName, RI->get(*I).AsmName))
Chris Lattner1efa40f2006-02-22 00:56:39 +00002289 return std::make_pair(*I, RC);
Chris Lattner1efa40f2006-02-22 00:56:39 +00002290 }
Chris Lattner4ccb0702006-01-26 20:37:03 +00002291 }
Chris Lattnera55079a2006-02-01 01:29:47 +00002292
Chris Lattner1efa40f2006-02-22 00:56:39 +00002293 return std::pair<unsigned, const TargetRegisterClass*>(0, 0);
Chris Lattner4ccb0702006-01-26 20:37:03 +00002294}
Evan Cheng30b37b52006-03-13 23:18:16 +00002295
2296//===----------------------------------------------------------------------===//
Chris Lattner4376fea2008-04-27 00:09:47 +00002297// Constraint Selection.
2298
Chris Lattner6bdcda32008-10-17 16:47:46 +00002299/// isMatchingInputConstraint - Return true of this is an input operand that is
2300/// a matching constraint like "4".
2301bool TargetLowering::AsmOperandInfo::isMatchingInputConstraint() const {
Chris Lattner58f15c42008-10-17 16:21:11 +00002302 assert(!ConstraintCode.empty() && "No known constraint!");
2303 return isdigit(ConstraintCode[0]);
2304}
2305
2306/// getMatchedOperand - If this is an input matching constraint, this method
2307/// returns the output operand it matches.
2308unsigned TargetLowering::AsmOperandInfo::getMatchedOperand() const {
2309 assert(!ConstraintCode.empty() && "No known constraint!");
2310 return atoi(ConstraintCode.c_str());
2311}
2312
2313
Chris Lattner4376fea2008-04-27 00:09:47 +00002314/// getConstraintGenerality - Return an integer indicating how general CT
2315/// is.
2316static unsigned getConstraintGenerality(TargetLowering::ConstraintType CT) {
2317 switch (CT) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002318 default: llvm_unreachable("Unknown constraint type!");
Chris Lattner4376fea2008-04-27 00:09:47 +00002319 case TargetLowering::C_Other:
2320 case TargetLowering::C_Unknown:
2321 return 0;
2322 case TargetLowering::C_Register:
2323 return 1;
2324 case TargetLowering::C_RegisterClass:
2325 return 2;
2326 case TargetLowering::C_Memory:
2327 return 3;
2328 }
2329}
2330
2331/// ChooseConstraint - If there are multiple different constraints that we
2332/// could pick for this operand (e.g. "imr") try to pick the 'best' one.
Chris Lattner24e1a9d2008-04-27 01:49:46 +00002333/// This is somewhat tricky: constraints fall into four classes:
Chris Lattner4376fea2008-04-27 00:09:47 +00002334/// Other -> immediates and magic values
2335/// Register -> one specific register
2336/// RegisterClass -> a group of regs
2337/// Memory -> memory
2338/// Ideally, we would pick the most specific constraint possible: if we have
2339/// something that fits into a register, we would pick it. The problem here
2340/// is that if we have something that could either be in a register or in
2341/// memory that use of the register could cause selection of *other*
2342/// operands to fail: they might only succeed if we pick memory. Because of
2343/// this the heuristic we use is:
2344///
2345/// 1) If there is an 'other' constraint, and if the operand is valid for
2346/// that constraint, use it. This makes us take advantage of 'i'
2347/// constraints when available.
2348/// 2) Otherwise, pick the most general constraint present. This prefers
2349/// 'm' over 'r', for example.
2350///
2351static void ChooseConstraint(TargetLowering::AsmOperandInfo &OpInfo,
Evan Chengda43bcf2008-09-24 00:05:32 +00002352 bool hasMemory, const TargetLowering &TLI,
Dan Gohman475871a2008-07-27 21:46:04 +00002353 SDValue Op, SelectionDAG *DAG) {
Chris Lattner4376fea2008-04-27 00:09:47 +00002354 assert(OpInfo.Codes.size() > 1 && "Doesn't have multiple constraint options");
2355 unsigned BestIdx = 0;
2356 TargetLowering::ConstraintType BestType = TargetLowering::C_Unknown;
2357 int BestGenerality = -1;
2358
2359 // Loop over the options, keeping track of the most general one.
2360 for (unsigned i = 0, e = OpInfo.Codes.size(); i != e; ++i) {
2361 TargetLowering::ConstraintType CType =
2362 TLI.getConstraintType(OpInfo.Codes[i]);
2363
Chris Lattner5a096902008-04-27 00:37:18 +00002364 // If this is an 'other' constraint, see if the operand is valid for it.
2365 // For example, on X86 we might have an 'rI' constraint. If the operand
2366 // is an integer in the range [0..31] we want to use I (saving a load
2367 // of a register), otherwise we must use 'r'.
Gabor Greifba36cb52008-08-28 21:40:38 +00002368 if (CType == TargetLowering::C_Other && Op.getNode()) {
Chris Lattner5a096902008-04-27 00:37:18 +00002369 assert(OpInfo.Codes[i].size() == 1 &&
2370 "Unhandled multi-letter 'other' constraint");
Dan Gohman475871a2008-07-27 21:46:04 +00002371 std::vector<SDValue> ResultOps;
Evan Chengda43bcf2008-09-24 00:05:32 +00002372 TLI.LowerAsmOperandForConstraint(Op, OpInfo.Codes[i][0], hasMemory,
Chris Lattner5a096902008-04-27 00:37:18 +00002373 ResultOps, *DAG);
2374 if (!ResultOps.empty()) {
2375 BestType = CType;
2376 BestIdx = i;
2377 break;
2378 }
2379 }
2380
Chris Lattner4376fea2008-04-27 00:09:47 +00002381 // This constraint letter is more general than the previous one, use it.
2382 int Generality = getConstraintGenerality(CType);
2383 if (Generality > BestGenerality) {
2384 BestType = CType;
2385 BestIdx = i;
2386 BestGenerality = Generality;
2387 }
2388 }
2389
2390 OpInfo.ConstraintCode = OpInfo.Codes[BestIdx];
2391 OpInfo.ConstraintType = BestType;
2392}
2393
2394/// ComputeConstraintToUse - Determines the constraint code and constraint
2395/// type to use for the specific AsmOperandInfo, setting
2396/// OpInfo.ConstraintCode and OpInfo.ConstraintType.
Chris Lattner5a096902008-04-27 00:37:18 +00002397void TargetLowering::ComputeConstraintToUse(AsmOperandInfo &OpInfo,
Dan Gohman475871a2008-07-27 21:46:04 +00002398 SDValue Op,
Evan Chengda43bcf2008-09-24 00:05:32 +00002399 bool hasMemory,
Chris Lattner5a096902008-04-27 00:37:18 +00002400 SelectionDAG *DAG) const {
Chris Lattner4376fea2008-04-27 00:09:47 +00002401 assert(!OpInfo.Codes.empty() && "Must have at least one constraint");
2402
2403 // Single-letter constraints ('r') are very common.
2404 if (OpInfo.Codes.size() == 1) {
2405 OpInfo.ConstraintCode = OpInfo.Codes[0];
2406 OpInfo.ConstraintType = getConstraintType(OpInfo.ConstraintCode);
2407 } else {
Evan Chengda43bcf2008-09-24 00:05:32 +00002408 ChooseConstraint(OpInfo, hasMemory, *this, Op, DAG);
Chris Lattner4376fea2008-04-27 00:09:47 +00002409 }
2410
2411 // 'X' matches anything.
2412 if (OpInfo.ConstraintCode == "X" && OpInfo.CallOperandVal) {
2413 // Labels and constants are handled elsewhere ('X' is the only thing
Dale Johannesen8ea5ec62009-07-07 23:26:33 +00002414 // that matches labels). For Functions, the type here is the type of
Dale Johannesen5339c552009-07-20 23:27:39 +00002415 // the result, which is not what we want to look at; leave them alone.
2416 Value *v = OpInfo.CallOperandVal;
Dale Johannesen8ea5ec62009-07-07 23:26:33 +00002417 if (isa<BasicBlock>(v) || isa<ConstantInt>(v) || isa<Function>(v)) {
2418 OpInfo.CallOperandVal = v;
Chris Lattner4376fea2008-04-27 00:09:47 +00002419 return;
Dale Johannesen8ea5ec62009-07-07 23:26:33 +00002420 }
Chris Lattner4376fea2008-04-27 00:09:47 +00002421
2422 // Otherwise, try to resolve it to something we know about by looking at
2423 // the actual operand type.
2424 if (const char *Repl = LowerXConstraint(OpInfo.ConstraintVT)) {
2425 OpInfo.ConstraintCode = Repl;
2426 OpInfo.ConstraintType = getConstraintType(OpInfo.ConstraintCode);
2427 }
2428 }
2429}
2430
2431//===----------------------------------------------------------------------===//
Evan Cheng30b37b52006-03-13 23:18:16 +00002432// Loop Strength Reduction hooks
2433//===----------------------------------------------------------------------===//
2434
Chris Lattner1436bb62007-03-30 23:14:50 +00002435/// isLegalAddressingMode - Return true if the addressing mode represented
2436/// by AM is legal for this target, for a load/store of the specified type.
2437bool TargetLowering::isLegalAddressingMode(const AddrMode &AM,
2438 const Type *Ty) const {
2439 // The default implementation of this implements a conservative RISCy, r+r and
2440 // r+i addr mode.
2441
2442 // Allows a sign-extended 16-bit immediate field.
2443 if (AM.BaseOffs <= -(1LL << 16) || AM.BaseOffs >= (1LL << 16)-1)
2444 return false;
2445
2446 // No global is ever allowed as a base.
2447 if (AM.BaseGV)
2448 return false;
2449
2450 // Only support r+r,
2451 switch (AM.Scale) {
2452 case 0: // "r+i" or just "i", depending on HasBaseReg.
2453 break;
2454 case 1:
2455 if (AM.HasBaseReg && AM.BaseOffs) // "r+r+i" is not allowed.
2456 return false;
2457 // Otherwise we have r+r or r+i.
2458 break;
2459 case 2:
2460 if (AM.HasBaseReg || AM.BaseOffs) // 2*r+r or 2*r+i is not allowed.
2461 return false;
2462 // Allow 2*r as r+r.
2463 break;
2464 }
2465
2466 return true;
2467}
2468
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002469/// BuildSDIVSequence - Given an ISD::SDIV node expressing a divide by constant,
2470/// return a DAG expression to select that will generate the same value by
2471/// multiplying by a magic number. See:
2472/// <http://the.wall.riscom.net/books/proc/ppc/cwg/code2.html>
Dan Gohman475871a2008-07-27 21:46:04 +00002473SDValue TargetLowering::BuildSDIV(SDNode *N, SelectionDAG &DAG,
2474 std::vector<SDNode*>* Created) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00002475 MVT VT = N->getValueType(0);
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002476 DebugLoc dl= N->getDebugLoc();
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002477
2478 // Check to see if we can do this.
Eli Friedmanfc69cb42008-11-30 06:35:39 +00002479 // FIXME: We should be more aggressive here.
2480 if (!isTypeLegal(VT))
2481 return SDValue();
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002482
Eli Friedmanfc69cb42008-11-30 06:35:39 +00002483 APInt d = cast<ConstantSDNode>(N->getOperand(1))->getAPIntValue();
Jay Foad4e5ea552009-04-30 10:15:35 +00002484 APInt::ms magics = d.magic();
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002485
2486 // Multiply the numerator (operand 0) by the magic value
Eli Friedmanfc69cb42008-11-30 06:35:39 +00002487 // FIXME: We should support doing a MUL in a wider type
Dan Gohman475871a2008-07-27 21:46:04 +00002488 SDValue Q;
Dan Gohmanf560ffa2009-01-28 17:46:25 +00002489 if (isOperationLegalOrCustom(ISD::MULHS, VT))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002490 Q = DAG.getNode(ISD::MULHS, dl, VT, N->getOperand(0),
Dan Gohman525178c2007-10-08 18:33:35 +00002491 DAG.getConstant(magics.m, VT));
Dan Gohmanf560ffa2009-01-28 17:46:25 +00002492 else if (isOperationLegalOrCustom(ISD::SMUL_LOHI, VT))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002493 Q = SDValue(DAG.getNode(ISD::SMUL_LOHI, dl, DAG.getVTList(VT, VT),
Dan Gohman525178c2007-10-08 18:33:35 +00002494 N->getOperand(0),
Gabor Greifba36cb52008-08-28 21:40:38 +00002495 DAG.getConstant(magics.m, VT)).getNode(), 1);
Dan Gohman525178c2007-10-08 18:33:35 +00002496 else
Dan Gohman475871a2008-07-27 21:46:04 +00002497 return SDValue(); // No mulhs or equvialent
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002498 // If d > 0 and m < 0, add the numerator
Eli Friedmanfc69cb42008-11-30 06:35:39 +00002499 if (d.isStrictlyPositive() && magics.m.isNegative()) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002500 Q = DAG.getNode(ISD::ADD, dl, VT, Q, N->getOperand(0));
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002501 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002502 Created->push_back(Q.getNode());
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002503 }
2504 // If d < 0 and m > 0, subtract the numerator.
Eli Friedmanfc69cb42008-11-30 06:35:39 +00002505 if (d.isNegative() && magics.m.isStrictlyPositive()) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002506 Q = DAG.getNode(ISD::SUB, dl, VT, Q, N->getOperand(0));
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002507 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002508 Created->push_back(Q.getNode());
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002509 }
2510 // Shift right algebraic if shift value is nonzero
2511 if (magics.s > 0) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002512 Q = DAG.getNode(ISD::SRA, dl, VT, Q,
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002513 DAG.getConstant(magics.s, getShiftAmountTy()));
2514 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002515 Created->push_back(Q.getNode());
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002516 }
2517 // Extract the sign bit and add it to the quotient
Dan Gohman475871a2008-07-27 21:46:04 +00002518 SDValue T =
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002519 DAG.getNode(ISD::SRL, dl, VT, Q, DAG.getConstant(VT.getSizeInBits()-1,
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002520 getShiftAmountTy()));
2521 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002522 Created->push_back(T.getNode());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002523 return DAG.getNode(ISD::ADD, dl, VT, Q, T);
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002524}
2525
2526/// BuildUDIVSequence - Given an ISD::UDIV node expressing a divide by constant,
2527/// return a DAG expression to select that will generate the same value by
2528/// multiplying by a magic number. See:
2529/// <http://the.wall.riscom.net/books/proc/ppc/cwg/code2.html>
Dan Gohman475871a2008-07-27 21:46:04 +00002530SDValue TargetLowering::BuildUDIV(SDNode *N, SelectionDAG &DAG,
2531 std::vector<SDNode*>* Created) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00002532 MVT VT = N->getValueType(0);
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002533 DebugLoc dl = N->getDebugLoc();
Eli Friedman201c9772008-11-30 06:02:26 +00002534
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002535 // Check to see if we can do this.
Eli Friedman201c9772008-11-30 06:02:26 +00002536 // FIXME: We should be more aggressive here.
2537 if (!isTypeLegal(VT))
2538 return SDValue();
2539
2540 // FIXME: We should use a narrower constant when the upper
2541 // bits are known to be zero.
2542 ConstantSDNode *N1C = cast<ConstantSDNode>(N->getOperand(1));
Jay Foad4e5ea552009-04-30 10:15:35 +00002543 APInt::mu magics = N1C->getAPIntValue().magicu();
Eli Friedman201c9772008-11-30 06:02:26 +00002544
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002545 // Multiply the numerator (operand 0) by the magic value
Eli Friedman201c9772008-11-30 06:02:26 +00002546 // FIXME: We should support doing a MUL in a wider type
Dan Gohman475871a2008-07-27 21:46:04 +00002547 SDValue Q;
Dan Gohmanf560ffa2009-01-28 17:46:25 +00002548 if (isOperationLegalOrCustom(ISD::MULHU, VT))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002549 Q = DAG.getNode(ISD::MULHU, dl, VT, N->getOperand(0),
Dan Gohman525178c2007-10-08 18:33:35 +00002550 DAG.getConstant(magics.m, VT));
Dan Gohmanf560ffa2009-01-28 17:46:25 +00002551 else if (isOperationLegalOrCustom(ISD::UMUL_LOHI, VT))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002552 Q = SDValue(DAG.getNode(ISD::UMUL_LOHI, dl, DAG.getVTList(VT, VT),
Dan Gohman525178c2007-10-08 18:33:35 +00002553 N->getOperand(0),
Gabor Greifba36cb52008-08-28 21:40:38 +00002554 DAG.getConstant(magics.m, VT)).getNode(), 1);
Dan Gohman525178c2007-10-08 18:33:35 +00002555 else
Dan Gohman475871a2008-07-27 21:46:04 +00002556 return SDValue(); // No mulhu or equvialent
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002557 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002558 Created->push_back(Q.getNode());
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002559
2560 if (magics.a == 0) {
Eli Friedman201c9772008-11-30 06:02:26 +00002561 assert(magics.s < N1C->getAPIntValue().getBitWidth() &&
2562 "We shouldn't generate an undefined shift!");
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002563 return DAG.getNode(ISD::SRL, dl, VT, Q,
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002564 DAG.getConstant(magics.s, getShiftAmountTy()));
2565 } else {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002566 SDValue NPQ = DAG.getNode(ISD::SUB, dl, VT, N->getOperand(0), Q);
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002567 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002568 Created->push_back(NPQ.getNode());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002569 NPQ = DAG.getNode(ISD::SRL, dl, VT, NPQ,
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002570 DAG.getConstant(1, getShiftAmountTy()));
2571 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002572 Created->push_back(NPQ.getNode());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002573 NPQ = DAG.getNode(ISD::ADD, dl, VT, NPQ, Q);
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002574 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002575 Created->push_back(NPQ.getNode());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002576 return DAG.getNode(ISD::SRL, dl, VT, NPQ,
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002577 DAG.getConstant(magics.s-1, getShiftAmountTy()));
2578 }
2579}
Arnold Schwaighofere75fd692009-03-28 08:33:27 +00002580
Arnold Schwaighofer11ff9782009-03-28 12:36:29 +00002581/// IgnoreHarmlessInstructions - Ignore instructions between a CALL and RET
2582/// node that don't prevent tail call optimization.
2583static SDValue IgnoreHarmlessInstructions(SDValue node) {
2584 // Found call return.
2585 if (node.getOpcode() == ISD::CALL) return node;
2586 // Ignore MERGE_VALUES. Will have at least one operand.
2587 if (node.getOpcode() == ISD::MERGE_VALUES)
2588 return IgnoreHarmlessInstructions(node.getOperand(0));
2589 // Ignore ANY_EXTEND node.
2590 if (node.getOpcode() == ISD::ANY_EXTEND)
2591 return IgnoreHarmlessInstructions(node.getOperand(0));
2592 if (node.getOpcode() == ISD::TRUNCATE)
2593 return IgnoreHarmlessInstructions(node.getOperand(0));
2594 // Any other node type.
2595 return node;
2596}
2597
2598bool TargetLowering::CheckTailCallReturnConstraints(CallSDNode *TheCall,
2599 SDValue Ret) {
Arnold Schwaighofere75fd692009-03-28 08:33:27 +00002600 unsigned NumOps = Ret.getNumOperands();
Arnold Schwaighofer11ff9782009-03-28 12:36:29 +00002601 // ISD::CALL results:(value0, ..., valuen, chain)
2602 // ISD::RET operands:(chain, value0, flag0, ..., valuen, flagn)
2603 // Value return:
2604 // Check that operand of the RET node sources from the CALL node. The RET node
2605 // has at least two operands. Operand 0 holds the chain. Operand 1 holds the
2606 // value.
Arnold Schwaighofer5d2c01e2009-06-15 14:43:36 +00002607 // Also we need to check that there is no code in between the call and the
2608 // return. Hence we also check that the incomming chain to the return sources
2609 // from the outgoing chain of the call.
Arnold Schwaighofer11ff9782009-03-28 12:36:29 +00002610 if (NumOps > 1 &&
Arnold Schwaighofer5d2c01e2009-06-15 14:43:36 +00002611 IgnoreHarmlessInstructions(Ret.getOperand(1)) == SDValue(TheCall,0) &&
2612 Ret.getOperand(0) == SDValue(TheCall, TheCall->getNumValues()-1))
Arnold Schwaighofere75fd692009-03-28 08:33:27 +00002613 return true;
Arnold Schwaighofer11ff9782009-03-28 12:36:29 +00002614 // void return: The RET node has the chain result value of the CALL node as
2615 // input.
2616 if (NumOps == 1 &&
2617 Ret.getOperand(0) == SDValue(TheCall, TheCall->getNumValues()-1))
Arnold Schwaighofere75fd692009-03-28 08:33:27 +00002618 return true;
Arnold Schwaighofer11ff9782009-03-28 12:36:29 +00002619
Arnold Schwaighofere75fd692009-03-28 08:33:27 +00002620 return false;
2621}