blob: cdf46b631f92af55b909392b9a81bb3f9c0244f8 [file] [log] [blame]
Chris Lattnere138b3d2008-01-01 20:36:19 +00001//===-- lib/CodeGen/MachineInstr.cpp --------------------------------------===//
Misha Brukmanedf128a2005-04-21 22:36:52 +00002//
John Criswellb576c942003-10-20 19:43:21 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukmanedf128a2005-04-21 22:36:52 +00007//
John Criswellb576c942003-10-20 19:43:21 +00008//===----------------------------------------------------------------------===//
Brian Gaeke21326fc2004-02-13 04:39:32 +00009//
10// Methods common to all machine instructions.
11//
Chris Lattner035dfbe2002-08-09 20:08:06 +000012//===----------------------------------------------------------------------===//
Vikram S. Adve70bc4b52001-07-21 12:41:50 +000013
Chris Lattner822b4fb2001-09-07 17:18:30 +000014#include "llvm/CodeGen/MachineInstr.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000015#include "llvm/ADT/FoldingSet.h"
16#include "llvm/ADT/Hashing.h"
17#include "llvm/Analysis/AliasAnalysis.h"
Dan Gohmancd26ec52009-09-23 01:33:16 +000018#include "llvm/Assembly/Writer.h"
Evan Cheng506049f2010-03-03 01:44:33 +000019#include "llvm/CodeGen/MachineConstantPool.h"
Chris Lattner8517e1f2004-02-19 16:17:08 +000020#include "llvm/CodeGen/MachineFunction.h"
Dan Gohmanc76909a2009-09-25 20:36:54 +000021#include "llvm/CodeGen/MachineMemOperand.h"
Jakob Stoklund Olesend519de02011-07-02 03:53:34 +000022#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner62ed6b92008-01-01 01:12:31 +000023#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000024#include "llvm/CodeGen/PseudoSourceValue.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000025#include "llvm/DebugInfo.h"
Chandler Carruth0b8c9a82013-01-02 11:36:10 +000026#include "llvm/IR/Constants.h"
27#include "llvm/IR/Function.h"
28#include "llvm/IR/InlineAsm.h"
29#include "llvm/IR/LLVMContext.h"
30#include "llvm/IR/Metadata.h"
31#include "llvm/IR/Module.h"
32#include "llvm/IR/Type.h"
33#include "llvm/IR/Value.h"
Evan Chenge837dea2011-06-28 19:10:37 +000034#include "llvm/MC/MCInstrDesc.h"
Chris Lattner72aaa3c2010-03-13 08:14:18 +000035#include "llvm/MC/MCSymbol.h"
David Greene3b325332010-01-04 23:48:20 +000036#include "llvm/Support/Debug.h"
Torok Edwinc25e7582009-07-11 20:10:48 +000037#include "llvm/Support/ErrorHandling.h"
Dan Gohmance42e402008-07-07 20:32:02 +000038#include "llvm/Support/MathExtras.h"
Chris Lattneredfb72c2008-08-24 20:37:32 +000039#include "llvm/Support/raw_ostream.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000040#include "llvm/Target/TargetInstrInfo.h"
41#include "llvm/Target/TargetMachine.h"
42#include "llvm/Target/TargetRegisterInfo.h"
Chris Lattner0742b592004-02-23 18:38:20 +000043using namespace llvm;
Brian Gaeked0fde302003-11-11 22:41:34 +000044
Chris Lattnerf7382302007-12-30 21:56:09 +000045//===----------------------------------------------------------------------===//
46// MachineOperand Implementation
47//===----------------------------------------------------------------------===//
48
Chris Lattner62ed6b92008-01-01 01:12:31 +000049void MachineOperand::setReg(unsigned Reg) {
50 if (getReg() == Reg) return; // No change.
Jim Grosbachee61d672011-08-24 16:44:17 +000051
Chris Lattner62ed6b92008-01-01 01:12:31 +000052 // Otherwise, we have to change the register. If this operand is embedded
53 // into a machine function, we need to update the old and new register's
54 // use/def lists.
55 if (MachineInstr *MI = getParent())
56 if (MachineBasicBlock *MBB = MI->getParent())
57 if (MachineFunction *MF = MBB->getParent()) {
Jakob Stoklund Olesenff2b99a2012-08-09 22:49:37 +000058 MachineRegisterInfo &MRI = MF->getRegInfo();
59 MRI.removeRegOperandFromUseList(this);
Jakob Stoklund Olesen25947462010-10-19 20:56:32 +000060 SmallContents.RegNo = Reg;
Jakob Stoklund Olesenff2b99a2012-08-09 22:49:37 +000061 MRI.addRegOperandToUseList(this);
Chris Lattner62ed6b92008-01-01 01:12:31 +000062 return;
63 }
Jim Grosbachee61d672011-08-24 16:44:17 +000064
Chris Lattner62ed6b92008-01-01 01:12:31 +000065 // Otherwise, just change the register, no problem. :)
Jakob Stoklund Olesen25947462010-10-19 20:56:32 +000066 SmallContents.RegNo = Reg;
Chris Lattner62ed6b92008-01-01 01:12:31 +000067}
68
Jakob Stoklund Olesen2da53372010-05-28 18:18:53 +000069void MachineOperand::substVirtReg(unsigned Reg, unsigned SubIdx,
70 const TargetRegisterInfo &TRI) {
71 assert(TargetRegisterInfo::isVirtualRegister(Reg));
72 if (SubIdx && getSubReg())
73 SubIdx = TRI.composeSubRegIndices(SubIdx, getSubReg());
74 setReg(Reg);
Jakob Stoklund Olesena5135f62010-06-01 22:39:25 +000075 if (SubIdx)
76 setSubReg(SubIdx);
Jakob Stoklund Olesen2da53372010-05-28 18:18:53 +000077}
78
79void MachineOperand::substPhysReg(unsigned Reg, const TargetRegisterInfo &TRI) {
80 assert(TargetRegisterInfo::isPhysicalRegister(Reg));
81 if (getSubReg()) {
82 Reg = TRI.getSubReg(Reg, getSubReg());
Jakob Stoklund Olesencf724f02011-05-08 19:21:08 +000083 // Note that getSubReg() may return 0 if the sub-register doesn't exist.
84 // That won't happen in legal code.
Jakob Stoklund Olesen2da53372010-05-28 18:18:53 +000085 setSubReg(0);
86 }
87 setReg(Reg);
88}
89
Jakob Stoklund Olesend6397eb2012-08-10 00:21:26 +000090/// Change a def to a use, or a use to a def.
91void MachineOperand::setIsDef(bool Val) {
92 assert(isReg() && "Wrong MachineOperand accessor");
93 assert((!Val || !isDebug()) && "Marking a debug operation as def");
94 if (IsDef == Val)
95 return;
96 // MRI may keep uses and defs in different list positions.
97 if (MachineInstr *MI = getParent())
98 if (MachineBasicBlock *MBB = MI->getParent())
99 if (MachineFunction *MF = MBB->getParent()) {
100 MachineRegisterInfo &MRI = MF->getRegInfo();
101 MRI.removeRegOperandFromUseList(this);
102 IsDef = Val;
103 MRI.addRegOperandToUseList(this);
104 return;
105 }
106 IsDef = Val;
107}
108
Chris Lattner62ed6b92008-01-01 01:12:31 +0000109/// ChangeToImmediate - Replace this operand with a new immediate operand of
110/// the specified value. If an operand is known to be an immediate already,
111/// the setImm method should be used.
112void MachineOperand::ChangeToImmediate(int64_t ImmVal) {
Jakob Stoklund Olesen699ac042012-08-29 00:37:58 +0000113 assert((!isReg() || !isTied()) && "Cannot change a tied operand into an imm");
Chris Lattner62ed6b92008-01-01 01:12:31 +0000114 // If this operand is currently a register operand, and if this is in a
115 // function, deregister the operand from the register's use/def list.
Jakob Stoklund Olesenff2b99a2012-08-09 22:49:37 +0000116 if (isReg() && isOnRegUseList())
117 if (MachineInstr *MI = getParent())
118 if (MachineBasicBlock *MBB = MI->getParent())
119 if (MachineFunction *MF = MBB->getParent())
120 MF->getRegInfo().removeRegOperandFromUseList(this);
Jim Grosbachee61d672011-08-24 16:44:17 +0000121
Chris Lattner62ed6b92008-01-01 01:12:31 +0000122 OpKind = MO_Immediate;
123 Contents.ImmVal = ImmVal;
124}
125
126/// ChangeToRegister - Replace this operand with a new register operand of
127/// the specified value. If an operand is known to be an register already,
128/// the setReg method should be used.
129void MachineOperand::ChangeToRegister(unsigned Reg, bool isDef, bool isImp,
Dale Johannesen9653f9e2010-02-10 00:41:49 +0000130 bool isKill, bool isDead, bool isUndef,
131 bool isDebug) {
Jakob Stoklund Olesend6397eb2012-08-10 00:21:26 +0000132 MachineRegisterInfo *RegInfo = 0;
133 if (MachineInstr *MI = getParent())
134 if (MachineBasicBlock *MBB = MI->getParent())
135 if (MachineFunction *MF = MBB->getParent())
136 RegInfo = &MF->getRegInfo();
137 // If this operand is already a register operand, remove it from the
Chris Lattner62ed6b92008-01-01 01:12:31 +0000138 // register's use/def lists.
Jakob Stoklund Olesen699ac042012-08-29 00:37:58 +0000139 bool WasReg = isReg();
140 if (RegInfo && WasReg)
Jakob Stoklund Olesend6397eb2012-08-10 00:21:26 +0000141 RegInfo->removeRegOperandFromUseList(this);
Chris Lattner62ed6b92008-01-01 01:12:31 +0000142
Jakob Stoklund Olesend6397eb2012-08-10 00:21:26 +0000143 // Change this to a register and set the reg#.
144 OpKind = MO_Register;
145 SmallContents.RegNo = Reg;
Jakob Stoklund Olesen68210602013-01-07 23:21:44 +0000146 SubReg_TargetFlags = 0;
Chris Lattner62ed6b92008-01-01 01:12:31 +0000147 IsDef = isDef;
148 IsImp = isImp;
149 IsKill = isKill;
150 IsDead = isDead;
Evan Cheng4784f1f2009-06-30 08:49:04 +0000151 IsUndef = isUndef;
Jakob Stoklund Olesen20682152011-12-07 00:22:07 +0000152 IsInternalRead = false;
Dale Johannesene0091802008-09-14 01:44:36 +0000153 IsEarlyClobber = false;
Dale Johannesen9653f9e2010-02-10 00:41:49 +0000154 IsDebug = isDebug;
Jakob Stoklund Olesend6397eb2012-08-10 00:21:26 +0000155 // Ensure isOnRegUseList() returns false.
156 Contents.Reg.Prev = 0;
Jakob Stoklund Olesen9c130672012-09-04 18:36:28 +0000157 // Preserve the tie when the operand was already a register.
Jakob Stoklund Olesen699ac042012-08-29 00:37:58 +0000158 if (!WasReg)
Jakob Stoklund Olesen9c130672012-09-04 18:36:28 +0000159 TiedTo = 0;
Jakob Stoklund Olesend6397eb2012-08-10 00:21:26 +0000160
161 // If this operand is embedded in a function, add the operand to the
162 // register's use/def list.
163 if (RegInfo)
164 RegInfo->addRegOperandToUseList(this);
Chris Lattner62ed6b92008-01-01 01:12:31 +0000165}
166
Chris Lattnerf7382302007-12-30 21:56:09 +0000167/// isIdenticalTo - Return true if this operand is identical to the specified
Chandler Carruthd862d692012-07-05 11:06:22 +0000168/// operand. Note that this should stay in sync with the hash_value overload
169/// below.
Chris Lattnerf7382302007-12-30 21:56:09 +0000170bool MachineOperand::isIdenticalTo(const MachineOperand &Other) const {
Chris Lattner31530612009-06-24 17:54:48 +0000171 if (getType() != Other.getType() ||
172 getTargetFlags() != Other.getTargetFlags())
173 return false;
Jim Grosbachee61d672011-08-24 16:44:17 +0000174
Chris Lattnerf7382302007-12-30 21:56:09 +0000175 switch (getType()) {
Chris Lattnerf7382302007-12-30 21:56:09 +0000176 case MachineOperand::MO_Register:
177 return getReg() == Other.getReg() && isDef() == Other.isDef() &&
178 getSubReg() == Other.getSubReg();
179 case MachineOperand::MO_Immediate:
180 return getImm() == Other.getImm();
Cameron Zwarichc20fb632011-07-01 23:45:21 +0000181 case MachineOperand::MO_CImmediate:
182 return getCImm() == Other.getCImm();
Nate Begemane8b7ccf2008-02-14 07:39:30 +0000183 case MachineOperand::MO_FPImmediate:
184 return getFPImm() == Other.getFPImm();
Chris Lattnerf7382302007-12-30 21:56:09 +0000185 case MachineOperand::MO_MachineBasicBlock:
186 return getMBB() == Other.getMBB();
187 case MachineOperand::MO_FrameIndex:
Chris Lattner8aa797a2007-12-30 23:10:15 +0000188 return getIndex() == Other.getIndex();
Chris Lattnerf7382302007-12-30 21:56:09 +0000189 case MachineOperand::MO_ConstantPoolIndex:
Jakob Stoklund Olesen0b40d092012-08-07 18:56:39 +0000190 case MachineOperand::MO_TargetIndex:
Chris Lattner8aa797a2007-12-30 23:10:15 +0000191 return getIndex() == Other.getIndex() && getOffset() == Other.getOffset();
Chris Lattnerf7382302007-12-30 21:56:09 +0000192 case MachineOperand::MO_JumpTableIndex:
Chris Lattner8aa797a2007-12-30 23:10:15 +0000193 return getIndex() == Other.getIndex();
Chris Lattnerf7382302007-12-30 21:56:09 +0000194 case MachineOperand::MO_GlobalAddress:
195 return getGlobal() == Other.getGlobal() && getOffset() == Other.getOffset();
196 case MachineOperand::MO_ExternalSymbol:
197 return !strcmp(getSymbolName(), Other.getSymbolName()) &&
198 getOffset() == Other.getOffset();
Dan Gohman8c2b5252009-10-30 01:27:03 +0000199 case MachineOperand::MO_BlockAddress:
Michael Liao6c7ccaa2012-09-12 21:43:09 +0000200 return getBlockAddress() == Other.getBlockAddress() &&
201 getOffset() == Other.getOffset();
Jakob Stoklund Olesen7739cad2012-01-16 19:22:00 +0000202 case MO_RegisterMask:
203 return getRegMask() == Other.getRegMask();
Chris Lattner72aaa3c2010-03-13 08:14:18 +0000204 case MachineOperand::MO_MCSymbol:
205 return getMCSymbol() == Other.getMCSymbol();
Chris Lattner24ad3ed2010-04-07 18:03:19 +0000206 case MachineOperand::MO_Metadata:
207 return getMetadata() == Other.getMetadata();
Chris Lattnerf7382302007-12-30 21:56:09 +0000208 }
Chandler Carruth732f05c2012-01-10 18:08:01 +0000209 llvm_unreachable("Invalid machine operand type");
Chris Lattnerf7382302007-12-30 21:56:09 +0000210}
211
Chandler Carruthd862d692012-07-05 11:06:22 +0000212// Note: this must stay exactly in sync with isIdenticalTo above.
213hash_code llvm::hash_value(const MachineOperand &MO) {
214 switch (MO.getType()) {
215 case MachineOperand::MO_Register:
Jakob Stoklund Olesen190e3422012-08-28 18:05:48 +0000216 // Register operands don't have target flags.
217 return hash_combine(MO.getType(), MO.getReg(), MO.getSubReg(), MO.isDef());
Chandler Carruthd862d692012-07-05 11:06:22 +0000218 case MachineOperand::MO_Immediate:
219 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getImm());
220 case MachineOperand::MO_CImmediate:
221 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getCImm());
222 case MachineOperand::MO_FPImmediate:
223 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getFPImm());
224 case MachineOperand::MO_MachineBasicBlock:
225 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getMBB());
226 case MachineOperand::MO_FrameIndex:
227 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getIndex());
228 case MachineOperand::MO_ConstantPoolIndex:
Jakob Stoklund Olesen0b40d092012-08-07 18:56:39 +0000229 case MachineOperand::MO_TargetIndex:
Chandler Carruthd862d692012-07-05 11:06:22 +0000230 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getIndex(),
231 MO.getOffset());
232 case MachineOperand::MO_JumpTableIndex:
233 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getIndex());
234 case MachineOperand::MO_ExternalSymbol:
235 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getOffset(),
236 MO.getSymbolName());
237 case MachineOperand::MO_GlobalAddress:
238 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getGlobal(),
239 MO.getOffset());
240 case MachineOperand::MO_BlockAddress:
241 return hash_combine(MO.getType(), MO.getTargetFlags(),
Michael Liao6c7ccaa2012-09-12 21:43:09 +0000242 MO.getBlockAddress(), MO.getOffset());
Chandler Carruthd862d692012-07-05 11:06:22 +0000243 case MachineOperand::MO_RegisterMask:
244 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getRegMask());
245 case MachineOperand::MO_Metadata:
246 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getMetadata());
247 case MachineOperand::MO_MCSymbol:
248 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getMCSymbol());
249 }
250 llvm_unreachable("Invalid machine operand type");
251}
252
Chris Lattnerf7382302007-12-30 21:56:09 +0000253/// print - Print the specified machine operand.
254///
Mon P Wang5ca6bd12008-10-10 01:43:55 +0000255void MachineOperand::print(raw_ostream &OS, const TargetMachine *TM) const {
Dan Gohman80f6c582009-11-09 19:38:45 +0000256 // If the instruction is embedded into a basic block, we can find the
257 // target info for the instruction.
258 if (!TM)
259 if (const MachineInstr *MI = getParent())
260 if (const MachineBasicBlock *MBB = MI->getParent())
261 if (const MachineFunction *MF = MBB->getParent())
262 TM = &MF->getTarget();
Jakob Stoklund Olesen43142682011-01-09 03:05:53 +0000263 const TargetRegisterInfo *TRI = TM ? TM->getRegisterInfo() : 0;
Dan Gohman80f6c582009-11-09 19:38:45 +0000264
Chris Lattnerf7382302007-12-30 21:56:09 +0000265 switch (getType()) {
266 case MachineOperand::MO_Register:
Jakob Stoklund Olesen43142682011-01-09 03:05:53 +0000267 OS << PrintReg(getReg(), TRI, getSubReg());
Dan Gohman2ccc8392008-12-18 21:51:27 +0000268
Evan Cheng4784f1f2009-06-30 08:49:04 +0000269 if (isDef() || isKill() || isDead() || isImplicit() || isUndef() ||
Jakob Stoklund Olesen4ba69162012-08-28 18:34:41 +0000270 isInternalRead() || isEarlyClobber() || isTied()) {
Chris Lattner31530612009-06-24 17:54:48 +0000271 OS << '<';
Chris Lattnerf7382302007-12-30 21:56:09 +0000272 bool NeedComma = false;
Evan Cheng07897072009-10-14 23:37:31 +0000273 if (isDef()) {
Chris Lattner31530612009-06-24 17:54:48 +0000274 if (NeedComma) OS << ',';
Dale Johannesen913d3df2008-09-12 17:49:03 +0000275 if (isEarlyClobber())
276 OS << "earlyclobber,";
Evan Cheng07897072009-10-14 23:37:31 +0000277 if (isImplicit())
278 OS << "imp-";
Chris Lattnerf7382302007-12-30 21:56:09 +0000279 OS << "def";
280 NeedComma = true;
Jakob Stoklund Olesen3429c752012-04-20 21:45:33 +0000281 // <def,read-undef> only makes sense when getSubReg() is set.
282 // Don't clutter the output otherwise.
283 if (isUndef() && getSubReg())
284 OS << ",read-undef";
Evan Cheng5affca02009-10-21 07:56:02 +0000285 } else if (isImplicit()) {
Evan Cheng07897072009-10-14 23:37:31 +0000286 OS << "imp-use";
Evan Cheng5affca02009-10-21 07:56:02 +0000287 NeedComma = true;
288 }
Evan Cheng07897072009-10-14 23:37:31 +0000289
Jakob Stoklund Olesen4ba69162012-08-28 18:34:41 +0000290 if (isKill()) {
Chris Lattner31530612009-06-24 17:54:48 +0000291 if (NeedComma) OS << ',';
Jakob Stoklund Olesen4ba69162012-08-28 18:34:41 +0000292 OS << "kill";
293 NeedComma = true;
294 }
295 if (isDead()) {
296 if (NeedComma) OS << ',';
297 OS << "dead";
298 NeedComma = true;
299 }
300 if (isUndef() && isUse()) {
301 if (NeedComma) OS << ',';
302 OS << "undef";
303 NeedComma = true;
304 }
305 if (isInternalRead()) {
306 if (NeedComma) OS << ',';
307 OS << "internal";
308 NeedComma = true;
309 }
310 if (isTied()) {
311 if (NeedComma) OS << ',';
312 OS << "tied";
Jakob Stoklund Olesen9c130672012-09-04 18:36:28 +0000313 if (TiedTo != 15)
314 OS << unsigned(TiedTo - 1);
Jakob Stoklund Olesen4ba69162012-08-28 18:34:41 +0000315 NeedComma = true;
Chris Lattnerf7382302007-12-30 21:56:09 +0000316 }
Chris Lattner31530612009-06-24 17:54:48 +0000317 OS << '>';
Chris Lattnerf7382302007-12-30 21:56:09 +0000318 }
319 break;
320 case MachineOperand::MO_Immediate:
321 OS << getImm();
322 break;
Devang Patel8594d422011-06-24 20:46:11 +0000323 case MachineOperand::MO_CImmediate:
324 getCImm()->getValue().print(OS, false);
325 break;
Nate Begemane8b7ccf2008-02-14 07:39:30 +0000326 case MachineOperand::MO_FPImmediate:
Chris Lattnercf0fe8d2009-10-05 05:54:46 +0000327 if (getFPImm()->getType()->isFloatTy())
Nate Begemane8b7ccf2008-02-14 07:39:30 +0000328 OS << getFPImm()->getValueAPF().convertToFloat();
Chris Lattner31530612009-06-24 17:54:48 +0000329 else
Nate Begemane8b7ccf2008-02-14 07:39:30 +0000330 OS << getFPImm()->getValueAPF().convertToDouble();
Nate Begemane8b7ccf2008-02-14 07:39:30 +0000331 break;
Chris Lattnerf7382302007-12-30 21:56:09 +0000332 case MachineOperand::MO_MachineBasicBlock:
Dan Gohman0ba90f32009-10-31 20:19:03 +0000333 OS << "<BB#" << getMBB()->getNumber() << ">";
Chris Lattnerf7382302007-12-30 21:56:09 +0000334 break;
335 case MachineOperand::MO_FrameIndex:
Chris Lattner31530612009-06-24 17:54:48 +0000336 OS << "<fi#" << getIndex() << '>';
Chris Lattnerf7382302007-12-30 21:56:09 +0000337 break;
338 case MachineOperand::MO_ConstantPoolIndex:
Chris Lattner8aa797a2007-12-30 23:10:15 +0000339 OS << "<cp#" << getIndex();
Chris Lattnerf7382302007-12-30 21:56:09 +0000340 if (getOffset()) OS << "+" << getOffset();
Chris Lattner31530612009-06-24 17:54:48 +0000341 OS << '>';
Chris Lattnerf7382302007-12-30 21:56:09 +0000342 break;
Jakob Stoklund Olesen0b40d092012-08-07 18:56:39 +0000343 case MachineOperand::MO_TargetIndex:
344 OS << "<ti#" << getIndex();
345 if (getOffset()) OS << "+" << getOffset();
346 OS << '>';
347 break;
Chris Lattnerf7382302007-12-30 21:56:09 +0000348 case MachineOperand::MO_JumpTableIndex:
Chris Lattner31530612009-06-24 17:54:48 +0000349 OS << "<jt#" << getIndex() << '>';
Chris Lattnerf7382302007-12-30 21:56:09 +0000350 break;
351 case MachineOperand::MO_GlobalAddress:
Dan Gohman8d4e3b52009-11-06 18:03:10 +0000352 OS << "<ga:";
353 WriteAsOperand(OS, getGlobal(), /*PrintType=*/false);
Chris Lattnerf7382302007-12-30 21:56:09 +0000354 if (getOffset()) OS << "+" << getOffset();
Chris Lattner31530612009-06-24 17:54:48 +0000355 OS << '>';
Chris Lattnerf7382302007-12-30 21:56:09 +0000356 break;
357 case MachineOperand::MO_ExternalSymbol:
358 OS << "<es:" << getSymbolName();
359 if (getOffset()) OS << "+" << getOffset();
Chris Lattner31530612009-06-24 17:54:48 +0000360 OS << '>';
Chris Lattnerf7382302007-12-30 21:56:09 +0000361 break;
Dan Gohman8c2b5252009-10-30 01:27:03 +0000362 case MachineOperand::MO_BlockAddress:
Dale Johannesen5f72a5e2010-01-13 00:00:24 +0000363 OS << '<';
Dan Gohman0ba90f32009-10-31 20:19:03 +0000364 WriteAsOperand(OS, getBlockAddress(), /*PrintType=*/false);
Michael Liao6c7ccaa2012-09-12 21:43:09 +0000365 if (getOffset()) OS << "+" << getOffset();
Dan Gohman8c2b5252009-10-30 01:27:03 +0000366 OS << '>';
367 break;
Jakob Stoklund Olesen7739cad2012-01-16 19:22:00 +0000368 case MachineOperand::MO_RegisterMask:
Jakob Stoklund Olesen478a8a02012-02-02 23:52:57 +0000369 OS << "<regmask>";
Jakob Stoklund Olesen7739cad2012-01-16 19:22:00 +0000370 break;
Dale Johannesen5f72a5e2010-01-13 00:00:24 +0000371 case MachineOperand::MO_Metadata:
372 OS << '<';
373 WriteAsOperand(OS, getMetadata(), /*PrintType=*/false);
374 OS << '>';
375 break;
Chris Lattner72aaa3c2010-03-13 08:14:18 +0000376 case MachineOperand::MO_MCSymbol:
377 OS << "<MCSym=" << *getMCSymbol() << '>';
378 break;
Chris Lattnerf7382302007-12-30 21:56:09 +0000379 }
Jim Grosbachee61d672011-08-24 16:44:17 +0000380
Chris Lattner31530612009-06-24 17:54:48 +0000381 if (unsigned TF = getTargetFlags())
382 OS << "[TF=" << TF << ']';
Chris Lattnerf7382302007-12-30 21:56:09 +0000383}
384
385//===----------------------------------------------------------------------===//
Dan Gohmance42e402008-07-07 20:32:02 +0000386// MachineMemOperand Implementation
387//===----------------------------------------------------------------------===//
388
Chris Lattner40a858f2010-09-21 05:39:30 +0000389/// getAddrSpace - Return the LLVM IR address space number that this pointer
390/// points into.
391unsigned MachinePointerInfo::getAddrSpace() const {
392 if (V == 0) return 0;
393 return cast<PointerType>(V->getType())->getAddressSpace();
394}
395
Chris Lattnere8639032010-09-21 06:22:23 +0000396/// getConstantPool - Return a MachinePointerInfo record that refers to the
397/// constant pool.
398MachinePointerInfo MachinePointerInfo::getConstantPool() {
399 return MachinePointerInfo(PseudoSourceValue::getConstantPool());
400}
401
402/// getFixedStack - Return a MachinePointerInfo record that refers to the
403/// the specified FrameIndex.
404MachinePointerInfo MachinePointerInfo::getFixedStack(int FI, int64_t offset) {
405 return MachinePointerInfo(PseudoSourceValue::getFixedStack(FI), offset);
406}
407
Chris Lattner1daa6f42010-09-21 06:43:24 +0000408MachinePointerInfo MachinePointerInfo::getJumpTable() {
409 return MachinePointerInfo(PseudoSourceValue::getJumpTable());
410}
411
412MachinePointerInfo MachinePointerInfo::getGOT() {
413 return MachinePointerInfo(PseudoSourceValue::getGOT());
414}
Chris Lattner40a858f2010-09-21 05:39:30 +0000415
Chris Lattnerfc448ff2010-09-21 18:51:21 +0000416MachinePointerInfo MachinePointerInfo::getStack(int64_t Offset) {
417 return MachinePointerInfo(PseudoSourceValue::getStack(), Offset);
418}
419
Chris Lattnerda39c392010-09-21 04:32:08 +0000420MachineMemOperand::MachineMemOperand(MachinePointerInfo ptrinfo, unsigned f,
Dan Gohmanf96e4bd2010-10-20 00:31:05 +0000421 uint64_t s, unsigned int a,
Rafael Espindola95d594c2012-03-31 18:14:00 +0000422 const MDNode *TBAAInfo,
423 const MDNode *Ranges)
Chris Lattnerda39c392010-09-21 04:32:08 +0000424 : PtrInfo(ptrinfo), Size(s),
Dan Gohmanf96e4bd2010-10-20 00:31:05 +0000425 Flags((f & ((1 << MOMaxBits) - 1)) | ((Log2_32(a) + 1) << MOMaxBits)),
Rafael Espindola95d594c2012-03-31 18:14:00 +0000426 TBAAInfo(TBAAInfo), Ranges(Ranges) {
Chris Lattnerda39c392010-09-21 04:32:08 +0000427 assert((PtrInfo.V == 0 || isa<PointerType>(PtrInfo.V->getType())) &&
428 "invalid pointer value");
Dan Gohman28f02fd2009-09-21 19:47:04 +0000429 assert(getBaseAlignment() == a && "Alignment is not a power of 2!");
Dan Gohmanc5e1f982008-07-16 15:56:42 +0000430 assert((isLoad() || isStore()) && "Not a load/store!");
Dan Gohmance42e402008-07-07 20:32:02 +0000431}
432
Dan Gohmanb8d2f552008-08-20 15:58:01 +0000433/// Profile - Gather unique data for the object.
434///
435void MachineMemOperand::Profile(FoldingSetNodeID &ID) const {
Chris Lattnere8e2e802010-09-21 04:23:39 +0000436 ID.AddInteger(getOffset());
Dan Gohmanb8d2f552008-08-20 15:58:01 +0000437 ID.AddInteger(Size);
Chris Lattnere8e2e802010-09-21 04:23:39 +0000438 ID.AddPointer(getValue());
Dan Gohmanb8d2f552008-08-20 15:58:01 +0000439 ID.AddInteger(Flags);
440}
441
Dan Gohmanc76909a2009-09-25 20:36:54 +0000442void MachineMemOperand::refineAlignment(const MachineMemOperand *MMO) {
443 // The Value and Offset may differ due to CSE. But the flags and size
444 // should be the same.
445 assert(MMO->getFlags() == getFlags() && "Flags mismatch!");
446 assert(MMO->getSize() == getSize() && "Size mismatch!");
447
448 if (MMO->getBaseAlignment() >= getBaseAlignment()) {
449 // Update the alignment value.
David Greeneba2b2972010-02-15 16:48:31 +0000450 Flags = (Flags & ((1 << MOMaxBits) - 1)) |
451 ((Log2_32(MMO->getBaseAlignment()) + 1) << MOMaxBits);
Dan Gohmanc76909a2009-09-25 20:36:54 +0000452 // Also update the base and offset, because the new alignment may
453 // not be applicable with the old ones.
Chris Lattnere8e2e802010-09-21 04:23:39 +0000454 PtrInfo = MMO->PtrInfo;
Dan Gohmanc76909a2009-09-25 20:36:54 +0000455 }
456}
457
Dan Gohman4b2ebc12009-09-25 23:33:20 +0000458/// getAlignment - Return the minimum known alignment in bytes of the
459/// actual memory reference.
460uint64_t MachineMemOperand::getAlignment() const {
461 return MinAlign(getBaseAlignment(), getOffset());
462}
463
Dan Gohmanc76909a2009-09-25 20:36:54 +0000464raw_ostream &llvm::operator<<(raw_ostream &OS, const MachineMemOperand &MMO) {
465 assert((MMO.isLoad() || MMO.isStore()) &&
Dan Gohmancd26ec52009-09-23 01:33:16 +0000466 "SV has to be a load, store or both.");
Jim Grosbachee61d672011-08-24 16:44:17 +0000467
Dan Gohmanc76909a2009-09-25 20:36:54 +0000468 if (MMO.isVolatile())
Dan Gohmancd26ec52009-09-23 01:33:16 +0000469 OS << "Volatile ";
470
Dan Gohmanc76909a2009-09-25 20:36:54 +0000471 if (MMO.isLoad())
Dan Gohmancd26ec52009-09-23 01:33:16 +0000472 OS << "LD";
Dan Gohmanc76909a2009-09-25 20:36:54 +0000473 if (MMO.isStore())
Dan Gohmancd26ec52009-09-23 01:33:16 +0000474 OS << "ST";
Dan Gohmanc76909a2009-09-25 20:36:54 +0000475 OS << MMO.getSize();
Jim Grosbachee61d672011-08-24 16:44:17 +0000476
Dan Gohmancd26ec52009-09-23 01:33:16 +0000477 // Print the address information.
478 OS << "[";
Dan Gohmanc76909a2009-09-25 20:36:54 +0000479 if (!MMO.getValue())
Dan Gohmancd26ec52009-09-23 01:33:16 +0000480 OS << "<unknown>";
481 else
Dan Gohmanc76909a2009-09-25 20:36:54 +0000482 WriteAsOperand(OS, MMO.getValue(), /*PrintType=*/false);
Dan Gohmancd26ec52009-09-23 01:33:16 +0000483
484 // If the alignment of the memory reference itself differs from the alignment
485 // of the base pointer, print the base alignment explicitly, next to the base
486 // pointer.
Dan Gohmanc76909a2009-09-25 20:36:54 +0000487 if (MMO.getBaseAlignment() != MMO.getAlignment())
488 OS << "(align=" << MMO.getBaseAlignment() << ")";
Dan Gohmancd26ec52009-09-23 01:33:16 +0000489
Dan Gohmanc76909a2009-09-25 20:36:54 +0000490 if (MMO.getOffset() != 0)
491 OS << "+" << MMO.getOffset();
Dan Gohmancd26ec52009-09-23 01:33:16 +0000492 OS << "]";
493
494 // Print the alignment of the reference.
Dan Gohmanc76909a2009-09-25 20:36:54 +0000495 if (MMO.getBaseAlignment() != MMO.getAlignment() ||
496 MMO.getBaseAlignment() != MMO.getSize())
497 OS << "(align=" << MMO.getAlignment() << ")";
Dan Gohmancd26ec52009-09-23 01:33:16 +0000498
Dan Gohmanf96e4bd2010-10-20 00:31:05 +0000499 // Print TBAA info.
500 if (const MDNode *TBAAInfo = MMO.getTBAAInfo()) {
501 OS << "(tbaa=";
502 if (TBAAInfo->getNumOperands() > 0)
503 WriteAsOperand(OS, TBAAInfo->getOperand(0), /*PrintType=*/false);
504 else
505 OS << "<unknown>";
506 OS << ")";
507 }
508
Bill Wendlingd65ba722011-04-29 23:45:22 +0000509 // Print nontemporal info.
510 if (MMO.isNonTemporal())
511 OS << "(nontemporal)";
512
Dan Gohmancd26ec52009-09-23 01:33:16 +0000513 return OS;
514}
515
Dan Gohmance42e402008-07-07 20:32:02 +0000516//===----------------------------------------------------------------------===//
Chris Lattnerf7382302007-12-30 21:56:09 +0000517// MachineInstr Implementation
518//===----------------------------------------------------------------------===//
519
Jakob Stoklund Olesen9500e5d2012-12-20 22:53:58 +0000520void MachineInstr::addImplicitDefUseOperands(MachineFunction &MF) {
Evan Chenge837dea2011-06-28 19:10:37 +0000521 if (MCID->ImplicitDefs)
Craig Topperfac25982012-03-08 08:22:45 +0000522 for (const uint16_t *ImpDefs = MCID->getImplicitDefs(); *ImpDefs; ++ImpDefs)
Jakob Stoklund Olesen9500e5d2012-12-20 22:53:58 +0000523 addOperand(MF, MachineOperand::CreateReg(*ImpDefs, true, true));
Evan Chenge837dea2011-06-28 19:10:37 +0000524 if (MCID->ImplicitUses)
Craig Topperfac25982012-03-08 08:22:45 +0000525 for (const uint16_t *ImpUses = MCID->getImplicitUses(); *ImpUses; ++ImpUses)
Jakob Stoklund Olesen9500e5d2012-12-20 22:53:58 +0000526 addOperand(MF, MachineOperand::CreateReg(*ImpUses, false, true));
Evan Chengd7de4962006-11-13 23:34:06 +0000527}
528
Bob Wilson0855cad2010-04-09 04:34:03 +0000529/// MachineInstr ctor - This constructor creates a MachineInstr and adds the
530/// implicit operands. It reserves space for the number of operands specified by
Evan Chenge837dea2011-06-28 19:10:37 +0000531/// the MCInstrDesc.
Jakob Stoklund Olesen9500e5d2012-12-20 22:53:58 +0000532MachineInstr::MachineInstr(MachineFunction &MF, const MCInstrDesc &tid,
533 const DebugLoc dl, bool NoImp)
Jakob Stoklund Olesenf1d015f2013-01-05 05:00:09 +0000534 : MCID(&tid), Parent(0), Operands(0), NumOperands(0),
535 Flags(0), AsmPrinterFlags(0),
536 NumMemRefs(0), MemRefs(0), debugLoc(dl) {
537 // Reserve space for the expected number of operands.
538 if (unsigned NumOps = MCID->getNumOperands() +
539 MCID->getNumImplicitDefs() + MCID->getNumImplicitUses()) {
540 CapOperands = OperandCapacity::get(NumOps);
541 Operands = MF.allocateOperandArray(CapOperands);
542 }
543
Dale Johannesen06efc022009-01-27 23:20:29 +0000544 if (!NoImp)
Jakob Stoklund Olesen9500e5d2012-12-20 22:53:58 +0000545 addImplicitDefUseOperands(MF);
Dale Johannesen06efc022009-01-27 23:20:29 +0000546}
547
Misha Brukmance22e762004-07-09 14:45:17 +0000548/// MachineInstr ctor - Copies MachineInstr arg exactly
549///
Evan Cheng1ed99222008-07-19 00:37:25 +0000550MachineInstr::MachineInstr(MachineFunction &MF, const MachineInstr &MI)
Jakob Stoklund Olesenf1d015f2013-01-05 05:00:09 +0000551 : MCID(&MI.getDesc()), Parent(0), Operands(0), NumOperands(0),
552 Flags(0), AsmPrinterFlags(0),
Benjamin Kramer861ea232012-03-16 16:39:27 +0000553 NumMemRefs(MI.NumMemRefs), MemRefs(MI.MemRefs),
Jakob Stoklund Olesenf1d015f2013-01-05 05:00:09 +0000554 debugLoc(MI.getDebugLoc()) {
555 CapOperands = OperandCapacity::get(MI.getNumOperands());
556 Operands = MF.allocateOperandArray(CapOperands);
Tanya Lattnerb5159ed2004-05-23 20:58:02 +0000557
Jakob Stoklund Olesen84be3d52013-01-05 05:05:51 +0000558 // Copy operands.
Evan Cheng1ed99222008-07-19 00:37:25 +0000559 for (unsigned i = 0; i != MI.getNumOperands(); ++i)
Jakob Stoklund Olesen9500e5d2012-12-20 22:53:58 +0000560 addOperand(MF, MI.getOperand(i));
Tanya Lattner0c63e032004-05-24 03:14:18 +0000561
Jakob Stoklund Olesenbd7b36e2012-12-18 21:36:05 +0000562 // Copy all the sensible flags.
563 setFlags(MI.Flags);
Alkis Evlogimenosaad5c052004-02-16 07:17:43 +0000564}
565
Chris Lattner62ed6b92008-01-01 01:12:31 +0000566/// getRegInfo - If this instruction is embedded into a MachineFunction,
567/// return the MachineRegisterInfo object for the current function, otherwise
568/// return null.
569MachineRegisterInfo *MachineInstr::getRegInfo() {
570 if (MachineBasicBlock *MBB = getParent())
Dan Gohman4e526b92008-07-08 23:59:09 +0000571 return &MBB->getParent()->getRegInfo();
Chris Lattner62ed6b92008-01-01 01:12:31 +0000572 return 0;
573}
574
575/// RemoveRegOperandsFromUseLists - Unlink all of the register operands in
576/// this instruction from their respective use lists. This requires that the
577/// operands already be on their use lists.
Jakob Stoklund Olesenff2b99a2012-08-09 22:49:37 +0000578void MachineInstr::RemoveRegOperandsFromUseLists(MachineRegisterInfo &MRI) {
Jakob Stoklund Olesen021e3b62012-12-22 17:13:06 +0000579 for (unsigned i = 0, e = getNumOperands(); i != e; ++i)
Dan Gohmand735b802008-10-03 15:45:36 +0000580 if (Operands[i].isReg())
Jakob Stoklund Olesenff2b99a2012-08-09 22:49:37 +0000581 MRI.removeRegOperandFromUseList(&Operands[i]);
Chris Lattner62ed6b92008-01-01 01:12:31 +0000582}
583
584/// AddRegOperandsToUseLists - Add all of the register operands in
585/// this instruction from their respective use lists. This requires that the
586/// operands not be on their use lists yet.
Jakob Stoklund Olesenff2b99a2012-08-09 22:49:37 +0000587void MachineInstr::AddRegOperandsToUseLists(MachineRegisterInfo &MRI) {
Jakob Stoklund Olesen021e3b62012-12-22 17:13:06 +0000588 for (unsigned i = 0, e = getNumOperands(); i != e; ++i)
Dan Gohmand735b802008-10-03 15:45:36 +0000589 if (Operands[i].isReg())
Jakob Stoklund Olesenff2b99a2012-08-09 22:49:37 +0000590 MRI.addRegOperandToUseList(&Operands[i]);
Chris Lattner62ed6b92008-01-01 01:12:31 +0000591}
592
Jakob Stoklund Olesen56706db2012-12-20 22:54:05 +0000593void MachineInstr::addOperand(const MachineOperand &Op) {
594 MachineBasicBlock *MBB = getParent();
595 assert(MBB && "Use MachineInstrBuilder to add operands to dangling instrs");
596 MachineFunction *MF = MBB->getParent();
597 assert(MF && "Use MachineInstrBuilder to add operands to dangling instrs");
598 addOperand(*MF, Op);
599}
600
Jakob Stoklund Olesenf1d015f2013-01-05 05:00:09 +0000601/// Move NumOps MachineOperands from Src to Dst, with support for overlapping
602/// ranges. If MRI is non-null also update use-def chains.
603static void moveOperands(MachineOperand *Dst, MachineOperand *Src,
604 unsigned NumOps, MachineRegisterInfo *MRI) {
605 if (MRI)
606 return MRI->moveOperands(Dst, Src, NumOps);
607
608 // Here it would be convenient to call memmove, so that isn't allowed because
609 // MachineOperand has a constructor and so isn't a POD type.
610 if (Dst < Src)
611 for (unsigned i = 0; i != NumOps; ++i)
612 new (Dst + i) MachineOperand(Src[i]);
613 else
614 for (unsigned i = NumOps; i ; --i)
615 new (Dst + i - 1) MachineOperand(Src[i - 1]);
616}
617
Chris Lattner62ed6b92008-01-01 01:12:31 +0000618/// addOperand - Add the specified operand to the instruction. If it is an
619/// implicit operand, it is added to the end of the operand list. If it is
620/// an explicit operand it is added at the end of the explicit operand list
Jim Grosbachee61d672011-08-24 16:44:17 +0000621/// (before the first implicit operand).
Jakob Stoklund Olesen56706db2012-12-20 22:54:05 +0000622void MachineInstr::addOperand(MachineFunction &MF, const MachineOperand &Op) {
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000623 assert(MCID && "Cannot add operands before providing an instr descriptor");
Dan Gohmanbcf28c02008-12-09 22:45:08 +0000624
Jakob Stoklund Olesenf1d015f2013-01-05 05:00:09 +0000625 // Check if we're adding one of our existing operands.
626 if (&Op >= Operands && &Op < Operands + NumOperands) {
627 // This is unusual: MI->addOperand(MI->getOperand(i)).
628 // If adding Op requires reallocating or moving existing operands around,
629 // the Op reference could go stale. Support it by copying Op.
630 MachineOperand CopyOp(Op);
631 return addOperand(MF, CopyOp);
632 }
Jim Grosbachee61d672011-08-24 16:44:17 +0000633
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000634 // Find the insert location for the new operand. Implicit registers go at
Jakob Stoklund Olesenf1d015f2013-01-05 05:00:09 +0000635 // the end, everything else goes before the implicit regs.
636 //
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000637 // FIXME: Allow mixed explicit and implicit operands on inline asm.
638 // InstrEmitter::EmitSpecialNode() is marking inline asm clobbers as
639 // implicit-defs, but they must not be moved around. See the FIXME in
640 // InstrEmitter.cpp.
Jakob Stoklund Olesenf1d015f2013-01-05 05:00:09 +0000641 unsigned OpNo = getNumOperands();
642 bool isImpReg = Op.isReg() && Op.isImplicit();
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000643 if (!isImpReg && !isInlineAsm()) {
644 while (OpNo && Operands[OpNo-1].isReg() && Operands[OpNo-1].isImplicit()) {
645 --OpNo;
Jakob Stoklund Olesen9c130672012-09-04 18:36:28 +0000646 assert(!Operands[OpNo].isTied() && "Cannot move tied operands");
Chris Lattner62ed6b92008-01-01 01:12:31 +0000647 }
648 }
Jim Grosbachee61d672011-08-24 16:44:17 +0000649
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000650 // OpNo now points as the desired insertion point. Unless this is a variadic
651 // instruction, only implicit regs are allowed beyond MCID->getNumOperands().
Jakob Stoklund Olesen33a537a2012-07-04 23:53:23 +0000652 // RegMask operands go between the explicit and implicit operands.
653 assert((isImpReg || Op.isRegMask() || MCID->isVariadic() ||
654 OpNo < MCID->getNumOperands()) &&
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000655 "Trying to add an operand to a machine instr that is already done!");
Chris Lattner62ed6b92008-01-01 01:12:31 +0000656
Jakob Stoklund Olesenf1d015f2013-01-05 05:00:09 +0000657 MachineRegisterInfo *MRI = getRegInfo();
Chris Lattner62ed6b92008-01-01 01:12:31 +0000658
Jakob Stoklund Olesenf1d015f2013-01-05 05:00:09 +0000659 // Determine if the Operands array needs to be reallocated.
660 // Save the old capacity and operand array.
661 OperandCapacity OldCap = CapOperands;
662 MachineOperand *OldOperands = Operands;
663 if (!OldOperands || OldCap.getSize() == getNumOperands()) {
664 CapOperands = OldOperands ? OldCap.getNext() : OldCap.get(1);
665 Operands = MF.allocateOperandArray(CapOperands);
666 // Move the operands before the insertion point.
667 if (OpNo)
668 moveOperands(Operands, OldOperands, OpNo, MRI);
669 }
Chris Lattner62ed6b92008-01-01 01:12:31 +0000670
Jakob Stoklund Olesenf1d015f2013-01-05 05:00:09 +0000671 // Move the operands following the insertion point.
672 if (OpNo != NumOperands)
673 moveOperands(Operands + OpNo + 1, OldOperands + OpNo, NumOperands - OpNo,
674 MRI);
675 ++NumOperands;
Jim Grosbachee61d672011-08-24 16:44:17 +0000676
Jakob Stoklund Olesenf1d015f2013-01-05 05:00:09 +0000677 // Deallocate the old operand array.
678 if (OldOperands != Operands && OldOperands)
679 MF.deallocateOperandArray(OldCap, OldOperands);
680
681 // Copy Op into place. It still needs to be inserted into the MRI use lists.
682 MachineOperand *NewMO = new (Operands + OpNo) MachineOperand(Op);
683 NewMO->ParentMI = this;
684
685 // When adding a register operand, tell MRI about it.
686 if (NewMO->isReg()) {
Jakob Stoklund Olesenff2b99a2012-08-09 22:49:37 +0000687 // Ensure isOnRegUseList() returns false, regardless of Op's status.
Jakob Stoklund Olesenf1d015f2013-01-05 05:00:09 +0000688 NewMO->Contents.Reg.Prev = 0;
Jakob Stoklund Olesen9c130672012-09-04 18:36:28 +0000689 // Ignore existing ties. This is not a property that can be copied.
Jakob Stoklund Olesenf1d015f2013-01-05 05:00:09 +0000690 NewMO->TiedTo = 0;
691 // Add the new operand to MRI, but only for instructions in an MBB.
692 if (MRI)
693 MRI->addRegOperandToUseList(NewMO);
Jakob Stoklund Olesene941df52012-08-30 14:39:06 +0000694 // The MCID operand information isn't accurate until we start adding
695 // explicit operands. The implicit operands are added first, then the
696 // explicits are inserted before them.
697 if (!isImpReg) {
Jakob Stoklund Olesen9c130672012-09-04 18:36:28 +0000698 // Tie uses to defs as indicated in MCInstrDesc.
Jakob Stoklund Olesenf1d015f2013-01-05 05:00:09 +0000699 if (NewMO->isUse()) {
Jakob Stoklund Olesene941df52012-08-30 14:39:06 +0000700 int DefIdx = MCID->getOperandConstraint(OpNo, MCOI::TIED_TO);
Jakob Stoklund Olesen94083142012-08-31 20:50:53 +0000701 if (DefIdx != -1)
702 tieOperands(DefIdx, OpNo);
Jakob Stoklund Olesen4ba69162012-08-28 18:34:41 +0000703 }
Jakob Stoklund Olesene941df52012-08-30 14:39:06 +0000704 // If the register operand is flagged as early, mark the operand as such.
705 if (MCID->getOperandConstraint(OpNo, MCOI::EARLY_CLOBBER) != -1)
Jakob Stoklund Olesenf1d015f2013-01-05 05:00:09 +0000706 NewMO->setIsEarlyClobber(true);
Chris Lattner62ed6b92008-01-01 01:12:31 +0000707 }
Chris Lattner62ed6b92008-01-01 01:12:31 +0000708 }
709}
710
711/// RemoveOperand - Erase an operand from an instruction, leaving it with one
712/// fewer operand than it started with.
713///
714void MachineInstr::RemoveOperand(unsigned OpNo) {
Jakob Stoklund Olesen021e3b62012-12-22 17:13:06 +0000715 assert(OpNo < getNumOperands() && "Invalid operand number");
Jakob Stoklund Olesen699ac042012-08-29 00:37:58 +0000716 untieRegOperand(OpNo);
Jim Grosbachee61d672011-08-24 16:44:17 +0000717
Jakob Stoklund Olesen9c130672012-09-04 18:36:28 +0000718#ifndef NDEBUG
719 // Moving tied operands would break the ties.
Jakob Stoklund Olesen021e3b62012-12-22 17:13:06 +0000720 for (unsigned i = OpNo + 1, e = getNumOperands(); i != e; ++i)
Jakob Stoklund Olesen9c130672012-09-04 18:36:28 +0000721 if (Operands[i].isReg())
722 assert(!Operands[i].isTied() && "Cannot move tied operands");
723#endif
724
Jakob Stoklund Olesenf1d015f2013-01-05 05:00:09 +0000725 MachineRegisterInfo *MRI = getRegInfo();
726 if (MRI && Operands[OpNo].isReg())
727 MRI->removeRegOperandFromUseList(Operands + OpNo);
Chris Lattner62ed6b92008-01-01 01:12:31 +0000728
Jakob Stoklund Olesenf1d015f2013-01-05 05:00:09 +0000729 // Don't call the MachineOperand destructor. A lot of this code depends on
730 // MachineOperand having a trivial destructor anyway, and adding a call here
731 // wouldn't make it 'destructor-correct'.
732
733 if (unsigned N = NumOperands - 1 - OpNo)
734 moveOperands(Operands + OpNo, Operands + OpNo + 1, N, MRI);
735 --NumOperands;
Chris Lattner62ed6b92008-01-01 01:12:31 +0000736}
737
Dan Gohmanc76909a2009-09-25 20:36:54 +0000738/// addMemOperand - Add a MachineMemOperand to the machine instruction.
739/// This function should be used only occasionally. The setMemRefs function
740/// is the primary method for setting up a MachineInstr's MemRefs list.
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000741void MachineInstr::addMemOperand(MachineFunction &MF,
Dan Gohmanc76909a2009-09-25 20:36:54 +0000742 MachineMemOperand *MO) {
743 mmo_iterator OldMemRefs = MemRefs;
Jakob Stoklund Olesenb2c79f22013-01-07 23:21:41 +0000744 unsigned OldNumMemRefs = NumMemRefs;
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000745
Jakob Stoklund Olesenb2c79f22013-01-07 23:21:41 +0000746 unsigned NewNum = NumMemRefs + 1;
Dan Gohmanc76909a2009-09-25 20:36:54 +0000747 mmo_iterator NewMemRefs = MF.allocateMemRefsArray(NewNum);
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000748
Benjamin Kramer861ea232012-03-16 16:39:27 +0000749 std::copy(OldMemRefs, OldMemRefs + OldNumMemRefs, NewMemRefs);
Dan Gohmanc76909a2009-09-25 20:36:54 +0000750 NewMemRefs[NewNum - 1] = MO;
Jakob Stoklund Olesenb2c79f22013-01-07 23:21:41 +0000751 setMemRefs(NewMemRefs, NewMemRefs + NewNum);
Dan Gohmanc76909a2009-09-25 20:36:54 +0000752}
Chris Lattner62ed6b92008-01-01 01:12:31 +0000753
Benjamin Kramer85f9cef2012-03-17 17:03:45 +0000754bool MachineInstr::hasPropertyInBundle(unsigned Mask, QueryType Type) const {
Jakob Stoklund Olesenb11f0502013-01-10 01:29:42 +0000755 for (MachineBasicBlock::const_instr_iterator MII = this;; ++MII) {
Benjamin Kramer85f9cef2012-03-17 17:03:45 +0000756 if (MII->getDesc().getFlags() & Mask) {
Evan Cheng43d5d4c2011-12-08 19:23:10 +0000757 if (Type == AnyInBundle)
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000758 return true;
759 } else {
Jakob Stoklund Olesenb11f0502013-01-10 01:29:42 +0000760 if (Type == AllInBundle && !MII->isBundle())
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000761 return false;
762 }
Jakob Stoklund Olesenb11f0502013-01-10 01:29:42 +0000763 // This was the last instruction in the bundle.
764 if (!MII->isBundledWithSucc())
765 return Type == AllInBundle;
Evan Cheng7c2a4a32011-12-06 22:12:01 +0000766 }
Evan Cheng7c2a4a32011-12-06 22:12:01 +0000767}
768
Evan Cheng506049f2010-03-03 01:44:33 +0000769bool MachineInstr::isIdenticalTo(const MachineInstr *Other,
770 MICheckType Check) const {
Evan Cheng34cdf6e2010-03-03 21:54:14 +0000771 // If opcodes or number of operands are not the same then the two
772 // instructions are obviously not identical.
773 if (Other->getOpcode() != getOpcode() ||
774 Other->getNumOperands() != getNumOperands())
775 return false;
776
Evan Chengddfd1372011-12-14 02:11:42 +0000777 if (isBundle()) {
778 // Both instructions are bundles, compare MIs inside the bundle.
779 MachineBasicBlock::const_instr_iterator I1 = *this;
780 MachineBasicBlock::const_instr_iterator E1 = getParent()->instr_end();
781 MachineBasicBlock::const_instr_iterator I2 = *Other;
782 MachineBasicBlock::const_instr_iterator E2= Other->getParent()->instr_end();
783 while (++I1 != E1 && I1->isInsideBundle()) {
784 ++I2;
785 if (I2 == E2 || !I2->isInsideBundle() || !I1->isIdenticalTo(I2, Check))
786 return false;
787 }
788 }
789
Evan Cheng34cdf6e2010-03-03 21:54:14 +0000790 // Check operands to make sure they match.
791 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
792 const MachineOperand &MO = getOperand(i);
793 const MachineOperand &OMO = Other->getOperand(i);
Evan Chengcbc988b2011-05-12 00:56:58 +0000794 if (!MO.isReg()) {
795 if (!MO.isIdenticalTo(OMO))
796 return false;
797 continue;
798 }
799
Evan Cheng34cdf6e2010-03-03 21:54:14 +0000800 // Clients may or may not want to ignore defs when testing for equality.
801 // For example, machine CSE pass only cares about finding common
802 // subexpressions, so it's safe to ignore virtual register defs.
Evan Chengcbc988b2011-05-12 00:56:58 +0000803 if (MO.isDef()) {
Evan Cheng34cdf6e2010-03-03 21:54:14 +0000804 if (Check == IgnoreDefs)
805 continue;
Evan Chengcbc988b2011-05-12 00:56:58 +0000806 else if (Check == IgnoreVRegDefs) {
807 if (TargetRegisterInfo::isPhysicalRegister(MO.getReg()) ||
808 TargetRegisterInfo::isPhysicalRegister(OMO.getReg()))
809 if (MO.getReg() != OMO.getReg())
810 return false;
811 } else {
812 if (!MO.isIdenticalTo(OMO))
Evan Cheng34cdf6e2010-03-03 21:54:14 +0000813 return false;
Evan Chengcbc988b2011-05-12 00:56:58 +0000814 if (Check == CheckKillDead && MO.isDead() != OMO.isDead())
815 return false;
816 }
817 } else {
818 if (!MO.isIdenticalTo(OMO))
819 return false;
820 if (Check == CheckKillDead && MO.isKill() != OMO.isKill())
821 return false;
822 }
Evan Cheng34cdf6e2010-03-03 21:54:14 +0000823 }
Devang Patel9194c672011-07-07 17:45:33 +0000824 // If DebugLoc does not match then two dbg.values are not identical.
825 if (isDebugValue())
826 if (!getDebugLoc().isUnknown() && !Other->getDebugLoc().isUnknown()
827 && getDebugLoc() != Other->getDebugLoc())
828 return false;
Evan Cheng34cdf6e2010-03-03 21:54:14 +0000829 return true;
Evan Cheng506049f2010-03-03 01:44:33 +0000830}
831
Chris Lattner48d7c062006-04-17 21:35:41 +0000832MachineInstr *MachineInstr::removeFromParent() {
833 assert(getParent() && "Not embedded in a basic block!");
Jakob Stoklund Olesen9f4692d2012-12-17 23:55:38 +0000834 return getParent()->remove(this);
Chris Lattner48d7c062006-04-17 21:35:41 +0000835}
836
Jakob Stoklund Olesen9f4692d2012-12-17 23:55:38 +0000837MachineInstr *MachineInstr::removeFromBundle() {
838 assert(getParent() && "Not embedded in a basic block!");
839 return getParent()->remove_instr(this);
840}
Chris Lattner48d7c062006-04-17 21:35:41 +0000841
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000842void MachineInstr::eraseFromParent() {
843 assert(getParent() && "Not embedded in a basic block!");
Jakob Stoklund Olesen9f4692d2012-12-17 23:55:38 +0000844 getParent()->erase(this);
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000845}
846
Jakob Stoklund Olesen9f4692d2012-12-17 23:55:38 +0000847void MachineInstr::eraseFromBundle() {
848 assert(getParent() && "Not embedded in a basic block!");
849 getParent()->erase_instr(this);
850}
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000851
Evan Cheng19e3f312007-05-15 01:26:09 +0000852/// getNumExplicitOperands - Returns the number of non-implicit operands.
853///
854unsigned MachineInstr::getNumExplicitOperands() const {
Evan Chenge837dea2011-06-28 19:10:37 +0000855 unsigned NumOperands = MCID->getNumOperands();
856 if (!MCID->isVariadic())
Evan Cheng19e3f312007-05-15 01:26:09 +0000857 return NumOperands;
858
Dan Gohman9407cd42009-04-15 17:59:11 +0000859 for (unsigned i = NumOperands, e = getNumOperands(); i != e; ++i) {
860 const MachineOperand &MO = getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +0000861 if (!MO.isReg() || !MO.isImplicit())
Evan Cheng19e3f312007-05-15 01:26:09 +0000862 NumOperands++;
863 }
864 return NumOperands;
865}
866
Jakob Stoklund Olesenfad649a2012-12-07 04:23:29 +0000867void MachineInstr::bundleWithPred() {
868 assert(!isBundledWithPred() && "MI is already bundled with its predecessor");
869 setFlag(BundledPred);
870 MachineBasicBlock::instr_iterator Pred = this;
871 --Pred;
Jakob Stoklund Olesen582abdd2012-12-18 23:00:28 +0000872 assert(!Pred->isBundledWithSucc() && "Inconsistent bundle flags");
Jakob Stoklund Olesenfad649a2012-12-07 04:23:29 +0000873 Pred->setFlag(BundledSucc);
874}
875
876void MachineInstr::bundleWithSucc() {
877 assert(!isBundledWithSucc() && "MI is already bundled with its successor");
878 setFlag(BundledSucc);
879 MachineBasicBlock::instr_iterator Succ = this;
880 ++Succ;
Jakob Stoklund Olesen582abdd2012-12-18 23:00:28 +0000881 assert(!Succ->isBundledWithPred() && "Inconsistent bundle flags");
Jakob Stoklund Olesenfad649a2012-12-07 04:23:29 +0000882 Succ->setFlag(BundledPred);
883}
884
885void MachineInstr::unbundleFromPred() {
886 assert(isBundledWithPred() && "MI isn't bundled with its predecessor");
887 clearFlag(BundledPred);
888 MachineBasicBlock::instr_iterator Pred = this;
889 --Pred;
Jakob Stoklund Olesen582abdd2012-12-18 23:00:28 +0000890 assert(Pred->isBundledWithSucc() && "Inconsistent bundle flags");
Jakob Stoklund Olesenfad649a2012-12-07 04:23:29 +0000891 Pred->clearFlag(BundledSucc);
892}
893
894void MachineInstr::unbundleFromSucc() {
895 assert(isBundledWithSucc() && "MI isn't bundled with its successor");
896 clearFlag(BundledSucc);
897 MachineBasicBlock::instr_iterator Succ = this;
Sergei Larin12cd49a2013-01-09 17:54:33 +0000898 ++Succ;
Jakob Stoklund Olesen582abdd2012-12-18 23:00:28 +0000899 assert(Succ->isBundledWithPred() && "Inconsistent bundle flags");
Jakob Stoklund Olesenfad649a2012-12-07 04:23:29 +0000900 Succ->clearFlag(BundledPred);
901}
902
Evan Chengc36b7062011-01-07 23:50:32 +0000903bool MachineInstr::isStackAligningInlineAsm() const {
904 if (isInlineAsm()) {
905 unsigned ExtraInfo = getOperand(InlineAsm::MIOp_ExtraInfo).getImm();
906 if (ExtraInfo & InlineAsm::Extra_IsAlignStack)
907 return true;
908 }
909 return false;
910}
Chris Lattner8ace2cd2006-10-20 22:39:59 +0000911
Chad Rosier576cd112012-09-05 21:00:58 +0000912InlineAsm::AsmDialect MachineInstr::getInlineAsmDialect() const {
913 assert(isInlineAsm() && "getInlineAsmDialect() only works for inline asms!");
914 unsigned ExtraInfo = getOperand(InlineAsm::MIOp_ExtraInfo).getImm();
Chad Rosier2f1d8152012-09-05 22:40:13 +0000915 return InlineAsm::AsmDialect((ExtraInfo & InlineAsm::Extra_AsmDialect) != 0);
Chad Rosier576cd112012-09-05 21:00:58 +0000916}
917
Jakob Stoklund Olesen9dfaacb2011-10-12 23:37:33 +0000918int MachineInstr::findInlineAsmFlagIdx(unsigned OpIdx,
919 unsigned *GroupNo) const {
920 assert(isInlineAsm() && "Expected an inline asm instruction");
921 assert(OpIdx < getNumOperands() && "OpIdx out of range");
922
923 // Ignore queries about the initial operands.
924 if (OpIdx < InlineAsm::MIOp_FirstOperand)
925 return -1;
926
927 unsigned Group = 0;
928 unsigned NumOps;
929 for (unsigned i = InlineAsm::MIOp_FirstOperand, e = getNumOperands(); i < e;
930 i += NumOps) {
931 const MachineOperand &FlagMO = getOperand(i);
932 // If we reach the implicit register operands, stop looking.
933 if (!FlagMO.isImm())
934 return -1;
935 NumOps = 1 + InlineAsm::getNumOperandRegisters(FlagMO.getImm());
936 if (i + NumOps > OpIdx) {
937 if (GroupNo)
938 *GroupNo = Group;
939 return i;
940 }
941 ++Group;
942 }
943 return -1;
944}
945
Jakob Stoklund Olesenf5916972011-10-12 23:37:36 +0000946const TargetRegisterClass*
947MachineInstr::getRegClassConstraint(unsigned OpIdx,
948 const TargetInstrInfo *TII,
949 const TargetRegisterInfo *TRI) const {
Jakob Stoklund Olesen397fc482012-05-07 22:10:26 +0000950 assert(getParent() && "Can't have an MBB reference here!");
951 assert(getParent()->getParent() && "Can't have an MF reference here!");
952 const MachineFunction &MF = *getParent()->getParent();
953
Jakob Stoklund Olesenf5916972011-10-12 23:37:36 +0000954 // Most opcodes have fixed constraints in their MCInstrDesc.
955 if (!isInlineAsm())
Jakob Stoklund Olesen397fc482012-05-07 22:10:26 +0000956 return TII->getRegClass(getDesc(), OpIdx, TRI, MF);
Jakob Stoklund Olesenf5916972011-10-12 23:37:36 +0000957
958 if (!getOperand(OpIdx).isReg())
959 return NULL;
960
961 // For tied uses on inline asm, get the constraint from the def.
962 unsigned DefIdx;
963 if (getOperand(OpIdx).isUse() && isRegTiedToDefOperand(OpIdx, &DefIdx))
964 OpIdx = DefIdx;
965
966 // Inline asm stores register class constraints in the flag word.
967 int FlagIdx = findInlineAsmFlagIdx(OpIdx);
968 if (FlagIdx < 0)
969 return NULL;
970
971 unsigned Flag = getOperand(FlagIdx).getImm();
972 unsigned RCID;
973 if (InlineAsm::hasRegClassConstraint(Flag, RCID))
974 return TRI->getRegClass(RCID);
975
976 // Assume that all registers in a memory operand are pointers.
977 if (InlineAsm::getKind(Flag) == InlineAsm::Kind_Mem)
Jakob Stoklund Olesen397fc482012-05-07 22:10:26 +0000978 return TRI->getPointerRegClass(MF);
Jakob Stoklund Olesenf5916972011-10-12 23:37:36 +0000979
980 return NULL;
981}
982
Jakob Stoklund Olesen25377c82013-01-09 18:28:16 +0000983/// Return the number of instructions inside the MI bundle, not counting the
984/// header instruction.
Evan Chengddfd1372011-12-14 02:11:42 +0000985unsigned MachineInstr::getBundleSize() const {
Jakob Stoklund Olesen25377c82013-01-09 18:28:16 +0000986 MachineBasicBlock::const_instr_iterator I = this;
Evan Chengddfd1372011-12-14 02:11:42 +0000987 unsigned Size = 0;
Jakob Stoklund Olesen25377c82013-01-09 18:28:16 +0000988 while (I->isBundledWithSucc())
989 ++Size, ++I;
Evan Chengddfd1372011-12-14 02:11:42 +0000990 return Size;
991}
992
Evan Chengfaa51072007-04-26 19:00:32 +0000993/// findRegisterUseOperandIdx() - Returns the MachineOperand that is a use of
Jim Grosbachf9ca50e2009-09-17 17:57:26 +0000994/// the specific register or -1 if it is not found. It further tightens
Evan Cheng76d7e762007-02-23 01:04:26 +0000995/// the search criteria to a use that kills the register if isKill is true.
Evan Cheng6130f662008-03-05 00:59:57 +0000996int MachineInstr::findRegisterUseOperandIdx(unsigned Reg, bool isKill,
997 const TargetRegisterInfo *TRI) const {
Evan Cheng576d1232006-12-06 08:27:42 +0000998 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
Evan Chengf277ee42007-05-29 18:35:22 +0000999 const MachineOperand &MO = getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001000 if (!MO.isReg() || !MO.isUse())
Evan Cheng6130f662008-03-05 00:59:57 +00001001 continue;
1002 unsigned MOReg = MO.getReg();
1003 if (!MOReg)
1004 continue;
1005 if (MOReg == Reg ||
1006 (TRI &&
1007 TargetRegisterInfo::isPhysicalRegister(MOReg) &&
1008 TargetRegisterInfo::isPhysicalRegister(Reg) &&
1009 TRI->isSubRegister(MOReg, Reg)))
Evan Cheng76d7e762007-02-23 01:04:26 +00001010 if (!isKill || MO.isKill())
Evan Cheng32eb1f12007-03-26 22:37:45 +00001011 return i;
Evan Cheng576d1232006-12-06 08:27:42 +00001012 }
Evan Cheng32eb1f12007-03-26 22:37:45 +00001013 return -1;
Evan Cheng576d1232006-12-06 08:27:42 +00001014}
Jakob Stoklund Olesen7ebc4d62010-05-19 20:36:22 +00001015
Jakob Stoklund Olesen18b2c9d2010-05-21 20:02:01 +00001016/// readsWritesVirtualRegister - Return a pair of bools (reads, writes)
1017/// indicating if this instruction reads or writes Reg. This also considers
1018/// partial defines.
1019std::pair<bool,bool>
1020MachineInstr::readsWritesVirtualRegister(unsigned Reg,
1021 SmallVectorImpl<unsigned> *Ops) const {
1022 bool PartDef = false; // Partial redefine.
1023 bool FullDef = false; // Full define.
1024 bool Use = false;
Jakob Stoklund Olesen7ebc4d62010-05-19 20:36:22 +00001025
1026 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1027 const MachineOperand &MO = getOperand(i);
1028 if (!MO.isReg() || MO.getReg() != Reg)
1029 continue;
Jakob Stoklund Olesen18b2c9d2010-05-21 20:02:01 +00001030 if (Ops)
1031 Ops->push_back(i);
Jakob Stoklund Olesen7ebc4d62010-05-19 20:36:22 +00001032 if (MO.isUse())
Jakob Stoklund Olesen18b2c9d2010-05-21 20:02:01 +00001033 Use |= !MO.isUndef();
Jakob Stoklund Olesen201f2462011-08-19 00:30:17 +00001034 else if (MO.getSubReg() && !MO.isUndef())
1035 // A partial <def,undef> doesn't count as reading the register.
Jakob Stoklund Olesen7ebc4d62010-05-19 20:36:22 +00001036 PartDef = true;
1037 else
1038 FullDef = true;
1039 }
Jakob Stoklund Olesen18b2c9d2010-05-21 20:02:01 +00001040 // A partial redefine uses Reg unless there is also a full define.
1041 return std::make_pair(Use || (PartDef && !FullDef), PartDef || FullDef);
Jakob Stoklund Olesen7ebc4d62010-05-19 20:36:22 +00001042}
1043
Evan Cheng6130f662008-03-05 00:59:57 +00001044/// findRegisterDefOperandIdx() - Returns the operand index that is a def of
Dan Gohman703bfe62008-05-06 00:20:10 +00001045/// the specified register or -1 if it is not found. If isDead is true, defs
1046/// that are not dead are skipped. If TargetRegisterInfo is non-null, then it
1047/// also checks if there is a def of a super-register.
Evan Cheng1015ba72010-05-21 20:53:24 +00001048int
1049MachineInstr::findRegisterDefOperandIdx(unsigned Reg, bool isDead, bool Overlap,
1050 const TargetRegisterInfo *TRI) const {
1051 bool isPhys = TargetRegisterInfo::isPhysicalRegister(Reg);
Evan Chengb371f452007-02-19 21:49:54 +00001052 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
Evan Cheng6130f662008-03-05 00:59:57 +00001053 const MachineOperand &MO = getOperand(i);
Jakob Stoklund Olesen1cf8b0f2012-02-14 23:49:37 +00001054 // Accept regmask operands when Overlap is set.
1055 // Ignore them when looking for a specific def operand (Overlap == false).
1056 if (isPhys && Overlap && MO.isRegMask() && MO.clobbersPhysReg(Reg))
1057 return i;
Dan Gohmand735b802008-10-03 15:45:36 +00001058 if (!MO.isReg() || !MO.isDef())
Evan Cheng6130f662008-03-05 00:59:57 +00001059 continue;
1060 unsigned MOReg = MO.getReg();
Evan Cheng1015ba72010-05-21 20:53:24 +00001061 bool Found = (MOReg == Reg);
1062 if (!Found && TRI && isPhys &&
1063 TargetRegisterInfo::isPhysicalRegister(MOReg)) {
1064 if (Overlap)
1065 Found = TRI->regsOverlap(MOReg, Reg);
1066 else
1067 Found = TRI->isSubRegister(MOReg, Reg);
1068 }
1069 if (Found && (!isDead || MO.isDead()))
1070 return i;
Evan Chengb371f452007-02-19 21:49:54 +00001071 }
Evan Cheng6130f662008-03-05 00:59:57 +00001072 return -1;
Evan Chengb371f452007-02-19 21:49:54 +00001073}
Evan Cheng19e3f312007-05-15 01:26:09 +00001074
Evan Chengf277ee42007-05-29 18:35:22 +00001075/// findFirstPredOperandIdx() - Find the index of the first operand in the
1076/// operand list that is used to represent the predicate. It returns -1 if
1077/// none is found.
1078int MachineInstr::findFirstPredOperandIdx() const {
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +00001079 // Don't call MCID.findFirstPredOperandIdx() because this variant
1080 // is sometimes called on an instruction that's not yet complete, and
1081 // so the number of operands is less than the MCID indicates. In
1082 // particular, the PTX target does this.
Evan Chenge837dea2011-06-28 19:10:37 +00001083 const MCInstrDesc &MCID = getDesc();
1084 if (MCID.isPredicable()) {
Evan Cheng19e3f312007-05-15 01:26:09 +00001085 for (unsigned i = 0, e = getNumOperands(); i != e; ++i)
Evan Chenge837dea2011-06-28 19:10:37 +00001086 if (MCID.OpInfo[i].isPredicate())
Evan Chengf277ee42007-05-29 18:35:22 +00001087 return i;
Evan Cheng19e3f312007-05-15 01:26:09 +00001088 }
1089
Evan Chengf277ee42007-05-29 18:35:22 +00001090 return -1;
Evan Cheng19e3f312007-05-15 01:26:09 +00001091}
Jim Grosbachee61d672011-08-24 16:44:17 +00001092
Jakob Stoklund Olesen9c130672012-09-04 18:36:28 +00001093// MachineOperand::TiedTo is 4 bits wide.
1094const unsigned TiedMax = 15;
1095
1096/// tieOperands - Mark operands at DefIdx and UseIdx as tied to each other.
1097///
1098/// Use and def operands can be tied together, indicated by a non-zero TiedTo
1099/// field. TiedTo can have these values:
1100///
1101/// 0: Operand is not tied to anything.
1102/// 1 to TiedMax-1: Tied to getOperand(TiedTo-1).
1103/// TiedMax: Tied to an operand >= TiedMax-1.
1104///
1105/// The tied def must be one of the first TiedMax operands on a normal
1106/// instruction. INLINEASM instructions allow more tied defs.
1107///
Jakob Stoklund Olesen94083142012-08-31 20:50:53 +00001108void MachineInstr::tieOperands(unsigned DefIdx, unsigned UseIdx) {
Jakob Stoklund Olesen94083142012-08-31 20:50:53 +00001109 MachineOperand &DefMO = getOperand(DefIdx);
1110 MachineOperand &UseMO = getOperand(UseIdx);
1111 assert(DefMO.isDef() && "DefIdx must be a def operand");
1112 assert(UseMO.isUse() && "UseIdx must be a use operand");
1113 assert(!DefMO.isTied() && "Def is already tied to another use");
1114 assert(!UseMO.isTied() && "Use is already tied to another def");
1115
Jakob Stoklund Olesen9c130672012-09-04 18:36:28 +00001116 if (DefIdx < TiedMax)
1117 UseMO.TiedTo = DefIdx + 1;
1118 else {
1119 // Inline asm can use the group descriptors to find tied operands, but on
1120 // normal instruction, the tied def must be within the first TiedMax
1121 // operands.
1122 assert(isInlineAsm() && "DefIdx out of range");
1123 UseMO.TiedTo = TiedMax;
1124 }
1125
1126 // UseIdx can be out of range, we'll search for it in findTiedOperandIdx().
1127 DefMO.TiedTo = std::min(UseIdx + 1, TiedMax);
Jakob Stoklund Olesen94083142012-08-31 20:50:53 +00001128}
1129
Jakob Stoklund Olesen699ac042012-08-29 00:37:58 +00001130/// Given the index of a tied register operand, find the operand it is tied to.
1131/// Defs are tied to uses and vice versa. Returns the index of the tied operand
1132/// which must exist.
1133unsigned MachineInstr::findTiedOperandIdx(unsigned OpIdx) const {
Jakob Stoklund Olesen9c130672012-09-04 18:36:28 +00001134 const MachineOperand &MO = getOperand(OpIdx);
1135 assert(MO.isTied() && "Operand isn't tied");
Jakob Stoklund Olesen699ac042012-08-29 00:37:58 +00001136
Jakob Stoklund Olesen9c130672012-09-04 18:36:28 +00001137 // Normally TiedTo is in range.
1138 if (MO.TiedTo < TiedMax)
1139 return MO.TiedTo - 1;
1140
1141 // Uses on normal instructions can be out of range.
1142 if (!isInlineAsm()) {
1143 // Normal tied defs must be in the 0..TiedMax-1 range.
1144 if (MO.isUse())
1145 return TiedMax - 1;
1146 // MO is a def. Search for the tied use.
1147 for (unsigned i = TiedMax - 1, e = getNumOperands(); i != e; ++i) {
1148 const MachineOperand &UseMO = getOperand(i);
1149 if (UseMO.isReg() && UseMO.isUse() && UseMO.TiedTo == OpIdx + 1)
1150 return i;
1151 }
1152 llvm_unreachable("Can't find tied use");
1153 }
1154
1155 // Now deal with inline asm by parsing the operand group descriptor flags.
1156 // Find the beginning of each operand group.
1157 SmallVector<unsigned, 8> GroupIdx;
1158 unsigned OpIdxGroup = ~0u;
1159 unsigned NumOps;
1160 for (unsigned i = InlineAsm::MIOp_FirstOperand, e = getNumOperands(); i < e;
1161 i += NumOps) {
1162 const MachineOperand &FlagMO = getOperand(i);
1163 assert(FlagMO.isImm() && "Invalid tied operand on inline asm");
1164 unsigned CurGroup = GroupIdx.size();
1165 GroupIdx.push_back(i);
1166 NumOps = 1 + InlineAsm::getNumOperandRegisters(FlagMO.getImm());
1167 // OpIdx belongs to this operand group.
1168 if (OpIdx > i && OpIdx < i + NumOps)
1169 OpIdxGroup = CurGroup;
1170 unsigned TiedGroup;
1171 if (!InlineAsm::isUseOperandTiedToDef(FlagMO.getImm(), TiedGroup))
1172 continue;
1173 // Operands in this group are tied to operands in TiedGroup which must be
1174 // earlier. Find the number of operands between the two groups.
1175 unsigned Delta = i - GroupIdx[TiedGroup];
1176
1177 // OpIdx is a use tied to TiedGroup.
1178 if (OpIdxGroup == CurGroup)
1179 return OpIdx - Delta;
1180
1181 // OpIdx is a def tied to this use group.
1182 if (OpIdxGroup == TiedGroup)
1183 return OpIdx + Delta;
1184 }
1185 llvm_unreachable("Invalid tied operand on inline asm");
Jakob Stoklund Olesen699ac042012-08-29 00:37:58 +00001186}
1187
Dan Gohmane6cd7572010-05-13 20:34:42 +00001188/// clearKillInfo - Clears kill flags on all operands.
1189///
1190void MachineInstr::clearKillInfo() {
1191 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1192 MachineOperand &MO = getOperand(i);
1193 if (MO.isReg() && MO.isUse())
1194 MO.setIsKill(false);
1195 }
1196}
1197
Jakob Stoklund Olesen9edf7de2010-06-02 22:47:25 +00001198void MachineInstr::substituteRegister(unsigned FromReg,
1199 unsigned ToReg,
1200 unsigned SubIdx,
1201 const TargetRegisterInfo &RegInfo) {
1202 if (TargetRegisterInfo::isPhysicalRegister(ToReg)) {
1203 if (SubIdx)
1204 ToReg = RegInfo.getSubReg(ToReg, SubIdx);
1205 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1206 MachineOperand &MO = getOperand(i);
1207 if (!MO.isReg() || MO.getReg() != FromReg)
1208 continue;
1209 MO.substPhysReg(ToReg, RegInfo);
1210 }
1211 } else {
1212 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1213 MachineOperand &MO = getOperand(i);
1214 if (!MO.isReg() || MO.getReg() != FromReg)
1215 continue;
1216 MO.substVirtReg(ToReg, SubIdx, RegInfo);
1217 }
1218 }
1219}
1220
Evan Cheng9f1c8312008-07-03 09:09:37 +00001221/// isSafeToMove - Return true if it is safe to move this instruction. If
1222/// SawStore is set to true, it means that there is a store (or call) between
1223/// the instruction's location and its intended destination.
Dan Gohmanb3b930a2008-11-18 19:04:29 +00001224bool MachineInstr::isSafeToMove(const TargetInstrInfo *TII,
Evan Chengac1abde2010-03-02 19:03:01 +00001225 AliasAnalysis *AA,
1226 bool &SawStore) const {
Evan Chengb27087f2008-03-13 00:44:09 +00001227 // Ignore stuff that we obviously can't move.
Jakob Stoklund Olesen0d758582012-08-29 20:48:45 +00001228 //
1229 // Treat volatile loads as stores. This is not strictly necessary for
Jakob Stoklund Olesen4f1a56c2012-09-04 18:44:43 +00001230 // volatiles, but it is required for atomic loads. It is not allowed to move
Jakob Stoklund Olesen0d758582012-08-29 20:48:45 +00001231 // a load across an atomic load with Ordering > Monotonic.
1232 if (mayStore() || isCall() ||
Jakob Stoklund Olesenf036f7a2012-08-29 21:19:21 +00001233 (mayLoad() && hasOrderedMemoryRef())) {
Evan Chengb27087f2008-03-13 00:44:09 +00001234 SawStore = true;
1235 return false;
1236 }
Evan Cheng30a343a2011-01-07 21:08:26 +00001237
1238 if (isLabel() || isDebugValue() ||
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001239 isTerminator() || hasUnmodeledSideEffects())
Evan Chengb27087f2008-03-13 00:44:09 +00001240 return false;
1241
1242 // See if this instruction does a load. If so, we have to guarantee that the
1243 // loaded value doesn't change between the load and the its intended
1244 // destination. The check for isInvariantLoad gives the targe the chance to
1245 // classify the load as always returning a constant, e.g. a constant pool
1246 // load.
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001247 if (mayLoad() && !isInvariantLoad(AA))
Evan Chengb27087f2008-03-13 00:44:09 +00001248 // Otherwise, this is a real load. If there is a store between the load and
Jakob Stoklund Olesen0d758582012-08-29 20:48:45 +00001249 // end of block, we can't move it.
1250 return !SawStore;
Dan Gohman3e4fb702008-09-24 00:06:15 +00001251
Evan Chengb27087f2008-03-13 00:44:09 +00001252 return true;
1253}
1254
Evan Chengdf3b9932008-08-27 20:33:50 +00001255/// isSafeToReMat - Return true if it's safe to rematerialize the specified
1256/// instruction which defined the specified register instead of copying it.
Dan Gohmanb3b930a2008-11-18 19:04:29 +00001257bool MachineInstr::isSafeToReMat(const TargetInstrInfo *TII,
Evan Chengac1abde2010-03-02 19:03:01 +00001258 AliasAnalysis *AA,
1259 unsigned DstReg) const {
Evan Chengdf3b9932008-08-27 20:33:50 +00001260 bool SawStore = false;
Dan Gohmana70dca12009-10-09 23:27:56 +00001261 if (!TII->isTriviallyReMaterializable(this, AA) ||
Evan Chengac1abde2010-03-02 19:03:01 +00001262 !isSafeToMove(TII, AA, SawStore))
Evan Chengdf3b9932008-08-27 20:33:50 +00001263 return false;
1264 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
Dan Gohmancbad42c2008-11-18 19:49:32 +00001265 const MachineOperand &MO = getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001266 if (!MO.isReg())
Evan Chengdf3b9932008-08-27 20:33:50 +00001267 continue;
1268 // FIXME: For now, do not remat any instruction with register operands.
1269 // Later on, we can loosen the restriction is the register operands have
1270 // not been modified between the def and use. Note, this is different from
Evan Cheng8763c1c2008-08-27 20:58:54 +00001271 // MachineSink because the code is no longer in two-address form (at least
Evan Chengdf3b9932008-08-27 20:33:50 +00001272 // partially).
1273 if (MO.isUse())
1274 return false;
1275 else if (!MO.isDead() && MO.getReg() != DstReg)
1276 return false;
1277 }
1278 return true;
1279}
1280
Jakob Stoklund Olesenf036f7a2012-08-29 21:19:21 +00001281/// hasOrderedMemoryRef - Return true if this instruction may have an ordered
1282/// or volatile memory reference, or if the information describing the memory
1283/// reference is not available. Return false if it is known to have no ordered
1284/// memory references.
1285bool MachineInstr::hasOrderedMemoryRef() const {
Dan Gohman3e4fb702008-09-24 00:06:15 +00001286 // An instruction known never to access memory won't have a volatile access.
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001287 if (!mayStore() &&
1288 !mayLoad() &&
1289 !isCall() &&
Evan Chengc36b7062011-01-07 23:50:32 +00001290 !hasUnmodeledSideEffects())
Dan Gohman3e4fb702008-09-24 00:06:15 +00001291 return false;
1292
1293 // Otherwise, if the instruction has no memory reference information,
1294 // conservatively assume it wasn't preserved.
1295 if (memoperands_empty())
1296 return true;
Jim Grosbachee61d672011-08-24 16:44:17 +00001297
Jakob Stoklund Olesenf036f7a2012-08-29 21:19:21 +00001298 // Check the memory reference information for ordered references.
Dan Gohmanc76909a2009-09-25 20:36:54 +00001299 for (mmo_iterator I = memoperands_begin(), E = memoperands_end(); I != E; ++I)
Jakob Stoklund Olesenf036f7a2012-08-29 21:19:21 +00001300 if (!(*I)->isUnordered())
Dan Gohman3e4fb702008-09-24 00:06:15 +00001301 return true;
1302
1303 return false;
1304}
1305
Dan Gohmane33f44c2009-10-07 17:38:06 +00001306/// isInvariantLoad - Return true if this instruction is loading from a
1307/// location whose value is invariant across the function. For example,
Dan Gohmanf451cb82010-02-10 16:03:48 +00001308/// loading a value from the constant pool or from the argument area
Dan Gohmane33f44c2009-10-07 17:38:06 +00001309/// of a function if it does not change. This should only return true of
1310/// *all* loads the instruction does are invariant (if it does multiple loads).
1311bool MachineInstr::isInvariantLoad(AliasAnalysis *AA) const {
1312 // If the instruction doesn't load at all, it isn't an invariant load.
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001313 if (!mayLoad())
Dan Gohmane33f44c2009-10-07 17:38:06 +00001314 return false;
1315
1316 // If the instruction has lost its memoperands, conservatively assume that
1317 // it may not be an invariant load.
1318 if (memoperands_empty())
1319 return false;
1320
1321 const MachineFrameInfo *MFI = getParent()->getParent()->getFrameInfo();
1322
1323 for (mmo_iterator I = memoperands_begin(),
1324 E = memoperands_end(); I != E; ++I) {
1325 if ((*I)->isVolatile()) return false;
1326 if ((*I)->isStore()) return false;
Pete Cooperd752e0f2011-11-08 18:42:53 +00001327 if ((*I)->isInvariant()) return true;
Dan Gohmane33f44c2009-10-07 17:38:06 +00001328
1329 if (const Value *V = (*I)->getValue()) {
1330 // A load from a constant PseudoSourceValue is invariant.
1331 if (const PseudoSourceValue *PSV = dyn_cast<PseudoSourceValue>(V))
1332 if (PSV->isConstant(MFI))
1333 continue;
1334 // If we have an AliasAnalysis, ask it whether the memory is constant.
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00001335 if (AA && AA->pointsToConstantMemory(
1336 AliasAnalysis::Location(V, (*I)->getSize(),
1337 (*I)->getTBAAInfo())))
Dan Gohmane33f44c2009-10-07 17:38:06 +00001338 continue;
1339 }
1340
1341 // Otherwise assume conservatively.
1342 return false;
1343 }
1344
1345 // Everything checks out.
1346 return true;
1347}
1348
Evan Cheng229694f2009-12-03 02:31:43 +00001349/// isConstantValuePHI - If the specified instruction is a PHI that always
1350/// merges together the same virtual register, return the register, otherwise
1351/// return 0.
1352unsigned MachineInstr::isConstantValuePHI() const {
Chris Lattner518bb532010-02-09 19:54:29 +00001353 if (!isPHI())
Evan Cheng229694f2009-12-03 02:31:43 +00001354 return 0;
Evan Chengd8f079c2009-12-07 23:10:34 +00001355 assert(getNumOperands() >= 3 &&
1356 "It's illegal to have a PHI without source operands");
Evan Cheng229694f2009-12-03 02:31:43 +00001357
1358 unsigned Reg = getOperand(1).getReg();
1359 for (unsigned i = 3, e = getNumOperands(); i < e; i += 2)
1360 if (getOperand(i).getReg() != Reg)
1361 return 0;
1362 return Reg;
1363}
1364
Evan Chengc36b7062011-01-07 23:50:32 +00001365bool MachineInstr::hasUnmodeledSideEffects() const {
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001366 if (hasProperty(MCID::UnmodeledSideEffects))
Evan Chengc36b7062011-01-07 23:50:32 +00001367 return true;
1368 if (isInlineAsm()) {
1369 unsigned ExtraInfo = getOperand(InlineAsm::MIOp_ExtraInfo).getImm();
1370 if (ExtraInfo & InlineAsm::Extra_HasSideEffects)
1371 return true;
1372 }
1373
1374 return false;
1375}
1376
Evan Chenga57fabe2010-04-08 20:02:37 +00001377/// allDefsAreDead - Return true if all the defs of this instruction are dead.
1378///
1379bool MachineInstr::allDefsAreDead() const {
1380 for (unsigned i = 0, e = getNumOperands(); i < e; ++i) {
1381 const MachineOperand &MO = getOperand(i);
1382 if (!MO.isReg() || MO.isUse())
1383 continue;
1384 if (!MO.isDead())
1385 return false;
1386 }
1387 return true;
1388}
1389
Evan Chengc8f46c42010-10-22 21:49:09 +00001390/// copyImplicitOps - Copy implicit register operands from specified
1391/// instruction to this instruction.
Jakob Stoklund Olesenbe06aac2012-12-20 22:54:02 +00001392void MachineInstr::copyImplicitOps(MachineFunction &MF,
1393 const MachineInstr *MI) {
Evan Chengc8f46c42010-10-22 21:49:09 +00001394 for (unsigned i = MI->getDesc().getNumOperands(), e = MI->getNumOperands();
1395 i != e; ++i) {
1396 const MachineOperand &MO = MI->getOperand(i);
1397 if (MO.isReg() && MO.isImplicit())
Jakob Stoklund Olesenbe06aac2012-12-20 22:54:02 +00001398 addOperand(MF, MO);
Evan Chengc8f46c42010-10-22 21:49:09 +00001399 }
1400}
1401
Brian Gaeke21326fc2004-02-13 04:39:32 +00001402void MachineInstr::dump() const {
Manman Renb720be62012-09-11 22:23:19 +00001403#if !defined(NDEBUG) || defined(LLVM_ENABLE_DUMP)
David Greene3b325332010-01-04 23:48:20 +00001404 dbgs() << " " << *this;
Manman Ren77e300e2012-09-06 19:06:06 +00001405#endif
Mon P Wang5ca6bd12008-10-10 01:43:55 +00001406}
1407
Jim Grosbachee61d672011-08-24 16:44:17 +00001408static void printDebugLoc(DebugLoc DL, const MachineFunction *MF,
Devang Patelda0e89f2010-06-29 21:51:32 +00001409 raw_ostream &CommentOS) {
1410 const LLVMContext &Ctx = MF->getFunction()->getContext();
1411 if (!DL.isUnknown()) { // Print source line info.
1412 DIScope Scope(DL.getScope(Ctx));
1413 // Omit the directory, because it's likely to be long and uninteresting.
1414 if (Scope.Verify())
1415 CommentOS << Scope.getFilename();
1416 else
1417 CommentOS << "<unknown>";
1418 CommentOS << ':' << DL.getLine();
1419 if (DL.getCol() != 0)
1420 CommentOS << ':' << DL.getCol();
1421 DebugLoc InlinedAtDL = DebugLoc::getFromDILocation(DL.getInlinedAt(Ctx));
1422 if (!InlinedAtDL.isUnknown()) {
1423 CommentOS << " @[ ";
1424 printDebugLoc(InlinedAtDL, MF, CommentOS);
1425 CommentOS << " ]";
1426 }
1427 }
1428}
1429
Mon P Wang5ca6bd12008-10-10 01:43:55 +00001430void MachineInstr::print(raw_ostream &OS, const TargetMachine *TM) const {
Dan Gohman80f6c582009-11-09 19:38:45 +00001431 // We can be a bit tidier if we know the TargetMachine and/or MachineFunction.
1432 const MachineFunction *MF = 0;
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001433 const MachineRegisterInfo *MRI = 0;
Dan Gohman80f6c582009-11-09 19:38:45 +00001434 if (const MachineBasicBlock *MBB = getParent()) {
1435 MF = MBB->getParent();
1436 if (!TM && MF)
1437 TM = &MF->getTarget();
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001438 if (MF)
1439 MRI = &MF->getRegInfo();
Dan Gohman80f6c582009-11-09 19:38:45 +00001440 }
Dan Gohman0ba90f32009-10-31 20:19:03 +00001441
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001442 // Save a list of virtual registers.
1443 SmallVector<unsigned, 8> VirtRegs;
1444
Dan Gohman0ba90f32009-10-31 20:19:03 +00001445 // Print explicitly defined operands on the left of an assignment syntax.
Dan Gohman80f6c582009-11-09 19:38:45 +00001446 unsigned StartOp = 0, e = getNumOperands();
Dan Gohman0ba90f32009-10-31 20:19:03 +00001447 for (; StartOp < e && getOperand(StartOp).isReg() &&
1448 getOperand(StartOp).isDef() &&
1449 !getOperand(StartOp).isImplicit();
1450 ++StartOp) {
1451 if (StartOp != 0) OS << ", ";
1452 getOperand(StartOp).print(OS, TM);
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001453 unsigned Reg = getOperand(StartOp).getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00001454 if (TargetRegisterInfo::isVirtualRegister(Reg))
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001455 VirtRegs.push_back(Reg);
Chris Lattner6a592272002-10-30 01:55:38 +00001456 }
Tanya Lattnerb1407622004-06-25 00:13:11 +00001457
Dan Gohman0ba90f32009-10-31 20:19:03 +00001458 if (StartOp != 0)
1459 OS << " = ";
1460
1461 // Print the opcode name.
Benjamin Kramerc667ba62012-02-10 13:18:44 +00001462 if (TM && TM->getInstrInfo())
1463 OS << TM->getInstrInfo()->getName(getOpcode());
1464 else
1465 OS << "UNKNOWN";
Misha Brukmanedf128a2005-04-21 22:36:52 +00001466
Dan Gohman0ba90f32009-10-31 20:19:03 +00001467 // Print the rest of the operands.
Dan Gohman80f6c582009-11-09 19:38:45 +00001468 bool OmittedAnyCallClobbers = false;
1469 bool FirstOp = true;
Jakob Stoklund Olesen7a2ecd32011-06-27 04:08:29 +00001470 unsigned AsmDescOp = ~0u;
1471 unsigned AsmOpCount = 0;
Evan Chengc36b7062011-01-07 23:50:32 +00001472
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +00001473 if (isInlineAsm() && e >= InlineAsm::MIOp_FirstOperand) {
Evan Chengc36b7062011-01-07 23:50:32 +00001474 // Print asm string.
1475 OS << " ";
1476 getOperand(InlineAsm::MIOp_AsmString).print(OS, TM);
1477
1478 // Print HasSideEffects, IsAlignStack
1479 unsigned ExtraInfo = getOperand(InlineAsm::MIOp_ExtraInfo).getImm();
1480 if (ExtraInfo & InlineAsm::Extra_HasSideEffects)
1481 OS << " [sideeffect]";
1482 if (ExtraInfo & InlineAsm::Extra_IsAlignStack)
1483 OS << " [alignstack]";
Chad Rosier77fffa62012-09-05 22:17:43 +00001484 if (getInlineAsmDialect() == InlineAsm::AD_ATT)
Chad Rosier576cd112012-09-05 21:00:58 +00001485 OS << " [attdialect]";
Chad Rosier77fffa62012-09-05 22:17:43 +00001486 if (getInlineAsmDialect() == InlineAsm::AD_Intel)
Chad Rosier576cd112012-09-05 21:00:58 +00001487 OS << " [inteldialect]";
Evan Chengc36b7062011-01-07 23:50:32 +00001488
Jakob Stoklund Olesen7a2ecd32011-06-27 04:08:29 +00001489 StartOp = AsmDescOp = InlineAsm::MIOp_FirstOperand;
Evan Chengc36b7062011-01-07 23:50:32 +00001490 FirstOp = false;
1491 }
1492
1493
Chris Lattner6a592272002-10-30 01:55:38 +00001494 for (unsigned i = StartOp, e = getNumOperands(); i != e; ++i) {
Dan Gohman80f6c582009-11-09 19:38:45 +00001495 const MachineOperand &MO = getOperand(i);
1496
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00001497 if (MO.isReg() && TargetRegisterInfo::isVirtualRegister(MO.getReg()))
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001498 VirtRegs.push_back(MO.getReg());
1499
Dan Gohman80f6c582009-11-09 19:38:45 +00001500 // Omit call-clobbered registers which aren't used anywhere. This makes
1501 // call instructions much less noisy on targets where calls clobber lots
1502 // of registers. Don't rely on MO.isDead() because we may be called before
1503 // LiveVariables is run, or we may be looking at a non-allocatable reg.
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001504 if (MF && isCall() &&
Dan Gohman80f6c582009-11-09 19:38:45 +00001505 MO.isReg() && MO.isImplicit() && MO.isDef()) {
1506 unsigned Reg = MO.getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00001507 if (TargetRegisterInfo::isPhysicalRegister(Reg)) {
Dan Gohman80f6c582009-11-09 19:38:45 +00001508 const MachineRegisterInfo &MRI = MF->getRegInfo();
1509 if (MRI.use_empty(Reg) && !MRI.isLiveOut(Reg)) {
1510 bool HasAliasLive = false;
Jakob Stoklund Olesen396618b2012-06-01 23:28:30 +00001511 for (MCRegAliasIterator AI(Reg, TM->getRegisterInfo(), true);
1512 AI.isValid(); ++AI) {
1513 unsigned AliasReg = *AI;
Dan Gohman80f6c582009-11-09 19:38:45 +00001514 if (!MRI.use_empty(AliasReg) || MRI.isLiveOut(AliasReg)) {
1515 HasAliasLive = true;
1516 break;
1517 }
Jakob Stoklund Olesen396618b2012-06-01 23:28:30 +00001518 }
Dan Gohman80f6c582009-11-09 19:38:45 +00001519 if (!HasAliasLive) {
1520 OmittedAnyCallClobbers = true;
1521 continue;
1522 }
1523 }
1524 }
1525 }
1526
1527 if (FirstOp) FirstOp = false; else OS << ",";
Chris Lattner6a592272002-10-30 01:55:38 +00001528 OS << " ";
Jakob Stoklund Olesenb1bb4af2010-01-19 22:08:34 +00001529 if (i < getDesc().NumOperands) {
Evan Chenge837dea2011-06-28 19:10:37 +00001530 const MCOperandInfo &MCOI = getDesc().OpInfo[i];
1531 if (MCOI.isPredicate())
Jakob Stoklund Olesenb1bb4af2010-01-19 22:08:34 +00001532 OS << "pred:";
Evan Chenge837dea2011-06-28 19:10:37 +00001533 if (MCOI.isOptionalDef())
Jakob Stoklund Olesenb1bb4af2010-01-19 22:08:34 +00001534 OS << "opt:";
1535 }
Evan Cheng59b36552010-04-28 20:03:13 +00001536 if (isDebugValue() && MO.isMetadata()) {
1537 // Pretty print DBG_VALUE instructions.
1538 const MDNode *MD = MO.getMetadata();
1539 if (const MDString *MDS = dyn_cast<MDString>(MD->getOperand(2)))
1540 OS << "!\"" << MDS->getString() << '\"';
1541 else
1542 MO.print(OS, TM);
Jakob Stoklund Olesenb1e11452010-07-04 23:24:23 +00001543 } else if (TM && (isInsertSubreg() || isRegSequence()) && MO.isImm()) {
1544 OS << TM->getRegisterInfo()->getSubRegIndexName(MO.getImm());
Jakob Stoklund Olesen7a2ecd32011-06-27 04:08:29 +00001545 } else if (i == AsmDescOp && MO.isImm()) {
1546 // Pretty print the inline asm operand descriptor.
1547 OS << '$' << AsmOpCount++;
1548 unsigned Flag = MO.getImm();
1549 switch (InlineAsm::getKind(Flag)) {
Jakob Stoklund Olesen459b74b2011-10-12 23:37:29 +00001550 case InlineAsm::Kind_RegUse: OS << ":[reguse"; break;
1551 case InlineAsm::Kind_RegDef: OS << ":[regdef"; break;
1552 case InlineAsm::Kind_RegDefEarlyClobber: OS << ":[regdef-ec"; break;
1553 case InlineAsm::Kind_Clobber: OS << ":[clobber"; break;
1554 case InlineAsm::Kind_Imm: OS << ":[imm"; break;
1555 case InlineAsm::Kind_Mem: OS << ":[mem"; break;
1556 default: OS << ":[??" << InlineAsm::getKind(Flag); break;
Jakob Stoklund Olesen7a2ecd32011-06-27 04:08:29 +00001557 }
1558
Jakob Stoklund Olesen459b74b2011-10-12 23:37:29 +00001559 unsigned RCID = 0;
Nick Lewycky3821b182011-10-13 00:54:59 +00001560 if (InlineAsm::hasRegClassConstraint(Flag, RCID)) {
Jakob Stoklund Olesen459b74b2011-10-12 23:37:29 +00001561 if (TM)
1562 OS << ':' << TM->getRegisterInfo()->getRegClass(RCID)->getName();
1563 else
1564 OS << ":RC" << RCID;
Nick Lewycky3821b182011-10-13 00:54:59 +00001565 }
Jakob Stoklund Olesen459b74b2011-10-12 23:37:29 +00001566
Jakob Stoklund Olesen7a2ecd32011-06-27 04:08:29 +00001567 unsigned TiedTo = 0;
1568 if (InlineAsm::isUseOperandTiedToDef(Flag, TiedTo))
Jakob Stoklund Olesen459b74b2011-10-12 23:37:29 +00001569 OS << " tiedto:$" << TiedTo;
1570
1571 OS << ']';
Jakob Stoklund Olesen7a2ecd32011-06-27 04:08:29 +00001572
1573 // Compute the index of the next operand descriptor.
1574 AsmDescOp += 1 + InlineAsm::getNumOperandRegisters(Flag);
Evan Cheng59b36552010-04-28 20:03:13 +00001575 } else
1576 MO.print(OS, TM);
Dan Gohman80f6c582009-11-09 19:38:45 +00001577 }
1578
1579 // Briefly indicate whether any call clobbers were omitted.
1580 if (OmittedAnyCallClobbers) {
Bill Wendling164558e2009-12-25 13:45:50 +00001581 if (!FirstOp) OS << ",";
Dan Gohman80f6c582009-11-09 19:38:45 +00001582 OS << " ...";
Chris Lattner10491642002-10-30 00:48:05 +00001583 }
Misha Brukmanedf128a2005-04-21 22:36:52 +00001584
Dan Gohman0ba90f32009-10-31 20:19:03 +00001585 bool HaveSemi = false;
Jakob Stoklund Olesenebed1232013-01-09 18:35:09 +00001586 const unsigned PrintableFlags = FrameSetup;
1587 if (Flags & PrintableFlags) {
Anton Korobeynikov6dd97472011-03-05 18:43:04 +00001588 if (!HaveSemi) OS << ";"; HaveSemi = true;
1589 OS << " flags: ";
1590
1591 if (Flags & FrameSetup)
1592 OS << "FrameSetup";
1593 }
1594
Dan Gohman8e5f2c62008-07-07 23:14:23 +00001595 if (!memoperands_empty()) {
Dan Gohman0ba90f32009-10-31 20:19:03 +00001596 if (!HaveSemi) OS << ";"; HaveSemi = true;
1597
1598 OS << " mem:";
Dan Gohmanc76909a2009-09-25 20:36:54 +00001599 for (mmo_iterator i = memoperands_begin(), e = memoperands_end();
1600 i != e; ++i) {
1601 OS << **i;
Oscar Fuentesee56c422010-08-02 06:00:15 +00001602 if (llvm::next(i) != e)
Dan Gohmancd26ec52009-09-23 01:33:16 +00001603 OS << " ";
Dan Gohman69de1932008-02-06 22:27:42 +00001604 }
1605 }
1606
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001607 // Print the regclass of any virtual registers encountered.
1608 if (MRI && !VirtRegs.empty()) {
1609 if (!HaveSemi) OS << ";"; HaveSemi = true;
1610 for (unsigned i = 0; i != VirtRegs.size(); ++i) {
1611 const TargetRegisterClass *RC = MRI->getRegClass(VirtRegs[i]);
Jakob Stoklund Olesen43142682011-01-09 03:05:53 +00001612 OS << " " << RC->getName() << ':' << PrintReg(VirtRegs[i]);
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001613 for (unsigned j = i+1; j != VirtRegs.size();) {
1614 if (MRI->getRegClass(VirtRegs[j]) != RC) {
1615 ++j;
1616 continue;
1617 }
1618 if (VirtRegs[i] != VirtRegs[j])
Jakob Stoklund Olesen43142682011-01-09 03:05:53 +00001619 OS << "," << PrintReg(VirtRegs[j]);
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001620 VirtRegs.erase(VirtRegs.begin()+j);
1621 }
1622 }
1623 }
1624
Anton Korobeynikov6dd97472011-03-05 18:43:04 +00001625 // Print debug location information.
Devang Patel4d3586d2011-08-04 20:44:26 +00001626 if (isDebugValue() && getOperand(e - 1).isMetadata()) {
1627 if (!HaveSemi) OS << ";"; HaveSemi = true;
1628 DIVariable DV(getOperand(e - 1).getMetadata());
1629 OS << " line no:" << DV.getLineNumber();
1630 if (MDNode *InlinedAt = DV.getInlinedAt()) {
1631 DebugLoc InlinedAtDL = DebugLoc::getFromDILocation(InlinedAt);
1632 if (!InlinedAtDL.isUnknown()) {
1633 OS << " inlined @[ ";
1634 printDebugLoc(InlinedAtDL, MF, OS);
1635 OS << " ]";
1636 }
1637 }
1638 } else if (!debugLoc.isUnknown() && MF) {
Anton Korobeynikov6dd97472011-03-05 18:43:04 +00001639 if (!HaveSemi) OS << ";"; HaveSemi = true;
Dan Gohman75ae5932009-11-23 21:29:08 +00001640 OS << " dbg:";
Devang Patelda0e89f2010-06-29 21:51:32 +00001641 printDebugLoc(debugLoc, MF, OS);
Bill Wendlingb5ef2732009-02-19 21:44:55 +00001642 }
1643
Anton Korobeynikov6dd97472011-03-05 18:43:04 +00001644 OS << '\n';
Chris Lattner10491642002-10-30 00:48:05 +00001645}
1646
Owen Andersonb487e722008-01-24 01:10:07 +00001647bool MachineInstr::addRegisterKilled(unsigned IncomingReg,
Dan Gohman6f0d0242008-02-10 18:45:23 +00001648 const TargetRegisterInfo *RegInfo,
Owen Andersonb487e722008-01-24 01:10:07 +00001649 bool AddIfNotFound) {
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001650 bool isPhysReg = TargetRegisterInfo::isPhysicalRegister(IncomingReg);
Jakob Stoklund Olesen396618b2012-06-01 23:28:30 +00001651 bool hasAliases = isPhysReg &&
1652 MCRegAliasIterator(IncomingReg, RegInfo, false).isValid();
Dan Gohman3f629402008-09-03 15:56:16 +00001653 bool Found = false;
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001654 SmallVector<unsigned,4> DeadOps;
Bill Wendling4a23d722008-03-03 22:14:33 +00001655 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1656 MachineOperand &MO = getOperand(i);
Jakob Stoklund Olesenefb8e3e2009-08-04 20:09:25 +00001657 if (!MO.isReg() || !MO.isUse() || MO.isUndef())
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001658 continue;
1659 unsigned Reg = MO.getReg();
1660 if (!Reg)
1661 continue;
Bill Wendling4a23d722008-03-03 22:14:33 +00001662
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001663 if (Reg == IncomingReg) {
Dan Gohman3f629402008-09-03 15:56:16 +00001664 if (!Found) {
1665 if (MO.isKill())
1666 // The register is already marked kill.
1667 return true;
Jakob Stoklund Olesenece48182009-08-02 19:13:03 +00001668 if (isPhysReg && isRegTiedToDefOperand(i))
1669 // Two-address uses of physregs must not be marked kill.
1670 return true;
Dan Gohman3f629402008-09-03 15:56:16 +00001671 MO.setIsKill();
1672 Found = true;
1673 }
1674 } else if (hasAliases && MO.isKill() &&
1675 TargetRegisterInfo::isPhysicalRegister(Reg)) {
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001676 // A super-register kill already exists.
1677 if (RegInfo->isSuperRegister(IncomingReg, Reg))
Dan Gohman2ebc11a2008-07-03 01:18:51 +00001678 return true;
1679 if (RegInfo->isSubRegister(IncomingReg, Reg))
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001680 DeadOps.push_back(i);
Bill Wendling4a23d722008-03-03 22:14:33 +00001681 }
1682 }
1683
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001684 // Trim unneeded kill operands.
1685 while (!DeadOps.empty()) {
1686 unsigned OpIdx = DeadOps.back();
1687 if (getOperand(OpIdx).isImplicit())
1688 RemoveOperand(OpIdx);
1689 else
1690 getOperand(OpIdx).setIsKill(false);
1691 DeadOps.pop_back();
1692 }
1693
Bill Wendling4a23d722008-03-03 22:14:33 +00001694 // If not found, this means an alias of one of the operands is killed. Add a
Owen Andersonb487e722008-01-24 01:10:07 +00001695 // new implicit operand if required.
Dan Gohman3f629402008-09-03 15:56:16 +00001696 if (!Found && AddIfNotFound) {
Bill Wendling4a23d722008-03-03 22:14:33 +00001697 addOperand(MachineOperand::CreateReg(IncomingReg,
1698 false /*IsDef*/,
1699 true /*IsImp*/,
1700 true /*IsKill*/));
Owen Andersonb487e722008-01-24 01:10:07 +00001701 return true;
1702 }
Dan Gohman3f629402008-09-03 15:56:16 +00001703 return Found;
Owen Andersonb487e722008-01-24 01:10:07 +00001704}
1705
Jakob Stoklund Olesen1a96c912012-01-26 17:52:15 +00001706void MachineInstr::clearRegisterKills(unsigned Reg,
1707 const TargetRegisterInfo *RegInfo) {
1708 if (!TargetRegisterInfo::isPhysicalRegister(Reg))
1709 RegInfo = 0;
1710 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1711 MachineOperand &MO = getOperand(i);
1712 if (!MO.isReg() || !MO.isUse() || !MO.isKill())
1713 continue;
1714 unsigned OpReg = MO.getReg();
1715 if (OpReg == Reg || (RegInfo && RegInfo->isSuperRegister(Reg, OpReg)))
1716 MO.setIsKill(false);
1717 }
1718}
1719
Owen Andersonb487e722008-01-24 01:10:07 +00001720bool MachineInstr::addRegisterDead(unsigned IncomingReg,
Dan Gohman6f0d0242008-02-10 18:45:23 +00001721 const TargetRegisterInfo *RegInfo,
Owen Andersonb487e722008-01-24 01:10:07 +00001722 bool AddIfNotFound) {
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001723 bool isPhysReg = TargetRegisterInfo::isPhysicalRegister(IncomingReg);
Jakob Stoklund Olesen396618b2012-06-01 23:28:30 +00001724 bool hasAliases = isPhysReg &&
1725 MCRegAliasIterator(IncomingReg, RegInfo, false).isValid();
Dan Gohman3f629402008-09-03 15:56:16 +00001726 bool Found = false;
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001727 SmallVector<unsigned,4> DeadOps;
Owen Andersonb487e722008-01-24 01:10:07 +00001728 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1729 MachineOperand &MO = getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001730 if (!MO.isReg() || !MO.isDef())
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001731 continue;
1732 unsigned Reg = MO.getReg();
Dan Gohman3f629402008-09-03 15:56:16 +00001733 if (!Reg)
1734 continue;
1735
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001736 if (Reg == IncomingReg) {
Jakob Stoklund Olesenb793bc12011-04-05 16:53:50 +00001737 MO.setIsDead();
1738 Found = true;
Dan Gohman3f629402008-09-03 15:56:16 +00001739 } else if (hasAliases && MO.isDead() &&
1740 TargetRegisterInfo::isPhysicalRegister(Reg)) {
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001741 // There exists a super-register that's marked dead.
1742 if (RegInfo->isSuperRegister(IncomingReg, Reg))
Dan Gohman2ebc11a2008-07-03 01:18:51 +00001743 return true;
Jakob Stoklund Olesen275fd252012-05-30 18:38:56 +00001744 if (RegInfo->isSubRegister(IncomingReg, Reg))
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001745 DeadOps.push_back(i);
Owen Andersonb487e722008-01-24 01:10:07 +00001746 }
1747 }
1748
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001749 // Trim unneeded dead operands.
1750 while (!DeadOps.empty()) {
1751 unsigned OpIdx = DeadOps.back();
1752 if (getOperand(OpIdx).isImplicit())
1753 RemoveOperand(OpIdx);
1754 else
1755 getOperand(OpIdx).setIsDead(false);
1756 DeadOps.pop_back();
1757 }
1758
Dan Gohman3f629402008-09-03 15:56:16 +00001759 // If not found, this means an alias of one of the operands is dead. Add a
1760 // new implicit operand if required.
Chris Lattner31530612009-06-24 17:54:48 +00001761 if (Found || !AddIfNotFound)
1762 return Found;
Jim Grosbachee61d672011-08-24 16:44:17 +00001763
Chris Lattner31530612009-06-24 17:54:48 +00001764 addOperand(MachineOperand::CreateReg(IncomingReg,
1765 true /*IsDef*/,
1766 true /*IsImp*/,
1767 false /*IsKill*/,
1768 true /*IsDead*/));
1769 return true;
Owen Andersonb487e722008-01-24 01:10:07 +00001770}
Jakob Stoklund Olesen8efadf92010-01-06 00:29:28 +00001771
1772void MachineInstr::addRegisterDefined(unsigned IncomingReg,
1773 const TargetRegisterInfo *RegInfo) {
Jakob Stoklund Olesen63e6a482010-05-21 16:32:16 +00001774 if (TargetRegisterInfo::isPhysicalRegister(IncomingReg)) {
1775 MachineOperand *MO = findRegisterDefOperand(IncomingReg, false, RegInfo);
1776 if (MO)
1777 return;
1778 } else {
1779 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1780 const MachineOperand &MO = getOperand(i);
1781 if (MO.isReg() && MO.getReg() == IncomingReg && MO.isDef() &&
1782 MO.getSubReg() == 0)
1783 return;
1784 }
1785 }
1786 addOperand(MachineOperand::CreateReg(IncomingReg,
1787 true /*IsDef*/,
1788 true /*IsImp*/));
Jakob Stoklund Olesen8efadf92010-01-06 00:29:28 +00001789}
Evan Cheng67eaa082010-03-03 23:37:30 +00001790
Jakob Stoklund Olesena37818d2012-02-03 20:43:39 +00001791void MachineInstr::setPhysRegsDeadExcept(ArrayRef<unsigned> UsedRegs,
Dan Gohmandb497122010-06-18 23:28:01 +00001792 const TargetRegisterInfo &TRI) {
Jakob Stoklund Olesen77180e02012-02-03 21:23:14 +00001793 bool HasRegMask = false;
Dan Gohmandb497122010-06-18 23:28:01 +00001794 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1795 MachineOperand &MO = getOperand(i);
Jakob Stoklund Olesen77180e02012-02-03 21:23:14 +00001796 if (MO.isRegMask()) {
1797 HasRegMask = true;
1798 continue;
1799 }
Dan Gohmandb497122010-06-18 23:28:01 +00001800 if (!MO.isReg() || !MO.isDef()) continue;
1801 unsigned Reg = MO.getReg();
Jakob Stoklund Olesen59cb77f2012-02-03 20:43:35 +00001802 if (!TargetRegisterInfo::isPhysicalRegister(Reg)) continue;
Dan Gohmandb497122010-06-18 23:28:01 +00001803 bool Dead = true;
Jakob Stoklund Olesena37818d2012-02-03 20:43:39 +00001804 for (ArrayRef<unsigned>::iterator I = UsedRegs.begin(), E = UsedRegs.end();
1805 I != E; ++I)
Dan Gohmandb497122010-06-18 23:28:01 +00001806 if (TRI.regsOverlap(*I, Reg)) {
1807 Dead = false;
1808 break;
1809 }
1810 // If there are no uses, including partial uses, the def is dead.
1811 if (Dead) MO.setIsDead();
1812 }
Jakob Stoklund Olesen77180e02012-02-03 21:23:14 +00001813
1814 // This is a call with a register mask operand.
1815 // Mask clobbers are always dead, so add defs for the non-dead defines.
1816 if (HasRegMask)
1817 for (ArrayRef<unsigned>::iterator I = UsedRegs.begin(), E = UsedRegs.end();
1818 I != E; ++I)
1819 addRegisterDefined(*I, &TRI);
Dan Gohmandb497122010-06-18 23:28:01 +00001820}
1821
Evan Cheng67eaa082010-03-03 23:37:30 +00001822unsigned
1823MachineInstrExpressionTrait::getHashValue(const MachineInstr* const &MI) {
Chandler Carruthfc226252012-03-07 09:39:46 +00001824 // Build up a buffer of hash code components.
Chandler Carruthfc226252012-03-07 09:39:46 +00001825 SmallVector<size_t, 8> HashComponents;
1826 HashComponents.reserve(MI->getNumOperands() + 1);
1827 HashComponents.push_back(MI->getOpcode());
Evan Cheng67eaa082010-03-03 23:37:30 +00001828 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1829 const MachineOperand &MO = MI->getOperand(i);
Chandler Carruthd862d692012-07-05 11:06:22 +00001830 if (MO.isReg() && MO.isDef() &&
1831 TargetRegisterInfo::isVirtualRegister(MO.getReg()))
1832 continue; // Skip virtual register defs.
1833
1834 HashComponents.push_back(hash_value(MO));
Evan Cheng67eaa082010-03-03 23:37:30 +00001835 }
Chandler Carruthfc226252012-03-07 09:39:46 +00001836 return hash_combine_range(HashComponents.begin(), HashComponents.end());
Evan Cheng67eaa082010-03-03 23:37:30 +00001837}
Jakob Stoklund Olesend519de02011-07-02 03:53:34 +00001838
1839void MachineInstr::emitError(StringRef Msg) const {
1840 // Find the source location cookie.
1841 unsigned LocCookie = 0;
1842 const MDNode *LocMD = 0;
1843 for (unsigned i = getNumOperands(); i != 0; --i) {
1844 if (getOperand(i-1).isMetadata() &&
1845 (LocMD = getOperand(i-1).getMetadata()) &&
1846 LocMD->getNumOperands() != 0) {
1847 if (const ConstantInt *CI = dyn_cast<ConstantInt>(LocMD->getOperand(0))) {
1848 LocCookie = CI->getZExtValue();
1849 break;
1850 }
1851 }
1852 }
1853
1854 if (const MachineBasicBlock *MBB = getParent())
1855 if (const MachineFunction *MF = MBB->getParent())
1856 return MF->getMMI().getModule()->getContext().emitError(LocCookie, Msg);
1857 report_fatal_error(Msg);
1858}