blob: 8b7ff4327aed7b7568dc2a1748a2771b7f4d3c70 [file] [log] [blame]
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00001//==- X86InstrFPStack.td - Describe the X86 Instruction Set --*- tablegen -*-=//
Evan Chengffcb95b2006-02-21 19:13:53 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chengffcb95b2006-02-21 19:13:53 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 x87 FPU instruction set, defining the
11// instructions, and properties of the instructions which are needed for code
12// generation, machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
Evan Cheng06a8aa12006-03-17 19:55:52 +000016//===----------------------------------------------------------------------===//
Evan Cheng2246f842006-03-18 01:23:20 +000017// FPStack specific DAG Nodes.
18//===----------------------------------------------------------------------===//
19
Chris Lattner6fa2f9c2008-03-09 07:05:32 +000020def SDTX86FpGet2 : SDTypeProfile<2, 0, [SDTCisVT<0, f80>,
21 SDTCisVT<1, f80>]>;
Dale Johannesen411d9c52007-07-03 17:07:33 +000022def SDTX86Fld : SDTypeProfile<1, 2, [SDTCisFP<0>,
Dale Johannesenbf6b8272007-07-10 20:53:41 +000023 SDTCisPtrTy<1>,
24 SDTCisVT<2, OtherVT>]>;
Dale Johannesen411d9c52007-07-03 17:07:33 +000025def SDTX86Fst : SDTypeProfile<0, 3, [SDTCisFP<0>,
Dale Johannesenbf6b8272007-07-10 20:53:41 +000026 SDTCisPtrTy<1>,
27 SDTCisVT<2, OtherVT>]>;
Dale Johannesen411d9c52007-07-03 17:07:33 +000028def SDTX86Fild : SDTypeProfile<1, 2, [SDTCisFP<0>, SDTCisPtrTy<1>,
29 SDTCisVT<2, OtherVT>]>;
30def SDTX86FpToIMem : SDTypeProfile<0, 2, [SDTCisFP<0>, SDTCisPtrTy<1>]>;
Evan Cheng2246f842006-03-18 01:23:20 +000031
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000032def SDTX86CwdStore : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
33
Chris Lattnerba7e7562008-01-10 07:59:24 +000034def X86fld : SDNode<"X86ISD::FLD", SDTX86Fld,
Chris Lattner492a43e2010-09-22 01:28:21 +000035 [SDNPHasChain, SDNPMayLoad, SDNPMemOperand]>;
Chris Lattnerba7e7562008-01-10 07:59:24 +000036def X86fst : SDNode<"X86ISD::FST", SDTX86Fst,
Chris Lattner036609b2010-12-23 18:28:41 +000037 [SDNPHasChain, SDNPInGlue, SDNPMayStore,
Chris Lattner492a43e2010-09-22 01:28:21 +000038 SDNPMemOperand]>;
Chris Lattnerba7e7562008-01-10 07:59:24 +000039def X86fild : SDNode<"X86ISD::FILD", SDTX86Fild,
Chris Lattner492a43e2010-09-22 01:28:21 +000040 [SDNPHasChain, SDNPMayLoad, SDNPMemOperand]>;
Chris Lattnerba7e7562008-01-10 07:59:24 +000041def X86fildflag : SDNode<"X86ISD::FILD_FLAG", SDTX86Fild,
Chris Lattner036609b2010-12-23 18:28:41 +000042 [SDNPHasChain, SDNPOutGlue, SDNPMayLoad,
Chris Lattner492a43e2010-09-22 01:28:21 +000043 SDNPMemOperand]>;
Evan Cheng2246f842006-03-18 01:23:20 +000044def X86fp_to_i16mem : SDNode<"X86ISD::FP_TO_INT16_IN_MEM", SDTX86FpToIMem,
Chris Lattner07290932010-09-22 01:05:16 +000045 [SDNPHasChain, SDNPMayStore, SDNPMemOperand]>;
Evan Cheng2246f842006-03-18 01:23:20 +000046def X86fp_to_i32mem : SDNode<"X86ISD::FP_TO_INT32_IN_MEM", SDTX86FpToIMem,
Chris Lattner07290932010-09-22 01:05:16 +000047 [SDNPHasChain, SDNPMayStore, SDNPMemOperand]>;
Evan Cheng2246f842006-03-18 01:23:20 +000048def X86fp_to_i64mem : SDNode<"X86ISD::FP_TO_INT64_IN_MEM", SDTX86FpToIMem,
Chris Lattner07290932010-09-22 01:05:16 +000049 [SDNPHasChain, SDNPMayStore, SDNPMemOperand]>;
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000050def X86fp_cwd_get16 : SDNode<"X86ISD::FNSTCW16m", SDTX86CwdStore,
Chris Lattner07290932010-09-22 01:05:16 +000051 [SDNPHasChain, SDNPMayStore, SDNPSideEffect,
52 SDNPMemOperand]>;
Evan Cheng2246f842006-03-18 01:23:20 +000053
54//===----------------------------------------------------------------------===//
Evan Cheng06a8aa12006-03-17 19:55:52 +000055// FPStack pattern fragments
56//===----------------------------------------------------------------------===//
57
Dale Johannesen849f2142007-07-03 00:53:03 +000058def fpimm0 : PatLeaf<(fpimm), [{
Evan Cheng06a8aa12006-03-17 19:55:52 +000059 return N->isExactlyValue(+0.0);
60}]>;
61
Dale Johannesen849f2142007-07-03 00:53:03 +000062def fpimmneg0 : PatLeaf<(fpimm), [{
Evan Cheng06a8aa12006-03-17 19:55:52 +000063 return N->isExactlyValue(-0.0);
64}]>;
65
Dale Johannesen849f2142007-07-03 00:53:03 +000066def fpimm1 : PatLeaf<(fpimm), [{
Evan Cheng06a8aa12006-03-17 19:55:52 +000067 return N->isExactlyValue(+1.0);
68}]>;
69
Dale Johannesen849f2142007-07-03 00:53:03 +000070def fpimmneg1 : PatLeaf<(fpimm), [{
Evan Cheng06a8aa12006-03-17 19:55:52 +000071 return N->isExactlyValue(-1.0);
72}]>;
73
Evan Cheng4e4c71e2006-02-21 20:00:20 +000074// Some 'special' instructions
Dan Gohman533297b2009-10-29 18:10:34 +000075let usesCustomInserter = 1 in { // Expanded after instruction selection.
Eric Christopherc563ded2010-11-30 21:57:32 +000076 def FP32_TO_INT16_IN_MEM : PseudoI<(outs), (ins i16mem:$dst, RFP32:$src),
Dale Johannesen411d9c52007-07-03 17:07:33 +000077 [(X86fp_to_i16mem RFP32:$src, addr:$dst)]>;
Eric Christopherc563ded2010-11-30 21:57:32 +000078 def FP32_TO_INT32_IN_MEM : PseudoI<(outs), (ins i32mem:$dst, RFP32:$src),
Dale Johannesen411d9c52007-07-03 17:07:33 +000079 [(X86fp_to_i32mem RFP32:$src, addr:$dst)]>;
Eric Christopherc563ded2010-11-30 21:57:32 +000080 def FP32_TO_INT64_IN_MEM : PseudoI<(outs), (ins i64mem:$dst, RFP32:$src),
Dale Johannesen411d9c52007-07-03 17:07:33 +000081 [(X86fp_to_i64mem RFP32:$src, addr:$dst)]>;
Eric Christopherc563ded2010-11-30 21:57:32 +000082 def FP64_TO_INT16_IN_MEM : PseudoI<(outs), (ins i16mem:$dst, RFP64:$src),
Dale Johannesen411d9c52007-07-03 17:07:33 +000083 [(X86fp_to_i16mem RFP64:$src, addr:$dst)]>;
Eric Christopherc563ded2010-11-30 21:57:32 +000084 def FP64_TO_INT32_IN_MEM : PseudoI<(outs), (ins i32mem:$dst, RFP64:$src),
Dale Johannesen411d9c52007-07-03 17:07:33 +000085 [(X86fp_to_i32mem RFP64:$src, addr:$dst)]>;
Eric Christopherc563ded2010-11-30 21:57:32 +000086 def FP64_TO_INT64_IN_MEM : PseudoI<(outs), (ins i64mem:$dst, RFP64:$src),
Dale Johannesen411d9c52007-07-03 17:07:33 +000087 [(X86fp_to_i64mem RFP64:$src, addr:$dst)]>;
Eric Christopherc563ded2010-11-30 21:57:32 +000088 def FP80_TO_INT16_IN_MEM : PseudoI<(outs), (ins i16mem:$dst, RFP80:$src),
Dale Johannesena996d522007-08-07 01:17:37 +000089 [(X86fp_to_i16mem RFP80:$src, addr:$dst)]>;
Eric Christopherc563ded2010-11-30 21:57:32 +000090 def FP80_TO_INT32_IN_MEM : PseudoI<(outs), (ins i32mem:$dst, RFP80:$src),
Dale Johannesena996d522007-08-07 01:17:37 +000091 [(X86fp_to_i32mem RFP80:$src, addr:$dst)]>;
Eric Christopherc563ded2010-11-30 21:57:32 +000092 def FP80_TO_INT64_IN_MEM : PseudoI<(outs), (ins i64mem:$dst, RFP80:$src),
Dale Johannesena996d522007-08-07 01:17:37 +000093 [(X86fp_to_i64mem RFP80:$src, addr:$dst)]>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +000094}
95
Dale Johannesencdbe4d32007-08-07 20:29:26 +000096// All FP Stack operations are represented with four instructions here. The
97// first three instructions, generated by the instruction selector, use "RFP32"
98// "RFP64" or "RFP80" registers: traditional register files to reference 32-bit,
99// 64-bit or 80-bit floating point values. These sizes apply to the values,
100// not the registers, which are always 80 bits; RFP32, RFP64 and RFP80 can be
101// copied to each other without losing information. These instructions are all
102// pseudo instructions and use the "_Fp" suffix.
103// In some cases there are additional variants with a mixture of different
104// register sizes.
Evan Chengffcb95b2006-02-21 19:13:53 +0000105// The second instruction is defined with FPI, which is the actual instruction
Dale Johannesene377d4d2007-07-04 21:07:47 +0000106// emitted by the assembler. These use "RST" registers, although frequently
Dale Johannesencdbe4d32007-08-07 20:29:26 +0000107// the actual register(s) used are implicit. These are always 80 bits.
Dale Johannesene377d4d2007-07-04 21:07:47 +0000108// The FP stackifier pass converts one to the other after register allocation
109// occurs.
Evan Chengffcb95b2006-02-21 19:13:53 +0000110//
111// Note that the FpI instruction should have instruction selection info (e.g.
112// a pattern) and the FPI instruction should have emission info (e.g. opcode
113// encoding and asm printing info).
114
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +0000115// Pseudo Instruction for FP stack return values.
116def FpPOP_RETVAL : FpI_<(outs RFP80:$dst), (ins), SpecialFP, []>;
Evan Chenga0eedac2009-02-09 23:32:07 +0000117
Bob Wilson3b7bbfd2010-08-26 18:08:11 +0000118// FpIf32, FpIf64 - Floating Point Pseudo Instruction template.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000119// f32 instructions can use SSE1 and are predicated on FPStackf32 == !SSE1.
120// f64 instructions can use SSE2 and are predicated on FPStackf64 == !SSE2.
121// f80 instructions cannot use SSE and use neither of these.
122class FpIf32<dag outs, dag ins, FPFormat fp, list<dag> pattern> :
123 FpI_<outs, ins, fp, pattern>, Requires<[FPStackf32]>;
124class FpIf64<dag outs, dag ins, FPFormat fp, list<dag> pattern> :
125 FpI_<outs, ins, fp, pattern>, Requires<[FPStackf64]>;
Evan Chengffcb95b2006-02-21 19:13:53 +0000126
Dale Johannesene377d4d2007-07-04 21:07:47 +0000127// Factoring for arithmetic.
128multiclass FPBinary_rr<SDNode OpNode> {
129// Register op register -> register
130// These are separated out because they have no reversed form.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000131def _Fp32 : FpIf32<(outs RFP32:$dst), (ins RFP32:$src1, RFP32:$src2), TwoArgFP,
Dale Johannesene377d4d2007-07-04 21:07:47 +0000132 [(set RFP32:$dst, (OpNode RFP32:$src1, RFP32:$src2))]>;
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000133def _Fp64 : FpIf64<(outs RFP64:$dst), (ins RFP64:$src1, RFP64:$src2), TwoArgFP,
Dale Johannesene377d4d2007-07-04 21:07:47 +0000134 [(set RFP64:$dst, (OpNode RFP64:$src1, RFP64:$src2))]>;
Dale Johannesencdbe4d32007-08-07 20:29:26 +0000135def _Fp80 : FpI_<(outs RFP80:$dst), (ins RFP80:$src1, RFP80:$src2), TwoArgFP,
Dale Johannesen59a58732007-08-05 18:49:15 +0000136 [(set RFP80:$dst, (OpNode RFP80:$src1, RFP80:$src2))]>;
Dale Johannesene377d4d2007-07-04 21:07:47 +0000137}
138// The FopST0 series are not included here because of the irregularities
139// in where the 'r' goes in assembly output.
Dale Johannesen59a58732007-08-05 18:49:15 +0000140// These instructions cannot address 80-bit memory.
Dale Johannesene377d4d2007-07-04 21:07:47 +0000141multiclass FPBinary<SDNode OpNode, Format fp, string asmstring> {
142// ST(0) = ST(0) + [mem]
Sean Callanan108934c2009-12-18 00:01:26 +0000143def _Fp32m : FpIf32<(outs RFP32:$dst),
144 (ins RFP32:$src1, f32mem:$src2), OneArgFPRW,
Dale Johannesenbf6b8272007-07-10 20:53:41 +0000145 [(set RFP32:$dst,
146 (OpNode RFP32:$src1, (loadf32 addr:$src2)))]>;
Sean Callanan108934c2009-12-18 00:01:26 +0000147def _Fp64m : FpIf64<(outs RFP64:$dst),
148 (ins RFP64:$src1, f64mem:$src2), OneArgFPRW,
Dale Johannesenbf6b8272007-07-10 20:53:41 +0000149 [(set RFP64:$dst,
150 (OpNode RFP64:$src1, (loadf64 addr:$src2)))]>;
Sean Callanan108934c2009-12-18 00:01:26 +0000151def _Fp64m32: FpIf64<(outs RFP64:$dst),
152 (ins RFP64:$src1, f32mem:$src2), OneArgFPRW,
Dale Johannesenafdc7fd2007-07-10 21:53:30 +0000153 [(set RFP64:$dst,
Dale Johannesencdbe4d32007-08-07 20:29:26 +0000154 (OpNode RFP64:$src1, (f64 (extloadf32 addr:$src2))))]>;
Sean Callanan108934c2009-12-18 00:01:26 +0000155def _Fp80m32: FpI_<(outs RFP80:$dst),
156 (ins RFP80:$src1, f32mem:$src2), OneArgFPRW,
Dale Johannesen59a58732007-08-05 18:49:15 +0000157 [(set RFP80:$dst,
Dale Johannesencdbe4d32007-08-07 20:29:26 +0000158 (OpNode RFP80:$src1, (f80 (extloadf32 addr:$src2))))]>;
Sean Callanan108934c2009-12-18 00:01:26 +0000159def _Fp80m64: FpI_<(outs RFP80:$dst),
160 (ins RFP80:$src1, f64mem:$src2), OneArgFPRW,
Dale Johannesen59a58732007-08-05 18:49:15 +0000161 [(set RFP80:$dst,
Dale Johannesencdbe4d32007-08-07 20:29:26 +0000162 (OpNode RFP80:$src1, (f80 (extloadf64 addr:$src2))))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000163def _F32m : FPI<0xD8, fp, (outs), (ins f32mem:$src),
Chris Lattner8d978a72010-10-05 23:58:18 +0000164 !strconcat("f", asmstring, "{s}\t$src")> {
Sean Callanan108934c2009-12-18 00:01:26 +0000165 let mayLoad = 1;
166}
Evan Cheng64d80e32007-07-19 01:14:50 +0000167def _F64m : FPI<0xDC, fp, (outs), (ins f64mem:$src),
Chris Lattner8d978a72010-10-05 23:58:18 +0000168 !strconcat("f", asmstring, "{l}\t$src")> {
Sean Callanan108934c2009-12-18 00:01:26 +0000169 let mayLoad = 1;
170}
Dale Johannesene377d4d2007-07-04 21:07:47 +0000171// ST(0) = ST(0) + [memint]
Sean Callanan108934c2009-12-18 00:01:26 +0000172def _FpI16m32 : FpIf32<(outs RFP32:$dst), (ins RFP32:$src1, i16mem:$src2),
173 OneArgFPRW,
Dale Johannesene377d4d2007-07-04 21:07:47 +0000174 [(set RFP32:$dst, (OpNode RFP32:$src1,
175 (X86fild addr:$src2, i16)))]>;
Sean Callanan108934c2009-12-18 00:01:26 +0000176def _FpI32m32 : FpIf32<(outs RFP32:$dst), (ins RFP32:$src1, i32mem:$src2),
177 OneArgFPRW,
Dale Johannesene377d4d2007-07-04 21:07:47 +0000178 [(set RFP32:$dst, (OpNode RFP32:$src1,
179 (X86fild addr:$src2, i32)))]>;
Sean Callanan108934c2009-12-18 00:01:26 +0000180def _FpI16m64 : FpIf64<(outs RFP64:$dst), (ins RFP64:$src1, i16mem:$src2),
181 OneArgFPRW,
Dale Johannesene377d4d2007-07-04 21:07:47 +0000182 [(set RFP64:$dst, (OpNode RFP64:$src1,
183 (X86fild addr:$src2, i16)))]>;
Sean Callanan108934c2009-12-18 00:01:26 +0000184def _FpI32m64 : FpIf64<(outs RFP64:$dst), (ins RFP64:$src1, i32mem:$src2),
185 OneArgFPRW,
Dale Johannesene377d4d2007-07-04 21:07:47 +0000186 [(set RFP64:$dst, (OpNode RFP64:$src1,
187 (X86fild addr:$src2, i32)))]>;
Sean Callanan108934c2009-12-18 00:01:26 +0000188def _FpI16m80 : FpI_<(outs RFP80:$dst), (ins RFP80:$src1, i16mem:$src2),
189 OneArgFPRW,
Dale Johannesen59a58732007-08-05 18:49:15 +0000190 [(set RFP80:$dst, (OpNode RFP80:$src1,
191 (X86fild addr:$src2, i16)))]>;
Sean Callanan108934c2009-12-18 00:01:26 +0000192def _FpI32m80 : FpI_<(outs RFP80:$dst), (ins RFP80:$src1, i32mem:$src2),
193 OneArgFPRW,
Dale Johannesen59a58732007-08-05 18:49:15 +0000194 [(set RFP80:$dst, (OpNode RFP80:$src1,
195 (X86fild addr:$src2, i32)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000196def _FI16m : FPI<0xDE, fp, (outs), (ins i16mem:$src),
Chris Lattner8d978a72010-10-05 23:58:18 +0000197 !strconcat("fi", asmstring, "{s}\t$src")> {
Sean Callanan108934c2009-12-18 00:01:26 +0000198 let mayLoad = 1;
199}
Evan Cheng64d80e32007-07-19 01:14:50 +0000200def _FI32m : FPI<0xDA, fp, (outs), (ins i32mem:$src),
Chris Lattner8d978a72010-10-05 23:58:18 +0000201 !strconcat("fi", asmstring, "{l}\t$src")> {
Sean Callanan108934c2009-12-18 00:01:26 +0000202 let mayLoad = 1;
203}
Dale Johannesene377d4d2007-07-04 21:07:47 +0000204}
205
206defm ADD : FPBinary_rr<fadd>;
207defm SUB : FPBinary_rr<fsub>;
208defm MUL : FPBinary_rr<fmul>;
209defm DIV : FPBinary_rr<fdiv>;
210defm ADD : FPBinary<fadd, MRM0m, "add">;
211defm SUB : FPBinary<fsub, MRM4m, "sub">;
212defm SUBR: FPBinary<fsub ,MRM5m, "subr">;
213defm MUL : FPBinary<fmul, MRM1m, "mul">;
214defm DIV : FPBinary<fdiv, MRM6m, "div">;
215defm DIVR: FPBinary<fdiv, MRM7m, "divr">;
Evan Chengffcb95b2006-02-21 19:13:53 +0000216
217class FPST0rInst<bits<8> o, string asm>
Evan Cheng64d80e32007-07-19 01:14:50 +0000218 : FPI<o, AddRegFrm, (outs), (ins RST:$op), asm>, D8;
Evan Chengffcb95b2006-02-21 19:13:53 +0000219class FPrST0Inst<bits<8> o, string asm>
Evan Cheng64d80e32007-07-19 01:14:50 +0000220 : FPI<o, AddRegFrm, (outs), (ins RST:$op), asm>, DC;
Evan Chengffcb95b2006-02-21 19:13:53 +0000221class FPrST0PInst<bits<8> o, string asm>
Evan Cheng64d80e32007-07-19 01:14:50 +0000222 : FPI<o, AddRegFrm, (outs), (ins RST:$op), asm>, DE;
Evan Chengffcb95b2006-02-21 19:13:53 +0000223
Evan Chengffcb95b2006-02-21 19:13:53 +0000224// NOTE: GAS and apparently all other AT&T style assemblers have a broken notion
225// of some of the 'reverse' forms of the fsub and fdiv instructions. As such,
226// we have to put some 'r's in and take them out of weird places.
Dan Gohmanb1576f52007-07-31 20:11:57 +0000227def ADD_FST0r : FPST0rInst <0xC0, "fadd\t$op">;
Devang Patelb1666b92012-01-03 18:22:10 +0000228def ADD_FrST0 : FPrST0Inst <0xC0, "fadd\t{%st(0), $op|$op, ST(0)}">;
Dan Gohmanb1576f52007-07-31 20:11:57 +0000229def ADD_FPrST0 : FPrST0PInst<0xC0, "faddp\t$op">;
230def SUBR_FST0r : FPST0rInst <0xE8, "fsubr\t$op">;
Devang Patelb1666b92012-01-03 18:22:10 +0000231def SUB_FrST0 : FPrST0Inst <0xE8, "fsub{r}\t{%st(0), $op|$op, ST(0)}">;
Dan Gohmanb1576f52007-07-31 20:11:57 +0000232def SUB_FPrST0 : FPrST0PInst<0xE8, "fsub{r}p\t$op">;
233def SUB_FST0r : FPST0rInst <0xE0, "fsub\t$op">;
Devang Patelb1666b92012-01-03 18:22:10 +0000234def SUBR_FrST0 : FPrST0Inst <0xE0, "fsub{|r}\t{%st(0), $op|$op, ST(0)}">;
Dan Gohmanb1576f52007-07-31 20:11:57 +0000235def SUBR_FPrST0 : FPrST0PInst<0xE0, "fsub{|r}p\t$op">;
236def MUL_FST0r : FPST0rInst <0xC8, "fmul\t$op">;
Devang Patelb1666b92012-01-03 18:22:10 +0000237def MUL_FrST0 : FPrST0Inst <0xC8, "fmul\t{%st(0), $op|$op, ST(0)}">;
Dan Gohmanb1576f52007-07-31 20:11:57 +0000238def MUL_FPrST0 : FPrST0PInst<0xC8, "fmulp\t$op">;
239def DIVR_FST0r : FPST0rInst <0xF8, "fdivr\t$op">;
Devang Patelb1666b92012-01-03 18:22:10 +0000240def DIV_FrST0 : FPrST0Inst <0xF8, "fdiv{r}\t{%st(0), $op|$op, ST(0)}">;
Dan Gohmanb1576f52007-07-31 20:11:57 +0000241def DIV_FPrST0 : FPrST0PInst<0xF8, "fdiv{r}p\t$op">;
242def DIV_FST0r : FPST0rInst <0xF0, "fdiv\t$op">;
Devang Patelb1666b92012-01-03 18:22:10 +0000243def DIVR_FrST0 : FPrST0Inst <0xF0, "fdiv{|r}\t{%st(0), $op|$op, ST(0)}">;
Dan Gohmanb1576f52007-07-31 20:11:57 +0000244def DIVR_FPrST0 : FPrST0PInst<0xF0, "fdiv{|r}p\t$op">;
Evan Chengffcb95b2006-02-21 19:13:53 +0000245
Sean Callanan108934c2009-12-18 00:01:26 +0000246def COM_FST0r : FPST0rInst <0xD0, "fcom\t$op">;
247def COMP_FST0r : FPST0rInst <0xD8, "fcomp\t$op">;
248
Evan Chengffcb95b2006-02-21 19:13:53 +0000249// Unary operations.
Dale Johannesene377d4d2007-07-04 21:07:47 +0000250multiclass FPUnary<SDNode OpNode, bits<8> opcode, string asmstring> {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000251def _Fp32 : FpIf32<(outs RFP32:$dst), (ins RFP32:$src), OneArgFPRW,
Dale Johannesene377d4d2007-07-04 21:07:47 +0000252 [(set RFP32:$dst, (OpNode RFP32:$src))]>;
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000253def _Fp64 : FpIf64<(outs RFP64:$dst), (ins RFP64:$src), OneArgFPRW,
Dale Johannesene377d4d2007-07-04 21:07:47 +0000254 [(set RFP64:$dst, (OpNode RFP64:$src))]>;
Dale Johannesencdbe4d32007-08-07 20:29:26 +0000255def _Fp80 : FpI_<(outs RFP80:$dst), (ins RFP80:$src), OneArgFPRW,
Dale Johannesen59a58732007-08-05 18:49:15 +0000256 [(set RFP80:$dst, (OpNode RFP80:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000257def _F : FPI<opcode, RawFrm, (outs), (ins), asmstring>, D9;
Evan Chengffcb95b2006-02-21 19:13:53 +0000258}
259
Dale Johannesene377d4d2007-07-04 21:07:47 +0000260defm CHS : FPUnary<fneg, 0xE0, "fchs">;
261defm ABS : FPUnary<fabs, 0xE1, "fabs">;
262defm SQRT: FPUnary<fsqrt,0xFA, "fsqrt">;
263defm SIN : FPUnary<fsin, 0xFE, "fsin">;
264defm COS : FPUnary<fcos, 0xFF, "fcos">;
265
Chris Lattnera731c9f2008-01-11 07:18:17 +0000266let neverHasSideEffects = 1 in {
267def TST_Fp32 : FpIf32<(outs), (ins RFP32:$src), OneArgFP, []>;
268def TST_Fp64 : FpIf64<(outs), (ins RFP64:$src), OneArgFP, []>;
269def TST_Fp80 : FpI_<(outs), (ins RFP80:$src), OneArgFP, []>;
270}
Evan Cheng64d80e32007-07-19 01:14:50 +0000271def TST_F : FPI<0xE4, RawFrm, (outs), (ins), "ftst">, D9;
Dale Johannesene377d4d2007-07-04 21:07:47 +0000272
Sean Callanan5ab94032009-09-16 01:13:52 +0000273// Versions of FP instructions that take a single memory operand. Added for the
274// disassembler; remove as they are included with patterns elsewhere.
Kevin Enderby9d0838f2010-05-03 21:31:40 +0000275def FCOM32m : FPI<0xD8, MRM2m, (outs), (ins f32mem:$src), "fcom{s}\t$src">;
276def FCOMP32m : FPI<0xD8, MRM3m, (outs), (ins f32mem:$src), "fcomp{s}\t$src">;
Sean Callanan5ab94032009-09-16 01:13:52 +0000277
278def FLDENVm : FPI<0xD9, MRM4m, (outs), (ins f32mem:$src), "fldenv\t$src">;
Sean Callanan108934c2009-12-18 00:01:26 +0000279def FSTENVm : FPI<0xD9, MRM6m, (outs f32mem:$dst), (ins), "fnstenv\t$dst">;
Sean Callanan5ab94032009-09-16 01:13:52 +0000280
281def FICOM32m : FPI<0xDA, MRM2m, (outs), (ins i32mem:$src), "ficom{l}\t$src">;
282def FICOMP32m: FPI<0xDA, MRM3m, (outs), (ins i32mem:$src), "ficomp{l}\t$src">;
283
Kevin Enderby9d0838f2010-05-03 21:31:40 +0000284def FCOM64m : FPI<0xDC, MRM2m, (outs), (ins f64mem:$src), "fcom{l}\t$src">;
285def FCOMP64m : FPI<0xDC, MRM3m, (outs), (ins f64mem:$src), "fcomp{l}\t$src">;
Sean Callanan5ab94032009-09-16 01:13:52 +0000286
Sean Callanan5ab94032009-09-16 01:13:52 +0000287def FRSTORm : FPI<0xDD, MRM4m, (outs f32mem:$dst), (ins), "frstor\t$dst">;
Sean Callanan108934c2009-12-18 00:01:26 +0000288def FSAVEm : FPI<0xDD, MRM6m, (outs f32mem:$dst), (ins), "fnsave\t$dst">;
Andrew Trick0966ec02010-10-22 03:58:29 +0000289def FNSTSWm : FPI<0xDD, MRM7m, (outs f32mem:$dst), (ins), "fnstsw\t$dst">;
Sean Callanan5ab94032009-09-16 01:13:52 +0000290
Kevin Enderby9d0838f2010-05-03 21:31:40 +0000291def FICOM16m : FPI<0xDE, MRM2m, (outs), (ins i16mem:$src), "ficom{s}\t$src">;
292def FICOMP16m: FPI<0xDE, MRM3m, (outs), (ins i16mem:$src), "ficomp{s}\t$src">;
Sean Callanan5ab94032009-09-16 01:13:52 +0000293
294def FBLDm : FPI<0xDF, MRM4m, (outs), (ins f32mem:$src), "fbld\t$src">;
Sean Callanan5ab94032009-09-16 01:13:52 +0000295def FBSTPm : FPI<0xDF, MRM6m, (outs f32mem:$dst), (ins), "fbstp\t$dst">;
Sean Callanan5ab94032009-09-16 01:13:52 +0000296
Dale Johannesene377d4d2007-07-04 21:07:47 +0000297// Floating point cmovs.
Chris Lattner314a1132010-03-14 18:31:44 +0000298class FpIf32CMov<dag outs, dag ins, FPFormat fp, list<dag> pattern> :
299 FpI_<outs, ins, fp, pattern>, Requires<[FPStackf32, HasCMov]>;
300class FpIf64CMov<dag outs, dag ins, FPFormat fp, list<dag> pattern> :
301 FpI_<outs, ins, fp, pattern>, Requires<[FPStackf64, HasCMov]>;
302
Dale Johannesene377d4d2007-07-04 21:07:47 +0000303multiclass FPCMov<PatLeaf cc> {
Chris Lattner314a1132010-03-14 18:31:44 +0000304 def _Fp32 : FpIf32CMov<(outs RFP32:$dst), (ins RFP32:$src1, RFP32:$src2),
Evan Chenge5f62042007-09-29 00:00:36 +0000305 CondMovFP,
Dale Johannesene377d4d2007-07-04 21:07:47 +0000306 [(set RFP32:$dst, (X86cmov RFP32:$src1, RFP32:$src2,
Evan Chenge5f62042007-09-29 00:00:36 +0000307 cc, EFLAGS))]>;
Chris Lattner314a1132010-03-14 18:31:44 +0000308 def _Fp64 : FpIf64CMov<(outs RFP64:$dst), (ins RFP64:$src1, RFP64:$src2),
Evan Chenge5f62042007-09-29 00:00:36 +0000309 CondMovFP,
Dale Johannesene377d4d2007-07-04 21:07:47 +0000310 [(set RFP64:$dst, (X86cmov RFP64:$src1, RFP64:$src2,
Evan Chenge5f62042007-09-29 00:00:36 +0000311 cc, EFLAGS))]>;
312 def _Fp80 : FpI_<(outs RFP80:$dst), (ins RFP80:$src1, RFP80:$src2),
313 CondMovFP,
Dale Johannesen59a58732007-08-05 18:49:15 +0000314 [(set RFP80:$dst, (X86cmov RFP80:$src1, RFP80:$src2,
Chris Lattner314a1132010-03-14 18:31:44 +0000315 cc, EFLAGS))]>,
316 Requires<[HasCMov]>;
Dale Johannesene377d4d2007-07-04 21:07:47 +0000317}
Chris Lattner314a1132010-03-14 18:31:44 +0000318
Eric Christopher96ab7f42010-06-18 23:56:07 +0000319let Uses = [EFLAGS], Constraints = "$src1 = $dst" in {
Dale Johannesene377d4d2007-07-04 21:07:47 +0000320defm CMOVB : FPCMov<X86_COND_B>;
321defm CMOVBE : FPCMov<X86_COND_BE>;
322defm CMOVE : FPCMov<X86_COND_E>;
323defm CMOVP : FPCMov<X86_COND_P>;
324defm CMOVNB : FPCMov<X86_COND_AE>;
325defm CMOVNBE: FPCMov<X86_COND_A>;
326defm CMOVNE : FPCMov<X86_COND_NE>;
327defm CMOVNP : FPCMov<X86_COND_NP>;
Eric Christopher96ab7f42010-06-18 23:56:07 +0000328} // Uses = [EFLAGS], Constraints = "$src1 = $dst"
Dale Johannesene377d4d2007-07-04 21:07:47 +0000329
Chris Lattner314a1132010-03-14 18:31:44 +0000330let Predicates = [HasCMov] in {
Dale Johannesene377d4d2007-07-04 21:07:47 +0000331// These are not factored because there's no clean way to pass DA/DB.
Evan Cheng64d80e32007-07-19 01:14:50 +0000332def CMOVB_F : FPI<0xC0, AddRegFrm, (outs RST:$op), (ins),
Devang Patelb1666b92012-01-03 18:22:10 +0000333 "fcmovb\t{$op, %st(0)|ST(0), $op}">, DA;
Evan Cheng64d80e32007-07-19 01:14:50 +0000334def CMOVBE_F : FPI<0xD0, AddRegFrm, (outs RST:$op), (ins),
Devang Patelb1666b92012-01-03 18:22:10 +0000335 "fcmovbe\t{$op, %st(0)|ST(0), $op}">, DA;
Evan Cheng64d80e32007-07-19 01:14:50 +0000336def CMOVE_F : FPI<0xC8, AddRegFrm, (outs RST:$op), (ins),
Devang Patelb1666b92012-01-03 18:22:10 +0000337 "fcmove\t{$op, %st(0)|ST(0), $op}">, DA;
Evan Cheng64d80e32007-07-19 01:14:50 +0000338def CMOVP_F : FPI<0xD8, AddRegFrm, (outs RST:$op), (ins),
Devang Patelb1666b92012-01-03 18:22:10 +0000339 "fcmovu\t {$op, %st(0)|ST(0), $op}">, DA;
Evan Cheng64d80e32007-07-19 01:14:50 +0000340def CMOVNB_F : FPI<0xC0, AddRegFrm, (outs RST:$op), (ins),
Devang Patelb1666b92012-01-03 18:22:10 +0000341 "fcmovnb\t{$op, %st(0)|ST(0), $op}">, DB;
Evan Cheng64d80e32007-07-19 01:14:50 +0000342def CMOVNBE_F: FPI<0xD0, AddRegFrm, (outs RST:$op), (ins),
Devang Patelb1666b92012-01-03 18:22:10 +0000343 "fcmovnbe\t{$op, %st(0)|ST(0), $op}">, DB;
Evan Cheng64d80e32007-07-19 01:14:50 +0000344def CMOVNE_F : FPI<0xC8, AddRegFrm, (outs RST:$op), (ins),
Devang Patelb1666b92012-01-03 18:22:10 +0000345 "fcmovne\t{$op, %st(0)|ST(0), $op}">, DB;
Evan Cheng64d80e32007-07-19 01:14:50 +0000346def CMOVNP_F : FPI<0xD8, AddRegFrm, (outs RST:$op), (ins),
Devang Patelb1666b92012-01-03 18:22:10 +0000347 "fcmovnu\t{$op, %st(0)|ST(0), $op}">, DB;
Chris Lattner314a1132010-03-14 18:31:44 +0000348} // Predicates = [HasCMov]
Evan Chengffcb95b2006-02-21 19:13:53 +0000349
350// Floating point loads & stores.
Dan Gohman15511cf2008-12-03 18:15:48 +0000351let canFoldAsLoad = 1 in {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000352def LD_Fp32m : FpIf32<(outs RFP32:$dst), (ins f32mem:$src), ZeroArgFP,
Dale Johannesen411d9c52007-07-03 17:07:33 +0000353 [(set RFP32:$dst, (loadf32 addr:$src))]>;
Dan Gohmanbc9d98b2010-02-27 23:47:46 +0000354let isReMaterializable = 1 in
Bill Wendling691de382007-12-17 22:17:14 +0000355 def LD_Fp64m : FpIf64<(outs RFP64:$dst), (ins f64mem:$src), ZeroArgFP,
Dale Johannesen411d9c52007-07-03 17:07:33 +0000356 [(set RFP64:$dst, (loadf64 addr:$src))]>;
Dale Johannesencdbe4d32007-08-07 20:29:26 +0000357def LD_Fp80m : FpI_<(outs RFP80:$dst), (ins f80mem:$src), ZeroArgFP,
Dale Johannesen59a58732007-08-05 18:49:15 +0000358 [(set RFP80:$dst, (loadf80 addr:$src))]>;
Evan Cheng2f394262007-08-30 05:49:43 +0000359}
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000360def LD_Fp32m64 : FpIf64<(outs RFP64:$dst), (ins f32mem:$src), ZeroArgFP,
Dale Johannesencdbe4d32007-08-07 20:29:26 +0000361 [(set RFP64:$dst, (f64 (extloadf32 addr:$src)))]>;
362def LD_Fp64m80 : FpI_<(outs RFP80:$dst), (ins f64mem:$src), ZeroArgFP,
363 [(set RFP80:$dst, (f80 (extloadf64 addr:$src)))]>;
364def LD_Fp32m80 : FpI_<(outs RFP80:$dst), (ins f32mem:$src), ZeroArgFP,
365 [(set RFP80:$dst, (f80 (extloadf32 addr:$src)))]>;
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000366def ILD_Fp16m32: FpIf32<(outs RFP32:$dst), (ins i16mem:$src), ZeroArgFP,
Dale Johannesen411d9c52007-07-03 17:07:33 +0000367 [(set RFP32:$dst, (X86fild addr:$src, i16))]>;
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000368def ILD_Fp32m32: FpIf32<(outs RFP32:$dst), (ins i32mem:$src), ZeroArgFP,
Dale Johannesen411d9c52007-07-03 17:07:33 +0000369 [(set RFP32:$dst, (X86fild addr:$src, i32))]>;
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000370def ILD_Fp64m32: FpIf32<(outs RFP32:$dst), (ins i64mem:$src), ZeroArgFP,
Dale Johannesen411d9c52007-07-03 17:07:33 +0000371 [(set RFP32:$dst, (X86fild addr:$src, i64))]>;
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000372def ILD_Fp16m64: FpIf64<(outs RFP64:$dst), (ins i16mem:$src), ZeroArgFP,
Dale Johannesen411d9c52007-07-03 17:07:33 +0000373 [(set RFP64:$dst, (X86fild addr:$src, i16))]>;
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000374def ILD_Fp32m64: FpIf64<(outs RFP64:$dst), (ins i32mem:$src), ZeroArgFP,
Dale Johannesen411d9c52007-07-03 17:07:33 +0000375 [(set RFP64:$dst, (X86fild addr:$src, i32))]>;
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000376def ILD_Fp64m64: FpIf64<(outs RFP64:$dst), (ins i64mem:$src), ZeroArgFP,
Dale Johannesen411d9c52007-07-03 17:07:33 +0000377 [(set RFP64:$dst, (X86fild addr:$src, i64))]>;
Dale Johannesencdbe4d32007-08-07 20:29:26 +0000378def ILD_Fp16m80: FpI_<(outs RFP80:$dst), (ins i16mem:$src), ZeroArgFP,
Dale Johannesen59a58732007-08-05 18:49:15 +0000379 [(set RFP80:$dst, (X86fild addr:$src, i16))]>;
Dale Johannesencdbe4d32007-08-07 20:29:26 +0000380def ILD_Fp32m80: FpI_<(outs RFP80:$dst), (ins i32mem:$src), ZeroArgFP,
Dale Johannesen59a58732007-08-05 18:49:15 +0000381 [(set RFP80:$dst, (X86fild addr:$src, i32))]>;
Dale Johannesencdbe4d32007-08-07 20:29:26 +0000382def ILD_Fp64m80: FpI_<(outs RFP80:$dst), (ins i64mem:$src), ZeroArgFP,
Dale Johannesen59a58732007-08-05 18:49:15 +0000383 [(set RFP80:$dst, (X86fild addr:$src, i64))]>;
Evan Chengffcb95b2006-02-21 19:13:53 +0000384
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000385def ST_Fp32m : FpIf32<(outs), (ins f32mem:$op, RFP32:$src), OneArgFP,
Dale Johannesen411d9c52007-07-03 17:07:33 +0000386 [(store RFP32:$src, addr:$op)]>;
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000387def ST_Fp64m32 : FpIf64<(outs), (ins f32mem:$op, RFP64:$src), OneArgFP,
Dale Johannesen411d9c52007-07-03 17:07:33 +0000388 [(truncstoref32 RFP64:$src, addr:$op)]>;
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000389def ST_Fp64m : FpIf64<(outs), (ins f64mem:$op, RFP64:$src), OneArgFP,
Dale Johannesen411d9c52007-07-03 17:07:33 +0000390 [(store RFP64:$src, addr:$op)]>;
Dale Johannesencdbe4d32007-08-07 20:29:26 +0000391def ST_Fp80m32 : FpI_<(outs), (ins f32mem:$op, RFP80:$src), OneArgFP,
Dale Johannesen59a58732007-08-05 18:49:15 +0000392 [(truncstoref32 RFP80:$src, addr:$op)]>;
Dale Johannesencdbe4d32007-08-07 20:29:26 +0000393def ST_Fp80m64 : FpI_<(outs), (ins f64mem:$op, RFP80:$src), OneArgFP,
Dale Johannesen59a58732007-08-05 18:49:15 +0000394 [(truncstoref64 RFP80:$src, addr:$op)]>;
395// FST does not support 80-bit memory target; FSTP must be used.
Evan Chengffcb95b2006-02-21 19:13:53 +0000396
Chris Lattnera731c9f2008-01-11 07:18:17 +0000397let mayStore = 1, neverHasSideEffects = 1 in {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000398def ST_FpP32m : FpIf32<(outs), (ins f32mem:$op, RFP32:$src), OneArgFP, []>;
399def ST_FpP64m32 : FpIf64<(outs), (ins f32mem:$op, RFP64:$src), OneArgFP, []>;
400def ST_FpP64m : FpIf64<(outs), (ins f64mem:$op, RFP64:$src), OneArgFP, []>;
401def ST_FpP80m32 : FpI_<(outs), (ins f32mem:$op, RFP80:$src), OneArgFP, []>;
402def ST_FpP80m64 : FpI_<(outs), (ins f64mem:$op, RFP80:$src), OneArgFP, []>;
Chris Lattnerba7e7562008-01-10 07:59:24 +0000403}
Dale Johannesencdbe4d32007-08-07 20:29:26 +0000404def ST_FpP80m : FpI_<(outs), (ins f80mem:$op, RFP80:$src), OneArgFP,
Dale Johannesen59a58732007-08-05 18:49:15 +0000405 [(store RFP80:$src, addr:$op)]>;
Chris Lattnera731c9f2008-01-11 07:18:17 +0000406let mayStore = 1, neverHasSideEffects = 1 in {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000407def IST_Fp16m32 : FpIf32<(outs), (ins i16mem:$op, RFP32:$src), OneArgFP, []>;
408def IST_Fp32m32 : FpIf32<(outs), (ins i32mem:$op, RFP32:$src), OneArgFP, []>;
409def IST_Fp64m32 : FpIf32<(outs), (ins i64mem:$op, RFP32:$src), OneArgFP, []>;
410def IST_Fp16m64 : FpIf64<(outs), (ins i16mem:$op, RFP64:$src), OneArgFP, []>;
411def IST_Fp32m64 : FpIf64<(outs), (ins i32mem:$op, RFP64:$src), OneArgFP, []>;
412def IST_Fp64m64 : FpIf64<(outs), (ins i64mem:$op, RFP64:$src), OneArgFP, []>;
Dale Johannesencdbe4d32007-08-07 20:29:26 +0000413def IST_Fp16m80 : FpI_<(outs), (ins i16mem:$op, RFP80:$src), OneArgFP, []>;
414def IST_Fp32m80 : FpI_<(outs), (ins i32mem:$op, RFP80:$src), OneArgFP, []>;
415def IST_Fp64m80 : FpI_<(outs), (ins i64mem:$op, RFP80:$src), OneArgFP, []>;
Chris Lattnerba7e7562008-01-10 07:59:24 +0000416}
Evan Chengffcb95b2006-02-21 19:13:53 +0000417
Chris Lattnerba7e7562008-01-10 07:59:24 +0000418let mayLoad = 1 in {
Dan Gohmanb1576f52007-07-31 20:11:57 +0000419def LD_F32m : FPI<0xD9, MRM0m, (outs), (ins f32mem:$src), "fld{s}\t$src">;
420def LD_F64m : FPI<0xDD, MRM0m, (outs), (ins f64mem:$src), "fld{l}\t$src">;
Dale Johannesen59a58732007-08-05 18:49:15 +0000421def LD_F80m : FPI<0xDB, MRM5m, (outs), (ins f80mem:$src), "fld{t}\t$src">;
Dan Gohmanb1576f52007-07-31 20:11:57 +0000422def ILD_F16m : FPI<0xDF, MRM0m, (outs), (ins i16mem:$src), "fild{s}\t$src">;
423def ILD_F32m : FPI<0xDB, MRM0m, (outs), (ins i32mem:$src), "fild{l}\t$src">;
424def ILD_F64m : FPI<0xDF, MRM5m, (outs), (ins i64mem:$src), "fild{ll}\t$src">;
Chris Lattnerba7e7562008-01-10 07:59:24 +0000425}
426let mayStore = 1 in {
Dan Gohmanb1576f52007-07-31 20:11:57 +0000427def ST_F32m : FPI<0xD9, MRM2m, (outs), (ins f32mem:$dst), "fst{s}\t$dst">;
428def ST_F64m : FPI<0xDD, MRM2m, (outs), (ins f64mem:$dst), "fst{l}\t$dst">;
429def ST_FP32m : FPI<0xD9, MRM3m, (outs), (ins f32mem:$dst), "fstp{s}\t$dst">;
430def ST_FP64m : FPI<0xDD, MRM3m, (outs), (ins f64mem:$dst), "fstp{l}\t$dst">;
Dale Johannesen59a58732007-08-05 18:49:15 +0000431def ST_FP80m : FPI<0xDB, MRM7m, (outs), (ins f80mem:$dst), "fstp{t}\t$dst">;
Dan Gohmanb1576f52007-07-31 20:11:57 +0000432def IST_F16m : FPI<0xDF, MRM2m, (outs), (ins i16mem:$dst), "fist{s}\t$dst">;
433def IST_F32m : FPI<0xDB, MRM2m, (outs), (ins i32mem:$dst), "fist{l}\t$dst">;
434def IST_FP16m : FPI<0xDF, MRM3m, (outs), (ins i16mem:$dst), "fistp{s}\t$dst">;
435def IST_FP32m : FPI<0xDB, MRM3m, (outs), (ins i32mem:$dst), "fistp{l}\t$dst">;
436def IST_FP64m : FPI<0xDF, MRM7m, (outs), (ins i64mem:$dst), "fistp{ll}\t$dst">;
Chris Lattnerba7e7562008-01-10 07:59:24 +0000437}
Evan Chengffcb95b2006-02-21 19:13:53 +0000438
439// FISTTP requires SSE3 even though it's a FPStack op.
Evan Cheng64d80e32007-07-19 01:14:50 +0000440def ISTT_Fp16m32 : FpI_<(outs), (ins i16mem:$op, RFP32:$src), OneArgFP,
Dale Johannesen411d9c52007-07-03 17:07:33 +0000441 [(X86fp_to_i16mem RFP32:$src, addr:$op)]>,
442 Requires<[HasSSE3]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000443def ISTT_Fp32m32 : FpI_<(outs), (ins i32mem:$op, RFP32:$src), OneArgFP,
Dale Johannesen411d9c52007-07-03 17:07:33 +0000444 [(X86fp_to_i32mem RFP32:$src, addr:$op)]>,
445 Requires<[HasSSE3]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000446def ISTT_Fp64m32 : FpI_<(outs), (ins i64mem:$op, RFP32:$src), OneArgFP,
Dale Johannesen411d9c52007-07-03 17:07:33 +0000447 [(X86fp_to_i64mem RFP32:$src, addr:$op)]>,
448 Requires<[HasSSE3]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000449def ISTT_Fp16m64 : FpI_<(outs), (ins i16mem:$op, RFP64:$src), OneArgFP,
Dale Johannesen411d9c52007-07-03 17:07:33 +0000450 [(X86fp_to_i16mem RFP64:$src, addr:$op)]>,
451 Requires<[HasSSE3]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000452def ISTT_Fp32m64 : FpI_<(outs), (ins i32mem:$op, RFP64:$src), OneArgFP,
Dale Johannesen411d9c52007-07-03 17:07:33 +0000453 [(X86fp_to_i32mem RFP64:$src, addr:$op)]>,
454 Requires<[HasSSE3]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000455def ISTT_Fp64m64 : FpI_<(outs), (ins i64mem:$op, RFP64:$src), OneArgFP,
Dale Johannesen411d9c52007-07-03 17:07:33 +0000456 [(X86fp_to_i64mem RFP64:$src, addr:$op)]>,
457 Requires<[HasSSE3]>;
Dale Johannesena996d522007-08-07 01:17:37 +0000458def ISTT_Fp16m80 : FpI_<(outs), (ins i16mem:$op, RFP80:$src), OneArgFP,
459 [(X86fp_to_i16mem RFP80:$src, addr:$op)]>,
460 Requires<[HasSSE3]>;
461def ISTT_Fp32m80 : FpI_<(outs), (ins i32mem:$op, RFP80:$src), OneArgFP,
462 [(X86fp_to_i32mem RFP80:$src, addr:$op)]>,
463 Requires<[HasSSE3]>;
464def ISTT_Fp64m80 : FpI_<(outs), (ins i64mem:$op, RFP80:$src), OneArgFP,
465 [(X86fp_to_i64mem RFP80:$src, addr:$op)]>,
466 Requires<[HasSSE3]>;
Evan Chengffcb95b2006-02-21 19:13:53 +0000467
Chris Lattnerba7e7562008-01-10 07:59:24 +0000468let mayStore = 1 in {
Dan Gohmanb1576f52007-07-31 20:11:57 +0000469def ISTT_FP16m : FPI<0xDF, MRM1m, (outs), (ins i16mem:$dst), "fisttp{s}\t$dst">;
470def ISTT_FP32m : FPI<0xDB, MRM1m, (outs), (ins i32mem:$dst), "fisttp{l}\t$dst">;
Sean Callanan108934c2009-12-18 00:01:26 +0000471def ISTT_FP64m : FPI<0xDD, MRM1m, (outs), (ins i64mem:$dst),
472 "fisttp{ll}\t$dst">;
Chris Lattnerba7e7562008-01-10 07:59:24 +0000473}
Evan Chengffcb95b2006-02-21 19:13:53 +0000474
475// FP Stack manipulation instructions.
Dan Gohmanb1576f52007-07-31 20:11:57 +0000476def LD_Frr : FPI<0xC0, AddRegFrm, (outs), (ins RST:$op), "fld\t$op">, D9;
477def ST_Frr : FPI<0xD0, AddRegFrm, (outs), (ins RST:$op), "fst\t$op">, DD;
478def ST_FPrr : FPI<0xD8, AddRegFrm, (outs), (ins RST:$op), "fstp\t$op">, DD;
479def XCH_F : FPI<0xC8, AddRegFrm, (outs), (ins RST:$op), "fxch\t$op">, D9;
Evan Chengffcb95b2006-02-21 19:13:53 +0000480
481// Floating point constant loads.
Chris Lattnerdd415272008-01-10 05:45:39 +0000482let isReMaterializable = 1 in {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000483def LD_Fp032 : FpIf32<(outs RFP32:$dst), (ins), ZeroArgFP,
Dale Johannesen849f2142007-07-03 00:53:03 +0000484 [(set RFP32:$dst, fpimm0)]>;
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000485def LD_Fp132 : FpIf32<(outs RFP32:$dst), (ins), ZeroArgFP,
Dale Johannesen849f2142007-07-03 00:53:03 +0000486 [(set RFP32:$dst, fpimm1)]>;
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000487def LD_Fp064 : FpIf64<(outs RFP64:$dst), (ins), ZeroArgFP,
Dale Johannesen849f2142007-07-03 00:53:03 +0000488 [(set RFP64:$dst, fpimm0)]>;
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000489def LD_Fp164 : FpIf64<(outs RFP64:$dst), (ins), ZeroArgFP,
Dale Johannesen849f2142007-07-03 00:53:03 +0000490 [(set RFP64:$dst, fpimm1)]>;
Dale Johannesencdbe4d32007-08-07 20:29:26 +0000491def LD_Fp080 : FpI_<(outs RFP80:$dst), (ins), ZeroArgFP,
Dale Johannesen59a58732007-08-05 18:49:15 +0000492 [(set RFP80:$dst, fpimm0)]>;
Dale Johannesencdbe4d32007-08-07 20:29:26 +0000493def LD_Fp180 : FpI_<(outs RFP80:$dst), (ins), ZeroArgFP,
Dale Johannesen59a58732007-08-05 18:49:15 +0000494 [(set RFP80:$dst, fpimm1)]>;
Dan Gohmand45eddd2007-06-26 00:48:07 +0000495}
Evan Chengffcb95b2006-02-21 19:13:53 +0000496
Evan Cheng64d80e32007-07-19 01:14:50 +0000497def LD_F0 : FPI<0xEE, RawFrm, (outs), (ins), "fldz">, D9;
498def LD_F1 : FPI<0xE8, RawFrm, (outs), (ins), "fld1">, D9;
Evan Chengffcb95b2006-02-21 19:13:53 +0000499
500
501// Floating point compares.
Evan Cheng4e4d2d72007-09-25 19:08:02 +0000502let Defs = [EFLAGS] in {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000503def UCOM_Fpr32 : FpIf32<(outs), (ins RFP32:$lhs, RFP32:$rhs), CompareFP,
Chris Lattnera731c9f2008-01-11 07:18:17 +0000504 []>; // FPSW = cmp ST(0) with ST(i)
505def UCOM_Fpr64 : FpIf64<(outs), (ins RFP64:$lhs, RFP64:$rhs), CompareFP,
506 []>; // FPSW = cmp ST(0) with ST(i)
507def UCOM_Fpr80 : FpI_ <(outs), (ins RFP80:$lhs, RFP80:$rhs), CompareFP,
508 []>; // FPSW = cmp ST(0) with ST(i)
509
Chris Lattnere3486a42010-03-19 00:01:11 +0000510// CC = ST(0) cmp ST(i)
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000511def UCOM_FpIr32: FpIf32<(outs), (ins RFP32:$lhs, RFP32:$rhs), CompareFP,
Chris Lattnere3486a42010-03-19 00:01:11 +0000512 [(set EFLAGS, (X86cmp RFP32:$lhs, RFP32:$rhs))]>;
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000513def UCOM_FpIr64: FpIf64<(outs), (ins RFP64:$lhs, RFP64:$rhs), CompareFP,
Chris Lattnere3486a42010-03-19 00:01:11 +0000514 [(set EFLAGS, (X86cmp RFP64:$lhs, RFP64:$rhs))]>;
Dale Johannesencdbe4d32007-08-07 20:29:26 +0000515def UCOM_FpIr80: FpI_<(outs), (ins RFP80:$lhs, RFP80:$rhs), CompareFP,
Chris Lattnere3486a42010-03-19 00:01:11 +0000516 [(set EFLAGS, (X86cmp RFP80:$lhs, RFP80:$rhs))]>;
Evan Cheng4e4d2d72007-09-25 19:08:02 +0000517}
518
Evan Cheng24f2ea32007-09-14 21:48:26 +0000519let Defs = [EFLAGS], Uses = [ST0] in {
Dale Johannesene377d4d2007-07-04 21:07:47 +0000520def UCOM_Fr : FPI<0xE0, AddRegFrm, // FPSW = cmp ST(0) with ST(i)
Evan Cheng64d80e32007-07-19 01:14:50 +0000521 (outs), (ins RST:$reg),
Evan Cheng071a2792007-09-11 19:55:27 +0000522 "fucom\t$reg">, DD;
Dale Johannesene377d4d2007-07-04 21:07:47 +0000523def UCOM_FPr : FPI<0xE8, AddRegFrm, // FPSW = cmp ST(0) with ST(i), pop
Evan Cheng64d80e32007-07-19 01:14:50 +0000524 (outs), (ins RST:$reg),
Evan Cheng071a2792007-09-11 19:55:27 +0000525 "fucomp\t$reg">, DD;
Dale Johannesene377d4d2007-07-04 21:07:47 +0000526def UCOM_FPPr : FPI<0xE9, RawFrm, // cmp ST(0) with ST(1), pop, pop
Evan Cheng64d80e32007-07-19 01:14:50 +0000527 (outs), (ins),
Evan Cheng071a2792007-09-11 19:55:27 +0000528 "fucompp">, DA;
Evan Chengffcb95b2006-02-21 19:13:53 +0000529
Dale Johannesene377d4d2007-07-04 21:07:47 +0000530def UCOM_FIr : FPI<0xE8, AddRegFrm, // CC = cmp ST(0) with ST(i)
Evan Cheng64d80e32007-07-19 01:14:50 +0000531 (outs), (ins RST:$reg),
Chris Lattner235705b2010-11-06 20:55:09 +0000532 "fucomi\t$reg">, DB;
Dale Johannesene377d4d2007-07-04 21:07:47 +0000533def UCOM_FIPr : FPI<0xE8, AddRegFrm, // CC = cmp ST(0) with ST(i), pop
Evan Cheng64d80e32007-07-19 01:14:50 +0000534 (outs), (ins RST:$reg),
Chris Lattnerdb287882010-11-06 21:37:06 +0000535 "fucompi\t$reg">, DF;
Evan Cheng071a2792007-09-11 19:55:27 +0000536}
Evan Chengffcb95b2006-02-21 19:13:53 +0000537
Sean Callanan108934c2009-12-18 00:01:26 +0000538def COM_FIr : FPI<0xF0, AddRegFrm, (outs), (ins RST:$reg),
Chris Lattner235705b2010-11-06 20:55:09 +0000539 "fcomi\t$reg">, DB;
Sean Callanan108934c2009-12-18 00:01:26 +0000540def COM_FIPr : FPI<0xF0, AddRegFrm, (outs), (ins RST:$reg),
Chris Lattnerdb287882010-11-06 21:37:06 +0000541 "fcompi\t$reg">, DF;
Sean Callanan108934c2009-12-18 00:01:26 +0000542
Evan Chengffcb95b2006-02-21 19:13:53 +0000543// Floating point flag ops.
Evan Cheng071a2792007-09-11 19:55:27 +0000544let Defs = [AX] in
Evan Chengffcb95b2006-02-21 19:13:53 +0000545def FNSTSW8r : I<0xE0, RawFrm, // AX = fp flags
Sean Callanan108934c2009-12-18 00:01:26 +0000546 (outs), (ins), "fnstsw %ax", []>, DF;
Evan Chengffcb95b2006-02-21 19:13:53 +0000547
548def FNSTCW16m : I<0xD9, MRM7m, // [mem16] = X87 control world
Andrew Trick0966ec02010-10-22 03:58:29 +0000549 (outs), (ins i16mem:$dst), "fnstcw\t$dst",
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +0000550 [(X86fp_cwd_get16 addr:$dst)]>;
Chris Lattnerba7e7562008-01-10 07:59:24 +0000551
552let mayLoad = 1 in
Evan Chengffcb95b2006-02-21 19:13:53 +0000553def FLDCW16m : I<0xD9, MRM5m, // X87 control world = [mem16]
Andrew Trick0966ec02010-10-22 03:58:29 +0000554 (outs), (ins i16mem:$dst), "fldcw\t$dst", []>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000555
Chris Lattner434c7cb2010-10-05 05:32:15 +0000556// FPU control instructions
557def FNINIT : I<0xE3, RawFrm, (outs), (ins), "fninit", []>, DB;
Sean Callanan108934c2009-12-18 00:01:26 +0000558def FFREE : FPI<0xC0, AddRegFrm, (outs), (ins RST:$reg),
559 "ffree\t$reg">, DD;
560
561// Clear exceptions
562
563def FNCLEX : I<0xE2, RawFrm, (outs), (ins), "fnclex", []>, DB;
564
Chris Lattner434c7cb2010-10-05 05:32:15 +0000565// Operandless floating-point instructions for the disassembler.
566def WAIT : I<0x9B, RawFrm, (outs), (ins), "wait", []>;
Sean Callanan108934c2009-12-18 00:01:26 +0000567
568def FNOP : I<0xD0, RawFrm, (outs), (ins), "fnop", []>, D9;
569def FXAM : I<0xE5, RawFrm, (outs), (ins), "fxam", []>, D9;
570def FLDL2T : I<0xE9, RawFrm, (outs), (ins), "fldl2t", []>, D9;
571def FLDL2E : I<0xEA, RawFrm, (outs), (ins), "fldl2e", []>, D9;
572def FLDPI : I<0xEB, RawFrm, (outs), (ins), "fldpi", []>, D9;
573def FLDLG2 : I<0xEC, RawFrm, (outs), (ins), "fldlg2", []>, D9;
574def FLDLN2 : I<0xED, RawFrm, (outs), (ins), "fldln2", []>, D9;
575def F2XM1 : I<0xF0, RawFrm, (outs), (ins), "f2xm1", []>, D9;
576def FYL2X : I<0xF1, RawFrm, (outs), (ins), "fyl2x", []>, D9;
577def FPTAN : I<0xF2, RawFrm, (outs), (ins), "fptan", []>, D9;
578def FPATAN : I<0xF3, RawFrm, (outs), (ins), "fpatan", []>, D9;
579def FXTRACT : I<0xF4, RawFrm, (outs), (ins), "fxtract", []>, D9;
580def FPREM1 : I<0xF5, RawFrm, (outs), (ins), "fprem1", []>, D9;
581def FDECSTP : I<0xF6, RawFrm, (outs), (ins), "fdecstp", []>, D9;
582def FINCSTP : I<0xF7, RawFrm, (outs), (ins), "fincstp", []>, D9;
583def FPREM : I<0xF8, RawFrm, (outs), (ins), "fprem", []>, D9;
584def FYL2XP1 : I<0xF9, RawFrm, (outs), (ins), "fyl2xp1", []>, D9;
585def FSINCOS : I<0xFB, RawFrm, (outs), (ins), "fsincos", []>, D9;
586def FRNDINT : I<0xFC, RawFrm, (outs), (ins), "frndint", []>, D9;
587def FSCALE : I<0xFD, RawFrm, (outs), (ins), "fscale", []>, D9;
588def FCOMPP : I<0xD9, RawFrm, (outs), (ins), "fcompp", []>, DE;
589
590def FXSAVE : I<0xAE, MRM0m, (outs opaque512mem:$dst), (ins),
591 "fxsave\t$dst", []>, TB;
Reid Kleckner26f23102011-02-12 23:24:13 +0000592def FXSAVE64 : I<0xAE, MRM0m, (outs opaque512mem:$dst), (ins),
593 "fxsaveq\t$dst", []>, TB, REX_W, Requires<[In64BitMode]>;
Sean Callanan108934c2009-12-18 00:01:26 +0000594def FXRSTOR : I<0xAE, MRM1m, (outs), (ins opaque512mem:$src),
595 "fxrstor\t$src", []>, TB;
Reid Kleckner26f23102011-02-12 23:24:13 +0000596def FXRSTOR64 : I<0xAE, MRM1m, (outs), (ins opaque512mem:$src),
597 "fxrstorq\t$src", []>, TB, REX_W, Requires<[In64BitMode]>;
Sean Callanan108934c2009-12-18 00:01:26 +0000598
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000599//===----------------------------------------------------------------------===//
600// Non-Instruction Patterns
601//===----------------------------------------------------------------------===//
602
Dale Johannesencdbe4d32007-08-07 20:29:26 +0000603// Required for RET of f32 / f64 / f80 values.
Dale Johannesene377d4d2007-07-04 21:07:47 +0000604def : Pat<(X86fld addr:$src, f32), (LD_Fp32m addr:$src)>;
605def : Pat<(X86fld addr:$src, f64), (LD_Fp64m addr:$src)>;
Dale Johannesen59a58732007-08-05 18:49:15 +0000606def : Pat<(X86fld addr:$src, f80), (LD_Fp80m addr:$src)>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000607
Dale Johannesencdbe4d32007-08-07 20:29:26 +0000608// Required for CALL which return f32 / f64 / f80 values.
Dale Johannesene377d4d2007-07-04 21:07:47 +0000609def : Pat<(X86fst RFP32:$src, addr:$op, f32), (ST_Fp32m addr:$op, RFP32:$src)>;
Sean Callanan108934c2009-12-18 00:01:26 +0000610def : Pat<(X86fst RFP64:$src, addr:$op, f32), (ST_Fp64m32 addr:$op,
611 RFP64:$src)>;
Dale Johannesene377d4d2007-07-04 21:07:47 +0000612def : Pat<(X86fst RFP64:$src, addr:$op, f64), (ST_Fp64m addr:$op, RFP64:$src)>;
Sean Callanan108934c2009-12-18 00:01:26 +0000613def : Pat<(X86fst RFP80:$src, addr:$op, f32), (ST_Fp80m32 addr:$op,
614 RFP80:$src)>;
615def : Pat<(X86fst RFP80:$src, addr:$op, f64), (ST_Fp80m64 addr:$op,
616 RFP80:$src)>;
617def : Pat<(X86fst RFP80:$src, addr:$op, f80), (ST_FpP80m addr:$op,
618 RFP80:$src)>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000619
620// Floating point constant -0.0 and -1.0
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000621def : Pat<(f32 fpimmneg0), (CHS_Fp32 (LD_Fp032))>, Requires<[FPStackf32]>;
622def : Pat<(f32 fpimmneg1), (CHS_Fp32 (LD_Fp132))>, Requires<[FPStackf32]>;
623def : Pat<(f64 fpimmneg0), (CHS_Fp64 (LD_Fp064))>, Requires<[FPStackf64]>;
624def : Pat<(f64 fpimmneg1), (CHS_Fp64 (LD_Fp164))>, Requires<[FPStackf64]>;
Dale Johannesencdbe4d32007-08-07 20:29:26 +0000625def : Pat<(f80 fpimmneg0), (CHS_Fp80 (LD_Fp080))>;
626def : Pat<(f80 fpimmneg1), (CHS_Fp80 (LD_Fp180))>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000627
628// Used to conv. i64 to f64 since there isn't a SSE version.
Dale Johannesene377d4d2007-07-04 21:07:47 +0000629def : Pat<(X86fildflag addr:$src, i64), (ILD_Fp64m64 addr:$src)>;
Dale Johannesen849f2142007-07-03 00:53:03 +0000630
Chris Lattner6fa2f9c2008-03-09 07:05:32 +0000631// FP extensions map onto simple pseudo-value conversions if they are to/from
632// the FP stack.
Jakob Stoklund Olesena66450d2010-07-11 18:19:39 +0000633def : Pat<(f64 (fextend RFP32:$src)), (COPY_TO_REGCLASS RFP32:$src, RFP64)>,
Chris Lattner6fa2f9c2008-03-09 07:05:32 +0000634 Requires<[FPStackf32]>;
Jakob Stoklund Olesena66450d2010-07-11 18:19:39 +0000635def : Pat<(f80 (fextend RFP32:$src)), (COPY_TO_REGCLASS RFP32:$src, RFP80)>,
Chris Lattner6fa2f9c2008-03-09 07:05:32 +0000636 Requires<[FPStackf32]>;
Jakob Stoklund Olesena66450d2010-07-11 18:19:39 +0000637def : Pat<(f80 (fextend RFP64:$src)), (COPY_TO_REGCLASS RFP64:$src, RFP80)>,
Chris Lattner6fa2f9c2008-03-09 07:05:32 +0000638 Requires<[FPStackf64]>;
639
640// FP truncations map onto simple pseudo-value conversions if they are to/from
641// the FP stack. We have validated that only value-preserving truncations make
642// it through isel.
Jakob Stoklund Olesena66450d2010-07-11 18:19:39 +0000643def : Pat<(f32 (fround RFP64:$src)), (COPY_TO_REGCLASS RFP64:$src, RFP32)>,
Chris Lattner6fa2f9c2008-03-09 07:05:32 +0000644 Requires<[FPStackf32]>;
Jakob Stoklund Olesena66450d2010-07-11 18:19:39 +0000645def : Pat<(f32 (fround RFP80:$src)), (COPY_TO_REGCLASS RFP80:$src, RFP32)>,
Chris Lattner6fa2f9c2008-03-09 07:05:32 +0000646 Requires<[FPStackf32]>;
Jakob Stoklund Olesena66450d2010-07-11 18:19:39 +0000647def : Pat<(f64 (fround RFP80:$src)), (COPY_TO_REGCLASS RFP80:$src, RFP64)>,
Chris Lattner6fa2f9c2008-03-09 07:05:32 +0000648 Requires<[FPStackf64]>;