blob: eb7f4815915292bfbe8e4330f28920f766a9f3af [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Evan Chengb1712452010-01-27 06:25:16 +000015#define DEBUG_TYPE "x86-isel"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000016#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000017#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000018#include "X86ISelLowering.h"
19#include "X86TargetMachine.h"
Chris Lattner8c6ed052009-09-16 01:46:41 +000020#include "X86TargetObjectFile.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000021#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000022#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000023#include "llvm/DerivedTypes.h"
Chris Lattnerb903bed2009-06-26 21:20:29 +000024#include "llvm/GlobalAlias.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000025#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000026#include "llvm/Function.h"
Chris Lattnerb8105652009-07-20 17:51:36 +000027#include "llvm/Instructions.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000028#include "llvm/Intrinsics.h"
Owen Andersona90b3dc2009-07-15 21:51:10 +000029#include "llvm/LLVMContext.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000030#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000031#include "llvm/CodeGen/MachineFunction.h"
32#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner5e1df8d2010-01-25 23:38:14 +000033#include "llvm/CodeGen/MachineJumpTableInfo.h"
Evan Chenga844bde2008-02-02 04:07:54 +000034#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000035#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000036#include "llvm/CodeGen/PseudoSourceValue.h"
Chris Lattner589c6f62010-01-26 06:28:43 +000037#include "llvm/MC/MCAsmInfo.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000038#include "llvm/MC/MCContext.h"
39#include "llvm/MC/MCExpr.h"
40#include "llvm/MC/MCSymbol.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000041#include "llvm/ADT/BitVector.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000042#include "llvm/ADT/SmallSet.h"
Evan Chengb1712452010-01-27 06:25:16 +000043#include "llvm/ADT/Statistic.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000044#include "llvm/ADT/StringExtras.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000045#include "llvm/ADT/VectorExtras.h"
Mon P Wang3c81d352008-11-23 04:37:22 +000046#include "llvm/Support/CommandLine.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000047#include "llvm/Support/Debug.h"
48#include "llvm/Support/ErrorHandling.h"
49#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000050#include "llvm/Support/raw_ostream.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000051using namespace llvm;
52
Evan Chengb1712452010-01-27 06:25:16 +000053STATISTIC(NumTailCalls, "Number of tail calls");
54
Mon P Wang3c81d352008-11-23 04:37:22 +000055static cl::opt<bool>
Mon P Wang9f22a4a2008-11-24 02:10:43 +000056DisableMMX("disable-mmx", cl::Hidden, cl::desc("Disable use of MMX"));
Mon P Wang3c81d352008-11-23 04:37:22 +000057
Dan Gohman2f67df72009-09-03 17:18:51 +000058// Disable16Bit - 16-bit operations typically have a larger encoding than
59// corresponding 32-bit instructions, and 16-bit code is slow on some
60// processors. This is an experimental flag to disable 16-bit operations
61// (which forces them to be Legalized to 32-bit operations).
62static cl::opt<bool>
63Disable16Bit("disable-16bit", cl::Hidden,
64 cl::desc("Disable use of 16-bit instructions"));
65
Evan Cheng10e86422008-04-25 19:11:04 +000066// Forward declarations.
Owen Andersone50ed302009-08-10 22:56:29 +000067static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +000068 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000069
Chris Lattnerf0144122009-07-28 03:13:23 +000070static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
71 switch (TM.getSubtarget<X86Subtarget>().TargetType) {
72 default: llvm_unreachable("unknown subtarget type");
73 case X86Subtarget::isDarwin:
Chris Lattner8c6ed052009-09-16 01:46:41 +000074 if (TM.getSubtarget<X86Subtarget>().is64Bit())
75 return new X8664_MachoTargetObjectFile();
Chris Lattner228252f2009-09-18 20:22:52 +000076 return new X8632_MachoTargetObjectFile();
Chris Lattnerf0144122009-07-28 03:13:23 +000077 case X86Subtarget::isELF:
78 return new TargetLoweringObjectFileELF();
79 case X86Subtarget::isMingw:
80 case X86Subtarget::isCygwin:
81 case X86Subtarget::isWindows:
82 return new TargetLoweringObjectFileCOFF();
83 }
Eric Christopherfd179292009-08-27 18:07:15 +000084
Chris Lattnerf0144122009-07-28 03:13:23 +000085}
86
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +000087X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000088 : TargetLowering(TM, createTLOF(TM)) {
Evan Cheng559806f2006-01-27 08:10:46 +000089 Subtarget = &TM.getSubtarget<X86Subtarget>();
Dale Johannesenf1fc3a82007-09-23 14:52:20 +000090 X86ScalarSSEf64 = Subtarget->hasSSE2();
91 X86ScalarSSEf32 = Subtarget->hasSSE1();
Evan Cheng25ab6902006-09-08 06:48:29 +000092 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000093
Anton Korobeynikov2365f512007-07-14 14:06:15 +000094 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000095 TD = getTargetData();
Anton Korobeynikov2365f512007-07-14 14:06:15 +000096
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000097 // Set up the TargetLowering object.
98
99 // X86 is weird, it always uses i8 for shift amounts and setcc results.
Owen Anderson825b72b2009-08-11 20:47:22 +0000100 setShiftAmountType(MVT::i8);
Duncan Sands03228082008-11-23 15:47:28 +0000101 setBooleanContents(ZeroOrOneBooleanContent);
Evan Cheng0b2afbd2006-01-25 09:15:17 +0000102 setSchedulingPreference(SchedulingForRegPressure);
Evan Cheng25ab6902006-09-08 06:48:29 +0000103 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +0000104
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000105 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +0000106 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000107 setUseUnderscoreSetJmp(false);
108 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000109 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000110 // MS runtime is weird: it exports _setjmp, but longjmp!
111 setUseUnderscoreSetJmp(true);
112 setUseUnderscoreLongJmp(false);
113 } else {
114 setUseUnderscoreSetJmp(true);
115 setUseUnderscoreLongJmp(true);
116 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000117
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000118 // Set up the register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000119 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
Dan Gohman2f67df72009-09-03 17:18:51 +0000120 if (!Disable16Bit)
121 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000122 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng25ab6902006-09-08 06:48:29 +0000123 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000124 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000125
Owen Anderson825b72b2009-08-11 20:47:22 +0000126 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +0000127
Scott Michelfdc40a02009-02-17 22:15:04 +0000128 // We don't accept any truncstore of integer registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000129 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
Dan Gohman2f67df72009-09-03 17:18:51 +0000130 if (!Disable16Bit)
131 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000132 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
Dan Gohman2f67df72009-09-03 17:18:51 +0000133 if (!Disable16Bit)
134 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000135 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
136 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
Evan Cheng7f042682008-10-15 02:05:31 +0000137
138 // SETOEQ and SETUNE require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000139 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
140 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
141 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
142 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
143 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
144 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000145
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000146 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
147 // operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000148 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
149 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
150 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000151
Evan Cheng25ab6902006-09-08 06:48:29 +0000152 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000153 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
154 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
Eli Friedman948e95a2009-05-23 09:59:16 +0000155 } else if (!UseSoftFloat) {
156 if (X86ScalarSSEf64) {
Dale Johannesen1c15bf52008-10-21 20:50:01 +0000157 // We have an impenetrably clever algorithm for ui64->double only.
Owen Anderson825b72b2009-08-11 20:47:22 +0000158 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000159 }
Eli Friedman948e95a2009-05-23 09:59:16 +0000160 // We have an algorithm for SSE2, and we turn this into a 64-bit
161 // FILD for other targets.
Owen Anderson825b72b2009-08-11 20:47:22 +0000162 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000163 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000164
165 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
166 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000167 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
168 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000169
Devang Patel6a784892009-06-05 18:48:29 +0000170 if (!UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000171 // SSE has no i16 to fp conversion, only i32
172 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000173 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000174 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000175 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000176 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000177 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
178 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000179 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000180 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000181 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
182 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000183 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000184
Dale Johannesen73328d12007-09-19 23:55:34 +0000185 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
186 // are Legal, f80 is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000187 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
188 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000189
Evan Cheng02568ff2006-01-30 22:13:22 +0000190 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
191 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000192 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
193 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
Evan Cheng02568ff2006-01-30 22:13:22 +0000194
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000195 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000196 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000197 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000198 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000199 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000200 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
201 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000202 }
203
204 // Handle FP_TO_UINT by promoting the destination to a larger signed
205 // conversion.
Owen Anderson825b72b2009-08-11 20:47:22 +0000206 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
207 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
208 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000209
Evan Cheng25ab6902006-09-08 06:48:29 +0000210 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000211 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
212 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Eli Friedman948e95a2009-05-23 09:59:16 +0000213 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000214 if (X86ScalarSSEf32 && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000215 // Expand FP_TO_UINT into a select.
216 // FIXME: We would like to use a Custom expander here eventually to do
217 // the optimal thing for SSE vs. the default expansion in the legalizer.
Owen Anderson825b72b2009-08-11 20:47:22 +0000218 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000219 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000220 // With SSE3 we can use fisttpll to convert to a signed i64; without
221 // SSE, we're stuck with a fistpll.
Owen Anderson825b72b2009-08-11 20:47:22 +0000222 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000223 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000224
Chris Lattner399610a2006-12-05 18:22:22 +0000225 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000226 if (!X86ScalarSSEf64) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000227 setOperationAction(ISD::BIT_CONVERT , MVT::f32 , Expand);
228 setOperationAction(ISD::BIT_CONVERT , MVT::i32 , Expand);
Chris Lattnerf3597a12006-12-05 18:45:06 +0000229 }
Chris Lattner21f66852005-12-23 05:15:23 +0000230
Dan Gohmanb00ee212008-02-18 19:34:53 +0000231 // Scalar integer divide and remainder are lowered to use operations that
232 // produce two results, to match the available instructions. This exposes
233 // the two-result form to trivial CSE, which is able to combine x/y and x%y
234 // into a single instruction.
235 //
236 // Scalar integer multiply-high is also lowered to use two-result
237 // operations, to match the available instructions. However, plain multiply
238 // (low) operations are left as Legal, as there are single-result
239 // instructions for this in x86. Using the two-result multiply instructions
240 // when both high and low results are needed must be arranged by dagcombine.
Owen Anderson825b72b2009-08-11 20:47:22 +0000241 setOperationAction(ISD::MULHS , MVT::i8 , Expand);
242 setOperationAction(ISD::MULHU , MVT::i8 , Expand);
243 setOperationAction(ISD::SDIV , MVT::i8 , Expand);
244 setOperationAction(ISD::UDIV , MVT::i8 , Expand);
245 setOperationAction(ISD::SREM , MVT::i8 , Expand);
246 setOperationAction(ISD::UREM , MVT::i8 , Expand);
247 setOperationAction(ISD::MULHS , MVT::i16 , Expand);
248 setOperationAction(ISD::MULHU , MVT::i16 , Expand);
249 setOperationAction(ISD::SDIV , MVT::i16 , Expand);
250 setOperationAction(ISD::UDIV , MVT::i16 , Expand);
251 setOperationAction(ISD::SREM , MVT::i16 , Expand);
252 setOperationAction(ISD::UREM , MVT::i16 , Expand);
253 setOperationAction(ISD::MULHS , MVT::i32 , Expand);
254 setOperationAction(ISD::MULHU , MVT::i32 , Expand);
255 setOperationAction(ISD::SDIV , MVT::i32 , Expand);
256 setOperationAction(ISD::UDIV , MVT::i32 , Expand);
257 setOperationAction(ISD::SREM , MVT::i32 , Expand);
258 setOperationAction(ISD::UREM , MVT::i32 , Expand);
259 setOperationAction(ISD::MULHS , MVT::i64 , Expand);
260 setOperationAction(ISD::MULHU , MVT::i64 , Expand);
261 setOperationAction(ISD::SDIV , MVT::i64 , Expand);
262 setOperationAction(ISD::UDIV , MVT::i64 , Expand);
263 setOperationAction(ISD::SREM , MVT::i64 , Expand);
264 setOperationAction(ISD::UREM , MVT::i64 , Expand);
Dan Gohmana37c9f72007-09-25 18:23:27 +0000265
Owen Anderson825b72b2009-08-11 20:47:22 +0000266 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
267 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
268 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
269 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000270 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000271 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
272 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
273 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
274 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
275 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
276 setOperationAction(ISD::FREM , MVT::f32 , Expand);
277 setOperationAction(ISD::FREM , MVT::f64 , Expand);
278 setOperationAction(ISD::FREM , MVT::f80 , Expand);
279 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000280
Owen Anderson825b72b2009-08-11 20:47:22 +0000281 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
282 setOperationAction(ISD::CTTZ , MVT::i8 , Custom);
283 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
284 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
Dan Gohman2f67df72009-09-03 17:18:51 +0000285 if (Disable16Bit) {
286 setOperationAction(ISD::CTTZ , MVT::i16 , Expand);
287 setOperationAction(ISD::CTLZ , MVT::i16 , Expand);
288 } else {
289 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
290 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
291 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000292 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
293 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
294 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000295 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000296 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
297 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
298 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000299 }
300
Owen Anderson825b72b2009-08-11 20:47:22 +0000301 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
302 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000303
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000304 // These should be promoted to a larger select which is supported.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000305 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000306 // X86 wants to expand cmov itself.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000307 setOperationAction(ISD::SELECT , MVT::i8 , Custom);
Dan Gohman2f67df72009-09-03 17:18:51 +0000308 if (Disable16Bit)
309 setOperationAction(ISD::SELECT , MVT::i16 , Expand);
310 else
311 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000312 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
313 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
314 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
315 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
316 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
Dan Gohman2f67df72009-09-03 17:18:51 +0000317 if (Disable16Bit)
318 setOperationAction(ISD::SETCC , MVT::i16 , Expand);
319 else
320 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000321 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
322 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
323 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
324 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000325 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000326 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
327 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000328 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000329 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000330
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000331 // Darwin ABI issue.
Owen Anderson825b72b2009-08-11 20:47:22 +0000332 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
333 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
334 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
335 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000336 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000337 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
338 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000339 setOperationAction(ISD::BlockAddress , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000340 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000341 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
342 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
343 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
344 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000345 setOperationAction(ISD::BlockAddress , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000346 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000347 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Owen Anderson825b72b2009-08-11 20:47:22 +0000348 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
349 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
350 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000351 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000352 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
353 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
354 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000355 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000356
Evan Chengd2cde682008-03-10 19:38:10 +0000357 if (Subtarget->hasSSE1())
Owen Anderson825b72b2009-08-11 20:47:22 +0000358 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000359
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000360 if (!Subtarget->hasSSE2())
Owen Anderson825b72b2009-08-11 20:47:22 +0000361 setOperationAction(ISD::MEMBARRIER , MVT::Other, Expand);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000362
Mon P Wang63307c32008-05-05 19:05:59 +0000363 // Expand certain atomics
Owen Anderson825b72b2009-08-11 20:47:22 +0000364 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i8, Custom);
365 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i16, Custom);
366 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Custom);
367 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Custom);
Bill Wendling5bf1b4e2008-08-20 00:28:16 +0000368
Owen Anderson825b72b2009-08-11 20:47:22 +0000369 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i8, Custom);
370 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i16, Custom);
371 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Custom);
372 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000373
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000374 if (!Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000375 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
376 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
377 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
378 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
379 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
380 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
381 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000382 }
383
Evan Cheng3c992d22006-03-07 02:02:57 +0000384 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000385 if (!Subtarget->isTargetDarwin() &&
386 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000387 !Subtarget->isTargetCygMing()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000388 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000389 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000390
Owen Anderson825b72b2009-08-11 20:47:22 +0000391 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
392 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
393 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
394 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000395 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000396 setExceptionPointerRegister(X86::RAX);
397 setExceptionSelectorRegister(X86::RDX);
398 } else {
399 setExceptionPointerRegister(X86::EAX);
400 setExceptionSelectorRegister(X86::EDX);
401 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000402 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
403 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000404
Owen Anderson825b72b2009-08-11 20:47:22 +0000405 setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000406
Owen Anderson825b72b2009-08-11 20:47:22 +0000407 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000408
Nate Begemanacc398c2006-01-25 18:21:52 +0000409 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000410 setOperationAction(ISD::VASTART , MVT::Other, Custom);
411 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000412 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000413 setOperationAction(ISD::VAARG , MVT::Other, Custom);
414 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000415 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000416 setOperationAction(ISD::VAARG , MVT::Other, Expand);
417 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000418 }
Evan Chengae642192007-03-02 23:16:35 +0000419
Owen Anderson825b72b2009-08-11 20:47:22 +0000420 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
421 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000422 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000423 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000424 if (Subtarget->isTargetCygMing())
Owen Anderson825b72b2009-08-11 20:47:22 +0000425 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000426 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000427 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000428
Evan Chengc7ce29b2009-02-13 22:36:38 +0000429 if (!UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000430 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000431 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000432 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
433 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000434
Evan Cheng223547a2006-01-31 22:28:30 +0000435 // Use ANDPD to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000436 setOperationAction(ISD::FABS , MVT::f64, Custom);
437 setOperationAction(ISD::FABS , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000438
439 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000440 setOperationAction(ISD::FNEG , MVT::f64, Custom);
441 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000442
Evan Cheng68c47cb2007-01-05 07:55:56 +0000443 // Use ANDPD and ORPD to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000444 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
445 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000446
Evan Chengd25e9e82006-02-02 00:28:23 +0000447 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000448 setOperationAction(ISD::FSIN , MVT::f64, Expand);
449 setOperationAction(ISD::FCOS , MVT::f64, Expand);
450 setOperationAction(ISD::FSIN , MVT::f32, Expand);
451 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000452
Chris Lattnera54aa942006-01-29 06:26:08 +0000453 // Expand FP immediates into loads from the stack, except for the special
454 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000455 addLegalFPImmediate(APFloat(+0.0)); // xorpd
456 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Evan Chengc7ce29b2009-02-13 22:36:38 +0000457 } else if (!UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000458 // Use SSE for f32, x87 for f64.
459 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000460 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
461 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000462
463 // Use ANDPS to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000464 setOperationAction(ISD::FABS , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000465
466 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000467 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000468
Owen Anderson825b72b2009-08-11 20:47:22 +0000469 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000470
471 // Use ANDPS and ORPS to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000472 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
473 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000474
475 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000476 setOperationAction(ISD::FSIN , MVT::f32, Expand);
477 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000478
Nate Begemane1795842008-02-14 08:57:00 +0000479 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000480 addLegalFPImmediate(APFloat(+0.0f)); // xorps
481 addLegalFPImmediate(APFloat(+0.0)); // FLD0
482 addLegalFPImmediate(APFloat(+1.0)); // FLD1
483 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
484 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
485
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000486 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000487 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
488 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000489 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000490 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000491 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000492 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000493 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
494 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000495
Owen Anderson825b72b2009-08-11 20:47:22 +0000496 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
497 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
498 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
499 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000500
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000501 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000502 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
503 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000504 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000505 addLegalFPImmediate(APFloat(+0.0)); // FLD0
506 addLegalFPImmediate(APFloat(+1.0)); // FLD1
507 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
508 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000509 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
510 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
511 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
512 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000513 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000514
Dale Johannesen59a58732007-08-05 18:49:15 +0000515 // Long double always uses X87.
Evan Cheng92722532009-03-26 23:06:32 +0000516 if (!UseSoftFloat) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000517 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
518 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
519 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000520 {
521 bool ignored;
522 APFloat TmpFlt(+0.0);
523 TmpFlt.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
524 &ignored);
525 addLegalFPImmediate(TmpFlt); // FLD0
526 TmpFlt.changeSign();
527 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
528 APFloat TmpFlt2(+1.0);
529 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
530 &ignored);
531 addLegalFPImmediate(TmpFlt2); // FLD1
532 TmpFlt2.changeSign();
533 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
534 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000535
Evan Chengc7ce29b2009-02-13 22:36:38 +0000536 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000537 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
538 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000539 }
Dale Johannesen2f429012007-09-26 21:10:55 +0000540 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000541
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000542 // Always use a library call for pow.
Owen Anderson825b72b2009-08-11 20:47:22 +0000543 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
544 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
545 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000546
Owen Anderson825b72b2009-08-11 20:47:22 +0000547 setOperationAction(ISD::FLOG, MVT::f80, Expand);
548 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
549 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
550 setOperationAction(ISD::FEXP, MVT::f80, Expand);
551 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000552
Mon P Wangf007a8b2008-11-06 05:31:54 +0000553 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000554 // (for widening) or expand (for scalarization). Then we will selectively
555 // turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000556 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
557 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
558 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
559 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
560 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
561 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
562 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
563 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
564 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
565 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
566 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
567 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
568 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
569 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
570 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
571 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
572 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
573 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
574 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
575 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
576 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
577 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
578 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
579 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
580 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
581 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
582 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
583 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
584 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
585 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
586 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
587 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
588 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
589 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
590 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
591 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
592 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
593 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
594 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
595 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
596 setOperationAction(ISD::VSETCC, (MVT::SimpleValueType)VT, Expand);
597 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
598 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
599 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
600 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
601 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
602 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
603 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
604 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
605 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Dan Gohman87862e72009-12-11 21:31:27 +0000606 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000607 setOperationAction(ISD::TRUNCATE, (MVT::SimpleValueType)VT, Expand);
608 setOperationAction(ISD::SIGN_EXTEND, (MVT::SimpleValueType)VT, Expand);
609 setOperationAction(ISD::ZERO_EXTEND, (MVT::SimpleValueType)VT, Expand);
610 setOperationAction(ISD::ANY_EXTEND, (MVT::SimpleValueType)VT, Expand);
611 for (unsigned InnerVT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
612 InnerVT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
613 setTruncStoreAction((MVT::SimpleValueType)VT,
614 (MVT::SimpleValueType)InnerVT, Expand);
615 setLoadExtAction(ISD::SEXTLOAD, (MVT::SimpleValueType)VT, Expand);
616 setLoadExtAction(ISD::ZEXTLOAD, (MVT::SimpleValueType)VT, Expand);
617 setLoadExtAction(ISD::EXTLOAD, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000618 }
619
Evan Chengc7ce29b2009-02-13 22:36:38 +0000620 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
621 // with -msoft-float, disable use of MMX as well.
Evan Cheng92722532009-03-26 23:06:32 +0000622 if (!UseSoftFloat && !DisableMMX && Subtarget->hasMMX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000623 addRegisterClass(MVT::v8i8, X86::VR64RegisterClass);
624 addRegisterClass(MVT::v4i16, X86::VR64RegisterClass);
625 addRegisterClass(MVT::v2i32, X86::VR64RegisterClass);
626 addRegisterClass(MVT::v2f32, X86::VR64RegisterClass);
627 addRegisterClass(MVT::v1i64, X86::VR64RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000628
Owen Anderson825b72b2009-08-11 20:47:22 +0000629 setOperationAction(ISD::ADD, MVT::v8i8, Legal);
630 setOperationAction(ISD::ADD, MVT::v4i16, Legal);
631 setOperationAction(ISD::ADD, MVT::v2i32, Legal);
632 setOperationAction(ISD::ADD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000633
Owen Anderson825b72b2009-08-11 20:47:22 +0000634 setOperationAction(ISD::SUB, MVT::v8i8, Legal);
635 setOperationAction(ISD::SUB, MVT::v4i16, Legal);
636 setOperationAction(ISD::SUB, MVT::v2i32, Legal);
637 setOperationAction(ISD::SUB, MVT::v1i64, Legal);
Bill Wendlingc1fb0472007-03-10 09:57:05 +0000638
Owen Anderson825b72b2009-08-11 20:47:22 +0000639 setOperationAction(ISD::MULHS, MVT::v4i16, Legal);
640 setOperationAction(ISD::MUL, MVT::v4i16, Legal);
Bill Wendling74027e92007-03-15 21:24:36 +0000641
Owen Anderson825b72b2009-08-11 20:47:22 +0000642 setOperationAction(ISD::AND, MVT::v8i8, Promote);
643 AddPromotedToType (ISD::AND, MVT::v8i8, MVT::v1i64);
644 setOperationAction(ISD::AND, MVT::v4i16, Promote);
645 AddPromotedToType (ISD::AND, MVT::v4i16, MVT::v1i64);
646 setOperationAction(ISD::AND, MVT::v2i32, Promote);
647 AddPromotedToType (ISD::AND, MVT::v2i32, MVT::v1i64);
648 setOperationAction(ISD::AND, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000649
Owen Anderson825b72b2009-08-11 20:47:22 +0000650 setOperationAction(ISD::OR, MVT::v8i8, Promote);
651 AddPromotedToType (ISD::OR, MVT::v8i8, MVT::v1i64);
652 setOperationAction(ISD::OR, MVT::v4i16, Promote);
653 AddPromotedToType (ISD::OR, MVT::v4i16, MVT::v1i64);
654 setOperationAction(ISD::OR, MVT::v2i32, Promote);
655 AddPromotedToType (ISD::OR, MVT::v2i32, MVT::v1i64);
656 setOperationAction(ISD::OR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000657
Owen Anderson825b72b2009-08-11 20:47:22 +0000658 setOperationAction(ISD::XOR, MVT::v8i8, Promote);
659 AddPromotedToType (ISD::XOR, MVT::v8i8, MVT::v1i64);
660 setOperationAction(ISD::XOR, MVT::v4i16, Promote);
661 AddPromotedToType (ISD::XOR, MVT::v4i16, MVT::v1i64);
662 setOperationAction(ISD::XOR, MVT::v2i32, Promote);
663 AddPromotedToType (ISD::XOR, MVT::v2i32, MVT::v1i64);
664 setOperationAction(ISD::XOR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000665
Owen Anderson825b72b2009-08-11 20:47:22 +0000666 setOperationAction(ISD::LOAD, MVT::v8i8, Promote);
667 AddPromotedToType (ISD::LOAD, MVT::v8i8, MVT::v1i64);
668 setOperationAction(ISD::LOAD, MVT::v4i16, Promote);
669 AddPromotedToType (ISD::LOAD, MVT::v4i16, MVT::v1i64);
670 setOperationAction(ISD::LOAD, MVT::v2i32, Promote);
671 AddPromotedToType (ISD::LOAD, MVT::v2i32, MVT::v1i64);
672 setOperationAction(ISD::LOAD, MVT::v2f32, Promote);
673 AddPromotedToType (ISD::LOAD, MVT::v2f32, MVT::v1i64);
674 setOperationAction(ISD::LOAD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000675
Owen Anderson825b72b2009-08-11 20:47:22 +0000676 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i8, Custom);
677 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i16, Custom);
678 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i32, Custom);
679 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f32, Custom);
680 setOperationAction(ISD::BUILD_VECTOR, MVT::v1i64, Custom);
Bill Wendlinga348c562007-03-22 18:42:45 +0000681
Owen Anderson825b72b2009-08-11 20:47:22 +0000682 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8i8, Custom);
683 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i16, Custom);
684 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i32, Custom);
685 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v1i64, Custom);
Bill Wendling826f36f2007-03-28 00:57:11 +0000686
Owen Anderson825b72b2009-08-11 20:47:22 +0000687 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2f32, Custom);
688 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Custom);
689 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Custom);
690 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Custom);
Bill Wendling3180e202008-07-20 02:32:23 +0000691
Owen Anderson825b72b2009-08-11 20:47:22 +0000692 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i16, Custom);
Mon P Wang9e5ecb82008-12-12 01:25:51 +0000693
Owen Anderson825b72b2009-08-11 20:47:22 +0000694 setOperationAction(ISD::SELECT, MVT::v8i8, Promote);
695 setOperationAction(ISD::SELECT, MVT::v4i16, Promote);
696 setOperationAction(ISD::SELECT, MVT::v2i32, Promote);
697 setOperationAction(ISD::SELECT, MVT::v1i64, Custom);
698 setOperationAction(ISD::VSETCC, MVT::v8i8, Custom);
699 setOperationAction(ISD::VSETCC, MVT::v4i16, Custom);
700 setOperationAction(ISD::VSETCC, MVT::v2i32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000701 }
702
Evan Cheng92722532009-03-26 23:06:32 +0000703 if (!UseSoftFloat && Subtarget->hasSSE1()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000704 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000705
Owen Anderson825b72b2009-08-11 20:47:22 +0000706 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
707 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
708 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
709 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
710 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
711 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
712 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
713 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
714 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
715 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
716 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
717 setOperationAction(ISD::VSETCC, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000718 }
719
Evan Cheng92722532009-03-26 23:06:32 +0000720 if (!UseSoftFloat && Subtarget->hasSSE2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000721 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000722
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000723 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
724 // registers cannot be used even for integer operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000725 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
726 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
727 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
728 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000729
Owen Anderson825b72b2009-08-11 20:47:22 +0000730 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
731 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
732 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
733 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
734 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
735 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
736 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
737 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
738 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
739 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
740 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
741 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
742 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
743 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
744 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
745 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000746
Owen Anderson825b72b2009-08-11 20:47:22 +0000747 setOperationAction(ISD::VSETCC, MVT::v2f64, Custom);
748 setOperationAction(ISD::VSETCC, MVT::v16i8, Custom);
749 setOperationAction(ISD::VSETCC, MVT::v8i16, Custom);
750 setOperationAction(ISD::VSETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000751
Owen Anderson825b72b2009-08-11 20:47:22 +0000752 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
753 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
754 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
755 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
756 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000757
Mon P Wangeb38ebf2010-01-24 00:05:03 +0000758 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2f64, Custom);
759 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2i64, Custom);
760 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i8, Custom);
761 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i16, Custom);
762 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i32, Custom);
763
Evan Cheng2c3ae372006-04-12 21:21:57 +0000764 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Owen Anderson825b72b2009-08-11 20:47:22 +0000765 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
766 EVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000767 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000768 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000769 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000770 // Do not attempt to custom lower non-128-bit vectors
771 if (!VT.is128BitVector())
772 continue;
Owen Anderson825b72b2009-08-11 20:47:22 +0000773 setOperationAction(ISD::BUILD_VECTOR,
774 VT.getSimpleVT().SimpleTy, Custom);
775 setOperationAction(ISD::VECTOR_SHUFFLE,
776 VT.getSimpleVT().SimpleTy, Custom);
777 setOperationAction(ISD::EXTRACT_VECTOR_ELT,
778 VT.getSimpleVT().SimpleTy, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000779 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000780
Owen Anderson825b72b2009-08-11 20:47:22 +0000781 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
782 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
783 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
784 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
785 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
786 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000787
Nate Begemancdd1eec2008-02-12 22:51:28 +0000788 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000789 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
790 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000791 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000792
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000793 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000794 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; i++) {
795 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
Owen Andersone50ed302009-08-10 22:56:29 +0000796 EVT VT = SVT;
David Greene9b9838d2009-06-29 16:47:10 +0000797
798 // Do not attempt to promote non-128-bit vectors
799 if (!VT.is128BitVector()) {
800 continue;
801 }
Owen Andersond6662ad2009-08-10 20:46:15 +0000802 setOperationAction(ISD::AND, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000803 AddPromotedToType (ISD::AND, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000804 setOperationAction(ISD::OR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000805 AddPromotedToType (ISD::OR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000806 setOperationAction(ISD::XOR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000807 AddPromotedToType (ISD::XOR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000808 setOperationAction(ISD::LOAD, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000809 AddPromotedToType (ISD::LOAD, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000810 setOperationAction(ISD::SELECT, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000811 AddPromotedToType (ISD::SELECT, SVT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000812 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000813
Owen Anderson825b72b2009-08-11 20:47:22 +0000814 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000815
Evan Cheng2c3ae372006-04-12 21:21:57 +0000816 // Custom lower v2i64 and v2f64 selects.
Owen Anderson825b72b2009-08-11 20:47:22 +0000817 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
818 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
819 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
820 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000821
Owen Anderson825b72b2009-08-11 20:47:22 +0000822 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
823 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
Eli Friedman23ef1052009-06-06 03:57:58 +0000824 if (!DisableMMX && Subtarget->hasMMX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000825 setOperationAction(ISD::FP_TO_SINT, MVT::v2i32, Custom);
826 setOperationAction(ISD::SINT_TO_FP, MVT::v2i32, Custom);
Eli Friedman23ef1052009-06-06 03:57:58 +0000827 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000828 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000829
Nate Begeman14d12ca2008-02-11 04:19:36 +0000830 if (Subtarget->hasSSE41()) {
831 // FIXME: Do we need to handle scalar-to-vector here?
Owen Anderson825b72b2009-08-11 20:47:22 +0000832 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000833
834 // i8 and i16 vectors are custom , because the source register and source
835 // source memory operand types are not the same width. f32 vectors are
836 // custom since the immediate controlling the insert encodes additional
837 // information.
Owen Anderson825b72b2009-08-11 20:47:22 +0000838 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
839 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
840 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
841 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000842
Owen Anderson825b72b2009-08-11 20:47:22 +0000843 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
844 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
845 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
846 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000847
848 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000849 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Legal);
850 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000851 }
852 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000853
Nate Begeman30a0de92008-07-17 16:51:19 +0000854 if (Subtarget->hasSSE42()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000855 setOperationAction(ISD::VSETCC, MVT::v2i64, Custom);
Nate Begeman30a0de92008-07-17 16:51:19 +0000856 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000857
David Greene9b9838d2009-06-29 16:47:10 +0000858 if (!UseSoftFloat && Subtarget->hasAVX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000859 addRegisterClass(MVT::v8f32, X86::VR256RegisterClass);
860 addRegisterClass(MVT::v4f64, X86::VR256RegisterClass);
861 addRegisterClass(MVT::v8i32, X86::VR256RegisterClass);
862 addRegisterClass(MVT::v4i64, X86::VR256RegisterClass);
David Greened94c1012009-06-29 22:50:51 +0000863
Owen Anderson825b72b2009-08-11 20:47:22 +0000864 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
865 setOperationAction(ISD::LOAD, MVT::v8i32, Legal);
866 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
867 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
868 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
869 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
870 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
871 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
872 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
873 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
874 //setOperationAction(ISD::BUILD_VECTOR, MVT::v8f32, Custom);
875 //setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8f32, Custom);
876 //setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8f32, Custom);
877 //setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
878 //setOperationAction(ISD::VSETCC, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000879
880 // Operations to consider commented out -v16i16 v32i8
Owen Anderson825b72b2009-08-11 20:47:22 +0000881 //setOperationAction(ISD::ADD, MVT::v16i16, Legal);
882 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
883 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
884 //setOperationAction(ISD::SUB, MVT::v32i8, Legal);
885 //setOperationAction(ISD::SUB, MVT::v16i16, Legal);
886 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
887 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
888 //setOperationAction(ISD::MUL, MVT::v16i16, Legal);
889 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
890 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
891 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
892 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
893 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
894 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000895
Owen Anderson825b72b2009-08-11 20:47:22 +0000896 setOperationAction(ISD::VSETCC, MVT::v4f64, Custom);
897 // setOperationAction(ISD::VSETCC, MVT::v32i8, Custom);
898 // setOperationAction(ISD::VSETCC, MVT::v16i16, Custom);
899 setOperationAction(ISD::VSETCC, MVT::v8i32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000900
Owen Anderson825b72b2009-08-11 20:47:22 +0000901 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v32i8, Custom);
902 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i16, Custom);
903 // setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i16, Custom);
904 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i32, Custom);
905 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000906
Owen Anderson825b72b2009-08-11 20:47:22 +0000907 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f64, Custom);
908 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i64, Custom);
909 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f64, Custom);
910 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i64, Custom);
911 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f64, Custom);
912 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000913
914#if 0
915 // Not sure we want to do this since there are no 256-bit integer
916 // operations in AVX
917
918 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
919 // This includes 256-bit vectors
Owen Anderson825b72b2009-08-11 20:47:22 +0000920 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; ++i) {
921 EVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000922
923 // Do not attempt to custom lower non-power-of-2 vectors
924 if (!isPowerOf2_32(VT.getVectorNumElements()))
925 continue;
926
927 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
928 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
929 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
930 }
931
932 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000933 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i64, Custom);
934 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i64, Custom);
Eric Christopherfd179292009-08-27 18:07:15 +0000935 }
David Greene9b9838d2009-06-29 16:47:10 +0000936#endif
937
938#if 0
939 // Not sure we want to do this since there are no 256-bit integer
940 // operations in AVX
941
942 // Promote v32i8, v16i16, v8i32 load, select, and, or, xor to v4i64.
943 // Including 256-bit vectors
Owen Anderson825b72b2009-08-11 20:47:22 +0000944 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; i++) {
945 EVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000946
947 if (!VT.is256BitVector()) {
948 continue;
949 }
950 setOperationAction(ISD::AND, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000951 AddPromotedToType (ISD::AND, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000952 setOperationAction(ISD::OR, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000953 AddPromotedToType (ISD::OR, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000954 setOperationAction(ISD::XOR, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000955 AddPromotedToType (ISD::XOR, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000956 setOperationAction(ISD::LOAD, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000957 AddPromotedToType (ISD::LOAD, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000958 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000959 AddPromotedToType (ISD::SELECT, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000960 }
961
Owen Anderson825b72b2009-08-11 20:47:22 +0000962 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
David Greene9b9838d2009-06-29 16:47:10 +0000963#endif
964 }
965
Evan Cheng6be2c582006-04-05 23:38:46 +0000966 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000967 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Evan Cheng6be2c582006-04-05 23:38:46 +0000968
Bill Wendling74c37652008-12-09 22:08:41 +0000969 // Add/Sub/Mul with overflow operations are custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000970 setOperationAction(ISD::SADDO, MVT::i32, Custom);
971 setOperationAction(ISD::SADDO, MVT::i64, Custom);
972 setOperationAction(ISD::UADDO, MVT::i32, Custom);
973 setOperationAction(ISD::UADDO, MVT::i64, Custom);
974 setOperationAction(ISD::SSUBO, MVT::i32, Custom);
975 setOperationAction(ISD::SSUBO, MVT::i64, Custom);
976 setOperationAction(ISD::USUBO, MVT::i32, Custom);
977 setOperationAction(ISD::USUBO, MVT::i64, Custom);
978 setOperationAction(ISD::SMULO, MVT::i32, Custom);
979 setOperationAction(ISD::SMULO, MVT::i64, Custom);
Bill Wendling41ea7e72008-11-24 19:21:46 +0000980
Evan Chengd54f2d52009-03-31 19:38:51 +0000981 if (!Subtarget->is64Bit()) {
982 // These libcalls are not available in 32-bit.
983 setLibcallName(RTLIB::SHL_I128, 0);
984 setLibcallName(RTLIB::SRL_I128, 0);
985 setLibcallName(RTLIB::SRA_I128, 0);
986 }
987
Evan Cheng206ee9d2006-07-07 08:33:52 +0000988 // We have target-specific dag combine patterns for the following nodes:
989 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Evan Chengd880b972008-05-09 21:53:03 +0000990 setTargetDAGCombine(ISD::BUILD_VECTOR);
Chris Lattner83e6c992006-10-04 06:57:07 +0000991 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +0000992 setTargetDAGCombine(ISD::SHL);
993 setTargetDAGCombine(ISD::SRA);
994 setTargetDAGCombine(ISD::SRL);
Evan Cheng760d1942010-01-04 21:22:48 +0000995 setTargetDAGCombine(ISD::OR);
Chris Lattner149a4e52008-02-22 02:09:43 +0000996 setTargetDAGCombine(ISD::STORE);
Owen Anderson99177002009-06-29 18:04:45 +0000997 setTargetDAGCombine(ISD::MEMBARRIER);
Evan Cheng2e489c42009-12-16 00:53:11 +0000998 setTargetDAGCombine(ISD::ZERO_EXTEND);
Evan Cheng0b0cd912009-03-28 05:57:29 +0000999 if (Subtarget->is64Bit())
1000 setTargetDAGCombine(ISD::MUL);
Evan Cheng206ee9d2006-07-07 08:33:52 +00001001
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001002 computeRegisterProperties();
1003
Mon P Wangcd6e7252009-11-30 02:42:02 +00001004 // Divide and reminder operations have no vector equivalent and can
1005 // trap. Do a custom widening for these operations in which we never
1006 // generate more divides/remainder than the original vector width.
1007 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
1008 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
1009 if (!isTypeLegal((MVT::SimpleValueType)VT)) {
1010 setOperationAction(ISD::SDIV, (MVT::SimpleValueType) VT, Custom);
1011 setOperationAction(ISD::UDIV, (MVT::SimpleValueType) VT, Custom);
1012 setOperationAction(ISD::SREM, (MVT::SimpleValueType) VT, Custom);
1013 setOperationAction(ISD::UREM, (MVT::SimpleValueType) VT, Custom);
1014 }
1015 }
1016
Evan Cheng87ed7162006-02-14 08:25:08 +00001017 // FIXME: These should be based on subtarget info. Plus, the values should
1018 // be smaller when we are in optimizing for size mode.
Dan Gohman87060f52008-06-30 21:00:56 +00001019 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
1020 maxStoresPerMemcpy = 16; // For @llvm.memcpy -> sequence of stores
1021 maxStoresPerMemmove = 3; // For @llvm.memmove -> sequence of stores
Evan Chengfb8075d2008-02-28 00:43:03 +00001022 setPrefLoopAlignment(16);
Evan Cheng6ebf7bc2009-05-13 21:42:09 +00001023 benefitFromCodePlacementOpt = true;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001024}
1025
Scott Michel5b8f82e2008-03-10 15:42:14 +00001026
Owen Anderson825b72b2009-08-11 20:47:22 +00001027MVT::SimpleValueType X86TargetLowering::getSetCCResultType(EVT VT) const {
1028 return MVT::i8;
Scott Michel5b8f82e2008-03-10 15:42:14 +00001029}
1030
1031
Evan Cheng29286502008-01-23 23:17:41 +00001032/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
1033/// the desired ByVal argument alignment.
1034static void getMaxByValAlign(const Type *Ty, unsigned &MaxAlign) {
1035 if (MaxAlign == 16)
1036 return;
1037 if (const VectorType *VTy = dyn_cast<VectorType>(Ty)) {
1038 if (VTy->getBitWidth() == 128)
1039 MaxAlign = 16;
Evan Cheng29286502008-01-23 23:17:41 +00001040 } else if (const ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
1041 unsigned EltAlign = 0;
1042 getMaxByValAlign(ATy->getElementType(), EltAlign);
1043 if (EltAlign > MaxAlign)
1044 MaxAlign = EltAlign;
1045 } else if (const StructType *STy = dyn_cast<StructType>(Ty)) {
1046 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
1047 unsigned EltAlign = 0;
1048 getMaxByValAlign(STy->getElementType(i), EltAlign);
1049 if (EltAlign > MaxAlign)
1050 MaxAlign = EltAlign;
1051 if (MaxAlign == 16)
1052 break;
1053 }
1054 }
1055 return;
1056}
1057
1058/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
1059/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +00001060/// that contain SSE vectors are placed at 16-byte boundaries while the rest
1061/// are at 4-byte boundaries.
Evan Cheng29286502008-01-23 23:17:41 +00001062unsigned X86TargetLowering::getByValTypeAlignment(const Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +00001063 if (Subtarget->is64Bit()) {
1064 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00001065 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +00001066 if (TyAlign > 8)
1067 return TyAlign;
1068 return 8;
1069 }
1070
Evan Cheng29286502008-01-23 23:17:41 +00001071 unsigned Align = 4;
Dale Johannesen0c191872008-02-08 19:48:20 +00001072 if (Subtarget->hasSSE1())
1073 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +00001074 return Align;
1075}
Chris Lattner2b02a442007-02-25 08:29:00 +00001076
Evan Chengf0df0312008-05-15 08:39:06 +00001077/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Cheng0ef8de32008-05-15 22:13:02 +00001078/// and store operations as a result of memset, memcpy, and memmove
Owen Anderson825b72b2009-08-11 20:47:22 +00001079/// lowering. It returns MVT::iAny if SelectionDAG should be responsible for
Evan Chengf0df0312008-05-15 08:39:06 +00001080/// determining it.
Owen Andersone50ed302009-08-10 22:56:29 +00001081EVT
Evan Chengf0df0312008-05-15 08:39:06 +00001082X86TargetLowering::getOptimalMemOpType(uint64_t Size, unsigned Align,
Devang Patel578efa92009-06-05 21:57:13 +00001083 bool isSrcConst, bool isSrcStr,
1084 SelectionDAG &DAG) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001085 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1086 // linux. This is because the stack realignment code can't handle certain
1087 // cases like PR2962. This should be removed when PR2962 is fixed.
Devang Patel578efa92009-06-05 21:57:13 +00001088 const Function *F = DAG.getMachineFunction().getFunction();
1089 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
1090 if (!NoImplicitFloatOps && Subtarget->getStackAlignment() >= 16) {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001091 if ((isSrcConst || isSrcStr) && Subtarget->hasSSE2() && Size >= 16)
Owen Anderson825b72b2009-08-11 20:47:22 +00001092 return MVT::v4i32;
Chris Lattner4002a1b2008-10-28 05:49:35 +00001093 if ((isSrcConst || isSrcStr) && Subtarget->hasSSE1() && Size >= 16)
Owen Anderson825b72b2009-08-11 20:47:22 +00001094 return MVT::v4f32;
Chris Lattner4002a1b2008-10-28 05:49:35 +00001095 }
Evan Chengf0df0312008-05-15 08:39:06 +00001096 if (Subtarget->is64Bit() && Size >= 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00001097 return MVT::i64;
1098 return MVT::i32;
Evan Chengf0df0312008-05-15 08:39:06 +00001099}
1100
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001101/// getJumpTableEncoding - Return the entry encoding for a jump table in the
1102/// current function. The returned value is a member of the
1103/// MachineJumpTableInfo::JTEntryKind enum.
1104unsigned X86TargetLowering::getJumpTableEncoding() const {
1105 // In GOT pic mode, each entry in the jump table is emitted as a @GOTOFF
1106 // symbol.
1107 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1108 Subtarget->isPICStyleGOT())
Chris Lattnerc64daab2010-01-26 05:02:42 +00001109 return MachineJumpTableInfo::EK_Custom32;
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001110
1111 // Otherwise, use the normal jump table encoding heuristics.
1112 return TargetLowering::getJumpTableEncoding();
1113}
1114
Chris Lattner589c6f62010-01-26 06:28:43 +00001115/// getPICBaseSymbol - Return the X86-32 PIC base.
1116MCSymbol *
1117X86TargetLowering::getPICBaseSymbol(const MachineFunction *MF,
1118 MCContext &Ctx) const {
1119 const MCAsmInfo &MAI = *getTargetMachine().getMCAsmInfo();
1120 return Ctx.GetOrCreateSymbol(Twine(MAI.getPrivateGlobalPrefix())+
1121 Twine(MF->getFunctionNumber())+"$pb");
1122}
1123
1124
Chris Lattnerc64daab2010-01-26 05:02:42 +00001125const MCExpr *
1126X86TargetLowering::LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI,
1127 const MachineBasicBlock *MBB,
1128 unsigned uid,MCContext &Ctx) const{
1129 assert(getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1130 Subtarget->isPICStyleGOT());
1131 // In 32-bit ELF systems, our jump table entries are formed with @GOTOFF
1132 // entries.
1133
1134 // FIXME: @GOTOFF should be a property of MCSymbolRefExpr not in the MCSymbol.
1135 std::string Name = MBB->getSymbol(Ctx)->getName() + "@GOTOFF";
1136 return MCSymbolRefExpr::Create(Ctx.GetOrCreateSymbol(StringRef(Name)), Ctx);
1137}
1138
Evan Chengcc415862007-11-09 01:32:10 +00001139/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1140/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001141SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Chris Lattner589c6f62010-01-26 06:28:43 +00001142 SelectionDAG &DAG) const {
Chris Lattnere4df7562009-07-09 03:15:51 +00001143 if (!Subtarget->is64Bit())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001144 // This doesn't have DebugLoc associated with it, but is not really the
1145 // same as a Register.
1146 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc::getUnknownLoc(),
1147 getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001148 return Table;
1149}
1150
Chris Lattner589c6f62010-01-26 06:28:43 +00001151/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
1152/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
1153/// MCExpr.
1154const MCExpr *X86TargetLowering::
1155getPICJumpTableRelocBaseExpr(const MachineFunction *MF, unsigned JTI,
1156 MCContext &Ctx) const {
1157 // X86-64 uses RIP relative addressing based on the jump table label.
1158 if (Subtarget->isPICStyleRIPRel())
1159 return TargetLowering::getPICJumpTableRelocBaseExpr(MF, JTI, Ctx);
1160
1161 // Otherwise, the reference is relative to the PIC base.
1162 return MCSymbolRefExpr::Create(getPICBaseSymbol(MF, Ctx), Ctx);
1163}
1164
Bill Wendlingb4202b82009-07-01 18:50:55 +00001165/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +00001166unsigned X86TargetLowering::getFunctionAlignment(const Function *F) const {
Dan Gohman25103a22009-08-18 00:20:06 +00001167 return F->hasFnAttr(Attribute::OptimizeForSize) ? 0 : 4;
Bill Wendling20c568f2009-06-30 22:38:32 +00001168}
1169
Chris Lattner2b02a442007-02-25 08:29:00 +00001170//===----------------------------------------------------------------------===//
1171// Return Value Calling Convention Implementation
1172//===----------------------------------------------------------------------===//
1173
Chris Lattner59ed56b2007-02-28 04:55:35 +00001174#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001175
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001176bool
1177X86TargetLowering::CanLowerReturn(CallingConv::ID CallConv, bool isVarArg,
1178 const SmallVectorImpl<EVT> &OutTys,
1179 const SmallVectorImpl<ISD::ArgFlagsTy> &ArgsFlags,
1180 SelectionDAG &DAG) {
1181 SmallVector<CCValAssign, 16> RVLocs;
1182 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1183 RVLocs, *DAG.getContext());
1184 return CCInfo.CheckReturn(OutTys, ArgsFlags, RetCC_X86);
1185}
1186
Dan Gohman98ca4f22009-08-05 01:29:28 +00001187SDValue
1188X86TargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001189 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001190 const SmallVectorImpl<ISD::OutputArg> &Outs,
1191 DebugLoc dl, SelectionDAG &DAG) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001192
Chris Lattner9774c912007-02-27 05:28:59 +00001193 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001194 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1195 RVLocs, *DAG.getContext());
1196 CCInfo.AnalyzeReturn(Outs, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001197
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001198 // If this is the first return lowered for this function, add the regs to the
1199 // liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00001200 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Chris Lattner9774c912007-02-27 05:28:59 +00001201 for (unsigned i = 0; i != RVLocs.size(); ++i)
1202 if (RVLocs[i].isRegLoc())
Chris Lattner84bc5422007-12-31 04:13:23 +00001203 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001204 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001205
Dan Gohman475871a2008-07-27 21:46:04 +00001206 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001207
Dan Gohman475871a2008-07-27 21:46:04 +00001208 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001209 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1210 // Operand #1 = Bytes To Pop
Dan Gohman2f67df72009-09-03 17:18:51 +00001211 RetOps.push_back(DAG.getTargetConstant(getBytesToPopOnReturn(), MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001212
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001213 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001214 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1215 CCValAssign &VA = RVLocs[i];
1216 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohman98ca4f22009-08-05 01:29:28 +00001217 SDValue ValToCopy = Outs[i].Val;
Scott Michelfdc40a02009-02-17 22:15:04 +00001218
Chris Lattner447ff682008-03-11 03:23:40 +00001219 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1220 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001221 if (VA.getLocReg() == X86::ST0 ||
1222 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001223 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1224 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001225 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Owen Anderson825b72b2009-08-11 20:47:22 +00001226 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001227 RetOps.push_back(ValToCopy);
1228 // Don't emit a copytoreg.
1229 continue;
1230 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001231
Evan Cheng242b38b2009-02-23 09:03:22 +00001232 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1233 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001234 if (Subtarget->is64Bit()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001235 EVT ValVT = ValToCopy.getValueType();
Evan Cheng242b38b2009-02-23 09:03:22 +00001236 if (ValVT.isVector() && ValVT.getSizeInBits() == 64) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001237 ValToCopy = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, ValToCopy);
Evan Cheng242b38b2009-02-23 09:03:22 +00001238 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1)
Owen Anderson825b72b2009-08-11 20:47:22 +00001239 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, ValToCopy);
Evan Cheng242b38b2009-02-23 09:03:22 +00001240 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001241 }
1242
Dale Johannesendd64c412009-02-04 00:33:20 +00001243 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001244 Flag = Chain.getValue(1);
1245 }
Dan Gohman61a92132008-04-21 23:59:07 +00001246
1247 // The x86-64 ABI for returning structs by value requires that we copy
1248 // the sret argument into %rax for the return. We saved the argument into
1249 // a virtual register in the entry block, so now we copy the value out
1250 // and into %rax.
1251 if (Subtarget->is64Bit() &&
1252 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1253 MachineFunction &MF = DAG.getMachineFunction();
1254 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1255 unsigned Reg = FuncInfo->getSRetReturnReg();
1256 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001257 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001258 FuncInfo->setSRetReturnReg(Reg);
1259 }
Dale Johannesendd64c412009-02-04 00:33:20 +00001260 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001261
Dale Johannesendd64c412009-02-04 00:33:20 +00001262 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001263 Flag = Chain.getValue(1);
Dan Gohman00326812009-10-12 16:36:12 +00001264
1265 // RAX now acts like a return value.
1266 MF.getRegInfo().addLiveOut(X86::RAX);
Dan Gohman61a92132008-04-21 23:59:07 +00001267 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001268
Chris Lattner447ff682008-03-11 03:23:40 +00001269 RetOps[0] = Chain; // Update chain.
1270
1271 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001272 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001273 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001274
1275 return DAG.getNode(X86ISD::RET_FLAG, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001276 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001277}
1278
Dan Gohman98ca4f22009-08-05 01:29:28 +00001279/// LowerCallResult - Lower the result values of a call into the
1280/// appropriate copies out of appropriate physical registers.
1281///
1282SDValue
1283X86TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001284 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001285 const SmallVectorImpl<ISD::InputArg> &Ins,
1286 DebugLoc dl, SelectionDAG &DAG,
1287 SmallVectorImpl<SDValue> &InVals) {
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001288
Chris Lattnere32bbf62007-02-28 07:09:55 +00001289 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001290 SmallVector<CCValAssign, 16> RVLocs;
Torok Edwin3f142c32009-02-01 18:15:56 +00001291 bool Is64Bit = Subtarget->is64Bit();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001292 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +00001293 RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001294 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001295
Chris Lattner3085e152007-02-25 08:59:22 +00001296 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001297 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001298 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001299 EVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001300
Torok Edwin3f142c32009-02-01 18:15:56 +00001301 // If this is x86-64, and we disabled SSE, we can't return FP values
Owen Anderson825b72b2009-08-11 20:47:22 +00001302 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Dan Gohman98ca4f22009-08-05 01:29:28 +00001303 ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasSSE1())) {
Torok Edwin804e0fe2009-07-08 19:04:27 +00001304 llvm_report_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001305 }
1306
Chris Lattner8e6da152008-03-10 21:08:41 +00001307 // If this is a call to a function that returns an fp value on the floating
1308 // point stack, but where we prefer to use the value in xmm registers, copy
1309 // it out as F80 and use a truncate to move it from fp stack reg to xmm reg.
Dan Gohman37eed792009-02-04 17:28:58 +00001310 if ((VA.getLocReg() == X86::ST0 ||
1311 VA.getLocReg() == X86::ST1) &&
1312 isScalarFPTypeInSSEReg(VA.getValVT())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001313 CopyVT = MVT::f80;
Chris Lattner3085e152007-02-25 08:59:22 +00001314 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001315
Evan Cheng79fb3b42009-02-20 20:43:02 +00001316 SDValue Val;
1317 if (Is64Bit && CopyVT.isVector() && CopyVT.getSizeInBits() == 64) {
Evan Cheng242b38b2009-02-23 09:03:22 +00001318 // For x86-64, MMX values are returned in XMM0 / XMM1 except for v1i64.
1319 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
1320 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001321 MVT::v2i64, InFlag).getValue(1);
Evan Cheng242b38b2009-02-23 09:03:22 +00001322 Val = Chain.getValue(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001323 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1324 Val, DAG.getConstant(0, MVT::i64));
Evan Cheng242b38b2009-02-23 09:03:22 +00001325 } else {
1326 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001327 MVT::i64, InFlag).getValue(1);
Evan Cheng242b38b2009-02-23 09:03:22 +00001328 Val = Chain.getValue(0);
1329 }
Evan Cheng79fb3b42009-02-20 20:43:02 +00001330 Val = DAG.getNode(ISD::BIT_CONVERT, dl, CopyVT, Val);
1331 } else {
1332 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1333 CopyVT, InFlag).getValue(1);
1334 Val = Chain.getValue(0);
1335 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001336 InFlag = Chain.getValue(2);
Chris Lattner112dedc2007-12-29 06:41:28 +00001337
Dan Gohman37eed792009-02-04 17:28:58 +00001338 if (CopyVT != VA.getValVT()) {
Chris Lattner8e6da152008-03-10 21:08:41 +00001339 // Round the F80 the right size, which also moves to the appropriate xmm
1340 // register.
Dan Gohman37eed792009-02-04 17:28:58 +00001341 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
Chris Lattner8e6da152008-03-10 21:08:41 +00001342 // This truncation won't change the value.
1343 DAG.getIntPtrConstant(1));
1344 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001345
Dan Gohman98ca4f22009-08-05 01:29:28 +00001346 InVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001347 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001348
Dan Gohman98ca4f22009-08-05 01:29:28 +00001349 return Chain;
Chris Lattner2b02a442007-02-25 08:29:00 +00001350}
1351
1352
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001353//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001354// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001355//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001356// StdCall calling convention seems to be standard for many Windows' API
1357// routines and around. It differs from C calling convention just a little:
1358// callee should clean up the stack, not caller. Symbols should be also
1359// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001360// For info on fast calling convention see Fast Calling Convention (tail call)
1361// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001362
Dan Gohman98ca4f22009-08-05 01:29:28 +00001363/// CallIsStructReturn - Determines whether a call uses struct return
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001364/// semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001365static bool CallIsStructReturn(const SmallVectorImpl<ISD::OutputArg> &Outs) {
1366 if (Outs.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001367 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001368
Dan Gohman98ca4f22009-08-05 01:29:28 +00001369 return Outs[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001370}
1371
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001372/// ArgsAreStructReturn - Determines whether a function uses struct
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001373/// return semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001374static bool
1375ArgsAreStructReturn(const SmallVectorImpl<ISD::InputArg> &Ins) {
1376 if (Ins.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001377 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001378
Dan Gohman98ca4f22009-08-05 01:29:28 +00001379 return Ins[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001380}
1381
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001382/// IsCalleePop - Determines whether the callee is required to pop its
1383/// own arguments. Callee pop is necessary to support tail calls.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001384bool X86TargetLowering::IsCalleePop(bool IsVarArg, CallingConv::ID CallingConv){
Gordon Henriksen86737662008-01-05 16:56:59 +00001385 if (IsVarArg)
1386 return false;
1387
Dan Gohman095cc292008-09-13 01:54:27 +00001388 switch (CallingConv) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001389 default:
1390 return false;
1391 case CallingConv::X86_StdCall:
1392 return !Subtarget->is64Bit();
1393 case CallingConv::X86_FastCall:
1394 return !Subtarget->is64Bit();
1395 case CallingConv::Fast:
1396 return PerformTailCallOpt;
1397 }
1398}
1399
Dan Gohman095cc292008-09-13 01:54:27 +00001400/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
1401/// given CallingConvention value.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001402CCAssignFn *X86TargetLowering::CCAssignFnForNode(CallingConv::ID CC) const {
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001403 if (Subtarget->is64Bit()) {
Anton Korobeynikov1a979d92008-03-22 20:57:27 +00001404 if (Subtarget->isTargetWin64())
Anton Korobeynikov8f88cb02008-03-22 20:37:30 +00001405 return CC_X86_Win64_C;
Evan Chenge9ac9e62008-09-07 09:07:23 +00001406 else
1407 return CC_X86_64_C;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001408 }
1409
Gordon Henriksen86737662008-01-05 16:56:59 +00001410 if (CC == CallingConv::X86_FastCall)
1411 return CC_X86_32_FastCall;
Evan Chengb188dd92008-09-10 18:25:29 +00001412 else if (CC == CallingConv::Fast)
1413 return CC_X86_32_FastCC;
Gordon Henriksen86737662008-01-05 16:56:59 +00001414 else
1415 return CC_X86_32_C;
1416}
1417
Dan Gohman98ca4f22009-08-05 01:29:28 +00001418/// NameDecorationForCallConv - Selects the appropriate decoration to
1419/// apply to a MachineFunction containing a given calling convention.
Gordon Henriksen86737662008-01-05 16:56:59 +00001420NameDecorationStyle
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001421X86TargetLowering::NameDecorationForCallConv(CallingConv::ID CallConv) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001422 if (CallConv == CallingConv::X86_FastCall)
Gordon Henriksen86737662008-01-05 16:56:59 +00001423 return FastCall;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001424 else if (CallConv == CallingConv::X86_StdCall)
Gordon Henriksen86737662008-01-05 16:56:59 +00001425 return StdCall;
1426 return None;
1427}
1428
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001429
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001430/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1431/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001432/// the specific parameter attribute. The copy will be passed as a byval
1433/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001434static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001435CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001436 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1437 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001438 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesendd64c412009-02-04 00:33:20 +00001439 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001440 /*AlwaysInline=*/true, NULL, 0, NULL, 0);
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001441}
1442
Evan Cheng0c439eb2010-01-27 00:07:07 +00001443/// FuncIsMadeTailCallSafe - Return true if the function is being made into
1444/// a tailcall target by changing its ABI.
1445static bool FuncIsMadeTailCallSafe(CallingConv::ID CC) {
1446 return PerformTailCallOpt && CC == CallingConv::Fast;
1447}
1448
Dan Gohman98ca4f22009-08-05 01:29:28 +00001449SDValue
1450X86TargetLowering::LowerMemArgument(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001451 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001452 const SmallVectorImpl<ISD::InputArg> &Ins,
1453 DebugLoc dl, SelectionDAG &DAG,
1454 const CCValAssign &VA,
1455 MachineFrameInfo *MFI,
1456 unsigned i) {
Rafael Espindola7effac52007-09-14 15:48:13 +00001457 // Create the nodes corresponding to a load from this parameter slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001458 ISD::ArgFlagsTy Flags = Ins[i].Flags;
Evan Cheng0c439eb2010-01-27 00:07:07 +00001459 bool AlwaysUseMutable = FuncIsMadeTailCallSafe(CallConv);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001460 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Anton Korobeynikov22472762009-08-14 18:19:10 +00001461 EVT ValVT;
1462
1463 // If value is passed by pointer we have address passed instead of the value
1464 // itself.
1465 if (VA.getLocInfo() == CCValAssign::Indirect)
1466 ValVT = VA.getLocVT();
1467 else
1468 ValVT = VA.getValVT();
Evan Chenge70bb592008-01-10 02:24:25 +00001469
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001470 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001471 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001472 // In case of tail call optimization mark all arguments mutable. Since they
1473 // could be overwritten by lowering of arguments in case of a tail call.
Anton Korobeynikov22472762009-08-14 18:19:10 +00001474 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
David Greene3f2bf852009-11-12 20:49:22 +00001475 VA.getLocMemOffset(), isImmutable, false);
Dan Gohman475871a2008-07-27 21:46:04 +00001476 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Duncan Sands276dcbd2008-03-21 09:14:45 +00001477 if (Flags.isByVal())
Rafael Espindola7effac52007-09-14 15:48:13 +00001478 return FIN;
Anton Korobeynikov22472762009-08-14 18:19:10 +00001479 return DAG.getLoad(ValVT, dl, Chain, FIN,
Evan Cheng65531552009-10-17 07:53:04 +00001480 PseudoSourceValue::getFixedStack(FI), 0);
Rafael Espindola7effac52007-09-14 15:48:13 +00001481}
1482
Dan Gohman475871a2008-07-27 21:46:04 +00001483SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001484X86TargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001485 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001486 bool isVarArg,
1487 const SmallVectorImpl<ISD::InputArg> &Ins,
1488 DebugLoc dl,
1489 SelectionDAG &DAG,
1490 SmallVectorImpl<SDValue> &InVals) {
1491
Evan Cheng1bc78042006-04-26 01:20:17 +00001492 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001493 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001494
Gordon Henriksen86737662008-01-05 16:56:59 +00001495 const Function* Fn = MF.getFunction();
1496 if (Fn->hasExternalLinkage() &&
1497 Subtarget->isTargetCygMing() &&
1498 Fn->getName() == "main")
1499 FuncInfo->setForceFramePointer(true);
1500
1501 // Decorate the function name.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001502 FuncInfo->setDecorationStyle(NameDecorationForCallConv(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001503
Evan Cheng1bc78042006-04-26 01:20:17 +00001504 MachineFrameInfo *MFI = MF.getFrameInfo();
Gordon Henriksen86737662008-01-05 16:56:59 +00001505 bool Is64Bit = Subtarget->is64Bit();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001506 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001507
Dan Gohman98ca4f22009-08-05 01:29:28 +00001508 assert(!(isVarArg && CallConv == CallingConv::Fast) &&
Gordon Henriksenae636f82008-01-03 16:47:34 +00001509 "Var args not supported with calling convention fastcc");
1510
Chris Lattner638402b2007-02-28 07:00:42 +00001511 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001512 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001513 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1514 ArgLocs, *DAG.getContext());
1515 CCInfo.AnalyzeFormalArguments(Ins, CCAssignFnForNode(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001516
Chris Lattnerf39f7712007-02-28 05:46:49 +00001517 unsigned LastVal = ~0U;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001518 SDValue ArgValue;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001519 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1520 CCValAssign &VA = ArgLocs[i];
1521 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1522 // places.
1523 assert(VA.getValNo() != LastVal &&
1524 "Don't support value assigned to multiple locs yet");
1525 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001526
Chris Lattnerf39f7712007-02-28 05:46:49 +00001527 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001528 EVT RegVT = VA.getLocVT();
Devang Patel8a84e442009-01-05 17:31:22 +00001529 TargetRegisterClass *RC = NULL;
Owen Anderson825b72b2009-08-11 20:47:22 +00001530 if (RegVT == MVT::i32)
Chris Lattnerf39f7712007-02-28 05:46:49 +00001531 RC = X86::GR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001532 else if (Is64Bit && RegVT == MVT::i64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001533 RC = X86::GR64RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001534 else if (RegVT == MVT::f32)
Gordon Henriksen86737662008-01-05 16:56:59 +00001535 RC = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001536 else if (RegVT == MVT::f64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001537 RC = X86::FR64RegisterClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001538 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Evan Chengee472b12008-04-25 07:56:45 +00001539 RC = X86::VR128RegisterClass;
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001540 else if (RegVT.isVector() && RegVT.getSizeInBits() == 64)
1541 RC = X86::VR64RegisterClass;
1542 else
Torok Edwinc23197a2009-07-14 16:55:14 +00001543 llvm_unreachable("Unknown argument type!");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001544
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001545 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001546 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001547
Chris Lattnerf39f7712007-02-28 05:46:49 +00001548 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1549 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1550 // right size.
1551 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001552 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001553 DAG.getValueType(VA.getValVT()));
1554 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001555 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001556 DAG.getValueType(VA.getValVT()));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001557 else if (VA.getLocInfo() == CCValAssign::BCvt)
Anton Korobeynikov6dde14b2009-08-03 08:14:14 +00001558 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001559
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001560 if (VA.isExtInLoc()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001561 // Handle MMX values passed in XMM regs.
1562 if (RegVT.isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001563 ArgValue = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1564 ArgValue, DAG.getConstant(0, MVT::i64));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001565 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
1566 } else
1567 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001568 }
Chris Lattnerf39f7712007-02-28 05:46:49 +00001569 } else {
1570 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001571 ArgValue = LowerMemArgument(Chain, CallConv, Ins, dl, DAG, VA, MFI, i);
Evan Cheng1bc78042006-04-26 01:20:17 +00001572 }
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001573
1574 // If value is passed via pointer - do a load.
1575 if (VA.getLocInfo() == CCValAssign::Indirect)
Dan Gohman98ca4f22009-08-05 01:29:28 +00001576 ArgValue = DAG.getLoad(VA.getValVT(), dl, Chain, ArgValue, NULL, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001577
Dan Gohman98ca4f22009-08-05 01:29:28 +00001578 InVals.push_back(ArgValue);
Evan Cheng1bc78042006-04-26 01:20:17 +00001579 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001580
Dan Gohman61a92132008-04-21 23:59:07 +00001581 // The x86-64 ABI for returning structs by value requires that we copy
1582 // the sret argument into %rax for the return. Save the argument into
1583 // a virtual register so that we can access it from the return points.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001584 if (Is64Bit && MF.getFunction()->hasStructRetAttr()) {
Dan Gohman61a92132008-04-21 23:59:07 +00001585 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1586 unsigned Reg = FuncInfo->getSRetReturnReg();
1587 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001588 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001589 FuncInfo->setSRetReturnReg(Reg);
1590 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001591 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001592 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Dan Gohman61a92132008-04-21 23:59:07 +00001593 }
1594
Chris Lattnerf39f7712007-02-28 05:46:49 +00001595 unsigned StackSize = CCInfo.getNextStackOffset();
Evan Cheng0c439eb2010-01-27 00:07:07 +00001596 // Align stack specially for tail calls.
1597 if (FuncIsMadeTailCallSafe(CallConv))
Gordon Henriksenae636f82008-01-03 16:47:34 +00001598 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001599
Evan Cheng1bc78042006-04-26 01:20:17 +00001600 // If the function takes variable number of arguments, make a frame index for
1601 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001602 if (isVarArg) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001603 if (Is64Bit || CallConv != CallingConv::X86_FastCall) {
David Greene3f2bf852009-11-12 20:49:22 +00001604 VarArgsFrameIndex = MFI->CreateFixedObject(1, StackSize, true, false);
Gordon Henriksen86737662008-01-05 16:56:59 +00001605 }
1606 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001607 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1608
1609 // FIXME: We should really autogenerate these arrays
1610 static const unsigned GPR64ArgRegsWin64[] = {
1611 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001612 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001613 static const unsigned XMMArgRegsWin64[] = {
1614 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
1615 };
1616 static const unsigned GPR64ArgRegs64Bit[] = {
1617 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1618 };
1619 static const unsigned XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001620 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1621 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1622 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001623 const unsigned *GPR64ArgRegs, *XMMArgRegs;
1624
1625 if (IsWin64) {
1626 TotalNumIntRegs = 4; TotalNumXMMRegs = 4;
1627 GPR64ArgRegs = GPR64ArgRegsWin64;
1628 XMMArgRegs = XMMArgRegsWin64;
1629 } else {
1630 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1631 GPR64ArgRegs = GPR64ArgRegs64Bit;
1632 XMMArgRegs = XMMArgRegs64Bit;
1633 }
1634 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1635 TotalNumIntRegs);
1636 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs,
1637 TotalNumXMMRegs);
1638
Devang Patel578efa92009-06-05 21:57:13 +00001639 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Evan Chengc7ce29b2009-02-13 22:36:38 +00001640 assert(!(NumXMMRegs && !Subtarget->hasSSE1()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001641 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001642 assert(!(NumXMMRegs && UseSoftFloat && NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00001643 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001644 if (UseSoftFloat || NoImplicitFloatOps || !Subtarget->hasSSE1())
Torok Edwin3f142c32009-02-01 18:15:56 +00001645 // Kernel mode asks for SSE to be disabled, so don't push them
1646 // on the stack.
1647 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00001648
Gordon Henriksen86737662008-01-05 16:56:59 +00001649 // For X86-64, if there are vararg parameters that are passed via
1650 // registers, then we must store them to their spots on the stack so they
1651 // may be loaded by deferencing the result of va_next.
1652 VarArgsGPOffset = NumIntRegs * 8;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001653 VarArgsFPOffset = TotalNumIntRegs * 8 + NumXMMRegs * 16;
1654 RegSaveFrameIndex = MFI->CreateStackObject(TotalNumIntRegs * 8 +
David Greene3f2bf852009-11-12 20:49:22 +00001655 TotalNumXMMRegs * 16, 16,
1656 false);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001657
Gordon Henriksen86737662008-01-05 16:56:59 +00001658 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001659 SmallVector<SDValue, 8> MemOps;
1660 SDValue RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
Dan Gohmand6708ea2009-08-15 01:38:56 +00001661 unsigned Offset = VarArgsGPOffset;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001662 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Dan Gohmand6708ea2009-08-15 01:38:56 +00001663 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
1664 DAG.getIntPtrConstant(Offset));
Bob Wilson998e1252009-04-20 18:36:57 +00001665 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
1666 X86::GR64RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00001667 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00001668 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00001669 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Evan Chengff89dcb2009-10-18 18:16:27 +00001670 PseudoSourceValue::getFixedStack(RegSaveFrameIndex),
Dan Gohmand6708ea2009-08-15 01:38:56 +00001671 Offset);
Gordon Henriksen86737662008-01-05 16:56:59 +00001672 MemOps.push_back(Store);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001673 Offset += 8;
Gordon Henriksen86737662008-01-05 16:56:59 +00001674 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001675
Dan Gohmanface41a2009-08-16 21:24:25 +00001676 if (TotalNumXMMRegs != 0 && NumXMMRegs != TotalNumXMMRegs) {
1677 // Now store the XMM (fp + vector) parameter registers.
1678 SmallVector<SDValue, 11> SaveXMMOps;
1679 SaveXMMOps.push_back(Chain);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001680
Dan Gohmanface41a2009-08-16 21:24:25 +00001681 unsigned AL = MF.addLiveIn(X86::AL, X86::GR8RegisterClass);
1682 SDValue ALVal = DAG.getCopyFromReg(DAG.getEntryNode(), dl, AL, MVT::i8);
1683 SaveXMMOps.push_back(ALVal);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001684
Dan Gohmanface41a2009-08-16 21:24:25 +00001685 SaveXMMOps.push_back(DAG.getIntPtrConstant(RegSaveFrameIndex));
1686 SaveXMMOps.push_back(DAG.getIntPtrConstant(VarArgsFPOffset));
Dan Gohmand6708ea2009-08-15 01:38:56 +00001687
Dan Gohmanface41a2009-08-16 21:24:25 +00001688 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
1689 unsigned VReg = MF.addLiveIn(XMMArgRegs[NumXMMRegs],
1690 X86::VR128RegisterClass);
1691 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::v4f32);
1692 SaveXMMOps.push_back(Val);
1693 }
1694 MemOps.push_back(DAG.getNode(X86ISD::VASTART_SAVE_XMM_REGS, dl,
1695 MVT::Other,
1696 &SaveXMMOps[0], SaveXMMOps.size()));
Gordon Henriksen86737662008-01-05 16:56:59 +00001697 }
Dan Gohmanface41a2009-08-16 21:24:25 +00001698
1699 if (!MemOps.empty())
1700 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
1701 &MemOps[0], MemOps.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00001702 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001703 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001704
Gordon Henriksen86737662008-01-05 16:56:59 +00001705 // Some CCs need callee pop.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001706 if (IsCalleePop(isVarArg, CallConv)) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001707 BytesToPopOnReturn = StackSize; // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001708 } else {
Anton Korobeynikov1d9bacc2007-03-06 08:12:33 +00001709 BytesToPopOnReturn = 0; // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001710 // If this is an sret function, the return should pop the hidden pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001711 if (!Is64Bit && CallConv != CallingConv::Fast && ArgsAreStructReturn(Ins))
Scott Michelfdc40a02009-02-17 22:15:04 +00001712 BytesToPopOnReturn = 4;
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001713 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001714
Gordon Henriksen86737662008-01-05 16:56:59 +00001715 if (!Is64Bit) {
1716 RegSaveFrameIndex = 0xAAAAAAA; // RegSaveFrameIndex is X86-64 only.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001717 if (CallConv == CallingConv::X86_FastCall)
Gordon Henriksen86737662008-01-05 16:56:59 +00001718 VarArgsFrameIndex = 0xAAAAAAA; // fastcc functions can't have varargs.
1719 }
Evan Cheng25caf632006-05-23 21:06:34 +00001720
Anton Korobeynikova2780e12007-08-15 17:12:32 +00001721 FuncInfo->setBytesToPopOnReturn(BytesToPopOnReturn);
Evan Cheng1bc78042006-04-26 01:20:17 +00001722
Dan Gohman98ca4f22009-08-05 01:29:28 +00001723 return Chain;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001724}
1725
Dan Gohman475871a2008-07-27 21:46:04 +00001726SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001727X86TargetLowering::LowerMemOpCallTo(SDValue Chain,
1728 SDValue StackPtr, SDValue Arg,
1729 DebugLoc dl, SelectionDAG &DAG,
Evan Chengdffbd832008-01-10 00:09:10 +00001730 const CCValAssign &VA,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001731 ISD::ArgFlagsTy Flags) {
Anton Korobeynikovcf6b7392009-08-03 08:12:53 +00001732 const unsigned FirstStackArgOffset = (Subtarget->isTargetWin64() ? 32 : 0);
Anton Korobeynikovcf6b7392009-08-03 08:12:53 +00001733 unsigned LocMemOffset = FirstStackArgOffset + VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00001734 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00001735 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001736 if (Flags.isByVal()) {
Dale Johannesendd64c412009-02-04 00:33:20 +00001737 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Evan Chengdffbd832008-01-10 00:09:10 +00001738 }
Dale Johannesenace16102009-02-03 19:33:06 +00001739 return DAG.getStore(Chain, dl, Arg, PtrOff,
Dan Gohman3069b872008-02-07 18:41:25 +00001740 PseudoSourceValue::getStack(), LocMemOffset);
Evan Chengdffbd832008-01-10 00:09:10 +00001741}
1742
Bill Wendling64e87322009-01-16 19:25:27 +00001743/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001744/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00001745SDValue
1746X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Evan Chengddc419c2010-01-26 19:04:47 +00001747 SDValue &OutRetAddr, SDValue Chain,
1748 bool IsTailCall, bool Is64Bit,
1749 int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001750 if (!IsTailCall || FPDiff==0) return Chain;
1751
1752 // Adjust the Return address stack slot.
Owen Andersone50ed302009-08-10 22:56:29 +00001753 EVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001754 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00001755
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001756 // Load the "old" Return address.
Dale Johannesenace16102009-02-03 19:33:06 +00001757 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, NULL, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00001758 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001759}
1760
1761/// EmitTailCallStoreRetAddr - Emit a store of the return adress if tail call
1762/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00001763static SDValue
1764EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00001765 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00001766 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001767 // Store the return address to the appropriate stack slot.
1768 if (!FPDiff) return Chain;
1769 // Calculate the new stack slot for the return address.
1770 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00001771 int NewReturnAddrFI =
Evan Chengddc419c2010-01-26 19:04:47 +00001772 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize, true,false);
Owen Anderson825b72b2009-08-11 20:47:22 +00001773 EVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00001774 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001775 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
Evan Cheng65531552009-10-17 07:53:04 +00001776 PseudoSourceValue::getFixedStack(NewReturnAddrFI), 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001777 return Chain;
1778}
1779
Dan Gohman98ca4f22009-08-05 01:29:28 +00001780SDValue
1781X86TargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001782 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00001783 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001784 const SmallVectorImpl<ISD::OutputArg> &Outs,
1785 const SmallVectorImpl<ISD::InputArg> &Ins,
1786 DebugLoc dl, SelectionDAG &DAG,
1787 SmallVectorImpl<SDValue> &InVals) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001788 MachineFunction &MF = DAG.getMachineFunction();
1789 bool Is64Bit = Subtarget->is64Bit();
1790 bool IsStructRet = CallIsStructReturn(Outs);
1791
Evan Cheng0c439eb2010-01-27 00:07:07 +00001792 if (isTailCall)
1793 // Check if it's really possible to do a tail call.
1794 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv, isVarArg,
Evan Chengb1712452010-01-27 06:25:16 +00001795 Outs, Ins, DAG);
Evan Cheng0c439eb2010-01-27 00:07:07 +00001796
Dan Gohman98ca4f22009-08-05 01:29:28 +00001797 assert(!(isVarArg && CallConv == CallingConv::Fast) &&
Gordon Henriksenae636f82008-01-03 16:47:34 +00001798 "Var args not supported with calling convention fastcc");
1799
Chris Lattner638402b2007-02-28 07:00:42 +00001800 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00001801 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001802 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1803 ArgLocs, *DAG.getContext());
1804 CCInfo.AnalyzeCallOperands(Outs, CCAssignFnForNode(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001805
Chris Lattner423c5f42007-02-28 05:31:48 +00001806 // Get a count of how many bytes are to be pushed on the stack.
1807 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Cheng0c439eb2010-01-27 00:07:07 +00001808 if (FuncIsMadeTailCallSafe(CallConv))
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001809 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001810
Gordon Henriksen86737662008-01-05 16:56:59 +00001811 int FPDiff = 0;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001812 if (isTailCall) {
Evan Chengb1712452010-01-27 06:25:16 +00001813 ++NumTailCalls;
1814
Gordon Henriksen86737662008-01-05 16:56:59 +00001815 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00001816 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00001817 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
1818 FPDiff = NumBytesCallerPushed - NumBytes;
1819
1820 // Set the delta of movement of the returnaddr stackslot.
1821 // But only set if delta is greater than previous delta.
1822 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
1823 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
1824 }
1825
Chris Lattnere563bbc2008-10-11 22:08:30 +00001826 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001827
Dan Gohman475871a2008-07-27 21:46:04 +00001828 SDValue RetAddrFrIdx;
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001829 // Load return adress for tail calls.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001830 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, isTailCall, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00001831 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00001832
Dan Gohman475871a2008-07-27 21:46:04 +00001833 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
1834 SmallVector<SDValue, 8> MemOpChains;
1835 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00001836
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001837 // Walk the register/memloc assignments, inserting copies/loads. In the case
1838 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00001839 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1840 CCValAssign &VA = ArgLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001841 EVT RegVT = VA.getLocVT();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001842 SDValue Arg = Outs[i].Val;
1843 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohman095cc292008-09-13 01:54:27 +00001844 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00001845
Chris Lattner423c5f42007-02-28 05:31:48 +00001846 // Promote the value if needed.
1847 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001848 default: llvm_unreachable("Unknown loc info!");
Chris Lattner423c5f42007-02-28 05:31:48 +00001849 case CCValAssign::Full: break;
1850 case CCValAssign::SExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001851 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001852 break;
1853 case CCValAssign::ZExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001854 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001855 break;
1856 case CCValAssign::AExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001857 if (RegVT.isVector() && RegVT.getSizeInBits() == 128) {
1858 // Special case: passing MMX values in XMM registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00001859 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, Arg);
1860 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
1861 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001862 } else
1863 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg);
1864 break;
1865 case CCValAssign::BCvt:
1866 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001867 break;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001868 case CCValAssign::Indirect: {
1869 // Store the argument.
1870 SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT());
Evan Chengff89dcb2009-10-18 18:16:27 +00001871 int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex();
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001872 Chain = DAG.getStore(Chain, dl, Arg, SpillSlot,
Evan Chengff89dcb2009-10-18 18:16:27 +00001873 PseudoSourceValue::getFixedStack(FI), 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001874 Arg = SpillSlot;
1875 break;
1876 }
Evan Cheng6b5783d2006-05-25 18:56:34 +00001877 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001878
Chris Lattner423c5f42007-02-28 05:31:48 +00001879 if (VA.isRegLoc()) {
1880 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
1881 } else {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001882 if (!isTailCall || (isTailCall && isByVal)) {
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001883 assert(VA.isMemLoc());
Gabor Greifba36cb52008-08-28 21:40:38 +00001884 if (StackPtr.getNode() == 0)
Dale Johannesendd64c412009-02-04 00:33:20 +00001885 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
Scott Michelfdc40a02009-02-17 22:15:04 +00001886
Dan Gohman98ca4f22009-08-05 01:29:28 +00001887 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
1888 dl, DAG, VA, Flags));
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001889 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001890 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001891 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001892
Evan Cheng32fe1032006-05-25 00:59:30 +00001893 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001894 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00001895 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001896
Evan Cheng347d5f72006-04-28 21:29:37 +00001897 // Build a sequence of copy-to-reg nodes chained together with token chain
1898 // and flag operands which copy the outgoing args into registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001899 SDValue InFlag;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001900 // Tail call byval lowering might overwrite argument registers so in case of
1901 // tail call optimization the copies to registers are lowered later.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001902 if (!isTailCall)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001903 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001904 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00001905 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001906 InFlag = Chain.getValue(1);
1907 }
Gordon Henriksen86737662008-01-05 16:56:59 +00001908
Eric Christopherfd179292009-08-27 18:07:15 +00001909
Chris Lattner88e1fd52009-07-09 04:24:46 +00001910 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001911 // ELF / PIC requires GOT in the EBX register before function calls via PLT
1912 // GOT pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001913 if (!isTailCall) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001914 Chain = DAG.getCopyToReg(Chain, dl, X86::EBX,
1915 DAG.getNode(X86ISD::GlobalBaseReg,
1916 DebugLoc::getUnknownLoc(),
1917 getPointerTy()),
1918 InFlag);
1919 InFlag = Chain.getValue(1);
1920 } else {
1921 // If we are tail calling and generating PIC/GOT style code load the
1922 // address of the callee into ECX. The value in ecx is used as target of
1923 // the tail jump. This is done to circumvent the ebx/callee-saved problem
1924 // for tail calls on PIC/GOT architectures. Normally we would just put the
1925 // address of GOT into ebx and then call target@PLT. But for tail calls
1926 // ebx would be restored (since ebx is callee saved) before jumping to the
1927 // target@PLT.
1928
1929 // Note: The actual moving to ECX is done further down.
1930 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
1931 if (G && !G->getGlobal()->hasHiddenVisibility() &&
1932 !G->getGlobal()->hasProtectedVisibility())
1933 Callee = LowerGlobalAddress(Callee, DAG);
1934 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00001935 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001936 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00001937 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001938
Gordon Henriksen86737662008-01-05 16:56:59 +00001939 if (Is64Bit && isVarArg) {
1940 // From AMD64 ABI document:
1941 // For calls that may call functions that use varargs or stdargs
1942 // (prototype-less calls or calls to functions containing ellipsis (...) in
1943 // the declaration) %al is used as hidden argument to specify the number
1944 // of SSE registers used. The contents of %al do not need to match exactly
1945 // the number of registers, but must be an ubound on the number of SSE
1946 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001947
1948 // FIXME: Verify this on Win64
Gordon Henriksen86737662008-01-05 16:56:59 +00001949 // Count the number of XMM registers allocated.
1950 static const unsigned XMMArgRegs[] = {
1951 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1952 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1953 };
1954 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Scott Michelfdc40a02009-02-17 22:15:04 +00001955 assert((Subtarget->hasSSE1() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00001956 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00001957
Dale Johannesendd64c412009-02-04 00:33:20 +00001958 Chain = DAG.getCopyToReg(Chain, dl, X86::AL,
Owen Anderson825b72b2009-08-11 20:47:22 +00001959 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00001960 InFlag = Chain.getValue(1);
1961 }
1962
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001963
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001964 // For tail calls lower the arguments to the 'real' stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001965 if (isTailCall) {
1966 // Force all the incoming stack arguments to be loaded from the stack
1967 // before any new outgoing arguments are stored to the stack, because the
1968 // outgoing stack slots may alias the incoming argument stack slots, and
1969 // the alias isn't otherwise explicit. This is slightly more conservative
1970 // than necessary, because it means that each store effectively depends
1971 // on every argument instead of just those arguments it would clobber.
1972 SDValue ArgChain = DAG.getStackArgumentTokenFactor(Chain);
1973
Dan Gohman475871a2008-07-27 21:46:04 +00001974 SmallVector<SDValue, 8> MemOpChains2;
1975 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00001976 int FI = 0;
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001977 // Do not flag preceeding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00001978 InFlag = SDValue();
Gordon Henriksen86737662008-01-05 16:56:59 +00001979 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1980 CCValAssign &VA = ArgLocs[i];
1981 if (!VA.isRegLoc()) {
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001982 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001983 SDValue Arg = Outs[i].Val;
1984 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Gordon Henriksen86737662008-01-05 16:56:59 +00001985 // Create frame index.
1986 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001987 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
David Greene3f2bf852009-11-12 20:49:22 +00001988 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true, false);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001989 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001990
Duncan Sands276dcbd2008-03-21 09:14:45 +00001991 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00001992 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00001993 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00001994 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00001995 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00001996 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00001997 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001998
Dan Gohman98ca4f22009-08-05 01:29:28 +00001999 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN,
2000 ArgChain,
Dale Johannesendd64c412009-02-04 00:33:20 +00002001 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00002002 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002003 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00002004 MemOpChains2.push_back(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002005 DAG.getStore(ArgChain, dl, Arg, FIN,
Evan Cheng65531552009-10-17 07:53:04 +00002006 PseudoSourceValue::getFixedStack(FI), 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002007 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002008 }
2009 }
2010
2011 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002012 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00002013 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002014
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002015 // Copy arguments to their registers.
2016 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002017 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002018 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002019 InFlag = Chain.getValue(1);
2020 }
Dan Gohman475871a2008-07-27 21:46:04 +00002021 InFlag =SDValue();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002022
Gordon Henriksen86737662008-01-05 16:56:59 +00002023 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002024 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00002025 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002026 }
2027
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002028 bool WasGlobalOrExternal = false;
2029 if (getTargetMachine().getCodeModel() == CodeModel::Large) {
2030 assert(Is64Bit && "Large code model is only legal in 64-bit mode.");
2031 // In the 64-bit large code model, we have to make all calls
2032 // through a register, since the call instruction's 32-bit
2033 // pc-relative offset may not be large enough to hold the whole
2034 // address.
2035 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
2036 WasGlobalOrExternal = true;
2037 // If the callee is a GlobalAddress node (quite common, every direct call
2038 // is) turn it into a TargetGlobalAddress node so that legalize doesn't hack
2039 // it.
2040
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00002041 // We should use extra load for direct calls to dllimported functions in
2042 // non-JIT mode.
Chris Lattner74e726e2009-07-09 05:27:35 +00002043 GlobalValue *GV = G->getGlobal();
Chris Lattner754b7652009-07-10 05:48:03 +00002044 if (!GV->hasDLLImportLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002045 unsigned char OpFlags = 0;
Eric Christopherfd179292009-08-27 18:07:15 +00002046
Chris Lattner48a7d022009-07-09 05:02:21 +00002047 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
2048 // external symbols most go through the PLT in PIC mode. If the symbol
2049 // has hidden or protected visibility, or if it is static or local, then
2050 // we don't need to use the PLT - we can directly call it.
2051 if (Subtarget->isTargetELF() &&
2052 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002053 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002054 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002055 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002056 (GV->isDeclaration() || GV->isWeakForLinker()) &&
2057 Subtarget->getDarwinVers() < 9) {
2058 // PC-relative references to external symbols should go through $stub,
2059 // unless we're building with the leopard linker or later, which
2060 // automatically synthesizes these stubs.
2061 OpFlags = X86II::MO_DARWIN_STUB;
2062 }
Chris Lattner48a7d022009-07-09 05:02:21 +00002063
Chris Lattner74e726e2009-07-09 05:27:35 +00002064 Callee = DAG.getTargetGlobalAddress(GV, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00002065 G->getOffset(), OpFlags);
2066 }
Bill Wendling056292f2008-09-16 21:48:12 +00002067 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002068 WasGlobalOrExternal = true;
Chris Lattner48a7d022009-07-09 05:02:21 +00002069 unsigned char OpFlags = 0;
2070
2071 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to external
2072 // symbols should go through the PLT.
2073 if (Subtarget->isTargetELF() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002074 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002075 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002076 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002077 Subtarget->getDarwinVers() < 9) {
2078 // PC-relative references to external symbols should go through $stub,
2079 // unless we're building with the leopard linker or later, which
2080 // automatically synthesizes these stubs.
2081 OpFlags = X86II::MO_DARWIN_STUB;
2082 }
Eric Christopherfd179292009-08-27 18:07:15 +00002083
Chris Lattner48a7d022009-07-09 05:02:21 +00002084 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2085 OpFlags);
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002086 }
2087
2088 if (isTailCall && !WasGlobalOrExternal) {
Arnold Schwaighoferbbd8c332009-06-12 16:26:57 +00002089 unsigned Opc = Is64Bit ? X86::R11 : X86::EAX;
Gordon Henriksen86737662008-01-05 16:56:59 +00002090
Dale Johannesendd64c412009-02-04 00:33:20 +00002091 Chain = DAG.getCopyToReg(Chain, dl,
Scott Michelfdc40a02009-02-17 22:15:04 +00002092 DAG.getRegister(Opc, getPointerTy()),
Gordon Henriksen86737662008-01-05 16:56:59 +00002093 Callee,InFlag);
2094 Callee = DAG.getRegister(Opc, getPointerTy());
2095 // Add register as live out.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00002096 MF.getRegInfo().addLiveOut(Opc);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002097 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002098
Chris Lattnerd96d0722007-02-25 06:40:16 +00002099 // Returns a chain & a flag for retval copy to use.
Owen Anderson825b72b2009-08-11 20:47:22 +00002100 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00002101 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00002102
Dan Gohman98ca4f22009-08-05 01:29:28 +00002103 if (isTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002104 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2105 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002106 InFlag = Chain.getValue(1);
Gordon Henriksen86737662008-01-05 16:56:59 +00002107 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002108
Nate Begeman4c5dcf52006-02-17 00:03:04 +00002109 Ops.push_back(Chain);
2110 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00002111
Dan Gohman98ca4f22009-08-05 01:29:28 +00002112 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002113 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00002114
Gordon Henriksen86737662008-01-05 16:56:59 +00002115 // Add argument registers to the end of the list so that they are known live
2116 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00002117 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2118 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2119 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00002120
Evan Cheng586ccac2008-03-18 23:36:35 +00002121 // Add an implicit use GOT pointer in EBX.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002122 if (!isTailCall && Subtarget->isPICStyleGOT())
Evan Cheng586ccac2008-03-18 23:36:35 +00002123 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
2124
2125 // Add an implicit use of AL for x86 vararg functions.
2126 if (Is64Bit && isVarArg)
Owen Anderson825b72b2009-08-11 20:47:22 +00002127 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
Evan Cheng586ccac2008-03-18 23:36:35 +00002128
Gabor Greifba36cb52008-08-28 21:40:38 +00002129 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00002130 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002131
Dan Gohman98ca4f22009-08-05 01:29:28 +00002132 if (isTailCall) {
2133 // If this is the first return lowered for this function, add the regs
2134 // to the liveout set for the function.
2135 if (MF.getRegInfo().liveout_empty()) {
2136 SmallVector<CCValAssign, 16> RVLocs;
2137 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), RVLocs,
2138 *DAG.getContext());
2139 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
2140 for (unsigned i = 0; i != RVLocs.size(); ++i)
2141 if (RVLocs[i].isRegLoc())
2142 MF.getRegInfo().addLiveOut(RVLocs[i].getLocReg());
2143 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002144
Dan Gohman98ca4f22009-08-05 01:29:28 +00002145 assert(((Callee.getOpcode() == ISD::Register &&
2146 (cast<RegisterSDNode>(Callee)->getReg() == X86::EAX ||
Jeffrey Yasskina77169d2010-01-09 18:56:43 +00002147 cast<RegisterSDNode>(Callee)->getReg() == X86::R11)) ||
Dan Gohman98ca4f22009-08-05 01:29:28 +00002148 Callee.getOpcode() == ISD::TargetExternalSymbol ||
2149 Callee.getOpcode() == ISD::TargetGlobalAddress) &&
Jeffrey Yasskina77169d2010-01-09 18:56:43 +00002150 "Expecting a global address, external symbol, or scratch register");
Dan Gohman98ca4f22009-08-05 01:29:28 +00002151
2152 return DAG.getNode(X86ISD::TC_RETURN, dl,
2153 NodeTys, &Ops[0], Ops.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002154 }
2155
Dale Johannesenace16102009-02-03 19:33:06 +00002156 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00002157 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00002158
Chris Lattner2d297092006-05-23 18:50:38 +00002159 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00002160 unsigned NumBytesForCalleeToPush;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002161 if (IsCalleePop(isVarArg, CallConv))
Gordon Henriksen86737662008-01-05 16:56:59 +00002162 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Dan Gohman98ca4f22009-08-05 01:29:28 +00002163 else if (!Is64Bit && CallConv != CallingConv::Fast && IsStructRet)
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002164 // If this is is a call to a struct-return function, the callee
2165 // pops the hidden struct pointer, so we have to push it back.
2166 // This is common for Darwin/X86, Linux & Mingw32 targets.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002167 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002168 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002169 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002170
Gordon Henriksenae636f82008-01-03 16:47:34 +00002171 // Returns a flag for retval copy to use.
Bill Wendling0f8d9c02007-11-13 00:44:25 +00002172 Chain = DAG.getCALLSEQ_END(Chain,
Chris Lattnere563bbc2008-10-11 22:08:30 +00002173 DAG.getIntPtrConstant(NumBytes, true),
2174 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2175 true),
Bill Wendling0f8d9c02007-11-13 00:44:25 +00002176 InFlag);
Chris Lattner3085e152007-02-25 08:59:22 +00002177 InFlag = Chain.getValue(1);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002178
Chris Lattner3085e152007-02-25 08:59:22 +00002179 // Handle result values, copying them out of physregs into vregs that we
2180 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002181 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2182 Ins, dl, DAG, InVals);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002183}
2184
Evan Cheng25ab6902006-09-08 06:48:29 +00002185
2186//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002187// Fast Calling Convention (tail call) implementation
2188//===----------------------------------------------------------------------===//
2189
2190// Like std call, callee cleans arguments, convention except that ECX is
2191// reserved for storing the tail called function address. Only 2 registers are
2192// free for argument passing (inreg). Tail call optimization is performed
2193// provided:
2194// * tailcallopt is enabled
2195// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002196// On X86_64 architecture with GOT-style position independent code only local
2197// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002198// To keep the stack aligned according to platform abi the function
2199// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2200// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002201// If a tail called function callee has more arguments than the caller the
2202// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002203// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002204// original REtADDR, but before the saved framepointer or the spilled registers
2205// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2206// stack layout:
2207// arg1
2208// arg2
2209// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002210// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002211// move area ]
2212// (possible EBP)
2213// ESI
2214// EDI
2215// local1 ..
2216
2217/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2218/// for a 16 byte align requirement.
Scott Michelfdc40a02009-02-17 22:15:04 +00002219unsigned X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002220 SelectionDAG& DAG) {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002221 MachineFunction &MF = DAG.getMachineFunction();
2222 const TargetMachine &TM = MF.getTarget();
2223 const TargetFrameInfo &TFI = *TM.getFrameInfo();
2224 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002225 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002226 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002227 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002228 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2229 // Number smaller than 12 so just add the difference.
2230 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2231 } else {
2232 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002233 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002234 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002235 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002236 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002237}
2238
Dan Gohman98ca4f22009-08-05 01:29:28 +00002239/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2240/// for tail call optimization. Targets which want to do tail call
2241/// optimization should implement this function.
2242bool
2243X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002244 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002245 bool isVarArg,
Evan Chengb1712452010-01-27 06:25:16 +00002246 const SmallVectorImpl<ISD::OutputArg> &Outs,
2247 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002248 SelectionDAG& DAG) const {
Evan Chengb1712452010-01-27 06:25:16 +00002249 // If -tailcallopt is specified, make fastcc functions tail-callable.
2250 const Function *F = DAG.getMachineFunction().getFunction();
2251 if (PerformTailCallOpt &&
2252 CalleeCC == CallingConv::Fast && F->getCallingConv() == CalleeCC)
Evan Cheng0c439eb2010-01-27 00:07:07 +00002253 return true;
Evan Chengb1712452010-01-27 06:25:16 +00002254
2255 if (CalleeCC != CallingConv::Fast &&
2256 CalleeCC != CallingConv::C)
2257 return false;
2258
2259 // Look for obvious safe cases to perform tail call optimization.
2260 // For now, only consider callees which take no arguments and no return
2261 // values.
2262 if (!Outs.empty())
2263 return false;
2264
2265 if (Ins.empty())
2266 // If the caller does not return a value, then this is obviously safe.
2267 return F->getReturnType()->isVoidTy();
2268
Evan Cheng0c439eb2010-01-27 00:07:07 +00002269 return false;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002270}
2271
Dan Gohman3df24e62008-09-03 23:12:08 +00002272FastISel *
Evan Chengddc419c2010-01-26 19:04:47 +00002273X86TargetLowering::createFastISel(MachineFunction &mf, MachineModuleInfo *mmo,
2274 DwarfWriter *dw,
2275 DenseMap<const Value *, unsigned> &vm,
2276 DenseMap<const BasicBlock*, MachineBasicBlock*> &bm,
2277 DenseMap<const AllocaInst *, int> &am
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002278#ifndef NDEBUG
Evan Chengddc419c2010-01-26 19:04:47 +00002279 , SmallSet<Instruction*, 8> &cil
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002280#endif
2281 ) {
Devang Patel83489bb2009-01-13 00:35:13 +00002282 return X86::createFastISel(mf, mmo, dw, vm, bm, am
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002283#ifndef NDEBUG
2284 , cil
2285#endif
2286 );
Dan Gohmand9f3c482008-08-19 21:32:53 +00002287}
2288
2289
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002290//===----------------------------------------------------------------------===//
2291// Other Lowering Hooks
2292//===----------------------------------------------------------------------===//
2293
2294
Dan Gohman475871a2008-07-27 21:46:04 +00002295SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002296 MachineFunction &MF = DAG.getMachineFunction();
2297 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2298 int ReturnAddrIndex = FuncInfo->getRAIndex();
2299
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002300 if (ReturnAddrIndex == 0) {
2301 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00002302 uint64_t SlotSize = TD->getPointerSize();
David Greene3f2bf852009-11-12 20:49:22 +00002303 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize,
2304 true, false);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002305 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002306 }
2307
Evan Cheng25ab6902006-09-08 06:48:29 +00002308 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002309}
2310
2311
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002312bool X86::isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
2313 bool hasSymbolicDisplacement) {
2314 // Offset should fit into 32 bit immediate field.
2315 if (!isInt32(Offset))
2316 return false;
2317
2318 // If we don't have a symbolic displacement - we don't have any extra
2319 // restrictions.
2320 if (!hasSymbolicDisplacement)
2321 return true;
2322
2323 // FIXME: Some tweaks might be needed for medium code model.
2324 if (M != CodeModel::Small && M != CodeModel::Kernel)
2325 return false;
2326
2327 // For small code model we assume that latest object is 16MB before end of 31
2328 // bits boundary. We may also accept pretty large negative constants knowing
2329 // that all objects are in the positive half of address space.
2330 if (M == CodeModel::Small && Offset < 16*1024*1024)
2331 return true;
2332
2333 // For kernel code model we know that all object resist in the negative half
2334 // of 32bits address space. We may not accept negative offsets, since they may
2335 // be just off and we may accept pretty large positive ones.
2336 if (M == CodeModel::Kernel && Offset > 0)
2337 return true;
2338
2339 return false;
2340}
2341
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002342/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
2343/// specific condition code, returning the condition code and the LHS/RHS of the
2344/// comparison to make.
2345static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
2346 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00002347 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002348 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
2349 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
2350 // X > -1 -> X == 0, jump !sign.
2351 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002352 return X86::COND_NS;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002353 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
2354 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002355 return X86::COND_S;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002356 } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00002357 // X < 1 -> X <= 0
2358 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002359 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002360 }
Chris Lattnerf9570512006-09-13 03:22:10 +00002361 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002362
Evan Chengd9558e02006-01-06 00:43:03 +00002363 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002364 default: llvm_unreachable("Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002365 case ISD::SETEQ: return X86::COND_E;
2366 case ISD::SETGT: return X86::COND_G;
2367 case ISD::SETGE: return X86::COND_GE;
2368 case ISD::SETLT: return X86::COND_L;
2369 case ISD::SETLE: return X86::COND_LE;
2370 case ISD::SETNE: return X86::COND_NE;
2371 case ISD::SETULT: return X86::COND_B;
2372 case ISD::SETUGT: return X86::COND_A;
2373 case ISD::SETULE: return X86::COND_BE;
2374 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00002375 }
Chris Lattner4c78e022008-12-23 23:42:27 +00002376 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002377
Chris Lattner4c78e022008-12-23 23:42:27 +00002378 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00002379
Chris Lattner4c78e022008-12-23 23:42:27 +00002380 // If LHS is a foldable load, but RHS is not, flip the condition.
2381 if ((ISD::isNON_EXTLoad(LHS.getNode()) && LHS.hasOneUse()) &&
2382 !(ISD::isNON_EXTLoad(RHS.getNode()) && RHS.hasOneUse())) {
2383 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
2384 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00002385 }
2386
Chris Lattner4c78e022008-12-23 23:42:27 +00002387 switch (SetCCOpcode) {
2388 default: break;
2389 case ISD::SETOLT:
2390 case ISD::SETOLE:
2391 case ISD::SETUGT:
2392 case ISD::SETUGE:
2393 std::swap(LHS, RHS);
2394 break;
2395 }
2396
2397 // On a floating point condition, the flags are set as follows:
2398 // ZF PF CF op
2399 // 0 | 0 | 0 | X > Y
2400 // 0 | 0 | 1 | X < Y
2401 // 1 | 0 | 0 | X == Y
2402 // 1 | 1 | 1 | unordered
2403 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002404 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00002405 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002406 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00002407 case ISD::SETOLT: // flipped
2408 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002409 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00002410 case ISD::SETOLE: // flipped
2411 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002412 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002413 case ISD::SETUGT: // flipped
2414 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002415 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00002416 case ISD::SETUGE: // flipped
2417 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002418 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002419 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002420 case ISD::SETNE: return X86::COND_NE;
2421 case ISD::SETUO: return X86::COND_P;
2422 case ISD::SETO: return X86::COND_NP;
Dan Gohman1a492952009-10-20 16:22:37 +00002423 case ISD::SETOEQ:
2424 case ISD::SETUNE: return X86::COND_INVALID;
Chris Lattner4c78e022008-12-23 23:42:27 +00002425 }
Evan Chengd9558e02006-01-06 00:43:03 +00002426}
2427
Evan Cheng4a460802006-01-11 00:33:36 +00002428/// hasFPCMov - is there a floating point cmov for the specific X86 condition
2429/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00002430/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00002431static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00002432 switch (X86CC) {
2433 default:
2434 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00002435 case X86::COND_B:
2436 case X86::COND_BE:
2437 case X86::COND_E:
2438 case X86::COND_P:
2439 case X86::COND_A:
2440 case X86::COND_AE:
2441 case X86::COND_NE:
2442 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00002443 return true;
2444 }
2445}
2446
Evan Chengeb2f9692009-10-27 19:56:55 +00002447/// isFPImmLegal - Returns true if the target can instruction select the
2448/// specified FP immediate natively. If false, the legalizer will
2449/// materialize the FP immediate as a load from a constant pool.
Evan Chenga1eaa3c2009-10-28 01:43:28 +00002450bool X86TargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
Evan Chengeb2f9692009-10-27 19:56:55 +00002451 for (unsigned i = 0, e = LegalFPImmediates.size(); i != e; ++i) {
2452 if (Imm.bitwiseIsEqual(LegalFPImmediates[i]))
2453 return true;
2454 }
2455 return false;
2456}
2457
Nate Begeman9008ca62009-04-27 18:41:29 +00002458/// isUndefOrInRange - Return true if Val is undef or if its value falls within
2459/// the specified range (L, H].
2460static bool isUndefOrInRange(int Val, int Low, int Hi) {
2461 return (Val < 0) || (Val >= Low && Val < Hi);
2462}
2463
2464/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
2465/// specified value.
2466static bool isUndefOrEqual(int Val, int CmpVal) {
2467 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00002468 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00002469 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00002470}
2471
Nate Begeman9008ca62009-04-27 18:41:29 +00002472/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
2473/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
2474/// the second operand.
Owen Andersone50ed302009-08-10 22:56:29 +00002475static bool isPSHUFDMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002476 if (VT == MVT::v4f32 || VT == MVT::v4i32 || VT == MVT::v4i16)
Nate Begeman9008ca62009-04-27 18:41:29 +00002477 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00002478 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Nate Begeman9008ca62009-04-27 18:41:29 +00002479 return (Mask[0] < 2 && Mask[1] < 2);
2480 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002481}
2482
Nate Begeman9008ca62009-04-27 18:41:29 +00002483bool X86::isPSHUFDMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002484 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002485 N->getMask(M);
2486 return ::isPSHUFDMask(M, N->getValueType(0));
2487}
Evan Cheng0188ecb2006-03-22 18:59:22 +00002488
Nate Begeman9008ca62009-04-27 18:41:29 +00002489/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
2490/// is suitable for input to PSHUFHW.
Owen Andersone50ed302009-08-10 22:56:29 +00002491static bool isPSHUFHWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002492 if (VT != MVT::v8i16)
Evan Cheng0188ecb2006-03-22 18:59:22 +00002493 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002494
Nate Begeman9008ca62009-04-27 18:41:29 +00002495 // Lower quadword copied in order or undef.
2496 for (int i = 0; i != 4; ++i)
2497 if (Mask[i] >= 0 && Mask[i] != i)
Evan Cheng506d3df2006-03-29 23:07:14 +00002498 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002499
Evan Cheng506d3df2006-03-29 23:07:14 +00002500 // Upper quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002501 for (int i = 4; i != 8; ++i)
2502 if (Mask[i] >= 0 && (Mask[i] < 4 || Mask[i] > 7))
Evan Cheng506d3df2006-03-29 23:07:14 +00002503 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002504
Evan Cheng506d3df2006-03-29 23:07:14 +00002505 return true;
2506}
2507
Nate Begeman9008ca62009-04-27 18:41:29 +00002508bool X86::isPSHUFHWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002509 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002510 N->getMask(M);
2511 return ::isPSHUFHWMask(M, N->getValueType(0));
2512}
Evan Cheng506d3df2006-03-29 23:07:14 +00002513
Nate Begeman9008ca62009-04-27 18:41:29 +00002514/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
2515/// is suitable for input to PSHUFLW.
Owen Andersone50ed302009-08-10 22:56:29 +00002516static bool isPSHUFLWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002517 if (VT != MVT::v8i16)
Evan Cheng506d3df2006-03-29 23:07:14 +00002518 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002519
Rafael Espindola15684b22009-04-24 12:40:33 +00002520 // Upper quadword copied in order.
Nate Begeman9008ca62009-04-27 18:41:29 +00002521 for (int i = 4; i != 8; ++i)
2522 if (Mask[i] >= 0 && Mask[i] != i)
Rafael Espindola15684b22009-04-24 12:40:33 +00002523 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002524
Rafael Espindola15684b22009-04-24 12:40:33 +00002525 // Lower quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002526 for (int i = 0; i != 4; ++i)
2527 if (Mask[i] >= 4)
Rafael Espindola15684b22009-04-24 12:40:33 +00002528 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002529
Rafael Espindola15684b22009-04-24 12:40:33 +00002530 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002531}
2532
Nate Begeman9008ca62009-04-27 18:41:29 +00002533bool X86::isPSHUFLWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002534 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002535 N->getMask(M);
2536 return ::isPSHUFLWMask(M, N->getValueType(0));
2537}
2538
Nate Begemana09008b2009-10-19 02:17:23 +00002539/// isPALIGNRMask - Return true if the node specifies a shuffle of elements that
2540/// is suitable for input to PALIGNR.
2541static bool isPALIGNRMask(const SmallVectorImpl<int> &Mask, EVT VT,
2542 bool hasSSSE3) {
2543 int i, e = VT.getVectorNumElements();
2544
2545 // Do not handle v2i64 / v2f64 shuffles with palignr.
2546 if (e < 4 || !hasSSSE3)
2547 return false;
2548
2549 for (i = 0; i != e; ++i)
2550 if (Mask[i] >= 0)
2551 break;
2552
2553 // All undef, not a palignr.
2554 if (i == e)
2555 return false;
2556
2557 // Determine if it's ok to perform a palignr with only the LHS, since we
2558 // don't have access to the actual shuffle elements to see if RHS is undef.
2559 bool Unary = Mask[i] < (int)e;
2560 bool NeedsUnary = false;
2561
2562 int s = Mask[i] - i;
2563
2564 // Check the rest of the elements to see if they are consecutive.
2565 for (++i; i != e; ++i) {
2566 int m = Mask[i];
2567 if (m < 0)
2568 continue;
2569
2570 Unary = Unary && (m < (int)e);
2571 NeedsUnary = NeedsUnary || (m < s);
2572
2573 if (NeedsUnary && !Unary)
2574 return false;
2575 if (Unary && m != ((s+i) & (e-1)))
2576 return false;
2577 if (!Unary && m != (s+i))
2578 return false;
2579 }
2580 return true;
2581}
2582
2583bool X86::isPALIGNRMask(ShuffleVectorSDNode *N) {
2584 SmallVector<int, 8> M;
2585 N->getMask(M);
2586 return ::isPALIGNRMask(M, N->getValueType(0), true);
2587}
2588
Evan Cheng14aed5e2006-03-24 01:18:28 +00002589/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
2590/// specifies a shuffle of elements that is suitable for input to SHUFP*.
Owen Andersone50ed302009-08-10 22:56:29 +00002591static bool isSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002592 int NumElems = VT.getVectorNumElements();
2593 if (NumElems != 2 && NumElems != 4)
2594 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002595
Nate Begeman9008ca62009-04-27 18:41:29 +00002596 int Half = NumElems / 2;
2597 for (int i = 0; i < Half; ++i)
2598 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002599 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002600 for (int i = Half; i < NumElems; ++i)
2601 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002602 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002603
Evan Cheng14aed5e2006-03-24 01:18:28 +00002604 return true;
2605}
2606
Nate Begeman9008ca62009-04-27 18:41:29 +00002607bool X86::isSHUFPMask(ShuffleVectorSDNode *N) {
2608 SmallVector<int, 8> M;
2609 N->getMask(M);
2610 return ::isSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002611}
2612
Evan Cheng213d2cf2007-05-17 18:45:50 +00002613/// isCommutedSHUFP - Returns true if the shuffle mask is exactly
Evan Cheng39623da2006-04-20 08:58:49 +00002614/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
2615/// half elements to come from vector 1 (which would equal the dest.) and
2616/// the upper half to come from vector 2.
Owen Andersone50ed302009-08-10 22:56:29 +00002617static bool isCommutedSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002618 int NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00002619
2620 if (NumElems != 2 && NumElems != 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00002621 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002622
Nate Begeman9008ca62009-04-27 18:41:29 +00002623 int Half = NumElems / 2;
2624 for (int i = 0; i < Half; ++i)
2625 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002626 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002627 for (int i = Half; i < NumElems; ++i)
2628 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002629 return false;
2630 return true;
2631}
2632
Nate Begeman9008ca62009-04-27 18:41:29 +00002633static bool isCommutedSHUFP(ShuffleVectorSDNode *N) {
2634 SmallVector<int, 8> M;
2635 N->getMask(M);
2636 return isCommutedSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002637}
2638
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002639/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
2640/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00002641bool X86::isMOVHLPSMask(ShuffleVectorSDNode *N) {
2642 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002643 return false;
2644
Evan Cheng2064a2b2006-03-28 06:50:32 +00002645 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Nate Begeman9008ca62009-04-27 18:41:29 +00002646 return isUndefOrEqual(N->getMaskElt(0), 6) &&
2647 isUndefOrEqual(N->getMaskElt(1), 7) &&
2648 isUndefOrEqual(N->getMaskElt(2), 2) &&
2649 isUndefOrEqual(N->getMaskElt(3), 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00002650}
2651
Nate Begeman0b10b912009-11-07 23:17:15 +00002652/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
2653/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
2654/// <2, 3, 2, 3>
2655bool X86::isMOVHLPS_v_undef_Mask(ShuffleVectorSDNode *N) {
2656 unsigned NumElems = N->getValueType(0).getVectorNumElements();
2657
2658 if (NumElems != 4)
2659 return false;
2660
2661 return isUndefOrEqual(N->getMaskElt(0), 2) &&
2662 isUndefOrEqual(N->getMaskElt(1), 3) &&
2663 isUndefOrEqual(N->getMaskElt(2), 2) &&
2664 isUndefOrEqual(N->getMaskElt(3), 3);
2665}
2666
Evan Cheng5ced1d82006-04-06 23:23:56 +00002667/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
2668/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Nate Begeman9008ca62009-04-27 18:41:29 +00002669bool X86::isMOVLPMask(ShuffleVectorSDNode *N) {
2670 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00002671
Evan Cheng5ced1d82006-04-06 23:23:56 +00002672 if (NumElems != 2 && NumElems != 4)
2673 return false;
2674
Evan Chengc5cdff22006-04-07 21:53:05 +00002675 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002676 if (!isUndefOrEqual(N->getMaskElt(i), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00002677 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002678
Evan Chengc5cdff22006-04-07 21:53:05 +00002679 for (unsigned i = NumElems/2; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002680 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00002681 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002682
2683 return true;
2684}
2685
Nate Begeman0b10b912009-11-07 23:17:15 +00002686/// isMOVLHPSMask - Return true if the specified VECTOR_SHUFFLE operand
2687/// specifies a shuffle of elements that is suitable for input to MOVLHPS.
2688bool X86::isMOVLHPSMask(ShuffleVectorSDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002689 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00002690
Evan Cheng5ced1d82006-04-06 23:23:56 +00002691 if (NumElems != 2 && NumElems != 4)
2692 return false;
2693
Evan Chengc5cdff22006-04-07 21:53:05 +00002694 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002695 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00002696 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002697
Nate Begeman9008ca62009-04-27 18:41:29 +00002698 for (unsigned i = 0; i < NumElems/2; ++i)
2699 if (!isUndefOrEqual(N->getMaskElt(i + NumElems/2), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00002700 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002701
2702 return true;
2703}
2704
Evan Cheng0038e592006-03-28 00:39:58 +00002705/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
2706/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Owen Andersone50ed302009-08-10 22:56:29 +00002707static bool isUNPCKLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00002708 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002709 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002710 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng0038e592006-03-28 00:39:58 +00002711 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002712
Nate Begeman9008ca62009-04-27 18:41:29 +00002713 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
2714 int BitI = Mask[i];
2715 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00002716 if (!isUndefOrEqual(BitI, j))
2717 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002718 if (V2IsSplat) {
Mon P Wang7bcaefa2009-02-04 01:16:59 +00002719 if (!isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002720 return false;
2721 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00002722 if (!isUndefOrEqual(BitI1, j + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002723 return false;
2724 }
Evan Cheng0038e592006-03-28 00:39:58 +00002725 }
Evan Cheng0038e592006-03-28 00:39:58 +00002726 return true;
2727}
2728
Nate Begeman9008ca62009-04-27 18:41:29 +00002729bool X86::isUNPCKLMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
2730 SmallVector<int, 8> M;
2731 N->getMask(M);
2732 return ::isUNPCKLMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00002733}
2734
Evan Cheng4fcb9222006-03-28 02:43:26 +00002735/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
2736/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Eric Christopherfd179292009-08-27 18:07:15 +00002737static bool isUNPCKHMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00002738 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002739 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002740 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng4fcb9222006-03-28 02:43:26 +00002741 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002742
Nate Begeman9008ca62009-04-27 18:41:29 +00002743 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
2744 int BitI = Mask[i];
2745 int BitI1 = Mask[i+1];
Chris Lattner5a88b832007-02-25 07:10:00 +00002746 if (!isUndefOrEqual(BitI, j + NumElts/2))
Evan Chengc5cdff22006-04-07 21:53:05 +00002747 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002748 if (V2IsSplat) {
Chris Lattner5a88b832007-02-25 07:10:00 +00002749 if (isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002750 return false;
2751 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00002752 if (!isUndefOrEqual(BitI1, j + NumElts/2 + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002753 return false;
2754 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00002755 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00002756 return true;
2757}
2758
Nate Begeman9008ca62009-04-27 18:41:29 +00002759bool X86::isUNPCKHMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
2760 SmallVector<int, 8> M;
2761 N->getMask(M);
2762 return ::isUNPCKHMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00002763}
2764
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002765/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
2766/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
2767/// <0, 0, 1, 1>
Owen Andersone50ed302009-08-10 22:56:29 +00002768static bool isUNPCKL_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002769 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002770 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002771 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002772
Nate Begeman9008ca62009-04-27 18:41:29 +00002773 for (int i = 0, j = 0; i != NumElems; i += 2, ++j) {
2774 int BitI = Mask[i];
2775 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00002776 if (!isUndefOrEqual(BitI, j))
2777 return false;
2778 if (!isUndefOrEqual(BitI1, j))
2779 return false;
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002780 }
Rafael Espindola15684b22009-04-24 12:40:33 +00002781 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002782}
2783
Nate Begeman9008ca62009-04-27 18:41:29 +00002784bool X86::isUNPCKL_v_undef_Mask(ShuffleVectorSDNode *N) {
2785 SmallVector<int, 8> M;
2786 N->getMask(M);
2787 return ::isUNPCKL_v_undef_Mask(M, N->getValueType(0));
2788}
2789
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002790/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
2791/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
2792/// <2, 2, 3, 3>
Owen Andersone50ed302009-08-10 22:56:29 +00002793static bool isUNPCKH_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002794 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002795 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
2796 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002797
Nate Begeman9008ca62009-04-27 18:41:29 +00002798 for (int i = 0, j = NumElems / 2; i != NumElems; i += 2, ++j) {
2799 int BitI = Mask[i];
2800 int BitI1 = Mask[i+1];
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002801 if (!isUndefOrEqual(BitI, j))
2802 return false;
2803 if (!isUndefOrEqual(BitI1, j))
2804 return false;
2805 }
Rafael Espindola15684b22009-04-24 12:40:33 +00002806 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002807}
2808
Nate Begeman9008ca62009-04-27 18:41:29 +00002809bool X86::isUNPCKH_v_undef_Mask(ShuffleVectorSDNode *N) {
2810 SmallVector<int, 8> M;
2811 N->getMask(M);
2812 return ::isUNPCKH_v_undef_Mask(M, N->getValueType(0));
2813}
2814
Evan Cheng017dcc62006-04-21 01:05:10 +00002815/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
2816/// specifies a shuffle of elements that is suitable for input to MOVSS,
2817/// MOVSD, and MOVD, i.e. setting the lowest element.
Owen Andersone50ed302009-08-10 22:56:29 +00002818static bool isMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00002819 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002820 return false;
Eli Friedman10415532009-06-06 06:05:10 +00002821
2822 int NumElts = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00002823
Nate Begeman9008ca62009-04-27 18:41:29 +00002824 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002825 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002826
Nate Begeman9008ca62009-04-27 18:41:29 +00002827 for (int i = 1; i < NumElts; ++i)
2828 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002829 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002830
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002831 return true;
2832}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002833
Nate Begeman9008ca62009-04-27 18:41:29 +00002834bool X86::isMOVLMask(ShuffleVectorSDNode *N) {
2835 SmallVector<int, 8> M;
2836 N->getMask(M);
2837 return ::isMOVLMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002838}
2839
Evan Cheng017dcc62006-04-21 01:05:10 +00002840/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
2841/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00002842/// element of vector 2 and the other elements to come from vector 1 in order.
Owen Andersone50ed302009-08-10 22:56:29 +00002843static bool isCommutedMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002844 bool V2IsSplat = false, bool V2IsUndef = false) {
2845 int NumOps = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002846 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00002847 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002848
Nate Begeman9008ca62009-04-27 18:41:29 +00002849 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00002850 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002851
Nate Begeman9008ca62009-04-27 18:41:29 +00002852 for (int i = 1; i < NumOps; ++i)
2853 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
2854 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
2855 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00002856 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002857
Evan Cheng39623da2006-04-20 08:58:49 +00002858 return true;
2859}
2860
Nate Begeman9008ca62009-04-27 18:41:29 +00002861static bool isCommutedMOVL(ShuffleVectorSDNode *N, bool V2IsSplat = false,
Evan Cheng8cf723d2006-09-08 01:50:06 +00002862 bool V2IsUndef = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002863 SmallVector<int, 8> M;
2864 N->getMask(M);
2865 return isCommutedMOVLMask(M, N->getValueType(0), V2IsSplat, V2IsUndef);
Evan Cheng39623da2006-04-20 08:58:49 +00002866}
2867
Evan Chengd9539472006-04-14 21:59:03 +00002868/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2869/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00002870bool X86::isMOVSHDUPMask(ShuffleVectorSDNode *N) {
2871 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00002872 return false;
2873
2874 // Expect 1, 1, 3, 3
Rafael Espindola15684b22009-04-24 12:40:33 +00002875 for (unsigned i = 0; i < 2; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002876 int Elt = N->getMaskElt(i);
2877 if (Elt >= 0 && Elt != 1)
2878 return false;
Rafael Espindola15684b22009-04-24 12:40:33 +00002879 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002880
2881 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00002882 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002883 int Elt = N->getMaskElt(i);
2884 if (Elt >= 0 && Elt != 3)
2885 return false;
2886 if (Elt == 3)
2887 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00002888 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002889 // Don't use movshdup if it can be done with a shufps.
Nate Begeman9008ca62009-04-27 18:41:29 +00002890 // FIXME: verify that matching u, u, 3, 3 is what we want.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002891 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00002892}
2893
2894/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2895/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00002896bool X86::isMOVSLDUPMask(ShuffleVectorSDNode *N) {
2897 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00002898 return false;
2899
2900 // Expect 0, 0, 2, 2
Nate Begeman9008ca62009-04-27 18:41:29 +00002901 for (unsigned i = 0; i < 2; ++i)
2902 if (N->getMaskElt(i) > 0)
2903 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002904
2905 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00002906 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002907 int Elt = N->getMaskElt(i);
2908 if (Elt >= 0 && Elt != 2)
2909 return false;
2910 if (Elt == 2)
2911 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00002912 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002913 // Don't use movsldup if it can be done with a shufps.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002914 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00002915}
2916
Evan Cheng0b457f02008-09-25 20:50:48 +00002917/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2918/// specifies a shuffle of elements that is suitable for input to MOVDDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00002919bool X86::isMOVDDUPMask(ShuffleVectorSDNode *N) {
2920 int e = N->getValueType(0).getVectorNumElements() / 2;
Eric Christopherfd179292009-08-27 18:07:15 +00002921
Nate Begeman9008ca62009-04-27 18:41:29 +00002922 for (int i = 0; i < e; ++i)
2923 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00002924 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002925 for (int i = 0; i < e; ++i)
2926 if (!isUndefOrEqual(N->getMaskElt(e+i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00002927 return false;
2928 return true;
2929}
2930
Evan Cheng63d33002006-03-22 08:01:21 +00002931/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00002932/// the specified VECTOR_SHUFFLE mask with PSHUF* and SHUFP* instructions.
Evan Cheng63d33002006-03-22 08:01:21 +00002933unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002934 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
2935 int NumOperands = SVOp->getValueType(0).getVectorNumElements();
2936
Evan Chengb9df0ca2006-03-22 02:53:00 +00002937 unsigned Shift = (NumOperands == 4) ? 2 : 1;
2938 unsigned Mask = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00002939 for (int i = 0; i < NumOperands; ++i) {
2940 int Val = SVOp->getMaskElt(NumOperands-i-1);
2941 if (Val < 0) Val = 0;
Evan Cheng14aed5e2006-03-24 01:18:28 +00002942 if (Val >= NumOperands) Val -= NumOperands;
Evan Cheng63d33002006-03-22 08:01:21 +00002943 Mask |= Val;
Evan Cheng36b27f32006-03-28 23:41:33 +00002944 if (i != NumOperands - 1)
2945 Mask <<= Shift;
2946 }
Evan Cheng63d33002006-03-22 08:01:21 +00002947 return Mask;
2948}
2949
Evan Cheng506d3df2006-03-29 23:07:14 +00002950/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00002951/// the specified VECTOR_SHUFFLE mask with the PSHUFHW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00002952unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002953 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00002954 unsigned Mask = 0;
2955 // 8 nodes, but we only care about the last 4.
2956 for (unsigned i = 7; i >= 4; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002957 int Val = SVOp->getMaskElt(i);
2958 if (Val >= 0)
Mon P Wang7bcaefa2009-02-04 01:16:59 +00002959 Mask |= (Val - 4);
Evan Cheng506d3df2006-03-29 23:07:14 +00002960 if (i != 4)
2961 Mask <<= 2;
2962 }
Evan Cheng506d3df2006-03-29 23:07:14 +00002963 return Mask;
2964}
2965
2966/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00002967/// the specified VECTOR_SHUFFLE mask with the PSHUFLW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00002968unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002969 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00002970 unsigned Mask = 0;
2971 // 8 nodes, but we only care about the first 4.
2972 for (int i = 3; i >= 0; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002973 int Val = SVOp->getMaskElt(i);
2974 if (Val >= 0)
2975 Mask |= Val;
Evan Cheng506d3df2006-03-29 23:07:14 +00002976 if (i != 0)
2977 Mask <<= 2;
2978 }
Evan Cheng506d3df2006-03-29 23:07:14 +00002979 return Mask;
2980}
2981
Nate Begemana09008b2009-10-19 02:17:23 +00002982/// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle
2983/// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction.
2984unsigned X86::getShufflePALIGNRImmediate(SDNode *N) {
2985 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
2986 EVT VVT = N->getValueType(0);
2987 unsigned EltSize = VVT.getVectorElementType().getSizeInBits() >> 3;
2988 int Val = 0;
2989
2990 unsigned i, e;
2991 for (i = 0, e = VVT.getVectorNumElements(); i != e; ++i) {
2992 Val = SVOp->getMaskElt(i);
2993 if (Val >= 0)
2994 break;
2995 }
2996 return (Val - i) * EltSize;
2997}
2998
Evan Cheng37b73872009-07-30 08:33:02 +00002999/// isZeroNode - Returns true if Elt is a constant zero or a floating point
3000/// constant +0.0.
3001bool X86::isZeroNode(SDValue Elt) {
3002 return ((isa<ConstantSDNode>(Elt) &&
3003 cast<ConstantSDNode>(Elt)->getZExtValue() == 0) ||
3004 (isa<ConstantFPSDNode>(Elt) &&
3005 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
3006}
3007
Nate Begeman9008ca62009-04-27 18:41:29 +00003008/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
3009/// their permute mask.
3010static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
3011 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003012 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003013 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00003014 SmallVector<int, 8> MaskVec;
Eric Christopherfd179292009-08-27 18:07:15 +00003015
Nate Begeman5a5ca152009-04-29 05:20:52 +00003016 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003017 int idx = SVOp->getMaskElt(i);
3018 if (idx < 0)
3019 MaskVec.push_back(idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003020 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00003021 MaskVec.push_back(idx + NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003022 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003023 MaskVec.push_back(idx - NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003024 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003025 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
3026 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003027}
3028
Evan Cheng779ccea2007-12-07 21:30:01 +00003029/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
3030/// the two vector operands have swapped position.
Owen Andersone50ed302009-08-10 22:56:29 +00003031static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00003032 unsigned NumElems = VT.getVectorNumElements();
3033 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003034 int idx = Mask[i];
3035 if (idx < 0)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003036 continue;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003037 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00003038 Mask[i] = idx + NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003039 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003040 Mask[i] = idx - NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003041 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003042}
3043
Evan Cheng533a0aa2006-04-19 20:35:22 +00003044/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
3045/// match movhlps. The lower half elements should come from upper half of
3046/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00003047/// half of V2 (and in order).
Nate Begeman9008ca62009-04-27 18:41:29 +00003048static bool ShouldXformToMOVHLPS(ShuffleVectorSDNode *Op) {
3049 if (Op->getValueType(0).getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00003050 return false;
3051 for (unsigned i = 0, e = 2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003052 if (!isUndefOrEqual(Op->getMaskElt(i), i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003053 return false;
3054 for (unsigned i = 2; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003055 if (!isUndefOrEqual(Op->getMaskElt(i), i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003056 return false;
3057 return true;
3058}
3059
Evan Cheng5ced1d82006-04-06 23:23:56 +00003060/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00003061/// is promoted to a vector. It also returns the LoadSDNode by reference if
3062/// required.
3063static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00003064 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
3065 return false;
3066 N = N->getOperand(0).getNode();
3067 if (!ISD::isNON_EXTLoad(N))
3068 return false;
3069 if (LD)
3070 *LD = cast<LoadSDNode>(N);
3071 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003072}
3073
Evan Cheng533a0aa2006-04-19 20:35:22 +00003074/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
3075/// match movlp{s|d}. The lower half elements should come from lower half of
3076/// V1 (and in order), and the upper half elements should come from the upper
3077/// half of V2 (and in order). And since V1 will become the source of the
3078/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003079static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
3080 ShuffleVectorSDNode *Op) {
Evan Cheng466685d2006-10-09 20:57:25 +00003081 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003082 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00003083 // Is V2 is a vector load, don't do this transformation. We will try to use
3084 // load folding shufps op.
3085 if (ISD::isNON_EXTLoad(V2))
3086 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003087
Nate Begeman5a5ca152009-04-29 05:20:52 +00003088 unsigned NumElems = Op->getValueType(0).getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003089
Evan Cheng533a0aa2006-04-19 20:35:22 +00003090 if (NumElems != 2 && NumElems != 4)
3091 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003092 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003093 if (!isUndefOrEqual(Op->getMaskElt(i), i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003094 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003095 for (unsigned i = NumElems/2; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003096 if (!isUndefOrEqual(Op->getMaskElt(i), i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003097 return false;
3098 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003099}
3100
Evan Cheng39623da2006-04-20 08:58:49 +00003101/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
3102/// all the same.
3103static bool isSplatVector(SDNode *N) {
3104 if (N->getOpcode() != ISD::BUILD_VECTOR)
3105 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003106
Dan Gohman475871a2008-07-27 21:46:04 +00003107 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00003108 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
3109 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003110 return false;
3111 return true;
3112}
3113
Evan Cheng213d2cf2007-05-17 18:45:50 +00003114/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Eric Christopherfd179292009-08-27 18:07:15 +00003115/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00003116/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00003117static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00003118 SDValue V1 = N->getOperand(0);
3119 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003120 unsigned NumElems = N->getValueType(0).getVectorNumElements();
3121 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003122 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003123 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003124 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00003125 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
3126 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00003127 if (Opc != ISD::BUILD_VECTOR ||
3128 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
Nate Begeman9008ca62009-04-27 18:41:29 +00003129 return false;
3130 } else if (Idx >= 0) {
3131 unsigned Opc = V1.getOpcode();
3132 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
3133 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00003134 if (Opc != ISD::BUILD_VECTOR ||
3135 !X86::isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00003136 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00003137 }
3138 }
3139 return true;
3140}
3141
3142/// getZeroVector - Returns a vector of specified type with all zero elements.
3143///
Owen Andersone50ed302009-08-10 22:56:29 +00003144static SDValue getZeroVector(EVT VT, bool HasSSE2, SelectionDAG &DAG,
Dale Johannesenace16102009-02-03 19:33:06 +00003145 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003146 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003147
Chris Lattner8a594482007-11-25 00:24:49 +00003148 // Always build zero vectors as <4 x i32> or <2 x i32> bitcasted to their dest
3149 // type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00003150 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003151 if (VT.getSizeInBits() == 64) { // MMX
Owen Anderson825b72b2009-08-11 20:47:22 +00003152 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
3153 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003154 } else if (HasSSE2) { // SSE2
Owen Anderson825b72b2009-08-11 20:47:22 +00003155 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
3156 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003157 } else { // SSE1
Owen Anderson825b72b2009-08-11 20:47:22 +00003158 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
3159 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003160 }
Dale Johannesenace16102009-02-03 19:33:06 +00003161 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00003162}
3163
Chris Lattner8a594482007-11-25 00:24:49 +00003164/// getOnesVector - Returns a vector of specified type with all bits set.
3165///
Owen Andersone50ed302009-08-10 22:56:29 +00003166static SDValue getOnesVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003167 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003168
Chris Lattner8a594482007-11-25 00:24:49 +00003169 // Always build ones vectors as <4 x i32> or <2 x i32> bitcasted to their dest
3170 // type. This ensures they get CSE'd.
Owen Anderson825b72b2009-08-11 20:47:22 +00003171 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00003172 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003173 if (VT.getSizeInBits() == 64) // MMX
Owen Anderson825b72b2009-08-11 20:47:22 +00003174 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Chris Lattner8a594482007-11-25 00:24:49 +00003175 else // SSE
Owen Anderson825b72b2009-08-11 20:47:22 +00003176 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Dale Johannesenace16102009-02-03 19:33:06 +00003177 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00003178}
3179
3180
Evan Cheng39623da2006-04-20 08:58:49 +00003181/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
3182/// that point to V2 points to its first element.
Nate Begeman9008ca62009-04-27 18:41:29 +00003183static SDValue NormalizeMask(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003184 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003185 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003186
Evan Cheng39623da2006-04-20 08:58:49 +00003187 bool Changed = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003188 SmallVector<int, 8> MaskVec;
3189 SVOp->getMask(MaskVec);
Eric Christopherfd179292009-08-27 18:07:15 +00003190
Nate Begeman5a5ca152009-04-29 05:20:52 +00003191 for (unsigned i = 0; i != NumElems; ++i) {
3192 if (MaskVec[i] > (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003193 MaskVec[i] = NumElems;
3194 Changed = true;
Evan Cheng39623da2006-04-20 08:58:49 +00003195 }
Evan Cheng39623da2006-04-20 08:58:49 +00003196 }
Evan Cheng39623da2006-04-20 08:58:49 +00003197 if (Changed)
Nate Begeman9008ca62009-04-27 18:41:29 +00003198 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(0),
3199 SVOp->getOperand(1), &MaskVec[0]);
3200 return SDValue(SVOp, 0);
Evan Cheng39623da2006-04-20 08:58:49 +00003201}
3202
Evan Cheng017dcc62006-04-21 01:05:10 +00003203/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
3204/// operation of specified width.
Owen Andersone50ed302009-08-10 22:56:29 +00003205static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003206 SDValue V2) {
3207 unsigned NumElems = VT.getVectorNumElements();
3208 SmallVector<int, 8> Mask;
3209 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00003210 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003211 Mask.push_back(i);
3212 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00003213}
3214
Nate Begeman9008ca62009-04-27 18:41:29 +00003215/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
Owen Andersone50ed302009-08-10 22:56:29 +00003216static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003217 SDValue V2) {
3218 unsigned NumElems = VT.getVectorNumElements();
3219 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00003220 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003221 Mask.push_back(i);
3222 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00003223 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003224 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00003225}
3226
Nate Begeman9008ca62009-04-27 18:41:29 +00003227/// getUnpackhMask - Returns a vector_shuffle node for an unpackh operation.
Owen Andersone50ed302009-08-10 22:56:29 +00003228static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003229 SDValue V2) {
3230 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng39623da2006-04-20 08:58:49 +00003231 unsigned Half = NumElems/2;
Nate Begeman9008ca62009-04-27 18:41:29 +00003232 SmallVector<int, 8> Mask;
Evan Cheng39623da2006-04-20 08:58:49 +00003233 for (unsigned i = 0; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003234 Mask.push_back(i + Half);
3235 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00003236 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003237 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00003238}
3239
Evan Cheng0c0f83f2008-04-05 00:30:36 +00003240/// PromoteSplat - Promote a splat of v4f32, v8i16 or v16i8 to v4i32.
Eric Christopherfd179292009-08-27 18:07:15 +00003241static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG,
Nate Begeman9008ca62009-04-27 18:41:29 +00003242 bool HasSSE2) {
3243 if (SV->getValueType(0).getVectorNumElements() <= 4)
3244 return SDValue(SV, 0);
Eric Christopherfd179292009-08-27 18:07:15 +00003245
Owen Anderson825b72b2009-08-11 20:47:22 +00003246 EVT PVT = MVT::v4f32;
Owen Andersone50ed302009-08-10 22:56:29 +00003247 EVT VT = SV->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00003248 DebugLoc dl = SV->getDebugLoc();
3249 SDValue V1 = SV->getOperand(0);
3250 int NumElems = VT.getVectorNumElements();
3251 int EltNo = SV->getSplatIndex();
Rafael Espindola15684b22009-04-24 12:40:33 +00003252
Nate Begeman9008ca62009-04-27 18:41:29 +00003253 // unpack elements to the correct location
3254 while (NumElems > 4) {
3255 if (EltNo < NumElems/2) {
3256 V1 = getUnpackl(DAG, dl, VT, V1, V1);
3257 } else {
3258 V1 = getUnpackh(DAG, dl, VT, V1, V1);
3259 EltNo -= NumElems/2;
3260 }
3261 NumElems >>= 1;
3262 }
Eric Christopherfd179292009-08-27 18:07:15 +00003263
Nate Begeman9008ca62009-04-27 18:41:29 +00003264 // Perform the splat.
3265 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Dale Johannesenace16102009-02-03 19:33:06 +00003266 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, PVT, V1);
Nate Begeman9008ca62009-04-27 18:41:29 +00003267 V1 = DAG.getVectorShuffle(PVT, dl, V1, DAG.getUNDEF(PVT), &SplatMask[0]);
3268 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, V1);
Evan Chengc575ca22006-04-17 20:43:08 +00003269}
3270
Evan Chengba05f722006-04-21 23:03:30 +00003271/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00003272/// vector of zero or undef vector. This produces a shuffle where the low
3273/// element of V2 is swizzled into the zero/undef vector, landing at element
3274/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00003275static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Evan Chengf0df0312008-05-15 08:39:06 +00003276 bool isZero, bool HasSSE2,
3277 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003278 EVT VT = V2.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00003279 SDValue V1 = isZero
Nate Begeman9008ca62009-04-27 18:41:29 +00003280 ? getZeroVector(VT, HasSSE2, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT);
3281 unsigned NumElems = VT.getVectorNumElements();
3282 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00003283 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003284 // If this is the insertion idx, put the low elt of V2 here.
3285 MaskVec.push_back(i == Idx ? NumElems : i);
3286 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00003287}
3288
Evan Chengf26ffe92008-05-29 08:22:04 +00003289/// getNumOfConsecutiveZeros - Return the number of elements in a result of
3290/// a shuffle that is zero.
3291static
Nate Begeman9008ca62009-04-27 18:41:29 +00003292unsigned getNumOfConsecutiveZeros(ShuffleVectorSDNode *SVOp, int NumElems,
3293 bool Low, SelectionDAG &DAG) {
Evan Chengf26ffe92008-05-29 08:22:04 +00003294 unsigned NumZeros = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00003295 for (int i = 0; i < NumElems; ++i) {
Evan Chengab262272008-06-25 20:52:59 +00003296 unsigned Index = Low ? i : NumElems-i-1;
Nate Begeman9008ca62009-04-27 18:41:29 +00003297 int Idx = SVOp->getMaskElt(Index);
3298 if (Idx < 0) {
Evan Chengf26ffe92008-05-29 08:22:04 +00003299 ++NumZeros;
3300 continue;
3301 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003302 SDValue Elt = DAG.getShuffleScalarElt(SVOp, Index);
Evan Cheng37b73872009-07-30 08:33:02 +00003303 if (Elt.getNode() && X86::isZeroNode(Elt))
Evan Chengf26ffe92008-05-29 08:22:04 +00003304 ++NumZeros;
3305 else
3306 break;
3307 }
3308 return NumZeros;
3309}
3310
3311/// isVectorShift - Returns true if the shuffle can be implemented as a
3312/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003313/// FIXME: split into pslldqi, psrldqi, palignr variants.
3314static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00003315 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003316 int NumElems = SVOp->getValueType(0).getVectorNumElements();
Evan Chengf26ffe92008-05-29 08:22:04 +00003317
3318 isLeft = true;
Nate Begeman9008ca62009-04-27 18:41:29 +00003319 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, true, DAG);
Evan Chengf26ffe92008-05-29 08:22:04 +00003320 if (!NumZeros) {
3321 isLeft = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003322 NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, false, DAG);
Evan Chengf26ffe92008-05-29 08:22:04 +00003323 if (!NumZeros)
3324 return false;
3325 }
Evan Chengf26ffe92008-05-29 08:22:04 +00003326 bool SeenV1 = false;
3327 bool SeenV2 = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003328 for (int i = NumZeros; i < NumElems; ++i) {
3329 int Val = isLeft ? (i - NumZeros) : i;
3330 int Idx = SVOp->getMaskElt(isLeft ? i : (i - NumZeros));
3331 if (Idx < 0)
Evan Chengf26ffe92008-05-29 08:22:04 +00003332 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00003333 if (Idx < NumElems)
Evan Chengf26ffe92008-05-29 08:22:04 +00003334 SeenV1 = true;
3335 else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003336 Idx -= NumElems;
Evan Chengf26ffe92008-05-29 08:22:04 +00003337 SeenV2 = true;
3338 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003339 if (Idx != Val)
Evan Chengf26ffe92008-05-29 08:22:04 +00003340 return false;
3341 }
3342 if (SeenV1 && SeenV2)
3343 return false;
3344
Nate Begeman9008ca62009-04-27 18:41:29 +00003345 ShVal = SeenV1 ? SVOp->getOperand(0) : SVOp->getOperand(1);
Evan Chengf26ffe92008-05-29 08:22:04 +00003346 ShAmt = NumZeros;
3347 return true;
3348}
3349
3350
Evan Chengc78d3b42006-04-24 18:01:45 +00003351/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
3352///
Dan Gohman475871a2008-07-27 21:46:04 +00003353static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00003354 unsigned NumNonZero, unsigned NumZero,
Evan Cheng25ab6902006-09-08 06:48:29 +00003355 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003356 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00003357 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003358
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003359 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003360 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003361 bool First = true;
3362 for (unsigned i = 0; i < 16; ++i) {
3363 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
3364 if (ThisIsNonZero && First) {
3365 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003366 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003367 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003368 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003369 First = false;
3370 }
3371
3372 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00003373 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003374 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
3375 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003376 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003377 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00003378 }
3379 if (ThisIsNonZero) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003380 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
3381 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
3382 ThisElt, DAG.getConstant(8, MVT::i8));
Evan Chengc78d3b42006-04-24 18:01:45 +00003383 if (LastIsNonZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003384 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00003385 } else
3386 ThisElt = LastElt;
3387
Gabor Greifba36cb52008-08-28 21:40:38 +00003388 if (ThisElt.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00003389 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00003390 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00003391 }
3392 }
3393
Owen Anderson825b72b2009-08-11 20:47:22 +00003394 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00003395}
3396
Bill Wendlinga348c562007-03-22 18:42:45 +00003397/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00003398///
Dan Gohman475871a2008-07-27 21:46:04 +00003399static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00003400 unsigned NumNonZero, unsigned NumZero,
Evan Cheng25ab6902006-09-08 06:48:29 +00003401 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003402 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00003403 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003404
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003405 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003406 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003407 bool First = true;
3408 for (unsigned i = 0; i < 8; ++i) {
3409 bool isNonZero = (NonZeros & (1 << i)) != 0;
3410 if (isNonZero) {
3411 if (First) {
3412 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003413 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003414 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003415 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003416 First = false;
3417 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003418 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003419 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00003420 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00003421 }
3422 }
3423
3424 return V;
3425}
3426
Evan Chengf26ffe92008-05-29 08:22:04 +00003427/// getVShift - Return a vector logical shift node.
3428///
Owen Andersone50ed302009-08-10 22:56:29 +00003429static SDValue getVShift(bool isLeft, EVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00003430 unsigned NumBits, SelectionDAG &DAG,
3431 const TargetLowering &TLI, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003432 bool isMMX = VT.getSizeInBits() == 64;
Owen Anderson825b72b2009-08-11 20:47:22 +00003433 EVT ShVT = isMMX ? MVT::v1i64 : MVT::v2i64;
Evan Chengf26ffe92008-05-29 08:22:04 +00003434 unsigned Opc = isLeft ? X86ISD::VSHL : X86ISD::VSRL;
Dale Johannesenace16102009-02-03 19:33:06 +00003435 SrcOp = DAG.getNode(ISD::BIT_CONVERT, dl, ShVT, SrcOp);
3436 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3437 DAG.getNode(Opc, dl, ShVT, SrcOp,
Gabor Greif327ef032008-08-28 23:19:51 +00003438 DAG.getConstant(NumBits, TLI.getShiftAmountTy())));
Evan Chengf26ffe92008-05-29 08:22:04 +00003439}
3440
Dan Gohman475871a2008-07-27 21:46:04 +00003441SDValue
Evan Chengc3630942009-12-09 21:00:30 +00003442X86TargetLowering::LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, DebugLoc dl,
3443 SelectionDAG &DAG) {
3444
3445 // Check if the scalar load can be widened into a vector load. And if
3446 // the address is "base + cst" see if the cst can be "absorbed" into
3447 // the shuffle mask.
3448 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(SrcOp)) {
3449 SDValue Ptr = LD->getBasePtr();
3450 if (!ISD::isNormalLoad(LD) || LD->isVolatile())
3451 return SDValue();
3452 EVT PVT = LD->getValueType(0);
3453 if (PVT != MVT::i32 && PVT != MVT::f32)
3454 return SDValue();
3455
3456 int FI = -1;
3457 int64_t Offset = 0;
3458 if (FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr)) {
3459 FI = FINode->getIndex();
3460 Offset = 0;
3461 } else if (Ptr.getOpcode() == ISD::ADD &&
3462 isa<ConstantSDNode>(Ptr.getOperand(1)) &&
3463 isa<FrameIndexSDNode>(Ptr.getOperand(0))) {
3464 FI = cast<FrameIndexSDNode>(Ptr.getOperand(0))->getIndex();
3465 Offset = Ptr.getConstantOperandVal(1);
3466 Ptr = Ptr.getOperand(0);
3467 } else {
3468 return SDValue();
3469 }
3470
3471 SDValue Chain = LD->getChain();
3472 // Make sure the stack object alignment is at least 16.
3473 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
3474 if (DAG.InferPtrAlignment(Ptr) < 16) {
3475 if (MFI->isFixedObjectIndex(FI)) {
Eric Christophere9625cf2010-01-23 06:02:43 +00003476 // Can't change the alignment. FIXME: It's possible to compute
3477 // the exact stack offset and reference FI + adjust offset instead.
3478 // If someone *really* cares about this. That's the way to implement it.
3479 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00003480 } else {
3481 MFI->setObjectAlignment(FI, 16);
3482 }
3483 }
3484
3485 // (Offset % 16) must be multiple of 4. Then address is then
3486 // Ptr + (Offset & ~15).
3487 if (Offset < 0)
3488 return SDValue();
3489 if ((Offset % 16) & 3)
3490 return SDValue();
3491 int64_t StartOffset = Offset & ~15;
3492 if (StartOffset)
3493 Ptr = DAG.getNode(ISD::ADD, Ptr.getDebugLoc(), Ptr.getValueType(),
3494 Ptr,DAG.getConstant(StartOffset, Ptr.getValueType()));
3495
3496 int EltNo = (Offset - StartOffset) >> 2;
3497 int Mask[4] = { EltNo, EltNo, EltNo, EltNo };
3498 EVT VT = (PVT == MVT::i32) ? MVT::v4i32 : MVT::v4f32;
3499 SDValue V1 = DAG.getLoad(VT, dl, Chain, Ptr,LD->getSrcValue(),0);
3500 // Canonicalize it to a v4i32 shuffle.
3501 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32, V1);
3502 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3503 DAG.getVectorShuffle(MVT::v4i32, dl, V1,
3504 DAG.getUNDEF(MVT::v4i32), &Mask[0]));
3505 }
3506
3507 return SDValue();
3508}
3509
3510SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00003511X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003512 DebugLoc dl = Op.getDebugLoc();
Chris Lattner8a594482007-11-25 00:24:49 +00003513 // All zero's are handled with pxor, all one's are handled with pcmpeqd.
Gabor Greif327ef032008-08-28 23:19:51 +00003514 if (ISD::isBuildVectorAllZeros(Op.getNode())
3515 || ISD::isBuildVectorAllOnes(Op.getNode())) {
Chris Lattner8a594482007-11-25 00:24:49 +00003516 // Canonicalize this to either <4 x i32> or <2 x i32> (SSE vs MMX) to
3517 // 1) ensure the zero vectors are CSE'd, and 2) ensure that i64 scalars are
3518 // eliminated on x86-32 hosts.
Owen Anderson825b72b2009-08-11 20:47:22 +00003519 if (Op.getValueType() == MVT::v4i32 || Op.getValueType() == MVT::v2i32)
Chris Lattner8a594482007-11-25 00:24:49 +00003520 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003521
Gabor Greifba36cb52008-08-28 21:40:38 +00003522 if (ISD::isBuildVectorAllOnes(Op.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00003523 return getOnesVector(Op.getValueType(), DAG, dl);
3524 return getZeroVector(Op.getValueType(), Subtarget->hasSSE2(), DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00003525 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003526
Owen Andersone50ed302009-08-10 22:56:29 +00003527 EVT VT = Op.getValueType();
3528 EVT ExtVT = VT.getVectorElementType();
3529 unsigned EVTBits = ExtVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003530
3531 unsigned NumElems = Op.getNumOperands();
3532 unsigned NumZero = 0;
3533 unsigned NumNonZero = 0;
3534 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003535 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00003536 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003537 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00003538 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00003539 if (Elt.getOpcode() == ISD::UNDEF)
3540 continue;
3541 Values.insert(Elt);
3542 if (Elt.getOpcode() != ISD::Constant &&
3543 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003544 IsAllConstants = false;
Evan Cheng37b73872009-07-30 08:33:02 +00003545 if (X86::isZeroNode(Elt))
Evan Chengdb2d5242007-12-12 06:45:40 +00003546 NumZero++;
3547 else {
3548 NonZeros |= (1 << i);
3549 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003550 }
3551 }
3552
Dan Gohman7f321562007-06-25 16:23:39 +00003553 if (NumNonZero == 0) {
Chris Lattner8a594482007-11-25 00:24:49 +00003554 // All undef vector. Return an UNDEF. All zero vectors were handled above.
Dale Johannesene8d72302009-02-06 23:05:02 +00003555 return DAG.getUNDEF(VT);
Dan Gohman7f321562007-06-25 16:23:39 +00003556 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003557
Chris Lattner67f453a2008-03-09 05:42:06 +00003558 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00003559 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00003560 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00003561 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00003562
Chris Lattner62098042008-03-09 01:05:04 +00003563 // If this is an insertion of an i64 value on x86-32, and if the top bits of
3564 // the value are obviously zero, truncate the value to i32 and do the
3565 // insertion that way. Only do this if the value is non-constant or if the
3566 // value is a constant being inserted into element 0. It is cheaper to do
3567 // a constant pool load than it is to do a movd + shuffle.
Owen Anderson825b72b2009-08-11 20:47:22 +00003568 if (ExtVT == MVT::i64 && !Subtarget->is64Bit() &&
Chris Lattner62098042008-03-09 01:05:04 +00003569 (!IsAllConstants || Idx == 0)) {
3570 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
3571 // Handle MMX and SSE both.
Owen Anderson825b72b2009-08-11 20:47:22 +00003572 EVT VecVT = VT == MVT::v2i64 ? MVT::v4i32 : MVT::v2i32;
3573 unsigned VecElts = VT == MVT::v2i64 ? 4 : 2;
Scott Michelfdc40a02009-02-17 22:15:04 +00003574
Chris Lattner62098042008-03-09 01:05:04 +00003575 // Truncate the value (which may itself be a constant) to i32, and
3576 // convert it to a vector with movd (S2V+shuffle to zero extend).
Owen Anderson825b72b2009-08-11 20:47:22 +00003577 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
Dale Johannesenace16102009-02-03 19:33:06 +00003578 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Evan Chengf0df0312008-05-15 08:39:06 +00003579 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3580 Subtarget->hasSSE2(), DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00003581
Chris Lattner62098042008-03-09 01:05:04 +00003582 // Now we have our 32-bit value zero extended in the low element of
3583 // a vector. If Idx != 0, swizzle it into place.
3584 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003585 SmallVector<int, 4> Mask;
3586 Mask.push_back(Idx);
3587 for (unsigned i = 1; i != VecElts; ++i)
3588 Mask.push_back(i);
3589 Item = DAG.getVectorShuffle(VecVT, dl, Item,
Eric Christopherfd179292009-08-27 18:07:15 +00003590 DAG.getUNDEF(Item.getValueType()),
Nate Begeman9008ca62009-04-27 18:41:29 +00003591 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00003592 }
Dale Johannesenace16102009-02-03 19:33:06 +00003593 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Item);
Chris Lattner62098042008-03-09 01:05:04 +00003594 }
3595 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003596
Chris Lattner19f79692008-03-08 22:59:52 +00003597 // If we have a constant or non-constant insertion into the low element of
3598 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
3599 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00003600 // depending on what the source datatype is.
3601 if (Idx == 0) {
3602 if (NumZero == 0) {
3603 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Owen Anderson825b72b2009-08-11 20:47:22 +00003604 } else if (ExtVT == MVT::i32 || ExtVT == MVT::f32 || ExtVT == MVT::f64 ||
3605 (ExtVT == MVT::i64 && Subtarget->is64Bit())) {
Eli Friedman10415532009-06-06 06:05:10 +00003606 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
3607 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
3608 return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget->hasSSE2(),
3609 DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00003610 } else if (ExtVT == MVT::i16 || ExtVT == MVT::i8) {
3611 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
3612 EVT MiddleVT = VT.getSizeInBits() == 64 ? MVT::v2i32 : MVT::v4i32;
Eli Friedman10415532009-06-06 06:05:10 +00003613 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MiddleVT, Item);
3614 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3615 Subtarget->hasSSE2(), DAG);
3616 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Item);
3617 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003618 }
Evan Chengf26ffe92008-05-29 08:22:04 +00003619
3620 // Is it a vector logical left shift?
3621 if (NumElems == 2 && Idx == 1 &&
Evan Cheng37b73872009-07-30 08:33:02 +00003622 X86::isZeroNode(Op.getOperand(0)) &&
3623 !X86::isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003624 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00003625 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00003626 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00003627 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00003628 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00003629 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003630
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003631 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00003632 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003633
Chris Lattner19f79692008-03-08 22:59:52 +00003634 // Otherwise, if this is a vector with i32 or f32 elements, and the element
3635 // is a non-constant being inserted into an element other than the low one,
3636 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
3637 // movd/movss) to move this into the low element, then shuffle it into
3638 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00003639 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00003640 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00003641
Evan Cheng0db9fe62006-04-25 20:13:52 +00003642 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Evan Chengf0df0312008-05-15 08:39:06 +00003643 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0,
3644 Subtarget->hasSSE2(), DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00003645 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003646 for (unsigned i = 0; i < NumElems; i++)
Nate Begeman9008ca62009-04-27 18:41:29 +00003647 MaskVec.push_back(i == Idx ? 0 : 1);
3648 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003649 }
3650 }
3651
Chris Lattner67f453a2008-03-09 05:42:06 +00003652 // Splat is obviously ok. Let legalizer expand it to a shuffle.
Evan Chengc3630942009-12-09 21:00:30 +00003653 if (Values.size() == 1) {
3654 if (EVTBits == 32) {
3655 // Instead of a shuffle like this:
3656 // shuffle (scalar_to_vector (load (ptr + 4))), undef, <0, 0, 0, 0>
3657 // Check if it's possible to issue this instead.
3658 // shuffle (vload ptr)), undef, <1, 1, 1, 1>
3659 unsigned Idx = CountTrailingZeros_32(NonZeros);
3660 SDValue Item = Op.getOperand(Idx);
3661 if (Op.getNode()->isOnlyUserOf(Item.getNode()))
3662 return LowerAsSplatVectorLoad(Item, VT, dl, DAG);
3663 }
Dan Gohman475871a2008-07-27 21:46:04 +00003664 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00003665 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003666
Dan Gohmana3941172007-07-24 22:55:08 +00003667 // A vector full of immediates; various special cases are already
3668 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003669 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00003670 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00003671
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003672 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00003673 if (EVTBits == 64) {
3674 if (NumNonZero == 1) {
3675 // One half is zero or undef.
3676 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00003677 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00003678 Op.getOperand(Idx));
Evan Chengf0df0312008-05-15 08:39:06 +00003679 return getShuffleVectorZeroOrUndef(V2, Idx, true,
3680 Subtarget->hasSSE2(), DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00003681 }
Dan Gohman475871a2008-07-27 21:46:04 +00003682 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00003683 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003684
3685 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00003686 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00003687 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00003688 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00003689 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003690 }
3691
Bill Wendling826f36f2007-03-28 00:57:11 +00003692 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00003693 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00003694 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00003695 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003696 }
3697
3698 // If element VT is == 32 bits, turn it into a number of shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00003699 SmallVector<SDValue, 8> V;
Chris Lattner5a88b832007-02-25 07:10:00 +00003700 V.resize(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003701 if (NumElems == 4 && NumZero > 0) {
3702 for (unsigned i = 0; i < 4; ++i) {
3703 bool isZero = !(NonZeros & (1 << i));
3704 if (isZero)
Dale Johannesenace16102009-02-03 19:33:06 +00003705 V[i] = getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003706 else
Dale Johannesenace16102009-02-03 19:33:06 +00003707 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00003708 }
3709
3710 for (unsigned i = 0; i < 2; ++i) {
3711 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
3712 default: break;
3713 case 0:
3714 V[i] = V[i*2]; // Must be a zero vector.
3715 break;
3716 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00003717 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003718 break;
3719 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00003720 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003721 break;
3722 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00003723 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003724 break;
3725 }
3726 }
3727
Nate Begeman9008ca62009-04-27 18:41:29 +00003728 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003729 bool Reverse = (NonZeros & 0x3) == 2;
3730 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003731 MaskVec.push_back(Reverse ? 1-i : i);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003732 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
3733 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003734 MaskVec.push_back(Reverse ? 1-i+NumElems : i+NumElems);
3735 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003736 }
3737
3738 if (Values.size() > 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003739 // If we have SSE 4.1, Expand into a number of inserts unless the number of
3740 // values to be inserted is equal to the number of elements, in which case
3741 // use the unpack code below in the hopes of matching the consecutive elts
Eric Christopherfd179292009-08-27 18:07:15 +00003742 // load merge pattern for shuffles.
Nate Begeman9008ca62009-04-27 18:41:29 +00003743 // FIXME: We could probably just check that here directly.
Eric Christopherfd179292009-08-27 18:07:15 +00003744 if (Values.size() < NumElems && VT.getSizeInBits() == 128 &&
Nate Begeman9008ca62009-04-27 18:41:29 +00003745 getSubtarget()->hasSSE41()) {
3746 V[0] = DAG.getUNDEF(VT);
3747 for (unsigned i = 0; i < NumElems; ++i)
3748 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
3749 V[0] = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, V[0],
3750 Op.getOperand(i), DAG.getIntPtrConstant(i));
3751 return V[0];
3752 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003753 // Expand into a number of unpckl*.
3754 // e.g. for v4f32
3755 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
3756 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
3757 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Evan Cheng0db9fe62006-04-25 20:13:52 +00003758 for (unsigned i = 0; i < NumElems; ++i)
Dale Johannesenace16102009-02-03 19:33:06 +00003759 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00003760 NumElems >>= 1;
3761 while (NumElems != 0) {
3762 for (unsigned i = 0; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003763 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + NumElems]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003764 NumElems >>= 1;
3765 }
3766 return V[0];
3767 }
3768
Dan Gohman475871a2008-07-27 21:46:04 +00003769 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003770}
3771
Mon P Wangeb38ebf2010-01-24 00:05:03 +00003772SDValue
3773X86TargetLowering::LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
3774 // We support concatenate two MMX registers and place them in a MMX
3775 // register. This is better than doing a stack convert.
3776 DebugLoc dl = Op.getDebugLoc();
3777 EVT ResVT = Op.getValueType();
3778 assert(Op.getNumOperands() == 2);
3779 assert(ResVT == MVT::v2i64 || ResVT == MVT::v4i32 ||
3780 ResVT == MVT::v8i16 || ResVT == MVT::v16i8);
3781 int Mask[2];
3782 SDValue InVec = DAG.getNode(ISD::BIT_CONVERT,dl, MVT::v1i64, Op.getOperand(0));
3783 SDValue VecOp = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
3784 InVec = Op.getOperand(1);
3785 if (InVec.getOpcode() == ISD::SCALAR_TO_VECTOR) {
3786 unsigned NumElts = ResVT.getVectorNumElements();
3787 VecOp = DAG.getNode(ISD::BIT_CONVERT, dl, ResVT, VecOp);
3788 VecOp = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, ResVT, VecOp,
3789 InVec.getOperand(0), DAG.getIntPtrConstant(NumElts/2+1));
3790 } else {
3791 InVec = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v1i64, InVec);
3792 SDValue VecOp2 = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
3793 Mask[0] = 0; Mask[1] = 2;
3794 VecOp = DAG.getVectorShuffle(MVT::v2i64, dl, VecOp, VecOp2, Mask);
3795 }
3796 return DAG.getNode(ISD::BIT_CONVERT, dl, ResVT, VecOp);
3797}
3798
Nate Begemanb9a47b82009-02-23 08:49:38 +00003799// v8i16 shuffles - Prefer shuffles in the following order:
3800// 1. [all] pshuflw, pshufhw, optional move
3801// 2. [ssse3] 1 x pshufb
3802// 3. [ssse3] 2 x pshufb + 1 x por
3803// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003804static
Nate Begeman9008ca62009-04-27 18:41:29 +00003805SDValue LowerVECTOR_SHUFFLEv8i16(ShuffleVectorSDNode *SVOp,
3806 SelectionDAG &DAG, X86TargetLowering &TLI) {
3807 SDValue V1 = SVOp->getOperand(0);
3808 SDValue V2 = SVOp->getOperand(1);
3809 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00003810 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00003811
Nate Begemanb9a47b82009-02-23 08:49:38 +00003812 // Determine if more than 1 of the words in each of the low and high quadwords
3813 // of the result come from the same quadword of one of the two inputs. Undef
3814 // mask values count as coming from any quadword, for better codegen.
3815 SmallVector<unsigned, 4> LoQuad(4);
3816 SmallVector<unsigned, 4> HiQuad(4);
3817 BitVector InputQuads(4);
3818 for (unsigned i = 0; i < 8; ++i) {
3819 SmallVectorImpl<unsigned> &Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00003820 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003821 MaskVals.push_back(EltIdx);
3822 if (EltIdx < 0) {
3823 ++Quad[0];
3824 ++Quad[1];
3825 ++Quad[2];
3826 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00003827 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003828 }
3829 ++Quad[EltIdx / 4];
3830 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00003831 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00003832
Nate Begemanb9a47b82009-02-23 08:49:38 +00003833 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00003834 unsigned MaxQuad = 1;
3835 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00003836 if (LoQuad[i] > MaxQuad) {
3837 BestLoQuad = i;
3838 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00003839 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003840 }
3841
Nate Begemanb9a47b82009-02-23 08:49:38 +00003842 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00003843 MaxQuad = 1;
3844 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00003845 if (HiQuad[i] > MaxQuad) {
3846 BestHiQuad = i;
3847 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00003848 }
3849 }
3850
Nate Begemanb9a47b82009-02-23 08:49:38 +00003851 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
Eric Christopherfd179292009-08-27 18:07:15 +00003852 // of the two input vectors, shuffle them into one input vector so only a
Nate Begemanb9a47b82009-02-23 08:49:38 +00003853 // single pshufb instruction is necessary. If There are more than 2 input
3854 // quads, disable the next transformation since it does not help SSSE3.
3855 bool V1Used = InputQuads[0] || InputQuads[1];
3856 bool V2Used = InputQuads[2] || InputQuads[3];
3857 if (TLI.getSubtarget()->hasSSSE3()) {
3858 if (InputQuads.count() == 2 && V1Used && V2Used) {
3859 BestLoQuad = InputQuads.find_first();
3860 BestHiQuad = InputQuads.find_next(BestLoQuad);
3861 }
3862 if (InputQuads.count() > 2) {
3863 BestLoQuad = -1;
3864 BestHiQuad = -1;
3865 }
3866 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00003867
Nate Begemanb9a47b82009-02-23 08:49:38 +00003868 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
3869 // the shuffle mask. If a quad is scored as -1, that means that it contains
3870 // words from all 4 input quadwords.
3871 SDValue NewV;
3872 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003873 SmallVector<int, 8> MaskV;
3874 MaskV.push_back(BestLoQuad < 0 ? 0 : BestLoQuad);
3875 MaskV.push_back(BestHiQuad < 0 ? 1 : BestHiQuad);
Eric Christopherfd179292009-08-27 18:07:15 +00003876 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003877 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V1),
3878 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V2), &MaskV[0]);
3879 NewV = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00003880
Nate Begemanb9a47b82009-02-23 08:49:38 +00003881 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
3882 // source words for the shuffle, to aid later transformations.
3883 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00003884 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00003885 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00003886 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00003887 if (idx != (int)i)
3888 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003889 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00003890 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003891 AllWordsInNewV = false;
3892 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00003893 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00003894
Nate Begemanb9a47b82009-02-23 08:49:38 +00003895 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
3896 if (AllWordsInNewV) {
3897 for (int i = 0; i != 8; ++i) {
3898 int idx = MaskVals[i];
3899 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00003900 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00003901 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003902 if ((idx != i) && idx < 4)
3903 pshufhw = false;
3904 if ((idx != i) && idx > 3)
3905 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00003906 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00003907 V1 = NewV;
3908 V2Used = false;
3909 BestLoQuad = 0;
3910 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003911 }
Evan Cheng14b32e12007-12-11 01:46:18 +00003912
Nate Begemanb9a47b82009-02-23 08:49:38 +00003913 // If we've eliminated the use of V2, and the new mask is a pshuflw or
3914 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00003915 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Eric Christopherfd179292009-08-27 18:07:15 +00003916 return DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
Owen Anderson825b72b2009-08-11 20:47:22 +00003917 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Evan Cheng14b32e12007-12-11 01:46:18 +00003918 }
Evan Cheng14b32e12007-12-11 01:46:18 +00003919 }
Eric Christopherfd179292009-08-27 18:07:15 +00003920
Nate Begemanb9a47b82009-02-23 08:49:38 +00003921 // If we have SSSE3, and all words of the result are from 1 input vector,
3922 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
3923 // is present, fall back to case 4.
3924 if (TLI.getSubtarget()->hasSSSE3()) {
3925 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00003926
Nate Begemanb9a47b82009-02-23 08:49:38 +00003927 // If we have elements from both input vectors, set the high bit of the
Eric Christopherfd179292009-08-27 18:07:15 +00003928 // shuffle mask element to zero out elements that come from V2 in the V1
Nate Begemanb9a47b82009-02-23 08:49:38 +00003929 // mask, and elements that come from V1 in the V2 mask, so that the two
3930 // results can be OR'd together.
3931 bool TwoInputs = V1Used && V2Used;
3932 for (unsigned i = 0; i != 8; ++i) {
3933 int EltIdx = MaskVals[i] * 2;
3934 if (TwoInputs && (EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003935 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
3936 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003937 continue;
3938 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003939 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
3940 pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003941 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003942 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00003943 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00003944 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003945 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003946 if (!TwoInputs)
Owen Anderson825b72b2009-08-11 20:47:22 +00003947 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00003948
Nate Begemanb9a47b82009-02-23 08:49:38 +00003949 // Calculate the shuffle mask for the second input, shuffle it, and
3950 // OR it with the first shuffled input.
3951 pshufbMask.clear();
3952 for (unsigned i = 0; i != 8; ++i) {
3953 int EltIdx = MaskVals[i] * 2;
3954 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003955 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
3956 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003957 continue;
3958 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003959 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
3960 pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003961 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003962 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V2);
Eric Christopherfd179292009-08-27 18:07:15 +00003963 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00003964 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003965 MVT::v16i8, &pshufbMask[0], 16));
3966 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
3967 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003968 }
3969
3970 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
3971 // and update MaskVals with new element order.
3972 BitVector InOrder(8);
3973 if (BestLoQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003974 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003975 for (int i = 0; i != 4; ++i) {
3976 int idx = MaskVals[i];
3977 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003978 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003979 InOrder.set(i);
3980 } else if ((idx / 4) == BestLoQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003981 MaskV.push_back(idx & 3);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003982 InOrder.set(i);
3983 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003984 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003985 }
3986 }
3987 for (unsigned i = 4; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003988 MaskV.push_back(i);
Owen Anderson825b72b2009-08-11 20:47:22 +00003989 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00003990 &MaskV[0]);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003991 }
Eric Christopherfd179292009-08-27 18:07:15 +00003992
Nate Begemanb9a47b82009-02-23 08:49:38 +00003993 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
3994 // and update MaskVals with the new element order.
3995 if (BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003996 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003997 for (unsigned i = 0; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003998 MaskV.push_back(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003999 for (unsigned i = 4; i != 8; ++i) {
4000 int idx = MaskVals[i];
4001 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004002 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004003 InOrder.set(i);
4004 } else if ((idx / 4) == BestHiQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004005 MaskV.push_back((idx & 3) + 4);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004006 InOrder.set(i);
4007 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004008 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004009 }
4010 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004011 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00004012 &MaskV[0]);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004013 }
Eric Christopherfd179292009-08-27 18:07:15 +00004014
Nate Begemanb9a47b82009-02-23 08:49:38 +00004015 // In case BestHi & BestLo were both -1, which means each quadword has a word
4016 // from each of the four input quadwords, calculate the InOrder bitvector now
4017 // before falling through to the insert/extract cleanup.
4018 if (BestLoQuad == -1 && BestHiQuad == -1) {
4019 NewV = V1;
4020 for (int i = 0; i != 8; ++i)
4021 if (MaskVals[i] < 0 || MaskVals[i] == i)
4022 InOrder.set(i);
4023 }
Eric Christopherfd179292009-08-27 18:07:15 +00004024
Nate Begemanb9a47b82009-02-23 08:49:38 +00004025 // The other elements are put in the right place using pextrw and pinsrw.
4026 for (unsigned i = 0; i != 8; ++i) {
4027 if (InOrder[i])
4028 continue;
4029 int EltIdx = MaskVals[i];
4030 if (EltIdx < 0)
4031 continue;
4032 SDValue ExtOp = (EltIdx < 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00004033 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004034 DAG.getIntPtrConstant(EltIdx))
Owen Anderson825b72b2009-08-11 20:47:22 +00004035 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004036 DAG.getIntPtrConstant(EltIdx - 8));
Owen Anderson825b72b2009-08-11 20:47:22 +00004037 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004038 DAG.getIntPtrConstant(i));
4039 }
4040 return NewV;
4041}
4042
4043// v16i8 shuffles - Prefer shuffles in the following order:
4044// 1. [ssse3] 1 x pshufb
4045// 2. [ssse3] 2 x pshufb + 1 x por
4046// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
4047static
Nate Begeman9008ca62009-04-27 18:41:29 +00004048SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
4049 SelectionDAG &DAG, X86TargetLowering &TLI) {
4050 SDValue V1 = SVOp->getOperand(0);
4051 SDValue V2 = SVOp->getOperand(1);
4052 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00004053 SmallVector<int, 16> MaskVals;
Nate Begeman9008ca62009-04-27 18:41:29 +00004054 SVOp->getMask(MaskVals);
Eric Christopherfd179292009-08-27 18:07:15 +00004055
Nate Begemanb9a47b82009-02-23 08:49:38 +00004056 // If we have SSSE3, case 1 is generated when all result bytes come from
Eric Christopherfd179292009-08-27 18:07:15 +00004057 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
Nate Begemanb9a47b82009-02-23 08:49:38 +00004058 // present, fall back to case 3.
4059 // FIXME: kill V2Only once shuffles are canonizalized by getNode.
4060 bool V1Only = true;
4061 bool V2Only = true;
4062 for (unsigned i = 0; i < 16; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004063 int EltIdx = MaskVals[i];
Nate Begemanb9a47b82009-02-23 08:49:38 +00004064 if (EltIdx < 0)
4065 continue;
4066 if (EltIdx < 16)
4067 V2Only = false;
4068 else
4069 V1Only = false;
4070 }
Eric Christopherfd179292009-08-27 18:07:15 +00004071
Nate Begemanb9a47b82009-02-23 08:49:38 +00004072 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
4073 if (TLI.getSubtarget()->hasSSSE3()) {
4074 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00004075
Nate Begemanb9a47b82009-02-23 08:49:38 +00004076 // If all result elements are from one input vector, then only translate
Eric Christopherfd179292009-08-27 18:07:15 +00004077 // undef mask values to 0x80 (zero out result) in the pshufb mask.
Nate Begemanb9a47b82009-02-23 08:49:38 +00004078 //
4079 // Otherwise, we have elements from both input vectors, and must zero out
4080 // elements that come from V2 in the first mask, and V1 in the second mask
4081 // so that we can OR them together.
4082 bool TwoInputs = !(V1Only || V2Only);
4083 for (unsigned i = 0; i != 16; ++i) {
4084 int EltIdx = MaskVals[i];
4085 if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004086 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004087 continue;
4088 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004089 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004090 }
4091 // If all the elements are from V2, assign it to V1 and return after
4092 // building the first pshufb.
4093 if (V2Only)
4094 V1 = V2;
Owen Anderson825b72b2009-08-11 20:47:22 +00004095 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00004096 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004097 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004098 if (!TwoInputs)
4099 return V1;
Eric Christopherfd179292009-08-27 18:07:15 +00004100
Nate Begemanb9a47b82009-02-23 08:49:38 +00004101 // Calculate the shuffle mask for the second input, shuffle it, and
4102 // OR it with the first shuffled input.
4103 pshufbMask.clear();
4104 for (unsigned i = 0; i != 16; ++i) {
4105 int EltIdx = MaskVals[i];
4106 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004107 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004108 continue;
4109 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004110 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004111 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004112 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00004113 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004114 MVT::v16i8, &pshufbMask[0], 16));
4115 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004116 }
Eric Christopherfd179292009-08-27 18:07:15 +00004117
Nate Begemanb9a47b82009-02-23 08:49:38 +00004118 // No SSSE3 - Calculate in place words and then fix all out of place words
4119 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
4120 // the 16 different words that comprise the two doublequadword input vectors.
Owen Anderson825b72b2009-08-11 20:47:22 +00004121 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
4122 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004123 SDValue NewV = V2Only ? V2 : V1;
4124 for (int i = 0; i != 8; ++i) {
4125 int Elt0 = MaskVals[i*2];
4126 int Elt1 = MaskVals[i*2+1];
Eric Christopherfd179292009-08-27 18:07:15 +00004127
Nate Begemanb9a47b82009-02-23 08:49:38 +00004128 // This word of the result is all undef, skip it.
4129 if (Elt0 < 0 && Elt1 < 0)
4130 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004131
Nate Begemanb9a47b82009-02-23 08:49:38 +00004132 // This word of the result is already in the correct place, skip it.
4133 if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1))
4134 continue;
4135 if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17))
4136 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004137
Nate Begemanb9a47b82009-02-23 08:49:38 +00004138 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
4139 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
4140 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00004141
4142 // If Elt0 and Elt1 are defined, are consecutive, and can be load
4143 // using a single extract together, load it and store it.
4144 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004145 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Mon P Wang6b3ef692009-03-11 18:47:57 +00004146 DAG.getIntPtrConstant(Elt1 / 2));
Owen Anderson825b72b2009-08-11 20:47:22 +00004147 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Mon P Wang6b3ef692009-03-11 18:47:57 +00004148 DAG.getIntPtrConstant(i));
4149 continue;
4150 }
4151
Nate Begemanb9a47b82009-02-23 08:49:38 +00004152 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00004153 // source byte is not also odd, shift the extracted word left 8 bits
4154 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00004155 if (Elt1 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004156 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004157 DAG.getIntPtrConstant(Elt1 / 2));
4158 if ((Elt1 & 1) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004159 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004160 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00004161 else if (Elt0 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004162 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
4163 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004164 }
4165 // If Elt0 is defined, extract it from the appropriate source. If the
4166 // source byte is not also even, shift the extracted word right 8 bits. If
4167 // Elt1 was also defined, OR the extracted values together before
4168 // inserting them in the result.
4169 if (Elt0 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004170 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004171 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
4172 if ((Elt0 & 1) != 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004173 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004174 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00004175 else if (Elt1 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004176 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
4177 DAG.getConstant(0x00FF, MVT::i16));
4178 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
Nate Begemanb9a47b82009-02-23 08:49:38 +00004179 : InsElt0;
4180 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004181 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004182 DAG.getIntPtrConstant(i));
4183 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004184 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00004185}
4186
Evan Cheng7a831ce2007-12-15 03:00:47 +00004187/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
4188/// ones, or rewriting v4i32 / v2f32 as 2 wide ones if possible. This can be
4189/// done when every pair / quad of shuffle mask elements point to elements in
4190/// the right sequence. e.g.
Evan Cheng14b32e12007-12-11 01:46:18 +00004191/// vector_shuffle <>, <>, < 3, 4, | 10, 11, | 0, 1, | 14, 15>
4192static
Nate Begeman9008ca62009-04-27 18:41:29 +00004193SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
4194 SelectionDAG &DAG,
4195 TargetLowering &TLI, DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00004196 EVT VT = SVOp->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00004197 SDValue V1 = SVOp->getOperand(0);
4198 SDValue V2 = SVOp->getOperand(1);
4199 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng7a831ce2007-12-15 03:00:47 +00004200 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Owen Anderson825b72b2009-08-11 20:47:22 +00004201 EVT MaskVT = MVT::getIntVectorWithNumElements(NewWidth);
Owen Andersone50ed302009-08-10 22:56:29 +00004202 EVT MaskEltVT = MaskVT.getVectorElementType();
4203 EVT NewVT = MaskVT;
Owen Anderson825b72b2009-08-11 20:47:22 +00004204 switch (VT.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004205 default: assert(false && "Unexpected!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004206 case MVT::v4f32: NewVT = MVT::v2f64; break;
4207 case MVT::v4i32: NewVT = MVT::v2i64; break;
4208 case MVT::v8i16: NewVT = MVT::v4i32; break;
4209 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00004210 }
4211
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004212 if (NewWidth == 2) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004213 if (VT.isInteger())
Owen Anderson825b72b2009-08-11 20:47:22 +00004214 NewVT = MVT::v2i64;
Evan Cheng7a831ce2007-12-15 03:00:47 +00004215 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004216 NewVT = MVT::v2f64;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004217 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004218 int Scale = NumElems / NewWidth;
4219 SmallVector<int, 8> MaskVec;
Evan Cheng14b32e12007-12-11 01:46:18 +00004220 for (unsigned i = 0; i < NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004221 int StartIdx = -1;
4222 for (int j = 0; j < Scale; ++j) {
4223 int EltIdx = SVOp->getMaskElt(i+j);
4224 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00004225 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00004226 if (StartIdx == -1)
Evan Cheng14b32e12007-12-11 01:46:18 +00004227 StartIdx = EltIdx - (EltIdx % Scale);
4228 if (EltIdx != StartIdx + j)
Dan Gohman475871a2008-07-27 21:46:04 +00004229 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00004230 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004231 if (StartIdx == -1)
4232 MaskVec.push_back(-1);
Evan Cheng14b32e12007-12-11 01:46:18 +00004233 else
Nate Begeman9008ca62009-04-27 18:41:29 +00004234 MaskVec.push_back(StartIdx / Scale);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004235 }
4236
Dale Johannesenace16102009-02-03 19:33:06 +00004237 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V1);
4238 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V2);
Nate Begeman9008ca62009-04-27 18:41:29 +00004239 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004240}
4241
Evan Chengd880b972008-05-09 21:53:03 +00004242/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00004243///
Owen Andersone50ed302009-08-10 22:56:29 +00004244static SDValue getVZextMovL(EVT VT, EVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00004245 SDValue SrcOp, SelectionDAG &DAG,
4246 const X86Subtarget *Subtarget, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004247 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004248 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00004249 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00004250 LD = dyn_cast<LoadSDNode>(SrcOp);
4251 if (!LD) {
4252 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
4253 // instead.
Owen Anderson766b5ef2009-08-11 21:59:30 +00004254 MVT ExtVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
4255 if ((ExtVT.SimpleTy != MVT::i64 || Subtarget->is64Bit()) &&
Evan Cheng7e2ff772008-05-08 00:57:18 +00004256 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
4257 SrcOp.getOperand(0).getOpcode() == ISD::BIT_CONVERT &&
Owen Anderson766b5ef2009-08-11 21:59:30 +00004258 SrcOp.getOperand(0).getOperand(0).getValueType() == ExtVT) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004259 // PR2108
Owen Anderson825b72b2009-08-11 20:47:22 +00004260 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Dale Johannesenace16102009-02-03 19:33:06 +00004261 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4262 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
4263 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
4264 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00004265 SrcOp.getOperand(0)
4266 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00004267 }
4268 }
4269 }
4270
Dale Johannesenace16102009-02-03 19:33:06 +00004271 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4272 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Scott Michelfdc40a02009-02-17 22:15:04 +00004273 DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00004274 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00004275}
4276
Evan Chengace3c172008-07-22 21:13:36 +00004277/// LowerVECTOR_SHUFFLE_4wide - Handle all 4 wide cases with a number of
4278/// shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00004279static SDValue
Nate Begeman9008ca62009-04-27 18:41:29 +00004280LowerVECTOR_SHUFFLE_4wide(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
4281 SDValue V1 = SVOp->getOperand(0);
4282 SDValue V2 = SVOp->getOperand(1);
4283 DebugLoc dl = SVOp->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00004284 EVT VT = SVOp->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00004285
Evan Chengace3c172008-07-22 21:13:36 +00004286 SmallVector<std::pair<int, int>, 8> Locs;
Rafael Espindola833a9902008-08-28 18:32:53 +00004287 Locs.resize(4);
Nate Begeman9008ca62009-04-27 18:41:29 +00004288 SmallVector<int, 8> Mask1(4U, -1);
4289 SmallVector<int, 8> PermMask;
4290 SVOp->getMask(PermMask);
4291
Evan Chengace3c172008-07-22 21:13:36 +00004292 unsigned NumHi = 0;
4293 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00004294 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004295 int Idx = PermMask[i];
4296 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00004297 Locs[i] = std::make_pair(-1, -1);
4298 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004299 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
4300 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00004301 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00004302 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004303 NumLo++;
4304 } else {
4305 Locs[i] = std::make_pair(1, NumHi);
4306 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00004307 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004308 NumHi++;
4309 }
4310 }
4311 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004312
Evan Chengace3c172008-07-22 21:13:36 +00004313 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004314 // If no more than two elements come from either vector. This can be
4315 // implemented with two shuffles. First shuffle gather the elements.
4316 // The second shuffle, which takes the first shuffle as both of its
4317 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00004318 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004319
Nate Begeman9008ca62009-04-27 18:41:29 +00004320 SmallVector<int, 8> Mask2(4U, -1);
Eric Christopherfd179292009-08-27 18:07:15 +00004321
Evan Chengace3c172008-07-22 21:13:36 +00004322 for (unsigned i = 0; i != 4; ++i) {
4323 if (Locs[i].first == -1)
4324 continue;
4325 else {
4326 unsigned Idx = (i < 2) ? 0 : 4;
4327 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00004328 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004329 }
4330 }
4331
Nate Begeman9008ca62009-04-27 18:41:29 +00004332 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004333 } else if (NumLo == 3 || NumHi == 3) {
4334 // Otherwise, we must have three elements from one vector, call it X, and
4335 // one element from the other, call it Y. First, use a shufps to build an
4336 // intermediate vector with the one element from Y and the element from X
4337 // that will be in the same half in the final destination (the indexes don't
4338 // matter). Then, use a shufps to build the final vector, taking the half
4339 // containing the element from Y from the intermediate, and the other half
4340 // from X.
4341 if (NumHi == 3) {
4342 // Normalize it so the 3 elements come from V1.
Nate Begeman9008ca62009-04-27 18:41:29 +00004343 CommuteVectorShuffleMask(PermMask, VT);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004344 std::swap(V1, V2);
4345 }
4346
4347 // Find the element from V2.
4348 unsigned HiIndex;
4349 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004350 int Val = PermMask[HiIndex];
4351 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004352 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004353 if (Val >= 4)
4354 break;
4355 }
4356
Nate Begeman9008ca62009-04-27 18:41:29 +00004357 Mask1[0] = PermMask[HiIndex];
4358 Mask1[1] = -1;
4359 Mask1[2] = PermMask[HiIndex^1];
4360 Mask1[3] = -1;
4361 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004362
4363 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004364 Mask1[0] = PermMask[0];
4365 Mask1[1] = PermMask[1];
4366 Mask1[2] = HiIndex & 1 ? 6 : 4;
4367 Mask1[3] = HiIndex & 1 ? 4 : 6;
4368 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004369 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004370 Mask1[0] = HiIndex & 1 ? 2 : 0;
4371 Mask1[1] = HiIndex & 1 ? 0 : 2;
4372 Mask1[2] = PermMask[2];
4373 Mask1[3] = PermMask[3];
4374 if (Mask1[2] >= 0)
4375 Mask1[2] += 4;
4376 if (Mask1[3] >= 0)
4377 Mask1[3] += 4;
4378 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004379 }
Evan Chengace3c172008-07-22 21:13:36 +00004380 }
4381
4382 // Break it into (shuffle shuffle_hi, shuffle_lo).
4383 Locs.clear();
Nate Begeman9008ca62009-04-27 18:41:29 +00004384 SmallVector<int,8> LoMask(4U, -1);
4385 SmallVector<int,8> HiMask(4U, -1);
4386
4387 SmallVector<int,8> *MaskPtr = &LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00004388 unsigned MaskIdx = 0;
4389 unsigned LoIdx = 0;
4390 unsigned HiIdx = 2;
4391 for (unsigned i = 0; i != 4; ++i) {
4392 if (i == 2) {
4393 MaskPtr = &HiMask;
4394 MaskIdx = 1;
4395 LoIdx = 0;
4396 HiIdx = 2;
4397 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004398 int Idx = PermMask[i];
4399 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00004400 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00004401 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00004402 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00004403 (*MaskPtr)[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004404 LoIdx++;
4405 } else {
4406 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00004407 (*MaskPtr)[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004408 HiIdx++;
4409 }
4410 }
4411
Nate Begeman9008ca62009-04-27 18:41:29 +00004412 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
4413 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
4414 SmallVector<int, 8> MaskOps;
Evan Chengace3c172008-07-22 21:13:36 +00004415 for (unsigned i = 0; i != 4; ++i) {
4416 if (Locs[i].first == -1) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004417 MaskOps.push_back(-1);
Evan Chengace3c172008-07-22 21:13:36 +00004418 } else {
4419 unsigned Idx = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00004420 MaskOps.push_back(Idx);
Evan Chengace3c172008-07-22 21:13:36 +00004421 }
4422 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004423 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00004424}
4425
Dan Gohman475871a2008-07-27 21:46:04 +00004426SDValue
4427X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004428 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00004429 SDValue V1 = Op.getOperand(0);
4430 SDValue V2 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00004431 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004432 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00004433 unsigned NumElems = VT.getVectorNumElements();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004434 bool isMMX = VT.getSizeInBits() == 64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004435 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
4436 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00004437 bool V1IsSplat = false;
4438 bool V2IsSplat = false;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004439
Nate Begeman9008ca62009-04-27 18:41:29 +00004440 if (isZeroShuffle(SVOp))
Dale Johannesenace16102009-02-03 19:33:06 +00004441 return getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng213d2cf2007-05-17 18:45:50 +00004442
Nate Begeman9008ca62009-04-27 18:41:29 +00004443 // Promote splats to v4f32.
4444 if (SVOp->isSplat()) {
Eric Christopherfd179292009-08-27 18:07:15 +00004445 if (isMMX || NumElems < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00004446 return Op;
4447 return PromoteSplat(SVOp, DAG, Subtarget->hasSSE2());
Evan Cheng0db9fe62006-04-25 20:13:52 +00004448 }
4449
Evan Cheng7a831ce2007-12-15 03:00:47 +00004450 // If the shuffle can be profitably rewritten as a narrower shuffle, then
4451 // do it!
Owen Anderson825b72b2009-08-11 20:47:22 +00004452 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004453 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00004454 if (NewOp.getNode())
Scott Michelfdc40a02009-02-17 22:15:04 +00004455 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00004456 LowerVECTOR_SHUFFLE(NewOp, DAG));
Owen Anderson825b72b2009-08-11 20:47:22 +00004457 } else if ((VT == MVT::v4i32 || (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
Evan Cheng7a831ce2007-12-15 03:00:47 +00004458 // FIXME: Figure out a cleaner way to do this.
4459 // Try to make use of movq to zero out the top part.
Gabor Greifba36cb52008-08-28 21:40:38 +00004460 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004461 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00004462 if (NewOp.getNode()) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004463 if (isCommutedMOVL(cast<ShuffleVectorSDNode>(NewOp), true, false))
4464 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(0),
4465 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00004466 }
Gabor Greifba36cb52008-08-28 21:40:38 +00004467 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004468 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
4469 if (NewOp.getNode() && X86::isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)))
Evan Chengd880b972008-05-09 21:53:03 +00004470 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(1),
Nate Begeman9008ca62009-04-27 18:41:29 +00004471 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00004472 }
4473 }
Eric Christopherfd179292009-08-27 18:07:15 +00004474
Nate Begeman9008ca62009-04-27 18:41:29 +00004475 if (X86::isPSHUFDMask(SVOp))
4476 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004477
Evan Chengf26ffe92008-05-29 08:22:04 +00004478 // Check if this can be converted into a logical shift.
4479 bool isLeft = false;
4480 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00004481 SDValue ShVal;
Nate Begeman9008ca62009-04-27 18:41:29 +00004482 bool isShift = getSubtarget()->hasSSE2() &&
Evan Chengc3630942009-12-09 21:00:30 +00004483 isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00004484 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004485 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00004486 // v_set0 + movlhps or movhlps, etc.
Dan Gohman8a55ce42009-09-23 21:02:20 +00004487 EVT EltVT = VT.getVectorElementType();
4488 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00004489 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004490 }
Eric Christopherfd179292009-08-27 18:07:15 +00004491
Nate Begeman9008ca62009-04-27 18:41:29 +00004492 if (X86::isMOVLMask(SVOp)) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004493 if (V1IsUndef)
4494 return V2;
Gabor Greifba36cb52008-08-28 21:40:38 +00004495 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00004496 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Nate Begemanfb8ead02008-07-25 19:05:58 +00004497 if (!isMMX)
4498 return Op;
Evan Cheng7e2ff772008-05-08 00:57:18 +00004499 }
Eric Christopherfd179292009-08-27 18:07:15 +00004500
Nate Begeman9008ca62009-04-27 18:41:29 +00004501 // FIXME: fold these into legal mask.
4502 if (!isMMX && (X86::isMOVSHDUPMask(SVOp) ||
4503 X86::isMOVSLDUPMask(SVOp) ||
4504 X86::isMOVHLPSMask(SVOp) ||
Nate Begeman0b10b912009-11-07 23:17:15 +00004505 X86::isMOVLHPSMask(SVOp) ||
Nate Begeman9008ca62009-04-27 18:41:29 +00004506 X86::isMOVLPMask(SVOp)))
Evan Cheng9bbbb982006-10-25 20:48:19 +00004507 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004508
Nate Begeman9008ca62009-04-27 18:41:29 +00004509 if (ShouldXformToMOVHLPS(SVOp) ||
4510 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), SVOp))
4511 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004512
Evan Chengf26ffe92008-05-29 08:22:04 +00004513 if (isShift) {
4514 // No better options. Use a vshl / vsrl.
Dan Gohman8a55ce42009-09-23 21:02:20 +00004515 EVT EltVT = VT.getVectorElementType();
4516 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00004517 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004518 }
Eric Christopherfd179292009-08-27 18:07:15 +00004519
Evan Cheng9eca5e82006-10-25 21:49:50 +00004520 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00004521 // FIXME: This should also accept a bitcast of a splat? Be careful, not
4522 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00004523 V1IsSplat = isSplatVector(V1.getNode());
4524 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00004525
Chris Lattner8a594482007-11-25 00:24:49 +00004526 // Canonicalize the splat or undef, if present, to be on the RHS.
Evan Cheng9bbbb982006-10-25 20:48:19 +00004527 if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004528 Op = CommuteVectorShuffle(SVOp, DAG);
4529 SVOp = cast<ShuffleVectorSDNode>(Op);
4530 V1 = SVOp->getOperand(0);
4531 V2 = SVOp->getOperand(1);
Evan Cheng9bbbb982006-10-25 20:48:19 +00004532 std::swap(V1IsSplat, V2IsSplat);
4533 std::swap(V1IsUndef, V2IsUndef);
Evan Cheng9eca5e82006-10-25 21:49:50 +00004534 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00004535 }
4536
Nate Begeman9008ca62009-04-27 18:41:29 +00004537 if (isCommutedMOVL(SVOp, V2IsSplat, V2IsUndef)) {
4538 // Shuffling low element of v1 into undef, just return v1.
Eric Christopherfd179292009-08-27 18:07:15 +00004539 if (V2IsUndef)
Nate Begeman9008ca62009-04-27 18:41:29 +00004540 return V1;
4541 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
4542 // the instruction selector will not match, so get a canonical MOVL with
4543 // swapped operands to undo the commute.
4544 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00004545 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004546
Nate Begeman9008ca62009-04-27 18:41:29 +00004547 if (X86::isUNPCKL_v_undef_Mask(SVOp) ||
4548 X86::isUNPCKH_v_undef_Mask(SVOp) ||
4549 X86::isUNPCKLMask(SVOp) ||
4550 X86::isUNPCKHMask(SVOp))
Evan Chengd9b8e402006-10-16 06:36:00 +00004551 return Op;
Evan Chenge1113032006-10-04 18:33:38 +00004552
Evan Cheng9bbbb982006-10-25 20:48:19 +00004553 if (V2IsSplat) {
4554 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00004555 // element then try to match unpck{h|l} again. If match, return a
Evan Cheng9bbbb982006-10-25 20:48:19 +00004556 // new vector_shuffle with the corrected mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00004557 SDValue NewMask = NormalizeMask(SVOp, DAG);
4558 ShuffleVectorSDNode *NSVOp = cast<ShuffleVectorSDNode>(NewMask);
4559 if (NSVOp != SVOp) {
4560 if (X86::isUNPCKLMask(NSVOp, true)) {
4561 return NewMask;
4562 } else if (X86::isUNPCKHMask(NSVOp, true)) {
4563 return NewMask;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004564 }
4565 }
4566 }
4567
Evan Cheng9eca5e82006-10-25 21:49:50 +00004568 if (Commuted) {
4569 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00004570 // FIXME: this seems wrong.
4571 SDValue NewOp = CommuteVectorShuffle(SVOp, DAG);
4572 ShuffleVectorSDNode *NewSVOp = cast<ShuffleVectorSDNode>(NewOp);
4573 if (X86::isUNPCKL_v_undef_Mask(NewSVOp) ||
4574 X86::isUNPCKH_v_undef_Mask(NewSVOp) ||
4575 X86::isUNPCKLMask(NewSVOp) ||
4576 X86::isUNPCKHMask(NewSVOp))
4577 return NewOp;
Evan Cheng9eca5e82006-10-25 21:49:50 +00004578 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004579
Nate Begemanb9a47b82009-02-23 08:49:38 +00004580 // FIXME: for mmx, bitcast v2i32 to v4i16 for shuffle.
Nate Begeman9008ca62009-04-27 18:41:29 +00004581
4582 // Normalize the node to match x86 shuffle ops if needed
4583 if (!isMMX && V2.getOpcode() != ISD::UNDEF && isCommutedSHUFP(SVOp))
4584 return CommuteVectorShuffle(SVOp, DAG);
4585
4586 // Check for legal shuffle and return?
4587 SmallVector<int, 16> PermMask;
4588 SVOp->getMask(PermMask);
4589 if (isShuffleMaskLegal(PermMask, VT))
Evan Cheng0c0f83f2008-04-05 00:30:36 +00004590 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004591
Evan Cheng14b32e12007-12-11 01:46:18 +00004592 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
Owen Anderson825b72b2009-08-11 20:47:22 +00004593 if (VT == MVT::v8i16) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004594 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(SVOp, DAG, *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00004595 if (NewOp.getNode())
Evan Cheng14b32e12007-12-11 01:46:18 +00004596 return NewOp;
4597 }
4598
Owen Anderson825b72b2009-08-11 20:47:22 +00004599 if (VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004600 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004601 if (NewOp.getNode())
4602 return NewOp;
4603 }
Eric Christopherfd179292009-08-27 18:07:15 +00004604
Evan Chengace3c172008-07-22 21:13:36 +00004605 // Handle all 4 wide cases with a number of shuffles except for MMX.
4606 if (NumElems == 4 && !isMMX)
Nate Begeman9008ca62009-04-27 18:41:29 +00004607 return LowerVECTOR_SHUFFLE_4wide(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004608
Dan Gohman475871a2008-07-27 21:46:04 +00004609 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004610}
4611
Dan Gohman475871a2008-07-27 21:46:04 +00004612SDValue
4613X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004614 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004615 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004616 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004617 if (VT.getSizeInBits() == 8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004618 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004619 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004620 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004621 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004622 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004623 } else if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00004624 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
4625 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
4626 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004627 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4628 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Dale Johannesenace16102009-02-03 19:33:06 +00004629 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004630 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00004631 Op.getOperand(0)),
4632 Op.getOperand(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00004633 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004634 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004635 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004636 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004637 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Owen Anderson825b72b2009-08-11 20:47:22 +00004638 } else if (VT == MVT::f32) {
Evan Cheng62a3f152008-03-24 21:52:23 +00004639 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
4640 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00004641 // result has a single use which is a store or a bitcast to i32. And in
4642 // the case of a store, it's not worth it if the index is a constant 0,
4643 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00004644 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00004645 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00004646 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00004647 if ((User->getOpcode() != ISD::STORE ||
4648 (isa<ConstantSDNode>(Op.getOperand(1)) &&
4649 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Dan Gohman171c11e2008-04-16 02:32:24 +00004650 (User->getOpcode() != ISD::BIT_CONVERT ||
Owen Anderson825b72b2009-08-11 20:47:22 +00004651 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00004652 return SDValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00004653 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
4654 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00004655 Op.getOperand(0)),
4656 Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004657 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Extract);
4658 } else if (VT == MVT::i32) {
Mon P Wangf0fcdd82009-01-15 21:10:20 +00004659 // ExtractPS works with constant index.
4660 if (isa<ConstantSDNode>(Op.getOperand(1)))
4661 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004662 }
Dan Gohman475871a2008-07-27 21:46:04 +00004663 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004664}
4665
4666
Dan Gohman475871a2008-07-27 21:46:04 +00004667SDValue
4668X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004669 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00004670 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004671
Evan Cheng62a3f152008-03-24 21:52:23 +00004672 if (Subtarget->hasSSE41()) {
Dan Gohman475871a2008-07-27 21:46:04 +00004673 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00004674 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00004675 return Res;
4676 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00004677
Owen Andersone50ed302009-08-10 22:56:29 +00004678 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004679 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004680 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004681 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00004682 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004683 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00004684 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004685 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4686 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Scott Michelfdc40a02009-02-17 22:15:04 +00004687 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004688 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00004689 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004690 // Transform it so it match pextrw which produces a 32-bit result.
Ken Dyck70d0ef12009-12-17 15:31:52 +00004691 EVT EltVT = MVT::i32;
Dan Gohman8a55ce42009-09-23 21:02:20 +00004692 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EltVT,
Evan Cheng0db9fe62006-04-25 20:13:52 +00004693 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8a55ce42009-09-23 21:02:20 +00004694 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EltVT, Extract,
Evan Cheng0db9fe62006-04-25 20:13:52 +00004695 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004696 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004697 } else if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004698 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004699 if (Idx == 0)
4700 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004701
Evan Cheng0db9fe62006-04-25 20:13:52 +00004702 // SHUFPS the element to the lowest double word, then movss.
Nate Begeman9008ca62009-04-27 18:41:29 +00004703 int Mask[4] = { Idx, -1, -1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00004704 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00004705 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00004706 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00004707 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00004708 DAG.getIntPtrConstant(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00004709 } else if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00004710 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
4711 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
4712 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004713 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004714 if (Idx == 0)
4715 return Op;
4716
4717 // UNPCKHPD the element to the lowest double word, then movsd.
4718 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
4719 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00004720 int Mask[2] = { 1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00004721 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00004722 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00004723 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00004724 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00004725 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004726 }
4727
Dan Gohman475871a2008-07-27 21:46:04 +00004728 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004729}
4730
Dan Gohman475871a2008-07-27 21:46:04 +00004731SDValue
4732X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op, SelectionDAG &DAG){
Owen Andersone50ed302009-08-10 22:56:29 +00004733 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00004734 EVT EltVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004735 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004736
Dan Gohman475871a2008-07-27 21:46:04 +00004737 SDValue N0 = Op.getOperand(0);
4738 SDValue N1 = Op.getOperand(1);
4739 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00004740
Dan Gohman8a55ce42009-09-23 21:02:20 +00004741 if ((EltVT.getSizeInBits() == 8 || EltVT.getSizeInBits() == 16) &&
Dan Gohmanef521f12008-08-14 22:53:18 +00004742 isa<ConstantSDNode>(N2)) {
Dan Gohman8a55ce42009-09-23 21:02:20 +00004743 unsigned Opc = (EltVT.getSizeInBits() == 8) ? X86ISD::PINSRB
4744 : X86ISD::PINSRW;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004745 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
4746 // argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00004747 if (N1.getValueType() != MVT::i32)
4748 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
4749 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004750 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00004751 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00004752 } else if (EltVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00004753 // Bits [7:6] of the constant are the source select. This will always be
4754 // zero here. The DAG Combiner may combine an extract_elt index into these
4755 // bits. For example (insert (extract, 3), 2) could be matched by putting
4756 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00004757 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00004758 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00004759 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00004760 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004761 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherfbd66872009-07-24 00:33:09 +00004762 // Create this as a scalar to vector..
Owen Anderson825b72b2009-08-11 20:47:22 +00004763 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesenace16102009-02-03 19:33:06 +00004764 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00004765 } else if (EltVT == MVT::i32 && isa<ConstantSDNode>(N2)) {
Eric Christopherfbd66872009-07-24 00:33:09 +00004766 // PINSR* works with constant index.
4767 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004768 }
Dan Gohman475871a2008-07-27 21:46:04 +00004769 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004770}
4771
Dan Gohman475871a2008-07-27 21:46:04 +00004772SDValue
4773X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004774 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00004775 EVT EltVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004776
4777 if (Subtarget->hasSSE41())
4778 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
4779
Dan Gohman8a55ce42009-09-23 21:02:20 +00004780 if (EltVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00004781 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00004782
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004783 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004784 SDValue N0 = Op.getOperand(0);
4785 SDValue N1 = Op.getOperand(1);
4786 SDValue N2 = Op.getOperand(2);
Evan Cheng794405e2007-12-12 07:55:34 +00004787
Dan Gohman8a55ce42009-09-23 21:02:20 +00004788 if (EltVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00004789 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
4790 // as its second argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00004791 if (N1.getValueType() != MVT::i32)
4792 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
4793 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004794 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00004795 return DAG.getNode(X86ISD::PINSRW, dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004796 }
Dan Gohman475871a2008-07-27 21:46:04 +00004797 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004798}
4799
Dan Gohman475871a2008-07-27 21:46:04 +00004800SDValue
4801X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004802 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00004803 if (Op.getValueType() == MVT::v2f32)
4804 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f32,
4805 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i32,
4806 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32,
Evan Cheng52672b82008-07-22 18:39:19 +00004807 Op.getOperand(0))));
4808
Owen Anderson825b72b2009-08-11 20:47:22 +00004809 if (Op.getValueType() == MVT::v1i64 && Op.getOperand(0).getValueType() == MVT::i64)
4810 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0));
Rafael Espindoladef390a2009-08-03 02:45:34 +00004811
Owen Anderson825b72b2009-08-11 20:47:22 +00004812 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
4813 EVT VT = MVT::v2i32;
4814 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Evan Chengefec7512008-02-18 23:04:32 +00004815 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00004816 case MVT::v16i8:
4817 case MVT::v8i16:
4818 VT = MVT::v4i32;
Evan Chengefec7512008-02-18 23:04:32 +00004819 break;
4820 }
Dale Johannesenace16102009-02-03 19:33:06 +00004821 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(),
4822 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004823}
4824
Bill Wendling056292f2008-09-16 21:48:12 +00004825// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
4826// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
4827// one of the above mentioned nodes. It has to be wrapped because otherwise
4828// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
4829// be used to form addressing mode. These wrapped nodes will be selected
4830// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00004831SDValue
4832X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004833 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00004834
Chris Lattner41621a22009-06-26 19:22:52 +00004835 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
4836 // global base reg.
4837 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00004838 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004839 CodeModel::Model M = getTargetMachine().getCodeModel();
4840
Chris Lattner4f066492009-07-11 20:29:19 +00004841 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004842 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00004843 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00004844 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004845 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00004846 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004847 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00004848
Evan Cheng1606e8e2009-03-13 07:51:59 +00004849 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00004850 CP->getAlignment(),
4851 CP->getOffset(), OpFlag);
4852 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00004853 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004854 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00004855 if (OpFlag) {
4856 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00004857 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattner41621a22009-06-26 19:22:52 +00004858 DebugLoc::getUnknownLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004859 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004860 }
4861
4862 return Result;
4863}
4864
Chris Lattner18c59872009-06-27 04:16:01 +00004865SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) {
4866 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00004867
Chris Lattner18c59872009-06-27 04:16:01 +00004868 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
4869 // global base reg.
4870 unsigned char OpFlag = 0;
4871 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004872 CodeModel::Model M = getTargetMachine().getCodeModel();
4873
Chris Lattner4f066492009-07-11 20:29:19 +00004874 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004875 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00004876 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00004877 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004878 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00004879 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004880 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00004881
Chris Lattner18c59872009-06-27 04:16:01 +00004882 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
4883 OpFlag);
4884 DebugLoc DL = JT->getDebugLoc();
4885 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00004886
Chris Lattner18c59872009-06-27 04:16:01 +00004887 // With PIC, the address is actually $g + Offset.
4888 if (OpFlag) {
4889 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
4890 DAG.getNode(X86ISD::GlobalBaseReg,
4891 DebugLoc::getUnknownLoc(), getPointerTy()),
4892 Result);
4893 }
Eric Christopherfd179292009-08-27 18:07:15 +00004894
Chris Lattner18c59872009-06-27 04:16:01 +00004895 return Result;
4896}
4897
4898SDValue
4899X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) {
4900 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Eric Christopherfd179292009-08-27 18:07:15 +00004901
Chris Lattner18c59872009-06-27 04:16:01 +00004902 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
4903 // global base reg.
4904 unsigned char OpFlag = 0;
4905 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004906 CodeModel::Model M = getTargetMachine().getCodeModel();
4907
Chris Lattner4f066492009-07-11 20:29:19 +00004908 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004909 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00004910 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00004911 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004912 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00004913 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004914 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00004915
Chris Lattner18c59872009-06-27 04:16:01 +00004916 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
Eric Christopherfd179292009-08-27 18:07:15 +00004917
Chris Lattner18c59872009-06-27 04:16:01 +00004918 DebugLoc DL = Op.getDebugLoc();
4919 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00004920
4921
Chris Lattner18c59872009-06-27 04:16:01 +00004922 // With PIC, the address is actually $g + Offset.
4923 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00004924 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00004925 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
4926 DAG.getNode(X86ISD::GlobalBaseReg,
4927 DebugLoc::getUnknownLoc(),
4928 getPointerTy()),
4929 Result);
4930 }
Eric Christopherfd179292009-08-27 18:07:15 +00004931
Chris Lattner18c59872009-06-27 04:16:01 +00004932 return Result;
4933}
4934
Dan Gohman475871a2008-07-27 21:46:04 +00004935SDValue
Dan Gohmanf705adb2009-10-30 01:28:02 +00004936X86TargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) {
Dan Gohman29cbade2009-11-20 23:18:13 +00004937 // Create the TargetBlockAddressAddress node.
4938 unsigned char OpFlags =
4939 Subtarget->ClassifyBlockAddressReference();
Dan Gohmanf705adb2009-10-30 01:28:02 +00004940 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman29cbade2009-11-20 23:18:13 +00004941 BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
4942 DebugLoc dl = Op.getDebugLoc();
4943 SDValue Result = DAG.getBlockAddress(BA, getPointerTy(),
4944 /*isTarget=*/true, OpFlags);
4945
Dan Gohmanf705adb2009-10-30 01:28:02 +00004946 if (Subtarget->isPICStyleRIPRel() &&
4947 (M == CodeModel::Small || M == CodeModel::Kernel))
Dan Gohman29cbade2009-11-20 23:18:13 +00004948 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
4949 else
4950 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohmanf705adb2009-10-30 01:28:02 +00004951
Dan Gohman29cbade2009-11-20 23:18:13 +00004952 // With PIC, the address is actually $g + Offset.
4953 if (isGlobalRelativeToPICBase(OpFlags)) {
4954 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
4955 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
4956 Result);
4957 }
Dan Gohmanf705adb2009-10-30 01:28:02 +00004958
4959 return Result;
4960}
4961
4962SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00004963X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00004964 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00004965 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00004966 // Create the TargetGlobalAddress node, folding in the constant
4967 // offset if it is legal.
Chris Lattnerd392bd92009-07-10 07:20:05 +00004968 unsigned char OpFlags =
4969 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004970 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman6520e202008-10-18 02:06:02 +00004971 SDValue Result;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004972 if (OpFlags == X86II::MO_NO_FLAG &&
4973 X86::isOffsetSuitableForCodeModel(Offset, M)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00004974 // A direct static reference to a global.
Dale Johannesen60b3ba02009-07-21 00:12:29 +00004975 Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), Offset);
Dan Gohman6520e202008-10-18 02:06:02 +00004976 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00004977 } else {
Chris Lattnerb1acd682009-06-27 05:39:56 +00004978 Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00004979 }
Eric Christopherfd179292009-08-27 18:07:15 +00004980
Chris Lattner4f066492009-07-11 20:29:19 +00004981 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004982 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattner18c59872009-06-27 04:16:01 +00004983 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
4984 else
4985 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00004986
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004987 // With PIC, the address is actually $g + Offset.
Chris Lattner36c25012009-07-10 07:34:39 +00004988 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00004989 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
4990 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004991 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004992 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004993
Chris Lattner36c25012009-07-10 07:34:39 +00004994 // For globals that require a load from a stub to get the address, emit the
4995 // load.
4996 if (isGlobalStubReference(OpFlags))
Dale Johannesen33c960f2009-02-04 20:06:27 +00004997 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
Dan Gohman3069b872008-02-07 18:41:25 +00004998 PseudoSourceValue::getGOT(), 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004999
Dan Gohman6520e202008-10-18 02:06:02 +00005000 // If there was a non-zero offset that we didn't fold, create an explicit
5001 // addition for it.
5002 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00005003 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00005004 DAG.getConstant(Offset, getPointerTy()));
5005
Evan Cheng0db9fe62006-04-25 20:13:52 +00005006 return Result;
5007}
5008
Evan Chengda43bcf2008-09-24 00:05:32 +00005009SDValue
5010X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) {
5011 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00005012 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005013 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00005014}
5015
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005016static SDValue
5017GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Owen Andersone50ed302009-08-10 22:56:29 +00005018 SDValue *InFlag, const EVT PtrVT, unsigned ReturnReg,
Chris Lattnerb903bed2009-06-26 21:20:29 +00005019 unsigned char OperandFlags) {
Anton Korobeynikov817a4642009-12-11 19:39:55 +00005020 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Owen Anderson825b72b2009-08-11 20:47:22 +00005021 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005022 DebugLoc dl = GA->getDebugLoc();
5023 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(),
5024 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00005025 GA->getOffset(),
5026 OperandFlags);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005027 if (InFlag) {
5028 SDValue Ops[] = { Chain, TGA, *InFlag };
Rafael Espindola15f1b662009-04-24 12:59:40 +00005029 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005030 } else {
5031 SDValue Ops[] = { Chain, TGA };
Rafael Espindola15f1b662009-04-24 12:59:40 +00005032 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005033 }
Anton Korobeynikov817a4642009-12-11 19:39:55 +00005034
5035 // TLSADDR will be codegen'ed as call. Inform MFI that function has calls.
5036 MFI->setHasCalls(true);
5037
Rafael Espindola15f1b662009-04-24 12:59:40 +00005038 SDValue Flag = Chain.getValue(1);
5039 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005040}
5041
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005042// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00005043static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005044LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00005045 const EVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00005046 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00005047 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
5048 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005049 DAG.getNode(X86ISD::GlobalBaseReg,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00005050 DebugLoc::getUnknownLoc(),
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005051 PtrVT), InFlag);
5052 InFlag = Chain.getValue(1);
5053
Chris Lattnerb903bed2009-06-26 21:20:29 +00005054 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005055}
5056
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005057// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00005058static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005059LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00005060 const EVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00005061 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
5062 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005063}
5064
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005065// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
5066// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00005067static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00005068 const EVT PtrVT, TLSModel::Model model,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00005069 bool is64Bit) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00005070 DebugLoc dl = GA->getDebugLoc();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005071 // Get the Thread Pointer
Rafael Espindola094fad32009-04-08 21:14:34 +00005072 SDValue Base = DAG.getNode(X86ISD::SegmentBaseAddress,
5073 DebugLoc::getUnknownLoc(), PtrVT,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00005074 DAG.getRegister(is64Bit? X86::FS : X86::GS,
Owen Anderson825b72b2009-08-11 20:47:22 +00005075 MVT::i32));
Rafael Espindola094fad32009-04-08 21:14:34 +00005076
5077 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Base,
5078 NULL, 0);
5079
Chris Lattnerb903bed2009-06-26 21:20:29 +00005080 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00005081 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
5082 // initialexec.
5083 unsigned WrapperKind = X86ISD::Wrapper;
5084 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00005085 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Chris Lattner18c59872009-06-27 04:16:01 +00005086 } else if (is64Bit) {
5087 assert(model == TLSModel::InitialExec);
5088 OperandFlags = X86II::MO_GOTTPOFF;
5089 WrapperKind = X86ISD::WrapperRIP;
5090 } else {
5091 assert(model == TLSModel::InitialExec);
5092 OperandFlags = X86II::MO_INDNTPOFF;
Chris Lattnerb903bed2009-06-26 21:20:29 +00005093 }
Eric Christopherfd179292009-08-27 18:07:15 +00005094
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005095 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
5096 // exec)
Chris Lattner4150c082009-06-21 02:22:34 +00005097 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00005098 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00005099 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00005100
Rafael Espindola9a580232009-02-27 13:37:18 +00005101 if (model == TLSModel::InitialExec)
Dale Johannesen33c960f2009-02-04 20:06:27 +00005102 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
Dan Gohman3069b872008-02-07 18:41:25 +00005103 PseudoSourceValue::getGOT(), 0);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00005104
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005105 // The address of the thread local variable is the add of the thread
5106 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00005107 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005108}
5109
Dan Gohman475871a2008-07-27 21:46:04 +00005110SDValue
5111X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) {
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005112 // TODO: implement the "local dynamic" model
Lauro Ramos Venancio2c5c1112007-04-21 20:56:26 +00005113 // TODO: implement the "initial exec"model for pic executables
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005114 assert(Subtarget->isTargetELF() &&
5115 "TLS not implemented for non-ELF targets");
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005116 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00005117 const GlobalValue *GV = GA->getGlobal();
Eric Christopherfd179292009-08-27 18:07:15 +00005118
Chris Lattnerb903bed2009-06-26 21:20:29 +00005119 // If GV is an alias then use the aliasee for determining
5120 // thread-localness.
5121 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
5122 GV = GA->resolveAliasedGlobal(false);
Eric Christopherfd179292009-08-27 18:07:15 +00005123
Chris Lattnerb903bed2009-06-26 21:20:29 +00005124 TLSModel::Model model = getTLSModel(GV,
5125 getTargetMachine().getRelocationModel());
Eric Christopherfd179292009-08-27 18:07:15 +00005126
Chris Lattnerb903bed2009-06-26 21:20:29 +00005127 switch (model) {
5128 case TLSModel::GeneralDynamic:
5129 case TLSModel::LocalDynamic: // not implemented
5130 if (Subtarget->is64Bit())
Rafael Espindola9a580232009-02-27 13:37:18 +00005131 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
Chris Lattnerb903bed2009-06-26 21:20:29 +00005132 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00005133
Chris Lattnerb903bed2009-06-26 21:20:29 +00005134 case TLSModel::InitialExec:
5135 case TLSModel::LocalExec:
5136 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
5137 Subtarget->is64Bit());
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005138 }
Eric Christopherfd179292009-08-27 18:07:15 +00005139
Torok Edwinc23197a2009-07-14 16:55:14 +00005140 llvm_unreachable("Unreachable");
Chris Lattner5867de12009-04-01 22:14:45 +00005141 return SDValue();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005142}
5143
Evan Cheng0db9fe62006-04-25 20:13:52 +00005144
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005145/// LowerShift - Lower SRA_PARTS and friends, which return two i32 values and
Scott Michelfdc40a02009-02-17 22:15:04 +00005146/// take a 2 x i32 value to shift plus a shift amount.
Dan Gohman475871a2008-07-27 21:46:04 +00005147SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) {
Dan Gohman4c1fa612008-03-03 22:22:09 +00005148 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Owen Andersone50ed302009-08-10 22:56:29 +00005149 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005150 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005151 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005152 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00005153 SDValue ShOpLo = Op.getOperand(0);
5154 SDValue ShOpHi = Op.getOperand(1);
5155 SDValue ShAmt = Op.getOperand(2);
Chris Lattner31dcfe62009-07-29 05:48:09 +00005156 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Owen Anderson825b72b2009-08-11 20:47:22 +00005157 DAG.getConstant(VTBits - 1, MVT::i8))
Chris Lattner31dcfe62009-07-29 05:48:09 +00005158 : DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00005159
Dan Gohman475871a2008-07-27 21:46:04 +00005160 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005161 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00005162 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
5163 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005164 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005165 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
5166 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005167 }
Evan Chenge3413162006-01-09 18:33:28 +00005168
Owen Anderson825b72b2009-08-11 20:47:22 +00005169 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
5170 DAG.getConstant(VTBits, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00005171 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00005172 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00005173
Dan Gohman475871a2008-07-27 21:46:04 +00005174 SDValue Hi, Lo;
Owen Anderson825b72b2009-08-11 20:47:22 +00005175 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman475871a2008-07-27 21:46:04 +00005176 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
5177 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00005178
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005179 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00005180 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
5181 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005182 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005183 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
5184 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005185 }
5186
Dan Gohman475871a2008-07-27 21:46:04 +00005187 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00005188 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005189}
Evan Chenga3195e82006-01-12 22:54:21 +00005190
Dan Gohman475871a2008-07-27 21:46:04 +00005191SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00005192 EVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00005193
5194 if (SrcVT.isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005195 if (SrcVT == MVT::v2i32 && Op.getValueType() == MVT::v2f64) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005196 return Op;
5197 }
5198 return SDValue();
5199 }
5200
Owen Anderson825b72b2009-08-11 20:47:22 +00005201 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00005202 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00005203
Eli Friedman36df4992009-05-27 00:47:34 +00005204 // These are really Legal; return the operand so the caller accepts it as
5205 // Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00005206 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00005207 return Op;
Owen Anderson825b72b2009-08-11 20:47:22 +00005208 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
Eli Friedman36df4992009-05-27 00:47:34 +00005209 Subtarget->is64Bit()) {
5210 return Op;
5211 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005212
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005213 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005214 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005215 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00005216 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005217 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00005218 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00005219 StackSlot,
Evan Chengff89dcb2009-10-18 18:16:27 +00005220 PseudoSourceValue::getFixedStack(SSFI), 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00005221 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
5222}
Evan Cheng0db9fe62006-04-25 20:13:52 +00005223
Owen Andersone50ed302009-08-10 22:56:29 +00005224SDValue X86TargetLowering::BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain,
Eli Friedman948e95a2009-05-23 09:59:16 +00005225 SDValue StackSlot,
5226 SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005227 // Build the FILD
Eli Friedman948e95a2009-05-23 09:59:16 +00005228 DebugLoc dl = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00005229 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00005230 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005231 if (useSSE)
Owen Anderson825b72b2009-08-11 20:47:22 +00005232 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Flag);
Chris Lattner5a88b832007-02-25 07:10:00 +00005233 else
Owen Anderson825b72b2009-08-11 20:47:22 +00005234 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00005235 SDValue Ops[] = { Chain, StackSlot, DAG.getValueType(SrcVT) };
Dale Johannesenace16102009-02-03 19:33:06 +00005236 SDValue Result = DAG.getNode(useSSE ? X86ISD::FILD_FLAG : X86ISD::FILD, dl,
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00005237 Tys, Ops, array_lengthof(Ops));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005238
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005239 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005240 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00005241 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005242
5243 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
5244 // shouldn't be necessary except that RFP cannot be live across
5245 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005246 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00005247 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005248 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00005249 Tys = DAG.getVTList(MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00005250 SDValue Ops[] = {
5251 Chain, Result, StackSlot, DAG.getValueType(Op.getValueType()), InFlag
5252 };
5253 Chain = DAG.getNode(X86ISD::FST, dl, Tys, Ops, array_lengthof(Ops));
Dale Johannesenace16102009-02-03 19:33:06 +00005254 Result = DAG.getLoad(Op.getValueType(), dl, Chain, StackSlot,
Evan Chengff89dcb2009-10-18 18:16:27 +00005255 PseudoSourceValue::getFixedStack(SSFI), 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005256 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005257
Evan Cheng0db9fe62006-04-25 20:13:52 +00005258 return Result;
5259}
5260
Bill Wendling8b8a6362009-01-17 03:56:04 +00005261// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
5262SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op, SelectionDAG &DAG) {
5263 // This algorithm is not obvious. Here it is in C code, more or less:
5264 /*
5265 double uint64_to_double( uint32_t hi, uint32_t lo ) {
5266 static const __m128i exp = { 0x4330000045300000ULL, 0 };
5267 static const __m128d bias = { 0x1.0p84, 0x1.0p52 };
Dale Johannesen040225f2008-10-21 23:07:49 +00005268
Bill Wendling8b8a6362009-01-17 03:56:04 +00005269 // Copy ints to xmm registers.
5270 __m128i xh = _mm_cvtsi32_si128( hi );
5271 __m128i xl = _mm_cvtsi32_si128( lo );
Dale Johannesen040225f2008-10-21 23:07:49 +00005272
Bill Wendling8b8a6362009-01-17 03:56:04 +00005273 // Combine into low half of a single xmm register.
5274 __m128i x = _mm_unpacklo_epi32( xh, xl );
5275 __m128d d;
5276 double sd;
Dale Johannesen040225f2008-10-21 23:07:49 +00005277
Bill Wendling8b8a6362009-01-17 03:56:04 +00005278 // Merge in appropriate exponents to give the integer bits the right
5279 // magnitude.
5280 x = _mm_unpacklo_epi32( x, exp );
Dale Johannesen040225f2008-10-21 23:07:49 +00005281
Bill Wendling8b8a6362009-01-17 03:56:04 +00005282 // Subtract away the biases to deal with the IEEE-754 double precision
5283 // implicit 1.
5284 d = _mm_sub_pd( (__m128d) x, bias );
Dale Johannesen040225f2008-10-21 23:07:49 +00005285
Bill Wendling8b8a6362009-01-17 03:56:04 +00005286 // All conversions up to here are exact. The correctly rounded result is
5287 // calculated using the current rounding mode using the following
5288 // horizontal add.
5289 d = _mm_add_sd( d, _mm_unpackhi_pd( d, d ) );
5290 _mm_store_sd( &sd, d ); // Because we are returning doubles in XMM, this
5291 // store doesn't really need to be here (except
5292 // maybe to zero the other double)
5293 return sd;
5294 }
5295 */
Dale Johannesen040225f2008-10-21 23:07:49 +00005296
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005297 DebugLoc dl = Op.getDebugLoc();
Owen Andersona90b3dc2009-07-15 21:51:10 +00005298 LLVMContext *Context = DAG.getContext();
Dale Johannesenace16102009-02-03 19:33:06 +00005299
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005300 // Build some magic constants.
Bill Wendling8b8a6362009-01-17 03:56:04 +00005301 std::vector<Constant*> CV0;
Owen Andersoneed707b2009-07-24 23:12:02 +00005302 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x45300000)));
5303 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x43300000)));
5304 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
5305 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
Owen Andersonaf7ec972009-07-28 21:19:26 +00005306 Constant *C0 = ConstantVector::get(CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005307 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005308
Bill Wendling8b8a6362009-01-17 03:56:04 +00005309 std::vector<Constant*> CV1;
Owen Andersona90b3dc2009-07-15 21:51:10 +00005310 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005311 ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL))));
Owen Andersona90b3dc2009-07-15 21:51:10 +00005312 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005313 ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL))));
Owen Andersonaf7ec972009-07-28 21:19:26 +00005314 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005315 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005316
Owen Anderson825b72b2009-08-11 20:47:22 +00005317 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5318 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00005319 Op.getOperand(0),
5320 DAG.getIntPtrConstant(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00005321 SDValue XR2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5322 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00005323 Op.getOperand(0),
5324 DAG.getIntPtrConstant(0)));
Owen Anderson825b72b2009-08-11 20:47:22 +00005325 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32, XR1, XR2);
5326 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005327 PseudoSourceValue::getConstantPool(), 0,
5328 false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00005329 SDValue Unpck2 = getUnpackl(DAG, dl, MVT::v4i32, Unpck1, CLod0);
5330 SDValue XR2F = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Unpck2);
5331 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005332 PseudoSourceValue::getConstantPool(), 0,
5333 false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00005334 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005335
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005336 // Add the halves; easiest way is to swap them into another reg first.
Nate Begeman9008ca62009-04-27 18:41:29 +00005337 int ShufMask[2] = { 1, -1 };
Owen Anderson825b72b2009-08-11 20:47:22 +00005338 SDValue Shuf = DAG.getVectorShuffle(MVT::v2f64, dl, Sub,
5339 DAG.getUNDEF(MVT::v2f64), ShufMask);
5340 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::v2f64, Shuf, Sub);
5341 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Add,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005342 DAG.getIntPtrConstant(0));
5343}
5344
Bill Wendling8b8a6362009-01-17 03:56:04 +00005345// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
5346SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005347 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00005348 // FP constant to bias correct the final result.
5349 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
Owen Anderson825b72b2009-08-11 20:47:22 +00005350 MVT::f64);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005351
5352 // Load the 32-bit value into an XMM register.
Owen Anderson825b72b2009-08-11 20:47:22 +00005353 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5354 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005355 Op.getOperand(0),
5356 DAG.getIntPtrConstant(0)));
5357
Owen Anderson825b72b2009-08-11 20:47:22 +00005358 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
5359 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00005360 DAG.getIntPtrConstant(0));
5361
5362 // Or the load with the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00005363 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
5364 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005365 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005366 MVT::v2f64, Load)),
5367 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005368 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005369 MVT::v2f64, Bias)));
5370 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
5371 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00005372 DAG.getIntPtrConstant(0));
5373
5374 // Subtract the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00005375 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005376
5377 // Handle final rounding.
Owen Andersone50ed302009-08-10 22:56:29 +00005378 EVT DestVT = Op.getValueType();
Bill Wendling030939c2009-01-17 07:40:19 +00005379
Owen Anderson825b72b2009-08-11 20:47:22 +00005380 if (DestVT.bitsLT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005381 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00005382 DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00005383 } else if (DestVT.bitsGT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005384 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00005385 }
5386
5387 // Handle final rounding.
5388 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00005389}
5390
5391SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Evan Chenga06ec9e2009-01-19 08:08:22 +00005392 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005393 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00005394
Evan Chenga06ec9e2009-01-19 08:08:22 +00005395 // Now not UINT_TO_FP is legal (it's marked custom), dag combiner won't
5396 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
5397 // the optimization here.
5398 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00005399 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00005400
Owen Andersone50ed302009-08-10 22:56:29 +00005401 EVT SrcVT = N0.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00005402 if (SrcVT == MVT::i64) {
Eli Friedman36df4992009-05-27 00:47:34 +00005403 // We only handle SSE2 f64 target here; caller can expand the rest.
Owen Anderson825b72b2009-08-11 20:47:22 +00005404 if (Op.getValueType() != MVT::f64 || !X86ScalarSSEf64)
Daniel Dunbar82205572009-05-26 21:27:02 +00005405 return SDValue();
Bill Wendling030939c2009-01-17 07:40:19 +00005406
Bill Wendling8b8a6362009-01-17 03:56:04 +00005407 return LowerUINT_TO_FP_i64(Op, DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00005408 } else if (SrcVT == MVT::i32 && X86ScalarSSEf64) {
Bill Wendling8b8a6362009-01-17 03:56:04 +00005409 return LowerUINT_TO_FP_i32(Op, DAG);
5410 }
5411
Owen Anderson825b72b2009-08-11 20:47:22 +00005412 assert(SrcVT == MVT::i32 && "Unknown UINT_TO_FP to lower!");
Eli Friedman948e95a2009-05-23 09:59:16 +00005413
5414 // Make a 64-bit buffer, and use it to build an FILD.
Owen Anderson825b72b2009-08-11 20:47:22 +00005415 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
Eli Friedman948e95a2009-05-23 09:59:16 +00005416 SDValue WordOff = DAG.getConstant(4, getPointerTy());
5417 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
5418 getPointerTy(), StackSlot, WordOff);
5419 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
5420 StackSlot, NULL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005421 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
Eli Friedman948e95a2009-05-23 09:59:16 +00005422 OffsetSlot, NULL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005423 return BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005424}
5425
Dan Gohman475871a2008-07-27 21:46:04 +00005426std::pair<SDValue,SDValue> X86TargetLowering::
Eli Friedman948e95a2009-05-23 09:59:16 +00005427FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005428 DebugLoc dl = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00005429
Owen Andersone50ed302009-08-10 22:56:29 +00005430 EVT DstTy = Op.getValueType();
Eli Friedman948e95a2009-05-23 09:59:16 +00005431
5432 if (!IsSigned) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005433 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
5434 DstTy = MVT::i64;
Eli Friedman948e95a2009-05-23 09:59:16 +00005435 }
5436
Owen Anderson825b72b2009-08-11 20:47:22 +00005437 assert(DstTy.getSimpleVT() <= MVT::i64 &&
5438 DstTy.getSimpleVT() >= MVT::i16 &&
Evan Cheng0db9fe62006-04-25 20:13:52 +00005439 "Unknown FP_TO_SINT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00005440
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005441 // These are really Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00005442 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00005443 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00005444 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00005445 if (Subtarget->is64Bit() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00005446 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00005447 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00005448 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005449
Evan Cheng87c89352007-10-15 20:11:21 +00005450 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
5451 // stack slot.
5452 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00005453 unsigned MemSize = DstTy.getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00005454 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005455 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00005456
Evan Cheng0db9fe62006-04-25 20:13:52 +00005457 unsigned Opc;
Owen Anderson825b72b2009-08-11 20:47:22 +00005458 switch (DstTy.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005459 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
Owen Anderson825b72b2009-08-11 20:47:22 +00005460 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
5461 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
5462 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005463 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005464
Dan Gohman475871a2008-07-27 21:46:04 +00005465 SDValue Chain = DAG.getEntryNode();
5466 SDValue Value = Op.getOperand(0);
Chris Lattner78631162008-01-16 06:24:21 +00005467 if (isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005468 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Dale Johannesenace16102009-02-03 19:33:06 +00005469 Chain = DAG.getStore(Chain, dl, Value, StackSlot,
Evan Chengff89dcb2009-10-18 18:16:27 +00005470 PseudoSourceValue::getFixedStack(SSFI), 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005471 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00005472 SDValue Ops[] = {
Chris Lattner5a88b832007-02-25 07:10:00 +00005473 Chain, StackSlot, DAG.getValueType(Op.getOperand(0).getValueType())
5474 };
Dale Johannesenace16102009-02-03 19:33:06 +00005475 Value = DAG.getNode(X86ISD::FLD, dl, Tys, Ops, 3);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005476 Chain = Value.getValue(1);
David Greene3f2bf852009-11-12 20:49:22 +00005477 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005478 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
5479 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005480
Evan Cheng0db9fe62006-04-25 20:13:52 +00005481 // Build the FP_TO_INT*_IN_MEM
Dan Gohman475871a2008-07-27 21:46:04 +00005482 SDValue Ops[] = { Chain, Value, StackSlot };
Owen Anderson825b72b2009-08-11 20:47:22 +00005483 SDValue FIST = DAG.getNode(Opc, dl, MVT::Other, Ops, 3);
Evan Chengd9558e02006-01-06 00:43:03 +00005484
Chris Lattner27a6c732007-11-24 07:07:01 +00005485 return std::make_pair(FIST, StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005486}
5487
Dan Gohman475871a2008-07-27 21:46:04 +00005488SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005489 if (Op.getValueType().isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005490 if (Op.getValueType() == MVT::v2i32 &&
5491 Op.getOperand(0).getValueType() == MVT::v2f64) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005492 return Op;
5493 }
5494 return SDValue();
5495 }
5496
Eli Friedman948e95a2009-05-23 09:59:16 +00005497 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, true);
Dan Gohman475871a2008-07-27 21:46:04 +00005498 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00005499 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
5500 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00005501
Chris Lattner27a6c732007-11-24 07:07:01 +00005502 // Load the result.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005503 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
Dale Johannesenace16102009-02-03 19:33:06 +00005504 FIST, StackSlot, NULL, 0);
Chris Lattner27a6c732007-11-24 07:07:01 +00005505}
5506
Eli Friedman948e95a2009-05-23 09:59:16 +00005507SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op, SelectionDAG &DAG) {
5508 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, false);
5509 SDValue FIST = Vals.first, StackSlot = Vals.second;
5510 assert(FIST.getNode() && "Unexpected failure");
5511
5512 // Load the result.
5513 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
5514 FIST, StackSlot, NULL, 0);
5515}
5516
Dan Gohman475871a2008-07-27 21:46:04 +00005517SDValue X86TargetLowering::LowerFABS(SDValue Op, SelectionDAG &DAG) {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005518 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005519 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005520 EVT VT = Op.getValueType();
5521 EVT EltVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005522 if (VT.isVector())
5523 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005524 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005525 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005526 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63))));
Dan Gohman20382522007-07-10 00:05:58 +00005527 CV.push_back(C);
5528 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005529 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005530 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31))));
Dan Gohman20382522007-07-10 00:05:58 +00005531 CV.push_back(C);
5532 CV.push_back(C);
5533 CV.push_back(C);
5534 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005535 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005536 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005537 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005538 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005539 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005540 false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005541 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005542}
5543
Dan Gohman475871a2008-07-27 21:46:04 +00005544SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005545 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005546 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005547 EVT VT = Op.getValueType();
5548 EVT EltVT = VT;
Duncan Sandsda9ad382009-09-06 19:29:07 +00005549 if (VT.isVector())
Duncan Sands83ec4b62008-06-06 12:08:01 +00005550 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005551 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005552 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005553 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)));
Dan Gohman20382522007-07-10 00:05:58 +00005554 CV.push_back(C);
5555 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005556 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005557 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)));
Dan Gohman20382522007-07-10 00:05:58 +00005558 CV.push_back(C);
5559 CV.push_back(C);
5560 CV.push_back(C);
5561 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005562 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005563 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005564 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005565 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005566 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005567 false, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00005568 if (VT.isVector()) {
Dale Johannesenace16102009-02-03 19:33:06 +00005569 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00005570 DAG.getNode(ISD::XOR, dl, MVT::v2i64,
5571 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005572 Op.getOperand(0)),
Owen Anderson825b72b2009-08-11 20:47:22 +00005573 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00005574 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005575 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Chengd4d01b72007-07-19 23:36:01 +00005576 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005577}
5578
Dan Gohman475871a2008-07-27 21:46:04 +00005579SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005580 LLVMContext *Context = DAG.getContext();
Dan Gohman475871a2008-07-27 21:46:04 +00005581 SDValue Op0 = Op.getOperand(0);
5582 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005583 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005584 EVT VT = Op.getValueType();
5585 EVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00005586
5587 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005588 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005589 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00005590 SrcVT = VT;
5591 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005592 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005593 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005594 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005595 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005596 }
5597
5598 // At this point the operands and the result should have the same
5599 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00005600
Evan Cheng68c47cb2007-01-05 07:55:56 +00005601 // First get the sign bit of second operand.
5602 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005603 if (SrcVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005604 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))));
5605 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005606 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005607 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))));
5608 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5609 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5610 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005611 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005612 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005613 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005614 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005615 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005616 false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005617 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00005618
5619 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005620 if (SrcVT.bitsGT(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005621 // Op0 is MVT::f32, Op1 is MVT::f64.
5622 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
5623 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
5624 DAG.getConstant(32, MVT::i32));
5625 SignBit = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4f32, SignBit);
5626 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00005627 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005628 }
5629
Evan Cheng73d6cf12007-01-05 21:37:56 +00005630 // Clear first operand sign bit.
5631 CV.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00005632 if (VT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005633 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
5634 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00005635 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005636 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
5637 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5638 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5639 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00005640 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005641 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005642 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005643 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005644 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005645 false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005646 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00005647
5648 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00005649 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00005650}
5651
Dan Gohman076aee32009-03-04 19:44:21 +00005652/// Emit nodes that will be selected as "test Op0,Op0", or something
5653/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00005654SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
5655 SelectionDAG &DAG) {
Dan Gohman076aee32009-03-04 19:44:21 +00005656 DebugLoc dl = Op.getDebugLoc();
5657
Dan Gohman31125812009-03-07 01:58:32 +00005658 // CF and OF aren't always set the way we want. Determine which
5659 // of these we need.
5660 bool NeedCF = false;
5661 bool NeedOF = false;
5662 switch (X86CC) {
5663 case X86::COND_A: case X86::COND_AE:
5664 case X86::COND_B: case X86::COND_BE:
5665 NeedCF = true;
5666 break;
5667 case X86::COND_G: case X86::COND_GE:
5668 case X86::COND_L: case X86::COND_LE:
5669 case X86::COND_O: case X86::COND_NO:
5670 NeedOF = true;
5671 break;
5672 default: break;
5673 }
5674
Dan Gohman076aee32009-03-04 19:44:21 +00005675 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00005676 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
5677 // we prove that the arithmetic won't overflow, we can't use OF or CF.
5678 if (Op.getResNo() == 0 && !NeedOF && !NeedCF) {
Dan Gohman076aee32009-03-04 19:44:21 +00005679 unsigned Opcode = 0;
Dan Gohman51bb4742009-03-05 21:29:28 +00005680 unsigned NumOperands = 0;
Dan Gohman076aee32009-03-04 19:44:21 +00005681 switch (Op.getNode()->getOpcode()) {
5682 case ISD::ADD:
5683 // Due to an isel shortcoming, be conservative if this add is likely to
5684 // be selected as part of a load-modify-store instruction. When the root
5685 // node in a match is a store, isel doesn't know how to remap non-chain
5686 // non-flag uses of other nodes in the match, such as the ADD in this
5687 // case. This leads to the ADD being left around and reselected, with
5688 // the result being two adds in the output.
5689 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
5690 UE = Op.getNode()->use_end(); UI != UE; ++UI)
5691 if (UI->getOpcode() == ISD::STORE)
5692 goto default_case;
Dan Gohman076aee32009-03-04 19:44:21 +00005693 if (ConstantSDNode *C =
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005694 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
5695 // An add of one will be selected as an INC.
Dan Gohman076aee32009-03-04 19:44:21 +00005696 if (C->getAPIntValue() == 1) {
5697 Opcode = X86ISD::INC;
Dan Gohman51bb4742009-03-05 21:29:28 +00005698 NumOperands = 1;
Dan Gohman076aee32009-03-04 19:44:21 +00005699 break;
5700 }
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005701 // An add of negative one (subtract of one) will be selected as a DEC.
5702 if (C->getAPIntValue().isAllOnesValue()) {
5703 Opcode = X86ISD::DEC;
Dan Gohman51bb4742009-03-05 21:29:28 +00005704 NumOperands = 1;
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005705 break;
5706 }
5707 }
Dan Gohman076aee32009-03-04 19:44:21 +00005708 // Otherwise use a regular EFLAGS-setting add.
5709 Opcode = X86ISD::ADD;
Dan Gohman51bb4742009-03-05 21:29:28 +00005710 NumOperands = 2;
Dan Gohman076aee32009-03-04 19:44:21 +00005711 break;
Dan Gohmane220c4b2009-09-18 19:59:53 +00005712 case ISD::AND: {
5713 // If the primary and result isn't used, don't bother using X86ISD::AND,
5714 // because a TEST instruction will be better.
5715 bool NonFlagUse = false;
5716 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
Evan Cheng17751da2010-01-07 00:54:06 +00005717 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
5718 SDNode *User = *UI;
5719 unsigned UOpNo = UI.getOperandNo();
5720 if (User->getOpcode() == ISD::TRUNCATE && User->hasOneUse()) {
5721 // Look pass truncate.
5722 UOpNo = User->use_begin().getOperandNo();
5723 User = *User->use_begin();
5724 }
5725 if (User->getOpcode() != ISD::BRCOND &&
5726 User->getOpcode() != ISD::SETCC &&
5727 (User->getOpcode() != ISD::SELECT || UOpNo != 0)) {
Dan Gohmane220c4b2009-09-18 19:59:53 +00005728 NonFlagUse = true;
5729 break;
5730 }
Evan Cheng17751da2010-01-07 00:54:06 +00005731 }
Dan Gohmane220c4b2009-09-18 19:59:53 +00005732 if (!NonFlagUse)
5733 break;
5734 }
5735 // FALL THROUGH
Dan Gohman076aee32009-03-04 19:44:21 +00005736 case ISD::SUB:
Dan Gohmane220c4b2009-09-18 19:59:53 +00005737 case ISD::OR:
5738 case ISD::XOR:
5739 // Due to the ISEL shortcoming noted above, be conservative if this op is
Dan Gohman076aee32009-03-04 19:44:21 +00005740 // likely to be selected as part of a load-modify-store instruction.
5741 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
5742 UE = Op.getNode()->use_end(); UI != UE; ++UI)
5743 if (UI->getOpcode() == ISD::STORE)
5744 goto default_case;
Dan Gohmane220c4b2009-09-18 19:59:53 +00005745 // Otherwise use a regular EFLAGS-setting instruction.
5746 switch (Op.getNode()->getOpcode()) {
5747 case ISD::SUB: Opcode = X86ISD::SUB; break;
5748 case ISD::OR: Opcode = X86ISD::OR; break;
5749 case ISD::XOR: Opcode = X86ISD::XOR; break;
5750 case ISD::AND: Opcode = X86ISD::AND; break;
5751 default: llvm_unreachable("unexpected operator!");
5752 }
Dan Gohman51bb4742009-03-05 21:29:28 +00005753 NumOperands = 2;
Dan Gohman076aee32009-03-04 19:44:21 +00005754 break;
5755 case X86ISD::ADD:
5756 case X86ISD::SUB:
5757 case X86ISD::INC:
5758 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +00005759 case X86ISD::OR:
5760 case X86ISD::XOR:
5761 case X86ISD::AND:
Dan Gohman076aee32009-03-04 19:44:21 +00005762 return SDValue(Op.getNode(), 1);
5763 default:
5764 default_case:
5765 break;
5766 }
5767 if (Opcode != 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005768 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
Dan Gohman076aee32009-03-04 19:44:21 +00005769 SmallVector<SDValue, 4> Ops;
Dan Gohman31125812009-03-07 01:58:32 +00005770 for (unsigned i = 0; i != NumOperands; ++i)
Dan Gohman076aee32009-03-04 19:44:21 +00005771 Ops.push_back(Op.getOperand(i));
Dan Gohmanfc166572009-04-09 23:54:40 +00005772 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
Dan Gohman076aee32009-03-04 19:44:21 +00005773 DAG.ReplaceAllUsesWith(Op, New);
5774 return SDValue(New.getNode(), 1);
5775 }
5776 }
5777
5778 // Otherwise just emit a CMP with 0, which is the TEST pattern.
Owen Anderson825b72b2009-08-11 20:47:22 +00005779 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
Dan Gohman076aee32009-03-04 19:44:21 +00005780 DAG.getConstant(0, Op.getValueType()));
5781}
5782
5783/// Emit nodes that will be selected as "cmp Op0,Op1", or something
5784/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00005785SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
5786 SelectionDAG &DAG) {
Dan Gohman076aee32009-03-04 19:44:21 +00005787 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
5788 if (C->getAPIntValue() == 0)
Dan Gohman31125812009-03-07 01:58:32 +00005789 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00005790
5791 DebugLoc dl = Op0.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00005792 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
Dan Gohman076aee32009-03-04 19:44:21 +00005793}
5794
Evan Chengd40d03e2010-01-06 19:38:29 +00005795/// LowerToBT - Result of 'and' is compared against zero. Turn it into a BT node
5796/// if it's possible.
5797static SDValue LowerToBT(SDValue Op0, ISD::CondCode CC,
Evan Cheng54de3ea2010-01-05 06:52:31 +00005798 DebugLoc dl, SelectionDAG &DAG) {
Evan Chengd40d03e2010-01-06 19:38:29 +00005799 SDValue LHS, RHS;
5800 if (Op0.getOperand(1).getOpcode() == ISD::SHL) {
5801 if (ConstantSDNode *Op010C =
5802 dyn_cast<ConstantSDNode>(Op0.getOperand(1).getOperand(0)))
5803 if (Op010C->getZExtValue() == 1) {
5804 LHS = Op0.getOperand(0);
5805 RHS = Op0.getOperand(1).getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00005806 }
Evan Chengd40d03e2010-01-06 19:38:29 +00005807 } else if (Op0.getOperand(0).getOpcode() == ISD::SHL) {
5808 if (ConstantSDNode *Op000C =
5809 dyn_cast<ConstantSDNode>(Op0.getOperand(0).getOperand(0)))
5810 if (Op000C->getZExtValue() == 1) {
5811 LHS = Op0.getOperand(1);
5812 RHS = Op0.getOperand(0).getOperand(1);
5813 }
5814 } else if (Op0.getOperand(1).getOpcode() == ISD::Constant) {
5815 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op0.getOperand(1));
5816 SDValue AndLHS = Op0.getOperand(0);
5817 if (AndRHS->getZExtValue() == 1 && AndLHS.getOpcode() == ISD::SRL) {
5818 LHS = AndLHS.getOperand(0);
5819 RHS = AndLHS.getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00005820 }
Evan Chengd40d03e2010-01-06 19:38:29 +00005821 }
Evan Cheng0488db92007-09-25 01:57:46 +00005822
Evan Chengd40d03e2010-01-06 19:38:29 +00005823 if (LHS.getNode()) {
5824 // If LHS is i8, promote it to i16 with any_extend. There is no i8 BT
5825 // instruction. Since the shift amount is in-range-or-undefined, we know
5826 // that doing a bittest on the i16 value is ok. We extend to i32 because
5827 // the encoding for the i16 version is larger than the i32 version.
5828 if (LHS.getValueType() == MVT::i8)
5829 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00005830
Evan Chengd40d03e2010-01-06 19:38:29 +00005831 // If the operand types disagree, extend the shift amount to match. Since
5832 // BT ignores high bits (like shifts) we can use anyextend.
5833 if (LHS.getValueType() != RHS.getValueType())
5834 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00005835
Evan Chengd40d03e2010-01-06 19:38:29 +00005836 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
5837 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
5838 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
5839 DAG.getConstant(Cond, MVT::i8), BT);
Chris Lattnere55484e2008-12-25 05:34:37 +00005840 }
5841
Evan Cheng54de3ea2010-01-05 06:52:31 +00005842 return SDValue();
5843}
5844
5845SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) {
5846 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
5847 SDValue Op0 = Op.getOperand(0);
5848 SDValue Op1 = Op.getOperand(1);
5849 DebugLoc dl = Op.getDebugLoc();
5850 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
5851
5852 // Optimize to BT if possible.
Evan Chengd40d03e2010-01-06 19:38:29 +00005853 // Lower (X & (1 << N)) == 0 to BT(X, N).
5854 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
5855 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
5856 if (Op0.getOpcode() == ISD::AND &&
5857 Op0.hasOneUse() &&
5858 Op1.getOpcode() == ISD::Constant &&
5859 cast<ConstantSDNode>(Op1)->getZExtValue() == 0 &&
5860 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
5861 SDValue NewSetCC = LowerToBT(Op0, CC, dl, DAG);
5862 if (NewSetCC.getNode())
5863 return NewSetCC;
5864 }
Evan Cheng54de3ea2010-01-05 06:52:31 +00005865
Chris Lattnere55484e2008-12-25 05:34:37 +00005866 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
5867 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00005868 if (X86CC == X86::COND_INVALID)
5869 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00005870
Dan Gohman31125812009-03-07 01:58:32 +00005871 SDValue Cond = EmitCmp(Op0, Op1, X86CC, DAG);
Evan Chengad9c0a32009-12-15 00:53:42 +00005872
5873 // Use sbb x, x to materialize carry bit into a GPR.
Evan Cheng2e489c42009-12-16 00:53:11 +00005874 if (X86CC == X86::COND_B)
Evan Chengad9c0a32009-12-15 00:53:42 +00005875 return DAG.getNode(ISD::AND, dl, MVT::i8,
5876 DAG.getNode(X86ISD::SETCC_CARRY, dl, MVT::i8,
5877 DAG.getConstant(X86CC, MVT::i8), Cond),
5878 DAG.getConstant(1, MVT::i8));
Evan Chengad9c0a32009-12-15 00:53:42 +00005879
Owen Anderson825b72b2009-08-11 20:47:22 +00005880 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
5881 DAG.getConstant(X86CC, MVT::i8), Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00005882}
5883
Dan Gohman475871a2008-07-27 21:46:04 +00005884SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) {
5885 SDValue Cond;
5886 SDValue Op0 = Op.getOperand(0);
5887 SDValue Op1 = Op.getOperand(1);
5888 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00005889 EVT VT = Op.getValueType();
Nate Begeman30a0de92008-07-17 16:51:19 +00005890 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
5891 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005892 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00005893
5894 if (isFP) {
5895 unsigned SSECC = 8;
Owen Andersone50ed302009-08-10 22:56:29 +00005896 EVT VT0 = Op0.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00005897 assert(VT0 == MVT::v4f32 || VT0 == MVT::v2f64);
5898 unsigned Opc = VT0 == MVT::v4f32 ? X86ISD::CMPPS : X86ISD::CMPPD;
Nate Begeman30a0de92008-07-17 16:51:19 +00005899 bool Swap = false;
5900
5901 switch (SetCCOpcode) {
5902 default: break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00005903 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00005904 case ISD::SETEQ: SSECC = 0; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005905 case ISD::SETOGT:
Nate Begeman30a0de92008-07-17 16:51:19 +00005906 case ISD::SETGT: Swap = true; // Fallthrough
5907 case ISD::SETLT:
5908 case ISD::SETOLT: SSECC = 1; break;
5909 case ISD::SETOGE:
5910 case ISD::SETGE: Swap = true; // Fallthrough
5911 case ISD::SETLE:
5912 case ISD::SETOLE: SSECC = 2; break;
5913 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00005914 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00005915 case ISD::SETNE: SSECC = 4; break;
5916 case ISD::SETULE: Swap = true;
5917 case ISD::SETUGE: SSECC = 5; break;
5918 case ISD::SETULT: Swap = true;
5919 case ISD::SETUGT: SSECC = 6; break;
5920 case ISD::SETO: SSECC = 7; break;
5921 }
5922 if (Swap)
5923 std::swap(Op0, Op1);
5924
Nate Begemanfb8ead02008-07-25 19:05:58 +00005925 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00005926 if (SSECC == 8) {
Nate Begemanfb8ead02008-07-25 19:05:58 +00005927 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00005928 SDValue UNORD, EQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00005929 UNORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(3, MVT::i8));
5930 EQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(0, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00005931 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00005932 }
5933 else if (SetCCOpcode == ISD::SETONE) {
Dan Gohman475871a2008-07-27 21:46:04 +00005934 SDValue ORD, NEQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00005935 ORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(7, MVT::i8));
5936 NEQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(4, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00005937 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00005938 }
Torok Edwinc23197a2009-07-14 16:55:14 +00005939 llvm_unreachable("Illegal FP comparison");
Nate Begeman30a0de92008-07-17 16:51:19 +00005940 }
5941 // Handle all other FP comparisons here.
Owen Anderson825b72b2009-08-11 20:47:22 +00005942 return DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00005943 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005944
Nate Begeman30a0de92008-07-17 16:51:19 +00005945 // We are handling one of the integer comparisons here. Since SSE only has
5946 // GT and EQ comparisons for integer, swapping operands and multiple
5947 // operations may be required for some comparisons.
5948 unsigned Opc = 0, EQOpc = 0, GTOpc = 0;
5949 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00005950
Owen Anderson825b72b2009-08-11 20:47:22 +00005951 switch (VT.getSimpleVT().SimpleTy) {
Nate Begeman30a0de92008-07-17 16:51:19 +00005952 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00005953 case MVT::v8i8:
5954 case MVT::v16i8: EQOpc = X86ISD::PCMPEQB; GTOpc = X86ISD::PCMPGTB; break;
5955 case MVT::v4i16:
5956 case MVT::v8i16: EQOpc = X86ISD::PCMPEQW; GTOpc = X86ISD::PCMPGTW; break;
5957 case MVT::v2i32:
5958 case MVT::v4i32: EQOpc = X86ISD::PCMPEQD; GTOpc = X86ISD::PCMPGTD; break;
5959 case MVT::v2i64: EQOpc = X86ISD::PCMPEQQ; GTOpc = X86ISD::PCMPGTQ; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00005960 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005961
Nate Begeman30a0de92008-07-17 16:51:19 +00005962 switch (SetCCOpcode) {
5963 default: break;
5964 case ISD::SETNE: Invert = true;
5965 case ISD::SETEQ: Opc = EQOpc; break;
5966 case ISD::SETLT: Swap = true;
5967 case ISD::SETGT: Opc = GTOpc; break;
5968 case ISD::SETGE: Swap = true;
5969 case ISD::SETLE: Opc = GTOpc; Invert = true; break;
5970 case ISD::SETULT: Swap = true;
5971 case ISD::SETUGT: Opc = GTOpc; FlipSigns = true; break;
5972 case ISD::SETUGE: Swap = true;
5973 case ISD::SETULE: Opc = GTOpc; FlipSigns = true; Invert = true; break;
5974 }
5975 if (Swap)
5976 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005977
Nate Begeman30a0de92008-07-17 16:51:19 +00005978 // Since SSE has no unsigned integer comparisons, we need to flip the sign
5979 // bits of the inputs before performing those operations.
5980 if (FlipSigns) {
Owen Andersone50ed302009-08-10 22:56:29 +00005981 EVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00005982 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
5983 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00005984 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00005985 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
5986 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00005987 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
5988 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00005989 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005990
Dale Johannesenace16102009-02-03 19:33:06 +00005991 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00005992
5993 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00005994 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00005995 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00005996
Nate Begeman30a0de92008-07-17 16:51:19 +00005997 return Result;
5998}
Evan Cheng0488db92007-09-25 01:57:46 +00005999
Evan Cheng370e5342008-12-03 08:38:43 +00006000// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00006001static bool isX86LogicalCmp(SDValue Op) {
6002 unsigned Opc = Op.getNode()->getOpcode();
6003 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI)
6004 return true;
6005 if (Op.getResNo() == 1 &&
6006 (Opc == X86ISD::ADD ||
6007 Opc == X86ISD::SUB ||
6008 Opc == X86ISD::SMUL ||
6009 Opc == X86ISD::UMUL ||
6010 Opc == X86ISD::INC ||
Dan Gohmane220c4b2009-09-18 19:59:53 +00006011 Opc == X86ISD::DEC ||
6012 Opc == X86ISD::OR ||
6013 Opc == X86ISD::XOR ||
6014 Opc == X86ISD::AND))
Dan Gohman076aee32009-03-04 19:44:21 +00006015 return true;
6016
6017 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00006018}
6019
Dan Gohman475871a2008-07-27 21:46:04 +00006020SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) {
Evan Cheng734503b2006-09-11 02:19:56 +00006021 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00006022 SDValue Cond = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006023 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00006024 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00006025
Dan Gohman1a492952009-10-20 16:22:37 +00006026 if (Cond.getOpcode() == ISD::SETCC) {
6027 SDValue NewCond = LowerSETCC(Cond, DAG);
6028 if (NewCond.getNode())
6029 Cond = NewCond;
6030 }
Evan Cheng734503b2006-09-11 02:19:56 +00006031
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00006032 // (select (x == 0), -1, 0) -> (sign_bit (x - 1))
6033 SDValue Op1 = Op.getOperand(1);
6034 SDValue Op2 = Op.getOperand(2);
6035 if (Cond.getOpcode() == X86ISD::SETCC &&
6036 cast<ConstantSDNode>(Cond.getOperand(0))->getZExtValue() == X86::COND_E) {
6037 SDValue Cmp = Cond.getOperand(1);
6038 if (Cmp.getOpcode() == X86ISD::CMP) {
6039 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op1);
6040 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(Op2);
6041 ConstantSDNode *RHSC =
6042 dyn_cast<ConstantSDNode>(Cmp.getOperand(1).getNode());
6043 if (N1C && N1C->isAllOnesValue() &&
6044 N2C && N2C->isNullValue() &&
6045 RHSC && RHSC->isNullValue()) {
6046 SDValue CmpOp0 = Cmp.getOperand(0);
6047 Cmp = DAG.getNode(X86ISD::CMP, dl, Op.getValueType(),
6048 CmpOp0, DAG.getConstant(1, CmpOp0.getValueType()));
6049 return DAG.getNode(X86ISD::SETCC_CARRY, dl, Op.getValueType(),
6050 DAG.getConstant(X86::COND_B, MVT::i8), Cmp);
6051 }
6052 }
6053 }
6054
Evan Chengad9c0a32009-12-15 00:53:42 +00006055 // Look pass (and (setcc_carry (cmp ...)), 1).
6056 if (Cond.getOpcode() == ISD::AND &&
6057 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
6058 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
6059 if (C && C->getAPIntValue() == 1)
6060 Cond = Cond.getOperand(0);
6061 }
6062
Evan Cheng3f41d662007-10-08 22:16:29 +00006063 // If condition flag is set by a X86ISD::CMP, then use it as the condition
6064 // setting operand in place of the X86ISD::SETCC.
Evan Chengad9c0a32009-12-15 00:53:42 +00006065 if (Cond.getOpcode() == X86ISD::SETCC ||
6066 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00006067 CC = Cond.getOperand(0);
6068
Dan Gohman475871a2008-07-27 21:46:04 +00006069 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00006070 unsigned Opc = Cmp.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00006071 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00006072
Evan Cheng3f41d662007-10-08 22:16:29 +00006073 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00006074 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00006075 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00006076 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00006077
Chris Lattnerd1980a52009-03-12 06:52:53 +00006078 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
6079 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00006080 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00006081 addTest = false;
6082 }
6083 }
6084
6085 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00006086 // Look pass the truncate.
6087 if (Cond.getOpcode() == ISD::TRUNCATE)
6088 Cond = Cond.getOperand(0);
6089
6090 // We know the result of AND is compared against zero. Try to match
6091 // it to BT.
6092 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
6093 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
6094 if (NewSetCC.getNode()) {
6095 CC = NewSetCC.getOperand(0);
6096 Cond = NewSetCC.getOperand(1);
6097 addTest = false;
6098 }
6099 }
6100 }
6101
6102 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006103 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman31125812009-03-07 01:58:32 +00006104 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00006105 }
6106
Evan Cheng0488db92007-09-25 01:57:46 +00006107 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
6108 // condition is true.
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00006109 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Flag);
6110 SDValue Ops[] = { Op2, Op1, CC, Cond };
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006111 return DAG.getNode(X86ISD::CMOV, dl, VTs, Ops, array_lengthof(Ops));
Evan Cheng0488db92007-09-25 01:57:46 +00006112}
6113
Evan Cheng370e5342008-12-03 08:38:43 +00006114// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
6115// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
6116// from the AND / OR.
6117static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
6118 Opc = Op.getOpcode();
6119 if (Opc != ISD::OR && Opc != ISD::AND)
6120 return false;
6121 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
6122 Op.getOperand(0).hasOneUse() &&
6123 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
6124 Op.getOperand(1).hasOneUse());
6125}
6126
Evan Cheng961d6d42009-02-02 08:19:07 +00006127// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
6128// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00006129static bool isXor1OfSetCC(SDValue Op) {
6130 if (Op.getOpcode() != ISD::XOR)
6131 return false;
6132 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
6133 if (N1C && N1C->getAPIntValue() == 1) {
6134 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
6135 Op.getOperand(0).hasOneUse();
6136 }
6137 return false;
6138}
6139
Dan Gohman475871a2008-07-27 21:46:04 +00006140SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) {
Evan Cheng734503b2006-09-11 02:19:56 +00006141 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00006142 SDValue Chain = Op.getOperand(0);
6143 SDValue Cond = Op.getOperand(1);
6144 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006145 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00006146 SDValue CC;
Evan Cheng734503b2006-09-11 02:19:56 +00006147
Dan Gohman1a492952009-10-20 16:22:37 +00006148 if (Cond.getOpcode() == ISD::SETCC) {
6149 SDValue NewCond = LowerSETCC(Cond, DAG);
6150 if (NewCond.getNode())
6151 Cond = NewCond;
6152 }
Chris Lattnere55484e2008-12-25 05:34:37 +00006153#if 0
6154 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00006155 else if (Cond.getOpcode() == X86ISD::ADD ||
6156 Cond.getOpcode() == X86ISD::SUB ||
6157 Cond.getOpcode() == X86ISD::SMUL ||
6158 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00006159 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00006160#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00006161
Evan Chengad9c0a32009-12-15 00:53:42 +00006162 // Look pass (and (setcc_carry (cmp ...)), 1).
6163 if (Cond.getOpcode() == ISD::AND &&
6164 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
6165 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
6166 if (C && C->getAPIntValue() == 1)
6167 Cond = Cond.getOperand(0);
6168 }
6169
Evan Cheng3f41d662007-10-08 22:16:29 +00006170 // If condition flag is set by a X86ISD::CMP, then use it as the condition
6171 // setting operand in place of the X86ISD::SETCC.
Evan Chengad9c0a32009-12-15 00:53:42 +00006172 if (Cond.getOpcode() == X86ISD::SETCC ||
6173 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00006174 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006175
Dan Gohman475871a2008-07-27 21:46:04 +00006176 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00006177 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00006178 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00006179 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00006180 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00006181 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00006182 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00006183 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00006184 default: break;
6185 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00006186 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00006187 // These can only come from an arithmetic instruction with overflow,
6188 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00006189 Cond = Cond.getNode()->getOperand(1);
6190 addTest = false;
6191 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00006192 }
Evan Cheng0488db92007-09-25 01:57:46 +00006193 }
Evan Cheng370e5342008-12-03 08:38:43 +00006194 } else {
6195 unsigned CondOpc;
6196 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
6197 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00006198 if (CondOpc == ISD::OR) {
6199 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
6200 // two branches instead of an explicit OR instruction with a
6201 // separate test.
6202 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00006203 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00006204 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006205 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00006206 Chain, Dest, CC, Cmp);
6207 CC = Cond.getOperand(1).getOperand(0);
6208 Cond = Cmp;
6209 addTest = false;
6210 }
6211 } else { // ISD::AND
6212 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
6213 // two branches instead of an explicit AND instruction with a
6214 // separate test. However, we only do this if this block doesn't
6215 // have a fall-through edge, because this requires an explicit
6216 // jmp when the condition is false.
6217 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00006218 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00006219 Op.getNode()->hasOneUse()) {
6220 X86::CondCode CCode =
6221 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
6222 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00006223 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00006224 SDValue User = SDValue(*Op.getNode()->use_begin(), 0);
6225 // Look for an unconditional branch following this conditional branch.
6226 // We need this because we need to reverse the successors in order
6227 // to implement FCMP_OEQ.
6228 if (User.getOpcode() == ISD::BR) {
6229 SDValue FalseBB = User.getOperand(1);
6230 SDValue NewBR =
6231 DAG.UpdateNodeOperands(User, User.getOperand(0), Dest);
6232 assert(NewBR == User);
6233 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00006234
Dale Johannesene4d209d2009-02-03 20:21:25 +00006235 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00006236 Chain, Dest, CC, Cmp);
6237 X86::CondCode CCode =
6238 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
6239 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00006240 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00006241 Cond = Cmp;
6242 addTest = false;
6243 }
6244 }
Dan Gohman279c22e2008-10-21 03:29:32 +00006245 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00006246 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
6247 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
6248 // It should be transformed during dag combiner except when the condition
6249 // is set by a arithmetics with overflow node.
6250 X86::CondCode CCode =
6251 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
6252 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00006253 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng67ad9db2009-02-02 08:07:36 +00006254 Cond = Cond.getOperand(0).getOperand(1);
6255 addTest = false;
Dan Gohman279c22e2008-10-21 03:29:32 +00006256 }
Evan Cheng0488db92007-09-25 01:57:46 +00006257 }
6258
6259 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00006260 // Look pass the truncate.
6261 if (Cond.getOpcode() == ISD::TRUNCATE)
6262 Cond = Cond.getOperand(0);
6263
6264 // We know the result of AND is compared against zero. Try to match
6265 // it to BT.
6266 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
6267 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
6268 if (NewSetCC.getNode()) {
6269 CC = NewSetCC.getOperand(0);
6270 Cond = NewSetCC.getOperand(1);
6271 addTest = false;
6272 }
6273 }
6274 }
6275
6276 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006277 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman31125812009-03-07 01:58:32 +00006278 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00006279 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00006280 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00006281 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00006282}
6283
Anton Korobeynikove060b532007-04-17 19:34:00 +00006284
6285// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
6286// Calls to _alloca is needed to probe the stack when allocating more than 4k
6287// bytes in one go. Touching the stack at 4K increments is necessary to ensure
6288// that the guard pages used by the OS virtual memory manager are allocated in
6289// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00006290SDValue
6291X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006292 SelectionDAG &DAG) {
Anton Korobeynikove060b532007-04-17 19:34:00 +00006293 assert(Subtarget->isTargetCygMing() &&
6294 "This should be used only on Cygwin/Mingw targets");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006295 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006296
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006297 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00006298 SDValue Chain = Op.getOperand(0);
6299 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006300 // FIXME: Ensure alignment here
6301
Dan Gohman475871a2008-07-27 21:46:04 +00006302 SDValue Flag;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006303
Owen Andersone50ed302009-08-10 22:56:29 +00006304 EVT IntPtr = getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00006305 EVT SPTy = Subtarget->is64Bit() ? MVT::i64 : MVT::i32;
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006306
Chris Lattnere563bbc2008-10-11 22:08:30 +00006307 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(0, true));
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006308
Dale Johannesendd64c412009-02-04 00:33:20 +00006309 Chain = DAG.getCopyToReg(Chain, dl, X86::EAX, Size, Flag);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006310 Flag = Chain.getValue(1);
6311
Owen Anderson825b72b2009-08-11 20:47:22 +00006312 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00006313 SDValue Ops[] = { Chain,
Bill Wendling056292f2008-09-16 21:48:12 +00006314 DAG.getTargetExternalSymbol("_alloca", IntPtr),
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006315 DAG.getRegister(X86::EAX, IntPtr),
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006316 DAG.getRegister(X86StackPtr, SPTy),
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006317 Flag };
Dale Johannesene4d209d2009-02-03 20:21:25 +00006318 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, Ops, 5);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006319 Flag = Chain.getValue(1);
6320
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006321 Chain = DAG.getCALLSEQ_END(Chain,
Chris Lattnere563bbc2008-10-11 22:08:30 +00006322 DAG.getIntPtrConstant(0, true),
6323 DAG.getIntPtrConstant(0, true),
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006324 Flag);
6325
Dale Johannesendd64c412009-02-04 00:33:20 +00006326 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006327
Dan Gohman475871a2008-07-27 21:46:04 +00006328 SDValue Ops1[2] = { Chain.getValue(0), Chain };
Dale Johannesene4d209d2009-02-03 20:21:25 +00006329 return DAG.getMergeValues(Ops1, 2, dl);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006330}
6331
Dan Gohman475871a2008-07-27 21:46:04 +00006332SDValue
Dale Johannesen0f502f62009-02-03 22:26:09 +00006333X86TargetLowering::EmitTargetCodeForMemset(SelectionDAG &DAG, DebugLoc dl,
Bill Wendling6f287b22008-09-30 21:22:07 +00006334 SDValue Chain,
6335 SDValue Dst, SDValue Src,
6336 SDValue Size, unsigned Align,
6337 const Value *DstSV,
Bill Wendling6158d842008-10-01 00:59:58 +00006338 uint64_t DstSVOff) {
Dan Gohman707e0182008-04-12 04:36:06 +00006339 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006340
Bill Wendling6f287b22008-09-30 21:22:07 +00006341 // If not DWORD aligned or size is more than the threshold, call the library.
6342 // The libc version is likely to be faster for these cases. It can use the
6343 // address value and run time information about the CPU.
Evan Cheng1887c1c2008-08-21 21:00:15 +00006344 if ((Align & 3) != 0 ||
Dan Gohman707e0182008-04-12 04:36:06 +00006345 !ConstantSize ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006346 ConstantSize->getZExtValue() >
6347 getSubtarget()->getMaxInlineSizeThreshold()) {
Dan Gohman475871a2008-07-27 21:46:04 +00006348 SDValue InFlag(0, 0);
Dan Gohman68d599d2008-04-01 20:38:36 +00006349
6350 // Check to see if there is a specialized entry-point for memory zeroing.
Dan Gohman707e0182008-04-12 04:36:06 +00006351 ConstantSDNode *V = dyn_cast<ConstantSDNode>(Src);
Bill Wendling6f287b22008-09-30 21:22:07 +00006352
Bill Wendling6158d842008-10-01 00:59:58 +00006353 if (const char *bzeroEntry = V &&
6354 V->isNullValue() ? Subtarget->getBZeroEntry() : 0) {
Owen Andersone50ed302009-08-10 22:56:29 +00006355 EVT IntPtr = getPointerTy();
Owen Anderson1d0be152009-08-13 21:58:54 +00006356 const Type *IntPtrTy = TD->getIntPtrType(*DAG.getContext());
Scott Michelfdc40a02009-02-17 22:15:04 +00006357 TargetLowering::ArgListTy Args;
Bill Wendling6158d842008-10-01 00:59:58 +00006358 TargetLowering::ArgListEntry Entry;
6359 Entry.Node = Dst;
6360 Entry.Ty = IntPtrTy;
6361 Args.push_back(Entry);
6362 Entry.Node = Size;
6363 Args.push_back(Entry);
6364 std::pair<SDValue,SDValue> CallResult =
Owen Anderson1d0be152009-08-13 21:58:54 +00006365 LowerCallTo(Chain, Type::getVoidTy(*DAG.getContext()),
6366 false, false, false, false,
Dan Gohman98ca4f22009-08-05 01:29:28 +00006367 0, CallingConv::C, false, /*isReturnValueUsed=*/false,
Bill Wendling3ea3c242009-12-22 02:10:19 +00006368 DAG.getExternalSymbol(bzeroEntry, IntPtr), Args, DAG, dl,
6369 DAG.GetOrdering(Chain.getNode()));
Bill Wendling6158d842008-10-01 00:59:58 +00006370 return CallResult.second;
Dan Gohman68d599d2008-04-01 20:38:36 +00006371 }
6372
Dan Gohman707e0182008-04-12 04:36:06 +00006373 // Otherwise have the target-independent code call memset.
Dan Gohman475871a2008-07-27 21:46:04 +00006374 return SDValue();
Evan Cheng48090aa2006-03-21 23:01:21 +00006375 }
Evan Chengb9df0ca2006-03-22 02:53:00 +00006376
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006377 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohman475871a2008-07-27 21:46:04 +00006378 SDValue InFlag(0, 0);
Owen Andersone50ed302009-08-10 22:56:29 +00006379 EVT AVT;
Dan Gohman475871a2008-07-27 21:46:04 +00006380 SDValue Count;
Dan Gohman707e0182008-04-12 04:36:06 +00006381 ConstantSDNode *ValC = dyn_cast<ConstantSDNode>(Src);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006382 unsigned BytesLeft = 0;
6383 bool TwoRepStos = false;
6384 if (ValC) {
6385 unsigned ValReg;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006386 uint64_t Val = ValC->getZExtValue() & 255;
Evan Cheng5ced1d82006-04-06 23:23:56 +00006387
Evan Cheng0db9fe62006-04-25 20:13:52 +00006388 // If the value is a constant, then we can potentially use larger sets.
6389 switch (Align & 3) {
Evan Cheng1887c1c2008-08-21 21:00:15 +00006390 case 2: // WORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006391 AVT = MVT::i16;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006392 ValReg = X86::AX;
6393 Val = (Val << 8) | Val;
6394 break;
6395 case 0: // DWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006396 AVT = MVT::i32;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006397 ValReg = X86::EAX;
6398 Val = (Val << 8) | Val;
6399 Val = (Val << 16) | Val;
6400 if (Subtarget->is64Bit() && ((Align & 0x7) == 0)) { // QWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006401 AVT = MVT::i64;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006402 ValReg = X86::RAX;
6403 Val = (Val << 32) | Val;
6404 }
6405 break;
6406 default: // Byte aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006407 AVT = MVT::i8;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006408 ValReg = X86::AL;
6409 Count = DAG.getIntPtrConstant(SizeVal);
6410 break;
Evan Cheng80d428c2006-04-19 22:48:17 +00006411 }
6412
Owen Anderson825b72b2009-08-11 20:47:22 +00006413 if (AVT.bitsGT(MVT::i8)) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00006414 unsigned UBytes = AVT.getSizeInBits() / 8;
Dan Gohman707e0182008-04-12 04:36:06 +00006415 Count = DAG.getIntPtrConstant(SizeVal / UBytes);
6416 BytesLeft = SizeVal % UBytes;
Evan Cheng25ab6902006-09-08 06:48:29 +00006417 }
6418
Dale Johannesen0f502f62009-02-03 22:26:09 +00006419 Chain = DAG.getCopyToReg(Chain, dl, ValReg, DAG.getConstant(Val, AVT),
Evan Cheng0db9fe62006-04-25 20:13:52 +00006420 InFlag);
6421 InFlag = Chain.getValue(1);
6422 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00006423 AVT = MVT::i8;
Dan Gohmanbcda2852008-04-16 01:32:32 +00006424 Count = DAG.getIntPtrConstant(SizeVal);
Dale Johannesen0f502f62009-02-03 22:26:09 +00006425 Chain = DAG.getCopyToReg(Chain, dl, X86::AL, Src, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006426 InFlag = Chain.getValue(1);
Evan Chengb9df0ca2006-03-22 02:53:00 +00006427 }
Evan Chengc78d3b42006-04-24 18:01:45 +00006428
Scott Michelfdc40a02009-02-17 22:15:04 +00006429 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006430 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00006431 Count, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006432 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006433 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RDI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006434 X86::EDI,
Dan Gohman707e0182008-04-12 04:36:06 +00006435 Dst, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006436 InFlag = Chain.getValue(1);
Evan Chenga0b3afb2006-03-27 07:00:16 +00006437
Owen Anderson825b72b2009-08-11 20:47:22 +00006438 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006439 SDValue Ops[] = { Chain, DAG.getValueType(AVT), InFlag };
6440 Chain = DAG.getNode(X86ISD::REP_STOS, dl, Tys, Ops, array_lengthof(Ops));
Evan Chengc78d3b42006-04-24 18:01:45 +00006441
Evan Cheng0db9fe62006-04-25 20:13:52 +00006442 if (TwoRepStos) {
6443 InFlag = Chain.getValue(1);
Dan Gohman707e0182008-04-12 04:36:06 +00006444 Count = Size;
Owen Andersone50ed302009-08-10 22:56:29 +00006445 EVT CVT = Count.getValueType();
Dale Johannesen0f502f62009-02-03 22:26:09 +00006446 SDValue Left = DAG.getNode(ISD::AND, dl, CVT, Count,
Owen Anderson825b72b2009-08-11 20:47:22 +00006447 DAG.getConstant((AVT == MVT::i64) ? 7 : 3, CVT));
6448 Chain = DAG.getCopyToReg(Chain, dl, (CVT == MVT::i64) ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006449 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00006450 Left, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006451 InFlag = Chain.getValue(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00006452 Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006453 SDValue Ops[] = { Chain, DAG.getValueType(MVT::i8), InFlag };
6454 Chain = DAG.getNode(X86ISD::REP_STOS, dl, Tys, Ops, array_lengthof(Ops));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006455 } else if (BytesLeft) {
Dan Gohman707e0182008-04-12 04:36:06 +00006456 // Handle the last 1 - 7 bytes.
6457 unsigned Offset = SizeVal - BytesLeft;
Owen Andersone50ed302009-08-10 22:56:29 +00006458 EVT AddrVT = Dst.getValueType();
6459 EVT SizeVT = Size.getValueType();
Dan Gohman707e0182008-04-12 04:36:06 +00006460
Dale Johannesen0f502f62009-02-03 22:26:09 +00006461 Chain = DAG.getMemset(Chain, dl,
6462 DAG.getNode(ISD::ADD, dl, AddrVT, Dst,
Dan Gohman707e0182008-04-12 04:36:06 +00006463 DAG.getConstant(Offset, AddrVT)),
6464 Src,
6465 DAG.getConstant(BytesLeft, SizeVT),
Dan Gohman1f13c682008-04-28 17:15:20 +00006466 Align, DstSV, DstSVOff + Offset);
Evan Cheng386031a2006-03-24 07:29:27 +00006467 }
Evan Cheng11e15b32006-04-03 20:53:28 +00006468
Dan Gohman707e0182008-04-12 04:36:06 +00006469 // TODO: Use a Tokenfactor, as in memcpy, instead of a single chain.
Evan Cheng0db9fe62006-04-25 20:13:52 +00006470 return Chain;
6471}
Evan Cheng11e15b32006-04-03 20:53:28 +00006472
Dan Gohman475871a2008-07-27 21:46:04 +00006473SDValue
Dale Johannesen0f502f62009-02-03 22:26:09 +00006474X86TargetLowering::EmitTargetCodeForMemcpy(SelectionDAG &DAG, DebugLoc dl,
Evan Cheng1887c1c2008-08-21 21:00:15 +00006475 SDValue Chain, SDValue Dst, SDValue Src,
6476 SDValue Size, unsigned Align,
6477 bool AlwaysInline,
6478 const Value *DstSV, uint64_t DstSVOff,
Scott Michelfdc40a02009-02-17 22:15:04 +00006479 const Value *SrcSV, uint64_t SrcSVOff) {
Dan Gohman707e0182008-04-12 04:36:06 +00006480 // This requires the copy size to be a constant, preferrably
6481 // within a subtarget-specific limit.
6482 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
6483 if (!ConstantSize)
Dan Gohman475871a2008-07-27 21:46:04 +00006484 return SDValue();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006485 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohman707e0182008-04-12 04:36:06 +00006486 if (!AlwaysInline && SizeVal > getSubtarget()->getMaxInlineSizeThreshold())
Dan Gohman475871a2008-07-27 21:46:04 +00006487 return SDValue();
Dan Gohman707e0182008-04-12 04:36:06 +00006488
Evan Cheng1887c1c2008-08-21 21:00:15 +00006489 /// If not DWORD aligned, call the library.
6490 if ((Align & 3) != 0)
6491 return SDValue();
6492
6493 // DWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006494 EVT AVT = MVT::i32;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006495 if (Subtarget->is64Bit() && ((Align & 0x7) == 0)) // QWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006496 AVT = MVT::i64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006497
Duncan Sands83ec4b62008-06-06 12:08:01 +00006498 unsigned UBytes = AVT.getSizeInBits() / 8;
Dan Gohman707e0182008-04-12 04:36:06 +00006499 unsigned CountVal = SizeVal / UBytes;
Dan Gohman475871a2008-07-27 21:46:04 +00006500 SDValue Count = DAG.getIntPtrConstant(CountVal);
Evan Cheng1887c1c2008-08-21 21:00:15 +00006501 unsigned BytesLeft = SizeVal % UBytes;
Evan Cheng25ab6902006-09-08 06:48:29 +00006502
Dan Gohman475871a2008-07-27 21:46:04 +00006503 SDValue InFlag(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00006504 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006505 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00006506 Count, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006507 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006508 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RDI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006509 X86::EDI,
Dan Gohman707e0182008-04-12 04:36:06 +00006510 Dst, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006511 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006512 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RSI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006513 X86::ESI,
Dan Gohman707e0182008-04-12 04:36:06 +00006514 Src, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006515 InFlag = Chain.getValue(1);
6516
Owen Anderson825b72b2009-08-11 20:47:22 +00006517 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006518 SDValue Ops[] = { Chain, DAG.getValueType(AVT), InFlag };
6519 SDValue RepMovs = DAG.getNode(X86ISD::REP_MOVS, dl, Tys, Ops,
6520 array_lengthof(Ops));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006521
Dan Gohman475871a2008-07-27 21:46:04 +00006522 SmallVector<SDValue, 4> Results;
Evan Cheng2749c722008-04-25 00:26:43 +00006523 Results.push_back(RepMovs);
Rafael Espindola068317b2007-09-28 12:53:01 +00006524 if (BytesLeft) {
Dan Gohman707e0182008-04-12 04:36:06 +00006525 // Handle the last 1 - 7 bytes.
6526 unsigned Offset = SizeVal - BytesLeft;
Owen Andersone50ed302009-08-10 22:56:29 +00006527 EVT DstVT = Dst.getValueType();
6528 EVT SrcVT = Src.getValueType();
6529 EVT SizeVT = Size.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00006530 Results.push_back(DAG.getMemcpy(Chain, dl,
Dale Johannesen0f502f62009-02-03 22:26:09 +00006531 DAG.getNode(ISD::ADD, dl, DstVT, Dst,
Evan Cheng2749c722008-04-25 00:26:43 +00006532 DAG.getConstant(Offset, DstVT)),
Dale Johannesen0f502f62009-02-03 22:26:09 +00006533 DAG.getNode(ISD::ADD, dl, SrcVT, Src,
Evan Cheng2749c722008-04-25 00:26:43 +00006534 DAG.getConstant(Offset, SrcVT)),
Dan Gohman707e0182008-04-12 04:36:06 +00006535 DAG.getConstant(BytesLeft, SizeVT),
6536 Align, AlwaysInline,
Dan Gohman1f13c682008-04-28 17:15:20 +00006537 DstSV, DstSVOff + Offset,
6538 SrcSV, SrcSVOff + Offset));
Evan Chengb067a1e2006-03-31 19:22:53 +00006539 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006540
Owen Anderson825b72b2009-08-11 20:47:22 +00006541 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dale Johannesen0f502f62009-02-03 22:26:09 +00006542 &Results[0], Results.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00006543}
6544
Dan Gohman475871a2008-07-27 21:46:04 +00006545SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) {
Dan Gohman69de1932008-02-06 22:27:42 +00006546 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006547 DebugLoc dl = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00006548
Evan Cheng25ab6902006-09-08 06:48:29 +00006549 if (!Subtarget->is64Bit()) {
6550 // vastart just stores the address of the VarArgsFrameIndex slot into the
6551 // memory location argument.
Dan Gohman475871a2008-07-27 21:46:04 +00006552 SDValue FR = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Dale Johannesene4d209d2009-02-03 20:21:25 +00006553 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006554 }
6555
6556 // __va_list_tag:
6557 // gp_offset (0 - 6 * 8)
6558 // fp_offset (48 - 48 + 8 * 16)
6559 // overflow_arg_area (point to parameters coming in memory).
6560 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00006561 SmallVector<SDValue, 8> MemOps;
6562 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00006563 // Store gp_offset
Dale Johannesene4d209d2009-02-03 20:21:25 +00006564 SDValue Store = DAG.getStore(Op.getOperand(0), dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006565 DAG.getConstant(VarArgsGPOffset, MVT::i32),
Dan Gohman69de1932008-02-06 22:27:42 +00006566 FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006567 MemOps.push_back(Store);
6568
6569 // Store fp_offset
Scott Michelfdc40a02009-02-17 22:15:04 +00006570 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006571 FIN, DAG.getIntPtrConstant(4));
6572 Store = DAG.getStore(Op.getOperand(0), dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006573 DAG.getConstant(VarArgsFPOffset, MVT::i32),
Dan Gohman69de1932008-02-06 22:27:42 +00006574 FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006575 MemOps.push_back(Store);
6576
6577 // Store ptr to overflow_arg_area
Scott Michelfdc40a02009-02-17 22:15:04 +00006578 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006579 FIN, DAG.getIntPtrConstant(4));
Dan Gohman475871a2008-07-27 21:46:04 +00006580 SDValue OVFIN = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Dale Johannesene4d209d2009-02-03 20:21:25 +00006581 Store = DAG.getStore(Op.getOperand(0), dl, OVFIN, FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006582 MemOps.push_back(Store);
6583
6584 // Store ptr to reg_save_area.
Scott Michelfdc40a02009-02-17 22:15:04 +00006585 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006586 FIN, DAG.getIntPtrConstant(8));
Dan Gohman475871a2008-07-27 21:46:04 +00006587 SDValue RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
Dale Johannesene4d209d2009-02-03 20:21:25 +00006588 Store = DAG.getStore(Op.getOperand(0), dl, RSFIN, FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006589 MemOps.push_back(Store);
Owen Anderson825b72b2009-08-11 20:47:22 +00006590 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006591 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00006592}
6593
Dan Gohman475871a2008-07-27 21:46:04 +00006594SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) {
Dan Gohman9018e832008-05-10 01:26:14 +00006595 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
6596 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_arg!");
Dan Gohman475871a2008-07-27 21:46:04 +00006597 SDValue Chain = Op.getOperand(0);
6598 SDValue SrcPtr = Op.getOperand(1);
6599 SDValue SrcSV = Op.getOperand(2);
Dan Gohman9018e832008-05-10 01:26:14 +00006600
Torok Edwindac237e2009-07-08 20:53:28 +00006601 llvm_report_error("VAArgInst is not yet implemented for x86-64!");
Dan Gohman475871a2008-07-27 21:46:04 +00006602 return SDValue();
Dan Gohman9018e832008-05-10 01:26:14 +00006603}
6604
Dan Gohman475871a2008-07-27 21:46:04 +00006605SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) {
Evan Chengae642192007-03-02 23:16:35 +00006606 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00006607 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00006608 SDValue Chain = Op.getOperand(0);
6609 SDValue DstPtr = Op.getOperand(1);
6610 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00006611 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
6612 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006613 DebugLoc dl = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00006614
Dale Johannesendd64c412009-02-04 00:33:20 +00006615 return DAG.getMemcpy(Chain, dl, DstPtr, SrcPtr,
Dan Gohman28269132008-04-18 20:55:41 +00006616 DAG.getIntPtrConstant(24), 8, false,
6617 DstSV, 0, SrcSV, 0);
Evan Chengae642192007-03-02 23:16:35 +00006618}
6619
Dan Gohman475871a2008-07-27 21:46:04 +00006620SDValue
6621X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006622 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006623 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006624 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00006625 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00006626 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00006627 case Intrinsic::x86_sse_comieq_ss:
6628 case Intrinsic::x86_sse_comilt_ss:
6629 case Intrinsic::x86_sse_comile_ss:
6630 case Intrinsic::x86_sse_comigt_ss:
6631 case Intrinsic::x86_sse_comige_ss:
6632 case Intrinsic::x86_sse_comineq_ss:
6633 case Intrinsic::x86_sse_ucomieq_ss:
6634 case Intrinsic::x86_sse_ucomilt_ss:
6635 case Intrinsic::x86_sse_ucomile_ss:
6636 case Intrinsic::x86_sse_ucomigt_ss:
6637 case Intrinsic::x86_sse_ucomige_ss:
6638 case Intrinsic::x86_sse_ucomineq_ss:
6639 case Intrinsic::x86_sse2_comieq_sd:
6640 case Intrinsic::x86_sse2_comilt_sd:
6641 case Intrinsic::x86_sse2_comile_sd:
6642 case Intrinsic::x86_sse2_comigt_sd:
6643 case Intrinsic::x86_sse2_comige_sd:
6644 case Intrinsic::x86_sse2_comineq_sd:
6645 case Intrinsic::x86_sse2_ucomieq_sd:
6646 case Intrinsic::x86_sse2_ucomilt_sd:
6647 case Intrinsic::x86_sse2_ucomile_sd:
6648 case Intrinsic::x86_sse2_ucomigt_sd:
6649 case Intrinsic::x86_sse2_ucomige_sd:
6650 case Intrinsic::x86_sse2_ucomineq_sd: {
6651 unsigned Opc = 0;
6652 ISD::CondCode CC = ISD::SETCC_INVALID;
6653 switch (IntNo) {
6654 default: break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006655 case Intrinsic::x86_sse_comieq_ss:
6656 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006657 Opc = X86ISD::COMI;
6658 CC = ISD::SETEQ;
6659 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00006660 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006661 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006662 Opc = X86ISD::COMI;
6663 CC = ISD::SETLT;
6664 break;
6665 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006666 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006667 Opc = X86ISD::COMI;
6668 CC = ISD::SETLE;
6669 break;
6670 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006671 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006672 Opc = X86ISD::COMI;
6673 CC = ISD::SETGT;
6674 break;
6675 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006676 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006677 Opc = X86ISD::COMI;
6678 CC = ISD::SETGE;
6679 break;
6680 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006681 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006682 Opc = X86ISD::COMI;
6683 CC = ISD::SETNE;
6684 break;
6685 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006686 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006687 Opc = X86ISD::UCOMI;
6688 CC = ISD::SETEQ;
6689 break;
6690 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006691 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006692 Opc = X86ISD::UCOMI;
6693 CC = ISD::SETLT;
6694 break;
6695 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006696 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006697 Opc = X86ISD::UCOMI;
6698 CC = ISD::SETLE;
6699 break;
6700 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006701 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006702 Opc = X86ISD::UCOMI;
6703 CC = ISD::SETGT;
6704 break;
6705 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006706 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006707 Opc = X86ISD::UCOMI;
6708 CC = ISD::SETGE;
6709 break;
6710 case Intrinsic::x86_sse_ucomineq_ss:
6711 case Intrinsic::x86_sse2_ucomineq_sd:
6712 Opc = X86ISD::UCOMI;
6713 CC = ISD::SETNE;
6714 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00006715 }
Evan Cheng734503b2006-09-11 02:19:56 +00006716
Dan Gohman475871a2008-07-27 21:46:04 +00006717 SDValue LHS = Op.getOperand(1);
6718 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00006719 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00006720 assert(X86CC != X86::COND_INVALID && "Unexpected illegal condition!");
Owen Anderson825b72b2009-08-11 20:47:22 +00006721 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
6722 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6723 DAG.getConstant(X86CC, MVT::i8), Cond);
6724 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00006725 }
Eric Christopher71c67532009-07-29 00:28:05 +00006726 // ptest intrinsics. The intrinsic these come from are designed to return
Eric Christopher794bfed2009-07-29 01:01:19 +00006727 // an integer value, not just an instruction so lower it to the ptest
6728 // pattern and a setcc for the result.
Eric Christopher71c67532009-07-29 00:28:05 +00006729 case Intrinsic::x86_sse41_ptestz:
6730 case Intrinsic::x86_sse41_ptestc:
6731 case Intrinsic::x86_sse41_ptestnzc:{
6732 unsigned X86CC = 0;
6733 switch (IntNo) {
Eric Christopher978dae32009-07-29 18:14:04 +00006734 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
Eric Christopher71c67532009-07-29 00:28:05 +00006735 case Intrinsic::x86_sse41_ptestz:
6736 // ZF = 1
6737 X86CC = X86::COND_E;
6738 break;
6739 case Intrinsic::x86_sse41_ptestc:
6740 // CF = 1
6741 X86CC = X86::COND_B;
6742 break;
Eric Christopherfd179292009-08-27 18:07:15 +00006743 case Intrinsic::x86_sse41_ptestnzc:
Eric Christopher71c67532009-07-29 00:28:05 +00006744 // ZF and CF = 0
6745 X86CC = X86::COND_A;
6746 break;
6747 }
Eric Christopherfd179292009-08-27 18:07:15 +00006748
Eric Christopher71c67532009-07-29 00:28:05 +00006749 SDValue LHS = Op.getOperand(1);
6750 SDValue RHS = Op.getOperand(2);
Owen Anderson825b72b2009-08-11 20:47:22 +00006751 SDValue Test = DAG.getNode(X86ISD::PTEST, dl, MVT::i32, LHS, RHS);
6752 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
6753 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
6754 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Eric Christopher71c67532009-07-29 00:28:05 +00006755 }
Evan Cheng5759f972008-05-04 09:15:50 +00006756
6757 // Fix vector shift instructions where the last operand is a non-immediate
6758 // i32 value.
6759 case Intrinsic::x86_sse2_pslli_w:
6760 case Intrinsic::x86_sse2_pslli_d:
6761 case Intrinsic::x86_sse2_pslli_q:
6762 case Intrinsic::x86_sse2_psrli_w:
6763 case Intrinsic::x86_sse2_psrli_d:
6764 case Intrinsic::x86_sse2_psrli_q:
6765 case Intrinsic::x86_sse2_psrai_w:
6766 case Intrinsic::x86_sse2_psrai_d:
6767 case Intrinsic::x86_mmx_pslli_w:
6768 case Intrinsic::x86_mmx_pslli_d:
6769 case Intrinsic::x86_mmx_pslli_q:
6770 case Intrinsic::x86_mmx_psrli_w:
6771 case Intrinsic::x86_mmx_psrli_d:
6772 case Intrinsic::x86_mmx_psrli_q:
6773 case Intrinsic::x86_mmx_psrai_w:
6774 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman475871a2008-07-27 21:46:04 +00006775 SDValue ShAmt = Op.getOperand(2);
Evan Cheng5759f972008-05-04 09:15:50 +00006776 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman475871a2008-07-27 21:46:04 +00006777 return SDValue();
Evan Cheng5759f972008-05-04 09:15:50 +00006778
6779 unsigned NewIntNo = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00006780 EVT ShAmtVT = MVT::v4i32;
Evan Cheng5759f972008-05-04 09:15:50 +00006781 switch (IntNo) {
6782 case Intrinsic::x86_sse2_pslli_w:
6783 NewIntNo = Intrinsic::x86_sse2_psll_w;
6784 break;
6785 case Intrinsic::x86_sse2_pslli_d:
6786 NewIntNo = Intrinsic::x86_sse2_psll_d;
6787 break;
6788 case Intrinsic::x86_sse2_pslli_q:
6789 NewIntNo = Intrinsic::x86_sse2_psll_q;
6790 break;
6791 case Intrinsic::x86_sse2_psrli_w:
6792 NewIntNo = Intrinsic::x86_sse2_psrl_w;
6793 break;
6794 case Intrinsic::x86_sse2_psrli_d:
6795 NewIntNo = Intrinsic::x86_sse2_psrl_d;
6796 break;
6797 case Intrinsic::x86_sse2_psrli_q:
6798 NewIntNo = Intrinsic::x86_sse2_psrl_q;
6799 break;
6800 case Intrinsic::x86_sse2_psrai_w:
6801 NewIntNo = Intrinsic::x86_sse2_psra_w;
6802 break;
6803 case Intrinsic::x86_sse2_psrai_d:
6804 NewIntNo = Intrinsic::x86_sse2_psra_d;
6805 break;
6806 default: {
Owen Anderson825b72b2009-08-11 20:47:22 +00006807 ShAmtVT = MVT::v2i32;
Evan Cheng5759f972008-05-04 09:15:50 +00006808 switch (IntNo) {
6809 case Intrinsic::x86_mmx_pslli_w:
6810 NewIntNo = Intrinsic::x86_mmx_psll_w;
6811 break;
6812 case Intrinsic::x86_mmx_pslli_d:
6813 NewIntNo = Intrinsic::x86_mmx_psll_d;
6814 break;
6815 case Intrinsic::x86_mmx_pslli_q:
6816 NewIntNo = Intrinsic::x86_mmx_psll_q;
6817 break;
6818 case Intrinsic::x86_mmx_psrli_w:
6819 NewIntNo = Intrinsic::x86_mmx_psrl_w;
6820 break;
6821 case Intrinsic::x86_mmx_psrli_d:
6822 NewIntNo = Intrinsic::x86_mmx_psrl_d;
6823 break;
6824 case Intrinsic::x86_mmx_psrli_q:
6825 NewIntNo = Intrinsic::x86_mmx_psrl_q;
6826 break;
6827 case Intrinsic::x86_mmx_psrai_w:
6828 NewIntNo = Intrinsic::x86_mmx_psra_w;
6829 break;
6830 case Intrinsic::x86_mmx_psrai_d:
6831 NewIntNo = Intrinsic::x86_mmx_psra_d;
6832 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00006833 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng5759f972008-05-04 09:15:50 +00006834 }
6835 break;
6836 }
6837 }
Mon P Wangefa42202009-09-03 19:56:25 +00006838
6839 // The vector shift intrinsics with scalars uses 32b shift amounts but
6840 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
6841 // to be zero.
6842 SDValue ShOps[4];
6843 ShOps[0] = ShAmt;
6844 ShOps[1] = DAG.getConstant(0, MVT::i32);
6845 if (ShAmtVT == MVT::v4i32) {
6846 ShOps[2] = DAG.getUNDEF(MVT::i32);
6847 ShOps[3] = DAG.getUNDEF(MVT::i32);
6848 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 4);
6849 } else {
6850 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 2);
6851 }
6852
Owen Andersone50ed302009-08-10 22:56:29 +00006853 EVT VT = Op.getValueType();
Mon P Wangefa42202009-09-03 19:56:25 +00006854 ShAmt = DAG.getNode(ISD::BIT_CONVERT, dl, VT, ShAmt);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006855 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00006856 DAG.getConstant(NewIntNo, MVT::i32),
Evan Cheng5759f972008-05-04 09:15:50 +00006857 Op.getOperand(1), ShAmt);
6858 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00006859 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00006860}
Evan Cheng72261582005-12-20 06:22:03 +00006861
Dan Gohman475871a2008-07-27 21:46:04 +00006862SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) {
Bill Wendling64e87322009-01-16 19:25:27 +00006863 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006864 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +00006865
6866 if (Depth > 0) {
6867 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
6868 SDValue Offset =
6869 DAG.getConstant(TD->getPointerSize(),
Owen Anderson825b72b2009-08-11 20:47:22 +00006870 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006871 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +00006872 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006873 FrameAddr, Offset),
Bill Wendling64e87322009-01-16 19:25:27 +00006874 NULL, 0);
6875 }
6876
6877 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +00006878 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00006879 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006880 RetAddrFI, NULL, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +00006881}
6882
Dan Gohman475871a2008-07-27 21:46:04 +00006883SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) {
Evan Cheng184793f2008-09-27 01:56:22 +00006884 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
6885 MFI->setFrameAddressIsTaken(true);
Owen Andersone50ed302009-08-10 22:56:29 +00006886 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006887 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +00006888 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
6889 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +00006890 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +00006891 while (Depth--)
Dale Johannesendd64c412009-02-04 00:33:20 +00006892 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr, NULL, 0);
Evan Cheng184793f2008-09-27 01:56:22 +00006893 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +00006894}
6895
Dan Gohman475871a2008-07-27 21:46:04 +00006896SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Anton Korobeynikov260a6b82008-09-08 21:12:11 +00006897 SelectionDAG &DAG) {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00006898 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006899}
6900
Dan Gohman475871a2008-07-27 21:46:04 +00006901SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG)
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006902{
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006903 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman475871a2008-07-27 21:46:04 +00006904 SDValue Chain = Op.getOperand(0);
6905 SDValue Offset = Op.getOperand(1);
6906 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006907 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006908
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00006909 SDValue Frame = DAG.getRegister(Subtarget->is64Bit() ? X86::RBP : X86::EBP,
6910 getPointerTy());
6911 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006912
Dale Johannesene4d209d2009-02-03 20:21:25 +00006913 SDValue StoreAddr = DAG.getNode(ISD::SUB, dl, getPointerTy(), Frame,
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00006914 DAG.getIntPtrConstant(-TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006915 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
6916 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, NULL, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +00006917 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00006918 MF.getRegInfo().addLiveOut(StoreAddrReg);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006919
Dale Johannesene4d209d2009-02-03 20:21:25 +00006920 return DAG.getNode(X86ISD::EH_RETURN, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006921 MVT::Other,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00006922 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006923}
6924
Dan Gohman475871a2008-07-27 21:46:04 +00006925SDValue X86TargetLowering::LowerTRAMPOLINE(SDValue Op,
Duncan Sandsb116fac2007-07-27 20:02:49 +00006926 SelectionDAG &DAG) {
Dan Gohman475871a2008-07-27 21:46:04 +00006927 SDValue Root = Op.getOperand(0);
6928 SDValue Trmp = Op.getOperand(1); // trampoline
6929 SDValue FPtr = Op.getOperand(2); // nested function
6930 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006931 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +00006932
Dan Gohman69de1932008-02-06 22:27:42 +00006933 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +00006934
Duncan Sands339e14f2008-01-16 22:55:25 +00006935 const X86InstrInfo *TII =
6936 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
6937
Duncan Sandsb116fac2007-07-27 20:02:49 +00006938 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +00006939 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +00006940
6941 // Large code-model.
6942
6943 const unsigned char JMP64r = TII->getBaseOpcodeFor(X86::JMP64r);
6944 const unsigned char MOV64ri = TII->getBaseOpcodeFor(X86::MOV64ri);
6945
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00006946 const unsigned char N86R10 = RegInfo->getX86RegNum(X86::R10);
6947 const unsigned char N86R11 = RegInfo->getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +00006948
6949 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
6950
6951 // Load the pointer to the nested function into R11.
6952 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +00006953 SDValue Addr = Trmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00006954 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006955 Addr, TrmpAddr, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00006956
Owen Anderson825b72b2009-08-11 20:47:22 +00006957 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
6958 DAG.getConstant(2, MVT::i64));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006959 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr, TrmpAddr, 2, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00006960
6961 // Load the 'nest' parameter value into R10.
6962 // R10 is specified in X86CallingConv.td
6963 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Owen Anderson825b72b2009-08-11 20:47:22 +00006964 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
6965 DAG.getConstant(10, MVT::i64));
6966 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006967 Addr, TrmpAddr, 10);
Duncan Sands339e14f2008-01-16 22:55:25 +00006968
Owen Anderson825b72b2009-08-11 20:47:22 +00006969 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
6970 DAG.getConstant(12, MVT::i64));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006971 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 12, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00006972
6973 // Jump to the nested function.
6974 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Owen Anderson825b72b2009-08-11 20:47:22 +00006975 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
6976 DAG.getConstant(20, MVT::i64));
6977 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006978 Addr, TrmpAddr, 20);
Duncan Sands339e14f2008-01-16 22:55:25 +00006979
6980 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Owen Anderson825b72b2009-08-11 20:47:22 +00006981 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
6982 DAG.getConstant(22, MVT::i64));
6983 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
Dan Gohman69de1932008-02-06 22:27:42 +00006984 TrmpAddr, 22);
Duncan Sands339e14f2008-01-16 22:55:25 +00006985
Dan Gohman475871a2008-07-27 21:46:04 +00006986 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00006987 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00006988 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006989 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +00006990 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +00006991 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00006992 CallingConv::ID CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +00006993 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006994
6995 switch (CC) {
6996 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00006997 llvm_unreachable("Unsupported calling convention");
Duncan Sandsb116fac2007-07-27 20:02:49 +00006998 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +00006999 case CallingConv::X86_StdCall: {
7000 // Pass 'nest' parameter in ECX.
7001 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00007002 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007003
7004 // Check that ECX wasn't needed by an 'inreg' parameter.
7005 const FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +00007006 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +00007007
Chris Lattner58d74912008-03-12 17:45:29 +00007008 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +00007009 unsigned InRegCount = 0;
7010 unsigned Idx = 1;
7011
7012 for (FunctionType::param_iterator I = FTy->param_begin(),
7013 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Patel05988662008-09-25 21:00:45 +00007014 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +00007015 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00007016 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007017
7018 if (InRegCount > 2) {
Torok Edwinab7c09b2009-07-08 18:01:40 +00007019 llvm_report_error("Nest register in use - reduce number of inreg parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +00007020 }
7021 }
7022 break;
7023 }
7024 case CallingConv::X86_FastCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +00007025 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +00007026 // Pass 'nest' parameter in EAX.
7027 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00007028 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007029 break;
7030 }
7031
Dan Gohman475871a2008-07-27 21:46:04 +00007032 SDValue OutChains[4];
7033 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007034
Owen Anderson825b72b2009-08-11 20:47:22 +00007035 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7036 DAG.getConstant(10, MVT::i32));
7037 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007038
Duncan Sands339e14f2008-01-16 22:55:25 +00007039 const unsigned char MOV32ri = TII->getBaseOpcodeFor(X86::MOV32ri);
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00007040 const unsigned char N86Reg = RegInfo->getX86RegNum(NestReg);
Scott Michelfdc40a02009-02-17 22:15:04 +00007041 OutChains[0] = DAG.getStore(Root, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007042 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
Dan Gohman69de1932008-02-06 22:27:42 +00007043 Trmp, TrmpAddr, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007044
Owen Anderson825b72b2009-08-11 20:47:22 +00007045 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7046 DAG.getConstant(1, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007047 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 1, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007048
Duncan Sands339e14f2008-01-16 22:55:25 +00007049 const unsigned char JMP = TII->getBaseOpcodeFor(X86::JMP);
Owen Anderson825b72b2009-08-11 20:47:22 +00007050 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7051 DAG.getConstant(5, MVT::i32));
7052 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
Dan Gohman69de1932008-02-06 22:27:42 +00007053 TrmpAddr, 5, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007054
Owen Anderson825b72b2009-08-11 20:47:22 +00007055 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7056 DAG.getConstant(6, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007057 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr, TrmpAddr, 6, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007058
Dan Gohman475871a2008-07-27 21:46:04 +00007059 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00007060 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007061 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007062 }
7063}
7064
Dan Gohman475871a2008-07-27 21:46:04 +00007065SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op, SelectionDAG &DAG) {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007066 /*
7067 The rounding mode is in bits 11:10 of FPSR, and has the following
7068 settings:
7069 00 Round to nearest
7070 01 Round to -inf
7071 10 Round to +inf
7072 11 Round to 0
7073
7074 FLT_ROUNDS, on the other hand, expects the following:
7075 -1 Undefined
7076 0 Round to 0
7077 1 Round to nearest
7078 2 Round to +inf
7079 3 Round to -inf
7080
7081 To perform the conversion, we do:
7082 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
7083 */
7084
7085 MachineFunction &MF = DAG.getMachineFunction();
7086 const TargetMachine &TM = MF.getTarget();
7087 const TargetFrameInfo &TFI = *TM.getFrameInfo();
7088 unsigned StackAlignment = TFI.getStackAlignment();
Owen Andersone50ed302009-08-10 22:56:29 +00007089 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007090 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007091
7092 // Save FP Control Word to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00007093 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007094 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007095
Owen Anderson825b72b2009-08-11 20:47:22 +00007096 SDValue Chain = DAG.getNode(X86ISD::FNSTCW16m, dl, MVT::Other,
Evan Cheng8a186ae2008-09-24 23:26:36 +00007097 DAG.getEntryNode(), StackSlot);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007098
7099 // Load FP Control Word from stack slot
Owen Anderson825b72b2009-08-11 20:47:22 +00007100 SDValue CWD = DAG.getLoad(MVT::i16, dl, Chain, StackSlot, NULL, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007101
7102 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00007103 SDValue CWD1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00007104 DAG.getNode(ISD::SRL, dl, MVT::i16,
7105 DAG.getNode(ISD::AND, dl, MVT::i16,
7106 CWD, DAG.getConstant(0x800, MVT::i16)),
7107 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +00007108 SDValue CWD2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00007109 DAG.getNode(ISD::SRL, dl, MVT::i16,
7110 DAG.getNode(ISD::AND, dl, MVT::i16,
7111 CWD, DAG.getConstant(0x400, MVT::i16)),
7112 DAG.getConstant(9, MVT::i8));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007113
Dan Gohman475871a2008-07-27 21:46:04 +00007114 SDValue RetVal =
Owen Anderson825b72b2009-08-11 20:47:22 +00007115 DAG.getNode(ISD::AND, dl, MVT::i16,
7116 DAG.getNode(ISD::ADD, dl, MVT::i16,
7117 DAG.getNode(ISD::OR, dl, MVT::i16, CWD1, CWD2),
7118 DAG.getConstant(1, MVT::i16)),
7119 DAG.getConstant(3, MVT::i16));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007120
7121
Duncan Sands83ec4b62008-06-06 12:08:01 +00007122 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesenb300d2a2009-02-07 00:55:49 +00007123 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007124}
7125
Dan Gohman475871a2008-07-27 21:46:04 +00007126SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00007127 EVT VT = Op.getValueType();
7128 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007129 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007130 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00007131
7132 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007133 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +00007134 // Zero extend to i32 since there is not an i8 bsr.
Owen Anderson825b72b2009-08-11 20:47:22 +00007135 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00007136 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007137 }
Evan Cheng18efe262007-12-14 02:13:44 +00007138
Evan Cheng152804e2007-12-14 08:30:15 +00007139 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00007140 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007141 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00007142
7143 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007144 SDValue Ops[] = {
7145 Op,
7146 DAG.getConstant(NumBits+NumBits-1, OpVT),
7147 DAG.getConstant(X86::COND_E, MVT::i8),
7148 Op.getValue(1)
7149 };
7150 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00007151
7152 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +00007153 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +00007154
Owen Anderson825b72b2009-08-11 20:47:22 +00007155 if (VT == MVT::i8)
7156 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007157 return Op;
7158}
7159
Dan Gohman475871a2008-07-27 21:46:04 +00007160SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00007161 EVT VT = Op.getValueType();
7162 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007163 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007164 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00007165
7166 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007167 if (VT == MVT::i8) {
7168 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00007169 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007170 }
Evan Cheng152804e2007-12-14 08:30:15 +00007171
7172 // Issue a bsf (scan bits forward) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00007173 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007174 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00007175
7176 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007177 SDValue Ops[] = {
7178 Op,
7179 DAG.getConstant(NumBits, OpVT),
7180 DAG.getConstant(X86::COND_E, MVT::i8),
7181 Op.getValue(1)
7182 };
7183 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00007184
Owen Anderson825b72b2009-08-11 20:47:22 +00007185 if (VT == MVT::i8)
7186 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007187 return Op;
7188}
7189
Mon P Wangaf9b9522008-12-18 21:42:19 +00007190SDValue X86TargetLowering::LowerMUL_V2I64(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00007191 EVT VT = Op.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00007192 assert(VT == MVT::v2i64 && "Only know how to lower V2I64 multiply");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007193 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00007194
Mon P Wangaf9b9522008-12-18 21:42:19 +00007195 // ulong2 Ahi = __builtin_ia32_psrlqi128( a, 32);
7196 // ulong2 Bhi = __builtin_ia32_psrlqi128( b, 32);
7197 // ulong2 AloBlo = __builtin_ia32_pmuludq128( a, b );
7198 // ulong2 AloBhi = __builtin_ia32_pmuludq128( a, Bhi );
7199 // ulong2 AhiBlo = __builtin_ia32_pmuludq128( Ahi, b );
7200 //
7201 // AloBhi = __builtin_ia32_psllqi128( AloBhi, 32 );
7202 // AhiBlo = __builtin_ia32_psllqi128( AhiBlo, 32 );
7203 // return AloBlo + AloBhi + AhiBlo;
7204
7205 SDValue A = Op.getOperand(0);
7206 SDValue B = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00007207
Dale Johannesene4d209d2009-02-03 20:21:25 +00007208 SDValue Ahi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007209 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
7210 A, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007211 SDValue Bhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007212 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
7213 B, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007214 SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007215 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00007216 A, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007217 SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007218 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00007219 A, Bhi);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007220 SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007221 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00007222 Ahi, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007223 AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007224 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
7225 AloBhi, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007226 AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007227 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
7228 AhiBlo, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007229 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
7230 Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +00007231 return Res;
7232}
7233
7234
Bill Wendling74c37652008-12-09 22:08:41 +00007235SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) {
7236 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
7237 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +00007238 // looks for this combo and may remove the "setcc" instruction if the "setcc"
7239 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +00007240 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +00007241 SDValue LHS = N->getOperand(0);
7242 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +00007243 unsigned BaseOp = 0;
7244 unsigned Cond = 0;
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007245 DebugLoc dl = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +00007246
7247 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007248 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling74c37652008-12-09 22:08:41 +00007249 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +00007250 // A subtract of one will be selected as a INC. Note that INC doesn't
7251 // set CF, so we can't do this for UADDO.
7252 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
7253 if (C->getAPIntValue() == 1) {
7254 BaseOp = X86ISD::INC;
7255 Cond = X86::COND_O;
7256 break;
7257 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007258 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +00007259 Cond = X86::COND_O;
7260 break;
7261 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007262 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +00007263 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00007264 break;
7265 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +00007266 // A subtract of one will be selected as a DEC. Note that DEC doesn't
7267 // set CF, so we can't do this for USUBO.
7268 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
7269 if (C->getAPIntValue() == 1) {
7270 BaseOp = X86ISD::DEC;
7271 Cond = X86::COND_O;
7272 break;
7273 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007274 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +00007275 Cond = X86::COND_O;
7276 break;
7277 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007278 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +00007279 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00007280 break;
7281 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00007282 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +00007283 Cond = X86::COND_O;
7284 break;
7285 case ISD::UMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00007286 BaseOp = X86ISD::UMUL;
Dan Gohman653456c2009-01-07 00:15:08 +00007287 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00007288 break;
7289 }
Bill Wendling3fafd932008-11-26 22:37:40 +00007290
Bill Wendling61edeb52008-12-02 01:06:39 +00007291 // Also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00007292 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007293 SDValue Sum = DAG.getNode(BaseOp, dl, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +00007294
Bill Wendling61edeb52008-12-02 01:06:39 +00007295 SDValue SetCC =
Dale Johannesene4d209d2009-02-03 20:21:25 +00007296 DAG.getNode(X86ISD::SETCC, dl, N->getValueType(1),
Owen Anderson825b72b2009-08-11 20:47:22 +00007297 DAG.getConstant(Cond, MVT::i32), SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +00007298
Bill Wendling61edeb52008-12-02 01:06:39 +00007299 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), SetCC);
7300 return Sum;
Bill Wendling41ea7e72008-11-24 19:21:46 +00007301}
7302
Dan Gohman475871a2008-07-27 21:46:04 +00007303SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00007304 EVT T = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007305 DebugLoc dl = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +00007306 unsigned Reg = 0;
7307 unsigned size = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00007308 switch(T.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00007309 default:
7310 assert(false && "Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00007311 case MVT::i8: Reg = X86::AL; size = 1; break;
7312 case MVT::i16: Reg = X86::AX; size = 2; break;
7313 case MVT::i32: Reg = X86::EAX; size = 4; break;
7314 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +00007315 assert(Subtarget->is64Bit() && "Node not type legal!");
7316 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +00007317 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00007318 }
Dale Johannesendd64c412009-02-04 00:33:20 +00007319 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), dl, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +00007320 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +00007321 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +00007322 Op.getOperand(1),
7323 Op.getOperand(3),
Owen Anderson825b72b2009-08-11 20:47:22 +00007324 DAG.getTargetConstant(size, MVT::i8),
Evan Cheng8a186ae2008-09-24 23:26:36 +00007325 cpIn.getValue(1) };
Owen Anderson825b72b2009-08-11 20:47:22 +00007326 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007327 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG_DAG, dl, Tys, Ops, 5);
Scott Michelfdc40a02009-02-17 22:15:04 +00007328 SDValue cpOut =
Dale Johannesendd64c412009-02-04 00:33:20 +00007329 DAG.getCopyFromReg(Result.getValue(0), dl, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +00007330 return cpOut;
7331}
7332
Duncan Sands1607f052008-12-01 11:39:25 +00007333SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Gabor Greif327ef032008-08-28 23:19:51 +00007334 SelectionDAG &DAG) {
Duncan Sands1607f052008-12-01 11:39:25 +00007335 assert(Subtarget->is64Bit() && "Result not type legalized?");
Owen Anderson825b72b2009-08-11 20:47:22 +00007336 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00007337 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007338 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +00007339 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007340 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
7341 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +00007342 rax.getValue(2));
Owen Anderson825b72b2009-08-11 20:47:22 +00007343 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
7344 DAG.getConstant(32, MVT::i8));
Duncan Sands1607f052008-12-01 11:39:25 +00007345 SDValue Ops[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +00007346 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +00007347 rdx.getValue(1)
7348 };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007349 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007350}
7351
Dale Johannesen71d1bf52008-09-29 22:25:26 +00007352SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) {
7353 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +00007354 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007355 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007356 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +00007357 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007358 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007359 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +00007360 Node->getOperand(0),
7361 Node->getOperand(1), negOp,
7362 cast<AtomicSDNode>(Node)->getSrcValue(),
7363 cast<AtomicSDNode>(Node)->getAlignment());
Mon P Wang63307c32008-05-05 19:05:59 +00007364}
7365
Evan Cheng0db9fe62006-04-25 20:13:52 +00007366/// LowerOperation - Provide custom lowering hooks for some operations.
7367///
Dan Gohman475871a2008-07-27 21:46:04 +00007368SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007369 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007370 default: llvm_unreachable("Should not custom lower this!");
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007371 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
7372 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007373 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00007374 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007375 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
7376 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
7377 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
7378 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
7379 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
7380 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007381 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +00007382 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Dan Gohmanf705adb2009-10-30 01:28:02 +00007383 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007384 case ISD::SHL_PARTS:
7385 case ISD::SRA_PARTS:
7386 case ISD::SRL_PARTS: return LowerShift(Op, DAG);
7387 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007388 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007389 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00007390 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007391 case ISD::FABS: return LowerFABS(Op, DAG);
7392 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +00007393 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00007394 case ISD::SETCC: return LowerSETCC(Op, DAG);
Nate Begeman30a0de92008-07-17 16:51:19 +00007395 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00007396 case ISD::SELECT: return LowerSELECT(Op, DAG);
7397 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007398 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007399 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +00007400 case ISD::VAARG: return LowerVAARG(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +00007401 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007402 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00007403 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
7404 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007405 case ISD::FRAME_TO_ARGS_OFFSET:
7406 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00007407 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007408 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007409 case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00007410 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +00007411 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
7412 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Mon P Wangaf9b9522008-12-18 21:42:19 +00007413 case ISD::MUL: return LowerMUL_V2I64(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +00007414 case ISD::SADDO:
7415 case ISD::UADDO:
7416 case ISD::SSUBO:
7417 case ISD::USUBO:
7418 case ISD::SMULO:
7419 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +00007420 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007421 }
Chris Lattner27a6c732007-11-24 07:07:01 +00007422}
7423
Duncan Sands1607f052008-12-01 11:39:25 +00007424void X86TargetLowering::
7425ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
7426 SelectionDAG &DAG, unsigned NewOp) {
Owen Andersone50ed302009-08-10 22:56:29 +00007427 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007428 DebugLoc dl = Node->getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00007429 assert (T == MVT::i64 && "Only know how to expand i64 atomics");
Duncan Sands1607f052008-12-01 11:39:25 +00007430
7431 SDValue Chain = Node->getOperand(0);
7432 SDValue In1 = Node->getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007433 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007434 Node->getOperand(2), DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00007435 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007436 Node->getOperand(2), DAG.getIntPtrConstant(1));
Dan Gohmanc76909a2009-09-25 20:36:54 +00007437 SDValue Ops[] = { Chain, In1, In2L, In2H };
Owen Anderson825b72b2009-08-11 20:47:22 +00007438 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dan Gohmanc76909a2009-09-25 20:36:54 +00007439 SDValue Result =
7440 DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops, 4, MVT::i64,
7441 cast<MemSDNode>(Node)->getMemOperand());
Duncan Sands1607f052008-12-01 11:39:25 +00007442 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Owen Anderson825b72b2009-08-11 20:47:22 +00007443 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007444 Results.push_back(Result.getValue(2));
7445}
7446
Duncan Sands126d9072008-07-04 11:47:58 +00007447/// ReplaceNodeResults - Replace a node with an illegal result type
7448/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00007449void X86TargetLowering::ReplaceNodeResults(SDNode *N,
7450 SmallVectorImpl<SDValue>&Results,
7451 SelectionDAG &DAG) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007452 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +00007453 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +00007454 default:
Duncan Sands1607f052008-12-01 11:39:25 +00007455 assert(false && "Do not know how to custom type legalize this operation!");
7456 return;
7457 case ISD::FP_TO_SINT: {
Eli Friedman948e95a2009-05-23 09:59:16 +00007458 std::pair<SDValue,SDValue> Vals =
7459 FP_TO_INTHelper(SDValue(N, 0), DAG, true);
Duncan Sands1607f052008-12-01 11:39:25 +00007460 SDValue FIST = Vals.first, StackSlot = Vals.second;
7461 if (FIST.getNode() != 0) {
Owen Andersone50ed302009-08-10 22:56:29 +00007462 EVT VT = N->getValueType(0);
Duncan Sands1607f052008-12-01 11:39:25 +00007463 // Return a load from the stack slot.
Dale Johannesene4d209d2009-02-03 20:21:25 +00007464 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot, NULL, 0));
Duncan Sands1607f052008-12-01 11:39:25 +00007465 }
7466 return;
7467 }
7468 case ISD::READCYCLECOUNTER: {
Owen Anderson825b72b2009-08-11 20:47:22 +00007469 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00007470 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007471 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007472 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +00007473 rd.getValue(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00007474 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007475 eax.getValue(2));
7476 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
7477 SDValue Ops[] = { eax, edx };
Owen Anderson825b72b2009-08-11 20:47:22 +00007478 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007479 Results.push_back(edx.getValue(1));
7480 return;
7481 }
Mon P Wangcd6e7252009-11-30 02:42:02 +00007482 case ISD::SDIV:
7483 case ISD::UDIV:
7484 case ISD::SREM:
7485 case ISD::UREM: {
7486 EVT WidenVT = getTypeToTransformTo(*DAG.getContext(), N->getValueType(0));
7487 Results.push_back(DAG.UnrollVectorOp(N, WidenVT.getVectorNumElements()));
7488 return;
7489 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007490 case ISD::ATOMIC_CMP_SWAP: {
Owen Andersone50ed302009-08-10 22:56:29 +00007491 EVT T = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007492 assert (T == MVT::i64 && "Only know how to expand i64 Cmp and Swap");
Duncan Sands1607f052008-12-01 11:39:25 +00007493 SDValue cpInL, cpInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00007494 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
7495 DAG.getConstant(0, MVT::i32));
7496 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
7497 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00007498 cpInL = DAG.getCopyToReg(N->getOperand(0), dl, X86::EAX, cpInL, SDValue());
7499 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl, X86::EDX, cpInH,
Duncan Sands1607f052008-12-01 11:39:25 +00007500 cpInL.getValue(1));
7501 SDValue swapInL, swapInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00007502 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
7503 DAG.getConstant(0, MVT::i32));
7504 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
7505 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00007506 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl, X86::EBX, swapInL,
Duncan Sands1607f052008-12-01 11:39:25 +00007507 cpInH.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00007508 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl, X86::ECX, swapInH,
Duncan Sands1607f052008-12-01 11:39:25 +00007509 swapInL.getValue(1));
7510 SDValue Ops[] = { swapInH.getValue(0),
7511 N->getOperand(1),
7512 swapInH.getValue(1) };
Owen Anderson825b72b2009-08-11 20:47:22 +00007513 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007514 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG8_DAG, dl, Tys, Ops, 3);
Dale Johannesendd64c412009-02-04 00:33:20 +00007515 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl, X86::EAX,
Owen Anderson825b72b2009-08-11 20:47:22 +00007516 MVT::i32, Result.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00007517 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl, X86::EDX,
Owen Anderson825b72b2009-08-11 20:47:22 +00007518 MVT::i32, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +00007519 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Owen Anderson825b72b2009-08-11 20:47:22 +00007520 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007521 Results.push_back(cpOutH.getValue(1));
7522 return;
7523 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007524 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands1607f052008-12-01 11:39:25 +00007525 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
7526 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007527 case ISD::ATOMIC_LOAD_AND:
Duncan Sands1607f052008-12-01 11:39:25 +00007528 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
7529 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007530 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands1607f052008-12-01 11:39:25 +00007531 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
7532 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007533 case ISD::ATOMIC_LOAD_OR:
Duncan Sands1607f052008-12-01 11:39:25 +00007534 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
7535 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007536 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands1607f052008-12-01 11:39:25 +00007537 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
7538 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007539 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands1607f052008-12-01 11:39:25 +00007540 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
7541 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007542 case ISD::ATOMIC_SWAP:
Duncan Sands1607f052008-12-01 11:39:25 +00007543 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
7544 return;
Chris Lattner27a6c732007-11-24 07:07:01 +00007545 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00007546}
7547
Evan Cheng72261582005-12-20 06:22:03 +00007548const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
7549 switch (Opcode) {
7550 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +00007551 case X86ISD::BSF: return "X86ISD::BSF";
7552 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +00007553 case X86ISD::SHLD: return "X86ISD::SHLD";
7554 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +00007555 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +00007556 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +00007557 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +00007558 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +00007559 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +00007560 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +00007561 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
7562 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
7563 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +00007564 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +00007565 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +00007566 case X86ISD::CALL: return "X86ISD::CALL";
Evan Cheng72261582005-12-20 06:22:03 +00007567 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +00007568 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +00007569 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +00007570 case X86ISD::COMI: return "X86ISD::COMI";
7571 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +00007572 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Chengad9c0a32009-12-15 00:53:42 +00007573 case X86ISD::SETCC_CARRY: return "X86ISD::SETCC_CARRY";
Evan Cheng72261582005-12-20 06:22:03 +00007574 case X86ISD::CMOV: return "X86ISD::CMOV";
7575 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +00007576 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +00007577 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
7578 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +00007579 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +00007580 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +00007581 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +00007582 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +00007583 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +00007584 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
7585 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +00007586 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +00007587 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Evan Cheng8ca29322006-11-10 21:43:37 +00007588 case X86ISD::FMAX: return "X86ISD::FMAX";
7589 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +00007590 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
7591 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007592 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Rafael Espindola094fad32009-04-08 21:14:34 +00007593 case X86ISD::SegmentBaseAddress: return "X86ISD::SegmentBaseAddress";
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007594 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00007595 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007596 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng7e2ff772008-05-08 00:57:18 +00007597 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
7598 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007599 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
7600 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
7601 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
7602 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
7603 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
7604 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +00007605 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
7606 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Evan Chengf26ffe92008-05-29 08:22:04 +00007607 case X86ISD::VSHL: return "X86ISD::VSHL";
7608 case X86ISD::VSRL: return "X86ISD::VSRL";
Nate Begeman30a0de92008-07-17 16:51:19 +00007609 case X86ISD::CMPPD: return "X86ISD::CMPPD";
7610 case X86ISD::CMPPS: return "X86ISD::CMPPS";
7611 case X86ISD::PCMPEQB: return "X86ISD::PCMPEQB";
7612 case X86ISD::PCMPEQW: return "X86ISD::PCMPEQW";
7613 case X86ISD::PCMPEQD: return "X86ISD::PCMPEQD";
7614 case X86ISD::PCMPEQQ: return "X86ISD::PCMPEQQ";
7615 case X86ISD::PCMPGTB: return "X86ISD::PCMPGTB";
7616 case X86ISD::PCMPGTW: return "X86ISD::PCMPGTW";
7617 case X86ISD::PCMPGTD: return "X86ISD::PCMPGTD";
7618 case X86ISD::PCMPGTQ: return "X86ISD::PCMPGTQ";
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007619 case X86ISD::ADD: return "X86ISD::ADD";
7620 case X86ISD::SUB: return "X86ISD::SUB";
Bill Wendlingd350e022008-12-12 21:15:41 +00007621 case X86ISD::SMUL: return "X86ISD::SMUL";
7622 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +00007623 case X86ISD::INC: return "X86ISD::INC";
7624 case X86ISD::DEC: return "X86ISD::DEC";
Dan Gohmane220c4b2009-09-18 19:59:53 +00007625 case X86ISD::OR: return "X86ISD::OR";
7626 case X86ISD::XOR: return "X86ISD::XOR";
7627 case X86ISD::AND: return "X86ISD::AND";
Evan Cheng73f24c92009-03-30 21:36:47 +00007628 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Eric Christopher71c67532009-07-29 00:28:05 +00007629 case X86ISD::PTEST: return "X86ISD::PTEST";
Dan Gohmand6708ea2009-08-15 01:38:56 +00007630 case X86ISD::VASTART_SAVE_XMM_REGS: return "X86ISD::VASTART_SAVE_XMM_REGS";
Evan Cheng72261582005-12-20 06:22:03 +00007631 }
7632}
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007633
Chris Lattnerc9addb72007-03-30 23:15:24 +00007634// isLegalAddressingMode - Return true if the addressing mode represented
7635// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00007636bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerc9addb72007-03-30 23:15:24 +00007637 const Type *Ty) const {
7638 // X86 supports extremely general addressing modes.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007639 CodeModel::Model M = getTargetMachine().getCodeModel();
Scott Michelfdc40a02009-02-17 22:15:04 +00007640
Chris Lattnerc9addb72007-03-30 23:15:24 +00007641 // X86 allows a sign-extended 32-bit immediate field as a displacement.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007642 if (!X86::isOffsetSuitableForCodeModel(AM.BaseOffs, M, AM.BaseGV != NULL))
Chris Lattnerc9addb72007-03-30 23:15:24 +00007643 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00007644
Chris Lattnerc9addb72007-03-30 23:15:24 +00007645 if (AM.BaseGV) {
Chris Lattnerdfed4132009-07-10 07:38:24 +00007646 unsigned GVFlags =
7647 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007648
Chris Lattnerdfed4132009-07-10 07:38:24 +00007649 // If a reference to this global requires an extra load, we can't fold it.
7650 if (isGlobalStubReference(GVFlags))
Chris Lattnerc9addb72007-03-30 23:15:24 +00007651 return false;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007652
Chris Lattnerdfed4132009-07-10 07:38:24 +00007653 // If BaseGV requires a register for the PIC base, we cannot also have a
7654 // BaseReg specified.
7655 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen203af582008-12-05 21:47:27 +00007656 return false;
Evan Cheng52787842007-08-01 23:46:47 +00007657
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007658 // If lower 4G is not available, then we must use rip-relative addressing.
7659 if (Subtarget->is64Bit() && (AM.BaseOffs || AM.Scale > 1))
7660 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00007661 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007662
Chris Lattnerc9addb72007-03-30 23:15:24 +00007663 switch (AM.Scale) {
7664 case 0:
7665 case 1:
7666 case 2:
7667 case 4:
7668 case 8:
7669 // These scales always work.
7670 break;
7671 case 3:
7672 case 5:
7673 case 9:
7674 // These scales are formed with basereg+scalereg. Only accept if there is
7675 // no basereg yet.
7676 if (AM.HasBaseReg)
7677 return false;
7678 break;
7679 default: // Other stuff never works.
7680 return false;
7681 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007682
Chris Lattnerc9addb72007-03-30 23:15:24 +00007683 return true;
7684}
7685
7686
Evan Cheng2bd122c2007-10-26 01:56:11 +00007687bool X86TargetLowering::isTruncateFree(const Type *Ty1, const Type *Ty2) const {
7688 if (!Ty1->isInteger() || !Ty2->isInteger())
7689 return false;
Evan Chenge127a732007-10-29 07:57:50 +00007690 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
7691 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00007692 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +00007693 return false;
7694 return Subtarget->is64Bit() || NumBits1 < 64;
Evan Cheng2bd122c2007-10-26 01:56:11 +00007695}
7696
Owen Andersone50ed302009-08-10 22:56:29 +00007697bool X86TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00007698 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007699 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007700 unsigned NumBits1 = VT1.getSizeInBits();
7701 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00007702 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007703 return false;
7704 return Subtarget->is64Bit() || NumBits1 < 64;
7705}
Evan Cheng2bd122c2007-10-26 01:56:11 +00007706
Dan Gohman97121ba2009-04-08 00:15:30 +00007707bool X86TargetLowering::isZExtFree(const Type *Ty1, const Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00007708 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Dan Gohman5ad7de22010-01-15 22:18:15 +00007709 return Ty1->isInteger(32) && Ty2->isInteger(64) && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00007710}
7711
Owen Andersone50ed302009-08-10 22:56:29 +00007712bool X86TargetLowering::isZExtFree(EVT VT1, EVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00007713 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00007714 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00007715}
7716
Owen Andersone50ed302009-08-10 22:56:29 +00007717bool X86TargetLowering::isNarrowingProfitable(EVT VT1, EVT VT2) const {
Evan Cheng8b944d32009-05-28 00:35:15 +00007718 // i16 instructions are longer (0x66 prefix) and potentially slower.
Owen Anderson825b72b2009-08-11 20:47:22 +00007719 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
Evan Cheng8b944d32009-05-28 00:35:15 +00007720}
7721
Evan Cheng60c07e12006-07-05 22:17:51 +00007722/// isShuffleMaskLegal - Targets can use this to indicate that they only
7723/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
7724/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
7725/// are assumed to be legal.
7726bool
Eric Christopherfd179292009-08-27 18:07:15 +00007727X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
Owen Andersone50ed302009-08-10 22:56:29 +00007728 EVT VT) const {
Evan Cheng60c07e12006-07-05 22:17:51 +00007729 // Only do shuffles on 128-bit vector types for now.
Nate Begeman9008ca62009-04-27 18:41:29 +00007730 if (VT.getSizeInBits() == 64)
7731 return false;
7732
Nate Begemana09008b2009-10-19 02:17:23 +00007733 // FIXME: pshufb, blends, shifts.
Nate Begeman9008ca62009-04-27 18:41:29 +00007734 return (VT.getVectorNumElements() == 2 ||
7735 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
7736 isMOVLMask(M, VT) ||
7737 isSHUFPMask(M, VT) ||
7738 isPSHUFDMask(M, VT) ||
7739 isPSHUFHWMask(M, VT) ||
7740 isPSHUFLWMask(M, VT) ||
Nate Begemana09008b2009-10-19 02:17:23 +00007741 isPALIGNRMask(M, VT, Subtarget->hasSSSE3()) ||
Nate Begeman9008ca62009-04-27 18:41:29 +00007742 isUNPCKLMask(M, VT) ||
7743 isUNPCKHMask(M, VT) ||
7744 isUNPCKL_v_undef_Mask(M, VT) ||
7745 isUNPCKH_v_undef_Mask(M, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00007746}
7747
Dan Gohman7d8143f2008-04-09 20:09:42 +00007748bool
Nate Begeman5a5ca152009-04-29 05:20:52 +00007749X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersone50ed302009-08-10 22:56:29 +00007750 EVT VT) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00007751 unsigned NumElts = VT.getVectorNumElements();
7752 // FIXME: This collection of masks seems suspect.
7753 if (NumElts == 2)
7754 return true;
7755 if (NumElts == 4 && VT.getSizeInBits() == 128) {
7756 return (isMOVLMask(Mask, VT) ||
7757 isCommutedMOVLMask(Mask, VT, true) ||
7758 isSHUFPMask(Mask, VT) ||
7759 isCommutedSHUFPMask(Mask, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00007760 }
7761 return false;
7762}
7763
7764//===----------------------------------------------------------------------===//
7765// X86 Scheduler Hooks
7766//===----------------------------------------------------------------------===//
7767
Mon P Wang63307c32008-05-05 19:05:59 +00007768// private utility function
7769MachineBasicBlock *
7770X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
7771 MachineBasicBlock *MBB,
7772 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007773 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007774 unsigned LoadOpc,
7775 unsigned CXchgOpc,
7776 unsigned copyOpc,
7777 unsigned notOpc,
7778 unsigned EAXreg,
7779 TargetRegisterClass *RC,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007780 bool invSrc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00007781 // For the atomic bitwise operator, we generate
7782 // thisMBB:
7783 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00007784 // ld t1 = [bitinstr.addr]
7785 // op t2 = t1, [bitinstr.val]
7786 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00007787 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
7788 // bz newMBB
7789 // fallthrough -->nextMBB
7790 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7791 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007792 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00007793 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00007794
Mon P Wang63307c32008-05-05 19:05:59 +00007795 /// First build the CFG
7796 MachineFunction *F = MBB->getParent();
7797 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007798 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
7799 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
7800 F->insert(MBBIter, newMBB);
7801 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007802
Mon P Wang63307c32008-05-05 19:05:59 +00007803 // Move all successors to thisMBB to nextMBB
7804 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007805
Mon P Wang63307c32008-05-05 19:05:59 +00007806 // Update thisMBB to fall through to newMBB
7807 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007808
Mon P Wang63307c32008-05-05 19:05:59 +00007809 // newMBB jumps to itself and fall through to nextMBB
7810 newMBB->addSuccessor(nextMBB);
7811 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007812
Mon P Wang63307c32008-05-05 19:05:59 +00007813 // Insert instructions into newMBB based on incoming instruction
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007814 assert(bInstr->getNumOperands() < X86AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00007815 "unexpected number of operands");
Dale Johannesene4d209d2009-02-03 20:21:25 +00007816 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00007817 MachineOperand& destOper = bInstr->getOperand(0);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007818 MachineOperand* argOpers[2 + X86AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00007819 int numArgs = bInstr->getNumOperands() - 1;
7820 for (int i=0; i < numArgs; ++i)
7821 argOpers[i] = &bInstr->getOperand(i+1);
7822
7823 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007824 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
7825 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00007826
Dale Johannesen140be2d2008-08-19 18:47:28 +00007827 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007828 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00007829 for (int i=0; i <= lastAddrIndx; ++i)
7830 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007831
Dale Johannesen140be2d2008-08-19 18:47:28 +00007832 unsigned tt = F->getRegInfo().createVirtualRegister(RC);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007833 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007834 MIB = BuildMI(newMBB, dl, TII->get(notOpc), tt).addReg(t1);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007835 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007836 else
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007837 tt = t1;
7838
Dale Johannesen140be2d2008-08-19 18:47:28 +00007839 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmand735b802008-10-03 15:45:36 +00007840 assert((argOpers[valArgIndx]->isReg() ||
7841 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00007842 "invalid operand");
Dan Gohmand735b802008-10-03 15:45:36 +00007843 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00007844 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00007845 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00007846 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007847 MIB.addReg(tt);
Mon P Wang63307c32008-05-05 19:05:59 +00007848 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007849
Dale Johannesene4d209d2009-02-03 20:21:25 +00007850 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), EAXreg);
Mon P Wangab3e7472008-05-05 22:56:23 +00007851 MIB.addReg(t1);
Scott Michelfdc40a02009-02-17 22:15:04 +00007852
Dale Johannesene4d209d2009-02-03 20:21:25 +00007853 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang63307c32008-05-05 19:05:59 +00007854 for (int i=0; i <= lastAddrIndx; ++i)
7855 (*MIB).addOperand(*argOpers[i]);
7856 MIB.addReg(t2);
Mon P Wangf5952662008-07-17 04:54:06 +00007857 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00007858 (*MIB).setMemRefs(bInstr->memoperands_begin(),
7859 bInstr->memoperands_end());
Mon P Wangf5952662008-07-17 04:54:06 +00007860
Dale Johannesene4d209d2009-02-03 20:21:25 +00007861 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), destOper.getReg());
Dale Johannesen140be2d2008-08-19 18:47:28 +00007862 MIB.addReg(EAXreg);
Scott Michelfdc40a02009-02-17 22:15:04 +00007863
Mon P Wang63307c32008-05-05 19:05:59 +00007864 // insert branch
Dale Johannesene4d209d2009-02-03 20:21:25 +00007865 BuildMI(newMBB, dl, TII->get(X86::JNE)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00007866
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007867 F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00007868 return nextMBB;
7869}
7870
Dale Johannesen1b54c7f2008-10-03 19:41:08 +00007871// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang63307c32008-05-05 19:05:59 +00007872MachineBasicBlock *
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007873X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
7874 MachineBasicBlock *MBB,
7875 unsigned regOpcL,
7876 unsigned regOpcH,
7877 unsigned immOpcL,
7878 unsigned immOpcH,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007879 bool invSrc) const {
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007880 // For the atomic bitwise operator, we generate
7881 // thisMBB (instructions are in pairs, except cmpxchg8b)
7882 // ld t1,t2 = [bitinstr.addr]
7883 // newMBB:
7884 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
7885 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen880ae362008-10-03 22:25:52 +00007886 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007887 // mov ECX, EBX <- t5, t6
7888 // mov EAX, EDX <- t1, t2
7889 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
7890 // mov t3, t4 <- EAX, EDX
7891 // bz newMBB
7892 // result in out1, out2
7893 // fallthrough -->nextMBB
7894
7895 const TargetRegisterClass *RC = X86::GR32RegisterClass;
7896 const unsigned LoadOpc = X86::MOV32rm;
7897 const unsigned copyOpc = X86::MOV32rr;
7898 const unsigned NotOpc = X86::NOT32r;
7899 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7900 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
7901 MachineFunction::iterator MBBIter = MBB;
7902 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00007903
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007904 /// First build the CFG
7905 MachineFunction *F = MBB->getParent();
7906 MachineBasicBlock *thisMBB = MBB;
7907 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
7908 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
7909 F->insert(MBBIter, newMBB);
7910 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007911
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007912 // Move all successors to thisMBB to nextMBB
7913 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007914
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007915 // Update thisMBB to fall through to newMBB
7916 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007917
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007918 // newMBB jumps to itself and fall through to nextMBB
7919 newMBB->addSuccessor(nextMBB);
7920 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007921
Dale Johannesene4d209d2009-02-03 20:21:25 +00007922 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007923 // Insert instructions into newMBB based on incoming instruction
7924 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007925 assert(bInstr->getNumOperands() < X86AddrNumOperands + 14 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00007926 "unexpected number of operands");
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007927 MachineOperand& dest1Oper = bInstr->getOperand(0);
7928 MachineOperand& dest2Oper = bInstr->getOperand(1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007929 MachineOperand* argOpers[2 + X86AddrNumOperands];
7930 for (int i=0; i < 2 + X86AddrNumOperands; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007931 argOpers[i] = &bInstr->getOperand(i+2);
7932
Evan Chengad5b52f2010-01-08 19:14:57 +00007933 // x86 address has 5 operands: base, index, scale, displacement, and segment.
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007934 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
Scott Michelfdc40a02009-02-17 22:15:04 +00007935
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007936 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007937 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007938 for (int i=0; i <= lastAddrIndx; ++i)
7939 (*MIB).addOperand(*argOpers[i]);
7940 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007941 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen880ae362008-10-03 22:25:52 +00007942 // add 4 to displacement.
Rafael Espindola094fad32009-04-08 21:14:34 +00007943 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007944 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen880ae362008-10-03 22:25:52 +00007945 MachineOperand newOp3 = *(argOpers[3]);
7946 if (newOp3.isImm())
7947 newOp3.setImm(newOp3.getImm()+4);
7948 else
7949 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007950 (*MIB).addOperand(newOp3);
Rafael Espindola094fad32009-04-08 21:14:34 +00007951 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007952
7953 // t3/4 are defined later, at the bottom of the loop
7954 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
7955 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007956 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007957 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007958 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007959 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
7960
Evan Cheng306b4ca2010-01-08 23:41:50 +00007961 // The subsequent operations should be using the destination registers of
7962 //the PHI instructions.
Scott Michelfdc40a02009-02-17 22:15:04 +00007963 if (invSrc) {
Evan Cheng306b4ca2010-01-08 23:41:50 +00007964 t1 = F->getRegInfo().createVirtualRegister(RC);
7965 t2 = F->getRegInfo().createVirtualRegister(RC);
7966 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t1).addReg(dest1Oper.getReg());
7967 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t2).addReg(dest2Oper.getReg());
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007968 } else {
Evan Cheng306b4ca2010-01-08 23:41:50 +00007969 t1 = dest1Oper.getReg();
7970 t2 = dest2Oper.getReg();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007971 }
7972
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007973 int valArgIndx = lastAddrIndx + 1;
7974 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendling51b16f42009-05-30 01:09:53 +00007975 argOpers[valArgIndx]->isImm()) &&
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007976 "invalid operand");
7977 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
7978 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007979 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00007980 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007981 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00007982 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen880ae362008-10-03 22:25:52 +00007983 if (regOpcL != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +00007984 MIB.addReg(t1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007985 (*MIB).addOperand(*argOpers[valArgIndx]);
7986 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00007987 argOpers[valArgIndx]->isReg());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007988 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00007989 argOpers[valArgIndx]->isImm());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007990 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00007991 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007992 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00007993 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen880ae362008-10-03 22:25:52 +00007994 if (regOpcH != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +00007995 MIB.addReg(t2);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007996 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007997
Dale Johannesene4d209d2009-02-03 20:21:25 +00007998 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EAX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007999 MIB.addReg(t1);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008000 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EDX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008001 MIB.addReg(t2);
8002
Dale Johannesene4d209d2009-02-03 20:21:25 +00008003 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EBX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008004 MIB.addReg(t5);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008005 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::ECX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008006 MIB.addReg(t6);
Scott Michelfdc40a02009-02-17 22:15:04 +00008007
Dale Johannesene4d209d2009-02-03 20:21:25 +00008008 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008009 for (int i=0; i <= lastAddrIndx; ++i)
8010 (*MIB).addOperand(*argOpers[i]);
8011
8012 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00008013 (*MIB).setMemRefs(bInstr->memoperands_begin(),
8014 bInstr->memoperands_end());
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008015
Dale Johannesene4d209d2009-02-03 20:21:25 +00008016 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t3);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008017 MIB.addReg(X86::EAX);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008018 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008019 MIB.addReg(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +00008020
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008021 // insert branch
Dale Johannesene4d209d2009-02-03 20:21:25 +00008022 BuildMI(newMBB, dl, TII->get(X86::JNE)).addMBB(newMBB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008023
8024 F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now.
8025 return nextMBB;
8026}
8027
8028// private utility function
8029MachineBasicBlock *
Mon P Wang63307c32008-05-05 19:05:59 +00008030X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
8031 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00008032 unsigned cmovOpc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00008033 // For the atomic min/max operator, we generate
8034 // thisMBB:
8035 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00008036 // ld t1 = [min/max.addr]
Scott Michelfdc40a02009-02-17 22:15:04 +00008037 // mov t2 = [min/max.val]
Mon P Wang63307c32008-05-05 19:05:59 +00008038 // cmp t1, t2
8039 // cmov[cond] t2 = t1
Mon P Wangab3e7472008-05-05 22:56:23 +00008040 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00008041 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
8042 // bz newMBB
8043 // fallthrough -->nextMBB
8044 //
8045 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8046 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008047 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00008048 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00008049
Mon P Wang63307c32008-05-05 19:05:59 +00008050 /// First build the CFG
8051 MachineFunction *F = MBB->getParent();
8052 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008053 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
8054 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
8055 F->insert(MBBIter, newMBB);
8056 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008057
Dan Gohmand6708ea2009-08-15 01:38:56 +00008058 // Move all successors of thisMBB to nextMBB
Mon P Wang63307c32008-05-05 19:05:59 +00008059 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008060
Mon P Wang63307c32008-05-05 19:05:59 +00008061 // Update thisMBB to fall through to newMBB
8062 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008063
Mon P Wang63307c32008-05-05 19:05:59 +00008064 // newMBB jumps to newMBB and fall through to nextMBB
8065 newMBB->addSuccessor(nextMBB);
8066 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008067
Dale Johannesene4d209d2009-02-03 20:21:25 +00008068 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00008069 // Insert instructions into newMBB based on incoming instruction
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008070 assert(mInstr->getNumOperands() < X86AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00008071 "unexpected number of operands");
Mon P Wang63307c32008-05-05 19:05:59 +00008072 MachineOperand& destOper = mInstr->getOperand(0);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008073 MachineOperand* argOpers[2 + X86AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00008074 int numArgs = mInstr->getNumOperands() - 1;
8075 for (int i=0; i < numArgs; ++i)
8076 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michelfdc40a02009-02-17 22:15:04 +00008077
Mon P Wang63307c32008-05-05 19:05:59 +00008078 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008079 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
8080 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00008081
Mon P Wangab3e7472008-05-05 22:56:23 +00008082 unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008083 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00008084 for (int i=0; i <= lastAddrIndx; ++i)
8085 (*MIB).addOperand(*argOpers[i]);
Mon P Wangab3e7472008-05-05 22:56:23 +00008086
Mon P Wang63307c32008-05-05 19:05:59 +00008087 // We only support register and immediate values
Dan Gohmand735b802008-10-03 15:45:36 +00008088 assert((argOpers[valArgIndx]->isReg() ||
8089 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00008090 "invalid operand");
Scott Michelfdc40a02009-02-17 22:15:04 +00008091
8092 unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dan Gohmand735b802008-10-03 15:45:36 +00008093 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008094 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Scott Michelfdc40a02009-02-17 22:15:04 +00008095 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008096 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00008097 (*MIB).addOperand(*argOpers[valArgIndx]);
8098
Dale Johannesene4d209d2009-02-03 20:21:25 +00008099 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), X86::EAX);
Mon P Wangab3e7472008-05-05 22:56:23 +00008100 MIB.addReg(t1);
8101
Dale Johannesene4d209d2009-02-03 20:21:25 +00008102 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang63307c32008-05-05 19:05:59 +00008103 MIB.addReg(t1);
8104 MIB.addReg(t2);
8105
8106 // Generate movc
8107 unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008108 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang63307c32008-05-05 19:05:59 +00008109 MIB.addReg(t2);
8110 MIB.addReg(t1);
8111
8112 // Cmp and exchange if none has modified the memory location
Dale Johannesene4d209d2009-02-03 20:21:25 +00008113 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang63307c32008-05-05 19:05:59 +00008114 for (int i=0; i <= lastAddrIndx; ++i)
8115 (*MIB).addOperand(*argOpers[i]);
8116 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +00008117 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00008118 (*MIB).setMemRefs(mInstr->memoperands_begin(),
8119 mInstr->memoperands_end());
Scott Michelfdc40a02009-02-17 22:15:04 +00008120
Dale Johannesene4d209d2009-02-03 20:21:25 +00008121 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), destOper.getReg());
Mon P Wang63307c32008-05-05 19:05:59 +00008122 MIB.addReg(X86::EAX);
Scott Michelfdc40a02009-02-17 22:15:04 +00008123
Mon P Wang63307c32008-05-05 19:05:59 +00008124 // insert branch
Dale Johannesene4d209d2009-02-03 20:21:25 +00008125 BuildMI(newMBB, dl, TII->get(X86::JNE)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00008126
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008127 F->DeleteMachineInstr(mInstr); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00008128 return nextMBB;
8129}
8130
Eric Christopherf83a5de2009-08-27 18:08:16 +00008131// FIXME: When we get size specific XMM0 registers, i.e. XMM0_V16I8
8132// all of this code can be replaced with that in the .td file.
Dan Gohmand6708ea2009-08-15 01:38:56 +00008133MachineBasicBlock *
Eric Christopherb120ab42009-08-18 22:50:32 +00008134X86TargetLowering::EmitPCMP(MachineInstr *MI, MachineBasicBlock *BB,
Daniel Dunbara279bc32009-09-20 02:20:51 +00008135 unsigned numArgs, bool memArg) const {
Eric Christopherb120ab42009-08-18 22:50:32 +00008136
8137 MachineFunction *F = BB->getParent();
8138 DebugLoc dl = MI->getDebugLoc();
8139 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8140
8141 unsigned Opc;
Evan Chengce319102009-09-19 09:51:03 +00008142 if (memArg)
8143 Opc = numArgs == 3 ? X86::PCMPISTRM128rm : X86::PCMPESTRM128rm;
8144 else
8145 Opc = numArgs == 3 ? X86::PCMPISTRM128rr : X86::PCMPESTRM128rr;
Eric Christopherb120ab42009-08-18 22:50:32 +00008146
8147 MachineInstrBuilder MIB = BuildMI(BB, dl, TII->get(Opc));
8148
8149 for (unsigned i = 0; i < numArgs; ++i) {
8150 MachineOperand &Op = MI->getOperand(i+1);
8151
8152 if (!(Op.isReg() && Op.isImplicit()))
8153 MIB.addOperand(Op);
8154 }
8155
8156 BuildMI(BB, dl, TII->get(X86::MOVAPSrr), MI->getOperand(0).getReg())
8157 .addReg(X86::XMM0);
8158
8159 F->DeleteMachineInstr(MI);
8160
8161 return BB;
8162}
8163
8164MachineBasicBlock *
Dan Gohmand6708ea2009-08-15 01:38:56 +00008165X86TargetLowering::EmitVAStartSaveXMMRegsWithCustomInserter(
8166 MachineInstr *MI,
8167 MachineBasicBlock *MBB) const {
8168 // Emit code to save XMM registers to the stack. The ABI says that the
8169 // number of registers to save is given in %al, so it's theoretically
8170 // possible to do an indirect jump trick to avoid saving all of them,
8171 // however this code takes a simpler approach and just executes all
8172 // of the stores if %al is non-zero. It's less code, and it's probably
8173 // easier on the hardware branch predictor, and stores aren't all that
8174 // expensive anyway.
8175
8176 // Create the new basic blocks. One block contains all the XMM stores,
8177 // and one block is the final destination regardless of whether any
8178 // stores were performed.
8179 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
8180 MachineFunction *F = MBB->getParent();
8181 MachineFunction::iterator MBBIter = MBB;
8182 ++MBBIter;
8183 MachineBasicBlock *XMMSaveMBB = F->CreateMachineBasicBlock(LLVM_BB);
8184 MachineBasicBlock *EndMBB = F->CreateMachineBasicBlock(LLVM_BB);
8185 F->insert(MBBIter, XMMSaveMBB);
8186 F->insert(MBBIter, EndMBB);
8187
8188 // Set up the CFG.
8189 // Move any original successors of MBB to the end block.
8190 EndMBB->transferSuccessors(MBB);
8191 // The original block will now fall through to the XMM save block.
8192 MBB->addSuccessor(XMMSaveMBB);
8193 // The XMMSaveMBB will fall through to the end block.
8194 XMMSaveMBB->addSuccessor(EndMBB);
8195
8196 // Now add the instructions.
8197 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8198 DebugLoc DL = MI->getDebugLoc();
8199
8200 unsigned CountReg = MI->getOperand(0).getReg();
8201 int64_t RegSaveFrameIndex = MI->getOperand(1).getImm();
8202 int64_t VarArgsFPOffset = MI->getOperand(2).getImm();
8203
8204 if (!Subtarget->isTargetWin64()) {
8205 // If %al is 0, branch around the XMM save block.
8206 BuildMI(MBB, DL, TII->get(X86::TEST8rr)).addReg(CountReg).addReg(CountReg);
8207 BuildMI(MBB, DL, TII->get(X86::JE)).addMBB(EndMBB);
8208 MBB->addSuccessor(EndMBB);
8209 }
8210
8211 // In the XMM save block, save all the XMM argument registers.
8212 for (int i = 3, e = MI->getNumOperands(); i != e; ++i) {
8213 int64_t Offset = (i - 3) * 16 + VarArgsFPOffset;
Dan Gohmanc76909a2009-09-25 20:36:54 +00008214 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +00008215 F->getMachineMemOperand(
8216 PseudoSourceValue::getFixedStack(RegSaveFrameIndex),
8217 MachineMemOperand::MOStore, Offset,
8218 /*Size=*/16, /*Align=*/16);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008219 BuildMI(XMMSaveMBB, DL, TII->get(X86::MOVAPSmr))
8220 .addFrameIndex(RegSaveFrameIndex)
8221 .addImm(/*Scale=*/1)
8222 .addReg(/*IndexReg=*/0)
8223 .addImm(/*Disp=*/Offset)
8224 .addReg(/*Segment=*/0)
8225 .addReg(MI->getOperand(i).getReg())
Dan Gohmanc76909a2009-09-25 20:36:54 +00008226 .addMemOperand(MMO);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008227 }
8228
8229 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
8230
8231 return EndMBB;
8232}
Mon P Wang63307c32008-05-05 19:05:59 +00008233
Evan Cheng60c07e12006-07-05 22:17:51 +00008234MachineBasicBlock *
Chris Lattner52600972009-09-02 05:57:00 +00008235X86TargetLowering::EmitLoweredSelect(MachineInstr *MI,
Evan Chengce319102009-09-19 09:51:03 +00008236 MachineBasicBlock *BB,
8237 DenseMap<MachineBasicBlock*, MachineBasicBlock*> *EM) const {
Chris Lattner52600972009-09-02 05:57:00 +00008238 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8239 DebugLoc DL = MI->getDebugLoc();
Daniel Dunbara279bc32009-09-20 02:20:51 +00008240
Chris Lattner52600972009-09-02 05:57:00 +00008241 // To "insert" a SELECT_CC instruction, we actually have to insert the
8242 // diamond control-flow pattern. The incoming instruction knows the
8243 // destination vreg to set, the condition code register to branch on, the
8244 // true/false values to select between, and a branch opcode to use.
8245 const BasicBlock *LLVM_BB = BB->getBasicBlock();
8246 MachineFunction::iterator It = BB;
8247 ++It;
Daniel Dunbara279bc32009-09-20 02:20:51 +00008248
Chris Lattner52600972009-09-02 05:57:00 +00008249 // thisMBB:
8250 // ...
8251 // TrueVal = ...
8252 // cmpTY ccX, r1, r2
8253 // bCC copy1MBB
8254 // fallthrough --> copy0MBB
8255 MachineBasicBlock *thisMBB = BB;
8256 MachineFunction *F = BB->getParent();
8257 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
8258 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
8259 unsigned Opc =
8260 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
8261 BuildMI(BB, DL, TII->get(Opc)).addMBB(sinkMBB);
8262 F->insert(It, copy0MBB);
8263 F->insert(It, sinkMBB);
Evan Chengce319102009-09-19 09:51:03 +00008264 // Update machine-CFG edges by first adding all successors of the current
Chris Lattner52600972009-09-02 05:57:00 +00008265 // block to the new block which will contain the Phi node for the select.
Evan Chengce319102009-09-19 09:51:03 +00008266 // Also inform sdisel of the edge changes.
Daniel Dunbara279bc32009-09-20 02:20:51 +00008267 for (MachineBasicBlock::succ_iterator I = BB->succ_begin(),
Evan Chengce319102009-09-19 09:51:03 +00008268 E = BB->succ_end(); I != E; ++I) {
8269 EM->insert(std::make_pair(*I, sinkMBB));
8270 sinkMBB->addSuccessor(*I);
8271 }
8272 // Next, remove all successors of the current block, and add the true
8273 // and fallthrough blocks as its successors.
8274 while (!BB->succ_empty())
8275 BB->removeSuccessor(BB->succ_begin());
Chris Lattner52600972009-09-02 05:57:00 +00008276 // Add the true and fallthrough blocks as its successors.
8277 BB->addSuccessor(copy0MBB);
8278 BB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +00008279
Chris Lattner52600972009-09-02 05:57:00 +00008280 // copy0MBB:
8281 // %FalseValue = ...
8282 // # fallthrough to sinkMBB
8283 BB = copy0MBB;
Daniel Dunbara279bc32009-09-20 02:20:51 +00008284
Chris Lattner52600972009-09-02 05:57:00 +00008285 // Update machine-CFG edges
8286 BB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +00008287
Chris Lattner52600972009-09-02 05:57:00 +00008288 // sinkMBB:
8289 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
8290 // ...
8291 BB = sinkMBB;
8292 BuildMI(BB, DL, TII->get(X86::PHI), MI->getOperand(0).getReg())
8293 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
8294 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
8295
8296 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
8297 return BB;
8298}
8299
8300
8301MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00008302X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Evan Chengfb2e7522009-09-18 21:02:19 +00008303 MachineBasicBlock *BB,
8304 DenseMap<MachineBasicBlock*, MachineBasicBlock*> *EM) const {
Evan Cheng60c07e12006-07-05 22:17:51 +00008305 switch (MI->getOpcode()) {
8306 default: assert(false && "Unexpected instr type to insert");
Dan Gohmancbbea0f2009-08-27 00:14:12 +00008307 case X86::CMOV_GR8:
Mon P Wang9e5ecb82008-12-12 01:25:51 +00008308 case X86::CMOV_V1I64:
Evan Cheng60c07e12006-07-05 22:17:51 +00008309 case X86::CMOV_FR32:
8310 case X86::CMOV_FR64:
8311 case X86::CMOV_V4F32:
8312 case X86::CMOV_V2F64:
Chris Lattner52600972009-09-02 05:57:00 +00008313 case X86::CMOV_V2I64:
Evan Chengce319102009-09-19 09:51:03 +00008314 return EmitLoweredSelect(MI, BB, EM);
Evan Cheng60c07e12006-07-05 22:17:51 +00008315
Dale Johannesen849f2142007-07-03 00:53:03 +00008316 case X86::FP32_TO_INT16_IN_MEM:
8317 case X86::FP32_TO_INT32_IN_MEM:
8318 case X86::FP32_TO_INT64_IN_MEM:
8319 case X86::FP64_TO_INT16_IN_MEM:
8320 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +00008321 case X86::FP64_TO_INT64_IN_MEM:
8322 case X86::FP80_TO_INT16_IN_MEM:
8323 case X86::FP80_TO_INT32_IN_MEM:
8324 case X86::FP80_TO_INT64_IN_MEM: {
Chris Lattner52600972009-09-02 05:57:00 +00008325 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8326 DebugLoc DL = MI->getDebugLoc();
8327
Evan Cheng60c07e12006-07-05 22:17:51 +00008328 // Change the floating point control register to use "round towards zero"
8329 // mode when truncating to an integer value.
8330 MachineFunction *F = BB->getParent();
David Greene3f2bf852009-11-12 20:49:22 +00008331 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2, false);
Chris Lattner52600972009-09-02 05:57:00 +00008332 addFrameReference(BuildMI(BB, DL, TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008333
8334 // Load the old value of the high byte of the control word...
8335 unsigned OldCW =
Chris Lattner84bc5422007-12-31 04:13:23 +00008336 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
Chris Lattner52600972009-09-02 05:57:00 +00008337 addFrameReference(BuildMI(BB, DL, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +00008338 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008339
8340 // Set the high part to be round to zero...
Chris Lattner52600972009-09-02 05:57:00 +00008341 addFrameReference(BuildMI(BB, DL, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00008342 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +00008343
8344 // Reload the modified control word now...
Chris Lattner52600972009-09-02 05:57:00 +00008345 addFrameReference(BuildMI(BB, DL, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008346
8347 // Restore the memory image of control word to original value
Chris Lattner52600972009-09-02 05:57:00 +00008348 addFrameReference(BuildMI(BB, DL, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00008349 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +00008350
8351 // Get the X86 opcode to use.
8352 unsigned Opc;
8353 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00008354 default: llvm_unreachable("illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +00008355 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
8356 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
8357 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
8358 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
8359 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
8360 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +00008361 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
8362 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
8363 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +00008364 }
8365
8366 X86AddressMode AM;
8367 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +00008368 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00008369 AM.BaseType = X86AddressMode::RegBase;
8370 AM.Base.Reg = Op.getReg();
8371 } else {
8372 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +00008373 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +00008374 }
8375 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +00008376 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00008377 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00008378 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +00008379 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00008380 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00008381 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +00008382 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00008383 AM.GV = Op.getGlobal();
8384 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +00008385 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00008386 }
Chris Lattner52600972009-09-02 05:57:00 +00008387 addFullAddress(BuildMI(BB, DL, TII->get(Opc)), AM)
Rafael Espindola8ef2b892009-04-08 08:09:33 +00008388 .addReg(MI->getOperand(X86AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +00008389
8390 // Reload the original control word now.
Chris Lattner52600972009-09-02 05:57:00 +00008391 addFrameReference(BuildMI(BB, DL, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008392
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008393 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +00008394 return BB;
8395 }
Eric Christopherb120ab42009-08-18 22:50:32 +00008396 // String/text processing lowering.
8397 case X86::PCMPISTRM128REG:
8398 return EmitPCMP(MI, BB, 3, false /* in-mem */);
8399 case X86::PCMPISTRM128MEM:
8400 return EmitPCMP(MI, BB, 3, true /* in-mem */);
8401 case X86::PCMPESTRM128REG:
8402 return EmitPCMP(MI, BB, 5, false /* in mem */);
8403 case X86::PCMPESTRM128MEM:
8404 return EmitPCMP(MI, BB, 5, true /* in mem */);
8405
8406 // Atomic Lowering.
Mon P Wang63307c32008-05-05 19:05:59 +00008407 case X86::ATOMAND32:
8408 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008409 X86::AND32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008410 X86::LCMPXCHG32, X86::MOV32rr,
8411 X86::NOT32r, X86::EAX,
8412 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00008413 case X86::ATOMOR32:
Scott Michelfdc40a02009-02-17 22:15:04 +00008414 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
8415 X86::OR32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008416 X86::LCMPXCHG32, X86::MOV32rr,
8417 X86::NOT32r, X86::EAX,
8418 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00008419 case X86::ATOMXOR32:
8420 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008421 X86::XOR32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008422 X86::LCMPXCHG32, X86::MOV32rr,
8423 X86::NOT32r, X86::EAX,
8424 X86::GR32RegisterClass);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008425 case X86::ATOMNAND32:
8426 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008427 X86::AND32ri, X86::MOV32rm,
8428 X86::LCMPXCHG32, X86::MOV32rr,
8429 X86::NOT32r, X86::EAX,
8430 X86::GR32RegisterClass, true);
Mon P Wang63307c32008-05-05 19:05:59 +00008431 case X86::ATOMMIN32:
8432 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
8433 case X86::ATOMMAX32:
8434 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
8435 case X86::ATOMUMIN32:
8436 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
8437 case X86::ATOMUMAX32:
8438 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesen140be2d2008-08-19 18:47:28 +00008439
8440 case X86::ATOMAND16:
8441 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
8442 X86::AND16ri, X86::MOV16rm,
8443 X86::LCMPXCHG16, X86::MOV16rr,
8444 X86::NOT16r, X86::AX,
8445 X86::GR16RegisterClass);
8446 case X86::ATOMOR16:
Scott Michelfdc40a02009-02-17 22:15:04 +00008447 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008448 X86::OR16ri, X86::MOV16rm,
8449 X86::LCMPXCHG16, X86::MOV16rr,
8450 X86::NOT16r, X86::AX,
8451 X86::GR16RegisterClass);
8452 case X86::ATOMXOR16:
8453 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
8454 X86::XOR16ri, X86::MOV16rm,
8455 X86::LCMPXCHG16, X86::MOV16rr,
8456 X86::NOT16r, X86::AX,
8457 X86::GR16RegisterClass);
8458 case X86::ATOMNAND16:
8459 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
8460 X86::AND16ri, X86::MOV16rm,
8461 X86::LCMPXCHG16, X86::MOV16rr,
8462 X86::NOT16r, X86::AX,
8463 X86::GR16RegisterClass, true);
8464 case X86::ATOMMIN16:
8465 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
8466 case X86::ATOMMAX16:
8467 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
8468 case X86::ATOMUMIN16:
8469 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
8470 case X86::ATOMUMAX16:
8471 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
8472
8473 case X86::ATOMAND8:
8474 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
8475 X86::AND8ri, X86::MOV8rm,
8476 X86::LCMPXCHG8, X86::MOV8rr,
8477 X86::NOT8r, X86::AL,
8478 X86::GR8RegisterClass);
8479 case X86::ATOMOR8:
Scott Michelfdc40a02009-02-17 22:15:04 +00008480 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008481 X86::OR8ri, X86::MOV8rm,
8482 X86::LCMPXCHG8, X86::MOV8rr,
8483 X86::NOT8r, X86::AL,
8484 X86::GR8RegisterClass);
8485 case X86::ATOMXOR8:
8486 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
8487 X86::XOR8ri, X86::MOV8rm,
8488 X86::LCMPXCHG8, X86::MOV8rr,
8489 X86::NOT8r, X86::AL,
8490 X86::GR8RegisterClass);
8491 case X86::ATOMNAND8:
8492 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
8493 X86::AND8ri, X86::MOV8rm,
8494 X86::LCMPXCHG8, X86::MOV8rr,
8495 X86::NOT8r, X86::AL,
8496 X86::GR8RegisterClass, true);
8497 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008498 // This group is for 64-bit host.
Dale Johannesena99e3842008-08-20 00:48:50 +00008499 case X86::ATOMAND64:
8500 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008501 X86::AND64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00008502 X86::LCMPXCHG64, X86::MOV64rr,
8503 X86::NOT64r, X86::RAX,
8504 X86::GR64RegisterClass);
8505 case X86::ATOMOR64:
Scott Michelfdc40a02009-02-17 22:15:04 +00008506 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
8507 X86::OR64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00008508 X86::LCMPXCHG64, X86::MOV64rr,
8509 X86::NOT64r, X86::RAX,
8510 X86::GR64RegisterClass);
8511 case X86::ATOMXOR64:
8512 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008513 X86::XOR64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00008514 X86::LCMPXCHG64, X86::MOV64rr,
8515 X86::NOT64r, X86::RAX,
8516 X86::GR64RegisterClass);
8517 case X86::ATOMNAND64:
8518 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
8519 X86::AND64ri32, X86::MOV64rm,
8520 X86::LCMPXCHG64, X86::MOV64rr,
8521 X86::NOT64r, X86::RAX,
8522 X86::GR64RegisterClass, true);
8523 case X86::ATOMMIN64:
8524 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
8525 case X86::ATOMMAX64:
8526 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
8527 case X86::ATOMUMIN64:
8528 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
8529 case X86::ATOMUMAX64:
8530 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008531
8532 // This group does 64-bit operations on a 32-bit host.
8533 case X86::ATOMAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008534 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008535 X86::AND32rr, X86::AND32rr,
8536 X86::AND32ri, X86::AND32ri,
8537 false);
8538 case X86::ATOMOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008539 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008540 X86::OR32rr, X86::OR32rr,
8541 X86::OR32ri, X86::OR32ri,
8542 false);
8543 case X86::ATOMXOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008544 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008545 X86::XOR32rr, X86::XOR32rr,
8546 X86::XOR32ri, X86::XOR32ri,
8547 false);
8548 case X86::ATOMNAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008549 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008550 X86::AND32rr, X86::AND32rr,
8551 X86::AND32ri, X86::AND32ri,
8552 true);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008553 case X86::ATOMADD6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008554 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008555 X86::ADD32rr, X86::ADC32rr,
8556 X86::ADD32ri, X86::ADC32ri,
8557 false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008558 case X86::ATOMSUB6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008559 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008560 X86::SUB32rr, X86::SBB32rr,
8561 X86::SUB32ri, X86::SBB32ri,
8562 false);
Dale Johannesen880ae362008-10-03 22:25:52 +00008563 case X86::ATOMSWAP6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008564 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen880ae362008-10-03 22:25:52 +00008565 X86::MOV32rr, X86::MOV32rr,
8566 X86::MOV32ri, X86::MOV32ri,
8567 false);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008568 case X86::VASTART_SAVE_XMM_REGS:
8569 return EmitVAStartSaveXMMRegsWithCustomInserter(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +00008570 }
8571}
8572
8573//===----------------------------------------------------------------------===//
8574// X86 Optimization Hooks
8575//===----------------------------------------------------------------------===//
8576
Dan Gohman475871a2008-07-27 21:46:04 +00008577void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00008578 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00008579 APInt &KnownZero,
8580 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00008581 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +00008582 unsigned Depth) const {
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008583 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +00008584 assert((Opc >= ISD::BUILTIN_OP_END ||
8585 Opc == ISD::INTRINSIC_WO_CHAIN ||
8586 Opc == ISD::INTRINSIC_W_CHAIN ||
8587 Opc == ISD::INTRINSIC_VOID) &&
8588 "Should use MaskedValueIsZero if you don't know whether Op"
8589 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008590
Dan Gohmanf4f92f52008-02-13 23:07:24 +00008591 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008592 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +00008593 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +00008594 case X86ISD::ADD:
8595 case X86ISD::SUB:
8596 case X86ISD::SMUL:
8597 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +00008598 case X86ISD::INC:
8599 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +00008600 case X86ISD::OR:
8601 case X86ISD::XOR:
8602 case X86ISD::AND:
Evan Cheng97d0e0e2009-02-02 09:15:04 +00008603 // These nodes' second result is a boolean.
8604 if (Op.getResNo() == 0)
8605 break;
8606 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008607 case X86ISD::SETCC:
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00008608 KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(),
8609 Mask.getBitWidth() - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +00008610 break;
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008611 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008612}
Chris Lattner259e97c2006-01-31 19:43:35 +00008613
Evan Cheng206ee9d2006-07-07 08:33:52 +00008614/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +00008615/// node is a GlobalAddress + offset.
8616bool X86TargetLowering::isGAPlusOffset(SDNode *N,
8617 GlobalValue* &GA, int64_t &Offset) const{
8618 if (N->getOpcode() == X86ISD::Wrapper) {
8619 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +00008620 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00008621 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +00008622 return true;
8623 }
Evan Cheng206ee9d2006-07-07 08:33:52 +00008624 }
Evan Chengad4196b2008-05-12 19:56:52 +00008625 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +00008626}
8627
Nate Begeman9008ca62009-04-27 18:41:29 +00008628static bool EltsFromConsecutiveLoads(ShuffleVectorSDNode *N, unsigned NumElems,
Dan Gohman8a55ce42009-09-23 21:02:20 +00008629 EVT EltVT, LoadSDNode *&LDBase,
Eli Friedman7a5e5552009-06-07 06:52:44 +00008630 unsigned &LastLoadedElt,
Evan Chengad4196b2008-05-12 19:56:52 +00008631 SelectionDAG &DAG, MachineFrameInfo *MFI,
8632 const TargetLowering &TLI) {
Eli Friedman7a5e5552009-06-07 06:52:44 +00008633 LDBase = NULL;
Anton Korobeynikovb51b6cf2009-06-09 23:00:39 +00008634 LastLoadedElt = -1U;
Evan Cheng7e2ff772008-05-08 00:57:18 +00008635 for (unsigned i = 0; i < NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00008636 if (N->getMaskElt(i) < 0) {
Eli Friedman7a5e5552009-06-07 06:52:44 +00008637 if (!LDBase)
Evan Cheng7e2ff772008-05-08 00:57:18 +00008638 return false;
8639 continue;
8640 }
8641
Dan Gohman475871a2008-07-27 21:46:04 +00008642 SDValue Elt = DAG.getShuffleScalarElt(N, i);
Gabor Greifba36cb52008-08-28 21:40:38 +00008643 if (!Elt.getNode() ||
8644 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
Evan Cheng7e2ff772008-05-08 00:57:18 +00008645 return false;
Eli Friedman7a5e5552009-06-07 06:52:44 +00008646 if (!LDBase) {
8647 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
Evan Cheng50d9e722008-05-10 06:46:49 +00008648 return false;
Eli Friedman7a5e5552009-06-07 06:52:44 +00008649 LDBase = cast<LoadSDNode>(Elt.getNode());
8650 LastLoadedElt = i;
Evan Cheng7e2ff772008-05-08 00:57:18 +00008651 continue;
8652 }
8653 if (Elt.getOpcode() == ISD::UNDEF)
8654 continue;
8655
Nate Begemanabc01992009-06-05 21:37:30 +00008656 LoadSDNode *LD = cast<LoadSDNode>(Elt);
Evan Cheng64fa4a92009-12-09 01:36:00 +00008657 if (!DAG.isConsecutiveLoad(LD, LDBase, EltVT.getSizeInBits()/8, i))
Evan Cheng7e2ff772008-05-08 00:57:18 +00008658 return false;
Eli Friedman7a5e5552009-06-07 06:52:44 +00008659 LastLoadedElt = i;
Evan Cheng7e2ff772008-05-08 00:57:18 +00008660 }
8661 return true;
8662}
Evan Cheng206ee9d2006-07-07 08:33:52 +00008663
8664/// PerformShuffleCombine - Combine a vector_shuffle that is equal to
8665/// build_vector load1, load2, load3, load4, <0, 1, 2, 3> into a 128-bit load
8666/// if the load addresses are consecutive, non-overlapping, and in the right
Mon P Wang1e955802009-04-03 02:43:30 +00008667/// order. In the case of v2i64, it will see if it can rewrite the
8668/// shuffle to be an appropriate build vector so it can take advantage of
8669// performBuildVectorCombine.
Dan Gohman475871a2008-07-27 21:46:04 +00008670static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Nate Begeman9008ca62009-04-27 18:41:29 +00008671 const TargetLowering &TLI) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00008672 DebugLoc dl = N->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00008673 EVT VT = N->getValueType(0);
Dan Gohman8a55ce42009-09-23 21:02:20 +00008674 EVT EltVT = VT.getVectorElementType();
Nate Begeman9008ca62009-04-27 18:41:29 +00008675 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(N);
8676 unsigned NumElems = VT.getVectorNumElements();
Mon P Wang1e955802009-04-03 02:43:30 +00008677
Eli Friedman7a5e5552009-06-07 06:52:44 +00008678 if (VT.getSizeInBits() != 128)
8679 return SDValue();
8680
Mon P Wang1e955802009-04-03 02:43:30 +00008681 // Try to combine a vector_shuffle into a 128-bit load.
8682 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Eli Friedman7a5e5552009-06-07 06:52:44 +00008683 LoadSDNode *LD = NULL;
8684 unsigned LastLoadedElt;
Dan Gohman8a55ce42009-09-23 21:02:20 +00008685 if (!EltsFromConsecutiveLoads(SVN, NumElems, EltVT, LD, LastLoadedElt, DAG,
Eli Friedman7a5e5552009-06-07 06:52:44 +00008686 MFI, TLI))
Dan Gohman475871a2008-07-27 21:46:04 +00008687 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +00008688
Eli Friedman7a5e5552009-06-07 06:52:44 +00008689 if (LastLoadedElt == NumElems - 1) {
Evan Cheng7bd64782009-12-09 01:53:58 +00008690 if (DAG.InferPtrAlignment(LD->getBasePtr()) >= 16)
Eli Friedman7a5e5552009-06-07 06:52:44 +00008691 return DAG.getLoad(VT, dl, LD->getChain(), LD->getBasePtr(),
8692 LD->getSrcValue(), LD->getSrcValueOffset(),
8693 LD->isVolatile());
Dale Johannesene4d209d2009-02-03 20:21:25 +00008694 return DAG.getLoad(VT, dl, LD->getChain(), LD->getBasePtr(),
Scott Michelfdc40a02009-02-17 22:15:04 +00008695 LD->getSrcValue(), LD->getSrcValueOffset(),
Eli Friedman7a5e5552009-06-07 06:52:44 +00008696 LD->isVolatile(), LD->getAlignment());
8697 } else if (NumElems == 4 && LastLoadedElt == 1) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008698 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
Nate Begemanabc01992009-06-05 21:37:30 +00008699 SDValue Ops[] = { LD->getChain(), LD->getBasePtr() };
8700 SDValue ResNode = DAG.getNode(X86ISD::VZEXT_LOAD, dl, Tys, Ops, 2);
Nate Begemanabc01992009-06-05 21:37:30 +00008701 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, ResNode);
8702 }
8703 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00008704}
Evan Chengd880b972008-05-09 21:53:03 +00008705
Chris Lattner83e6c992006-10-04 06:57:07 +00008706/// PerformSELECTCombine - Do target-specific dag combines on SELECT nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00008707static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Chris Lattner47b4ce82009-03-11 05:48:52 +00008708 const X86Subtarget *Subtarget) {
8709 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008710 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +00008711 // Get the LHS/RHS of the select.
8712 SDValue LHS = N->getOperand(1);
8713 SDValue RHS = N->getOperand(2);
Eric Christopherfd179292009-08-27 18:07:15 +00008714
Dan Gohman670e5392009-09-21 18:03:22 +00008715 // If we have SSE[12] support, try to form min/max nodes. SSE min/max
8716 // instructions have the peculiarity that if either operand is a NaN,
8717 // they chose what we call the RHS operand (and as such are not symmetric).
8718 // It happens that this matches the semantics of the common C idiom
8719 // x<y?x:y and related forms, so we can recognize these cases.
Chris Lattner83e6c992006-10-04 06:57:07 +00008720 if (Subtarget->hasSSE2() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00008721 (LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64) &&
Chris Lattner47b4ce82009-03-11 05:48:52 +00008722 Cond.getOpcode() == ISD::SETCC) {
8723 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008724
Chris Lattner47b4ce82009-03-11 05:48:52 +00008725 unsigned Opcode = 0;
Dan Gohman670e5392009-09-21 18:03:22 +00008726 // Check for x CC y ? x : y.
Chris Lattner47b4ce82009-03-11 05:48:52 +00008727 if (LHS == Cond.getOperand(0) && RHS == Cond.getOperand(1)) {
8728 switch (CC) {
8729 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +00008730 case ISD::SETULT:
8731 // This can be a min if we can prove that at least one of the operands
8732 // is not a nan.
8733 if (!FiniteOnlyFPMath()) {
8734 if (DAG.isKnownNeverNaN(RHS)) {
8735 // Put the potential NaN in the RHS so that SSE will preserve it.
8736 std::swap(LHS, RHS);
8737 } else if (!DAG.isKnownNeverNaN(LHS))
8738 break;
8739 }
8740 Opcode = X86ISD::FMIN;
8741 break;
8742 case ISD::SETOLE:
8743 // This can be a min if we can prove that at least one of the operands
8744 // is not a nan.
8745 if (!FiniteOnlyFPMath()) {
8746 if (DAG.isKnownNeverNaN(LHS)) {
8747 // Put the potential NaN in the RHS so that SSE will preserve it.
8748 std::swap(LHS, RHS);
8749 } else if (!DAG.isKnownNeverNaN(RHS))
8750 break;
8751 }
8752 Opcode = X86ISD::FMIN;
8753 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +00008754 case ISD::SETULE:
Dan Gohman670e5392009-09-21 18:03:22 +00008755 // This can be a min, but if either operand is a NaN we need it to
8756 // preserve the original LHS.
8757 std::swap(LHS, RHS);
8758 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008759 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +00008760 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008761 Opcode = X86ISD::FMIN;
8762 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008763
Dan Gohman670e5392009-09-21 18:03:22 +00008764 case ISD::SETOGE:
8765 // This can be a max if we can prove that at least one of the operands
8766 // is not a nan.
8767 if (!FiniteOnlyFPMath()) {
8768 if (DAG.isKnownNeverNaN(LHS)) {
8769 // Put the potential NaN in the RHS so that SSE will preserve it.
8770 std::swap(LHS, RHS);
8771 } else if (!DAG.isKnownNeverNaN(RHS))
8772 break;
8773 }
8774 Opcode = X86ISD::FMAX;
8775 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +00008776 case ISD::SETUGT:
Dan Gohman670e5392009-09-21 18:03:22 +00008777 // This can be a max if we can prove that at least one of the operands
8778 // is not a nan.
8779 if (!FiniteOnlyFPMath()) {
8780 if (DAG.isKnownNeverNaN(RHS)) {
8781 // Put the potential NaN in the RHS so that SSE will preserve it.
8782 std::swap(LHS, RHS);
8783 } else if (!DAG.isKnownNeverNaN(LHS))
8784 break;
8785 }
8786 Opcode = X86ISD::FMAX;
8787 break;
8788 case ISD::SETUGE:
8789 // This can be a max, but if either operand is a NaN we need it to
8790 // preserve the original LHS.
8791 std::swap(LHS, RHS);
8792 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008793 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008794 case ISD::SETGE:
8795 Opcode = X86ISD::FMAX;
8796 break;
Chris Lattner83e6c992006-10-04 06:57:07 +00008797 }
Dan Gohman670e5392009-09-21 18:03:22 +00008798 // Check for x CC y ? y : x -- a min/max with reversed arms.
Chris Lattner47b4ce82009-03-11 05:48:52 +00008799 } else if (LHS == Cond.getOperand(1) && RHS == Cond.getOperand(0)) {
8800 switch (CC) {
8801 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +00008802 case ISD::SETOGE:
8803 // This can be a min if we can prove that at least one of the operands
8804 // is not a nan.
8805 if (!FiniteOnlyFPMath()) {
8806 if (DAG.isKnownNeverNaN(RHS)) {
8807 // Put the potential NaN in the RHS so that SSE will preserve it.
8808 std::swap(LHS, RHS);
8809 } else if (!DAG.isKnownNeverNaN(LHS))
8810 break;
Dan Gohman8d44b282009-09-03 20:34:31 +00008811 }
Dan Gohman670e5392009-09-21 18:03:22 +00008812 Opcode = X86ISD::FMIN;
Dan Gohman8d44b282009-09-03 20:34:31 +00008813 break;
Dan Gohman670e5392009-09-21 18:03:22 +00008814 case ISD::SETUGT:
8815 // This can be a min if we can prove that at least one of the operands
8816 // is not a nan.
8817 if (!FiniteOnlyFPMath()) {
8818 if (DAG.isKnownNeverNaN(LHS)) {
8819 // Put the potential NaN in the RHS so that SSE will preserve it.
8820 std::swap(LHS, RHS);
8821 } else if (!DAG.isKnownNeverNaN(RHS))
8822 break;
8823 }
8824 Opcode = X86ISD::FMIN;
8825 break;
8826 case ISD::SETUGE:
8827 // This can be a min, but if either operand is a NaN we need it to
8828 // preserve the original LHS.
8829 std::swap(LHS, RHS);
8830 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008831 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008832 case ISD::SETGE:
8833 Opcode = X86ISD::FMIN;
8834 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008835
Dan Gohman670e5392009-09-21 18:03:22 +00008836 case ISD::SETULT:
8837 // This can be a max if we can prove that at least one of the operands
8838 // is not a nan.
8839 if (!FiniteOnlyFPMath()) {
8840 if (DAG.isKnownNeverNaN(LHS)) {
8841 // Put the potential NaN in the RHS so that SSE will preserve it.
8842 std::swap(LHS, RHS);
8843 } else if (!DAG.isKnownNeverNaN(RHS))
8844 break;
Dan Gohman8d44b282009-09-03 20:34:31 +00008845 }
Dan Gohman670e5392009-09-21 18:03:22 +00008846 Opcode = X86ISD::FMAX;
Dan Gohman8d44b282009-09-03 20:34:31 +00008847 break;
Dan Gohman670e5392009-09-21 18:03:22 +00008848 case ISD::SETOLE:
8849 // This can be a max if we can prove that at least one of the operands
8850 // is not a nan.
8851 if (!FiniteOnlyFPMath()) {
8852 if (DAG.isKnownNeverNaN(RHS)) {
8853 // Put the potential NaN in the RHS so that SSE will preserve it.
8854 std::swap(LHS, RHS);
8855 } else if (!DAG.isKnownNeverNaN(LHS))
8856 break;
8857 }
8858 Opcode = X86ISD::FMAX;
8859 break;
8860 case ISD::SETULE:
8861 // This can be a max, but if either operand is a NaN we need it to
8862 // preserve the original LHS.
8863 std::swap(LHS, RHS);
8864 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008865 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +00008866 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008867 Opcode = X86ISD::FMAX;
8868 break;
8869 }
Chris Lattner83e6c992006-10-04 06:57:07 +00008870 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008871
Chris Lattner47b4ce82009-03-11 05:48:52 +00008872 if (Opcode)
8873 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +00008874 }
Eric Christopherfd179292009-08-27 18:07:15 +00008875
Chris Lattnerd1980a52009-03-12 06:52:53 +00008876 // If this is a select between two integer constants, try to do some
8877 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +00008878 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
8879 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +00008880 // Don't do this for crazy integer types.
8881 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
8882 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +00008883 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +00008884 bool NeedsCondInvert = false;
Eric Christopherfd179292009-08-27 18:07:15 +00008885
Chris Lattnercee56e72009-03-13 05:53:31 +00008886 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +00008887 // Efficiently invertible.
8888 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
8889 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
8890 isa<ConstantSDNode>(Cond.getOperand(1))))) {
8891 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +00008892 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +00008893 }
Eric Christopherfd179292009-08-27 18:07:15 +00008894
Chris Lattnerd1980a52009-03-12 06:52:53 +00008895 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00008896 if (FalseC->getAPIntValue() == 0 &&
8897 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00008898 if (NeedsCondInvert) // Invert the condition if needed.
8899 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
8900 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00008901
Chris Lattnerd1980a52009-03-12 06:52:53 +00008902 // Zero extend the condition if needed.
8903 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00008904
Chris Lattnercee56e72009-03-13 05:53:31 +00008905 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +00008906 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +00008907 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +00008908 }
Eric Christopherfd179292009-08-27 18:07:15 +00008909
Chris Lattner97a29a52009-03-13 05:22:11 +00008910 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +00008911 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +00008912 if (NeedsCondInvert) // Invert the condition if needed.
8913 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
8914 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00008915
Chris Lattner97a29a52009-03-13 05:22:11 +00008916 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00008917 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
8918 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00008919 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +00008920 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +00008921 }
Eric Christopherfd179292009-08-27 18:07:15 +00008922
Chris Lattnercee56e72009-03-13 05:53:31 +00008923 // Optimize cases that will turn into an LEA instruction. This requires
8924 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +00008925 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +00008926 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00008927 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +00008928
Chris Lattnercee56e72009-03-13 05:53:31 +00008929 bool isFastMultiplier = false;
8930 if (Diff < 10) {
8931 switch ((unsigned char)Diff) {
8932 default: break;
8933 case 1: // result = add base, cond
8934 case 2: // result = lea base( , cond*2)
8935 case 3: // result = lea base(cond, cond*2)
8936 case 4: // result = lea base( , cond*4)
8937 case 5: // result = lea base(cond, cond*4)
8938 case 8: // result = lea base( , cond*8)
8939 case 9: // result = lea base(cond, cond*8)
8940 isFastMultiplier = true;
8941 break;
8942 }
8943 }
Eric Christopherfd179292009-08-27 18:07:15 +00008944
Chris Lattnercee56e72009-03-13 05:53:31 +00008945 if (isFastMultiplier) {
8946 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
8947 if (NeedsCondInvert) // Invert the condition if needed.
8948 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
8949 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00008950
Chris Lattnercee56e72009-03-13 05:53:31 +00008951 // Zero extend the condition if needed.
8952 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
8953 Cond);
8954 // Scale the condition by the difference.
8955 if (Diff != 1)
8956 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
8957 DAG.getConstant(Diff, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00008958
Chris Lattnercee56e72009-03-13 05:53:31 +00008959 // Add the base if non-zero.
8960 if (FalseC->getAPIntValue() != 0)
8961 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
8962 SDValue(FalseC, 0));
8963 return Cond;
8964 }
Eric Christopherfd179292009-08-27 18:07:15 +00008965 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00008966 }
8967 }
Eric Christopherfd179292009-08-27 18:07:15 +00008968
Dan Gohman475871a2008-07-27 21:46:04 +00008969 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +00008970}
8971
Chris Lattnerd1980a52009-03-12 06:52:53 +00008972/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
8973static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
8974 TargetLowering::DAGCombinerInfo &DCI) {
8975 DebugLoc DL = N->getDebugLoc();
Eric Christopherfd179292009-08-27 18:07:15 +00008976
Chris Lattnerd1980a52009-03-12 06:52:53 +00008977 // If the flag operand isn't dead, don't touch this CMOV.
8978 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
8979 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +00008980
Chris Lattnerd1980a52009-03-12 06:52:53 +00008981 // If this is a select between two integer constants, try to do some
8982 // optimizations. Note that the operands are ordered the opposite of SELECT
8983 // operands.
8984 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(N->getOperand(1))) {
8985 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
8986 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
8987 // larger than FalseC (the false value).
8988 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
Eric Christopherfd179292009-08-27 18:07:15 +00008989
Chris Lattnerd1980a52009-03-12 06:52:53 +00008990 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
8991 CC = X86::GetOppositeBranchCondition(CC);
8992 std::swap(TrueC, FalseC);
8993 }
Eric Christopherfd179292009-08-27 18:07:15 +00008994
Chris Lattnerd1980a52009-03-12 06:52:53 +00008995 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00008996 // This is efficient for any integer data type (including i8/i16) and
8997 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +00008998 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
8999 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00009000 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9001 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009002
Chris Lattnerd1980a52009-03-12 06:52:53 +00009003 // Zero extend the condition if needed.
9004 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009005
Chris Lattnerd1980a52009-03-12 06:52:53 +00009006 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
9007 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +00009008 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +00009009 if (N->getNumValues() == 2) // Dead flag value?
9010 return DCI.CombineTo(N, Cond, SDValue());
9011 return Cond;
9012 }
Eric Christopherfd179292009-08-27 18:07:15 +00009013
Chris Lattnercee56e72009-03-13 05:53:31 +00009014 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
9015 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +00009016 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
9017 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00009018 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9019 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009020
Chris Lattner97a29a52009-03-13 05:22:11 +00009021 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00009022 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
9023 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00009024 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
9025 SDValue(FalseC, 0));
Eric Christopherfd179292009-08-27 18:07:15 +00009026
Chris Lattner97a29a52009-03-13 05:22:11 +00009027 if (N->getNumValues() == 2) // Dead flag value?
9028 return DCI.CombineTo(N, Cond, SDValue());
9029 return Cond;
9030 }
Eric Christopherfd179292009-08-27 18:07:15 +00009031
Chris Lattnercee56e72009-03-13 05:53:31 +00009032 // Optimize cases that will turn into an LEA instruction. This requires
9033 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +00009034 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +00009035 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00009036 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +00009037
Chris Lattnercee56e72009-03-13 05:53:31 +00009038 bool isFastMultiplier = false;
9039 if (Diff < 10) {
9040 switch ((unsigned char)Diff) {
9041 default: break;
9042 case 1: // result = add base, cond
9043 case 2: // result = lea base( , cond*2)
9044 case 3: // result = lea base(cond, cond*2)
9045 case 4: // result = lea base( , cond*4)
9046 case 5: // result = lea base(cond, cond*4)
9047 case 8: // result = lea base( , cond*8)
9048 case 9: // result = lea base(cond, cond*8)
9049 isFastMultiplier = true;
9050 break;
9051 }
9052 }
Eric Christopherfd179292009-08-27 18:07:15 +00009053
Chris Lattnercee56e72009-03-13 05:53:31 +00009054 if (isFastMultiplier) {
9055 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
9056 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00009057 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9058 DAG.getConstant(CC, MVT::i8), Cond);
Chris Lattnercee56e72009-03-13 05:53:31 +00009059 // Zero extend the condition if needed.
9060 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
9061 Cond);
9062 // Scale the condition by the difference.
9063 if (Diff != 1)
9064 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
9065 DAG.getConstant(Diff, Cond.getValueType()));
9066
9067 // Add the base if non-zero.
9068 if (FalseC->getAPIntValue() != 0)
9069 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
9070 SDValue(FalseC, 0));
9071 if (N->getNumValues() == 2) // Dead flag value?
9072 return DCI.CombineTo(N, Cond, SDValue());
9073 return Cond;
9074 }
Eric Christopherfd179292009-08-27 18:07:15 +00009075 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00009076 }
9077 }
9078 return SDValue();
9079}
9080
9081
Evan Cheng0b0cd912009-03-28 05:57:29 +00009082/// PerformMulCombine - Optimize a single multiply with constant into two
9083/// in order to implement it with two cheaper instructions, e.g.
9084/// LEA + SHL, LEA + LEA.
9085static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
9086 TargetLowering::DAGCombinerInfo &DCI) {
9087 if (DAG.getMachineFunction().
9088 getFunction()->hasFnAttr(Attribute::OptimizeForSize))
9089 return SDValue();
9090
9091 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
9092 return SDValue();
9093
Owen Andersone50ed302009-08-10 22:56:29 +00009094 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009095 if (VT != MVT::i64)
Evan Cheng0b0cd912009-03-28 05:57:29 +00009096 return SDValue();
9097
9098 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
9099 if (!C)
9100 return SDValue();
9101 uint64_t MulAmt = C->getZExtValue();
9102 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
9103 return SDValue();
9104
9105 uint64_t MulAmt1 = 0;
9106 uint64_t MulAmt2 = 0;
9107 if ((MulAmt % 9) == 0) {
9108 MulAmt1 = 9;
9109 MulAmt2 = MulAmt / 9;
9110 } else if ((MulAmt % 5) == 0) {
9111 MulAmt1 = 5;
9112 MulAmt2 = MulAmt / 5;
9113 } else if ((MulAmt % 3) == 0) {
9114 MulAmt1 = 3;
9115 MulAmt2 = MulAmt / 3;
9116 }
9117 if (MulAmt2 &&
9118 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
9119 DebugLoc DL = N->getDebugLoc();
9120
9121 if (isPowerOf2_64(MulAmt2) &&
9122 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
9123 // If second multiplifer is pow2, issue it first. We want the multiply by
9124 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
9125 // is an add.
9126 std::swap(MulAmt1, MulAmt2);
9127
9128 SDValue NewMul;
Eric Christopherfd179292009-08-27 18:07:15 +00009129 if (isPowerOf2_64(MulAmt1))
Evan Cheng0b0cd912009-03-28 05:57:29 +00009130 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00009131 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
Evan Cheng0b0cd912009-03-28 05:57:29 +00009132 else
Evan Cheng73f24c92009-03-30 21:36:47 +00009133 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +00009134 DAG.getConstant(MulAmt1, VT));
9135
Eric Christopherfd179292009-08-27 18:07:15 +00009136 if (isPowerOf2_64(MulAmt2))
Evan Cheng0b0cd912009-03-28 05:57:29 +00009137 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
Owen Anderson825b72b2009-08-11 20:47:22 +00009138 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
Eric Christopherfd179292009-08-27 18:07:15 +00009139 else
Evan Cheng73f24c92009-03-30 21:36:47 +00009140 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +00009141 DAG.getConstant(MulAmt2, VT));
9142
9143 // Do not add new nodes to DAG combiner worklist.
9144 DCI.CombineTo(N, NewMul, false);
9145 }
9146 return SDValue();
9147}
9148
Evan Chengad9c0a32009-12-15 00:53:42 +00009149static SDValue PerformSHLCombine(SDNode *N, SelectionDAG &DAG) {
9150 SDValue N0 = N->getOperand(0);
9151 SDValue N1 = N->getOperand(1);
9152 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
9153 EVT VT = N0.getValueType();
9154
9155 // fold (shl (and (setcc_c), c1), c2) -> (and setcc_c, (c1 << c2))
9156 // since the result of setcc_c is all zero's or all ones.
9157 if (N1C && N0.getOpcode() == ISD::AND &&
9158 N0.getOperand(1).getOpcode() == ISD::Constant) {
9159 SDValue N00 = N0.getOperand(0);
9160 if (N00.getOpcode() == X86ISD::SETCC_CARRY ||
9161 ((N00.getOpcode() == ISD::ANY_EXTEND ||
9162 N00.getOpcode() == ISD::ZERO_EXTEND) &&
9163 N00.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY)) {
9164 APInt Mask = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
9165 APInt ShAmt = N1C->getAPIntValue();
9166 Mask = Mask.shl(ShAmt);
9167 if (Mask != 0)
9168 return DAG.getNode(ISD::AND, N->getDebugLoc(), VT,
9169 N00, DAG.getConstant(Mask, VT));
9170 }
9171 }
9172
9173 return SDValue();
9174}
Evan Cheng0b0cd912009-03-28 05:57:29 +00009175
Nate Begeman740ab032009-01-26 00:52:55 +00009176/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
9177/// when possible.
9178static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
9179 const X86Subtarget *Subtarget) {
Evan Chengad9c0a32009-12-15 00:53:42 +00009180 EVT VT = N->getValueType(0);
9181 if (!VT.isVector() && VT.isInteger() &&
9182 N->getOpcode() == ISD::SHL)
9183 return PerformSHLCombine(N, DAG);
9184
Nate Begeman740ab032009-01-26 00:52:55 +00009185 // On X86 with SSE2 support, we can transform this to a vector shift if
9186 // all elements are shifted by the same amount. We can't do this in legalize
9187 // because the a constant vector is typically transformed to a constant pool
9188 // so we have no knowledge of the shift amount.
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009189 if (!Subtarget->hasSSE2())
9190 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00009191
Owen Anderson825b72b2009-08-11 20:47:22 +00009192 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16)
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009193 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00009194
Mon P Wang3becd092009-01-28 08:12:05 +00009195 SDValue ShAmtOp = N->getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00009196 EVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +00009197 DebugLoc DL = N->getDebugLoc();
Mon P Wangefa42202009-09-03 19:56:25 +00009198 SDValue BaseShAmt = SDValue();
Mon P Wang3becd092009-01-28 08:12:05 +00009199 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
9200 unsigned NumElts = VT.getVectorNumElements();
9201 unsigned i = 0;
9202 for (; i != NumElts; ++i) {
9203 SDValue Arg = ShAmtOp.getOperand(i);
9204 if (Arg.getOpcode() == ISD::UNDEF) continue;
9205 BaseShAmt = Arg;
9206 break;
9207 }
9208 for (; i != NumElts; ++i) {
9209 SDValue Arg = ShAmtOp.getOperand(i);
9210 if (Arg.getOpcode() == ISD::UNDEF) continue;
9211 if (Arg != BaseShAmt) {
9212 return SDValue();
9213 }
9214 }
9215 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +00009216 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
Mon P Wangefa42202009-09-03 19:56:25 +00009217 SDValue InVec = ShAmtOp.getOperand(0);
9218 if (InVec.getOpcode() == ISD::BUILD_VECTOR) {
9219 unsigned NumElts = InVec.getValueType().getVectorNumElements();
9220 unsigned i = 0;
9221 for (; i != NumElts; ++i) {
9222 SDValue Arg = InVec.getOperand(i);
9223 if (Arg.getOpcode() == ISD::UNDEF) continue;
9224 BaseShAmt = Arg;
9225 break;
9226 }
9227 } else if (InVec.getOpcode() == ISD::INSERT_VECTOR_ELT) {
9228 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(InVec.getOperand(2))) {
9229 unsigned SplatIdx = cast<ShuffleVectorSDNode>(ShAmtOp)->getSplatIndex();
9230 if (C->getZExtValue() == SplatIdx)
9231 BaseShAmt = InVec.getOperand(1);
9232 }
9233 }
9234 if (BaseShAmt.getNode() == 0)
9235 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
9236 DAG.getIntPtrConstant(0));
Mon P Wang3becd092009-01-28 08:12:05 +00009237 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009238 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +00009239
Mon P Wangefa42202009-09-03 19:56:25 +00009240 // The shift amount is an i32.
Owen Anderson825b72b2009-08-11 20:47:22 +00009241 if (EltVT.bitsGT(MVT::i32))
9242 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
9243 else if (EltVT.bitsLT(MVT::i32))
Mon P Wangefa42202009-09-03 19:56:25 +00009244 BaseShAmt = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +00009245
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009246 // The shift amount is identical so we can do a vector shift.
9247 SDValue ValOp = N->getOperand(0);
9248 switch (N->getOpcode()) {
9249 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00009250 llvm_unreachable("Unknown shift opcode!");
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009251 break;
9252 case ISD::SHL:
Owen Anderson825b72b2009-08-11 20:47:22 +00009253 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009254 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009255 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009256 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009257 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009258 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009259 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009260 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009261 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009262 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009263 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009264 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009265 break;
9266 case ISD::SRA:
Owen Anderson825b72b2009-08-11 20:47:22 +00009267 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009268 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009269 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009270 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009271 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009272 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009273 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009274 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009275 break;
9276 case ISD::SRL:
Owen Anderson825b72b2009-08-11 20:47:22 +00009277 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009278 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009279 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009280 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009281 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009282 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009283 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009284 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009285 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009286 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009287 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009288 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009289 break;
Nate Begeman740ab032009-01-26 00:52:55 +00009290 }
9291 return SDValue();
9292}
9293
Evan Cheng760d1942010-01-04 21:22:48 +00009294static SDValue PerformOrCombine(SDNode *N, SelectionDAG &DAG,
9295 const X86Subtarget *Subtarget) {
9296 EVT VT = N->getValueType(0);
9297 if (VT != MVT::i64 || !Subtarget->is64Bit())
9298 return SDValue();
9299
9300 // fold (or (x << c) | (y >> (64 - c))) ==> (shld64 x, y, c)
9301 SDValue N0 = N->getOperand(0);
9302 SDValue N1 = N->getOperand(1);
9303 if (N0.getOpcode() == ISD::SRL && N1.getOpcode() == ISD::SHL)
9304 std::swap(N0, N1);
9305 if (N0.getOpcode() != ISD::SHL || N1.getOpcode() != ISD::SRL)
9306 return SDValue();
9307
9308 SDValue ShAmt0 = N0.getOperand(1);
9309 if (ShAmt0.getValueType() != MVT::i8)
9310 return SDValue();
9311 SDValue ShAmt1 = N1.getOperand(1);
9312 if (ShAmt1.getValueType() != MVT::i8)
9313 return SDValue();
9314 if (ShAmt0.getOpcode() == ISD::TRUNCATE)
9315 ShAmt0 = ShAmt0.getOperand(0);
9316 if (ShAmt1.getOpcode() == ISD::TRUNCATE)
9317 ShAmt1 = ShAmt1.getOperand(0);
9318
9319 DebugLoc DL = N->getDebugLoc();
9320 unsigned Opc = X86ISD::SHLD;
9321 SDValue Op0 = N0.getOperand(0);
9322 SDValue Op1 = N1.getOperand(0);
9323 if (ShAmt0.getOpcode() == ISD::SUB) {
9324 Opc = X86ISD::SHRD;
9325 std::swap(Op0, Op1);
9326 std::swap(ShAmt0, ShAmt1);
9327 }
9328
9329 if (ShAmt1.getOpcode() == ISD::SUB) {
9330 SDValue Sum = ShAmt1.getOperand(0);
9331 if (ConstantSDNode *SumC = dyn_cast<ConstantSDNode>(Sum)) {
9332 if (SumC->getSExtValue() == 64 &&
9333 ShAmt1.getOperand(1) == ShAmt0)
9334 return DAG.getNode(Opc, DL, VT,
9335 Op0, Op1,
9336 DAG.getNode(ISD::TRUNCATE, DL,
9337 MVT::i8, ShAmt0));
9338 }
9339 } else if (ConstantSDNode *ShAmt1C = dyn_cast<ConstantSDNode>(ShAmt1)) {
9340 ConstantSDNode *ShAmt0C = dyn_cast<ConstantSDNode>(ShAmt0);
9341 if (ShAmt0C &&
9342 ShAmt0C->getSExtValue() + ShAmt1C->getSExtValue() == 64)
9343 return DAG.getNode(Opc, DL, VT,
9344 N0.getOperand(0), N1.getOperand(0),
9345 DAG.getNode(ISD::TRUNCATE, DL,
9346 MVT::i8, ShAmt0));
9347 }
9348
9349 return SDValue();
9350}
9351
Chris Lattner149a4e52008-02-22 02:09:43 +00009352/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009353static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +00009354 const X86Subtarget *Subtarget) {
Chris Lattner149a4e52008-02-22 02:09:43 +00009355 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
9356 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +00009357 // A preferable solution to the general problem is to figure out the right
9358 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +00009359
9360 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng7e2ff772008-05-08 00:57:18 +00009361 StoreSDNode *St = cast<StoreSDNode>(N);
Owen Andersone50ed302009-08-10 22:56:29 +00009362 EVT VT = St->getValue().getValueType();
Evan Cheng536e6672009-03-12 05:59:15 +00009363 if (VT.getSizeInBits() != 64)
9364 return SDValue();
9365
Devang Patel578efa92009-06-05 21:57:13 +00009366 const Function *F = DAG.getMachineFunction().getFunction();
9367 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
Eric Christopherfd179292009-08-27 18:07:15 +00009368 bool F64IsLegal = !UseSoftFloat && !NoImplicitFloatOps
Devang Patel578efa92009-06-05 21:57:13 +00009369 && Subtarget->hasSSE2();
Evan Cheng536e6672009-03-12 05:59:15 +00009370 if ((VT.isVector() ||
Owen Anderson825b72b2009-08-11 20:47:22 +00009371 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +00009372 isa<LoadSDNode>(St->getValue()) &&
9373 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
9374 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +00009375 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009376 LoadSDNode *Ld = 0;
9377 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +00009378 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +00009379 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009380 // Must be a store of a load. We currently handle two cases: the load
9381 // is a direct child, and it's under an intervening TokenFactor. It is
9382 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +00009383 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +00009384 Ld = cast<LoadSDNode>(St->getChain());
9385 else if (St->getValue().hasOneUse() &&
9386 ChainVal->getOpcode() == ISD::TokenFactor) {
9387 for (unsigned i=0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +00009388 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +00009389 TokenFactorIndex = i;
9390 Ld = cast<LoadSDNode>(St->getValue());
9391 } else
9392 Ops.push_back(ChainVal->getOperand(i));
9393 }
9394 }
Dale Johannesen079f2a62008-02-25 19:20:14 +00009395
Evan Cheng536e6672009-03-12 05:59:15 +00009396 if (!Ld || !ISD::isNormalLoad(Ld))
9397 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009398
Evan Cheng536e6672009-03-12 05:59:15 +00009399 // If this is not the MMX case, i.e. we are just turning i64 load/store
9400 // into f64 load/store, avoid the transformation if there are multiple
9401 // uses of the loaded value.
9402 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
9403 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009404
Evan Cheng536e6672009-03-12 05:59:15 +00009405 DebugLoc LdDL = Ld->getDebugLoc();
9406 DebugLoc StDL = N->getDebugLoc();
9407 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
9408 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
9409 // pair instead.
9410 if (Subtarget->is64Bit() || F64IsLegal) {
Owen Anderson825b72b2009-08-11 20:47:22 +00009411 EVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
Evan Cheng536e6672009-03-12 05:59:15 +00009412 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(),
9413 Ld->getBasePtr(), Ld->getSrcValue(),
9414 Ld->getSrcValueOffset(), Ld->isVolatile(),
9415 Ld->getAlignment());
9416 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +00009417 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +00009418 Ops.push_back(NewChain);
Owen Anderson825b72b2009-08-11 20:47:22 +00009419 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +00009420 Ops.size());
9421 }
Evan Cheng536e6672009-03-12 05:59:15 +00009422 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner149a4e52008-02-22 02:09:43 +00009423 St->getSrcValue(), St->getSrcValueOffset(),
9424 St->isVolatile(), St->getAlignment());
9425 }
Evan Cheng536e6672009-03-12 05:59:15 +00009426
9427 // Otherwise, lower to two pairs of 32-bit loads / stores.
9428 SDValue LoAddr = Ld->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +00009429 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
9430 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +00009431
Owen Anderson825b72b2009-08-11 20:47:22 +00009432 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
Evan Cheng536e6672009-03-12 05:59:15 +00009433 Ld->getSrcValue(), Ld->getSrcValueOffset(),
9434 Ld->isVolatile(), Ld->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +00009435 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
Evan Cheng536e6672009-03-12 05:59:15 +00009436 Ld->getSrcValue(), Ld->getSrcValueOffset()+4,
9437 Ld->isVolatile(),
9438 MinAlign(Ld->getAlignment(), 4));
9439
9440 SDValue NewChain = LoLd.getValue(1);
9441 if (TokenFactorIndex != -1) {
9442 Ops.push_back(LoLd);
9443 Ops.push_back(HiLd);
Owen Anderson825b72b2009-08-11 20:47:22 +00009444 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Evan Cheng536e6672009-03-12 05:59:15 +00009445 Ops.size());
9446 }
9447
9448 LoAddr = St->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +00009449 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
9450 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +00009451
9452 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
9453 St->getSrcValue(), St->getSrcValueOffset(),
9454 St->isVolatile(), St->getAlignment());
9455 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
9456 St->getSrcValue(),
9457 St->getSrcValueOffset() + 4,
9458 St->isVolatile(),
9459 MinAlign(St->getAlignment(), 4));
Owen Anderson825b72b2009-08-11 20:47:22 +00009460 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +00009461 }
Dan Gohman475871a2008-07-27 21:46:04 +00009462 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +00009463}
9464
Chris Lattner6cf73262008-01-25 06:14:17 +00009465/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
9466/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009467static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +00009468 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
9469 // F[X]OR(0.0, x) -> x
9470 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +00009471 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
9472 if (C->getValueAPF().isPosZero())
9473 return N->getOperand(1);
9474 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
9475 if (C->getValueAPF().isPosZero())
9476 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +00009477 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +00009478}
9479
9480/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009481static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +00009482 // FAND(0.0, x) -> 0.0
9483 // FAND(x, 0.0) -> 0.0
9484 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
9485 if (C->getValueAPF().isPosZero())
9486 return N->getOperand(0);
9487 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
9488 if (C->getValueAPF().isPosZero())
9489 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +00009490 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +00009491}
9492
Dan Gohmane5af2d32009-01-29 01:59:02 +00009493static SDValue PerformBTCombine(SDNode *N,
9494 SelectionDAG &DAG,
9495 TargetLowering::DAGCombinerInfo &DCI) {
9496 // BT ignores high bits in the bit index operand.
9497 SDValue Op1 = N->getOperand(1);
9498 if (Op1.hasOneUse()) {
9499 unsigned BitWidth = Op1.getValueSizeInBits();
9500 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
9501 APInt KnownZero, KnownOne;
9502 TargetLowering::TargetLoweringOpt TLO(DAG);
9503 TargetLowering &TLI = DAG.getTargetLoweringInfo();
9504 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
9505 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
9506 DCI.CommitTargetLoweringOpt(TLO);
9507 }
9508 return SDValue();
9509}
Chris Lattner83e6c992006-10-04 06:57:07 +00009510
Eli Friedman7a5e5552009-06-07 06:52:44 +00009511static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
9512 SDValue Op = N->getOperand(0);
9513 if (Op.getOpcode() == ISD::BIT_CONVERT)
9514 Op = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00009515 EVT VT = N->getValueType(0), OpVT = Op.getValueType();
Eli Friedman7a5e5552009-06-07 06:52:44 +00009516 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
Eric Christopherfd179292009-08-27 18:07:15 +00009517 VT.getVectorElementType().getSizeInBits() ==
Eli Friedman7a5e5552009-06-07 06:52:44 +00009518 OpVT.getVectorElementType().getSizeInBits()) {
9519 return DAG.getNode(ISD::BIT_CONVERT, N->getDebugLoc(), VT, Op);
9520 }
9521 return SDValue();
9522}
9523
Owen Anderson99177002009-06-29 18:04:45 +00009524// On X86 and X86-64, atomic operations are lowered to locked instructions.
9525// Locked instructions, in turn, have implicit fence semantics (all memory
9526// operations are flushed before issuing the locked instruction, and the
Eric Christopherfd179292009-08-27 18:07:15 +00009527// are not buffered), so we can fold away the common pattern of
Owen Anderson99177002009-06-29 18:04:45 +00009528// fence-atomic-fence.
9529static SDValue PerformMEMBARRIERCombine(SDNode* N, SelectionDAG &DAG) {
9530 SDValue atomic = N->getOperand(0);
9531 switch (atomic.getOpcode()) {
9532 case ISD::ATOMIC_CMP_SWAP:
9533 case ISD::ATOMIC_SWAP:
9534 case ISD::ATOMIC_LOAD_ADD:
9535 case ISD::ATOMIC_LOAD_SUB:
9536 case ISD::ATOMIC_LOAD_AND:
9537 case ISD::ATOMIC_LOAD_OR:
9538 case ISD::ATOMIC_LOAD_XOR:
9539 case ISD::ATOMIC_LOAD_NAND:
9540 case ISD::ATOMIC_LOAD_MIN:
9541 case ISD::ATOMIC_LOAD_MAX:
9542 case ISD::ATOMIC_LOAD_UMIN:
9543 case ISD::ATOMIC_LOAD_UMAX:
9544 break;
9545 default:
9546 return SDValue();
9547 }
Eric Christopherfd179292009-08-27 18:07:15 +00009548
Owen Anderson99177002009-06-29 18:04:45 +00009549 SDValue fence = atomic.getOperand(0);
9550 if (fence.getOpcode() != ISD::MEMBARRIER)
9551 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +00009552
Owen Anderson99177002009-06-29 18:04:45 +00009553 switch (atomic.getOpcode()) {
9554 case ISD::ATOMIC_CMP_SWAP:
9555 return DAG.UpdateNodeOperands(atomic, fence.getOperand(0),
9556 atomic.getOperand(1), atomic.getOperand(2),
9557 atomic.getOperand(3));
9558 case ISD::ATOMIC_SWAP:
9559 case ISD::ATOMIC_LOAD_ADD:
9560 case ISD::ATOMIC_LOAD_SUB:
9561 case ISD::ATOMIC_LOAD_AND:
9562 case ISD::ATOMIC_LOAD_OR:
9563 case ISD::ATOMIC_LOAD_XOR:
9564 case ISD::ATOMIC_LOAD_NAND:
9565 case ISD::ATOMIC_LOAD_MIN:
9566 case ISD::ATOMIC_LOAD_MAX:
9567 case ISD::ATOMIC_LOAD_UMIN:
9568 case ISD::ATOMIC_LOAD_UMAX:
9569 return DAG.UpdateNodeOperands(atomic, fence.getOperand(0),
9570 atomic.getOperand(1), atomic.getOperand(2));
9571 default:
9572 return SDValue();
9573 }
9574}
9575
Evan Cheng2e489c42009-12-16 00:53:11 +00009576static SDValue PerformZExtCombine(SDNode *N, SelectionDAG &DAG) {
9577 // (i32 zext (and (i8 x86isd::setcc_carry), 1)) ->
9578 // (and (i32 x86isd::setcc_carry), 1)
9579 // This eliminates the zext. This transformation is necessary because
9580 // ISD::SETCC is always legalized to i8.
9581 DebugLoc dl = N->getDebugLoc();
9582 SDValue N0 = N->getOperand(0);
9583 EVT VT = N->getValueType(0);
9584 if (N0.getOpcode() == ISD::AND &&
9585 N0.hasOneUse() &&
9586 N0.getOperand(0).hasOneUse()) {
9587 SDValue N00 = N0.getOperand(0);
9588 if (N00.getOpcode() != X86ISD::SETCC_CARRY)
9589 return SDValue();
9590 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
9591 if (!C || C->getZExtValue() != 1)
9592 return SDValue();
9593 return DAG.getNode(ISD::AND, dl, VT,
9594 DAG.getNode(X86ISD::SETCC_CARRY, dl, VT,
9595 N00.getOperand(0), N00.getOperand(1)),
9596 DAG.getConstant(1, VT));
9597 }
9598
9599 return SDValue();
9600}
9601
Dan Gohman475871a2008-07-27 21:46:04 +00009602SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +00009603 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +00009604 SelectionDAG &DAG = DCI.DAG;
9605 switch (N->getOpcode()) {
9606 default: break;
Evan Chengad4196b2008-05-12 19:56:52 +00009607 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, *this);
Chris Lattneraf723b92008-01-25 05:46:26 +00009608 case ISD::SELECT: return PerformSELECTCombine(N, DAG, Subtarget);
Chris Lattnerd1980a52009-03-12 06:52:53 +00009609 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +00009610 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +00009611 case ISD::SHL:
9612 case ISD::SRA:
9613 case ISD::SRL: return PerformShiftCombine(N, DAG, Subtarget);
Evan Cheng760d1942010-01-04 21:22:48 +00009614 case ISD::OR: return PerformOrCombine(N, DAG, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +00009615 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +00009616 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +00009617 case X86ISD::FOR: return PerformFORCombine(N, DAG);
9618 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +00009619 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +00009620 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Owen Anderson99177002009-06-29 18:04:45 +00009621 case ISD::MEMBARRIER: return PerformMEMBARRIERCombine(N, DAG);
Evan Cheng2e489c42009-12-16 00:53:11 +00009622 case ISD::ZERO_EXTEND: return PerformZExtCombine(N, DAG);
Evan Cheng206ee9d2006-07-07 08:33:52 +00009623 }
9624
Dan Gohman475871a2008-07-27 21:46:04 +00009625 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +00009626}
9627
Evan Cheng60c07e12006-07-05 22:17:51 +00009628//===----------------------------------------------------------------------===//
9629// X86 Inline Assembly Support
9630//===----------------------------------------------------------------------===//
9631
Chris Lattnerb8105652009-07-20 17:51:36 +00009632static bool LowerToBSwap(CallInst *CI) {
9633 // FIXME: this should verify that we are targetting a 486 or better. If not,
9634 // we will turn this bswap into something that will be lowered to logical ops
9635 // instead of emitting the bswap asm. For now, we don't support 486 or lower
9636 // so don't worry about this.
Eric Christopherfd179292009-08-27 18:07:15 +00009637
Chris Lattnerb8105652009-07-20 17:51:36 +00009638 // Verify this is a simple bswap.
9639 if (CI->getNumOperands() != 2 ||
9640 CI->getType() != CI->getOperand(1)->getType() ||
9641 !CI->getType()->isInteger())
9642 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00009643
Chris Lattnerb8105652009-07-20 17:51:36 +00009644 const IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
9645 if (!Ty || Ty->getBitWidth() % 16 != 0)
9646 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00009647
Chris Lattnerb8105652009-07-20 17:51:36 +00009648 // Okay, we can do this xform, do so now.
9649 const Type *Tys[] = { Ty };
9650 Module *M = CI->getParent()->getParent()->getParent();
9651 Constant *Int = Intrinsic::getDeclaration(M, Intrinsic::bswap, Tys, 1);
Eric Christopherfd179292009-08-27 18:07:15 +00009652
Chris Lattnerb8105652009-07-20 17:51:36 +00009653 Value *Op = CI->getOperand(1);
9654 Op = CallInst::Create(Int, Op, CI->getName(), CI);
Eric Christopherfd179292009-08-27 18:07:15 +00009655
Chris Lattnerb8105652009-07-20 17:51:36 +00009656 CI->replaceAllUsesWith(Op);
9657 CI->eraseFromParent();
9658 return true;
9659}
9660
9661bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
9662 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
9663 std::vector<InlineAsm::ConstraintInfo> Constraints = IA->ParseConstraints();
9664
9665 std::string AsmStr = IA->getAsmString();
9666
9667 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
Benjamin Kramerd4f19592010-01-11 18:03:24 +00009668 SmallVector<StringRef, 4> AsmPieces;
Chris Lattnerb8105652009-07-20 17:51:36 +00009669 SplitString(AsmStr, AsmPieces, "\n"); // ; as separator?
9670
9671 switch (AsmPieces.size()) {
9672 default: return false;
9673 case 1:
9674 AsmStr = AsmPieces[0];
9675 AsmPieces.clear();
9676 SplitString(AsmStr, AsmPieces, " \t"); // Split with whitespace.
9677
9678 // bswap $0
9679 if (AsmPieces.size() == 2 &&
9680 (AsmPieces[0] == "bswap" ||
9681 AsmPieces[0] == "bswapq" ||
9682 AsmPieces[0] == "bswapl") &&
9683 (AsmPieces[1] == "$0" ||
9684 AsmPieces[1] == "${0:q}")) {
9685 // No need to check constraints, nothing other than the equivalent of
9686 // "=r,0" would be valid here.
9687 return LowerToBSwap(CI);
9688 }
9689 // rorw $$8, ${0:w} --> llvm.bswap.i16
Benjamin Kramer11acaa32010-01-05 20:07:06 +00009690 if (CI->getType()->isInteger(16) &&
Chris Lattnerb8105652009-07-20 17:51:36 +00009691 AsmPieces.size() == 3 &&
9692 AsmPieces[0] == "rorw" &&
9693 AsmPieces[1] == "$$8," &&
9694 AsmPieces[2] == "${0:w}" &&
9695 IA->getConstraintString() == "=r,0,~{dirflag},~{fpsr},~{flags},~{cc}") {
9696 return LowerToBSwap(CI);
9697 }
9698 break;
9699 case 3:
Benjamin Kramer11acaa32010-01-05 20:07:06 +00009700 if (CI->getType()->isInteger(64) &&
Owen Anderson1d0be152009-08-13 21:58:54 +00009701 Constraints.size() >= 2 &&
Chris Lattnerb8105652009-07-20 17:51:36 +00009702 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
9703 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
9704 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
Benjamin Kramerd4f19592010-01-11 18:03:24 +00009705 SmallVector<StringRef, 4> Words;
Chris Lattnerb8105652009-07-20 17:51:36 +00009706 SplitString(AsmPieces[0], Words, " \t");
9707 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%eax") {
9708 Words.clear();
9709 SplitString(AsmPieces[1], Words, " \t");
9710 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%edx") {
9711 Words.clear();
9712 SplitString(AsmPieces[2], Words, " \t,");
9713 if (Words.size() == 3 && Words[0] == "xchgl" && Words[1] == "%eax" &&
9714 Words[2] == "%edx") {
9715 return LowerToBSwap(CI);
9716 }
9717 }
9718 }
9719 }
9720 break;
9721 }
9722 return false;
9723}
9724
9725
9726
Chris Lattnerf4dff842006-07-11 02:54:03 +00009727/// getConstraintType - Given a constraint letter, return the type of
9728/// constraint it is for this target.
9729X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00009730X86TargetLowering::getConstraintType(const std::string &Constraint) const {
9731 if (Constraint.size() == 1) {
9732 switch (Constraint[0]) {
9733 case 'A':
Dale Johannesen330169f2008-11-13 21:52:36 +00009734 return C_Register;
Chris Lattnerfce84ac2008-03-11 19:06:29 +00009735 case 'f':
Chris Lattner4234f572007-03-25 02:14:49 +00009736 case 'r':
9737 case 'R':
9738 case 'l':
9739 case 'q':
9740 case 'Q':
9741 case 'x':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +00009742 case 'y':
Chris Lattner4234f572007-03-25 02:14:49 +00009743 case 'Y':
9744 return C_RegisterClass;
Dale Johannesen78e3e522009-02-12 20:58:09 +00009745 case 'e':
9746 case 'Z':
9747 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +00009748 default:
9749 break;
9750 }
Chris Lattnerf4dff842006-07-11 02:54:03 +00009751 }
Chris Lattner4234f572007-03-25 02:14:49 +00009752 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +00009753}
9754
Dale Johannesenba2a0b92008-01-29 02:21:21 +00009755/// LowerXConstraint - try to replace an X constraint, which matches anything,
9756/// with another that has more specific requirements based on the type of the
9757/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +00009758const char *X86TargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +00009759LowerXConstraint(EVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +00009760 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
9761 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +00009762 if (ConstraintVT.isFloatingPoint()) {
Dale Johannesenba2a0b92008-01-29 02:21:21 +00009763 if (Subtarget->hasSSE2())
Chris Lattner5e764232008-04-26 23:02:14 +00009764 return "Y";
9765 if (Subtarget->hasSSE1())
9766 return "x";
9767 }
Scott Michelfdc40a02009-02-17 22:15:04 +00009768
Chris Lattner5e764232008-04-26 23:02:14 +00009769 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +00009770}
9771
Chris Lattner48884cd2007-08-25 00:47:38 +00009772/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
9773/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +00009774void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Chris Lattner48884cd2007-08-25 00:47:38 +00009775 char Constraint,
Evan Chengda43bcf2008-09-24 00:05:32 +00009776 bool hasMemory,
Dan Gohman475871a2008-07-27 21:46:04 +00009777 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +00009778 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00009779 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00009780
Chris Lattner22aaf1d2006-10-31 20:13:11 +00009781 switch (Constraint) {
9782 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +00009783 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +00009784 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00009785 if (C->getZExtValue() <= 31) {
9786 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +00009787 break;
9788 }
Devang Patel84f7fd22007-03-17 00:13:28 +00009789 }
Chris Lattner48884cd2007-08-25 00:47:38 +00009790 return;
Evan Cheng364091e2008-09-22 23:57:37 +00009791 case 'J':
9792 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +00009793 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +00009794 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
9795 break;
9796 }
9797 }
9798 return;
9799 case 'K':
9800 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +00009801 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng364091e2008-09-22 23:57:37 +00009802 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
9803 break;
9804 }
9805 }
9806 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +00009807 case 'N':
9808 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00009809 if (C->getZExtValue() <= 255) {
9810 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +00009811 break;
9812 }
Chris Lattner188b9fe2007-03-25 01:57:35 +00009813 }
Chris Lattner48884cd2007-08-25 00:47:38 +00009814 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +00009815 case 'e': {
9816 // 32-bit signed value
9817 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
9818 const ConstantInt *CI = C->getConstantIntValue();
Owen Anderson1d0be152009-08-13 21:58:54 +00009819 if (CI->isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
9820 C->getSExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +00009821 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +00009822 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
Dale Johannesen78e3e522009-02-12 20:58:09 +00009823 break;
9824 }
9825 // FIXME gcc accepts some relocatable values here too, but only in certain
9826 // memory models; it's complicated.
9827 }
9828 return;
9829 }
9830 case 'Z': {
9831 // 32-bit unsigned value
9832 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
9833 const ConstantInt *CI = C->getConstantIntValue();
Owen Anderson1d0be152009-08-13 21:58:54 +00009834 if (CI->isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
9835 C->getZExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +00009836 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
9837 break;
9838 }
9839 }
9840 // FIXME gcc accepts some relocatable values here too, but only in certain
9841 // memory models; it's complicated.
9842 return;
9843 }
Chris Lattnerdc43a882007-05-03 16:52:29 +00009844 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +00009845 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +00009846 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +00009847 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +00009848 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +00009849 break;
9850 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009851
Chris Lattnerdc43a882007-05-03 16:52:29 +00009852 // If we are in non-pic codegen mode, we allow the address of a global (with
9853 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +00009854 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +00009855 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00009856
Chris Lattner49921962009-05-08 18:23:14 +00009857 // Match either (GA), (GA+C), (GA+C1+C2), etc.
9858 while (1) {
9859 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
9860 Offset += GA->getOffset();
9861 break;
9862 } else if (Op.getOpcode() == ISD::ADD) {
9863 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
9864 Offset += C->getZExtValue();
9865 Op = Op.getOperand(0);
9866 continue;
9867 }
9868 } else if (Op.getOpcode() == ISD::SUB) {
9869 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
9870 Offset += -C->getZExtValue();
9871 Op = Op.getOperand(0);
9872 continue;
9873 }
Chris Lattnerdc43a882007-05-03 16:52:29 +00009874 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +00009875
Chris Lattner49921962009-05-08 18:23:14 +00009876 // Otherwise, this isn't something we can handle, reject it.
9877 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +00009878 }
Eric Christopherfd179292009-08-27 18:07:15 +00009879
Chris Lattner36c25012009-07-10 07:34:39 +00009880 GlobalValue *GV = GA->getGlobal();
Dale Johannesen76a1e2e2009-07-07 00:18:49 +00009881 // If we require an extra load to get this address, as in PIC mode, we
9882 // can't accept it.
Chris Lattner36c25012009-07-10 07:34:39 +00009883 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
9884 getTargetMachine())))
Dale Johannesen76a1e2e2009-07-07 00:18:49 +00009885 return;
Scott Michelfdc40a02009-02-17 22:15:04 +00009886
Dale Johannesen60b3ba02009-07-21 00:12:29 +00009887 if (hasMemory)
9888 Op = LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
9889 else
9890 Op = DAG.getTargetGlobalAddress(GV, GA->getValueType(0), Offset);
Chris Lattner49921962009-05-08 18:23:14 +00009891 Result = Op;
9892 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +00009893 }
Chris Lattnerdc43a882007-05-03 16:52:29 +00009894 }
Scott Michelfdc40a02009-02-17 22:15:04 +00009895
Gabor Greifba36cb52008-08-28 21:40:38 +00009896 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +00009897 Ops.push_back(Result);
9898 return;
9899 }
Evan Chengda43bcf2008-09-24 00:05:32 +00009900 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, hasMemory,
9901 Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +00009902}
9903
Chris Lattner259e97c2006-01-31 19:43:35 +00009904std::vector<unsigned> X86TargetLowering::
Chris Lattner1efa40f2006-02-22 00:56:39 +00009905getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00009906 EVT VT) const {
Chris Lattner259e97c2006-01-31 19:43:35 +00009907 if (Constraint.size() == 1) {
9908 // FIXME: not handling fp-stack yet!
Chris Lattner259e97c2006-01-31 19:43:35 +00009909 switch (Constraint[0]) { // GCC X86 Constraint Letters
Chris Lattnerf4dff842006-07-11 02:54:03 +00009910 default: break; // Unknown constraint letter
Evan Cheng47e9fab2009-07-17 22:13:25 +00009911 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
9912 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00009913 if (VT == MVT::i32)
Evan Cheng47e9fab2009-07-17 22:13:25 +00009914 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX,
9915 X86::ESI, X86::EDI, X86::R8D, X86::R9D,
9916 X86::R10D,X86::R11D,X86::R12D,
9917 X86::R13D,X86::R14D,X86::R15D,
9918 X86::EBP, X86::ESP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009919 else if (VT == MVT::i16)
Evan Cheng47e9fab2009-07-17 22:13:25 +00009920 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX,
9921 X86::SI, X86::DI, X86::R8W,X86::R9W,
9922 X86::R10W,X86::R11W,X86::R12W,
9923 X86::R13W,X86::R14W,X86::R15W,
9924 X86::BP, X86::SP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009925 else if (VT == MVT::i8)
Evan Cheng47e9fab2009-07-17 22:13:25 +00009926 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL,
9927 X86::SIL, X86::DIL, X86::R8B,X86::R9B,
9928 X86::R10B,X86::R11B,X86::R12B,
9929 X86::R13B,X86::R14B,X86::R15B,
9930 X86::BPL, X86::SPL, 0);
9931
Owen Anderson825b72b2009-08-11 20:47:22 +00009932 else if (VT == MVT::i64)
Evan Cheng47e9fab2009-07-17 22:13:25 +00009933 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX,
9934 X86::RSI, X86::RDI, X86::R8, X86::R9,
9935 X86::R10, X86::R11, X86::R12,
9936 X86::R13, X86::R14, X86::R15,
9937 X86::RBP, X86::RSP, 0);
9938
9939 break;
9940 }
Eric Christopherfd179292009-08-27 18:07:15 +00009941 // 32-bit fallthrough
Chris Lattner259e97c2006-01-31 19:43:35 +00009942 case 'Q': // Q_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +00009943 if (VT == MVT::i32)
Chris Lattner80a7ecc2006-05-06 00:29:37 +00009944 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009945 else if (VT == MVT::i16)
Chris Lattner80a7ecc2006-05-06 00:29:37 +00009946 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009947 else if (VT == MVT::i8)
Evan Cheng12914382007-08-13 23:27:11 +00009948 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009949 else if (VT == MVT::i64)
Chris Lattner03e6c702007-11-04 06:51:12 +00009950 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX, 0);
9951 break;
Chris Lattner259e97c2006-01-31 19:43:35 +00009952 }
9953 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009954
Chris Lattner1efa40f2006-02-22 00:56:39 +00009955 return std::vector<unsigned>();
Chris Lattner259e97c2006-01-31 19:43:35 +00009956}
Chris Lattnerf76d1802006-07-31 23:26:50 +00009957
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009958std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +00009959X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00009960 EVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +00009961 // First, see if this is a constraint that directly corresponds to an LLVM
9962 // register class.
9963 if (Constraint.size() == 1) {
9964 // GCC Constraint Letters
9965 switch (Constraint[0]) {
9966 default: break;
Chris Lattner0f65cad2007-04-09 05:49:22 +00009967 case 'r': // GENERAL_REGS
Chris Lattner0f65cad2007-04-09 05:49:22 +00009968 case 'l': // INDEX_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +00009969 if (VT == MVT::i8)
Chris Lattner0f65cad2007-04-09 05:49:22 +00009970 return std::make_pair(0U, X86::GR8RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00009971 if (VT == MVT::i16)
Chris Lattner1fa71982008-10-17 18:15:05 +00009972 return std::make_pair(0U, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00009973 if (VT == MVT::i32 || !Subtarget->is64Bit())
Scott Michelfdc40a02009-02-17 22:15:04 +00009974 return std::make_pair(0U, X86::GR32RegisterClass);
Chris Lattner1fa71982008-10-17 18:15:05 +00009975 return std::make_pair(0U, X86::GR64RegisterClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +00009976 case 'R': // LEGACY_REGS
9977 if (VT == MVT::i8)
9978 return std::make_pair(0U, X86::GR8_NOREXRegisterClass);
9979 if (VT == MVT::i16)
9980 return std::make_pair(0U, X86::GR16_NOREXRegisterClass);
9981 if (VT == MVT::i32 || !Subtarget->is64Bit())
9982 return std::make_pair(0U, X86::GR32_NOREXRegisterClass);
9983 return std::make_pair(0U, X86::GR64_NOREXRegisterClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +00009984 case 'f': // FP Stack registers.
9985 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
9986 // value to the correct fpstack register class.
Owen Anderson825b72b2009-08-11 20:47:22 +00009987 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +00009988 return std::make_pair(0U, X86::RFP32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00009989 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +00009990 return std::make_pair(0U, X86::RFP64RegisterClass);
9991 return std::make_pair(0U, X86::RFP80RegisterClass);
Chris Lattner6c284d72007-04-12 04:14:49 +00009992 case 'y': // MMX_REGS if MMX allowed.
9993 if (!Subtarget->hasMMX()) break;
9994 return std::make_pair(0U, X86::VR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +00009995 case 'Y': // SSE_REGS if SSE2 allowed
9996 if (!Subtarget->hasSSE2()) break;
9997 // FALL THROUGH.
9998 case 'x': // SSE_REGS if SSE1 allowed
9999 if (!Subtarget->hasSSE1()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +000010000
Owen Anderson825b72b2009-08-11 20:47:22 +000010001 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner0f65cad2007-04-09 05:49:22 +000010002 default: break;
10003 // Scalar SSE types.
Owen Anderson825b72b2009-08-11 20:47:22 +000010004 case MVT::f32:
10005 case MVT::i32:
Chris Lattnerad043e82007-04-09 05:11:28 +000010006 return std::make_pair(0U, X86::FR32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010007 case MVT::f64:
10008 case MVT::i64:
Chris Lattnerad043e82007-04-09 05:11:28 +000010009 return std::make_pair(0U, X86::FR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000010010 // Vector types.
Owen Anderson825b72b2009-08-11 20:47:22 +000010011 case MVT::v16i8:
10012 case MVT::v8i16:
10013 case MVT::v4i32:
10014 case MVT::v2i64:
10015 case MVT::v4f32:
10016 case MVT::v2f64:
Chris Lattner0f65cad2007-04-09 05:49:22 +000010017 return std::make_pair(0U, X86::VR128RegisterClass);
10018 }
Chris Lattnerad043e82007-04-09 05:11:28 +000010019 break;
10020 }
10021 }
Scott Michelfdc40a02009-02-17 22:15:04 +000010022
Chris Lattnerf76d1802006-07-31 23:26:50 +000010023 // Use the default implementation in TargetLowering to convert the register
10024 // constraint into a member of a register class.
10025 std::pair<unsigned, const TargetRegisterClass*> Res;
10026 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +000010027
10028 // Not found as a standard register?
10029 if (Res.second == 0) {
Chris Lattner56d77c72009-09-13 22:41:48 +000010030 // Map st(0) -> st(7) -> ST0
10031 if (Constraint.size() == 7 && Constraint[0] == '{' &&
10032 tolower(Constraint[1]) == 's' &&
10033 tolower(Constraint[2]) == 't' &&
10034 Constraint[3] == '(' &&
10035 (Constraint[4] >= '0' && Constraint[4] <= '7') &&
10036 Constraint[5] == ')' &&
10037 Constraint[6] == '}') {
Daniel Dunbara279bc32009-09-20 02:20:51 +000010038
Chris Lattner56d77c72009-09-13 22:41:48 +000010039 Res.first = X86::ST0+Constraint[4]-'0';
10040 Res.second = X86::RFP80RegisterClass;
10041 return Res;
10042 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000010043
Chris Lattner56d77c72009-09-13 22:41:48 +000010044 // GCC allows "st(0)" to be called just plain "st".
Benjamin Kramer05872ea2009-11-12 20:36:59 +000010045 if (StringRef("{st}").equals_lower(Constraint)) {
Chris Lattner1a60aa72006-10-31 19:42:44 +000010046 Res.first = X86::ST0;
Chris Lattner9b4baf12007-09-24 05:27:37 +000010047 Res.second = X86::RFP80RegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000010048 return Res;
Chris Lattner1a60aa72006-10-31 19:42:44 +000010049 }
Chris Lattner56d77c72009-09-13 22:41:48 +000010050
10051 // flags -> EFLAGS
Benjamin Kramer05872ea2009-11-12 20:36:59 +000010052 if (StringRef("{flags}").equals_lower(Constraint)) {
Chris Lattner56d77c72009-09-13 22:41:48 +000010053 Res.first = X86::EFLAGS;
10054 Res.second = X86::CCRRegisterClass;
10055 return Res;
10056 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000010057
Dale Johannesen330169f2008-11-13 21:52:36 +000010058 // 'A' means EAX + EDX.
10059 if (Constraint == "A") {
10060 Res.first = X86::EAX;
Dan Gohman68a31c22009-07-30 17:02:08 +000010061 Res.second = X86::GR32_ADRegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000010062 return Res;
Dale Johannesen330169f2008-11-13 21:52:36 +000010063 }
Chris Lattner1a60aa72006-10-31 19:42:44 +000010064 return Res;
10065 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010066
Chris Lattnerf76d1802006-07-31 23:26:50 +000010067 // Otherwise, check to see if this is a register class of the wrong value
10068 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
10069 // turn into {ax},{dx}.
10070 if (Res.second->hasType(VT))
10071 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010072
Chris Lattnerf76d1802006-07-31 23:26:50 +000010073 // All of the single-register GCC register classes map their values onto
10074 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
10075 // really want an 8-bit or 32-bit register, map to the appropriate register
10076 // class and return the appropriate register.
Chris Lattner6ba50a92008-08-26 06:19:02 +000010077 if (Res.second == X86::GR16RegisterClass) {
Owen Anderson825b72b2009-08-11 20:47:22 +000010078 if (VT == MVT::i8) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000010079 unsigned DestReg = 0;
10080 switch (Res.first) {
10081 default: break;
10082 case X86::AX: DestReg = X86::AL; break;
10083 case X86::DX: DestReg = X86::DL; break;
10084 case X86::CX: DestReg = X86::CL; break;
10085 case X86::BX: DestReg = X86::BL; break;
10086 }
10087 if (DestReg) {
10088 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000010089 Res.second = X86::GR8RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000010090 }
Owen Anderson825b72b2009-08-11 20:47:22 +000010091 } else if (VT == MVT::i32) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000010092 unsigned DestReg = 0;
10093 switch (Res.first) {
10094 default: break;
10095 case X86::AX: DestReg = X86::EAX; break;
10096 case X86::DX: DestReg = X86::EDX; break;
10097 case X86::CX: DestReg = X86::ECX; break;
10098 case X86::BX: DestReg = X86::EBX; break;
10099 case X86::SI: DestReg = X86::ESI; break;
10100 case X86::DI: DestReg = X86::EDI; break;
10101 case X86::BP: DestReg = X86::EBP; break;
10102 case X86::SP: DestReg = X86::ESP; break;
10103 }
10104 if (DestReg) {
10105 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000010106 Res.second = X86::GR32RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000010107 }
Owen Anderson825b72b2009-08-11 20:47:22 +000010108 } else if (VT == MVT::i64) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000010109 unsigned DestReg = 0;
10110 switch (Res.first) {
10111 default: break;
10112 case X86::AX: DestReg = X86::RAX; break;
10113 case X86::DX: DestReg = X86::RDX; break;
10114 case X86::CX: DestReg = X86::RCX; break;
10115 case X86::BX: DestReg = X86::RBX; break;
10116 case X86::SI: DestReg = X86::RSI; break;
10117 case X86::DI: DestReg = X86::RDI; break;
10118 case X86::BP: DestReg = X86::RBP; break;
10119 case X86::SP: DestReg = X86::RSP; break;
10120 }
10121 if (DestReg) {
10122 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000010123 Res.second = X86::GR64RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000010124 }
Chris Lattnerf76d1802006-07-31 23:26:50 +000010125 }
Chris Lattner6ba50a92008-08-26 06:19:02 +000010126 } else if (Res.second == X86::FR32RegisterClass ||
10127 Res.second == X86::FR64RegisterClass ||
10128 Res.second == X86::VR128RegisterClass) {
10129 // Handle references to XMM physical registers that got mapped into the
10130 // wrong class. This can happen with constraints like {xmm0} where the
10131 // target independent register mapper will just pick the first match it can
10132 // find, ignoring the required type.
Owen Anderson825b72b2009-08-11 20:47:22 +000010133 if (VT == MVT::f32)
Chris Lattner6ba50a92008-08-26 06:19:02 +000010134 Res.second = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +000010135 else if (VT == MVT::f64)
Chris Lattner6ba50a92008-08-26 06:19:02 +000010136 Res.second = X86::FR64RegisterClass;
10137 else if (X86::VR128RegisterClass->hasType(VT))
10138 Res.second = X86::VR128RegisterClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +000010139 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010140
Chris Lattnerf76d1802006-07-31 23:26:50 +000010141 return Res;
10142}
Mon P Wang0c397192008-10-30 08:01:45 +000010143
10144//===----------------------------------------------------------------------===//
10145// X86 Widen vector type
10146//===----------------------------------------------------------------------===//
10147
10148/// getWidenVectorType: given a vector type, returns the type to widen
10149/// to (e.g., v7i8 to v8i8). If the vector type is legal, it returns itself.
Owen Anderson825b72b2009-08-11 20:47:22 +000010150/// If there is no vector type that we want to widen to, returns MVT::Other
Mon P Wangf007a8b2008-11-06 05:31:54 +000010151/// When and where to widen is target dependent based on the cost of
Mon P Wang0c397192008-10-30 08:01:45 +000010152/// scalarizing vs using the wider vector type.
10153
Owen Andersone50ed302009-08-10 22:56:29 +000010154EVT X86TargetLowering::getWidenVectorType(EVT VT) const {
Mon P Wang0c397192008-10-30 08:01:45 +000010155 assert(VT.isVector());
10156 if (isTypeLegal(VT))
10157 return VT;
Scott Michelfdc40a02009-02-17 22:15:04 +000010158
Mon P Wang0c397192008-10-30 08:01:45 +000010159 // TODO: In computeRegisterProperty, we can compute the list of legal vector
10160 // type based on element type. This would speed up our search (though
10161 // it may not be worth it since the size of the list is relatively
10162 // small).
Owen Andersone50ed302009-08-10 22:56:29 +000010163 EVT EltVT = VT.getVectorElementType();
Mon P Wang0c397192008-10-30 08:01:45 +000010164 unsigned NElts = VT.getVectorNumElements();
Scott Michelfdc40a02009-02-17 22:15:04 +000010165
Mon P Wang0c397192008-10-30 08:01:45 +000010166 // On X86, it make sense to widen any vector wider than 1
10167 if (NElts <= 1)
Owen Anderson825b72b2009-08-11 20:47:22 +000010168 return MVT::Other;
Scott Michelfdc40a02009-02-17 22:15:04 +000010169
Owen Anderson825b72b2009-08-11 20:47:22 +000010170 for (unsigned nVT = MVT::FIRST_VECTOR_VALUETYPE;
10171 nVT <= MVT::LAST_VECTOR_VALUETYPE; ++nVT) {
10172 EVT SVT = (MVT::SimpleValueType)nVT;
Scott Michelfdc40a02009-02-17 22:15:04 +000010173
10174 if (isTypeLegal(SVT) &&
10175 SVT.getVectorElementType() == EltVT &&
Mon P Wang0c397192008-10-30 08:01:45 +000010176 SVT.getVectorNumElements() > NElts)
10177 return SVT;
10178 }
Owen Anderson825b72b2009-08-11 20:47:22 +000010179 return MVT::Other;
Mon P Wang0c397192008-10-30 08:01:45 +000010180}