blob: eee2bb87defec646db13d22d42a39b7d3677cb9b [file] [log] [blame]
Nate Begeman1d9d7422005-10-18 00:28:58 +00001//===-- PPCISelLowering.cpp - PPC DAG Lowering Implementation -------------===//
Chris Lattner7c5a3d32005-08-16 17:14:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattner7c5a3d32005-08-16 17:14:42 +00007//
8//===----------------------------------------------------------------------===//
9//
Nate Begeman21e463b2005-10-16 05:39:50 +000010// This file implements the PPCISelLowering class.
Chris Lattner7c5a3d32005-08-16 17:14:42 +000011//
12//===----------------------------------------------------------------------===//
13
Chris Lattner16e71f22005-10-14 23:59:06 +000014#include "PPCISelLowering.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000015#include "MCTargetDesc/PPCPredicates.h"
Jim Laskey2f616bf2006-11-16 22:43:37 +000016#include "PPCMachineFunctionInfo.h"
Bill Wendling53351a12010-03-12 02:00:43 +000017#include "PPCPerfectShuffle.h"
Chris Lattner16e71f22005-10-14 23:59:06 +000018#include "PPCTargetMachine.h"
Bill Schmidt240b9b62013-05-13 19:34:37 +000019#include "PPCTargetObjectFile.h"
Owen Anderson718cb662007-09-07 04:06:50 +000020#include "llvm/ADT/STLExtras.h"
Chris Lattnerb9a7bea2007-03-06 00:59:59 +000021#include "llvm/CodeGen/CallingConvLower.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000022#include "llvm/CodeGen/MachineFrameInfo.h"
23#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner8a2d3ca2005-08-26 21:23:58 +000024#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000025#include "llvm/CodeGen/MachineRegisterInfo.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000026#include "llvm/CodeGen/SelectionDAG.h"
Anton Korobeynikov362dd0b2010-02-15 22:37:53 +000027#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
Chandler Carruth0b8c9a82013-01-02 11:36:10 +000028#include "llvm/IR/CallingConv.h"
29#include "llvm/IR/Constants.h"
30#include "llvm/IR/DerivedTypes.h"
31#include "llvm/IR/Function.h"
32#include "llvm/IR/Intrinsics.h"
Chris Lattner4eab7142006-11-10 02:08:47 +000033#include "llvm/Support/CommandLine.h"
Torok Edwindac237e2009-07-08 20:53:28 +000034#include "llvm/Support/ErrorHandling.h"
Craig Topper79aa3412012-03-17 18:46:09 +000035#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000036#include "llvm/Support/raw_ostream.h"
Craig Topper79aa3412012-03-17 18:46:09 +000037#include "llvm/Target/TargetOptions.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000038using namespace llvm;
39
Bill Schmidt212af6a2013-02-06 17:33:58 +000040static bool CC_PPC32_SVR4_Custom_Dummy(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
41 CCValAssign::LocInfo &LocInfo,
42 ISD::ArgFlagsTy &ArgFlags,
43 CCState &State);
44static bool CC_PPC32_SVR4_Custom_AlignArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +000045 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +000046 CCValAssign::LocInfo &LocInfo,
47 ISD::ArgFlagsTy &ArgFlags,
48 CCState &State);
Bill Schmidt212af6a2013-02-06 17:33:58 +000049static bool CC_PPC32_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, MVT &ValVT,
50 MVT &LocVT,
51 CCValAssign::LocInfo &LocInfo,
52 ISD::ArgFlagsTy &ArgFlags,
53 CCState &State);
Tilmann Schellerffd02002009-07-03 06:45:56 +000054
Hal Finkel77838f92012-06-04 02:21:00 +000055static cl::opt<bool> DisablePPCPreinc("disable-ppc-preinc",
56cl::desc("disable preincrement load/store generation on PPC"), cl::Hidden);
Chris Lattner4eab7142006-11-10 02:08:47 +000057
Hal Finkel71ffcfe2012-06-10 19:32:29 +000058static cl::opt<bool> DisableILPPref("disable-ppc-ilp-pref",
59cl::desc("disable setting the node scheduling preference to ILP on PPC"), cl::Hidden);
60
Hal Finkel2d37f7b2013-03-15 15:27:13 +000061static cl::opt<bool> DisablePPCUnaligned("disable-ppc-unaligned",
62cl::desc("disable unaligned load/store generation on PPC"), cl::Hidden);
63
Chris Lattnerf0144122009-07-28 03:13:23 +000064static TargetLoweringObjectFile *CreateTLOF(const PPCTargetMachine &TM) {
65 if (TM.getSubtargetImpl()->isDarwin())
Bill Wendling505ad8b2010-03-15 21:09:38 +000066 return new TargetLoweringObjectFileMachO();
Bill Wendling53351a12010-03-12 02:00:43 +000067
Bill Schmidt240b9b62013-05-13 19:34:37 +000068 if (TM.getSubtargetImpl()->isSVR4ABI())
69 return new PPC64LinuxTargetObjectFile();
70
Bruno Cardoso Lopesfdf229e2009-08-13 23:30:21 +000071 return new TargetLoweringObjectFileELF();
Chris Lattnerf0144122009-07-28 03:13:23 +000072}
73
Chris Lattner331d1bc2006-11-02 01:44:04 +000074PPCTargetLowering::PPCTargetLowering(PPCTargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000075 : TargetLowering(TM, CreateTLOF(TM)), PPCSubTarget(*TM.getSubtargetImpl()) {
Evan Cheng769951f2012-07-02 22:39:56 +000076 const PPCSubtarget *Subtarget = &TM.getSubtarget<PPCSubtarget>();
Hal Finkel7ee74a62013-03-21 21:37:52 +000077 PPCRegInfo = TM.getRegisterInfo();
Hal Finkelff56d1a2013-04-05 23:29:01 +000078 PPCII = TM.getInstrInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +000079
Nate Begeman405e3ec2005-10-21 00:02:42 +000080 setPow2DivIsCheap();
Dale Johannesen72324642008-07-31 18:13:12 +000081
Chris Lattnerd145a612005-09-27 22:18:25 +000082 // Use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000083 setUseUnderscoreSetJmp(true);
84 setUseUnderscoreLongJmp(true);
Scott Michelfdc40a02009-02-17 22:15:04 +000085
Chris Lattner749dc722010-10-10 18:34:00 +000086 // On PPC32/64, arguments smaller than 4/8 bytes are extended, so all
87 // arguments are at least 4/8 bytes aligned.
Evan Cheng769951f2012-07-02 22:39:56 +000088 bool isPPC64 = Subtarget->isPPC64();
89 setMinStackArgumentAlignment(isPPC64 ? 8:4);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000090
Chris Lattner7c5a3d32005-08-16 17:14:42 +000091 // Set up the register classes.
Craig Topperc9099502012-04-20 06:31:50 +000092 addRegisterClass(MVT::i32, &PPC::GPRCRegClass);
93 addRegisterClass(MVT::f32, &PPC::F4RCRegClass);
94 addRegisterClass(MVT::f64, &PPC::F8RCRegClass);
Scott Michelfdc40a02009-02-17 22:15:04 +000095
Evan Chengc5484282006-10-04 00:56:09 +000096 // PowerPC has an i16 but no i8 (or i1) SEXTLOAD
Owen Anderson825b72b2009-08-11 20:47:22 +000097 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
98 setLoadExtAction(ISD::SEXTLOAD, MVT::i8, Expand);
Duncan Sandsf9c98e62008-01-23 20:39:46 +000099
Owen Anderson825b72b2009-08-11 20:47:22 +0000100 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000101
Chris Lattner94e509c2006-11-10 23:58:45 +0000102 // PowerPC has pre-inc load and store's.
Owen Anderson825b72b2009-08-11 20:47:22 +0000103 setIndexedLoadAction(ISD::PRE_INC, MVT::i1, Legal);
104 setIndexedLoadAction(ISD::PRE_INC, MVT::i8, Legal);
105 setIndexedLoadAction(ISD::PRE_INC, MVT::i16, Legal);
106 setIndexedLoadAction(ISD::PRE_INC, MVT::i32, Legal);
107 setIndexedLoadAction(ISD::PRE_INC, MVT::i64, Legal);
108 setIndexedStoreAction(ISD::PRE_INC, MVT::i1, Legal);
109 setIndexedStoreAction(ISD::PRE_INC, MVT::i8, Legal);
110 setIndexedStoreAction(ISD::PRE_INC, MVT::i16, Legal);
111 setIndexedStoreAction(ISD::PRE_INC, MVT::i32, Legal);
112 setIndexedStoreAction(ISD::PRE_INC, MVT::i64, Legal);
Evan Chengcd633192006-11-09 19:11:50 +0000113
Dale Johannesen6eaeff22007-10-10 01:01:31 +0000114 // This is used in the ppcf128->int sequence. Note it has different semantics
115 // from FP_ROUND: that rounds to nearest, this rounds to zero.
Owen Anderson825b72b2009-08-11 20:47:22 +0000116 setOperationAction(ISD::FP_ROUND_INREG, MVT::ppcf128, Custom);
Dale Johannesen638ccd52007-10-06 01:24:11 +0000117
Roman Divacky0016f732012-08-16 18:19:29 +0000118 // We do not currently implement these libm ops for PowerPC.
Owen Anderson4a4fdf32011-12-08 19:32:14 +0000119 setOperationAction(ISD::FFLOOR, MVT::ppcf128, Expand);
120 setOperationAction(ISD::FCEIL, MVT::ppcf128, Expand);
121 setOperationAction(ISD::FTRUNC, MVT::ppcf128, Expand);
122 setOperationAction(ISD::FRINT, MVT::ppcf128, Expand);
123 setOperationAction(ISD::FNEARBYINT, MVT::ppcf128, Expand);
Bill Schmidtcd7a1552013-04-03 13:05:44 +0000124 setOperationAction(ISD::FREM, MVT::ppcf128, Expand);
Owen Anderson4a4fdf32011-12-08 19:32:14 +0000125
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000126 // PowerPC has no SREM/UREM instructions
Owen Anderson825b72b2009-08-11 20:47:22 +0000127 setOperationAction(ISD::SREM, MVT::i32, Expand);
128 setOperationAction(ISD::UREM, MVT::i32, Expand);
129 setOperationAction(ISD::SREM, MVT::i64, Expand);
130 setOperationAction(ISD::UREM, MVT::i64, Expand);
Dan Gohman3ce990d2007-10-08 17:28:24 +0000131
132 // Don't use SMUL_LOHI/UMUL_LOHI or SDIVREM/UDIVREM to lower SREM/UREM.
Owen Anderson825b72b2009-08-11 20:47:22 +0000133 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
134 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
135 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
136 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
137 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
138 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
139 setOperationAction(ISD::UDIVREM, MVT::i64, Expand);
140 setOperationAction(ISD::SDIVREM, MVT::i64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000141
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000142 // We don't support sin/cos/sqrt/fmod/pow
Owen Anderson825b72b2009-08-11 20:47:22 +0000143 setOperationAction(ISD::FSIN , MVT::f64, Expand);
144 setOperationAction(ISD::FCOS , MVT::f64, Expand);
Evan Cheng8688a582013-01-29 02:32:37 +0000145 setOperationAction(ISD::FSINCOS, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000146 setOperationAction(ISD::FREM , MVT::f64, Expand);
147 setOperationAction(ISD::FPOW , MVT::f64, Expand);
Hal Finkel070b8db2012-06-22 00:49:52 +0000148 setOperationAction(ISD::FMA , MVT::f64, Legal);
Owen Anderson825b72b2009-08-11 20:47:22 +0000149 setOperationAction(ISD::FSIN , MVT::f32, Expand);
150 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Evan Cheng8688a582013-01-29 02:32:37 +0000151 setOperationAction(ISD::FSINCOS, MVT::f32, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000152 setOperationAction(ISD::FREM , MVT::f32, Expand);
153 setOperationAction(ISD::FPOW , MVT::f32, Expand);
Hal Finkel070b8db2012-06-22 00:49:52 +0000154 setOperationAction(ISD::FMA , MVT::f32, Legal);
Dale Johannesen5c5eb802008-01-18 19:55:37 +0000155
Owen Anderson825b72b2009-08-11 20:47:22 +0000156 setOperationAction(ISD::FLT_ROUNDS_, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000157
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000158 // If we're enabling GP optimizations, use hardware square root
Hal Finkel827307b2013-04-03 04:01:11 +0000159 if (!Subtarget->hasFSQRT() &&
160 !(TM.Options.UnsafeFPMath &&
161 Subtarget->hasFRSQRTE() && Subtarget->hasFRE()))
Owen Anderson825b72b2009-08-11 20:47:22 +0000162 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
Hal Finkel827307b2013-04-03 04:01:11 +0000163
164 if (!Subtarget->hasFSQRT() &&
165 !(TM.Options.UnsafeFPMath &&
166 Subtarget->hasFRSQRTES() && Subtarget->hasFRES()))
Owen Anderson825b72b2009-08-11 20:47:22 +0000167 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000168
Owen Anderson825b72b2009-08-11 20:47:22 +0000169 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
170 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000171
Hal Finkelf5d5c432013-03-29 08:57:48 +0000172 if (Subtarget->hasFPRND()) {
173 setOperationAction(ISD::FFLOOR, MVT::f64, Legal);
174 setOperationAction(ISD::FCEIL, MVT::f64, Legal);
175 setOperationAction(ISD::FTRUNC, MVT::f64, Legal);
176
177 setOperationAction(ISD::FFLOOR, MVT::f32, Legal);
178 setOperationAction(ISD::FCEIL, MVT::f32, Legal);
179 setOperationAction(ISD::FTRUNC, MVT::f32, Legal);
180
181 // frin does not implement "ties to even." Thus, this is safe only in
182 // fast-math mode.
183 if (TM.Options.UnsafeFPMath) {
184 setOperationAction(ISD::FNEARBYINT, MVT::f64, Legal);
185 setOperationAction(ISD::FNEARBYINT, MVT::f32, Legal);
Hal Finkel0882fd62013-03-29 19:41:55 +0000186
187 // These need to set FE_INEXACT, and use a custom inserter.
188 setOperationAction(ISD::FRINT, MVT::f64, Legal);
189 setOperationAction(ISD::FRINT, MVT::f32, Legal);
Hal Finkelf5d5c432013-03-29 08:57:48 +0000190 }
191 }
192
Nate Begemand88fc032006-01-14 03:14:10 +0000193 // PowerPC does not have BSWAP, CTPOP or CTTZ
Owen Anderson825b72b2009-08-11 20:47:22 +0000194 setOperationAction(ISD::BSWAP, MVT::i32 , Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000195 setOperationAction(ISD::CTTZ , MVT::i32 , Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000196 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32, Expand);
197 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000198 setOperationAction(ISD::BSWAP, MVT::i64 , Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000199 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000200 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
201 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000202
Hal Finkelc53ab4d2013-03-28 13:29:47 +0000203 if (Subtarget->hasPOPCNTD()) {
Hal Finkel1fce8832013-04-01 15:58:15 +0000204 setOperationAction(ISD::CTPOP, MVT::i32 , Legal);
Hal Finkelc53ab4d2013-03-28 13:29:47 +0000205 setOperationAction(ISD::CTPOP, MVT::i64 , Legal);
206 } else {
207 setOperationAction(ISD::CTPOP, MVT::i32 , Expand);
208 setOperationAction(ISD::CTPOP, MVT::i64 , Expand);
209 }
210
Nate Begeman35ef9132006-01-11 21:21:00 +0000211 // PowerPC does not have ROTR
Owen Anderson825b72b2009-08-11 20:47:22 +0000212 setOperationAction(ISD::ROTR, MVT::i32 , Expand);
213 setOperationAction(ISD::ROTR, MVT::i64 , Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000214
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000215 // PowerPC does not have Select
Owen Anderson825b72b2009-08-11 20:47:22 +0000216 setOperationAction(ISD::SELECT, MVT::i32, Expand);
217 setOperationAction(ISD::SELECT, MVT::i64, Expand);
218 setOperationAction(ISD::SELECT, MVT::f32, Expand);
219 setOperationAction(ISD::SELECT, MVT::f64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000220
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000221 // PowerPC wants to turn select_cc of FP into fsel when possible.
Owen Anderson825b72b2009-08-11 20:47:22 +0000222 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
223 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Nate Begeman44775902006-01-31 08:17:29 +0000224
Nate Begeman750ac1b2006-02-01 07:19:44 +0000225 // PowerPC wants to optimize integer setcc a bit
Owen Anderson825b72b2009-08-11 20:47:22 +0000226 setOperationAction(ISD::SETCC, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000227
Nate Begeman81e80972006-03-17 01:40:33 +0000228 // PowerPC does not have BRCOND which requires SetCC
Owen Anderson825b72b2009-08-11 20:47:22 +0000229 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
Evan Chengc35497f2006-10-30 08:02:39 +0000230
Owen Anderson825b72b2009-08-11 20:47:22 +0000231 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000232
Chris Lattnerf7605322005-08-31 21:09:52 +0000233 // PowerPC turns FP_TO_SINT into FCTIWZ and some load/stores.
Owen Anderson825b72b2009-08-11 20:47:22 +0000234 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000235
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000236 // PowerPC does not have [U|S]INT_TO_FP
Owen Anderson825b72b2009-08-11 20:47:22 +0000237 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Expand);
238 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000239
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000240 setOperationAction(ISD::BITCAST, MVT::f32, Expand);
241 setOperationAction(ISD::BITCAST, MVT::i32, Expand);
242 setOperationAction(ISD::BITCAST, MVT::i64, Expand);
243 setOperationAction(ISD::BITCAST, MVT::f64, Expand);
Chris Lattner53e88452005-12-23 05:13:35 +0000244
Chris Lattner25b8b8c2006-04-28 21:56:10 +0000245 // We cannot sextinreg(i1). Expand to shifts.
Owen Anderson825b72b2009-08-11 20:47:22 +0000246 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000247
Owen Anderson825b72b2009-08-11 20:47:22 +0000248 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
249 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
250 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
251 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000252
Hal Finkele9150472013-03-27 19:10:42 +0000253 // NOTE: EH_SJLJ_SETJMP/_LONGJMP supported here is NOT intended to support
Hal Finkel7ee74a62013-03-21 21:37:52 +0000254 // SjLj exception handling but a light-weight setjmp/longjmp replacement to
255 // support continuation, user-level threading, and etc.. As a result, no
256 // other SjLj exception interfaces are implemented and please don't build
257 // your own exception handling based on them.
258 // LLVM/Clang supports zero-cost DWARF exception handling.
259 setOperationAction(ISD::EH_SJLJ_SETJMP, MVT::i32, Custom);
260 setOperationAction(ISD::EH_SJLJ_LONGJMP, MVT::Other, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000261
262 // We want to legalize GlobalAddress and ConstantPool nodes into the
Nate Begeman28a6b022005-12-10 02:36:00 +0000263 // appropriate instructions to materialize the address.
Owen Anderson825b72b2009-08-11 20:47:22 +0000264 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
265 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Bob Wilson3d90dbe2009-11-04 21:31:18 +0000266 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000267 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
268 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
269 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
270 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
Bob Wilson3d90dbe2009-11-04 21:31:18 +0000271 setOperationAction(ISD::BlockAddress, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000272 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
273 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000274
Nate Begeman1db3c922008-08-11 17:36:31 +0000275 // TRAP is legal.
Owen Anderson825b72b2009-08-11 20:47:22 +0000276 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Bill Wendling77959322008-09-17 00:30:57 +0000277
278 // TRAMPOLINE is custom lowered.
Duncan Sands4a544a72011-09-06 13:37:06 +0000279 setOperationAction(ISD::INIT_TRAMPOLINE, MVT::Other, Custom);
280 setOperationAction(ISD::ADJUST_TRAMPOLINE, MVT::Other, Custom);
Bill Wendling77959322008-09-17 00:30:57 +0000281
Nate Begemanacc398c2006-01-25 18:21:52 +0000282 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000283 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000284
Evan Cheng769951f2012-07-02 22:39:56 +0000285 if (Subtarget->isSVR4ABI()) {
286 if (isPPC64) {
Hal Finkel179a4dd2012-03-24 03:53:55 +0000287 // VAARG always uses double-word chunks, so promote anything smaller.
288 setOperationAction(ISD::VAARG, MVT::i1, Promote);
289 AddPromotedToType (ISD::VAARG, MVT::i1, MVT::i64);
290 setOperationAction(ISD::VAARG, MVT::i8, Promote);
291 AddPromotedToType (ISD::VAARG, MVT::i8, MVT::i64);
292 setOperationAction(ISD::VAARG, MVT::i16, Promote);
293 AddPromotedToType (ISD::VAARG, MVT::i16, MVT::i64);
294 setOperationAction(ISD::VAARG, MVT::i32, Promote);
295 AddPromotedToType (ISD::VAARG, MVT::i32, MVT::i64);
296 setOperationAction(ISD::VAARG, MVT::Other, Expand);
297 } else {
298 // VAARG is custom lowered with the 32-bit SVR4 ABI.
299 setOperationAction(ISD::VAARG, MVT::Other, Custom);
300 setOperationAction(ISD::VAARG, MVT::i64, Custom);
301 }
Roman Divackybdb226e2011-06-28 15:30:42 +0000302 } else
Owen Anderson825b72b2009-08-11 20:47:22 +0000303 setOperationAction(ISD::VAARG, MVT::Other, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000304
Chris Lattnerb22c08b2006-01-15 09:02:48 +0000305 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000306 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
307 setOperationAction(ISD::VAEND , MVT::Other, Expand);
308 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
309 setOperationAction(ISD::STACKRESTORE , MVT::Other, Custom);
310 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Custom);
311 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64 , Custom);
Chris Lattner56a752e2006-10-18 01:18:48 +0000312
Chris Lattner6d92cad2006-03-26 10:06:40 +0000313 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000314 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000315
Dale Johannesen53e4e442008-11-07 22:54:33 +0000316 // Comparisons that require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000317 setCondCodeAction(ISD::SETULT, MVT::f32, Expand);
318 setCondCodeAction(ISD::SETULT, MVT::f64, Expand);
319 setCondCodeAction(ISD::SETUGT, MVT::f32, Expand);
320 setCondCodeAction(ISD::SETUGT, MVT::f64, Expand);
321 setCondCodeAction(ISD::SETUEQ, MVT::f32, Expand);
322 setCondCodeAction(ISD::SETUEQ, MVT::f64, Expand);
323 setCondCodeAction(ISD::SETOGE, MVT::f32, Expand);
324 setCondCodeAction(ISD::SETOGE, MVT::f64, Expand);
325 setCondCodeAction(ISD::SETOLE, MVT::f32, Expand);
326 setCondCodeAction(ISD::SETOLE, MVT::f64, Expand);
327 setCondCodeAction(ISD::SETONE, MVT::f32, Expand);
328 setCondCodeAction(ISD::SETONE, MVT::f64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000329
Evan Cheng769951f2012-07-02 22:39:56 +0000330 if (Subtarget->has64BitSupport()) {
Nate Begeman1d9d7422005-10-18 00:28:58 +0000331 // They also have instructions for converting between i64 and fp.
Owen Anderson825b72b2009-08-11 20:47:22 +0000332 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
333 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
334 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
335 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Dale Johannesen4c9369d2009-06-04 20:53:52 +0000336 // This is just the low 32 bits of a (signed) fp->i64 conversion.
337 // We cannot do this with Promote because i64 is not a legal type.
Owen Anderson825b72b2009-08-11 20:47:22 +0000338 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000339
Hal Finkel46479192013-04-01 17:52:07 +0000340 if (PPCSubTarget.hasLFIWAX() || Subtarget->isPPC64())
Hal Finkel9ad0f492013-03-31 01:58:02 +0000341 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
Nate Begemanae749a92005-10-25 23:48:36 +0000342 } else {
Chris Lattner860e8862005-11-17 07:30:41 +0000343 // PowerPC does not have FP_TO_UINT on 32-bit implementations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000344 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Nate Begeman9d2b8172005-10-18 00:56:42 +0000345 }
346
Hal Finkel46479192013-04-01 17:52:07 +0000347 // With the instructions enabled under FPCVT, we can do everything.
348 if (PPCSubTarget.hasFPCVT()) {
349 if (Subtarget->has64BitSupport()) {
350 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
351 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Custom);
352 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
353 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Custom);
354 }
355
356 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
357 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
358 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
359 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
360 }
361
Evan Cheng769951f2012-07-02 22:39:56 +0000362 if (Subtarget->use64BitRegs()) {
Chris Lattner26cb2862007-10-19 04:08:28 +0000363 // 64-bit PowerPC implementations can support i64 types directly
Craig Topperc9099502012-04-20 06:31:50 +0000364 addRegisterClass(MVT::i64, &PPC::G8RCRegClass);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000365 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
Owen Anderson825b72b2009-08-11 20:47:22 +0000366 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Dan Gohman9ed06db2008-03-07 20:36:53 +0000367 // 64-bit PowerPC wants to expand i128 shifts itself.
Owen Anderson825b72b2009-08-11 20:47:22 +0000368 setOperationAction(ISD::SHL_PARTS, MVT::i64, Custom);
369 setOperationAction(ISD::SRA_PARTS, MVT::i64, Custom);
370 setOperationAction(ISD::SRL_PARTS, MVT::i64, Custom);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000371 } else {
Chris Lattner26cb2862007-10-19 04:08:28 +0000372 // 32-bit PowerPC wants to expand i64 shifts itself.
Owen Anderson825b72b2009-08-11 20:47:22 +0000373 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
374 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
375 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000376 }
Evan Chengd30bf012006-03-01 01:11:20 +0000377
Evan Cheng769951f2012-07-02 22:39:56 +0000378 if (Subtarget->hasAltivec()) {
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000379 // First set operation action for all vector types to expand. Then we
380 // will selectively turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000381 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
382 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
383 MVT::SimpleValueType VT = (MVT::SimpleValueType)i;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000384
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000385 // add/sub are legal for all supported vector VT's.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000386 setOperationAction(ISD::ADD , VT, Legal);
387 setOperationAction(ISD::SUB , VT, Legal);
Scott Michelfdc40a02009-02-17 22:15:04 +0000388
Chris Lattner7ff7e672006-04-04 17:25:31 +0000389 // We promote all shuffles to v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000390 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000391 AddPromotedToType (ISD::VECTOR_SHUFFLE, VT, MVT::v16i8);
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000392
393 // We promote all non-typed operations to v4i32.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000394 setOperationAction(ISD::AND , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000395 AddPromotedToType (ISD::AND , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000396 setOperationAction(ISD::OR , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000397 AddPromotedToType (ISD::OR , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000398 setOperationAction(ISD::XOR , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000399 AddPromotedToType (ISD::XOR , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000400 setOperationAction(ISD::LOAD , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000401 AddPromotedToType (ISD::LOAD , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000402 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000403 AddPromotedToType (ISD::SELECT, VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000404 setOperationAction(ISD::STORE, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000405 AddPromotedToType (ISD::STORE, VT, MVT::v4i32);
Scott Michelfdc40a02009-02-17 22:15:04 +0000406
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000407 // No other operations are legal.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000408 setOperationAction(ISD::MUL , VT, Expand);
409 setOperationAction(ISD::SDIV, VT, Expand);
410 setOperationAction(ISD::SREM, VT, Expand);
411 setOperationAction(ISD::UDIV, VT, Expand);
412 setOperationAction(ISD::UREM, VT, Expand);
413 setOperationAction(ISD::FDIV, VT, Expand);
414 setOperationAction(ISD::FNEG, VT, Expand);
Craig Topper44e394c2012-11-15 08:02:19 +0000415 setOperationAction(ISD::FSQRT, VT, Expand);
416 setOperationAction(ISD::FLOG, VT, Expand);
417 setOperationAction(ISD::FLOG10, VT, Expand);
418 setOperationAction(ISD::FLOG2, VT, Expand);
419 setOperationAction(ISD::FEXP, VT, Expand);
420 setOperationAction(ISD::FEXP2, VT, Expand);
421 setOperationAction(ISD::FSIN, VT, Expand);
422 setOperationAction(ISD::FCOS, VT, Expand);
423 setOperationAction(ISD::FABS, VT, Expand);
424 setOperationAction(ISD::FPOWI, VT, Expand);
Craig Topper1ab489a2012-11-14 08:11:25 +0000425 setOperationAction(ISD::FFLOOR, VT, Expand);
Craig Topper49010472012-11-15 06:51:10 +0000426 setOperationAction(ISD::FCEIL, VT, Expand);
427 setOperationAction(ISD::FTRUNC, VT, Expand);
428 setOperationAction(ISD::FRINT, VT, Expand);
429 setOperationAction(ISD::FNEARBYINT, VT, Expand);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000430 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Expand);
431 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Expand);
432 setOperationAction(ISD::BUILD_VECTOR, VT, Expand);
433 setOperationAction(ISD::UMUL_LOHI, VT, Expand);
434 setOperationAction(ISD::SMUL_LOHI, VT, Expand);
435 setOperationAction(ISD::UDIVREM, VT, Expand);
436 setOperationAction(ISD::SDIVREM, VT, Expand);
437 setOperationAction(ISD::SCALAR_TO_VECTOR, VT, Expand);
438 setOperationAction(ISD::FPOW, VT, Expand);
439 setOperationAction(ISD::CTPOP, VT, Expand);
440 setOperationAction(ISD::CTLZ, VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000441 setOperationAction(ISD::CTLZ_ZERO_UNDEF, VT, Expand);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000442 setOperationAction(ISD::CTTZ, VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000443 setOperationAction(ISD::CTTZ_ZERO_UNDEF, VT, Expand);
Benjamin Kramer91223a42012-12-19 15:49:14 +0000444 setOperationAction(ISD::VSELECT, VT, Expand);
Adhemerval Zanellacfe09ed2012-11-05 17:15:56 +0000445 setOperationAction(ISD::SIGN_EXTEND_INREG, VT, Expand);
446
447 for (unsigned j = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
448 j <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++j) {
449 MVT::SimpleValueType InnerVT = (MVT::SimpleValueType)j;
450 setTruncStoreAction(VT, InnerVT, Expand);
451 }
452 setLoadExtAction(ISD::SEXTLOAD, VT, Expand);
453 setLoadExtAction(ISD::ZEXTLOAD, VT, Expand);
454 setLoadExtAction(ISD::EXTLOAD, VT, Expand);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000455 }
456
Chris Lattner7ff7e672006-04-04 17:25:31 +0000457 // We can custom expand all VECTOR_SHUFFLEs to VPERM, others we can handle
458 // with merges, splats, etc.
Owen Anderson825b72b2009-08-11 20:47:22 +0000459 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v16i8, Custom);
Chris Lattner7ff7e672006-04-04 17:25:31 +0000460
Owen Anderson825b72b2009-08-11 20:47:22 +0000461 setOperationAction(ISD::AND , MVT::v4i32, Legal);
462 setOperationAction(ISD::OR , MVT::v4i32, Legal);
463 setOperationAction(ISD::XOR , MVT::v4i32, Legal);
464 setOperationAction(ISD::LOAD , MVT::v4i32, Legal);
465 setOperationAction(ISD::SELECT, MVT::v4i32, Expand);
466 setOperationAction(ISD::STORE , MVT::v4i32, Legal);
Adhemerval Zanella51aaadb2012-10-08 17:27:24 +0000467 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
468 setOperationAction(ISD::FP_TO_UINT, MVT::v4i32, Legal);
469 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
470 setOperationAction(ISD::UINT_TO_FP, MVT::v4i32, Legal);
Adhemerval Zanellae95ed2b2012-11-15 20:56:03 +0000471 setOperationAction(ISD::FFLOOR, MVT::v4f32, Legal);
472 setOperationAction(ISD::FCEIL, MVT::v4f32, Legal);
473 setOperationAction(ISD::FTRUNC, MVT::v4f32, Legal);
474 setOperationAction(ISD::FNEARBYINT, MVT::v4f32, Legal);
Scott Michelfdc40a02009-02-17 22:15:04 +0000475
Craig Topperc9099502012-04-20 06:31:50 +0000476 addRegisterClass(MVT::v4f32, &PPC::VRRCRegClass);
477 addRegisterClass(MVT::v4i32, &PPC::VRRCRegClass);
478 addRegisterClass(MVT::v8i16, &PPC::VRRCRegClass);
479 addRegisterClass(MVT::v16i8, &PPC::VRRCRegClass);
Scott Michelfdc40a02009-02-17 22:15:04 +0000480
Owen Anderson825b72b2009-08-11 20:47:22 +0000481 setOperationAction(ISD::MUL, MVT::v4f32, Legal);
Hal Finkel070b8db2012-06-22 00:49:52 +0000482 setOperationAction(ISD::FMA, MVT::v4f32, Legal);
Hal Finkel827307b2013-04-03 04:01:11 +0000483
484 if (TM.Options.UnsafeFPMath) {
485 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
486 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
487 }
488
Owen Anderson825b72b2009-08-11 20:47:22 +0000489 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
490 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
491 setOperationAction(ISD::MUL, MVT::v16i8, Custom);
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +0000492
Owen Anderson825b72b2009-08-11 20:47:22 +0000493 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
494 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000495
Owen Anderson825b72b2009-08-11 20:47:22 +0000496 setOperationAction(ISD::BUILD_VECTOR, MVT::v16i8, Custom);
497 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i16, Custom);
498 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i32, Custom);
499 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
Adhemerval Zanella5f41fd62012-10-30 13:50:19 +0000500
501 // Altivec does not contain unordered floating-point compare instructions
502 setCondCodeAction(ISD::SETUO, MVT::v4f32, Expand);
503 setCondCodeAction(ISD::SETUEQ, MVT::v4f32, Expand);
504 setCondCodeAction(ISD::SETUGT, MVT::v4f32, Expand);
505 setCondCodeAction(ISD::SETUGE, MVT::v4f32, Expand);
506 setCondCodeAction(ISD::SETULT, MVT::v4f32, Expand);
507 setCondCodeAction(ISD::SETULE, MVT::v4f32, Expand);
Nate Begeman425a9692005-11-29 08:17:20 +0000508 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000509
Hal Finkel8cc34742012-08-04 14:10:46 +0000510 if (Subtarget->has64BitSupport()) {
Hal Finkel19aa2b52012-04-01 20:08:17 +0000511 setOperationAction(ISD::PREFETCH, MVT::Other, Legal);
Hal Finkel8cc34742012-08-04 14:10:46 +0000512 setOperationAction(ISD::READCYCLECOUNTER, MVT::i64, Legal);
513 }
Hal Finkel19aa2b52012-04-01 20:08:17 +0000514
Eli Friedman4db5aca2011-08-29 18:23:02 +0000515 setOperationAction(ISD::ATOMIC_LOAD, MVT::i32, Expand);
516 setOperationAction(ISD::ATOMIC_STORE, MVT::i32, Expand);
Hal Finkelcd9ea512012-12-25 17:22:53 +0000517 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Expand);
518 setOperationAction(ISD::ATOMIC_STORE, MVT::i64, Expand);
Eli Friedman4db5aca2011-08-29 18:23:02 +0000519
Duncan Sands03228082008-11-23 15:47:28 +0000520 setBooleanContents(ZeroOrOneBooleanContent);
Bill Schmidtfa799112013-04-23 18:49:44 +0000521 // Altivec instructions set fields to all zeros or all ones.
522 setBooleanVectorContents(ZeroOrNegativeOneBooleanContent);
Scott Michelfdc40a02009-02-17 22:15:04 +0000523
Evan Cheng769951f2012-07-02 22:39:56 +0000524 if (isPPC64) {
Chris Lattner10da9572006-10-18 01:20:43 +0000525 setStackPointerRegisterToSaveRestore(PPC::X1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000526 setExceptionPointerRegister(PPC::X3);
527 setExceptionSelectorRegister(PPC::X4);
528 } else {
Chris Lattner10da9572006-10-18 01:20:43 +0000529 setStackPointerRegisterToSaveRestore(PPC::R1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000530 setExceptionPointerRegister(PPC::R3);
531 setExceptionSelectorRegister(PPC::R4);
532 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000533
Chris Lattner8c13d0a2006-03-01 04:57:39 +0000534 // We have target-specific dag combine patterns for the following nodes:
535 setTargetDAGCombine(ISD::SINT_TO_FP);
Chris Lattner51269842006-03-01 05:50:56 +0000536 setTargetDAGCombine(ISD::STORE);
Chris Lattner90564f22006-04-18 17:59:36 +0000537 setTargetDAGCombine(ISD::BR_CC);
Chris Lattnerd9989382006-07-10 20:56:58 +0000538 setTargetDAGCombine(ISD::BSWAP);
Scott Michelfdc40a02009-02-17 22:15:04 +0000539
Hal Finkel827307b2013-04-03 04:01:11 +0000540 // Use reciprocal estimates.
541 if (TM.Options.UnsafeFPMath) {
542 setTargetDAGCombine(ISD::FDIV);
543 setTargetDAGCombine(ISD::FSQRT);
544 }
545
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000546 // Darwin long double math library functions have $LDBL128 appended.
Evan Cheng769951f2012-07-02 22:39:56 +0000547 if (Subtarget->isDarwin()) {
Duncan Sands007f9842008-01-10 10:28:30 +0000548 setLibcallName(RTLIB::COS_PPCF128, "cosl$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000549 setLibcallName(RTLIB::POW_PPCF128, "powl$LDBL128");
550 setLibcallName(RTLIB::REM_PPCF128, "fmodl$LDBL128");
Duncan Sands007f9842008-01-10 10:28:30 +0000551 setLibcallName(RTLIB::SIN_PPCF128, "sinl$LDBL128");
552 setLibcallName(RTLIB::SQRT_PPCF128, "sqrtl$LDBL128");
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000553 setLibcallName(RTLIB::LOG_PPCF128, "logl$LDBL128");
554 setLibcallName(RTLIB::LOG2_PPCF128, "log2l$LDBL128");
555 setLibcallName(RTLIB::LOG10_PPCF128, "log10l$LDBL128");
556 setLibcallName(RTLIB::EXP_PPCF128, "expl$LDBL128");
557 setLibcallName(RTLIB::EXP2_PPCF128, "exp2l$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000558 }
559
Hal Finkelc6129162011-10-17 18:53:03 +0000560 setMinFunctionAlignment(2);
561 if (PPCSubTarget.isDarwin())
562 setPrefFunctionAlignment(4);
Eli Friedmanfc5d3052011-05-06 20:34:06 +0000563
Evan Cheng769951f2012-07-02 22:39:56 +0000564 if (isPPC64 && Subtarget->isJITCodeModel())
565 // Temporary workaround for the inability of PPC64 JIT to handle jump
566 // tables.
567 setSupportJumpTables(false);
568
Eli Friedman26689ac2011-08-03 21:06:02 +0000569 setInsertFencesForAtomic(true);
570
Hal Finkel768c65f2011-11-22 16:21:04 +0000571 setSchedulingPreference(Sched::Hybrid);
572
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000573 computeRegisterProperties();
Hal Finkel621b77a2012-08-28 16:12:39 +0000574
575 // The Freescale cores does better with aggressive inlining of memcpy and
576 // friends. Gcc uses same threshold of 128 bytes (= 32 word stores).
577 if (Subtarget->getDarwinDirective() == PPC::DIR_E500mc ||
578 Subtarget->getDarwinDirective() == PPC::DIR_E5500) {
Jim Grosbach3450f802013-02-20 21:13:59 +0000579 MaxStoresPerMemset = 32;
580 MaxStoresPerMemsetOptSize = 16;
581 MaxStoresPerMemcpy = 32;
582 MaxStoresPerMemcpyOptSize = 8;
583 MaxStoresPerMemmove = 32;
584 MaxStoresPerMemmoveOptSize = 8;
Hal Finkel621b77a2012-08-28 16:12:39 +0000585
586 setPrefFunctionAlignment(4);
Hal Finkel621b77a2012-08-28 16:12:39 +0000587 }
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000588}
589
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000590/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
591/// function arguments in the caller parameter area.
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000592unsigned PPCTargetLowering::getByValTypeAlignment(Type *Ty) const {
Dan Gohmanf0757b02010-04-21 01:34:56 +0000593 const TargetMachine &TM = getTargetMachine();
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000594 // Darwin passes everything on 4 byte boundary.
595 if (TM.getSubtarget<PPCSubtarget>().isDarwin())
596 return 4;
Roman Divacky466958c2012-04-02 15:49:30 +0000597
598 // 16byte and wider vectors are passed on 16byte boundary.
599 if (VectorType *VTy = dyn_cast<VectorType>(Ty))
600 if (VTy->getBitWidth() >= 128)
601 return 16;
602
603 // The rest is 8 on PPC64 and 4 on PPC32 boundary.
604 if (PPCSubTarget.isPPC64())
605 return 8;
606
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000607 return 4;
608}
609
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000610const char *PPCTargetLowering::getTargetNodeName(unsigned Opcode) const {
611 switch (Opcode) {
612 default: return 0;
Evan Cheng53301922008-07-12 02:23:19 +0000613 case PPCISD::FSEL: return "PPCISD::FSEL";
614 case PPCISD::FCFID: return "PPCISD::FCFID";
615 case PPCISD::FCTIDZ: return "PPCISD::FCTIDZ";
616 case PPCISD::FCTIWZ: return "PPCISD::FCTIWZ";
Hal Finkel827307b2013-04-03 04:01:11 +0000617 case PPCISD::FRE: return "PPCISD::FRE";
618 case PPCISD::FRSQRTE: return "PPCISD::FRSQRTE";
Evan Cheng53301922008-07-12 02:23:19 +0000619 case PPCISD::STFIWX: return "PPCISD::STFIWX";
620 case PPCISD::VMADDFP: return "PPCISD::VMADDFP";
621 case PPCISD::VNMSUBFP: return "PPCISD::VNMSUBFP";
622 case PPCISD::VPERM: return "PPCISD::VPERM";
623 case PPCISD::Hi: return "PPCISD::Hi";
624 case PPCISD::Lo: return "PPCISD::Lo";
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000625 case PPCISD::TOC_ENTRY: return "PPCISD::TOC_ENTRY";
Tilmann Scheller3a84dae2009-12-18 13:00:15 +0000626 case PPCISD::TOC_RESTORE: return "PPCISD::TOC_RESTORE";
627 case PPCISD::LOAD: return "PPCISD::LOAD";
628 case PPCISD::LOAD_TOC: return "PPCISD::LOAD_TOC";
Evan Cheng53301922008-07-12 02:23:19 +0000629 case PPCISD::DYNALLOC: return "PPCISD::DYNALLOC";
630 case PPCISD::GlobalBaseReg: return "PPCISD::GlobalBaseReg";
631 case PPCISD::SRL: return "PPCISD::SRL";
632 case PPCISD::SRA: return "PPCISD::SRA";
633 case PPCISD::SHL: return "PPCISD::SHL";
Ulrich Weigand86765fb2013-03-22 15:24:13 +0000634 case PPCISD::CALL: return "PPCISD::CALL";
635 case PPCISD::CALL_NOP: return "PPCISD::CALL_NOP";
Evan Cheng53301922008-07-12 02:23:19 +0000636 case PPCISD::MTCTR: return "PPCISD::MTCTR";
Ulrich Weigand86765fb2013-03-22 15:24:13 +0000637 case PPCISD::BCTRL: return "PPCISD::BCTRL";
Evan Cheng53301922008-07-12 02:23:19 +0000638 case PPCISD::RET_FLAG: return "PPCISD::RET_FLAG";
Hal Finkel7ee74a62013-03-21 21:37:52 +0000639 case PPCISD::EH_SJLJ_SETJMP: return "PPCISD::EH_SJLJ_SETJMP";
640 case PPCISD::EH_SJLJ_LONGJMP: return "PPCISD::EH_SJLJ_LONGJMP";
Evan Cheng53301922008-07-12 02:23:19 +0000641 case PPCISD::MFCR: return "PPCISD::MFCR";
642 case PPCISD::VCMP: return "PPCISD::VCMP";
643 case PPCISD::VCMPo: return "PPCISD::VCMPo";
644 case PPCISD::LBRX: return "PPCISD::LBRX";
645 case PPCISD::STBRX: return "PPCISD::STBRX";
Evan Cheng53301922008-07-12 02:23:19 +0000646 case PPCISD::LARX: return "PPCISD::LARX";
647 case PPCISD::STCX: return "PPCISD::STCX";
648 case PPCISD::COND_BRANCH: return "PPCISD::COND_BRANCH";
649 case PPCISD::MFFS: return "PPCISD::MFFS";
Evan Cheng53301922008-07-12 02:23:19 +0000650 case PPCISD::FADDRTZ: return "PPCISD::FADDRTZ";
Evan Cheng53301922008-07-12 02:23:19 +0000651 case PPCISD::TC_RETURN: return "PPCISD::TC_RETURN";
Hal Finkel82b38212012-08-28 02:10:27 +0000652 case PPCISD::CR6SET: return "PPCISD::CR6SET";
653 case PPCISD::CR6UNSET: return "PPCISD::CR6UNSET";
Bill Schmidt34a9d4b2012-11-27 17:35:46 +0000654 case PPCISD::ADDIS_TOC_HA: return "PPCISD::ADDIS_TOC_HA";
655 case PPCISD::LD_TOC_L: return "PPCISD::LD_TOC_L";
656 case PPCISD::ADDI_TOC_L: return "PPCISD::ADDI_TOC_L";
Bill Schmidtb453e162012-12-14 17:02:38 +0000657 case PPCISD::ADDIS_GOT_TPREL_HA: return "PPCISD::ADDIS_GOT_TPREL_HA";
658 case PPCISD::LD_GOT_TPREL_L: return "PPCISD::LD_GOT_TPREL_L";
Bill Schmidtd7802bf2012-12-04 16:18:08 +0000659 case PPCISD::ADD_TLS: return "PPCISD::ADD_TLS";
Bill Schmidt57ac1f42012-12-11 20:30:11 +0000660 case PPCISD::ADDIS_TLSGD_HA: return "PPCISD::ADDIS_TLSGD_HA";
661 case PPCISD::ADDI_TLSGD_L: return "PPCISD::ADDI_TLSGD_L";
662 case PPCISD::GET_TLS_ADDR: return "PPCISD::GET_TLS_ADDR";
Bill Schmidt349c2782012-12-12 19:29:35 +0000663 case PPCISD::ADDIS_TLSLD_HA: return "PPCISD::ADDIS_TLSLD_HA";
664 case PPCISD::ADDI_TLSLD_L: return "PPCISD::ADDI_TLSLD_L";
665 case PPCISD::GET_TLSLD_ADDR: return "PPCISD::GET_TLSLD_ADDR";
666 case PPCISD::ADDIS_DTPREL_HA: return "PPCISD::ADDIS_DTPREL_HA";
667 case PPCISD::ADDI_DTPREL_L: return "PPCISD::ADDI_DTPREL_L";
Bill Schmidtb34c79e2013-02-20 15:50:31 +0000668 case PPCISD::VADD_SPLAT: return "PPCISD::VADD_SPLAT";
Bill Schmidt5bbdb192013-05-14 19:35:45 +0000669 case PPCISD::SC: return "PPCISD::SC";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000670 }
671}
672
Duncan Sands28b77e92011-09-06 19:07:46 +0000673EVT PPCTargetLowering::getSetCCResultType(EVT VT) const {
Adhemerval Zanella1c7d69b2012-10-08 18:59:53 +0000674 if (!VT.isVector())
675 return MVT::i32;
676 return VT.changeVectorElementTypeToInteger();
Scott Michel5b8f82e2008-03-10 15:42:14 +0000677}
678
Chris Lattner1a635d62006-04-14 06:01:58 +0000679//===----------------------------------------------------------------------===//
680// Node matching predicates, for use by the tblgen matching code.
681//===----------------------------------------------------------------------===//
682
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000683/// isFloatingPointZero - Return true if this is 0.0 or -0.0.
Dan Gohman475871a2008-07-27 21:46:04 +0000684static bool isFloatingPointZero(SDValue Op) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000685 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000686 return CFP->getValueAPF().isZero();
Gabor Greifba36cb52008-08-28 21:40:38 +0000687 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000688 // Maybe this has already been legalized into the constant pool?
689 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Op.getOperand(1)))
Dan Gohman46510a72010-04-15 01:51:59 +0000690 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000691 return CFP->getValueAPF().isZero();
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000692 }
693 return false;
694}
695
Chris Lattnerddb739e2006-04-06 17:23:16 +0000696/// isConstantOrUndef - Op is either an undef node or a ConstantSDNode. Return
697/// true if Op is undef or if it matches the specified value.
Nate Begeman9008ca62009-04-27 18:41:29 +0000698static bool isConstantOrUndef(int Op, int Val) {
699 return Op < 0 || Op == Val;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000700}
701
702/// isVPKUHUMShuffleMask - Return true if this is the shuffle mask for a
703/// VPKUHUM instruction.
Nate Begeman9008ca62009-04-27 18:41:29 +0000704bool PPC::isVPKUHUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary) {
Chris Lattnerf24380e2006-04-06 22:28:36 +0000705 if (!isUnary) {
706 for (unsigned i = 0; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000707 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000708 return false;
709 } else {
710 for (unsigned i = 0; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000711 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1) ||
712 !isConstantOrUndef(N->getMaskElt(i+8), i*2+1))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000713 return false;
714 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000715 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000716}
717
718/// isVPKUWUMShuffleMask - Return true if this is the shuffle mask for a
719/// VPKUWUM instruction.
Nate Begeman9008ca62009-04-27 18:41:29 +0000720bool PPC::isVPKUWUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary) {
Chris Lattnerf24380e2006-04-06 22:28:36 +0000721 if (!isUnary) {
722 for (unsigned i = 0; i != 16; i += 2)
Nate Begeman9008ca62009-04-27 18:41:29 +0000723 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) ||
724 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000725 return false;
726 } else {
727 for (unsigned i = 0; i != 8; i += 2)
Nate Begeman9008ca62009-04-27 18:41:29 +0000728 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) ||
729 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3) ||
730 !isConstantOrUndef(N->getMaskElt(i+8), i*2+2) ||
731 !isConstantOrUndef(N->getMaskElt(i+9), i*2+3))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000732 return false;
733 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000734 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000735}
736
Chris Lattnercaad1632006-04-06 22:02:42 +0000737/// isVMerge - Common function, used to match vmrg* shuffles.
738///
Nate Begeman9008ca62009-04-27 18:41:29 +0000739static bool isVMerge(ShuffleVectorSDNode *N, unsigned UnitSize,
Chris Lattnercaad1632006-04-06 22:02:42 +0000740 unsigned LHSStart, unsigned RHSStart) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000741 assert(N->getValueType(0) == MVT::v16i8 &&
Nate Begeman9008ca62009-04-27 18:41:29 +0000742 "PPC only supports shuffles by bytes!");
Chris Lattner116cc482006-04-06 21:11:54 +0000743 assert((UnitSize == 1 || UnitSize == 2 || UnitSize == 4) &&
744 "Unsupported merge size!");
Scott Michelfdc40a02009-02-17 22:15:04 +0000745
Chris Lattner116cc482006-04-06 21:11:54 +0000746 for (unsigned i = 0; i != 8/UnitSize; ++i) // Step over units
747 for (unsigned j = 0; j != UnitSize; ++j) { // Step over bytes within unit
Nate Begeman9008ca62009-04-27 18:41:29 +0000748 if (!isConstantOrUndef(N->getMaskElt(i*UnitSize*2+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000749 LHSStart+j+i*UnitSize) ||
Nate Begeman9008ca62009-04-27 18:41:29 +0000750 !isConstantOrUndef(N->getMaskElt(i*UnitSize*2+UnitSize+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000751 RHSStart+j+i*UnitSize))
Chris Lattner116cc482006-04-06 21:11:54 +0000752 return false;
753 }
Nate Begeman9008ca62009-04-27 18:41:29 +0000754 return true;
Chris Lattnercaad1632006-04-06 22:02:42 +0000755}
756
757/// isVMRGLShuffleMask - Return true if this is a shuffle mask suitable for
758/// a VRGL* instruction with the specified unit size (1,2 or 4 bytes).
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000759bool PPC::isVMRGLShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Nate Begeman9008ca62009-04-27 18:41:29 +0000760 bool isUnary) {
Chris Lattnercaad1632006-04-06 22:02:42 +0000761 if (!isUnary)
762 return isVMerge(N, UnitSize, 8, 24);
763 return isVMerge(N, UnitSize, 8, 8);
Chris Lattner116cc482006-04-06 21:11:54 +0000764}
765
766/// isVMRGHShuffleMask - Return true if this is a shuffle mask suitable for
767/// a VRGH* instruction with the specified unit size (1,2 or 4 bytes).
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000768bool PPC::isVMRGHShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Nate Begeman9008ca62009-04-27 18:41:29 +0000769 bool isUnary) {
Chris Lattnercaad1632006-04-06 22:02:42 +0000770 if (!isUnary)
771 return isVMerge(N, UnitSize, 0, 16);
772 return isVMerge(N, UnitSize, 0, 0);
Chris Lattner116cc482006-04-06 21:11:54 +0000773}
774
775
Chris Lattnerd0608e12006-04-06 18:26:28 +0000776/// isVSLDOIShuffleMask - If this is a vsldoi shuffle mask, return the shift
777/// amount, otherwise return -1.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000778int PPC::isVSLDOIShuffleMask(SDNode *N, bool isUnary) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000779 assert(N->getValueType(0) == MVT::v16i8 &&
Nate Begeman9008ca62009-04-27 18:41:29 +0000780 "PPC only supports shuffles by bytes!");
781
782 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000783
Chris Lattnerd0608e12006-04-06 18:26:28 +0000784 // Find the first non-undef value in the shuffle mask.
785 unsigned i;
Nate Begeman9008ca62009-04-27 18:41:29 +0000786 for (i = 0; i != 16 && SVOp->getMaskElt(i) < 0; ++i)
Chris Lattnerd0608e12006-04-06 18:26:28 +0000787 /*search*/;
Scott Michelfdc40a02009-02-17 22:15:04 +0000788
Chris Lattnerd0608e12006-04-06 18:26:28 +0000789 if (i == 16) return -1; // all undef.
Scott Michelfdc40a02009-02-17 22:15:04 +0000790
Nate Begeman9008ca62009-04-27 18:41:29 +0000791 // Otherwise, check to see if the rest of the elements are consecutively
Chris Lattnerd0608e12006-04-06 18:26:28 +0000792 // numbered from this value.
Nate Begeman9008ca62009-04-27 18:41:29 +0000793 unsigned ShiftAmt = SVOp->getMaskElt(i);
Chris Lattnerd0608e12006-04-06 18:26:28 +0000794 if (ShiftAmt < i) return -1;
795 ShiftAmt -= i;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000796
Chris Lattnerf24380e2006-04-06 22:28:36 +0000797 if (!isUnary) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000798 // Check the rest of the elements to see if they are consecutive.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000799 for (++i; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000800 if (!isConstantOrUndef(SVOp->getMaskElt(i), ShiftAmt+i))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000801 return -1;
802 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +0000803 // Check the rest of the elements to see if they are consecutive.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000804 for (++i; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000805 if (!isConstantOrUndef(SVOp->getMaskElt(i), (ShiftAmt+i) & 15))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000806 return -1;
807 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000808 return ShiftAmt;
809}
Chris Lattneref819f82006-03-20 06:33:01 +0000810
811/// isSplatShuffleMask - Return true if the specified VECTOR_SHUFFLE operand
812/// specifies a splat of a single element that is suitable for input to
813/// VSPLTB/VSPLTH/VSPLTW.
Nate Begeman9008ca62009-04-27 18:41:29 +0000814bool PPC::isSplatShuffleMask(ShuffleVectorSDNode *N, unsigned EltSize) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000815 assert(N->getValueType(0) == MVT::v16i8 &&
Chris Lattner7ff7e672006-04-04 17:25:31 +0000816 (EltSize == 1 || EltSize == 2 || EltSize == 4));
Scott Michelfdc40a02009-02-17 22:15:04 +0000817
Chris Lattner88a99ef2006-03-20 06:37:44 +0000818 // This is a splat operation if each element of the permute is the same, and
819 // if the value doesn't reference the second vector.
Nate Begeman9008ca62009-04-27 18:41:29 +0000820 unsigned ElementBase = N->getMaskElt(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000821
Nate Begeman9008ca62009-04-27 18:41:29 +0000822 // FIXME: Handle UNDEF elements too!
823 if (ElementBase >= 16)
Chris Lattner7ff7e672006-04-04 17:25:31 +0000824 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000825
Nate Begeman9008ca62009-04-27 18:41:29 +0000826 // Check that the indices are consecutive, in the case of a multi-byte element
827 // splatted with a v16i8 mask.
828 for (unsigned i = 1; i != EltSize; ++i)
829 if (N->getMaskElt(i) < 0 || N->getMaskElt(i) != (int)(i+ElementBase))
Chris Lattner7ff7e672006-04-04 17:25:31 +0000830 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000831
Chris Lattner7ff7e672006-04-04 17:25:31 +0000832 for (unsigned i = EltSize, e = 16; i != e; i += EltSize) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000833 if (N->getMaskElt(i) < 0) continue;
Chris Lattner7ff7e672006-04-04 17:25:31 +0000834 for (unsigned j = 0; j != EltSize; ++j)
Nate Begeman9008ca62009-04-27 18:41:29 +0000835 if (N->getMaskElt(i+j) != N->getMaskElt(j))
Chris Lattner7ff7e672006-04-04 17:25:31 +0000836 return false;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000837 }
Chris Lattner7ff7e672006-04-04 17:25:31 +0000838 return true;
Chris Lattneref819f82006-03-20 06:33:01 +0000839}
840
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000841/// isAllNegativeZeroVector - Returns true if all elements of build_vector
842/// are -0.0.
843bool PPC::isAllNegativeZeroVector(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000844 BuildVectorSDNode *BV = cast<BuildVectorSDNode>(N);
845
846 APInt APVal, APUndef;
847 unsigned BitSize;
848 bool HasAnyUndefs;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000849
Dale Johannesen1e608812009-11-13 01:45:18 +0000850 if (BV->isConstantSplat(APVal, APUndef, BitSize, HasAnyUndefs, 32, true))
Nate Begeman9008ca62009-04-27 18:41:29 +0000851 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000852 return CFP->getValueAPF().isNegZero();
Nate Begeman9008ca62009-04-27 18:41:29 +0000853
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000854 return false;
855}
856
Chris Lattneref819f82006-03-20 06:33:01 +0000857/// getVSPLTImmediate - Return the appropriate VSPLT* immediate to splat the
858/// specified isSplatShuffleMask VECTOR_SHUFFLE mask.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000859unsigned PPC::getVSPLTImmediate(SDNode *N, unsigned EltSize) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000860 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
861 assert(isSplatShuffleMask(SVOp, EltSize));
862 return SVOp->getMaskElt(0) / EltSize;
Chris Lattneref819f82006-03-20 06:33:01 +0000863}
864
Chris Lattnere87192a2006-04-12 17:37:20 +0000865/// get_VSPLTI_elt - If this is a build_vector of constants which can be formed
Chris Lattner140a58f2006-04-08 06:46:53 +0000866/// by using a vspltis[bhw] instruction of the specified element size, return
867/// the constant being splatted. The ByteSize field indicates the number of
868/// bytes of each element [124] -> [bhw].
Dan Gohman475871a2008-07-27 21:46:04 +0000869SDValue PPC::get_VSPLTI_elt(SDNode *N, unsigned ByteSize, SelectionDAG &DAG) {
870 SDValue OpVal(0, 0);
Chris Lattner79d9a882006-04-08 07:14:26 +0000871
872 // If ByteSize of the splat is bigger than the element size of the
873 // build_vector, then we have a case where we are checking for a splat where
874 // multiple elements of the buildvector are folded together into a single
875 // logical element of the splat (e.g. "vsplish 1" to splat {0,1}*8).
876 unsigned EltSize = 16/N->getNumOperands();
877 if (EltSize < ByteSize) {
878 unsigned Multiple = ByteSize/EltSize; // Number of BV entries per spltval.
Dan Gohman475871a2008-07-27 21:46:04 +0000879 SDValue UniquedVals[4];
Chris Lattner79d9a882006-04-08 07:14:26 +0000880 assert(Multiple > 1 && Multiple <= 4 && "How can this happen?");
Scott Michelfdc40a02009-02-17 22:15:04 +0000881
Chris Lattner79d9a882006-04-08 07:14:26 +0000882 // See if all of the elements in the buildvector agree across.
883 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
884 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
885 // If the element isn't a constant, bail fully out.
Dan Gohman475871a2008-07-27 21:46:04 +0000886 if (!isa<ConstantSDNode>(N->getOperand(i))) return SDValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000887
Scott Michelfdc40a02009-02-17 22:15:04 +0000888
Gabor Greifba36cb52008-08-28 21:40:38 +0000889 if (UniquedVals[i&(Multiple-1)].getNode() == 0)
Chris Lattner79d9a882006-04-08 07:14:26 +0000890 UniquedVals[i&(Multiple-1)] = N->getOperand(i);
891 else if (UniquedVals[i&(Multiple-1)] != N->getOperand(i))
Dan Gohman475871a2008-07-27 21:46:04 +0000892 return SDValue(); // no match.
Chris Lattner79d9a882006-04-08 07:14:26 +0000893 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000894
Chris Lattner79d9a882006-04-08 07:14:26 +0000895 // Okay, if we reached this point, UniquedVals[0..Multiple-1] contains
896 // either constant or undef values that are identical for each chunk. See
897 // if these chunks can form into a larger vspltis*.
Scott Michelfdc40a02009-02-17 22:15:04 +0000898
Chris Lattner79d9a882006-04-08 07:14:26 +0000899 // Check to see if all of the leading entries are either 0 or -1. If
900 // neither, then this won't fit into the immediate field.
901 bool LeadingZero = true;
902 bool LeadingOnes = true;
903 for (unsigned i = 0; i != Multiple-1; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000904 if (UniquedVals[i].getNode() == 0) continue; // Must have been undefs.
Scott Michelfdc40a02009-02-17 22:15:04 +0000905
Chris Lattner79d9a882006-04-08 07:14:26 +0000906 LeadingZero &= cast<ConstantSDNode>(UniquedVals[i])->isNullValue();
907 LeadingOnes &= cast<ConstantSDNode>(UniquedVals[i])->isAllOnesValue();
908 }
909 // Finally, check the least significant entry.
910 if (LeadingZero) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000911 if (UniquedVals[Multiple-1].getNode() == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +0000912 return DAG.getTargetConstant(0, MVT::i32); // 0,0,0,undef
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000913 int Val = cast<ConstantSDNode>(UniquedVals[Multiple-1])->getZExtValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000914 if (Val < 16)
Owen Anderson825b72b2009-08-11 20:47:22 +0000915 return DAG.getTargetConstant(Val, MVT::i32); // 0,0,0,4 -> vspltisw(4)
Chris Lattner79d9a882006-04-08 07:14:26 +0000916 }
917 if (LeadingOnes) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000918 if (UniquedVals[Multiple-1].getNode() == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +0000919 return DAG.getTargetConstant(~0U, MVT::i32); // -1,-1,-1,undef
Dan Gohman7810bfe2008-09-26 21:54:37 +0000920 int Val =cast<ConstantSDNode>(UniquedVals[Multiple-1])->getSExtValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000921 if (Val >= -16) // -1,-1,-1,-2 -> vspltisw(-2)
Owen Anderson825b72b2009-08-11 20:47:22 +0000922 return DAG.getTargetConstant(Val, MVT::i32);
Chris Lattner79d9a882006-04-08 07:14:26 +0000923 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000924
Dan Gohman475871a2008-07-27 21:46:04 +0000925 return SDValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000926 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000927
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000928 // Check to see if this buildvec has a single non-undef value in its elements.
929 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
930 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Gabor Greifba36cb52008-08-28 21:40:38 +0000931 if (OpVal.getNode() == 0)
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000932 OpVal = N->getOperand(i);
933 else if (OpVal != N->getOperand(i))
Dan Gohman475871a2008-07-27 21:46:04 +0000934 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000935 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000936
Gabor Greifba36cb52008-08-28 21:40:38 +0000937 if (OpVal.getNode() == 0) return SDValue(); // All UNDEF: use implicit def.
Scott Michelfdc40a02009-02-17 22:15:04 +0000938
Eli Friedman1a8229b2009-05-24 02:03:36 +0000939 unsigned ValSizeInBytes = EltSize;
Nate Begeman98e70cc2006-03-28 04:15:58 +0000940 uint64_t Value = 0;
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000941 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000942 Value = CN->getZExtValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000943 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000944 assert(CN->getValueType(0) == MVT::f32 && "Only one legal FP vector type!");
Dale Johanneseneaf08942007-08-31 04:03:46 +0000945 Value = FloatToBits(CN->getValueAPF().convertToFloat());
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000946 }
947
948 // If the splat value is larger than the element value, then we can never do
949 // this splat. The only case that we could fit the replicated bits into our
950 // immediate field for would be zero, and we prefer to use vxor for it.
Dan Gohman475871a2008-07-27 21:46:04 +0000951 if (ValSizeInBytes < ByteSize) return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +0000952
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000953 // If the element value is larger than the splat value, cut it in half and
954 // check to see if the two halves are equal. Continue doing this until we
955 // get to ByteSize. This allows us to handle 0x01010101 as 0x01.
956 while (ValSizeInBytes > ByteSize) {
957 ValSizeInBytes >>= 1;
Scott Michelfdc40a02009-02-17 22:15:04 +0000958
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000959 // If the top half equals the bottom half, we're still ok.
Chris Lattner9b42bdd2006-04-05 17:39:25 +0000960 if (((Value >> (ValSizeInBytes*8)) & ((1 << (8*ValSizeInBytes))-1)) !=
961 (Value & ((1 << (8*ValSizeInBytes))-1)))
Dan Gohman475871a2008-07-27 21:46:04 +0000962 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000963 }
964
965 // Properly sign extend the value.
Richard Smith1144af32012-08-24 23:29:28 +0000966 int MaskVal = SignExtend32(Value, ByteSize * 8);
Scott Michelfdc40a02009-02-17 22:15:04 +0000967
Evan Cheng5b6a01b2006-03-26 09:52:32 +0000968 // If this is zero, don't match, zero matches ISD::isBuildVectorAllZeros.
Dan Gohman475871a2008-07-27 21:46:04 +0000969 if (MaskVal == 0) return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000970
Chris Lattner140a58f2006-04-08 06:46:53 +0000971 // Finally, if this value fits in a 5 bit sext field, return it
Richard Smith1144af32012-08-24 23:29:28 +0000972 if (SignExtend32<5>(MaskVal) == MaskVal)
Owen Anderson825b72b2009-08-11 20:47:22 +0000973 return DAG.getTargetConstant(MaskVal, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +0000974 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000975}
976
Chris Lattner1a635d62006-04-14 06:01:58 +0000977//===----------------------------------------------------------------------===//
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000978// Addressing Mode Selection
979//===----------------------------------------------------------------------===//
980
981/// isIntS16Immediate - This method tests to see if the node is either a 32-bit
982/// or 64-bit immediate, and if the value can be accurately represented as a
983/// sign extension from a 16-bit value. If so, this returns true and the
984/// immediate.
985static bool isIntS16Immediate(SDNode *N, short &Imm) {
986 if (N->getOpcode() != ISD::Constant)
987 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000988
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000989 Imm = (short)cast<ConstantSDNode>(N)->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +0000990 if (N->getValueType(0) == MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000991 return Imm == (int32_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000992 else
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000993 return Imm == (int64_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000994}
Dan Gohman475871a2008-07-27 21:46:04 +0000995static bool isIntS16Immediate(SDValue Op, short &Imm) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000996 return isIntS16Immediate(Op.getNode(), Imm);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000997}
998
999
1000/// SelectAddressRegReg - Given the specified addressed, check to see if it
1001/// can be represented as an indexed [r+r] operation. Returns false if it
1002/// can be more efficiently represented with [r+imm].
Dan Gohman475871a2008-07-27 21:46:04 +00001003bool PPCTargetLowering::SelectAddressRegReg(SDValue N, SDValue &Base,
1004 SDValue &Index,
Dan Gohman73e09142009-01-15 16:29:45 +00001005 SelectionDAG &DAG) const {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001006 short imm = 0;
1007 if (N.getOpcode() == ISD::ADD) {
1008 if (isIntS16Immediate(N.getOperand(1), imm))
1009 return false; // r+i
1010 if (N.getOperand(1).getOpcode() == PPCISD::Lo)
1011 return false; // r+i
Scott Michelfdc40a02009-02-17 22:15:04 +00001012
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001013 Base = N.getOperand(0);
1014 Index = N.getOperand(1);
1015 return true;
1016 } else if (N.getOpcode() == ISD::OR) {
1017 if (isIntS16Immediate(N.getOperand(1), imm))
1018 return false; // r+i can fold it if we can.
Scott Michelfdc40a02009-02-17 22:15:04 +00001019
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001020 // If this is an or of disjoint bitfields, we can codegen this as an add
1021 // (for better address arithmetic) if the LHS and RHS of the OR are provably
1022 // disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001023 APInt LHSKnownZero, LHSKnownOne;
1024 APInt RHSKnownZero, RHSKnownOne;
1025 DAG.ComputeMaskedBits(N.getOperand(0),
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001026 LHSKnownZero, LHSKnownOne);
Scott Michelfdc40a02009-02-17 22:15:04 +00001027
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001028 if (LHSKnownZero.getBoolValue()) {
1029 DAG.ComputeMaskedBits(N.getOperand(1),
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001030 RHSKnownZero, RHSKnownOne);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001031 // If all of the bits are known zero on the LHS or RHS, the add won't
1032 // carry.
Dan Gohmanec59b952008-02-27 21:12:32 +00001033 if (~(LHSKnownZero | RHSKnownZero) == 0) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001034 Base = N.getOperand(0);
1035 Index = N.getOperand(1);
1036 return true;
1037 }
1038 }
1039 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001040
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001041 return false;
1042}
1043
1044/// Returns true if the address N can be represented by a base register plus
1045/// a signed 16-bit displacement [r+imm], and if it is not better
1046/// represented as reg+reg.
Dan Gohman475871a2008-07-27 21:46:04 +00001047bool PPCTargetLowering::SelectAddressRegImm(SDValue N, SDValue &Disp,
Dan Gohman73e09142009-01-15 16:29:45 +00001048 SDValue &Base,
1049 SelectionDAG &DAG) const {
Dale Johannesenf5f5dce2009-02-06 19:16:40 +00001050 // FIXME dl should come from parent load or store, not from address
1051 DebugLoc dl = N.getDebugLoc();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001052 // If this can be more profitably realized as r+r, fail.
1053 if (SelectAddressRegReg(N, Disp, Base, DAG))
1054 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001055
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001056 if (N.getOpcode() == ISD::ADD) {
1057 short imm = 0;
1058 if (isIntS16Immediate(N.getOperand(1), imm)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001059 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001060 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
1061 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1062 } else {
1063 Base = N.getOperand(0);
1064 }
1065 return true; // [r+i]
1066 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
1067 // Match LOAD (ADD (X, Lo(G))).
Gabor Greif413ca0d2012-04-20 11:41:38 +00001068 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001069 && "Cannot handle constant offsets yet!");
1070 Disp = N.getOperand(1).getOperand(0); // The global address.
1071 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
Roman Divackyfd42ed62012-06-04 17:36:38 +00001072 Disp.getOpcode() == ISD::TargetGlobalTLSAddress ||
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001073 Disp.getOpcode() == ISD::TargetConstantPool ||
1074 Disp.getOpcode() == ISD::TargetJumpTable);
1075 Base = N.getOperand(0);
1076 return true; // [&g+r]
1077 }
1078 } else if (N.getOpcode() == ISD::OR) {
1079 short imm = 0;
1080 if (isIntS16Immediate(N.getOperand(1), imm)) {
1081 // If this is an or of disjoint bitfields, we can codegen this as an add
1082 // (for better address arithmetic) if the LHS and RHS of the OR are
1083 // provably disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001084 APInt LHSKnownZero, LHSKnownOne;
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00001085 DAG.ComputeMaskedBits(N.getOperand(0), LHSKnownZero, LHSKnownOne);
Bill Wendling3e98c302008-03-24 23:16:37 +00001086
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001087 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001088 // If all of the bits are known zero on the LHS or RHS, the add won't
1089 // carry.
1090 Base = N.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001091 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001092 return true;
1093 }
1094 }
1095 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
1096 // Loading from a constant address.
Scott Michelfdc40a02009-02-17 22:15:04 +00001097
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001098 // If this address fits entirely in a 16-bit sext immediate field, codegen
1099 // this as "d, 0"
1100 short Imm;
1101 if (isIntS16Immediate(CN, Imm)) {
1102 Disp = DAG.getTargetConstant(Imm, CN->getValueType(0));
Hal Finkel76973702013-03-21 23:45:03 +00001103 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::ZERO8 : PPC::ZERO,
1104 CN->getValueType(0));
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001105 return true;
1106 }
Chris Lattnerbc681d62007-02-17 06:44:03 +00001107
1108 // Handle 32-bit sext immediates with LIS + addr mode.
Owen Anderson825b72b2009-08-11 20:47:22 +00001109 if (CN->getValueType(0) == MVT::i32 ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001110 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) {
1111 int Addr = (int)CN->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00001112
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001113 // Otherwise, break this down into an LIS + disp.
Owen Anderson825b72b2009-08-11 20:47:22 +00001114 Disp = DAG.getTargetConstant((short)Addr, MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00001115
Owen Anderson825b72b2009-08-11 20:47:22 +00001116 Base = DAG.getTargetConstant((Addr - (signed short)Addr) >> 16, MVT::i32);
1117 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman602b0c82009-09-25 18:54:59 +00001118 Base = SDValue(DAG.getMachineNode(Opc, dl, CN->getValueType(0), Base), 0);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001119 return true;
1120 }
1121 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001122
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001123 Disp = DAG.getTargetConstant(0, getPointerTy());
1124 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
1125 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1126 else
1127 Base = N;
1128 return true; // [r+0]
1129}
1130
1131/// SelectAddressRegRegOnly - Given the specified addressed, force it to be
1132/// represented as an indexed [r+r] operation.
Dan Gohman475871a2008-07-27 21:46:04 +00001133bool PPCTargetLowering::SelectAddressRegRegOnly(SDValue N, SDValue &Base,
1134 SDValue &Index,
Dan Gohman73e09142009-01-15 16:29:45 +00001135 SelectionDAG &DAG) const {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001136 // Check to see if we can easily represent this as an [r+r] address. This
1137 // will fail if it thinks that the address is more profitably represented as
1138 // reg+imm, e.g. where imm = 0.
1139 if (SelectAddressRegReg(N, Base, Index, DAG))
1140 return true;
Scott Michelfdc40a02009-02-17 22:15:04 +00001141
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001142 // If the operand is an addition, always emit this as [r+r], since this is
1143 // better (for code size, and execution, as the memop does the add for free)
1144 // than emitting an explicit add.
1145 if (N.getOpcode() == ISD::ADD) {
1146 Base = N.getOperand(0);
1147 Index = N.getOperand(1);
1148 return true;
1149 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001150
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001151 // Otherwise, do it the hard way, using R0 as the base register.
Hal Finkel76973702013-03-21 23:45:03 +00001152 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::ZERO8 : PPC::ZERO,
1153 N.getValueType());
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001154 Index = N;
1155 return true;
1156}
1157
1158/// SelectAddressRegImmShift - Returns true if the address N can be
1159/// represented by a base register plus a signed 14-bit displacement
1160/// [r+imm*4]. Suitable for use by STD and friends.
Dan Gohman475871a2008-07-27 21:46:04 +00001161bool PPCTargetLowering::SelectAddressRegImmShift(SDValue N, SDValue &Disp,
1162 SDValue &Base,
Dan Gohman73e09142009-01-15 16:29:45 +00001163 SelectionDAG &DAG) const {
Dale Johannesenf5f5dce2009-02-06 19:16:40 +00001164 // FIXME dl should come from the parent load or store, not the address
1165 DebugLoc dl = N.getDebugLoc();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001166 // If this can be more profitably realized as r+r, fail.
1167 if (SelectAddressRegReg(N, Disp, Base, DAG))
1168 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001169
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001170 if (N.getOpcode() == ISD::ADD) {
1171 short imm = 0;
1172 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
Gabor Greifc77d6782012-04-20 08:58:49 +00001173 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001174 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
1175 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1176 } else {
1177 Base = N.getOperand(0);
1178 }
1179 return true; // [r+i]
1180 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
1181 // Match LOAD (ADD (X, Lo(G))).
Gabor Greif413ca0d2012-04-20 11:41:38 +00001182 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001183 && "Cannot handle constant offsets yet!");
1184 Disp = N.getOperand(1).getOperand(0); // The global address.
1185 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
1186 Disp.getOpcode() == ISD::TargetConstantPool ||
1187 Disp.getOpcode() == ISD::TargetJumpTable);
1188 Base = N.getOperand(0);
1189 return true; // [&g+r]
1190 }
1191 } else if (N.getOpcode() == ISD::OR) {
1192 short imm = 0;
1193 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
1194 // If this is an or of disjoint bitfields, we can codegen this as an add
1195 // (for better address arithmetic) if the LHS and RHS of the OR are
1196 // provably disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001197 APInt LHSKnownZero, LHSKnownOne;
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00001198 DAG.ComputeMaskedBits(N.getOperand(0), LHSKnownZero, LHSKnownOne);
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001199 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001200 // If all of the bits are known zero on the LHS or RHS, the add won't
1201 // carry.
1202 Base = N.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001203 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001204 return true;
1205 }
1206 }
1207 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001208 // Loading from a constant address. Verify low two bits are clear.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001209 if ((CN->getZExtValue() & 3) == 0) {
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001210 // If this address fits entirely in a 14-bit sext immediate field, codegen
1211 // this as "d, 0"
1212 short Imm;
1213 if (isIntS16Immediate(CN, Imm)) {
1214 Disp = DAG.getTargetConstant((unsigned short)Imm >> 2, getPointerTy());
Hal Finkel76973702013-03-21 23:45:03 +00001215 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::ZERO8 : PPC::ZERO,
1216 CN->getValueType(0));
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001217 return true;
1218 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001219
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001220 // Fold the low-part of 32-bit absolute addresses into addr mode.
Owen Anderson825b72b2009-08-11 20:47:22 +00001221 if (CN->getValueType(0) == MVT::i32 ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001222 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) {
1223 int Addr = (int)CN->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00001224
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001225 // Otherwise, break this down into an LIS + disp.
Owen Anderson825b72b2009-08-11 20:47:22 +00001226 Disp = DAG.getTargetConstant((short)Addr >> 2, MVT::i32);
1227 Base = DAG.getTargetConstant((Addr-(signed short)Addr) >> 16, MVT::i32);
1228 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman602b0c82009-09-25 18:54:59 +00001229 Base = SDValue(DAG.getMachineNode(Opc, dl, CN->getValueType(0), Base),0);
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001230 return true;
1231 }
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001232 }
1233 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001234
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001235 Disp = DAG.getTargetConstant(0, getPointerTy());
1236 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
1237 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1238 else
1239 Base = N;
1240 return true; // [r+0]
1241}
1242
1243
1244/// getPreIndexedAddressParts - returns true by value, base pointer and
1245/// offset pointer and addressing mode by reference if the node's address
1246/// can be legally represented as pre-indexed load / store address.
Dan Gohman475871a2008-07-27 21:46:04 +00001247bool PPCTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
1248 SDValue &Offset,
Evan Cheng144d8f02006-11-09 17:55:04 +00001249 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00001250 SelectionDAG &DAG) const {
Hal Finkel77838f92012-06-04 02:21:00 +00001251 if (DisablePPCPreinc) return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001252
Ulrich Weigand881a7152013-03-22 14:58:48 +00001253 bool isLoad = true;
Dan Gohman475871a2008-07-27 21:46:04 +00001254 SDValue Ptr;
Owen Andersone50ed302009-08-10 22:56:29 +00001255 EVT VT;
Hal Finkel08a215c2013-03-18 23:00:58 +00001256 unsigned Alignment;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001257 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
1258 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001259 VT = LD->getMemoryVT();
Hal Finkel08a215c2013-03-18 23:00:58 +00001260 Alignment = LD->getAlignment();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001261 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001262 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001263 VT = ST->getMemoryVT();
Hal Finkel08a215c2013-03-18 23:00:58 +00001264 Alignment = ST->getAlignment();
Ulrich Weigand881a7152013-03-22 14:58:48 +00001265 isLoad = false;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001266 } else
1267 return false;
1268
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001269 // PowerPC doesn't have preinc load/store instructions for vectors.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001270 if (VT.isVector())
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001271 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001272
Ulrich Weigand881a7152013-03-22 14:58:48 +00001273 if (SelectAddressRegReg(Ptr, Base, Offset, DAG)) {
1274
1275 // Common code will reject creating a pre-inc form if the base pointer
1276 // is a frame index, or if N is a store and the base pointer is either
1277 // the same as or a predecessor of the value being stored. Check for
1278 // those situations here, and try with swapped Base/Offset instead.
1279 bool Swap = false;
1280
1281 if (isa<FrameIndexSDNode>(Base) || isa<RegisterSDNode>(Base))
1282 Swap = true;
1283 else if (!isLoad) {
1284 SDValue Val = cast<StoreSDNode>(N)->getValue();
1285 if (Val == Base || Base.getNode()->isPredecessorOf(Val.getNode()))
1286 Swap = true;
1287 }
1288
1289 if (Swap)
1290 std::swap(Base, Offset);
1291
Hal Finkel0fcdd8b2012-06-20 15:43:03 +00001292 AM = ISD::PRE_INC;
1293 return true;
Hal Finkelac81cc32012-06-19 02:34:32 +00001294 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001295
Chris Lattner0851b4f2006-11-15 19:55:13 +00001296 // LDU/STU use reg+imm*4, others use reg+imm.
Owen Anderson825b72b2009-08-11 20:47:22 +00001297 if (VT != MVT::i64) {
Chris Lattner0851b4f2006-11-15 19:55:13 +00001298 // reg + imm
1299 if (!SelectAddressRegImm(Ptr, Offset, Base, DAG))
1300 return false;
1301 } else {
Hal Finkel08a215c2013-03-18 23:00:58 +00001302 // LDU/STU need an address with at least 4-byte alignment.
1303 if (Alignment < 4)
1304 return false;
1305
Chris Lattner0851b4f2006-11-15 19:55:13 +00001306 // reg + imm * 4.
1307 if (!SelectAddressRegImmShift(Ptr, Offset, Base, DAG))
1308 return false;
1309 }
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001310
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001311 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Chris Lattner0851b4f2006-11-15 19:55:13 +00001312 // PPC64 doesn't have lwau, but it does have lwaux. Reject preinc load of
1313 // sext i32 to i64 when addr mode is r+i.
Owen Anderson825b72b2009-08-11 20:47:22 +00001314 if (LD->getValueType(0) == MVT::i64 && LD->getMemoryVT() == MVT::i32 &&
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001315 LD->getExtensionType() == ISD::SEXTLOAD &&
1316 isa<ConstantSDNode>(Offset))
1317 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001318 }
1319
Chris Lattner4eab7142006-11-10 02:08:47 +00001320 AM = ISD::PRE_INC;
1321 return true;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001322}
1323
1324//===----------------------------------------------------------------------===//
Chris Lattner1a635d62006-04-14 06:01:58 +00001325// LowerOperation implementation
1326//===----------------------------------------------------------------------===//
1327
Chris Lattner1e61e692010-11-15 02:46:57 +00001328/// GetLabelAccessInfo - Return true if we should reference labels using a
1329/// PICBase, set the HiOpFlags and LoOpFlags to the target MO flags.
1330static bool GetLabelAccessInfo(const TargetMachine &TM, unsigned &HiOpFlags,
Chris Lattner6d2ff122010-11-15 03:13:19 +00001331 unsigned &LoOpFlags, const GlobalValue *GV = 0) {
1332 HiOpFlags = PPCII::MO_HA16;
1333 LoOpFlags = PPCII::MO_LO16;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001334
Chris Lattner1e61e692010-11-15 02:46:57 +00001335 // Don't use the pic base if not in PIC relocation model. Or if we are on a
1336 // non-darwin platform. We don't support PIC on other platforms yet.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001337 bool isPIC = TM.getRelocationModel() == Reloc::PIC_ &&
Chris Lattner1e61e692010-11-15 02:46:57 +00001338 TM.getSubtarget<PPCSubtarget>().isDarwin();
Chris Lattner6d2ff122010-11-15 03:13:19 +00001339 if (isPIC) {
1340 HiOpFlags |= PPCII::MO_PIC_FLAG;
1341 LoOpFlags |= PPCII::MO_PIC_FLAG;
1342 }
1343
1344 // If this is a reference to a global value that requires a non-lazy-ptr, make
1345 // sure that instruction lowering adds it.
1346 if (GV && TM.getSubtarget<PPCSubtarget>().hasLazyResolverStub(GV, TM)) {
1347 HiOpFlags |= PPCII::MO_NLP_FLAG;
1348 LoOpFlags |= PPCII::MO_NLP_FLAG;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001349
Chris Lattner6d2ff122010-11-15 03:13:19 +00001350 if (GV->hasHiddenVisibility()) {
1351 HiOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG;
1352 LoOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG;
1353 }
1354 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001355
Chris Lattner1e61e692010-11-15 02:46:57 +00001356 return isPIC;
1357}
1358
1359static SDValue LowerLabelRef(SDValue HiPart, SDValue LoPart, bool isPIC,
1360 SelectionDAG &DAG) {
1361 EVT PtrVT = HiPart.getValueType();
1362 SDValue Zero = DAG.getConstant(0, PtrVT);
1363 DebugLoc DL = HiPart.getDebugLoc();
1364
1365 SDValue Hi = DAG.getNode(PPCISD::Hi, DL, PtrVT, HiPart, Zero);
1366 SDValue Lo = DAG.getNode(PPCISD::Lo, DL, PtrVT, LoPart, Zero);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001367
Chris Lattner1e61e692010-11-15 02:46:57 +00001368 // With PIC, the first instruction is actually "GR+hi(&G)".
1369 if (isPIC)
1370 Hi = DAG.getNode(ISD::ADD, DL, PtrVT,
1371 DAG.getNode(PPCISD::GlobalBaseReg, DL, PtrVT), Hi);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001372
Chris Lattner1e61e692010-11-15 02:46:57 +00001373 // Generate non-pic code that has direct accesses to the constant pool.
1374 // The address of the global is just (hi(&g)+lo(&g)).
1375 return DAG.getNode(ISD::ADD, DL, PtrVT, Hi, Lo);
1376}
1377
Scott Michelfdc40a02009-02-17 22:15:04 +00001378SDValue PPCTargetLowering::LowerConstantPool(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001379 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001380 EVT PtrVT = Op.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +00001381 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman46510a72010-04-15 01:51:59 +00001382 const Constant *C = CP->getConstVal();
Chris Lattner1a635d62006-04-14 06:01:58 +00001383
Roman Divacky9fb8b492012-08-24 16:26:02 +00001384 // 64-bit SVR4 ABI code is always position-independent.
1385 // The actual address of the GlobalValue is stored in the TOC.
1386 if (PPCSubTarget.isSVR4ABI() && PPCSubTarget.isPPC64()) {
1387 SDValue GA = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0);
1388 return DAG.getNode(PPCISD::TOC_ENTRY, CP->getDebugLoc(), MVT::i64, GA,
1389 DAG.getRegister(PPC::X2, MVT::i64));
1390 }
1391
Chris Lattner1e61e692010-11-15 02:46:57 +00001392 unsigned MOHiFlag, MOLoFlag;
1393 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
1394 SDValue CPIHi =
1395 DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOHiFlag);
1396 SDValue CPILo =
1397 DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOLoFlag);
1398 return LowerLabelRef(CPIHi, CPILo, isPIC, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00001399}
1400
Dan Gohmand858e902010-04-17 15:26:15 +00001401SDValue PPCTargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001402 EVT PtrVT = Op.getValueType();
Nate Begeman37efe672006-04-22 18:53:45 +00001403 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001404
Roman Divacky9fb8b492012-08-24 16:26:02 +00001405 // 64-bit SVR4 ABI code is always position-independent.
1406 // The actual address of the GlobalValue is stored in the TOC.
1407 if (PPCSubTarget.isSVR4ABI() && PPCSubTarget.isPPC64()) {
1408 SDValue GA = DAG.getTargetJumpTable(JT->getIndex(), PtrVT);
1409 return DAG.getNode(PPCISD::TOC_ENTRY, JT->getDebugLoc(), MVT::i64, GA,
1410 DAG.getRegister(PPC::X2, MVT::i64));
1411 }
1412
Chris Lattner1e61e692010-11-15 02:46:57 +00001413 unsigned MOHiFlag, MOLoFlag;
1414 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
1415 SDValue JTIHi = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOHiFlag);
1416 SDValue JTILo = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOLoFlag);
1417 return LowerLabelRef(JTIHi, JTILo, isPIC, DAG);
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +00001418}
1419
Dan Gohmand858e902010-04-17 15:26:15 +00001420SDValue PPCTargetLowering::LowerBlockAddress(SDValue Op,
1421 SelectionDAG &DAG) const {
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001422 EVT PtrVT = Op.getValueType();
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001423
Dan Gohman46510a72010-04-15 01:51:59 +00001424 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001425
Chris Lattner1e61e692010-11-15 02:46:57 +00001426 unsigned MOHiFlag, MOLoFlag;
1427 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
Michael Liao6c7ccaa2012-09-12 21:43:09 +00001428 SDValue TgtBAHi = DAG.getTargetBlockAddress(BA, PtrVT, 0, MOHiFlag);
1429 SDValue TgtBALo = DAG.getTargetBlockAddress(BA, PtrVT, 0, MOLoFlag);
Chris Lattner1e61e692010-11-15 02:46:57 +00001430 return LowerLabelRef(TgtBAHi, TgtBALo, isPIC, DAG);
1431}
1432
Roman Divackyfd42ed62012-06-04 17:36:38 +00001433SDValue PPCTargetLowering::LowerGlobalTLSAddress(SDValue Op,
1434 SelectionDAG &DAG) const {
1435
1436 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
1437 DebugLoc dl = GA->getDebugLoc();
1438 const GlobalValue *GV = GA->getGlobal();
1439 EVT PtrVT = getPointerTy();
1440 bool is64bit = PPCSubTarget.isPPC64();
1441
Bill Schmidtd7802bf2012-12-04 16:18:08 +00001442 TLSModel::Model Model = getTargetMachine().getTLSModel(GV);
Roman Divackyfd42ed62012-06-04 17:36:38 +00001443
Bill Schmidtd7802bf2012-12-04 16:18:08 +00001444 if (Model == TLSModel::LocalExec) {
1445 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1446 PPCII::MO_TPREL16_HA);
1447 SDValue TGALo = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1448 PPCII::MO_TPREL16_LO);
1449 SDValue TLSReg = DAG.getRegister(is64bit ? PPC::X13 : PPC::R2,
1450 is64bit ? MVT::i64 : MVT::i32);
1451 SDValue Hi = DAG.getNode(PPCISD::Hi, dl, PtrVT, TGAHi, TLSReg);
1452 return DAG.getNode(PPCISD::Lo, dl, PtrVT, TGALo, Hi);
1453 }
Roman Divackyfd42ed62012-06-04 17:36:38 +00001454
Bill Schmidtd7802bf2012-12-04 16:18:08 +00001455 if (!is64bit)
1456 llvm_unreachable("only local-exec is currently supported for ppc32");
1457
Bill Schmidt57ac1f42012-12-11 20:30:11 +00001458 if (Model == TLSModel::InitialExec) {
Bill Schmidtdfebc4c2012-12-13 18:45:54 +00001459 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, 0);
1460 SDValue GOTReg = DAG.getRegister(PPC::X2, MVT::i64);
Bill Schmidtb453e162012-12-14 17:02:38 +00001461 SDValue TPOffsetHi = DAG.getNode(PPCISD::ADDIS_GOT_TPREL_HA, dl,
1462 PtrVT, GOTReg, TGA);
1463 SDValue TPOffset = DAG.getNode(PPCISD::LD_GOT_TPREL_L, dl,
1464 PtrVT, TGA, TPOffsetHi);
Bill Schmidtdfebc4c2012-12-13 18:45:54 +00001465 return DAG.getNode(PPCISD::ADD_TLS, dl, PtrVT, TPOffset, TGA);
Bill Schmidt57ac1f42012-12-11 20:30:11 +00001466 }
Bill Schmidtd7802bf2012-12-04 16:18:08 +00001467
Bill Schmidt57ac1f42012-12-11 20:30:11 +00001468 if (Model == TLSModel::GeneralDynamic) {
1469 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, 0);
1470 SDValue GOTReg = DAG.getRegister(PPC::X2, MVT::i64);
1471 SDValue GOTEntryHi = DAG.getNode(PPCISD::ADDIS_TLSGD_HA, dl, PtrVT,
1472 GOTReg, TGA);
1473 SDValue GOTEntry = DAG.getNode(PPCISD::ADDI_TLSGD_L, dl, PtrVT,
1474 GOTEntryHi, TGA);
1475
1476 // We need a chain node, and don't have one handy. The underlying
1477 // call has no side effects, so using the function entry node
1478 // suffices.
1479 SDValue Chain = DAG.getEntryNode();
1480 Chain = DAG.getCopyToReg(Chain, dl, PPC::X3, GOTEntry);
1481 SDValue ParmReg = DAG.getRegister(PPC::X3, MVT::i64);
1482 SDValue TLSAddr = DAG.getNode(PPCISD::GET_TLS_ADDR, dl,
1483 PtrVT, ParmReg, TGA);
Bill Schmidt349c2782012-12-12 19:29:35 +00001484 // The return value from GET_TLS_ADDR really is in X3 already, but
1485 // some hacks are needed here to tie everything together. The extra
1486 // copies dissolve during subsequent transforms.
Bill Schmidt57ac1f42012-12-11 20:30:11 +00001487 Chain = DAG.getCopyToReg(Chain, dl, PPC::X3, TLSAddr);
1488 return DAG.getCopyFromReg(Chain, dl, PPC::X3, PtrVT);
1489 }
1490
Bill Schmidt349c2782012-12-12 19:29:35 +00001491 if (Model == TLSModel::LocalDynamic) {
1492 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, 0);
1493 SDValue GOTReg = DAG.getRegister(PPC::X2, MVT::i64);
1494 SDValue GOTEntryHi = DAG.getNode(PPCISD::ADDIS_TLSLD_HA, dl, PtrVT,
1495 GOTReg, TGA);
1496 SDValue GOTEntry = DAG.getNode(PPCISD::ADDI_TLSLD_L, dl, PtrVT,
1497 GOTEntryHi, TGA);
1498
1499 // We need a chain node, and don't have one handy. The underlying
1500 // call has no side effects, so using the function entry node
1501 // suffices.
1502 SDValue Chain = DAG.getEntryNode();
1503 Chain = DAG.getCopyToReg(Chain, dl, PPC::X3, GOTEntry);
1504 SDValue ParmReg = DAG.getRegister(PPC::X3, MVT::i64);
1505 SDValue TLSAddr = DAG.getNode(PPCISD::GET_TLSLD_ADDR, dl,
1506 PtrVT, ParmReg, TGA);
1507 // The return value from GET_TLSLD_ADDR really is in X3 already, but
1508 // some hacks are needed here to tie everything together. The extra
1509 // copies dissolve during subsequent transforms.
1510 Chain = DAG.getCopyToReg(Chain, dl, PPC::X3, TLSAddr);
1511 SDValue DtvOffsetHi = DAG.getNode(PPCISD::ADDIS_DTPREL_HA, dl, PtrVT,
Bill Schmidt1e18b862012-12-13 20:57:10 +00001512 Chain, ParmReg, TGA);
Bill Schmidt349c2782012-12-12 19:29:35 +00001513 return DAG.getNode(PPCISD::ADDI_DTPREL_L, dl, PtrVT, DtvOffsetHi, TGA);
1514 }
1515
1516 llvm_unreachable("Unknown TLS model!");
Roman Divackyfd42ed62012-06-04 17:36:38 +00001517}
1518
Chris Lattner1e61e692010-11-15 02:46:57 +00001519SDValue PPCTargetLowering::LowerGlobalAddress(SDValue Op,
1520 SelectionDAG &DAG) const {
1521 EVT PtrVT = Op.getValueType();
1522 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
1523 DebugLoc DL = GSDN->getDebugLoc();
1524 const GlobalValue *GV = GSDN->getGlobal();
1525
Chris Lattner1e61e692010-11-15 02:46:57 +00001526 // 64-bit SVR4 ABI code is always position-independent.
1527 // The actual address of the GlobalValue is stored in the TOC.
1528 if (PPCSubTarget.isSVR4ABI() && PPCSubTarget.isPPC64()) {
1529 SDValue GA = DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset());
1530 return DAG.getNode(PPCISD::TOC_ENTRY, DL, MVT::i64, GA,
1531 DAG.getRegister(PPC::X2, MVT::i64));
1532 }
1533
Chris Lattner6d2ff122010-11-15 03:13:19 +00001534 unsigned MOHiFlag, MOLoFlag;
1535 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag, GV);
Chris Lattner1e61e692010-11-15 02:46:57 +00001536
Chris Lattner6d2ff122010-11-15 03:13:19 +00001537 SDValue GAHi =
1538 DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOHiFlag);
1539 SDValue GALo =
1540 DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOLoFlag);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001541
Chris Lattner6d2ff122010-11-15 03:13:19 +00001542 SDValue Ptr = LowerLabelRef(GAHi, GALo, isPIC, DAG);
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001543
Chris Lattner6d2ff122010-11-15 03:13:19 +00001544 // If the global reference is actually to a non-lazy-pointer, we have to do an
1545 // extra load to get the address of the global.
1546 if (MOHiFlag & PPCII::MO_NLP_FLAG)
1547 Ptr = DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), Ptr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001548 false, false, false, 0);
Chris Lattner6d2ff122010-11-15 03:13:19 +00001549 return Ptr;
Chris Lattner1a635d62006-04-14 06:01:58 +00001550}
1551
Dan Gohmand858e902010-04-17 15:26:15 +00001552SDValue PPCTargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner1a635d62006-04-14 06:01:58 +00001553 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001554 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00001555
Chris Lattner1a635d62006-04-14 06:01:58 +00001556 // If we're comparing for equality to zero, expose the fact that this is
1557 // implented as a ctlz/srl pair on ppc, so that the dag combiner can
1558 // fold the new nodes.
1559 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
1560 if (C->isNullValue() && CC == ISD::SETEQ) {
Owen Andersone50ed302009-08-10 22:56:29 +00001561 EVT VT = Op.getOperand(0).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001562 SDValue Zext = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001563 if (VT.bitsLT(MVT::i32)) {
1564 VT = MVT::i32;
Dale Johannesenf5d97892009-02-04 01:48:28 +00001565 Zext = DAG.getNode(ISD::ZERO_EXTEND, dl, VT, Op.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00001566 }
Duncan Sands83ec4b62008-06-06 12:08:01 +00001567 unsigned Log2b = Log2_32(VT.getSizeInBits());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001568 SDValue Clz = DAG.getNode(ISD::CTLZ, dl, VT, Zext);
1569 SDValue Scc = DAG.getNode(ISD::SRL, dl, VT, Clz,
Owen Anderson825b72b2009-08-11 20:47:22 +00001570 DAG.getConstant(Log2b, MVT::i32));
1571 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Scc);
Chris Lattner1a635d62006-04-14 06:01:58 +00001572 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001573 // Leave comparisons against 0 and -1 alone for now, since they're usually
Chris Lattner1a635d62006-04-14 06:01:58 +00001574 // optimized. FIXME: revisit this when we can custom lower all setcc
1575 // optimizations.
1576 if (C->isAllOnesValue() || C->isNullValue())
Dan Gohman475871a2008-07-27 21:46:04 +00001577 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00001578 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001579
Chris Lattner1a635d62006-04-14 06:01:58 +00001580 // If we have an integer seteq/setne, turn it into a compare against zero
Chris Lattnerac011bc2006-11-14 05:28:08 +00001581 // by xor'ing the rhs with the lhs, which is faster than setting a
1582 // condition register, reading it back out, and masking the correct bit. The
1583 // normal approach here uses sub to do this instead of xor. Using xor exposes
1584 // the result to other bit-twiddling opportunities.
Owen Andersone50ed302009-08-10 22:56:29 +00001585 EVT LHSVT = Op.getOperand(0).getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00001586 if (LHSVT.isInteger() && (CC == ISD::SETEQ || CC == ISD::SETNE)) {
Owen Andersone50ed302009-08-10 22:56:29 +00001587 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00001588 SDValue Sub = DAG.getNode(ISD::XOR, dl, LHSVT, Op.getOperand(0),
Chris Lattner1a635d62006-04-14 06:01:58 +00001589 Op.getOperand(1));
Dale Johannesenf5d97892009-02-04 01:48:28 +00001590 return DAG.getSetCC(dl, VT, Sub, DAG.getConstant(0, LHSVT), CC);
Chris Lattner1a635d62006-04-14 06:01:58 +00001591 }
Dan Gohman475871a2008-07-27 21:46:04 +00001592 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00001593}
1594
Dan Gohman475871a2008-07-27 21:46:04 +00001595SDValue PPCTargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001596 const PPCSubtarget &Subtarget) const {
Roman Divackybdb226e2011-06-28 15:30:42 +00001597 SDNode *Node = Op.getNode();
1598 EVT VT = Node->getValueType(0);
1599 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1600 SDValue InChain = Node->getOperand(0);
1601 SDValue VAListPtr = Node->getOperand(1);
1602 const Value *SV = cast<SrcValueSDNode>(Node->getOperand(2))->getValue();
1603 DebugLoc dl = Node->getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00001604
Roman Divackybdb226e2011-06-28 15:30:42 +00001605 assert(!Subtarget.isPPC64() && "LowerVAARG is PPC32 only");
1606
1607 // gpr_index
1608 SDValue GprIndex = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, InChain,
1609 VAListPtr, MachinePointerInfo(SV), MVT::i8,
1610 false, false, 0);
1611 InChain = GprIndex.getValue(1);
1612
1613 if (VT == MVT::i64) {
1614 // Check if GprIndex is even
1615 SDValue GprAnd = DAG.getNode(ISD::AND, dl, MVT::i32, GprIndex,
1616 DAG.getConstant(1, MVT::i32));
1617 SDValue CC64 = DAG.getSetCC(dl, MVT::i32, GprAnd,
1618 DAG.getConstant(0, MVT::i32), ISD::SETNE);
1619 SDValue GprIndexPlusOne = DAG.getNode(ISD::ADD, dl, MVT::i32, GprIndex,
1620 DAG.getConstant(1, MVT::i32));
1621 // Align GprIndex to be even if it isn't
1622 GprIndex = DAG.getNode(ISD::SELECT, dl, MVT::i32, CC64, GprIndexPlusOne,
1623 GprIndex);
1624 }
1625
1626 // fpr index is 1 byte after gpr
1627 SDValue FprPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1628 DAG.getConstant(1, MVT::i32));
1629
1630 // fpr
1631 SDValue FprIndex = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, InChain,
1632 FprPtr, MachinePointerInfo(SV), MVT::i8,
1633 false, false, 0);
1634 InChain = FprIndex.getValue(1);
1635
1636 SDValue RegSaveAreaPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1637 DAG.getConstant(8, MVT::i32));
1638
1639 SDValue OverflowAreaPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1640 DAG.getConstant(4, MVT::i32));
1641
1642 // areas
1643 SDValue OverflowArea = DAG.getLoad(MVT::i32, dl, InChain, OverflowAreaPtr,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001644 MachinePointerInfo(), false, false,
1645 false, 0);
Roman Divackybdb226e2011-06-28 15:30:42 +00001646 InChain = OverflowArea.getValue(1);
1647
1648 SDValue RegSaveArea = DAG.getLoad(MVT::i32, dl, InChain, RegSaveAreaPtr,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001649 MachinePointerInfo(), false, false,
1650 false, 0);
Roman Divackybdb226e2011-06-28 15:30:42 +00001651 InChain = RegSaveArea.getValue(1);
1652
1653 // select overflow_area if index > 8
1654 SDValue CC = DAG.getSetCC(dl, MVT::i32, VT.isInteger() ? GprIndex : FprIndex,
1655 DAG.getConstant(8, MVT::i32), ISD::SETLT);
1656
Roman Divackybdb226e2011-06-28 15:30:42 +00001657 // adjustment constant gpr_index * 4/8
1658 SDValue RegConstant = DAG.getNode(ISD::MUL, dl, MVT::i32,
1659 VT.isInteger() ? GprIndex : FprIndex,
1660 DAG.getConstant(VT.isInteger() ? 4 : 8,
1661 MVT::i32));
1662
1663 // OurReg = RegSaveArea + RegConstant
1664 SDValue OurReg = DAG.getNode(ISD::ADD, dl, PtrVT, RegSaveArea,
1665 RegConstant);
1666
1667 // Floating types are 32 bytes into RegSaveArea
1668 if (VT.isFloatingPoint())
1669 OurReg = DAG.getNode(ISD::ADD, dl, PtrVT, OurReg,
1670 DAG.getConstant(32, MVT::i32));
1671
1672 // increase {f,g}pr_index by 1 (or 2 if VT is i64)
1673 SDValue IndexPlus1 = DAG.getNode(ISD::ADD, dl, MVT::i32,
1674 VT.isInteger() ? GprIndex : FprIndex,
1675 DAG.getConstant(VT == MVT::i64 ? 2 : 1,
1676 MVT::i32));
1677
1678 InChain = DAG.getTruncStore(InChain, dl, IndexPlus1,
1679 VT.isInteger() ? VAListPtr : FprPtr,
1680 MachinePointerInfo(SV),
1681 MVT::i8, false, false, 0);
1682
1683 // determine if we should load from reg_save_area or overflow_area
1684 SDValue Result = DAG.getNode(ISD::SELECT, dl, PtrVT, CC, OurReg, OverflowArea);
1685
1686 // increase overflow_area by 4/8 if gpr/fpr > 8
1687 SDValue OverflowAreaPlusN = DAG.getNode(ISD::ADD, dl, PtrVT, OverflowArea,
1688 DAG.getConstant(VT.isInteger() ? 4 : 8,
1689 MVT::i32));
1690
1691 OverflowArea = DAG.getNode(ISD::SELECT, dl, MVT::i32, CC, OverflowArea,
1692 OverflowAreaPlusN);
1693
1694 InChain = DAG.getTruncStore(InChain, dl, OverflowArea,
1695 OverflowAreaPtr,
1696 MachinePointerInfo(),
1697 MVT::i32, false, false, 0);
1698
NAKAMURA Takumi25f6b5a2012-08-30 15:52:23 +00001699 return DAG.getLoad(VT, dl, InChain, Result, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001700 false, false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001701}
1702
Duncan Sands4a544a72011-09-06 13:37:06 +00001703SDValue PPCTargetLowering::LowerADJUST_TRAMPOLINE(SDValue Op,
1704 SelectionDAG &DAG) const {
1705 return Op.getOperand(0);
1706}
1707
1708SDValue PPCTargetLowering::LowerINIT_TRAMPOLINE(SDValue Op,
1709 SelectionDAG &DAG) const {
Bill Wendling77959322008-09-17 00:30:57 +00001710 SDValue Chain = Op.getOperand(0);
1711 SDValue Trmp = Op.getOperand(1); // trampoline
1712 SDValue FPtr = Op.getOperand(2); // nested function
1713 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001714 DebugLoc dl = Op.getDebugLoc();
Bill Wendling77959322008-09-17 00:30:57 +00001715
Owen Andersone50ed302009-08-10 22:56:29 +00001716 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00001717 bool isPPC64 = (PtrVT == MVT::i64);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001718 Type *IntPtrTy =
Micah Villmow3574eca2012-10-08 16:38:25 +00001719 DAG.getTargetLoweringInfo().getDataLayout()->getIntPtrType(
Chandler Carruthece6c6b2012-11-01 08:07:29 +00001720 *DAG.getContext());
Bill Wendling77959322008-09-17 00:30:57 +00001721
Scott Michelfdc40a02009-02-17 22:15:04 +00001722 TargetLowering::ArgListTy Args;
Bill Wendling77959322008-09-17 00:30:57 +00001723 TargetLowering::ArgListEntry Entry;
1724
1725 Entry.Ty = IntPtrTy;
1726 Entry.Node = Trmp; Args.push_back(Entry);
1727
1728 // TrampSize == (isPPC64 ? 48 : 40);
1729 Entry.Node = DAG.getConstant(isPPC64 ? 48 : 40,
Owen Anderson825b72b2009-08-11 20:47:22 +00001730 isPPC64 ? MVT::i64 : MVT::i32);
Bill Wendling77959322008-09-17 00:30:57 +00001731 Args.push_back(Entry);
1732
1733 Entry.Node = FPtr; Args.push_back(Entry);
1734 Entry.Node = Nest; Args.push_back(Entry);
Scott Michelfdc40a02009-02-17 22:15:04 +00001735
Bill Wendling77959322008-09-17 00:30:57 +00001736 // Lower to a call to __trampoline_setup(Trmp, TrampSize, FPtr, ctx_reg)
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001737 TargetLowering::CallLoweringInfo CLI(Chain,
1738 Type::getVoidTy(*DAG.getContext()),
1739 false, false, false, false, 0,
1740 CallingConv::C,
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00001741 /*isTailCall=*/false,
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001742 /*doesNotRet=*/false,
1743 /*isReturnValueUsed=*/true,
Bill Wendling77959322008-09-17 00:30:57 +00001744 DAG.getExternalSymbol("__trampoline_setup", PtrVT),
Bill Wendling46ada192010-03-02 01:55:18 +00001745 Args, DAG, dl);
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001746 std::pair<SDValue, SDValue> CallResult = LowerCallTo(CLI);
Bill Wendling77959322008-09-17 00:30:57 +00001747
Duncan Sands4a544a72011-09-06 13:37:06 +00001748 return CallResult.second;
Bill Wendling77959322008-09-17 00:30:57 +00001749}
1750
Dan Gohman475871a2008-07-27 21:46:04 +00001751SDValue PPCTargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001752 const PPCSubtarget &Subtarget) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001753 MachineFunction &MF = DAG.getMachineFunction();
1754 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
1755
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001756 DebugLoc dl = Op.getDebugLoc();
Nicolas Geoffray01119992007-04-03 13:59:52 +00001757
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001758 if (Subtarget.isDarwinABI() || Subtarget.isPPC64()) {
Nicolas Geoffray01119992007-04-03 13:59:52 +00001759 // vastart just stores the address of the VarArgsFrameIndex slot into the
1760 // memory location argument.
Owen Andersone50ed302009-08-10 22:56:29 +00001761 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman1e93df62010-04-17 14:41:14 +00001762 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001763 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner6229d0a2010-09-21 18:41:36 +00001764 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1),
1765 MachinePointerInfo(SV),
David Greene534502d12010-02-15 16:56:53 +00001766 false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001767 }
1768
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001769 // For the 32-bit SVR4 ABI we follow the layout of the va_list struct.
Nicolas Geoffray01119992007-04-03 13:59:52 +00001770 // We suppose the given va_list is already allocated.
1771 //
1772 // typedef struct {
1773 // char gpr; /* index into the array of 8 GPRs
1774 // * stored in the register save area
1775 // * gpr=0 corresponds to r3,
1776 // * gpr=1 to r4, etc.
1777 // */
1778 // char fpr; /* index into the array of 8 FPRs
1779 // * stored in the register save area
1780 // * fpr=0 corresponds to f1,
1781 // * fpr=1 to f2, etc.
1782 // */
1783 // char *overflow_arg_area;
1784 // /* location on stack that holds
1785 // * the next overflow argument
1786 // */
1787 // char *reg_save_area;
1788 // /* where r3:r10 and f1:f8 (if saved)
1789 // * are stored
1790 // */
1791 // } va_list[1];
1792
1793
Dan Gohman1e93df62010-04-17 14:41:14 +00001794 SDValue ArgGPR = DAG.getConstant(FuncInfo->getVarArgsNumGPR(), MVT::i32);
1795 SDValue ArgFPR = DAG.getConstant(FuncInfo->getVarArgsNumFPR(), MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00001796
Nicolas Geoffray01119992007-04-03 13:59:52 +00001797
Owen Andersone50ed302009-08-10 22:56:29 +00001798 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michelfdc40a02009-02-17 22:15:04 +00001799
Dan Gohman1e93df62010-04-17 14:41:14 +00001800 SDValue StackOffsetFI = DAG.getFrameIndex(FuncInfo->getVarArgsStackOffset(),
1801 PtrVT);
1802 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
1803 PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001804
Duncan Sands83ec4b62008-06-06 12:08:01 +00001805 uint64_t FrameOffset = PtrVT.getSizeInBits()/8;
Dan Gohman475871a2008-07-27 21:46:04 +00001806 SDValue ConstFrameOffset = DAG.getConstant(FrameOffset, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001807
Duncan Sands83ec4b62008-06-06 12:08:01 +00001808 uint64_t StackOffset = PtrVT.getSizeInBits()/8 - 1;
Dan Gohman475871a2008-07-27 21:46:04 +00001809 SDValue ConstStackOffset = DAG.getConstant(StackOffset, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001810
1811 uint64_t FPROffset = 1;
Dan Gohman475871a2008-07-27 21:46:04 +00001812 SDValue ConstFPROffset = DAG.getConstant(FPROffset, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001813
Dan Gohman69de1932008-02-06 22:27:42 +00001814 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00001815
Nicolas Geoffray01119992007-04-03 13:59:52 +00001816 // Store first byte : number of int regs
Tilmann Schellerffd02002009-07-03 06:45:56 +00001817 SDValue firstStore = DAG.getTruncStore(Op.getOperand(0), dl, ArgGPR,
Chris Lattnerda2d8e12010-09-21 17:42:31 +00001818 Op.getOperand(1),
1819 MachinePointerInfo(SV),
1820 MVT::i8, false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001821 uint64_t nextOffset = FPROffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001822 SDValue nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, Op.getOperand(1),
Nicolas Geoffray01119992007-04-03 13:59:52 +00001823 ConstFPROffset);
Scott Michelfdc40a02009-02-17 22:15:04 +00001824
Nicolas Geoffray01119992007-04-03 13:59:52 +00001825 // Store second byte : number of float regs
Dan Gohman475871a2008-07-27 21:46:04 +00001826 SDValue secondStore =
Chris Lattnerda2d8e12010-09-21 17:42:31 +00001827 DAG.getTruncStore(firstStore, dl, ArgFPR, nextPtr,
1828 MachinePointerInfo(SV, nextOffset), MVT::i8,
David Greene534502d12010-02-15 16:56:53 +00001829 false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001830 nextOffset += StackOffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001831 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstStackOffset);
Scott Michelfdc40a02009-02-17 22:15:04 +00001832
Nicolas Geoffray01119992007-04-03 13:59:52 +00001833 // Store second word : arguments given on stack
Dan Gohman475871a2008-07-27 21:46:04 +00001834 SDValue thirdStore =
Chris Lattner6229d0a2010-09-21 18:41:36 +00001835 DAG.getStore(secondStore, dl, StackOffsetFI, nextPtr,
1836 MachinePointerInfo(SV, nextOffset),
David Greene534502d12010-02-15 16:56:53 +00001837 false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001838 nextOffset += FrameOffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001839 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstFrameOffset);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001840
1841 // Store third word : arguments given in registers
Chris Lattner6229d0a2010-09-21 18:41:36 +00001842 return DAG.getStore(thirdStore, dl, FR, nextPtr,
1843 MachinePointerInfo(SV, nextOffset),
David Greene534502d12010-02-15 16:56:53 +00001844 false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001845
Chris Lattner1a635d62006-04-14 06:01:58 +00001846}
1847
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00001848#include "PPCGenCallingConv.inc"
1849
Bill Schmidt212af6a2013-02-06 17:33:58 +00001850static bool CC_PPC32_SVR4_Custom_Dummy(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
1851 CCValAssign::LocInfo &LocInfo,
1852 ISD::ArgFlagsTy &ArgFlags,
1853 CCState &State) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001854 return true;
1855}
1856
Bill Schmidt212af6a2013-02-06 17:33:58 +00001857static bool CC_PPC32_SVR4_Custom_AlignArgRegs(unsigned &ValNo, MVT &ValVT,
1858 MVT &LocVT,
1859 CCValAssign::LocInfo &LocInfo,
1860 ISD::ArgFlagsTy &ArgFlags,
1861 CCState &State) {
Craig Topperc5eaae42012-03-11 07:57:25 +00001862 static const uint16_t ArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001863 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1864 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1865 };
1866 const unsigned NumArgRegs = array_lengthof(ArgRegs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001867
Tilmann Schellerffd02002009-07-03 06:45:56 +00001868 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
1869
1870 // Skip one register if the first unallocated register has an even register
1871 // number and there are still argument registers available which have not been
1872 // allocated yet. RegNum is actually an index into ArgRegs, which means we
1873 // need to skip a register if RegNum is odd.
1874 if (RegNum != NumArgRegs && RegNum % 2 == 1) {
1875 State.AllocateReg(ArgRegs[RegNum]);
1876 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001877
Tilmann Schellerffd02002009-07-03 06:45:56 +00001878 // Always return false here, as this function only makes sure that the first
1879 // unallocated register has an odd register number and does not actually
1880 // allocate a register for the current argument.
1881 return false;
1882}
1883
Bill Schmidt212af6a2013-02-06 17:33:58 +00001884static bool CC_PPC32_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, MVT &ValVT,
1885 MVT &LocVT,
1886 CCValAssign::LocInfo &LocInfo,
1887 ISD::ArgFlagsTy &ArgFlags,
1888 CCState &State) {
Craig Topperc5eaae42012-03-11 07:57:25 +00001889 static const uint16_t ArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001890 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1891 PPC::F8
1892 };
1893
1894 const unsigned NumArgRegs = array_lengthof(ArgRegs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001895
Tilmann Schellerffd02002009-07-03 06:45:56 +00001896 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
1897
1898 // If there is only one Floating-point register left we need to put both f64
1899 // values of a split ppc_fp128 value on the stack.
1900 if (RegNum != NumArgRegs && ArgRegs[RegNum] == PPC::F8) {
1901 State.AllocateReg(ArgRegs[RegNum]);
1902 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001903
Tilmann Schellerffd02002009-07-03 06:45:56 +00001904 // Always return false here, as this function only makes sure that the two f64
1905 // values a ppc_fp128 value is split into are both passed in registers or both
1906 // passed on the stack and does not actually allocate a register for the
1907 // current argument.
1908 return false;
1909}
1910
Chris Lattner9f0bc652007-02-25 05:34:32 +00001911/// GetFPR - Get the set of FP registers that should be allocated for arguments,
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001912/// on Darwin.
Craig Topperb78ca422012-03-11 07:16:55 +00001913static const uint16_t *GetFPR() {
1914 static const uint16_t FPR[] = {
Chris Lattner9f0bc652007-02-25 05:34:32 +00001915 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001916 PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12, PPC::F13
Chris Lattner9f0bc652007-02-25 05:34:32 +00001917 };
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001918
Chris Lattner9f0bc652007-02-25 05:34:32 +00001919 return FPR;
1920}
1921
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001922/// CalculateStackSlotSize - Calculates the size reserved for this argument on
1923/// the stack.
Owen Andersone50ed302009-08-10 22:56:29 +00001924static unsigned CalculateStackSlotSize(EVT ArgVT, ISD::ArgFlagsTy Flags,
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001925 unsigned PtrByteSize) {
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001926 unsigned ArgSize = ArgVT.getSizeInBits()/8;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001927 if (Flags.isByVal())
1928 ArgSize = Flags.getByValSize();
1929 ArgSize = ((ArgSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
1930
1931 return ArgSize;
1932}
1933
Dan Gohman475871a2008-07-27 21:46:04 +00001934SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001935PPCTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001936 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001937 const SmallVectorImpl<ISD::InputArg>
1938 &Ins,
1939 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001940 SmallVectorImpl<SDValue> &InVals)
1941 const {
Bill Schmidtb2544ec2012-10-05 21:27:08 +00001942 if (PPCSubTarget.isSVR4ABI()) {
1943 if (PPCSubTarget.isPPC64())
1944 return LowerFormalArguments_64SVR4(Chain, CallConv, isVarArg, Ins,
1945 dl, DAG, InVals);
1946 else
1947 return LowerFormalArguments_32SVR4(Chain, CallConv, isVarArg, Ins,
1948 dl, DAG, InVals);
Bill Schmidt419f3762012-09-19 15:42:13 +00001949 } else {
Bill Schmidtb2544ec2012-10-05 21:27:08 +00001950 return LowerFormalArguments_Darwin(Chain, CallConv, isVarArg, Ins,
1951 dl, DAG, InVals);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001952 }
1953}
1954
1955SDValue
Bill Schmidt419f3762012-09-19 15:42:13 +00001956PPCTargetLowering::LowerFormalArguments_32SVR4(
Dan Gohman98ca4f22009-08-05 01:29:28 +00001957 SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001958 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001959 const SmallVectorImpl<ISD::InputArg>
1960 &Ins,
1961 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001962 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001963
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001964 // 32-bit SVR4 ABI Stack Frame Layout:
Tilmann Schellerffd02002009-07-03 06:45:56 +00001965 // +-----------------------------------+
1966 // +--> | Back chain |
1967 // | +-----------------------------------+
1968 // | | Floating-point register save area |
1969 // | +-----------------------------------+
1970 // | | General register save area |
1971 // | +-----------------------------------+
1972 // | | CR save word |
1973 // | +-----------------------------------+
1974 // | | VRSAVE save word |
1975 // | +-----------------------------------+
1976 // | | Alignment padding |
1977 // | +-----------------------------------+
1978 // | | Vector register save area |
1979 // | +-----------------------------------+
1980 // | | Local variable space |
1981 // | +-----------------------------------+
1982 // | | Parameter list area |
1983 // | +-----------------------------------+
1984 // | | LR save word |
1985 // | +-----------------------------------+
1986 // SP--> +--- | Back chain |
1987 // +-----------------------------------+
1988 //
1989 // Specifications:
1990 // System V Application Binary Interface PowerPC Processor Supplement
1991 // AltiVec Technology Programming Interface Manual
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001992
Tilmann Schellerffd02002009-07-03 06:45:56 +00001993 MachineFunction &MF = DAG.getMachineFunction();
1994 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman1e93df62010-04-17 14:41:14 +00001995 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Tilmann Schellerffd02002009-07-03 06:45:56 +00001996
Owen Andersone50ed302009-08-10 22:56:29 +00001997 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Tilmann Schellerffd02002009-07-03 06:45:56 +00001998 // Potential tail calls could cause overwriting of argument stack slots.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001999 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
2000 (CallConv == CallingConv::Fast));
Tilmann Schellerffd02002009-07-03 06:45:56 +00002001 unsigned PtrByteSize = 4;
2002
2003 // Assign locations to all of the incoming arguments.
2004 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002005 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00002006 getTargetMachine(), ArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00002007
2008 // Reserve space for the linkage area on the stack.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002009 CCInfo.AllocateStack(PPCFrameLowering::getLinkageSize(false, false), PtrByteSize);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002010
Bill Schmidt212af6a2013-02-06 17:33:58 +00002011 CCInfo.AnalyzeFormalArguments(Ins, CC_PPC32_SVR4);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002012
Tilmann Schellerffd02002009-07-03 06:45:56 +00002013 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2014 CCValAssign &VA = ArgLocs[i];
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002015
Tilmann Schellerffd02002009-07-03 06:45:56 +00002016 // Arguments stored in registers.
2017 if (VA.isRegLoc()) {
Craig Topper44d23822012-02-22 05:59:10 +00002018 const TargetRegisterClass *RC;
Owen Andersone50ed302009-08-10 22:56:29 +00002019 EVT ValVT = VA.getValVT();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002020
Owen Anderson825b72b2009-08-11 20:47:22 +00002021 switch (ValVT.getSimpleVT().SimpleTy) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002022 default:
Dan Gohman98ca4f22009-08-05 01:29:28 +00002023 llvm_unreachable("ValVT not supported by formal arguments Lowering");
Owen Anderson825b72b2009-08-11 20:47:22 +00002024 case MVT::i32:
Craig Topperc9099502012-04-20 06:31:50 +00002025 RC = &PPC::GPRCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00002026 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002027 case MVT::f32:
Craig Topperc9099502012-04-20 06:31:50 +00002028 RC = &PPC::F4RCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00002029 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002030 case MVT::f64:
Craig Topperc9099502012-04-20 06:31:50 +00002031 RC = &PPC::F8RCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00002032 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002033 case MVT::v16i8:
2034 case MVT::v8i16:
2035 case MVT::v4i32:
2036 case MVT::v4f32:
Craig Topperc9099502012-04-20 06:31:50 +00002037 RC = &PPC::VRRCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00002038 break;
2039 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002040
Tilmann Schellerffd02002009-07-03 06:45:56 +00002041 // Transform the arguments stored in physical registers into virtual ones.
Devang Patel68e6bee2011-02-21 23:21:26 +00002042 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002043 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, ValVT);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002044
Dan Gohman98ca4f22009-08-05 01:29:28 +00002045 InVals.push_back(ArgValue);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002046 } else {
2047 // Argument stored in memory.
2048 assert(VA.isMemLoc());
2049
2050 unsigned ArgSize = VA.getLocVT().getSizeInBits() / 8;
2051 int FI = MFI->CreateFixedObject(ArgSize, VA.getLocMemOffset(),
Evan Chenged2ae132010-07-03 00:40:23 +00002052 isImmutable);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002053
2054 // Create load nodes to retrieve arguments from the stack.
2055 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002056 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN,
2057 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002058 false, false, false, 0));
Tilmann Schellerffd02002009-07-03 06:45:56 +00002059 }
2060 }
2061
2062 // Assign locations to all of the incoming aggregate by value arguments.
2063 // Aggregates passed by value are stored in the local variable space of the
2064 // caller's stack frame, right above the parameter list area.
2065 SmallVector<CCValAssign, 16> ByValArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002066 CCState CCByValInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00002067 getTargetMachine(), ByValArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00002068
2069 // Reserve stack space for the allocations in CCInfo.
2070 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
2071
Bill Schmidt212af6a2013-02-06 17:33:58 +00002072 CCByValInfo.AnalyzeFormalArguments(Ins, CC_PPC32_SVR4_ByVal);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002073
2074 // Area that is at least reserved in the caller of this function.
2075 unsigned MinReservedArea = CCByValInfo.getNextStackOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002076
Tilmann Schellerffd02002009-07-03 06:45:56 +00002077 // Set the size that is at least reserved in caller of this function. Tail
2078 // call optimized function's reserved stack space needs to be aligned so that
2079 // taking the difference between two stack areas will result in an aligned
2080 // stack.
2081 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
2082
2083 MinReservedArea =
2084 std::max(MinReservedArea,
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002085 PPCFrameLowering::getMinCallFrameSize(false, false));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002086
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002087 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameLowering()->
Tilmann Schellerffd02002009-07-03 06:45:56 +00002088 getStackAlignment();
2089 unsigned AlignMask = TargetAlign-1;
2090 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002091
Tilmann Schellerffd02002009-07-03 06:45:56 +00002092 FI->setMinReservedArea(MinReservedArea);
2093
2094 SmallVector<SDValue, 8> MemOps;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002095
Tilmann Schellerffd02002009-07-03 06:45:56 +00002096 // If the function takes variable number of arguments, make a frame index for
2097 // the start of the first vararg value... for expansion of llvm.va_start.
2098 if (isVarArg) {
Craig Topperc5eaae42012-03-11 07:57:25 +00002099 static const uint16_t GPArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002100 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
2101 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
2102 };
2103 const unsigned NumGPArgRegs = array_lengthof(GPArgRegs);
2104
Craig Topperc5eaae42012-03-11 07:57:25 +00002105 static const uint16_t FPArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002106 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
2107 PPC::F8
2108 };
2109 const unsigned NumFPArgRegs = array_lengthof(FPArgRegs);
2110
Dan Gohman1e93df62010-04-17 14:41:14 +00002111 FuncInfo->setVarArgsNumGPR(CCInfo.getFirstUnallocated(GPArgRegs,
2112 NumGPArgRegs));
2113 FuncInfo->setVarArgsNumFPR(CCInfo.getFirstUnallocated(FPArgRegs,
2114 NumFPArgRegs));
Tilmann Schellerffd02002009-07-03 06:45:56 +00002115
2116 // Make room for NumGPArgRegs and NumFPArgRegs.
2117 int Depth = NumGPArgRegs * PtrVT.getSizeInBits()/8 +
Owen Anderson825b72b2009-08-11 20:47:22 +00002118 NumFPArgRegs * EVT(MVT::f64).getSizeInBits()/8;
Tilmann Schellerffd02002009-07-03 06:45:56 +00002119
Dan Gohman1e93df62010-04-17 14:41:14 +00002120 FuncInfo->setVarArgsStackOffset(
2121 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00002122 CCInfo.getNextStackOffset(), true));
Tilmann Schellerffd02002009-07-03 06:45:56 +00002123
Dan Gohman1e93df62010-04-17 14:41:14 +00002124 FuncInfo->setVarArgsFrameIndex(MFI->CreateStackObject(Depth, 8, false));
2125 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002126
Jakob Stoklund Olesen4f9af2e2010-10-11 20:43:09 +00002127 // The fixed integer arguments of a variadic function are stored to the
2128 // VarArgsFrameIndex on the stack so that they may be loaded by deferencing
2129 // the result of va_next.
2130 for (unsigned GPRIndex = 0; GPRIndex != NumGPArgRegs; ++GPRIndex) {
2131 // Get an existing live-in vreg, or add a new one.
2132 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(GPArgRegs[GPRIndex]);
2133 if (!VReg)
Devang Patel68e6bee2011-02-21 23:21:26 +00002134 VReg = MF.addLiveIn(GPArgRegs[GPRIndex], &PPC::GPRCRegClass);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002135
Dan Gohman98ca4f22009-08-05 01:29:28 +00002136 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner6229d0a2010-09-21 18:41:36 +00002137 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2138 MachinePointerInfo(), false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002139 MemOps.push_back(Store);
2140 // Increment the address by four for the next argument to store
2141 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
2142 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
2143 }
2144
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002145 // FIXME 32-bit SVR4: We only need to save FP argument registers if CR bit 6
2146 // is set.
Tilmann Schellerffd02002009-07-03 06:45:56 +00002147 // The double arguments are stored to the VarArgsFrameIndex
2148 // on the stack.
Jakob Stoklund Olesen4f9af2e2010-10-11 20:43:09 +00002149 for (unsigned FPRIndex = 0; FPRIndex != NumFPArgRegs; ++FPRIndex) {
2150 // Get an existing live-in vreg, or add a new one.
2151 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(FPArgRegs[FPRIndex]);
2152 if (!VReg)
Devang Patel68e6bee2011-02-21 23:21:26 +00002153 VReg = MF.addLiveIn(FPArgRegs[FPRIndex], &PPC::F8RCRegClass);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002154
Owen Anderson825b72b2009-08-11 20:47:22 +00002155 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::f64);
Chris Lattner6229d0a2010-09-21 18:41:36 +00002156 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2157 MachinePointerInfo(), false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002158 MemOps.push_back(Store);
2159 // Increment the address by eight for the next argument to store
Owen Anderson825b72b2009-08-11 20:47:22 +00002160 SDValue PtrOff = DAG.getConstant(EVT(MVT::f64).getSizeInBits()/8,
Tilmann Schellerffd02002009-07-03 06:45:56 +00002161 PtrVT);
2162 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
2163 }
2164 }
2165
2166 if (!MemOps.empty())
Dan Gohman98ca4f22009-08-05 01:29:28 +00002167 Chain = DAG.getNode(ISD::TokenFactor, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00002168 MVT::Other, &MemOps[0], MemOps.size());
Tilmann Schellerffd02002009-07-03 06:45:56 +00002169
Dan Gohman98ca4f22009-08-05 01:29:28 +00002170 return Chain;
Tilmann Schellerffd02002009-07-03 06:45:56 +00002171}
2172
Bill Schmidt726c2372012-10-23 15:51:16 +00002173// PPC64 passes i8, i16, and i32 values in i64 registers. Promote
2174// value to MVT::i64 and then truncate to the correct register size.
2175SDValue
2176PPCTargetLowering::extendArgForPPC64(ISD::ArgFlagsTy Flags, EVT ObjectVT,
2177 SelectionDAG &DAG, SDValue ArgVal,
2178 DebugLoc dl) const {
2179 if (Flags.isSExt())
2180 ArgVal = DAG.getNode(ISD::AssertSext, dl, MVT::i64, ArgVal,
2181 DAG.getValueType(ObjectVT));
2182 else if (Flags.isZExt())
2183 ArgVal = DAG.getNode(ISD::AssertZext, dl, MVT::i64, ArgVal,
2184 DAG.getValueType(ObjectVT));
2185
2186 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, ArgVal);
2187}
2188
2189// Set the size that is at least reserved in caller of this function. Tail
2190// call optimized functions' reserved stack space needs to be aligned so that
2191// taking the difference between two stack areas will result in an aligned
2192// stack.
2193void
2194PPCTargetLowering::setMinReservedArea(MachineFunction &MF, SelectionDAG &DAG,
2195 unsigned nAltivecParamsAtEnd,
2196 unsigned MinReservedArea,
2197 bool isPPC64) const {
2198 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
2199 // Add the Altivec parameters at the end, if needed.
2200 if (nAltivecParamsAtEnd) {
2201 MinReservedArea = ((MinReservedArea+15)/16)*16;
2202 MinReservedArea += 16*nAltivecParamsAtEnd;
2203 }
2204 MinReservedArea =
2205 std::max(MinReservedArea,
2206 PPCFrameLowering::getMinCallFrameSize(isPPC64, true));
2207 unsigned TargetAlign
2208 = DAG.getMachineFunction().getTarget().getFrameLowering()->
2209 getStackAlignment();
2210 unsigned AlignMask = TargetAlign-1;
2211 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
2212 FI->setMinReservedArea(MinReservedArea);
2213}
2214
Tilmann Schellerffd02002009-07-03 06:45:56 +00002215SDValue
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002216PPCTargetLowering::LowerFormalArguments_64SVR4(
2217 SDValue Chain,
2218 CallingConv::ID CallConv, bool isVarArg,
2219 const SmallVectorImpl<ISD::InputArg>
2220 &Ins,
2221 DebugLoc dl, SelectionDAG &DAG,
2222 SmallVectorImpl<SDValue> &InVals) const {
2223 // TODO: add description of PPC stack frame format, or at least some docs.
2224 //
2225 MachineFunction &MF = DAG.getMachineFunction();
2226 MachineFrameInfo *MFI = MF.getFrameInfo();
2227 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
2228
2229 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
2230 // Potential tail calls could cause overwriting of argument stack slots.
2231 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
2232 (CallConv == CallingConv::Fast));
2233 unsigned PtrByteSize = 8;
2234
2235 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(true, true);
2236 // Area that is at least reserved in caller of this function.
2237 unsigned MinReservedArea = ArgOffset;
2238
2239 static const uint16_t GPR[] = {
2240 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
2241 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
2242 };
2243
2244 static const uint16_t *FPR = GetFPR();
2245
2246 static const uint16_t VR[] = {
2247 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
2248 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
2249 };
2250
2251 const unsigned Num_GPR_Regs = array_lengthof(GPR);
2252 const unsigned Num_FPR_Regs = 13;
2253 const unsigned Num_VR_Regs = array_lengthof(VR);
2254
2255 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
2256
2257 // Add DAG nodes to load the arguments or copy them out of registers. On
2258 // entry to a function on PPC, the arguments start after the linkage area,
2259 // although the first ones are often in registers.
2260
2261 SmallVector<SDValue, 8> MemOps;
2262 unsigned nAltivecParamsAtEnd = 0;
2263 Function::const_arg_iterator FuncArg = MF.getFunction()->arg_begin();
Bill Schmidt49deebb2013-02-20 17:31:41 +00002264 unsigned CurArgIdx = 0;
2265 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo) {
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002266 SDValue ArgVal;
2267 bool needsLoad = false;
2268 EVT ObjectVT = Ins[ArgNo].VT;
2269 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
2270 unsigned ArgSize = ObjSize;
2271 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Bill Schmidt49deebb2013-02-20 17:31:41 +00002272 std::advance(FuncArg, Ins[ArgNo].OrigArgIndex - CurArgIdx);
2273 CurArgIdx = Ins[ArgNo].OrigArgIndex;
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002274
2275 unsigned CurArgOffset = ArgOffset;
2276
2277 // Varargs or 64 bit Altivec parameters are padded to a 16 byte boundary.
2278 if (ObjectVT==MVT::v4f32 || ObjectVT==MVT::v4i32 ||
2279 ObjectVT==MVT::v8i16 || ObjectVT==MVT::v16i8) {
2280 if (isVarArg) {
2281 MinReservedArea = ((MinReservedArea+15)/16)*16;
2282 MinReservedArea += CalculateStackSlotSize(ObjectVT,
2283 Flags,
2284 PtrByteSize);
2285 } else
2286 nAltivecParamsAtEnd++;
2287 } else
2288 // Calculate min reserved area.
2289 MinReservedArea += CalculateStackSlotSize(Ins[ArgNo].VT,
2290 Flags,
2291 PtrByteSize);
2292
2293 // FIXME the codegen can be much improved in some cases.
2294 // We do not have to keep everything in memory.
2295 if (Flags.isByVal()) {
2296 // ObjSize is the true size, ArgSize rounded up to multiple of registers.
2297 ObjSize = Flags.getByValSize();
2298 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Bill Schmidt42d43352012-10-31 01:15:05 +00002299 // Empty aggregate parameters do not take up registers. Examples:
2300 // struct { } a;
2301 // union { } b;
2302 // int c[0];
2303 // etc. However, we have to provide a place-holder in InVals, so
2304 // pretend we have an 8-byte item at the current address for that
2305 // purpose.
2306 if (!ObjSize) {
2307 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
2308 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2309 InVals.push_back(FIN);
2310 continue;
2311 }
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002312 // All aggregates smaller than 8 bytes must be passed right-justified.
Bill Schmidt7a6cb152012-10-16 13:30:53 +00002313 if (ObjSize < PtrByteSize)
2314 CurArgOffset = CurArgOffset + (PtrByteSize - ObjSize);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002315 // The value of the object is its address.
2316 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset, true);
2317 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2318 InVals.push_back(FIN);
Bill Schmidt37900c52012-10-25 13:38:09 +00002319
2320 if (ObjSize < 8) {
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002321 if (GPR_idx != Num_GPR_Regs) {
Bill Schmidt37900c52012-10-25 13:38:09 +00002322 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002323 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidt37900c52012-10-25 13:38:09 +00002324 SDValue Store;
2325
2326 if (ObjSize==1 || ObjSize==2 || ObjSize==4) {
2327 EVT ObjType = (ObjSize == 1 ? MVT::i8 :
2328 (ObjSize == 2 ? MVT::i16 : MVT::i32));
2329 Store = DAG.getTruncStore(Val.getValue(1), dl, Val, FIN,
2330 MachinePointerInfo(FuncArg, CurArgOffset),
2331 ObjType, false, false, 0);
2332 } else {
2333 // For sizes that don't fit a truncating store (3, 5, 6, 7),
2334 // store the whole register as-is to the parameter save area
2335 // slot. The address of the parameter was already calculated
2336 // above (InVals.push_back(FIN)) to be the right-justified
2337 // offset within the slot. For this store, we need a new
2338 // frame index that points at the beginning of the slot.
2339 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
2340 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2341 Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2342 MachinePointerInfo(FuncArg, ArgOffset),
2343 false, false, 0);
2344 }
2345
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002346 MemOps.push_back(Store);
2347 ++GPR_idx;
2348 }
Bill Schmidt37900c52012-10-25 13:38:09 +00002349 // Whether we copied from a register or not, advance the offset
2350 // into the parameter save area by a full doubleword.
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002351 ArgOffset += PtrByteSize;
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002352 continue;
2353 }
Bill Schmidt37900c52012-10-25 13:38:09 +00002354
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002355 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
2356 // Store whatever pieces of the object are in registers
2357 // to memory. ArgOffset will be the address of the beginning
2358 // of the object.
2359 if (GPR_idx != Num_GPR_Regs) {
2360 unsigned VReg;
2361 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2362 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
2363 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2364 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidt37900c52012-10-25 13:38:09 +00002365 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002366 MachinePointerInfo(FuncArg, ArgOffset),
2367 false, false, 0);
2368 MemOps.push_back(Store);
2369 ++GPR_idx;
2370 ArgOffset += PtrByteSize;
2371 } else {
Bill Schmidt7a6cb152012-10-16 13:30:53 +00002372 ArgOffset += ArgSize - j;
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002373 break;
2374 }
2375 }
2376 continue;
2377 }
2378
2379 switch (ObjectVT.getSimpleVT().SimpleTy) {
2380 default: llvm_unreachable("Unhandled argument type!");
2381 case MVT::i32:
2382 case MVT::i64:
2383 if (GPR_idx != Num_GPR_Regs) {
2384 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2385 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
2386
Bill Schmidt726c2372012-10-23 15:51:16 +00002387 if (ObjectVT == MVT::i32)
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002388 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
2389 // value to MVT::i64 and then truncate to the correct register size.
Bill Schmidt726c2372012-10-23 15:51:16 +00002390 ArgVal = extendArgForPPC64(Flags, ObjectVT, DAG, ArgVal, dl);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002391
2392 ++GPR_idx;
2393 } else {
2394 needsLoad = true;
2395 ArgSize = PtrByteSize;
2396 }
2397 ArgOffset += 8;
2398 break;
2399
2400 case MVT::f32:
2401 case MVT::f64:
2402 // Every 8 bytes of argument space consumes one of the GPRs available for
2403 // argument passing.
2404 if (GPR_idx != Num_GPR_Regs) {
2405 ++GPR_idx;
2406 }
2407 if (FPR_idx != Num_FPR_Regs) {
2408 unsigned VReg;
2409
2410 if (ObjectVT == MVT::f32)
2411 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F4RCRegClass);
2412 else
2413 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F8RCRegClass);
2414
2415 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
2416 ++FPR_idx;
2417 } else {
2418 needsLoad = true;
Bill Schmidta867f372012-10-11 15:38:20 +00002419 ArgSize = PtrByteSize;
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002420 }
2421
2422 ArgOffset += 8;
2423 break;
2424 case MVT::v4f32:
2425 case MVT::v4i32:
2426 case MVT::v8i16:
2427 case MVT::v16i8:
2428 // Note that vector arguments in registers don't reserve stack space,
2429 // except in varargs functions.
2430 if (VR_idx != Num_VR_Regs) {
2431 unsigned VReg = MF.addLiveIn(VR[VR_idx], &PPC::VRRCRegClass);
2432 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
2433 if (isVarArg) {
2434 while ((ArgOffset % 16) != 0) {
2435 ArgOffset += PtrByteSize;
2436 if (GPR_idx != Num_GPR_Regs)
2437 GPR_idx++;
2438 }
2439 ArgOffset += 16;
2440 GPR_idx = std::min(GPR_idx+4, Num_GPR_Regs); // FIXME correct for ppc64?
2441 }
2442 ++VR_idx;
2443 } else {
2444 // Vectors are aligned.
2445 ArgOffset = ((ArgOffset+15)/16)*16;
2446 CurArgOffset = ArgOffset;
2447 ArgOffset += 16;
2448 needsLoad = true;
2449 }
2450 break;
2451 }
2452
2453 // We need to load the argument to a virtual register if we determined
2454 // above that we ran out of physical registers of the appropriate type.
2455 if (needsLoad) {
2456 int FI = MFI->CreateFixedObject(ObjSize,
2457 CurArgOffset + (ArgSize - ObjSize),
2458 isImmutable);
2459 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2460 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, MachinePointerInfo(),
2461 false, false, false, 0);
2462 }
2463
2464 InVals.push_back(ArgVal);
2465 }
2466
2467 // Set the size that is at least reserved in caller of this function. Tail
Bill Schmidt726c2372012-10-23 15:51:16 +00002468 // call optimized functions' reserved stack space needs to be aligned so that
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002469 // taking the difference between two stack areas will result in an aligned
2470 // stack.
Bill Schmidt726c2372012-10-23 15:51:16 +00002471 setMinReservedArea(MF, DAG, nAltivecParamsAtEnd, MinReservedArea, true);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002472
2473 // If the function takes variable number of arguments, make a frame index for
2474 // the start of the first vararg value... for expansion of llvm.va_start.
2475 if (isVarArg) {
2476 int Depth = ArgOffset;
2477
2478 FuncInfo->setVarArgsFrameIndex(
Bill Schmidt726c2372012-10-23 15:51:16 +00002479 MFI->CreateFixedObject(PtrByteSize, Depth, true));
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002480 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
2481
2482 // If this function is vararg, store any remaining integer argument regs
2483 // to their spots on the stack so that they may be loaded by deferencing the
2484 // result of va_next.
2485 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
2486 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2487 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
2488 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2489 MachinePointerInfo(), false, false, 0);
2490 MemOps.push_back(Store);
2491 // Increment the address by four for the next argument to store
Bill Schmidt726c2372012-10-23 15:51:16 +00002492 SDValue PtrOff = DAG.getConstant(PtrByteSize, PtrVT);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002493 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
2494 }
2495 }
2496
2497 if (!MemOps.empty())
2498 Chain = DAG.getNode(ISD::TokenFactor, dl,
2499 MVT::Other, &MemOps[0], MemOps.size());
2500
2501 return Chain;
2502}
2503
2504SDValue
2505PPCTargetLowering::LowerFormalArguments_Darwin(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002506 SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002507 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002508 const SmallVectorImpl<ISD::InputArg>
2509 &Ins,
2510 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002511 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002512 // TODO: add description of PPC stack frame format, or at least some docs.
2513 //
2514 MachineFunction &MF = DAG.getMachineFunction();
2515 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman1e93df62010-04-17 14:41:14 +00002516 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00002517
Owen Andersone50ed302009-08-10 22:56:29 +00002518 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00002519 bool isPPC64 = PtrVT == MVT::i64;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002520 // Potential tail calls could cause overwriting of argument stack slots.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002521 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
2522 (CallConv == CallingConv::Fast));
Jim Laskeye9bd7b22006-11-28 14:53:52 +00002523 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Jim Laskey2f616bf2006-11-16 22:43:37 +00002524
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002525 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(isPPC64, true);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002526 // Area that is at least reserved in caller of this function.
2527 unsigned MinReservedArea = ArgOffset;
2528
Craig Topperb78ca422012-03-11 07:16:55 +00002529 static const uint16_t GPR_32[] = { // 32-bit registers.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002530 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
2531 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
2532 };
Craig Topperb78ca422012-03-11 07:16:55 +00002533 static const uint16_t GPR_64[] = { // 64-bit registers.
Chris Lattnerc91a4752006-06-26 22:48:35 +00002534 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
2535 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
2536 };
Scott Michelfdc40a02009-02-17 22:15:04 +00002537
Craig Topperb78ca422012-03-11 07:16:55 +00002538 static const uint16_t *FPR = GetFPR();
Scott Michelfdc40a02009-02-17 22:15:04 +00002539
Craig Topperb78ca422012-03-11 07:16:55 +00002540 static const uint16_t VR[] = {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002541 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
2542 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
2543 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00002544
Owen Anderson718cb662007-09-07 04:06:50 +00002545 const unsigned Num_GPR_Regs = array_lengthof(GPR_32);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002546 const unsigned Num_FPR_Regs = 13;
Owen Anderson718cb662007-09-07 04:06:50 +00002547 const unsigned Num_VR_Regs = array_lengthof( VR);
Jim Laskey2f616bf2006-11-16 22:43:37 +00002548
2549 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00002550
Craig Topperb78ca422012-03-11 07:16:55 +00002551 const uint16_t *GPR = isPPC64 ? GPR_64 : GPR_32;
Scott Michelfdc40a02009-02-17 22:15:04 +00002552
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002553 // In 32-bit non-varargs functions, the stack space for vectors is after the
2554 // stack space for non-vectors. We do not use this space unless we have
2555 // too many vectors to fit in registers, something that only occurs in
Scott Michelfdc40a02009-02-17 22:15:04 +00002556 // constructed examples:), but we have to walk the arglist to figure
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002557 // that out...for the pathological case, compute VecArgOffset as the
2558 // start of the vector parameter area. Computing VecArgOffset is the
2559 // entire point of the following loop.
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002560 unsigned VecArgOffset = ArgOffset;
2561 if (!isVarArg && !isPPC64) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002562 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002563 ++ArgNo) {
Owen Andersone50ed302009-08-10 22:56:29 +00002564 EVT ObjectVT = Ins[ArgNo].VT;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002565 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002566
Duncan Sands276dcbd2008-03-21 09:14:45 +00002567 if (Flags.isByVal()) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002568 // ObjSize is the true size, ArgSize rounded up to multiple of regs.
Benjamin Kramer263109d2012-01-20 14:42:32 +00002569 unsigned ObjSize = Flags.getByValSize();
Scott Michelfdc40a02009-02-17 22:15:04 +00002570 unsigned ArgSize =
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002571 ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
2572 VecArgOffset += ArgSize;
2573 continue;
2574 }
2575
Owen Anderson825b72b2009-08-11 20:47:22 +00002576 switch(ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002577 default: llvm_unreachable("Unhandled argument type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00002578 case MVT::i32:
2579 case MVT::f32:
Bill Schmidt419f3762012-09-19 15:42:13 +00002580 VecArgOffset += 4;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002581 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002582 case MVT::i64: // PPC64
2583 case MVT::f64:
Bill Schmidt419f3762012-09-19 15:42:13 +00002584 // FIXME: We are guaranteed to be !isPPC64 at this point.
2585 // Does MVT::i64 apply?
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002586 VecArgOffset += 8;
2587 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002588 case MVT::v4f32:
2589 case MVT::v4i32:
2590 case MVT::v8i16:
2591 case MVT::v16i8:
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002592 // Nothing to do, we're only looking at Nonvector args here.
2593 break;
2594 }
2595 }
2596 }
2597 // We've found where the vector parameter area in memory is. Skip the
2598 // first 12 parameters; these don't use that memory.
2599 VecArgOffset = ((VecArgOffset+15)/16)*16;
2600 VecArgOffset += 12*16;
2601
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002602 // Add DAG nodes to load the arguments or copy them out of registers. On
Jim Laskey2f616bf2006-11-16 22:43:37 +00002603 // entry to a function on PPC, the arguments start after the linkage area,
2604 // although the first ones are often in registers.
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002605
Dan Gohman475871a2008-07-27 21:46:04 +00002606 SmallVector<SDValue, 8> MemOps;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002607 unsigned nAltivecParamsAtEnd = 0;
Roman Divacky5236ab32012-09-24 20:47:19 +00002608 Function::const_arg_iterator FuncArg = MF.getFunction()->arg_begin();
Bill Schmidta7f2ce82013-05-08 17:22:33 +00002609 unsigned CurArgIdx = 0;
2610 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00002611 SDValue ArgVal;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002612 bool needsLoad = false;
Owen Andersone50ed302009-08-10 22:56:29 +00002613 EVT ObjectVT = Ins[ArgNo].VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002614 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Jim Laskey619965d2006-11-29 13:37:09 +00002615 unsigned ArgSize = ObjSize;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002616 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Bill Schmidta7f2ce82013-05-08 17:22:33 +00002617 std::advance(FuncArg, Ins[ArgNo].OrigArgIndex - CurArgIdx);
2618 CurArgIdx = Ins[ArgNo].OrigArgIndex;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002619
Chris Lattnerbe4849a2006-05-16 18:51:52 +00002620 unsigned CurArgOffset = ArgOffset;
Dale Johannesen8419dd62008-03-07 20:27:40 +00002621
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002622 // Varargs or 64 bit Altivec parameters are padded to a 16 byte boundary.
Owen Anderson825b72b2009-08-11 20:47:22 +00002623 if (ObjectVT==MVT::v4f32 || ObjectVT==MVT::v4i32 ||
2624 ObjectVT==MVT::v8i16 || ObjectVT==MVT::v16i8) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002625 if (isVarArg || isPPC64) {
2626 MinReservedArea = ((MinReservedArea+15)/16)*16;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002627 MinReservedArea += CalculateStackSlotSize(ObjectVT,
Dan Gohman095cc292008-09-13 01:54:27 +00002628 Flags,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002629 PtrByteSize);
2630 } else nAltivecParamsAtEnd++;
2631 } else
2632 // Calculate min reserved area.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002633 MinReservedArea += CalculateStackSlotSize(Ins[ArgNo].VT,
Dan Gohman095cc292008-09-13 01:54:27 +00002634 Flags,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002635 PtrByteSize);
2636
Dale Johannesen8419dd62008-03-07 20:27:40 +00002637 // FIXME the codegen can be much improved in some cases.
2638 // We do not have to keep everything in memory.
Duncan Sands276dcbd2008-03-21 09:14:45 +00002639 if (Flags.isByVal()) {
Dale Johannesen8419dd62008-03-07 20:27:40 +00002640 // ObjSize is the true size, ArgSize rounded up to multiple of registers.
Duncan Sands276dcbd2008-03-21 09:14:45 +00002641 ObjSize = Flags.getByValSize();
Dale Johannesen8419dd62008-03-07 20:27:40 +00002642 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002643 // Objects of size 1 and 2 are right justified, everything else is
2644 // left justified. This means the memory address is adjusted forwards.
Dale Johannesen7f96f392008-03-08 01:41:42 +00002645 if (ObjSize==1 || ObjSize==2) {
2646 CurArgOffset = CurArgOffset + (4 - ObjSize);
2647 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002648 // The value of the object is its address.
Evan Chenged2ae132010-07-03 00:40:23 +00002649 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset, true);
Dan Gohman475871a2008-07-27 21:46:04 +00002650 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002651 InVals.push_back(FIN);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002652 if (ObjSize==1 || ObjSize==2) {
Dale Johannesen7f96f392008-03-08 01:41:42 +00002653 if (GPR_idx != Num_GPR_Regs) {
Roman Divacky951cd022011-06-17 15:21:10 +00002654 unsigned VReg;
2655 if (isPPC64)
2656 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2657 else
2658 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002659 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidt726c2372012-10-23 15:51:16 +00002660 EVT ObjType = ObjSize == 1 ? MVT::i8 : MVT::i16;
Scott Michelfdc40a02009-02-17 22:15:04 +00002661 SDValue Store = DAG.getTruncStore(Val.getValue(1), dl, Val, FIN,
Roman Divacky5236ab32012-09-24 20:47:19 +00002662 MachinePointerInfo(FuncArg,
2663 CurArgOffset),
Bill Schmidt419f3762012-09-19 15:42:13 +00002664 ObjType, false, false, 0);
Dale Johannesen7f96f392008-03-08 01:41:42 +00002665 MemOps.push_back(Store);
2666 ++GPR_idx;
Dale Johannesen7f96f392008-03-08 01:41:42 +00002667 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002668
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002669 ArgOffset += PtrByteSize;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002670
Dale Johannesen7f96f392008-03-08 01:41:42 +00002671 continue;
2672 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002673 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
2674 // Store whatever pieces of the object are in registers
Bill Schmidt419f3762012-09-19 15:42:13 +00002675 // to memory. ArgOffset will be the address of the beginning
2676 // of the object.
Dale Johannesen8419dd62008-03-07 20:27:40 +00002677 if (GPR_idx != Num_GPR_Regs) {
Roman Divacky951cd022011-06-17 15:21:10 +00002678 unsigned VReg;
2679 if (isPPC64)
2680 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2681 else
2682 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Evan Chenged2ae132010-07-03 00:40:23 +00002683 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
Dan Gohman475871a2008-07-27 21:46:04 +00002684 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002685 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002686 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
Roman Divacky5236ab32012-09-24 20:47:19 +00002687 MachinePointerInfo(FuncArg, ArgOffset),
David Greene534502d12010-02-15 16:56:53 +00002688 false, false, 0);
Dale Johannesen8419dd62008-03-07 20:27:40 +00002689 MemOps.push_back(Store);
2690 ++GPR_idx;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002691 ArgOffset += PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00002692 } else {
2693 ArgOffset += ArgSize - (ArgOffset-CurArgOffset);
2694 break;
2695 }
2696 }
2697 continue;
2698 }
2699
Owen Anderson825b72b2009-08-11 20:47:22 +00002700 switch (ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002701 default: llvm_unreachable("Unhandled argument type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00002702 case MVT::i32:
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002703 if (!isPPC64) {
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002704 if (GPR_idx != Num_GPR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002705 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00002706 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002707 ++GPR_idx;
2708 } else {
2709 needsLoad = true;
2710 ArgSize = PtrByteSize;
2711 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002712 // All int arguments reserve stack space in the Darwin ABI.
2713 ArgOffset += PtrByteSize;
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002714 break;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002715 }
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002716 // FALLTHROUGH
Owen Anderson825b72b2009-08-11 20:47:22 +00002717 case MVT::i64: // PPC64
Chris Lattnerc91a4752006-06-26 22:48:35 +00002718 if (GPR_idx != Num_GPR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002719 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00002720 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002721
Bill Schmidt726c2372012-10-23 15:51:16 +00002722 if (ObjectVT == MVT::i32)
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002723 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
Owen Anderson825b72b2009-08-11 20:47:22 +00002724 // value to MVT::i64 and then truncate to the correct register size.
Bill Schmidt726c2372012-10-23 15:51:16 +00002725 ArgVal = extendArgForPPC64(Flags, ObjectVT, DAG, ArgVal, dl);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002726
Chris Lattnerc91a4752006-06-26 22:48:35 +00002727 ++GPR_idx;
2728 } else {
2729 needsLoad = true;
Evan Cheng982a0592008-07-24 08:17:07 +00002730 ArgSize = PtrByteSize;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002731 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002732 // All int arguments reserve stack space in the Darwin ABI.
2733 ArgOffset += 8;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002734 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00002735
Owen Anderson825b72b2009-08-11 20:47:22 +00002736 case MVT::f32:
2737 case MVT::f64:
Chris Lattnerbe4849a2006-05-16 18:51:52 +00002738 // Every 4 bytes of argument space consumes one of the GPRs available for
2739 // argument passing.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002740 if (GPR_idx != Num_GPR_Regs) {
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002741 ++GPR_idx;
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002742 if (ObjSize == 8 && GPR_idx != Num_GPR_Regs && !isPPC64)
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002743 ++GPR_idx;
Chris Lattnerbe4849a2006-05-16 18:51:52 +00002744 }
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002745 if (FPR_idx != Num_FPR_Regs) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002746 unsigned VReg;
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002747
Owen Anderson825b72b2009-08-11 20:47:22 +00002748 if (ObjectVT == MVT::f32)
Devang Patel68e6bee2011-02-21 23:21:26 +00002749 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F4RCRegClass);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002750 else
Devang Patel68e6bee2011-02-21 23:21:26 +00002751 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F8RCRegClass);
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002752
Dan Gohman98ca4f22009-08-05 01:29:28 +00002753 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002754 ++FPR_idx;
2755 } else {
2756 needsLoad = true;
2757 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002758
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002759 // All FP arguments reserve stack space in the Darwin ABI.
2760 ArgOffset += isPPC64 ? 8 : ObjSize;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002761 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002762 case MVT::v4f32:
2763 case MVT::v4i32:
2764 case MVT::v8i16:
2765 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00002766 // Note that vector arguments in registers don't reserve stack space,
2767 // except in varargs functions.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002768 if (VR_idx != Num_VR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002769 unsigned VReg = MF.addLiveIn(VR[VR_idx], &PPC::VRRCRegClass);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002770 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Dale Johannesen75092de2008-03-12 00:22:17 +00002771 if (isVarArg) {
2772 while ((ArgOffset % 16) != 0) {
2773 ArgOffset += PtrByteSize;
2774 if (GPR_idx != Num_GPR_Regs)
2775 GPR_idx++;
2776 }
2777 ArgOffset += 16;
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002778 GPR_idx = std::min(GPR_idx+4, Num_GPR_Regs); // FIXME correct for ppc64?
Dale Johannesen75092de2008-03-12 00:22:17 +00002779 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002780 ++VR_idx;
2781 } else {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002782 if (!isVarArg && !isPPC64) {
2783 // Vectors go after all the nonvectors.
2784 CurArgOffset = VecArgOffset;
2785 VecArgOffset += 16;
2786 } else {
2787 // Vectors are aligned.
2788 ArgOffset = ((ArgOffset+15)/16)*16;
2789 CurArgOffset = ArgOffset;
2790 ArgOffset += 16;
Dale Johannesen404d9902008-03-12 00:49:20 +00002791 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002792 needsLoad = true;
2793 }
2794 break;
2795 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002796
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002797 // We need to load the argument to a virtual register if we determined above
Chris Lattner9f72d1a2008-02-13 07:35:30 +00002798 // that we ran out of physical registers of the appropriate type.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002799 if (needsLoad) {
Chris Lattner9f72d1a2008-02-13 07:35:30 +00002800 int FI = MFI->CreateFixedObject(ObjSize,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002801 CurArgOffset + (ArgSize - ObjSize),
Evan Chenged2ae132010-07-03 00:40:23 +00002802 isImmutable);
Dan Gohman475871a2008-07-27 21:46:04 +00002803 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002804 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002805 false, false, false, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002806 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002807
Dan Gohman98ca4f22009-08-05 01:29:28 +00002808 InVals.push_back(ArgVal);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002809 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002810
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002811 // Set the size that is at least reserved in caller of this function. Tail
Bill Schmidt726c2372012-10-23 15:51:16 +00002812 // call optimized functions' reserved stack space needs to be aligned so that
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002813 // taking the difference between two stack areas will result in an aligned
2814 // stack.
Bill Schmidt726c2372012-10-23 15:51:16 +00002815 setMinReservedArea(MF, DAG, nAltivecParamsAtEnd, MinReservedArea, isPPC64);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002816
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002817 // If the function takes variable number of arguments, make a frame index for
2818 // the start of the first vararg value... for expansion of llvm.va_start.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002819 if (isVarArg) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002820 int Depth = ArgOffset;
Scott Michelfdc40a02009-02-17 22:15:04 +00002821
Dan Gohman1e93df62010-04-17 14:41:14 +00002822 FuncInfo->setVarArgsFrameIndex(
2823 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00002824 Depth, true));
Dan Gohman1e93df62010-04-17 14:41:14 +00002825 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00002826
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002827 // If this function is vararg, store any remaining integer argument regs
2828 // to their spots on the stack so that they may be loaded by deferencing the
2829 // result of va_next.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002830 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002831 unsigned VReg;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002832
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002833 if (isPPC64)
Devang Patel68e6bee2011-02-21 23:21:26 +00002834 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002835 else
Devang Patel68e6bee2011-02-21 23:21:26 +00002836 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002837
Dan Gohman98ca4f22009-08-05 01:29:28 +00002838 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner6229d0a2010-09-21 18:41:36 +00002839 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2840 MachinePointerInfo(), false, false, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002841 MemOps.push_back(Store);
2842 // Increment the address by four for the next argument to store
Dan Gohman475871a2008-07-27 21:46:04 +00002843 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
Dale Johannesen39355f92009-02-04 02:34:38 +00002844 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002845 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002846 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002847
Dale Johannesen8419dd62008-03-07 20:27:40 +00002848 if (!MemOps.empty())
Dan Gohman98ca4f22009-08-05 01:29:28 +00002849 Chain = DAG.getNode(ISD::TokenFactor, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00002850 MVT::Other, &MemOps[0], MemOps.size());
Dale Johannesen8419dd62008-03-07 20:27:40 +00002851
Dan Gohman98ca4f22009-08-05 01:29:28 +00002852 return Chain;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002853}
2854
Bill Schmidt419f3762012-09-19 15:42:13 +00002855/// CalculateParameterAndLinkageAreaSize - Get the size of the parameter plus
2856/// linkage area for the Darwin ABI, or the 64-bit SVR4 ABI.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002857static unsigned
2858CalculateParameterAndLinkageAreaSize(SelectionDAG &DAG,
2859 bool isPPC64,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002860 bool isVarArg,
2861 unsigned CC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002862 const SmallVectorImpl<ISD::OutputArg>
2863 &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002864 const SmallVectorImpl<SDValue> &OutVals,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002865 unsigned &nAltivecParamsAtEnd) {
2866 // Count how many bytes are to be pushed on the stack, including the linkage
2867 // area, and parameter passing area. We start with 24/48 bytes, which is
2868 // prereserved space for [SP][CR][LR][3 x unused].
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002869 unsigned NumBytes = PPCFrameLowering::getLinkageSize(isPPC64, true);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002870 unsigned NumOps = Outs.size();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002871 unsigned PtrByteSize = isPPC64 ? 8 : 4;
2872
2873 // Add up all the space actually used.
2874 // In 32-bit non-varargs calls, Altivec parameters all go at the end; usually
2875 // they all go in registers, but we must reserve stack space for them for
2876 // possible use by the caller. In varargs or 64-bit calls, parameters are
2877 // assigned stack space in order, with padding so Altivec parameters are
2878 // 16-byte aligned.
2879 nAltivecParamsAtEnd = 0;
2880 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002881 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohmanc9403652010-07-07 15:54:55 +00002882 EVT ArgVT = Outs[i].VT;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002883 // Varargs Altivec parameters are padded to a 16 byte boundary.
Owen Anderson825b72b2009-08-11 20:47:22 +00002884 if (ArgVT==MVT::v4f32 || ArgVT==MVT::v4i32 ||
2885 ArgVT==MVT::v8i16 || ArgVT==MVT::v16i8) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002886 if (!isVarArg && !isPPC64) {
2887 // Non-varargs Altivec parameters go after all the non-Altivec
2888 // parameters; handle those later so we know how much padding we need.
2889 nAltivecParamsAtEnd++;
2890 continue;
2891 }
2892 // Varargs and 64-bit Altivec parameters are padded to 16 byte boundary.
2893 NumBytes = ((NumBytes+15)/16)*16;
2894 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002895 NumBytes += CalculateStackSlotSize(ArgVT, Flags, PtrByteSize);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002896 }
2897
2898 // Allow for Altivec parameters at the end, if needed.
2899 if (nAltivecParamsAtEnd) {
2900 NumBytes = ((NumBytes+15)/16)*16;
2901 NumBytes += 16*nAltivecParamsAtEnd;
2902 }
2903
2904 // The prolog code of the callee may store up to 8 GPR argument registers to
2905 // the stack, allowing va_start to index over them in memory if its varargs.
2906 // Because we cannot tell if this is needed on the caller side, we have to
2907 // conservatively assume that it is needed. As such, make sure we have at
2908 // least enough stack space for the caller to store the 8 GPRs.
2909 NumBytes = std::max(NumBytes,
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002910 PPCFrameLowering::getMinCallFrameSize(isPPC64, true));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002911
2912 // Tail call needs the stack to be aligned.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002913 if (CC == CallingConv::Fast && DAG.getTarget().Options.GuaranteedTailCallOpt){
2914 unsigned TargetAlign = DAG.getMachineFunction().getTarget().
2915 getFrameLowering()->getStackAlignment();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002916 unsigned AlignMask = TargetAlign-1;
2917 NumBytes = (NumBytes + AlignMask) & ~AlignMask;
2918 }
2919
2920 return NumBytes;
2921}
2922
2923/// CalculateTailCallSPDiff - Get the amount the stack pointer has to be
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002924/// adjusted to accommodate the arguments for the tailcall.
Dale Johannesenb60d5192009-11-24 01:09:07 +00002925static int CalculateTailCallSPDiff(SelectionDAG& DAG, bool isTailCall,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002926 unsigned ParamSize) {
2927
Dale Johannesenb60d5192009-11-24 01:09:07 +00002928 if (!isTailCall) return 0;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002929
2930 PPCFunctionInfo *FI = DAG.getMachineFunction().getInfo<PPCFunctionInfo>();
2931 unsigned CallerMinReservedArea = FI->getMinReservedArea();
2932 int SPDiff = (int)CallerMinReservedArea - (int)ParamSize;
2933 // Remember only if the new adjustement is bigger.
2934 if (SPDiff < FI->getTailCallSPDelta())
2935 FI->setTailCallSPDelta(SPDiff);
2936
2937 return SPDiff;
2938}
2939
Dan Gohman98ca4f22009-08-05 01:29:28 +00002940/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2941/// for tail call optimization. Targets which want to do tail call
2942/// optimization should implement this function.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002943bool
Dan Gohman98ca4f22009-08-05 01:29:28 +00002944PPCTargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002945 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002946 bool isVarArg,
2947 const SmallVectorImpl<ISD::InputArg> &Ins,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002948 SelectionDAG& DAG) const {
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002949 if (!getTargetMachine().Options.GuaranteedTailCallOpt)
Evan Cheng6c2e8a92010-01-29 23:05:56 +00002950 return false;
2951
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002952 // Variable argument functions are not supported.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002953 if (isVarArg)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002954 return false;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002955
Dan Gohman98ca4f22009-08-05 01:29:28 +00002956 MachineFunction &MF = DAG.getMachineFunction();
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002957 CallingConv::ID CallerCC = MF.getFunction()->getCallingConv();
Dan Gohman98ca4f22009-08-05 01:29:28 +00002958 if (CalleeCC == CallingConv::Fast && CallerCC == CalleeCC) {
2959 // Functions containing by val parameters are not supported.
2960 for (unsigned i = 0; i != Ins.size(); i++) {
2961 ISD::ArgFlagsTy Flags = Ins[i].Flags;
2962 if (Flags.isByVal()) return false;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002963 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002964
2965 // Non PIC/GOT tail calls are supported.
2966 if (getTargetMachine().getRelocationModel() != Reloc::PIC_)
2967 return true;
2968
2969 // At the moment we can only do local tail calls (in same module, hidden
2970 // or protected) if we are generating PIC.
2971 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
2972 return G->getGlobal()->hasHiddenVisibility()
2973 || G->getGlobal()->hasProtectedVisibility();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002974 }
2975
2976 return false;
2977}
2978
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002979/// isCallCompatibleAddress - Return the immediate to use if the specified
2980/// 32-bit value is representable in the immediate field of a BxA instruction.
Dan Gohman475871a2008-07-27 21:46:04 +00002981static SDNode *isBLACompatibleAddress(SDValue Op, SelectionDAG &DAG) {
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002982 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
2983 if (!C) return 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00002984
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002985 int Addr = C->getZExtValue();
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002986 if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero.
Richard Smith1144af32012-08-24 23:29:28 +00002987 SignExtend32<26>(Addr) != Addr)
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002988 return 0; // Top 6 bits have to be sext of immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00002989
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002990 return DAG.getConstant((int)C->getZExtValue() >> 2,
Gabor Greifba36cb52008-08-28 21:40:38 +00002991 DAG.getTargetLoweringInfo().getPointerTy()).getNode();
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002992}
2993
Dan Gohman844731a2008-05-13 00:00:25 +00002994namespace {
2995
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002996struct TailCallArgumentInfo {
Dan Gohman475871a2008-07-27 21:46:04 +00002997 SDValue Arg;
2998 SDValue FrameIdxOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002999 int FrameIdx;
3000
3001 TailCallArgumentInfo() : FrameIdx(0) {}
3002};
3003
Dan Gohman844731a2008-05-13 00:00:25 +00003004}
3005
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003006/// StoreTailCallArgumentsToStackSlot - Stores arguments to their stack slot.
3007static void
3008StoreTailCallArgumentsToStackSlot(SelectionDAG &DAG,
Evan Chengff89dcb2009-10-18 18:16:27 +00003009 SDValue Chain,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003010 const SmallVector<TailCallArgumentInfo, 8> &TailCallArgs,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003011 SmallVector<SDValue, 8> &MemOpChains,
3012 DebugLoc dl) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003013 for (unsigned i = 0, e = TailCallArgs.size(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00003014 SDValue Arg = TailCallArgs[i].Arg;
3015 SDValue FIN = TailCallArgs[i].FrameIdxOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003016 int FI = TailCallArgs[i].FrameIdx;
3017 // Store relative to framepointer.
Dale Johannesen33c960f2009-02-04 20:06:27 +00003018 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, FIN,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003019 MachinePointerInfo::getFixedStack(FI),
3020 false, false, 0));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003021 }
3022}
3023
3024/// EmitTailCallStoreFPAndRetAddr - Move the frame pointer and return address to
3025/// the appropriate stack slot for the tail call optimized function call.
Dan Gohman475871a2008-07-27 21:46:04 +00003026static SDValue EmitTailCallStoreFPAndRetAddr(SelectionDAG &DAG,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003027 MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00003028 SDValue Chain,
3029 SDValue OldRetAddr,
3030 SDValue OldFP,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003031 int SPDiff,
3032 bool isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003033 bool isDarwinABI,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003034 DebugLoc dl) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003035 if (SPDiff) {
3036 // Calculate the new stack slot for the return address.
3037 int SlotSize = isPPC64 ? 8 : 4;
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00003038 int NewRetAddrLoc = SPDiff + PPCFrameLowering::getReturnSaveOffset(isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003039 isDarwinABI);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003040 int NewRetAddr = MF.getFrameInfo()->CreateFixedObject(SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00003041 NewRetAddrLoc, true);
Owen Anderson825b72b2009-08-11 20:47:22 +00003042 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00003043 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewRetAddr, VT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00003044 Chain = DAG.getStore(Chain, dl, OldRetAddr, NewRetAddrFrIdx,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003045 MachinePointerInfo::getFixedStack(NewRetAddr),
David Greene534502d12010-02-15 16:56:53 +00003046 false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003047
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003048 // When using the 32/64-bit SVR4 ABI there is no need to move the FP stack
3049 // slot as the FP is never overwritten.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003050 if (isDarwinABI) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00003051 int NewFPLoc =
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00003052 SPDiff + PPCFrameLowering::getFramePointerSaveOffset(isPPC64, isDarwinABI);
David Greene3f2bf852009-11-12 20:49:22 +00003053 int NewFPIdx = MF.getFrameInfo()->CreateFixedObject(SlotSize, NewFPLoc,
Evan Chenged2ae132010-07-03 00:40:23 +00003054 true);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003055 SDValue NewFramePtrIdx = DAG.getFrameIndex(NewFPIdx, VT);
3056 Chain = DAG.getStore(Chain, dl, OldFP, NewFramePtrIdx,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003057 MachinePointerInfo::getFixedStack(NewFPIdx),
David Greene534502d12010-02-15 16:56:53 +00003058 false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003059 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003060 }
3061 return Chain;
3062}
3063
3064/// CalculateTailCallArgDest - Remember Argument for later processing. Calculate
3065/// the position of the argument.
3066static void
3067CalculateTailCallArgDest(SelectionDAG &DAG, MachineFunction &MF, bool isPPC64,
Dan Gohman475871a2008-07-27 21:46:04 +00003068 SDValue Arg, int SPDiff, unsigned ArgOffset,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003069 SmallVector<TailCallArgumentInfo, 8>& TailCallArguments) {
3070 int Offset = ArgOffset + SPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003071 uint32_t OpSize = (Arg.getValueType().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00003072 int FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Owen Anderson825b72b2009-08-11 20:47:22 +00003073 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00003074 SDValue FIN = DAG.getFrameIndex(FI, VT);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003075 TailCallArgumentInfo Info;
3076 Info.Arg = Arg;
3077 Info.FrameIdxOp = FIN;
3078 Info.FrameIdx = FI;
3079 TailCallArguments.push_back(Info);
3080}
3081
3082/// EmitTCFPAndRetAddrLoad - Emit load from frame pointer and return address
3083/// stack slot. Returns the chain as result and the loaded frame pointers in
3084/// LROpOut/FPOpout. Used when tail calling.
Dan Gohman475871a2008-07-27 21:46:04 +00003085SDValue PPCTargetLowering::EmitTailCallLoadFPAndRetAddr(SelectionDAG & DAG,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003086 int SPDiff,
3087 SDValue Chain,
3088 SDValue &LROpOut,
3089 SDValue &FPOpOut,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003090 bool isDarwinABI,
Dan Gohmand858e902010-04-17 15:26:15 +00003091 DebugLoc dl) const {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003092 if (SPDiff) {
3093 // Load the LR and FP stack slot for later adjusting.
Owen Anderson825b72b2009-08-11 20:47:22 +00003094 EVT VT = PPCSubTarget.isPPC64() ? MVT::i64 : MVT::i32;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003095 LROpOut = getReturnAddrFrameIndex(DAG);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003096 LROpOut = DAG.getLoad(VT, dl, Chain, LROpOut, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003097 false, false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00003098 Chain = SDValue(LROpOut.getNode(), 1);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003099
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003100 // When using the 32/64-bit SVR4 ABI there is no need to load the FP stack
3101 // slot as the FP is never overwritten.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003102 if (isDarwinABI) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00003103 FPOpOut = getFramePointerFrameIndex(DAG);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003104 FPOpOut = DAG.getLoad(VT, dl, Chain, FPOpOut, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003105 false, false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003106 Chain = SDValue(FPOpOut.getNode(), 1);
3107 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003108 }
3109 return Chain;
3110}
3111
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003112/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
Scott Michelfdc40a02009-02-17 22:15:04 +00003113/// by "Src" to address "Dst" of size "Size". Alignment information is
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003114/// specified by the specific parameter attribute. The copy will be passed as
3115/// a byval function parameter.
3116/// Sometimes what we are copying is the end of a larger object, the part that
3117/// does not fit in registers.
Scott Michelfdc40a02009-02-17 22:15:04 +00003118static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00003119CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Duncan Sands276dcbd2008-03-21 09:14:45 +00003120 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00003121 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003122 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesen8ad9b432009-02-04 01:17:06 +00003123 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Chris Lattnere72f2022010-09-21 05:40:29 +00003124 false, false, MachinePointerInfo(0),
3125 MachinePointerInfo(0));
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003126}
Chris Lattner9f0bc652007-02-25 05:34:32 +00003127
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003128/// LowerMemOpCallTo - Store the argument to the stack or remember it in case of
3129/// tail calls.
3130static void
Dan Gohman475871a2008-07-27 21:46:04 +00003131LowerMemOpCallTo(SelectionDAG &DAG, MachineFunction &MF, SDValue Chain,
3132 SDValue Arg, SDValue PtrOff, int SPDiff,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003133 unsigned ArgOffset, bool isPPC64, bool isTailCall,
Dan Gohman475871a2008-07-27 21:46:04 +00003134 bool isVector, SmallVector<SDValue, 8> &MemOpChains,
Chris Lattner6229d0a2010-09-21 18:41:36 +00003135 SmallVector<TailCallArgumentInfo, 8> &TailCallArguments,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003136 DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00003137 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003138 if (!isTailCall) {
3139 if (isVector) {
Dan Gohman475871a2008-07-27 21:46:04 +00003140 SDValue StackPtr;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003141 if (isPPC64)
Owen Anderson825b72b2009-08-11 20:47:22 +00003142 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003143 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003144 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00003145 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003146 DAG.getConstant(ArgOffset, PtrVT));
3147 }
Chris Lattner6229d0a2010-09-21 18:41:36 +00003148 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
3149 MachinePointerInfo(), false, false, 0));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003150 // Calculate and remember argument location.
3151 } else CalculateTailCallArgDest(DAG, MF, isPPC64, Arg, SPDiff, ArgOffset,
3152 TailCallArguments);
3153}
3154
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003155static
3156void PrepareTailCall(SelectionDAG &DAG, SDValue &InFlag, SDValue &Chain,
3157 DebugLoc dl, bool isPPC64, int SPDiff, unsigned NumBytes,
3158 SDValue LROp, SDValue FPOp, bool isDarwinABI,
3159 SmallVector<TailCallArgumentInfo, 8> &TailCallArguments) {
3160 MachineFunction &MF = DAG.getMachineFunction();
3161
3162 // Emit a sequence of copyto/copyfrom virtual registers for arguments that
3163 // might overwrite each other in case of tail call optimization.
3164 SmallVector<SDValue, 8> MemOpChains2;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00003165 // Do not flag preceding copytoreg stuff together with the following stuff.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003166 InFlag = SDValue();
3167 StoreTailCallArgumentsToStackSlot(DAG, Chain, TailCallArguments,
3168 MemOpChains2, dl);
3169 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00003170 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003171 &MemOpChains2[0], MemOpChains2.size());
3172
3173 // Store the return address to the appropriate stack slot.
3174 Chain = EmitTailCallStoreFPAndRetAddr(DAG, MF, Chain, LROp, FPOp, SPDiff,
3175 isPPC64, isDarwinABI, dl);
3176
3177 // Emit callseq_end just before tailcall node.
3178 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
3179 DAG.getIntPtrConstant(0, true), InFlag);
3180 InFlag = Chain.getValue(1);
3181}
3182
3183static
3184unsigned PrepareCall(SelectionDAG &DAG, SDValue &Callee, SDValue &InFlag,
3185 SDValue &Chain, DebugLoc dl, int SPDiff, bool isTailCall,
3186 SmallVector<std::pair<unsigned, SDValue>, 8> &RegsToPass,
Owen Andersone50ed302009-08-10 22:56:29 +00003187 SmallVector<SDValue, 8> &Ops, std::vector<EVT> &NodeTys,
Chris Lattnerb9082582010-11-14 23:42:06 +00003188 const PPCSubtarget &PPCSubTarget) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003189
Chris Lattnerb9082582010-11-14 23:42:06 +00003190 bool isPPC64 = PPCSubTarget.isPPC64();
3191 bool isSVR4ABI = PPCSubTarget.isSVR4ABI();
3192
Owen Andersone50ed302009-08-10 22:56:29 +00003193 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00003194 NodeTys.push_back(MVT::Other); // Returns a chain
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003195 NodeTys.push_back(MVT::Glue); // Returns a flag for retval copy to use.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003196
Ulrich Weigand86765fb2013-03-22 15:24:13 +00003197 unsigned CallOpc = PPCISD::CALL;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003198
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003199 bool needIndirectCall = true;
3200 if (SDNode *Dest = isBLACompatibleAddress(Callee, DAG)) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003201 // If this is an absolute destination address, use the munged value.
3202 Callee = SDValue(Dest, 0);
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003203 needIndirectCall = false;
3204 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003205
Chris Lattnerb9082582010-11-14 23:42:06 +00003206 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
3207 // XXX Work around for http://llvm.org/bugs/show_bug.cgi?id=5201
3208 // Use indirect calls for ALL functions calls in JIT mode, since the
3209 // far-call stubs may be outside relocation limits for a BL instruction.
3210 if (!DAG.getTarget().getSubtarget<PPCSubtarget>().isJITCodeModel()) {
3211 unsigned OpFlags = 0;
3212 if (DAG.getTarget().getRelocationModel() != Reloc::Static &&
Roman Divackyd5601cc2011-07-24 08:22:56 +00003213 (PPCSubTarget.getTargetTriple().isMacOSX() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00003214 PPCSubTarget.getTargetTriple().isMacOSXVersionLT(10, 5)) &&
Chris Lattnerb9082582010-11-14 23:42:06 +00003215 (G->getGlobal()->isDeclaration() ||
3216 G->getGlobal()->isWeakForLinker())) {
3217 // PC-relative references to external symbols should go through $stub,
3218 // unless we're building with the leopard linker or later, which
3219 // automatically synthesizes these stubs.
3220 OpFlags = PPCII::MO_DARWIN_STUB;
3221 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003222
Chris Lattnerb9082582010-11-14 23:42:06 +00003223 // If the callee is a GlobalAddress/ExternalSymbol node (quite common,
3224 // every direct call is) turn it into a TargetGlobalAddress /
3225 // TargetExternalSymbol node so that legalize doesn't hack it.
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003226 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl,
Chris Lattnerb9082582010-11-14 23:42:06 +00003227 Callee.getValueType(),
3228 0, OpFlags);
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003229 needIndirectCall = false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003230 }
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003231 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003232
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003233 if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattnerb9082582010-11-14 23:42:06 +00003234 unsigned char OpFlags = 0;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003235
Chris Lattnerb9082582010-11-14 23:42:06 +00003236 if (DAG.getTarget().getRelocationModel() != Reloc::Static &&
Roman Divackyd5601cc2011-07-24 08:22:56 +00003237 (PPCSubTarget.getTargetTriple().isMacOSX() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00003238 PPCSubTarget.getTargetTriple().isMacOSXVersionLT(10, 5))) {
Chris Lattnerb9082582010-11-14 23:42:06 +00003239 // PC-relative references to external symbols should go through $stub,
3240 // unless we're building with the leopard linker or later, which
3241 // automatically synthesizes these stubs.
3242 OpFlags = PPCII::MO_DARWIN_STUB;
3243 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003244
Chris Lattnerb9082582010-11-14 23:42:06 +00003245 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), Callee.getValueType(),
3246 OpFlags);
3247 needIndirectCall = false;
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003248 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003249
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003250 if (needIndirectCall) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003251 // Otherwise, this is an indirect call. We have to use a MTCTR/BCTRL pair
3252 // to do the call, we can't use PPCISD::CALL.
3253 SDValue MTCTROps[] = {Chain, Callee, InFlag};
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003254
3255 if (isSVR4ABI && isPPC64) {
3256 // Function pointers in the 64-bit SVR4 ABI do not point to the function
3257 // entry point, but to the function descriptor (the function entry point
3258 // address is part of the function descriptor though).
3259 // The function descriptor is a three doubleword structure with the
3260 // following fields: function entry point, TOC base address and
3261 // environment pointer.
3262 // Thus for a call through a function pointer, the following actions need
3263 // to be performed:
3264 // 1. Save the TOC of the caller in the TOC save area of its stack
Bill Schmidt726c2372012-10-23 15:51:16 +00003265 // frame (this is done in LowerCall_Darwin() or LowerCall_64SVR4()).
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003266 // 2. Load the address of the function entry point from the function
3267 // descriptor.
3268 // 3. Load the TOC of the callee from the function descriptor into r2.
3269 // 4. Load the environment pointer from the function descriptor into
3270 // r11.
3271 // 5. Branch to the function entry point address.
3272 // 6. On return of the callee, the TOC of the caller needs to be
3273 // restored (this is done in FinishCall()).
3274 //
3275 // All those operations are flagged together to ensure that no other
3276 // operations can be scheduled in between. E.g. without flagging the
3277 // operations together, a TOC access in the caller could be scheduled
3278 // between the load of the callee TOC and the branch to the callee, which
3279 // results in the TOC access going through the TOC of the callee instead
3280 // of going through the TOC of the caller, which leads to incorrect code.
3281
3282 // Load the address of the function entry point from the function
3283 // descriptor.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003284 SDVTList VTs = DAG.getVTList(MVT::i64, MVT::Other, MVT::Glue);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003285 SDValue LoadFuncPtr = DAG.getNode(PPCISD::LOAD, dl, VTs, MTCTROps,
3286 InFlag.getNode() ? 3 : 2);
3287 Chain = LoadFuncPtr.getValue(1);
3288 InFlag = LoadFuncPtr.getValue(2);
3289
3290 // Load environment pointer into r11.
3291 // Offset of the environment pointer within the function descriptor.
3292 SDValue PtrOff = DAG.getIntPtrConstant(16);
3293
3294 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, MVT::i64, Callee, PtrOff);
3295 SDValue LoadEnvPtr = DAG.getNode(PPCISD::LOAD, dl, VTs, Chain, AddPtr,
3296 InFlag);
3297 Chain = LoadEnvPtr.getValue(1);
3298 InFlag = LoadEnvPtr.getValue(2);
3299
3300 SDValue EnvVal = DAG.getCopyToReg(Chain, dl, PPC::X11, LoadEnvPtr,
3301 InFlag);
3302 Chain = EnvVal.getValue(0);
3303 InFlag = EnvVal.getValue(1);
3304
3305 // Load TOC of the callee into r2. We are using a target-specific load
3306 // with r2 hard coded, because the result of a target-independent load
3307 // would never go directly into r2, since r2 is a reserved register (which
3308 // prevents the register allocator from allocating it), resulting in an
3309 // additional register being allocated and an unnecessary move instruction
3310 // being generated.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003311 VTs = DAG.getVTList(MVT::Other, MVT::Glue);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003312 SDValue LoadTOCPtr = DAG.getNode(PPCISD::LOAD_TOC, dl, VTs, Chain,
3313 Callee, InFlag);
3314 Chain = LoadTOCPtr.getValue(0);
3315 InFlag = LoadTOCPtr.getValue(1);
3316
3317 MTCTROps[0] = Chain;
3318 MTCTROps[1] = LoadFuncPtr;
3319 MTCTROps[2] = InFlag;
3320 }
3321
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003322 Chain = DAG.getNode(PPCISD::MTCTR, dl, NodeTys, MTCTROps,
3323 2 + (InFlag.getNode() != 0));
3324 InFlag = Chain.getValue(1);
3325
3326 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00003327 NodeTys.push_back(MVT::Other);
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003328 NodeTys.push_back(MVT::Glue);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003329 Ops.push_back(Chain);
Ulrich Weigand86765fb2013-03-22 15:24:13 +00003330 CallOpc = PPCISD::BCTRL;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003331 Callee.setNode(0);
Ulrich Weigand86765fb2013-03-22 15:24:13 +00003332 // Add use of X11 (holding environment pointer)
3333 if (isSVR4ABI && isPPC64)
3334 Ops.push_back(DAG.getRegister(PPC::X11, PtrVT));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003335 // Add CTR register as callee so a bctr can be emitted later.
3336 if (isTailCall)
Roman Divacky0c9b5592011-06-03 15:47:49 +00003337 Ops.push_back(DAG.getRegister(isPPC64 ? PPC::CTR8 : PPC::CTR, PtrVT));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003338 }
3339
3340 // If this is a direct call, pass the chain and the callee.
3341 if (Callee.getNode()) {
3342 Ops.push_back(Chain);
3343 Ops.push_back(Callee);
3344 }
3345 // If this is a tail call add stack pointer delta.
3346 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00003347 Ops.push_back(DAG.getConstant(SPDiff, MVT::i32));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003348
3349 // Add argument registers to the end of the list so that they are known live
3350 // into the call.
3351 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
3352 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
3353 RegsToPass[i].second.getValueType()));
3354
3355 return CallOpc;
3356}
3357
Roman Divackyeb8b7dc2012-09-18 16:47:58 +00003358static
3359bool isLocalCall(const SDValue &Callee)
3360{
3361 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
Roman Divacky6fc3ea22012-09-18 18:27:49 +00003362 return !G->getGlobal()->isDeclaration() &&
3363 !G->getGlobal()->isWeakForLinker();
Roman Divackyeb8b7dc2012-09-18 16:47:58 +00003364 return false;
3365}
3366
Dan Gohman98ca4f22009-08-05 01:29:28 +00003367SDValue
3368PPCTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003369 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003370 const SmallVectorImpl<ISD::InputArg> &Ins,
3371 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003372 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003373
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003374 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003375 CCState CCRetInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00003376 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00003377 CCRetInfo.AnalyzeCallResult(Ins, RetCC_PPC);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003378
3379 // Copy all of the result registers out of their specified physreg.
3380 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
3381 CCValAssign &VA = RVLocs[i];
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003382 assert(VA.isRegLoc() && "Can only return in registers!");
Ulrich Weigand86aef0a2012-11-05 19:39:45 +00003383
3384 SDValue Val = DAG.getCopyFromReg(Chain, dl,
3385 VA.getLocReg(), VA.getLocVT(), InFlag);
3386 Chain = Val.getValue(1);
3387 InFlag = Val.getValue(2);
3388
3389 switch (VA.getLocInfo()) {
3390 default: llvm_unreachable("Unknown loc info!");
3391 case CCValAssign::Full: break;
3392 case CCValAssign::AExt:
3393 Val = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Val);
3394 break;
3395 case CCValAssign::ZExt:
3396 Val = DAG.getNode(ISD::AssertZext, dl, VA.getLocVT(), Val,
3397 DAG.getValueType(VA.getValVT()));
3398 Val = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Val);
3399 break;
3400 case CCValAssign::SExt:
3401 Val = DAG.getNode(ISD::AssertSext, dl, VA.getLocVT(), Val,
3402 DAG.getValueType(VA.getValVT()));
3403 Val = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Val);
3404 break;
3405 }
3406
3407 InVals.push_back(Val);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003408 }
3409
Dan Gohman98ca4f22009-08-05 01:29:28 +00003410 return Chain;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003411}
3412
Dan Gohman98ca4f22009-08-05 01:29:28 +00003413SDValue
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003414PPCTargetLowering::FinishCall(CallingConv::ID CallConv, DebugLoc dl,
3415 bool isTailCall, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003416 SelectionDAG &DAG,
3417 SmallVector<std::pair<unsigned, SDValue>, 8>
3418 &RegsToPass,
3419 SDValue InFlag, SDValue Chain,
3420 SDValue &Callee,
3421 int SPDiff, unsigned NumBytes,
3422 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohmand858e902010-04-17 15:26:15 +00003423 SmallVectorImpl<SDValue> &InVals) const {
Owen Andersone50ed302009-08-10 22:56:29 +00003424 std::vector<EVT> NodeTys;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003425 SmallVector<SDValue, 8> Ops;
3426 unsigned CallOpc = PrepareCall(DAG, Callee, InFlag, Chain, dl, SPDiff,
3427 isTailCall, RegsToPass, Ops, NodeTys,
Chris Lattnerb9082582010-11-14 23:42:06 +00003428 PPCSubTarget);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003429
Hal Finkel82b38212012-08-28 02:10:27 +00003430 // Add implicit use of CR bit 6 for 32-bit SVR4 vararg calls
3431 if (isVarArg && PPCSubTarget.isSVR4ABI() && !PPCSubTarget.isPPC64())
3432 Ops.push_back(DAG.getRegister(PPC::CR1EQ, MVT::i32));
3433
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003434 // When performing tail call optimization the callee pops its arguments off
3435 // the stack. Account for this here so these bytes can be pushed back on in
Eli Bendersky700ed802013-02-21 20:05:00 +00003436 // PPCFrameLowering::eliminateCallFramePseudoInstr.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003437 int BytesCalleePops =
Nick Lewycky8a8d4792011-12-02 22:16:29 +00003438 (CallConv == CallingConv::Fast &&
3439 getTargetMachine().Options.GuaranteedTailCallOpt) ? NumBytes : 0;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003440
Roman Divackye46137f2012-03-06 16:41:49 +00003441 // Add a register mask operand representing the call-preserved registers.
3442 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
3443 const uint32_t *Mask = TRI->getCallPreservedMask(CallConv);
3444 assert(Mask && "Missing call preserved mask for calling convention");
3445 Ops.push_back(DAG.getRegisterMask(Mask));
3446
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003447 if (InFlag.getNode())
3448 Ops.push_back(InFlag);
3449
3450 // Emit tail call.
3451 if (isTailCall) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003452 assert(((Callee.getOpcode() == ISD::Register &&
3453 cast<RegisterSDNode>(Callee)->getReg() == PPC::CTR) ||
3454 Callee.getOpcode() == ISD::TargetExternalSymbol ||
3455 Callee.getOpcode() == ISD::TargetGlobalAddress ||
3456 isa<ConstantSDNode>(Callee)) &&
3457 "Expecting an global address, external symbol, absolute value or register");
3458
Owen Anderson825b72b2009-08-11 20:47:22 +00003459 return DAG.getNode(PPCISD::TC_RETURN, dl, MVT::Other, &Ops[0], Ops.size());
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003460 }
3461
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003462 // Add a NOP immediately after the branch instruction when using the 64-bit
3463 // SVR4 ABI. At link time, if caller and callee are in a different module and
3464 // thus have a different TOC, the call will be replaced with a call to a stub
3465 // function which saves the current TOC, loads the TOC of the callee and
3466 // branches to the callee. The NOP will be replaced with a load instruction
3467 // which restores the TOC of the caller from the TOC save slot of the current
3468 // stack frame. If caller and callee belong to the same module (and have the
3469 // same TOC), the NOP will remain unchanged.
Hal Finkel5b00cea2012-03-31 14:45:15 +00003470
3471 bool needsTOCRestore = false;
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003472 if (!isTailCall && PPCSubTarget.isSVR4ABI()&& PPCSubTarget.isPPC64()) {
Ulrich Weigand86765fb2013-03-22 15:24:13 +00003473 if (CallOpc == PPCISD::BCTRL) {
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003474 // This is a call through a function pointer.
3475 // Restore the caller TOC from the save area into R2.
3476 // See PrepareCall() for more information about calls through function
3477 // pointers in the 64-bit SVR4 ABI.
3478 // We are using a target-specific load with r2 hard coded, because the
3479 // result of a target-independent load would never go directly into r2,
3480 // since r2 is a reserved register (which prevents the register allocator
3481 // from allocating it), resulting in an additional register being
3482 // allocated and an unnecessary move instruction being generated.
Hal Finkel5b00cea2012-03-31 14:45:15 +00003483 needsTOCRestore = true;
Ulrich Weigand86765fb2013-03-22 15:24:13 +00003484 } else if ((CallOpc == PPCISD::CALL) && !isLocalCall(Callee)) {
Roman Divackyeb8b7dc2012-09-18 16:47:58 +00003485 // Otherwise insert NOP for non-local calls.
Ulrich Weigand86765fb2013-03-22 15:24:13 +00003486 CallOpc = PPCISD::CALL_NOP;
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003487 }
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003488 }
3489
Hal Finkel5b00cea2012-03-31 14:45:15 +00003490 Chain = DAG.getNode(CallOpc, dl, NodeTys, &Ops[0], Ops.size());
3491 InFlag = Chain.getValue(1);
3492
3493 if (needsTOCRestore) {
3494 SDVTList VTs = DAG.getVTList(MVT::Other, MVT::Glue);
3495 Chain = DAG.getNode(PPCISD::TOC_RESTORE, dl, VTs, Chain, InFlag);
3496 InFlag = Chain.getValue(1);
3497 }
3498
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003499 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
3500 DAG.getIntPtrConstant(BytesCalleePops, true),
3501 InFlag);
Dan Gohman98ca4f22009-08-05 01:29:28 +00003502 if (!Ins.empty())
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003503 InFlag = Chain.getValue(1);
3504
Dan Gohman98ca4f22009-08-05 01:29:28 +00003505 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
3506 Ins, dl, DAG, InVals);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003507}
3508
Dan Gohman98ca4f22009-08-05 01:29:28 +00003509SDValue
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00003510PPCTargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI,
Dan Gohmand858e902010-04-17 15:26:15 +00003511 SmallVectorImpl<SDValue> &InVals) const {
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00003512 SelectionDAG &DAG = CLI.DAG;
3513 DebugLoc &dl = CLI.DL;
3514 SmallVector<ISD::OutputArg, 32> &Outs = CLI.Outs;
3515 SmallVector<SDValue, 32> &OutVals = CLI.OutVals;
3516 SmallVector<ISD::InputArg, 32> &Ins = CLI.Ins;
3517 SDValue Chain = CLI.Chain;
3518 SDValue Callee = CLI.Callee;
3519 bool &isTailCall = CLI.IsTailCall;
3520 CallingConv::ID CallConv = CLI.CallConv;
3521 bool isVarArg = CLI.IsVarArg;
3522
Evan Cheng0c439eb2010-01-27 00:07:07 +00003523 if (isTailCall)
3524 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv, isVarArg,
3525 Ins, DAG);
3526
Bill Schmidt726c2372012-10-23 15:51:16 +00003527 if (PPCSubTarget.isSVR4ABI()) {
3528 if (PPCSubTarget.isPPC64())
3529 return LowerCall_64SVR4(Chain, Callee, CallConv, isVarArg,
3530 isTailCall, Outs, OutVals, Ins,
3531 dl, DAG, InVals);
3532 else
3533 return LowerCall_32SVR4(Chain, Callee, CallConv, isVarArg,
3534 isTailCall, Outs, OutVals, Ins,
3535 dl, DAG, InVals);
3536 }
Chris Lattnerb9082582010-11-14 23:42:06 +00003537
Bill Schmidt726c2372012-10-23 15:51:16 +00003538 return LowerCall_Darwin(Chain, Callee, CallConv, isVarArg,
3539 isTailCall, Outs, OutVals, Ins,
3540 dl, DAG, InVals);
Dan Gohman98ca4f22009-08-05 01:29:28 +00003541}
3542
3543SDValue
Bill Schmidt419f3762012-09-19 15:42:13 +00003544PPCTargetLowering::LowerCall_32SVR4(SDValue Chain, SDValue Callee,
3545 CallingConv::ID CallConv, bool isVarArg,
3546 bool isTailCall,
3547 const SmallVectorImpl<ISD::OutputArg> &Outs,
3548 const SmallVectorImpl<SDValue> &OutVals,
3549 const SmallVectorImpl<ISD::InputArg> &Ins,
3550 DebugLoc dl, SelectionDAG &DAG,
3551 SmallVectorImpl<SDValue> &InVals) const {
3552 // See PPCTargetLowering::LowerFormalArguments_32SVR4() for a description
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003553 // of the 32-bit SVR4 ABI stack frame layout.
Dan Gohman98ca4f22009-08-05 01:29:28 +00003554
Dan Gohman98ca4f22009-08-05 01:29:28 +00003555 assert((CallConv == CallingConv::C ||
3556 CallConv == CallingConv::Fast) && "Unknown calling convention!");
Tilmann Schellerffd02002009-07-03 06:45:56 +00003557
Tilmann Schellerffd02002009-07-03 06:45:56 +00003558 unsigned PtrByteSize = 4;
3559
3560 MachineFunction &MF = DAG.getMachineFunction();
3561
3562 // Mark this function as potentially containing a function that contains a
3563 // tail call. As a consequence the frame pointer will be used for dynamicalloc
3564 // and restoring the callers stack pointer in this functions epilog. This is
3565 // done because by tail calling the called function might overwrite the value
3566 // in this function's (MF) stack pointer stack slot 0(SP).
Nick Lewycky8a8d4792011-12-02 22:16:29 +00003567 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
3568 CallConv == CallingConv::Fast)
Tilmann Schellerffd02002009-07-03 06:45:56 +00003569 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003570
Tilmann Schellerffd02002009-07-03 06:45:56 +00003571 // Count how many bytes are to be pushed on the stack, including the linkage
3572 // area, parameter list area and the part of the local variable space which
3573 // contains copies of aggregates which are passed by value.
3574
3575 // Assign locations to all of the outgoing arguments.
3576 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003577 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00003578 getTargetMachine(), ArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00003579
3580 // Reserve space for the linkage area on the stack.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00003581 CCInfo.AllocateStack(PPCFrameLowering::getLinkageSize(false, false), PtrByteSize);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003582
3583 if (isVarArg) {
3584 // Handle fixed and variable vector arguments differently.
3585 // Fixed vector arguments go into registers as long as registers are
3586 // available. Variable vector arguments always go into memory.
Dan Gohman98ca4f22009-08-05 01:29:28 +00003587 unsigned NumArgs = Outs.size();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003588
Tilmann Schellerffd02002009-07-03 06:45:56 +00003589 for (unsigned i = 0; i != NumArgs; ++i) {
Duncan Sands1440e8b2010-11-03 11:35:31 +00003590 MVT ArgVT = Outs[i].VT;
Dan Gohman98ca4f22009-08-05 01:29:28 +00003591 ISD::ArgFlagsTy ArgFlags = Outs[i].Flags;
Tilmann Schellerffd02002009-07-03 06:45:56 +00003592 bool Result;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003593
Dan Gohman98ca4f22009-08-05 01:29:28 +00003594 if (Outs[i].IsFixed) {
Bill Schmidt212af6a2013-02-06 17:33:58 +00003595 Result = CC_PPC32_SVR4(i, ArgVT, ArgVT, CCValAssign::Full, ArgFlags,
3596 CCInfo);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003597 } else {
Bill Schmidt212af6a2013-02-06 17:33:58 +00003598 Result = CC_PPC32_SVR4_VarArg(i, ArgVT, ArgVT, CCValAssign::Full,
3599 ArgFlags, CCInfo);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003600 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003601
Tilmann Schellerffd02002009-07-03 06:45:56 +00003602 if (Result) {
Torok Edwindac237e2009-07-08 20:53:28 +00003603#ifndef NDEBUG
Chris Lattner45cfe542009-08-23 06:03:38 +00003604 errs() << "Call operand #" << i << " has unhandled type "
Duncan Sands1440e8b2010-11-03 11:35:31 +00003605 << EVT(ArgVT).getEVTString() << "\n";
Torok Edwindac237e2009-07-08 20:53:28 +00003606#endif
Torok Edwinc23197a2009-07-14 16:55:14 +00003607 llvm_unreachable(0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003608 }
3609 }
3610 } else {
3611 // All arguments are treated the same.
Bill Schmidt212af6a2013-02-06 17:33:58 +00003612 CCInfo.AnalyzeCallOperands(Outs, CC_PPC32_SVR4);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003613 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003614
Tilmann Schellerffd02002009-07-03 06:45:56 +00003615 // Assign locations to all of the outgoing aggregate by value arguments.
3616 SmallVector<CCValAssign, 16> ByValArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003617 CCState CCByValInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00003618 getTargetMachine(), ByValArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00003619
3620 // Reserve stack space for the allocations in CCInfo.
3621 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
3622
Bill Schmidt212af6a2013-02-06 17:33:58 +00003623 CCByValInfo.AnalyzeCallOperands(Outs, CC_PPC32_SVR4_ByVal);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003624
3625 // Size of the linkage area, parameter list area and the part of the local
3626 // space variable where copies of aggregates which are passed by value are
3627 // stored.
3628 unsigned NumBytes = CCByValInfo.getNextStackOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003629
Tilmann Schellerffd02002009-07-03 06:45:56 +00003630 // Calculate by how many bytes the stack has to be adjusted in case of tail
3631 // call optimization.
3632 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
3633
3634 // Adjust the stack pointer for the new arguments...
3635 // These operations are automatically eliminated by the prolog/epilog pass
3636 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
3637 SDValue CallSeqStart = Chain;
3638
3639 // Load the return address and frame pointer so it can be moved somewhere else
3640 // later.
3641 SDValue LROp, FPOp;
3642 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, false,
3643 dl);
3644
3645 // Set up a copy of the stack pointer for use loading and storing any
3646 // arguments that may not fit in the registers available for argument
3647 // passing.
Owen Anderson825b72b2009-08-11 20:47:22 +00003648 SDValue StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003649
Tilmann Schellerffd02002009-07-03 06:45:56 +00003650 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
3651 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
3652 SmallVector<SDValue, 8> MemOpChains;
3653
Roman Divacky0aaa9192011-08-30 17:04:16 +00003654 bool seenFloatArg = false;
Tilmann Schellerffd02002009-07-03 06:45:56 +00003655 // Walk the register/memloc assignments, inserting copies/loads.
3656 for (unsigned i = 0, j = 0, e = ArgLocs.size();
3657 i != e;
3658 ++i) {
3659 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00003660 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00003661 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003662
Tilmann Schellerffd02002009-07-03 06:45:56 +00003663 if (Flags.isByVal()) {
3664 // Argument is an aggregate which is passed by value, thus we need to
3665 // create a copy of it in the local variable space of the current stack
3666 // frame (which is the stack frame of the caller) and pass the address of
3667 // this copy to the callee.
3668 assert((j < ByValArgLocs.size()) && "Index out of bounds!");
3669 CCValAssign &ByValVA = ByValArgLocs[j++];
3670 assert((VA.getValNo() == ByValVA.getValNo()) && "ValNo mismatch!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003671
Tilmann Schellerffd02002009-07-03 06:45:56 +00003672 // Memory reserved in the local variable space of the callers stack frame.
3673 unsigned LocMemOffset = ByValVA.getLocMemOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003674
Tilmann Schellerffd02002009-07-03 06:45:56 +00003675 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
3676 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003677
Tilmann Schellerffd02002009-07-03 06:45:56 +00003678 // Create a copy of the argument in the local area of the current
3679 // stack frame.
3680 SDValue MemcpyCall =
3681 CreateCopyOfByValArgument(Arg, PtrOff,
3682 CallSeqStart.getNode()->getOperand(0),
3683 Flags, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003684
Tilmann Schellerffd02002009-07-03 06:45:56 +00003685 // This must go outside the CALLSEQ_START..END.
3686 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
3687 CallSeqStart.getNode()->getOperand(1));
3688 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
3689 NewCallSeqStart.getNode());
3690 Chain = CallSeqStart = NewCallSeqStart;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003691
Tilmann Schellerffd02002009-07-03 06:45:56 +00003692 // Pass the address of the aggregate copy on the stack either in a
3693 // physical register or in the parameter list area of the current stack
3694 // frame to the callee.
3695 Arg = PtrOff;
3696 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003697
Tilmann Schellerffd02002009-07-03 06:45:56 +00003698 if (VA.isRegLoc()) {
Roman Divacky0aaa9192011-08-30 17:04:16 +00003699 seenFloatArg |= VA.getLocVT().isFloatingPoint();
Tilmann Schellerffd02002009-07-03 06:45:56 +00003700 // Put argument in a physical register.
3701 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
3702 } else {
3703 // Put argument in the parameter list area of the current stack frame.
3704 assert(VA.isMemLoc());
3705 unsigned LocMemOffset = VA.getLocMemOffset();
3706
3707 if (!isTailCall) {
3708 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
3709 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
3710
3711 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
Chris Lattner6229d0a2010-09-21 18:41:36 +00003712 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003713 false, false, 0));
Tilmann Schellerffd02002009-07-03 06:45:56 +00003714 } else {
3715 // Calculate and remember argument location.
3716 CalculateTailCallArgDest(DAG, MF, false, Arg, SPDiff, LocMemOffset,
3717 TailCallArguments);
3718 }
3719 }
3720 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003721
Tilmann Schellerffd02002009-07-03 06:45:56 +00003722 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00003723 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Tilmann Schellerffd02002009-07-03 06:45:56 +00003724 &MemOpChains[0], MemOpChains.size());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003725
Tilmann Schellerffd02002009-07-03 06:45:56 +00003726 // Build a sequence of copy-to-reg nodes chained together with token chain
3727 // and flag operands which copy the outgoing args into the appropriate regs.
3728 SDValue InFlag;
3729 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
3730 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
3731 RegsToPass[i].second, InFlag);
3732 InFlag = Chain.getValue(1);
3733 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003734
Hal Finkel82b38212012-08-28 02:10:27 +00003735 // Set CR bit 6 to true if this is a vararg call with floating args passed in
3736 // registers.
3737 if (isVarArg) {
NAKAMURA Takumid2a35f22012-08-30 15:52:29 +00003738 SDVTList VTs = DAG.getVTList(MVT::Other, MVT::Glue);
3739 SDValue Ops[] = { Chain, InFlag };
3740
Hal Finkel82b38212012-08-28 02:10:27 +00003741 Chain = DAG.getNode(seenFloatArg ? PPCISD::CR6SET : PPCISD::CR6UNSET,
NAKAMURA Takumid2a35f22012-08-30 15:52:29 +00003742 dl, VTs, Ops, InFlag.getNode() ? 2 : 1);
3743
Hal Finkel82b38212012-08-28 02:10:27 +00003744 InFlag = Chain.getValue(1);
3745 }
3746
Chris Lattnerb9082582010-11-14 23:42:06 +00003747 if (isTailCall)
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003748 PrepareTailCall(DAG, InFlag, Chain, dl, false, SPDiff, NumBytes, LROp, FPOp,
3749 false, TailCallArguments);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003750
Dan Gohman98ca4f22009-08-05 01:29:28 +00003751 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
3752 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
3753 Ins, InVals);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003754}
3755
Bill Schmidt726c2372012-10-23 15:51:16 +00003756// Copy an argument into memory, being careful to do this outside the
3757// call sequence for the call to which the argument belongs.
Dan Gohman98ca4f22009-08-05 01:29:28 +00003758SDValue
Bill Schmidt726c2372012-10-23 15:51:16 +00003759PPCTargetLowering::createMemcpyOutsideCallSeq(SDValue Arg, SDValue PtrOff,
3760 SDValue CallSeqStart,
3761 ISD::ArgFlagsTy Flags,
3762 SelectionDAG &DAG,
3763 DebugLoc dl) const {
3764 SDValue MemcpyCall = CreateCopyOfByValArgument(Arg, PtrOff,
3765 CallSeqStart.getNode()->getOperand(0),
3766 Flags, DAG, dl);
3767 // The MEMCPY must go outside the CALLSEQ_START..END.
3768 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
3769 CallSeqStart.getNode()->getOperand(1));
3770 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
3771 NewCallSeqStart.getNode());
3772 return NewCallSeqStart;
3773}
3774
3775SDValue
3776PPCTargetLowering::LowerCall_64SVR4(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003777 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003778 bool isTailCall,
3779 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00003780 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003781 const SmallVectorImpl<ISD::InputArg> &Ins,
3782 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003783 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003784
Bill Schmidt726c2372012-10-23 15:51:16 +00003785 unsigned NumOps = Outs.size();
Bill Schmidt419f3762012-09-19 15:42:13 +00003786
Bill Schmidt726c2372012-10-23 15:51:16 +00003787 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
3788 unsigned PtrByteSize = 8;
3789
3790 MachineFunction &MF = DAG.getMachineFunction();
3791
3792 // Mark this function as potentially containing a function that contains a
3793 // tail call. As a consequence the frame pointer will be used for dynamicalloc
3794 // and restoring the callers stack pointer in this functions epilog. This is
3795 // done because by tail calling the called function might overwrite the value
3796 // in this function's (MF) stack pointer stack slot 0(SP).
3797 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
3798 CallConv == CallingConv::Fast)
3799 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
3800
3801 unsigned nAltivecParamsAtEnd = 0;
3802
3803 // Count how many bytes are to be pushed on the stack, including the linkage
3804 // area, and parameter passing area. We start with at least 48 bytes, which
3805 // is reserved space for [SP][CR][LR][3 x unused].
3806 // NOTE: For PPC64, nAltivecParamsAtEnd always remains zero as a result
3807 // of this call.
3808 unsigned NumBytes =
3809 CalculateParameterAndLinkageAreaSize(DAG, true, isVarArg, CallConv,
3810 Outs, OutVals, nAltivecParamsAtEnd);
3811
3812 // Calculate by how many bytes the stack has to be adjusted in case of tail
3813 // call optimization.
3814 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
3815
3816 // To protect arguments on the stack from being clobbered in a tail call,
3817 // force all the loads to happen before doing any other lowering.
3818 if (isTailCall)
3819 Chain = DAG.getStackArgumentTokenFactor(Chain);
3820
3821 // Adjust the stack pointer for the new arguments...
3822 // These operations are automatically eliminated by the prolog/epilog pass
3823 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
3824 SDValue CallSeqStart = Chain;
3825
3826 // Load the return address and frame pointer so it can be move somewhere else
3827 // later.
3828 SDValue LROp, FPOp;
3829 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, true,
3830 dl);
3831
3832 // Set up a copy of the stack pointer for use loading and storing any
3833 // arguments that may not fit in the registers available for argument
3834 // passing.
3835 SDValue StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
3836
3837 // Figure out which arguments are going to go in registers, and which in
3838 // memory. Also, if this is a vararg function, floating point operations
3839 // must be stored to our stack, and loaded into integer regs as well, if
3840 // any integer regs are available for argument passing.
3841 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(true, true);
3842 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
3843
3844 static const uint16_t GPR[] = {
3845 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
3846 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
3847 };
3848 static const uint16_t *FPR = GetFPR();
3849
3850 static const uint16_t VR[] = {
3851 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
3852 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
3853 };
3854 const unsigned NumGPRs = array_lengthof(GPR);
3855 const unsigned NumFPRs = 13;
3856 const unsigned NumVRs = array_lengthof(VR);
3857
3858 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
3859 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
3860
3861 SmallVector<SDValue, 8> MemOpChains;
3862 for (unsigned i = 0; i != NumOps; ++i) {
3863 SDValue Arg = OutVals[i];
3864 ISD::ArgFlagsTy Flags = Outs[i].Flags;
3865
3866 // PtrOff will be used to store the current argument to the stack if a
3867 // register cannot be found for it.
3868 SDValue PtrOff;
3869
3870 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
3871
3872 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
3873
3874 // Promote integers to 64-bit values.
3875 if (Arg.getValueType() == MVT::i32) {
3876 // FIXME: Should this use ANY_EXTEND if neither sext nor zext?
3877 unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
3878 Arg = DAG.getNode(ExtOp, dl, MVT::i64, Arg);
3879 }
3880
3881 // FIXME memcpy is used way more than necessary. Correctness first.
3882 // Note: "by value" is code for passing a structure by value, not
3883 // basic types.
3884 if (Flags.isByVal()) {
3885 // Note: Size includes alignment padding, so
3886 // struct x { short a; char b; }
3887 // will have Size = 4. With #pragma pack(1), it will have Size = 3.
3888 // These are the proper values we need for right-justifying the
3889 // aggregate in a parameter register.
3890 unsigned Size = Flags.getByValSize();
Bill Schmidt42d43352012-10-31 01:15:05 +00003891
3892 // An empty aggregate parameter takes up no storage and no
3893 // registers.
3894 if (Size == 0)
3895 continue;
3896
Bill Schmidt726c2372012-10-23 15:51:16 +00003897 // All aggregates smaller than 8 bytes must be passed right-justified.
3898 if (Size==1 || Size==2 || Size==4) {
3899 EVT VT = (Size==1) ? MVT::i8 : ((Size==2) ? MVT::i16 : MVT::i32);
3900 if (GPR_idx != NumGPRs) {
3901 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, dl, PtrVT, Chain, Arg,
3902 MachinePointerInfo(), VT,
3903 false, false, 0);
3904 MemOpChains.push_back(Load.getValue(1));
3905 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3906
3907 ArgOffset += PtrByteSize;
3908 continue;
3909 }
3910 }
3911
3912 if (GPR_idx == NumGPRs && Size < 8) {
3913 SDValue Const = DAG.getConstant(PtrByteSize - Size,
3914 PtrOff.getValueType());
3915 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
3916 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr,
3917 CallSeqStart,
3918 Flags, DAG, dl);
3919 ArgOffset += PtrByteSize;
3920 continue;
3921 }
3922 // Copy entire object into memory. There are cases where gcc-generated
3923 // code assumes it is there, even if it could be put entirely into
3924 // registers. (This is not what the doc says.)
3925
3926 // FIXME: The above statement is likely due to a misunderstanding of the
3927 // documents. All arguments must be copied into the parameter area BY
3928 // THE CALLEE in the event that the callee takes the address of any
3929 // formal argument. That has not yet been implemented. However, it is
3930 // reasonable to use the stack area as a staging area for the register
3931 // load.
3932
3933 // Skip this for small aggregates, as we will use the same slot for a
3934 // right-justified copy, below.
3935 if (Size >= 8)
3936 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, PtrOff,
3937 CallSeqStart,
3938 Flags, DAG, dl);
3939
3940 // When a register is available, pass a small aggregate right-justified.
3941 if (Size < 8 && GPR_idx != NumGPRs) {
3942 // The easiest way to get this right-justified in a register
3943 // is to copy the structure into the rightmost portion of a
3944 // local variable slot, then load the whole slot into the
3945 // register.
3946 // FIXME: The memcpy seems to produce pretty awful code for
3947 // small aggregates, particularly for packed ones.
3948 // FIXME: It would be preferable to use the slot in the
3949 // parameter save area instead of a new local variable.
3950 SDValue Const = DAG.getConstant(8 - Size, PtrOff.getValueType());
3951 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
3952 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr,
3953 CallSeqStart,
3954 Flags, DAG, dl);
3955
3956 // Load the slot into the register.
3957 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, PtrOff,
3958 MachinePointerInfo(),
3959 false, false, false, 0);
3960 MemOpChains.push_back(Load.getValue(1));
3961 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3962
3963 // Done with this argument.
3964 ArgOffset += PtrByteSize;
3965 continue;
3966 }
3967
3968 // For aggregates larger than PtrByteSize, copy the pieces of the
3969 // object that fit into registers from the parameter save area.
3970 for (unsigned j=0; j<Size; j+=PtrByteSize) {
3971 SDValue Const = DAG.getConstant(j, PtrOff.getValueType());
3972 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
3973 if (GPR_idx != NumGPRs) {
3974 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg,
3975 MachinePointerInfo(),
3976 false, false, false, 0);
3977 MemOpChains.push_back(Load.getValue(1));
3978 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3979 ArgOffset += PtrByteSize;
3980 } else {
3981 ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize;
3982 break;
3983 }
3984 }
3985 continue;
3986 }
3987
3988 switch (Arg.getValueType().getSimpleVT().SimpleTy) {
3989 default: llvm_unreachable("Unexpected ValueType for argument!");
3990 case MVT::i32:
3991 case MVT::i64:
3992 if (GPR_idx != NumGPRs) {
3993 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
3994 } else {
3995 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3996 true, isTailCall, false, MemOpChains,
3997 TailCallArguments, dl);
3998 }
3999 ArgOffset += PtrByteSize;
4000 break;
4001 case MVT::f32:
4002 case MVT::f64:
4003 if (FPR_idx != NumFPRs) {
4004 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
4005
4006 if (isVarArg) {
Bill Schmidte6c56432012-10-29 21:18:16 +00004007 // A single float or an aggregate containing only a single float
4008 // must be passed right-justified in the stack doubleword, and
4009 // in the GPR, if one is available.
4010 SDValue StoreOff;
4011 if (Arg.getValueType().getSimpleVT().SimpleTy == MVT::f32) {
4012 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
4013 StoreOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
4014 } else
4015 StoreOff = PtrOff;
4016
4017 SDValue Store = DAG.getStore(Chain, dl, Arg, StoreOff,
Bill Schmidt726c2372012-10-23 15:51:16 +00004018 MachinePointerInfo(), false, false, 0);
4019 MemOpChains.push_back(Store);
4020
4021 // Float varargs are always shadowed in available integer registers
4022 if (GPR_idx != NumGPRs) {
4023 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
4024 MachinePointerInfo(), false, false,
4025 false, 0);
4026 MemOpChains.push_back(Load.getValue(1));
4027 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
4028 }
4029 } else if (GPR_idx != NumGPRs)
4030 // If we have any FPRs remaining, we may also have GPRs remaining.
4031 ++GPR_idx;
4032 } else {
4033 // Single-precision floating-point values are mapped to the
4034 // second (rightmost) word of the stack doubleword.
4035 if (Arg.getValueType() == MVT::f32) {
4036 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
4037 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
4038 }
4039
4040 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4041 true, isTailCall, false, MemOpChains,
4042 TailCallArguments, dl);
4043 }
4044 ArgOffset += 8;
4045 break;
4046 case MVT::v4f32:
4047 case MVT::v4i32:
4048 case MVT::v8i16:
4049 case MVT::v16i8:
4050 if (isVarArg) {
4051 // These go aligned on the stack, or in the corresponding R registers
4052 // when within range. The Darwin PPC ABI doc claims they also go in
4053 // V registers; in fact gcc does this only for arguments that are
4054 // prototyped, not for those that match the ... We do it for all
4055 // arguments, seems to work.
4056 while (ArgOffset % 16 !=0) {
4057 ArgOffset += PtrByteSize;
4058 if (GPR_idx != NumGPRs)
4059 GPR_idx++;
4060 }
4061 // We could elide this store in the case where the object fits
4062 // entirely in R registers. Maybe later.
4063 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
4064 DAG.getConstant(ArgOffset, PtrVT));
4065 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
4066 MachinePointerInfo(), false, false, 0);
4067 MemOpChains.push_back(Store);
4068 if (VR_idx != NumVRs) {
4069 SDValue Load = DAG.getLoad(MVT::v4f32, dl, Store, PtrOff,
4070 MachinePointerInfo(),
4071 false, false, false, 0);
4072 MemOpChains.push_back(Load.getValue(1));
4073 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Load));
4074 }
4075 ArgOffset += 16;
4076 for (unsigned i=0; i<16; i+=PtrByteSize) {
4077 if (GPR_idx == NumGPRs)
4078 break;
4079 SDValue Ix = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff,
4080 DAG.getConstant(i, PtrVT));
4081 SDValue Load = DAG.getLoad(PtrVT, dl, Store, Ix, MachinePointerInfo(),
4082 false, false, false, 0);
4083 MemOpChains.push_back(Load.getValue(1));
4084 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
4085 }
4086 break;
4087 }
4088
4089 // Non-varargs Altivec params generally go in registers, but have
4090 // stack space allocated at the end.
4091 if (VR_idx != NumVRs) {
4092 // Doesn't have GPR space allocated.
4093 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg));
4094 } else {
4095 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4096 true, isTailCall, true, MemOpChains,
4097 TailCallArguments, dl);
4098 ArgOffset += 16;
4099 }
4100 break;
4101 }
4102 }
4103
4104 if (!MemOpChains.empty())
4105 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
4106 &MemOpChains[0], MemOpChains.size());
4107
4108 // Check if this is an indirect call (MTCTR/BCTRL).
4109 // See PrepareCall() for more information about calls through function
4110 // pointers in the 64-bit SVR4 ABI.
4111 if (!isTailCall &&
4112 !dyn_cast<GlobalAddressSDNode>(Callee) &&
4113 !dyn_cast<ExternalSymbolSDNode>(Callee) &&
4114 !isBLACompatibleAddress(Callee, DAG)) {
4115 // Load r2 into a virtual register and store it to the TOC save area.
4116 SDValue Val = DAG.getCopyFromReg(Chain, dl, PPC::X2, MVT::i64);
4117 // TOC save area offset.
4118 SDValue PtrOff = DAG.getIntPtrConstant(40);
4119 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
4120 Chain = DAG.getStore(Val.getValue(1), dl, Val, AddPtr, MachinePointerInfo(),
4121 false, false, 0);
4122 // R12 must contain the address of an indirect callee. This does not
4123 // mean the MTCTR instruction must use R12; it's easier to model this
4124 // as an extra parameter, so do that.
4125 RegsToPass.push_back(std::make_pair((unsigned)PPC::X12, Callee));
4126 }
4127
4128 // Build a sequence of copy-to-reg nodes chained together with token chain
4129 // and flag operands which copy the outgoing args into the appropriate regs.
4130 SDValue InFlag;
4131 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
4132 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
4133 RegsToPass[i].second, InFlag);
4134 InFlag = Chain.getValue(1);
4135 }
4136
4137 if (isTailCall)
4138 PrepareTailCall(DAG, InFlag, Chain, dl, true, SPDiff, NumBytes, LROp,
4139 FPOp, true, TailCallArguments);
4140
4141 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
4142 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
4143 Ins, InVals);
4144}
4145
4146SDValue
4147PPCTargetLowering::LowerCall_Darwin(SDValue Chain, SDValue Callee,
4148 CallingConv::ID CallConv, bool isVarArg,
4149 bool isTailCall,
4150 const SmallVectorImpl<ISD::OutputArg> &Outs,
4151 const SmallVectorImpl<SDValue> &OutVals,
4152 const SmallVectorImpl<ISD::InputArg> &Ins,
4153 DebugLoc dl, SelectionDAG &DAG,
4154 SmallVectorImpl<SDValue> &InVals) const {
4155
4156 unsigned NumOps = Outs.size();
Scott Michelfdc40a02009-02-17 22:15:04 +00004157
Owen Andersone50ed302009-08-10 22:56:29 +00004158 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00004159 bool isPPC64 = PtrVT == MVT::i64;
Chris Lattnerc91a4752006-06-26 22:48:35 +00004160 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00004161
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004162 MachineFunction &MF = DAG.getMachineFunction();
4163
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004164 // Mark this function as potentially containing a function that contains a
4165 // tail call. As a consequence the frame pointer will be used for dynamicalloc
4166 // and restoring the callers stack pointer in this functions epilog. This is
4167 // done because by tail calling the called function might overwrite the value
4168 // in this function's (MF) stack pointer stack slot 0(SP).
Nick Lewycky8a8d4792011-12-02 22:16:29 +00004169 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
4170 CallConv == CallingConv::Fast)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004171 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
4172
4173 unsigned nAltivecParamsAtEnd = 0;
4174
Chris Lattnerabde4602006-05-16 22:56:08 +00004175 // Count how many bytes are to be pushed on the stack, including the linkage
Chris Lattnerc91a4752006-06-26 22:48:35 +00004176 // area, and parameter passing area. We start with 24/48 bytes, which is
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004177 // prereserved space for [SP][CR][LR][3 x unused].
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004178 unsigned NumBytes =
Dan Gohman98ca4f22009-08-05 01:29:28 +00004179 CalculateParameterAndLinkageAreaSize(DAG, isPPC64, isVarArg, CallConv,
Dan Gohmanc9403652010-07-07 15:54:55 +00004180 Outs, OutVals,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004181 nAltivecParamsAtEnd);
Dale Johannesen75092de2008-03-12 00:22:17 +00004182
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004183 // Calculate by how many bytes the stack has to be adjusted in case of tail
4184 // call optimization.
4185 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
Scott Michelfdc40a02009-02-17 22:15:04 +00004186
Dan Gohman98ca4f22009-08-05 01:29:28 +00004187 // To protect arguments on the stack from being clobbered in a tail call,
4188 // force all the loads to happen before doing any other lowering.
4189 if (isTailCall)
4190 Chain = DAG.getStackArgumentTokenFactor(Chain);
4191
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004192 // Adjust the stack pointer for the new arguments...
4193 // These operations are automatically eliminated by the prolog/epilog pass
Chris Lattnere563bbc2008-10-11 22:08:30 +00004194 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Dan Gohman475871a2008-07-27 21:46:04 +00004195 SDValue CallSeqStart = Chain;
Scott Michelfdc40a02009-02-17 22:15:04 +00004196
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004197 // Load the return address and frame pointer so it can be move somewhere else
4198 // later.
Dan Gohman475871a2008-07-27 21:46:04 +00004199 SDValue LROp, FPOp;
Tilmann Schellerffd02002009-07-03 06:45:56 +00004200 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, true,
4201 dl);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004202
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004203 // Set up a copy of the stack pointer for use loading and storing any
4204 // arguments that may not fit in the registers available for argument
4205 // passing.
Dan Gohman475871a2008-07-27 21:46:04 +00004206 SDValue StackPtr;
Chris Lattnerc91a4752006-06-26 22:48:35 +00004207 if (isPPC64)
Owen Anderson825b72b2009-08-11 20:47:22 +00004208 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Chris Lattnerc91a4752006-06-26 22:48:35 +00004209 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004210 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00004211
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004212 // Figure out which arguments are going to go in registers, and which in
4213 // memory. Also, if this is a vararg function, floating point operations
4214 // must be stored to our stack, and loaded into integer regs as well, if
4215 // any integer regs are available for argument passing.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00004216 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(isPPC64, true);
Chris Lattner9a2a4972006-05-17 06:01:33 +00004217 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00004218
Craig Topperb78ca422012-03-11 07:16:55 +00004219 static const uint16_t GPR_32[] = { // 32-bit registers.
Chris Lattner9a2a4972006-05-17 06:01:33 +00004220 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
4221 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
4222 };
Craig Topperb78ca422012-03-11 07:16:55 +00004223 static const uint16_t GPR_64[] = { // 64-bit registers.
Chris Lattnerc91a4752006-06-26 22:48:35 +00004224 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
4225 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
4226 };
Craig Topperb78ca422012-03-11 07:16:55 +00004227 static const uint16_t *FPR = GetFPR();
Scott Michelfdc40a02009-02-17 22:15:04 +00004228
Craig Topperb78ca422012-03-11 07:16:55 +00004229 static const uint16_t VR[] = {
Chris Lattner9a2a4972006-05-17 06:01:33 +00004230 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
4231 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
4232 };
Owen Anderson718cb662007-09-07 04:06:50 +00004233 const unsigned NumGPRs = array_lengthof(GPR_32);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004234 const unsigned NumFPRs = 13;
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00004235 const unsigned NumVRs = array_lengthof(VR);
Scott Michelfdc40a02009-02-17 22:15:04 +00004236
Craig Topperb78ca422012-03-11 07:16:55 +00004237 const uint16_t *GPR = isPPC64 ? GPR_64 : GPR_32;
Chris Lattnerc91a4752006-06-26 22:48:35 +00004238
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004239 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004240 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
4241
Dan Gohman475871a2008-07-27 21:46:04 +00004242 SmallVector<SDValue, 8> MemOpChains;
Evan Cheng4360bdc2006-05-25 00:57:32 +00004243 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00004244 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00004245 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00004246
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004247 // PtrOff will be used to store the current argument to the stack if a
4248 // register cannot be found for it.
Dan Gohman475871a2008-07-27 21:46:04 +00004249 SDValue PtrOff;
Scott Michelfdc40a02009-02-17 22:15:04 +00004250
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004251 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00004252
Dale Johannesen39355f92009-02-04 02:34:38 +00004253 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Chris Lattnerc91a4752006-06-26 22:48:35 +00004254
4255 // On PPC64, promote integers to 64-bit values.
Owen Anderson825b72b2009-08-11 20:47:22 +00004256 if (isPPC64 && Arg.getValueType() == MVT::i32) {
Duncan Sands276dcbd2008-03-21 09:14:45 +00004257 // FIXME: Should this use ANY_EXTEND if neither sext nor zext?
4258 unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
Owen Anderson825b72b2009-08-11 20:47:22 +00004259 Arg = DAG.getNode(ExtOp, dl, MVT::i64, Arg);
Chris Lattnerc91a4752006-06-26 22:48:35 +00004260 }
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004261
Dale Johannesen8419dd62008-03-07 20:27:40 +00004262 // FIXME memcpy is used way more than necessary. Correctness first.
Bill Schmidt419f3762012-09-19 15:42:13 +00004263 // Note: "by value" is code for passing a structure by value, not
4264 // basic types.
Duncan Sands276dcbd2008-03-21 09:14:45 +00004265 if (Flags.isByVal()) {
4266 unsigned Size = Flags.getByValSize();
Bill Schmidt726c2372012-10-23 15:51:16 +00004267 // Very small objects are passed right-justified. Everything else is
4268 // passed left-justified.
4269 if (Size==1 || Size==2) {
4270 EVT VT = (Size==1) ? MVT::i8 : MVT::i16;
Dale Johannesen8419dd62008-03-07 20:27:40 +00004271 if (GPR_idx != NumGPRs) {
Stuart Hastingsa9011292011-02-16 16:23:55 +00004272 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, dl, PtrVT, Chain, Arg,
Chris Lattner3d6ccfb2010-09-21 17:04:51 +00004273 MachinePointerInfo(), VT,
4274 false, false, 0);
Dale Johannesen8419dd62008-03-07 20:27:40 +00004275 MemOpChains.push_back(Load.getValue(1));
4276 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004277
4278 ArgOffset += PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00004279 } else {
Bill Schmidt7a6cb152012-10-16 13:30:53 +00004280 SDValue Const = DAG.getConstant(PtrByteSize - Size,
4281 PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00004282 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
Bill Schmidt726c2372012-10-23 15:51:16 +00004283 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr,
4284 CallSeqStart,
4285 Flags, DAG, dl);
Dale Johannesen8419dd62008-03-07 20:27:40 +00004286 ArgOffset += PtrByteSize;
4287 }
4288 continue;
4289 }
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00004290 // Copy entire object into memory. There are cases where gcc-generated
4291 // code assumes it is there, even if it could be put entirely into
4292 // registers. (This is not what the doc says.)
Bill Schmidt726c2372012-10-23 15:51:16 +00004293 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, PtrOff,
4294 CallSeqStart,
4295 Flags, DAG, dl);
Bill Schmidt419f3762012-09-19 15:42:13 +00004296
4297 // For small aggregates (Darwin only) and aggregates >= PtrByteSize,
4298 // copy the pieces of the object that fit into registers from the
4299 // parameter save area.
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004300 for (unsigned j=0; j<Size; j+=PtrByteSize) {
Dan Gohman475871a2008-07-27 21:46:04 +00004301 SDValue Const = DAG.getConstant(j, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00004302 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004303 if (GPR_idx != NumGPRs) {
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004304 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg,
4305 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004306 false, false, false, 0);
Dale Johannesen1f797a32008-03-05 23:31:27 +00004307 MemOpChains.push_back(Load.getValue(1));
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004308 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004309 ArgOffset += PtrByteSize;
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004310 } else {
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00004311 ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00004312 break;
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004313 }
4314 }
4315 continue;
4316 }
4317
Owen Anderson825b72b2009-08-11 20:47:22 +00004318 switch (Arg.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004319 default: llvm_unreachable("Unexpected ValueType for argument!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004320 case MVT::i32:
4321 case MVT::i64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00004322 if (GPR_idx != NumGPRs) {
4323 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004324 } else {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004325 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4326 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00004327 TailCallArguments, dl);
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004328 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004329 ArgOffset += PtrByteSize;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004330 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00004331 case MVT::f32:
4332 case MVT::f64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00004333 if (FPR_idx != NumFPRs) {
4334 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
4335
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004336 if (isVarArg) {
Chris Lattner6229d0a2010-09-21 18:41:36 +00004337 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
4338 MachinePointerInfo(), false, false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00004339 MemOpChains.push_back(Store);
4340
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004341 // Float varargs are always shadowed in available integer registers
Chris Lattner9a2a4972006-05-17 06:01:33 +00004342 if (GPR_idx != NumGPRs) {
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004343 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
Pete Cooperd752e0f2011-11-08 18:42:53 +00004344 MachinePointerInfo(), false, false,
4345 false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00004346 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004347 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004348 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004349 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 && !isPPC64){
Dan Gohman475871a2008-07-27 21:46:04 +00004350 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00004351 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004352 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
4353 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004354 false, false, false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00004355 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004356 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerabde4602006-05-16 22:56:08 +00004357 }
4358 } else {
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004359 // If we have any FPRs remaining, we may also have GPRs remaining.
4360 // Args passed in FPRs consume either 1 (f32) or 2 (f64) available
4361 // GPRs.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004362 if (GPR_idx != NumGPRs)
4363 ++GPR_idx;
Owen Anderson825b72b2009-08-11 20:47:22 +00004364 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 &&
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004365 !isPPC64) // PPC64 has 64-bit GPR's obviously :)
4366 ++GPR_idx;
Chris Lattnerabde4602006-05-16 22:56:08 +00004367 }
Bill Schmidt726c2372012-10-23 15:51:16 +00004368 } else
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004369 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4370 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00004371 TailCallArguments, dl);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004372 if (isPPC64)
4373 ArgOffset += 8;
4374 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004375 ArgOffset += Arg.getValueType() == MVT::f32 ? 4 : 8;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004376 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00004377 case MVT::v4f32:
4378 case MVT::v4i32:
4379 case MVT::v8i16:
4380 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00004381 if (isVarArg) {
4382 // These go aligned on the stack, or in the corresponding R registers
Scott Michelfdc40a02009-02-17 22:15:04 +00004383 // when within range. The Darwin PPC ABI doc claims they also go in
Dale Johannesen75092de2008-03-12 00:22:17 +00004384 // V registers; in fact gcc does this only for arguments that are
4385 // prototyped, not for those that match the ... We do it for all
4386 // arguments, seems to work.
4387 while (ArgOffset % 16 !=0) {
4388 ArgOffset += PtrByteSize;
4389 if (GPR_idx != NumGPRs)
4390 GPR_idx++;
4391 }
4392 // We could elide this store in the case where the object fits
4393 // entirely in R registers. Maybe later.
Scott Michelfdc40a02009-02-17 22:15:04 +00004394 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Dale Johannesen75092de2008-03-12 00:22:17 +00004395 DAG.getConstant(ArgOffset, PtrVT));
Chris Lattner6229d0a2010-09-21 18:41:36 +00004396 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
4397 MachinePointerInfo(), false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00004398 MemOpChains.push_back(Store);
4399 if (VR_idx != NumVRs) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004400 SDValue Load = DAG.getLoad(MVT::v4f32, dl, Store, PtrOff,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004401 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004402 false, false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00004403 MemOpChains.push_back(Load.getValue(1));
4404 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Load));
4405 }
4406 ArgOffset += 16;
4407 for (unsigned i=0; i<16; i+=PtrByteSize) {
4408 if (GPR_idx == NumGPRs)
4409 break;
Dale Johannesen39355f92009-02-04 02:34:38 +00004410 SDValue Ix = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff,
Dale Johannesen75092de2008-03-12 00:22:17 +00004411 DAG.getConstant(i, PtrVT));
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004412 SDValue Load = DAG.getLoad(PtrVT, dl, Store, Ix, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004413 false, false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00004414 MemOpChains.push_back(Load.getValue(1));
4415 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
4416 }
4417 break;
4418 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004419
Dale Johannesen8f5422c2008-03-14 17:41:26 +00004420 // Non-varargs Altivec params generally go in registers, but have
4421 // stack space allocated at the end.
4422 if (VR_idx != NumVRs) {
4423 // Doesn't have GPR space allocated.
4424 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg));
4425 } else if (nAltivecParamsAtEnd==0) {
4426 // We are emitting Altivec params in order.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004427 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4428 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00004429 TailCallArguments, dl);
Dale Johannesen75092de2008-03-12 00:22:17 +00004430 ArgOffset += 16;
Dale Johannesen75092de2008-03-12 00:22:17 +00004431 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004432 break;
Chris Lattnerabde4602006-05-16 22:56:08 +00004433 }
Chris Lattnerabde4602006-05-16 22:56:08 +00004434 }
Dale Johannesen8f5422c2008-03-14 17:41:26 +00004435 // If all Altivec parameters fit in registers, as they usually do,
4436 // they get stack space following the non-Altivec parameters. We
4437 // don't track this here because nobody below needs it.
4438 // If there are more Altivec parameters than fit in registers emit
4439 // the stores here.
4440 if (!isVarArg && nAltivecParamsAtEnd > NumVRs) {
4441 unsigned j = 0;
4442 // Offset is aligned; skip 1st 12 params which go in V registers.
4443 ArgOffset = ((ArgOffset+15)/16)*16;
4444 ArgOffset += 12*16;
4445 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00004446 SDValue Arg = OutVals[i];
4447 EVT ArgType = Outs[i].VT;
Owen Anderson825b72b2009-08-11 20:47:22 +00004448 if (ArgType==MVT::v4f32 || ArgType==MVT::v4i32 ||
4449 ArgType==MVT::v8i16 || ArgType==MVT::v16i8) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00004450 if (++j > NumVRs) {
Dan Gohman475871a2008-07-27 21:46:04 +00004451 SDValue PtrOff;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004452 // We are emitting Altivec params in order.
4453 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4454 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00004455 TailCallArguments, dl);
Dale Johannesen8f5422c2008-03-14 17:41:26 +00004456 ArgOffset += 16;
4457 }
4458 }
4459 }
4460 }
4461
Chris Lattner9a2a4972006-05-17 06:01:33 +00004462 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00004463 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnere2199452006-08-11 17:38:39 +00004464 &MemOpChains[0], MemOpChains.size());
Scott Michelfdc40a02009-02-17 22:15:04 +00004465
Dale Johannesenf7b73042010-03-09 20:15:42 +00004466 // On Darwin, R12 must contain the address of an indirect callee. This does
4467 // not mean the MTCTR instruction must use R12; it's easier to model this as
4468 // an extra parameter, so do that.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004469 if (!isTailCall &&
Dale Johannesenf7b73042010-03-09 20:15:42 +00004470 !dyn_cast<GlobalAddressSDNode>(Callee) &&
4471 !dyn_cast<ExternalSymbolSDNode>(Callee) &&
4472 !isBLACompatibleAddress(Callee, DAG))
4473 RegsToPass.push_back(std::make_pair((unsigned)(isPPC64 ? PPC::X12 :
4474 PPC::R12), Callee));
4475
Chris Lattner9a2a4972006-05-17 06:01:33 +00004476 // Build a sequence of copy-to-reg nodes chained together with token chain
4477 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00004478 SDValue InFlag;
Chris Lattner9a2a4972006-05-17 06:01:33 +00004479 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004480 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesen39355f92009-02-04 02:34:38 +00004481 RegsToPass[i].second, InFlag);
Chris Lattner9a2a4972006-05-17 06:01:33 +00004482 InFlag = Chain.getValue(1);
4483 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004484
Chris Lattnerb9082582010-11-14 23:42:06 +00004485 if (isTailCall)
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004486 PrepareTailCall(DAG, InFlag, Chain, dl, isPPC64, SPDiff, NumBytes, LROp,
4487 FPOp, true, TailCallArguments);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004488
Dan Gohman98ca4f22009-08-05 01:29:28 +00004489 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
4490 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
4491 Ins, InVals);
Chris Lattnerabde4602006-05-16 22:56:08 +00004492}
4493
Hal Finkeld712f932011-10-14 19:51:36 +00004494bool
4495PPCTargetLowering::CanLowerReturn(CallingConv::ID CallConv,
4496 MachineFunction &MF, bool isVarArg,
4497 const SmallVectorImpl<ISD::OutputArg> &Outs,
4498 LLVMContext &Context) const {
4499 SmallVector<CCValAssign, 16> RVLocs;
4500 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
4501 RVLocs, Context);
4502 return CCInfo.CheckReturn(Outs, RetCC_PPC);
4503}
4504
Dan Gohman98ca4f22009-08-05 01:29:28 +00004505SDValue
4506PPCTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00004507 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00004508 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00004509 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00004510 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00004511
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004512 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00004513 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00004514 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00004515 CCInfo.AnalyzeReturn(Outs, RetCC_PPC);
Scott Michelfdc40a02009-02-17 22:15:04 +00004516
Dan Gohman475871a2008-07-27 21:46:04 +00004517 SDValue Flag;
Jakob Stoklund Olesen6ab50612013-02-05 18:12:00 +00004518 SmallVector<SDValue, 4> RetOps(1, Chain);
Scott Michelfdc40a02009-02-17 22:15:04 +00004519
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004520 // Copy the result values into the output registers.
4521 for (unsigned i = 0; i != RVLocs.size(); ++i) {
4522 CCValAssign &VA = RVLocs[i];
4523 assert(VA.isRegLoc() && "Can only return in registers!");
Ulrich Weigand86aef0a2012-11-05 19:39:45 +00004524
4525 SDValue Arg = OutVals[i];
4526
4527 switch (VA.getLocInfo()) {
4528 default: llvm_unreachable("Unknown loc info!");
4529 case CCValAssign::Full: break;
4530 case CCValAssign::AExt:
4531 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
4532 break;
4533 case CCValAssign::ZExt:
4534 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
4535 break;
4536 case CCValAssign::SExt:
4537 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
4538 break;
4539 }
4540
4541 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), Arg, Flag);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004542 Flag = Chain.getValue(1);
Jakob Stoklund Olesen6ab50612013-02-05 18:12:00 +00004543 RetOps.push_back(DAG.getRegister(VA.getLocReg(), VA.getLocVT()));
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004544 }
4545
Jakob Stoklund Olesen6ab50612013-02-05 18:12:00 +00004546 RetOps[0] = Chain; // Update chain.
4547
4548 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00004549 if (Flag.getNode())
Jakob Stoklund Olesen6ab50612013-02-05 18:12:00 +00004550 RetOps.push_back(Flag);
4551
4552 return DAG.getNode(PPCISD::RET_FLAG, dl, MVT::Other,
4553 &RetOps[0], RetOps.size());
Chris Lattner1a635d62006-04-14 06:01:58 +00004554}
4555
Dan Gohman475871a2008-07-27 21:46:04 +00004556SDValue PPCTargetLowering::LowerSTACKRESTORE(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00004557 const PPCSubtarget &Subtarget) const {
Jim Laskeyefc7e522006-12-04 22:04:42 +00004558 // When we pop the dynamic allocation we need to restore the SP link.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004559 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00004560
Jim Laskeyefc7e522006-12-04 22:04:42 +00004561 // Get the corect type for pointers.
Owen Andersone50ed302009-08-10 22:56:29 +00004562 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskeyefc7e522006-12-04 22:04:42 +00004563
4564 // Construct the stack pointer operand.
Dale Johannesenb60d5192009-11-24 01:09:07 +00004565 bool isPPC64 = Subtarget.isPPC64();
4566 unsigned SP = isPPC64 ? PPC::X1 : PPC::R1;
Dan Gohman475871a2008-07-27 21:46:04 +00004567 SDValue StackPtr = DAG.getRegister(SP, PtrVT);
Jim Laskeyefc7e522006-12-04 22:04:42 +00004568
4569 // Get the operands for the STACKRESTORE.
Dan Gohman475871a2008-07-27 21:46:04 +00004570 SDValue Chain = Op.getOperand(0);
4571 SDValue SaveSP = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004572
Jim Laskeyefc7e522006-12-04 22:04:42 +00004573 // Load the old link SP.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004574 SDValue LoadLinkSP = DAG.getLoad(PtrVT, dl, Chain, StackPtr,
4575 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004576 false, false, false, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00004577
Jim Laskeyefc7e522006-12-04 22:04:42 +00004578 // Restore the stack pointer.
Dale Johannesen33c960f2009-02-04 20:06:27 +00004579 Chain = DAG.getCopyToReg(LoadLinkSP.getValue(1), dl, SP, SaveSP);
Scott Michelfdc40a02009-02-17 22:15:04 +00004580
Jim Laskeyefc7e522006-12-04 22:04:42 +00004581 // Store the old link SP.
Chris Lattner6229d0a2010-09-21 18:41:36 +00004582 return DAG.getStore(Chain, dl, LoadLinkSP, StackPtr, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00004583 false, false, 0);
Jim Laskeyefc7e522006-12-04 22:04:42 +00004584}
4585
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004586
4587
Dan Gohman475871a2008-07-27 21:46:04 +00004588SDValue
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004589PPCTargetLowering::getReturnAddrFrameIndex(SelectionDAG & DAG) const {
Jim Laskey2f616bf2006-11-16 22:43:37 +00004590 MachineFunction &MF = DAG.getMachineFunction();
Dale Johannesenb60d5192009-11-24 01:09:07 +00004591 bool isPPC64 = PPCSubTarget.isPPC64();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004592 bool isDarwinABI = PPCSubTarget.isDarwinABI();
Owen Andersone50ed302009-08-10 22:56:29 +00004593 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004594
4595 // Get current frame pointer save index. The users of this index will be
4596 // primarily DYNALLOC instructions.
4597 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
4598 int RASI = FI->getReturnAddrSaveIndex();
4599
4600 // If the frame pointer save index hasn't been defined yet.
4601 if (!RASI) {
4602 // Find out what the fix offset of the frame pointer save area.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00004603 int LROffset = PPCFrameLowering::getReturnSaveOffset(isPPC64, isDarwinABI);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004604 // Allocate the frame index for frame pointer save area.
Evan Chenged2ae132010-07-03 00:40:23 +00004605 RASI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, LROffset, true);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004606 // Save the result.
4607 FI->setReturnAddrSaveIndex(RASI);
4608 }
4609 return DAG.getFrameIndex(RASI, PtrVT);
4610}
4611
Dan Gohman475871a2008-07-27 21:46:04 +00004612SDValue
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004613PPCTargetLowering::getFramePointerFrameIndex(SelectionDAG & DAG) const {
4614 MachineFunction &MF = DAG.getMachineFunction();
Dale Johannesenb60d5192009-11-24 01:09:07 +00004615 bool isPPC64 = PPCSubTarget.isPPC64();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004616 bool isDarwinABI = PPCSubTarget.isDarwinABI();
Owen Andersone50ed302009-08-10 22:56:29 +00004617 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00004618
4619 // Get current frame pointer save index. The users of this index will be
4620 // primarily DYNALLOC instructions.
4621 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
4622 int FPSI = FI->getFramePointerSaveIndex();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004623
Jim Laskey2f616bf2006-11-16 22:43:37 +00004624 // If the frame pointer save index hasn't been defined yet.
4625 if (!FPSI) {
4626 // Find out what the fix offset of the frame pointer save area.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00004627 int FPOffset = PPCFrameLowering::getFramePointerSaveOffset(isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004628 isDarwinABI);
Scott Michelfdc40a02009-02-17 22:15:04 +00004629
Jim Laskey2f616bf2006-11-16 22:43:37 +00004630 // Allocate the frame index for frame pointer save area.
Evan Chenged2ae132010-07-03 00:40:23 +00004631 FPSI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, FPOffset, true);
Jim Laskey2f616bf2006-11-16 22:43:37 +00004632 // Save the result.
Scott Michelfdc40a02009-02-17 22:15:04 +00004633 FI->setFramePointerSaveIndex(FPSI);
Jim Laskey2f616bf2006-11-16 22:43:37 +00004634 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004635 return DAG.getFrameIndex(FPSI, PtrVT);
4636}
Jim Laskey2f616bf2006-11-16 22:43:37 +00004637
Dan Gohman475871a2008-07-27 21:46:04 +00004638SDValue PPCTargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004639 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00004640 const PPCSubtarget &Subtarget) const {
Jim Laskey2f616bf2006-11-16 22:43:37 +00004641 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00004642 SDValue Chain = Op.getOperand(0);
4643 SDValue Size = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004644 DebugLoc dl = Op.getDebugLoc();
4645
Jim Laskey2f616bf2006-11-16 22:43:37 +00004646 // Get the corect type for pointers.
Owen Andersone50ed302009-08-10 22:56:29 +00004647 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00004648 // Negate the size.
Dale Johannesende064702009-02-06 21:50:26 +00004649 SDValue NegSize = DAG.getNode(ISD::SUB, dl, PtrVT,
Jim Laskey2f616bf2006-11-16 22:43:37 +00004650 DAG.getConstant(0, PtrVT), Size);
4651 // Construct a node for the frame pointer save index.
Dan Gohman475871a2008-07-27 21:46:04 +00004652 SDValue FPSIdx = getFramePointerFrameIndex(DAG);
Jim Laskey2f616bf2006-11-16 22:43:37 +00004653 // Build a DYNALLOC node.
Dan Gohman475871a2008-07-27 21:46:04 +00004654 SDValue Ops[3] = { Chain, NegSize, FPSIdx };
Owen Anderson825b72b2009-08-11 20:47:22 +00004655 SDVTList VTs = DAG.getVTList(PtrVT, MVT::Other);
Dale Johannesende064702009-02-06 21:50:26 +00004656 return DAG.getNode(PPCISD::DYNALLOC, dl, VTs, Ops, 3);
Jim Laskey2f616bf2006-11-16 22:43:37 +00004657}
4658
Hal Finkel7ee74a62013-03-21 21:37:52 +00004659SDValue PPCTargetLowering::lowerEH_SJLJ_SETJMP(SDValue Op,
4660 SelectionDAG &DAG) const {
4661 DebugLoc DL = Op.getDebugLoc();
4662 return DAG.getNode(PPCISD::EH_SJLJ_SETJMP, DL,
4663 DAG.getVTList(MVT::i32, MVT::Other),
4664 Op.getOperand(0), Op.getOperand(1));
4665}
4666
4667SDValue PPCTargetLowering::lowerEH_SJLJ_LONGJMP(SDValue Op,
4668 SelectionDAG &DAG) const {
4669 DebugLoc DL = Op.getDebugLoc();
4670 return DAG.getNode(PPCISD::EH_SJLJ_LONGJMP, DL, MVT::Other,
4671 Op.getOperand(0), Op.getOperand(1));
4672}
4673
Chris Lattner1a635d62006-04-14 06:01:58 +00004674/// LowerSELECT_CC - Lower floating point select_cc's into fsel instruction when
4675/// possible.
Dan Gohmand858e902010-04-17 15:26:15 +00004676SDValue PPCTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner1a635d62006-04-14 06:01:58 +00004677 // Not FP? Not a fsel.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004678 if (!Op.getOperand(0).getValueType().isFloatingPoint() ||
4679 !Op.getOperand(2).getValueType().isFloatingPoint())
Eli Friedmanc06441e2009-05-28 04:31:08 +00004680 return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00004681
Hal Finkel59889f72013-04-07 22:11:09 +00004682 // We might be able to do better than this under some circumstances, but in
4683 // general, fsel-based lowering of select is a finite-math-only optimization.
4684 // For more information, see section F.3 of the 2.06 ISA specification.
4685 if (!DAG.getTarget().Options.NoInfsFPMath ||
4686 !DAG.getTarget().Options.NoNaNsFPMath)
4687 return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00004688
Hal Finkel59889f72013-04-07 22:11:09 +00004689 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Scott Michelfdc40a02009-02-17 22:15:04 +00004690
Owen Andersone50ed302009-08-10 22:56:29 +00004691 EVT ResVT = Op.getValueType();
4692 EVT CmpVT = Op.getOperand(0).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00004693 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
4694 SDValue TV = Op.getOperand(2), FV = Op.getOperand(3);
Dale Johannesende064702009-02-06 21:50:26 +00004695 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00004696
Chris Lattner1a635d62006-04-14 06:01:58 +00004697 // If the RHS of the comparison is a 0.0, we don't need to do the
4698 // subtraction at all.
Hal Finkel59889f72013-04-07 22:11:09 +00004699 SDValue Sel1;
Chris Lattner1a635d62006-04-14 06:01:58 +00004700 if (isFloatingPointZero(RHS))
4701 switch (CC) {
4702 default: break; // SETUO etc aren't handled by fsel.
Hal Finkel59889f72013-04-07 22:11:09 +00004703 case ISD::SETNE:
4704 std::swap(TV, FV);
4705 case ISD::SETEQ:
4706 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
4707 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
4708 Sel1 = DAG.getNode(PPCISD::FSEL, dl, ResVT, LHS, TV, FV);
4709 if (Sel1.getValueType() == MVT::f32) // Comparison is always 64-bits
4710 Sel1 = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Sel1);
4711 return DAG.getNode(PPCISD::FSEL, dl, ResVT,
4712 DAG.getNode(ISD::FNEG, dl, MVT::f64, LHS), Sel1, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00004713 case ISD::SETULT:
4714 case ISD::SETLT:
4715 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattner57340122006-05-24 00:06:44 +00004716 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00004717 case ISD::SETGE:
Owen Anderson825b72b2009-08-11 20:47:22 +00004718 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
4719 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesende064702009-02-06 21:50:26 +00004720 return DAG.getNode(PPCISD::FSEL, dl, ResVT, LHS, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00004721 case ISD::SETUGT:
4722 case ISD::SETGT:
4723 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattner57340122006-05-24 00:06:44 +00004724 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00004725 case ISD::SETLE:
Owen Anderson825b72b2009-08-11 20:47:22 +00004726 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
4727 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesende064702009-02-06 21:50:26 +00004728 return DAG.getNode(PPCISD::FSEL, dl, ResVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00004729 DAG.getNode(ISD::FNEG, dl, MVT::f64, LHS), TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00004730 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004731
Dan Gohman475871a2008-07-27 21:46:04 +00004732 SDValue Cmp;
Chris Lattner1a635d62006-04-14 06:01:58 +00004733 switch (CC) {
4734 default: break; // SETUO etc aren't handled by fsel.
Hal Finkel59889f72013-04-07 22:11:09 +00004735 case ISD::SETNE:
4736 std::swap(TV, FV);
4737 case ISD::SETEQ:
4738 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
4739 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
4740 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
4741 Sel1 = DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
4742 if (Sel1.getValueType() == MVT::f32) // Comparison is always 64-bits
4743 Sel1 = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Sel1);
4744 return DAG.getNode(PPCISD::FSEL, dl, ResVT,
4745 DAG.getNode(ISD::FNEG, dl, MVT::f64, Cmp), Sel1, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00004746 case ISD::SETULT:
4747 case ISD::SETLT:
Dale Johannesende064702009-02-06 21:50:26 +00004748 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004749 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
4750 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Hal Finkel59889f72013-04-07 22:11:09 +00004751 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattner57340122006-05-24 00:06:44 +00004752 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00004753 case ISD::SETGE:
Dale Johannesende064702009-02-06 21:50:26 +00004754 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004755 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
4756 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Hal Finkel59889f72013-04-07 22:11:09 +00004757 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00004758 case ISD::SETUGT:
4759 case ISD::SETGT:
Dale Johannesende064702009-02-06 21:50:26 +00004760 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004761 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
4762 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Hal Finkel59889f72013-04-07 22:11:09 +00004763 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattner57340122006-05-24 00:06:44 +00004764 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00004765 case ISD::SETLE:
Dale Johannesende064702009-02-06 21:50:26 +00004766 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004767 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
4768 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Hal Finkel59889f72013-04-07 22:11:09 +00004769 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00004770 }
Eli Friedmanc06441e2009-05-28 04:31:08 +00004771 return Op;
Chris Lattner1a635d62006-04-14 06:01:58 +00004772}
4773
Chris Lattner1f873002007-11-28 18:44:47 +00004774// FIXME: Split this code up when LegalizeDAGTypes lands.
Dale Johannesen4c9369d2009-06-04 20:53:52 +00004775SDValue PPCTargetLowering::LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00004776 DebugLoc dl) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004777 assert(Op.getOperand(0).getValueType().isFloatingPoint());
Dan Gohman475871a2008-07-27 21:46:04 +00004778 SDValue Src = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00004779 if (Src.getValueType() == MVT::f32)
4780 Src = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Src);
Duncan Sandsa7360f02008-07-19 16:26:02 +00004781
Dan Gohman475871a2008-07-27 21:46:04 +00004782 SDValue Tmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00004783 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004784 default: llvm_unreachable("Unhandled FP_TO_INT type in custom expander!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004785 case MVT::i32:
Dale Johannesen4c9369d2009-06-04 20:53:52 +00004786 Tmp = DAG.getNode(Op.getOpcode()==ISD::FP_TO_SINT ? PPCISD::FCTIWZ :
Hal Finkel46479192013-04-01 17:52:07 +00004787 (PPCSubTarget.hasFPCVT() ? PPCISD::FCTIWUZ :
4788 PPCISD::FCTIDZ),
Owen Anderson825b72b2009-08-11 20:47:22 +00004789 dl, MVT::f64, Src);
Chris Lattner1a635d62006-04-14 06:01:58 +00004790 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00004791 case MVT::i64:
Hal Finkela1646ce2013-04-01 18:42:58 +00004792 assert((Op.getOpcode() == ISD::FP_TO_SINT || PPCSubTarget.hasFPCVT()) &&
4793 "i64 FP_TO_UINT is supported only with FPCVT");
Hal Finkel46479192013-04-01 17:52:07 +00004794 Tmp = DAG.getNode(Op.getOpcode()==ISD::FP_TO_SINT ? PPCISD::FCTIDZ :
4795 PPCISD::FCTIDUZ,
4796 dl, MVT::f64, Src);
Chris Lattner1a635d62006-04-14 06:01:58 +00004797 break;
4798 }
Duncan Sandsa7360f02008-07-19 16:26:02 +00004799
Chris Lattner1a635d62006-04-14 06:01:58 +00004800 // Convert the FP value to an int value through memory.
Hal Finkel46479192013-04-01 17:52:07 +00004801 bool i32Stack = Op.getValueType() == MVT::i32 && PPCSubTarget.hasSTFIWX() &&
4802 (Op.getOpcode() == ISD::FP_TO_SINT || PPCSubTarget.hasFPCVT());
4803 SDValue FIPtr = DAG.CreateStackTemporary(i32Stack ? MVT::i32 : MVT::f64);
4804 int FI = cast<FrameIndexSDNode>(FIPtr)->getIndex();
4805 MachinePointerInfo MPI = MachinePointerInfo::getFixedStack(FI);
Duncan Sandsa7360f02008-07-19 16:26:02 +00004806
Chris Lattner1de7c1d2007-10-15 20:14:52 +00004807 // Emit a store to the stack slot.
Hal Finkel46479192013-04-01 17:52:07 +00004808 SDValue Chain;
4809 if (i32Stack) {
4810 MachineFunction &MF = DAG.getMachineFunction();
4811 MachineMemOperand *MMO =
4812 MF.getMachineMemOperand(MPI, MachineMemOperand::MOStore, 4, 4);
4813 SDValue Ops[] = { DAG.getEntryNode(), Tmp, FIPtr };
4814 Chain = DAG.getMemIntrinsicNode(PPCISD::STFIWX, dl,
4815 DAG.getVTList(MVT::Other), Ops, array_lengthof(Ops),
4816 MVT::i32, MMO);
4817 } else
4818 Chain = DAG.getStore(DAG.getEntryNode(), dl, Tmp, FIPtr,
4819 MPI, false, false, 0);
Chris Lattner1de7c1d2007-10-15 20:14:52 +00004820
4821 // Result is a load from the stack slot. If loading 4 bytes, make sure to
4822 // add in a bias.
Hal Finkel46479192013-04-01 17:52:07 +00004823 if (Op.getValueType() == MVT::i32 && !i32Stack) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00004824 FIPtr = DAG.getNode(ISD::ADD, dl, FIPtr.getValueType(), FIPtr,
Chris Lattner1de7c1d2007-10-15 20:14:52 +00004825 DAG.getConstant(4, FIPtr.getValueType()));
Hal Finkel46479192013-04-01 17:52:07 +00004826 MPI = MachinePointerInfo();
4827 }
4828
4829 return DAG.getLoad(Op.getValueType(), dl, Chain, FIPtr, MPI,
Pete Cooperd752e0f2011-11-08 18:42:53 +00004830 false, false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00004831}
4832
Hal Finkel46479192013-04-01 17:52:07 +00004833SDValue PPCTargetLowering::LowerINT_TO_FP(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00004834 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004835 DebugLoc dl = Op.getDebugLoc();
Dan Gohman034f60e2008-03-11 01:59:03 +00004836 // Don't handle ppc_fp128 here; let it be lowered to a libcall.
Owen Anderson825b72b2009-08-11 20:47:22 +00004837 if (Op.getValueType() != MVT::f32 && Op.getValueType() != MVT::f64)
Dan Gohman475871a2008-07-27 21:46:04 +00004838 return SDValue();
Dan Gohman034f60e2008-03-11 01:59:03 +00004839
Hal Finkel46479192013-04-01 17:52:07 +00004840 assert((Op.getOpcode() == ISD::SINT_TO_FP || PPCSubTarget.hasFPCVT()) &&
4841 "UINT_TO_FP is supported only with FPCVT");
4842
4843 // If we have FCFIDS, then use it when converting to single-precision.
Hal Finkel2a401952013-04-02 03:29:51 +00004844 // Otherwise, convert to double-precision and then round.
Hal Finkel46479192013-04-01 17:52:07 +00004845 unsigned FCFOp = (PPCSubTarget.hasFPCVT() && Op.getValueType() == MVT::f32) ?
4846 (Op.getOpcode() == ISD::UINT_TO_FP ?
4847 PPCISD::FCFIDUS : PPCISD::FCFIDS) :
4848 (Op.getOpcode() == ISD::UINT_TO_FP ?
4849 PPCISD::FCFIDU : PPCISD::FCFID);
4850 MVT FCFTy = (PPCSubTarget.hasFPCVT() && Op.getValueType() == MVT::f32) ?
4851 MVT::f32 : MVT::f64;
4852
Owen Anderson825b72b2009-08-11 20:47:22 +00004853 if (Op.getOperand(0).getValueType() == MVT::i64) {
Ulrich Weigand6c28a7e2012-10-18 13:16:11 +00004854 SDValue SINT = Op.getOperand(0);
4855 // When converting to single-precision, we actually need to convert
4856 // to double-precision first and then round to single-precision.
4857 // To avoid double-rounding effects during that operation, we have
4858 // to prepare the input operand. Bits that might be truncated when
4859 // converting to double-precision are replaced by a bit that won't
4860 // be lost at this stage, but is below the single-precision rounding
4861 // position.
4862 //
4863 // However, if -enable-unsafe-fp-math is in effect, accept double
4864 // rounding to avoid the extra overhead.
4865 if (Op.getValueType() == MVT::f32 &&
Hal Finkel46479192013-04-01 17:52:07 +00004866 !PPCSubTarget.hasFPCVT() &&
Ulrich Weigand6c28a7e2012-10-18 13:16:11 +00004867 !DAG.getTarget().Options.UnsafeFPMath) {
4868
4869 // Twiddle input to make sure the low 11 bits are zero. (If this
4870 // is the case, we are guaranteed the value will fit into the 53 bit
4871 // mantissa of an IEEE double-precision value without rounding.)
4872 // If any of those low 11 bits were not zero originally, make sure
4873 // bit 12 (value 2048) is set instead, so that the final rounding
4874 // to single-precision gets the correct result.
4875 SDValue Round = DAG.getNode(ISD::AND, dl, MVT::i64,
4876 SINT, DAG.getConstant(2047, MVT::i64));
4877 Round = DAG.getNode(ISD::ADD, dl, MVT::i64,
4878 Round, DAG.getConstant(2047, MVT::i64));
4879 Round = DAG.getNode(ISD::OR, dl, MVT::i64, Round, SINT);
4880 Round = DAG.getNode(ISD::AND, dl, MVT::i64,
4881 Round, DAG.getConstant(-2048, MVT::i64));
4882
4883 // However, we cannot use that value unconditionally: if the magnitude
4884 // of the input value is small, the bit-twiddling we did above might
4885 // end up visibly changing the output. Fortunately, in that case, we
4886 // don't need to twiddle bits since the original input will convert
4887 // exactly to double-precision floating-point already. Therefore,
4888 // construct a conditional to use the original value if the top 11
4889 // bits are all sign-bit copies, and use the rounded value computed
4890 // above otherwise.
4891 SDValue Cond = DAG.getNode(ISD::SRA, dl, MVT::i64,
4892 SINT, DAG.getConstant(53, MVT::i32));
4893 Cond = DAG.getNode(ISD::ADD, dl, MVT::i64,
4894 Cond, DAG.getConstant(1, MVT::i64));
4895 Cond = DAG.getSetCC(dl, MVT::i32,
4896 Cond, DAG.getConstant(1, MVT::i64), ISD::SETUGT);
4897
4898 SINT = DAG.getNode(ISD::SELECT, dl, MVT::i64, Cond, Round, SINT);
4899 }
Hal Finkel46479192013-04-01 17:52:07 +00004900
Ulrich Weigand6c28a7e2012-10-18 13:16:11 +00004901 SDValue Bits = DAG.getNode(ISD::BITCAST, dl, MVT::f64, SINT);
Hal Finkel46479192013-04-01 17:52:07 +00004902 SDValue FP = DAG.getNode(FCFOp, dl, FCFTy, Bits);
4903
4904 if (Op.getValueType() == MVT::f32 && !PPCSubTarget.hasFPCVT())
Scott Michelfdc40a02009-02-17 22:15:04 +00004905 FP = DAG.getNode(ISD::FP_ROUND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004906 MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00004907 return FP;
4908 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004909
Owen Anderson825b72b2009-08-11 20:47:22 +00004910 assert(Op.getOperand(0).getValueType() == MVT::i32 &&
Hal Finkel46479192013-04-01 17:52:07 +00004911 "Unhandled INT_TO_FP type in custom expander!");
Chris Lattner1a635d62006-04-14 06:01:58 +00004912 // Since we only generate this in 64-bit mode, we can take advantage of
4913 // 64-bit registers. In particular, sign extend the input value into the
4914 // 64-bit register with extsw, store the WHOLE 64-bit value into the stack
4915 // then lfd it and fcfid it.
Dan Gohmanc76909a2009-09-25 20:36:54 +00004916 MachineFunction &MF = DAG.getMachineFunction();
4917 MachineFrameInfo *FrameInfo = MF.getFrameInfo();
Owen Andersone50ed302009-08-10 22:56:29 +00004918 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michelfdc40a02009-02-17 22:15:04 +00004919
Hal Finkel8049ab12013-03-31 10:12:51 +00004920 SDValue Ld;
Hal Finkel46479192013-04-01 17:52:07 +00004921 if (PPCSubTarget.hasLFIWAX() || PPCSubTarget.hasFPCVT()) {
Hal Finkel8049ab12013-03-31 10:12:51 +00004922 int FrameIdx = FrameInfo->CreateStackObject(4, 4, false);
4923 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00004924
Hal Finkel8049ab12013-03-31 10:12:51 +00004925 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0), FIdx,
4926 MachinePointerInfo::getFixedStack(FrameIdx),
4927 false, false, 0);
Hal Finkel9ad0f492013-03-31 01:58:02 +00004928
Hal Finkel8049ab12013-03-31 10:12:51 +00004929 assert(cast<StoreSDNode>(Store)->getMemoryVT() == MVT::i32 &&
4930 "Expected an i32 store");
4931 MachineMemOperand *MMO =
4932 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(FrameIdx),
4933 MachineMemOperand::MOLoad, 4, 4);
4934 SDValue Ops[] = { Store, FIdx };
Hal Finkel46479192013-04-01 17:52:07 +00004935 Ld = DAG.getMemIntrinsicNode(Op.getOpcode() == ISD::UINT_TO_FP ?
4936 PPCISD::LFIWZX : PPCISD::LFIWAX,
4937 dl, DAG.getVTList(MVT::f64, MVT::Other),
4938 Ops, 2, MVT::i32, MMO);
Hal Finkel8049ab12013-03-31 10:12:51 +00004939 } else {
Hal Finkel46479192013-04-01 17:52:07 +00004940 assert(PPCSubTarget.isPPC64() &&
4941 "i32->FP without LFIWAX supported only on PPC64");
4942
Hal Finkel8049ab12013-03-31 10:12:51 +00004943 int FrameIdx = FrameInfo->CreateStackObject(8, 8, false);
4944 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
4945
4946 SDValue Ext64 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i64,
4947 Op.getOperand(0));
4948
4949 // STD the extended value into the stack slot.
4950 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Ext64, FIdx,
4951 MachinePointerInfo::getFixedStack(FrameIdx),
4952 false, false, 0);
4953
4954 // Load the value as a double.
4955 Ld = DAG.getLoad(MVT::f64, dl, Store, FIdx,
4956 MachinePointerInfo::getFixedStack(FrameIdx),
4957 false, false, false, 0);
4958 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004959
Chris Lattner1a635d62006-04-14 06:01:58 +00004960 // FCFID it and return it.
Hal Finkel46479192013-04-01 17:52:07 +00004961 SDValue FP = DAG.getNode(FCFOp, dl, FCFTy, Ld);
4962 if (Op.getValueType() == MVT::f32 && !PPCSubTarget.hasFPCVT())
Owen Anderson825b72b2009-08-11 20:47:22 +00004963 FP = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00004964 return FP;
4965}
4966
Dan Gohmand858e902010-04-17 15:26:15 +00004967SDValue PPCTargetLowering::LowerFLT_ROUNDS_(SDValue Op,
4968 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004969 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004970 /*
4971 The rounding mode is in bits 30:31 of FPSR, and has the following
4972 settings:
4973 00 Round to nearest
4974 01 Round to 0
4975 10 Round to +inf
4976 11 Round to -inf
4977
4978 FLT_ROUNDS, on the other hand, expects the following:
4979 -1 Undefined
4980 0 Round to 0
4981 1 Round to nearest
4982 2 Round to +inf
4983 3 Round to -inf
4984
4985 To perform the conversion, we do:
4986 ((FPSCR & 0x3) ^ ((~FPSCR & 0x3) >> 1))
4987 */
4988
4989 MachineFunction &MF = DAG.getMachineFunction();
Owen Andersone50ed302009-08-10 22:56:29 +00004990 EVT VT = Op.getValueType();
4991 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00004992 SDValue MFFSreg, InFlag;
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004993
4994 // Save FP Control Word to register
Benjamin Kramer3853f742013-03-07 20:33:29 +00004995 EVT NodeTys[] = {
4996 MVT::f64, // return register
4997 MVT::Glue // unused in this context
4998 };
Dale Johannesen33c960f2009-02-04 20:06:27 +00004999 SDValue Chain = DAG.getNode(PPCISD::MFFS, dl, NodeTys, &InFlag, 0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00005000
5001 // Save FP register to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00005002 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005003 SDValue StackSlot = DAG.getFrameIndex(SSFI, PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00005004 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Chain,
Chris Lattner6229d0a2010-09-21 18:41:36 +00005005 StackSlot, MachinePointerInfo(), false, false,0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00005006
5007 // Load FP Control Word from low 32 bits of stack slot.
Dan Gohman475871a2008-07-27 21:46:04 +00005008 SDValue Four = DAG.getConstant(4, PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00005009 SDValue Addr = DAG.getNode(ISD::ADD, dl, PtrVT, StackSlot, Four);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00005010 SDValue CWD = DAG.getLoad(MVT::i32, dl, Store, Addr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00005011 false, false, false, 0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00005012
5013 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00005014 SDValue CWD1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00005015 DAG.getNode(ISD::AND, dl, MVT::i32,
5016 CWD, DAG.getConstant(3, MVT::i32));
Dan Gohman475871a2008-07-27 21:46:04 +00005017 SDValue CWD2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00005018 DAG.getNode(ISD::SRL, dl, MVT::i32,
5019 DAG.getNode(ISD::AND, dl, MVT::i32,
5020 DAG.getNode(ISD::XOR, dl, MVT::i32,
5021 CWD, DAG.getConstant(3, MVT::i32)),
5022 DAG.getConstant(3, MVT::i32)),
5023 DAG.getConstant(1, MVT::i32));
Dale Johannesen5c5eb802008-01-18 19:55:37 +00005024
Dan Gohman475871a2008-07-27 21:46:04 +00005025 SDValue RetVal =
Owen Anderson825b72b2009-08-11 20:47:22 +00005026 DAG.getNode(ISD::XOR, dl, MVT::i32, CWD1, CWD2);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00005027
Duncan Sands83ec4b62008-06-06 12:08:01 +00005028 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesen33c960f2009-02-04 20:06:27 +00005029 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00005030}
5031
Dan Gohmand858e902010-04-17 15:26:15 +00005032SDValue PPCTargetLowering::LowerSHL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00005033 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005034 unsigned BitWidth = VT.getSizeInBits();
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00005035 DebugLoc dl = Op.getDebugLoc();
Dan Gohman9ed06db2008-03-07 20:36:53 +00005036 assert(Op.getNumOperands() == 3 &&
5037 VT == Op.getOperand(1).getValueType() &&
5038 "Unexpected SHL!");
Scott Michelfdc40a02009-02-17 22:15:04 +00005039
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00005040 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00005041 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman475871a2008-07-27 21:46:04 +00005042 SDValue Lo = Op.getOperand(0);
5043 SDValue Hi = Op.getOperand(1);
5044 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00005045 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00005046
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00005047 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00005048 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00005049 SDValue Tmp2 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Amt);
5050 SDValue Tmp3 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Tmp1);
5051 SDValue Tmp4 = DAG.getNode(ISD::OR , dl, VT, Tmp2, Tmp3);
5052 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00005053 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00005054 SDValue Tmp6 = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Tmp5);
5055 SDValue OutHi = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
5056 SDValue OutLo = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00005057 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00005058 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00005059}
5060
Dan Gohmand858e902010-04-17 15:26:15 +00005061SDValue PPCTargetLowering::LowerSRL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00005062 EVT VT = Op.getValueType();
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00005063 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005064 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00005065 assert(Op.getNumOperands() == 3 &&
5066 VT == Op.getOperand(1).getValueType() &&
5067 "Unexpected SRL!");
Scott Michelfdc40a02009-02-17 22:15:04 +00005068
Dan Gohman9ed06db2008-03-07 20:36:53 +00005069 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00005070 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman475871a2008-07-27 21:46:04 +00005071 SDValue Lo = Op.getOperand(0);
5072 SDValue Hi = Op.getOperand(1);
5073 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00005074 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00005075
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00005076 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00005077 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00005078 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
5079 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
5080 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
5081 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00005082 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00005083 SDValue Tmp6 = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Tmp5);
5084 SDValue OutLo = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
5085 SDValue OutHi = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00005086 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00005087 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00005088}
5089
Dan Gohmand858e902010-04-17 15:26:15 +00005090SDValue PPCTargetLowering::LowerSRA_PARTS(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005091 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005092 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005093 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00005094 assert(Op.getNumOperands() == 3 &&
5095 VT == Op.getOperand(1).getValueType() &&
5096 "Unexpected SRA!");
Scott Michelfdc40a02009-02-17 22:15:04 +00005097
Dan Gohman9ed06db2008-03-07 20:36:53 +00005098 // Expand into a bunch of logical ops, followed by a select_cc.
Dan Gohman475871a2008-07-27 21:46:04 +00005099 SDValue Lo = Op.getOperand(0);
5100 SDValue Hi = Op.getOperand(1);
5101 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00005102 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00005103
Dale Johannesenf5d97892009-02-04 01:48:28 +00005104 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00005105 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesenf5d97892009-02-04 01:48:28 +00005106 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
5107 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
5108 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
5109 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00005110 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesenf5d97892009-02-04 01:48:28 +00005111 SDValue Tmp6 = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Tmp5);
5112 SDValue OutHi = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Amt);
5113 SDValue OutLo = DAG.getSelectCC(dl, Tmp5, DAG.getConstant(0, AmtVT),
Duncan Sands2fbfbd22008-10-30 19:28:32 +00005114 Tmp4, Tmp6, ISD::SETLE);
Dan Gohman475871a2008-07-27 21:46:04 +00005115 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00005116 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00005117}
5118
5119//===----------------------------------------------------------------------===//
5120// Vector related lowering.
5121//
5122
Chris Lattner4a998b92006-04-17 06:00:21 +00005123/// BuildSplatI - Build a canonical splati of Val with an element size of
5124/// SplatSize. Cast the result to VT.
Owen Andersone50ed302009-08-10 22:56:29 +00005125static SDValue BuildSplatI(int Val, unsigned SplatSize, EVT VT,
Dale Johannesened2eee62009-02-06 01:31:28 +00005126 SelectionDAG &DAG, DebugLoc dl) {
Chris Lattner4a998b92006-04-17 06:00:21 +00005127 assert(Val >= -16 && Val <= 15 && "vsplti is out of range!");
Chris Lattner70fa4932006-12-01 01:45:39 +00005128
Owen Andersone50ed302009-08-10 22:56:29 +00005129 static const EVT VTys[] = { // canonical VT to use for each size.
Owen Anderson825b72b2009-08-11 20:47:22 +00005130 MVT::v16i8, MVT::v8i16, MVT::Other, MVT::v4i32
Chris Lattner4a998b92006-04-17 06:00:21 +00005131 };
Chris Lattner70fa4932006-12-01 01:45:39 +00005132
Owen Anderson825b72b2009-08-11 20:47:22 +00005133 EVT ReqVT = VT != MVT::Other ? VT : VTys[SplatSize-1];
Scott Michelfdc40a02009-02-17 22:15:04 +00005134
Chris Lattner70fa4932006-12-01 01:45:39 +00005135 // Force vspltis[hw] -1 to vspltisb -1 to canonicalize.
5136 if (Val == -1)
5137 SplatSize = 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00005138
Owen Andersone50ed302009-08-10 22:56:29 +00005139 EVT CanonicalVT = VTys[SplatSize-1];
Scott Michelfdc40a02009-02-17 22:15:04 +00005140
Chris Lattner4a998b92006-04-17 06:00:21 +00005141 // Build a canonical splat for this value.
Owen Anderson825b72b2009-08-11 20:47:22 +00005142 SDValue Elt = DAG.getConstant(Val, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00005143 SmallVector<SDValue, 8> Ops;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005144 Ops.assign(CanonicalVT.getVectorNumElements(), Elt);
Evan Chenga87008d2009-02-25 22:49:59 +00005145 SDValue Res = DAG.getNode(ISD::BUILD_VECTOR, dl, CanonicalVT,
5146 &Ops[0], Ops.size());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005147 return DAG.getNode(ISD::BITCAST, dl, ReqVT, Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00005148}
5149
Chris Lattnere7c768e2006-04-18 03:24:30 +00005150/// BuildIntrinsicOp - Return a binary operator intrinsic node with the
Chris Lattner6876e662006-04-17 06:58:41 +00005151/// specified intrinsic ID.
Dan Gohman475871a2008-07-27 21:46:04 +00005152static SDValue BuildIntrinsicOp(unsigned IID, SDValue LHS, SDValue RHS,
Dale Johannesened2eee62009-02-06 01:31:28 +00005153 SelectionDAG &DAG, DebugLoc dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005154 EVT DestVT = MVT::Other) {
5155 if (DestVT == MVT::Other) DestVT = LHS.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00005156 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00005157 DAG.getConstant(IID, MVT::i32), LHS, RHS);
Chris Lattner6876e662006-04-17 06:58:41 +00005158}
5159
Chris Lattnere7c768e2006-04-18 03:24:30 +00005160/// BuildIntrinsicOp - Return a ternary operator intrinsic node with the
5161/// specified intrinsic ID.
Dan Gohman475871a2008-07-27 21:46:04 +00005162static SDValue BuildIntrinsicOp(unsigned IID, SDValue Op0, SDValue Op1,
Dale Johannesened2eee62009-02-06 01:31:28 +00005163 SDValue Op2, SelectionDAG &DAG,
Owen Anderson825b72b2009-08-11 20:47:22 +00005164 DebugLoc dl, EVT DestVT = MVT::Other) {
5165 if (DestVT == MVT::Other) DestVT = Op0.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00005166 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00005167 DAG.getConstant(IID, MVT::i32), Op0, Op1, Op2);
Chris Lattnere7c768e2006-04-18 03:24:30 +00005168}
5169
5170
Chris Lattnerbdd558c2006-04-17 17:55:10 +00005171/// BuildVSLDOI - Return a VECTOR_SHUFFLE that is a vsldoi of the specified
5172/// amount. The result has the specified value type.
Dan Gohman475871a2008-07-27 21:46:04 +00005173static SDValue BuildVSLDOI(SDValue LHS, SDValue RHS, unsigned Amt,
Owen Andersone50ed302009-08-10 22:56:29 +00005174 EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Chris Lattnerbdd558c2006-04-17 17:55:10 +00005175 // Force LHS/RHS to be the right type.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005176 LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, LHS);
5177 RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, RHS);
Duncan Sandsd038e042008-07-21 10:20:31 +00005178
Nate Begeman9008ca62009-04-27 18:41:29 +00005179 int Ops[16];
Chris Lattnerbdd558c2006-04-17 17:55:10 +00005180 for (unsigned i = 0; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00005181 Ops[i] = i + Amt;
Owen Anderson825b72b2009-08-11 20:47:22 +00005182 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, LHS, RHS, Ops);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005183 return DAG.getNode(ISD::BITCAST, dl, VT, T);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00005184}
5185
Chris Lattnerf1b47082006-04-14 05:19:18 +00005186// If this is a case we can't handle, return null and let the default
5187// expansion code take care of it. If we CAN select this case, and if it
5188// selects to a single instruction, return Op. Otherwise, if we can codegen
5189// this case more efficiently than a constant pool load, lower it to the
5190// sequence of ops that should be used.
Dan Gohmand858e902010-04-17 15:26:15 +00005191SDValue PPCTargetLowering::LowerBUILD_VECTOR(SDValue Op,
5192 SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00005193 DebugLoc dl = Op.getDebugLoc();
Bob Wilsona27ea9e2009-03-01 01:13:55 +00005194 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
5195 assert(BVN != 0 && "Expected a BuildVectorSDNode in LowerBUILD_VECTOR");
Scott Micheldf380432009-02-25 03:12:50 +00005196
Bob Wilson24e338e2009-03-02 23:24:16 +00005197 // Check if this is a splat of a constant value.
5198 APInt APSplatBits, APSplatUndef;
5199 unsigned SplatBitSize;
Bob Wilsona27ea9e2009-03-01 01:13:55 +00005200 bool HasAnyUndefs;
Bob Wilsonf2950b02009-03-03 19:26:27 +00005201 if (! BVN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize,
Dale Johannesen1e608812009-11-13 01:45:18 +00005202 HasAnyUndefs, 0, true) || SplatBitSize > 32)
Bob Wilsonf2950b02009-03-03 19:26:27 +00005203 return SDValue();
Evan Chenga87008d2009-02-25 22:49:59 +00005204
Bob Wilsonf2950b02009-03-03 19:26:27 +00005205 unsigned SplatBits = APSplatBits.getZExtValue();
5206 unsigned SplatUndef = APSplatUndef.getZExtValue();
5207 unsigned SplatSize = SplatBitSize / 8;
Scott Michelfdc40a02009-02-17 22:15:04 +00005208
Bob Wilsonf2950b02009-03-03 19:26:27 +00005209 // First, handle single instruction cases.
5210
5211 // All zeros?
5212 if (SplatBits == 0) {
5213 // Canonicalize all zero vectors to be v4i32.
Owen Anderson825b72b2009-08-11 20:47:22 +00005214 if (Op.getValueType() != MVT::v4i32 || HasAnyUndefs) {
5215 SDValue Z = DAG.getConstant(0, MVT::i32);
5216 Z = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Z, Z, Z, Z);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005217 Op = DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Z);
Chris Lattnerf1b47082006-04-14 05:19:18 +00005218 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00005219 return Op;
5220 }
Chris Lattnerb17f1672006-04-16 01:01:29 +00005221
Bob Wilsonf2950b02009-03-03 19:26:27 +00005222 // If the sign extended value is in the range [-16,15], use VSPLTI[bhw].
5223 int32_t SextVal= (int32_t(SplatBits << (32-SplatBitSize)) >>
5224 (32-SplatBitSize));
5225 if (SextVal >= -16 && SextVal <= 15)
5226 return BuildSplatI(SextVal, SplatSize, Op.getValueType(), DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00005227
5228
Bob Wilsonf2950b02009-03-03 19:26:27 +00005229 // Two instruction sequences.
Scott Michelfdc40a02009-02-17 22:15:04 +00005230
Bob Wilsonf2950b02009-03-03 19:26:27 +00005231 // If this value is in the range [-32,30] and is even, use:
Bill Schmidtabc40282013-02-20 20:41:42 +00005232 // VSPLTI[bhw](val/2) + VSPLTI[bhw](val/2)
5233 // If this value is in the range [17,31] and is odd, use:
5234 // VSPLTI[bhw](val-16) - VSPLTI[bhw](-16)
5235 // If this value is in the range [-31,-17] and is odd, use:
5236 // VSPLTI[bhw](val+16) + VSPLTI[bhw](-16)
5237 // Note the last two are three-instruction sequences.
5238 if (SextVal >= -32 && SextVal <= 31) {
5239 // To avoid having these optimizations undone by constant folding,
5240 // we convert to a pseudo that will be expanded later into one of
5241 // the above forms.
5242 SDValue Elt = DAG.getConstant(SextVal, MVT::i32);
Bill Schmidtb34c79e2013-02-20 15:50:31 +00005243 EVT VT = Op.getValueType();
5244 int Size = VT == MVT::v16i8 ? 1 : (VT == MVT::v8i16 ? 2 : 4);
5245 SDValue EltSize = DAG.getConstant(Size, MVT::i32);
5246 return DAG.getNode(PPCISD::VADD_SPLAT, dl, VT, Elt, EltSize);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005247 }
5248
5249 // If this is 0x8000_0000 x 4, turn into vspltisw + vslw. If it is
5250 // 0x7FFF_FFFF x 4, turn it into not(0x8000_0000). This is important
5251 // for fneg/fabs.
5252 if (SplatSize == 4 && SplatBits == (0x7FFFFFFF&~SplatUndef)) {
5253 // Make -1 and vspltisw -1:
Owen Anderson825b72b2009-08-11 20:47:22 +00005254 SDValue OnesV = BuildSplatI(-1, 4, MVT::v4i32, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005255
5256 // Make the VSLW intrinsic, computing 0x8000_0000.
5257 SDValue Res = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, OnesV,
5258 OnesV, DAG, dl);
5259
5260 // xor by OnesV to invert it.
Owen Anderson825b72b2009-08-11 20:47:22 +00005261 Res = DAG.getNode(ISD::XOR, dl, MVT::v4i32, Res, OnesV);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005262 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005263 }
5264
5265 // Check to see if this is a wide variety of vsplti*, binop self cases.
5266 static const signed char SplatCsts[] = {
5267 -1, 1, -2, 2, -3, 3, -4, 4, -5, 5, -6, 6, -7, 7,
5268 -8, 8, -9, 9, -10, 10, -11, 11, -12, 12, -13, 13, 14, -14, 15, -15, -16
5269 };
5270
5271 for (unsigned idx = 0; idx < array_lengthof(SplatCsts); ++idx) {
5272 // Indirect through the SplatCsts array so that we favor 'vsplti -1' for
5273 // cases which are ambiguous (e.g. formation of 0x8000_0000). 'vsplti -1'
5274 int i = SplatCsts[idx];
5275
5276 // Figure out what shift amount will be used by altivec if shifted by i in
5277 // this splat size.
5278 unsigned TypeShiftAmt = i & (SplatBitSize-1);
5279
5280 // vsplti + shl self.
Richard Smith1144af32012-08-24 23:29:28 +00005281 if (SextVal == (int)((unsigned)i << TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005282 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005283 static const unsigned IIDs[] = { // Intrinsic to use for each size.
5284 Intrinsic::ppc_altivec_vslb, Intrinsic::ppc_altivec_vslh, 0,
5285 Intrinsic::ppc_altivec_vslw
5286 };
5287 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005288 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00005289 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005290
Bob Wilsonf2950b02009-03-03 19:26:27 +00005291 // vsplti + srl self.
5292 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005293 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005294 static const unsigned IIDs[] = { // Intrinsic to use for each size.
5295 Intrinsic::ppc_altivec_vsrb, Intrinsic::ppc_altivec_vsrh, 0,
5296 Intrinsic::ppc_altivec_vsrw
5297 };
5298 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005299 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00005300 }
5301
Bob Wilsonf2950b02009-03-03 19:26:27 +00005302 // vsplti + sra self.
5303 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005304 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005305 static const unsigned IIDs[] = { // Intrinsic to use for each size.
5306 Intrinsic::ppc_altivec_vsrab, Intrinsic::ppc_altivec_vsrah, 0,
5307 Intrinsic::ppc_altivec_vsraw
5308 };
5309 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005310 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00005311 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005312
Bob Wilsonf2950b02009-03-03 19:26:27 +00005313 // vsplti + rol self.
5314 if (SextVal == (int)(((unsigned)i << TypeShiftAmt) |
5315 ((unsigned)i >> (SplatBitSize-TypeShiftAmt)))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005316 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005317 static const unsigned IIDs[] = { // Intrinsic to use for each size.
5318 Intrinsic::ppc_altivec_vrlb, Intrinsic::ppc_altivec_vrlh, 0,
5319 Intrinsic::ppc_altivec_vrlw
5320 };
5321 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005322 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005323 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005324
Bob Wilsonf2950b02009-03-03 19:26:27 +00005325 // t = vsplti c, result = vsldoi t, t, 1
Richard Smith1144af32012-08-24 23:29:28 +00005326 if (SextVal == (int)(((unsigned)i << 8) | (i < 0 ? 0xFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005327 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005328 return BuildVSLDOI(T, T, 1, Op.getValueType(), DAG, dl);
Chris Lattnerdbce85d2006-04-17 18:09:22 +00005329 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00005330 // t = vsplti c, result = vsldoi t, t, 2
Richard Smith1144af32012-08-24 23:29:28 +00005331 if (SextVal == (int)(((unsigned)i << 16) | (i < 0 ? 0xFFFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005332 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005333 return BuildVSLDOI(T, T, 2, Op.getValueType(), DAG, dl);
Chris Lattnerf1b47082006-04-14 05:19:18 +00005334 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00005335 // t = vsplti c, result = vsldoi t, t, 3
Richard Smith1144af32012-08-24 23:29:28 +00005336 if (SextVal == (int)(((unsigned)i << 24) | (i < 0 ? 0xFFFFFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005337 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005338 return BuildVSLDOI(T, T, 3, Op.getValueType(), DAG, dl);
5339 }
5340 }
5341
Dan Gohman475871a2008-07-27 21:46:04 +00005342 return SDValue();
Chris Lattnerf1b47082006-04-14 05:19:18 +00005343}
5344
Chris Lattner59138102006-04-17 05:28:54 +00005345/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
5346/// the specified operations to build the shuffle.
Dan Gohman475871a2008-07-27 21:46:04 +00005347static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
Scott Michelfdc40a02009-02-17 22:15:04 +00005348 SDValue RHS, SelectionDAG &DAG,
Dale Johannesened2eee62009-02-06 01:31:28 +00005349 DebugLoc dl) {
Chris Lattner59138102006-04-17 05:28:54 +00005350 unsigned OpNum = (PFEntry >> 26) & 0x0F;
Bill Wendling77959322008-09-17 00:30:57 +00005351 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
Chris Lattner59138102006-04-17 05:28:54 +00005352 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005353
Chris Lattner59138102006-04-17 05:28:54 +00005354 enum {
Chris Lattner00402c72006-05-16 04:20:24 +00005355 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
Chris Lattner59138102006-04-17 05:28:54 +00005356 OP_VMRGHW,
5357 OP_VMRGLW,
5358 OP_VSPLTISW0,
5359 OP_VSPLTISW1,
5360 OP_VSPLTISW2,
5361 OP_VSPLTISW3,
5362 OP_VSLDOI4,
5363 OP_VSLDOI8,
Chris Lattnerd74ea2b2006-05-24 17:04:05 +00005364 OP_VSLDOI12
Chris Lattner59138102006-04-17 05:28:54 +00005365 };
Scott Michelfdc40a02009-02-17 22:15:04 +00005366
Chris Lattner59138102006-04-17 05:28:54 +00005367 if (OpNum == OP_COPY) {
5368 if (LHSID == (1*9+2)*9+3) return LHS;
5369 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
5370 return RHS;
5371 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005372
Dan Gohman475871a2008-07-27 21:46:04 +00005373 SDValue OpLHS, OpRHS;
Dale Johannesened2eee62009-02-06 01:31:28 +00005374 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
5375 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00005376
Nate Begeman9008ca62009-04-27 18:41:29 +00005377 int ShufIdxs[16];
Chris Lattner59138102006-04-17 05:28:54 +00005378 switch (OpNum) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005379 default: llvm_unreachable("Unknown i32 permute!");
Chris Lattner59138102006-04-17 05:28:54 +00005380 case OP_VMRGHW:
5381 ShufIdxs[ 0] = 0; ShufIdxs[ 1] = 1; ShufIdxs[ 2] = 2; ShufIdxs[ 3] = 3;
5382 ShufIdxs[ 4] = 16; ShufIdxs[ 5] = 17; ShufIdxs[ 6] = 18; ShufIdxs[ 7] = 19;
5383 ShufIdxs[ 8] = 4; ShufIdxs[ 9] = 5; ShufIdxs[10] = 6; ShufIdxs[11] = 7;
5384 ShufIdxs[12] = 20; ShufIdxs[13] = 21; ShufIdxs[14] = 22; ShufIdxs[15] = 23;
5385 break;
5386 case OP_VMRGLW:
5387 ShufIdxs[ 0] = 8; ShufIdxs[ 1] = 9; ShufIdxs[ 2] = 10; ShufIdxs[ 3] = 11;
5388 ShufIdxs[ 4] = 24; ShufIdxs[ 5] = 25; ShufIdxs[ 6] = 26; ShufIdxs[ 7] = 27;
5389 ShufIdxs[ 8] = 12; ShufIdxs[ 9] = 13; ShufIdxs[10] = 14; ShufIdxs[11] = 15;
5390 ShufIdxs[12] = 28; ShufIdxs[13] = 29; ShufIdxs[14] = 30; ShufIdxs[15] = 31;
5391 break;
5392 case OP_VSPLTISW0:
5393 for (unsigned i = 0; i != 16; ++i)
5394 ShufIdxs[i] = (i&3)+0;
5395 break;
5396 case OP_VSPLTISW1:
5397 for (unsigned i = 0; i != 16; ++i)
5398 ShufIdxs[i] = (i&3)+4;
5399 break;
5400 case OP_VSPLTISW2:
5401 for (unsigned i = 0; i != 16; ++i)
5402 ShufIdxs[i] = (i&3)+8;
5403 break;
5404 case OP_VSPLTISW3:
5405 for (unsigned i = 0; i != 16; ++i)
5406 ShufIdxs[i] = (i&3)+12;
5407 break;
5408 case OP_VSLDOI4:
Dale Johannesened2eee62009-02-06 01:31:28 +00005409 return BuildVSLDOI(OpLHS, OpRHS, 4, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00005410 case OP_VSLDOI8:
Dale Johannesened2eee62009-02-06 01:31:28 +00005411 return BuildVSLDOI(OpLHS, OpRHS, 8, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00005412 case OP_VSLDOI12:
Dale Johannesened2eee62009-02-06 01:31:28 +00005413 return BuildVSLDOI(OpLHS, OpRHS, 12, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00005414 }
Owen Andersone50ed302009-08-10 22:56:29 +00005415 EVT VT = OpLHS.getValueType();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005416 OpLHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpLHS);
5417 OpRHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpRHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00005418 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, OpLHS, OpRHS, ShufIdxs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005419 return DAG.getNode(ISD::BITCAST, dl, VT, T);
Chris Lattner59138102006-04-17 05:28:54 +00005420}
5421
Chris Lattnerf1b47082006-04-14 05:19:18 +00005422/// LowerVECTOR_SHUFFLE - Return the code we lower for VECTOR_SHUFFLE. If this
5423/// is a shuffle we can handle in a single instruction, return it. Otherwise,
5424/// return the code it can be lowered into. Worst case, it can always be
5425/// lowered into a vperm.
Scott Michelfdc40a02009-02-17 22:15:04 +00005426SDValue PPCTargetLowering::LowerVECTOR_SHUFFLE(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00005427 SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00005428 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00005429 SDValue V1 = Op.getOperand(0);
5430 SDValue V2 = Op.getOperand(1);
Nate Begeman9008ca62009-04-27 18:41:29 +00005431 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Owen Andersone50ed302009-08-10 22:56:29 +00005432 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00005433
Chris Lattnerf1b47082006-04-14 05:19:18 +00005434 // Cases that are handled by instructions that take permute immediates
5435 // (such as vsplt*) should be left as VECTOR_SHUFFLE nodes so they can be
5436 // selected by the instruction selector.
5437 if (V2.getOpcode() == ISD::UNDEF) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005438 if (PPC::isSplatShuffleMask(SVOp, 1) ||
5439 PPC::isSplatShuffleMask(SVOp, 2) ||
5440 PPC::isSplatShuffleMask(SVOp, 4) ||
5441 PPC::isVPKUWUMShuffleMask(SVOp, true) ||
5442 PPC::isVPKUHUMShuffleMask(SVOp, true) ||
5443 PPC::isVSLDOIShuffleMask(SVOp, true) != -1 ||
5444 PPC::isVMRGLShuffleMask(SVOp, 1, true) ||
5445 PPC::isVMRGLShuffleMask(SVOp, 2, true) ||
5446 PPC::isVMRGLShuffleMask(SVOp, 4, true) ||
5447 PPC::isVMRGHShuffleMask(SVOp, 1, true) ||
5448 PPC::isVMRGHShuffleMask(SVOp, 2, true) ||
5449 PPC::isVMRGHShuffleMask(SVOp, 4, true)) {
Chris Lattnerf1b47082006-04-14 05:19:18 +00005450 return Op;
5451 }
5452 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005453
Chris Lattnerf1b47082006-04-14 05:19:18 +00005454 // Altivec has a variety of "shuffle immediates" that take two vector inputs
5455 // and produce a fixed permutation. If any of these match, do not lower to
5456 // VPERM.
Nate Begeman9008ca62009-04-27 18:41:29 +00005457 if (PPC::isVPKUWUMShuffleMask(SVOp, false) ||
5458 PPC::isVPKUHUMShuffleMask(SVOp, false) ||
5459 PPC::isVSLDOIShuffleMask(SVOp, false) != -1 ||
5460 PPC::isVMRGLShuffleMask(SVOp, 1, false) ||
5461 PPC::isVMRGLShuffleMask(SVOp, 2, false) ||
5462 PPC::isVMRGLShuffleMask(SVOp, 4, false) ||
5463 PPC::isVMRGHShuffleMask(SVOp, 1, false) ||
5464 PPC::isVMRGHShuffleMask(SVOp, 2, false) ||
5465 PPC::isVMRGHShuffleMask(SVOp, 4, false))
Chris Lattnerf1b47082006-04-14 05:19:18 +00005466 return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00005467
Chris Lattner59138102006-04-17 05:28:54 +00005468 // Check to see if this is a shuffle of 4-byte values. If so, we can use our
5469 // perfect shuffle table to emit an optimal matching sequence.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00005470 ArrayRef<int> PermMask = SVOp->getMask();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005471
Chris Lattner59138102006-04-17 05:28:54 +00005472 unsigned PFIndexes[4];
5473 bool isFourElementShuffle = true;
5474 for (unsigned i = 0; i != 4 && isFourElementShuffle; ++i) { // Element number
5475 unsigned EltNo = 8; // Start out undef.
5476 for (unsigned j = 0; j != 4; ++j) { // Intra-element byte.
Nate Begeman9008ca62009-04-27 18:41:29 +00005477 if (PermMask[i*4+j] < 0)
Chris Lattner59138102006-04-17 05:28:54 +00005478 continue; // Undef, ignore it.
Scott Michelfdc40a02009-02-17 22:15:04 +00005479
Nate Begeman9008ca62009-04-27 18:41:29 +00005480 unsigned ByteSource = PermMask[i*4+j];
Chris Lattner59138102006-04-17 05:28:54 +00005481 if ((ByteSource & 3) != j) {
5482 isFourElementShuffle = false;
5483 break;
5484 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005485
Chris Lattner59138102006-04-17 05:28:54 +00005486 if (EltNo == 8) {
5487 EltNo = ByteSource/4;
5488 } else if (EltNo != ByteSource/4) {
5489 isFourElementShuffle = false;
5490 break;
5491 }
5492 }
5493 PFIndexes[i] = EltNo;
5494 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005495
5496 // If this shuffle can be expressed as a shuffle of 4-byte elements, use the
Chris Lattner59138102006-04-17 05:28:54 +00005497 // perfect shuffle vector to determine if it is cost effective to do this as
5498 // discrete instructions, or whether we should use a vperm.
5499 if (isFourElementShuffle) {
5500 // Compute the index in the perfect shuffle table.
Scott Michelfdc40a02009-02-17 22:15:04 +00005501 unsigned PFTableIndex =
Chris Lattner59138102006-04-17 05:28:54 +00005502 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
Scott Michelfdc40a02009-02-17 22:15:04 +00005503
Chris Lattner59138102006-04-17 05:28:54 +00005504 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
5505 unsigned Cost = (PFEntry >> 30);
Scott Michelfdc40a02009-02-17 22:15:04 +00005506
Chris Lattner59138102006-04-17 05:28:54 +00005507 // Determining when to avoid vperm is tricky. Many things affect the cost
5508 // of vperm, particularly how many times the perm mask needs to be computed.
5509 // For example, if the perm mask can be hoisted out of a loop or is already
5510 // used (perhaps because there are multiple permutes with the same shuffle
5511 // mask?) the vperm has a cost of 1. OTOH, hoisting the permute mask out of
5512 // the loop requires an extra register.
5513 //
5514 // As a compromise, we only emit discrete instructions if the shuffle can be
Scott Michelfdc40a02009-02-17 22:15:04 +00005515 // generated in 3 or fewer operations. When we have loop information
Chris Lattner59138102006-04-17 05:28:54 +00005516 // available, if this block is within a loop, we should avoid using vperm
5517 // for 3-operation perms and use a constant pool load instead.
Scott Michelfdc40a02009-02-17 22:15:04 +00005518 if (Cost < 3)
Dale Johannesened2eee62009-02-06 01:31:28 +00005519 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00005520 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005521
Chris Lattnerf1b47082006-04-14 05:19:18 +00005522 // Lower this to a VPERM(V1, V2, V3) expression, where V3 is a constant
5523 // vector that will get spilled to the constant pool.
5524 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
Scott Michelfdc40a02009-02-17 22:15:04 +00005525
Chris Lattnerf1b47082006-04-14 05:19:18 +00005526 // The SHUFFLE_VECTOR mask is almost exactly what we want for vperm, except
5527 // that it is in input element units, not in bytes. Convert now.
Owen Andersone50ed302009-08-10 22:56:29 +00005528 EVT EltVT = V1.getValueType().getVectorElementType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005529 unsigned BytesPerElement = EltVT.getSizeInBits()/8;
Scott Michelfdc40a02009-02-17 22:15:04 +00005530
Dan Gohman475871a2008-07-27 21:46:04 +00005531 SmallVector<SDValue, 16> ResultMask;
Nate Begeman9008ca62009-04-27 18:41:29 +00005532 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i) {
5533 unsigned SrcElt = PermMask[i] < 0 ? 0 : PermMask[i];
Scott Michelfdc40a02009-02-17 22:15:04 +00005534
Chris Lattnerf1b47082006-04-14 05:19:18 +00005535 for (unsigned j = 0; j != BytesPerElement; ++j)
5536 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,
Owen Anderson825b72b2009-08-11 20:47:22 +00005537 MVT::i32));
Chris Lattnerf1b47082006-04-14 05:19:18 +00005538 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005539
Owen Anderson825b72b2009-08-11 20:47:22 +00005540 SDValue VPermMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v16i8,
Evan Chenga87008d2009-02-25 22:49:59 +00005541 &ResultMask[0], ResultMask.size());
Dale Johannesened2eee62009-02-06 01:31:28 +00005542 return DAG.getNode(PPCISD::VPERM, dl, V1.getValueType(), V1, V2, VPermMask);
Chris Lattnerf1b47082006-04-14 05:19:18 +00005543}
5544
Chris Lattner90564f22006-04-18 17:59:36 +00005545/// getAltivecCompareInfo - Given an intrinsic, return false if it is not an
5546/// altivec comparison. If it is, return true and fill in Opc/isDot with
5547/// information about the intrinsic.
Dan Gohman475871a2008-07-27 21:46:04 +00005548static bool getAltivecCompareInfo(SDValue Intrin, int &CompareOpc,
Chris Lattner90564f22006-04-18 17:59:36 +00005549 bool &isDot) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005550 unsigned IntrinsicID =
5551 cast<ConstantSDNode>(Intrin.getOperand(0))->getZExtValue();
Chris Lattner90564f22006-04-18 17:59:36 +00005552 CompareOpc = -1;
5553 isDot = false;
5554 switch (IntrinsicID) {
5555 default: return false;
5556 // Comparison predicates.
Chris Lattner1a635d62006-04-14 06:01:58 +00005557 case Intrinsic::ppc_altivec_vcmpbfp_p: CompareOpc = 966; isDot = 1; break;
5558 case Intrinsic::ppc_altivec_vcmpeqfp_p: CompareOpc = 198; isDot = 1; break;
5559 case Intrinsic::ppc_altivec_vcmpequb_p: CompareOpc = 6; isDot = 1; break;
5560 case Intrinsic::ppc_altivec_vcmpequh_p: CompareOpc = 70; isDot = 1; break;
5561 case Intrinsic::ppc_altivec_vcmpequw_p: CompareOpc = 134; isDot = 1; break;
5562 case Intrinsic::ppc_altivec_vcmpgefp_p: CompareOpc = 454; isDot = 1; break;
5563 case Intrinsic::ppc_altivec_vcmpgtfp_p: CompareOpc = 710; isDot = 1; break;
5564 case Intrinsic::ppc_altivec_vcmpgtsb_p: CompareOpc = 774; isDot = 1; break;
5565 case Intrinsic::ppc_altivec_vcmpgtsh_p: CompareOpc = 838; isDot = 1; break;
5566 case Intrinsic::ppc_altivec_vcmpgtsw_p: CompareOpc = 902; isDot = 1; break;
5567 case Intrinsic::ppc_altivec_vcmpgtub_p: CompareOpc = 518; isDot = 1; break;
5568 case Intrinsic::ppc_altivec_vcmpgtuh_p: CompareOpc = 582; isDot = 1; break;
5569 case Intrinsic::ppc_altivec_vcmpgtuw_p: CompareOpc = 646; isDot = 1; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005570
Chris Lattner1a635d62006-04-14 06:01:58 +00005571 // Normal Comparisons.
5572 case Intrinsic::ppc_altivec_vcmpbfp: CompareOpc = 966; isDot = 0; break;
5573 case Intrinsic::ppc_altivec_vcmpeqfp: CompareOpc = 198; isDot = 0; break;
5574 case Intrinsic::ppc_altivec_vcmpequb: CompareOpc = 6; isDot = 0; break;
5575 case Intrinsic::ppc_altivec_vcmpequh: CompareOpc = 70; isDot = 0; break;
5576 case Intrinsic::ppc_altivec_vcmpequw: CompareOpc = 134; isDot = 0; break;
5577 case Intrinsic::ppc_altivec_vcmpgefp: CompareOpc = 454; isDot = 0; break;
5578 case Intrinsic::ppc_altivec_vcmpgtfp: CompareOpc = 710; isDot = 0; break;
5579 case Intrinsic::ppc_altivec_vcmpgtsb: CompareOpc = 774; isDot = 0; break;
5580 case Intrinsic::ppc_altivec_vcmpgtsh: CompareOpc = 838; isDot = 0; break;
5581 case Intrinsic::ppc_altivec_vcmpgtsw: CompareOpc = 902; isDot = 0; break;
5582 case Intrinsic::ppc_altivec_vcmpgtub: CompareOpc = 518; isDot = 0; break;
5583 case Intrinsic::ppc_altivec_vcmpgtuh: CompareOpc = 582; isDot = 0; break;
5584 case Intrinsic::ppc_altivec_vcmpgtuw: CompareOpc = 646; isDot = 0; break;
5585 }
Chris Lattner90564f22006-04-18 17:59:36 +00005586 return true;
5587}
5588
5589/// LowerINTRINSIC_WO_CHAIN - If this is an intrinsic that we want to custom
5590/// lower, do it, otherwise return null.
Scott Michelfdc40a02009-02-17 22:15:04 +00005591SDValue PPCTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00005592 SelectionDAG &DAG) const {
Chris Lattner90564f22006-04-18 17:59:36 +00005593 // If this is a lowered altivec predicate compare, CompareOpc is set to the
5594 // opcode number of the comparison.
Dale Johannesen3484c092009-02-05 22:07:54 +00005595 DebugLoc dl = Op.getDebugLoc();
Chris Lattner90564f22006-04-18 17:59:36 +00005596 int CompareOpc;
5597 bool isDot;
5598 if (!getAltivecCompareInfo(Op, CompareOpc, isDot))
Dan Gohman475871a2008-07-27 21:46:04 +00005599 return SDValue(); // Don't custom lower most intrinsics.
Scott Michelfdc40a02009-02-17 22:15:04 +00005600
Chris Lattner90564f22006-04-18 17:59:36 +00005601 // If this is a non-dot comparison, make the VCMP node and we are done.
Chris Lattner1a635d62006-04-14 06:01:58 +00005602 if (!isDot) {
Dale Johannesen3484c092009-02-05 22:07:54 +00005603 SDValue Tmp = DAG.getNode(PPCISD::VCMP, dl, Op.getOperand(2).getValueType(),
Chris Lattner149add02010-03-14 22:44:11 +00005604 Op.getOperand(1), Op.getOperand(2),
5605 DAG.getConstant(CompareOpc, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005606 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Tmp);
Chris Lattner1a635d62006-04-14 06:01:58 +00005607 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005608
Chris Lattner1a635d62006-04-14 06:01:58 +00005609 // Create the PPCISD altivec 'dot' comparison node.
Dan Gohman475871a2008-07-27 21:46:04 +00005610 SDValue Ops[] = {
Chris Lattner79e490a2006-08-11 17:18:05 +00005611 Op.getOperand(2), // LHS
5612 Op.getOperand(3), // RHS
Owen Anderson825b72b2009-08-11 20:47:22 +00005613 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattner79e490a2006-08-11 17:18:05 +00005614 };
Benjamin Kramer3853f742013-03-07 20:33:29 +00005615 EVT VTs[] = { Op.getOperand(2).getValueType(), MVT::Glue };
Dale Johannesen3484c092009-02-05 22:07:54 +00005616 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops, 3);
Scott Michelfdc40a02009-02-17 22:15:04 +00005617
Chris Lattner1a635d62006-04-14 06:01:58 +00005618 // Now that we have the comparison, emit a copy from the CR to a GPR.
5619 // This is flagged to the above dot comparison.
Owen Anderson825b72b2009-08-11 20:47:22 +00005620 SDValue Flags = DAG.getNode(PPCISD::MFCR, dl, MVT::i32,
5621 DAG.getRegister(PPC::CR6, MVT::i32),
Scott Michelfdc40a02009-02-17 22:15:04 +00005622 CompNode.getValue(1));
5623
Chris Lattner1a635d62006-04-14 06:01:58 +00005624 // Unpack the result based on how the target uses it.
5625 unsigned BitNo; // Bit # of CR6.
5626 bool InvertBit; // Invert result?
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005627 switch (cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue()) {
Chris Lattner1a635d62006-04-14 06:01:58 +00005628 default: // Can't happen, don't crash on invalid number though.
5629 case 0: // Return the value of the EQ bit of CR6.
5630 BitNo = 0; InvertBit = false;
5631 break;
5632 case 1: // Return the inverted value of the EQ bit of CR6.
5633 BitNo = 0; InvertBit = true;
5634 break;
5635 case 2: // Return the value of the LT bit of CR6.
5636 BitNo = 2; InvertBit = false;
5637 break;
5638 case 3: // Return the inverted value of the LT bit of CR6.
5639 BitNo = 2; InvertBit = true;
5640 break;
5641 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005642
Chris Lattner1a635d62006-04-14 06:01:58 +00005643 // Shift the bit into the low position.
Owen Anderson825b72b2009-08-11 20:47:22 +00005644 Flags = DAG.getNode(ISD::SRL, dl, MVT::i32, Flags,
5645 DAG.getConstant(8-(3-BitNo), MVT::i32));
Chris Lattner1a635d62006-04-14 06:01:58 +00005646 // Isolate the bit.
Owen Anderson825b72b2009-08-11 20:47:22 +00005647 Flags = DAG.getNode(ISD::AND, dl, MVT::i32, Flags,
5648 DAG.getConstant(1, MVT::i32));
Scott Michelfdc40a02009-02-17 22:15:04 +00005649
Chris Lattner1a635d62006-04-14 06:01:58 +00005650 // If we are supposed to, toggle the bit.
5651 if (InvertBit)
Owen Anderson825b72b2009-08-11 20:47:22 +00005652 Flags = DAG.getNode(ISD::XOR, dl, MVT::i32, Flags,
5653 DAG.getConstant(1, MVT::i32));
Chris Lattner1a635d62006-04-14 06:01:58 +00005654 return Flags;
5655}
5656
Scott Michelfdc40a02009-02-17 22:15:04 +00005657SDValue PPCTargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00005658 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005659 DebugLoc dl = Op.getDebugLoc();
Chris Lattner1a635d62006-04-14 06:01:58 +00005660 // Create a stack slot that is 16-byte aligned.
5661 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
David Greene3f2bf852009-11-12 20:49:22 +00005662 int FrameIdx = FrameInfo->CreateStackObject(16, 16, false);
Dale Johannesen08673d22010-05-03 22:59:34 +00005663 EVT PtrVT = getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00005664 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00005665
Chris Lattner1a635d62006-04-14 06:01:58 +00005666 // Store the input value into Value#0 of the stack slot.
Dale Johannesen33c960f2009-02-04 20:06:27 +00005667 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl,
Chris Lattner6229d0a2010-09-21 18:41:36 +00005668 Op.getOperand(0), FIdx, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00005669 false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00005670 // Load it out.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00005671 return DAG.getLoad(Op.getValueType(), dl, Store, FIdx, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00005672 false, false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00005673}
5674
Dan Gohmand858e902010-04-17 15:26:15 +00005675SDValue PPCTargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00005676 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00005677 if (Op.getValueType() == MVT::v4i32) {
Dan Gohman475871a2008-07-27 21:46:04 +00005678 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005679
Owen Anderson825b72b2009-08-11 20:47:22 +00005680 SDValue Zero = BuildSplatI( 0, 1, MVT::v4i32, DAG, dl);
5681 SDValue Neg16 = BuildSplatI(-16, 4, MVT::v4i32, DAG, dl);//+16 as shift amt.
Scott Michelfdc40a02009-02-17 22:15:04 +00005682
Dan Gohman475871a2008-07-27 21:46:04 +00005683 SDValue RHSSwap = // = vrlw RHS, 16
Dale Johannesened2eee62009-02-06 01:31:28 +00005684 BuildIntrinsicOp(Intrinsic::ppc_altivec_vrlw, RHS, Neg16, DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00005685
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005686 // Shrinkify inputs to v8i16.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005687 LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, LHS);
5688 RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHS);
5689 RHSSwap = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHSSwap);
Scott Michelfdc40a02009-02-17 22:15:04 +00005690
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005691 // Low parts multiplied together, generating 32-bit results (we ignore the
5692 // top parts).
Dan Gohman475871a2008-07-27 21:46:04 +00005693 SDValue LoProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmulouh,
Owen Anderson825b72b2009-08-11 20:47:22 +00005694 LHS, RHS, DAG, dl, MVT::v4i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00005695
Dan Gohman475871a2008-07-27 21:46:04 +00005696 SDValue HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmsumuhm,
Owen Anderson825b72b2009-08-11 20:47:22 +00005697 LHS, RHSSwap, Zero, DAG, dl, MVT::v4i32);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005698 // Shift the high parts up 16 bits.
Scott Michelfdc40a02009-02-17 22:15:04 +00005699 HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, HiProd,
Dale Johannesened2eee62009-02-06 01:31:28 +00005700 Neg16, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00005701 return DAG.getNode(ISD::ADD, dl, MVT::v4i32, LoProd, HiProd);
5702 } else if (Op.getValueType() == MVT::v8i16) {
Dan Gohman475871a2008-07-27 21:46:04 +00005703 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005704
Owen Anderson825b72b2009-08-11 20:47:22 +00005705 SDValue Zero = BuildSplatI(0, 1, MVT::v8i16, DAG, dl);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005706
Chris Lattnercea2aa72006-04-18 04:28:57 +00005707 return BuildIntrinsicOp(Intrinsic::ppc_altivec_vmladduhm,
Dale Johannesened2eee62009-02-06 01:31:28 +00005708 LHS, RHS, Zero, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00005709 } else if (Op.getValueType() == MVT::v16i8) {
Dan Gohman475871a2008-07-27 21:46:04 +00005710 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005711
Chris Lattner19a81522006-04-18 03:57:35 +00005712 // Multiply the even 8-bit parts, producing 16-bit sums.
Dan Gohman475871a2008-07-27 21:46:04 +00005713 SDValue EvenParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuleub,
Owen Anderson825b72b2009-08-11 20:47:22 +00005714 LHS, RHS, DAG, dl, MVT::v8i16);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005715 EvenParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, EvenParts);
Scott Michelfdc40a02009-02-17 22:15:04 +00005716
Chris Lattner19a81522006-04-18 03:57:35 +00005717 // Multiply the odd 8-bit parts, producing 16-bit sums.
Dan Gohman475871a2008-07-27 21:46:04 +00005718 SDValue OddParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuloub,
Owen Anderson825b72b2009-08-11 20:47:22 +00005719 LHS, RHS, DAG, dl, MVT::v8i16);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005720 OddParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OddParts);
Scott Michelfdc40a02009-02-17 22:15:04 +00005721
Chris Lattner19a81522006-04-18 03:57:35 +00005722 // Merge the results together.
Nate Begeman9008ca62009-04-27 18:41:29 +00005723 int Ops[16];
Chris Lattner19a81522006-04-18 03:57:35 +00005724 for (unsigned i = 0; i != 8; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005725 Ops[i*2 ] = 2*i+1;
5726 Ops[i*2+1] = 2*i+1+16;
Chris Lattner19a81522006-04-18 03:57:35 +00005727 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005728 return DAG.getVectorShuffle(MVT::v16i8, dl, EvenParts, OddParts, Ops);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005729 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +00005730 llvm_unreachable("Unknown mul to lower!");
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005731 }
Chris Lattnere7c768e2006-04-18 03:24:30 +00005732}
5733
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00005734/// LowerOperation - Provide custom lowering hooks for some operations.
5735///
Dan Gohmand858e902010-04-17 15:26:15 +00005736SDValue PPCTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00005737 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005738 default: llvm_unreachable("Wasn't expecting to be able to lower this!");
Chris Lattner1a635d62006-04-14 06:01:58 +00005739 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bob Wilson3d90dbe2009-11-04 21:31:18 +00005740 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00005741 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Roman Divackyfd42ed62012-06-04 17:36:38 +00005742 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Nate Begeman37efe672006-04-22 18:53:45 +00005743 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00005744 case ISD::SETCC: return LowerSETCC(Op, DAG);
Duncan Sands4a544a72011-09-06 13:37:06 +00005745 case ISD::INIT_TRAMPOLINE: return LowerINIT_TRAMPOLINE(Op, DAG);
5746 case ISD::ADJUST_TRAMPOLINE: return LowerADJUST_TRAMPOLINE(Op, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00005747 case ISD::VASTART:
Dan Gohman1e93df62010-04-17 14:41:14 +00005748 return LowerVASTART(Op, DAG, PPCSubTarget);
Scott Michelfdc40a02009-02-17 22:15:04 +00005749
5750 case ISD::VAARG:
Dan Gohman1e93df62010-04-17 14:41:14 +00005751 return LowerVAARG(Op, DAG, PPCSubTarget);
Nicolas Geoffray01119992007-04-03 13:59:52 +00005752
Jim Laskeyefc7e522006-12-04 22:04:42 +00005753 case ISD::STACKRESTORE: return LowerSTACKRESTORE(Op, DAG, PPCSubTarget);
Chris Lattner9f0bc652007-02-25 05:34:32 +00005754 case ISD::DYNAMIC_STACKALLOC:
5755 return LowerDYNAMIC_STACKALLOC(Op, DAG, PPCSubTarget);
Evan Cheng54fc97d2008-04-19 01:30:48 +00005756
Hal Finkel7ee74a62013-03-21 21:37:52 +00005757 case ISD::EH_SJLJ_SETJMP: return lowerEH_SJLJ_SETJMP(Op, DAG);
5758 case ISD::EH_SJLJ_LONGJMP: return lowerEH_SJLJ_LONGJMP(Op, DAG);
5759
Chris Lattner1a635d62006-04-14 06:01:58 +00005760 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
Dale Johannesen4c9369d2009-06-04 20:53:52 +00005761 case ISD::FP_TO_UINT:
5762 case ISD::FP_TO_SINT: return LowerFP_TO_INT(Op, DAG,
Dale Johannesen3484c092009-02-05 22:07:54 +00005763 Op.getDebugLoc());
Hal Finkel46479192013-04-01 17:52:07 +00005764 case ISD::UINT_TO_FP:
5765 case ISD::SINT_TO_FP: return LowerINT_TO_FP(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00005766 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005767
Chris Lattner1a635d62006-04-14 06:01:58 +00005768 // Lower 64-bit shifts.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00005769 case ISD::SHL_PARTS: return LowerSHL_PARTS(Op, DAG);
5770 case ISD::SRL_PARTS: return LowerSRL_PARTS(Op, DAG);
5771 case ISD::SRA_PARTS: return LowerSRA_PARTS(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005772
Chris Lattner1a635d62006-04-14 06:01:58 +00005773 // Vector-related lowering.
5774 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
5775 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
5776 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
5777 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
Chris Lattnere7c768e2006-04-18 03:24:30 +00005778 case ISD::MUL: return LowerMUL(Op, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00005779
Chris Lattner3fc027d2007-12-08 06:59:59 +00005780 // Frame & Return address.
5781 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00005782 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Chris Lattnerbc11c342005-08-31 20:23:54 +00005783 }
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00005784}
5785
Duncan Sands1607f052008-12-01 11:39:25 +00005786void PPCTargetLowering::ReplaceNodeResults(SDNode *N,
5787 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00005788 SelectionDAG &DAG) const {
Roman Divackybdb226e2011-06-28 15:30:42 +00005789 const TargetMachine &TM = getTargetMachine();
Dale Johannesen3484c092009-02-05 22:07:54 +00005790 DebugLoc dl = N->getDebugLoc();
Chris Lattner1f873002007-11-28 18:44:47 +00005791 switch (N->getOpcode()) {
Duncan Sands57760d92008-10-28 15:00:32 +00005792 default:
Craig Topperbc219812012-02-07 02:50:20 +00005793 llvm_unreachable("Do not know how to custom type legalize this operation!");
Roman Divackybdb226e2011-06-28 15:30:42 +00005794 case ISD::VAARG: {
5795 if (!TM.getSubtarget<PPCSubtarget>().isSVR4ABI()
5796 || TM.getSubtarget<PPCSubtarget>().isPPC64())
5797 return;
5798
5799 EVT VT = N->getValueType(0);
5800
5801 if (VT == MVT::i64) {
5802 SDValue NewNode = LowerVAARG(SDValue(N, 1), DAG, PPCSubTarget);
5803
5804 Results.push_back(NewNode);
5805 Results.push_back(NewNode.getValue(1));
5806 }
5807 return;
5808 }
Duncan Sands1607f052008-12-01 11:39:25 +00005809 case ISD::FP_ROUND_INREG: {
Owen Anderson825b72b2009-08-11 20:47:22 +00005810 assert(N->getValueType(0) == MVT::ppcf128);
5811 assert(N->getOperand(0).getValueType() == MVT::ppcf128);
Scott Michelfdc40a02009-02-17 22:15:04 +00005812 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005813 MVT::f64, N->getOperand(0),
Duncan Sands1607f052008-12-01 11:39:25 +00005814 DAG.getIntPtrConstant(0));
Dale Johannesen3484c092009-02-05 22:07:54 +00005815 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005816 MVT::f64, N->getOperand(0),
Duncan Sands1607f052008-12-01 11:39:25 +00005817 DAG.getIntPtrConstant(1));
5818
Ulrich Weigand7d35d3f2013-03-26 10:56:22 +00005819 // Add the two halves of the long double in round-to-zero mode.
5820 SDValue FPreg = DAG.getNode(PPCISD::FADDRTZ, dl, MVT::f64, Lo, Hi);
Duncan Sands1607f052008-12-01 11:39:25 +00005821
5822 // We know the low half is about to be thrown away, so just use something
5823 // convenient.
Owen Anderson825b72b2009-08-11 20:47:22 +00005824 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::ppcf128,
Dale Johannesen3484c092009-02-05 22:07:54 +00005825 FPreg, FPreg));
Duncan Sands1607f052008-12-01 11:39:25 +00005826 return;
Duncan Sandsa7360f02008-07-19 16:26:02 +00005827 }
Duncan Sands1607f052008-12-01 11:39:25 +00005828 case ISD::FP_TO_SINT:
Dale Johannesen4c9369d2009-06-04 20:53:52 +00005829 Results.push_back(LowerFP_TO_INT(SDValue(N, 0), DAG, dl));
Duncan Sands1607f052008-12-01 11:39:25 +00005830 return;
Chris Lattner1f873002007-11-28 18:44:47 +00005831 }
5832}
5833
5834
Chris Lattner1a635d62006-04-14 06:01:58 +00005835//===----------------------------------------------------------------------===//
5836// Other Lowering Code
5837//===----------------------------------------------------------------------===//
5838
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00005839MachineBasicBlock *
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005840PPCTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00005841 bool is64bit, unsigned BinOpcode) const {
Dale Johannesen0e55f062008-08-29 18:29:46 +00005842 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005843 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
5844
5845 const BasicBlock *LLVM_BB = BB->getBasicBlock();
5846 MachineFunction *F = BB->getParent();
5847 MachineFunction::iterator It = BB;
5848 ++It;
5849
5850 unsigned dest = MI->getOperand(0).getReg();
5851 unsigned ptrA = MI->getOperand(1).getReg();
5852 unsigned ptrB = MI->getOperand(2).getReg();
5853 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00005854 DebugLoc dl = MI->getDebugLoc();
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005855
5856 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
5857 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
5858 F->insert(It, loopMBB);
5859 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00005860 exitMBB->splice(exitMBB->begin(), BB,
5861 llvm::next(MachineBasicBlock::iterator(MI)),
5862 BB->end());
5863 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005864
5865 MachineRegisterInfo &RegInfo = F->getRegInfo();
Dale Johannesen0e55f062008-08-29 18:29:46 +00005866 unsigned TmpReg = (!BinOpcode) ? incr :
5867 RegInfo.createVirtualRegister(
Dale Johannesena619d012008-09-02 20:30:23 +00005868 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
5869 (const TargetRegisterClass *) &PPC::GPRCRegClass);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005870
5871 // thisMBB:
5872 // ...
5873 // fallthrough --> loopMBB
5874 BB->addSuccessor(loopMBB);
5875
5876 // loopMBB:
5877 // l[wd]arx dest, ptr
5878 // add r0, dest, incr
5879 // st[wd]cx. r0, ptr
5880 // bne- loopMBB
5881 // fallthrough --> exitMBB
5882 BB = loopMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005883 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005884 .addReg(ptrA).addReg(ptrB);
Dale Johannesen0e55f062008-08-29 18:29:46 +00005885 if (BinOpcode)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005886 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg).addReg(incr).addReg(dest);
5887 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005888 .addReg(TmpReg).addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005889 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelfdc40a02009-02-17 22:15:04 +00005890 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005891 BB->addSuccessor(loopMBB);
5892 BB->addSuccessor(exitMBB);
5893
5894 // exitMBB:
5895 // ...
5896 BB = exitMBB;
5897 return BB;
5898}
5899
5900MachineBasicBlock *
Scott Michelfdc40a02009-02-17 22:15:04 +00005901PPCTargetLowering::EmitPartwordAtomicBinary(MachineInstr *MI,
Dale Johannesen97efa362008-08-28 17:53:09 +00005902 MachineBasicBlock *BB,
5903 bool is8bit, // operation
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00005904 unsigned BinOpcode) const {
Dale Johannesen0e55f062008-08-29 18:29:46 +00005905 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesen97efa362008-08-28 17:53:09 +00005906 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
5907 // In 64 bit mode we have to use 64 bits for addresses, even though the
5908 // lwarx/stwcx are 32 bits. With the 32-bit atomics we can use address
5909 // registers without caring whether they're 32 or 64, but here we're
5910 // doing actual arithmetic on the addresses.
5911 bool is64bit = PPCSubTarget.isPPC64();
Hal Finkel76973702013-03-21 23:45:03 +00005912 unsigned ZeroReg = is64bit ? PPC::ZERO8 : PPC::ZERO;
Dale Johannesen97efa362008-08-28 17:53:09 +00005913
5914 const BasicBlock *LLVM_BB = BB->getBasicBlock();
5915 MachineFunction *F = BB->getParent();
5916 MachineFunction::iterator It = BB;
5917 ++It;
5918
5919 unsigned dest = MI->getOperand(0).getReg();
5920 unsigned ptrA = MI->getOperand(1).getReg();
5921 unsigned ptrB = MI->getOperand(2).getReg();
5922 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00005923 DebugLoc dl = MI->getDebugLoc();
Dale Johannesen97efa362008-08-28 17:53:09 +00005924
5925 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
5926 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
5927 F->insert(It, loopMBB);
5928 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00005929 exitMBB->splice(exitMBB->begin(), BB,
5930 llvm::next(MachineBasicBlock::iterator(MI)),
5931 BB->end());
5932 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesen97efa362008-08-28 17:53:09 +00005933
5934 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +00005935 const TargetRegisterClass *RC =
Dale Johannesena619d012008-09-02 20:30:23 +00005936 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
5937 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesen97efa362008-08-28 17:53:09 +00005938 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
5939 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
5940 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
5941 unsigned Incr2Reg = RegInfo.createVirtualRegister(RC);
5942 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
5943 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
5944 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
5945 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
5946 unsigned Tmp3Reg = RegInfo.createVirtualRegister(RC);
5947 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen0e55f062008-08-29 18:29:46 +00005948 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
Dale Johannesen97efa362008-08-28 17:53:09 +00005949 unsigned Ptr1Reg;
Dale Johannesen0e55f062008-08-29 18:29:46 +00005950 unsigned TmpReg = (!BinOpcode) ? Incr2Reg : RegInfo.createVirtualRegister(RC);
Dale Johannesen97efa362008-08-28 17:53:09 +00005951
5952 // thisMBB:
5953 // ...
5954 // fallthrough --> loopMBB
5955 BB->addSuccessor(loopMBB);
5956
5957 // The 4-byte load must be aligned, while a char or short may be
5958 // anywhere in the word. Hence all this nasty bookkeeping code.
5959 // add ptr1, ptrA, ptrB [copy if ptrA==0]
5960 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesena619d012008-09-02 20:30:23 +00005961 // xori shift, shift1, 24 [16]
Dale Johannesen97efa362008-08-28 17:53:09 +00005962 // rlwinm ptr, ptr1, 0, 0, 29
5963 // slw incr2, incr, shift
5964 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
5965 // slw mask, mask2, shift
5966 // loopMBB:
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005967 // lwarx tmpDest, ptr
Dale Johannesen0e55f062008-08-29 18:29:46 +00005968 // add tmp, tmpDest, incr2
5969 // andc tmp2, tmpDest, mask
Dale Johannesen97efa362008-08-28 17:53:09 +00005970 // and tmp3, tmp, mask
5971 // or tmp4, tmp3, tmp2
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005972 // stwcx. tmp4, ptr
Dale Johannesen97efa362008-08-28 17:53:09 +00005973 // bne- loopMBB
5974 // fallthrough --> exitMBB
Dale Johannesen0e55f062008-08-29 18:29:46 +00005975 // srw dest, tmpDest, shift
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005976 if (ptrA != ZeroReg) {
Dale Johannesen97efa362008-08-28 17:53:09 +00005977 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005978 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005979 .addReg(ptrA).addReg(ptrB);
5980 } else {
5981 Ptr1Reg = ptrB;
5982 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00005983 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005984 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005985 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005986 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
5987 if (is64bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005988 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005989 .addReg(Ptr1Reg).addImm(0).addImm(61);
5990 else
Dale Johannesen536a2f12009-02-13 02:27:39 +00005991 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005992 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005993 BuildMI(BB, dl, TII->get(PPC::SLW), Incr2Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005994 .addReg(incr).addReg(ShiftReg);
5995 if (is8bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005996 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesen97efa362008-08-28 17:53:09 +00005997 else {
Dale Johannesen536a2f12009-02-13 02:27:39 +00005998 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
5999 BuildMI(BB, dl, TII->get(PPC::ORI),Mask2Reg).addReg(Mask3Reg).addImm(65535);
Dale Johannesen97efa362008-08-28 17:53:09 +00006000 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00006001 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00006002 .addReg(Mask2Reg).addReg(ShiftReg);
6003
6004 BB = loopMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006005 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00006006 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen0e55f062008-08-29 18:29:46 +00006007 if (BinOpcode)
Dale Johannesen536a2f12009-02-13 02:27:39 +00006008 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg)
Dale Johannesen0e55f062008-08-29 18:29:46 +00006009 .addReg(Incr2Reg).addReg(TmpDestReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006010 BuildMI(BB, dl, TII->get(is64bit ? PPC::ANDC8 : PPC::ANDC), Tmp2Reg)
Dale Johannesen0e55f062008-08-29 18:29:46 +00006011 .addReg(TmpDestReg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006012 BuildMI(BB, dl, TII->get(is64bit ? PPC::AND8 : PPC::AND), Tmp3Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00006013 .addReg(TmpReg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006014 BuildMI(BB, dl, TII->get(is64bit ? PPC::OR8 : PPC::OR), Tmp4Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00006015 .addReg(Tmp3Reg).addReg(Tmp2Reg);
Bill Schmidtdebf7d32013-04-02 18:37:08 +00006016 BuildMI(BB, dl, TII->get(PPC::STWCX))
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00006017 .addReg(Tmp4Reg).addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006018 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelfdc40a02009-02-17 22:15:04 +00006019 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesen97efa362008-08-28 17:53:09 +00006020 BB->addSuccessor(loopMBB);
6021 BB->addSuccessor(exitMBB);
6022
6023 // exitMBB:
6024 // ...
6025 BB = exitMBB;
Jakob Stoklund Olesen5fcb81d2011-04-04 17:57:29 +00006026 BuildMI(*BB, BB->begin(), dl, TII->get(PPC::SRW), dest).addReg(TmpDestReg)
6027 .addReg(ShiftReg);
Dale Johannesen97efa362008-08-28 17:53:09 +00006028 return BB;
6029}
6030
Hal Finkel7ee74a62013-03-21 21:37:52 +00006031llvm::MachineBasicBlock*
6032PPCTargetLowering::emitEHSjLjSetJmp(MachineInstr *MI,
6033 MachineBasicBlock *MBB) const {
6034 DebugLoc DL = MI->getDebugLoc();
6035 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
6036
6037 MachineFunction *MF = MBB->getParent();
6038 MachineRegisterInfo &MRI = MF->getRegInfo();
6039
6040 const BasicBlock *BB = MBB->getBasicBlock();
6041 MachineFunction::iterator I = MBB;
6042 ++I;
6043
6044 // Memory Reference
6045 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
6046 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
6047
6048 unsigned DstReg = MI->getOperand(0).getReg();
6049 const TargetRegisterClass *RC = MRI.getRegClass(DstReg);
6050 assert(RC->hasType(MVT::i32) && "Invalid destination!");
6051 unsigned mainDstReg = MRI.createVirtualRegister(RC);
6052 unsigned restoreDstReg = MRI.createVirtualRegister(RC);
6053
6054 MVT PVT = getPointerTy();
6055 assert((PVT == MVT::i64 || PVT == MVT::i32) &&
6056 "Invalid Pointer Size!");
6057 // For v = setjmp(buf), we generate
6058 //
6059 // thisMBB:
6060 // SjLjSetup mainMBB
6061 // bl mainMBB
6062 // v_restore = 1
6063 // b sinkMBB
6064 //
6065 // mainMBB:
6066 // buf[LabelOffset] = LR
6067 // v_main = 0
6068 //
6069 // sinkMBB:
6070 // v = phi(main, restore)
6071 //
6072
6073 MachineBasicBlock *thisMBB = MBB;
6074 MachineBasicBlock *mainMBB = MF->CreateMachineBasicBlock(BB);
6075 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(BB);
6076 MF->insert(I, mainMBB);
6077 MF->insert(I, sinkMBB);
6078
6079 MachineInstrBuilder MIB;
6080
6081 // Transfer the remainder of BB and its successor edges to sinkMBB.
6082 sinkMBB->splice(sinkMBB->begin(), MBB,
6083 llvm::next(MachineBasicBlock::iterator(MI)), MBB->end());
6084 sinkMBB->transferSuccessorsAndUpdatePHIs(MBB);
6085
6086 // Note that the structure of the jmp_buf used here is not compatible
6087 // with that used by libc, and is not designed to be. Specifically, it
6088 // stores only those 'reserved' registers that LLVM does not otherwise
6089 // understand how to spill. Also, by convention, by the time this
6090 // intrinsic is called, Clang has already stored the frame address in the
6091 // first slot of the buffer and stack address in the third. Following the
6092 // X86 target code, we'll store the jump address in the second slot. We also
6093 // need to save the TOC pointer (R2) to handle jumps between shared
6094 // libraries, and that will be stored in the fourth slot. The thread
6095 // identifier (R13) is not affected.
6096
6097 // thisMBB:
6098 const int64_t LabelOffset = 1 * PVT.getStoreSize();
6099 const int64_t TOCOffset = 3 * PVT.getStoreSize();
6100
6101 // Prepare IP either in reg.
6102 const TargetRegisterClass *PtrRC = getRegClassFor(PVT);
6103 unsigned LabelReg = MRI.createVirtualRegister(PtrRC);
6104 unsigned BufReg = MI->getOperand(1).getReg();
6105
6106 if (PPCSubTarget.isPPC64() && PPCSubTarget.isSVR4ABI()) {
6107 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::STD))
6108 .addReg(PPC::X2)
6109 .addImm(TOCOffset / 4)
6110 .addReg(BufReg);
6111
6112 MIB.setMemRefs(MMOBegin, MMOEnd);
6113 }
6114
6115 // Setup
Hal Finkelcaeeb182013-04-04 22:55:54 +00006116 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::BCLalways)).addMBB(mainMBB);
Hal Finkel7ee74a62013-03-21 21:37:52 +00006117 MIB.addRegMask(PPCRegInfo->getNoPreservedMask());
6118
6119 BuildMI(*thisMBB, MI, DL, TII->get(PPC::LI), restoreDstReg).addImm(1);
6120
6121 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::EH_SjLj_Setup))
6122 .addMBB(mainMBB);
6123 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::B)).addMBB(sinkMBB);
6124
6125 thisMBB->addSuccessor(mainMBB, /* weight */ 0);
6126 thisMBB->addSuccessor(sinkMBB, /* weight */ 1);
6127
6128 // mainMBB:
6129 // mainDstReg = 0
6130 MIB = BuildMI(mainMBB, DL,
6131 TII->get(PPCSubTarget.isPPC64() ? PPC::MFLR8 : PPC::MFLR), LabelReg);
6132
6133 // Store IP
6134 if (PPCSubTarget.isPPC64()) {
6135 MIB = BuildMI(mainMBB, DL, TII->get(PPC::STD))
6136 .addReg(LabelReg)
6137 .addImm(LabelOffset / 4)
6138 .addReg(BufReg);
6139 } else {
6140 MIB = BuildMI(mainMBB, DL, TII->get(PPC::STW))
6141 .addReg(LabelReg)
6142 .addImm(LabelOffset)
6143 .addReg(BufReg);
6144 }
6145
6146 MIB.setMemRefs(MMOBegin, MMOEnd);
6147
6148 BuildMI(mainMBB, DL, TII->get(PPC::LI), mainDstReg).addImm(0);
6149 mainMBB->addSuccessor(sinkMBB);
6150
6151 // sinkMBB:
6152 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
6153 TII->get(PPC::PHI), DstReg)
6154 .addReg(mainDstReg).addMBB(mainMBB)
6155 .addReg(restoreDstReg).addMBB(thisMBB);
6156
6157 MI->eraseFromParent();
6158 return sinkMBB;
6159}
6160
6161MachineBasicBlock *
6162PPCTargetLowering::emitEHSjLjLongJmp(MachineInstr *MI,
6163 MachineBasicBlock *MBB) const {
6164 DebugLoc DL = MI->getDebugLoc();
6165 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
6166
6167 MachineFunction *MF = MBB->getParent();
6168 MachineRegisterInfo &MRI = MF->getRegInfo();
6169
6170 // Memory Reference
6171 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
6172 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
6173
6174 MVT PVT = getPointerTy();
6175 assert((PVT == MVT::i64 || PVT == MVT::i32) &&
6176 "Invalid Pointer Size!");
6177
6178 const TargetRegisterClass *RC =
6179 (PVT == MVT::i64) ? &PPC::G8RCRegClass : &PPC::GPRCRegClass;
6180 unsigned Tmp = MRI.createVirtualRegister(RC);
6181 // Since FP is only updated here but NOT referenced, it's treated as GPR.
6182 unsigned FP = (PVT == MVT::i64) ? PPC::X31 : PPC::R31;
6183 unsigned SP = (PVT == MVT::i64) ? PPC::X1 : PPC::R1;
6184
6185 MachineInstrBuilder MIB;
6186
6187 const int64_t LabelOffset = 1 * PVT.getStoreSize();
6188 const int64_t SPOffset = 2 * PVT.getStoreSize();
6189 const int64_t TOCOffset = 3 * PVT.getStoreSize();
6190
6191 unsigned BufReg = MI->getOperand(0).getReg();
6192
6193 // Reload FP (the jumped-to function may not have had a
6194 // frame pointer, and if so, then its r31 will be restored
6195 // as necessary).
6196 if (PVT == MVT::i64) {
6197 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), FP)
6198 .addImm(0)
6199 .addReg(BufReg);
6200 } else {
6201 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LWZ), FP)
6202 .addImm(0)
6203 .addReg(BufReg);
6204 }
6205 MIB.setMemRefs(MMOBegin, MMOEnd);
6206
6207 // Reload IP
6208 if (PVT == MVT::i64) {
6209 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), Tmp)
6210 .addImm(LabelOffset / 4)
6211 .addReg(BufReg);
6212 } else {
6213 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LWZ), Tmp)
6214 .addImm(LabelOffset)
6215 .addReg(BufReg);
6216 }
6217 MIB.setMemRefs(MMOBegin, MMOEnd);
6218
6219 // Reload SP
6220 if (PVT == MVT::i64) {
6221 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), SP)
6222 .addImm(SPOffset / 4)
6223 .addReg(BufReg);
6224 } else {
6225 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LWZ), SP)
6226 .addImm(SPOffset)
6227 .addReg(BufReg);
6228 }
6229 MIB.setMemRefs(MMOBegin, MMOEnd);
6230
6231 // FIXME: When we also support base pointers, that register must also be
6232 // restored here.
6233
6234 // Reload TOC
6235 if (PVT == MVT::i64 && PPCSubTarget.isSVR4ABI()) {
6236 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), PPC::X2)
6237 .addImm(TOCOffset / 4)
6238 .addReg(BufReg);
6239
6240 MIB.setMemRefs(MMOBegin, MMOEnd);
6241 }
6242
6243 // Jump
6244 BuildMI(*MBB, MI, DL,
6245 TII->get(PVT == MVT::i64 ? PPC::MTCTR8 : PPC::MTCTR)).addReg(Tmp);
6246 BuildMI(*MBB, MI, DL, TII->get(PVT == MVT::i64 ? PPC::BCTR8 : PPC::BCTR));
6247
6248 MI->eraseFromParent();
6249 return MBB;
6250}
6251
Dale Johannesen97efa362008-08-28 17:53:09 +00006252MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00006253PPCTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00006254 MachineBasicBlock *BB) const {
Hal Finkel7ee74a62013-03-21 21:37:52 +00006255 if (MI->getOpcode() == PPC::EH_SjLj_SetJmp32 ||
6256 MI->getOpcode() == PPC::EH_SjLj_SetJmp64) {
6257 return emitEHSjLjSetJmp(MI, BB);
6258 } else if (MI->getOpcode() == PPC::EH_SjLj_LongJmp32 ||
6259 MI->getOpcode() == PPC::EH_SjLj_LongJmp64) {
6260 return emitEHSjLjLongJmp(MI, BB);
6261 }
6262
Evan Chengc0f64ff2006-11-27 23:37:22 +00006263 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Evan Cheng53301922008-07-12 02:23:19 +00006264
6265 // To "insert" these instructions we actually have to insert their
6266 // control-flow patterns.
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00006267 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00006268 MachineFunction::iterator It = BB;
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00006269 ++It;
Evan Cheng53301922008-07-12 02:23:19 +00006270
Dan Gohman8e5f2c62008-07-07 23:14:23 +00006271 MachineFunction *F = BB->getParent();
Evan Cheng53301922008-07-12 02:23:19 +00006272
Hal Finkel009f7af2012-06-22 23:10:08 +00006273 if (PPCSubTarget.hasISEL() && (MI->getOpcode() == PPC::SELECT_CC_I4 ||
6274 MI->getOpcode() == PPC::SELECT_CC_I8)) {
Hal Finkelff56d1a2013-04-05 23:29:01 +00006275 SmallVector<MachineOperand, 2> Cond;
6276 Cond.push_back(MI->getOperand(4));
6277 Cond.push_back(MI->getOperand(1));
6278
Hal Finkel009f7af2012-06-22 23:10:08 +00006279 DebugLoc dl = MI->getDebugLoc();
Hal Finkelff56d1a2013-04-05 23:29:01 +00006280 PPCII->insertSelect(*BB, MI, dl, MI->getOperand(0).getReg(), Cond,
6281 MI->getOperand(2).getReg(), MI->getOperand(3).getReg());
Hal Finkel009f7af2012-06-22 23:10:08 +00006282 } else if (MI->getOpcode() == PPC::SELECT_CC_I4 ||
6283 MI->getOpcode() == PPC::SELECT_CC_I8 ||
6284 MI->getOpcode() == PPC::SELECT_CC_F4 ||
6285 MI->getOpcode() == PPC::SELECT_CC_F8 ||
6286 MI->getOpcode() == PPC::SELECT_CC_VRRC) {
6287
Evan Cheng53301922008-07-12 02:23:19 +00006288
6289 // The incoming instruction knows the destination vreg to set, the
6290 // condition code register to branch on, the true/false values to
6291 // select between, and a branch opcode to use.
6292
6293 // thisMBB:
6294 // ...
6295 // TrueVal = ...
6296 // cmpTY ccX, r1, r2
6297 // bCC copy1MBB
6298 // fallthrough --> copy0MBB
6299 MachineBasicBlock *thisMBB = BB;
6300 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
6301 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
6302 unsigned SelectPred = MI->getOperand(4).getImm();
Dale Johannesen536a2f12009-02-13 02:27:39 +00006303 DebugLoc dl = MI->getDebugLoc();
Evan Cheng53301922008-07-12 02:23:19 +00006304 F->insert(It, copy0MBB);
6305 F->insert(It, sinkMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00006306
6307 // Transfer the remainder of BB and its successor edges to sinkMBB.
6308 sinkMBB->splice(sinkMBB->begin(), BB,
6309 llvm::next(MachineBasicBlock::iterator(MI)),
6310 BB->end());
6311 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
6312
Evan Cheng53301922008-07-12 02:23:19 +00006313 // Next, add the true and fallthrough blocks as its successors.
6314 BB->addSuccessor(copy0MBB);
6315 BB->addSuccessor(sinkMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00006316
Dan Gohman14152b42010-07-06 20:24:04 +00006317 BuildMI(BB, dl, TII->get(PPC::BCC))
6318 .addImm(SelectPred).addReg(MI->getOperand(1).getReg()).addMBB(sinkMBB);
6319
Evan Cheng53301922008-07-12 02:23:19 +00006320 // copy0MBB:
6321 // %FalseValue = ...
6322 // # fallthrough to sinkMBB
6323 BB = copy0MBB;
Scott Michelfdc40a02009-02-17 22:15:04 +00006324
Evan Cheng53301922008-07-12 02:23:19 +00006325 // Update machine-CFG edges
6326 BB->addSuccessor(sinkMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00006327
Evan Cheng53301922008-07-12 02:23:19 +00006328 // sinkMBB:
6329 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
6330 // ...
6331 BB = sinkMBB;
Dan Gohman14152b42010-07-06 20:24:04 +00006332 BuildMI(*BB, BB->begin(), dl,
6333 TII->get(PPC::PHI), MI->getOperand(0).getReg())
Evan Cheng53301922008-07-12 02:23:19 +00006334 .addReg(MI->getOperand(3).getReg()).addMBB(copy0MBB)
6335 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
6336 }
Dale Johannesen97efa362008-08-28 17:53:09 +00006337 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I8)
6338 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ADD4);
6339 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I16)
6340 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ADD4);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00006341 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I32)
6342 BB = EmitAtomicBinary(MI, BB, false, PPC::ADD4);
6343 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I64)
6344 BB = EmitAtomicBinary(MI, BB, true, PPC::ADD8);
Dale Johannesen97efa362008-08-28 17:53:09 +00006345
6346 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I8)
6347 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::AND);
6348 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I16)
6349 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::AND);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00006350 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I32)
6351 BB = EmitAtomicBinary(MI, BB, false, PPC::AND);
6352 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I64)
6353 BB = EmitAtomicBinary(MI, BB, true, PPC::AND8);
Dale Johannesen97efa362008-08-28 17:53:09 +00006354
6355 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I8)
6356 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::OR);
6357 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I16)
6358 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::OR);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00006359 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I32)
6360 BB = EmitAtomicBinary(MI, BB, false, PPC::OR);
6361 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I64)
6362 BB = EmitAtomicBinary(MI, BB, true, PPC::OR8);
Dale Johannesen97efa362008-08-28 17:53:09 +00006363
6364 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I8)
6365 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::XOR);
6366 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I16)
6367 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::XOR);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00006368 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I32)
6369 BB = EmitAtomicBinary(MI, BB, false, PPC::XOR);
6370 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I64)
6371 BB = EmitAtomicBinary(MI, BB, true, PPC::XOR8);
Dale Johannesen97efa362008-08-28 17:53:09 +00006372
6373 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I8)
Dale Johannesen209a4092008-09-11 02:15:03 +00006374 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ANDC);
Dale Johannesen97efa362008-08-28 17:53:09 +00006375 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I16)
Dale Johannesen209a4092008-09-11 02:15:03 +00006376 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00006377 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I32)
Dale Johannesen209a4092008-09-11 02:15:03 +00006378 BB = EmitAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00006379 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I64)
Dale Johannesen209a4092008-09-11 02:15:03 +00006380 BB = EmitAtomicBinary(MI, BB, true, PPC::ANDC8);
Dale Johannesen97efa362008-08-28 17:53:09 +00006381
6382 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I8)
6383 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::SUBF);
6384 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I16)
6385 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::SUBF);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00006386 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I32)
6387 BB = EmitAtomicBinary(MI, BB, false, PPC::SUBF);
6388 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I64)
6389 BB = EmitAtomicBinary(MI, BB, true, PPC::SUBF8);
Dale Johannesen97efa362008-08-28 17:53:09 +00006390
Dale Johannesen0e55f062008-08-29 18:29:46 +00006391 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I8)
6392 BB = EmitPartwordAtomicBinary(MI, BB, true, 0);
6393 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I16)
6394 BB = EmitPartwordAtomicBinary(MI, BB, false, 0);
6395 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I32)
6396 BB = EmitAtomicBinary(MI, BB, false, 0);
6397 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I64)
6398 BB = EmitAtomicBinary(MI, BB, true, 0);
6399
Evan Cheng53301922008-07-12 02:23:19 +00006400 else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I32 ||
6401 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64) {
6402 bool is64bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64;
6403
6404 unsigned dest = MI->getOperand(0).getReg();
6405 unsigned ptrA = MI->getOperand(1).getReg();
6406 unsigned ptrB = MI->getOperand(2).getReg();
6407 unsigned oldval = MI->getOperand(3).getReg();
6408 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00006409 DebugLoc dl = MI->getDebugLoc();
Evan Cheng53301922008-07-12 02:23:19 +00006410
Dale Johannesen65e39732008-08-25 18:53:26 +00006411 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
6412 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
6413 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
Evan Cheng53301922008-07-12 02:23:19 +00006414 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dale Johannesen65e39732008-08-25 18:53:26 +00006415 F->insert(It, loop1MBB);
6416 F->insert(It, loop2MBB);
6417 F->insert(It, midMBB);
Evan Cheng53301922008-07-12 02:23:19 +00006418 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00006419 exitMBB->splice(exitMBB->begin(), BB,
6420 llvm::next(MachineBasicBlock::iterator(MI)),
6421 BB->end());
6422 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Evan Cheng53301922008-07-12 02:23:19 +00006423
6424 // thisMBB:
6425 // ...
6426 // fallthrough --> loopMBB
Dale Johannesen65e39732008-08-25 18:53:26 +00006427 BB->addSuccessor(loop1MBB);
Evan Cheng53301922008-07-12 02:23:19 +00006428
Dale Johannesen65e39732008-08-25 18:53:26 +00006429 // loop1MBB:
Evan Cheng53301922008-07-12 02:23:19 +00006430 // l[wd]arx dest, ptr
Dale Johannesen65e39732008-08-25 18:53:26 +00006431 // cmp[wd] dest, oldval
6432 // bne- midMBB
6433 // loop2MBB:
Evan Cheng53301922008-07-12 02:23:19 +00006434 // st[wd]cx. newval, ptr
6435 // bne- loopMBB
Dale Johannesen65e39732008-08-25 18:53:26 +00006436 // b exitBB
6437 // midMBB:
6438 // st[wd]cx. dest, ptr
6439 // exitBB:
6440 BB = loop1MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006441 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Evan Cheng53301922008-07-12 02:23:19 +00006442 .addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006443 BuildMI(BB, dl, TII->get(is64bit ? PPC::CMPD : PPC::CMPW), PPC::CR0)
Evan Cheng53301922008-07-12 02:23:19 +00006444 .addReg(oldval).addReg(dest);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006445 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen65e39732008-08-25 18:53:26 +00006446 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
6447 BB->addSuccessor(loop2MBB);
6448 BB->addSuccessor(midMBB);
6449
6450 BB = loop2MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006451 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Evan Cheng53301922008-07-12 02:23:19 +00006452 .addReg(newval).addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006453 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen65e39732008-08-25 18:53:26 +00006454 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006455 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesen65e39732008-08-25 18:53:26 +00006456 BB->addSuccessor(loop1MBB);
Evan Cheng53301922008-07-12 02:23:19 +00006457 BB->addSuccessor(exitMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00006458
Dale Johannesen65e39732008-08-25 18:53:26 +00006459 BB = midMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006460 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesen65e39732008-08-25 18:53:26 +00006461 .addReg(dest).addReg(ptrA).addReg(ptrB);
6462 BB->addSuccessor(exitMBB);
6463
Evan Cheng53301922008-07-12 02:23:19 +00006464 // exitMBB:
6465 // ...
6466 BB = exitMBB;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006467 } else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8 ||
6468 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I16) {
6469 // We must use 64-bit registers for addresses when targeting 64-bit,
6470 // since we're actually doing arithmetic on them. Other registers
6471 // can be 32-bit.
6472 bool is64bit = PPCSubTarget.isPPC64();
6473 bool is8bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8;
6474
6475 unsigned dest = MI->getOperand(0).getReg();
6476 unsigned ptrA = MI->getOperand(1).getReg();
6477 unsigned ptrB = MI->getOperand(2).getReg();
6478 unsigned oldval = MI->getOperand(3).getReg();
6479 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00006480 DebugLoc dl = MI->getDebugLoc();
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006481
6482 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
6483 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
6484 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
6485 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
6486 F->insert(It, loop1MBB);
6487 F->insert(It, loop2MBB);
6488 F->insert(It, midMBB);
6489 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00006490 exitMBB->splice(exitMBB->begin(), BB,
6491 llvm::next(MachineBasicBlock::iterator(MI)),
6492 BB->end());
6493 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006494
6495 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +00006496 const TargetRegisterClass *RC =
Dale Johannesena619d012008-09-02 20:30:23 +00006497 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
6498 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006499 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
6500 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
6501 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
6502 unsigned NewVal2Reg = RegInfo.createVirtualRegister(RC);
6503 unsigned NewVal3Reg = RegInfo.createVirtualRegister(RC);
6504 unsigned OldVal2Reg = RegInfo.createVirtualRegister(RC);
6505 unsigned OldVal3Reg = RegInfo.createVirtualRegister(RC);
6506 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
6507 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
6508 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
6509 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
6510 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
6511 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
6512 unsigned Ptr1Reg;
6513 unsigned TmpReg = RegInfo.createVirtualRegister(RC);
Hal Finkel76973702013-03-21 23:45:03 +00006514 unsigned ZeroReg = is64bit ? PPC::ZERO8 : PPC::ZERO;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006515 // thisMBB:
6516 // ...
6517 // fallthrough --> loopMBB
6518 BB->addSuccessor(loop1MBB);
6519
6520 // The 4-byte load must be aligned, while a char or short may be
6521 // anywhere in the word. Hence all this nasty bookkeeping code.
6522 // add ptr1, ptrA, ptrB [copy if ptrA==0]
6523 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesena619d012008-09-02 20:30:23 +00006524 // xori shift, shift1, 24 [16]
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006525 // rlwinm ptr, ptr1, 0, 0, 29
6526 // slw newval2, newval, shift
6527 // slw oldval2, oldval,shift
6528 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
6529 // slw mask, mask2, shift
6530 // and newval3, newval2, mask
6531 // and oldval3, oldval2, mask
6532 // loop1MBB:
6533 // lwarx tmpDest, ptr
6534 // and tmp, tmpDest, mask
6535 // cmpw tmp, oldval3
6536 // bne- midMBB
6537 // loop2MBB:
6538 // andc tmp2, tmpDest, mask
6539 // or tmp4, tmp2, newval3
6540 // stwcx. tmp4, ptr
6541 // bne- loop1MBB
6542 // b exitBB
6543 // midMBB:
6544 // stwcx. tmpDest, ptr
6545 // exitBB:
6546 // srw dest, tmpDest, shift
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00006547 if (ptrA != ZeroReg) {
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006548 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006549 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006550 .addReg(ptrA).addReg(ptrB);
6551 } else {
6552 Ptr1Reg = ptrB;
6553 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00006554 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006555 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006556 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006557 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
6558 if (is64bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00006559 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006560 .addReg(Ptr1Reg).addImm(0).addImm(61);
6561 else
Dale Johannesen536a2f12009-02-13 02:27:39 +00006562 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006563 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006564 BuildMI(BB, dl, TII->get(PPC::SLW), NewVal2Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006565 .addReg(newval).addReg(ShiftReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006566 BuildMI(BB, dl, TII->get(PPC::SLW), OldVal2Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006567 .addReg(oldval).addReg(ShiftReg);
6568 if (is8bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00006569 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006570 else {
Dale Johannesen536a2f12009-02-13 02:27:39 +00006571 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
6572 BuildMI(BB, dl, TII->get(PPC::ORI), Mask2Reg)
6573 .addReg(Mask3Reg).addImm(65535);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006574 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00006575 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006576 .addReg(Mask2Reg).addReg(ShiftReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006577 BuildMI(BB, dl, TII->get(PPC::AND), NewVal3Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006578 .addReg(NewVal2Reg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006579 BuildMI(BB, dl, TII->get(PPC::AND), OldVal3Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006580 .addReg(OldVal2Reg).addReg(MaskReg);
6581
6582 BB = loop1MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006583 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00006584 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006585 BuildMI(BB, dl, TII->get(PPC::AND),TmpReg)
6586 .addReg(TmpDestReg).addReg(MaskReg);
6587 BuildMI(BB, dl, TII->get(PPC::CMPW), PPC::CR0)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006588 .addReg(TmpReg).addReg(OldVal3Reg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006589 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006590 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
6591 BB->addSuccessor(loop2MBB);
6592 BB->addSuccessor(midMBB);
6593
6594 BB = loop2MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006595 BuildMI(BB, dl, TII->get(PPC::ANDC),Tmp2Reg)
6596 .addReg(TmpDestReg).addReg(MaskReg);
6597 BuildMI(BB, dl, TII->get(PPC::OR),Tmp4Reg)
6598 .addReg(Tmp2Reg).addReg(NewVal3Reg);
6599 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(Tmp4Reg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00006600 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006601 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006602 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006603 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006604 BB->addSuccessor(loop1MBB);
6605 BB->addSuccessor(exitMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00006606
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006607 BB = midMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006608 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00006609 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006610 BB->addSuccessor(exitMBB);
6611
6612 // exitMBB:
6613 // ...
6614 BB = exitMBB;
Jakob Stoklund Olesen5fcb81d2011-04-04 17:57:29 +00006615 BuildMI(*BB, BB->begin(), dl, TII->get(PPC::SRW),dest).addReg(TmpReg)
6616 .addReg(ShiftReg);
Ulrich Weigand7d35d3f2013-03-26 10:56:22 +00006617 } else if (MI->getOpcode() == PPC::FADDrtz) {
6618 // This pseudo performs an FADD with rounding mode temporarily forced
6619 // to round-to-zero. We emit this via custom inserter since the FPSCR
6620 // is not modeled at the SelectionDAG level.
6621 unsigned Dest = MI->getOperand(0).getReg();
6622 unsigned Src1 = MI->getOperand(1).getReg();
6623 unsigned Src2 = MI->getOperand(2).getReg();
6624 DebugLoc dl = MI->getDebugLoc();
6625
6626 MachineRegisterInfo &RegInfo = F->getRegInfo();
6627 unsigned MFFSReg = RegInfo.createVirtualRegister(&PPC::F8RCRegClass);
6628
6629 // Save FPSCR value.
6630 BuildMI(*BB, MI, dl, TII->get(PPC::MFFS), MFFSReg);
6631
6632 // Set rounding mode to round-to-zero.
6633 BuildMI(*BB, MI, dl, TII->get(PPC::MTFSB1)).addImm(31);
6634 BuildMI(*BB, MI, dl, TII->get(PPC::MTFSB0)).addImm(30);
6635
6636 // Perform addition.
6637 BuildMI(*BB, MI, dl, TII->get(PPC::FADD), Dest).addReg(Src1).addReg(Src2);
6638
6639 // Restore FPSCR value.
6640 BuildMI(*BB, MI, dl, TII->get(PPC::MTFSF)).addImm(1).addReg(MFFSReg);
Hal Finkel0882fd62013-03-29 19:41:55 +00006641 } else if (MI->getOpcode() == PPC::FRINDrint ||
6642 MI->getOpcode() == PPC::FRINSrint) {
6643 bool isf32 = MI->getOpcode() == PPC::FRINSrint;
6644 unsigned Dest = MI->getOperand(0).getReg();
6645 unsigned Src = MI->getOperand(1).getReg();
6646 DebugLoc dl = MI->getDebugLoc();
6647
6648 MachineRegisterInfo &RegInfo = F->getRegInfo();
6649 unsigned CRReg = RegInfo.createVirtualRegister(&PPC::CRRCRegClass);
6650
6651 // Perform the rounding.
6652 BuildMI(*BB, MI, dl, TII->get(isf32 ? PPC::FRINS : PPC::FRIND), Dest)
6653 .addReg(Src);
6654
6655 // Compare the results.
6656 BuildMI(*BB, MI, dl, TII->get(isf32 ? PPC::FCMPUS : PPC::FCMPUD), CRReg)
6657 .addReg(Dest).addReg(Src);
6658
6659 // If the results were not equal, then set the FPSCR XX bit.
6660 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
6661 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
6662 F->insert(It, midMBB);
6663 F->insert(It, exitMBB);
6664 exitMBB->splice(exitMBB->begin(), BB,
6665 llvm::next(MachineBasicBlock::iterator(MI)),
6666 BB->end());
6667 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
6668
6669 BuildMI(*BB, MI, dl, TII->get(PPC::BCC))
6670 .addImm(PPC::PRED_EQ).addReg(CRReg).addMBB(exitMBB);
6671
6672 BB->addSuccessor(midMBB);
6673 BB->addSuccessor(exitMBB);
6674
6675 BB = midMBB;
6676
6677 // Set the FPSCR XX bit (FE_INEXACT). Note that we cannot just set
6678 // the FI bit here because that will not automatically set XX also,
6679 // and XX is what libm interprets as the FE_INEXACT flag.
6680 BuildMI(BB, dl, TII->get(PPC::MTFSB1)).addImm(/* 38 - 32 = */ 6);
6681 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
6682
6683 BB->addSuccessor(exitMBB);
6684
6685 BB = exitMBB;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006686 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +00006687 llvm_unreachable("Unexpected instr type to insert");
Evan Cheng53301922008-07-12 02:23:19 +00006688 }
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00006689
Dan Gohman14152b42010-07-06 20:24:04 +00006690 MI->eraseFromParent(); // The pseudo instruction is gone now.
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00006691 return BB;
6692}
6693
Chris Lattner1a635d62006-04-14 06:01:58 +00006694//===----------------------------------------------------------------------===//
6695// Target Optimization Hooks
6696//===----------------------------------------------------------------------===//
6697
Hal Finkel63c32a72013-04-03 17:44:56 +00006698SDValue PPCTargetLowering::DAGCombineFastRecip(SDValue Op,
6699 DAGCombinerInfo &DCI) const {
Hal Finkel827307b2013-04-03 04:01:11 +00006700 if (DCI.isAfterLegalizeVectorOps())
6701 return SDValue();
6702
Hal Finkel63c32a72013-04-03 17:44:56 +00006703 EVT VT = Op.getValueType();
6704
6705 if ((VT == MVT::f32 && PPCSubTarget.hasFRES()) ||
6706 (VT == MVT::f64 && PPCSubTarget.hasFRE()) ||
6707 (VT == MVT::v4f32 && PPCSubTarget.hasAltivec())) {
Hal Finkel827307b2013-04-03 04:01:11 +00006708
6709 // Newton iteration for a function: F(X) is X_{i+1} = X_i - F(X_i)/F'(X_i)
6710 // For the reciprocal, we need to find the zero of the function:
6711 // F(X) = A X - 1 [which has a zero at X = 1/A]
6712 // =>
6713 // X_{i+1} = X_i (2 - A X_i) = X_i + X_i (1 - A X_i) [this second form
6714 // does not require additional intermediate precision]
6715
6716 // Convergence is quadratic, so we essentially double the number of digits
6717 // correct after every iteration. The minimum architected relative
6718 // accuracy is 2^-5. When hasRecipPrec(), this is 2^-14. IEEE float has
6719 // 23 digits and double has 52 digits.
6720 int Iterations = PPCSubTarget.hasRecipPrec() ? 1 : 3;
Hal Finkel63c32a72013-04-03 17:44:56 +00006721 if (VT.getScalarType() == MVT::f64)
Hal Finkel827307b2013-04-03 04:01:11 +00006722 ++Iterations;
6723
6724 SelectionDAG &DAG = DCI.DAG;
Hal Finkel63c32a72013-04-03 17:44:56 +00006725 DebugLoc dl = Op.getDebugLoc();
Hal Finkel827307b2013-04-03 04:01:11 +00006726
6727 SDValue FPOne =
Hal Finkel63c32a72013-04-03 17:44:56 +00006728 DAG.getConstantFP(1.0, VT.getScalarType());
6729 if (VT.isVector()) {
6730 assert(VT.getVectorNumElements() == 4 &&
Hal Finkel827307b2013-04-03 04:01:11 +00006731 "Unknown vector type");
Hal Finkel63c32a72013-04-03 17:44:56 +00006732 FPOne = DAG.getNode(ISD::BUILD_VECTOR, dl, VT,
Hal Finkel827307b2013-04-03 04:01:11 +00006733 FPOne, FPOne, FPOne, FPOne);
6734 }
6735
Hal Finkel63c32a72013-04-03 17:44:56 +00006736 SDValue Est = DAG.getNode(PPCISD::FRE, dl, VT, Op);
Hal Finkel827307b2013-04-03 04:01:11 +00006737 DCI.AddToWorklist(Est.getNode());
6738
6739 // Newton iterations: Est = Est + Est (1 - Arg * Est)
6740 for (int i = 0; i < Iterations; ++i) {
Hal Finkel63c32a72013-04-03 17:44:56 +00006741 SDValue NewEst = DAG.getNode(ISD::FMUL, dl, VT, Op, Est);
Hal Finkel827307b2013-04-03 04:01:11 +00006742 DCI.AddToWorklist(NewEst.getNode());
6743
Hal Finkel63c32a72013-04-03 17:44:56 +00006744 NewEst = DAG.getNode(ISD::FSUB, dl, VT, FPOne, NewEst);
Hal Finkel827307b2013-04-03 04:01:11 +00006745 DCI.AddToWorklist(NewEst.getNode());
6746
Hal Finkel63c32a72013-04-03 17:44:56 +00006747 NewEst = DAG.getNode(ISD::FMUL, dl, VT, Est, NewEst);
Hal Finkel827307b2013-04-03 04:01:11 +00006748 DCI.AddToWorklist(NewEst.getNode());
6749
Hal Finkel63c32a72013-04-03 17:44:56 +00006750 Est = DAG.getNode(ISD::FADD, dl, VT, Est, NewEst);
Hal Finkel827307b2013-04-03 04:01:11 +00006751 DCI.AddToWorklist(Est.getNode());
6752 }
6753
6754 return Est;
6755 }
6756
6757 return SDValue();
6758}
6759
Hal Finkel63c32a72013-04-03 17:44:56 +00006760SDValue PPCTargetLowering::DAGCombineFastRecipFSQRT(SDValue Op,
Hal Finkel827307b2013-04-03 04:01:11 +00006761 DAGCombinerInfo &DCI) const {
6762 if (DCI.isAfterLegalizeVectorOps())
6763 return SDValue();
6764
Hal Finkel63c32a72013-04-03 17:44:56 +00006765 EVT VT = Op.getValueType();
6766
6767 if ((VT == MVT::f32 && PPCSubTarget.hasFRSQRTES()) ||
6768 (VT == MVT::f64 && PPCSubTarget.hasFRSQRTE()) ||
6769 (VT == MVT::v4f32 && PPCSubTarget.hasAltivec())) {
Hal Finkel827307b2013-04-03 04:01:11 +00006770
6771 // Newton iteration for a function: F(X) is X_{i+1} = X_i - F(X_i)/F'(X_i)
6772 // For the reciprocal sqrt, we need to find the zero of the function:
6773 // F(X) = 1/X^2 - A [which has a zero at X = 1/sqrt(A)]
6774 // =>
6775 // X_{i+1} = X_i (1.5 - A X_i^2 / 2)
6776 // As a result, we precompute A/2 prior to the iteration loop.
6777
6778 // Convergence is quadratic, so we essentially double the number of digits
6779 // correct after every iteration. The minimum architected relative
6780 // accuracy is 2^-5. When hasRecipPrec(), this is 2^-14. IEEE float has
6781 // 23 digits and double has 52 digits.
6782 int Iterations = PPCSubTarget.hasRecipPrec() ? 1 : 3;
Hal Finkel63c32a72013-04-03 17:44:56 +00006783 if (VT.getScalarType() == MVT::f64)
Hal Finkel827307b2013-04-03 04:01:11 +00006784 ++Iterations;
6785
6786 SelectionDAG &DAG = DCI.DAG;
Hal Finkel63c32a72013-04-03 17:44:56 +00006787 DebugLoc dl = Op.getDebugLoc();
Hal Finkel827307b2013-04-03 04:01:11 +00006788
Hal Finkel63c32a72013-04-03 17:44:56 +00006789 SDValue FPThreeHalves =
6790 DAG.getConstantFP(1.5, VT.getScalarType());
6791 if (VT.isVector()) {
6792 assert(VT.getVectorNumElements() == 4 &&
Hal Finkel827307b2013-04-03 04:01:11 +00006793 "Unknown vector type");
Hal Finkel63c32a72013-04-03 17:44:56 +00006794 FPThreeHalves = DAG.getNode(ISD::BUILD_VECTOR, dl, VT,
6795 FPThreeHalves, FPThreeHalves,
6796 FPThreeHalves, FPThreeHalves);
Hal Finkel827307b2013-04-03 04:01:11 +00006797 }
6798
Hal Finkel63c32a72013-04-03 17:44:56 +00006799 SDValue Est = DAG.getNode(PPCISD::FRSQRTE, dl, VT, Op);
Hal Finkel827307b2013-04-03 04:01:11 +00006800 DCI.AddToWorklist(Est.getNode());
6801
6802 // We now need 0.5*Arg which we can write as (1.5*Arg - Arg) so that
6803 // this entire sequence requires only one FP constant.
Hal Finkel63c32a72013-04-03 17:44:56 +00006804 SDValue HalfArg = DAG.getNode(ISD::FMUL, dl, VT, FPThreeHalves, Op);
Hal Finkel827307b2013-04-03 04:01:11 +00006805 DCI.AddToWorklist(HalfArg.getNode());
6806
Hal Finkel63c32a72013-04-03 17:44:56 +00006807 HalfArg = DAG.getNode(ISD::FSUB, dl, VT, HalfArg, Op);
Hal Finkel827307b2013-04-03 04:01:11 +00006808 DCI.AddToWorklist(HalfArg.getNode());
6809
6810 // Newton iterations: Est = Est * (1.5 - HalfArg * Est * Est)
6811 for (int i = 0; i < Iterations; ++i) {
Hal Finkel63c32a72013-04-03 17:44:56 +00006812 SDValue NewEst = DAG.getNode(ISD::FMUL, dl, VT, Est, Est);
Hal Finkel827307b2013-04-03 04:01:11 +00006813 DCI.AddToWorklist(NewEst.getNode());
6814
Hal Finkel63c32a72013-04-03 17:44:56 +00006815 NewEst = DAG.getNode(ISD::FMUL, dl, VT, HalfArg, NewEst);
Hal Finkel827307b2013-04-03 04:01:11 +00006816 DCI.AddToWorklist(NewEst.getNode());
6817
Hal Finkel63c32a72013-04-03 17:44:56 +00006818 NewEst = DAG.getNode(ISD::FSUB, dl, VT, FPThreeHalves, NewEst);
Hal Finkel827307b2013-04-03 04:01:11 +00006819 DCI.AddToWorklist(NewEst.getNode());
6820
Hal Finkel63c32a72013-04-03 17:44:56 +00006821 Est = DAG.getNode(ISD::FMUL, dl, VT, Est, NewEst);
Hal Finkel827307b2013-04-03 04:01:11 +00006822 DCI.AddToWorklist(Est.getNode());
6823 }
6824
6825 return Est;
6826 }
6827
6828 return SDValue();
6829}
6830
Duncan Sands25cf2272008-11-24 14:53:14 +00006831SDValue PPCTargetLowering::PerformDAGCombine(SDNode *N,
6832 DAGCombinerInfo &DCI) const {
Dan Gohmanf0757b02010-04-21 01:34:56 +00006833 const TargetMachine &TM = getTargetMachine();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006834 SelectionDAG &DAG = DCI.DAG;
Dale Johannesen3484c092009-02-05 22:07:54 +00006835 DebugLoc dl = N->getDebugLoc();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006836 switch (N->getOpcode()) {
6837 default: break;
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00006838 case PPCISD::SHL:
6839 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00006840 if (C->isNullValue()) // 0 << V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00006841 return N->getOperand(0);
6842 }
6843 break;
6844 case PPCISD::SRL:
6845 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00006846 if (C->isNullValue()) // 0 >>u V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00006847 return N->getOperand(0);
6848 }
6849 break;
6850 case PPCISD::SRA:
6851 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00006852 if (C->isNullValue() || // 0 >>s V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00006853 C->isAllOnesValue()) // -1 >>s V -> -1.
6854 return N->getOperand(0);
6855 }
6856 break;
Hal Finkel827307b2013-04-03 04:01:11 +00006857 case ISD::FDIV: {
6858 assert(TM.Options.UnsafeFPMath &&
6859 "Reciprocal estimates require UnsafeFPMath");
Scott Michelfdc40a02009-02-17 22:15:04 +00006860
Hal Finkel827307b2013-04-03 04:01:11 +00006861 if (N->getOperand(1).getOpcode() == ISD::FSQRT) {
Hal Finkel63c32a72013-04-03 17:44:56 +00006862 SDValue RV =
6863 DAGCombineFastRecipFSQRT(N->getOperand(1).getOperand(0), DCI);
Hal Finkel827307b2013-04-03 04:01:11 +00006864 if (RV.getNode() != 0) {
6865 DCI.AddToWorklist(RV.getNode());
6866 return DAG.getNode(ISD::FMUL, dl, N->getValueType(0),
6867 N->getOperand(0), RV);
6868 }
Hal Finkel7530a9f2013-04-04 22:44:12 +00006869 } else if (N->getOperand(1).getOpcode() == ISD::FP_EXTEND &&
6870 N->getOperand(1).getOperand(0).getOpcode() == ISD::FSQRT) {
6871 SDValue RV =
6872 DAGCombineFastRecipFSQRT(N->getOperand(1).getOperand(0).getOperand(0),
6873 DCI);
6874 if (RV.getNode() != 0) {
6875 DCI.AddToWorklist(RV.getNode());
6876 RV = DAG.getNode(ISD::FP_EXTEND, N->getOperand(1).getDebugLoc(),
6877 N->getValueType(0), RV);
6878 DCI.AddToWorklist(RV.getNode());
6879 return DAG.getNode(ISD::FMUL, dl, N->getValueType(0),
6880 N->getOperand(0), RV);
6881 }
6882 } else if (N->getOperand(1).getOpcode() == ISD::FP_ROUND &&
6883 N->getOperand(1).getOperand(0).getOpcode() == ISD::FSQRT) {
6884 SDValue RV =
6885 DAGCombineFastRecipFSQRT(N->getOperand(1).getOperand(0).getOperand(0),
6886 DCI);
6887 if (RV.getNode() != 0) {
6888 DCI.AddToWorklist(RV.getNode());
6889 RV = DAG.getNode(ISD::FP_ROUND, N->getOperand(1).getDebugLoc(),
6890 N->getValueType(0), RV,
6891 N->getOperand(1).getOperand(1));
6892 DCI.AddToWorklist(RV.getNode());
6893 return DAG.getNode(ISD::FMUL, dl, N->getValueType(0),
6894 N->getOperand(0), RV);
6895 }
Hal Finkel827307b2013-04-03 04:01:11 +00006896 }
6897
Hal Finkel63c32a72013-04-03 17:44:56 +00006898 SDValue RV = DAGCombineFastRecip(N->getOperand(1), DCI);
Hal Finkel827307b2013-04-03 04:01:11 +00006899 if (RV.getNode() != 0) {
6900 DCI.AddToWorklist(RV.getNode());
6901 return DAG.getNode(ISD::FMUL, dl, N->getValueType(0),
6902 N->getOperand(0), RV);
6903 }
6904
6905 }
6906 break;
6907 case ISD::FSQRT: {
6908 assert(TM.Options.UnsafeFPMath &&
6909 "Reciprocal estimates require UnsafeFPMath");
6910
6911 // Compute this as 1/(1/sqrt(X)), which is the reciprocal of the
6912 // reciprocal sqrt.
Hal Finkel63c32a72013-04-03 17:44:56 +00006913 SDValue RV = DAGCombineFastRecipFSQRT(N->getOperand(0), DCI);
Hal Finkel827307b2013-04-03 04:01:11 +00006914 if (RV.getNode() != 0) {
6915 DCI.AddToWorklist(RV.getNode());
Hal Finkel63c32a72013-04-03 17:44:56 +00006916 RV = DAGCombineFastRecip(RV, DCI);
Hal Finkel827307b2013-04-03 04:01:11 +00006917 if (RV.getNode() != 0)
6918 return RV;
6919 }
6920
6921 }
6922 break;
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006923 case ISD::SINT_TO_FP:
Chris Lattnera7a58542006-06-16 17:34:12 +00006924 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00006925 if (N->getOperand(0).getOpcode() == ISD::FP_TO_SINT) {
6926 // Turn (sint_to_fp (fp_to_sint X)) -> fctidz/fcfid without load/stores.
6927 // We allow the src/dst to be either f32/f64, but the intermediate
6928 // type must be i64.
Owen Anderson825b72b2009-08-11 20:47:22 +00006929 if (N->getOperand(0).getValueType() == MVT::i64 &&
6930 N->getOperand(0).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman475871a2008-07-27 21:46:04 +00006931 SDValue Val = N->getOperand(0).getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00006932 if (Val.getValueType() == MVT::f32) {
6933 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00006934 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00006935 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006936
Owen Anderson825b72b2009-08-11 20:47:22 +00006937 Val = DAG.getNode(PPCISD::FCTIDZ, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00006938 DCI.AddToWorklist(Val.getNode());
Owen Anderson825b72b2009-08-11 20:47:22 +00006939 Val = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00006940 DCI.AddToWorklist(Val.getNode());
Owen Anderson825b72b2009-08-11 20:47:22 +00006941 if (N->getValueType(0) == MVT::f32) {
6942 Val = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, Val,
Chris Lattner0bd48932008-01-17 07:00:52 +00006943 DAG.getIntPtrConstant(0));
Gabor Greifba36cb52008-08-28 21:40:38 +00006944 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00006945 }
6946 return Val;
Owen Anderson825b72b2009-08-11 20:47:22 +00006947 } else if (N->getOperand(0).getValueType() == MVT::i32) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00006948 // If the intermediate type is i32, we can avoid the load/store here
6949 // too.
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006950 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006951 }
6952 }
6953 break;
Chris Lattner51269842006-03-01 05:50:56 +00006954 case ISD::STORE:
6955 // Turn STORE (FP_TO_SINT F) -> STFIWX(FCTIWZ(F)).
6956 if (TM.getSubtarget<PPCSubtarget>().hasSTFIWX() &&
Chris Lattnera7a02fb2008-01-18 16:54:56 +00006957 !cast<StoreSDNode>(N)->isTruncatingStore() &&
Chris Lattner51269842006-03-01 05:50:56 +00006958 N->getOperand(1).getOpcode() == ISD::FP_TO_SINT &&
Owen Anderson825b72b2009-08-11 20:47:22 +00006959 N->getOperand(1).getValueType() == MVT::i32 &&
6960 N->getOperand(1).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman475871a2008-07-27 21:46:04 +00006961 SDValue Val = N->getOperand(1).getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00006962 if (Val.getValueType() == MVT::f32) {
6963 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00006964 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00006965 }
Owen Anderson825b72b2009-08-11 20:47:22 +00006966 Val = DAG.getNode(PPCISD::FCTIWZ, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00006967 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00006968
Hal Finkelf170cc92013-04-01 15:37:53 +00006969 SDValue Ops[] = {
6970 N->getOperand(0), Val, N->getOperand(2),
6971 DAG.getValueType(N->getOperand(1).getValueType())
6972 };
6973
6974 Val = DAG.getMemIntrinsicNode(PPCISD::STFIWX, dl,
6975 DAG.getVTList(MVT::Other), Ops, array_lengthof(Ops),
6976 cast<StoreSDNode>(N)->getMemoryVT(),
6977 cast<StoreSDNode>(N)->getMemOperand());
Gabor Greifba36cb52008-08-28 21:40:38 +00006978 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00006979 return Val;
6980 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006981
Chris Lattnerd9989382006-07-10 20:56:58 +00006982 // Turn STORE (BSWAP) -> sthbrx/stwbrx.
Dan Gohman6acaaa82009-09-25 00:57:30 +00006983 if (cast<StoreSDNode>(N)->isUnindexed() &&
6984 N->getOperand(1).getOpcode() == ISD::BSWAP &&
Gabor Greifba36cb52008-08-28 21:40:38 +00006985 N->getOperand(1).getNode()->hasOneUse() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00006986 (N->getOperand(1).getValueType() == MVT::i32 ||
Hal Finkelefdd4672013-03-28 19:25:55 +00006987 N->getOperand(1).getValueType() == MVT::i16 ||
6988 (TM.getSubtarget<PPCSubtarget>().hasLDBRX() &&
Hal Finkel2544f222013-03-28 20:23:46 +00006989 TM.getSubtarget<PPCSubtarget>().isPPC64() &&
Hal Finkelefdd4672013-03-28 19:25:55 +00006990 N->getOperand(1).getValueType() == MVT::i64))) {
Dan Gohman475871a2008-07-27 21:46:04 +00006991 SDValue BSwapOp = N->getOperand(1).getOperand(0);
Chris Lattnerd9989382006-07-10 20:56:58 +00006992 // Do an any-extend to 32-bits if this is a half-word input.
Owen Anderson825b72b2009-08-11 20:47:22 +00006993 if (BSwapOp.getValueType() == MVT::i16)
6994 BSwapOp = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, BSwapOp);
Chris Lattnerd9989382006-07-10 20:56:58 +00006995
Dan Gohmanc76909a2009-09-25 20:36:54 +00006996 SDValue Ops[] = {
6997 N->getOperand(0), BSwapOp, N->getOperand(2),
6998 DAG.getValueType(N->getOperand(1).getValueType())
6999 };
7000 return
7001 DAG.getMemIntrinsicNode(PPCISD::STBRX, dl, DAG.getVTList(MVT::Other),
7002 Ops, array_lengthof(Ops),
7003 cast<StoreSDNode>(N)->getMemoryVT(),
7004 cast<StoreSDNode>(N)->getMemOperand());
Chris Lattnerd9989382006-07-10 20:56:58 +00007005 }
7006 break;
7007 case ISD::BSWAP:
7008 // Turn BSWAP (LOAD) -> lhbrx/lwbrx.
Gabor Greifba36cb52008-08-28 21:40:38 +00007009 if (ISD::isNON_EXTLoad(N->getOperand(0).getNode()) &&
Chris Lattnerd9989382006-07-10 20:56:58 +00007010 N->getOperand(0).hasOneUse() &&
Hal Finkelefdd4672013-03-28 19:25:55 +00007011 (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i16 ||
7012 (TM.getSubtarget<PPCSubtarget>().hasLDBRX() &&
Hal Finkel2544f222013-03-28 20:23:46 +00007013 TM.getSubtarget<PPCSubtarget>().isPPC64() &&
Hal Finkelefdd4672013-03-28 19:25:55 +00007014 N->getValueType(0) == MVT::i64))) {
Dan Gohman475871a2008-07-27 21:46:04 +00007015 SDValue Load = N->getOperand(0);
Evan Cheng466685d2006-10-09 20:57:25 +00007016 LoadSDNode *LD = cast<LoadSDNode>(Load);
Chris Lattnerd9989382006-07-10 20:56:58 +00007017 // Create the byte-swapping load.
Dan Gohman475871a2008-07-27 21:46:04 +00007018 SDValue Ops[] = {
Evan Cheng466685d2006-10-09 20:57:25 +00007019 LD->getChain(), // Chain
7020 LD->getBasePtr(), // Ptr
Chris Lattner79e490a2006-08-11 17:18:05 +00007021 DAG.getValueType(N->getValueType(0)) // VT
7022 };
Dan Gohmanc76909a2009-09-25 20:36:54 +00007023 SDValue BSLoad =
7024 DAG.getMemIntrinsicNode(PPCISD::LBRX, dl,
Hal Finkelefdd4672013-03-28 19:25:55 +00007025 DAG.getVTList(N->getValueType(0) == MVT::i64 ?
7026 MVT::i64 : MVT::i32, MVT::Other),
Hal Finkelb52980b2013-03-28 19:43:12 +00007027 Ops, 3, LD->getMemoryVT(), LD->getMemOperand());
Chris Lattnerd9989382006-07-10 20:56:58 +00007028
Scott Michelfdc40a02009-02-17 22:15:04 +00007029 // If this is an i16 load, insert the truncate.
Dan Gohman475871a2008-07-27 21:46:04 +00007030 SDValue ResVal = BSLoad;
Owen Anderson825b72b2009-08-11 20:47:22 +00007031 if (N->getValueType(0) == MVT::i16)
7032 ResVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i16, BSLoad);
Scott Michelfdc40a02009-02-17 22:15:04 +00007033
Chris Lattnerd9989382006-07-10 20:56:58 +00007034 // First, combine the bswap away. This makes the value produced by the
7035 // load dead.
7036 DCI.CombineTo(N, ResVal);
7037
7038 // Next, combine the load away, we give it a bogus result value but a real
7039 // chain result. The result value is dead because the bswap is dead.
Gabor Greifba36cb52008-08-28 21:40:38 +00007040 DCI.CombineTo(Load.getNode(), ResVal, BSLoad.getValue(1));
Scott Michelfdc40a02009-02-17 22:15:04 +00007041
Chris Lattnerd9989382006-07-10 20:56:58 +00007042 // Return N so it doesn't get rechecked!
Dan Gohman475871a2008-07-27 21:46:04 +00007043 return SDValue(N, 0);
Chris Lattnerd9989382006-07-10 20:56:58 +00007044 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007045
Chris Lattner51269842006-03-01 05:50:56 +00007046 break;
Chris Lattner4468c222006-03-31 06:02:07 +00007047 case PPCISD::VCMP: {
7048 // If a VCMPo node already exists with exactly the same operands as this
7049 // node, use its result instead of this node (VCMPo computes both a CR6 and
7050 // a normal output).
7051 //
7052 if (!N->getOperand(0).hasOneUse() &&
7053 !N->getOperand(1).hasOneUse() &&
7054 !N->getOperand(2).hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00007055
Chris Lattner4468c222006-03-31 06:02:07 +00007056 // Scan all of the users of the LHS, looking for VCMPo's that match.
7057 SDNode *VCMPoNode = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00007058
Gabor Greifba36cb52008-08-28 21:40:38 +00007059 SDNode *LHSN = N->getOperand(0).getNode();
Chris Lattner4468c222006-03-31 06:02:07 +00007060 for (SDNode::use_iterator UI = LHSN->use_begin(), E = LHSN->use_end();
7061 UI != E; ++UI)
Dan Gohman89684502008-07-27 20:43:25 +00007062 if (UI->getOpcode() == PPCISD::VCMPo &&
7063 UI->getOperand(1) == N->getOperand(1) &&
7064 UI->getOperand(2) == N->getOperand(2) &&
7065 UI->getOperand(0) == N->getOperand(0)) {
7066 VCMPoNode = *UI;
Chris Lattner4468c222006-03-31 06:02:07 +00007067 break;
7068 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007069
Chris Lattner00901202006-04-18 18:28:22 +00007070 // If there is no VCMPo node, or if the flag value has a single use, don't
7071 // transform this.
7072 if (!VCMPoNode || VCMPoNode->hasNUsesOfValue(0, 1))
7073 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00007074
7075 // Look at the (necessarily single) use of the flag value. If it has a
Chris Lattner00901202006-04-18 18:28:22 +00007076 // chain, this transformation is more complex. Note that multiple things
7077 // could use the value result, which we should ignore.
7078 SDNode *FlagUser = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00007079 for (SDNode::use_iterator UI = VCMPoNode->use_begin();
Chris Lattner00901202006-04-18 18:28:22 +00007080 FlagUser == 0; ++UI) {
7081 assert(UI != VCMPoNode->use_end() && "Didn't find user!");
Dan Gohman89684502008-07-27 20:43:25 +00007082 SDNode *User = *UI;
Chris Lattner00901202006-04-18 18:28:22 +00007083 for (unsigned i = 0, e = User->getNumOperands(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00007084 if (User->getOperand(i) == SDValue(VCMPoNode, 1)) {
Chris Lattner00901202006-04-18 18:28:22 +00007085 FlagUser = User;
7086 break;
7087 }
7088 }
7089 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007090
Chris Lattner00901202006-04-18 18:28:22 +00007091 // If the user is a MFCR instruction, we know this is safe. Otherwise we
7092 // give up for right now.
7093 if (FlagUser->getOpcode() == PPCISD::MFCR)
Dan Gohman475871a2008-07-27 21:46:04 +00007094 return SDValue(VCMPoNode, 0);
Chris Lattner4468c222006-03-31 06:02:07 +00007095 }
7096 break;
7097 }
Chris Lattner90564f22006-04-18 17:59:36 +00007098 case ISD::BR_CC: {
7099 // If this is a branch on an altivec predicate comparison, lower this so
7100 // that we don't have to do a MFCR: instead, branch directly on CR6. This
7101 // lowering is done pre-legalize, because the legalizer lowers the predicate
7102 // compare down to code that is difficult to reassemble.
7103 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(1))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00007104 SDValue LHS = N->getOperand(2), RHS = N->getOperand(3);
Chris Lattner90564f22006-04-18 17:59:36 +00007105 int CompareOpc;
7106 bool isDot;
Scott Michelfdc40a02009-02-17 22:15:04 +00007107
Chris Lattner90564f22006-04-18 17:59:36 +00007108 if (LHS.getOpcode() == ISD::INTRINSIC_WO_CHAIN &&
7109 isa<ConstantSDNode>(RHS) && (CC == ISD::SETEQ || CC == ISD::SETNE) &&
7110 getAltivecCompareInfo(LHS, CompareOpc, isDot)) {
7111 assert(isDot && "Can't compare against a vector result!");
Scott Michelfdc40a02009-02-17 22:15:04 +00007112
Chris Lattner90564f22006-04-18 17:59:36 +00007113 // If this is a comparison against something other than 0/1, then we know
7114 // that the condition is never/always true.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007115 unsigned Val = cast<ConstantSDNode>(RHS)->getZExtValue();
Chris Lattner90564f22006-04-18 17:59:36 +00007116 if (Val != 0 && Val != 1) {
7117 if (CC == ISD::SETEQ) // Cond never true, remove branch.
7118 return N->getOperand(0);
7119 // Always !=, turn it into an unconditional branch.
Owen Anderson825b72b2009-08-11 20:47:22 +00007120 return DAG.getNode(ISD::BR, dl, MVT::Other,
Chris Lattner90564f22006-04-18 17:59:36 +00007121 N->getOperand(0), N->getOperand(4));
7122 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007123
Chris Lattner90564f22006-04-18 17:59:36 +00007124 bool BranchOnWhenPredTrue = (CC == ISD::SETEQ) ^ (Val == 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00007125
Chris Lattner90564f22006-04-18 17:59:36 +00007126 // Create the PPCISD altivec 'dot' comparison node.
Dan Gohman475871a2008-07-27 21:46:04 +00007127 SDValue Ops[] = {
Chris Lattner79e490a2006-08-11 17:18:05 +00007128 LHS.getOperand(2), // LHS of compare
7129 LHS.getOperand(3), // RHS of compare
Owen Anderson825b72b2009-08-11 20:47:22 +00007130 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattner79e490a2006-08-11 17:18:05 +00007131 };
Benjamin Kramer3853f742013-03-07 20:33:29 +00007132 EVT VTs[] = { LHS.getOperand(2).getValueType(), MVT::Glue };
Dale Johannesen3484c092009-02-05 22:07:54 +00007133 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops, 3);
Scott Michelfdc40a02009-02-17 22:15:04 +00007134
Chris Lattner90564f22006-04-18 17:59:36 +00007135 // Unpack the result based on how the target uses it.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00007136 PPC::Predicate CompOpc;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007137 switch (cast<ConstantSDNode>(LHS.getOperand(1))->getZExtValue()) {
Chris Lattner90564f22006-04-18 17:59:36 +00007138 default: // Can't happen, don't crash on invalid number though.
7139 case 0: // Branch on the value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00007140 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_EQ : PPC::PRED_NE;
Chris Lattner90564f22006-04-18 17:59:36 +00007141 break;
7142 case 1: // Branch on the inverted value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00007143 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_NE : PPC::PRED_EQ;
Chris Lattner90564f22006-04-18 17:59:36 +00007144 break;
7145 case 2: // Branch on the value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00007146 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_LT : PPC::PRED_GE;
Chris Lattner90564f22006-04-18 17:59:36 +00007147 break;
7148 case 3: // Branch on the inverted value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00007149 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_GE : PPC::PRED_LT;
Chris Lattner90564f22006-04-18 17:59:36 +00007150 break;
7151 }
7152
Owen Anderson825b72b2009-08-11 20:47:22 +00007153 return DAG.getNode(PPCISD::COND_BRANCH, dl, MVT::Other, N->getOperand(0),
7154 DAG.getConstant(CompOpc, MVT::i32),
7155 DAG.getRegister(PPC::CR6, MVT::i32),
Chris Lattner90564f22006-04-18 17:59:36 +00007156 N->getOperand(4), CompNode.getValue(1));
7157 }
7158 break;
7159 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00007160 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007161
Dan Gohman475871a2008-07-27 21:46:04 +00007162 return SDValue();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00007163}
7164
Chris Lattner1a635d62006-04-14 06:01:58 +00007165//===----------------------------------------------------------------------===//
7166// Inline Assembly Support
7167//===----------------------------------------------------------------------===//
7168
Dan Gohman475871a2008-07-27 21:46:04 +00007169void PPCTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Scott Michelfdc40a02009-02-17 22:15:04 +00007170 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00007171 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00007172 const SelectionDAG &DAG,
Chris Lattnerbbe77de2006-04-02 06:26:07 +00007173 unsigned Depth) const {
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00007174 KnownZero = KnownOne = APInt(KnownZero.getBitWidth(), 0);
Chris Lattnerbbe77de2006-04-02 06:26:07 +00007175 switch (Op.getOpcode()) {
7176 default: break;
Chris Lattnerd9989382006-07-10 20:56:58 +00007177 case PPCISD::LBRX: {
7178 // lhbrx is known to have the top bits cleared out.
Dan Gohmanae03af22009-09-27 23:17:47 +00007179 if (cast<VTSDNode>(Op.getOperand(2))->getVT() == MVT::i16)
Chris Lattnerd9989382006-07-10 20:56:58 +00007180 KnownZero = 0xFFFF0000;
7181 break;
7182 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00007183 case ISD::INTRINSIC_WO_CHAIN: {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007184 switch (cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue()) {
Chris Lattnerbbe77de2006-04-02 06:26:07 +00007185 default: break;
7186 case Intrinsic::ppc_altivec_vcmpbfp_p:
7187 case Intrinsic::ppc_altivec_vcmpeqfp_p:
7188 case Intrinsic::ppc_altivec_vcmpequb_p:
7189 case Intrinsic::ppc_altivec_vcmpequh_p:
7190 case Intrinsic::ppc_altivec_vcmpequw_p:
7191 case Intrinsic::ppc_altivec_vcmpgefp_p:
7192 case Intrinsic::ppc_altivec_vcmpgtfp_p:
7193 case Intrinsic::ppc_altivec_vcmpgtsb_p:
7194 case Intrinsic::ppc_altivec_vcmpgtsh_p:
7195 case Intrinsic::ppc_altivec_vcmpgtsw_p:
7196 case Intrinsic::ppc_altivec_vcmpgtub_p:
7197 case Intrinsic::ppc_altivec_vcmpgtuh_p:
7198 case Intrinsic::ppc_altivec_vcmpgtuw_p:
7199 KnownZero = ~1U; // All bits but the low one are known to be zero.
7200 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00007201 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00007202 }
7203 }
7204}
7205
7206
Chris Lattner4234f572007-03-25 02:14:49 +00007207/// getConstraintType - Given a constraint, return the type of
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00007208/// constraint it is for this target.
Scott Michelfdc40a02009-02-17 22:15:04 +00007209PPCTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00007210PPCTargetLowering::getConstraintType(const std::string &Constraint) const {
7211 if (Constraint.size() == 1) {
7212 switch (Constraint[0]) {
7213 default: break;
7214 case 'b':
7215 case 'r':
7216 case 'f':
7217 case 'v':
7218 case 'y':
7219 return C_RegisterClass;
Hal Finkel827b7a02012-11-05 18:18:42 +00007220 case 'Z':
7221 // FIXME: While Z does indicate a memory constraint, it specifically
7222 // indicates an r+r address (used in conjunction with the 'y' modifier
7223 // in the replacement string). Currently, we're forcing the base
7224 // register to be r0 in the asm printer (which is interpreted as zero)
7225 // and forming the complete address in the second register. This is
7226 // suboptimal.
7227 return C_Memory;
Chris Lattner4234f572007-03-25 02:14:49 +00007228 }
7229 }
7230 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00007231}
7232
John Thompson44ab89e2010-10-29 17:29:13 +00007233/// Examine constraint type and operand type and determine a weight value.
7234/// This object must already have been set up with the operand type
7235/// and the current alternative constraint selected.
7236TargetLowering::ConstraintWeight
7237PPCTargetLowering::getSingleConstraintMatchWeight(
7238 AsmOperandInfo &info, const char *constraint) const {
7239 ConstraintWeight weight = CW_Invalid;
7240 Value *CallOperandVal = info.CallOperandVal;
7241 // If we don't have a value, we can't do a match,
7242 // but allow it at the lowest weight.
7243 if (CallOperandVal == NULL)
7244 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00007245 Type *type = CallOperandVal->getType();
John Thompson44ab89e2010-10-29 17:29:13 +00007246 // Look at the constraint type.
7247 switch (*constraint) {
7248 default:
7249 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
7250 break;
7251 case 'b':
7252 if (type->isIntegerTy())
7253 weight = CW_Register;
7254 break;
7255 case 'f':
7256 if (type->isFloatTy())
7257 weight = CW_Register;
7258 break;
7259 case 'd':
7260 if (type->isDoubleTy())
7261 weight = CW_Register;
7262 break;
7263 case 'v':
7264 if (type->isVectorTy())
7265 weight = CW_Register;
7266 break;
7267 case 'y':
7268 weight = CW_Register;
7269 break;
Hal Finkel827b7a02012-11-05 18:18:42 +00007270 case 'Z':
7271 weight = CW_Memory;
7272 break;
John Thompson44ab89e2010-10-29 17:29:13 +00007273 }
7274 return weight;
7275}
7276
Scott Michelfdc40a02009-02-17 22:15:04 +00007277std::pair<unsigned, const TargetRegisterClass*>
Chris Lattner331d1bc2006-11-02 01:44:04 +00007278PPCTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00007279 EVT VT) const {
Chris Lattnerddc787d2006-01-31 19:20:21 +00007280 if (Constraint.size() == 1) {
Chris Lattner331d1bc2006-11-02 01:44:04 +00007281 // GCC RS6000 Constraint Letters
7282 switch (Constraint[0]) {
7283 case 'b': // R1-R31
Hal Finkela548afc2013-03-19 18:51:05 +00007284 if (VT == MVT::i64 && PPCSubTarget.isPPC64())
7285 return std::make_pair(0U, &PPC::G8RC_NOX0RegClass);
7286 return std::make_pair(0U, &PPC::GPRC_NOR0RegClass);
Chris Lattner331d1bc2006-11-02 01:44:04 +00007287 case 'r': // R0-R31
Owen Anderson825b72b2009-08-11 20:47:22 +00007288 if (VT == MVT::i64 && PPCSubTarget.isPPC64())
Craig Topperc9099502012-04-20 06:31:50 +00007289 return std::make_pair(0U, &PPC::G8RCRegClass);
7290 return std::make_pair(0U, &PPC::GPRCRegClass);
Chris Lattner331d1bc2006-11-02 01:44:04 +00007291 case 'f':
Ulrich Weigand78dab642012-10-29 17:49:34 +00007292 if (VT == MVT::f32 || VT == MVT::i32)
Craig Topperc9099502012-04-20 06:31:50 +00007293 return std::make_pair(0U, &PPC::F4RCRegClass);
Ulrich Weigand78dab642012-10-29 17:49:34 +00007294 if (VT == MVT::f64 || VT == MVT::i64)
Craig Topperc9099502012-04-20 06:31:50 +00007295 return std::make_pair(0U, &PPC::F8RCRegClass);
Chris Lattner331d1bc2006-11-02 01:44:04 +00007296 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00007297 case 'v':
Craig Topperc9099502012-04-20 06:31:50 +00007298 return std::make_pair(0U, &PPC::VRRCRegClass);
Chris Lattner331d1bc2006-11-02 01:44:04 +00007299 case 'y': // crrc
Craig Topperc9099502012-04-20 06:31:50 +00007300 return std::make_pair(0U, &PPC::CRRCRegClass);
Chris Lattnerddc787d2006-01-31 19:20:21 +00007301 }
7302 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007303
Chris Lattner331d1bc2006-11-02 01:44:04 +00007304 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattnerddc787d2006-01-31 19:20:21 +00007305}
Chris Lattner763317d2006-02-07 00:47:13 +00007306
Chris Lattner331d1bc2006-11-02 01:44:04 +00007307
Chris Lattner48884cd2007-08-25 00:47:38 +00007308/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
Dale Johannesen1784d162010-06-25 21:55:36 +00007309/// vector. If it is invalid, don't add anything to Ops.
Eric Christopher471e4222011-06-08 23:55:35 +00007310void PPCTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopher100c8332011-06-02 23:16:42 +00007311 std::string &Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +00007312 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +00007313 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00007314 SDValue Result(0,0);
Eric Christopher471e4222011-06-08 23:55:35 +00007315
Eric Christopher100c8332011-06-02 23:16:42 +00007316 // Only support length 1 constraints.
7317 if (Constraint.length() > 1) return;
Eric Christopher471e4222011-06-08 23:55:35 +00007318
Eric Christopher100c8332011-06-02 23:16:42 +00007319 char Letter = Constraint[0];
Chris Lattner763317d2006-02-07 00:47:13 +00007320 switch (Letter) {
7321 default: break;
7322 case 'I':
7323 case 'J':
7324 case 'K':
7325 case 'L':
7326 case 'M':
7327 case 'N':
7328 case 'O':
7329 case 'P': {
Chris Lattner9f5d5782007-05-15 01:31:05 +00007330 ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op);
Chris Lattner48884cd2007-08-25 00:47:38 +00007331 if (!CST) return; // Must be an immediate to match.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007332 unsigned Value = CST->getZExtValue();
Chris Lattner763317d2006-02-07 00:47:13 +00007333 switch (Letter) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007334 default: llvm_unreachable("Unknown constraint letter!");
Chris Lattner763317d2006-02-07 00:47:13 +00007335 case 'I': // "I" is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00007336 if ((short)Value == (int)Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00007337 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00007338 break;
Chris Lattner763317d2006-02-07 00:47:13 +00007339 case 'J': // "J" is a constant with only the high-order 16 bits nonzero.
7340 case 'L': // "L" is a signed 16-bit constant shifted left 16 bits.
Chris Lattner9f5d5782007-05-15 01:31:05 +00007341 if ((short)Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00007342 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00007343 break;
Chris Lattner763317d2006-02-07 00:47:13 +00007344 case 'K': // "K" is a constant with only the low-order 16 bits nonzero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00007345 if ((Value >> 16) == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00007346 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00007347 break;
Chris Lattner763317d2006-02-07 00:47:13 +00007348 case 'M': // "M" is a constant that is greater than 31.
Chris Lattner9f5d5782007-05-15 01:31:05 +00007349 if (Value > 31)
Chris Lattner48884cd2007-08-25 00:47:38 +00007350 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00007351 break;
Chris Lattner763317d2006-02-07 00:47:13 +00007352 case 'N': // "N" is a positive constant that is an exact power of two.
Chris Lattner9f5d5782007-05-15 01:31:05 +00007353 if ((int)Value > 0 && isPowerOf2_32(Value))
Chris Lattner48884cd2007-08-25 00:47:38 +00007354 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00007355 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00007356 case 'O': // "O" is the constant zero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00007357 if (Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00007358 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00007359 break;
Chris Lattner763317d2006-02-07 00:47:13 +00007360 case 'P': // "P" is a constant whose negation is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00007361 if ((short)-Value == (int)-Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00007362 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00007363 break;
Chris Lattner763317d2006-02-07 00:47:13 +00007364 }
7365 break;
7366 }
7367 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007368
Gabor Greifba36cb52008-08-28 21:40:38 +00007369 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +00007370 Ops.push_back(Result);
7371 return;
7372 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007373
Chris Lattner763317d2006-02-07 00:47:13 +00007374 // Handle standard constraint letters.
Eric Christopher100c8332011-06-02 23:16:42 +00007375 TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner763317d2006-02-07 00:47:13 +00007376}
Evan Chengc4c62572006-03-13 23:20:37 +00007377
Chris Lattnerc9addb72007-03-30 23:15:24 +00007378// isLegalAddressingMode - Return true if the addressing mode represented
7379// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00007380bool PPCTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerdb125cf2011-07-18 04:54:35 +00007381 Type *Ty) const {
Chris Lattnerc9addb72007-03-30 23:15:24 +00007382 // FIXME: PPC does not allow r+i addressing modes for vectors!
Scott Michelfdc40a02009-02-17 22:15:04 +00007383
Chris Lattnerc9addb72007-03-30 23:15:24 +00007384 // PPC allows a sign-extended 16-bit immediate field.
7385 if (AM.BaseOffs <= -(1LL << 16) || AM.BaseOffs >= (1LL << 16)-1)
7386 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00007387
Chris Lattnerc9addb72007-03-30 23:15:24 +00007388 // No global is ever allowed as a base.
7389 if (AM.BaseGV)
7390 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00007391
7392 // PPC only support r+r,
Chris Lattnerc9addb72007-03-30 23:15:24 +00007393 switch (AM.Scale) {
7394 case 0: // "r+i" or just "i", depending on HasBaseReg.
7395 break;
7396 case 1:
7397 if (AM.HasBaseReg && AM.BaseOffs) // "r+r+i" is not allowed.
7398 return false;
7399 // Otherwise we have r+r or r+i.
7400 break;
7401 case 2:
7402 if (AM.HasBaseReg || AM.BaseOffs) // 2*r+r or 2*r+i is not allowed.
7403 return false;
7404 // Allow 2*r as r+r.
7405 break;
Chris Lattner7c7ba9d2007-04-09 22:10:05 +00007406 default:
7407 // No other scales are supported.
7408 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00007409 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007410
Chris Lattnerc9addb72007-03-30 23:15:24 +00007411 return true;
7412}
7413
Dan Gohmand858e902010-04-17 15:26:15 +00007414SDValue PPCTargetLowering::LowerRETURNADDR(SDValue Op,
7415 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +00007416 MachineFunction &MF = DAG.getMachineFunction();
7417 MachineFrameInfo *MFI = MF.getFrameInfo();
7418 MFI->setReturnAddressIsTaken(true);
7419
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007420 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen08673d22010-05-03 22:59:34 +00007421 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Chris Lattner3fc027d2007-12-08 06:59:59 +00007422
Dale Johannesen08673d22010-05-03 22:59:34 +00007423 // Make sure the function does not optimize away the store of the RA to
7424 // the stack.
Chris Lattner3fc027d2007-12-08 06:59:59 +00007425 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Dale Johannesen08673d22010-05-03 22:59:34 +00007426 FuncInfo->setLRStoreRequired();
7427 bool isPPC64 = PPCSubTarget.isPPC64();
7428 bool isDarwinABI = PPCSubTarget.isDarwinABI();
7429
7430 if (Depth > 0) {
7431 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
7432 SDValue Offset =
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007433
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00007434 DAG.getConstant(PPCFrameLowering::getReturnSaveOffset(isPPC64, isDarwinABI),
Dale Johannesen08673d22010-05-03 22:59:34 +00007435 isPPC64? MVT::i64 : MVT::i32);
7436 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
7437 DAG.getNode(ISD::ADD, dl, getPointerTy(),
7438 FrameAddr, Offset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007439 MachinePointerInfo(), false, false, false, 0);
Dale Johannesen08673d22010-05-03 22:59:34 +00007440 }
Chris Lattner3fc027d2007-12-08 06:59:59 +00007441
Chris Lattner3fc027d2007-12-08 06:59:59 +00007442 // Just load the return address off the stack.
Dan Gohman475871a2008-07-27 21:46:04 +00007443 SDValue RetAddrFI = getReturnAddrFrameIndex(DAG);
Dale Johannesen08673d22010-05-03 22:59:34 +00007444 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007445 RetAddrFI, MachinePointerInfo(), false, false, false, 0);
Chris Lattner3fc027d2007-12-08 06:59:59 +00007446}
7447
Dan Gohmand858e902010-04-17 15:26:15 +00007448SDValue PPCTargetLowering::LowerFRAMEADDR(SDValue Op,
7449 SelectionDAG &DAG) const {
Dale Johannesena05dca42009-02-04 23:02:30 +00007450 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen08673d22010-05-03 22:59:34 +00007451 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00007452
Owen Andersone50ed302009-08-10 22:56:29 +00007453 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00007454 bool isPPC64 = PtrVT == MVT::i64;
Scott Michelfdc40a02009-02-17 22:15:04 +00007455
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00007456 MachineFunction &MF = DAG.getMachineFunction();
7457 MachineFrameInfo *MFI = MF.getFrameInfo();
Dale Johannesen08673d22010-05-03 22:59:34 +00007458 MFI->setFrameAddressIsTaken(true);
Hal Finkele9cc0a02013-03-21 19:03:19 +00007459
7460 // Naked functions never have a frame pointer, and so we use r1. For all
7461 // other functions, this decision must be delayed until during PEI.
7462 unsigned FrameReg;
7463 if (MF.getFunction()->getAttributes().hasAttribute(
7464 AttributeSet::FunctionIndex, Attribute::Naked))
7465 FrameReg = isPPC64 ? PPC::X1 : PPC::R1;
7466 else
7467 FrameReg = isPPC64 ? PPC::FP8 : PPC::FP;
7468
Dale Johannesen08673d22010-05-03 22:59:34 +00007469 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg,
7470 PtrVT);
7471 while (Depth--)
7472 FrameAddr = DAG.getLoad(Op.getValueType(), dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007473 FrameAddr, MachinePointerInfo(), false, false,
7474 false, 0);
Dale Johannesen08673d22010-05-03 22:59:34 +00007475 return FrameAddr;
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00007476}
Dan Gohman54aeea32008-10-21 03:41:46 +00007477
7478bool
7479PPCTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
7480 // The PowerPC target isn't yet aware of offsets.
7481 return false;
7482}
Tilmann Schellerffd02002009-07-03 06:45:56 +00007483
Evan Cheng42642d02010-04-01 20:10:42 +00007484/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengf28f8bc2010-04-02 19:36:14 +00007485/// and store operations as a result of memset, memcpy, and memmove
7486/// lowering. If DstAlign is zero that means it's safe to destination
7487/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
7488/// means there isn't a need to check it against alignment requirement,
Evan Cheng946a3a92012-12-12 02:34:41 +00007489/// probably because the source does not need to be loaded. If 'IsMemset' is
7490/// true, that means it's expanding a memset. If 'ZeroMemset' is true, that
7491/// means it's a memset of zero. 'MemcpyStrSrc' indicates whether the memcpy
7492/// source is constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00007493/// It returns EVT::Other if the type should be determined using generic
7494/// target-independent logic.
Evan Cheng255f20f2010-04-01 06:04:33 +00007495EVT PPCTargetLowering::getOptimalMemOpType(uint64_t Size,
7496 unsigned DstAlign, unsigned SrcAlign,
Evan Cheng946a3a92012-12-12 02:34:41 +00007497 bool IsMemset, bool ZeroMemset,
Evan Chengc3b0c342010-04-08 07:37:57 +00007498 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00007499 MachineFunction &MF) const {
Tilmann Schellerffd02002009-07-03 06:45:56 +00007500 if (this->PPCSubTarget.isPPC64()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007501 return MVT::i64;
Tilmann Schellerffd02002009-07-03 06:45:56 +00007502 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00007503 return MVT::i32;
Tilmann Schellerffd02002009-07-03 06:45:56 +00007504 }
7505}
Hal Finkel3f31d492012-04-01 19:23:08 +00007506
Hal Finkel2d37f7b2013-03-15 15:27:13 +00007507bool PPCTargetLowering::allowsUnalignedMemoryAccesses(EVT VT,
7508 bool *Fast) const {
7509 if (DisablePPCUnaligned)
7510 return false;
7511
7512 // PowerPC supports unaligned memory access for simple non-vector types.
7513 // Although accessing unaligned addresses is not as efficient as accessing
7514 // aligned addresses, it is generally more efficient than manual expansion,
7515 // and generally only traps for software emulation when crossing page
7516 // boundaries.
7517
7518 if (!VT.isSimple())
7519 return false;
7520
7521 if (VT.getSimpleVT().isVector())
7522 return false;
7523
7524 if (VT == MVT::ppcf128)
7525 return false;
7526
7527 if (Fast)
7528 *Fast = true;
7529
7530 return true;
7531}
7532
Hal Finkel070b8db2012-06-22 00:49:52 +00007533/// isFMAFasterThanMulAndAdd - Return true if an FMA operation is faster than
7534/// a pair of mul and add instructions. fmuladd intrinsics will be expanded to
7535/// FMAs when this method returns true (and FMAs are legal), otherwise fmuladd
7536/// is expanded to mul + add.
7537bool PPCTargetLowering::isFMAFasterThanMulAndAdd(EVT VT) const {
7538 if (!VT.isSimple())
7539 return false;
7540
7541 switch (VT.getSimpleVT().SimpleTy) {
7542 case MVT::f32:
7543 case MVT::f64:
7544 case MVT::v4f32:
7545 return true;
7546 default:
7547 break;
7548 }
7549
7550 return false;
7551}
7552
Hal Finkel3f31d492012-04-01 19:23:08 +00007553Sched::Preference PPCTargetLowering::getSchedulingPreference(SDNode *N) const {
Hal Finkel71ffcfe2012-06-10 19:32:29 +00007554 if (DisableILPPref)
7555 return TargetLowering::getSchedulingPreference(N);
Hal Finkel3f31d492012-04-01 19:23:08 +00007556
Hal Finkel71ffcfe2012-06-10 19:32:29 +00007557 return Sched::ILP;
Hal Finkel3f31d492012-04-01 19:23:08 +00007558}
7559