blob: d1b2e1c60cf1222cacb1e1a3988f60f7cd8f0b12 [file] [log] [blame]
Chris Lattnerf3799972005-10-14 23:40:39 +00001//===- PPCInstrInfo.td - The PowerPC Instruction Set -------*- tablegen -*-===//
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by the LLVM research group and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
Misha Brukman4ad7d1b2004-08-09 17:24:04 +000010// This file describes the subset of the 32-bit PowerPC instruction set, as used
11// by the PowerPC instruction selector.
Misha Brukman5dfe3a92004-06-21 16:55:25 +000012//
13//===----------------------------------------------------------------------===//
14
Chris Lattnerf3799972005-10-14 23:40:39 +000015include "PPCInstrFormats.td"
Misha Brukman5dfe3a92004-06-21 16:55:25 +000016
Chris Lattnere6115b32005-10-25 20:41:46 +000017//===----------------------------------------------------------------------===//
Chris Lattner51269842006-03-01 05:50:56 +000018// PowerPC specific type constraints.
19//
20def SDT_PPCstfiwx : SDTypeProfile<0, 2, [ // stfiwx
21 SDTCisVT<0, f64>, SDTCisPtrTy<1>
22]>;
23def SDT_PPCShiftOp : SDTypeProfile<1, 2, [ // PPCshl, PPCsra, PPCsrl
24 SDTCisVT<0, i32>, SDTCisVT<1, i32>, SDTCisVT<2, i32>
25]>;
26def SDT_PPCCallSeq : SDTypeProfile<0, 1, [ SDTCisVT<0, i32> ]>;
27def SDT_PPCRetFlag : SDTypeProfile<0, 0, []>;
28
29//===----------------------------------------------------------------------===//
Chris Lattnere6115b32005-10-25 20:41:46 +000030// PowerPC specific DAG Nodes.
31//
32
33def PPCfcfid : SDNode<"PPCISD::FCFID" , SDTFPUnaryOp, []>;
34def PPCfctidz : SDNode<"PPCISD::FCTIDZ", SDTFPUnaryOp, []>;
35def PPCfctiwz : SDNode<"PPCISD::FCTIWZ", SDTFPUnaryOp, []>;
Chris Lattner51269842006-03-01 05:50:56 +000036def PPCstfiwx : SDNode<"PPCISD::STFIWX", SDT_PPCstfiwx, [SDNPHasChain]>;
Chris Lattnere6115b32005-10-25 20:41:46 +000037
Chris Lattner9c73f092005-10-25 20:55:47 +000038def PPCfsel : SDNode<"PPCISD::FSEL",
39 // Type constraint for fsel.
40 SDTypeProfile<1, 3, [SDTCisSameAs<0, 2>, SDTCisSameAs<0, 3>,
41 SDTCisFP<0>, SDTCisVT<1, f64>]>, []>;
Chris Lattner47f01f12005-09-08 19:50:41 +000042
Nate Begeman993aeb22005-12-13 22:55:22 +000043def PPChi : SDNode<"PPCISD::Hi", SDTIntBinOp, []>;
44def PPClo : SDNode<"PPCISD::Lo", SDTIntBinOp, []>;
45def PPCvmaddfp : SDNode<"PPCISD::VMADDFP", SDTFPTernaryOp, []>;
46def PPCvnmsubfp : SDNode<"PPCISD::VNMSUBFP", SDTFPTernaryOp, []>;
Chris Lattner860e8862005-11-17 07:30:41 +000047
Chris Lattner4172b102005-12-06 02:10:38 +000048// These nodes represent the 32-bit PPC shifts that operate on 6-bit shift
49// amounts. These nodes are generated by the multi-precision shift code.
Chris Lattner4172b102005-12-06 02:10:38 +000050def PPCsrl : SDNode<"PPCISD::SRL" , SDT_PPCShiftOp>;
51def PPCsra : SDNode<"PPCISD::SRA" , SDT_PPCShiftOp>;
52def PPCshl : SDNode<"PPCISD::SHL" , SDT_PPCShiftOp>;
53
Chris Lattner937a79d2005-12-04 19:01:59 +000054// These are target-independent nodes, but have target-specific formats.
Chris Lattner937a79d2005-12-04 19:01:59 +000055def callseq_start : SDNode<"ISD::CALLSEQ_START", SDT_PPCCallSeq,[SDNPHasChain]>;
56def callseq_end : SDNode<"ISD::CALLSEQ_END", SDT_PPCCallSeq,[SDNPHasChain]>;
57
Evan Cheng6da8d992006-01-09 18:28:21 +000058def retflag : SDNode<"PPCISD::RET_FLAG", SDT_PPCRetFlag,
59 [SDNPHasChain, SDNPOptInFlag]>;
Nate Begeman9e4dd9d2005-12-20 00:26:01 +000060
Chris Lattner47f01f12005-09-08 19:50:41 +000061//===----------------------------------------------------------------------===//
Chris Lattner2eb25172005-09-09 00:39:56 +000062// PowerPC specific transformation functions and pattern fragments.
63//
Nate Begeman8d948322005-10-19 01:12:32 +000064
Nate Begeman2d5aff72005-10-19 18:42:01 +000065def SHL32 : SDNodeXForm<imm, [{
66 // Transformation function: 31 - imm
67 return getI32Imm(31 - N->getValue());
68}]>;
69
70def SHL64 : SDNodeXForm<imm, [{
71 // Transformation function: 63 - imm
72 return getI32Imm(63 - N->getValue());
73}]>;
74
75def SRL32 : SDNodeXForm<imm, [{
76 // Transformation function: 32 - imm
77 return N->getValue() ? getI32Imm(32 - N->getValue()) : getI32Imm(0);
78}]>;
79
80def SRL64 : SDNodeXForm<imm, [{
81 // Transformation function: 64 - imm
82 return N->getValue() ? getI32Imm(64 - N->getValue()) : getI32Imm(0);
83}]>;
84
Chris Lattner2eb25172005-09-09 00:39:56 +000085def LO16 : SDNodeXForm<imm, [{
86 // Transformation function: get the low 16 bits.
87 return getI32Imm((unsigned short)N->getValue());
88}]>;
89
90def HI16 : SDNodeXForm<imm, [{
91 // Transformation function: shift the immediate value down into the low bits.
92 return getI32Imm((unsigned)N->getValue() >> 16);
93}]>;
Chris Lattner3e63ead2005-09-08 17:33:10 +000094
Chris Lattner79d0e9f2005-09-28 23:07:13 +000095def HA16 : SDNodeXForm<imm, [{
96 // Transformation function: shift the immediate value down into the low bits.
97 signed int Val = N->getValue();
98 return getI32Imm((Val - (signed short)Val) >> 16);
99}]>;
100
101
Chris Lattner3e63ead2005-09-08 17:33:10 +0000102def immSExt16 : PatLeaf<(imm), [{
103 // immSExt16 predicate - True if the immediate fits in a 16-bit sign extended
104 // field. Used by instructions like 'addi'.
105 return (int)N->getValue() == (short)N->getValue();
106}]>;
Chris Lattnerbfde0802005-09-08 17:40:49 +0000107def immZExt16 : PatLeaf<(imm), [{
108 // immZExt16 predicate - True if the immediate fits in a 16-bit zero extended
109 // field. Used by instructions like 'ori'.
110 return (unsigned)N->getValue() == (unsigned short)N->getValue();
Chris Lattner2eb25172005-09-09 00:39:56 +0000111}], LO16>;
112
Chris Lattner3e63ead2005-09-08 17:33:10 +0000113def imm16Shifted : PatLeaf<(imm), [{
114 // imm16Shifted predicate - True if only bits in the top 16-bits of the
115 // immediate are set. Used by instructions like 'addis'.
116 return ((unsigned)N->getValue() & 0xFFFF0000U) == (unsigned)N->getValue();
Chris Lattner2eb25172005-09-09 00:39:56 +0000117}], HI16>;
Chris Lattner3e63ead2005-09-08 17:33:10 +0000118
Chris Lattnerbfde0802005-09-08 17:40:49 +0000119/*
120// Example of a legalize expander: Only for PPC64.
121def : Expander<(set i64:$dst, (fp_to_sint f64:$src)),
122 [(set f64:$tmp , (FCTIDZ f64:$src)),
123 (set i32:$tmpFI, (CreateNewFrameIndex 8, 8)),
124 (store f64:$tmp, i32:$tmpFI),
125 (set i64:$dst, (load i32:$tmpFI))],
126 Subtarget_PPC64>;
127*/
Chris Lattner3e63ead2005-09-08 17:33:10 +0000128
Chris Lattner47f01f12005-09-08 19:50:41 +0000129//===----------------------------------------------------------------------===//
130// PowerPC Flag Definitions.
131
Chris Lattner0bdc6f12005-04-19 04:32:54 +0000132class isPPC64 { bit PPC64 = 1; }
133class isVMX { bit VMX = 1; }
Chris Lattner883059f2005-04-19 05:15:18 +0000134class isDOT {
135 list<Register> Defs = [CR0];
136 bit RC = 1;
137}
Chris Lattner0bdc6f12005-04-19 04:32:54 +0000138
Chris Lattner47f01f12005-09-08 19:50:41 +0000139
140
141//===----------------------------------------------------------------------===//
142// PowerPC Operand Definitions.
Chris Lattner7bb424f2004-08-14 23:27:29 +0000143
Chris Lattner4345a4a2005-09-14 20:53:05 +0000144def u5imm : Operand<i32> {
Nate Begemanc3306122004-08-21 05:56:39 +0000145 let PrintMethod = "printU5ImmOperand";
146}
Chris Lattner4345a4a2005-09-14 20:53:05 +0000147def u6imm : Operand<i32> {
Nate Begeman07aada82004-08-30 02:28:06 +0000148 let PrintMethod = "printU6ImmOperand";
149}
Chris Lattner4345a4a2005-09-14 20:53:05 +0000150def s16imm : Operand<i32> {
Nate Begemaned428532004-09-04 05:00:00 +0000151 let PrintMethod = "printS16ImmOperand";
152}
Chris Lattner4345a4a2005-09-14 20:53:05 +0000153def u16imm : Operand<i32> {
Chris Lattner97b2a2e2004-08-15 05:20:16 +0000154 let PrintMethod = "printU16ImmOperand";
155}
Chris Lattner841d12d2005-10-18 16:51:22 +0000156def s16immX4 : Operand<i32> { // Multiply imm by 4 before printing.
157 let PrintMethod = "printS16X4ImmOperand";
158}
Chris Lattner1e484782005-12-04 18:42:54 +0000159def target : Operand<OtherVT> {
Nate Begemanb7a8f2c2004-09-02 08:13:00 +0000160 let PrintMethod = "printBranchOperand";
161}
Chris Lattner3e7f86a2005-11-17 19:16:08 +0000162def calltarget : Operand<i32> {
163 let PrintMethod = "printCallOperand";
164}
Nate Begeman422b0ce2005-11-16 00:48:01 +0000165def aaddr : Operand<i32> {
166 let PrintMethod = "printAbsAddrOperand";
167}
Nate Begemanb7a8f2c2004-09-02 08:13:00 +0000168def piclabel: Operand<i32> {
169 let PrintMethod = "printPICLabel";
170}
Nate Begemaned428532004-09-04 05:00:00 +0000171def symbolHi: Operand<i32> {
172 let PrintMethod = "printSymbolHi";
173}
174def symbolLo: Operand<i32> {
175 let PrintMethod = "printSymbolLo";
176}
Nate Begemanadeb43d2005-07-20 22:42:00 +0000177def crbitm: Operand<i8> {
178 let PrintMethod = "printcrbitm";
179}
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000180// Address operands
181def memri : Operand<i32> {
182 let PrintMethod = "printMemRegImm";
183 let NumMIOperands = 2;
184 let MIOperandInfo = (ops i32imm, GPRC);
185}
186def memrr : Operand<i32> {
187 let PrintMethod = "printMemRegReg";
188 let NumMIOperands = 2;
189 let MIOperandInfo = (ops GPRC, GPRC);
190}
191
Chris Lattnera613d262006-01-12 02:05:36 +0000192// Define PowerPC specific addressing mode.
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000193def iaddr : ComplexPattern<i32, 2, "SelectAddrImm", []>;
194def xaddr : ComplexPattern<i32, 2, "SelectAddrIdx", []>;
195def xoaddr : ComplexPattern<i32, 2, "SelectAddrIdxOnly",[]>;
Chris Lattner97b2a2e2004-08-15 05:20:16 +0000196
Evan Cheng8c75ef92005-12-14 22:07:12 +0000197//===----------------------------------------------------------------------===//
198// PowerPC Instruction Predicate Definitions.
Evan Cheng6a3bfd92005-12-20 20:08:53 +0000199def FPContractions : Predicate<"!NoExcessFPPrecision">;
Chris Lattner47f01f12005-09-08 19:50:41 +0000200
Chris Lattner47f01f12005-09-08 19:50:41 +0000201//===----------------------------------------------------------------------===//
202// PowerPC Instruction Definitions.
203
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000204// Pseudo-instructions:
Chris Lattner47f01f12005-09-08 19:50:41 +0000205
Chris Lattner88d211f2006-03-12 09:13:49 +0000206let hasCtrlDep = 1 in {
Chris Lattner937a79d2005-12-04 19:01:59 +0000207def ADJCALLSTACKDOWN : Pseudo<(ops u16imm:$amt),
208 "; ADJCALLSTACKDOWN",
209 [(callseq_start imm:$amt)]>;
210def ADJCALLSTACKUP : Pseudo<(ops u16imm:$amt),
211 "; ADJCALLSTACKUP",
212 [(callseq_end imm:$amt)]>;
Chris Lattner1877ec92006-03-13 21:52:10 +0000213
214def UPDATE_VRSAVE : Pseudo<(ops GPRC:$rD, GPRC:$rS),
215 "UPDATE_VRSAVE $rD, $rS", []>;
Nate Begemanb816f022004-10-07 22:30:03 +0000216}
Chris Lattner6e61ca62005-10-25 21:03:41 +0000217def IMPLICIT_DEF_GPR : Pseudo<(ops GPRC:$rD), "; $rD = IMPLICIT_DEF_GPRC",
218 [(set GPRC:$rD, (undef))]>;
Chris Lattnera17409d2006-03-19 05:43:01 +0000219def IMPLICIT_DEF_F8 : Pseudo<(ops F8RC:$rD), "; $rD = IMPLICIT_DEF_F8",
Chris Lattner6e61ca62005-10-25 21:03:41 +0000220 [(set F8RC:$rD, (undef))]>;
Chris Lattnera17409d2006-03-19 05:43:01 +0000221def IMPLICIT_DEF_F4 : Pseudo<(ops F4RC:$rD), "; $rD = IMPLICIT_DEF_F4",
Chris Lattner6e61ca62005-10-25 21:03:41 +0000222 [(set F4RC:$rD, (undef))]>;
Chris Lattner528180e2006-03-19 06:10:09 +0000223def IMPLICIT_DEF_VRRC : Pseudo<(ops VRRC:$rD), "; $rD = IMPLICIT_DEF_VRRC",
224 [(set VRRC:$rD, (v4f32 (undef)))]>;
Chris Lattner7a823bd2005-02-15 20:26:49 +0000225
Chris Lattner8a2d3ca2005-08-26 21:23:58 +0000226// SELECT_CC_* - Used to implement the SELECT_CC DAG operation. Expanded by the
227// scheduler into a branch sequence.
Chris Lattner88d211f2006-03-12 09:13:49 +0000228let usesCustomDAGSchedInserter = 1, // Expanded by the scheduler.
229 PPC970_Single = 1 in {
Chris Lattner8a2d3ca2005-08-26 21:23:58 +0000230 def SELECT_CC_Int : Pseudo<(ops GPRC:$dst, CRRC:$cond, GPRC:$T, GPRC:$F,
Chris Lattner3075a4e2005-10-25 20:58:43 +0000231 i32imm:$BROPC), "; SELECT_CC PSEUDO!", []>;
Chris Lattner919c0322005-10-01 01:35:02 +0000232 def SELECT_CC_F4 : Pseudo<(ops F4RC:$dst, CRRC:$cond, F4RC:$T, F4RC:$F,
Chris Lattner3075a4e2005-10-25 20:58:43 +0000233 i32imm:$BROPC), "; SELECT_CC PSEUDO!", []>;
Chris Lattner919c0322005-10-01 01:35:02 +0000234 def SELECT_CC_F8 : Pseudo<(ops F8RC:$dst, CRRC:$cond, F8RC:$T, F8RC:$F,
Chris Lattner3075a4e2005-10-25 20:58:43 +0000235 i32imm:$BROPC), "; SELECT_CC PSEUDO!", []>;
Chris Lattner8a2d3ca2005-08-26 21:23:58 +0000236}
237
Chris Lattner88d211f2006-03-12 09:13:49 +0000238let isTerminator = 1, noResults = 1, PPC970_Unit = 7 in {
Evan Cheng6da8d992006-01-09 18:28:21 +0000239 let isReturn = 1 in
240 def BLR : XLForm_2_ext<19, 16, 20, 0, 0, (ops), "blr", BrB, [(retflag)]>;
Nate Begeman9e4dd9d2005-12-20 00:26:01 +0000241 def BCTR : XLForm_2_ext<19, 528, 20, 0, 0, (ops), "bctr", BrB, []>;
Chris Lattner47f01f12005-09-08 19:50:41 +0000242}
243
Chris Lattner7a823bd2005-02-15 20:26:49 +0000244let Defs = [LR] in
Chris Lattner88d211f2006-03-12 09:13:49 +0000245 def MovePCtoLR : Pseudo<(ops piclabel:$label), "bl $label", []>,
246 PPC970_Unit_BRU;
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000247
Chris Lattner88d211f2006-03-12 09:13:49 +0000248let isBranch = 1, isTerminator = 1, hasCtrlDep = 1,
249 noResults = 1, PPC970_Unit = 7 in {
Nate Begeman81e80972006-03-17 01:40:33 +0000250 def COND_BRANCH : Pseudo<(ops CRRC:$crS, u16imm:$opc, target:$true),
Chris Lattner3075a4e2005-10-25 20:58:43 +0000251 "; COND_BRANCH", []>;
Chris Lattner1e484782005-12-04 18:42:54 +0000252 def B : IForm<18, 0, 0, (ops target:$dst),
253 "b $dst", BrB,
254 [(br bb:$dst)]>;
Chris Lattnerdd998852004-11-22 23:07:01 +0000255
Misha Brukman4ad7d1b2004-08-09 17:24:04 +0000256 // FIXME: 4*CR# needs to be added to the BI field!
257 // This will only work for CR0 as it stands now
Nate Begeman6718f112005-08-26 04:11:42 +0000258 def BLT : BForm<16, 0, 0, 12, 0, (ops CRRC:$crS, target:$block),
Jim Laskey53842142005-10-19 19:51:16 +0000259 "blt $crS, $block", BrB>;
Nate Begeman6718f112005-08-26 04:11:42 +0000260 def BLE : BForm<16, 0, 0, 4, 1, (ops CRRC:$crS, target:$block),
Jim Laskey53842142005-10-19 19:51:16 +0000261 "ble $crS, $block", BrB>;
Nate Begeman6718f112005-08-26 04:11:42 +0000262 def BEQ : BForm<16, 0, 0, 12, 2, (ops CRRC:$crS, target:$block),
Jim Laskey53842142005-10-19 19:51:16 +0000263 "beq $crS, $block", BrB>;
Nate Begeman6718f112005-08-26 04:11:42 +0000264 def BGE : BForm<16, 0, 0, 4, 0, (ops CRRC:$crS, target:$block),
Jim Laskey53842142005-10-19 19:51:16 +0000265 "bge $crS, $block", BrB>;
Nate Begeman6718f112005-08-26 04:11:42 +0000266 def BGT : BForm<16, 0, 0, 12, 1, (ops CRRC:$crS, target:$block),
Jim Laskey53842142005-10-19 19:51:16 +0000267 "bgt $crS, $block", BrB>;
Nate Begeman6718f112005-08-26 04:11:42 +0000268 def BNE : BForm<16, 0, 0, 4, 2, (ops CRRC:$crS, target:$block),
Jim Laskey53842142005-10-19 19:51:16 +0000269 "bne $crS, $block", BrB>;
Chris Lattner6df25072005-10-28 20:32:44 +0000270 def BUN : BForm<16, 0, 0, 12, 3, (ops CRRC:$crS, target:$block),
271 "bun $crS, $block", BrB>;
272 def BNU : BForm<16, 0, 0, 4, 3, (ops CRRC:$crS, target:$block),
273 "bnu $crS, $block", BrB>;
Misha Brukmanb2edb442004-06-28 18:23:35 +0000274}
275
Chris Lattner88d211f2006-03-12 09:13:49 +0000276let isCall = 1, noResults = 1, PPC970_Unit = 7,
Misha Brukman5fa2b022004-06-29 23:37:36 +0000277 // All calls clobber the non-callee saved registers...
Misha Brukmanc661c302004-06-30 22:00:45 +0000278 Defs = [R0,R2,R3,R4,R5,R6,R7,R8,R9,R10,R11,R12,
279 F0,F1,F2,F3,F4,F5,F6,F7,F8,F9,F10,F11,F12,F13,
Chris Lattnerbe80fc82006-03-16 22:35:59 +0000280 V0,V1,V2,V3,V4,V5,V6,V7,V8,V9,V10,V11,V12,V13,V14,V15,V16,V17,V18,V19,
Chris Lattner1f24df62005-08-22 22:32:13 +0000281 LR,CTR,
Misha Brukmanc661c302004-06-30 22:00:45 +0000282 CR0,CR1,CR5,CR6,CR7] in {
283 // Convenient aliases for call instructions
Chris Lattner1e484782005-12-04 18:42:54 +0000284 def BL : IForm<18, 0, 1, (ops calltarget:$func, variable_ops),
285 "bl $func", BrB, []>;
286 def BLA : IForm<18, 1, 1, (ops aaddr:$func, variable_ops),
287 "bla $func", BrB, []>;
Nate Begeman9e4dd9d2005-12-20 00:26:01 +0000288 def BCTRL : XLForm_2_ext<19, 528, 20, 0, 1, (ops variable_ops), "bctrl", BrB,
289 []>;
Misha Brukman5fa2b022004-06-29 23:37:36 +0000290}
291
Nate Begeman07aada82004-08-30 02:28:06 +0000292// D-Form instructions. Most instructions that perform an operation on a
293// register and an immediate are of this type.
294//
Chris Lattner88d211f2006-03-12 09:13:49 +0000295let isLoad = 1, PPC970_Unit = 2 in {
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000296def LBZ : DForm_1<34, (ops GPRC:$rD, memri:$src),
297 "lbz $rD, $src", LdStGeneral,
298 [(set GPRC:$rD, (zextload iaddr:$src, i8))]>;
299def LHA : DForm_1<42, (ops GPRC:$rD, memri:$src),
300 "lha $rD, $src", LdStLHA,
Chris Lattnerfd977342006-03-13 05:15:10 +0000301 [(set GPRC:$rD, (sextload iaddr:$src, i16))]>,
302 PPC970_DGroup_Cracked;
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000303def LHZ : DForm_1<40, (ops GPRC:$rD, memri:$src),
304 "lhz $rD, $src", LdStGeneral,
305 [(set GPRC:$rD, (zextload iaddr:$src, i16))]>;
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000306def LWZ : DForm_1<32, (ops GPRC:$rD, memri:$src),
307 "lwz $rD, $src", LdStGeneral,
308 [(set GPRC:$rD, (load iaddr:$src))]>;
Nate Begeman2497e632005-07-21 20:44:43 +0000309def LWZU : DForm_1<35, (ops GPRC:$rD, s16imm:$disp, GPRC:$rA),
Nate Begeman09761222005-12-09 23:54:18 +0000310 "lwzu $rD, $disp($rA)", LdStGeneral,
311 []>;
Nate Begemanb816f022004-10-07 22:30:03 +0000312}
Chris Lattner88d211f2006-03-12 09:13:49 +0000313let PPC970_Unit = 1 in { // FXU Operations.
Chris Lattner57226fb2005-04-19 04:59:28 +0000314def ADDI : DForm_2<14, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000315 "addi $rD, $rA, $imm", IntGeneral,
Chris Lattner3e63ead2005-09-08 17:33:10 +0000316 [(set GPRC:$rD, (add GPRC:$rA, immSExt16:$imm))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000317def ADDIC : DForm_2<12, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000318 "addic $rD, $rA, $imm", IntGeneral,
Chris Lattnerfd977342006-03-13 05:15:10 +0000319 [(set GPRC:$rD, (addc GPRC:$rA, immSExt16:$imm))]>,
320 PPC970_DGroup_Cracked;
Chris Lattner57226fb2005-04-19 04:59:28 +0000321def ADDICo : DForm_2<13, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000322 "addic. $rD, $rA, $imm", IntGeneral,
Chris Lattner3e63ead2005-09-08 17:33:10 +0000323 []>;
Nate Begeman2497e632005-07-21 20:44:43 +0000324def ADDIS : DForm_2<15, (ops GPRC:$rD, GPRC:$rA, symbolHi:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000325 "addis $rD, $rA, $imm", IntGeneral,
Chris Lattner3e63ead2005-09-08 17:33:10 +0000326 [(set GPRC:$rD, (add GPRC:$rA, imm16Shifted:$imm))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000327def LA : DForm_2<14, (ops GPRC:$rD, GPRC:$rA, symbolLo:$sym),
Jim Laskey53842142005-10-19 19:51:16 +0000328 "la $rD, $sym($rA)", IntGeneral,
Chris Lattner490ad082005-11-17 17:52:01 +0000329 [(set GPRC:$rD, (add GPRC:$rA,
330 (PPClo tglobaladdr:$sym, 0)))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000331def MULLI : DForm_2< 7, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000332 "mulli $rD, $rA, $imm", IntMulLI,
Chris Lattner3e63ead2005-09-08 17:33:10 +0000333 [(set GPRC:$rD, (mul GPRC:$rA, immSExt16:$imm))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000334def SUBFIC : DForm_2< 8, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000335 "subfic $rD, $rA, $imm", IntGeneral,
Nate Begeman79691bc2006-03-17 22:41:37 +0000336 [(set GPRC:$rD, (subc immSExt16:$imm, GPRC:$rA))]>;
Chris Lattnerbae5b3c2005-11-17 07:04:43 +0000337def LI : DForm_2_r0<14, (ops GPRC:$rD, symbolLo:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000338 "li $rD, $imm", IntGeneral,
Chris Lattner3e63ead2005-09-08 17:33:10 +0000339 [(set GPRC:$rD, immSExt16:$imm)]>;
Nate Begeman2497e632005-07-21 20:44:43 +0000340def LIS : DForm_2_r0<15, (ops GPRC:$rD, symbolHi:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000341 "lis $rD, $imm", IntGeneral,
Chris Lattner3e63ead2005-09-08 17:33:10 +0000342 [(set GPRC:$rD, imm16Shifted:$imm)]>;
Chris Lattner88d211f2006-03-12 09:13:49 +0000343}
344let isStore = 1, noResults = 1, PPC970_Unit = 2 in {
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000345def STB : DForm_3<38, (ops GPRC:$rS, memri:$src),
346 "stb $rS, $src", LdStGeneral,
347 [(truncstore GPRC:$rS, iaddr:$src, i8)]>;
348def STH : DForm_3<44, (ops GPRC:$rS, memri:$src),
349 "sth $rS, $src", LdStGeneral,
350 [(truncstore GPRC:$rS, iaddr:$src, i16)]>;
351def STW : DForm_3<36, (ops GPRC:$rS, memri:$src),
352 "stw $rS, $src", LdStGeneral,
353 [(store GPRC:$rS, iaddr:$src)]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000354def STWU : DForm_3<37, (ops GPRC:$rS, s16imm:$disp, GPRC:$rA),
Nate Begeman09761222005-12-09 23:54:18 +0000355 "stwu $rS, $disp($rA)", LdStGeneral,
356 []>;
Nate Begemanb816f022004-10-07 22:30:03 +0000357}
Chris Lattner88d211f2006-03-12 09:13:49 +0000358let PPC970_Unit = 1 in { // FXU Operations.
Chris Lattner57226fb2005-04-19 04:59:28 +0000359def ANDIo : DForm_4<28, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000360 "andi. $dst, $src1, $src2", IntGeneral,
Nate Begeman789fd422006-02-12 09:09:52 +0000361 [(set GPRC:$dst, (and GPRC:$src1, immZExt16:$src2))]>,
362 isDOT;
Chris Lattner57226fb2005-04-19 04:59:28 +0000363def ANDISo : DForm_4<29, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000364 "andis. $dst, $src1, $src2", IntGeneral,
Nate Begeman789fd422006-02-12 09:09:52 +0000365 [(set GPRC:$dst, (and GPRC:$src1, imm16Shifted:$src2))]>,
366 isDOT;
Chris Lattner57226fb2005-04-19 04:59:28 +0000367def ORI : DForm_4<24, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000368 "ori $dst, $src1, $src2", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000369 [(set GPRC:$dst, (or GPRC:$src1, immZExt16:$src2))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000370def ORIS : DForm_4<25, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000371 "oris $dst, $src1, $src2", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000372 [(set GPRC:$dst, (or GPRC:$src1, imm16Shifted:$src2))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000373def XORI : DForm_4<26, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000374 "xori $dst, $src1, $src2", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000375 [(set GPRC:$dst, (xor GPRC:$src1, immZExt16:$src2))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000376def XORIS : DForm_4<27, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000377 "xoris $dst, $src1, $src2", IntGeneral,
Chris Lattner4345a4a2005-09-14 20:53:05 +0000378 [(set GPRC:$dst, (xor GPRC:$src1, imm16Shifted:$src2))]>;
Nate Begeman09761222005-12-09 23:54:18 +0000379def NOP : DForm_4_zero<24, (ops), "nop", IntGeneral,
380 []>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000381def CMPI : DForm_5<11, (ops CRRC:$crD, i1imm:$L, GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000382 "cmpi $crD, $L, $rA, $imm", IntCompare>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000383def CMPWI : DForm_5_ext<11, (ops CRRC:$crD, GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000384 "cmpwi $crD, $rA, $imm", IntCompare>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000385def CMPDI : DForm_5_ext<11, (ops CRRC:$crD, GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000386 "cmpdi $crD, $rA, $imm", IntCompare>, isPPC64;
Chris Lattner57226fb2005-04-19 04:59:28 +0000387def CMPLI : DForm_6<10, (ops CRRC:$dst, i1imm:$size, GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000388 "cmpli $dst, $size, $src1, $src2", IntCompare>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000389def CMPLWI : DForm_6_ext<10, (ops CRRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000390 "cmplwi $dst, $src1, $src2", IntCompare>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000391def CMPLDI : DForm_6_ext<10, (ops CRRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000392 "cmpldi $dst, $src1, $src2", IntCompare>, isPPC64;
Chris Lattner88d211f2006-03-12 09:13:49 +0000393}
394let isLoad = 1, PPC970_Unit = 2 in {
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000395def LFS : DForm_8<48, (ops F4RC:$rD, memri:$src),
396 "lfs $rD, $src", LdStLFDU,
397 [(set F4RC:$rD, (load iaddr:$src))]>;
398def LFD : DForm_8<50, (ops F8RC:$rD, memri:$src),
399 "lfd $rD, $src", LdStLFD,
400 [(set F8RC:$rD, (load iaddr:$src))]>;
Nate Begemanb816f022004-10-07 22:30:03 +0000401}
Chris Lattner88d211f2006-03-12 09:13:49 +0000402let isStore = 1, noResults = 1, PPC970_Unit = 2 in {
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000403def STFS : DForm_9<52, (ops F4RC:$rS, memri:$dst),
404 "stfs $rS, $dst", LdStUX,
405 [(store F4RC:$rS, iaddr:$dst)]>;
406def STFD : DForm_9<54, (ops F8RC:$rS, memri:$dst),
407 "stfd $rS, $dst", LdStUX,
408 [(store F8RC:$rS, iaddr:$dst)]>;
Nate Begemanb816f022004-10-07 22:30:03 +0000409}
Nate Begemaned428532004-09-04 05:00:00 +0000410
411// DS-Form instructions. Load/Store instructions available in PPC-64
412//
Chris Lattner88d211f2006-03-12 09:13:49 +0000413let isLoad = 1, PPC970_Unit = 2 in {
Chris Lattner841d12d2005-10-18 16:51:22 +0000414def LWA : DSForm_1<58, 2, (ops GPRC:$rT, s16immX4:$DS, GPRC:$rA),
Nate Begeman09761222005-12-09 23:54:18 +0000415 "lwa $rT, $DS($rA)", LdStLWA,
Chris Lattnerfd977342006-03-13 05:15:10 +0000416 []>, isPPC64, PPC970_DGroup_Cracked;
Chris Lattner841d12d2005-10-18 16:51:22 +0000417def LD : DSForm_2<58, 0, (ops GPRC:$rT, s16immX4:$DS, GPRC:$rA),
Nate Begeman09761222005-12-09 23:54:18 +0000418 "ld $rT, $DS($rA)", LdStLD,
419 []>, isPPC64;
Nate Begemanb816f022004-10-07 22:30:03 +0000420}
Chris Lattner88d211f2006-03-12 09:13:49 +0000421let isStore = 1, noResults = 1, PPC970_Unit = 2 in {
Chris Lattner841d12d2005-10-18 16:51:22 +0000422def STD : DSForm_2<62, 0, (ops GPRC:$rT, s16immX4:$DS, GPRC:$rA),
Nate Begeman09761222005-12-09 23:54:18 +0000423 "std $rT, $DS($rA)", LdStSTD,
424 []>, isPPC64;
Chris Lattner841d12d2005-10-18 16:51:22 +0000425def STDU : DSForm_2<62, 1, (ops GPRC:$rT, s16immX4:$DS, GPRC:$rA),
Nate Begeman09761222005-12-09 23:54:18 +0000426 "stdu $rT, $DS($rA)", LdStSTD,
427 []>, isPPC64;
Nate Begemanb816f022004-10-07 22:30:03 +0000428}
Nate Begemanc3306122004-08-21 05:56:39 +0000429
Nate Begeman07aada82004-08-30 02:28:06 +0000430// X-Form instructions. Most instructions that perform an operation on a
431// register and another register are of this type.
432//
Chris Lattner88d211f2006-03-12 09:13:49 +0000433let isLoad = 1, PPC970_Unit = 2 in {
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000434def LBZX : XForm_1<31, 87, (ops GPRC:$rD, memrr:$src),
435 "lbzx $rD, $src", LdStGeneral,
436 [(set GPRC:$rD, (zextload xaddr:$src, i8))]>;
437def LHAX : XForm_1<31, 343, (ops GPRC:$rD, memrr:$src),
438 "lhax $rD, $src", LdStLHA,
Chris Lattnerfd977342006-03-13 05:15:10 +0000439 [(set GPRC:$rD, (sextload xaddr:$src, i16))]>,
440 PPC970_DGroup_Cracked;
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000441def LHZX : XForm_1<31, 279, (ops GPRC:$rD, memrr:$src),
442 "lhzx $rD, $src", LdStGeneral,
443 [(set GPRC:$rD, (zextload xaddr:$src, i16))]>;
444def LWAX : XForm_1<31, 341, (ops G8RC:$rD, memrr:$src),
445 "lwax $rD, $src", LdStLHA,
Chris Lattnerfd977342006-03-13 05:15:10 +0000446 [(set G8RC:$rD, (sextload xaddr:$src, i32))]>, isPPC64,
447 PPC970_DGroup_Cracked;
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000448def LWZX : XForm_1<31, 23, (ops GPRC:$rD, memrr:$src),
449 "lwzx $rD, $src", LdStGeneral,
450 [(set GPRC:$rD, (load xaddr:$src))]>;
451def LDX : XForm_1<31, 21, (ops G8RC:$rD, memrr:$src),
452 "ldx $rD, $src", LdStLD,
453 [(set G8RC:$rD, (load xaddr:$src))]>, isPPC64;
Nate Begemane4f17a52005-11-23 05:29:52 +0000454def LVEBX: XForm_1<31, 7, (ops VRRC:$vD, GPRC:$base, GPRC:$rA),
Nate Begeman09761222005-12-09 23:54:18 +0000455 "lvebx $vD, $base, $rA", LdStGeneral,
456 []>;
Nate Begemane4f17a52005-11-23 05:29:52 +0000457def LVEHX: XForm_1<31, 39, (ops VRRC:$vD, GPRC:$base, GPRC:$rA),
Nate Begeman09761222005-12-09 23:54:18 +0000458 "lvehx $vD, $base, $rA", LdStGeneral,
459 []>;
Nate Begemane4f17a52005-11-23 05:29:52 +0000460def LVEWX: XForm_1<31, 71, (ops VRRC:$vD, GPRC:$base, GPRC:$rA),
Nate Begeman09761222005-12-09 23:54:18 +0000461 "lvewx $vD, $base, $rA", LdStGeneral,
462 []>;
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000463def LVX : XForm_1<31, 103, (ops VRRC:$vD, memrr:$src),
464 "lvx $vD, $src", LdStGeneral,
Nate Begemanb73628b2005-12-30 00:12:56 +0000465 [(set VRRC:$vD, (v4f32 (load xoaddr:$src)))]>;
Nate Begemanb816f022004-10-07 22:30:03 +0000466}
Nate Begeman09761222005-12-09 23:54:18 +0000467def LVSL : XForm_1<31, 6, (ops VRRC:$vD, GPRC:$base, GPRC:$rA),
468 "lvsl $vD, $base, $rA", LdStGeneral,
Chris Lattner88d211f2006-03-12 09:13:49 +0000469 []>, PPC970_Unit_LSU;
Nate Begeman09761222005-12-09 23:54:18 +0000470def LVSR : XForm_1<31, 38, (ops VRRC:$vD, GPRC:$base, GPRC:$rA),
471 "lvsl $vD, $base, $rA", LdStGeneral,
Chris Lattner88d211f2006-03-12 09:13:49 +0000472 []>, PPC970_Unit_LSU;
473let PPC970_Unit = 1 in { // FXU Operations.
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000474def NAND : XForm_6<31, 476, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000475 "nand $rA, $rS, $rB", IntGeneral,
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000476 [(set GPRC:$rA, (not (and GPRC:$rS, GPRC:$rB)))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000477def AND : XForm_6<31, 28, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000478 "and $rA, $rS, $rB", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000479 [(set GPRC:$rA, (and GPRC:$rS, GPRC:$rB))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000480def ANDo : XForm_6<31, 28, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000481 "and. $rA, $rS, $rB", IntGeneral,
Chris Lattner6159fb22005-09-02 22:35:53 +0000482 []>, isDOT;
Chris Lattner883059f2005-04-19 05:15:18 +0000483def ANDC : XForm_6<31, 60, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000484 "andc $rA, $rS, $rB", IntGeneral,
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000485 [(set GPRC:$rA, (and GPRC:$rS, (not GPRC:$rB)))]>;
Nate Begeman1d9d7422005-10-18 00:28:58 +0000486def OR4 : XForm_6<31, 444, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000487 "or $rA, $rS, $rB", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000488 [(set GPRC:$rA, (or GPRC:$rS, GPRC:$rB))]>;
Nate Begeman1d9d7422005-10-18 00:28:58 +0000489def OR8 : XForm_6<31, 444, (ops G8RC:$rA, G8RC:$rS, G8RC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000490 "or $rA, $rS, $rB", IntGeneral,
Nate Begeman1d9d7422005-10-18 00:28:58 +0000491 [(set G8RC:$rA, (or G8RC:$rS, G8RC:$rB))]>;
Nate Begeman8d948322005-10-19 01:12:32 +0000492def OR4To8 : XForm_6<31, 444, (ops G8RC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000493 "or $rA, $rS, $rB", IntGeneral,
Nate Begeman8d948322005-10-19 01:12:32 +0000494 []>;
495def OR8To4 : XForm_6<31, 444, (ops GPRC:$rA, G8RC:$rS, G8RC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000496 "or $rA, $rS, $rB", IntGeneral,
Nate Begeman8d948322005-10-19 01:12:32 +0000497 []>;
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000498def NOR : XForm_6<31, 124, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000499 "nor $rA, $rS, $rB", IntGeneral,
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000500 [(set GPRC:$rA, (not (or GPRC:$rS, GPRC:$rB)))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000501def ORo : XForm_6<31, 444, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000502 "or. $rA, $rS, $rB", IntGeneral,
Chris Lattner6159fb22005-09-02 22:35:53 +0000503 []>, isDOT;
Chris Lattner883059f2005-04-19 05:15:18 +0000504def ORC : XForm_6<31, 412, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000505 "orc $rA, $rS, $rB", IntGeneral,
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000506 [(set GPRC:$rA, (or GPRC:$rS, (not GPRC:$rB)))]>;
507def EQV : XForm_6<31, 284, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000508 "eqv $rA, $rS, $rB", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000509 [(set GPRC:$rA, (not (xor GPRC:$rS, GPRC:$rB)))]>;
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000510def XOR : XForm_6<31, 316, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000511 "xor $rA, $rS, $rB", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000512 [(set GPRC:$rA, (xor GPRC:$rS, GPRC:$rB))]>;
Nate Begeman2d5aff72005-10-19 18:42:01 +0000513def SLD : XForm_6<31, 27, (ops G8RC:$rA, G8RC:$rS, G8RC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000514 "sld $rA, $rS, $rB", IntRotateD,
Nate Begeman2d5aff72005-10-19 18:42:01 +0000515 [(set G8RC:$rA, (shl G8RC:$rS, G8RC:$rB))]>, isPPC64;
Chris Lattner883059f2005-04-19 05:15:18 +0000516def SLW : XForm_6<31, 24, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000517 "slw $rA, $rS, $rB", IntGeneral,
Chris Lattner4172b102005-12-06 02:10:38 +0000518 [(set GPRC:$rA, (PPCshl GPRC:$rS, GPRC:$rB))]>;
Nate Begeman2d5aff72005-10-19 18:42:01 +0000519def SRD : XForm_6<31, 539, (ops G8RC:$rA, G8RC:$rS, G8RC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000520 "srd $rA, $rS, $rB", IntRotateD,
Nate Begeman2d5aff72005-10-19 18:42:01 +0000521 [(set G8RC:$rA, (srl G8RC:$rS, G8RC:$rB))]>, isPPC64;
Chris Lattner883059f2005-04-19 05:15:18 +0000522def SRW : XForm_6<31, 536, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000523 "srw $rA, $rS, $rB", IntGeneral,
Chris Lattner4172b102005-12-06 02:10:38 +0000524 [(set GPRC:$rA, (PPCsrl GPRC:$rS, GPRC:$rB))]>;
Nate Begeman2d5aff72005-10-19 18:42:01 +0000525def SRAD : XForm_6<31, 794, (ops G8RC:$rA, G8RC:$rS, G8RC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000526 "srad $rA, $rS, $rB", IntRotateD,
Nate Begeman2d5aff72005-10-19 18:42:01 +0000527 [(set G8RC:$rA, (sra G8RC:$rS, G8RC:$rB))]>, isPPC64;
Chris Lattner883059f2005-04-19 05:15:18 +0000528def SRAW : XForm_6<31, 792, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000529 "sraw $rA, $rS, $rB", IntShift,
Chris Lattner4172b102005-12-06 02:10:38 +0000530 [(set GPRC:$rA, (PPCsra GPRC:$rS, GPRC:$rB))]>;
Chris Lattner88d211f2006-03-12 09:13:49 +0000531}
532let isStore = 1, noResults = 1, PPC970_Unit = 2 in {
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000533def STBX : XForm_8<31, 215, (ops GPRC:$rS, memrr:$dst),
534 "stbx $rS, $dst", LdStGeneral,
Chris Lattnerfd977342006-03-13 05:15:10 +0000535 [(truncstore GPRC:$rS, xaddr:$dst, i8)]>,
536 PPC970_DGroup_Cracked;
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000537def STHX : XForm_8<31, 407, (ops GPRC:$rS, memrr:$dst),
538 "sthx $rS, $dst", LdStGeneral,
Chris Lattnerfd977342006-03-13 05:15:10 +0000539 [(truncstore GPRC:$rS, xaddr:$dst, i16)]>,
540 PPC970_DGroup_Cracked;
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000541def STWX : XForm_8<31, 151, (ops GPRC:$rS, memrr:$dst),
542 "stwx $rS, $dst", LdStGeneral,
Chris Lattnerfd977342006-03-13 05:15:10 +0000543 [(store GPRC:$rS, xaddr:$dst)]>,
544 PPC970_DGroup_Cracked;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000545def STWUX : XForm_8<31, 183, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
Nate Begeman09761222005-12-09 23:54:18 +0000546 "stwux $rS, $rA, $rB", LdStGeneral,
547 []>;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000548def STDX : XForm_8<31, 149, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
Nate Begeman09761222005-12-09 23:54:18 +0000549 "stdx $rS, $rA, $rB", LdStSTD,
Chris Lattnerfd977342006-03-13 05:15:10 +0000550 []>, isPPC64, PPC970_DGroup_Cracked;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000551def STDUX : XForm_8<31, 181, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
Nate Begeman09761222005-12-09 23:54:18 +0000552 "stdux $rS, $rA, $rB", LdStSTD,
553 []>, isPPC64;
Nate Begemane4f17a52005-11-23 05:29:52 +0000554def STVEBX: XForm_8<31, 135, (ops VRRC:$rS, GPRC:$rA, GPRC:$rB),
Nate Begeman09761222005-12-09 23:54:18 +0000555 "stvebx $rS, $rA, $rB", LdStGeneral,
556 []>;
Nate Begemane4f17a52005-11-23 05:29:52 +0000557def STVEHX: XForm_8<31, 167, (ops VRRC:$rS, GPRC:$rA, GPRC:$rB),
Nate Begeman09761222005-12-09 23:54:18 +0000558 "stvehx $rS, $rA, $rB", LdStGeneral,
559 []>;
Nate Begemane4f17a52005-11-23 05:29:52 +0000560def STVEWX: XForm_8<31, 199, (ops VRRC:$rS, GPRC:$rA, GPRC:$rB),
Nate Begeman09761222005-12-09 23:54:18 +0000561 "stvewx $rS, $rA, $rB", LdStGeneral,
562 []>;
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000563def STVX : XForm_8<31, 231, (ops VRRC:$rS, memrr:$dst),
564 "stvx $rS, $dst", LdStGeneral,
Nate Begemanb73628b2005-12-30 00:12:56 +0000565 [(store (v4f32 VRRC:$rS), xoaddr:$dst)]>;
Nate Begemanb816f022004-10-07 22:30:03 +0000566}
Chris Lattner88d211f2006-03-12 09:13:49 +0000567let PPC970_Unit = 1 in { // FXU Operations.
Chris Lattner883059f2005-04-19 05:15:18 +0000568def SRAWI : XForm_10<31, 824, (ops GPRC:$rA, GPRC:$rS, u5imm:$SH),
Jim Laskey53842142005-10-19 19:51:16 +0000569 "srawi $rA, $rS, $SH", IntShift,
Chris Lattnerbd059822005-12-05 02:34:05 +0000570 [(set GPRC:$rA, (sra GPRC:$rS, (i32 imm:$SH)))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000571def CNTLZW : XForm_11<31, 26, (ops GPRC:$rA, GPRC:$rS),
Jim Laskey53842142005-10-19 19:51:16 +0000572 "cntlzw $rA, $rS", IntGeneral,
Chris Lattner6159fb22005-09-02 22:35:53 +0000573 [(set GPRC:$rA, (ctlz GPRC:$rS))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000574def EXTSB : XForm_11<31, 954, (ops GPRC:$rA, GPRC:$rS),
Jim Laskey53842142005-10-19 19:51:16 +0000575 "extsb $rA, $rS", IntGeneral,
Chris Lattner6159fb22005-09-02 22:35:53 +0000576 [(set GPRC:$rA, (sext_inreg GPRC:$rS, i8))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000577def EXTSH : XForm_11<31, 922, (ops GPRC:$rA, GPRC:$rS),
Jim Laskey53842142005-10-19 19:51:16 +0000578 "extsh $rA, $rS", IntGeneral,
Chris Lattner6159fb22005-09-02 22:35:53 +0000579 [(set GPRC:$rA, (sext_inreg GPRC:$rS, i16))]>;
Nate Begeman01595c52005-11-26 22:39:34 +0000580def EXTSW : XForm_11<31, 986, (ops G8RC:$rA, G8RC:$rS),
581 "extsw $rA, $rS", IntGeneral,
582 [(set G8RC:$rA, (sext_inreg G8RC:$rS, i32))]>, isPPC64;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000583def CMP : XForm_16<31, 0, (ops CRRC:$crD, i1imm:$long, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000584 "cmp $crD, $long, $rA, $rB", IntCompare>;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000585def CMPL : XForm_16<31, 32, (ops CRRC:$crD, i1imm:$long, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000586 "cmpl $crD, $long, $rA, $rB", IntCompare>;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000587def CMPW : XForm_16_ext<31, 0, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000588 "cmpw $crD, $rA, $rB", IntCompare>;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000589def CMPD : XForm_16_ext<31, 0, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000590 "cmpd $crD, $rA, $rB", IntCompare>, isPPC64;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000591def CMPLW : XForm_16_ext<31, 32, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000592 "cmplw $crD, $rA, $rB", IntCompare>;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000593def CMPLD : XForm_16_ext<31, 32, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000594 "cmpld $crD, $rA, $rB", IntCompare>, isPPC64;
Chris Lattner88d211f2006-03-12 09:13:49 +0000595}
596let PPC970_Unit = 3 in { // FPU Operations.
Chris Lattner919c0322005-10-01 01:35:02 +0000597//def FCMPO : XForm_17<63, 32, (ops CRRC:$crD, FPRC:$fA, FPRC:$fB),
Jim Laskey53842142005-10-19 19:51:16 +0000598// "fcmpo $crD, $fA, $fB", FPCompare>;
Chris Lattner919c0322005-10-01 01:35:02 +0000599def FCMPUS : XForm_17<63, 0, (ops CRRC:$crD, F4RC:$fA, F4RC:$fB),
Jim Laskey53842142005-10-19 19:51:16 +0000600 "fcmpu $crD, $fA, $fB", FPCompare>;
Chris Lattner919c0322005-10-01 01:35:02 +0000601def FCMPUD : XForm_17<63, 0, (ops CRRC:$crD, F8RC:$fA, F8RC:$fB),
Jim Laskey53842142005-10-19 19:51:16 +0000602 "fcmpu $crD, $fA, $fB", FPCompare>;
Chris Lattner88d211f2006-03-12 09:13:49 +0000603}
604let isLoad = 1, PPC970_Unit = 2 in {
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000605def LFSX : XForm_25<31, 535, (ops F4RC:$frD, memrr:$src),
606 "lfsx $frD, $src", LdStLFDU,
607 [(set F4RC:$frD, (load xaddr:$src))]>;
608def LFDX : XForm_25<31, 599, (ops F8RC:$frD, memrr:$src),
609 "lfdx $frD, $src", LdStLFDU,
610 [(set F8RC:$frD, (load xaddr:$src))]>;
Nate Begemanb816f022004-10-07 22:30:03 +0000611}
Chris Lattner88d211f2006-03-12 09:13:49 +0000612let PPC970_Unit = 3 in { // FPU Operations.
Chris Lattner919c0322005-10-01 01:35:02 +0000613def FCFID : XForm_26<63, 846, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000614 "fcfid $frD, $frB", FPGeneral,
Chris Lattnere6115b32005-10-25 20:41:46 +0000615 [(set F8RC:$frD, (PPCfcfid F8RC:$frB))]>, isPPC64;
Chris Lattner919c0322005-10-01 01:35:02 +0000616def FCTIDZ : XForm_26<63, 815, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000617 "fctidz $frD, $frB", FPGeneral,
Chris Lattnere6115b32005-10-25 20:41:46 +0000618 [(set F8RC:$frD, (PPCfctidz F8RC:$frB))]>, isPPC64;
Chris Lattner919c0322005-10-01 01:35:02 +0000619def FCTIWZ : XForm_26<63, 15, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000620 "fctiwz $frD, $frB", FPGeneral,
Chris Lattnere6115b32005-10-25 20:41:46 +0000621 [(set F8RC:$frD, (PPCfctiwz F8RC:$frB))]>;
Chris Lattner919c0322005-10-01 01:35:02 +0000622def FRSP : XForm_26<63, 12, (ops F4RC:$frD, F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000623 "frsp $frD, $frB", FPGeneral,
Chris Lattner7cb64912005-10-14 04:55:50 +0000624 [(set F4RC:$frD, (fround F8RC:$frB))]>;
Chris Lattner919c0322005-10-01 01:35:02 +0000625def FSQRT : XForm_26<63, 22, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000626 "fsqrt $frD, $frB", FPSqrt,
Chris Lattner919c0322005-10-01 01:35:02 +0000627 [(set F8RC:$frD, (fsqrt F8RC:$frB))]>;
628def FSQRTS : XForm_26<59, 22, (ops F4RC:$frD, F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000629 "fsqrts $frD, $frB", FPSqrt,
Chris Lattnere0b2e632005-10-15 21:44:15 +0000630 [(set F4RC:$frD, (fsqrt F4RC:$frB))]>;
Chris Lattner88d211f2006-03-12 09:13:49 +0000631}
Chris Lattner919c0322005-10-01 01:35:02 +0000632
633/// FMR is split into 3 versions, one for 4/8 byte FP, and one for extending.
Chris Lattner88d211f2006-03-12 09:13:49 +0000634///
635/// Note that these are defined as pseudo-ops on the PPC970 because they are
636/// often coallesced away and we don't want the dispatch group builder to think
637/// that they will fill slots (which could cause the load of a LSU reject to
638/// sneak into a d-group with a store).
Chris Lattner919c0322005-10-01 01:35:02 +0000639def FMRS : XForm_26<63, 72, (ops F4RC:$frD, F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000640 "fmr $frD, $frB", FPGeneral,
Chris Lattner88d211f2006-03-12 09:13:49 +0000641 []>, // (set F4RC:$frD, F4RC:$frB)
642 PPC970_Unit_Pseudo;
Chris Lattner919c0322005-10-01 01:35:02 +0000643def FMRD : XForm_26<63, 72, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000644 "fmr $frD, $frB", FPGeneral,
Chris Lattner88d211f2006-03-12 09:13:49 +0000645 []>, // (set F8RC:$frD, F8RC:$frB)
646 PPC970_Unit_Pseudo;
Chris Lattner919c0322005-10-01 01:35:02 +0000647def FMRSD : XForm_26<63, 72, (ops F8RC:$frD, F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000648 "fmr $frD, $frB", FPGeneral,
Chris Lattner88d211f2006-03-12 09:13:49 +0000649 [(set F8RC:$frD, (fextend F4RC:$frB))]>,
650 PPC970_Unit_Pseudo;
Chris Lattner919c0322005-10-01 01:35:02 +0000651
Chris Lattner88d211f2006-03-12 09:13:49 +0000652let PPC970_Unit = 3 in { // FPU Operations.
Chris Lattner919c0322005-10-01 01:35:02 +0000653// These are artificially split into two different forms, for 4/8 byte FP.
654def FABSS : XForm_26<63, 264, (ops F4RC:$frD, F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000655 "fabs $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000656 [(set F4RC:$frD, (fabs F4RC:$frB))]>;
657def FABSD : XForm_26<63, 264, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000658 "fabs $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000659 [(set F8RC:$frD, (fabs F8RC:$frB))]>;
660def FNABSS : XForm_26<63, 136, (ops F4RC:$frD, F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000661 "fnabs $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000662 [(set F4RC:$frD, (fneg (fabs F4RC:$frB)))]>;
663def FNABSD : XForm_26<63, 136, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000664 "fnabs $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000665 [(set F8RC:$frD, (fneg (fabs F8RC:$frB)))]>;
666def FNEGS : XForm_26<63, 40, (ops F4RC:$frD, F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000667 "fneg $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000668 [(set F4RC:$frD, (fneg F4RC:$frB))]>;
669def FNEGD : XForm_26<63, 40, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000670 "fneg $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000671 [(set F8RC:$frD, (fneg F8RC:$frB))]>;
Chris Lattner88d211f2006-03-12 09:13:49 +0000672}
Chris Lattner919c0322005-10-01 01:35:02 +0000673
Chris Lattner88d211f2006-03-12 09:13:49 +0000674let isStore = 1, noResults = 1, PPC970_Unit = 2 in {
Chris Lattner51269842006-03-01 05:50:56 +0000675def STFIWX: XForm_28<31, 983, (ops F8RC:$frS, memrr:$dst),
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000676 "stfiwx $frS, $dst", LdStUX,
Chris Lattner51269842006-03-01 05:50:56 +0000677 [(PPCstfiwx F8RC:$frS, xoaddr:$dst)]>;
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000678def STFSX : XForm_28<31, 663, (ops F4RC:$frS, memrr:$dst),
679 "stfsx $frS, $dst", LdStUX,
680 [(store F4RC:$frS, xaddr:$dst)]>;
681def STFDX : XForm_28<31, 727, (ops F8RC:$frS, memrr:$dst),
682 "stfdx $frS, $dst", LdStUX,
683 [(store F8RC:$frS, xaddr:$dst)]>;
Nate Begemanb816f022004-10-07 22:30:03 +0000684}
Nate Begeman6b3dc552004-08-29 22:45:13 +0000685
Nate Begeman07aada82004-08-30 02:28:06 +0000686// XL-Form instructions. condition register logical ops.
687//
Chris Lattnere19d0b12005-04-19 04:51:30 +0000688def MCRF : XLForm_3<19, 0, (ops CRRC:$BF, CRRC:$BFA),
Chris Lattner88d211f2006-03-12 09:13:49 +0000689 "mcrf $BF, $BFA", BrMCR>,
690 PPC970_DGroup_First, PPC970_Unit_CRU;
Nate Begeman07aada82004-08-30 02:28:06 +0000691
Chris Lattner88d211f2006-03-12 09:13:49 +0000692// XFX-Form instructions. Instructions that deal with SPRs.
Nate Begeman07aada82004-08-30 02:28:06 +0000693//
Chris Lattner88d211f2006-03-12 09:13:49 +0000694def MFCTR : XFXForm_1_ext<31, 339, 9, (ops GPRC:$rT), "mfctr $rT", SprMFSPR>,
695 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattner1877ec92006-03-13 21:52:10 +0000696def MTCTR : XFXForm_7_ext<31, 467, 9, (ops GPRC:$rS), "mtctr $rS", SprMTSPR>,
697 PPC970_DGroup_First, PPC970_Unit_FXU;
698
699def MTLR : XFXForm_7_ext<31, 467, 8, (ops GPRC:$rS), "mtlr $rS", SprMTSPR>,
700 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattner88d211f2006-03-12 09:13:49 +0000701def MFLR : XFXForm_1_ext<31, 339, 8, (ops GPRC:$rT), "mflr $rT", SprMFSPR>,
702 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattner1877ec92006-03-13 21:52:10 +0000703
704// Move to/from VRSAVE: despite being a SPR, the VRSAVE register is renamed like
705// a GPR on the PPC970. As such, copies in and out have the same performance
706// characteristics as an OR instruction.
707def MTVRSAVE : XFXForm_7_ext<31, 467, 256, (ops GPRC:$rS),
708 "mtspr 256, $rS", IntGeneral>,
Nate Begeman133decd2006-03-15 05:25:05 +0000709 PPC970_DGroup_Single, PPC970_Unit_FXU;
Chris Lattner1877ec92006-03-13 21:52:10 +0000710def MFVRSAVE : XFXForm_1_ext<31, 339, 256, (ops GPRC:$rT),
711 "mfspr $rT, 256", IntGeneral>,
Nate Begeman133decd2006-03-15 05:25:05 +0000712 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattner1877ec92006-03-13 21:52:10 +0000713
Chris Lattner88d211f2006-03-12 09:13:49 +0000714def MFCR : XFXForm_3<31, 19, (ops GPRC:$rT), "mfcr $rT", SprMFCR>,
715 PPC970_MicroCode, PPC970_Unit_CRU;
Chris Lattner28b9cc22005-08-26 22:05:54 +0000716def MTCRF : XFXForm_5<31, 144, (ops crbitm:$FXM, GPRC:$rS),
Chris Lattner88d211f2006-03-12 09:13:49 +0000717 "mtcrf $FXM, $rS", BrMCRX>,
718 PPC970_MicroCode, PPC970_Unit_CRU;
Nate Begeman7ac8e6b2005-11-29 22:42:50 +0000719def MFOCRF: XFXForm_5a<31, 19, (ops GPRC:$rT, crbitm:$FXM),
Chris Lattner88d211f2006-03-12 09:13:49 +0000720 "mfcr $rT, $FXM", SprMFCR>,
721 PPC970_DGroup_First, PPC970_Unit_CRU;
Nate Begeman07aada82004-08-30 02:28:06 +0000722
Nate Begeman07aada82004-08-30 02:28:06 +0000723// XS-Form instructions. Just 'sradi'
724//
Chris Lattner88d211f2006-03-12 09:13:49 +0000725let PPC970_Unit = 1 in { // FXU Operations.
Chris Lattner883059f2005-04-19 05:15:18 +0000726def SRADI : XSForm_1<31, 413, (ops GPRC:$rA, GPRC:$rS, u6imm:$SH),
Jim Laskey53842142005-10-19 19:51:16 +0000727 "sradi $rA, $rS, $SH", IntRotateD>, isPPC64;
Nate Begeman07aada82004-08-30 02:28:06 +0000728
729// XO-Form instructions. Arithmetic instructions that can set overflow bit
730//
Nate Begeman1d9d7422005-10-18 00:28:58 +0000731def ADD4 : XOForm_1<31, 266, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000732 "add $rT, $rA, $rB", IntGeneral,
Chris Lattner218a15d2005-09-02 21:18:00 +0000733 [(set GPRC:$rT, (add GPRC:$rA, GPRC:$rB))]>;
Nate Begeman1d9d7422005-10-18 00:28:58 +0000734def ADD8 : XOForm_1<31, 266, 0, (ops G8RC:$rT, G8RC:$rA, G8RC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000735 "add $rT, $rA, $rB", IntGeneral,
Nate Begeman1d9d7422005-10-18 00:28:58 +0000736 [(set G8RC:$rT, (add G8RC:$rA, G8RC:$rB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000737def ADDC : XOForm_1<31, 10, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000738 "addc $rT, $rA, $rB", IntGeneral,
Chris Lattnerfd977342006-03-13 05:15:10 +0000739 [(set GPRC:$rT, (addc GPRC:$rA, GPRC:$rB))]>,
740 PPC970_DGroup_Cracked;
Chris Lattner14522e32005-04-19 05:21:30 +0000741def ADDE : XOForm_1<31, 138, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000742 "adde $rT, $rA, $rB", IntGeneral,
Nate Begeman551bf3f2006-02-17 05:43:56 +0000743 [(set GPRC:$rT, (adde GPRC:$rA, GPRC:$rB))]>;
Nate Begeman12a92342005-10-20 07:51:08 +0000744def DIVD : XOForm_1<31, 489, 0, (ops G8RC:$rT, G8RC:$rA, G8RC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000745 "divd $rT, $rA, $rB", IntDivD,
Chris Lattner88d211f2006-03-12 09:13:49 +0000746 [(set G8RC:$rT, (sdiv G8RC:$rA, G8RC:$rB))]>, isPPC64,
Chris Lattnerfd977342006-03-13 05:15:10 +0000747 PPC970_DGroup_First, PPC970_DGroup_Cracked;
Nate Begeman12a92342005-10-20 07:51:08 +0000748def DIVDU : XOForm_1<31, 457, 0, (ops G8RC:$rT, G8RC:$rA, G8RC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000749 "divdu $rT, $rA, $rB", IntDivD,
Chris Lattner88d211f2006-03-12 09:13:49 +0000750 [(set G8RC:$rT, (udiv G8RC:$rA, G8RC:$rB))]>, isPPC64,
Chris Lattnerfd977342006-03-13 05:15:10 +0000751 PPC970_DGroup_First, PPC970_DGroup_Cracked;
Chris Lattner14522e32005-04-19 05:21:30 +0000752def DIVW : XOForm_1<31, 491, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000753 "divw $rT, $rA, $rB", IntDivW,
Chris Lattner88d211f2006-03-12 09:13:49 +0000754 [(set GPRC:$rT, (sdiv GPRC:$rA, GPRC:$rB))]>,
Chris Lattnerfd977342006-03-13 05:15:10 +0000755 PPC970_DGroup_First, PPC970_DGroup_Cracked;
Chris Lattner14522e32005-04-19 05:21:30 +0000756def DIVWU : XOForm_1<31, 459, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000757 "divwu $rT, $rA, $rB", IntDivW,
Chris Lattner88d211f2006-03-12 09:13:49 +0000758 [(set GPRC:$rT, (udiv GPRC:$rA, GPRC:$rB))]>,
Chris Lattnerfd977342006-03-13 05:15:10 +0000759 PPC970_DGroup_First, PPC970_DGroup_Cracked;
Nate Begeman12a92342005-10-20 07:51:08 +0000760def MULHD : XOForm_1<31, 73, 0, (ops G8RC:$rT, G8RC:$rA, G8RC:$rB),
761 "mulhd $rT, $rA, $rB", IntMulHW,
762 [(set G8RC:$rT, (mulhs G8RC:$rA, G8RC:$rB))]>;
763def MULHDU : XOForm_1<31, 9, 0, (ops G8RC:$rT, G8RC:$rA, G8RC:$rB),
764 "mulhdu $rT, $rA, $rB", IntMulHWU,
765 [(set G8RC:$rT, (mulhu G8RC:$rA, G8RC:$rB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000766def MULHW : XOForm_1<31, 75, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000767 "mulhw $rT, $rA, $rB", IntMulHW,
Chris Lattner218a15d2005-09-02 21:18:00 +0000768 [(set GPRC:$rT, (mulhs GPRC:$rA, GPRC:$rB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000769def MULHWU : XOForm_1<31, 11, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000770 "mulhwu $rT, $rA, $rB", IntMulHWU,
Chris Lattner218a15d2005-09-02 21:18:00 +0000771 [(set GPRC:$rT, (mulhu GPRC:$rA, GPRC:$rB))]>;
Nate Begeman12a92342005-10-20 07:51:08 +0000772def MULLD : XOForm_1<31, 233, 0, (ops G8RC:$rT, G8RC:$rA, G8RC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000773 "mulld $rT, $rA, $rB", IntMulHD,
Nate Begeman12a92342005-10-20 07:51:08 +0000774 [(set G8RC:$rT, (mul G8RC:$rA, G8RC:$rB))]>, isPPC64;
Chris Lattner14522e32005-04-19 05:21:30 +0000775def MULLW : XOForm_1<31, 235, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000776 "mullw $rT, $rA, $rB", IntMulHW,
Chris Lattner218a15d2005-09-02 21:18:00 +0000777 [(set GPRC:$rT, (mul GPRC:$rA, GPRC:$rB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000778def SUBF : XOForm_1<31, 40, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000779 "subf $rT, $rA, $rB", IntGeneral,
Chris Lattner218a15d2005-09-02 21:18:00 +0000780 [(set GPRC:$rT, (sub GPRC:$rB, GPRC:$rA))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000781def SUBFC : XOForm_1<31, 8, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000782 "subfc $rT, $rA, $rB", IntGeneral,
Chris Lattnerfd977342006-03-13 05:15:10 +0000783 [(set GPRC:$rT, (subc GPRC:$rB, GPRC:$rA))]>,
784 PPC970_DGroup_Cracked;
Chris Lattner14522e32005-04-19 05:21:30 +0000785def SUBFE : XOForm_1<31, 136, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000786 "subfe $rT, $rA, $rB", IntGeneral,
Nate Begeman551bf3f2006-02-17 05:43:56 +0000787 [(set GPRC:$rT, (sube GPRC:$rB, GPRC:$rA))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000788def ADDME : XOForm_3<31, 234, 0, (ops GPRC:$rT, GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +0000789 "addme $rT, $rA", IntGeneral,
Nate Begeman551bf3f2006-02-17 05:43:56 +0000790 [(set GPRC:$rT, (adde GPRC:$rA, immAllOnes))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000791def ADDZE : XOForm_3<31, 202, 0, (ops GPRC:$rT, GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +0000792 "addze $rT, $rA", IntGeneral,
Nate Begeman551bf3f2006-02-17 05:43:56 +0000793 [(set GPRC:$rT, (adde GPRC:$rA, 0))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000794def NEG : XOForm_3<31, 104, 0, (ops GPRC:$rT, GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +0000795 "neg $rT, $rA", IntGeneral,
Chris Lattnerd1cdc702005-09-08 17:01:54 +0000796 [(set GPRC:$rT, (ineg GPRC:$rA))]>;
Nate Begeman551bf3f2006-02-17 05:43:56 +0000797def SUBFME : XOForm_3<31, 232, 0, (ops GPRC:$rT, GPRC:$rA),
798 "subfme $rT, $rA", IntGeneral,
799 [(set GPRC:$rT, (sube immAllOnes, GPRC:$rA))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000800def SUBFZE : XOForm_3<31, 200, 0, (ops GPRC:$rT, GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +0000801 "subfze $rT, $rA", IntGeneral,
Nate Begeman551bf3f2006-02-17 05:43:56 +0000802 [(set GPRC:$rT, (sube 0, GPRC:$rA))]>;
Chris Lattner88d211f2006-03-12 09:13:49 +0000803}
Nate Begeman07aada82004-08-30 02:28:06 +0000804
805// A-Form instructions. Most of the instructions executed in the FPU are of
806// this type.
807//
Chris Lattner88d211f2006-03-12 09:13:49 +0000808let PPC970_Unit = 3 in { // FPU Operations.
Chris Lattner14522e32005-04-19 05:21:30 +0000809def FMADD : AForm_1<63, 29,
Chris Lattner919c0322005-10-01 01:35:02 +0000810 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000811 "fmadd $FRT, $FRA, $FRC, $FRB", FPFused,
Chris Lattner919c0322005-10-01 01:35:02 +0000812 [(set F8RC:$FRT, (fadd (fmul F8RC:$FRA, F8RC:$FRC),
Evan Cheng8c75ef92005-12-14 22:07:12 +0000813 F8RC:$FRB))]>,
814 Requires<[FPContractions]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000815def FMADDS : AForm_1<59, 29,
Chris Lattner919c0322005-10-01 01:35:02 +0000816 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000817 "fmadds $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattnerdff06f42005-10-02 07:46:28 +0000818 [(set F4RC:$FRT, (fadd (fmul F4RC:$FRA, F4RC:$FRC),
Evan Cheng8c75ef92005-12-14 22:07:12 +0000819 F4RC:$FRB))]>,
820 Requires<[FPContractions]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000821def FMSUB : AForm_1<63, 28,
Chris Lattner919c0322005-10-01 01:35:02 +0000822 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000823 "fmsub $FRT, $FRA, $FRC, $FRB", FPFused,
Chris Lattner919c0322005-10-01 01:35:02 +0000824 [(set F8RC:$FRT, (fsub (fmul F8RC:$FRA, F8RC:$FRC),
Evan Cheng8c75ef92005-12-14 22:07:12 +0000825 F8RC:$FRB))]>,
826 Requires<[FPContractions]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000827def FMSUBS : AForm_1<59, 28,
Chris Lattner919c0322005-10-01 01:35:02 +0000828 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000829 "fmsubs $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattnerdff06f42005-10-02 07:46:28 +0000830 [(set F4RC:$FRT, (fsub (fmul F4RC:$FRA, F4RC:$FRC),
Evan Cheng8c75ef92005-12-14 22:07:12 +0000831 F4RC:$FRB))]>,
832 Requires<[FPContractions]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000833def FNMADD : AForm_1<63, 31,
Chris Lattner919c0322005-10-01 01:35:02 +0000834 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000835 "fnmadd $FRT, $FRA, $FRC, $FRB", FPFused,
Chris Lattner919c0322005-10-01 01:35:02 +0000836 [(set F8RC:$FRT, (fneg (fadd (fmul F8RC:$FRA, F8RC:$FRC),
Nate Begemana07da922005-12-14 22:54:33 +0000837 F8RC:$FRB)))]>,
838 Requires<[FPContractions]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000839def FNMADDS : AForm_1<59, 31,
Chris Lattner919c0322005-10-01 01:35:02 +0000840 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000841 "fnmadds $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattnerdff06f42005-10-02 07:46:28 +0000842 [(set F4RC:$FRT, (fneg (fadd (fmul F4RC:$FRA, F4RC:$FRC),
Nate Begemana07da922005-12-14 22:54:33 +0000843 F4RC:$FRB)))]>,
844 Requires<[FPContractions]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000845def FNMSUB : AForm_1<63, 30,
Chris Lattner919c0322005-10-01 01:35:02 +0000846 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000847 "fnmsub $FRT, $FRA, $FRC, $FRB", FPFused,
Chris Lattner919c0322005-10-01 01:35:02 +0000848 [(set F8RC:$FRT, (fneg (fsub (fmul F8RC:$FRA, F8RC:$FRC),
Nate Begemana07da922005-12-14 22:54:33 +0000849 F8RC:$FRB)))]>,
850 Requires<[FPContractions]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000851def FNMSUBS : AForm_1<59, 30,
Chris Lattner919c0322005-10-01 01:35:02 +0000852 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000853 "fnmsubs $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattnerdff06f42005-10-02 07:46:28 +0000854 [(set F4RC:$FRT, (fneg (fsub (fmul F4RC:$FRA, F4RC:$FRC),
Nate Begemana07da922005-12-14 22:54:33 +0000855 F4RC:$FRB)))]>,
856 Requires<[FPContractions]>;
Chris Lattner43f07a42005-10-02 07:07:49 +0000857// FSEL is artificially split into 4 and 8-byte forms for the result. To avoid
858// having 4 of these, force the comparison to always be an 8-byte double (code
859// should use an FMRSD if the input comparison value really wants to be a float)
Chris Lattner867940d2005-10-02 06:58:23 +0000860// and 4/8 byte forms for the result and operand type..
Chris Lattner43f07a42005-10-02 07:07:49 +0000861def FSELD : AForm_1<63, 23,
862 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000863 "fsel $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattner9c73f092005-10-25 20:55:47 +0000864 [(set F8RC:$FRT, (PPCfsel F8RC:$FRA,F8RC:$FRC,F8RC:$FRB))]>;
Chris Lattner43f07a42005-10-02 07:07:49 +0000865def FSELS : AForm_1<63, 23,
Chris Lattner867940d2005-10-02 06:58:23 +0000866 (ops F4RC:$FRT, F8RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000867 "fsel $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattner9c73f092005-10-25 20:55:47 +0000868 [(set F4RC:$FRT, (PPCfsel F8RC:$FRA,F4RC:$FRC,F4RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000869def FADD : AForm_2<63, 21,
Chris Lattner919c0322005-10-01 01:35:02 +0000870 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000871 "fadd $FRT, $FRA, $FRB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000872 [(set F8RC:$FRT, (fadd F8RC:$FRA, F8RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000873def FADDS : AForm_2<59, 21,
Chris Lattner919c0322005-10-01 01:35:02 +0000874 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000875 "fadds $FRT, $FRA, $FRB", FPGeneral,
Chris Lattnerdff06f42005-10-02 07:46:28 +0000876 [(set F4RC:$FRT, (fadd F4RC:$FRA, F4RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000877def FDIV : AForm_2<63, 18,
Chris Lattner919c0322005-10-01 01:35:02 +0000878 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000879 "fdiv $FRT, $FRA, $FRB", FPDivD,
Chris Lattner919c0322005-10-01 01:35:02 +0000880 [(set F8RC:$FRT, (fdiv F8RC:$FRA, F8RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000881def FDIVS : AForm_2<59, 18,
Chris Lattner919c0322005-10-01 01:35:02 +0000882 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000883 "fdivs $FRT, $FRA, $FRB", FPDivS,
Chris Lattnerdff06f42005-10-02 07:46:28 +0000884 [(set F4RC:$FRT, (fdiv F4RC:$FRA, F4RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000885def FMUL : AForm_3<63, 25,
Chris Lattner919c0322005-10-01 01:35:02 +0000886 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000887 "fmul $FRT, $FRA, $FRB", FPFused,
Chris Lattner919c0322005-10-01 01:35:02 +0000888 [(set F8RC:$FRT, (fmul F8RC:$FRA, F8RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000889def FMULS : AForm_3<59, 25,
Chris Lattner919c0322005-10-01 01:35:02 +0000890 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000891 "fmuls $FRT, $FRA, $FRB", FPGeneral,
Chris Lattnerdff06f42005-10-02 07:46:28 +0000892 [(set F4RC:$FRT, (fmul F4RC:$FRA, F4RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000893def FSUB : AForm_2<63, 20,
Chris Lattner919c0322005-10-01 01:35:02 +0000894 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000895 "fsub $FRT, $FRA, $FRB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000896 [(set F8RC:$FRT, (fsub F8RC:$FRA, F8RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000897def FSUBS : AForm_2<59, 20,
Chris Lattner919c0322005-10-01 01:35:02 +0000898 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000899 "fsubs $FRT, $FRA, $FRB", FPGeneral,
Chris Lattnerdff06f42005-10-02 07:46:28 +0000900 [(set F4RC:$FRT, (fsub F4RC:$FRA, F4RC:$FRB))]>;
Chris Lattner88d211f2006-03-12 09:13:49 +0000901}
Nate Begeman07aada82004-08-30 02:28:06 +0000902
Chris Lattner88d211f2006-03-12 09:13:49 +0000903let PPC970_Unit = 1 in { // FXU Operations.
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000904// M-Form instructions. rotate and mask instructions.
905//
Chris Lattner043870d2005-09-09 18:17:41 +0000906let isTwoAddress = 1, isCommutable = 1 in {
907// RLWIMI can be commuted if the rotate amount is zero.
Chris Lattner14522e32005-04-19 05:21:30 +0000908def RLWIMI : MForm_2<20,
Nate Begeman2d4c98d2004-10-16 20:43:38 +0000909 (ops GPRC:$rA, GPRC:$rSi, GPRC:$rS, u5imm:$SH, u5imm:$MB,
Jim Laskey53842142005-10-19 19:51:16 +0000910 u5imm:$ME), "rlwimi $rA, $rS, $SH, $MB, $ME", IntRotate,
Chris Lattnerfd977342006-03-13 05:15:10 +0000911 []>, PPC970_DGroup_Cracked;
Nate Begeman1d9d7422005-10-18 00:28:58 +0000912def RLDIMI : MDForm_1<30, 3,
913 (ops G8RC:$rA, G8RC:$rSi, G8RC:$rS, u6imm:$SH, u6imm:$MB),
Jim Laskey53842142005-10-19 19:51:16 +0000914 "rldimi $rA, $rS, $SH, $MB", IntRotateD,
Nate Begeman2d5aff72005-10-19 18:42:01 +0000915 []>, isPPC64;
Nate Begeman2d4c98d2004-10-16 20:43:38 +0000916}
Chris Lattner14522e32005-04-19 05:21:30 +0000917def RLWINM : MForm_2<21,
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000918 (ops GPRC:$rA, GPRC:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
Jim Laskey53842142005-10-19 19:51:16 +0000919 "rlwinm $rA, $rS, $SH, $MB, $ME", IntGeneral,
Nate Begeman2d5aff72005-10-19 18:42:01 +0000920 []>;
Chris Lattner14522e32005-04-19 05:21:30 +0000921def RLWINMo : MForm_2<21,
Nate Begeman9f833d32005-04-12 00:10:02 +0000922 (ops GPRC:$rA, GPRC:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
Jim Laskey53842142005-10-19 19:51:16 +0000923 "rlwinm. $rA, $rS, $SH, $MB, $ME", IntGeneral,
Chris Lattnerfd977342006-03-13 05:15:10 +0000924 []>, isDOT, PPC970_DGroup_Cracked;
Chris Lattner14522e32005-04-19 05:21:30 +0000925def RLWNM : MForm_2<23,
Nate Begemancd08e4c2005-04-09 20:09:12 +0000926 (ops GPRC:$rA, GPRC:$rS, GPRC:$rB, u5imm:$MB, u5imm:$ME),
Jim Laskey53842142005-10-19 19:51:16 +0000927 "rlwnm $rA, $rS, $rB, $MB, $ME", IntGeneral,
Nate Begeman2d5aff72005-10-19 18:42:01 +0000928 []>;
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000929
930// MD-Form instructions. 64 bit rotate instructions.
931//
Chris Lattner14522e32005-04-19 05:21:30 +0000932def RLDICL : MDForm_1<30, 0,
Nate Begeman1d9d7422005-10-18 00:28:58 +0000933 (ops G8RC:$rA, G8RC:$rS, u6imm:$SH, u6imm:$MB),
Jim Laskey53842142005-10-19 19:51:16 +0000934 "rldicl $rA, $rS, $SH, $MB", IntRotateD,
Nate Begeman2d5aff72005-10-19 18:42:01 +0000935 []>, isPPC64;
Chris Lattner14522e32005-04-19 05:21:30 +0000936def RLDICR : MDForm_1<30, 1,
Nate Begeman1d9d7422005-10-18 00:28:58 +0000937 (ops G8RC:$rA, G8RC:$rS, u6imm:$SH, u6imm:$ME),
Jim Laskey53842142005-10-19 19:51:16 +0000938 "rldicr $rA, $rS, $SH, $ME", IntRotateD,
Nate Begeman2d5aff72005-10-19 18:42:01 +0000939 []>, isPPC64;
Chris Lattner88d211f2006-03-12 09:13:49 +0000940}
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000941
Chris Lattner88d211f2006-03-12 09:13:49 +0000942let PPC970_Unit = 5 in { // VALU Operations.
Nate Begemane4f17a52005-11-23 05:29:52 +0000943// VA-Form instructions. 3-input AltiVec ops.
Nate Begeman9b14f662005-11-29 08:04:45 +0000944def VMADDFP : VAForm_1<46, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB, VRRC:$vC),
945 "vmaddfp $vD, $vA, $vC, $vB", VecFP,
946 [(set VRRC:$vD, (fadd (fmul VRRC:$vA, VRRC:$vC),
Nate Begemana07da922005-12-14 22:54:33 +0000947 VRRC:$vB))]>,
948 Requires<[FPContractions]>;
Nate Begeman9b14f662005-11-29 08:04:45 +0000949def VNMSUBFP: VAForm_1<47, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB, VRRC:$vC),
Nate Begemana07da922005-12-14 22:54:33 +0000950 "vnmsubfp $vD, $vA, $vC, $vB", VecFP,
951 [(set VRRC:$vD, (fneg (fsub (fmul VRRC:$vA,
952 VRRC:$vC),
953 VRRC:$vB)))]>,
954 Requires<[FPContractions]>;
Nate Begemane4f17a52005-11-23 05:29:52 +0000955
956// VX-Form instructions. AltiVec arithmetic ops.
957def VADDFP : VXForm_1<10, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
958 "vaddfp $vD, $vA, $vB", VecFP,
Nate Begeman9b14f662005-11-29 08:04:45 +0000959 [(set VRRC:$vD, (fadd VRRC:$vA, VRRC:$vB))]>;
Nate Begemanb73628b2005-12-30 00:12:56 +0000960def VADDUWM : VXForm_1<128, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
961 "vadduwm $vD, $vA, $vB", VecGeneral,
962 [(set VRRC:$vD, (add VRRC:$vA, VRRC:$vB))]>;
Nate Begemane4f17a52005-11-23 05:29:52 +0000963def VCFSX : VXForm_1<842, (ops VRRC:$vD, u5imm:$UIMM, VRRC:$vB),
964 "vcfsx $vD, $vB, $UIMM", VecFP,
965 []>;
966def VCFUX : VXForm_1<778, (ops VRRC:$vD, u5imm:$UIMM, VRRC:$vB),
967 "vcfux $vD, $vB, $UIMM", VecFP,
968 []>;
Nate Begeman9b14f662005-11-29 08:04:45 +0000969def VCTSXS : VXForm_1<970, (ops VRRC:$vD, u5imm:$UIMM, VRRC:$vB),
970 "vctsxs $vD, $vB, $UIMM", VecFP,
Nate Begemane4f17a52005-11-23 05:29:52 +0000971 []>;
Nate Begeman9b14f662005-11-29 08:04:45 +0000972def VCTUXS : VXForm_1<906, (ops VRRC:$vD, u5imm:$UIMM, VRRC:$vB),
973 "vctuxs $vD, $vB, $UIMM", VecFP,
Nate Begemane4f17a52005-11-23 05:29:52 +0000974 []>;
Nate Begeman9b14f662005-11-29 08:04:45 +0000975def VEXPTEFP : VXForm_2<394, (ops VRRC:$vD, VRRC:$vB),
976 "vexptefp $vD, $vB", VecFP,
977 []>;
978def VLOGEFP : VXForm_2<458, (ops VRRC:$vD, VRRC:$vB),
979 "vlogefp $vD, $vB", VecFP,
980 []>;
981def VMAXFP : VXForm_1<1034, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
982 "vmaxfp $vD, $vA, $vB", VecFP,
983 []>;
984def VMINFP : VXForm_1<1098, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
985 "vminfp $vD, $vA, $vB", VecFP,
986 []>;
987def VREFP : VXForm_2<266, (ops VRRC:$vD, VRRC:$vB),
988 "vrefp $vD, $vB", VecFP,
989 []>;
990def VRFIM : VXForm_2<714, (ops VRRC:$vD, VRRC:$vB),
991 "vrfim $vD, $vB", VecFP,
992 []>;
993def VRFIN : VXForm_2<522, (ops VRRC:$vD, VRRC:$vB),
994 "vrfin $vD, $vB", VecFP,
995 []>;
996def VRFIP : VXForm_2<650, (ops VRRC:$vD, VRRC:$vB),
997 "vrfip $vD, $vB", VecFP,
998 []>;
999def VRFIZ : VXForm_2<586, (ops VRRC:$vD, VRRC:$vB),
1000 "vrfiz $vD, $vB", VecFP,
1001 []>;
1002def VRSQRTEFP : VXForm_2<330, (ops VRRC:$vD, VRRC:$vB),
1003 "vrsqrtefp $vD, $vB", VecFP,
1004 []>;
1005def VSUBFP : VXForm_1<74, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
1006 "vsubfp $vD, $vA, $vB", VecFP,
1007 [(set VRRC:$vD, (fsub VRRC:$vA, VRRC:$vB))]>;
Chris Lattner335fd3c2006-03-16 20:03:58 +00001008def VOR : VXForm_1<1156, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
1009 "vor $vD, $vA, $vB", VecFP,
1010 []>;
Nate Begeman3fb68772005-12-14 00:34:09 +00001011def VXOR : VXForm_1<1220, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
1012 "vxor $vD, $vA, $vB", VecFP,
1013 []>;
1014
1015// VX-Form Pseudo Instructions
1016
1017def V_SET0 : VXForm_setzero<1220, (ops VRRC:$vD),
1018 "vxor $vD, $vD, $vD", VecFP,
1019 []>;
Chris Lattner88d211f2006-03-12 09:13:49 +00001020}
Nate Begemane4f17a52005-11-23 05:29:52 +00001021
Chris Lattner2eb25172005-09-09 00:39:56 +00001022//===----------------------------------------------------------------------===//
Jim Laskeyf5395ce2005-12-16 22:45:29 +00001023// DWARF Pseudo Instructions
1024//
1025
Jim Laskeyabf6d172006-01-05 01:25:28 +00001026def DWARF_LOC : Pseudo<(ops i32imm:$line, i32imm:$col, i32imm:$file),
1027 "; .loc $file, $line, $col",
Jim Laskeyf5395ce2005-12-16 22:45:29 +00001028 [(dwarf_loc (i32 imm:$line), (i32 imm:$col),
Jim Laskeyabf6d172006-01-05 01:25:28 +00001029 (i32 imm:$file))]>;
1030
1031def DWARF_LABEL : Pseudo<(ops i32imm:$id),
1032 "\nLdebug_loc$id:",
1033 [(dwarf_label (i32 imm:$id))]>;
Jim Laskeyf5395ce2005-12-16 22:45:29 +00001034
1035//===----------------------------------------------------------------------===//
Chris Lattner2eb25172005-09-09 00:39:56 +00001036// PowerPC Instruction Patterns
1037//
1038
Chris Lattner30e21a42005-09-26 22:20:16 +00001039// Arbitrary immediate support. Implement in terms of LIS/ORI.
1040def : Pat<(i32 imm:$imm),
1041 (ORI (LIS (HI16 imm:$imm)), (LO16 imm:$imm))>;
Chris Lattner91da8622005-09-28 17:13:15 +00001042
1043// Implement the 'not' operation with the NOR instruction.
1044def NOT : Pat<(not GPRC:$in),
1045 (NOR GPRC:$in, GPRC:$in)>;
1046
Chris Lattner79d0e9f2005-09-28 23:07:13 +00001047// ADD an arbitrary immediate.
1048def : Pat<(add GPRC:$in, imm:$imm),
1049 (ADDIS (ADDI GPRC:$in, (LO16 imm:$imm)), (HA16 imm:$imm))>;
1050// OR an arbitrary immediate.
Chris Lattner2eb25172005-09-09 00:39:56 +00001051def : Pat<(or GPRC:$in, imm:$imm),
1052 (ORIS (ORI GPRC:$in, (LO16 imm:$imm)), (HI16 imm:$imm))>;
Chris Lattner79d0e9f2005-09-28 23:07:13 +00001053// XOR an arbitrary immediate.
Chris Lattner2eb25172005-09-09 00:39:56 +00001054def : Pat<(xor GPRC:$in, imm:$imm),
1055 (XORIS (XORI GPRC:$in, (LO16 imm:$imm)), (HI16 imm:$imm))>;
Nate Begeman551bf3f2006-02-17 05:43:56 +00001056// SUBFIC
Nate Begeman79691bc2006-03-17 22:41:37 +00001057def : Pat<(sub immSExt16:$imm, GPRC:$in),
Nate Begeman551bf3f2006-02-17 05:43:56 +00001058 (SUBFIC GPRC:$in, imm:$imm)>;
Chris Lattner8be1fa52005-10-19 01:38:02 +00001059
Chris Lattnere5cf1222006-01-09 23:20:37 +00001060// Return void support.
1061def : Pat<(ret), (BLR)>;
1062
1063// 64-bit support
Nate Begemanf492f992005-12-16 09:19:13 +00001064def : Pat<(i64 (zext GPRC:$in)),
Chris Lattnerf6cd1472005-10-19 04:32:04 +00001065 (RLDICL (OR4To8 GPRC:$in, GPRC:$in), 0, 32)>;
Nate Begemanf492f992005-12-16 09:19:13 +00001066def : Pat<(i64 (anyext GPRC:$in)),
Chris Lattner8be1fa52005-10-19 01:38:02 +00001067 (OR4To8 GPRC:$in, GPRC:$in)>;
Nate Begemanf492f992005-12-16 09:19:13 +00001068def : Pat<(i32 (trunc G8RC:$in)),
Chris Lattner8be1fa52005-10-19 01:38:02 +00001069 (OR8To4 G8RC:$in, G8RC:$in)>;
1070
Nate Begeman2d5aff72005-10-19 18:42:01 +00001071// SHL
Chris Lattnerbd059822005-12-05 02:34:05 +00001072def : Pat<(shl GPRC:$in, (i32 imm:$imm)),
Nate Begeman2d5aff72005-10-19 18:42:01 +00001073 (RLWINM GPRC:$in, imm:$imm, 0, (SHL32 imm:$imm))>;
Chris Lattnerbd059822005-12-05 02:34:05 +00001074def : Pat<(shl G8RC:$in, (i64 imm:$imm)),
Nate Begeman2d5aff72005-10-19 18:42:01 +00001075 (RLDICR G8RC:$in, imm:$imm, (SHL64 imm:$imm))>;
1076// SRL
Chris Lattnerbd059822005-12-05 02:34:05 +00001077def : Pat<(srl GPRC:$in, (i32 imm:$imm)),
Nate Begeman2d5aff72005-10-19 18:42:01 +00001078 (RLWINM GPRC:$in, (SRL32 imm:$imm), imm:$imm, 31)>;
Chris Lattnerbd059822005-12-05 02:34:05 +00001079def : Pat<(srl G8RC:$in, (i64 imm:$imm)),
Nate Begeman2d5aff72005-10-19 18:42:01 +00001080 (RLDICL G8RC:$in, (SRL64 imm:$imm), imm:$imm)>;
1081
Nate Begeman35ef9132006-01-11 21:21:00 +00001082// ROTL
1083def : Pat<(rotl GPRC:$in, GPRC:$sh),
1084 (RLWNM GPRC:$in, GPRC:$sh, 0, 31)>;
1085def : Pat<(rotl GPRC:$in, (i32 imm:$imm)),
1086 (RLWINM GPRC:$in, imm:$imm, 0, 31)>;
1087
Chris Lattner860e8862005-11-17 07:30:41 +00001088// Hi and Lo for Darwin Global Addresses.
Chris Lattnerd717b192005-12-11 07:45:47 +00001089def : Pat<(PPChi tglobaladdr:$in, 0), (LIS tglobaladdr:$in)>;
1090def : Pat<(PPClo tglobaladdr:$in, 0), (LI tglobaladdr:$in)>;
1091def : Pat<(PPChi tconstpool:$in, 0), (LIS tconstpool:$in)>;
1092def : Pat<(PPClo tconstpool:$in, 0), (LI tconstpool:$in)>;
Chris Lattner490ad082005-11-17 17:52:01 +00001093def : Pat<(add GPRC:$in, (PPChi tglobaladdr:$g, 0)),
1094 (ADDIS GPRC:$in, tglobaladdr:$g)>;
Nate Begeman28a6b022005-12-10 02:36:00 +00001095def : Pat<(add GPRC:$in, (PPChi tconstpool:$g, 0)),
1096 (ADDIS GPRC:$in, tconstpool:$g)>;
Chris Lattner860e8862005-11-17 07:30:41 +00001097
Nate Begeman3fb68772005-12-14 00:34:09 +00001098def : Pat<(fmul VRRC:$vA, VRRC:$vB),
1099 (VMADDFP VRRC:$vA, (V_SET0), VRRC:$vB)>;
1100
Nate Begemana07da922005-12-14 22:54:33 +00001101// Fused negative multiply subtract, alternate pattern
1102def : Pat<(fsub F8RC:$B, (fmul F8RC:$A, F8RC:$C)),
1103 (FNMSUB F8RC:$A, F8RC:$C, F8RC:$B)>,
1104 Requires<[FPContractions]>;
1105def : Pat<(fsub F4RC:$B, (fmul F4RC:$A, F4RC:$C)),
1106 (FNMSUBS F4RC:$A, F4RC:$C, F4RC:$B)>,
1107 Requires<[FPContractions]>;
1108
Nate Begeman993aeb22005-12-13 22:55:22 +00001109// Fused multiply add and multiply sub for packed float. These are represented
1110// separately from the real instructions above, for operations that must have
1111// the additional precision, such as Newton-Rhapson (used by divide, sqrt)
1112def : Pat<(PPCvmaddfp VRRC:$A, VRRC:$B, VRRC:$C),
1113 (VMADDFP VRRC:$A, VRRC:$B, VRRC:$C)>;
1114def : Pat<(PPCvnmsubfp VRRC:$A, VRRC:$B, VRRC:$C),
1115 (VNMSUBFP VRRC:$A, VRRC:$B, VRRC:$C)>;
1116
Chris Lattner4172b102005-12-06 02:10:38 +00001117// Standard shifts. These are represented separately from the real shifts above
1118// so that we can distinguish between shifts that allow 5-bit and 6-bit shift
1119// amounts.
1120def : Pat<(sra GPRC:$rS, GPRC:$rB),
1121 (SRAW GPRC:$rS, GPRC:$rB)>;
1122def : Pat<(srl GPRC:$rS, GPRC:$rB),
1123 (SRW GPRC:$rS, GPRC:$rB)>;
1124def : Pat<(shl GPRC:$rS, GPRC:$rB),
1125 (SLW GPRC:$rS, GPRC:$rB)>;
1126
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001127def : Pat<(i32 (zextload iaddr:$src, i1)),
1128 (LBZ iaddr:$src)>;
1129def : Pat<(i32 (zextload xaddr:$src, i1)),
1130 (LBZX xaddr:$src)>;
1131def : Pat<(i32 (extload iaddr:$src, i1)),
1132 (LBZ iaddr:$src)>;
1133def : Pat<(i32 (extload xaddr:$src, i1)),
1134 (LBZX xaddr:$src)>;
1135def : Pat<(i32 (extload iaddr:$src, i8)),
1136 (LBZ iaddr:$src)>;
1137def : Pat<(i32 (extload xaddr:$src, i8)),
1138 (LBZX xaddr:$src)>;
1139def : Pat<(i32 (extload iaddr:$src, i16)),
1140 (LHZ iaddr:$src)>;
1141def : Pat<(i32 (extload xaddr:$src, i16)),
1142 (LHZX xaddr:$src)>;
1143def : Pat<(f64 (extload iaddr:$src, f32)),
1144 (FMRSD (LFS iaddr:$src))>;
1145def : Pat<(f64 (extload xaddr:$src, f32)),
1146 (FMRSD (LFSX xaddr:$src))>;
1147
Nate Begemanb73628b2005-12-30 00:12:56 +00001148def : Pat<(v4i32 (load xoaddr:$src)),
1149 (v4i32 (LVX xoaddr:$src))>;
1150def : Pat<(store (v4i32 VRRC:$rS), xoaddr:$dst),
1151 (STVX (v4i32 VRRC:$rS), xoaddr:$dst)>;
1152
Chris Lattner528180e2006-03-19 06:10:09 +00001153def : Pat<(v4i32 (undef)), (v4i32 (IMPLICIT_DEF_VRRC))>;
1154
Chris Lattner335fd3c2006-03-16 20:03:58 +00001155
Chris Lattnerea874f32005-09-24 00:41:58 +00001156// Same as above, but using a temporary. FIXME: implement temporaries :)
Chris Lattner4ac85b32005-09-15 21:44:00 +00001157/*
Chris Lattnerc36d0652005-09-14 18:18:39 +00001158def : Pattern<(xor GPRC:$in, imm:$imm),
1159 [(set GPRC:$tmp, (XORI GPRC:$in, (LO16 imm:$imm))),
1160 (XORIS GPRC:$tmp, (HI16 imm:$imm))]>;
Chris Lattner4ac85b32005-09-15 21:44:00 +00001161*/
Chris Lattnerc36d0652005-09-14 18:18:39 +00001162