blob: 7a5214d260d99fd9317500f11927314d937e0d16 [file] [log] [blame]
Vikram S. Adve70bc4b52001-07-21 12:41:50 +00001// $Id$
2//***************************************************************************
3// File:
4// MachineInstr.cpp
5//
6// Purpose:
7//
8//
9// Strategy:
10//
11// History:
12// 7/2/01 - Vikram Adve - Created
13//**************************************************************************/
14
Vikram S. Adve5b795912001-08-28 23:02:39 +000015
Chris Lattner822b4fb2001-09-07 17:18:30 +000016#include "llvm/CodeGen/MachineInstr.h"
Vikram S. Adve5b795912001-08-28 23:02:39 +000017#include "llvm/Method.h"
Chris Lattner68498ce2001-07-21 23:24:48 +000018#include "llvm/ConstPoolVals.h"
19#include "llvm/Instruction.h"
Vikram S. Adve5b795912001-08-28 23:02:39 +000020
Vikram S. Adve70bc4b52001-07-21 12:41:50 +000021
22//************************ Class Implementations **************************/
23
Vikram S. Adve1885da42001-07-31 21:49:28 +000024// Constructor for instructions with fixed #operands (nearly all)
Vikram S. Adve70bc4b52001-07-21 12:41:50 +000025MachineInstr::MachineInstr(MachineOpCode _opCode,
26 OpCodeMask _opCodeMask)
27 : opCode(_opCode),
28 opCodeMask(_opCodeMask),
Vikram S. Adve6a175e02001-07-28 04:06:37 +000029 operands(TargetInstrDescriptors[_opCode].numOperands)
Vikram S. Adve70bc4b52001-07-21 12:41:50 +000030{
Vikram S. Adve1885da42001-07-31 21:49:28 +000031 assert(TargetInstrDescriptors[_opCode].numOperands >= 0);
32}
33
34// Constructor for instructions with variable #operands
35MachineInstr::MachineInstr(MachineOpCode _opCode,
36 unsigned numOperands,
37 OpCodeMask _opCodeMask)
38 : opCode(_opCode),
39 opCodeMask(_opCodeMask),
40 operands(numOperands)
41{
Vikram S. Adve70bc4b52001-07-21 12:41:50 +000042}
43
Vikram S. Adve70bc4b52001-07-21 12:41:50 +000044void
45MachineInstr::SetMachineOperand(unsigned int i,
46 MachineOperand::MachineOperandType operandType,
Ruchira Sasanka45c171e2001-08-07 20:16:52 +000047 Value* _val, bool isdef=false)
Vikram S. Adve70bc4b52001-07-21 12:41:50 +000048{
Vikram S. Adve6a175e02001-07-28 04:06:37 +000049 assert(i < operands.size());
Vikram S. Adve70bc4b52001-07-21 12:41:50 +000050 operands[i].Initialize(operandType, _val);
Vikram S. Adve149977b2001-08-13 16:32:45 +000051 operands[i].isDef = isdef ||
52 TargetInstrDescriptors[opCode].resultPos == (int) i;
Vikram S. Adve70bc4b52001-07-21 12:41:50 +000053}
54
55void
56MachineInstr::SetMachineOperand(unsigned int i,
57 MachineOperand::MachineOperandType operandType,
Ruchira Sasanka45c171e2001-08-07 20:16:52 +000058 int64_t intValue, bool isdef=false)
Vikram S. Adve70bc4b52001-07-21 12:41:50 +000059{
Vikram S. Adve6a175e02001-07-28 04:06:37 +000060 assert(i < operands.size());
Vikram S. Adve70bc4b52001-07-21 12:41:50 +000061 operands[i].InitializeConst(operandType, intValue);
Vikram S. Adve149977b2001-08-13 16:32:45 +000062 operands[i].isDef = isdef ||
63 TargetInstrDescriptors[opCode].resultPos == (int) i;
Vikram S. Adve70bc4b52001-07-21 12:41:50 +000064}
65
66void
67MachineInstr::SetMachineOperand(unsigned int i,
Ruchira Sasanka45c171e2001-08-07 20:16:52 +000068 unsigned int regNum, bool isdef=false)
Vikram S. Adve70bc4b52001-07-21 12:41:50 +000069{
Vikram S. Adve6a175e02001-07-28 04:06:37 +000070 assert(i < operands.size());
Vikram S. Adve70bc4b52001-07-21 12:41:50 +000071 operands[i].InitializeReg(regNum);
Vikram S. Adve149977b2001-08-13 16:32:45 +000072 operands[i].isDef = isdef ||
73 TargetInstrDescriptors[opCode].resultPos == (int) i;
Vikram S. Adve70bc4b52001-07-21 12:41:50 +000074}
75
76void
Ruchira Sasanka0b03c6a2001-08-07 21:01:23 +000077MachineInstr::dump(unsigned int indent) const
Vikram S. Adve70bc4b52001-07-21 12:41:50 +000078{
79 for (unsigned i=0; i < indent; i++)
80 cout << " ";
81
82 cout << *this;
83}
84
85ostream&
86operator<< (ostream& os, const MachineInstr& minstr)
87{
Vikram S. Adve6a175e02001-07-28 04:06:37 +000088 os << TargetInstrDescriptors[minstr.opCode].opCodeString;
Vikram S. Adve70bc4b52001-07-21 12:41:50 +000089
90 for (unsigned i=0, N=minstr.getNumOperands(); i < N; i++)
91 os << "\t" << minstr.getOperand(i);
92
Vikram S. Adve6a175e02001-07-28 04:06:37 +000093#undef DEBUG_VAL_OP_ITERATOR
94#ifdef DEBUG_VAL_OP_ITERATOR
95 os << endl << "\tValue operands are: ";
96 for (MachineInstr::val_op_const_iterator vo(&minstr); ! vo.done(); ++vo)
97 {
98 const Value* val = *vo;
99 os << val << (vo.isDef()? "(def), " : ", ");
100 }
101 os << endl;
102#endif
103
Vikram S. Adve70bc4b52001-07-21 12:41:50 +0000104 return os;
105}
106
Chris Lattnere6fdb112001-09-09 22:26:29 +0000107static inline ostream &OutputOperand(ostream &os, const MachineOperand &mop) {
108 switch (mop.getOperandType()) {
109 case MachineOperand::MO_CCRegister:
110 case MachineOperand::MO_VirtualRegister:
111 return os << "(val " << mop.getVRegValue() << ")";
112 case MachineOperand::MO_MachineRegister:
113 return os << "(" << mop.getMachineRegNum() << ")";
114 default:
115 assert(0 && "Unknown operand type");
116 return os;
117 }
118}
119
120
121ostream &operator<<(ostream &os, const MachineOperand &mop) {
122 switch(mop.opType) {
123 case MachineOperand::MO_VirtualRegister:
124 case MachineOperand::MO_MachineRegister:
125 os << "%reg";
126 return OutputOperand(os, mop);
127 case MachineOperand::MO_CCRegister:
128 os << "%ccreg";
129 return OutputOperand(os, mop);
130
131 case MachineOperand::MO_SignExtendedImmed:
132 return os << mop.immedVal;
133
134 case MachineOperand::MO_UnextendedImmed:
135 return os << mop.immedVal;
136
137 case MachineOperand::MO_PCRelativeDisp:
138 os << "%disp(label ";
139 return OutputOperand(os, mop) << ")";
140
141 default:
142 assert(0 && "Unrecognized operand type");
143 break;
144 }
Vikram S. Adve70bc4b52001-07-21 12:41:50 +0000145
Vikram S. Adve70bc4b52001-07-21 12:41:50 +0000146 return os;
147}
148
149
150//---------------------------------------------------------------------------
151// Target-independent utility routines for creating machine instructions
152//---------------------------------------------------------------------------
153
154
155//------------------------------------------------------------------------
156// Function Set2OperandsFromInstr
157// Function Set3OperandsFromInstr
158//
159// For the common case of 2- and 3-operand arithmetic/logical instructions,
160// set the m/c instr. operands directly from the VM instruction's operands.
161// Check whether the first or second operand is 0 and can use a dedicated "0" register.
162// Check whether the second operand should use an immediate field or register.
163// (First and third operands are never immediates for such instructions.)
164//
165// Arguments:
166// canDiscardResult: Specifies that the result operand can be discarded
167// by using the dedicated "0"
168//
169// op1position, op2position and resultPosition: Specify in which position
170// in the machine instruction the 3 operands (arg1, arg2
171// and result) should go.
172//
173// RETURN VALUE: unsigned int flags, where
174// flags & 0x01 => operand 1 is constant and needs a register
175// flags & 0x02 => operand 2 is constant and needs a register
176//------------------------------------------------------------------------
177
178void
179Set2OperandsFromInstr(MachineInstr* minstr,
180 InstructionNode* vmInstrNode,
Vikram S. Adve6a175e02001-07-28 04:06:37 +0000181 const TargetMachine& target,
Vikram S. Adve70bc4b52001-07-21 12:41:50 +0000182 bool canDiscardResult,
183 int op1Position,
184 int resultPosition)
185{
Vikram S. Adve6a175e02001-07-28 04:06:37 +0000186 Set3OperandsFromInstr(minstr, vmInstrNode, target,
Vikram S. Adve70bc4b52001-07-21 12:41:50 +0000187 canDiscardResult, op1Position,
188 /*op2Position*/ -1, resultPosition);
189}
190
Vikram S. Adve6a175e02001-07-28 04:06:37 +0000191#undef REVERT_TO_EXPLICIT_CONSTANT_CHECKS
192#ifdef REVERT_TO_EXPLICIT_CONSTANT_CHECKS
Vikram S. Adve70bc4b52001-07-21 12:41:50 +0000193unsigned
194Set3OperandsFromInstrJUNK(MachineInstr* minstr,
195 InstructionNode* vmInstrNode,
Vikram S. Adve6a175e02001-07-28 04:06:37 +0000196 const TargetMachine& target,
Vikram S. Adve70bc4b52001-07-21 12:41:50 +0000197 bool canDiscardResult,
198 int op1Position,
199 int op2Position,
200 int resultPosition)
201{
202 assert(op1Position >= 0);
203 assert(resultPosition >= 0);
204
205 unsigned returnFlags = 0x0;
206
Vikram S. Adve5b795912001-08-28 23:02:39 +0000207 // Check if operand 1 is 0. If so, try to use a hardwired 0 register.
Vikram S. Adve70bc4b52001-07-21 12:41:50 +0000208 Value* op1Value = vmInstrNode->leftChild()->getValue();
209 bool isValidConstant;
210 int64_t intValue = GetConstantValueAsSignedInt(op1Value, isValidConstant);
Vikram S. Adve6a175e02001-07-28 04:06:37 +0000211 if (isValidConstant && intValue == 0 && target.zeroRegNum >= 0)
212 minstr->SetMachineOperand(op1Position, /*regNum*/ target.zeroRegNum);
Vikram S. Adve70bc4b52001-07-21 12:41:50 +0000213 else
214 {
215 if (op1Value->getValueType() == Value::ConstantVal)
216 {// value is constant and must be loaded from constant pool
217 returnFlags = returnFlags | (1 << op1Position);
218 }
Vikram S. Adve6a175e02001-07-28 04:06:37 +0000219 minstr->SetMachineOperand(op1Position,MachineOperand::MO_VirtualRegister,
220 op1Value);
Vikram S. Adve70bc4b52001-07-21 12:41:50 +0000221 }
222
Vikram S. Adve5b795912001-08-28 23:02:39 +0000223 // Check if operand 2 (if any) fits in the immed. field of the instruction,
224 // or if it is 0 and can use a dedicated machine register
Vikram S. Adve70bc4b52001-07-21 12:41:50 +0000225 if (op2Position >= 0)
226 {
227 Value* op2Value = vmInstrNode->rightChild()->getValue();
228 int64_t immedValue;
Vikram S. Adve70bc4b52001-07-21 12:41:50 +0000229 unsigned int machineRegNum;
230
231 MachineOperand::MachineOperandType
Vikram S. Adve6a175e02001-07-28 04:06:37 +0000232 op2type = ChooseRegOrImmed(op2Value, minstr->getOpCode(), target,
Vikram S. Adve70bc4b52001-07-21 12:41:50 +0000233 /*canUseImmed*/ true,
Vikram S. Adve6a175e02001-07-28 04:06:37 +0000234 machineRegNum, immedValue);
Vikram S. Adve70bc4b52001-07-21 12:41:50 +0000235
Vikram S. Adve6a175e02001-07-28 04:06:37 +0000236 if (op2type == MachineOperand::MO_MachineRegister)
237 minstr->SetMachineOperand(op2Position, machineRegNum);
238 else if (op2type == MachineOperand::MO_VirtualRegister)
Vikram S. Adve70bc4b52001-07-21 12:41:50 +0000239 {
Vikram S. Adve6a175e02001-07-28 04:06:37 +0000240 if (op2Value->getValueType() == Value::ConstantVal)
241 {// value is constant and must be loaded from constant pool
242 returnFlags = returnFlags | (1 << op2Position);
Vikram S. Adve70bc4b52001-07-21 12:41:50 +0000243 }
Vikram S. Adve6a175e02001-07-28 04:06:37 +0000244 minstr->SetMachineOperand(op2Position, op2type, op2Value);
Vikram S. Adve70bc4b52001-07-21 12:41:50 +0000245 }
246 else
Vikram S. Adve6a175e02001-07-28 04:06:37 +0000247 {
248 assert(op2type != MO_CCRegister);
249 minstr->SetMachineOperand(op2Position, op2type, immedValue);
250 }
Vikram S. Adve70bc4b52001-07-21 12:41:50 +0000251 }
252
253 // If operand 3 (result) can be discarded, use a dead register if one exists
Vikram S. Adve6a175e02001-07-28 04:06:37 +0000254 if (canDiscardResult && target.zeroRegNum >= 0)
Vikram S. Adve149977b2001-08-13 16:32:45 +0000255 minstr->SetMachineOperand(resultPosition, target.zeroRegNum);
Vikram S. Adve70bc4b52001-07-21 12:41:50 +0000256 else
Vikram S. Adve149977b2001-08-13 16:32:45 +0000257 minstr->SetMachineOperand(resultPosition, MachineOperand::MO_VirtualRegister, vmInstrNode->getValue());
Vikram S. Adve70bc4b52001-07-21 12:41:50 +0000258
259 return returnFlags;
260}
Vikram S. Adve6a175e02001-07-28 04:06:37 +0000261#endif
Vikram S. Adve70bc4b52001-07-21 12:41:50 +0000262
263
264void
265Set3OperandsFromInstr(MachineInstr* minstr,
266 InstructionNode* vmInstrNode,
Vikram S. Adve6a175e02001-07-28 04:06:37 +0000267 const TargetMachine& target,
Vikram S. Adve70bc4b52001-07-21 12:41:50 +0000268 bool canDiscardResult,
269 int op1Position,
270 int op2Position,
271 int resultPosition)
272{
273 assert(op1Position >= 0);
274 assert(resultPosition >= 0);
275
276 // operand 1
Vikram S. Adve6a175e02001-07-28 04:06:37 +0000277 minstr->SetMachineOperand(op1Position, MachineOperand::MO_VirtualRegister,
Vikram S. Adve70bc4b52001-07-21 12:41:50 +0000278 vmInstrNode->leftChild()->getValue());
279
280 // operand 2 (if any)
281 if (op2Position >= 0)
Vikram S. Adve6a175e02001-07-28 04:06:37 +0000282 minstr->SetMachineOperand(op2Position, MachineOperand::MO_VirtualRegister,
Vikram S. Adve70bc4b52001-07-21 12:41:50 +0000283 vmInstrNode->rightChild()->getValue());
284
285 // result operand: if it can be discarded, use a dead register if one exists
Vikram S. Adve6a175e02001-07-28 04:06:37 +0000286 if (canDiscardResult && target.zeroRegNum >= 0)
Vikram S. Adve149977b2001-08-13 16:32:45 +0000287 minstr->SetMachineOperand(resultPosition, target.zeroRegNum);
Vikram S. Adve70bc4b52001-07-21 12:41:50 +0000288 else
Vikram S. Adve149977b2001-08-13 16:32:45 +0000289 minstr->SetMachineOperand(resultPosition, MachineOperand::MO_VirtualRegister, vmInstrNode->getValue());
Vikram S. Adve70bc4b52001-07-21 12:41:50 +0000290}
291
292
293MachineOperand::MachineOperandType
294ChooseRegOrImmed(Value* val,
295 MachineOpCode opCode,
Vikram S. Adve6a175e02001-07-28 04:06:37 +0000296 const TargetMachine& target,
Vikram S. Adve70bc4b52001-07-21 12:41:50 +0000297 bool canUseImmed,
Vikram S. Adve70bc4b52001-07-21 12:41:50 +0000298 unsigned int& getMachineRegNum,
299 int64_t& getImmedValue)
300{
Vikram S. Adve6a175e02001-07-28 04:06:37 +0000301 MachineOperand::MachineOperandType opType =
302 MachineOperand::MO_VirtualRegister;
Vikram S. Adve70bc4b52001-07-21 12:41:50 +0000303 getMachineRegNum = 0;
304 getImmedValue = 0;
305
306 // Check for the common case first: argument is not constant
307 //
Chris Lattner990f2a52001-09-09 23:01:32 +0000308 ConstPoolVal *CPV = val->castConstant();
309 if (!CPV) return opType;
310
311 if (CPV->getType() == Type::BoolTy) {
312 ConstPoolBool *CPB = (ConstPoolBool*)CPV;
313 if (!CPB->getValue() && target.zeroRegNum >= 0) {
314 getMachineRegNum = target.zeroRegNum;
315 return MachineOperand::MO_MachineRegister;
316 }
317
318 getImmedValue = 1;
319 return MachineOperand::MO_SignExtendedImmed;
320 }
Vikram S. Adve70bc4b52001-07-21 12:41:50 +0000321
Chris Lattner990f2a52001-09-09 23:01:32 +0000322 if (!CPV->getType()->isIntegral()) return opType;
323
Vikram S. Adve70bc4b52001-07-21 12:41:50 +0000324 // Now get the constant value and check if it fits in the IMMED field.
325 // Take advantage of the fact that the max unsigned value will rarely
326 // fit into any IMMED field and ignore that case (i.e., cast smaller
327 // unsigned constants to signed).
328 //
Chris Lattner990f2a52001-09-09 23:01:32 +0000329 int64_t intValue;
330 if (CPV->getType()->isSigned()) {
331 intValue = ((ConstPoolSInt*)CPV)->getValue();
332 } else {
333 uint64_t V = ((ConstPoolUInt*)CPV)->getValue();
334 if (V >= INT64_MAX) return opType;
335 intValue = (int64_t)V;
336 }
337
338 if (intValue == 0 && target.zeroRegNum >= 0){
339 opType = MachineOperand::MO_MachineRegister;
340 getMachineRegNum = target.zeroRegNum;
341 } else if (canUseImmed &&
342 target.getInstrInfo().constantFitsInImmedField(opCode, intValue)) {
343 opType = MachineOperand::MO_SignExtendedImmed;
344 getImmedValue = intValue;
345 }
Vikram S. Adve70bc4b52001-07-21 12:41:50 +0000346
347 return opType;
348}
Vikram S. Adve5b795912001-08-28 23:02:39 +0000349
350
351void
Chris Lattner56786d22001-09-09 19:52:23 +0000352PrintMachineInstructions(const Method* method)
Vikram S. Adve5b795912001-08-28 23:02:39 +0000353{
354 cout << "\n" << method->getReturnType()
355 << " \"" << method->getName() << "\"" << endl;
356
357 for (Method::const_iterator BI = method->begin(); BI != method->end(); ++BI)
358 {
Chris Lattner56786d22001-09-09 19:52:23 +0000359 const BasicBlock* bb = *BI;
Vikram S. Adve5b795912001-08-28 23:02:39 +0000360 cout << "\n"
361 << (bb->hasName()? bb->getName() : "Label")
362 << " (" << bb << ")" << ":"
363 << endl;
364
Chris Lattner56786d22001-09-09 19:52:23 +0000365 const MachineCodeForBasicBlock& mvec = bb->getMachineInstrVec();
Vikram S. Adve5b795912001-08-28 23:02:39 +0000366 for (unsigned i=0; i < mvec.size(); i++)
367 cout << "\t" << *mvec[i] << endl;
368 }
369 cout << endl << "End method \"" << method->getName() << "\""
370 << endl << endl;
371}