blob: c0bd237f2ed3d77ee01c355015e86c2c549ce782 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Chris Lattnerd10a53d2010-03-08 18:51:21 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
Evan Cheng5657c012009-07-29 02:18:14 +000037def SDT_ARMBr2JT : SDTypeProfile<0, 4,
38 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
39 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
40
Evan Cheng218977b2010-07-13 19:27:42 +000041def SDT_ARMBCC_i64 : SDTypeProfile<0, 6,
42 [SDTCisVT<0, i32>,
43 SDTCisVT<1, i32>, SDTCisVT<2, i32>,
44 SDTCisVT<3, i32>, SDTCisVT<4, i32>,
45 SDTCisVT<5, OtherVT>]>;
46
Bill Wendlingac3b9352010-08-29 03:02:28 +000047def SDT_ARMAnd : SDTypeProfile<1, 2,
48 [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
49 SDTCisVT<2, i32>]>;
50
Evan Chenga8e29892007-01-19 07:51:42 +000051def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
52
53def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
54 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
55
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000056def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbacha87ded22010-02-08 23:22:00 +000057def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>,
58 SDTCisInt<2>]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +000059def SDT_ARMEH_SJLJ_Longjmp: SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisInt<1>]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000060
Bob Wilsonf74a4292010-10-30 00:54:37 +000061def SDT_ARMMEMBARRIER : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbach3728e962009-12-10 00:11:09 +000062
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +000063def SDT_ARMPREFETCH : SDTypeProfile<0, 3, [SDTCisPtrTy<0>, SDTCisSameAs<1, 2>,
64 SDTCisInt<1>]>;
65
Dale Johannesen51e28e62010-06-03 21:09:53 +000066def SDT_ARMTCRET : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
67
Jim Grosbach469bbdb2010-07-16 23:05:05 +000068def SDT_ARMBFI : SDTypeProfile<1, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
69 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
70
Evan Cheng342e3162011-08-30 01:34:54 +000071def SDTBinaryArithWithFlags : SDTypeProfile<2, 2,
72 [SDTCisSameAs<0, 2>,
73 SDTCisSameAs<0, 3>,
74 SDTCisInt<0>, SDTCisVT<1, i32>]>;
75
76// SDTBinaryArithWithFlagsInOut - RES1, CPSR = op LHS, RHS, CPSR
77def SDTBinaryArithWithFlagsInOut : SDTypeProfile<2, 3,
78 [SDTCisSameAs<0, 2>,
79 SDTCisSameAs<0, 3>,
80 SDTCisInt<0>,
81 SDTCisVT<1, i32>,
82 SDTCisVT<4, i32>]>;
Evan Chenga8e29892007-01-19 07:51:42 +000083// Node definitions.
84def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Cheng53519f02011-01-21 18:55:51 +000085def ARMWrapperDYN : SDNode<"ARMISD::WrapperDYN", SDTIntUnaryOp>;
Evan Cheng9fe20092011-01-20 08:34:58 +000086def ARMWrapperPIC : SDNode<"ARMISD::WrapperPIC", SDTIntUnaryOp>;
Evan Cheng53519f02011-01-21 18:55:51 +000087def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000088
Bill Wendlingc69107c2007-11-13 09:19:02 +000089def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Chris Lattner036609b2010-12-23 18:28:41 +000090 [SDNPHasChain, SDNPOutGlue]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000091def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Chris Lattner036609b2010-12-23 18:28:41 +000092 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000093
94def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000095 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000096 SDNPVariadic]>;
Evan Cheng277f0742007-06-19 21:05:09 +000097def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000098 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000099 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000100def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +0000101 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +0000102 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000103
Chris Lattner48be23c2008-01-15 22:02:54 +0000104def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Chris Lattner036609b2010-12-23 18:28:41 +0000105 [SDNPHasChain, SDNPOptInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000106
107def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
Chris Lattner036609b2010-12-23 18:28:41 +0000108 [SDNPInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000109
110def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
Chris Lattner036609b2010-12-23 18:28:41 +0000111 [SDNPHasChain, SDNPInGlue, SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000112
113def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
114 [SDNPHasChain]>;
Evan Cheng5657c012009-07-29 02:18:14 +0000115def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
116 [SDNPHasChain]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000117
Evan Cheng218977b2010-07-13 19:27:42 +0000118def ARMBcci64 : SDNode<"ARMISD::BCC_i64", SDT_ARMBCC_i64,
119 [SDNPHasChain]>;
120
Evan Chenga8e29892007-01-19 07:51:42 +0000121def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
Chris Lattner036609b2010-12-23 18:28:41 +0000122 [SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000123
David Goodwinc0309b42009-06-29 15:33:01 +0000124def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
Chris Lattner036609b2010-12-23 18:28:41 +0000125 [SDNPOutGlue, SDNPCommutative]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000126
Evan Chenga8e29892007-01-19 07:51:42 +0000127def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
128
Chris Lattner036609b2010-12-23 18:28:41 +0000129def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
130def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
131def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInGlue ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000132
Evan Cheng342e3162011-08-30 01:34:54 +0000133def ARMaddc : SDNode<"ARMISD::ADDC", SDTBinaryArithWithFlags,
134 [SDNPCommutative]>;
135def ARMsubc : SDNode<"ARMISD::SUBC", SDTBinaryArithWithFlags>;
136def ARMadde : SDNode<"ARMISD::ADDE", SDTBinaryArithWithFlagsInOut>;
137def ARMsube : SDNode<"ARMISD::SUBE", SDTBinaryArithWithFlagsInOut>;
138
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000139def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbach23ff7cf2010-05-26 20:22:18 +0000140def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP",
141 SDT_ARMEH_SJLJ_Setjmp, [SDNPHasChain]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +0000142def ARMeh_sjlj_longjmp: SDNode<"ARMISD::EH_SJLJ_LONGJMP",
Jim Grosbache4ad3872010-10-19 23:27:08 +0000143 SDT_ARMEH_SJLJ_Longjmp, [SDNPHasChain]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000144
Evan Cheng11db0682010-08-11 06:22:01 +0000145def ARMMemBarrier : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIER,
146 [SDNPHasChain]>;
Bob Wilsonf74a4292010-10-30 00:54:37 +0000147def ARMMemBarrierMCR : SDNode<"ARMISD::MEMBARRIER_MCR", SDT_ARMMEMBARRIER,
Evan Cheng11db0682010-08-11 06:22:01 +0000148 [SDNPHasChain]>;
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +0000149def ARMPreload : SDNode<"ARMISD::PRELOAD", SDT_ARMPREFETCH,
Evan Chengdfed19f2010-11-03 06:34:55 +0000150 [SDNPHasChain, SDNPMayLoad, SDNPMayStore]>;
Jim Grosbach3728e962009-12-10 00:11:09 +0000151
Evan Chengf609bb82010-01-19 00:44:15 +0000152def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>;
153
Jim Grosbacha9a968d2010-10-22 23:48:29 +0000154def ARMtcret : SDNode<"ARMISD::TC_RETURN", SDT_ARMTCRET,
Chris Lattner036609b2010-12-23 18:28:41 +0000155 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +0000156
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000157
158def ARMbfi : SDNode<"ARMISD::BFI", SDT_ARMBFI>;
159
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000160//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000161// ARM Instruction Predicate Definitions.
162//
Evan Chengebdeeab2011-07-08 01:53:10 +0000163def HasV4T : Predicate<"Subtarget->hasV4TOps()">,
164 AssemblerPredicate<"HasV4TOps">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000165def NoV4T : Predicate<"!Subtarget->hasV4TOps()">;
166def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000167def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">,
168 AssemblerPredicate<"HasV5TEOps">;
169def HasV6 : Predicate<"Subtarget->hasV6Ops()">,
170 AssemblerPredicate<"HasV6Ops">;
Anton Korobeynikov4d728602011-01-01 20:38:38 +0000171def NoV6 : Predicate<"!Subtarget->hasV6Ops()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000172def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">,
173 AssemblerPredicate<"HasV6T2Ops">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000174def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000175def HasV7 : Predicate<"Subtarget->hasV7Ops()">,
176 AssemblerPredicate<"HasV7Ops">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000177def NoVFP : Predicate<"!Subtarget->hasVFP2()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000178def HasVFP2 : Predicate<"Subtarget->hasVFP2()">,
179 AssemblerPredicate<"FeatureVFP2">;
180def HasVFP3 : Predicate<"Subtarget->hasVFP3()">,
181 AssemblerPredicate<"FeatureVFP3">;
Anton Korobeynikov4b4e6222012-01-22 12:07:33 +0000182def HasVFP4 : Predicate<"Subtarget->hasVFP4()">,
183 AssemblerPredicate<"FeatureVFP4">;
184def NoVFP4 : Predicate<"!Subtarget->hasVFP4()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000185def HasNEON : Predicate<"Subtarget->hasNEON()">,
186 AssemblerPredicate<"FeatureNEON">;
Sebastian Pop74bebde2012-03-05 17:39:52 +0000187def HasNEON2 : Predicate<"Subtarget->hasNEON2()">,
188 AssemblerPredicate<"FeatureNEON2">;
189def NoNEON2 : Predicate<"!Subtarget->hasNEON2()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000190def HasFP16 : Predicate<"Subtarget->hasFP16()">,
191 AssemblerPredicate<"FeatureFP16">;
192def HasDivide : Predicate<"Subtarget->hasDivide()">,
193 AssemblerPredicate<"FeatureHWDiv">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000194def HasT2ExtractPack : Predicate<"Subtarget->hasT2ExtractPack()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000195 AssemblerPredicate<"FeatureT2XtPk">;
Jim Grosbacha7603982011-07-01 21:12:19 +0000196def HasThumb2DSP : Predicate<"Subtarget->hasThumb2DSP()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000197 AssemblerPredicate<"FeatureDSPThumb2">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000198def HasDB : Predicate<"Subtarget->hasDataBarrier()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000199 AssemblerPredicate<"FeatureDB">;
Evan Chengdfed19f2010-11-03 06:34:55 +0000200def HasMP : Predicate<"Subtarget->hasMPExtension()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000201 AssemblerPredicate<"FeatureMP">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000202def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
David Goodwin42a83f22009-08-04 17:53:06 +0000203def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000204def IsThumb : Predicate<"Subtarget->isThumb()">,
205 AssemblerPredicate<"ModeThumb">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000206def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000207def IsThumb2 : Predicate<"Subtarget->isThumb2()">,
208 AssemblerPredicate<"ModeThumb,FeatureThumb2">;
James Molloyacad68d2011-09-28 14:21:38 +0000209def IsMClass : Predicate<"Subtarget->isMClass()">,
210 AssemblerPredicate<"FeatureMClass">;
211def IsARClass : Predicate<"!Subtarget->isMClass()">,
212 AssemblerPredicate<"!FeatureMClass">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000213def IsARM : Predicate<"!Subtarget->isThumb()">,
214 AssemblerPredicate<"!ModeThumb">;
Evan Chengafff9412011-12-20 18:26:50 +0000215def IsIOS : Predicate<"Subtarget->isTargetIOS()">;
216def IsNotIOS : Predicate<"!Subtarget->isTargetIOS()">;
David Meyer928698b2011-10-18 05:29:23 +0000217def IsNaCl : Predicate<"Subtarget->isTargetNaCl()">;
Evan Chenga8e29892007-01-19 07:51:42 +0000218
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000219// FIXME: Eventually this will be just "hasV6T2Ops".
Bill Wendling10ce7f32010-08-29 11:31:07 +0000220def UseMovt : Predicate<"Subtarget->useMovt()">;
221def DontUseMovt : Predicate<"!Subtarget->useMovt()">;
Evan Cheng48575f62010-12-05 22:04:16 +0000222def UseFPVMLx : Predicate<"Subtarget->useFPVMLx()">;
Jim Grosbach26767372010-03-24 22:31:46 +0000223
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000224//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000225// ARM Flag Definitions.
226
227class RegConstraint<string C> {
228 string Constraints = C;
229}
230
231//===----------------------------------------------------------------------===//
232// ARM specific transformation functions and pattern fragments.
233//
234
Evan Chenga8e29892007-01-19 07:51:42 +0000235// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
236// so_imm_neg def below.
237def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000238 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000239}]>;
240
241// so_imm_not_XFORM - Return a so_imm value packed into the format described for
242// so_imm_not def below.
243def so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000244 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000245}]>;
246
Evan Chenga8e29892007-01-19 07:51:42 +0000247/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
Eric Christopher8f232d32011-04-28 05:49:04 +0000248def imm16_31 : ImmLeaf<i32, [{
249 return (int32_t)Imm >= 16 && (int32_t)Imm < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000250}]>;
251
Jim Grosbach3bc8a3d2011-12-08 00:31:07 +0000252def so_imm_neg_asmoperand : AsmOperandClass { let Name = "ARMSOImmNeg"; }
253def so_imm_neg : Operand<i32>, PatLeaf<(imm), [{
Jim Grosbachb22e70d2012-03-29 21:19:52 +0000254 int64_t Value = -(int)N->getZExtValue();
255 return Value && ARM_AM::getSOImmVal(Value) != -1;
Jim Grosbach3bc8a3d2011-12-08 00:31:07 +0000256 }], so_imm_neg_XFORM> {
257 let ParserMatchClass = so_imm_neg_asmoperand;
258}
Evan Chenga8e29892007-01-19 07:51:42 +0000259
Jim Grosbache70ec842011-10-28 22:50:54 +0000260// Note: this pattern doesn't require an encoder method and such, as it's
261// only used on aliases (Pat<> and InstAlias<>). The actual encoding
Jim Grosbach5dca1c92011-12-14 18:12:37 +0000262// is handled by the destination instructions, which use so_imm.
Jim Grosbache70ec842011-10-28 22:50:54 +0000263def so_imm_not_asmoperand : AsmOperandClass { let Name = "ARMSOImmNot"; }
Jim Grosbach3bc8a3d2011-12-08 00:31:07 +0000264def so_imm_not : Operand<i32>, PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000265 return ARM_AM::getSOImmVal(~(uint32_t)N->getZExtValue()) != -1;
Jim Grosbache70ec842011-10-28 22:50:54 +0000266 }], so_imm_not_XFORM> {
267 let ParserMatchClass = so_imm_not_asmoperand;
268}
Evan Chenga8e29892007-01-19 07:51:42 +0000269
270// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
271def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000272 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000273}]>;
274
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000275/// Split a 32-bit immediate into two 16 bit parts.
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000276def hi16 : SDNodeXForm<imm, [{
277 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
278}]>;
279
280def lo16AllZero : PatLeaf<(i32 imm), [{
281 // Returns true if all low 16-bits are 0.
282 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000283}], hi16>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000284
Evan Cheng342e3162011-08-30 01:34:54 +0000285class BinOpWithFlagFrag<dag res> :
286 PatFrag<(ops node:$LHS, node:$RHS, node:$FLAG), res>;
Evan Cheng37f25d92008-08-28 23:39:26 +0000287class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
288class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000289
Evan Chengc4af4632010-11-17 20:13:28 +0000290// An 'and' node with a single use.
291def and_su : PatFrag<(ops node:$lhs, node:$rhs), (and node:$lhs, node:$rhs), [{
292 return N->hasOneUse();
293}]>;
294
295// An 'xor' node with a single use.
296def xor_su : PatFrag<(ops node:$lhs, node:$rhs), (xor node:$lhs, node:$rhs), [{
297 return N->hasOneUse();
298}]>;
299
Evan Cheng48575f62010-12-05 22:04:16 +0000300// An 'fmul' node with a single use.
301def fmul_su : PatFrag<(ops node:$lhs, node:$rhs), (fmul node:$lhs, node:$rhs),[{
302 return N->hasOneUse();
303}]>;
304
305// An 'fadd' node which checks for single non-hazardous use.
306def fadd_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fadd node:$lhs, node:$rhs),[{
307 return hasNoVMLxHazardUse(N);
308}]>;
309
310// An 'fsub' node which checks for single non-hazardous use.
311def fsub_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fsub node:$lhs, node:$rhs),[{
312 return hasNoVMLxHazardUse(N);
313}]>;
314
Evan Chenga8e29892007-01-19 07:51:42 +0000315//===----------------------------------------------------------------------===//
316// Operand Definitions.
317//
318
Jim Grosbach9588c102011-11-12 00:58:43 +0000319// Immediate operands with a shared generic asm render method.
320class ImmAsmOperand : AsmOperandClass { let RenderMethod = "addImmOperands"; }
321
Evan Chenga8e29892007-01-19 07:51:42 +0000322// Branch target.
Jason W Kim685c3502011-02-04 19:47:15 +0000323// FIXME: rename brtarget to t2_brtarget
Jim Grosbachc466b932010-11-11 18:04:49 +0000324def brtarget : Operand<OtherVT> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000325 let EncoderMethod = "getBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000326 let OperandType = "OPERAND_PCREL";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000327 let DecoderMethod = "DecodeT2BROperand";
Jim Grosbachc466b932010-11-11 18:04:49 +0000328}
Evan Chenga8e29892007-01-19 07:51:42 +0000329
Jason W Kim685c3502011-02-04 19:47:15 +0000330// FIXME: get rid of this one?
Owen Andersonc2666002010-12-13 19:31:11 +0000331def uncondbrtarget : Operand<OtherVT> {
332 let EncoderMethod = "getUnconditionalBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000333 let OperandType = "OPERAND_PCREL";
Owen Andersonc2666002010-12-13 19:31:11 +0000334}
335
Jason W Kim685c3502011-02-04 19:47:15 +0000336// Branch target for ARM. Handles conditional/unconditional
337def br_target : Operand<OtherVT> {
338 let EncoderMethod = "getARMBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000339 let OperandType = "OPERAND_PCREL";
Jason W Kim685c3502011-02-04 19:47:15 +0000340}
341
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000342// Call target.
Jason W Kim685c3502011-02-04 19:47:15 +0000343// FIXME: rename bltarget to t2_bl_target?
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000344def bltarget : Operand<i32> {
345 // Encoded the same as branch targets.
Chris Lattner2ac19022010-11-15 05:19:05 +0000346 let EncoderMethod = "getBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000347 let OperandType = "OPERAND_PCREL";
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000348}
349
Jason W Kim685c3502011-02-04 19:47:15 +0000350// Call target for ARM. Handles conditional/unconditional
351// FIXME: rename bl_target to t2_bltarget?
352def bl_target : Operand<i32> {
Jim Grosbach7b25ecf2012-02-27 21:36:23 +0000353 let EncoderMethod = "getARMBLTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000354 let OperandType = "OPERAND_PCREL";
Jason W Kim685c3502011-02-04 19:47:15 +0000355}
356
Owen Andersonf1eab592011-08-26 23:32:08 +0000357def blx_target : Operand<i32> {
Owen Andersonf1eab592011-08-26 23:32:08 +0000358 let EncoderMethod = "getARMBLXTargetOpValue";
359 let OperandType = "OPERAND_PCREL";
360}
Jason W Kim685c3502011-02-04 19:47:15 +0000361
Evan Chenga8e29892007-01-19 07:51:42 +0000362// A list of registers separated by comma. Used by load/store multiple.
Jim Grosbach1610a702011-07-25 20:06:30 +0000363def RegListAsmOperand : AsmOperandClass { let Name = "RegList"; }
Bill Wendling04863d02010-11-13 10:40:19 +0000364def reglist : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000365 let EncoderMethod = "getRegisterListOpValue";
Bill Wendling04863d02010-11-13 10:40:19 +0000366 let ParserMatchClass = RegListAsmOperand;
367 let PrintMethod = "printRegisterList";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000368 let DecoderMethod = "DecodeRegListOperand";
Bill Wendling04863d02010-11-13 10:40:19 +0000369}
370
Jim Grosbach1610a702011-07-25 20:06:30 +0000371def DPRRegListAsmOperand : AsmOperandClass { let Name = "DPRRegList"; }
Bill Wendling0f630752010-11-17 04:32:08 +0000372def dpr_reglist : Operand<i32> {
373 let EncoderMethod = "getRegisterListOpValue";
374 let ParserMatchClass = DPRRegListAsmOperand;
375 let PrintMethod = "printRegisterList";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000376 let DecoderMethod = "DecodeDPRRegListOperand";
Bill Wendling0f630752010-11-17 04:32:08 +0000377}
378
Jim Grosbach1610a702011-07-25 20:06:30 +0000379def SPRRegListAsmOperand : AsmOperandClass { let Name = "SPRRegList"; }
Bill Wendling0f630752010-11-17 04:32:08 +0000380def spr_reglist : Operand<i32> {
381 let EncoderMethod = "getRegisterListOpValue";
382 let ParserMatchClass = SPRRegListAsmOperand;
383 let PrintMethod = "printRegisterList";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000384 let DecoderMethod = "DecodeSPRRegListOperand";
Bill Wendling0f630752010-11-17 04:32:08 +0000385}
386
Evan Chenga8e29892007-01-19 07:51:42 +0000387// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
388def cpinst_operand : Operand<i32> {
389 let PrintMethod = "printCPInstOperand";
390}
391
Evan Chenga8e29892007-01-19 07:51:42 +0000392// Local PC labels.
393def pclabel : Operand<i32> {
394 let PrintMethod = "printPCLabel";
395}
396
Jim Grosbach5d14f9b2010-12-01 19:47:31 +0000397// ADR instruction labels.
398def adrlabel : Operand<i32> {
399 let EncoderMethod = "getAdrLabelOpValue";
400}
401
Owen Anderson498ec202010-10-27 22:49:00 +0000402def neon_vcvt_imm32 : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000403 let EncoderMethod = "getNEONVcvtImm32OpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000404 let DecoderMethod = "DecodeVCVTImmOperand";
Owen Anderson498ec202010-10-27 22:49:00 +0000405}
406
Jim Grosbachb35ad412010-10-13 19:56:10 +0000407// rot_imm: An integer that encodes a rotate amount. Must be 8, 16, or 24.
Jim Grosbach85bfd3b2011-07-26 21:28:43 +0000408def rot_imm_XFORM: SDNodeXForm<imm, [{
409 switch (N->getZExtValue()){
410 default: assert(0);
411 case 0: return CurDAG->getTargetConstant(0, MVT::i32);
412 case 8: return CurDAG->getTargetConstant(1, MVT::i32);
413 case 16: return CurDAG->getTargetConstant(2, MVT::i32);
414 case 24: return CurDAG->getTargetConstant(3, MVT::i32);
415 }
416}]>;
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000417def RotImmAsmOperand : AsmOperandClass {
418 let Name = "RotImm";
419 let ParserMethod = "parseRotImm";
420}
Jim Grosbach85bfd3b2011-07-26 21:28:43 +0000421def rot_imm : Operand<i32>, PatLeaf<(i32 imm), [{
422 int32_t v = N->getZExtValue();
423 return v == 8 || v == 16 || v == 24; }],
424 rot_imm_XFORM> {
425 let PrintMethod = "printRotImmOperand";
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000426 let ParserMatchClass = RotImmAsmOperand;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000427}
428
Bob Wilson22f5dc72010-08-16 18:27:34 +0000429// shift_imm: An integer that encodes a shift amount and the type of shift
Jim Grosbach580f4a92011-07-25 22:20:28 +0000430// (asr or lsl). The 6-bit immediate encodes as:
431// {5} 0 ==> lsl
432// 1 asr
433// {4-0} imm5 shift amount.
434// asr #32 encoded as imm5 == 0.
435def ShifterImmAsmOperand : AsmOperandClass {
436 let Name = "ShifterImm";
437 let ParserMethod = "parseShifterImm";
438}
Bob Wilson22f5dc72010-08-16 18:27:34 +0000439def shift_imm : Operand<i32> {
440 let PrintMethod = "printShiftImmOperand";
Jim Grosbach580f4a92011-07-25 22:20:28 +0000441 let ParserMatchClass = ShifterImmAsmOperand;
Bob Wilson22f5dc72010-08-16 18:27:34 +0000442}
443
Owen Anderson92a20222011-07-21 18:54:16 +0000444// shifter_operand operands: so_reg_reg, so_reg_imm, and so_imm.
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000445def ShiftedRegAsmOperand : AsmOperandClass { let Name = "RegShiftedReg"; }
Owen Anderson92a20222011-07-21 18:54:16 +0000446def so_reg_reg : Operand<i32>, // reg reg imm
447 ComplexPattern<i32, 3, "SelectRegShifterOperand",
448 [shl, srl, sra, rotr]> {
Owen Anderson152d4a42011-07-21 23:38:37 +0000449 let EncoderMethod = "getSORegRegOpValue";
450 let PrintMethod = "printSORegRegOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000451 let DecoderMethod = "DecodeSORegRegOperand";
Jim Grosbache8606dc2011-07-13 17:50:29 +0000452 let ParserMatchClass = ShiftedRegAsmOperand;
Owen Andersonde317f42011-08-09 23:33:27 +0000453 let MIOperandInfo = (ops GPRnopc, GPRnopc, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000454}
Owen Anderson92a20222011-07-21 18:54:16 +0000455
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000456def ShiftedImmAsmOperand : AsmOperandClass { let Name = "RegShiftedImm"; }
Owen Anderson92a20222011-07-21 18:54:16 +0000457def so_reg_imm : Operand<i32>, // reg imm
Owen Anderson152d4a42011-07-21 23:38:37 +0000458 ComplexPattern<i32, 2, "SelectImmShifterOperand",
Owen Anderson92a20222011-07-21 18:54:16 +0000459 [shl, srl, sra, rotr]> {
Owen Anderson152d4a42011-07-21 23:38:37 +0000460 let EncoderMethod = "getSORegImmOpValue";
461 let PrintMethod = "printSORegImmOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000462 let DecoderMethod = "DecodeSORegImmOperand";
Owen Anderson92a20222011-07-21 18:54:16 +0000463 let ParserMatchClass = ShiftedImmAsmOperand;
Jim Grosbache4616ac2011-07-25 21:04:58 +0000464 let MIOperandInfo = (ops GPR, i32imm);
Owen Anderson152d4a42011-07-21 23:38:37 +0000465}
466
467// FIXME: Does this need to be distinct from so_reg?
468def shift_so_reg_reg : Operand<i32>, // reg reg imm
469 ComplexPattern<i32, 3, "SelectShiftRegShifterOperand",
470 [shl,srl,sra,rotr]> {
471 let EncoderMethod = "getSORegRegOpValue";
472 let PrintMethod = "printSORegRegOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000473 let DecoderMethod = "DecodeSORegRegOperand";
Jim Grosbach40a86ee2011-11-16 21:50:05 +0000474 let ParserMatchClass = ShiftedRegAsmOperand;
Jim Grosbache4616ac2011-07-25 21:04:58 +0000475 let MIOperandInfo = (ops GPR, GPR, i32imm);
Owen Anderson92a20222011-07-21 18:54:16 +0000476}
477
Jim Grosbache8606dc2011-07-13 17:50:29 +0000478// FIXME: Does this need to be distinct from so_reg?
Owen Anderson152d4a42011-07-21 23:38:37 +0000479def shift_so_reg_imm : Operand<i32>, // reg reg imm
480 ComplexPattern<i32, 2, "SelectShiftImmShifterOperand",
Evan Chengf40deed2010-10-27 23:41:30 +0000481 [shl,srl,sra,rotr]> {
Owen Anderson152d4a42011-07-21 23:38:37 +0000482 let EncoderMethod = "getSORegImmOpValue";
483 let PrintMethod = "printSORegImmOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000484 let DecoderMethod = "DecodeSORegImmOperand";
Jim Grosbach40a86ee2011-11-16 21:50:05 +0000485 let ParserMatchClass = ShiftedImmAsmOperand;
Jim Grosbache4616ac2011-07-25 21:04:58 +0000486 let MIOperandInfo = (ops GPR, i32imm);
Evan Chengf40deed2010-10-27 23:41:30 +0000487}
Evan Chenga8e29892007-01-19 07:51:42 +0000488
Owen Anderson152d4a42011-07-21 23:38:37 +0000489
Evan Chenga8e29892007-01-19 07:51:42 +0000490// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
Bob Wilson09989942011-02-07 17:43:06 +0000491// 8-bit immediate rotated by an arbitrary number of bits.
Jim Grosbach9588c102011-11-12 00:58:43 +0000492def SOImmAsmOperand: ImmAsmOperand { let Name = "ARMSOImm"; }
Eli Friedmanc573e2c2011-04-29 22:48:03 +0000493def so_imm : Operand<i32>, ImmLeaf<i32, [{
494 return ARM_AM::getSOImmVal(Imm) != -1;
495 }]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000496 let EncoderMethod = "getSOImmOpValue";
Jim Grosbach6bc1dbc2011-07-19 16:50:30 +0000497 let ParserMatchClass = SOImmAsmOperand;
Owen Andersonfd9085d2011-08-10 17:38:05 +0000498 let DecoderMethod = "DecodeSOImmOperand";
Evan Chenga8e29892007-01-19 07:51:42 +0000499}
500
Evan Chengc70d1842007-03-20 08:11:30 +0000501// Break so_imm's up into two pieces. This handles immediates with up to 16
502// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
503// get the first/second pieces.
Evan Cheng11c11f82010-11-12 23:46:13 +0000504def so_imm2part : PatLeaf<(imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000505 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
Evan Cheng11c11f82010-11-12 23:46:13 +0000506}]>;
507
508/// arm_i32imm - True for +V6T2, or true only if so_imm2part is true.
509///
510def arm_i32imm : PatLeaf<(imm), [{
511 if (Subtarget->hasV6T2Ops())
512 return true;
513 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
514}]>;
Evan Chengc70d1842007-03-20 08:11:30 +0000515
Jim Grosbach587f5062011-12-02 23:34:39 +0000516/// imm0_1 predicate - Immediate in the range [0,1].
517def Imm0_1AsmOperand: ImmAsmOperand { let Name = "Imm0_1"; }
518def imm0_1 : Operand<i32> { let ParserMatchClass = Imm0_1AsmOperand; }
519
520/// imm0_3 predicate - Immediate in the range [0,3].
521def Imm0_3AsmOperand: ImmAsmOperand { let Name = "Imm0_3"; }
522def imm0_3 : Operand<i32> { let ParserMatchClass = Imm0_3AsmOperand; }
523
Jim Grosbachb2756af2011-08-01 21:55:12 +0000524/// imm0_7 predicate - Immediate in the range [0,7].
Jim Grosbach9588c102011-11-12 00:58:43 +0000525def Imm0_7AsmOperand: ImmAsmOperand { let Name = "Imm0_7"; }
Jim Grosbach83ab0702011-07-13 22:01:08 +0000526def imm0_7 : Operand<i32>, ImmLeaf<i32, [{
527 return Imm >= 0 && Imm < 8;
528}]> {
529 let ParserMatchClass = Imm0_7AsmOperand;
530}
531
Jim Grosbach3b8991c2011-12-07 01:07:24 +0000532/// imm8 predicate - Immediate is exactly 8.
533def Imm8AsmOperand: ImmAsmOperand { let Name = "Imm8"; }
534def imm8 : Operand<i32>, ImmLeaf<i32, [{ return Imm == 8; }]> {
535 let ParserMatchClass = Imm8AsmOperand;
536}
537
538/// imm16 predicate - Immediate is exactly 16.
539def Imm16AsmOperand: ImmAsmOperand { let Name = "Imm16"; }
540def imm16 : Operand<i32>, ImmLeaf<i32, [{ return Imm == 16; }]> {
541 let ParserMatchClass = Imm16AsmOperand;
542}
543
544/// imm32 predicate - Immediate is exactly 32.
545def Imm32AsmOperand: ImmAsmOperand { let Name = "Imm32"; }
546def imm32 : Operand<i32>, ImmLeaf<i32, [{ return Imm == 32; }]> {
547 let ParserMatchClass = Imm32AsmOperand;
548}
549
550/// imm1_7 predicate - Immediate in the range [1,7].
551def Imm1_7AsmOperand: ImmAsmOperand { let Name = "Imm1_7"; }
552def imm1_7 : Operand<i32>, ImmLeaf<i32, [{ return Imm > 0 && Imm < 8; }]> {
553 let ParserMatchClass = Imm1_7AsmOperand;
554}
555
556/// imm1_15 predicate - Immediate in the range [1,15].
557def Imm1_15AsmOperand: ImmAsmOperand { let Name = "Imm1_15"; }
558def imm1_15 : Operand<i32>, ImmLeaf<i32, [{ return Imm > 0 && Imm < 16; }]> {
559 let ParserMatchClass = Imm1_15AsmOperand;
560}
561
562/// imm1_31 predicate - Immediate in the range [1,31].
563def Imm1_31AsmOperand: ImmAsmOperand { let Name = "Imm1_31"; }
564def imm1_31 : Operand<i32>, ImmLeaf<i32, [{ return Imm > 0 && Imm < 32; }]> {
565 let ParserMatchClass = Imm1_31AsmOperand;
566}
567
Jim Grosbachb2756af2011-08-01 21:55:12 +0000568/// imm0_15 predicate - Immediate in the range [0,15].
Jim Grosbach9588c102011-11-12 00:58:43 +0000569def Imm0_15AsmOperand: ImmAsmOperand { let Name = "Imm0_15"; }
Jim Grosbach83ab0702011-07-13 22:01:08 +0000570def imm0_15 : Operand<i32>, ImmLeaf<i32, [{
571 return Imm >= 0 && Imm < 16;
572}]> {
573 let ParserMatchClass = Imm0_15AsmOperand;
574}
575
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000576/// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31].
Jim Grosbach9588c102011-11-12 00:58:43 +0000577def Imm0_31AsmOperand: ImmAsmOperand { let Name = "Imm0_31"; }
Eric Christopher8f232d32011-04-28 05:49:04 +0000578def imm0_31 : Operand<i32>, ImmLeaf<i32, [{
579 return Imm >= 0 && Imm < 32;
Jim Grosbach3d5ab362011-07-26 16:44:05 +0000580}]> {
581 let ParserMatchClass = Imm0_31AsmOperand;
582}
Evan Chenga8e29892007-01-19 07:51:42 +0000583
Jim Grosbachee10ff82011-11-10 19:18:01 +0000584/// imm0_32 predicate - True if the 32-bit immediate is in the range [0,32].
Jim Grosbach9588c102011-11-12 00:58:43 +0000585def Imm0_32AsmOperand: ImmAsmOperand { let Name = "Imm0_32"; }
Jim Grosbachee10ff82011-11-10 19:18:01 +0000586def imm0_32 : Operand<i32>, ImmLeaf<i32, [{
587 return Imm >= 0 && Imm < 32;
588}]> {
589 let ParserMatchClass = Imm0_32AsmOperand;
590}
591
Jim Grosbach730fe6c2011-12-08 01:30:04 +0000592/// imm0_63 predicate - True if the 32-bit immediate is in the range [0,63].
593def Imm0_63AsmOperand: ImmAsmOperand { let Name = "Imm0_63"; }
594def imm0_63 : Operand<i32>, ImmLeaf<i32, [{
595 return Imm >= 0 && Imm < 64;
596}]> {
597 let ParserMatchClass = Imm0_63AsmOperand;
598}
599
Jim Grosbach02c84602011-08-01 22:02:20 +0000600/// imm0_255 predicate - Immediate in the range [0,255].
Jim Grosbach9588c102011-11-12 00:58:43 +0000601def Imm0_255AsmOperand : ImmAsmOperand { let Name = "Imm0_255"; }
Jim Grosbach02c84602011-08-01 22:02:20 +0000602def imm0_255 : Operand<i32>, ImmLeaf<i32, [{ return Imm >= 0 && Imm < 256; }]> {
603 let ParserMatchClass = Imm0_255AsmOperand;
604}
605
Jim Grosbach9588c102011-11-12 00:58:43 +0000606/// imm0_65535 - An immediate is in the range [0.65535].
607def Imm0_65535AsmOperand: ImmAsmOperand { let Name = "Imm0_65535"; }
608def imm0_65535 : Operand<i32>, ImmLeaf<i32, [{
609 return Imm >= 0 && Imm < 65536;
610}]> {
611 let ParserMatchClass = Imm0_65535AsmOperand;
612}
613
Jim Grosbachffa32252011-07-19 19:13:28 +0000614// imm0_65535_expr - For movt/movw - 16-bit immediate that can also reference
615// a relocatable expression.
Jason W Kim837caa92010-11-18 23:37:15 +0000616//
Jim Grosbachffa32252011-07-19 19:13:28 +0000617// FIXME: This really needs a Thumb version separate from the ARM version.
618// While the range is the same, and can thus use the same match class,
619// the encoding is different so it should have a different encoder method.
Jim Grosbach9588c102011-11-12 00:58:43 +0000620def Imm0_65535ExprAsmOperand: ImmAsmOperand { let Name = "Imm0_65535Expr"; }
Jim Grosbachffa32252011-07-19 19:13:28 +0000621def imm0_65535_expr : Operand<i32> {
Evan Cheng75972122011-01-13 07:58:56 +0000622 let EncoderMethod = "getHiLo16ImmOpValue";
Jim Grosbachffa32252011-07-19 19:13:28 +0000623 let ParserMatchClass = Imm0_65535ExprAsmOperand;
Jason W Kim837caa92010-11-18 23:37:15 +0000624}
625
Jim Grosbached838482011-07-26 16:24:27 +0000626/// imm24b - True if the 32-bit immediate is encodable in 24 bits.
Jim Grosbach9588c102011-11-12 00:58:43 +0000627def Imm24bitAsmOperand: ImmAsmOperand { let Name = "Imm24bit"; }
Jim Grosbached838482011-07-26 16:24:27 +0000628def imm24b : Operand<i32>, ImmLeaf<i32, [{
629 return Imm >= 0 && Imm <= 0xffffff;
630}]> {
631 let ParserMatchClass = Imm24bitAsmOperand;
632}
633
634
Evan Chenga9688c42010-12-11 04:11:38 +0000635/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
636/// e.g., 0xf000ffff
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000637def BitfieldAsmOperand : AsmOperandClass {
638 let Name = "Bitfield";
639 let ParserMethod = "parseBitfield";
640}
Richard Bartondb9ca592012-03-20 10:50:35 +0000641
Evan Chenga9688c42010-12-11 04:11:38 +0000642def bf_inv_mask_imm : Operand<i32>,
643 PatLeaf<(imm), [{
644 return ARM::isBitFieldInvertedMask(N->getZExtValue());
645}] > {
646 let EncoderMethod = "getBitfieldInvertedMaskOpValue";
647 let PrintMethod = "printBitfieldInvMaskImmOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000648 let DecoderMethod = "DecodeBitfieldMaskOperand";
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000649 let ParserMatchClass = BitfieldAsmOperand;
Evan Chenga9688c42010-12-11 04:11:38 +0000650}
651
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000652def imm1_32_XFORM: SDNodeXForm<imm, [{
653 return CurDAG->getTargetConstant((int)N->getZExtValue() - 1, MVT::i32);
654}]>;
655def Imm1_32AsmOperand: AsmOperandClass { let Name = "Imm1_32"; }
Jim Grosbachef3bf642011-08-17 21:01:11 +0000656def imm1_32 : Operand<i32>, PatLeaf<(imm), [{
657 uint64_t Imm = N->getZExtValue();
658 return Imm > 0 && Imm <= 32;
659 }],
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000660 imm1_32_XFORM> {
Jim Grosbachf4943352011-07-25 23:09:14 +0000661 let PrintMethod = "printImmPlusOneOperand";
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000662 let ParserMatchClass = Imm1_32AsmOperand;
Bruno Cardoso Lopes895c1e22011-05-31 03:33:27 +0000663}
664
Jim Grosbachf4943352011-07-25 23:09:14 +0000665def imm1_16_XFORM: SDNodeXForm<imm, [{
666 return CurDAG->getTargetConstant((int)N->getZExtValue() - 1, MVT::i32);
667}]>;
668def Imm1_16AsmOperand: AsmOperandClass { let Name = "Imm1_16"; }
669def imm1_16 : Operand<i32>, PatLeaf<(imm), [{ return Imm > 0 && Imm <= 16; }],
670 imm1_16_XFORM> {
671 let PrintMethod = "printImmPlusOneOperand";
672 let ParserMatchClass = Imm1_16AsmOperand;
673}
674
Evan Chenga8e29892007-01-19 07:51:42 +0000675// Define ARM specific addressing modes.
Jim Grosbach3e556122010-10-26 22:37:02 +0000676// addrmode_imm12 := reg +/- imm12
Jim Grosbach82891622010-09-29 19:03:54 +0000677//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000678def MemImm12OffsetAsmOperand : AsmOperandClass { let Name = "MemImm12Offset"; }
Jim Grosbach3e556122010-10-26 22:37:02 +0000679def addrmode_imm12 : Operand<i32>,
680 ComplexPattern<i32, 2, "SelectAddrModeImm12", []> {
Jim Grosbachab682a22010-10-28 18:34:10 +0000681 // 12-bit immediate operand. Note that instructions using this encode
682 // #0 and #-0 differently. We flag #-0 as the magic value INT32_MIN. All other
683 // immediate values are as normal.
Jim Grosbach3e556122010-10-26 22:37:02 +0000684
Chris Lattner2ac19022010-11-15 05:19:05 +0000685 let EncoderMethod = "getAddrModeImm12OpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000686 let PrintMethod = "printAddrModeImm12Operand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000687 let DecoderMethod = "DecodeAddrModeImm12Operand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000688 let ParserMatchClass = MemImm12OffsetAsmOperand;
Jim Grosbach3e556122010-10-26 22:37:02 +0000689 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Jim Grosbach82891622010-09-29 19:03:54 +0000690}
Jim Grosbach3e556122010-10-26 22:37:02 +0000691// ldst_so_reg := reg +/- reg shop imm
Jim Grosbach82891622010-09-29 19:03:54 +0000692//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000693def MemRegOffsetAsmOperand : AsmOperandClass { let Name = "MemRegOffset"; }
Jim Grosbach3e556122010-10-26 22:37:02 +0000694def ldst_so_reg : Operand<i32>,
695 ComplexPattern<i32, 3, "SelectLdStSOReg", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000696 let EncoderMethod = "getLdStSORegOpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000697 // FIXME: Simplify the printer
Jim Grosbach82891622010-09-29 19:03:54 +0000698 let PrintMethod = "printAddrMode2Operand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000699 let DecoderMethod = "DecodeSORegMemOperand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000700 let ParserMatchClass = MemRegOffsetAsmOperand;
Owen Anderson2b7b2382011-08-11 18:55:42 +0000701 let MIOperandInfo = (ops GPR:$base, GPRnopc:$offsreg, i32imm:$shift);
Jim Grosbach82891622010-09-29 19:03:54 +0000702}
703
Jim Grosbach7ce05792011-08-03 23:50:40 +0000704// postidx_imm8 := +/- [0,255]
705//
706// 9 bit value:
707// {8} 1 is imm8 is non-negative. 0 otherwise.
708// {7-0} [0,255] imm8 value.
709def PostIdxImm8AsmOperand : AsmOperandClass { let Name = "PostIdxImm8"; }
710def postidx_imm8 : Operand<i32> {
711 let PrintMethod = "printPostIdxImm8Operand";
712 let ParserMatchClass = PostIdxImm8AsmOperand;
713 let MIOperandInfo = (ops i32imm);
714}
715
Owen Anderson154c41d2011-08-04 18:24:14 +0000716// postidx_imm8s4 := +/- [0,1020]
717//
718// 9 bit value:
719// {8} 1 is imm8 is non-negative. 0 otherwise.
720// {7-0} [0,255] imm8 value, scaled by 4.
Jim Grosbach2bd01182011-10-11 21:55:36 +0000721def PostIdxImm8s4AsmOperand : AsmOperandClass { let Name = "PostIdxImm8s4"; }
Owen Anderson154c41d2011-08-04 18:24:14 +0000722def postidx_imm8s4 : Operand<i32> {
723 let PrintMethod = "printPostIdxImm8s4Operand";
Jim Grosbach2bd01182011-10-11 21:55:36 +0000724 let ParserMatchClass = PostIdxImm8s4AsmOperand;
Owen Anderson154c41d2011-08-04 18:24:14 +0000725 let MIOperandInfo = (ops i32imm);
726}
727
728
Jim Grosbach7ce05792011-08-03 23:50:40 +0000729// postidx_reg := +/- reg
730//
731def PostIdxRegAsmOperand : AsmOperandClass {
732 let Name = "PostIdxReg";
733 let ParserMethod = "parsePostIdxReg";
734}
735def postidx_reg : Operand<i32> {
736 let EncoderMethod = "getPostIdxRegOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000737 let DecoderMethod = "DecodePostIdxReg";
Jim Grosbachca8c70b2011-08-05 15:48:21 +0000738 let PrintMethod = "printPostIdxRegOperand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000739 let ParserMatchClass = PostIdxRegAsmOperand;
Silviu Barangab7c2ed62012-03-22 13:24:43 +0000740 let MIOperandInfo = (ops GPRnopc, i32imm);
Jim Grosbach7ce05792011-08-03 23:50:40 +0000741}
742
743
Jim Grosbach3e556122010-10-26 22:37:02 +0000744// addrmode2 := reg +/- imm12
745// := reg +/- reg shop imm
Evan Chenga8e29892007-01-19 07:51:42 +0000746//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000747// FIXME: addrmode2 should be refactored the rest of the way to always
748// use explicit imm vs. reg versions above (addrmode_imm12 and ldst_so_reg).
749def AddrMode2AsmOperand : AsmOperandClass { let Name = "AddrMode2"; }
Evan Chenga8e29892007-01-19 07:51:42 +0000750def addrmode2 : Operand<i32>,
751 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000752 let EncoderMethod = "getAddrMode2OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000753 let PrintMethod = "printAddrMode2Operand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000754 let ParserMatchClass = AddrMode2AsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000755 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
756}
757
Jim Grosbachf4fa3d62011-08-05 21:28:30 +0000758def PostIdxRegShiftedAsmOperand : AsmOperandClass {
759 let Name = "PostIdxRegShifted";
760 let ParserMethod = "parsePostIdxReg";
761}
Owen Anderson793e7962011-07-26 20:54:26 +0000762def am2offset_reg : Operand<i32>,
763 ComplexPattern<i32, 2, "SelectAddrMode2OffsetReg",
Chris Lattner52a261b2010-09-21 20:31:19 +0000764 [], [SDNPWantRoot]> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000765 let EncoderMethod = "getAddrMode2OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000766 let PrintMethod = "printAddrMode2OffsetOperand";
Jim Grosbachf4fa3d62011-08-05 21:28:30 +0000767 // When using this for assembly, it's always as a post-index offset.
768 let ParserMatchClass = PostIdxRegShiftedAsmOperand;
Anton Korobeynikov46de2d52012-01-24 04:58:56 +0000769 let MIOperandInfo = (ops GPRnopc, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000770}
771
Jim Grosbach039c2e12011-08-04 23:01:30 +0000772// FIXME: am2offset_imm should only need the immediate, not the GPR. Having
773// the GPR is purely vestigal at this point.
774def AM2OffsetImmAsmOperand : AsmOperandClass { let Name = "AM2OffsetImm"; }
Owen Anderson793e7962011-07-26 20:54:26 +0000775def am2offset_imm : Operand<i32>,
776 ComplexPattern<i32, 2, "SelectAddrMode2OffsetImm",
777 [], [SDNPWantRoot]> {
778 let EncoderMethod = "getAddrMode2OffsetOpValue";
779 let PrintMethod = "printAddrMode2OffsetOperand";
Jim Grosbach039c2e12011-08-04 23:01:30 +0000780 let ParserMatchClass = AM2OffsetImmAsmOperand;
Anton Korobeynikov46de2d52012-01-24 04:58:56 +0000781 let MIOperandInfo = (ops GPRnopc, i32imm);
Owen Anderson793e7962011-07-26 20:54:26 +0000782}
783
784
Evan Chenga8e29892007-01-19 07:51:42 +0000785// addrmode3 := reg +/- reg
786// addrmode3 := reg +/- imm8
787//
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000788// FIXME: split into imm vs. reg versions.
789def AddrMode3AsmOperand : AsmOperandClass { let Name = "AddrMode3"; }
Evan Chenga8e29892007-01-19 07:51:42 +0000790def addrmode3 : Operand<i32>,
791 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000792 let EncoderMethod = "getAddrMode3OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000793 let PrintMethod = "printAddrMode3Operand";
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000794 let ParserMatchClass = AddrMode3AsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000795 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
796}
797
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000798// FIXME: split into imm vs. reg versions.
799// FIXME: parser method to handle +/- register.
Jim Grosbach251bf252011-08-10 21:56:18 +0000800def AM3OffsetAsmOperand : AsmOperandClass {
801 let Name = "AM3Offset";
802 let ParserMethod = "parseAM3Offset";
803}
Evan Chenga8e29892007-01-19 07:51:42 +0000804def am3offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000805 ComplexPattern<i32, 2, "SelectAddrMode3Offset",
806 [], [SDNPWantRoot]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000807 let EncoderMethod = "getAddrMode3OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000808 let PrintMethod = "printAddrMode3OffsetOperand";
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000809 let ParserMatchClass = AM3OffsetAsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000810 let MIOperandInfo = (ops GPR, i32imm);
811}
812
Jim Grosbache6913602010-11-03 01:01:43 +0000813// ldstm_mode := {ia, ib, da, db}
Evan Chenga8e29892007-01-19 07:51:42 +0000814//
Jim Grosbache6913602010-11-03 01:01:43 +0000815def ldstm_mode : OptionalDefOperand<OtherVT, (ops i32), (ops (i32 1))> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000816 let EncoderMethod = "getLdStmModeOpValue";
Jim Grosbache6913602010-11-03 01:01:43 +0000817 let PrintMethod = "printLdStmModeOperand";
Evan Chenga8e29892007-01-19 07:51:42 +0000818}
819
820// addrmode5 := reg +/- imm8*4
821//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000822def AddrMode5AsmOperand : AsmOperandClass { let Name = "AddrMode5"; }
Evan Chenga8e29892007-01-19 07:51:42 +0000823def addrmode5 : Operand<i32>,
824 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
825 let PrintMethod = "printAddrMode5Operand";
Chris Lattner2ac19022010-11-15 05:19:05 +0000826 let EncoderMethod = "getAddrMode5OpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000827 let DecoderMethod = "DecodeAddrMode5Operand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000828 let ParserMatchClass = AddrMode5AsmOperand;
829 let MIOperandInfo = (ops GPR:$base, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000830}
831
Bob Wilsond3a07652011-02-07 17:43:09 +0000832// addrmode6 := reg with optional alignment
Bob Wilson8b024a52009-07-01 23:16:05 +0000833//
Jim Grosbach57dcb852011-10-11 17:29:55 +0000834def AddrMode6AsmOperand : AsmOperandClass { let Name = "AlignedMemory"; }
Bob Wilson8b024a52009-07-01 23:16:05 +0000835def addrmode6 : Operand<i32>,
Bob Wilson665814b2010-11-01 23:40:51 +0000836 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
Bob Wilson8b024a52009-07-01 23:16:05 +0000837 let PrintMethod = "printAddrMode6Operand";
Jim Grosbach38fbe322011-10-10 22:55:05 +0000838 let MIOperandInfo = (ops GPR:$addr, i32imm:$align);
Chris Lattner2ac19022010-11-15 05:19:05 +0000839 let EncoderMethod = "getAddrMode6AddressOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000840 let DecoderMethod = "DecodeAddrMode6Operand";
Jim Grosbach57dcb852011-10-11 17:29:55 +0000841 let ParserMatchClass = AddrMode6AsmOperand;
Bob Wilson226036e2010-03-20 22:13:40 +0000842}
843
Bob Wilsonda525062011-02-25 06:42:42 +0000844def am6offset : Operand<i32>,
845 ComplexPattern<i32, 1, "SelectAddrMode6Offset",
846 [], [SDNPWantRoot]> {
Bob Wilson226036e2010-03-20 22:13:40 +0000847 let PrintMethod = "printAddrMode6OffsetOperand";
848 let MIOperandInfo = (ops GPR);
Chris Lattner2ac19022010-11-15 05:19:05 +0000849 let EncoderMethod = "getAddrMode6OffsetOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000850 let DecoderMethod = "DecodeGPRRegisterClass";
Bob Wilson8b024a52009-07-01 23:16:05 +0000851}
852
Mon P Wang183c6272011-05-09 17:47:27 +0000853// Special version of addrmode6 to handle alignment encoding for VST1/VLD1
854// (single element from one lane) for size 32.
855def addrmode6oneL32 : Operand<i32>,
856 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
857 let PrintMethod = "printAddrMode6Operand";
858 let MIOperandInfo = (ops GPR:$addr, i32imm);
859 let EncoderMethod = "getAddrMode6OneLane32AddressOpValue";
860}
861
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000862// Special version of addrmode6 to handle alignment encoding for VLD-dup
863// instructions, specifically VLD4-dup.
864def addrmode6dup : Operand<i32>,
865 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
866 let PrintMethod = "printAddrMode6Operand";
867 let MIOperandInfo = (ops GPR:$addr, i32imm);
868 let EncoderMethod = "getAddrMode6DupAddressOpValue";
Jim Grosbach98b05a52011-11-30 01:09:44 +0000869 // FIXME: This is close, but not quite right. The alignment specifier is
870 // different.
871 let ParserMatchClass = AddrMode6AsmOperand;
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000872}
873
Evan Chenga8e29892007-01-19 07:51:42 +0000874// addrmodepc := pc + reg
875//
876def addrmodepc : Operand<i32>,
877 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
878 let PrintMethod = "printAddrModePCOperand";
879 let MIOperandInfo = (ops GPR, i32imm);
880}
881
Jim Grosbache39389a2011-08-02 18:07:32 +0000882// addr_offset_none := reg
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000883//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000884def MemNoOffsetAsmOperand : AsmOperandClass { let Name = "MemNoOffset"; }
Jim Grosbach19dec202011-08-05 20:35:44 +0000885def addr_offset_none : Operand<i32>,
886 ComplexPattern<i32, 1, "SelectAddrOffsetNone", []> {
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000887 let PrintMethod = "printAddrMode7Operand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000888 let DecoderMethod = "DecodeAddrMode7Operand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000889 let ParserMatchClass = MemNoOffsetAsmOperand;
890 let MIOperandInfo = (ops GPR:$base);
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000891}
892
Bob Wilson4f38b382009-08-21 21:58:55 +0000893def nohash_imm : Operand<i32> {
894 let PrintMethod = "printNoHashImmediate";
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000895}
896
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000897def CoprocNumAsmOperand : AsmOperandClass {
898 let Name = "CoprocNum";
Jim Grosbach43904292011-07-25 20:14:50 +0000899 let ParserMethod = "parseCoprocNumOperand";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000900}
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000901def p_imm : Operand<i32> {
902 let PrintMethod = "printPImmediate";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000903 let ParserMatchClass = CoprocNumAsmOperand;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000904 let DecoderMethod = "DecodeCoprocessor";
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000905}
906
Jim Grosbach1610a702011-07-25 20:06:30 +0000907def CoprocRegAsmOperand : AsmOperandClass {
908 let Name = "CoprocReg";
Jim Grosbach43904292011-07-25 20:14:50 +0000909 let ParserMethod = "parseCoprocRegOperand";
Jim Grosbach1610a702011-07-25 20:06:30 +0000910}
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000911def c_imm : Operand<i32> {
912 let PrintMethod = "printCImmediate";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000913 let ParserMatchClass = CoprocRegAsmOperand;
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000914}
Jim Grosbach9b8f2a02011-10-12 17:34:41 +0000915def CoprocOptionAsmOperand : AsmOperandClass {
916 let Name = "CoprocOption";
917 let ParserMethod = "parseCoprocOptionOperand";
918}
919def coproc_option_imm : Operand<i32> {
920 let PrintMethod = "printCoprocOptionImm";
921 let ParserMatchClass = CoprocOptionAsmOperand;
922}
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000923
Evan Chenga8e29892007-01-19 07:51:42 +0000924//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000925
Evan Cheng37f25d92008-08-28 23:39:26 +0000926include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000927
928//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000929// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000930//
931
Evan Cheng3924f782008-08-29 07:36:24 +0000932/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000933/// binop that produces a value.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000934multiclass AsI1_bin_irs<bits<4> opcod, string opc,
935 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
Jim Grosbach0ff92202011-06-27 19:09:15 +0000936 PatFrag opnode, string baseOpc, bit Commutable = 0> {
Jim Grosbach663e3392010-08-30 19:49:58 +0000937 // The register-immediate version is re-materializable. This is useful
938 // in particular for taking the address of a local.
939 let isReMaterializable = 1 in {
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000940 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
941 iii, opc, "\t$Rd, $Rn, $imm",
942 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
943 bits<4> Rd;
944 bits<4> Rn;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000945 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000946 let Inst{25} = 1;
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000947 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000948 let Inst{15-12} = Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000949 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000950 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000951 }
Jim Grosbach62547262010-10-11 18:51:51 +0000952 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
953 iir, opc, "\t$Rd, $Rn, $Rm",
954 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
Jim Grosbach56ac9072010-10-08 21:45:55 +0000955 bits<4> Rd;
956 bits<4> Rn;
957 bits<4> Rm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000958 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000959 let isCommutable = Commutable;
Jim Grosbach56ac9072010-10-08 21:45:55 +0000960 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000961 let Inst{15-12} = Rd;
962 let Inst{11-4} = 0b00000000;
963 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000964 }
Owen Anderson92a20222011-07-21 18:54:16 +0000965
966 def rsi : AsI1<opcod, (outs GPR:$Rd),
Owen Anderson152d4a42011-07-21 23:38:37 +0000967 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm,
Jim Grosbachef324d72010-10-12 23:53:58 +0000968 iis, opc, "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +0000969 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_imm:$shift))]> {
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000970 bits<4> Rd;
971 bits<4> Rn;
Jim Grosbachef324d72010-10-12 23:53:58 +0000972 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000973 let Inst{25} = 0;
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000974 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000975 let Inst{15-12} = Rd;
Owen Anderson92a20222011-07-21 18:54:16 +0000976 let Inst{11-5} = shift{11-5};
977 let Inst{4} = 0;
978 let Inst{3-0} = shift{3-0};
979 }
980
981 def rsr : AsI1<opcod, (outs GPR:$Rd),
Owen Anderson152d4a42011-07-21 23:38:37 +0000982 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm,
Owen Anderson92a20222011-07-21 18:54:16 +0000983 iis, opc, "\t$Rd, $Rn, $shift",
984 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_reg:$shift))]> {
985 bits<4> Rd;
986 bits<4> Rn;
987 bits<12> shift;
988 let Inst{25} = 0;
989 let Inst{19-16} = Rn;
990 let Inst{15-12} = Rd;
991 let Inst{11-8} = shift{11-8};
992 let Inst{7} = 0;
993 let Inst{6-5} = shift{6-5};
994 let Inst{4} = 1;
995 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +0000996 }
Jim Grosbach0ff92202011-06-27 19:09:15 +0000997
998 // Assembly aliases for optional destination operand when it's the same
999 // as the source operand.
1000 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
1001 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn,
1002 so_imm:$imm, pred:$p,
1003 cc_out:$s)>,
1004 Requires<[IsARM]>;
1005 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"),
1006 (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn,
1007 GPR:$Rm, pred:$p,
1008 cc_out:$s)>,
1009 Requires<[IsARM]>;
1010 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
Owen Anderson92a20222011-07-21 18:54:16 +00001011 (!cast<Instruction>(!strconcat(baseOpc, "rsi")) GPR:$Rdn, GPR:$Rdn,
1012 so_reg_imm:$shift, pred:$p,
Jim Grosbach0ff92202011-06-27 19:09:15 +00001013 cc_out:$s)>,
1014 Requires<[IsARM]>;
Owen Anderson92a20222011-07-21 18:54:16 +00001015 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
1016 (!cast<Instruction>(!strconcat(baseOpc, "rsr")) GPR:$Rdn, GPR:$Rdn,
1017 so_reg_reg:$shift, pred:$p,
1018 cc_out:$s)>,
1019 Requires<[IsARM]>;
1020
Evan Chenga8e29892007-01-19 07:51:42 +00001021}
1022
Evan Cheng342e3162011-08-30 01:34:54 +00001023/// AsI1_rbin_irs - Same as AsI1_bin_irs except the order of operands are
1024/// reversed. The 'rr' form is only defined for the disassembler; for codegen
1025/// it is equivalent to the AsI1_bin_irs counterpart.
1026multiclass AsI1_rbin_irs<bits<4> opcod, string opc,
1027 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
1028 PatFrag opnode, string baseOpc, bit Commutable = 0> {
1029 // The register-immediate version is re-materializable. This is useful
1030 // in particular for taking the address of a local.
1031 let isReMaterializable = 1 in {
1032 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
1033 iii, opc, "\t$Rd, $Rn, $imm",
1034 [(set GPR:$Rd, (opnode so_imm:$imm, GPR:$Rn))]> {
1035 bits<4> Rd;
1036 bits<4> Rn;
1037 bits<12> imm;
1038 let Inst{25} = 1;
1039 let Inst{19-16} = Rn;
1040 let Inst{15-12} = Rd;
1041 let Inst{11-0} = imm;
1042 }
1043 }
1044 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
1045 iir, opc, "\t$Rd, $Rn, $Rm",
1046 [/* pattern left blank */]> {
1047 bits<4> Rd;
1048 bits<4> Rn;
1049 bits<4> Rm;
1050 let Inst{11-4} = 0b00000000;
1051 let Inst{25} = 0;
1052 let Inst{3-0} = Rm;
1053 let Inst{15-12} = Rd;
1054 let Inst{19-16} = Rn;
1055 }
1056
1057 def rsi : AsI1<opcod, (outs GPR:$Rd),
1058 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm,
1059 iis, opc, "\t$Rd, $Rn, $shift",
1060 [(set GPR:$Rd, (opnode so_reg_imm:$shift, GPR:$Rn))]> {
1061 bits<4> Rd;
1062 bits<4> Rn;
1063 bits<12> shift;
1064 let Inst{25} = 0;
1065 let Inst{19-16} = Rn;
1066 let Inst{15-12} = Rd;
1067 let Inst{11-5} = shift{11-5};
1068 let Inst{4} = 0;
1069 let Inst{3-0} = shift{3-0};
1070 }
1071
1072 def rsr : AsI1<opcod, (outs GPR:$Rd),
1073 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm,
1074 iis, opc, "\t$Rd, $Rn, $shift",
1075 [(set GPR:$Rd, (opnode so_reg_reg:$shift, GPR:$Rn))]> {
1076 bits<4> Rd;
1077 bits<4> Rn;
1078 bits<12> shift;
1079 let Inst{25} = 0;
1080 let Inst{19-16} = Rn;
1081 let Inst{15-12} = Rd;
1082 let Inst{11-8} = shift{11-8};
1083 let Inst{7} = 0;
1084 let Inst{6-5} = shift{6-5};
1085 let Inst{4} = 1;
1086 let Inst{3-0} = shift{3-0};
1087 }
1088
1089 // Assembly aliases for optional destination operand when it's the same
1090 // as the source operand.
1091 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
1092 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn,
1093 so_imm:$imm, pred:$p,
1094 cc_out:$s)>,
1095 Requires<[IsARM]>;
1096 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"),
1097 (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn,
1098 GPR:$Rm, pred:$p,
1099 cc_out:$s)>,
1100 Requires<[IsARM]>;
1101 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
1102 (!cast<Instruction>(!strconcat(baseOpc, "rsi")) GPR:$Rdn, GPR:$Rdn,
1103 so_reg_imm:$shift, pred:$p,
1104 cc_out:$s)>,
1105 Requires<[IsARM]>;
1106 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
1107 (!cast<Instruction>(!strconcat(baseOpc, "rsr")) GPR:$Rdn, GPR:$Rdn,
1108 so_reg_reg:$shift, pred:$p,
1109 cc_out:$s)>,
1110 Requires<[IsARM]>;
1111
1112}
1113
Evan Cheng4a517082011-09-06 18:52:20 +00001114/// AsI1_bin_s_irs - Same as AsI1_bin_irs except it sets the 's' bit by default.
Andrew Trick3be654f2011-09-21 02:20:46 +00001115///
1116/// These opcodes will be converted to the real non-S opcodes by
Andrew Trick90b7b122011-10-18 19:18:52 +00001117/// AdjustInstrPostInstrSelection after giving them an optional CPSR operand.
1118let hasPostISelHook = 1, Defs = [CPSR] in {
1119multiclass AsI1_bin_s_irs<InstrItinClass iii, InstrItinClass iir,
1120 InstrItinClass iis, PatFrag opnode,
1121 bit Commutable = 0> {
1122 def ri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm, pred:$p),
1123 4, iii,
1124 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, so_imm:$imm))]>;
Owen Anderson92a20222011-07-21 18:54:16 +00001125
Andrew Trick90b7b122011-10-18 19:18:52 +00001126 def rr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, pred:$p),
1127 4, iir,
1128 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, GPR:$Rm))]> {
1129 let isCommutable = Commutable;
1130 }
1131 def rsi : ARMPseudoInst<(outs GPR:$Rd),
1132 (ins GPR:$Rn, so_reg_imm:$shift, pred:$p),
1133 4, iis,
1134 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn,
1135 so_reg_imm:$shift))]>;
1136
1137 def rsr : ARMPseudoInst<(outs GPR:$Rd),
1138 (ins GPR:$Rn, so_reg_reg:$shift, pred:$p),
1139 4, iis,
1140 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn,
1141 so_reg_reg:$shift))]>;
1142}
1143}
1144
1145/// AsI1_rbin_s_is - Same as AsI1_bin_s_irs, except selection DAG
1146/// operands are reversed.
1147let hasPostISelHook = 1, Defs = [CPSR] in {
1148multiclass AsI1_rbin_s_is<InstrItinClass iii, InstrItinClass iir,
1149 InstrItinClass iis, PatFrag opnode,
1150 bit Commutable = 0> {
1151 def ri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm, pred:$p),
1152 4, iii,
1153 [(set GPR:$Rd, CPSR, (opnode so_imm:$imm, GPR:$Rn))]>;
1154
1155 def rsi : ARMPseudoInst<(outs GPR:$Rd),
1156 (ins GPR:$Rn, so_reg_imm:$shift, pred:$p),
1157 4, iis,
1158 [(set GPR:$Rd, CPSR, (opnode so_reg_imm:$shift,
1159 GPR:$Rn))]>;
1160
1161 def rsr : ARMPseudoInst<(outs GPR:$Rd),
1162 (ins GPR:$Rn, so_reg_reg:$shift, pred:$p),
1163 4, iis,
1164 [(set GPR:$Rd, CPSR, (opnode so_reg_reg:$shift,
1165 GPR:$Rn))]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001166}
Evan Chengc85e8322007-07-05 07:13:32 +00001167}
1168
1169/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +00001170/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +00001171/// a explicit result, only implicitly set CPSR.
Bill Wendling0cce3dd2010-08-11 00:22:27 +00001172let isCompare = 1, Defs = [CPSR] in {
Evan Cheng5d42c562010-09-29 00:49:25 +00001173multiclass AI1_cmp_irs<bits<4> opcod, string opc,
1174 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
1175 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +00001176 def ri : AI1<opcod, (outs), (ins GPR:$Rn, so_imm:$imm), DPFrm, iii,
1177 opc, "\t$Rn, $imm",
1178 [(opnode GPR:$Rn, so_imm:$imm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +00001179 bits<4> Rn;
1180 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +00001181 let Inst{25} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +00001182 let Inst{20} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001183 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +00001184 let Inst{15-12} = 0b0000;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001185 let Inst{11-0} = imm;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001186 }
1187 def rr : AI1<opcod, (outs), (ins GPR:$Rn, GPR:$Rm), DPFrm, iir,
1188 opc, "\t$Rn, $Rm",
1189 [(opnode GPR:$Rn, GPR:$Rm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +00001190 bits<4> Rn;
1191 bits<4> Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +00001192 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +00001193 let Inst{25} = 0;
Bob Wilson5361cd22009-10-13 17:35:30 +00001194 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +00001195 let Inst{19-16} = Rn;
1196 let Inst{15-12} = 0b0000;
1197 let Inst{11-4} = 0b00000000;
1198 let Inst{3-0} = Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001199 }
Owen Anderson92a20222011-07-21 18:54:16 +00001200 def rsi : AI1<opcod, (outs),
Owen Anderson152d4a42011-07-21 23:38:37 +00001201 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm, iis,
Jim Grosbach89c898f2010-10-13 00:50:27 +00001202 opc, "\t$Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00001203 [(opnode GPR:$Rn, so_reg_imm:$shift)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +00001204 bits<4> Rn;
1205 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +00001206 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001207 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +00001208 let Inst{19-16} = Rn;
1209 let Inst{15-12} = 0b0000;
Owen Anderson92a20222011-07-21 18:54:16 +00001210 let Inst{11-5} = shift{11-5};
1211 let Inst{4} = 0;
1212 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +00001213 }
Owen Anderson92a20222011-07-21 18:54:16 +00001214 def rsr : AI1<opcod, (outs),
Owen Anderson152d4a42011-07-21 23:38:37 +00001215 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm, iis,
Owen Anderson92a20222011-07-21 18:54:16 +00001216 opc, "\t$Rn, $shift",
1217 [(opnode GPR:$Rn, so_reg_reg:$shift)]> {
1218 bits<4> Rn;
1219 bits<12> shift;
1220 let Inst{25} = 0;
1221 let Inst{20} = 1;
1222 let Inst{19-16} = Rn;
1223 let Inst{15-12} = 0b0000;
1224 let Inst{11-8} = shift{11-8};
1225 let Inst{7} = 0;
1226 let Inst{6-5} = shift{6-5};
1227 let Inst{4} = 1;
1228 let Inst{3-0} = shift{3-0};
1229 }
1230
Evan Cheng071a2792007-09-11 19:55:27 +00001231}
Evan Chenga8e29892007-01-19 07:51:42 +00001232}
1233
Evan Cheng576a3962010-09-25 00:49:35 +00001234/// AI_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +00001235/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +00001236/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001237class AI_ext_rrot<bits<8> opcod, string opc, PatFrag opnode>
Owen Anderson33e57512011-08-10 00:03:03 +00001238 : AExtI<opcod, (outs GPRnopc:$Rd), (ins GPRnopc:$Rm, rot_imm:$rot),
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001239 IIC_iEXTr, opc, "\t$Rd, $Rm$rot",
Owen Anderson33e57512011-08-10 00:03:03 +00001240 [(set GPRnopc:$Rd, (opnode (rotr GPRnopc:$Rm, rot_imm:$rot)))]>,
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001241 Requires<[IsARM, HasV6]> {
1242 bits<4> Rd;
1243 bits<4> Rm;
1244 bits<2> rot;
1245 let Inst{19-16} = 0b1111;
1246 let Inst{15-12} = Rd;
1247 let Inst{11-10} = rot;
1248 let Inst{3-0} = Rm;
Evan Chenga8e29892007-01-19 07:51:42 +00001249}
1250
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001251class AI_ext_rrot_np<bits<8> opcod, string opc>
Owen Anderson33e57512011-08-10 00:03:03 +00001252 : AExtI<opcod, (outs GPRnopc:$Rd), (ins GPRnopc:$Rm, rot_imm:$rot),
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001253 IIC_iEXTr, opc, "\t$Rd, $Rm$rot", []>,
1254 Requires<[IsARM, HasV6]> {
1255 bits<2> rot;
1256 let Inst{19-16} = 0b1111;
1257 let Inst{11-10} = rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001258}
1259
Evan Cheng576a3962010-09-25 00:49:35 +00001260/// AI_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +00001261/// register and one whose operand is a register rotated by 8/16/24.
Jim Grosbach70327412011-07-27 17:48:13 +00001262class AI_exta_rrot<bits<8> opcod, string opc, PatFrag opnode>
Owen Anderson33e57512011-08-10 00:03:03 +00001263 : AExtI<opcod, (outs GPRnopc:$Rd), (ins GPR:$Rn, GPRnopc:$Rm, rot_imm:$rot),
Jim Grosbach70327412011-07-27 17:48:13 +00001264 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm$rot",
Owen Anderson33e57512011-08-10 00:03:03 +00001265 [(set GPRnopc:$Rd, (opnode GPR:$Rn,
1266 (rotr GPRnopc:$Rm, rot_imm:$rot)))]>,
Jim Grosbach70327412011-07-27 17:48:13 +00001267 Requires<[IsARM, HasV6]> {
1268 bits<4> Rd;
1269 bits<4> Rm;
1270 bits<4> Rn;
1271 bits<2> rot;
1272 let Inst{19-16} = Rn;
1273 let Inst{15-12} = Rd;
1274 let Inst{11-10} = rot;
1275 let Inst{9-4} = 0b000111;
1276 let Inst{3-0} = Rm;
Evan Chenga8e29892007-01-19 07:51:42 +00001277}
1278
Jim Grosbach70327412011-07-27 17:48:13 +00001279class AI_exta_rrot_np<bits<8> opcod, string opc>
Owen Anderson33e57512011-08-10 00:03:03 +00001280 : AExtI<opcod, (outs GPRnopc:$Rd), (ins GPR:$Rn, GPRnopc:$Rm, rot_imm:$rot),
Jim Grosbach70327412011-07-27 17:48:13 +00001281 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm$rot", []>,
1282 Requires<[IsARM, HasV6]> {
1283 bits<4> Rn;
1284 bits<2> rot;
1285 let Inst{19-16} = Rn;
1286 let Inst{11-10} = rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001287}
1288
Evan Cheng62674222009-06-25 23:34:10 +00001289/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
Evan Cheng8de898a2009-06-26 00:19:44 +00001290multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
Jim Grosbach37ee4642011-07-13 17:57:17 +00001291 string baseOpc, bit Commutable = 0> {
Andrew Trick83a80312011-09-20 18:22:31 +00001292 let hasPostISelHook = 1, Defs = [CPSR], Uses = [CPSR] in {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001293 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
1294 DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
Evan Cheng342e3162011-08-30 01:34:54 +00001295 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, so_imm:$imm, CPSR))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001296 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001297 bits<4> Rd;
1298 bits<4> Rn;
1299 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +00001300 let Inst{25} = 1;
Jim Grosbach24989ec2010-10-13 18:00:52 +00001301 let Inst{15-12} = Rd;
1302 let Inst{19-16} = Rn;
1303 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +00001304 }
Jim Grosbach24989ec2010-10-13 18:00:52 +00001305 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
1306 DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm",
Evan Cheng342e3162011-08-30 01:34:54 +00001307 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, GPR:$Rm, CPSR))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001308 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001309 bits<4> Rd;
1310 bits<4> Rn;
1311 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +00001312 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +00001313 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +00001314 let isCommutable = Commutable;
1315 let Inst{3-0} = Rm;
1316 let Inst{15-12} = Rd;
1317 let Inst{19-16} = Rn;
Evan Cheng8de898a2009-06-26 00:19:44 +00001318 }
Owen Anderson92a20222011-07-21 18:54:16 +00001319 def rsi : AsI1<opcod, (outs GPR:$Rd),
1320 (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00001321 DPSoRegImmFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
Evan Cheng342e3162011-08-30 01:34:54 +00001322 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, so_reg_imm:$shift, CPSR))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001323 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001324 bits<4> Rd;
1325 bits<4> Rn;
1326 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +00001327 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +00001328 let Inst{19-16} = Rn;
Owen Anderson92a20222011-07-21 18:54:16 +00001329 let Inst{15-12} = Rd;
1330 let Inst{11-5} = shift{11-5};
1331 let Inst{4} = 0;
1332 let Inst{3-0} = shift{3-0};
1333 }
1334 def rsr : AsI1<opcod, (outs GPR:$Rd),
1335 (ins GPR:$Rn, so_reg_reg:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00001336 DPSoRegRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
Evan Cheng342e3162011-08-30 01:34:54 +00001337 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, so_reg_reg:$shift, CPSR))]>,
Owen Anderson92a20222011-07-21 18:54:16 +00001338 Requires<[IsARM]> {
1339 bits<4> Rd;
1340 bits<4> Rn;
1341 bits<12> shift;
1342 let Inst{25} = 0;
1343 let Inst{19-16} = Rn;
1344 let Inst{15-12} = Rd;
1345 let Inst{11-8} = shift{11-8};
1346 let Inst{7} = 0;
1347 let Inst{6-5} = shift{6-5};
1348 let Inst{4} = 1;
1349 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +00001350 }
Jim Grosbach37ee4642011-07-13 17:57:17 +00001351 }
Evan Cheng342e3162011-08-30 01:34:54 +00001352
Jim Grosbach37ee4642011-07-13 17:57:17 +00001353 // Assembly aliases for optional destination operand when it's the same
1354 // as the source operand.
1355 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
1356 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn,
1357 so_imm:$imm, pred:$p,
1358 cc_out:$s)>,
1359 Requires<[IsARM]>;
1360 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"),
1361 (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn,
1362 GPR:$Rm, pred:$p,
1363 cc_out:$s)>,
1364 Requires<[IsARM]>;
1365 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
Owen Anderson92a20222011-07-21 18:54:16 +00001366 (!cast<Instruction>(!strconcat(baseOpc, "rsi")) GPR:$Rdn, GPR:$Rdn,
1367 so_reg_imm:$shift, pred:$p,
1368 cc_out:$s)>,
1369 Requires<[IsARM]>;
1370 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
1371 (!cast<Instruction>(!strconcat(baseOpc, "rsr")) GPR:$Rdn, GPR:$Rdn,
1372 so_reg_reg:$shift, pred:$p,
Jim Grosbach37ee4642011-07-13 17:57:17 +00001373 cc_out:$s)>,
1374 Requires<[IsARM]>;
Owen Anderson78a54692011-04-11 20:12:19 +00001375}
1376
Evan Cheng342e3162011-08-30 01:34:54 +00001377/// AI1_rsc_irs - Define instructions and patterns for rsc
1378multiclass AI1_rsc_irs<bits<4> opcod, string opc, PatFrag opnode,
1379 string baseOpc> {
Andrew Trick83a80312011-09-20 18:22:31 +00001380 let hasPostISelHook = 1, Defs = [CPSR], Uses = [CPSR] in {
Evan Cheng342e3162011-08-30 01:34:54 +00001381 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
1382 DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
1383 [(set GPR:$Rd, CPSR, (opnode so_imm:$imm, GPR:$Rn, CPSR))]>,
1384 Requires<[IsARM]> {
1385 bits<4> Rd;
1386 bits<4> Rn;
1387 bits<12> imm;
1388 let Inst{25} = 1;
1389 let Inst{15-12} = Rd;
1390 let Inst{19-16} = Rn;
1391 let Inst{11-0} = imm;
Owen Anderson78a54692011-04-11 20:12:19 +00001392 }
Evan Cheng342e3162011-08-30 01:34:54 +00001393 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
1394 DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm",
1395 [/* pattern left blank */]> {
1396 bits<4> Rd;
1397 bits<4> Rn;
1398 bits<4> Rm;
1399 let Inst{11-4} = 0b00000000;
1400 let Inst{25} = 0;
1401 let Inst{3-0} = Rm;
1402 let Inst{15-12} = Rd;
1403 let Inst{19-16} = Rn;
1404 }
1405 def rsi : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift),
1406 DPSoRegImmFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
1407 [(set GPR:$Rd, CPSR, (opnode so_reg_imm:$shift, GPR:$Rn, CPSR))]>,
1408 Requires<[IsARM]> {
1409 bits<4> Rd;
1410 bits<4> Rn;
1411 bits<12> shift;
1412 let Inst{25} = 0;
1413 let Inst{19-16} = Rn;
1414 let Inst{15-12} = Rd;
1415 let Inst{11-5} = shift{11-5};
1416 let Inst{4} = 0;
1417 let Inst{3-0} = shift{3-0};
1418 }
1419 def rsr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift),
1420 DPSoRegRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
1421 [(set GPR:$Rd, CPSR, (opnode so_reg_reg:$shift, GPR:$Rn, CPSR))]>,
1422 Requires<[IsARM]> {
1423 bits<4> Rd;
1424 bits<4> Rn;
1425 bits<12> shift;
1426 let Inst{25} = 0;
1427 let Inst{19-16} = Rn;
1428 let Inst{15-12} = Rd;
1429 let Inst{11-8} = shift{11-8};
1430 let Inst{7} = 0;
1431 let Inst{6-5} = shift{6-5};
1432 let Inst{4} = 1;
1433 let Inst{3-0} = shift{3-0};
1434 }
1435 }
1436
1437 // Assembly aliases for optional destination operand when it's the same
1438 // as the source operand.
1439 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
1440 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn,
1441 so_imm:$imm, pred:$p,
1442 cc_out:$s)>,
1443 Requires<[IsARM]>;
1444 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"),
1445 (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn,
1446 GPR:$Rm, pred:$p,
1447 cc_out:$s)>,
1448 Requires<[IsARM]>;
1449 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
1450 (!cast<Instruction>(!strconcat(baseOpc, "rsi")) GPR:$Rdn, GPR:$Rdn,
1451 so_reg_imm:$shift, pred:$p,
1452 cc_out:$s)>,
1453 Requires<[IsARM]>;
1454 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
1455 (!cast<Instruction>(!strconcat(baseOpc, "rsr")) GPR:$Rdn, GPR:$Rdn,
1456 so_reg_reg:$shift, pred:$p,
1457 cc_out:$s)>,
1458 Requires<[IsARM]>;
Evan Chengc85e8322007-07-05 07:13:32 +00001459}
1460
Jim Grosbach3e556122010-10-26 22:37:02 +00001461let canFoldAsLoad = 1, isReMaterializable = 1 in {
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001462multiclass AI_ldr1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach3e556122010-10-26 22:37:02 +00001463 InstrItinClass iir, PatFrag opnode> {
1464 // Note: We use the complex addrmode_imm12 rather than just an input
1465 // GPR and a constrained immediate so that we can use this to match
1466 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001467 def i12: AI2ldst<0b010, 1, isByte, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach3e556122010-10-26 22:37:02 +00001468 AddrMode_i12, LdFrm, iii, opc, "\t$Rt, $addr",
1469 [(set GPR:$Rt, (opnode addrmode_imm12:$addr))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001470 bits<4> Rt;
1471 bits<17> addr;
1472 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1473 let Inst{19-16} = addr{16-13}; // Rn
Jim Grosbach3e556122010-10-26 22:37:02 +00001474 let Inst{15-12} = Rt;
1475 let Inst{11-0} = addr{11-0}; // imm12
1476 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001477 def rs : AI2ldst<0b011, 1, isByte, (outs GPR:$Rt), (ins ldst_so_reg:$shift),
Jim Grosbach3e556122010-10-26 22:37:02 +00001478 AddrModeNone, LdFrm, iir, opc, "\t$Rt, $shift",
1479 [(set GPR:$Rt, (opnode ldst_so_reg:$shift))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001480 bits<4> Rt;
1481 bits<17> shift;
Johnny Chena52d7da2011-03-31 19:28:35 +00001482 let shift{4} = 0; // Inst{4} = 0
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001483 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1484 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +00001485 let Inst{15-12} = Rt;
Jim Grosbach3e556122010-10-26 22:37:02 +00001486 let Inst{11-0} = shift{11-0};
1487 }
1488}
1489}
1490
Owen Anderson26d2f0a2011-08-11 20:21:46 +00001491let canFoldAsLoad = 1, isReMaterializable = 1 in {
1492multiclass AI_ldr1nopc<bit isByte, string opc, InstrItinClass iii,
1493 InstrItinClass iir, PatFrag opnode> {
1494 // Note: We use the complex addrmode_imm12 rather than just an input
1495 // GPR and a constrained immediate so that we can use this to match
1496 // frame index references and avoid matching constant pool references.
1497 def i12: AI2ldst<0b010, 1, isByte, (outs GPRnopc:$Rt), (ins addrmode_imm12:$addr),
1498 AddrMode_i12, LdFrm, iii, opc, "\t$Rt, $addr",
1499 [(set GPRnopc:$Rt, (opnode addrmode_imm12:$addr))]> {
1500 bits<4> Rt;
1501 bits<17> addr;
1502 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1503 let Inst{19-16} = addr{16-13}; // Rn
1504 let Inst{15-12} = Rt;
1505 let Inst{11-0} = addr{11-0}; // imm12
1506 }
1507 def rs : AI2ldst<0b011, 1, isByte, (outs GPRnopc:$Rt), (ins ldst_so_reg:$shift),
1508 AddrModeNone, LdFrm, iir, opc, "\t$Rt, $shift",
1509 [(set GPRnopc:$Rt, (opnode ldst_so_reg:$shift))]> {
1510 bits<4> Rt;
1511 bits<17> shift;
1512 let shift{4} = 0; // Inst{4} = 0
1513 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1514 let Inst{19-16} = shift{16-13}; // Rn
1515 let Inst{15-12} = Rt;
1516 let Inst{11-0} = shift{11-0};
1517 }
1518}
1519}
1520
1521
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001522multiclass AI_str1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001523 InstrItinClass iir, PatFrag opnode> {
1524 // Note: We use the complex addrmode_imm12 rather than just an input
1525 // GPR and a constrained immediate so that we can use this to match
1526 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001527 def i12 : AI2ldst<0b010, 0, isByte, (outs),
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001528 (ins GPR:$Rt, addrmode_imm12:$addr),
1529 AddrMode_i12, StFrm, iii, opc, "\t$Rt, $addr",
1530 [(opnode GPR:$Rt, addrmode_imm12:$addr)]> {
1531 bits<4> Rt;
1532 bits<17> addr;
1533 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1534 let Inst{19-16} = addr{16-13}; // Rn
1535 let Inst{15-12} = Rt;
1536 let Inst{11-0} = addr{11-0}; // imm12
1537 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001538 def rs : AI2ldst<0b011, 0, isByte, (outs), (ins GPR:$Rt, ldst_so_reg:$shift),
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001539 AddrModeNone, StFrm, iir, opc, "\t$Rt, $shift",
1540 [(opnode GPR:$Rt, ldst_so_reg:$shift)]> {
1541 bits<4> Rt;
1542 bits<17> shift;
Johnny Chena52d7da2011-03-31 19:28:35 +00001543 let shift{4} = 0; // Inst{4} = 0
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001544 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1545 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +00001546 let Inst{15-12} = Rt;
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001547 let Inst{11-0} = shift{11-0};
1548 }
1549}
Owen Anderson26d2f0a2011-08-11 20:21:46 +00001550
1551multiclass AI_str1nopc<bit isByte, string opc, InstrItinClass iii,
1552 InstrItinClass iir, PatFrag opnode> {
1553 // Note: We use the complex addrmode_imm12 rather than just an input
1554 // GPR and a constrained immediate so that we can use this to match
1555 // frame index references and avoid matching constant pool references.
1556 def i12 : AI2ldst<0b010, 0, isByte, (outs),
1557 (ins GPRnopc:$Rt, addrmode_imm12:$addr),
1558 AddrMode_i12, StFrm, iii, opc, "\t$Rt, $addr",
1559 [(opnode GPRnopc:$Rt, addrmode_imm12:$addr)]> {
1560 bits<4> Rt;
1561 bits<17> addr;
1562 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1563 let Inst{19-16} = addr{16-13}; // Rn
1564 let Inst{15-12} = Rt;
1565 let Inst{11-0} = addr{11-0}; // imm12
1566 }
1567 def rs : AI2ldst<0b011, 0, isByte, (outs), (ins GPRnopc:$Rt, ldst_so_reg:$shift),
1568 AddrModeNone, StFrm, iir, opc, "\t$Rt, $shift",
1569 [(opnode GPRnopc:$Rt, ldst_so_reg:$shift)]> {
1570 bits<4> Rt;
1571 bits<17> shift;
1572 let shift{4} = 0; // Inst{4} = 0
1573 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1574 let Inst{19-16} = shift{16-13}; // Rn
1575 let Inst{15-12} = Rt;
1576 let Inst{11-0} = shift{11-0};
1577 }
1578}
1579
1580
Rafael Espindola15a6c3e2006-10-16 17:57:20 +00001581//===----------------------------------------------------------------------===//
1582// Instructions
1583//===----------------------------------------------------------------------===//
1584
Evan Chenga8e29892007-01-19 07:51:42 +00001585//===----------------------------------------------------------------------===//
1586// Miscellaneous Instructions.
1587//
Rafael Espindola6f602de2006-08-24 16:13:15 +00001588
Evan Chenga8e29892007-01-19 07:51:42 +00001589/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
1590/// the function. The first operand is the ID# for this instruction, the second
1591/// is the index into the MachineConstantPool that this is, the third is the
1592/// size in bytes of this constant pool entry.
Evan Chengcd799b92009-06-12 20:46:18 +00001593let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +00001594def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +00001595PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
Jim Grosbach99594eb2010-11-18 01:38:26 +00001596 i32imm:$size), NoItinerary, []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001597
Jim Grosbach4642ad32010-02-22 23:10:38 +00001598// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
1599// from removing one half of the matched pairs. That breaks PEI, which assumes
1600// these will always be in pairs, and asserts if it finds otherwise. Better way?
1601let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001602def ADJCALLSTACKUP :
Jim Grosbach99594eb2010-11-18 01:38:26 +00001603PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001604 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +00001605
Jim Grosbach64171712010-02-16 21:07:46 +00001606def ADJCALLSTACKDOWN :
Jim Grosbach99594eb2010-11-18 01:38:26 +00001607PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001608 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001609}
Rafael Espindola3c000bf2006-08-21 22:00:32 +00001610
Eli Friedman2bdffe42011-08-31 00:31:29 +00001611// Atomic pseudo-insts which will be lowered to ldrexd/strexd loops.
Jay Foadbf8356b2011-11-15 07:50:05 +00001612// (These pseudos use a hand-written selection code).
Eli Friedman34c44852011-09-06 20:53:37 +00001613let usesCustomInserter = 1, Defs = [CPSR], mayLoad = 1, mayStore = 1 in {
Eli Friedman2bdffe42011-08-31 00:31:29 +00001614def ATOMOR6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1615 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1616 NoItinerary, []>;
1617def ATOMXOR6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1618 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1619 NoItinerary, []>;
1620def ATOMADD6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1621 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1622 NoItinerary, []>;
1623def ATOMSUB6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1624 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1625 NoItinerary, []>;
1626def ATOMNAND6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1627 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1628 NoItinerary, []>;
1629def ATOMAND6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1630 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1631 NoItinerary, []>;
1632def ATOMSWAP6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1633 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1634 NoItinerary, []>;
Eli Friedman4d3f3292011-08-31 17:52:22 +00001635def ATOMCMPXCHG6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1636 (ins GPR:$addr, GPR:$cmp1, GPR:$cmp2,
1637 GPR:$set1, GPR:$set2),
1638 NoItinerary, []>;
Eli Friedman2bdffe42011-08-31 00:31:29 +00001639}
1640
Jim Grosbachd30970f2011-08-11 22:30:30 +00001641def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "", []>,
Johnny Chen85d5a892010-02-10 18:02:25 +00001642 Requires<[IsARM, HasV6T2]> {
1643 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001644 let Inst{15-8} = 0b11110000;
Johnny Chen85d5a892010-02-10 18:02:25 +00001645 let Inst{7-0} = 0b00000000;
1646}
1647
Jim Grosbachd30970f2011-08-11 22:30:30 +00001648def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "", []>,
Johnny Chenf4d81052010-02-12 22:53:19 +00001649 Requires<[IsARM, HasV6T2]> {
1650 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001651 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001652 let Inst{7-0} = 0b00000001;
1653}
1654
Jim Grosbachd30970f2011-08-11 22:30:30 +00001655def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "", []>,
Johnny Chenf4d81052010-02-12 22:53:19 +00001656 Requires<[IsARM, HasV6T2]> {
1657 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001658 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001659 let Inst{7-0} = 0b00000010;
1660}
1661
Jim Grosbachd30970f2011-08-11 22:30:30 +00001662def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "", []>,
Johnny Chenf4d81052010-02-12 22:53:19 +00001663 Requires<[IsARM, HasV6T2]> {
1664 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001665 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001666 let Inst{7-0} = 0b00000011;
1667}
1668
Owen Anderson05b0c9f2011-08-11 21:50:56 +00001669def SEL : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm, NoItinerary, "sel",
1670 "\t$Rd, $Rn, $Rm", []>, Requires<[IsARM, HasV6]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001671 bits<4> Rd;
1672 bits<4> Rn;
1673 bits<4> Rm;
1674 let Inst{3-0} = Rm;
1675 let Inst{15-12} = Rd;
1676 let Inst{19-16} = Rn;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001677 let Inst{27-20} = 0b01101000;
1678 let Inst{7-4} = 0b1011;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001679 let Inst{11-8} = 0b1111;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001680}
1681
Johnny Chenf4d81052010-02-12 22:53:19 +00001682def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "",
Jim Grosbach0fdf6cc2011-07-22 18:04:10 +00001683 []>, Requires<[IsARM, HasV6T2]> {
Johnny Chenf4d81052010-02-12 22:53:19 +00001684 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001685 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001686 let Inst{7-0} = 0b00000100;
1687}
1688
Johnny Chenc6f7b272010-02-11 18:12:29 +00001689// The i32imm operand $val can be used by a debugger to store more information
1690// about the breakpoint.
Jim Grosbach619e0d62011-07-13 19:24:09 +00001691def BKPT : AI<(outs), (ins imm0_65535:$val), MiscFrm, NoItinerary,
1692 "bkpt", "\t$val", []>, Requires<[IsARM]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001693 bits<16> val;
1694 let Inst{3-0} = val{3-0};
1695 let Inst{19-8} = val{15-4};
Johnny Chenc6f7b272010-02-11 18:12:29 +00001696 let Inst{27-20} = 0b00010010;
1697 let Inst{7-4} = 0b0111;
1698}
1699
Jim Grosbach96e24fa2011-07-29 17:36:04 +00001700// Change Processor State
1701// FIXME: We should use InstAlias to handle the optional operands.
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001702class CPS<dag iops, string asm_ops>
1703 : AXI<(outs), iops, MiscFrm, NoItinerary, !strconcat("cps", asm_ops),
Jim Grosbachbd4562e2011-07-29 17:33:29 +00001704 []>, Requires<[IsARM]> {
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001705 bits<2> imod;
1706 bits<3> iflags;
1707 bits<5> mode;
1708 bit M;
1709
Johnny Chenb98e1602010-02-12 18:55:33 +00001710 let Inst{31-28} = 0b1111;
1711 let Inst{27-20} = 0b00010000;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001712 let Inst{19-18} = imod;
1713 let Inst{17} = M; // Enabled if mode is set;
Owen Andersoncb9fed62011-10-28 18:02:13 +00001714 let Inst{16-9} = 0b00000000;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001715 let Inst{8-6} = iflags;
1716 let Inst{5} = 0;
1717 let Inst{4-0} = mode;
Johnny Chenb98e1602010-02-12 18:55:33 +00001718}
1719
Owen Anderson35008c22011-08-09 23:05:39 +00001720let DecoderMethod = "DecodeCPSInstruction" in {
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001721let M = 1 in
Jim Grosbach33768db2011-07-29 20:02:39 +00001722 def CPS3p : CPS<(ins imod_op:$imod, iflags_op:$iflags, imm0_31:$mode),
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001723 "$imod\t$iflags, $mode">;
1724let mode = 0, M = 0 in
1725 def CPS2p : CPS<(ins imod_op:$imod, iflags_op:$iflags), "$imod\t$iflags">;
1726
1727let imod = 0, iflags = 0, M = 1 in
Jim Grosbach33768db2011-07-29 20:02:39 +00001728 def CPS1p : CPS<(ins imm0_31:$mode), "\t$mode">;
Owen Anderson35008c22011-08-09 23:05:39 +00001729}
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001730
Johnny Chenb92a23f2010-02-21 04:42:01 +00001731// Preload signals the memory system of possible future data/instruction access.
Evan Cheng416941d2010-11-04 05:19:35 +00001732multiclass APreLoad<bits<1> read, bits<1> data, string opc> {
Johnny Chenb92a23f2010-02-21 04:42:01 +00001733
Evan Chengdfed19f2010-11-03 06:34:55 +00001734 def i12 : AXI<(outs), (ins addrmode_imm12:$addr), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001735 !strconcat(opc, "\t$addr"),
Evan Cheng416941d2010-11-04 05:19:35 +00001736 [(ARMPreload addrmode_imm12:$addr, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001737 bits<4> Rt;
1738 bits<17> addr;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001739 let Inst{31-26} = 0b111101;
1740 let Inst{25} = 0; // 0 for immediate form
Evan Cheng416941d2010-11-04 05:19:35 +00001741 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001742 let Inst{23} = addr{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001743 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001744 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001745 let Inst{19-16} = addr{16-13}; // Rn
Evan Chengc3a20ba2011-01-27 23:48:34 +00001746 let Inst{15-12} = 0b1111;
Jim Grosbachab682a22010-10-28 18:34:10 +00001747 let Inst{11-0} = addr{11-0}; // imm12
Johnny Chenb92a23f2010-02-21 04:42:01 +00001748 }
1749
Evan Chengdfed19f2010-11-03 06:34:55 +00001750 def rs : AXI<(outs), (ins ldst_so_reg:$shift), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001751 !strconcat(opc, "\t$shift"),
Evan Cheng416941d2010-11-04 05:19:35 +00001752 [(ARMPreload ldst_so_reg:$shift, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001753 bits<17> shift;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001754 let Inst{31-26} = 0b111101;
1755 let Inst{25} = 1; // 1 for register form
Evan Cheng416941d2010-11-04 05:19:35 +00001756 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001757 let Inst{23} = shift{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001758 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001759 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001760 let Inst{19-16} = shift{16-13}; // Rn
Evan Chengc3a20ba2011-01-27 23:48:34 +00001761 let Inst{15-12} = 0b1111;
Jim Grosbachab682a22010-10-28 18:34:10 +00001762 let Inst{11-0} = shift{11-0};
Owen Anderson1f267582011-08-29 20:42:00 +00001763 let Inst{4} = 0;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001764 }
1765}
1766
Evan Cheng416941d2010-11-04 05:19:35 +00001767defm PLD : APreLoad<1, 1, "pld">, Requires<[IsARM]>;
1768defm PLDW : APreLoad<0, 1, "pldw">, Requires<[IsARM,HasV7,HasMP]>;
1769defm PLI : APreLoad<1, 0, "pli">, Requires<[IsARM,HasV7]>;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001770
Jim Grosbach53a89d62011-07-22 17:46:13 +00001771def SETEND : AXI<(outs), (ins setend_op:$end), MiscFrm, NoItinerary,
Jim Grosbach6c1bb772011-07-22 16:59:04 +00001772 "setend\t$end", []>, Requires<[IsARM]> {
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001773 bits<1> end;
1774 let Inst{31-10} = 0b1111000100000001000000;
1775 let Inst{9} = end;
1776 let Inst{8-0} = 0;
Johnny Chena1e76212010-02-13 02:51:09 +00001777}
1778
Jim Grosbach6f9f8842011-07-13 22:59:38 +00001779def DBG : AI<(outs), (ins imm0_15:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt",
1780 []>, Requires<[IsARM, HasV7]> {
Jim Grosbach6c354fd2010-10-13 21:32:30 +00001781 bits<4> opt;
1782 let Inst{27-4} = 0b001100100000111100001111;
1783 let Inst{3-0} = opt;
Johnny Chen85d5a892010-02-10 18:02:25 +00001784}
1785
Johnny Chenba6e0332010-02-11 17:14:31 +00001786// A5.4 Permanently UNDEFINED instructions.
Evan Chengfb3611d2010-05-11 07:26:32 +00001787let isBarrier = 1, isTerminator = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001788def TRAP : AXI<(outs), (ins), MiscFrm, NoItinerary,
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001789 "trap", [(trap)]>,
Johnny Chenba6e0332010-02-11 17:14:31 +00001790 Requires<[IsARM]> {
Bill Wendlingaf2b5732010-11-21 11:05:29 +00001791 let Inst = 0xe7ffdefe;
Johnny Chenba6e0332010-02-11 17:14:31 +00001792}
1793
Evan Cheng12c3a532008-11-06 17:48:05 +00001794// Address computation and loads and stores in PIC mode.
Evan Chengeaa91b02007-06-19 01:26:51 +00001795let isNotDuplicable = 1 in {
Jim Grosbach6e422112010-11-29 23:48:41 +00001796def PICADD : ARMPseudoInst<(outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001797 4, IIC_iALUr,
Jim Grosbach6e422112010-11-29 23:48:41 +00001798 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001799
Evan Cheng325474e2008-01-07 23:56:57 +00001800let AddedComplexity = 10 in {
Jim Grosbach53694262010-11-18 01:15:56 +00001801def PICLDR : ARMPseudoInst<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001802 4, IIC_iLoad_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001803 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +00001804
Jim Grosbach53694262010-11-18 01:15:56 +00001805def PICLDRH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001806 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001807 [(set GPR:$Rt, (zextloadi16 addrmodepc:$addr))]>;
Jim Grosbach160f8f02010-11-18 00:46:58 +00001808
Jim Grosbach53694262010-11-18 01:15:56 +00001809def PICLDRB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001810 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001811 [(set GPR:$Rt, (zextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001812
Jim Grosbach53694262010-11-18 01:15:56 +00001813def PICLDRSH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001814 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001815 [(set GPR:$Rt, (sextloadi16 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001816
Jim Grosbach53694262010-11-18 01:15:56 +00001817def PICLDRSB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001818 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001819 [(set GPR:$Rt, (sextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001820}
Chris Lattner13c63102008-01-06 05:55:01 +00001821let AddedComplexity = 10 in {
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001822def PICSTR : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001823 4, IIC_iStore_r, [(store GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001824
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001825def PICSTRH : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001826 4, IIC_iStore_bh_r, [(truncstorei16 GPR:$src,
Eric Christophera0f720f2011-01-15 00:25:09 +00001827 addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001828
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001829def PICSTRB : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001830 4, IIC_iStore_bh_r, [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001831}
Evan Cheng12c3a532008-11-06 17:48:05 +00001832} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +00001833
Evan Chenge07715c2009-06-23 05:25:29 +00001834
1835// LEApcrel - Load a pc-relative address into a register without offending the
1836// assembler.
Bill Wendling8ca2fd62010-11-30 00:08:20 +00001837let neverHasSideEffects = 1, isReMaterializable = 1 in
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001838// The 'adr' mnemonic encodes differently if the label is before or after
Jim Grosbachdff84b02010-12-02 00:28:45 +00001839// the instruction. The {24-21} opcode bits are set by the fixup, as we don't
1840// know until then which form of the instruction will be used.
Johnny Chene6d69e72011-03-24 20:42:48 +00001841def ADR : AI1<{0,?,?,0}, (outs GPR:$Rd), (ins adrlabel:$label),
Jim Grosbach70a09152011-07-28 16:33:54 +00001842 MiscFrm, IIC_iALUi, "adr", "\t$Rd, $label", []> {
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001843 bits<4> Rd;
Owen Anderson96425c82011-08-26 18:09:22 +00001844 bits<14> label;
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001845 let Inst{27-25} = 0b001;
Owen Anderson96425c82011-08-26 18:09:22 +00001846 let Inst{24} = 0;
1847 let Inst{23-22} = label{13-12};
1848 let Inst{21} = 0;
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001849 let Inst{20} = 0;
1850 let Inst{19-16} = 0b1111;
1851 let Inst{15-12} = Rd;
Owen Anderson96425c82011-08-26 18:09:22 +00001852 let Inst{11-0} = label{11-0};
Evan Chengbc8a9452009-07-07 23:40:25 +00001853}
Jim Grosbachdff84b02010-12-02 00:28:45 +00001854def LEApcrel : ARMPseudoInst<(outs GPR:$Rd), (ins i32imm:$label, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001855 4, IIC_iALUi, []>;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001856
1857def LEApcrelJT : ARMPseudoInst<(outs GPR:$Rd),
1858 (ins i32imm:$label, nohash_imm:$id, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001859 4, IIC_iALUi, []>;
Evan Chenge07715c2009-06-23 05:25:29 +00001860
Evan Chenga8e29892007-01-19 07:51:42 +00001861//===----------------------------------------------------------------------===//
1862// Control Flow Instructions.
1863//
Rafael Espindola9e071f02006-10-02 19:30:56 +00001864
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001865let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
1866 // ARMV4T and above
Jim Grosbach64171712010-02-16 21:07:46 +00001867 def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001868 "bx", "\tlr", [(ARMretflag)]>,
1869 Requires<[IsARM, HasV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001870 let Inst{27-0} = 0b0001001011111111111100011110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001871 }
1872
1873 // ARMV4 only
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001874 def MOVPCLR : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001875 "mov", "\tpc, lr", [(ARMretflag)]>,
1876 Requires<[IsARM, NoV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001877 let Inst{27-0} = 0b0001101000001111000000001110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001878 }
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001879}
Rafael Espindola27185192006-09-29 21:20:16 +00001880
Bob Wilson04ea6e52009-10-28 00:37:03 +00001881// Indirect branches
1882let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001883 // ARMV4T and above
Jim Grosbach532c2f12010-11-30 00:24:05 +00001884 def BX : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001885 [(brind GPR:$dst)]>,
1886 Requires<[IsARM, HasV4T]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001887 bits<4> dst;
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001888 let Inst{31-4} = 0b1110000100101111111111110001;
Jim Grosbach27e90082010-10-29 19:28:17 +00001889 let Inst{3-0} = dst;
Bob Wilson04ea6e52009-10-28 00:37:03 +00001890 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001891
Jim Grosbachd447ac62011-07-13 20:21:31 +00001892 def BX_pred : AI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br,
1893 "bx", "\t$dst", [/* pattern left blank */]>,
Johnny Chen75f42962011-05-22 17:51:04 +00001894 Requires<[IsARM, HasV4T]> {
1895 bits<4> dst;
1896 let Inst{27-4} = 0b000100101111111111110001;
1897 let Inst{3-0} = dst;
1898 }
Bob Wilson04ea6e52009-10-28 00:37:03 +00001899}
1900
Jakob Stoklund Olesenc54f6342012-02-24 01:19:29 +00001901// SP is marked as a use to prevent stack-pointer assignments that appear
1902// immediately before calls from potentially appearing dead.
David Goodwin1a8f36e2009-08-12 18:31:53 +00001903let isCall = 1,
Jim Grosbach34e98e92011-03-12 00:51:00 +00001904 // FIXME: Do we really need a non-predicated version? If so, it should
1905 // at least be a pseudo instruction expanding to the predicated version
1906 // at MC lowering time.
Jakob Stoklund Olesenc54f6342012-02-24 01:19:29 +00001907 Defs = [LR], Uses = [SP] in {
Jason W Kim685c3502011-02-04 19:47:15 +00001908 def BL : ABXI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001909 IIC_Br, "bl\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001910 [(ARMcall tglobaladdr:$func)]>,
Evan Chengafff9412011-12-20 18:26:50 +00001911 Requires<[IsARM, IsNotIOS]> {
Johnny Cheneadeffb2009-10-27 20:45:15 +00001912 let Inst{31-28} = 0b1110;
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001913 bits<24> func;
1914 let Inst{23-0} = func;
Owen Andersonf1eab592011-08-26 23:32:08 +00001915 let DecoderMethod = "DecodeBranchImmInstruction";
Johnny Cheneadeffb2009-10-27 20:45:15 +00001916 }
Evan Cheng277f0742007-06-19 21:05:09 +00001917
Jason W Kim685c3502011-02-04 19:47:15 +00001918 def BL_pred : ABI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001919 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001920 [(ARMcall_pred tglobaladdr:$func)]>,
Evan Chengafff9412011-12-20 18:26:50 +00001921 Requires<[IsARM, IsNotIOS]> {
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001922 bits<24> func;
1923 let Inst{23-0} = func;
Owen Andersonf1eab592011-08-26 23:32:08 +00001924 let DecoderMethod = "DecodeBranchImmInstruction";
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001925 }
Evan Cheng277f0742007-06-19 21:05:09 +00001926
Evan Chenga8e29892007-01-19 07:51:42 +00001927 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +00001928 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001929 IIC_Br, "blx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001930 [(ARMcall GPR:$func)]>,
Evan Chengafff9412011-12-20 18:26:50 +00001931 Requires<[IsARM, HasV5T, IsNotIOS]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001932 bits<4> func;
Jim Grosbach817c1a62010-11-19 00:27:09 +00001933 let Inst{31-4} = 0b1110000100101111111111110011;
Bob Wilson181d3fe2011-03-03 01:41:01 +00001934 let Inst{3-0} = func;
1935 }
1936
1937 def BLX_pred : AI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
1938 IIC_Br, "blx", "\t$func",
1939 [(ARMcall_pred GPR:$func)]>,
Evan Chengafff9412011-12-20 18:26:50 +00001940 Requires<[IsARM, HasV5T, IsNotIOS]> {
Bob Wilson181d3fe2011-03-03 01:41:01 +00001941 bits<4> func;
1942 let Inst{27-4} = 0b000100101111111111110011;
1943 let Inst{3-0} = func;
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001944 }
1945
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001946 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001947 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001948 def BX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001949 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Evan Chengafff9412011-12-20 18:26:50 +00001950 Requires<[IsARM, HasV4T, IsNotIOS]>;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001951
1952 // ARMv4
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001953 def BMOVPCRX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001954 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Evan Chengafff9412011-12-20 18:26:50 +00001955 Requires<[IsARM, NoV4T, IsNotIOS]>;
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00001956
1957 // mov lr, pc; b if callee is marked noreturn to avoid confusing the
1958 // return stack predictor.
1959 def BMOVPCB_CALL : ARMPseudoInst<(outs),
1960 (ins bl_target:$func, variable_ops),
1961 8, IIC_Br, [(ARMcall_nolink tglobaladdr:$func)]>,
1962 Requires<[IsARM, IsNotIOS]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001963}
1964
David Goodwin1a8f36e2009-08-12 18:31:53 +00001965let isCall = 1,
Evan Chengafff9412011-12-20 18:26:50 +00001966 // On IOS R9 is call-clobbered.
Evan Cheng1e0eab12010-11-29 22:43:27 +00001967 // R7 is marked as a use to prevent frame-pointer assignments from being
1968 // moved above / below calls.
Jakob Stoklund Olesenc54f6342012-02-24 01:19:29 +00001969 Defs = [LR], Uses = [R7, SP] in {
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001970 def BLr9 : ARMPseudoExpand<(outs), (ins bl_target:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001971 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001972 [(ARMcall tglobaladdr:$func)], (BL bl_target:$func)>,
Evan Chengafff9412011-12-20 18:26:50 +00001973 Requires<[IsARM, IsIOS]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001974
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001975 def BLr9_pred : ARMPseudoExpand<(outs),
1976 (ins bl_target:$func, pred:$p, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001977 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001978 [(ARMcall_pred tglobaladdr:$func)],
1979 (BL_pred bl_target:$func, pred:$p)>,
Evan Chengafff9412011-12-20 18:26:50 +00001980 Requires<[IsARM, IsIOS]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001981
1982 // ARMv5T and above
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001983 def BLXr9 : ARMPseudoExpand<(outs), (ins GPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001984 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001985 [(ARMcall GPR:$func)],
1986 (BLX GPR:$func)>,
Evan Chengafff9412011-12-20 18:26:50 +00001987 Requires<[IsARM, HasV5T, IsIOS]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001988
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001989 def BLXr9_pred: ARMPseudoExpand<(outs), (ins GPR:$func, pred:$p,variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001990 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001991 [(ARMcall_pred GPR:$func)],
1992 (BLX_pred GPR:$func, pred:$p)>,
Evan Chengafff9412011-12-20 18:26:50 +00001993 Requires<[IsARM, HasV5T, IsIOS]>;
Bob Wilson181d3fe2011-03-03 01:41:01 +00001994
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001995 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001996 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001997 def BXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001998 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Evan Chengafff9412011-12-20 18:26:50 +00001999 Requires<[IsARM, HasV4T, IsIOS]>;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00002000
2001 // ARMv4
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00002002 def BMOVPCRXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00002003 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Evan Chengafff9412011-12-20 18:26:50 +00002004 Requires<[IsARM, NoV4T, IsIOS]>;
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00002005
2006 // mov lr, pc; b if callee is marked noreturn to avoid confusing the
2007 // return stack predictor.
2008 def BMOVPCBr9_CALL : ARMPseudoInst<(outs),(ins bl_target:$func, variable_ops),
2009 8, IIC_Br, [(ARMcall_nolink tglobaladdr:$func)]>,
2010 Requires<[IsARM, IsIOS]>;
Rafael Espindola35574632006-07-18 17:00:30 +00002011}
Rafael Espindoladc124a22006-05-18 21:45:49 +00002012
David Goodwin1a8f36e2009-08-12 18:31:53 +00002013let isBranch = 1, isTerminator = 1 in {
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002014 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
2015 // a two-value operand where a dag node expects two operands. :(
2016 def Bcc : ABI<0b1010, (outs), (ins br_target:$target),
2017 IIC_Br, "b", "\t$target",
2018 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]> {
2019 bits<24> target;
2020 let Inst{23-0} = target;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002021 let DecoderMethod = "DecodeBranchImmInstruction";
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002022 }
2023
Evan Chengaeafca02007-05-16 07:45:54 +00002024 let isBarrier = 1 in {
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002025 // B is "predicable" since it's just a Bcc with an 'always' condition.
Evan Cheng5ada1992007-05-16 20:50:01 +00002026 let isPredicable = 1 in
Jim Grosbachcea5afc2011-03-11 23:25:21 +00002027 // FIXME: We shouldn't need this pseudo at all. Just using Bcc directly
2028 // should be sufficient.
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002029 // FIXME: Is B really a Barrier? That doesn't seem right.
Owen Anderson16884412011-07-13 23:22:26 +00002030 def B : ARMPseudoExpand<(outs), (ins br_target:$target), 4, IIC_Br,
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002031 [(br bb:$target)], (Bcc br_target:$target, (ops 14, zero_reg))>;
Evan Cheng44bec522007-05-15 01:29:07 +00002032
Jim Grosbach2dc77682010-11-29 18:37:44 +00002033 let isNotDuplicable = 1, isIndirectBranch = 1 in {
2034 def BR_JTr : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00002035 (ins GPR:$target, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00002036 0, IIC_Br,
Jim Grosbach6e422112010-11-29 23:48:41 +00002037 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]>;
Jim Grosbach2dc77682010-11-29 18:37:44 +00002038 // FIXME: This shouldn't use the generic "addrmode2," but rather be split
2039 // into i12 and rs suffixed versions.
2040 def BR_JTm : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00002041 (ins addrmode2:$target, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00002042 0, IIC_Br,
Chris Lattnera1ca91a2010-11-02 23:40:41 +00002043 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00002044 imm:$id)]>;
Jim Grosbach0eb49c52010-11-21 01:26:01 +00002045 def BR_JTadd : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00002046 (ins GPR:$target, GPR:$idx, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00002047 0, IIC_Br,
Jim Grosbachf8dabac2010-11-17 21:05:55 +00002048 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00002049 imm:$id)]>;
Chris Lattnera1ca91a2010-11-02 23:40:41 +00002050 } // isNotDuplicable = 1, isIndirectBranch = 1
Evan Cheng4df60f52008-11-07 09:06:08 +00002051 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +00002052
Rafael Espindola1ed3af12006-08-01 18:53:10 +00002053}
Rafael Espindola84b19be2006-07-16 01:02:57 +00002054
Jim Grosbachcf121c32011-07-28 21:57:55 +00002055// BLX (immediate)
Owen Andersonf1eab592011-08-26 23:32:08 +00002056def BLXi : AXI<(outs), (ins blx_target:$target), BrMiscFrm, NoItinerary,
Jim Grosbachcf121c32011-07-28 21:57:55 +00002057 "blx\t$target", []>,
Johnny Chen8901e6f2011-03-31 17:53:50 +00002058 Requires<[IsARM, HasV5T]> {
2059 let Inst{31-25} = 0b1111101;
2060 bits<25> target;
2061 let Inst{23-0} = target{24-1};
2062 let Inst{24} = target{0};
2063}
2064
Jim Grosbach898e7e22011-07-13 20:25:01 +00002065// Branch and Exchange Jazelle
Johnny Chena1e76212010-02-13 02:51:09 +00002066def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func",
Jim Grosbach898e7e22011-07-13 20:25:01 +00002067 [/* pattern left blank */]> {
2068 bits<4> func;
Johnny Chena1e76212010-02-13 02:51:09 +00002069 let Inst{23-20} = 0b0010;
Jim Grosbach898e7e22011-07-13 20:25:01 +00002070 let Inst{19-8} = 0xfff;
Johnny Chena1e76212010-02-13 02:51:09 +00002071 let Inst{7-4} = 0b0010;
Jim Grosbach898e7e22011-07-13 20:25:01 +00002072 let Inst{3-0} = func;
Johnny Chena1e76212010-02-13 02:51:09 +00002073}
2074
Jim Grosbach9ca2a772011-07-08 18:26:27 +00002075// Tail calls.
2076
Jim Grosbach9ca2a772011-07-08 18:26:27 +00002077let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
Evan Chengafff9412011-12-20 18:26:50 +00002078 // IOS versions.
Jakob Stoklund Olesenc54f6342012-02-24 01:19:29 +00002079 let Uses = [SP] in {
Jim Grosbach9ca2a772011-07-08 18:26:27 +00002080 def TCRETURNdi : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
Evan Chengafff9412011-12-20 18:26:50 +00002081 IIC_Br, []>, Requires<[IsIOS]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00002082
2083 def TCRETURNri : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
Evan Chengafff9412011-12-20 18:26:50 +00002084 IIC_Br, []>, Requires<[IsIOS]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00002085
Jim Grosbach245f5e82011-07-08 18:50:22 +00002086 def TAILJMPd : ARMPseudoExpand<(outs), (ins br_target:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00002087 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00002088 (Bcc br_target:$dst, (ops 14, zero_reg))>,
Evan Chengafff9412011-12-20 18:26:50 +00002089 Requires<[IsARM, IsIOS]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00002090
Jim Grosbach245f5e82011-07-08 18:50:22 +00002091 def TAILJMPr : ARMPseudoExpand<(outs), (ins tcGPR:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00002092 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00002093 (BX GPR:$dst)>,
Evan Chengafff9412011-12-20 18:26:50 +00002094 Requires<[IsARM, IsIOS]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00002095
Jim Grosbach9ca2a772011-07-08 18:26:27 +00002096 }
2097
Evan Chengafff9412011-12-20 18:26:50 +00002098 // Non-IOS versions (the difference is R9).
Jakob Stoklund Olesenc54f6342012-02-24 01:19:29 +00002099 let Uses = [SP] in {
Jim Grosbach9ca2a772011-07-08 18:26:27 +00002100 def TCRETURNdiND : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
Evan Chengafff9412011-12-20 18:26:50 +00002101 IIC_Br, []>, Requires<[IsNotIOS]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00002102
2103 def TCRETURNriND : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
Evan Chengafff9412011-12-20 18:26:50 +00002104 IIC_Br, []>, Requires<[IsNotIOS]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00002105
Jim Grosbach245f5e82011-07-08 18:50:22 +00002106 def TAILJMPdND : ARMPseudoExpand<(outs), (ins brtarget:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00002107 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00002108 (Bcc br_target:$dst, (ops 14, zero_reg))>,
Evan Chengafff9412011-12-20 18:26:50 +00002109 Requires<[IsARM, IsNotIOS]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00002110
Jim Grosbach245f5e82011-07-08 18:50:22 +00002111 def TAILJMPrND : ARMPseudoExpand<(outs), (ins tcGPR:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00002112 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00002113 (BX GPR:$dst)>,
Evan Chengafff9412011-12-20 18:26:50 +00002114 Requires<[IsARM, IsNotIOS]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00002115 }
2116}
2117
Jim Grosbachd30970f2011-08-11 22:30:30 +00002118// Secure Monitor Call is a system instruction.
Jim Grosbach7c9fbc02011-07-22 18:13:31 +00002119def SMC : ABI<0b0001, (outs), (ins imm0_15:$opt), NoItinerary, "smc", "\t$opt",
2120 []> {
Jim Grosbach06ef4442010-10-13 22:38:23 +00002121 bits<4> opt;
2122 let Inst{23-4} = 0b01100000000000000111;
2123 let Inst{3-0} = opt;
Johnny Chen0296f3e2010-02-16 21:59:54 +00002124}
2125
Jim Grosbached838482011-07-26 16:24:27 +00002126// Supervisor Call (Software Interrupt)
Evan Cheng1e0eab12010-11-29 22:43:27 +00002127let isCall = 1, Uses = [SP] in {
Jim Grosbached838482011-07-26 16:24:27 +00002128def SVC : ABI<0b1111, (outs), (ins imm24b:$svc), IIC_Br, "svc", "\t$svc", []> {
Jim Grosbach06ef4442010-10-13 22:38:23 +00002129 bits<24> svc;
2130 let Inst{23-0} = svc;
2131}
Johnny Chen85d5a892010-02-10 18:02:25 +00002132}
2133
Jim Grosbach5a287482011-07-29 17:51:39 +00002134// Store Return State
Jim Grosbache1cf5902011-07-29 20:26:09 +00002135class SRSI<bit wb, string asm>
2136 : XI<(outs), (ins imm0_31:$mode), AddrModeNone, 4, IndexModeNone, BrFrm,
2137 NoItinerary, asm, "", []> {
2138 bits<5> mode;
Johnny Chen64dfb782010-02-16 20:04:27 +00002139 let Inst{31-28} = 0b1111;
Jim Grosbache1cf5902011-07-29 20:26:09 +00002140 let Inst{27-25} = 0b100;
2141 let Inst{22} = 1;
2142 let Inst{21} = wb;
2143 let Inst{20} = 0;
2144 let Inst{19-16} = 0b1101; // SP
2145 let Inst{15-5} = 0b00000101000;
2146 let Inst{4-0} = mode;
Johnny Chen64dfb782010-02-16 20:04:27 +00002147}
2148
Jim Grosbache1cf5902011-07-29 20:26:09 +00002149def SRSDA : SRSI<0, "srsda\tsp, $mode"> {
2150 let Inst{24-23} = 0;
Johnny Chen64dfb782010-02-16 20:04:27 +00002151}
Jim Grosbache1cf5902011-07-29 20:26:09 +00002152def SRSDA_UPD : SRSI<1, "srsda\tsp!, $mode"> {
2153 let Inst{24-23} = 0;
2154}
2155def SRSDB : SRSI<0, "srsdb\tsp, $mode"> {
2156 let Inst{24-23} = 0b10;
2157}
2158def SRSDB_UPD : SRSI<1, "srsdb\tsp!, $mode"> {
2159 let Inst{24-23} = 0b10;
2160}
2161def SRSIA : SRSI<0, "srsia\tsp, $mode"> {
2162 let Inst{24-23} = 0b01;
2163}
2164def SRSIA_UPD : SRSI<1, "srsia\tsp!, $mode"> {
2165 let Inst{24-23} = 0b01;
2166}
2167def SRSIB : SRSI<0, "srsib\tsp, $mode"> {
2168 let Inst{24-23} = 0b11;
2169}
2170def SRSIB_UPD : SRSI<1, "srsib\tsp!, $mode"> {
2171 let Inst{24-23} = 0b11;
2172}
Jim Grosbach2c6363a2011-07-29 18:47:24 +00002173
Jim Grosbach5a287482011-07-29 17:51:39 +00002174// Return From Exception
Jim Grosbach2c6363a2011-07-29 18:47:24 +00002175class RFEI<bit wb, string asm>
2176 : XI<(outs), (ins GPR:$Rn), AddrModeNone, 4, IndexModeNone, BrFrm,
2177 NoItinerary, asm, "", []> {
2178 bits<4> Rn;
Johnny Chenfb566792010-02-17 21:39:10 +00002179 let Inst{31-28} = 0b1111;
Jim Grosbach2c6363a2011-07-29 18:47:24 +00002180 let Inst{27-25} = 0b100;
2181 let Inst{22} = 0;
2182 let Inst{21} = wb;
2183 let Inst{20} = 1;
2184 let Inst{19-16} = Rn;
2185 let Inst{15-0} = 0xa00;
Johnny Chenfb566792010-02-17 21:39:10 +00002186}
2187
Jim Grosbach2c6363a2011-07-29 18:47:24 +00002188def RFEDA : RFEI<0, "rfeda\t$Rn"> {
2189 let Inst{24-23} = 0;
2190}
2191def RFEDA_UPD : RFEI<1, "rfeda\t$Rn!"> {
2192 let Inst{24-23} = 0;
2193}
2194def RFEDB : RFEI<0, "rfedb\t$Rn"> {
2195 let Inst{24-23} = 0b10;
2196}
2197def RFEDB_UPD : RFEI<1, "rfedb\t$Rn!"> {
2198 let Inst{24-23} = 0b10;
2199}
2200def RFEIA : RFEI<0, "rfeia\t$Rn"> {
2201 let Inst{24-23} = 0b01;
2202}
2203def RFEIA_UPD : RFEI<1, "rfeia\t$Rn!"> {
2204 let Inst{24-23} = 0b01;
2205}
2206def RFEIB : RFEI<0, "rfeib\t$Rn"> {
2207 let Inst{24-23} = 0b11;
2208}
2209def RFEIB_UPD : RFEI<1, "rfeib\t$Rn!"> {
2210 let Inst{24-23} = 0b11;
Johnny Chenfb566792010-02-17 21:39:10 +00002211}
2212
Evan Chenga8e29892007-01-19 07:51:42 +00002213//===----------------------------------------------------------------------===//
Joe Abbey895ede82011-10-18 04:44:36 +00002214// Load / Store Instructions.
Evan Chenga8e29892007-01-19 07:51:42 +00002215//
Rafael Espindola82c678b2006-10-16 17:17:22 +00002216
Evan Chenga8e29892007-01-19 07:51:42 +00002217// Load
Jim Grosbach3e556122010-10-26 22:37:02 +00002218
2219
Evan Cheng7e2fe912010-10-28 06:47:08 +00002220defm LDR : AI_ldr1<0, "ldr", IIC_iLoad_r, IIC_iLoad_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00002221 UnOpFrag<(load node:$Src)>>;
Owen Anderson26d2f0a2011-08-11 20:21:46 +00002222defm LDRB : AI_ldr1nopc<1, "ldrb", IIC_iLoad_bh_r, IIC_iLoad_bh_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00002223 UnOpFrag<(zextloadi8 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00002224defm STR : AI_str1<0, "str", IIC_iStore_r, IIC_iStore_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00002225 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Owen Anderson26d2f0a2011-08-11 20:21:46 +00002226defm STRB : AI_str1nopc<1, "strb", IIC_iStore_bh_r, IIC_iStore_bh_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00002227 BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00002228
Evan Chengfa775d02007-03-19 07:20:03 +00002229// Special LDR for loads from non-pc-relative constpools.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00002230let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1,
Jim Grosbach7ce05792011-08-03 23:50:40 +00002231 isReMaterializable = 1, isCodeGenOnly = 1 in
Jim Grosbach9558b4c2010-11-19 21:07:51 +00002232def LDRcp : AI2ldst<0b010, 1, 0, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00002233 AddrMode_i12, LdFrm, IIC_iLoad_r, "ldr", "\t$Rt, $addr",
2234 []> {
Jim Grosbach3e556122010-10-26 22:37:02 +00002235 bits<4> Rt;
2236 bits<17> addr;
2237 let Inst{23} = addr{12}; // U (add = ('U' == 1))
2238 let Inst{19-16} = 0b1111;
2239 let Inst{15-12} = Rt;
2240 let Inst{11-0} = addr{11-0}; // imm12
2241}
Evan Chengfa775d02007-03-19 07:20:03 +00002242
Evan Chenga8e29892007-01-19 07:51:42 +00002243// Loads with zero extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00002244def LDRH : AI3ld<0b1011, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00002245 IIC_iLoad_bh_r, "ldrh", "\t$Rt, $addr",
2246 [(set GPR:$Rt, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00002247
Evan Chenga8e29892007-01-19 07:51:42 +00002248// Loads with sign extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00002249def LDRSH : AI3ld<0b1111, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00002250 IIC_iLoad_bh_r, "ldrsh", "\t$Rt, $addr",
2251 [(set GPR:$Rt, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002252
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00002253def LDRSB : AI3ld<0b1101, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00002254 IIC_iLoad_bh_r, "ldrsb", "\t$Rt, $addr",
2255 [(set GPR:$Rt, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00002256
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002257let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00002258// Load doubleword
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00002259def LDRD : AI3ld<0b1101, 0, (outs GPR:$Rd, GPR:$dst2),
2260 (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach9a3507f2011-04-01 20:26:57 +00002261 IIC_iLoad_d_r, "ldrd", "\t$Rd, $dst2, $addr",
Misha Brukmanbf16f1d2009-08-27 14:14:21 +00002262 []>, Requires<[IsARM, HasV5TE]>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002263}
Rafael Espindolac391d162006-10-23 20:34:27 +00002264
Evan Chenga8e29892007-01-19 07:51:42 +00002265// Indexed loads
Evan Chengc39916b2011-11-04 01:48:58 +00002266multiclass AI2_ldridx<bit isByte, string opc,
2267 InstrItinClass iii, InstrItinClass iir> {
Owen Anderson9ab0f252011-08-26 20:43:14 +00002268 def _PRE_IMM : AI2ldstidx<1, isByte, 1, (outs GPR:$Rt, GPR:$Rn_wb),
Evan Chengc39916b2011-11-04 01:48:58 +00002269 (ins addrmode_imm12:$addr), IndexModePre, LdFrm, iii,
Jim Grosbach99f53d12010-11-15 20:47:07 +00002270 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
Owen Anderson9ab0f252011-08-26 20:43:14 +00002271 bits<17> addr;
2272 let Inst{25} = 0;
Jim Grosbach99f53d12010-11-15 20:47:07 +00002273 let Inst{23} = addr{12};
Owen Anderson9ab0f252011-08-26 20:43:14 +00002274 let Inst{19-16} = addr{16-13};
Jim Grosbach99f53d12010-11-15 20:47:07 +00002275 let Inst{11-0} = addr{11-0};
Owen Anderson9ab0f252011-08-26 20:43:14 +00002276 let DecoderMethod = "DecodeLDRPreImm";
2277 let AsmMatchConverter = "cvtLdWriteBackRegAddrModeImm12";
2278 }
2279
2280 def _PRE_REG : AI2ldstidx<1, isByte, 1, (outs GPR:$Rt, GPR:$Rn_wb),
Evan Chengc39916b2011-11-04 01:48:58 +00002281 (ins ldst_so_reg:$addr), IndexModePre, LdFrm, iir,
Owen Anderson9ab0f252011-08-26 20:43:14 +00002282 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2283 bits<17> addr;
2284 let Inst{25} = 1;
2285 let Inst{23} = addr{12};
2286 let Inst{19-16} = addr{16-13};
2287 let Inst{11-0} = addr{11-0};
2288 let Inst{4} = 0;
2289 let DecoderMethod = "DecodeLDRPreReg";
Jim Grosbach1355cf12011-07-26 17:10:22 +00002290 let AsmMatchConverter = "cvtLdWriteBackRegAddrMode2";
Jim Grosbach99f53d12010-11-15 20:47:07 +00002291 }
Owen Anderson793e7962011-07-26 20:54:26 +00002292
2293 def _POST_REG : AI2ldstidx<1, isByte, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbach039c2e12011-08-04 23:01:30 +00002294 (ins addr_offset_none:$addr, am2offset_reg:$offset),
Evan Chengc39916b2011-11-04 01:48:58 +00002295 IndexModePost, LdFrm, iir,
Jim Grosbach039c2e12011-08-04 23:01:30 +00002296 opc, "\t$Rt, $addr, $offset",
2297 "$addr.base = $Rn_wb", []> {
Owen Anderson793e7962011-07-26 20:54:26 +00002298 // {12} isAdd
2299 // {11-0} imm12/Rm
2300 bits<14> offset;
Jim Grosbach039c2e12011-08-04 23:01:30 +00002301 bits<4> addr;
Owen Anderson793e7962011-07-26 20:54:26 +00002302 let Inst{25} = 1;
2303 let Inst{23} = offset{12};
Jim Grosbach039c2e12011-08-04 23:01:30 +00002304 let Inst{19-16} = addr;
Owen Anderson793e7962011-07-26 20:54:26 +00002305 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002306
2307 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Owen Anderson793e7962011-07-26 20:54:26 +00002308 }
2309
2310 def _POST_IMM : AI2ldstidx<1, isByte, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbach039c2e12011-08-04 23:01:30 +00002311 (ins addr_offset_none:$addr, am2offset_imm:$offset),
Evan Chengc39916b2011-11-04 01:48:58 +00002312 IndexModePost, LdFrm, iii,
Jim Grosbach039c2e12011-08-04 23:01:30 +00002313 opc, "\t$Rt, $addr, $offset",
2314 "$addr.base = $Rn_wb", []> {
Jim Grosbach99f53d12010-11-15 20:47:07 +00002315 // {12} isAdd
2316 // {11-0} imm12/Rm
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00002317 bits<14> offset;
Jim Grosbach039c2e12011-08-04 23:01:30 +00002318 bits<4> addr;
Owen Anderson793e7962011-07-26 20:54:26 +00002319 let Inst{25} = 0;
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00002320 let Inst{23} = offset{12};
Jim Grosbach039c2e12011-08-04 23:01:30 +00002321 let Inst{19-16} = addr;
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00002322 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002323
2324 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Jim Grosbach99f53d12010-11-15 20:47:07 +00002325 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002326
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00002327}
Rafael Espindoladc124a22006-05-18 21:45:49 +00002328
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002329let mayLoad = 1, neverHasSideEffects = 1 in {
Evan Chengc39916b2011-11-04 01:48:58 +00002330// FIXME: for LDR_PRE_REG etc. the itineray should be either IIC_iLoad_ru or
2331// IIC_iLoad_siu depending on whether it the offset register is shifted.
2332defm LDR : AI2_ldridx<0, "ldr", IIC_iLoad_iu, IIC_iLoad_ru>;
2333defm LDRB : AI2_ldridx<1, "ldrb", IIC_iLoad_bh_iu, IIC_iLoad_bh_ru>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002334}
Rafael Espindola450856d2006-12-12 00:37:38 +00002335
Jim Grosbach45251b32011-08-11 20:41:13 +00002336multiclass AI3_ldridx<bits<4> op, string opc, InstrItinClass itin> {
2337 def _PRE : AI3ldstidx<op, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002338 (ins addrmode3:$addr), IndexModePre,
2339 LdMiscFrm, itin,
2340 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2341 bits<14> addr;
2342 let Inst{23} = addr{8}; // U bit
2343 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
2344 let Inst{19-16} = addr{12-9}; // Rn
2345 let Inst{11-8} = addr{7-4}; // imm7_4/zero
2346 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
Jim Grosbach623a4542011-08-10 22:42:16 +00002347 let AsmMatchConverter = "cvtLdWriteBackRegAddrMode3";
Owen Anderson0d094992011-08-12 20:36:11 +00002348 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002349 }
Jim Grosbach45251b32011-08-11 20:41:13 +00002350 def _POST : AI3ldstidx<op, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbach623a4542011-08-10 22:42:16 +00002351 (ins addr_offset_none:$addr, am3offset:$offset),
2352 IndexModePost, LdMiscFrm, itin,
2353 opc, "\t$Rt, $addr, $offset", "$addr.base = $Rn_wb",
2354 []> {
Jim Grosbach078e2392010-11-19 23:14:43 +00002355 bits<10> offset;
Jim Grosbach623a4542011-08-10 22:42:16 +00002356 bits<4> addr;
Jim Grosbach078e2392010-11-19 23:14:43 +00002357 let Inst{23} = offset{8}; // U bit
2358 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
Jim Grosbach623a4542011-08-10 22:42:16 +00002359 let Inst{19-16} = addr;
Jim Grosbach078e2392010-11-19 23:14:43 +00002360 let Inst{11-8} = offset{7-4}; // imm7_4/zero
2361 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Owen Anderson0d094992011-08-12 20:36:11 +00002362 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002363 }
2364}
Rafael Espindola4e307642006-09-08 16:59:47 +00002365
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002366let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbach45251b32011-08-11 20:41:13 +00002367defm LDRH : AI3_ldridx<0b1011, "ldrh", IIC_iLoad_bh_ru>;
2368defm LDRSH : AI3_ldridx<0b1111, "ldrsh", IIC_iLoad_bh_ru>;
2369defm LDRSB : AI3_ldridx<0b1101, "ldrsb", IIC_iLoad_bh_ru>;
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002370let hasExtraDefRegAllocReq = 1 in {
Jim Grosbach45251b32011-08-11 20:41:13 +00002371def LDRD_PRE : AI3ldstidx<0b1101, 0, 1, (outs GPR:$Rt, GPR:$Rt2, GPR:$Rn_wb),
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002372 (ins addrmode3:$addr), IndexModePre,
2373 LdMiscFrm, IIC_iLoad_d_ru,
2374 "ldrd", "\t$Rt, $Rt2, $addr!",
2375 "$addr.base = $Rn_wb", []> {
2376 bits<14> addr;
2377 let Inst{23} = addr{8}; // U bit
2378 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
2379 let Inst{19-16} = addr{12-9}; // Rn
2380 let Inst{11-8} = addr{7-4}; // imm7_4/zero
2381 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
Owen Anderson8313b482011-07-28 17:53:25 +00002382 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach2fd2b872011-08-10 20:29:19 +00002383 let AsmMatchConverter = "cvtLdrdPre";
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002384}
Jim Grosbach45251b32011-08-11 20:41:13 +00002385def LDRD_POST: AI3ldstidx<0b1101, 0, 0, (outs GPR:$Rt, GPR:$Rt2, GPR:$Rn_wb),
Jim Grosbach2fd2b872011-08-10 20:29:19 +00002386 (ins addr_offset_none:$addr, am3offset:$offset),
2387 IndexModePost, LdMiscFrm, IIC_iLoad_d_ru,
2388 "ldrd", "\t$Rt, $Rt2, $addr, $offset",
2389 "$addr.base = $Rn_wb", []> {
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002390 bits<10> offset;
Jim Grosbach2fd2b872011-08-10 20:29:19 +00002391 bits<4> addr;
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002392 let Inst{23} = offset{8}; // U bit
2393 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
Jim Grosbach2fd2b872011-08-10 20:29:19 +00002394 let Inst{19-16} = addr;
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002395 let Inst{11-8} = offset{7-4}; // imm7_4/zero
2396 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Owen Anderson8313b482011-07-28 17:53:25 +00002397 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002398}
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002399} // hasExtraDefRegAllocReq = 1
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002400} // mayLoad = 1, neverHasSideEffects = 1
Evan Chenga8e29892007-01-19 07:51:42 +00002401
Jim Grosbach89958d52011-08-11 21:41:59 +00002402// LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT.
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002403let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbach59999262011-08-10 23:43:54 +00002404def LDRT_POST_REG : AI2ldstidx<1, 0, 0, (outs GPR:$Rt, GPR:$Rn_wb),
2405 (ins addr_offset_none:$addr, am2offset_reg:$offset),
2406 IndexModePost, LdFrm, IIC_iLoad_ru,
2407 "ldrt", "\t$Rt, $addr, $offset",
2408 "$addr.base = $Rn_wb", []> {
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002409 // {12} isAdd
2410 // {11-0} imm12/Rm
Jim Grosbach59999262011-08-10 23:43:54 +00002411 bits<14> offset;
2412 bits<4> addr;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002413 let Inst{25} = 1;
Jim Grosbach59999262011-08-10 23:43:54 +00002414 let Inst{23} = offset{12};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002415 let Inst{21} = 1; // overwrite
Jim Grosbach59999262011-08-10 23:43:54 +00002416 let Inst{19-16} = addr;
2417 let Inst{11-5} = offset{11-5};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002418 let Inst{4} = 0;
Jim Grosbach59999262011-08-10 23:43:54 +00002419 let Inst{3-0} = offset{3-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002420 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
2421}
Jim Grosbach59999262011-08-10 23:43:54 +00002422
2423def LDRT_POST_IMM : AI2ldstidx<1, 0, 0, (outs GPR:$Rt, GPR:$Rn_wb),
2424 (ins addr_offset_none:$addr, am2offset_imm:$offset),
Jim Grosbache15defc2011-08-10 23:23:47 +00002425 IndexModePost, LdFrm, IIC_iLoad_ru,
Jim Grosbach59999262011-08-10 23:43:54 +00002426 "ldrt", "\t$Rt, $addr, $offset",
2427 "$addr.base = $Rn_wb", []> {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002428 // {12} isAdd
2429 // {11-0} imm12/Rm
Jim Grosbach59999262011-08-10 23:43:54 +00002430 bits<14> offset;
2431 bits<4> addr;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002432 let Inst{25} = 0;
Jim Grosbach59999262011-08-10 23:43:54 +00002433 let Inst{23} = offset{12};
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002434 let Inst{21} = 1; // overwrite
Jim Grosbach59999262011-08-10 23:43:54 +00002435 let Inst{19-16} = addr;
2436 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002437 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002438}
Jim Grosbach3148a652011-08-08 23:28:47 +00002439
2440def LDRBT_POST_REG : AI2ldstidx<1, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
2441 (ins addr_offset_none:$addr, am2offset_reg:$offset),
2442 IndexModePost, LdFrm, IIC_iLoad_bh_ru,
2443 "ldrbt", "\t$Rt, $addr, $offset",
2444 "$addr.base = $Rn_wb", []> {
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002445 // {12} isAdd
2446 // {11-0} imm12/Rm
Jim Grosbach3148a652011-08-08 23:28:47 +00002447 bits<14> offset;
2448 bits<4> addr;
2449 let Inst{25} = 1;
2450 let Inst{23} = offset{12};
Johnny Chenadb561d2010-02-18 03:27:42 +00002451 let Inst{21} = 1; // overwrite
Jim Grosbach3148a652011-08-08 23:28:47 +00002452 let Inst{19-16} = addr;
Owen Anderson63681192011-08-12 19:41:29 +00002453 let Inst{11-5} = offset{11-5};
2454 let Inst{4} = 0;
2455 let Inst{3-0} = offset{3-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002456 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Jim Grosbach3148a652011-08-08 23:28:47 +00002457}
2458
2459def LDRBT_POST_IMM : AI2ldstidx<1, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
2460 (ins addr_offset_none:$addr, am2offset_imm:$offset),
2461 IndexModePost, LdFrm, IIC_iLoad_bh_ru,
2462 "ldrbt", "\t$Rt, $addr, $offset",
2463 "$addr.base = $Rn_wb", []> {
2464 // {12} isAdd
2465 // {11-0} imm12/Rm
2466 bits<14> offset;
2467 bits<4> addr;
2468 let Inst{25} = 0;
2469 let Inst{23} = offset{12};
2470 let Inst{21} = 1; // overwrite
2471 let Inst{19-16} = addr;
2472 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002473 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Johnny Chenadb561d2010-02-18 03:27:42 +00002474}
Jim Grosbach7ce05792011-08-03 23:50:40 +00002475
2476multiclass AI3ldrT<bits<4> op, string opc> {
2477 def i : AI3ldstidxT<op, 1, (outs GPR:$Rt, GPR:$base_wb),
2478 (ins addr_offset_none:$addr, postidx_imm8:$offset),
2479 IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru, opc,
2480 "\t$Rt, $addr, $offset", "$addr.base = $base_wb", []> {
2481 bits<9> offset;
2482 let Inst{23} = offset{8};
2483 let Inst{22} = 1;
2484 let Inst{11-8} = offset{7-4};
2485 let Inst{3-0} = offset{3-0};
2486 let AsmMatchConverter = "cvtLdExtTWriteBackImm";
2487 }
Silviu Barangab7c2ed62012-03-22 13:24:43 +00002488 def r : AI3ldstidxT<op, 1, (outs GPRnopc:$Rt, GPRnopc:$base_wb),
Jim Grosbach7ce05792011-08-03 23:50:40 +00002489 (ins addr_offset_none:$addr, postidx_reg:$Rm),
2490 IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru, opc,
2491 "\t$Rt, $addr, $Rm", "$addr.base = $base_wb", []> {
2492 bits<5> Rm;
2493 let Inst{23} = Rm{4};
2494 let Inst{22} = 0;
2495 let Inst{11-8} = 0;
Silviu Barangab7c2ed62012-03-22 13:24:43 +00002496 let Unpredictable{11-8} = 0b1111;
Jim Grosbach7ce05792011-08-03 23:50:40 +00002497 let Inst{3-0} = Rm{3-0};
2498 let AsmMatchConverter = "cvtLdExtTWriteBackReg";
Silviu Barangab7c2ed62012-03-22 13:24:43 +00002499 let DecoderMethod = "DecodeLDR";
Jim Grosbach7ce05792011-08-03 23:50:40 +00002500 }
Johnny Chenadb561d2010-02-18 03:27:42 +00002501}
Jim Grosbach7ce05792011-08-03 23:50:40 +00002502
2503defm LDRSBT : AI3ldrT<0b1101, "ldrsbt">;
2504defm LDRHT : AI3ldrT<0b1011, "ldrht">;
2505defm LDRSHT : AI3ldrT<0b1111, "ldrsht">;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002506}
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002507
Evan Chenga8e29892007-01-19 07:51:42 +00002508// Store
Evan Chenga8e29892007-01-19 07:51:42 +00002509
2510// Stores with truncate
Jim Grosbach2aeb6122010-11-19 22:14:31 +00002511def STRH : AI3str<0b1011, (outs), (ins GPR:$Rt, addrmode3:$addr), StMiscFrm,
Jim Grosbach570a9222010-11-11 01:09:40 +00002512 IIC_iStore_bh_r, "strh", "\t$Rt, $addr",
2513 [(truncstorei16 GPR:$Rt, addrmode3:$addr)]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002514
Evan Chenga8e29892007-01-19 07:51:42 +00002515// Store doubleword
Jim Grosbach9a3507f2011-04-01 20:26:57 +00002516let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in
2517def STRD : AI3str<0b1111, (outs), (ins GPR:$Rt, GPR:$src2, addrmode3:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002518 StMiscFrm, IIC_iStore_d_r,
Owen Anderson8313b482011-07-28 17:53:25 +00002519 "strd", "\t$Rt, $src2, $addr", []>,
2520 Requires<[IsARM, HasV5TE]> {
2521 let Inst{21} = 0;
2522}
Evan Chenga8e29892007-01-19 07:51:42 +00002523
2524// Indexed stores
Evan Chengc39916b2011-11-04 01:48:58 +00002525multiclass AI2_stridx<bit isByte, string opc,
2526 InstrItinClass iii, InstrItinClass iir> {
Jim Grosbach19dec202011-08-05 20:35:44 +00002527 def _PRE_IMM : AI2ldstidx<0, isByte, 1, (outs GPR:$Rn_wb),
2528 (ins GPR:$Rt, addrmode_imm12:$addr), IndexModePre,
Evan Chengc39916b2011-11-04 01:48:58 +00002529 StFrm, iii,
Jim Grosbach19dec202011-08-05 20:35:44 +00002530 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2531 bits<17> addr;
2532 let Inst{25} = 0;
2533 let Inst{23} = addr{12}; // U (add = ('U' == 1))
2534 let Inst{19-16} = addr{16-13}; // Rn
2535 let Inst{11-0} = addr{11-0}; // imm12
Jim Grosbach548340c2011-08-11 19:22:40 +00002536 let AsmMatchConverter = "cvtStWriteBackRegAddrModeImm12";
Owen Anderson7cdbf082011-08-12 18:12:39 +00002537 let DecoderMethod = "DecodeSTRPreImm";
Jim Grosbach19dec202011-08-05 20:35:44 +00002538 }
Evan Chenga8e29892007-01-19 07:51:42 +00002539
Jim Grosbach19dec202011-08-05 20:35:44 +00002540 def _PRE_REG : AI2ldstidx<0, isByte, 1, (outs GPR:$Rn_wb),
Jim Grosbach548340c2011-08-11 19:22:40 +00002541 (ins GPR:$Rt, ldst_so_reg:$addr),
Evan Chengc39916b2011-11-04 01:48:58 +00002542 IndexModePre, StFrm, iir,
Jim Grosbach19dec202011-08-05 20:35:44 +00002543 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2544 bits<17> addr;
2545 let Inst{25} = 1;
2546 let Inst{23} = addr{12}; // U (add = ('U' == 1))
2547 let Inst{19-16} = addr{16-13}; // Rn
2548 let Inst{11-0} = addr{11-0};
2549 let Inst{4} = 0; // Inst{4} = 0
2550 let AsmMatchConverter = "cvtStWriteBackRegAddrMode2";
Owen Anderson7cdbf082011-08-12 18:12:39 +00002551 let DecoderMethod = "DecodeSTRPreReg";
Jim Grosbach19dec202011-08-05 20:35:44 +00002552 }
2553 def _POST_REG : AI2ldstidx<0, isByte, 0, (outs GPR:$Rn_wb),
2554 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_reg:$offset),
Evan Chengc39916b2011-11-04 01:48:58 +00002555 IndexModePost, StFrm, iir,
Jim Grosbach19dec202011-08-05 20:35:44 +00002556 opc, "\t$Rt, $addr, $offset",
2557 "$addr.base = $Rn_wb", []> {
2558 // {12} isAdd
2559 // {11-0} imm12/Rm
2560 bits<14> offset;
2561 bits<4> addr;
2562 let Inst{25} = 1;
2563 let Inst{23} = offset{12};
2564 let Inst{19-16} = addr;
2565 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002566
2567 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Jim Grosbach19dec202011-08-05 20:35:44 +00002568 }
Owen Anderson793e7962011-07-26 20:54:26 +00002569
Jim Grosbach19dec202011-08-05 20:35:44 +00002570 def _POST_IMM : AI2ldstidx<0, isByte, 0, (outs GPR:$Rn_wb),
2571 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_imm:$offset),
Evan Chengc39916b2011-11-04 01:48:58 +00002572 IndexModePost, StFrm, iii,
Jim Grosbach19dec202011-08-05 20:35:44 +00002573 opc, "\t$Rt, $addr, $offset",
2574 "$addr.base = $Rn_wb", []> {
2575 // {12} isAdd
2576 // {11-0} imm12/Rm
2577 bits<14> offset;
2578 bits<4> addr;
2579 let Inst{25} = 0;
2580 let Inst{23} = offset{12};
2581 let Inst{19-16} = addr;
2582 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002583
2584 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Jim Grosbach19dec202011-08-05 20:35:44 +00002585 }
2586}
Owen Anderson793e7962011-07-26 20:54:26 +00002587
Jim Grosbach19dec202011-08-05 20:35:44 +00002588let mayStore = 1, neverHasSideEffects = 1 in {
Evan Chengc39916b2011-11-04 01:48:58 +00002589// FIXME: for STR_PRE_REG etc. the itineray should be either IIC_iStore_ru or
2590// IIC_iStore_siu depending on whether it the offset register is shifted.
2591defm STR : AI2_stridx<0, "str", IIC_iStore_iu, IIC_iStore_ru>;
2592defm STRB : AI2_stridx<1, "strb", IIC_iStore_bh_iu, IIC_iStore_bh_ru>;
Jim Grosbach19dec202011-08-05 20:35:44 +00002593}
Evan Chenga8e29892007-01-19 07:51:42 +00002594
Jim Grosbach19dec202011-08-05 20:35:44 +00002595def : ARMPat<(post_store GPR:$Rt, addr_offset_none:$addr,
2596 am2offset_reg:$offset),
2597 (STR_POST_REG GPR:$Rt, addr_offset_none:$addr,
2598 am2offset_reg:$offset)>;
2599def : ARMPat<(post_store GPR:$Rt, addr_offset_none:$addr,
2600 am2offset_imm:$offset),
2601 (STR_POST_IMM GPR:$Rt, addr_offset_none:$addr,
2602 am2offset_imm:$offset)>;
2603def : ARMPat<(post_truncsti8 GPR:$Rt, addr_offset_none:$addr,
2604 am2offset_reg:$offset),
2605 (STRB_POST_REG GPR:$Rt, addr_offset_none:$addr,
2606 am2offset_reg:$offset)>;
2607def : ARMPat<(post_truncsti8 GPR:$Rt, addr_offset_none:$addr,
2608 am2offset_imm:$offset),
2609 (STRB_POST_IMM GPR:$Rt, addr_offset_none:$addr,
2610 am2offset_imm:$offset)>;
Owen Anderson793e7962011-07-26 20:54:26 +00002611
Jim Grosbach19dec202011-08-05 20:35:44 +00002612// Pseudo-instructions for pattern matching the pre-indexed stores. We can't
2613// put the patterns on the instruction definitions directly as ISel wants
2614// the address base and offset to be separate operands, not a single
2615// complex operand like we represent the instructions themselves. The
2616// pseudos map between the two.
2617let usesCustomInserter = 1,
2618 Constraints = "$Rn = $Rn_wb,@earlyclobber $Rn_wb" in {
2619def STRi_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2620 (ins GPR:$Rt, GPR:$Rn, am2offset_imm:$offset, pred:$p),
2621 4, IIC_iStore_ru,
2622 [(set GPR:$Rn_wb,
2623 (pre_store GPR:$Rt, GPR:$Rn, am2offset_imm:$offset))]>;
2624def STRr_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2625 (ins GPR:$Rt, GPR:$Rn, am2offset_reg:$offset, pred:$p),
2626 4, IIC_iStore_ru,
2627 [(set GPR:$Rn_wb,
2628 (pre_store GPR:$Rt, GPR:$Rn, am2offset_reg:$offset))]>;
2629def STRBi_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2630 (ins GPR:$Rt, GPR:$Rn, am2offset_imm:$offset, pred:$p),
2631 4, IIC_iStore_ru,
2632 [(set GPR:$Rn_wb,
2633 (pre_truncsti8 GPR:$Rt, GPR:$Rn, am2offset_imm:$offset))]>;
2634def STRBr_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2635 (ins GPR:$Rt, GPR:$Rn, am2offset_reg:$offset, pred:$p),
2636 4, IIC_iStore_ru,
2637 [(set GPR:$Rn_wb,
2638 (pre_truncsti8 GPR:$Rt, GPR:$Rn, am2offset_reg:$offset))]>;
Jim Grosbach7b8f46c2011-08-11 21:17:22 +00002639def STRH_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2640 (ins GPR:$Rt, GPR:$Rn, am3offset:$offset, pred:$p),
2641 4, IIC_iStore_ru,
2642 [(set GPR:$Rn_wb,
2643 (pre_truncsti16 GPR:$Rt, GPR:$Rn, am3offset:$offset))]>;
Jim Grosbach19dec202011-08-05 20:35:44 +00002644}
Jim Grosbacha1b41752010-11-19 22:06:57 +00002645
Evan Chenga8e29892007-01-19 07:51:42 +00002646
Jim Grosbach7b8f46c2011-08-11 21:17:22 +00002647
2648def STRH_PRE : AI3ldstidx<0b1011, 0, 1, (outs GPR:$Rn_wb),
2649 (ins GPR:$Rt, addrmode3:$addr), IndexModePre,
2650 StMiscFrm, IIC_iStore_bh_ru,
2651 "strh", "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2652 bits<14> addr;
2653 let Inst{23} = addr{8}; // U bit
2654 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
2655 let Inst{19-16} = addr{12-9}; // Rn
2656 let Inst{11-8} = addr{7-4}; // imm7_4/zero
2657 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
2658 let AsmMatchConverter = "cvtStWriteBackRegAddrMode3";
Owen Anderson79628e92011-08-12 20:02:50 +00002659 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach7b8f46c2011-08-11 21:17:22 +00002660}
2661
2662def STRH_POST : AI3ldstidx<0b1011, 0, 0, (outs GPR:$Rn_wb),
2663 (ins GPR:$Rt, addr_offset_none:$addr, am3offset:$offset),
2664 IndexModePost, StMiscFrm, IIC_iStore_bh_ru,
2665 "strh", "\t$Rt, $addr, $offset", "$addr.base = $Rn_wb",
2666 [(set GPR:$Rn_wb, (post_truncsti16 GPR:$Rt,
2667 addr_offset_none:$addr,
2668 am3offset:$offset))]> {
2669 bits<10> offset;
2670 bits<4> addr;
2671 let Inst{23} = offset{8}; // U bit
2672 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
2673 let Inst{19-16} = addr;
2674 let Inst{11-8} = offset{7-4}; // imm7_4/zero
2675 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Owen Anderson79628e92011-08-12 20:02:50 +00002676 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach7b8f46c2011-08-11 21:17:22 +00002677}
Evan Chenga8e29892007-01-19 07:51:42 +00002678
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002679let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Jim Grosbach45251b32011-08-11 20:41:13 +00002680def STRD_PRE : AI3ldstidx<0b1111, 0, 1, (outs GPR:$Rn_wb),
Jim Grosbach14605d12011-08-11 20:28:23 +00002681 (ins GPR:$Rt, GPR:$Rt2, addrmode3:$addr),
2682 IndexModePre, StMiscFrm, IIC_iStore_d_ru,
2683 "strd", "\t$Rt, $Rt2, $addr!",
2684 "$addr.base = $Rn_wb", []> {
2685 bits<14> addr;
2686 let Inst{23} = addr{8}; // U bit
2687 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
2688 let Inst{19-16} = addr{12-9}; // Rn
2689 let Inst{11-8} = addr{7-4}; // imm7_4/zero
2690 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
Owen Anderson8313b482011-07-28 17:53:25 +00002691 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach14605d12011-08-11 20:28:23 +00002692 let AsmMatchConverter = "cvtStrdPre";
Owen Anderson8313b482011-07-28 17:53:25 +00002693}
Johnny Chen39a4bb32010-02-18 22:31:18 +00002694
Jim Grosbach45251b32011-08-11 20:41:13 +00002695def STRD_POST: AI3ldstidx<0b1111, 0, 0, (outs GPR:$Rn_wb),
Jim Grosbach14605d12011-08-11 20:28:23 +00002696 (ins GPR:$Rt, GPR:$Rt2, addr_offset_none:$addr,
2697 am3offset:$offset),
2698 IndexModePost, StMiscFrm, IIC_iStore_d_ru,
2699 "strd", "\t$Rt, $Rt2, $addr, $offset",
2700 "$addr.base = $Rn_wb", []> {
Owen Anderson8313b482011-07-28 17:53:25 +00002701 bits<10> offset;
Jim Grosbach14605d12011-08-11 20:28:23 +00002702 bits<4> addr;
2703 let Inst{23} = offset{8}; // U bit
2704 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
2705 let Inst{19-16} = addr;
2706 let Inst{11-8} = offset{7-4}; // imm7_4/zero
2707 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Owen Anderson8313b482011-07-28 17:53:25 +00002708 let DecoderMethod = "DecodeAddrMode3Instruction";
2709}
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002710} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
Johnny Chen39a4bb32010-02-18 22:31:18 +00002711
Jim Grosbach7ce05792011-08-03 23:50:40 +00002712// STRT, STRBT, and STRHT
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002713
Jim Grosbach10348e72011-08-11 20:04:56 +00002714def STRBT_POST_REG : AI2ldstidx<0, 1, 0, (outs GPR:$Rn_wb),
2715 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_reg:$offset),
2716 IndexModePost, StFrm, IIC_iStore_bh_ru,
2717 "strbt", "\t$Rt, $addr, $offset",
2718 "$addr.base = $Rn_wb", []> {
2719 // {12} isAdd
2720 // {11-0} imm12/Rm
2721 bits<14> offset;
2722 bits<4> addr;
2723 let Inst{25} = 1;
2724 let Inst{23} = offset{12};
2725 let Inst{21} = 1; // overwrite
2726 let Inst{19-16} = addr;
2727 let Inst{11-5} = offset{11-5};
2728 let Inst{4} = 0;
2729 let Inst{3-0} = offset{3-0};
2730 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
2731}
2732
2733def STRBT_POST_IMM : AI2ldstidx<0, 1, 0, (outs GPR:$Rn_wb),
2734 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_imm:$offset),
2735 IndexModePost, StFrm, IIC_iStore_bh_ru,
2736 "strbt", "\t$Rt, $addr, $offset",
2737 "$addr.base = $Rn_wb", []> {
2738 // {12} isAdd
2739 // {11-0} imm12/Rm
2740 bits<14> offset;
2741 bits<4> addr;
2742 let Inst{25} = 0;
2743 let Inst{23} = offset{12};
2744 let Inst{21} = 1; // overwrite
2745 let Inst{19-16} = addr;
2746 let Inst{11-0} = offset{11-0};
2747 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
2748}
2749
Jim Grosbach342ebd52011-08-11 22:18:00 +00002750let mayStore = 1, neverHasSideEffects = 1 in {
2751def STRT_POST_REG : AI2ldstidx<0, 0, 0, (outs GPR:$Rn_wb),
2752 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_reg:$offset),
2753 IndexModePost, StFrm, IIC_iStore_ru,
2754 "strt", "\t$Rt, $addr, $offset",
2755 "$addr.base = $Rn_wb", []> {
2756 // {12} isAdd
2757 // {11-0} imm12/Rm
2758 bits<14> offset;
2759 bits<4> addr;
Owen Anderson06470312011-07-27 20:29:48 +00002760 let Inst{25} = 1;
Jim Grosbach342ebd52011-08-11 22:18:00 +00002761 let Inst{23} = offset{12};
Owen Anderson06470312011-07-27 20:29:48 +00002762 let Inst{21} = 1; // overwrite
Jim Grosbach342ebd52011-08-11 22:18:00 +00002763 let Inst{19-16} = addr;
2764 let Inst{11-5} = offset{11-5};
Owen Anderson06470312011-07-27 20:29:48 +00002765 let Inst{4} = 0;
Jim Grosbach342ebd52011-08-11 22:18:00 +00002766 let Inst{3-0} = offset{3-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002767 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Owen Anderson06470312011-07-27 20:29:48 +00002768}
2769
Jim Grosbach342ebd52011-08-11 22:18:00 +00002770def STRT_POST_IMM : AI2ldstidx<0, 0, 0, (outs GPR:$Rn_wb),
2771 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_imm:$offset),
2772 IndexModePost, StFrm, IIC_iStore_ru,
2773 "strt", "\t$Rt, $addr, $offset",
2774 "$addr.base = $Rn_wb", []> {
2775 // {12} isAdd
2776 // {11-0} imm12/Rm
2777 bits<14> offset;
2778 bits<4> addr;
Owen Anderson06470312011-07-27 20:29:48 +00002779 let Inst{25} = 0;
Jim Grosbach342ebd52011-08-11 22:18:00 +00002780 let Inst{23} = offset{12};
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002781 let Inst{21} = 1; // overwrite
Jim Grosbach342ebd52011-08-11 22:18:00 +00002782 let Inst{19-16} = addr;
2783 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002784 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002785}
Jim Grosbach342ebd52011-08-11 22:18:00 +00002786}
2787
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002788
Jim Grosbach7ce05792011-08-03 23:50:40 +00002789multiclass AI3strT<bits<4> op, string opc> {
2790 def i : AI3ldstidxT<op, 0, (outs GPR:$base_wb),
2791 (ins GPR:$Rt, addr_offset_none:$addr, postidx_imm8:$offset),
2792 IndexModePost, StMiscFrm, IIC_iStore_bh_ru, opc,
2793 "\t$Rt, $addr, $offset", "$addr.base = $base_wb", []> {
2794 bits<9> offset;
2795 let Inst{23} = offset{8};
2796 let Inst{22} = 1;
2797 let Inst{11-8} = offset{7-4};
2798 let Inst{3-0} = offset{3-0};
2799 let AsmMatchConverter = "cvtStExtTWriteBackImm";
2800 }
2801 def r : AI3ldstidxT<op, 0, (outs GPR:$base_wb),
2802 (ins GPR:$Rt, addr_offset_none:$addr, postidx_reg:$Rm),
2803 IndexModePost, StMiscFrm, IIC_iStore_bh_ru, opc,
2804 "\t$Rt, $addr, $Rm", "$addr.base = $base_wb", []> {
2805 bits<5> Rm;
2806 let Inst{23} = Rm{4};
2807 let Inst{22} = 0;
2808 let Inst{11-8} = 0;
2809 let Inst{3-0} = Rm{3-0};
2810 let AsmMatchConverter = "cvtStExtTWriteBackReg";
2811 }
Johnny Chenad4df4c2010-03-01 19:22:00 +00002812}
2813
Jim Grosbach7ce05792011-08-03 23:50:40 +00002814
2815defm STRHT : AI3strT<0b1011, "strht">;
2816
2817
Evan Chenga8e29892007-01-19 07:51:42 +00002818//===----------------------------------------------------------------------===//
2819// Load / store multiple Instructions.
2820//
2821
Jim Grosbach27debd62011-12-13 21:48:29 +00002822multiclass arm_ldst_mult<string asm, string sfx, bit L_bit, bit P_bit, Format f,
Bill Wendling6c470b82010-11-13 09:09:38 +00002823 InstrItinClass itin, InstrItinClass itin_upd> {
Jim Grosbach3b14a5c2011-07-14 18:35:38 +00002824 // IA is the default, so no need for an explicit suffix on the
2825 // mnemonic here. Without it is the cannonical spelling.
Bill Wendling73fe34a2010-11-16 01:16:36 +00002826 def IA :
Bill Wendling6c470b82010-11-13 09:09:38 +00002827 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2828 IndexModeNone, f, itin,
Jim Grosbach27debd62011-12-13 21:48:29 +00002829 !strconcat(asm, "${p}\t$Rn, $regs", sfx), "", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002830 let Inst{24-23} = 0b01; // Increment After
Jim Grosbach27debd62011-12-13 21:48:29 +00002831 let Inst{22} = P_bit;
Bill Wendling6c470b82010-11-13 09:09:38 +00002832 let Inst{21} = 0; // No writeback
2833 let Inst{20} = L_bit;
2834 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002835 def IA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002836 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2837 IndexModeUpd, f, itin_upd,
Jim Grosbach27debd62011-12-13 21:48:29 +00002838 !strconcat(asm, "${p}\t$Rn!, $regs", sfx), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002839 let Inst{24-23} = 0b01; // Increment After
Jim Grosbach27debd62011-12-13 21:48:29 +00002840 let Inst{22} = P_bit;
Bill Wendling73fe34a2010-11-16 01:16:36 +00002841 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002842 let Inst{20} = L_bit;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002843
2844 let DecoderMethod = "DecodeMemMultipleWritebackInstruction";
Bill Wendling6c470b82010-11-13 09:09:38 +00002845 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002846 def DA :
Bill Wendling6c470b82010-11-13 09:09:38 +00002847 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2848 IndexModeNone, f, itin,
Jim Grosbach27debd62011-12-13 21:48:29 +00002849 !strconcat(asm, "da${p}\t$Rn, $regs", sfx), "", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002850 let Inst{24-23} = 0b00; // Decrement After
Jim Grosbach27debd62011-12-13 21:48:29 +00002851 let Inst{22} = P_bit;
Bill Wendling6c470b82010-11-13 09:09:38 +00002852 let Inst{21} = 0; // No writeback
2853 let Inst{20} = L_bit;
2854 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002855 def DA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002856 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2857 IndexModeUpd, f, itin_upd,
Jim Grosbach27debd62011-12-13 21:48:29 +00002858 !strconcat(asm, "da${p}\t$Rn!, $regs", sfx), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002859 let Inst{24-23} = 0b00; // Decrement After
Jim Grosbach27debd62011-12-13 21:48:29 +00002860 let Inst{22} = P_bit;
Bill Wendling73fe34a2010-11-16 01:16:36 +00002861 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002862 let Inst{20} = L_bit;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002863
2864 let DecoderMethod = "DecodeMemMultipleWritebackInstruction";
Bill Wendling6c470b82010-11-13 09:09:38 +00002865 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002866 def DB :
Bill Wendling6c470b82010-11-13 09:09:38 +00002867 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2868 IndexModeNone, f, itin,
Jim Grosbach27debd62011-12-13 21:48:29 +00002869 !strconcat(asm, "db${p}\t$Rn, $regs", sfx), "", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002870 let Inst{24-23} = 0b10; // Decrement Before
Jim Grosbach27debd62011-12-13 21:48:29 +00002871 let Inst{22} = P_bit;
Bill Wendling6c470b82010-11-13 09:09:38 +00002872 let Inst{21} = 0; // No writeback
2873 let Inst{20} = L_bit;
2874 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002875 def DB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002876 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2877 IndexModeUpd, f, itin_upd,
Jim Grosbach27debd62011-12-13 21:48:29 +00002878 !strconcat(asm, "db${p}\t$Rn!, $regs", sfx), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002879 let Inst{24-23} = 0b10; // Decrement Before
Jim Grosbach27debd62011-12-13 21:48:29 +00002880 let Inst{22} = P_bit;
Bill Wendling73fe34a2010-11-16 01:16:36 +00002881 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002882 let Inst{20} = L_bit;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002883
2884 let DecoderMethod = "DecodeMemMultipleWritebackInstruction";
Bill Wendling6c470b82010-11-13 09:09:38 +00002885 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002886 def IB :
Bill Wendling6c470b82010-11-13 09:09:38 +00002887 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2888 IndexModeNone, f, itin,
Jim Grosbach27debd62011-12-13 21:48:29 +00002889 !strconcat(asm, "ib${p}\t$Rn, $regs", sfx), "", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002890 let Inst{24-23} = 0b11; // Increment Before
Jim Grosbach27debd62011-12-13 21:48:29 +00002891 let Inst{22} = P_bit;
Bill Wendling6c470b82010-11-13 09:09:38 +00002892 let Inst{21} = 0; // No writeback
2893 let Inst{20} = L_bit;
2894 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002895 def IB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002896 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2897 IndexModeUpd, f, itin_upd,
Jim Grosbach27debd62011-12-13 21:48:29 +00002898 !strconcat(asm, "ib${p}\t$Rn!, $regs", sfx), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002899 let Inst{24-23} = 0b11; // Increment Before
Jim Grosbach27debd62011-12-13 21:48:29 +00002900 let Inst{22} = P_bit;
Bill Wendling73fe34a2010-11-16 01:16:36 +00002901 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002902 let Inst{20} = L_bit;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002903
2904 let DecoderMethod = "DecodeMemMultipleWritebackInstruction";
Bill Wendling6c470b82010-11-13 09:09:38 +00002905 }
Owen Anderson19f6f502011-03-18 19:47:14 +00002906}
Bill Wendling6c470b82010-11-13 09:09:38 +00002907
Bill Wendlingc93989a2010-11-13 11:20:05 +00002908let neverHasSideEffects = 1 in {
Bill Wendlingddc918b2010-11-13 10:57:02 +00002909
2910let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
Jim Grosbach27debd62011-12-13 21:48:29 +00002911defm LDM : arm_ldst_mult<"ldm", "", 1, 0, LdStMulFrm, IIC_iLoad_m,
2912 IIC_iLoad_mu>;
Bill Wendlingddc918b2010-11-13 10:57:02 +00002913
2914let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
Jim Grosbach27debd62011-12-13 21:48:29 +00002915defm STM : arm_ldst_mult<"stm", "", 0, 0, LdStMulFrm, IIC_iStore_m,
2916 IIC_iStore_mu>;
Bill Wendlingddc918b2010-11-13 10:57:02 +00002917
2918} // neverHasSideEffects
2919
Bill Wendling73fe34a2010-11-16 01:16:36 +00002920// FIXME: remove when we have a way to marking a MI with these properties.
2921// FIXME: Should pc be an implicit operand like PICADD, etc?
2922let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
2923 hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002924def LDMIA_RET : ARMPseudoExpand<(outs GPR:$wb), (ins GPR:$Rn, pred:$p,
2925 reglist:$regs, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00002926 4, IIC_iLoad_mBr, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002927 (LDMIA_UPD GPR:$wb, GPR:$Rn, pred:$p, reglist:$regs)>,
Jim Grosbachdd119882011-03-11 22:51:41 +00002928 RegConstraint<"$Rn = $wb">;
Evan Chenga8e29892007-01-19 07:51:42 +00002929
Jim Grosbach27debd62011-12-13 21:48:29 +00002930let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
2931defm sysLDM : arm_ldst_mult<"ldm", " ^", 1, 1, LdStMulFrm, IIC_iLoad_m,
2932 IIC_iLoad_mu>;
2933
2934let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
2935defm sysSTM : arm_ldst_mult<"stm", " ^", 0, 1, LdStMulFrm, IIC_iStore_m,
2936 IIC_iStore_mu>;
2937
2938
2939
Evan Chenga8e29892007-01-19 07:51:42 +00002940//===----------------------------------------------------------------------===//
2941// Move Instructions.
2942//
2943
Evan Chengcd799b92009-06-12 20:46:18 +00002944let neverHasSideEffects = 1 in
Jim Grosbachf59818b2010-10-12 18:09:12 +00002945def MOVr : AsI1<0b1101, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMOVr,
2946 "mov", "\t$Rd, $Rm", []>, UnaryDP {
2947 bits<4> Rd;
2948 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00002949
Johnny Chen103bf952011-04-01 23:30:25 +00002950 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00002951 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00002952 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002953 let Inst{3-0} = Rm;
2954 let Inst{15-12} = Rd;
Bob Wilson8e86b512009-10-14 19:00:24 +00002955}
2956
Andrew Trick90b7b122011-10-18 19:18:52 +00002957def : ARMInstAlias<"movs${p} $Rd, $Rm",
Bill Wendlingef2c86f2011-10-10 22:59:55 +00002958 (MOVr GPR:$Rd, GPR:$Rm, pred:$p, CPSR)>;
2959
Dale Johannesen38d5f042010-06-15 22:24:08 +00002960// A version for the smaller set of tail call registers.
2961let neverHasSideEffects = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00002962def MOVr_TC : AsI1<0b1101, (outs tcGPR:$Rd), (ins tcGPR:$Rm), DPFrm,
Jim Grosbachf59818b2010-10-12 18:09:12 +00002963 IIC_iMOVr, "mov", "\t$Rd, $Rm", []>, UnaryDP {
2964 bits<4> Rd;
2965 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00002966
Dale Johannesen38d5f042010-06-15 22:24:08 +00002967 let Inst{11-4} = 0b00000000;
2968 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002969 let Inst{3-0} = Rm;
2970 let Inst{15-12} = Rd;
Dale Johannesen38d5f042010-06-15 22:24:08 +00002971}
2972
Owen Andersonde317f42011-08-09 23:33:27 +00002973def MOVsr : AsI1<0b1101, (outs GPRnopc:$Rd), (ins shift_so_reg_reg:$src),
Owen Anderson152d4a42011-07-21 23:38:37 +00002974 DPSoRegRegFrm, IIC_iMOVsr,
Jim Grosbache15defc2011-08-10 23:23:47 +00002975 "mov", "\t$Rd, $src",
2976 [(set GPRnopc:$Rd, shift_so_reg_reg:$src)]>, UnaryDP {
Jim Grosbach58456c02010-10-14 23:28:31 +00002977 bits<4> Rd;
Jim Grosbach1de588d2010-10-14 18:54:27 +00002978 bits<12> src;
Jim Grosbach58456c02010-10-14 23:28:31 +00002979 let Inst{15-12} = Rd;
Johnny Chen6da3fe62011-04-01 23:15:50 +00002980 let Inst{19-16} = 0b0000;
Owen Anderson152d4a42011-07-21 23:38:37 +00002981 let Inst{11-8} = src{11-8};
2982 let Inst{7} = 0;
2983 let Inst{6-5} = src{6-5};
2984 let Inst{4} = 1;
2985 let Inst{3-0} = src{3-0};
Bob Wilson8e86b512009-10-14 19:00:24 +00002986 let Inst{25} = 0;
2987}
Evan Chenga2515702007-03-19 07:09:02 +00002988
Owen Anderson152d4a42011-07-21 23:38:37 +00002989def MOVsi : AsI1<0b1101, (outs GPR:$Rd), (ins shift_so_reg_imm:$src),
2990 DPSoRegImmFrm, IIC_iMOVsr,
2991 "mov", "\t$Rd, $src", [(set GPR:$Rd, shift_so_reg_imm:$src)]>,
2992 UnaryDP {
2993 bits<4> Rd;
2994 bits<12> src;
2995 let Inst{15-12} = Rd;
2996 let Inst{19-16} = 0b0000;
2997 let Inst{11-5} = src{11-5};
2998 let Inst{4} = 0;
2999 let Inst{3-0} = src{3-0};
3000 let Inst{25} = 0;
3001}
3002
Evan Chengc4af4632010-11-17 20:13:28 +00003003let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00003004def MOVi : AsI1<0b1101, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm, IIC_iMOVi,
3005 "mov", "\t$Rd, $imm", [(set GPR:$Rd, so_imm:$imm)]>, UnaryDP {
Jim Grosbachf59818b2010-10-12 18:09:12 +00003006 bits<4> Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00003007 bits<12> imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00003008 let Inst{25} = 1;
Jim Grosbachf59818b2010-10-12 18:09:12 +00003009 let Inst{15-12} = Rd;
3010 let Inst{19-16} = 0b0000;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00003011 let Inst{11-0} = imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00003012}
3013
Evan Chengc4af4632010-11-17 20:13:28 +00003014let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbachffa32252011-07-19 19:13:28 +00003015def MOVi16 : AI1<0b1000, (outs GPR:$Rd), (ins imm0_65535_expr:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00003016 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00003017 "movw", "\t$Rd, $imm",
3018 [(set GPR:$Rd, imm0_65535:$imm)]>,
Johnny Chen92e63d82010-02-01 23:06:04 +00003019 Requires<[IsARM, HasV6T2]>, UnaryDP {
Jim Grosbach1de588d2010-10-14 18:54:27 +00003020 bits<4> Rd;
3021 bits<16> imm;
3022 let Inst{15-12} = Rd;
3023 let Inst{11-0} = imm{11-0};
3024 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00003025 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00003026 let Inst{25} = 1;
Kevin Enderby9e5887b2011-10-04 22:44:48 +00003027 let DecoderMethod = "DecodeArmMOVTWInstruction";
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00003028}
3029
Jim Grosbachffa32252011-07-19 19:13:28 +00003030def : InstAlias<"mov${p} $Rd, $imm",
3031 (MOVi16 GPR:$Rd, imm0_65535_expr:$imm, pred:$p)>,
3032 Requires<[IsARM]>;
3033
Evan Cheng53519f02011-01-21 18:55:51 +00003034def MOVi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
3035 (ins i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00003036
3037let Constraints = "$src = $Rd" in {
Jim Grosbache15defc2011-08-10 23:23:47 +00003038def MOVTi16 : AI1<0b1010, (outs GPRnopc:$Rd),
3039 (ins GPR:$src, imm0_65535_expr:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00003040 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00003041 "movt", "\t$Rd, $imm",
Owen Anderson33e57512011-08-10 00:03:03 +00003042 [(set GPRnopc:$Rd,
Jim Grosbach64171712010-02-16 21:07:46 +00003043 (or (and GPR:$src, 0xffff),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00003044 lo16AllZero:$imm))]>, UnaryDP,
3045 Requires<[IsARM, HasV6T2]> {
Jim Grosbach1de588d2010-10-14 18:54:27 +00003046 bits<4> Rd;
3047 bits<16> imm;
3048 let Inst{15-12} = Rd;
3049 let Inst{11-0} = imm{11-0};
3050 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00003051 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00003052 let Inst{25} = 1;
Kevin Enderby9e5887b2011-10-04 22:44:48 +00003053 let DecoderMethod = "DecodeArmMOVTWInstruction";
Evan Cheng7995ef32009-09-09 01:47:07 +00003054}
Evan Cheng13ab0202007-07-10 18:08:01 +00003055
Evan Cheng53519f02011-01-21 18:55:51 +00003056def MOVTi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
3057 (ins GPR:$src, i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00003058
3059} // Constraints
3060
Evan Cheng20956592009-10-21 08:15:52 +00003061def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>,
3062 Requires<[IsARM, HasV6T2]>;
3063
David Goodwinca01a8d2009-09-01 18:32:09 +00003064let Uses = [CPSR] in
Jim Grosbach99594eb2010-11-18 01:38:26 +00003065def RRX: PseudoInst<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00003066 [(set GPR:$Rd, (ARMrrx GPR:$Rm))]>, UnaryDP,
3067 Requires<[IsARM]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003068
3069// These aren't really mov instructions, but we have to define them this way
3070// due to flag operands.
3071
Evan Cheng071a2792007-09-11 19:55:27 +00003072let Defs = [CPSR] in {
Jim Grosbach99594eb2010-11-18 01:38:26 +00003073def MOVsrl_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00003074 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP,
3075 Requires<[IsARM]>;
Jim Grosbach99594eb2010-11-18 01:38:26 +00003076def MOVsra_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00003077 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP,
3078 Requires<[IsARM]>;
Evan Cheng071a2792007-09-11 19:55:27 +00003079}
Evan Chenga8e29892007-01-19 07:51:42 +00003080
Evan Chenga8e29892007-01-19 07:51:42 +00003081//===----------------------------------------------------------------------===//
3082// Extend Instructions.
3083//
3084
3085// Sign extenders
3086
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003087def SXTB : AI_ext_rrot<0b01101010,
Evan Cheng576a3962010-09-25 00:49:35 +00003088 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003089def SXTH : AI_ext_rrot<0b01101011,
Evan Cheng576a3962010-09-25 00:49:35 +00003090 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00003091
Jim Grosbach70327412011-07-27 17:48:13 +00003092def SXTAB : AI_exta_rrot<0b01101010,
Evan Cheng97f48c32008-11-06 22:15:19 +00003093 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Jim Grosbach70327412011-07-27 17:48:13 +00003094def SXTAH : AI_exta_rrot<0b01101011,
Evan Cheng97f48c32008-11-06 22:15:19 +00003095 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00003096
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003097def SXTB16 : AI_ext_rrot_np<0b01101000, "sxtb16">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00003098
Jim Grosbach70327412011-07-27 17:48:13 +00003099def SXTAB16 : AI_exta_rrot_np<0b01101000, "sxtab16">;
Evan Chenga8e29892007-01-19 07:51:42 +00003100
3101// Zero extenders
3102
3103let AddedComplexity = 16 in {
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003104def UXTB : AI_ext_rrot<0b01101110,
Evan Cheng576a3962010-09-25 00:49:35 +00003105 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003106def UXTH : AI_ext_rrot<0b01101111,
Evan Cheng576a3962010-09-25 00:49:35 +00003107 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003108def UXTB16 : AI_ext_rrot<0b01101100,
Evan Cheng576a3962010-09-25 00:49:35 +00003109 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00003110
Jim Grosbach542f6422010-07-28 23:25:44 +00003111// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
3112// The transformation should probably be done as a combiner action
3113// instead so we can include a check for masking back in the upper
3114// eight bits of the source into the lower eight bits of the result.
3115//def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbach85bfd3b2011-07-26 21:28:43 +00003116// (UXTB16r_rot GPR:$Src, 3)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003117def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003118 (UXTB16 GPR:$Src, 1)>;
Evan Chenga8e29892007-01-19 07:51:42 +00003119
Jim Grosbach70327412011-07-27 17:48:13 +00003120def UXTAB : AI_exta_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +00003121 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Jim Grosbach70327412011-07-27 17:48:13 +00003122def UXTAH : AI_exta_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +00003123 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +00003124}
3125
Evan Chenga8e29892007-01-19 07:51:42 +00003126// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
Jim Grosbach70327412011-07-27 17:48:13 +00003127def UXTAB16 : AI_exta_rrot_np<0b01101100, "uxtab16">;
Rafael Espindola817e7fd2006-09-11 19:24:19 +00003128
Evan Chenga8e29892007-01-19 07:51:42 +00003129
Owen Anderson33e57512011-08-10 00:03:03 +00003130def SBFX : I<(outs GPRnopc:$Rd),
3131 (ins GPRnopc:$Rn, imm0_31:$lsb, imm1_32:$width),
Owen Anderson16884412011-07-13 23:22:26 +00003132 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003133 "sbfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00003134 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003135 bits<4> Rd;
3136 bits<4> Rn;
3137 bits<5> lsb;
3138 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00003139 let Inst{27-21} = 0b0111101;
3140 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003141 let Inst{20-16} = width;
3142 let Inst{15-12} = Rd;
3143 let Inst{11-7} = lsb;
3144 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00003145}
3146
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003147def UBFX : I<(outs GPR:$Rd),
Jim Grosbachfb8989e2011-07-27 21:09:25 +00003148 (ins GPR:$Rn, imm0_31:$lsb, imm1_32:$width),
Owen Anderson16884412011-07-13 23:22:26 +00003149 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003150 "ubfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00003151 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003152 bits<4> Rd;
3153 bits<4> Rn;
3154 bits<5> lsb;
3155 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00003156 let Inst{27-21} = 0b0111111;
3157 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003158 let Inst{20-16} = width;
3159 let Inst{15-12} = Rd;
3160 let Inst{11-7} = lsb;
3161 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00003162}
3163
Evan Chenga8e29892007-01-19 07:51:42 +00003164//===----------------------------------------------------------------------===//
3165// Arithmetic Instructions.
3166//
3167
Jim Grosbach26421962008-10-14 20:36:24 +00003168defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003169 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003170 BinOpFrag<(add node:$LHS, node:$RHS)>, "ADD", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00003171defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003172 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003173 BinOpFrag<(sub node:$LHS, node:$RHS)>, "SUB">;
Evan Chenga8e29892007-01-19 07:51:42 +00003174
Evan Chengc85e8322007-07-05 07:13:32 +00003175// ADD and SUB with 's' bit set.
Andrew Trick3be654f2011-09-21 02:20:46 +00003176//
Andrew Trick90b7b122011-10-18 19:18:52 +00003177// Currently, ADDS/SUBS are pseudo opcodes that exist only in the
3178// selection DAG. They are "lowered" to real ADD/SUB opcodes by
Andrew Trick3be654f2011-09-21 02:20:46 +00003179// AdjustInstrPostInstrSelection where we determine whether or not to
3180// set the "s" bit based on CPSR liveness.
3181//
Andrew Trick90b7b122011-10-18 19:18:52 +00003182// FIXME: Eliminate ADDS/SUBS pseudo opcodes after adding tablegen
Andrew Trick3be654f2011-09-21 02:20:46 +00003183// support for an optional CPSR definition that corresponds to the DAG
3184// node's second value. We can then eliminate the implicit def of CPSR.
Andrew Trick90b7b122011-10-18 19:18:52 +00003185defm ADDS : AsI1_bin_s_irs<IIC_iALUi, IIC_iALUr, IIC_iALUsr,
3186 BinOpFrag<(ARMaddc node:$LHS, node:$RHS)>, 1>;
3187defm SUBS : AsI1_bin_s_irs<IIC_iALUi, IIC_iALUr, IIC_iALUsr,
3188 BinOpFrag<(ARMsubc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00003189
Evan Cheng62674222009-06-25 23:34:10 +00003190defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Evan Cheng342e3162011-08-30 01:34:54 +00003191 BinOpWithFlagFrag<(ARMadde node:$LHS, node:$RHS, node:$FLAG)>,
Jim Grosbach37ee4642011-07-13 17:57:17 +00003192 "ADC", 1>;
Evan Cheng62674222009-06-25 23:34:10 +00003193defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
Evan Cheng342e3162011-08-30 01:34:54 +00003194 BinOpWithFlagFrag<(ARMsube node:$LHS, node:$RHS, node:$FLAG)>,
Jim Grosbach37ee4642011-07-13 17:57:17 +00003195 "SBC">;
Daniel Dunbar238100a2011-01-10 15:26:35 +00003196
Evan Cheng342e3162011-08-30 01:34:54 +00003197defm RSB : AsI1_rbin_irs <0b0011, "rsb",
3198 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
3199 BinOpFrag<(sub node:$LHS, node:$RHS)>, "RSB">;
Evan Cheng4a517082011-09-06 18:52:20 +00003200
3201// FIXME: Eliminate them if we can write def : Pat patterns which defines
3202// CPSR and the implicit def of CPSR is not needed.
Andrew Trick90b7b122011-10-18 19:18:52 +00003203defm RSBS : AsI1_rbin_s_is<IIC_iALUi, IIC_iALUr, IIC_iALUsr,
3204 BinOpFrag<(ARMsubc node:$LHS, node:$RHS)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00003205
Evan Cheng342e3162011-08-30 01:34:54 +00003206defm RSC : AI1_rsc_irs<0b0111, "rsc",
3207 BinOpWithFlagFrag<(ARMsube node:$LHS, node:$RHS, node:$FLAG)>,
3208 "RSC">;
Evan Cheng2c614c52007-06-06 10:17:05 +00003209
Evan Chenga8e29892007-01-19 07:51:42 +00003210// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00003211// The assume-no-carry-in form uses the negation of the input since add/sub
3212// assume opposite meanings of the carry flag (i.e., carry == !borrow).
3213// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
3214// details.
Evan Cheng342e3162011-08-30 01:34:54 +00003215def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
3216 (SUBri GPR:$src, so_imm_neg:$imm)>;
3217def : ARMPat<(ARMaddc GPR:$src, so_imm_neg:$imm),
3218 (SUBSri GPR:$src, so_imm_neg:$imm)>;
3219
Jim Grosbach502e0aa2010-07-14 17:45:16 +00003220// The with-carry-in form matches bitwise not instead of the negation.
3221// Effectively, the inverse interpretation of the carry flag already accounts
3222// for part of the negation.
Evan Cheng342e3162011-08-30 01:34:54 +00003223def : ARMPat<(ARMadde GPR:$src, so_imm_not:$imm, CPSR),
3224 (SBCri GPR:$src, so_imm_not:$imm)>;
Evan Chenga8e29892007-01-19 07:51:42 +00003225
3226// Note: These are implemented in C++ code, because they have to generate
3227// ADD/SUBrs instructions, which use a complex pattern that a xform function
3228// cannot produce.
3229// (mul X, 2^n+1) -> (add (X << n), X)
3230// (mul X, 2^n-1) -> (rsb X, (X << n))
3231
Jim Grosbach7931df32011-07-22 18:06:01 +00003232// ARM Arithmetic Instruction
Johnny Chen2faf3912010-02-14 06:32:20 +00003233// GPR:$dst = GPR:$a op GPR:$b
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003234class AAI<bits<8> op27_20, bits<8> op11_4, string opc,
Jim Grosbach7931df32011-07-22 18:06:01 +00003235 list<dag> pattern = [],
Owen Anderson33e57512011-08-10 00:03:03 +00003236 dag iops = (ins GPRnopc:$Rn, GPRnopc:$Rm),
3237 string asm = "\t$Rd, $Rn, $Rm">
3238 : AI<(outs GPRnopc:$Rd), iops, DPFrm, IIC_iALUr, opc, asm, pattern> {
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003239 bits<4> Rn;
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00003240 bits<4> Rd;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003241 bits<4> Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00003242 let Inst{27-20} = op27_20;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003243 let Inst{11-4} = op11_4;
3244 let Inst{19-16} = Rn;
3245 let Inst{15-12} = Rd;
3246 let Inst{3-0} = Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00003247}
3248
Jim Grosbach7931df32011-07-22 18:06:01 +00003249// Saturating add/subtract
Johnny Chen667d1272010-02-22 18:50:54 +00003250
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003251def QADD : AAI<0b00010000, 0b00000101, "qadd",
Owen Anderson33e57512011-08-10 00:03:03 +00003252 [(set GPRnopc:$Rd, (int_arm_qadd GPRnopc:$Rm, GPRnopc:$Rn))],
3253 (ins GPRnopc:$Rm, GPRnopc:$Rn), "\t$Rd, $Rm, $Rn">;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003254def QSUB : AAI<0b00010010, 0b00000101, "qsub",
Owen Anderson33e57512011-08-10 00:03:03 +00003255 [(set GPRnopc:$Rd, (int_arm_qsub GPRnopc:$Rm, GPRnopc:$Rn))],
3256 (ins GPRnopc:$Rm, GPRnopc:$Rn), "\t$Rd, $Rm, $Rn">;
3257def QDADD : AAI<0b00010100, 0b00000101, "qdadd", [],
3258 (ins GPRnopc:$Rm, GPRnopc:$Rn),
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00003259 "\t$Rd, $Rm, $Rn">;
Owen Anderson33e57512011-08-10 00:03:03 +00003260def QDSUB : AAI<0b00010110, 0b00000101, "qdsub", [],
3261 (ins GPRnopc:$Rm, GPRnopc:$Rn),
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00003262 "\t$Rd, $Rm, $Rn">;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003263
3264def QADD16 : AAI<0b01100010, 0b11110001, "qadd16">;
3265def QADD8 : AAI<0b01100010, 0b11111001, "qadd8">;
3266def QASX : AAI<0b01100010, 0b11110011, "qasx">;
3267def QSAX : AAI<0b01100010, 0b11110101, "qsax">;
3268def QSUB16 : AAI<0b01100010, 0b11110111, "qsub16">;
3269def QSUB8 : AAI<0b01100010, 0b11111111, "qsub8">;
3270def UQADD16 : AAI<0b01100110, 0b11110001, "uqadd16">;
3271def UQADD8 : AAI<0b01100110, 0b11111001, "uqadd8">;
3272def UQASX : AAI<0b01100110, 0b11110011, "uqasx">;
3273def UQSAX : AAI<0b01100110, 0b11110101, "uqsax">;
3274def UQSUB16 : AAI<0b01100110, 0b11110111, "uqsub16">;
3275def UQSUB8 : AAI<0b01100110, 0b11111111, "uqsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00003276
Jim Grosbach7931df32011-07-22 18:06:01 +00003277// Signed/Unsigned add/subtract
Johnny Chen667d1272010-02-22 18:50:54 +00003278
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003279def SASX : AAI<0b01100001, 0b11110011, "sasx">;
3280def SADD16 : AAI<0b01100001, 0b11110001, "sadd16">;
3281def SADD8 : AAI<0b01100001, 0b11111001, "sadd8">;
3282def SSAX : AAI<0b01100001, 0b11110101, "ssax">;
3283def SSUB16 : AAI<0b01100001, 0b11110111, "ssub16">;
3284def SSUB8 : AAI<0b01100001, 0b11111111, "ssub8">;
3285def UASX : AAI<0b01100101, 0b11110011, "uasx">;
3286def UADD16 : AAI<0b01100101, 0b11110001, "uadd16">;
3287def UADD8 : AAI<0b01100101, 0b11111001, "uadd8">;
3288def USAX : AAI<0b01100101, 0b11110101, "usax">;
3289def USUB16 : AAI<0b01100101, 0b11110111, "usub16">;
3290def USUB8 : AAI<0b01100101, 0b11111111, "usub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00003291
Jim Grosbach7931df32011-07-22 18:06:01 +00003292// Signed/Unsigned halving add/subtract
Johnny Chen667d1272010-02-22 18:50:54 +00003293
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003294def SHASX : AAI<0b01100011, 0b11110011, "shasx">;
3295def SHADD16 : AAI<0b01100011, 0b11110001, "shadd16">;
3296def SHADD8 : AAI<0b01100011, 0b11111001, "shadd8">;
3297def SHSAX : AAI<0b01100011, 0b11110101, "shsax">;
3298def SHSUB16 : AAI<0b01100011, 0b11110111, "shsub16">;
3299def SHSUB8 : AAI<0b01100011, 0b11111111, "shsub8">;
3300def UHASX : AAI<0b01100111, 0b11110011, "uhasx">;
3301def UHADD16 : AAI<0b01100111, 0b11110001, "uhadd16">;
3302def UHADD8 : AAI<0b01100111, 0b11111001, "uhadd8">;
3303def UHSAX : AAI<0b01100111, 0b11110101, "uhsax">;
3304def UHSUB16 : AAI<0b01100111, 0b11110111, "uhsub16">;
3305def UHSUB8 : AAI<0b01100111, 0b11111111, "uhsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00003306
Jim Grosbachd30970f2011-08-11 22:30:30 +00003307// Unsigned Sum of Absolute Differences [and Accumulate].
Johnny Chen667d1272010-02-22 18:50:54 +00003308
Jim Grosbach70987fb2010-10-18 23:35:38 +00003309def USAD8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Johnny Chen667d1272010-02-22 18:50:54 +00003310 MulFrm /* for convenience */, NoItinerary, "usad8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00003311 "\t$Rd, $Rn, $Rm", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00003312 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003313 bits<4> Rd;
3314 bits<4> Rn;
3315 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00003316 let Inst{27-20} = 0b01111000;
3317 let Inst{15-12} = 0b1111;
3318 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003319 let Inst{19-16} = Rd;
3320 let Inst{11-8} = Rm;
3321 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003322}
Jim Grosbach70987fb2010-10-18 23:35:38 +00003323def USADA8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Johnny Chen667d1272010-02-22 18:50:54 +00003324 MulFrm /* for convenience */, NoItinerary, "usada8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00003325 "\t$Rd, $Rn, $Rm, $Ra", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00003326 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003327 bits<4> Rd;
3328 bits<4> Rn;
3329 bits<4> Rm;
3330 bits<4> Ra;
Johnny Chen667d1272010-02-22 18:50:54 +00003331 let Inst{27-20} = 0b01111000;
3332 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003333 let Inst{19-16} = Rd;
3334 let Inst{15-12} = Ra;
3335 let Inst{11-8} = Rm;
3336 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003337}
3338
Jim Grosbachd30970f2011-08-11 22:30:30 +00003339// Signed/Unsigned saturate
Johnny Chen667d1272010-02-22 18:50:54 +00003340
Owen Anderson33e57512011-08-10 00:03:03 +00003341def SSAT : AI<(outs GPRnopc:$Rd),
3342 (ins imm1_32:$sat_imm, GPRnopc:$Rn, shift_imm:$sh),
Jim Grosbach580f4a92011-07-25 22:20:28 +00003343 SatFrm, NoItinerary, "ssat", "\t$Rd, $sat_imm, $Rn$sh", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003344 bits<4> Rd;
3345 bits<5> sat_imm;
3346 bits<4> Rn;
3347 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00003348 let Inst{27-21} = 0b0110101;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00003349 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003350 let Inst{20-16} = sat_imm;
3351 let Inst{15-12} = Rd;
Jim Grosbach580f4a92011-07-25 22:20:28 +00003352 let Inst{11-7} = sh{4-0};
3353 let Inst{6} = sh{5};
Jim Grosbach70987fb2010-10-18 23:35:38 +00003354 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003355}
3356
Owen Anderson33e57512011-08-10 00:03:03 +00003357def SSAT16 : AI<(outs GPRnopc:$Rd),
3358 (ins imm1_16:$sat_imm, GPRnopc:$Rn), SatFrm,
Jim Grosbach4a5ffb32011-07-22 23:16:18 +00003359 NoItinerary, "ssat16", "\t$Rd, $sat_imm, $Rn", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003360 bits<4> Rd;
3361 bits<4> sat_imm;
3362 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003363 let Inst{27-20} = 0b01101010;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003364 let Inst{11-4} = 0b11110011;
3365 let Inst{15-12} = Rd;
3366 let Inst{19-16} = sat_imm;
3367 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003368}
3369
Owen Anderson33e57512011-08-10 00:03:03 +00003370def USAT : AI<(outs GPRnopc:$Rd),
3371 (ins imm0_31:$sat_imm, GPRnopc:$Rn, shift_imm:$sh),
Jim Grosbach580f4a92011-07-25 22:20:28 +00003372 SatFrm, NoItinerary, "usat", "\t$Rd, $sat_imm, $Rn$sh", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003373 bits<4> Rd;
3374 bits<5> sat_imm;
3375 bits<4> Rn;
3376 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00003377 let Inst{27-21} = 0b0110111;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00003378 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003379 let Inst{15-12} = Rd;
Jim Grosbach580f4a92011-07-25 22:20:28 +00003380 let Inst{11-7} = sh{4-0};
3381 let Inst{6} = sh{5};
Jim Grosbach70987fb2010-10-18 23:35:38 +00003382 let Inst{20-16} = sat_imm;
3383 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003384}
3385
Owen Anderson33e57512011-08-10 00:03:03 +00003386def USAT16 : AI<(outs GPRnopc:$Rd),
Owen Anderson41ff8342011-08-11 22:10:11 +00003387 (ins imm0_15:$sat_imm, GPRnopc:$Rn), SatFrm,
Jim Grosbachd30970f2011-08-11 22:30:30 +00003388 NoItinerary, "usat16", "\t$Rd, $sat_imm, $Rn", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003389 bits<4> Rd;
3390 bits<4> sat_imm;
3391 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003392 let Inst{27-20} = 0b01101110;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003393 let Inst{11-4} = 0b11110011;
3394 let Inst{15-12} = Rd;
3395 let Inst{19-16} = sat_imm;
3396 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003397}
Evan Chenga8e29892007-01-19 07:51:42 +00003398
Owen Anderson33e57512011-08-10 00:03:03 +00003399def : ARMV6Pat<(int_arm_ssat GPRnopc:$a, imm:$pos),
3400 (SSAT imm:$pos, GPRnopc:$a, 0)>;
3401def : ARMV6Pat<(int_arm_usat GPRnopc:$a, imm:$pos),
3402 (USAT imm:$pos, GPRnopc:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00003403
Evan Chenga8e29892007-01-19 07:51:42 +00003404//===----------------------------------------------------------------------===//
3405// Bitwise Instructions.
3406//
3407
Jim Grosbach26421962008-10-14 20:36:24 +00003408defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003409 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003410 BinOpFrag<(and node:$LHS, node:$RHS)>, "AND", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00003411defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003412 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003413 BinOpFrag<(or node:$LHS, node:$RHS)>, "ORR", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00003414defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003415 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003416 BinOpFrag<(xor node:$LHS, node:$RHS)>, "EOR", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00003417defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003418 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003419 BinOpFrag<(and node:$LHS, (not node:$RHS))>, "BIC">;
Evan Chenga8e29892007-01-19 07:51:42 +00003420
Jim Grosbachc29769b2011-07-28 19:46:12 +00003421// FIXME: bf_inv_mask_imm should be two operands, the lsb and the msb, just
3422// like in the actual instruction encoding. The complexity of mapping the mask
3423// to the lsb/msb pair should be handled by ISel, not encapsulated in the
3424// instruction description.
Jim Grosbach3fea191052010-10-21 22:03:21 +00003425def BFC : I<(outs GPR:$Rd), (ins GPR:$src, bf_inv_mask_imm:$imm),
Owen Anderson16884412011-07-13 23:22:26 +00003426 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00003427 "bfc", "\t$Rd, $imm", "$src = $Rd",
3428 [(set GPR:$Rd, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
Evan Cheng36a0aeb2009-07-06 22:23:46 +00003429 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00003430 bits<4> Rd;
3431 bits<10> imm;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00003432 let Inst{27-21} = 0b0111110;
3433 let Inst{6-0} = 0b0011111;
Jim Grosbach3fea191052010-10-21 22:03:21 +00003434 let Inst{15-12} = Rd;
3435 let Inst{11-7} = imm{4-0}; // lsb
Jim Grosbachc29769b2011-07-28 19:46:12 +00003436 let Inst{20-16} = imm{9-5}; // msb
Evan Cheng36a0aeb2009-07-06 22:23:46 +00003437}
3438
Johnny Chenb2503c02010-02-17 06:31:48 +00003439// A8.6.18 BFI - Bitfield insert (Encoding A1)
Jim Grosbache15defc2011-08-10 23:23:47 +00003440def BFI:I<(outs GPRnopc:$Rd), (ins GPRnopc:$src, GPR:$Rn, bf_inv_mask_imm:$imm),
3441 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
3442 "bfi", "\t$Rd, $Rn, $imm", "$src = $Rd",
3443 [(set GPRnopc:$Rd, (ARMbfi GPRnopc:$src, GPR:$Rn,
3444 bf_inv_mask_imm:$imm))]>,
3445 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00003446 bits<4> Rd;
3447 bits<4> Rn;
3448 bits<10> imm;
Johnny Chenb2503c02010-02-17 06:31:48 +00003449 let Inst{27-21} = 0b0111110;
3450 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
Jim Grosbach3fea191052010-10-21 22:03:21 +00003451 let Inst{15-12} = Rd;
3452 let Inst{11-7} = imm{4-0}; // lsb
3453 let Inst{20-16} = imm{9-5}; // width
3454 let Inst{3-0} = Rn;
Johnny Chenb2503c02010-02-17 06:31:48 +00003455}
3456
Jim Grosbach36860462010-10-21 22:19:32 +00003457def MVNr : AsI1<0b1111, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMVNr,
3458 "mvn", "\t$Rd, $Rm",
3459 [(set GPR:$Rd, (not GPR:$Rm))]>, UnaryDP {
3460 bits<4> Rd;
3461 bits<4> Rm;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00003462 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00003463 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00003464 let Inst{11-4} = 0b00000000;
Jim Grosbach36860462010-10-21 22:19:32 +00003465 let Inst{15-12} = Rd;
3466 let Inst{3-0} = Rm;
Bob Wilson8e86b512009-10-14 19:00:24 +00003467}
Jim Grosbachb93509d2011-08-02 18:16:36 +00003468def MVNsi : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg_imm:$shift),
3469 DPSoRegImmFrm, IIC_iMVNsr, "mvn", "\t$Rd, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00003470 [(set GPR:$Rd, (not so_reg_imm:$shift))]>, UnaryDP {
Jim Grosbach36860462010-10-21 22:19:32 +00003471 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00003472 bits<12> shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00003473 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00003474 let Inst{19-16} = 0b0000;
3475 let Inst{15-12} = Rd;
Owen Anderson92a20222011-07-21 18:54:16 +00003476 let Inst{11-5} = shift{11-5};
3477 let Inst{4} = 0;
3478 let Inst{3-0} = shift{3-0};
3479}
Jim Grosbachb93509d2011-08-02 18:16:36 +00003480def MVNsr : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg_reg:$shift),
3481 DPSoRegRegFrm, IIC_iMVNsr, "mvn", "\t$Rd, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00003482 [(set GPR:$Rd, (not so_reg_reg:$shift))]>, UnaryDP {
3483 bits<4> Rd;
3484 bits<12> shift;
3485 let Inst{25} = 0;
3486 let Inst{19-16} = 0b0000;
3487 let Inst{15-12} = Rd;
3488 let Inst{11-8} = shift{11-8};
3489 let Inst{7} = 0;
3490 let Inst{6-5} = shift{6-5};
3491 let Inst{4} = 1;
3492 let Inst{3-0} = shift{3-0};
Johnny Chen48d5ccf2010-01-31 11:22:28 +00003493}
Evan Chengc4af4632010-11-17 20:13:28 +00003494let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach36860462010-10-21 22:19:32 +00003495def MVNi : AsI1<0b1111, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm,
3496 IIC_iMVNi, "mvn", "\t$Rd, $imm",
3497 [(set GPR:$Rd, so_imm_not:$imm)]>,UnaryDP {
3498 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00003499 bits<12> imm;
3500 let Inst{25} = 1;
3501 let Inst{19-16} = 0b0000;
3502 let Inst{15-12} = Rd;
3503 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00003504}
Evan Chenga8e29892007-01-19 07:51:42 +00003505
3506def : ARMPat<(and GPR:$src, so_imm_not:$imm),
3507 (BICri GPR:$src, so_imm_not:$imm)>;
3508
3509//===----------------------------------------------------------------------===//
3510// Multiply Instructions.
3511//
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003512class AsMul1I32<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
3513 string opc, string asm, list<dag> pattern>
3514 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
3515 bits<4> Rd;
3516 bits<4> Rm;
3517 bits<4> Rn;
3518 let Inst{19-16} = Rd;
3519 let Inst{11-8} = Rm;
3520 let Inst{3-0} = Rn;
3521}
3522class AsMul1I64<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
3523 string opc, string asm, list<dag> pattern>
3524 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
3525 bits<4> RdLo;
3526 bits<4> RdHi;
3527 bits<4> Rm;
3528 bits<4> Rn;
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003529 let Inst{19-16} = RdHi;
3530 let Inst{15-12} = RdLo;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003531 let Inst{11-8} = Rm;
3532 let Inst{3-0} = Rn;
3533}
Evan Chenga8e29892007-01-19 07:51:42 +00003534
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003535// FIXME: The v5 pseudos are only necessary for the additional Constraint
3536// property. Remove them when it's possible to add those properties
3537// on an individual MachineInstr, not just an instuction description.
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003538let isCommutable = 1 in {
Silviu Barangaa0c48eb2012-03-22 13:14:39 +00003539def MUL : AsMul1I32<0b0000000, (outs GPRnopc:$Rd), (ins GPRnopc:$Rn, GPRnopc:$Rm),
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003540 IIC_iMUL32, "mul", "\t$Rd, $Rn, $Rm",
Silviu Barangaa0c48eb2012-03-22 13:14:39 +00003541 [(set GPRnopc:$Rd, (mul GPRnopc:$Rn, GPRnopc:$Rm))]>,
Johnny Chen597028c2011-04-04 23:57:05 +00003542 Requires<[IsARM, HasV6]> {
3543 let Inst{15-12} = 0b0000;
Silviu Barangaa0c48eb2012-03-22 13:14:39 +00003544 let Unpredictable{15-12} = 0b1111;
Johnny Chen597028c2011-04-04 23:57:05 +00003545}
Evan Chenga8e29892007-01-19 07:51:42 +00003546
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003547let Constraints = "@earlyclobber $Rd" in
Silviu Barangaa0c48eb2012-03-22 13:14:39 +00003548def MULv5: ARMPseudoExpand<(outs GPRnopc:$Rd), (ins GPRnopc:$Rn, GPRnopc:$Rm,
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003549 pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003550 4, IIC_iMUL32,
Silviu Barangaa0c48eb2012-03-22 13:14:39 +00003551 [(set GPRnopc:$Rd, (mul GPRnopc:$Rn, GPRnopc:$Rm))],
3552 (MUL GPRnopc:$Rd, GPRnopc:$Rn, GPRnopc:$Rm, pred:$p, cc_out:$s)>,
Jim Grosbachd378b322011-07-06 20:57:35 +00003553 Requires<[IsARM, NoV6]>;
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003554}
3555
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003556def MLA : AsMul1I32<0b0000001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3557 IIC_iMAC32, "mla", "\t$Rd, $Rn, $Rm, $Ra",
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003558 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
3559 Requires<[IsARM, HasV6]> {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003560 bits<4> Ra;
3561 let Inst{15-12} = Ra;
3562}
Evan Chenga8e29892007-01-19 07:51:42 +00003563
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003564let Constraints = "@earlyclobber $Rd" in
3565def MLAv5: ARMPseudoExpand<(outs GPR:$Rd),
3566 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003567 4, IIC_iMAC32,
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003568 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))],
3569 (MLA GPR:$Rd, GPR:$Rn, GPR:$Rm, GPR:$Ra, pred:$p, cc_out:$s)>,
3570 Requires<[IsARM, NoV6]>;
3571
Jim Grosbach65711012010-11-19 22:22:37 +00003572def MLS : AMul1I<0b0000011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3573 IIC_iMAC32, "mls", "\t$Rd, $Rn, $Rm, $Ra",
3574 [(set GPR:$Rd, (sub GPR:$Ra, (mul GPR:$Rn, GPR:$Rm)))]>,
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003575 Requires<[IsARM, HasV6T2]> {
3576 bits<4> Rd;
3577 bits<4> Rm;
3578 bits<4> Rn;
Jim Grosbach65711012010-11-19 22:22:37 +00003579 bits<4> Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003580 let Inst{19-16} = Rd;
Jim Grosbach65711012010-11-19 22:22:37 +00003581 let Inst{15-12} = Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003582 let Inst{11-8} = Rm;
3583 let Inst{3-0} = Rn;
3584}
Evan Chengedcbada2009-07-06 22:05:45 +00003585
Evan Chenga8e29892007-01-19 07:51:42 +00003586// Extra precision multiplies with low / high results
Evan Chengcd799b92009-06-12 20:46:18 +00003587let neverHasSideEffects = 1 in {
Evan Cheng8de898a2009-06-26 00:19:44 +00003588let isCommutable = 1 in {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003589def SMULL : AsMul1I64<0b0000110, (outs GPR:$RdLo, GPR:$RdHi),
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003590 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003591 "smull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3592 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003593
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003594def UMULL : AsMul1I64<0b0000100, (outs GPR:$RdLo, GPR:$RdHi),
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003595 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003596 "umull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3597 Requires<[IsARM, HasV6]>;
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003598
3599let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
3600def SMULLv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3601 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003602 4, IIC_iMUL64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003603 (SMULL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3604 Requires<[IsARM, NoV6]>;
3605
3606def UMULLv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3607 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003608 4, IIC_iMUL64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003609 (UMULL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3610 Requires<[IsARM, NoV6]>;
3611}
Evan Cheng8de898a2009-06-26 00:19:44 +00003612}
Evan Chenga8e29892007-01-19 07:51:42 +00003613
3614// Multiply + accumulate
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003615def SMLAL : AsMul1I64<0b0000111, (outs GPR:$RdLo, GPR:$RdHi),
3616 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003617 "smlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3618 Requires<[IsARM, HasV6]>;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003619def UMLAL : AsMul1I64<0b0000101, (outs GPR:$RdLo, GPR:$RdHi),
3620 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003621 "umlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3622 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003623
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003624def UMAAL : AMul1I <0b0000010, (outs GPR:$RdLo, GPR:$RdHi),
3625 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
3626 "umaal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3627 Requires<[IsARM, HasV6]> {
3628 bits<4> RdLo;
3629 bits<4> RdHi;
3630 bits<4> Rm;
3631 bits<4> Rn;
Owen Anderson5df7ef62011-08-15 20:08:25 +00003632 let Inst{19-16} = RdHi;
3633 let Inst{15-12} = RdLo;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003634 let Inst{11-8} = Rm;
3635 let Inst{3-0} = Rn;
3636}
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003637
3638let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
3639def SMLALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3640 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003641 4, IIC_iMAC64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003642 (SMLAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3643 Requires<[IsARM, NoV6]>;
3644def UMLALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3645 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003646 4, IIC_iMAC64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003647 (UMLAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3648 Requires<[IsARM, NoV6]>;
3649def UMAALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3650 (ins GPR:$Rn, GPR:$Rm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003651 4, IIC_iMAC64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003652 (UMAAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p)>,
3653 Requires<[IsARM, NoV6]>;
3654}
3655
Evan Chengcd799b92009-06-12 20:46:18 +00003656} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00003657
3658// Most significant word multiply
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003659def SMMUL : AMul2I <0b0111010, 0b0001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3660 IIC_iMUL32, "smmul", "\t$Rd, $Rn, $Rm",
3661 [(set GPR:$Rd, (mulhs GPR:$Rn, GPR:$Rm))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00003662 Requires<[IsARM, HasV6]> {
Evan Chengfbc9d412008-11-06 01:21:28 +00003663 let Inst{15-12} = 0b1111;
3664}
Evan Cheng13ab0202007-07-10 18:08:01 +00003665
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003666def SMMULR : AMul2I <0b0111010, 0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003667 IIC_iMUL32, "smmulr", "\t$Rd, $Rn, $Rm", []>,
Johnny Chen2ec5e492010-02-22 21:50:40 +00003668 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +00003669 let Inst{15-12} = 0b1111;
3670}
3671
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003672def SMMLA : AMul2Ia <0b0111010, 0b0001, (outs GPR:$Rd),
3673 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3674 IIC_iMAC32, "smmla", "\t$Rd, $Rn, $Rm, $Ra",
3675 [(set GPR:$Rd, (add (mulhs GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
3676 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003677
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003678def SMMLAR : AMul2Ia <0b0111010, 0b0011, (outs GPR:$Rd),
3679 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003680 IIC_iMAC32, "smmlar", "\t$Rd, $Rn, $Rm, $Ra", []>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003681 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003682
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003683def SMMLS : AMul2Ia <0b0111010, 0b1101, (outs GPR:$Rd),
3684 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3685 IIC_iMAC32, "smmls", "\t$Rd, $Rn, $Rm, $Ra",
3686 [(set GPR:$Rd, (sub GPR:$Ra, (mulhs GPR:$Rn, GPR:$Rm)))]>,
3687 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003688
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003689def SMMLSR : AMul2Ia <0b0111010, 0b1111, (outs GPR:$Rd),
3690 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003691 IIC_iMAC32, "smmlsr", "\t$Rd, $Rn, $Rm, $Ra", []>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003692 Requires<[IsARM, HasV6]>;
Johnny Chen2ec5e492010-02-22 21:50:40 +00003693
Raul Herbster37fb5b12007-08-30 23:25:47 +00003694multiclass AI_smul<string opc, PatFrag opnode> {
Jim Grosbach3870b752010-10-22 18:35:16 +00003695 def BB : AMulxyI<0b0001011, 0b00, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3696 IIC_iMUL16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm",
3697 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
3698 (sext_inreg GPR:$Rm, i16)))]>,
3699 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003700
Jim Grosbach3870b752010-10-22 18:35:16 +00003701 def BT : AMulxyI<0b0001011, 0b10, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3702 IIC_iMUL16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm",
3703 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
3704 (sra GPR:$Rm, (i32 16))))]>,
3705 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003706
Jim Grosbach3870b752010-10-22 18:35:16 +00003707 def TB : AMulxyI<0b0001011, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3708 IIC_iMUL16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm",
3709 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
3710 (sext_inreg GPR:$Rm, i16)))]>,
3711 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003712
Jim Grosbach3870b752010-10-22 18:35:16 +00003713 def TT : AMulxyI<0b0001011, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3714 IIC_iMUL16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm",
3715 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
3716 (sra GPR:$Rm, (i32 16))))]>,
3717 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003718
Jim Grosbach3870b752010-10-22 18:35:16 +00003719 def WB : AMulxyI<0b0001001, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3720 IIC_iMUL16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm",
3721 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
3722 (sext_inreg GPR:$Rm, i16)), (i32 16)))]>,
3723 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003724
Jim Grosbach3870b752010-10-22 18:35:16 +00003725 def WT : AMulxyI<0b0001001, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3726 IIC_iMUL16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm",
3727 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
3728 (sra GPR:$Rm, (i32 16))), (i32 16)))]>,
3729 Requires<[IsARM, HasV5TE]>;
Rafael Espindolabec2e382006-10-16 16:33:29 +00003730}
3731
Raul Herbster37fb5b12007-08-30 23:25:47 +00003732
3733multiclass AI_smla<string opc, PatFrag opnode> {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003734 let DecoderMethod = "DecodeSMLAInstruction" in {
Owen Anderson33e57512011-08-10 00:03:03 +00003735 def BB : AMulxyIa<0b0001000, 0b00, (outs GPRnopc:$Rd),
3736 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003737 IIC_iMAC16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003738 [(set GPRnopc:$Rd, (add GPR:$Ra,
3739 (opnode (sext_inreg GPRnopc:$Rn, i16),
3740 (sext_inreg GPRnopc:$Rm, i16))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003741 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003742
Owen Anderson33e57512011-08-10 00:03:03 +00003743 def BT : AMulxyIa<0b0001000, 0b10, (outs GPRnopc:$Rd),
3744 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003745 IIC_iMAC16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003746 [(set GPRnopc:$Rd,
3747 (add GPR:$Ra, (opnode (sext_inreg GPRnopc:$Rn, i16),
3748 (sra GPRnopc:$Rm, (i32 16)))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003749 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003750
Owen Anderson33e57512011-08-10 00:03:03 +00003751 def TB : AMulxyIa<0b0001000, 0b01, (outs GPRnopc:$Rd),
3752 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003753 IIC_iMAC16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003754 [(set GPRnopc:$Rd,
3755 (add GPR:$Ra, (opnode (sra GPRnopc:$Rn, (i32 16)),
3756 (sext_inreg GPRnopc:$Rm, i16))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003757 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003758
Owen Anderson33e57512011-08-10 00:03:03 +00003759 def TT : AMulxyIa<0b0001000, 0b11, (outs GPRnopc:$Rd),
3760 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003761 IIC_iMAC16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003762 [(set GPRnopc:$Rd,
3763 (add GPR:$Ra, (opnode (sra GPRnopc:$Rn, (i32 16)),
3764 (sra GPRnopc:$Rm, (i32 16)))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003765 Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003766
Owen Anderson33e57512011-08-10 00:03:03 +00003767 def WB : AMulxyIa<0b0001001, 0b00, (outs GPRnopc:$Rd),
3768 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003769 IIC_iMAC16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003770 [(set GPRnopc:$Rd,
3771 (add GPR:$Ra, (sra (opnode GPRnopc:$Rn,
3772 (sext_inreg GPRnopc:$Rm, i16)), (i32 16))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003773 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003774
Owen Anderson33e57512011-08-10 00:03:03 +00003775 def WT : AMulxyIa<0b0001001, 0b10, (outs GPRnopc:$Rd),
3776 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003777 IIC_iMAC16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003778 [(set GPRnopc:$Rd,
Jim Grosbache15defc2011-08-10 23:23:47 +00003779 (add GPR:$Ra, (sra (opnode GPRnopc:$Rn,
3780 (sra GPRnopc:$Rm, (i32 16))), (i32 16))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003781 Requires<[IsARM, HasV5TE]>;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003782 }
Rafael Espindola70673a12006-10-18 16:20:57 +00003783}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00003784
Raul Herbster37fb5b12007-08-30 23:25:47 +00003785defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
3786defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00003787
Jim Grosbachd30970f2011-08-11 22:30:30 +00003788// Halfword multiply accumulate long: SMLAL<x><y>.
Owen Anderson33e57512011-08-10 00:03:03 +00003789def SMLALBB : AMulxyI64<0b0001010, 0b00, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3790 (ins GPRnopc:$Rn, GPRnopc:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003791 IIC_iMAC64, "smlalbb", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003792 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003793
Owen Anderson33e57512011-08-10 00:03:03 +00003794def SMLALBT : AMulxyI64<0b0001010, 0b10, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3795 (ins GPRnopc:$Rn, GPRnopc:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003796 IIC_iMAC64, "smlalbt", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003797 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003798
Owen Anderson33e57512011-08-10 00:03:03 +00003799def SMLALTB : AMulxyI64<0b0001010, 0b01, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3800 (ins GPRnopc:$Rn, GPRnopc:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003801 IIC_iMAC64, "smlaltb", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003802 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003803
Owen Anderson33e57512011-08-10 00:03:03 +00003804def SMLALTT : AMulxyI64<0b0001010, 0b11, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3805 (ins GPRnopc:$Rn, GPRnopc:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003806 IIC_iMAC64, "smlaltt", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003807 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003808
Jim Grosbachd30970f2011-08-11 22:30:30 +00003809// Helper class for AI_smld.
Jim Grosbach385e1362010-10-22 19:15:30 +00003810class AMulDualIbase<bit long, bit sub, bit swap, dag oops, dag iops,
3811 InstrItinClass itin, string opc, string asm>
Johnny Chen667d1272010-02-22 18:50:54 +00003812 : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> {
Jim Grosbach385e1362010-10-22 19:15:30 +00003813 bits<4> Rn;
3814 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00003815 let Inst{27-23} = 0b01110;
Jim Grosbachb206daa2011-07-22 20:11:20 +00003816 let Inst{22} = long;
3817 let Inst{21-20} = 0b00;
Jim Grosbach385e1362010-10-22 19:15:30 +00003818 let Inst{11-8} = Rm;
Jim Grosbachb206daa2011-07-22 20:11:20 +00003819 let Inst{7} = 0;
3820 let Inst{6} = sub;
3821 let Inst{5} = swap;
3822 let Inst{4} = 1;
Jim Grosbach385e1362010-10-22 19:15:30 +00003823 let Inst{3-0} = Rn;
3824}
3825class AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops,
3826 InstrItinClass itin, string opc, string asm>
3827 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3828 bits<4> Rd;
3829 let Inst{15-12} = 0b1111;
3830 let Inst{19-16} = Rd;
3831}
3832class AMulDualIa<bit long, bit sub, bit swap, dag oops, dag iops,
3833 InstrItinClass itin, string opc, string asm>
3834 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3835 bits<4> Ra;
Jim Grosbachb206daa2011-07-22 20:11:20 +00003836 bits<4> Rd;
3837 let Inst{19-16} = Rd;
Jim Grosbach385e1362010-10-22 19:15:30 +00003838 let Inst{15-12} = Ra;
3839}
3840class AMulDualI64<bit long, bit sub, bit swap, dag oops, dag iops,
3841 InstrItinClass itin, string opc, string asm>
3842 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3843 bits<4> RdLo;
3844 bits<4> RdHi;
3845 let Inst{19-16} = RdHi;
3846 let Inst{15-12} = RdLo;
Johnny Chen667d1272010-02-22 18:50:54 +00003847}
3848
3849multiclass AI_smld<bit sub, string opc> {
3850
Owen Anderson33e57512011-08-10 00:03:03 +00003851 def D : AMulDualIa<0, sub, 0, (outs GPRnopc:$Rd),
3852 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach385e1362010-10-22 19:15:30 +00003853 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00003854
Owen Anderson33e57512011-08-10 00:03:03 +00003855 def DX: AMulDualIa<0, sub, 1, (outs GPRnopc:$Rd),
3856 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach385e1362010-10-22 19:15:30 +00003857 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00003858
Owen Anderson33e57512011-08-10 00:03:03 +00003859 def LD: AMulDualI64<1, sub, 0, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3860 (ins GPRnopc:$Rn, GPRnopc:$Rm), NoItinerary,
Jim Grosbach385e1362010-10-22 19:15:30 +00003861 !strconcat(opc, "ld"), "\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00003862
Owen Anderson33e57512011-08-10 00:03:03 +00003863 def LDX : AMulDualI64<1, sub, 1, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3864 (ins GPRnopc:$Rn, GPRnopc:$Rm), NoItinerary,
Jim Grosbach385e1362010-10-22 19:15:30 +00003865 !strconcat(opc, "ldx"),"\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00003866
3867}
3868
3869defm SMLA : AI_smld<0, "smla">;
3870defm SMLS : AI_smld<1, "smls">;
3871
Johnny Chen2ec5e492010-02-22 21:50:40 +00003872multiclass AI_sdml<bit sub, string opc> {
3873
Jim Grosbache15defc2011-08-10 23:23:47 +00003874 def D:AMulDualI<0, sub, 0, (outs GPRnopc:$Rd), (ins GPRnopc:$Rn, GPRnopc:$Rm),
3875 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm">;
3876 def DX:AMulDualI<0, sub, 1, (outs GPRnopc:$Rd),(ins GPRnopc:$Rn, GPRnopc:$Rm),
3877 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00003878}
3879
3880defm SMUA : AI_sdml<0, "smua">;
3881defm SMUS : AI_sdml<1, "smus">;
Rafael Espindola42b62f32006-10-13 13:14:59 +00003882
Evan Chenga8e29892007-01-19 07:51:42 +00003883//===----------------------------------------------------------------------===//
3884// Misc. Arithmetic Instructions.
3885//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00003886
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003887def CLZ : AMiscA1I<0b000010110, 0b0001, (outs GPR:$Rd), (ins GPR:$Rm),
3888 IIC_iUNAr, "clz", "\t$Rd, $Rm",
3889 [(set GPR:$Rd, (ctlz GPR:$Rm))]>, Requires<[IsARM, HasV5T]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00003890
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003891def RBIT : AMiscA1I<0b01101111, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
3892 IIC_iUNAr, "rbit", "\t$Rd, $Rm",
3893 [(set GPR:$Rd, (ARMrbit GPR:$Rm))]>,
3894 Requires<[IsARM, HasV6T2]>;
Jim Grosbach3482c802010-01-18 19:58:49 +00003895
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003896def REV : AMiscA1I<0b01101011, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
3897 IIC_iUNAr, "rev", "\t$Rd, $Rm",
3898 [(set GPR:$Rd, (bswap GPR:$Rm))]>, Requires<[IsARM, HasV6]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00003899
Evan Cheng9568e5c2011-06-21 06:01:08 +00003900let AddedComplexity = 5 in
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003901def REV16 : AMiscA1I<0b01101011, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
3902 IIC_iUNAr, "rev16", "\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00003903 [(set GPR:$Rd, (rotr (bswap GPR:$Rm), (i32 16)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003904 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003905
Evan Cheng9568e5c2011-06-21 06:01:08 +00003906let AddedComplexity = 5 in
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003907def REVSH : AMiscA1I<0b01101111, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
3908 IIC_iUNAr, "revsh", "\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00003909 [(set GPR:$Rd, (sra (bswap GPR:$Rm), (i32 16)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003910 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003911
Evan Chengf60ceac2011-06-15 17:17:48 +00003912def : ARMV6Pat<(or (sra (shl GPR:$Rm, (i32 24)), (i32 16)),
3913 (and (srl GPR:$Rm, (i32 8)), 0xFF)),
3914 (REVSH GPR:$Rm)>;
3915
Jim Grosbache1d58a62011-09-14 22:52:14 +00003916def PKHBT : APKHI<0b01101000, 0, (outs GPRnopc:$Rd),
3917 (ins GPRnopc:$Rn, GPRnopc:$Rm, pkh_lsl_amt:$sh),
Jim Grosbachdde038a2011-07-20 21:40:26 +00003918 IIC_iALUsi, "pkhbt", "\t$Rd, $Rn, $Rm$sh",
Jim Grosbache1d58a62011-09-14 22:52:14 +00003919 [(set GPRnopc:$Rd, (or (and GPRnopc:$Rn, 0xFFFF),
3920 (and (shl GPRnopc:$Rm, pkh_lsl_amt:$sh),
3921 0xFFFF0000)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003922 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003923
Evan Chenga8e29892007-01-19 07:51:42 +00003924// Alternate cases for PKHBT where identities eliminate some nodes.
Jim Grosbache1d58a62011-09-14 22:52:14 +00003925def : ARMV6Pat<(or (and GPRnopc:$Rn, 0xFFFF), (and GPRnopc:$Rm, 0xFFFF0000)),
3926 (PKHBT GPRnopc:$Rn, GPRnopc:$Rm, 0)>;
3927def : ARMV6Pat<(or (and GPRnopc:$Rn, 0xFFFF), (shl GPRnopc:$Rm, imm16_31:$sh)),
3928 (PKHBT GPRnopc:$Rn, GPRnopc:$Rm, imm16_31:$sh)>;
Bob Wilsonf955f292010-08-17 17:23:19 +00003929
Bob Wilsondc66eda2010-08-16 22:26:55 +00003930// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
3931// will match the pattern below.
Jim Grosbache1d58a62011-09-14 22:52:14 +00003932def PKHTB : APKHI<0b01101000, 1, (outs GPRnopc:$Rd),
3933 (ins GPRnopc:$Rn, GPRnopc:$Rm, pkh_asr_amt:$sh),
Jim Grosbachdde038a2011-07-20 21:40:26 +00003934 IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm$sh",
Jim Grosbache1d58a62011-09-14 22:52:14 +00003935 [(set GPRnopc:$Rd, (or (and GPRnopc:$Rn, 0xFFFF0000),
3936 (and (sra GPRnopc:$Rm, pkh_asr_amt:$sh),
3937 0xFFFF)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003938 Requires<[IsARM, HasV6]>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00003939
Evan Chenga8e29892007-01-19 07:51:42 +00003940// Alternate cases for PKHTB where identities eliminate some nodes. Note that
3941// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Jim Grosbache1d58a62011-09-14 22:52:14 +00003942def : ARMV6Pat<(or (and GPRnopc:$src1, 0xFFFF0000),
3943 (srl GPRnopc:$src2, imm16_31:$sh)),
3944 (PKHTB GPRnopc:$src1, GPRnopc:$src2, imm16_31:$sh)>;
3945def : ARMV6Pat<(or (and GPRnopc:$src1, 0xFFFF0000),
3946 (and (srl GPRnopc:$src2, imm1_15:$sh), 0xFFFF)),
3947 (PKHTB GPRnopc:$src1, GPRnopc:$src2, imm1_15:$sh)>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00003948
Evan Chenga8e29892007-01-19 07:51:42 +00003949//===----------------------------------------------------------------------===//
3950// Comparison Instructions...
3951//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00003952
Jim Grosbach26421962008-10-14 20:36:24 +00003953defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00003954 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
Evan Cheng0ff94f72007-08-07 01:37:15 +00003955 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Bill Wendling6165e872010-08-26 18:33:51 +00003956
Jim Grosbach97a884d2010-12-07 20:41:06 +00003957// ARMcmpZ can re-use the above instruction definitions.
3958def : ARMPat<(ARMcmpZ GPR:$src, so_imm:$imm),
3959 (CMPri GPR:$src, so_imm:$imm)>;
3960def : ARMPat<(ARMcmpZ GPR:$src, GPR:$rhs),
3961 (CMPrr GPR:$src, GPR:$rhs)>;
Owen Anderson92a20222011-07-21 18:54:16 +00003962def : ARMPat<(ARMcmpZ GPR:$src, so_reg_imm:$rhs),
3963 (CMPrsi GPR:$src, so_reg_imm:$rhs)>;
3964def : ARMPat<(ARMcmpZ GPR:$src, so_reg_reg:$rhs),
3965 (CMPrsr GPR:$src, so_reg_reg:$rhs)>;
Jim Grosbach97a884d2010-12-07 20:41:06 +00003966
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003967// FIXME: We have to be careful when using the CMN instruction and comparison
3968// with 0. One would expect these two pieces of code should give identical
Bill Wendling6165e872010-08-26 18:33:51 +00003969// results:
3970//
3971// rsbs r1, r1, 0
3972// cmp r0, r1
3973// mov r0, #0
3974// it ls
3975// mov r0, #1
3976//
3977// and:
Jim Grosbacha9a968d2010-10-22 23:48:29 +00003978//
Bill Wendling6165e872010-08-26 18:33:51 +00003979// cmn r0, r1
3980// mov r0, #0
3981// it ls
3982// mov r0, #1
3983//
3984// However, the CMN gives the *opposite* result when r1 is 0. This is because
3985// the carry flag is set in the CMP case but not in the CMN case. In short, the
3986// CMP instruction doesn't perform a truncate of the (logical) NOT of 0 plus the
3987// value of r0 and the carry bit (because the "carry bit" parameter to
3988// AddWithCarry is defined as 1 in this case, the carry flag will always be set
3989// when r0 >= 0). The CMN instruction doesn't perform a NOT of 0 so there is
3990// never a "carry" when this AddWithCarry is performed (because the "carry bit"
3991// parameter to AddWithCarry is defined as 0).
3992//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003993// When x is 0 and unsigned:
Bill Wendling6165e872010-08-26 18:33:51 +00003994//
3995// x = 0
3996// ~x = 0xFFFF FFFF
3997// ~x + 1 = 0x1 0000 0000
3998// (-x = 0) != (0x1 0000 0000 = ~x + 1)
3999//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00004000// Therefore, we should disable CMN when comparing against zero, until we can
4001// limit when the CMN instruction is used (when we know that the RHS is not 0 or
4002// when it's a comparison which doesn't look at the 'carry' flag).
Bill Wendling6165e872010-08-26 18:33:51 +00004003//
4004// (See the ARM docs for the "AddWithCarry" pseudo-code.)
4005//
4006// This is related to <rdar://problem/7569620>.
4007//
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00004008//defm CMN : AI1_cmp_irs<0b1011, "cmn",
4009// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00004010
Evan Chenga8e29892007-01-19 07:51:42 +00004011// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00004012defm TST : AI1_cmp_irs<0b1000, "tst",
Evan Cheng5d42c562010-09-29 00:49:25 +00004013 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00004014 BinOpFrag<(ARMcmpZ (and_su node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengd87293c2008-11-06 08:47:38 +00004015defm TEQ : AI1_cmp_irs<0b1001, "teq",
Evan Cheng5d42c562010-09-29 00:49:25 +00004016 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00004017 BinOpFrag<(ARMcmpZ (xor_su node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00004018
David Goodwinc0309b42009-06-29 15:33:01 +00004019defm CMNz : AI1_cmp_irs<0b1011, "cmn",
Evan Cheng5d42c562010-09-29 00:49:25 +00004020 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwinc0309b42009-06-29 15:33:01 +00004021 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00004022
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00004023//def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
4024// (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00004025
David Goodwinc0309b42009-06-29 15:33:01 +00004026def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00004027 (CMNzri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00004028
Evan Cheng218977b2010-07-13 19:27:42 +00004029// Pseudo i64 compares for some floating point compares.
4030let usesCustomInserter = 1, isBranch = 1, isTerminator = 1,
4031 Defs = [CPSR] in {
4032def BCCi64 : PseudoInst<(outs),
Jim Grosbachc5ed0132010-08-17 18:39:16 +00004033 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, brtarget:$dst),
Jim Grosbach99594eb2010-11-18 01:38:26 +00004034 IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00004035 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, bb:$dst)]>;
4036
4037def BCCZi64 : PseudoInst<(outs),
Jim Grosbach99594eb2010-11-18 01:38:26 +00004038 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, brtarget:$dst), IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00004039 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, 0, 0, bb:$dst)]>;
4040} // usesCustomInserter
4041
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00004042
Evan Chenga8e29892007-01-19 07:51:42 +00004043// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00004044// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00004045// a two-value operand where a dag node expects two operands. :(
Owen Andersonf523e472010-09-23 23:45:25 +00004046let neverHasSideEffects = 1 in {
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00004047def MOVCCr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$false, GPR:$Rm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00004048 4, IIC_iCMOVr,
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00004049 [/*(set GPR:$Rd, (ARMcmov GPR:$false, GPR:$Rm, imm:$cc, CCR:$ccr))*/]>,
4050 RegConstraint<"$false = $Rd">;
Owen Anderson92a20222011-07-21 18:54:16 +00004051def MOVCCsi : ARMPseudoInst<(outs GPR:$Rd),
4052 (ins GPR:$false, so_reg_imm:$shift, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00004053 4, IIC_iCMOVsr,
Jim Grosbachb93509d2011-08-02 18:16:36 +00004054 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg_imm:$shift,
4055 imm:$cc, CCR:$ccr))*/]>,
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00004056 RegConstraint<"$false = $Rd">;
Owen Anderson92a20222011-07-21 18:54:16 +00004057def MOVCCsr : ARMPseudoInst<(outs GPR:$Rd),
4058 (ins GPR:$false, so_reg_reg:$shift, pred:$p),
4059 4, IIC_iCMOVsr,
Jim Grosbachb93509d2011-08-02 18:16:36 +00004060 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg_reg:$shift,
4061 imm:$cc, CCR:$ccr))*/]>,
Owen Anderson92a20222011-07-21 18:54:16 +00004062 RegConstraint<"$false = $Rd">;
4063
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00004064
Evan Chengc4af4632010-11-17 20:13:28 +00004065let isMoveImm = 1 in
Jim Grosbach39062762011-03-11 01:09:28 +00004066def MOVCCi16 : ARMPseudoInst<(outs GPR:$Rd),
Jim Grosbachffa32252011-07-19 19:13:28 +00004067 (ins GPR:$false, imm0_65535_expr:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00004068 4, IIC_iMOVi,
Jim Grosbach39062762011-03-11 01:09:28 +00004069 []>,
4070 RegConstraint<"$false = $Rd">, Requires<[IsARM, HasV6T2]>;
Jim Grosbach27e90082010-10-29 19:28:17 +00004071
Evan Chengc4af4632010-11-17 20:13:28 +00004072let isMoveImm = 1 in
Jim Grosbach39062762011-03-11 01:09:28 +00004073def MOVCCi : ARMPseudoInst<(outs GPR:$Rd),
4074 (ins GPR:$false, so_imm:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00004075 4, IIC_iCMOVi,
Jim Grosbach27e90082010-10-29 19:28:17 +00004076 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm:$imm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbach39062762011-03-11 01:09:28 +00004077 RegConstraint<"$false = $Rd">;
Evan Cheng875a6ac2010-11-12 22:42:47 +00004078
Evan Cheng63f35442010-11-13 02:25:14 +00004079// Two instruction predicate mov immediate.
Evan Chengc4af4632010-11-17 20:13:28 +00004080let isMoveImm = 1 in
Jim Grosbacheb582d72011-03-11 18:00:42 +00004081def MOVCCi32imm : ARMPseudoInst<(outs GPR:$Rd),
4082 (ins GPR:$false, i32imm:$src, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00004083 8, IIC_iCMOVix2, []>, RegConstraint<"$false = $Rd">;
Evan Cheng63f35442010-11-13 02:25:14 +00004084
Evan Chengc4af4632010-11-17 20:13:28 +00004085let isMoveImm = 1 in
Jim Grosbache672ff82011-03-11 19:55:55 +00004086def MVNCCi : ARMPseudoInst<(outs GPR:$Rd),
4087 (ins GPR:$false, so_imm:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00004088 4, IIC_iCMOVi,
Evan Cheng875a6ac2010-11-12 22:42:47 +00004089 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm_not:$imm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbache672ff82011-03-11 19:55:55 +00004090 RegConstraint<"$false = $Rd">;
Evan Chengc892aeb2012-02-23 01:19:06 +00004091
Evan Chengc892aeb2012-02-23 01:19:06 +00004092// Conditional instructions
Evan Cheng03a18522012-03-20 21:28:05 +00004093multiclass AsI1_bincc_irs<Instruction iri, Instruction irr, Instruction irsi,
4094 Instruction irsr,
4095 InstrItinClass iii, InstrItinClass iir,
4096 InstrItinClass iis> {
4097 def ri : ARMPseudoExpand<(outs GPR:$Rd),
4098 (ins GPR:$Rn, so_imm:$imm, pred:$p, cc_out:$s),
4099 4, iii, [],
4100 (iri GPR:$Rd, GPR:$Rn, so_imm:$imm, pred:$p, cc_out:$s)>,
4101 RegConstraint<"$Rn = $Rd">;
4102 def rr : ARMPseudoExpand<(outs GPR:$Rd),
4103 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
4104 4, iir, [],
4105 (irr GPR:$Rd, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
4106 RegConstraint<"$Rn = $Rd">;
4107 def rsi : ARMPseudoExpand<(outs GPR:$Rd),
4108 (ins GPR:$Rn, so_reg_imm:$shift, pred:$p, cc_out:$s),
4109 4, iis, [],
4110 (irsi GPR:$Rd, GPR:$Rn, so_reg_imm:$shift, pred:$p, cc_out:$s)>,
4111 RegConstraint<"$Rn = $Rd">;
4112 def rsr : ARMPseudoExpand<(outs GPRnopc:$Rd),
4113 (ins GPRnopc:$Rn, so_reg_reg:$shift, pred:$p, cc_out:$s),
4114 4, iis, [],
4115 (irsr GPR:$Rd, GPR:$Rn, so_reg_reg:$shift, pred:$p, cc_out:$s)>,
4116 RegConstraint<"$Rn = $Rd">;
4117}
Evan Chengc892aeb2012-02-23 01:19:06 +00004118
Evan Cheng03a18522012-03-20 21:28:05 +00004119defm ANDCC : AsI1_bincc_irs<ANDri, ANDrr, ANDrsi, ANDrsr,
4120 IIC_iBITi, IIC_iBITr, IIC_iBITsr>;
4121defm ORRCC : AsI1_bincc_irs<ORRri, ORRrr, ORRrsi, ORRrsr,
4122 IIC_iBITi, IIC_iBITr, IIC_iBITsr>;
4123defm EORCC : AsI1_bincc_irs<EORri, EORrr, EORrsi, EORrsr,
4124 IIC_iBITi, IIC_iBITr, IIC_iBITsr>;
Evan Chengc892aeb2012-02-23 01:19:06 +00004125
Owen Andersonf523e472010-09-23 23:45:25 +00004126} // neverHasSideEffects
Rafael Espindolad9ae7782006-10-07 13:46:42 +00004127
Evan Cheng03a18522012-03-20 21:28:05 +00004128
Jim Grosbach3728e962009-12-10 00:11:09 +00004129//===----------------------------------------------------------------------===//
4130// Atomic operations intrinsics
4131//
4132
Jim Grosbach5f6c1332011-07-25 20:38:18 +00004133def MemBarrierOptOperand : AsmOperandClass {
4134 let Name = "MemBarrierOpt";
4135 let ParserMethod = "parseMemBarrierOptOperand";
4136}
Bob Wilsonf74a4292010-10-30 00:54:37 +00004137def memb_opt : Operand<i32> {
4138 let PrintMethod = "printMemBOption";
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00004139 let ParserMatchClass = MemBarrierOptOperand;
Owen Andersonc36481c2011-08-09 23:25:42 +00004140 let DecoderMethod = "DecodeMemBarrierOption";
Jim Grosbachcbd77d22009-12-10 18:35:32 +00004141}
Jim Grosbach3728e962009-12-10 00:11:09 +00004142
Bob Wilsonf74a4292010-10-30 00:54:37 +00004143// memory barriers protect the atomic sequences
4144let hasSideEffects = 1 in {
4145def DMB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
4146 "dmb", "\t$opt", [(ARMMemBarrier (i32 imm:$opt))]>,
4147 Requires<[IsARM, HasDB]> {
4148 bits<4> opt;
4149 let Inst{31-4} = 0xf57ff05;
4150 let Inst{3-0} = opt;
Jim Grosbachcbd77d22009-12-10 18:35:32 +00004151}
Jim Grosbach3728e962009-12-10 00:11:09 +00004152}
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00004153
Bob Wilsonf74a4292010-10-30 00:54:37 +00004154def DSB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
Jim Grosbach20fcaff2011-07-13 23:33:10 +00004155 "dsb", "\t$opt", []>,
Bob Wilsonf74a4292010-10-30 00:54:37 +00004156 Requires<[IsARM, HasDB]> {
4157 bits<4> opt;
4158 let Inst{31-4} = 0xf57ff04;
4159 let Inst{3-0} = opt;
Johnny Chenfd6037d2010-02-18 00:19:08 +00004160}
4161
Jim Grosbach20fcaff2011-07-13 23:33:10 +00004162// ISB has only full system option
Jim Grosbach9dec5072011-07-14 18:00:31 +00004163def ISB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
4164 "isb", "\t$opt", []>,
Bob Wilsonf74a4292010-10-30 00:54:37 +00004165 Requires<[IsARM, HasDB]> {
Jim Grosbach9dec5072011-07-14 18:00:31 +00004166 bits<4> opt;
Johnny Chen1adc40c2010-08-12 20:46:17 +00004167 let Inst{31-4} = 0xf57ff06;
Jim Grosbach9dec5072011-07-14 18:00:31 +00004168 let Inst{3-0} = opt;
Johnny Chenfd6037d2010-02-18 00:19:08 +00004169}
4170
Bill Wendlingef2c86f2011-10-10 22:59:55 +00004171// Pseudo isntruction that combines movs + predicated rsbmi
4172// to implement integer ABS
4173let usesCustomInserter = 1, Defs = [CPSR] in {
4174def ABS : ARMPseudoInst<
4175 (outs GPR:$dst), (ins GPR:$src),
4176 8, NoItinerary, []>;
4177}
4178
Jim Grosbach66869102009-12-11 18:52:41 +00004179let usesCustomInserter = 1 in {
Jakob Stoklund Olesen9b0e1e72011-09-06 17:40:35 +00004180 let Defs = [CPSR] in {
Jim Grosbache801dc42009-12-12 01:40:06 +00004181 def ATOMIC_LOAD_ADD_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004182 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004183 [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>;
4184 def ATOMIC_LOAD_SUB_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004185 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004186 [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>;
4187 def ATOMIC_LOAD_AND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004188 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004189 [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>;
4190 def ATOMIC_LOAD_OR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004191 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004192 [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>;
4193 def ATOMIC_LOAD_XOR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004194 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004195 [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>;
4196 def ATOMIC_LOAD_NAND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004197 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004198 [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00004199 def ATOMIC_LOAD_MIN_I8 : PseudoInst<
4200 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4201 [(set GPR:$dst, (atomic_load_min_8 GPR:$ptr, GPR:$val))]>;
4202 def ATOMIC_LOAD_MAX_I8 : PseudoInst<
4203 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4204 [(set GPR:$dst, (atomic_load_max_8 GPR:$ptr, GPR:$val))]>;
4205 def ATOMIC_LOAD_UMIN_I8 : PseudoInst<
4206 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
Chad Rosier8d0447c2011-12-21 18:56:22 +00004207 [(set GPR:$dst, (atomic_load_umin_8 GPR:$ptr, GPR:$val))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00004208 def ATOMIC_LOAD_UMAX_I8 : PseudoInst<
4209 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
Chad Rosier8d0447c2011-12-21 18:56:22 +00004210 [(set GPR:$dst, (atomic_load_umax_8 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00004211 def ATOMIC_LOAD_ADD_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004212 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004213 [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>;
4214 def ATOMIC_LOAD_SUB_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004215 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004216 [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>;
4217 def ATOMIC_LOAD_AND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004218 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004219 [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>;
4220 def ATOMIC_LOAD_OR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004221 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004222 [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>;
4223 def ATOMIC_LOAD_XOR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004224 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004225 [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>;
4226 def ATOMIC_LOAD_NAND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004227 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004228 [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00004229 def ATOMIC_LOAD_MIN_I16 : PseudoInst<
4230 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4231 [(set GPR:$dst, (atomic_load_min_16 GPR:$ptr, GPR:$val))]>;
4232 def ATOMIC_LOAD_MAX_I16 : PseudoInst<
4233 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4234 [(set GPR:$dst, (atomic_load_max_16 GPR:$ptr, GPR:$val))]>;
4235 def ATOMIC_LOAD_UMIN_I16 : PseudoInst<
4236 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
Chad Rosier8d0447c2011-12-21 18:56:22 +00004237 [(set GPR:$dst, (atomic_load_umin_16 GPR:$ptr, GPR:$val))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00004238 def ATOMIC_LOAD_UMAX_I16 : PseudoInst<
4239 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
Chad Rosier8d0447c2011-12-21 18:56:22 +00004240 [(set GPR:$dst, (atomic_load_umax_16 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00004241 def ATOMIC_LOAD_ADD_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004242 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004243 [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>;
4244 def ATOMIC_LOAD_SUB_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004245 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004246 [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>;
4247 def ATOMIC_LOAD_AND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004248 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004249 [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>;
4250 def ATOMIC_LOAD_OR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004251 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004252 [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>;
4253 def ATOMIC_LOAD_XOR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004254 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004255 [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>;
4256 def ATOMIC_LOAD_NAND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004257 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004258 [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00004259 def ATOMIC_LOAD_MIN_I32 : PseudoInst<
4260 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4261 [(set GPR:$dst, (atomic_load_min_32 GPR:$ptr, GPR:$val))]>;
4262 def ATOMIC_LOAD_MAX_I32 : PseudoInst<
4263 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4264 [(set GPR:$dst, (atomic_load_max_32 GPR:$ptr, GPR:$val))]>;
4265 def ATOMIC_LOAD_UMIN_I32 : PseudoInst<
4266 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
Evan Cheng1e33e8b2011-12-21 03:04:10 +00004267 [(set GPR:$dst, (atomic_load_umin_32 GPR:$ptr, GPR:$val))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00004268 def ATOMIC_LOAD_UMAX_I32 : PseudoInst<
4269 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
Evan Cheng1e33e8b2011-12-21 03:04:10 +00004270 [(set GPR:$dst, (atomic_load_umax_32 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00004271
4272 def ATOMIC_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004273 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004274 [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>;
4275 def ATOMIC_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004276 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004277 [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>;
4278 def ATOMIC_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004279 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004280 [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>;
4281
Jim Grosbache801dc42009-12-12 01:40:06 +00004282 def ATOMIC_CMP_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004283 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004284 [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>;
4285 def ATOMIC_CMP_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004286 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004287 [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>;
4288 def ATOMIC_CMP_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004289 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004290 [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>;
4291}
Jim Grosbach5278eb82009-12-11 01:42:04 +00004292}
4293
4294let mayLoad = 1 in {
Jim Grosbache39389a2011-08-02 18:07:32 +00004295def LDREXB : AIldrex<0b10, (outs GPR:$Rt), (ins addr_offset_none:$addr),
4296 NoItinerary,
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00004297 "ldrexb", "\t$Rt, $addr", []>;
Jim Grosbachb93509d2011-08-02 18:16:36 +00004298def LDREXH : AIldrex<0b11, (outs GPR:$Rt), (ins addr_offset_none:$addr),
4299 NoItinerary, "ldrexh", "\t$Rt, $addr", []>;
Jim Grosbach7ce05792011-08-03 23:50:40 +00004300def LDREX : AIldrex<0b00, (outs GPR:$Rt), (ins addr_offset_none:$addr),
4301 NoItinerary, "ldrex", "\t$Rt, $addr", []>;
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00004302let hasExtraDefRegAllocReq = 1 in
Jim Grosbache39389a2011-08-02 18:07:32 +00004303def LDREXD: AIldrex<0b01, (outs GPR:$Rt, GPR:$Rt2),(ins addr_offset_none:$addr),
Owen Andersoncbfc0442011-08-11 21:34:58 +00004304 NoItinerary, "ldrexd", "\t$Rt, $Rt2, $addr", []> {
Owen Anderson3f3570a2011-08-12 17:58:32 +00004305 let DecoderMethod = "DecodeDoubleRegLoad";
Owen Andersoncbfc0442011-08-11 21:34:58 +00004306}
Jim Grosbach5278eb82009-12-11 01:42:04 +00004307}
4308
Jim Grosbach86875a22010-10-29 19:58:57 +00004309let mayStore = 1, Constraints = "@earlyclobber $Rd" in {
Jim Grosbache39389a2011-08-02 18:07:32 +00004310def STREXB: AIstrex<0b10, (outs GPR:$Rd), (ins GPR:$Rt, addr_offset_none:$addr),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00004311 NoItinerary, "strexb", "\t$Rd, $Rt, $addr", []>;
Jim Grosbache39389a2011-08-02 18:07:32 +00004312def STREXH: AIstrex<0b11, (outs GPR:$Rd), (ins GPR:$Rt, addr_offset_none:$addr),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00004313 NoItinerary, "strexh", "\t$Rd, $Rt, $addr", []>;
Jim Grosbache39389a2011-08-02 18:07:32 +00004314def STREX : AIstrex<0b00, (outs GPR:$Rd), (ins GPR:$Rt, addr_offset_none:$addr),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00004315 NoItinerary, "strex", "\t$Rd, $Rt, $addr", []>;
Anton Korobeynikov2c6d0f22012-01-23 22:57:52 +00004316let hasExtraSrcRegAllocReq = 1 in
Jim Grosbach86875a22010-10-29 19:58:57 +00004317def STREXD : AIstrex<0b01, (outs GPR:$Rd),
Jim Grosbache39389a2011-08-02 18:07:32 +00004318 (ins GPR:$Rt, GPR:$Rt2, addr_offset_none:$addr),
Owen Andersoncbfc0442011-08-11 21:34:58 +00004319 NoItinerary, "strexd", "\t$Rd, $Rt, $Rt2, $addr", []> {
Owen Anderson3f3570a2011-08-12 17:58:32 +00004320 let DecoderMethod = "DecodeDoubleRegStore";
Owen Andersoncbfc0442011-08-11 21:34:58 +00004321}
Anton Korobeynikov2c6d0f22012-01-23 22:57:52 +00004322}
4323
Jim Grosbach5278eb82009-12-11 01:42:04 +00004324
Jim Grosbachd30970f2011-08-11 22:30:30 +00004325def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex", []>,
Johnny Chenb9436272010-02-17 22:37:58 +00004326 Requires<[IsARM, HasV7]> {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00004327 let Inst{31-0} = 0b11110101011111111111000000011111;
Johnny Chenb9436272010-02-17 22:37:58 +00004328}
4329
Jim Grosbach4f6f13d2011-07-26 17:15:11 +00004330// SWP/SWPB are deprecated in V6/V7.
Jim Grosbach1ef91412011-07-26 17:11:05 +00004331let mayLoad = 1, mayStore = 1 in {
Jim Grosbache39389a2011-08-02 18:07:32 +00004332def SWP : AIswp<0, (outs GPR:$Rt), (ins GPR:$Rt2, addr_offset_none:$addr),
4333 "swp", []>;
4334def SWPB: AIswp<1, (outs GPR:$Rt), (ins GPR:$Rt2, addr_offset_none:$addr),
4335 "swpb", []>;
Johnny Chenb3e1bf52010-02-12 20:48:24 +00004336}
4337
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00004338//===----------------------------------------------------------------------===//
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004339// Coprocessor Instructions.
Johnny Chen906d57f2010-02-12 01:44:23 +00004340//
4341
Jim Grosbach83ab0702011-07-13 22:01:08 +00004342def CDP : ABI<0b1110, (outs), (ins p_imm:$cop, imm0_15:$opc1,
4343 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00004344 NoItinerary, "cdp", "\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004345 [(int_arm_cdp imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
4346 imm:$CRm, imm:$opc2)]> {
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00004347 bits<4> opc1;
4348 bits<4> CRn;
4349 bits<4> CRd;
4350 bits<4> cop;
4351 bits<3> opc2;
4352 bits<4> CRm;
4353
4354 let Inst{3-0} = CRm;
4355 let Inst{4} = 0;
4356 let Inst{7-5} = opc2;
4357 let Inst{11-8} = cop;
4358 let Inst{15-12} = CRd;
4359 let Inst{19-16} = CRn;
4360 let Inst{23-20} = opc1;
Johnny Chen906d57f2010-02-12 01:44:23 +00004361}
4362
Jim Grosbach83ab0702011-07-13 22:01:08 +00004363def CDP2 : ABXI<0b1110, (outs), (ins p_imm:$cop, imm0_15:$opc1,
4364 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00004365 NoItinerary, "cdp2\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004366 [(int_arm_cdp2 imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
4367 imm:$CRm, imm:$opc2)]> {
Johnny Chen906d57f2010-02-12 01:44:23 +00004368 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00004369 bits<4> opc1;
4370 bits<4> CRn;
4371 bits<4> CRd;
4372 bits<4> cop;
4373 bits<3> opc2;
4374 bits<4> CRm;
4375
4376 let Inst{3-0} = CRm;
4377 let Inst{4} = 0;
4378 let Inst{7-5} = opc2;
4379 let Inst{11-8} = cop;
4380 let Inst{15-12} = CRd;
4381 let Inst{19-16} = CRn;
4382 let Inst{23-20} = opc1;
Johnny Chen906d57f2010-02-12 01:44:23 +00004383}
4384
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00004385class ACI<dag oops, dag iops, string opc, string asm,
4386 IndexMode im = IndexModeNone>
Jim Grosbach2bd01182011-10-11 21:55:36 +00004387 : I<oops, iops, AddrModeNone, 4, im, BrFrm, NoItinerary,
4388 opc, asm, "", []> {
Johnny Chen64dfb782010-02-16 20:04:27 +00004389 let Inst{27-25} = 0b110;
4390}
Jim Grosbach2bd01182011-10-11 21:55:36 +00004391class ACInoP<dag oops, dag iops, string opc, string asm,
4392 IndexMode im = IndexModeNone>
4393 : InoP<oops, iops, AddrModeNone, 4, im, BrFrm, NoItinerary,
4394 opc, asm, "", []> {
4395 let Inst{31-28} = 0b1111;
4396 let Inst{27-25} = 0b110;
4397}
4398multiclass LdStCop<bit load, bit Dbit, string asm> {
4399 def _OFFSET : ACI<(outs), (ins p_imm:$cop, c_imm:$CRd, addrmode5:$addr),
4400 asm, "\t$cop, $CRd, $addr"> {
4401 bits<13> addr;
4402 bits<4> cop;
4403 bits<4> CRd;
Johnny Chen64dfb782010-02-16 20:04:27 +00004404 let Inst{24} = 1; // P = 1
Jim Grosbach2bd01182011-10-11 21:55:36 +00004405 let Inst{23} = addr{8};
4406 let Inst{22} = Dbit;
Johnny Chen64dfb782010-02-16 20:04:27 +00004407 let Inst{21} = 0; // W = 0
Johnny Chen64dfb782010-02-16 20:04:27 +00004408 let Inst{20} = load;
Jim Grosbach2bd01182011-10-11 21:55:36 +00004409 let Inst{19-16} = addr{12-9};
4410 let Inst{15-12} = CRd;
4411 let Inst{11-8} = cop;
4412 let Inst{7-0} = addr{7-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004413 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004414 }
Jim Grosbach2bd01182011-10-11 21:55:36 +00004415 def _PRE : ACI<(outs), (ins p_imm:$cop, c_imm:$CRd, addrmode5:$addr),
4416 asm, "\t$cop, $CRd, $addr!", IndexModePre> {
4417 bits<13> addr;
4418 bits<4> cop;
4419 bits<4> CRd;
Johnny Chen64dfb782010-02-16 20:04:27 +00004420 let Inst{24} = 1; // P = 1
Jim Grosbach2bd01182011-10-11 21:55:36 +00004421 let Inst{23} = addr{8};
4422 let Inst{22} = Dbit;
Johnny Chen64dfb782010-02-16 20:04:27 +00004423 let Inst{21} = 1; // W = 1
Johnny Chen64dfb782010-02-16 20:04:27 +00004424 let Inst{20} = load;
Jim Grosbach2bd01182011-10-11 21:55:36 +00004425 let Inst{19-16} = addr{12-9};
4426 let Inst{15-12} = CRd;
4427 let Inst{11-8} = cop;
4428 let Inst{7-0} = addr{7-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004429 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004430 }
Jim Grosbach2bd01182011-10-11 21:55:36 +00004431 def _POST: ACI<(outs), (ins p_imm:$cop, c_imm:$CRd, addr_offset_none:$addr,
4432 postidx_imm8s4:$offset),
4433 asm, "\t$cop, $CRd, $addr, $offset", IndexModePost> {
4434 bits<9> offset;
4435 bits<4> addr;
4436 bits<4> cop;
4437 bits<4> CRd;
Johnny Chen64dfb782010-02-16 20:04:27 +00004438 let Inst{24} = 0; // P = 0
Jim Grosbach2bd01182011-10-11 21:55:36 +00004439 let Inst{23} = offset{8};
4440 let Inst{22} = Dbit;
Johnny Chen64dfb782010-02-16 20:04:27 +00004441 let Inst{21} = 1; // W = 1
Johnny Chen64dfb782010-02-16 20:04:27 +00004442 let Inst{20} = load;
Jim Grosbach2bd01182011-10-11 21:55:36 +00004443 let Inst{19-16} = addr;
4444 let Inst{15-12} = CRd;
4445 let Inst{11-8} = cop;
4446 let Inst{7-0} = offset{7-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004447 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004448 }
Johnny Chen64dfb782010-02-16 20:04:27 +00004449 def _OPTION : ACI<(outs),
Jim Grosbach2bd01182011-10-11 21:55:36 +00004450 (ins p_imm:$cop, c_imm:$CRd, addr_offset_none:$addr,
Jim Grosbach9b8f2a02011-10-12 17:34:41 +00004451 coproc_option_imm:$option),
4452 asm, "\t$cop, $CRd, $addr, $option"> {
Jim Grosbach2bd01182011-10-11 21:55:36 +00004453 bits<8> option;
4454 bits<4> addr;
4455 bits<4> cop;
4456 bits<4> CRd;
Johnny Chen64dfb782010-02-16 20:04:27 +00004457 let Inst{24} = 0; // P = 0
4458 let Inst{23} = 1; // U = 1
Jim Grosbach2bd01182011-10-11 21:55:36 +00004459 let Inst{22} = Dbit;
Johnny Chen64dfb782010-02-16 20:04:27 +00004460 let Inst{21} = 0; // W = 0
Johnny Chen64dfb782010-02-16 20:04:27 +00004461 let Inst{20} = load;
Jim Grosbach2bd01182011-10-11 21:55:36 +00004462 let Inst{19-16} = addr;
4463 let Inst{15-12} = CRd;
4464 let Inst{11-8} = cop;
4465 let Inst{7-0} = option;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004466 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004467 }
Jim Grosbach2bd01182011-10-11 21:55:36 +00004468}
4469multiclass LdSt2Cop<bit load, bit Dbit, string asm> {
4470 def _OFFSET : ACInoP<(outs), (ins p_imm:$cop, c_imm:$CRd, addrmode5:$addr),
4471 asm, "\t$cop, $CRd, $addr"> {
4472 bits<13> addr;
4473 bits<4> cop;
4474 bits<4> CRd;
Johnny Chen64dfb782010-02-16 20:04:27 +00004475 let Inst{24} = 1; // P = 1
Jim Grosbach2bd01182011-10-11 21:55:36 +00004476 let Inst{23} = addr{8};
4477 let Inst{22} = Dbit;
Johnny Chen64dfb782010-02-16 20:04:27 +00004478 let Inst{21} = 0; // W = 0
Johnny Chen64dfb782010-02-16 20:04:27 +00004479 let Inst{20} = load;
Jim Grosbach2bd01182011-10-11 21:55:36 +00004480 let Inst{19-16} = addr{12-9};
4481 let Inst{15-12} = CRd;
4482 let Inst{11-8} = cop;
4483 let Inst{7-0} = addr{7-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004484 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004485 }
Jim Grosbach2bd01182011-10-11 21:55:36 +00004486 def _PRE : ACInoP<(outs), (ins p_imm:$cop, c_imm:$CRd, addrmode5:$addr),
4487 asm, "\t$cop, $CRd, $addr!", IndexModePre> {
4488 bits<13> addr;
4489 bits<4> cop;
4490 bits<4> CRd;
Johnny Chen64dfb782010-02-16 20:04:27 +00004491 let Inst{24} = 1; // P = 1
Jim Grosbach2bd01182011-10-11 21:55:36 +00004492 let Inst{23} = addr{8};
4493 let Inst{22} = Dbit;
Johnny Chen64dfb782010-02-16 20:04:27 +00004494 let Inst{21} = 1; // W = 1
Johnny Chen64dfb782010-02-16 20:04:27 +00004495 let Inst{20} = load;
Jim Grosbach2bd01182011-10-11 21:55:36 +00004496 let Inst{19-16} = addr{12-9};
4497 let Inst{15-12} = CRd;
4498 let Inst{11-8} = cop;
4499 let Inst{7-0} = addr{7-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004500 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004501 }
Jim Grosbach2bd01182011-10-11 21:55:36 +00004502 def _POST: ACInoP<(outs), (ins p_imm:$cop, c_imm:$CRd, addr_offset_none:$addr,
4503 postidx_imm8s4:$offset),
4504 asm, "\t$cop, $CRd, $addr, $offset", IndexModePost> {
4505 bits<9> offset;
4506 bits<4> addr;
4507 bits<4> cop;
4508 bits<4> CRd;
Johnny Chen64dfb782010-02-16 20:04:27 +00004509 let Inst{24} = 0; // P = 0
Jim Grosbach2bd01182011-10-11 21:55:36 +00004510 let Inst{23} = offset{8};
4511 let Inst{22} = Dbit;
Johnny Chen64dfb782010-02-16 20:04:27 +00004512 let Inst{21} = 1; // W = 1
Johnny Chen64dfb782010-02-16 20:04:27 +00004513 let Inst{20} = load;
Jim Grosbach2bd01182011-10-11 21:55:36 +00004514 let Inst{19-16} = addr;
4515 let Inst{15-12} = CRd;
4516 let Inst{11-8} = cop;
4517 let Inst{7-0} = offset{7-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004518 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004519 }
Jim Grosbach2bd01182011-10-11 21:55:36 +00004520 def _OPTION : ACInoP<(outs),
4521 (ins p_imm:$cop, c_imm:$CRd, addr_offset_none:$addr,
Jim Grosbach9b8f2a02011-10-12 17:34:41 +00004522 coproc_option_imm:$option),
4523 asm, "\t$cop, $CRd, $addr, $option"> {
Jim Grosbach2bd01182011-10-11 21:55:36 +00004524 bits<8> option;
4525 bits<4> addr;
4526 bits<4> cop;
4527 bits<4> CRd;
Johnny Chen64dfb782010-02-16 20:04:27 +00004528 let Inst{24} = 0; // P = 0
4529 let Inst{23} = 1; // U = 1
Jim Grosbach2bd01182011-10-11 21:55:36 +00004530 let Inst{22} = Dbit;
Johnny Chen64dfb782010-02-16 20:04:27 +00004531 let Inst{21} = 0; // W = 0
Johnny Chen64dfb782010-02-16 20:04:27 +00004532 let Inst{20} = load;
Jim Grosbach2bd01182011-10-11 21:55:36 +00004533 let Inst{19-16} = addr;
4534 let Inst{15-12} = CRd;
4535 let Inst{11-8} = cop;
4536 let Inst{7-0} = option;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004537 let DecoderMethod = "DecodeCopMemInstruction";
4538 }
Johnny Chen64dfb782010-02-16 20:04:27 +00004539}
4540
Jim Grosbach2bd01182011-10-11 21:55:36 +00004541defm LDC : LdStCop <1, 0, "ldc">;
4542defm LDCL : LdStCop <1, 1, "ldcl">;
4543defm STC : LdStCop <0, 0, "stc">;
4544defm STCL : LdStCop <0, 1, "stcl">;
4545defm LDC2 : LdSt2Cop<1, 0, "ldc2">;
4546defm LDC2L : LdSt2Cop<1, 1, "ldc2l">;
4547defm STC2 : LdSt2Cop<0, 0, "stc2">;
4548defm STC2L : LdSt2Cop<0, 1, "stc2l">;
Johnny Chen64dfb782010-02-16 20:04:27 +00004549
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004550//===----------------------------------------------------------------------===//
Jim Grosbachd30970f2011-08-11 22:30:30 +00004551// Move between coprocessor and ARM core register.
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004552//
4553
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004554class MovRCopro<string opc, bit direction, dag oops, dag iops,
4555 list<dag> pattern>
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004556 : ABI<0b1110, oops, iops, NoItinerary, opc,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004557 "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2", pattern> {
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004558 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00004559 let Inst{4} = 1;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004560
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004561 bits<4> Rt;
4562 bits<4> cop;
4563 bits<3> opc1;
4564 bits<3> opc2;
4565 bits<4> CRm;
4566 bits<4> CRn;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004567
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004568 let Inst{15-12} = Rt;
4569 let Inst{11-8} = cop;
4570 let Inst{23-21} = opc1;
4571 let Inst{7-5} = opc2;
4572 let Inst{3-0} = CRm;
4573 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00004574}
4575
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004576def MCR : MovRCopro<"mcr", 0 /* from ARM core register to coprocessor */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004577 (outs),
Jim Grosbache540c742011-07-14 21:19:17 +00004578 (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
4579 c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004580 [(int_arm_mcr imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
4581 imm:$CRm, imm:$opc2)]>;
Jim Grosbach213d2e72012-03-16 00:45:58 +00004582def : ARMInstAlias<"mcr${p} $cop, $opc1, $Rt, $CRn, $CRm",
4583 (MCR p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
4584 c_imm:$CRm, 0, pred:$p)>;
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004585def MRC : MovRCopro<"mrc", 1 /* from coprocessor to ARM core register */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004586 (outs GPR:$Rt),
Jim Grosbachccfd9312011-07-19 20:35:35 +00004587 (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn, c_imm:$CRm,
4588 imm0_7:$opc2), []>;
Jim Grosbach213d2e72012-03-16 00:45:58 +00004589def : ARMInstAlias<"mrc${p} $cop, $opc1, $Rt, $CRn, $CRm",
4590 (MRC GPR:$Rt, p_imm:$cop, imm0_7:$opc1, c_imm:$CRn,
4591 c_imm:$CRm, 0, pred:$p)>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004592
Bruno Cardoso Lopes54ad87a2011-05-03 17:29:22 +00004593def : ARMPat<(int_arm_mrc imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2),
4594 (MRC imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
4595
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004596class MovRCopro2<string opc, bit direction, dag oops, dag iops,
4597 list<dag> pattern>
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004598 : ABXI<0b1110, oops, iops, NoItinerary,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004599 !strconcat(opc, "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2"), pattern> {
Johnny Chen906d57f2010-02-12 01:44:23 +00004600 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004601 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00004602 let Inst{4} = 1;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004603
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004604 bits<4> Rt;
4605 bits<4> cop;
4606 bits<3> opc1;
4607 bits<3> opc2;
4608 bits<4> CRm;
4609 bits<4> CRn;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004610
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004611 let Inst{15-12} = Rt;
4612 let Inst{11-8} = cop;
4613 let Inst{23-21} = opc1;
4614 let Inst{7-5} = opc2;
4615 let Inst{3-0} = CRm;
4616 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00004617}
4618
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004619def MCR2 : MovRCopro2<"mcr2", 0 /* from ARM core register to coprocessor */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004620 (outs),
Jim Grosbache540c742011-07-14 21:19:17 +00004621 (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
4622 c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004623 [(int_arm_mcr2 imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
4624 imm:$CRm, imm:$opc2)]>;
Jim Grosbach213d2e72012-03-16 00:45:58 +00004625def : ARMInstAlias<"mcr2$ $cop, $opc1, $Rt, $CRn, $CRm",
4626 (MCR2 p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
4627 c_imm:$CRm, 0)>;
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004628def MRC2 : MovRCopro2<"mrc2", 1 /* from coprocessor to ARM core register */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004629 (outs GPR:$Rt),
Jim Grosbachccfd9312011-07-19 20:35:35 +00004630 (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn, c_imm:$CRm,
4631 imm0_7:$opc2), []>;
Jim Grosbach213d2e72012-03-16 00:45:58 +00004632def : ARMInstAlias<"mrc2$ $cop, $opc1, $Rt, $CRn, $CRm",
4633 (MRC2 GPR:$Rt, p_imm:$cop, imm0_7:$opc1, c_imm:$CRn,
4634 c_imm:$CRm, 0)>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004635
Bruno Cardoso Lopes54ad87a2011-05-03 17:29:22 +00004636def : ARMV5TPat<(int_arm_mrc2 imm:$cop, imm:$opc1, imm:$CRn,
4637 imm:$CRm, imm:$opc2),
4638 (MRC2 imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
4639
Jim Grosbachd30970f2011-08-11 22:30:30 +00004640class MovRRCopro<string opc, bit direction, list<dag> pattern = []>
Jim Grosbachc8ae39e2011-07-14 21:26:42 +00004641 : ABI<0b1100, (outs), (ins p_imm:$cop, imm0_15:$opc1,
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004642 GPR:$Rt, GPR:$Rt2, c_imm:$CRm),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004643 NoItinerary, opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm", pattern> {
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004644 let Inst{23-21} = 0b010;
4645 let Inst{20} = direction;
4646
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004647 bits<4> Rt;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004648 bits<4> Rt2;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004649 bits<4> cop;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004650 bits<4> opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004651 bits<4> CRm;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004652
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004653 let Inst{15-12} = Rt;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004654 let Inst{19-16} = Rt2;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004655 let Inst{11-8} = cop;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004656 let Inst{7-4} = opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004657 let Inst{3-0} = CRm;
Johnny Chen906d57f2010-02-12 01:44:23 +00004658}
4659
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004660def MCRR : MovRRCopro<"mcrr", 0 /* from ARM core register to coprocessor */,
4661 [(int_arm_mcrr imm:$cop, imm:$opc1, GPR:$Rt, GPR:$Rt2,
4662 imm:$CRm)]>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004663def MRRC : MovRRCopro<"mrrc", 1 /* from coprocessor to ARM core register */>;
4664
Jim Grosbachd30970f2011-08-11 22:30:30 +00004665class MovRRCopro2<string opc, bit direction, list<dag> pattern = []>
Jim Grosbachc8ae39e2011-07-14 21:26:42 +00004666 : ABXI<0b1100, (outs), (ins p_imm:$cop, imm0_15:$opc1,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004667 GPR:$Rt, GPR:$Rt2, c_imm:$CRm), NoItinerary,
4668 !strconcat(opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm"), pattern> {
Johnny Chen906d57f2010-02-12 01:44:23 +00004669 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004670 let Inst{23-21} = 0b010;
4671 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00004672
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004673 bits<4> Rt;
4674 bits<4> Rt2;
4675 bits<4> cop;
Bruno Cardoso Lopes3abd75b2011-01-19 16:56:52 +00004676 bits<4> opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004677 bits<4> CRm;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004678
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004679 let Inst{15-12} = Rt;
4680 let Inst{19-16} = Rt2;
4681 let Inst{11-8} = cop;
Bruno Cardoso Lopes3abd75b2011-01-19 16:56:52 +00004682 let Inst{7-4} = opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004683 let Inst{3-0} = CRm;
Johnny Chen906d57f2010-02-12 01:44:23 +00004684}
4685
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004686def MCRR2 : MovRRCopro2<"mcrr2", 0 /* from ARM core register to coprocessor */,
4687 [(int_arm_mcrr2 imm:$cop, imm:$opc1, GPR:$Rt, GPR:$Rt2,
4688 imm:$CRm)]>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004689def MRRC2 : MovRRCopro2<"mrrc2", 1 /* from coprocessor to ARM core register */>;
Johnny Chen906d57f2010-02-12 01:44:23 +00004690
Johnny Chenb98e1602010-02-12 18:55:33 +00004691//===----------------------------------------------------------------------===//
Jim Grosbach80d01dd2011-07-19 21:59:29 +00004692// Move between special register and ARM core register
Johnny Chenb98e1602010-02-12 18:55:33 +00004693//
4694
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004695// Move to ARM core register from Special Register
Jim Grosbach80d01dd2011-07-19 21:59:29 +00004696def MRS : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary,
4697 "mrs", "\t$Rd, apsr", []> {
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00004698 bits<4> Rd;
4699 let Inst{23-16} = 0b00001111;
4700 let Inst{15-12} = Rd;
Johnny Chenb98e1602010-02-12 18:55:33 +00004701 let Inst{7-4} = 0b0000;
4702}
4703
Jim Grosbach80d01dd2011-07-19 21:59:29 +00004704def : InstAlias<"mrs${p} $Rd, cpsr", (MRS GPR:$Rd, pred:$p)>, Requires<[IsARM]>;
4705
4706def MRSsys : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary,
4707 "mrs", "\t$Rd, spsr", []> {
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00004708 bits<4> Rd;
4709 let Inst{23-16} = 0b01001111;
4710 let Inst{15-12} = Rd;
Johnny Chenb98e1602010-02-12 18:55:33 +00004711 let Inst{7-4} = 0b0000;
4712}
4713
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004714// Move from ARM core register to Special Register
4715//
4716// No need to have both system and application versions, the encodings are the
4717// same and the assembly parser has no way to distinguish between them. The mask
4718// operand contains the special register (R Bit) in bit 4 and bits 3-0 contains
4719// the mask with the fields to be accessed in the special register.
Owen Andersoncd20c582011-10-20 22:23:58 +00004720def MSR : ABI<0b0001, (outs), (ins msr_mask:$mask, GPR:$Rn), NoItinerary,
4721 "msr", "\t$mask, $Rn", []> {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004722 bits<5> mask;
4723 bits<4> Rn;
4724
4725 let Inst{23} = 0;
4726 let Inst{22} = mask{4}; // R bit
4727 let Inst{21-20} = 0b10;
4728 let Inst{19-16} = mask{3-0};
4729 let Inst{15-12} = 0b1111;
4730 let Inst{11-4} = 0b00000000;
4731 let Inst{3-0} = Rn;
Johnny Chenb98e1602010-02-12 18:55:33 +00004732}
4733
Owen Andersoncd20c582011-10-20 22:23:58 +00004734def MSRi : ABI<0b0011, (outs), (ins msr_mask:$mask, so_imm:$a), NoItinerary,
4735 "msr", "\t$mask, $a", []> {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004736 bits<5> mask;
4737 bits<12> a;
Johnny Chen64dfb782010-02-16 20:04:27 +00004738
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004739 let Inst{23} = 0;
4740 let Inst{22} = mask{4}; // R bit
4741 let Inst{21-20} = 0b10;
4742 let Inst{19-16} = mask{3-0};
4743 let Inst{15-12} = 0b1111;
4744 let Inst{11-0} = a;
Johnny Chenb98e1602010-02-12 18:55:33 +00004745}
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004746
4747//===----------------------------------------------------------------------===//
4748// TLS Instructions
4749//
4750
4751// __aeabi_read_tp preserves the registers r1-r3.
Owen Anderson19f6f502011-03-18 19:47:14 +00004752// This is a pseudo inst so that we can get the encoding right,
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004753// complete with fixup for the aeabi_read_tp function.
4754let isCall = 1,
4755 Defs = [R0, R12, LR, CPSR], Uses = [SP] in {
4756 def TPsoft : PseudoInst<(outs), (ins), IIC_Br,
4757 [(set R0, ARMthread_pointer)]>;
4758}
4759
4760//===----------------------------------------------------------------------===//
4761// SJLJ Exception handling intrinsics
4762// eh_sjlj_setjmp() is an instruction sequence to store the return
4763// address and save #0 in R0 for the non-longjmp case.
4764// Since by its nature we may be coming from some other function to get
4765// here, and we're using the stack frame for the containing function to
4766// save/restore registers, we can't keep anything live in regs across
4767// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Chris Lattner7a2bdde2011-04-15 05:18:47 +00004768// when we get here from a longjmp(). We force everything out of registers
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004769// except for our own input by listing the relevant registers in Defs. By
4770// doing so, we also cause the prologue/epilogue code to actively preserve
4771// all of the callee-saved resgisters, which is exactly what we want.
4772// A constant value is passed in $val, and we use the location as a scratch.
4773//
4774// These are pseudo-instructions and are lowered to individual MC-insts, so
4775// no encoding information is necessary.
4776let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00004777 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR,
Jakob Stoklund Olesenece8b732012-01-13 22:55:42 +00004778 Q0, Q1, Q2, Q3, Q4, Q5, Q6, Q7, Q8, Q9, Q10, Q11, Q12, Q13, Q14, Q15 ],
4779 hasSideEffects = 1, isBarrier = 1, usesCustomInserter = 1 in {
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004780 def Int_eh_sjlj_setjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
4781 NoItinerary,
4782 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
4783 Requires<[IsARM, HasVFP2]>;
4784}
4785
4786let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00004787 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR ],
Bob Wilsond2355e72011-12-22 22:12:44 +00004788 hasSideEffects = 1, isBarrier = 1, usesCustomInserter = 1 in {
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004789 def Int_eh_sjlj_setjmp_nofp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
4790 NoItinerary,
4791 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
4792 Requires<[IsARM, NoVFP]>;
4793}
4794
Evan Chengafff9412011-12-20 18:26:50 +00004795// FIXME: Non-IOS version(s)
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004796let isBarrier = 1, hasSideEffects = 1, isTerminator = 1,
4797 Defs = [ R7, LR, SP ] in {
4798def Int_eh_sjlj_longjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$scratch),
4799 NoItinerary,
4800 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
Evan Chengafff9412011-12-20 18:26:50 +00004801 Requires<[IsARM, IsIOS]>;
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004802}
4803
Bob Wilsonf4aea8f2011-12-22 23:39:48 +00004804// eh.sjlj.dispatchsetup pseudo-instructions.
4805// These pseudos are used for both ARM and Thumb2. Any differences are
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004806// handled when the pseudo is expanded (which happens before any passes
4807// that need the instruction size).
Bob Wilsonc0b0e572011-12-20 01:29:27 +00004808let Defs =
4809 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR,
Jakob Stoklund Olesenece8b732012-01-13 22:55:42 +00004810 Q0, Q1, Q2, Q3, Q4, Q5, Q6, Q7, Q8, Q9, Q10, Q11, Q12, Q13, Q14, Q15 ],
4811 isBarrier = 1 in
Bob Wilsonf4aea8f2011-12-22 23:39:48 +00004812def Int_eh_sjlj_dispatchsetup : PseudoInst<(outs), (ins), NoItinerary, []>;
4813
4814let Defs =
4815 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR ],
4816 isBarrier = 1 in
4817def Int_eh_sjlj_dispatchsetup_nofp : PseudoInst<(outs), (ins), NoItinerary, []>;
4818
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004819
4820//===----------------------------------------------------------------------===//
4821// Non-Instruction Patterns
4822//
4823
Jim Grosbach53e3fc42011-07-08 17:40:42 +00004824// ARMv4 indirect branch using (MOVr PC, dst)
4825let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in
4826 def MOVPCRX : ARMPseudoExpand<(outs), (ins GPR:$dst),
Owen Anderson16884412011-07-13 23:22:26 +00004827 4, IIC_Br, [(brind GPR:$dst)],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00004828 (MOVr PC, GPR:$dst, (ops 14, zero_reg), zero_reg)>,
4829 Requires<[IsARM, NoV4T]>;
4830
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004831// Large immediate handling.
4832
4833// 32-bit immediate using two piece so_imms or movw + movt.
4834// This is a single pseudo instruction, the benefit is that it can be remat'd
4835// as a single unit instead of having to handle reg inputs.
4836// FIXME: Remove this when we can do generalized remat.
4837let isReMaterializable = 1, isMoveImm = 1 in
4838def MOVi32imm : PseudoInst<(outs GPR:$dst), (ins i32imm:$src), IIC_iMOVix2,
4839 [(set GPR:$dst, (arm_i32imm:$src))]>,
4840 Requires<[IsARM]>;
4841
4842// Pseudo instruction that combines movw + movt + add pc (if PIC).
4843// It also makes it possible to rematerialize the instructions.
4844// FIXME: Remove this when we can do generalized remat and when machine licm
4845// can properly the instructions.
4846let isReMaterializable = 1 in {
4847def MOV_ga_pcrel : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
4848 IIC_iMOVix2addpc,
4849 [(set GPR:$dst, (ARMWrapperPIC tglobaladdr:$addr))]>,
4850 Requires<[IsARM, UseMovt]>;
4851
4852def MOV_ga_dyn : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
4853 IIC_iMOVix2,
4854 [(set GPR:$dst, (ARMWrapperDYN tglobaladdr:$addr))]>,
4855 Requires<[IsARM, UseMovt]>;
4856
4857let AddedComplexity = 10 in
4858def MOV_ga_pcrel_ldr : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
4859 IIC_iMOVix2ld,
4860 [(set GPR:$dst, (load (ARMWrapperPIC tglobaladdr:$addr)))]>,
4861 Requires<[IsARM, UseMovt]>;
4862} // isReMaterializable
4863
4864// ConstantPool, GlobalAddress, and JumpTable
4865def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>,
4866 Requires<[IsARM, DontUseMovt]>;
4867def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
4868def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>,
4869 Requires<[IsARM, UseMovt]>;
4870def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
4871 (LEApcrelJT tjumptable:$dst, imm:$id)>;
4872
4873// TODO: add,sub,and, 3-instr forms?
4874
4875// Tail calls
4876def : ARMPat<(ARMtcret tcGPR:$dst),
Evan Chengafff9412011-12-20 18:26:50 +00004877 (TCRETURNri tcGPR:$dst)>, Requires<[IsIOS]>;
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004878
4879def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
Evan Chengafff9412011-12-20 18:26:50 +00004880 (TCRETURNdi texternalsym:$dst)>, Requires<[IsIOS]>;
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004881
4882def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
Evan Chengafff9412011-12-20 18:26:50 +00004883 (TCRETURNdi texternalsym:$dst)>, Requires<[IsIOS]>;
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004884
4885def : ARMPat<(ARMtcret tcGPR:$dst),
Evan Chengafff9412011-12-20 18:26:50 +00004886 (TCRETURNriND tcGPR:$dst)>, Requires<[IsNotIOS]>;
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004887
4888def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
Evan Chengafff9412011-12-20 18:26:50 +00004889 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotIOS]>;
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004890
4891def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
Evan Chengafff9412011-12-20 18:26:50 +00004892 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotIOS]>;
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004893
4894// Direct calls
4895def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
Evan Chengafff9412011-12-20 18:26:50 +00004896 Requires<[IsARM, IsNotIOS]>;
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004897def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
Evan Chengafff9412011-12-20 18:26:50 +00004898 Requires<[IsARM, IsIOS]>;
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00004899def : ARMPat<(ARMcall_nolink texternalsym:$func),
4900 (BMOVPCB_CALL texternalsym:$func)>,
4901 Requires<[IsARM, IsNotIOS]>;
4902def : ARMPat<(ARMcall_nolink texternalsym:$func),
4903 (BMOVPCBr9_CALL texternalsym:$func)>,
4904 Requires<[IsARM, IsIOS]>;
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004905
4906// zextload i1 -> zextload i8
4907def : ARMPat<(zextloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
4908def : ARMPat<(zextloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
4909
4910// extload -> zextload
4911def : ARMPat<(extloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
4912def : ARMPat<(extloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
4913def : ARMPat<(extloadi8 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
4914def : ARMPat<(extloadi8 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
4915
4916def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
4917
4918def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
4919def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
4920
4921// smul* and smla*
4922def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4923 (sra (shl GPR:$b, (i32 16)), (i32 16))),
4924 (SMULBB GPR:$a, GPR:$b)>;
4925def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
4926 (SMULBB GPR:$a, GPR:$b)>;
4927def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4928 (sra GPR:$b, (i32 16))),
4929 (SMULBT GPR:$a, GPR:$b)>;
4930def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
4931 (SMULBT GPR:$a, GPR:$b)>;
4932def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
4933 (sra (shl GPR:$b, (i32 16)), (i32 16))),
4934 (SMULTB GPR:$a, GPR:$b)>;
4935def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
4936 (SMULTB GPR:$a, GPR:$b)>;
4937def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
4938 (i32 16)),
4939 (SMULWB GPR:$a, GPR:$b)>;
4940def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
4941 (SMULWB GPR:$a, GPR:$b)>;
4942
4943def : ARMV5TEPat<(add GPR:$acc,
4944 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4945 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
4946 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
4947def : ARMV5TEPat<(add GPR:$acc,
4948 (mul sext_16_node:$a, sext_16_node:$b)),
4949 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
4950def : ARMV5TEPat<(add GPR:$acc,
4951 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4952 (sra GPR:$b, (i32 16)))),
4953 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
4954def : ARMV5TEPat<(add GPR:$acc,
4955 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
4956 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
4957def : ARMV5TEPat<(add GPR:$acc,
4958 (mul (sra GPR:$a, (i32 16)),
4959 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
4960 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
4961def : ARMV5TEPat<(add GPR:$acc,
4962 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
4963 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
4964def : ARMV5TEPat<(add GPR:$acc,
4965 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
4966 (i32 16))),
4967 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
4968def : ARMV5TEPat<(add GPR:$acc,
4969 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
4970 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
4971
Jim Grosbacha4f809d2011-03-10 19:27:17 +00004972
4973// Pre-v7 uses MCR for synchronization barriers.
4974def : ARMPat<(ARMMemBarrierMCR GPR:$zero), (MCR 15, 0, GPR:$zero, 7, 10, 5)>,
4975 Requires<[IsARM, HasV6]>;
4976
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004977// SXT/UXT with no rotate
Jim Grosbach70327412011-07-27 17:48:13 +00004978let AddedComplexity = 16 in {
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004979def : ARMV6Pat<(and GPR:$Src, 0x000000FF), (UXTB GPR:$Src, 0)>;
4980def : ARMV6Pat<(and GPR:$Src, 0x0000FFFF), (UXTH GPR:$Src, 0)>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004981def : ARMV6Pat<(and GPR:$Src, 0x00FF00FF), (UXTB16 GPR:$Src, 0)>;
Jim Grosbach70327412011-07-27 17:48:13 +00004982def : ARMV6Pat<(add GPR:$Rn, (and GPR:$Rm, 0x00FF)),
4983 (UXTAB GPR:$Rn, GPR:$Rm, 0)>;
4984def : ARMV6Pat<(add GPR:$Rn, (and GPR:$Rm, 0xFFFF)),
4985 (UXTAH GPR:$Rn, GPR:$Rm, 0)>;
4986}
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004987
4988def : ARMV6Pat<(sext_inreg GPR:$Src, i8), (SXTB GPR:$Src, 0)>;
4989def : ARMV6Pat<(sext_inreg GPR:$Src, i16), (SXTH GPR:$Src, 0)>;
Jim Grosbacha4f809d2011-03-10 19:27:17 +00004990
Owen Anderson33e57512011-08-10 00:03:03 +00004991def : ARMV6Pat<(add GPR:$Rn, (sext_inreg GPRnopc:$Rm, i8)),
4992 (SXTAB GPR:$Rn, GPRnopc:$Rm, 0)>;
4993def : ARMV6Pat<(add GPR:$Rn, (sext_inreg GPRnopc:$Rm, i16)),
4994 (SXTAH GPR:$Rn, GPRnopc:$Rm, 0)>;
Jim Grosbach70327412011-07-27 17:48:13 +00004995
Eli Friedman069e2ed2011-08-26 02:59:24 +00004996// Atomic load/store patterns
4997def : ARMPat<(atomic_load_8 ldst_so_reg:$src),
4998 (LDRBrs ldst_so_reg:$src)>;
4999def : ARMPat<(atomic_load_8 addrmode_imm12:$src),
5000 (LDRBi12 addrmode_imm12:$src)>;
5001def : ARMPat<(atomic_load_16 addrmode3:$src),
5002 (LDRH addrmode3:$src)>;
5003def : ARMPat<(atomic_load_32 ldst_so_reg:$src),
5004 (LDRrs ldst_so_reg:$src)>;
5005def : ARMPat<(atomic_load_32 addrmode_imm12:$src),
5006 (LDRi12 addrmode_imm12:$src)>;
5007def : ARMPat<(atomic_store_8 ldst_so_reg:$ptr, GPR:$val),
5008 (STRBrs GPR:$val, ldst_so_reg:$ptr)>;
5009def : ARMPat<(atomic_store_8 addrmode_imm12:$ptr, GPR:$val),
5010 (STRBi12 GPR:$val, addrmode_imm12:$ptr)>;
5011def : ARMPat<(atomic_store_16 addrmode3:$ptr, GPR:$val),
5012 (STRH GPR:$val, addrmode3:$ptr)>;
5013def : ARMPat<(atomic_store_32 ldst_so_reg:$ptr, GPR:$val),
5014 (STRrs GPR:$val, ldst_so_reg:$ptr)>;
5015def : ARMPat<(atomic_store_32 addrmode_imm12:$ptr, GPR:$val),
5016 (STRi12 GPR:$val, addrmode_imm12:$ptr)>;
5017
5018
Jim Grosbachbc908cf2011-03-10 19:21:08 +00005019//===----------------------------------------------------------------------===//
5020// Thumb Support
5021//
5022
5023include "ARMInstrThumb.td"
5024
5025//===----------------------------------------------------------------------===//
5026// Thumb2 Support
5027//
5028
5029include "ARMInstrThumb2.td"
5030
5031//===----------------------------------------------------------------------===//
5032// Floating Point Support
5033//
5034
5035include "ARMInstrVFP.td"
5036
5037//===----------------------------------------------------------------------===//
5038// Advanced SIMD (NEON) Support
5039//
5040
5041include "ARMInstrNEON.td"
5042
Jim Grosbachc83d5042011-07-14 19:47:47 +00005043//===----------------------------------------------------------------------===//
5044// Assembler aliases
5045//
5046
5047// Memory barriers
5048def : InstAlias<"dmb", (DMB 0xf)>, Requires<[IsARM, HasDB]>;
5049def : InstAlias<"dsb", (DSB 0xf)>, Requires<[IsARM, HasDB]>;
5050def : InstAlias<"isb", (ISB 0xf)>, Requires<[IsARM, HasDB]>;
5051
5052// System instructions
5053def : MnemonicAlias<"swi", "svc">;
5054
5055// Load / Store Multiple
5056def : MnemonicAlias<"ldmfd", "ldm">;
5057def : MnemonicAlias<"ldmia", "ldm">;
Jim Grosbach94f914e2011-09-07 19:57:53 +00005058def : MnemonicAlias<"ldmea", "ldmdb">;
Jim Grosbachc83d5042011-07-14 19:47:47 +00005059def : MnemonicAlias<"stmfd", "stmdb">;
5060def : MnemonicAlias<"stmia", "stm">;
5061def : MnemonicAlias<"stmea", "stm">;
5062
Jim Grosbachf6c05252011-07-21 17:23:04 +00005063// PKHBT/PKHTB with default shift amount. PKHTB is equivalent to PKHBT when the
5064// shift amount is zero (i.e., unspecified).
5065def : InstAlias<"pkhbt${p} $Rd, $Rn, $Rm",
Jim Grosbache1d58a62011-09-14 22:52:14 +00005066 (PKHBT GPRnopc:$Rd, GPRnopc:$Rn, GPRnopc:$Rm, 0, pred:$p)>,
Jim Grosbacha33b31b2011-08-22 18:04:24 +00005067 Requires<[IsARM, HasV6]>;
Jim Grosbachf6c05252011-07-21 17:23:04 +00005068def : InstAlias<"pkhtb${p} $Rd, $Rn, $Rm",
Jim Grosbache1d58a62011-09-14 22:52:14 +00005069 (PKHBT GPRnopc:$Rd, GPRnopc:$Rn, GPRnopc:$Rm, 0, pred:$p)>,
Jim Grosbacha33b31b2011-08-22 18:04:24 +00005070 Requires<[IsARM, HasV6]>;
Jim Grosbach10c7d702011-07-21 19:57:11 +00005071
5072// PUSH/POP aliases for STM/LDM
Jim Grosbacha33b31b2011-08-22 18:04:24 +00005073def : ARMInstAlias<"push${p} $regs", (STMDB_UPD SP, pred:$p, reglist:$regs)>;
5074def : ARMInstAlias<"pop${p} $regs", (LDMIA_UPD SP, pred:$p, reglist:$regs)>;
Jim Grosbach86fdff02011-07-21 22:37:43 +00005075
Jim Grosbachaddec772011-07-27 22:34:17 +00005076// SSAT/USAT optional shift operand.
Jim Grosbacha33b31b2011-08-22 18:04:24 +00005077def : ARMInstAlias<"ssat${p} $Rd, $sat_imm, $Rn",
Owen Anderson33e57512011-08-10 00:03:03 +00005078 (SSAT GPRnopc:$Rd, imm1_32:$sat_imm, GPRnopc:$Rn, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00005079def : ARMInstAlias<"usat${p} $Rd, $sat_imm, $Rn",
Owen Anderson33e57512011-08-10 00:03:03 +00005080 (USAT GPRnopc:$Rd, imm0_31:$sat_imm, GPRnopc:$Rn, 0, pred:$p)>;
Jim Grosbach766c63e2011-07-27 18:19:32 +00005081
5082
5083// Extend instruction optional rotate operand.
Jim Grosbacha33b31b2011-08-22 18:04:24 +00005084def : ARMInstAlias<"sxtab${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00005085 (SXTAB GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00005086def : ARMInstAlias<"sxtah${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00005087 (SXTAH GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00005088def : ARMInstAlias<"sxtab16${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00005089 (SXTAB16 GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00005090def : ARMInstAlias<"sxtb${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00005091 (SXTB GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00005092def : ARMInstAlias<"sxtb16${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00005093 (SXTB16 GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00005094def : ARMInstAlias<"sxth${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00005095 (SXTH GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbach766c63e2011-07-27 18:19:32 +00005096
Jim Grosbacha33b31b2011-08-22 18:04:24 +00005097def : ARMInstAlias<"uxtab${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00005098 (UXTAB GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00005099def : ARMInstAlias<"uxtah${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00005100 (UXTAH GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00005101def : ARMInstAlias<"uxtab16${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00005102 (UXTAB16 GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00005103def : ARMInstAlias<"uxtb${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00005104 (UXTB GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00005105def : ARMInstAlias<"uxtb16${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00005106 (UXTB16 GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00005107def : ARMInstAlias<"uxth${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00005108 (UXTH GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbach2c6363a2011-07-29 18:47:24 +00005109
5110
5111// RFE aliases
5112def : MnemonicAlias<"rfefa", "rfeda">;
5113def : MnemonicAlias<"rfeea", "rfedb">;
5114def : MnemonicAlias<"rfefd", "rfeia">;
5115def : MnemonicAlias<"rfeed", "rfeib">;
5116def : MnemonicAlias<"rfe", "rfeia">;
Jim Grosbache1cf5902011-07-29 20:26:09 +00005117
5118// SRS aliases
5119def : MnemonicAlias<"srsfa", "srsda">;
5120def : MnemonicAlias<"srsea", "srsdb">;
5121def : MnemonicAlias<"srsfd", "srsia">;
5122def : MnemonicAlias<"srsed", "srsib">;
5123def : MnemonicAlias<"srs", "srsia">;
Jim Grosbach7ce05792011-08-03 23:50:40 +00005124
Jim Grosbachb6e9a832011-09-15 16:16:50 +00005125// QSAX == QSUBADDX
5126def : MnemonicAlias<"qsubaddx", "qsax">;
Jim Grosbache4e4a932011-09-15 21:01:23 +00005127// SASX == SADDSUBX
5128def : MnemonicAlias<"saddsubx", "sasx">;
Jim Grosbachc075d452011-09-15 22:34:29 +00005129// SHASX == SHADDSUBX
5130def : MnemonicAlias<"shaddsubx", "shasx">;
5131// SHSAX == SHSUBADDX
5132def : MnemonicAlias<"shsubaddx", "shsax">;
Jim Grosbach50bd4702011-09-16 18:37:10 +00005133// SSAX == SSUBADDX
5134def : MnemonicAlias<"ssubaddx", "ssax">;
Jim Grosbach4032eaf2011-09-19 23:05:22 +00005135// UASX == UADDSUBX
5136def : MnemonicAlias<"uaddsubx", "uasx">;
Jim Grosbach6729c482011-09-19 23:13:25 +00005137// UHASX == UHADDSUBX
5138def : MnemonicAlias<"uhaddsubx", "uhasx">;
5139// UHSAX == UHSUBADDX
5140def : MnemonicAlias<"uhsubaddx", "uhsax">;
Jim Grosbachab3bf972011-09-20 00:18:52 +00005141// UQASX == UQADDSUBX
5142def : MnemonicAlias<"uqaddsubx", "uqasx">;
5143// UQSAX == UQSUBADDX
5144def : MnemonicAlias<"uqsubaddx", "uqsax">;
Jim Grosbach6053cd92011-09-20 00:30:45 +00005145// USAX == USUBADDX
5146def : MnemonicAlias<"usubaddx", "usax">;
Jim Grosbachb6e9a832011-09-15 16:16:50 +00005147
Jim Grosbache70ec842011-10-28 22:50:54 +00005148// "mov Rd, so_imm_not" can be handled via "mvn" in assembly, just like
5149// for isel.
5150def : ARMInstAlias<"mov${s}${p} $Rd, $imm",
5151 (MVNi rGPR:$Rd, so_imm_not:$imm, pred:$p, cc_out:$s)>;
Jim Grosbach46777082011-12-14 17:56:51 +00005152def : ARMInstAlias<"mvn${s}${p} $Rd, $imm",
5153 (MOVi rGPR:$Rd, so_imm_not:$imm, pred:$p, cc_out:$s)>;
Jim Grosbach840bf7e2011-12-09 22:02:17 +00005154// Same for AND <--> BIC
5155def : ARMInstAlias<"bic${s}${p} $Rd, $Rn, $imm",
5156 (ANDri rGPR:$Rd, rGPR:$Rn, so_imm_not:$imm,
5157 pred:$p, cc_out:$s)>;
5158def : ARMInstAlias<"bic${s}${p} $Rdn, $imm",
5159 (ANDri rGPR:$Rdn, rGPR:$Rdn, so_imm_not:$imm,
5160 pred:$p, cc_out:$s)>;
5161def : ARMInstAlias<"and${s}${p} $Rd, $Rn, $imm",
5162 (BICri rGPR:$Rd, rGPR:$Rn, so_imm_not:$imm,
5163 pred:$p, cc_out:$s)>;
5164def : ARMInstAlias<"and${s}${p} $Rdn, $imm",
5165 (BICri rGPR:$Rdn, rGPR:$Rdn, so_imm_not:$imm,
5166 pred:$p, cc_out:$s)>;
5167
Jim Grosbach3bc8a3d2011-12-08 00:31:07 +00005168// Likewise, "add Rd, so_imm_neg" -> sub
5169def : ARMInstAlias<"add${s}${p} $Rd, $Rn, $imm",
5170 (SUBri GPR:$Rd, GPR:$Rn, so_imm_neg:$imm, pred:$p, cc_out:$s)>;
5171def : ARMInstAlias<"add${s}${p} $Rd, $imm",
5172 (SUBri GPR:$Rd, GPR:$Rd, so_imm_neg:$imm, pred:$p, cc_out:$s)>;
Jim Grosbach5dca1c92011-12-14 18:12:37 +00005173// Same for CMP <--> CMN via so_imm_neg
Jim Grosbach8d11c632011-12-14 17:30:24 +00005174def : ARMInstAlias<"cmp${p} $Rd, $imm",
Jim Grosbach5dca1c92011-12-14 18:12:37 +00005175 (CMNzri rGPR:$Rd, so_imm_neg:$imm, pred:$p)>;
Jim Grosbach8d11c632011-12-14 17:30:24 +00005176def : ARMInstAlias<"cmn${p} $Rd, $imm",
Jim Grosbach5dca1c92011-12-14 18:12:37 +00005177 (CMPri rGPR:$Rd, so_imm_neg:$imm, pred:$p)>;
Jim Grosbach71810ab2011-11-10 16:44:55 +00005178
5179// The shifter forms of the MOV instruction are aliased to the ASR, LSL,
5180// LSR, ROR, and RRX instructions.
5181// FIXME: We need C++ parser hooks to map the alias to the MOV
5182// encoding. It seems we should be able to do that sort of thing
5183// in tblgen, but it could get ugly.
5184def ASRi : ARMAsmPseudo<"asr${s}${p} $Rd, $Rm, $imm",
Jim Grosbachee10ff82011-11-10 19:18:01 +00005185 (ins GPR:$Rd, GPR:$Rm, imm0_32:$imm, pred:$p,
5186 cc_out:$s)>;
5187def LSRi : ARMAsmPseudo<"lsr${s}${p} $Rd, $Rm, $imm",
5188 (ins GPR:$Rd, GPR:$Rm, imm0_32:$imm, pred:$p,
5189 cc_out:$s)>;
5190def LSLi : ARMAsmPseudo<"lsl${s}${p} $Rd, $Rm, $imm",
5191 (ins GPR:$Rd, GPR:$Rm, imm0_31:$imm, pred:$p,
5192 cc_out:$s)>;
5193def RORi : ARMAsmPseudo<"ror${s}${p} $Rd, $Rm, $imm",
5194 (ins GPR:$Rd, GPR:$Rm, imm0_31:$imm, pred:$p,
Jim Grosbach71810ab2011-11-10 16:44:55 +00005195 cc_out:$s)>;
Jim Grosbach48b368b2011-11-16 19:05:59 +00005196def RRXi : ARMAsmPseudo<"rrx${s}${p} $Rd, $Rm",
5197 (ins GPRnopc:$Rd, GPRnopc:$Rm, pred:$p, cc_out:$s)>;
Jim Grosbach23f22072011-11-16 18:31:45 +00005198def ASRr : ARMAsmPseudo<"asr${s}${p} $Rd, $Rn, $Rm",
5199 (ins GPRnopc:$Rd, GPRnopc:$Rn, GPRnopc:$Rm, pred:$p,
5200 cc_out:$s)>;
5201def LSRr : ARMAsmPseudo<"lsr${s}${p} $Rd, $Rn, $Rm",
5202 (ins GPRnopc:$Rd, GPRnopc:$Rn, GPRnopc:$Rm, pred:$p,
5203 cc_out:$s)>;
5204def LSLr : ARMAsmPseudo<"lsl${s}${p} $Rd, $Rn, $Rm",
5205 (ins GPRnopc:$Rd, GPRnopc:$Rn, GPRnopc:$Rm, pred:$p,
5206 cc_out:$s)>;
5207def RORr : ARMAsmPseudo<"ror${s}${p} $Rd, $Rn, $Rm",
5208 (ins GPRnopc:$Rd, GPRnopc:$Rn, GPRnopc:$Rm, pred:$p,
5209 cc_out:$s)>;
Jim Grosbach9f302c42011-11-15 22:27:54 +00005210// shifter instructions also support a two-operand form.
5211def : ARMInstAlias<"asr${s}${p} $Rm, $imm",
5212 (ASRi GPR:$Rm, GPR:$Rm, imm0_32:$imm, pred:$p, cc_out:$s)>;
5213def : ARMInstAlias<"lsr${s}${p} $Rm, $imm",
5214 (LSRi GPR:$Rm, GPR:$Rm, imm0_32:$imm, pred:$p, cc_out:$s)>;
5215def : ARMInstAlias<"lsl${s}${p} $Rm, $imm",
5216 (LSLi GPR:$Rm, GPR:$Rm, imm0_31:$imm, pred:$p, cc_out:$s)>;
5217def : ARMInstAlias<"ror${s}${p} $Rm, $imm",
5218 (RORi GPR:$Rm, GPR:$Rm, imm0_31:$imm, pred:$p, cc_out:$s)>;
Jim Grosbachb598b042011-11-16 19:12:24 +00005219def : ARMInstAlias<"asr${s}${p} $Rn, $Rm",
5220 (ASRr GPRnopc:$Rn, GPRnopc:$Rn, GPRnopc:$Rm, pred:$p,
5221 cc_out:$s)>;
5222def : ARMInstAlias<"lsr${s}${p} $Rn, $Rm",
5223 (LSRr GPRnopc:$Rn, GPRnopc:$Rn, GPRnopc:$Rm, pred:$p,
5224 cc_out:$s)>;
5225def : ARMInstAlias<"lsl${s}${p} $Rn, $Rm",
5226 (LSLr GPRnopc:$Rn, GPRnopc:$Rn, GPRnopc:$Rm, pred:$p,
5227 cc_out:$s)>;
5228def : ARMInstAlias<"ror${s}${p} $Rn, $Rm",
5229 (RORr GPRnopc:$Rn, GPRnopc:$Rn, GPRnopc:$Rm, pred:$p,
5230 cc_out:$s)>;
Jim Grosbach9f302c42011-11-15 22:27:54 +00005231
Jim Grosbachd2586da2011-11-15 20:02:06 +00005232
5233// 'mul' instruction can be specified with only two operands.
5234def : ARMInstAlias<"mul${s}${p} $Rn, $Rm",
Jim Grosbach23261af2011-12-06 05:28:00 +00005235 (MUL rGPR:$Rn, rGPR:$Rm, rGPR:$Rn, pred:$p, cc_out:$s)>;
Jim Grosbache91e7bc2011-12-13 20:23:22 +00005236
5237// "neg" is and alias for "rsb rd, rn, #0"
5238def : ARMInstAlias<"neg${s}${p} $Rd, $Rm",
5239 (RSBri GPR:$Rd, GPR:$Rm, 0, pred:$p, cc_out:$s)>;
Jim Grosbach74423e32012-01-25 19:52:01 +00005240
Jim Grosbach0104dd32012-03-07 00:52:41 +00005241// Pre-v6, 'mov r0, r0' was used as a NOP encoding.
5242def : InstAlias<"nop${p}", (MOVr R0, R0, pred:$p, zero_reg)>,
5243 Requires<[IsARM, NoV6]>;
5244
Jim Grosbach05d88f42012-03-07 01:09:17 +00005245// UMULL/SMULL are available on all arches, but the instruction definitions
5246// need difference constraints pre-v6. Use these aliases for the assembly
5247// parsing on pre-v6.
5248def : InstAlias<"smull${s}${p} $RdLo, $RdHi, $Rn, $Rm",
5249 (SMULL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
5250 Requires<[IsARM, NoV6]>;
5251def : InstAlias<"umull${s}${p} $RdLo, $RdHi, $Rn, $Rm",
5252 (UMULL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
5253 Requires<[IsARM, NoV6]>;
5254
Jim Grosbach74423e32012-01-25 19:52:01 +00005255// 'it' blocks in ARM mode just validate the predicates. The IT itself
5256// is discarded.
5257def ITasm : ARMAsmPseudo<"it$mask $cc", (ins it_pred:$cc, it_mask:$mask)>;