blob: cd09e52bf10ef3b3cb6d71e08b8469ba054b8c3f [file] [log] [blame]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001//===-- PPCISelLowering.cpp - PPC DAG Lowering Implementation -------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the PPCISelLowering class.
11//
12//===----------------------------------------------------------------------===//
13
14#include "PPCISelLowering.h"
15#include "PPCMachineFunctionInfo.h"
Bill Wendling87913bf2010-03-12 02:00:43 +000016#include "PPCPerfectShuffle.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000017#include "PPCPredicates.h"
18#include "PPCTargetMachine.h"
Owen Anderson1636de92007-09-07 04:06:50 +000019#include "llvm/ADT/STLExtras.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000020#include "llvm/ADT/VectorExtras.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000021#include "llvm/CodeGen/CallingConvLower.h"
22#include "llvm/CodeGen/MachineFrameInfo.h"
23#include "llvm/CodeGen/MachineFunction.h"
24#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner1b989192007-12-31 04:13:23 +000025#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman12a9c082008-02-06 22:27:42 +000026#include "llvm/CodeGen/PseudoSourceValue.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000027#include "llvm/CodeGen/SelectionDAG.h"
Anton Korobeynikov84d365c2010-02-15 22:37:53 +000028#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
Arnold Schwaighofera0032722008-04-30 09:16:33 +000029#include "llvm/CallingConv.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000030#include "llvm/Constants.h"
31#include "llvm/Function.h"
32#include "llvm/Intrinsics.h"
33#include "llvm/Support/MathExtras.h"
34#include "llvm/Target/TargetOptions.h"
35#include "llvm/Support/CommandLine.h"
Edwin Török4d9756a2009-07-08 20:53:28 +000036#include "llvm/Support/ErrorHandling.h"
37#include "llvm/Support/raw_ostream.h"
Jay Foad5be6daf2009-05-11 19:38:09 +000038#include "llvm/DerivedTypes.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000039using namespace llvm;
40
Owen Andersonac9de032009-08-10 22:56:29 +000041static bool CC_PPC_SVR4_Custom_Dummy(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +000042 CCValAssign::LocInfo &LocInfo,
43 ISD::ArgFlagsTy &ArgFlags,
44 CCState &State);
Owen Andersonac9de032009-08-10 22:56:29 +000045static bool CC_PPC_SVR4_Custom_AlignArgRegs(unsigned &ValNo, EVT &ValVT,
46 EVT &LocVT,
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +000047 CCValAssign::LocInfo &LocInfo,
48 ISD::ArgFlagsTy &ArgFlags,
49 CCState &State);
Owen Andersonac9de032009-08-10 22:56:29 +000050static bool CC_PPC_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, EVT &ValVT,
51 EVT &LocVT,
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +000052 CCValAssign::LocInfo &LocInfo,
53 ISD::ArgFlagsTy &ArgFlags,
54 CCState &State);
55
Scott Michel91099d62009-02-17 22:15:04 +000056static cl::opt<bool> EnablePPCPreinc("enable-ppc-preinc",
Dan Gohmanf17a25c2007-07-18 16:29:46 +000057cl::desc("enable preincrement load/store generation on PPC (experimental)"),
58 cl::Hidden);
59
Chris Lattnerc4c40a92009-07-28 03:13:23 +000060static TargetLoweringObjectFile *CreateTLOF(const PPCTargetMachine &TM) {
61 if (TM.getSubtargetImpl()->isDarwin())
Bill Wendling12759ce2010-03-15 21:09:38 +000062 return new TargetLoweringObjectFileMachO();
Bill Wendling87913bf2010-03-12 02:00:43 +000063
Bruno Cardoso Lopes0ff6eff2009-08-13 23:30:21 +000064 return new TargetLoweringObjectFileELF();
Chris Lattnerc4c40a92009-07-28 03:13:23 +000065}
66
Dan Gohmanf17a25c2007-07-18 16:29:46 +000067PPCTargetLowering::PPCTargetLowering(PPCTargetMachine &TM)
Chris Lattnerc4c40a92009-07-28 03:13:23 +000068 : TargetLowering(TM, CreateTLOF(TM)), PPCSubTarget(*TM.getSubtargetImpl()) {
Scott Michel91099d62009-02-17 22:15:04 +000069
Dan Gohmanf17a25c2007-07-18 16:29:46 +000070 setPow2DivIsCheap();
Dale Johannesen493492f2008-07-31 18:13:12 +000071
Dan Gohmanf17a25c2007-07-18 16:29:46 +000072 // Use _setjmp/_longjmp instead of setjmp/longjmp.
73 setUseUnderscoreSetJmp(true);
74 setUseUnderscoreLongJmp(true);
Scott Michel91099d62009-02-17 22:15:04 +000075
Dan Gohmanf17a25c2007-07-18 16:29:46 +000076 // Set up the register classes.
Owen Anderson36e3a6e2009-08-11 20:47:22 +000077 addRegisterClass(MVT::i32, PPC::GPRCRegisterClass);
78 addRegisterClass(MVT::f32, PPC::F4RCRegisterClass);
79 addRegisterClass(MVT::f64, PPC::F8RCRegisterClass);
Scott Michel91099d62009-02-17 22:15:04 +000080
Dan Gohmanf17a25c2007-07-18 16:29:46 +000081 // PowerPC has an i16 but no i8 (or i1) SEXTLOAD
Owen Anderson36e3a6e2009-08-11 20:47:22 +000082 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
83 setLoadExtAction(ISD::SEXTLOAD, MVT::i8, Expand);
Duncan Sands082524c2008-01-23 20:39:46 +000084
Owen Anderson36e3a6e2009-08-11 20:47:22 +000085 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Scott Michel91099d62009-02-17 22:15:04 +000086
Dan Gohmanf17a25c2007-07-18 16:29:46 +000087 // PowerPC has pre-inc load and store's.
Owen Anderson36e3a6e2009-08-11 20:47:22 +000088 setIndexedLoadAction(ISD::PRE_INC, MVT::i1, Legal);
89 setIndexedLoadAction(ISD::PRE_INC, MVT::i8, Legal);
90 setIndexedLoadAction(ISD::PRE_INC, MVT::i16, Legal);
91 setIndexedLoadAction(ISD::PRE_INC, MVT::i32, Legal);
92 setIndexedLoadAction(ISD::PRE_INC, MVT::i64, Legal);
93 setIndexedStoreAction(ISD::PRE_INC, MVT::i1, Legal);
94 setIndexedStoreAction(ISD::PRE_INC, MVT::i8, Legal);
95 setIndexedStoreAction(ISD::PRE_INC, MVT::i16, Legal);
96 setIndexedStoreAction(ISD::PRE_INC, MVT::i32, Legal);
97 setIndexedStoreAction(ISD::PRE_INC, MVT::i64, Legal);
Dan Gohmanf17a25c2007-07-18 16:29:46 +000098
Dale Johannesen3d8578b2007-10-10 01:01:31 +000099 // This is used in the ppcf128->int sequence. Note it has different semantics
100 // from FP_ROUND: that rounds to nearest, this rounds to zero.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000101 setOperationAction(ISD::FP_ROUND_INREG, MVT::ppcf128, Custom);
Dale Johannesen472d15d2007-10-06 01:24:11 +0000102
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000103 // PowerPC has no SREM/UREM instructions
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000104 setOperationAction(ISD::SREM, MVT::i32, Expand);
105 setOperationAction(ISD::UREM, MVT::i32, Expand);
106 setOperationAction(ISD::SREM, MVT::i64, Expand);
107 setOperationAction(ISD::UREM, MVT::i64, Expand);
Dan Gohmanc9130bb2007-10-08 17:28:24 +0000108
109 // Don't use SMUL_LOHI/UMUL_LOHI or SDIVREM/UDIVREM to lower SREM/UREM.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000110 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
111 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
112 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
113 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
114 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
115 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
116 setOperationAction(ISD::UDIVREM, MVT::i64, Expand);
117 setOperationAction(ISD::SDIVREM, MVT::i64, Expand);
Scott Michel91099d62009-02-17 22:15:04 +0000118
Dan Gohman2f7b1982007-10-11 23:21:31 +0000119 // We don't support sin/cos/sqrt/fmod/pow
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000120 setOperationAction(ISD::FSIN , MVT::f64, Expand);
121 setOperationAction(ISD::FCOS , MVT::f64, Expand);
122 setOperationAction(ISD::FREM , MVT::f64, Expand);
123 setOperationAction(ISD::FPOW , MVT::f64, Expand);
124 setOperationAction(ISD::FSIN , MVT::f32, Expand);
125 setOperationAction(ISD::FCOS , MVT::f32, Expand);
126 setOperationAction(ISD::FREM , MVT::f32, Expand);
127 setOperationAction(ISD::FPOW , MVT::f32, Expand);
Dale Johannesen436e3802008-01-18 19:55:37 +0000128
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000129 setOperationAction(ISD::FLT_ROUNDS_, MVT::i32, Custom);
Scott Michel91099d62009-02-17 22:15:04 +0000130
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000131 // If we're enabling GP optimizations, use hardware square root
132 if (!TM.getSubtarget<PPCSubtarget>().hasFSQRT()) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000133 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
134 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000135 }
Scott Michel91099d62009-02-17 22:15:04 +0000136
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000137 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
138 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Scott Michel91099d62009-02-17 22:15:04 +0000139
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000140 // PowerPC does not have BSWAP, CTPOP or CTTZ
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000141 setOperationAction(ISD::BSWAP, MVT::i32 , Expand);
142 setOperationAction(ISD::CTPOP, MVT::i32 , Expand);
143 setOperationAction(ISD::CTTZ , MVT::i32 , Expand);
144 setOperationAction(ISD::BSWAP, MVT::i64 , Expand);
145 setOperationAction(ISD::CTPOP, MVT::i64 , Expand);
146 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
Scott Michel91099d62009-02-17 22:15:04 +0000147
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000148 // PowerPC does not have ROTR
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000149 setOperationAction(ISD::ROTR, MVT::i32 , Expand);
150 setOperationAction(ISD::ROTR, MVT::i64 , Expand);
Scott Michel91099d62009-02-17 22:15:04 +0000151
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000152 // PowerPC does not have Select
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000153 setOperationAction(ISD::SELECT, MVT::i32, Expand);
154 setOperationAction(ISD::SELECT, MVT::i64, Expand);
155 setOperationAction(ISD::SELECT, MVT::f32, Expand);
156 setOperationAction(ISD::SELECT, MVT::f64, Expand);
Scott Michel91099d62009-02-17 22:15:04 +0000157
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000158 // PowerPC wants to turn select_cc of FP into fsel when possible.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000159 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
160 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000161
162 // PowerPC wants to optimize integer setcc a bit
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000163 setOperationAction(ISD::SETCC, MVT::i32, Custom);
Scott Michel91099d62009-02-17 22:15:04 +0000164
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000165 // PowerPC does not have BRCOND which requires SetCC
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000166 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000167
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000168 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
Scott Michel91099d62009-02-17 22:15:04 +0000169
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000170 // PowerPC turns FP_TO_SINT into FCTIWZ and some load/stores.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000171 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000172
173 // PowerPC does not have [U|S]INT_TO_FP
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000174 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Expand);
175 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000176
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000177 setOperationAction(ISD::BIT_CONVERT, MVT::f32, Expand);
178 setOperationAction(ISD::BIT_CONVERT, MVT::i32, Expand);
179 setOperationAction(ISD::BIT_CONVERT, MVT::i64, Expand);
180 setOperationAction(ISD::BIT_CONVERT, MVT::f64, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000181
182 // We cannot sextinreg(i1). Expand to shifts.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000183 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000184
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000185 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
186 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
187 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
188 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Scott Michel91099d62009-02-17 22:15:04 +0000189
190
191 // We want to legalize GlobalAddress and ConstantPool nodes into the
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000192 // appropriate instructions to materialize the address.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000193 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
194 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Bob Wilsone8cbca92009-11-04 21:31:18 +0000195 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000196 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
197 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
198 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
199 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
Bob Wilsone8cbca92009-11-04 21:31:18 +0000200 setOperationAction(ISD::BlockAddress, MVT::i64, Custom);
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000201 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
202 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
Scott Michel91099d62009-02-17 22:15:04 +0000203
Nate Begemanf46776e2008-08-11 17:36:31 +0000204 // TRAP is legal.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000205 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Bill Wendling2c394b62008-09-17 00:30:57 +0000206
207 // TRAMPOLINE is custom lowered.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000208 setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom);
Bill Wendling2c394b62008-09-17 00:30:57 +0000209
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000210 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000211 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Scott Michel91099d62009-02-17 22:15:04 +0000212
Tilmann Scheller72cf2812009-08-15 11:54:46 +0000213 // VAARG is custom lowered with the 32-bit SVR4 ABI.
214 if ( TM.getSubtarget<PPCSubtarget>().isSVR4ABI()
215 && !TM.getSubtarget<PPCSubtarget>().isPPC64())
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000216 setOperationAction(ISD::VAARG, MVT::Other, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000217 else
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000218 setOperationAction(ISD::VAARG, MVT::Other, Expand);
Scott Michel91099d62009-02-17 22:15:04 +0000219
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000220 // Use the default implementation.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000221 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
222 setOperationAction(ISD::VAEND , MVT::Other, Expand);
223 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
224 setOperationAction(ISD::STACKRESTORE , MVT::Other, Custom);
225 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Custom);
226 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64 , Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000227
228 // We want to custom lower some of our intrinsics.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000229 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Scott Michel91099d62009-02-17 22:15:04 +0000230
Dale Johannesen32100b22008-11-07 22:54:33 +0000231 // Comparisons that require checking two conditions.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000232 setCondCodeAction(ISD::SETULT, MVT::f32, Expand);
233 setCondCodeAction(ISD::SETULT, MVT::f64, Expand);
234 setCondCodeAction(ISD::SETUGT, MVT::f32, Expand);
235 setCondCodeAction(ISD::SETUGT, MVT::f64, Expand);
236 setCondCodeAction(ISD::SETUEQ, MVT::f32, Expand);
237 setCondCodeAction(ISD::SETUEQ, MVT::f64, Expand);
238 setCondCodeAction(ISD::SETOGE, MVT::f32, Expand);
239 setCondCodeAction(ISD::SETOGE, MVT::f64, Expand);
240 setCondCodeAction(ISD::SETOLE, MVT::f32, Expand);
241 setCondCodeAction(ISD::SETOLE, MVT::f64, Expand);
242 setCondCodeAction(ISD::SETONE, MVT::f32, Expand);
243 setCondCodeAction(ISD::SETONE, MVT::f64, Expand);
Scott Michel91099d62009-02-17 22:15:04 +0000244
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000245 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
246 // They also have instructions for converting between i64 and fp.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000247 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
248 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
249 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
250 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Dale Johannesend87cf082009-06-04 20:53:52 +0000251 // This is just the low 32 bits of a (signed) fp->i64 conversion.
252 // We cannot do this with Promote because i64 is not a legal type.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000253 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
Scott Michel91099d62009-02-17 22:15:04 +0000254
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000255 // FIXME: disable this lowered code. This generates 64-bit register values,
256 // and we don't model the fact that the top part is clobbered by calls. We
257 // need to flag these together so that the value isn't live across a call.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000258 //setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000259 } else {
260 // PowerPC does not have FP_TO_UINT on 32-bit implementations.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000261 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000262 }
263
264 if (TM.getSubtarget<PPCSubtarget>().use64BitRegs()) {
Chris Lattnerc882caf2007-10-19 04:08:28 +0000265 // 64-bit PowerPC implementations can support i64 types directly
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000266 addRegisterClass(MVT::i64, PPC::G8RCRegisterClass);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000267 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000268 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Dan Gohman71619ec2008-03-07 20:36:53 +0000269 // 64-bit PowerPC wants to expand i128 shifts itself.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000270 setOperationAction(ISD::SHL_PARTS, MVT::i64, Custom);
271 setOperationAction(ISD::SRA_PARTS, MVT::i64, Custom);
272 setOperationAction(ISD::SRL_PARTS, MVT::i64, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000273 } else {
Chris Lattnerc882caf2007-10-19 04:08:28 +0000274 // 32-bit PowerPC wants to expand i64 shifts itself.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000275 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
276 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
277 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000278 }
279
280 if (TM.getSubtarget<PPCSubtarget>().hasAltivec()) {
281 // First set operation action for all vector types to expand. Then we
282 // will selectively turn on ones that can be effectively codegen'd.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000283 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
284 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
285 MVT::SimpleValueType VT = (MVT::SimpleValueType)i;
Duncan Sands92c43912008-06-06 12:08:01 +0000286
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000287 // add/sub are legal for all supported vector VT's.
Duncan Sands92c43912008-06-06 12:08:01 +0000288 setOperationAction(ISD::ADD , VT, Legal);
289 setOperationAction(ISD::SUB , VT, Legal);
Scott Michel91099d62009-02-17 22:15:04 +0000290
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000291 // We promote all shuffles to v16i8.
Duncan Sands92c43912008-06-06 12:08:01 +0000292 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Promote);
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000293 AddPromotedToType (ISD::VECTOR_SHUFFLE, VT, MVT::v16i8);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000294
295 // We promote all non-typed operations to v4i32.
Duncan Sands92c43912008-06-06 12:08:01 +0000296 setOperationAction(ISD::AND , VT, Promote);
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000297 AddPromotedToType (ISD::AND , VT, MVT::v4i32);
Duncan Sands92c43912008-06-06 12:08:01 +0000298 setOperationAction(ISD::OR , VT, Promote);
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000299 AddPromotedToType (ISD::OR , VT, MVT::v4i32);
Duncan Sands92c43912008-06-06 12:08:01 +0000300 setOperationAction(ISD::XOR , VT, Promote);
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000301 AddPromotedToType (ISD::XOR , VT, MVT::v4i32);
Duncan Sands92c43912008-06-06 12:08:01 +0000302 setOperationAction(ISD::LOAD , VT, Promote);
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000303 AddPromotedToType (ISD::LOAD , VT, MVT::v4i32);
Duncan Sands92c43912008-06-06 12:08:01 +0000304 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000305 AddPromotedToType (ISD::SELECT, VT, MVT::v4i32);
Duncan Sands92c43912008-06-06 12:08:01 +0000306 setOperationAction(ISD::STORE, VT, Promote);
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000307 AddPromotedToType (ISD::STORE, VT, MVT::v4i32);
Scott Michel91099d62009-02-17 22:15:04 +0000308
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000309 // No other operations are legal.
Duncan Sands92c43912008-06-06 12:08:01 +0000310 setOperationAction(ISD::MUL , VT, Expand);
311 setOperationAction(ISD::SDIV, VT, Expand);
312 setOperationAction(ISD::SREM, VT, Expand);
313 setOperationAction(ISD::UDIV, VT, Expand);
314 setOperationAction(ISD::UREM, VT, Expand);
315 setOperationAction(ISD::FDIV, VT, Expand);
316 setOperationAction(ISD::FNEG, VT, Expand);
317 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Expand);
318 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Expand);
319 setOperationAction(ISD::BUILD_VECTOR, VT, Expand);
320 setOperationAction(ISD::UMUL_LOHI, VT, Expand);
321 setOperationAction(ISD::SMUL_LOHI, VT, Expand);
322 setOperationAction(ISD::UDIVREM, VT, Expand);
323 setOperationAction(ISD::SDIVREM, VT, Expand);
324 setOperationAction(ISD::SCALAR_TO_VECTOR, VT, Expand);
325 setOperationAction(ISD::FPOW, VT, Expand);
326 setOperationAction(ISD::CTPOP, VT, Expand);
327 setOperationAction(ISD::CTLZ, VT, Expand);
328 setOperationAction(ISD::CTTZ, VT, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000329 }
330
331 // We can custom expand all VECTOR_SHUFFLEs to VPERM, others we can handle
332 // with merges, splats, etc.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000333 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v16i8, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000334
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000335 setOperationAction(ISD::AND , MVT::v4i32, Legal);
336 setOperationAction(ISD::OR , MVT::v4i32, Legal);
337 setOperationAction(ISD::XOR , MVT::v4i32, Legal);
338 setOperationAction(ISD::LOAD , MVT::v4i32, Legal);
339 setOperationAction(ISD::SELECT, MVT::v4i32, Expand);
340 setOperationAction(ISD::STORE , MVT::v4i32, Legal);
Scott Michel91099d62009-02-17 22:15:04 +0000341
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000342 addRegisterClass(MVT::v4f32, PPC::VRRCRegisterClass);
343 addRegisterClass(MVT::v4i32, PPC::VRRCRegisterClass);
344 addRegisterClass(MVT::v8i16, PPC::VRRCRegisterClass);
345 addRegisterClass(MVT::v16i8, PPC::VRRCRegisterClass);
Scott Michel91099d62009-02-17 22:15:04 +0000346
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000347 setOperationAction(ISD::MUL, MVT::v4f32, Legal);
348 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
349 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
350 setOperationAction(ISD::MUL, MVT::v16i8, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000351
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000352 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
353 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i32, Custom);
Scott Michel91099d62009-02-17 22:15:04 +0000354
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000355 setOperationAction(ISD::BUILD_VECTOR, MVT::v16i8, Custom);
356 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i16, Custom);
357 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i32, Custom);
358 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000359 }
Scott Michel91099d62009-02-17 22:15:04 +0000360
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000361 setShiftAmountType(MVT::i32);
Duncan Sands8cf4a822008-11-23 15:47:28 +0000362 setBooleanContents(ZeroOrOneBooleanContent);
Scott Michel91099d62009-02-17 22:15:04 +0000363
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000364 if (TM.getSubtarget<PPCSubtarget>().isPPC64()) {
365 setStackPointerRegisterToSaveRestore(PPC::X1);
366 setExceptionPointerRegister(PPC::X3);
367 setExceptionSelectorRegister(PPC::X4);
368 } else {
369 setStackPointerRegisterToSaveRestore(PPC::R1);
370 setExceptionPointerRegister(PPC::R3);
371 setExceptionSelectorRegister(PPC::R4);
372 }
Scott Michel91099d62009-02-17 22:15:04 +0000373
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000374 // We have target-specific dag combine patterns for the following nodes:
375 setTargetDAGCombine(ISD::SINT_TO_FP);
376 setTargetDAGCombine(ISD::STORE);
377 setTargetDAGCombine(ISD::BR_CC);
378 setTargetDAGCombine(ISD::BSWAP);
Scott Michel91099d62009-02-17 22:15:04 +0000379
Dale Johannesen6f3c7bf2007-10-19 00:59:18 +0000380 // Darwin long double math library functions have $LDBL128 appended.
381 if (TM.getSubtarget<PPCSubtarget>().isDarwin()) {
Duncan Sands37a3f472008-01-10 10:28:30 +0000382 setLibcallName(RTLIB::COS_PPCF128, "cosl$LDBL128");
Dale Johannesen6f3c7bf2007-10-19 00:59:18 +0000383 setLibcallName(RTLIB::POW_PPCF128, "powl$LDBL128");
384 setLibcallName(RTLIB::REM_PPCF128, "fmodl$LDBL128");
Duncan Sands37a3f472008-01-10 10:28:30 +0000385 setLibcallName(RTLIB::SIN_PPCF128, "sinl$LDBL128");
386 setLibcallName(RTLIB::SQRT_PPCF128, "sqrtl$LDBL128");
Dale Johannesen92b33082008-09-04 00:47:13 +0000387 setLibcallName(RTLIB::LOG_PPCF128, "logl$LDBL128");
388 setLibcallName(RTLIB::LOG2_PPCF128, "log2l$LDBL128");
389 setLibcallName(RTLIB::LOG10_PPCF128, "log10l$LDBL128");
390 setLibcallName(RTLIB::EXP_PPCF128, "expl$LDBL128");
391 setLibcallName(RTLIB::EXP2_PPCF128, "exp2l$LDBL128");
Dale Johannesen6f3c7bf2007-10-19 00:59:18 +0000392 }
393
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000394 computeRegisterProperties();
395}
396
Dale Johannesen88945f82008-02-28 22:31:51 +0000397/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
398/// function arguments in the caller parameter area.
399unsigned PPCTargetLowering::getByValTypeAlignment(const Type *Ty) const {
Dan Gohmanb9305c02010-04-21 01:34:56 +0000400 const TargetMachine &TM = getTargetMachine();
Dale Johannesen88945f82008-02-28 22:31:51 +0000401 // Darwin passes everything on 4 byte boundary.
402 if (TM.getSubtarget<PPCSubtarget>().isDarwin())
403 return 4;
Tilmann Scheller386330d2009-07-03 06:47:08 +0000404 // FIXME SVR4 TBD
Dale Johannesen88945f82008-02-28 22:31:51 +0000405 return 4;
406}
407
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000408const char *PPCTargetLowering::getTargetNodeName(unsigned Opcode) const {
409 switch (Opcode) {
410 default: return 0;
Evan Chengaf964df2008-07-12 02:23:19 +0000411 case PPCISD::FSEL: return "PPCISD::FSEL";
412 case PPCISD::FCFID: return "PPCISD::FCFID";
413 case PPCISD::FCTIDZ: return "PPCISD::FCTIDZ";
414 case PPCISD::FCTIWZ: return "PPCISD::FCTIWZ";
415 case PPCISD::STFIWX: return "PPCISD::STFIWX";
416 case PPCISD::VMADDFP: return "PPCISD::VMADDFP";
417 case PPCISD::VNMSUBFP: return "PPCISD::VNMSUBFP";
418 case PPCISD::VPERM: return "PPCISD::VPERM";
419 case PPCISD::Hi: return "PPCISD::Hi";
420 case PPCISD::Lo: return "PPCISD::Lo";
Tilmann Scheller72cf2812009-08-15 11:54:46 +0000421 case PPCISD::TOC_ENTRY: return "PPCISD::TOC_ENTRY";
Tilmann Schellerfc3e8eb2009-12-18 13:00:15 +0000422 case PPCISD::TOC_RESTORE: return "PPCISD::TOC_RESTORE";
423 case PPCISD::LOAD: return "PPCISD::LOAD";
424 case PPCISD::LOAD_TOC: return "PPCISD::LOAD_TOC";
Evan Chengaf964df2008-07-12 02:23:19 +0000425 case PPCISD::DYNALLOC: return "PPCISD::DYNALLOC";
426 case PPCISD::GlobalBaseReg: return "PPCISD::GlobalBaseReg";
427 case PPCISD::SRL: return "PPCISD::SRL";
428 case PPCISD::SRA: return "PPCISD::SRA";
429 case PPCISD::SHL: return "PPCISD::SHL";
430 case PPCISD::EXTSW_32: return "PPCISD::EXTSW_32";
431 case PPCISD::STD_32: return "PPCISD::STD_32";
Tilmann Scheller386330d2009-07-03 06:47:08 +0000432 case PPCISD::CALL_SVR4: return "PPCISD::CALL_SVR4";
433 case PPCISD::CALL_Darwin: return "PPCISD::CALL_Darwin";
Tilmann Scheller72cf2812009-08-15 11:54:46 +0000434 case PPCISD::NOP: return "PPCISD::NOP";
Evan Chengaf964df2008-07-12 02:23:19 +0000435 case PPCISD::MTCTR: return "PPCISD::MTCTR";
Tilmann Scheller386330d2009-07-03 06:47:08 +0000436 case PPCISD::BCTRL_Darwin: return "PPCISD::BCTRL_Darwin";
437 case PPCISD::BCTRL_SVR4: return "PPCISD::BCTRL_SVR4";
Evan Chengaf964df2008-07-12 02:23:19 +0000438 case PPCISD::RET_FLAG: return "PPCISD::RET_FLAG";
439 case PPCISD::MFCR: return "PPCISD::MFCR";
440 case PPCISD::VCMP: return "PPCISD::VCMP";
441 case PPCISD::VCMPo: return "PPCISD::VCMPo";
442 case PPCISD::LBRX: return "PPCISD::LBRX";
443 case PPCISD::STBRX: return "PPCISD::STBRX";
Evan Chengaf964df2008-07-12 02:23:19 +0000444 case PPCISD::LARX: return "PPCISD::LARX";
445 case PPCISD::STCX: return "PPCISD::STCX";
446 case PPCISD::COND_BRANCH: return "PPCISD::COND_BRANCH";
447 case PPCISD::MFFS: return "PPCISD::MFFS";
448 case PPCISD::MTFSB0: return "PPCISD::MTFSB0";
449 case PPCISD::MTFSB1: return "PPCISD::MTFSB1";
450 case PPCISD::FADDRTZ: return "PPCISD::FADDRTZ";
451 case PPCISD::MTFSF: return "PPCISD::MTFSF";
Evan Chengaf964df2008-07-12 02:23:19 +0000452 case PPCISD::TC_RETURN: return "PPCISD::TC_RETURN";
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000453 }
454}
455
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000456MVT::SimpleValueType PPCTargetLowering::getSetCCResultType(EVT VT) const {
457 return MVT::i32;
Scott Michel502151f2008-03-10 15:42:14 +0000458}
459
Bill Wendling045f2632009-07-01 18:50:55 +0000460/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling25a8ae32009-06-30 22:38:32 +0000461unsigned PPCTargetLowering::getFunctionAlignment(const Function *F) const {
462 if (getTargetMachine().getSubtarget<PPCSubtarget>().isDarwin())
463 return F->hasFnAttr(Attribute::OptimizeForSize) ? 2 : 4;
464 else
465 return 2;
466}
Scott Michel502151f2008-03-10 15:42:14 +0000467
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000468//===----------------------------------------------------------------------===//
469// Node matching predicates, for use by the tblgen matching code.
470//===----------------------------------------------------------------------===//
471
472/// isFloatingPointZero - Return true if this is 0.0 or -0.0.
Dan Gohman8181bd12008-07-27 21:46:04 +0000473static bool isFloatingPointZero(SDValue Op) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000474 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johannesendf8a8312007-08-31 04:03:46 +0000475 return CFP->getValueAPF().isZero();
Gabor Greif1c80d112008-08-28 21:40:38 +0000476 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000477 // Maybe this has already been legalized into the constant pool?
478 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Op.getOperand(1)))
Dan Gohman36c56d02010-04-15 01:51:59 +0000479 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johannesendf8a8312007-08-31 04:03:46 +0000480 return CFP->getValueAPF().isZero();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000481 }
482 return false;
483}
484
485/// isConstantOrUndef - Op is either an undef node or a ConstantSDNode. Return
486/// true if Op is undef or if it matches the specified value.
Nate Begeman543d2142009-04-27 18:41:29 +0000487static bool isConstantOrUndef(int Op, int Val) {
488 return Op < 0 || Op == Val;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000489}
490
491/// isVPKUHUMShuffleMask - Return true if this is the shuffle mask for a
492/// VPKUHUM instruction.
Nate Begeman543d2142009-04-27 18:41:29 +0000493bool PPC::isVPKUHUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000494 if (!isUnary) {
495 for (unsigned i = 0; i != 16; ++i)
Nate Begeman543d2142009-04-27 18:41:29 +0000496 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1))
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000497 return false;
498 } else {
499 for (unsigned i = 0; i != 8; ++i)
Nate Begeman543d2142009-04-27 18:41:29 +0000500 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1) ||
501 !isConstantOrUndef(N->getMaskElt(i+8), i*2+1))
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000502 return false;
503 }
504 return true;
505}
506
507/// isVPKUWUMShuffleMask - Return true if this is the shuffle mask for a
508/// VPKUWUM instruction.
Nate Begeman543d2142009-04-27 18:41:29 +0000509bool PPC::isVPKUWUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000510 if (!isUnary) {
511 for (unsigned i = 0; i != 16; i += 2)
Nate Begeman543d2142009-04-27 18:41:29 +0000512 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) ||
513 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3))
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000514 return false;
515 } else {
516 for (unsigned i = 0; i != 8; i += 2)
Nate Begeman543d2142009-04-27 18:41:29 +0000517 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) ||
518 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3) ||
519 !isConstantOrUndef(N->getMaskElt(i+8), i*2+2) ||
520 !isConstantOrUndef(N->getMaskElt(i+9), i*2+3))
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000521 return false;
522 }
523 return true;
524}
525
526/// isVMerge - Common function, used to match vmrg* shuffles.
527///
Nate Begeman543d2142009-04-27 18:41:29 +0000528static bool isVMerge(ShuffleVectorSDNode *N, unsigned UnitSize,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000529 unsigned LHSStart, unsigned RHSStart) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000530 assert(N->getValueType(0) == MVT::v16i8 &&
Nate Begeman543d2142009-04-27 18:41:29 +0000531 "PPC only supports shuffles by bytes!");
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000532 assert((UnitSize == 1 || UnitSize == 2 || UnitSize == 4) &&
533 "Unsupported merge size!");
Scott Michel91099d62009-02-17 22:15:04 +0000534
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000535 for (unsigned i = 0; i != 8/UnitSize; ++i) // Step over units
536 for (unsigned j = 0; j != UnitSize; ++j) { // Step over bytes within unit
Nate Begeman543d2142009-04-27 18:41:29 +0000537 if (!isConstantOrUndef(N->getMaskElt(i*UnitSize*2+j),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000538 LHSStart+j+i*UnitSize) ||
Nate Begeman543d2142009-04-27 18:41:29 +0000539 !isConstantOrUndef(N->getMaskElt(i*UnitSize*2+UnitSize+j),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000540 RHSStart+j+i*UnitSize))
541 return false;
542 }
Nate Begeman543d2142009-04-27 18:41:29 +0000543 return true;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000544}
545
546/// isVMRGLShuffleMask - Return true if this is a shuffle mask suitable for
547/// a VRGL* instruction with the specified unit size (1,2 or 4 bytes).
Nate Begeman543d2142009-04-27 18:41:29 +0000548bool PPC::isVMRGLShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
549 bool isUnary) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000550 if (!isUnary)
551 return isVMerge(N, UnitSize, 8, 24);
552 return isVMerge(N, UnitSize, 8, 8);
553}
554
555/// isVMRGHShuffleMask - Return true if this is a shuffle mask suitable for
556/// a VRGH* instruction with the specified unit size (1,2 or 4 bytes).
Nate Begeman543d2142009-04-27 18:41:29 +0000557bool PPC::isVMRGHShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
558 bool isUnary) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000559 if (!isUnary)
560 return isVMerge(N, UnitSize, 0, 16);
561 return isVMerge(N, UnitSize, 0, 0);
562}
563
564
565/// isVSLDOIShuffleMask - If this is a vsldoi shuffle mask, return the shift
566/// amount, otherwise return -1.
567int PPC::isVSLDOIShuffleMask(SDNode *N, bool isUnary) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000568 assert(N->getValueType(0) == MVT::v16i8 &&
Nate Begeman543d2142009-04-27 18:41:29 +0000569 "PPC only supports shuffles by bytes!");
570
571 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
572
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000573 // Find the first non-undef value in the shuffle mask.
574 unsigned i;
Nate Begeman543d2142009-04-27 18:41:29 +0000575 for (i = 0; i != 16 && SVOp->getMaskElt(i) < 0; ++i)
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000576 /*search*/;
Scott Michel91099d62009-02-17 22:15:04 +0000577
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000578 if (i == 16) return -1; // all undef.
Scott Michel91099d62009-02-17 22:15:04 +0000579
Nate Begeman543d2142009-04-27 18:41:29 +0000580 // Otherwise, check to see if the rest of the elements are consecutively
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000581 // numbered from this value.
Nate Begeman543d2142009-04-27 18:41:29 +0000582 unsigned ShiftAmt = SVOp->getMaskElt(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000583 if (ShiftAmt < i) return -1;
584 ShiftAmt -= i;
585
586 if (!isUnary) {
Nate Begeman543d2142009-04-27 18:41:29 +0000587 // Check the rest of the elements to see if they are consecutive.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000588 for (++i; i != 16; ++i)
Nate Begeman543d2142009-04-27 18:41:29 +0000589 if (!isConstantOrUndef(SVOp->getMaskElt(i), ShiftAmt+i))
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000590 return -1;
591 } else {
Nate Begeman543d2142009-04-27 18:41:29 +0000592 // Check the rest of the elements to see if they are consecutive.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000593 for (++i; i != 16; ++i)
Nate Begeman543d2142009-04-27 18:41:29 +0000594 if (!isConstantOrUndef(SVOp->getMaskElt(i), (ShiftAmt+i) & 15))
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000595 return -1;
596 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000597 return ShiftAmt;
598}
599
600/// isSplatShuffleMask - Return true if the specified VECTOR_SHUFFLE operand
601/// specifies a splat of a single element that is suitable for input to
602/// VSPLTB/VSPLTH/VSPLTW.
Nate Begeman543d2142009-04-27 18:41:29 +0000603bool PPC::isSplatShuffleMask(ShuffleVectorSDNode *N, unsigned EltSize) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000604 assert(N->getValueType(0) == MVT::v16i8 &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000605 (EltSize == 1 || EltSize == 2 || EltSize == 4));
Scott Michel91099d62009-02-17 22:15:04 +0000606
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000607 // This is a splat operation if each element of the permute is the same, and
608 // if the value doesn't reference the second vector.
Nate Begeman543d2142009-04-27 18:41:29 +0000609 unsigned ElementBase = N->getMaskElt(0);
610
611 // FIXME: Handle UNDEF elements too!
612 if (ElementBase >= 16)
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000613 return false;
Scott Michel91099d62009-02-17 22:15:04 +0000614
Nate Begeman543d2142009-04-27 18:41:29 +0000615 // Check that the indices are consecutive, in the case of a multi-byte element
616 // splatted with a v16i8 mask.
617 for (unsigned i = 1; i != EltSize; ++i)
618 if (N->getMaskElt(i) < 0 || N->getMaskElt(i) != (int)(i+ElementBase))
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000619 return false;
Scott Michel91099d62009-02-17 22:15:04 +0000620
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000621 for (unsigned i = EltSize, e = 16; i != e; i += EltSize) {
Nate Begeman543d2142009-04-27 18:41:29 +0000622 if (N->getMaskElt(i) < 0) continue;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000623 for (unsigned j = 0; j != EltSize; ++j)
Nate Begeman543d2142009-04-27 18:41:29 +0000624 if (N->getMaskElt(i+j) != N->getMaskElt(j))
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000625 return false;
626 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000627 return true;
628}
629
Evan Chengc5912e32007-07-30 07:51:22 +0000630/// isAllNegativeZeroVector - Returns true if all elements of build_vector
631/// are -0.0.
632bool PPC::isAllNegativeZeroVector(SDNode *N) {
Nate Begeman543d2142009-04-27 18:41:29 +0000633 BuildVectorSDNode *BV = cast<BuildVectorSDNode>(N);
634
635 APInt APVal, APUndef;
636 unsigned BitSize;
637 bool HasAnyUndefs;
638
Dale Johannesen48fd1e42009-11-13 01:45:18 +0000639 if (BV->isConstantSplat(APVal, APUndef, BitSize, HasAnyUndefs, 32, true))
Nate Begeman543d2142009-04-27 18:41:29 +0000640 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
Dale Johannesendf8a8312007-08-31 04:03:46 +0000641 return CFP->getValueAPF().isNegZero();
Nate Begeman543d2142009-04-27 18:41:29 +0000642
Evan Chengc5912e32007-07-30 07:51:22 +0000643 return false;
644}
645
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000646/// getVSPLTImmediate - Return the appropriate VSPLT* immediate to splat the
647/// specified isSplatShuffleMask VECTOR_SHUFFLE mask.
648unsigned PPC::getVSPLTImmediate(SDNode *N, unsigned EltSize) {
Nate Begeman543d2142009-04-27 18:41:29 +0000649 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
650 assert(isSplatShuffleMask(SVOp, EltSize));
651 return SVOp->getMaskElt(0) / EltSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000652}
653
654/// get_VSPLTI_elt - If this is a build_vector of constants which can be formed
655/// by using a vspltis[bhw] instruction of the specified element size, return
656/// the constant being splatted. The ByteSize field indicates the number of
657/// bytes of each element [124] -> [bhw].
Dan Gohman8181bd12008-07-27 21:46:04 +0000658SDValue PPC::get_VSPLTI_elt(SDNode *N, unsigned ByteSize, SelectionDAG &DAG) {
659 SDValue OpVal(0, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000660
661 // If ByteSize of the splat is bigger than the element size of the
662 // build_vector, then we have a case where we are checking for a splat where
663 // multiple elements of the buildvector are folded together into a single
664 // logical element of the splat (e.g. "vsplish 1" to splat {0,1}*8).
665 unsigned EltSize = 16/N->getNumOperands();
666 if (EltSize < ByteSize) {
667 unsigned Multiple = ByteSize/EltSize; // Number of BV entries per spltval.
Dan Gohman8181bd12008-07-27 21:46:04 +0000668 SDValue UniquedVals[4];
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000669 assert(Multiple > 1 && Multiple <= 4 && "How can this happen?");
Scott Michel91099d62009-02-17 22:15:04 +0000670
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000671 // See if all of the elements in the buildvector agree across.
672 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
673 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
674 // If the element isn't a constant, bail fully out.
Dan Gohman8181bd12008-07-27 21:46:04 +0000675 if (!isa<ConstantSDNode>(N->getOperand(i))) return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000676
Scott Michel91099d62009-02-17 22:15:04 +0000677
Gabor Greif1c80d112008-08-28 21:40:38 +0000678 if (UniquedVals[i&(Multiple-1)].getNode() == 0)
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000679 UniquedVals[i&(Multiple-1)] = N->getOperand(i);
680 else if (UniquedVals[i&(Multiple-1)] != N->getOperand(i))
Dan Gohman8181bd12008-07-27 21:46:04 +0000681 return SDValue(); // no match.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000682 }
Scott Michel91099d62009-02-17 22:15:04 +0000683
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000684 // Okay, if we reached this point, UniquedVals[0..Multiple-1] contains
685 // either constant or undef values that are identical for each chunk. See
686 // if these chunks can form into a larger vspltis*.
Scott Michel91099d62009-02-17 22:15:04 +0000687
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000688 // Check to see if all of the leading entries are either 0 or -1. If
689 // neither, then this won't fit into the immediate field.
690 bool LeadingZero = true;
691 bool LeadingOnes = true;
692 for (unsigned i = 0; i != Multiple-1; ++i) {
Gabor Greif1c80d112008-08-28 21:40:38 +0000693 if (UniquedVals[i].getNode() == 0) continue; // Must have been undefs.
Scott Michel91099d62009-02-17 22:15:04 +0000694
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000695 LeadingZero &= cast<ConstantSDNode>(UniquedVals[i])->isNullValue();
696 LeadingOnes &= cast<ConstantSDNode>(UniquedVals[i])->isAllOnesValue();
697 }
698 // Finally, check the least significant entry.
699 if (LeadingZero) {
Gabor Greif1c80d112008-08-28 21:40:38 +0000700 if (UniquedVals[Multiple-1].getNode() == 0)
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000701 return DAG.getTargetConstant(0, MVT::i32); // 0,0,0,undef
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000702 int Val = cast<ConstantSDNode>(UniquedVals[Multiple-1])->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000703 if (Val < 16)
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000704 return DAG.getTargetConstant(Val, MVT::i32); // 0,0,0,4 -> vspltisw(4)
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000705 }
706 if (LeadingOnes) {
Gabor Greif1c80d112008-08-28 21:40:38 +0000707 if (UniquedVals[Multiple-1].getNode() == 0)
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000708 return DAG.getTargetConstant(~0U, MVT::i32); // -1,-1,-1,undef
Dan Gohman40686732008-09-26 21:54:37 +0000709 int Val =cast<ConstantSDNode>(UniquedVals[Multiple-1])->getSExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000710 if (Val >= -16) // -1,-1,-1,-2 -> vspltisw(-2)
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000711 return DAG.getTargetConstant(Val, MVT::i32);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000712 }
Scott Michel91099d62009-02-17 22:15:04 +0000713
Dan Gohman8181bd12008-07-27 21:46:04 +0000714 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000715 }
Scott Michel91099d62009-02-17 22:15:04 +0000716
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000717 // Check to see if this buildvec has a single non-undef value in its elements.
718 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
719 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Gabor Greif1c80d112008-08-28 21:40:38 +0000720 if (OpVal.getNode() == 0)
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000721 OpVal = N->getOperand(i);
722 else if (OpVal != N->getOperand(i))
Dan Gohman8181bd12008-07-27 21:46:04 +0000723 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000724 }
Scott Michel91099d62009-02-17 22:15:04 +0000725
Gabor Greif1c80d112008-08-28 21:40:38 +0000726 if (OpVal.getNode() == 0) return SDValue(); // All UNDEF: use implicit def.
Scott Michel91099d62009-02-17 22:15:04 +0000727
Eli Friedmanb0a47802009-05-24 02:03:36 +0000728 unsigned ValSizeInBytes = EltSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000729 uint64_t Value = 0;
730 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000731 Value = CN->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000732 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000733 assert(CN->getValueType(0) == MVT::f32 && "Only one legal FP vector type!");
Dale Johannesendf8a8312007-08-31 04:03:46 +0000734 Value = FloatToBits(CN->getValueAPF().convertToFloat());
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000735 }
736
737 // If the splat value is larger than the element value, then we can never do
738 // this splat. The only case that we could fit the replicated bits into our
739 // immediate field for would be zero, and we prefer to use vxor for it.
Dan Gohman8181bd12008-07-27 21:46:04 +0000740 if (ValSizeInBytes < ByteSize) return SDValue();
Scott Michel91099d62009-02-17 22:15:04 +0000741
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000742 // If the element value is larger than the splat value, cut it in half and
743 // check to see if the two halves are equal. Continue doing this until we
744 // get to ByteSize. This allows us to handle 0x01010101 as 0x01.
745 while (ValSizeInBytes > ByteSize) {
746 ValSizeInBytes >>= 1;
Scott Michel91099d62009-02-17 22:15:04 +0000747
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000748 // If the top half equals the bottom half, we're still ok.
749 if (((Value >> (ValSizeInBytes*8)) & ((1 << (8*ValSizeInBytes))-1)) !=
750 (Value & ((1 << (8*ValSizeInBytes))-1)))
Dan Gohman8181bd12008-07-27 21:46:04 +0000751 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000752 }
753
754 // Properly sign extend the value.
755 int ShAmt = (4-ByteSize)*8;
756 int MaskVal = ((int)Value << ShAmt) >> ShAmt;
Scott Michel91099d62009-02-17 22:15:04 +0000757
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000758 // If this is zero, don't match, zero matches ISD::isBuildVectorAllZeros.
Dan Gohman8181bd12008-07-27 21:46:04 +0000759 if (MaskVal == 0) return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000760
761 // Finally, if this value fits in a 5 bit sext field, return it
762 if (((MaskVal << (32-5)) >> (32-5)) == MaskVal)
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000763 return DAG.getTargetConstant(MaskVal, MVT::i32);
Dan Gohman8181bd12008-07-27 21:46:04 +0000764 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000765}
766
767//===----------------------------------------------------------------------===//
768// Addressing Mode Selection
769//===----------------------------------------------------------------------===//
770
771/// isIntS16Immediate - This method tests to see if the node is either a 32-bit
772/// or 64-bit immediate, and if the value can be accurately represented as a
773/// sign extension from a 16-bit value. If so, this returns true and the
774/// immediate.
775static bool isIntS16Immediate(SDNode *N, short &Imm) {
776 if (N->getOpcode() != ISD::Constant)
777 return false;
Scott Michel91099d62009-02-17 22:15:04 +0000778
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000779 Imm = (short)cast<ConstantSDNode>(N)->getZExtValue();
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000780 if (N->getValueType(0) == MVT::i32)
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000781 return Imm == (int32_t)cast<ConstantSDNode>(N)->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000782 else
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000783 return Imm == (int64_t)cast<ConstantSDNode>(N)->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000784}
Dan Gohman8181bd12008-07-27 21:46:04 +0000785static bool isIntS16Immediate(SDValue Op, short &Imm) {
Gabor Greif1c80d112008-08-28 21:40:38 +0000786 return isIntS16Immediate(Op.getNode(), Imm);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000787}
788
789
790/// SelectAddressRegReg - Given the specified addressed, check to see if it
791/// can be represented as an indexed [r+r] operation. Returns false if it
792/// can be more efficiently represented with [r+imm].
Dan Gohman8181bd12008-07-27 21:46:04 +0000793bool PPCTargetLowering::SelectAddressRegReg(SDValue N, SDValue &Base,
794 SDValue &Index,
Dan Gohmanb9e10262009-01-15 16:29:45 +0000795 SelectionDAG &DAG) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000796 short imm = 0;
797 if (N.getOpcode() == ISD::ADD) {
798 if (isIntS16Immediate(N.getOperand(1), imm))
799 return false; // r+i
800 if (N.getOperand(1).getOpcode() == PPCISD::Lo)
801 return false; // r+i
Scott Michel91099d62009-02-17 22:15:04 +0000802
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000803 Base = N.getOperand(0);
804 Index = N.getOperand(1);
805 return true;
806 } else if (N.getOpcode() == ISD::OR) {
807 if (isIntS16Immediate(N.getOperand(1), imm))
808 return false; // r+i can fold it if we can.
Scott Michel91099d62009-02-17 22:15:04 +0000809
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000810 // If this is an or of disjoint bitfields, we can codegen this as an add
811 // (for better address arithmetic) if the LHS and RHS of the OR are provably
812 // disjoint.
Dan Gohman63f4e462008-02-27 01:23:58 +0000813 APInt LHSKnownZero, LHSKnownOne;
814 APInt RHSKnownZero, RHSKnownOne;
815 DAG.ComputeMaskedBits(N.getOperand(0),
Dan Gohmanc9cd46f2008-02-27 21:12:32 +0000816 APInt::getAllOnesValue(N.getOperand(0)
817 .getValueSizeInBits()),
Dan Gohman63f4e462008-02-27 01:23:58 +0000818 LHSKnownZero, LHSKnownOne);
Scott Michel91099d62009-02-17 22:15:04 +0000819
Dan Gohman63f4e462008-02-27 01:23:58 +0000820 if (LHSKnownZero.getBoolValue()) {
821 DAG.ComputeMaskedBits(N.getOperand(1),
Dan Gohmanc9cd46f2008-02-27 21:12:32 +0000822 APInt::getAllOnesValue(N.getOperand(1)
823 .getValueSizeInBits()),
Dan Gohman63f4e462008-02-27 01:23:58 +0000824 RHSKnownZero, RHSKnownOne);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000825 // If all of the bits are known zero on the LHS or RHS, the add won't
826 // carry.
Dan Gohmanc9cd46f2008-02-27 21:12:32 +0000827 if (~(LHSKnownZero | RHSKnownZero) == 0) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000828 Base = N.getOperand(0);
829 Index = N.getOperand(1);
830 return true;
831 }
832 }
833 }
Scott Michel91099d62009-02-17 22:15:04 +0000834
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000835 return false;
836}
837
838/// Returns true if the address N can be represented by a base register plus
839/// a signed 16-bit displacement [r+imm], and if it is not better
840/// represented as reg+reg.
Dan Gohman8181bd12008-07-27 21:46:04 +0000841bool PPCTargetLowering::SelectAddressRegImm(SDValue N, SDValue &Disp,
Dan Gohmanb9e10262009-01-15 16:29:45 +0000842 SDValue &Base,
843 SelectionDAG &DAG) const {
Dale Johannesen5d398a32009-02-06 19:16:40 +0000844 // FIXME dl should come from parent load or store, not from address
845 DebugLoc dl = N.getDebugLoc();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000846 // If this can be more profitably realized as r+r, fail.
847 if (SelectAddressRegReg(N, Disp, Base, DAG))
848 return false;
Scott Michel91099d62009-02-17 22:15:04 +0000849
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000850 if (N.getOpcode() == ISD::ADD) {
851 short imm = 0;
852 if (isIntS16Immediate(N.getOperand(1), imm)) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000853 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000854 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
855 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
856 } else {
857 Base = N.getOperand(0);
858 }
859 return true; // [r+i]
860 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
861 // Match LOAD (ADD (X, Lo(G))).
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000862 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000863 && "Cannot handle constant offsets yet!");
864 Disp = N.getOperand(1).getOperand(0); // The global address.
865 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
866 Disp.getOpcode() == ISD::TargetConstantPool ||
867 Disp.getOpcode() == ISD::TargetJumpTable);
868 Base = N.getOperand(0);
869 return true; // [&g+r]
870 }
871 } else if (N.getOpcode() == ISD::OR) {
872 short imm = 0;
873 if (isIntS16Immediate(N.getOperand(1), imm)) {
874 // If this is an or of disjoint bitfields, we can codegen this as an add
875 // (for better address arithmetic) if the LHS and RHS of the OR are
876 // provably disjoint.
Dan Gohman63f4e462008-02-27 01:23:58 +0000877 APInt LHSKnownZero, LHSKnownOne;
878 DAG.ComputeMaskedBits(N.getOperand(0),
Bill Wendlinga77e9f02008-03-24 23:16:37 +0000879 APInt::getAllOnesValue(N.getOperand(0)
880 .getValueSizeInBits()),
Dan Gohman63f4e462008-02-27 01:23:58 +0000881 LHSKnownZero, LHSKnownOne);
Bill Wendlinga77e9f02008-03-24 23:16:37 +0000882
Dan Gohman63f4e462008-02-27 01:23:58 +0000883 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000884 // If all of the bits are known zero on the LHS or RHS, the add won't
885 // carry.
886 Base = N.getOperand(0);
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000887 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000888 return true;
889 }
890 }
891 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
892 // Loading from a constant address.
Scott Michel91099d62009-02-17 22:15:04 +0000893
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000894 // If this address fits entirely in a 16-bit sext immediate field, codegen
895 // this as "d, 0"
896 short Imm;
897 if (isIntS16Immediate(CN, Imm)) {
898 Disp = DAG.getTargetConstant(Imm, CN->getValueType(0));
899 Base = DAG.getRegister(PPC::R0, CN->getValueType(0));
900 return true;
901 }
902
903 // Handle 32-bit sext immediates with LIS + addr mode.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000904 if (CN->getValueType(0) == MVT::i32 ||
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000905 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) {
906 int Addr = (int)CN->getZExtValue();
Scott Michel91099d62009-02-17 22:15:04 +0000907
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000908 // Otherwise, break this down into an LIS + disp.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000909 Disp = DAG.getTargetConstant((short)Addr, MVT::i32);
Scott Michel91099d62009-02-17 22:15:04 +0000910
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000911 Base = DAG.getTargetConstant((Addr - (signed short)Addr) >> 16, MVT::i32);
912 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman61fda0d2009-09-25 18:54:59 +0000913 Base = SDValue(DAG.getMachineNode(Opc, dl, CN->getValueType(0), Base), 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000914 return true;
915 }
916 }
Scott Michel91099d62009-02-17 22:15:04 +0000917
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000918 Disp = DAG.getTargetConstant(0, getPointerTy());
919 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
920 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
921 else
922 Base = N;
923 return true; // [r+0]
924}
925
926/// SelectAddressRegRegOnly - Given the specified addressed, force it to be
927/// represented as an indexed [r+r] operation.
Dan Gohman8181bd12008-07-27 21:46:04 +0000928bool PPCTargetLowering::SelectAddressRegRegOnly(SDValue N, SDValue &Base,
929 SDValue &Index,
Dan Gohmanb9e10262009-01-15 16:29:45 +0000930 SelectionDAG &DAG) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000931 // Check to see if we can easily represent this as an [r+r] address. This
932 // will fail if it thinks that the address is more profitably represented as
933 // reg+imm, e.g. where imm = 0.
934 if (SelectAddressRegReg(N, Base, Index, DAG))
935 return true;
Scott Michel91099d62009-02-17 22:15:04 +0000936
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000937 // If the operand is an addition, always emit this as [r+r], since this is
938 // better (for code size, and execution, as the memop does the add for free)
939 // than emitting an explicit add.
940 if (N.getOpcode() == ISD::ADD) {
941 Base = N.getOperand(0);
942 Index = N.getOperand(1);
943 return true;
944 }
Scott Michel91099d62009-02-17 22:15:04 +0000945
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000946 // Otherwise, do it the hard way, using R0 as the base register.
947 Base = DAG.getRegister(PPC::R0, N.getValueType());
948 Index = N;
949 return true;
950}
951
952/// SelectAddressRegImmShift - Returns true if the address N can be
953/// represented by a base register plus a signed 14-bit displacement
954/// [r+imm*4]. Suitable for use by STD and friends.
Dan Gohman8181bd12008-07-27 21:46:04 +0000955bool PPCTargetLowering::SelectAddressRegImmShift(SDValue N, SDValue &Disp,
956 SDValue &Base,
Dan Gohmanb9e10262009-01-15 16:29:45 +0000957 SelectionDAG &DAG) const {
Dale Johannesen5d398a32009-02-06 19:16:40 +0000958 // FIXME dl should come from the parent load or store, not the address
959 DebugLoc dl = N.getDebugLoc();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000960 // If this can be more profitably realized as r+r, fail.
961 if (SelectAddressRegReg(N, Disp, Base, DAG))
962 return false;
Scott Michel91099d62009-02-17 22:15:04 +0000963
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000964 if (N.getOpcode() == ISD::ADD) {
965 short imm = 0;
966 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000967 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000968 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
969 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
970 } else {
971 Base = N.getOperand(0);
972 }
973 return true; // [r+i]
974 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
975 // Match LOAD (ADD (X, Lo(G))).
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000976 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000977 && "Cannot handle constant offsets yet!");
978 Disp = N.getOperand(1).getOperand(0); // The global address.
979 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
980 Disp.getOpcode() == ISD::TargetConstantPool ||
981 Disp.getOpcode() == ISD::TargetJumpTable);
982 Base = N.getOperand(0);
983 return true; // [&g+r]
984 }
985 } else if (N.getOpcode() == ISD::OR) {
986 short imm = 0;
987 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
988 // If this is an or of disjoint bitfields, we can codegen this as an add
989 // (for better address arithmetic) if the LHS and RHS of the OR are
990 // provably disjoint.
Dan Gohman63f4e462008-02-27 01:23:58 +0000991 APInt LHSKnownZero, LHSKnownOne;
992 DAG.ComputeMaskedBits(N.getOperand(0),
Bill Wendlinga77e9f02008-03-24 23:16:37 +0000993 APInt::getAllOnesValue(N.getOperand(0)
994 .getValueSizeInBits()),
Dan Gohman63f4e462008-02-27 01:23:58 +0000995 LHSKnownZero, LHSKnownOne);
996 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000997 // If all of the bits are known zero on the LHS or RHS, the add won't
998 // carry.
999 Base = N.getOperand(0);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001000 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001001 return true;
1002 }
1003 }
1004 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
1005 // Loading from a constant address. Verify low two bits are clear.
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00001006 if ((CN->getZExtValue() & 3) == 0) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001007 // If this address fits entirely in a 14-bit sext immediate field, codegen
1008 // this as "d, 0"
1009 short Imm;
1010 if (isIntS16Immediate(CN, Imm)) {
1011 Disp = DAG.getTargetConstant((unsigned short)Imm >> 2, getPointerTy());
1012 Base = DAG.getRegister(PPC::R0, CN->getValueType(0));
1013 return true;
1014 }
Scott Michel91099d62009-02-17 22:15:04 +00001015
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001016 // Fold the low-part of 32-bit absolute addresses into addr mode.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001017 if (CN->getValueType(0) == MVT::i32 ||
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00001018 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) {
1019 int Addr = (int)CN->getZExtValue();
Scott Michel91099d62009-02-17 22:15:04 +00001020
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001021 // Otherwise, break this down into an LIS + disp.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001022 Disp = DAG.getTargetConstant((short)Addr >> 2, MVT::i32);
1023 Base = DAG.getTargetConstant((Addr-(signed short)Addr) >> 16, MVT::i32);
1024 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman61fda0d2009-09-25 18:54:59 +00001025 Base = SDValue(DAG.getMachineNode(Opc, dl, CN->getValueType(0), Base),0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001026 return true;
1027 }
1028 }
1029 }
Scott Michel91099d62009-02-17 22:15:04 +00001030
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001031 Disp = DAG.getTargetConstant(0, getPointerTy());
1032 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
1033 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1034 else
1035 Base = N;
1036 return true; // [r+0]
1037}
1038
1039
1040/// getPreIndexedAddressParts - returns true by value, base pointer and
1041/// offset pointer and addressing mode by reference if the node's address
1042/// can be legally represented as pre-indexed load / store address.
Dan Gohman8181bd12008-07-27 21:46:04 +00001043bool PPCTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
1044 SDValue &Offset,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001045 ISD::MemIndexedMode &AM,
Dan Gohmanb9e10262009-01-15 16:29:45 +00001046 SelectionDAG &DAG) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001047 // Disabled by default for now.
1048 if (!EnablePPCPreinc) return false;
Scott Michel91099d62009-02-17 22:15:04 +00001049
Dan Gohman8181bd12008-07-27 21:46:04 +00001050 SDValue Ptr;
Owen Andersonac9de032009-08-10 22:56:29 +00001051 EVT VT;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001052 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
1053 Ptr = LD->getBasePtr();
Dan Gohman9a4c92c2008-01-30 00:15:11 +00001054 VT = LD->getMemoryVT();
Scott Michel91099d62009-02-17 22:15:04 +00001055
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001056 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
1057 ST = ST;
1058 Ptr = ST->getBasePtr();
Dan Gohman9a4c92c2008-01-30 00:15:11 +00001059 VT = ST->getMemoryVT();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001060 } else
1061 return false;
1062
1063 // PowerPC doesn't have preinc load/store instructions for vectors.
Duncan Sands92c43912008-06-06 12:08:01 +00001064 if (VT.isVector())
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001065 return false;
Scott Michel91099d62009-02-17 22:15:04 +00001066
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001067 // TODO: Check reg+reg first.
Scott Michel91099d62009-02-17 22:15:04 +00001068
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001069 // LDU/STU use reg+imm*4, others use reg+imm.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001070 if (VT != MVT::i64) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001071 // reg + imm
1072 if (!SelectAddressRegImm(Ptr, Offset, Base, DAG))
1073 return false;
1074 } else {
1075 // reg + imm * 4.
1076 if (!SelectAddressRegImmShift(Ptr, Offset, Base, DAG))
1077 return false;
1078 }
1079
1080 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
1081 // PPC64 doesn't have lwau, but it does have lwaux. Reject preinc load of
1082 // sext i32 to i64 when addr mode is r+i.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001083 if (LD->getValueType(0) == MVT::i64 && LD->getMemoryVT() == MVT::i32 &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001084 LD->getExtensionType() == ISD::SEXTLOAD &&
1085 isa<ConstantSDNode>(Offset))
1086 return false;
Scott Michel91099d62009-02-17 22:15:04 +00001087 }
1088
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001089 AM = ISD::PRE_INC;
1090 return true;
1091}
1092
1093//===----------------------------------------------------------------------===//
1094// LowerOperation implementation
1095//===----------------------------------------------------------------------===//
1096
Scott Michel91099d62009-02-17 22:15:04 +00001097SDValue PPCTargetLowering::LowerConstantPool(SDValue Op,
Dan Gohmandbb121b2010-04-17 15:26:15 +00001098 SelectionDAG &DAG) const {
Owen Andersonac9de032009-08-10 22:56:29 +00001099 EVT PtrVT = Op.getValueType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001100 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman36c56d02010-04-15 01:51:59 +00001101 const Constant *C = CP->getConstVal();
Dan Gohman8181bd12008-07-27 21:46:04 +00001102 SDValue CPI = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment());
1103 SDValue Zero = DAG.getConstant(0, PtrVT);
Dale Johannesen175fdef2009-02-06 21:50:26 +00001104 // FIXME there isn't really any debug info here
1105 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001106
1107 const TargetMachine &TM = DAG.getTarget();
Scott Michel91099d62009-02-17 22:15:04 +00001108
Dale Johannesen175fdef2009-02-06 21:50:26 +00001109 SDValue Hi = DAG.getNode(PPCISD::Hi, dl, PtrVT, CPI, Zero);
1110 SDValue Lo = DAG.getNode(PPCISD::Lo, dl, PtrVT, CPI, Zero);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001111
1112 // If this is a non-darwin platform, we don't support non-static relo models
1113 // yet.
1114 if (TM.getRelocationModel() == Reloc::Static ||
1115 !TM.getSubtarget<PPCSubtarget>().isDarwin()) {
1116 // Generate non-pic code that has direct accesses to the constant pool.
1117 // The address of the global is just (hi(&g)+lo(&g)).
Dale Johannesen175fdef2009-02-06 21:50:26 +00001118 return DAG.getNode(ISD::ADD, dl, PtrVT, Hi, Lo);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001119 }
Scott Michel91099d62009-02-17 22:15:04 +00001120
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001121 if (TM.getRelocationModel() == Reloc::PIC_) {
1122 // With PIC, the first instruction is actually "GR+hi(&G)".
Dale Johannesen175fdef2009-02-06 21:50:26 +00001123 Hi = DAG.getNode(ISD::ADD, dl, PtrVT,
Scott Michel91099d62009-02-17 22:15:04 +00001124 DAG.getNode(PPCISD::GlobalBaseReg,
Chris Lattnerd2c680b2010-04-02 20:16:16 +00001125 DebugLoc(), PtrVT), Hi);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001126 }
Scott Michel91099d62009-02-17 22:15:04 +00001127
Dale Johannesen175fdef2009-02-06 21:50:26 +00001128 Lo = DAG.getNode(ISD::ADD, dl, PtrVT, Hi, Lo);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001129 return Lo;
1130}
1131
Dan Gohmandbb121b2010-04-17 15:26:15 +00001132SDValue PPCTargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Owen Andersonac9de032009-08-10 22:56:29 +00001133 EVT PtrVT = Op.getValueType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001134 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Dan Gohman8181bd12008-07-27 21:46:04 +00001135 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT);
1136 SDValue Zero = DAG.getConstant(0, PtrVT);
Dale Johannesen175fdef2009-02-06 21:50:26 +00001137 // FIXME there isn't really any debug loc here
1138 DebugLoc dl = Op.getDebugLoc();
Scott Michel91099d62009-02-17 22:15:04 +00001139
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001140 const TargetMachine &TM = DAG.getTarget();
1141
Dale Johannesen175fdef2009-02-06 21:50:26 +00001142 SDValue Hi = DAG.getNode(PPCISD::Hi, dl, PtrVT, JTI, Zero);
1143 SDValue Lo = DAG.getNode(PPCISD::Lo, dl, PtrVT, JTI, Zero);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001144
1145 // If this is a non-darwin platform, we don't support non-static relo models
1146 // yet.
1147 if (TM.getRelocationModel() == Reloc::Static ||
1148 !TM.getSubtarget<PPCSubtarget>().isDarwin()) {
1149 // Generate non-pic code that has direct accesses to the constant pool.
1150 // The address of the global is just (hi(&g)+lo(&g)).
Dale Johannesen175fdef2009-02-06 21:50:26 +00001151 return DAG.getNode(ISD::ADD, dl, PtrVT, Hi, Lo);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001152 }
Scott Michel91099d62009-02-17 22:15:04 +00001153
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001154 if (TM.getRelocationModel() == Reloc::PIC_) {
1155 // With PIC, the first instruction is actually "GR+hi(&G)".
Dale Johannesen175fdef2009-02-06 21:50:26 +00001156 Hi = DAG.getNode(ISD::ADD, dl, PtrVT,
Scott Michel91099d62009-02-17 22:15:04 +00001157 DAG.getNode(PPCISD::GlobalBaseReg,
Chris Lattnerd2c680b2010-04-02 20:16:16 +00001158 DebugLoc(), PtrVT), Hi);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001159 }
Scott Michel91099d62009-02-17 22:15:04 +00001160
Dale Johannesen175fdef2009-02-06 21:50:26 +00001161 Lo = DAG.getNode(ISD::ADD, dl, PtrVT, Hi, Lo);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001162 return Lo;
1163}
1164
Scott Michel91099d62009-02-17 22:15:04 +00001165SDValue PPCTargetLowering::LowerGlobalTLSAddress(SDValue Op,
Dan Gohmandbb121b2010-04-17 15:26:15 +00001166 SelectionDAG &DAG) const {
Edwin Törökbd448e32009-07-14 16:55:14 +00001167 llvm_unreachable("TLS not implemented for PPC.");
Dan Gohman8181bd12008-07-27 21:46:04 +00001168 return SDValue(); // Not reached
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001169}
1170
Dan Gohmandbb121b2010-04-17 15:26:15 +00001171SDValue PPCTargetLowering::LowerBlockAddress(SDValue Op,
1172 SelectionDAG &DAG) const {
Bob Wilsone8cbca92009-11-04 21:31:18 +00001173 EVT PtrVT = Op.getValueType();
1174 DebugLoc DL = Op.getDebugLoc();
1175
Dan Gohman36c56d02010-04-15 01:51:59 +00001176 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Dan Gohman885793b2009-11-20 23:18:13 +00001177 SDValue TgtBA = DAG.getBlockAddress(BA, PtrVT, /*isTarget=*/true);
Bob Wilsone8cbca92009-11-04 21:31:18 +00001178 SDValue Zero = DAG.getConstant(0, PtrVT);
1179 SDValue Hi = DAG.getNode(PPCISD::Hi, DL, PtrVT, TgtBA, Zero);
1180 SDValue Lo = DAG.getNode(PPCISD::Lo, DL, PtrVT, TgtBA, Zero);
1181
1182 // If this is a non-darwin platform, we don't support non-static relo models
1183 // yet.
1184 const TargetMachine &TM = DAG.getTarget();
1185 if (TM.getRelocationModel() == Reloc::Static ||
1186 !TM.getSubtarget<PPCSubtarget>().isDarwin()) {
1187 // Generate non-pic code that has direct accesses to globals.
1188 // The address of the global is just (hi(&g)+lo(&g)).
1189 return DAG.getNode(ISD::ADD, DL, PtrVT, Hi, Lo);
1190 }
1191
1192 if (TM.getRelocationModel() == Reloc::PIC_) {
1193 // With PIC, the first instruction is actually "GR+hi(&G)".
1194 Hi = DAG.getNode(ISD::ADD, DL, PtrVT,
1195 DAG.getNode(PPCISD::GlobalBaseReg,
Chris Lattnerd2c680b2010-04-02 20:16:16 +00001196 DebugLoc(), PtrVT), Hi);
Bob Wilsone8cbca92009-11-04 21:31:18 +00001197 }
1198
1199 return DAG.getNode(ISD::ADD, DL, PtrVT, Hi, Lo);
1200}
1201
Scott Michel91099d62009-02-17 22:15:04 +00001202SDValue PPCTargetLowering::LowerGlobalAddress(SDValue Op,
Dan Gohmandbb121b2010-04-17 15:26:15 +00001203 SelectionDAG &DAG) const {
Owen Andersonac9de032009-08-10 22:56:29 +00001204 EVT PtrVT = Op.getValueType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001205 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
Dan Gohman36c56d02010-04-15 01:51:59 +00001206 const GlobalValue *GV = GSDN->getGlobal();
Dan Gohman8181bd12008-07-27 21:46:04 +00001207 SDValue GA = DAG.getTargetGlobalAddress(GV, PtrVT, GSDN->getOffset());
Dan Gohman8181bd12008-07-27 21:46:04 +00001208 SDValue Zero = DAG.getConstant(0, PtrVT);
Dale Johannesen175fdef2009-02-06 21:50:26 +00001209 // FIXME there isn't really any debug info here
Dale Johannesenea996922009-02-04 20:06:27 +00001210 DebugLoc dl = GSDN->getDebugLoc();
Scott Michel91099d62009-02-17 22:15:04 +00001211
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001212 const TargetMachine &TM = DAG.getTarget();
1213
Tilmann Scheller72cf2812009-08-15 11:54:46 +00001214 // 64-bit SVR4 ABI code is always position-independent.
1215 // The actual address of the GlobalValue is stored in the TOC.
1216 if (PPCSubTarget.isSVR4ABI() && PPCSubTarget.isPPC64()) {
1217 return DAG.getNode(PPCISD::TOC_ENTRY, dl, MVT::i64, GA,
1218 DAG.getRegister(PPC::X2, MVT::i64));
1219 }
1220
Dale Johannesenea996922009-02-04 20:06:27 +00001221 SDValue Hi = DAG.getNode(PPCISD::Hi, dl, PtrVT, GA, Zero);
1222 SDValue Lo = DAG.getNode(PPCISD::Lo, dl, PtrVT, GA, Zero);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001223
1224 // If this is a non-darwin platform, we don't support non-static relo models
1225 // yet.
1226 if (TM.getRelocationModel() == Reloc::Static ||
1227 !TM.getSubtarget<PPCSubtarget>().isDarwin()) {
1228 // Generate non-pic code that has direct accesses to globals.
1229 // The address of the global is just (hi(&g)+lo(&g)).
Dale Johannesenea996922009-02-04 20:06:27 +00001230 return DAG.getNode(ISD::ADD, dl, PtrVT, Hi, Lo);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001231 }
Scott Michel91099d62009-02-17 22:15:04 +00001232
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001233 if (TM.getRelocationModel() == Reloc::PIC_) {
1234 // With PIC, the first instruction is actually "GR+hi(&G)".
Dale Johannesenea996922009-02-04 20:06:27 +00001235 Hi = DAG.getNode(ISD::ADD, dl, PtrVT,
Scott Michel91099d62009-02-17 22:15:04 +00001236 DAG.getNode(PPCISD::GlobalBaseReg,
Chris Lattnerd2c680b2010-04-02 20:16:16 +00001237 DebugLoc(), PtrVT), Hi);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001238 }
Scott Michel91099d62009-02-17 22:15:04 +00001239
Dale Johannesenea996922009-02-04 20:06:27 +00001240 Lo = DAG.getNode(ISD::ADD, dl, PtrVT, Hi, Lo);
Scott Michel91099d62009-02-17 22:15:04 +00001241
Daniel Dunbarb711cf02009-08-02 22:11:08 +00001242 if (!TM.getSubtarget<PPCSubtarget>().hasLazyResolverStub(GV, TM))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001243 return Lo;
Scott Michel91099d62009-02-17 22:15:04 +00001244
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001245 // If the global is weak or external, we have to go through the lazy
1246 // resolution stub.
David Greeneb4f2ef62010-02-15 16:56:53 +00001247 return DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Lo, NULL, 0,
1248 false, false, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001249}
1250
Dan Gohmandbb121b2010-04-17 15:26:15 +00001251SDValue PPCTargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001252 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00001253 DebugLoc dl = Op.getDebugLoc();
Scott Michel91099d62009-02-17 22:15:04 +00001254
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001255 // If we're comparing for equality to zero, expose the fact that this is
1256 // implented as a ctlz/srl pair on ppc, so that the dag combiner can
1257 // fold the new nodes.
1258 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
1259 if (C->isNullValue() && CC == ISD::SETEQ) {
Owen Andersonac9de032009-08-10 22:56:29 +00001260 EVT VT = Op.getOperand(0).getValueType();
Dan Gohman8181bd12008-07-27 21:46:04 +00001261 SDValue Zext = Op.getOperand(0);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001262 if (VT.bitsLT(MVT::i32)) {
1263 VT = MVT::i32;
Dale Johannesen85fc0932009-02-04 01:48:28 +00001264 Zext = DAG.getNode(ISD::ZERO_EXTEND, dl, VT, Op.getOperand(0));
Scott Michel91099d62009-02-17 22:15:04 +00001265 }
Duncan Sands92c43912008-06-06 12:08:01 +00001266 unsigned Log2b = Log2_32(VT.getSizeInBits());
Dale Johannesen85fc0932009-02-04 01:48:28 +00001267 SDValue Clz = DAG.getNode(ISD::CTLZ, dl, VT, Zext);
1268 SDValue Scc = DAG.getNode(ISD::SRL, dl, VT, Clz,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001269 DAG.getConstant(Log2b, MVT::i32));
1270 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Scc);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001271 }
Scott Michel91099d62009-02-17 22:15:04 +00001272 // Leave comparisons against 0 and -1 alone for now, since they're usually
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001273 // optimized. FIXME: revisit this when we can custom lower all setcc
1274 // optimizations.
1275 if (C->isAllOnesValue() || C->isNullValue())
Dan Gohman8181bd12008-07-27 21:46:04 +00001276 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001277 }
Scott Michel91099d62009-02-17 22:15:04 +00001278
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001279 // If we have an integer seteq/setne, turn it into a compare against zero
1280 // by xor'ing the rhs with the lhs, which is faster than setting a
1281 // condition register, reading it back out, and masking the correct bit. The
1282 // normal approach here uses sub to do this instead of xor. Using xor exposes
1283 // the result to other bit-twiddling opportunities.
Owen Andersonac9de032009-08-10 22:56:29 +00001284 EVT LHSVT = Op.getOperand(0).getValueType();
Duncan Sands92c43912008-06-06 12:08:01 +00001285 if (LHSVT.isInteger() && (CC == ISD::SETEQ || CC == ISD::SETNE)) {
Owen Andersonac9de032009-08-10 22:56:29 +00001286 EVT VT = Op.getValueType();
Scott Michel91099d62009-02-17 22:15:04 +00001287 SDValue Sub = DAG.getNode(ISD::XOR, dl, LHSVT, Op.getOperand(0),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001288 Op.getOperand(1));
Dale Johannesen85fc0932009-02-04 01:48:28 +00001289 return DAG.getSetCC(dl, VT, Sub, DAG.getConstant(0, LHSVT), CC);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001290 }
Dan Gohman8181bd12008-07-27 21:46:04 +00001291 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001292}
1293
Dan Gohman8181bd12008-07-27 21:46:04 +00001294SDValue PPCTargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG,
Dan Gohmandbb121b2010-04-17 15:26:15 +00001295 const PPCSubtarget &Subtarget) const {
Scott Michel91099d62009-02-17 22:15:04 +00001296
Edwin Törökbd448e32009-07-14 16:55:14 +00001297 llvm_unreachable("VAARG not yet implemented for the SVR4 ABI!");
Dan Gohman8181bd12008-07-27 21:46:04 +00001298 return SDValue(); // Not reached
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001299}
1300
Dan Gohmandbb121b2010-04-17 15:26:15 +00001301SDValue PPCTargetLowering::LowerTRAMPOLINE(SDValue Op,
1302 SelectionDAG &DAG) const {
Bill Wendling2c394b62008-09-17 00:30:57 +00001303 SDValue Chain = Op.getOperand(0);
1304 SDValue Trmp = Op.getOperand(1); // trampoline
1305 SDValue FPtr = Op.getOperand(2); // nested function
1306 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00001307 DebugLoc dl = Op.getDebugLoc();
Bill Wendling2c394b62008-09-17 00:30:57 +00001308
Owen Andersonac9de032009-08-10 22:56:29 +00001309 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001310 bool isPPC64 = (PtrVT == MVT::i64);
Bill Wendling2c394b62008-09-17 00:30:57 +00001311 const Type *IntPtrTy =
Owen Anderson35b47072009-08-13 21:58:54 +00001312 DAG.getTargetLoweringInfo().getTargetData()->getIntPtrType(
1313 *DAG.getContext());
Bill Wendling2c394b62008-09-17 00:30:57 +00001314
Scott Michel91099d62009-02-17 22:15:04 +00001315 TargetLowering::ArgListTy Args;
Bill Wendling2c394b62008-09-17 00:30:57 +00001316 TargetLowering::ArgListEntry Entry;
1317
1318 Entry.Ty = IntPtrTy;
1319 Entry.Node = Trmp; Args.push_back(Entry);
1320
1321 // TrampSize == (isPPC64 ? 48 : 40);
1322 Entry.Node = DAG.getConstant(isPPC64 ? 48 : 40,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001323 isPPC64 ? MVT::i64 : MVT::i32);
Bill Wendling2c394b62008-09-17 00:30:57 +00001324 Args.push_back(Entry);
1325
1326 Entry.Node = FPtr; Args.push_back(Entry);
1327 Entry.Node = Nest; Args.push_back(Entry);
Scott Michel91099d62009-02-17 22:15:04 +00001328
Bill Wendling2c394b62008-09-17 00:30:57 +00001329 // Lower to a call to __trampoline_setup(Trmp, TrampSize, FPtr, ctx_reg)
1330 std::pair<SDValue, SDValue> CallResult =
Owen Anderson77f4eb52009-08-12 00:36:31 +00001331 LowerCallTo(Chain, Op.getValueType().getTypeForEVT(*DAG.getContext()),
Owen Andersona0167022009-07-09 17:57:24 +00001332 false, false, false, false, 0, CallingConv::C, false,
Dan Gohman9178de12009-08-05 01:29:28 +00001333 /*isReturnValueUsed=*/true,
Bill Wendling2c394b62008-09-17 00:30:57 +00001334 DAG.getExternalSymbol("__trampoline_setup", PtrVT),
Bill Wendling1ca34452010-03-02 01:55:18 +00001335 Args, DAG, dl);
Bill Wendling2c394b62008-09-17 00:30:57 +00001336
1337 SDValue Ops[] =
1338 { CallResult.first, CallResult.second };
1339
Dale Johannesen2bfdee32009-02-05 00:20:09 +00001340 return DAG.getMergeValues(Ops, 2, dl);
Bill Wendling2c394b62008-09-17 00:30:57 +00001341}
1342
Dan Gohman8181bd12008-07-27 21:46:04 +00001343SDValue PPCTargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG,
Dan Gohmandbb121b2010-04-17 15:26:15 +00001344 const PPCSubtarget &Subtarget) const {
Dan Gohmand80404c2010-04-17 14:41:14 +00001345 MachineFunction &MF = DAG.getMachineFunction();
1346 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
1347
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00001348 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001349
Tilmann Scheller72cf2812009-08-15 11:54:46 +00001350 if (Subtarget.isDarwinABI() || Subtarget.isPPC64()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001351 // vastart just stores the address of the VarArgsFrameIndex slot into the
1352 // memory location argument.
Owen Andersonac9de032009-08-10 22:56:29 +00001353 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohmand80404c2010-04-17 14:41:14 +00001354 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Dan Gohman12a9c082008-02-06 22:27:42 +00001355 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
David Greeneb4f2ef62010-02-15 16:56:53 +00001356 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0,
1357 false, false, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001358 }
1359
Tilmann Scheller72cf2812009-08-15 11:54:46 +00001360 // For the 32-bit SVR4 ABI we follow the layout of the va_list struct.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001361 // We suppose the given va_list is already allocated.
1362 //
1363 // typedef struct {
1364 // char gpr; /* index into the array of 8 GPRs
1365 // * stored in the register save area
1366 // * gpr=0 corresponds to r3,
1367 // * gpr=1 to r4, etc.
1368 // */
1369 // char fpr; /* index into the array of 8 FPRs
1370 // * stored in the register save area
1371 // * fpr=0 corresponds to f1,
1372 // * fpr=1 to f2, etc.
1373 // */
1374 // char *overflow_arg_area;
1375 // /* location on stack that holds
1376 // * the next overflow argument
1377 // */
1378 // char *reg_save_area;
1379 // /* where r3:r10 and f1:f8 (if saved)
1380 // * are stored
1381 // */
1382 // } va_list[1];
1383
1384
Dan Gohmand80404c2010-04-17 14:41:14 +00001385 SDValue ArgGPR = DAG.getConstant(FuncInfo->getVarArgsNumGPR(), MVT::i32);
1386 SDValue ArgFPR = DAG.getConstant(FuncInfo->getVarArgsNumFPR(), MVT::i32);
Scott Michel91099d62009-02-17 22:15:04 +00001387
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001388
Owen Andersonac9de032009-08-10 22:56:29 +00001389 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michel91099d62009-02-17 22:15:04 +00001390
Dan Gohmand80404c2010-04-17 14:41:14 +00001391 SDValue StackOffsetFI = DAG.getFrameIndex(FuncInfo->getVarArgsStackOffset(),
1392 PtrVT);
1393 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
1394 PtrVT);
Scott Michel91099d62009-02-17 22:15:04 +00001395
Duncan Sands92c43912008-06-06 12:08:01 +00001396 uint64_t FrameOffset = PtrVT.getSizeInBits()/8;
Dan Gohman8181bd12008-07-27 21:46:04 +00001397 SDValue ConstFrameOffset = DAG.getConstant(FrameOffset, PtrVT);
Dan Gohman12a9c082008-02-06 22:27:42 +00001398
Duncan Sands92c43912008-06-06 12:08:01 +00001399 uint64_t StackOffset = PtrVT.getSizeInBits()/8 - 1;
Dan Gohman8181bd12008-07-27 21:46:04 +00001400 SDValue ConstStackOffset = DAG.getConstant(StackOffset, PtrVT);
Dan Gohman12a9c082008-02-06 22:27:42 +00001401
1402 uint64_t FPROffset = 1;
Dan Gohman8181bd12008-07-27 21:46:04 +00001403 SDValue ConstFPROffset = DAG.getConstant(FPROffset, PtrVT);
Scott Michel91099d62009-02-17 22:15:04 +00001404
Dan Gohman12a9c082008-02-06 22:27:42 +00001405 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Scott Michel91099d62009-02-17 22:15:04 +00001406
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001407 // Store first byte : number of int regs
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +00001408 SDValue firstStore = DAG.getTruncStore(Op.getOperand(0), dl, ArgGPR,
David Greeneb4f2ef62010-02-15 16:56:53 +00001409 Op.getOperand(1), SV, 0, MVT::i8,
1410 false, false, 0);
Dan Gohman12a9c082008-02-06 22:27:42 +00001411 uint64_t nextOffset = FPROffset;
Dale Johannesenea996922009-02-04 20:06:27 +00001412 SDValue nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, Op.getOperand(1),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001413 ConstFPROffset);
Scott Michel91099d62009-02-17 22:15:04 +00001414
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001415 // Store second byte : number of float regs
Dan Gohman8181bd12008-07-27 21:46:04 +00001416 SDValue secondStore =
David Greeneb4f2ef62010-02-15 16:56:53 +00001417 DAG.getTruncStore(firstStore, dl, ArgFPR, nextPtr, SV, nextOffset, MVT::i8,
1418 false, false, 0);
Dan Gohman12a9c082008-02-06 22:27:42 +00001419 nextOffset += StackOffset;
Dale Johannesenea996922009-02-04 20:06:27 +00001420 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstStackOffset);
Scott Michel91099d62009-02-17 22:15:04 +00001421
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001422 // Store second word : arguments given on stack
Dan Gohman8181bd12008-07-27 21:46:04 +00001423 SDValue thirdStore =
David Greeneb4f2ef62010-02-15 16:56:53 +00001424 DAG.getStore(secondStore, dl, StackOffsetFI, nextPtr, SV, nextOffset,
1425 false, false, 0);
Dan Gohman12a9c082008-02-06 22:27:42 +00001426 nextOffset += FrameOffset;
Dale Johannesenea996922009-02-04 20:06:27 +00001427 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstFrameOffset);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001428
1429 // Store third word : arguments given in registers
David Greeneb4f2ef62010-02-15 16:56:53 +00001430 return DAG.getStore(thirdStore, dl, FR, nextPtr, SV, nextOffset,
1431 false, false, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001432
1433}
1434
1435#include "PPCGenCallingConv.inc"
1436
Owen Andersonac9de032009-08-10 22:56:29 +00001437static bool CC_PPC_SVR4_Custom_Dummy(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +00001438 CCValAssign::LocInfo &LocInfo,
1439 ISD::ArgFlagsTy &ArgFlags,
1440 CCState &State) {
1441 return true;
1442}
1443
Owen Andersonac9de032009-08-10 22:56:29 +00001444static bool CC_PPC_SVR4_Custom_AlignArgRegs(unsigned &ValNo, EVT &ValVT,
1445 EVT &LocVT,
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +00001446 CCValAssign::LocInfo &LocInfo,
1447 ISD::ArgFlagsTy &ArgFlags,
1448 CCState &State) {
1449 static const unsigned ArgRegs[] = {
1450 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1451 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1452 };
1453 const unsigned NumArgRegs = array_lengthof(ArgRegs);
1454
1455 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
1456
1457 // Skip one register if the first unallocated register has an even register
1458 // number and there are still argument registers available which have not been
1459 // allocated yet. RegNum is actually an index into ArgRegs, which means we
1460 // need to skip a register if RegNum is odd.
1461 if (RegNum != NumArgRegs && RegNum % 2 == 1) {
1462 State.AllocateReg(ArgRegs[RegNum]);
1463 }
1464
1465 // Always return false here, as this function only makes sure that the first
1466 // unallocated register has an odd register number and does not actually
1467 // allocate a register for the current argument.
1468 return false;
1469}
1470
Owen Andersonac9de032009-08-10 22:56:29 +00001471static bool CC_PPC_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, EVT &ValVT,
1472 EVT &LocVT,
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +00001473 CCValAssign::LocInfo &LocInfo,
1474 ISD::ArgFlagsTy &ArgFlags,
1475 CCState &State) {
1476 static const unsigned ArgRegs[] = {
1477 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1478 PPC::F8
1479 };
1480
1481 const unsigned NumArgRegs = array_lengthof(ArgRegs);
1482
1483 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
1484
1485 // If there is only one Floating-point register left we need to put both f64
1486 // values of a split ppc_fp128 value on the stack.
1487 if (RegNum != NumArgRegs && ArgRegs[RegNum] == PPC::F8) {
1488 State.AllocateReg(ArgRegs[RegNum]);
1489 }
1490
1491 // Always return false here, as this function only makes sure that the two f64
1492 // values a ppc_fp128 value is split into are both passed in registers or both
1493 // passed on the stack and does not actually allocate a register for the
1494 // current argument.
1495 return false;
1496}
1497
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001498/// GetFPR - Get the set of FP registers that should be allocated for arguments,
Tilmann Scheller72cf2812009-08-15 11:54:46 +00001499/// on Darwin.
1500static const unsigned *GetFPR() {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001501 static const unsigned FPR[] = {
1502 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
Tilmann Scheller72cf2812009-08-15 11:54:46 +00001503 PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12, PPC::F13
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001504 };
Tilmann Scheller72cf2812009-08-15 11:54:46 +00001505
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001506 return FPR;
1507}
1508
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001509/// CalculateStackSlotSize - Calculates the size reserved for this argument on
1510/// the stack.
Owen Andersonac9de032009-08-10 22:56:29 +00001511static unsigned CalculateStackSlotSize(EVT ArgVT, ISD::ArgFlagsTy Flags,
Tilmann Schellerff2c8fd2009-07-03 06:43:35 +00001512 unsigned PtrByteSize) {
Tilmann Schellerff2c8fd2009-07-03 06:43:35 +00001513 unsigned ArgSize = ArgVT.getSizeInBits()/8;
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001514 if (Flags.isByVal())
1515 ArgSize = Flags.getByValSize();
1516 ArgSize = ((ArgSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
1517
1518 return ArgSize;
1519}
1520
Dan Gohman8181bd12008-07-27 21:46:04 +00001521SDValue
Dan Gohman9178de12009-08-05 01:29:28 +00001522PPCTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel5838baa2009-09-02 08:44:58 +00001523 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman9178de12009-08-05 01:29:28 +00001524 const SmallVectorImpl<ISD::InputArg>
1525 &Ins,
1526 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmandbb121b2010-04-17 15:26:15 +00001527 SmallVectorImpl<SDValue> &InVals)
1528 const {
Tilmann Scheller72cf2812009-08-15 11:54:46 +00001529 if (PPCSubTarget.isSVR4ABI() && !PPCSubTarget.isPPC64()) {
Dan Gohman9178de12009-08-05 01:29:28 +00001530 return LowerFormalArguments_SVR4(Chain, CallConv, isVarArg, Ins,
1531 dl, DAG, InVals);
1532 } else {
1533 return LowerFormalArguments_Darwin(Chain, CallConv, isVarArg, Ins,
1534 dl, DAG, InVals);
1535 }
1536}
1537
1538SDValue
1539PPCTargetLowering::LowerFormalArguments_SVR4(
1540 SDValue Chain,
Sandeep Patel5838baa2009-09-02 08:44:58 +00001541 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman9178de12009-08-05 01:29:28 +00001542 const SmallVectorImpl<ISD::InputArg>
1543 &Ins,
1544 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmandbb121b2010-04-17 15:26:15 +00001545 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman9178de12009-08-05 01:29:28 +00001546
Tilmann Scheller72cf2812009-08-15 11:54:46 +00001547 // 32-bit SVR4 ABI Stack Frame Layout:
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +00001548 // +-----------------------------------+
1549 // +--> | Back chain |
1550 // | +-----------------------------------+
1551 // | | Floating-point register save area |
1552 // | +-----------------------------------+
1553 // | | General register save area |
1554 // | +-----------------------------------+
1555 // | | CR save word |
1556 // | +-----------------------------------+
1557 // | | VRSAVE save word |
1558 // | +-----------------------------------+
1559 // | | Alignment padding |
1560 // | +-----------------------------------+
1561 // | | Vector register save area |
1562 // | +-----------------------------------+
1563 // | | Local variable space |
1564 // | +-----------------------------------+
1565 // | | Parameter list area |
1566 // | +-----------------------------------+
1567 // | | LR save word |
1568 // | +-----------------------------------+
1569 // SP--> +--- | Back chain |
1570 // +-----------------------------------+
1571 //
1572 // Specifications:
1573 // System V Application Binary Interface PowerPC Processor Supplement
1574 // AltiVec Technology Programming Interface Manual
1575
1576 MachineFunction &MF = DAG.getMachineFunction();
1577 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohmand80404c2010-04-17 14:41:14 +00001578 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +00001579
Owen Andersonac9de032009-08-10 22:56:29 +00001580 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +00001581 // Potential tail calls could cause overwriting of argument stack slots.
Dan Gohmanea8579c2010-02-08 20:27:50 +00001582 bool isImmutable = !(GuaranteedTailCallOpt && (CallConv==CallingConv::Fast));
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +00001583 unsigned PtrByteSize = 4;
1584
1585 // Assign locations to all of the incoming arguments.
1586 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman9178de12009-08-05 01:29:28 +00001587 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
1588 *DAG.getContext());
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +00001589
1590 // Reserve space for the linkage area on the stack.
1591 CCInfo.AllocateStack(PPCFrameInfo::getLinkageSize(false, false), PtrByteSize);
1592
Dan Gohman9178de12009-08-05 01:29:28 +00001593 CCInfo.AnalyzeFormalArguments(Ins, CC_PPC_SVR4);
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +00001594
1595 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1596 CCValAssign &VA = ArgLocs[i];
1597
1598 // Arguments stored in registers.
1599 if (VA.isRegLoc()) {
1600 TargetRegisterClass *RC;
Owen Andersonac9de032009-08-10 22:56:29 +00001601 EVT ValVT = VA.getValVT();
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +00001602
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001603 switch (ValVT.getSimpleVT().SimpleTy) {
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +00001604 default:
Dan Gohman9178de12009-08-05 01:29:28 +00001605 llvm_unreachable("ValVT not supported by formal arguments Lowering");
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001606 case MVT::i32:
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +00001607 RC = PPC::GPRCRegisterClass;
1608 break;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001609 case MVT::f32:
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +00001610 RC = PPC::F4RCRegisterClass;
1611 break;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001612 case MVT::f64:
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +00001613 RC = PPC::F8RCRegisterClass;
1614 break;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001615 case MVT::v16i8:
1616 case MVT::v8i16:
1617 case MVT::v4i32:
1618 case MVT::v4f32:
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +00001619 RC = PPC::VRRCRegisterClass;
1620 break;
1621 }
1622
1623 // Transform the arguments stored in physical registers into virtual ones.
1624 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman9178de12009-08-05 01:29:28 +00001625 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, ValVT);
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +00001626
Dan Gohman9178de12009-08-05 01:29:28 +00001627 InVals.push_back(ArgValue);
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +00001628 } else {
1629 // Argument stored in memory.
1630 assert(VA.isMemLoc());
1631
1632 unsigned ArgSize = VA.getLocVT().getSizeInBits() / 8;
1633 int FI = MFI->CreateFixedObject(ArgSize, VA.getLocMemOffset(),
David Greene6424ab92009-11-12 20:49:22 +00001634 isImmutable, false);
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +00001635
1636 // Create load nodes to retrieve arguments from the stack.
1637 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
David Greeneb4f2ef62010-02-15 16:56:53 +00001638 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN, NULL, 0,
1639 false, false, 0));
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +00001640 }
1641 }
1642
1643 // Assign locations to all of the incoming aggregate by value arguments.
1644 // Aggregates passed by value are stored in the local variable space of the
1645 // caller's stack frame, right above the parameter list area.
1646 SmallVector<CCValAssign, 16> ByValArgLocs;
Dan Gohman9178de12009-08-05 01:29:28 +00001647 CCState CCByValInfo(CallConv, isVarArg, getTargetMachine(),
Owen Anderson175b6542009-07-22 00:24:57 +00001648 ByValArgLocs, *DAG.getContext());
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +00001649
1650 // Reserve stack space for the allocations in CCInfo.
1651 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
1652
Dan Gohman9178de12009-08-05 01:29:28 +00001653 CCByValInfo.AnalyzeFormalArguments(Ins, CC_PPC_SVR4_ByVal);
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +00001654
1655 // Area that is at least reserved in the caller of this function.
1656 unsigned MinReservedArea = CCByValInfo.getNextStackOffset();
1657
1658 // Set the size that is at least reserved in caller of this function. Tail
1659 // call optimized function's reserved stack space needs to be aligned so that
1660 // taking the difference between two stack areas will result in an aligned
1661 // stack.
1662 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
1663
1664 MinReservedArea =
1665 std::max(MinReservedArea,
1666 PPCFrameInfo::getMinCallFrameSize(false, false));
1667
1668 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameInfo()->
1669 getStackAlignment();
1670 unsigned AlignMask = TargetAlign-1;
1671 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
1672
1673 FI->setMinReservedArea(MinReservedArea);
1674
1675 SmallVector<SDValue, 8> MemOps;
1676
1677 // If the function takes variable number of arguments, make a frame index for
1678 // the start of the first vararg value... for expansion of llvm.va_start.
1679 if (isVarArg) {
1680 static const unsigned GPArgRegs[] = {
1681 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1682 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1683 };
1684 const unsigned NumGPArgRegs = array_lengthof(GPArgRegs);
1685
1686 static const unsigned FPArgRegs[] = {
1687 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1688 PPC::F8
1689 };
1690 const unsigned NumFPArgRegs = array_lengthof(FPArgRegs);
1691
Dan Gohmand80404c2010-04-17 14:41:14 +00001692 FuncInfo->setVarArgsNumGPR(CCInfo.getFirstUnallocated(GPArgRegs,
1693 NumGPArgRegs));
1694 FuncInfo->setVarArgsNumFPR(CCInfo.getFirstUnallocated(FPArgRegs,
1695 NumFPArgRegs));
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +00001696
1697 // Make room for NumGPArgRegs and NumFPArgRegs.
1698 int Depth = NumGPArgRegs * PtrVT.getSizeInBits()/8 +
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001699 NumFPArgRegs * EVT(MVT::f64).getSizeInBits()/8;
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +00001700
Dan Gohmand80404c2010-04-17 14:41:14 +00001701 FuncInfo->setVarArgsStackOffset(
1702 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
1703 CCInfo.getNextStackOffset(),
1704 true, false));
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +00001705
Dan Gohmand80404c2010-04-17 14:41:14 +00001706 FuncInfo->setVarArgsFrameIndex(MFI->CreateStackObject(Depth, 8, false));
1707 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +00001708
1709 // The fixed integer arguments of a variadic function are
1710 // stored to the VarArgsFrameIndex on the stack.
1711 unsigned GPRIndex = 0;
Dan Gohmand80404c2010-04-17 14:41:14 +00001712 for (; GPRIndex != FuncInfo->getVarArgsNumGPR(); ++GPRIndex) {
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +00001713 SDValue Val = DAG.getRegister(GPArgRegs[GPRIndex], PtrVT);
David Greeneb4f2ef62010-02-15 16:56:53 +00001714 SDValue Store = DAG.getStore(Chain, dl, Val, FIN, NULL, 0,
1715 false, false, 0);
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +00001716 MemOps.push_back(Store);
1717 // Increment the address by four for the next argument to store
1718 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
1719 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
1720 }
1721
1722 // If this function is vararg, store any remaining integer argument regs
1723 // to their spots on the stack so that they may be loaded by deferencing the
1724 // result of va_next.
1725 for (; GPRIndex != NumGPArgRegs; ++GPRIndex) {
1726 unsigned VReg = MF.addLiveIn(GPArgRegs[GPRIndex], &PPC::GPRCRegClass);
1727
Dan Gohman9178de12009-08-05 01:29:28 +00001728 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
David Greeneb4f2ef62010-02-15 16:56:53 +00001729 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN, NULL, 0,
1730 false, false, 0);
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +00001731 MemOps.push_back(Store);
1732 // Increment the address by four for the next argument to store
1733 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
1734 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
1735 }
1736
Tilmann Scheller72cf2812009-08-15 11:54:46 +00001737 // FIXME 32-bit SVR4: We only need to save FP argument registers if CR bit 6
1738 // is set.
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +00001739
1740 // The double arguments are stored to the VarArgsFrameIndex
1741 // on the stack.
1742 unsigned FPRIndex = 0;
Dan Gohmand80404c2010-04-17 14:41:14 +00001743 for (FPRIndex = 0; FPRIndex != FuncInfo->getVarArgsNumFPR(); ++FPRIndex) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001744 SDValue Val = DAG.getRegister(FPArgRegs[FPRIndex], MVT::f64);
David Greeneb4f2ef62010-02-15 16:56:53 +00001745 SDValue Store = DAG.getStore(Chain, dl, Val, FIN, NULL, 0,
1746 false, false, 0);
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +00001747 MemOps.push_back(Store);
1748 // Increment the address by eight for the next argument to store
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001749 SDValue PtrOff = DAG.getConstant(EVT(MVT::f64).getSizeInBits()/8,
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +00001750 PtrVT);
1751 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
1752 }
1753
1754 for (; FPRIndex != NumFPArgRegs; ++FPRIndex) {
1755 unsigned VReg = MF.addLiveIn(FPArgRegs[FPRIndex], &PPC::F8RCRegClass);
1756
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001757 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::f64);
David Greeneb4f2ef62010-02-15 16:56:53 +00001758 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN, NULL, 0,
1759 false, false, 0);
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +00001760 MemOps.push_back(Store);
1761 // Increment the address by eight for the next argument to store
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001762 SDValue PtrOff = DAG.getConstant(EVT(MVT::f64).getSizeInBits()/8,
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +00001763 PtrVT);
1764 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
1765 }
1766 }
1767
1768 if (!MemOps.empty())
Dan Gohman9178de12009-08-05 01:29:28 +00001769 Chain = DAG.getNode(ISD::TokenFactor, dl,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001770 MVT::Other, &MemOps[0], MemOps.size());
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +00001771
Dan Gohman9178de12009-08-05 01:29:28 +00001772 return Chain;
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +00001773}
1774
1775SDValue
Dan Gohman9178de12009-08-05 01:29:28 +00001776PPCTargetLowering::LowerFormalArguments_Darwin(
1777 SDValue Chain,
Sandeep Patel5838baa2009-09-02 08:44:58 +00001778 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman9178de12009-08-05 01:29:28 +00001779 const SmallVectorImpl<ISD::InputArg>
1780 &Ins,
1781 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmandbb121b2010-04-17 15:26:15 +00001782 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001783 // TODO: add description of PPC stack frame format, or at least some docs.
1784 //
1785 MachineFunction &MF = DAG.getMachineFunction();
1786 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohmand80404c2010-04-17 14:41:14 +00001787 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Scott Michel91099d62009-02-17 22:15:04 +00001788
Owen Andersonac9de032009-08-10 22:56:29 +00001789 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001790 bool isPPC64 = PtrVT == MVT::i64;
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001791 // Potential tail calls could cause overwriting of argument stack slots.
Dan Gohmanea8579c2010-02-08 20:27:50 +00001792 bool isImmutable = !(GuaranteedTailCallOpt && (CallConv==CallingConv::Fast));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001793 unsigned PtrByteSize = isPPC64 ? 8 : 4;
1794
Tilmann Scheller386330d2009-07-03 06:47:08 +00001795 unsigned ArgOffset = PPCFrameInfo::getLinkageSize(isPPC64, true);
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001796 // Area that is at least reserved in caller of this function.
1797 unsigned MinReservedArea = ArgOffset;
1798
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001799 static const unsigned GPR_32[] = { // 32-bit registers.
1800 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1801 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1802 };
1803 static const unsigned GPR_64[] = { // 64-bit registers.
1804 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
1805 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
1806 };
Scott Michel91099d62009-02-17 22:15:04 +00001807
Tilmann Scheller72cf2812009-08-15 11:54:46 +00001808 static const unsigned *FPR = GetFPR();
Scott Michel91099d62009-02-17 22:15:04 +00001809
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001810 static const unsigned VR[] = {
1811 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
1812 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
1813 };
1814
Owen Anderson1636de92007-09-07 04:06:50 +00001815 const unsigned Num_GPR_Regs = array_lengthof(GPR_32);
Tilmann Scheller386330d2009-07-03 06:47:08 +00001816 const unsigned Num_FPR_Regs = 13;
Owen Anderson1636de92007-09-07 04:06:50 +00001817 const unsigned Num_VR_Regs = array_lengthof( VR);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001818
1819 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michel91099d62009-02-17 22:15:04 +00001820
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001821 const unsigned *GPR = isPPC64 ? GPR_64 : GPR_32;
Scott Michel91099d62009-02-17 22:15:04 +00001822
Dale Johannesenf6a394b2008-03-14 17:41:26 +00001823 // In 32-bit non-varargs functions, the stack space for vectors is after the
1824 // stack space for non-vectors. We do not use this space unless we have
1825 // too many vectors to fit in registers, something that only occurs in
Scott Michel91099d62009-02-17 22:15:04 +00001826 // constructed examples:), but we have to walk the arglist to figure
Dale Johannesenf6a394b2008-03-14 17:41:26 +00001827 // that out...for the pathological case, compute VecArgOffset as the
1828 // start of the vector parameter area. Computing VecArgOffset is the
1829 // entire point of the following loop.
Dale Johannesenf6a394b2008-03-14 17:41:26 +00001830 unsigned VecArgOffset = ArgOffset;
1831 if (!isVarArg && !isPPC64) {
Dan Gohman9178de12009-08-05 01:29:28 +00001832 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e;
Dale Johannesenf6a394b2008-03-14 17:41:26 +00001833 ++ArgNo) {
Owen Andersonac9de032009-08-10 22:56:29 +00001834 EVT ObjectVT = Ins[ArgNo].VT;
Duncan Sands92c43912008-06-06 12:08:01 +00001835 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Dan Gohman9178de12009-08-05 01:29:28 +00001836 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Dale Johannesenf6a394b2008-03-14 17:41:26 +00001837
Duncan Sandsc93fae32008-03-21 09:14:45 +00001838 if (Flags.isByVal()) {
Dale Johannesenf6a394b2008-03-14 17:41:26 +00001839 // ObjSize is the true size, ArgSize rounded up to multiple of regs.
Duncan Sandsc93fae32008-03-21 09:14:45 +00001840 ObjSize = Flags.getByValSize();
Scott Michel91099d62009-02-17 22:15:04 +00001841 unsigned ArgSize =
Dale Johannesenf6a394b2008-03-14 17:41:26 +00001842 ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
1843 VecArgOffset += ArgSize;
1844 continue;
1845 }
1846
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001847 switch(ObjectVT.getSimpleVT().SimpleTy) {
Edwin Törökbd448e32009-07-14 16:55:14 +00001848 default: llvm_unreachable("Unhandled argument type!");
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001849 case MVT::i32:
1850 case MVT::f32:
Dale Johannesenf6a394b2008-03-14 17:41:26 +00001851 VecArgOffset += isPPC64 ? 8 : 4;
1852 break;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001853 case MVT::i64: // PPC64
1854 case MVT::f64:
Dale Johannesenf6a394b2008-03-14 17:41:26 +00001855 VecArgOffset += 8;
1856 break;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001857 case MVT::v4f32:
1858 case MVT::v4i32:
1859 case MVT::v8i16:
1860 case MVT::v16i8:
Dale Johannesenf6a394b2008-03-14 17:41:26 +00001861 // Nothing to do, we're only looking at Nonvector args here.
1862 break;
1863 }
1864 }
1865 }
1866 // We've found where the vector parameter area in memory is. Skip the
1867 // first 12 parameters; these don't use that memory.
1868 VecArgOffset = ((VecArgOffset+15)/16)*16;
1869 VecArgOffset += 12*16;
1870
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001871 // Add DAG nodes to load the arguments or copy them out of registers. On
1872 // entry to a function on PPC, the arguments start after the linkage area,
1873 // although the first ones are often in registers.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001874
Dan Gohman8181bd12008-07-27 21:46:04 +00001875 SmallVector<SDValue, 8> MemOps;
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001876 unsigned nAltivecParamsAtEnd = 0;
Dan Gohman9178de12009-08-05 01:29:28 +00001877 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo) {
Dan Gohman8181bd12008-07-27 21:46:04 +00001878 SDValue ArgVal;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001879 bool needsLoad = false;
Owen Andersonac9de032009-08-10 22:56:29 +00001880 EVT ObjectVT = Ins[ArgNo].VT;
Duncan Sands92c43912008-06-06 12:08:01 +00001881 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001882 unsigned ArgSize = ObjSize;
Dan Gohman9178de12009-08-05 01:29:28 +00001883 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001884
1885 unsigned CurArgOffset = ArgOffset;
Dale Johanneseneaea88c2008-03-07 20:27:40 +00001886
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001887 // Varargs or 64 bit Altivec parameters are padded to a 16 byte boundary.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001888 if (ObjectVT==MVT::v4f32 || ObjectVT==MVT::v4i32 ||
1889 ObjectVT==MVT::v8i16 || ObjectVT==MVT::v16i8) {
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001890 if (isVarArg || isPPC64) {
1891 MinReservedArea = ((MinReservedArea+15)/16)*16;
Dan Gohman9178de12009-08-05 01:29:28 +00001892 MinReservedArea += CalculateStackSlotSize(ObjectVT,
Dan Gohman705e3f72008-09-13 01:54:27 +00001893 Flags,
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001894 PtrByteSize);
1895 } else nAltivecParamsAtEnd++;
1896 } else
1897 // Calculate min reserved area.
Dan Gohman9178de12009-08-05 01:29:28 +00001898 MinReservedArea += CalculateStackSlotSize(Ins[ArgNo].VT,
Dan Gohman705e3f72008-09-13 01:54:27 +00001899 Flags,
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001900 PtrByteSize);
1901
Dale Johanneseneaea88c2008-03-07 20:27:40 +00001902 // FIXME the codegen can be much improved in some cases.
1903 // We do not have to keep everything in memory.
Duncan Sandsc93fae32008-03-21 09:14:45 +00001904 if (Flags.isByVal()) {
Dale Johanneseneaea88c2008-03-07 20:27:40 +00001905 // ObjSize is the true size, ArgSize rounded up to multiple of registers.
Duncan Sandsc93fae32008-03-21 09:14:45 +00001906 ObjSize = Flags.getByValSize();
Dale Johanneseneaea88c2008-03-07 20:27:40 +00001907 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Dale Johannesen05b4dbc2008-03-08 01:41:42 +00001908 // Objects of size 1 and 2 are right justified, everything else is
1909 // left justified. This means the memory address is adjusted forwards.
1910 if (ObjSize==1 || ObjSize==2) {
1911 CurArgOffset = CurArgOffset + (4 - ObjSize);
1912 }
Dale Johanneseneaea88c2008-03-07 20:27:40 +00001913 // The value of the object is its address.
David Greene6424ab92009-11-12 20:49:22 +00001914 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset, true, false);
Dan Gohman8181bd12008-07-27 21:46:04 +00001915 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohman9178de12009-08-05 01:29:28 +00001916 InVals.push_back(FIN);
Dale Johannesen05b4dbc2008-03-08 01:41:42 +00001917 if (ObjSize==1 || ObjSize==2) {
1918 if (GPR_idx != Num_GPR_Regs) {
Tilmann Schellerff2c8fd2009-07-03 06:43:35 +00001919 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Dan Gohman9178de12009-08-05 01:29:28 +00001920 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Scott Michel91099d62009-02-17 22:15:04 +00001921 SDValue Store = DAG.getTruncStore(Val.getValue(1), dl, Val, FIN,
David Greeneb4f2ef62010-02-15 16:56:53 +00001922 NULL, 0,
1923 ObjSize==1 ? MVT::i8 : MVT::i16,
1924 false, false, 0);
Dale Johannesen05b4dbc2008-03-08 01:41:42 +00001925 MemOps.push_back(Store);
1926 ++GPR_idx;
Dale Johannesen05b4dbc2008-03-08 01:41:42 +00001927 }
Tilmann Scheller386330d2009-07-03 06:47:08 +00001928
1929 ArgOffset += PtrByteSize;
1930
Dale Johannesen05b4dbc2008-03-08 01:41:42 +00001931 continue;
1932 }
Dale Johanneseneaea88c2008-03-07 20:27:40 +00001933 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
1934 // Store whatever pieces of the object are in registers
1935 // to memory. ArgVal will be address of the beginning of
1936 // the object.
1937 if (GPR_idx != Num_GPR_Regs) {
Tilmann Schellerff2c8fd2009-07-03 06:43:35 +00001938 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
David Greene6424ab92009-11-12 20:49:22 +00001939 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true, false);
Dan Gohman8181bd12008-07-27 21:46:04 +00001940 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohman9178de12009-08-05 01:29:28 +00001941 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
David Greeneb4f2ef62010-02-15 16:56:53 +00001942 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN, NULL, 0,
1943 false, false, 0);
Dale Johanneseneaea88c2008-03-07 20:27:40 +00001944 MemOps.push_back(Store);
1945 ++GPR_idx;
Tilmann Scheller386330d2009-07-03 06:47:08 +00001946 ArgOffset += PtrByteSize;
Dale Johanneseneaea88c2008-03-07 20:27:40 +00001947 } else {
1948 ArgOffset += ArgSize - (ArgOffset-CurArgOffset);
1949 break;
1950 }
1951 }
1952 continue;
1953 }
1954
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001955 switch (ObjectVT.getSimpleVT().SimpleTy) {
Edwin Törökbd448e32009-07-14 16:55:14 +00001956 default: llvm_unreachable("Unhandled argument type!");
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001957 case MVT::i32:
Bill Wendlingb0edf3d2008-03-07 20:49:02 +00001958 if (!isPPC64) {
Bill Wendlingb0edf3d2008-03-07 20:49:02 +00001959 if (GPR_idx != Num_GPR_Regs) {
Tilmann Schellerff2c8fd2009-07-03 06:43:35 +00001960 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001961 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
Bill Wendlingb0edf3d2008-03-07 20:49:02 +00001962 ++GPR_idx;
1963 } else {
1964 needsLoad = true;
1965 ArgSize = PtrByteSize;
1966 }
Tilmann Scheller386330d2009-07-03 06:47:08 +00001967 // All int arguments reserve stack space in the Darwin ABI.
1968 ArgOffset += PtrByteSize;
Bill Wendlingb0edf3d2008-03-07 20:49:02 +00001969 break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001970 }
Bill Wendlingb0edf3d2008-03-07 20:49:02 +00001971 // FALLTHROUGH
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001972 case MVT::i64: // PPC64
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001973 if (GPR_idx != Num_GPR_Regs) {
Tilmann Schellerff2c8fd2009-07-03 06:43:35 +00001974 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001975 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Bill Wendlingb0edf3d2008-03-07 20:49:02 +00001976
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001977 if (ObjectVT == MVT::i32) {
Bill Wendlingb0edf3d2008-03-07 20:49:02 +00001978 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001979 // value to MVT::i64 and then truncate to the correct register size.
Duncan Sandsc93fae32008-03-21 09:14:45 +00001980 if (Flags.isSExt())
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001981 ArgVal = DAG.getNode(ISD::AssertSext, dl, MVT::i64, ArgVal,
Bill Wendlingb0edf3d2008-03-07 20:49:02 +00001982 DAG.getValueType(ObjectVT));
Duncan Sandsc93fae32008-03-21 09:14:45 +00001983 else if (Flags.isZExt())
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001984 ArgVal = DAG.getNode(ISD::AssertZext, dl, MVT::i64, ArgVal,
Bill Wendlingb0edf3d2008-03-07 20:49:02 +00001985 DAG.getValueType(ObjectVT));
1986
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001987 ArgVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, ArgVal);
Bill Wendlingb0edf3d2008-03-07 20:49:02 +00001988 }
1989
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001990 ++GPR_idx;
1991 } else {
1992 needsLoad = true;
Evan Cheng42ede2f2008-07-24 08:17:07 +00001993 ArgSize = PtrByteSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001994 }
Tilmann Scheller386330d2009-07-03 06:47:08 +00001995 // All int arguments reserve stack space in the Darwin ABI.
1996 ArgOffset += 8;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001997 break;
Scott Michel91099d62009-02-17 22:15:04 +00001998
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001999 case MVT::f32:
2000 case MVT::f64:
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002001 // Every 4 bytes of argument space consumes one of the GPRs available for
2002 // argument passing.
Tilmann Scheller386330d2009-07-03 06:47:08 +00002003 if (GPR_idx != Num_GPR_Regs) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002004 ++GPR_idx;
2005 if (ObjSize == 8 && GPR_idx != Num_GPR_Regs && !isPPC64)
2006 ++GPR_idx;
2007 }
2008 if (FPR_idx != Num_FPR_Regs) {
2009 unsigned VReg;
Tilmann Schellerff2c8fd2009-07-03 06:43:35 +00002010
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002011 if (ObjectVT == MVT::f32)
Tilmann Schellerff2c8fd2009-07-03 06:43:35 +00002012 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F4RCRegClass);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002013 else
Tilmann Schellerff2c8fd2009-07-03 06:43:35 +00002014 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F8RCRegClass);
2015
Dan Gohman9178de12009-08-05 01:29:28 +00002016 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002017 ++FPR_idx;
2018 } else {
2019 needsLoad = true;
2020 }
Scott Michel91099d62009-02-17 22:15:04 +00002021
Tilmann Scheller386330d2009-07-03 06:47:08 +00002022 // All FP arguments reserve stack space in the Darwin ABI.
2023 ArgOffset += isPPC64 ? 8 : ObjSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002024 break;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002025 case MVT::v4f32:
2026 case MVT::v4i32:
2027 case MVT::v8i16:
2028 case MVT::v16i8:
Dale Johannesen946b9cc2008-03-12 00:22:17 +00002029 // Note that vector arguments in registers don't reserve stack space,
2030 // except in varargs functions.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002031 if (VR_idx != Num_VR_Regs) {
Tilmann Schellerff2c8fd2009-07-03 06:43:35 +00002032 unsigned VReg = MF.addLiveIn(VR[VR_idx], &PPC::VRRCRegClass);
Dan Gohman9178de12009-08-05 01:29:28 +00002033 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Dale Johannesen946b9cc2008-03-12 00:22:17 +00002034 if (isVarArg) {
2035 while ((ArgOffset % 16) != 0) {
2036 ArgOffset += PtrByteSize;
2037 if (GPR_idx != Num_GPR_Regs)
2038 GPR_idx++;
2039 }
2040 ArgOffset += 16;
Tilmann Scheller72cf2812009-08-15 11:54:46 +00002041 GPR_idx = std::min(GPR_idx+4, Num_GPR_Regs); // FIXME correct for ppc64?
Dale Johannesen946b9cc2008-03-12 00:22:17 +00002042 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002043 ++VR_idx;
2044 } else {
Dale Johannesenf6a394b2008-03-14 17:41:26 +00002045 if (!isVarArg && !isPPC64) {
2046 // Vectors go after all the nonvectors.
2047 CurArgOffset = VecArgOffset;
2048 VecArgOffset += 16;
2049 } else {
2050 // Vectors are aligned.
2051 ArgOffset = ((ArgOffset+15)/16)*16;
2052 CurArgOffset = ArgOffset;
2053 ArgOffset += 16;
Dale Johannesen896870b2008-03-12 00:49:20 +00002054 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002055 needsLoad = true;
2056 }
2057 break;
2058 }
Scott Michel91099d62009-02-17 22:15:04 +00002059
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002060 // We need to load the argument to a virtual register if we determined above
Chris Lattner60069452008-02-13 07:35:30 +00002061 // that we ran out of physical registers of the appropriate type.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002062 if (needsLoad) {
Chris Lattner60069452008-02-13 07:35:30 +00002063 int FI = MFI->CreateFixedObject(ObjSize,
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002064 CurArgOffset + (ArgSize - ObjSize),
David Greene6424ab92009-11-12 20:49:22 +00002065 isImmutable, false);
Dan Gohman8181bd12008-07-27 21:46:04 +00002066 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
David Greeneb4f2ef62010-02-15 16:56:53 +00002067 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, NULL, 0,
2068 false, false, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002069 }
Scott Michel91099d62009-02-17 22:15:04 +00002070
Dan Gohman9178de12009-08-05 01:29:28 +00002071 InVals.push_back(ArgVal);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002072 }
Dale Johanneseneaea88c2008-03-07 20:27:40 +00002073
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002074 // Set the size that is at least reserved in caller of this function. Tail
2075 // call optimized function's reserved stack space needs to be aligned so that
2076 // taking the difference between two stack areas will result in an aligned
2077 // stack.
2078 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
2079 // Add the Altivec parameters at the end, if needed.
2080 if (nAltivecParamsAtEnd) {
2081 MinReservedArea = ((MinReservedArea+15)/16)*16;
2082 MinReservedArea += 16*nAltivecParamsAtEnd;
2083 }
2084 MinReservedArea =
2085 std::max(MinReservedArea,
Tilmann Scheller386330d2009-07-03 06:47:08 +00002086 PPCFrameInfo::getMinCallFrameSize(isPPC64, true));
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002087 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameInfo()->
2088 getStackAlignment();
2089 unsigned AlignMask = TargetAlign-1;
2090 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
2091 FI->setMinReservedArea(MinReservedArea);
2092
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002093 // If the function takes variable number of arguments, make a frame index for
2094 // the start of the first vararg value... for expansion of llvm.va_start.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002095 if (isVarArg) {
Tilmann Scheller386330d2009-07-03 06:47:08 +00002096 int Depth = ArgOffset;
Scott Michel91099d62009-02-17 22:15:04 +00002097
Dan Gohmand80404c2010-04-17 14:41:14 +00002098 FuncInfo->setVarArgsFrameIndex(
2099 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
2100 Depth, true, false));
2101 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Scott Michel91099d62009-02-17 22:15:04 +00002102
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002103 // If this function is vararg, store any remaining integer argument regs
2104 // to their spots on the stack so that they may be loaded by deferencing the
2105 // result of va_next.
2106 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
2107 unsigned VReg;
Tilmann Schellerff2c8fd2009-07-03 06:43:35 +00002108
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002109 if (isPPC64)
Tilmann Schellerff2c8fd2009-07-03 06:43:35 +00002110 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002111 else
Tilmann Schellerff2c8fd2009-07-03 06:43:35 +00002112 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002113
Dan Gohman9178de12009-08-05 01:29:28 +00002114 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
David Greeneb4f2ef62010-02-15 16:56:53 +00002115 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN, NULL, 0,
2116 false, false, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002117 MemOps.push_back(Store);
2118 // Increment the address by four for the next argument to store
Dan Gohman8181bd12008-07-27 21:46:04 +00002119 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
Dale Johannesen3c4fb222009-02-04 02:34:38 +00002120 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002121 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002122 }
Scott Michel91099d62009-02-17 22:15:04 +00002123
Dale Johanneseneaea88c2008-03-07 20:27:40 +00002124 if (!MemOps.empty())
Dan Gohman9178de12009-08-05 01:29:28 +00002125 Chain = DAG.getNode(ISD::TokenFactor, dl,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002126 MVT::Other, &MemOps[0], MemOps.size());
Dale Johanneseneaea88c2008-03-07 20:27:40 +00002127
Dan Gohman9178de12009-08-05 01:29:28 +00002128 return Chain;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002129}
2130
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002131/// CalculateParameterAndLinkageAreaSize - Get the size of the paramter plus
Tilmann Scheller386330d2009-07-03 06:47:08 +00002132/// linkage area for the Darwin ABI.
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002133static unsigned
2134CalculateParameterAndLinkageAreaSize(SelectionDAG &DAG,
2135 bool isPPC64,
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002136 bool isVarArg,
2137 unsigned CC,
Dan Gohman9178de12009-08-05 01:29:28 +00002138 const SmallVectorImpl<ISD::OutputArg>
2139 &Outs,
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002140 unsigned &nAltivecParamsAtEnd) {
2141 // Count how many bytes are to be pushed on the stack, including the linkage
2142 // area, and parameter passing area. We start with 24/48 bytes, which is
2143 // prereserved space for [SP][CR][LR][3 x unused].
Tilmann Scheller386330d2009-07-03 06:47:08 +00002144 unsigned NumBytes = PPCFrameInfo::getLinkageSize(isPPC64, true);
Dan Gohman9178de12009-08-05 01:29:28 +00002145 unsigned NumOps = Outs.size();
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002146 unsigned PtrByteSize = isPPC64 ? 8 : 4;
2147
2148 // Add up all the space actually used.
2149 // In 32-bit non-varargs calls, Altivec parameters all go at the end; usually
2150 // they all go in registers, but we must reserve stack space for them for
2151 // possible use by the caller. In varargs or 64-bit calls, parameters are
2152 // assigned stack space in order, with padding so Altivec parameters are
2153 // 16-byte aligned.
2154 nAltivecParamsAtEnd = 0;
2155 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohman9178de12009-08-05 01:29:28 +00002156 SDValue Arg = Outs[i].Val;
2157 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Owen Andersonac9de032009-08-10 22:56:29 +00002158 EVT ArgVT = Arg.getValueType();
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002159 // Varargs Altivec parameters are padded to a 16 byte boundary.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002160 if (ArgVT==MVT::v4f32 || ArgVT==MVT::v4i32 ||
2161 ArgVT==MVT::v8i16 || ArgVT==MVT::v16i8) {
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002162 if (!isVarArg && !isPPC64) {
2163 // Non-varargs Altivec parameters go after all the non-Altivec
2164 // parameters; handle those later so we know how much padding we need.
2165 nAltivecParamsAtEnd++;
2166 continue;
2167 }
2168 // Varargs and 64-bit Altivec parameters are padded to 16 byte boundary.
2169 NumBytes = ((NumBytes+15)/16)*16;
2170 }
Dan Gohman9178de12009-08-05 01:29:28 +00002171 NumBytes += CalculateStackSlotSize(ArgVT, Flags, PtrByteSize);
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002172 }
2173
2174 // Allow for Altivec parameters at the end, if needed.
2175 if (nAltivecParamsAtEnd) {
2176 NumBytes = ((NumBytes+15)/16)*16;
2177 NumBytes += 16*nAltivecParamsAtEnd;
2178 }
2179
2180 // The prolog code of the callee may store up to 8 GPR argument registers to
2181 // the stack, allowing va_start to index over them in memory if its varargs.
2182 // Because we cannot tell if this is needed on the caller side, we have to
2183 // conservatively assume that it is needed. As such, make sure we have at
2184 // least enough stack space for the caller to store the 8 GPRs.
2185 NumBytes = std::max(NumBytes,
Tilmann Scheller386330d2009-07-03 06:47:08 +00002186 PPCFrameInfo::getMinCallFrameSize(isPPC64, true));
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002187
2188 // Tail call needs the stack to be aligned.
Dan Gohmanea8579c2010-02-08 20:27:50 +00002189 if (CC==CallingConv::Fast && GuaranteedTailCallOpt) {
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002190 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameInfo()->
2191 getStackAlignment();
2192 unsigned AlignMask = TargetAlign-1;
2193 NumBytes = (NumBytes + AlignMask) & ~AlignMask;
2194 }
2195
2196 return NumBytes;
2197}
2198
2199/// CalculateTailCallSPDiff - Get the amount the stack pointer has to be
2200/// adjusted to accomodate the arguments for the tailcall.
Dale Johannesenb21c0db2009-11-24 01:09:07 +00002201static int CalculateTailCallSPDiff(SelectionDAG& DAG, bool isTailCall,
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002202 unsigned ParamSize) {
2203
Dale Johannesenb21c0db2009-11-24 01:09:07 +00002204 if (!isTailCall) return 0;
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002205
2206 PPCFunctionInfo *FI = DAG.getMachineFunction().getInfo<PPCFunctionInfo>();
2207 unsigned CallerMinReservedArea = FI->getMinReservedArea();
2208 int SPDiff = (int)CallerMinReservedArea - (int)ParamSize;
2209 // Remember only if the new adjustement is bigger.
2210 if (SPDiff < FI->getTailCallSPDelta())
2211 FI->setTailCallSPDelta(SPDiff);
2212
2213 return SPDiff;
2214}
2215
Dan Gohman9178de12009-08-05 01:29:28 +00002216/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2217/// for tail call optimization. Targets which want to do tail call
2218/// optimization should implement this function.
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002219bool
Dan Gohman9178de12009-08-05 01:29:28 +00002220PPCTargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel5838baa2009-09-02 08:44:58 +00002221 CallingConv::ID CalleeCC,
Dan Gohman9178de12009-08-05 01:29:28 +00002222 bool isVarArg,
2223 const SmallVectorImpl<ISD::InputArg> &Ins,
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002224 SelectionDAG& DAG) const {
Dan Gohmanea8579c2010-02-08 20:27:50 +00002225 if (!GuaranteedTailCallOpt)
Evan Cheng54bf84c12010-01-29 23:05:56 +00002226 return false;
2227
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002228 // Variable argument functions are not supported.
Dan Gohman9178de12009-08-05 01:29:28 +00002229 if (isVarArg)
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002230 return false;
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002231
Dan Gohman9178de12009-08-05 01:29:28 +00002232 MachineFunction &MF = DAG.getMachineFunction();
Sandeep Patel5838baa2009-09-02 08:44:58 +00002233 CallingConv::ID CallerCC = MF.getFunction()->getCallingConv();
Dan Gohman9178de12009-08-05 01:29:28 +00002234 if (CalleeCC == CallingConv::Fast && CallerCC == CalleeCC) {
2235 // Functions containing by val parameters are not supported.
2236 for (unsigned i = 0; i != Ins.size(); i++) {
2237 ISD::ArgFlagsTy Flags = Ins[i].Flags;
2238 if (Flags.isByVal()) return false;
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002239 }
Dan Gohman9178de12009-08-05 01:29:28 +00002240
2241 // Non PIC/GOT tail calls are supported.
2242 if (getTargetMachine().getRelocationModel() != Reloc::PIC_)
2243 return true;
2244
2245 // At the moment we can only do local tail calls (in same module, hidden
2246 // or protected) if we are generating PIC.
2247 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
2248 return G->getGlobal()->hasHiddenVisibility()
2249 || G->getGlobal()->hasProtectedVisibility();
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002250 }
2251
2252 return false;
2253}
2254
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002255/// isCallCompatibleAddress - Return the immediate to use if the specified
2256/// 32-bit value is representable in the immediate field of a BxA instruction.
Dan Gohman8181bd12008-07-27 21:46:04 +00002257static SDNode *isBLACompatibleAddress(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002258 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
2259 if (!C) return 0;
Scott Michel91099d62009-02-17 22:15:04 +00002260
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002261 int Addr = C->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002262 if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero.
2263 (Addr << 6 >> 6) != Addr)
2264 return 0; // Top 6 bits have to be sext of immediate.
Scott Michel91099d62009-02-17 22:15:04 +00002265
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002266 return DAG.getConstant((int)C->getZExtValue() >> 2,
Gabor Greif1c80d112008-08-28 21:40:38 +00002267 DAG.getTargetLoweringInfo().getPointerTy()).getNode();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002268}
2269
Dan Gohman089efff2008-05-13 00:00:25 +00002270namespace {
2271
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002272struct TailCallArgumentInfo {
Dan Gohman8181bd12008-07-27 21:46:04 +00002273 SDValue Arg;
2274 SDValue FrameIdxOp;
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002275 int FrameIdx;
2276
2277 TailCallArgumentInfo() : FrameIdx(0) {}
2278};
2279
Dan Gohman089efff2008-05-13 00:00:25 +00002280}
2281
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002282/// StoreTailCallArgumentsToStackSlot - Stores arguments to their stack slot.
2283static void
2284StoreTailCallArgumentsToStackSlot(SelectionDAG &DAG,
Evan Cheng174e2cf2009-10-18 18:16:27 +00002285 SDValue Chain,
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002286 const SmallVector<TailCallArgumentInfo, 8> &TailCallArgs,
Dale Johannesenea996922009-02-04 20:06:27 +00002287 SmallVector<SDValue, 8> &MemOpChains,
2288 DebugLoc dl) {
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002289 for (unsigned i = 0, e = TailCallArgs.size(); i != e; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002290 SDValue Arg = TailCallArgs[i].Arg;
2291 SDValue FIN = TailCallArgs[i].FrameIdxOp;
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002292 int FI = TailCallArgs[i].FrameIdx;
2293 // Store relative to framepointer.
Dale Johannesenea996922009-02-04 20:06:27 +00002294 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, FIN,
Evan Cheng1f996572009-10-17 07:53:04 +00002295 PseudoSourceValue::getFixedStack(FI),
David Greeneb4f2ef62010-02-15 16:56:53 +00002296 0, false, false, 0));
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002297 }
2298}
2299
2300/// EmitTailCallStoreFPAndRetAddr - Move the frame pointer and return address to
2301/// the appropriate stack slot for the tail call optimized function call.
Dan Gohman8181bd12008-07-27 21:46:04 +00002302static SDValue EmitTailCallStoreFPAndRetAddr(SelectionDAG &DAG,
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002303 MachineFunction &MF,
Dan Gohman8181bd12008-07-27 21:46:04 +00002304 SDValue Chain,
2305 SDValue OldRetAddr,
2306 SDValue OldFP,
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002307 int SPDiff,
2308 bool isPPC64,
Tilmann Scheller386330d2009-07-03 06:47:08 +00002309 bool isDarwinABI,
Dale Johannesenea996922009-02-04 20:06:27 +00002310 DebugLoc dl) {
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002311 if (SPDiff) {
2312 // Calculate the new stack slot for the return address.
2313 int SlotSize = isPPC64 ? 8 : 4;
2314 int NewRetAddrLoc = SPDiff + PPCFrameInfo::getReturnSaveOffset(isPPC64,
Tilmann Scheller386330d2009-07-03 06:47:08 +00002315 isDarwinABI);
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002316 int NewRetAddr = MF.getFrameInfo()->CreateFixedObject(SlotSize,
David Greene6424ab92009-11-12 20:49:22 +00002317 NewRetAddrLoc,
2318 true, false);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002319 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman8181bd12008-07-27 21:46:04 +00002320 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewRetAddr, VT);
Dale Johannesenea996922009-02-04 20:06:27 +00002321 Chain = DAG.getStore(Chain, dl, OldRetAddr, NewRetAddrFrIdx,
David Greeneb4f2ef62010-02-15 16:56:53 +00002322 PseudoSourceValue::getFixedStack(NewRetAddr), 0,
2323 false, false, 0);
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +00002324
Tilmann Scheller72cf2812009-08-15 11:54:46 +00002325 // When using the 32/64-bit SVR4 ABI there is no need to move the FP stack
2326 // slot as the FP is never overwritten.
Tilmann Scheller386330d2009-07-03 06:47:08 +00002327 if (isDarwinABI) {
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +00002328 int NewFPLoc =
Tilmann Scheller386330d2009-07-03 06:47:08 +00002329 SPDiff + PPCFrameInfo::getFramePointerSaveOffset(isPPC64, isDarwinABI);
David Greene6424ab92009-11-12 20:49:22 +00002330 int NewFPIdx = MF.getFrameInfo()->CreateFixedObject(SlotSize, NewFPLoc,
2331 true, false);
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +00002332 SDValue NewFramePtrIdx = DAG.getFrameIndex(NewFPIdx, VT);
2333 Chain = DAG.getStore(Chain, dl, OldFP, NewFramePtrIdx,
David Greeneb4f2ef62010-02-15 16:56:53 +00002334 PseudoSourceValue::getFixedStack(NewFPIdx), 0,
2335 false, false, 0);
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +00002336 }
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002337 }
2338 return Chain;
2339}
2340
2341/// CalculateTailCallArgDest - Remember Argument for later processing. Calculate
2342/// the position of the argument.
2343static void
2344CalculateTailCallArgDest(SelectionDAG &DAG, MachineFunction &MF, bool isPPC64,
Dan Gohman8181bd12008-07-27 21:46:04 +00002345 SDValue Arg, int SPDiff, unsigned ArgOffset,
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002346 SmallVector<TailCallArgumentInfo, 8>& TailCallArguments) {
2347 int Offset = ArgOffset + SPDiff;
Duncan Sands92c43912008-06-06 12:08:01 +00002348 uint32_t OpSize = (Arg.getValueType().getSizeInBits()+7)/8;
David Greene6424ab92009-11-12 20:49:22 +00002349 int FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true,false);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002350 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman8181bd12008-07-27 21:46:04 +00002351 SDValue FIN = DAG.getFrameIndex(FI, VT);
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002352 TailCallArgumentInfo Info;
2353 Info.Arg = Arg;
2354 Info.FrameIdxOp = FIN;
2355 Info.FrameIdx = FI;
2356 TailCallArguments.push_back(Info);
2357}
2358
2359/// EmitTCFPAndRetAddrLoad - Emit load from frame pointer and return address
2360/// stack slot. Returns the chain as result and the loaded frame pointers in
2361/// LROpOut/FPOpout. Used when tail calling.
Dan Gohman8181bd12008-07-27 21:46:04 +00002362SDValue PPCTargetLowering::EmitTailCallLoadFPAndRetAddr(SelectionDAG & DAG,
Dale Johannesenea996922009-02-04 20:06:27 +00002363 int SPDiff,
2364 SDValue Chain,
2365 SDValue &LROpOut,
2366 SDValue &FPOpOut,
Tilmann Scheller386330d2009-07-03 06:47:08 +00002367 bool isDarwinABI,
Dan Gohmandbb121b2010-04-17 15:26:15 +00002368 DebugLoc dl) const {
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002369 if (SPDiff) {
2370 // Load the LR and FP stack slot for later adjusting.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002371 EVT VT = PPCSubTarget.isPPC64() ? MVT::i64 : MVT::i32;
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002372 LROpOut = getReturnAddrFrameIndex(DAG);
David Greeneb4f2ef62010-02-15 16:56:53 +00002373 LROpOut = DAG.getLoad(VT, dl, Chain, LROpOut, NULL, 0,
2374 false, false, 0);
Gabor Greif1c80d112008-08-28 21:40:38 +00002375 Chain = SDValue(LROpOut.getNode(), 1);
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +00002376
Tilmann Scheller72cf2812009-08-15 11:54:46 +00002377 // When using the 32/64-bit SVR4 ABI there is no need to load the FP stack
2378 // slot as the FP is never overwritten.
Tilmann Scheller386330d2009-07-03 06:47:08 +00002379 if (isDarwinABI) {
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +00002380 FPOpOut = getFramePointerFrameIndex(DAG);
David Greeneb4f2ef62010-02-15 16:56:53 +00002381 FPOpOut = DAG.getLoad(VT, dl, Chain, FPOpOut, NULL, 0,
2382 false, false, 0);
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +00002383 Chain = SDValue(FPOpOut.getNode(), 1);
2384 }
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002385 }
2386 return Chain;
2387}
2388
Dale Johannesen8be83a72008-03-04 23:17:14 +00002389/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
Scott Michel91099d62009-02-17 22:15:04 +00002390/// by "Src" to address "Dst" of size "Size". Alignment information is
Dale Johannesen8be83a72008-03-04 23:17:14 +00002391/// specified by the specific parameter attribute. The copy will be passed as
2392/// a byval function parameter.
2393/// Sometimes what we are copying is the end of a larger object, the part that
2394/// does not fit in registers.
Scott Michel91099d62009-02-17 22:15:04 +00002395static SDValue
Dan Gohman8181bd12008-07-27 21:46:04 +00002396CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Duncan Sandsc93fae32008-03-21 09:14:45 +00002397 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
Tilmann Schellerff2c8fd2009-07-03 06:43:35 +00002398 DebugLoc dl) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002399 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesene234ef92009-02-04 01:17:06 +00002400 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Mon P Wang483af3c2010-04-04 03:10:48 +00002401 false, false, NULL, 0, NULL, 0);
Dale Johannesen8be83a72008-03-04 23:17:14 +00002402}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002403
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002404/// LowerMemOpCallTo - Store the argument to the stack or remember it in case of
2405/// tail calls.
2406static void
Dan Gohman8181bd12008-07-27 21:46:04 +00002407LowerMemOpCallTo(SelectionDAG &DAG, MachineFunction &MF, SDValue Chain,
2408 SDValue Arg, SDValue PtrOff, int SPDiff,
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002409 unsigned ArgOffset, bool isPPC64, bool isTailCall,
Dan Gohman8181bd12008-07-27 21:46:04 +00002410 bool isVector, SmallVector<SDValue, 8> &MemOpChains,
Dale Johannesenea996922009-02-04 20:06:27 +00002411 SmallVector<TailCallArgumentInfo, 8>& TailCallArguments,
2412 DebugLoc dl) {
Owen Andersonac9de032009-08-10 22:56:29 +00002413 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002414 if (!isTailCall) {
2415 if (isVector) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002416 SDValue StackPtr;
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002417 if (isPPC64)
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002418 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002419 else
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002420 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Dale Johannesenea996922009-02-04 20:06:27 +00002421 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002422 DAG.getConstant(ArgOffset, PtrVT));
2423 }
David Greeneb4f2ef62010-02-15 16:56:53 +00002424 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff, NULL, 0,
2425 false, false, 0));
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002426 // Calculate and remember argument location.
2427 } else CalculateTailCallArgDest(DAG, MF, isPPC64, Arg, SPDiff, ArgOffset,
2428 TailCallArguments);
2429}
2430
Tilmann Scheller386330d2009-07-03 06:47:08 +00002431static
2432void PrepareTailCall(SelectionDAG &DAG, SDValue &InFlag, SDValue &Chain,
2433 DebugLoc dl, bool isPPC64, int SPDiff, unsigned NumBytes,
2434 SDValue LROp, SDValue FPOp, bool isDarwinABI,
2435 SmallVector<TailCallArgumentInfo, 8> &TailCallArguments) {
2436 MachineFunction &MF = DAG.getMachineFunction();
2437
2438 // Emit a sequence of copyto/copyfrom virtual registers for arguments that
2439 // might overwrite each other in case of tail call optimization.
2440 SmallVector<SDValue, 8> MemOpChains2;
2441 // Do not flag preceeding copytoreg stuff together with the following stuff.
2442 InFlag = SDValue();
2443 StoreTailCallArgumentsToStackSlot(DAG, Chain, TailCallArguments,
2444 MemOpChains2, dl);
2445 if (!MemOpChains2.empty())
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002446 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Tilmann Scheller386330d2009-07-03 06:47:08 +00002447 &MemOpChains2[0], MemOpChains2.size());
2448
2449 // Store the return address to the appropriate stack slot.
2450 Chain = EmitTailCallStoreFPAndRetAddr(DAG, MF, Chain, LROp, FPOp, SPDiff,
2451 isPPC64, isDarwinABI, dl);
2452
2453 // Emit callseq_end just before tailcall node.
2454 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2455 DAG.getIntPtrConstant(0, true), InFlag);
2456 InFlag = Chain.getValue(1);
2457}
2458
2459static
2460unsigned PrepareCall(SelectionDAG &DAG, SDValue &Callee, SDValue &InFlag,
2461 SDValue &Chain, DebugLoc dl, int SPDiff, bool isTailCall,
2462 SmallVector<std::pair<unsigned, SDValue>, 8> &RegsToPass,
Owen Andersonac9de032009-08-10 22:56:29 +00002463 SmallVector<SDValue, 8> &Ops, std::vector<EVT> &NodeTys,
Tilmann Schellerfc3e8eb2009-12-18 13:00:15 +00002464 bool isPPC64, bool isSVR4ABI) {
Owen Andersonac9de032009-08-10 22:56:29 +00002465 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002466 NodeTys.push_back(MVT::Other); // Returns a chain
2467 NodeTys.push_back(MVT::Flag); // Returns a flag for retval copy to use.
Tilmann Scheller386330d2009-07-03 06:47:08 +00002468
2469 unsigned CallOpc = isSVR4ABI ? PPCISD::CALL_SVR4 : PPCISD::CALL_Darwin;
2470
2471 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
2472 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
2473 // node so that legalize doesn't hack it.
2474 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
2475 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), Callee.getValueType());
2476 else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee))
2477 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), Callee.getValueType());
2478 else if (SDNode *Dest = isBLACompatibleAddress(Callee, DAG))
2479 // If this is an absolute destination address, use the munged value.
2480 Callee = SDValue(Dest, 0);
2481 else {
2482 // Otherwise, this is an indirect call. We have to use a MTCTR/BCTRL pair
2483 // to do the call, we can't use PPCISD::CALL.
2484 SDValue MTCTROps[] = {Chain, Callee, InFlag};
Tilmann Schellerfc3e8eb2009-12-18 13:00:15 +00002485
2486 if (isSVR4ABI && isPPC64) {
2487 // Function pointers in the 64-bit SVR4 ABI do not point to the function
2488 // entry point, but to the function descriptor (the function entry point
2489 // address is part of the function descriptor though).
2490 // The function descriptor is a three doubleword structure with the
2491 // following fields: function entry point, TOC base address and
2492 // environment pointer.
2493 // Thus for a call through a function pointer, the following actions need
2494 // to be performed:
2495 // 1. Save the TOC of the caller in the TOC save area of its stack
2496 // frame (this is done in LowerCall_Darwin()).
2497 // 2. Load the address of the function entry point from the function
2498 // descriptor.
2499 // 3. Load the TOC of the callee from the function descriptor into r2.
2500 // 4. Load the environment pointer from the function descriptor into
2501 // r11.
2502 // 5. Branch to the function entry point address.
2503 // 6. On return of the callee, the TOC of the caller needs to be
2504 // restored (this is done in FinishCall()).
2505 //
2506 // All those operations are flagged together to ensure that no other
2507 // operations can be scheduled in between. E.g. without flagging the
2508 // operations together, a TOC access in the caller could be scheduled
2509 // between the load of the callee TOC and the branch to the callee, which
2510 // results in the TOC access going through the TOC of the callee instead
2511 // of going through the TOC of the caller, which leads to incorrect code.
2512
2513 // Load the address of the function entry point from the function
2514 // descriptor.
2515 SDVTList VTs = DAG.getVTList(MVT::i64, MVT::Other, MVT::Flag);
2516 SDValue LoadFuncPtr = DAG.getNode(PPCISD::LOAD, dl, VTs, MTCTROps,
2517 InFlag.getNode() ? 3 : 2);
2518 Chain = LoadFuncPtr.getValue(1);
2519 InFlag = LoadFuncPtr.getValue(2);
2520
2521 // Load environment pointer into r11.
2522 // Offset of the environment pointer within the function descriptor.
2523 SDValue PtrOff = DAG.getIntPtrConstant(16);
2524
2525 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, MVT::i64, Callee, PtrOff);
2526 SDValue LoadEnvPtr = DAG.getNode(PPCISD::LOAD, dl, VTs, Chain, AddPtr,
2527 InFlag);
2528 Chain = LoadEnvPtr.getValue(1);
2529 InFlag = LoadEnvPtr.getValue(2);
2530
2531 SDValue EnvVal = DAG.getCopyToReg(Chain, dl, PPC::X11, LoadEnvPtr,
2532 InFlag);
2533 Chain = EnvVal.getValue(0);
2534 InFlag = EnvVal.getValue(1);
2535
2536 // Load TOC of the callee into r2. We are using a target-specific load
2537 // with r2 hard coded, because the result of a target-independent load
2538 // would never go directly into r2, since r2 is a reserved register (which
2539 // prevents the register allocator from allocating it), resulting in an
2540 // additional register being allocated and an unnecessary move instruction
2541 // being generated.
2542 VTs = DAG.getVTList(MVT::Other, MVT::Flag);
2543 SDValue LoadTOCPtr = DAG.getNode(PPCISD::LOAD_TOC, dl, VTs, Chain,
2544 Callee, InFlag);
2545 Chain = LoadTOCPtr.getValue(0);
2546 InFlag = LoadTOCPtr.getValue(1);
2547
2548 MTCTROps[0] = Chain;
2549 MTCTROps[1] = LoadFuncPtr;
2550 MTCTROps[2] = InFlag;
2551 }
2552
Tilmann Scheller386330d2009-07-03 06:47:08 +00002553 Chain = DAG.getNode(PPCISD::MTCTR, dl, NodeTys, MTCTROps,
2554 2 + (InFlag.getNode() != 0));
2555 InFlag = Chain.getValue(1);
2556
2557 NodeTys.clear();
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002558 NodeTys.push_back(MVT::Other);
2559 NodeTys.push_back(MVT::Flag);
Tilmann Scheller386330d2009-07-03 06:47:08 +00002560 Ops.push_back(Chain);
2561 CallOpc = isSVR4ABI ? PPCISD::BCTRL_SVR4 : PPCISD::BCTRL_Darwin;
2562 Callee.setNode(0);
2563 // Add CTR register as callee so a bctr can be emitted later.
2564 if (isTailCall)
2565 Ops.push_back(DAG.getRegister(PPC::CTR, PtrVT));
2566 }
2567
2568 // If this is a direct call, pass the chain and the callee.
2569 if (Callee.getNode()) {
2570 Ops.push_back(Chain);
2571 Ops.push_back(Callee);
2572 }
2573 // If this is a tail call add stack pointer delta.
2574 if (isTailCall)
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002575 Ops.push_back(DAG.getConstant(SPDiff, MVT::i32));
Tilmann Scheller386330d2009-07-03 06:47:08 +00002576
2577 // Add argument registers to the end of the list so that they are known live
2578 // into the call.
2579 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2580 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2581 RegsToPass[i].second.getValueType()));
2582
2583 return CallOpc;
2584}
2585
Dan Gohman9178de12009-08-05 01:29:28 +00002586SDValue
2587PPCTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel5838baa2009-09-02 08:44:58 +00002588 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman9178de12009-08-05 01:29:28 +00002589 const SmallVectorImpl<ISD::InputArg> &Ins,
2590 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmandbb121b2010-04-17 15:26:15 +00002591 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman9178de12009-08-05 01:29:28 +00002592
Tilmann Scheller386330d2009-07-03 06:47:08 +00002593 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman9178de12009-08-05 01:29:28 +00002594 CCState CCRetInfo(CallConv, isVarArg, getTargetMachine(),
2595 RVLocs, *DAG.getContext());
2596 CCRetInfo.AnalyzeCallResult(Ins, RetCC_PPC);
Tilmann Scheller386330d2009-07-03 06:47:08 +00002597
2598 // Copy all of the result registers out of their specified physreg.
2599 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
2600 CCValAssign &VA = RVLocs[i];
Owen Andersonac9de032009-08-10 22:56:29 +00002601 EVT VT = VA.getValVT();
Tilmann Scheller386330d2009-07-03 06:47:08 +00002602 assert(VA.isRegLoc() && "Can only return in registers!");
2603 Chain = DAG.getCopyFromReg(Chain, dl,
2604 VA.getLocReg(), VT, InFlag).getValue(1);
Dan Gohman9178de12009-08-05 01:29:28 +00002605 InVals.push_back(Chain.getValue(0));
Tilmann Scheller386330d2009-07-03 06:47:08 +00002606 InFlag = Chain.getValue(2);
2607 }
2608
Dan Gohman9178de12009-08-05 01:29:28 +00002609 return Chain;
Tilmann Scheller386330d2009-07-03 06:47:08 +00002610}
2611
Dan Gohman9178de12009-08-05 01:29:28 +00002612SDValue
Sandeep Patel5838baa2009-09-02 08:44:58 +00002613PPCTargetLowering::FinishCall(CallingConv::ID CallConv, DebugLoc dl,
2614 bool isTailCall, bool isVarArg,
Dan Gohman9178de12009-08-05 01:29:28 +00002615 SelectionDAG &DAG,
2616 SmallVector<std::pair<unsigned, SDValue>, 8>
2617 &RegsToPass,
2618 SDValue InFlag, SDValue Chain,
2619 SDValue &Callee,
2620 int SPDiff, unsigned NumBytes,
2621 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohmandbb121b2010-04-17 15:26:15 +00002622 SmallVectorImpl<SDValue> &InVals) const {
Owen Andersonac9de032009-08-10 22:56:29 +00002623 std::vector<EVT> NodeTys;
Tilmann Scheller386330d2009-07-03 06:47:08 +00002624 SmallVector<SDValue, 8> Ops;
2625 unsigned CallOpc = PrepareCall(DAG, Callee, InFlag, Chain, dl, SPDiff,
2626 isTailCall, RegsToPass, Ops, NodeTys,
Tilmann Schellerfc3e8eb2009-12-18 13:00:15 +00002627 PPCSubTarget.isPPC64(),
Dan Gohman9178de12009-08-05 01:29:28 +00002628 PPCSubTarget.isSVR4ABI());
Tilmann Scheller386330d2009-07-03 06:47:08 +00002629
2630 // When performing tail call optimization the callee pops its arguments off
2631 // the stack. Account for this here so these bytes can be pushed back on in
2632 // PPCRegisterInfo::eliminateCallFramePseudoInstr.
2633 int BytesCalleePops =
Dan Gohmanea8579c2010-02-08 20:27:50 +00002634 (CallConv==CallingConv::Fast && GuaranteedTailCallOpt) ? NumBytes : 0;
Tilmann Scheller386330d2009-07-03 06:47:08 +00002635
2636 if (InFlag.getNode())
2637 Ops.push_back(InFlag);
2638
2639 // Emit tail call.
2640 if (isTailCall) {
Dan Gohman9178de12009-08-05 01:29:28 +00002641 // If this is the first return lowered for this function, add the regs
2642 // to the liveout set for the function.
2643 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
2644 SmallVector<CCValAssign, 16> RVLocs;
2645 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), RVLocs,
2646 *DAG.getContext());
2647 CCInfo.AnalyzeCallResult(Ins, RetCC_PPC);
2648 for (unsigned i = 0; i != RVLocs.size(); ++i)
2649 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
2650 }
2651
2652 assert(((Callee.getOpcode() == ISD::Register &&
2653 cast<RegisterSDNode>(Callee)->getReg() == PPC::CTR) ||
2654 Callee.getOpcode() == ISD::TargetExternalSymbol ||
2655 Callee.getOpcode() == ISD::TargetGlobalAddress ||
2656 isa<ConstantSDNode>(Callee)) &&
2657 "Expecting an global address, external symbol, absolute value or register");
2658
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002659 return DAG.getNode(PPCISD::TC_RETURN, dl, MVT::Other, &Ops[0], Ops.size());
Tilmann Scheller386330d2009-07-03 06:47:08 +00002660 }
2661
2662 Chain = DAG.getNode(CallOpc, dl, NodeTys, &Ops[0], Ops.size());
2663 InFlag = Chain.getValue(1);
2664
Tilmann Scheller72cf2812009-08-15 11:54:46 +00002665 // Add a NOP immediately after the branch instruction when using the 64-bit
2666 // SVR4 ABI. At link time, if caller and callee are in a different module and
2667 // thus have a different TOC, the call will be replaced with a call to a stub
2668 // function which saves the current TOC, loads the TOC of the callee and
2669 // branches to the callee. The NOP will be replaced with a load instruction
2670 // which restores the TOC of the caller from the TOC save slot of the current
2671 // stack frame. If caller and callee belong to the same module (and have the
2672 // same TOC), the NOP will remain unchanged.
2673 if (!isTailCall && PPCSubTarget.isSVR4ABI()&& PPCSubTarget.isPPC64()) {
Tilmann Schellerfc3e8eb2009-12-18 13:00:15 +00002674 SDVTList VTs = DAG.getVTList(MVT::Other, MVT::Flag);
2675 if (CallOpc == PPCISD::BCTRL_SVR4) {
2676 // This is a call through a function pointer.
2677 // Restore the caller TOC from the save area into R2.
2678 // See PrepareCall() for more information about calls through function
2679 // pointers in the 64-bit SVR4 ABI.
2680 // We are using a target-specific load with r2 hard coded, because the
2681 // result of a target-independent load would never go directly into r2,
2682 // since r2 is a reserved register (which prevents the register allocator
2683 // from allocating it), resulting in an additional register being
2684 // allocated and an unnecessary move instruction being generated.
2685 Chain = DAG.getNode(PPCISD::TOC_RESTORE, dl, VTs, Chain, InFlag);
2686 InFlag = Chain.getValue(1);
2687 } else {
2688 // Otherwise insert NOP.
2689 InFlag = DAG.getNode(PPCISD::NOP, dl, MVT::Flag, InFlag);
2690 }
Tilmann Scheller72cf2812009-08-15 11:54:46 +00002691 }
2692
Tilmann Scheller386330d2009-07-03 06:47:08 +00002693 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2694 DAG.getIntPtrConstant(BytesCalleePops, true),
2695 InFlag);
Dan Gohman9178de12009-08-05 01:29:28 +00002696 if (!Ins.empty())
Tilmann Scheller386330d2009-07-03 06:47:08 +00002697 InFlag = Chain.getValue(1);
2698
Dan Gohman9178de12009-08-05 01:29:28 +00002699 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2700 Ins, dl, DAG, InVals);
Tilmann Scheller386330d2009-07-03 06:47:08 +00002701}
2702
Dan Gohman9178de12009-08-05 01:29:28 +00002703SDValue
Evan Chengff116f92010-02-02 23:55:14 +00002704PPCTargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel5838baa2009-09-02 08:44:58 +00002705 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng6b6ed592010-01-27 00:07:07 +00002706 bool &isTailCall,
Dan Gohman9178de12009-08-05 01:29:28 +00002707 const SmallVectorImpl<ISD::OutputArg> &Outs,
2708 const SmallVectorImpl<ISD::InputArg> &Ins,
2709 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmandbb121b2010-04-17 15:26:15 +00002710 SmallVectorImpl<SDValue> &InVals) const {
Evan Cheng6b6ed592010-01-27 00:07:07 +00002711 if (isTailCall)
2712 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv, isVarArg,
2713 Ins, DAG);
2714
Tilmann Scheller72cf2812009-08-15 11:54:46 +00002715 if (PPCSubTarget.isSVR4ABI() && !PPCSubTarget.isPPC64()) {
Dan Gohman9178de12009-08-05 01:29:28 +00002716 return LowerCall_SVR4(Chain, Callee, CallConv, isVarArg,
2717 isTailCall, Outs, Ins,
2718 dl, DAG, InVals);
2719 } else {
2720 return LowerCall_Darwin(Chain, Callee, CallConv, isVarArg,
2721 isTailCall, Outs, Ins,
2722 dl, DAG, InVals);
2723 }
2724}
2725
2726SDValue
2727PPCTargetLowering::LowerCall_SVR4(SDValue Chain, SDValue Callee,
Sandeep Patel5838baa2009-09-02 08:44:58 +00002728 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman9178de12009-08-05 01:29:28 +00002729 bool isTailCall,
2730 const SmallVectorImpl<ISD::OutputArg> &Outs,
2731 const SmallVectorImpl<ISD::InputArg> &Ins,
2732 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmandbb121b2010-04-17 15:26:15 +00002733 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman9178de12009-08-05 01:29:28 +00002734 // See PPCTargetLowering::LowerFormalArguments_SVR4() for a description
Tilmann Scheller72cf2812009-08-15 11:54:46 +00002735 // of the 32-bit SVR4 ABI stack frame layout.
Dan Gohman9178de12009-08-05 01:29:28 +00002736
Dan Gohman9178de12009-08-05 01:29:28 +00002737 assert((CallConv == CallingConv::C ||
2738 CallConv == CallingConv::Fast) && "Unknown calling convention!");
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +00002739
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +00002740 unsigned PtrByteSize = 4;
2741
2742 MachineFunction &MF = DAG.getMachineFunction();
2743
2744 // Mark this function as potentially containing a function that contains a
2745 // tail call. As a consequence the frame pointer will be used for dynamicalloc
2746 // and restoring the callers stack pointer in this functions epilog. This is
2747 // done because by tail calling the called function might overwrite the value
2748 // in this function's (MF) stack pointer stack slot 0(SP).
Dan Gohmanea8579c2010-02-08 20:27:50 +00002749 if (GuaranteedTailCallOpt && CallConv==CallingConv::Fast)
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +00002750 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
2751
2752 // Count how many bytes are to be pushed on the stack, including the linkage
2753 // area, parameter list area and the part of the local variable space which
2754 // contains copies of aggregates which are passed by value.
2755
2756 // Assign locations to all of the outgoing arguments.
2757 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman9178de12009-08-05 01:29:28 +00002758 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
2759 ArgLocs, *DAG.getContext());
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +00002760
2761 // Reserve space for the linkage area on the stack.
2762 CCInfo.AllocateStack(PPCFrameInfo::getLinkageSize(false, false), PtrByteSize);
2763
2764 if (isVarArg) {
2765 // Handle fixed and variable vector arguments differently.
2766 // Fixed vector arguments go into registers as long as registers are
2767 // available. Variable vector arguments always go into memory.
Dan Gohman9178de12009-08-05 01:29:28 +00002768 unsigned NumArgs = Outs.size();
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +00002769
2770 for (unsigned i = 0; i != NumArgs; ++i) {
Owen Andersonac9de032009-08-10 22:56:29 +00002771 EVT ArgVT = Outs[i].Val.getValueType();
Dan Gohman9178de12009-08-05 01:29:28 +00002772 ISD::ArgFlagsTy ArgFlags = Outs[i].Flags;
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +00002773 bool Result;
2774
Dan Gohman9178de12009-08-05 01:29:28 +00002775 if (Outs[i].IsFixed) {
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +00002776 Result = CC_PPC_SVR4(i, ArgVT, ArgVT, CCValAssign::Full, ArgFlags,
2777 CCInfo);
2778 } else {
2779 Result = CC_PPC_SVR4_VarArg(i, ArgVT, ArgVT, CCValAssign::Full,
2780 ArgFlags, CCInfo);
2781 }
2782
2783 if (Result) {
Edwin Török4d9756a2009-07-08 20:53:28 +00002784#ifndef NDEBUG
Chris Lattner397f4562009-08-23 06:03:38 +00002785 errs() << "Call operand #" << i << " has unhandled type "
Owen Andersonac9de032009-08-10 22:56:29 +00002786 << ArgVT.getEVTString() << "\n";
Edwin Török4d9756a2009-07-08 20:53:28 +00002787#endif
Edwin Törökbd448e32009-07-14 16:55:14 +00002788 llvm_unreachable(0);
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +00002789 }
2790 }
2791 } else {
2792 // All arguments are treated the same.
Dan Gohman9178de12009-08-05 01:29:28 +00002793 CCInfo.AnalyzeCallOperands(Outs, CC_PPC_SVR4);
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +00002794 }
2795
2796 // Assign locations to all of the outgoing aggregate by value arguments.
2797 SmallVector<CCValAssign, 16> ByValArgLocs;
Dan Gohman9178de12009-08-05 01:29:28 +00002798 CCState CCByValInfo(CallConv, isVarArg, getTargetMachine(), ByValArgLocs,
Owen Anderson175b6542009-07-22 00:24:57 +00002799 *DAG.getContext());
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +00002800
2801 // Reserve stack space for the allocations in CCInfo.
2802 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
2803
Dan Gohman9178de12009-08-05 01:29:28 +00002804 CCByValInfo.AnalyzeCallOperands(Outs, CC_PPC_SVR4_ByVal);
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +00002805
2806 // Size of the linkage area, parameter list area and the part of the local
2807 // space variable where copies of aggregates which are passed by value are
2808 // stored.
2809 unsigned NumBytes = CCByValInfo.getNextStackOffset();
2810
2811 // Calculate by how many bytes the stack has to be adjusted in case of tail
2812 // call optimization.
2813 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
2814
2815 // Adjust the stack pointer for the new arguments...
2816 // These operations are automatically eliminated by the prolog/epilog pass
2817 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
2818 SDValue CallSeqStart = Chain;
2819
2820 // Load the return address and frame pointer so it can be moved somewhere else
2821 // later.
2822 SDValue LROp, FPOp;
2823 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, false,
2824 dl);
2825
2826 // Set up a copy of the stack pointer for use loading and storing any
2827 // arguments that may not fit in the registers available for argument
2828 // passing.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002829 SDValue StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +00002830
2831 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
2832 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
2833 SmallVector<SDValue, 8> MemOpChains;
2834
2835 // Walk the register/memloc assignments, inserting copies/loads.
2836 for (unsigned i = 0, j = 0, e = ArgLocs.size();
2837 i != e;
2838 ++i) {
2839 CCValAssign &VA = ArgLocs[i];
Dan Gohman9178de12009-08-05 01:29:28 +00002840 SDValue Arg = Outs[i].Val;
2841 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +00002842
2843 if (Flags.isByVal()) {
2844 // Argument is an aggregate which is passed by value, thus we need to
2845 // create a copy of it in the local variable space of the current stack
2846 // frame (which is the stack frame of the caller) and pass the address of
2847 // this copy to the callee.
2848 assert((j < ByValArgLocs.size()) && "Index out of bounds!");
2849 CCValAssign &ByValVA = ByValArgLocs[j++];
2850 assert((VA.getValNo() == ByValVA.getValNo()) && "ValNo mismatch!");
2851
2852 // Memory reserved in the local variable space of the callers stack frame.
2853 unsigned LocMemOffset = ByValVA.getLocMemOffset();
2854
2855 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
2856 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
2857
2858 // Create a copy of the argument in the local area of the current
2859 // stack frame.
2860 SDValue MemcpyCall =
2861 CreateCopyOfByValArgument(Arg, PtrOff,
2862 CallSeqStart.getNode()->getOperand(0),
2863 Flags, DAG, dl);
2864
2865 // This must go outside the CALLSEQ_START..END.
2866 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
2867 CallSeqStart.getNode()->getOperand(1));
2868 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
2869 NewCallSeqStart.getNode());
2870 Chain = CallSeqStart = NewCallSeqStart;
2871
2872 // Pass the address of the aggregate copy on the stack either in a
2873 // physical register or in the parameter list area of the current stack
2874 // frame to the callee.
2875 Arg = PtrOff;
2876 }
2877
2878 if (VA.isRegLoc()) {
2879 // Put argument in a physical register.
2880 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
2881 } else {
2882 // Put argument in the parameter list area of the current stack frame.
2883 assert(VA.isMemLoc());
2884 unsigned LocMemOffset = VA.getLocMemOffset();
2885
2886 if (!isTailCall) {
2887 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
2888 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
2889
2890 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
David Greeneb4f2ef62010-02-15 16:56:53 +00002891 PseudoSourceValue::getStack(), LocMemOffset,
2892 false, false, 0));
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +00002893 } else {
2894 // Calculate and remember argument location.
2895 CalculateTailCallArgDest(DAG, MF, false, Arg, SPDiff, LocMemOffset,
2896 TailCallArguments);
2897 }
2898 }
2899 }
2900
2901 if (!MemOpChains.empty())
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002902 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +00002903 &MemOpChains[0], MemOpChains.size());
2904
2905 // Build a sequence of copy-to-reg nodes chained together with token chain
2906 // and flag operands which copy the outgoing args into the appropriate regs.
2907 SDValue InFlag;
2908 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
2909 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
2910 RegsToPass[i].second, InFlag);
2911 InFlag = Chain.getValue(1);
2912 }
2913
2914 // Set CR6 to true if this is a vararg call.
2915 if (isVarArg) {
Dan Gohman61fda0d2009-09-25 18:54:59 +00002916 SDValue SetCR(DAG.getMachineNode(PPC::CRSET, dl, MVT::i32), 0);
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +00002917 Chain = DAG.getCopyToReg(Chain, dl, PPC::CR1EQ, SetCR, InFlag);
2918 InFlag = Chain.getValue(1);
2919 }
2920
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +00002921 if (isTailCall) {
Tilmann Scheller386330d2009-07-03 06:47:08 +00002922 PrepareTailCall(DAG, InFlag, Chain, dl, false, SPDiff, NumBytes, LROp, FPOp,
2923 false, TailCallArguments);
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +00002924 }
2925
Dan Gohman9178de12009-08-05 01:29:28 +00002926 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
2927 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
2928 Ins, InVals);
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +00002929}
2930
Dan Gohman9178de12009-08-05 01:29:28 +00002931SDValue
2932PPCTargetLowering::LowerCall_Darwin(SDValue Chain, SDValue Callee,
Sandeep Patel5838baa2009-09-02 08:44:58 +00002933 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman9178de12009-08-05 01:29:28 +00002934 bool isTailCall,
2935 const SmallVectorImpl<ISD::OutputArg> &Outs,
2936 const SmallVectorImpl<ISD::InputArg> &Ins,
2937 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmandbb121b2010-04-17 15:26:15 +00002938 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman9178de12009-08-05 01:29:28 +00002939
2940 unsigned NumOps = Outs.size();
Scott Michel91099d62009-02-17 22:15:04 +00002941
Owen Andersonac9de032009-08-10 22:56:29 +00002942 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002943 bool isPPC64 = PtrVT == MVT::i64;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002944 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Scott Michel91099d62009-02-17 22:15:04 +00002945
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002946 MachineFunction &MF = DAG.getMachineFunction();
2947
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002948 // Mark this function as potentially containing a function that contains a
2949 // tail call. As a consequence the frame pointer will be used for dynamicalloc
2950 // and restoring the callers stack pointer in this functions epilog. This is
2951 // done because by tail calling the called function might overwrite the value
2952 // in this function's (MF) stack pointer stack slot 0(SP).
Dan Gohmanea8579c2010-02-08 20:27:50 +00002953 if (GuaranteedTailCallOpt && CallConv==CallingConv::Fast)
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002954 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
2955
2956 unsigned nAltivecParamsAtEnd = 0;
2957
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002958 // Count how many bytes are to be pushed on the stack, including the linkage
2959 // area, and parameter passing area. We start with 24/48 bytes, which is
2960 // prereserved space for [SP][CR][LR][3 x unused].
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002961 unsigned NumBytes =
Dan Gohman9178de12009-08-05 01:29:28 +00002962 CalculateParameterAndLinkageAreaSize(DAG, isPPC64, isVarArg, CallConv,
2963 Outs,
Tilmann Scheller386330d2009-07-03 06:47:08 +00002964 nAltivecParamsAtEnd);
Dale Johannesen946b9cc2008-03-12 00:22:17 +00002965
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002966 // Calculate by how many bytes the stack has to be adjusted in case of tail
2967 // call optimization.
2968 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
Scott Michel91099d62009-02-17 22:15:04 +00002969
Dan Gohman9178de12009-08-05 01:29:28 +00002970 // To protect arguments on the stack from being clobbered in a tail call,
2971 // force all the loads to happen before doing any other lowering.
2972 if (isTailCall)
2973 Chain = DAG.getStackArgumentTokenFactor(Chain);
2974
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002975 // Adjust the stack pointer for the new arguments...
2976 // These operations are automatically eliminated by the prolog/epilog pass
Chris Lattnerfe5d4022008-10-11 22:08:30 +00002977 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Dan Gohman8181bd12008-07-27 21:46:04 +00002978 SDValue CallSeqStart = Chain;
Scott Michel91099d62009-02-17 22:15:04 +00002979
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002980 // Load the return address and frame pointer so it can be move somewhere else
2981 // later.
Dan Gohman8181bd12008-07-27 21:46:04 +00002982 SDValue LROp, FPOp;
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +00002983 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, true,
2984 dl);
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002985
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002986 // Set up a copy of the stack pointer for use loading and storing any
2987 // arguments that may not fit in the registers available for argument
2988 // passing.
Dan Gohman8181bd12008-07-27 21:46:04 +00002989 SDValue StackPtr;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002990 if (isPPC64)
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002991 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002992 else
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002993 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Scott Michel91099d62009-02-17 22:15:04 +00002994
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002995 // Figure out which arguments are going to go in registers, and which in
2996 // memory. Also, if this is a vararg function, floating point operations
2997 // must be stored to our stack, and loaded into integer regs as well, if
2998 // any integer regs are available for argument passing.
Tilmann Scheller386330d2009-07-03 06:47:08 +00002999 unsigned ArgOffset = PPCFrameInfo::getLinkageSize(isPPC64, true);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003000 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michel91099d62009-02-17 22:15:04 +00003001
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003002 static const unsigned GPR_32[] = { // 32-bit registers.
3003 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
3004 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
3005 };
3006 static const unsigned GPR_64[] = { // 64-bit registers.
3007 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
3008 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
3009 };
Tilmann Scheller72cf2812009-08-15 11:54:46 +00003010 static const unsigned *FPR = GetFPR();
Scott Michel91099d62009-02-17 22:15:04 +00003011
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003012 static const unsigned VR[] = {
3013 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
3014 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
3015 };
Owen Anderson1636de92007-09-07 04:06:50 +00003016 const unsigned NumGPRs = array_lengthof(GPR_32);
Tilmann Scheller386330d2009-07-03 06:47:08 +00003017 const unsigned NumFPRs = 13;
Tilmann Schellerff2c8fd2009-07-03 06:43:35 +00003018 const unsigned NumVRs = array_lengthof(VR);
Scott Michel91099d62009-02-17 22:15:04 +00003019
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003020 const unsigned *GPR = isPPC64 ? GPR_64 : GPR_32;
3021
Tilmann Scheller386330d2009-07-03 06:47:08 +00003022 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
Arnold Schwaighofera0032722008-04-30 09:16:33 +00003023 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
3024
Dan Gohman8181bd12008-07-27 21:46:04 +00003025 SmallVector<SDValue, 8> MemOpChains;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003026 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohman9178de12009-08-05 01:29:28 +00003027 SDValue Arg = Outs[i].Val;
3028 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003029
3030 // PtrOff will be used to store the current argument to the stack if a
3031 // register cannot be found for it.
Dan Gohman8181bd12008-07-27 21:46:04 +00003032 SDValue PtrOff;
Scott Michel91099d62009-02-17 22:15:04 +00003033
Tilmann Scheller386330d2009-07-03 06:47:08 +00003034 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003035
Dale Johannesen3c4fb222009-02-04 02:34:38 +00003036 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003037
3038 // On PPC64, promote integers to 64-bit values.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003039 if (isPPC64 && Arg.getValueType() == MVT::i32) {
Duncan Sandsc93fae32008-03-21 09:14:45 +00003040 // FIXME: Should this use ANY_EXTEND if neither sext nor zext?
3041 unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003042 Arg = DAG.getNode(ExtOp, dl, MVT::i64, Arg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003043 }
Dale Johannesen8be83a72008-03-04 23:17:14 +00003044
Dale Johanneseneaea88c2008-03-07 20:27:40 +00003045 // FIXME memcpy is used way more than necessary. Correctness first.
Duncan Sandsc93fae32008-03-21 09:14:45 +00003046 if (Flags.isByVal()) {
3047 unsigned Size = Flags.getByValSize();
Dale Johanneseneaea88c2008-03-07 20:27:40 +00003048 if (Size==1 || Size==2) {
3049 // Very small objects are passed right-justified.
3050 // Everything else is passed left-justified.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003051 EVT VT = (Size==1) ? MVT::i8 : MVT::i16;
Dale Johanneseneaea88c2008-03-07 20:27:40 +00003052 if (GPR_idx != NumGPRs) {
Scott Michel91099d62009-02-17 22:15:04 +00003053 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, dl, PtrVT, Chain, Arg,
David Greeneb4f2ef62010-02-15 16:56:53 +00003054 NULL, 0, VT, false, false, 0);
Dale Johanneseneaea88c2008-03-07 20:27:40 +00003055 MemOpChains.push_back(Load.getValue(1));
3056 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller386330d2009-07-03 06:47:08 +00003057
3058 ArgOffset += PtrByteSize;
Dale Johanneseneaea88c2008-03-07 20:27:40 +00003059 } else {
Dan Gohman8181bd12008-07-27 21:46:04 +00003060 SDValue Const = DAG.getConstant(4 - Size, PtrOff.getValueType());
Dale Johannesen3c4fb222009-02-04 02:34:38 +00003061 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
Dan Gohman8181bd12008-07-27 21:46:04 +00003062 SDValue MemcpyCall = CreateCopyOfByValArgument(Arg, AddPtr,
Scott Michel91099d62009-02-17 22:15:04 +00003063 CallSeqStart.getNode()->getOperand(0),
Tilmann Schellerff2c8fd2009-07-03 06:43:35 +00003064 Flags, DAG, dl);
Dale Johanneseneaea88c2008-03-07 20:27:40 +00003065 // This must go outside the CALLSEQ_START..END.
Dan Gohman8181bd12008-07-27 21:46:04 +00003066 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
Gabor Greif1c80d112008-08-28 21:40:38 +00003067 CallSeqStart.getNode()->getOperand(1));
Gabor Greife9f7f582008-08-31 15:37:04 +00003068 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
3069 NewCallSeqStart.getNode());
Dale Johanneseneaea88c2008-03-07 20:27:40 +00003070 Chain = CallSeqStart = NewCallSeqStart;
3071 ArgOffset += PtrByteSize;
3072 }
3073 continue;
3074 }
Dale Johannesenbfadf4b2008-03-17 02:13:43 +00003075 // Copy entire object into memory. There are cases where gcc-generated
3076 // code assumes it is there, even if it could be put entirely into
3077 // registers. (This is not what the doc says.)
Dan Gohman8181bd12008-07-27 21:46:04 +00003078 SDValue MemcpyCall = CreateCopyOfByValArgument(Arg, PtrOff,
Scott Michel91099d62009-02-17 22:15:04 +00003079 CallSeqStart.getNode()->getOperand(0),
Tilmann Schellerff2c8fd2009-07-03 06:43:35 +00003080 Flags, DAG, dl);
Dale Johannesenbfadf4b2008-03-17 02:13:43 +00003081 // This must go outside the CALLSEQ_START..END.
Dan Gohman8181bd12008-07-27 21:46:04 +00003082 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
Gabor Greif1c80d112008-08-28 21:40:38 +00003083 CallSeqStart.getNode()->getOperand(1));
3084 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(), NewCallSeqStart.getNode());
Dale Johannesenbfadf4b2008-03-17 02:13:43 +00003085 Chain = CallSeqStart = NewCallSeqStart;
3086 // And copy the pieces of it that fit into registers.
Dale Johannesen8be83a72008-03-04 23:17:14 +00003087 for (unsigned j=0; j<Size; j+=PtrByteSize) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003088 SDValue Const = DAG.getConstant(j, PtrOff.getValueType());
Dale Johannesen3c4fb222009-02-04 02:34:38 +00003089 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
Dale Johannesen8be83a72008-03-04 23:17:14 +00003090 if (GPR_idx != NumGPRs) {
David Greeneb4f2ef62010-02-15 16:56:53 +00003091 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg, NULL, 0,
3092 false, false, 0);
Dale Johannesen7a7aa102008-03-05 23:31:27 +00003093 MemOpChains.push_back(Load.getValue(1));
Dale Johannesen8be83a72008-03-04 23:17:14 +00003094 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller386330d2009-07-03 06:47:08 +00003095 ArgOffset += PtrByteSize;
Dale Johannesen8be83a72008-03-04 23:17:14 +00003096 } else {
Dale Johannesenbfadf4b2008-03-17 02:13:43 +00003097 ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize;
Dale Johanneseneaea88c2008-03-07 20:27:40 +00003098 break;
Dale Johannesen8be83a72008-03-04 23:17:14 +00003099 }
3100 }
3101 continue;
3102 }
3103
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003104 switch (Arg.getValueType().getSimpleVT().SimpleTy) {
Edwin Törökbd448e32009-07-14 16:55:14 +00003105 default: llvm_unreachable("Unexpected ValueType for argument!");
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003106 case MVT::i32:
3107 case MVT::i64:
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003108 if (GPR_idx != NumGPRs) {
3109 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
3110 } else {
Arnold Schwaighofera0032722008-04-30 09:16:33 +00003111 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3112 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesenea996922009-02-04 20:06:27 +00003113 TailCallArguments, dl);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003114 }
Tilmann Scheller386330d2009-07-03 06:47:08 +00003115 ArgOffset += PtrByteSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003116 break;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003117 case MVT::f32:
3118 case MVT::f64:
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003119 if (FPR_idx != NumFPRs) {
3120 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
3121
3122 if (isVarArg) {
David Greeneb4f2ef62010-02-15 16:56:53 +00003123 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff, NULL, 0,
3124 false, false, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003125 MemOpChains.push_back(Store);
3126
3127 // Float varargs are always shadowed in available integer registers
3128 if (GPR_idx != NumGPRs) {
David Greeneb4f2ef62010-02-15 16:56:53 +00003129 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff, NULL, 0,
3130 false, false, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003131 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller386330d2009-07-03 06:47:08 +00003132 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003133 }
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003134 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 && !isPPC64){
Dan Gohman8181bd12008-07-27 21:46:04 +00003135 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
Dale Johannesen3c4fb222009-02-04 02:34:38 +00003136 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
David Greeneb4f2ef62010-02-15 16:56:53 +00003137 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff, NULL, 0,
3138 false, false, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003139 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller386330d2009-07-03 06:47:08 +00003140 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003141 }
3142 } else {
3143 // If we have any FPRs remaining, we may also have GPRs remaining.
3144 // Args passed in FPRs consume either 1 (f32) or 2 (f64) available
3145 // GPRs.
Tilmann Scheller386330d2009-07-03 06:47:08 +00003146 if (GPR_idx != NumGPRs)
3147 ++GPR_idx;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003148 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 &&
Tilmann Scheller386330d2009-07-03 06:47:08 +00003149 !isPPC64) // PPC64 has 64-bit GPR's obviously :)
3150 ++GPR_idx;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003151 }
3152 } else {
Arnold Schwaighofera0032722008-04-30 09:16:33 +00003153 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3154 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesenea996922009-02-04 20:06:27 +00003155 TailCallArguments, dl);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003156 }
Tilmann Scheller386330d2009-07-03 06:47:08 +00003157 if (isPPC64)
3158 ArgOffset += 8;
3159 else
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003160 ArgOffset += Arg.getValueType() == MVT::f32 ? 4 : 8;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003161 break;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003162 case MVT::v4f32:
3163 case MVT::v4i32:
3164 case MVT::v8i16:
3165 case MVT::v16i8:
Dale Johannesen946b9cc2008-03-12 00:22:17 +00003166 if (isVarArg) {
3167 // These go aligned on the stack, or in the corresponding R registers
Scott Michel91099d62009-02-17 22:15:04 +00003168 // when within range. The Darwin PPC ABI doc claims they also go in
Dale Johannesen946b9cc2008-03-12 00:22:17 +00003169 // V registers; in fact gcc does this only for arguments that are
3170 // prototyped, not for those that match the ... We do it for all
3171 // arguments, seems to work.
3172 while (ArgOffset % 16 !=0) {
3173 ArgOffset += PtrByteSize;
3174 if (GPR_idx != NumGPRs)
3175 GPR_idx++;
3176 }
3177 // We could elide this store in the case where the object fits
3178 // entirely in R registers. Maybe later.
Scott Michel91099d62009-02-17 22:15:04 +00003179 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Dale Johannesen946b9cc2008-03-12 00:22:17 +00003180 DAG.getConstant(ArgOffset, PtrVT));
David Greeneb4f2ef62010-02-15 16:56:53 +00003181 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff, NULL, 0,
3182 false, false, 0);
Dale Johannesen946b9cc2008-03-12 00:22:17 +00003183 MemOpChains.push_back(Store);
3184 if (VR_idx != NumVRs) {
David Greeneb4f2ef62010-02-15 16:56:53 +00003185 SDValue Load = DAG.getLoad(MVT::v4f32, dl, Store, PtrOff, NULL, 0,
3186 false, false, 0);
Dale Johannesen946b9cc2008-03-12 00:22:17 +00003187 MemOpChains.push_back(Load.getValue(1));
3188 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Load));
3189 }
3190 ArgOffset += 16;
3191 for (unsigned i=0; i<16; i+=PtrByteSize) {
3192 if (GPR_idx == NumGPRs)
3193 break;
Dale Johannesen3c4fb222009-02-04 02:34:38 +00003194 SDValue Ix = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff,
Dale Johannesen946b9cc2008-03-12 00:22:17 +00003195 DAG.getConstant(i, PtrVT));
David Greeneb4f2ef62010-02-15 16:56:53 +00003196 SDValue Load = DAG.getLoad(PtrVT, dl, Store, Ix, NULL, 0,
3197 false, false, 0);
Dale Johannesen946b9cc2008-03-12 00:22:17 +00003198 MemOpChains.push_back(Load.getValue(1));
3199 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3200 }
3201 break;
3202 }
Arnold Schwaighofera0032722008-04-30 09:16:33 +00003203
Dale Johannesenf6a394b2008-03-14 17:41:26 +00003204 // Non-varargs Altivec params generally go in registers, but have
3205 // stack space allocated at the end.
3206 if (VR_idx != NumVRs) {
3207 // Doesn't have GPR space allocated.
3208 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg));
3209 } else if (nAltivecParamsAtEnd==0) {
3210 // We are emitting Altivec params in order.
Arnold Schwaighofera0032722008-04-30 09:16:33 +00003211 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3212 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesenea996922009-02-04 20:06:27 +00003213 TailCallArguments, dl);
Dale Johannesen946b9cc2008-03-12 00:22:17 +00003214 ArgOffset += 16;
Dale Johannesen946b9cc2008-03-12 00:22:17 +00003215 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003216 break;
3217 }
3218 }
Dale Johannesenf6a394b2008-03-14 17:41:26 +00003219 // If all Altivec parameters fit in registers, as they usually do,
3220 // they get stack space following the non-Altivec parameters. We
3221 // don't track this here because nobody below needs it.
3222 // If there are more Altivec parameters than fit in registers emit
3223 // the stores here.
3224 if (!isVarArg && nAltivecParamsAtEnd > NumVRs) {
3225 unsigned j = 0;
3226 // Offset is aligned; skip 1st 12 params which go in V registers.
3227 ArgOffset = ((ArgOffset+15)/16)*16;
3228 ArgOffset += 12*16;
3229 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohman9178de12009-08-05 01:29:28 +00003230 SDValue Arg = Outs[i].Val;
Owen Andersonac9de032009-08-10 22:56:29 +00003231 EVT ArgType = Arg.getValueType();
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003232 if (ArgType==MVT::v4f32 || ArgType==MVT::v4i32 ||
3233 ArgType==MVT::v8i16 || ArgType==MVT::v16i8) {
Dale Johannesenf6a394b2008-03-14 17:41:26 +00003234 if (++j > NumVRs) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003235 SDValue PtrOff;
Arnold Schwaighofera0032722008-04-30 09:16:33 +00003236 // We are emitting Altivec params in order.
3237 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3238 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesenea996922009-02-04 20:06:27 +00003239 TailCallArguments, dl);
Dale Johannesenf6a394b2008-03-14 17:41:26 +00003240 ArgOffset += 16;
3241 }
3242 }
3243 }
3244 }
3245
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003246 if (!MemOpChains.empty())
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003247 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003248 &MemOpChains[0], MemOpChains.size());
Scott Michel91099d62009-02-17 22:15:04 +00003249
Tilmann Schellerfc3e8eb2009-12-18 13:00:15 +00003250 // Check if this is an indirect call (MTCTR/BCTRL).
3251 // See PrepareCall() for more information about calls through function
3252 // pointers in the 64-bit SVR4 ABI.
3253 if (!isTailCall && isPPC64 && PPCSubTarget.isSVR4ABI() &&
3254 !dyn_cast<GlobalAddressSDNode>(Callee) &&
3255 !dyn_cast<ExternalSymbolSDNode>(Callee) &&
3256 !isBLACompatibleAddress(Callee, DAG)) {
3257 // Load r2 into a virtual register and store it to the TOC save area.
3258 SDValue Val = DAG.getCopyFromReg(Chain, dl, PPC::X2, MVT::i64);
3259 // TOC save area offset.
3260 SDValue PtrOff = DAG.getIntPtrConstant(40);
3261 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
David Greeneb4f2ef62010-02-15 16:56:53 +00003262 Chain = DAG.getStore(Val.getValue(1), dl, Val, AddPtr, NULL, 0,
3263 false, false, 0);
Tilmann Schellerfc3e8eb2009-12-18 13:00:15 +00003264 }
3265
Dale Johannesena9e94802010-03-09 20:15:42 +00003266 // On Darwin, R12 must contain the address of an indirect callee. This does
3267 // not mean the MTCTR instruction must use R12; it's easier to model this as
3268 // an extra parameter, so do that.
3269 if (!isTailCall &&
3270 !dyn_cast<GlobalAddressSDNode>(Callee) &&
3271 !dyn_cast<ExternalSymbolSDNode>(Callee) &&
3272 !isBLACompatibleAddress(Callee, DAG))
3273 RegsToPass.push_back(std::make_pair((unsigned)(isPPC64 ? PPC::X12 :
3274 PPC::R12), Callee));
3275
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003276 // Build a sequence of copy-to-reg nodes chained together with token chain
3277 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman8181bd12008-07-27 21:46:04 +00003278 SDValue InFlag;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003279 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michel91099d62009-02-17 22:15:04 +00003280 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesen3c4fb222009-02-04 02:34:38 +00003281 RegsToPass[i].second, InFlag);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003282 InFlag = Chain.getValue(1);
3283 }
Scott Michel91099d62009-02-17 22:15:04 +00003284
Arnold Schwaighofera0032722008-04-30 09:16:33 +00003285 if (isTailCall) {
Tilmann Scheller386330d2009-07-03 06:47:08 +00003286 PrepareTailCall(DAG, InFlag, Chain, dl, isPPC64, SPDiff, NumBytes, LROp,
3287 FPOp, true, TailCallArguments);
Arnold Schwaighofera0032722008-04-30 09:16:33 +00003288 }
3289
Dan Gohman9178de12009-08-05 01:29:28 +00003290 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
3291 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
3292 Ins, InVals);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003293}
3294
Dan Gohman9178de12009-08-05 01:29:28 +00003295SDValue
3296PPCTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel5838baa2009-09-02 08:44:58 +00003297 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman9178de12009-08-05 01:29:28 +00003298 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmandbb121b2010-04-17 15:26:15 +00003299 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman9178de12009-08-05 01:29:28 +00003300
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003301 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman9178de12009-08-05 01:29:28 +00003302 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
3303 RVLocs, *DAG.getContext());
3304 CCInfo.AnalyzeReturn(Outs, RetCC_PPC);
Scott Michel91099d62009-02-17 22:15:04 +00003305
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003306 // If this is the first return lowered for this function, add the regs to the
3307 // liveout set for the function.
Chris Lattner1b989192007-12-31 04:13:23 +00003308 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003309 for (unsigned i = 0; i != RVLocs.size(); ++i)
Chris Lattner1b989192007-12-31 04:13:23 +00003310 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003311 }
3312
Dan Gohman8181bd12008-07-27 21:46:04 +00003313 SDValue Flag;
Scott Michel91099d62009-02-17 22:15:04 +00003314
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003315 // Copy the result values into the output registers.
3316 for (unsigned i = 0; i != RVLocs.size(); ++i) {
3317 CCValAssign &VA = RVLocs[i];
3318 assert(VA.isRegLoc() && "Can only return in registers!");
Scott Michel91099d62009-02-17 22:15:04 +00003319 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
Dan Gohman9178de12009-08-05 01:29:28 +00003320 Outs[i].Val, Flag);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003321 Flag = Chain.getValue(1);
3322 }
3323
Gabor Greif1c80d112008-08-28 21:40:38 +00003324 if (Flag.getNode())
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003325 return DAG.getNode(PPCISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003326 else
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003327 return DAG.getNode(PPCISD::RET_FLAG, dl, MVT::Other, Chain);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003328}
3329
Dan Gohman8181bd12008-07-27 21:46:04 +00003330SDValue PPCTargetLowering::LowerSTACKRESTORE(SDValue Op, SelectionDAG &DAG,
Dan Gohmandbb121b2010-04-17 15:26:15 +00003331 const PPCSubtarget &Subtarget) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003332 // When we pop the dynamic allocation we need to restore the SP link.
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00003333 DebugLoc dl = Op.getDebugLoc();
Scott Michel91099d62009-02-17 22:15:04 +00003334
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003335 // Get the corect type for pointers.
Owen Andersonac9de032009-08-10 22:56:29 +00003336 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003337
3338 // Construct the stack pointer operand.
Dale Johannesenb21c0db2009-11-24 01:09:07 +00003339 bool isPPC64 = Subtarget.isPPC64();
3340 unsigned SP = isPPC64 ? PPC::X1 : PPC::R1;
Dan Gohman8181bd12008-07-27 21:46:04 +00003341 SDValue StackPtr = DAG.getRegister(SP, PtrVT);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003342
3343 // Get the operands for the STACKRESTORE.
Dan Gohman8181bd12008-07-27 21:46:04 +00003344 SDValue Chain = Op.getOperand(0);
3345 SDValue SaveSP = Op.getOperand(1);
Scott Michel91099d62009-02-17 22:15:04 +00003346
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003347 // Load the old link SP.
David Greeneb4f2ef62010-02-15 16:56:53 +00003348 SDValue LoadLinkSP = DAG.getLoad(PtrVT, dl, Chain, StackPtr, NULL, 0,
3349 false, false, 0);
Scott Michel91099d62009-02-17 22:15:04 +00003350
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003351 // Restore the stack pointer.
Dale Johannesenea996922009-02-04 20:06:27 +00003352 Chain = DAG.getCopyToReg(LoadLinkSP.getValue(1), dl, SP, SaveSP);
Scott Michel91099d62009-02-17 22:15:04 +00003353
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003354 // Store the old link SP.
David Greeneb4f2ef62010-02-15 16:56:53 +00003355 return DAG.getStore(Chain, dl, LoadLinkSP, StackPtr, NULL, 0,
3356 false, false, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003357}
3358
Arnold Schwaighofera0032722008-04-30 09:16:33 +00003359
3360
Dan Gohman8181bd12008-07-27 21:46:04 +00003361SDValue
Arnold Schwaighofera0032722008-04-30 09:16:33 +00003362PPCTargetLowering::getReturnAddrFrameIndex(SelectionDAG & DAG) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003363 MachineFunction &MF = DAG.getMachineFunction();
Dale Johannesenb21c0db2009-11-24 01:09:07 +00003364 bool isPPC64 = PPCSubTarget.isPPC64();
Tilmann Scheller386330d2009-07-03 06:47:08 +00003365 bool isDarwinABI = PPCSubTarget.isDarwinABI();
Owen Andersonac9de032009-08-10 22:56:29 +00003366 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofera0032722008-04-30 09:16:33 +00003367
3368 // Get current frame pointer save index. The users of this index will be
3369 // primarily DYNALLOC instructions.
3370 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
3371 int RASI = FI->getReturnAddrSaveIndex();
3372
3373 // If the frame pointer save index hasn't been defined yet.
3374 if (!RASI) {
3375 // Find out what the fix offset of the frame pointer save area.
Dale Johannesenb21c0db2009-11-24 01:09:07 +00003376 int LROffset = PPCFrameInfo::getReturnSaveOffset(isPPC64, isDarwinABI);
Arnold Schwaighofera0032722008-04-30 09:16:33 +00003377 // Allocate the frame index for frame pointer save area.
Dale Johannesenb21c0db2009-11-24 01:09:07 +00003378 RASI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, LROffset,
David Greene6424ab92009-11-12 20:49:22 +00003379 true, false);
Arnold Schwaighofera0032722008-04-30 09:16:33 +00003380 // Save the result.
3381 FI->setReturnAddrSaveIndex(RASI);
3382 }
3383 return DAG.getFrameIndex(RASI, PtrVT);
3384}
3385
Dan Gohman8181bd12008-07-27 21:46:04 +00003386SDValue
Arnold Schwaighofera0032722008-04-30 09:16:33 +00003387PPCTargetLowering::getFramePointerFrameIndex(SelectionDAG & DAG) const {
3388 MachineFunction &MF = DAG.getMachineFunction();
Dale Johannesenb21c0db2009-11-24 01:09:07 +00003389 bool isPPC64 = PPCSubTarget.isPPC64();
Tilmann Scheller386330d2009-07-03 06:47:08 +00003390 bool isDarwinABI = PPCSubTarget.isDarwinABI();
Owen Andersonac9de032009-08-10 22:56:29 +00003391 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003392
3393 // Get current frame pointer save index. The users of this index will be
3394 // primarily DYNALLOC instructions.
3395 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
3396 int FPSI = FI->getFramePointerSaveIndex();
Arnold Schwaighofera0032722008-04-30 09:16:33 +00003397
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003398 // If the frame pointer save index hasn't been defined yet.
3399 if (!FPSI) {
3400 // Find out what the fix offset of the frame pointer save area.
Dale Johannesenb21c0db2009-11-24 01:09:07 +00003401 int FPOffset = PPCFrameInfo::getFramePointerSaveOffset(isPPC64,
Tilmann Scheller386330d2009-07-03 06:47:08 +00003402 isDarwinABI);
Scott Michel91099d62009-02-17 22:15:04 +00003403
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003404 // Allocate the frame index for frame pointer save area.
Dale Johannesenb21c0db2009-11-24 01:09:07 +00003405 FPSI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, FPOffset,
David Greene6424ab92009-11-12 20:49:22 +00003406 true, false);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003407 // Save the result.
Scott Michel91099d62009-02-17 22:15:04 +00003408 FI->setFramePointerSaveIndex(FPSI);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003409 }
Arnold Schwaighofera0032722008-04-30 09:16:33 +00003410 return DAG.getFrameIndex(FPSI, PtrVT);
3411}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003412
Dan Gohman8181bd12008-07-27 21:46:04 +00003413SDValue PPCTargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Arnold Schwaighofera0032722008-04-30 09:16:33 +00003414 SelectionDAG &DAG,
Dan Gohmandbb121b2010-04-17 15:26:15 +00003415 const PPCSubtarget &Subtarget) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003416 // Get the inputs.
Dan Gohman8181bd12008-07-27 21:46:04 +00003417 SDValue Chain = Op.getOperand(0);
3418 SDValue Size = Op.getOperand(1);
Scott Michel91099d62009-02-17 22:15:04 +00003419 DebugLoc dl = Op.getDebugLoc();
3420
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003421 // Get the corect type for pointers.
Owen Andersonac9de032009-08-10 22:56:29 +00003422 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003423 // Negate the size.
Dale Johannesen175fdef2009-02-06 21:50:26 +00003424 SDValue NegSize = DAG.getNode(ISD::SUB, dl, PtrVT,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003425 DAG.getConstant(0, PtrVT), Size);
3426 // Construct a node for the frame pointer save index.
Dan Gohman8181bd12008-07-27 21:46:04 +00003427 SDValue FPSIdx = getFramePointerFrameIndex(DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003428 // Build a DYNALLOC node.
Dan Gohman8181bd12008-07-27 21:46:04 +00003429 SDValue Ops[3] = { Chain, NegSize, FPSIdx };
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003430 SDVTList VTs = DAG.getVTList(PtrVT, MVT::Other);
Dale Johannesen175fdef2009-02-06 21:50:26 +00003431 return DAG.getNode(PPCISD::DYNALLOC, dl, VTs, Ops, 3);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003432}
3433
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003434/// LowerSELECT_CC - Lower floating point select_cc's into fsel instruction when
3435/// possible.
Dan Gohmandbb121b2010-04-17 15:26:15 +00003436SDValue PPCTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003437 // Not FP? Not a fsel.
Duncan Sands92c43912008-06-06 12:08:01 +00003438 if (!Op.getOperand(0).getValueType().isFloatingPoint() ||
3439 !Op.getOperand(2).getValueType().isFloatingPoint())
Eli Friedman51c4ad02009-05-28 04:31:08 +00003440 return Op;
Scott Michel91099d62009-02-17 22:15:04 +00003441
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003442 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Scott Michel91099d62009-02-17 22:15:04 +00003443
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003444 // Cannot handle SETEQ/SETNE.
Eli Friedman51c4ad02009-05-28 04:31:08 +00003445 if (CC == ISD::SETEQ || CC == ISD::SETNE) return Op;
Scott Michel91099d62009-02-17 22:15:04 +00003446
Owen Andersonac9de032009-08-10 22:56:29 +00003447 EVT ResVT = Op.getValueType();
3448 EVT CmpVT = Op.getOperand(0).getValueType();
Dan Gohman8181bd12008-07-27 21:46:04 +00003449 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
3450 SDValue TV = Op.getOperand(2), FV = Op.getOperand(3);
Dale Johannesen175fdef2009-02-06 21:50:26 +00003451 DebugLoc dl = Op.getDebugLoc();
Scott Michel91099d62009-02-17 22:15:04 +00003452
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003453 // If the RHS of the comparison is a 0.0, we don't need to do the
3454 // subtraction at all.
3455 if (isFloatingPointZero(RHS))
3456 switch (CC) {
3457 default: break; // SETUO etc aren't handled by fsel.
3458 case ISD::SETULT:
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003459 case ISD::SETLT:
3460 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003461 case ISD::SETOGE:
3462 case ISD::SETGE:
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003463 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
3464 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesen175fdef2009-02-06 21:50:26 +00003465 return DAG.getNode(PPCISD::FSEL, dl, ResVT, LHS, TV, FV);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003466 case ISD::SETUGT:
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003467 case ISD::SETGT:
3468 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003469 case ISD::SETOLE:
3470 case ISD::SETLE:
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003471 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
3472 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesen175fdef2009-02-06 21:50:26 +00003473 return DAG.getNode(PPCISD::FSEL, dl, ResVT,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003474 DAG.getNode(ISD::FNEG, dl, MVT::f64, LHS), TV, FV);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003475 }
Scott Michel91099d62009-02-17 22:15:04 +00003476
Dan Gohman8181bd12008-07-27 21:46:04 +00003477 SDValue Cmp;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003478 switch (CC) {
3479 default: break; // SETUO etc aren't handled by fsel.
3480 case ISD::SETULT:
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003481 case ISD::SETLT:
Dale Johannesen175fdef2009-02-06 21:50:26 +00003482 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003483 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
3484 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesen175fdef2009-02-06 21:50:26 +00003485 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003486 case ISD::SETOGE:
3487 case ISD::SETGE:
Dale Johannesen175fdef2009-02-06 21:50:26 +00003488 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003489 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
3490 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesen175fdef2009-02-06 21:50:26 +00003491 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003492 case ISD::SETUGT:
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003493 case ISD::SETGT:
Dale Johannesen175fdef2009-02-06 21:50:26 +00003494 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003495 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
3496 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesen175fdef2009-02-06 21:50:26 +00003497 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003498 case ISD::SETOLE:
3499 case ISD::SETLE:
Dale Johannesen175fdef2009-02-06 21:50:26 +00003500 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003501 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
3502 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesen175fdef2009-02-06 21:50:26 +00003503 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003504 }
Eli Friedman51c4ad02009-05-28 04:31:08 +00003505 return Op;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003506}
3507
Chris Lattner28771092007-11-28 18:44:47 +00003508// FIXME: Split this code up when LegalizeDAGTypes lands.
Dale Johannesend87cf082009-06-04 20:53:52 +00003509SDValue PPCTargetLowering::LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG,
Dan Gohmandbb121b2010-04-17 15:26:15 +00003510 DebugLoc dl) const {
Duncan Sands92c43912008-06-06 12:08:01 +00003511 assert(Op.getOperand(0).getValueType().isFloatingPoint());
Dan Gohman8181bd12008-07-27 21:46:04 +00003512 SDValue Src = Op.getOperand(0);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003513 if (Src.getValueType() == MVT::f32)
3514 Src = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Src);
Duncan Sands62353c62008-07-19 16:26:02 +00003515
Dan Gohman8181bd12008-07-27 21:46:04 +00003516 SDValue Tmp;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003517 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Edwin Törökbd448e32009-07-14 16:55:14 +00003518 default: llvm_unreachable("Unhandled FP_TO_INT type in custom expander!");
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003519 case MVT::i32:
Dale Johannesend87cf082009-06-04 20:53:52 +00003520 Tmp = DAG.getNode(Op.getOpcode()==ISD::FP_TO_SINT ? PPCISD::FCTIWZ :
3521 PPCISD::FCTIDZ,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003522 dl, MVT::f64, Src);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003523 break;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003524 case MVT::i64:
3525 Tmp = DAG.getNode(PPCISD::FCTIDZ, dl, MVT::f64, Src);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003526 break;
3527 }
Duncan Sands62353c62008-07-19 16:26:02 +00003528
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003529 // Convert the FP value to an int value through memory.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003530 SDValue FIPtr = DAG.CreateStackTemporary(MVT::f64);
Duncan Sands62353c62008-07-19 16:26:02 +00003531
Chris Lattnera216bee2007-10-15 20:14:52 +00003532 // Emit a store to the stack slot.
David Greeneb4f2ef62010-02-15 16:56:53 +00003533 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Tmp, FIPtr, NULL, 0,
3534 false, false, 0);
Chris Lattnera216bee2007-10-15 20:14:52 +00003535
3536 // Result is a load from the stack slot. If loading 4 bytes, make sure to
3537 // add in a bias.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003538 if (Op.getValueType() == MVT::i32)
Dale Johannesenea996922009-02-04 20:06:27 +00003539 FIPtr = DAG.getNode(ISD::ADD, dl, FIPtr.getValueType(), FIPtr,
Chris Lattnera216bee2007-10-15 20:14:52 +00003540 DAG.getConstant(4, FIPtr.getValueType()));
David Greeneb4f2ef62010-02-15 16:56:53 +00003541 return DAG.getLoad(Op.getValueType(), dl, Chain, FIPtr, NULL, 0,
3542 false, false, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003543}
3544
Dan Gohmandbb121b2010-04-17 15:26:15 +00003545SDValue PPCTargetLowering::LowerSINT_TO_FP(SDValue Op,
3546 SelectionDAG &DAG) const {
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00003547 DebugLoc dl = Op.getDebugLoc();
Dan Gohman8b232ff2008-03-11 01:59:03 +00003548 // Don't handle ppc_fp128 here; let it be lowered to a libcall.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003549 if (Op.getValueType() != MVT::f32 && Op.getValueType() != MVT::f64)
Dan Gohman8181bd12008-07-27 21:46:04 +00003550 return SDValue();
Dan Gohman8b232ff2008-03-11 01:59:03 +00003551
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003552 if (Op.getOperand(0).getValueType() == MVT::i64) {
Scott Michel91099d62009-02-17 22:15:04 +00003553 SDValue Bits = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003554 MVT::f64, Op.getOperand(0));
3555 SDValue FP = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Bits);
3556 if (Op.getValueType() == MVT::f32)
Scott Michel91099d62009-02-17 22:15:04 +00003557 FP = DAG.getNode(ISD::FP_ROUND, dl,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003558 MVT::f32, FP, DAG.getIntPtrConstant(0));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003559 return FP;
3560 }
Scott Michel91099d62009-02-17 22:15:04 +00003561
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003562 assert(Op.getOperand(0).getValueType() == MVT::i32 &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003563 "Unhandled SINT_TO_FP type in custom expander!");
3564 // Since we only generate this in 64-bit mode, we can take advantage of
3565 // 64-bit registers. In particular, sign extend the input value into the
3566 // 64-bit register with extsw, store the WHOLE 64-bit value into the stack
3567 // then lfd it and fcfid it.
Dan Gohman4e3bb1b2009-09-25 20:36:54 +00003568 MachineFunction &MF = DAG.getMachineFunction();
3569 MachineFrameInfo *FrameInfo = MF.getFrameInfo();
David Greene6424ab92009-11-12 20:49:22 +00003570 int FrameIdx = FrameInfo->CreateStackObject(8, 8, false);
Owen Andersonac9de032009-08-10 22:56:29 +00003571 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman8181bd12008-07-27 21:46:04 +00003572 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michel91099d62009-02-17 22:15:04 +00003573
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003574 SDValue Ext64 = DAG.getNode(PPCISD::EXTSW_32, dl, MVT::i32,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003575 Op.getOperand(0));
Scott Michel91099d62009-02-17 22:15:04 +00003576
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003577 // STD the extended value into the stack slot.
Dan Gohman4e3bb1b2009-09-25 20:36:54 +00003578 MachineMemOperand *MMO =
Evan Cheng174e2cf2009-10-18 18:16:27 +00003579 MF.getMachineMemOperand(PseudoSourceValue::getFixedStack(FrameIdx),
Dan Gohman4e3bb1b2009-09-25 20:36:54 +00003580 MachineMemOperand::MOStore, 0, 8, 8);
3581 SDValue Ops[] = { DAG.getEntryNode(), Ext64, FIdx };
3582 SDValue Store =
3583 DAG.getMemIntrinsicNode(PPCISD::STD_32, dl, DAG.getVTList(MVT::Other),
3584 Ops, 4, MVT::i64, MMO);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003585 // Load the value as a double.
David Greeneb4f2ef62010-02-15 16:56:53 +00003586 SDValue Ld = DAG.getLoad(MVT::f64, dl, Store, FIdx, NULL, 0, false, false, 0);
Scott Michel91099d62009-02-17 22:15:04 +00003587
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003588 // FCFID it and return it.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003589 SDValue FP = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Ld);
3590 if (Op.getValueType() == MVT::f32)
3591 FP = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, FP, DAG.getIntPtrConstant(0));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003592 return FP;
3593}
3594
Dan Gohmandbb121b2010-04-17 15:26:15 +00003595SDValue PPCTargetLowering::LowerFLT_ROUNDS_(SDValue Op,
3596 SelectionDAG &DAG) const {
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00003597 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen436e3802008-01-18 19:55:37 +00003598 /*
3599 The rounding mode is in bits 30:31 of FPSR, and has the following
3600 settings:
3601 00 Round to nearest
3602 01 Round to 0
3603 10 Round to +inf
3604 11 Round to -inf
3605
3606 FLT_ROUNDS, on the other hand, expects the following:
3607 -1 Undefined
3608 0 Round to 0
3609 1 Round to nearest
3610 2 Round to +inf
3611 3 Round to -inf
3612
3613 To perform the conversion, we do:
3614 ((FPSCR & 0x3) ^ ((~FPSCR & 0x3) >> 1))
3615 */
3616
3617 MachineFunction &MF = DAG.getMachineFunction();
Owen Andersonac9de032009-08-10 22:56:29 +00003618 EVT VT = Op.getValueType();
3619 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
3620 std::vector<EVT> NodeTys;
Dan Gohman8181bd12008-07-27 21:46:04 +00003621 SDValue MFFSreg, InFlag;
Dale Johannesen436e3802008-01-18 19:55:37 +00003622
3623 // Save FP Control Word to register
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003624 NodeTys.push_back(MVT::f64); // return register
3625 NodeTys.push_back(MVT::Flag); // unused in this context
Dale Johannesenea996922009-02-04 20:06:27 +00003626 SDValue Chain = DAG.getNode(PPCISD::MFFS, dl, NodeTys, &InFlag, 0);
Dale Johannesen436e3802008-01-18 19:55:37 +00003627
3628 // Save FP register to stack slot
David Greene6424ab92009-11-12 20:49:22 +00003629 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8, false);
Dan Gohman8181bd12008-07-27 21:46:04 +00003630 SDValue StackSlot = DAG.getFrameIndex(SSFI, PtrVT);
Dale Johannesenea996922009-02-04 20:06:27 +00003631 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Chain,
David Greeneb4f2ef62010-02-15 16:56:53 +00003632 StackSlot, NULL, 0, false, false, 0);
Dale Johannesen436e3802008-01-18 19:55:37 +00003633
3634 // Load FP Control Word from low 32 bits of stack slot.
Dan Gohman8181bd12008-07-27 21:46:04 +00003635 SDValue Four = DAG.getConstant(4, PtrVT);
Dale Johannesenea996922009-02-04 20:06:27 +00003636 SDValue Addr = DAG.getNode(ISD::ADD, dl, PtrVT, StackSlot, Four);
David Greeneb4f2ef62010-02-15 16:56:53 +00003637 SDValue CWD = DAG.getLoad(MVT::i32, dl, Store, Addr, NULL, 0,
3638 false, false, 0);
Dale Johannesen436e3802008-01-18 19:55:37 +00003639
3640 // Transform as necessary
Dan Gohman8181bd12008-07-27 21:46:04 +00003641 SDValue CWD1 =
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003642 DAG.getNode(ISD::AND, dl, MVT::i32,
3643 CWD, DAG.getConstant(3, MVT::i32));
Dan Gohman8181bd12008-07-27 21:46:04 +00003644 SDValue CWD2 =
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003645 DAG.getNode(ISD::SRL, dl, MVT::i32,
3646 DAG.getNode(ISD::AND, dl, MVT::i32,
3647 DAG.getNode(ISD::XOR, dl, MVT::i32,
3648 CWD, DAG.getConstant(3, MVT::i32)),
3649 DAG.getConstant(3, MVT::i32)),
3650 DAG.getConstant(1, MVT::i32));
Dale Johannesen436e3802008-01-18 19:55:37 +00003651
Dan Gohman8181bd12008-07-27 21:46:04 +00003652 SDValue RetVal =
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003653 DAG.getNode(ISD::XOR, dl, MVT::i32, CWD1, CWD2);
Dale Johannesen436e3802008-01-18 19:55:37 +00003654
Duncan Sands92c43912008-06-06 12:08:01 +00003655 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesenea996922009-02-04 20:06:27 +00003656 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Dale Johannesen436e3802008-01-18 19:55:37 +00003657}
3658
Dan Gohmandbb121b2010-04-17 15:26:15 +00003659SDValue PPCTargetLowering::LowerSHL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Andersonac9de032009-08-10 22:56:29 +00003660 EVT VT = Op.getValueType();
Duncan Sands92c43912008-06-06 12:08:01 +00003661 unsigned BitWidth = VT.getSizeInBits();
Dale Johannesen2bfdee32009-02-05 00:20:09 +00003662 DebugLoc dl = Op.getDebugLoc();
Dan Gohman71619ec2008-03-07 20:36:53 +00003663 assert(Op.getNumOperands() == 3 &&
3664 VT == Op.getOperand(1).getValueType() &&
3665 "Unexpected SHL!");
Scott Michel91099d62009-02-17 22:15:04 +00003666
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003667 // Expand into a bunch of logical ops. Note that these ops
3668 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman8181bd12008-07-27 21:46:04 +00003669 SDValue Lo = Op.getOperand(0);
3670 SDValue Hi = Op.getOperand(1);
3671 SDValue Amt = Op.getOperand(2);
Owen Andersonac9de032009-08-10 22:56:29 +00003672 EVT AmtVT = Amt.getValueType();
Scott Michel91099d62009-02-17 22:15:04 +00003673
Dale Johannesen2bfdee32009-02-05 00:20:09 +00003674 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sandsbf54b432008-10-30 19:28:32 +00003675 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen2bfdee32009-02-05 00:20:09 +00003676 SDValue Tmp2 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Amt);
3677 SDValue Tmp3 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Tmp1);
3678 SDValue Tmp4 = DAG.getNode(ISD::OR , dl, VT, Tmp2, Tmp3);
3679 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sandsbf54b432008-10-30 19:28:32 +00003680 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen2bfdee32009-02-05 00:20:09 +00003681 SDValue Tmp6 = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Tmp5);
3682 SDValue OutHi = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
3683 SDValue OutLo = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Amt);
Dan Gohman8181bd12008-07-27 21:46:04 +00003684 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen2bfdee32009-02-05 00:20:09 +00003685 return DAG.getMergeValues(OutOps, 2, dl);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003686}
3687
Dan Gohmandbb121b2010-04-17 15:26:15 +00003688SDValue PPCTargetLowering::LowerSRL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Andersonac9de032009-08-10 22:56:29 +00003689 EVT VT = Op.getValueType();
Dale Johannesen2bfdee32009-02-05 00:20:09 +00003690 DebugLoc dl = Op.getDebugLoc();
Duncan Sands92c43912008-06-06 12:08:01 +00003691 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman71619ec2008-03-07 20:36:53 +00003692 assert(Op.getNumOperands() == 3 &&
3693 VT == Op.getOperand(1).getValueType() &&
3694 "Unexpected SRL!");
Scott Michel91099d62009-02-17 22:15:04 +00003695
Dan Gohman71619ec2008-03-07 20:36:53 +00003696 // Expand into a bunch of logical ops. Note that these ops
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003697 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman8181bd12008-07-27 21:46:04 +00003698 SDValue Lo = Op.getOperand(0);
3699 SDValue Hi = Op.getOperand(1);
3700 SDValue Amt = Op.getOperand(2);
Owen Andersonac9de032009-08-10 22:56:29 +00003701 EVT AmtVT = Amt.getValueType();
Scott Michel91099d62009-02-17 22:15:04 +00003702
Dale Johannesen2bfdee32009-02-05 00:20:09 +00003703 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sandsbf54b432008-10-30 19:28:32 +00003704 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen2bfdee32009-02-05 00:20:09 +00003705 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
3706 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
3707 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
3708 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sandsbf54b432008-10-30 19:28:32 +00003709 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen2bfdee32009-02-05 00:20:09 +00003710 SDValue Tmp6 = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Tmp5);
3711 SDValue OutLo = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
3712 SDValue OutHi = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Amt);
Dan Gohman8181bd12008-07-27 21:46:04 +00003713 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen2bfdee32009-02-05 00:20:09 +00003714 return DAG.getMergeValues(OutOps, 2, dl);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003715}
3716
Dan Gohmandbb121b2010-04-17 15:26:15 +00003717SDValue PPCTargetLowering::LowerSRA_PARTS(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00003718 DebugLoc dl = Op.getDebugLoc();
Owen Andersonac9de032009-08-10 22:56:29 +00003719 EVT VT = Op.getValueType();
Duncan Sands92c43912008-06-06 12:08:01 +00003720 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman71619ec2008-03-07 20:36:53 +00003721 assert(Op.getNumOperands() == 3 &&
3722 VT == Op.getOperand(1).getValueType() &&
3723 "Unexpected SRA!");
Scott Michel91099d62009-02-17 22:15:04 +00003724
Dan Gohman71619ec2008-03-07 20:36:53 +00003725 // Expand into a bunch of logical ops, followed by a select_cc.
Dan Gohman8181bd12008-07-27 21:46:04 +00003726 SDValue Lo = Op.getOperand(0);
3727 SDValue Hi = Op.getOperand(1);
3728 SDValue Amt = Op.getOperand(2);
Owen Andersonac9de032009-08-10 22:56:29 +00003729 EVT AmtVT = Amt.getValueType();
Scott Michel91099d62009-02-17 22:15:04 +00003730
Dale Johannesen85fc0932009-02-04 01:48:28 +00003731 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sandsbf54b432008-10-30 19:28:32 +00003732 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen85fc0932009-02-04 01:48:28 +00003733 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
3734 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
3735 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
3736 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sandsbf54b432008-10-30 19:28:32 +00003737 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen85fc0932009-02-04 01:48:28 +00003738 SDValue Tmp6 = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Tmp5);
3739 SDValue OutHi = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Amt);
3740 SDValue OutLo = DAG.getSelectCC(dl, Tmp5, DAG.getConstant(0, AmtVT),
Duncan Sandsbf54b432008-10-30 19:28:32 +00003741 Tmp4, Tmp6, ISD::SETLE);
Dan Gohman8181bd12008-07-27 21:46:04 +00003742 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen2bfdee32009-02-05 00:20:09 +00003743 return DAG.getMergeValues(OutOps, 2, dl);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003744}
3745
3746//===----------------------------------------------------------------------===//
3747// Vector related lowering.
3748//
3749
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003750/// BuildSplatI - Build a canonical splati of Val with an element size of
3751/// SplatSize. Cast the result to VT.
Owen Andersonac9de032009-08-10 22:56:29 +00003752static SDValue BuildSplatI(int Val, unsigned SplatSize, EVT VT,
Dale Johannesen913ba762009-02-06 01:31:28 +00003753 SelectionDAG &DAG, DebugLoc dl) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003754 assert(Val >= -16 && Val <= 15 && "vsplti is out of range!");
3755
Owen Andersonac9de032009-08-10 22:56:29 +00003756 static const EVT VTys[] = { // canonical VT to use for each size.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003757 MVT::v16i8, MVT::v8i16, MVT::Other, MVT::v4i32
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003758 };
3759
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003760 EVT ReqVT = VT != MVT::Other ? VT : VTys[SplatSize-1];
Scott Michel91099d62009-02-17 22:15:04 +00003761
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003762 // Force vspltis[hw] -1 to vspltisb -1 to canonicalize.
3763 if (Val == -1)
3764 SplatSize = 1;
Scott Michel91099d62009-02-17 22:15:04 +00003765
Owen Andersonac9de032009-08-10 22:56:29 +00003766 EVT CanonicalVT = VTys[SplatSize-1];
Scott Michel91099d62009-02-17 22:15:04 +00003767
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003768 // Build a canonical splat for this value.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003769 SDValue Elt = DAG.getConstant(Val, MVT::i32);
Dan Gohman8181bd12008-07-27 21:46:04 +00003770 SmallVector<SDValue, 8> Ops;
Duncan Sands92c43912008-06-06 12:08:01 +00003771 Ops.assign(CanonicalVT.getVectorNumElements(), Elt);
Evan Cheng907a2d22009-02-25 22:49:59 +00003772 SDValue Res = DAG.getNode(ISD::BUILD_VECTOR, dl, CanonicalVT,
3773 &Ops[0], Ops.size());
Dale Johannesen913ba762009-02-06 01:31:28 +00003774 return DAG.getNode(ISD::BIT_CONVERT, dl, ReqVT, Res);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003775}
3776
3777/// BuildIntrinsicOp - Return a binary operator intrinsic node with the
3778/// specified intrinsic ID.
Dan Gohman8181bd12008-07-27 21:46:04 +00003779static SDValue BuildIntrinsicOp(unsigned IID, SDValue LHS, SDValue RHS,
Dale Johannesen913ba762009-02-06 01:31:28 +00003780 SelectionDAG &DAG, DebugLoc dl,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003781 EVT DestVT = MVT::Other) {
3782 if (DestVT == MVT::Other) DestVT = LHS.getValueType();
Dale Johannesen913ba762009-02-06 01:31:28 +00003783 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003784 DAG.getConstant(IID, MVT::i32), LHS, RHS);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003785}
3786
3787/// BuildIntrinsicOp - Return a ternary operator intrinsic node with the
3788/// specified intrinsic ID.
Dan Gohman8181bd12008-07-27 21:46:04 +00003789static SDValue BuildIntrinsicOp(unsigned IID, SDValue Op0, SDValue Op1,
Dale Johannesen913ba762009-02-06 01:31:28 +00003790 SDValue Op2, SelectionDAG &DAG,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003791 DebugLoc dl, EVT DestVT = MVT::Other) {
3792 if (DestVT == MVT::Other) DestVT = Op0.getValueType();
Dale Johannesen913ba762009-02-06 01:31:28 +00003793 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003794 DAG.getConstant(IID, MVT::i32), Op0, Op1, Op2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003795}
3796
3797
3798/// BuildVSLDOI - Return a VECTOR_SHUFFLE that is a vsldoi of the specified
3799/// amount. The result has the specified value type.
Dan Gohman8181bd12008-07-27 21:46:04 +00003800static SDValue BuildVSLDOI(SDValue LHS, SDValue RHS, unsigned Amt,
Owen Andersonac9de032009-08-10 22:56:29 +00003801 EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003802 // Force LHS/RHS to be the right type.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003803 LHS = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, LHS);
3804 RHS = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, RHS);
Duncan Sandsd3ace282008-07-21 10:20:31 +00003805
Nate Begeman543d2142009-04-27 18:41:29 +00003806 int Ops[16];
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003807 for (unsigned i = 0; i != 16; ++i)
Nate Begeman543d2142009-04-27 18:41:29 +00003808 Ops[i] = i + Amt;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003809 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, LHS, RHS, Ops);
Dale Johannesen913ba762009-02-06 01:31:28 +00003810 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, T);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003811}
3812
3813// If this is a case we can't handle, return null and let the default
3814// expansion code take care of it. If we CAN select this case, and if it
3815// selects to a single instruction, return Op. Otherwise, if we can codegen
3816// this case more efficiently than a constant pool load, lower it to the
3817// sequence of ops that should be used.
Dan Gohmandbb121b2010-04-17 15:26:15 +00003818SDValue PPCTargetLowering::LowerBUILD_VECTOR(SDValue Op,
3819 SelectionDAG &DAG) const {
Dale Johannesen913ba762009-02-06 01:31:28 +00003820 DebugLoc dl = Op.getDebugLoc();
Bob Wilsonb6fc1fb2009-03-01 01:13:55 +00003821 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
3822 assert(BVN != 0 && "Expected a BuildVectorSDNode in LowerBUILD_VECTOR");
Scott Michel0f73ff62009-02-25 03:12:50 +00003823
Bob Wilsone6539682009-03-02 23:24:16 +00003824 // Check if this is a splat of a constant value.
3825 APInt APSplatBits, APSplatUndef;
3826 unsigned SplatBitSize;
Bob Wilsonb6fc1fb2009-03-01 01:13:55 +00003827 bool HasAnyUndefs;
Bob Wilson8fd69972009-03-03 19:26:27 +00003828 if (! BVN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize,
Dale Johannesen48fd1e42009-11-13 01:45:18 +00003829 HasAnyUndefs, 0, true) || SplatBitSize > 32)
Bob Wilson8fd69972009-03-03 19:26:27 +00003830 return SDValue();
Evan Cheng907a2d22009-02-25 22:49:59 +00003831
Bob Wilson8fd69972009-03-03 19:26:27 +00003832 unsigned SplatBits = APSplatBits.getZExtValue();
3833 unsigned SplatUndef = APSplatUndef.getZExtValue();
3834 unsigned SplatSize = SplatBitSize / 8;
Scott Michel91099d62009-02-17 22:15:04 +00003835
Bob Wilson8fd69972009-03-03 19:26:27 +00003836 // First, handle single instruction cases.
3837
3838 // All zeros?
3839 if (SplatBits == 0) {
3840 // Canonicalize all zero vectors to be v4i32.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003841 if (Op.getValueType() != MVT::v4i32 || HasAnyUndefs) {
3842 SDValue Z = DAG.getConstant(0, MVT::i32);
3843 Z = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Z, Z, Z, Z);
Bob Wilson8fd69972009-03-03 19:26:27 +00003844 Op = DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Z);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003845 }
Bob Wilson8fd69972009-03-03 19:26:27 +00003846 return Op;
3847 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003848
Bob Wilson8fd69972009-03-03 19:26:27 +00003849 // If the sign extended value is in the range [-16,15], use VSPLTI[bhw].
3850 int32_t SextVal= (int32_t(SplatBits << (32-SplatBitSize)) >>
3851 (32-SplatBitSize));
3852 if (SextVal >= -16 && SextVal <= 15)
3853 return BuildSplatI(SextVal, SplatSize, Op.getValueType(), DAG, dl);
Scott Michel91099d62009-02-17 22:15:04 +00003854
3855
Bob Wilson8fd69972009-03-03 19:26:27 +00003856 // Two instruction sequences.
Scott Michel91099d62009-02-17 22:15:04 +00003857
Bob Wilson8fd69972009-03-03 19:26:27 +00003858 // If this value is in the range [-32,30] and is even, use:
3859 // tmp = VSPLTI[bhw], result = add tmp, tmp
3860 if (SextVal >= -32 && SextVal <= 30 && (SextVal & 1) == 0) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003861 SDValue Res = BuildSplatI(SextVal >> 1, SplatSize, MVT::Other, DAG, dl);
Bob Wilson8fd69972009-03-03 19:26:27 +00003862 Res = DAG.getNode(ISD::ADD, dl, Res.getValueType(), Res, Res);
3863 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Res);
3864 }
3865
3866 // If this is 0x8000_0000 x 4, turn into vspltisw + vslw. If it is
3867 // 0x7FFF_FFFF x 4, turn it into not(0x8000_0000). This is important
3868 // for fneg/fabs.
3869 if (SplatSize == 4 && SplatBits == (0x7FFFFFFF&~SplatUndef)) {
3870 // Make -1 and vspltisw -1:
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003871 SDValue OnesV = BuildSplatI(-1, 4, MVT::v4i32, DAG, dl);
Bob Wilson8fd69972009-03-03 19:26:27 +00003872
3873 // Make the VSLW intrinsic, computing 0x8000_0000.
3874 SDValue Res = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, OnesV,
3875 OnesV, DAG, dl);
3876
3877 // xor by OnesV to invert it.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003878 Res = DAG.getNode(ISD::XOR, dl, MVT::v4i32, Res, OnesV);
Bob Wilson8fd69972009-03-03 19:26:27 +00003879 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Res);
3880 }
3881
3882 // Check to see if this is a wide variety of vsplti*, binop self cases.
3883 static const signed char SplatCsts[] = {
3884 -1, 1, -2, 2, -3, 3, -4, 4, -5, 5, -6, 6, -7, 7,
3885 -8, 8, -9, 9, -10, 10, -11, 11, -12, 12, -13, 13, 14, -14, 15, -15, -16
3886 };
3887
3888 for (unsigned idx = 0; idx < array_lengthof(SplatCsts); ++idx) {
3889 // Indirect through the SplatCsts array so that we favor 'vsplti -1' for
3890 // cases which are ambiguous (e.g. formation of 0x8000_0000). 'vsplti -1'
3891 int i = SplatCsts[idx];
3892
3893 // Figure out what shift amount will be used by altivec if shifted by i in
3894 // this splat size.
3895 unsigned TypeShiftAmt = i & (SplatBitSize-1);
3896
3897 // vsplti + shl self.
3898 if (SextVal == (i << (int)TypeShiftAmt)) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003899 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilson8fd69972009-03-03 19:26:27 +00003900 static const unsigned IIDs[] = { // Intrinsic to use for each size.
3901 Intrinsic::ppc_altivec_vslb, Intrinsic::ppc_altivec_vslh, 0,
3902 Intrinsic::ppc_altivec_vslw
3903 };
3904 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Dale Johannesen913ba762009-02-06 01:31:28 +00003905 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Res);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003906 }
Scott Michel91099d62009-02-17 22:15:04 +00003907
Bob Wilson8fd69972009-03-03 19:26:27 +00003908 // vsplti + srl self.
3909 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003910 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilson8fd69972009-03-03 19:26:27 +00003911 static const unsigned IIDs[] = { // Intrinsic to use for each size.
3912 Intrinsic::ppc_altivec_vsrb, Intrinsic::ppc_altivec_vsrh, 0,
3913 Intrinsic::ppc_altivec_vsrw
3914 };
3915 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Dale Johannesen913ba762009-02-06 01:31:28 +00003916 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Res);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003917 }
3918
Bob Wilson8fd69972009-03-03 19:26:27 +00003919 // vsplti + sra self.
3920 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003921 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilson8fd69972009-03-03 19:26:27 +00003922 static const unsigned IIDs[] = { // Intrinsic to use for each size.
3923 Intrinsic::ppc_altivec_vsrab, Intrinsic::ppc_altivec_vsrah, 0,
3924 Intrinsic::ppc_altivec_vsraw
3925 };
3926 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
3927 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Res);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003928 }
Scott Michel91099d62009-02-17 22:15:04 +00003929
Bob Wilson8fd69972009-03-03 19:26:27 +00003930 // vsplti + rol self.
3931 if (SextVal == (int)(((unsigned)i << TypeShiftAmt) |
3932 ((unsigned)i >> (SplatBitSize-TypeShiftAmt)))) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003933 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilson8fd69972009-03-03 19:26:27 +00003934 static const unsigned IIDs[] = { // Intrinsic to use for each size.
3935 Intrinsic::ppc_altivec_vrlb, Intrinsic::ppc_altivec_vrlh, 0,
3936 Intrinsic::ppc_altivec_vrlw
3937 };
3938 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
3939 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Res);
3940 }
Scott Michel91099d62009-02-17 22:15:04 +00003941
Bob Wilson8fd69972009-03-03 19:26:27 +00003942 // t = vsplti c, result = vsldoi t, t, 1
3943 if (SextVal == ((i << 8) | (i >> (TypeShiftAmt-8)))) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003944 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilson8fd69972009-03-03 19:26:27 +00003945 return BuildVSLDOI(T, T, 1, Op.getValueType(), DAG, dl);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003946 }
Bob Wilson8fd69972009-03-03 19:26:27 +00003947 // t = vsplti c, result = vsldoi t, t, 2
3948 if (SextVal == ((i << 16) | (i >> (TypeShiftAmt-16)))) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003949 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilson8fd69972009-03-03 19:26:27 +00003950 return BuildVSLDOI(T, T, 2, Op.getValueType(), DAG, dl);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003951 }
Bob Wilson8fd69972009-03-03 19:26:27 +00003952 // t = vsplti c, result = vsldoi t, t, 3
3953 if (SextVal == ((i << 24) | (i >> (TypeShiftAmt-24)))) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003954 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilson8fd69972009-03-03 19:26:27 +00003955 return BuildVSLDOI(T, T, 3, Op.getValueType(), DAG, dl);
3956 }
3957 }
3958
3959 // Three instruction sequences.
3960
3961 // Odd, in range [17,31]: (vsplti C)-(vsplti -16).
3962 if (SextVal >= 0 && SextVal <= 31) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003963 SDValue LHS = BuildSplatI(SextVal-16, SplatSize, MVT::Other, DAG, dl);
3964 SDValue RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG, dl);
Bob Wilson8fd69972009-03-03 19:26:27 +00003965 LHS = DAG.getNode(ISD::SUB, dl, LHS.getValueType(), LHS, RHS);
3966 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), LHS);
3967 }
3968 // Odd, in range [-31,-17]: (vsplti C)+(vsplti -16).
3969 if (SextVal >= -31 && SextVal <= 0) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003970 SDValue LHS = BuildSplatI(SextVal+16, SplatSize, MVT::Other, DAG, dl);
3971 SDValue RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG, dl);
Bob Wilson8fd69972009-03-03 19:26:27 +00003972 LHS = DAG.getNode(ISD::ADD, dl, LHS.getValueType(), LHS, RHS);
3973 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), LHS);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003974 }
Scott Michel91099d62009-02-17 22:15:04 +00003975
Dan Gohman8181bd12008-07-27 21:46:04 +00003976 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003977}
3978
3979/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
3980/// the specified operations to build the shuffle.
Dan Gohman8181bd12008-07-27 21:46:04 +00003981static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
Scott Michel91099d62009-02-17 22:15:04 +00003982 SDValue RHS, SelectionDAG &DAG,
Dale Johannesen913ba762009-02-06 01:31:28 +00003983 DebugLoc dl) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003984 unsigned OpNum = (PFEntry >> 26) & 0x0F;
Bill Wendling2c394b62008-09-17 00:30:57 +00003985 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003986 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
Scott Michel91099d62009-02-17 22:15:04 +00003987
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003988 enum {
3989 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
3990 OP_VMRGHW,
3991 OP_VMRGLW,
3992 OP_VSPLTISW0,
3993 OP_VSPLTISW1,
3994 OP_VSPLTISW2,
3995 OP_VSPLTISW3,
3996 OP_VSLDOI4,
3997 OP_VSLDOI8,
3998 OP_VSLDOI12
3999 };
Scott Michel91099d62009-02-17 22:15:04 +00004000
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004001 if (OpNum == OP_COPY) {
4002 if (LHSID == (1*9+2)*9+3) return LHS;
4003 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
4004 return RHS;
4005 }
Scott Michel91099d62009-02-17 22:15:04 +00004006
Dan Gohman8181bd12008-07-27 21:46:04 +00004007 SDValue OpLHS, OpRHS;
Dale Johannesen913ba762009-02-06 01:31:28 +00004008 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
4009 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
Scott Michel91099d62009-02-17 22:15:04 +00004010
Nate Begeman543d2142009-04-27 18:41:29 +00004011 int ShufIdxs[16];
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004012 switch (OpNum) {
Edwin Törökbd448e32009-07-14 16:55:14 +00004013 default: llvm_unreachable("Unknown i32 permute!");
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004014 case OP_VMRGHW:
4015 ShufIdxs[ 0] = 0; ShufIdxs[ 1] = 1; ShufIdxs[ 2] = 2; ShufIdxs[ 3] = 3;
4016 ShufIdxs[ 4] = 16; ShufIdxs[ 5] = 17; ShufIdxs[ 6] = 18; ShufIdxs[ 7] = 19;
4017 ShufIdxs[ 8] = 4; ShufIdxs[ 9] = 5; ShufIdxs[10] = 6; ShufIdxs[11] = 7;
4018 ShufIdxs[12] = 20; ShufIdxs[13] = 21; ShufIdxs[14] = 22; ShufIdxs[15] = 23;
4019 break;
4020 case OP_VMRGLW:
4021 ShufIdxs[ 0] = 8; ShufIdxs[ 1] = 9; ShufIdxs[ 2] = 10; ShufIdxs[ 3] = 11;
4022 ShufIdxs[ 4] = 24; ShufIdxs[ 5] = 25; ShufIdxs[ 6] = 26; ShufIdxs[ 7] = 27;
4023 ShufIdxs[ 8] = 12; ShufIdxs[ 9] = 13; ShufIdxs[10] = 14; ShufIdxs[11] = 15;
4024 ShufIdxs[12] = 28; ShufIdxs[13] = 29; ShufIdxs[14] = 30; ShufIdxs[15] = 31;
4025 break;
4026 case OP_VSPLTISW0:
4027 for (unsigned i = 0; i != 16; ++i)
4028 ShufIdxs[i] = (i&3)+0;
4029 break;
4030 case OP_VSPLTISW1:
4031 for (unsigned i = 0; i != 16; ++i)
4032 ShufIdxs[i] = (i&3)+4;
4033 break;
4034 case OP_VSPLTISW2:
4035 for (unsigned i = 0; i != 16; ++i)
4036 ShufIdxs[i] = (i&3)+8;
4037 break;
4038 case OP_VSPLTISW3:
4039 for (unsigned i = 0; i != 16; ++i)
4040 ShufIdxs[i] = (i&3)+12;
4041 break;
4042 case OP_VSLDOI4:
Dale Johannesen913ba762009-02-06 01:31:28 +00004043 return BuildVSLDOI(OpLHS, OpRHS, 4, OpLHS.getValueType(), DAG, dl);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004044 case OP_VSLDOI8:
Dale Johannesen913ba762009-02-06 01:31:28 +00004045 return BuildVSLDOI(OpLHS, OpRHS, 8, OpLHS.getValueType(), DAG, dl);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004046 case OP_VSLDOI12:
Dale Johannesen913ba762009-02-06 01:31:28 +00004047 return BuildVSLDOI(OpLHS, OpRHS, 12, OpLHS.getValueType(), DAG, dl);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004048 }
Owen Andersonac9de032009-08-10 22:56:29 +00004049 EVT VT = OpLHS.getValueType();
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004050 OpLHS = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, OpLHS);
4051 OpRHS = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, OpRHS);
4052 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, OpLHS, OpRHS, ShufIdxs);
Nate Begeman543d2142009-04-27 18:41:29 +00004053 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, T);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004054}
4055
4056/// LowerVECTOR_SHUFFLE - Return the code we lower for VECTOR_SHUFFLE. If this
4057/// is a shuffle we can handle in a single instruction, return it. Otherwise,
4058/// return the code it can be lowered into. Worst case, it can always be
4059/// lowered into a vperm.
Scott Michel91099d62009-02-17 22:15:04 +00004060SDValue PPCTargetLowering::LowerVECTOR_SHUFFLE(SDValue Op,
Dan Gohmandbb121b2010-04-17 15:26:15 +00004061 SelectionDAG &DAG) const {
Dale Johannesen913ba762009-02-06 01:31:28 +00004062 DebugLoc dl = Op.getDebugLoc();
Dan Gohman8181bd12008-07-27 21:46:04 +00004063 SDValue V1 = Op.getOperand(0);
4064 SDValue V2 = Op.getOperand(1);
Nate Begeman543d2142009-04-27 18:41:29 +00004065 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Owen Andersonac9de032009-08-10 22:56:29 +00004066 EVT VT = Op.getValueType();
Scott Michel91099d62009-02-17 22:15:04 +00004067
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004068 // Cases that are handled by instructions that take permute immediates
4069 // (such as vsplt*) should be left as VECTOR_SHUFFLE nodes so they can be
4070 // selected by the instruction selector.
4071 if (V2.getOpcode() == ISD::UNDEF) {
Nate Begeman543d2142009-04-27 18:41:29 +00004072 if (PPC::isSplatShuffleMask(SVOp, 1) ||
4073 PPC::isSplatShuffleMask(SVOp, 2) ||
4074 PPC::isSplatShuffleMask(SVOp, 4) ||
4075 PPC::isVPKUWUMShuffleMask(SVOp, true) ||
4076 PPC::isVPKUHUMShuffleMask(SVOp, true) ||
4077 PPC::isVSLDOIShuffleMask(SVOp, true) != -1 ||
4078 PPC::isVMRGLShuffleMask(SVOp, 1, true) ||
4079 PPC::isVMRGLShuffleMask(SVOp, 2, true) ||
4080 PPC::isVMRGLShuffleMask(SVOp, 4, true) ||
4081 PPC::isVMRGHShuffleMask(SVOp, 1, true) ||
4082 PPC::isVMRGHShuffleMask(SVOp, 2, true) ||
4083 PPC::isVMRGHShuffleMask(SVOp, 4, true)) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004084 return Op;
4085 }
4086 }
Scott Michel91099d62009-02-17 22:15:04 +00004087
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004088 // Altivec has a variety of "shuffle immediates" that take two vector inputs
4089 // and produce a fixed permutation. If any of these match, do not lower to
4090 // VPERM.
Nate Begeman543d2142009-04-27 18:41:29 +00004091 if (PPC::isVPKUWUMShuffleMask(SVOp, false) ||
4092 PPC::isVPKUHUMShuffleMask(SVOp, false) ||
4093 PPC::isVSLDOIShuffleMask(SVOp, false) != -1 ||
4094 PPC::isVMRGLShuffleMask(SVOp, 1, false) ||
4095 PPC::isVMRGLShuffleMask(SVOp, 2, false) ||
4096 PPC::isVMRGLShuffleMask(SVOp, 4, false) ||
4097 PPC::isVMRGHShuffleMask(SVOp, 1, false) ||
4098 PPC::isVMRGHShuffleMask(SVOp, 2, false) ||
4099 PPC::isVMRGHShuffleMask(SVOp, 4, false))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004100 return Op;
Scott Michel91099d62009-02-17 22:15:04 +00004101
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004102 // Check to see if this is a shuffle of 4-byte values. If so, we can use our
4103 // perfect shuffle table to emit an optimal matching sequence.
Nate Begeman543d2142009-04-27 18:41:29 +00004104 SmallVector<int, 16> PermMask;
4105 SVOp->getMask(PermMask);
4106
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004107 unsigned PFIndexes[4];
4108 bool isFourElementShuffle = true;
4109 for (unsigned i = 0; i != 4 && isFourElementShuffle; ++i) { // Element number
4110 unsigned EltNo = 8; // Start out undef.
4111 for (unsigned j = 0; j != 4; ++j) { // Intra-element byte.
Nate Begeman543d2142009-04-27 18:41:29 +00004112 if (PermMask[i*4+j] < 0)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004113 continue; // Undef, ignore it.
Scott Michel91099d62009-02-17 22:15:04 +00004114
Nate Begeman543d2142009-04-27 18:41:29 +00004115 unsigned ByteSource = PermMask[i*4+j];
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004116 if ((ByteSource & 3) != j) {
4117 isFourElementShuffle = false;
4118 break;
4119 }
Scott Michel91099d62009-02-17 22:15:04 +00004120
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004121 if (EltNo == 8) {
4122 EltNo = ByteSource/4;
4123 } else if (EltNo != ByteSource/4) {
4124 isFourElementShuffle = false;
4125 break;
4126 }
4127 }
4128 PFIndexes[i] = EltNo;
4129 }
Scott Michel91099d62009-02-17 22:15:04 +00004130
4131 // If this shuffle can be expressed as a shuffle of 4-byte elements, use the
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004132 // perfect shuffle vector to determine if it is cost effective to do this as
4133 // discrete instructions, or whether we should use a vperm.
4134 if (isFourElementShuffle) {
4135 // Compute the index in the perfect shuffle table.
Scott Michel91099d62009-02-17 22:15:04 +00004136 unsigned PFTableIndex =
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004137 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
Scott Michel91099d62009-02-17 22:15:04 +00004138
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004139 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
4140 unsigned Cost = (PFEntry >> 30);
Scott Michel91099d62009-02-17 22:15:04 +00004141
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004142 // Determining when to avoid vperm is tricky. Many things affect the cost
4143 // of vperm, particularly how many times the perm mask needs to be computed.
4144 // For example, if the perm mask can be hoisted out of a loop or is already
4145 // used (perhaps because there are multiple permutes with the same shuffle
4146 // mask?) the vperm has a cost of 1. OTOH, hoisting the permute mask out of
4147 // the loop requires an extra register.
4148 //
4149 // As a compromise, we only emit discrete instructions if the shuffle can be
Scott Michel91099d62009-02-17 22:15:04 +00004150 // generated in 3 or fewer operations. When we have loop information
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004151 // available, if this block is within a loop, we should avoid using vperm
4152 // for 3-operation perms and use a constant pool load instead.
Scott Michel91099d62009-02-17 22:15:04 +00004153 if (Cost < 3)
Dale Johannesen913ba762009-02-06 01:31:28 +00004154 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004155 }
Scott Michel91099d62009-02-17 22:15:04 +00004156
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004157 // Lower this to a VPERM(V1, V2, V3) expression, where V3 is a constant
4158 // vector that will get spilled to the constant pool.
4159 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
Scott Michel91099d62009-02-17 22:15:04 +00004160
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004161 // The SHUFFLE_VECTOR mask is almost exactly what we want for vperm, except
4162 // that it is in input element units, not in bytes. Convert now.
Owen Andersonac9de032009-08-10 22:56:29 +00004163 EVT EltVT = V1.getValueType().getVectorElementType();
Duncan Sands92c43912008-06-06 12:08:01 +00004164 unsigned BytesPerElement = EltVT.getSizeInBits()/8;
Scott Michel91099d62009-02-17 22:15:04 +00004165
Dan Gohman8181bd12008-07-27 21:46:04 +00004166 SmallVector<SDValue, 16> ResultMask;
Nate Begeman543d2142009-04-27 18:41:29 +00004167 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i) {
4168 unsigned SrcElt = PermMask[i] < 0 ? 0 : PermMask[i];
Scott Michel91099d62009-02-17 22:15:04 +00004169
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004170 for (unsigned j = 0; j != BytesPerElement; ++j)
4171 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004172 MVT::i32));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004173 }
Scott Michel91099d62009-02-17 22:15:04 +00004174
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004175 SDValue VPermMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v16i8,
Evan Cheng907a2d22009-02-25 22:49:59 +00004176 &ResultMask[0], ResultMask.size());
Dale Johannesen913ba762009-02-06 01:31:28 +00004177 return DAG.getNode(PPCISD::VPERM, dl, V1.getValueType(), V1, V2, VPermMask);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004178}
4179
4180/// getAltivecCompareInfo - Given an intrinsic, return false if it is not an
4181/// altivec comparison. If it is, return true and fill in Opc/isDot with
4182/// information about the intrinsic.
Dan Gohman8181bd12008-07-27 21:46:04 +00004183static bool getAltivecCompareInfo(SDValue Intrin, int &CompareOpc,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004184 bool &isDot) {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00004185 unsigned IntrinsicID =
4186 cast<ConstantSDNode>(Intrin.getOperand(0))->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004187 CompareOpc = -1;
4188 isDot = false;
4189 switch (IntrinsicID) {
4190 default: return false;
4191 // Comparison predicates.
4192 case Intrinsic::ppc_altivec_vcmpbfp_p: CompareOpc = 966; isDot = 1; break;
4193 case Intrinsic::ppc_altivec_vcmpeqfp_p: CompareOpc = 198; isDot = 1; break;
4194 case Intrinsic::ppc_altivec_vcmpequb_p: CompareOpc = 6; isDot = 1; break;
4195 case Intrinsic::ppc_altivec_vcmpequh_p: CompareOpc = 70; isDot = 1; break;
4196 case Intrinsic::ppc_altivec_vcmpequw_p: CompareOpc = 134; isDot = 1; break;
4197 case Intrinsic::ppc_altivec_vcmpgefp_p: CompareOpc = 454; isDot = 1; break;
4198 case Intrinsic::ppc_altivec_vcmpgtfp_p: CompareOpc = 710; isDot = 1; break;
4199 case Intrinsic::ppc_altivec_vcmpgtsb_p: CompareOpc = 774; isDot = 1; break;
4200 case Intrinsic::ppc_altivec_vcmpgtsh_p: CompareOpc = 838; isDot = 1; break;
4201 case Intrinsic::ppc_altivec_vcmpgtsw_p: CompareOpc = 902; isDot = 1; break;
4202 case Intrinsic::ppc_altivec_vcmpgtub_p: CompareOpc = 518; isDot = 1; break;
4203 case Intrinsic::ppc_altivec_vcmpgtuh_p: CompareOpc = 582; isDot = 1; break;
4204 case Intrinsic::ppc_altivec_vcmpgtuw_p: CompareOpc = 646; isDot = 1; break;
Scott Michel91099d62009-02-17 22:15:04 +00004205
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004206 // Normal Comparisons.
4207 case Intrinsic::ppc_altivec_vcmpbfp: CompareOpc = 966; isDot = 0; break;
4208 case Intrinsic::ppc_altivec_vcmpeqfp: CompareOpc = 198; isDot = 0; break;
4209 case Intrinsic::ppc_altivec_vcmpequb: CompareOpc = 6; isDot = 0; break;
4210 case Intrinsic::ppc_altivec_vcmpequh: CompareOpc = 70; isDot = 0; break;
4211 case Intrinsic::ppc_altivec_vcmpequw: CompareOpc = 134; isDot = 0; break;
4212 case Intrinsic::ppc_altivec_vcmpgefp: CompareOpc = 454; isDot = 0; break;
4213 case Intrinsic::ppc_altivec_vcmpgtfp: CompareOpc = 710; isDot = 0; break;
4214 case Intrinsic::ppc_altivec_vcmpgtsb: CompareOpc = 774; isDot = 0; break;
4215 case Intrinsic::ppc_altivec_vcmpgtsh: CompareOpc = 838; isDot = 0; break;
4216 case Intrinsic::ppc_altivec_vcmpgtsw: CompareOpc = 902; isDot = 0; break;
4217 case Intrinsic::ppc_altivec_vcmpgtub: CompareOpc = 518; isDot = 0; break;
4218 case Intrinsic::ppc_altivec_vcmpgtuh: CompareOpc = 582; isDot = 0; break;
4219 case Intrinsic::ppc_altivec_vcmpgtuw: CompareOpc = 646; isDot = 0; break;
4220 }
4221 return true;
4222}
4223
4224/// LowerINTRINSIC_WO_CHAIN - If this is an intrinsic that we want to custom
4225/// lower, do it, otherwise return null.
Scott Michel91099d62009-02-17 22:15:04 +00004226SDValue PPCTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op,
Dan Gohmandbb121b2010-04-17 15:26:15 +00004227 SelectionDAG &DAG) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004228 // If this is a lowered altivec predicate compare, CompareOpc is set to the
4229 // opcode number of the comparison.
Dale Johannesen8a423f72009-02-05 22:07:54 +00004230 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004231 int CompareOpc;
4232 bool isDot;
4233 if (!getAltivecCompareInfo(Op, CompareOpc, isDot))
Dan Gohman8181bd12008-07-27 21:46:04 +00004234 return SDValue(); // Don't custom lower most intrinsics.
Scott Michel91099d62009-02-17 22:15:04 +00004235
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004236 // If this is a non-dot comparison, make the VCMP node and we are done.
4237 if (!isDot) {
Dale Johannesen8a423f72009-02-05 22:07:54 +00004238 SDValue Tmp = DAG.getNode(PPCISD::VCMP, dl, Op.getOperand(2).getValueType(),
Chris Lattner3f354622010-03-14 22:44:11 +00004239 Op.getOperand(1), Op.getOperand(2),
4240 DAG.getConstant(CompareOpc, MVT::i32));
Dale Johannesen8a423f72009-02-05 22:07:54 +00004241 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Tmp);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004242 }
Scott Michel91099d62009-02-17 22:15:04 +00004243
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004244 // Create the PPCISD altivec 'dot' comparison node.
Dan Gohman8181bd12008-07-27 21:46:04 +00004245 SDValue Ops[] = {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004246 Op.getOperand(2), // LHS
4247 Op.getOperand(3), // RHS
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004248 DAG.getConstant(CompareOpc, MVT::i32)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004249 };
Owen Andersonac9de032009-08-10 22:56:29 +00004250 std::vector<EVT> VTs;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004251 VTs.push_back(Op.getOperand(2).getValueType());
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004252 VTs.push_back(MVT::Flag);
Dale Johannesen8a423f72009-02-05 22:07:54 +00004253 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops, 3);
Scott Michel91099d62009-02-17 22:15:04 +00004254
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004255 // Now that we have the comparison, emit a copy from the CR to a GPR.
4256 // This is flagged to the above dot comparison.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004257 SDValue Flags = DAG.getNode(PPCISD::MFCR, dl, MVT::i32,
4258 DAG.getRegister(PPC::CR6, MVT::i32),
Scott Michel91099d62009-02-17 22:15:04 +00004259 CompNode.getValue(1));
4260
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004261 // Unpack the result based on how the target uses it.
4262 unsigned BitNo; // Bit # of CR6.
4263 bool InvertBit; // Invert result?
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00004264 switch (cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004265 default: // Can't happen, don't crash on invalid number though.
4266 case 0: // Return the value of the EQ bit of CR6.
4267 BitNo = 0; InvertBit = false;
4268 break;
4269 case 1: // Return the inverted value of the EQ bit of CR6.
4270 BitNo = 0; InvertBit = true;
4271 break;
4272 case 2: // Return the value of the LT bit of CR6.
4273 BitNo = 2; InvertBit = false;
4274 break;
4275 case 3: // Return the inverted value of the LT bit of CR6.
4276 BitNo = 2; InvertBit = true;
4277 break;
4278 }
Scott Michel91099d62009-02-17 22:15:04 +00004279
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004280 // Shift the bit into the low position.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004281 Flags = DAG.getNode(ISD::SRL, dl, MVT::i32, Flags,
4282 DAG.getConstant(8-(3-BitNo), MVT::i32));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004283 // Isolate the bit.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004284 Flags = DAG.getNode(ISD::AND, dl, MVT::i32, Flags,
4285 DAG.getConstant(1, MVT::i32));
Scott Michel91099d62009-02-17 22:15:04 +00004286
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004287 // If we are supposed to, toggle the bit.
4288 if (InvertBit)
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004289 Flags = DAG.getNode(ISD::XOR, dl, MVT::i32, Flags,
4290 DAG.getConstant(1, MVT::i32));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004291 return Flags;
4292}
4293
Scott Michel91099d62009-02-17 22:15:04 +00004294SDValue PPCTargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op,
Dan Gohmandbb121b2010-04-17 15:26:15 +00004295 SelectionDAG &DAG) const {
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00004296 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004297 // Create a stack slot that is 16-byte aligned.
4298 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
David Greene6424ab92009-11-12 20:49:22 +00004299 int FrameIdx = FrameInfo->CreateStackObject(16, 16, false);
Dale Johannesen140fb442010-05-03 22:59:34 +00004300 EVT PtrVT = getPointerTy();
Dan Gohman8181bd12008-07-27 21:46:04 +00004301 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michel91099d62009-02-17 22:15:04 +00004302
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004303 // Store the input value into Value#0 of the stack slot.
Dale Johannesenea996922009-02-04 20:06:27 +00004304 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl,
David Greeneb4f2ef62010-02-15 16:56:53 +00004305 Op.getOperand(0), FIdx, NULL, 0,
4306 false, false, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004307 // Load it out.
David Greeneb4f2ef62010-02-15 16:56:53 +00004308 return DAG.getLoad(Op.getValueType(), dl, Store, FIdx, NULL, 0,
4309 false, false, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004310}
4311
Dan Gohmandbb121b2010-04-17 15:26:15 +00004312SDValue PPCTargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen913ba762009-02-06 01:31:28 +00004313 DebugLoc dl = Op.getDebugLoc();
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004314 if (Op.getValueType() == MVT::v4i32) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004315 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michel91099d62009-02-17 22:15:04 +00004316
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004317 SDValue Zero = BuildSplatI( 0, 1, MVT::v4i32, DAG, dl);
4318 SDValue Neg16 = BuildSplatI(-16, 4, MVT::v4i32, DAG, dl);//+16 as shift amt.
Scott Michel91099d62009-02-17 22:15:04 +00004319
Dan Gohman8181bd12008-07-27 21:46:04 +00004320 SDValue RHSSwap = // = vrlw RHS, 16
Dale Johannesen913ba762009-02-06 01:31:28 +00004321 BuildIntrinsicOp(Intrinsic::ppc_altivec_vrlw, RHS, Neg16, DAG, dl);
Scott Michel91099d62009-02-17 22:15:04 +00004322
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004323 // Shrinkify inputs to v8i16.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004324 LHS = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, LHS);
4325 RHS = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, RHS);
4326 RHSSwap = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, RHSSwap);
Scott Michel91099d62009-02-17 22:15:04 +00004327
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004328 // Low parts multiplied together, generating 32-bit results (we ignore the
4329 // top parts).
Dan Gohman8181bd12008-07-27 21:46:04 +00004330 SDValue LoProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmulouh,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004331 LHS, RHS, DAG, dl, MVT::v4i32);
Scott Michel91099d62009-02-17 22:15:04 +00004332
Dan Gohman8181bd12008-07-27 21:46:04 +00004333 SDValue HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmsumuhm,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004334 LHS, RHSSwap, Zero, DAG, dl, MVT::v4i32);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004335 // Shift the high parts up 16 bits.
Scott Michel91099d62009-02-17 22:15:04 +00004336 HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, HiProd,
Dale Johannesen913ba762009-02-06 01:31:28 +00004337 Neg16, DAG, dl);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004338 return DAG.getNode(ISD::ADD, dl, MVT::v4i32, LoProd, HiProd);
4339 } else if (Op.getValueType() == MVT::v8i16) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004340 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michel91099d62009-02-17 22:15:04 +00004341
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004342 SDValue Zero = BuildSplatI(0, 1, MVT::v8i16, DAG, dl);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004343
4344 return BuildIntrinsicOp(Intrinsic::ppc_altivec_vmladduhm,
Dale Johannesen913ba762009-02-06 01:31:28 +00004345 LHS, RHS, Zero, DAG, dl);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004346 } else if (Op.getValueType() == MVT::v16i8) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004347 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michel91099d62009-02-17 22:15:04 +00004348
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004349 // Multiply the even 8-bit parts, producing 16-bit sums.
Dan Gohman8181bd12008-07-27 21:46:04 +00004350 SDValue EvenParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuleub,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004351 LHS, RHS, DAG, dl, MVT::v8i16);
4352 EvenParts = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, EvenParts);
Scott Michel91099d62009-02-17 22:15:04 +00004353
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004354 // Multiply the odd 8-bit parts, producing 16-bit sums.
Dan Gohman8181bd12008-07-27 21:46:04 +00004355 SDValue OddParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuloub,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004356 LHS, RHS, DAG, dl, MVT::v8i16);
4357 OddParts = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, OddParts);
Scott Michel91099d62009-02-17 22:15:04 +00004358
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004359 // Merge the results together.
Nate Begeman543d2142009-04-27 18:41:29 +00004360 int Ops[16];
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004361 for (unsigned i = 0; i != 8; ++i) {
Nate Begeman543d2142009-04-27 18:41:29 +00004362 Ops[i*2 ] = 2*i+1;
4363 Ops[i*2+1] = 2*i+1+16;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004364 }
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004365 return DAG.getVectorShuffle(MVT::v16i8, dl, EvenParts, OddParts, Ops);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004366 } else {
Edwin Törökbd448e32009-07-14 16:55:14 +00004367 llvm_unreachable("Unknown mul to lower!");
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004368 }
4369}
4370
4371/// LowerOperation - Provide custom lowering hooks for some operations.
4372///
Dan Gohmandbb121b2010-04-17 15:26:15 +00004373SDValue PPCTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004374 switch (Op.getOpcode()) {
Edwin Törökbd448e32009-07-14 16:55:14 +00004375 default: llvm_unreachable("Wasn't expecting to be able to lower this!");
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004376 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bob Wilsone8cbca92009-11-04 21:31:18 +00004377 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004378 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
4379 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
4380 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
4381 case ISD::SETCC: return LowerSETCC(Op, DAG);
Bill Wendling2c394b62008-09-17 00:30:57 +00004382 case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG);
Scott Michel91099d62009-02-17 22:15:04 +00004383 case ISD::VASTART:
Dan Gohmand80404c2010-04-17 14:41:14 +00004384 return LowerVASTART(Op, DAG, PPCSubTarget);
Scott Michel91099d62009-02-17 22:15:04 +00004385
4386 case ISD::VAARG:
Dan Gohmand80404c2010-04-17 14:41:14 +00004387 return LowerVAARG(Op, DAG, PPCSubTarget);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004388
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004389 case ISD::STACKRESTORE: return LowerSTACKRESTORE(Op, DAG, PPCSubTarget);
4390 case ISD::DYNAMIC_STACKALLOC:
4391 return LowerDYNAMIC_STACKALLOC(Op, DAG, PPCSubTarget);
Evan Cheng4df1f9d2008-04-19 01:30:48 +00004392
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004393 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
Dale Johannesend87cf082009-06-04 20:53:52 +00004394 case ISD::FP_TO_UINT:
4395 case ISD::FP_TO_SINT: return LowerFP_TO_INT(Op, DAG,
Dale Johannesen8a423f72009-02-05 22:07:54 +00004396 Op.getDebugLoc());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004397 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dan Gohman819574c2008-01-31 00:41:03 +00004398 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004399
4400 // Lower 64-bit shifts.
4401 case ISD::SHL_PARTS: return LowerSHL_PARTS(Op, DAG);
4402 case ISD::SRL_PARTS: return LowerSRL_PARTS(Op, DAG);
4403 case ISD::SRA_PARTS: return LowerSRA_PARTS(Op, DAG);
4404
4405 // Vector-related lowering.
4406 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
4407 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
4408 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
4409 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
4410 case ISD::MUL: return LowerMUL(Op, DAG);
Scott Michel91099d62009-02-17 22:15:04 +00004411
Chris Lattnerf8b93372007-12-08 06:59:59 +00004412 // Frame & Return address.
4413 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004414 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
4415 }
Dan Gohman8181bd12008-07-27 21:46:04 +00004416 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004417}
4418
Duncan Sands7d9834b2008-12-01 11:39:25 +00004419void PPCTargetLowering::ReplaceNodeResults(SDNode *N,
4420 SmallVectorImpl<SDValue>&Results,
Dan Gohmandbb121b2010-04-17 15:26:15 +00004421 SelectionDAG &DAG) const {
Dale Johannesen8a423f72009-02-05 22:07:54 +00004422 DebugLoc dl = N->getDebugLoc();
Chris Lattner28771092007-11-28 18:44:47 +00004423 switch (N->getOpcode()) {
Duncan Sandsff258b12008-10-28 15:00:32 +00004424 default:
Duncan Sands7d9834b2008-12-01 11:39:25 +00004425 assert(false && "Do not know how to custom type legalize this operation!");
4426 return;
4427 case ISD::FP_ROUND_INREG: {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004428 assert(N->getValueType(0) == MVT::ppcf128);
4429 assert(N->getOperand(0).getValueType() == MVT::ppcf128);
Scott Michel91099d62009-02-17 22:15:04 +00004430 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004431 MVT::f64, N->getOperand(0),
Duncan Sands7d9834b2008-12-01 11:39:25 +00004432 DAG.getIntPtrConstant(0));
Dale Johannesen8a423f72009-02-05 22:07:54 +00004433 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004434 MVT::f64, N->getOperand(0),
Duncan Sands7d9834b2008-12-01 11:39:25 +00004435 DAG.getIntPtrConstant(1));
4436
4437 // This sequence changes FPSCR to do round-to-zero, adds the two halves
4438 // of the long double, and puts FPSCR back the way it was. We do not
4439 // actually model FPSCR.
Owen Andersonac9de032009-08-10 22:56:29 +00004440 std::vector<EVT> NodeTys;
Duncan Sands7d9834b2008-12-01 11:39:25 +00004441 SDValue Ops[4], Result, MFFSreg, InFlag, FPreg;
4442
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004443 NodeTys.push_back(MVT::f64); // Return register
4444 NodeTys.push_back(MVT::Flag); // Returns a flag for later insns
Dale Johannesen8a423f72009-02-05 22:07:54 +00004445 Result = DAG.getNode(PPCISD::MFFS, dl, NodeTys, &InFlag, 0);
Duncan Sands7d9834b2008-12-01 11:39:25 +00004446 MFFSreg = Result.getValue(0);
4447 InFlag = Result.getValue(1);
4448
4449 NodeTys.clear();
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004450 NodeTys.push_back(MVT::Flag); // Returns a flag
4451 Ops[0] = DAG.getConstant(31, MVT::i32);
Duncan Sands7d9834b2008-12-01 11:39:25 +00004452 Ops[1] = InFlag;
Dale Johannesen8a423f72009-02-05 22:07:54 +00004453 Result = DAG.getNode(PPCISD::MTFSB1, dl, NodeTys, Ops, 2);
Duncan Sands7d9834b2008-12-01 11:39:25 +00004454 InFlag = Result.getValue(0);
4455
4456 NodeTys.clear();
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004457 NodeTys.push_back(MVT::Flag); // Returns a flag
4458 Ops[0] = DAG.getConstant(30, MVT::i32);
Duncan Sands7d9834b2008-12-01 11:39:25 +00004459 Ops[1] = InFlag;
Dale Johannesen8a423f72009-02-05 22:07:54 +00004460 Result = DAG.getNode(PPCISD::MTFSB0, dl, NodeTys, Ops, 2);
Duncan Sands7d9834b2008-12-01 11:39:25 +00004461 InFlag = Result.getValue(0);
4462
4463 NodeTys.clear();
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004464 NodeTys.push_back(MVT::f64); // result of add
4465 NodeTys.push_back(MVT::Flag); // Returns a flag
Duncan Sands7d9834b2008-12-01 11:39:25 +00004466 Ops[0] = Lo;
4467 Ops[1] = Hi;
4468 Ops[2] = InFlag;
Dale Johannesen8a423f72009-02-05 22:07:54 +00004469 Result = DAG.getNode(PPCISD::FADDRTZ, dl, NodeTys, Ops, 3);
Duncan Sands7d9834b2008-12-01 11:39:25 +00004470 FPreg = Result.getValue(0);
4471 InFlag = Result.getValue(1);
4472
4473 NodeTys.clear();
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004474 NodeTys.push_back(MVT::f64);
4475 Ops[0] = DAG.getConstant(1, MVT::i32);
Duncan Sands7d9834b2008-12-01 11:39:25 +00004476 Ops[1] = MFFSreg;
4477 Ops[2] = FPreg;
4478 Ops[3] = InFlag;
Dale Johannesen8a423f72009-02-05 22:07:54 +00004479 Result = DAG.getNode(PPCISD::MTFSF, dl, NodeTys, Ops, 4);
Duncan Sands7d9834b2008-12-01 11:39:25 +00004480 FPreg = Result.getValue(0);
4481
4482 // We know the low half is about to be thrown away, so just use something
4483 // convenient.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004484 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::ppcf128,
Dale Johannesen8a423f72009-02-05 22:07:54 +00004485 FPreg, FPreg));
Duncan Sands7d9834b2008-12-01 11:39:25 +00004486 return;
Duncan Sands62353c62008-07-19 16:26:02 +00004487 }
Duncan Sands7d9834b2008-12-01 11:39:25 +00004488 case ISD::FP_TO_SINT:
Dale Johannesend87cf082009-06-04 20:53:52 +00004489 Results.push_back(LowerFP_TO_INT(SDValue(N, 0), DAG, dl));
Duncan Sands7d9834b2008-12-01 11:39:25 +00004490 return;
Chris Lattner28771092007-11-28 18:44:47 +00004491 }
4492}
4493
4494
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004495//===----------------------------------------------------------------------===//
4496// Other Lowering Code
4497//===----------------------------------------------------------------------===//
4498
4499MachineBasicBlock *
Dale Johannesene91a2d62008-08-25 22:34:37 +00004500PPCTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
Dan Gohman96d60922009-02-07 16:15:20 +00004501 bool is64bit, unsigned BinOpcode) const {
Dale Johannesena2bc73c2008-08-29 18:29:46 +00004502 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesene91a2d62008-08-25 22:34:37 +00004503 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
4504
4505 const BasicBlock *LLVM_BB = BB->getBasicBlock();
4506 MachineFunction *F = BB->getParent();
4507 MachineFunction::iterator It = BB;
4508 ++It;
4509
4510 unsigned dest = MI->getOperand(0).getReg();
4511 unsigned ptrA = MI->getOperand(1).getReg();
4512 unsigned ptrB = MI->getOperand(2).getReg();
4513 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00004514 DebugLoc dl = MI->getDebugLoc();
Dale Johannesene91a2d62008-08-25 22:34:37 +00004515
4516 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
4517 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
4518 F->insert(It, loopMBB);
4519 F->insert(It, exitMBB);
4520 exitMBB->transferSuccessors(BB);
4521
4522 MachineRegisterInfo &RegInfo = F->getRegInfo();
Dale Johannesena2bc73c2008-08-29 18:29:46 +00004523 unsigned TmpReg = (!BinOpcode) ? incr :
4524 RegInfo.createVirtualRegister(
Dale Johannesen9e7b9692008-09-02 20:30:23 +00004525 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
4526 (const TargetRegisterClass *) &PPC::GPRCRegClass);
Dale Johannesene91a2d62008-08-25 22:34:37 +00004527
4528 // thisMBB:
4529 // ...
4530 // fallthrough --> loopMBB
4531 BB->addSuccessor(loopMBB);
4532
4533 // loopMBB:
4534 // l[wd]arx dest, ptr
4535 // add r0, dest, incr
4536 // st[wd]cx. r0, ptr
4537 // bne- loopMBB
4538 // fallthrough --> exitMBB
4539 BB = loopMBB;
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00004540 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Dale Johannesene91a2d62008-08-25 22:34:37 +00004541 .addReg(ptrA).addReg(ptrB);
Dale Johannesena2bc73c2008-08-29 18:29:46 +00004542 if (BinOpcode)
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00004543 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg).addReg(incr).addReg(dest);
4544 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesene91a2d62008-08-25 22:34:37 +00004545 .addReg(TmpReg).addReg(ptrA).addReg(ptrB);
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00004546 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michel91099d62009-02-17 22:15:04 +00004547 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesene91a2d62008-08-25 22:34:37 +00004548 BB->addSuccessor(loopMBB);
4549 BB->addSuccessor(exitMBB);
4550
4551 // exitMBB:
4552 // ...
4553 BB = exitMBB;
4554 return BB;
4555}
4556
4557MachineBasicBlock *
Scott Michel91099d62009-02-17 22:15:04 +00004558PPCTargetLowering::EmitPartwordAtomicBinary(MachineInstr *MI,
Dale Johannesen97ed14a2008-08-28 17:53:09 +00004559 MachineBasicBlock *BB,
4560 bool is8bit, // operation
Dan Gohman96d60922009-02-07 16:15:20 +00004561 unsigned BinOpcode) const {
Dale Johannesena2bc73c2008-08-29 18:29:46 +00004562 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesen97ed14a2008-08-28 17:53:09 +00004563 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
4564 // In 64 bit mode we have to use 64 bits for addresses, even though the
4565 // lwarx/stwcx are 32 bits. With the 32-bit atomics we can use address
4566 // registers without caring whether they're 32 or 64, but here we're
4567 // doing actual arithmetic on the addresses.
4568 bool is64bit = PPCSubTarget.isPPC64();
4569
4570 const BasicBlock *LLVM_BB = BB->getBasicBlock();
4571 MachineFunction *F = BB->getParent();
4572 MachineFunction::iterator It = BB;
4573 ++It;
4574
4575 unsigned dest = MI->getOperand(0).getReg();
4576 unsigned ptrA = MI->getOperand(1).getReg();
4577 unsigned ptrB = MI->getOperand(2).getReg();
4578 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00004579 DebugLoc dl = MI->getDebugLoc();
Dale Johannesen97ed14a2008-08-28 17:53:09 +00004580
4581 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
4582 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
4583 F->insert(It, loopMBB);
4584 F->insert(It, exitMBB);
4585 exitMBB->transferSuccessors(BB);
4586
4587 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michel91099d62009-02-17 22:15:04 +00004588 const TargetRegisterClass *RC =
Dale Johannesen9e7b9692008-09-02 20:30:23 +00004589 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
4590 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesen97ed14a2008-08-28 17:53:09 +00004591 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
4592 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
4593 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
4594 unsigned Incr2Reg = RegInfo.createVirtualRegister(RC);
4595 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
4596 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
4597 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
4598 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
4599 unsigned Tmp3Reg = RegInfo.createVirtualRegister(RC);
4600 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesena2bc73c2008-08-29 18:29:46 +00004601 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
Dale Johannesen97ed14a2008-08-28 17:53:09 +00004602 unsigned Ptr1Reg;
Dale Johannesena2bc73c2008-08-29 18:29:46 +00004603 unsigned TmpReg = (!BinOpcode) ? Incr2Reg : RegInfo.createVirtualRegister(RC);
Dale Johannesen97ed14a2008-08-28 17:53:09 +00004604
4605 // thisMBB:
4606 // ...
4607 // fallthrough --> loopMBB
4608 BB->addSuccessor(loopMBB);
4609
4610 // The 4-byte load must be aligned, while a char or short may be
4611 // anywhere in the word. Hence all this nasty bookkeeping code.
4612 // add ptr1, ptrA, ptrB [copy if ptrA==0]
4613 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesen9e7b9692008-09-02 20:30:23 +00004614 // xori shift, shift1, 24 [16]
Dale Johannesen97ed14a2008-08-28 17:53:09 +00004615 // rlwinm ptr, ptr1, 0, 0, 29
4616 // slw incr2, incr, shift
4617 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
4618 // slw mask, mask2, shift
4619 // loopMBB:
Dale Johannesen99b74922008-08-30 00:08:53 +00004620 // lwarx tmpDest, ptr
Dale Johannesena2bc73c2008-08-29 18:29:46 +00004621 // add tmp, tmpDest, incr2
4622 // andc tmp2, tmpDest, mask
Dale Johannesen97ed14a2008-08-28 17:53:09 +00004623 // and tmp3, tmp, mask
4624 // or tmp4, tmp3, tmp2
Dale Johannesen99b74922008-08-30 00:08:53 +00004625 // stwcx. tmp4, ptr
Dale Johannesen97ed14a2008-08-28 17:53:09 +00004626 // bne- loopMBB
4627 // fallthrough --> exitMBB
Dale Johannesena2bc73c2008-08-29 18:29:46 +00004628 // srw dest, tmpDest, shift
Dale Johannesen97ed14a2008-08-28 17:53:09 +00004629
4630 if (ptrA!=PPC::R0) {
4631 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00004632 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesen97ed14a2008-08-28 17:53:09 +00004633 .addReg(ptrA).addReg(ptrB);
4634 } else {
4635 Ptr1Reg = ptrB;
4636 }
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00004637 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesen97ed14a2008-08-28 17:53:09 +00004638 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00004639 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesen97ed14a2008-08-28 17:53:09 +00004640 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
4641 if (is64bit)
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00004642 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesen97ed14a2008-08-28 17:53:09 +00004643 .addReg(Ptr1Reg).addImm(0).addImm(61);
4644 else
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00004645 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesen97ed14a2008-08-28 17:53:09 +00004646 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00004647 BuildMI(BB, dl, TII->get(PPC::SLW), Incr2Reg)
Dale Johannesen97ed14a2008-08-28 17:53:09 +00004648 .addReg(incr).addReg(ShiftReg);
4649 if (is8bit)
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00004650 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesen97ed14a2008-08-28 17:53:09 +00004651 else {
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00004652 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
4653 BuildMI(BB, dl, TII->get(PPC::ORI),Mask2Reg).addReg(Mask3Reg).addImm(65535);
Dale Johannesen97ed14a2008-08-28 17:53:09 +00004654 }
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00004655 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesen97ed14a2008-08-28 17:53:09 +00004656 .addReg(Mask2Reg).addReg(ShiftReg);
4657
4658 BB = loopMBB;
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00004659 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Dale Johannesen97ed14a2008-08-28 17:53:09 +00004660 .addReg(PPC::R0).addReg(PtrReg);
Dale Johannesena2bc73c2008-08-29 18:29:46 +00004661 if (BinOpcode)
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00004662 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg)
Dale Johannesena2bc73c2008-08-29 18:29:46 +00004663 .addReg(Incr2Reg).addReg(TmpDestReg);
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00004664 BuildMI(BB, dl, TII->get(is64bit ? PPC::ANDC8 : PPC::ANDC), Tmp2Reg)
Dale Johannesena2bc73c2008-08-29 18:29:46 +00004665 .addReg(TmpDestReg).addReg(MaskReg);
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00004666 BuildMI(BB, dl, TII->get(is64bit ? PPC::AND8 : PPC::AND), Tmp3Reg)
Dale Johannesen97ed14a2008-08-28 17:53:09 +00004667 .addReg(TmpReg).addReg(MaskReg);
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00004668 BuildMI(BB, dl, TII->get(is64bit ? PPC::OR8 : PPC::OR), Tmp4Reg)
Dale Johannesen97ed14a2008-08-28 17:53:09 +00004669 .addReg(Tmp3Reg).addReg(Tmp2Reg);
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00004670 BuildMI(BB, dl, TII->get(PPC::STWCX))
Dale Johannesen97ed14a2008-08-28 17:53:09 +00004671 .addReg(Tmp4Reg).addReg(PPC::R0).addReg(PtrReg);
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00004672 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michel91099d62009-02-17 22:15:04 +00004673 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesen97ed14a2008-08-28 17:53:09 +00004674 BB->addSuccessor(loopMBB);
4675 BB->addSuccessor(exitMBB);
4676
4677 // exitMBB:
4678 // ...
4679 BB = exitMBB;
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00004680 BuildMI(BB, dl, TII->get(PPC::SRW), dest).addReg(TmpDestReg).addReg(ShiftReg);
Dale Johannesen97ed14a2008-08-28 17:53:09 +00004681 return BB;
4682}
4683
4684MachineBasicBlock *
Evan Chenge637db12008-01-30 18:18:23 +00004685PPCTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmane9198cc2010-05-01 00:01:06 +00004686 MachineBasicBlock *BB) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004687 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Evan Chengaf964df2008-07-12 02:23:19 +00004688
4689 // To "insert" these instructions we actually have to insert their
4690 // control-flow patterns.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004691 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman221a4372008-07-07 23:14:23 +00004692 MachineFunction::iterator It = BB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004693 ++It;
Evan Chengaf964df2008-07-12 02:23:19 +00004694
Dan Gohman221a4372008-07-07 23:14:23 +00004695 MachineFunction *F = BB->getParent();
Evan Chengaf964df2008-07-12 02:23:19 +00004696
4697 if (MI->getOpcode() == PPC::SELECT_CC_I4 ||
4698 MI->getOpcode() == PPC::SELECT_CC_I8 ||
4699 MI->getOpcode() == PPC::SELECT_CC_F4 ||
4700 MI->getOpcode() == PPC::SELECT_CC_F8 ||
4701 MI->getOpcode() == PPC::SELECT_CC_VRRC) {
4702
4703 // The incoming instruction knows the destination vreg to set, the
4704 // condition code register to branch on, the true/false values to
4705 // select between, and a branch opcode to use.
4706
4707 // thisMBB:
4708 // ...
4709 // TrueVal = ...
4710 // cmpTY ccX, r1, r2
4711 // bCC copy1MBB
4712 // fallthrough --> copy0MBB
4713 MachineBasicBlock *thisMBB = BB;
4714 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
4715 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
4716 unsigned SelectPred = MI->getOperand(4).getImm();
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00004717 DebugLoc dl = MI->getDebugLoc();
4718 BuildMI(BB, dl, TII->get(PPC::BCC))
Evan Chengaf964df2008-07-12 02:23:19 +00004719 .addImm(SelectPred).addReg(MI->getOperand(1).getReg()).addMBB(sinkMBB);
4720 F->insert(It, copy0MBB);
4721 F->insert(It, sinkMBB);
Evan Cheng5f3a5402009-09-19 09:51:03 +00004722 // Update machine-CFG edges by first adding all successors of the current
Evan Chengaf964df2008-07-12 02:23:19 +00004723 // block to the new block which will contain the Phi node for the select.
Evan Cheng5f3a5402009-09-19 09:51:03 +00004724 for (MachineBasicBlock::succ_iterator I = BB->succ_begin(),
Dan Gohmane9198cc2010-05-01 00:01:06 +00004725 E = BB->succ_end(); I != E; ++I)
Evan Cheng5f3a5402009-09-19 09:51:03 +00004726 sinkMBB->addSuccessor(*I);
Evan Cheng5f3a5402009-09-19 09:51:03 +00004727 // Next, remove all successors of the current block, and add the true
4728 // and fallthrough blocks as its successors.
4729 while (!BB->succ_empty())
4730 BB->removeSuccessor(BB->succ_begin());
Evan Chengaf964df2008-07-12 02:23:19 +00004731 // Next, add the true and fallthrough blocks as its successors.
4732 BB->addSuccessor(copy0MBB);
4733 BB->addSuccessor(sinkMBB);
Scott Michel91099d62009-02-17 22:15:04 +00004734
Evan Chengaf964df2008-07-12 02:23:19 +00004735 // copy0MBB:
4736 // %FalseValue = ...
4737 // # fallthrough to sinkMBB
4738 BB = copy0MBB;
Scott Michel91099d62009-02-17 22:15:04 +00004739
Evan Chengaf964df2008-07-12 02:23:19 +00004740 // Update machine-CFG edges
4741 BB->addSuccessor(sinkMBB);
Scott Michel91099d62009-02-17 22:15:04 +00004742
Evan Chengaf964df2008-07-12 02:23:19 +00004743 // sinkMBB:
4744 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
4745 // ...
4746 BB = sinkMBB;
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00004747 BuildMI(BB, dl, TII->get(PPC::PHI), MI->getOperand(0).getReg())
Evan Chengaf964df2008-07-12 02:23:19 +00004748 .addReg(MI->getOperand(3).getReg()).addMBB(copy0MBB)
4749 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
4750 }
Dale Johannesen97ed14a2008-08-28 17:53:09 +00004751 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I8)
4752 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ADD4);
4753 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I16)
4754 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ADD4);
Dale Johannesene91a2d62008-08-25 22:34:37 +00004755 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I32)
4756 BB = EmitAtomicBinary(MI, BB, false, PPC::ADD4);
4757 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I64)
4758 BB = EmitAtomicBinary(MI, BB, true, PPC::ADD8);
Dale Johannesen97ed14a2008-08-28 17:53:09 +00004759
4760 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I8)
4761 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::AND);
4762 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I16)
4763 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::AND);
Dale Johannesene91a2d62008-08-25 22:34:37 +00004764 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I32)
4765 BB = EmitAtomicBinary(MI, BB, false, PPC::AND);
4766 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I64)
4767 BB = EmitAtomicBinary(MI, BB, true, PPC::AND8);
Dale Johannesen97ed14a2008-08-28 17:53:09 +00004768
4769 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I8)
4770 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::OR);
4771 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I16)
4772 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::OR);
Dale Johannesene91a2d62008-08-25 22:34:37 +00004773 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I32)
4774 BB = EmitAtomicBinary(MI, BB, false, PPC::OR);
4775 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I64)
4776 BB = EmitAtomicBinary(MI, BB, true, PPC::OR8);
Dale Johannesen97ed14a2008-08-28 17:53:09 +00004777
4778 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I8)
4779 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::XOR);
4780 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I16)
4781 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::XOR);
Dale Johannesene91a2d62008-08-25 22:34:37 +00004782 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I32)
4783 BB = EmitAtomicBinary(MI, BB, false, PPC::XOR);
4784 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I64)
4785 BB = EmitAtomicBinary(MI, BB, true, PPC::XOR8);
Dale Johannesen97ed14a2008-08-28 17:53:09 +00004786
4787 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I8)
Dale Johannesen4fa74422008-09-11 02:15:03 +00004788 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ANDC);
Dale Johannesen97ed14a2008-08-28 17:53:09 +00004789 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I16)
Dale Johannesen4fa74422008-09-11 02:15:03 +00004790 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesene91a2d62008-08-25 22:34:37 +00004791 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I32)
Dale Johannesen4fa74422008-09-11 02:15:03 +00004792 BB = EmitAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesene91a2d62008-08-25 22:34:37 +00004793 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I64)
Dale Johannesen4fa74422008-09-11 02:15:03 +00004794 BB = EmitAtomicBinary(MI, BB, true, PPC::ANDC8);
Dale Johannesen97ed14a2008-08-28 17:53:09 +00004795
4796 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I8)
4797 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::SUBF);
4798 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I16)
4799 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::SUBF);
Dale Johannesene91a2d62008-08-25 22:34:37 +00004800 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I32)
4801 BB = EmitAtomicBinary(MI, BB, false, PPC::SUBF);
4802 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I64)
4803 BB = EmitAtomicBinary(MI, BB, true, PPC::SUBF8);
Dale Johannesen97ed14a2008-08-28 17:53:09 +00004804
Dale Johannesena2bc73c2008-08-29 18:29:46 +00004805 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I8)
4806 BB = EmitPartwordAtomicBinary(MI, BB, true, 0);
4807 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I16)
4808 BB = EmitPartwordAtomicBinary(MI, BB, false, 0);
4809 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I32)
4810 BB = EmitAtomicBinary(MI, BB, false, 0);
4811 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I64)
4812 BB = EmitAtomicBinary(MI, BB, true, 0);
4813
Evan Chengaf964df2008-07-12 02:23:19 +00004814 else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I32 ||
4815 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64) {
4816 bool is64bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64;
4817
4818 unsigned dest = MI->getOperand(0).getReg();
4819 unsigned ptrA = MI->getOperand(1).getReg();
4820 unsigned ptrB = MI->getOperand(2).getReg();
4821 unsigned oldval = MI->getOperand(3).getReg();
4822 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00004823 DebugLoc dl = MI->getDebugLoc();
Evan Chengaf964df2008-07-12 02:23:19 +00004824
Dale Johannesen85af4c92008-08-25 18:53:26 +00004825 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
4826 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
4827 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
Evan Chengaf964df2008-07-12 02:23:19 +00004828 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dale Johannesen85af4c92008-08-25 18:53:26 +00004829 F->insert(It, loop1MBB);
4830 F->insert(It, loop2MBB);
4831 F->insert(It, midMBB);
Evan Chengaf964df2008-07-12 02:23:19 +00004832 F->insert(It, exitMBB);
4833 exitMBB->transferSuccessors(BB);
4834
4835 // thisMBB:
4836 // ...
4837 // fallthrough --> loopMBB
Dale Johannesen85af4c92008-08-25 18:53:26 +00004838 BB->addSuccessor(loop1MBB);
Evan Chengaf964df2008-07-12 02:23:19 +00004839
Dale Johannesen85af4c92008-08-25 18:53:26 +00004840 // loop1MBB:
Evan Chengaf964df2008-07-12 02:23:19 +00004841 // l[wd]arx dest, ptr
Dale Johannesen85af4c92008-08-25 18:53:26 +00004842 // cmp[wd] dest, oldval
4843 // bne- midMBB
4844 // loop2MBB:
Evan Chengaf964df2008-07-12 02:23:19 +00004845 // st[wd]cx. newval, ptr
4846 // bne- loopMBB
Dale Johannesen85af4c92008-08-25 18:53:26 +00004847 // b exitBB
4848 // midMBB:
4849 // st[wd]cx. dest, ptr
4850 // exitBB:
4851 BB = loop1MBB;
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00004852 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Evan Chengaf964df2008-07-12 02:23:19 +00004853 .addReg(ptrA).addReg(ptrB);
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00004854 BuildMI(BB, dl, TII->get(is64bit ? PPC::CMPD : PPC::CMPW), PPC::CR0)
Evan Chengaf964df2008-07-12 02:23:19 +00004855 .addReg(oldval).addReg(dest);
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00004856 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen85af4c92008-08-25 18:53:26 +00004857 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
4858 BB->addSuccessor(loop2MBB);
4859 BB->addSuccessor(midMBB);
4860
4861 BB = loop2MBB;
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00004862 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Evan Chengaf964df2008-07-12 02:23:19 +00004863 .addReg(newval).addReg(ptrA).addReg(ptrB);
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00004864 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen85af4c92008-08-25 18:53:26 +00004865 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00004866 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesen85af4c92008-08-25 18:53:26 +00004867 BB->addSuccessor(loop1MBB);
Evan Chengaf964df2008-07-12 02:23:19 +00004868 BB->addSuccessor(exitMBB);
Scott Michel91099d62009-02-17 22:15:04 +00004869
Dale Johannesen85af4c92008-08-25 18:53:26 +00004870 BB = midMBB;
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00004871 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesen85af4c92008-08-25 18:53:26 +00004872 .addReg(dest).addReg(ptrA).addReg(ptrB);
4873 BB->addSuccessor(exitMBB);
4874
Evan Chengaf964df2008-07-12 02:23:19 +00004875 // exitMBB:
4876 // ...
4877 BB = exitMBB;
Dale Johannesen99b74922008-08-30 00:08:53 +00004878 } else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8 ||
4879 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I16) {
4880 // We must use 64-bit registers for addresses when targeting 64-bit,
4881 // since we're actually doing arithmetic on them. Other registers
4882 // can be 32-bit.
4883 bool is64bit = PPCSubTarget.isPPC64();
4884 bool is8bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8;
4885
4886 unsigned dest = MI->getOperand(0).getReg();
4887 unsigned ptrA = MI->getOperand(1).getReg();
4888 unsigned ptrB = MI->getOperand(2).getReg();
4889 unsigned oldval = MI->getOperand(3).getReg();
4890 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00004891 DebugLoc dl = MI->getDebugLoc();
Dale Johannesen99b74922008-08-30 00:08:53 +00004892
4893 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
4894 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
4895 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
4896 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
4897 F->insert(It, loop1MBB);
4898 F->insert(It, loop2MBB);
4899 F->insert(It, midMBB);
4900 F->insert(It, exitMBB);
4901 exitMBB->transferSuccessors(BB);
4902
4903 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michel91099d62009-02-17 22:15:04 +00004904 const TargetRegisterClass *RC =
Dale Johannesen9e7b9692008-09-02 20:30:23 +00004905 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
4906 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesen99b74922008-08-30 00:08:53 +00004907 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
4908 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
4909 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
4910 unsigned NewVal2Reg = RegInfo.createVirtualRegister(RC);
4911 unsigned NewVal3Reg = RegInfo.createVirtualRegister(RC);
4912 unsigned OldVal2Reg = RegInfo.createVirtualRegister(RC);
4913 unsigned OldVal3Reg = RegInfo.createVirtualRegister(RC);
4914 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
4915 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
4916 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
4917 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
4918 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
4919 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
4920 unsigned Ptr1Reg;
4921 unsigned TmpReg = RegInfo.createVirtualRegister(RC);
4922 // thisMBB:
4923 // ...
4924 // fallthrough --> loopMBB
4925 BB->addSuccessor(loop1MBB);
4926
4927 // The 4-byte load must be aligned, while a char or short may be
4928 // anywhere in the word. Hence all this nasty bookkeeping code.
4929 // add ptr1, ptrA, ptrB [copy if ptrA==0]
4930 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesen9e7b9692008-09-02 20:30:23 +00004931 // xori shift, shift1, 24 [16]
Dale Johannesen99b74922008-08-30 00:08:53 +00004932 // rlwinm ptr, ptr1, 0, 0, 29
4933 // slw newval2, newval, shift
4934 // slw oldval2, oldval,shift
4935 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
4936 // slw mask, mask2, shift
4937 // and newval3, newval2, mask
4938 // and oldval3, oldval2, mask
4939 // loop1MBB:
4940 // lwarx tmpDest, ptr
4941 // and tmp, tmpDest, mask
4942 // cmpw tmp, oldval3
4943 // bne- midMBB
4944 // loop2MBB:
4945 // andc tmp2, tmpDest, mask
4946 // or tmp4, tmp2, newval3
4947 // stwcx. tmp4, ptr
4948 // bne- loop1MBB
4949 // b exitBB
4950 // midMBB:
4951 // stwcx. tmpDest, ptr
4952 // exitBB:
4953 // srw dest, tmpDest, shift
4954 if (ptrA!=PPC::R0) {
4955 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00004956 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesen99b74922008-08-30 00:08:53 +00004957 .addReg(ptrA).addReg(ptrB);
4958 } else {
4959 Ptr1Reg = ptrB;
4960 }
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00004961 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesen99b74922008-08-30 00:08:53 +00004962 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00004963 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesen99b74922008-08-30 00:08:53 +00004964 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
4965 if (is64bit)
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00004966 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesen99b74922008-08-30 00:08:53 +00004967 .addReg(Ptr1Reg).addImm(0).addImm(61);
4968 else
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00004969 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesen99b74922008-08-30 00:08:53 +00004970 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00004971 BuildMI(BB, dl, TII->get(PPC::SLW), NewVal2Reg)
Dale Johannesen99b74922008-08-30 00:08:53 +00004972 .addReg(newval).addReg(ShiftReg);
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00004973 BuildMI(BB, dl, TII->get(PPC::SLW), OldVal2Reg)
Dale Johannesen99b74922008-08-30 00:08:53 +00004974 .addReg(oldval).addReg(ShiftReg);
4975 if (is8bit)
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00004976 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesen99b74922008-08-30 00:08:53 +00004977 else {
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00004978 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
4979 BuildMI(BB, dl, TII->get(PPC::ORI), Mask2Reg)
4980 .addReg(Mask3Reg).addImm(65535);
Dale Johannesen99b74922008-08-30 00:08:53 +00004981 }
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00004982 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesen99b74922008-08-30 00:08:53 +00004983 .addReg(Mask2Reg).addReg(ShiftReg);
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00004984 BuildMI(BB, dl, TII->get(PPC::AND), NewVal3Reg)
Dale Johannesen99b74922008-08-30 00:08:53 +00004985 .addReg(NewVal2Reg).addReg(MaskReg);
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00004986 BuildMI(BB, dl, TII->get(PPC::AND), OldVal3Reg)
Dale Johannesen99b74922008-08-30 00:08:53 +00004987 .addReg(OldVal2Reg).addReg(MaskReg);
4988
4989 BB = loop1MBB;
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00004990 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Dale Johannesen99b74922008-08-30 00:08:53 +00004991 .addReg(PPC::R0).addReg(PtrReg);
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00004992 BuildMI(BB, dl, TII->get(PPC::AND),TmpReg)
4993 .addReg(TmpDestReg).addReg(MaskReg);
4994 BuildMI(BB, dl, TII->get(PPC::CMPW), PPC::CR0)
Dale Johannesen99b74922008-08-30 00:08:53 +00004995 .addReg(TmpReg).addReg(OldVal3Reg);
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00004996 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen99b74922008-08-30 00:08:53 +00004997 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
4998 BB->addSuccessor(loop2MBB);
4999 BB->addSuccessor(midMBB);
5000
5001 BB = loop2MBB;
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00005002 BuildMI(BB, dl, TII->get(PPC::ANDC),Tmp2Reg)
5003 .addReg(TmpDestReg).addReg(MaskReg);
5004 BuildMI(BB, dl, TII->get(PPC::OR),Tmp4Reg)
5005 .addReg(Tmp2Reg).addReg(NewVal3Reg);
5006 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(Tmp4Reg)
Dale Johannesen99b74922008-08-30 00:08:53 +00005007 .addReg(PPC::R0).addReg(PtrReg);
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00005008 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen99b74922008-08-30 00:08:53 +00005009 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00005010 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesen99b74922008-08-30 00:08:53 +00005011 BB->addSuccessor(loop1MBB);
5012 BB->addSuccessor(exitMBB);
Scott Michel91099d62009-02-17 22:15:04 +00005013
Dale Johannesen99b74922008-08-30 00:08:53 +00005014 BB = midMBB;
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00005015 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(TmpDestReg)
Dale Johannesen99b74922008-08-30 00:08:53 +00005016 .addReg(PPC::R0).addReg(PtrReg);
5017 BB->addSuccessor(exitMBB);
5018
5019 // exitMBB:
5020 // ...
5021 BB = exitMBB;
Dale Johannesenf1cac0f2009-02-13 02:27:39 +00005022 BuildMI(BB, dl, TII->get(PPC::SRW),dest).addReg(TmpReg).addReg(ShiftReg);
Dale Johannesen99b74922008-08-30 00:08:53 +00005023 } else {
Edwin Törökbd448e32009-07-14 16:55:14 +00005024 llvm_unreachable("Unexpected instr type to insert");
Evan Chengaf964df2008-07-12 02:23:19 +00005025 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005026
Dan Gohman221a4372008-07-07 23:14:23 +00005027 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005028 return BB;
5029}
5030
5031//===----------------------------------------------------------------------===//
5032// Target Optimization Hooks
5033//===----------------------------------------------------------------------===//
5034
Duncan Sandsa3e2cd02008-11-24 14:53:14 +00005035SDValue PPCTargetLowering::PerformDAGCombine(SDNode *N,
5036 DAGCombinerInfo &DCI) const {
Dan Gohmanb9305c02010-04-21 01:34:56 +00005037 const TargetMachine &TM = getTargetMachine();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005038 SelectionDAG &DAG = DCI.DAG;
Dale Johannesen8a423f72009-02-05 22:07:54 +00005039 DebugLoc dl = N->getDebugLoc();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005040 switch (N->getOpcode()) {
5041 default: break;
5042 case PPCISD::SHL:
5043 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmanbcc946d2010-06-18 14:22:04 +00005044 if (C->isNullValue()) // 0 << V -> 0.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005045 return N->getOperand(0);
5046 }
5047 break;
5048 case PPCISD::SRL:
5049 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmanbcc946d2010-06-18 14:22:04 +00005050 if (C->isNullValue()) // 0 >>u V -> 0.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005051 return N->getOperand(0);
5052 }
5053 break;
5054 case PPCISD::SRA:
5055 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmanbcc946d2010-06-18 14:22:04 +00005056 if (C->isNullValue() || // 0 >>s V -> 0.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005057 C->isAllOnesValue()) // -1 >>s V -> -1.
5058 return N->getOperand(0);
5059 }
5060 break;
Scott Michel91099d62009-02-17 22:15:04 +00005061
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005062 case ISD::SINT_TO_FP:
5063 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
5064 if (N->getOperand(0).getOpcode() == ISD::FP_TO_SINT) {
5065 // Turn (sint_to_fp (fp_to_sint X)) -> fctidz/fcfid without load/stores.
5066 // We allow the src/dst to be either f32/f64, but the intermediate
5067 // type must be i64.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005068 if (N->getOperand(0).getValueType() == MVT::i64 &&
5069 N->getOperand(0).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman8181bd12008-07-27 21:46:04 +00005070 SDValue Val = N->getOperand(0).getOperand(0);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005071 if (Val.getValueType() == MVT::f32) {
5072 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greif1c80d112008-08-28 21:40:38 +00005073 DCI.AddToWorklist(Val.getNode());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005074 }
Scott Michel91099d62009-02-17 22:15:04 +00005075
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005076 Val = DAG.getNode(PPCISD::FCTIDZ, dl, MVT::f64, Val);
Gabor Greif1c80d112008-08-28 21:40:38 +00005077 DCI.AddToWorklist(Val.getNode());
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005078 Val = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Val);
Gabor Greif1c80d112008-08-28 21:40:38 +00005079 DCI.AddToWorklist(Val.getNode());
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005080 if (N->getValueType(0) == MVT::f32) {
5081 Val = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, Val,
Chris Lattner5872a362008-01-17 07:00:52 +00005082 DAG.getIntPtrConstant(0));
Gabor Greif1c80d112008-08-28 21:40:38 +00005083 DCI.AddToWorklist(Val.getNode());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005084 }
5085 return Val;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005086 } else if (N->getOperand(0).getValueType() == MVT::i32) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005087 // If the intermediate type is i32, we can avoid the load/store here
5088 // too.
5089 }
5090 }
5091 }
5092 break;
5093 case ISD::STORE:
5094 // Turn STORE (FP_TO_SINT F) -> STFIWX(FCTIWZ(F)).
5095 if (TM.getSubtarget<PPCSubtarget>().hasSTFIWX() &&
Chris Lattnerdf7a4ae2008-01-18 16:54:56 +00005096 !cast<StoreSDNode>(N)->isTruncatingStore() &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005097 N->getOperand(1).getOpcode() == ISD::FP_TO_SINT &&
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005098 N->getOperand(1).getValueType() == MVT::i32 &&
5099 N->getOperand(1).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman8181bd12008-07-27 21:46:04 +00005100 SDValue Val = N->getOperand(1).getOperand(0);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005101 if (Val.getValueType() == MVT::f32) {
5102 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greif1c80d112008-08-28 21:40:38 +00005103 DCI.AddToWorklist(Val.getNode());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005104 }
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005105 Val = DAG.getNode(PPCISD::FCTIWZ, dl, MVT::f64, Val);
Gabor Greif1c80d112008-08-28 21:40:38 +00005106 DCI.AddToWorklist(Val.getNode());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005107
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005108 Val = DAG.getNode(PPCISD::STFIWX, dl, MVT::Other, N->getOperand(0), Val,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005109 N->getOperand(2), N->getOperand(3));
Gabor Greif1c80d112008-08-28 21:40:38 +00005110 DCI.AddToWorklist(Val.getNode());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005111 return Val;
5112 }
Scott Michel91099d62009-02-17 22:15:04 +00005113
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005114 // Turn STORE (BSWAP) -> sthbrx/stwbrx.
Dan Gohman06d17532009-09-25 00:57:30 +00005115 if (cast<StoreSDNode>(N)->isUnindexed() &&
5116 N->getOperand(1).getOpcode() == ISD::BSWAP &&
Gabor Greif1c80d112008-08-28 21:40:38 +00005117 N->getOperand(1).getNode()->hasOneUse() &&
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005118 (N->getOperand(1).getValueType() == MVT::i32 ||
5119 N->getOperand(1).getValueType() == MVT::i16)) {
Dan Gohman8181bd12008-07-27 21:46:04 +00005120 SDValue BSwapOp = N->getOperand(1).getOperand(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005121 // Do an any-extend to 32-bits if this is a half-word input.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005122 if (BSwapOp.getValueType() == MVT::i16)
5123 BSwapOp = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, BSwapOp);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005124
Dan Gohman4e3bb1b2009-09-25 20:36:54 +00005125 SDValue Ops[] = {
5126 N->getOperand(0), BSwapOp, N->getOperand(2),
5127 DAG.getValueType(N->getOperand(1).getValueType())
5128 };
5129 return
5130 DAG.getMemIntrinsicNode(PPCISD::STBRX, dl, DAG.getVTList(MVT::Other),
5131 Ops, array_lengthof(Ops),
5132 cast<StoreSDNode>(N)->getMemoryVT(),
5133 cast<StoreSDNode>(N)->getMemOperand());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005134 }
5135 break;
5136 case ISD::BSWAP:
5137 // Turn BSWAP (LOAD) -> lhbrx/lwbrx.
Gabor Greif1c80d112008-08-28 21:40:38 +00005138 if (ISD::isNON_EXTLoad(N->getOperand(0).getNode()) &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005139 N->getOperand(0).hasOneUse() &&
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005140 (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i16)) {
Dan Gohman8181bd12008-07-27 21:46:04 +00005141 SDValue Load = N->getOperand(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005142 LoadSDNode *LD = cast<LoadSDNode>(Load);
5143 // Create the byte-swapping load.
Dan Gohman8181bd12008-07-27 21:46:04 +00005144 SDValue Ops[] = {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005145 LD->getChain(), // Chain
5146 LD->getBasePtr(), // Ptr
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005147 DAG.getValueType(N->getValueType(0)) // VT
5148 };
Dan Gohman4e3bb1b2009-09-25 20:36:54 +00005149 SDValue BSLoad =
5150 DAG.getMemIntrinsicNode(PPCISD::LBRX, dl,
5151 DAG.getVTList(MVT::i32, MVT::Other), Ops, 3,
5152 LD->getMemoryVT(), LD->getMemOperand());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005153
Scott Michel91099d62009-02-17 22:15:04 +00005154 // If this is an i16 load, insert the truncate.
Dan Gohman8181bd12008-07-27 21:46:04 +00005155 SDValue ResVal = BSLoad;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005156 if (N->getValueType(0) == MVT::i16)
5157 ResVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i16, BSLoad);
Scott Michel91099d62009-02-17 22:15:04 +00005158
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005159 // First, combine the bswap away. This makes the value produced by the
5160 // load dead.
5161 DCI.CombineTo(N, ResVal);
5162
5163 // Next, combine the load away, we give it a bogus result value but a real
5164 // chain result. The result value is dead because the bswap is dead.
Gabor Greif1c80d112008-08-28 21:40:38 +00005165 DCI.CombineTo(Load.getNode(), ResVal, BSLoad.getValue(1));
Scott Michel91099d62009-02-17 22:15:04 +00005166
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005167 // Return N so it doesn't get rechecked!
Dan Gohman8181bd12008-07-27 21:46:04 +00005168 return SDValue(N, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005169 }
Scott Michel91099d62009-02-17 22:15:04 +00005170
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005171 break;
5172 case PPCISD::VCMP: {
5173 // If a VCMPo node already exists with exactly the same operands as this
5174 // node, use its result instead of this node (VCMPo computes both a CR6 and
5175 // a normal output).
5176 //
5177 if (!N->getOperand(0).hasOneUse() &&
5178 !N->getOperand(1).hasOneUse() &&
5179 !N->getOperand(2).hasOneUse()) {
Scott Michel91099d62009-02-17 22:15:04 +00005180
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005181 // Scan all of the users of the LHS, looking for VCMPo's that match.
5182 SDNode *VCMPoNode = 0;
Scott Michel91099d62009-02-17 22:15:04 +00005183
Gabor Greif1c80d112008-08-28 21:40:38 +00005184 SDNode *LHSN = N->getOperand(0).getNode();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005185 for (SDNode::use_iterator UI = LHSN->use_begin(), E = LHSN->use_end();
5186 UI != E; ++UI)
Dan Gohman0c97f1d2008-07-27 20:43:25 +00005187 if (UI->getOpcode() == PPCISD::VCMPo &&
5188 UI->getOperand(1) == N->getOperand(1) &&
5189 UI->getOperand(2) == N->getOperand(2) &&
5190 UI->getOperand(0) == N->getOperand(0)) {
5191 VCMPoNode = *UI;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005192 break;
5193 }
Scott Michel91099d62009-02-17 22:15:04 +00005194
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005195 // If there is no VCMPo node, or if the flag value has a single use, don't
5196 // transform this.
5197 if (!VCMPoNode || VCMPoNode->hasNUsesOfValue(0, 1))
5198 break;
Scott Michel91099d62009-02-17 22:15:04 +00005199
5200 // Look at the (necessarily single) use of the flag value. If it has a
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005201 // chain, this transformation is more complex. Note that multiple things
5202 // could use the value result, which we should ignore.
5203 SDNode *FlagUser = 0;
Scott Michel91099d62009-02-17 22:15:04 +00005204 for (SDNode::use_iterator UI = VCMPoNode->use_begin();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005205 FlagUser == 0; ++UI) {
5206 assert(UI != VCMPoNode->use_end() && "Didn't find user!");
Dan Gohman0c97f1d2008-07-27 20:43:25 +00005207 SDNode *User = *UI;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005208 for (unsigned i = 0, e = User->getNumOperands(); i != e; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00005209 if (User->getOperand(i) == SDValue(VCMPoNode, 1)) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005210 FlagUser = User;
5211 break;
5212 }
5213 }
5214 }
Scott Michel91099d62009-02-17 22:15:04 +00005215
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005216 // If the user is a MFCR instruction, we know this is safe. Otherwise we
5217 // give up for right now.
5218 if (FlagUser->getOpcode() == PPCISD::MFCR)
Dan Gohman8181bd12008-07-27 21:46:04 +00005219 return SDValue(VCMPoNode, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005220 }
5221 break;
5222 }
5223 case ISD::BR_CC: {
5224 // If this is a branch on an altivec predicate comparison, lower this so
5225 // that we don't have to do a MFCR: instead, branch directly on CR6. This
5226 // lowering is done pre-legalize, because the legalizer lowers the predicate
5227 // compare down to code that is difficult to reassemble.
5228 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(1))->get();
Dan Gohman8181bd12008-07-27 21:46:04 +00005229 SDValue LHS = N->getOperand(2), RHS = N->getOperand(3);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005230 int CompareOpc;
5231 bool isDot;
Scott Michel91099d62009-02-17 22:15:04 +00005232
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005233 if (LHS.getOpcode() == ISD::INTRINSIC_WO_CHAIN &&
5234 isa<ConstantSDNode>(RHS) && (CC == ISD::SETEQ || CC == ISD::SETNE) &&
5235 getAltivecCompareInfo(LHS, CompareOpc, isDot)) {
5236 assert(isDot && "Can't compare against a vector result!");
Scott Michel91099d62009-02-17 22:15:04 +00005237
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005238 // If this is a comparison against something other than 0/1, then we know
5239 // that the condition is never/always true.
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00005240 unsigned Val = cast<ConstantSDNode>(RHS)->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005241 if (Val != 0 && Val != 1) {
5242 if (CC == ISD::SETEQ) // Cond never true, remove branch.
5243 return N->getOperand(0);
5244 // Always !=, turn it into an unconditional branch.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005245 return DAG.getNode(ISD::BR, dl, MVT::Other,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005246 N->getOperand(0), N->getOperand(4));
5247 }
Scott Michel91099d62009-02-17 22:15:04 +00005248
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005249 bool BranchOnWhenPredTrue = (CC == ISD::SETEQ) ^ (Val == 0);
Scott Michel91099d62009-02-17 22:15:04 +00005250
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005251 // Create the PPCISD altivec 'dot' comparison node.
Owen Andersonac9de032009-08-10 22:56:29 +00005252 std::vector<EVT> VTs;
Dan Gohman8181bd12008-07-27 21:46:04 +00005253 SDValue Ops[] = {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005254 LHS.getOperand(2), // LHS of compare
5255 LHS.getOperand(3), // RHS of compare
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005256 DAG.getConstant(CompareOpc, MVT::i32)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005257 };
5258 VTs.push_back(LHS.getOperand(2).getValueType());
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005259 VTs.push_back(MVT::Flag);
Dale Johannesen8a423f72009-02-05 22:07:54 +00005260 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops, 3);
Scott Michel91099d62009-02-17 22:15:04 +00005261
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005262 // Unpack the result based on how the target uses it.
5263 PPC::Predicate CompOpc;
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00005264 switch (cast<ConstantSDNode>(LHS.getOperand(1))->getZExtValue()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005265 default: // Can't happen, don't crash on invalid number though.
5266 case 0: // Branch on the value of the EQ bit of CR6.
5267 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_EQ : PPC::PRED_NE;
5268 break;
5269 case 1: // Branch on the inverted value of the EQ bit of CR6.
5270 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_NE : PPC::PRED_EQ;
5271 break;
5272 case 2: // Branch on the value of the LT bit of CR6.
5273 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_LT : PPC::PRED_GE;
5274 break;
5275 case 3: // Branch on the inverted value of the LT bit of CR6.
5276 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_GE : PPC::PRED_LT;
5277 break;
5278 }
5279
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005280 return DAG.getNode(PPCISD::COND_BRANCH, dl, MVT::Other, N->getOperand(0),
5281 DAG.getConstant(CompOpc, MVT::i32),
5282 DAG.getRegister(PPC::CR6, MVT::i32),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005283 N->getOperand(4), CompNode.getValue(1));
5284 }
5285 break;
5286 }
5287 }
Scott Michel91099d62009-02-17 22:15:04 +00005288
Dan Gohman8181bd12008-07-27 21:46:04 +00005289 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005290}
5291
5292//===----------------------------------------------------------------------===//
5293// Inline Assembly Support
5294//===----------------------------------------------------------------------===//
5295
Dan Gohman8181bd12008-07-27 21:46:04 +00005296void PPCTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohmand0dfc772008-02-13 22:28:48 +00005297 const APInt &Mask,
Scott Michel91099d62009-02-17 22:15:04 +00005298 APInt &KnownZero,
Dan Gohman229fa052008-02-13 00:35:47 +00005299 APInt &KnownOne,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005300 const SelectionDAG &DAG,
5301 unsigned Depth) const {
Dan Gohman229fa052008-02-13 00:35:47 +00005302 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005303 switch (Op.getOpcode()) {
5304 default: break;
5305 case PPCISD::LBRX: {
5306 // lhbrx is known to have the top bits cleared out.
Dan Gohman49545c72009-09-27 23:17:47 +00005307 if (cast<VTSDNode>(Op.getOperand(2))->getVT() == MVT::i16)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005308 KnownZero = 0xFFFF0000;
5309 break;
5310 }
5311 case ISD::INTRINSIC_WO_CHAIN: {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00005312 switch (cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005313 default: break;
5314 case Intrinsic::ppc_altivec_vcmpbfp_p:
5315 case Intrinsic::ppc_altivec_vcmpeqfp_p:
5316 case Intrinsic::ppc_altivec_vcmpequb_p:
5317 case Intrinsic::ppc_altivec_vcmpequh_p:
5318 case Intrinsic::ppc_altivec_vcmpequw_p:
5319 case Intrinsic::ppc_altivec_vcmpgefp_p:
5320 case Intrinsic::ppc_altivec_vcmpgtfp_p:
5321 case Intrinsic::ppc_altivec_vcmpgtsb_p:
5322 case Intrinsic::ppc_altivec_vcmpgtsh_p:
5323 case Intrinsic::ppc_altivec_vcmpgtsw_p:
5324 case Intrinsic::ppc_altivec_vcmpgtub_p:
5325 case Intrinsic::ppc_altivec_vcmpgtuh_p:
5326 case Intrinsic::ppc_altivec_vcmpgtuw_p:
5327 KnownZero = ~1U; // All bits but the low one are known to be zero.
5328 break;
Scott Michel91099d62009-02-17 22:15:04 +00005329 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005330 }
5331 }
5332}
5333
5334
5335/// getConstraintType - Given a constraint, return the type of
5336/// constraint it is for this target.
Scott Michel91099d62009-02-17 22:15:04 +00005337PPCTargetLowering::ConstraintType
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005338PPCTargetLowering::getConstraintType(const std::string &Constraint) const {
5339 if (Constraint.size() == 1) {
5340 switch (Constraint[0]) {
5341 default: break;
5342 case 'b':
5343 case 'r':
5344 case 'f':
5345 case 'v':
5346 case 'y':
5347 return C_RegisterClass;
5348 }
5349 }
5350 return TargetLowering::getConstraintType(Constraint);
5351}
5352
Scott Michel91099d62009-02-17 22:15:04 +00005353std::pair<unsigned, const TargetRegisterClass*>
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005354PPCTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersonac9de032009-08-10 22:56:29 +00005355 EVT VT) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005356 if (Constraint.size() == 1) {
5357 // GCC RS6000 Constraint Letters
5358 switch (Constraint[0]) {
5359 case 'b': // R1-R31
5360 case 'r': // R0-R31
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005361 if (VT == MVT::i64 && PPCSubTarget.isPPC64())
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005362 return std::make_pair(0U, PPC::G8RCRegisterClass);
5363 return std::make_pair(0U, PPC::GPRCRegisterClass);
5364 case 'f':
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005365 if (VT == MVT::f32)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005366 return std::make_pair(0U, PPC::F4RCRegisterClass);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005367 else if (VT == MVT::f64)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005368 return std::make_pair(0U, PPC::F8RCRegisterClass);
5369 break;
Scott Michel91099d62009-02-17 22:15:04 +00005370 case 'v':
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005371 return std::make_pair(0U, PPC::VRRCRegisterClass);
5372 case 'y': // crrc
5373 return std::make_pair(0U, PPC::CRRCRegisterClass);
5374 }
5375 }
Scott Michel91099d62009-02-17 22:15:04 +00005376
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005377 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
5378}
5379
5380
Chris Lattnera531abc2007-08-25 00:47:38 +00005381/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
Dale Johannesena7ba9cd2010-06-25 21:55:36 +00005382/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman8181bd12008-07-27 21:46:04 +00005383void PPCTargetLowering::LowerAsmOperandForConstraint(SDValue Op, char Letter,
5384 std::vector<SDValue>&Ops,
Chris Lattnereca405c2008-04-26 23:02:14 +00005385 SelectionDAG &DAG) const {
Dan Gohman8181bd12008-07-27 21:46:04 +00005386 SDValue Result(0,0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005387 switch (Letter) {
5388 default: break;
5389 case 'I':
5390 case 'J':
5391 case 'K':
5392 case 'L':
5393 case 'M':
5394 case 'N':
5395 case 'O':
5396 case 'P': {
5397 ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op);
Chris Lattnera531abc2007-08-25 00:47:38 +00005398 if (!CST) return; // Must be an immediate to match.
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00005399 unsigned Value = CST->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005400 switch (Letter) {
Edwin Törökbd448e32009-07-14 16:55:14 +00005401 default: llvm_unreachable("Unknown constraint letter!");
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005402 case 'I': // "I" is a signed 16-bit constant.
5403 if ((short)Value == (int)Value)
Chris Lattnera531abc2007-08-25 00:47:38 +00005404 Result = DAG.getTargetConstant(Value, Op.getValueType());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005405 break;
5406 case 'J': // "J" is a constant with only the high-order 16 bits nonzero.
5407 case 'L': // "L" is a signed 16-bit constant shifted left 16 bits.
5408 if ((short)Value == 0)
Chris Lattnera531abc2007-08-25 00:47:38 +00005409 Result = DAG.getTargetConstant(Value, Op.getValueType());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005410 break;
5411 case 'K': // "K" is a constant with only the low-order 16 bits nonzero.
5412 if ((Value >> 16) == 0)
Chris Lattnera531abc2007-08-25 00:47:38 +00005413 Result = DAG.getTargetConstant(Value, Op.getValueType());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005414 break;
5415 case 'M': // "M" is a constant that is greater than 31.
5416 if (Value > 31)
Chris Lattnera531abc2007-08-25 00:47:38 +00005417 Result = DAG.getTargetConstant(Value, Op.getValueType());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005418 break;
5419 case 'N': // "N" is a positive constant that is an exact power of two.
5420 if ((int)Value > 0 && isPowerOf2_32(Value))
Chris Lattnera531abc2007-08-25 00:47:38 +00005421 Result = DAG.getTargetConstant(Value, Op.getValueType());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005422 break;
Scott Michel91099d62009-02-17 22:15:04 +00005423 case 'O': // "O" is the constant zero.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005424 if (Value == 0)
Chris Lattnera531abc2007-08-25 00:47:38 +00005425 Result = DAG.getTargetConstant(Value, Op.getValueType());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005426 break;
5427 case 'P': // "P" is a constant whose negation is a signed 16-bit constant.
5428 if ((short)-Value == (int)-Value)
Chris Lattnera531abc2007-08-25 00:47:38 +00005429 Result = DAG.getTargetConstant(Value, Op.getValueType());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005430 break;
5431 }
5432 break;
5433 }
5434 }
Scott Michel91099d62009-02-17 22:15:04 +00005435
Gabor Greif1c80d112008-08-28 21:40:38 +00005436 if (Result.getNode()) {
Chris Lattnera531abc2007-08-25 00:47:38 +00005437 Ops.push_back(Result);
5438 return;
5439 }
Scott Michel91099d62009-02-17 22:15:04 +00005440
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005441 // Handle standard constraint letters.
Dale Johannesena7ba9cd2010-06-25 21:55:36 +00005442 TargetLowering::LowerAsmOperandForConstraint(Op, Letter, Ops, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005443}
5444
5445// isLegalAddressingMode - Return true if the addressing mode represented
5446// by AM is legal for this target, for a load/store of the specified type.
Scott Michel91099d62009-02-17 22:15:04 +00005447bool PPCTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005448 const Type *Ty) const {
5449 // FIXME: PPC does not allow r+i addressing modes for vectors!
Scott Michel91099d62009-02-17 22:15:04 +00005450
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005451 // PPC allows a sign-extended 16-bit immediate field.
5452 if (AM.BaseOffs <= -(1LL << 16) || AM.BaseOffs >= (1LL << 16)-1)
5453 return false;
Scott Michel91099d62009-02-17 22:15:04 +00005454
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005455 // No global is ever allowed as a base.
5456 if (AM.BaseGV)
5457 return false;
Scott Michel91099d62009-02-17 22:15:04 +00005458
5459 // PPC only support r+r,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005460 switch (AM.Scale) {
5461 case 0: // "r+i" or just "i", depending on HasBaseReg.
5462 break;
5463 case 1:
5464 if (AM.HasBaseReg && AM.BaseOffs) // "r+r+i" is not allowed.
5465 return false;
5466 // Otherwise we have r+r or r+i.
5467 break;
5468 case 2:
5469 if (AM.HasBaseReg || AM.BaseOffs) // 2*r+r or 2*r+i is not allowed.
5470 return false;
5471 // Allow 2*r as r+r.
5472 break;
5473 default:
5474 // No other scales are supported.
5475 return false;
5476 }
Scott Michel91099d62009-02-17 22:15:04 +00005477
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005478 return true;
5479}
5480
5481/// isLegalAddressImmediate - Return true if the integer value can be used
5482/// as the offset of the target addressing mode for load / store of the
5483/// given type.
5484bool PPCTargetLowering::isLegalAddressImmediate(int64_t V,const Type *Ty) const{
5485 // PPC allows a sign-extended 16-bit immediate field.
5486 return (V > -(1 << 16) && V < (1 << 16)-1);
5487}
5488
5489bool PPCTargetLowering::isLegalAddressImmediate(llvm::GlobalValue* GV) const {
Scott Michel91099d62009-02-17 22:15:04 +00005490 return false;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005491}
5492
Dan Gohmandbb121b2010-04-17 15:26:15 +00005493SDValue PPCTargetLowering::LowerRETURNADDR(SDValue Op,
5494 SelectionDAG &DAG) const {
Evan Cheng32d1bb92010-05-22 01:47:14 +00005495 MachineFunction &MF = DAG.getMachineFunction();
5496 MachineFrameInfo *MFI = MF.getFrameInfo();
5497 MFI->setReturnAddressIsTaken(true);
5498
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00005499 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen140fb442010-05-03 22:59:34 +00005500 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Chris Lattnerf8b93372007-12-08 06:59:59 +00005501
Dale Johannesen140fb442010-05-03 22:59:34 +00005502 // Make sure the function does not optimize away the store of the RA to
5503 // the stack.
Chris Lattnerf8b93372007-12-08 06:59:59 +00005504 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Dale Johannesen140fb442010-05-03 22:59:34 +00005505 FuncInfo->setLRStoreRequired();
5506 bool isPPC64 = PPCSubTarget.isPPC64();
5507 bool isDarwinABI = PPCSubTarget.isDarwinABI();
5508
5509 if (Depth > 0) {
5510 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
5511 SDValue Offset =
5512
5513 DAG.getConstant(PPCFrameInfo::getReturnSaveOffset(isPPC64, isDarwinABI),
5514 isPPC64? MVT::i64 : MVT::i32);
5515 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
5516 DAG.getNode(ISD::ADD, dl, getPointerTy(),
5517 FrameAddr, Offset),
5518 NULL, 0, false, false, 0);
5519 }
Chris Lattnerf8b93372007-12-08 06:59:59 +00005520
Chris Lattnerf8b93372007-12-08 06:59:59 +00005521 // Just load the return address off the stack.
Dan Gohman8181bd12008-07-27 21:46:04 +00005522 SDValue RetAddrFI = getReturnAddrFrameIndex(DAG);
Dale Johannesen140fb442010-05-03 22:59:34 +00005523 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
5524 RetAddrFI, NULL, 0, false, false, 0);
Chris Lattnerf8b93372007-12-08 06:59:59 +00005525}
5526
Dan Gohmandbb121b2010-04-17 15:26:15 +00005527SDValue PPCTargetLowering::LowerFRAMEADDR(SDValue Op,
5528 SelectionDAG &DAG) const {
Dale Johannesenb03cc3f2009-02-04 23:02:30 +00005529 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen140fb442010-05-03 22:59:34 +00005530 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Scott Michel91099d62009-02-17 22:15:04 +00005531
Owen Andersonac9de032009-08-10 22:56:29 +00005532 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005533 bool isPPC64 = PtrVT == MVT::i64;
Scott Michel91099d62009-02-17 22:15:04 +00005534
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005535 MachineFunction &MF = DAG.getMachineFunction();
5536 MachineFrameInfo *MFI = MF.getFrameInfo();
Dale Johannesen140fb442010-05-03 22:59:34 +00005537 MFI->setFrameAddressIsTaken(true);
5538 bool is31 = (DisableFramePointerElim(MF) || MFI->hasVarSizedObjects()) &&
5539 MFI->getStackSize() &&
5540 !MF.getFunction()->hasFnAttr(Attribute::Naked);
5541 unsigned FrameReg = isPPC64 ? (is31 ? PPC::X31 : PPC::X1) :
5542 (is31 ? PPC::R31 : PPC::R1);
5543 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg,
5544 PtrVT);
5545 while (Depth--)
5546 FrameAddr = DAG.getLoad(Op.getValueType(), dl, DAG.getEntryNode(),
5547 FrameAddr, NULL, 0, false, false, 0);
5548 return FrameAddr;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005549}
Dan Gohman4a369df2008-10-21 03:41:46 +00005550
5551bool
5552PPCTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
5553 // The PowerPC target isn't yet aware of offsets.
5554 return false;
5555}
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +00005556
Evan Chengbd550f62010-04-01 20:10:42 +00005557/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Cheng52ff54e2010-04-02 19:36:14 +00005558/// and store operations as a result of memset, memcpy, and memmove
5559/// lowering. If DstAlign is zero that means it's safe to destination
5560/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
5561/// means there isn't a need to check it against alignment requirement,
5562/// probably because the source does not need to be loaded. If
5563/// 'NonScalarIntSafe' is true, that means it's safe to return a
5564/// non-scalar-integer type, e.g. empty string source, constant, or loaded
Evan Cheng63716482010-04-08 07:37:57 +00005565/// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
5566/// constant so it does not need to be loaded.
Dan Gohman73ef7112010-04-16 20:11:05 +00005567/// It returns EVT::Other if the type should be determined using generic
5568/// target-independent logic.
Evan Cheng0b592c02010-04-01 06:04:33 +00005569EVT PPCTargetLowering::getOptimalMemOpType(uint64_t Size,
5570 unsigned DstAlign, unsigned SrcAlign,
Evan Cheng52ff54e2010-04-02 19:36:14 +00005571 bool NonScalarIntSafe,
Evan Cheng63716482010-04-08 07:37:57 +00005572 bool MemcpyStrSrc,
Dan Gohman73ef7112010-04-16 20:11:05 +00005573 MachineFunction &MF) const {
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +00005574 if (this->PPCSubTarget.isPPC64()) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005575 return MVT::i64;
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +00005576 } else {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005577 return MVT::i32;
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +00005578 }
5579}