blob: 5e6e8004c7d49badb6a000e7bf9e3f392a52e85e [file] [log] [blame]
Nate Begeman1d9d7422005-10-18 00:28:58 +00001//===-- PPCISelLowering.cpp - PPC DAG Lowering Implementation -------------===//
Chris Lattner7c5a3d32005-08-16 17:14:42 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by Chris Lattner and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
Nate Begeman21e463b2005-10-16 05:39:50 +000010// This file implements the PPCISelLowering class.
Chris Lattner7c5a3d32005-08-16 17:14:42 +000011//
12//===----------------------------------------------------------------------===//
13
Chris Lattner16e71f22005-10-14 23:59:06 +000014#include "PPCISelLowering.h"
Jim Laskey2f616bf2006-11-16 22:43:37 +000015#include "PPCMachineFunctionInfo.h"
Chris Lattnerdf4ed632006-11-17 22:10:59 +000016#include "PPCPredicates.h"
Chris Lattner16e71f22005-10-14 23:59:06 +000017#include "PPCTargetMachine.h"
Chris Lattner59138102006-04-17 05:28:54 +000018#include "PPCPerfectShuffle.h"
Nate Begeman750ac1b2006-02-01 07:19:44 +000019#include "llvm/ADT/VectorExtras.h"
Evan Chengc4c62572006-03-13 23:20:37 +000020#include "llvm/Analysis/ScalarEvolutionExpressions.h"
Chris Lattnerb9a7bea2007-03-06 00:59:59 +000021#include "llvm/CodeGen/CallingConvLower.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000022#include "llvm/CodeGen/MachineFrameInfo.h"
23#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner8a2d3ca2005-08-26 21:23:58 +000024#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000025#include "llvm/CodeGen/SelectionDAG.h"
Chris Lattner7b738342005-09-13 19:33:40 +000026#include "llvm/CodeGen/SSARegMap.h"
Chris Lattner0b1e4e52005-08-26 17:36:52 +000027#include "llvm/Constants.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000028#include "llvm/Function.h"
Chris Lattner6d92cad2006-03-26 10:06:40 +000029#include "llvm/Intrinsics.h"
Nate Begeman750ac1b2006-02-01 07:19:44 +000030#include "llvm/Support/MathExtras.h"
Evan Chengd2ee2182006-02-18 00:08:58 +000031#include "llvm/Target/TargetOptions.h"
Chris Lattner4eab7142006-11-10 02:08:47 +000032#include "llvm/Support/CommandLine.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000033using namespace llvm;
34
Chris Lattner4eab7142006-11-10 02:08:47 +000035static cl::opt<bool> EnablePPCPreinc("enable-ppc-preinc");
36
Chris Lattner331d1bc2006-11-02 01:44:04 +000037PPCTargetLowering::PPCTargetLowering(PPCTargetMachine &TM)
38 : TargetLowering(TM), PPCSubTarget(*TM.getSubtargetImpl()) {
Chris Lattner7c5a3d32005-08-16 17:14:42 +000039
Nate Begeman405e3ec2005-10-21 00:02:42 +000040 setPow2DivIsCheap();
Chris Lattner7c5a3d32005-08-16 17:14:42 +000041
Chris Lattnerd145a612005-09-27 22:18:25 +000042 // Use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000043 setUseUnderscoreSetJmp(true);
44 setUseUnderscoreLongJmp(true);
Chris Lattnerd145a612005-09-27 22:18:25 +000045
Chris Lattner7c5a3d32005-08-16 17:14:42 +000046 // Set up the register classes.
Nate Begeman1d9d7422005-10-18 00:28:58 +000047 addRegisterClass(MVT::i32, PPC::GPRCRegisterClass);
48 addRegisterClass(MVT::f32, PPC::F4RCRegisterClass);
49 addRegisterClass(MVT::f64, PPC::F8RCRegisterClass);
Chris Lattner7c5a3d32005-08-16 17:14:42 +000050
Evan Chengc5484282006-10-04 00:56:09 +000051 // PowerPC has an i16 but no i8 (or i1) SEXTLOAD
52 setLoadXAction(ISD::SEXTLOAD, MVT::i1, Expand);
53 setLoadXAction(ISD::SEXTLOAD, MVT::i8, Expand);
54
Evan Cheng8b2794a2006-10-13 21:14:26 +000055 // PowerPC does not have truncstore for i1.
56 setStoreXAction(MVT::i1, Promote);
57
Chris Lattner94e509c2006-11-10 23:58:45 +000058 // PowerPC has pre-inc load and store's.
59 setIndexedLoadAction(ISD::PRE_INC, MVT::i1, Legal);
60 setIndexedLoadAction(ISD::PRE_INC, MVT::i8, Legal);
61 setIndexedLoadAction(ISD::PRE_INC, MVT::i16, Legal);
Evan Chengcd633192006-11-09 19:11:50 +000062 setIndexedLoadAction(ISD::PRE_INC, MVT::i32, Legal);
63 setIndexedLoadAction(ISD::PRE_INC, MVT::i64, Legal);
Chris Lattner94e509c2006-11-10 23:58:45 +000064 setIndexedStoreAction(ISD::PRE_INC, MVT::i1, Legal);
65 setIndexedStoreAction(ISD::PRE_INC, MVT::i8, Legal);
66 setIndexedStoreAction(ISD::PRE_INC, MVT::i16, Legal);
Evan Chengcd633192006-11-09 19:11:50 +000067 setIndexedStoreAction(ISD::PRE_INC, MVT::i32, Legal);
68 setIndexedStoreAction(ISD::PRE_INC, MVT::i64, Legal);
69
Chris Lattnera54aa942006-01-29 06:26:08 +000070 setOperationAction(ISD::ConstantFP, MVT::f64, Expand);
71 setOperationAction(ISD::ConstantFP, MVT::f32, Expand);
72
Chris Lattner7c5a3d32005-08-16 17:14:42 +000073 // PowerPC has no intrinsics for these particular operations
74 setOperationAction(ISD::MEMMOVE, MVT::Other, Expand);
75 setOperationAction(ISD::MEMSET, MVT::Other, Expand);
76 setOperationAction(ISD::MEMCPY, MVT::Other, Expand);
77
Chris Lattner7c5a3d32005-08-16 17:14:42 +000078 // PowerPC has no SREM/UREM instructions
79 setOperationAction(ISD::SREM, MVT::i32, Expand);
80 setOperationAction(ISD::UREM, MVT::i32, Expand);
Chris Lattner563ecfb2006-06-27 18:18:41 +000081 setOperationAction(ISD::SREM, MVT::i64, Expand);
82 setOperationAction(ISD::UREM, MVT::i64, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +000083
84 // We don't support sin/cos/sqrt/fmod
85 setOperationAction(ISD::FSIN , MVT::f64, Expand);
86 setOperationAction(ISD::FCOS , MVT::f64, Expand);
Chris Lattner615c2d02005-09-28 22:29:58 +000087 setOperationAction(ISD::FREM , MVT::f64, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +000088 setOperationAction(ISD::FSIN , MVT::f32, Expand);
89 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattner615c2d02005-09-28 22:29:58 +000090 setOperationAction(ISD::FREM , MVT::f32, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +000091
92 // If we're enabling GP optimizations, use hardware square root
Chris Lattner1e9de3e2005-09-02 18:33:05 +000093 if (!TM.getSubtarget<PPCSubtarget>().hasFSQRT()) {
Chris Lattner7c5a3d32005-08-16 17:14:42 +000094 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
95 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
96 }
97
Chris Lattner9601a862006-03-05 05:08:37 +000098 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
99 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
100
Nate Begemand88fc032006-01-14 03:14:10 +0000101 // PowerPC does not have BSWAP, CTPOP or CTTZ
102 setOperationAction(ISD::BSWAP, MVT::i32 , Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000103 setOperationAction(ISD::CTPOP, MVT::i32 , Expand);
104 setOperationAction(ISD::CTTZ , MVT::i32 , Expand);
Chris Lattnerf89437d2006-06-27 20:14:52 +0000105 setOperationAction(ISD::BSWAP, MVT::i64 , Expand);
106 setOperationAction(ISD::CTPOP, MVT::i64 , Expand);
107 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000108
Nate Begeman35ef9132006-01-11 21:21:00 +0000109 // PowerPC does not have ROTR
110 setOperationAction(ISD::ROTR, MVT::i32 , Expand);
111
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000112 // PowerPC does not have Select
113 setOperationAction(ISD::SELECT, MVT::i32, Expand);
Chris Lattnerf89437d2006-06-27 20:14:52 +0000114 setOperationAction(ISD::SELECT, MVT::i64, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000115 setOperationAction(ISD::SELECT, MVT::f32, Expand);
116 setOperationAction(ISD::SELECT, MVT::f64, Expand);
Chris Lattnere4bc9ea2005-08-26 00:52:45 +0000117
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000118 // PowerPC wants to turn select_cc of FP into fsel when possible.
119 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
120 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Nate Begeman44775902006-01-31 08:17:29 +0000121
Nate Begeman750ac1b2006-02-01 07:19:44 +0000122 // PowerPC wants to optimize integer setcc a bit
Nate Begeman44775902006-01-31 08:17:29 +0000123 setOperationAction(ISD::SETCC, MVT::i32, Custom);
Chris Lattnereb9b62e2005-08-31 19:09:57 +0000124
Nate Begeman81e80972006-03-17 01:40:33 +0000125 // PowerPC does not have BRCOND which requires SetCC
126 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
Evan Chengc35497f2006-10-30 08:02:39 +0000127
128 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000129
Chris Lattnerf7605322005-08-31 21:09:52 +0000130 // PowerPC turns FP_TO_SINT into FCTIWZ and some load/stores.
131 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000132
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000133 // PowerPC does not have [U|S]INT_TO_FP
134 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Expand);
135 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
136
Chris Lattner53e88452005-12-23 05:13:35 +0000137 setOperationAction(ISD::BIT_CONVERT, MVT::f32, Expand);
138 setOperationAction(ISD::BIT_CONVERT, MVT::i32, Expand);
Chris Lattner5f9faea2006-06-27 18:40:08 +0000139 setOperationAction(ISD::BIT_CONVERT, MVT::i64, Expand);
140 setOperationAction(ISD::BIT_CONVERT, MVT::f64, Expand);
Chris Lattner53e88452005-12-23 05:13:35 +0000141
Chris Lattner25b8b8c2006-04-28 21:56:10 +0000142 // We cannot sextinreg(i1). Expand to shifts.
143 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000144
Jim Laskeyabf6d172006-01-05 01:25:28 +0000145 // Support label based line numbers.
Chris Lattnerf73bae12005-11-29 06:16:21 +0000146 setOperationAction(ISD::LOCATION, MVT::Other, Expand);
Jim Laskeye0bce712006-01-05 01:47:43 +0000147 setOperationAction(ISD::DEBUG_LOC, MVT::Other, Expand);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000148 if (!TM.getSubtarget<PPCSubtarget>().isDarwin()) {
Jim Laskey1ee29252007-01-26 14:34:52 +0000149 setOperationAction(ISD::LABEL, MVT::Other, Expand);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000150 } else {
151 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
152 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
153 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
154 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
155 }
Chris Lattnere6ec9f22005-09-10 00:21:06 +0000156
Nate Begeman28a6b022005-12-10 02:36:00 +0000157 // We want to legalize GlobalAddress and ConstantPool nodes into the
158 // appropriate instructions to materialize the address.
Chris Lattner3eef4e32005-11-17 18:26:56 +0000159 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
Nate Begeman28a6b022005-12-10 02:36:00 +0000160 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
Nate Begeman37efe672006-04-22 18:53:45 +0000161 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
Chris Lattner059ca0f2006-06-16 21:01:35 +0000162 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
163 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
164 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
165
Nate Begemanee625572006-01-27 21:09:22 +0000166 // RET must be custom lowered, to meet ABI requirements
167 setOperationAction(ISD::RET , MVT::Other, Custom);
168
Nate Begemanacc398c2006-01-25 18:21:52 +0000169 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
170 setOperationAction(ISD::VASTART , MVT::Other, Custom);
171
Chris Lattnerb22c08b2006-01-15 09:02:48 +0000172 // Use the default implementation.
Nate Begemanacc398c2006-01-25 18:21:52 +0000173 setOperationAction(ISD::VAARG , MVT::Other, Expand);
174 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
175 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Chris Lattnerb22c08b2006-01-15 09:02:48 +0000176 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
Jim Laskeyefc7e522006-12-04 22:04:42 +0000177 setOperationAction(ISD::STACKRESTORE , MVT::Other, Custom);
Jim Laskey2f616bf2006-11-16 22:43:37 +0000178 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Custom);
179 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64 , Custom);
Chris Lattner56a752e2006-10-18 01:18:48 +0000180
Chris Lattner6d92cad2006-03-26 10:06:40 +0000181 // We want to custom lower some of our intrinsics.
Chris Lattner48b61a72006-03-28 00:40:33 +0000182 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Chris Lattner6d92cad2006-03-26 10:06:40 +0000183
Chris Lattnera7a58542006-06-16 17:34:12 +0000184 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Nate Begeman1d9d7422005-10-18 00:28:58 +0000185 // They also have instructions for converting between i64 and fp.
Nate Begemanc09eeec2005-09-06 22:03:27 +0000186 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
Jim Laskeyca367b42006-12-15 14:32:57 +0000187 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000188 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
Chris Lattner85c671b2006-12-07 01:24:16 +0000189 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Jim Laskeyca367b42006-12-15 14:32:57 +0000190 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
191
Chris Lattner7fbcef72006-03-24 07:53:47 +0000192 // FIXME: disable this lowered code. This generates 64-bit register values,
193 // and we don't model the fact that the top part is clobbered by calls. We
194 // need to flag these together so that the value isn't live across a call.
195 //setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
196
Nate Begemanae749a92005-10-25 23:48:36 +0000197 // To take advantage of the above i64 FP_TO_SINT, promote i32 FP_TO_UINT
198 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Promote);
199 } else {
Chris Lattner860e8862005-11-17 07:30:41 +0000200 // PowerPC does not have FP_TO_UINT on 32-bit implementations.
Nate Begemanae749a92005-10-25 23:48:36 +0000201 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Nate Begeman9d2b8172005-10-18 00:56:42 +0000202 }
203
Chris Lattnera7a58542006-06-16 17:34:12 +0000204 if (TM.getSubtarget<PPCSubtarget>().use64BitRegs()) {
Nate Begeman9d2b8172005-10-18 00:56:42 +0000205 // 64 bit PowerPC implementations can support i64 types directly
206 addRegisterClass(MVT::i64, PPC::G8RCRegisterClass);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000207 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
208 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000209 } else {
210 // 32 bit PowerPC wants to expand i64 shifts itself.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +0000211 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
212 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
213 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000214 }
Evan Chengd30bf012006-03-01 01:11:20 +0000215
Nate Begeman425a9692005-11-29 08:17:20 +0000216 if (TM.getSubtarget<PPCSubtarget>().hasAltivec()) {
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000217 // First set operation action for all vector types to expand. Then we
218 // will selectively turn on ones that can be effectively codegen'd.
219 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
220 VT != (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000221 // add/sub are legal for all supported vector VT's.
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000222 setOperationAction(ISD::ADD , (MVT::ValueType)VT, Legal);
223 setOperationAction(ISD::SUB , (MVT::ValueType)VT, Legal);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000224
Chris Lattner7ff7e672006-04-04 17:25:31 +0000225 // We promote all shuffles to v16i8.
226 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::ValueType)VT, Promote);
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000227 AddPromotedToType (ISD::VECTOR_SHUFFLE, (MVT::ValueType)VT, MVT::v16i8);
228
229 // We promote all non-typed operations to v4i32.
230 setOperationAction(ISD::AND , (MVT::ValueType)VT, Promote);
231 AddPromotedToType (ISD::AND , (MVT::ValueType)VT, MVT::v4i32);
232 setOperationAction(ISD::OR , (MVT::ValueType)VT, Promote);
233 AddPromotedToType (ISD::OR , (MVT::ValueType)VT, MVT::v4i32);
234 setOperationAction(ISD::XOR , (MVT::ValueType)VT, Promote);
235 AddPromotedToType (ISD::XOR , (MVT::ValueType)VT, MVT::v4i32);
236 setOperationAction(ISD::LOAD , (MVT::ValueType)VT, Promote);
237 AddPromotedToType (ISD::LOAD , (MVT::ValueType)VT, MVT::v4i32);
238 setOperationAction(ISD::SELECT, (MVT::ValueType)VT, Promote);
239 AddPromotedToType (ISD::SELECT, (MVT::ValueType)VT, MVT::v4i32);
240 setOperationAction(ISD::STORE, (MVT::ValueType)VT, Promote);
241 AddPromotedToType (ISD::STORE, (MVT::ValueType)VT, MVT::v4i32);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000242
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000243 // No other operations are legal.
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000244 setOperationAction(ISD::MUL , (MVT::ValueType)VT, Expand);
245 setOperationAction(ISD::SDIV, (MVT::ValueType)VT, Expand);
246 setOperationAction(ISD::SREM, (MVT::ValueType)VT, Expand);
247 setOperationAction(ISD::UDIV, (MVT::ValueType)VT, Expand);
248 setOperationAction(ISD::UREM, (MVT::ValueType)VT, Expand);
Chris Lattner2ef5e892006-05-24 00:15:25 +0000249 setOperationAction(ISD::FDIV, (MVT::ValueType)VT, Expand);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000250 setOperationAction(ISD::EXTRACT_VECTOR_ELT, (MVT::ValueType)VT, Expand);
251 setOperationAction(ISD::INSERT_VECTOR_ELT, (MVT::ValueType)VT, Expand);
252 setOperationAction(ISD::BUILD_VECTOR, (MVT::ValueType)VT, Expand);
Chris Lattner01cae072006-04-03 23:55:43 +0000253
254 setOperationAction(ISD::SCALAR_TO_VECTOR, (MVT::ValueType)VT, Expand);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000255 }
256
Chris Lattner7ff7e672006-04-04 17:25:31 +0000257 // We can custom expand all VECTOR_SHUFFLEs to VPERM, others we can handle
258 // with merges, splats, etc.
259 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v16i8, Custom);
260
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000261 setOperationAction(ISD::AND , MVT::v4i32, Legal);
262 setOperationAction(ISD::OR , MVT::v4i32, Legal);
263 setOperationAction(ISD::XOR , MVT::v4i32, Legal);
264 setOperationAction(ISD::LOAD , MVT::v4i32, Legal);
265 setOperationAction(ISD::SELECT, MVT::v4i32, Expand);
266 setOperationAction(ISD::STORE , MVT::v4i32, Legal);
267
Nate Begeman425a9692005-11-29 08:17:20 +0000268 addRegisterClass(MVT::v4f32, PPC::VRRCRegisterClass);
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000269 addRegisterClass(MVT::v4i32, PPC::VRRCRegisterClass);
Chris Lattner8d052bc2006-03-25 07:39:07 +0000270 addRegisterClass(MVT::v8i16, PPC::VRRCRegisterClass);
271 addRegisterClass(MVT::v16i8, PPC::VRRCRegisterClass);
Chris Lattnerec4a0c72006-01-29 06:32:58 +0000272
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000273 setOperationAction(ISD::MUL, MVT::v4f32, Legal);
Chris Lattnere7c768e2006-04-18 03:24:30 +0000274 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
Chris Lattner72dd9bd2006-04-18 03:43:48 +0000275 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
Chris Lattner19a81522006-04-18 03:57:35 +0000276 setOperationAction(ISD::MUL, MVT::v16i8, Custom);
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +0000277
Chris Lattnerb2177b92006-03-19 06:55:52 +0000278 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
279 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i32, Custom);
Chris Lattner64b3a082006-03-24 07:48:08 +0000280
Chris Lattner541f91b2006-04-02 00:43:36 +0000281 setOperationAction(ISD::BUILD_VECTOR, MVT::v16i8, Custom);
282 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i16, Custom);
Chris Lattner64b3a082006-03-24 07:48:08 +0000283 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i32, Custom);
284 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
Nate Begeman425a9692005-11-29 08:17:20 +0000285 }
286
Chris Lattnerc08f9022006-06-27 00:04:13 +0000287 setSetCCResultType(MVT::i32);
Chris Lattner7b0c58c2006-06-27 17:34:57 +0000288 setShiftAmountType(MVT::i32);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000289 setSetCCResultContents(ZeroOrOneSetCCResult);
Chris Lattner10da9572006-10-18 01:20:43 +0000290
Jim Laskey2ad9f172007-02-22 14:56:36 +0000291 if (TM.getSubtarget<PPCSubtarget>().isPPC64()) {
Chris Lattner10da9572006-10-18 01:20:43 +0000292 setStackPointerRegisterToSaveRestore(PPC::X1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000293 setExceptionPointerRegister(PPC::X3);
294 setExceptionSelectorRegister(PPC::X4);
295 } else {
Chris Lattner10da9572006-10-18 01:20:43 +0000296 setStackPointerRegisterToSaveRestore(PPC::R1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000297 setExceptionPointerRegister(PPC::R3);
298 setExceptionSelectorRegister(PPC::R4);
299 }
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000300
Chris Lattner8c13d0a2006-03-01 04:57:39 +0000301 // We have target-specific dag combine patterns for the following nodes:
302 setTargetDAGCombine(ISD::SINT_TO_FP);
Chris Lattner51269842006-03-01 05:50:56 +0000303 setTargetDAGCombine(ISD::STORE);
Chris Lattner90564f22006-04-18 17:59:36 +0000304 setTargetDAGCombine(ISD::BR_CC);
Chris Lattnerd9989382006-07-10 20:56:58 +0000305 setTargetDAGCombine(ISD::BSWAP);
Chris Lattner8c13d0a2006-03-01 04:57:39 +0000306
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000307 computeRegisterProperties();
308}
309
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000310const char *PPCTargetLowering::getTargetNodeName(unsigned Opcode) const {
311 switch (Opcode) {
312 default: return 0;
313 case PPCISD::FSEL: return "PPCISD::FSEL";
314 case PPCISD::FCFID: return "PPCISD::FCFID";
315 case PPCISD::FCTIDZ: return "PPCISD::FCTIDZ";
316 case PPCISD::FCTIWZ: return "PPCISD::FCTIWZ";
Chris Lattner51269842006-03-01 05:50:56 +0000317 case PPCISD::STFIWX: return "PPCISD::STFIWX";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000318 case PPCISD::VMADDFP: return "PPCISD::VMADDFP";
319 case PPCISD::VNMSUBFP: return "PPCISD::VNMSUBFP";
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +0000320 case PPCISD::VPERM: return "PPCISD::VPERM";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000321 case PPCISD::Hi: return "PPCISD::Hi";
322 case PPCISD::Lo: return "PPCISD::Lo";
Jim Laskey2060a822006-12-11 18:45:56 +0000323 case PPCISD::DYNALLOC: return "PPCISD::DYNALLOC";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000324 case PPCISD::GlobalBaseReg: return "PPCISD::GlobalBaseReg";
325 case PPCISD::SRL: return "PPCISD::SRL";
326 case PPCISD::SRA: return "PPCISD::SRA";
327 case PPCISD::SHL: return "PPCISD::SHL";
Chris Lattnerecfe55e2006-03-22 05:30:33 +0000328 case PPCISD::EXTSW_32: return "PPCISD::EXTSW_32";
329 case PPCISD::STD_32: return "PPCISD::STD_32";
Nicolas Geoffray63f8fb12007-02-27 13:01:19 +0000330 case PPCISD::CALL_ELF: return "PPCISD::CALL_ELF";
331 case PPCISD::CALL_Macho: return "PPCISD::CALL_Macho";
Chris Lattnerc703a8f2006-05-17 19:00:46 +0000332 case PPCISD::MTCTR: return "PPCISD::MTCTR";
Chris Lattner9f0bc652007-02-25 05:34:32 +0000333 case PPCISD::BCTRL_Macho: return "PPCISD::BCTRL_Macho";
334 case PPCISD::BCTRL_ELF: return "PPCISD::BCTRL_ELF";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000335 case PPCISD::RET_FLAG: return "PPCISD::RET_FLAG";
Chris Lattner6d92cad2006-03-26 10:06:40 +0000336 case PPCISD::MFCR: return "PPCISD::MFCR";
Chris Lattnera17b1552006-03-31 05:13:27 +0000337 case PPCISD::VCMP: return "PPCISD::VCMP";
Chris Lattner6d92cad2006-03-26 10:06:40 +0000338 case PPCISD::VCMPo: return "PPCISD::VCMPo";
Chris Lattnerd9989382006-07-10 20:56:58 +0000339 case PPCISD::LBRX: return "PPCISD::LBRX";
340 case PPCISD::STBRX: return "PPCISD::STBRX";
Chris Lattnerf70f8d92006-04-18 18:05:58 +0000341 case PPCISD::COND_BRANCH: return "PPCISD::COND_BRANCH";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000342 }
343}
344
Chris Lattner1a635d62006-04-14 06:01:58 +0000345//===----------------------------------------------------------------------===//
346// Node matching predicates, for use by the tblgen matching code.
347//===----------------------------------------------------------------------===//
348
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000349/// isFloatingPointZero - Return true if this is 0.0 or -0.0.
350static bool isFloatingPointZero(SDOperand Op) {
351 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
352 return CFP->isExactlyValue(-0.0) || CFP->isExactlyValue(0.0);
Evan Cheng466685d2006-10-09 20:57:25 +0000353 else if (ISD::isEXTLoad(Op.Val) || ISD::isNON_EXTLoad(Op.Val)) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000354 // Maybe this has already been legalized into the constant pool?
355 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Op.getOperand(1)))
Evan Chengc356a572006-09-12 21:04:05 +0000356 if (ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000357 return CFP->isExactlyValue(-0.0) || CFP->isExactlyValue(0.0);
358 }
359 return false;
360}
361
Chris Lattnerddb739e2006-04-06 17:23:16 +0000362/// isConstantOrUndef - Op is either an undef node or a ConstantSDNode. Return
363/// true if Op is undef or if it matches the specified value.
364static bool isConstantOrUndef(SDOperand Op, unsigned Val) {
365 return Op.getOpcode() == ISD::UNDEF ||
366 cast<ConstantSDNode>(Op)->getValue() == Val;
367}
368
369/// isVPKUHUMShuffleMask - Return true if this is the shuffle mask for a
370/// VPKUHUM instruction.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000371bool PPC::isVPKUHUMShuffleMask(SDNode *N, bool isUnary) {
372 if (!isUnary) {
373 for (unsigned i = 0; i != 16; ++i)
374 if (!isConstantOrUndef(N->getOperand(i), i*2+1))
375 return false;
376 } else {
377 for (unsigned i = 0; i != 8; ++i)
378 if (!isConstantOrUndef(N->getOperand(i), i*2+1) ||
379 !isConstantOrUndef(N->getOperand(i+8), i*2+1))
380 return false;
381 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000382 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000383}
384
385/// isVPKUWUMShuffleMask - Return true if this is the shuffle mask for a
386/// VPKUWUM instruction.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000387bool PPC::isVPKUWUMShuffleMask(SDNode *N, bool isUnary) {
388 if (!isUnary) {
389 for (unsigned i = 0; i != 16; i += 2)
390 if (!isConstantOrUndef(N->getOperand(i ), i*2+2) ||
391 !isConstantOrUndef(N->getOperand(i+1), i*2+3))
392 return false;
393 } else {
394 for (unsigned i = 0; i != 8; i += 2)
395 if (!isConstantOrUndef(N->getOperand(i ), i*2+2) ||
396 !isConstantOrUndef(N->getOperand(i+1), i*2+3) ||
397 !isConstantOrUndef(N->getOperand(i+8), i*2+2) ||
398 !isConstantOrUndef(N->getOperand(i+9), i*2+3))
399 return false;
400 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000401 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000402}
403
Chris Lattnercaad1632006-04-06 22:02:42 +0000404/// isVMerge - Common function, used to match vmrg* shuffles.
405///
406static bool isVMerge(SDNode *N, unsigned UnitSize,
407 unsigned LHSStart, unsigned RHSStart) {
Chris Lattner116cc482006-04-06 21:11:54 +0000408 assert(N->getOpcode() == ISD::BUILD_VECTOR &&
409 N->getNumOperands() == 16 && "PPC only supports shuffles by bytes!");
410 assert((UnitSize == 1 || UnitSize == 2 || UnitSize == 4) &&
411 "Unsupported merge size!");
412
413 for (unsigned i = 0; i != 8/UnitSize; ++i) // Step over units
414 for (unsigned j = 0; j != UnitSize; ++j) { // Step over bytes within unit
415 if (!isConstantOrUndef(N->getOperand(i*UnitSize*2+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000416 LHSStart+j+i*UnitSize) ||
Chris Lattner116cc482006-04-06 21:11:54 +0000417 !isConstantOrUndef(N->getOperand(i*UnitSize*2+UnitSize+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000418 RHSStart+j+i*UnitSize))
Chris Lattner116cc482006-04-06 21:11:54 +0000419 return false;
420 }
Chris Lattnercaad1632006-04-06 22:02:42 +0000421 return true;
422}
423
424/// isVMRGLShuffleMask - Return true if this is a shuffle mask suitable for
425/// a VRGL* instruction with the specified unit size (1,2 or 4 bytes).
426bool PPC::isVMRGLShuffleMask(SDNode *N, unsigned UnitSize, bool isUnary) {
427 if (!isUnary)
428 return isVMerge(N, UnitSize, 8, 24);
429 return isVMerge(N, UnitSize, 8, 8);
Chris Lattner116cc482006-04-06 21:11:54 +0000430}
431
432/// isVMRGHShuffleMask - Return true if this is a shuffle mask suitable for
433/// a VRGH* instruction with the specified unit size (1,2 or 4 bytes).
Chris Lattnercaad1632006-04-06 22:02:42 +0000434bool PPC::isVMRGHShuffleMask(SDNode *N, unsigned UnitSize, bool isUnary) {
435 if (!isUnary)
436 return isVMerge(N, UnitSize, 0, 16);
437 return isVMerge(N, UnitSize, 0, 0);
Chris Lattner116cc482006-04-06 21:11:54 +0000438}
439
440
Chris Lattnerd0608e12006-04-06 18:26:28 +0000441/// isVSLDOIShuffleMask - If this is a vsldoi shuffle mask, return the shift
442/// amount, otherwise return -1.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000443int PPC::isVSLDOIShuffleMask(SDNode *N, bool isUnary) {
Chris Lattner116cc482006-04-06 21:11:54 +0000444 assert(N->getOpcode() == ISD::BUILD_VECTOR &&
445 N->getNumOperands() == 16 && "PPC only supports shuffles by bytes!");
Chris Lattnerd0608e12006-04-06 18:26:28 +0000446 // Find the first non-undef value in the shuffle mask.
447 unsigned i;
448 for (i = 0; i != 16 && N->getOperand(i).getOpcode() == ISD::UNDEF; ++i)
449 /*search*/;
450
451 if (i == 16) return -1; // all undef.
452
453 // Otherwise, check to see if the rest of the elements are consequtively
454 // numbered from this value.
455 unsigned ShiftAmt = cast<ConstantSDNode>(N->getOperand(i))->getValue();
456 if (ShiftAmt < i) return -1;
457 ShiftAmt -= i;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000458
Chris Lattnerf24380e2006-04-06 22:28:36 +0000459 if (!isUnary) {
460 // Check the rest of the elements to see if they are consequtive.
461 for (++i; i != 16; ++i)
462 if (!isConstantOrUndef(N->getOperand(i), ShiftAmt+i))
463 return -1;
464 } else {
465 // Check the rest of the elements to see if they are consequtive.
466 for (++i; i != 16; ++i)
467 if (!isConstantOrUndef(N->getOperand(i), (ShiftAmt+i) & 15))
468 return -1;
469 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000470
471 return ShiftAmt;
472}
Chris Lattneref819f82006-03-20 06:33:01 +0000473
474/// isSplatShuffleMask - Return true if the specified VECTOR_SHUFFLE operand
475/// specifies a splat of a single element that is suitable for input to
476/// VSPLTB/VSPLTH/VSPLTW.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000477bool PPC::isSplatShuffleMask(SDNode *N, unsigned EltSize) {
478 assert(N->getOpcode() == ISD::BUILD_VECTOR &&
479 N->getNumOperands() == 16 &&
480 (EltSize == 1 || EltSize == 2 || EltSize == 4));
Chris Lattnerdd4d2d02006-03-20 06:51:10 +0000481
Chris Lattner88a99ef2006-03-20 06:37:44 +0000482 // This is a splat operation if each element of the permute is the same, and
483 // if the value doesn't reference the second vector.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000484 unsigned ElementBase = 0;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000485 SDOperand Elt = N->getOperand(0);
Chris Lattner7ff7e672006-04-04 17:25:31 +0000486 if (ConstantSDNode *EltV = dyn_cast<ConstantSDNode>(Elt))
487 ElementBase = EltV->getValue();
488 else
489 return false; // FIXME: Handle UNDEF elements too!
490
491 if (cast<ConstantSDNode>(Elt)->getValue() >= 16)
492 return false;
493
494 // Check that they are consequtive.
495 for (unsigned i = 1; i != EltSize; ++i) {
496 if (!isa<ConstantSDNode>(N->getOperand(i)) ||
497 cast<ConstantSDNode>(N->getOperand(i))->getValue() != i+ElementBase)
498 return false;
499 }
500
Chris Lattner88a99ef2006-03-20 06:37:44 +0000501 assert(isa<ConstantSDNode>(Elt) && "Invalid VECTOR_SHUFFLE mask!");
Chris Lattner7ff7e672006-04-04 17:25:31 +0000502 for (unsigned i = EltSize, e = 16; i != e; i += EltSize) {
Chris Lattnerb097aa92006-04-14 23:19:08 +0000503 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000504 assert(isa<ConstantSDNode>(N->getOperand(i)) &&
505 "Invalid VECTOR_SHUFFLE mask!");
Chris Lattner7ff7e672006-04-04 17:25:31 +0000506 for (unsigned j = 0; j != EltSize; ++j)
507 if (N->getOperand(i+j) != N->getOperand(j))
508 return false;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000509 }
510
Chris Lattner7ff7e672006-04-04 17:25:31 +0000511 return true;
Chris Lattneref819f82006-03-20 06:33:01 +0000512}
513
514/// getVSPLTImmediate - Return the appropriate VSPLT* immediate to splat the
515/// specified isSplatShuffleMask VECTOR_SHUFFLE mask.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000516unsigned PPC::getVSPLTImmediate(SDNode *N, unsigned EltSize) {
517 assert(isSplatShuffleMask(N, EltSize));
518 return cast<ConstantSDNode>(N->getOperand(0))->getValue() / EltSize;
Chris Lattneref819f82006-03-20 06:33:01 +0000519}
520
Chris Lattnere87192a2006-04-12 17:37:20 +0000521/// get_VSPLTI_elt - If this is a build_vector of constants which can be formed
Chris Lattner140a58f2006-04-08 06:46:53 +0000522/// by using a vspltis[bhw] instruction of the specified element size, return
523/// the constant being splatted. The ByteSize field indicates the number of
524/// bytes of each element [124] -> [bhw].
Chris Lattnere87192a2006-04-12 17:37:20 +0000525SDOperand PPC::get_VSPLTI_elt(SDNode *N, unsigned ByteSize, SelectionDAG &DAG) {
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000526 SDOperand OpVal(0, 0);
Chris Lattner79d9a882006-04-08 07:14:26 +0000527
528 // If ByteSize of the splat is bigger than the element size of the
529 // build_vector, then we have a case where we are checking for a splat where
530 // multiple elements of the buildvector are folded together into a single
531 // logical element of the splat (e.g. "vsplish 1" to splat {0,1}*8).
532 unsigned EltSize = 16/N->getNumOperands();
533 if (EltSize < ByteSize) {
534 unsigned Multiple = ByteSize/EltSize; // Number of BV entries per spltval.
535 SDOperand UniquedVals[4];
536 assert(Multiple > 1 && Multiple <= 4 && "How can this happen?");
537
538 // See if all of the elements in the buildvector agree across.
539 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
540 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
541 // If the element isn't a constant, bail fully out.
542 if (!isa<ConstantSDNode>(N->getOperand(i))) return SDOperand();
543
544
545 if (UniquedVals[i&(Multiple-1)].Val == 0)
546 UniquedVals[i&(Multiple-1)] = N->getOperand(i);
547 else if (UniquedVals[i&(Multiple-1)] != N->getOperand(i))
548 return SDOperand(); // no match.
549 }
550
551 // Okay, if we reached this point, UniquedVals[0..Multiple-1] contains
552 // either constant or undef values that are identical for each chunk. See
553 // if these chunks can form into a larger vspltis*.
554
555 // Check to see if all of the leading entries are either 0 or -1. If
556 // neither, then this won't fit into the immediate field.
557 bool LeadingZero = true;
558 bool LeadingOnes = true;
559 for (unsigned i = 0; i != Multiple-1; ++i) {
560 if (UniquedVals[i].Val == 0) continue; // Must have been undefs.
561
562 LeadingZero &= cast<ConstantSDNode>(UniquedVals[i])->isNullValue();
563 LeadingOnes &= cast<ConstantSDNode>(UniquedVals[i])->isAllOnesValue();
564 }
565 // Finally, check the least significant entry.
566 if (LeadingZero) {
567 if (UniquedVals[Multiple-1].Val == 0)
568 return DAG.getTargetConstant(0, MVT::i32); // 0,0,0,undef
569 int Val = cast<ConstantSDNode>(UniquedVals[Multiple-1])->getValue();
570 if (Val < 16)
571 return DAG.getTargetConstant(Val, MVT::i32); // 0,0,0,4 -> vspltisw(4)
572 }
573 if (LeadingOnes) {
574 if (UniquedVals[Multiple-1].Val == 0)
575 return DAG.getTargetConstant(~0U, MVT::i32); // -1,-1,-1,undef
576 int Val =cast<ConstantSDNode>(UniquedVals[Multiple-1])->getSignExtended();
577 if (Val >= -16) // -1,-1,-1,-2 -> vspltisw(-2)
578 return DAG.getTargetConstant(Val, MVT::i32);
579 }
580
581 return SDOperand();
582 }
583
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000584 // Check to see if this buildvec has a single non-undef value in its elements.
585 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
586 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
587 if (OpVal.Val == 0)
588 OpVal = N->getOperand(i);
589 else if (OpVal != N->getOperand(i))
Chris Lattner140a58f2006-04-08 06:46:53 +0000590 return SDOperand();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000591 }
592
Chris Lattner140a58f2006-04-08 06:46:53 +0000593 if (OpVal.Val == 0) return SDOperand(); // All UNDEF: use implicit def.
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000594
Nate Begeman98e70cc2006-03-28 04:15:58 +0000595 unsigned ValSizeInBytes = 0;
596 uint64_t Value = 0;
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000597 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
598 Value = CN->getValue();
599 ValSizeInBytes = MVT::getSizeInBits(CN->getValueType(0))/8;
600 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
601 assert(CN->getValueType(0) == MVT::f32 && "Only one legal FP vector type!");
602 Value = FloatToBits(CN->getValue());
603 ValSizeInBytes = 4;
604 }
605
606 // If the splat value is larger than the element value, then we can never do
607 // this splat. The only case that we could fit the replicated bits into our
608 // immediate field for would be zero, and we prefer to use vxor for it.
Chris Lattner140a58f2006-04-08 06:46:53 +0000609 if (ValSizeInBytes < ByteSize) return SDOperand();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000610
611 // If the element value is larger than the splat value, cut it in half and
612 // check to see if the two halves are equal. Continue doing this until we
613 // get to ByteSize. This allows us to handle 0x01010101 as 0x01.
614 while (ValSizeInBytes > ByteSize) {
615 ValSizeInBytes >>= 1;
616
617 // If the top half equals the bottom half, we're still ok.
Chris Lattner9b42bdd2006-04-05 17:39:25 +0000618 if (((Value >> (ValSizeInBytes*8)) & ((1 << (8*ValSizeInBytes))-1)) !=
619 (Value & ((1 << (8*ValSizeInBytes))-1)))
Chris Lattner140a58f2006-04-08 06:46:53 +0000620 return SDOperand();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000621 }
622
623 // Properly sign extend the value.
624 int ShAmt = (4-ByteSize)*8;
625 int MaskVal = ((int)Value << ShAmt) >> ShAmt;
626
Evan Cheng5b6a01b2006-03-26 09:52:32 +0000627 // If this is zero, don't match, zero matches ISD::isBuildVectorAllZeros.
Chris Lattner140a58f2006-04-08 06:46:53 +0000628 if (MaskVal == 0) return SDOperand();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000629
Chris Lattner140a58f2006-04-08 06:46:53 +0000630 // Finally, if this value fits in a 5 bit sext field, return it
631 if (((MaskVal << (32-5)) >> (32-5)) == MaskVal)
632 return DAG.getTargetConstant(MaskVal, MVT::i32);
633 return SDOperand();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000634}
635
Chris Lattner1a635d62006-04-14 06:01:58 +0000636//===----------------------------------------------------------------------===//
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000637// Addressing Mode Selection
638//===----------------------------------------------------------------------===//
639
640/// isIntS16Immediate - This method tests to see if the node is either a 32-bit
641/// or 64-bit immediate, and if the value can be accurately represented as a
642/// sign extension from a 16-bit value. If so, this returns true and the
643/// immediate.
644static bool isIntS16Immediate(SDNode *N, short &Imm) {
645 if (N->getOpcode() != ISD::Constant)
646 return false;
647
648 Imm = (short)cast<ConstantSDNode>(N)->getValue();
649 if (N->getValueType(0) == MVT::i32)
650 return Imm == (int32_t)cast<ConstantSDNode>(N)->getValue();
651 else
652 return Imm == (int64_t)cast<ConstantSDNode>(N)->getValue();
653}
654static bool isIntS16Immediate(SDOperand Op, short &Imm) {
655 return isIntS16Immediate(Op.Val, Imm);
656}
657
658
659/// SelectAddressRegReg - Given the specified addressed, check to see if it
660/// can be represented as an indexed [r+r] operation. Returns false if it
661/// can be more efficiently represented with [r+imm].
662bool PPCTargetLowering::SelectAddressRegReg(SDOperand N, SDOperand &Base,
663 SDOperand &Index,
664 SelectionDAG &DAG) {
665 short imm = 0;
666 if (N.getOpcode() == ISD::ADD) {
667 if (isIntS16Immediate(N.getOperand(1), imm))
668 return false; // r+i
669 if (N.getOperand(1).getOpcode() == PPCISD::Lo)
670 return false; // r+i
671
672 Base = N.getOperand(0);
673 Index = N.getOperand(1);
674 return true;
675 } else if (N.getOpcode() == ISD::OR) {
676 if (isIntS16Immediate(N.getOperand(1), imm))
677 return false; // r+i can fold it if we can.
678
679 // If this is an or of disjoint bitfields, we can codegen this as an add
680 // (for better address arithmetic) if the LHS and RHS of the OR are provably
681 // disjoint.
682 uint64_t LHSKnownZero, LHSKnownOne;
683 uint64_t RHSKnownZero, RHSKnownOne;
684 ComputeMaskedBits(N.getOperand(0), ~0U, LHSKnownZero, LHSKnownOne);
685
686 if (LHSKnownZero) {
687 ComputeMaskedBits(N.getOperand(1), ~0U, RHSKnownZero, RHSKnownOne);
688 // If all of the bits are known zero on the LHS or RHS, the add won't
689 // carry.
690 if ((LHSKnownZero | RHSKnownZero) == ~0U) {
691 Base = N.getOperand(0);
692 Index = N.getOperand(1);
693 return true;
694 }
695 }
696 }
697
698 return false;
699}
700
701/// Returns true if the address N can be represented by a base register plus
702/// a signed 16-bit displacement [r+imm], and if it is not better
703/// represented as reg+reg.
704bool PPCTargetLowering::SelectAddressRegImm(SDOperand N, SDOperand &Disp,
705 SDOperand &Base, SelectionDAG &DAG){
706 // If this can be more profitably realized as r+r, fail.
707 if (SelectAddressRegReg(N, Disp, Base, DAG))
708 return false;
709
710 if (N.getOpcode() == ISD::ADD) {
711 short imm = 0;
712 if (isIntS16Immediate(N.getOperand(1), imm)) {
713 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
714 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
715 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
716 } else {
717 Base = N.getOperand(0);
718 }
719 return true; // [r+i]
720 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
721 // Match LOAD (ADD (X, Lo(G))).
722 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getValue()
723 && "Cannot handle constant offsets yet!");
724 Disp = N.getOperand(1).getOperand(0); // The global address.
725 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
726 Disp.getOpcode() == ISD::TargetConstantPool ||
727 Disp.getOpcode() == ISD::TargetJumpTable);
728 Base = N.getOperand(0);
729 return true; // [&g+r]
730 }
731 } else if (N.getOpcode() == ISD::OR) {
732 short imm = 0;
733 if (isIntS16Immediate(N.getOperand(1), imm)) {
734 // If this is an or of disjoint bitfields, we can codegen this as an add
735 // (for better address arithmetic) if the LHS and RHS of the OR are
736 // provably disjoint.
737 uint64_t LHSKnownZero, LHSKnownOne;
738 ComputeMaskedBits(N.getOperand(0), ~0U, LHSKnownZero, LHSKnownOne);
739 if ((LHSKnownZero|~(unsigned)imm) == ~0U) {
740 // If all of the bits are known zero on the LHS or RHS, the add won't
741 // carry.
742 Base = N.getOperand(0);
743 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
744 return true;
745 }
746 }
747 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
748 // Loading from a constant address.
749
750 // If this address fits entirely in a 16-bit sext immediate field, codegen
751 // this as "d, 0"
752 short Imm;
753 if (isIntS16Immediate(CN, Imm)) {
754 Disp = DAG.getTargetConstant(Imm, CN->getValueType(0));
755 Base = DAG.getRegister(PPC::R0, CN->getValueType(0));
756 return true;
757 }
Chris Lattnerbc681d62007-02-17 06:44:03 +0000758
759 // Handle 32-bit sext immediates with LIS + addr mode.
760 if (CN->getValueType(0) == MVT::i32 ||
761 (int64_t)CN->getValue() == (int)CN->getValue()) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000762 int Addr = (int)CN->getValue();
763
764 // Otherwise, break this down into an LIS + disp.
Chris Lattnerbc681d62007-02-17 06:44:03 +0000765 Disp = DAG.getTargetConstant((short)Addr, MVT::i32);
766
767 Base = DAG.getTargetConstant((Addr - (signed short)Addr) >> 16, MVT::i32);
768 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
769 Base = SDOperand(DAG.getTargetNode(Opc, CN->getValueType(0), Base), 0);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000770 return true;
771 }
772 }
773
774 Disp = DAG.getTargetConstant(0, getPointerTy());
775 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
776 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
777 else
778 Base = N;
779 return true; // [r+0]
780}
781
782/// SelectAddressRegRegOnly - Given the specified addressed, force it to be
783/// represented as an indexed [r+r] operation.
784bool PPCTargetLowering::SelectAddressRegRegOnly(SDOperand N, SDOperand &Base,
785 SDOperand &Index,
786 SelectionDAG &DAG) {
787 // Check to see if we can easily represent this as an [r+r] address. This
788 // will fail if it thinks that the address is more profitably represented as
789 // reg+imm, e.g. where imm = 0.
790 if (SelectAddressRegReg(N, Base, Index, DAG))
791 return true;
792
793 // If the operand is an addition, always emit this as [r+r], since this is
794 // better (for code size, and execution, as the memop does the add for free)
795 // than emitting an explicit add.
796 if (N.getOpcode() == ISD::ADD) {
797 Base = N.getOperand(0);
798 Index = N.getOperand(1);
799 return true;
800 }
801
802 // Otherwise, do it the hard way, using R0 as the base register.
803 Base = DAG.getRegister(PPC::R0, N.getValueType());
804 Index = N;
805 return true;
806}
807
808/// SelectAddressRegImmShift - Returns true if the address N can be
809/// represented by a base register plus a signed 14-bit displacement
810/// [r+imm*4]. Suitable for use by STD and friends.
811bool PPCTargetLowering::SelectAddressRegImmShift(SDOperand N, SDOperand &Disp,
812 SDOperand &Base,
813 SelectionDAG &DAG) {
814 // If this can be more profitably realized as r+r, fail.
815 if (SelectAddressRegReg(N, Disp, Base, DAG))
816 return false;
817
818 if (N.getOpcode() == ISD::ADD) {
819 short imm = 0;
820 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
821 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
822 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
823 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
824 } else {
825 Base = N.getOperand(0);
826 }
827 return true; // [r+i]
828 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
829 // Match LOAD (ADD (X, Lo(G))).
830 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getValue()
831 && "Cannot handle constant offsets yet!");
832 Disp = N.getOperand(1).getOperand(0); // The global address.
833 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
834 Disp.getOpcode() == ISD::TargetConstantPool ||
835 Disp.getOpcode() == ISD::TargetJumpTable);
836 Base = N.getOperand(0);
837 return true; // [&g+r]
838 }
839 } else if (N.getOpcode() == ISD::OR) {
840 short imm = 0;
841 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
842 // If this is an or of disjoint bitfields, we can codegen this as an add
843 // (for better address arithmetic) if the LHS and RHS of the OR are
844 // provably disjoint.
845 uint64_t LHSKnownZero, LHSKnownOne;
846 ComputeMaskedBits(N.getOperand(0), ~0U, LHSKnownZero, LHSKnownOne);
847 if ((LHSKnownZero|~(unsigned)imm) == ~0U) {
848 // If all of the bits are known zero on the LHS or RHS, the add won't
849 // carry.
850 Base = N.getOperand(0);
851 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
852 return true;
853 }
854 }
855 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
Chris Lattnerdee5a5a2007-02-17 06:57:26 +0000856 // Loading from a constant address. Verify low two bits are clear.
857 if ((CN->getValue() & 3) == 0) {
858 // If this address fits entirely in a 14-bit sext immediate field, codegen
859 // this as "d, 0"
860 short Imm;
861 if (isIntS16Immediate(CN, Imm)) {
862 Disp = DAG.getTargetConstant((unsigned short)Imm >> 2, getPointerTy());
863 Base = DAG.getRegister(PPC::R0, CN->getValueType(0));
864 return true;
865 }
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000866
Chris Lattnerdee5a5a2007-02-17 06:57:26 +0000867 // Fold the low-part of 32-bit absolute addresses into addr mode.
868 if (CN->getValueType(0) == MVT::i32 ||
869 (int64_t)CN->getValue() == (int)CN->getValue()) {
870 int Addr = (int)CN->getValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000871
Chris Lattnerdee5a5a2007-02-17 06:57:26 +0000872 // Otherwise, break this down into an LIS + disp.
873 Disp = DAG.getTargetConstant((short)Addr >> 2, MVT::i32);
874
875 Base = DAG.getTargetConstant((Addr-(signed short)Addr) >> 16, MVT::i32);
876 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
877 Base = SDOperand(DAG.getTargetNode(Opc, CN->getValueType(0), Base), 0);
878 return true;
879 }
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000880 }
881 }
882
883 Disp = DAG.getTargetConstant(0, getPointerTy());
884 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
885 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
886 else
887 Base = N;
888 return true; // [r+0]
889}
890
891
892/// getPreIndexedAddressParts - returns true by value, base pointer and
893/// offset pointer and addressing mode by reference if the node's address
894/// can be legally represented as pre-indexed load / store address.
895bool PPCTargetLowering::getPreIndexedAddressParts(SDNode *N, SDOperand &Base,
896 SDOperand &Offset,
Evan Cheng144d8f02006-11-09 17:55:04 +0000897 ISD::MemIndexedMode &AM,
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000898 SelectionDAG &DAG) {
Chris Lattner4eab7142006-11-10 02:08:47 +0000899 // Disabled by default for now.
900 if (!EnablePPCPreinc) return false;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000901
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000902 SDOperand Ptr;
Chris Lattner2fe4bf42006-11-14 01:38:31 +0000903 MVT::ValueType VT;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000904 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
905 Ptr = LD->getBasePtr();
Chris Lattner0851b4f2006-11-15 19:55:13 +0000906 VT = LD->getLoadedVT();
907
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000908 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Chris Lattner4eab7142006-11-10 02:08:47 +0000909 ST = ST;
Chris Lattner2fe4bf42006-11-14 01:38:31 +0000910 Ptr = ST->getBasePtr();
911 VT = ST->getStoredVT();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000912 } else
913 return false;
914
Chris Lattner2fe4bf42006-11-14 01:38:31 +0000915 // PowerPC doesn't have preinc load/store instructions for vectors.
916 if (MVT::isVector(VT))
917 return false;
918
Chris Lattner0851b4f2006-11-15 19:55:13 +0000919 // TODO: Check reg+reg first.
920
921 // LDU/STU use reg+imm*4, others use reg+imm.
922 if (VT != MVT::i64) {
923 // reg + imm
924 if (!SelectAddressRegImm(Ptr, Offset, Base, DAG))
925 return false;
926 } else {
927 // reg + imm * 4.
928 if (!SelectAddressRegImmShift(Ptr, Offset, Base, DAG))
929 return false;
930 }
Chris Lattnerf6edf4d2006-11-11 00:08:42 +0000931
Chris Lattnerf6edf4d2006-11-11 00:08:42 +0000932 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Chris Lattner0851b4f2006-11-15 19:55:13 +0000933 // PPC64 doesn't have lwau, but it does have lwaux. Reject preinc load of
934 // sext i32 to i64 when addr mode is r+i.
Chris Lattnerf6edf4d2006-11-11 00:08:42 +0000935 if (LD->getValueType(0) == MVT::i64 && LD->getLoadedVT() == MVT::i32 &&
936 LD->getExtensionType() == ISD::SEXTLOAD &&
937 isa<ConstantSDNode>(Offset))
938 return false;
Chris Lattner0851b4f2006-11-15 19:55:13 +0000939 }
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000940
Chris Lattner4eab7142006-11-10 02:08:47 +0000941 AM = ISD::PRE_INC;
942 return true;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000943}
944
945//===----------------------------------------------------------------------===//
Chris Lattner1a635d62006-04-14 06:01:58 +0000946// LowerOperation implementation
947//===----------------------------------------------------------------------===//
948
949static SDOperand LowerConstantPool(SDOperand Op, SelectionDAG &DAG) {
Chris Lattner059ca0f2006-06-16 21:01:35 +0000950 MVT::ValueType PtrVT = Op.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +0000951 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Evan Chengc356a572006-09-12 21:04:05 +0000952 Constant *C = CP->getConstVal();
Chris Lattner059ca0f2006-06-16 21:01:35 +0000953 SDOperand CPI = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment());
954 SDOperand Zero = DAG.getConstant(0, PtrVT);
Chris Lattner1a635d62006-04-14 06:01:58 +0000955
956 const TargetMachine &TM = DAG.getTarget();
957
Chris Lattner059ca0f2006-06-16 21:01:35 +0000958 SDOperand Hi = DAG.getNode(PPCISD::Hi, PtrVT, CPI, Zero);
959 SDOperand Lo = DAG.getNode(PPCISD::Lo, PtrVT, CPI, Zero);
960
Chris Lattner1a635d62006-04-14 06:01:58 +0000961 // If this is a non-darwin platform, we don't support non-static relo models
962 // yet.
963 if (TM.getRelocationModel() == Reloc::Static ||
964 !TM.getSubtarget<PPCSubtarget>().isDarwin()) {
965 // Generate non-pic code that has direct accesses to the constant pool.
966 // The address of the global is just (hi(&g)+lo(&g)).
Chris Lattner059ca0f2006-06-16 21:01:35 +0000967 return DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Chris Lattner1a635d62006-04-14 06:01:58 +0000968 }
969
Chris Lattner35d86fe2006-07-26 21:12:04 +0000970 if (TM.getRelocationModel() == Reloc::PIC_) {
Chris Lattner1a635d62006-04-14 06:01:58 +0000971 // With PIC, the first instruction is actually "GR+hi(&G)".
Chris Lattner059ca0f2006-06-16 21:01:35 +0000972 Hi = DAG.getNode(ISD::ADD, PtrVT,
973 DAG.getNode(PPCISD::GlobalBaseReg, PtrVT), Hi);
Chris Lattner1a635d62006-04-14 06:01:58 +0000974 }
975
Chris Lattner059ca0f2006-06-16 21:01:35 +0000976 Lo = DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Chris Lattner1a635d62006-04-14 06:01:58 +0000977 return Lo;
978}
979
Nate Begeman37efe672006-04-22 18:53:45 +0000980static SDOperand LowerJumpTable(SDOperand Op, SelectionDAG &DAG) {
Chris Lattner059ca0f2006-06-16 21:01:35 +0000981 MVT::ValueType PtrVT = Op.getValueType();
Nate Begeman37efe672006-04-22 18:53:45 +0000982 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Chris Lattner059ca0f2006-06-16 21:01:35 +0000983 SDOperand JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT);
984 SDOperand Zero = DAG.getConstant(0, PtrVT);
Nate Begeman37efe672006-04-22 18:53:45 +0000985
986 const TargetMachine &TM = DAG.getTarget();
Chris Lattner059ca0f2006-06-16 21:01:35 +0000987
988 SDOperand Hi = DAG.getNode(PPCISD::Hi, PtrVT, JTI, Zero);
989 SDOperand Lo = DAG.getNode(PPCISD::Lo, PtrVT, JTI, Zero);
990
Nate Begeman37efe672006-04-22 18:53:45 +0000991 // If this is a non-darwin platform, we don't support non-static relo models
992 // yet.
993 if (TM.getRelocationModel() == Reloc::Static ||
994 !TM.getSubtarget<PPCSubtarget>().isDarwin()) {
995 // Generate non-pic code that has direct accesses to the constant pool.
996 // The address of the global is just (hi(&g)+lo(&g)).
Chris Lattner059ca0f2006-06-16 21:01:35 +0000997 return DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Nate Begeman37efe672006-04-22 18:53:45 +0000998 }
999
Chris Lattner35d86fe2006-07-26 21:12:04 +00001000 if (TM.getRelocationModel() == Reloc::PIC_) {
Nate Begeman37efe672006-04-22 18:53:45 +00001001 // With PIC, the first instruction is actually "GR+hi(&G)".
Chris Lattner059ca0f2006-06-16 21:01:35 +00001002 Hi = DAG.getNode(ISD::ADD, PtrVT,
Chris Lattner0d72a202006-07-28 16:45:47 +00001003 DAG.getNode(PPCISD::GlobalBaseReg, PtrVT), Hi);
Nate Begeman37efe672006-04-22 18:53:45 +00001004 }
1005
Chris Lattner059ca0f2006-06-16 21:01:35 +00001006 Lo = DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Nate Begeman37efe672006-04-22 18:53:45 +00001007 return Lo;
1008}
1009
Chris Lattner1a635d62006-04-14 06:01:58 +00001010static SDOperand LowerGlobalAddress(SDOperand Op, SelectionDAG &DAG) {
Chris Lattner059ca0f2006-06-16 21:01:35 +00001011 MVT::ValueType PtrVT = Op.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +00001012 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
1013 GlobalValue *GV = GSDN->getGlobal();
Chris Lattner059ca0f2006-06-16 21:01:35 +00001014 SDOperand GA = DAG.getTargetGlobalAddress(GV, PtrVT, GSDN->getOffset());
1015 SDOperand Zero = DAG.getConstant(0, PtrVT);
Chris Lattner1a635d62006-04-14 06:01:58 +00001016
1017 const TargetMachine &TM = DAG.getTarget();
1018
Chris Lattner059ca0f2006-06-16 21:01:35 +00001019 SDOperand Hi = DAG.getNode(PPCISD::Hi, PtrVT, GA, Zero);
1020 SDOperand Lo = DAG.getNode(PPCISD::Lo, PtrVT, GA, Zero);
1021
Chris Lattner1a635d62006-04-14 06:01:58 +00001022 // If this is a non-darwin platform, we don't support non-static relo models
1023 // yet.
1024 if (TM.getRelocationModel() == Reloc::Static ||
1025 !TM.getSubtarget<PPCSubtarget>().isDarwin()) {
1026 // Generate non-pic code that has direct accesses to globals.
1027 // The address of the global is just (hi(&g)+lo(&g)).
Chris Lattner059ca0f2006-06-16 21:01:35 +00001028 return DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Chris Lattner1a635d62006-04-14 06:01:58 +00001029 }
1030
Chris Lattner35d86fe2006-07-26 21:12:04 +00001031 if (TM.getRelocationModel() == Reloc::PIC_) {
Chris Lattner1a635d62006-04-14 06:01:58 +00001032 // With PIC, the first instruction is actually "GR+hi(&G)".
Chris Lattner059ca0f2006-06-16 21:01:35 +00001033 Hi = DAG.getNode(ISD::ADD, PtrVT,
1034 DAG.getNode(PPCISD::GlobalBaseReg, PtrVT), Hi);
Chris Lattner1a635d62006-04-14 06:01:58 +00001035 }
1036
Chris Lattner059ca0f2006-06-16 21:01:35 +00001037 Lo = DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Chris Lattner1a635d62006-04-14 06:01:58 +00001038
Chris Lattner57fc62c2006-12-11 23:22:45 +00001039 if (!TM.getSubtarget<PPCSubtarget>().hasLazyResolverStub(GV))
Chris Lattner1a635d62006-04-14 06:01:58 +00001040 return Lo;
1041
1042 // If the global is weak or external, we have to go through the lazy
1043 // resolution stub.
Evan Cheng466685d2006-10-09 20:57:25 +00001044 return DAG.getLoad(PtrVT, DAG.getEntryNode(), Lo, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00001045}
1046
1047static SDOperand LowerSETCC(SDOperand Op, SelectionDAG &DAG) {
1048 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
1049
1050 // If we're comparing for equality to zero, expose the fact that this is
1051 // implented as a ctlz/srl pair on ppc, so that the dag combiner can
1052 // fold the new nodes.
1053 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
1054 if (C->isNullValue() && CC == ISD::SETEQ) {
1055 MVT::ValueType VT = Op.getOperand(0).getValueType();
1056 SDOperand Zext = Op.getOperand(0);
1057 if (VT < MVT::i32) {
1058 VT = MVT::i32;
1059 Zext = DAG.getNode(ISD::ZERO_EXTEND, VT, Op.getOperand(0));
1060 }
1061 unsigned Log2b = Log2_32(MVT::getSizeInBits(VT));
1062 SDOperand Clz = DAG.getNode(ISD::CTLZ, VT, Zext);
1063 SDOperand Scc = DAG.getNode(ISD::SRL, VT, Clz,
1064 DAG.getConstant(Log2b, MVT::i32));
1065 return DAG.getNode(ISD::TRUNCATE, MVT::i32, Scc);
1066 }
1067 // Leave comparisons against 0 and -1 alone for now, since they're usually
1068 // optimized. FIXME: revisit this when we can custom lower all setcc
1069 // optimizations.
1070 if (C->isAllOnesValue() || C->isNullValue())
1071 return SDOperand();
1072 }
1073
1074 // If we have an integer seteq/setne, turn it into a compare against zero
Chris Lattnerac011bc2006-11-14 05:28:08 +00001075 // by xor'ing the rhs with the lhs, which is faster than setting a
1076 // condition register, reading it back out, and masking the correct bit. The
1077 // normal approach here uses sub to do this instead of xor. Using xor exposes
1078 // the result to other bit-twiddling opportunities.
Chris Lattner1a635d62006-04-14 06:01:58 +00001079 MVT::ValueType LHSVT = Op.getOperand(0).getValueType();
1080 if (MVT::isInteger(LHSVT) && (CC == ISD::SETEQ || CC == ISD::SETNE)) {
1081 MVT::ValueType VT = Op.getValueType();
Chris Lattnerac011bc2006-11-14 05:28:08 +00001082 SDOperand Sub = DAG.getNode(ISD::XOR, LHSVT, Op.getOperand(0),
Chris Lattner1a635d62006-04-14 06:01:58 +00001083 Op.getOperand(1));
1084 return DAG.getSetCC(VT, Sub, DAG.getConstant(0, LHSVT), CC);
1085 }
1086 return SDOperand();
1087}
1088
1089static SDOperand LowerVASTART(SDOperand Op, SelectionDAG &DAG,
1090 unsigned VarArgsFrameIndex) {
1091 // vastart just stores the address of the VarArgsFrameIndex slot into the
1092 // memory location argument.
Chris Lattner0d72a202006-07-28 16:45:47 +00001093 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1094 SDOperand FR = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
Evan Cheng8b2794a2006-10-13 21:14:26 +00001095 SrcValueSDNode *SV = cast<SrcValueSDNode>(Op.getOperand(2));
1096 return DAG.getStore(Op.getOperand(0), FR, Op.getOperand(1), SV->getValue(),
1097 SV->getOffset());
Chris Lattner1a635d62006-04-14 06:01:58 +00001098}
1099
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00001100#include "PPCGenCallingConv.inc"
1101
Chris Lattner9f0bc652007-02-25 05:34:32 +00001102/// GetFPR - Get the set of FP registers that should be allocated for arguments,
1103/// depending on which subtarget is selected.
1104static const unsigned *GetFPR(const PPCSubtarget &Subtarget) {
1105 if (Subtarget.isMachoABI()) {
1106 static const unsigned FPR[] = {
1107 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1108 PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12, PPC::F13
1109 };
1110 return FPR;
1111 }
1112
1113
1114 static const unsigned FPR[] = {
1115 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1116 PPC::F8, PPC::F9, PPC::F10
1117 };
1118 return FPR;
1119}
1120
Chris Lattnerc91a4752006-06-26 22:48:35 +00001121static SDOperand LowerFORMAL_ARGUMENTS(SDOperand Op, SelectionDAG &DAG,
Chris Lattner9f0bc652007-02-25 05:34:32 +00001122 int &VarArgsFrameIndex,
1123 const PPCSubtarget &Subtarget) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001124 // TODO: add description of PPC stack frame format, or at least some docs.
1125 //
1126 MachineFunction &MF = DAG.getMachineFunction();
1127 MachineFrameInfo *MFI = MF.getFrameInfo();
1128 SSARegMap *RegMap = MF.getSSARegMap();
Chris Lattner79e490a2006-08-11 17:18:05 +00001129 SmallVector<SDOperand, 8> ArgValues;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001130 SDOperand Root = Op.getOperand(0);
1131
Jim Laskey2f616bf2006-11-16 22:43:37 +00001132 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1133 bool isPPC64 = PtrVT == MVT::i64;
Chris Lattner9f0bc652007-02-25 05:34:32 +00001134 bool isMachoABI = Subtarget.isMachoABI();
Jim Laskeye9bd7b22006-11-28 14:53:52 +00001135 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Jim Laskey2f616bf2006-11-16 22:43:37 +00001136
Chris Lattner9f0bc652007-02-25 05:34:32 +00001137 unsigned ArgOffset = PPCFrameInfo::getLinkageSize(isPPC64, isMachoABI);
Chris Lattnerc91a4752006-06-26 22:48:35 +00001138
1139 static const unsigned GPR_32[] = { // 32-bit registers.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001140 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1141 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1142 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00001143 static const unsigned GPR_64[] = { // 64-bit registers.
1144 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
1145 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
1146 };
Chris Lattner9f0bc652007-02-25 05:34:32 +00001147
1148 static const unsigned *FPR = GetFPR(Subtarget);
1149
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001150 static const unsigned VR[] = {
1151 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
1152 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
1153 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00001154
Jim Laskey2f616bf2006-11-16 22:43:37 +00001155 const unsigned Num_GPR_Regs = sizeof(GPR_32)/sizeof(GPR_32[0]);
Chris Lattner9f0bc652007-02-25 05:34:32 +00001156 const unsigned Num_FPR_Regs = isMachoABI ? 13 : 10;
Jim Laskey2f616bf2006-11-16 22:43:37 +00001157 const unsigned Num_VR_Regs = sizeof( VR)/sizeof( VR[0]);
1158
1159 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
1160
Chris Lattnerc91a4752006-06-26 22:48:35 +00001161 const unsigned *GPR = isPPC64 ? GPR_64 : GPR_32;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001162
1163 // Add DAG nodes to load the arguments or copy them out of registers. On
Jim Laskey2f616bf2006-11-16 22:43:37 +00001164 // entry to a function on PPC, the arguments start after the linkage area,
1165 // although the first ones are often in registers.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001166 for (unsigned ArgNo = 0, e = Op.Val->getNumValues()-1; ArgNo != e; ++ArgNo) {
1167 SDOperand ArgVal;
1168 bool needsLoad = false;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001169 MVT::ValueType ObjectVT = Op.getValue(ArgNo).getValueType();
1170 unsigned ObjSize = MVT::getSizeInBits(ObjectVT)/8;
Jim Laskey619965d2006-11-29 13:37:09 +00001171 unsigned ArgSize = ObjSize;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001172
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001173 unsigned CurArgOffset = ArgOffset;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001174 switch (ObjectVT) {
1175 default: assert(0 && "Unhandled argument type!");
1176 case MVT::i32:
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001177 if (GPR_idx != Num_GPR_Regs) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001178 unsigned VReg = RegMap->createVirtualRegister(&PPC::GPRCRegClass);
1179 MF.addLiveIn(GPR[GPR_idx], VReg);
1180 ArgVal = DAG.getCopyFromReg(Root, VReg, MVT::i32);
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001181 ++GPR_idx;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001182 } else {
1183 needsLoad = true;
Jim Laskey619965d2006-11-29 13:37:09 +00001184 ArgSize = PtrByteSize;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001185 }
Chris Lattner9f0bc652007-02-25 05:34:32 +00001186 // All int arguments reserve stack space in Macho ABI.
1187 if (isMachoABI || needsLoad) ArgOffset += PtrByteSize;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001188 break;
Chris Lattnerc91a4752006-06-26 22:48:35 +00001189
Chris Lattner9f0bc652007-02-25 05:34:32 +00001190 case MVT::i64: // PPC64
Chris Lattnerc91a4752006-06-26 22:48:35 +00001191 if (GPR_idx != Num_GPR_Regs) {
1192 unsigned VReg = RegMap->createVirtualRegister(&PPC::G8RCRegClass);
1193 MF.addLiveIn(GPR[GPR_idx], VReg);
1194 ArgVal = DAG.getCopyFromReg(Root, VReg, MVT::i64);
1195 ++GPR_idx;
1196 } else {
1197 needsLoad = true;
1198 }
Chris Lattner9f0bc652007-02-25 05:34:32 +00001199 // All int arguments reserve stack space in Macho ABI.
1200 if (isMachoABI || needsLoad) ArgOffset += 8;
Chris Lattnerc91a4752006-06-26 22:48:35 +00001201 break;
Chris Lattner9f0bc652007-02-25 05:34:32 +00001202
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001203 case MVT::f32:
1204 case MVT::f64:
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001205 // Every 4 bytes of argument space consumes one of the GPRs available for
1206 // argument passing.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001207 if (GPR_idx != Num_GPR_Regs) {
1208 ++GPR_idx;
Chris Lattnerb1eb9872006-11-18 01:57:19 +00001209 if (ObjSize == 8 && GPR_idx != Num_GPR_Regs && !isPPC64)
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001210 ++GPR_idx;
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001211 }
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001212 if (FPR_idx != Num_FPR_Regs) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001213 unsigned VReg;
1214 if (ObjectVT == MVT::f32)
1215 VReg = RegMap->createVirtualRegister(&PPC::F4RCRegClass);
1216 else
1217 VReg = RegMap->createVirtualRegister(&PPC::F8RCRegClass);
1218 MF.addLiveIn(FPR[FPR_idx], VReg);
1219 ArgVal = DAG.getCopyFromReg(Root, VReg, ObjectVT);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001220 ++FPR_idx;
1221 } else {
1222 needsLoad = true;
1223 }
Chris Lattner9f0bc652007-02-25 05:34:32 +00001224
1225 // All FP arguments reserve stack space in Macho ABI.
1226 if (isMachoABI || needsLoad) ArgOffset += isPPC64 ? 8 : ObjSize;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001227 break;
1228 case MVT::v4f32:
1229 case MVT::v4i32:
1230 case MVT::v8i16:
1231 case MVT::v16i8:
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001232 // Note that vector arguments in registers don't reserve stack space.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001233 if (VR_idx != Num_VR_Regs) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001234 unsigned VReg = RegMap->createVirtualRegister(&PPC::VRRCRegClass);
1235 MF.addLiveIn(VR[VR_idx], VReg);
1236 ArgVal = DAG.getCopyFromReg(Root, VReg, ObjectVT);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001237 ++VR_idx;
1238 } else {
1239 // This should be simple, but requires getting 16-byte aligned stack
1240 // values.
1241 assert(0 && "Loading VR argument not implemented yet!");
1242 needsLoad = true;
1243 }
1244 break;
1245 }
1246
1247 // We need to load the argument to a virtual register if we determined above
1248 // that we ran out of physical registers of the appropriate type
1249 if (needsLoad) {
Chris Lattnerb375b5e2006-05-16 18:54:32 +00001250 // If the argument is actually used, emit a load from the right stack
1251 // slot.
1252 if (!Op.Val->hasNUsesOfValue(0, ArgNo)) {
Jim Laskey619965d2006-11-29 13:37:09 +00001253 int FI = MFI->CreateFixedObject(ObjSize,
1254 CurArgOffset + (ArgSize - ObjSize));
Chris Lattnerc91a4752006-06-26 22:48:35 +00001255 SDOperand FIN = DAG.getFrameIndex(FI, PtrVT);
Evan Cheng466685d2006-10-09 20:57:25 +00001256 ArgVal = DAG.getLoad(ObjectVT, Root, FIN, NULL, 0);
Chris Lattnerb375b5e2006-05-16 18:54:32 +00001257 } else {
1258 // Don't emit a dead load.
1259 ArgVal = DAG.getNode(ISD::UNDEF, ObjectVT);
1260 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001261 }
1262
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001263 ArgValues.push_back(ArgVal);
1264 }
1265
1266 // If the function takes variable number of arguments, make a frame index for
1267 // the start of the first vararg value... for expansion of llvm.va_start.
1268 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
1269 if (isVarArg) {
Chris Lattnerc91a4752006-06-26 22:48:35 +00001270 VarArgsFrameIndex = MFI->CreateFixedObject(MVT::getSizeInBits(PtrVT)/8,
1271 ArgOffset);
1272 SDOperand FIN = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001273 // If this function is vararg, store any remaining integer argument regs
1274 // to their spots on the stack so that they may be loaded by deferencing the
1275 // result of va_next.
Chris Lattnere2199452006-08-11 17:38:39 +00001276 SmallVector<SDOperand, 8> MemOps;
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001277 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
Chris Lattnerb1eb9872006-11-18 01:57:19 +00001278 unsigned VReg;
1279 if (isPPC64)
1280 VReg = RegMap->createVirtualRegister(&PPC::G8RCRegClass);
1281 else
1282 VReg = RegMap->createVirtualRegister(&PPC::GPRCRegClass);
1283
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001284 MF.addLiveIn(GPR[GPR_idx], VReg);
Chris Lattnerc91a4752006-06-26 22:48:35 +00001285 SDOperand Val = DAG.getCopyFromReg(Root, VReg, PtrVT);
Evan Cheng8b2794a2006-10-13 21:14:26 +00001286 SDOperand Store = DAG.getStore(Val.getValue(1), Val, FIN, NULL, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001287 MemOps.push_back(Store);
1288 // Increment the address by four for the next argument to store
Chris Lattnerc91a4752006-06-26 22:48:35 +00001289 SDOperand PtrOff = DAG.getConstant(MVT::getSizeInBits(PtrVT)/8, PtrVT);
1290 FIN = DAG.getNode(ISD::ADD, PtrOff.getValueType(), FIN, PtrOff);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001291 }
1292 if (!MemOps.empty())
Chris Lattnere2199452006-08-11 17:38:39 +00001293 Root = DAG.getNode(ISD::TokenFactor, MVT::Other,&MemOps[0],MemOps.size());
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001294 }
1295
1296 ArgValues.push_back(Root);
1297
1298 // Return the new list of results.
1299 std::vector<MVT::ValueType> RetVT(Op.Val->value_begin(),
1300 Op.Val->value_end());
Chris Lattner79e490a2006-08-11 17:18:05 +00001301 return DAG.getNode(ISD::MERGE_VALUES, RetVT, &ArgValues[0], ArgValues.size());
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001302}
1303
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001304/// isCallCompatibleAddress - Return the immediate to use if the specified
1305/// 32-bit value is representable in the immediate field of a BxA instruction.
1306static SDNode *isBLACompatibleAddress(SDOperand Op, SelectionDAG &DAG) {
1307 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
1308 if (!C) return 0;
1309
1310 int Addr = C->getValue();
1311 if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero.
1312 (Addr << 6 >> 6) != Addr)
1313 return 0; // Top 6 bits have to be sext of immediate.
1314
1315 return DAG.getConstant((int)C->getValue() >> 2, MVT::i32).Val;
1316}
1317
Chris Lattner9f0bc652007-02-25 05:34:32 +00001318
1319static SDOperand LowerCALL(SDOperand Op, SelectionDAG &DAG,
1320 const PPCSubtarget &Subtarget) {
1321 SDOperand Chain = Op.getOperand(0);
1322 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
1323 SDOperand Callee = Op.getOperand(4);
1324 unsigned NumOps = (Op.getNumOperands() - 5) / 2;
1325
1326 bool isMachoABI = Subtarget.isMachoABI();
Evan Cheng4360bdc2006-05-25 00:57:32 +00001327
Chris Lattnerc91a4752006-06-26 22:48:35 +00001328 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1329 bool isPPC64 = PtrVT == MVT::i64;
1330 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Chris Lattnerc91a4752006-06-26 22:48:35 +00001331
Chris Lattnerabde4602006-05-16 22:56:08 +00001332 // args_to_use will accumulate outgoing args for the PPCISD::CALL case in
1333 // SelectExpr to use to put the arguments in the appropriate registers.
1334 std::vector<SDOperand> args_to_use;
1335
1336 // Count how many bytes are to be pushed on the stack, including the linkage
Chris Lattnerc91a4752006-06-26 22:48:35 +00001337 // area, and parameter passing area. We start with 24/48 bytes, which is
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001338 // prereserved space for [SP][CR][LR][3 x unused].
Chris Lattner9f0bc652007-02-25 05:34:32 +00001339 unsigned NumBytes = PPCFrameInfo::getLinkageSize(isPPC64, isMachoABI);
Chris Lattnerabde4602006-05-16 22:56:08 +00001340
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001341 // Add up all the space actually used.
Jim Laskeye9bd7b22006-11-28 14:53:52 +00001342 for (unsigned i = 0; i != NumOps; ++i) {
1343 unsigned ArgSize =MVT::getSizeInBits(Op.getOperand(5+2*i).getValueType())/8;
1344 ArgSize = std::max(ArgSize, PtrByteSize);
1345 NumBytes += ArgSize;
1346 }
Chris Lattnerc04ba7a2006-05-16 23:54:25 +00001347
Chris Lattner7b053502006-05-30 21:21:04 +00001348 // The prolog code of the callee may store up to 8 GPR argument registers to
1349 // the stack, allowing va_start to index over them in memory if its varargs.
1350 // Because we cannot tell if this is needed on the caller side, we have to
1351 // conservatively assume that it is needed. As such, make sure we have at
1352 // least enough stack space for the caller to store the 8 GPRs.
Chris Lattner9f0bc652007-02-25 05:34:32 +00001353 NumBytes = std::max(NumBytes,
1354 PPCFrameInfo::getMinCallFrameSize(isPPC64, isMachoABI));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001355
1356 // Adjust the stack pointer for the new arguments...
1357 // These operations are automatically eliminated by the prolog/epilog pass
1358 Chain = DAG.getCALLSEQ_START(Chain,
Chris Lattnerc91a4752006-06-26 22:48:35 +00001359 DAG.getConstant(NumBytes, PtrVT));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001360
1361 // Set up a copy of the stack pointer for use loading and storing any
1362 // arguments that may not fit in the registers available for argument
1363 // passing.
Chris Lattnerc91a4752006-06-26 22:48:35 +00001364 SDOperand StackPtr;
1365 if (isPPC64)
1366 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
1367 else
1368 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001369
1370 // Figure out which arguments are going to go in registers, and which in
1371 // memory. Also, if this is a vararg function, floating point operations
1372 // must be stored to our stack, and loaded into integer regs as well, if
1373 // any integer regs are available for argument passing.
Chris Lattner9f0bc652007-02-25 05:34:32 +00001374 unsigned ArgOffset = PPCFrameInfo::getLinkageSize(isPPC64, isMachoABI);
Chris Lattner9a2a4972006-05-17 06:01:33 +00001375 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Jim Laskey2f616bf2006-11-16 22:43:37 +00001376
Chris Lattnerc91a4752006-06-26 22:48:35 +00001377 static const unsigned GPR_32[] = { // 32-bit registers.
Chris Lattner9a2a4972006-05-17 06:01:33 +00001378 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1379 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1380 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00001381 static const unsigned GPR_64[] = { // 64-bit registers.
1382 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
1383 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
1384 };
Chris Lattner9f0bc652007-02-25 05:34:32 +00001385 static const unsigned *FPR = GetFPR(Subtarget);
1386
Chris Lattner9a2a4972006-05-17 06:01:33 +00001387 static const unsigned VR[] = {
1388 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
1389 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
1390 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00001391 const unsigned NumGPRs = sizeof(GPR_32)/sizeof(GPR_32[0]);
Chris Lattner9f0bc652007-02-25 05:34:32 +00001392 const unsigned NumFPRs = isMachoABI ? 13 : 10;
Chris Lattner9a2a4972006-05-17 06:01:33 +00001393 const unsigned NumVRs = sizeof( VR)/sizeof( VR[0]);
1394
Chris Lattnerc91a4752006-06-26 22:48:35 +00001395 const unsigned *GPR = isPPC64 ? GPR_64 : GPR_32;
1396
Chris Lattner9a2a4972006-05-17 06:01:33 +00001397 std::vector<std::pair<unsigned, SDOperand> > RegsToPass;
Chris Lattnere2199452006-08-11 17:38:39 +00001398 SmallVector<SDOperand, 8> MemOpChains;
Evan Cheng4360bdc2006-05-25 00:57:32 +00001399 for (unsigned i = 0; i != NumOps; ++i) {
Chris Lattner9f0bc652007-02-25 05:34:32 +00001400 bool inMem = false;
Evan Cheng4360bdc2006-05-25 00:57:32 +00001401 SDOperand Arg = Op.getOperand(5+2*i);
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001402
1403 // PtrOff will be used to store the current argument to the stack if a
1404 // register cannot be found for it.
1405 SDOperand PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
Chris Lattnerc91a4752006-06-26 22:48:35 +00001406 PtrOff = DAG.getNode(ISD::ADD, PtrVT, StackPtr, PtrOff);
1407
1408 // On PPC64, promote integers to 64-bit values.
1409 if (isPPC64 && Arg.getValueType() == MVT::i32) {
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001410 unsigned Flags = cast<ConstantSDNode>(Op.getOperand(5+2*i+1))->getValue();
1411 unsigned ExtOp = (Flags & 1) ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
1412
Chris Lattnerc91a4752006-06-26 22:48:35 +00001413 Arg = DAG.getNode(ExtOp, MVT::i64, Arg);
1414 }
1415
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001416 switch (Arg.getValueType()) {
1417 default: assert(0 && "Unexpected ValueType for argument!");
1418 case MVT::i32:
Chris Lattnerc91a4752006-06-26 22:48:35 +00001419 case MVT::i64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00001420 if (GPR_idx != NumGPRs) {
1421 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001422 } else {
Evan Cheng8b2794a2006-10-13 21:14:26 +00001423 MemOpChains.push_back(DAG.getStore(Chain, Arg, PtrOff, NULL, 0));
Chris Lattner9f0bc652007-02-25 05:34:32 +00001424 inMem = true;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001425 }
Chris Lattner9f0bc652007-02-25 05:34:32 +00001426 if (inMem || isMachoABI) ArgOffset += PtrByteSize;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001427 break;
1428 case MVT::f32:
1429 case MVT::f64:
Chris Lattner4ddf7a42007-02-25 20:01:40 +00001430 if (isVarArg) {
Jim Laskeyfbb74e62006-12-01 16:30:47 +00001431 // Float varargs need to be promoted to double.
1432 if (Arg.getValueType() == MVT::f32)
1433 Arg = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Arg);
1434 }
1435
Chris Lattner9a2a4972006-05-17 06:01:33 +00001436 if (FPR_idx != NumFPRs) {
1437 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
1438
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001439 if (isVarArg) {
Evan Cheng8b2794a2006-10-13 21:14:26 +00001440 SDOperand Store = DAG.getStore(Chain, Arg, PtrOff, NULL, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00001441 MemOpChains.push_back(Store);
1442
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001443 // Float varargs are always shadowed in available integer registers
Chris Lattner9a2a4972006-05-17 06:01:33 +00001444 if (GPR_idx != NumGPRs) {
Evan Cheng466685d2006-10-09 20:57:25 +00001445 SDOperand Load = DAG.getLoad(PtrVT, Store, PtrOff, NULL, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00001446 MemOpChains.push_back(Load.getValue(1));
Chris Lattner9f0bc652007-02-25 05:34:32 +00001447 if (isMachoABI) RegsToPass.push_back(std::make_pair(GPR[GPR_idx++],
1448 Load));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001449 }
Jim Laskeyfbb74e62006-12-01 16:30:47 +00001450 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 && !isPPC64){
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001451 SDOperand ConstFour = DAG.getConstant(4, PtrOff.getValueType());
Chris Lattnerc91a4752006-06-26 22:48:35 +00001452 PtrOff = DAG.getNode(ISD::ADD, PtrVT, PtrOff, ConstFour);
Evan Cheng466685d2006-10-09 20:57:25 +00001453 SDOperand Load = DAG.getLoad(PtrVT, Store, PtrOff, NULL, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00001454 MemOpChains.push_back(Load.getValue(1));
Chris Lattner9f0bc652007-02-25 05:34:32 +00001455 if (isMachoABI) RegsToPass.push_back(std::make_pair(GPR[GPR_idx++],
1456 Load));
Chris Lattnerabde4602006-05-16 22:56:08 +00001457 }
1458 } else {
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001459 // If we have any FPRs remaining, we may also have GPRs remaining.
1460 // Args passed in FPRs consume either 1 (f32) or 2 (f64) available
1461 // GPRs.
Chris Lattner9f0bc652007-02-25 05:34:32 +00001462 if (isMachoABI) {
1463 if (GPR_idx != NumGPRs)
1464 ++GPR_idx;
1465 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 &&
1466 !isPPC64) // PPC64 has 64-bit GPR's obviously :)
1467 ++GPR_idx;
1468 }
Chris Lattnerabde4602006-05-16 22:56:08 +00001469 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001470 } else {
Evan Cheng8b2794a2006-10-13 21:14:26 +00001471 MemOpChains.push_back(DAG.getStore(Chain, Arg, PtrOff, NULL, 0));
Chris Lattner9f0bc652007-02-25 05:34:32 +00001472 inMem = true;
Chris Lattnerabde4602006-05-16 22:56:08 +00001473 }
Chris Lattner9f0bc652007-02-25 05:34:32 +00001474 if (inMem || isMachoABI) {
1475 if (isPPC64)
1476 ArgOffset += 8;
1477 else
1478 ArgOffset += Arg.getValueType() == MVT::f32 ? 4 : 8;
1479 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001480 break;
1481 case MVT::v4f32:
1482 case MVT::v4i32:
1483 case MVT::v8i16:
1484 case MVT::v16i8:
1485 assert(!isVarArg && "Don't support passing vectors to varargs yet!");
Chris Lattner9a2a4972006-05-17 06:01:33 +00001486 assert(VR_idx != NumVRs &&
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001487 "Don't support passing more than 12 vector args yet!");
Chris Lattner9a2a4972006-05-17 06:01:33 +00001488 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001489 break;
Chris Lattnerabde4602006-05-16 22:56:08 +00001490 }
Chris Lattnerabde4602006-05-16 22:56:08 +00001491 }
Chris Lattner9a2a4972006-05-17 06:01:33 +00001492 if (!MemOpChains.empty())
Chris Lattnere2199452006-08-11 17:38:39 +00001493 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
1494 &MemOpChains[0], MemOpChains.size());
Chris Lattnerabde4602006-05-16 22:56:08 +00001495
Chris Lattner9a2a4972006-05-17 06:01:33 +00001496 // Build a sequence of copy-to-reg nodes chained together with token chain
1497 // and flag operands which copy the outgoing args into the appropriate regs.
1498 SDOperand InFlag;
1499 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1500 Chain = DAG.getCopyToReg(Chain, RegsToPass[i].first, RegsToPass[i].second,
1501 InFlag);
1502 InFlag = Chain.getValue(1);
1503 }
Chris Lattner9f0bc652007-02-25 05:34:32 +00001504
1505 // With the ELF ABI, set CR6 to true if this is a vararg call.
1506 if (isVarArg && !isMachoABI) {
1507 SDOperand SetCR(DAG.getTargetNode(PPC::SETCR, MVT::i32), 0);
1508 Chain = DAG.getCopyToReg(Chain, PPC::CR6, SetCR, InFlag);
1509 InFlag = Chain.getValue(1);
1510 }
1511
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001512 std::vector<MVT::ValueType> NodeTys;
Chris Lattner4a45abf2006-06-10 01:14:28 +00001513 NodeTys.push_back(MVT::Other); // Returns a chain
1514 NodeTys.push_back(MVT::Flag); // Returns a flag for retval copy to use.
1515
Chris Lattner79e490a2006-08-11 17:18:05 +00001516 SmallVector<SDOperand, 8> Ops;
Nicolas Geoffray63f8fb12007-02-27 13:01:19 +00001517 unsigned CallOpc = isMachoABI? PPCISD::CALL_Macho : PPCISD::CALL_ELF;
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001518
1519 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
1520 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
1521 // node so that legalize doesn't hack it.
Chris Lattnerabde4602006-05-16 22:56:08 +00001522 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
Chris Lattner9a2a4972006-05-17 06:01:33 +00001523 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), Callee.getValueType());
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001524 else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee))
1525 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), Callee.getValueType());
1526 else if (SDNode *Dest = isBLACompatibleAddress(Callee, DAG))
1527 // If this is an absolute destination address, use the munged value.
1528 Callee = SDOperand(Dest, 0);
1529 else {
1530 // Otherwise, this is an indirect call. We have to use a MTCTR/BCTRL pair
1531 // to do the call, we can't use PPCISD::CALL.
Chris Lattner79e490a2006-08-11 17:18:05 +00001532 SDOperand MTCTROps[] = {Chain, Callee, InFlag};
1533 Chain = DAG.getNode(PPCISD::MTCTR, NodeTys, MTCTROps, 2+(InFlag.Val!=0));
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001534 InFlag = Chain.getValue(1);
1535
1536 // Copy the callee address into R12 on darwin.
Chris Lattner9f0bc652007-02-25 05:34:32 +00001537 if (isMachoABI) {
1538 Chain = DAG.getCopyToReg(Chain, PPC::R12, Callee, InFlag);
1539 InFlag = Chain.getValue(1);
1540 }
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001541
1542 NodeTys.clear();
1543 NodeTys.push_back(MVT::Other);
1544 NodeTys.push_back(MVT::Flag);
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001545 Ops.push_back(Chain);
Chris Lattner9f0bc652007-02-25 05:34:32 +00001546 CallOpc = isMachoABI ? PPCISD::BCTRL_Macho : PPCISD::BCTRL_ELF;
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001547 Callee.Val = 0;
1548 }
Chris Lattner9a2a4972006-05-17 06:01:33 +00001549
Chris Lattner4a45abf2006-06-10 01:14:28 +00001550 // If this is a direct call, pass the chain and the callee.
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001551 if (Callee.Val) {
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001552 Ops.push_back(Chain);
1553 Ops.push_back(Callee);
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001554 }
Chris Lattnerabde4602006-05-16 22:56:08 +00001555
Chris Lattner4a45abf2006-06-10 01:14:28 +00001556 // Add argument registers to the end of the list so that they are known live
1557 // into the call.
1558 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1559 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1560 RegsToPass[i].second.getValueType()));
1561
1562 if (InFlag.Val)
1563 Ops.push_back(InFlag);
Chris Lattner79e490a2006-08-11 17:18:05 +00001564 Chain = DAG.getNode(CallOpc, NodeTys, &Ops[0], Ops.size());
Chris Lattner4a45abf2006-06-10 01:14:28 +00001565 InFlag = Chain.getValue(1);
1566
Chris Lattner79e490a2006-08-11 17:18:05 +00001567 SDOperand ResultVals[3];
1568 unsigned NumResults = 0;
Chris Lattner9a2a4972006-05-17 06:01:33 +00001569 NodeTys.clear();
1570
1571 // If the call has results, copy the values out of the ret val registers.
1572 switch (Op.Val->getValueType(0)) {
1573 default: assert(0 && "Unexpected ret value!");
1574 case MVT::Other: break;
1575 case MVT::i32:
1576 if (Op.Val->getValueType(1) == MVT::i32) {
1577 Chain = DAG.getCopyFromReg(Chain, PPC::R4, MVT::i32, InFlag).getValue(1);
Chris Lattner79e490a2006-08-11 17:18:05 +00001578 ResultVals[0] = Chain.getValue(0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00001579 Chain = DAG.getCopyFromReg(Chain, PPC::R3, MVT::i32,
1580 Chain.getValue(2)).getValue(1);
Chris Lattner79e490a2006-08-11 17:18:05 +00001581 ResultVals[1] = Chain.getValue(0);
1582 NumResults = 2;
Chris Lattner9a2a4972006-05-17 06:01:33 +00001583 NodeTys.push_back(MVT::i32);
1584 } else {
1585 Chain = DAG.getCopyFromReg(Chain, PPC::R3, MVT::i32, InFlag).getValue(1);
Chris Lattner79e490a2006-08-11 17:18:05 +00001586 ResultVals[0] = Chain.getValue(0);
1587 NumResults = 1;
Chris Lattner9a2a4972006-05-17 06:01:33 +00001588 }
1589 NodeTys.push_back(MVT::i32);
1590 break;
Chris Lattnerc91a4752006-06-26 22:48:35 +00001591 case MVT::i64:
1592 Chain = DAG.getCopyFromReg(Chain, PPC::X3, MVT::i64, InFlag).getValue(1);
Chris Lattner79e490a2006-08-11 17:18:05 +00001593 ResultVals[0] = Chain.getValue(0);
1594 NumResults = 1;
Chris Lattnerc91a4752006-06-26 22:48:35 +00001595 NodeTys.push_back(MVT::i64);
1596 break;
Chris Lattner9a2a4972006-05-17 06:01:33 +00001597 case MVT::f32:
1598 case MVT::f64:
1599 Chain = DAG.getCopyFromReg(Chain, PPC::F1, Op.Val->getValueType(0),
1600 InFlag).getValue(1);
Chris Lattner79e490a2006-08-11 17:18:05 +00001601 ResultVals[0] = Chain.getValue(0);
1602 NumResults = 1;
Chris Lattner9a2a4972006-05-17 06:01:33 +00001603 NodeTys.push_back(Op.Val->getValueType(0));
1604 break;
1605 case MVT::v4f32:
1606 case MVT::v4i32:
1607 case MVT::v8i16:
1608 case MVT::v16i8:
1609 Chain = DAG.getCopyFromReg(Chain, PPC::V2, Op.Val->getValueType(0),
1610 InFlag).getValue(1);
Chris Lattner79e490a2006-08-11 17:18:05 +00001611 ResultVals[0] = Chain.getValue(0);
1612 NumResults = 1;
Chris Lattner9a2a4972006-05-17 06:01:33 +00001613 NodeTys.push_back(Op.Val->getValueType(0));
1614 break;
1615 }
1616
Chris Lattnerabde4602006-05-16 22:56:08 +00001617 Chain = DAG.getNode(ISD::CALLSEQ_END, MVT::Other, Chain,
Chris Lattnerc91a4752006-06-26 22:48:35 +00001618 DAG.getConstant(NumBytes, PtrVT));
Chris Lattner9a2a4972006-05-17 06:01:33 +00001619 NodeTys.push_back(MVT::Other);
Chris Lattnerabde4602006-05-16 22:56:08 +00001620
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001621 // If the function returns void, just return the chain.
Chris Lattnerf6e190f2006-08-12 07:20:05 +00001622 if (NumResults == 0)
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001623 return Chain;
1624
1625 // Otherwise, merge everything together with a MERGE_VALUES node.
Chris Lattner79e490a2006-08-11 17:18:05 +00001626 ResultVals[NumResults++] = Chain;
1627 SDOperand Res = DAG.getNode(ISD::MERGE_VALUES, NodeTys,
1628 ResultVals, NumResults);
Chris Lattnerabde4602006-05-16 22:56:08 +00001629 return Res.getValue(Op.ResNo);
1630}
1631
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00001632static SDOperand LowerRET(SDOperand Op, SelectionDAG &DAG, TargetMachine &TM) {
1633 SmallVector<CCValAssign, 16> RVLocs;
1634 unsigned CC = DAG.getMachineFunction().getFunction()->getCallingConv();
1635 CCState CCInfo(CC, TM, RVLocs);
1636 CCInfo.AnalyzeReturn(Op.Val, RetCC_PPC);
1637
1638 // If this is the first return lowered for this function, add the regs to the
1639 // liveout set for the function.
1640 if (DAG.getMachineFunction().liveout_empty()) {
1641 for (unsigned i = 0; i != RVLocs.size(); ++i)
1642 DAG.getMachineFunction().addLiveOut(RVLocs[i].getLocReg());
1643 }
1644
Chris Lattnercaddd442007-02-26 19:44:02 +00001645 SDOperand Chain = Op.getOperand(0);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00001646 SDOperand Flag;
1647
1648 // Copy the result values into the output registers.
1649 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1650 CCValAssign &VA = RVLocs[i];
1651 assert(VA.isRegLoc() && "Can only return in registers!");
1652 Chain = DAG.getCopyToReg(Chain, VA.getLocReg(), Op.getOperand(i*2+1), Flag);
1653 Flag = Chain.getValue(1);
1654 }
1655
1656 if (Flag.Val)
1657 return DAG.getNode(PPCISD::RET_FLAG, MVT::Other, Chain, Flag);
1658 else
Chris Lattnercaddd442007-02-26 19:44:02 +00001659 return DAG.getNode(PPCISD::RET_FLAG, MVT::Other, Chain);
Chris Lattner1a635d62006-04-14 06:01:58 +00001660}
1661
Jim Laskeyefc7e522006-12-04 22:04:42 +00001662static SDOperand LowerSTACKRESTORE(SDOperand Op, SelectionDAG &DAG,
1663 const PPCSubtarget &Subtarget) {
1664 // When we pop the dynamic allocation we need to restore the SP link.
1665
1666 // Get the corect type for pointers.
1667 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1668
1669 // Construct the stack pointer operand.
1670 bool IsPPC64 = Subtarget.isPPC64();
1671 unsigned SP = IsPPC64 ? PPC::X1 : PPC::R1;
1672 SDOperand StackPtr = DAG.getRegister(SP, PtrVT);
1673
1674 // Get the operands for the STACKRESTORE.
1675 SDOperand Chain = Op.getOperand(0);
1676 SDOperand SaveSP = Op.getOperand(1);
1677
1678 // Load the old link SP.
1679 SDOperand LoadLinkSP = DAG.getLoad(PtrVT, Chain, StackPtr, NULL, 0);
1680
1681 // Restore the stack pointer.
1682 Chain = DAG.getCopyToReg(LoadLinkSP.getValue(1), SP, SaveSP);
1683
1684 // Store the old link SP.
1685 return DAG.getStore(Chain, LoadLinkSP, StackPtr, NULL, 0);
1686}
1687
Jim Laskey2f616bf2006-11-16 22:43:37 +00001688static SDOperand LowerDYNAMIC_STACKALLOC(SDOperand Op, SelectionDAG &DAG,
1689 const PPCSubtarget &Subtarget) {
1690 MachineFunction &MF = DAG.getMachineFunction();
1691 bool IsPPC64 = Subtarget.isPPC64();
Chris Lattner9f0bc652007-02-25 05:34:32 +00001692 bool isMachoABI = Subtarget.isMachoABI();
Jim Laskey2f616bf2006-11-16 22:43:37 +00001693
1694 // Get current frame pointer save index. The users of this index will be
1695 // primarily DYNALLOC instructions.
1696 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
1697 int FPSI = FI->getFramePointerSaveIndex();
Chris Lattner9f0bc652007-02-25 05:34:32 +00001698
Jim Laskey2f616bf2006-11-16 22:43:37 +00001699 // If the frame pointer save index hasn't been defined yet.
1700 if (!FPSI) {
1701 // Find out what the fix offset of the frame pointer save area.
Chris Lattner9f0bc652007-02-25 05:34:32 +00001702 int FPOffset = PPCFrameInfo::getFramePointerSaveOffset(IsPPC64, isMachoABI);
1703
Jim Laskey2f616bf2006-11-16 22:43:37 +00001704 // Allocate the frame index for frame pointer save area.
Chris Lattner9f0bc652007-02-25 05:34:32 +00001705 FPSI = MF.getFrameInfo()->CreateFixedObject(IsPPC64? 8 : 4, FPOffset);
Jim Laskey2f616bf2006-11-16 22:43:37 +00001706 // Save the result.
1707 FI->setFramePointerSaveIndex(FPSI);
1708 }
1709
1710 // Get the inputs.
1711 SDOperand Chain = Op.getOperand(0);
1712 SDOperand Size = Op.getOperand(1);
1713
1714 // Get the corect type for pointers.
1715 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1716 // Negate the size.
1717 SDOperand NegSize = DAG.getNode(ISD::SUB, PtrVT,
1718 DAG.getConstant(0, PtrVT), Size);
1719 // Construct a node for the frame pointer save index.
1720 SDOperand FPSIdx = DAG.getFrameIndex(FPSI, PtrVT);
1721 // Build a DYNALLOC node.
1722 SDOperand Ops[3] = { Chain, NegSize, FPSIdx };
1723 SDVTList VTs = DAG.getVTList(PtrVT, MVT::Other);
1724 return DAG.getNode(PPCISD::DYNALLOC, VTs, Ops, 3);
1725}
1726
1727
Chris Lattner1a635d62006-04-14 06:01:58 +00001728/// LowerSELECT_CC - Lower floating point select_cc's into fsel instruction when
1729/// possible.
1730static SDOperand LowerSELECT_CC(SDOperand Op, SelectionDAG &DAG) {
1731 // Not FP? Not a fsel.
1732 if (!MVT::isFloatingPoint(Op.getOperand(0).getValueType()) ||
1733 !MVT::isFloatingPoint(Op.getOperand(2).getValueType()))
1734 return SDOperand();
1735
1736 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
1737
1738 // Cannot handle SETEQ/SETNE.
1739 if (CC == ISD::SETEQ || CC == ISD::SETNE) return SDOperand();
1740
1741 MVT::ValueType ResVT = Op.getValueType();
1742 MVT::ValueType CmpVT = Op.getOperand(0).getValueType();
1743 SDOperand LHS = Op.getOperand(0), RHS = Op.getOperand(1);
1744 SDOperand TV = Op.getOperand(2), FV = Op.getOperand(3);
1745
1746 // If the RHS of the comparison is a 0.0, we don't need to do the
1747 // subtraction at all.
1748 if (isFloatingPointZero(RHS))
1749 switch (CC) {
1750 default: break; // SETUO etc aren't handled by fsel.
1751 case ISD::SETULT:
Chris Lattner57340122006-05-24 00:06:44 +00001752 case ISD::SETOLT:
Chris Lattner1a635d62006-04-14 06:01:58 +00001753 case ISD::SETLT:
1754 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
1755 case ISD::SETUGE:
Chris Lattner57340122006-05-24 00:06:44 +00001756 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00001757 case ISD::SETGE:
1758 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
1759 LHS = DAG.getNode(ISD::FP_EXTEND, MVT::f64, LHS);
1760 return DAG.getNode(PPCISD::FSEL, ResVT, LHS, TV, FV);
1761 case ISD::SETUGT:
Chris Lattner57340122006-05-24 00:06:44 +00001762 case ISD::SETOGT:
Chris Lattner1a635d62006-04-14 06:01:58 +00001763 case ISD::SETGT:
1764 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
1765 case ISD::SETULE:
Chris Lattner57340122006-05-24 00:06:44 +00001766 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00001767 case ISD::SETLE:
1768 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
1769 LHS = DAG.getNode(ISD::FP_EXTEND, MVT::f64, LHS);
1770 return DAG.getNode(PPCISD::FSEL, ResVT,
1771 DAG.getNode(ISD::FNEG, MVT::f64, LHS), TV, FV);
1772 }
1773
1774 SDOperand Cmp;
1775 switch (CC) {
1776 default: break; // SETUO etc aren't handled by fsel.
1777 case ISD::SETULT:
Chris Lattner57340122006-05-24 00:06:44 +00001778 case ISD::SETOLT:
Chris Lattner1a635d62006-04-14 06:01:58 +00001779 case ISD::SETLT:
1780 Cmp = DAG.getNode(ISD::FSUB, CmpVT, LHS, RHS);
1781 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
1782 Cmp = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Cmp);
1783 return DAG.getNode(PPCISD::FSEL, ResVT, Cmp, FV, TV);
1784 case ISD::SETUGE:
Chris Lattner57340122006-05-24 00:06:44 +00001785 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00001786 case ISD::SETGE:
1787 Cmp = DAG.getNode(ISD::FSUB, CmpVT, LHS, RHS);
1788 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
1789 Cmp = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Cmp);
1790 return DAG.getNode(PPCISD::FSEL, ResVT, Cmp, TV, FV);
1791 case ISD::SETUGT:
Chris Lattner57340122006-05-24 00:06:44 +00001792 case ISD::SETOGT:
Chris Lattner1a635d62006-04-14 06:01:58 +00001793 case ISD::SETGT:
1794 Cmp = DAG.getNode(ISD::FSUB, CmpVT, RHS, LHS);
1795 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
1796 Cmp = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Cmp);
1797 return DAG.getNode(PPCISD::FSEL, ResVT, Cmp, FV, TV);
1798 case ISD::SETULE:
Chris Lattner57340122006-05-24 00:06:44 +00001799 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00001800 case ISD::SETLE:
1801 Cmp = DAG.getNode(ISD::FSUB, CmpVT, RHS, LHS);
1802 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
1803 Cmp = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Cmp);
1804 return DAG.getNode(PPCISD::FSEL, ResVT, Cmp, TV, FV);
1805 }
1806 return SDOperand();
1807}
1808
1809static SDOperand LowerFP_TO_SINT(SDOperand Op, SelectionDAG &DAG) {
1810 assert(MVT::isFloatingPoint(Op.getOperand(0).getValueType()));
1811 SDOperand Src = Op.getOperand(0);
1812 if (Src.getValueType() == MVT::f32)
1813 Src = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Src);
1814
1815 SDOperand Tmp;
1816 switch (Op.getValueType()) {
1817 default: assert(0 && "Unhandled FP_TO_SINT type in custom expander!");
1818 case MVT::i32:
1819 Tmp = DAG.getNode(PPCISD::FCTIWZ, MVT::f64, Src);
1820 break;
1821 case MVT::i64:
1822 Tmp = DAG.getNode(PPCISD::FCTIDZ, MVT::f64, Src);
1823 break;
1824 }
1825
1826 // Convert the FP value to an int value through memory.
1827 SDOperand Bits = DAG.getNode(ISD::BIT_CONVERT, MVT::i64, Tmp);
1828 if (Op.getValueType() == MVT::i32)
1829 Bits = DAG.getNode(ISD::TRUNCATE, MVT::i32, Bits);
1830 return Bits;
1831}
1832
1833static SDOperand LowerSINT_TO_FP(SDOperand Op, SelectionDAG &DAG) {
1834 if (Op.getOperand(0).getValueType() == MVT::i64) {
1835 SDOperand Bits = DAG.getNode(ISD::BIT_CONVERT, MVT::f64, Op.getOperand(0));
1836 SDOperand FP = DAG.getNode(PPCISD::FCFID, MVT::f64, Bits);
1837 if (Op.getValueType() == MVT::f32)
1838 FP = DAG.getNode(ISD::FP_ROUND, MVT::f32, FP);
1839 return FP;
1840 }
1841
1842 assert(Op.getOperand(0).getValueType() == MVT::i32 &&
1843 "Unhandled SINT_TO_FP type in custom expander!");
1844 // Since we only generate this in 64-bit mode, we can take advantage of
1845 // 64-bit registers. In particular, sign extend the input value into the
1846 // 64-bit register with extsw, store the WHOLE 64-bit value into the stack
1847 // then lfd it and fcfid it.
1848 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
1849 int FrameIdx = FrameInfo->CreateStackObject(8, 8);
Chris Lattner0d72a202006-07-28 16:45:47 +00001850 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1851 SDOperand FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Chris Lattner1a635d62006-04-14 06:01:58 +00001852
1853 SDOperand Ext64 = DAG.getNode(PPCISD::EXTSW_32, MVT::i32,
1854 Op.getOperand(0));
1855
1856 // STD the extended value into the stack slot.
1857 SDOperand Store = DAG.getNode(PPCISD::STD_32, MVT::Other,
1858 DAG.getEntryNode(), Ext64, FIdx,
1859 DAG.getSrcValue(NULL));
1860 // Load the value as a double.
Evan Cheng466685d2006-10-09 20:57:25 +00001861 SDOperand Ld = DAG.getLoad(MVT::f64, Store, FIdx, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00001862
1863 // FCFID it and return it.
1864 SDOperand FP = DAG.getNode(PPCISD::FCFID, MVT::f64, Ld);
1865 if (Op.getValueType() == MVT::f32)
1866 FP = DAG.getNode(ISD::FP_ROUND, MVT::f32, FP);
1867 return FP;
1868}
1869
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00001870static SDOperand LowerSHL_PARTS(SDOperand Op, SelectionDAG &DAG) {
1871 assert(Op.getNumOperands() == 3 && Op.getValueType() == MVT::i32 &&
Chris Lattner1a635d62006-04-14 06:01:58 +00001872 Op.getOperand(1).getValueType() == MVT::i32 && "Unexpected SHL!");
Chris Lattner1a635d62006-04-14 06:01:58 +00001873
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00001874 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00001875 // depend on the PPC behavior for oversized shift amounts.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00001876 SDOperand Lo = Op.getOperand(0);
1877 SDOperand Hi = Op.getOperand(1);
1878 SDOperand Amt = Op.getOperand(2);
Chris Lattner1a635d62006-04-14 06:01:58 +00001879
1880 SDOperand Tmp1 = DAG.getNode(ISD::SUB, MVT::i32,
1881 DAG.getConstant(32, MVT::i32), Amt);
1882 SDOperand Tmp2 = DAG.getNode(PPCISD::SHL, MVT::i32, Hi, Amt);
1883 SDOperand Tmp3 = DAG.getNode(PPCISD::SRL, MVT::i32, Lo, Tmp1);
1884 SDOperand Tmp4 = DAG.getNode(ISD::OR , MVT::i32, Tmp2, Tmp3);
1885 SDOperand Tmp5 = DAG.getNode(ISD::ADD, MVT::i32, Amt,
1886 DAG.getConstant(-32U, MVT::i32));
1887 SDOperand Tmp6 = DAG.getNode(PPCISD::SHL, MVT::i32, Lo, Tmp5);
1888 SDOperand OutHi = DAG.getNode(ISD::OR, MVT::i32, Tmp4, Tmp6);
1889 SDOperand OutLo = DAG.getNode(PPCISD::SHL, MVT::i32, Lo, Amt);
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00001890 SDOperand OutOps[] = { OutLo, OutHi };
1891 return DAG.getNode(ISD::MERGE_VALUES, DAG.getVTList(MVT::i32, MVT::i32),
1892 OutOps, 2);
Chris Lattner1a635d62006-04-14 06:01:58 +00001893}
1894
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00001895static SDOperand LowerSRL_PARTS(SDOperand Op, SelectionDAG &DAG) {
1896 assert(Op.getNumOperands() == 3 && Op.getValueType() == MVT::i32 &&
1897 Op.getOperand(1).getValueType() == MVT::i32 && "Unexpected SRL!");
Chris Lattner1a635d62006-04-14 06:01:58 +00001898
1899 // Otherwise, expand into a bunch of logical ops. Note that these ops
1900 // depend on the PPC behavior for oversized shift amounts.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00001901 SDOperand Lo = Op.getOperand(0);
1902 SDOperand Hi = Op.getOperand(1);
1903 SDOperand Amt = Op.getOperand(2);
Chris Lattner1a635d62006-04-14 06:01:58 +00001904
1905 SDOperand Tmp1 = DAG.getNode(ISD::SUB, MVT::i32,
1906 DAG.getConstant(32, MVT::i32), Amt);
1907 SDOperand Tmp2 = DAG.getNode(PPCISD::SRL, MVT::i32, Lo, Amt);
1908 SDOperand Tmp3 = DAG.getNode(PPCISD::SHL, MVT::i32, Hi, Tmp1);
1909 SDOperand Tmp4 = DAG.getNode(ISD::OR , MVT::i32, Tmp2, Tmp3);
1910 SDOperand Tmp5 = DAG.getNode(ISD::ADD, MVT::i32, Amt,
1911 DAG.getConstant(-32U, MVT::i32));
1912 SDOperand Tmp6 = DAG.getNode(PPCISD::SRL, MVT::i32, Hi, Tmp5);
1913 SDOperand OutLo = DAG.getNode(ISD::OR, MVT::i32, Tmp4, Tmp6);
1914 SDOperand OutHi = DAG.getNode(PPCISD::SRL, MVT::i32, Hi, Amt);
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00001915 SDOperand OutOps[] = { OutLo, OutHi };
1916 return DAG.getNode(ISD::MERGE_VALUES, DAG.getVTList(MVT::i32, MVT::i32),
1917 OutOps, 2);
Chris Lattner1a635d62006-04-14 06:01:58 +00001918}
1919
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00001920static SDOperand LowerSRA_PARTS(SDOperand Op, SelectionDAG &DAG) {
1921 assert(Op.getNumOperands() == 3 && Op.getValueType() == MVT::i32 &&
Chris Lattner1a635d62006-04-14 06:01:58 +00001922 Op.getOperand(1).getValueType() == MVT::i32 && "Unexpected SRA!");
Chris Lattner1a635d62006-04-14 06:01:58 +00001923
1924 // Otherwise, expand into a bunch of logical ops, followed by a select_cc.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00001925 SDOperand Lo = Op.getOperand(0);
1926 SDOperand Hi = Op.getOperand(1);
1927 SDOperand Amt = Op.getOperand(2);
Chris Lattner1a635d62006-04-14 06:01:58 +00001928
1929 SDOperand Tmp1 = DAG.getNode(ISD::SUB, MVT::i32,
1930 DAG.getConstant(32, MVT::i32), Amt);
1931 SDOperand Tmp2 = DAG.getNode(PPCISD::SRL, MVT::i32, Lo, Amt);
1932 SDOperand Tmp3 = DAG.getNode(PPCISD::SHL, MVT::i32, Hi, Tmp1);
1933 SDOperand Tmp4 = DAG.getNode(ISD::OR , MVT::i32, Tmp2, Tmp3);
1934 SDOperand Tmp5 = DAG.getNode(ISD::ADD, MVT::i32, Amt,
1935 DAG.getConstant(-32U, MVT::i32));
1936 SDOperand Tmp6 = DAG.getNode(PPCISD::SRA, MVT::i32, Hi, Tmp5);
1937 SDOperand OutHi = DAG.getNode(PPCISD::SRA, MVT::i32, Hi, Amt);
1938 SDOperand OutLo = DAG.getSelectCC(Tmp5, DAG.getConstant(0, MVT::i32),
1939 Tmp4, Tmp6, ISD::SETLE);
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00001940 SDOperand OutOps[] = { OutLo, OutHi };
1941 return DAG.getNode(ISD::MERGE_VALUES, DAG.getVTList(MVT::i32, MVT::i32),
1942 OutOps, 2);
Chris Lattner1a635d62006-04-14 06:01:58 +00001943}
1944
1945//===----------------------------------------------------------------------===//
1946// Vector related lowering.
1947//
1948
Chris Lattnerac225ca2006-04-12 19:07:14 +00001949// If this is a vector of constants or undefs, get the bits. A bit in
1950// UndefBits is set if the corresponding element of the vector is an
1951// ISD::UNDEF value. For undefs, the corresponding VectorBits values are
1952// zero. Return true if this is not an array of constants, false if it is.
1953//
Chris Lattnerac225ca2006-04-12 19:07:14 +00001954static bool GetConstantBuildVectorBits(SDNode *BV, uint64_t VectorBits[2],
1955 uint64_t UndefBits[2]) {
1956 // Start with zero'd results.
1957 VectorBits[0] = VectorBits[1] = UndefBits[0] = UndefBits[1] = 0;
1958
1959 unsigned EltBitSize = MVT::getSizeInBits(BV->getOperand(0).getValueType());
1960 for (unsigned i = 0, e = BV->getNumOperands(); i != e; ++i) {
1961 SDOperand OpVal = BV->getOperand(i);
1962
1963 unsigned PartNo = i >= e/2; // In the upper 128 bits?
Chris Lattnerb17f1672006-04-16 01:01:29 +00001964 unsigned SlotNo = e/2 - (i & (e/2-1))-1; // Which subpiece of the uint64_t.
Chris Lattnerac225ca2006-04-12 19:07:14 +00001965
1966 uint64_t EltBits = 0;
1967 if (OpVal.getOpcode() == ISD::UNDEF) {
1968 uint64_t EltUndefBits = ~0U >> (32-EltBitSize);
1969 UndefBits[PartNo] |= EltUndefBits << (SlotNo*EltBitSize);
1970 continue;
1971 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
1972 EltBits = CN->getValue() & (~0U >> (32-EltBitSize));
1973 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
1974 assert(CN->getValueType(0) == MVT::f32 &&
1975 "Only one legal FP vector type!");
1976 EltBits = FloatToBits(CN->getValue());
1977 } else {
1978 // Nonconstant element.
1979 return true;
1980 }
1981
1982 VectorBits[PartNo] |= EltBits << (SlotNo*EltBitSize);
1983 }
1984
1985 //printf("%llx %llx %llx %llx\n",
1986 // VectorBits[0], VectorBits[1], UndefBits[0], UndefBits[1]);
1987 return false;
1988}
Chris Lattneref819f82006-03-20 06:33:01 +00001989
Chris Lattnerb17f1672006-04-16 01:01:29 +00001990// If this is a splat (repetition) of a value across the whole vector, return
1991// the smallest size that splats it. For example, "0x01010101010101..." is a
1992// splat of 0x01, 0x0101, and 0x01010101. We return SplatBits = 0x01 and
1993// SplatSize = 1 byte.
1994static bool isConstantSplat(const uint64_t Bits128[2],
1995 const uint64_t Undef128[2],
1996 unsigned &SplatBits, unsigned &SplatUndef,
1997 unsigned &SplatSize) {
1998
1999 // Don't let undefs prevent splats from matching. See if the top 64-bits are
2000 // the same as the lower 64-bits, ignoring undefs.
2001 if ((Bits128[0] & ~Undef128[1]) != (Bits128[1] & ~Undef128[0]))
2002 return false; // Can't be a splat if two pieces don't match.
2003
2004 uint64_t Bits64 = Bits128[0] | Bits128[1];
2005 uint64_t Undef64 = Undef128[0] & Undef128[1];
2006
2007 // Check that the top 32-bits are the same as the lower 32-bits, ignoring
2008 // undefs.
2009 if ((Bits64 & (~Undef64 >> 32)) != ((Bits64 >> 32) & ~Undef64))
2010 return false; // Can't be a splat if two pieces don't match.
2011
2012 uint32_t Bits32 = uint32_t(Bits64) | uint32_t(Bits64 >> 32);
2013 uint32_t Undef32 = uint32_t(Undef64) & uint32_t(Undef64 >> 32);
2014
2015 // If the top 16-bits are different than the lower 16-bits, ignoring
2016 // undefs, we have an i32 splat.
2017 if ((Bits32 & (~Undef32 >> 16)) != ((Bits32 >> 16) & ~Undef32)) {
2018 SplatBits = Bits32;
2019 SplatUndef = Undef32;
2020 SplatSize = 4;
2021 return true;
2022 }
2023
2024 uint16_t Bits16 = uint16_t(Bits32) | uint16_t(Bits32 >> 16);
2025 uint16_t Undef16 = uint16_t(Undef32) & uint16_t(Undef32 >> 16);
2026
2027 // If the top 8-bits are different than the lower 8-bits, ignoring
2028 // undefs, we have an i16 splat.
2029 if ((Bits16 & (uint16_t(~Undef16) >> 8)) != ((Bits16 >> 8) & ~Undef16)) {
2030 SplatBits = Bits16;
2031 SplatUndef = Undef16;
2032 SplatSize = 2;
2033 return true;
2034 }
2035
2036 // Otherwise, we have an 8-bit splat.
2037 SplatBits = uint8_t(Bits16) | uint8_t(Bits16 >> 8);
2038 SplatUndef = uint8_t(Undef16) & uint8_t(Undef16 >> 8);
2039 SplatSize = 1;
2040 return true;
2041}
2042
Chris Lattner4a998b92006-04-17 06:00:21 +00002043/// BuildSplatI - Build a canonical splati of Val with an element size of
2044/// SplatSize. Cast the result to VT.
2045static SDOperand BuildSplatI(int Val, unsigned SplatSize, MVT::ValueType VT,
2046 SelectionDAG &DAG) {
2047 assert(Val >= -16 && Val <= 15 && "vsplti is out of range!");
Chris Lattner70fa4932006-12-01 01:45:39 +00002048
Chris Lattner4a998b92006-04-17 06:00:21 +00002049 static const MVT::ValueType VTys[] = { // canonical VT to use for each size.
2050 MVT::v16i8, MVT::v8i16, MVT::Other, MVT::v4i32
2051 };
Chris Lattner70fa4932006-12-01 01:45:39 +00002052
2053 MVT::ValueType ReqVT = VT != MVT::Other ? VT : VTys[SplatSize-1];
2054
2055 // Force vspltis[hw] -1 to vspltisb -1 to canonicalize.
2056 if (Val == -1)
2057 SplatSize = 1;
2058
Chris Lattner4a998b92006-04-17 06:00:21 +00002059 MVT::ValueType CanonicalVT = VTys[SplatSize-1];
2060
2061 // Build a canonical splat for this value.
2062 SDOperand Elt = DAG.getConstant(Val, MVT::getVectorBaseType(CanonicalVT));
Chris Lattnere2199452006-08-11 17:38:39 +00002063 SmallVector<SDOperand, 8> Ops;
2064 Ops.assign(MVT::getVectorNumElements(CanonicalVT), Elt);
2065 SDOperand Res = DAG.getNode(ISD::BUILD_VECTOR, CanonicalVT,
2066 &Ops[0], Ops.size());
Chris Lattner70fa4932006-12-01 01:45:39 +00002067 return DAG.getNode(ISD::BIT_CONVERT, ReqVT, Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00002068}
2069
Chris Lattnere7c768e2006-04-18 03:24:30 +00002070/// BuildIntrinsicOp - Return a binary operator intrinsic node with the
Chris Lattner6876e662006-04-17 06:58:41 +00002071/// specified intrinsic ID.
Chris Lattnere7c768e2006-04-18 03:24:30 +00002072static SDOperand BuildIntrinsicOp(unsigned IID, SDOperand LHS, SDOperand RHS,
2073 SelectionDAG &DAG,
2074 MVT::ValueType DestVT = MVT::Other) {
2075 if (DestVT == MVT::Other) DestVT = LHS.getValueType();
2076 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DestVT,
Chris Lattner6876e662006-04-17 06:58:41 +00002077 DAG.getConstant(IID, MVT::i32), LHS, RHS);
2078}
2079
Chris Lattnere7c768e2006-04-18 03:24:30 +00002080/// BuildIntrinsicOp - Return a ternary operator intrinsic node with the
2081/// specified intrinsic ID.
2082static SDOperand BuildIntrinsicOp(unsigned IID, SDOperand Op0, SDOperand Op1,
2083 SDOperand Op2, SelectionDAG &DAG,
2084 MVT::ValueType DestVT = MVT::Other) {
2085 if (DestVT == MVT::Other) DestVT = Op0.getValueType();
2086 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DestVT,
2087 DAG.getConstant(IID, MVT::i32), Op0, Op1, Op2);
2088}
2089
2090
Chris Lattnerbdd558c2006-04-17 17:55:10 +00002091/// BuildVSLDOI - Return a VECTOR_SHUFFLE that is a vsldoi of the specified
2092/// amount. The result has the specified value type.
2093static SDOperand BuildVSLDOI(SDOperand LHS, SDOperand RHS, unsigned Amt,
2094 MVT::ValueType VT, SelectionDAG &DAG) {
2095 // Force LHS/RHS to be the right type.
2096 LHS = DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, LHS);
2097 RHS = DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, RHS);
2098
Chris Lattnere2199452006-08-11 17:38:39 +00002099 SDOperand Ops[16];
Chris Lattnerbdd558c2006-04-17 17:55:10 +00002100 for (unsigned i = 0; i != 16; ++i)
Chris Lattnere2199452006-08-11 17:38:39 +00002101 Ops[i] = DAG.getConstant(i+Amt, MVT::i32);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00002102 SDOperand T = DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v16i8, LHS, RHS,
Chris Lattnere2199452006-08-11 17:38:39 +00002103 DAG.getNode(ISD::BUILD_VECTOR, MVT::v16i8, Ops,16));
Chris Lattnerbdd558c2006-04-17 17:55:10 +00002104 return DAG.getNode(ISD::BIT_CONVERT, VT, T);
2105}
2106
Chris Lattnerf1b47082006-04-14 05:19:18 +00002107// If this is a case we can't handle, return null and let the default
2108// expansion code take care of it. If we CAN select this case, and if it
2109// selects to a single instruction, return Op. Otherwise, if we can codegen
2110// this case more efficiently than a constant pool load, lower it to the
2111// sequence of ops that should be used.
2112static SDOperand LowerBUILD_VECTOR(SDOperand Op, SelectionDAG &DAG) {
2113 // If this is a vector of constants or undefs, get the bits. A bit in
2114 // UndefBits is set if the corresponding element of the vector is an
2115 // ISD::UNDEF value. For undefs, the corresponding VectorBits values are
2116 // zero.
2117 uint64_t VectorBits[2];
2118 uint64_t UndefBits[2];
2119 if (GetConstantBuildVectorBits(Op.Val, VectorBits, UndefBits))
2120 return SDOperand(); // Not a constant vector.
2121
Chris Lattnerb17f1672006-04-16 01:01:29 +00002122 // If this is a splat (repetition) of a value across the whole vector, return
2123 // the smallest size that splats it. For example, "0x01010101010101..." is a
2124 // splat of 0x01, 0x0101, and 0x01010101. We return SplatBits = 0x01 and
2125 // SplatSize = 1 byte.
2126 unsigned SplatBits, SplatUndef, SplatSize;
2127 if (isConstantSplat(VectorBits, UndefBits, SplatBits, SplatUndef, SplatSize)){
2128 bool HasAnyUndefs = (UndefBits[0] | UndefBits[1]) != 0;
2129
2130 // First, handle single instruction cases.
2131
2132 // All zeros?
2133 if (SplatBits == 0) {
2134 // Canonicalize all zero vectors to be v4i32.
2135 if (Op.getValueType() != MVT::v4i32 || HasAnyUndefs) {
2136 SDOperand Z = DAG.getConstant(0, MVT::i32);
2137 Z = DAG.getNode(ISD::BUILD_VECTOR, MVT::v4i32, Z, Z, Z, Z);
2138 Op = DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Z);
2139 }
2140 return Op;
Chris Lattnerf1b47082006-04-14 05:19:18 +00002141 }
Chris Lattnerb17f1672006-04-16 01:01:29 +00002142
2143 // If the sign extended value is in the range [-16,15], use VSPLTI[bhw].
2144 int32_t SextVal= int32_t(SplatBits << (32-8*SplatSize)) >> (32-8*SplatSize);
Chris Lattner4a998b92006-04-17 06:00:21 +00002145 if (SextVal >= -16 && SextVal <= 15)
2146 return BuildSplatI(SextVal, SplatSize, Op.getValueType(), DAG);
Chris Lattnerb17f1672006-04-16 01:01:29 +00002147
Chris Lattnerdbce85d2006-04-17 18:09:22 +00002148
2149 // Two instruction sequences.
2150
Chris Lattner4a998b92006-04-17 06:00:21 +00002151 // If this value is in the range [-32,30] and is even, use:
2152 // tmp = VSPLTI[bhw], result = add tmp, tmp
2153 if (SextVal >= -32 && SextVal <= 30 && (SextVal & 1) == 0) {
2154 Op = BuildSplatI(SextVal >> 1, SplatSize, Op.getValueType(), DAG);
2155 return DAG.getNode(ISD::ADD, Op.getValueType(), Op, Op);
2156 }
Chris Lattner6876e662006-04-17 06:58:41 +00002157
2158 // If this is 0x8000_0000 x 4, turn into vspltisw + vslw. If it is
2159 // 0x7FFF_FFFF x 4, turn it into not(0x8000_0000). This is important
2160 // for fneg/fabs.
2161 if (SplatSize == 4 && SplatBits == (0x7FFFFFFF&~SplatUndef)) {
2162 // Make -1 and vspltisw -1:
2163 SDOperand OnesV = BuildSplatI(-1, 4, MVT::v4i32, DAG);
2164
2165 // Make the VSLW intrinsic, computing 0x8000_0000.
Chris Lattnere7c768e2006-04-18 03:24:30 +00002166 SDOperand Res = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, OnesV,
2167 OnesV, DAG);
Chris Lattner6876e662006-04-17 06:58:41 +00002168
2169 // xor by OnesV to invert it.
2170 Res = DAG.getNode(ISD::XOR, MVT::v4i32, Res, OnesV);
2171 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Res);
2172 }
2173
2174 // Check to see if this is a wide variety of vsplti*, binop self cases.
2175 unsigned SplatBitSize = SplatSize*8;
2176 static const char SplatCsts[] = {
2177 -1, 1, -2, 2, -3, 3, -4, 4, -5, 5, -6, 6, -7, 7,
Chris Lattnerdbce85d2006-04-17 18:09:22 +00002178 -8, 8, -9, 9, -10, 10, -11, 11, -12, 12, -13, 13, 14, -14, 15, -15, -16
Chris Lattner6876e662006-04-17 06:58:41 +00002179 };
Chris Lattner15eb3292006-11-29 19:58:49 +00002180
Chris Lattner6876e662006-04-17 06:58:41 +00002181 for (unsigned idx = 0; idx < sizeof(SplatCsts)/sizeof(SplatCsts[0]); ++idx){
2182 // Indirect through the SplatCsts array so that we favor 'vsplti -1' for
2183 // cases which are ambiguous (e.g. formation of 0x8000_0000). 'vsplti -1'
2184 int i = SplatCsts[idx];
2185
2186 // Figure out what shift amount will be used by altivec if shifted by i in
2187 // this splat size.
2188 unsigned TypeShiftAmt = i & (SplatBitSize-1);
2189
2190 // vsplti + shl self.
2191 if (SextVal == (i << (int)TypeShiftAmt)) {
Chris Lattner15eb3292006-11-29 19:58:49 +00002192 SDOperand Res = BuildSplatI(i, SplatSize, MVT::Other, DAG);
Chris Lattner6876e662006-04-17 06:58:41 +00002193 static const unsigned IIDs[] = { // Intrinsic to use for each size.
2194 Intrinsic::ppc_altivec_vslb, Intrinsic::ppc_altivec_vslh, 0,
2195 Intrinsic::ppc_altivec_vslw
2196 };
Chris Lattner15eb3292006-11-29 19:58:49 +00002197 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG);
2198 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00002199 }
2200
2201 // vsplti + srl self.
2202 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Chris Lattner15eb3292006-11-29 19:58:49 +00002203 SDOperand Res = BuildSplatI(i, SplatSize, MVT::Other, DAG);
Chris Lattner6876e662006-04-17 06:58:41 +00002204 static const unsigned IIDs[] = { // Intrinsic to use for each size.
2205 Intrinsic::ppc_altivec_vsrb, Intrinsic::ppc_altivec_vsrh, 0,
2206 Intrinsic::ppc_altivec_vsrw
2207 };
Chris Lattner15eb3292006-11-29 19:58:49 +00002208 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG);
2209 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00002210 }
2211
2212 // vsplti + sra self.
2213 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Chris Lattner15eb3292006-11-29 19:58:49 +00002214 SDOperand Res = BuildSplatI(i, SplatSize, MVT::Other, DAG);
Chris Lattner6876e662006-04-17 06:58:41 +00002215 static const unsigned IIDs[] = { // Intrinsic to use for each size.
2216 Intrinsic::ppc_altivec_vsrab, Intrinsic::ppc_altivec_vsrah, 0,
2217 Intrinsic::ppc_altivec_vsraw
2218 };
Chris Lattner15eb3292006-11-29 19:58:49 +00002219 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG);
2220 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00002221 }
2222
Chris Lattnerbdd558c2006-04-17 17:55:10 +00002223 // vsplti + rol self.
2224 if (SextVal == (int)(((unsigned)i << TypeShiftAmt) |
2225 ((unsigned)i >> (SplatBitSize-TypeShiftAmt)))) {
Chris Lattner15eb3292006-11-29 19:58:49 +00002226 SDOperand Res = BuildSplatI(i, SplatSize, MVT::Other, DAG);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00002227 static const unsigned IIDs[] = { // Intrinsic to use for each size.
2228 Intrinsic::ppc_altivec_vrlb, Intrinsic::ppc_altivec_vrlh, 0,
2229 Intrinsic::ppc_altivec_vrlw
2230 };
Chris Lattner15eb3292006-11-29 19:58:49 +00002231 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG);
2232 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Res);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00002233 }
2234
2235 // t = vsplti c, result = vsldoi t, t, 1
2236 if (SextVal == ((i << 8) | (i >> (TypeShiftAmt-8)))) {
2237 SDOperand T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG);
2238 return BuildVSLDOI(T, T, 1, Op.getValueType(), DAG);
2239 }
2240 // t = vsplti c, result = vsldoi t, t, 2
2241 if (SextVal == ((i << 16) | (i >> (TypeShiftAmt-16)))) {
2242 SDOperand T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG);
2243 return BuildVSLDOI(T, T, 2, Op.getValueType(), DAG);
2244 }
2245 // t = vsplti c, result = vsldoi t, t, 3
2246 if (SextVal == ((i << 24) | (i >> (TypeShiftAmt-24)))) {
2247 SDOperand T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG);
2248 return BuildVSLDOI(T, T, 3, Op.getValueType(), DAG);
2249 }
Chris Lattner6876e662006-04-17 06:58:41 +00002250 }
2251
Chris Lattner6876e662006-04-17 06:58:41 +00002252 // Three instruction sequences.
2253
Chris Lattnerdbce85d2006-04-17 18:09:22 +00002254 // Odd, in range [17,31]: (vsplti C)-(vsplti -16).
2255 if (SextVal >= 0 && SextVal <= 31) {
Chris Lattner15eb3292006-11-29 19:58:49 +00002256 SDOperand LHS = BuildSplatI(SextVal-16, SplatSize, MVT::Other, DAG);
2257 SDOperand RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG);
2258 LHS = DAG.getNode(ISD::SUB, Op.getValueType(), LHS, RHS);
2259 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), LHS);
Chris Lattnerdbce85d2006-04-17 18:09:22 +00002260 }
2261 // Odd, in range [-31,-17]: (vsplti C)+(vsplti -16).
2262 if (SextVal >= -31 && SextVal <= 0) {
Chris Lattner15eb3292006-11-29 19:58:49 +00002263 SDOperand LHS = BuildSplatI(SextVal+16, SplatSize, MVT::Other, DAG);
2264 SDOperand RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG);
2265 LHS = DAG.getNode(ISD::ADD, Op.getValueType(), LHS, RHS);
2266 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), LHS);
Chris Lattnerf1b47082006-04-14 05:19:18 +00002267 }
2268 }
Chris Lattnerb17f1672006-04-16 01:01:29 +00002269
Chris Lattnerf1b47082006-04-14 05:19:18 +00002270 return SDOperand();
2271}
2272
Chris Lattner59138102006-04-17 05:28:54 +00002273/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
2274/// the specified operations to build the shuffle.
2275static SDOperand GeneratePerfectShuffle(unsigned PFEntry, SDOperand LHS,
2276 SDOperand RHS, SelectionDAG &DAG) {
2277 unsigned OpNum = (PFEntry >> 26) & 0x0F;
2278 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
2279 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
2280
2281 enum {
Chris Lattner00402c72006-05-16 04:20:24 +00002282 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
Chris Lattner59138102006-04-17 05:28:54 +00002283 OP_VMRGHW,
2284 OP_VMRGLW,
2285 OP_VSPLTISW0,
2286 OP_VSPLTISW1,
2287 OP_VSPLTISW2,
2288 OP_VSPLTISW3,
2289 OP_VSLDOI4,
2290 OP_VSLDOI8,
Chris Lattnerd74ea2b2006-05-24 17:04:05 +00002291 OP_VSLDOI12
Chris Lattner59138102006-04-17 05:28:54 +00002292 };
2293
2294 if (OpNum == OP_COPY) {
2295 if (LHSID == (1*9+2)*9+3) return LHS;
2296 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
2297 return RHS;
2298 }
2299
Chris Lattnerbdd558c2006-04-17 17:55:10 +00002300 SDOperand OpLHS, OpRHS;
2301 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG);
2302 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG);
2303
Chris Lattner59138102006-04-17 05:28:54 +00002304 unsigned ShufIdxs[16];
2305 switch (OpNum) {
2306 default: assert(0 && "Unknown i32 permute!");
2307 case OP_VMRGHW:
2308 ShufIdxs[ 0] = 0; ShufIdxs[ 1] = 1; ShufIdxs[ 2] = 2; ShufIdxs[ 3] = 3;
2309 ShufIdxs[ 4] = 16; ShufIdxs[ 5] = 17; ShufIdxs[ 6] = 18; ShufIdxs[ 7] = 19;
2310 ShufIdxs[ 8] = 4; ShufIdxs[ 9] = 5; ShufIdxs[10] = 6; ShufIdxs[11] = 7;
2311 ShufIdxs[12] = 20; ShufIdxs[13] = 21; ShufIdxs[14] = 22; ShufIdxs[15] = 23;
2312 break;
2313 case OP_VMRGLW:
2314 ShufIdxs[ 0] = 8; ShufIdxs[ 1] = 9; ShufIdxs[ 2] = 10; ShufIdxs[ 3] = 11;
2315 ShufIdxs[ 4] = 24; ShufIdxs[ 5] = 25; ShufIdxs[ 6] = 26; ShufIdxs[ 7] = 27;
2316 ShufIdxs[ 8] = 12; ShufIdxs[ 9] = 13; ShufIdxs[10] = 14; ShufIdxs[11] = 15;
2317 ShufIdxs[12] = 28; ShufIdxs[13] = 29; ShufIdxs[14] = 30; ShufIdxs[15] = 31;
2318 break;
2319 case OP_VSPLTISW0:
2320 for (unsigned i = 0; i != 16; ++i)
2321 ShufIdxs[i] = (i&3)+0;
2322 break;
2323 case OP_VSPLTISW1:
2324 for (unsigned i = 0; i != 16; ++i)
2325 ShufIdxs[i] = (i&3)+4;
2326 break;
2327 case OP_VSPLTISW2:
2328 for (unsigned i = 0; i != 16; ++i)
2329 ShufIdxs[i] = (i&3)+8;
2330 break;
2331 case OP_VSPLTISW3:
2332 for (unsigned i = 0; i != 16; ++i)
2333 ShufIdxs[i] = (i&3)+12;
2334 break;
2335 case OP_VSLDOI4:
Chris Lattnerbdd558c2006-04-17 17:55:10 +00002336 return BuildVSLDOI(OpLHS, OpRHS, 4, OpLHS.getValueType(), DAG);
Chris Lattner59138102006-04-17 05:28:54 +00002337 case OP_VSLDOI8:
Chris Lattnerbdd558c2006-04-17 17:55:10 +00002338 return BuildVSLDOI(OpLHS, OpRHS, 8, OpLHS.getValueType(), DAG);
Chris Lattner59138102006-04-17 05:28:54 +00002339 case OP_VSLDOI12:
Chris Lattnerbdd558c2006-04-17 17:55:10 +00002340 return BuildVSLDOI(OpLHS, OpRHS, 12, OpLHS.getValueType(), DAG);
Chris Lattner59138102006-04-17 05:28:54 +00002341 }
Chris Lattnere2199452006-08-11 17:38:39 +00002342 SDOperand Ops[16];
Chris Lattner59138102006-04-17 05:28:54 +00002343 for (unsigned i = 0; i != 16; ++i)
Chris Lattnere2199452006-08-11 17:38:39 +00002344 Ops[i] = DAG.getConstant(ShufIdxs[i], MVT::i32);
Chris Lattner59138102006-04-17 05:28:54 +00002345
2346 return DAG.getNode(ISD::VECTOR_SHUFFLE, OpLHS.getValueType(), OpLHS, OpRHS,
Chris Lattnere2199452006-08-11 17:38:39 +00002347 DAG.getNode(ISD::BUILD_VECTOR, MVT::v16i8, Ops, 16));
Chris Lattner59138102006-04-17 05:28:54 +00002348}
2349
Chris Lattnerf1b47082006-04-14 05:19:18 +00002350/// LowerVECTOR_SHUFFLE - Return the code we lower for VECTOR_SHUFFLE. If this
2351/// is a shuffle we can handle in a single instruction, return it. Otherwise,
2352/// return the code it can be lowered into. Worst case, it can always be
2353/// lowered into a vperm.
2354static SDOperand LowerVECTOR_SHUFFLE(SDOperand Op, SelectionDAG &DAG) {
2355 SDOperand V1 = Op.getOperand(0);
2356 SDOperand V2 = Op.getOperand(1);
2357 SDOperand PermMask = Op.getOperand(2);
2358
2359 // Cases that are handled by instructions that take permute immediates
2360 // (such as vsplt*) should be left as VECTOR_SHUFFLE nodes so they can be
2361 // selected by the instruction selector.
2362 if (V2.getOpcode() == ISD::UNDEF) {
2363 if (PPC::isSplatShuffleMask(PermMask.Val, 1) ||
2364 PPC::isSplatShuffleMask(PermMask.Val, 2) ||
2365 PPC::isSplatShuffleMask(PermMask.Val, 4) ||
2366 PPC::isVPKUWUMShuffleMask(PermMask.Val, true) ||
2367 PPC::isVPKUHUMShuffleMask(PermMask.Val, true) ||
2368 PPC::isVSLDOIShuffleMask(PermMask.Val, true) != -1 ||
2369 PPC::isVMRGLShuffleMask(PermMask.Val, 1, true) ||
2370 PPC::isVMRGLShuffleMask(PermMask.Val, 2, true) ||
2371 PPC::isVMRGLShuffleMask(PermMask.Val, 4, true) ||
2372 PPC::isVMRGHShuffleMask(PermMask.Val, 1, true) ||
2373 PPC::isVMRGHShuffleMask(PermMask.Val, 2, true) ||
2374 PPC::isVMRGHShuffleMask(PermMask.Val, 4, true)) {
2375 return Op;
2376 }
2377 }
2378
2379 // Altivec has a variety of "shuffle immediates" that take two vector inputs
2380 // and produce a fixed permutation. If any of these match, do not lower to
2381 // VPERM.
2382 if (PPC::isVPKUWUMShuffleMask(PermMask.Val, false) ||
2383 PPC::isVPKUHUMShuffleMask(PermMask.Val, false) ||
2384 PPC::isVSLDOIShuffleMask(PermMask.Val, false) != -1 ||
2385 PPC::isVMRGLShuffleMask(PermMask.Val, 1, false) ||
2386 PPC::isVMRGLShuffleMask(PermMask.Val, 2, false) ||
2387 PPC::isVMRGLShuffleMask(PermMask.Val, 4, false) ||
2388 PPC::isVMRGHShuffleMask(PermMask.Val, 1, false) ||
2389 PPC::isVMRGHShuffleMask(PermMask.Val, 2, false) ||
2390 PPC::isVMRGHShuffleMask(PermMask.Val, 4, false))
2391 return Op;
2392
Chris Lattner59138102006-04-17 05:28:54 +00002393 // Check to see if this is a shuffle of 4-byte values. If so, we can use our
2394 // perfect shuffle table to emit an optimal matching sequence.
2395 unsigned PFIndexes[4];
2396 bool isFourElementShuffle = true;
2397 for (unsigned i = 0; i != 4 && isFourElementShuffle; ++i) { // Element number
2398 unsigned EltNo = 8; // Start out undef.
2399 for (unsigned j = 0; j != 4; ++j) { // Intra-element byte.
2400 if (PermMask.getOperand(i*4+j).getOpcode() == ISD::UNDEF)
2401 continue; // Undef, ignore it.
2402
2403 unsigned ByteSource =
2404 cast<ConstantSDNode>(PermMask.getOperand(i*4+j))->getValue();
2405 if ((ByteSource & 3) != j) {
2406 isFourElementShuffle = false;
2407 break;
2408 }
2409
2410 if (EltNo == 8) {
2411 EltNo = ByteSource/4;
2412 } else if (EltNo != ByteSource/4) {
2413 isFourElementShuffle = false;
2414 break;
2415 }
2416 }
2417 PFIndexes[i] = EltNo;
2418 }
2419
2420 // If this shuffle can be expressed as a shuffle of 4-byte elements, use the
2421 // perfect shuffle vector to determine if it is cost effective to do this as
2422 // discrete instructions, or whether we should use a vperm.
2423 if (isFourElementShuffle) {
2424 // Compute the index in the perfect shuffle table.
2425 unsigned PFTableIndex =
2426 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
2427
2428 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
2429 unsigned Cost = (PFEntry >> 30);
2430
2431 // Determining when to avoid vperm is tricky. Many things affect the cost
2432 // of vperm, particularly how many times the perm mask needs to be computed.
2433 // For example, if the perm mask can be hoisted out of a loop or is already
2434 // used (perhaps because there are multiple permutes with the same shuffle
2435 // mask?) the vperm has a cost of 1. OTOH, hoisting the permute mask out of
2436 // the loop requires an extra register.
2437 //
2438 // As a compromise, we only emit discrete instructions if the shuffle can be
2439 // generated in 3 or fewer operations. When we have loop information
2440 // available, if this block is within a loop, we should avoid using vperm
2441 // for 3-operation perms and use a constant pool load instead.
2442 if (Cost < 3)
2443 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG);
2444 }
Chris Lattnerf1b47082006-04-14 05:19:18 +00002445
2446 // Lower this to a VPERM(V1, V2, V3) expression, where V3 is a constant
2447 // vector that will get spilled to the constant pool.
2448 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
2449
2450 // The SHUFFLE_VECTOR mask is almost exactly what we want for vperm, except
2451 // that it is in input element units, not in bytes. Convert now.
2452 MVT::ValueType EltVT = MVT::getVectorBaseType(V1.getValueType());
2453 unsigned BytesPerElement = MVT::getSizeInBits(EltVT)/8;
2454
Chris Lattnere2199452006-08-11 17:38:39 +00002455 SmallVector<SDOperand, 16> ResultMask;
Chris Lattnerf1b47082006-04-14 05:19:18 +00002456 for (unsigned i = 0, e = PermMask.getNumOperands(); i != e; ++i) {
Chris Lattner730b4562006-04-15 23:48:05 +00002457 unsigned SrcElt;
2458 if (PermMask.getOperand(i).getOpcode() == ISD::UNDEF)
2459 SrcElt = 0;
2460 else
2461 SrcElt = cast<ConstantSDNode>(PermMask.getOperand(i))->getValue();
Chris Lattnerf1b47082006-04-14 05:19:18 +00002462
2463 for (unsigned j = 0; j != BytesPerElement; ++j)
2464 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,
2465 MVT::i8));
2466 }
2467
Chris Lattnere2199452006-08-11 17:38:39 +00002468 SDOperand VPermMask = DAG.getNode(ISD::BUILD_VECTOR, MVT::v16i8,
2469 &ResultMask[0], ResultMask.size());
Chris Lattnerf1b47082006-04-14 05:19:18 +00002470 return DAG.getNode(PPCISD::VPERM, V1.getValueType(), V1, V2, VPermMask);
2471}
2472
Chris Lattner90564f22006-04-18 17:59:36 +00002473/// getAltivecCompareInfo - Given an intrinsic, return false if it is not an
2474/// altivec comparison. If it is, return true and fill in Opc/isDot with
2475/// information about the intrinsic.
2476static bool getAltivecCompareInfo(SDOperand Intrin, int &CompareOpc,
2477 bool &isDot) {
2478 unsigned IntrinsicID = cast<ConstantSDNode>(Intrin.getOperand(0))->getValue();
2479 CompareOpc = -1;
2480 isDot = false;
2481 switch (IntrinsicID) {
2482 default: return false;
2483 // Comparison predicates.
Chris Lattner1a635d62006-04-14 06:01:58 +00002484 case Intrinsic::ppc_altivec_vcmpbfp_p: CompareOpc = 966; isDot = 1; break;
2485 case Intrinsic::ppc_altivec_vcmpeqfp_p: CompareOpc = 198; isDot = 1; break;
2486 case Intrinsic::ppc_altivec_vcmpequb_p: CompareOpc = 6; isDot = 1; break;
2487 case Intrinsic::ppc_altivec_vcmpequh_p: CompareOpc = 70; isDot = 1; break;
2488 case Intrinsic::ppc_altivec_vcmpequw_p: CompareOpc = 134; isDot = 1; break;
2489 case Intrinsic::ppc_altivec_vcmpgefp_p: CompareOpc = 454; isDot = 1; break;
2490 case Intrinsic::ppc_altivec_vcmpgtfp_p: CompareOpc = 710; isDot = 1; break;
2491 case Intrinsic::ppc_altivec_vcmpgtsb_p: CompareOpc = 774; isDot = 1; break;
2492 case Intrinsic::ppc_altivec_vcmpgtsh_p: CompareOpc = 838; isDot = 1; break;
2493 case Intrinsic::ppc_altivec_vcmpgtsw_p: CompareOpc = 902; isDot = 1; break;
2494 case Intrinsic::ppc_altivec_vcmpgtub_p: CompareOpc = 518; isDot = 1; break;
2495 case Intrinsic::ppc_altivec_vcmpgtuh_p: CompareOpc = 582; isDot = 1; break;
2496 case Intrinsic::ppc_altivec_vcmpgtuw_p: CompareOpc = 646; isDot = 1; break;
2497
2498 // Normal Comparisons.
2499 case Intrinsic::ppc_altivec_vcmpbfp: CompareOpc = 966; isDot = 0; break;
2500 case Intrinsic::ppc_altivec_vcmpeqfp: CompareOpc = 198; isDot = 0; break;
2501 case Intrinsic::ppc_altivec_vcmpequb: CompareOpc = 6; isDot = 0; break;
2502 case Intrinsic::ppc_altivec_vcmpequh: CompareOpc = 70; isDot = 0; break;
2503 case Intrinsic::ppc_altivec_vcmpequw: CompareOpc = 134; isDot = 0; break;
2504 case Intrinsic::ppc_altivec_vcmpgefp: CompareOpc = 454; isDot = 0; break;
2505 case Intrinsic::ppc_altivec_vcmpgtfp: CompareOpc = 710; isDot = 0; break;
2506 case Intrinsic::ppc_altivec_vcmpgtsb: CompareOpc = 774; isDot = 0; break;
2507 case Intrinsic::ppc_altivec_vcmpgtsh: CompareOpc = 838; isDot = 0; break;
2508 case Intrinsic::ppc_altivec_vcmpgtsw: CompareOpc = 902; isDot = 0; break;
2509 case Intrinsic::ppc_altivec_vcmpgtub: CompareOpc = 518; isDot = 0; break;
2510 case Intrinsic::ppc_altivec_vcmpgtuh: CompareOpc = 582; isDot = 0; break;
2511 case Intrinsic::ppc_altivec_vcmpgtuw: CompareOpc = 646; isDot = 0; break;
2512 }
Chris Lattner90564f22006-04-18 17:59:36 +00002513 return true;
2514}
2515
2516/// LowerINTRINSIC_WO_CHAIN - If this is an intrinsic that we want to custom
2517/// lower, do it, otherwise return null.
2518static SDOperand LowerINTRINSIC_WO_CHAIN(SDOperand Op, SelectionDAG &DAG) {
2519 // If this is a lowered altivec predicate compare, CompareOpc is set to the
2520 // opcode number of the comparison.
2521 int CompareOpc;
2522 bool isDot;
2523 if (!getAltivecCompareInfo(Op, CompareOpc, isDot))
2524 return SDOperand(); // Don't custom lower most intrinsics.
Chris Lattner1a635d62006-04-14 06:01:58 +00002525
Chris Lattner90564f22006-04-18 17:59:36 +00002526 // If this is a non-dot comparison, make the VCMP node and we are done.
Chris Lattner1a635d62006-04-14 06:01:58 +00002527 if (!isDot) {
2528 SDOperand Tmp = DAG.getNode(PPCISD::VCMP, Op.getOperand(2).getValueType(),
2529 Op.getOperand(1), Op.getOperand(2),
2530 DAG.getConstant(CompareOpc, MVT::i32));
2531 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Tmp);
2532 }
2533
2534 // Create the PPCISD altivec 'dot' comparison node.
Chris Lattner79e490a2006-08-11 17:18:05 +00002535 SDOperand Ops[] = {
2536 Op.getOperand(2), // LHS
2537 Op.getOperand(3), // RHS
2538 DAG.getConstant(CompareOpc, MVT::i32)
2539 };
Chris Lattner1a635d62006-04-14 06:01:58 +00002540 std::vector<MVT::ValueType> VTs;
Chris Lattner1a635d62006-04-14 06:01:58 +00002541 VTs.push_back(Op.getOperand(2).getValueType());
2542 VTs.push_back(MVT::Flag);
Chris Lattner79e490a2006-08-11 17:18:05 +00002543 SDOperand CompNode = DAG.getNode(PPCISD::VCMPo, VTs, Ops, 3);
Chris Lattner1a635d62006-04-14 06:01:58 +00002544
2545 // Now that we have the comparison, emit a copy from the CR to a GPR.
2546 // This is flagged to the above dot comparison.
2547 SDOperand Flags = DAG.getNode(PPCISD::MFCR, MVT::i32,
2548 DAG.getRegister(PPC::CR6, MVT::i32),
2549 CompNode.getValue(1));
2550
2551 // Unpack the result based on how the target uses it.
2552 unsigned BitNo; // Bit # of CR6.
2553 bool InvertBit; // Invert result?
2554 switch (cast<ConstantSDNode>(Op.getOperand(1))->getValue()) {
2555 default: // Can't happen, don't crash on invalid number though.
2556 case 0: // Return the value of the EQ bit of CR6.
2557 BitNo = 0; InvertBit = false;
2558 break;
2559 case 1: // Return the inverted value of the EQ bit of CR6.
2560 BitNo = 0; InvertBit = true;
2561 break;
2562 case 2: // Return the value of the LT bit of CR6.
2563 BitNo = 2; InvertBit = false;
2564 break;
2565 case 3: // Return the inverted value of the LT bit of CR6.
2566 BitNo = 2; InvertBit = true;
2567 break;
2568 }
2569
2570 // Shift the bit into the low position.
2571 Flags = DAG.getNode(ISD::SRL, MVT::i32, Flags,
2572 DAG.getConstant(8-(3-BitNo), MVT::i32));
2573 // Isolate the bit.
2574 Flags = DAG.getNode(ISD::AND, MVT::i32, Flags,
2575 DAG.getConstant(1, MVT::i32));
2576
2577 // If we are supposed to, toggle the bit.
2578 if (InvertBit)
2579 Flags = DAG.getNode(ISD::XOR, MVT::i32, Flags,
2580 DAG.getConstant(1, MVT::i32));
2581 return Flags;
2582}
2583
2584static SDOperand LowerSCALAR_TO_VECTOR(SDOperand Op, SelectionDAG &DAG) {
2585 // Create a stack slot that is 16-byte aligned.
2586 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
2587 int FrameIdx = FrameInfo->CreateStackObject(16, 16);
Chris Lattner0d72a202006-07-28 16:45:47 +00002588 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
2589 SDOperand FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Chris Lattner1a635d62006-04-14 06:01:58 +00002590
2591 // Store the input value into Value#0 of the stack slot.
Evan Cheng786225a2006-10-05 23:01:46 +00002592 SDOperand Store = DAG.getStore(DAG.getEntryNode(),
Evan Cheng8b2794a2006-10-13 21:14:26 +00002593 Op.getOperand(0), FIdx, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00002594 // Load it out.
Evan Cheng466685d2006-10-09 20:57:25 +00002595 return DAG.getLoad(Op.getValueType(), Store, FIdx, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00002596}
2597
Chris Lattnere7c768e2006-04-18 03:24:30 +00002598static SDOperand LowerMUL(SDOperand Op, SelectionDAG &DAG) {
Chris Lattner72dd9bd2006-04-18 03:43:48 +00002599 if (Op.getValueType() == MVT::v4i32) {
2600 SDOperand LHS = Op.getOperand(0), RHS = Op.getOperand(1);
2601
2602 SDOperand Zero = BuildSplatI( 0, 1, MVT::v4i32, DAG);
2603 SDOperand Neg16 = BuildSplatI(-16, 4, MVT::v4i32, DAG); // +16 as shift amt.
2604
2605 SDOperand RHSSwap = // = vrlw RHS, 16
2606 BuildIntrinsicOp(Intrinsic::ppc_altivec_vrlw, RHS, Neg16, DAG);
2607
2608 // Shrinkify inputs to v8i16.
2609 LHS = DAG.getNode(ISD::BIT_CONVERT, MVT::v8i16, LHS);
2610 RHS = DAG.getNode(ISD::BIT_CONVERT, MVT::v8i16, RHS);
2611 RHSSwap = DAG.getNode(ISD::BIT_CONVERT, MVT::v8i16, RHSSwap);
2612
2613 // Low parts multiplied together, generating 32-bit results (we ignore the
2614 // top parts).
2615 SDOperand LoProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmulouh,
2616 LHS, RHS, DAG, MVT::v4i32);
2617
2618 SDOperand HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmsumuhm,
2619 LHS, RHSSwap, Zero, DAG, MVT::v4i32);
2620 // Shift the high parts up 16 bits.
2621 HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, HiProd, Neg16, DAG);
2622 return DAG.getNode(ISD::ADD, MVT::v4i32, LoProd, HiProd);
2623 } else if (Op.getValueType() == MVT::v8i16) {
2624 SDOperand LHS = Op.getOperand(0), RHS = Op.getOperand(1);
2625
Chris Lattnercea2aa72006-04-18 04:28:57 +00002626 SDOperand Zero = BuildSplatI(0, 1, MVT::v8i16, DAG);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00002627
Chris Lattnercea2aa72006-04-18 04:28:57 +00002628 return BuildIntrinsicOp(Intrinsic::ppc_altivec_vmladduhm,
2629 LHS, RHS, Zero, DAG);
Chris Lattner19a81522006-04-18 03:57:35 +00002630 } else if (Op.getValueType() == MVT::v16i8) {
2631 SDOperand LHS = Op.getOperand(0), RHS = Op.getOperand(1);
2632
2633 // Multiply the even 8-bit parts, producing 16-bit sums.
2634 SDOperand EvenParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuleub,
2635 LHS, RHS, DAG, MVT::v8i16);
2636 EvenParts = DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, EvenParts);
2637
2638 // Multiply the odd 8-bit parts, producing 16-bit sums.
2639 SDOperand OddParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuloub,
2640 LHS, RHS, DAG, MVT::v8i16);
2641 OddParts = DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, OddParts);
2642
2643 // Merge the results together.
Chris Lattnere2199452006-08-11 17:38:39 +00002644 SDOperand Ops[16];
Chris Lattner19a81522006-04-18 03:57:35 +00002645 for (unsigned i = 0; i != 8; ++i) {
Chris Lattnere2199452006-08-11 17:38:39 +00002646 Ops[i*2 ] = DAG.getConstant(2*i+1, MVT::i8);
2647 Ops[i*2+1] = DAG.getConstant(2*i+1+16, MVT::i8);
Chris Lattner19a81522006-04-18 03:57:35 +00002648 }
Chris Lattner19a81522006-04-18 03:57:35 +00002649 return DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v16i8, EvenParts, OddParts,
Chris Lattnere2199452006-08-11 17:38:39 +00002650 DAG.getNode(ISD::BUILD_VECTOR, MVT::v16i8, Ops, 16));
Chris Lattner72dd9bd2006-04-18 03:43:48 +00002651 } else {
2652 assert(0 && "Unknown mul to lower!");
2653 abort();
2654 }
Chris Lattnere7c768e2006-04-18 03:24:30 +00002655}
2656
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00002657/// LowerOperation - Provide custom lowering hooks for some operations.
2658///
Nate Begeman21e463b2005-10-16 05:39:50 +00002659SDOperand PPCTargetLowering::LowerOperation(SDOperand Op, SelectionDAG &DAG) {
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00002660 switch (Op.getOpcode()) {
2661 default: assert(0 && "Wasn't expecting to be able to lower this!");
Chris Lattner1a635d62006-04-14 06:01:58 +00002662 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
2663 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Nate Begeman37efe672006-04-22 18:53:45 +00002664 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00002665 case ISD::SETCC: return LowerSETCC(Op, DAG);
2666 case ISD::VASTART: return LowerVASTART(Op, DAG, VarArgsFrameIndex);
Chris Lattneref957102006-06-21 00:34:03 +00002667 case ISD::FORMAL_ARGUMENTS:
Chris Lattner9f0bc652007-02-25 05:34:32 +00002668 return LowerFORMAL_ARGUMENTS(Op, DAG, VarArgsFrameIndex, PPCSubTarget);
2669 case ISD::CALL: return LowerCALL(Op, DAG, PPCSubTarget);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00002670 case ISD::RET: return LowerRET(Op, DAG, getTargetMachine());
Jim Laskeyefc7e522006-12-04 22:04:42 +00002671 case ISD::STACKRESTORE: return LowerSTACKRESTORE(Op, DAG, PPCSubTarget);
Chris Lattner9f0bc652007-02-25 05:34:32 +00002672 case ISD::DYNAMIC_STACKALLOC:
2673 return LowerDYNAMIC_STACKALLOC(Op, DAG, PPCSubTarget);
Chris Lattner7c0d6642005-10-02 06:37:13 +00002674
Chris Lattner1a635d62006-04-14 06:01:58 +00002675 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
2676 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
2677 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00002678
Chris Lattner1a635d62006-04-14 06:01:58 +00002679 // Lower 64-bit shifts.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00002680 case ISD::SHL_PARTS: return LowerSHL_PARTS(Op, DAG);
2681 case ISD::SRL_PARTS: return LowerSRL_PARTS(Op, DAG);
2682 case ISD::SRA_PARTS: return LowerSRA_PARTS(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00002683
Chris Lattner1a635d62006-04-14 06:01:58 +00002684 // Vector-related lowering.
2685 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
2686 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
2687 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
2688 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
Chris Lattnere7c768e2006-04-18 03:24:30 +00002689 case ISD::MUL: return LowerMUL(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00002690
2691 // Frame & Return address. Currently unimplemented
2692 case ISD::RETURNADDR: break;
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00002693 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Chris Lattnerbc11c342005-08-31 20:23:54 +00002694 }
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00002695 return SDOperand();
2696}
2697
Chris Lattner1a635d62006-04-14 06:01:58 +00002698//===----------------------------------------------------------------------===//
2699// Other Lowering Code
2700//===----------------------------------------------------------------------===//
2701
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00002702MachineBasicBlock *
Nate Begeman21e463b2005-10-16 05:39:50 +00002703PPCTargetLowering::InsertAtEndOfBasicBlock(MachineInstr *MI,
2704 MachineBasicBlock *BB) {
Evan Chengc0f64ff2006-11-27 23:37:22 +00002705 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Chris Lattnerc08f9022006-06-27 00:04:13 +00002706 assert((MI->getOpcode() == PPC::SELECT_CC_I4 ||
2707 MI->getOpcode() == PPC::SELECT_CC_I8 ||
Chris Lattner919c0322005-10-01 01:35:02 +00002708 MI->getOpcode() == PPC::SELECT_CC_F4 ||
Chris Lattner710ff322006-04-08 22:45:08 +00002709 MI->getOpcode() == PPC::SELECT_CC_F8 ||
2710 MI->getOpcode() == PPC::SELECT_CC_VRRC) &&
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00002711 "Unexpected instr type to insert");
2712
2713 // To "insert" a SELECT_CC instruction, we actually have to insert the diamond
2714 // control-flow pattern. The incoming instruction knows the destination vreg
2715 // to set, the condition code register to branch on, the true/false values to
2716 // select between, and a branch opcode to use.
2717 const BasicBlock *LLVM_BB = BB->getBasicBlock();
2718 ilist<MachineBasicBlock>::iterator It = BB;
2719 ++It;
2720
2721 // thisMBB:
2722 // ...
2723 // TrueVal = ...
2724 // cmpTY ccX, r1, r2
2725 // bCC copy1MBB
2726 // fallthrough --> copy0MBB
2727 MachineBasicBlock *thisMBB = BB;
2728 MachineBasicBlock *copy0MBB = new MachineBasicBlock(LLVM_BB);
2729 MachineBasicBlock *sinkMBB = new MachineBasicBlock(LLVM_BB);
Chris Lattnerdf4ed632006-11-17 22:10:59 +00002730 unsigned SelectPred = MI->getOperand(4).getImm();
Evan Chengc0f64ff2006-11-27 23:37:22 +00002731 BuildMI(BB, TII->get(PPC::BCC))
Chris Lattner18258c62006-11-17 22:37:34 +00002732 .addImm(SelectPred).addReg(MI->getOperand(1).getReg()).addMBB(sinkMBB);
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00002733 MachineFunction *F = BB->getParent();
2734 F->getBasicBlockList().insert(It, copy0MBB);
2735 F->getBasicBlockList().insert(It, sinkMBB);
Nate Begemanf15485a2006-03-27 01:32:24 +00002736 // Update machine-CFG edges by first adding all successors of the current
2737 // block to the new block which will contain the Phi node for the select.
2738 for(MachineBasicBlock::succ_iterator i = BB->succ_begin(),
2739 e = BB->succ_end(); i != e; ++i)
2740 sinkMBB->addSuccessor(*i);
2741 // Next, remove all successors of the current block, and add the true
2742 // and fallthrough blocks as its successors.
2743 while(!BB->succ_empty())
2744 BB->removeSuccessor(BB->succ_begin());
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00002745 BB->addSuccessor(copy0MBB);
2746 BB->addSuccessor(sinkMBB);
2747
2748 // copy0MBB:
2749 // %FalseValue = ...
2750 // # fallthrough to sinkMBB
2751 BB = copy0MBB;
2752
2753 // Update machine-CFG edges
2754 BB->addSuccessor(sinkMBB);
2755
2756 // sinkMBB:
2757 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
2758 // ...
2759 BB = sinkMBB;
Evan Chengc0f64ff2006-11-27 23:37:22 +00002760 BuildMI(BB, TII->get(PPC::PHI), MI->getOperand(0).getReg())
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00002761 .addReg(MI->getOperand(3).getReg()).addMBB(copy0MBB)
2762 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
2763
2764 delete MI; // The pseudo instruction is gone now.
2765 return BB;
2766}
2767
Chris Lattner1a635d62006-04-14 06:01:58 +00002768//===----------------------------------------------------------------------===//
2769// Target Optimization Hooks
2770//===----------------------------------------------------------------------===//
2771
Chris Lattner8c13d0a2006-03-01 04:57:39 +00002772SDOperand PPCTargetLowering::PerformDAGCombine(SDNode *N,
2773 DAGCombinerInfo &DCI) const {
2774 TargetMachine &TM = getTargetMachine();
2775 SelectionDAG &DAG = DCI.DAG;
2776 switch (N->getOpcode()) {
2777 default: break;
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00002778 case PPCISD::SHL:
2779 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
2780 if (C->getValue() == 0) // 0 << V -> 0.
2781 return N->getOperand(0);
2782 }
2783 break;
2784 case PPCISD::SRL:
2785 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
2786 if (C->getValue() == 0) // 0 >>u V -> 0.
2787 return N->getOperand(0);
2788 }
2789 break;
2790 case PPCISD::SRA:
2791 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
2792 if (C->getValue() == 0 || // 0 >>s V -> 0.
2793 C->isAllOnesValue()) // -1 >>s V -> -1.
2794 return N->getOperand(0);
2795 }
2796 break;
2797
Chris Lattner8c13d0a2006-03-01 04:57:39 +00002798 case ISD::SINT_TO_FP:
Chris Lattnera7a58542006-06-16 17:34:12 +00002799 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00002800 if (N->getOperand(0).getOpcode() == ISD::FP_TO_SINT) {
2801 // Turn (sint_to_fp (fp_to_sint X)) -> fctidz/fcfid without load/stores.
2802 // We allow the src/dst to be either f32/f64, but the intermediate
2803 // type must be i64.
2804 if (N->getOperand(0).getValueType() == MVT::i64) {
2805 SDOperand Val = N->getOperand(0).getOperand(0);
2806 if (Val.getValueType() == MVT::f32) {
2807 Val = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Val);
2808 DCI.AddToWorklist(Val.Val);
2809 }
2810
2811 Val = DAG.getNode(PPCISD::FCTIDZ, MVT::f64, Val);
Chris Lattner8c13d0a2006-03-01 04:57:39 +00002812 DCI.AddToWorklist(Val.Val);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00002813 Val = DAG.getNode(PPCISD::FCFID, MVT::f64, Val);
Chris Lattner8c13d0a2006-03-01 04:57:39 +00002814 DCI.AddToWorklist(Val.Val);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00002815 if (N->getValueType(0) == MVT::f32) {
2816 Val = DAG.getNode(ISD::FP_ROUND, MVT::f32, Val);
2817 DCI.AddToWorklist(Val.Val);
2818 }
2819 return Val;
2820 } else if (N->getOperand(0).getValueType() == MVT::i32) {
2821 // If the intermediate type is i32, we can avoid the load/store here
2822 // too.
Chris Lattner8c13d0a2006-03-01 04:57:39 +00002823 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00002824 }
2825 }
2826 break;
Chris Lattner51269842006-03-01 05:50:56 +00002827 case ISD::STORE:
2828 // Turn STORE (FP_TO_SINT F) -> STFIWX(FCTIWZ(F)).
2829 if (TM.getSubtarget<PPCSubtarget>().hasSTFIWX() &&
2830 N->getOperand(1).getOpcode() == ISD::FP_TO_SINT &&
2831 N->getOperand(1).getValueType() == MVT::i32) {
2832 SDOperand Val = N->getOperand(1).getOperand(0);
2833 if (Val.getValueType() == MVT::f32) {
2834 Val = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Val);
2835 DCI.AddToWorklist(Val.Val);
2836 }
2837 Val = DAG.getNode(PPCISD::FCTIWZ, MVT::f64, Val);
2838 DCI.AddToWorklist(Val.Val);
2839
2840 Val = DAG.getNode(PPCISD::STFIWX, MVT::Other, N->getOperand(0), Val,
2841 N->getOperand(2), N->getOperand(3));
2842 DCI.AddToWorklist(Val.Val);
2843 return Val;
2844 }
Chris Lattnerd9989382006-07-10 20:56:58 +00002845
2846 // Turn STORE (BSWAP) -> sthbrx/stwbrx.
2847 if (N->getOperand(1).getOpcode() == ISD::BSWAP &&
2848 N->getOperand(1).Val->hasOneUse() &&
2849 (N->getOperand(1).getValueType() == MVT::i32 ||
2850 N->getOperand(1).getValueType() == MVT::i16)) {
2851 SDOperand BSwapOp = N->getOperand(1).getOperand(0);
2852 // Do an any-extend to 32-bits if this is a half-word input.
2853 if (BSwapOp.getValueType() == MVT::i16)
2854 BSwapOp = DAG.getNode(ISD::ANY_EXTEND, MVT::i32, BSwapOp);
2855
2856 return DAG.getNode(PPCISD::STBRX, MVT::Other, N->getOperand(0), BSwapOp,
2857 N->getOperand(2), N->getOperand(3),
2858 DAG.getValueType(N->getOperand(1).getValueType()));
2859 }
2860 break;
2861 case ISD::BSWAP:
2862 // Turn BSWAP (LOAD) -> lhbrx/lwbrx.
Evan Cheng466685d2006-10-09 20:57:25 +00002863 if (ISD::isNON_EXTLoad(N->getOperand(0).Val) &&
Chris Lattnerd9989382006-07-10 20:56:58 +00002864 N->getOperand(0).hasOneUse() &&
2865 (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i16)) {
2866 SDOperand Load = N->getOperand(0);
Evan Cheng466685d2006-10-09 20:57:25 +00002867 LoadSDNode *LD = cast<LoadSDNode>(Load);
Chris Lattnerd9989382006-07-10 20:56:58 +00002868 // Create the byte-swapping load.
2869 std::vector<MVT::ValueType> VTs;
2870 VTs.push_back(MVT::i32);
2871 VTs.push_back(MVT::Other);
Evan Cheng466685d2006-10-09 20:57:25 +00002872 SDOperand SV = DAG.getSrcValue(LD->getSrcValue(), LD->getSrcValueOffset());
Chris Lattner79e490a2006-08-11 17:18:05 +00002873 SDOperand Ops[] = {
Evan Cheng466685d2006-10-09 20:57:25 +00002874 LD->getChain(), // Chain
2875 LD->getBasePtr(), // Ptr
2876 SV, // SrcValue
Chris Lattner79e490a2006-08-11 17:18:05 +00002877 DAG.getValueType(N->getValueType(0)) // VT
2878 };
2879 SDOperand BSLoad = DAG.getNode(PPCISD::LBRX, VTs, Ops, 4);
Chris Lattnerd9989382006-07-10 20:56:58 +00002880
2881 // If this is an i16 load, insert the truncate.
2882 SDOperand ResVal = BSLoad;
2883 if (N->getValueType(0) == MVT::i16)
2884 ResVal = DAG.getNode(ISD::TRUNCATE, MVT::i16, BSLoad);
2885
2886 // First, combine the bswap away. This makes the value produced by the
2887 // load dead.
2888 DCI.CombineTo(N, ResVal);
2889
2890 // Next, combine the load away, we give it a bogus result value but a real
2891 // chain result. The result value is dead because the bswap is dead.
2892 DCI.CombineTo(Load.Val, ResVal, BSLoad.getValue(1));
2893
2894 // Return N so it doesn't get rechecked!
2895 return SDOperand(N, 0);
2896 }
2897
Chris Lattner51269842006-03-01 05:50:56 +00002898 break;
Chris Lattner4468c222006-03-31 06:02:07 +00002899 case PPCISD::VCMP: {
2900 // If a VCMPo node already exists with exactly the same operands as this
2901 // node, use its result instead of this node (VCMPo computes both a CR6 and
2902 // a normal output).
2903 //
2904 if (!N->getOperand(0).hasOneUse() &&
2905 !N->getOperand(1).hasOneUse() &&
2906 !N->getOperand(2).hasOneUse()) {
2907
2908 // Scan all of the users of the LHS, looking for VCMPo's that match.
2909 SDNode *VCMPoNode = 0;
2910
2911 SDNode *LHSN = N->getOperand(0).Val;
2912 for (SDNode::use_iterator UI = LHSN->use_begin(), E = LHSN->use_end();
2913 UI != E; ++UI)
2914 if ((*UI)->getOpcode() == PPCISD::VCMPo &&
2915 (*UI)->getOperand(1) == N->getOperand(1) &&
2916 (*UI)->getOperand(2) == N->getOperand(2) &&
2917 (*UI)->getOperand(0) == N->getOperand(0)) {
2918 VCMPoNode = *UI;
2919 break;
2920 }
2921
Chris Lattner00901202006-04-18 18:28:22 +00002922 // If there is no VCMPo node, or if the flag value has a single use, don't
2923 // transform this.
2924 if (!VCMPoNode || VCMPoNode->hasNUsesOfValue(0, 1))
2925 break;
2926
2927 // Look at the (necessarily single) use of the flag value. If it has a
2928 // chain, this transformation is more complex. Note that multiple things
2929 // could use the value result, which we should ignore.
2930 SDNode *FlagUser = 0;
2931 for (SDNode::use_iterator UI = VCMPoNode->use_begin();
2932 FlagUser == 0; ++UI) {
2933 assert(UI != VCMPoNode->use_end() && "Didn't find user!");
2934 SDNode *User = *UI;
2935 for (unsigned i = 0, e = User->getNumOperands(); i != e; ++i) {
2936 if (User->getOperand(i) == SDOperand(VCMPoNode, 1)) {
2937 FlagUser = User;
2938 break;
2939 }
2940 }
2941 }
2942
2943 // If the user is a MFCR instruction, we know this is safe. Otherwise we
2944 // give up for right now.
2945 if (FlagUser->getOpcode() == PPCISD::MFCR)
Chris Lattner4468c222006-03-31 06:02:07 +00002946 return SDOperand(VCMPoNode, 0);
2947 }
2948 break;
2949 }
Chris Lattner90564f22006-04-18 17:59:36 +00002950 case ISD::BR_CC: {
2951 // If this is a branch on an altivec predicate comparison, lower this so
2952 // that we don't have to do a MFCR: instead, branch directly on CR6. This
2953 // lowering is done pre-legalize, because the legalizer lowers the predicate
2954 // compare down to code that is difficult to reassemble.
2955 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(1))->get();
2956 SDOperand LHS = N->getOperand(2), RHS = N->getOperand(3);
2957 int CompareOpc;
2958 bool isDot;
2959
2960 if (LHS.getOpcode() == ISD::INTRINSIC_WO_CHAIN &&
2961 isa<ConstantSDNode>(RHS) && (CC == ISD::SETEQ || CC == ISD::SETNE) &&
2962 getAltivecCompareInfo(LHS, CompareOpc, isDot)) {
2963 assert(isDot && "Can't compare against a vector result!");
2964
2965 // If this is a comparison against something other than 0/1, then we know
2966 // that the condition is never/always true.
2967 unsigned Val = cast<ConstantSDNode>(RHS)->getValue();
2968 if (Val != 0 && Val != 1) {
2969 if (CC == ISD::SETEQ) // Cond never true, remove branch.
2970 return N->getOperand(0);
2971 // Always !=, turn it into an unconditional branch.
2972 return DAG.getNode(ISD::BR, MVT::Other,
2973 N->getOperand(0), N->getOperand(4));
2974 }
2975
2976 bool BranchOnWhenPredTrue = (CC == ISD::SETEQ) ^ (Val == 0);
2977
2978 // Create the PPCISD altivec 'dot' comparison node.
Chris Lattner90564f22006-04-18 17:59:36 +00002979 std::vector<MVT::ValueType> VTs;
Chris Lattner79e490a2006-08-11 17:18:05 +00002980 SDOperand Ops[] = {
2981 LHS.getOperand(2), // LHS of compare
2982 LHS.getOperand(3), // RHS of compare
2983 DAG.getConstant(CompareOpc, MVT::i32)
2984 };
Chris Lattner90564f22006-04-18 17:59:36 +00002985 VTs.push_back(LHS.getOperand(2).getValueType());
2986 VTs.push_back(MVT::Flag);
Chris Lattner79e490a2006-08-11 17:18:05 +00002987 SDOperand CompNode = DAG.getNode(PPCISD::VCMPo, VTs, Ops, 3);
Chris Lattner90564f22006-04-18 17:59:36 +00002988
2989 // Unpack the result based on how the target uses it.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00002990 PPC::Predicate CompOpc;
Chris Lattner90564f22006-04-18 17:59:36 +00002991 switch (cast<ConstantSDNode>(LHS.getOperand(1))->getValue()) {
2992 default: // Can't happen, don't crash on invalid number though.
2993 case 0: // Branch on the value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00002994 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_EQ : PPC::PRED_NE;
Chris Lattner90564f22006-04-18 17:59:36 +00002995 break;
2996 case 1: // Branch on the inverted value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00002997 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_NE : PPC::PRED_EQ;
Chris Lattner90564f22006-04-18 17:59:36 +00002998 break;
2999 case 2: // Branch on the value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00003000 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_LT : PPC::PRED_GE;
Chris Lattner90564f22006-04-18 17:59:36 +00003001 break;
3002 case 3: // Branch on the inverted value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00003003 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_GE : PPC::PRED_LT;
Chris Lattner90564f22006-04-18 17:59:36 +00003004 break;
3005 }
3006
3007 return DAG.getNode(PPCISD::COND_BRANCH, MVT::Other, N->getOperand(0),
Chris Lattner90564f22006-04-18 17:59:36 +00003008 DAG.getConstant(CompOpc, MVT::i32),
Chris Lattner18258c62006-11-17 22:37:34 +00003009 DAG.getRegister(PPC::CR6, MVT::i32),
Chris Lattner90564f22006-04-18 17:59:36 +00003010 N->getOperand(4), CompNode.getValue(1));
3011 }
3012 break;
3013 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00003014 }
3015
3016 return SDOperand();
3017}
3018
Chris Lattner1a635d62006-04-14 06:01:58 +00003019//===----------------------------------------------------------------------===//
3020// Inline Assembly Support
3021//===----------------------------------------------------------------------===//
3022
Chris Lattnerbbe77de2006-04-02 06:26:07 +00003023void PPCTargetLowering::computeMaskedBitsForTargetNode(const SDOperand Op,
3024 uint64_t Mask,
3025 uint64_t &KnownZero,
3026 uint64_t &KnownOne,
3027 unsigned Depth) const {
3028 KnownZero = 0;
3029 KnownOne = 0;
3030 switch (Op.getOpcode()) {
3031 default: break;
Chris Lattnerd9989382006-07-10 20:56:58 +00003032 case PPCISD::LBRX: {
3033 // lhbrx is known to have the top bits cleared out.
3034 if (cast<VTSDNode>(Op.getOperand(3))->getVT() == MVT::i16)
3035 KnownZero = 0xFFFF0000;
3036 break;
3037 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00003038 case ISD::INTRINSIC_WO_CHAIN: {
3039 switch (cast<ConstantSDNode>(Op.getOperand(0))->getValue()) {
3040 default: break;
3041 case Intrinsic::ppc_altivec_vcmpbfp_p:
3042 case Intrinsic::ppc_altivec_vcmpeqfp_p:
3043 case Intrinsic::ppc_altivec_vcmpequb_p:
3044 case Intrinsic::ppc_altivec_vcmpequh_p:
3045 case Intrinsic::ppc_altivec_vcmpequw_p:
3046 case Intrinsic::ppc_altivec_vcmpgefp_p:
3047 case Intrinsic::ppc_altivec_vcmpgtfp_p:
3048 case Intrinsic::ppc_altivec_vcmpgtsb_p:
3049 case Intrinsic::ppc_altivec_vcmpgtsh_p:
3050 case Intrinsic::ppc_altivec_vcmpgtsw_p:
3051 case Intrinsic::ppc_altivec_vcmpgtub_p:
3052 case Intrinsic::ppc_altivec_vcmpgtuh_p:
3053 case Intrinsic::ppc_altivec_vcmpgtuw_p:
3054 KnownZero = ~1U; // All bits but the low one are known to be zero.
3055 break;
3056 }
3057 }
3058 }
3059}
3060
3061
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00003062/// getConstraintType - Given a constraint letter, return the type of
3063/// constraint it is for this target.
3064PPCTargetLowering::ConstraintType
3065PPCTargetLowering::getConstraintType(char ConstraintLetter) const {
3066 switch (ConstraintLetter) {
3067 default: break;
3068 case 'b':
3069 case 'r':
3070 case 'f':
3071 case 'v':
3072 case 'y':
3073 return C_RegisterClass;
3074 }
3075 return TargetLowering::getConstraintType(ConstraintLetter);
3076}
3077
Chris Lattner331d1bc2006-11-02 01:44:04 +00003078std::pair<unsigned, const TargetRegisterClass*>
3079PPCTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
3080 MVT::ValueType VT) const {
Chris Lattnerddc787d2006-01-31 19:20:21 +00003081 if (Constraint.size() == 1) {
Chris Lattner331d1bc2006-11-02 01:44:04 +00003082 // GCC RS6000 Constraint Letters
3083 switch (Constraint[0]) {
3084 case 'b': // R1-R31
3085 case 'r': // R0-R31
3086 if (VT == MVT::i64 && PPCSubTarget.isPPC64())
3087 return std::make_pair(0U, PPC::G8RCRegisterClass);
3088 return std::make_pair(0U, PPC::GPRCRegisterClass);
3089 case 'f':
3090 if (VT == MVT::f32)
3091 return std::make_pair(0U, PPC::F4RCRegisterClass);
3092 else if (VT == MVT::f64)
3093 return std::make_pair(0U, PPC::F8RCRegisterClass);
3094 break;
Chris Lattnerddc787d2006-01-31 19:20:21 +00003095 case 'v':
Chris Lattner331d1bc2006-11-02 01:44:04 +00003096 return std::make_pair(0U, PPC::VRRCRegisterClass);
3097 case 'y': // crrc
3098 return std::make_pair(0U, PPC::CRRCRegisterClass);
Chris Lattnerddc787d2006-01-31 19:20:21 +00003099 }
3100 }
3101
Chris Lattner331d1bc2006-11-02 01:44:04 +00003102 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattnerddc787d2006-01-31 19:20:21 +00003103}
Chris Lattner763317d2006-02-07 00:47:13 +00003104
Chris Lattner331d1bc2006-11-02 01:44:04 +00003105
Chris Lattner763317d2006-02-07 00:47:13 +00003106// isOperandValidForConstraint
Chris Lattnerdba1aee2006-10-31 19:40:43 +00003107SDOperand PPCTargetLowering::
3108isOperandValidForConstraint(SDOperand Op, char Letter, SelectionDAG &DAG) {
Chris Lattner763317d2006-02-07 00:47:13 +00003109 switch (Letter) {
3110 default: break;
3111 case 'I':
3112 case 'J':
3113 case 'K':
3114 case 'L':
3115 case 'M':
3116 case 'N':
3117 case 'O':
3118 case 'P': {
Chris Lattnerdba1aee2006-10-31 19:40:43 +00003119 if (!isa<ConstantSDNode>(Op)) return SDOperand(0,0);// Must be an immediate.
Chris Lattner763317d2006-02-07 00:47:13 +00003120 unsigned Value = cast<ConstantSDNode>(Op)->getValue();
3121 switch (Letter) {
3122 default: assert(0 && "Unknown constraint letter!");
3123 case 'I': // "I" is a signed 16-bit constant.
Chris Lattnerdba1aee2006-10-31 19:40:43 +00003124 if ((short)Value == (int)Value) return Op;
3125 break;
Chris Lattner763317d2006-02-07 00:47:13 +00003126 case 'J': // "J" is a constant with only the high-order 16 bits nonzero.
3127 case 'L': // "L" is a signed 16-bit constant shifted left 16 bits.
Chris Lattnerdba1aee2006-10-31 19:40:43 +00003128 if ((short)Value == 0) return Op;
3129 break;
Chris Lattner763317d2006-02-07 00:47:13 +00003130 case 'K': // "K" is a constant with only the low-order 16 bits nonzero.
Chris Lattnerdba1aee2006-10-31 19:40:43 +00003131 if ((Value >> 16) == 0) return Op;
3132 break;
Chris Lattner763317d2006-02-07 00:47:13 +00003133 case 'M': // "M" is a constant that is greater than 31.
Chris Lattnerdba1aee2006-10-31 19:40:43 +00003134 if (Value > 31) return Op;
3135 break;
Chris Lattner763317d2006-02-07 00:47:13 +00003136 case 'N': // "N" is a positive constant that is an exact power of two.
Chris Lattnerdba1aee2006-10-31 19:40:43 +00003137 if ((int)Value > 0 && isPowerOf2_32(Value)) return Op;
3138 break;
Chris Lattner763317d2006-02-07 00:47:13 +00003139 case 'O': // "O" is the constant zero.
Chris Lattnerdba1aee2006-10-31 19:40:43 +00003140 if (Value == 0) return Op;
3141 break;
Chris Lattner763317d2006-02-07 00:47:13 +00003142 case 'P': // "P" is a constant whose negation is a signed 16-bit constant.
Chris Lattnerdba1aee2006-10-31 19:40:43 +00003143 if ((short)-Value == (int)-Value) return Op;
3144 break;
Chris Lattner763317d2006-02-07 00:47:13 +00003145 }
3146 break;
3147 }
3148 }
3149
3150 // Handle standard constraint letters.
Chris Lattnerdba1aee2006-10-31 19:40:43 +00003151 return TargetLowering::isOperandValidForConstraint(Op, Letter, DAG);
Chris Lattner763317d2006-02-07 00:47:13 +00003152}
Evan Chengc4c62572006-03-13 23:20:37 +00003153
3154/// isLegalAddressImmediate - Return true if the integer value can be used
Evan Cheng86193912007-03-12 23:29:01 +00003155/// as the offset of the target addressing mode for load / store of the
3156/// given type.
3157bool PPCTargetLowering::isLegalAddressImmediate(int64_t V,const Type *Ty) const{
Evan Chengc4c62572006-03-13 23:20:37 +00003158 // PPC allows a sign-extended 16-bit immediate field.
3159 return (V > -(1 << 16) && V < (1 << 16)-1);
3160}
Reid Spencer3a9ec242006-08-28 01:02:49 +00003161
3162bool PPCTargetLowering::isLegalAddressImmediate(llvm::GlobalValue* GV) const {
3163 return TargetLowering::isLegalAddressImmediate(GV);
3164}
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00003165
3166SDOperand PPCTargetLowering::LowerFRAMEADDR(SDOperand Op, SelectionDAG &DAG)
3167{
3168 // Depths > 0 not supported yet!
3169 if (cast<ConstantSDNode>(Op.getOperand(0))->getValue() > 0)
3170 return SDOperand();
3171
3172 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
3173 bool isPPC64 = PtrVT == MVT::i64;
3174
3175 MachineFunction &MF = DAG.getMachineFunction();
3176 MachineFrameInfo *MFI = MF.getFrameInfo();
3177 bool is31 = (NoFramePointerElim || MFI->hasVarSizedObjects())
3178 && MFI->getStackSize();
3179
3180 if (isPPC64)
3181 return DAG.getCopyFromReg(DAG.getEntryNode(), is31 ? PPC::X31 : PPC::X1,
3182 MVT::i32);
3183 else
3184 return DAG.getCopyFromReg(DAG.getEntryNode(), is31 ? PPC::R31 : PPC::R1,
3185 MVT::i32);
3186}