blob: fa5b65f0ba2d9ca283672863b2bf6bbfa79a3fc3 [file] [log] [blame]
Jia Liu31d157a2012-02-18 12:03:15 +00001//===-- PPCInstr64Bit.td - The PowerPC 64-bit Support ------*- tablegen -*-===//
2//
Chris Lattner956f43c2006-06-16 20:22:01 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Jia Liu31d157a2012-02-18 12:03:15 +00007//
Chris Lattner956f43c2006-06-16 20:22:01 +00008//===----------------------------------------------------------------------===//
9//
10// This file describes the PowerPC 64-bit instructions. These patterns are used
11// both when in ppc64 mode and when in "use 64-bit extensions in 32-bit" mode.
12//
13//===----------------------------------------------------------------------===//
14
Chris Lattnerf27bb6d2006-06-20 21:23:06 +000015//===----------------------------------------------------------------------===//
16// 64-bit operands.
17//
Chris Lattner041e9d32006-06-26 23:53:10 +000018def s16imm64 : Operand<i64> {
19 let PrintMethod = "printS16ImmOperand";
20}
21def u16imm64 : Operand<i64> {
22 let PrintMethod = "printU16ImmOperand";
23}
Chris Lattnerf27bb6d2006-06-20 21:23:06 +000024def symbolHi64 : Operand<i64> {
25 let PrintMethod = "printSymbolHi";
Chris Lattner85cf7d72010-11-15 06:33:39 +000026 let EncoderMethod = "getHA16Encoding";
Chris Lattnerf27bb6d2006-06-20 21:23:06 +000027}
28def symbolLo64 : Operand<i64> {
29 let PrintMethod = "printSymbolLo";
Chris Lattner85cf7d72010-11-15 06:33:39 +000030 let EncoderMethod = "getLO16Encoding";
Chris Lattnerf27bb6d2006-06-20 21:23:06 +000031}
Hal Finkelc10d5e92012-09-05 19:22:27 +000032def tocentry : Operand<iPTR> {
Ulrich Weigand880d82e2013-03-19 19:50:30 +000033 let MIOperandInfo = (ops i64imm:$imm);
Hal Finkelc10d5e92012-09-05 19:22:27 +000034}
Bill Schmidtd7802bf2012-12-04 16:18:08 +000035def tlsreg : Operand<i64> {
36 let EncoderMethod = "getTLSRegEncoding";
37}
Bill Schmidt57ac1f42012-12-11 20:30:11 +000038def tlsgd : Operand<i64> {}
Chris Lattnerf27bb6d2006-06-20 21:23:06 +000039
Chris Lattnerb410dc92006-06-20 23:18:58 +000040//===----------------------------------------------------------------------===//
41// 64-bit transformation functions.
42//
Chris Lattnerf27bb6d2006-06-20 21:23:06 +000043
Chris Lattnerb410dc92006-06-20 23:18:58 +000044def SHL64 : SDNodeXForm<imm, [{
45 // Transformation function: 63 - imm
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000046 return getI32Imm(63 - N->getZExtValue());
Chris Lattnerb410dc92006-06-20 23:18:58 +000047}]>;
48
49def SRL64 : SDNodeXForm<imm, [{
50 // Transformation function: 64 - imm
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000051 return N->getZExtValue() ? getI32Imm(64 - N->getZExtValue()) : getI32Imm(0);
Chris Lattnerb410dc92006-06-20 23:18:58 +000052}]>;
53
54def HI32_48 : SDNodeXForm<imm, [{
55 // Transformation function: shift the immediate value down into the low bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000056 return getI32Imm((unsigned short)(N->getZExtValue() >> 32));
Chris Lattnerb410dc92006-06-20 23:18:58 +000057}]>;
58
59def HI48_64 : SDNodeXForm<imm, [{
60 // Transformation function: shift the immediate value down into the low bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000061 return getI32Imm((unsigned short)(N->getZExtValue() >> 48));
Chris Lattnerb410dc92006-06-20 23:18:58 +000062}]>;
Chris Lattnerf27bb6d2006-06-20 21:23:06 +000063
Chris Lattner956f43c2006-06-16 20:22:01 +000064
65//===----------------------------------------------------------------------===//
Chris Lattner6a5339b2006-11-14 18:44:47 +000066// Calls.
67//
68
Ulrich Weigande8680da2013-03-26 10:53:03 +000069let isTerminator = 1, isBarrier = 1, PPC970_Unit = 7 in {
70 let isBranch = 1, isIndirectBranch = 1, Uses = [CTR8] in
71 def BCTR8 : XLForm_2_ext<19, 528, 20, 0, 0, (outs), (ins), "bctr", BrB, []>,
72 Requires<[In64BitMode]>;
73}
74
Chris Lattner6a5339b2006-11-14 18:44:47 +000075let Defs = [LR8] in
Will Schmidt91638152012-10-04 18:14:28 +000076 def MovePCtoLR8 : Pseudo<(outs), (ins), "#MovePCtoLR8", []>,
Chris Lattner6a5339b2006-11-14 18:44:47 +000077 PPC970_Unit_BRU;
78
Ulrich Weigande8680da2013-03-26 10:53:03 +000079let isBranch = 1, isTerminator = 1, hasCtrlDep = 1, PPC970_Unit = 7 in {
80 let Defs = [CTR8], Uses = [CTR8] in {
81 def BDZ8 : BForm_1<16, 18, 0, 0, (outs), (ins condbrtarget:$dst),
82 "bdz $dst">;
83 def BDNZ8 : BForm_1<16, 16, 0, 0, (outs), (ins condbrtarget:$dst),
84 "bdnz $dst">;
85 }
86}
87
Roman Divackye46137f2012-03-06 16:41:49 +000088let isCall = 1, PPC970_Unit = 7, Defs = [LR8] in {
Chris Lattner6a5339b2006-11-14 18:44:47 +000089 // Convenient aliases for call instructions
Dale Johannesenb384ab92008-10-29 18:26:45 +000090 let Uses = [RM] in {
Ulrich Weigand86765fb2013-03-22 15:24:13 +000091 def BL8 : IForm<18, 0, 1, (outs), (ins calltarget:$func),
92 "bl $func", BrB, []>; // See Pat patterns below.
Chris Lattner6a5339b2006-11-14 18:44:47 +000093
Ulrich Weigand86765fb2013-03-22 15:24:13 +000094 def BLA8 : IForm<18, 1, 1, (outs), (ins aaddr:$func),
95 "bla $func", BrB, [(PPCcall (i64 imm:$func))]>;
96 }
97 let Uses = [RM], isCodeGenOnly = 1 in {
98 def BL8_NOP : IForm_and_DForm_4_zero<18, 0, 1, 24,
Jakob Stoklund Olesen68c10a22012-07-13 20:44:29 +000099 (outs), (ins calltarget:$func),
Hal Finkel5b00cea2012-03-31 14:45:15 +0000100 "bl $func\n\tnop", BrB, []>;
101
Ulrich Weigand86765fb2013-03-22 15:24:13 +0000102 def BL8_NOP_TLSGD : IForm_and_DForm_4_zero<18, 0, 1, 24,
Bill Schmidt57ac1f42012-12-11 20:30:11 +0000103 (outs), (ins calltarget:$func, tlsgd:$sym),
104 "bl $func($sym)\n\tnop", BrB, []>;
105
Ulrich Weigand86765fb2013-03-22 15:24:13 +0000106 def BL8_NOP_TLSLD : IForm_and_DForm_4_zero<18, 0, 1, 24,
Bill Schmidt349c2782012-12-12 19:29:35 +0000107 (outs), (ins calltarget:$func, tlsgd:$sym),
108 "bl $func($sym)\n\tnop", BrB, []>;
109
Ulrich Weigand86765fb2013-03-22 15:24:13 +0000110 def BLA8_NOP : IForm_and_DForm_4_zero<18, 1, 1, 24,
Jakob Stoklund Olesen68c10a22012-07-13 20:44:29 +0000111 (outs), (ins aaddr:$func),
Hal Finkel5b00cea2012-03-31 14:45:15 +0000112 "bla $func\n\tnop", BrB,
Ulrich Weigand86765fb2013-03-22 15:24:13 +0000113 [(PPCcall_nop (i64 imm:$func))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +0000114 }
Ulrich Weigand86765fb2013-03-22 15:24:13 +0000115 let Uses = [CTR8, RM] in {
116 def BCTRL8 : XLForm_2_ext<19, 528, 20, 0, 1, (outs), (ins),
117 "bctrl", BrB, [(PPCbctrl)]>,
118 Requires<[In64BitMode]>;
Dale Johannesen639076f2008-10-23 20:41:28 +0000119 }
Chris Lattner9f0bc652007-02-25 05:34:32 +0000120}
121
122
Chris Lattner6a5339b2006-11-14 18:44:47 +0000123// Calls
Ulrich Weigand86765fb2013-03-22 15:24:13 +0000124def : Pat<(PPCcall (i64 tglobaladdr:$dst)),
125 (BL8 tglobaladdr:$dst)>;
126def : Pat<(PPCcall_nop (i64 tglobaladdr:$dst)),
127 (BL8_NOP tglobaladdr:$dst)>;
Nicolas Geoffray63f8fb12007-02-27 13:01:19 +0000128
Ulrich Weigand86765fb2013-03-22 15:24:13 +0000129def : Pat<(PPCcall (i64 texternalsym:$dst)),
130 (BL8 texternalsym:$dst)>;
131def : Pat<(PPCcall_nop (i64 texternalsym:$dst)),
132 (BL8_NOP texternalsym:$dst)>;
Chris Lattner6a5339b2006-11-14 18:44:47 +0000133
Evan Cheng53301922008-07-12 02:23:19 +0000134// Atomic operations
Dan Gohman533297b2009-10-29 18:10:34 +0000135let usesCustomInserter = 1 in {
Jakob Stoklund Olesencf3a7482011-04-04 17:07:09 +0000136 let Defs = [CR0] in {
Evan Cheng53301922008-07-12 02:23:19 +0000137 def ATOMIC_LOAD_ADD_I64 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000138 (outs G8RC:$dst), (ins memrr:$ptr, G8RC:$incr), "#ATOMIC_LOAD_ADD_I64",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000139 [(set i64:$dst, (atomic_load_add_64 xoaddr:$ptr, i64:$incr))]>;
Dale Johannesenbdab93a2008-08-25 22:34:37 +0000140 def ATOMIC_LOAD_SUB_I64 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000141 (outs G8RC:$dst), (ins memrr:$ptr, G8RC:$incr), "#ATOMIC_LOAD_SUB_I64",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000142 [(set i64:$dst, (atomic_load_sub_64 xoaddr:$ptr, i64:$incr))]>;
Dale Johannesenbdab93a2008-08-25 22:34:37 +0000143 def ATOMIC_LOAD_OR_I64 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000144 (outs G8RC:$dst), (ins memrr:$ptr, G8RC:$incr), "#ATOMIC_LOAD_OR_I64",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000145 [(set i64:$dst, (atomic_load_or_64 xoaddr:$ptr, i64:$incr))]>;
Dale Johannesenbdab93a2008-08-25 22:34:37 +0000146 def ATOMIC_LOAD_XOR_I64 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000147 (outs G8RC:$dst), (ins memrr:$ptr, G8RC:$incr), "#ATOMIC_LOAD_XOR_I64",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000148 [(set i64:$dst, (atomic_load_xor_64 xoaddr:$ptr, i64:$incr))]>;
Dale Johannesenbdab93a2008-08-25 22:34:37 +0000149 def ATOMIC_LOAD_AND_I64 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000150 (outs G8RC:$dst), (ins memrr:$ptr, G8RC:$incr), "#ATOMIC_LOAD_AND_i64",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000151 [(set i64:$dst, (atomic_load_and_64 xoaddr:$ptr, i64:$incr))]>;
Dale Johannesenbdab93a2008-08-25 22:34:37 +0000152 def ATOMIC_LOAD_NAND_I64 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000153 (outs G8RC:$dst), (ins memrr:$ptr, G8RC:$incr), "#ATOMIC_LOAD_NAND_I64",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000154 [(set i64:$dst, (atomic_load_nand_64 xoaddr:$ptr, i64:$incr))]>;
Dale Johannesenbdab93a2008-08-25 22:34:37 +0000155
Dale Johannesen5f0cfa22008-08-22 03:49:10 +0000156 def ATOMIC_CMP_SWAP_I64 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000157 (outs G8RC:$dst), (ins memrr:$ptr, G8RC:$old, G8RC:$new), "#ATOMIC_CMP_SWAP_I64",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000158 [(set i64:$dst, (atomic_cmp_swap_64 xoaddr:$ptr, i64:$old, i64:$new))]>;
Dale Johannesenbdab93a2008-08-25 22:34:37 +0000159
Dale Johannesen140a8bb2008-08-25 21:09:52 +0000160 def ATOMIC_SWAP_I64 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000161 (outs G8RC:$dst), (ins memrr:$ptr, G8RC:$new), "#ATOMIC_SWAP_I64",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000162 [(set i64:$dst, (atomic_swap_64 xoaddr:$ptr, i64:$new))]>;
Dale Johannesen5f0cfa22008-08-22 03:49:10 +0000163 }
Evan Cheng8608f2e2008-04-19 02:30:38 +0000164}
165
Evan Cheng53301922008-07-12 02:23:19 +0000166// Instructions to support atomic operations
167def LDARX : XForm_1<31, 84, (outs G8RC:$rD), (ins memrr:$ptr),
168 "ldarx $rD, $ptr", LdStLDARX,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000169 [(set i64:$rD, (PPClarx xoaddr:$ptr))]>;
Evan Cheng53301922008-07-12 02:23:19 +0000170
171let Defs = [CR0] in
172def STDCX : XForm_1<31, 214, (outs), (ins G8RC:$rS, memrr:$dst),
173 "stdcx. $rS, $dst", LdStSTDCX,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000174 [(PPCstcx i64:$rS, xoaddr:$dst)]>,
Evan Cheng53301922008-07-12 02:23:19 +0000175 isDOT;
176
Dale Johannesenb384ab92008-10-29 18:26:45 +0000177let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1, Uses = [RM] in
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000178def TCRETURNdi8 :Pseudo< (outs),
Jakob Stoklund Olesen68c10a22012-07-13 20:44:29 +0000179 (ins calltarget:$dst, i32imm:$offset),
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000180 "#TC_RETURNd8 $dst $offset",
181 []>;
182
Dale Johannesenb384ab92008-10-29 18:26:45 +0000183let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1, Uses = [RM] in
Jakob Stoklund Olesen68c10a22012-07-13 20:44:29 +0000184def TCRETURNai8 :Pseudo<(outs), (ins aaddr:$func, i32imm:$offset),
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000185 "#TC_RETURNa8 $func $offset",
186 [(PPCtc_return (i64 imm:$func), imm:$offset)]>;
187
Dale Johannesenb384ab92008-10-29 18:26:45 +0000188let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1, Uses = [RM] in
Jakob Stoklund Olesen68c10a22012-07-13 20:44:29 +0000189def TCRETURNri8 : Pseudo<(outs), (ins CTRRC8:$dst, i32imm:$offset),
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000190 "#TC_RETURNr8 $dst $offset",
191 []>;
192
Ulrich Weigand3d386422013-03-26 10:57:16 +0000193let isCodeGenOnly = 1 in {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000194
195let isTerminator = 1, isBarrier = 1, PPC970_Unit = 7, isBranch = 1,
Ulrich Weigande8680da2013-03-26 10:53:03 +0000196 isIndirectBranch = 1, isCall = 1, isReturn = 1, Uses = [CTR8, RM] in
197def TAILBCTR8 : XLForm_2_ext<19, 528, 20, 0, 0, (outs), (ins), "bctr", BrB, []>,
198 Requires<[In64BitMode]>;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000199
200
201let isBranch = 1, isTerminator = 1, hasCtrlDep = 1, PPC970_Unit = 7,
Dale Johannesenb384ab92008-10-29 18:26:45 +0000202 isBarrier = 1, isCall = 1, isReturn = 1, Uses = [RM] in
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000203def TAILB8 : IForm<18, 0, 0, (outs), (ins calltarget:$dst),
204 "b $dst", BrB,
205 []>;
206
207
208let isBranch = 1, isTerminator = 1, hasCtrlDep = 1, PPC970_Unit = 7,
Dale Johannesenb384ab92008-10-29 18:26:45 +0000209 isBarrier = 1, isCall = 1, isReturn = 1, Uses = [RM] in
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000210def TAILBA8 : IForm<18, 0, 0, (outs), (ins aaddr:$dst),
211 "ba $dst", BrB,
212 []>;
213
Ulrich Weigand3d386422013-03-26 10:57:16 +0000214}
215
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000216def : Pat<(PPCtc_return (i64 tglobaladdr:$dst), imm:$imm),
217 (TCRETURNdi8 tglobaladdr:$dst, imm:$imm)>;
218
219def : Pat<(PPCtc_return (i64 texternalsym:$dst), imm:$imm),
220 (TCRETURNdi8 texternalsym:$dst, imm:$imm)>;
221
222def : Pat<(PPCtc_return CTRRC8:$dst, imm:$imm),
223 (TCRETURNri8 CTRRC8:$dst, imm:$imm)>;
224
Hal Finkel99f823f2012-06-08 15:38:21 +0000225
Hal Finkeld01efc72013-03-28 03:38:08 +0000226// 64-bit CR instructions
Hal Finkel234bb382011-12-07 06:34:06 +0000227def MTCRF8 : XFXForm_5<31, 144, (outs crbitm:$FXM), (ins G8RC:$rS),
228 "mtcrf $FXM, $rS", BrMCRX>,
229 PPC970_MicroCode, PPC970_Unit_CRU;
230
Ulrich Weigand3d386422013-03-26 10:57:16 +0000231let isCodeGenOnly = 1 in
Hal Finkel234bb382011-12-07 06:34:06 +0000232def MFCR8pseud: XFXForm_3<31, 19, (outs G8RC:$rT), (ins crbitm:$FXM),
Will Schmidt91638152012-10-04 18:14:28 +0000233 "#MFCR8pseud", SprMFCR>,
Hal Finkel234bb382011-12-07 06:34:06 +0000234 PPC970_MicroCode, PPC970_Unit_CRU;
235
236def MFCR8 : XFXForm_3<31, 19, (outs G8RC:$rT), (ins),
237 "mfcr $rT", SprMFCR>,
238 PPC970_MicroCode, PPC970_Unit_CRU;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000239
Ulrich Weigand3d386422013-03-26 10:57:16 +0000240let hasSideEffects = 1, isBarrier = 1, usesCustomInserter = 1 in {
Hal Finkel7ee74a62013-03-21 21:37:52 +0000241 def EH_SjLj_SetJmp64 : Pseudo<(outs GPRC:$dst), (ins memr:$buf),
242 "#EH_SJLJ_SETJMP64",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000243 [(set i32:$dst, (PPCeh_sjlj_setjmp addr:$buf))]>,
Hal Finkel7ee74a62013-03-21 21:37:52 +0000244 Requires<[In64BitMode]>;
245 let isTerminator = 1 in
246 def EH_SjLj_LongJmp64 : Pseudo<(outs), (ins memr:$buf),
247 "#EH_SJLJ_LONGJMP64",
248 [(PPCeh_sjlj_longjmp addr:$buf)]>,
249 Requires<[In64BitMode]>;
250}
251
Chris Lattner6a5339b2006-11-14 18:44:47 +0000252//===----------------------------------------------------------------------===//
253// 64-bit SPR manipulation instrs.
254
Dale Johannesen639076f2008-10-23 20:41:28 +0000255let Uses = [CTR8] in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000256def MFCTR8 : XFXForm_1_ext<31, 339, 9, (outs G8RC:$rT), (ins),
257 "mfctr $rT", SprMFSPR>,
Chris Lattner6a5339b2006-11-14 18:44:47 +0000258 PPC970_DGroup_First, PPC970_Unit_FXU;
Dale Johannesen639076f2008-10-23 20:41:28 +0000259}
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000260let Pattern = [(PPCmtctr i64:$rS)], Defs = [CTR8] in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000261def MTCTR8 : XFXForm_7_ext<31, 467, 9, (outs), (ins G8RC:$rS),
262 "mtctr $rS", SprMTSPR>,
Chris Lattner6a5339b2006-11-14 18:44:47 +0000263 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattner2e6b77d2006-06-27 18:36:44 +0000264}
Chris Lattner563ecfb2006-06-27 18:18:41 +0000265
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000266let Pattern = [(set i64:$rT, readcyclecounter)] in
Hal Finkelf45717e2012-08-06 21:21:44 +0000267def MFTB8 : XFXForm_1_ext<31, 339, 268, (outs G8RC:$rT), (ins),
268 "mfspr $rT, 268", SprMFTB>,
Hal Finkel8cc34742012-08-04 14:10:46 +0000269 PPC970_DGroup_First, PPC970_Unit_FXU;
Hal Finkel8da94ad2012-08-07 17:04:20 +0000270// Note that encoding mftb using mfspr is now the preferred form,
271// and has been since at least ISA v2.03. The mftb instruction has
272// now been phased out. Using mfspr, however, is known not to work on
273// the POWER3.
Hal Finkel8cc34742012-08-04 14:10:46 +0000274
Evan Cheng071a2792007-09-11 19:55:27 +0000275let Defs = [X1], Uses = [X1] in
Will Schmidt91638152012-10-04 18:14:28 +0000276def DYNALLOC8 : Pseudo<(outs G8RC:$result), (ins G8RC:$negsize, memri:$fpsi),"#DYNALLOC8",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000277 [(set i64:$result,
278 (PPCdynalloc i64:$negsize, iaddr:$fpsi))]>;
Jim Laskey2f616bf2006-11-16 22:43:37 +0000279
Dale Johannesen639076f2008-10-23 20:41:28 +0000280let Defs = [LR8] in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000281def MTLR8 : XFXForm_7_ext<31, 467, 8, (outs), (ins G8RC:$rS),
282 "mtlr $rS", SprMTSPR>,
Chris Lattner6a5339b2006-11-14 18:44:47 +0000283 PPC970_DGroup_First, PPC970_Unit_FXU;
Dale Johannesen639076f2008-10-23 20:41:28 +0000284}
285let Uses = [LR8] in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000286def MFLR8 : XFXForm_1_ext<31, 339, 8, (outs G8RC:$rT), (ins),
287 "mflr $rT", SprMFSPR>,
Chris Lattner6a5339b2006-11-14 18:44:47 +0000288 PPC970_DGroup_First, PPC970_Unit_FXU;
Dale Johannesen639076f2008-10-23 20:41:28 +0000289}
Chris Lattner6a5339b2006-11-14 18:44:47 +0000290
Chris Lattner563ecfb2006-06-27 18:18:41 +0000291//===----------------------------------------------------------------------===//
Chris Lattner956f43c2006-06-16 20:22:01 +0000292// Fixed point instructions.
293//
294
295let PPC970_Unit = 1 in { // FXU Operations.
296
Hal Finkelf3c38282012-08-28 02:10:33 +0000297let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000298def LI8 : DForm_2_r0<14, (outs G8RC:$rD), (ins symbolLo64:$imm),
Hal Finkel16803092012-06-12 19:01:24 +0000299 "li $rD, $imm", IntSimple,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000300 [(set i64:$rD, immSExt16:$imm)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000301def LIS8 : DForm_2_r0<15, (outs G8RC:$rD), (ins symbolHi64:$imm),
Hal Finkel16803092012-06-12 19:01:24 +0000302 "lis $rD, $imm", IntSimple,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000303 [(set i64:$rD, imm16ShiftedSExt:$imm)]>;
Hal Finkelf3c38282012-08-28 02:10:33 +0000304}
Chris Lattner0ea70b22006-06-20 22:34:10 +0000305
306// Logical ops.
Evan Cheng64d80e32007-07-19 01:14:50 +0000307def NAND8: XForm_6<31, 476, (outs G8RC:$rA), (ins G8RC:$rS, G8RC:$rB),
Hal Finkel16803092012-06-12 19:01:24 +0000308 "nand $rA, $rS, $rB", IntSimple,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000309 [(set i64:$rA, (not (and i64:$rS, i64:$rB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000310def AND8 : XForm_6<31, 28, (outs G8RC:$rA), (ins G8RC:$rS, G8RC:$rB),
Hal Finkel16803092012-06-12 19:01:24 +0000311 "and $rA, $rS, $rB", IntSimple,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000312 [(set i64:$rA, (and i64:$rS, i64:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000313def ANDC8: XForm_6<31, 60, (outs G8RC:$rA), (ins G8RC:$rS, G8RC:$rB),
Hal Finkel16803092012-06-12 19:01:24 +0000314 "andc $rA, $rS, $rB", IntSimple,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000315 [(set i64:$rA, (and i64:$rS, (not i64:$rB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000316def OR8 : XForm_6<31, 444, (outs G8RC:$rA), (ins G8RC:$rS, G8RC:$rB),
Hal Finkel16803092012-06-12 19:01:24 +0000317 "or $rA, $rS, $rB", IntSimple,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000318 [(set i64:$rA, (or i64:$rS, i64:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000319def NOR8 : XForm_6<31, 124, (outs G8RC:$rA), (ins G8RC:$rS, G8RC:$rB),
Hal Finkel16803092012-06-12 19:01:24 +0000320 "nor $rA, $rS, $rB", IntSimple,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000321 [(set i64:$rA, (not (or i64:$rS, i64:$rB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000322def ORC8 : XForm_6<31, 412, (outs G8RC:$rA), (ins G8RC:$rS, G8RC:$rB),
Hal Finkel16803092012-06-12 19:01:24 +0000323 "orc $rA, $rS, $rB", IntSimple,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000324 [(set i64:$rA, (or i64:$rS, (not i64:$rB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000325def EQV8 : XForm_6<31, 284, (outs G8RC:$rA), (ins G8RC:$rS, G8RC:$rB),
Hal Finkel16803092012-06-12 19:01:24 +0000326 "eqv $rA, $rS, $rB", IntSimple,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000327 [(set i64:$rA, (not (xor i64:$rS, i64:$rB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000328def XOR8 : XForm_6<31, 316, (outs G8RC:$rA), (ins G8RC:$rS, G8RC:$rB),
Hal Finkel16803092012-06-12 19:01:24 +0000329 "xor $rA, $rS, $rB", IntSimple,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000330 [(set i64:$rA, (xor i64:$rS, i64:$rB))]>;
Chris Lattnerf2c5bca2006-06-20 23:11:59 +0000331
332// Logical ops with immediate.
Evan Cheng64d80e32007-07-19 01:14:50 +0000333def ANDIo8 : DForm_4<28, (outs G8RC:$dst), (ins G8RC:$src1, u16imm:$src2),
Chris Lattner0ea70b22006-06-20 22:34:10 +0000334 "andi. $dst, $src1, $src2", IntGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000335 [(set i64:$dst, (and i64:$src1, immZExt16:$src2))]>,
Chris Lattner0ea70b22006-06-20 22:34:10 +0000336 isDOT;
Evan Cheng64d80e32007-07-19 01:14:50 +0000337def ANDISo8 : DForm_4<29, (outs G8RC:$dst), (ins G8RC:$src1, u16imm:$src2),
Chris Lattner0ea70b22006-06-20 22:34:10 +0000338 "andis. $dst, $src1, $src2", IntGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000339 [(set i64:$dst, (and i64:$src1, imm16ShiftedZExt:$src2))]>,
Chris Lattner0ea70b22006-06-20 22:34:10 +0000340 isDOT;
Evan Cheng64d80e32007-07-19 01:14:50 +0000341def ORI8 : DForm_4<24, (outs G8RC:$dst), (ins G8RC:$src1, u16imm:$src2),
Hal Finkel16803092012-06-12 19:01:24 +0000342 "ori $dst, $src1, $src2", IntSimple,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000343 [(set i64:$dst, (or i64:$src1, immZExt16:$src2))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000344def ORIS8 : DForm_4<25, (outs G8RC:$dst), (ins G8RC:$src1, u16imm:$src2),
Hal Finkel16803092012-06-12 19:01:24 +0000345 "oris $dst, $src1, $src2", IntSimple,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000346 [(set i64:$dst, (or i64:$src1, imm16ShiftedZExt:$src2))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000347def XORI8 : DForm_4<26, (outs G8RC:$dst), (ins G8RC:$src1, u16imm:$src2),
Hal Finkel16803092012-06-12 19:01:24 +0000348 "xori $dst, $src1, $src2", IntSimple,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000349 [(set i64:$dst, (xor i64:$src1, immZExt16:$src2))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000350def XORIS8 : DForm_4<27, (outs G8RC:$dst), (ins G8RC:$src1, u16imm:$src2),
Hal Finkel16803092012-06-12 19:01:24 +0000351 "xoris $dst, $src1, $src2", IntSimple,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000352 [(set i64:$dst, (xor i64:$src1, imm16ShiftedZExt:$src2))]>;
Chris Lattner0ea70b22006-06-20 22:34:10 +0000353
Evan Cheng64d80e32007-07-19 01:14:50 +0000354def ADD8 : XOForm_1<31, 266, 0, (outs G8RC:$rT), (ins G8RC:$rA, G8RC:$rB),
Hal Finkel16803092012-06-12 19:01:24 +0000355 "add $rT, $rA, $rB", IntSimple,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000356 [(set i64:$rT, (add i64:$rA, i64:$rB))]>;
Bill Schmidtd7802bf2012-12-04 16:18:08 +0000357// ADD8 has a special form: reg = ADD8(reg, sym@tls) for use by the
358// initial-exec thread-local storage model.
Ulrich Weigand3d386422013-03-26 10:57:16 +0000359let isCodeGenOnly = 1 in
Bill Schmidtd7802bf2012-12-04 16:18:08 +0000360def ADD8TLS : XOForm_1<31, 266, 0, (outs G8RC:$rT), (ins G8RC:$rA, tlsreg:$rB),
Bill Schmidtdfebc4c2012-12-13 18:45:54 +0000361 "add $rT, $rA, $rB@tls", IntSimple,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000362 [(set i64:$rT, (add i64:$rA, tglobaltlsaddr:$rB))]>;
Chris Lattnerccde4cb2007-05-17 06:52:46 +0000363
Dale Johannesen8dffc812009-09-18 20:15:22 +0000364let Defs = [CARRY] in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000365def ADDC8 : XOForm_1<31, 10, 0, (outs G8RC:$rT), (ins G8RC:$rA, G8RC:$rB),
Chris Lattnerccde4cb2007-05-17 06:52:46 +0000366 "addc $rT, $rA, $rB", IntGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000367 [(set i64:$rT, (addc i64:$rA, i64:$rB))]>,
Chris Lattnerccde4cb2007-05-17 06:52:46 +0000368 PPC970_DGroup_Cracked;
Dale Johannesen8dffc812009-09-18 20:15:22 +0000369def ADDIC8 : DForm_2<12, (outs G8RC:$rD), (ins G8RC:$rA, s16imm64:$imm),
370 "addic $rD, $rA, $imm", IntGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000371 [(set i64:$rD, (addc i64:$rA, immSExt16:$imm))]>;
Dale Johannesen8dffc812009-09-18 20:15:22 +0000372}
Ulrich Weigand2b0850b2013-03-26 10:55:20 +0000373def ADDI8 : DForm_2<14, (outs G8RC:$rD), (ins G8RC_NOX0:$rA, symbolLo64:$imm),
Hal Finkel16803092012-06-12 19:01:24 +0000374 "addi $rD, $rA, $imm", IntSimple,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000375 [(set i64:$rD, (add i64:$rA, immSExt16:$imm))]>;
Hal Finkela548afc2013-03-19 18:51:05 +0000376def ADDIS8 : DForm_2<15, (outs G8RC:$rD), (ins G8RC_NOX0:$rA, symbolHi64:$imm),
Hal Finkel16803092012-06-12 19:01:24 +0000377 "addis $rD, $rA, $imm", IntSimple,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000378 [(set i64:$rD, (add i64:$rA, imm16ShiftedSExt:$imm))]>;
Chris Lattner0ea70b22006-06-20 22:34:10 +0000379
Dale Johannesen8dffc812009-09-18 20:15:22 +0000380let Defs = [CARRY] in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000381def SUBFIC8: DForm_2< 8, (outs G8RC:$rD), (ins G8RC:$rA, s16imm64:$imm),
Chris Lattner563ecfb2006-06-27 18:18:41 +0000382 "subfic $rD, $rA, $imm", IntGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000383 [(set i64:$rD, (subc immSExt16:$imm, i64:$rA))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000384def SUBFC8 : XOForm_1<31, 8, 0, (outs G8RC:$rT), (ins G8RC:$rA, G8RC:$rB),
Chris Lattnerccde4cb2007-05-17 06:52:46 +0000385 "subfc $rT, $rA, $rB", IntGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000386 [(set i64:$rT, (subc i64:$rB, i64:$rA))]>,
Chris Lattnerccde4cb2007-05-17 06:52:46 +0000387 PPC970_DGroup_Cracked;
Dale Johannesen8dffc812009-09-18 20:15:22 +0000388}
389def SUBF8 : XOForm_1<31, 40, 0, (outs G8RC:$rT), (ins G8RC:$rA, G8RC:$rB),
390 "subf $rT, $rA, $rB", IntGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000391 [(set i64:$rT, (sub i64:$rB, i64:$rA))]>;
Dale Johannesen8dffc812009-09-18 20:15:22 +0000392def NEG8 : XOForm_3<31, 104, 0, (outs G8RC:$rT), (ins G8RC:$rA),
Hal Finkel16803092012-06-12 19:01:24 +0000393 "neg $rT, $rA", IntSimple,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000394 [(set i64:$rT, (ineg i64:$rA))]>;
Dale Johannesen8dffc812009-09-18 20:15:22 +0000395let Uses = [CARRY], Defs = [CARRY] in {
396def ADDE8 : XOForm_1<31, 138, 0, (outs G8RC:$rT), (ins G8RC:$rA, G8RC:$rB),
397 "adde $rT, $rA, $rB", IntGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000398 [(set i64:$rT, (adde i64:$rA, i64:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000399def ADDME8 : XOForm_3<31, 234, 0, (outs G8RC:$rT), (ins G8RC:$rA),
Chris Lattnerccde4cb2007-05-17 06:52:46 +0000400 "addme $rT, $rA", IntGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000401 [(set i64:$rT, (adde i64:$rA, -1))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000402def ADDZE8 : XOForm_3<31, 202, 0, (outs G8RC:$rT), (ins G8RC:$rA),
Chris Lattnerccde4cb2007-05-17 06:52:46 +0000403 "addze $rT, $rA", IntGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000404 [(set i64:$rT, (adde i64:$rA, 0))]>;
Dale Johannesen8dffc812009-09-18 20:15:22 +0000405def SUBFE8 : XOForm_1<31, 136, 0, (outs G8RC:$rT), (ins G8RC:$rA, G8RC:$rB),
406 "subfe $rT, $rA, $rB", IntGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000407 [(set i64:$rT, (sube i64:$rB, i64:$rA))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000408def SUBFME8 : XOForm_3<31, 232, 0, (outs G8RC:$rT), (ins G8RC:$rA),
Chris Lattnerccde4cb2007-05-17 06:52:46 +0000409 "subfme $rT, $rA", IntGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000410 [(set i64:$rT, (sube -1, i64:$rA))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000411def SUBFZE8 : XOForm_3<31, 200, 0, (outs G8RC:$rT), (ins G8RC:$rA),
Chris Lattnerccde4cb2007-05-17 06:52:46 +0000412 "subfze $rT, $rA", IntGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000413 [(set i64:$rT, (sube 0, i64:$rA))]>;
Dale Johannesen8dffc812009-09-18 20:15:22 +0000414}
Chris Lattnerccde4cb2007-05-17 06:52:46 +0000415
Chris Lattnerf27bb6d2006-06-20 21:23:06 +0000416
Evan Cheng64d80e32007-07-19 01:14:50 +0000417def MULHD : XOForm_1<31, 73, 0, (outs G8RC:$rT), (ins G8RC:$rA, G8RC:$rB),
Chris Lattner956f43c2006-06-16 20:22:01 +0000418 "mulhd $rT, $rA, $rB", IntMulHW,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000419 [(set i64:$rT, (mulhs i64:$rA, i64:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000420def MULHDU : XOForm_1<31, 9, 0, (outs G8RC:$rT), (ins G8RC:$rA, G8RC:$rB),
Chris Lattner956f43c2006-06-16 20:22:01 +0000421 "mulhdu $rT, $rA, $rB", IntMulHWU,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000422 [(set i64:$rT, (mulhu i64:$rA, i64:$rB))]>;
Chris Lattner956f43c2006-06-16 20:22:01 +0000423
Evan Chengcaf778a2007-08-01 23:07:38 +0000424def CMPD : XForm_16_ext<31, 0, (outs CRRC:$crD), (ins G8RC:$rA, G8RC:$rB),
Chris Lattner956f43c2006-06-16 20:22:01 +0000425 "cmpd $crD, $rA, $rB", IntCompare>, isPPC64;
Evan Chengcaf778a2007-08-01 23:07:38 +0000426def CMPLD : XForm_16_ext<31, 32, (outs CRRC:$crD), (ins G8RC:$rA, G8RC:$rB),
Chris Lattner956f43c2006-06-16 20:22:01 +0000427 "cmpld $crD, $rA, $rB", IntCompare>, isPPC64;
Evan Chengcaf778a2007-08-01 23:07:38 +0000428def CMPDI : DForm_5_ext<11, (outs CRRC:$crD), (ins G8RC:$rA, s16imm:$imm),
Chris Lattner041e9d32006-06-26 23:53:10 +0000429 "cmpdi $crD, $rA, $imm", IntCompare>, isPPC64;
Evan Chengcaf778a2007-08-01 23:07:38 +0000430def CMPLDI : DForm_6_ext<10, (outs CRRC:$dst), (ins G8RC:$src1, u16imm:$src2),
Chris Lattner041e9d32006-06-26 23:53:10 +0000431 "cmpldi $dst, $src1, $src2", IntCompare>, isPPC64;
Chris Lattner956f43c2006-06-16 20:22:01 +0000432
Evan Cheng64d80e32007-07-19 01:14:50 +0000433def SLD : XForm_6<31, 27, (outs G8RC:$rA), (ins G8RC:$rS, GPRC:$rB),
Chris Lattner956f43c2006-06-16 20:22:01 +0000434 "sld $rA, $rS, $rB", IntRotateD,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000435 [(set i64:$rA, (PPCshl i64:$rS, i32:$rB))]>, isPPC64;
Evan Cheng64d80e32007-07-19 01:14:50 +0000436def SRD : XForm_6<31, 539, (outs G8RC:$rA), (ins G8RC:$rS, GPRC:$rB),
Chris Lattner956f43c2006-06-16 20:22:01 +0000437 "srd $rA, $rS, $rB", IntRotateD,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000438 [(set i64:$rA, (PPCsrl i64:$rS, i32:$rB))]>, isPPC64;
Dale Johannesen8dffc812009-09-18 20:15:22 +0000439let Defs = [CARRY] in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000440def SRAD : XForm_6<31, 794, (outs G8RC:$rA), (ins G8RC:$rS, GPRC:$rB),
Chris Lattner956f43c2006-06-16 20:22:01 +0000441 "srad $rA, $rS, $rB", IntRotateD,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000442 [(set i64:$rA, (PPCsra i64:$rS, i32:$rB))]>, isPPC64;
Dale Johannesen8dffc812009-09-18 20:15:22 +0000443}
Chris Lattner94c96cc2006-12-06 21:46:13 +0000444
Evan Cheng64d80e32007-07-19 01:14:50 +0000445def EXTSB8 : XForm_11<31, 954, (outs G8RC:$rA), (ins G8RC:$rS),
Hal Finkel16803092012-06-12 19:01:24 +0000446 "extsb $rA, $rS", IntSimple,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000447 [(set i64:$rA, (sext_inreg i64:$rS, i8))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000448def EXTSH8 : XForm_11<31, 922, (outs G8RC:$rA), (ins G8RC:$rS),
Hal Finkel16803092012-06-12 19:01:24 +0000449 "extsh $rA, $rS", IntSimple,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000450 [(set i64:$rA, (sext_inreg i64:$rS, i16))]>;
Chris Lattner94c96cc2006-12-06 21:46:13 +0000451
Evan Cheng64d80e32007-07-19 01:14:50 +0000452def EXTSW : XForm_11<31, 986, (outs G8RC:$rA), (ins G8RC:$rS),
Hal Finkel16803092012-06-12 19:01:24 +0000453 "extsw $rA, $rS", IntSimple,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000454 [(set i64:$rA, (sext_inreg i64:$rS, i32))]>, isPPC64;
Evan Cheng64d80e32007-07-19 01:14:50 +0000455def EXTSW_32_64 : XForm_11<31, 986, (outs G8RC:$rA), (ins GPRC:$rS),
Hal Finkel16803092012-06-12 19:01:24 +0000456 "extsw $rA, $rS", IntSimple,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000457 [(set i64:$rA, (sext i32:$rS))]>, isPPC64;
Chris Lattner956f43c2006-06-16 20:22:01 +0000458
Dale Johannesen8dffc812009-09-18 20:15:22 +0000459let Defs = [CARRY] in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000460def SRADI : XSForm_1<31, 413, (outs G8RC:$rA), (ins G8RC:$rS, u6imm:$SH),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000461 "sradi $rA, $rS, $SH", IntRotateDI,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000462 [(set i64:$rA, (sra i64:$rS, (i32 imm:$SH)))]>, isPPC64;
Dale Johannesen8dffc812009-09-18 20:15:22 +0000463}
Evan Cheng64d80e32007-07-19 01:14:50 +0000464def CNTLZD : XForm_11<31, 58, (outs G8RC:$rA), (ins G8RC:$rS),
Chris Lattnerb6ead972007-03-25 04:44:03 +0000465 "cntlzd $rA, $rS", IntGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000466 [(set i64:$rA, (ctlz i64:$rS))]>;
Hal Finkelc53ab4d2013-03-28 13:29:47 +0000467def POPCNTD : XForm_11<31, 506, (outs G8RC:$rA), (ins G8RC:$rS),
468 "popcntd $rA, $rS", IntGeneral,
469 [(set i64:$rA, (ctpop i64:$rS))]>;
Chris Lattnerb6ead972007-03-25 04:44:03 +0000470
Hal Finkel1fce8832013-04-01 15:58:15 +0000471// popcntw also does a population count on the high 32 bits (storing the
472// results in the high 32-bits of the output). We'll ignore that here (which is
473// safe because we never separately use the high part of the 64-bit registers).
474def POPCNTW : XForm_11<31, 378, (outs GPRC:$rA), (ins GPRC:$rS),
475 "popcntw $rA, $rS", IntGeneral,
476 [(set i32:$rA, (ctpop i32:$rS))]>;
477
Evan Cheng64d80e32007-07-19 01:14:50 +0000478def DIVD : XOForm_1<31, 489, 0, (outs G8RC:$rT), (ins G8RC:$rA, G8RC:$rB),
Chris Lattner956f43c2006-06-16 20:22:01 +0000479 "divd $rT, $rA, $rB", IntDivD,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000480 [(set i64:$rT, (sdiv i64:$rA, i64:$rB))]>, isPPC64,
Chris Lattner956f43c2006-06-16 20:22:01 +0000481 PPC970_DGroup_First, PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000482def DIVDU : XOForm_1<31, 457, 0, (outs G8RC:$rT), (ins G8RC:$rA, G8RC:$rB),
Chris Lattner956f43c2006-06-16 20:22:01 +0000483 "divdu $rT, $rA, $rB", IntDivD,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000484 [(set i64:$rT, (udiv i64:$rA, i64:$rB))]>, isPPC64,
Chris Lattner956f43c2006-06-16 20:22:01 +0000485 PPC970_DGroup_First, PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000486def MULLD : XOForm_1<31, 233, 0, (outs G8RC:$rT), (ins G8RC:$rA, G8RC:$rB),
Chris Lattner956f43c2006-06-16 20:22:01 +0000487 "mulld $rT, $rA, $rB", IntMulHD,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000488 [(set i64:$rT, (mul i64:$rA, i64:$rB))]>, isPPC64;
Chris Lattner956f43c2006-06-16 20:22:01 +0000489
Chris Lattner041e9d32006-06-26 23:53:10 +0000490
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000491let isCommutable = 1 in {
Chris Lattner956f43c2006-06-16 20:22:01 +0000492def RLDIMI : MDForm_1<30, 3,
Evan Cheng64d80e32007-07-19 01:14:50 +0000493 (outs G8RC:$rA), (ins G8RC:$rSi, G8RC:$rS, u6imm:$SH, u6imm:$MB),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000494 "rldimi $rA, $rS, $SH, $MB", IntRotateDI,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000495 []>, isPPC64, RegConstraint<"$rSi = $rA">,
496 NoEncode<"$rSi">;
Chris Lattner956f43c2006-06-16 20:22:01 +0000497}
498
499// Rotate instructions.
Evan Cheng67c906d2007-09-04 20:20:29 +0000500def RLDCL : MDForm_1<30, 0,
Adhemerval Zanellaedf5e9a2012-10-26 12:09:58 +0000501 (outs G8RC:$rA), (ins G8RC:$rS, GPRC:$rB, u6imm:$MBE),
502 "rldcl $rA, $rS, $rB, $MBE", IntRotateD,
Evan Cheng67c906d2007-09-04 20:20:29 +0000503 []>, isPPC64;
Chris Lattner956f43c2006-06-16 20:22:01 +0000504def RLDICL : MDForm_1<30, 0,
Adhemerval Zanellaedf5e9a2012-10-26 12:09:58 +0000505 (outs G8RC:$rA), (ins G8RC:$rS, u6imm:$SH, u6imm:$MBE),
506 "rldicl $rA, $rS, $SH, $MBE", IntRotateDI,
Chris Lattner956f43c2006-06-16 20:22:01 +0000507 []>, isPPC64;
508def RLDICR : MDForm_1<30, 1,
Adhemerval Zanellaedf5e9a2012-10-26 12:09:58 +0000509 (outs G8RC:$rA), (ins G8RC:$rS, u6imm:$SH, u6imm:$MBE),
510 "rldicr $rA, $rS, $SH, $MBE", IntRotateDI,
Chris Lattner956f43c2006-06-16 20:22:01 +0000511 []>, isPPC64;
Hal Finkel234bb382011-12-07 06:34:06 +0000512
513def RLWINM8 : MForm_2<21,
514 (outs G8RC:$rA), (ins G8RC:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
515 "rlwinm $rA, $rS, $SH, $MB, $ME", IntGeneral,
516 []>;
517
Ulrich Weigandbc40df32012-11-13 19:14:19 +0000518def ISEL8 : AForm_4<31, 15,
Ulrich Weiganda01c7db2013-03-26 10:54:54 +0000519 (outs G8RC:$rT), (ins G8RC_NOX0:$rA, G8RC:$rB, CRBITRC:$cond),
Hal Finkel009f7af2012-06-22 23:10:08 +0000520 "isel $rT, $rA, $rB, $cond", IntGeneral,
521 []>;
Chris Lattner041e9d32006-06-26 23:53:10 +0000522} // End FXU Operations.
Chris Lattner956f43c2006-06-16 20:22:01 +0000523
524
525//===----------------------------------------------------------------------===//
526// Load/Store instructions.
527//
528
529
Chris Lattner518f9c72006-07-14 04:42:02 +0000530// Sign extending loads.
Dan Gohman15511cf2008-12-03 18:15:48 +0000531let canFoldAsLoad = 1, PPC970_Unit = 2 in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000532def LHA8: DForm_1<42, (outs G8RC:$rD), (ins memri:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000533 "lha $rD, $src", LdStLHA,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000534 [(set i64:$rD, (sextloadi16 iaddr:$src))]>,
Chris Lattner518f9c72006-07-14 04:42:02 +0000535 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000536def LWA : DSForm_1<58, 2, (outs G8RC:$rD), (ins memrix:$src),
Chris Lattner047854f2006-06-20 00:38:36 +0000537 "lwa $rD, $src", LdStLWA,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000538 [(set i64:$rD,
Hal Finkel08a215c2013-03-18 23:00:58 +0000539 (aligned4sextloadi32 ixaddr:$src))]>, isPPC64,
Chris Lattner047854f2006-06-20 00:38:36 +0000540 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000541def LHAX8: XForm_1<31, 343, (outs G8RC:$rD), (ins memrr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000542 "lhax $rD, $src", LdStLHA,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000543 [(set i64:$rD, (sextloadi16 xaddr:$src))]>,
Chris Lattner518f9c72006-07-14 04:42:02 +0000544 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000545def LWAX : XForm_1<31, 341, (outs G8RC:$rD), (ins memrr:$src),
Chris Lattner956f43c2006-06-16 20:22:01 +0000546 "lwax $rD, $src", LdStLHA,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000547 [(set i64:$rD, (sextloadi32 xaddr:$src))]>, isPPC64,
Chris Lattner956f43c2006-06-16 20:22:01 +0000548 PPC970_DGroup_Cracked;
Chris Lattner518f9c72006-07-14 04:42:02 +0000549
Chris Lattner94e509c2006-11-10 23:58:45 +0000550// Update forms.
Ulrich Weiganddff4d152013-03-19 19:53:27 +0000551let mayLoad = 1 in {
Ulrich Weigand8353d1e2013-03-19 19:52:30 +0000552def LHAU8 : DForm_1<43, (outs G8RC:$rD, ptr_rc_nor0:$ea_result),
553 (ins memri:$addr),
554 "lhau $rD, $addr", LdStLHAU,
555 []>, RegConstraint<"$addr.reg = $ea_result">,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000556 NoEncode<"$ea_result">;
Chris Lattner94e509c2006-11-10 23:58:45 +0000557// NO LWAU!
558
Hal Finkela548afc2013-03-19 18:51:05 +0000559def LHAUX8 : XForm_1<31, 375, (outs G8RC:$rD, ptr_rc_nor0:$ea_result),
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000560 (ins memrr:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000561 "lhaux $rD, $addr", LdStLHAU,
Ulrich Weigand89ec8472013-03-22 14:59:13 +0000562 []>, RegConstraint<"$addr.ptrreg = $ea_result">,
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000563 NoEncode<"$ea_result">;
Hal Finkela548afc2013-03-19 18:51:05 +0000564def LWAUX : XForm_1<31, 373, (outs G8RC:$rD, ptr_rc_nor0:$ea_result),
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000565 (ins memrr:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000566 "lwaux $rD, $addr", LdStLHAU,
Ulrich Weigand89ec8472013-03-22 14:59:13 +0000567 []>, RegConstraint<"$addr.ptrreg = $ea_result">,
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000568 NoEncode<"$ea_result">, isPPC64;
Chris Lattner94e509c2006-11-10 23:58:45 +0000569}
Ulrich Weiganddff4d152013-03-19 19:53:27 +0000570}
Chris Lattner94e509c2006-11-10 23:58:45 +0000571
Chris Lattner518f9c72006-07-14 04:42:02 +0000572// Zero extending loads.
Dan Gohman15511cf2008-12-03 18:15:48 +0000573let canFoldAsLoad = 1, PPC970_Unit = 2 in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000574def LBZ8 : DForm_1<34, (outs G8RC:$rD), (ins memri:$src),
Hal Finkel20b529b2012-04-01 04:44:16 +0000575 "lbz $rD, $src", LdStLoad,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000576 [(set i64:$rD, (zextloadi8 iaddr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000577def LHZ8 : DForm_1<40, (outs G8RC:$rD), (ins memri:$src),
Hal Finkel20b529b2012-04-01 04:44:16 +0000578 "lhz $rD, $src", LdStLoad,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000579 [(set i64:$rD, (zextloadi16 iaddr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000580def LWZ8 : DForm_1<32, (outs G8RC:$rD), (ins memri:$src),
Hal Finkel20b529b2012-04-01 04:44:16 +0000581 "lwz $rD, $src", LdStLoad,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000582 [(set i64:$rD, (zextloadi32 iaddr:$src))]>, isPPC64;
Chris Lattner518f9c72006-07-14 04:42:02 +0000583
Evan Cheng64d80e32007-07-19 01:14:50 +0000584def LBZX8 : XForm_1<31, 87, (outs G8RC:$rD), (ins memrr:$src),
Hal Finkel20b529b2012-04-01 04:44:16 +0000585 "lbzx $rD, $src", LdStLoad,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000586 [(set i64:$rD, (zextloadi8 xaddr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000587def LHZX8 : XForm_1<31, 279, (outs G8RC:$rD), (ins memrr:$src),
Hal Finkel20b529b2012-04-01 04:44:16 +0000588 "lhzx $rD, $src", LdStLoad,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000589 [(set i64:$rD, (zextloadi16 xaddr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000590def LWZX8 : XForm_1<31, 23, (outs G8RC:$rD), (ins memrr:$src),
Hal Finkel20b529b2012-04-01 04:44:16 +0000591 "lwzx $rD, $src", LdStLoad,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000592 [(set i64:$rD, (zextloadi32 xaddr:$src))]>;
Chris Lattner94e509c2006-11-10 23:58:45 +0000593
594
595// Update forms.
Dan Gohman41474ba2008-12-03 02:30:17 +0000596let mayLoad = 1 in {
Hal Finkela548afc2013-03-19 18:51:05 +0000597def LBZU8 : DForm_1<35, (outs G8RC:$rD, ptr_rc_nor0:$ea_result), (ins memri:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000598 "lbzu $rD, $addr", LdStLoadUpd,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000599 []>, RegConstraint<"$addr.reg = $ea_result">,
600 NoEncode<"$ea_result">;
Hal Finkela548afc2013-03-19 18:51:05 +0000601def LHZU8 : DForm_1<41, (outs G8RC:$rD, ptr_rc_nor0:$ea_result), (ins memri:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000602 "lhzu $rD, $addr", LdStLoadUpd,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000603 []>, RegConstraint<"$addr.reg = $ea_result">,
604 NoEncode<"$ea_result">;
Hal Finkela548afc2013-03-19 18:51:05 +0000605def LWZU8 : DForm_1<33, (outs G8RC:$rD, ptr_rc_nor0:$ea_result), (ins memri:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000606 "lwzu $rD, $addr", LdStLoadUpd,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000607 []>, RegConstraint<"$addr.reg = $ea_result">,
608 NoEncode<"$ea_result">;
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000609
Hal Finkela548afc2013-03-19 18:51:05 +0000610def LBZUX8 : XForm_1<31, 119, (outs G8RC:$rD, ptr_rc_nor0:$ea_result),
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000611 (ins memrr:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000612 "lbzux $rD, $addr", LdStLoadUpd,
Ulrich Weigand89ec8472013-03-22 14:59:13 +0000613 []>, RegConstraint<"$addr.ptrreg = $ea_result">,
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000614 NoEncode<"$ea_result">;
Hal Finkela548afc2013-03-19 18:51:05 +0000615def LHZUX8 : XForm_1<31, 311, (outs G8RC:$rD, ptr_rc_nor0:$ea_result),
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000616 (ins memrr:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000617 "lhzux $rD, $addr", LdStLoadUpd,
Ulrich Weigand89ec8472013-03-22 14:59:13 +0000618 []>, RegConstraint<"$addr.ptrreg = $ea_result">,
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000619 NoEncode<"$ea_result">;
Hal Finkela548afc2013-03-19 18:51:05 +0000620def LWZUX8 : XForm_1<31, 55, (outs G8RC:$rD, ptr_rc_nor0:$ea_result),
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000621 (ins memrr:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000622 "lwzux $rD, $addr", LdStLoadUpd,
Ulrich Weigand89ec8472013-03-22 14:59:13 +0000623 []>, RegConstraint<"$addr.ptrreg = $ea_result">,
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000624 NoEncode<"$ea_result">;
Chris Lattner94e509c2006-11-10 23:58:45 +0000625}
Dan Gohman41474ba2008-12-03 02:30:17 +0000626}
Chris Lattner518f9c72006-07-14 04:42:02 +0000627
628
629// Full 8-byte loads.
Dan Gohman15511cf2008-12-03 18:15:48 +0000630let canFoldAsLoad = 1, PPC970_Unit = 2 in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000631def LD : DSForm_1<58, 0, (outs G8RC:$rD), (ins memrix:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000632 "ld $rD, $src", LdStLD,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000633 [(set i64:$rD, (aligned4load ixaddr:$src))]>, isPPC64;
Bill Schmidt34a9d4b2012-11-27 17:35:46 +0000634// The following three definitions are selected for small code model only.
635// Otherwise, we need to create two instructions to form a 32-bit offset,
636// so we have a custom matcher for TOC_ENTRY in PPCDAGToDAGIsel::Select().
Chris Lattnerab638642010-11-15 03:48:58 +0000637def LDtoc: Pseudo<(outs G8RC:$rD), (ins tocentry:$disp, G8RC:$reg),
Will Schmidt91638152012-10-04 18:14:28 +0000638 "#LDtoc",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000639 [(set i64:$rD,
640 (PPCtoc_entry tglobaladdr:$disp, i64:$reg))]>, isPPC64;
Roman Divacky9fb8b492012-08-24 16:26:02 +0000641def LDtocJTI: Pseudo<(outs G8RC:$rD), (ins tocentry:$disp, G8RC:$reg),
Will Schmidt91638152012-10-04 18:14:28 +0000642 "#LDtocJTI",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000643 [(set i64:$rD,
644 (PPCtoc_entry tjumptable:$disp, i64:$reg))]>, isPPC64;
Roman Divacky9fb8b492012-08-24 16:26:02 +0000645def LDtocCPT: Pseudo<(outs G8RC:$rD), (ins tocentry:$disp, G8RC:$reg),
Will Schmidt91638152012-10-04 18:14:28 +0000646 "#LDtocCPT",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000647 [(set i64:$rD,
648 (PPCtoc_entry tconstpool:$disp, i64:$reg))]>, isPPC64;
Hal Finkel31610392012-02-24 17:54:01 +0000649
Ulrich Weigand3d386422013-03-26 10:57:16 +0000650let hasSideEffects = 1, isCodeGenOnly = 1 in {
Adhemerval Zanella18560fa2012-10-25 14:29:13 +0000651let RST = 2, DS = 2 in
652def LDinto_toc: DSForm_1a<58, 0, (outs), (ins G8RC:$reg),
Tilmann Scheller3a84dae2009-12-18 13:00:15 +0000653 "ld 2, 8($reg)", LdStLD,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000654 [(PPCload_toc i64:$reg)]>, isPPC64;
Chris Lattner142b5312010-11-14 22:48:15 +0000655
Adhemerval Zanella18560fa2012-10-25 14:29:13 +0000656let RST = 2, DS = 10, RA = 1 in
657def LDtoc_restore : DSForm_1a<58, 0, (outs), (ins),
Tilmann Scheller3a84dae2009-12-18 13:00:15 +0000658 "ld 2, 40(1)", LdStLD,
Chris Lattner6135a962010-11-14 22:22:59 +0000659 [(PPCtoc_restore)]>, isPPC64;
Hal Finkel31610392012-02-24 17:54:01 +0000660}
Evan Cheng64d80e32007-07-19 01:14:50 +0000661def LDX : XForm_1<31, 21, (outs G8RC:$rD), (ins memrr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000662 "ldx $rD, $src", LdStLD,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000663 [(set i64:$rD, (load xaddr:$src))]>, isPPC64;
Hal Finkelefdd4672013-03-28 19:25:55 +0000664def LDBRX : XForm_1<31, 532, (outs G8RC:$rD), (ins memrr:$src),
665 "ldbrx $rD, $src", LdStLoad,
666 [(set i64:$rD, (PPClbrx xoaddr:$src, i64))]>, isPPC64;
667
Dan Gohman41474ba2008-12-03 02:30:17 +0000668let mayLoad = 1 in
Hal Finkela548afc2013-03-19 18:51:05 +0000669def LDU : DSForm_1<58, 1, (outs G8RC:$rD, ptr_rc_nor0:$ea_result), (ins memrix:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000670 "ldu $rD, $addr", LdStLDU,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000671 []>, RegConstraint<"$addr.reg = $ea_result">, isPPC64,
672 NoEncode<"$ea_result">;
Chris Lattner94e509c2006-11-10 23:58:45 +0000673
Hal Finkela548afc2013-03-19 18:51:05 +0000674def LDUX : XForm_1<31, 53, (outs G8RC:$rD, ptr_rc_nor0:$ea_result),
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000675 (ins memrr:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000676 "ldux $rD, $addr", LdStLDU,
Ulrich Weigand89ec8472013-03-22 14:59:13 +0000677 []>, RegConstraint<"$addr.ptrreg = $ea_result">,
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000678 NoEncode<"$ea_result">, isPPC64;
Chris Lattner956f43c2006-06-16 20:22:01 +0000679}
Chris Lattner518f9c72006-07-14 04:42:02 +0000680
Tilmann Scheller3a84dae2009-12-18 13:00:15 +0000681def : Pat<(PPCload ixaddr:$src),
682 (LD ixaddr:$src)>;
683def : Pat<(PPCload xaddr:$src),
684 (LDX xaddr:$src)>;
685
Bill Schmidt53b0b0e2013-02-21 17:12:27 +0000686// Support for medium and large code model.
Hal Finkel56d926a2013-03-27 05:57:56 +0000687def ADDIStocHA: Pseudo<(outs G8RC:$rD), (ins G8RC_NOX0:$reg, tocentry:$disp),
Bill Schmidt34a9d4b2012-11-27 17:35:46 +0000688 "#ADDIStocHA",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000689 [(set i64:$rD,
690 (PPCaddisTocHA i64:$reg, tglobaladdr:$disp))]>,
Bill Schmidt34a9d4b2012-11-27 17:35:46 +0000691 isPPC64;
Hal Finkel6375e1b2013-03-27 06:36:55 +0000692def LDtocL: Pseudo<(outs G8RC:$rD), (ins tocentry:$disp, G8RC_NOX0:$reg),
Bill Schmidt34a9d4b2012-11-27 17:35:46 +0000693 "#LDtocL",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000694 [(set i64:$rD,
695 (PPCldTocL tglobaladdr:$disp, i64:$reg))]>, isPPC64;
Hal Finkel56d926a2013-03-27 05:57:56 +0000696def ADDItocL: Pseudo<(outs G8RC:$rD), (ins G8RC_NOX0:$reg, tocentry:$disp),
Bill Schmidt34a9d4b2012-11-27 17:35:46 +0000697 "#ADDItocL",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000698 [(set i64:$rD,
699 (PPCaddiTocL i64:$reg, tglobaladdr:$disp))]>, isPPC64;
Bill Schmidt34a9d4b2012-11-27 17:35:46 +0000700
Bill Schmidtd7802bf2012-12-04 16:18:08 +0000701// Support for thread-local storage.
Hal Finkel56d926a2013-03-27 05:57:56 +0000702def ADDISgotTprelHA: Pseudo<(outs G8RC:$rD), (ins G8RC_NOX0:$reg, symbolHi64:$disp),
Bill Schmidtb453e162012-12-14 17:02:38 +0000703 "#ADDISgotTprelHA",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000704 [(set i64:$rD,
705 (PPCaddisGotTprelHA i64:$reg,
Bill Schmidtb453e162012-12-14 17:02:38 +0000706 tglobaltlsaddr:$disp))]>,
707 isPPC64;
Hal Finkel6375e1b2013-03-27 06:36:55 +0000708def LDgotTprelL: Pseudo<(outs G8RC:$rD), (ins symbolLo64:$disp, G8RC_NOX0:$reg),
Bill Schmidtb453e162012-12-14 17:02:38 +0000709 "#LDgotTprelL",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000710 [(set i64:$rD,
711 (PPCldGotTprelL tglobaltlsaddr:$disp, i64:$reg))]>,
Bill Schmidtb453e162012-12-14 17:02:38 +0000712 isPPC64;
Ulrich Weigand1492a4e2013-03-25 19:04:58 +0000713def : Pat<(PPCaddTls i64:$in, tglobaltlsaddr:$g),
714 (ADD8TLS $in, tglobaltlsaddr:$g)>;
Hal Finkel56d926a2013-03-27 05:57:56 +0000715def ADDIStlsgdHA: Pseudo<(outs G8RC:$rD), (ins G8RC_NOX0:$reg, symbolHi64:$disp),
Bill Schmidt57ac1f42012-12-11 20:30:11 +0000716 "#ADDIStlsgdHA",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000717 [(set i64:$rD,
718 (PPCaddisTlsgdHA i64:$reg, tglobaltlsaddr:$disp))]>,
Bill Schmidt57ac1f42012-12-11 20:30:11 +0000719 isPPC64;
Hal Finkel56d926a2013-03-27 05:57:56 +0000720def ADDItlsgdL : Pseudo<(outs G8RC:$rD), (ins G8RC_NOX0:$reg, symbolLo64:$disp),
Bill Schmidt57ac1f42012-12-11 20:30:11 +0000721 "#ADDItlsgdL",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000722 [(set i64:$rD,
723 (PPCaddiTlsgdL i64:$reg, tglobaltlsaddr:$disp))]>,
Bill Schmidt57ac1f42012-12-11 20:30:11 +0000724 isPPC64;
725def GETtlsADDR : Pseudo<(outs G8RC:$rD), (ins G8RC:$reg, tlsgd:$sym),
726 "#GETtlsADDR",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000727 [(set i64:$rD,
728 (PPCgetTlsAddr i64:$reg, tglobaltlsaddr:$sym))]>,
Bill Schmidt57ac1f42012-12-11 20:30:11 +0000729 isPPC64;
Hal Finkel56d926a2013-03-27 05:57:56 +0000730def ADDIStlsldHA: Pseudo<(outs G8RC:$rD), (ins G8RC_NOX0:$reg, symbolHi64:$disp),
Bill Schmidt349c2782012-12-12 19:29:35 +0000731 "#ADDIStlsldHA",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000732 [(set i64:$rD,
733 (PPCaddisTlsldHA i64:$reg, tglobaltlsaddr:$disp))]>,
Bill Schmidt349c2782012-12-12 19:29:35 +0000734 isPPC64;
Hal Finkel56d926a2013-03-27 05:57:56 +0000735def ADDItlsldL : Pseudo<(outs G8RC:$rD), (ins G8RC_NOX0:$reg, symbolLo64:$disp),
Bill Schmidt349c2782012-12-12 19:29:35 +0000736 "#ADDItlsldL",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000737 [(set i64:$rD,
738 (PPCaddiTlsldL i64:$reg, tglobaltlsaddr:$disp))]>,
Bill Schmidt349c2782012-12-12 19:29:35 +0000739 isPPC64;
740def GETtlsldADDR : Pseudo<(outs G8RC:$rD), (ins G8RC:$reg, tlsgd:$sym),
741 "#GETtlsldADDR",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000742 [(set i64:$rD,
743 (PPCgetTlsldAddr i64:$reg, tglobaltlsaddr:$sym))]>,
Bill Schmidt349c2782012-12-12 19:29:35 +0000744 isPPC64;
Hal Finkel56d926a2013-03-27 05:57:56 +0000745def ADDISdtprelHA: Pseudo<(outs G8RC:$rD), (ins G8RC_NOX0:$reg, symbolHi64:$disp),
Bill Schmidt349c2782012-12-12 19:29:35 +0000746 "#ADDISdtprelHA",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000747 [(set i64:$rD,
748 (PPCaddisDtprelHA i64:$reg,
Bill Schmidt1e18b862012-12-13 20:57:10 +0000749 tglobaltlsaddr:$disp))]>,
Bill Schmidt349c2782012-12-12 19:29:35 +0000750 isPPC64;
Hal Finkel56d926a2013-03-27 05:57:56 +0000751def ADDIdtprelL : Pseudo<(outs G8RC:$rD), (ins G8RC_NOX0:$reg, symbolLo64:$disp),
Bill Schmidt349c2782012-12-12 19:29:35 +0000752 "#ADDIdtprelL",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000753 [(set i64:$rD,
754 (PPCaddiDtprelL i64:$reg, tglobaltlsaddr:$disp))]>,
Bill Schmidt349c2782012-12-12 19:29:35 +0000755 isPPC64;
Bill Schmidtd7802bf2012-12-04 16:18:08 +0000756
Chris Lattner9c9fbf82008-01-06 05:53:26 +0000757let PPC970_Unit = 2 in {
Chris Lattner518f9c72006-07-14 04:42:02 +0000758// Truncating stores.
Evan Cheng64d80e32007-07-19 01:14:50 +0000759def STB8 : DForm_1<38, (outs), (ins G8RC:$rS, memri:$src),
Hal Finkel20b529b2012-04-01 04:44:16 +0000760 "stb $rS, $src", LdStStore,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000761 [(truncstorei8 i64:$rS, iaddr:$src)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000762def STH8 : DForm_1<44, (outs), (ins G8RC:$rS, memri:$src),
Hal Finkel20b529b2012-04-01 04:44:16 +0000763 "sth $rS, $src", LdStStore,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000764 [(truncstorei16 i64:$rS, iaddr:$src)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000765def STW8 : DForm_1<36, (outs), (ins G8RC:$rS, memri:$src),
Hal Finkel20b529b2012-04-01 04:44:16 +0000766 "stw $rS, $src", LdStStore,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000767 [(truncstorei32 i64:$rS, iaddr:$src)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000768def STBX8 : XForm_8<31, 215, (outs), (ins G8RC:$rS, memrr:$dst),
Hal Finkel20b529b2012-04-01 04:44:16 +0000769 "stbx $rS, $dst", LdStStore,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000770 [(truncstorei8 i64:$rS, xaddr:$dst)]>,
Chris Lattner518f9c72006-07-14 04:42:02 +0000771 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000772def STHX8 : XForm_8<31, 407, (outs), (ins G8RC:$rS, memrr:$dst),
Hal Finkel20b529b2012-04-01 04:44:16 +0000773 "sthx $rS, $dst", LdStStore,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000774 [(truncstorei16 i64:$rS, xaddr:$dst)]>,
Chris Lattner518f9c72006-07-14 04:42:02 +0000775 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000776def STWX8 : XForm_8<31, 151, (outs), (ins G8RC:$rS, memrr:$dst),
Hal Finkel20b529b2012-04-01 04:44:16 +0000777 "stwx $rS, $dst", LdStStore,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000778 [(truncstorei32 i64:$rS, xaddr:$dst)]>,
Chris Lattner518f9c72006-07-14 04:42:02 +0000779 PPC970_DGroup_Cracked;
Chris Lattner80df01d2006-11-16 00:57:19 +0000780// Normal 8-byte stores.
Evan Cheng64d80e32007-07-19 01:14:50 +0000781def STD : DSForm_1<62, 0, (outs), (ins G8RC:$rS, memrix:$dst),
Chris Lattner80df01d2006-11-16 00:57:19 +0000782 "std $rS, $dst", LdStSTD,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000783 [(aligned4store i64:$rS, ixaddr:$dst)]>, isPPC64;
Evan Cheng64d80e32007-07-19 01:14:50 +0000784def STDX : XForm_8<31, 149, (outs), (ins G8RC:$rS, memrr:$dst),
Chris Lattner80df01d2006-11-16 00:57:19 +0000785 "stdx $rS, $dst", LdStSTD,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000786 [(store i64:$rS, xaddr:$dst)]>, isPPC64,
Chris Lattner80df01d2006-11-16 00:57:19 +0000787 PPC970_DGroup_Cracked;
Hal Finkelefdd4672013-03-28 19:25:55 +0000788def STDBRX: XForm_8<31, 660, (outs), (ins G8RC:$rS, memrr:$dst),
789 "stdbrx $rS, $dst", LdStStore,
790 [(PPCstbrx i64:$rS, xoaddr:$dst, i64)]>, isPPC64,
791 PPC970_DGroup_Cracked;
Chris Lattner956f43c2006-06-16 20:22:01 +0000792}
793
Ulrich Weigand5882e3d2013-03-19 19:52:04 +0000794// Stores with Update (pre-inc).
795let PPC970_Unit = 2, mayStore = 1 in {
796def STBU8 : DForm_1<39, (outs ptr_rc_nor0:$ea_res), (ins G8RC:$rS, memri:$dst),
797 "stbu $rS, $dst", LdStStoreUpd, []>,
798 RegConstraint<"$dst.reg = $ea_res">, NoEncode<"$ea_res">;
799def STHU8 : DForm_1<45, (outs ptr_rc_nor0:$ea_res), (ins G8RC:$rS, memri:$dst),
800 "sthu $rS, $dst", LdStStoreUpd, []>,
801 RegConstraint<"$dst.reg = $ea_res">, NoEncode<"$ea_res">;
802def STWU8 : DForm_1<37, (outs ptr_rc_nor0:$ea_res), (ins G8RC:$rS, memri:$dst),
803 "stwu $rS, $dst", LdStStoreUpd, []>,
804 RegConstraint<"$dst.reg = $ea_res">, NoEncode<"$ea_res">;
805def STDU : DSForm_1<62, 1, (outs ptr_rc_nor0:$ea_res), (ins G8RC:$rS, memrix:$dst),
806 "stdu $rS, $dst", LdStSTDU, []>,
807 RegConstraint<"$dst.reg = $ea_res">, NoEncode<"$ea_res">,
808 isPPC64;
809
810def STBUX8: XForm_8<31, 247, (outs ptr_rc_nor0:$ea_res), (ins G8RC:$rS, memrr:$dst),
811 "stbux $rS, $dst", LdStStoreUpd, []>,
Ulrich Weigand89ec8472013-03-22 14:59:13 +0000812 RegConstraint<"$dst.ptrreg = $ea_res">, NoEncode<"$ea_res">,
Ulrich Weigand5882e3d2013-03-19 19:52:04 +0000813 PPC970_DGroup_Cracked;
814def STHUX8: XForm_8<31, 439, (outs ptr_rc_nor0:$ea_res), (ins G8RC:$rS, memrr:$dst),
815 "sthux $rS, $dst", LdStStoreUpd, []>,
Ulrich Weigand89ec8472013-03-22 14:59:13 +0000816 RegConstraint<"$dst.ptrreg = $ea_res">, NoEncode<"$ea_res">,
Ulrich Weigand5882e3d2013-03-19 19:52:04 +0000817 PPC970_DGroup_Cracked;
818def STWUX8: XForm_8<31, 183, (outs ptr_rc_nor0:$ea_res), (ins G8RC:$rS, memrr:$dst),
819 "stwux $rS, $dst", LdStStoreUpd, []>,
Ulrich Weigand89ec8472013-03-22 14:59:13 +0000820 RegConstraint<"$dst.ptrreg = $ea_res">, NoEncode<"$ea_res">,
Ulrich Weigand5882e3d2013-03-19 19:52:04 +0000821 PPC970_DGroup_Cracked;
822def STDUX : XForm_8<31, 181, (outs ptr_rc_nor0:$ea_res), (ins G8RC:$rS, memrr:$dst),
823 "stdux $rS, $dst", LdStSTDU, []>,
Ulrich Weigand89ec8472013-03-22 14:59:13 +0000824 RegConstraint<"$dst.ptrreg = $ea_res">, NoEncode<"$ea_res">,
Ulrich Weigand5882e3d2013-03-19 19:52:04 +0000825 PPC970_DGroup_Cracked, isPPC64;
826}
827
828// Patterns to match the pre-inc stores. We can't put the patterns on
829// the instruction definitions directly as ISel wants the address base
830// and offset to be separate operands, not a single complex operand.
Ulrich Weigand1492a4e2013-03-25 19:04:58 +0000831def : Pat<(pre_truncsti8 i64:$rS, iPTR:$ptrreg, iaddroff:$ptroff),
832 (STBU8 $rS, iaddroff:$ptroff, $ptrreg)>;
833def : Pat<(pre_truncsti16 i64:$rS, iPTR:$ptrreg, iaddroff:$ptroff),
834 (STHU8 $rS, iaddroff:$ptroff, $ptrreg)>;
835def : Pat<(pre_truncsti32 i64:$rS, iPTR:$ptrreg, iaddroff:$ptroff),
836 (STWU8 $rS, iaddroff:$ptroff, $ptrreg)>;
837def : Pat<(aligned4pre_store i64:$rS, iPTR:$ptrreg, iaddroff:$ptroff),
838 (STDU $rS, iaddroff:$ptroff, $ptrreg)>;
Ulrich Weigand5882e3d2013-03-19 19:52:04 +0000839
Ulrich Weigand1492a4e2013-03-25 19:04:58 +0000840def : Pat<(pre_truncsti8 i64:$rS, iPTR:$ptrreg, iPTR:$ptroff),
841 (STBUX8 $rS, $ptrreg, $ptroff)>;
842def : Pat<(pre_truncsti16 i64:$rS, iPTR:$ptrreg, iPTR:$ptroff),
843 (STHUX8 $rS, $ptrreg, $ptroff)>;
844def : Pat<(pre_truncsti32 i64:$rS, iPTR:$ptrreg, iPTR:$ptroff),
845 (STWUX8 $rS, $ptrreg, $ptroff)>;
846def : Pat<(pre_store i64:$rS, iPTR:$ptrreg, iPTR:$ptroff),
847 (STDUX $rS, $ptrreg, $ptroff)>;
Chris Lattner956f43c2006-06-16 20:22:01 +0000848
849
850//===----------------------------------------------------------------------===//
851// Floating point instructions.
852//
853
854
Dale Johannesenb384ab92008-10-29 18:26:45 +0000855let PPC970_Unit = 3, Uses = [RM] in { // FPU Operations.
Evan Cheng64d80e32007-07-19 01:14:50 +0000856def FCFID : XForm_26<63, 846, (outs F8RC:$frD), (ins F8RC:$frB),
Chris Lattner956f43c2006-06-16 20:22:01 +0000857 "fcfid $frD, $frB", FPGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000858 [(set f64:$frD, (PPCfcfid f64:$frB))]>, isPPC64;
Evan Cheng64d80e32007-07-19 01:14:50 +0000859def FCTIDZ : XForm_26<63, 815, (outs F8RC:$frD), (ins F8RC:$frB),
Chris Lattner956f43c2006-06-16 20:22:01 +0000860 "fctidz $frD, $frB", FPGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000861 [(set f64:$frD, (PPCfctidz f64:$frB))]>, isPPC64;
Hal Finkel46479192013-04-01 17:52:07 +0000862
863def FCFIDU : XForm_26<63, 974, (outs F8RC:$frD), (ins F8RC:$frB),
864 "fcfidu $frD, $frB", FPGeneral,
865 [(set f64:$frD, (PPCfcfidu f64:$frB))]>, isPPC64;
866def FCFIDS : XForm_26<59, 846, (outs F4RC:$frD), (ins F8RC:$frB),
867 "fcfids $frD, $frB", FPGeneral,
868 [(set f32:$frD, (PPCfcfids f64:$frB))]>, isPPC64;
869def FCFIDUS : XForm_26<59, 974, (outs F4RC:$frD), (ins F8RC:$frB),
870 "fcfidus $frD, $frB", FPGeneral,
871 [(set f32:$frD, (PPCfcfidus f64:$frB))]>, isPPC64;
872def FCTIDUZ : XForm_26<63, 943, (outs F8RC:$frD), (ins F8RC:$frB),
873 "fctiduz $frD, $frB", FPGeneral,
874 [(set f64:$frD, (PPCfctiduz f64:$frB))]>, isPPC64;
875def FCTIWUZ : XForm_26<63, 143, (outs F8RC:$frD), (ins F8RC:$frB),
876 "fctiwuz $frD, $frB", FPGeneral,
877 [(set f64:$frD, (PPCfctiwuz f64:$frB))]>, isPPC64;
Chris Lattner956f43c2006-06-16 20:22:01 +0000878}
879
880
881//===----------------------------------------------------------------------===//
882// Instruction Patterns
883//
Chris Lattner0ea70b22006-06-20 22:34:10 +0000884
Chris Lattner956f43c2006-06-16 20:22:01 +0000885// Extensions and truncates to/from 32-bit regs.
Ulrich Weigand1492a4e2013-03-25 19:04:58 +0000886def : Pat<(i64 (zext i32:$in)),
887 (RLDICL (INSERT_SUBREG (i64 (IMPLICIT_DEF)), $in, sub_32),
Hal Finkel0a3e33b2012-06-09 22:10:19 +0000888 0, 32)>;
Ulrich Weigand1492a4e2013-03-25 19:04:58 +0000889def : Pat<(i64 (anyext i32:$in)),
890 (INSERT_SUBREG (i64 (IMPLICIT_DEF)), $in, sub_32)>;
891def : Pat<(i32 (trunc i64:$in)),
892 (EXTRACT_SUBREG $in, sub_32)>;
Chris Lattner956f43c2006-06-16 20:22:01 +0000893
Chris Lattner518f9c72006-07-14 04:42:02 +0000894// Extending loads with i64 targets.
Evan Cheng466685d2006-10-09 20:57:25 +0000895def : Pat<(zextloadi1 iaddr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000896 (LBZ8 iaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +0000897def : Pat<(zextloadi1 xaddr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000898 (LBZX8 xaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +0000899def : Pat<(extloadi1 iaddr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000900 (LBZ8 iaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +0000901def : Pat<(extloadi1 xaddr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000902 (LBZX8 xaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +0000903def : Pat<(extloadi8 iaddr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000904 (LBZ8 iaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +0000905def : Pat<(extloadi8 xaddr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000906 (LBZX8 xaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +0000907def : Pat<(extloadi16 iaddr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000908 (LHZ8 iaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +0000909def : Pat<(extloadi16 xaddr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000910 (LHZX8 xaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +0000911def : Pat<(extloadi32 iaddr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000912 (LWZ8 iaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +0000913def : Pat<(extloadi32 xaddr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000914 (LWZX8 xaddr:$src)>;
915
Chris Lattneraf8ee842008-03-07 20:18:24 +0000916// Standard shifts. These are represented separately from the real shifts above
917// so that we can distinguish between shifts that allow 6-bit and 7-bit shift
918// amounts.
Ulrich Weigand1492a4e2013-03-25 19:04:58 +0000919def : Pat<(sra i64:$rS, i32:$rB),
920 (SRAD $rS, $rB)>;
921def : Pat<(srl i64:$rS, i32:$rB),
922 (SRD $rS, $rB)>;
923def : Pat<(shl i64:$rS, i32:$rB),
924 (SLD $rS, $rB)>;
Chris Lattneraf8ee842008-03-07 20:18:24 +0000925
Chris Lattner956f43c2006-06-16 20:22:01 +0000926// SHL/SRL
Ulrich Weigand1492a4e2013-03-25 19:04:58 +0000927def : Pat<(shl i64:$in, (i32 imm:$imm)),
928 (RLDICR $in, imm:$imm, (SHL64 imm:$imm))>;
929def : Pat<(srl i64:$in, (i32 imm:$imm)),
930 (RLDICL $in, (SRL64 imm:$imm), imm:$imm)>;
Chris Lattnerf27bb6d2006-06-20 21:23:06 +0000931
Evan Cheng67c906d2007-09-04 20:20:29 +0000932// ROTL
Ulrich Weigand1492a4e2013-03-25 19:04:58 +0000933def : Pat<(rotl i64:$in, i32:$sh),
934 (RLDCL $in, $sh, 0)>;
935def : Pat<(rotl i64:$in, (i32 imm:$imm)),
936 (RLDICL $in, imm:$imm, 0)>;
Evan Cheng67c906d2007-09-04 20:20:29 +0000937
Chris Lattnerf27bb6d2006-06-20 21:23:06 +0000938// Hi and Lo for Darwin Global Addresses.
939def : Pat<(PPChi tglobaladdr:$in, 0), (LIS8 tglobaladdr:$in)>;
940def : Pat<(PPClo tglobaladdr:$in, 0), (LI8 tglobaladdr:$in)>;
941def : Pat<(PPChi tconstpool:$in , 0), (LIS8 tconstpool:$in)>;
942def : Pat<(PPClo tconstpool:$in , 0), (LI8 tconstpool:$in)>;
943def : Pat<(PPChi tjumptable:$in , 0), (LIS8 tjumptable:$in)>;
944def : Pat<(PPClo tjumptable:$in , 0), (LI8 tjumptable:$in)>;
Bob Wilson3d90dbe2009-11-04 21:31:18 +0000945def : Pat<(PPChi tblockaddress:$in, 0), (LIS8 tblockaddress:$in)>;
946def : Pat<(PPClo tblockaddress:$in, 0), (LI8 tblockaddress:$in)>;
Ulrich Weigand1492a4e2013-03-25 19:04:58 +0000947def : Pat<(PPChi tglobaltlsaddr:$g, i64:$in),
948 (ADDIS8 $in, tglobaltlsaddr:$g)>;
949def : Pat<(PPClo tglobaltlsaddr:$g, i64:$in),
Ulrich Weigand2b0850b2013-03-26 10:55:20 +0000950 (ADDI8 $in, tglobaltlsaddr:$g)>;
Ulrich Weigand1492a4e2013-03-25 19:04:58 +0000951def : Pat<(add i64:$in, (PPChi tglobaladdr:$g, 0)),
952 (ADDIS8 $in, tglobaladdr:$g)>;
953def : Pat<(add i64:$in, (PPChi tconstpool:$g, 0)),
954 (ADDIS8 $in, tconstpool:$g)>;
955def : Pat<(add i64:$in, (PPChi tjumptable:$g, 0)),
956 (ADDIS8 $in, tjumptable:$g)>;
957def : Pat<(add i64:$in, (PPChi tblockaddress:$g, 0)),
958 (ADDIS8 $in, tblockaddress:$g)>;
Hal Finkel08a215c2013-03-18 23:00:58 +0000959
960// Patterns to match r+r indexed loads and stores for
961// addresses without at least 4-byte alignment.
962def : Pat<(i64 (unaligned4sextloadi32 xoaddr:$src)),
963 (LWAX xoaddr:$src)>;
964def : Pat<(i64 (unaligned4load xoaddr:$src)),
965 (LDX xoaddr:$src)>;
Ulrich Weigand1492a4e2013-03-25 19:04:58 +0000966def : Pat<(unaligned4store i64:$rS, xoaddr:$dst),
967 (STDX $rS, xoaddr:$dst)>;
Hal Finkel08a215c2013-03-18 23:00:58 +0000968