Jia Liu | 31d157a | 2012-02-18 12:03:15 +0000 | [diff] [blame] | 1 | //===-- PPCInstr64Bit.td - The PowerPC 64-bit Support ------*- tablegen -*-===// |
| 2 | // |
Chris Lattner | 956f43c | 2006-06-16 20:22:01 +0000 | [diff] [blame] | 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
Chris Lattner | 4ee451d | 2007-12-29 20:36:04 +0000 | [diff] [blame] | 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
Jia Liu | 31d157a | 2012-02-18 12:03:15 +0000 | [diff] [blame] | 7 | // |
Chris Lattner | 956f43c | 2006-06-16 20:22:01 +0000 | [diff] [blame] | 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file describes the PowerPC 64-bit instructions. These patterns are used |
| 11 | // both when in ppc64 mode and when in "use 64-bit extensions in 32-bit" mode. |
| 12 | // |
| 13 | //===----------------------------------------------------------------------===// |
| 14 | |
Chris Lattner | f27bb6d | 2006-06-20 21:23:06 +0000 | [diff] [blame] | 15 | //===----------------------------------------------------------------------===// |
| 16 | // 64-bit operands. |
| 17 | // |
Chris Lattner | 041e9d3 | 2006-06-26 23:53:10 +0000 | [diff] [blame] | 18 | def s16imm64 : Operand<i64> { |
| 19 | let PrintMethod = "printS16ImmOperand"; |
| 20 | } |
| 21 | def u16imm64 : Operand<i64> { |
| 22 | let PrintMethod = "printU16ImmOperand"; |
| 23 | } |
Chris Lattner | f27bb6d | 2006-06-20 21:23:06 +0000 | [diff] [blame] | 24 | def symbolHi64 : Operand<i64> { |
| 25 | let PrintMethod = "printSymbolHi"; |
Chris Lattner | 85cf7d7 | 2010-11-15 06:33:39 +0000 | [diff] [blame] | 26 | let EncoderMethod = "getHA16Encoding"; |
Chris Lattner | f27bb6d | 2006-06-20 21:23:06 +0000 | [diff] [blame] | 27 | } |
| 28 | def symbolLo64 : Operand<i64> { |
| 29 | let PrintMethod = "printSymbolLo"; |
Chris Lattner | 85cf7d7 | 2010-11-15 06:33:39 +0000 | [diff] [blame] | 30 | let EncoderMethod = "getLO16Encoding"; |
Chris Lattner | f27bb6d | 2006-06-20 21:23:06 +0000 | [diff] [blame] | 31 | } |
Hal Finkel | c10d5e9 | 2012-09-05 19:22:27 +0000 | [diff] [blame] | 32 | def tocentry : Operand<iPTR> { |
Ulrich Weigand | 880d82e | 2013-03-19 19:50:30 +0000 | [diff] [blame] | 33 | let MIOperandInfo = (ops i64imm:$imm); |
Hal Finkel | c10d5e9 | 2012-09-05 19:22:27 +0000 | [diff] [blame] | 34 | } |
Bill Schmidt | d7802bf | 2012-12-04 16:18:08 +0000 | [diff] [blame] | 35 | def tlsreg : Operand<i64> { |
| 36 | let EncoderMethod = "getTLSRegEncoding"; |
| 37 | } |
Bill Schmidt | 57ac1f4 | 2012-12-11 20:30:11 +0000 | [diff] [blame] | 38 | def tlsgd : Operand<i64> {} |
Chris Lattner | f27bb6d | 2006-06-20 21:23:06 +0000 | [diff] [blame] | 39 | |
Chris Lattner | b410dc9 | 2006-06-20 23:18:58 +0000 | [diff] [blame] | 40 | //===----------------------------------------------------------------------===// |
| 41 | // 64-bit transformation functions. |
| 42 | // |
Chris Lattner | f27bb6d | 2006-06-20 21:23:06 +0000 | [diff] [blame] | 43 | |
Chris Lattner | b410dc9 | 2006-06-20 23:18:58 +0000 | [diff] [blame] | 44 | def SHL64 : SDNodeXForm<imm, [{ |
| 45 | // Transformation function: 63 - imm |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 46 | return getI32Imm(63 - N->getZExtValue()); |
Chris Lattner | b410dc9 | 2006-06-20 23:18:58 +0000 | [diff] [blame] | 47 | }]>; |
| 48 | |
| 49 | def SRL64 : SDNodeXForm<imm, [{ |
| 50 | // Transformation function: 64 - imm |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 51 | return N->getZExtValue() ? getI32Imm(64 - N->getZExtValue()) : getI32Imm(0); |
Chris Lattner | b410dc9 | 2006-06-20 23:18:58 +0000 | [diff] [blame] | 52 | }]>; |
| 53 | |
| 54 | def HI32_48 : SDNodeXForm<imm, [{ |
| 55 | // Transformation function: shift the immediate value down into the low bits. |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 56 | return getI32Imm((unsigned short)(N->getZExtValue() >> 32)); |
Chris Lattner | b410dc9 | 2006-06-20 23:18:58 +0000 | [diff] [blame] | 57 | }]>; |
| 58 | |
| 59 | def HI48_64 : SDNodeXForm<imm, [{ |
| 60 | // Transformation function: shift the immediate value down into the low bits. |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 61 | return getI32Imm((unsigned short)(N->getZExtValue() >> 48)); |
Chris Lattner | b410dc9 | 2006-06-20 23:18:58 +0000 | [diff] [blame] | 62 | }]>; |
Chris Lattner | f27bb6d | 2006-06-20 21:23:06 +0000 | [diff] [blame] | 63 | |
Chris Lattner | 956f43c | 2006-06-16 20:22:01 +0000 | [diff] [blame] | 64 | |
| 65 | //===----------------------------------------------------------------------===// |
Chris Lattner | 6a5339b | 2006-11-14 18:44:47 +0000 | [diff] [blame] | 66 | // Calls. |
| 67 | // |
| 68 | |
Ulrich Weigand | e8680da | 2013-03-26 10:53:03 +0000 | [diff] [blame] | 69 | let isTerminator = 1, isBarrier = 1, PPC970_Unit = 7 in { |
| 70 | let isBranch = 1, isIndirectBranch = 1, Uses = [CTR8] in |
| 71 | def BCTR8 : XLForm_2_ext<19, 528, 20, 0, 0, (outs), (ins), "bctr", BrB, []>, |
| 72 | Requires<[In64BitMode]>; |
| 73 | } |
| 74 | |
Chris Lattner | 6a5339b | 2006-11-14 18:44:47 +0000 | [diff] [blame] | 75 | let Defs = [LR8] in |
Will Schmidt | 9163815 | 2012-10-04 18:14:28 +0000 | [diff] [blame] | 76 | def MovePCtoLR8 : Pseudo<(outs), (ins), "#MovePCtoLR8", []>, |
Chris Lattner | 6a5339b | 2006-11-14 18:44:47 +0000 | [diff] [blame] | 77 | PPC970_Unit_BRU; |
| 78 | |
Ulrich Weigand | e8680da | 2013-03-26 10:53:03 +0000 | [diff] [blame] | 79 | let isBranch = 1, isTerminator = 1, hasCtrlDep = 1, PPC970_Unit = 7 in { |
| 80 | let Defs = [CTR8], Uses = [CTR8] in { |
| 81 | def BDZ8 : BForm_1<16, 18, 0, 0, (outs), (ins condbrtarget:$dst), |
| 82 | "bdz $dst">; |
| 83 | def BDNZ8 : BForm_1<16, 16, 0, 0, (outs), (ins condbrtarget:$dst), |
| 84 | "bdnz $dst">; |
| 85 | } |
| 86 | } |
| 87 | |
Roman Divacky | e46137f | 2012-03-06 16:41:49 +0000 | [diff] [blame] | 88 | let isCall = 1, PPC970_Unit = 7, Defs = [LR8] in { |
Chris Lattner | 6a5339b | 2006-11-14 18:44:47 +0000 | [diff] [blame] | 89 | // Convenient aliases for call instructions |
Dale Johannesen | b384ab9 | 2008-10-29 18:26:45 +0000 | [diff] [blame] | 90 | let Uses = [RM] in { |
Ulrich Weigand | 86765fb | 2013-03-22 15:24:13 +0000 | [diff] [blame] | 91 | def BL8 : IForm<18, 0, 1, (outs), (ins calltarget:$func), |
| 92 | "bl $func", BrB, []>; // See Pat patterns below. |
Chris Lattner | 6a5339b | 2006-11-14 18:44:47 +0000 | [diff] [blame] | 93 | |
Ulrich Weigand | 86765fb | 2013-03-22 15:24:13 +0000 | [diff] [blame] | 94 | def BLA8 : IForm<18, 1, 1, (outs), (ins aaddr:$func), |
| 95 | "bla $func", BrB, [(PPCcall (i64 imm:$func))]>; |
| 96 | } |
| 97 | let Uses = [RM], isCodeGenOnly = 1 in { |
| 98 | def BL8_NOP : IForm_and_DForm_4_zero<18, 0, 1, 24, |
Jakob Stoklund Olesen | 68c10a2 | 2012-07-13 20:44:29 +0000 | [diff] [blame] | 99 | (outs), (ins calltarget:$func), |
Hal Finkel | 5b00cea | 2012-03-31 14:45:15 +0000 | [diff] [blame] | 100 | "bl $func\n\tnop", BrB, []>; |
| 101 | |
Ulrich Weigand | 86765fb | 2013-03-22 15:24:13 +0000 | [diff] [blame] | 102 | def BL8_NOP_TLSGD : IForm_and_DForm_4_zero<18, 0, 1, 24, |
Bill Schmidt | 57ac1f4 | 2012-12-11 20:30:11 +0000 | [diff] [blame] | 103 | (outs), (ins calltarget:$func, tlsgd:$sym), |
| 104 | "bl $func($sym)\n\tnop", BrB, []>; |
| 105 | |
Ulrich Weigand | 86765fb | 2013-03-22 15:24:13 +0000 | [diff] [blame] | 106 | def BL8_NOP_TLSLD : IForm_and_DForm_4_zero<18, 0, 1, 24, |
Bill Schmidt | 349c278 | 2012-12-12 19:29:35 +0000 | [diff] [blame] | 107 | (outs), (ins calltarget:$func, tlsgd:$sym), |
| 108 | "bl $func($sym)\n\tnop", BrB, []>; |
| 109 | |
Ulrich Weigand | 86765fb | 2013-03-22 15:24:13 +0000 | [diff] [blame] | 110 | def BLA8_NOP : IForm_and_DForm_4_zero<18, 1, 1, 24, |
Jakob Stoklund Olesen | 68c10a2 | 2012-07-13 20:44:29 +0000 | [diff] [blame] | 111 | (outs), (ins aaddr:$func), |
Hal Finkel | 5b00cea | 2012-03-31 14:45:15 +0000 | [diff] [blame] | 112 | "bla $func\n\tnop", BrB, |
Ulrich Weigand | 86765fb | 2013-03-22 15:24:13 +0000 | [diff] [blame] | 113 | [(PPCcall_nop (i64 imm:$func))]>; |
Dale Johannesen | b384ab9 | 2008-10-29 18:26:45 +0000 | [diff] [blame] | 114 | } |
Ulrich Weigand | 86765fb | 2013-03-22 15:24:13 +0000 | [diff] [blame] | 115 | let Uses = [CTR8, RM] in { |
| 116 | def BCTRL8 : XLForm_2_ext<19, 528, 20, 0, 1, (outs), (ins), |
| 117 | "bctrl", BrB, [(PPCbctrl)]>, |
| 118 | Requires<[In64BitMode]>; |
Dale Johannesen | 639076f | 2008-10-23 20:41:28 +0000 | [diff] [blame] | 119 | } |
Chris Lattner | 9f0bc65 | 2007-02-25 05:34:32 +0000 | [diff] [blame] | 120 | } |
| 121 | |
| 122 | |
Chris Lattner | 6a5339b | 2006-11-14 18:44:47 +0000 | [diff] [blame] | 123 | // Calls |
Ulrich Weigand | 86765fb | 2013-03-22 15:24:13 +0000 | [diff] [blame] | 124 | def : Pat<(PPCcall (i64 tglobaladdr:$dst)), |
| 125 | (BL8 tglobaladdr:$dst)>; |
| 126 | def : Pat<(PPCcall_nop (i64 tglobaladdr:$dst)), |
| 127 | (BL8_NOP tglobaladdr:$dst)>; |
Nicolas Geoffray | 63f8fb1 | 2007-02-27 13:01:19 +0000 | [diff] [blame] | 128 | |
Ulrich Weigand | 86765fb | 2013-03-22 15:24:13 +0000 | [diff] [blame] | 129 | def : Pat<(PPCcall (i64 texternalsym:$dst)), |
| 130 | (BL8 texternalsym:$dst)>; |
| 131 | def : Pat<(PPCcall_nop (i64 texternalsym:$dst)), |
| 132 | (BL8_NOP texternalsym:$dst)>; |
Chris Lattner | 6a5339b | 2006-11-14 18:44:47 +0000 | [diff] [blame] | 133 | |
Evan Cheng | 5330192 | 2008-07-12 02:23:19 +0000 | [diff] [blame] | 134 | // Atomic operations |
Dan Gohman | 533297b | 2009-10-29 18:10:34 +0000 | [diff] [blame] | 135 | let usesCustomInserter = 1 in { |
Jakob Stoklund Olesen | cf3a748 | 2011-04-04 17:07:09 +0000 | [diff] [blame] | 136 | let Defs = [CR0] in { |
Evan Cheng | 5330192 | 2008-07-12 02:23:19 +0000 | [diff] [blame] | 137 | def ATOMIC_LOAD_ADD_I64 : Pseudo< |
Will Schmidt | 9163815 | 2012-10-04 18:14:28 +0000 | [diff] [blame] | 138 | (outs G8RC:$dst), (ins memrr:$ptr, G8RC:$incr), "#ATOMIC_LOAD_ADD_I64", |
Ulrich Weigand | 5b390e4 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 139 | [(set i64:$dst, (atomic_load_add_64 xoaddr:$ptr, i64:$incr))]>; |
Dale Johannesen | bdab93a | 2008-08-25 22:34:37 +0000 | [diff] [blame] | 140 | def ATOMIC_LOAD_SUB_I64 : Pseudo< |
Will Schmidt | 9163815 | 2012-10-04 18:14:28 +0000 | [diff] [blame] | 141 | (outs G8RC:$dst), (ins memrr:$ptr, G8RC:$incr), "#ATOMIC_LOAD_SUB_I64", |
Ulrich Weigand | 5b390e4 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 142 | [(set i64:$dst, (atomic_load_sub_64 xoaddr:$ptr, i64:$incr))]>; |
Dale Johannesen | bdab93a | 2008-08-25 22:34:37 +0000 | [diff] [blame] | 143 | def ATOMIC_LOAD_OR_I64 : Pseudo< |
Will Schmidt | 9163815 | 2012-10-04 18:14:28 +0000 | [diff] [blame] | 144 | (outs G8RC:$dst), (ins memrr:$ptr, G8RC:$incr), "#ATOMIC_LOAD_OR_I64", |
Ulrich Weigand | 5b390e4 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 145 | [(set i64:$dst, (atomic_load_or_64 xoaddr:$ptr, i64:$incr))]>; |
Dale Johannesen | bdab93a | 2008-08-25 22:34:37 +0000 | [diff] [blame] | 146 | def ATOMIC_LOAD_XOR_I64 : Pseudo< |
Will Schmidt | 9163815 | 2012-10-04 18:14:28 +0000 | [diff] [blame] | 147 | (outs G8RC:$dst), (ins memrr:$ptr, G8RC:$incr), "#ATOMIC_LOAD_XOR_I64", |
Ulrich Weigand | 5b390e4 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 148 | [(set i64:$dst, (atomic_load_xor_64 xoaddr:$ptr, i64:$incr))]>; |
Dale Johannesen | bdab93a | 2008-08-25 22:34:37 +0000 | [diff] [blame] | 149 | def ATOMIC_LOAD_AND_I64 : Pseudo< |
Will Schmidt | 9163815 | 2012-10-04 18:14:28 +0000 | [diff] [blame] | 150 | (outs G8RC:$dst), (ins memrr:$ptr, G8RC:$incr), "#ATOMIC_LOAD_AND_i64", |
Ulrich Weigand | 5b390e4 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 151 | [(set i64:$dst, (atomic_load_and_64 xoaddr:$ptr, i64:$incr))]>; |
Dale Johannesen | bdab93a | 2008-08-25 22:34:37 +0000 | [diff] [blame] | 152 | def ATOMIC_LOAD_NAND_I64 : Pseudo< |
Will Schmidt | 9163815 | 2012-10-04 18:14:28 +0000 | [diff] [blame] | 153 | (outs G8RC:$dst), (ins memrr:$ptr, G8RC:$incr), "#ATOMIC_LOAD_NAND_I64", |
Ulrich Weigand | 5b390e4 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 154 | [(set i64:$dst, (atomic_load_nand_64 xoaddr:$ptr, i64:$incr))]>; |
Dale Johannesen | bdab93a | 2008-08-25 22:34:37 +0000 | [diff] [blame] | 155 | |
Dale Johannesen | 5f0cfa2 | 2008-08-22 03:49:10 +0000 | [diff] [blame] | 156 | def ATOMIC_CMP_SWAP_I64 : Pseudo< |
Will Schmidt | 9163815 | 2012-10-04 18:14:28 +0000 | [diff] [blame] | 157 | (outs G8RC:$dst), (ins memrr:$ptr, G8RC:$old, G8RC:$new), "#ATOMIC_CMP_SWAP_I64", |
Ulrich Weigand | 5b390e4 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 158 | [(set i64:$dst, (atomic_cmp_swap_64 xoaddr:$ptr, i64:$old, i64:$new))]>; |
Dale Johannesen | bdab93a | 2008-08-25 22:34:37 +0000 | [diff] [blame] | 159 | |
Dale Johannesen | 140a8bb | 2008-08-25 21:09:52 +0000 | [diff] [blame] | 160 | def ATOMIC_SWAP_I64 : Pseudo< |
Will Schmidt | 9163815 | 2012-10-04 18:14:28 +0000 | [diff] [blame] | 161 | (outs G8RC:$dst), (ins memrr:$ptr, G8RC:$new), "#ATOMIC_SWAP_I64", |
Ulrich Weigand | 5b390e4 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 162 | [(set i64:$dst, (atomic_swap_64 xoaddr:$ptr, i64:$new))]>; |
Dale Johannesen | 5f0cfa2 | 2008-08-22 03:49:10 +0000 | [diff] [blame] | 163 | } |
Evan Cheng | 8608f2e | 2008-04-19 02:30:38 +0000 | [diff] [blame] | 164 | } |
| 165 | |
Evan Cheng | 5330192 | 2008-07-12 02:23:19 +0000 | [diff] [blame] | 166 | // Instructions to support atomic operations |
| 167 | def LDARX : XForm_1<31, 84, (outs G8RC:$rD), (ins memrr:$ptr), |
| 168 | "ldarx $rD, $ptr", LdStLDARX, |
Ulrich Weigand | 5b390e4 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 169 | [(set i64:$rD, (PPClarx xoaddr:$ptr))]>; |
Evan Cheng | 5330192 | 2008-07-12 02:23:19 +0000 | [diff] [blame] | 170 | |
| 171 | let Defs = [CR0] in |
| 172 | def STDCX : XForm_1<31, 214, (outs), (ins G8RC:$rS, memrr:$dst), |
| 173 | "stdcx. $rS, $dst", LdStSTDCX, |
Ulrich Weigand | 5b390e4 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 174 | [(PPCstcx i64:$rS, xoaddr:$dst)]>, |
Evan Cheng | 5330192 | 2008-07-12 02:23:19 +0000 | [diff] [blame] | 175 | isDOT; |
| 176 | |
Dale Johannesen | b384ab9 | 2008-10-29 18:26:45 +0000 | [diff] [blame] | 177 | let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1, Uses = [RM] in |
Arnold Schwaighofer | 30e62c0 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 178 | def TCRETURNdi8 :Pseudo< (outs), |
Jakob Stoklund Olesen | 68c10a2 | 2012-07-13 20:44:29 +0000 | [diff] [blame] | 179 | (ins calltarget:$dst, i32imm:$offset), |
Arnold Schwaighofer | 30e62c0 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 180 | "#TC_RETURNd8 $dst $offset", |
| 181 | []>; |
| 182 | |
Dale Johannesen | b384ab9 | 2008-10-29 18:26:45 +0000 | [diff] [blame] | 183 | let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1, Uses = [RM] in |
Jakob Stoklund Olesen | 68c10a2 | 2012-07-13 20:44:29 +0000 | [diff] [blame] | 184 | def TCRETURNai8 :Pseudo<(outs), (ins aaddr:$func, i32imm:$offset), |
Arnold Schwaighofer | 30e62c0 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 185 | "#TC_RETURNa8 $func $offset", |
| 186 | [(PPCtc_return (i64 imm:$func), imm:$offset)]>; |
| 187 | |
Dale Johannesen | b384ab9 | 2008-10-29 18:26:45 +0000 | [diff] [blame] | 188 | let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1, Uses = [RM] in |
Jakob Stoklund Olesen | 68c10a2 | 2012-07-13 20:44:29 +0000 | [diff] [blame] | 189 | def TCRETURNri8 : Pseudo<(outs), (ins CTRRC8:$dst, i32imm:$offset), |
Arnold Schwaighofer | 30e62c0 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 190 | "#TC_RETURNr8 $dst $offset", |
| 191 | []>; |
| 192 | |
Ulrich Weigand | 3d38642 | 2013-03-26 10:57:16 +0000 | [diff] [blame] | 193 | let isCodeGenOnly = 1 in { |
Arnold Schwaighofer | 30e62c0 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 194 | |
| 195 | let isTerminator = 1, isBarrier = 1, PPC970_Unit = 7, isBranch = 1, |
Ulrich Weigand | e8680da | 2013-03-26 10:53:03 +0000 | [diff] [blame] | 196 | isIndirectBranch = 1, isCall = 1, isReturn = 1, Uses = [CTR8, RM] in |
| 197 | def TAILBCTR8 : XLForm_2_ext<19, 528, 20, 0, 0, (outs), (ins), "bctr", BrB, []>, |
| 198 | Requires<[In64BitMode]>; |
Arnold Schwaighofer | 30e62c0 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 199 | |
| 200 | |
| 201 | let isBranch = 1, isTerminator = 1, hasCtrlDep = 1, PPC970_Unit = 7, |
Dale Johannesen | b384ab9 | 2008-10-29 18:26:45 +0000 | [diff] [blame] | 202 | isBarrier = 1, isCall = 1, isReturn = 1, Uses = [RM] in |
Arnold Schwaighofer | 30e62c0 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 203 | def TAILB8 : IForm<18, 0, 0, (outs), (ins calltarget:$dst), |
| 204 | "b $dst", BrB, |
| 205 | []>; |
| 206 | |
| 207 | |
| 208 | let isBranch = 1, isTerminator = 1, hasCtrlDep = 1, PPC970_Unit = 7, |
Dale Johannesen | b384ab9 | 2008-10-29 18:26:45 +0000 | [diff] [blame] | 209 | isBarrier = 1, isCall = 1, isReturn = 1, Uses = [RM] in |
Arnold Schwaighofer | 30e62c0 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 210 | def TAILBA8 : IForm<18, 0, 0, (outs), (ins aaddr:$dst), |
| 211 | "ba $dst", BrB, |
| 212 | []>; |
| 213 | |
Ulrich Weigand | 3d38642 | 2013-03-26 10:57:16 +0000 | [diff] [blame] | 214 | } |
| 215 | |
Arnold Schwaighofer | 30e62c0 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 216 | def : Pat<(PPCtc_return (i64 tglobaladdr:$dst), imm:$imm), |
| 217 | (TCRETURNdi8 tglobaladdr:$dst, imm:$imm)>; |
| 218 | |
| 219 | def : Pat<(PPCtc_return (i64 texternalsym:$dst), imm:$imm), |
| 220 | (TCRETURNdi8 texternalsym:$dst, imm:$imm)>; |
| 221 | |
| 222 | def : Pat<(PPCtc_return CTRRC8:$dst, imm:$imm), |
| 223 | (TCRETURNri8 CTRRC8:$dst, imm:$imm)>; |
| 224 | |
Hal Finkel | 99f823f | 2012-06-08 15:38:21 +0000 | [diff] [blame] | 225 | |
Hal Finkel | d01efc7 | 2013-03-28 03:38:08 +0000 | [diff] [blame] | 226 | // 64-bit CR instructions |
Hal Finkel | 234bb38 | 2011-12-07 06:34:06 +0000 | [diff] [blame] | 227 | def MTCRF8 : XFXForm_5<31, 144, (outs crbitm:$FXM), (ins G8RC:$rS), |
| 228 | "mtcrf $FXM, $rS", BrMCRX>, |
| 229 | PPC970_MicroCode, PPC970_Unit_CRU; |
| 230 | |
Ulrich Weigand | 3d38642 | 2013-03-26 10:57:16 +0000 | [diff] [blame] | 231 | let isCodeGenOnly = 1 in |
Hal Finkel | 234bb38 | 2011-12-07 06:34:06 +0000 | [diff] [blame] | 232 | def MFCR8pseud: XFXForm_3<31, 19, (outs G8RC:$rT), (ins crbitm:$FXM), |
Will Schmidt | 9163815 | 2012-10-04 18:14:28 +0000 | [diff] [blame] | 233 | "#MFCR8pseud", SprMFCR>, |
Hal Finkel | 234bb38 | 2011-12-07 06:34:06 +0000 | [diff] [blame] | 234 | PPC970_MicroCode, PPC970_Unit_CRU; |
| 235 | |
| 236 | def MFCR8 : XFXForm_3<31, 19, (outs G8RC:$rT), (ins), |
| 237 | "mfcr $rT", SprMFCR>, |
| 238 | PPC970_MicroCode, PPC970_Unit_CRU; |
Arnold Schwaighofer | 30e62c0 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 239 | |
Ulrich Weigand | 3d38642 | 2013-03-26 10:57:16 +0000 | [diff] [blame] | 240 | let hasSideEffects = 1, isBarrier = 1, usesCustomInserter = 1 in { |
Hal Finkel | 7ee74a6 | 2013-03-21 21:37:52 +0000 | [diff] [blame] | 241 | def EH_SjLj_SetJmp64 : Pseudo<(outs GPRC:$dst), (ins memr:$buf), |
| 242 | "#EH_SJLJ_SETJMP64", |
Ulrich Weigand | 5b390e4 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 243 | [(set i32:$dst, (PPCeh_sjlj_setjmp addr:$buf))]>, |
Hal Finkel | 7ee74a6 | 2013-03-21 21:37:52 +0000 | [diff] [blame] | 244 | Requires<[In64BitMode]>; |
| 245 | let isTerminator = 1 in |
| 246 | def EH_SjLj_LongJmp64 : Pseudo<(outs), (ins memr:$buf), |
| 247 | "#EH_SJLJ_LONGJMP64", |
| 248 | [(PPCeh_sjlj_longjmp addr:$buf)]>, |
| 249 | Requires<[In64BitMode]>; |
| 250 | } |
| 251 | |
Chris Lattner | 6a5339b | 2006-11-14 18:44:47 +0000 | [diff] [blame] | 252 | //===----------------------------------------------------------------------===// |
| 253 | // 64-bit SPR manipulation instrs. |
| 254 | |
Dale Johannesen | 639076f | 2008-10-23 20:41:28 +0000 | [diff] [blame] | 255 | let Uses = [CTR8] in { |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 256 | def MFCTR8 : XFXForm_1_ext<31, 339, 9, (outs G8RC:$rT), (ins), |
| 257 | "mfctr $rT", SprMFSPR>, |
Chris Lattner | 6a5339b | 2006-11-14 18:44:47 +0000 | [diff] [blame] | 258 | PPC970_DGroup_First, PPC970_Unit_FXU; |
Dale Johannesen | 639076f | 2008-10-23 20:41:28 +0000 | [diff] [blame] | 259 | } |
Ulrich Weigand | 5b390e4 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 260 | let Pattern = [(PPCmtctr i64:$rS)], Defs = [CTR8] in { |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 261 | def MTCTR8 : XFXForm_7_ext<31, 467, 9, (outs), (ins G8RC:$rS), |
| 262 | "mtctr $rS", SprMTSPR>, |
Chris Lattner | 6a5339b | 2006-11-14 18:44:47 +0000 | [diff] [blame] | 263 | PPC970_DGroup_First, PPC970_Unit_FXU; |
Chris Lattner | 2e6b77d | 2006-06-27 18:36:44 +0000 | [diff] [blame] | 264 | } |
Chris Lattner | 563ecfb | 2006-06-27 18:18:41 +0000 | [diff] [blame] | 265 | |
Ulrich Weigand | 5b390e4 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 266 | let Pattern = [(set i64:$rT, readcyclecounter)] in |
Hal Finkel | f45717e | 2012-08-06 21:21:44 +0000 | [diff] [blame] | 267 | def MFTB8 : XFXForm_1_ext<31, 339, 268, (outs G8RC:$rT), (ins), |
| 268 | "mfspr $rT, 268", SprMFTB>, |
Hal Finkel | 8cc3474 | 2012-08-04 14:10:46 +0000 | [diff] [blame] | 269 | PPC970_DGroup_First, PPC970_Unit_FXU; |
Hal Finkel | 8da94ad | 2012-08-07 17:04:20 +0000 | [diff] [blame] | 270 | // Note that encoding mftb using mfspr is now the preferred form, |
| 271 | // and has been since at least ISA v2.03. The mftb instruction has |
| 272 | // now been phased out. Using mfspr, however, is known not to work on |
| 273 | // the POWER3. |
Hal Finkel | 8cc3474 | 2012-08-04 14:10:46 +0000 | [diff] [blame] | 274 | |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 275 | let Defs = [X1], Uses = [X1] in |
Will Schmidt | 9163815 | 2012-10-04 18:14:28 +0000 | [diff] [blame] | 276 | def DYNALLOC8 : Pseudo<(outs G8RC:$result), (ins G8RC:$negsize, memri:$fpsi),"#DYNALLOC8", |
Ulrich Weigand | 5b390e4 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 277 | [(set i64:$result, |
| 278 | (PPCdynalloc i64:$negsize, iaddr:$fpsi))]>; |
Jim Laskey | 2f616bf | 2006-11-16 22:43:37 +0000 | [diff] [blame] | 279 | |
Dale Johannesen | 639076f | 2008-10-23 20:41:28 +0000 | [diff] [blame] | 280 | let Defs = [LR8] in { |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 281 | def MTLR8 : XFXForm_7_ext<31, 467, 8, (outs), (ins G8RC:$rS), |
| 282 | "mtlr $rS", SprMTSPR>, |
Chris Lattner | 6a5339b | 2006-11-14 18:44:47 +0000 | [diff] [blame] | 283 | PPC970_DGroup_First, PPC970_Unit_FXU; |
Dale Johannesen | 639076f | 2008-10-23 20:41:28 +0000 | [diff] [blame] | 284 | } |
| 285 | let Uses = [LR8] in { |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 286 | def MFLR8 : XFXForm_1_ext<31, 339, 8, (outs G8RC:$rT), (ins), |
| 287 | "mflr $rT", SprMFSPR>, |
Chris Lattner | 6a5339b | 2006-11-14 18:44:47 +0000 | [diff] [blame] | 288 | PPC970_DGroup_First, PPC970_Unit_FXU; |
Dale Johannesen | 639076f | 2008-10-23 20:41:28 +0000 | [diff] [blame] | 289 | } |
Chris Lattner | 6a5339b | 2006-11-14 18:44:47 +0000 | [diff] [blame] | 290 | |
Chris Lattner | 563ecfb | 2006-06-27 18:18:41 +0000 | [diff] [blame] | 291 | //===----------------------------------------------------------------------===// |
Chris Lattner | 956f43c | 2006-06-16 20:22:01 +0000 | [diff] [blame] | 292 | // Fixed point instructions. |
| 293 | // |
| 294 | |
| 295 | let PPC970_Unit = 1 in { // FXU Operations. |
| 296 | |
Hal Finkel | f3c3828 | 2012-08-28 02:10:33 +0000 | [diff] [blame] | 297 | let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in { |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 298 | def LI8 : DForm_2_r0<14, (outs G8RC:$rD), (ins symbolLo64:$imm), |
Hal Finkel | 1680309 | 2012-06-12 19:01:24 +0000 | [diff] [blame] | 299 | "li $rD, $imm", IntSimple, |
Ulrich Weigand | 5b390e4 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 300 | [(set i64:$rD, immSExt16:$imm)]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 301 | def LIS8 : DForm_2_r0<15, (outs G8RC:$rD), (ins symbolHi64:$imm), |
Hal Finkel | 1680309 | 2012-06-12 19:01:24 +0000 | [diff] [blame] | 302 | "lis $rD, $imm", IntSimple, |
Ulrich Weigand | 5b390e4 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 303 | [(set i64:$rD, imm16ShiftedSExt:$imm)]>; |
Hal Finkel | f3c3828 | 2012-08-28 02:10:33 +0000 | [diff] [blame] | 304 | } |
Chris Lattner | 0ea70b2 | 2006-06-20 22:34:10 +0000 | [diff] [blame] | 305 | |
| 306 | // Logical ops. |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 307 | def NAND8: XForm_6<31, 476, (outs G8RC:$rA), (ins G8RC:$rS, G8RC:$rB), |
Hal Finkel | 1680309 | 2012-06-12 19:01:24 +0000 | [diff] [blame] | 308 | "nand $rA, $rS, $rB", IntSimple, |
Ulrich Weigand | 5b390e4 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 309 | [(set i64:$rA, (not (and i64:$rS, i64:$rB)))]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 310 | def AND8 : XForm_6<31, 28, (outs G8RC:$rA), (ins G8RC:$rS, G8RC:$rB), |
Hal Finkel | 1680309 | 2012-06-12 19:01:24 +0000 | [diff] [blame] | 311 | "and $rA, $rS, $rB", IntSimple, |
Ulrich Weigand | 5b390e4 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 312 | [(set i64:$rA, (and i64:$rS, i64:$rB))]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 313 | def ANDC8: XForm_6<31, 60, (outs G8RC:$rA), (ins G8RC:$rS, G8RC:$rB), |
Hal Finkel | 1680309 | 2012-06-12 19:01:24 +0000 | [diff] [blame] | 314 | "andc $rA, $rS, $rB", IntSimple, |
Ulrich Weigand | 5b390e4 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 315 | [(set i64:$rA, (and i64:$rS, (not i64:$rB)))]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 316 | def OR8 : XForm_6<31, 444, (outs G8RC:$rA), (ins G8RC:$rS, G8RC:$rB), |
Hal Finkel | 1680309 | 2012-06-12 19:01:24 +0000 | [diff] [blame] | 317 | "or $rA, $rS, $rB", IntSimple, |
Ulrich Weigand | 5b390e4 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 318 | [(set i64:$rA, (or i64:$rS, i64:$rB))]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 319 | def NOR8 : XForm_6<31, 124, (outs G8RC:$rA), (ins G8RC:$rS, G8RC:$rB), |
Hal Finkel | 1680309 | 2012-06-12 19:01:24 +0000 | [diff] [blame] | 320 | "nor $rA, $rS, $rB", IntSimple, |
Ulrich Weigand | 5b390e4 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 321 | [(set i64:$rA, (not (or i64:$rS, i64:$rB)))]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 322 | def ORC8 : XForm_6<31, 412, (outs G8RC:$rA), (ins G8RC:$rS, G8RC:$rB), |
Hal Finkel | 1680309 | 2012-06-12 19:01:24 +0000 | [diff] [blame] | 323 | "orc $rA, $rS, $rB", IntSimple, |
Ulrich Weigand | 5b390e4 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 324 | [(set i64:$rA, (or i64:$rS, (not i64:$rB)))]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 325 | def EQV8 : XForm_6<31, 284, (outs G8RC:$rA), (ins G8RC:$rS, G8RC:$rB), |
Hal Finkel | 1680309 | 2012-06-12 19:01:24 +0000 | [diff] [blame] | 326 | "eqv $rA, $rS, $rB", IntSimple, |
Ulrich Weigand | 5b390e4 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 327 | [(set i64:$rA, (not (xor i64:$rS, i64:$rB)))]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 328 | def XOR8 : XForm_6<31, 316, (outs G8RC:$rA), (ins G8RC:$rS, G8RC:$rB), |
Hal Finkel | 1680309 | 2012-06-12 19:01:24 +0000 | [diff] [blame] | 329 | "xor $rA, $rS, $rB", IntSimple, |
Ulrich Weigand | 5b390e4 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 330 | [(set i64:$rA, (xor i64:$rS, i64:$rB))]>; |
Chris Lattner | f2c5bca | 2006-06-20 23:11:59 +0000 | [diff] [blame] | 331 | |
| 332 | // Logical ops with immediate. |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 333 | def ANDIo8 : DForm_4<28, (outs G8RC:$dst), (ins G8RC:$src1, u16imm:$src2), |
Chris Lattner | 0ea70b2 | 2006-06-20 22:34:10 +0000 | [diff] [blame] | 334 | "andi. $dst, $src1, $src2", IntGeneral, |
Ulrich Weigand | 5b390e4 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 335 | [(set i64:$dst, (and i64:$src1, immZExt16:$src2))]>, |
Chris Lattner | 0ea70b2 | 2006-06-20 22:34:10 +0000 | [diff] [blame] | 336 | isDOT; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 337 | def ANDISo8 : DForm_4<29, (outs G8RC:$dst), (ins G8RC:$src1, u16imm:$src2), |
Chris Lattner | 0ea70b2 | 2006-06-20 22:34:10 +0000 | [diff] [blame] | 338 | "andis. $dst, $src1, $src2", IntGeneral, |
Ulrich Weigand | 5b390e4 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 339 | [(set i64:$dst, (and i64:$src1, imm16ShiftedZExt:$src2))]>, |
Chris Lattner | 0ea70b2 | 2006-06-20 22:34:10 +0000 | [diff] [blame] | 340 | isDOT; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 341 | def ORI8 : DForm_4<24, (outs G8RC:$dst), (ins G8RC:$src1, u16imm:$src2), |
Hal Finkel | 1680309 | 2012-06-12 19:01:24 +0000 | [diff] [blame] | 342 | "ori $dst, $src1, $src2", IntSimple, |
Ulrich Weigand | 5b390e4 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 343 | [(set i64:$dst, (or i64:$src1, immZExt16:$src2))]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 344 | def ORIS8 : DForm_4<25, (outs G8RC:$dst), (ins G8RC:$src1, u16imm:$src2), |
Hal Finkel | 1680309 | 2012-06-12 19:01:24 +0000 | [diff] [blame] | 345 | "oris $dst, $src1, $src2", IntSimple, |
Ulrich Weigand | 5b390e4 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 346 | [(set i64:$dst, (or i64:$src1, imm16ShiftedZExt:$src2))]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 347 | def XORI8 : DForm_4<26, (outs G8RC:$dst), (ins G8RC:$src1, u16imm:$src2), |
Hal Finkel | 1680309 | 2012-06-12 19:01:24 +0000 | [diff] [blame] | 348 | "xori $dst, $src1, $src2", IntSimple, |
Ulrich Weigand | 5b390e4 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 349 | [(set i64:$dst, (xor i64:$src1, immZExt16:$src2))]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 350 | def XORIS8 : DForm_4<27, (outs G8RC:$dst), (ins G8RC:$src1, u16imm:$src2), |
Hal Finkel | 1680309 | 2012-06-12 19:01:24 +0000 | [diff] [blame] | 351 | "xoris $dst, $src1, $src2", IntSimple, |
Ulrich Weigand | 5b390e4 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 352 | [(set i64:$dst, (xor i64:$src1, imm16ShiftedZExt:$src2))]>; |
Chris Lattner | 0ea70b2 | 2006-06-20 22:34:10 +0000 | [diff] [blame] | 353 | |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 354 | def ADD8 : XOForm_1<31, 266, 0, (outs G8RC:$rT), (ins G8RC:$rA, G8RC:$rB), |
Hal Finkel | 1680309 | 2012-06-12 19:01:24 +0000 | [diff] [blame] | 355 | "add $rT, $rA, $rB", IntSimple, |
Ulrich Weigand | 5b390e4 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 356 | [(set i64:$rT, (add i64:$rA, i64:$rB))]>; |
Bill Schmidt | d7802bf | 2012-12-04 16:18:08 +0000 | [diff] [blame] | 357 | // ADD8 has a special form: reg = ADD8(reg, sym@tls) for use by the |
| 358 | // initial-exec thread-local storage model. |
Ulrich Weigand | 3d38642 | 2013-03-26 10:57:16 +0000 | [diff] [blame] | 359 | let isCodeGenOnly = 1 in |
Bill Schmidt | d7802bf | 2012-12-04 16:18:08 +0000 | [diff] [blame] | 360 | def ADD8TLS : XOForm_1<31, 266, 0, (outs G8RC:$rT), (ins G8RC:$rA, tlsreg:$rB), |
Bill Schmidt | dfebc4c | 2012-12-13 18:45:54 +0000 | [diff] [blame] | 361 | "add $rT, $rA, $rB@tls", IntSimple, |
Ulrich Weigand | 5b390e4 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 362 | [(set i64:$rT, (add i64:$rA, tglobaltlsaddr:$rB))]>; |
Chris Lattner | ccde4cb | 2007-05-17 06:52:46 +0000 | [diff] [blame] | 363 | |
Dale Johannesen | 8dffc81 | 2009-09-18 20:15:22 +0000 | [diff] [blame] | 364 | let Defs = [CARRY] in { |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 365 | def ADDC8 : XOForm_1<31, 10, 0, (outs G8RC:$rT), (ins G8RC:$rA, G8RC:$rB), |
Chris Lattner | ccde4cb | 2007-05-17 06:52:46 +0000 | [diff] [blame] | 366 | "addc $rT, $rA, $rB", IntGeneral, |
Ulrich Weigand | 5b390e4 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 367 | [(set i64:$rT, (addc i64:$rA, i64:$rB))]>, |
Chris Lattner | ccde4cb | 2007-05-17 06:52:46 +0000 | [diff] [blame] | 368 | PPC970_DGroup_Cracked; |
Dale Johannesen | 8dffc81 | 2009-09-18 20:15:22 +0000 | [diff] [blame] | 369 | def ADDIC8 : DForm_2<12, (outs G8RC:$rD), (ins G8RC:$rA, s16imm64:$imm), |
| 370 | "addic $rD, $rA, $imm", IntGeneral, |
Ulrich Weigand | 5b390e4 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 371 | [(set i64:$rD, (addc i64:$rA, immSExt16:$imm))]>; |
Dale Johannesen | 8dffc81 | 2009-09-18 20:15:22 +0000 | [diff] [blame] | 372 | } |
Ulrich Weigand | 2b0850b | 2013-03-26 10:55:20 +0000 | [diff] [blame] | 373 | def ADDI8 : DForm_2<14, (outs G8RC:$rD), (ins G8RC_NOX0:$rA, symbolLo64:$imm), |
Hal Finkel | 1680309 | 2012-06-12 19:01:24 +0000 | [diff] [blame] | 374 | "addi $rD, $rA, $imm", IntSimple, |
Ulrich Weigand | 5b390e4 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 375 | [(set i64:$rD, (add i64:$rA, immSExt16:$imm))]>; |
Hal Finkel | a548afc | 2013-03-19 18:51:05 +0000 | [diff] [blame] | 376 | def ADDIS8 : DForm_2<15, (outs G8RC:$rD), (ins G8RC_NOX0:$rA, symbolHi64:$imm), |
Hal Finkel | 1680309 | 2012-06-12 19:01:24 +0000 | [diff] [blame] | 377 | "addis $rD, $rA, $imm", IntSimple, |
Ulrich Weigand | 5b390e4 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 378 | [(set i64:$rD, (add i64:$rA, imm16ShiftedSExt:$imm))]>; |
Chris Lattner | 0ea70b2 | 2006-06-20 22:34:10 +0000 | [diff] [blame] | 379 | |
Dale Johannesen | 8dffc81 | 2009-09-18 20:15:22 +0000 | [diff] [blame] | 380 | let Defs = [CARRY] in { |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 381 | def SUBFIC8: DForm_2< 8, (outs G8RC:$rD), (ins G8RC:$rA, s16imm64:$imm), |
Chris Lattner | 563ecfb | 2006-06-27 18:18:41 +0000 | [diff] [blame] | 382 | "subfic $rD, $rA, $imm", IntGeneral, |
Ulrich Weigand | 5b390e4 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 383 | [(set i64:$rD, (subc immSExt16:$imm, i64:$rA))]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 384 | def SUBFC8 : XOForm_1<31, 8, 0, (outs G8RC:$rT), (ins G8RC:$rA, G8RC:$rB), |
Chris Lattner | ccde4cb | 2007-05-17 06:52:46 +0000 | [diff] [blame] | 385 | "subfc $rT, $rA, $rB", IntGeneral, |
Ulrich Weigand | 5b390e4 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 386 | [(set i64:$rT, (subc i64:$rB, i64:$rA))]>, |
Chris Lattner | ccde4cb | 2007-05-17 06:52:46 +0000 | [diff] [blame] | 387 | PPC970_DGroup_Cracked; |
Dale Johannesen | 8dffc81 | 2009-09-18 20:15:22 +0000 | [diff] [blame] | 388 | } |
| 389 | def SUBF8 : XOForm_1<31, 40, 0, (outs G8RC:$rT), (ins G8RC:$rA, G8RC:$rB), |
| 390 | "subf $rT, $rA, $rB", IntGeneral, |
Ulrich Weigand | 5b390e4 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 391 | [(set i64:$rT, (sub i64:$rB, i64:$rA))]>; |
Dale Johannesen | 8dffc81 | 2009-09-18 20:15:22 +0000 | [diff] [blame] | 392 | def NEG8 : XOForm_3<31, 104, 0, (outs G8RC:$rT), (ins G8RC:$rA), |
Hal Finkel | 1680309 | 2012-06-12 19:01:24 +0000 | [diff] [blame] | 393 | "neg $rT, $rA", IntSimple, |
Ulrich Weigand | 5b390e4 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 394 | [(set i64:$rT, (ineg i64:$rA))]>; |
Dale Johannesen | 8dffc81 | 2009-09-18 20:15:22 +0000 | [diff] [blame] | 395 | let Uses = [CARRY], Defs = [CARRY] in { |
| 396 | def ADDE8 : XOForm_1<31, 138, 0, (outs G8RC:$rT), (ins G8RC:$rA, G8RC:$rB), |
| 397 | "adde $rT, $rA, $rB", IntGeneral, |
Ulrich Weigand | 5b390e4 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 398 | [(set i64:$rT, (adde i64:$rA, i64:$rB))]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 399 | def ADDME8 : XOForm_3<31, 234, 0, (outs G8RC:$rT), (ins G8RC:$rA), |
Chris Lattner | ccde4cb | 2007-05-17 06:52:46 +0000 | [diff] [blame] | 400 | "addme $rT, $rA", IntGeneral, |
Ulrich Weigand | 5b390e4 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 401 | [(set i64:$rT, (adde i64:$rA, -1))]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 402 | def ADDZE8 : XOForm_3<31, 202, 0, (outs G8RC:$rT), (ins G8RC:$rA), |
Chris Lattner | ccde4cb | 2007-05-17 06:52:46 +0000 | [diff] [blame] | 403 | "addze $rT, $rA", IntGeneral, |
Ulrich Weigand | 5b390e4 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 404 | [(set i64:$rT, (adde i64:$rA, 0))]>; |
Dale Johannesen | 8dffc81 | 2009-09-18 20:15:22 +0000 | [diff] [blame] | 405 | def SUBFE8 : XOForm_1<31, 136, 0, (outs G8RC:$rT), (ins G8RC:$rA, G8RC:$rB), |
| 406 | "subfe $rT, $rA, $rB", IntGeneral, |
Ulrich Weigand | 5b390e4 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 407 | [(set i64:$rT, (sube i64:$rB, i64:$rA))]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 408 | def SUBFME8 : XOForm_3<31, 232, 0, (outs G8RC:$rT), (ins G8RC:$rA), |
Chris Lattner | ccde4cb | 2007-05-17 06:52:46 +0000 | [diff] [blame] | 409 | "subfme $rT, $rA", IntGeneral, |
Ulrich Weigand | 5b390e4 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 410 | [(set i64:$rT, (sube -1, i64:$rA))]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 411 | def SUBFZE8 : XOForm_3<31, 200, 0, (outs G8RC:$rT), (ins G8RC:$rA), |
Chris Lattner | ccde4cb | 2007-05-17 06:52:46 +0000 | [diff] [blame] | 412 | "subfze $rT, $rA", IntGeneral, |
Ulrich Weigand | 5b390e4 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 413 | [(set i64:$rT, (sube 0, i64:$rA))]>; |
Dale Johannesen | 8dffc81 | 2009-09-18 20:15:22 +0000 | [diff] [blame] | 414 | } |
Chris Lattner | ccde4cb | 2007-05-17 06:52:46 +0000 | [diff] [blame] | 415 | |
Chris Lattner | f27bb6d | 2006-06-20 21:23:06 +0000 | [diff] [blame] | 416 | |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 417 | def MULHD : XOForm_1<31, 73, 0, (outs G8RC:$rT), (ins G8RC:$rA, G8RC:$rB), |
Chris Lattner | 956f43c | 2006-06-16 20:22:01 +0000 | [diff] [blame] | 418 | "mulhd $rT, $rA, $rB", IntMulHW, |
Ulrich Weigand | 5b390e4 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 419 | [(set i64:$rT, (mulhs i64:$rA, i64:$rB))]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 420 | def MULHDU : XOForm_1<31, 9, 0, (outs G8RC:$rT), (ins G8RC:$rA, G8RC:$rB), |
Chris Lattner | 956f43c | 2006-06-16 20:22:01 +0000 | [diff] [blame] | 421 | "mulhdu $rT, $rA, $rB", IntMulHWU, |
Ulrich Weigand | 5b390e4 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 422 | [(set i64:$rT, (mulhu i64:$rA, i64:$rB))]>; |
Chris Lattner | 956f43c | 2006-06-16 20:22:01 +0000 | [diff] [blame] | 423 | |
Evan Cheng | caf778a | 2007-08-01 23:07:38 +0000 | [diff] [blame] | 424 | def CMPD : XForm_16_ext<31, 0, (outs CRRC:$crD), (ins G8RC:$rA, G8RC:$rB), |
Chris Lattner | 956f43c | 2006-06-16 20:22:01 +0000 | [diff] [blame] | 425 | "cmpd $crD, $rA, $rB", IntCompare>, isPPC64; |
Evan Cheng | caf778a | 2007-08-01 23:07:38 +0000 | [diff] [blame] | 426 | def CMPLD : XForm_16_ext<31, 32, (outs CRRC:$crD), (ins G8RC:$rA, G8RC:$rB), |
Chris Lattner | 956f43c | 2006-06-16 20:22:01 +0000 | [diff] [blame] | 427 | "cmpld $crD, $rA, $rB", IntCompare>, isPPC64; |
Evan Cheng | caf778a | 2007-08-01 23:07:38 +0000 | [diff] [blame] | 428 | def CMPDI : DForm_5_ext<11, (outs CRRC:$crD), (ins G8RC:$rA, s16imm:$imm), |
Chris Lattner | 041e9d3 | 2006-06-26 23:53:10 +0000 | [diff] [blame] | 429 | "cmpdi $crD, $rA, $imm", IntCompare>, isPPC64; |
Evan Cheng | caf778a | 2007-08-01 23:07:38 +0000 | [diff] [blame] | 430 | def CMPLDI : DForm_6_ext<10, (outs CRRC:$dst), (ins G8RC:$src1, u16imm:$src2), |
Chris Lattner | 041e9d3 | 2006-06-26 23:53:10 +0000 | [diff] [blame] | 431 | "cmpldi $dst, $src1, $src2", IntCompare>, isPPC64; |
Chris Lattner | 956f43c | 2006-06-16 20:22:01 +0000 | [diff] [blame] | 432 | |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 433 | def SLD : XForm_6<31, 27, (outs G8RC:$rA), (ins G8RC:$rS, GPRC:$rB), |
Chris Lattner | 956f43c | 2006-06-16 20:22:01 +0000 | [diff] [blame] | 434 | "sld $rA, $rS, $rB", IntRotateD, |
Ulrich Weigand | 5b390e4 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 435 | [(set i64:$rA, (PPCshl i64:$rS, i32:$rB))]>, isPPC64; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 436 | def SRD : XForm_6<31, 539, (outs G8RC:$rA), (ins G8RC:$rS, GPRC:$rB), |
Chris Lattner | 956f43c | 2006-06-16 20:22:01 +0000 | [diff] [blame] | 437 | "srd $rA, $rS, $rB", IntRotateD, |
Ulrich Weigand | 5b390e4 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 438 | [(set i64:$rA, (PPCsrl i64:$rS, i32:$rB))]>, isPPC64; |
Dale Johannesen | 8dffc81 | 2009-09-18 20:15:22 +0000 | [diff] [blame] | 439 | let Defs = [CARRY] in { |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 440 | def SRAD : XForm_6<31, 794, (outs G8RC:$rA), (ins G8RC:$rS, GPRC:$rB), |
Chris Lattner | 956f43c | 2006-06-16 20:22:01 +0000 | [diff] [blame] | 441 | "srad $rA, $rS, $rB", IntRotateD, |
Ulrich Weigand | 5b390e4 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 442 | [(set i64:$rA, (PPCsra i64:$rS, i32:$rB))]>, isPPC64; |
Dale Johannesen | 8dffc81 | 2009-09-18 20:15:22 +0000 | [diff] [blame] | 443 | } |
Chris Lattner | 94c96cc | 2006-12-06 21:46:13 +0000 | [diff] [blame] | 444 | |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 445 | def EXTSB8 : XForm_11<31, 954, (outs G8RC:$rA), (ins G8RC:$rS), |
Hal Finkel | 1680309 | 2012-06-12 19:01:24 +0000 | [diff] [blame] | 446 | "extsb $rA, $rS", IntSimple, |
Ulrich Weigand | 5b390e4 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 447 | [(set i64:$rA, (sext_inreg i64:$rS, i8))]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 448 | def EXTSH8 : XForm_11<31, 922, (outs G8RC:$rA), (ins G8RC:$rS), |
Hal Finkel | 1680309 | 2012-06-12 19:01:24 +0000 | [diff] [blame] | 449 | "extsh $rA, $rS", IntSimple, |
Ulrich Weigand | 5b390e4 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 450 | [(set i64:$rA, (sext_inreg i64:$rS, i16))]>; |
Chris Lattner | 94c96cc | 2006-12-06 21:46:13 +0000 | [diff] [blame] | 451 | |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 452 | def EXTSW : XForm_11<31, 986, (outs G8RC:$rA), (ins G8RC:$rS), |
Hal Finkel | 1680309 | 2012-06-12 19:01:24 +0000 | [diff] [blame] | 453 | "extsw $rA, $rS", IntSimple, |
Ulrich Weigand | 5b390e4 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 454 | [(set i64:$rA, (sext_inreg i64:$rS, i32))]>, isPPC64; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 455 | def EXTSW_32_64 : XForm_11<31, 986, (outs G8RC:$rA), (ins GPRC:$rS), |
Hal Finkel | 1680309 | 2012-06-12 19:01:24 +0000 | [diff] [blame] | 456 | "extsw $rA, $rS", IntSimple, |
Ulrich Weigand | 5b390e4 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 457 | [(set i64:$rA, (sext i32:$rS))]>, isPPC64; |
Chris Lattner | 956f43c | 2006-06-16 20:22:01 +0000 | [diff] [blame] | 458 | |
Dale Johannesen | 8dffc81 | 2009-09-18 20:15:22 +0000 | [diff] [blame] | 459 | let Defs = [CARRY] in { |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 460 | def SRADI : XSForm_1<31, 413, (outs G8RC:$rA), (ins G8RC:$rS, u6imm:$SH), |
Hal Finkel | 8dc440a | 2012-08-28 02:49:14 +0000 | [diff] [blame] | 461 | "sradi $rA, $rS, $SH", IntRotateDI, |
Ulrich Weigand | 5b390e4 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 462 | [(set i64:$rA, (sra i64:$rS, (i32 imm:$SH)))]>, isPPC64; |
Dale Johannesen | 8dffc81 | 2009-09-18 20:15:22 +0000 | [diff] [blame] | 463 | } |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 464 | def CNTLZD : XForm_11<31, 58, (outs G8RC:$rA), (ins G8RC:$rS), |
Chris Lattner | b6ead97 | 2007-03-25 04:44:03 +0000 | [diff] [blame] | 465 | "cntlzd $rA, $rS", IntGeneral, |
Ulrich Weigand | 5b390e4 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 466 | [(set i64:$rA, (ctlz i64:$rS))]>; |
Hal Finkel | c53ab4d | 2013-03-28 13:29:47 +0000 | [diff] [blame] | 467 | def POPCNTD : XForm_11<31, 506, (outs G8RC:$rA), (ins G8RC:$rS), |
| 468 | "popcntd $rA, $rS", IntGeneral, |
| 469 | [(set i64:$rA, (ctpop i64:$rS))]>; |
Chris Lattner | b6ead97 | 2007-03-25 04:44:03 +0000 | [diff] [blame] | 470 | |
Hal Finkel | 1fce883 | 2013-04-01 15:58:15 +0000 | [diff] [blame] | 471 | // popcntw also does a population count on the high 32 bits (storing the |
| 472 | // results in the high 32-bits of the output). We'll ignore that here (which is |
| 473 | // safe because we never separately use the high part of the 64-bit registers). |
| 474 | def POPCNTW : XForm_11<31, 378, (outs GPRC:$rA), (ins GPRC:$rS), |
| 475 | "popcntw $rA, $rS", IntGeneral, |
| 476 | [(set i32:$rA, (ctpop i32:$rS))]>; |
| 477 | |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 478 | def DIVD : XOForm_1<31, 489, 0, (outs G8RC:$rT), (ins G8RC:$rA, G8RC:$rB), |
Chris Lattner | 956f43c | 2006-06-16 20:22:01 +0000 | [diff] [blame] | 479 | "divd $rT, $rA, $rB", IntDivD, |
Ulrich Weigand | 5b390e4 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 480 | [(set i64:$rT, (sdiv i64:$rA, i64:$rB))]>, isPPC64, |
Chris Lattner | 956f43c | 2006-06-16 20:22:01 +0000 | [diff] [blame] | 481 | PPC970_DGroup_First, PPC970_DGroup_Cracked; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 482 | def DIVDU : XOForm_1<31, 457, 0, (outs G8RC:$rT), (ins G8RC:$rA, G8RC:$rB), |
Chris Lattner | 956f43c | 2006-06-16 20:22:01 +0000 | [diff] [blame] | 483 | "divdu $rT, $rA, $rB", IntDivD, |
Ulrich Weigand | 5b390e4 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 484 | [(set i64:$rT, (udiv i64:$rA, i64:$rB))]>, isPPC64, |
Chris Lattner | 956f43c | 2006-06-16 20:22:01 +0000 | [diff] [blame] | 485 | PPC970_DGroup_First, PPC970_DGroup_Cracked; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 486 | def MULLD : XOForm_1<31, 233, 0, (outs G8RC:$rT), (ins G8RC:$rA, G8RC:$rB), |
Chris Lattner | 956f43c | 2006-06-16 20:22:01 +0000 | [diff] [blame] | 487 | "mulld $rT, $rA, $rB", IntMulHD, |
Ulrich Weigand | 5b390e4 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 488 | [(set i64:$rT, (mul i64:$rA, i64:$rB))]>, isPPC64; |
Chris Lattner | 956f43c | 2006-06-16 20:22:01 +0000 | [diff] [blame] | 489 | |
Chris Lattner | 041e9d3 | 2006-06-26 23:53:10 +0000 | [diff] [blame] | 490 | |
Chris Lattner | 8e28b5c | 2006-11-15 23:24:18 +0000 | [diff] [blame] | 491 | let isCommutable = 1 in { |
Chris Lattner | 956f43c | 2006-06-16 20:22:01 +0000 | [diff] [blame] | 492 | def RLDIMI : MDForm_1<30, 3, |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 493 | (outs G8RC:$rA), (ins G8RC:$rSi, G8RC:$rS, u6imm:$SH, u6imm:$MB), |
Hal Finkel | 8dc440a | 2012-08-28 02:49:14 +0000 | [diff] [blame] | 494 | "rldimi $rA, $rS, $SH, $MB", IntRotateDI, |
Chris Lattner | 8e28b5c | 2006-11-15 23:24:18 +0000 | [diff] [blame] | 495 | []>, isPPC64, RegConstraint<"$rSi = $rA">, |
| 496 | NoEncode<"$rSi">; |
Chris Lattner | 956f43c | 2006-06-16 20:22:01 +0000 | [diff] [blame] | 497 | } |
| 498 | |
| 499 | // Rotate instructions. |
Evan Cheng | 67c906d | 2007-09-04 20:20:29 +0000 | [diff] [blame] | 500 | def RLDCL : MDForm_1<30, 0, |
Adhemerval Zanella | edf5e9a | 2012-10-26 12:09:58 +0000 | [diff] [blame] | 501 | (outs G8RC:$rA), (ins G8RC:$rS, GPRC:$rB, u6imm:$MBE), |
| 502 | "rldcl $rA, $rS, $rB, $MBE", IntRotateD, |
Evan Cheng | 67c906d | 2007-09-04 20:20:29 +0000 | [diff] [blame] | 503 | []>, isPPC64; |
Chris Lattner | 956f43c | 2006-06-16 20:22:01 +0000 | [diff] [blame] | 504 | def RLDICL : MDForm_1<30, 0, |
Adhemerval Zanella | edf5e9a | 2012-10-26 12:09:58 +0000 | [diff] [blame] | 505 | (outs G8RC:$rA), (ins G8RC:$rS, u6imm:$SH, u6imm:$MBE), |
| 506 | "rldicl $rA, $rS, $SH, $MBE", IntRotateDI, |
Chris Lattner | 956f43c | 2006-06-16 20:22:01 +0000 | [diff] [blame] | 507 | []>, isPPC64; |
| 508 | def RLDICR : MDForm_1<30, 1, |
Adhemerval Zanella | edf5e9a | 2012-10-26 12:09:58 +0000 | [diff] [blame] | 509 | (outs G8RC:$rA), (ins G8RC:$rS, u6imm:$SH, u6imm:$MBE), |
| 510 | "rldicr $rA, $rS, $SH, $MBE", IntRotateDI, |
Chris Lattner | 956f43c | 2006-06-16 20:22:01 +0000 | [diff] [blame] | 511 | []>, isPPC64; |
Hal Finkel | 234bb38 | 2011-12-07 06:34:06 +0000 | [diff] [blame] | 512 | |
| 513 | def RLWINM8 : MForm_2<21, |
| 514 | (outs G8RC:$rA), (ins G8RC:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME), |
| 515 | "rlwinm $rA, $rS, $SH, $MB, $ME", IntGeneral, |
| 516 | []>; |
| 517 | |
Ulrich Weigand | bc40df3 | 2012-11-13 19:14:19 +0000 | [diff] [blame] | 518 | def ISEL8 : AForm_4<31, 15, |
Ulrich Weigand | a01c7db | 2013-03-26 10:54:54 +0000 | [diff] [blame] | 519 | (outs G8RC:$rT), (ins G8RC_NOX0:$rA, G8RC:$rB, CRBITRC:$cond), |
Hal Finkel | 009f7af | 2012-06-22 23:10:08 +0000 | [diff] [blame] | 520 | "isel $rT, $rA, $rB, $cond", IntGeneral, |
| 521 | []>; |
Chris Lattner | 041e9d3 | 2006-06-26 23:53:10 +0000 | [diff] [blame] | 522 | } // End FXU Operations. |
Chris Lattner | 956f43c | 2006-06-16 20:22:01 +0000 | [diff] [blame] | 523 | |
| 524 | |
| 525 | //===----------------------------------------------------------------------===// |
| 526 | // Load/Store instructions. |
| 527 | // |
| 528 | |
| 529 | |
Chris Lattner | 518f9c7 | 2006-07-14 04:42:02 +0000 | [diff] [blame] | 530 | // Sign extending loads. |
Dan Gohman | 15511cf | 2008-12-03 18:15:48 +0000 | [diff] [blame] | 531 | let canFoldAsLoad = 1, PPC970_Unit = 2 in { |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 532 | def LHA8: DForm_1<42, (outs G8RC:$rD), (ins memri:$src), |
Chris Lattner | 518f9c7 | 2006-07-14 04:42:02 +0000 | [diff] [blame] | 533 | "lha $rD, $src", LdStLHA, |
Ulrich Weigand | 5b390e4 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 534 | [(set i64:$rD, (sextloadi16 iaddr:$src))]>, |
Chris Lattner | 518f9c7 | 2006-07-14 04:42:02 +0000 | [diff] [blame] | 535 | PPC970_DGroup_Cracked; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 536 | def LWA : DSForm_1<58, 2, (outs G8RC:$rD), (ins memrix:$src), |
Chris Lattner | 047854f | 2006-06-20 00:38:36 +0000 | [diff] [blame] | 537 | "lwa $rD, $src", LdStLWA, |
Ulrich Weigand | 5b390e4 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 538 | [(set i64:$rD, |
Hal Finkel | 08a215c | 2013-03-18 23:00:58 +0000 | [diff] [blame] | 539 | (aligned4sextloadi32 ixaddr:$src))]>, isPPC64, |
Chris Lattner | 047854f | 2006-06-20 00:38:36 +0000 | [diff] [blame] | 540 | PPC970_DGroup_Cracked; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 541 | def LHAX8: XForm_1<31, 343, (outs G8RC:$rD), (ins memrr:$src), |
Chris Lattner | 518f9c7 | 2006-07-14 04:42:02 +0000 | [diff] [blame] | 542 | "lhax $rD, $src", LdStLHA, |
Ulrich Weigand | 5b390e4 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 543 | [(set i64:$rD, (sextloadi16 xaddr:$src))]>, |
Chris Lattner | 518f9c7 | 2006-07-14 04:42:02 +0000 | [diff] [blame] | 544 | PPC970_DGroup_Cracked; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 545 | def LWAX : XForm_1<31, 341, (outs G8RC:$rD), (ins memrr:$src), |
Chris Lattner | 956f43c | 2006-06-16 20:22:01 +0000 | [diff] [blame] | 546 | "lwax $rD, $src", LdStLHA, |
Ulrich Weigand | 5b390e4 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 547 | [(set i64:$rD, (sextloadi32 xaddr:$src))]>, isPPC64, |
Chris Lattner | 956f43c | 2006-06-16 20:22:01 +0000 | [diff] [blame] | 548 | PPC970_DGroup_Cracked; |
Chris Lattner | 518f9c7 | 2006-07-14 04:42:02 +0000 | [diff] [blame] | 549 | |
Chris Lattner | 94e509c | 2006-11-10 23:58:45 +0000 | [diff] [blame] | 550 | // Update forms. |
Ulrich Weigand | dff4d15 | 2013-03-19 19:53:27 +0000 | [diff] [blame] | 551 | let mayLoad = 1 in { |
Ulrich Weigand | 8353d1e | 2013-03-19 19:52:30 +0000 | [diff] [blame] | 552 | def LHAU8 : DForm_1<43, (outs G8RC:$rD, ptr_rc_nor0:$ea_result), |
| 553 | (ins memri:$addr), |
| 554 | "lhau $rD, $addr", LdStLHAU, |
| 555 | []>, RegConstraint<"$addr.reg = $ea_result">, |
Chris Lattner | 8e28b5c | 2006-11-15 23:24:18 +0000 | [diff] [blame] | 556 | NoEncode<"$ea_result">; |
Chris Lattner | 94e509c | 2006-11-10 23:58:45 +0000 | [diff] [blame] | 557 | // NO LWAU! |
| 558 | |
Hal Finkel | a548afc | 2013-03-19 18:51:05 +0000 | [diff] [blame] | 559 | def LHAUX8 : XForm_1<31, 375, (outs G8RC:$rD, ptr_rc_nor0:$ea_result), |
Hal Finkel | 0fcdd8b | 2012-06-20 15:43:03 +0000 | [diff] [blame] | 560 | (ins memrr:$addr), |
Hal Finkel | 8dc440a | 2012-08-28 02:49:14 +0000 | [diff] [blame] | 561 | "lhaux $rD, $addr", LdStLHAU, |
Ulrich Weigand | 89ec847 | 2013-03-22 14:59:13 +0000 | [diff] [blame] | 562 | []>, RegConstraint<"$addr.ptrreg = $ea_result">, |
Hal Finkel | 0fcdd8b | 2012-06-20 15:43:03 +0000 | [diff] [blame] | 563 | NoEncode<"$ea_result">; |
Hal Finkel | a548afc | 2013-03-19 18:51:05 +0000 | [diff] [blame] | 564 | def LWAUX : XForm_1<31, 373, (outs G8RC:$rD, ptr_rc_nor0:$ea_result), |
Hal Finkel | 0fcdd8b | 2012-06-20 15:43:03 +0000 | [diff] [blame] | 565 | (ins memrr:$addr), |
Hal Finkel | 8dc440a | 2012-08-28 02:49:14 +0000 | [diff] [blame] | 566 | "lwaux $rD, $addr", LdStLHAU, |
Ulrich Weigand | 89ec847 | 2013-03-22 14:59:13 +0000 | [diff] [blame] | 567 | []>, RegConstraint<"$addr.ptrreg = $ea_result">, |
Hal Finkel | 0fcdd8b | 2012-06-20 15:43:03 +0000 | [diff] [blame] | 568 | NoEncode<"$ea_result">, isPPC64; |
Chris Lattner | 94e509c | 2006-11-10 23:58:45 +0000 | [diff] [blame] | 569 | } |
Ulrich Weigand | dff4d15 | 2013-03-19 19:53:27 +0000 | [diff] [blame] | 570 | } |
Chris Lattner | 94e509c | 2006-11-10 23:58:45 +0000 | [diff] [blame] | 571 | |
Chris Lattner | 518f9c7 | 2006-07-14 04:42:02 +0000 | [diff] [blame] | 572 | // Zero extending loads. |
Dan Gohman | 15511cf | 2008-12-03 18:15:48 +0000 | [diff] [blame] | 573 | let canFoldAsLoad = 1, PPC970_Unit = 2 in { |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 574 | def LBZ8 : DForm_1<34, (outs G8RC:$rD), (ins memri:$src), |
Hal Finkel | 20b529b | 2012-04-01 04:44:16 +0000 | [diff] [blame] | 575 | "lbz $rD, $src", LdStLoad, |
Ulrich Weigand | 5b390e4 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 576 | [(set i64:$rD, (zextloadi8 iaddr:$src))]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 577 | def LHZ8 : DForm_1<40, (outs G8RC:$rD), (ins memri:$src), |
Hal Finkel | 20b529b | 2012-04-01 04:44:16 +0000 | [diff] [blame] | 578 | "lhz $rD, $src", LdStLoad, |
Ulrich Weigand | 5b390e4 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 579 | [(set i64:$rD, (zextloadi16 iaddr:$src))]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 580 | def LWZ8 : DForm_1<32, (outs G8RC:$rD), (ins memri:$src), |
Hal Finkel | 20b529b | 2012-04-01 04:44:16 +0000 | [diff] [blame] | 581 | "lwz $rD, $src", LdStLoad, |
Ulrich Weigand | 5b390e4 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 582 | [(set i64:$rD, (zextloadi32 iaddr:$src))]>, isPPC64; |
Chris Lattner | 518f9c7 | 2006-07-14 04:42:02 +0000 | [diff] [blame] | 583 | |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 584 | def LBZX8 : XForm_1<31, 87, (outs G8RC:$rD), (ins memrr:$src), |
Hal Finkel | 20b529b | 2012-04-01 04:44:16 +0000 | [diff] [blame] | 585 | "lbzx $rD, $src", LdStLoad, |
Ulrich Weigand | 5b390e4 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 586 | [(set i64:$rD, (zextloadi8 xaddr:$src))]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 587 | def LHZX8 : XForm_1<31, 279, (outs G8RC:$rD), (ins memrr:$src), |
Hal Finkel | 20b529b | 2012-04-01 04:44:16 +0000 | [diff] [blame] | 588 | "lhzx $rD, $src", LdStLoad, |
Ulrich Weigand | 5b390e4 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 589 | [(set i64:$rD, (zextloadi16 xaddr:$src))]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 590 | def LWZX8 : XForm_1<31, 23, (outs G8RC:$rD), (ins memrr:$src), |
Hal Finkel | 20b529b | 2012-04-01 04:44:16 +0000 | [diff] [blame] | 591 | "lwzx $rD, $src", LdStLoad, |
Ulrich Weigand | 5b390e4 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 592 | [(set i64:$rD, (zextloadi32 xaddr:$src))]>; |
Chris Lattner | 94e509c | 2006-11-10 23:58:45 +0000 | [diff] [blame] | 593 | |
| 594 | |
| 595 | // Update forms. |
Dan Gohman | 41474ba | 2008-12-03 02:30:17 +0000 | [diff] [blame] | 596 | let mayLoad = 1 in { |
Hal Finkel | a548afc | 2013-03-19 18:51:05 +0000 | [diff] [blame] | 597 | def LBZU8 : DForm_1<35, (outs G8RC:$rD, ptr_rc_nor0:$ea_result), (ins memri:$addr), |
Hal Finkel | 8dc440a | 2012-08-28 02:49:14 +0000 | [diff] [blame] | 598 | "lbzu $rD, $addr", LdStLoadUpd, |
Chris Lattner | 8e28b5c | 2006-11-15 23:24:18 +0000 | [diff] [blame] | 599 | []>, RegConstraint<"$addr.reg = $ea_result">, |
| 600 | NoEncode<"$ea_result">; |
Hal Finkel | a548afc | 2013-03-19 18:51:05 +0000 | [diff] [blame] | 601 | def LHZU8 : DForm_1<41, (outs G8RC:$rD, ptr_rc_nor0:$ea_result), (ins memri:$addr), |
Hal Finkel | 8dc440a | 2012-08-28 02:49:14 +0000 | [diff] [blame] | 602 | "lhzu $rD, $addr", LdStLoadUpd, |
Chris Lattner | 8e28b5c | 2006-11-15 23:24:18 +0000 | [diff] [blame] | 603 | []>, RegConstraint<"$addr.reg = $ea_result">, |
| 604 | NoEncode<"$ea_result">; |
Hal Finkel | a548afc | 2013-03-19 18:51:05 +0000 | [diff] [blame] | 605 | def LWZU8 : DForm_1<33, (outs G8RC:$rD, ptr_rc_nor0:$ea_result), (ins memri:$addr), |
Hal Finkel | 8dc440a | 2012-08-28 02:49:14 +0000 | [diff] [blame] | 606 | "lwzu $rD, $addr", LdStLoadUpd, |
Chris Lattner | 8e28b5c | 2006-11-15 23:24:18 +0000 | [diff] [blame] | 607 | []>, RegConstraint<"$addr.reg = $ea_result">, |
| 608 | NoEncode<"$ea_result">; |
Hal Finkel | 0fcdd8b | 2012-06-20 15:43:03 +0000 | [diff] [blame] | 609 | |
Hal Finkel | a548afc | 2013-03-19 18:51:05 +0000 | [diff] [blame] | 610 | def LBZUX8 : XForm_1<31, 119, (outs G8RC:$rD, ptr_rc_nor0:$ea_result), |
Hal Finkel | 0fcdd8b | 2012-06-20 15:43:03 +0000 | [diff] [blame] | 611 | (ins memrr:$addr), |
Hal Finkel | 8dc440a | 2012-08-28 02:49:14 +0000 | [diff] [blame] | 612 | "lbzux $rD, $addr", LdStLoadUpd, |
Ulrich Weigand | 89ec847 | 2013-03-22 14:59:13 +0000 | [diff] [blame] | 613 | []>, RegConstraint<"$addr.ptrreg = $ea_result">, |
Hal Finkel | 0fcdd8b | 2012-06-20 15:43:03 +0000 | [diff] [blame] | 614 | NoEncode<"$ea_result">; |
Hal Finkel | a548afc | 2013-03-19 18:51:05 +0000 | [diff] [blame] | 615 | def LHZUX8 : XForm_1<31, 311, (outs G8RC:$rD, ptr_rc_nor0:$ea_result), |
Hal Finkel | 0fcdd8b | 2012-06-20 15:43:03 +0000 | [diff] [blame] | 616 | (ins memrr:$addr), |
Hal Finkel | 8dc440a | 2012-08-28 02:49:14 +0000 | [diff] [blame] | 617 | "lhzux $rD, $addr", LdStLoadUpd, |
Ulrich Weigand | 89ec847 | 2013-03-22 14:59:13 +0000 | [diff] [blame] | 618 | []>, RegConstraint<"$addr.ptrreg = $ea_result">, |
Hal Finkel | 0fcdd8b | 2012-06-20 15:43:03 +0000 | [diff] [blame] | 619 | NoEncode<"$ea_result">; |
Hal Finkel | a548afc | 2013-03-19 18:51:05 +0000 | [diff] [blame] | 620 | def LWZUX8 : XForm_1<31, 55, (outs G8RC:$rD, ptr_rc_nor0:$ea_result), |
Hal Finkel | 0fcdd8b | 2012-06-20 15:43:03 +0000 | [diff] [blame] | 621 | (ins memrr:$addr), |
Hal Finkel | 8dc440a | 2012-08-28 02:49:14 +0000 | [diff] [blame] | 622 | "lwzux $rD, $addr", LdStLoadUpd, |
Ulrich Weigand | 89ec847 | 2013-03-22 14:59:13 +0000 | [diff] [blame] | 623 | []>, RegConstraint<"$addr.ptrreg = $ea_result">, |
Hal Finkel | 0fcdd8b | 2012-06-20 15:43:03 +0000 | [diff] [blame] | 624 | NoEncode<"$ea_result">; |
Chris Lattner | 94e509c | 2006-11-10 23:58:45 +0000 | [diff] [blame] | 625 | } |
Dan Gohman | 41474ba | 2008-12-03 02:30:17 +0000 | [diff] [blame] | 626 | } |
Chris Lattner | 518f9c7 | 2006-07-14 04:42:02 +0000 | [diff] [blame] | 627 | |
| 628 | |
| 629 | // Full 8-byte loads. |
Dan Gohman | 15511cf | 2008-12-03 18:15:48 +0000 | [diff] [blame] | 630 | let canFoldAsLoad = 1, PPC970_Unit = 2 in { |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 631 | def LD : DSForm_1<58, 0, (outs G8RC:$rD), (ins memrix:$src), |
Chris Lattner | 518f9c7 | 2006-07-14 04:42:02 +0000 | [diff] [blame] | 632 | "ld $rD, $src", LdStLD, |
Ulrich Weigand | 5b390e4 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 633 | [(set i64:$rD, (aligned4load ixaddr:$src))]>, isPPC64; |
Bill Schmidt | 34a9d4b | 2012-11-27 17:35:46 +0000 | [diff] [blame] | 634 | // The following three definitions are selected for small code model only. |
| 635 | // Otherwise, we need to create two instructions to form a 32-bit offset, |
| 636 | // so we have a custom matcher for TOC_ENTRY in PPCDAGToDAGIsel::Select(). |
Chris Lattner | ab63864 | 2010-11-15 03:48:58 +0000 | [diff] [blame] | 637 | def LDtoc: Pseudo<(outs G8RC:$rD), (ins tocentry:$disp, G8RC:$reg), |
Will Schmidt | 9163815 | 2012-10-04 18:14:28 +0000 | [diff] [blame] | 638 | "#LDtoc", |
Ulrich Weigand | 5b390e4 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 639 | [(set i64:$rD, |
| 640 | (PPCtoc_entry tglobaladdr:$disp, i64:$reg))]>, isPPC64; |
Roman Divacky | 9fb8b49 | 2012-08-24 16:26:02 +0000 | [diff] [blame] | 641 | def LDtocJTI: Pseudo<(outs G8RC:$rD), (ins tocentry:$disp, G8RC:$reg), |
Will Schmidt | 9163815 | 2012-10-04 18:14:28 +0000 | [diff] [blame] | 642 | "#LDtocJTI", |
Ulrich Weigand | 5b390e4 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 643 | [(set i64:$rD, |
| 644 | (PPCtoc_entry tjumptable:$disp, i64:$reg))]>, isPPC64; |
Roman Divacky | 9fb8b49 | 2012-08-24 16:26:02 +0000 | [diff] [blame] | 645 | def LDtocCPT: Pseudo<(outs G8RC:$rD), (ins tocentry:$disp, G8RC:$reg), |
Will Schmidt | 9163815 | 2012-10-04 18:14:28 +0000 | [diff] [blame] | 646 | "#LDtocCPT", |
Ulrich Weigand | 5b390e4 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 647 | [(set i64:$rD, |
| 648 | (PPCtoc_entry tconstpool:$disp, i64:$reg))]>, isPPC64; |
Hal Finkel | 3161039 | 2012-02-24 17:54:01 +0000 | [diff] [blame] | 649 | |
Ulrich Weigand | 3d38642 | 2013-03-26 10:57:16 +0000 | [diff] [blame] | 650 | let hasSideEffects = 1, isCodeGenOnly = 1 in { |
Adhemerval Zanella | 18560fa | 2012-10-25 14:29:13 +0000 | [diff] [blame] | 651 | let RST = 2, DS = 2 in |
| 652 | def LDinto_toc: DSForm_1a<58, 0, (outs), (ins G8RC:$reg), |
Tilmann Scheller | 3a84dae | 2009-12-18 13:00:15 +0000 | [diff] [blame] | 653 | "ld 2, 8($reg)", LdStLD, |
Ulrich Weigand | 5b390e4 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 654 | [(PPCload_toc i64:$reg)]>, isPPC64; |
Chris Lattner | 142b531 | 2010-11-14 22:48:15 +0000 | [diff] [blame] | 655 | |
Adhemerval Zanella | 18560fa | 2012-10-25 14:29:13 +0000 | [diff] [blame] | 656 | let RST = 2, DS = 10, RA = 1 in |
| 657 | def LDtoc_restore : DSForm_1a<58, 0, (outs), (ins), |
Tilmann Scheller | 3a84dae | 2009-12-18 13:00:15 +0000 | [diff] [blame] | 658 | "ld 2, 40(1)", LdStLD, |
Chris Lattner | 6135a96 | 2010-11-14 22:22:59 +0000 | [diff] [blame] | 659 | [(PPCtoc_restore)]>, isPPC64; |
Hal Finkel | 3161039 | 2012-02-24 17:54:01 +0000 | [diff] [blame] | 660 | } |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 661 | def LDX : XForm_1<31, 21, (outs G8RC:$rD), (ins memrr:$src), |
Chris Lattner | 518f9c7 | 2006-07-14 04:42:02 +0000 | [diff] [blame] | 662 | "ldx $rD, $src", LdStLD, |
Ulrich Weigand | 5b390e4 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 663 | [(set i64:$rD, (load xaddr:$src))]>, isPPC64; |
Hal Finkel | efdd467 | 2013-03-28 19:25:55 +0000 | [diff] [blame] | 664 | def LDBRX : XForm_1<31, 532, (outs G8RC:$rD), (ins memrr:$src), |
| 665 | "ldbrx $rD, $src", LdStLoad, |
| 666 | [(set i64:$rD, (PPClbrx xoaddr:$src, i64))]>, isPPC64; |
| 667 | |
Dan Gohman | 41474ba | 2008-12-03 02:30:17 +0000 | [diff] [blame] | 668 | let mayLoad = 1 in |
Hal Finkel | a548afc | 2013-03-19 18:51:05 +0000 | [diff] [blame] | 669 | def LDU : DSForm_1<58, 1, (outs G8RC:$rD, ptr_rc_nor0:$ea_result), (ins memrix:$addr), |
Hal Finkel | 8dc440a | 2012-08-28 02:49:14 +0000 | [diff] [blame] | 670 | "ldu $rD, $addr", LdStLDU, |
Chris Lattner | 8e28b5c | 2006-11-15 23:24:18 +0000 | [diff] [blame] | 671 | []>, RegConstraint<"$addr.reg = $ea_result">, isPPC64, |
| 672 | NoEncode<"$ea_result">; |
Chris Lattner | 94e509c | 2006-11-10 23:58:45 +0000 | [diff] [blame] | 673 | |
Hal Finkel | a548afc | 2013-03-19 18:51:05 +0000 | [diff] [blame] | 674 | def LDUX : XForm_1<31, 53, (outs G8RC:$rD, ptr_rc_nor0:$ea_result), |
Hal Finkel | 0fcdd8b | 2012-06-20 15:43:03 +0000 | [diff] [blame] | 675 | (ins memrr:$addr), |
Hal Finkel | 8dc440a | 2012-08-28 02:49:14 +0000 | [diff] [blame] | 676 | "ldux $rD, $addr", LdStLDU, |
Ulrich Weigand | 89ec847 | 2013-03-22 14:59:13 +0000 | [diff] [blame] | 677 | []>, RegConstraint<"$addr.ptrreg = $ea_result">, |
Hal Finkel | 0fcdd8b | 2012-06-20 15:43:03 +0000 | [diff] [blame] | 678 | NoEncode<"$ea_result">, isPPC64; |
Chris Lattner | 956f43c | 2006-06-16 20:22:01 +0000 | [diff] [blame] | 679 | } |
Chris Lattner | 518f9c7 | 2006-07-14 04:42:02 +0000 | [diff] [blame] | 680 | |
Tilmann Scheller | 3a84dae | 2009-12-18 13:00:15 +0000 | [diff] [blame] | 681 | def : Pat<(PPCload ixaddr:$src), |
| 682 | (LD ixaddr:$src)>; |
| 683 | def : Pat<(PPCload xaddr:$src), |
| 684 | (LDX xaddr:$src)>; |
| 685 | |
Bill Schmidt | 53b0b0e | 2013-02-21 17:12:27 +0000 | [diff] [blame] | 686 | // Support for medium and large code model. |
Hal Finkel | 56d926a | 2013-03-27 05:57:56 +0000 | [diff] [blame] | 687 | def ADDIStocHA: Pseudo<(outs G8RC:$rD), (ins G8RC_NOX0:$reg, tocentry:$disp), |
Bill Schmidt | 34a9d4b | 2012-11-27 17:35:46 +0000 | [diff] [blame] | 688 | "#ADDIStocHA", |
Ulrich Weigand | 5b390e4 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 689 | [(set i64:$rD, |
| 690 | (PPCaddisTocHA i64:$reg, tglobaladdr:$disp))]>, |
Bill Schmidt | 34a9d4b | 2012-11-27 17:35:46 +0000 | [diff] [blame] | 691 | isPPC64; |
Hal Finkel | 6375e1b | 2013-03-27 06:36:55 +0000 | [diff] [blame] | 692 | def LDtocL: Pseudo<(outs G8RC:$rD), (ins tocentry:$disp, G8RC_NOX0:$reg), |
Bill Schmidt | 34a9d4b | 2012-11-27 17:35:46 +0000 | [diff] [blame] | 693 | "#LDtocL", |
Ulrich Weigand | 5b390e4 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 694 | [(set i64:$rD, |
| 695 | (PPCldTocL tglobaladdr:$disp, i64:$reg))]>, isPPC64; |
Hal Finkel | 56d926a | 2013-03-27 05:57:56 +0000 | [diff] [blame] | 696 | def ADDItocL: Pseudo<(outs G8RC:$rD), (ins G8RC_NOX0:$reg, tocentry:$disp), |
Bill Schmidt | 34a9d4b | 2012-11-27 17:35:46 +0000 | [diff] [blame] | 697 | "#ADDItocL", |
Ulrich Weigand | 5b390e4 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 698 | [(set i64:$rD, |
| 699 | (PPCaddiTocL i64:$reg, tglobaladdr:$disp))]>, isPPC64; |
Bill Schmidt | 34a9d4b | 2012-11-27 17:35:46 +0000 | [diff] [blame] | 700 | |
Bill Schmidt | d7802bf | 2012-12-04 16:18:08 +0000 | [diff] [blame] | 701 | // Support for thread-local storage. |
Hal Finkel | 56d926a | 2013-03-27 05:57:56 +0000 | [diff] [blame] | 702 | def ADDISgotTprelHA: Pseudo<(outs G8RC:$rD), (ins G8RC_NOX0:$reg, symbolHi64:$disp), |
Bill Schmidt | b453e16 | 2012-12-14 17:02:38 +0000 | [diff] [blame] | 703 | "#ADDISgotTprelHA", |
Ulrich Weigand | 5b390e4 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 704 | [(set i64:$rD, |
| 705 | (PPCaddisGotTprelHA i64:$reg, |
Bill Schmidt | b453e16 | 2012-12-14 17:02:38 +0000 | [diff] [blame] | 706 | tglobaltlsaddr:$disp))]>, |
| 707 | isPPC64; |
Hal Finkel | 6375e1b | 2013-03-27 06:36:55 +0000 | [diff] [blame] | 708 | def LDgotTprelL: Pseudo<(outs G8RC:$rD), (ins symbolLo64:$disp, G8RC_NOX0:$reg), |
Bill Schmidt | b453e16 | 2012-12-14 17:02:38 +0000 | [diff] [blame] | 709 | "#LDgotTprelL", |
Ulrich Weigand | 5b390e4 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 710 | [(set i64:$rD, |
| 711 | (PPCldGotTprelL tglobaltlsaddr:$disp, i64:$reg))]>, |
Bill Schmidt | b453e16 | 2012-12-14 17:02:38 +0000 | [diff] [blame] | 712 | isPPC64; |
Ulrich Weigand | 1492a4e | 2013-03-25 19:04:58 +0000 | [diff] [blame] | 713 | def : Pat<(PPCaddTls i64:$in, tglobaltlsaddr:$g), |
| 714 | (ADD8TLS $in, tglobaltlsaddr:$g)>; |
Hal Finkel | 56d926a | 2013-03-27 05:57:56 +0000 | [diff] [blame] | 715 | def ADDIStlsgdHA: Pseudo<(outs G8RC:$rD), (ins G8RC_NOX0:$reg, symbolHi64:$disp), |
Bill Schmidt | 57ac1f4 | 2012-12-11 20:30:11 +0000 | [diff] [blame] | 716 | "#ADDIStlsgdHA", |
Ulrich Weigand | 5b390e4 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 717 | [(set i64:$rD, |
| 718 | (PPCaddisTlsgdHA i64:$reg, tglobaltlsaddr:$disp))]>, |
Bill Schmidt | 57ac1f4 | 2012-12-11 20:30:11 +0000 | [diff] [blame] | 719 | isPPC64; |
Hal Finkel | 56d926a | 2013-03-27 05:57:56 +0000 | [diff] [blame] | 720 | def ADDItlsgdL : Pseudo<(outs G8RC:$rD), (ins G8RC_NOX0:$reg, symbolLo64:$disp), |
Bill Schmidt | 57ac1f4 | 2012-12-11 20:30:11 +0000 | [diff] [blame] | 721 | "#ADDItlsgdL", |
Ulrich Weigand | 5b390e4 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 722 | [(set i64:$rD, |
| 723 | (PPCaddiTlsgdL i64:$reg, tglobaltlsaddr:$disp))]>, |
Bill Schmidt | 57ac1f4 | 2012-12-11 20:30:11 +0000 | [diff] [blame] | 724 | isPPC64; |
| 725 | def GETtlsADDR : Pseudo<(outs G8RC:$rD), (ins G8RC:$reg, tlsgd:$sym), |
| 726 | "#GETtlsADDR", |
Ulrich Weigand | 5b390e4 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 727 | [(set i64:$rD, |
| 728 | (PPCgetTlsAddr i64:$reg, tglobaltlsaddr:$sym))]>, |
Bill Schmidt | 57ac1f4 | 2012-12-11 20:30:11 +0000 | [diff] [blame] | 729 | isPPC64; |
Hal Finkel | 56d926a | 2013-03-27 05:57:56 +0000 | [diff] [blame] | 730 | def ADDIStlsldHA: Pseudo<(outs G8RC:$rD), (ins G8RC_NOX0:$reg, symbolHi64:$disp), |
Bill Schmidt | 349c278 | 2012-12-12 19:29:35 +0000 | [diff] [blame] | 731 | "#ADDIStlsldHA", |
Ulrich Weigand | 5b390e4 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 732 | [(set i64:$rD, |
| 733 | (PPCaddisTlsldHA i64:$reg, tglobaltlsaddr:$disp))]>, |
Bill Schmidt | 349c278 | 2012-12-12 19:29:35 +0000 | [diff] [blame] | 734 | isPPC64; |
Hal Finkel | 56d926a | 2013-03-27 05:57:56 +0000 | [diff] [blame] | 735 | def ADDItlsldL : Pseudo<(outs G8RC:$rD), (ins G8RC_NOX0:$reg, symbolLo64:$disp), |
Bill Schmidt | 349c278 | 2012-12-12 19:29:35 +0000 | [diff] [blame] | 736 | "#ADDItlsldL", |
Ulrich Weigand | 5b390e4 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 737 | [(set i64:$rD, |
| 738 | (PPCaddiTlsldL i64:$reg, tglobaltlsaddr:$disp))]>, |
Bill Schmidt | 349c278 | 2012-12-12 19:29:35 +0000 | [diff] [blame] | 739 | isPPC64; |
| 740 | def GETtlsldADDR : Pseudo<(outs G8RC:$rD), (ins G8RC:$reg, tlsgd:$sym), |
| 741 | "#GETtlsldADDR", |
Ulrich Weigand | 5b390e4 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 742 | [(set i64:$rD, |
| 743 | (PPCgetTlsldAddr i64:$reg, tglobaltlsaddr:$sym))]>, |
Bill Schmidt | 349c278 | 2012-12-12 19:29:35 +0000 | [diff] [blame] | 744 | isPPC64; |
Hal Finkel | 56d926a | 2013-03-27 05:57:56 +0000 | [diff] [blame] | 745 | def ADDISdtprelHA: Pseudo<(outs G8RC:$rD), (ins G8RC_NOX0:$reg, symbolHi64:$disp), |
Bill Schmidt | 349c278 | 2012-12-12 19:29:35 +0000 | [diff] [blame] | 746 | "#ADDISdtprelHA", |
Ulrich Weigand | 5b390e4 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 747 | [(set i64:$rD, |
| 748 | (PPCaddisDtprelHA i64:$reg, |
Bill Schmidt | 1e18b86 | 2012-12-13 20:57:10 +0000 | [diff] [blame] | 749 | tglobaltlsaddr:$disp))]>, |
Bill Schmidt | 349c278 | 2012-12-12 19:29:35 +0000 | [diff] [blame] | 750 | isPPC64; |
Hal Finkel | 56d926a | 2013-03-27 05:57:56 +0000 | [diff] [blame] | 751 | def ADDIdtprelL : Pseudo<(outs G8RC:$rD), (ins G8RC_NOX0:$reg, symbolLo64:$disp), |
Bill Schmidt | 349c278 | 2012-12-12 19:29:35 +0000 | [diff] [blame] | 752 | "#ADDIdtprelL", |
Ulrich Weigand | 5b390e4 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 753 | [(set i64:$rD, |
| 754 | (PPCaddiDtprelL i64:$reg, tglobaltlsaddr:$disp))]>, |
Bill Schmidt | 349c278 | 2012-12-12 19:29:35 +0000 | [diff] [blame] | 755 | isPPC64; |
Bill Schmidt | d7802bf | 2012-12-04 16:18:08 +0000 | [diff] [blame] | 756 | |
Chris Lattner | 9c9fbf8 | 2008-01-06 05:53:26 +0000 | [diff] [blame] | 757 | let PPC970_Unit = 2 in { |
Chris Lattner | 518f9c7 | 2006-07-14 04:42:02 +0000 | [diff] [blame] | 758 | // Truncating stores. |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 759 | def STB8 : DForm_1<38, (outs), (ins G8RC:$rS, memri:$src), |
Hal Finkel | 20b529b | 2012-04-01 04:44:16 +0000 | [diff] [blame] | 760 | "stb $rS, $src", LdStStore, |
Ulrich Weigand | 5b390e4 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 761 | [(truncstorei8 i64:$rS, iaddr:$src)]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 762 | def STH8 : DForm_1<44, (outs), (ins G8RC:$rS, memri:$src), |
Hal Finkel | 20b529b | 2012-04-01 04:44:16 +0000 | [diff] [blame] | 763 | "sth $rS, $src", LdStStore, |
Ulrich Weigand | 5b390e4 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 764 | [(truncstorei16 i64:$rS, iaddr:$src)]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 765 | def STW8 : DForm_1<36, (outs), (ins G8RC:$rS, memri:$src), |
Hal Finkel | 20b529b | 2012-04-01 04:44:16 +0000 | [diff] [blame] | 766 | "stw $rS, $src", LdStStore, |
Ulrich Weigand | 5b390e4 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 767 | [(truncstorei32 i64:$rS, iaddr:$src)]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 768 | def STBX8 : XForm_8<31, 215, (outs), (ins G8RC:$rS, memrr:$dst), |
Hal Finkel | 20b529b | 2012-04-01 04:44:16 +0000 | [diff] [blame] | 769 | "stbx $rS, $dst", LdStStore, |
Ulrich Weigand | 5b390e4 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 770 | [(truncstorei8 i64:$rS, xaddr:$dst)]>, |
Chris Lattner | 518f9c7 | 2006-07-14 04:42:02 +0000 | [diff] [blame] | 771 | PPC970_DGroup_Cracked; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 772 | def STHX8 : XForm_8<31, 407, (outs), (ins G8RC:$rS, memrr:$dst), |
Hal Finkel | 20b529b | 2012-04-01 04:44:16 +0000 | [diff] [blame] | 773 | "sthx $rS, $dst", LdStStore, |
Ulrich Weigand | 5b390e4 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 774 | [(truncstorei16 i64:$rS, xaddr:$dst)]>, |
Chris Lattner | 518f9c7 | 2006-07-14 04:42:02 +0000 | [diff] [blame] | 775 | PPC970_DGroup_Cracked; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 776 | def STWX8 : XForm_8<31, 151, (outs), (ins G8RC:$rS, memrr:$dst), |
Hal Finkel | 20b529b | 2012-04-01 04:44:16 +0000 | [diff] [blame] | 777 | "stwx $rS, $dst", LdStStore, |
Ulrich Weigand | 5b390e4 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 778 | [(truncstorei32 i64:$rS, xaddr:$dst)]>, |
Chris Lattner | 518f9c7 | 2006-07-14 04:42:02 +0000 | [diff] [blame] | 779 | PPC970_DGroup_Cracked; |
Chris Lattner | 80df01d | 2006-11-16 00:57:19 +0000 | [diff] [blame] | 780 | // Normal 8-byte stores. |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 781 | def STD : DSForm_1<62, 0, (outs), (ins G8RC:$rS, memrix:$dst), |
Chris Lattner | 80df01d | 2006-11-16 00:57:19 +0000 | [diff] [blame] | 782 | "std $rS, $dst", LdStSTD, |
Ulrich Weigand | 5b390e4 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 783 | [(aligned4store i64:$rS, ixaddr:$dst)]>, isPPC64; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 784 | def STDX : XForm_8<31, 149, (outs), (ins G8RC:$rS, memrr:$dst), |
Chris Lattner | 80df01d | 2006-11-16 00:57:19 +0000 | [diff] [blame] | 785 | "stdx $rS, $dst", LdStSTD, |
Ulrich Weigand | 5b390e4 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 786 | [(store i64:$rS, xaddr:$dst)]>, isPPC64, |
Chris Lattner | 80df01d | 2006-11-16 00:57:19 +0000 | [diff] [blame] | 787 | PPC970_DGroup_Cracked; |
Hal Finkel | efdd467 | 2013-03-28 19:25:55 +0000 | [diff] [blame] | 788 | def STDBRX: XForm_8<31, 660, (outs), (ins G8RC:$rS, memrr:$dst), |
| 789 | "stdbrx $rS, $dst", LdStStore, |
| 790 | [(PPCstbrx i64:$rS, xoaddr:$dst, i64)]>, isPPC64, |
| 791 | PPC970_DGroup_Cracked; |
Chris Lattner | 956f43c | 2006-06-16 20:22:01 +0000 | [diff] [blame] | 792 | } |
| 793 | |
Ulrich Weigand | 5882e3d | 2013-03-19 19:52:04 +0000 | [diff] [blame] | 794 | // Stores with Update (pre-inc). |
| 795 | let PPC970_Unit = 2, mayStore = 1 in { |
| 796 | def STBU8 : DForm_1<39, (outs ptr_rc_nor0:$ea_res), (ins G8RC:$rS, memri:$dst), |
| 797 | "stbu $rS, $dst", LdStStoreUpd, []>, |
| 798 | RegConstraint<"$dst.reg = $ea_res">, NoEncode<"$ea_res">; |
| 799 | def STHU8 : DForm_1<45, (outs ptr_rc_nor0:$ea_res), (ins G8RC:$rS, memri:$dst), |
| 800 | "sthu $rS, $dst", LdStStoreUpd, []>, |
| 801 | RegConstraint<"$dst.reg = $ea_res">, NoEncode<"$ea_res">; |
| 802 | def STWU8 : DForm_1<37, (outs ptr_rc_nor0:$ea_res), (ins G8RC:$rS, memri:$dst), |
| 803 | "stwu $rS, $dst", LdStStoreUpd, []>, |
| 804 | RegConstraint<"$dst.reg = $ea_res">, NoEncode<"$ea_res">; |
| 805 | def STDU : DSForm_1<62, 1, (outs ptr_rc_nor0:$ea_res), (ins G8RC:$rS, memrix:$dst), |
| 806 | "stdu $rS, $dst", LdStSTDU, []>, |
| 807 | RegConstraint<"$dst.reg = $ea_res">, NoEncode<"$ea_res">, |
| 808 | isPPC64; |
| 809 | |
| 810 | def STBUX8: XForm_8<31, 247, (outs ptr_rc_nor0:$ea_res), (ins G8RC:$rS, memrr:$dst), |
| 811 | "stbux $rS, $dst", LdStStoreUpd, []>, |
Ulrich Weigand | 89ec847 | 2013-03-22 14:59:13 +0000 | [diff] [blame] | 812 | RegConstraint<"$dst.ptrreg = $ea_res">, NoEncode<"$ea_res">, |
Ulrich Weigand | 5882e3d | 2013-03-19 19:52:04 +0000 | [diff] [blame] | 813 | PPC970_DGroup_Cracked; |
| 814 | def STHUX8: XForm_8<31, 439, (outs ptr_rc_nor0:$ea_res), (ins G8RC:$rS, memrr:$dst), |
| 815 | "sthux $rS, $dst", LdStStoreUpd, []>, |
Ulrich Weigand | 89ec847 | 2013-03-22 14:59:13 +0000 | [diff] [blame] | 816 | RegConstraint<"$dst.ptrreg = $ea_res">, NoEncode<"$ea_res">, |
Ulrich Weigand | 5882e3d | 2013-03-19 19:52:04 +0000 | [diff] [blame] | 817 | PPC970_DGroup_Cracked; |
| 818 | def STWUX8: XForm_8<31, 183, (outs ptr_rc_nor0:$ea_res), (ins G8RC:$rS, memrr:$dst), |
| 819 | "stwux $rS, $dst", LdStStoreUpd, []>, |
Ulrich Weigand | 89ec847 | 2013-03-22 14:59:13 +0000 | [diff] [blame] | 820 | RegConstraint<"$dst.ptrreg = $ea_res">, NoEncode<"$ea_res">, |
Ulrich Weigand | 5882e3d | 2013-03-19 19:52:04 +0000 | [diff] [blame] | 821 | PPC970_DGroup_Cracked; |
| 822 | def STDUX : XForm_8<31, 181, (outs ptr_rc_nor0:$ea_res), (ins G8RC:$rS, memrr:$dst), |
| 823 | "stdux $rS, $dst", LdStSTDU, []>, |
Ulrich Weigand | 89ec847 | 2013-03-22 14:59:13 +0000 | [diff] [blame] | 824 | RegConstraint<"$dst.ptrreg = $ea_res">, NoEncode<"$ea_res">, |
Ulrich Weigand | 5882e3d | 2013-03-19 19:52:04 +0000 | [diff] [blame] | 825 | PPC970_DGroup_Cracked, isPPC64; |
| 826 | } |
| 827 | |
| 828 | // Patterns to match the pre-inc stores. We can't put the patterns on |
| 829 | // the instruction definitions directly as ISel wants the address base |
| 830 | // and offset to be separate operands, not a single complex operand. |
Ulrich Weigand | 1492a4e | 2013-03-25 19:04:58 +0000 | [diff] [blame] | 831 | def : Pat<(pre_truncsti8 i64:$rS, iPTR:$ptrreg, iaddroff:$ptroff), |
| 832 | (STBU8 $rS, iaddroff:$ptroff, $ptrreg)>; |
| 833 | def : Pat<(pre_truncsti16 i64:$rS, iPTR:$ptrreg, iaddroff:$ptroff), |
| 834 | (STHU8 $rS, iaddroff:$ptroff, $ptrreg)>; |
| 835 | def : Pat<(pre_truncsti32 i64:$rS, iPTR:$ptrreg, iaddroff:$ptroff), |
| 836 | (STWU8 $rS, iaddroff:$ptroff, $ptrreg)>; |
| 837 | def : Pat<(aligned4pre_store i64:$rS, iPTR:$ptrreg, iaddroff:$ptroff), |
| 838 | (STDU $rS, iaddroff:$ptroff, $ptrreg)>; |
Ulrich Weigand | 5882e3d | 2013-03-19 19:52:04 +0000 | [diff] [blame] | 839 | |
Ulrich Weigand | 1492a4e | 2013-03-25 19:04:58 +0000 | [diff] [blame] | 840 | def : Pat<(pre_truncsti8 i64:$rS, iPTR:$ptrreg, iPTR:$ptroff), |
| 841 | (STBUX8 $rS, $ptrreg, $ptroff)>; |
| 842 | def : Pat<(pre_truncsti16 i64:$rS, iPTR:$ptrreg, iPTR:$ptroff), |
| 843 | (STHUX8 $rS, $ptrreg, $ptroff)>; |
| 844 | def : Pat<(pre_truncsti32 i64:$rS, iPTR:$ptrreg, iPTR:$ptroff), |
| 845 | (STWUX8 $rS, $ptrreg, $ptroff)>; |
| 846 | def : Pat<(pre_store i64:$rS, iPTR:$ptrreg, iPTR:$ptroff), |
| 847 | (STDUX $rS, $ptrreg, $ptroff)>; |
Chris Lattner | 956f43c | 2006-06-16 20:22:01 +0000 | [diff] [blame] | 848 | |
| 849 | |
| 850 | //===----------------------------------------------------------------------===// |
| 851 | // Floating point instructions. |
| 852 | // |
| 853 | |
| 854 | |
Dale Johannesen | b384ab9 | 2008-10-29 18:26:45 +0000 | [diff] [blame] | 855 | let PPC970_Unit = 3, Uses = [RM] in { // FPU Operations. |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 856 | def FCFID : XForm_26<63, 846, (outs F8RC:$frD), (ins F8RC:$frB), |
Chris Lattner | 956f43c | 2006-06-16 20:22:01 +0000 | [diff] [blame] | 857 | "fcfid $frD, $frB", FPGeneral, |
Ulrich Weigand | 5b390e4 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 858 | [(set f64:$frD, (PPCfcfid f64:$frB))]>, isPPC64; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 859 | def FCTIDZ : XForm_26<63, 815, (outs F8RC:$frD), (ins F8RC:$frB), |
Chris Lattner | 956f43c | 2006-06-16 20:22:01 +0000 | [diff] [blame] | 860 | "fctidz $frD, $frB", FPGeneral, |
Ulrich Weigand | 5b390e4 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 861 | [(set f64:$frD, (PPCfctidz f64:$frB))]>, isPPC64; |
Hal Finkel | 4647919 | 2013-04-01 17:52:07 +0000 | [diff] [blame] | 862 | |
| 863 | def FCFIDU : XForm_26<63, 974, (outs F8RC:$frD), (ins F8RC:$frB), |
| 864 | "fcfidu $frD, $frB", FPGeneral, |
| 865 | [(set f64:$frD, (PPCfcfidu f64:$frB))]>, isPPC64; |
| 866 | def FCFIDS : XForm_26<59, 846, (outs F4RC:$frD), (ins F8RC:$frB), |
| 867 | "fcfids $frD, $frB", FPGeneral, |
| 868 | [(set f32:$frD, (PPCfcfids f64:$frB))]>, isPPC64; |
| 869 | def FCFIDUS : XForm_26<59, 974, (outs F4RC:$frD), (ins F8RC:$frB), |
| 870 | "fcfidus $frD, $frB", FPGeneral, |
| 871 | [(set f32:$frD, (PPCfcfidus f64:$frB))]>, isPPC64; |
| 872 | def FCTIDUZ : XForm_26<63, 943, (outs F8RC:$frD), (ins F8RC:$frB), |
| 873 | "fctiduz $frD, $frB", FPGeneral, |
| 874 | [(set f64:$frD, (PPCfctiduz f64:$frB))]>, isPPC64; |
| 875 | def FCTIWUZ : XForm_26<63, 143, (outs F8RC:$frD), (ins F8RC:$frB), |
| 876 | "fctiwuz $frD, $frB", FPGeneral, |
| 877 | [(set f64:$frD, (PPCfctiwuz f64:$frB))]>, isPPC64; |
Chris Lattner | 956f43c | 2006-06-16 20:22:01 +0000 | [diff] [blame] | 878 | } |
| 879 | |
| 880 | |
| 881 | //===----------------------------------------------------------------------===// |
| 882 | // Instruction Patterns |
| 883 | // |
Chris Lattner | 0ea70b2 | 2006-06-20 22:34:10 +0000 | [diff] [blame] | 884 | |
Chris Lattner | 956f43c | 2006-06-16 20:22:01 +0000 | [diff] [blame] | 885 | // Extensions and truncates to/from 32-bit regs. |
Ulrich Weigand | 1492a4e | 2013-03-25 19:04:58 +0000 | [diff] [blame] | 886 | def : Pat<(i64 (zext i32:$in)), |
| 887 | (RLDICL (INSERT_SUBREG (i64 (IMPLICIT_DEF)), $in, sub_32), |
Hal Finkel | 0a3e33b | 2012-06-09 22:10:19 +0000 | [diff] [blame] | 888 | 0, 32)>; |
Ulrich Weigand | 1492a4e | 2013-03-25 19:04:58 +0000 | [diff] [blame] | 889 | def : Pat<(i64 (anyext i32:$in)), |
| 890 | (INSERT_SUBREG (i64 (IMPLICIT_DEF)), $in, sub_32)>; |
| 891 | def : Pat<(i32 (trunc i64:$in)), |
| 892 | (EXTRACT_SUBREG $in, sub_32)>; |
Chris Lattner | 956f43c | 2006-06-16 20:22:01 +0000 | [diff] [blame] | 893 | |
Chris Lattner | 518f9c7 | 2006-07-14 04:42:02 +0000 | [diff] [blame] | 894 | // Extending loads with i64 targets. |
Evan Cheng | 466685d | 2006-10-09 20:57:25 +0000 | [diff] [blame] | 895 | def : Pat<(zextloadi1 iaddr:$src), |
Chris Lattner | 518f9c7 | 2006-07-14 04:42:02 +0000 | [diff] [blame] | 896 | (LBZ8 iaddr:$src)>; |
Evan Cheng | 466685d | 2006-10-09 20:57:25 +0000 | [diff] [blame] | 897 | def : Pat<(zextloadi1 xaddr:$src), |
Chris Lattner | 518f9c7 | 2006-07-14 04:42:02 +0000 | [diff] [blame] | 898 | (LBZX8 xaddr:$src)>; |
Evan Cheng | 466685d | 2006-10-09 20:57:25 +0000 | [diff] [blame] | 899 | def : Pat<(extloadi1 iaddr:$src), |
Chris Lattner | 518f9c7 | 2006-07-14 04:42:02 +0000 | [diff] [blame] | 900 | (LBZ8 iaddr:$src)>; |
Evan Cheng | 466685d | 2006-10-09 20:57:25 +0000 | [diff] [blame] | 901 | def : Pat<(extloadi1 xaddr:$src), |
Chris Lattner | 518f9c7 | 2006-07-14 04:42:02 +0000 | [diff] [blame] | 902 | (LBZX8 xaddr:$src)>; |
Evan Cheng | 466685d | 2006-10-09 20:57:25 +0000 | [diff] [blame] | 903 | def : Pat<(extloadi8 iaddr:$src), |
Chris Lattner | 518f9c7 | 2006-07-14 04:42:02 +0000 | [diff] [blame] | 904 | (LBZ8 iaddr:$src)>; |
Evan Cheng | 466685d | 2006-10-09 20:57:25 +0000 | [diff] [blame] | 905 | def : Pat<(extloadi8 xaddr:$src), |
Chris Lattner | 518f9c7 | 2006-07-14 04:42:02 +0000 | [diff] [blame] | 906 | (LBZX8 xaddr:$src)>; |
Evan Cheng | 466685d | 2006-10-09 20:57:25 +0000 | [diff] [blame] | 907 | def : Pat<(extloadi16 iaddr:$src), |
Chris Lattner | 518f9c7 | 2006-07-14 04:42:02 +0000 | [diff] [blame] | 908 | (LHZ8 iaddr:$src)>; |
Evan Cheng | 466685d | 2006-10-09 20:57:25 +0000 | [diff] [blame] | 909 | def : Pat<(extloadi16 xaddr:$src), |
Chris Lattner | 518f9c7 | 2006-07-14 04:42:02 +0000 | [diff] [blame] | 910 | (LHZX8 xaddr:$src)>; |
Evan Cheng | 466685d | 2006-10-09 20:57:25 +0000 | [diff] [blame] | 911 | def : Pat<(extloadi32 iaddr:$src), |
Chris Lattner | 518f9c7 | 2006-07-14 04:42:02 +0000 | [diff] [blame] | 912 | (LWZ8 iaddr:$src)>; |
Evan Cheng | 466685d | 2006-10-09 20:57:25 +0000 | [diff] [blame] | 913 | def : Pat<(extloadi32 xaddr:$src), |
Chris Lattner | 518f9c7 | 2006-07-14 04:42:02 +0000 | [diff] [blame] | 914 | (LWZX8 xaddr:$src)>; |
| 915 | |
Chris Lattner | af8ee84 | 2008-03-07 20:18:24 +0000 | [diff] [blame] | 916 | // Standard shifts. These are represented separately from the real shifts above |
| 917 | // so that we can distinguish between shifts that allow 6-bit and 7-bit shift |
| 918 | // amounts. |
Ulrich Weigand | 1492a4e | 2013-03-25 19:04:58 +0000 | [diff] [blame] | 919 | def : Pat<(sra i64:$rS, i32:$rB), |
| 920 | (SRAD $rS, $rB)>; |
| 921 | def : Pat<(srl i64:$rS, i32:$rB), |
| 922 | (SRD $rS, $rB)>; |
| 923 | def : Pat<(shl i64:$rS, i32:$rB), |
| 924 | (SLD $rS, $rB)>; |
Chris Lattner | af8ee84 | 2008-03-07 20:18:24 +0000 | [diff] [blame] | 925 | |
Chris Lattner | 956f43c | 2006-06-16 20:22:01 +0000 | [diff] [blame] | 926 | // SHL/SRL |
Ulrich Weigand | 1492a4e | 2013-03-25 19:04:58 +0000 | [diff] [blame] | 927 | def : Pat<(shl i64:$in, (i32 imm:$imm)), |
| 928 | (RLDICR $in, imm:$imm, (SHL64 imm:$imm))>; |
| 929 | def : Pat<(srl i64:$in, (i32 imm:$imm)), |
| 930 | (RLDICL $in, (SRL64 imm:$imm), imm:$imm)>; |
Chris Lattner | f27bb6d | 2006-06-20 21:23:06 +0000 | [diff] [blame] | 931 | |
Evan Cheng | 67c906d | 2007-09-04 20:20:29 +0000 | [diff] [blame] | 932 | // ROTL |
Ulrich Weigand | 1492a4e | 2013-03-25 19:04:58 +0000 | [diff] [blame] | 933 | def : Pat<(rotl i64:$in, i32:$sh), |
| 934 | (RLDCL $in, $sh, 0)>; |
| 935 | def : Pat<(rotl i64:$in, (i32 imm:$imm)), |
| 936 | (RLDICL $in, imm:$imm, 0)>; |
Evan Cheng | 67c906d | 2007-09-04 20:20:29 +0000 | [diff] [blame] | 937 | |
Chris Lattner | f27bb6d | 2006-06-20 21:23:06 +0000 | [diff] [blame] | 938 | // Hi and Lo for Darwin Global Addresses. |
| 939 | def : Pat<(PPChi tglobaladdr:$in, 0), (LIS8 tglobaladdr:$in)>; |
| 940 | def : Pat<(PPClo tglobaladdr:$in, 0), (LI8 tglobaladdr:$in)>; |
| 941 | def : Pat<(PPChi tconstpool:$in , 0), (LIS8 tconstpool:$in)>; |
| 942 | def : Pat<(PPClo tconstpool:$in , 0), (LI8 tconstpool:$in)>; |
| 943 | def : Pat<(PPChi tjumptable:$in , 0), (LIS8 tjumptable:$in)>; |
| 944 | def : Pat<(PPClo tjumptable:$in , 0), (LI8 tjumptable:$in)>; |
Bob Wilson | 3d90dbe | 2009-11-04 21:31:18 +0000 | [diff] [blame] | 945 | def : Pat<(PPChi tblockaddress:$in, 0), (LIS8 tblockaddress:$in)>; |
| 946 | def : Pat<(PPClo tblockaddress:$in, 0), (LI8 tblockaddress:$in)>; |
Ulrich Weigand | 1492a4e | 2013-03-25 19:04:58 +0000 | [diff] [blame] | 947 | def : Pat<(PPChi tglobaltlsaddr:$g, i64:$in), |
| 948 | (ADDIS8 $in, tglobaltlsaddr:$g)>; |
| 949 | def : Pat<(PPClo tglobaltlsaddr:$g, i64:$in), |
Ulrich Weigand | 2b0850b | 2013-03-26 10:55:20 +0000 | [diff] [blame] | 950 | (ADDI8 $in, tglobaltlsaddr:$g)>; |
Ulrich Weigand | 1492a4e | 2013-03-25 19:04:58 +0000 | [diff] [blame] | 951 | def : Pat<(add i64:$in, (PPChi tglobaladdr:$g, 0)), |
| 952 | (ADDIS8 $in, tglobaladdr:$g)>; |
| 953 | def : Pat<(add i64:$in, (PPChi tconstpool:$g, 0)), |
| 954 | (ADDIS8 $in, tconstpool:$g)>; |
| 955 | def : Pat<(add i64:$in, (PPChi tjumptable:$g, 0)), |
| 956 | (ADDIS8 $in, tjumptable:$g)>; |
| 957 | def : Pat<(add i64:$in, (PPChi tblockaddress:$g, 0)), |
| 958 | (ADDIS8 $in, tblockaddress:$g)>; |
Hal Finkel | 08a215c | 2013-03-18 23:00:58 +0000 | [diff] [blame] | 959 | |
| 960 | // Patterns to match r+r indexed loads and stores for |
| 961 | // addresses without at least 4-byte alignment. |
| 962 | def : Pat<(i64 (unaligned4sextloadi32 xoaddr:$src)), |
| 963 | (LWAX xoaddr:$src)>; |
| 964 | def : Pat<(i64 (unaligned4load xoaddr:$src)), |
| 965 | (LDX xoaddr:$src)>; |
Ulrich Weigand | 1492a4e | 2013-03-25 19:04:58 +0000 | [diff] [blame] | 966 | def : Pat<(unaligned4store i64:$rS, xoaddr:$dst), |
| 967 | (STDX $rS, xoaddr:$dst)>; |
Hal Finkel | 08a215c | 2013-03-18 23:00:58 +0000 | [diff] [blame] | 968 | |