blob: bf9a72bcd2c93a579b8632a4c48be0a7f60e78b8 [file] [log] [blame]
Bob Wilson70cd88f2009-08-05 23:12:45 +00001//===-- NEONPreAllocPass.cpp - Allocate adjacent NEON registers--*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
10#define DEBUG_TYPE "neon-prealloc"
11#include "ARM.h"
12#include "ARMInstrInfo.h"
13#include "llvm/CodeGen/MachineInstr.h"
14#include "llvm/CodeGen/MachineInstrBuilder.h"
15#include "llvm/CodeGen/MachineFunctionPass.h"
16using namespace llvm;
17
18namespace {
19 class VISIBILITY_HIDDEN NEONPreAllocPass : public MachineFunctionPass {
20 const TargetInstrInfo *TII;
21
22 public:
23 static char ID;
24 NEONPreAllocPass() : MachineFunctionPass(&ID) {}
25
26 virtual bool runOnMachineFunction(MachineFunction &MF);
27
28 virtual const char *getPassName() const {
29 return "NEON register pre-allocation pass";
30 }
31
32 private:
33 bool PreAllocNEONRegisters(MachineBasicBlock &MBB);
34 };
35
36 char NEONPreAllocPass::ID = 0;
37}
38
39static bool isNEONMultiRegOp(int Opcode, unsigned &FirstOpnd,
40 unsigned &NumRegs) {
41 switch (Opcode) {
42 default:
43 break;
44
45 case ARM::VLD2d8:
46 case ARM::VLD2d16:
47 case ARM::VLD2d32:
Bob Wilson70cd88f2009-08-05 23:12:45 +000048 FirstOpnd = 0;
49 NumRegs = 2;
50 return true;
51
52 case ARM::VLD3d8:
53 case ARM::VLD3d16:
54 case ARM::VLD3d32:
Bob Wilson70cd88f2009-08-05 23:12:45 +000055 FirstOpnd = 0;
56 NumRegs = 3;
57 return true;
58
59 case ARM::VLD4d8:
60 case ARM::VLD4d16:
61 case ARM::VLD4d32:
Bob Wilson70cd88f2009-08-05 23:12:45 +000062 FirstOpnd = 0;
63 NumRegs = 4;
64 return true;
65 }
66
67 return false;
68}
69
70bool NEONPreAllocPass::PreAllocNEONRegisters(MachineBasicBlock &MBB) {
71 bool Modified = false;
72
73 MachineBasicBlock::iterator MBBI = MBB.begin(), E = MBB.end();
74 for (; MBBI != E; ++MBBI) {
75 MachineInstr *MI = &*MBBI;
76 unsigned FirstOpnd, NumRegs;
77 if (!isNEONMultiRegOp(MI->getOpcode(), FirstOpnd, NumRegs))
78 continue;
79
80 MachineBasicBlock::iterator NextI = next(MBBI);
81 for (unsigned R = 0; R < NumRegs; ++R) {
82 MachineOperand &MO = MI->getOperand(FirstOpnd + R);
83 assert(MO.isReg() && MO.getSubReg() == 0 && "unexpected operand");
84 unsigned VirtReg = MO.getReg();
85 assert(TargetRegisterInfo::isVirtualRegister(VirtReg) &&
86 "expected a virtual register");
87
88 // For now, just assign a fixed set of adjacent registers.
89 // This leaves plenty of room for future improvements.
90 static const unsigned NEONDRegs[] = {
91 ARM::D0, ARM::D1, ARM::D2, ARM::D3
92 };
93 MO.setReg(NEONDRegs[R]);
94
95 if (MO.isUse()) {
96 // Insert a copy from VirtReg.
97 AddDefaultPred(BuildMI(MBB, MBBI, MI->getDebugLoc(),
98 TII->get(ARM::FCPYD), MO.getReg())
99 .addReg(VirtReg));
100 if (MO.isKill()) {
101 MachineInstr *CopyMI = prior(MBBI);
102 CopyMI->findRegisterUseOperand(VirtReg)->setIsKill();
103 }
104 MO.setIsKill();
105 } else if (MO.isDef() && !MO.isDead()) {
106 // Add a copy to VirtReg.
107 AddDefaultPred(BuildMI(MBB, NextI, MI->getDebugLoc(),
108 TII->get(ARM::FCPYD), VirtReg)
109 .addReg(MO.getReg()));
110 }
111 }
112 }
113
114 return Modified;
115}
116
117bool NEONPreAllocPass::runOnMachineFunction(MachineFunction &MF) {
118 TII = MF.getTarget().getInstrInfo();
119
120 bool Modified = false;
121 for (MachineFunction::iterator MFI = MF.begin(), E = MF.end(); MFI != E;
122 ++MFI) {
123 MachineBasicBlock &MBB = *MFI;
124 Modified |= PreAllocNEONRegisters(MBB);
125 }
126
127 return Modified;
128}
129
130/// createNEONPreAllocPass - returns an instance of the NEON register
131/// pre-allocation pass.
132FunctionPass *llvm::createNEONPreAllocPass() {
133 return new NEONPreAllocPass();
134}