blob: b77b91f6eebc76901fbefb1d1e2c61b5a4e24d29 [file] [log] [blame]
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001//===-- MipsISelLowering.cpp - Mips DAG Lowering Implementation -----------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that Mips uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#define DEBUG_TYPE "mips-lower"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000016#include "MipsISelLowering.h"
Bruno Cardoso Lopesa2b1bb52007-08-28 05:08:16 +000017#include "MipsMachineFunction.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000018#include "MipsTargetMachine.h"
Chris Lattnerb71b9092009-08-13 06:28:06 +000019#include "MipsTargetObjectFile.h"
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000020#include "MipsSubtarget.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000021#include "llvm/DerivedTypes.h"
22#include "llvm/Function.h"
Bruno Cardoso Lopes91fd5322008-07-21 18:52:34 +000023#include "llvm/GlobalVariable.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000024#include "llvm/Intrinsics.h"
25#include "llvm/CallingConv.h"
26#include "llvm/CodeGen/CallingConvLower.h"
27#include "llvm/CodeGen/MachineFrameInfo.h"
28#include "llvm/CodeGen/MachineFunction.h"
29#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000030#include "llvm/CodeGen/MachineRegisterInfo.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000031#include "llvm/CodeGen/SelectionDAGISel.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000032#include "llvm/CodeGen/ValueTypes.h"
33#include "llvm/Support/Debug.h"
Torok Edwinc25e7582009-07-11 20:10:48 +000034#include "llvm/Support/ErrorHandling.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000035using namespace llvm;
36
Chris Lattnerf0144122009-07-28 03:13:23 +000037const char *MipsTargetLowering::getTargetNodeName(unsigned Opcode) const {
38 switch (Opcode) {
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +000039 case MipsISD::JmpLink : return "MipsISD::JmpLink";
40 case MipsISD::Hi : return "MipsISD::Hi";
41 case MipsISD::Lo : return "MipsISD::Lo";
42 case MipsISD::GPRel : return "MipsISD::GPRel";
43 case MipsISD::Ret : return "MipsISD::Ret";
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +000044 case MipsISD::CMov : return "MipsISD::CMov";
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +000045 case MipsISD::SelectCC : return "MipsISD::SelectCC";
46 case MipsISD::FPSelectCC : return "MipsISD::FPSelectCC";
47 case MipsISD::FPBrcond : return "MipsISD::FPBrcond";
48 case MipsISD::FPCmp : return "MipsISD::FPCmp";
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +000049 case MipsISD::FPRound : return "MipsISD::FPRound";
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +000050 default : return NULL;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000051 }
52}
53
54MipsTargetLowering::
Chris Lattnerf0144122009-07-28 03:13:23 +000055MipsTargetLowering(MipsTargetMachine &TM)
Chris Lattnerb71b9092009-08-13 06:28:06 +000056 : TargetLowering(TM, new MipsTargetObjectFile()) {
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000057 Subtarget = &TM.getSubtarget<MipsSubtarget>();
58
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000059 // Mips does not have i1 type, so use i32 for
60 // setcc operations results (slt, sgt, ...).
Duncan Sands03228082008-11-23 15:47:28 +000061 setBooleanContents(ZeroOrOneBooleanContent);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000062
63 // Set up the register classes
Owen Anderson825b72b2009-08-11 20:47:22 +000064 addRegisterClass(MVT::i32, Mips::CPURegsRegisterClass);
65 addRegisterClass(MVT::f32, Mips::FGR32RegisterClass);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000066
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000067 // When dealing with single precision only, use libcalls
Bruno Cardoso Lopesbdfbb742009-03-21 00:05:07 +000068 if (!Subtarget->isSingleFloat())
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000069 if (!Subtarget->isFP64bit())
Owen Anderson825b72b2009-08-11 20:47:22 +000070 addRegisterClass(MVT::f64, Mips::AFGR64RegisterClass);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000071
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000072 // Load extented operations for i1 types must be promoted
Owen Anderson825b72b2009-08-11 20:47:22 +000073 setLoadExtAction(ISD::EXTLOAD, MVT::i1, Promote);
74 setLoadExtAction(ISD::ZEXTLOAD, MVT::i1, Promote);
75 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000076
Eli Friedman6055a6a2009-07-17 04:07:24 +000077 // MIPS doesn't have extending float->double load/store
Owen Anderson825b72b2009-08-11 20:47:22 +000078 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
79 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Eli Friedman10a36592009-07-17 02:28:12 +000080
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +000081 // Used by legalize types to correctly generate the setcc result.
Bruno Cardoso Lopes1906c5a2008-08-02 19:37:33 +000082 // Without this, every float setcc comes with a AND/OR with the result,
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +000083 // we don't want this, since the fpcmp result goes to a flag register,
84 // which is used implicitly by brcond and select operations.
Owen Anderson825b72b2009-08-11 20:47:22 +000085 AddPromotedToType(ISD::SETCC, MVT::i1, MVT::i32);
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +000086
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +000087 // Mips Custom Operations
Owen Anderson825b72b2009-08-11 20:47:22 +000088 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
89 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
90 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
91 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
92 setOperationAction(ISD::SELECT, MVT::f32, Custom);
93 setOperationAction(ISD::SELECT, MVT::f64, Custom);
94 setOperationAction(ISD::SELECT, MVT::i32, Custom);
95 setOperationAction(ISD::SETCC, MVT::f32, Custom);
96 setOperationAction(ISD::SETCC, MVT::f64, Custom);
97 setOperationAction(ISD::BRCOND, MVT::Other, Custom);
98 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
99 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000100
Bruno Cardoso Lopes1906c5a2008-08-02 19:37:33 +0000101 // We custom lower AND/OR to handle the case where the DAG contain 'ands/ors'
102 // with operands comming from setcc fp comparions. This is necessary since
103 // the result from these setcc are in a flag registers (FCR31).
Owen Anderson825b72b2009-08-11 20:47:22 +0000104 setOperationAction(ISD::AND, MVT::i32, Custom);
105 setOperationAction(ISD::OR, MVT::i32, Custom);
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000106
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000107 // Operations not directly supported by Mips.
Owen Anderson825b72b2009-08-11 20:47:22 +0000108 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
109 setOperationAction(ISD::BR_CC, MVT::Other, Expand);
110 setOperationAction(ISD::SELECT_CC, MVT::Other, Expand);
111 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
112 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
113 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
114 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
115 setOperationAction(ISD::CTTZ, MVT::i32, Expand);
116 setOperationAction(ISD::ROTL, MVT::i32, Expand);
117 setOperationAction(ISD::ROTR, MVT::i32, Expand);
118 setOperationAction(ISD::SHL_PARTS, MVT::i32, Expand);
119 setOperationAction(ISD::SRA_PARTS, MVT::i32, Expand);
120 setOperationAction(ISD::SRL_PARTS, MVT::i32, Expand);
121 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
122 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
123 setOperationAction(ISD::FSIN, MVT::f32, Expand);
124 setOperationAction(ISD::FCOS, MVT::f32, Expand);
125 setOperationAction(ISD::FPOWI, MVT::f32, Expand);
126 setOperationAction(ISD::FPOW, MVT::f32, Expand);
127 setOperationAction(ISD::FLOG, MVT::f32, Expand);
128 setOperationAction(ISD::FLOG2, MVT::f32, Expand);
129 setOperationAction(ISD::FLOG10, MVT::f32, Expand);
130 setOperationAction(ISD::FEXP, MVT::f32, Expand);
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000131
Owen Anderson825b72b2009-08-11 20:47:22 +0000132 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000133
134 // Use the default for now
Owen Anderson825b72b2009-08-11 20:47:22 +0000135 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
136 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
137 setOperationAction(ISD::MEMBARRIER, MVT::Other, Expand);
Bruno Cardoso Lopes85e92122008-07-07 19:11:24 +0000138
Bruno Cardoso Lopesea9d4d62008-08-04 06:44:31 +0000139 if (Subtarget->isSingleFloat())
Owen Anderson825b72b2009-08-11 20:47:22 +0000140 setOperationAction(ISD::SELECT_CC, MVT::f64, Expand);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000141
Bruno Cardoso Lopes7728f7e2008-07-09 05:32:22 +0000142 if (!Subtarget->hasSEInReg()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000143 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand);
144 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000145 }
146
Bruno Cardoso Lopes65ad4522008-08-08 06:16:31 +0000147 if (!Subtarget->hasBitCount())
Owen Anderson825b72b2009-08-11 20:47:22 +0000148 setOperationAction(ISD::CTLZ, MVT::i32, Expand);
Bruno Cardoso Lopes65ad4522008-08-08 06:16:31 +0000149
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000150 if (!Subtarget->hasSwap())
Owen Anderson825b72b2009-08-11 20:47:22 +0000151 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000152
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000153 setStackPointerRegisterToSaveRestore(Mips::SP);
154 computeRegisterProperties();
155}
156
Owen Anderson825b72b2009-08-11 20:47:22 +0000157MVT::SimpleValueType MipsTargetLowering::getSetCCResultType(EVT VT) const {
158 return MVT::i32;
Scott Michel5b8f82e2008-03-10 15:42:14 +0000159}
160
Bill Wendlingb4202b82009-07-01 18:50:55 +0000161/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +0000162unsigned MipsTargetLowering::getFunctionAlignment(const Function *) const {
163 return 2;
164}
Scott Michel5b8f82e2008-03-10 15:42:14 +0000165
Dan Gohman475871a2008-07-27 21:46:04 +0000166SDValue MipsTargetLowering::
167LowerOperation(SDValue Op, SelectionDAG &DAG)
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000168{
169 switch (Op.getOpcode())
170 {
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000171 case ISD::AND: return LowerANDOR(Op, DAG);
172 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000173 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
174 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +0000175 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000176 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
177 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
178 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
179 case ISD::OR: return LowerANDOR(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000180 case ISD::SELECT: return LowerSELECT(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000181 case ISD::SETCC: return LowerSETCC(Op, DAG);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000182 }
Dan Gohman475871a2008-07-27 21:46:04 +0000183 return SDValue();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000184}
185
186//===----------------------------------------------------------------------===//
187// Lower helper functions
188//===----------------------------------------------------------------------===//
189
190// AddLiveIn - This helper function adds the specified physical register to the
191// MachineFunction as a live in value. It also creates a corresponding
192// virtual register for it.
193static unsigned
194AddLiveIn(MachineFunction &MF, unsigned PReg, TargetRegisterClass *RC)
195{
196 assert(RC->contains(PReg) && "Not the correct regclass!");
Chris Lattner84bc5422007-12-31 04:13:23 +0000197 unsigned VReg = MF.getRegInfo().createVirtualRegister(RC);
198 MF.getRegInfo().addLiveIn(PReg, VReg);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000199 return VReg;
200}
201
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000202// Get fp branch code (not opcode) from condition code.
203static Mips::FPBranchCode GetFPBranchCodeFromCond(Mips::CondCode CC) {
204 if (CC >= Mips::FCOND_F && CC <= Mips::FCOND_NGT)
205 return Mips::BRANCH_T;
206
207 if (CC >= Mips::FCOND_T && CC <= Mips::FCOND_GT)
208 return Mips::BRANCH_F;
209
210 return Mips::BRANCH_INVALID;
211}
212
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000213static unsigned FPBranchCodeToOpc(Mips::FPBranchCode BC) {
214 switch(BC) {
215 default:
Torok Edwinc23197a2009-07-14 16:55:14 +0000216 llvm_unreachable("Unknown branch code");
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000217 case Mips::BRANCH_T : return Mips::BC1T;
218 case Mips::BRANCH_F : return Mips::BC1F;
219 case Mips::BRANCH_TL : return Mips::BC1TL;
220 case Mips::BRANCH_FL : return Mips::BC1FL;
221 }
222}
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000223
224static Mips::CondCode FPCondCCodeToFCC(ISD::CondCode CC) {
225 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000226 default: llvm_unreachable("Unknown fp condition code!");
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000227 case ISD::SETEQ:
228 case ISD::SETOEQ: return Mips::FCOND_EQ;
229 case ISD::SETUNE: return Mips::FCOND_OGL;
230 case ISD::SETLT:
231 case ISD::SETOLT: return Mips::FCOND_OLT;
232 case ISD::SETGT:
233 case ISD::SETOGT: return Mips::FCOND_OGT;
234 case ISD::SETLE:
235 case ISD::SETOLE: return Mips::FCOND_OLE;
236 case ISD::SETGE:
237 case ISD::SETOGE: return Mips::FCOND_OGE;
238 case ISD::SETULT: return Mips::FCOND_ULT;
239 case ISD::SETULE: return Mips::FCOND_ULE;
240 case ISD::SETUGT: return Mips::FCOND_UGT;
241 case ISD::SETUGE: return Mips::FCOND_UGE;
242 case ISD::SETUO: return Mips::FCOND_UN;
243 case ISD::SETO: return Mips::FCOND_OR;
244 case ISD::SETNE:
245 case ISD::SETONE: return Mips::FCOND_NEQ;
246 case ISD::SETUEQ: return Mips::FCOND_UEQ;
247 }
248}
249
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000250MachineBasicBlock *
251MipsTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Evan Chengfb2e7522009-09-18 21:02:19 +0000252 MachineBasicBlock *BB,
253 DenseMap<MachineBasicBlock*, MachineBasicBlock*> *EM) const {
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000254 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
255 bool isFPCmp = false;
Dale Johannesen94817572009-02-13 02:34:39 +0000256 DebugLoc dl = MI->getDebugLoc();
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000257
258 switch (MI->getOpcode()) {
259 default: assert(false && "Unexpected instr type to insert");
260 case Mips::Select_FCC:
Bruno Cardoso Lopesbdfbb742009-03-21 00:05:07 +0000261 case Mips::Select_FCC_S32:
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000262 case Mips::Select_FCC_D32:
263 isFPCmp = true; // FALL THROUGH
264 case Mips::Select_CC:
Bruno Cardoso Lopesbdfbb742009-03-21 00:05:07 +0000265 case Mips::Select_CC_S32:
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000266 case Mips::Select_CC_D32: {
267 // To "insert" a SELECT_CC instruction, we actually have to insert the
268 // diamond control-flow pattern. The incoming instruction knows the
269 // destination vreg to set, the condition code register to branch on, the
270 // true/false values to select between, and a branch opcode to use.
271 const BasicBlock *LLVM_BB = BB->getBasicBlock();
272 MachineFunction::iterator It = BB;
273 ++It;
274
275 // thisMBB:
276 // ...
277 // TrueVal = ...
278 // setcc r1, r2, r3
279 // bNE r1, r0, copy1MBB
280 // fallthrough --> copy0MBB
281 MachineBasicBlock *thisMBB = BB;
282 MachineFunction *F = BB->getParent();
283 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
284 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
285
286 // Emit the right instruction according to the type of the operands compared
287 if (isFPCmp) {
288 // Find the condiction code present in the setcc operation.
289 Mips::CondCode CC = (Mips::CondCode)MI->getOperand(4).getImm();
290 // Get the branch opcode from the branch code.
291 unsigned Opc = FPBranchCodeToOpc(GetFPBranchCodeFromCond(CC));
Dale Johannesen94817572009-02-13 02:34:39 +0000292 BuildMI(BB, dl, TII->get(Opc)).addMBB(sinkMBB);
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000293 } else
Dale Johannesen94817572009-02-13 02:34:39 +0000294 BuildMI(BB, dl, TII->get(Mips::BNE)).addReg(MI->getOperand(1).getReg())
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000295 .addReg(Mips::ZERO).addMBB(sinkMBB);
296
297 F->insert(It, copy0MBB);
298 F->insert(It, sinkMBB);
299 // Update machine-CFG edges by first adding all successors of the current
300 // block to the new block which will contain the Phi node for the select.
Evan Chengce319102009-09-19 09:51:03 +0000301 // Also inform sdisel of the edge changes.
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000302 for(MachineBasicBlock::succ_iterator i = BB->succ_begin(),
Evan Chengce319102009-09-19 09:51:03 +0000303 e = BB->succ_end(); i != e; ++i) {
304 EM->insert(std::make_pair(*i, sinkMBB));
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000305 sinkMBB->addSuccessor(*i);
Evan Chengce319102009-09-19 09:51:03 +0000306 }
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000307 // Next, remove all successors of the current block, and add the true
308 // and fallthrough blocks as its successors.
309 while(!BB->succ_empty())
310 BB->removeSuccessor(BB->succ_begin());
311 BB->addSuccessor(copy0MBB);
312 BB->addSuccessor(sinkMBB);
313
314 // copy0MBB:
315 // %FalseValue = ...
316 // # fallthrough to sinkMBB
317 BB = copy0MBB;
318
319 // Update machine-CFG edges
320 BB->addSuccessor(sinkMBB);
321
322 // sinkMBB:
323 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
324 // ...
325 BB = sinkMBB;
Dale Johannesen94817572009-02-13 02:34:39 +0000326 BuildMI(BB, dl, TII->get(Mips::PHI), MI->getOperand(0).getReg())
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000327 .addReg(MI->getOperand(2).getReg()).addMBB(copy0MBB)
328 .addReg(MI->getOperand(3).getReg()).addMBB(thisMBB);
329
330 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
331 return BB;
332 }
333 }
334}
335
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000336//===----------------------------------------------------------------------===//
337// Misc Lower Operation implementation
338//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +0000339
Dan Gohman475871a2008-07-27 21:46:04 +0000340SDValue MipsTargetLowering::
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +0000341LowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG)
342{
343 if (!Subtarget->isMips1())
344 return Op;
345
346 MachineFunction &MF = DAG.getMachineFunction();
347 unsigned CCReg = AddLiveIn(MF, Mips::FCR31, Mips::CCRRegisterClass);
348
349 SDValue Chain = DAG.getEntryNode();
350 DebugLoc dl = Op.getDebugLoc();
351 SDValue Src = Op.getOperand(0);
352
353 // Set the condition register
Owen Anderson825b72b2009-08-11 20:47:22 +0000354 SDValue CondReg = DAG.getCopyFromReg(Chain, dl, CCReg, MVT::i32);
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +0000355 CondReg = DAG.getCopyToReg(Chain, dl, Mips::AT, CondReg);
Owen Anderson825b72b2009-08-11 20:47:22 +0000356 CondReg = DAG.getCopyFromReg(CondReg, dl, Mips::AT, MVT::i32);
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +0000357
Owen Anderson825b72b2009-08-11 20:47:22 +0000358 SDValue Cst = DAG.getConstant(3, MVT::i32);
359 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::i32, CondReg, Cst);
360 Cst = DAG.getConstant(2, MVT::i32);
361 SDValue Xor = DAG.getNode(ISD::XOR, dl, MVT::i32, Or, Cst);
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +0000362
363 SDValue InFlag(0, 0);
364 CondReg = DAG.getCopyToReg(Chain, dl, Mips::FCR31, Xor, InFlag);
365
366 // Emit the round instruction and bit convert to integer
Owen Anderson825b72b2009-08-11 20:47:22 +0000367 SDValue Trunc = DAG.getNode(MipsISD::FPRound, dl, MVT::f32,
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +0000368 Src, CondReg.getValue(1));
Owen Anderson825b72b2009-08-11 20:47:22 +0000369 SDValue BitCvt = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, Trunc);
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +0000370 return BitCvt;
371}
372
373SDValue MipsTargetLowering::
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000374LowerDYNAMIC_STACKALLOC(SDValue Op, SelectionDAG &DAG)
375{
376 SDValue Chain = Op.getOperand(0);
377 SDValue Size = Op.getOperand(1);
Dale Johannesena05dca42009-02-04 23:02:30 +0000378 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000379
380 // Get a reference from Mips stack pointer
Owen Anderson825b72b2009-08-11 20:47:22 +0000381 SDValue StackPointer = DAG.getCopyFromReg(Chain, dl, Mips::SP, MVT::i32);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000382
383 // Subtract the dynamic size from the actual stack size to
384 // obtain the new stack size.
Owen Anderson825b72b2009-08-11 20:47:22 +0000385 SDValue Sub = DAG.getNode(ISD::SUB, dl, MVT::i32, StackPointer, Size);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000386
387 // The Sub result contains the new stack start address, so it
388 // must be placed in the stack pointer register.
Dale Johannesena05dca42009-02-04 23:02:30 +0000389 Chain = DAG.getCopyToReg(StackPointer.getValue(1), dl, Mips::SP, Sub);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000390
391 // This node always has two return values: a new stack pointer
392 // value and a chain
393 SDValue Ops[2] = { Sub, Chain };
Dale Johannesena05dca42009-02-04 23:02:30 +0000394 return DAG.getMergeValues(Ops, 2, dl);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000395}
396
397SDValue MipsTargetLowering::
Bruno Cardoso Lopes1906c5a2008-08-02 19:37:33 +0000398LowerANDOR(SDValue Op, SelectionDAG &DAG)
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000399{
400 SDValue LHS = Op.getOperand(0);
401 SDValue RHS = Op.getOperand(1);
Dale Johannesende064702009-02-06 21:50:26 +0000402 DebugLoc dl = Op.getDebugLoc();
403
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000404 if (LHS.getOpcode() != MipsISD::FPCmp || RHS.getOpcode() != MipsISD::FPCmp)
405 return Op;
406
Owen Anderson825b72b2009-08-11 20:47:22 +0000407 SDValue True = DAG.getConstant(1, MVT::i32);
408 SDValue False = DAG.getConstant(0, MVT::i32);
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000409
Dale Johannesende064702009-02-06 21:50:26 +0000410 SDValue LSEL = DAG.getNode(MipsISD::FPSelectCC, dl, True.getValueType(),
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000411 LHS, True, False, LHS.getOperand(2));
Dale Johannesende064702009-02-06 21:50:26 +0000412 SDValue RSEL = DAG.getNode(MipsISD::FPSelectCC, dl, True.getValueType(),
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000413 RHS, True, False, RHS.getOperand(2));
414
Owen Anderson825b72b2009-08-11 20:47:22 +0000415 return DAG.getNode(Op.getOpcode(), dl, MVT::i32, LSEL, RSEL);
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000416}
417
418SDValue MipsTargetLowering::
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000419LowerBRCOND(SDValue Op, SelectionDAG &DAG)
420{
421 // The first operand is the chain, the second is the condition, the third is
422 // the block to branch to if the condition is true.
423 SDValue Chain = Op.getOperand(0);
424 SDValue Dest = Op.getOperand(2);
Dale Johannesende064702009-02-06 21:50:26 +0000425 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000426
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000427 if (Op.getOperand(1).getOpcode() != MipsISD::FPCmp)
Bruno Cardoso Lopes4b877ca2008-07-30 17:06:13 +0000428 return Op;
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000429
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000430 SDValue CondRes = Op.getOperand(1);
431 SDValue CCNode = CondRes.getOperand(2);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000432 Mips::CondCode CC =
433 (Mips::CondCode)cast<ConstantSDNode>(CCNode)->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +0000434 SDValue BrCode = DAG.getConstant(GetFPBranchCodeFromCond(CC), MVT::i32);
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000435
Dale Johannesende064702009-02-06 21:50:26 +0000436 return DAG.getNode(MipsISD::FPBrcond, dl, Op.getValueType(), Chain, BrCode,
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000437 Dest, CondRes);
438}
439
440SDValue MipsTargetLowering::
441LowerSETCC(SDValue Op, SelectionDAG &DAG)
442{
443 // The operands to this are the left and right operands to compare (ops #0,
444 // and #1) and the condition code to compare them with (op #2) as a
445 // CondCodeSDNode.
446 SDValue LHS = Op.getOperand(0);
Dale Johannesende064702009-02-06 21:50:26 +0000447 SDValue RHS = Op.getOperand(1);
448 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000449
450 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
451
Dale Johannesende064702009-02-06 21:50:26 +0000452 return DAG.getNode(MipsISD::FPCmp, dl, Op.getValueType(), LHS, RHS,
Owen Anderson825b72b2009-08-11 20:47:22 +0000453 DAG.getConstant(FPCondCCodeToFCC(CC), MVT::i32));
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000454}
455
456SDValue MipsTargetLowering::
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000457LowerSELECT(SDValue Op, SelectionDAG &DAG)
458{
459 SDValue Cond = Op.getOperand(0);
460 SDValue True = Op.getOperand(1);
461 SDValue False = Op.getOperand(2);
Dale Johannesende064702009-02-06 21:50:26 +0000462 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000463
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000464 // if the incomming condition comes from a integer compare, the select
465 // operation must be SelectCC or a conditional move if the subtarget
466 // supports it.
467 if (Cond.getOpcode() != MipsISD::FPCmp) {
468 if (Subtarget->hasCondMov() && !True.getValueType().isFloatingPoint())
469 return Op;
Dale Johannesende064702009-02-06 21:50:26 +0000470 return DAG.getNode(MipsISD::SelectCC, dl, True.getValueType(),
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000471 Cond, True, False);
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000472 }
473
474 // if the incomming condition comes from fpcmp, the select
475 // operation must use FPSelectCC.
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000476 SDValue CCNode = Cond.getOperand(2);
Dale Johannesende064702009-02-06 21:50:26 +0000477 return DAG.getNode(MipsISD::FPSelectCC, dl, True.getValueType(),
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000478 Cond, True, False, CCNode);
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000479}
480
Chris Lattnere3736f82009-08-13 05:41:27 +0000481SDValue MipsTargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) {
Dale Johannesende064702009-02-06 21:50:26 +0000482 // FIXME there isn't actually debug info here
Dale Johannesen33c960f2009-02-04 20:06:27 +0000483 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +0000484 GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +0000485
Eli Friedmane2c74082009-08-03 02:22:28 +0000486 if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
Chris Lattnere3736f82009-08-13 05:41:27 +0000487 SDVTList VTs = DAG.getVTList(MVT::i32);
488
Chris Lattnerb71b9092009-08-13 06:28:06 +0000489 MipsTargetObjectFile &TLOF = (MipsTargetObjectFile&)getObjFileLowering();
490
Chris Lattnere3736f82009-08-13 05:41:27 +0000491 // %gp_rel relocation
Chris Lattnerb71b9092009-08-13 06:28:06 +0000492 if (TLOF.IsGlobalInSmallSection(GV, getTargetMachine())) {
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +0000493 SDValue GA = DAG.getTargetGlobalAddress(GV, MVT::i32, 0,
494 MipsII::MO_GPREL);
Chris Lattnere3736f82009-08-13 05:41:27 +0000495 SDValue GPRelNode = DAG.getNode(MipsISD::GPRel, dl, VTs, &GA, 1);
496 SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(MVT::i32);
497 return DAG.getNode(ISD::ADD, dl, MVT::i32, GOT, GPRelNode);
498 }
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +0000499 // %hi/%lo relocation
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +0000500 SDValue GA = DAG.getTargetGlobalAddress(GV, MVT::i32, 0,
501 MipsII::MO_ABS_HILO);
Chris Lattnere3736f82009-08-13 05:41:27 +0000502 SDValue HiPart = DAG.getNode(MipsISD::Hi, dl, VTs, &GA, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +0000503 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, GA);
504 return DAG.getNode(ISD::ADD, dl, MVT::i32, HiPart, Lo);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +0000505
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +0000506 } else {
507 SDValue GA = DAG.getTargetGlobalAddress(GV, MVT::i32, 0,
508 MipsII::MO_GOT);
Owen Anderson825b72b2009-08-11 20:47:22 +0000509 SDValue ResNode = DAG.getLoad(MVT::i32, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +0000510 DAG.getEntryNode(), GA, NULL, 0);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +0000511 // On functions and global targets not internal linked only
512 // a load from got/GP is necessary for PIC to work.
Rafael Espindolabb46f522009-01-15 20:18:42 +0000513 if (!GV->hasLocalLinkage() || isa<Function>(GV))
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +0000514 return ResNode;
Owen Anderson825b72b2009-08-11 20:47:22 +0000515 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, GA);
516 return DAG.getNode(ISD::ADD, dl, MVT::i32, ResNode, Lo);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +0000517 }
518
Torok Edwinc23197a2009-07-14 16:55:14 +0000519 llvm_unreachable("Dont know how to handle GlobalAddress");
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +0000520 return SDValue(0,0);
521}
522
523SDValue MipsTargetLowering::
524LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG)
525{
Torok Edwinc23197a2009-07-14 16:55:14 +0000526 llvm_unreachable("TLS not implemented for MIPS.");
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +0000527 return SDValue(); // Not reached
528}
529
530SDValue MipsTargetLowering::
Dan Gohman475871a2008-07-27 21:46:04 +0000531LowerJumpTable(SDValue Op, SelectionDAG &DAG)
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +0000532{
Dan Gohman475871a2008-07-27 21:46:04 +0000533 SDValue ResNode;
534 SDValue HiPart;
Dale Johannesende064702009-02-06 21:50:26 +0000535 // FIXME there isn't actually debug info here
Dale Johannesen33c960f2009-02-04 20:06:27 +0000536 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +0000537 bool IsPIC = getTargetMachine().getRelocationModel() == Reloc::PIC_;
538 unsigned char OpFlag = IsPIC ? MipsII::MO_GOT : MipsII::MO_ABS_HILO;
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +0000539
Owen Andersone50ed302009-08-10 22:56:29 +0000540 EVT PtrVT = Op.getValueType();
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +0000541 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +0000542
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +0000543 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, OpFlag);
544
545 if (IsPIC) {
Dan Gohman475871a2008-07-27 21:46:04 +0000546 SDValue Ops[] = { JTI };
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +0000547 HiPart = DAG.getNode(MipsISD::Hi, dl, DAG.getVTList(MVT::i32), Ops, 1);
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +0000548 } else // Emit Load from Global Pointer
Owen Anderson825b72b2009-08-11 20:47:22 +0000549 HiPart = DAG.getLoad(MVT::i32, dl, DAG.getEntryNode(), JTI, NULL, 0);
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +0000550
Owen Anderson825b72b2009-08-11 20:47:22 +0000551 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, JTI);
552 ResNode = DAG.getNode(ISD::ADD, dl, MVT::i32, HiPart, Lo);
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +0000553
554 return ResNode;
555}
556
Dan Gohman475871a2008-07-27 21:46:04 +0000557SDValue MipsTargetLowering::
558LowerConstantPool(SDValue Op, SelectionDAG &DAG)
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000559{
Dan Gohman475871a2008-07-27 21:46:04 +0000560 SDValue ResNode;
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +0000561 ConstantPoolSDNode *N = cast<ConstantPoolSDNode>(Op);
562 Constant *C = N->getConstVal();
Dale Johannesende064702009-02-06 21:50:26 +0000563 // FIXME there isn't actually debug info here
564 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +0000565
566 // gp_rel relocation
Bruno Cardoso Lopesf33bc432008-07-28 19:26:25 +0000567 // FIXME: we should reference the constant pool using small data sections,
568 // but the asm printer currently doens't support this feature without
569 // hacking it. This feature should come soon so we can uncomment the
570 // stuff below.
Eli Friedmane2c74082009-08-03 02:22:28 +0000571 //if (IsInSmallSection(C->getType())) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000572 // SDValue GPRelNode = DAG.getNode(MipsISD::GPRel, MVT::i32, CP);
573 // SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(MVT::i32);
574 // ResNode = DAG.getNode(ISD::ADD, MVT::i32, GOT, GPRelNode);
Bruno Cardoso Lopesd71cebf2009-11-25 12:17:58 +0000575
576 if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
577 SDValue CP = DAG.getTargetConstantPool(C, MVT::i32, N->getAlignment(),
578 N->getOffset(), MipsII::MO_ABS_HILO);
Owen Anderson825b72b2009-08-11 20:47:22 +0000579 SDValue HiPart = DAG.getNode(MipsISD::Hi, dl, MVT::i32, CP);
580 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, CP);
581 ResNode = DAG.getNode(ISD::ADD, dl, MVT::i32, HiPart, Lo);
Bruno Cardoso Lopesd71cebf2009-11-25 12:17:58 +0000582 } else {
583 SDValue CP = DAG.getTargetConstantPool(C, MVT::i32, N->getAlignment(),
584 N->getOffset(), MipsII::MO_GOT);
585 SDValue Load = DAG.getLoad(MVT::i32, dl, DAG.getEntryNode(),
586 CP, NULL, 0);
587 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, CP);
588 ResNode = DAG.getNode(ISD::ADD, dl, MVT::i32, Load, Lo);
589 }
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +0000590
591 return ResNode;
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000592}
593
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000594//===----------------------------------------------------------------------===//
595// Calling Convention Implementation
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000596//===----------------------------------------------------------------------===//
597
598#include "MipsGenCallingConv.inc"
599
600//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +0000601// TODO: Implement a generic logic using tblgen that can support this.
602// Mips O32 ABI rules:
603// ---
604// i32 - Passed in A0, A1, A2, A3 and stack
605// f32 - Only passed in f32 registers if no int reg has been used yet to hold
606// an argument. Otherwise, passed in A1, A2, A3 and stack.
607// f64 - Only passed in two aliased f32 registers if no int reg has been used
608// yet to hold an argument. Otherwise, use A2, A3 and stack. If A1 is
609// not used, it must be shadowed. If only A3 is avaiable, shadow it and
610// go to stack.
611//===----------------------------------------------------------------------===//
612
Owen Andersone50ed302009-08-10 22:56:29 +0000613static bool CC_MipsO32(unsigned ValNo, EVT ValVT,
614 EVT LocVT, CCValAssign::LocInfo LocInfo,
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +0000615 ISD::ArgFlagsTy ArgFlags, CCState &State) {
616
617 static const unsigned IntRegsSize=4, FloatRegsSize=2;
618
619 static const unsigned IntRegs[] = {
620 Mips::A0, Mips::A1, Mips::A2, Mips::A3
621 };
622 static const unsigned F32Regs[] = {
623 Mips::F12, Mips::F14
624 };
625 static const unsigned F64Regs[] = {
626 Mips::D6, Mips::D7
627 };
628
629 unsigned Reg=0;
630 unsigned UnallocIntReg = State.getFirstUnallocated(IntRegs, IntRegsSize);
631 bool IntRegUsed = (IntRegs[UnallocIntReg] != (unsigned (Mips::A0)));
632
633 // Promote i8 and i16
Owen Anderson825b72b2009-08-11 20:47:22 +0000634 if (LocVT == MVT::i8 || LocVT == MVT::i16) {
635 LocVT = MVT::i32;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +0000636 if (ArgFlags.isSExt())
637 LocInfo = CCValAssign::SExt;
638 else if (ArgFlags.isZExt())
639 LocInfo = CCValAssign::ZExt;
640 else
641 LocInfo = CCValAssign::AExt;
642 }
643
Owen Anderson825b72b2009-08-11 20:47:22 +0000644 if (ValVT == MVT::i32 || (ValVT == MVT::f32 && IntRegUsed)) {
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +0000645 Reg = State.AllocateReg(IntRegs, IntRegsSize);
646 IntRegUsed = true;
Owen Anderson825b72b2009-08-11 20:47:22 +0000647 LocVT = MVT::i32;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +0000648 }
649
650 if (ValVT.isFloatingPoint() && !IntRegUsed) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000651 if (ValVT == MVT::f32)
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +0000652 Reg = State.AllocateReg(F32Regs, FloatRegsSize);
653 else
654 Reg = State.AllocateReg(F64Regs, FloatRegsSize);
655 }
656
Owen Anderson825b72b2009-08-11 20:47:22 +0000657 if (ValVT == MVT::f64 && IntRegUsed) {
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +0000658 if (UnallocIntReg != IntRegsSize) {
659 // If we hit register A3 as the first not allocated, we must
660 // mark it as allocated (shadow) and use the stack instead.
661 if (IntRegs[UnallocIntReg] != (unsigned (Mips::A3)))
662 Reg = Mips::A2;
663 for (;UnallocIntReg < IntRegsSize; ++UnallocIntReg)
664 State.AllocateReg(UnallocIntReg);
665 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000666 LocVT = MVT::i32;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +0000667 }
668
669 if (!Reg) {
670 unsigned SizeInBytes = ValVT.getSizeInBits() >> 3;
671 unsigned Offset = State.AllocateStack(SizeInBytes, SizeInBytes);
672 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
673 } else
674 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Reg, LocVT, LocInfo));
675
676 return false; // CC must always match
677}
678
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +0000679static bool CC_MipsO32_VarArgs(unsigned ValNo, EVT ValVT,
680 EVT LocVT, CCValAssign::LocInfo LocInfo,
681 ISD::ArgFlagsTy ArgFlags, CCState &State) {
682
683 static const unsigned IntRegsSize=4;
684
685 static const unsigned IntRegs[] = {
686 Mips::A0, Mips::A1, Mips::A2, Mips::A3
687 };
688
689 // Promote i8 and i16
690 if (LocVT == MVT::i8 || LocVT == MVT::i16) {
691 LocVT = MVT::i32;
692 if (ArgFlags.isSExt())
693 LocInfo = CCValAssign::SExt;
694 else if (ArgFlags.isZExt())
695 LocInfo = CCValAssign::ZExt;
696 else
697 LocInfo = CCValAssign::AExt;
698 }
699
700 if (ValVT == MVT::i32 || ValVT == MVT::f32) {
701 if (unsigned Reg = State.AllocateReg(IntRegs, IntRegsSize)) {
702 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Reg, MVT::i32, LocInfo));
703 return false;
704 }
705 unsigned Off = State.AllocateStack(4, 4);
706 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Off, LocVT, LocInfo));
707 return false;
708 }
709
710 unsigned UnallocIntReg = State.getFirstUnallocated(IntRegs, IntRegsSize);
711 if (ValVT == MVT::f64) {
712 if (IntRegs[UnallocIntReg] == (unsigned (Mips::A1))) {
713 // A1 can't be used anymore, because 64 bit arguments
714 // must be aligned when copied back to the caller stack
715 State.AllocateReg(IntRegs, IntRegsSize);
716 UnallocIntReg++;
717 }
718
719 if (IntRegs[UnallocIntReg] == (unsigned (Mips::A0)) ||
720 IntRegs[UnallocIntReg] == (unsigned (Mips::A2))) {
721 unsigned Reg = State.AllocateReg(IntRegs, IntRegsSize);
722 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Reg, MVT::i32, LocInfo));
723 // Shadow the next register so it can be used
724 // later to get the other 32bit part.
725 State.AllocateReg(IntRegs, IntRegsSize);
726 return false;
727 }
728
729 // Register is shadowed to preserve alignment, and the
730 // argument goes to a stack location.
731 if (UnallocIntReg != IntRegsSize)
732 State.AllocateReg(IntRegs, IntRegsSize);
733
734 unsigned Off = State.AllocateStack(8, 8);
735 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Off, LocVT, LocInfo));
736 return false;
737 }
738
739 return true; // CC didn't match
740}
741
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +0000742//===----------------------------------------------------------------------===//
Dan Gohman98ca4f22009-08-05 01:29:28 +0000743// Call Calling Convention Implementation
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000744//===----------------------------------------------------------------------===//
745
Dan Gohman98ca4f22009-08-05 01:29:28 +0000746/// LowerCall - functions arguments are copied from virtual regs to
Nate Begeman5bf4b752009-01-26 03:15:54 +0000747/// (physical regs)/(stack frame), CALLSEQ_START and CALLSEQ_END are emitted.
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +0000748/// TODO: isTailCall.
Dan Gohman98ca4f22009-08-05 01:29:28 +0000749SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +0000750MipsTargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000751 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +0000752 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000753 const SmallVectorImpl<ISD::OutputArg> &Outs,
754 const SmallVectorImpl<ISD::InputArg> &Ins,
755 DebugLoc dl, SelectionDAG &DAG,
756 SmallVectorImpl<SDValue> &InVals) {
Evan Cheng0c439eb2010-01-27 00:07:07 +0000757 // MIPs target does not yet support tail call optimization.
758 isTailCall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000759
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +0000760 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +0000761 MachineFrameInfo *MFI = MF.getFrameInfo();
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +0000762 bool IsPIC = getTargetMachine().getRelocationModel() == Reloc::PIC_;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000763
764 // Analyze operands of the call, assigning locations to each operand.
765 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000766 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
767 *DAG.getContext());
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +0000768
Bruno Cardoso Lopesb27cb552008-07-15 02:03:36 +0000769 // To meet O32 ABI, Mips must always allocate 16 bytes on
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +0000770 // the stack (even if less than 4 are used as arguments)
Bruno Cardoso Lopesb27cb552008-07-15 02:03:36 +0000771 if (Subtarget->isABI_O32()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000772 int VTsize = EVT(MVT::i32).getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +0000773 MFI->CreateFixedObject(VTsize, (VTsize*3), true, false);
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +0000774 CCInfo.AnalyzeCallOperands(Outs,
775 isVarArg ? CC_MipsO32_VarArgs : CC_MipsO32);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +0000776 } else
Dan Gohman98ca4f22009-08-05 01:29:28 +0000777 CCInfo.AnalyzeCallOperands(Outs, CC_Mips);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000778
779 // Get a count of how many bytes are to be pushed on the stack.
780 unsigned NumBytes = CCInfo.getNextStackOffset();
Chris Lattnere563bbc2008-10-11 22:08:30 +0000781 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000782
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000783 // With EABI is it possible to have 16 args on registers.
Dan Gohman475871a2008-07-27 21:46:04 +0000784 SmallVector<std::pair<unsigned, SDValue>, 16> RegsToPass;
785 SmallVector<SDValue, 8> MemOpChains;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000786
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000787 // First/LastArgStackLoc contains the first/last
788 // "at stack" argument location.
789 int LastArgStackLoc = 0;
790 unsigned FirstStackArgLoc = (Subtarget->isABI_EABI() ? 0 : 16);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000791
792 // Walk the register/memloc assignments, inserting copies/loads.
793 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
Dan Gohman98ca4f22009-08-05 01:29:28 +0000794 SDValue Arg = Outs[i].Val;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000795 CCValAssign &VA = ArgLocs[i];
796
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000797 // Promote the value if needed.
798 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000799 default: llvm_unreachable("Unknown loc info!");
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +0000800 case CCValAssign::Full:
801 if (Subtarget->isABI_O32() && VA.isRegLoc()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000802 if (VA.getValVT() == MVT::f32 && VA.getLocVT() == MVT::i32)
803 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, Arg);
804 if (VA.getValVT() == MVT::f64 && VA.getLocVT() == MVT::i32) {
805 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, Arg);
806 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Arg,
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +0000807 DAG.getConstant(0, getPointerTy()));
Owen Anderson825b72b2009-08-11 20:47:22 +0000808 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Arg,
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +0000809 DAG.getConstant(1, getPointerTy()));
810 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Lo));
811 RegsToPass.push_back(std::make_pair(VA.getLocReg()+1, Hi));
812 continue;
813 }
814 }
815 break;
Chris Lattnere0b12152008-03-17 06:57:02 +0000816 case CCValAssign::SExt:
Dale Johannesen33c960f2009-02-04 20:06:27 +0000817 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +0000818 break;
819 case CCValAssign::ZExt:
Dale Johannesen33c960f2009-02-04 20:06:27 +0000820 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +0000821 break;
822 case CCValAssign::AExt:
Dale Johannesen33c960f2009-02-04 20:06:27 +0000823 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +0000824 break;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000825 }
826
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +0000827 // Arguments that can be passed on register must be kept at
828 // RegsToPass vector
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000829 if (VA.isRegLoc()) {
830 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Chris Lattnere0b12152008-03-17 06:57:02 +0000831 continue;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000832 }
Chris Lattnere0b12152008-03-17 06:57:02 +0000833
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +0000834 // Register can't get to this point...
Chris Lattnere0b12152008-03-17 06:57:02 +0000835 assert(VA.isMemLoc());
836
837 // Create the frame index object for this incoming parameter
838 // This guarantees that when allocating Local Area the firsts
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000839 // 16 bytes which are alwayes reserved won't be overwritten
840 // if O32 ABI is used. For EABI the first address is zero.
841 LastArgStackLoc = (FirstStackArgLoc + VA.getLocMemOffset());
Duncan Sands83ec4b62008-06-06 12:08:01 +0000842 int FI = MFI->CreateFixedObject(VA.getValVT().getSizeInBits()/8,
David Greene3f2bf852009-11-12 20:49:22 +0000843 LastArgStackLoc, true, false);
Chris Lattnere0b12152008-03-17 06:57:02 +0000844
Dan Gohman475871a2008-07-27 21:46:04 +0000845 SDValue PtrOff = DAG.getFrameIndex(FI,getPointerTy());
Chris Lattnere0b12152008-03-17 06:57:02 +0000846
847 // emit ISD::STORE whichs stores the
848 // parameter value to a stack Location
Dale Johannesen33c960f2009-02-04 20:06:27 +0000849 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff, NULL, 0));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000850 }
851
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000852 // Transform all store nodes into one single node because all store
853 // nodes are independent of each other.
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000854 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +0000855 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000856 &MemOpChains[0], MemOpChains.size());
857
858 // Build a sequence of copy-to-reg nodes chained together with token
859 // chain and flag operands which copy the outgoing args into registers.
860 // The InFlag in necessary since all emited instructions must be
861 // stuck together.
Dan Gohman475871a2008-07-27 21:46:04 +0000862 SDValue InFlag;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000863 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Dale Johannesen33c960f2009-02-04 20:06:27 +0000864 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000865 RegsToPass[i].second, InFlag);
866 InFlag = Chain.getValue(1);
867 }
868
Bill Wendling056292f2008-09-16 21:48:12 +0000869 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
870 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
871 // node so that legalize doesn't hack it.
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +0000872 unsigned char OpFlag = IsPIC ? MipsII::MO_GOT_CALL : MipsII::MO_NO_FLAG;
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +0000873 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +0000874 Callee = DAG.getTargetGlobalAddress(G->getGlobal(),
875 getPointerTy(), 0, OpFlag);
Bill Wendling056292f2008-09-16 21:48:12 +0000876 else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee))
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +0000877 Callee = DAG.getTargetExternalSymbol(S->getSymbol(),
878 getPointerTy(), OpFlag);
Bill Wendling056292f2008-09-16 21:48:12 +0000879
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000880 // MipsJmpLink = #chain, #target_address, #opt_in_flags...
881 // = Chain, Callee, Reg#1, Reg#2, ...
882 //
883 // Returns a chain & a flag for retval copy to use.
Owen Anderson825b72b2009-08-11 20:47:22 +0000884 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +0000885 SmallVector<SDValue, 8> Ops;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000886 Ops.push_back(Chain);
887 Ops.push_back(Callee);
888
889 // Add argument registers to the end of the list so that they are
890 // known live into the call.
891 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
892 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
893 RegsToPass[i].second.getValueType()));
894
Gabor Greifba36cb52008-08-28 21:40:38 +0000895 if (InFlag.getNode())
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000896 Ops.push_back(InFlag);
897
Dale Johannesen33c960f2009-02-04 20:06:27 +0000898 Chain = DAG.getNode(MipsISD::JmpLink, dl, NodeTys, &Ops[0], Ops.size());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000899 InFlag = Chain.getValue(1);
900
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +0000901 // Create a stack location to hold GP when PIC is used. This stack
902 // location is used on function prologue to save GP and also after all
903 // emited CALL's to restore GP.
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +0000904 if (IsPIC) {
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +0000905 // Function can have an arbitrary number of calls, so
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000906 // hold the LastArgStackLoc with the biggest offset.
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +0000907 int FI;
908 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000909 if (LastArgStackLoc >= MipsFI->getGPStackOffset()) {
910 LastArgStackLoc = (!LastArgStackLoc) ? (16) : (LastArgStackLoc+4);
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +0000911 // Create the frame index only once. SPOffset here can be anything
912 // (this will be fixed on processFunctionBeforeFrameFinalized)
913 if (MipsFI->getGPStackOffset() == -1) {
David Greene3f2bf852009-11-12 20:49:22 +0000914 FI = MFI->CreateFixedObject(4, 0, true, false);
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +0000915 MipsFI->setGPFI(FI);
916 }
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000917 MipsFI->setGPStackOffset(LastArgStackLoc);
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +0000918 }
919
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +0000920 // Reload GP value.
921 FI = MipsFI->getGPFI();
Dan Gohman475871a2008-07-27 21:46:04 +0000922 SDValue FIN = DAG.getFrameIndex(FI,getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +0000923 SDValue GPLoad = DAG.getLoad(MVT::i32, dl, Chain, FIN, NULL, 0);
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +0000924 Chain = GPLoad.getValue(1);
Owen Anderson825b72b2009-08-11 20:47:22 +0000925 Chain = DAG.getCopyToReg(Chain, dl, DAG.getRegister(Mips::GP, MVT::i32),
Dan Gohman475871a2008-07-27 21:46:04 +0000926 GPLoad, SDValue(0,0));
Bruno Cardoso Lopesbdbb7502008-06-01 03:49:39 +0000927 InFlag = Chain.getValue(1);
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +0000928 }
929
Bruno Cardoso Lopes3ed6f872010-01-30 18:32:07 +0000930 // Create the CALLSEQ_END node.
931 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
932 DAG.getIntPtrConstant(0, true), InFlag);
933 InFlag = Chain.getValue(1);
934
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000935 // Handle result values, copying them out of physregs into vregs that we
936 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +0000937 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
938 Ins, dl, DAG, InVals);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000939}
940
Dan Gohman98ca4f22009-08-05 01:29:28 +0000941/// LowerCallResult - Lower the result values of a call into the
942/// appropriate copies out of appropriate physical registers.
943SDValue
944MipsTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000945 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000946 const SmallVectorImpl<ISD::InputArg> &Ins,
947 DebugLoc dl, SelectionDAG &DAG,
948 SmallVectorImpl<SDValue> &InVals) {
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +0000949
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000950 // Assign locations to each value returned by this call.
951 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000952 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +0000953 RVLocs, *DAG.getContext());
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +0000954
Dan Gohman98ca4f22009-08-05 01:29:28 +0000955 CCInfo.AnalyzeCallResult(Ins, RetCC_Mips);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000956
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000957 // Copy all of the result registers out of their specified physreg.
958 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dale Johannesen33c960f2009-02-04 20:06:27 +0000959 Chain = DAG.getCopyFromReg(Chain, dl, RVLocs[i].getLocReg(),
Dan Gohman98ca4f22009-08-05 01:29:28 +0000960 RVLocs[i].getValVT(), InFlag).getValue(1);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000961 InFlag = Chain.getValue(2);
Dan Gohman98ca4f22009-08-05 01:29:28 +0000962 InVals.push_back(Chain.getValue(0));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000963 }
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +0000964
Dan Gohman98ca4f22009-08-05 01:29:28 +0000965 return Chain;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000966}
967
968//===----------------------------------------------------------------------===//
Dan Gohman98ca4f22009-08-05 01:29:28 +0000969// Formal Arguments Calling Convention Implementation
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000970//===----------------------------------------------------------------------===//
971
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +0000972/// LowerFormalArguments - transform physical registers into virtual registers
973/// and generate load operations for arguments places on the stack.
Dan Gohman98ca4f22009-08-05 01:29:28 +0000974SDValue
975MipsTargetLowering::LowerFormalArguments(SDValue Chain,
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +0000976 CallingConv::ID CallConv, bool isVarArg,
977 const SmallVectorImpl<ISD::InputArg>
978 &Ins,
979 DebugLoc dl, SelectionDAG &DAG,
980 SmallVectorImpl<SDValue> &InVals) {
Dan Gohman98ca4f22009-08-05 01:29:28 +0000981
Bruno Cardoso Lopesf7f3b502008-08-04 07:12:52 +0000982 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000983 MachineFrameInfo *MFI = MF.getFrameInfo();
Bruno Cardoso Lopesa2b1bb52007-08-28 05:08:16 +0000984 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +0000985
986 unsigned StackReg = MF.getTarget().getRegisterInfo()->getFrameRegister(MF);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000987
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +0000988 // Used with vargs to acumulate store chains.
989 std::vector<SDValue> OutChains;
990
991 // Keep track of the last register used for arguments
992 unsigned ArgRegEnd = 0;
993
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000994 // Assign locations to all of the incoming arguments.
995 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000996 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
997 ArgLocs, *DAG.getContext());
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +0000998
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +0000999 if (Subtarget->isABI_O32())
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00001000 CCInfo.AnalyzeFormalArguments(Ins,
1001 isVarArg ? CC_MipsO32_VarArgs : CC_MipsO32);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001002 else
Dan Gohman98ca4f22009-08-05 01:29:28 +00001003 CCInfo.AnalyzeFormalArguments(Ins, CC_Mips);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001004
Dan Gohman475871a2008-07-27 21:46:04 +00001005 SDValue StackPtr;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001006
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001007 unsigned FirstStackArgLoc = (Subtarget->isABI_EABI() ? 0 : 16);
1008
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001009 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001010 CCValAssign &VA = ArgLocs[i];
1011
1012 // Arguments stored on registers
1013 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001014 EVT RegVT = VA.getLocVT();
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00001015 ArgRegEnd = VA.getLocReg();
Bill Wendling06b8c192008-07-09 05:55:53 +00001016 TargetRegisterClass *RC = 0;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001017
Owen Anderson825b72b2009-08-11 20:47:22 +00001018 if (RegVT == MVT::i32)
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001019 RC = Mips::CPURegsRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001020 else if (RegVT == MVT::f32)
Bruno Cardoso Lopesbdfbb742009-03-21 00:05:07 +00001021 RC = Mips::FGR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001022 else if (RegVT == MVT::f64) {
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001023 if (!Subtarget->isSingleFloat())
1024 RC = Mips::AFGR64RegisterClass;
1025 } else
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00001026 llvm_unreachable("RegVT not supported by FormalArguments Lowering");
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001027
1028 // Transform the arguments stored on
1029 // physical registers into virtual ones
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00001030 unsigned Reg = AddLiveIn(DAG.getMachineFunction(), ArgRegEnd, RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001031 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001032
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001033 // If this is an 8 or 16-bit value, it has been passed promoted
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001034 // to 32 bits. Insert an assert[sz]ext to capture this, then
1035 // truncate to the right size.
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001036 if (VA.getLocInfo() != CCValAssign::Full) {
Chris Lattnerd4015072009-03-26 05:28:14 +00001037 unsigned Opcode = 0;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001038 if (VA.getLocInfo() == CCValAssign::SExt)
1039 Opcode = ISD::AssertSext;
1040 else if (VA.getLocInfo() == CCValAssign::ZExt)
1041 Opcode = ISD::AssertZext;
Chris Lattnerd4015072009-03-26 05:28:14 +00001042 if (Opcode)
1043 ArgValue = DAG.getNode(Opcode, dl, RegVT, ArgValue,
1044 DAG.getValueType(VA.getValVT()));
Dale Johannesen33c960f2009-02-04 20:06:27 +00001045 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001046 }
1047
1048 // Handle O32 ABI cases: i32->f32 and (i32,i32)->f64
1049 if (Subtarget->isABI_O32()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001050 if (RegVT == MVT::i32 && VA.getValVT() == MVT::f32)
1051 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, ArgValue);
1052 if (RegVT == MVT::i32 && VA.getValVT() == MVT::f64) {
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001053 unsigned Reg2 = AddLiveIn(DAG.getMachineFunction(),
1054 VA.getLocReg()+1, RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001055 SDValue ArgValue2 = DAG.getCopyFromReg(Chain, dl, Reg2, RegVT);
Owen Anderson825b72b2009-08-11 20:47:22 +00001056 SDValue Hi = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, ArgValue);
1057 SDValue Lo = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, ArgValue2);
1058 ArgValue = DAG.getNode(ISD::BUILD_PAIR, dl, MVT::f64, Lo, Hi);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001059 }
1060 }
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001061
Dan Gohman98ca4f22009-08-05 01:29:28 +00001062 InVals.push_back(ArgValue);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001063 } else { // VA.isRegLoc()
1064
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001065 // sanity check
1066 assert(VA.isMemLoc());
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00001067
1068 // The last argument is not a register anymore
1069 ArgRegEnd = 0;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001070
Bruno Cardoso Lopesa2b1bb52007-08-28 05:08:16 +00001071 // The stack pointer offset is relative to the caller stack frame.
1072 // Since the real stack size is unknown here, a negative SPOffset
1073 // is used so there's a way to adjust these offsets when the stack
1074 // size get known (on EliminateFrameIndex). A dummy SPOffset is
1075 // used instead of a direct negative address (which is recorded to
1076 // be used on emitPrologue) to avoid mis-calc of the first stack
1077 // offset on PEI::calculateFrameObjectOffsets.
1078 // Arguments are always 32-bit.
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001079 unsigned ArgSize = VA.getLocVT().getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00001080 int FI = MFI->CreateFixedObject(ArgSize, 0, true, false);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001081 MipsFI->recordLoadArgsFI(FI, -(ArgSize+
1082 (FirstStackArgLoc + VA.getLocMemOffset())));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001083
1084 // Create load nodes to retrieve arguments from the stack
Dan Gohman475871a2008-07-27 21:46:04 +00001085 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001086 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN, NULL, 0));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001087 }
1088 }
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001089
1090 // The mips ABIs for returning structs by value requires that we copy
1091 // the sret argument into $v0 for the return. Save the argument into
1092 // a virtual register so that we can access it from the return points.
1093 if (DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1094 unsigned Reg = MipsFI->getSRetReturnReg();
1095 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001096 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i32));
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001097 MipsFI->setSRetReturnReg(Reg);
1098 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001099 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001100 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001101 }
1102
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00001103 // To meet ABI, when VARARGS are passed on registers, the registers
1104 // must have their values written to the caller stack frame. If the last
1105 // argument was placed in the stack, there's no need to save any register.
1106 if ((isVarArg) && (Subtarget->isABI_O32() && ArgRegEnd)) {
1107 if (StackPtr.getNode() == 0)
1108 StackPtr = DAG.getRegister(StackReg, getPointerTy());
1109
1110 // The last register argument that must be saved is Mips::A3
1111 TargetRegisterClass *RC = Mips::CPURegsRegisterClass;
1112 unsigned StackLoc = ArgLocs.size()-1;
1113
1114 for (++ArgRegEnd; ArgRegEnd <= Mips::A3; ++ArgRegEnd, ++StackLoc) {
1115 unsigned Reg = AddLiveIn(DAG.getMachineFunction(), ArgRegEnd, RC);
1116 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, MVT::i32);
1117
1118 int FI = MFI->CreateFixedObject(4, 0, true, false);
1119 MipsFI->recordStoreVarArgsFI(FI, -(4+(StackLoc*4)));
1120 SDValue PtrOff = DAG.getFrameIndex(FI, getPointerTy());
1121 OutChains.push_back(DAG.getStore(Chain, dl, ArgValue, PtrOff, NULL, 0));
1122 }
1123 }
1124
1125 // All stores are grouped in one node to allow the matching between
1126 // the size of Ins and InVals. This only happens when on varg functions
1127 if (!OutChains.empty()) {
1128 OutChains.push_back(Chain);
1129 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
1130 &OutChains[0], OutChains.size());
1131 }
1132
Dan Gohman98ca4f22009-08-05 01:29:28 +00001133 return Chain;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001134}
1135
1136//===----------------------------------------------------------------------===//
1137// Return Value Calling Convention Implementation
1138//===----------------------------------------------------------------------===//
1139
Dan Gohman98ca4f22009-08-05 01:29:28 +00001140SDValue
1141MipsTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001142 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001143 const SmallVectorImpl<ISD::OutputArg> &Outs,
1144 DebugLoc dl, SelectionDAG &DAG) {
1145
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001146 // CCValAssign - represent the assignment of
1147 // the return value to a location
1148 SmallVector<CCValAssign, 16> RVLocs;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001149
1150 // CCState - Info about the registers and stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001151 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1152 RVLocs, *DAG.getContext());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001153
Dan Gohman98ca4f22009-08-05 01:29:28 +00001154 // Analize return values.
1155 CCInfo.AnalyzeReturn(Outs, RetCC_Mips);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001156
1157 // If this is the first return lowered for this function, add
1158 // the regs to the liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00001159 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001160 for (unsigned i = 0; i != RVLocs.size(); ++i)
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00001161 if (RVLocs[i].isRegLoc())
Chris Lattner84bc5422007-12-31 04:13:23 +00001162 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001163 }
1164
Dan Gohman475871a2008-07-27 21:46:04 +00001165 SDValue Flag;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001166
1167 // Copy the result values into the output registers.
1168 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1169 CCValAssign &VA = RVLocs[i];
1170 assert(VA.isRegLoc() && "Can only return in registers!");
1171
Dale Johannesena05dca42009-02-04 23:02:30 +00001172 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001173 Outs[i].Val, Flag);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001174
1175 // guarantee that all emitted copies are
1176 // stuck together, avoiding something bad
1177 Flag = Chain.getValue(1);
1178 }
1179
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001180 // The mips ABIs for returning structs by value requires that we copy
1181 // the sret argument into $v0 for the return. We saved the argument into
1182 // a virtual register in the entry block, so now we copy the value out
1183 // and into $v0.
1184 if (DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1185 MachineFunction &MF = DAG.getMachineFunction();
1186 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
1187 unsigned Reg = MipsFI->getSRetReturnReg();
1188
1189 if (!Reg)
Torok Edwinc23197a2009-07-14 16:55:14 +00001190 llvm_unreachable("sret virtual register not created in the entry block");
Dale Johannesena05dca42009-02-04 23:02:30 +00001191 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001192
Dale Johannesena05dca42009-02-04 23:02:30 +00001193 Chain = DAG.getCopyToReg(Chain, dl, Mips::V0, Val, Flag);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001194 Flag = Chain.getValue(1);
1195 }
1196
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001197 // Return on Mips is always a "jr $ra"
Gabor Greifba36cb52008-08-28 21:40:38 +00001198 if (Flag.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00001199 return DAG.getNode(MipsISD::Ret, dl, MVT::Other,
1200 Chain, DAG.getRegister(Mips::RA, MVT::i32), Flag);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001201 else // Return Void
Owen Anderson825b72b2009-08-11 20:47:22 +00001202 return DAG.getNode(MipsISD::Ret, dl, MVT::Other,
1203 Chain, DAG.getRegister(Mips::RA, MVT::i32));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001204}
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00001205
1206//===----------------------------------------------------------------------===//
1207// Mips Inline Assembly Support
1208//===----------------------------------------------------------------------===//
1209
1210/// getConstraintType - Given a constraint letter, return the type of
1211/// constraint it is for this target.
1212MipsTargetLowering::ConstraintType MipsTargetLowering::
1213getConstraintType(const std::string &Constraint) const
1214{
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001215 // Mips specific constrainy
1216 // GCC config/mips/constraints.md
1217 //
1218 // 'd' : An address register. Equivalent to r
1219 // unless generating MIPS16 code.
1220 // 'y' : Equivalent to r; retained for
1221 // backwards compatibility.
Bruno Cardoso Lopes7b76da12008-07-09 04:45:36 +00001222 // 'f' : Floating Point registers.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00001223 if (Constraint.size() == 1) {
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00001224 switch (Constraint[0]) {
1225 default : break;
1226 case 'd':
1227 case 'y':
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001228 case 'f':
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00001229 return C_RegisterClass;
1230 break;
1231 }
1232 }
1233 return TargetLowering::getConstraintType(Constraint);
1234}
1235
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001236/// getRegClassForInlineAsmConstraint - Given a constraint letter (e.g. "r"),
1237/// return a list of registers that can be used to satisfy the constraint.
1238/// This should only be used for C_RegisterClass constraints.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00001239std::pair<unsigned, const TargetRegisterClass*> MipsTargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +00001240getRegForInlineAsmConstraint(const std::string &Constraint, EVT VT) const
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00001241{
1242 if (Constraint.size() == 1) {
1243 switch (Constraint[0]) {
1244 case 'r':
1245 return std::make_pair(0U, Mips::CPURegsRegisterClass);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001246 case 'f':
Owen Anderson825b72b2009-08-11 20:47:22 +00001247 if (VT == MVT::f32)
Bruno Cardoso Lopesbdfbb742009-03-21 00:05:07 +00001248 return std::make_pair(0U, Mips::FGR32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00001249 if (VT == MVT::f64)
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001250 if ((!Subtarget->isSingleFloat()) && (!Subtarget->isFP64bit()))
1251 return std::make_pair(0U, Mips::AFGR64RegisterClass);
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00001252 }
1253 }
1254 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
1255}
1256
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001257/// Given a register class constraint, like 'r', if this corresponds directly
1258/// to an LLVM register class, return a register of 0 and the register class
1259/// pointer.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00001260std::vector<unsigned> MipsTargetLowering::
1261getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00001262 EVT VT) const
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00001263{
1264 if (Constraint.size() != 1)
1265 return std::vector<unsigned>();
1266
1267 switch (Constraint[0]) {
1268 default : break;
1269 case 'r':
1270 // GCC Mips Constraint Letters
1271 case 'd':
1272 case 'y':
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001273 return make_vector<unsigned>(Mips::T0, Mips::T1, Mips::T2, Mips::T3,
1274 Mips::T4, Mips::T5, Mips::T6, Mips::T7, Mips::S0, Mips::S1,
1275 Mips::S2, Mips::S3, Mips::S4, Mips::S5, Mips::S6, Mips::S7,
1276 Mips::T8, 0);
1277
1278 case 'f':
Owen Anderson825b72b2009-08-11 20:47:22 +00001279 if (VT == MVT::f32) {
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001280 if (Subtarget->isSingleFloat())
1281 return make_vector<unsigned>(Mips::F2, Mips::F3, Mips::F4, Mips::F5,
1282 Mips::F6, Mips::F7, Mips::F8, Mips::F9, Mips::F10, Mips::F11,
1283 Mips::F20, Mips::F21, Mips::F22, Mips::F23, Mips::F24,
1284 Mips::F25, Mips::F26, Mips::F27, Mips::F28, Mips::F29,
1285 Mips::F30, Mips::F31, 0);
1286 else
1287 return make_vector<unsigned>(Mips::F2, Mips::F4, Mips::F6, Mips::F8,
1288 Mips::F10, Mips::F20, Mips::F22, Mips::F24, Mips::F26,
1289 Mips::F28, Mips::F30, 0);
Duncan Sands15126422008-07-08 09:33:14 +00001290 }
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001291
Owen Anderson825b72b2009-08-11 20:47:22 +00001292 if (VT == MVT::f64)
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001293 if ((!Subtarget->isSingleFloat()) && (!Subtarget->isFP64bit()))
1294 return make_vector<unsigned>(Mips::D1, Mips::D2, Mips::D3, Mips::D4,
1295 Mips::D5, Mips::D10, Mips::D11, Mips::D12, Mips::D13,
1296 Mips::D14, Mips::D15, 0);
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00001297 }
1298 return std::vector<unsigned>();
1299}
Dan Gohman6520e202008-10-18 02:06:02 +00001300
1301bool
1302MipsTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
1303 // The Mips target isn't yet aware of offsets.
1304 return false;
1305}
Evan Chengeb2f9692009-10-27 19:56:55 +00001306
Evan Chenga1eaa3c2009-10-28 01:43:28 +00001307bool MipsTargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
1308 if (VT != MVT::f32 && VT != MVT::f64)
1309 return false;
Evan Chengeb2f9692009-10-27 19:56:55 +00001310 return Imm.isZero();
1311}